Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | /* |
2 | * drivers/pci/setup-bus.c | |
3 | * | |
4 | * Extruded from code written by | |
5 | * Dave Rusling (david.rusling@reo.mts.dec.com) | |
6 | * David Mosberger (davidm@cs.arizona.edu) | |
7 | * David Miller (davem@redhat.com) | |
8 | * | |
9 | * Support routines for initializing a PCI subsystem. | |
10 | */ | |
11 | ||
12 | /* | |
13 | * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru> | |
14 | * PCI-PCI bridges cleanup, sorted resource allocation. | |
15 | * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru> | |
16 | * Converted to allocation in 3 passes, which gives | |
17 | * tighter packing. Prefetchable range support. | |
18 | */ | |
19 | ||
20 | #include <linux/init.h> | |
21 | #include <linux/kernel.h> | |
22 | #include <linux/module.h> | |
23 | #include <linux/pci.h> | |
24 | #include <linux/errno.h> | |
25 | #include <linux/ioport.h> | |
26 | #include <linux/cache.h> | |
27 | #include <linux/slab.h> | |
47087700 | 28 | #include <asm-generic/pci-bridge.h> |
6faf17f6 | 29 | #include "pci.h" |
1da177e4 | 30 | |
844393f4 | 31 | unsigned int pci_flags; |
47087700 | 32 | |
bdc4abec YL |
33 | struct pci_dev_resource { |
34 | struct list_head list; | |
2934a0de YL |
35 | struct resource *res; |
36 | struct pci_dev *dev; | |
568ddef8 YL |
37 | resource_size_t start; |
38 | resource_size_t end; | |
c8adf9a3 | 39 | resource_size_t add_size; |
2bbc6942 | 40 | resource_size_t min_align; |
568ddef8 YL |
41 | unsigned long flags; |
42 | }; | |
43 | ||
bffc56d4 YL |
44 | static void free_list(struct list_head *head) |
45 | { | |
46 | struct pci_dev_resource *dev_res, *tmp; | |
47 | ||
48 | list_for_each_entry_safe(dev_res, tmp, head, list) { | |
49 | list_del(&dev_res->list); | |
50 | kfree(dev_res); | |
51 | } | |
52 | } | |
094732a5 | 53 | |
c8adf9a3 RP |
54 | /** |
55 | * add_to_list() - add a new resource tracker to the list | |
56 | * @head: Head of the list | |
57 | * @dev: device corresponding to which the resource | |
58 | * belongs | |
59 | * @res: The resource to be tracked | |
60 | * @add_size: additional size to be optionally added | |
61 | * to the resource | |
62 | */ | |
bdc4abec | 63 | static int add_to_list(struct list_head *head, |
c8adf9a3 | 64 | struct pci_dev *dev, struct resource *res, |
2bbc6942 | 65 | resource_size_t add_size, resource_size_t min_align) |
568ddef8 | 66 | { |
764242a0 | 67 | struct pci_dev_resource *tmp; |
568ddef8 | 68 | |
bdc4abec | 69 | tmp = kzalloc(sizeof(*tmp), GFP_KERNEL); |
568ddef8 | 70 | if (!tmp) { |
3c78bc61 | 71 | pr_warn("add_to_list: kmalloc() failed!\n"); |
ef62dfef | 72 | return -ENOMEM; |
568ddef8 YL |
73 | } |
74 | ||
568ddef8 YL |
75 | tmp->res = res; |
76 | tmp->dev = dev; | |
77 | tmp->start = res->start; | |
78 | tmp->end = res->end; | |
79 | tmp->flags = res->flags; | |
c8adf9a3 | 80 | tmp->add_size = add_size; |
2bbc6942 | 81 | tmp->min_align = min_align; |
bdc4abec YL |
82 | |
83 | list_add(&tmp->list, head); | |
ef62dfef YL |
84 | |
85 | return 0; | |
568ddef8 YL |
86 | } |
87 | ||
b9b0bba9 | 88 | static void remove_from_list(struct list_head *head, |
3e6e0d80 YL |
89 | struct resource *res) |
90 | { | |
b9b0bba9 | 91 | struct pci_dev_resource *dev_res, *tmp; |
3e6e0d80 | 92 | |
b9b0bba9 YL |
93 | list_for_each_entry_safe(dev_res, tmp, head, list) { |
94 | if (dev_res->res == res) { | |
95 | list_del(&dev_res->list); | |
96 | kfree(dev_res); | |
bdc4abec | 97 | break; |
3e6e0d80 | 98 | } |
3e6e0d80 YL |
99 | } |
100 | } | |
101 | ||
b9b0bba9 | 102 | static resource_size_t get_res_add_size(struct list_head *head, |
1c372353 YL |
103 | struct resource *res) |
104 | { | |
b9b0bba9 | 105 | struct pci_dev_resource *dev_res; |
bdc4abec | 106 | |
b9b0bba9 YL |
107 | list_for_each_entry(dev_res, head, list) { |
108 | if (dev_res->res == res) { | |
b592443d YL |
109 | int idx = res - &dev_res->dev->resource[0]; |
110 | ||
b9b0bba9 | 111 | dev_printk(KERN_DEBUG, &dev_res->dev->dev, |
b592443d YL |
112 | "res[%d]=%pR get_res_add_size add_size %llx\n", |
113 | idx, dev_res->res, | |
b9b0bba9 | 114 | (unsigned long long)dev_res->add_size); |
b592443d | 115 | |
b9b0bba9 | 116 | return dev_res->add_size; |
bdc4abec | 117 | } |
3e6e0d80 | 118 | } |
1c372353 YL |
119 | |
120 | return 0; | |
121 | } | |
122 | ||
78c3b329 | 123 | /* Sort resources by alignment */ |
bdc4abec | 124 | static void pdev_sort_resources(struct pci_dev *dev, struct list_head *head) |
78c3b329 YL |
125 | { |
126 | int i; | |
127 | ||
128 | for (i = 0; i < PCI_NUM_RESOURCES; i++) { | |
129 | struct resource *r; | |
bdc4abec | 130 | struct pci_dev_resource *dev_res, *tmp; |
78c3b329 | 131 | resource_size_t r_align; |
bdc4abec | 132 | struct list_head *n; |
78c3b329 YL |
133 | |
134 | r = &dev->resource[i]; | |
135 | ||
136 | if (r->flags & IORESOURCE_PCI_FIXED) | |
137 | continue; | |
138 | ||
139 | if (!(r->flags) || r->parent) | |
140 | continue; | |
141 | ||
142 | r_align = pci_resource_alignment(dev, r); | |
143 | if (!r_align) { | |
144 | dev_warn(&dev->dev, "BAR %d: %pR has bogus alignment\n", | |
145 | i, r); | |
146 | continue; | |
147 | } | |
78c3b329 | 148 | |
bdc4abec YL |
149 | tmp = kzalloc(sizeof(*tmp), GFP_KERNEL); |
150 | if (!tmp) | |
227f0647 | 151 | panic("pdev_sort_resources(): kmalloc() failed!\n"); |
bdc4abec YL |
152 | tmp->res = r; |
153 | tmp->dev = dev; | |
154 | ||
155 | /* fallback is smallest one or list is empty*/ | |
156 | n = head; | |
157 | list_for_each_entry(dev_res, head, list) { | |
158 | resource_size_t align; | |
159 | ||
160 | align = pci_resource_alignment(dev_res->dev, | |
161 | dev_res->res); | |
78c3b329 YL |
162 | |
163 | if (r_align > align) { | |
bdc4abec | 164 | n = &dev_res->list; |
78c3b329 YL |
165 | break; |
166 | } | |
167 | } | |
bdc4abec YL |
168 | /* Insert it just before n*/ |
169 | list_add_tail(&tmp->list, n); | |
78c3b329 YL |
170 | } |
171 | } | |
172 | ||
6841ec68 | 173 | static void __dev_sort_resources(struct pci_dev *dev, |
bdc4abec | 174 | struct list_head *head) |
1da177e4 | 175 | { |
6841ec68 | 176 | u16 class = dev->class >> 8; |
1da177e4 | 177 | |
6841ec68 YL |
178 | /* Don't touch classless devices or host bridges or ioapics. */ |
179 | if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST) | |
180 | return; | |
1da177e4 | 181 | |
6841ec68 YL |
182 | /* Don't touch ioapic devices already enabled by firmware */ |
183 | if (class == PCI_CLASS_SYSTEM_PIC) { | |
184 | u16 command; | |
185 | pci_read_config_word(dev, PCI_COMMAND, &command); | |
186 | if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) | |
187 | return; | |
188 | } | |
1da177e4 | 189 | |
6841ec68 YL |
190 | pdev_sort_resources(dev, head); |
191 | } | |
23186279 | 192 | |
fc075e1d RP |
193 | static inline void reset_resource(struct resource *res) |
194 | { | |
195 | res->start = 0; | |
196 | res->end = 0; | |
197 | res->flags = 0; | |
198 | } | |
199 | ||
c8adf9a3 | 200 | /** |
9e8bf93a | 201 | * reassign_resources_sorted() - satisfy any additional resource requests |
c8adf9a3 | 202 | * |
9e8bf93a | 203 | * @realloc_head : head of the list tracking requests requiring additional |
c8adf9a3 RP |
204 | * resources |
205 | * @head : head of the list tracking requests with allocated | |
206 | * resources | |
207 | * | |
9e8bf93a | 208 | * Walk through each element of the realloc_head and try to procure |
c8adf9a3 RP |
209 | * additional resources for the element, provided the element |
210 | * is in the head list. | |
211 | */ | |
bdc4abec YL |
212 | static void reassign_resources_sorted(struct list_head *realloc_head, |
213 | struct list_head *head) | |
6841ec68 YL |
214 | { |
215 | struct resource *res; | |
b9b0bba9 | 216 | struct pci_dev_resource *add_res, *tmp; |
bdc4abec | 217 | struct pci_dev_resource *dev_res; |
c8adf9a3 | 218 | resource_size_t add_size; |
6841ec68 | 219 | int idx; |
1da177e4 | 220 | |
b9b0bba9 | 221 | list_for_each_entry_safe(add_res, tmp, realloc_head, list) { |
bdc4abec YL |
222 | bool found_match = false; |
223 | ||
b9b0bba9 | 224 | res = add_res->res; |
c8adf9a3 RP |
225 | /* skip resource that has been reset */ |
226 | if (!res->flags) | |
227 | goto out; | |
228 | ||
229 | /* skip this resource if not found in head list */ | |
bdc4abec YL |
230 | list_for_each_entry(dev_res, head, list) { |
231 | if (dev_res->res == res) { | |
232 | found_match = true; | |
233 | break; | |
234 | } | |
c8adf9a3 | 235 | } |
bdc4abec YL |
236 | if (!found_match)/* just skip */ |
237 | continue; | |
c8adf9a3 | 238 | |
b9b0bba9 YL |
239 | idx = res - &add_res->dev->resource[0]; |
240 | add_size = add_res->add_size; | |
2bbc6942 | 241 | if (!resource_size(res)) { |
b9b0bba9 | 242 | res->start = add_res->start; |
2bbc6942 | 243 | res->end = res->start + add_size - 1; |
b9b0bba9 | 244 | if (pci_assign_resource(add_res->dev, idx)) |
c8adf9a3 | 245 | reset_resource(res); |
2bbc6942 | 246 | } else { |
b9b0bba9 YL |
247 | resource_size_t align = add_res->min_align; |
248 | res->flags |= add_res->flags & | |
bdc4abec | 249 | (IORESOURCE_STARTALIGN|IORESOURCE_SIZEALIGN); |
b9b0bba9 | 250 | if (pci_reassign_resource(add_res->dev, idx, |
bdc4abec | 251 | add_size, align)) |
b9b0bba9 | 252 | dev_printk(KERN_DEBUG, &add_res->dev->dev, |
b592443d YL |
253 | "failed to add %llx res[%d]=%pR\n", |
254 | (unsigned long long)add_size, | |
255 | idx, res); | |
c8adf9a3 RP |
256 | } |
257 | out: | |
b9b0bba9 YL |
258 | list_del(&add_res->list); |
259 | kfree(add_res); | |
c8adf9a3 RP |
260 | } |
261 | } | |
262 | ||
263 | /** | |
264 | * assign_requested_resources_sorted() - satisfy resource requests | |
265 | * | |
266 | * @head : head of the list tracking requests for resources | |
8356aad4 | 267 | * @fail_head : head of the list tracking requests that could |
c8adf9a3 RP |
268 | * not be allocated |
269 | * | |
270 | * Satisfy resource requests of each element in the list. Add | |
271 | * requests that could not satisfied to the failed_list. | |
272 | */ | |
bdc4abec YL |
273 | static void assign_requested_resources_sorted(struct list_head *head, |
274 | struct list_head *fail_head) | |
c8adf9a3 RP |
275 | { |
276 | struct resource *res; | |
bdc4abec | 277 | struct pci_dev_resource *dev_res; |
c8adf9a3 | 278 | int idx; |
9a928660 | 279 | |
bdc4abec YL |
280 | list_for_each_entry(dev_res, head, list) { |
281 | res = dev_res->res; | |
282 | idx = res - &dev_res->dev->resource[0]; | |
283 | if (resource_size(res) && | |
284 | pci_assign_resource(dev_res->dev, idx)) { | |
a3cb999d | 285 | if (fail_head) { |
9a928660 YL |
286 | /* |
287 | * if the failed res is for ROM BAR, and it will | |
288 | * be enabled later, don't add it to the list | |
289 | */ | |
290 | if (!((idx == PCI_ROM_RESOURCE) && | |
291 | (!(res->flags & IORESOURCE_ROM_ENABLE)))) | |
67cc7e26 YL |
292 | add_to_list(fail_head, |
293 | dev_res->dev, res, | |
f7625980 BH |
294 | 0 /* don't care */, |
295 | 0 /* don't care */); | |
9a928660 | 296 | } |
fc075e1d | 297 | reset_resource(res); |
542df5de | 298 | } |
1da177e4 LT |
299 | } |
300 | } | |
301 | ||
aa914f5e YL |
302 | static unsigned long pci_fail_res_type_mask(struct list_head *fail_head) |
303 | { | |
304 | struct pci_dev_resource *fail_res; | |
305 | unsigned long mask = 0; | |
306 | ||
307 | /* check failed type */ | |
308 | list_for_each_entry(fail_res, fail_head, list) | |
309 | mask |= fail_res->flags; | |
310 | ||
311 | /* | |
312 | * one pref failed resource will set IORESOURCE_MEM, | |
313 | * as we can allocate pref in non-pref range. | |
314 | * Will release all assigned non-pref sibling resources | |
315 | * according to that bit. | |
316 | */ | |
317 | return mask & (IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH); | |
318 | } | |
319 | ||
320 | static bool pci_need_to_release(unsigned long mask, struct resource *res) | |
321 | { | |
322 | if (res->flags & IORESOURCE_IO) | |
323 | return !!(mask & IORESOURCE_IO); | |
324 | ||
325 | /* check pref at first */ | |
326 | if (res->flags & IORESOURCE_PREFETCH) { | |
327 | if (mask & IORESOURCE_PREFETCH) | |
328 | return true; | |
329 | /* count pref if its parent is non-pref */ | |
330 | else if ((mask & IORESOURCE_MEM) && | |
331 | !(res->parent->flags & IORESOURCE_PREFETCH)) | |
332 | return true; | |
333 | else | |
334 | return false; | |
335 | } | |
336 | ||
337 | if (res->flags & IORESOURCE_MEM) | |
338 | return !!(mask & IORESOURCE_MEM); | |
339 | ||
340 | return false; /* should not get here */ | |
341 | } | |
342 | ||
bdc4abec YL |
343 | static void __assign_resources_sorted(struct list_head *head, |
344 | struct list_head *realloc_head, | |
345 | struct list_head *fail_head) | |
c8adf9a3 | 346 | { |
3e6e0d80 YL |
347 | /* |
348 | * Should not assign requested resources at first. | |
349 | * they could be adjacent, so later reassign can not reallocate | |
350 | * them one by one in parent resource window. | |
367fa982 | 351 | * Try to assign requested + add_size at beginning |
3e6e0d80 YL |
352 | * if could do that, could get out early. |
353 | * if could not do that, we still try to assign requested at first, | |
354 | * then try to reassign add_size for some resources. | |
aa914f5e YL |
355 | * |
356 | * Separate three resource type checking if we need to release | |
357 | * assigned resource after requested + add_size try. | |
358 | * 1. if there is io port assign fail, will release assigned | |
359 | * io port. | |
360 | * 2. if there is pref mmio assign fail, release assigned | |
361 | * pref mmio. | |
362 | * if assigned pref mmio's parent is non-pref mmio and there | |
363 | * is non-pref mmio assign fail, will release that assigned | |
364 | * pref mmio. | |
365 | * 3. if there is non-pref mmio assign fail or pref mmio | |
366 | * assigned fail, will release assigned non-pref mmio. | |
3e6e0d80 | 367 | */ |
bdc4abec YL |
368 | LIST_HEAD(save_head); |
369 | LIST_HEAD(local_fail_head); | |
b9b0bba9 | 370 | struct pci_dev_resource *save_res; |
aa914f5e YL |
371 | struct pci_dev_resource *dev_res, *tmp_res; |
372 | unsigned long fail_type; | |
3e6e0d80 YL |
373 | |
374 | /* Check if optional add_size is there */ | |
bdc4abec | 375 | if (!realloc_head || list_empty(realloc_head)) |
3e6e0d80 YL |
376 | goto requested_and_reassign; |
377 | ||
378 | /* Save original start, end, flags etc at first */ | |
bdc4abec YL |
379 | list_for_each_entry(dev_res, head, list) { |
380 | if (add_to_list(&save_head, dev_res->dev, dev_res->res, 0, 0)) { | |
bffc56d4 | 381 | free_list(&save_head); |
3e6e0d80 YL |
382 | goto requested_and_reassign; |
383 | } | |
bdc4abec | 384 | } |
3e6e0d80 YL |
385 | |
386 | /* Update res in head list with add_size in realloc_head list */ | |
bdc4abec YL |
387 | list_for_each_entry(dev_res, head, list) |
388 | dev_res->res->end += get_res_add_size(realloc_head, | |
389 | dev_res->res); | |
3e6e0d80 YL |
390 | |
391 | /* Try updated head list with add_size added */ | |
3e6e0d80 YL |
392 | assign_requested_resources_sorted(head, &local_fail_head); |
393 | ||
394 | /* all assigned with add_size ? */ | |
bdc4abec | 395 | if (list_empty(&local_fail_head)) { |
3e6e0d80 | 396 | /* Remove head list from realloc_head list */ |
bdc4abec YL |
397 | list_for_each_entry(dev_res, head, list) |
398 | remove_from_list(realloc_head, dev_res->res); | |
bffc56d4 YL |
399 | free_list(&save_head); |
400 | free_list(head); | |
3e6e0d80 YL |
401 | return; |
402 | } | |
403 | ||
aa914f5e YL |
404 | /* check failed type */ |
405 | fail_type = pci_fail_res_type_mask(&local_fail_head); | |
406 | /* remove not need to be released assigned res from head list etc */ | |
407 | list_for_each_entry_safe(dev_res, tmp_res, head, list) | |
408 | if (dev_res->res->parent && | |
409 | !pci_need_to_release(fail_type, dev_res->res)) { | |
410 | /* remove it from realloc_head list */ | |
411 | remove_from_list(realloc_head, dev_res->res); | |
412 | remove_from_list(&save_head, dev_res->res); | |
413 | list_del(&dev_res->list); | |
414 | kfree(dev_res); | |
415 | } | |
416 | ||
bffc56d4 | 417 | free_list(&local_fail_head); |
3e6e0d80 | 418 | /* Release assigned resource */ |
bdc4abec YL |
419 | list_for_each_entry(dev_res, head, list) |
420 | if (dev_res->res->parent) | |
421 | release_resource(dev_res->res); | |
3e6e0d80 | 422 | /* Restore start/end/flags from saved list */ |
b9b0bba9 YL |
423 | list_for_each_entry(save_res, &save_head, list) { |
424 | struct resource *res = save_res->res; | |
3e6e0d80 | 425 | |
b9b0bba9 YL |
426 | res->start = save_res->start; |
427 | res->end = save_res->end; | |
428 | res->flags = save_res->flags; | |
3e6e0d80 | 429 | } |
bffc56d4 | 430 | free_list(&save_head); |
3e6e0d80 YL |
431 | |
432 | requested_and_reassign: | |
c8adf9a3 RP |
433 | /* Satisfy the must-have resource requests */ |
434 | assign_requested_resources_sorted(head, fail_head); | |
435 | ||
0a2daa1c | 436 | /* Try to satisfy any additional optional resource |
c8adf9a3 | 437 | requests */ |
9e8bf93a RP |
438 | if (realloc_head) |
439 | reassign_resources_sorted(realloc_head, head); | |
bffc56d4 | 440 | free_list(head); |
c8adf9a3 RP |
441 | } |
442 | ||
6841ec68 | 443 | static void pdev_assign_resources_sorted(struct pci_dev *dev, |
bdc4abec YL |
444 | struct list_head *add_head, |
445 | struct list_head *fail_head) | |
6841ec68 | 446 | { |
bdc4abec | 447 | LIST_HEAD(head); |
6841ec68 | 448 | |
6841ec68 | 449 | __dev_sort_resources(dev, &head); |
8424d759 | 450 | __assign_resources_sorted(&head, add_head, fail_head); |
6841ec68 YL |
451 | |
452 | } | |
453 | ||
454 | static void pbus_assign_resources_sorted(const struct pci_bus *bus, | |
bdc4abec YL |
455 | struct list_head *realloc_head, |
456 | struct list_head *fail_head) | |
6841ec68 YL |
457 | { |
458 | struct pci_dev *dev; | |
bdc4abec | 459 | LIST_HEAD(head); |
6841ec68 | 460 | |
6841ec68 YL |
461 | list_for_each_entry(dev, &bus->devices, bus_list) |
462 | __dev_sort_resources(dev, &head); | |
463 | ||
9e8bf93a | 464 | __assign_resources_sorted(&head, realloc_head, fail_head); |
6841ec68 YL |
465 | } |
466 | ||
b3743fa4 | 467 | void pci_setup_cardbus(struct pci_bus *bus) |
1da177e4 LT |
468 | { |
469 | struct pci_dev *bridge = bus->self; | |
c7dabef8 | 470 | struct resource *res; |
1da177e4 LT |
471 | struct pci_bus_region region; |
472 | ||
b918c62e YL |
473 | dev_info(&bridge->dev, "CardBus bridge to %pR\n", |
474 | &bus->busn_res); | |
1da177e4 | 475 | |
c7dabef8 | 476 | res = bus->resource[0]; |
fc279850 | 477 | pcibios_resource_to_bus(bridge->bus, ®ion, res); |
c7dabef8 | 478 | if (res->flags & IORESOURCE_IO) { |
1da177e4 LT |
479 | /* |
480 | * The IO resource is allocated a range twice as large as it | |
481 | * would normally need. This allows us to set both IO regs. | |
482 | */ | |
c7dabef8 | 483 | dev_info(&bridge->dev, " bridge window %pR\n", res); |
1da177e4 LT |
484 | pci_write_config_dword(bridge, PCI_CB_IO_BASE_0, |
485 | region.start); | |
486 | pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0, | |
487 | region.end); | |
488 | } | |
489 | ||
c7dabef8 | 490 | res = bus->resource[1]; |
fc279850 | 491 | pcibios_resource_to_bus(bridge->bus, ®ion, res); |
c7dabef8 BH |
492 | if (res->flags & IORESOURCE_IO) { |
493 | dev_info(&bridge->dev, " bridge window %pR\n", res); | |
1da177e4 LT |
494 | pci_write_config_dword(bridge, PCI_CB_IO_BASE_1, |
495 | region.start); | |
496 | pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1, | |
497 | region.end); | |
498 | } | |
499 | ||
c7dabef8 | 500 | res = bus->resource[2]; |
fc279850 | 501 | pcibios_resource_to_bus(bridge->bus, ®ion, res); |
c7dabef8 BH |
502 | if (res->flags & IORESOURCE_MEM) { |
503 | dev_info(&bridge->dev, " bridge window %pR\n", res); | |
1da177e4 LT |
504 | pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0, |
505 | region.start); | |
506 | pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0, | |
507 | region.end); | |
508 | } | |
509 | ||
c7dabef8 | 510 | res = bus->resource[3]; |
fc279850 | 511 | pcibios_resource_to_bus(bridge->bus, ®ion, res); |
c7dabef8 BH |
512 | if (res->flags & IORESOURCE_MEM) { |
513 | dev_info(&bridge->dev, " bridge window %pR\n", res); | |
1da177e4 LT |
514 | pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1, |
515 | region.start); | |
516 | pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1, | |
517 | region.end); | |
518 | } | |
519 | } | |
b3743fa4 | 520 | EXPORT_SYMBOL(pci_setup_cardbus); |
1da177e4 LT |
521 | |
522 | /* Initialize bridges with base/limit values we have collected. | |
523 | PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998) | |
524 | requires that if there is no I/O ports or memory behind the | |
525 | bridge, corresponding range must be turned off by writing base | |
526 | value greater than limit to the bridge's base/limit registers. | |
527 | ||
528 | Note: care must be taken when updating I/O base/limit registers | |
529 | of bridges which support 32-bit I/O. This update requires two | |
530 | config space writes, so it's quite possible that an I/O window of | |
531 | the bridge will have some undesirable address (e.g. 0) after the | |
532 | first write. Ditto 64-bit prefetchable MMIO. */ | |
3f2f4dc4 | 533 | static void pci_setup_bridge_io(struct pci_dev *bridge) |
1da177e4 | 534 | { |
c7dabef8 | 535 | struct resource *res; |
1da177e4 | 536 | struct pci_bus_region region; |
2b28ae19 BH |
537 | unsigned long io_mask; |
538 | u8 io_base_lo, io_limit_lo; | |
5b764b83 BH |
539 | u16 l; |
540 | u32 io_upper16; | |
1da177e4 | 541 | |
2b28ae19 BH |
542 | io_mask = PCI_IO_RANGE_MASK; |
543 | if (bridge->io_window_1k) | |
544 | io_mask = PCI_IO_1K_RANGE_MASK; | |
545 | ||
1da177e4 | 546 | /* Set up the top and bottom of the PCI I/O segment for this bus. */ |
3f2f4dc4 | 547 | res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0]; |
fc279850 | 548 | pcibios_resource_to_bus(bridge->bus, ®ion, res); |
c7dabef8 | 549 | if (res->flags & IORESOURCE_IO) { |
5b764b83 | 550 | pci_read_config_word(bridge, PCI_IO_BASE, &l); |
2b28ae19 BH |
551 | io_base_lo = (region.start >> 8) & io_mask; |
552 | io_limit_lo = (region.end >> 8) & io_mask; | |
5b764b83 | 553 | l = ((u16) io_limit_lo << 8) | io_base_lo; |
1da177e4 LT |
554 | /* Set up upper 16 bits of I/O base/limit. */ |
555 | io_upper16 = (region.end & 0xffff0000) | (region.start >> 16); | |
c7dabef8 | 556 | dev_info(&bridge->dev, " bridge window %pR\n", res); |
7cc5997d | 557 | } else { |
1da177e4 LT |
558 | /* Clear upper 16 bits of I/O base/limit. */ |
559 | io_upper16 = 0; | |
560 | l = 0x00f0; | |
1da177e4 LT |
561 | } |
562 | /* Temporarily disable the I/O range before updating PCI_IO_BASE. */ | |
563 | pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff); | |
564 | /* Update lower 16 bits of I/O base/limit. */ | |
5b764b83 | 565 | pci_write_config_word(bridge, PCI_IO_BASE, l); |
1da177e4 LT |
566 | /* Update upper 16 bits of I/O base/limit. */ |
567 | pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16); | |
7cc5997d YL |
568 | } |
569 | ||
3f2f4dc4 | 570 | static void pci_setup_bridge_mmio(struct pci_dev *bridge) |
7cc5997d | 571 | { |
7cc5997d YL |
572 | struct resource *res; |
573 | struct pci_bus_region region; | |
574 | u32 l; | |
1da177e4 | 575 | |
7cc5997d | 576 | /* Set up the top and bottom of the PCI Memory segment for this bus. */ |
3f2f4dc4 | 577 | res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1]; |
fc279850 | 578 | pcibios_resource_to_bus(bridge->bus, ®ion, res); |
c7dabef8 | 579 | if (res->flags & IORESOURCE_MEM) { |
1da177e4 LT |
580 | l = (region.start >> 16) & 0xfff0; |
581 | l |= region.end & 0xfff00000; | |
c7dabef8 | 582 | dev_info(&bridge->dev, " bridge window %pR\n", res); |
7cc5997d | 583 | } else { |
1da177e4 | 584 | l = 0x0000fff0; |
1da177e4 LT |
585 | } |
586 | pci_write_config_dword(bridge, PCI_MEMORY_BASE, l); | |
7cc5997d YL |
587 | } |
588 | ||
3f2f4dc4 | 589 | static void pci_setup_bridge_mmio_pref(struct pci_dev *bridge) |
7cc5997d | 590 | { |
7cc5997d YL |
591 | struct resource *res; |
592 | struct pci_bus_region region; | |
593 | u32 l, bu, lu; | |
1da177e4 LT |
594 | |
595 | /* Clear out the upper 32 bits of PREF limit. | |
596 | If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily | |
597 | disables PREF range, which is ok. */ | |
598 | pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0); | |
599 | ||
600 | /* Set up PREF base/limit. */ | |
c40a22e0 | 601 | bu = lu = 0; |
3f2f4dc4 | 602 | res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2]; |
fc279850 | 603 | pcibios_resource_to_bus(bridge->bus, ®ion, res); |
c7dabef8 | 604 | if (res->flags & IORESOURCE_PREFETCH) { |
1da177e4 LT |
605 | l = (region.start >> 16) & 0xfff0; |
606 | l |= region.end & 0xfff00000; | |
c7dabef8 | 607 | if (res->flags & IORESOURCE_MEM_64) { |
1f82de10 YL |
608 | bu = upper_32_bits(region.start); |
609 | lu = upper_32_bits(region.end); | |
1f82de10 | 610 | } |
c7dabef8 | 611 | dev_info(&bridge->dev, " bridge window %pR\n", res); |
7cc5997d | 612 | } else { |
1da177e4 | 613 | l = 0x0000fff0; |
1da177e4 LT |
614 | } |
615 | pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l); | |
616 | ||
59353ea3 AW |
617 | /* Set the upper 32 bits of PREF base & limit. */ |
618 | pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu); | |
619 | pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu); | |
7cc5997d YL |
620 | } |
621 | ||
622 | static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type) | |
623 | { | |
624 | struct pci_dev *bridge = bus->self; | |
625 | ||
b918c62e YL |
626 | dev_info(&bridge->dev, "PCI bridge to %pR\n", |
627 | &bus->busn_res); | |
7cc5997d YL |
628 | |
629 | if (type & IORESOURCE_IO) | |
3f2f4dc4 | 630 | pci_setup_bridge_io(bridge); |
7cc5997d YL |
631 | |
632 | if (type & IORESOURCE_MEM) | |
3f2f4dc4 | 633 | pci_setup_bridge_mmio(bridge); |
7cc5997d YL |
634 | |
635 | if (type & IORESOURCE_PREFETCH) | |
3f2f4dc4 | 636 | pci_setup_bridge_mmio_pref(bridge); |
1da177e4 LT |
637 | |
638 | pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl); | |
639 | } | |
640 | ||
e2444273 | 641 | void pci_setup_bridge(struct pci_bus *bus) |
7cc5997d YL |
642 | { |
643 | unsigned long type = IORESOURCE_IO | IORESOURCE_MEM | | |
644 | IORESOURCE_PREFETCH; | |
645 | ||
646 | __pci_setup_bridge(bus, type); | |
647 | } | |
648 | ||
8505e729 YL |
649 | |
650 | int pci_claim_bridge_resource(struct pci_dev *bridge, int i) | |
651 | { | |
652 | if (i < PCI_BRIDGE_RESOURCES || i > PCI_BRIDGE_RESOURCE_END) | |
653 | return 0; | |
654 | ||
655 | if (pci_claim_resource(bridge, i) == 0) | |
656 | return 0; /* claimed the window */ | |
657 | ||
658 | if ((bridge->class >> 8) != PCI_CLASS_BRIDGE_PCI) | |
659 | return 0; | |
660 | ||
661 | if (!pci_bus_clip_resource(bridge, i)) | |
662 | return -EINVAL; /* clipping didn't change anything */ | |
663 | ||
664 | switch (i - PCI_BRIDGE_RESOURCES) { | |
665 | case 0: | |
666 | pci_setup_bridge_io(bridge); | |
667 | break; | |
668 | case 1: | |
669 | pci_setup_bridge_mmio(bridge); | |
670 | break; | |
671 | case 2: | |
672 | pci_setup_bridge_mmio_pref(bridge); | |
673 | break; | |
674 | default: | |
675 | return -EINVAL; | |
676 | } | |
677 | ||
678 | if (pci_claim_resource(bridge, i) == 0) | |
679 | return 0; /* claimed a smaller window */ | |
680 | ||
681 | return -EINVAL; | |
682 | } | |
683 | ||
1da177e4 LT |
684 | /* Check whether the bridge supports optional I/O and |
685 | prefetchable memory ranges. If not, the respective | |
686 | base/limit registers must be read-only and read as 0. */ | |
96bde06a | 687 | static void pci_bridge_check_ranges(struct pci_bus *bus) |
1da177e4 LT |
688 | { |
689 | u16 io; | |
690 | u32 pmem; | |
691 | struct pci_dev *bridge = bus->self; | |
692 | struct resource *b_res; | |
693 | ||
694 | b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; | |
695 | b_res[1].flags |= IORESOURCE_MEM; | |
696 | ||
697 | pci_read_config_word(bridge, PCI_IO_BASE, &io); | |
698 | if (!io) { | |
d2f54d9b | 699 | pci_write_config_word(bridge, PCI_IO_BASE, 0xe0f0); |
1da177e4 | 700 | pci_read_config_word(bridge, PCI_IO_BASE, &io); |
f7625980 BH |
701 | pci_write_config_word(bridge, PCI_IO_BASE, 0x0); |
702 | } | |
703 | if (io) | |
1da177e4 | 704 | b_res[0].flags |= IORESOURCE_IO; |
d2f54d9b | 705 | |
1da177e4 LT |
706 | /* DECchip 21050 pass 2 errata: the bridge may miss an address |
707 | disconnect boundary by one PCI data phase. | |
708 | Workaround: do not use prefetching on this device. */ | |
709 | if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001) | |
710 | return; | |
d2f54d9b | 711 | |
1da177e4 LT |
712 | pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); |
713 | if (!pmem) { | |
714 | pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, | |
d2f54d9b | 715 | 0xffe0fff0); |
1da177e4 LT |
716 | pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); |
717 | pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0); | |
718 | } | |
1f82de10 | 719 | if (pmem) { |
1da177e4 | 720 | b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH; |
99586105 YL |
721 | if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == |
722 | PCI_PREF_RANGE_TYPE_64) { | |
1f82de10 | 723 | b_res[2].flags |= IORESOURCE_MEM_64; |
99586105 YL |
724 | b_res[2].flags |= PCI_PREF_RANGE_TYPE_64; |
725 | } | |
1f82de10 YL |
726 | } |
727 | ||
728 | /* double check if bridge does support 64 bit pref */ | |
729 | if (b_res[2].flags & IORESOURCE_MEM_64) { | |
730 | u32 mem_base_hi, tmp; | |
731 | pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, | |
732 | &mem_base_hi); | |
733 | pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, | |
734 | 0xffffffff); | |
735 | pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp); | |
736 | if (!tmp) | |
737 | b_res[2].flags &= ~IORESOURCE_MEM_64; | |
738 | pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, | |
739 | mem_base_hi); | |
740 | } | |
1da177e4 LT |
741 | } |
742 | ||
743 | /* Helper function for sizing routines: find first available | |
744 | bus resource of a given type. Note: we intentionally skip | |
745 | the bus resources which have already been assigned (that is, | |
746 | have non-NULL parent resource). */ | |
5b285415 YL |
747 | static struct resource *find_free_bus_resource(struct pci_bus *bus, |
748 | unsigned long type_mask, unsigned long type) | |
1da177e4 LT |
749 | { |
750 | int i; | |
751 | struct resource *r; | |
1da177e4 | 752 | |
89a74ecc | 753 | pci_bus_for_each_resource(bus, r, i) { |
299de034 IK |
754 | if (r == &ioport_resource || r == &iomem_resource) |
755 | continue; | |
55a10984 JB |
756 | if (r && (r->flags & type_mask) == type && !r->parent) |
757 | return r; | |
1da177e4 LT |
758 | } |
759 | return NULL; | |
760 | } | |
761 | ||
13583b16 RP |
762 | static resource_size_t calculate_iosize(resource_size_t size, |
763 | resource_size_t min_size, | |
764 | resource_size_t size1, | |
765 | resource_size_t old_size, | |
766 | resource_size_t align) | |
767 | { | |
768 | if (size < min_size) | |
769 | size = min_size; | |
3c78bc61 | 770 | if (old_size == 1) |
13583b16 RP |
771 | old_size = 0; |
772 | /* To be fixed in 2.5: we should have sort of HAVE_ISA | |
773 | flag in the struct pci_bus. */ | |
774 | #if defined(CONFIG_ISA) || defined(CONFIG_EISA) | |
775 | size = (size & 0xff) + ((size & ~0xffUL) << 2); | |
776 | #endif | |
777 | size = ALIGN(size + size1, align); | |
778 | if (size < old_size) | |
779 | size = old_size; | |
780 | return size; | |
781 | } | |
782 | ||
783 | static resource_size_t calculate_memsize(resource_size_t size, | |
784 | resource_size_t min_size, | |
785 | resource_size_t size1, | |
786 | resource_size_t old_size, | |
787 | resource_size_t align) | |
788 | { | |
789 | if (size < min_size) | |
790 | size = min_size; | |
3c78bc61 | 791 | if (old_size == 1) |
13583b16 RP |
792 | old_size = 0; |
793 | if (size < old_size) | |
794 | size = old_size; | |
795 | size = ALIGN(size + size1, align); | |
796 | return size; | |
797 | } | |
798 | ||
ac5ad93e GS |
799 | resource_size_t __weak pcibios_window_alignment(struct pci_bus *bus, |
800 | unsigned long type) | |
801 | { | |
802 | return 1; | |
803 | } | |
804 | ||
805 | #define PCI_P2P_DEFAULT_MEM_ALIGN 0x100000 /* 1MiB */ | |
806 | #define PCI_P2P_DEFAULT_IO_ALIGN 0x1000 /* 4KiB */ | |
807 | #define PCI_P2P_DEFAULT_IO_ALIGN_1K 0x400 /* 1KiB */ | |
808 | ||
809 | static resource_size_t window_alignment(struct pci_bus *bus, | |
810 | unsigned long type) | |
811 | { | |
812 | resource_size_t align = 1, arch_align; | |
813 | ||
814 | if (type & IORESOURCE_MEM) | |
815 | align = PCI_P2P_DEFAULT_MEM_ALIGN; | |
816 | else if (type & IORESOURCE_IO) { | |
817 | /* | |
818 | * Per spec, I/O windows are 4K-aligned, but some | |
819 | * bridges have an extension to support 1K alignment. | |
820 | */ | |
821 | if (bus->self->io_window_1k) | |
822 | align = PCI_P2P_DEFAULT_IO_ALIGN_1K; | |
823 | else | |
824 | align = PCI_P2P_DEFAULT_IO_ALIGN; | |
825 | } | |
826 | ||
827 | arch_align = pcibios_window_alignment(bus, type); | |
828 | return max(align, arch_align); | |
829 | } | |
830 | ||
c8adf9a3 RP |
831 | /** |
832 | * pbus_size_io() - size the io window of a given bus | |
833 | * | |
834 | * @bus : the bus | |
835 | * @min_size : the minimum io window that must to be allocated | |
836 | * @add_size : additional optional io window | |
9e8bf93a | 837 | * @realloc_head : track the additional io window on this list |
c8adf9a3 RP |
838 | * |
839 | * Sizing the IO windows of the PCI-PCI bridge is trivial, | |
fd591341 | 840 | * since these windows have 1K or 4K granularity and the IO ranges |
c8adf9a3 RP |
841 | * of non-bridge PCI devices are limited to 256 bytes. |
842 | * We must be careful with the ISA aliasing though. | |
843 | */ | |
844 | static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size, | |
bdc4abec | 845 | resource_size_t add_size, struct list_head *realloc_head) |
1da177e4 LT |
846 | { |
847 | struct pci_dev *dev; | |
5b285415 YL |
848 | struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO, |
849 | IORESOURCE_IO); | |
11251a86 | 850 | resource_size_t size = 0, size0 = 0, size1 = 0; |
be768912 | 851 | resource_size_t children_add_size = 0; |
2d1d6678 | 852 | resource_size_t min_align, align; |
1da177e4 LT |
853 | |
854 | if (!b_res) | |
f7625980 | 855 | return; |
1da177e4 | 856 | |
2d1d6678 | 857 | min_align = window_alignment(bus, IORESOURCE_IO); |
1da177e4 LT |
858 | list_for_each_entry(dev, &bus->devices, bus_list) { |
859 | int i; | |
860 | ||
861 | for (i = 0; i < PCI_NUM_RESOURCES; i++) { | |
862 | struct resource *r = &dev->resource[i]; | |
863 | unsigned long r_size; | |
864 | ||
865 | if (r->parent || !(r->flags & IORESOURCE_IO)) | |
866 | continue; | |
022edd86 | 867 | r_size = resource_size(r); |
1da177e4 LT |
868 | |
869 | if (r_size < 0x400) | |
870 | /* Might be re-aligned for ISA */ | |
871 | size += r_size; | |
872 | else | |
873 | size1 += r_size; | |
be768912 | 874 | |
fd591341 YL |
875 | align = pci_resource_alignment(dev, r); |
876 | if (align > min_align) | |
877 | min_align = align; | |
878 | ||
9e8bf93a RP |
879 | if (realloc_head) |
880 | children_add_size += get_res_add_size(realloc_head, r); | |
1da177e4 LT |
881 | } |
882 | } | |
fd591341 | 883 | |
c8adf9a3 | 884 | size0 = calculate_iosize(size, min_size, size1, |
fd591341 | 885 | resource_size(b_res), min_align); |
be768912 YL |
886 | if (children_add_size > add_size) |
887 | add_size = children_add_size; | |
9e8bf93a | 888 | size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 : |
a4ac9fea | 889 | calculate_iosize(size, min_size, add_size + size1, |
fd591341 | 890 | resource_size(b_res), min_align); |
c8adf9a3 | 891 | if (!size0 && !size1) { |
865df576 | 892 | if (b_res->start || b_res->end) |
227f0647 RD |
893 | dev_info(&bus->self->dev, "disabling bridge window %pR to %pR (unused)\n", |
894 | b_res, &bus->busn_res); | |
1da177e4 LT |
895 | b_res->flags = 0; |
896 | return; | |
897 | } | |
fd591341 YL |
898 | |
899 | b_res->start = min_align; | |
c8adf9a3 | 900 | b_res->end = b_res->start + size0 - 1; |
88452565 | 901 | b_res->flags |= IORESOURCE_STARTALIGN; |
b592443d | 902 | if (size1 > size0 && realloc_head) { |
fd591341 YL |
903 | add_to_list(realloc_head, bus->self, b_res, size1-size0, |
904 | min_align); | |
227f0647 RD |
905 | dev_printk(KERN_DEBUG, &bus->self->dev, "bridge window %pR to %pR add_size %llx\n", |
906 | b_res, &bus->busn_res, | |
907 | (unsigned long long)size1-size0); | |
b592443d | 908 | } |
1da177e4 LT |
909 | } |
910 | ||
c121504e GS |
911 | static inline resource_size_t calculate_mem_align(resource_size_t *aligns, |
912 | int max_order) | |
913 | { | |
914 | resource_size_t align = 0; | |
915 | resource_size_t min_align = 0; | |
916 | int order; | |
917 | ||
918 | for (order = 0; order <= max_order; order++) { | |
919 | resource_size_t align1 = 1; | |
920 | ||
921 | align1 <<= (order + 20); | |
922 | ||
923 | if (!align) | |
924 | min_align = align1; | |
925 | else if (ALIGN(align + min_align, min_align) < align1) | |
926 | min_align = align1 >> 1; | |
927 | align += aligns[order]; | |
928 | } | |
929 | ||
930 | return min_align; | |
931 | } | |
932 | ||
c8adf9a3 RP |
933 | /** |
934 | * pbus_size_mem() - size the memory window of a given bus | |
935 | * | |
936 | * @bus : the bus | |
496f70cf WY |
937 | * @mask: mask the resource flag, then compare it with type |
938 | * @type: the type of free resource from bridge | |
5b285415 YL |
939 | * @type2: second match type |
940 | * @type3: third match type | |
c8adf9a3 RP |
941 | * @min_size : the minimum memory window that must to be allocated |
942 | * @add_size : additional optional memory window | |
9e8bf93a | 943 | * @realloc_head : track the additional memory window on this list |
c8adf9a3 RP |
944 | * |
945 | * Calculate the size of the bus and minimal alignment which | |
946 | * guarantees that all child resources fit in this size. | |
30afe8d0 BH |
947 | * |
948 | * Returns -ENOSPC if there's no available bus resource of the desired type. | |
949 | * Otherwise, sets the bus resource start/end to indicate the required | |
950 | * size, adds things to realloc_head (if supplied), and returns 0. | |
c8adf9a3 | 951 | */ |
28760489 | 952 | static int pbus_size_mem(struct pci_bus *bus, unsigned long mask, |
5b285415 YL |
953 | unsigned long type, unsigned long type2, |
954 | unsigned long type3, | |
955 | resource_size_t min_size, resource_size_t add_size, | |
956 | struct list_head *realloc_head) | |
1da177e4 LT |
957 | { |
958 | struct pci_dev *dev; | |
c8adf9a3 | 959 | resource_size_t min_align, align, size, size0, size1; |
096d4221 | 960 | resource_size_t aligns[18]; /* Alignments from 1Mb to 128Gb */ |
1da177e4 | 961 | int order, max_order; |
5b285415 YL |
962 | struct resource *b_res = find_free_bus_resource(bus, |
963 | mask | IORESOURCE_PREFETCH, type); | |
be768912 | 964 | resource_size_t children_add_size = 0; |
1da177e4 LT |
965 | |
966 | if (!b_res) | |
30afe8d0 | 967 | return -ENOSPC; |
1da177e4 LT |
968 | |
969 | memset(aligns, 0, sizeof(aligns)); | |
970 | max_order = 0; | |
971 | size = 0; | |
972 | ||
973 | list_for_each_entry(dev, &bus->devices, bus_list) { | |
974 | int i; | |
1f82de10 | 975 | |
1da177e4 LT |
976 | for (i = 0; i < PCI_NUM_RESOURCES; i++) { |
977 | struct resource *r = &dev->resource[i]; | |
c40a22e0 | 978 | resource_size_t r_size; |
1da177e4 | 979 | |
5b285415 YL |
980 | if (r->parent || ((r->flags & mask) != type && |
981 | (r->flags & mask) != type2 && | |
982 | (r->flags & mask) != type3)) | |
1da177e4 | 983 | continue; |
022edd86 | 984 | r_size = resource_size(r); |
2aceefcb YL |
985 | #ifdef CONFIG_PCI_IOV |
986 | /* put SRIOV requested res to the optional list */ | |
9e8bf93a | 987 | if (realloc_head && i >= PCI_IOV_RESOURCES && |
2aceefcb YL |
988 | i <= PCI_IOV_RESOURCE_END) { |
989 | r->end = r->start - 1; | |
f7625980 | 990 | add_to_list(realloc_head, dev, r, r_size, 0/* don't care */); |
2aceefcb YL |
991 | children_add_size += r_size; |
992 | continue; | |
993 | } | |
994 | #endif | |
14c8530d A |
995 | /* |
996 | * aligns[0] is for 1MB (since bridge memory | |
997 | * windows are always at least 1MB aligned), so | |
998 | * keep "order" from being negative for smaller | |
999 | * resources. | |
1000 | */ | |
6faf17f6 | 1001 | align = pci_resource_alignment(dev, r); |
1da177e4 | 1002 | order = __ffs(align) - 20; |
14c8530d A |
1003 | if (order < 0) |
1004 | order = 0; | |
1005 | if (order >= ARRAY_SIZE(aligns)) { | |
227f0647 RD |
1006 | dev_warn(&dev->dev, "disabling BAR %d: %pR (bad alignment %#llx)\n", |
1007 | i, r, (unsigned long long) align); | |
1da177e4 LT |
1008 | r->flags = 0; |
1009 | continue; | |
1010 | } | |
1011 | size += r_size; | |
1da177e4 LT |
1012 | /* Exclude ranges with size > align from |
1013 | calculation of the alignment. */ | |
1014 | if (r_size == align) | |
1015 | aligns[order] += align; | |
1016 | if (order > max_order) | |
1017 | max_order = order; | |
be768912 | 1018 | |
9e8bf93a RP |
1019 | if (realloc_head) |
1020 | children_add_size += get_res_add_size(realloc_head, r); | |
1da177e4 LT |
1021 | } |
1022 | } | |
462d9303 | 1023 | |
c121504e | 1024 | min_align = calculate_mem_align(aligns, max_order); |
3ad94b0d | 1025 | min_align = max(min_align, window_alignment(bus, b_res->flags)); |
b42282e5 | 1026 | size0 = calculate_memsize(size, min_size, 0, resource_size(b_res), min_align); |
be768912 YL |
1027 | if (children_add_size > add_size) |
1028 | add_size = children_add_size; | |
9e8bf93a | 1029 | size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 : |
a4ac9fea | 1030 | calculate_memsize(size, min_size, add_size, |
b42282e5 | 1031 | resource_size(b_res), min_align); |
c8adf9a3 | 1032 | if (!size0 && !size1) { |
865df576 | 1033 | if (b_res->start || b_res->end) |
227f0647 RD |
1034 | dev_info(&bus->self->dev, "disabling bridge window %pR to %pR (unused)\n", |
1035 | b_res, &bus->busn_res); | |
1da177e4 | 1036 | b_res->flags = 0; |
30afe8d0 | 1037 | return 0; |
1da177e4 LT |
1038 | } |
1039 | b_res->start = min_align; | |
c8adf9a3 | 1040 | b_res->end = size0 + min_align - 1; |
5b285415 | 1041 | b_res->flags |= IORESOURCE_STARTALIGN; |
b592443d | 1042 | if (size1 > size0 && realloc_head) { |
9e8bf93a | 1043 | add_to_list(realloc_head, bus->self, b_res, size1-size0, min_align); |
227f0647 RD |
1044 | dev_printk(KERN_DEBUG, &bus->self->dev, "bridge window %pR to %pR add_size %llx\n", |
1045 | b_res, &bus->busn_res, | |
1046 | (unsigned long long)size1-size0); | |
b592443d | 1047 | } |
30afe8d0 | 1048 | return 0; |
1da177e4 LT |
1049 | } |
1050 | ||
0a2daa1c RP |
1051 | unsigned long pci_cardbus_resource_alignment(struct resource *res) |
1052 | { | |
1053 | if (res->flags & IORESOURCE_IO) | |
1054 | return pci_cardbus_io_size; | |
1055 | if (res->flags & IORESOURCE_MEM) | |
1056 | return pci_cardbus_mem_size; | |
1057 | return 0; | |
1058 | } | |
1059 | ||
1060 | static void pci_bus_size_cardbus(struct pci_bus *bus, | |
bdc4abec | 1061 | struct list_head *realloc_head) |
1da177e4 LT |
1062 | { |
1063 | struct pci_dev *bridge = bus->self; | |
1064 | struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; | |
11848934 | 1065 | resource_size_t b_res_3_size = pci_cardbus_mem_size * 2; |
1da177e4 LT |
1066 | u16 ctrl; |
1067 | ||
3796f1e2 YL |
1068 | if (b_res[0].parent) |
1069 | goto handle_b_res_1; | |
1da177e4 LT |
1070 | /* |
1071 | * Reserve some resources for CardBus. We reserve | |
1072 | * a fixed amount of bus space for CardBus bridges. | |
1073 | */ | |
11848934 YL |
1074 | b_res[0].start = pci_cardbus_io_size; |
1075 | b_res[0].end = b_res[0].start + pci_cardbus_io_size - 1; | |
1076 | b_res[0].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN; | |
1077 | if (realloc_head) { | |
1078 | b_res[0].end -= pci_cardbus_io_size; | |
1079 | add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size, | |
1080 | pci_cardbus_io_size); | |
1081 | } | |
1da177e4 | 1082 | |
3796f1e2 YL |
1083 | handle_b_res_1: |
1084 | if (b_res[1].parent) | |
1085 | goto handle_b_res_2; | |
11848934 YL |
1086 | b_res[1].start = pci_cardbus_io_size; |
1087 | b_res[1].end = b_res[1].start + pci_cardbus_io_size - 1; | |
1088 | b_res[1].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN; | |
1089 | if (realloc_head) { | |
1090 | b_res[1].end -= pci_cardbus_io_size; | |
1091 | add_to_list(realloc_head, bridge, b_res+1, pci_cardbus_io_size, | |
1092 | pci_cardbus_io_size); | |
1093 | } | |
1da177e4 | 1094 | |
3796f1e2 | 1095 | handle_b_res_2: |
dcef0d06 YL |
1096 | /* MEM1 must not be pref mmio */ |
1097 | pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); | |
1098 | if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM1) { | |
1099 | ctrl &= ~PCI_CB_BRIDGE_CTL_PREFETCH_MEM1; | |
1100 | pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl); | |
1101 | pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); | |
1102 | } | |
1103 | ||
1da177e4 LT |
1104 | /* |
1105 | * Check whether prefetchable memory is supported | |
1106 | * by this bridge. | |
1107 | */ | |
1108 | pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); | |
1109 | if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) { | |
1110 | ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0; | |
1111 | pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl); | |
1112 | pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); | |
1113 | } | |
1114 | ||
3796f1e2 YL |
1115 | if (b_res[2].parent) |
1116 | goto handle_b_res_3; | |
1da177e4 LT |
1117 | /* |
1118 | * If we have prefetchable memory support, allocate | |
1119 | * two regions. Otherwise, allocate one region of | |
1120 | * twice the size. | |
1121 | */ | |
1122 | if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) { | |
11848934 YL |
1123 | b_res[2].start = pci_cardbus_mem_size; |
1124 | b_res[2].end = b_res[2].start + pci_cardbus_mem_size - 1; | |
1125 | b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH | | |
1126 | IORESOURCE_STARTALIGN; | |
1127 | if (realloc_head) { | |
1128 | b_res[2].end -= pci_cardbus_mem_size; | |
1129 | add_to_list(realloc_head, bridge, b_res+2, | |
1130 | pci_cardbus_mem_size, pci_cardbus_mem_size); | |
1131 | } | |
1132 | ||
1133 | /* reduce that to half */ | |
1134 | b_res_3_size = pci_cardbus_mem_size; | |
1135 | } | |
1136 | ||
3796f1e2 YL |
1137 | handle_b_res_3: |
1138 | if (b_res[3].parent) | |
1139 | goto handle_done; | |
11848934 YL |
1140 | b_res[3].start = pci_cardbus_mem_size; |
1141 | b_res[3].end = b_res[3].start + b_res_3_size - 1; | |
1142 | b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_STARTALIGN; | |
1143 | if (realloc_head) { | |
1144 | b_res[3].end -= b_res_3_size; | |
1145 | add_to_list(realloc_head, bridge, b_res+3, b_res_3_size, | |
1146 | pci_cardbus_mem_size); | |
1147 | } | |
3796f1e2 YL |
1148 | |
1149 | handle_done: | |
1150 | ; | |
1da177e4 LT |
1151 | } |
1152 | ||
10874f5a | 1153 | void __pci_bus_size_bridges(struct pci_bus *bus, struct list_head *realloc_head) |
1da177e4 LT |
1154 | { |
1155 | struct pci_dev *dev; | |
5b285415 | 1156 | unsigned long mask, prefmask, type2 = 0, type3 = 0; |
c8adf9a3 | 1157 | resource_size_t additional_mem_size = 0, additional_io_size = 0; |
5b285415 | 1158 | struct resource *b_res; |
30afe8d0 | 1159 | int ret; |
1da177e4 LT |
1160 | |
1161 | list_for_each_entry(dev, &bus->devices, bus_list) { | |
1162 | struct pci_bus *b = dev->subordinate; | |
1163 | if (!b) | |
1164 | continue; | |
1165 | ||
1166 | switch (dev->class >> 8) { | |
1167 | case PCI_CLASS_BRIDGE_CARDBUS: | |
9e8bf93a | 1168 | pci_bus_size_cardbus(b, realloc_head); |
1da177e4 LT |
1169 | break; |
1170 | ||
1171 | case PCI_CLASS_BRIDGE_PCI: | |
1172 | default: | |
9e8bf93a | 1173 | __pci_bus_size_bridges(b, realloc_head); |
1da177e4 LT |
1174 | break; |
1175 | } | |
1176 | } | |
1177 | ||
1178 | /* The root bus? */ | |
2ba29e27 | 1179 | if (pci_is_root_bus(bus)) |
1da177e4 LT |
1180 | return; |
1181 | ||
1182 | switch (bus->self->class >> 8) { | |
1183 | case PCI_CLASS_BRIDGE_CARDBUS: | |
1184 | /* don't size cardbuses yet. */ | |
1185 | break; | |
1186 | ||
1187 | case PCI_CLASS_BRIDGE_PCI: | |
1188 | pci_bridge_check_ranges(bus); | |
28760489 | 1189 | if (bus->self->is_hotplug_bridge) { |
c8adf9a3 RP |
1190 | additional_io_size = pci_hotplug_io_size; |
1191 | additional_mem_size = pci_hotplug_mem_size; | |
28760489 | 1192 | } |
67d29b5c | 1193 | /* Fall through */ |
1da177e4 | 1194 | default: |
19aa7ee4 YL |
1195 | pbus_size_io(bus, realloc_head ? 0 : additional_io_size, |
1196 | additional_io_size, realloc_head); | |
67d29b5c BH |
1197 | |
1198 | /* | |
1199 | * If there's a 64-bit prefetchable MMIO window, compute | |
1200 | * the size required to put all 64-bit prefetchable | |
1201 | * resources in it. | |
1202 | */ | |
5b285415 | 1203 | b_res = &bus->self->resource[PCI_BRIDGE_RESOURCES]; |
1da177e4 LT |
1204 | mask = IORESOURCE_MEM; |
1205 | prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH; | |
5b285415 YL |
1206 | if (b_res[2].flags & IORESOURCE_MEM_64) { |
1207 | prefmask |= IORESOURCE_MEM_64; | |
30afe8d0 | 1208 | ret = pbus_size_mem(bus, prefmask, prefmask, |
5b285415 | 1209 | prefmask, prefmask, |
19aa7ee4 | 1210 | realloc_head ? 0 : additional_mem_size, |
30afe8d0 | 1211 | additional_mem_size, realloc_head); |
67d29b5c BH |
1212 | |
1213 | /* | |
1214 | * If successful, all non-prefetchable resources | |
1215 | * and any 32-bit prefetchable resources will go in | |
1216 | * the non-prefetchable window. | |
1217 | */ | |
30afe8d0 | 1218 | if (ret == 0) { |
30afe8d0 BH |
1219 | mask = prefmask; |
1220 | type2 = prefmask & ~IORESOURCE_MEM_64; | |
1221 | type3 = prefmask & ~IORESOURCE_PREFETCH; | |
5b285415 YL |
1222 | } |
1223 | } | |
67d29b5c BH |
1224 | |
1225 | /* | |
1226 | * If there is no 64-bit prefetchable window, compute the | |
1227 | * size required to put all prefetchable resources in the | |
1228 | * 32-bit prefetchable window (if there is one). | |
1229 | */ | |
5b285415 YL |
1230 | if (!type2) { |
1231 | prefmask &= ~IORESOURCE_MEM_64; | |
30afe8d0 | 1232 | ret = pbus_size_mem(bus, prefmask, prefmask, |
5b285415 YL |
1233 | prefmask, prefmask, |
1234 | realloc_head ? 0 : additional_mem_size, | |
30afe8d0 | 1235 | additional_mem_size, realloc_head); |
67d29b5c BH |
1236 | |
1237 | /* | |
1238 | * If successful, only non-prefetchable resources | |
1239 | * will go in the non-prefetchable window. | |
1240 | */ | |
1241 | if (ret == 0) | |
5b285415 | 1242 | mask = prefmask; |
67d29b5c | 1243 | else |
5b285415 | 1244 | additional_mem_size += additional_mem_size; |
67d29b5c | 1245 | |
5b285415 YL |
1246 | type2 = type3 = IORESOURCE_MEM; |
1247 | } | |
67d29b5c BH |
1248 | |
1249 | /* | |
1250 | * Compute the size required to put everything else in the | |
1251 | * non-prefetchable window. This includes: | |
1252 | * | |
1253 | * - all non-prefetchable resources | |
1254 | * - 32-bit prefetchable resources if there's a 64-bit | |
1255 | * prefetchable window or no prefetchable window at all | |
1256 | * - 64-bit prefetchable resources if there's no | |
1257 | * prefetchable window at all | |
1258 | * | |
1259 | * Note that the strategy in __pci_assign_resource() must | |
1260 | * match that used here. Specifically, we cannot put a | |
1261 | * 32-bit prefetchable resource in a 64-bit prefetchable | |
1262 | * window. | |
1263 | */ | |
5b285415 | 1264 | pbus_size_mem(bus, mask, IORESOURCE_MEM, type2, type3, |
19aa7ee4 YL |
1265 | realloc_head ? 0 : additional_mem_size, |
1266 | additional_mem_size, realloc_head); | |
1da177e4 LT |
1267 | break; |
1268 | } | |
1269 | } | |
c8adf9a3 | 1270 | |
10874f5a | 1271 | void pci_bus_size_bridges(struct pci_bus *bus) |
c8adf9a3 RP |
1272 | { |
1273 | __pci_bus_size_bridges(bus, NULL); | |
1274 | } | |
1da177e4 LT |
1275 | EXPORT_SYMBOL(pci_bus_size_bridges); |
1276 | ||
10874f5a BH |
1277 | void __pci_bus_assign_resources(const struct pci_bus *bus, |
1278 | struct list_head *realloc_head, | |
1279 | struct list_head *fail_head) | |
1da177e4 LT |
1280 | { |
1281 | struct pci_bus *b; | |
1282 | struct pci_dev *dev; | |
1283 | ||
9e8bf93a | 1284 | pbus_assign_resources_sorted(bus, realloc_head, fail_head); |
1da177e4 | 1285 | |
1da177e4 LT |
1286 | list_for_each_entry(dev, &bus->devices, bus_list) { |
1287 | b = dev->subordinate; | |
1288 | if (!b) | |
1289 | continue; | |
1290 | ||
9e8bf93a | 1291 | __pci_bus_assign_resources(b, realloc_head, fail_head); |
1da177e4 LT |
1292 | |
1293 | switch (dev->class >> 8) { | |
1294 | case PCI_CLASS_BRIDGE_PCI: | |
6841ec68 YL |
1295 | if (!pci_is_enabled(dev)) |
1296 | pci_setup_bridge(b); | |
1da177e4 LT |
1297 | break; |
1298 | ||
1299 | case PCI_CLASS_BRIDGE_CARDBUS: | |
1300 | pci_setup_cardbus(b); | |
1301 | break; | |
1302 | ||
1303 | default: | |
227f0647 RD |
1304 | dev_info(&dev->dev, "not setting up bridge for bus %04x:%02x\n", |
1305 | pci_domain_nr(b), b->number); | |
1da177e4 LT |
1306 | break; |
1307 | } | |
1308 | } | |
1309 | } | |
568ddef8 | 1310 | |
10874f5a | 1311 | void pci_bus_assign_resources(const struct pci_bus *bus) |
568ddef8 | 1312 | { |
c8adf9a3 | 1313 | __pci_bus_assign_resources(bus, NULL, NULL); |
568ddef8 | 1314 | } |
1da177e4 LT |
1315 | EXPORT_SYMBOL(pci_bus_assign_resources); |
1316 | ||
10874f5a BH |
1317 | static void __pci_bridge_assign_resources(const struct pci_dev *bridge, |
1318 | struct list_head *add_head, | |
1319 | struct list_head *fail_head) | |
6841ec68 YL |
1320 | { |
1321 | struct pci_bus *b; | |
1322 | ||
8424d759 YL |
1323 | pdev_assign_resources_sorted((struct pci_dev *)bridge, |
1324 | add_head, fail_head); | |
6841ec68 YL |
1325 | |
1326 | b = bridge->subordinate; | |
1327 | if (!b) | |
1328 | return; | |
1329 | ||
8424d759 | 1330 | __pci_bus_assign_resources(b, add_head, fail_head); |
6841ec68 YL |
1331 | |
1332 | switch (bridge->class >> 8) { | |
1333 | case PCI_CLASS_BRIDGE_PCI: | |
1334 | pci_setup_bridge(b); | |
1335 | break; | |
1336 | ||
1337 | case PCI_CLASS_BRIDGE_CARDBUS: | |
1338 | pci_setup_cardbus(b); | |
1339 | break; | |
1340 | ||
1341 | default: | |
227f0647 RD |
1342 | dev_info(&bridge->dev, "not setting up bridge for bus %04x:%02x\n", |
1343 | pci_domain_nr(b), b->number); | |
6841ec68 YL |
1344 | break; |
1345 | } | |
1346 | } | |
5009b460 YL |
1347 | static void pci_bridge_release_resources(struct pci_bus *bus, |
1348 | unsigned long type) | |
1349 | { | |
5b285415 | 1350 | struct pci_dev *dev = bus->self; |
5009b460 YL |
1351 | struct resource *r; |
1352 | unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | | |
5b285415 YL |
1353 | IORESOURCE_PREFETCH | IORESOURCE_MEM_64; |
1354 | unsigned old_flags = 0; | |
1355 | struct resource *b_res; | |
1356 | int idx = 1; | |
5009b460 | 1357 | |
5b285415 YL |
1358 | b_res = &dev->resource[PCI_BRIDGE_RESOURCES]; |
1359 | ||
1360 | /* | |
1361 | * 1. if there is io port assign fail, will release bridge | |
1362 | * io port. | |
1363 | * 2. if there is non pref mmio assign fail, release bridge | |
1364 | * nonpref mmio. | |
1365 | * 3. if there is 64bit pref mmio assign fail, and bridge pref | |
1366 | * is 64bit, release bridge pref mmio. | |
1367 | * 4. if there is pref mmio assign fail, and bridge pref is | |
1368 | * 32bit mmio, release bridge pref mmio | |
1369 | * 5. if there is pref mmio assign fail, and bridge pref is not | |
1370 | * assigned, release bridge nonpref mmio. | |
1371 | */ | |
1372 | if (type & IORESOURCE_IO) | |
1373 | idx = 0; | |
1374 | else if (!(type & IORESOURCE_PREFETCH)) | |
1375 | idx = 1; | |
1376 | else if ((type & IORESOURCE_MEM_64) && | |
1377 | (b_res[2].flags & IORESOURCE_MEM_64)) | |
1378 | idx = 2; | |
1379 | else if (!(b_res[2].flags & IORESOURCE_MEM_64) && | |
1380 | (b_res[2].flags & IORESOURCE_PREFETCH)) | |
1381 | idx = 2; | |
1382 | else | |
1383 | idx = 1; | |
1384 | ||
1385 | r = &b_res[idx]; | |
1386 | ||
1387 | if (!r->parent) | |
1388 | return; | |
1389 | ||
1390 | /* | |
1391 | * if there are children under that, we should release them | |
1392 | * all | |
1393 | */ | |
1394 | release_child_resources(r); | |
1395 | if (!release_resource(r)) { | |
1396 | type = old_flags = r->flags & type_mask; | |
1397 | dev_printk(KERN_DEBUG, &dev->dev, "resource %d %pR released\n", | |
1398 | PCI_BRIDGE_RESOURCES + idx, r); | |
1399 | /* keep the old size */ | |
1400 | r->end = resource_size(r) - 1; | |
1401 | r->start = 0; | |
1402 | r->flags = 0; | |
5009b460 | 1403 | |
5009b460 YL |
1404 | /* avoiding touch the one without PREF */ |
1405 | if (type & IORESOURCE_PREFETCH) | |
1406 | type = IORESOURCE_PREFETCH; | |
1407 | __pci_setup_bridge(bus, type); | |
5b285415 YL |
1408 | /* for next child res under same bridge */ |
1409 | r->flags = old_flags; | |
5009b460 YL |
1410 | } |
1411 | } | |
1412 | ||
1413 | enum release_type { | |
1414 | leaf_only, | |
1415 | whole_subtree, | |
1416 | }; | |
1417 | /* | |
1418 | * try to release pci bridge resources that is from leaf bridge, | |
1419 | * so we can allocate big new one later | |
1420 | */ | |
10874f5a BH |
1421 | static void pci_bus_release_bridge_resources(struct pci_bus *bus, |
1422 | unsigned long type, | |
1423 | enum release_type rel_type) | |
5009b460 YL |
1424 | { |
1425 | struct pci_dev *dev; | |
1426 | bool is_leaf_bridge = true; | |
1427 | ||
1428 | list_for_each_entry(dev, &bus->devices, bus_list) { | |
1429 | struct pci_bus *b = dev->subordinate; | |
1430 | if (!b) | |
1431 | continue; | |
1432 | ||
1433 | is_leaf_bridge = false; | |
1434 | ||
1435 | if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI) | |
1436 | continue; | |
1437 | ||
1438 | if (rel_type == whole_subtree) | |
1439 | pci_bus_release_bridge_resources(b, type, | |
1440 | whole_subtree); | |
1441 | } | |
1442 | ||
1443 | if (pci_is_root_bus(bus)) | |
1444 | return; | |
1445 | ||
1446 | if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI) | |
1447 | return; | |
1448 | ||
1449 | if ((rel_type == whole_subtree) || is_leaf_bridge) | |
1450 | pci_bridge_release_resources(bus, type); | |
1451 | } | |
1452 | ||
76fbc263 YL |
1453 | static void pci_bus_dump_res(struct pci_bus *bus) |
1454 | { | |
89a74ecc BH |
1455 | struct resource *res; |
1456 | int i; | |
7c9342b8 | 1457 | |
89a74ecc | 1458 | pci_bus_for_each_resource(bus, res, i) { |
7c9342b8 | 1459 | if (!res || !res->end || !res->flags) |
3c78bc61 | 1460 | continue; |
76fbc263 | 1461 | |
c7dabef8 | 1462 | dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res); |
3c78bc61 | 1463 | } |
76fbc263 YL |
1464 | } |
1465 | ||
1466 | static void pci_bus_dump_resources(struct pci_bus *bus) | |
1467 | { | |
1468 | struct pci_bus *b; | |
1469 | struct pci_dev *dev; | |
1470 | ||
1471 | ||
1472 | pci_bus_dump_res(bus); | |
1473 | ||
1474 | list_for_each_entry(dev, &bus->devices, bus_list) { | |
1475 | b = dev->subordinate; | |
1476 | if (!b) | |
1477 | continue; | |
1478 | ||
1479 | pci_bus_dump_resources(b); | |
1480 | } | |
1481 | } | |
1482 | ||
ff35147c | 1483 | static int pci_bus_get_depth(struct pci_bus *bus) |
da7822e5 YL |
1484 | { |
1485 | int depth = 0; | |
f2a230bd | 1486 | struct pci_bus *child_bus; |
da7822e5 | 1487 | |
3c78bc61 | 1488 | list_for_each_entry(child_bus, &bus->children, node) { |
da7822e5 | 1489 | int ret; |
da7822e5 | 1490 | |
f2a230bd | 1491 | ret = pci_bus_get_depth(child_bus); |
da7822e5 YL |
1492 | if (ret + 1 > depth) |
1493 | depth = ret + 1; | |
1494 | } | |
1495 | ||
1496 | return depth; | |
1497 | } | |
da7822e5 | 1498 | |
b55438fd YL |
1499 | /* |
1500 | * -1: undefined, will auto detect later | |
1501 | * 0: disabled by user | |
1502 | * 1: disabled by auto detect | |
1503 | * 2: enabled by user | |
1504 | * 3: enabled by auto detect | |
1505 | */ | |
1506 | enum enable_type { | |
1507 | undefined = -1, | |
1508 | user_disabled, | |
1509 | auto_disabled, | |
1510 | user_enabled, | |
1511 | auto_enabled, | |
1512 | }; | |
1513 | ||
ff35147c | 1514 | static enum enable_type pci_realloc_enable = undefined; |
b55438fd YL |
1515 | void __init pci_realloc_get_opt(char *str) |
1516 | { | |
1517 | if (!strncmp(str, "off", 3)) | |
1518 | pci_realloc_enable = user_disabled; | |
1519 | else if (!strncmp(str, "on", 2)) | |
1520 | pci_realloc_enable = user_enabled; | |
1521 | } | |
ff35147c | 1522 | static bool pci_realloc_enabled(enum enable_type enable) |
b55438fd | 1523 | { |
967260cd | 1524 | return enable >= user_enabled; |
b55438fd | 1525 | } |
f483d392 | 1526 | |
b07f2ebc | 1527 | #if defined(CONFIG_PCI_IOV) && defined(CONFIG_PCI_REALLOC_ENABLE_AUTO) |
ff35147c | 1528 | static int iov_resources_unassigned(struct pci_dev *dev, void *data) |
223d96fc YL |
1529 | { |
1530 | int i; | |
1531 | bool *unassigned = data; | |
b07f2ebc | 1532 | |
223d96fc YL |
1533 | for (i = PCI_IOV_RESOURCES; i <= PCI_IOV_RESOURCE_END; i++) { |
1534 | struct resource *r = &dev->resource[i]; | |
fa216bf4 | 1535 | struct pci_bus_region region; |
b07f2ebc | 1536 | |
223d96fc | 1537 | /* Not assigned or rejected by kernel? */ |
fa216bf4 YL |
1538 | if (!r->flags) |
1539 | continue; | |
b07f2ebc | 1540 | |
fc279850 | 1541 | pcibios_resource_to_bus(dev->bus, ®ion, r); |
fa216bf4 | 1542 | if (!region.start) { |
223d96fc YL |
1543 | *unassigned = true; |
1544 | return 1; /* return early from pci_walk_bus() */ | |
b07f2ebc YL |
1545 | } |
1546 | } | |
b07f2ebc | 1547 | |
223d96fc | 1548 | return 0; |
b07f2ebc YL |
1549 | } |
1550 | ||
ff35147c | 1551 | static enum enable_type pci_realloc_detect(struct pci_bus *bus, |
967260cd | 1552 | enum enable_type enable_local) |
223d96fc YL |
1553 | { |
1554 | bool unassigned = false; | |
b07f2ebc | 1555 | |
967260cd YL |
1556 | if (enable_local != undefined) |
1557 | return enable_local; | |
223d96fc | 1558 | |
967260cd YL |
1559 | pci_walk_bus(bus, iov_resources_unassigned, &unassigned); |
1560 | if (unassigned) | |
1561 | return auto_enabled; | |
1562 | ||
1563 | return enable_local; | |
b07f2ebc | 1564 | } |
223d96fc | 1565 | #else |
ff35147c | 1566 | static enum enable_type pci_realloc_detect(struct pci_bus *bus, |
967260cd YL |
1567 | enum enable_type enable_local) |
1568 | { | |
1569 | return enable_local; | |
b07f2ebc | 1570 | } |
223d96fc | 1571 | #endif |
b07f2ebc | 1572 | |
da7822e5 YL |
1573 | /* |
1574 | * first try will not touch pci bridge res | |
f7625980 BH |
1575 | * second and later try will clear small leaf bridge res |
1576 | * will stop till to the max depth if can not find good one | |
da7822e5 | 1577 | */ |
39772038 | 1578 | void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus) |
1da177e4 | 1579 | { |
bdc4abec | 1580 | LIST_HEAD(realloc_head); /* list of resources that |
c8adf9a3 | 1581 | want additional resources */ |
bdc4abec | 1582 | struct list_head *add_list = NULL; |
da7822e5 YL |
1583 | int tried_times = 0; |
1584 | enum release_type rel_type = leaf_only; | |
bdc4abec | 1585 | LIST_HEAD(fail_head); |
b9b0bba9 | 1586 | struct pci_dev_resource *fail_res; |
da7822e5 | 1587 | unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | |
5b285415 | 1588 | IORESOURCE_PREFETCH | IORESOURCE_MEM_64; |
19aa7ee4 | 1589 | int pci_try_num = 1; |
55ed83a6 | 1590 | enum enable_type enable_local; |
da7822e5 | 1591 | |
19aa7ee4 | 1592 | /* don't realloc if asked to do so */ |
55ed83a6 | 1593 | enable_local = pci_realloc_detect(bus, pci_realloc_enable); |
967260cd | 1594 | if (pci_realloc_enabled(enable_local)) { |
55ed83a6 | 1595 | int max_depth = pci_bus_get_depth(bus); |
19aa7ee4 YL |
1596 | |
1597 | pci_try_num = max_depth + 1; | |
55ed83a6 YL |
1598 | dev_printk(KERN_DEBUG, &bus->dev, |
1599 | "max bus depth: %d pci_try_num: %d\n", | |
1600 | max_depth, pci_try_num); | |
19aa7ee4 | 1601 | } |
da7822e5 YL |
1602 | |
1603 | again: | |
19aa7ee4 YL |
1604 | /* |
1605 | * last try will use add_list, otherwise will try good to have as | |
1606 | * must have, so can realloc parent bridge resource | |
1607 | */ | |
1608 | if (tried_times + 1 == pci_try_num) | |
bdc4abec | 1609 | add_list = &realloc_head; |
1da177e4 LT |
1610 | /* Depth first, calculate sizes and alignments of all |
1611 | subordinate buses. */ | |
55ed83a6 | 1612 | __pci_bus_size_bridges(bus, add_list); |
c8adf9a3 | 1613 | |
1da177e4 | 1614 | /* Depth last, allocate resources and update the hardware. */ |
55ed83a6 | 1615 | __pci_bus_assign_resources(bus, add_list, &fail_head); |
19aa7ee4 | 1616 | if (add_list) |
bdc4abec | 1617 | BUG_ON(!list_empty(add_list)); |
da7822e5 YL |
1618 | tried_times++; |
1619 | ||
1620 | /* any device complain? */ | |
bdc4abec | 1621 | if (list_empty(&fail_head)) |
928bea96 | 1622 | goto dump; |
f483d392 | 1623 | |
0c5be0cb | 1624 | if (tried_times >= pci_try_num) { |
967260cd | 1625 | if (enable_local == undefined) |
55ed83a6 | 1626 | dev_info(&bus->dev, "Some PCI device resources are unassigned, try booting with pci=realloc\n"); |
967260cd | 1627 | else if (enable_local == auto_enabled) |
55ed83a6 | 1628 | dev_info(&bus->dev, "Automatically enabled pci realloc, if you have problem, try booting with pci=realloc=off\n"); |
eb572e7c | 1629 | |
bffc56d4 | 1630 | free_list(&fail_head); |
928bea96 | 1631 | goto dump; |
da7822e5 YL |
1632 | } |
1633 | ||
55ed83a6 YL |
1634 | dev_printk(KERN_DEBUG, &bus->dev, |
1635 | "No. %d try to assign unassigned res\n", tried_times + 1); | |
da7822e5 YL |
1636 | |
1637 | /* third times and later will not check if it is leaf */ | |
1638 | if ((tried_times + 1) > 2) | |
1639 | rel_type = whole_subtree; | |
1640 | ||
1641 | /* | |
1642 | * Try to release leaf bridge's resources that doesn't fit resource of | |
1643 | * child device under that bridge | |
1644 | */ | |
61e83cdd YL |
1645 | list_for_each_entry(fail_res, &fail_head, list) |
1646 | pci_bus_release_bridge_resources(fail_res->dev->bus, | |
b9b0bba9 | 1647 | fail_res->flags & type_mask, |
bdc4abec | 1648 | rel_type); |
61e83cdd | 1649 | |
da7822e5 | 1650 | /* restore size and flags */ |
b9b0bba9 YL |
1651 | list_for_each_entry(fail_res, &fail_head, list) { |
1652 | struct resource *res = fail_res->res; | |
da7822e5 | 1653 | |
b9b0bba9 YL |
1654 | res->start = fail_res->start; |
1655 | res->end = fail_res->end; | |
1656 | res->flags = fail_res->flags; | |
1657 | if (fail_res->dev->subordinate) | |
da7822e5 | 1658 | res->flags = 0; |
da7822e5 | 1659 | } |
bffc56d4 | 1660 | free_list(&fail_head); |
da7822e5 YL |
1661 | |
1662 | goto again; | |
1663 | ||
928bea96 | 1664 | dump: |
76fbc263 | 1665 | /* dump the resource on buses */ |
55ed83a6 YL |
1666 | pci_bus_dump_resources(bus); |
1667 | } | |
1668 | ||
1669 | void __init pci_assign_unassigned_resources(void) | |
1670 | { | |
1671 | struct pci_bus *root_bus; | |
1672 | ||
1673 | list_for_each_entry(root_bus, &pci_root_buses, node) | |
1674 | pci_assign_unassigned_root_bus_resources(root_bus); | |
1da177e4 | 1675 | } |
6841ec68 YL |
1676 | |
1677 | void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge) | |
1678 | { | |
1679 | struct pci_bus *parent = bridge->subordinate; | |
bdc4abec | 1680 | LIST_HEAD(add_list); /* list of resources that |
8424d759 | 1681 | want additional resources */ |
32180e40 | 1682 | int tried_times = 0; |
bdc4abec | 1683 | LIST_HEAD(fail_head); |
b9b0bba9 | 1684 | struct pci_dev_resource *fail_res; |
6841ec68 | 1685 | int retval; |
32180e40 | 1686 | unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | |
d61b0e87 | 1687 | IORESOURCE_PREFETCH | IORESOURCE_MEM_64; |
32180e40 | 1688 | |
32180e40 | 1689 | again: |
8424d759 | 1690 | __pci_bus_size_bridges(parent, &add_list); |
bdc4abec YL |
1691 | __pci_bridge_assign_resources(bridge, &add_list, &fail_head); |
1692 | BUG_ON(!list_empty(&add_list)); | |
32180e40 YL |
1693 | tried_times++; |
1694 | ||
bdc4abec | 1695 | if (list_empty(&fail_head)) |
3f579c34 | 1696 | goto enable_all; |
32180e40 YL |
1697 | |
1698 | if (tried_times >= 2) { | |
1699 | /* still fail, don't need to try more */ | |
bffc56d4 | 1700 | free_list(&fail_head); |
3f579c34 | 1701 | goto enable_all; |
32180e40 YL |
1702 | } |
1703 | ||
1704 | printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n", | |
1705 | tried_times + 1); | |
1706 | ||
1707 | /* | |
1708 | * Try to release leaf bridge's resources that doesn't fit resource of | |
1709 | * child device under that bridge | |
1710 | */ | |
61e83cdd YL |
1711 | list_for_each_entry(fail_res, &fail_head, list) |
1712 | pci_bus_release_bridge_resources(fail_res->dev->bus, | |
1713 | fail_res->flags & type_mask, | |
32180e40 | 1714 | whole_subtree); |
61e83cdd | 1715 | |
32180e40 | 1716 | /* restore size and flags */ |
b9b0bba9 YL |
1717 | list_for_each_entry(fail_res, &fail_head, list) { |
1718 | struct resource *res = fail_res->res; | |
32180e40 | 1719 | |
b9b0bba9 YL |
1720 | res->start = fail_res->start; |
1721 | res->end = fail_res->end; | |
1722 | res->flags = fail_res->flags; | |
1723 | if (fail_res->dev->subordinate) | |
32180e40 | 1724 | res->flags = 0; |
32180e40 | 1725 | } |
bffc56d4 | 1726 | free_list(&fail_head); |
32180e40 YL |
1727 | |
1728 | goto again; | |
3f579c34 YL |
1729 | |
1730 | enable_all: | |
1731 | retval = pci_reenable_device(bridge); | |
9fc9eea0 BH |
1732 | if (retval) |
1733 | dev_err(&bridge->dev, "Error reenabling bridge (%d)\n", retval); | |
3f579c34 | 1734 | pci_set_master(bridge); |
6841ec68 YL |
1735 | } |
1736 | EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources); | |
9b03088f | 1737 | |
17787940 | 1738 | void pci_assign_unassigned_bus_resources(struct pci_bus *bus) |
9b03088f | 1739 | { |
9b03088f | 1740 | struct pci_dev *dev; |
bdc4abec | 1741 | LIST_HEAD(add_list); /* list of resources that |
9b03088f YL |
1742 | want additional resources */ |
1743 | ||
9b03088f YL |
1744 | down_read(&pci_bus_sem); |
1745 | list_for_each_entry(dev, &bus->devices, bus_list) | |
6788a51f | 1746 | if (pci_is_bridge(dev) && pci_has_subordinate(dev)) |
9b03088f YL |
1747 | __pci_bus_size_bridges(dev->subordinate, |
1748 | &add_list); | |
1749 | up_read(&pci_bus_sem); | |
1750 | __pci_bus_assign_resources(bus, &add_list, NULL); | |
bdc4abec | 1751 | BUG_ON(!list_empty(&add_list)); |
17787940 | 1752 | } |