sh-pfc: r8a7779: use RCAR_GP_PIN() on _GP_GPIO() macro
[deliverable/linux.git] / drivers / pinctrl / sh-pfc / pfc-r8a7779.c
CommitLineData
881023d2
LP
1/*
2 * r8a7779 processor support - PFC hardware block
3 *
4 * Copyright (C) 2011 Renesas Solutions Corp.
5 * Copyright (C) 2011 Magnus Damm
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21#include <linux/kernel.h>
e21ea197 22#include <linux/platform_data/gpio-rcar.h>
881023d2 23
c3323806
LP
24#include "sh_pfc.h"
25
7417dae5
LP
26#define PORT_GP_1(bank, pin, fn, sfx) fn(bank, pin, GP_##bank##_##pin, sfx)
27
28#define PORT_GP_32(bank, fn, sfx) \
29 PORT_GP_1(bank, 0, fn, sfx), PORT_GP_1(bank, 1, fn, sfx), \
30 PORT_GP_1(bank, 2, fn, sfx), PORT_GP_1(bank, 3, fn, sfx), \
31 PORT_GP_1(bank, 4, fn, sfx), PORT_GP_1(bank, 5, fn, sfx), \
32 PORT_GP_1(bank, 6, fn, sfx), PORT_GP_1(bank, 7, fn, sfx), \
33 PORT_GP_1(bank, 8, fn, sfx), PORT_GP_1(bank, 9, fn, sfx), \
34 PORT_GP_1(bank, 10, fn, sfx), PORT_GP_1(bank, 11, fn, sfx), \
35 PORT_GP_1(bank, 12, fn, sfx), PORT_GP_1(bank, 13, fn, sfx), \
36 PORT_GP_1(bank, 14, fn, sfx), PORT_GP_1(bank, 15, fn, sfx), \
37 PORT_GP_1(bank, 16, fn, sfx), PORT_GP_1(bank, 17, fn, sfx), \
38 PORT_GP_1(bank, 18, fn, sfx), PORT_GP_1(bank, 19, fn, sfx), \
39 PORT_GP_1(bank, 20, fn, sfx), PORT_GP_1(bank, 21, fn, sfx), \
40 PORT_GP_1(bank, 22, fn, sfx), PORT_GP_1(bank, 23, fn, sfx), \
41 PORT_GP_1(bank, 24, fn, sfx), PORT_GP_1(bank, 25, fn, sfx), \
42 PORT_GP_1(bank, 26, fn, sfx), PORT_GP_1(bank, 27, fn, sfx), \
43 PORT_GP_1(bank, 28, fn, sfx), PORT_GP_1(bank, 29, fn, sfx), \
44 PORT_GP_1(bank, 30, fn, sfx), PORT_GP_1(bank, 31, fn, sfx)
45
46#define PORT_GP_32_9(bank, fn, sfx) \
47 PORT_GP_1(bank, 0, fn, sfx), PORT_GP_1(bank, 1, fn, sfx), \
48 PORT_GP_1(bank, 2, fn, sfx), PORT_GP_1(bank, 3, fn, sfx), \
49 PORT_GP_1(bank, 4, fn, sfx), PORT_GP_1(bank, 5, fn, sfx), \
50 PORT_GP_1(bank, 6, fn, sfx), PORT_GP_1(bank, 7, fn, sfx), \
51 PORT_GP_1(bank, 8, fn, sfx)
52
53#define PORT_GP_32_REV(bank, fn, sfx) \
54 PORT_GP_1(bank, 31, fn, sfx), PORT_GP_1(bank, 30, fn, sfx), \
55 PORT_GP_1(bank, 29, fn, sfx), PORT_GP_1(bank, 28, fn, sfx), \
56 PORT_GP_1(bank, 27, fn, sfx), PORT_GP_1(bank, 26, fn, sfx), \
57 PORT_GP_1(bank, 25, fn, sfx), PORT_GP_1(bank, 24, fn, sfx), \
58 PORT_GP_1(bank, 23, fn, sfx), PORT_GP_1(bank, 22, fn, sfx), \
59 PORT_GP_1(bank, 21, fn, sfx), PORT_GP_1(bank, 20, fn, sfx), \
60 PORT_GP_1(bank, 19, fn, sfx), PORT_GP_1(bank, 18, fn, sfx), \
61 PORT_GP_1(bank, 17, fn, sfx), PORT_GP_1(bank, 16, fn, sfx), \
62 PORT_GP_1(bank, 15, fn, sfx), PORT_GP_1(bank, 14, fn, sfx), \
63 PORT_GP_1(bank, 13, fn, sfx), PORT_GP_1(bank, 12, fn, sfx), \
64 PORT_GP_1(bank, 11, fn, sfx), PORT_GP_1(bank, 10, fn, sfx), \
65 PORT_GP_1(bank, 9, fn, sfx), PORT_GP_1(bank, 8, fn, sfx), \
66 PORT_GP_1(bank, 7, fn, sfx), PORT_GP_1(bank, 6, fn, sfx), \
67 PORT_GP_1(bank, 5, fn, sfx), PORT_GP_1(bank, 4, fn, sfx), \
68 PORT_GP_1(bank, 3, fn, sfx), PORT_GP_1(bank, 2, fn, sfx), \
69 PORT_GP_1(bank, 1, fn, sfx), PORT_GP_1(bank, 0, fn, sfx)
70
71#define CPU_ALL_PORT(fn, sfx) \
72 PORT_GP_32(0, fn, sfx), \
73 PORT_GP_32(1, fn, sfx), \
74 PORT_GP_32(2, fn, sfx), \
75 PORT_GP_32(3, fn, sfx), \
76 PORT_GP_32(4, fn, sfx), \
77 PORT_GP_32(5, fn, sfx), \
78 PORT_GP_32_9(6, fn, sfx)
79
80#define _GP_PORT_ALL(bank, pin, name, sfx) name##_##sfx
81
82#define _GP_GPIO(bank, pin, _name, sfx) \
de9edf7d 83 [RCAR_GP_PIN(bank, pin)] = { \
7417dae5
LP
84 .name = __stringify(_name), \
85 .enum_id = _name##_DATA, \
86 }
87
88#define _GP_DATA(bank, pin, name, sfx) \
2b4b5882 89 PINMUX_DATA(name##_DATA, name##_FN)
7417dae5
LP
90
91#define GP_ALL(str) CPU_ALL_PORT(_GP_PORT_ALL, str)
92#define PINMUX_GPIO_GP_ALL() CPU_ALL_PORT(_GP_GPIO, unused)
93#define PINMUX_DATA_GP_ALL() CPU_ALL_PORT(_GP_DATA, unused)
94
881023d2
LP
95#define PINMUX_IPSR_DATA(ipsr, fn) PINMUX_DATA(fn##_MARK, FN_##ipsr, FN_##fn)
96#define PINMUX_IPSR_MODSEL_DATA(ipsr, fn, ms) PINMUX_DATA(fn##_MARK, FN_##ms, \
97 FN_##ipsr, FN_##fn)
98
99enum {
100 PINMUX_RESERVED = 0,
101
102 PINMUX_DATA_BEGIN,
103 GP_ALL(DATA), /* GP_0_0_DATA -> GP_6_8_DATA */
104 PINMUX_DATA_END,
105
881023d2
LP
106 PINMUX_FUNCTION_BEGIN,
107 GP_ALL(FN), /* GP_0_0_FN -> GP_6_8_FN */
108
109 /* GPSR0 */
110 FN_AVS1, FN_AVS2, FN_IP0_7_6, FN_A17,
111 FN_A18, FN_A19, FN_IP0_9_8, FN_IP0_11_10,
112 FN_IP0_13_12, FN_IP0_15_14, FN_IP0_18_16, FN_IP0_22_19,
113 FN_IP0_24_23, FN_IP0_25, FN_IP0_27_26, FN_IP1_1_0,
114 FN_IP1_3_2, FN_IP1_6_4, FN_IP1_10_7, FN_IP1_14_11,
115 FN_IP1_18_15, FN_IP0_5_3, FN_IP0_30_28, FN_IP2_18_16,
116 FN_IP2_21_19, FN_IP2_30_28, FN_IP3_2_0, FN_IP3_11_9,
117 FN_IP3_14_12, FN_IP3_22_21, FN_IP3_26_24, FN_IP3_31_29,
118
119 /* GPSR1 */
120 FN_IP4_1_0, FN_IP4_4_2, FN_IP4_7_5, FN_IP4_10_8,
121 FN_IP4_11, FN_IP4_12, FN_IP4_13, FN_IP4_14,
122 FN_IP4_15, FN_IP4_16, FN_IP4_19_17, FN_IP4_22_20,
123 FN_IP4_23, FN_IP4_24, FN_IP4_25, FN_IP4_26,
124 FN_IP4_27, FN_IP4_28, FN_IP4_31_29, FN_IP5_2_0,
125 FN_IP5_3, FN_IP5_4, FN_IP5_5, FN_IP5_6,
126 FN_IP5_7, FN_IP5_8, FN_IP5_10_9, FN_IP5_12_11,
127 FN_IP5_14_13, FN_IP5_16_15, FN_IP5_20_17, FN_IP5_23_21,
128
129 /* GPSR2 */
130 FN_IP5_27_24, FN_IP8_20, FN_IP8_22_21, FN_IP8_24_23,
131 FN_IP8_27_25, FN_IP8_30_28, FN_IP9_1_0, FN_IP9_3_2,
132 FN_IP9_4, FN_IP9_5, FN_IP9_6, FN_IP9_7,
133 FN_IP9_9_8, FN_IP9_11_10, FN_IP9_13_12, FN_IP9_15_14,
134 FN_IP9_18_16, FN_IP9_21_19, FN_IP9_23_22, FN_IP9_25_24,
135 FN_IP9_27_26, FN_IP9_29_28, FN_IP10_2_0, FN_IP10_5_3,
136 FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_17_15,
137 FN_IP10_20_18, FN_IP10_23_21, FN_IP10_25_24, FN_IP10_28_26,
138
139 /* GPSR3 */
140 FN_IP10_31_29, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_8_6,
141 FN_IP11_11_9, FN_IP11_14_12, FN_IP11_17_15, FN_IP11_20_18,
142 FN_IP11_23_21, FN_IP11_26_24, FN_IP11_29_27, FN_IP12_2_0,
143 FN_IP12_5_3, FN_IP12_8_6, FN_IP12_11_9, FN_IP12_14_12,
144 FN_IP12_17_15, FN_IP7_16_15, FN_IP7_18_17, FN_IP7_28_27,
145 FN_IP7_30_29, FN_IP7_20_19, FN_IP7_22_21, FN_IP7_24_23,
146 FN_IP7_26_25, FN_IP1_20_19, FN_IP1_22_21, FN_IP1_24_23,
147 FN_IP5_28, FN_IP5_30_29, FN_IP6_1_0, FN_IP6_3_2,
148
149 /* GPSR4 */
150 FN_IP6_5_4, FN_IP6_7_6, FN_IP6_8, FN_IP6_11_9,
151 FN_IP6_14_12, FN_IP6_17_15, FN_IP6_19_18, FN_IP6_22_20,
152 FN_IP6_24_23, FN_IP6_26_25, FN_IP6_30_29, FN_IP7_1_0,
153 FN_IP7_3_2, FN_IP7_6_4, FN_IP7_9_7, FN_IP7_12_10,
154 FN_IP7_14_13, FN_IP2_7_4, FN_IP2_11_8, FN_IP2_15_12,
155 FN_IP1_28_25, FN_IP2_3_0, FN_IP8_3_0, FN_IP8_7_4,
156 FN_IP8_11_8, FN_IP8_15_12, FN_USB_PENC0, FN_USB_PENC1,
157 FN_IP0_2_0, FN_IP8_17_16, FN_IP8_18, FN_IP8_19,
158
159 /* GPSR5 */
160 FN_A1, FN_A2, FN_A3, FN_A4,
161 FN_A5, FN_A6, FN_A7, FN_A8,
162 FN_A9, FN_A10, FN_A11, FN_A12,
163 FN_A13, FN_A14, FN_A15, FN_A16,
164 FN_RD, FN_WE0, FN_WE1, FN_EX_WAIT0,
165 FN_IP3_23, FN_IP3_27, FN_IP3_28, FN_IP2_22,
166 FN_IP2_23, FN_IP2_24, FN_IP2_25, FN_IP2_26,
167 FN_IP2_27, FN_IP3_3, FN_IP3_4, FN_IP3_5,
168
169 /* GPSR6 */
170 FN_IP3_6, FN_IP3_7, FN_IP3_8, FN_IP3_15,
171 FN_IP3_16, FN_IP3_17, FN_IP3_18, FN_IP3_19,
172 FN_IP3_20,
173
174 /* IPSR0 */
175 FN_RD_WR, FN_FWE, FN_ATAG0, FN_VI1_R7,
176 FN_HRTS1, FN_RX4_C,
177 FN_CS1_A26, FN_HSPI_TX2, FN_SDSELF_B,
178 FN_CS0, FN_HSPI_CS2_B,
179 FN_CLKOUT, FN_TX3C_IRDA_TX_C, FN_PWM0_B,
180 FN_A25, FN_SD1_WP, FN_MMC0_D5, FN_FD5,
181 FN_HSPI_RX2, FN_VI1_R3, FN_TX5_B, FN_SSI_SDATA7_B,
182 FN_CTS0_B,
183 FN_A24, FN_SD1_CD, FN_MMC0_D4, FN_FD4,
184 FN_HSPI_CS2, FN_VI1_R2, FN_SSI_WS78_B,
185 FN_A23, FN_FCLE, FN_HSPI_CLK2, FN_VI1_R1,
186 FN_A22, FN_RX5_D, FN_HSPI_RX2_B, FN_VI1_R0,
187 FN_A21, FN_SCK5_D, FN_HSPI_CLK2_B,
188 FN_A20, FN_TX5_D, FN_HSPI_TX2_B,
189 FN_A0, FN_SD1_DAT3, FN_MMC0_D3, FN_FD3,
190 FN_BS, FN_SD1_DAT2, FN_MMC0_D2, FN_FD2,
191 FN_ATADIR0, FN_SDSELF, FN_HCTS1, FN_TX4_C,
192 FN_USB_PENC2, FN_SCK0, FN_PWM1, FN_PWMFSW0,
193 FN_SCIF_CLK, FN_TCLK0_C,
194
195 /* IPSR1 */
196 FN_EX_CS0, FN_RX3_C_IRDA_RX_C, FN_MMC0_D6,
197 FN_FD6, FN_EX_CS1, FN_MMC0_D7, FN_FD7,
198 FN_EX_CS2, FN_SD1_CLK, FN_MMC0_CLK, FN_FALE,
199 FN_ATACS00, FN_EX_CS3, FN_SD1_CMD, FN_MMC0_CMD,
200 FN_FRE, FN_ATACS10, FN_VI1_R4, FN_RX5_B,
201 FN_HSCK1, FN_SSI_SDATA8_B, FN_RTS0_B_TANS_B, FN_SSI_SDATA9,
202 FN_EX_CS4, FN_SD1_DAT0, FN_MMC0_D0, FN_FD0,
203 FN_ATARD0, FN_VI1_R5, FN_SCK5_B, FN_HTX1,
204 FN_TX2_E, FN_TX0_B, FN_SSI_SCK9, FN_EX_CS5,
205 FN_SD1_DAT1, FN_MMC0_D1, FN_FD1, FN_ATAWR0,
206 FN_VI1_R6, FN_HRX1, FN_RX2_E, FN_RX0_B,
207 FN_SSI_WS9, FN_MLB_CLK, FN_PWM2, FN_SCK4,
208 FN_MLB_SIG, FN_PWM3, FN_TX4, FN_MLB_DAT,
209 FN_PWM4, FN_RX4, FN_HTX0, FN_TX1,
210 FN_SDATA, FN_CTS0_C, FN_SUB_TCK, FN_CC5_STATE2,
211 FN_CC5_STATE10, FN_CC5_STATE18, FN_CC5_STATE26, FN_CC5_STATE34,
212
213 /* IPSR2 */
214 FN_HRX0, FN_RX1, FN_SCKZ, FN_RTS0_C_TANS_C,
215 FN_SUB_TDI, FN_CC5_STATE3, FN_CC5_STATE11, FN_CC5_STATE19,
216 FN_CC5_STATE27, FN_CC5_STATE35, FN_HSCK0, FN_SCK1,
217 FN_MTS, FN_PWM5, FN_SCK0_C, FN_SSI_SDATA9_B,
218 FN_SUB_TDO, FN_CC5_STATE0, FN_CC5_STATE8, FN_CC5_STATE16,
219 FN_CC5_STATE24, FN_CC5_STATE32, FN_HCTS0, FN_CTS1,
220 FN_STM, FN_PWM0_D, FN_RX0_C, FN_SCIF_CLK_C,
221 FN_SUB_TRST, FN_TCLK1_B, FN_CC5_OSCOUT, FN_HRTS0,
222 FN_RTS1_TANS, FN_MDATA, FN_TX0_C, FN_SUB_TMS,
223 FN_CC5_STATE1, FN_CC5_STATE9, FN_CC5_STATE17, FN_CC5_STATE25,
224 FN_CC5_STATE33, FN_DU0_DR0, FN_LCDOUT0, FN_DREQ0,
225 FN_GPS_CLK_B, FN_AUDATA0, FN_TX5_C, FN_DU0_DR1,
226 FN_LCDOUT1, FN_DACK0, FN_DRACK0, FN_GPS_SIGN_B,
227 FN_AUDATA1, FN_RX5_C, FN_DU0_DR2, FN_LCDOUT2,
228 FN_DU0_DR3, FN_LCDOUT3, FN_DU0_DR4, FN_LCDOUT4,
229 FN_DU0_DR5, FN_LCDOUT5, FN_DU0_DR6, FN_LCDOUT6,
230 FN_DU0_DR7, FN_LCDOUT7, FN_DU0_DG0, FN_LCDOUT8,
231 FN_DREQ1, FN_SCL2, FN_AUDATA2,
232
233 /* IPSR3 */
234 FN_DU0_DG1, FN_LCDOUT9, FN_DACK1, FN_SDA2,
235 FN_AUDATA3, FN_DU0_DG2, FN_LCDOUT10, FN_DU0_DG3,
236 FN_LCDOUT11, FN_DU0_DG4, FN_LCDOUT12, FN_DU0_DG5,
237 FN_LCDOUT13, FN_DU0_DG6, FN_LCDOUT14, FN_DU0_DG7,
238 FN_LCDOUT15, FN_DU0_DB0, FN_LCDOUT16, FN_EX_WAIT1,
239 FN_SCL1, FN_TCLK1, FN_AUDATA4, FN_DU0_DB1,
240 FN_LCDOUT17, FN_EX_WAIT2, FN_SDA1, FN_GPS_MAG_B,
241 FN_AUDATA5, FN_SCK5_C, FN_DU0_DB2, FN_LCDOUT18,
242 FN_DU0_DB3, FN_LCDOUT19, FN_DU0_DB4, FN_LCDOUT20,
243 FN_DU0_DB5, FN_LCDOUT21, FN_DU0_DB6, FN_LCDOUT22,
244 FN_DU0_DB7, FN_LCDOUT23, FN_DU0_DOTCLKIN, FN_QSTVA_QVS,
245 FN_TX3_D_IRDA_TX_D, FN_SCL3_B, FN_DU0_DOTCLKOUT0, FN_QCLK,
246 FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE, FN_RX3_D_IRDA_RX_D, FN_SDA3_B,
247 FN_SDA2_C, FN_DACK0_B, FN_DRACK0_B, FN_DU0_EXHSYNC_DU0_HSYNC,
248 FN_QSTH_QHS, FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE,
249 FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE, FN_CAN1_TX,
250 FN_TX2_C, FN_SCL2_C, FN_REMOCON,
251
252 /* IPSR4 */
253 FN_DU0_DISP, FN_QPOLA, FN_CAN_CLK_C, FN_SCK2_C,
254 FN_DU0_CDE, FN_QPOLB, FN_CAN1_RX, FN_RX2_C,
255 FN_DREQ0_B, FN_SSI_SCK78_B, FN_SCK0_B, FN_DU1_DR0,
256 FN_VI2_DATA0_VI2_B0, FN_PWM6, FN_SD3_CLK, FN_TX3_E_IRDA_TX_E,
257 FN_AUDCK, FN_PWMFSW0_B, FN_DU1_DR1, FN_VI2_DATA1_VI2_B1,
258 FN_PWM0, FN_SD3_CMD, FN_RX3_E_IRDA_RX_E, FN_AUDSYNC,
259 FN_CTS0_D, FN_DU1_DR2, FN_VI2_G0, FN_DU1_DR3,
260 FN_VI2_G1, FN_DU1_DR4, FN_VI2_G2, FN_DU1_DR5,
261 FN_VI2_G3, FN_DU1_DR6, FN_VI2_G4, FN_DU1_DR7,
262 FN_VI2_G5, FN_DU1_DG0, FN_VI2_DATA2_VI2_B2, FN_SCL1_B,
263 FN_SD3_DAT2, FN_SCK3_E, FN_AUDATA6, FN_TX0_D,
264 FN_DU1_DG1, FN_VI2_DATA3_VI2_B3, FN_SDA1_B, FN_SD3_DAT3,
265 FN_SCK5, FN_AUDATA7, FN_RX0_D, FN_DU1_DG2,
266 FN_VI2_G6, FN_DU1_DG3, FN_VI2_G7, FN_DU1_DG4,
267 FN_VI2_R0, FN_DU1_DG5, FN_VI2_R1, FN_DU1_DG6,
268 FN_VI2_R2, FN_DU1_DG7, FN_VI2_R3, FN_DU1_DB0,
269 FN_VI2_DATA4_VI2_B4, FN_SCL2_B, FN_SD3_DAT0, FN_TX5,
270 FN_SCK0_D,
271
272 /* IPSR5 */
273 FN_DU1_DB1, FN_VI2_DATA5_VI2_B5, FN_SDA2_B, FN_SD3_DAT1,
274 FN_RX5, FN_RTS0_D_TANS_D, FN_DU1_DB2, FN_VI2_R4,
275 FN_DU1_DB3, FN_VI2_R5, FN_DU1_DB4, FN_VI2_R6,
276 FN_DU1_DB5, FN_VI2_R7, FN_DU1_DB6, FN_SCL2_D,
277 FN_DU1_DB7, FN_SDA2_D, FN_DU1_DOTCLKIN, FN_VI2_CLKENB,
278 FN_HSPI_CS1, FN_SCL1_D, FN_DU1_DOTCLKOUT, FN_VI2_FIELD,
279 FN_SDA1_D, FN_DU1_EXHSYNC_DU1_HSYNC, FN_VI2_HSYNC,
280 FN_VI3_HSYNC, FN_DU1_EXVSYNC_DU1_VSYNC, FN_VI2_VSYNC, FN_VI3_VSYNC,
281 FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_VI2_CLK, FN_TX3_B_IRDA_TX_B,
282 FN_SD3_CD, FN_HSPI_TX1, FN_VI1_CLKENB, FN_VI3_CLKENB,
283 FN_AUDIO_CLKC, FN_TX2_D, FN_SPEEDIN, FN_GPS_SIGN_D,
284 FN_DU1_DISP, FN_VI2_DATA6_VI2_B6, FN_TCLK0, FN_QSTVA_B_QVS_B,
285 FN_HSPI_CLK1, FN_SCK2_D, FN_AUDIO_CLKOUT_B, FN_GPS_MAG_D,
286 FN_DU1_CDE, FN_VI2_DATA7_VI2_B7, FN_RX3_B_IRDA_RX_B,
287 FN_SD3_WP, FN_HSPI_RX1, FN_VI1_FIELD, FN_VI3_FIELD,
288 FN_AUDIO_CLKOUT, FN_RX2_D, FN_GPS_CLK_C, FN_GPS_CLK_D,
289 FN_AUDIO_CLKA, FN_CAN_TXCLK, FN_AUDIO_CLKB, FN_USB_OVC2,
290 FN_CAN_DEBUGOUT0, FN_MOUT0,
291
292 /* IPSR6 */
293 FN_SSI_SCK0129, FN_CAN_DEBUGOUT1, FN_MOUT1, FN_SSI_WS0129,
294 FN_CAN_DEBUGOUT2, FN_MOUT2, FN_SSI_SDATA0, FN_CAN_DEBUGOUT3,
295 FN_MOUT5, FN_SSI_SDATA1, FN_CAN_DEBUGOUT4, FN_MOUT6,
296 FN_SSI_SDATA2, FN_CAN_DEBUGOUT5, FN_SSI_SCK34, FN_CAN_DEBUGOUT6,
297 FN_CAN0_TX_B, FN_IERX, FN_SSI_SCK9_C, FN_SSI_WS34,
298 FN_CAN_DEBUGOUT7, FN_CAN0_RX_B, FN_IETX, FN_SSI_WS9_C,
299 FN_SSI_SDATA3, FN_PWM0_C, FN_CAN_DEBUGOUT8, FN_CAN_CLK_B,
300 FN_IECLK, FN_SCIF_CLK_B, FN_TCLK0_B, FN_SSI_SDATA4,
301 FN_CAN_DEBUGOUT9, FN_SSI_SDATA9_C, FN_SSI_SCK5, FN_ADICLK,
302 FN_CAN_DEBUGOUT10, FN_SCK3, FN_TCLK0_D, FN_SSI_WS5,
303 FN_ADICS_SAMP, FN_CAN_DEBUGOUT11, FN_TX3_IRDA_TX, FN_SSI_SDATA5,
304 FN_ADIDATA, FN_CAN_DEBUGOUT12, FN_RX3_IRDA_RX, FN_SSI_SCK6,
305 FN_ADICHS0, FN_CAN0_TX, FN_IERX_B,
306
307 /* IPSR7 */
308 FN_SSI_WS6, FN_ADICHS1, FN_CAN0_RX, FN_IETX_B,
309 FN_SSI_SDATA6, FN_ADICHS2, FN_CAN_CLK, FN_IECLK_B,
310 FN_SSI_SCK78, FN_CAN_DEBUGOUT13, FN_IRQ0_B, FN_SSI_SCK9_B,
311 FN_HSPI_CLK1_C, FN_SSI_WS78, FN_CAN_DEBUGOUT14, FN_IRQ1_B,
312 FN_SSI_WS9_B, FN_HSPI_CS1_C, FN_SSI_SDATA7, FN_CAN_DEBUGOUT15,
313 FN_IRQ2_B, FN_TCLK1_C, FN_HSPI_TX1_C, FN_SSI_SDATA8,
314 FN_VSP, FN_IRQ3_B, FN_HSPI_RX1_C, FN_SD0_CLK,
315 FN_ATACS01, FN_SCK1_B, FN_SD0_CMD, FN_ATACS11,
316 FN_TX1_B, FN_CC5_TDO, FN_SD0_DAT0, FN_ATADIR1,
317 FN_RX1_B, FN_CC5_TRST, FN_SD0_DAT1, FN_ATAG1,
318 FN_SCK2_B, FN_CC5_TMS, FN_SD0_DAT2, FN_ATARD1,
319 FN_TX2_B, FN_CC5_TCK, FN_SD0_DAT3, FN_ATAWR1,
320 FN_RX2_B, FN_CC5_TDI, FN_SD0_CD, FN_DREQ2,
321 FN_RTS1_B_TANS_B, FN_SD0_WP, FN_DACK2, FN_CTS1_B,
322
323 /* IPSR8 */
324 FN_HSPI_CLK0, FN_CTS0, FN_USB_OVC0, FN_AD_CLK,
325 FN_CC5_STATE4, FN_CC5_STATE12, FN_CC5_STATE20, FN_CC5_STATE28,
326 FN_CC5_STATE36, FN_HSPI_CS0, FN_RTS0_TANS, FN_USB_OVC1,
327 FN_AD_DI, FN_CC5_STATE5, FN_CC5_STATE13, FN_CC5_STATE21,
328 FN_CC5_STATE29, FN_CC5_STATE37, FN_HSPI_TX0, FN_TX0,
329 FN_CAN_DEBUG_HW_TRIGGER, FN_AD_DO, FN_CC5_STATE6, FN_CC5_STATE14,
330 FN_CC5_STATE22, FN_CC5_STATE30, FN_CC5_STATE38, FN_HSPI_RX0,
331 FN_RX0, FN_CAN_STEP0, FN_AD_NCS, FN_CC5_STATE7,
332 FN_CC5_STATE15, FN_CC5_STATE23, FN_CC5_STATE31, FN_CC5_STATE39,
333 FN_FMCLK, FN_RDS_CLK, FN_PCMOE, FN_BPFCLK,
334 FN_PCMWE, FN_FMIN, FN_RDS_DATA, FN_VI0_CLK,
335 FN_MMC1_CLK, FN_VI0_CLKENB, FN_TX1_C, FN_HTX1_B,
336 FN_MT1_SYNC, FN_VI0_FIELD, FN_RX1_C, FN_HRX1_B,
337 FN_VI0_HSYNC, FN_VI0_DATA0_B_VI0_B0_B, FN_CTS1_C, FN_TX4_D,
338 FN_MMC1_CMD, FN_HSCK1_B, FN_VI0_VSYNC, FN_VI0_DATA1_B_VI0_B1_B,
339 FN_RTS1_C_TANS_C, FN_RX4_D, FN_PWMFSW0_C,
340
341 /* IPSR9 */
342 FN_VI0_DATA0_VI0_B0, FN_HRTS1_B, FN_MT1_VCXO, FN_VI0_DATA1_VI0_B1,
343 FN_HCTS1_B, FN_MT1_PWM, FN_VI0_DATA2_VI0_B2, FN_MMC1_D0,
344 FN_VI0_DATA3_VI0_B3, FN_MMC1_D1, FN_VI0_DATA4_VI0_B4, FN_MMC1_D2,
345 FN_VI0_DATA5_VI0_B5, FN_MMC1_D3, FN_VI0_DATA6_VI0_B6, FN_MMC1_D4,
346 FN_ARM_TRACEDATA_0, FN_VI0_DATA7_VI0_B7, FN_MMC1_D5,
347 FN_ARM_TRACEDATA_1, FN_VI0_G0, FN_SSI_SCK78_C, FN_IRQ0,
348 FN_ARM_TRACEDATA_2, FN_VI0_G1, FN_SSI_WS78_C, FN_IRQ1,
349 FN_ARM_TRACEDATA_3, FN_VI0_G2, FN_ETH_TXD1, FN_MMC1_D6,
350 FN_ARM_TRACEDATA_4, FN_TS_SPSYNC0, FN_VI0_G3, FN_ETH_CRS_DV,
351 FN_MMC1_D7, FN_ARM_TRACEDATA_5, FN_TS_SDAT0, FN_VI0_G4,
352 FN_ETH_TX_EN, FN_SD2_DAT0_B, FN_ARM_TRACEDATA_6, FN_VI0_G5,
353 FN_ETH_RX_ER, FN_SD2_DAT1_B, FN_ARM_TRACEDATA_7, FN_VI0_G6,
354 FN_ETH_RXD0, FN_SD2_DAT2_B, FN_ARM_TRACEDATA_8, FN_VI0_G7,
355 FN_ETH_RXD1, FN_SD2_DAT3_B, FN_ARM_TRACEDATA_9,
356
357 /* IPSR10 */
358 FN_VI0_R0, FN_SSI_SDATA7_C, FN_SCK1_C, FN_DREQ1_B,
359 FN_ARM_TRACEDATA_10, FN_DREQ0_C, FN_VI0_R1, FN_SSI_SDATA8_C,
360 FN_DACK1_B, FN_ARM_TRACEDATA_11, FN_DACK0_C, FN_DRACK0_C,
361 FN_VI0_R2, FN_ETH_LINK, FN_SD2_CLK_B, FN_IRQ2,
362 FN_ARM_TRACEDATA_12, FN_VI0_R3, FN_ETH_MAGIC, FN_SD2_CMD_B,
363 FN_IRQ3, FN_ARM_TRACEDATA_13, FN_VI0_R4, FN_ETH_REFCLK,
364 FN_SD2_CD_B, FN_HSPI_CLK1_B, FN_ARM_TRACEDATA_14, FN_MT1_CLK,
365 FN_TS_SCK0, FN_VI0_R5, FN_ETH_TXD0, FN_SD2_WP_B, FN_HSPI_CS1_B,
366 FN_ARM_TRACEDATA_15, FN_MT1_D, FN_TS_SDEN0, FN_VI0_R6,
367 FN_ETH_MDC, FN_DREQ2_C, FN_HSPI_TX1_B, FN_TRACECLK,
368 FN_MT1_BEN, FN_PWMFSW0_D, FN_VI0_R7, FN_ETH_MDIO,
369 FN_DACK2_C, FN_HSPI_RX1_B, FN_SCIF_CLK_D, FN_TRACECTL,
370 FN_MT1_PEN, FN_VI1_CLK, FN_SIM_D, FN_SDA3,
371 FN_VI1_HSYNC, FN_VI3_CLK, FN_SSI_SCK4, FN_GPS_SIGN_C,
372 FN_PWMFSW0_E, FN_VI1_VSYNC, FN_AUDIO_CLKOUT_C, FN_SSI_WS4,
373 FN_SIM_CLK, FN_GPS_MAG_C, FN_SPV_TRST, FN_SCL3,
374
375 /* IPSR11 */
376 FN_VI1_DATA0_VI1_B0, FN_SD2_DAT0, FN_SIM_RST, FN_SPV_TCK,
377 FN_ADICLK_B, FN_VI1_DATA1_VI1_B1, FN_SD2_DAT1, FN_MT0_CLK,
378 FN_SPV_TMS, FN_ADICS_B_SAMP_B, FN_VI1_DATA2_VI1_B2, FN_SD2_DAT2,
379 FN_MT0_D, FN_SPVTDI, FN_ADIDATA_B, FN_VI1_DATA3_VI1_B3,
380 FN_SD2_DAT3, FN_MT0_BEN, FN_SPV_TDO, FN_ADICHS0_B,
381 FN_VI1_DATA4_VI1_B4, FN_SD2_CLK, FN_MT0_PEN, FN_SPA_TRST,
382 FN_HSPI_CLK1_D, FN_ADICHS1_B, FN_VI1_DATA5_VI1_B5, FN_SD2_CMD,
383 FN_MT0_SYNC, FN_SPA_TCK, FN_HSPI_CS1_D, FN_ADICHS2_B,
384 FN_VI1_DATA6_VI1_B6, FN_SD2_CD, FN_MT0_VCXO, FN_SPA_TMS,
385 FN_HSPI_TX1_D, FN_VI1_DATA7_VI1_B7, FN_SD2_WP, FN_MT0_PWM,
386 FN_SPA_TDI, FN_HSPI_RX1_D, FN_VI1_G0, FN_VI3_DATA0,
2a02818c 387 FN_TS_SCK1, FN_DREQ2_B, FN_TX2,
881023d2
LP
388 FN_SPA_TDO, FN_HCTS0_B, FN_VI1_G1, FN_VI3_DATA1,
389 FN_SSI_SCK1, FN_TS_SDEN1, FN_DACK2_B, FN_RX2, FN_HRTS0_B,
390
391 /* IPSR12 */
392 FN_VI1_G2, FN_VI3_DATA2, FN_SSI_WS1, FN_TS_SPSYNC1,
393 FN_SCK2, FN_HSCK0_B, FN_VI1_G3, FN_VI3_DATA3,
394 FN_SSI_SCK2, FN_TS_SDAT1, FN_SCL1_C, FN_HTX0_B,
395 FN_VI1_G4, FN_VI3_DATA4, FN_SSI_WS2, FN_SDA1_C,
396 FN_SIM_RST_B, FN_HRX0_B, FN_VI1_G5, FN_VI3_DATA5,
397 FN_GPS_CLK, FN_FSE, FN_TX4_B, FN_SIM_D_B,
398 FN_VI1_G6, FN_VI3_DATA6, FN_GPS_SIGN, FN_FRB,
399 FN_RX4_B, FN_SIM_CLK_B, FN_VI1_G7, FN_VI3_DATA7,
400 FN_GPS_MAG, FN_FCE, FN_SCK4_B,
401
402 FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3,
403 FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
404 FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2,
405 FN_SEL_SCIF3_3, FN_SEL_SCIF3_4,
406 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2,
407 FN_SEL_SCIF2_3, FN_SEL_SCIF2_4,
408 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2,
409 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
410 FN_SEL_SSI9_0, FN_SEL_SSI9_1, FN_SEL_SSI9_2,
411 FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2,
412 FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2,
413 FN_SEL_VI0_0, FN_SEL_VI0_1,
414 FN_SEL_SD2_0, FN_SEL_SD2_1,
415 FN_SEL_INT3_0, FN_SEL_INT3_1,
416 FN_SEL_INT2_0, FN_SEL_INT2_1,
417 FN_SEL_INT1_0, FN_SEL_INT1_1,
418 FN_SEL_INT0_0, FN_SEL_INT0_1,
419 FN_SEL_IE_0, FN_SEL_IE_1,
420 FN_SEL_EXBUS2_0, FN_SEL_EXBUS2_1, FN_SEL_EXBUS2_2,
421 FN_SEL_EXBUS1_0, FN_SEL_EXBUS1_1,
422 FN_SEL_EXBUS0_0, FN_SEL_EXBUS0_1, FN_SEL_EXBUS0_2,
423
424 FN_SEL_TMU1_0, FN_SEL_TMU1_1, FN_SEL_TMU1_2,
425 FN_SEL_TMU0_0, FN_SEL_TMU0_1, FN_SEL_TMU0_2, FN_SEL_TMU0_3,
426 FN_SEL_SCIF_0, FN_SEL_SCIF_1, FN_SEL_SCIF_2, FN_SEL_SCIF_3,
427 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2,
428 FN_SEL_CAN0_0, FN_SEL_CAN0_1,
429 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
430 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,
431 FN_SEL_PWMFSW_0, FN_SEL_PWMFSW_1, FN_SEL_PWMFSW_2,
432 FN_SEL_PWMFSW_3, FN_SEL_PWMFSW_4,
433 FN_SEL_ADI_0, FN_SEL_ADI_1,
434 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
435 FN_SEL_SIM_0, FN_SEL_SIM_1,
436 FN_SEL_HSPI2_0, FN_SEL_HSPI2_1,
437 FN_SEL_HSPI1_0, FN_SEL_HSPI1_1, FN_SEL_HSPI1_2, FN_SEL_HSPI1_3,
438 FN_SEL_I2C3_0, FN_SEL_I2C3_1,
439 FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
440 FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3,
441 PINMUX_FUNCTION_END,
442
443 PINMUX_MARK_BEGIN,
444 AVS1_MARK, AVS2_MARK, A17_MARK, A18_MARK,
445 A19_MARK,
446
447 RD_WR_MARK, FWE_MARK, ATAG0_MARK, VI1_R7_MARK,
448 HRTS1_MARK, RX4_C_MARK,
449 CS1_A26_MARK, HSPI_TX2_MARK, SDSELF_B_MARK,
450 CS0_MARK, HSPI_CS2_B_MARK,
451 CLKOUT_MARK, TX3C_IRDA_TX_C_MARK, PWM0_B_MARK,
452 A25_MARK, SD1_WP_MARK, MMC0_D5_MARK, FD5_MARK,
453 HSPI_RX2_MARK, VI1_R3_MARK, TX5_B_MARK, SSI_SDATA7_B_MARK, CTS0_B_MARK,
454 A24_MARK, SD1_CD_MARK, MMC0_D4_MARK, FD4_MARK,
455 HSPI_CS2_MARK, VI1_R2_MARK, SSI_WS78_B_MARK,
456 A23_MARK, FCLE_MARK, HSPI_CLK2_MARK, VI1_R1_MARK,
457 A22_MARK, RX5_D_MARK, HSPI_RX2_B_MARK, VI1_R0_MARK,
458 A21_MARK, SCK5_D_MARK, HSPI_CLK2_B_MARK,
459 A20_MARK, TX5_D_MARK, HSPI_TX2_B_MARK,
460 A0_MARK, SD1_DAT3_MARK, MMC0_D3_MARK, FD3_MARK,
461 BS_MARK, SD1_DAT2_MARK, MMC0_D2_MARK, FD2_MARK,
462 ATADIR0_MARK, SDSELF_MARK, HCTS1_MARK, TX4_C_MARK,
0f6e2e0e
LP
463 USB_PENC0_MARK, USB_PENC1_MARK, USB_PENC2_MARK,
464 SCK0_MARK, PWM1_MARK, PWMFSW0_MARK,
881023d2
LP
465 SCIF_CLK_MARK, TCLK0_C_MARK,
466
467 EX_CS0_MARK, RX3_C_IRDA_RX_C_MARK, MMC0_D6_MARK,
468 FD6_MARK, EX_CS1_MARK, MMC0_D7_MARK, FD7_MARK,
469 EX_CS2_MARK, SD1_CLK_MARK, MMC0_CLK_MARK, FALE_MARK,
470 ATACS00_MARK, EX_CS3_MARK, SD1_CMD_MARK, MMC0_CMD_MARK,
471 FRE_MARK, ATACS10_MARK, VI1_R4_MARK, RX5_B_MARK,
472 HSCK1_MARK, SSI_SDATA8_B_MARK, RTS0_B_TANS_B_MARK, SSI_SDATA9_MARK,
473 EX_CS4_MARK, SD1_DAT0_MARK, MMC0_D0_MARK, FD0_MARK,
474 ATARD0_MARK, VI1_R5_MARK, SCK5_B_MARK, HTX1_MARK,
475 TX2_E_MARK, TX0_B_MARK, SSI_SCK9_MARK, EX_CS5_MARK,
476 SD1_DAT1_MARK, MMC0_D1_MARK, FD1_MARK, ATAWR0_MARK,
477 VI1_R6_MARK, HRX1_MARK, RX2_E_MARK, RX0_B_MARK,
478 SSI_WS9_MARK, MLB_CLK_MARK, PWM2_MARK, SCK4_MARK,
479 MLB_SIG_MARK, PWM3_MARK, TX4_MARK, MLB_DAT_MARK,
480 PWM4_MARK, RX4_MARK, HTX0_MARK, TX1_MARK,
481 SDATA_MARK, CTS0_C_MARK, SUB_TCK_MARK, CC5_STATE2_MARK,
482 CC5_STATE10_MARK, CC5_STATE18_MARK, CC5_STATE26_MARK, CC5_STATE34_MARK,
483
484 HRX0_MARK, RX1_MARK, SCKZ_MARK, RTS0_C_TANS_C_MARK,
485 SUB_TDI_MARK, CC5_STATE3_MARK, CC5_STATE11_MARK, CC5_STATE19_MARK,
486 CC5_STATE27_MARK, CC5_STATE35_MARK, HSCK0_MARK, SCK1_MARK,
487 MTS_MARK, PWM5_MARK, SCK0_C_MARK, SSI_SDATA9_B_MARK,
488 SUB_TDO_MARK, CC5_STATE0_MARK, CC5_STATE8_MARK, CC5_STATE16_MARK,
489 CC5_STATE24_MARK, CC5_STATE32_MARK, HCTS0_MARK, CTS1_MARK,
490 STM_MARK, PWM0_D_MARK, RX0_C_MARK, SCIF_CLK_C_MARK,
491 SUB_TRST_MARK, TCLK1_B_MARK, CC5_OSCOUT_MARK, HRTS0_MARK,
492 RTS1_TANS_MARK, MDATA_MARK, TX0_C_MARK, SUB_TMS_MARK,
493 CC5_STATE1_MARK, CC5_STATE9_MARK, CC5_STATE17_MARK, CC5_STATE25_MARK,
494 CC5_STATE33_MARK, DU0_DR0_MARK, LCDOUT0_MARK, DREQ0_MARK,
495 GPS_CLK_B_MARK, AUDATA0_MARK, TX5_C_MARK, DU0_DR1_MARK,
496 LCDOUT1_MARK, DACK0_MARK, DRACK0_MARK, GPS_SIGN_B_MARK,
497 AUDATA1_MARK, RX5_C_MARK, DU0_DR2_MARK, LCDOUT2_MARK,
498 DU0_DR3_MARK, LCDOUT3_MARK, DU0_DR4_MARK, LCDOUT4_MARK,
499 DU0_DR5_MARK, LCDOUT5_MARK, DU0_DR6_MARK, LCDOUT6_MARK,
500 DU0_DR7_MARK, LCDOUT7_MARK, DU0_DG0_MARK, LCDOUT8_MARK,
501 DREQ1_MARK, SCL2_MARK, AUDATA2_MARK,
502
503 DU0_DG1_MARK, LCDOUT9_MARK, DACK1_MARK, SDA2_MARK,
504 AUDATA3_MARK, DU0_DG2_MARK, LCDOUT10_MARK, DU0_DG3_MARK,
505 LCDOUT11_MARK, DU0_DG4_MARK, LCDOUT12_MARK, DU0_DG5_MARK,
506 LCDOUT13_MARK, DU0_DG6_MARK, LCDOUT14_MARK, DU0_DG7_MARK,
507 LCDOUT15_MARK, DU0_DB0_MARK, LCDOUT16_MARK, EX_WAIT1_MARK,
508 SCL1_MARK, TCLK1_MARK, AUDATA4_MARK, DU0_DB1_MARK,
509 LCDOUT17_MARK, EX_WAIT2_MARK, SDA1_MARK, GPS_MAG_B_MARK,
510 AUDATA5_MARK, SCK5_C_MARK, DU0_DB2_MARK, LCDOUT18_MARK,
511 DU0_DB3_MARK, LCDOUT19_MARK, DU0_DB4_MARK, LCDOUT20_MARK,
512 DU0_DB5_MARK, LCDOUT21_MARK, DU0_DB6_MARK, LCDOUT22_MARK,
513 DU0_DB7_MARK, LCDOUT23_MARK, DU0_DOTCLKIN_MARK, QSTVA_QVS_MARK,
514 TX3_D_IRDA_TX_D_MARK, SCL3_B_MARK, DU0_DOTCLKOUT0_MARK, QCLK_MARK,
515 DU0_DOTCLKOUT1_MARK, QSTVB_QVE_MARK, RX3_D_IRDA_RX_D_MARK, SDA3_B_MARK,
516 SDA2_C_MARK, DACK0_B_MARK, DRACK0_B_MARK, DU0_EXHSYNC_DU0_HSYNC_MARK,
517 QSTH_QHS_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK, QSTB_QHE_MARK,
518 DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK, CAN1_TX_MARK,
519 TX2_C_MARK, SCL2_C_MARK, REMOCON_MARK,
520
521 DU0_DISP_MARK, QPOLA_MARK, CAN_CLK_C_MARK, SCK2_C_MARK,
522 DU0_CDE_MARK, QPOLB_MARK, CAN1_RX_MARK, RX2_C_MARK,
523 DREQ0_B_MARK, SSI_SCK78_B_MARK, SCK0_B_MARK, DU1_DR0_MARK,
524 VI2_DATA0_VI2_B0_MARK, PWM6_MARK, SD3_CLK_MARK, TX3_E_IRDA_TX_E_MARK,
525 AUDCK_MARK, PWMFSW0_B_MARK, DU1_DR1_MARK, VI2_DATA1_VI2_B1_MARK,
526 PWM0_MARK, SD3_CMD_MARK, RX3_E_IRDA_RX_E_MARK, AUDSYNC_MARK,
527 CTS0_D_MARK, DU1_DR2_MARK, VI2_G0_MARK, DU1_DR3_MARK,
528 VI2_G1_MARK, DU1_DR4_MARK, VI2_G2_MARK, DU1_DR5_MARK,
529 VI2_G3_MARK, DU1_DR6_MARK, VI2_G4_MARK, DU1_DR7_MARK,
530 VI2_G5_MARK, DU1_DG0_MARK, VI2_DATA2_VI2_B2_MARK, SCL1_B_MARK,
531 SD3_DAT2_MARK, SCK3_E_MARK, AUDATA6_MARK, TX0_D_MARK,
532 DU1_DG1_MARK, VI2_DATA3_VI2_B3_MARK, SDA1_B_MARK, SD3_DAT3_MARK,
533 SCK5_MARK, AUDATA7_MARK, RX0_D_MARK, DU1_DG2_MARK,
534 VI2_G6_MARK, DU1_DG3_MARK, VI2_G7_MARK, DU1_DG4_MARK,
535 VI2_R0_MARK, DU1_DG5_MARK, VI2_R1_MARK, DU1_DG6_MARK,
536 VI2_R2_MARK, DU1_DG7_MARK, VI2_R3_MARK, DU1_DB0_MARK,
537 VI2_DATA4_VI2_B4_MARK, SCL2_B_MARK, SD3_DAT0_MARK, TX5_MARK,
538 SCK0_D_MARK,
539
540 DU1_DB1_MARK, VI2_DATA5_VI2_B5_MARK, SDA2_B_MARK, SD3_DAT1_MARK,
541 RX5_MARK, RTS0_D_TANS_D_MARK, DU1_DB2_MARK, VI2_R4_MARK,
542 DU1_DB3_MARK, VI2_R5_MARK, DU1_DB4_MARK, VI2_R6_MARK,
543 DU1_DB5_MARK, VI2_R7_MARK, DU1_DB6_MARK, SCL2_D_MARK,
544 DU1_DB7_MARK, SDA2_D_MARK, DU1_DOTCLKIN_MARK, VI2_CLKENB_MARK,
545 HSPI_CS1_MARK, SCL1_D_MARK, DU1_DOTCLKOUT_MARK, VI2_FIELD_MARK,
546 SDA1_D_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK, VI2_HSYNC_MARK,
547 VI3_HSYNC_MARK, DU1_EXVSYNC_DU1_VSYNC_MARK, VI2_VSYNC_MARK,
548 VI3_VSYNC_MARK, DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK, VI2_CLK_MARK,
549 TX3_B_IRDA_TX_B_MARK, SD3_CD_MARK, HSPI_TX1_MARK, VI1_CLKENB_MARK,
550 VI3_CLKENB_MARK, AUDIO_CLKC_MARK, TX2_D_MARK, SPEEDIN_MARK,
551 GPS_SIGN_D_MARK, DU1_DISP_MARK, VI2_DATA6_VI2_B6_MARK, TCLK0_MARK,
552 QSTVA_B_QVS_B_MARK, HSPI_CLK1_MARK, SCK2_D_MARK, AUDIO_CLKOUT_B_MARK,
553 GPS_MAG_D_MARK, DU1_CDE_MARK, VI2_DATA7_VI2_B7_MARK,
554 RX3_B_IRDA_RX_B_MARK, SD3_WP_MARK, HSPI_RX1_MARK, VI1_FIELD_MARK,
555 VI3_FIELD_MARK, AUDIO_CLKOUT_MARK, RX2_D_MARK, GPS_CLK_C_MARK,
556 GPS_CLK_D_MARK, AUDIO_CLKA_MARK, CAN_TXCLK_MARK, AUDIO_CLKB_MARK,
557 USB_OVC2_MARK, CAN_DEBUGOUT0_MARK, MOUT0_MARK,
558
559 SSI_SCK0129_MARK, CAN_DEBUGOUT1_MARK, MOUT1_MARK, SSI_WS0129_MARK,
560 CAN_DEBUGOUT2_MARK, MOUT2_MARK, SSI_SDATA0_MARK, CAN_DEBUGOUT3_MARK,
561 MOUT5_MARK, SSI_SDATA1_MARK, CAN_DEBUGOUT4_MARK, MOUT6_MARK,
562 SSI_SDATA2_MARK, CAN_DEBUGOUT5_MARK, SSI_SCK34_MARK,
563 CAN_DEBUGOUT6_MARK, CAN0_TX_B_MARK, IERX_MARK, SSI_SCK9_C_MARK,
564 SSI_WS34_MARK, CAN_DEBUGOUT7_MARK, CAN0_RX_B_MARK, IETX_MARK,
565 SSI_WS9_C_MARK, SSI_SDATA3_MARK, PWM0_C_MARK, CAN_DEBUGOUT8_MARK,
566 CAN_CLK_B_MARK, IECLK_MARK, SCIF_CLK_B_MARK, TCLK0_B_MARK,
567 SSI_SDATA4_MARK, CAN_DEBUGOUT9_MARK, SSI_SDATA9_C_MARK, SSI_SCK5_MARK,
568 ADICLK_MARK, CAN_DEBUGOUT10_MARK, SCK3_MARK, TCLK0_D_MARK,
569 SSI_WS5_MARK, ADICS_SAMP_MARK, CAN_DEBUGOUT11_MARK, TX3_IRDA_TX_MARK,
570 SSI_SDATA5_MARK, ADIDATA_MARK, CAN_DEBUGOUT12_MARK, RX3_IRDA_RX_MARK,
571 SSI_SCK6_MARK, ADICHS0_MARK, CAN0_TX_MARK, IERX_B_MARK,
572
573 SSI_WS6_MARK, ADICHS1_MARK, CAN0_RX_MARK, IETX_B_MARK,
574 SSI_SDATA6_MARK, ADICHS2_MARK, CAN_CLK_MARK, IECLK_B_MARK,
575 SSI_SCK78_MARK, CAN_DEBUGOUT13_MARK, IRQ0_B_MARK, SSI_SCK9_B_MARK,
576 HSPI_CLK1_C_MARK, SSI_WS78_MARK, CAN_DEBUGOUT14_MARK, IRQ1_B_MARK,
577 SSI_WS9_B_MARK, HSPI_CS1_C_MARK, SSI_SDATA7_MARK, CAN_DEBUGOUT15_MARK,
578 IRQ2_B_MARK, TCLK1_C_MARK, HSPI_TX1_C_MARK, SSI_SDATA8_MARK,
579 VSP_MARK, IRQ3_B_MARK, HSPI_RX1_C_MARK, SD0_CLK_MARK,
580 ATACS01_MARK, SCK1_B_MARK, SD0_CMD_MARK, ATACS11_MARK,
581 TX1_B_MARK, CC5_TDO_MARK, SD0_DAT0_MARK, ATADIR1_MARK,
582 RX1_B_MARK, CC5_TRST_MARK, SD0_DAT1_MARK, ATAG1_MARK,
583 SCK2_B_MARK, CC5_TMS_MARK, SD0_DAT2_MARK, ATARD1_MARK,
584 TX2_B_MARK, CC5_TCK_MARK, SD0_DAT3_MARK, ATAWR1_MARK,
585 RX2_B_MARK, CC5_TDI_MARK, SD0_CD_MARK, DREQ2_MARK,
586 RTS1_B_TANS_B_MARK, SD0_WP_MARK, DACK2_MARK, CTS1_B_MARK,
587
588 HSPI_CLK0_MARK, CTS0_MARK, USB_OVC0_MARK, AD_CLK_MARK,
589 CC5_STATE4_MARK, CC5_STATE12_MARK, CC5_STATE20_MARK, CC5_STATE28_MARK,
590 CC5_STATE36_MARK, HSPI_CS0_MARK, RTS0_TANS_MARK, USB_OVC1_MARK,
591 AD_DI_MARK, CC5_STATE5_MARK, CC5_STATE13_MARK, CC5_STATE21_MARK,
592 CC5_STATE29_MARK, CC5_STATE37_MARK, HSPI_TX0_MARK, TX0_MARK,
593 CAN_DEBUG_HW_TRIGGER_MARK, AD_DO_MARK, CC5_STATE6_MARK,
594 CC5_STATE14_MARK, CC5_STATE22_MARK, CC5_STATE30_MARK,
595 CC5_STATE38_MARK, HSPI_RX0_MARK, RX0_MARK, CAN_STEP0_MARK,
596 AD_NCS_MARK, CC5_STATE7_MARK, CC5_STATE15_MARK, CC5_STATE23_MARK,
597 CC5_STATE31_MARK, CC5_STATE39_MARK, FMCLK_MARK, RDS_CLK_MARK,
598 PCMOE_MARK, BPFCLK_MARK, PCMWE_MARK, FMIN_MARK, RDS_DATA_MARK,
599 VI0_CLK_MARK, MMC1_CLK_MARK, VI0_CLKENB_MARK, TX1_C_MARK, HTX1_B_MARK,
600 MT1_SYNC_MARK, VI0_FIELD_MARK, RX1_C_MARK, HRX1_B_MARK,
601 VI0_HSYNC_MARK, VI0_DATA0_B_VI0_B0_B_MARK, CTS1_C_MARK, TX4_D_MARK,
602 MMC1_CMD_MARK, HSCK1_B_MARK, VI0_VSYNC_MARK, VI0_DATA1_B_VI0_B1_B_MARK,
603 RTS1_C_TANS_C_MARK, RX4_D_MARK, PWMFSW0_C_MARK,
604
605 VI0_DATA0_VI0_B0_MARK, HRTS1_B_MARK, MT1_VCXO_MARK,
606 VI0_DATA1_VI0_B1_MARK, HCTS1_B_MARK, MT1_PWM_MARK,
607 VI0_DATA2_VI0_B2_MARK, MMC1_D0_MARK, VI0_DATA3_VI0_B3_MARK,
608 MMC1_D1_MARK, VI0_DATA4_VI0_B4_MARK, MMC1_D2_MARK,
609 VI0_DATA5_VI0_B5_MARK, MMC1_D3_MARK, VI0_DATA6_VI0_B6_MARK,
610 MMC1_D4_MARK, ARM_TRACEDATA_0_MARK, VI0_DATA7_VI0_B7_MARK,
611 MMC1_D5_MARK, ARM_TRACEDATA_1_MARK, VI0_G0_MARK, SSI_SCK78_C_MARK,
612 IRQ0_MARK, ARM_TRACEDATA_2_MARK, VI0_G1_MARK, SSI_WS78_C_MARK,
613 IRQ1_MARK, ARM_TRACEDATA_3_MARK, VI0_G2_MARK, ETH_TXD1_MARK,
614 MMC1_D6_MARK, ARM_TRACEDATA_4_MARK, TS_SPSYNC0_MARK, VI0_G3_MARK,
615 ETH_CRS_DV_MARK, MMC1_D7_MARK, ARM_TRACEDATA_5_MARK, TS_SDAT0_MARK,
616 VI0_G4_MARK, ETH_TX_EN_MARK, SD2_DAT0_B_MARK, ARM_TRACEDATA_6_MARK,
617 VI0_G5_MARK, ETH_RX_ER_MARK, SD2_DAT1_B_MARK, ARM_TRACEDATA_7_MARK,
618 VI0_G6_MARK, ETH_RXD0_MARK, SD2_DAT2_B_MARK, ARM_TRACEDATA_8_MARK,
619 VI0_G7_MARK, ETH_RXD1_MARK, SD2_DAT3_B_MARK, ARM_TRACEDATA_9_MARK,
620
621 VI0_R0_MARK, SSI_SDATA7_C_MARK, SCK1_C_MARK, DREQ1_B_MARK,
622 ARM_TRACEDATA_10_MARK, DREQ0_C_MARK, VI0_R1_MARK, SSI_SDATA8_C_MARK,
623 DACK1_B_MARK, ARM_TRACEDATA_11_MARK, DACK0_C_MARK, DRACK0_C_MARK,
624 VI0_R2_MARK, ETH_LINK_MARK, SD2_CLK_B_MARK, IRQ2_MARK,
625 ARM_TRACEDATA_12_MARK, VI0_R3_MARK, ETH_MAGIC_MARK, SD2_CMD_B_MARK,
626 IRQ3_MARK, ARM_TRACEDATA_13_MARK, VI0_R4_MARK, ETH_REFCLK_MARK,
627 SD2_CD_B_MARK, HSPI_CLK1_B_MARK, ARM_TRACEDATA_14_MARK, MT1_CLK_MARK,
628 TS_SCK0_MARK, VI0_R5_MARK, ETH_TXD0_MARK, SD2_WP_B_MARK,
629 HSPI_CS1_B_MARK, ARM_TRACEDATA_15_MARK, MT1_D_MARK, TS_SDEN0_MARK,
630 VI0_R6_MARK, ETH_MDC_MARK, DREQ2_C_MARK, HSPI_TX1_B_MARK,
631 TRACECLK_MARK, MT1_BEN_MARK, PWMFSW0_D_MARK, VI0_R7_MARK,
632 ETH_MDIO_MARK, DACK2_C_MARK, HSPI_RX1_B_MARK, SCIF_CLK_D_MARK,
633 TRACECTL_MARK, MT1_PEN_MARK, VI1_CLK_MARK, SIM_D_MARK, SDA3_MARK,
634 VI1_HSYNC_MARK, VI3_CLK_MARK, SSI_SCK4_MARK, GPS_SIGN_C_MARK,
635 PWMFSW0_E_MARK, VI1_VSYNC_MARK, AUDIO_CLKOUT_C_MARK, SSI_WS4_MARK,
636 SIM_CLK_MARK, GPS_MAG_C_MARK, SPV_TRST_MARK, SCL3_MARK,
637
638 VI1_DATA0_VI1_B0_MARK, SD2_DAT0_MARK, SIM_RST_MARK, SPV_TCK_MARK,
639 ADICLK_B_MARK, VI1_DATA1_VI1_B1_MARK, SD2_DAT1_MARK, MT0_CLK_MARK,
640 SPV_TMS_MARK, ADICS_B_SAMP_B_MARK, VI1_DATA2_VI1_B2_MARK,
641 SD2_DAT2_MARK, MT0_D_MARK, SPVTDI_MARK, ADIDATA_B_MARK,
642 VI1_DATA3_VI1_B3_MARK, SD2_DAT3_MARK, MT0_BEN_MARK, SPV_TDO_MARK,
643 ADICHS0_B_MARK, VI1_DATA4_VI1_B4_MARK, SD2_CLK_MARK, MT0_PEN_MARK,
644 SPA_TRST_MARK, HSPI_CLK1_D_MARK, ADICHS1_B_MARK,
645 VI1_DATA5_VI1_B5_MARK, SD2_CMD_MARK, MT0_SYNC_MARK, SPA_TCK_MARK,
646 HSPI_CS1_D_MARK, ADICHS2_B_MARK, VI1_DATA6_VI1_B6_MARK, SD2_CD_MARK,
647 MT0_VCXO_MARK, SPA_TMS_MARK, HSPI_TX1_D_MARK, VI1_DATA7_VI1_B7_MARK,
648 SD2_WP_MARK, MT0_PWM_MARK, SPA_TDI_MARK, HSPI_RX1_D_MARK,
2a02818c 649 VI1_G0_MARK, VI3_DATA0_MARK, TS_SCK1_MARK,
881023d2
LP
650 DREQ2_B_MARK, TX2_MARK, SPA_TDO_MARK, HCTS0_B_MARK,
651 VI1_G1_MARK, VI3_DATA1_MARK, SSI_SCK1_MARK, TS_SDEN1_MARK,
652 DACK2_B_MARK, RX2_MARK, HRTS0_B_MARK,
653
654 VI1_G2_MARK, VI3_DATA2_MARK, SSI_WS1_MARK, TS_SPSYNC1_MARK,
655 SCK2_MARK, HSCK0_B_MARK, VI1_G3_MARK, VI3_DATA3_MARK,
656 SSI_SCK2_MARK, TS_SDAT1_MARK, SCL1_C_MARK, HTX0_B_MARK,
657 VI1_G4_MARK, VI3_DATA4_MARK, SSI_WS2_MARK, SDA1_C_MARK,
658 SIM_RST_B_MARK, HRX0_B_MARK, VI1_G5_MARK, VI3_DATA5_MARK,
659 GPS_CLK_MARK, FSE_MARK, TX4_B_MARK, SIM_D_B_MARK,
660 VI1_G6_MARK, VI3_DATA6_MARK, GPS_SIGN_MARK, FRB_MARK,
661 RX4_B_MARK, SIM_CLK_B_MARK, VI1_G7_MARK, VI3_DATA7_MARK,
662 GPS_MAG_MARK, FCE_MARK, SCK4_B_MARK,
663 PINMUX_MARK_END,
664};
665
cd3c1bee 666static const pinmux_enum_t pinmux_data[] = {
881023d2
LP
667 PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
668
669 PINMUX_DATA(AVS1_MARK, FN_AVS1),
670 PINMUX_DATA(AVS1_MARK, FN_AVS1),
671 PINMUX_DATA(A17_MARK, FN_A17),
672 PINMUX_DATA(A18_MARK, FN_A18),
673 PINMUX_DATA(A19_MARK, FN_A19),
674
0f6e2e0e
LP
675 PINMUX_DATA(USB_PENC0_MARK, FN_USB_PENC0),
676 PINMUX_DATA(USB_PENC1_MARK, FN_USB_PENC1),
677
881023d2
LP
678 PINMUX_IPSR_DATA(IP0_2_0, USB_PENC2),
679 PINMUX_IPSR_MODSEL_DATA(IP0_2_0, SCK0, SEL_SCIF0_0),
680 PINMUX_IPSR_DATA(IP0_2_0, PWM1),
681 PINMUX_IPSR_MODSEL_DATA(IP0_2_0, PWMFSW0, SEL_PWMFSW_0),
682 PINMUX_IPSR_MODSEL_DATA(IP0_2_0, SCIF_CLK, SEL_SCIF_0),
683 PINMUX_IPSR_MODSEL_DATA(IP0_2_0, TCLK0_C, SEL_TMU0_2),
684 PINMUX_IPSR_DATA(IP0_5_3, BS),
685 PINMUX_IPSR_DATA(IP0_5_3, SD1_DAT2),
686 PINMUX_IPSR_DATA(IP0_5_3, MMC0_D2),
687 PINMUX_IPSR_DATA(IP0_5_3, FD2),
688 PINMUX_IPSR_DATA(IP0_5_3, ATADIR0),
689 PINMUX_IPSR_DATA(IP0_5_3, SDSELF),
690 PINMUX_IPSR_MODSEL_DATA(IP0_5_3, HCTS1, SEL_HSCIF1_0),
691 PINMUX_IPSR_DATA(IP0_5_3, TX4_C),
692 PINMUX_IPSR_DATA(IP0_7_6, A0),
693 PINMUX_IPSR_DATA(IP0_7_6, SD1_DAT3),
694 PINMUX_IPSR_DATA(IP0_7_6, MMC0_D3),
695 PINMUX_IPSR_DATA(IP0_7_6, FD3),
696 PINMUX_IPSR_DATA(IP0_9_8, A20),
697 PINMUX_IPSR_DATA(IP0_9_8, TX5_D),
698 PINMUX_IPSR_DATA(IP0_9_8, HSPI_TX2_B),
699 PINMUX_IPSR_DATA(IP0_11_10, A21),
700 PINMUX_IPSR_MODSEL_DATA(IP0_11_10, SCK5_D, SEL_SCIF5_3),
701 PINMUX_IPSR_MODSEL_DATA(IP0_11_10, HSPI_CLK2_B, SEL_HSPI2_1),
702 PINMUX_IPSR_DATA(IP0_13_12, A22),
703 PINMUX_IPSR_MODSEL_DATA(IP0_13_12, RX5_D, SEL_SCIF5_3),
704 PINMUX_IPSR_MODSEL_DATA(IP0_13_12, HSPI_RX2_B, SEL_HSPI2_1),
705 PINMUX_IPSR_DATA(IP0_13_12, VI1_R0),
706 PINMUX_IPSR_DATA(IP0_15_14, A23),
707 PINMUX_IPSR_DATA(IP0_15_14, FCLE),
708 PINMUX_IPSR_MODSEL_DATA(IP0_15_14, HSPI_CLK2, SEL_HSPI2_0),
709 PINMUX_IPSR_DATA(IP0_15_14, VI1_R1),
710 PINMUX_IPSR_DATA(IP0_18_16, A24),
711 PINMUX_IPSR_DATA(IP0_18_16, SD1_CD),
712 PINMUX_IPSR_DATA(IP0_18_16, MMC0_D4),
713 PINMUX_IPSR_DATA(IP0_18_16, FD4),
714 PINMUX_IPSR_MODSEL_DATA(IP0_18_16, HSPI_CS2, SEL_HSPI2_0),
715 PINMUX_IPSR_DATA(IP0_18_16, VI1_R2),
716 PINMUX_IPSR_MODSEL_DATA(IP0_18_16, SSI_WS78_B, SEL_SSI7_1),
717 PINMUX_IPSR_DATA(IP0_22_19, A25),
718 PINMUX_IPSR_DATA(IP0_22_19, SD1_WP),
719 PINMUX_IPSR_DATA(IP0_22_19, MMC0_D5),
720 PINMUX_IPSR_DATA(IP0_22_19, FD5),
721 PINMUX_IPSR_MODSEL_DATA(IP0_22_19, HSPI_RX2, SEL_HSPI2_0),
722 PINMUX_IPSR_DATA(IP0_22_19, VI1_R3),
723 PINMUX_IPSR_DATA(IP0_22_19, TX5_B),
724 PINMUX_IPSR_MODSEL_DATA(IP0_22_19, SSI_SDATA7_B, SEL_SSI7_1),
725 PINMUX_IPSR_MODSEL_DATA(IP0_22_19, CTS0_B, SEL_SCIF0_1),
726 PINMUX_IPSR_DATA(IP0_24_23, CLKOUT),
727 PINMUX_IPSR_DATA(IP0_24_23, TX3C_IRDA_TX_C),
728 PINMUX_IPSR_DATA(IP0_24_23, PWM0_B),
729 PINMUX_IPSR_DATA(IP0_25, CS0),
730 PINMUX_IPSR_MODSEL_DATA(IP0_25, HSPI_CS2_B, SEL_HSPI2_1),
731 PINMUX_IPSR_DATA(IP0_27_26, CS1_A26),
732 PINMUX_IPSR_DATA(IP0_27_26, HSPI_TX2),
733 PINMUX_IPSR_DATA(IP0_27_26, SDSELF_B),
734 PINMUX_IPSR_DATA(IP0_30_28, RD_WR),
735 PINMUX_IPSR_DATA(IP0_30_28, FWE),
736 PINMUX_IPSR_DATA(IP0_30_28, ATAG0),
737 PINMUX_IPSR_DATA(IP0_30_28, VI1_R7),
738 PINMUX_IPSR_MODSEL_DATA(IP0_30_28, HRTS1, SEL_HSCIF1_0),
739 PINMUX_IPSR_MODSEL_DATA(IP0_30_28, RX4_C, SEL_SCIF4_2),
740
741 PINMUX_IPSR_DATA(IP1_1_0, EX_CS0),
742 PINMUX_IPSR_MODSEL_DATA(IP1_1_0, RX3_C_IRDA_RX_C, SEL_SCIF3_2),
743 PINMUX_IPSR_DATA(IP1_1_0, MMC0_D6),
744 PINMUX_IPSR_DATA(IP1_1_0, FD6),
745 PINMUX_IPSR_DATA(IP1_3_2, EX_CS1),
746 PINMUX_IPSR_DATA(IP1_3_2, MMC0_D7),
747 PINMUX_IPSR_DATA(IP1_3_2, FD7),
748 PINMUX_IPSR_DATA(IP1_6_4, EX_CS2),
749 PINMUX_IPSR_DATA(IP1_6_4, SD1_CLK),
750 PINMUX_IPSR_DATA(IP1_6_4, MMC0_CLK),
751 PINMUX_IPSR_DATA(IP1_6_4, FALE),
752 PINMUX_IPSR_DATA(IP1_6_4, ATACS00),
753 PINMUX_IPSR_DATA(IP1_10_7, EX_CS3),
754 PINMUX_IPSR_DATA(IP1_10_7, SD1_CMD),
755 PINMUX_IPSR_DATA(IP1_10_7, MMC0_CMD),
756 PINMUX_IPSR_DATA(IP1_10_7, FRE),
757 PINMUX_IPSR_DATA(IP1_10_7, ATACS10),
758 PINMUX_IPSR_DATA(IP1_10_7, VI1_R4),
759 PINMUX_IPSR_MODSEL_DATA(IP1_10_7, RX5_B, SEL_SCIF5_1),
760 PINMUX_IPSR_MODSEL_DATA(IP1_10_7, HSCK1, SEL_HSCIF1_0),
761 PINMUX_IPSR_MODSEL_DATA(IP1_10_7, SSI_SDATA8_B, SEL_SSI8_1),
762 PINMUX_IPSR_MODSEL_DATA(IP1_10_7, RTS0_B_TANS_B, SEL_SCIF0_1),
763 PINMUX_IPSR_MODSEL_DATA(IP1_10_7, SSI_SDATA9, SEL_SSI9_0),
764 PINMUX_IPSR_DATA(IP1_14_11, EX_CS4),
765 PINMUX_IPSR_DATA(IP1_14_11, SD1_DAT0),
766 PINMUX_IPSR_DATA(IP1_14_11, MMC0_D0),
767 PINMUX_IPSR_DATA(IP1_14_11, FD0),
768 PINMUX_IPSR_DATA(IP1_14_11, ATARD0),
769 PINMUX_IPSR_DATA(IP1_14_11, VI1_R5),
770 PINMUX_IPSR_MODSEL_DATA(IP1_14_11, SCK5_B, SEL_SCIF5_1),
771 PINMUX_IPSR_DATA(IP1_14_11, HTX1),
772 PINMUX_IPSR_DATA(IP1_14_11, TX2_E),
773 PINMUX_IPSR_DATA(IP1_14_11, TX0_B),
774 PINMUX_IPSR_MODSEL_DATA(IP1_14_11, SSI_SCK9, SEL_SSI9_0),
775 PINMUX_IPSR_DATA(IP1_18_15, EX_CS5),
776 PINMUX_IPSR_DATA(IP1_18_15, SD1_DAT1),
777 PINMUX_IPSR_DATA(IP1_18_15, MMC0_D1),
778 PINMUX_IPSR_DATA(IP1_18_15, FD1),
779 PINMUX_IPSR_DATA(IP1_18_15, ATAWR0),
780 PINMUX_IPSR_DATA(IP1_18_15, VI1_R6),
781 PINMUX_IPSR_MODSEL_DATA(IP1_18_15, HRX1, SEL_HSCIF1_0),
782 PINMUX_IPSR_MODSEL_DATA(IP1_18_15, RX2_E, SEL_SCIF2_4),
783 PINMUX_IPSR_MODSEL_DATA(IP1_18_15, RX0_B, SEL_SCIF0_1),
784 PINMUX_IPSR_MODSEL_DATA(IP1_18_15, SSI_WS9, SEL_SSI9_0),
785 PINMUX_IPSR_DATA(IP1_20_19, MLB_CLK),
786 PINMUX_IPSR_DATA(IP1_20_19, PWM2),
787 PINMUX_IPSR_MODSEL_DATA(IP1_20_19, SCK4, SEL_SCIF4_0),
788 PINMUX_IPSR_DATA(IP1_22_21, MLB_SIG),
789 PINMUX_IPSR_DATA(IP1_22_21, PWM3),
790 PINMUX_IPSR_DATA(IP1_22_21, TX4),
791 PINMUX_IPSR_DATA(IP1_24_23, MLB_DAT),
792 PINMUX_IPSR_DATA(IP1_24_23, PWM4),
793 PINMUX_IPSR_MODSEL_DATA(IP1_24_23, RX4, SEL_SCIF4_0),
794 PINMUX_IPSR_DATA(IP1_28_25, HTX0),
795 PINMUX_IPSR_DATA(IP1_28_25, TX1),
796 PINMUX_IPSR_DATA(IP1_28_25, SDATA),
797 PINMUX_IPSR_MODSEL_DATA(IP1_28_25, CTS0_C, SEL_SCIF0_2),
798 PINMUX_IPSR_DATA(IP1_28_25, SUB_TCK),
799 PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE2),
800 PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE10),
801 PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE18),
802 PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE26),
803 PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE34),
804
805 PINMUX_IPSR_MODSEL_DATA(IP2_3_0, HRX0, SEL_HSCIF0_0),
806 PINMUX_IPSR_MODSEL_DATA(IP2_3_0, RX1, SEL_SCIF1_0),
807 PINMUX_IPSR_DATA(IP2_3_0, SCKZ),
808 PINMUX_IPSR_MODSEL_DATA(IP2_3_0, RTS0_C_TANS_C, SEL_SCIF0_2),
809 PINMUX_IPSR_DATA(IP2_3_0, SUB_TDI),
810 PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE3),
811 PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE11),
812 PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE19),
813 PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE27),
814 PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE35),
815 PINMUX_IPSR_MODSEL_DATA(IP2_7_4, HSCK0, SEL_HSCIF0_0),
816 PINMUX_IPSR_MODSEL_DATA(IP2_7_4, SCK1, SEL_SCIF1_0),
817 PINMUX_IPSR_DATA(IP2_7_4, MTS),
818 PINMUX_IPSR_DATA(IP2_7_4, PWM5),
819 PINMUX_IPSR_MODSEL_DATA(IP2_7_4, SCK0_C, SEL_SCIF0_2),
820 PINMUX_IPSR_MODSEL_DATA(IP2_7_4, SSI_SDATA9_B, SEL_SSI9_1),
821 PINMUX_IPSR_DATA(IP2_7_4, SUB_TDO),
822 PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE0),
823 PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE8),
824 PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE16),
825 PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE24),
826 PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE32),
827 PINMUX_IPSR_MODSEL_DATA(IP2_11_8, HCTS0, SEL_HSCIF0_0),
828 PINMUX_IPSR_MODSEL_DATA(IP2_11_8, CTS1, SEL_SCIF1_0),
829 PINMUX_IPSR_DATA(IP2_11_8, STM),
830 PINMUX_IPSR_DATA(IP2_11_8, PWM0_D),
831 PINMUX_IPSR_MODSEL_DATA(IP2_11_8, RX0_C, SEL_SCIF0_2),
832 PINMUX_IPSR_MODSEL_DATA(IP2_11_8, SCIF_CLK_C, SEL_SCIF_2),
833 PINMUX_IPSR_DATA(IP2_11_8, SUB_TRST),
834 PINMUX_IPSR_MODSEL_DATA(IP2_11_8, TCLK1_B, SEL_TMU1_1),
835 PINMUX_IPSR_DATA(IP2_11_8, CC5_OSCOUT),
836 PINMUX_IPSR_MODSEL_DATA(IP2_15_12, HRTS0, SEL_HSCIF0_0),
837 PINMUX_IPSR_MODSEL_DATA(IP2_15_12, RTS1_TANS, SEL_SCIF1_0),
838 PINMUX_IPSR_DATA(IP2_15_12, MDATA),
839 PINMUX_IPSR_DATA(IP2_15_12, TX0_C),
840 PINMUX_IPSR_DATA(IP2_15_12, SUB_TMS),
841 PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE1),
842 PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE9),
843 PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE17),
844 PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE25),
845 PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE33),
846 PINMUX_IPSR_DATA(IP2_18_16, DU0_DR0),
847 PINMUX_IPSR_DATA(IP2_18_16, LCDOUT0),
848 PINMUX_IPSR_MODSEL_DATA(IP2_18_16, DREQ0, SEL_EXBUS0_0),
849 PINMUX_IPSR_MODSEL_DATA(IP2_18_16, GPS_CLK_B, SEL_GPS_1),
850 PINMUX_IPSR_DATA(IP2_18_16, AUDATA0),
851 PINMUX_IPSR_DATA(IP2_18_16, TX5_C),
852 PINMUX_IPSR_DATA(IP2_21_19, DU0_DR1),
853 PINMUX_IPSR_DATA(IP2_21_19, LCDOUT1),
854 PINMUX_IPSR_DATA(IP2_21_19, DACK0),
855 PINMUX_IPSR_DATA(IP2_21_19, DRACK0),
856 PINMUX_IPSR_MODSEL_DATA(IP2_21_19, GPS_SIGN_B, SEL_GPS_1),
857 PINMUX_IPSR_DATA(IP2_21_19, AUDATA1),
858 PINMUX_IPSR_MODSEL_DATA(IP2_21_19, RX5_C, SEL_SCIF5_2),
859 PINMUX_IPSR_DATA(IP2_22, DU0_DR2),
860 PINMUX_IPSR_DATA(IP2_22, LCDOUT2),
861 PINMUX_IPSR_DATA(IP2_23, DU0_DR3),
862 PINMUX_IPSR_DATA(IP2_23, LCDOUT3),
863 PINMUX_IPSR_DATA(IP2_24, DU0_DR4),
864 PINMUX_IPSR_DATA(IP2_24, LCDOUT4),
865 PINMUX_IPSR_DATA(IP2_25, DU0_DR5),
866 PINMUX_IPSR_DATA(IP2_25, LCDOUT5),
867 PINMUX_IPSR_DATA(IP2_26, DU0_DR6),
868 PINMUX_IPSR_DATA(IP2_26, LCDOUT6),
869 PINMUX_IPSR_DATA(IP2_27, DU0_DR7),
870 PINMUX_IPSR_DATA(IP2_27, LCDOUT7),
871 PINMUX_IPSR_DATA(IP2_30_28, DU0_DG0),
872 PINMUX_IPSR_DATA(IP2_30_28, LCDOUT8),
873 PINMUX_IPSR_MODSEL_DATA(IP2_30_28, DREQ1, SEL_EXBUS1_0),
874 PINMUX_IPSR_MODSEL_DATA(IP2_30_28, SCL2, SEL_I2C2_0),
875 PINMUX_IPSR_DATA(IP2_30_28, AUDATA2),
876
877 PINMUX_IPSR_DATA(IP3_2_0, DU0_DG1),
878 PINMUX_IPSR_DATA(IP3_2_0, LCDOUT9),
879 PINMUX_IPSR_DATA(IP3_2_0, DACK1),
880 PINMUX_IPSR_MODSEL_DATA(IP3_2_0, SDA2, SEL_I2C2_0),
881 PINMUX_IPSR_DATA(IP3_2_0, AUDATA3),
882 PINMUX_IPSR_DATA(IP3_3, DU0_DG2),
883 PINMUX_IPSR_DATA(IP3_3, LCDOUT10),
884 PINMUX_IPSR_DATA(IP3_4, DU0_DG3),
885 PINMUX_IPSR_DATA(IP3_4, LCDOUT11),
886 PINMUX_IPSR_DATA(IP3_5, DU0_DG4),
887 PINMUX_IPSR_DATA(IP3_5, LCDOUT12),
888 PINMUX_IPSR_DATA(IP3_6, DU0_DG5),
889 PINMUX_IPSR_DATA(IP3_6, LCDOUT13),
890 PINMUX_IPSR_DATA(IP3_7, DU0_DG6),
891 PINMUX_IPSR_DATA(IP3_7, LCDOUT14),
892 PINMUX_IPSR_DATA(IP3_8, DU0_DG7),
893 PINMUX_IPSR_DATA(IP3_8, LCDOUT15),
894 PINMUX_IPSR_DATA(IP3_11_9, DU0_DB0),
895 PINMUX_IPSR_DATA(IP3_11_9, LCDOUT16),
896 PINMUX_IPSR_DATA(IP3_11_9, EX_WAIT1),
897 PINMUX_IPSR_MODSEL_DATA(IP3_11_9, SCL1, SEL_I2C1_0),
898 PINMUX_IPSR_MODSEL_DATA(IP3_11_9, TCLK1, SEL_TMU1_0),
899 PINMUX_IPSR_DATA(IP3_11_9, AUDATA4),
900 PINMUX_IPSR_DATA(IP3_14_12, DU0_DB1),
901 PINMUX_IPSR_DATA(IP3_14_12, LCDOUT17),
902 PINMUX_IPSR_DATA(IP3_14_12, EX_WAIT2),
903 PINMUX_IPSR_MODSEL_DATA(IP3_14_12, SDA1, SEL_I2C1_0),
904 PINMUX_IPSR_MODSEL_DATA(IP3_14_12, GPS_MAG_B, SEL_GPS_1),
905 PINMUX_IPSR_DATA(IP3_14_12, AUDATA5),
906 PINMUX_IPSR_MODSEL_DATA(IP3_14_12, SCK5_C, SEL_SCIF5_2),
907 PINMUX_IPSR_DATA(IP3_15, DU0_DB2),
908 PINMUX_IPSR_DATA(IP3_15, LCDOUT18),
909 PINMUX_IPSR_DATA(IP3_16, DU0_DB3),
910 PINMUX_IPSR_DATA(IP3_16, LCDOUT19),
911 PINMUX_IPSR_DATA(IP3_17, DU0_DB4),
912 PINMUX_IPSR_DATA(IP3_17, LCDOUT20),
913 PINMUX_IPSR_DATA(IP3_18, DU0_DB5),
914 PINMUX_IPSR_DATA(IP3_18, LCDOUT21),
915 PINMUX_IPSR_DATA(IP3_19, DU0_DB6),
916 PINMUX_IPSR_DATA(IP3_19, LCDOUT22),
917 PINMUX_IPSR_DATA(IP3_20, DU0_DB7),
918 PINMUX_IPSR_DATA(IP3_20, LCDOUT23),
919 PINMUX_IPSR_DATA(IP3_22_21, DU0_DOTCLKIN),
920 PINMUX_IPSR_DATA(IP3_22_21, QSTVA_QVS),
921 PINMUX_IPSR_DATA(IP3_22_21, TX3_D_IRDA_TX_D),
922 PINMUX_IPSR_MODSEL_DATA(IP3_22_21, SCL3_B, SEL_I2C3_1),
923 PINMUX_IPSR_DATA(IP3_23, DU0_DOTCLKOUT0),
924 PINMUX_IPSR_DATA(IP3_23, QCLK),
925 PINMUX_IPSR_DATA(IP3_26_24, DU0_DOTCLKOUT1),
926 PINMUX_IPSR_DATA(IP3_26_24, QSTVB_QVE),
927 PINMUX_IPSR_MODSEL_DATA(IP3_26_24, RX3_D_IRDA_RX_D, SEL_SCIF3_3),
928 PINMUX_IPSR_MODSEL_DATA(IP3_26_24, SDA3_B, SEL_I2C3_1),
929 PINMUX_IPSR_MODSEL_DATA(IP3_26_24, SDA2_C, SEL_I2C2_2),
930 PINMUX_IPSR_DATA(IP3_26_24, DACK0_B),
931 PINMUX_IPSR_DATA(IP3_26_24, DRACK0_B),
932 PINMUX_IPSR_DATA(IP3_27, DU0_EXHSYNC_DU0_HSYNC),
933 PINMUX_IPSR_DATA(IP3_27, QSTH_QHS),
934 PINMUX_IPSR_DATA(IP3_28, DU0_EXVSYNC_DU0_VSYNC),
935 PINMUX_IPSR_DATA(IP3_28, QSTB_QHE),
936 PINMUX_IPSR_DATA(IP3_31_29, DU0_EXODDF_DU0_ODDF_DISP_CDE),
937 PINMUX_IPSR_DATA(IP3_31_29, QCPV_QDE),
938 PINMUX_IPSR_DATA(IP3_31_29, CAN1_TX),
939 PINMUX_IPSR_DATA(IP3_31_29, TX2_C),
940 PINMUX_IPSR_MODSEL_DATA(IP3_31_29, SCL2_C, SEL_I2C2_2),
941 PINMUX_IPSR_DATA(IP3_31_29, REMOCON),
942
943 PINMUX_IPSR_DATA(IP4_1_0, DU0_DISP),
944 PINMUX_IPSR_DATA(IP4_1_0, QPOLA),
945 PINMUX_IPSR_MODSEL_DATA(IP4_1_0, CAN_CLK_C, SEL_CANCLK_2),
946 PINMUX_IPSR_MODSEL_DATA(IP4_1_0, SCK2_C, SEL_SCIF2_2),
947 PINMUX_IPSR_DATA(IP4_4_2, DU0_CDE),
948 PINMUX_IPSR_DATA(IP4_4_2, QPOLB),
949 PINMUX_IPSR_DATA(IP4_4_2, CAN1_RX),
950 PINMUX_IPSR_MODSEL_DATA(IP4_4_2, RX2_C, SEL_SCIF2_2),
951 PINMUX_IPSR_MODSEL_DATA(IP4_4_2, DREQ0_B, SEL_EXBUS0_1),
952 PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SSI_SCK78_B, SEL_SSI7_1),
953 PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SCK0_B, SEL_SCIF0_1),
954 PINMUX_IPSR_DATA(IP4_7_5, DU1_DR0),
955 PINMUX_IPSR_DATA(IP4_7_5, VI2_DATA0_VI2_B0),
956 PINMUX_IPSR_DATA(IP4_7_5, PWM6),
957 PINMUX_IPSR_DATA(IP4_7_5, SD3_CLK),
958 PINMUX_IPSR_DATA(IP4_7_5, TX3_E_IRDA_TX_E),
959 PINMUX_IPSR_DATA(IP4_7_5, AUDCK),
960 PINMUX_IPSR_MODSEL_DATA(IP4_7_5, PWMFSW0_B, SEL_PWMFSW_1),
961 PINMUX_IPSR_DATA(IP4_10_8, DU1_DR1),
962 PINMUX_IPSR_DATA(IP4_10_8, VI2_DATA1_VI2_B1),
963 PINMUX_IPSR_DATA(IP4_10_8, PWM0),
964 PINMUX_IPSR_DATA(IP4_10_8, SD3_CMD),
965 PINMUX_IPSR_MODSEL_DATA(IP4_10_8, RX3_E_IRDA_RX_E, SEL_SCIF3_4),
966 PINMUX_IPSR_DATA(IP4_10_8, AUDSYNC),
967 PINMUX_IPSR_MODSEL_DATA(IP4_10_8, CTS0_D, SEL_SCIF0_3),
968 PINMUX_IPSR_DATA(IP4_11, DU1_DR2),
969 PINMUX_IPSR_DATA(IP4_11, VI2_G0),
970 PINMUX_IPSR_DATA(IP4_12, DU1_DR3),
971 PINMUX_IPSR_DATA(IP4_12, VI2_G1),
972 PINMUX_IPSR_DATA(IP4_13, DU1_DR4),
973 PINMUX_IPSR_DATA(IP4_13, VI2_G2),
974 PINMUX_IPSR_DATA(IP4_14, DU1_DR5),
975 PINMUX_IPSR_DATA(IP4_14, VI2_G3),
976 PINMUX_IPSR_DATA(IP4_15, DU1_DR6),
977 PINMUX_IPSR_DATA(IP4_15, VI2_G4),
978 PINMUX_IPSR_DATA(IP4_16, DU1_DR7),
979 PINMUX_IPSR_DATA(IP4_16, VI2_G5),
980 PINMUX_IPSR_DATA(IP4_19_17, DU1_DG0),
981 PINMUX_IPSR_DATA(IP4_19_17, VI2_DATA2_VI2_B2),
982 PINMUX_IPSR_MODSEL_DATA(IP4_19_17, SCL1_B, SEL_I2C1_1),
983 PINMUX_IPSR_DATA(IP4_19_17, SD3_DAT2),
984 PINMUX_IPSR_MODSEL_DATA(IP4_19_17, SCK3_E, SEL_SCIF3_4),
985 PINMUX_IPSR_DATA(IP4_19_17, AUDATA6),
986 PINMUX_IPSR_DATA(IP4_19_17, TX0_D),
987 PINMUX_IPSR_DATA(IP4_22_20, DU1_DG1),
988 PINMUX_IPSR_DATA(IP4_22_20, VI2_DATA3_VI2_B3),
989 PINMUX_IPSR_MODSEL_DATA(IP4_22_20, SDA1_B, SEL_I2C1_1),
990 PINMUX_IPSR_DATA(IP4_22_20, SD3_DAT3),
991 PINMUX_IPSR_MODSEL_DATA(IP4_22_20, SCK5, SEL_SCIF5_0),
992 PINMUX_IPSR_DATA(IP4_22_20, AUDATA7),
993 PINMUX_IPSR_MODSEL_DATA(IP4_22_20, RX0_D, SEL_SCIF0_3),
994 PINMUX_IPSR_DATA(IP4_23, DU1_DG2),
995 PINMUX_IPSR_DATA(IP4_23, VI2_G6),
996 PINMUX_IPSR_DATA(IP4_24, DU1_DG3),
997 PINMUX_IPSR_DATA(IP4_24, VI2_G7),
998 PINMUX_IPSR_DATA(IP4_25, DU1_DG4),
999 PINMUX_IPSR_DATA(IP4_25, VI2_R0),
1000 PINMUX_IPSR_DATA(IP4_26, DU1_DG5),
1001 PINMUX_IPSR_DATA(IP4_26, VI2_R1),
1002 PINMUX_IPSR_DATA(IP4_27, DU1_DG6),
1003 PINMUX_IPSR_DATA(IP4_27, VI2_R2),
1004 PINMUX_IPSR_DATA(IP4_28, DU1_DG7),
1005 PINMUX_IPSR_DATA(IP4_28, VI2_R3),
1006 PINMUX_IPSR_DATA(IP4_31_29, DU1_DB0),
1007 PINMUX_IPSR_DATA(IP4_31_29, VI2_DATA4_VI2_B4),
1008 PINMUX_IPSR_MODSEL_DATA(IP4_31_29, SCL2_B, SEL_I2C2_1),
1009 PINMUX_IPSR_DATA(IP4_31_29, SD3_DAT0),
1010 PINMUX_IPSR_DATA(IP4_31_29, TX5),
1011 PINMUX_IPSR_MODSEL_DATA(IP4_31_29, SCK0_D, SEL_SCIF0_3),
1012
1013 PINMUX_IPSR_DATA(IP5_2_0, DU1_DB1),
1014 PINMUX_IPSR_DATA(IP5_2_0, VI2_DATA5_VI2_B5),
1015 PINMUX_IPSR_MODSEL_DATA(IP5_2_0, SDA2_B, SEL_I2C2_1),
1016 PINMUX_IPSR_DATA(IP5_2_0, SD3_DAT1),
1017 PINMUX_IPSR_MODSEL_DATA(IP5_2_0, RX5, SEL_SCIF5_0),
1018 PINMUX_IPSR_MODSEL_DATA(IP5_2_0, RTS0_D_TANS_D, SEL_SCIF0_3),
1019 PINMUX_IPSR_DATA(IP5_3, DU1_DB2),
1020 PINMUX_IPSR_DATA(IP5_3, VI2_R4),
1021 PINMUX_IPSR_DATA(IP5_4, DU1_DB3),
1022 PINMUX_IPSR_DATA(IP5_4, VI2_R5),
1023 PINMUX_IPSR_DATA(IP5_5, DU1_DB4),
1024 PINMUX_IPSR_DATA(IP5_5, VI2_R6),
1025 PINMUX_IPSR_DATA(IP5_6, DU1_DB5),
1026 PINMUX_IPSR_DATA(IP5_6, VI2_R7),
1027 PINMUX_IPSR_DATA(IP5_7, DU1_DB6),
1028 PINMUX_IPSR_MODSEL_DATA(IP5_7, SCL2_D, SEL_I2C2_3),
1029 PINMUX_IPSR_DATA(IP5_8, DU1_DB7),
1030 PINMUX_IPSR_MODSEL_DATA(IP5_8, SDA2_D, SEL_I2C2_3),
1031 PINMUX_IPSR_DATA(IP5_10_9, DU1_DOTCLKIN),
1032 PINMUX_IPSR_DATA(IP5_10_9, VI2_CLKENB),
1033 PINMUX_IPSR_MODSEL_DATA(IP5_10_9, HSPI_CS1, SEL_HSPI1_0),
1034 PINMUX_IPSR_MODSEL_DATA(IP5_10_9, SCL1_D, SEL_I2C1_3),
1035 PINMUX_IPSR_DATA(IP5_12_11, DU1_DOTCLKOUT),
1036 PINMUX_IPSR_DATA(IP5_12_11, VI2_FIELD),
1037 PINMUX_IPSR_MODSEL_DATA(IP5_12_11, SDA1_D, SEL_I2C1_3),
1038 PINMUX_IPSR_DATA(IP5_14_13, DU1_EXHSYNC_DU1_HSYNC),
1039 PINMUX_IPSR_DATA(IP5_14_13, VI2_HSYNC),
1040 PINMUX_IPSR_DATA(IP5_14_13, VI3_HSYNC),
1041 PINMUX_IPSR_DATA(IP5_16_15, DU1_EXVSYNC_DU1_VSYNC),
1042 PINMUX_IPSR_DATA(IP5_16_15, VI2_VSYNC),
1043 PINMUX_IPSR_DATA(IP5_16_15, VI3_VSYNC),
1044 PINMUX_IPSR_DATA(IP5_20_17, DU1_EXODDF_DU1_ODDF_DISP_CDE),
1045 PINMUX_IPSR_DATA(IP5_20_17, VI2_CLK),
1046 PINMUX_IPSR_DATA(IP5_20_17, TX3_B_IRDA_TX_B),
1047 PINMUX_IPSR_DATA(IP5_20_17, SD3_CD),
1048 PINMUX_IPSR_DATA(IP5_20_17, HSPI_TX1),
1049 PINMUX_IPSR_DATA(IP5_20_17, VI1_CLKENB),
1050 PINMUX_IPSR_DATA(IP5_20_17, VI3_CLKENB),
1051 PINMUX_IPSR_DATA(IP5_20_17, AUDIO_CLKC),
1052 PINMUX_IPSR_DATA(IP5_20_17, TX2_D),
1053 PINMUX_IPSR_DATA(IP5_20_17, SPEEDIN),
1054 PINMUX_IPSR_MODSEL_DATA(IP5_20_17, GPS_SIGN_D, SEL_GPS_3),
1055 PINMUX_IPSR_DATA(IP5_23_21, DU1_DISP),
1056 PINMUX_IPSR_DATA(IP5_23_21, VI2_DATA6_VI2_B6),
1057 PINMUX_IPSR_MODSEL_DATA(IP5_23_21, TCLK0, SEL_TMU0_0),
1058 PINMUX_IPSR_DATA(IP5_23_21, QSTVA_B_QVS_B),
1059 PINMUX_IPSR_MODSEL_DATA(IP5_23_21, HSPI_CLK1, SEL_HSPI1_0),
1060 PINMUX_IPSR_MODSEL_DATA(IP5_23_21, SCK2_D, SEL_SCIF2_3),
1061 PINMUX_IPSR_DATA(IP5_23_21, AUDIO_CLKOUT_B),
1062 PINMUX_IPSR_MODSEL_DATA(IP5_23_21, GPS_MAG_D, SEL_GPS_3),
1063 PINMUX_IPSR_DATA(IP5_27_24, DU1_CDE),
1064 PINMUX_IPSR_DATA(IP5_27_24, VI2_DATA7_VI2_B7),
1065 PINMUX_IPSR_MODSEL_DATA(IP5_27_24, RX3_B_IRDA_RX_B, SEL_SCIF3_1),
1066 PINMUX_IPSR_DATA(IP5_27_24, SD3_WP),
1067 PINMUX_IPSR_MODSEL_DATA(IP5_27_24, HSPI_RX1, SEL_HSPI1_0),
1068 PINMUX_IPSR_DATA(IP5_27_24, VI1_FIELD),
1069 PINMUX_IPSR_DATA(IP5_27_24, VI3_FIELD),
1070 PINMUX_IPSR_DATA(IP5_27_24, AUDIO_CLKOUT),
1071 PINMUX_IPSR_MODSEL_DATA(IP5_27_24, RX2_D, SEL_SCIF2_3),
1072 PINMUX_IPSR_MODSEL_DATA(IP5_27_24, GPS_CLK_C, SEL_GPS_2),
1073 PINMUX_IPSR_MODSEL_DATA(IP5_27_24, GPS_CLK_D, SEL_GPS_3),
1074 PINMUX_IPSR_DATA(IP5_28, AUDIO_CLKA),
1075 PINMUX_IPSR_DATA(IP5_28, CAN_TXCLK),
1076 PINMUX_IPSR_DATA(IP5_30_29, AUDIO_CLKB),
1077 PINMUX_IPSR_DATA(IP5_30_29, USB_OVC2),
1078 PINMUX_IPSR_DATA(IP5_30_29, CAN_DEBUGOUT0),
1079 PINMUX_IPSR_DATA(IP5_30_29, MOUT0),
1080
1081 PINMUX_IPSR_DATA(IP6_1_0, SSI_SCK0129),
1082 PINMUX_IPSR_DATA(IP6_1_0, CAN_DEBUGOUT1),
1083 PINMUX_IPSR_DATA(IP6_1_0, MOUT1),
1084 PINMUX_IPSR_DATA(IP6_3_2, SSI_WS0129),
1085 PINMUX_IPSR_DATA(IP6_3_2, CAN_DEBUGOUT2),
1086 PINMUX_IPSR_DATA(IP6_3_2, MOUT2),
1087 PINMUX_IPSR_DATA(IP6_5_4, SSI_SDATA0),
1088 PINMUX_IPSR_DATA(IP6_5_4, CAN_DEBUGOUT3),
1089 PINMUX_IPSR_DATA(IP6_5_4, MOUT5),
1090 PINMUX_IPSR_DATA(IP6_7_6, SSI_SDATA1),
1091 PINMUX_IPSR_DATA(IP6_7_6, CAN_DEBUGOUT4),
1092 PINMUX_IPSR_DATA(IP6_7_6, MOUT6),
1093 PINMUX_IPSR_DATA(IP6_8, SSI_SDATA2),
1094 PINMUX_IPSR_DATA(IP6_8, CAN_DEBUGOUT5),
1095 PINMUX_IPSR_DATA(IP6_11_9, SSI_SCK34),
1096 PINMUX_IPSR_DATA(IP6_11_9, CAN_DEBUGOUT6),
1097 PINMUX_IPSR_DATA(IP6_11_9, CAN0_TX_B),
1098 PINMUX_IPSR_MODSEL_DATA(IP6_11_9, IERX, SEL_IE_0),
1099 PINMUX_IPSR_MODSEL_DATA(IP6_11_9, SSI_SCK9_C, SEL_SSI9_2),
1100 PINMUX_IPSR_DATA(IP6_14_12, SSI_WS34),
1101 PINMUX_IPSR_DATA(IP6_14_12, CAN_DEBUGOUT7),
1102 PINMUX_IPSR_MODSEL_DATA(IP6_14_12, CAN0_RX_B, SEL_CAN0_1),
1103 PINMUX_IPSR_DATA(IP6_14_12, IETX),
1104 PINMUX_IPSR_MODSEL_DATA(IP6_14_12, SSI_WS9_C, SEL_SSI9_2),
1105 PINMUX_IPSR_DATA(IP6_17_15, SSI_SDATA3),
1106 PINMUX_IPSR_DATA(IP6_17_15, PWM0_C),
1107 PINMUX_IPSR_DATA(IP6_17_15, CAN_DEBUGOUT8),
1108 PINMUX_IPSR_MODSEL_DATA(IP6_17_15, CAN_CLK_B, SEL_CANCLK_1),
1109 PINMUX_IPSR_MODSEL_DATA(IP6_17_15, IECLK, SEL_IE_0),
1110 PINMUX_IPSR_MODSEL_DATA(IP6_17_15, SCIF_CLK_B, SEL_SCIF_1),
1111 PINMUX_IPSR_MODSEL_DATA(IP6_17_15, TCLK0_B, SEL_TMU0_1),
1112 PINMUX_IPSR_DATA(IP6_19_18, SSI_SDATA4),
1113 PINMUX_IPSR_DATA(IP6_19_18, CAN_DEBUGOUT9),
1114 PINMUX_IPSR_MODSEL_DATA(IP6_19_18, SSI_SDATA9_C, SEL_SSI9_2),
1115 PINMUX_IPSR_DATA(IP6_22_20, SSI_SCK5),
1116 PINMUX_IPSR_DATA(IP6_22_20, ADICLK),
1117 PINMUX_IPSR_DATA(IP6_22_20, CAN_DEBUGOUT10),
1118 PINMUX_IPSR_MODSEL_DATA(IP6_22_20, SCK3, SEL_SCIF3_0),
1119 PINMUX_IPSR_MODSEL_DATA(IP6_22_20, TCLK0_D, SEL_TMU0_3),
1120 PINMUX_IPSR_DATA(IP6_24_23, SSI_WS5),
1121 PINMUX_IPSR_MODSEL_DATA(IP6_24_23, ADICS_SAMP, SEL_ADI_0),
1122 PINMUX_IPSR_DATA(IP6_24_23, CAN_DEBUGOUT11),
1123 PINMUX_IPSR_DATA(IP6_24_23, TX3_IRDA_TX),
1124 PINMUX_IPSR_DATA(IP6_26_25, SSI_SDATA5),
1125 PINMUX_IPSR_MODSEL_DATA(IP6_26_25, ADIDATA, SEL_ADI_0),
1126 PINMUX_IPSR_DATA(IP6_26_25, CAN_DEBUGOUT12),
1127 PINMUX_IPSR_MODSEL_DATA(IP6_26_25, RX3_IRDA_RX, SEL_SCIF3_0),
1128 PINMUX_IPSR_DATA(IP6_30_29, SSI_SCK6),
1129 PINMUX_IPSR_DATA(IP6_30_29, ADICHS0),
1130 PINMUX_IPSR_DATA(IP6_30_29, CAN0_TX),
1131 PINMUX_IPSR_MODSEL_DATA(IP6_30_29, IERX_B, SEL_IE_1),
1132
1133 PINMUX_IPSR_DATA(IP7_1_0, SSI_WS6),
1134 PINMUX_IPSR_DATA(IP7_1_0, ADICHS1),
1135 PINMUX_IPSR_MODSEL_DATA(IP7_1_0, CAN0_RX, SEL_CAN0_0),
1136 PINMUX_IPSR_DATA(IP7_1_0, IETX_B),
1137 PINMUX_IPSR_DATA(IP7_3_2, SSI_SDATA6),
1138 PINMUX_IPSR_DATA(IP7_3_2, ADICHS2),
1139 PINMUX_IPSR_MODSEL_DATA(IP7_3_2, CAN_CLK, SEL_CANCLK_0),
1140 PINMUX_IPSR_MODSEL_DATA(IP7_3_2, IECLK_B, SEL_IE_1),
1141 PINMUX_IPSR_MODSEL_DATA(IP7_6_4, SSI_SCK78, SEL_SSI7_0),
1142 PINMUX_IPSR_DATA(IP7_6_4, CAN_DEBUGOUT13),
1143 PINMUX_IPSR_MODSEL_DATA(IP7_6_4, IRQ0_B, SEL_INT0_1),
1144 PINMUX_IPSR_MODSEL_DATA(IP7_6_4, SSI_SCK9_B, SEL_SSI9_1),
1145 PINMUX_IPSR_MODSEL_DATA(IP7_6_4, HSPI_CLK1_C, SEL_HSPI1_2),
1146 PINMUX_IPSR_MODSEL_DATA(IP7_9_7, SSI_WS78, SEL_SSI7_0),
1147 PINMUX_IPSR_DATA(IP7_9_7, CAN_DEBUGOUT14),
1148 PINMUX_IPSR_MODSEL_DATA(IP7_9_7, IRQ1_B, SEL_INT1_1),
1149 PINMUX_IPSR_MODSEL_DATA(IP7_9_7, SSI_WS9_B, SEL_SSI9_1),
1150 PINMUX_IPSR_MODSEL_DATA(IP7_9_7, HSPI_CS1_C, SEL_HSPI1_2),
1151 PINMUX_IPSR_MODSEL_DATA(IP7_12_10, SSI_SDATA7, SEL_SSI7_0),
1152 PINMUX_IPSR_DATA(IP7_12_10, CAN_DEBUGOUT15),
1153 PINMUX_IPSR_MODSEL_DATA(IP7_12_10, IRQ2_B, SEL_INT2_1),
1154 PINMUX_IPSR_MODSEL_DATA(IP7_12_10, TCLK1_C, SEL_TMU1_2),
1155 PINMUX_IPSR_DATA(IP7_12_10, HSPI_TX1_C),
1156 PINMUX_IPSR_MODSEL_DATA(IP7_14_13, SSI_SDATA8, SEL_SSI8_0),
1157 PINMUX_IPSR_DATA(IP7_14_13, VSP),
1158 PINMUX_IPSR_MODSEL_DATA(IP7_14_13, IRQ3_B, SEL_INT3_1),
1159 PINMUX_IPSR_MODSEL_DATA(IP7_14_13, HSPI_RX1_C, SEL_HSPI1_2),
1160 PINMUX_IPSR_DATA(IP7_16_15, SD0_CLK),
1161 PINMUX_IPSR_DATA(IP7_16_15, ATACS01),
1162 PINMUX_IPSR_MODSEL_DATA(IP7_16_15, SCK1_B, SEL_SCIF1_1),
1163 PINMUX_IPSR_DATA(IP7_18_17, SD0_CMD),
1164 PINMUX_IPSR_DATA(IP7_18_17, ATACS11),
1165 PINMUX_IPSR_DATA(IP7_18_17, TX1_B),
1166 PINMUX_IPSR_DATA(IP7_18_17, CC5_TDO),
1167 PINMUX_IPSR_DATA(IP7_20_19, SD0_DAT0),
1168 PINMUX_IPSR_DATA(IP7_20_19, ATADIR1),
1169 PINMUX_IPSR_MODSEL_DATA(IP7_20_19, RX1_B, SEL_SCIF1_1),
1170 PINMUX_IPSR_DATA(IP7_20_19, CC5_TRST),
1171 PINMUX_IPSR_DATA(IP7_22_21, SD0_DAT1),
1172 PINMUX_IPSR_DATA(IP7_22_21, ATAG1),
1173 PINMUX_IPSR_MODSEL_DATA(IP7_22_21, SCK2_B, SEL_SCIF2_1),
1174 PINMUX_IPSR_DATA(IP7_22_21, CC5_TMS),
1175 PINMUX_IPSR_DATA(IP7_24_23, SD0_DAT2),
1176 PINMUX_IPSR_DATA(IP7_24_23, ATARD1),
1177 PINMUX_IPSR_DATA(IP7_24_23, TX2_B),
1178 PINMUX_IPSR_DATA(IP7_24_23, CC5_TCK),
1179 PINMUX_IPSR_DATA(IP7_26_25, SD0_DAT3),
1180 PINMUX_IPSR_DATA(IP7_26_25, ATAWR1),
1181 PINMUX_IPSR_MODSEL_DATA(IP7_26_25, RX2_B, SEL_SCIF2_1),
1182 PINMUX_IPSR_DATA(IP7_26_25, CC5_TDI),
1183 PINMUX_IPSR_DATA(IP7_28_27, SD0_CD),
1184 PINMUX_IPSR_MODSEL_DATA(IP7_28_27, DREQ2, SEL_EXBUS2_0),
1185 PINMUX_IPSR_MODSEL_DATA(IP7_28_27, RTS1_B_TANS_B, SEL_SCIF1_1),
1186 PINMUX_IPSR_DATA(IP7_30_29, SD0_WP),
1187 PINMUX_IPSR_DATA(IP7_30_29, DACK2),
1188 PINMUX_IPSR_MODSEL_DATA(IP7_30_29, CTS1_B, SEL_SCIF1_1),
1189
1190 PINMUX_IPSR_DATA(IP8_3_0, HSPI_CLK0),
1191 PINMUX_IPSR_MODSEL_DATA(IP8_3_0, CTS0, SEL_SCIF0_0),
1192 PINMUX_IPSR_DATA(IP8_3_0, USB_OVC0),
1193 PINMUX_IPSR_DATA(IP8_3_0, AD_CLK),
1194 PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE4),
1195 PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE12),
1196 PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE20),
1197 PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE28),
1198 PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE36),
1199 PINMUX_IPSR_DATA(IP8_7_4, HSPI_CS0),
1200 PINMUX_IPSR_MODSEL_DATA(IP8_7_4, RTS0_TANS, SEL_SCIF0_0),
1201 PINMUX_IPSR_DATA(IP8_7_4, USB_OVC1),
1202 PINMUX_IPSR_DATA(IP8_7_4, AD_DI),
1203 PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE5),
1204 PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE13),
1205 PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE21),
1206 PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE29),
1207 PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE37),
1208 PINMUX_IPSR_DATA(IP8_11_8, HSPI_TX0),
1209 PINMUX_IPSR_DATA(IP8_11_8, TX0),
1210 PINMUX_IPSR_DATA(IP8_11_8, CAN_DEBUG_HW_TRIGGER),
1211 PINMUX_IPSR_DATA(IP8_11_8, AD_DO),
1212 PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE6),
1213 PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE14),
1214 PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE22),
1215 PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE30),
1216 PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE38),
1217 PINMUX_IPSR_DATA(IP8_15_12, HSPI_RX0),
1218 PINMUX_IPSR_MODSEL_DATA(IP8_15_12, RX0, SEL_SCIF0_0),
1219 PINMUX_IPSR_DATA(IP8_15_12, CAN_STEP0),
1220 PINMUX_IPSR_DATA(IP8_15_12, AD_NCS),
1221 PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE7),
1222 PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE15),
1223 PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE23),
1224 PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE31),
1225 PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE39),
1226 PINMUX_IPSR_DATA(IP8_17_16, FMCLK),
1227 PINMUX_IPSR_DATA(IP8_17_16, RDS_CLK),
1228 PINMUX_IPSR_DATA(IP8_17_16, PCMOE),
1229 PINMUX_IPSR_DATA(IP8_18, BPFCLK),
1230 PINMUX_IPSR_DATA(IP8_18, PCMWE),
1231 PINMUX_IPSR_DATA(IP8_19, FMIN),
1232 PINMUX_IPSR_DATA(IP8_19, RDS_DATA),
1233 PINMUX_IPSR_DATA(IP8_20, VI0_CLK),
1234 PINMUX_IPSR_DATA(IP8_20, MMC1_CLK),
1235 PINMUX_IPSR_DATA(IP8_22_21, VI0_CLKENB),
1236 PINMUX_IPSR_DATA(IP8_22_21, TX1_C),
1237 PINMUX_IPSR_DATA(IP8_22_21, HTX1_B),
1238 PINMUX_IPSR_DATA(IP8_22_21, MT1_SYNC),
1239 PINMUX_IPSR_DATA(IP8_24_23, VI0_FIELD),
1240 PINMUX_IPSR_MODSEL_DATA(IP8_24_23, RX1_C, SEL_SCIF1_2),
1241 PINMUX_IPSR_MODSEL_DATA(IP8_24_23, HRX1_B, SEL_HSCIF1_1),
1242 PINMUX_IPSR_DATA(IP8_27_25, VI0_HSYNC),
1243 PINMUX_IPSR_MODSEL_DATA(IP8_27_25, VI0_DATA0_B_VI0_B0_B, SEL_VI0_1),
1244 PINMUX_IPSR_MODSEL_DATA(IP8_27_25, CTS1_C, SEL_SCIF1_2),
1245 PINMUX_IPSR_DATA(IP8_27_25, TX4_D),
1246 PINMUX_IPSR_DATA(IP8_27_25, MMC1_CMD),
1247 PINMUX_IPSR_MODSEL_DATA(IP8_27_25, HSCK1_B, SEL_HSCIF1_1),
1248 PINMUX_IPSR_DATA(IP8_30_28, VI0_VSYNC),
1249 PINMUX_IPSR_MODSEL_DATA(IP8_30_28, VI0_DATA1_B_VI0_B1_B, SEL_VI0_1),
1250 PINMUX_IPSR_MODSEL_DATA(IP8_30_28, RTS1_C_TANS_C, SEL_SCIF1_2),
1251 PINMUX_IPSR_MODSEL_DATA(IP8_30_28, RX4_D, SEL_SCIF4_3),
1252 PINMUX_IPSR_MODSEL_DATA(IP8_30_28, PWMFSW0_C, SEL_PWMFSW_2),
1253
1254 PINMUX_IPSR_MODSEL_DATA(IP9_1_0, VI0_DATA0_VI0_B0, SEL_VI0_0),
1255 PINMUX_IPSR_MODSEL_DATA(IP9_1_0, HRTS1_B, SEL_HSCIF1_1),
1256 PINMUX_IPSR_DATA(IP9_1_0, MT1_VCXO),
1257 PINMUX_IPSR_MODSEL_DATA(IP9_3_2, VI0_DATA1_VI0_B1, SEL_VI0_0),
1258 PINMUX_IPSR_MODSEL_DATA(IP9_3_2, HCTS1_B, SEL_HSCIF1_1),
1259 PINMUX_IPSR_DATA(IP9_3_2, MT1_PWM),
1260 PINMUX_IPSR_DATA(IP9_4, VI0_DATA2_VI0_B2),
1261 PINMUX_IPSR_DATA(IP9_4, MMC1_D0),
1262 PINMUX_IPSR_DATA(IP9_5, VI0_DATA3_VI0_B3),
1263 PINMUX_IPSR_DATA(IP9_5, MMC1_D1),
1264 PINMUX_IPSR_DATA(IP9_6, VI0_DATA4_VI0_B4),
1265 PINMUX_IPSR_DATA(IP9_6, MMC1_D2),
1266 PINMUX_IPSR_DATA(IP9_7, VI0_DATA5_VI0_B5),
1267 PINMUX_IPSR_DATA(IP9_7, MMC1_D3),
1268 PINMUX_IPSR_DATA(IP9_9_8, VI0_DATA6_VI0_B6),
1269 PINMUX_IPSR_DATA(IP9_9_8, MMC1_D4),
1270 PINMUX_IPSR_DATA(IP9_9_8, ARM_TRACEDATA_0),
1271 PINMUX_IPSR_DATA(IP9_11_10, VI0_DATA7_VI0_B7),
1272 PINMUX_IPSR_DATA(IP9_11_10, MMC1_D5),
1273 PINMUX_IPSR_DATA(IP9_11_10, ARM_TRACEDATA_1),
1274 PINMUX_IPSR_DATA(IP9_13_12, VI0_G0),
1275 PINMUX_IPSR_MODSEL_DATA(IP9_13_12, SSI_SCK78_C, SEL_SSI7_2),
1276 PINMUX_IPSR_MODSEL_DATA(IP9_13_12, IRQ0, SEL_INT0_0),
1277 PINMUX_IPSR_DATA(IP9_13_12, ARM_TRACEDATA_2),
1278 PINMUX_IPSR_DATA(IP9_15_14, VI0_G1),
1279 PINMUX_IPSR_MODSEL_DATA(IP9_15_14, SSI_WS78_C, SEL_SSI7_2),
1280 PINMUX_IPSR_MODSEL_DATA(IP9_15_14, IRQ1, SEL_INT1_0),
1281 PINMUX_IPSR_DATA(IP9_15_14, ARM_TRACEDATA_3),
1282 PINMUX_IPSR_DATA(IP9_18_16, VI0_G2),
1283 PINMUX_IPSR_DATA(IP9_18_16, ETH_TXD1),
1284 PINMUX_IPSR_DATA(IP9_18_16, MMC1_D6),
1285 PINMUX_IPSR_DATA(IP9_18_16, ARM_TRACEDATA_4),
1286 PINMUX_IPSR_DATA(IP9_18_16, TS_SPSYNC0),
1287 PINMUX_IPSR_DATA(IP9_21_19, VI0_G3),
1288 PINMUX_IPSR_DATA(IP9_21_19, ETH_CRS_DV),
1289 PINMUX_IPSR_DATA(IP9_21_19, MMC1_D7),
1290 PINMUX_IPSR_DATA(IP9_21_19, ARM_TRACEDATA_5),
1291 PINMUX_IPSR_DATA(IP9_21_19, TS_SDAT0),
1292 PINMUX_IPSR_DATA(IP9_23_22, VI0_G4),
1293 PINMUX_IPSR_DATA(IP9_23_22, ETH_TX_EN),
1294 PINMUX_IPSR_MODSEL_DATA(IP9_23_22, SD2_DAT0_B, SEL_SD2_1),
1295 PINMUX_IPSR_DATA(IP9_23_22, ARM_TRACEDATA_6),
1296 PINMUX_IPSR_DATA(IP9_25_24, VI0_G5),
1297 PINMUX_IPSR_DATA(IP9_25_24, ETH_RX_ER),
1298 PINMUX_IPSR_MODSEL_DATA(IP9_25_24, SD2_DAT1_B, SEL_SD2_1),
1299 PINMUX_IPSR_DATA(IP9_25_24, ARM_TRACEDATA_7),
1300 PINMUX_IPSR_DATA(IP9_27_26, VI0_G6),
1301 PINMUX_IPSR_DATA(IP9_27_26, ETH_RXD0),
1302 PINMUX_IPSR_MODSEL_DATA(IP9_27_26, SD2_DAT2_B, SEL_SD2_1),
1303 PINMUX_IPSR_DATA(IP9_27_26, ARM_TRACEDATA_8),
1304 PINMUX_IPSR_DATA(IP9_29_28, VI0_G7),
1305 PINMUX_IPSR_DATA(IP9_29_28, ETH_RXD1),
1306 PINMUX_IPSR_MODSEL_DATA(IP9_29_28, SD2_DAT3_B, SEL_SD2_1),
1307 PINMUX_IPSR_DATA(IP9_29_28, ARM_TRACEDATA_9),
1308
1309 PINMUX_IPSR_DATA(IP10_2_0, VI0_R0),
1310 PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SSI_SDATA7_C, SEL_SSI7_2),
1311 PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SCK1_C, SEL_SCIF1_2),
1312 PINMUX_IPSR_MODSEL_DATA(IP10_2_0, DREQ1_B, SEL_EXBUS1_0),
1313 PINMUX_IPSR_DATA(IP10_2_0, ARM_TRACEDATA_10),
1314 PINMUX_IPSR_MODSEL_DATA(IP10_2_0, DREQ0_C, SEL_EXBUS0_2),
1315 PINMUX_IPSR_DATA(IP10_5_3, VI0_R1),
1316 PINMUX_IPSR_MODSEL_DATA(IP10_5_3, SSI_SDATA8_C, SEL_SSI8_2),
1317 PINMUX_IPSR_DATA(IP10_5_3, DACK1_B),
1318 PINMUX_IPSR_DATA(IP10_5_3, ARM_TRACEDATA_11),
1319 PINMUX_IPSR_DATA(IP10_5_3, DACK0_C),
1320 PINMUX_IPSR_DATA(IP10_5_3, DRACK0_C),
1321 PINMUX_IPSR_DATA(IP10_8_6, VI0_R2),
1322 PINMUX_IPSR_DATA(IP10_8_6, ETH_LINK),
1323 PINMUX_IPSR_DATA(IP10_8_6, SD2_CLK_B),
1324 PINMUX_IPSR_MODSEL_DATA(IP10_8_6, IRQ2, SEL_INT2_0),
1325 PINMUX_IPSR_DATA(IP10_8_6, ARM_TRACEDATA_12),
1326 PINMUX_IPSR_DATA(IP10_11_9, VI0_R3),
1327 PINMUX_IPSR_DATA(IP10_11_9, ETH_MAGIC),
1328 PINMUX_IPSR_MODSEL_DATA(IP10_11_9, SD2_CMD_B, SEL_SD2_1),
1329 PINMUX_IPSR_MODSEL_DATA(IP10_11_9, IRQ3, SEL_INT3_0),
1330 PINMUX_IPSR_DATA(IP10_11_9, ARM_TRACEDATA_13),
1331 PINMUX_IPSR_DATA(IP10_14_12, VI0_R4),
1332 PINMUX_IPSR_DATA(IP10_14_12, ETH_REFCLK),
1333 PINMUX_IPSR_MODSEL_DATA(IP10_14_12, SD2_CD_B, SEL_SD2_1),
1334 PINMUX_IPSR_MODSEL_DATA(IP10_14_12, HSPI_CLK1_B, SEL_HSPI1_1),
1335 PINMUX_IPSR_DATA(IP10_14_12, ARM_TRACEDATA_14),
1336 PINMUX_IPSR_DATA(IP10_14_12, MT1_CLK),
1337 PINMUX_IPSR_DATA(IP10_14_12, TS_SCK0),
1338 PINMUX_IPSR_DATA(IP10_17_15, VI0_R5),
1339 PINMUX_IPSR_DATA(IP10_17_15, ETH_TXD0),
1340 PINMUX_IPSR_MODSEL_DATA(IP10_17_15, SD2_WP_B, SEL_SD2_1),
1341 PINMUX_IPSR_MODSEL_DATA(IP10_17_15, HSPI_CS1_B, SEL_HSPI1_1),
1342 PINMUX_IPSR_DATA(IP10_17_15, ARM_TRACEDATA_15),
1343 PINMUX_IPSR_DATA(IP10_17_15, MT1_D),
1344 PINMUX_IPSR_DATA(IP10_17_15, TS_SDEN0),
1345 PINMUX_IPSR_DATA(IP10_20_18, VI0_R6),
1346 PINMUX_IPSR_DATA(IP10_20_18, ETH_MDC),
1347 PINMUX_IPSR_MODSEL_DATA(IP10_20_18, DREQ2_C, SEL_EXBUS2_2),
1348 PINMUX_IPSR_DATA(IP10_20_18, HSPI_TX1_B),
1349 PINMUX_IPSR_DATA(IP10_20_18, TRACECLK),
1350 PINMUX_IPSR_DATA(IP10_20_18, MT1_BEN),
1351 PINMUX_IPSR_MODSEL_DATA(IP10_20_18, PWMFSW0_D, SEL_PWMFSW_3),
1352 PINMUX_IPSR_DATA(IP10_23_21, VI0_R7),
1353 PINMUX_IPSR_DATA(IP10_23_21, ETH_MDIO),
1354 PINMUX_IPSR_DATA(IP10_23_21, DACK2_C),
1355 PINMUX_IPSR_MODSEL_DATA(IP10_23_21, HSPI_RX1_B, SEL_HSPI1_1),
1356 PINMUX_IPSR_MODSEL_DATA(IP10_23_21, SCIF_CLK_D, SEL_SCIF_3),
1357 PINMUX_IPSR_DATA(IP10_23_21, TRACECTL),
1358 PINMUX_IPSR_DATA(IP10_23_21, MT1_PEN),
1359 PINMUX_IPSR_DATA(IP10_25_24, VI1_CLK),
1360 PINMUX_IPSR_MODSEL_DATA(IP10_25_24, SIM_D, SEL_SIM_0),
1361 PINMUX_IPSR_MODSEL_DATA(IP10_25_24, SDA3, SEL_I2C3_0),
1362 PINMUX_IPSR_DATA(IP10_28_26, VI1_HSYNC),
1363 PINMUX_IPSR_DATA(IP10_28_26, VI3_CLK),
1364 PINMUX_IPSR_DATA(IP10_28_26, SSI_SCK4),
1365 PINMUX_IPSR_MODSEL_DATA(IP10_28_26, GPS_SIGN_C, SEL_GPS_2),
1366 PINMUX_IPSR_MODSEL_DATA(IP10_28_26, PWMFSW0_E, SEL_PWMFSW_4),
1367 PINMUX_IPSR_DATA(IP10_31_29, VI1_VSYNC),
1368 PINMUX_IPSR_DATA(IP10_31_29, AUDIO_CLKOUT_C),
1369 PINMUX_IPSR_DATA(IP10_31_29, SSI_WS4),
1370 PINMUX_IPSR_DATA(IP10_31_29, SIM_CLK),
1371 PINMUX_IPSR_MODSEL_DATA(IP10_31_29, GPS_MAG_C, SEL_GPS_2),
1372 PINMUX_IPSR_DATA(IP10_31_29, SPV_TRST),
1373 PINMUX_IPSR_MODSEL_DATA(IP10_31_29, SCL3, SEL_I2C3_0),
1374
1375 PINMUX_IPSR_DATA(IP11_2_0, VI1_DATA0_VI1_B0),
1376 PINMUX_IPSR_MODSEL_DATA(IP11_2_0, SD2_DAT0, SEL_SD2_0),
1377 PINMUX_IPSR_DATA(IP11_2_0, SIM_RST),
1378 PINMUX_IPSR_DATA(IP11_2_0, SPV_TCK),
1379 PINMUX_IPSR_DATA(IP11_2_0, ADICLK_B),
1380 PINMUX_IPSR_DATA(IP11_5_3, VI1_DATA1_VI1_B1),
1381 PINMUX_IPSR_MODSEL_DATA(IP11_5_3, SD2_DAT1, SEL_SD2_0),
1382 PINMUX_IPSR_DATA(IP11_5_3, MT0_CLK),
1383 PINMUX_IPSR_DATA(IP11_5_3, SPV_TMS),
1384 PINMUX_IPSR_MODSEL_DATA(IP11_5_3, ADICS_B_SAMP_B, SEL_ADI_1),
1385 PINMUX_IPSR_DATA(IP11_8_6, VI1_DATA2_VI1_B2),
1386 PINMUX_IPSR_MODSEL_DATA(IP11_8_6, SD2_DAT2, SEL_SD2_0),
1387 PINMUX_IPSR_DATA(IP11_8_6, MT0_D),
1388 PINMUX_IPSR_DATA(IP11_8_6, SPVTDI),
1389 PINMUX_IPSR_MODSEL_DATA(IP11_8_6, ADIDATA_B, SEL_ADI_1),
1390 PINMUX_IPSR_DATA(IP11_11_9, VI1_DATA3_VI1_B3),
1391 PINMUX_IPSR_MODSEL_DATA(IP11_11_9, SD2_DAT3, SEL_SD2_0),
1392 PINMUX_IPSR_DATA(IP11_11_9, MT0_BEN),
1393 PINMUX_IPSR_DATA(IP11_11_9, SPV_TDO),
1394 PINMUX_IPSR_DATA(IP11_11_9, ADICHS0_B),
1395 PINMUX_IPSR_DATA(IP11_14_12, VI1_DATA4_VI1_B4),
1396 PINMUX_IPSR_DATA(IP11_14_12, SD2_CLK),
1397 PINMUX_IPSR_DATA(IP11_14_12, MT0_PEN),
1398 PINMUX_IPSR_DATA(IP11_14_12, SPA_TRST),
1399 PINMUX_IPSR_MODSEL_DATA(IP11_14_12, HSPI_CLK1_D, SEL_HSPI1_3),
1400 PINMUX_IPSR_DATA(IP11_14_12, ADICHS1_B),
1401 PINMUX_IPSR_DATA(IP11_17_15, VI1_DATA5_VI1_B5),
1402 PINMUX_IPSR_MODSEL_DATA(IP11_17_15, SD2_CMD, SEL_SD2_0),
1403 PINMUX_IPSR_DATA(IP11_17_15, MT0_SYNC),
1404 PINMUX_IPSR_DATA(IP11_17_15, SPA_TCK),
1405 PINMUX_IPSR_MODSEL_DATA(IP11_17_15, HSPI_CS1_D, SEL_HSPI1_3),
1406 PINMUX_IPSR_DATA(IP11_17_15, ADICHS2_B),
1407 PINMUX_IPSR_DATA(IP11_20_18, VI1_DATA6_VI1_B6),
1408 PINMUX_IPSR_MODSEL_DATA(IP11_20_18, SD2_CD, SEL_SD2_0),
1409 PINMUX_IPSR_DATA(IP11_20_18, MT0_VCXO),
1410 PINMUX_IPSR_DATA(IP11_20_18, SPA_TMS),
1411 PINMUX_IPSR_DATA(IP11_20_18, HSPI_TX1_D),
1412 PINMUX_IPSR_DATA(IP11_23_21, VI1_DATA7_VI1_B7),
1413 PINMUX_IPSR_MODSEL_DATA(IP11_23_21, SD2_WP, SEL_SD2_0),
1414 PINMUX_IPSR_DATA(IP11_23_21, MT0_PWM),
1415 PINMUX_IPSR_DATA(IP11_23_21, SPA_TDI),
1416 PINMUX_IPSR_MODSEL_DATA(IP11_23_21, HSPI_RX1_D, SEL_HSPI1_3),
1417 PINMUX_IPSR_DATA(IP11_26_24, VI1_G0),
1418 PINMUX_IPSR_DATA(IP11_26_24, VI3_DATA0),
881023d2
LP
1419 PINMUX_IPSR_DATA(IP11_26_24, TS_SCK1),
1420 PINMUX_IPSR_MODSEL_DATA(IP11_26_24, DREQ2_B, SEL_EXBUS2_1),
1421 PINMUX_IPSR_DATA(IP11_26_24, TX2),
1422 PINMUX_IPSR_DATA(IP11_26_24, SPA_TDO),
1423 PINMUX_IPSR_MODSEL_DATA(IP11_26_24, HCTS0_B, SEL_HSCIF0_1),
1424 PINMUX_IPSR_DATA(IP11_29_27, VI1_G1),
1425 PINMUX_IPSR_DATA(IP11_29_27, VI3_DATA1),
1426 PINMUX_IPSR_DATA(IP11_29_27, SSI_SCK1),
1427 PINMUX_IPSR_DATA(IP11_29_27, TS_SDEN1),
1428 PINMUX_IPSR_DATA(IP11_29_27, DACK2_B),
1429 PINMUX_IPSR_MODSEL_DATA(IP11_29_27, RX2, SEL_SCIF2_0),
1430 PINMUX_IPSR_MODSEL_DATA(IP11_29_27, HRTS0_B, SEL_HSCIF0_1),
1431
1432 PINMUX_IPSR_DATA(IP12_2_0, VI1_G2),
1433 PINMUX_IPSR_DATA(IP12_2_0, VI3_DATA2),
1434 PINMUX_IPSR_DATA(IP12_2_0, SSI_WS1),
1435 PINMUX_IPSR_DATA(IP12_2_0, TS_SPSYNC1),
1436 PINMUX_IPSR_MODSEL_DATA(IP12_2_0, SCK2, SEL_SCIF2_0),
1437 PINMUX_IPSR_MODSEL_DATA(IP12_2_0, HSCK0_B, SEL_HSCIF0_1),
1438 PINMUX_IPSR_DATA(IP12_5_3, VI1_G3),
1439 PINMUX_IPSR_DATA(IP12_5_3, VI3_DATA3),
1440 PINMUX_IPSR_DATA(IP12_5_3, SSI_SCK2),
1441 PINMUX_IPSR_DATA(IP12_5_3, TS_SDAT1),
1442 PINMUX_IPSR_MODSEL_DATA(IP12_5_3, SCL1_C, SEL_I2C1_2),
1443 PINMUX_IPSR_DATA(IP12_5_3, HTX0_B),
1444 PINMUX_IPSR_DATA(IP12_8_6, VI1_G4),
1445 PINMUX_IPSR_DATA(IP12_8_6, VI3_DATA4),
1446 PINMUX_IPSR_DATA(IP12_8_6, SSI_WS2),
1447 PINMUX_IPSR_MODSEL_DATA(IP12_8_6, SDA1_C, SEL_I2C1_2),
1448 PINMUX_IPSR_DATA(IP12_8_6, SIM_RST_B),
1449 PINMUX_IPSR_MODSEL_DATA(IP12_8_6, HRX0_B, SEL_HSCIF0_1),
1450 PINMUX_IPSR_DATA(IP12_11_9, VI1_G5),
1451 PINMUX_IPSR_DATA(IP12_11_9, VI3_DATA5),
1452 PINMUX_IPSR_MODSEL_DATA(IP12_11_9, GPS_CLK, SEL_GPS_0),
1453 PINMUX_IPSR_DATA(IP12_11_9, FSE),
1454 PINMUX_IPSR_DATA(IP12_11_9, TX4_B),
1455 PINMUX_IPSR_MODSEL_DATA(IP12_11_9, SIM_D_B, SEL_SIM_1),
1456 PINMUX_IPSR_DATA(IP12_14_12, VI1_G6),
1457 PINMUX_IPSR_DATA(IP12_14_12, VI3_DATA6),
1458 PINMUX_IPSR_MODSEL_DATA(IP12_14_12, GPS_SIGN, SEL_GPS_0),
1459 PINMUX_IPSR_DATA(IP12_14_12, FRB),
1460 PINMUX_IPSR_MODSEL_DATA(IP12_14_12, RX4_B, SEL_SCIF4_1),
1461 PINMUX_IPSR_DATA(IP12_14_12, SIM_CLK_B),
1462 PINMUX_IPSR_DATA(IP12_17_15, VI1_G7),
1463 PINMUX_IPSR_DATA(IP12_17_15, VI3_DATA7),
1464 PINMUX_IPSR_MODSEL_DATA(IP12_17_15, GPS_MAG, SEL_GPS_0),
1465 PINMUX_IPSR_DATA(IP12_17_15, FCE),
1466 PINMUX_IPSR_MODSEL_DATA(IP12_17_15, SCK4_B, SEL_SCIF4_1),
1467};
1468
a3db40a6 1469static struct sh_pfc_pin pinmux_pins[] = {
881023d2 1470 PINMUX_GPIO_GP_ALL(),
a373ed0a
LP
1471};
1472
e8ebafdf
LP
1473/* - DU0 -------------------------------------------------------------------- */
1474static const unsigned int du0_rgb666_pins[] = {
1475 /* R[7:2], G[7:2], B[7:2] */
e21ea197
LP
1476 RCAR_GP_PIN(5, 28), RCAR_GP_PIN(5, 27), RCAR_GP_PIN(5, 26),
1477 RCAR_GP_PIN(5, 25), RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 23),
1478 RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 0),
1479 RCAR_GP_PIN(5, 31), RCAR_GP_PIN(5, 30), RCAR_GP_PIN(5, 29),
1480 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
1481 RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 3),
e8ebafdf
LP
1482};
1483static const unsigned int du0_rgb666_mux[] = {
1484 DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
1485 DU0_DR3_MARK, DU0_DR2_MARK,
1486 DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
1487 DU0_DG3_MARK, DU0_DG2_MARK,
1488 DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
1489 DU0_DB3_MARK, DU0_DB2_MARK,
1490};
1491static const unsigned int du0_rgb888_pins[] = {
1492 /* R[7:0], G[7:0], B[7:0] */
e21ea197
LP
1493 RCAR_GP_PIN(5, 28), RCAR_GP_PIN(5, 27), RCAR_GP_PIN(5, 26),
1494 RCAR_GP_PIN(5, 25), RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 23),
1495 RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 23), RCAR_GP_PIN(6, 2),
1496 RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 0), RCAR_GP_PIN(5, 31),
1497 RCAR_GP_PIN(5, 30), RCAR_GP_PIN(5, 29), RCAR_GP_PIN(0, 26),
1498 RCAR_GP_PIN(0, 25), RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 7),
1499 RCAR_GP_PIN(6, 6), RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 4),
1500 RCAR_GP_PIN(6, 3), RCAR_GP_PIN(0, 28), RCAR_GP_PIN(0, 27),
e8ebafdf
LP
1501};
1502static const unsigned int du0_rgb888_mux[] = {
1503 DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
1504 DU0_DR3_MARK, DU0_DR2_MARK, DU0_DR1_MARK, DU0_DR0_MARK,
1505 DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
1506 DU0_DG3_MARK, DU0_DG2_MARK, DU0_DG1_MARK, DU0_DG0_MARK,
1507 DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
1508 DU0_DB3_MARK, DU0_DB2_MARK, DU0_DB1_MARK, DU0_DB0_MARK,
1509};
ba774cc7
LP
1510static const unsigned int du0_clk_in_pins[] = {
1511 /* CLKIN */
e21ea197 1512 RCAR_GP_PIN(0, 29),
e8ebafdf 1513};
ba774cc7
LP
1514static const unsigned int du0_clk_in_mux[] = {
1515 DU0_DOTCLKIN_MARK,
e8ebafdf 1516};
ba774cc7
LP
1517static const unsigned int du0_clk_out_0_pins[] = {
1518 /* CLKOUT */
e21ea197 1519 RCAR_GP_PIN(5, 20),
e8ebafdf 1520};
ba774cc7
LP
1521static const unsigned int du0_clk_out_0_mux[] = {
1522 DU0_DOTCLKOUT0_MARK,
1523};
1524static const unsigned int du0_clk_out_1_pins[] = {
1525 /* CLKOUT */
e21ea197 1526 RCAR_GP_PIN(0, 30),
ba774cc7
LP
1527};
1528static const unsigned int du0_clk_out_1_mux[] = {
1529 DU0_DOTCLKOUT1_MARK,
e8ebafdf
LP
1530};
1531static const unsigned int du0_sync_0_pins[] = {
1532 /* VSYNC, HSYNC, DISP */
e21ea197 1533 RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 21), RCAR_GP_PIN(0, 31),
e8ebafdf
LP
1534};
1535static const unsigned int du0_sync_0_mux[] = {
1536 DU0_EXHSYNC_DU0_HSYNC_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK,
1537 DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK
1538};
1539static const unsigned int du0_sync_1_pins[] = {
1540 /* VSYNC, HSYNC, DISP */
e21ea197 1541 RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 21), RCAR_GP_PIN(1, 0),
e8ebafdf
LP
1542};
1543static const unsigned int du0_sync_1_mux[] = {
1544 DU0_EXHSYNC_DU0_HSYNC_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK,
1545 DU0_DISP_MARK
1546};
1547static const unsigned int du0_oddf_pins[] = {
1548 /* ODDF */
e21ea197 1549 RCAR_GP_PIN(0, 31),
e8ebafdf
LP
1550};
1551static const unsigned int du0_oddf_mux[] = {
1552 DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK
1553};
1554static const unsigned int du0_cde_pins[] = {
1555 /* CDE */
e21ea197 1556 RCAR_GP_PIN(1, 1),
e8ebafdf
LP
1557};
1558static const unsigned int du0_cde_mux[] = {
1559 DU0_CDE_MARK
1560};
1561/* - DU1 -------------------------------------------------------------------- */
1562static const unsigned int du1_rgb666_pins[] = {
1563 /* R[7:2], G[7:2], B[7:2] */
e21ea197
LP
1564 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 7),
1565 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 4),
1566 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 15),
1567 RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 12),
1568 RCAR_GP_PIN(1, 25), RCAR_GP_PIN(1, 24), RCAR_GP_PIN(1, 23),
1569 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 20),
e8ebafdf
LP
1570};
1571static const unsigned int du1_rgb666_mux[] = {
1572 DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
1573 DU1_DR3_MARK, DU1_DR2_MARK,
1574 DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
1575 DU1_DG3_MARK, DU1_DG2_MARK,
1576 DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
1577 DU1_DB3_MARK, DU1_DB2_MARK,
1578};
1579static const unsigned int du1_rgb888_pins[] = {
1580 /* R[7:0], G[7:0], B[7:0] */
e21ea197
LP
1581 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 7),
1582 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 4),
1583 RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 17),
1584 RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14),
1585 RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 11),
1586 RCAR_GP_PIN(1, 0), RCAR_GP_PIN(1, 25), RCAR_GP_PIN(1, 24),
1587 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 21),
1588 RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
e8ebafdf
LP
1589};
1590static const unsigned int du1_rgb888_mux[] = {
1591 DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
1592 DU1_DR3_MARK, DU1_DR2_MARK, DU1_DR1_MARK, DU1_DR0_MARK,
1593 DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
1594 DU1_DG3_MARK, DU1_DG2_MARK, DU1_DG1_MARK, DU1_DG0_MARK,
1595 DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
1596 DU1_DB3_MARK, DU1_DB2_MARK, DU1_DB1_MARK, DU1_DB0_MARK,
1597};
ba774cc7
LP
1598static const unsigned int du1_clk_in_pins[] = {
1599 /* CLKIN */
e21ea197 1600 RCAR_GP_PIN(1, 26),
ba774cc7
LP
1601};
1602static const unsigned int du1_clk_in_mux[] = {
1603 DU1_DOTCLKIN_MARK,
1604};
1605static const unsigned int du1_clk_out_pins[] = {
1606 /* CLKOUT */
e21ea197 1607 RCAR_GP_PIN(1, 27),
e8ebafdf 1608};
ba774cc7
LP
1609static const unsigned int du1_clk_out_mux[] = {
1610 DU1_DOTCLKOUT_MARK,
e8ebafdf
LP
1611};
1612static const unsigned int du1_sync_0_pins[] = {
1613 /* VSYNC, HSYNC, DISP */
e21ea197 1614 RCAR_GP_PIN(1, 29), RCAR_GP_PIN(1, 28), RCAR_GP_PIN(1, 30),
e8ebafdf
LP
1615};
1616static const unsigned int du1_sync_0_mux[] = {
1617 DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
1618 DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK
1619};
1620static const unsigned int du1_sync_1_pins[] = {
1621 /* VSYNC, HSYNC, DISP */
e21ea197 1622 RCAR_GP_PIN(1, 29), RCAR_GP_PIN(1, 28), RCAR_GP_PIN(1, 31),
e8ebafdf
LP
1623};
1624static const unsigned int du1_sync_1_mux[] = {
1625 DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
1626 DU1_DISP_MARK
1627};
1628static const unsigned int du1_oddf_pins[] = {
1629 /* ODDF */
e21ea197 1630 RCAR_GP_PIN(1, 30),
e8ebafdf
LP
1631};
1632static const unsigned int du1_oddf_mux[] = {
1633 DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK
1634};
1635static const unsigned int du1_cde_pins[] = {
1636 /* CDE */
e21ea197 1637 RCAR_GP_PIN(2, 0),
e8ebafdf
LP
1638};
1639static const unsigned int du1_cde_mux[] = {
1640 DU1_CDE_MARK
1641};
f5162387
LP
1642/* - HSPI0 ------------------------------------------------------------------ */
1643static const unsigned int hspi0_pins[] = {
1644 /* CLK, CS, RX, TX */
e21ea197
LP
1645 RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 25),
1646 RCAR_GP_PIN(4, 24),
f5162387
LP
1647};
1648static const unsigned int hspi0_mux[] = {
1649 HSPI_CLK0_MARK, HSPI_CS0_MARK, HSPI_RX0_MARK, HSPI_TX0_MARK,
1650};
1651/* - HSPI1 ------------------------------------------------------------------ */
1652static const unsigned int hspi1_pins[] = {
1653 /* CLK, CS, RX, TX */
e21ea197
LP
1654 RCAR_GP_PIN(1, 31), RCAR_GP_PIN(1, 26), RCAR_GP_PIN(2, 0),
1655 RCAR_GP_PIN(1, 30),
f5162387
LP
1656};
1657static const unsigned int hspi1_mux[] = {
1658 HSPI_CLK1_MARK, HSPI_CS1_MARK, HSPI_RX1_MARK, HSPI_TX1_MARK,
1659};
1660static const unsigned int hspi1_b_pins[] = {
1661 /* CLK, CS, RX, TX */
e21ea197
LP
1662 RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 27), RCAR_GP_PIN(2, 29),
1663 RCAR_GP_PIN(2, 28),
f5162387
LP
1664};
1665static const unsigned int hspi1_b_mux[] = {
1666 HSPI_CLK1_B_MARK, HSPI_CS1_B_MARK, HSPI_RX1_B_MARK, HSPI_TX1_B_MARK,
1667};
1668static const unsigned int hspi1_c_pins[] = {
1669 /* CLK, CS, RX, TX */
e21ea197
LP
1670 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 16),
1671 RCAR_GP_PIN(4, 15),
f5162387
LP
1672};
1673static const unsigned int hspi1_c_mux[] = {
1674 HSPI_CLK1_C_MARK, HSPI_CS1_C_MARK, HSPI_RX1_C_MARK, HSPI_TX1_C_MARK,
1675};
1676static const unsigned int hspi1_d_pins[] = {
1677 /* CLK, CS, RX, TX */
e21ea197
LP
1678 RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 8),
1679 RCAR_GP_PIN(3, 7),
f5162387
LP
1680};
1681static const unsigned int hspi1_d_mux[] = {
1682 HSPI_CLK1_D_MARK, HSPI_CS1_D_MARK, HSPI_RX1_D_MARK, HSPI_TX1_D_MARK,
1683};
1684/* - HSPI2 ------------------------------------------------------------------ */
1685static const unsigned int hspi2_pins[] = {
1686 /* CLK, CS, RX, TX */
e21ea197
LP
1687 RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
1688 RCAR_GP_PIN(0, 14),
f5162387
LP
1689};
1690static const unsigned int hspi2_mux[] = {
1691 HSPI_CLK2_MARK, HSPI_CS2_MARK, HSPI_RX2_MARK, HSPI_TX2_MARK,
1692};
1693static const unsigned int hspi2_b_pins[] = {
1694 /* CLK, CS, RX, TX */
e21ea197
LP
1695 RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 8),
1696 RCAR_GP_PIN(0, 6),
f5162387
LP
1697};
1698static const unsigned int hspi2_b_mux[] = {
1699 HSPI_CLK2_B_MARK, HSPI_CS2_B_MARK, HSPI_RX2_B_MARK, HSPI_TX2_B_MARK,
1700};
fd9e7feb
LP
1701/* - INTC ------------------------------------------------------------------- */
1702static const unsigned int intc_irq0_pins[] = {
1703 /* IRQ */
e21ea197 1704 RCAR_GP_PIN(2, 14),
fd9e7feb
LP
1705};
1706static const unsigned int intc_irq0_mux[] = {
1707 IRQ0_MARK,
1708};
1709static const unsigned int intc_irq0_b_pins[] = {
1710 /* IRQ */
e21ea197 1711 RCAR_GP_PIN(4, 13),
fd9e7feb
LP
1712};
1713static const unsigned int intc_irq0_b_mux[] = {
1714 IRQ0_B_MARK,
1715};
1716static const unsigned int intc_irq1_pins[] = {
1717 /* IRQ */
e21ea197 1718 RCAR_GP_PIN(2, 15),
fd9e7feb
LP
1719};
1720static const unsigned int intc_irq1_mux[] = {
1721 IRQ1_MARK,
1722};
1723static const unsigned int intc_irq1_b_pins[] = {
1724 /* IRQ */
e21ea197 1725 RCAR_GP_PIN(4, 14),
fd9e7feb
LP
1726};
1727static const unsigned int intc_irq1_b_mux[] = {
1728 IRQ1_B_MARK,
1729};
1730static const unsigned int intc_irq2_pins[] = {
1731 /* IRQ */
e21ea197 1732 RCAR_GP_PIN(2, 24),
fd9e7feb
LP
1733};
1734static const unsigned int intc_irq2_mux[] = {
1735 IRQ2_MARK,
1736};
1737static const unsigned int intc_irq2_b_pins[] = {
1738 /* IRQ */
e21ea197 1739 RCAR_GP_PIN(4, 15),
fd9e7feb
LP
1740};
1741static const unsigned int intc_irq2_b_mux[] = {
1742 IRQ2_B_MARK,
1743};
1744static const unsigned int intc_irq3_pins[] = {
1745 /* IRQ */
e21ea197 1746 RCAR_GP_PIN(2, 25),
fd9e7feb
LP
1747};
1748static const unsigned int intc_irq3_mux[] = {
1749 IRQ3_MARK,
1750};
1751static const unsigned int intc_irq3_b_pins[] = {
1752 /* IRQ */
e21ea197 1753 RCAR_GP_PIN(4, 16),
fd9e7feb
LP
1754};
1755static const unsigned int intc_irq3_b_mux[] = {
1756 IRQ3_B_MARK,
1757};
f27f81f2
LP
1758/* - LSBC ------------------------------------------------------------------- */
1759static const unsigned int lbsc_cs0_pins[] = {
1760 /* CS */
e21ea197 1761 RCAR_GP_PIN(0, 13),
f27f81f2
LP
1762};
1763static const unsigned int lbsc_cs0_mux[] = {
1764 CS0_MARK,
1765};
1766static const unsigned int lbsc_cs1_pins[] = {
1767 /* CS */
e21ea197 1768 RCAR_GP_PIN(0, 14),
f27f81f2
LP
1769};
1770static const unsigned int lbsc_cs1_mux[] = {
1771 CS1_A26_MARK,
1772};
1773static const unsigned int lbsc_ex_cs0_pins[] = {
1774 /* CS */
e21ea197 1775 RCAR_GP_PIN(0, 15),
f27f81f2
LP
1776};
1777static const unsigned int lbsc_ex_cs0_mux[] = {
1778 EX_CS0_MARK,
1779};
1780static const unsigned int lbsc_ex_cs1_pins[] = {
1781 /* CS */
e21ea197 1782 RCAR_GP_PIN(0, 16),
f27f81f2
LP
1783};
1784static const unsigned int lbsc_ex_cs1_mux[] = {
1785 EX_CS1_MARK,
1786};
1787static const unsigned int lbsc_ex_cs2_pins[] = {
1788 /* CS */
e21ea197 1789 RCAR_GP_PIN(0, 17),
f27f81f2
LP
1790};
1791static const unsigned int lbsc_ex_cs2_mux[] = {
1792 EX_CS2_MARK,
1793};
1794static const unsigned int lbsc_ex_cs3_pins[] = {
1795 /* CS */
e21ea197 1796 RCAR_GP_PIN(0, 18),
f27f81f2
LP
1797};
1798static const unsigned int lbsc_ex_cs3_mux[] = {
1799 EX_CS3_MARK,
1800};
1801static const unsigned int lbsc_ex_cs4_pins[] = {
1802 /* CS */
e21ea197 1803 RCAR_GP_PIN(0, 19),
f27f81f2
LP
1804};
1805static const unsigned int lbsc_ex_cs4_mux[] = {
1806 EX_CS4_MARK,
1807};
1808static const unsigned int lbsc_ex_cs5_pins[] = {
1809 /* CS */
e21ea197 1810 RCAR_GP_PIN(0, 20),
f27f81f2
LP
1811};
1812static const unsigned int lbsc_ex_cs5_mux[] = {
1813 EX_CS5_MARK,
1814};
6dbf296a
LP
1815/* - MMCIF ------------------------------------------------------------------ */
1816static const unsigned int mmc0_data1_pins[] = {
1817 /* D[0] */
e21ea197 1818 RCAR_GP_PIN(0, 19),
6dbf296a
LP
1819};
1820static const unsigned int mmc0_data1_mux[] = {
1821 MMC0_D0_MARK,
1822};
1823static const unsigned int mmc0_data4_pins[] = {
1824 /* D[0:3] */
e21ea197
LP
1825 RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 21),
1826 RCAR_GP_PIN(0, 2),
6dbf296a
LP
1827};
1828static const unsigned int mmc0_data4_mux[] = {
1829 MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
1830};
1831static const unsigned int mmc0_data8_pins[] = {
1832 /* D[0:7] */
e21ea197
LP
1833 RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 21),
1834 RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
1835 RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 16),
6dbf296a
LP
1836};
1837static const unsigned int mmc0_data8_mux[] = {
1838 MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
1839 MMC0_D4_MARK, MMC0_D5_MARK, MMC0_D6_MARK, MMC0_D7_MARK,
1840};
1841static const unsigned int mmc0_ctrl_pins[] = {
1842 /* CMD, CLK */
e21ea197 1843 RCAR_GP_PIN(0, 18), RCAR_GP_PIN(0, 17),
6dbf296a
LP
1844};
1845static const unsigned int mmc0_ctrl_mux[] = {
1846 MMC0_CMD_MARK, MMC0_CLK_MARK,
1847};
6dbf296a
LP
1848static const unsigned int mmc1_data1_pins[] = {
1849 /* D[0] */
e21ea197 1850 RCAR_GP_PIN(2, 8),
6dbf296a
LP
1851};
1852static const unsigned int mmc1_data1_mux[] = {
1853 MMC1_D0_MARK,
1854};
1855static const unsigned int mmc1_data4_pins[] = {
1856 /* D[0:3] */
e21ea197
LP
1857 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10),
1858 RCAR_GP_PIN(2, 11),
6dbf296a
LP
1859};
1860static const unsigned int mmc1_data4_mux[] = {
1861 MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
1862};
1863static const unsigned int mmc1_data8_pins[] = {
1864 /* D[0:7] */
e21ea197
LP
1865 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10),
1866 RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
1867 RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
6dbf296a
LP
1868};
1869static const unsigned int mmc1_data8_mux[] = {
1870 MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
1871 MMC1_D4_MARK, MMC1_D5_MARK, MMC1_D6_MARK, MMC1_D7_MARK,
1872};
1873static const unsigned int mmc1_ctrl_pins[] = {
1874 /* CMD, CLK */
e21ea197 1875 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 1),
6dbf296a
LP
1876};
1877static const unsigned int mmc1_ctrl_mux[] = {
1878 MMC1_CMD_MARK, MMC1_CLK_MARK,
1879};
081b69bb
LP
1880/* - SCIF0 ------------------------------------------------------------------ */
1881static const unsigned int scif0_data_pins[] = {
1882 /* RXD, TXD */
e21ea197 1883 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 24),
081b69bb
LP
1884};
1885static const unsigned int scif0_data_mux[] = {
1886 RX0_MARK, TX0_MARK,
1887};
1888static const unsigned int scif0_clk_pins[] = {
1889 /* SCK */
e21ea197 1890 RCAR_GP_PIN(4, 28),
081b69bb
LP
1891};
1892static const unsigned int scif0_clk_mux[] = {
1893 SCK0_MARK,
1894};
1895static const unsigned int scif0_ctrl_pins[] = {
1896 /* RTS, CTS */
e21ea197 1897 RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 22),
081b69bb
LP
1898};
1899static const unsigned int scif0_ctrl_mux[] = {
1900 RTS0_TANS_MARK, CTS0_MARK,
1901};
1902static const unsigned int scif0_data_b_pins[] = {
1903 /* RXD, TXD */
e21ea197 1904 RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 19),
081b69bb
LP
1905};
1906static const unsigned int scif0_data_b_mux[] = {
1907 RX0_B_MARK, TX0_B_MARK,
1908};
1909static const unsigned int scif0_clk_b_pins[] = {
1910 /* SCK */
e21ea197 1911 RCAR_GP_PIN(1, 1),
081b69bb
LP
1912};
1913static const unsigned int scif0_clk_b_mux[] = {
1914 SCK0_B_MARK,
1915};
1916static const unsigned int scif0_ctrl_b_pins[] = {
1917 /* RTS, CTS */
e21ea197 1918 RCAR_GP_PIN(0, 18), RCAR_GP_PIN(0, 11),
081b69bb
LP
1919};
1920static const unsigned int scif0_ctrl_b_mux[] = {
1921 RTS0_B_TANS_B_MARK, CTS0_B_MARK,
1922};
1923static const unsigned int scif0_data_c_pins[] = {
1924 /* RXD, TXD */
e21ea197 1925 RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 19),
081b69bb
LP
1926};
1927static const unsigned int scif0_data_c_mux[] = {
1928 RX0_C_MARK, TX0_C_MARK,
1929};
1930static const unsigned int scif0_clk_c_pins[] = {
1931 /* SCK */
e21ea197 1932 RCAR_GP_PIN(4, 17),
081b69bb
LP
1933};
1934static const unsigned int scif0_clk_c_mux[] = {
1935 SCK0_C_MARK,
1936};
1937static const unsigned int scif0_ctrl_c_pins[] = {
1938 /* RTS, CTS */
e21ea197 1939 RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 20),
081b69bb
LP
1940};
1941static const unsigned int scif0_ctrl_c_mux[] = {
1942 RTS0_C_TANS_C_MARK, CTS0_C_MARK,
1943};
1944static const unsigned int scif0_data_d_pins[] = {
1945 /* RXD, TXD */
e21ea197 1946 RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 10),
081b69bb
LP
1947};
1948static const unsigned int scif0_data_d_mux[] = {
1949 RX0_D_MARK, TX0_D_MARK,
1950};
1951static const unsigned int scif0_clk_d_pins[] = {
1952 /* SCK */
e21ea197 1953 RCAR_GP_PIN(1, 18),
081b69bb
LP
1954};
1955static const unsigned int scif0_clk_d_mux[] = {
1956 SCK0_D_MARK,
1957};
1958static const unsigned int scif0_ctrl_d_pins[] = {
1959 /* RTS, CTS */
e21ea197 1960 RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 3),
081b69bb
LP
1961};
1962static const unsigned int scif0_ctrl_d_mux[] = {
1963 RTS0_D_TANS_D_MARK, CTS0_D_MARK,
1964};
1965/* - SCIF1 ------------------------------------------------------------------ */
1966static const unsigned int scif1_data_pins[] = {
1967 /* RXD, TXD */
e21ea197 1968 RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 20),
081b69bb
LP
1969};
1970static const unsigned int scif1_data_mux[] = {
1971 RX1_MARK, TX1_MARK,
1972};
1973static const unsigned int scif1_clk_pins[] = {
1974 /* SCK */
e21ea197 1975 RCAR_GP_PIN(4, 17),
081b69bb
LP
1976};
1977static const unsigned int scif1_clk_mux[] = {
1978 SCK1_MARK,
1979};
1980static const unsigned int scif1_ctrl_pins[] = {
1981 /* RTS, CTS */
e21ea197 1982 RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 18),
081b69bb
LP
1983};
1984static const unsigned int scif1_ctrl_mux[] = {
1985 RTS1_TANS_MARK, CTS1_MARK,
1986};
1987static const unsigned int scif1_data_b_pins[] = {
1988 /* RXD, TXD */
e21ea197 1989 RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 18),
081b69bb
LP
1990};
1991static const unsigned int scif1_data_b_mux[] = {
1992 RX1_B_MARK, TX1_B_MARK,
1993};
1994static const unsigned int scif1_clk_b_pins[] = {
1995 /* SCK */
e21ea197 1996 RCAR_GP_PIN(3, 17),
081b69bb
LP
1997};
1998static const unsigned int scif1_clk_b_mux[] = {
1999 SCK1_B_MARK,
2000};
2001static const unsigned int scif1_ctrl_b_pins[] = {
2002 /* RTS, CTS */
e21ea197 2003 RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 20),
081b69bb
LP
2004};
2005static const unsigned int scif1_ctrl_b_mux[] = {
2006 RTS1_B_TANS_B_MARK, CTS1_B_MARK,
2007};
2008static const unsigned int scif1_data_c_pins[] = {
2009 /* RXD, TXD */
e21ea197 2010 RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 2),
081b69bb
LP
2011};
2012static const unsigned int scif1_data_c_mux[] = {
2013 RX1_C_MARK, TX1_C_MARK,
2014};
2015static const unsigned int scif1_clk_c_pins[] = {
2016 /* SCK */
e21ea197 2017 RCAR_GP_PIN(2, 22),
081b69bb
LP
2018};
2019static const unsigned int scif1_clk_c_mux[] = {
2020 SCK1_C_MARK,
2021};
2022static const unsigned int scif1_ctrl_c_pins[] = {
2023 /* RTS, CTS */
e21ea197 2024 RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 4),
081b69bb
LP
2025};
2026static const unsigned int scif1_ctrl_c_mux[] = {
2027 RTS1_C_TANS_C_MARK, CTS1_C_MARK,
2028};
2029/* - SCIF2 ------------------------------------------------------------------ */
2030static const unsigned int scif2_data_pins[] = {
2031 /* RXD, TXD */
e21ea197 2032 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 9),
081b69bb
LP
2033};
2034static const unsigned int scif2_data_mux[] = {
2035 RX2_MARK, TX2_MARK,
2036};
2037static const unsigned int scif2_clk_pins[] = {
2038 /* SCK */
e21ea197 2039 RCAR_GP_PIN(3, 11),
081b69bb
LP
2040};
2041static const unsigned int scif2_clk_mux[] = {
2042 SCK2_MARK,
2043};
2044static const unsigned int scif2_data_b_pins[] = {
2045 /* RXD, TXD */
e21ea197 2046 RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 23),
081b69bb
LP
2047};
2048static const unsigned int scif2_data_b_mux[] = {
2049 RX2_B_MARK, TX2_B_MARK,
2050};
2051static const unsigned int scif2_clk_b_pins[] = {
2052 /* SCK */
e21ea197 2053 RCAR_GP_PIN(3, 22),
081b69bb
LP
2054};
2055static const unsigned int scif2_clk_b_mux[] = {
2056 SCK2_B_MARK,
2057};
2058static const unsigned int scif2_data_c_pins[] = {
2059 /* RXD, TXD */
e21ea197 2060 RCAR_GP_PIN(1, 1), RCAR_GP_PIN(0, 31),
081b69bb
LP
2061};
2062static const unsigned int scif2_data_c_mux[] = {
2063 RX2_C_MARK, TX2_C_MARK,
2064};
2065static const unsigned int scif2_clk_c_pins[] = {
2066 /* SCK */
e21ea197 2067 RCAR_GP_PIN(1, 0),
081b69bb
LP
2068};
2069static const unsigned int scif2_clk_c_mux[] = {
2070 SCK2_C_MARK,
2071};
2072static const unsigned int scif2_data_d_pins[] = {
2073 /* RXD, TXD */
e21ea197 2074 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(1, 30),
081b69bb
LP
2075};
2076static const unsigned int scif2_data_d_mux[] = {
2077 RX2_D_MARK, TX2_D_MARK,
2078};
2079static const unsigned int scif2_clk_d_pins[] = {
2080 /* SCK */
e21ea197 2081 RCAR_GP_PIN(1, 31),
081b69bb
LP
2082};
2083static const unsigned int scif2_clk_d_mux[] = {
2084 SCK2_D_MARK,
2085};
2086static const unsigned int scif2_data_e_pins[] = {
2087 /* RXD, TXD */
e21ea197 2088 RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 19),
081b69bb
LP
2089};
2090static const unsigned int scif2_data_e_mux[] = {
2091 RX2_E_MARK, TX2_E_MARK,
2092};
2093/* - SCIF3 ------------------------------------------------------------------ */
2094static const unsigned int scif3_data_pins[] = {
2095 /* RXD, TXD */
e21ea197 2096 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 8),
081b69bb
LP
2097};
2098static const unsigned int scif3_data_mux[] = {
2099 RX3_IRDA_RX_MARK, TX3_IRDA_TX_MARK,
2100};
2101static const unsigned int scif3_clk_pins[] = {
2102 /* SCK */
e21ea197 2103 RCAR_GP_PIN(4, 7),
081b69bb
LP
2104};
2105static const unsigned int scif3_clk_mux[] = {
2106 SCK3_MARK,
2107};
2108
2109static const unsigned int scif3_data_b_pins[] = {
2110 /* RXD, TXD */
e21ea197 2111 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(1, 30),
081b69bb
LP
2112};
2113static const unsigned int scif3_data_b_mux[] = {
2114 RX3_B_IRDA_RX_B_MARK, TX3_B_IRDA_TX_B_MARK,
2115};
2116static const unsigned int scif3_data_c_pins[] = {
2117 /* RXD, TXD */
e21ea197 2118 RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 12),
081b69bb
LP
2119};
2120static const unsigned int scif3_data_c_mux[] = {
2121 RX3_C_IRDA_RX_C_MARK, TX3C_IRDA_TX_C_MARK,
2122};
2123static const unsigned int scif3_data_d_pins[] = {
2124 /* RXD, TXD */
e21ea197 2125 RCAR_GP_PIN(0, 30), RCAR_GP_PIN(0, 29),
081b69bb
LP
2126};
2127static const unsigned int scif3_data_d_mux[] = {
2128 RX3_D_IRDA_RX_D_MARK, TX3_D_IRDA_TX_D_MARK,
2129};
2130static const unsigned int scif3_data_e_pins[] = {
2131 /* RXD, TXD */
e21ea197 2132 RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
081b69bb
LP
2133};
2134static const unsigned int scif3_data_e_mux[] = {
2135 RX3_E_IRDA_RX_E_MARK, TX3_E_IRDA_TX_E_MARK,
2136};
2137static const unsigned int scif3_clk_e_pins[] = {
2138 /* SCK */
e21ea197 2139 RCAR_GP_PIN(1, 10),
081b69bb
LP
2140};
2141static const unsigned int scif3_clk_e_mux[] = {
2142 SCK3_E_MARK,
2143};
2144/* - SCIF4 ------------------------------------------------------------------ */
2145static const unsigned int scif4_data_pins[] = {
2146 /* RXD, TXD */
e21ea197 2147 RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 26),
081b69bb
LP
2148};
2149static const unsigned int scif4_data_mux[] = {
2150 RX4_MARK, TX4_MARK,
2151};
2152static const unsigned int scif4_clk_pins[] = {
2153 /* SCK */
e21ea197 2154 RCAR_GP_PIN(3, 25),
081b69bb
LP
2155};
2156static const unsigned int scif4_clk_mux[] = {
2157 SCK4_MARK,
2158};
2159static const unsigned int scif4_data_b_pins[] = {
2160 /* RXD, TXD */
e21ea197 2161 RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14),
081b69bb
LP
2162};
2163static const unsigned int scif4_data_b_mux[] = {
2164 RX4_B_MARK, TX4_B_MARK,
2165};
2166static const unsigned int scif4_clk_b_pins[] = {
2167 /* SCK */
e21ea197 2168 RCAR_GP_PIN(3, 16),
081b69bb
LP
2169};
2170static const unsigned int scif4_clk_b_mux[] = {
2171 SCK4_B_MARK,
2172};
2173static const unsigned int scif4_data_c_pins[] = {
2174 /* RXD, TXD */
e21ea197 2175 RCAR_GP_PIN(0, 22), RCAR_GP_PIN(0, 21),
081b69bb
LP
2176};
2177static const unsigned int scif4_data_c_mux[] = {
2178 RX4_C_MARK, TX4_C_MARK,
2179};
2180static const unsigned int scif4_data_d_pins[] = {
2181 /* RXD, TXD */
e21ea197 2182 RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 4),
081b69bb
LP
2183};
2184static const unsigned int scif4_data_d_mux[] = {
2185 RX4_D_MARK, TX4_D_MARK,
2186};
2187/* - SCIF5 ------------------------------------------------------------------ */
2188static const unsigned int scif5_data_pins[] = {
2189 /* RXD, TXD */
e21ea197 2190 RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
081b69bb
LP
2191};
2192static const unsigned int scif5_data_mux[] = {
2193 RX5_MARK, TX5_MARK,
2194};
2195static const unsigned int scif5_clk_pins[] = {
2196 /* SCK */
e21ea197 2197 RCAR_GP_PIN(1, 11),
081b69bb
LP
2198};
2199static const unsigned int scif5_clk_mux[] = {
2200 SCK5_MARK,
2201};
2202static const unsigned int scif5_data_b_pins[] = {
2203 /* RXD, TXD */
e21ea197 2204 RCAR_GP_PIN(0, 18), RCAR_GP_PIN(0, 11),
081b69bb
LP
2205};
2206static const unsigned int scif5_data_b_mux[] = {
2207 RX5_B_MARK, TX5_B_MARK,
2208};
2209static const unsigned int scif5_clk_b_pins[] = {
2210 /* SCK */
e21ea197 2211 RCAR_GP_PIN(0, 19),
081b69bb
LP
2212};
2213static const unsigned int scif5_clk_b_mux[] = {
2214 SCK5_B_MARK,
2215};
2216static const unsigned int scif5_data_c_pins[] = {
2217 /* RXD, TXD */
e21ea197 2218 RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 23),
081b69bb
LP
2219};
2220static const unsigned int scif5_data_c_mux[] = {
2221 RX5_C_MARK, TX5_C_MARK,
2222};
2223static const unsigned int scif5_clk_c_pins[] = {
2224 /* SCK */
e21ea197 2225 RCAR_GP_PIN(0, 28),
081b69bb
LP
2226};
2227static const unsigned int scif5_clk_c_mux[] = {
2228 SCK5_C_MARK,
2229};
2230static const unsigned int scif5_data_d_pins[] = {
2231 /* RXD, TXD */
e21ea197 2232 RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 6),
081b69bb
LP
2233};
2234static const unsigned int scif5_data_d_mux[] = {
2235 RX5_D_MARK, TX5_D_MARK,
2236};
2237static const unsigned int scif5_clk_d_pins[] = {
2238 /* SCK */
e21ea197 2239 RCAR_GP_PIN(0, 7),
081b69bb
LP
2240};
2241static const unsigned int scif5_clk_d_mux[] = {
2242 SCK5_D_MARK,
2243};
6dbf296a
LP
2244/* - SDHI0 ------------------------------------------------------------------ */
2245static const unsigned int sdhi0_data1_pins[] = {
2246 /* D0 */
e21ea197 2247 RCAR_GP_PIN(3, 21),
6dbf296a
LP
2248};
2249static const unsigned int sdhi0_data1_mux[] = {
2250 SD0_DAT0_MARK,
2251};
2252static const unsigned int sdhi0_data4_pins[] = {
2253 /* D[0:3] */
e21ea197
LP
2254 RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23),
2255 RCAR_GP_PIN(3, 24),
6dbf296a
LP
2256};
2257static const unsigned int sdhi0_data4_mux[] = {
2258 SD0_DAT0_MARK, SD0_DAT1_MARK, SD0_DAT2_MARK, SD0_DAT3_MARK,
2259};
2260static const unsigned int sdhi0_ctrl_pins[] = {
2261 /* CMD, CLK */
e21ea197 2262 RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 17),
6dbf296a
LP
2263};
2264static const unsigned int sdhi0_ctrl_mux[] = {
2265 SD0_CMD_MARK, SD0_CLK_MARK,
2266};
2267static const unsigned int sdhi0_cd_pins[] = {
2268 /* CD */
e21ea197 2269 RCAR_GP_PIN(3, 19),
6dbf296a
LP
2270};
2271static const unsigned int sdhi0_cd_mux[] = {
2272 SD0_CD_MARK,
2273};
2274static const unsigned int sdhi0_wp_pins[] = {
2275 /* WP */
e21ea197 2276 RCAR_GP_PIN(3, 20),
6dbf296a
LP
2277};
2278static const unsigned int sdhi0_wp_mux[] = {
2279 SD0_WP_MARK,
2280};
2281/* - SDHI1 ------------------------------------------------------------------ */
2282static const unsigned int sdhi1_data1_pins[] = {
2283 /* D0 */
e21ea197 2284 RCAR_GP_PIN(0, 19),
6dbf296a
LP
2285};
2286static const unsigned int sdhi1_data1_mux[] = {
2287 SD1_DAT0_MARK,
2288};
2289static const unsigned int sdhi1_data4_pins[] = {
2290 /* D[0:3] */
e21ea197
LP
2291 RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 21),
2292 RCAR_GP_PIN(0, 2),
6dbf296a
LP
2293};
2294static const unsigned int sdhi1_data4_mux[] = {
2295 SD1_DAT0_MARK, SD1_DAT1_MARK, SD1_DAT2_MARK, SD1_DAT3_MARK,
2296};
2297static const unsigned int sdhi1_ctrl_pins[] = {
2298 /* CMD, CLK */
e21ea197 2299 RCAR_GP_PIN(0, 18), RCAR_GP_PIN(0, 17),
6dbf296a
LP
2300};
2301static const unsigned int sdhi1_ctrl_mux[] = {
2302 SD1_CMD_MARK, SD1_CLK_MARK,
2303};
2304static const unsigned int sdhi1_cd_pins[] = {
2305 /* CD */
e21ea197 2306 RCAR_GP_PIN(0, 10),
6dbf296a
LP
2307};
2308static const unsigned int sdhi1_cd_mux[] = {
2309 SD1_CD_MARK,
2310};
2311static const unsigned int sdhi1_wp_pins[] = {
2312 /* WP */
e21ea197 2313 RCAR_GP_PIN(0, 11),
6dbf296a
LP
2314};
2315static const unsigned int sdhi1_wp_mux[] = {
2316 SD1_WP_MARK,
2317};
2318/* - SDHI2 ------------------------------------------------------------------ */
2319static const unsigned int sdhi2_data1_pins[] = {
2320 /* D0 */
e21ea197 2321 RCAR_GP_PIN(3, 1),
6dbf296a
LP
2322};
2323static const unsigned int sdhi2_data1_mux[] = {
2324 SD2_DAT0_MARK,
2325};
2326static const unsigned int sdhi2_data4_pins[] = {
2327 /* D[0:3] */
e21ea197
LP
2328 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
2329 RCAR_GP_PIN(3, 4),
6dbf296a
LP
2330};
2331static const unsigned int sdhi2_data4_mux[] = {
2332 SD2_DAT0_MARK, SD2_DAT1_MARK, SD2_DAT2_MARK, SD2_DAT3_MARK,
2333};
2334static const unsigned int sdhi2_ctrl_pins[] = {
2335 /* CMD, CLK */
e21ea197 2336 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
6dbf296a
LP
2337};
2338static const unsigned int sdhi2_ctrl_mux[] = {
2339 SD2_CMD_MARK, SD2_CLK_MARK,
2340};
2341static const unsigned int sdhi2_cd_pins[] = {
2342 /* CD */
e21ea197 2343 RCAR_GP_PIN(3, 7),
6dbf296a
LP
2344};
2345static const unsigned int sdhi2_cd_mux[] = {
2346 SD2_CD_MARK,
2347};
2348static const unsigned int sdhi2_wp_pins[] = {
2349 /* WP */
e21ea197 2350 RCAR_GP_PIN(3, 8),
6dbf296a
LP
2351};
2352static const unsigned int sdhi2_wp_mux[] = {
2353 SD2_WP_MARK,
2354};
2355/* - SDHI3 ------------------------------------------------------------------ */
2356static const unsigned int sdhi3_data1_pins[] = {
2357 /* D0 */
e21ea197 2358 RCAR_GP_PIN(1, 18),
6dbf296a
LP
2359};
2360static const unsigned int sdhi3_data1_mux[] = {
2361 SD3_DAT0_MARK,
2362};
2363static const unsigned int sdhi3_data4_pins[] = {
2364 /* D[0:3] */
e21ea197
LP
2365 RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 20),
2366 RCAR_GP_PIN(1, 21),
6dbf296a
LP
2367};
2368static const unsigned int sdhi3_data4_mux[] = {
2369 SD3_DAT0_MARK, SD3_DAT1_MARK, SD3_DAT2_MARK, SD3_DAT3_MARK,
2370};
2371static const unsigned int sdhi3_ctrl_pins[] = {
2372 /* CMD, CLK */
e21ea197 2373 RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
6dbf296a
LP
2374};
2375static const unsigned int sdhi3_ctrl_mux[] = {
2376 SD3_CMD_MARK, SD3_CLK_MARK,
2377};
2378static const unsigned int sdhi3_cd_pins[] = {
2379 /* CD */
e21ea197 2380 RCAR_GP_PIN(1, 30),
6dbf296a
LP
2381};
2382static const unsigned int sdhi3_cd_mux[] = {
2383 SD3_CD_MARK,
2384};
2385static const unsigned int sdhi3_wp_pins[] = {
2386 /* WP */
e21ea197 2387 RCAR_GP_PIN(2, 0),
6dbf296a
LP
2388};
2389static const unsigned int sdhi3_wp_mux[] = {
2390 SD3_WP_MARK,
2391};
97d40c42
LP
2392/* - USB0 ------------------------------------------------------------------- */
2393static const unsigned int usb0_pins[] = {
350753bf 2394 /* PENC */
e21ea197 2395 RCAR_GP_PIN(4, 26),
97d40c42
LP
2396};
2397static const unsigned int usb0_mux[] = {
350753bf
LP
2398 USB_PENC0_MARK,
2399};
2400static const unsigned int usb0_ovc_pins[] = {
2401 /* USB_OVC */
e21ea197 2402 RCAR_GP_PIN(4, 22),
350753bf
LP
2403};
2404static const unsigned int usb0_ovc_mux[] = {
2405 USB_OVC0_MARK,
97d40c42
LP
2406};
2407/* - USB1 ------------------------------------------------------------------- */
2408static const unsigned int usb1_pins[] = {
350753bf 2409 /* PENC */
e21ea197 2410 RCAR_GP_PIN(4, 27),
97d40c42
LP
2411};
2412static const unsigned int usb1_mux[] = {
350753bf
LP
2413 USB_PENC1_MARK,
2414};
2415static const unsigned int usb1_ovc_pins[] = {
2416 /* USB_OVC */
e21ea197 2417 RCAR_GP_PIN(4, 24),
350753bf
LP
2418};
2419static const unsigned int usb1_ovc_mux[] = {
2420 USB_OVC1_MARK,
97d40c42
LP
2421};
2422/* - USB2 ------------------------------------------------------------------- */
2423static const unsigned int usb2_pins[] = {
350753bf 2424 /* PENC */
e21ea197 2425 RCAR_GP_PIN(4, 28),
97d40c42
LP
2426};
2427static const unsigned int usb2_mux[] = {
350753bf
LP
2428 USB_PENC2_MARK,
2429};
2430static const unsigned int usb2_ovc_pins[] = {
2431 /* USB_OVC */
e21ea197 2432 RCAR_GP_PIN(3, 29),
350753bf
LP
2433};
2434static const unsigned int usb2_ovc_mux[] = {
2435 USB_OVC2_MARK,
97d40c42 2436};
e8ebafdf
LP
2437
2438static const struct sh_pfc_pin_group pinmux_groups[] = {
2439 SH_PFC_PIN_GROUP(du0_rgb666),
2440 SH_PFC_PIN_GROUP(du0_rgb888),
ba774cc7
LP
2441 SH_PFC_PIN_GROUP(du0_clk_in),
2442 SH_PFC_PIN_GROUP(du0_clk_out_0),
2443 SH_PFC_PIN_GROUP(du0_clk_out_1),
e8ebafdf
LP
2444 SH_PFC_PIN_GROUP(du0_sync_0),
2445 SH_PFC_PIN_GROUP(du0_sync_1),
2446 SH_PFC_PIN_GROUP(du0_oddf),
2447 SH_PFC_PIN_GROUP(du0_cde),
2448 SH_PFC_PIN_GROUP(du1_rgb666),
2449 SH_PFC_PIN_GROUP(du1_rgb888),
ba774cc7
LP
2450 SH_PFC_PIN_GROUP(du1_clk_in),
2451 SH_PFC_PIN_GROUP(du1_clk_out),
e8ebafdf
LP
2452 SH_PFC_PIN_GROUP(du1_sync_0),
2453 SH_PFC_PIN_GROUP(du1_sync_1),
2454 SH_PFC_PIN_GROUP(du1_oddf),
2455 SH_PFC_PIN_GROUP(du1_cde),
f5162387
LP
2456 SH_PFC_PIN_GROUP(hspi0),
2457 SH_PFC_PIN_GROUP(hspi1),
2458 SH_PFC_PIN_GROUP(hspi1_b),
2459 SH_PFC_PIN_GROUP(hspi1_c),
2460 SH_PFC_PIN_GROUP(hspi1_d),
2461 SH_PFC_PIN_GROUP(hspi2),
2462 SH_PFC_PIN_GROUP(hspi2_b),
fd9e7feb
LP
2463 SH_PFC_PIN_GROUP(intc_irq0),
2464 SH_PFC_PIN_GROUP(intc_irq0_b),
2465 SH_PFC_PIN_GROUP(intc_irq1),
2466 SH_PFC_PIN_GROUP(intc_irq1_b),
2467 SH_PFC_PIN_GROUP(intc_irq2),
2468 SH_PFC_PIN_GROUP(intc_irq2_b),
2469 SH_PFC_PIN_GROUP(intc_irq3),
2470 SH_PFC_PIN_GROUP(intc_irq3_b),
f27f81f2
LP
2471 SH_PFC_PIN_GROUP(lbsc_cs0),
2472 SH_PFC_PIN_GROUP(lbsc_cs1),
2473 SH_PFC_PIN_GROUP(lbsc_ex_cs0),
2474 SH_PFC_PIN_GROUP(lbsc_ex_cs1),
2475 SH_PFC_PIN_GROUP(lbsc_ex_cs2),
2476 SH_PFC_PIN_GROUP(lbsc_ex_cs3),
2477 SH_PFC_PIN_GROUP(lbsc_ex_cs4),
2478 SH_PFC_PIN_GROUP(lbsc_ex_cs5),
6dbf296a
LP
2479 SH_PFC_PIN_GROUP(mmc0_data1),
2480 SH_PFC_PIN_GROUP(mmc0_data4),
2481 SH_PFC_PIN_GROUP(mmc0_data8),
2482 SH_PFC_PIN_GROUP(mmc0_ctrl),
2483 SH_PFC_PIN_GROUP(mmc1_data1),
2484 SH_PFC_PIN_GROUP(mmc1_data4),
2485 SH_PFC_PIN_GROUP(mmc1_data8),
2486 SH_PFC_PIN_GROUP(mmc1_ctrl),
081b69bb
LP
2487 SH_PFC_PIN_GROUP(scif0_data),
2488 SH_PFC_PIN_GROUP(scif0_clk),
2489 SH_PFC_PIN_GROUP(scif0_ctrl),
2490 SH_PFC_PIN_GROUP(scif0_data_b),
2491 SH_PFC_PIN_GROUP(scif0_clk_b),
2492 SH_PFC_PIN_GROUP(scif0_ctrl_b),
2493 SH_PFC_PIN_GROUP(scif0_data_c),
2494 SH_PFC_PIN_GROUP(scif0_clk_c),
2495 SH_PFC_PIN_GROUP(scif0_ctrl_c),
2496 SH_PFC_PIN_GROUP(scif0_data_d),
2497 SH_PFC_PIN_GROUP(scif0_clk_d),
2498 SH_PFC_PIN_GROUP(scif0_ctrl_d),
2499 SH_PFC_PIN_GROUP(scif1_data),
2500 SH_PFC_PIN_GROUP(scif1_clk),
2501 SH_PFC_PIN_GROUP(scif1_ctrl),
2502 SH_PFC_PIN_GROUP(scif1_data_b),
2503 SH_PFC_PIN_GROUP(scif1_clk_b),
2504 SH_PFC_PIN_GROUP(scif1_ctrl_b),
2505 SH_PFC_PIN_GROUP(scif1_data_c),
2506 SH_PFC_PIN_GROUP(scif1_clk_c),
2507 SH_PFC_PIN_GROUP(scif1_ctrl_c),
2508 SH_PFC_PIN_GROUP(scif2_data),
2509 SH_PFC_PIN_GROUP(scif2_clk),
2510 SH_PFC_PIN_GROUP(scif2_data_b),
2511 SH_PFC_PIN_GROUP(scif2_clk_b),
2512 SH_PFC_PIN_GROUP(scif2_data_c),
2513 SH_PFC_PIN_GROUP(scif2_clk_c),
2514 SH_PFC_PIN_GROUP(scif2_data_d),
2515 SH_PFC_PIN_GROUP(scif2_clk_d),
2516 SH_PFC_PIN_GROUP(scif2_data_e),
2517 SH_PFC_PIN_GROUP(scif3_data),
2518 SH_PFC_PIN_GROUP(scif3_clk),
2519 SH_PFC_PIN_GROUP(scif3_data_b),
2520 SH_PFC_PIN_GROUP(scif3_data_c),
2521 SH_PFC_PIN_GROUP(scif3_data_d),
2522 SH_PFC_PIN_GROUP(scif3_data_e),
2523 SH_PFC_PIN_GROUP(scif3_clk_e),
2524 SH_PFC_PIN_GROUP(scif4_data),
2525 SH_PFC_PIN_GROUP(scif4_clk),
2526 SH_PFC_PIN_GROUP(scif4_data_b),
2527 SH_PFC_PIN_GROUP(scif4_clk_b),
2528 SH_PFC_PIN_GROUP(scif4_data_c),
2529 SH_PFC_PIN_GROUP(scif4_data_d),
2530 SH_PFC_PIN_GROUP(scif5_data),
2531 SH_PFC_PIN_GROUP(scif5_clk),
2532 SH_PFC_PIN_GROUP(scif5_data_b),
2533 SH_PFC_PIN_GROUP(scif5_clk_b),
2534 SH_PFC_PIN_GROUP(scif5_data_c),
2535 SH_PFC_PIN_GROUP(scif5_clk_c),
2536 SH_PFC_PIN_GROUP(scif5_data_d),
2537 SH_PFC_PIN_GROUP(scif5_clk_d),
6dbf296a
LP
2538 SH_PFC_PIN_GROUP(sdhi0_data1),
2539 SH_PFC_PIN_GROUP(sdhi0_data4),
2540 SH_PFC_PIN_GROUP(sdhi0_ctrl),
2541 SH_PFC_PIN_GROUP(sdhi0_cd),
2542 SH_PFC_PIN_GROUP(sdhi0_wp),
2543 SH_PFC_PIN_GROUP(sdhi1_data1),
2544 SH_PFC_PIN_GROUP(sdhi1_data4),
2545 SH_PFC_PIN_GROUP(sdhi1_ctrl),
2546 SH_PFC_PIN_GROUP(sdhi1_cd),
2547 SH_PFC_PIN_GROUP(sdhi1_wp),
2548 SH_PFC_PIN_GROUP(sdhi2_data1),
2549 SH_PFC_PIN_GROUP(sdhi2_data4),
2550 SH_PFC_PIN_GROUP(sdhi2_ctrl),
2551 SH_PFC_PIN_GROUP(sdhi2_cd),
2552 SH_PFC_PIN_GROUP(sdhi2_wp),
2553 SH_PFC_PIN_GROUP(sdhi3_data1),
2554 SH_PFC_PIN_GROUP(sdhi3_data4),
2555 SH_PFC_PIN_GROUP(sdhi3_ctrl),
2556 SH_PFC_PIN_GROUP(sdhi3_cd),
2557 SH_PFC_PIN_GROUP(sdhi3_wp),
97d40c42 2558 SH_PFC_PIN_GROUP(usb0),
350753bf 2559 SH_PFC_PIN_GROUP(usb0_ovc),
97d40c42 2560 SH_PFC_PIN_GROUP(usb1),
350753bf 2561 SH_PFC_PIN_GROUP(usb1_ovc),
97d40c42 2562 SH_PFC_PIN_GROUP(usb2),
350753bf 2563 SH_PFC_PIN_GROUP(usb2_ovc),
e8ebafdf
LP
2564};
2565
2566static const char * const du0_groups[] = {
2567 "du0_rgb666",
2568 "du0_rgb888",
ba774cc7
LP
2569 "du0_clk_in",
2570 "du0_clk_out_0",
2571 "du0_clk_out_1",
e8ebafdf
LP
2572 "du0_sync_0",
2573 "du0_sync_1",
2574 "du0_oddf",
2575 "du0_cde",
2576};
2577
2578static const char * const du1_groups[] = {
2579 "du1_rgb666",
2580 "du1_rgb888",
ba774cc7
LP
2581 "du1_clk_in",
2582 "du1_clk_out",
e8ebafdf
LP
2583 "du1_sync_0",
2584 "du1_sync_1",
2585 "du1_oddf",
2586 "du1_cde",
2587};
2588
f5162387
LP
2589static const char * const hspi0_groups[] = {
2590 "hspi0",
2591};
2592
2593static const char * const hspi1_groups[] = {
2594 "hspi1",
2595 "hspi1_b",
2596 "hspi1_c",
2597 "hspi1_d",
2598};
2599
2600static const char * const hspi2_groups[] = {
2601 "hspi2",
2602 "hspi2_b",
2603};
2604
fd9e7feb
LP
2605static const char * const intc_groups[] = {
2606 "intc_irq0",
2607 "intc_irq0_b",
2608 "intc_irq1",
2609 "intc_irq1_b",
2610 "intc_irq2",
2611 "intc_irq2_b",
2612 "intc_irq3",
407cd597 2613 "intc_irq3_b",
fd9e7feb
LP
2614};
2615
f27f81f2
LP
2616static const char * const lbsc_groups[] = {
2617 "lbsc_cs0",
2618 "lbsc_cs1",
2619 "lbsc_ex_cs0",
2620 "lbsc_ex_cs1",
2621 "lbsc_ex_cs2",
2622 "lbsc_ex_cs3",
2623 "lbsc_ex_cs4",
2624 "lbsc_ex_cs5",
2625};
2626
6dbf296a
LP
2627static const char * const mmc0_groups[] = {
2628 "mmc0_data1",
2629 "mmc0_data4",
2630 "mmc0_data8",
2631 "mmc0_ctrl",
2632};
2633
2634static const char * const mmc1_groups[] = {
2635 "mmc1_data1",
2636 "mmc1_data4",
2637 "mmc1_data8",
2638 "mmc1_ctrl",
2639};
2640
081b69bb
LP
2641static const char * const scif0_groups[] = {
2642 "scif0_data",
2643 "scif0_clk",
2644 "scif0_ctrl",
2645 "scif0_data_b",
2646 "scif0_clk_b",
2647 "scif0_ctrl_b",
2648 "scif0_data_c",
2649 "scif0_clk_c",
2650 "scif0_ctrl_c",
2651 "scif0_data_d",
2652 "scif0_clk_d",
2653 "scif0_ctrl_d",
2654};
2655
2656static const char * const scif1_groups[] = {
2657 "scif1_data",
2658 "scif1_clk",
2659 "scif1_ctrl",
2660 "scif1_data_b",
2661 "scif1_clk_b",
2662 "scif1_ctrl_b",
2663 "scif1_data_c",
2664 "scif1_clk_c",
2665 "scif1_ctrl_c",
2666};
2667
2668static const char * const scif2_groups[] = {
2669 "scif2_data",
2670 "scif2_clk",
2671 "scif2_data_b",
2672 "scif2_clk_b",
2673 "scif2_data_c",
2674 "scif2_clk_c",
2675 "scif2_data_d",
2676 "scif2_clk_d",
2677 "scif2_data_e",
2678};
2679
2680static const char * const scif3_groups[] = {
2681 "scif3_data",
2682 "scif3_clk",
2683 "scif3_data_b",
2684 "scif3_data_c",
2685 "scif3_data_d",
2686 "scif3_data_e",
2687 "scif3_clk_e",
2688};
2689
2690static const char * const scif4_groups[] = {
2691 "scif4_data",
2692 "scif4_clk",
2693 "scif4_data_b",
2694 "scif4_clk_b",
2695 "scif4_data_c",
2696 "scif4_data_d",
2697};
2698
2699static const char * const scif5_groups[] = {
2700 "scif5_data",
2701 "scif5_clk",
2702 "scif5_data_b",
2703 "scif5_clk_b",
2704 "scif5_data_c",
2705 "scif5_clk_c",
2706 "scif5_data_d",
2707 "scif5_clk_d",
2708};
2709
6dbf296a
LP
2710static const char * const sdhi0_groups[] = {
2711 "sdhi0_data1",
2712 "sdhi0_data4",
2713 "sdhi0_ctrl",
2714 "sdhi0_cd",
2715 "sdhi0_wp",
2716};
2717
2718static const char * const sdhi1_groups[] = {
2719 "sdhi1_data1",
2720 "sdhi1_data4",
2721 "sdhi1_ctrl",
2722 "sdhi1_cd",
2723 "sdhi1_wp",
2724};
2725
2726static const char * const sdhi2_groups[] = {
2727 "sdhi2_data1",
2728 "sdhi2_data4",
2729 "sdhi2_ctrl",
2730 "sdhi2_cd",
2731 "sdhi2_wp",
2732};
2733
2734static const char * const sdhi3_groups[] = {
2735 "sdhi3_data1",
2736 "sdhi3_data4",
2737 "sdhi3_ctrl",
2738 "sdhi3_cd",
2739 "sdhi3_wp",
2740};
2741
97d40c42
LP
2742static const char * const usb0_groups[] = {
2743 "usb0",
350753bf 2744 "usb0_ovc",
97d40c42
LP
2745};
2746
2747static const char * const usb1_groups[] = {
2748 "usb1",
350753bf 2749 "usb1_ovc",
97d40c42
LP
2750};
2751
2752static const char * const usb2_groups[] = {
2753 "usb2",
350753bf 2754 "usb2_ovc",
97d40c42
LP
2755};
2756
e8ebafdf
LP
2757static const struct sh_pfc_function pinmux_functions[] = {
2758 SH_PFC_FUNCTION(du0),
2759 SH_PFC_FUNCTION(du1),
f5162387
LP
2760 SH_PFC_FUNCTION(hspi0),
2761 SH_PFC_FUNCTION(hspi1),
2762 SH_PFC_FUNCTION(hspi2),
fd9e7feb 2763 SH_PFC_FUNCTION(intc),
f27f81f2 2764 SH_PFC_FUNCTION(lbsc),
6dbf296a
LP
2765 SH_PFC_FUNCTION(mmc0),
2766 SH_PFC_FUNCTION(mmc1),
2767 SH_PFC_FUNCTION(sdhi0),
2768 SH_PFC_FUNCTION(sdhi1),
2769 SH_PFC_FUNCTION(sdhi2),
2770 SH_PFC_FUNCTION(sdhi3),
081b69bb
LP
2771 SH_PFC_FUNCTION(scif0),
2772 SH_PFC_FUNCTION(scif1),
2773 SH_PFC_FUNCTION(scif2),
2774 SH_PFC_FUNCTION(scif3),
2775 SH_PFC_FUNCTION(scif4),
2776 SH_PFC_FUNCTION(scif5),
97d40c42
LP
2777 SH_PFC_FUNCTION(usb0),
2778 SH_PFC_FUNCTION(usb1),
2779 SH_PFC_FUNCTION(usb2),
e8ebafdf
LP
2780};
2781
cd3c1bee 2782static const struct pinmux_cfg_reg pinmux_config_regs[] = {
881023d2
LP
2783 { PINMUX_CFG_REG("GPSR0", 0xfffc0004, 32, 1) {
2784 GP_0_31_FN, FN_IP3_31_29,
2785 GP_0_30_FN, FN_IP3_26_24,
2786 GP_0_29_FN, FN_IP3_22_21,
2787 GP_0_28_FN, FN_IP3_14_12,
2788 GP_0_27_FN, FN_IP3_11_9,
2789 GP_0_26_FN, FN_IP3_2_0,
2790 GP_0_25_FN, FN_IP2_30_28,
2791 GP_0_24_FN, FN_IP2_21_19,
2792 GP_0_23_FN, FN_IP2_18_16,
2793 GP_0_22_FN, FN_IP0_30_28,
2794 GP_0_21_FN, FN_IP0_5_3,
2795 GP_0_20_FN, FN_IP1_18_15,
2796 GP_0_19_FN, FN_IP1_14_11,
2797 GP_0_18_FN, FN_IP1_10_7,
2798 GP_0_17_FN, FN_IP1_6_4,
2799 GP_0_16_FN, FN_IP1_3_2,
2800 GP_0_15_FN, FN_IP1_1_0,
2801 GP_0_14_FN, FN_IP0_27_26,
2802 GP_0_13_FN, FN_IP0_25,
2803 GP_0_12_FN, FN_IP0_24_23,
2804 GP_0_11_FN, FN_IP0_22_19,
2805 GP_0_10_FN, FN_IP0_18_16,
2806 GP_0_9_FN, FN_IP0_15_14,
2807 GP_0_8_FN, FN_IP0_13_12,
2808 GP_0_7_FN, FN_IP0_11_10,
2809 GP_0_6_FN, FN_IP0_9_8,
2810 GP_0_5_FN, FN_A19,
2811 GP_0_4_FN, FN_A18,
2812 GP_0_3_FN, FN_A17,
2813 GP_0_2_FN, FN_IP0_7_6,
2814 GP_0_1_FN, FN_AVS2,
2815 GP_0_0_FN, FN_AVS1 }
2816 },
2817 { PINMUX_CFG_REG("GPSR1", 0xfffc0008, 32, 1) {
2818 GP_1_31_FN, FN_IP5_23_21,
2819 GP_1_30_FN, FN_IP5_20_17,
2820 GP_1_29_FN, FN_IP5_16_15,
2821 GP_1_28_FN, FN_IP5_14_13,
2822 GP_1_27_FN, FN_IP5_12_11,
2823 GP_1_26_FN, FN_IP5_10_9,
2824 GP_1_25_FN, FN_IP5_8,
2825 GP_1_24_FN, FN_IP5_7,
2826 GP_1_23_FN, FN_IP5_6,
2827 GP_1_22_FN, FN_IP5_5,
2828 GP_1_21_FN, FN_IP5_4,
2829 GP_1_20_FN, FN_IP5_3,
2830 GP_1_19_FN, FN_IP5_2_0,
2831 GP_1_18_FN, FN_IP4_31_29,
2832 GP_1_17_FN, FN_IP4_28,
2833 GP_1_16_FN, FN_IP4_27,
2834 GP_1_15_FN, FN_IP4_26,
2835 GP_1_14_FN, FN_IP4_25,
2836 GP_1_13_FN, FN_IP4_24,
2837 GP_1_12_FN, FN_IP4_23,
2838 GP_1_11_FN, FN_IP4_22_20,
2839 GP_1_10_FN, FN_IP4_19_17,
2840 GP_1_9_FN, FN_IP4_16,
2841 GP_1_8_FN, FN_IP4_15,
2842 GP_1_7_FN, FN_IP4_14,
2843 GP_1_6_FN, FN_IP4_13,
2844 GP_1_5_FN, FN_IP4_12,
2845 GP_1_4_FN, FN_IP4_11,
2846 GP_1_3_FN, FN_IP4_10_8,
2847 GP_1_2_FN, FN_IP4_7_5,
2848 GP_1_1_FN, FN_IP4_4_2,
2849 GP_1_0_FN, FN_IP4_1_0 }
2850 },
2851 { PINMUX_CFG_REG("GPSR2", 0xfffc000c, 32, 1) {
2852 GP_2_31_FN, FN_IP10_28_26,
2853 GP_2_30_FN, FN_IP10_25_24,
2854 GP_2_29_FN, FN_IP10_23_21,
2855 GP_2_28_FN, FN_IP10_20_18,
2856 GP_2_27_FN, FN_IP10_17_15,
2857 GP_2_26_FN, FN_IP10_14_12,
2858 GP_2_25_FN, FN_IP10_11_9,
2859 GP_2_24_FN, FN_IP10_8_6,
2860 GP_2_23_FN, FN_IP10_5_3,
2861 GP_2_22_FN, FN_IP10_2_0,
2862 GP_2_21_FN, FN_IP9_29_28,
2863 GP_2_20_FN, FN_IP9_27_26,
2864 GP_2_19_FN, FN_IP9_25_24,
2865 GP_2_18_FN, FN_IP9_23_22,
2866 GP_2_17_FN, FN_IP9_21_19,
2867 GP_2_16_FN, FN_IP9_18_16,
2868 GP_2_15_FN, FN_IP9_15_14,
2869 GP_2_14_FN, FN_IP9_13_12,
2870 GP_2_13_FN, FN_IP9_11_10,
2871 GP_2_12_FN, FN_IP9_9_8,
2872 GP_2_11_FN, FN_IP9_7,
2873 GP_2_10_FN, FN_IP9_6,
2874 GP_2_9_FN, FN_IP9_5,
2875 GP_2_8_FN, FN_IP9_4,
2876 GP_2_7_FN, FN_IP9_3_2,
2877 GP_2_6_FN, FN_IP9_1_0,
2878 GP_2_5_FN, FN_IP8_30_28,
2879 GP_2_4_FN, FN_IP8_27_25,
2880 GP_2_3_FN, FN_IP8_24_23,
2881 GP_2_2_FN, FN_IP8_22_21,
2882 GP_2_1_FN, FN_IP8_20,
2883 GP_2_0_FN, FN_IP5_27_24 }
2884 },
2885 { PINMUX_CFG_REG("GPSR3", 0xfffc0010, 32, 1) {
2886 GP_3_31_FN, FN_IP6_3_2,
2887 GP_3_30_FN, FN_IP6_1_0,
2888 GP_3_29_FN, FN_IP5_30_29,
2889 GP_3_28_FN, FN_IP5_28,
2890 GP_3_27_FN, FN_IP1_24_23,
2891 GP_3_26_FN, FN_IP1_22_21,
2892 GP_3_25_FN, FN_IP1_20_19,
2893 GP_3_24_FN, FN_IP7_26_25,
2894 GP_3_23_FN, FN_IP7_24_23,
2895 GP_3_22_FN, FN_IP7_22_21,
2896 GP_3_21_FN, FN_IP7_20_19,
2897 GP_3_20_FN, FN_IP7_30_29,
2898 GP_3_19_FN, FN_IP7_28_27,
2899 GP_3_18_FN, FN_IP7_18_17,
2900 GP_3_17_FN, FN_IP7_16_15,
2901 GP_3_16_FN, FN_IP12_17_15,
2902 GP_3_15_FN, FN_IP12_14_12,
2903 GP_3_14_FN, FN_IP12_11_9,
2904 GP_3_13_FN, FN_IP12_8_6,
2905 GP_3_12_FN, FN_IP12_5_3,
2906 GP_3_11_FN, FN_IP12_2_0,
2907 GP_3_10_FN, FN_IP11_29_27,
2908 GP_3_9_FN, FN_IP11_26_24,
2909 GP_3_8_FN, FN_IP11_23_21,
2910 GP_3_7_FN, FN_IP11_20_18,
2911 GP_3_6_FN, FN_IP11_17_15,
2912 GP_3_5_FN, FN_IP11_14_12,
2913 GP_3_4_FN, FN_IP11_11_9,
2914 GP_3_3_FN, FN_IP11_8_6,
2915 GP_3_2_FN, FN_IP11_5_3,
2916 GP_3_1_FN, FN_IP11_2_0,
2917 GP_3_0_FN, FN_IP10_31_29 }
2918 },
2919 { PINMUX_CFG_REG("GPSR4", 0xfffc0014, 32, 1) {
2920 GP_4_31_FN, FN_IP8_19,
2921 GP_4_30_FN, FN_IP8_18,
2922 GP_4_29_FN, FN_IP8_17_16,
2923 GP_4_28_FN, FN_IP0_2_0,
2924 GP_4_27_FN, FN_USB_PENC1,
2925 GP_4_26_FN, FN_USB_PENC0,
2926 GP_4_25_FN, FN_IP8_15_12,
2927 GP_4_24_FN, FN_IP8_11_8,
2928 GP_4_23_FN, FN_IP8_7_4,
2929 GP_4_22_FN, FN_IP8_3_0,
2930 GP_4_21_FN, FN_IP2_3_0,
2931 GP_4_20_FN, FN_IP1_28_25,
2932 GP_4_19_FN, FN_IP2_15_12,
2933 GP_4_18_FN, FN_IP2_11_8,
2934 GP_4_17_FN, FN_IP2_7_4,
2935 GP_4_16_FN, FN_IP7_14_13,
2936 GP_4_15_FN, FN_IP7_12_10,
2937 GP_4_14_FN, FN_IP7_9_7,
2938 GP_4_13_FN, FN_IP7_6_4,
2939 GP_4_12_FN, FN_IP7_3_2,
2940 GP_4_11_FN, FN_IP7_1_0,
2941 GP_4_10_FN, FN_IP6_30_29,
2942 GP_4_9_FN, FN_IP6_26_25,
2943 GP_4_8_FN, FN_IP6_24_23,
2944 GP_4_7_FN, FN_IP6_22_20,
2945 GP_4_6_FN, FN_IP6_19_18,
2946 GP_4_5_FN, FN_IP6_17_15,
2947 GP_4_4_FN, FN_IP6_14_12,
2948 GP_4_3_FN, FN_IP6_11_9,
2949 GP_4_2_FN, FN_IP6_8,
2950 GP_4_1_FN, FN_IP6_7_6,
2951 GP_4_0_FN, FN_IP6_5_4 }
2952 },
2953 { PINMUX_CFG_REG("GPSR5", 0xfffc0018, 32, 1) {
2954 GP_5_31_FN, FN_IP3_5,
2955 GP_5_30_FN, FN_IP3_4,
2956 GP_5_29_FN, FN_IP3_3,
2957 GP_5_28_FN, FN_IP2_27,
2958 GP_5_27_FN, FN_IP2_26,
2959 GP_5_26_FN, FN_IP2_25,
2960 GP_5_25_FN, FN_IP2_24,
2961 GP_5_24_FN, FN_IP2_23,
2962 GP_5_23_FN, FN_IP2_22,
2963 GP_5_22_FN, FN_IP3_28,
2964 GP_5_21_FN, FN_IP3_27,
2965 GP_5_20_FN, FN_IP3_23,
2966 GP_5_19_FN, FN_EX_WAIT0,
2967 GP_5_18_FN, FN_WE1,
2968 GP_5_17_FN, FN_WE0,
2969 GP_5_16_FN, FN_RD,
2970 GP_5_15_FN, FN_A16,
2971 GP_5_14_FN, FN_A15,
2972 GP_5_13_FN, FN_A14,
2973 GP_5_12_FN, FN_A13,
2974 GP_5_11_FN, FN_A12,
2975 GP_5_10_FN, FN_A11,
2976 GP_5_9_FN, FN_A10,
2977 GP_5_8_FN, FN_A9,
2978 GP_5_7_FN, FN_A8,
2979 GP_5_6_FN, FN_A7,
2980 GP_5_5_FN, FN_A6,
2981 GP_5_4_FN, FN_A5,
2982 GP_5_3_FN, FN_A4,
2983 GP_5_2_FN, FN_A3,
2984 GP_5_1_FN, FN_A2,
2985 GP_5_0_FN, FN_A1 }
2986 },
2987 { PINMUX_CFG_REG("GPSR6", 0xfffc001c, 32, 1) {
2988 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2989 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2990 0, 0, 0, 0, 0, 0, 0, 0,
2991 0, 0,
2992 0, 0,
2993 0, 0,
2994 GP_6_8_FN, FN_IP3_20,
2995 GP_6_7_FN, FN_IP3_19,
2996 GP_6_6_FN, FN_IP3_18,
2997 GP_6_5_FN, FN_IP3_17,
2998 GP_6_4_FN, FN_IP3_16,
2999 GP_6_3_FN, FN_IP3_15,
3000 GP_6_2_FN, FN_IP3_8,
3001 GP_6_1_FN, FN_IP3_7,
3002 GP_6_0_FN, FN_IP3_6 }
3003 },
3004
3005 { PINMUX_CFG_REG_VAR("IPSR0", 0xfffc0020, 32,
3006 1, 3, 2, 1, 2, 4, 3, 2, 2, 2, 2, 2, 3, 3) {
3007 /* IP0_31 [1] */
3008 0, 0,
3009 /* IP0_30_28 [3] */
3010 FN_RD_WR, FN_FWE, FN_ATAG0, FN_VI1_R7,
3011 FN_HRTS1, FN_RX4_C, 0, 0,
3012 /* IP0_27_26 [2] */
3013 FN_CS1_A26, FN_HSPI_TX2, FN_SDSELF_B, 0,
3014 /* IP0_25 [1] */
3015 FN_CS0, FN_HSPI_CS2_B,
3016 /* IP0_24_23 [2] */
3017 FN_CLKOUT, FN_TX3C_IRDA_TX_C, FN_PWM0_B, 0,
3018 /* IP0_22_19 [4] */
3019 FN_A25, FN_SD1_WP, FN_MMC0_D5, FN_FD5,
3020 FN_HSPI_RX2, FN_VI1_R3, FN_TX5_B, FN_SSI_SDATA7_B,
3021 FN_CTS0_B, 0, 0, 0,
3022 0, 0, 0, 0,
3023 /* IP0_18_16 [3] */
3024 FN_A24, FN_SD1_CD, FN_MMC0_D4, FN_FD4,
3025 FN_HSPI_CS2, FN_VI1_R2, FN_SSI_WS78_B, 0,
3026 /* IP0_15_14 [2] */
3027 FN_A23, FN_FCLE, FN_HSPI_CLK2, FN_VI1_R1,
3028 /* IP0_13_12 [2] */
3029 FN_A22, FN_RX5_D, FN_HSPI_RX2_B, FN_VI1_R0,
3030 /* IP0_11_10 [2] */
3031 FN_A21, FN_SCK5_D, FN_HSPI_CLK2_B, 0,
3032 /* IP0_9_8 [2] */
3033 FN_A20, FN_TX5_D, FN_HSPI_TX2_B, 0,
3034 /* IP0_7_6 [2] */
3035 FN_A0, FN_SD1_DAT3, FN_MMC0_D3, FN_FD3,
3036 /* IP0_5_3 [3] */
3037 FN_BS, FN_SD1_DAT2, FN_MMC0_D2, FN_FD2,
3038 FN_ATADIR0, FN_SDSELF, FN_HCTS1, FN_TX4_C,
3039 /* IP0_2_0 [3] */
3040 FN_USB_PENC2, FN_SCK0, FN_PWM1, FN_PWMFSW0,
3041 FN_SCIF_CLK, FN_TCLK0_C, 0, 0 }
3042 },
3043 { PINMUX_CFG_REG_VAR("IPSR1", 0xfffc0024, 32,
3044 3, 4, 2, 2, 2, 4, 4, 4, 3, 2, 2) {
3045 /* IP1_31_29 [3] */
3046 0, 0, 0, 0, 0, 0, 0, 0,
3047 /* IP1_28_25 [4] */
3048 FN_HTX0, FN_TX1, FN_SDATA, FN_CTS0_C,
3049 FN_SUB_TCK, FN_CC5_STATE2, FN_CC5_STATE10, FN_CC5_STATE18,
3050 FN_CC5_STATE26, FN_CC5_STATE34, 0, 0,
3051 0, 0, 0, 0,
3052 /* IP1_24_23 [2] */
3053 FN_MLB_DAT, FN_PWM4, FN_RX4, 0,
3054 /* IP1_22_21 [2] */
3055 FN_MLB_SIG, FN_PWM3, FN_TX4, 0,
3056 /* IP1_20_19 [2] */
3057 FN_MLB_CLK, FN_PWM2, FN_SCK4, 0,
3058 /* IP1_18_15 [4] */
3059 FN_EX_CS5, FN_SD1_DAT1, FN_MMC0_D1, FN_FD1,
3060 FN_ATAWR0, FN_VI1_R6, FN_HRX1, FN_RX2_E,
3061 FN_RX0_B, FN_SSI_WS9, 0, 0,
3062 0, 0, 0, 0,
3063 /* IP1_14_11 [4] */
3064 FN_EX_CS4, FN_SD1_DAT0, FN_MMC0_D0, FN_FD0,
3065 FN_ATARD0, FN_VI1_R5, FN_SCK5_B, FN_HTX1,
3066 FN_TX2_E, FN_TX0_B, FN_SSI_SCK9, 0,
3067 0, 0, 0, 0,
3068 /* IP1_10_7 [4] */
3069 FN_EX_CS3, FN_SD1_CMD, FN_MMC0_CMD, FN_FRE,
3070 FN_ATACS10, FN_VI1_R4, FN_RX5_B, FN_HSCK1,
3071 FN_SSI_SDATA8_B, FN_RTS0_B_TANS_B, FN_SSI_SDATA9, 0,
3072 0, 0, 0, 0,
3073 /* IP1_6_4 [3] */
3074 FN_EX_CS2, FN_SD1_CLK, FN_MMC0_CLK, FN_FALE,
3075 FN_ATACS00, 0, 0, 0,
3076 /* IP1_3_2 [2] */
3077 FN_EX_CS1, FN_MMC0_D7, FN_FD7, 0,
3078 /* IP1_1_0 [2] */
3079 FN_EX_CS0, FN_RX3_C_IRDA_RX_C, FN_MMC0_D6, FN_FD6 }
3080 },
3081 { PINMUX_CFG_REG_VAR("IPSR2", 0xfffc0028, 32,
3082 1, 3, 1, 1, 1, 1, 1, 1, 3, 3, 4, 4, 4, 4) {
3083 /* IP2_31 [1] */
3084 0, 0,
3085 /* IP2_30_28 [3] */
3086 FN_DU0_DG0, FN_LCDOUT8, FN_DREQ1, FN_SCL2,
3087 FN_AUDATA2, 0, 0, 0,
3088 /* IP2_27 [1] */
3089 FN_DU0_DR7, FN_LCDOUT7,
3090 /* IP2_26 [1] */
3091 FN_DU0_DR6, FN_LCDOUT6,
3092 /* IP2_25 [1] */
3093 FN_DU0_DR5, FN_LCDOUT5,
3094 /* IP2_24 [1] */
3095 FN_DU0_DR4, FN_LCDOUT4,
3096 /* IP2_23 [1] */
3097 FN_DU0_DR3, FN_LCDOUT3,
3098 /* IP2_22 [1] */
3099 FN_DU0_DR2, FN_LCDOUT2,
3100 /* IP2_21_19 [3] */
3101 FN_DU0_DR1, FN_LCDOUT1, FN_DACK0, FN_DRACK0,
3102 FN_GPS_SIGN_B, FN_AUDATA1, FN_RX5_C, 0,
3103 /* IP2_18_16 [3] */
3104 FN_DU0_DR0, FN_LCDOUT0, FN_DREQ0, FN_GPS_CLK_B,
3105 FN_AUDATA0, FN_TX5_C, 0, 0,
3106 /* IP2_15_12 [4] */
3107 FN_HRTS0, FN_RTS1_TANS, FN_MDATA, FN_TX0_C,
3108 FN_SUB_TMS, FN_CC5_STATE1, FN_CC5_STATE9, FN_CC5_STATE17,
3109 FN_CC5_STATE25, FN_CC5_STATE33, 0, 0,
3110 0, 0, 0, 0,
3111 /* IP2_11_8 [4] */
3112 FN_HCTS0, FN_CTS1, FN_STM, FN_PWM0_D,
3113 FN_RX0_C, FN_SCIF_CLK_C, FN_SUB_TRST, FN_TCLK1_B,
3114 FN_CC5_OSCOUT, 0, 0, 0,
3115 0, 0, 0, 0,
3116 /* IP2_7_4 [4] */
3117 FN_HSCK0, FN_SCK1, FN_MTS, FN_PWM5,
3118 FN_SCK0_C, FN_SSI_SDATA9_B, FN_SUB_TDO, FN_CC5_STATE0,
3119 FN_CC5_STATE8, FN_CC5_STATE16, FN_CC5_STATE24, FN_CC5_STATE32,
3120 0, 0, 0, 0,
3121 /* IP2_3_0 [4] */
3122 FN_HRX0, FN_RX1, FN_SCKZ, FN_RTS0_C_TANS_C,
3123 FN_SUB_TDI, FN_CC5_STATE3, FN_CC5_STATE11, FN_CC5_STATE19,
3124 FN_CC5_STATE27, FN_CC5_STATE35, 0, 0,
3125 0, 0, 0, 0 }
3126 },
3127 { PINMUX_CFG_REG_VAR("IPSR3", 0xfffc002c, 32,
3128 3, 1, 1, 3, 1, 2, 1, 1, 1, 1, 1,
3129 1, 3, 3, 1, 1, 1, 1, 1, 1, 3) {
3130 /* IP3_31_29 [3] */
3131 FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE, FN_CAN1_TX, FN_TX2_C,
3132 FN_SCL2_C, FN_REMOCON, 0, 0,
3133 /* IP3_28 [1] */
3134 FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE,
3135 /* IP3_27 [1] */
3136 FN_DU0_EXHSYNC_DU0_HSYNC, FN_QSTH_QHS,
3137 /* IP3_26_24 [3] */
3138 FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE, FN_RX3_D_IRDA_RX_D, FN_SDA3_B,
3139 FN_SDA2_C, FN_DACK0_B, FN_DRACK0_B, 0,
3140 /* IP3_23 [1] */
3141 FN_DU0_DOTCLKOUT0, FN_QCLK,
3142 /* IP3_22_21 [2] */
3143 FN_DU0_DOTCLKIN, FN_QSTVA_QVS, FN_TX3_D_IRDA_TX_D, FN_SCL3_B,
3144 /* IP3_20 [1] */
3145 FN_DU0_DB7, FN_LCDOUT23,
3146 /* IP3_19 [1] */
3147 FN_DU0_DB6, FN_LCDOUT22,
3148 /* IP3_18 [1] */
3149 FN_DU0_DB5, FN_LCDOUT21,
3150 /* IP3_17 [1] */
3151 FN_DU0_DB4, FN_LCDOUT20,
3152 /* IP3_16 [1] */
3153 FN_DU0_DB3, FN_LCDOUT19,
3154 /* IP3_15 [1] */
3155 FN_DU0_DB2, FN_LCDOUT18,
3156 /* IP3_14_12 [3] */
3157 FN_DU0_DB1, FN_LCDOUT17, FN_EX_WAIT2, FN_SDA1,
3158 FN_GPS_MAG_B, FN_AUDATA5, FN_SCK5_C, 0,
3159 /* IP3_11_9 [3] */
3160 FN_DU0_DB0, FN_LCDOUT16, FN_EX_WAIT1, FN_SCL1,
3161 FN_TCLK1, FN_AUDATA4, 0, 0,
3162 /* IP3_8 [1] */
3163 FN_DU0_DG7, FN_LCDOUT15,
3164 /* IP3_7 [1] */
3165 FN_DU0_DG6, FN_LCDOUT14,
3166 /* IP3_6 [1] */
3167 FN_DU0_DG5, FN_LCDOUT13,
3168 /* IP3_5 [1] */
3169 FN_DU0_DG4, FN_LCDOUT12,
3170 /* IP3_4 [1] */
3171 FN_DU0_DG3, FN_LCDOUT11,
3172 /* IP3_3 [1] */
3173 FN_DU0_DG2, FN_LCDOUT10,
3174 /* IP3_2_0 [3] */
3175 FN_DU0_DG1, FN_LCDOUT9, FN_DACK1, FN_SDA2,
3176 FN_AUDATA3, 0, 0, 0 }
3177 },
3178 { PINMUX_CFG_REG_VAR("IPSR4", 0xfffc0030, 32,
3179 3, 1, 1, 1, 1, 1, 1, 3, 3,
3180 1, 1, 1, 1, 1, 1, 3, 3, 3, 2) {
3181 /* IP4_31_29 [3] */
3182 FN_DU1_DB0, FN_VI2_DATA4_VI2_B4, FN_SCL2_B, FN_SD3_DAT0,
3183 FN_TX5, FN_SCK0_D, 0, 0,
3184 /* IP4_28 [1] */
3185 FN_DU1_DG7, FN_VI2_R3,
3186 /* IP4_27 [1] */
3187 FN_DU1_DG6, FN_VI2_R2,
3188 /* IP4_26 [1] */
3189 FN_DU1_DG5, FN_VI2_R1,
3190 /* IP4_25 [1] */
3191 FN_DU1_DG4, FN_VI2_R0,
3192 /* IP4_24 [1] */
3193 FN_DU1_DG3, FN_VI2_G7,
3194 /* IP4_23 [1] */
3195 FN_DU1_DG2, FN_VI2_G6,
3196 /* IP4_22_20 [3] */
3197 FN_DU1_DG1, FN_VI2_DATA3_VI2_B3, FN_SDA1_B, FN_SD3_DAT3,
3198 FN_SCK5, FN_AUDATA7, FN_RX0_D, 0,
3199 /* IP4_19_17 [3] */
3200 FN_DU1_DG0, FN_VI2_DATA2_VI2_B2, FN_SCL1_B, FN_SD3_DAT2,
3201 FN_SCK3_E, FN_AUDATA6, FN_TX0_D, 0,
3202 /* IP4_16 [1] */
3203 FN_DU1_DR7, FN_VI2_G5,
3204 /* IP4_15 [1] */
3205 FN_DU1_DR6, FN_VI2_G4,
3206 /* IP4_14 [1] */
3207 FN_DU1_DR5, FN_VI2_G3,
3208 /* IP4_13 [1] */
3209 FN_DU1_DR4, FN_VI2_G2,
3210 /* IP4_12 [1] */
3211 FN_DU1_DR3, FN_VI2_G1,
3212 /* IP4_11 [1] */
3213 FN_DU1_DR2, FN_VI2_G0,
3214 /* IP4_10_8 [3] */
3215 FN_DU1_DR1, FN_VI2_DATA1_VI2_B1, FN_PWM0, FN_SD3_CMD,
3216 FN_RX3_E_IRDA_RX_E, FN_AUDSYNC, FN_CTS0_D, 0,
3217 /* IP4_7_5 [3] */
3218 FN_DU1_DR0, FN_VI2_DATA0_VI2_B0, FN_PWM6, FN_SD3_CLK,
3219 FN_TX3_E_IRDA_TX_E, FN_AUDCK, FN_PWMFSW0_B, 0,
3220 /* IP4_4_2 [3] */
3221 FN_DU0_CDE, FN_QPOLB, FN_CAN1_RX, FN_RX2_C,
3222 FN_DREQ0_B, FN_SSI_SCK78_B, FN_SCK0_B, 0,
3223 /* IP4_1_0 [2] */
3224 FN_DU0_DISP, FN_QPOLA, FN_CAN_CLK_C, FN_SCK2_C }
3225 },
3226 { PINMUX_CFG_REG_VAR("IPSR5", 0xfffc0034, 32,
3227 1, 2, 1, 4, 3, 4, 2, 2,
3228 2, 2, 1, 1, 1, 1, 1, 1, 3) {
3229 /* IP5_31 [1] */
3230 0, 0,
3231 /* IP5_30_29 [2] */
3232 FN_AUDIO_CLKB, FN_USB_OVC2, FN_CAN_DEBUGOUT0, FN_MOUT0,
3233 /* IP5_28 [1] */
3234 FN_AUDIO_CLKA, FN_CAN_TXCLK,
3235 /* IP5_27_24 [4] */
3236 FN_DU1_CDE, FN_VI2_DATA7_VI2_B7, FN_RX3_B_IRDA_RX_B, FN_SD3_WP,
3237 FN_HSPI_RX1, FN_VI1_FIELD, FN_VI3_FIELD, FN_AUDIO_CLKOUT,
3238 FN_RX2_D, FN_GPS_CLK_C, FN_GPS_CLK_D, 0,
3239 0, 0, 0, 0,
3240 /* IP5_23_21 [3] */
3241 FN_DU1_DISP, FN_VI2_DATA6_VI2_B6, FN_TCLK0, FN_QSTVA_B_QVS_B,
3242 FN_HSPI_CLK1, FN_SCK2_D, FN_AUDIO_CLKOUT_B, FN_GPS_MAG_D,
3243 /* IP5_20_17 [4] */
3244 FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_VI2_CLK, FN_TX3_B_IRDA_TX_B,
3245 FN_SD3_CD, FN_HSPI_TX1, FN_VI1_CLKENB, FN_VI3_CLKENB,
3246 FN_AUDIO_CLKC, FN_TX2_D, FN_SPEEDIN, FN_GPS_SIGN_D, 0,
3247 0, 0, 0, 0,
3248 /* IP5_16_15 [2] */
3249 FN_DU1_EXVSYNC_DU1_VSYNC, FN_VI2_VSYNC, FN_VI3_VSYNC, 0,
3250 /* IP5_14_13 [2] */
3251 FN_DU1_EXHSYNC_DU1_HSYNC, FN_VI2_HSYNC, FN_VI3_HSYNC, 0,
3252 /* IP5_12_11 [2] */
3253 FN_DU1_DOTCLKOUT, FN_VI2_FIELD, FN_SDA1_D, 0,
3254 /* IP5_10_9 [2] */
3255 FN_DU1_DOTCLKIN, FN_VI2_CLKENB, FN_HSPI_CS1, FN_SCL1_D,
3256 /* IP5_8 [1] */
3257 FN_DU1_DB7, FN_SDA2_D,
3258 /* IP5_7 [1] */
3259 FN_DU1_DB6, FN_SCL2_D,
3260 /* IP5_6 [1] */
3261 FN_DU1_DB5, FN_VI2_R7,
3262 /* IP5_5 [1] */
3263 FN_DU1_DB4, FN_VI2_R6,
3264 /* IP5_4 [1] */
3265 FN_DU1_DB3, FN_VI2_R5,
3266 /* IP5_3 [1] */
3267 FN_DU1_DB2, FN_VI2_R4,
3268 /* IP5_2_0 [3] */
3269 FN_DU1_DB1, FN_VI2_DATA5_VI2_B5, FN_SDA2_B, FN_SD3_DAT1,
3270 FN_RX5, FN_RTS0_D_TANS_D, 0, 0 }
3271 },
3272 { PINMUX_CFG_REG_VAR("IPSR6", 0xfffc0038, 32,
3273 1, 2, 2, 2, 2, 3, 2, 3, 3, 3, 1, 2, 2, 2, 2) {
3274 /* IP6_31 [1] */
3275 0, 0,
3276 /* IP6_30_29 [2] */
3277 FN_SSI_SCK6, FN_ADICHS0, FN_CAN0_TX, FN_IERX_B,
3278 /* IP_28_27 [2] */
3279 0, 0, 0, 0,
3280 /* IP6_26_25 [2] */
3281 FN_SSI_SDATA5, FN_ADIDATA, FN_CAN_DEBUGOUT12, FN_RX3_IRDA_RX,
3282 /* IP6_24_23 [2] */
3283 FN_SSI_WS5, FN_ADICS_SAMP, FN_CAN_DEBUGOUT11, FN_TX3_IRDA_TX,
3284 /* IP6_22_20 [3] */
3285 FN_SSI_SCK5, FN_ADICLK, FN_CAN_DEBUGOUT10, FN_SCK3,
3286 FN_TCLK0_D, 0, 0, 0,
3287 /* IP6_19_18 [2] */
3288 FN_SSI_SDATA4, FN_CAN_DEBUGOUT9, FN_SSI_SDATA9_C, 0,
3289 /* IP6_17_15 [3] */
3290 FN_SSI_SDATA3, FN_PWM0_C, FN_CAN_DEBUGOUT8, FN_CAN_CLK_B,
3291 FN_IECLK, FN_SCIF_CLK_B, FN_TCLK0_B, 0,
3292 /* IP6_14_12 [3] */
3293 FN_SSI_WS34, FN_CAN_DEBUGOUT7, FN_CAN0_RX_B, FN_IETX,
3294 FN_SSI_WS9_C, 0, 0, 0,
3295 /* IP6_11_9 [3] */
3296 FN_SSI_SCK34, FN_CAN_DEBUGOUT6, FN_CAN0_TX_B, FN_IERX,
3297 FN_SSI_SCK9_C, 0, 0, 0,
3298 /* IP6_8 [1] */
3299 FN_SSI_SDATA2, FN_CAN_DEBUGOUT5,
3300 /* IP6_7_6 [2] */
3301 FN_SSI_SDATA1, FN_CAN_DEBUGOUT4, FN_MOUT6, 0,
3302 /* IP6_5_4 [2] */
3303 FN_SSI_SDATA0, FN_CAN_DEBUGOUT3, FN_MOUT5, 0,
3304 /* IP6_3_2 [2] */
3305 FN_SSI_WS0129, FN_CAN_DEBUGOUT2, FN_MOUT2, 0,
3306 /* IP6_1_0 [2] */
3307 FN_SSI_SCK0129, FN_CAN_DEBUGOUT1, FN_MOUT1, 0 }
3308 },
3309 { PINMUX_CFG_REG_VAR("IPSR7", 0xfffc003c, 32,
3310 1, 2, 2, 2, 2, 2, 2, 2, 2, 2, 3, 3, 3, 2, 2) {
3311 /* IP7_31 [1] */
3312 0, 0,
3313 /* IP7_30_29 [2] */
3314 FN_SD0_WP, FN_DACK2, FN_CTS1_B, 0,
3315 /* IP7_28_27 [2] */
3316 FN_SD0_CD, FN_DREQ2, FN_RTS1_B_TANS_B, 0,
3317 /* IP7_26_25 [2] */
3318 FN_SD0_DAT3, FN_ATAWR1, FN_RX2_B, FN_CC5_TDI,
3319 /* IP7_24_23 [2] */
3320 FN_SD0_DAT2, FN_ATARD1, FN_TX2_B, FN_CC5_TCK,
3321 /* IP7_22_21 [2] */
3322 FN_SD0_DAT1, FN_ATAG1, FN_SCK2_B, FN_CC5_TMS,
3323 /* IP7_20_19 [2] */
3324 FN_SD0_DAT0, FN_ATADIR1, FN_RX1_B, FN_CC5_TRST,
3325 /* IP7_18_17 [2] */
3326 FN_SD0_CMD, FN_ATACS11, FN_TX1_B, FN_CC5_TDO,
3327 /* IP7_16_15 [2] */
3328 FN_SD0_CLK, FN_ATACS01, FN_SCK1_B, 0,
3329 /* IP7_14_13 [2] */
3330 FN_SSI_SDATA8, FN_VSP, FN_IRQ3_B, FN_HSPI_RX1_C,
3331 /* IP7_12_10 [3] */
3332 FN_SSI_SDATA7, FN_CAN_DEBUGOUT15, FN_IRQ2_B, FN_TCLK1_C,
3333 FN_HSPI_TX1_C, 0, 0, 0,
3334 /* IP7_9_7 [3] */
3335 FN_SSI_WS78, FN_CAN_DEBUGOUT14, FN_IRQ1_B, FN_SSI_WS9_B,
3336 FN_HSPI_CS1_C, 0, 0, 0,
3337 /* IP7_6_4 [3] */
3338 FN_SSI_SCK78, FN_CAN_DEBUGOUT13, FN_IRQ0_B, FN_SSI_SCK9_B,
3339 FN_HSPI_CLK1_C, 0, 0, 0,
3340 /* IP7_3_2 [2] */
3341 FN_SSI_SDATA6, FN_ADICHS2, FN_CAN_CLK, FN_IECLK_B,
3342 /* IP7_1_0 [2] */
3343 FN_SSI_WS6, FN_ADICHS1, FN_CAN0_RX, FN_IETX_B }
3344 },
3345 { PINMUX_CFG_REG_VAR("IPSR8", 0xfffc0040, 32,
3346 1, 3, 3, 2, 2, 1, 1, 1, 2, 4, 4, 4, 4) {
3347 /* IP8_31 [1] */
3348 0, 0,
3349 /* IP8_30_28 [3] */
3350 FN_VI0_VSYNC, FN_VI0_DATA1_B_VI0_B1_B, FN_RTS1_C_TANS_C, FN_RX4_D,
3351 FN_PWMFSW0_C, 0, 0, 0,
3352 /* IP8_27_25 [3] */
3353 FN_VI0_HSYNC, FN_VI0_DATA0_B_VI0_B0_B, FN_CTS1_C, FN_TX4_D,
3354 FN_MMC1_CMD, FN_HSCK1_B, 0, 0,
3355 /* IP8_24_23 [2] */
3356 FN_VI0_FIELD, FN_RX1_C, FN_HRX1_B, 0,
3357 /* IP8_22_21 [2] */
3358 FN_VI0_CLKENB, FN_TX1_C, FN_HTX1_B, FN_MT1_SYNC,
3359 /* IP8_20 [1] */
3360 FN_VI0_CLK, FN_MMC1_CLK,
3361 /* IP8_19 [1] */
3362 FN_FMIN, FN_RDS_DATA,
3363 /* IP8_18 [1] */
3364 FN_BPFCLK, FN_PCMWE,
3365 /* IP8_17_16 [2] */
3366 FN_FMCLK, FN_RDS_CLK, FN_PCMOE, 0,
3367 /* IP8_15_12 [4] */
3368 FN_HSPI_RX0, FN_RX0, FN_CAN_STEP0, FN_AD_NCS,
3369 FN_CC5_STATE7, FN_CC5_STATE15, FN_CC5_STATE23, FN_CC5_STATE31,
3370 FN_CC5_STATE39, 0, 0, 0,
3371 0, 0, 0, 0,
3372 /* IP8_11_8 [4] */
3373 FN_HSPI_TX0, FN_TX0, FN_CAN_DEBUG_HW_TRIGGER, FN_AD_DO,
3374 FN_CC5_STATE6, FN_CC5_STATE14, FN_CC5_STATE22, FN_CC5_STATE30,
3375 FN_CC5_STATE38, 0, 0, 0,
3376 0, 0, 0, 0,
3377 /* IP8_7_4 [4] */
3378 FN_HSPI_CS0, FN_RTS0_TANS, FN_USB_OVC1, FN_AD_DI,
3379 FN_CC5_STATE5, FN_CC5_STATE13, FN_CC5_STATE21, FN_CC5_STATE29,
3380 FN_CC5_STATE37, 0, 0, 0,
3381 0, 0, 0, 0,
3382 /* IP8_3_0 [4] */
3383 FN_HSPI_CLK0, FN_CTS0, FN_USB_OVC0, FN_AD_CLK,
3384 FN_CC5_STATE4, FN_CC5_STATE12, FN_CC5_STATE20, FN_CC5_STATE28,
3385 FN_CC5_STATE36, 0, 0, 0,
3386 0, 0, 0, 0 }
3387 },
3388 { PINMUX_CFG_REG_VAR("IPSR9", 0xfffc0044, 32,
3389 2, 2, 2, 2, 2, 3, 3, 2, 2,
3390 2, 2, 1, 1, 1, 1, 2, 2) {
3391 /* IP9_31_30 [2] */
3392 0, 0, 0, 0,
3393 /* IP9_29_28 [2] */
3394 FN_VI0_G7, FN_ETH_RXD1, FN_SD2_DAT3_B, FN_ARM_TRACEDATA_9,
3395 /* IP9_27_26 [2] */
3396 FN_VI0_G6, FN_ETH_RXD0, FN_SD2_DAT2_B, FN_ARM_TRACEDATA_8,
3397 /* IP9_25_24 [2] */
3398 FN_VI0_G5, FN_ETH_RX_ER, FN_SD2_DAT1_B, FN_ARM_TRACEDATA_7,
3399 /* IP9_23_22 [2] */
3400 FN_VI0_G4, FN_ETH_TX_EN, FN_SD2_DAT0_B, FN_ARM_TRACEDATA_6,
3401 /* IP9_21_19 [3] */
3402 FN_VI0_G3, FN_ETH_CRS_DV, FN_MMC1_D7, FN_ARM_TRACEDATA_5,
3403 FN_TS_SDAT0, 0, 0, 0,
3404 /* IP9_18_16 [3] */
3405 FN_VI0_G2, FN_ETH_TXD1, FN_MMC1_D6, FN_ARM_TRACEDATA_4,
3406 FN_TS_SPSYNC0, 0, 0, 0,
3407 /* IP9_15_14 [2] */
3408 FN_VI0_G1, FN_SSI_WS78_C, FN_IRQ1, FN_ARM_TRACEDATA_3,
3409 /* IP9_13_12 [2] */
3410 FN_VI0_G0, FN_SSI_SCK78_C, FN_IRQ0, FN_ARM_TRACEDATA_2,
3411 /* IP9_11_10 [2] */
3412 FN_VI0_DATA7_VI0_B7, FN_MMC1_D5, FN_ARM_TRACEDATA_1, 0,
3413 /* IP9_9_8 [2] */
3414 FN_VI0_DATA6_VI0_B6, FN_MMC1_D4, FN_ARM_TRACEDATA_0, 0,
3415 /* IP9_7 [1] */
3416 FN_VI0_DATA5_VI0_B5, FN_MMC1_D3,
3417 /* IP9_6 [1] */
3418 FN_VI0_DATA4_VI0_B4, FN_MMC1_D2,
3419 /* IP9_5 [1] */
3420 FN_VI0_DATA3_VI0_B3, FN_MMC1_D1,
3421 /* IP9_4 [1] */
3422 FN_VI0_DATA2_VI0_B2, FN_MMC1_D0,
3423 /* IP9_3_2 [2] */
3424 FN_VI0_DATA1_VI0_B1, FN_HCTS1_B, FN_MT1_PWM, 0,
3425 /* IP9_1_0 [2] */
3426 FN_VI0_DATA0_VI0_B0, FN_HRTS1_B, FN_MT1_VCXO, 0 }
3427 },
3428 { PINMUX_CFG_REG_VAR("IPSR10", 0xfffc0048, 32,
3429 3, 3, 2, 3, 3, 3, 3, 3, 3, 3, 3) {
3430 /* IP10_31_29 [3] */
3431 FN_VI1_VSYNC, FN_AUDIO_CLKOUT_C, FN_SSI_WS4, FN_SIM_CLK,
3432 FN_GPS_MAG_C, FN_SPV_TRST, FN_SCL3, 0,
3433 /* IP10_28_26 [3] */
3434 FN_VI1_HSYNC, FN_VI3_CLK, FN_SSI_SCK4, FN_GPS_SIGN_C,
3435 FN_PWMFSW0_E, 0, 0, 0,
3436 /* IP10_25_24 [2] */
3437 FN_VI1_CLK, FN_SIM_D, FN_SDA3, 0,
3438 /* IP10_23_21 [3] */
3439 FN_VI0_R7, FN_ETH_MDIO, FN_DACK2_C, FN_HSPI_RX1_B,
3440 FN_SCIF_CLK_D, FN_TRACECTL, FN_MT1_PEN, 0,
3441 /* IP10_20_18 [3] */
3442 FN_VI0_R6, FN_ETH_MDC, FN_DREQ2_C, FN_HSPI_TX1_B,
3443 FN_TRACECLK, FN_MT1_BEN, FN_PWMFSW0_D, 0,
3444 /* IP10_17_15 [3] */
3445 FN_VI0_R5, FN_ETH_TXD0, FN_SD2_WP_B, FN_HSPI_CS1_B,
3446 FN_ARM_TRACEDATA_15, FN_MT1_D, FN_TS_SDEN0, 0,
3447 /* IP10_14_12 [3] */
3448 FN_VI0_R4, FN_ETH_REFCLK, FN_SD2_CD_B, FN_HSPI_CLK1_B,
3449 FN_ARM_TRACEDATA_14, FN_MT1_CLK, FN_TS_SCK0, 0,
3450 /* IP10_11_9 [3] */
3451 FN_VI0_R3, FN_ETH_MAGIC, FN_SD2_CMD_B, FN_IRQ3,
3452 FN_ARM_TRACEDATA_13, 0, 0, 0,
3453 /* IP10_8_6 [3] */
3454 FN_VI0_R2, FN_ETH_LINK, FN_SD2_CLK_B, FN_IRQ2,
3455 FN_ARM_TRACEDATA_12, 0, 0, 0,
3456 /* IP10_5_3 [3] */
3457 FN_VI0_R1, FN_SSI_SDATA8_C, FN_DACK1_B, FN_ARM_TRACEDATA_11,
3458 FN_DACK0_C, FN_DRACK0_C, 0, 0,
3459 /* IP10_2_0 [3] */
3460 FN_VI0_R0, FN_SSI_SDATA7_C, FN_SCK1_C, FN_DREQ1_B,
3461 FN_ARM_TRACEDATA_10, FN_DREQ0_C, 0, 0 }
3462 },
3463 { PINMUX_CFG_REG_VAR("IPSR11", 0xfffc004c, 32,
3464 2, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3) {
3465 /* IP11_31_30 [2] */
3466 0, 0, 0, 0,
3467 /* IP11_29_27 [3] */
3468 FN_VI1_G1, FN_VI3_DATA1, FN_SSI_SCK1, FN_TS_SDEN1,
3469 FN_DACK2_B, FN_RX2, FN_HRTS0_B, 0,
3470 /* IP11_26_24 [3] */
2a02818c 3471 FN_VI1_G0, FN_VI3_DATA0, 0, FN_TS_SCK1,
881023d2
LP
3472 FN_DREQ2_B, FN_TX2, FN_SPA_TDO, FN_HCTS0_B,
3473 /* IP11_23_21 [3] */
3474 FN_VI1_DATA7_VI1_B7, FN_SD2_WP, FN_MT0_PWM, FN_SPA_TDI,
3475 FN_HSPI_RX1_D, 0, 0, 0,
3476 /* IP11_20_18 [3] */
3477 FN_VI1_DATA6_VI1_B6, FN_SD2_CD, FN_MT0_VCXO, FN_SPA_TMS,
3478 FN_HSPI_TX1_D, 0, 0, 0,
3479 /* IP11_17_15 [3] */
3480 FN_VI1_DATA5_VI1_B5, FN_SD2_CMD, FN_MT0_SYNC, FN_SPA_TCK,
3481 FN_HSPI_CS1_D, FN_ADICHS2_B, 0, 0,
3482 /* IP11_14_12 [3] */
3483 FN_VI1_DATA4_VI1_B4, FN_SD2_CLK, FN_MT0_PEN, FN_SPA_TRST,
3484 FN_HSPI_CLK1_D, FN_ADICHS1_B, 0, 0,
3485 /* IP11_11_9 [3] */
3486 FN_VI1_DATA3_VI1_B3, FN_SD2_DAT3, FN_MT0_BEN, FN_SPV_TDO,
3487 FN_ADICHS0_B, 0, 0, 0,
3488 /* IP11_8_6 [3] */
3489 FN_VI1_DATA2_VI1_B2, FN_SD2_DAT2, FN_MT0_D, FN_SPVTDI,
3490 FN_ADIDATA_B, 0, 0, 0,
3491 /* IP11_5_3 [3] */
3492 FN_VI1_DATA1_VI1_B1, FN_SD2_DAT1, FN_MT0_CLK, FN_SPV_TMS,
3493 FN_ADICS_B_SAMP_B, 0, 0, 0,
3494 /* IP11_2_0 [3] */
3495 FN_VI1_DATA0_VI1_B0, FN_SD2_DAT0, FN_SIM_RST, FN_SPV_TCK,
3496 FN_ADICLK_B, 0, 0, 0 }
3497 },
3498 { PINMUX_CFG_REG_VAR("IPSR12", 0xfffc0050, 32,
3499 4, 4, 4, 2, 3, 3, 3, 3, 3, 3) {
3500 /* IP12_31_28 [4] */
3501 0, 0, 0, 0, 0, 0, 0, 0,
3502 0, 0, 0, 0, 0, 0, 0, 0,
3503 /* IP12_27_24 [4] */
3504 0, 0, 0, 0, 0, 0, 0, 0,
3505 0, 0, 0, 0, 0, 0, 0, 0,
3506 /* IP12_23_20 [4] */
3507 0, 0, 0, 0, 0, 0, 0, 0,
3508 0, 0, 0, 0, 0, 0, 0, 0,
3509 /* IP12_19_18 [2] */
3510 0, 0, 0, 0,
3511 /* IP12_17_15 [3] */
3512 FN_VI1_G7, FN_VI3_DATA7, FN_GPS_MAG, FN_FCE,
3513 FN_SCK4_B, 0, 0, 0,
3514 /* IP12_14_12 [3] */
3515 FN_VI1_G6, FN_VI3_DATA6, FN_GPS_SIGN, FN_FRB,
3516 FN_RX4_B, FN_SIM_CLK_B, 0, 0,
3517 /* IP12_11_9 [3] */
3518 FN_VI1_G5, FN_VI3_DATA5, FN_GPS_CLK, FN_FSE,
3519 FN_TX4_B, FN_SIM_D_B, 0, 0,
3520 /* IP12_8_6 [3] */
3521 FN_VI1_G4, FN_VI3_DATA4, FN_SSI_WS2, FN_SDA1_C,
3522 FN_SIM_RST_B, FN_HRX0_B, 0, 0,
3523 /* IP12_5_3 [3] */
3524 FN_VI1_G3, FN_VI3_DATA3, FN_SSI_SCK2, FN_TS_SDAT1,
3525 FN_SCL1_C, FN_HTX0_B, 0, 0,
3526 /* IP12_2_0 [3] */
3527 FN_VI1_G2, FN_VI3_DATA2, FN_SSI_WS1, FN_TS_SPSYNC1,
3528 FN_SCK2, FN_HSCK0_B, 0, 0 }
3529 },
3530 { PINMUX_CFG_REG_VAR("MOD_SEL", 0xfffc0090, 32,
3531 2, 2, 3, 3, 2, 2, 2, 2, 2,
3532 1, 1, 1, 1, 1, 1, 1, 2, 1, 2) {
3533 /* SEL_SCIF5 [2] */
3534 FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3,
3535 /* SEL_SCIF4 [2] */
3536 FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
3537 /* SEL_SCIF3 [3] */
3538 FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
3539 FN_SEL_SCIF3_4, 0, 0, 0,
3540 /* SEL_SCIF2 [3] */
3541 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF2_3,
3542 FN_SEL_SCIF2_4, 0, 0, 0,
3543 /* SEL_SCIF1 [2] */
3544 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, 0,
3545 /* SEL_SCIF0 [2] */
3546 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
3547 /* SEL_SSI9 [2] */
3548 FN_SEL_SSI9_0, FN_SEL_SSI9_1, FN_SEL_SSI9_2, 0,
3549 /* SEL_SSI8 [2] */
3550 FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2, 0,
3551 /* SEL_SSI7 [2] */
3552 FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2, 0,
3553 /* SEL_VI0 [1] */
3554 FN_SEL_VI0_0, FN_SEL_VI0_1,
3555 /* SEL_SD2 [1] */
3556 FN_SEL_SD2_0, FN_SEL_SD2_1,
3557 /* SEL_INT3 [1] */
3558 FN_SEL_INT3_0, FN_SEL_INT3_1,
3559 /* SEL_INT2 [1] */
3560 FN_SEL_INT2_0, FN_SEL_INT2_1,
3561 /* SEL_INT1 [1] */
3562 FN_SEL_INT1_0, FN_SEL_INT1_1,
3563 /* SEL_INT0 [1] */
3564 FN_SEL_INT0_0, FN_SEL_INT0_1,
3565 /* SEL_IE [1] */
3566 FN_SEL_IE_0, FN_SEL_IE_1,
3567 /* SEL_EXBUS2 [2] */
3568 FN_SEL_EXBUS2_0, FN_SEL_EXBUS2_1, FN_SEL_EXBUS2_2, 0,
3569 /* SEL_EXBUS1 [1] */
3570 FN_SEL_EXBUS1_0, FN_SEL_EXBUS1_1,
3571 /* SEL_EXBUS0 [2] */
3572 FN_SEL_EXBUS0_0, FN_SEL_EXBUS0_1, FN_SEL_EXBUS0_2, 0 }
3573 },
3574 { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xfffc0094, 32,
3575 2, 2, 2, 2, 1, 1, 1, 3, 1,
3576 2, 2, 2, 2, 1, 1, 2, 1, 2, 2) {
3577 /* SEL_TMU1 [2] */
3578 FN_SEL_TMU1_0, FN_SEL_TMU1_1, FN_SEL_TMU1_2, 0,
3579 /* SEL_TMU0 [2] */
3580 FN_SEL_TMU0_0, FN_SEL_TMU0_1, FN_SEL_TMU0_2, FN_SEL_TMU0_3,
3581 /* SEL_SCIF [2] */
3582 FN_SEL_SCIF_0, FN_SEL_SCIF_1, FN_SEL_SCIF_2, FN_SEL_SCIF_3,
3583 /* SEL_CANCLK [2] */
3584 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2,
3585 /* SEL_CAN0 [1] */
3586 FN_SEL_CAN0_0, FN_SEL_CAN0_1,
3587 /* SEL_HSCIF1 [1] */
3588 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
3589 /* SEL_HSCIF0 [1] */
3590 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,
3591 /* SEL_PWMFSW [3] */
3592 FN_SEL_PWMFSW_0, FN_SEL_PWMFSW_1, FN_SEL_PWMFSW_2,
3593 FN_SEL_PWMFSW_3, FN_SEL_PWMFSW_4, 0, 0, 0,
3594 /* SEL_ADI [1] */
3595 FN_SEL_ADI_0, FN_SEL_ADI_1,
3596 /* [2] */
3597 0, 0, 0, 0,
3598 /* [2] */
3599 0, 0, 0, 0,
3600 /* [2] */
3601 0, 0, 0, 0,
3602 /* SEL_GPS [2] */
3603 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
3604 /* SEL_SIM [1] */
3605 FN_SEL_SIM_0, FN_SEL_SIM_1,
3606 /* SEL_HSPI2 [1] */
3607 FN_SEL_HSPI2_0, FN_SEL_HSPI2_1,
3608 /* SEL_HSPI1 [2] */
3609 FN_SEL_HSPI1_0, FN_SEL_HSPI1_1, FN_SEL_HSPI1_2, FN_SEL_HSPI1_3,
3610 /* SEL_I2C3 [1] */
3611 FN_SEL_I2C3_0, FN_SEL_I2C3_1,
3612 /* SEL_I2C2 [2] */
3613 FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
3614 /* SEL_I2C1 [2] */
3615 FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3 }
3616 },
881023d2
LP
3617 { },
3618};
3619
cd3c1bee 3620const struct sh_pfc_soc_info r8a7779_pinmux_info = {
881023d2
LP
3621 .name = "r8a7779_pfc",
3622
3623 .unlock_reg = 0xfffc0000, /* PMMR */
3624
881023d2
LP
3625 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
3626
a373ed0a
LP
3627 .pins = pinmux_pins,
3628 .nr_pins = ARRAY_SIZE(pinmux_pins),
e8ebafdf
LP
3629 .groups = pinmux_groups,
3630 .nr_groups = ARRAY_SIZE(pinmux_groups),
3631 .functions = pinmux_functions,
3632 .nr_functions = ARRAY_SIZE(pinmux_functions),
3633
881023d2 3634 .cfg_regs = pinmux_config_regs,
881023d2
LP
3635
3636 .gpio_data = pinmux_data,
3637 .gpio_data_size = ARRAY_SIZE(pinmux_data),
3638};
This page took 0.230475 seconds and 5 git commands to generate.