pinctrl: bcm281xx: Constify struct regmap_config
[deliverable/linux.git] / drivers / pinctrl / sirf / pinctrl-sirf.c
CommitLineData
3370dc91
BS
1/*
2 * pinmux driver for CSR SiRFprimaII
3 *
019c12f4
BS
4 * Copyright (c) 2011 - 2014 Cambridge Silicon Radio Limited, a CSR plc group
5 * company.
3370dc91
BS
6 *
7 * Licensed under GPLv2 or later.
8 */
9
10#include <linux/init.h>
11#include <linux/module.h>
12#include <linux/irq.h>
13#include <linux/platform_device.h>
14#include <linux/io.h>
15#include <linux/slab.h>
16#include <linux/err.h>
3370dc91
BS
17#include <linux/pinctrl/pinctrl.h>
18#include <linux/pinctrl/pinmux.h>
19#include <linux/pinctrl/consumer.h>
20#include <linux/pinctrl/machine.h>
21#include <linux/of.h>
22#include <linux/of_address.h>
23#include <linux/of_device.h>
24#include <linux/of_platform.h>
25#include <linux/bitops.h>
26#include <linux/gpio.h>
27#include <linux/of_gpio.h>
3370dc91
BS
28
29#include "pinctrl-sirf.h"
30
31#define DRIVER_NAME "pinmux-sirf"
32
33struct sirfsoc_gpio_bank {
3370dc91
BS
34 int id;
35 int parent_irq;
36 spinlock_t lock;
c5eb757c
BS
37};
38
39struct sirfsoc_gpio_chip {
40 struct of_mm_gpio_chip chip;
3370dc91 41 bool is_marco; /* for marco, some registers are different with prima2 */
c5eb757c 42 struct sirfsoc_gpio_bank sgpio_bank[SIRFSOC_GPIO_NO_OF_BANKS];
3370dc91
BS
43};
44
3370dc91
BS
45static DEFINE_SPINLOCK(sgpio_lock);
46
47static struct sirfsoc_pin_group *sirfsoc_pin_groups;
48static int sirfsoc_pingrp_cnt;
49
50static int sirfsoc_get_groups_count(struct pinctrl_dev *pctldev)
51{
52 return sirfsoc_pingrp_cnt;
53}
54
55static const char *sirfsoc_get_group_name(struct pinctrl_dev *pctldev,
56 unsigned selector)
57{
58 return sirfsoc_pin_groups[selector].name;
59}
60
c09f80db
BS
61static int sirfsoc_get_group_pins(struct pinctrl_dev *pctldev,
62 unsigned selector,
63 const unsigned **pins,
64 unsigned *num_pins)
3370dc91
BS
65{
66 *pins = sirfsoc_pin_groups[selector].pins;
67 *num_pins = sirfsoc_pin_groups[selector].num_pins;
68 return 0;
69}
70
c09f80db
BS
71static void sirfsoc_pin_dbg_show(struct pinctrl_dev *pctldev,
72 struct seq_file *s, unsigned offset)
3370dc91
BS
73{
74 seq_printf(s, " " DRIVER_NAME);
75}
76
77static int sirfsoc_dt_node_to_map(struct pinctrl_dev *pctldev,
78 struct device_node *np_config,
79 struct pinctrl_map **map, unsigned *num_maps)
80{
81 struct sirfsoc_pmx *spmx = pinctrl_dev_get_drvdata(pctldev);
82 struct device_node *np;
83 struct property *prop;
84 const char *function, *group;
85 int ret, index = 0, count = 0;
86
87 /* calculate number of maps required */
88 for_each_child_of_node(np_config, np) {
89 ret = of_property_read_string(np, "sirf,function", &function);
90 if (ret < 0)
91 return ret;
92
93 ret = of_property_count_strings(np, "sirf,pins");
94 if (ret < 0)
95 return ret;
96
97 count += ret;
98 }
99
100 if (!count) {
101 dev_err(spmx->dev, "No child nodes passed via DT\n");
102 return -ENODEV;
103 }
104
105 *map = kzalloc(sizeof(**map) * count, GFP_KERNEL);
106 if (!*map)
107 return -ENOMEM;
108
109 for_each_child_of_node(np_config, np) {
110 of_property_read_string(np, "sirf,function", &function);
111 of_property_for_each_string(np, "sirf,pins", prop, group) {
112 (*map)[index].type = PIN_MAP_TYPE_MUX_GROUP;
113 (*map)[index].data.mux.group = group;
114 (*map)[index].data.mux.function = function;
115 index++;
116 }
117 }
118
119 *num_maps = count;
120
121 return 0;
122}
123
124static void sirfsoc_dt_free_map(struct pinctrl_dev *pctldev,
125 struct pinctrl_map *map, unsigned num_maps)
126{
127 kfree(map);
128}
129
130static struct pinctrl_ops sirfsoc_pctrl_ops = {
131 .get_groups_count = sirfsoc_get_groups_count,
132 .get_group_name = sirfsoc_get_group_name,
133 .get_group_pins = sirfsoc_get_group_pins,
134 .pin_dbg_show = sirfsoc_pin_dbg_show,
135 .dt_node_to_map = sirfsoc_dt_node_to_map,
136 .dt_free_map = sirfsoc_dt_free_map,
137};
138
139static struct sirfsoc_pmx_func *sirfsoc_pmx_functions;
140static int sirfsoc_pmxfunc_cnt;
141
c09f80db
BS
142static void sirfsoc_pinmux_endisable(struct sirfsoc_pmx *spmx,
143 unsigned selector, bool enable)
3370dc91
BS
144{
145 int i;
c09f80db
BS
146 const struct sirfsoc_padmux *mux =
147 sirfsoc_pmx_functions[selector].padmux;
3370dc91
BS
148 const struct sirfsoc_muxmask *mask = mux->muxmask;
149
150 for (i = 0; i < mux->muxmask_counts; i++) {
151 u32 muxval;
152 if (!spmx->is_marco) {
c09f80db
BS
153 muxval = readl(spmx->gpio_virtbase +
154 SIRFSOC_GPIO_PAD_EN(mask[i].group));
3370dc91
BS
155 if (enable)
156 muxval = muxval & ~mask[i].mask;
157 else
158 muxval = muxval | mask[i].mask;
c09f80db
BS
159 writel(muxval, spmx->gpio_virtbase +
160 SIRFSOC_GPIO_PAD_EN(mask[i].group));
3370dc91
BS
161 } else {
162 if (enable)
163 writel(mask[i].mask, spmx->gpio_virtbase +
164 SIRFSOC_GPIO_PAD_EN_CLR(mask[i].group));
165 else
166 writel(mask[i].mask, spmx->gpio_virtbase +
167 SIRFSOC_GPIO_PAD_EN(mask[i].group));
168 }
169 }
170
171 if (mux->funcmask && enable) {
172 u32 func_en_val;
6a08a92e 173
3370dc91 174 func_en_val =
6a08a92e 175 readl(spmx->rsc_virtbase + mux->ctrlreg);
3370dc91 176 func_en_val =
6a08a92e
RW
177 (func_en_val & ~mux->funcmask) | (mux->funcval);
178 writel(func_en_val, spmx->rsc_virtbase + mux->ctrlreg);
3370dc91
BS
179 }
180}
181
03e9f0ca
LW
182static int sirfsoc_pinmux_set_mux(struct pinctrl_dev *pmxdev,
183 unsigned selector,
184 unsigned group)
3370dc91
BS
185{
186 struct sirfsoc_pmx *spmx;
187
188 spmx = pinctrl_dev_get_drvdata(pmxdev);
189 sirfsoc_pinmux_endisable(spmx, selector, true);
190
191 return 0;
192}
193
3370dc91
BS
194static int sirfsoc_pinmux_get_funcs_count(struct pinctrl_dev *pmxdev)
195{
196 return sirfsoc_pmxfunc_cnt;
197}
198
199static const char *sirfsoc_pinmux_get_func_name(struct pinctrl_dev *pctldev,
200 unsigned selector)
201{
202 return sirfsoc_pmx_functions[selector].name;
203}
204
c09f80db
BS
205static int sirfsoc_pinmux_get_groups(struct pinctrl_dev *pctldev,
206 unsigned selector,
207 const char * const **groups,
208 unsigned * const num_groups)
3370dc91
BS
209{
210 *groups = sirfsoc_pmx_functions[selector].groups;
211 *num_groups = sirfsoc_pmx_functions[selector].num_groups;
212 return 0;
213}
214
215static int sirfsoc_pinmux_request_gpio(struct pinctrl_dev *pmxdev,
216 struct pinctrl_gpio_range *range, unsigned offset)
217{
218 struct sirfsoc_pmx *spmx;
219
220 int group = range->id;
221
222 u32 muxval;
223
224 spmx = pinctrl_dev_get_drvdata(pmxdev);
225
226 if (!spmx->is_marco) {
c09f80db
BS
227 muxval = readl(spmx->gpio_virtbase +
228 SIRFSOC_GPIO_PAD_EN(group));
3370dc91 229 muxval = muxval | (1 << (offset - range->pin_base));
c09f80db
BS
230 writel(muxval, spmx->gpio_virtbase +
231 SIRFSOC_GPIO_PAD_EN(group));
3370dc91
BS
232 } else {
233 writel(1 << (offset - range->pin_base), spmx->gpio_virtbase +
234 SIRFSOC_GPIO_PAD_EN(group));
235 }
236
237 return 0;
238}
239
240static struct pinmux_ops sirfsoc_pinmux_ops = {
03e9f0ca 241 .set_mux = sirfsoc_pinmux_set_mux,
3370dc91
BS
242 .get_functions_count = sirfsoc_pinmux_get_funcs_count,
243 .get_function_name = sirfsoc_pinmux_get_func_name,
244 .get_function_groups = sirfsoc_pinmux_get_groups,
245 .gpio_request_enable = sirfsoc_pinmux_request_gpio,
246};
247
248static struct pinctrl_desc sirfsoc_pinmux_desc = {
249 .name = DRIVER_NAME,
250 .pctlops = &sirfsoc_pctrl_ops,
251 .pmxops = &sirfsoc_pinmux_ops,
252 .owner = THIS_MODULE,
253};
254
3370dc91
BS
255static void __iomem *sirfsoc_rsc_of_iomap(void)
256{
257 const struct of_device_id rsc_ids[] = {
258 { .compatible = "sirf,prima2-rsc" },
259 { .compatible = "sirf,marco-rsc" },
260 {}
261 };
262 struct device_node *np;
263
264 np = of_find_matching_node(NULL, rsc_ids);
265 if (!np)
266 panic("unable to find compatible rsc node in dtb\n");
267
268 return of_iomap(np, 0);
269}
270
271static int sirfsoc_gpio_of_xlate(struct gpio_chip *gc,
c5eb757c
BS
272 const struct of_phandle_args *gpiospec,
273 u32 *flags)
3370dc91 274{
c5eb757c 275 if (gpiospec->args[0] > SIRFSOC_GPIO_NO_OF_BANKS * SIRFSOC_GPIO_BANK_SIZE)
9c956909 276 return -EINVAL;
3370dc91 277
c5eb757c 278 if (flags)
9c956909 279 *flags = gpiospec->args[1];
3370dc91 280
c5eb757c 281 return gpiospec->args[0];
3370dc91
BS
282}
283
284static const struct of_device_id pinmux_ids[] = {
285 { .compatible = "sirf,prima2-pinctrl", .data = &prima2_pinctrl_data, },
286 { .compatible = "sirf,atlas6-pinctrl", .data = &atlas6_pinctrl_data, },
287 { .compatible = "sirf,marco-pinctrl", .data = &prima2_pinctrl_data, },
288 {}
289};
290
291static int sirfsoc_pinmux_probe(struct platform_device *pdev)
292{
293 int ret;
294 struct sirfsoc_pmx *spmx;
295 struct device_node *np = pdev->dev.of_node;
296 const struct sirfsoc_pinctrl_data *pdata;
3370dc91
BS
297
298 /* Create state holders etc for this driver */
299 spmx = devm_kzalloc(&pdev->dev, sizeof(*spmx), GFP_KERNEL);
300 if (!spmx)
301 return -ENOMEM;
302
303 spmx->dev = &pdev->dev;
304
305 platform_set_drvdata(pdev, spmx);
306
307 spmx->gpio_virtbase = of_iomap(np, 0);
308 if (!spmx->gpio_virtbase) {
309 dev_err(&pdev->dev, "can't map gpio registers\n");
310 return -ENOMEM;
311 }
312
313 spmx->rsc_virtbase = sirfsoc_rsc_of_iomap();
314 if (!spmx->rsc_virtbase) {
315 ret = -ENOMEM;
316 dev_err(&pdev->dev, "can't map rsc registers\n");
317 goto out_no_rsc_remap;
318 }
319
320 if (of_device_is_compatible(np, "sirf,marco-pinctrl"))
321 spmx->is_marco = 1;
322
323 pdata = of_match_node(pinmux_ids, np)->data;
324 sirfsoc_pin_groups = pdata->grps;
325 sirfsoc_pingrp_cnt = pdata->grps_cnt;
326 sirfsoc_pmx_functions = pdata->funcs;
327 sirfsoc_pmxfunc_cnt = pdata->funcs_cnt;
328 sirfsoc_pinmux_desc.pins = pdata->pads;
329 sirfsoc_pinmux_desc.npins = pdata->pads_cnt;
330
331
332 /* Now register the pin controller and all pins it handles */
333 spmx->pmx = pinctrl_register(&sirfsoc_pinmux_desc, &pdev->dev, spmx);
334 if (!spmx->pmx) {
335 dev_err(&pdev->dev, "could not register SIRFSOC pinmux driver\n");
336 ret = -EINVAL;
337 goto out_no_pmx;
338 }
339
3370dc91
BS
340 dev_info(&pdev->dev, "initialized SIRFSOC pinmux driver\n");
341
342 return 0;
343
344out_no_pmx:
345 iounmap(spmx->rsc_virtbase);
346out_no_rsc_remap:
347 iounmap(spmx->gpio_virtbase);
348 return ret;
349}
350
bc8d25a4
BS
351#ifdef CONFIG_PM_SLEEP
352static int sirfsoc_pinmux_suspend_noirq(struct device *dev)
353{
354 int i, j;
355 struct sirfsoc_pmx *spmx = dev_get_drvdata(dev);
356
357 for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
358 for (j = 0; j < SIRFSOC_GPIO_BANK_SIZE; j++) {
359 spmx->gpio_regs[i][j] = readl(spmx->gpio_virtbase +
360 SIRFSOC_GPIO_CTRL(i, j));
361 }
362 spmx->ints_regs[i] = readl(spmx->gpio_virtbase +
363 SIRFSOC_GPIO_INT_STATUS(i));
364 spmx->paden_regs[i] = readl(spmx->gpio_virtbase +
365 SIRFSOC_GPIO_PAD_EN(i));
366 }
367 spmx->dspen_regs = readl(spmx->gpio_virtbase + SIRFSOC_GPIO_DSP_EN0);
368
369 for (i = 0; i < 3; i++)
370 spmx->rsc_regs[i] = readl(spmx->rsc_virtbase + 4 * i);
371
372 return 0;
373}
374
375static int sirfsoc_pinmux_resume_noirq(struct device *dev)
376{
377 int i, j;
378 struct sirfsoc_pmx *spmx = dev_get_drvdata(dev);
379
380 for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
381 for (j = 0; j < SIRFSOC_GPIO_BANK_SIZE; j++) {
382 writel(spmx->gpio_regs[i][j], spmx->gpio_virtbase +
383 SIRFSOC_GPIO_CTRL(i, j));
384 }
385 writel(spmx->ints_regs[i], spmx->gpio_virtbase +
386 SIRFSOC_GPIO_INT_STATUS(i));
387 writel(spmx->paden_regs[i], spmx->gpio_virtbase +
388 SIRFSOC_GPIO_PAD_EN(i));
389 }
390 writel(spmx->dspen_regs, spmx->gpio_virtbase + SIRFSOC_GPIO_DSP_EN0);
391
392 for (i = 0; i < 3; i++)
393 writel(spmx->rsc_regs[i], spmx->rsc_virtbase + 4 * i);
394
395 return 0;
396}
397
398static const struct dev_pm_ops sirfsoc_pinmux_pm_ops = {
399 .suspend_noirq = sirfsoc_pinmux_suspend_noirq,
400 .resume_noirq = sirfsoc_pinmux_resume_noirq,
f6b17885
BS
401 .freeze_noirq = sirfsoc_pinmux_suspend_noirq,
402 .restore_noirq = sirfsoc_pinmux_resume_noirq,
bc8d25a4
BS
403};
404#endif
405
3370dc91
BS
406static struct platform_driver sirfsoc_pinmux_driver = {
407 .driver = {
408 .name = DRIVER_NAME,
3370dc91 409 .of_match_table = pinmux_ids,
bc8d25a4
BS
410#ifdef CONFIG_PM_SLEEP
411 .pm = &sirfsoc_pinmux_pm_ops,
412#endif
3370dc91
BS
413 },
414 .probe = sirfsoc_pinmux_probe,
415};
416
417static int __init sirfsoc_pinmux_init(void)
418{
419 return platform_driver_register(&sirfsoc_pinmux_driver);
420}
421arch_initcall(sirfsoc_pinmux_init);
422
294d1351
LW
423static inline struct sirfsoc_gpio_chip *to_sirfsoc_gpio(struct gpio_chip *gc)
424{
425 return container_of(gc, struct sirfsoc_gpio_chip, chip.gc);
426}
427
428static inline struct sirfsoc_gpio_bank *
429sirfsoc_gpio_to_bank(struct sirfsoc_gpio_chip *sgpio, unsigned int offset)
3370dc91 430{
294d1351 431 return &sgpio->sgpio_bank[offset / SIRFSOC_GPIO_BANK_SIZE];
3370dc91
BS
432}
433
294d1351 434static inline int sirfsoc_gpio_to_bankoff(unsigned int offset)
3370dc91 435{
294d1351 436 return offset % SIRFSOC_GPIO_BANK_SIZE;
3370dc91 437}
7420d2d0 438
3370dc91
BS
439static void sirfsoc_gpio_irq_ack(struct irq_data *d)
440{
294d1351
LW
441 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
442 struct sirfsoc_gpio_chip *sgpio = to_sirfsoc_gpio(gc);
443 struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, d->hwirq);
444 int idx = sirfsoc_gpio_to_bankoff(d->hwirq);
3370dc91
BS
445 u32 val, offset;
446 unsigned long flags;
447
448 offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
449
450 spin_lock_irqsave(&sgpio_lock, flags);
451
294d1351 452 val = readl(sgpio->chip.regs + offset);
3370dc91 453
294d1351 454 writel(val, sgpio->chip.regs + offset);
3370dc91
BS
455
456 spin_unlock_irqrestore(&sgpio_lock, flags);
457}
458
294d1351
LW
459static void __sirfsoc_gpio_irq_mask(struct sirfsoc_gpio_chip *sgpio,
460 struct sirfsoc_gpio_bank *bank,
461 int idx)
3370dc91
BS
462{
463 u32 val, offset;
464 unsigned long flags;
465
466 offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
467
468 spin_lock_irqsave(&sgpio_lock, flags);
469
294d1351 470 val = readl(sgpio->chip.regs + offset);
3370dc91
BS
471 val &= ~SIRFSOC_GPIO_CTL_INTR_EN_MASK;
472 val &= ~SIRFSOC_GPIO_CTL_INTR_STS_MASK;
294d1351 473 writel(val, sgpio->chip.regs + offset);
3370dc91
BS
474
475 spin_unlock_irqrestore(&sgpio_lock, flags);
476}
477
478static void sirfsoc_gpio_irq_mask(struct irq_data *d)
479{
294d1351
LW
480 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
481 struct sirfsoc_gpio_chip *sgpio = to_sirfsoc_gpio(gc);
482 struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, d->hwirq);
3370dc91 483
294d1351 484 __sirfsoc_gpio_irq_mask(sgpio, bank, d->hwirq % SIRFSOC_GPIO_BANK_SIZE);
3370dc91
BS
485}
486
487static void sirfsoc_gpio_irq_unmask(struct irq_data *d)
488{
294d1351
LW
489 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
490 struct sirfsoc_gpio_chip *sgpio = to_sirfsoc_gpio(gc);
491 struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, d->hwirq);
492 int idx = sirfsoc_gpio_to_bankoff(d->hwirq);
3370dc91
BS
493 u32 val, offset;
494 unsigned long flags;
495
496 offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
497
498 spin_lock_irqsave(&sgpio_lock, flags);
499
294d1351 500 val = readl(sgpio->chip.regs + offset);
3370dc91
BS
501 val &= ~SIRFSOC_GPIO_CTL_INTR_STS_MASK;
502 val |= SIRFSOC_GPIO_CTL_INTR_EN_MASK;
294d1351 503 writel(val, sgpio->chip.regs + offset);
3370dc91
BS
504
505 spin_unlock_irqrestore(&sgpio_lock, flags);
506}
507
508static int sirfsoc_gpio_irq_type(struct irq_data *d, unsigned type)
509{
294d1351
LW
510 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
511 struct sirfsoc_gpio_chip *sgpio = to_sirfsoc_gpio(gc);
512 struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, d->hwirq);
513 int idx = sirfsoc_gpio_to_bankoff(d->hwirq);
3370dc91
BS
514 u32 val, offset;
515 unsigned long flags;
516
517 offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
518
519 spin_lock_irqsave(&sgpio_lock, flags);
520
294d1351 521 val = readl(sgpio->chip.regs + offset);
b07ddcdc 522 val &= ~(SIRFSOC_GPIO_CTL_INTR_STS_MASK | SIRFSOC_GPIO_CTL_OUT_EN_MASK);
3370dc91
BS
523
524 switch (type) {
525 case IRQ_TYPE_NONE:
526 break;
527 case IRQ_TYPE_EDGE_RISING:
c09f80db
BS
528 val |= SIRFSOC_GPIO_CTL_INTR_HIGH_MASK |
529 SIRFSOC_GPIO_CTL_INTR_TYPE_MASK;
3370dc91
BS
530 val &= ~SIRFSOC_GPIO_CTL_INTR_LOW_MASK;
531 break;
532 case IRQ_TYPE_EDGE_FALLING:
533 val &= ~SIRFSOC_GPIO_CTL_INTR_HIGH_MASK;
c09f80db
BS
534 val |= SIRFSOC_GPIO_CTL_INTR_LOW_MASK |
535 SIRFSOC_GPIO_CTL_INTR_TYPE_MASK;
3370dc91
BS
536 break;
537 case IRQ_TYPE_EDGE_BOTH:
c09f80db
BS
538 val |= SIRFSOC_GPIO_CTL_INTR_HIGH_MASK |
539 SIRFSOC_GPIO_CTL_INTR_LOW_MASK |
540 SIRFSOC_GPIO_CTL_INTR_TYPE_MASK;
3370dc91
BS
541 break;
542 case IRQ_TYPE_LEVEL_LOW:
c09f80db
BS
543 val &= ~(SIRFSOC_GPIO_CTL_INTR_HIGH_MASK |
544 SIRFSOC_GPIO_CTL_INTR_TYPE_MASK);
3370dc91
BS
545 val |= SIRFSOC_GPIO_CTL_INTR_LOW_MASK;
546 break;
547 case IRQ_TYPE_LEVEL_HIGH:
548 val |= SIRFSOC_GPIO_CTL_INTR_HIGH_MASK;
c09f80db
BS
549 val &= ~(SIRFSOC_GPIO_CTL_INTR_LOW_MASK |
550 SIRFSOC_GPIO_CTL_INTR_TYPE_MASK);
3370dc91
BS
551 break;
552 }
553
294d1351 554 writel(val, sgpio->chip.regs + offset);
3370dc91
BS
555
556 spin_unlock_irqrestore(&sgpio_lock, flags);
557
558 return 0;
559}
560
561static struct irq_chip sirfsoc_irq_chip = {
562 .name = "sirf-gpio-irq",
563 .irq_ack = sirfsoc_gpio_irq_ack,
564 .irq_mask = sirfsoc_gpio_irq_mask,
565 .irq_unmask = sirfsoc_gpio_irq_unmask,
566 .irq_set_type = sirfsoc_gpio_irq_type,
567};
568
569static void sirfsoc_gpio_handle_irq(unsigned int irq, struct irq_desc *desc)
570{
294d1351
LW
571 struct gpio_chip *gc = irq_desc_get_handler_data(desc);
572 struct sirfsoc_gpio_chip *sgpio = to_sirfsoc_gpio(gc);
7420d2d0 573 struct sirfsoc_gpio_bank *bank;
3370dc91
BS
574 u32 status, ctrl;
575 int idx = 0;
576 struct irq_chip *chip = irq_get_chip(irq);
7420d2d0
LW
577 int i;
578
648e42e1 579 for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
29c7f1f5 580 bank = &sgpio->sgpio_bank[i];
7420d2d0
LW
581 if (bank->parent_irq == irq)
582 break;
583 }
648e42e1 584 BUG_ON(i == SIRFSOC_GPIO_NO_OF_BANKS);
3370dc91
BS
585
586 chained_irq_enter(chip, desc);
587
294d1351 588 status = readl(sgpio->chip.regs + SIRFSOC_GPIO_INT_STATUS(bank->id));
3370dc91
BS
589 if (!status) {
590 printk(KERN_WARNING
591 "%s: gpio id %d status %#x no interrupt is flaged\n",
592 __func__, bank->id, status);
593 handle_bad_irq(irq, desc);
594 return;
595 }
596
597 while (status) {
294d1351 598 ctrl = readl(sgpio->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, idx));
3370dc91
BS
599
600 /*
601 * Here we must check whether the corresponding GPIO's interrupt
602 * has been enabled, otherwise just skip it
603 */
604 if ((status & 0x1) && (ctrl & SIRFSOC_GPIO_CTL_INTR_EN_MASK)) {
605 pr_debug("%s: gpio id %d idx %d happens\n",
606 __func__, bank->id, idx);
294d1351 607 generic_handle_irq(irq_find_mapping(gc->irqdomain, idx +
8daeffb0 608 bank->id * SIRFSOC_GPIO_BANK_SIZE));
3370dc91
BS
609 }
610
611 idx++;
612 status = status >> 1;
613 }
614
615 chained_irq_exit(chip, desc);
616}
617
294d1351
LW
618static inline void sirfsoc_gpio_set_input(struct sirfsoc_gpio_chip *sgpio,
619 unsigned ctrl_offset)
3370dc91
BS
620{
621 u32 val;
622
294d1351 623 val = readl(sgpio->chip.regs + ctrl_offset);
3370dc91 624 val &= ~SIRFSOC_GPIO_CTL_OUT_EN_MASK;
294d1351 625 writel(val, sgpio->chip.regs + ctrl_offset);
3370dc91
BS
626}
627
628static int sirfsoc_gpio_request(struct gpio_chip *chip, unsigned offset)
629{
294d1351
LW
630 struct sirfsoc_gpio_chip *sgpio = to_sirfsoc_gpio(chip);
631 struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, offset);
3370dc91
BS
632 unsigned long flags;
633
634 if (pinctrl_request_gpio(chip->base + offset))
635 return -ENODEV;
636
637 spin_lock_irqsave(&bank->lock, flags);
638
639 /*
640 * default status:
641 * set direction as input and mask irq
642 */
294d1351
LW
643 sirfsoc_gpio_set_input(sgpio, SIRFSOC_GPIO_CTRL(bank->id, offset));
644 __sirfsoc_gpio_irq_mask(sgpio, bank, offset);
3370dc91
BS
645
646 spin_unlock_irqrestore(&bank->lock, flags);
647
648 return 0;
649}
650
651static void sirfsoc_gpio_free(struct gpio_chip *chip, unsigned offset)
652{
294d1351
LW
653 struct sirfsoc_gpio_chip *sgpio = to_sirfsoc_gpio(chip);
654 struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, offset);
3370dc91
BS
655 unsigned long flags;
656
657 spin_lock_irqsave(&bank->lock, flags);
658
294d1351
LW
659 __sirfsoc_gpio_irq_mask(sgpio, bank, offset);
660 sirfsoc_gpio_set_input(sgpio, SIRFSOC_GPIO_CTRL(bank->id, offset));
3370dc91
BS
661
662 spin_unlock_irqrestore(&bank->lock, flags);
663
664 pinctrl_free_gpio(chip->base + offset);
665}
666
667static int sirfsoc_gpio_direction_input(struct gpio_chip *chip, unsigned gpio)
668{
294d1351
LW
669 struct sirfsoc_gpio_chip *sgpio = to_sirfsoc_gpio(chip);
670 struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, gpio);
c5eb757c 671 int idx = sirfsoc_gpio_to_bankoff(gpio);
3370dc91
BS
672 unsigned long flags;
673 unsigned offset;
674
675 offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
676
677 spin_lock_irqsave(&bank->lock, flags);
678
294d1351 679 sirfsoc_gpio_set_input(sgpio, offset);
3370dc91
BS
680
681 spin_unlock_irqrestore(&bank->lock, flags);
682
683 return 0;
684}
685
294d1351
LW
686static inline void sirfsoc_gpio_set_output(struct sirfsoc_gpio_chip *sgpio,
687 struct sirfsoc_gpio_bank *bank,
688 unsigned offset,
689 int value)
3370dc91
BS
690{
691 u32 out_ctrl;
692 unsigned long flags;
693
694 spin_lock_irqsave(&bank->lock, flags);
695
294d1351 696 out_ctrl = readl(sgpio->chip.regs + offset);
3370dc91
BS
697 if (value)
698 out_ctrl |= SIRFSOC_GPIO_CTL_DATAOUT_MASK;
699 else
700 out_ctrl &= ~SIRFSOC_GPIO_CTL_DATAOUT_MASK;
701
702 out_ctrl &= ~SIRFSOC_GPIO_CTL_INTR_EN_MASK;
703 out_ctrl |= SIRFSOC_GPIO_CTL_OUT_EN_MASK;
294d1351 704 writel(out_ctrl, sgpio->chip.regs + offset);
3370dc91
BS
705
706 spin_unlock_irqrestore(&bank->lock, flags);
707}
708
c09f80db
BS
709static int sirfsoc_gpio_direction_output(struct gpio_chip *chip,
710 unsigned gpio, int value)
3370dc91 711{
294d1351
LW
712 struct sirfsoc_gpio_chip *sgpio = to_sirfsoc_gpio(chip);
713 struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, gpio);
c5eb757c 714 int idx = sirfsoc_gpio_to_bankoff(gpio);
3370dc91
BS
715 u32 offset;
716 unsigned long flags;
717
718 offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
719
720 spin_lock_irqsave(&sgpio_lock, flags);
721
294d1351 722 sirfsoc_gpio_set_output(sgpio, bank, offset, value);
3370dc91
BS
723
724 spin_unlock_irqrestore(&sgpio_lock, flags);
725
726 return 0;
727}
728
729static int sirfsoc_gpio_get_value(struct gpio_chip *chip, unsigned offset)
730{
294d1351
LW
731 struct sirfsoc_gpio_chip *sgpio = to_sirfsoc_gpio(chip);
732 struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, offset);
3370dc91
BS
733 u32 val;
734 unsigned long flags;
735
736 spin_lock_irqsave(&bank->lock, flags);
737
294d1351 738 val = readl(sgpio->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, offset));
3370dc91
BS
739
740 spin_unlock_irqrestore(&bank->lock, flags);
741
742 return !!(val & SIRFSOC_GPIO_CTL_DATAIN_MASK);
743}
744
745static void sirfsoc_gpio_set_value(struct gpio_chip *chip, unsigned offset,
746 int value)
747{
294d1351
LW
748 struct sirfsoc_gpio_chip *sgpio = to_sirfsoc_gpio(chip);
749 struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, offset);
3370dc91
BS
750 u32 ctrl;
751 unsigned long flags;
752
753 spin_lock_irqsave(&bank->lock, flags);
754
294d1351 755 ctrl = readl(sgpio->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, offset));
3370dc91
BS
756 if (value)
757 ctrl |= SIRFSOC_GPIO_CTL_DATAOUT_MASK;
758 else
759 ctrl &= ~SIRFSOC_GPIO_CTL_DATAOUT_MASK;
294d1351 760 writel(ctrl, sgpio->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, offset));
3370dc91
BS
761
762 spin_unlock_irqrestore(&bank->lock, flags);
763}
764
294d1351
LW
765static void sirfsoc_gpio_set_pullup(struct sirfsoc_gpio_chip *sgpio,
766 const u32 *pullups)
3370dc91
BS
767{
768 int i, n;
769 const unsigned long *p = (const unsigned long *)pullups;
770
771 for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
772 for_each_set_bit(n, p + i, BITS_PER_LONG) {
773 u32 offset = SIRFSOC_GPIO_CTRL(i, n);
294d1351 774 u32 val = readl(sgpio->chip.regs + offset);
3370dc91
BS
775 val |= SIRFSOC_GPIO_CTL_PULL_MASK;
776 val |= SIRFSOC_GPIO_CTL_PULL_HIGH;
294d1351 777 writel(val, sgpio->chip.regs + offset);
3370dc91
BS
778 }
779 }
780}
781
294d1351
LW
782static void sirfsoc_gpio_set_pulldown(struct sirfsoc_gpio_chip *sgpio,
783 const u32 *pulldowns)
3370dc91
BS
784{
785 int i, n;
786 const unsigned long *p = (const unsigned long *)pulldowns;
787
788 for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
789 for_each_set_bit(n, p + i, BITS_PER_LONG) {
790 u32 offset = SIRFSOC_GPIO_CTRL(i, n);
294d1351 791 u32 val = readl(sgpio->chip.regs + offset);
3370dc91
BS
792 val |= SIRFSOC_GPIO_CTL_PULL_MASK;
793 val &= ~SIRFSOC_GPIO_CTL_PULL_HIGH;
294d1351 794 writel(val, sgpio->chip.regs + offset);
3370dc91
BS
795 }
796 }
797}
798
799static int sirfsoc_gpio_probe(struct device_node *np)
800{
801 int i, err = 0;
294d1351 802 static struct sirfsoc_gpio_chip *sgpio;
3370dc91 803 struct sirfsoc_gpio_bank *bank;
2c9fdcf1 804 void __iomem *regs;
3370dc91
BS
805 struct platform_device *pdev;
806 bool is_marco = false;
807
808 u32 pullups[SIRFSOC_GPIO_NO_OF_BANKS], pulldowns[SIRFSOC_GPIO_NO_OF_BANKS];
809
810 pdev = of_find_device_by_node(np);
811 if (!pdev)
812 return -ENODEV;
813
294d1351
LW
814 sgpio = devm_kzalloc(&pdev->dev, sizeof(*sgpio), GFP_KERNEL);
815 if (!sgpio)
816 return -ENOMEM;
817
3370dc91
BS
818 regs = of_iomap(np, 0);
819 if (!regs)
820 return -ENOMEM;
821
822 if (of_device_is_compatible(np, "sirf,marco-pinctrl"))
823 is_marco = 1;
824
294d1351
LW
825 sgpio->chip.gc.request = sirfsoc_gpio_request;
826 sgpio->chip.gc.free = sirfsoc_gpio_free;
827 sgpio->chip.gc.direction_input = sirfsoc_gpio_direction_input;
828 sgpio->chip.gc.get = sirfsoc_gpio_get_value;
829 sgpio->chip.gc.direction_output = sirfsoc_gpio_direction_output;
830 sgpio->chip.gc.set = sirfsoc_gpio_set_value;
831 sgpio->chip.gc.base = 0;
832 sgpio->chip.gc.ngpio = SIRFSOC_GPIO_BANK_SIZE * SIRFSOC_GPIO_NO_OF_BANKS;
833 sgpio->chip.gc.label = kstrdup(np->full_name, GFP_KERNEL);
834 sgpio->chip.gc.of_node = np;
835 sgpio->chip.gc.of_xlate = sirfsoc_gpio_of_xlate;
836 sgpio->chip.gc.of_gpio_n_cells = 2;
837 sgpio->chip.gc.dev = &pdev->dev;
838 sgpio->chip.regs = regs;
839 sgpio->is_marco = is_marco;
840
841 err = gpiochip_add(&sgpio->chip.gc);
c5eb757c 842 if (err) {
7420d2d0 843 dev_err(&pdev->dev, "%s: error in probe function with status %d\n",
c5eb757c
BS
844 np->full_name, err);
845 goto out;
846 }
847
294d1351 848 err = gpiochip_irqchip_add(&sgpio->chip.gc,
7420d2d0
LW
849 &sirfsoc_irq_chip,
850 0, handle_level_irq,
851 IRQ_TYPE_NONE);
852 if (err) {
853 dev_err(&pdev->dev,
854 "could not connect irqchip to gpiochip\n");
0a5d6670 855 goto out_banks;
7420d2d0
LW
856 }
857
3370dc91 858 for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
294d1351 859 bank = &sgpio->sgpio_bank[i];
3370dc91 860 spin_lock_init(&bank->lock);
3370dc91
BS
861 bank->parent_irq = platform_get_irq(pdev, i);
862 if (bank->parent_irq < 0) {
863 err = bank->parent_irq;
294d1351 864 goto out_banks;
3370dc91
BS
865 }
866
294d1351 867 gpiochip_set_chained_irqchip(&sgpio->chip.gc,
7420d2d0
LW
868 &sirfsoc_irq_chip,
869 bank->parent_irq,
870 sirfsoc_gpio_handle_irq);
3370dc91
BS
871 }
872
294d1351
LW
873 err = gpiochip_add_pin_range(&sgpio->chip.gc, dev_name(&pdev->dev),
874 0, 0, SIRFSOC_GPIO_BANK_SIZE * SIRFSOC_GPIO_NO_OF_BANKS);
875 if (err) {
876 dev_err(&pdev->dev,
877 "could not add gpiochip pin range\n");
878 goto out_no_range;
879 }
880
3370dc91
BS
881 if (!of_property_read_u32_array(np, "sirf,pullups", pullups,
882 SIRFSOC_GPIO_NO_OF_BANKS))
294d1351 883 sirfsoc_gpio_set_pullup(sgpio, pullups);
3370dc91
BS
884
885 if (!of_property_read_u32_array(np, "sirf,pulldowns", pulldowns,
886 SIRFSOC_GPIO_NO_OF_BANKS))
294d1351 887 sirfsoc_gpio_set_pulldown(sgpio, pulldowns);
3370dc91
BS
888
889 return 0;
890
294d1351
LW
891out_no_range:
892out_banks:
2fcea6ce 893 gpiochip_remove(&sgpio->chip.gc);
3370dc91
BS
894out:
895 iounmap(regs);
896 return err;
897}
898
899static int __init sirfsoc_gpio_init(void)
900{
901
902 struct device_node *np;
903
904 np = of_find_matching_node(NULL, pinmux_ids);
905
906 if (!np)
907 return -ENODEV;
908
909 return sirfsoc_gpio_probe(np);
910}
911subsys_initcall(sirfsoc_gpio_init);
912
4bee325c
BS
913MODULE_AUTHOR("Rongjun Ying <rongjun.ying@csr.com>");
914MODULE_AUTHOR("Yuping Luo <yuping.luo@csr.com>");
915MODULE_AUTHOR("Barry Song <baohua.song@csr.com>");
3370dc91
BS
916MODULE_DESCRIPTION("SIRFSOC pin control driver");
917MODULE_LICENSE("GPL");
This page took 0.174058 seconds and 5 git commands to generate.