hpsa: decrement h->commands_outstanding in fail_all_outstanding_cmds
[deliverable/linux.git] / drivers / scsi / hpsa_cmd.h
CommitLineData
edd16368
SC
1/*
2 * Disk Array driver for HP Smart Array SAS controllers
51c35139 3 * Copyright 2000, 2014 Hewlett-Packard Development Company, L.P.
edd16368
SC
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; version 2 of the License.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
12 * NON INFRINGEMENT. See the GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 *
18 * Questions/Comments/Bugfixes to iss_storagedev@hp.com
19 *
20 */
21#ifndef HPSA_CMD_H
22#define HPSA_CMD_H
23
24/* general boundary defintions */
25#define SENSEINFOBYTES 32 /* may vary between hbas */
d66ae08b 26#define SG_ENTRIES_IN_CMD 32 /* Max SG entries excluding chain blocks */
33a2ffce 27#define HPSA_SG_CHAIN 0x80000000
e1d9cbfa 28#define HPSA_SG_LAST 0x40000000
edd16368
SC
29#define MAXREPLYQS 256
30
31/* Command Status value */
32#define CMD_SUCCESS 0x0000
33#define CMD_TARGET_STATUS 0x0001
34#define CMD_DATA_UNDERRUN 0x0002
35#define CMD_DATA_OVERRUN 0x0003
36#define CMD_INVALID 0x0004
37#define CMD_PROTOCOL_ERR 0x0005
38#define CMD_HARDWARE_ERR 0x0006
39#define CMD_CONNECTION_LOST 0x0007
40#define CMD_ABORTED 0x0008
41#define CMD_ABORT_FAILED 0x0009
42#define CMD_UNSOLICITED_ABORT 0x000A
43#define CMD_TIMEOUT 0x000B
44#define CMD_UNABORTABLE 0x000C
283b4a9b 45#define CMD_IOACCEL_DISABLED 0x000E
25163bd5
WS
46#define CMD_CTLR_LOCKUP 0xffff
47/* Note: CMD_CTLR_LOCKUP is not a value defined by the CISS spec
48 * it is a value defined by the driver that commands can be marked
49 * with when a controller lockup has been detected by the driver
50 */
283b4a9b 51
edd16368
SC
52
53/* Unit Attentions ASC's as defined for the MSA2012sa */
54#define POWER_OR_RESET 0x29
55#define STATE_CHANGED 0x2a
56#define UNIT_ATTENTION_CLEARED 0x2f
57#define LUN_FAILED 0x3e
58#define REPORT_LUNS_CHANGED 0x3f
59
60/* Unit Attentions ASCQ's as defined for the MSA2012sa */
61
62 /* These ASCQ's defined for ASC = POWER_OR_RESET */
63#define POWER_ON_RESET 0x00
64#define POWER_ON_REBOOT 0x01
65#define SCSI_BUS_RESET 0x02
66#define MSA_TARGET_RESET 0x03
67#define CONTROLLER_FAILOVER 0x04
68#define TRANSCEIVER_SE 0x05
69#define TRANSCEIVER_LVD 0x06
70
71 /* These ASCQ's defined for ASC = STATE_CHANGED */
72#define RESERVATION_PREEMPTED 0x03
73#define ASYM_ACCESS_CHANGED 0x06
74#define LUN_CAPACITY_CHANGED 0x09
75
76/* transfer direction */
77#define XFER_NONE 0x00
78#define XFER_WRITE 0x01
79#define XFER_READ 0x02
80#define XFER_RSVD 0x03
81
82/* task attribute */
83#define ATTR_UNTAGGED 0x00
84#define ATTR_SIMPLE 0x04
85#define ATTR_HEADOFQUEUE 0x05
86#define ATTR_ORDERED 0x06
87#define ATTR_ACA 0x07
88
89/* cdb type */
54b6e9e9
ST
90#define TYPE_CMD 0x00
91#define TYPE_MSG 0x01
92#define TYPE_IOACCEL2_CMD 0x81 /* 0x81 is not used by hardware */
edd16368 93
75167d2c
SC
94/* Message Types */
95#define HPSA_TASK_MANAGEMENT 0x00
96#define HPSA_RESET 0x01
97#define HPSA_SCAN 0x02
98#define HPSA_NOOP 0x03
99
100#define HPSA_CTLR_RESET_TYPE 0x00
101#define HPSA_BUS_RESET_TYPE 0x01
102#define HPSA_TARGET_RESET_TYPE 0x03
103#define HPSA_LUN_RESET_TYPE 0x04
104#define HPSA_NEXUS_RESET_TYPE 0x05
105
106/* Task Management Functions */
107#define HPSA_TMF_ABORT_TASK 0x00
108#define HPSA_TMF_ABORT_TASK_SET 0x01
109#define HPSA_TMF_CLEAR_ACA 0x02
110#define HPSA_TMF_CLEAR_TASK_SET 0x03
111#define HPSA_TMF_QUERY_TASK 0x04
112#define HPSA_TMF_QUERY_TASK_SET 0x05
113#define HPSA_TMF_QUERY_ASYNCEVENT 0x06
114
115
116
edd16368
SC
117/* config space register offsets */
118#define CFG_VENDORID 0x00
119#define CFG_DEVICEID 0x02
120#define CFG_I2OBAR 0x10
121#define CFG_MEM1BAR 0x14
122
123/* i2o space register offsets */
124#define I2O_IBDB_SET 0x20
125#define I2O_IBDB_CLEAR 0x70
126#define I2O_INT_STATUS 0x30
127#define I2O_INT_MASK 0x34
128#define I2O_IBPOST_Q 0x40
129#define I2O_OBPOST_Q 0x44
130#define I2O_DMA1_CFG 0x214
131
132/* Configuration Table */
133#define CFGTBL_ChangeReq 0x00000001l
134#define CFGTBL_AccCmds 0x00000001l
1df8552a 135#define DOORBELL_CTLR_RESET 0x00000004l
cf0b08d0 136#define DOORBELL_CTLR_RESET2 0x00000020l
76438d08 137#define DOORBELL_CLEAR_EVENTS 0x00000040l
edd16368
SC
138
139#define CFGTBL_Trans_Simple 0x00000002l
303932fd 140#define CFGTBL_Trans_Performant 0x00000004l
e1f7de0c 141#define CFGTBL_Trans_io_accel1 0x00000080l
1f7cee8c 142#define CFGTBL_Trans_io_accel2 0x00000100l
960a30e7 143#define CFGTBL_Trans_use_short_tags 0x20000000l
254f796b 144#define CFGTBL_Trans_enable_directed_msix (1 << 30)
edd16368
SC
145
146#define CFGTBL_BusType_Ultra2 0x00000001l
147#define CFGTBL_BusType_Ultra3 0x00000002l
148#define CFGTBL_BusType_Fibre1G 0x00000100l
149#define CFGTBL_BusType_Fibre2G 0x00000200l
283b4a9b
SC
150
151/* VPD Inquiry types */
1b70150a 152#define HPSA_VPD_SUPPORTED_PAGES 0x00
283b4a9b
SC
153#define HPSA_VPD_LV_DEVICE_GEOMETRY 0xC1
154#define HPSA_VPD_LV_IOACCEL_STATUS 0xC2
9846590e 155#define HPSA_VPD_LV_STATUS 0xC3
1b70150a 156#define HPSA_VPD_HEADER_SZ 4
283b4a9b 157
9846590e 158/* Logical volume states */
67955ba3 159#define HPSA_VPD_LV_STATUS_UNSUPPORTED 0xff
9846590e
SC
160#define HPSA_LV_OK 0x0
161#define HPSA_LV_UNDERGOING_ERASE 0x0F
162#define HPSA_LV_UNDERGOING_RPI 0x12
163#define HPSA_LV_PENDING_RPI 0x13
164#define HPSA_LV_ENCRYPTED_NO_KEY 0x14
165#define HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER 0x15
166#define HPSA_LV_UNDERGOING_ENCRYPTION 0x16
167#define HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING 0x17
168#define HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER 0x18
169#define HPSA_LV_PENDING_ENCRYPTION 0x19
170#define HPSA_LV_PENDING_ENCRYPTION_REKEYING 0x1A
171
edd16368 172struct vals32 {
01a02ffc
SC
173 u32 lower;
174 u32 upper;
edd16368
SC
175};
176
177union u64bit {
178 struct vals32 val32;
01a02ffc 179 u64 val;
edd16368
SC
180};
181
182/* FIXME this is a per controller value (barf!) */
b7ec021f 183#define HPSA_MAX_LUN 1024
edd16368 184#define HPSA_MAX_PHYS_LUN 1024
aca4a520 185#define MAX_EXT_TARGETS 32
b7ec021f 186#define HPSA_MAX_DEVICES (HPSA_MAX_PHYS_LUN + HPSA_MAX_LUN + \
aca4a520 187 MAX_EXT_TARGETS + 1) /* + 1 is for the controller itself */
edd16368
SC
188
189/* SCSI-3 Commands */
190#pragma pack(1)
191
192#define HPSA_INQUIRY 0x12
193struct InquiryData {
01a02ffc 194 u8 data_byte[36];
edd16368
SC
195};
196
197#define HPSA_REPORT_LOG 0xc2 /* Report Logical LUNs */
198#define HPSA_REPORT_PHYS 0xc3 /* Report Physical LUNs */
a93aa1fe 199#define HPSA_REPORT_PHYS_EXTENDED 0x02
283b4a9b
SC
200#define HPSA_CISS_READ 0xc0 /* CISS Read */
201#define HPSA_GET_RAID_MAP 0xc8 /* CISS Get RAID Layout Map */
202
203#define RAID_MAP_MAX_ENTRIES 256
204
205struct raid_map_disk_data {
206 u32 ioaccel_handle; /**< Handle to access this disk via the
207 * I/O accelerator */
208 u8 xor_mult[2]; /**< XOR multipliers for this position,
209 * valid for data disks only */
210 u8 reserved[2];
211};
212
213struct raid_map_data {
2b08b3e9
DB
214 __le32 structure_size; /* Size of entire structure in bytes */
215 __le32 volume_blk_size; /* bytes / block in the volume */
216 __le64 volume_blk_cnt; /* logical blocks on the volume */
283b4a9b
SC
217 u8 phys_blk_shift; /* Shift factor to convert between
218 * units of logical blocks and physical
219 * disk blocks */
220 u8 parity_rotation_shift; /* Shift factor to convert between units
221 * of logical stripes and physical
222 * stripes */
2b08b3e9
DB
223 __le16 strip_size; /* blocks used on each disk / stripe */
224 __le64 disk_starting_blk; /* First disk block used in volume */
225 __le64 disk_blk_cnt; /* disk blocks used by volume / disk */
226 __le16 data_disks_per_row; /* data disk entries / row in the map */
227 __le16 metadata_disks_per_row;/* mirror/parity disk entries / row
283b4a9b 228 * in the map */
2b08b3e9
DB
229 __le16 row_cnt; /* rows in each layout map */
230 __le16 layout_map_count; /* layout maps (1 map per mirror/parity
283b4a9b 231 * group) */
2b08b3e9 232 __le16 flags; /* Bit 0 set if encryption enabled */
dd0e19f3 233#define RAID_MAP_FLAG_ENCRYPT_ON 0x01
2b08b3e9 234 __le16 dekindex; /* Data encryption key index. */
dd0e19f3 235 u8 reserved[16];
283b4a9b
SC
236 struct raid_map_disk_data data[RAID_MAP_MAX_ENTRIES];
237};
238
edd16368 239struct ReportLUNdata {
01a02ffc 240 u8 LUNListLength[4];
283b4a9b
SC
241 u8 extended_response_flag;
242 u8 reserved[3];
01a02ffc 243 u8 LUN[HPSA_MAX_LUN][8];
edd16368
SC
244};
245
d5b5d964
SC
246struct ext_report_lun_entry {
247 u8 lunid[8];
41ce4c35 248#define MASKED_DEVICE(x) ((x)[3] & 0xC0)
03383736
DB
249#define GET_BMIC_BUS(lunid) ((lunid)[7] & 0x3F)
250#define GET_BMIC_LEVEL_TWO_TARGET(lunid) ((lunid)[6])
251#define GET_BMIC_DRIVE_NUMBER(lunid) (((GET_BMIC_BUS((lunid)) - 1) << 8) + \
252 GET_BMIC_LEVEL_TWO_TARGET((lunid)))
d5b5d964
SC
253 u8 wwid[8];
254 u8 device_type;
255 u8 device_flags;
41ce4c35
SC
256#define NON_DISK_PHYS_DEV(x) ((x)[17] & 0x01)
257#define PHYS_IOACCEL(x) ((x)[17] & 0x08)
d5b5d964
SC
258 u8 lun_count; /* multi-lun device, how many luns */
259 u8 redundant_paths;
260 u32 ioaccel_handle; /* ioaccel1 only uses lower 16 bits */
261};
262
edd16368 263struct ReportExtendedLUNdata {
01a02ffc
SC
264 u8 LUNListLength[4];
265 u8 extended_response_flag;
266 u8 reserved[3];
92084715 267 struct ext_report_lun_entry LUN[HPSA_MAX_PHYS_LUN];
edd16368
SC
268};
269
270struct SenseSubsystem_info {
01a02ffc
SC
271 u8 reserved[36];
272 u8 portname[8];
273 u8 reserved1[1108];
edd16368
SC
274};
275
edd16368
SC
276/* BMIC commands */
277#define BMIC_READ 0x26
278#define BMIC_WRITE 0x27
279#define BMIC_CACHE_FLUSH 0xc2
280#define HPSA_CACHE_FLUSH 0x01 /* C2 was already being used by HPSA */
e85c5974 281#define BMIC_FLASH_FIRMWARE 0xF7
316b221a 282#define BMIC_SENSE_CONTROLLER_PARAMETERS 0x64
03383736 283#define BMIC_IDENTIFY_PHYSICAL_DEVICE 0x15
edd16368
SC
284
285/* Command List Structure */
286union SCSI3Addr {
287 struct {
01a02ffc
SC
288 u8 Dev;
289 u8 Bus:6;
290 u8 Mode:2; /* b00 */
edd16368
SC
291 } PeripDev;
292 struct {
01a02ffc
SC
293 u8 DevLSB;
294 u8 DevMSB:6;
295 u8 Mode:2; /* b01 */
edd16368
SC
296 } LogDev;
297 struct {
01a02ffc
SC
298 u8 Dev:5;
299 u8 Bus:3;
300 u8 Targ:6;
301 u8 Mode:2; /* b10 */
edd16368
SC
302 } LogUnit;
303};
304
305struct PhysDevAddr {
01a02ffc
SC
306 u32 TargetId:24;
307 u32 Bus:6;
308 u32 Mode:2;
edd16368
SC
309 /* 2 level target device addr */
310 union SCSI3Addr Target[2];
311};
312
313struct LogDevAddr {
01a02ffc
SC
314 u32 VolId:30;
315 u32 Mode:2;
316 u8 reserved[4];
edd16368
SC
317};
318
319union LUNAddr {
01a02ffc 320 u8 LunAddrBytes[8];
edd16368
SC
321 union SCSI3Addr SCSI3Lun[4];
322 struct PhysDevAddr PhysDev;
323 struct LogDevAddr LogDev;
324};
325
326struct CommandListHeader {
01a02ffc
SC
327 u8 ReplyQueue;
328 u8 SGList;
2b08b3e9
DB
329 __le16 SGTotal;
330 __le64 tag;
edd16368
SC
331 union LUNAddr LUN;
332};
333
334struct RequestBlock {
01a02ffc 335 u8 CDBLen;
a505b86f
SC
336 /*
337 * type_attr_dir:
338 * type: low 3 bits
339 * attr: middle 3 bits
340 * dir: high 2 bits
341 */
342 u8 type_attr_dir;
343#define TYPE_ATTR_DIR(t, a, d) ((((d) & 0x03) << 6) |\
344 (((a) & 0x07) << 3) |\
345 ((t) & 0x07))
346#define GET_TYPE(tad) ((tad) & 0x07)
347#define GET_ATTR(tad) (((tad) >> 3) & 0x07)
348#define GET_DIR(tad) (((tad) >> 6) & 0x03)
01a02ffc
SC
349 u16 Timeout;
350 u8 CDB[16];
edd16368
SC
351};
352
353struct ErrDescriptor {
2b08b3e9
DB
354 __le64 Addr;
355 __le32 Len;
edd16368
SC
356};
357
358struct SGDescriptor {
2b08b3e9
DB
359 __le64 Addr;
360 __le32 Len;
361 __le32 Ext;
edd16368
SC
362};
363
364union MoreErrInfo {
365 struct {
01a02ffc
SC
366 u8 Reserved[3];
367 u8 Type;
368 u32 ErrorInfo;
edd16368
SC
369 } Common_Info;
370 struct {
01a02ffc
SC
371 u8 Reserved[2];
372 u8 offense_size; /* size of offending entry */
373 u8 offense_num; /* byte # of offense 0-base */
374 u32 offense_value;
edd16368
SC
375 } Invalid_Cmd;
376};
377struct ErrorInfo {
01a02ffc
SC
378 u8 ScsiStatus;
379 u8 SenseLen;
380 u16 CommandStatus;
381 u32 ResidualCnt;
edd16368 382 union MoreErrInfo MoreErrInfo;
01a02ffc 383 u8 SenseInfo[SENSEINFOBYTES];
edd16368
SC
384};
385/* Command types */
386#define CMD_IOCTL_PEND 0x01
387#define CMD_SCSI 0x03
e1f7de0c 388#define CMD_IOACCEL1 0x04
b66cc250 389#define CMD_IOACCEL2 0x05
edd16368 390
f2405db8 391#define DIRECT_LOOKUP_SHIFT 4
d896f3f3 392#define DIRECT_LOOKUP_MASK (~((1 << DIRECT_LOOKUP_SHIFT) - 1))
303932fd
DB
393
394#define HPSA_ERROR_BIT 0x02
edd16368 395struct ctlr_info; /* defined in hpsa.h */
f2405db8
DB
396/* The size of this structure needs to be divisible by 128
397 * on all architectures. The low 4 bits of the addresses
303932fd
DB
398 * are used as follows:
399 *
400 * bit 0: to device, used to indicate "performant mode" command
401 * from device, indidcates error status.
402 * bit 1-3: to device, indicates block fetch table entry for
403 * reducing DMA in fetching commands from host memory.
edd16368 404 */
303932fd 405
35d697c4 406#define COMMANDLIST_ALIGNMENT 128
edd16368
SC
407struct CommandList {
408 struct CommandListHeader Header;
409 struct RequestBlock Request;
410 struct ErrDescriptor ErrDesc;
d66ae08b 411 struct SGDescriptor SG[SG_ENTRIES_IN_CMD];
edd16368 412 /* information associated with the command */
01a02ffc 413 u32 busaddr; /* physical addr of this record */
edd16368
SC
414 struct ErrorInfo *err_info; /* pointer to the allocated mem */
415 struct ctlr_info *h;
416 int cmd_type;
417 long cmdindex;
edd16368 418 struct completion *waiting;
7fa3030c 419 struct scsi_cmnd *scsi_cmd;
080ef1cc 420 struct work_struct work;
03383736
DB
421
422 /*
423 * For commands using either of the two "ioaccel" paths to
424 * bypass the RAID stack and go directly to the physical disk
425 * phys_disk is a pointer to the hpsa_scsi_dev_t to which the
426 * i/o is destined. We need to store that here because the command
427 * may potentially encounter TASK SET FULL and need to be resubmitted
428 * For "normal" i/o's not using the "ioaccel" paths, phys_disk is
429 * not used.
430 */
431 struct hpsa_scsi_dev_t *phys_disk;
281a7fd0 432 atomic_t refcount; /* Must be last to avoid memset in cmd_alloc */
35d697c4 433} __aligned(COMMANDLIST_ALIGNMENT);
edd16368 434
e1f7de0c
MG
435/* Max S/G elements in I/O accelerator command */
436#define IOACCEL1_MAXSGENTRIES 24
b66cc250 437#define IOACCEL2_MAXSGENTRIES 28
e1f7de0c
MG
438
439/*
440 * Structure for I/O accelerator (mode 1) commands.
441 * Note that this structure must be 128-byte aligned in size.
442 */
35d697c4 443#define IOACCEL1_COMMANDLIST_ALIGNMENT 128
e1f7de0c 444struct io_accel1_cmd {
2b08b3e9 445 __le16 dev_handle; /* 0x00 - 0x01 */
e1f7de0c
MG
446 u8 reserved1; /* 0x02 */
447 u8 function; /* 0x03 */
448 u8 reserved2[8]; /* 0x04 - 0x0B */
449 u32 err_info; /* 0x0C - 0x0F */
450 u8 reserved3[2]; /* 0x10 - 0x11 */
451 u8 err_info_len; /* 0x12 */
452 u8 reserved4; /* 0x13 */
453 u8 sgl_offset; /* 0x14 */
454 u8 reserved5[7]; /* 0x15 - 0x1B */
2b08b3e9 455 __le32 transfer_len; /* 0x1C - 0x1F */
e1f7de0c 456 u8 reserved6[4]; /* 0x20 - 0x23 */
2b08b3e9 457 __le16 io_flags; /* 0x24 - 0x25 */
e1f7de0c
MG
458 u8 reserved7[14]; /* 0x26 - 0x33 */
459 u8 LUN[8]; /* 0x34 - 0x3B */
2b08b3e9 460 __le32 control; /* 0x3C - 0x3F */
e1f7de0c
MG
461 u8 CDB[16]; /* 0x40 - 0x4F */
462 u8 reserved8[16]; /* 0x50 - 0x5F */
2b08b3e9
DB
463 __le16 host_context_flags; /* 0x60 - 0x61 */
464 __le16 timeout_sec; /* 0x62 - 0x63 */
e1f7de0c
MG
465 u8 ReplyQueue; /* 0x64 */
466 u8 reserved9[3]; /* 0x65 - 0x67 */
2b08b3e9
DB
467 __le64 tag; /* 0x68 - 0x6F */
468 __le64 host_addr; /* 0x70 - 0x77 */
e1f7de0c
MG
469 u8 CISS_LUN[8]; /* 0x78 - 0x7F */
470 struct SGDescriptor SG[IOACCEL1_MAXSGENTRIES];
35d697c4 471} __aligned(IOACCEL1_COMMANDLIST_ALIGNMENT);
e1f7de0c
MG
472
473#define IOACCEL1_FUNCTION_SCSIIO 0x00
474#define IOACCEL1_SGLOFFSET 32
475
476#define IOACCEL1_IOFLAGS_IO_REQ 0x4000
477#define IOACCEL1_IOFLAGS_CDBLEN_MASK 0x001F
478#define IOACCEL1_IOFLAGS_CDBLEN_MAX 16
479
480#define IOACCEL1_CONTROL_NODATAXFER 0x00000000
481#define IOACCEL1_CONTROL_DATA_OUT 0x01000000
482#define IOACCEL1_CONTROL_DATA_IN 0x02000000
483#define IOACCEL1_CONTROL_TASKPRIO_MASK 0x00007800
484#define IOACCEL1_CONTROL_TASKPRIO_SHIFT 11
485#define IOACCEL1_CONTROL_SIMPLEQUEUE 0x00000000
486#define IOACCEL1_CONTROL_HEADOFQUEUE 0x00000100
487#define IOACCEL1_CONTROL_ORDEREDQUEUE 0x00000200
488#define IOACCEL1_CONTROL_ACA 0x00000400
489
490#define IOACCEL1_HCFLAGS_CISS_FORMAT 0x0013
491
492#define IOACCEL1_BUSADDR_CMDTYPE 0x00000060
493
b66cc250 494struct ioaccel2_sg_element {
2b08b3e9
DB
495 __le64 address;
496 __le32 length;
b66cc250
MM
497 u8 reserved[3];
498 u8 chain_indicator;
499#define IOACCEL2_CHAIN 0x80
500};
501
502/*
503 * SCSI Response Format structure for IO Accelerator Mode 2
504 */
505struct io_accel2_scsi_response {
506 u8 IU_type;
507#define IOACCEL2_IU_TYPE_SRF 0x60
508 u8 reserved1[3];
509 u8 req_id[4]; /* request identifier */
510 u8 reserved2[4];
511 u8 serv_response; /* service response */
512#define IOACCEL2_SERV_RESPONSE_COMPLETE 0x000
513#define IOACCEL2_SERV_RESPONSE_FAILURE 0x001
514#define IOACCEL2_SERV_RESPONSE_TMF_COMPLETE 0x002
515#define IOACCEL2_SERV_RESPONSE_TMF_SUCCESS 0x003
516#define IOACCEL2_SERV_RESPONSE_TMF_REJECTED 0x004
517#define IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN 0x005
518 u8 status; /* status */
519#define IOACCEL2_STATUS_SR_TASK_COMP_GOOD 0x00
520#define IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND 0x02
521#define IOACCEL2_STATUS_SR_TASK_COMP_BUSY 0x08
522#define IOACCEL2_STATUS_SR_TASK_COMP_RES_CON 0x18
523#define IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL 0x28
524#define IOACCEL2_STATUS_SR_TASK_COMP_ABORTED 0x40
c349775e 525#define IOACCEL2_STATUS_SR_IOACCEL_DISABLED 0x0E
b66cc250
MM
526 u8 data_present; /* low 2 bits */
527#define IOACCEL2_NO_DATAPRESENT 0x000
528#define IOACCEL2_RESPONSE_DATAPRESENT 0x001
529#define IOACCEL2_SENSE_DATA_PRESENT 0x002
530#define IOACCEL2_RESERVED 0x003
531 u8 sense_data_len; /* sense/response data length */
532 u8 resid_cnt[4]; /* residual count */
533 u8 sense_data_buff[32]; /* sense/response data buffer */
534};
535
b66cc250
MM
536/*
537 * Structure for I/O accelerator (mode 2 or m2) commands.
538 * Note that this structure must be 128-byte aligned in size.
539 */
35d697c4 540#define IOACCEL2_COMMANDLIST_ALIGNMENT 128
b66cc250
MM
541struct io_accel2_cmd {
542 u8 IU_type; /* IU Type */
dd0e19f3
ST
543 u8 direction; /* direction, memtype, and encryption */
544#define IOACCEL2_DIRECTION_MASK 0x03 /* bits 0,1: direction */
545#define IOACCEL2_DIRECTION_MEMTYPE_MASK 0x04 /* bit 2: memtype source/dest */
546 /* 0b=PCIe, 1b=DDR */
547#define IOACCEL2_DIRECTION_ENCRYPT_MASK 0x08 /* bit 3: encryption flag */
548 /* 0=off, 1=on */
b66cc250
MM
549 u8 reply_queue; /* Reply Queue ID */
550 u8 reserved1; /* Reserved */
2b08b3e9
DB
551 __le32 scsi_nexus; /* Device Handle */
552 __le32 Tag; /* cciss tag, lower 4 bytes only */
553 __le32 tweak_lower; /* Encryption tweak, lower 4 bytes */
b66cc250
MM
554 u8 cdb[16]; /* SCSI Command Descriptor Block */
555 u8 cciss_lun[8]; /* 8 byte SCSI address */
2b08b3e9 556 __le32 data_len; /* Total bytes to transfer */
b66cc250
MM
557 u8 cmd_priority_task_attr; /* priority and task attrs */
558#define IOACCEL2_PRIORITY_MASK 0x78
559#define IOACCEL2_ATTR_MASK 0x07
560 u8 sg_count; /* Number of sg elements */
2b08b3e9
DB
561 __le16 dekindex; /* Data encryption key index */
562 __le64 err_ptr; /* Error Pointer */
563 __le32 err_len; /* Error Length*/
564 __le32 tweak_upper; /* Encryption tweak, upper 4 bytes */
b66cc250
MM
565 struct ioaccel2_sg_element sg[IOACCEL2_MAXSGENTRIES];
566 struct io_accel2_scsi_response error_data;
35d697c4 567} __aligned(IOACCEL2_COMMANDLIST_ALIGNMENT);
b66cc250
MM
568
569/*
570 * defines for Mode 2 command struct
571 * FIXME: this can't be all I need mfm
572 */
573#define IOACCEL2_IU_TYPE 0x40
54b6e9e9 574#define IOACCEL2_IU_TMF_TYPE 0x41
b66cc250
MM
575#define IOACCEL2_DIR_NO_DATA 0x00
576#define IOACCEL2_DIR_DATA_IN 0x01
577#define IOACCEL2_DIR_DATA_OUT 0x02
578/*
579 * SCSI Task Management Request format for Accelerator Mode 2
580 */
581struct hpsa_tmf_struct {
582 u8 iu_type; /* Information Unit Type */
583 u8 reply_queue; /* Reply Queue ID */
584 u8 tmf; /* Task Management Function */
585 u8 reserved1; /* byte 3 Reserved */
586 u32 it_nexus; /* SCSI I-T Nexus */
587 u8 lun_id[8]; /* LUN ID for TMF request */
2b08b3e9
DB
588 __le64 tag; /* cciss tag associated w/ request */
589 __le64 abort_tag; /* cciss tag of SCSI cmd or TMF to abort */
590 __le64 error_ptr; /* Error Pointer */
591 __le32 error_len; /* Error Length */
b66cc250
MM
592};
593
edd16368
SC
594/* Configuration Table Structure */
595struct HostWrite {
2b08b3e9
DB
596 __le32 TransportRequest;
597 __le32 command_pool_addr_hi;
598 __le32 CoalIntDelay;
599 __le32 CoalIntCount;
edd16368
SC
600};
601
303932fd
DB
602#define SIMPLE_MODE 0x02
603#define PERFORMANT_MODE 0x04
604#define MEMQ_MODE 0x08
e1f7de0c 605#define IOACCEL_MODE_1 0x80
303932fd 606
283b4a9b
SC
607#define DRIVER_SUPPORT_UA_ENABLE 0x00000001
608
edd16368 609struct CfgTable {
2b08b3e9
DB
610 u8 Signature[4];
611 __le32 SpecValence;
612 __le32 TransportSupport;
613 __le32 TransportActive;
614 struct HostWrite HostWrite;
615 __le32 CmdsOutMax;
616 __le32 BusTypes;
617 __le32 TransMethodOffset;
618 u8 ServerName[16];
619 __le32 HeartBeat;
620 __le32 driver_support;
621#define ENABLE_SCSI_PREFETCH 0x100
622#define ENABLE_UNIT_ATTN 0x01
623 __le32 MaxScatterGatherElements;
624 __le32 MaxLogicalUnits;
625 __le32 MaxPhysicalDevices;
626 __le32 MaxPhysicalDrivesPerLogicalUnit;
627 __le32 MaxPerformantModeCommands;
628 __le32 MaxBlockFetch;
629 __le32 PowerConservationSupport;
630 __le32 PowerConservationEnable;
631 __le32 TMFSupportFlags;
75167d2c
SC
632 u8 TMFTagMask[8];
633 u8 reserved[0x78 - 0x70];
2b08b3e9
DB
634 __le32 misc_fw_support; /* offset 0x78 */
635#define MISC_FW_DOORBELL_RESET 0x02
636#define MISC_FW_DOORBELL_RESET2 0x010
637#define MISC_FW_RAID_OFFLOAD_BASIC 0x020
638#define MISC_FW_EVENT_NOTIFY 0x080
580ada3c 639 u8 driver_version[32];
2b08b3e9
DB
640 __le32 max_cached_write_size;
641 u8 driver_scratchpad[16];
642 __le32 max_error_info_length;
643 __le32 io_accel_max_embedded_sg_count;
644 __le32 io_accel_request_size_offset;
645 __le32 event_notify;
646#define HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE (1 << 30)
647#define HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE (1 << 31)
648 __le32 clear_event_notify;
303932fd
DB
649};
650
651#define NUM_BLOCKFETCH_ENTRIES 8
652struct TransTable_struct {
2b08b3e9
DB
653 __le32 BlockFetch[NUM_BLOCKFETCH_ENTRIES];
654 __le32 RepQSize;
655 __le32 RepQCount;
656 __le32 RepQCtrAddrLow32;
657 __le32 RepQCtrAddrHigh32;
f89439bc 658#define MAX_REPLY_QUEUES 64
254f796b 659 struct vals32 RepQAddr[MAX_REPLY_QUEUES];
edd16368
SC
660};
661
662struct hpsa_pci_info {
663 unsigned char bus;
664 unsigned char dev_fn;
665 unsigned short domain;
01a02ffc 666 u32 board_id;
edd16368
SC
667};
668
03383736
DB
669struct bmic_identify_physical_device {
670 u8 scsi_bus; /* SCSI Bus number on controller */
671 u8 scsi_id; /* SCSI ID on this bus */
672 __le16 block_size; /* sector size in bytes */
673 __le32 total_blocks; /* number for sectors on drive */
674 __le32 reserved_blocks; /* controller reserved (RIS) */
675 u8 model[40]; /* Physical Drive Model */
676 u8 serial_number[40]; /* Drive Serial Number */
677 u8 firmware_revision[8]; /* drive firmware revision */
678 u8 scsi_inquiry_bits; /* inquiry byte 7 bits */
679 u8 compaq_drive_stamp; /* 0 means drive not stamped */
680 u8 last_failure_reason;
681#define BMIC_LAST_FAILURE_TOO_SMALL_IN_LOAD_CONFIG 0x01
682#define BMIC_LAST_FAILURE_ERROR_ERASING_RIS 0x02
683#define BMIC_LAST_FAILURE_ERROR_SAVING_RIS 0x03
684#define BMIC_LAST_FAILURE_FAIL_DRIVE_COMMAND 0x04
685#define BMIC_LAST_FAILURE_MARK_BAD_FAILED 0x05
686#define BMIC_LAST_FAILURE_MARK_BAD_FAILED_IN_FINISH_REMAP 0x06
687#define BMIC_LAST_FAILURE_TIMEOUT 0x07
688#define BMIC_LAST_FAILURE_AUTOSENSE_FAILED 0x08
689#define BMIC_LAST_FAILURE_MEDIUM_ERROR_1 0x09
690#define BMIC_LAST_FAILURE_MEDIUM_ERROR_2 0x0a
691#define BMIC_LAST_FAILURE_NOT_READY_BAD_SENSE 0x0b
692#define BMIC_LAST_FAILURE_NOT_READY 0x0c
693#define BMIC_LAST_FAILURE_HARDWARE_ERROR 0x0d
694#define BMIC_LAST_FAILURE_ABORTED_COMMAND 0x0e
695#define BMIC_LAST_FAILURE_WRITE_PROTECTED 0x0f
696#define BMIC_LAST_FAILURE_SPIN_UP_FAILURE_IN_RECOVER 0x10
697#define BMIC_LAST_FAILURE_REBUILD_WRITE_ERROR 0x11
698#define BMIC_LAST_FAILURE_TOO_SMALL_IN_HOT_PLUG 0x12
699#define BMIC_LAST_FAILURE_BUS_RESET_RECOVERY_ABORTED 0x13
700#define BMIC_LAST_FAILURE_REMOVED_IN_HOT_PLUG 0x14
701#define BMIC_LAST_FAILURE_INIT_REQUEST_SENSE_FAILED 0x15
702#define BMIC_LAST_FAILURE_INIT_START_UNIT_FAILED 0x16
703#define BMIC_LAST_FAILURE_INQUIRY_FAILED 0x17
704#define BMIC_LAST_FAILURE_NON_DISK_DEVICE 0x18
705#define BMIC_LAST_FAILURE_READ_CAPACITY_FAILED 0x19
706#define BMIC_LAST_FAILURE_INVALID_BLOCK_SIZE 0x1a
707#define BMIC_LAST_FAILURE_HOT_PLUG_REQUEST_SENSE_FAILED 0x1b
708#define BMIC_LAST_FAILURE_HOT_PLUG_START_UNIT_FAILED 0x1c
709#define BMIC_LAST_FAILURE_WRITE_ERROR_AFTER_REMAP 0x1d
710#define BMIC_LAST_FAILURE_INIT_RESET_RECOVERY_ABORTED 0x1e
711#define BMIC_LAST_FAILURE_DEFERRED_WRITE_ERROR 0x1f
712#define BMIC_LAST_FAILURE_MISSING_IN_SAVE_RIS 0x20
713#define BMIC_LAST_FAILURE_WRONG_REPLACE 0x21
714#define BMIC_LAST_FAILURE_GDP_VPD_INQUIRY_FAILED 0x22
715#define BMIC_LAST_FAILURE_GDP_MODE_SENSE_FAILED 0x23
716#define BMIC_LAST_FAILURE_DRIVE_NOT_IN_48BIT_MODE 0x24
717#define BMIC_LAST_FAILURE_DRIVE_TYPE_MIX_IN_HOT_PLUG 0x25
718#define BMIC_LAST_FAILURE_DRIVE_TYPE_MIX_IN_LOAD_CFG 0x26
719#define BMIC_LAST_FAILURE_PROTOCOL_ADAPTER_FAILED 0x27
720#define BMIC_LAST_FAILURE_FAULTY_ID_BAY_EMPTY 0x28
721#define BMIC_LAST_FAILURE_FAULTY_ID_BAY_OCCUPIED 0x29
722#define BMIC_LAST_FAILURE_FAULTY_ID_INVALID_BAY 0x2a
723#define BMIC_LAST_FAILURE_WRITE_RETRIES_FAILED 0x2b
724
725#define BMIC_LAST_FAILURE_SMART_ERROR_REPORTED 0x37
726#define BMIC_LAST_FAILURE_PHY_RESET_FAILED 0x38
727#define BMIC_LAST_FAILURE_ONLY_ONE_CTLR_CAN_SEE_DRIVE 0x40
728#define BMIC_LAST_FAILURE_KC_VOLUME_FAILED 0x41
729#define BMIC_LAST_FAILURE_UNEXPECTED_REPLACEMENT 0x42
730#define BMIC_LAST_FAILURE_OFFLINE_ERASE 0x80
731#define BMIC_LAST_FAILURE_OFFLINE_TOO_SMALL 0x81
732#define BMIC_LAST_FAILURE_OFFLINE_DRIVE_TYPE_MIX 0x82
733#define BMIC_LAST_FAILURE_OFFLINE_ERASE_COMPLETE 0x83
734
735 u8 flags;
736 u8 more_flags;
737 u8 scsi_lun; /* SCSI LUN for phys drive */
738 u8 yet_more_flags;
739 u8 even_more_flags;
740 __le32 spi_speed_rules;/* SPI Speed data:Ultra disable diagnose */
741 u8 phys_connector[2]; /* connector number on controller */
742 u8 phys_box_on_bus; /* phys enclosure this drive resides */
743 u8 phys_bay_in_box; /* phys drv bay this drive resides */
744 __le32 rpm; /* Drive rotational speed in rpm */
745 u8 device_type; /* type of drive */
746 u8 sata_version; /* only valid when drive_type is SATA */
747 __le64 big_total_block_count;
748 __le64 ris_starting_lba;
749 __le32 ris_size;
750 u8 wwid[20];
751 u8 controller_phy_map[32];
752 __le16 phy_count;
753 u8 phy_connected_dev_type[256];
754 u8 phy_to_drive_bay_num[256];
755 __le16 phy_to_attached_dev_index[256];
756 u8 box_index;
757 u8 reserved;
758 __le16 extra_physical_drive_flags;
759#define BMIC_PHYS_DRIVE_SUPPORTS_GAS_GAUGE(idphydrv) \
760 (idphydrv->extra_physical_drive_flags & (1 << 10))
761 u8 negotiated_link_rate[256];
762 u8 phy_to_phy_map[256];
763 u8 redundant_path_present_map;
764 u8 redundant_path_failure_map;
765 u8 active_path_number;
766 __le16 alternate_paths_phys_connector[8];
767 u8 alternate_paths_phys_box_on_port[8];
768 u8 multi_lun_device_lun_count;
769 u8 minimum_good_fw_revision[8];
770 u8 unique_inquiry_bytes[20];
771 u8 current_temperature_degreesC;
772 u8 temperature_threshold_degreesC;
773 u8 max_temperature_degreesC;
774 u8 logical_blocks_per_phys_block_exp; /* phyblocksize = 512*2^exp */
775 __le16 current_queue_depth_limit;
776 u8 switch_name[10];
777 __le16 switch_port;
778 u8 alternate_paths_switch_name[40];
779 u8 alternate_paths_switch_port[8];
780 __le16 power_on_hours; /* valid only if gas gauge supported */
781 __le16 percent_endurance_used; /* valid only if gas gauge supported. */
782#define BMIC_PHYS_DRIVE_SSD_WEAROUT(idphydrv) \
783 ((idphydrv->percent_endurance_used & 0x80) || \
784 (idphydrv->percent_endurance_used > 10000))
785 u8 drive_authentication;
786#define BMIC_PHYS_DRIVE_AUTHENTICATED(idphydrv) \
787 (idphydrv->drive_authentication == 0x80)
788 u8 smart_carrier_authentication;
789#define BMIC_SMART_CARRIER_AUTHENTICATION_SUPPORTED(idphydrv) \
790 (idphydrv->smart_carrier_authentication != 0x0)
791#define BMIC_SMART_CARRIER_AUTHENTICATED(idphydrv) \
792 (idphydrv->smart_carrier_authentication == 0x01)
793 u8 smart_carrier_app_fw_version;
794 u8 smart_carrier_bootloader_fw_version;
795 u8 encryption_key_name[64];
796 __le32 misc_drive_flags;
797 __le16 dek_index;
798 u8 padding[112];
799};
800
edd16368
SC
801#pragma pack()
802#endif /* HPSA_CMD_H */
This page took 0.492083 seconds and 5 git commands to generate.