spi: imx: only do necessary changes to ECSPIx_CONFIGREG
[deliverable/linux.git] / drivers / spi / spi-imx.c
CommitLineData
b5f3294f
SH
1/*
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright (C) 2008 Juergen Beisert
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the
16 * Free Software Foundation
17 * 51 Franklin Street, Fifth Floor
18 * Boston, MA 02110-1301, USA.
19 */
20
21#include <linux/clk.h>
22#include <linux/completion.h>
23#include <linux/delay.h>
f62caccd
RG
24#include <linux/dmaengine.h>
25#include <linux/dma-mapping.h>
b5f3294f
SH
26#include <linux/err.h>
27#include <linux/gpio.h>
b5f3294f
SH
28#include <linux/interrupt.h>
29#include <linux/io.h>
30#include <linux/irq.h>
31#include <linux/kernel.h>
32#include <linux/module.h>
33#include <linux/platform_device.h>
5a0e3ad6 34#include <linux/slab.h>
b5f3294f
SH
35#include <linux/spi/spi.h>
36#include <linux/spi/spi_bitbang.h>
37#include <linux/types.h>
22a85e4c
SG
38#include <linux/of.h>
39#include <linux/of_device.h>
40#include <linux/of_gpio.h>
b5f3294f 41
f62caccd 42#include <linux/platform_data/dma-imx.h>
82906b13 43#include <linux/platform_data/spi-imx.h>
b5f3294f
SH
44
45#define DRIVER_NAME "spi_imx"
46
47#define MXC_CSPIRXDATA 0x00
48#define MXC_CSPITXDATA 0x04
49#define MXC_CSPICTRL 0x08
50#define MXC_CSPIINT 0x0c
51#define MXC_RESET 0x1c
52
53/* generic defines to abstract from the different register layouts */
54#define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
55#define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
56
f62caccd
RG
57/* The maximum bytes that a sdma BD can transfer.*/
58#define MAX_SDMA_BD_BYTES (1 << 15)
6cdeb002 59struct spi_imx_config {
b5f3294f
SH
60 unsigned int speed_hz;
61 unsigned int bpw;
62 unsigned int mode;
3b2aa89e 63 u8 cs;
b5f3294f
SH
64};
65
f4ba6315 66enum spi_imx_devtype {
04ee5854
SG
67 IMX1_CSPI,
68 IMX21_CSPI,
69 IMX27_CSPI,
70 IMX31_CSPI,
71 IMX35_CSPI, /* CSPI on all i.mx except above */
72 IMX51_ECSPI, /* ECSPI on i.mx51 and later */
f4ba6315
UKK
73};
74
75struct spi_imx_data;
76
77struct spi_imx_devtype_data {
78 void (*intctrl)(struct spi_imx_data *, int);
79 int (*config)(struct spi_imx_data *, struct spi_imx_config *);
80 void (*trigger)(struct spi_imx_data *);
81 int (*rx_available)(struct spi_imx_data *);
1723e66b 82 void (*reset)(struct spi_imx_data *);
04ee5854 83 enum spi_imx_devtype devtype;
f4ba6315
UKK
84};
85
6cdeb002 86struct spi_imx_data {
b5f3294f 87 struct spi_bitbang bitbang;
6aa800ca 88 struct device *dev;
b5f3294f
SH
89
90 struct completion xfer_done;
cc4d22ae 91 void __iomem *base;
f12ae171
AB
92 unsigned long base_phys;
93
aa29d840
SH
94 struct clk *clk_per;
95 struct clk *clk_ipg;
b5f3294f 96 unsigned long spi_clk;
4bfe927a 97 unsigned int spi_bus_clk;
b5f3294f 98
f12ae171
AB
99 unsigned int bytes_per_word;
100
b5f3294f 101 unsigned int count;
6cdeb002
UKK
102 void (*tx)(struct spi_imx_data *);
103 void (*rx)(struct spi_imx_data *);
b5f3294f
SH
104 void *rx_buf;
105 const void *tx_buf;
106 unsigned int txfifo; /* number of words pushed in tx FIFO */
107
f62caccd 108 /* DMA */
f62caccd 109 bool usedma;
0dfbaa89 110 u32 wml;
f62caccd
RG
111 struct completion dma_rx_completion;
112 struct completion dma_tx_completion;
113
80023cb3 114 const struct spi_imx_devtype_data *devtype_data;
c2387cb9 115 int chipselect[0];
b5f3294f
SH
116};
117
04ee5854
SG
118static inline int is_imx27_cspi(struct spi_imx_data *d)
119{
120 return d->devtype_data->devtype == IMX27_CSPI;
121}
122
123static inline int is_imx35_cspi(struct spi_imx_data *d)
124{
125 return d->devtype_data->devtype == IMX35_CSPI;
126}
127
f8a87617
AB
128static inline int is_imx51_ecspi(struct spi_imx_data *d)
129{
130 return d->devtype_data->devtype == IMX51_ECSPI;
131}
132
04ee5854
SG
133static inline unsigned spi_imx_get_fifosize(struct spi_imx_data *d)
134{
f8a87617 135 return is_imx51_ecspi(d) ? 64 : 8;
04ee5854
SG
136}
137
b5f3294f 138#define MXC_SPI_BUF_RX(type) \
6cdeb002 139static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
b5f3294f 140{ \
6cdeb002 141 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
b5f3294f 142 \
6cdeb002
UKK
143 if (spi_imx->rx_buf) { \
144 *(type *)spi_imx->rx_buf = val; \
145 spi_imx->rx_buf += sizeof(type); \
b5f3294f
SH
146 } \
147}
148
149#define MXC_SPI_BUF_TX(type) \
6cdeb002 150static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
b5f3294f
SH
151{ \
152 type val = 0; \
153 \
6cdeb002
UKK
154 if (spi_imx->tx_buf) { \
155 val = *(type *)spi_imx->tx_buf; \
156 spi_imx->tx_buf += sizeof(type); \
b5f3294f
SH
157 } \
158 \
6cdeb002 159 spi_imx->count -= sizeof(type); \
b5f3294f 160 \
6cdeb002 161 writel(val, spi_imx->base + MXC_CSPITXDATA); \
b5f3294f
SH
162}
163
164MXC_SPI_BUF_RX(u8)
165MXC_SPI_BUF_TX(u8)
166MXC_SPI_BUF_RX(u16)
167MXC_SPI_BUF_TX(u16)
168MXC_SPI_BUF_RX(u32)
169MXC_SPI_BUF_TX(u32)
170
171/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
172 * (which is currently not the case in this driver)
173 */
174static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
175 256, 384, 512, 768, 1024};
176
177/* MX21, MX27 */
6cdeb002 178static unsigned int spi_imx_clkdiv_1(unsigned int fin,
04ee5854 179 unsigned int fspi, unsigned int max)
b5f3294f 180{
04ee5854 181 int i;
b5f3294f
SH
182
183 for (i = 2; i < max; i++)
184 if (fspi * mxc_clkdivs[i] >= fin)
185 return i;
186
187 return max;
188}
189
0b599603 190/* MX1, MX31, MX35, MX51 CSPI */
6cdeb002 191static unsigned int spi_imx_clkdiv_2(unsigned int fin,
b5f3294f
SH
192 unsigned int fspi)
193{
194 int i, div = 4;
195
196 for (i = 0; i < 7; i++) {
197 if (fspi * div >= fin)
198 return i;
199 div <<= 1;
200 }
201
202 return 7;
203}
204
f12ae171
AB
205static int spi_imx_bytes_per_word(const int bpw)
206{
207 return DIV_ROUND_UP(bpw, BITS_PER_BYTE);
208}
209
f62caccd
RG
210static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
211 struct spi_transfer *transfer)
212{
213 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
f12ae171
AB
214 unsigned int bpw = transfer->bits_per_word;
215
216 if (!master->dma_rx)
217 return false;
218
219 if (!bpw)
220 bpw = spi->bits_per_word;
221
222 bpw = spi_imx_bytes_per_word(bpw);
223
224 if (bpw != 1 && bpw != 2 && bpw != 4)
225 return false;
226
227 if (transfer->len < spi_imx->wml * bpw)
228 return false;
229
230 if (transfer->len % (spi_imx->wml * bpw))
231 return false;
f62caccd 232
f12ae171 233 return true;
f62caccd
RG
234}
235
66de757c
SG
236#define MX51_ECSPI_CTRL 0x08
237#define MX51_ECSPI_CTRL_ENABLE (1 << 0)
238#define MX51_ECSPI_CTRL_XCH (1 << 2)
f62caccd 239#define MX51_ECSPI_CTRL_SMC (1 << 3)
66de757c
SG
240#define MX51_ECSPI_CTRL_MODE_MASK (0xf << 4)
241#define MX51_ECSPI_CTRL_POSTDIV_OFFSET 8
242#define MX51_ECSPI_CTRL_PREDIV_OFFSET 12
243#define MX51_ECSPI_CTRL_CS(cs) ((cs) << 18)
244#define MX51_ECSPI_CTRL_BL_OFFSET 20
245
246#define MX51_ECSPI_CONFIG 0x0c
247#define MX51_ECSPI_CONFIG_SCLKPHA(cs) (1 << ((cs) + 0))
248#define MX51_ECSPI_CONFIG_SCLKPOL(cs) (1 << ((cs) + 4))
249#define MX51_ECSPI_CONFIG_SBBCTRL(cs) (1 << ((cs) + 8))
250#define MX51_ECSPI_CONFIG_SSBPOL(cs) (1 << ((cs) + 12))
c09b890b 251#define MX51_ECSPI_CONFIG_SCLKCTL(cs) (1 << ((cs) + 20))
66de757c
SG
252
253#define MX51_ECSPI_INT 0x10
254#define MX51_ECSPI_INT_TEEN (1 << 0)
255#define MX51_ECSPI_INT_RREN (1 << 3)
256
f62caccd 257#define MX51_ECSPI_DMA 0x14
d629c2a0
SH
258#define MX51_ECSPI_DMA_TX_WML(wml) ((wml) & 0x3f)
259#define MX51_ECSPI_DMA_RX_WML(wml) (((wml) & 0x3f) << 16)
260#define MX51_ECSPI_DMA_RXT_WML(wml) (((wml) & 0x3f) << 24)
f62caccd 261
2b0fd069
SH
262#define MX51_ECSPI_DMA_TEDEN (1 << 7)
263#define MX51_ECSPI_DMA_RXDEN (1 << 23)
264#define MX51_ECSPI_DMA_RXTDEN (1 << 31)
f62caccd 265
66de757c
SG
266#define MX51_ECSPI_STAT 0x18
267#define MX51_ECSPI_STAT_RR (1 << 3)
0b599603 268
9f6aa42b
FE
269#define MX51_ECSPI_TESTREG 0x20
270#define MX51_ECSPI_TESTREG_LBC BIT(31)
271
0b599603 272/* MX51 eCSPI */
6aa800ca
SH
273static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
274 unsigned int fspi, unsigned int *fres)
0b599603
UKK
275{
276 /*
277 * there are two 4-bit dividers, the pre-divider divides by
278 * $pre, the post-divider by 2^$post
279 */
280 unsigned int pre, post;
6aa800ca 281 unsigned int fin = spi_imx->spi_clk;
0b599603
UKK
282
283 if (unlikely(fspi > fin))
284 return 0;
285
286 post = fls(fin) - fls(fspi);
287 if (fin > fspi << post)
288 post++;
289
290 /* now we have: (fin <= fspi << post) with post being minimal */
291
292 post = max(4U, post) - 4;
293 if (unlikely(post > 0xf)) {
6aa800ca
SH
294 dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
295 fspi, fin);
0b599603
UKK
296 return 0xff;
297 }
298
299 pre = DIV_ROUND_UP(fin, fspi << post) - 1;
300
6aa800ca 301 dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
0b599603 302 __func__, fin, fspi, post, pre);
6fd8b850
MV
303
304 /* Resulting frequency for the SCLK line. */
305 *fres = (fin / (pre + 1)) >> post;
306
66de757c
SG
307 return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
308 (post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
0b599603
UKK
309}
310
66de757c 311static void __maybe_unused mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
0b599603
UKK
312{
313 unsigned val = 0;
314
315 if (enable & MXC_INT_TE)
66de757c 316 val |= MX51_ECSPI_INT_TEEN;
0b599603
UKK
317
318 if (enable & MXC_INT_RR)
66de757c 319 val |= MX51_ECSPI_INT_RREN;
0b599603 320
66de757c 321 writel(val, spi_imx->base + MX51_ECSPI_INT);
0b599603
UKK
322}
323
66de757c 324static void __maybe_unused mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
0b599603 325{
b03c3884 326 u32 reg;
f62caccd 327
b03c3884
SH
328 reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
329 reg |= MX51_ECSPI_CTRL_XCH;
66de757c 330 writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
0b599603
UKK
331}
332
66de757c 333static int __maybe_unused mx51_ecspi_config(struct spi_imx_data *spi_imx,
0b599603
UKK
334 struct spi_imx_config *config)
335{
793c7f92 336 u32 ctrl = MX51_ECSPI_CTRL_ENABLE;
9f6aa42b 337 u32 clk = config->speed_hz, delay, reg;
793c7f92 338 u32 cfg = readl(spi_imx->base + MX51_ECSPI_CONFIG);
0b599603 339
f020c39e
SH
340 /*
341 * The hardware seems to have a race condition when changing modes. The
342 * current assumption is that the selection of the channel arrives
343 * earlier in the hardware than the mode bits when they are written at
344 * the same time.
345 * So set master mode for all channels as we do not support slave mode.
346 */
66de757c 347 ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
0b599603
UKK
348
349 /* set clock speed */
6aa800ca 350 ctrl |= mx51_ecspi_clkdiv(spi_imx, config->speed_hz, &clk);
4bfe927a 351 spi_imx->spi_bus_clk = clk;
0b599603
UKK
352
353 /* set chip select to use */
66de757c 354 ctrl |= MX51_ECSPI_CTRL_CS(config->cs);
0b599603 355
66de757c 356 ctrl |= (config->bpw - 1) << MX51_ECSPI_CTRL_BL_OFFSET;
0b599603 357
66de757c 358 cfg |= MX51_ECSPI_CONFIG_SBBCTRL(config->cs);
0b599603
UKK
359
360 if (config->mode & SPI_CPHA)
66de757c 361 cfg |= MX51_ECSPI_CONFIG_SCLKPHA(config->cs);
793c7f92
KW
362 else
363 cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(config->cs);
0b599603 364
c09b890b 365 if (config->mode & SPI_CPOL) {
66de757c 366 cfg |= MX51_ECSPI_CONFIG_SCLKPOL(config->cs);
c09b890b 367 cfg |= MX51_ECSPI_CONFIG_SCLKCTL(config->cs);
793c7f92
KW
368 } else {
369 cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(config->cs);
370 cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(config->cs);
c09b890b 371 }
0b599603 372 if (config->mode & SPI_CS_HIGH)
66de757c 373 cfg |= MX51_ECSPI_CONFIG_SSBPOL(config->cs);
793c7f92
KW
374 else
375 cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(config->cs);
0b599603 376
b03c3884
SH
377 if (spi_imx->usedma)
378 ctrl |= MX51_ECSPI_CTRL_SMC;
379
f677f17c
AB
380 /* CTRL register always go first to bring out controller from reset */
381 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
382
9f6aa42b
FE
383 reg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
384 if (config->mode & SPI_LOOP)
385 reg |= MX51_ECSPI_TESTREG_LBC;
386 else
387 reg &= ~MX51_ECSPI_TESTREG_LBC;
388 writel(reg, spi_imx->base + MX51_ECSPI_TESTREG);
389
66de757c 390 writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
0b599603 391
6fd8b850
MV
392 /*
393 * Wait until the changes in the configuration register CONFIGREG
394 * propagate into the hardware. It takes exactly one tick of the
395 * SCLK clock, but we will wait two SCLK clock just to be sure. The
396 * effect of the delay it takes for the hardware to apply changes
397 * is noticable if the SCLK clock run very slow. In such a case, if
398 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
399 * be asserted before the SCLK polarity changes, which would disrupt
400 * the SPI communication as the device on the other end would consider
401 * the change of SCLK polarity as a clock tick already.
402 */
403 delay = (2 * 1000000) / clk;
404 if (likely(delay < 10)) /* SCLK is faster than 100 kHz */
405 udelay(delay);
406 else /* SCLK is _very_ slow */
407 usleep_range(delay, delay + 10);
408
f62caccd
RG
409 /*
410 * Configure the DMA register: setup the watermark
411 * and enable DMA request.
412 */
2b0fd069 413
d629c2a0
SH
414 writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml) |
415 MX51_ECSPI_DMA_TX_WML(spi_imx->wml) |
416 MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
2b0fd069
SH
417 MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
418 MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
f62caccd 419
0b599603
UKK
420 return 0;
421}
422
66de757c 423static int __maybe_unused mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
0b599603 424{
66de757c 425 return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
0b599603
UKK
426}
427
66de757c 428static void __maybe_unused mx51_ecspi_reset(struct spi_imx_data *spi_imx)
0b599603
UKK
429{
430 /* drain receive buffer */
66de757c 431 while (mx51_ecspi_rx_available(spi_imx))
0b599603
UKK
432 readl(spi_imx->base + MXC_CSPIRXDATA);
433}
434
b5f3294f
SH
435#define MX31_INTREG_TEEN (1 << 0)
436#define MX31_INTREG_RREN (1 << 3)
437
438#define MX31_CSPICTRL_ENABLE (1 << 0)
439#define MX31_CSPICTRL_MASTER (1 << 1)
440#define MX31_CSPICTRL_XCH (1 << 2)
441#define MX31_CSPICTRL_POL (1 << 4)
442#define MX31_CSPICTRL_PHA (1 << 5)
443#define MX31_CSPICTRL_SSCTL (1 << 6)
444#define MX31_CSPICTRL_SSPOL (1 << 7)
445#define MX31_CSPICTRL_BC_SHIFT 8
446#define MX35_CSPICTRL_BL_SHIFT 20
447#define MX31_CSPICTRL_CS_SHIFT 24
448#define MX35_CSPICTRL_CS_SHIFT 12
449#define MX31_CSPICTRL_DR_SHIFT 16
450
451#define MX31_CSPISTATUS 0x14
452#define MX31_STATUS_RR (1 << 3)
453
454/* These functions also work for the i.MX35, but be aware that
455 * the i.MX35 has a slightly different register layout for bits
456 * we do not use here.
457 */
f4ba6315 458static void __maybe_unused mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
b5f3294f
SH
459{
460 unsigned int val = 0;
461
462 if (enable & MXC_INT_TE)
463 val |= MX31_INTREG_TEEN;
464 if (enable & MXC_INT_RR)
465 val |= MX31_INTREG_RREN;
466
6cdeb002 467 writel(val, spi_imx->base + MXC_CSPIINT);
b5f3294f
SH
468}
469
f4ba6315 470static void __maybe_unused mx31_trigger(struct spi_imx_data *spi_imx)
b5f3294f
SH
471{
472 unsigned int reg;
473
6cdeb002 474 reg = readl(spi_imx->base + MXC_CSPICTRL);
b5f3294f 475 reg |= MX31_CSPICTRL_XCH;
6cdeb002 476 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
477}
478
2a64a90a 479static int __maybe_unused mx31_config(struct spi_imx_data *spi_imx,
1723e66b
UKK
480 struct spi_imx_config *config)
481{
482 unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
3b2aa89e 483 int cs = spi_imx->chipselect[config->cs];
1723e66b
UKK
484
485 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
486 MX31_CSPICTRL_DR_SHIFT;
487
04ee5854 488 if (is_imx35_cspi(spi_imx)) {
2a64a90a
SG
489 reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
490 reg |= MX31_CSPICTRL_SSCTL;
491 } else {
492 reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
493 }
1723e66b
UKK
494
495 if (config->mode & SPI_CPHA)
496 reg |= MX31_CSPICTRL_PHA;
497 if (config->mode & SPI_CPOL)
498 reg |= MX31_CSPICTRL_POL;
499 if (config->mode & SPI_CS_HIGH)
500 reg |= MX31_CSPICTRL_SSPOL;
3b2aa89e 501 if (cs < 0)
2a64a90a 502 reg |= (cs + 32) <<
04ee5854
SG
503 (is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
504 MX31_CSPICTRL_CS_SHIFT);
1723e66b
UKK
505
506 writel(reg, spi_imx->base + MXC_CSPICTRL);
507
508 return 0;
509}
510
f4ba6315 511static int __maybe_unused mx31_rx_available(struct spi_imx_data *spi_imx)
b5f3294f 512{
6cdeb002 513 return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
b5f3294f
SH
514}
515
2a64a90a 516static void __maybe_unused mx31_reset(struct spi_imx_data *spi_imx)
1723e66b
UKK
517{
518 /* drain receive buffer */
2a64a90a 519 while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
1723e66b
UKK
520 readl(spi_imx->base + MXC_CSPIRXDATA);
521}
522
3451fb15
SG
523#define MX21_INTREG_RR (1 << 4)
524#define MX21_INTREG_TEEN (1 << 9)
525#define MX21_INTREG_RREN (1 << 13)
526
527#define MX21_CSPICTRL_POL (1 << 5)
528#define MX21_CSPICTRL_PHA (1 << 6)
529#define MX21_CSPICTRL_SSPOL (1 << 8)
530#define MX21_CSPICTRL_XCH (1 << 9)
531#define MX21_CSPICTRL_ENABLE (1 << 10)
532#define MX21_CSPICTRL_MASTER (1 << 11)
533#define MX21_CSPICTRL_DR_SHIFT 14
534#define MX21_CSPICTRL_CS_SHIFT 19
535
536static void __maybe_unused mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
b5f3294f
SH
537{
538 unsigned int val = 0;
539
540 if (enable & MXC_INT_TE)
3451fb15 541 val |= MX21_INTREG_TEEN;
b5f3294f 542 if (enable & MXC_INT_RR)
3451fb15 543 val |= MX21_INTREG_RREN;
b5f3294f 544
6cdeb002 545 writel(val, spi_imx->base + MXC_CSPIINT);
b5f3294f
SH
546}
547
3451fb15 548static void __maybe_unused mx21_trigger(struct spi_imx_data *spi_imx)
b5f3294f
SH
549{
550 unsigned int reg;
551
6cdeb002 552 reg = readl(spi_imx->base + MXC_CSPICTRL);
3451fb15 553 reg |= MX21_CSPICTRL_XCH;
6cdeb002 554 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
555}
556
3451fb15 557static int __maybe_unused mx21_config(struct spi_imx_data *spi_imx,
6cdeb002 558 struct spi_imx_config *config)
b5f3294f 559{
3451fb15 560 unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
3b2aa89e 561 int cs = spi_imx->chipselect[config->cs];
04ee5854 562 unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
b5f3294f 563
04ee5854 564 reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz, max) <<
3451fb15 565 MX21_CSPICTRL_DR_SHIFT;
b5f3294f
SH
566 reg |= config->bpw - 1;
567
568 if (config->mode & SPI_CPHA)
3451fb15 569 reg |= MX21_CSPICTRL_PHA;
b5f3294f 570 if (config->mode & SPI_CPOL)
3451fb15 571 reg |= MX21_CSPICTRL_POL;
b5f3294f 572 if (config->mode & SPI_CS_HIGH)
3451fb15 573 reg |= MX21_CSPICTRL_SSPOL;
3b2aa89e 574 if (cs < 0)
3451fb15 575 reg |= (cs + 32) << MX21_CSPICTRL_CS_SHIFT;
b5f3294f 576
6cdeb002 577 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
578
579 return 0;
580}
581
3451fb15 582static int __maybe_unused mx21_rx_available(struct spi_imx_data *spi_imx)
b5f3294f 583{
3451fb15 584 return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
b5f3294f
SH
585}
586
3451fb15 587static void __maybe_unused mx21_reset(struct spi_imx_data *spi_imx)
1723e66b
UKK
588{
589 writel(1, spi_imx->base + MXC_RESET);
590}
591
b5f3294f
SH
592#define MX1_INTREG_RR (1 << 3)
593#define MX1_INTREG_TEEN (1 << 8)
594#define MX1_INTREG_RREN (1 << 11)
595
596#define MX1_CSPICTRL_POL (1 << 4)
597#define MX1_CSPICTRL_PHA (1 << 5)
598#define MX1_CSPICTRL_XCH (1 << 8)
599#define MX1_CSPICTRL_ENABLE (1 << 9)
600#define MX1_CSPICTRL_MASTER (1 << 10)
601#define MX1_CSPICTRL_DR_SHIFT 13
602
f4ba6315 603static void __maybe_unused mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
b5f3294f
SH
604{
605 unsigned int val = 0;
606
607 if (enable & MXC_INT_TE)
608 val |= MX1_INTREG_TEEN;
609 if (enable & MXC_INT_RR)
610 val |= MX1_INTREG_RREN;
611
6cdeb002 612 writel(val, spi_imx->base + MXC_CSPIINT);
b5f3294f
SH
613}
614
f4ba6315 615static void __maybe_unused mx1_trigger(struct spi_imx_data *spi_imx)
b5f3294f
SH
616{
617 unsigned int reg;
618
6cdeb002 619 reg = readl(spi_imx->base + MXC_CSPICTRL);
b5f3294f 620 reg |= MX1_CSPICTRL_XCH;
6cdeb002 621 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
622}
623
f4ba6315 624static int __maybe_unused mx1_config(struct spi_imx_data *spi_imx,
6cdeb002 625 struct spi_imx_config *config)
b5f3294f
SH
626{
627 unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
628
6cdeb002 629 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
b5f3294f
SH
630 MX1_CSPICTRL_DR_SHIFT;
631 reg |= config->bpw - 1;
632
633 if (config->mode & SPI_CPHA)
634 reg |= MX1_CSPICTRL_PHA;
635 if (config->mode & SPI_CPOL)
636 reg |= MX1_CSPICTRL_POL;
637
6cdeb002 638 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
639
640 return 0;
641}
642
f4ba6315 643static int __maybe_unused mx1_rx_available(struct spi_imx_data *spi_imx)
b5f3294f 644{
6cdeb002 645 return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
b5f3294f
SH
646}
647
1723e66b
UKK
648static void __maybe_unused mx1_reset(struct spi_imx_data *spi_imx)
649{
650 writel(1, spi_imx->base + MXC_RESET);
651}
652
04ee5854
SG
653static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
654 .intctrl = mx1_intctrl,
655 .config = mx1_config,
656 .trigger = mx1_trigger,
657 .rx_available = mx1_rx_available,
658 .reset = mx1_reset,
659 .devtype = IMX1_CSPI,
660};
661
662static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
663 .intctrl = mx21_intctrl,
664 .config = mx21_config,
665 .trigger = mx21_trigger,
666 .rx_available = mx21_rx_available,
667 .reset = mx21_reset,
668 .devtype = IMX21_CSPI,
669};
670
671static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
672 /* i.mx27 cspi shares the functions with i.mx21 one */
673 .intctrl = mx21_intctrl,
674 .config = mx21_config,
675 .trigger = mx21_trigger,
676 .rx_available = mx21_rx_available,
677 .reset = mx21_reset,
678 .devtype = IMX27_CSPI,
679};
680
681static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
682 .intctrl = mx31_intctrl,
683 .config = mx31_config,
684 .trigger = mx31_trigger,
685 .rx_available = mx31_rx_available,
686 .reset = mx31_reset,
687 .devtype = IMX31_CSPI,
688};
689
690static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
691 /* i.mx35 and later cspi shares the functions with i.mx31 one */
692 .intctrl = mx31_intctrl,
693 .config = mx31_config,
694 .trigger = mx31_trigger,
695 .rx_available = mx31_rx_available,
696 .reset = mx31_reset,
697 .devtype = IMX35_CSPI,
698};
699
700static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
701 .intctrl = mx51_ecspi_intctrl,
702 .config = mx51_ecspi_config,
703 .trigger = mx51_ecspi_trigger,
704 .rx_available = mx51_ecspi_rx_available,
705 .reset = mx51_ecspi_reset,
706 .devtype = IMX51_ECSPI,
707};
708
db1b8200 709static const struct platform_device_id spi_imx_devtype[] = {
04ee5854
SG
710 {
711 .name = "imx1-cspi",
712 .driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
713 }, {
714 .name = "imx21-cspi",
715 .driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
716 }, {
717 .name = "imx27-cspi",
718 .driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
719 }, {
720 .name = "imx31-cspi",
721 .driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
722 }, {
723 .name = "imx35-cspi",
724 .driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
725 }, {
726 .name = "imx51-ecspi",
727 .driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
728 }, {
729 /* sentinel */
730 }
f4ba6315
UKK
731};
732
22a85e4c
SG
733static const struct of_device_id spi_imx_dt_ids[] = {
734 { .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
735 { .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
736 { .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
737 { .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
738 { .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
739 { .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
740 { /* sentinel */ }
741};
27743e0b 742MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
22a85e4c 743
6cdeb002 744static void spi_imx_chipselect(struct spi_device *spi, int is_active)
b5f3294f 745{
6cdeb002 746 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
6cdeb002 747 int gpio = spi_imx->chipselect[spi->chip_select];
e6a0a8bf
UKK
748 int active = is_active != BITBANG_CS_INACTIVE;
749 int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
b5f3294f 750
8b17e055 751 if (!gpio_is_valid(gpio))
b5f3294f 752 return;
b5f3294f 753
e6a0a8bf 754 gpio_set_value(gpio, dev_is_lowactive ^ active);
b5f3294f
SH
755}
756
6cdeb002 757static void spi_imx_push(struct spi_imx_data *spi_imx)
b5f3294f 758{
04ee5854 759 while (spi_imx->txfifo < spi_imx_get_fifosize(spi_imx)) {
6cdeb002 760 if (!spi_imx->count)
b5f3294f 761 break;
6cdeb002
UKK
762 spi_imx->tx(spi_imx);
763 spi_imx->txfifo++;
b5f3294f
SH
764 }
765
edd501bb 766 spi_imx->devtype_data->trigger(spi_imx);
b5f3294f
SH
767}
768
6cdeb002 769static irqreturn_t spi_imx_isr(int irq, void *dev_id)
b5f3294f 770{
6cdeb002 771 struct spi_imx_data *spi_imx = dev_id;
b5f3294f 772
edd501bb 773 while (spi_imx->devtype_data->rx_available(spi_imx)) {
6cdeb002
UKK
774 spi_imx->rx(spi_imx);
775 spi_imx->txfifo--;
b5f3294f
SH
776 }
777
6cdeb002
UKK
778 if (spi_imx->count) {
779 spi_imx_push(spi_imx);
b5f3294f
SH
780 return IRQ_HANDLED;
781 }
782
6cdeb002 783 if (spi_imx->txfifo) {
b5f3294f
SH
784 /* No data left to push, but still waiting for rx data,
785 * enable receive data available interrupt.
786 */
edd501bb 787 spi_imx->devtype_data->intctrl(
f4ba6315 788 spi_imx, MXC_INT_RR);
b5f3294f
SH
789 return IRQ_HANDLED;
790 }
791
edd501bb 792 spi_imx->devtype_data->intctrl(spi_imx, 0);
6cdeb002 793 complete(&spi_imx->xfer_done);
b5f3294f
SH
794
795 return IRQ_HANDLED;
796}
797
f12ae171
AB
798static int spi_imx_dma_configure(struct spi_master *master,
799 int bytes_per_word)
800{
801 int ret;
802 enum dma_slave_buswidth buswidth;
803 struct dma_slave_config rx = {}, tx = {};
804 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
805
806 if (bytes_per_word == spi_imx->bytes_per_word)
807 /* Same as last time */
808 return 0;
809
810 switch (bytes_per_word) {
811 case 4:
812 buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
813 break;
814 case 2:
815 buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
816 break;
817 case 1:
818 buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
819 break;
820 default:
821 return -EINVAL;
822 }
823
824 tx.direction = DMA_MEM_TO_DEV;
825 tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
826 tx.dst_addr_width = buswidth;
827 tx.dst_maxburst = spi_imx->wml;
828 ret = dmaengine_slave_config(master->dma_tx, &tx);
829 if (ret) {
830 dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
831 return ret;
832 }
833
834 rx.direction = DMA_DEV_TO_MEM;
835 rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
836 rx.src_addr_width = buswidth;
837 rx.src_maxburst = spi_imx->wml;
838 ret = dmaengine_slave_config(master->dma_rx, &rx);
839 if (ret) {
840 dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
841 return ret;
842 }
843
844 spi_imx->bytes_per_word = bytes_per_word;
845
846 return 0;
847}
848
6cdeb002 849static int spi_imx_setupxfer(struct spi_device *spi,
b5f3294f
SH
850 struct spi_transfer *t)
851{
6cdeb002
UKK
852 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
853 struct spi_imx_config config;
f12ae171 854 int ret;
b5f3294f
SH
855
856 config.bpw = t ? t->bits_per_word : spi->bits_per_word;
857 config.speed_hz = t ? t->speed_hz : spi->max_speed_hz;
858 config.mode = spi->mode;
3b2aa89e 859 config.cs = spi->chip_select;
b5f3294f 860
462d26b5
SH
861 if (!config.speed_hz)
862 config.speed_hz = spi->max_speed_hz;
863 if (!config.bpw)
864 config.bpw = spi->bits_per_word;
462d26b5 865
e6a0a8bf
UKK
866 /* Initialize the functions for transfer */
867 if (config.bpw <= 8) {
868 spi_imx->rx = spi_imx_buf_rx_u8;
869 spi_imx->tx = spi_imx_buf_tx_u8;
870 } else if (config.bpw <= 16) {
871 spi_imx->rx = spi_imx_buf_rx_u16;
872 spi_imx->tx = spi_imx_buf_tx_u16;
6051426f 873 } else {
e6a0a8bf
UKK
874 spi_imx->rx = spi_imx_buf_rx_u32;
875 spi_imx->tx = spi_imx_buf_tx_u32;
24778be2 876 }
e6a0a8bf 877
c008a800
SH
878 if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
879 spi_imx->usedma = 1;
880 else
881 spi_imx->usedma = 0;
882
f12ae171
AB
883 if (spi_imx->usedma) {
884 ret = spi_imx_dma_configure(spi->master,
885 spi_imx_bytes_per_word(config.bpw));
886 if (ret)
887 return ret;
888 }
889
edd501bb 890 spi_imx->devtype_data->config(spi_imx, &config);
b5f3294f
SH
891
892 return 0;
893}
894
f62caccd
RG
895static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
896{
897 struct spi_master *master = spi_imx->bitbang.master;
898
899 if (master->dma_rx) {
900 dma_release_channel(master->dma_rx);
901 master->dma_rx = NULL;
902 }
903
904 if (master->dma_tx) {
905 dma_release_channel(master->dma_tx);
906 master->dma_tx = NULL;
907 }
f62caccd
RG
908}
909
910static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
f12ae171 911 struct spi_master *master)
f62caccd 912{
f62caccd
RG
913 int ret;
914
a02bb401
RG
915 /* use pio mode for i.mx6dl chip TKT238285 */
916 if (of_machine_is_compatible("fsl,imx6dl"))
917 return 0;
918
0dfbaa89
AB
919 spi_imx->wml = spi_imx_get_fifosize(spi_imx) / 2;
920
f62caccd 921 /* Prepare for TX DMA: */
3760047a
AB
922 master->dma_tx = dma_request_slave_channel_reason(dev, "tx");
923 if (IS_ERR(master->dma_tx)) {
924 ret = PTR_ERR(master->dma_tx);
925 dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
926 master->dma_tx = NULL;
f62caccd
RG
927 goto err;
928 }
929
f62caccd 930 /* Prepare for RX : */
3760047a
AB
931 master->dma_rx = dma_request_slave_channel_reason(dev, "rx");
932 if (IS_ERR(master->dma_rx)) {
933 ret = PTR_ERR(master->dma_rx);
934 dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
935 master->dma_rx = NULL;
f62caccd
RG
936 goto err;
937 }
938
f12ae171 939 spi_imx_dma_configure(master, 1);
f62caccd
RG
940
941 init_completion(&spi_imx->dma_rx_completion);
942 init_completion(&spi_imx->dma_tx_completion);
943 master->can_dma = spi_imx_can_dma;
944 master->max_dma_len = MAX_SDMA_BD_BYTES;
945 spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
946 SPI_MASTER_MUST_TX;
f62caccd
RG
947
948 return 0;
949err:
950 spi_imx_sdma_exit(spi_imx);
951 return ret;
952}
953
954static void spi_imx_dma_rx_callback(void *cookie)
955{
956 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
957
958 complete(&spi_imx->dma_rx_completion);
959}
960
961static void spi_imx_dma_tx_callback(void *cookie)
962{
963 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
964
965 complete(&spi_imx->dma_tx_completion);
966}
967
4bfe927a
AB
968static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
969{
970 unsigned long timeout = 0;
971
972 /* Time with actual data transfer and CS change delay related to HW */
973 timeout = (8 + 4) * size / spi_imx->spi_bus_clk;
974
975 /* Add extra second for scheduler related activities */
976 timeout += 1;
977
978 /* Double calculated timeout */
979 return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
980}
981
f62caccd
RG
982static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
983 struct spi_transfer *transfer)
984{
6b6192c0 985 struct dma_async_tx_descriptor *desc_tx, *desc_rx;
4bfe927a 986 unsigned long transfer_timeout;
56536a7f 987 unsigned long timeout;
f62caccd
RG
988 struct spi_master *master = spi_imx->bitbang.master;
989 struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
990
6b6192c0
SH
991 /*
992 * The TX DMA setup starts the transfer, so make sure RX is configured
993 * before TX.
994 */
995 desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
996 rx->sgl, rx->nents, DMA_DEV_TO_MEM,
997 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
998 if (!desc_rx)
999 return -EINVAL;
f62caccd 1000
6b6192c0
SH
1001 desc_rx->callback = spi_imx_dma_rx_callback;
1002 desc_rx->callback_param = (void *)spi_imx;
1003 dmaengine_submit(desc_rx);
1004 reinit_completion(&spi_imx->dma_rx_completion);
1005 dma_async_issue_pending(master->dma_rx);
f62caccd 1006
6b6192c0
SH
1007 desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
1008 tx->sgl, tx->nents, DMA_MEM_TO_DEV,
1009 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1010 if (!desc_tx) {
1011 dmaengine_terminate_all(master->dma_tx);
1012 return -EINVAL;
f62caccd
RG
1013 }
1014
6b6192c0
SH
1015 desc_tx->callback = spi_imx_dma_tx_callback;
1016 desc_tx->callback_param = (void *)spi_imx;
1017 dmaengine_submit(desc_tx);
f62caccd 1018 reinit_completion(&spi_imx->dma_tx_completion);
fab44ef1 1019 dma_async_issue_pending(master->dma_tx);
f62caccd 1020
4bfe927a
AB
1021 transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1022
f62caccd 1023 /* Wait SDMA to finish the data transfer.*/
56536a7f 1024 timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
4bfe927a 1025 transfer_timeout);
56536a7f 1026 if (!timeout) {
6aa800ca 1027 dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
f62caccd 1028 dmaengine_terminate_all(master->dma_tx);
e47b33c0 1029 dmaengine_terminate_all(master->dma_rx);
6b6192c0 1030 return -ETIMEDOUT;
f62caccd
RG
1031 }
1032
6b6192c0
SH
1033 timeout = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
1034 transfer_timeout);
1035 if (!timeout) {
1036 dev_err(&master->dev, "I/O Error in DMA RX\n");
1037 spi_imx->devtype_data->reset(spi_imx);
1038 dmaengine_terminate_all(master->dma_rx);
1039 return -ETIMEDOUT;
1040 }
f62caccd 1041
6b6192c0 1042 return transfer->len;
f62caccd
RG
1043}
1044
1045static int spi_imx_pio_transfer(struct spi_device *spi,
b5f3294f
SH
1046 struct spi_transfer *transfer)
1047{
6cdeb002 1048 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
b5f3294f 1049
6cdeb002
UKK
1050 spi_imx->tx_buf = transfer->tx_buf;
1051 spi_imx->rx_buf = transfer->rx_buf;
1052 spi_imx->count = transfer->len;
1053 spi_imx->txfifo = 0;
b5f3294f 1054
aa0fe826 1055 reinit_completion(&spi_imx->xfer_done);
b5f3294f 1056
6cdeb002 1057 spi_imx_push(spi_imx);
b5f3294f 1058
edd501bb 1059 spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
b5f3294f 1060
6cdeb002 1061 wait_for_completion(&spi_imx->xfer_done);
b5f3294f
SH
1062
1063 return transfer->len;
1064}
1065
f62caccd
RG
1066static int spi_imx_transfer(struct spi_device *spi,
1067 struct spi_transfer *transfer)
1068{
f62caccd
RG
1069 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1070
c008a800 1071 if (spi_imx->usedma)
99f1cf1c 1072 return spi_imx_dma_transfer(spi_imx, transfer);
c008a800
SH
1073 else
1074 return spi_imx_pio_transfer(spi, transfer);
f62caccd
RG
1075}
1076
6cdeb002 1077static int spi_imx_setup(struct spi_device *spi)
b5f3294f 1078{
6c23e5d4
SH
1079 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1080 int gpio = spi_imx->chipselect[spi->chip_select];
1081
f4d4ecfe 1082 dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
b5f3294f
SH
1083 spi->mode, spi->bits_per_word, spi->max_speed_hz);
1084
8b17e055 1085 if (gpio_is_valid(gpio))
6c23e5d4
SH
1086 gpio_direction_output(gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);
1087
6cdeb002 1088 spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
b5f3294f
SH
1089
1090 return 0;
1091}
1092
6cdeb002 1093static void spi_imx_cleanup(struct spi_device *spi)
b5f3294f
SH
1094{
1095}
1096
9e556dcc
HS
1097static int
1098spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
1099{
1100 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1101 int ret;
1102
1103 ret = clk_enable(spi_imx->clk_per);
1104 if (ret)
1105 return ret;
1106
1107 ret = clk_enable(spi_imx->clk_ipg);
1108 if (ret) {
1109 clk_disable(spi_imx->clk_per);
1110 return ret;
1111 }
1112
1113 return 0;
1114}
1115
1116static int
1117spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
1118{
1119 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1120
1121 clk_disable(spi_imx->clk_ipg);
1122 clk_disable(spi_imx->clk_per);
1123 return 0;
1124}
1125
fd4a319b 1126static int spi_imx_probe(struct platform_device *pdev)
b5f3294f 1127{
22a85e4c
SG
1128 struct device_node *np = pdev->dev.of_node;
1129 const struct of_device_id *of_id =
1130 of_match_device(spi_imx_dt_ids, &pdev->dev);
1131 struct spi_imx_master *mxc_platform_info =
1132 dev_get_platdata(&pdev->dev);
b5f3294f 1133 struct spi_master *master;
6cdeb002 1134 struct spi_imx_data *spi_imx;
b5f3294f 1135 struct resource *res;
4b5d6aad 1136 int i, ret, num_cs, irq;
b5f3294f 1137
22a85e4c 1138 if (!np && !mxc_platform_info) {
b5f3294f
SH
1139 dev_err(&pdev->dev, "can't get the platform data\n");
1140 return -EINVAL;
1141 }
1142
22a85e4c 1143 ret = of_property_read_u32(np, "fsl,spi-num-chipselects", &num_cs);
39ec0d38
LW
1144 if (ret < 0) {
1145 if (mxc_platform_info)
1146 num_cs = mxc_platform_info->num_chipselect;
1147 else
1148 return ret;
1149 }
22a85e4c 1150
c2387cb9
SG
1151 master = spi_alloc_master(&pdev->dev,
1152 sizeof(struct spi_imx_data) + sizeof(int) * num_cs);
b5f3294f
SH
1153 if (!master)
1154 return -ENOMEM;
1155
1156 platform_set_drvdata(pdev, master);
1157
24778be2 1158 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
b5f3294f 1159 master->bus_num = pdev->id;
c2387cb9 1160 master->num_chipselect = num_cs;
b5f3294f 1161
6cdeb002 1162 spi_imx = spi_master_get_devdata(master);
94c69f76 1163 spi_imx->bitbang.master = master;
6aa800ca 1164 spi_imx->dev = &pdev->dev;
b5f3294f 1165
4686d1c3
AB
1166 spi_imx->devtype_data = of_id ? of_id->data :
1167 (struct spi_imx_devtype_data *)pdev->id_entry->driver_data;
1168
b5f3294f 1169 for (i = 0; i < master->num_chipselect; i++) {
22a85e4c 1170 int cs_gpio = of_get_named_gpio(np, "cs-gpios", i);
8b17e055 1171 if (!gpio_is_valid(cs_gpio) && mxc_platform_info)
22a85e4c 1172 cs_gpio = mxc_platform_info->chipselect[i];
4cc122ac
FE
1173
1174 spi_imx->chipselect[i] = cs_gpio;
8b17e055 1175 if (!gpio_is_valid(cs_gpio))
b5f3294f 1176 continue;
4cc122ac 1177
130b82c0
FE
1178 ret = devm_gpio_request(&pdev->dev, spi_imx->chipselect[i],
1179 DRIVER_NAME);
b5f3294f 1180 if (ret) {
bbd050af 1181 dev_err(&pdev->dev, "can't get cs gpios\n");
130b82c0 1182 goto out_master_put;
b5f3294f 1183 }
b5f3294f
SH
1184 }
1185
6cdeb002
UKK
1186 spi_imx->bitbang.chipselect = spi_imx_chipselect;
1187 spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
1188 spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
1189 spi_imx->bitbang.master->setup = spi_imx_setup;
1190 spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
9e556dcc
HS
1191 spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
1192 spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
4686d1c3
AB
1193 spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
1194 if (is_imx51_ecspi(spi_imx))
1195 spi_imx->bitbang.master->mode_bits |= SPI_LOOP;
b5f3294f 1196
6cdeb002 1197 init_completion(&spi_imx->xfer_done);
b5f3294f
SH
1198
1199 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
130b82c0
FE
1200 spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
1201 if (IS_ERR(spi_imx->base)) {
1202 ret = PTR_ERR(spi_imx->base);
1203 goto out_master_put;
b5f3294f 1204 }
f12ae171 1205 spi_imx->base_phys = res->start;
b5f3294f 1206
4b5d6aad
FE
1207 irq = platform_get_irq(pdev, 0);
1208 if (irq < 0) {
1209 ret = irq;
130b82c0 1210 goto out_master_put;
b5f3294f
SH
1211 }
1212
4b5d6aad 1213 ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
8fc39b51 1214 dev_name(&pdev->dev), spi_imx);
b5f3294f 1215 if (ret) {
4b5d6aad 1216 dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
130b82c0 1217 goto out_master_put;
b5f3294f
SH
1218 }
1219
aa29d840
SH
1220 spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1221 if (IS_ERR(spi_imx->clk_ipg)) {
1222 ret = PTR_ERR(spi_imx->clk_ipg);
130b82c0 1223 goto out_master_put;
b5f3294f
SH
1224 }
1225
aa29d840
SH
1226 spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
1227 if (IS_ERR(spi_imx->clk_per)) {
1228 ret = PTR_ERR(spi_imx->clk_per);
130b82c0 1229 goto out_master_put;
aa29d840
SH
1230 }
1231
83174626
FE
1232 ret = clk_prepare_enable(spi_imx->clk_per);
1233 if (ret)
1234 goto out_master_put;
1235
1236 ret = clk_prepare_enable(spi_imx->clk_ipg);
1237 if (ret)
1238 goto out_put_per;
aa29d840
SH
1239
1240 spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
f62caccd
RG
1241 /*
1242 * Only validated on i.mx6 now, can remove the constrain if validated on
1243 * other chips.
1244 */
3760047a 1245 if (is_imx51_ecspi(spi_imx)) {
f12ae171 1246 ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
bf9af08c
AB
1247 if (ret == -EPROBE_DEFER)
1248 goto out_clk_put;
1249
3760047a
AB
1250 if (ret < 0)
1251 dev_err(&pdev->dev, "dma setup error %d, use pio\n",
1252 ret);
1253 }
b5f3294f 1254
edd501bb 1255 spi_imx->devtype_data->reset(spi_imx);
ce1807b2 1256
edd501bb 1257 spi_imx->devtype_data->intctrl(spi_imx, 0);
b5f3294f 1258
22a85e4c 1259 master->dev.of_node = pdev->dev.of_node;
6cdeb002 1260 ret = spi_bitbang_start(&spi_imx->bitbang);
b5f3294f
SH
1261 if (ret) {
1262 dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
1263 goto out_clk_put;
1264 }
1265
1266 dev_info(&pdev->dev, "probed\n");
1267
9e556dcc
HS
1268 clk_disable(spi_imx->clk_ipg);
1269 clk_disable(spi_imx->clk_per);
b5f3294f
SH
1270 return ret;
1271
1272out_clk_put:
aa29d840 1273 clk_disable_unprepare(spi_imx->clk_ipg);
83174626
FE
1274out_put_per:
1275 clk_disable_unprepare(spi_imx->clk_per);
130b82c0 1276out_master_put:
b5f3294f 1277 spi_master_put(master);
130b82c0 1278
b5f3294f
SH
1279 return ret;
1280}
1281
fd4a319b 1282static int spi_imx_remove(struct platform_device *pdev)
b5f3294f
SH
1283{
1284 struct spi_master *master = platform_get_drvdata(pdev);
6cdeb002 1285 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
b5f3294f 1286
6cdeb002 1287 spi_bitbang_stop(&spi_imx->bitbang);
b5f3294f 1288
6cdeb002 1289 writel(0, spi_imx->base + MXC_CSPICTRL);
fd40dccb
PDM
1290 clk_unprepare(spi_imx->clk_ipg);
1291 clk_unprepare(spi_imx->clk_per);
f62caccd 1292 spi_imx_sdma_exit(spi_imx);
b5f3294f
SH
1293 spi_master_put(master);
1294
b5f3294f
SH
1295 return 0;
1296}
1297
6cdeb002 1298static struct platform_driver spi_imx_driver = {
b5f3294f
SH
1299 .driver = {
1300 .name = DRIVER_NAME,
22a85e4c 1301 .of_match_table = spi_imx_dt_ids,
b5f3294f 1302 },
f4ba6315 1303 .id_table = spi_imx_devtype,
6cdeb002 1304 .probe = spi_imx_probe,
fd4a319b 1305 .remove = spi_imx_remove,
b5f3294f 1306};
940ab889 1307module_platform_driver(spi_imx_driver);
b5f3294f
SH
1308
1309MODULE_DESCRIPTION("SPI Master Controller driver");
1310MODULE_AUTHOR("Sascha Hauer, Pengutronix");
1311MODULE_LICENSE("GPL");
3133fba3 1312MODULE_ALIAS("platform:" DRIVER_NAME);
This page took 0.441207 seconds and 5 git commands to generate.