Merge tag 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/dledford/rdma
[deliverable/linux.git] / drivers / spi / spi-omap2-mcspi.c
CommitLineData
ccdc7bf9
SO
1/*
2 * OMAP2 McSPI controller driver
3 *
4 * Copyright (C) 2005, 2006 Nokia Corporation
5 * Author: Samuel Ortiz <samuel.ortiz@nokia.com> and
1a5d8190 6 * Juha Yrj�l� <juha.yrjola@nokia.com>
ccdc7bf9
SO
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
ccdc7bf9
SO
17 */
18
19#include <linux/kernel.h>
ccdc7bf9
SO
20#include <linux/interrupt.h>
21#include <linux/module.h>
22#include <linux/device.h>
23#include <linux/delay.h>
24#include <linux/dma-mapping.h>
53741ed8
RK
25#include <linux/dmaengine.h>
26#include <linux/omap-dma.h>
beca3655 27#include <linux/pinctrl/consumer.h>
ccdc7bf9
SO
28#include <linux/platform_device.h>
29#include <linux/err.h>
30#include <linux/clk.h>
31#include <linux/io.h>
5a0e3ad6 32#include <linux/slab.h>
1f1a4384 33#include <linux/pm_runtime.h>
d5a80031
BC
34#include <linux/of.h>
35#include <linux/of_device.h>
d33f473d 36#include <linux/gcd.h>
ccdc7bf9
SO
37
38#include <linux/spi/spi.h>
bc7f9bbc 39#include <linux/gpio.h>
ccdc7bf9 40
2203747c 41#include <linux/platform_data/spi-omap2-mcspi.h>
ccdc7bf9
SO
42
43#define OMAP2_MCSPI_MAX_FREQ 48000000
faee9b05 44#define OMAP2_MCSPI_MAX_DIVIDER 4096
d33f473d
IS
45#define OMAP2_MCSPI_MAX_FIFODEPTH 64
46#define OMAP2_MCSPI_MAX_FIFOWCNT 0xFFFF
27b5284c 47#define SPI_AUTOSUSPEND_TIMEOUT 2000
ccdc7bf9
SO
48
49#define OMAP2_MCSPI_REVISION 0x00
ccdc7bf9
SO
50#define OMAP2_MCSPI_SYSSTATUS 0x14
51#define OMAP2_MCSPI_IRQSTATUS 0x18
52#define OMAP2_MCSPI_IRQENABLE 0x1c
53#define OMAP2_MCSPI_WAKEUPENABLE 0x20
54#define OMAP2_MCSPI_SYST 0x24
55#define OMAP2_MCSPI_MODULCTRL 0x28
d33f473d 56#define OMAP2_MCSPI_XFERLEVEL 0x7c
ccdc7bf9
SO
57
58/* per-channel banks, 0x14 bytes each, first is: */
59#define OMAP2_MCSPI_CHCONF0 0x2c
60#define OMAP2_MCSPI_CHSTAT0 0x30
61#define OMAP2_MCSPI_CHCTRL0 0x34
62#define OMAP2_MCSPI_TX0 0x38
63#define OMAP2_MCSPI_RX0 0x3c
64
65/* per-register bitmasks: */
d33f473d 66#define OMAP2_MCSPI_IRQSTATUS_EOW BIT(17)
ccdc7bf9 67
7a8fa725
JH
68#define OMAP2_MCSPI_MODULCTRL_SINGLE BIT(0)
69#define OMAP2_MCSPI_MODULCTRL_MS BIT(2)
70#define OMAP2_MCSPI_MODULCTRL_STEST BIT(3)
ccdc7bf9 71
7a8fa725
JH
72#define OMAP2_MCSPI_CHCONF_PHA BIT(0)
73#define OMAP2_MCSPI_CHCONF_POL BIT(1)
ccdc7bf9 74#define OMAP2_MCSPI_CHCONF_CLKD_MASK (0x0f << 2)
7a8fa725 75#define OMAP2_MCSPI_CHCONF_EPOL BIT(6)
ccdc7bf9 76#define OMAP2_MCSPI_CHCONF_WL_MASK (0x1f << 7)
7a8fa725
JH
77#define OMAP2_MCSPI_CHCONF_TRM_RX_ONLY BIT(12)
78#define OMAP2_MCSPI_CHCONF_TRM_TX_ONLY BIT(13)
ccdc7bf9 79#define OMAP2_MCSPI_CHCONF_TRM_MASK (0x03 << 12)
7a8fa725
JH
80#define OMAP2_MCSPI_CHCONF_DMAW BIT(14)
81#define OMAP2_MCSPI_CHCONF_DMAR BIT(15)
82#define OMAP2_MCSPI_CHCONF_DPE0 BIT(16)
83#define OMAP2_MCSPI_CHCONF_DPE1 BIT(17)
84#define OMAP2_MCSPI_CHCONF_IS BIT(18)
85#define OMAP2_MCSPI_CHCONF_TURBO BIT(19)
86#define OMAP2_MCSPI_CHCONF_FORCE BIT(20)
d33f473d
IS
87#define OMAP2_MCSPI_CHCONF_FFET BIT(27)
88#define OMAP2_MCSPI_CHCONF_FFER BIT(28)
faee9b05 89#define OMAP2_MCSPI_CHCONF_CLKG BIT(29)
ccdc7bf9 90
7a8fa725
JH
91#define OMAP2_MCSPI_CHSTAT_RXS BIT(0)
92#define OMAP2_MCSPI_CHSTAT_TXS BIT(1)
93#define OMAP2_MCSPI_CHSTAT_EOT BIT(2)
d33f473d 94#define OMAP2_MCSPI_CHSTAT_TXFFE BIT(3)
ccdc7bf9 95
7a8fa725 96#define OMAP2_MCSPI_CHCTRL_EN BIT(0)
faee9b05 97#define OMAP2_MCSPI_CHCTRL_EXTCLK_MASK (0xff << 8)
ccdc7bf9 98
7a8fa725 99#define OMAP2_MCSPI_WAKEUPENABLE_WKEN BIT(0)
ccdc7bf9
SO
100
101/* We have 2 DMA channels per CS, one for RX and one for TX */
102struct omap2_mcspi_dma {
53741ed8
RK
103 struct dma_chan *dma_tx;
104 struct dma_chan *dma_rx;
ccdc7bf9
SO
105
106 int dma_tx_sync_dev;
107 int dma_rx_sync_dev;
108
109 struct completion dma_tx_completion;
110 struct completion dma_rx_completion;
74f3aaad
MP
111
112 char dma_rx_ch_name[14];
113 char dma_tx_ch_name[14];
ccdc7bf9
SO
114};
115
116/* use PIO for small transfers, avoiding DMA setup/teardown overhead and
117 * cache operations; better heuristics consider wordsize and bitrate.
118 */
8b66c134 119#define DMA_MIN_BYTES 160
ccdc7bf9
SO
120
121
1bd897f8
BC
122/*
123 * Used for context save and restore, structure members to be updated whenever
124 * corresponding registers are modified.
125 */
126struct omap2_mcspi_regs {
127 u32 modulctrl;
128 u32 wakeupenable;
129 struct list_head cs;
130};
131
ccdc7bf9 132struct omap2_mcspi {
ccdc7bf9 133 struct spi_master *master;
ccdc7bf9
SO
134 /* Virtual base address of the controller */
135 void __iomem *base;
e5480b73 136 unsigned long phys;
ccdc7bf9
SO
137 /* SPI1 has 4 channels, while SPI2 has 2 */
138 struct omap2_mcspi_dma *dma_channels;
1bd897f8 139 struct device *dev;
1bd897f8 140 struct omap2_mcspi_regs ctx;
d33f473d 141 int fifo_depth;
0384e90b 142 unsigned int pin_dir:1;
ccdc7bf9
SO
143};
144
145struct omap2_mcspi_cs {
146 void __iomem *base;
e5480b73 147 unsigned long phys;
ccdc7bf9 148 int word_len;
97ca0d6c 149 u16 mode;
89c05372 150 struct list_head node;
a41ae1ad 151 /* Context save and restore shadow register */
faee9b05 152 u32 chconf0, chctrl0;
a41ae1ad
H
153};
154
ccdc7bf9
SO
155static inline void mcspi_write_reg(struct spi_master *master,
156 int idx, u32 val)
157{
158 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
159
21b2ce5e 160 writel_relaxed(val, mcspi->base + idx);
ccdc7bf9
SO
161}
162
163static inline u32 mcspi_read_reg(struct spi_master *master, int idx)
164{
165 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
166
21b2ce5e 167 return readl_relaxed(mcspi->base + idx);
ccdc7bf9
SO
168}
169
170static inline void mcspi_write_cs_reg(const struct spi_device *spi,
171 int idx, u32 val)
172{
173 struct omap2_mcspi_cs *cs = spi->controller_state;
174
21b2ce5e 175 writel_relaxed(val, cs->base + idx);
ccdc7bf9
SO
176}
177
178static inline u32 mcspi_read_cs_reg(const struct spi_device *spi, int idx)
179{
180 struct omap2_mcspi_cs *cs = spi->controller_state;
181
21b2ce5e 182 return readl_relaxed(cs->base + idx);
ccdc7bf9
SO
183}
184
a41ae1ad
H
185static inline u32 mcspi_cached_chconf0(const struct spi_device *spi)
186{
187 struct omap2_mcspi_cs *cs = spi->controller_state;
188
189 return cs->chconf0;
190}
191
192static inline void mcspi_write_chconf0(const struct spi_device *spi, u32 val)
193{
194 struct omap2_mcspi_cs *cs = spi->controller_state;
195
196 cs->chconf0 = val;
197 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCONF0, val);
a330ce20 198 mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHCONF0);
a41ae1ad
H
199}
200
56cd5c15
IS
201static inline int mcspi_bytes_per_word(int word_len)
202{
203 if (word_len <= 8)
204 return 1;
205 else if (word_len <= 16)
206 return 2;
207 else /* word_len <= 32 */
208 return 4;
209}
210
ccdc7bf9
SO
211static void omap2_mcspi_set_dma_req(const struct spi_device *spi,
212 int is_read, int enable)
213{
214 u32 l, rw;
215
a41ae1ad 216 l = mcspi_cached_chconf0(spi);
ccdc7bf9
SO
217
218 if (is_read) /* 1 is read, 0 write */
219 rw = OMAP2_MCSPI_CHCONF_DMAR;
220 else
221 rw = OMAP2_MCSPI_CHCONF_DMAW;
222
af4e944d
S
223 if (enable)
224 l |= rw;
225 else
226 l &= ~rw;
227
a41ae1ad 228 mcspi_write_chconf0(spi, l);
ccdc7bf9
SO
229}
230
231static void omap2_mcspi_set_enable(const struct spi_device *spi, int enable)
232{
faee9b05 233 struct omap2_mcspi_cs *cs = spi->controller_state;
ccdc7bf9
SO
234 u32 l;
235
faee9b05
SS
236 l = cs->chctrl0;
237 if (enable)
238 l |= OMAP2_MCSPI_CHCTRL_EN;
239 else
240 l &= ~OMAP2_MCSPI_CHCTRL_EN;
241 cs->chctrl0 = l;
242 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCTRL0, cs->chctrl0);
4743a0f8
RT
243 /* Flash post-writes */
244 mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHCTRL0);
ccdc7bf9
SO
245}
246
ddcad7e9 247static void omap2_mcspi_set_cs(struct spi_device *spi, bool enable)
ccdc7bf9 248{
5f74db10 249 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
ccdc7bf9
SO
250 u32 l;
251
4373f8b6
MW
252 /* The controller handles the inverted chip selects
253 * using the OMAP2_MCSPI_CHCONF_EPOL bit so revert
254 * the inversion from the core spi_set_cs function.
255 */
256 if (spi->mode & SPI_CS_HIGH)
257 enable = !enable;
258
ddcad7e9 259 if (spi->controller_state) {
5f74db10
SR
260 int err = pm_runtime_get_sync(mcspi->dev);
261 if (err < 0) {
262 dev_err(mcspi->dev, "failed to get sync: %d\n", err);
263 return;
264 }
265
ddcad7e9 266 l = mcspi_cached_chconf0(spi);
af4e944d 267
ddcad7e9
MW
268 if (enable)
269 l &= ~OMAP2_MCSPI_CHCONF_FORCE;
270 else
271 l |= OMAP2_MCSPI_CHCONF_FORCE;
272
273 mcspi_write_chconf0(spi, l);
5f74db10
SR
274
275 pm_runtime_mark_last_busy(mcspi->dev);
276 pm_runtime_put_autosuspend(mcspi->dev);
ddcad7e9 277 }
ccdc7bf9
SO
278}
279
280static void omap2_mcspi_set_master_mode(struct spi_master *master)
281{
1bd897f8
BC
282 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
283 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
ccdc7bf9
SO
284 u32 l;
285
1bd897f8
BC
286 /*
287 * Setup when switching from (reset default) slave mode
ccdc7bf9
SO
288 * to single-channel master mode
289 */
290 l = mcspi_read_reg(master, OMAP2_MCSPI_MODULCTRL);
af4e944d
S
291 l &= ~(OMAP2_MCSPI_MODULCTRL_STEST | OMAP2_MCSPI_MODULCTRL_MS);
292 l |= OMAP2_MCSPI_MODULCTRL_SINGLE;
ccdc7bf9 293 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, l);
a41ae1ad 294
1bd897f8 295 ctx->modulctrl = l;
a41ae1ad
H
296}
297
d33f473d
IS
298static void omap2_mcspi_set_fifo(const struct spi_device *spi,
299 struct spi_transfer *t, int enable)
300{
301 struct spi_master *master = spi->master;
302 struct omap2_mcspi_cs *cs = spi->controller_state;
303 struct omap2_mcspi *mcspi;
304 unsigned int wcnt;
5db542ed 305 int max_fifo_depth, fifo_depth, bytes_per_word;
d33f473d
IS
306 u32 chconf, xferlevel;
307
308 mcspi = spi_master_get_devdata(master);
309
310 chconf = mcspi_cached_chconf0(spi);
311 if (enable) {
312 bytes_per_word = mcspi_bytes_per_word(cs->word_len);
313 if (t->len % bytes_per_word != 0)
314 goto disable_fifo;
315
5db542ed
IS
316 if (t->rx_buf != NULL && t->tx_buf != NULL)
317 max_fifo_depth = OMAP2_MCSPI_MAX_FIFODEPTH / 2;
318 else
319 max_fifo_depth = OMAP2_MCSPI_MAX_FIFODEPTH;
320
321 fifo_depth = gcd(t->len, max_fifo_depth);
d33f473d
IS
322 if (fifo_depth < 2 || fifo_depth % bytes_per_word != 0)
323 goto disable_fifo;
324
325 wcnt = t->len / bytes_per_word;
326 if (wcnt > OMAP2_MCSPI_MAX_FIFOWCNT)
327 goto disable_fifo;
328
329 xferlevel = wcnt << 16;
330 if (t->rx_buf != NULL) {
331 chconf |= OMAP2_MCSPI_CHCONF_FFER;
332 xferlevel |= (fifo_depth - 1) << 8;
5db542ed
IS
333 }
334 if (t->tx_buf != NULL) {
d33f473d
IS
335 chconf |= OMAP2_MCSPI_CHCONF_FFET;
336 xferlevel |= fifo_depth - 1;
337 }
338
339 mcspi_write_reg(master, OMAP2_MCSPI_XFERLEVEL, xferlevel);
340 mcspi_write_chconf0(spi, chconf);
341 mcspi->fifo_depth = fifo_depth;
342
343 return;
344 }
345
346disable_fifo:
347 if (t->rx_buf != NULL)
348 chconf &= ~OMAP2_MCSPI_CHCONF_FFER;
3d0763c0
JV
349
350 if (t->tx_buf != NULL)
d33f473d
IS
351 chconf &= ~OMAP2_MCSPI_CHCONF_FFET;
352
353 mcspi_write_chconf0(spi, chconf);
354 mcspi->fifo_depth = 0;
355}
356
a41ae1ad
H
357static void omap2_mcspi_restore_ctx(struct omap2_mcspi *mcspi)
358{
1bd897f8
BC
359 struct spi_master *spi_cntrl = mcspi->master;
360 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
361 struct omap2_mcspi_cs *cs;
a41ae1ad
H
362
363 /* McSPI: context restore */
1bd897f8
BC
364 mcspi_write_reg(spi_cntrl, OMAP2_MCSPI_MODULCTRL, ctx->modulctrl);
365 mcspi_write_reg(spi_cntrl, OMAP2_MCSPI_WAKEUPENABLE, ctx->wakeupenable);
a41ae1ad 366
1bd897f8 367 list_for_each_entry(cs, &ctx->cs, node)
21b2ce5e 368 writel_relaxed(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
a41ae1ad 369}
ccdc7bf9 370
2764c500
IK
371static int mcspi_wait_for_reg_bit(void __iomem *reg, unsigned long bit)
372{
373 unsigned long timeout;
374
375 timeout = jiffies + msecs_to_jiffies(1000);
21b2ce5e 376 while (!(readl_relaxed(reg) & bit)) {
ff23fa3b 377 if (time_after(jiffies, timeout)) {
21b2ce5e 378 if (!(readl_relaxed(reg) & bit))
ff23fa3b
SAS
379 return -ETIMEDOUT;
380 else
381 return 0;
382 }
2764c500
IK
383 cpu_relax();
384 }
385 return 0;
386}
387
53741ed8
RK
388static void omap2_mcspi_rx_callback(void *data)
389{
390 struct spi_device *spi = data;
391 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
392 struct omap2_mcspi_dma *mcspi_dma = &mcspi->dma_channels[spi->chip_select];
393
53741ed8
RK
394 /* We must disable the DMA RX request */
395 omap2_mcspi_set_dma_req(spi, 1, 0);
830379e0
FB
396
397 complete(&mcspi_dma->dma_rx_completion);
53741ed8
RK
398}
399
400static void omap2_mcspi_tx_callback(void *data)
401{
402 struct spi_device *spi = data;
403 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
404 struct omap2_mcspi_dma *mcspi_dma = &mcspi->dma_channels[spi->chip_select];
405
53741ed8
RK
406 /* We must disable the DMA TX request */
407 omap2_mcspi_set_dma_req(spi, 0, 0);
830379e0
FB
408
409 complete(&mcspi_dma->dma_tx_completion);
53741ed8
RK
410}
411
d7b4394e
S
412static void omap2_mcspi_tx_dma(struct spi_device *spi,
413 struct spi_transfer *xfer,
414 struct dma_slave_config cfg)
ccdc7bf9
SO
415{
416 struct omap2_mcspi *mcspi;
ccdc7bf9 417 struct omap2_mcspi_dma *mcspi_dma;
8c7494a5 418 unsigned int count;
ccdc7bf9
SO
419
420 mcspi = spi_master_get_devdata(spi->master);
421 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
d7b4394e 422 count = xfer->len;
ccdc7bf9 423
d7b4394e 424 if (mcspi_dma->dma_tx) {
53741ed8
RK
425 struct dma_async_tx_descriptor *tx;
426 struct scatterlist sg;
427
428 dmaengine_slave_config(mcspi_dma->dma_tx, &cfg);
429
430 sg_init_table(&sg, 1);
431 sg_dma_address(&sg) = xfer->tx_dma;
432 sg_dma_len(&sg) = xfer->len;
433
434 tx = dmaengine_prep_slave_sg(mcspi_dma->dma_tx, &sg, 1,
d7b4394e 435 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
53741ed8
RK
436 if (tx) {
437 tx->callback = omap2_mcspi_tx_callback;
438 tx->callback_param = spi;
439 dmaengine_submit(tx);
440 } else {
441 /* FIXME: fall back to PIO? */
442 }
443 }
d7b4394e
S
444 dma_async_issue_pending(mcspi_dma->dma_tx);
445 omap2_mcspi_set_dma_req(spi, 0, 1);
446
d7b4394e 447}
53741ed8 448
d7b4394e
S
449static unsigned
450omap2_mcspi_rx_dma(struct spi_device *spi, struct spi_transfer *xfer,
451 struct dma_slave_config cfg,
452 unsigned es)
453{
454 struct omap2_mcspi *mcspi;
455 struct omap2_mcspi_dma *mcspi_dma;
d33f473d 456 unsigned int count, dma_count;
d7b4394e
S
457 u32 l;
458 int elements = 0;
459 int word_len, element_count;
460 struct omap2_mcspi_cs *cs = spi->controller_state;
461 mcspi = spi_master_get_devdata(spi->master);
462 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
463 count = xfer->len;
d33f473d
IS
464 dma_count = xfer->len;
465
466 if (mcspi->fifo_depth == 0)
467 dma_count -= es;
468
d7b4394e
S
469 word_len = cs->word_len;
470 l = mcspi_cached_chconf0(spi);
53741ed8 471
d7b4394e
S
472 if (word_len <= 8)
473 element_count = count;
474 else if (word_len <= 16)
475 element_count = count >> 1;
476 else /* word_len <= 32 */
477 element_count = count >> 2;
478
479 if (mcspi_dma->dma_rx) {
53741ed8
RK
480 struct dma_async_tx_descriptor *tx;
481 struct scatterlist sg;
53741ed8
RK
482
483 dmaengine_slave_config(mcspi_dma->dma_rx, &cfg);
484
d33f473d
IS
485 if ((l & OMAP2_MCSPI_CHCONF_TURBO) && mcspi->fifo_depth == 0)
486 dma_count -= es;
53741ed8
RK
487
488 sg_init_table(&sg, 1);
489 sg_dma_address(&sg) = xfer->rx_dma;
d33f473d 490 sg_dma_len(&sg) = dma_count;
53741ed8
RK
491
492 tx = dmaengine_prep_slave_sg(mcspi_dma->dma_rx, &sg, 1,
d7b4394e
S
493 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT |
494 DMA_CTRL_ACK);
53741ed8
RK
495 if (tx) {
496 tx->callback = omap2_mcspi_rx_callback;
497 tx->callback_param = spi;
498 dmaengine_submit(tx);
499 } else {
d7b4394e 500 /* FIXME: fall back to PIO? */
2764c500 501 }
ccdc7bf9
SO
502 }
503
d7b4394e
S
504 dma_async_issue_pending(mcspi_dma->dma_rx);
505 omap2_mcspi_set_dma_req(spi, 1, 1);
4743a0f8 506
d7b4394e
S
507 wait_for_completion(&mcspi_dma->dma_rx_completion);
508 dma_unmap_single(mcspi->dev, xfer->rx_dma, count,
509 DMA_FROM_DEVICE);
d33f473d
IS
510
511 if (mcspi->fifo_depth > 0)
512 return count;
513
d7b4394e 514 omap2_mcspi_set_enable(spi, 0);
53741ed8 515
d7b4394e 516 elements = element_count - 1;
4743a0f8 517
d7b4394e
S
518 if (l & OMAP2_MCSPI_CHCONF_TURBO) {
519 elements--;
4743a0f8 520
57c5c28d 521 if (likely(mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHSTAT0)
d7b4394e 522 & OMAP2_MCSPI_CHSTAT_RXS)) {
57c5c28d
EN
523 u32 w;
524
525 w = mcspi_read_cs_reg(spi, OMAP2_MCSPI_RX0);
526 if (word_len <= 8)
d7b4394e 527 ((u8 *)xfer->rx_buf)[elements++] = w;
57c5c28d 528 else if (word_len <= 16)
d7b4394e 529 ((u16 *)xfer->rx_buf)[elements++] = w;
57c5c28d 530 else /* word_len <= 32 */
d7b4394e 531 ((u32 *)xfer->rx_buf)[elements++] = w;
57c5c28d 532 } else {
56cd5c15 533 int bytes_per_word = mcspi_bytes_per_word(word_len);
a1829d2b 534 dev_err(&spi->dev, "DMA RX penultimate word empty\n");
56cd5c15 535 count -= (bytes_per_word << 1);
d7b4394e
S
536 omap2_mcspi_set_enable(spi, 1);
537 return count;
57c5c28d 538 }
ccdc7bf9 539 }
d7b4394e
S
540 if (likely(mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHSTAT0)
541 & OMAP2_MCSPI_CHSTAT_RXS)) {
542 u32 w;
543
544 w = mcspi_read_cs_reg(spi, OMAP2_MCSPI_RX0);
545 if (word_len <= 8)
546 ((u8 *)xfer->rx_buf)[elements] = w;
547 else if (word_len <= 16)
548 ((u16 *)xfer->rx_buf)[elements] = w;
549 else /* word_len <= 32 */
550 ((u32 *)xfer->rx_buf)[elements] = w;
551 } else {
a1829d2b 552 dev_err(&spi->dev, "DMA RX last word empty\n");
56cd5c15 553 count -= mcspi_bytes_per_word(word_len);
d7b4394e
S
554 }
555 omap2_mcspi_set_enable(spi, 1);
556 return count;
557}
558
559static unsigned
560omap2_mcspi_txrx_dma(struct spi_device *spi, struct spi_transfer *xfer)
561{
562 struct omap2_mcspi *mcspi;
563 struct omap2_mcspi_cs *cs = spi->controller_state;
564 struct omap2_mcspi_dma *mcspi_dma;
565 unsigned int count;
566 u32 l;
567 u8 *rx;
568 const u8 *tx;
569 struct dma_slave_config cfg;
570 enum dma_slave_buswidth width;
571 unsigned es;
d33f473d 572 u32 burst;
e47a682a 573 void __iomem *chstat_reg;
d33f473d
IS
574 void __iomem *irqstat_reg;
575 int wait_res;
d7b4394e
S
576
577 mcspi = spi_master_get_devdata(spi->master);
578 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
579 l = mcspi_cached_chconf0(spi);
580
581
582 if (cs->word_len <= 8) {
583 width = DMA_SLAVE_BUSWIDTH_1_BYTE;
584 es = 1;
585 } else if (cs->word_len <= 16) {
586 width = DMA_SLAVE_BUSWIDTH_2_BYTES;
587 es = 2;
588 } else {
589 width = DMA_SLAVE_BUSWIDTH_4_BYTES;
590 es = 4;
591 }
592
d33f473d
IS
593 count = xfer->len;
594 burst = 1;
595
596 if (mcspi->fifo_depth > 0) {
597 if (count > mcspi->fifo_depth)
598 burst = mcspi->fifo_depth / es;
599 else
600 burst = count / es;
601 }
602
d7b4394e
S
603 memset(&cfg, 0, sizeof(cfg));
604 cfg.src_addr = cs->phys + OMAP2_MCSPI_RX0;
605 cfg.dst_addr = cs->phys + OMAP2_MCSPI_TX0;
606 cfg.src_addr_width = width;
607 cfg.dst_addr_width = width;
d33f473d
IS
608 cfg.src_maxburst = burst;
609 cfg.dst_maxburst = burst;
d7b4394e
S
610
611 rx = xfer->rx_buf;
612 tx = xfer->tx_buf;
613
d7b4394e
S
614 if (tx != NULL)
615 omap2_mcspi_tx_dma(spi, xfer, cfg);
616
617 if (rx != NULL)
e47a682a
S
618 count = omap2_mcspi_rx_dma(spi, xfer, cfg, es);
619
620 if (tx != NULL) {
e47a682a
S
621 wait_for_completion(&mcspi_dma->dma_tx_completion);
622 dma_unmap_single(mcspi->dev, xfer->tx_dma, xfer->len,
623 DMA_TO_DEVICE);
624
d33f473d
IS
625 if (mcspi->fifo_depth > 0) {
626 irqstat_reg = mcspi->base + OMAP2_MCSPI_IRQSTATUS;
627
628 if (mcspi_wait_for_reg_bit(irqstat_reg,
629 OMAP2_MCSPI_IRQSTATUS_EOW) < 0)
630 dev_err(&spi->dev, "EOW timed out\n");
631
632 mcspi_write_reg(mcspi->master, OMAP2_MCSPI_IRQSTATUS,
633 OMAP2_MCSPI_IRQSTATUS_EOW);
634 }
635
e47a682a
S
636 /* for TX_ONLY mode, be sure all words have shifted out */
637 if (rx == NULL) {
d33f473d
IS
638 chstat_reg = cs->base + OMAP2_MCSPI_CHSTAT0;
639 if (mcspi->fifo_depth > 0) {
640 wait_res = mcspi_wait_for_reg_bit(chstat_reg,
641 OMAP2_MCSPI_CHSTAT_TXFFE);
642 if (wait_res < 0)
643 dev_err(&spi->dev, "TXFFE timed out\n");
644 } else {
645 wait_res = mcspi_wait_for_reg_bit(chstat_reg,
646 OMAP2_MCSPI_CHSTAT_TXS);
647 if (wait_res < 0)
648 dev_err(&spi->dev, "TXS timed out\n");
649 }
650 if (wait_res >= 0 &&
651 (mcspi_wait_for_reg_bit(chstat_reg,
652 OMAP2_MCSPI_CHSTAT_EOT) < 0))
e47a682a
S
653 dev_err(&spi->dev, "EOT timed out\n");
654 }
655 }
ccdc7bf9
SO
656 return count;
657}
658
ccdc7bf9
SO
659static unsigned
660omap2_mcspi_txrx_pio(struct spi_device *spi, struct spi_transfer *xfer)
661{
662 struct omap2_mcspi *mcspi;
663 struct omap2_mcspi_cs *cs = spi->controller_state;
664 unsigned int count, c;
665 u32 l;
666 void __iomem *base = cs->base;
667 void __iomem *tx_reg;
668 void __iomem *rx_reg;
669 void __iomem *chstat_reg;
670 int word_len;
671
672 mcspi = spi_master_get_devdata(spi->master);
673 count = xfer->len;
674 c = count;
675 word_len = cs->word_len;
676
a41ae1ad 677 l = mcspi_cached_chconf0(spi);
ccdc7bf9
SO
678
679 /* We store the pre-calculated register addresses on stack to speed
680 * up the transfer loop. */
681 tx_reg = base + OMAP2_MCSPI_TX0;
682 rx_reg = base + OMAP2_MCSPI_RX0;
683 chstat_reg = base + OMAP2_MCSPI_CHSTAT0;
684
adef658d
MJ
685 if (c < (word_len>>3))
686 return 0;
687
ccdc7bf9
SO
688 if (word_len <= 8) {
689 u8 *rx;
690 const u8 *tx;
691
692 rx = xfer->rx_buf;
693 tx = xfer->tx_buf;
694
695 do {
feed9bab 696 c -= 1;
ccdc7bf9
SO
697 if (tx != NULL) {
698 if (mcspi_wait_for_reg_bit(chstat_reg,
699 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
700 dev_err(&spi->dev, "TXS timed out\n");
701 goto out;
702 }
079a176d 703 dev_vdbg(&spi->dev, "write-%d %02x\n",
ccdc7bf9 704 word_len, *tx);
21b2ce5e 705 writel_relaxed(*tx++, tx_reg);
ccdc7bf9
SO
706 }
707 if (rx != NULL) {
708 if (mcspi_wait_for_reg_bit(chstat_reg,
709 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
710 dev_err(&spi->dev, "RXS timed out\n");
711 goto out;
712 }
4743a0f8
RT
713
714 if (c == 1 && tx == NULL &&
715 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
716 omap2_mcspi_set_enable(spi, 0);
21b2ce5e 717 *rx++ = readl_relaxed(rx_reg);
079a176d 718 dev_vdbg(&spi->dev, "read-%d %02x\n",
4743a0f8 719 word_len, *(rx - 1));
4743a0f8
RT
720 if (mcspi_wait_for_reg_bit(chstat_reg,
721 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
722 dev_err(&spi->dev,
723 "RXS timed out\n");
724 goto out;
725 }
726 c = 0;
727 } else if (c == 0 && tx == NULL) {
728 omap2_mcspi_set_enable(spi, 0);
729 }
730
21b2ce5e 731 *rx++ = readl_relaxed(rx_reg);
079a176d 732 dev_vdbg(&spi->dev, "read-%d %02x\n",
ccdc7bf9 733 word_len, *(rx - 1));
ccdc7bf9 734 }
95c5c3ab 735 } while (c);
ccdc7bf9
SO
736 } else if (word_len <= 16) {
737 u16 *rx;
738 const u16 *tx;
739
740 rx = xfer->rx_buf;
741 tx = xfer->tx_buf;
742 do {
feed9bab 743 c -= 2;
ccdc7bf9
SO
744 if (tx != NULL) {
745 if (mcspi_wait_for_reg_bit(chstat_reg,
746 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
747 dev_err(&spi->dev, "TXS timed out\n");
748 goto out;
749 }
079a176d 750 dev_vdbg(&spi->dev, "write-%d %04x\n",
ccdc7bf9 751 word_len, *tx);
21b2ce5e 752 writel_relaxed(*tx++, tx_reg);
ccdc7bf9
SO
753 }
754 if (rx != NULL) {
755 if (mcspi_wait_for_reg_bit(chstat_reg,
756 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
757 dev_err(&spi->dev, "RXS timed out\n");
758 goto out;
759 }
4743a0f8
RT
760
761 if (c == 2 && tx == NULL &&
762 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
763 omap2_mcspi_set_enable(spi, 0);
21b2ce5e 764 *rx++ = readl_relaxed(rx_reg);
079a176d 765 dev_vdbg(&spi->dev, "read-%d %04x\n",
4743a0f8 766 word_len, *(rx - 1));
4743a0f8
RT
767 if (mcspi_wait_for_reg_bit(chstat_reg,
768 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
769 dev_err(&spi->dev,
770 "RXS timed out\n");
771 goto out;
772 }
773 c = 0;
774 } else if (c == 0 && tx == NULL) {
775 omap2_mcspi_set_enable(spi, 0);
776 }
777
21b2ce5e 778 *rx++ = readl_relaxed(rx_reg);
079a176d 779 dev_vdbg(&spi->dev, "read-%d %04x\n",
ccdc7bf9 780 word_len, *(rx - 1));
ccdc7bf9 781 }
95c5c3ab 782 } while (c >= 2);
ccdc7bf9
SO
783 } else if (word_len <= 32) {
784 u32 *rx;
785 const u32 *tx;
786
787 rx = xfer->rx_buf;
788 tx = xfer->tx_buf;
789 do {
feed9bab 790 c -= 4;
ccdc7bf9
SO
791 if (tx != NULL) {
792 if (mcspi_wait_for_reg_bit(chstat_reg,
793 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
794 dev_err(&spi->dev, "TXS timed out\n");
795 goto out;
796 }
079a176d 797 dev_vdbg(&spi->dev, "write-%d %08x\n",
ccdc7bf9 798 word_len, *tx);
21b2ce5e 799 writel_relaxed(*tx++, tx_reg);
ccdc7bf9
SO
800 }
801 if (rx != NULL) {
802 if (mcspi_wait_for_reg_bit(chstat_reg,
803 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
804 dev_err(&spi->dev, "RXS timed out\n");
805 goto out;
806 }
4743a0f8
RT
807
808 if (c == 4 && tx == NULL &&
809 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
810 omap2_mcspi_set_enable(spi, 0);
21b2ce5e 811 *rx++ = readl_relaxed(rx_reg);
079a176d 812 dev_vdbg(&spi->dev, "read-%d %08x\n",
4743a0f8 813 word_len, *(rx - 1));
4743a0f8
RT
814 if (mcspi_wait_for_reg_bit(chstat_reg,
815 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
816 dev_err(&spi->dev,
817 "RXS timed out\n");
818 goto out;
819 }
820 c = 0;
821 } else if (c == 0 && tx == NULL) {
822 omap2_mcspi_set_enable(spi, 0);
823 }
824
21b2ce5e 825 *rx++ = readl_relaxed(rx_reg);
079a176d 826 dev_vdbg(&spi->dev, "read-%d %08x\n",
ccdc7bf9 827 word_len, *(rx - 1));
ccdc7bf9 828 }
95c5c3ab 829 } while (c >= 4);
ccdc7bf9
SO
830 }
831
832 /* for TX_ONLY mode, be sure all words have shifted out */
833 if (xfer->rx_buf == NULL) {
834 if (mcspi_wait_for_reg_bit(chstat_reg,
835 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
836 dev_err(&spi->dev, "TXS timed out\n");
837 } else if (mcspi_wait_for_reg_bit(chstat_reg,
838 OMAP2_MCSPI_CHSTAT_EOT) < 0)
839 dev_err(&spi->dev, "EOT timed out\n");
e1993ed6
JW
840
841 /* disable chan to purge rx datas received in TX_ONLY transfer,
842 * otherwise these rx datas will affect the direct following
843 * RX_ONLY transfer.
844 */
845 omap2_mcspi_set_enable(spi, 0);
ccdc7bf9
SO
846 }
847out:
4743a0f8 848 omap2_mcspi_set_enable(spi, 1);
ccdc7bf9
SO
849 return count - c;
850}
851
57d9c10d
HH
852static u32 omap2_mcspi_calc_divisor(u32 speed_hz)
853{
854 u32 div;
855
856 for (div = 0; div < 15; div++)
857 if (speed_hz >= (OMAP2_MCSPI_MAX_FREQ >> div))
858 return div;
859
860 return 15;
861}
862
ccdc7bf9
SO
863/* called only when no transfer is active to this device */
864static int omap2_mcspi_setup_transfer(struct spi_device *spi,
865 struct spi_transfer *t)
866{
867 struct omap2_mcspi_cs *cs = spi->controller_state;
868 struct omap2_mcspi *mcspi;
a41ae1ad 869 struct spi_master *spi_cntrl;
faee9b05 870 u32 l = 0, clkd = 0, div, extclk = 0, clkg = 0;
ccdc7bf9 871 u8 word_len = spi->bits_per_word;
9bd4517d 872 u32 speed_hz = spi->max_speed_hz;
ccdc7bf9
SO
873
874 mcspi = spi_master_get_devdata(spi->master);
a41ae1ad 875 spi_cntrl = mcspi->master;
ccdc7bf9
SO
876
877 if (t != NULL && t->bits_per_word)
878 word_len = t->bits_per_word;
879
880 cs->word_len = word_len;
881
9bd4517d
SE
882 if (t && t->speed_hz)
883 speed_hz = t->speed_hz;
884
57d9c10d 885 speed_hz = min_t(u32, speed_hz, OMAP2_MCSPI_MAX_FREQ);
faee9b05
SS
886 if (speed_hz < (OMAP2_MCSPI_MAX_FREQ / OMAP2_MCSPI_MAX_DIVIDER)) {
887 clkd = omap2_mcspi_calc_divisor(speed_hz);
888 speed_hz = OMAP2_MCSPI_MAX_FREQ >> clkd;
889 clkg = 0;
890 } else {
891 div = (OMAP2_MCSPI_MAX_FREQ + speed_hz - 1) / speed_hz;
892 speed_hz = OMAP2_MCSPI_MAX_FREQ / div;
893 clkd = (div - 1) & 0xf;
894 extclk = (div - 1) >> 4;
895 clkg = OMAP2_MCSPI_CHCONF_CLKG;
896 }
ccdc7bf9 897
a41ae1ad 898 l = mcspi_cached_chconf0(spi);
ccdc7bf9
SO
899
900 /* standard 4-wire master mode: SCK, MOSI/out, MISO/in, nCS
901 * REVISIT: this controller could support SPI_3WIRE mode.
902 */
2cd45179 903 if (mcspi->pin_dir == MCSPI_PINDIR_D0_IN_D1_OUT) {
0384e90b
DM
904 l &= ~OMAP2_MCSPI_CHCONF_IS;
905 l &= ~OMAP2_MCSPI_CHCONF_DPE1;
906 l |= OMAP2_MCSPI_CHCONF_DPE0;
907 } else {
908 l |= OMAP2_MCSPI_CHCONF_IS;
909 l |= OMAP2_MCSPI_CHCONF_DPE1;
910 l &= ~OMAP2_MCSPI_CHCONF_DPE0;
911 }
ccdc7bf9
SO
912
913 /* wordlength */
914 l &= ~OMAP2_MCSPI_CHCONF_WL_MASK;
915 l |= (word_len - 1) << 7;
916
917 /* set chipselect polarity; manage with FORCE */
918 if (!(spi->mode & SPI_CS_HIGH))
919 l |= OMAP2_MCSPI_CHCONF_EPOL; /* active-low; normal */
920 else
921 l &= ~OMAP2_MCSPI_CHCONF_EPOL;
922
923 /* set clock divisor */
924 l &= ~OMAP2_MCSPI_CHCONF_CLKD_MASK;
faee9b05
SS
925 l |= clkd << 2;
926
927 /* set clock granularity */
928 l &= ~OMAP2_MCSPI_CHCONF_CLKG;
929 l |= clkg;
930 if (clkg) {
931 cs->chctrl0 &= ~OMAP2_MCSPI_CHCTRL_EXTCLK_MASK;
932 cs->chctrl0 |= extclk << 8;
933 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCTRL0, cs->chctrl0);
934 }
ccdc7bf9
SO
935
936 /* set SPI mode 0..3 */
937 if (spi->mode & SPI_CPOL)
938 l |= OMAP2_MCSPI_CHCONF_POL;
939 else
940 l &= ~OMAP2_MCSPI_CHCONF_POL;
941 if (spi->mode & SPI_CPHA)
942 l |= OMAP2_MCSPI_CHCONF_PHA;
943 else
944 l &= ~OMAP2_MCSPI_CHCONF_PHA;
945
a41ae1ad 946 mcspi_write_chconf0(spi, l);
ccdc7bf9 947
97ca0d6c
MG
948 cs->mode = spi->mode;
949
ccdc7bf9 950 dev_dbg(&spi->dev, "setup: speed %d, sample %s edge, clk %s\n",
faee9b05 951 speed_hz,
ccdc7bf9
SO
952 (spi->mode & SPI_CPHA) ? "trailing" : "leading",
953 (spi->mode & SPI_CPOL) ? "inverted" : "normal");
954
955 return 0;
956}
957
ddc5cdf1
TL
958/*
959 * Note that we currently allow DMA only if we get a channel
960 * for both rx and tx. Otherwise we'll do PIO for both rx and tx.
961 */
ccdc7bf9
SO
962static int omap2_mcspi_request_dma(struct spi_device *spi)
963{
964 struct spi_master *master = spi->master;
965 struct omap2_mcspi *mcspi;
966 struct omap2_mcspi_dma *mcspi_dma;
53741ed8
RK
967 dma_cap_mask_t mask;
968 unsigned sig;
ccdc7bf9
SO
969
970 mcspi = spi_master_get_devdata(master);
971 mcspi_dma = mcspi->dma_channels + spi->chip_select;
972
53741ed8
RK
973 init_completion(&mcspi_dma->dma_rx_completion);
974 init_completion(&mcspi_dma->dma_tx_completion);
975
976 dma_cap_zero(mask);
977 dma_cap_set(DMA_SLAVE, mask);
53741ed8 978 sig = mcspi_dma->dma_rx_sync_dev;
74f3aaad
MP
979
980 mcspi_dma->dma_rx =
981 dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
982 &sig, &master->dev,
983 mcspi_dma->dma_rx_ch_name);
ddc5cdf1
TL
984 if (!mcspi_dma->dma_rx)
985 goto no_dma;
ccdc7bf9 986
53741ed8 987 sig = mcspi_dma->dma_tx_sync_dev;
74f3aaad
MP
988 mcspi_dma->dma_tx =
989 dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
990 &sig, &master->dev,
991 mcspi_dma->dma_tx_ch_name);
992
53741ed8 993 if (!mcspi_dma->dma_tx) {
53741ed8
RK
994 dma_release_channel(mcspi_dma->dma_rx);
995 mcspi_dma->dma_rx = NULL;
ddc5cdf1 996 goto no_dma;
ccdc7bf9
SO
997 }
998
ccdc7bf9 999 return 0;
ddc5cdf1
TL
1000
1001no_dma:
1002 dev_warn(&spi->dev, "not using DMA for McSPI\n");
1003 return -EAGAIN;
ccdc7bf9
SO
1004}
1005
ccdc7bf9
SO
1006static int omap2_mcspi_setup(struct spi_device *spi)
1007{
1008 int ret;
1bd897f8
BC
1009 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
1010 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
ccdc7bf9
SO
1011 struct omap2_mcspi_dma *mcspi_dma;
1012 struct omap2_mcspi_cs *cs = spi->controller_state;
1013
ccdc7bf9
SO
1014 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
1015
1016 if (!cs) {
10aa5a35 1017 cs = kzalloc(sizeof *cs, GFP_KERNEL);
ccdc7bf9
SO
1018 if (!cs)
1019 return -ENOMEM;
1020 cs->base = mcspi->base + spi->chip_select * 0x14;
e5480b73 1021 cs->phys = mcspi->phys + spi->chip_select * 0x14;
97ca0d6c 1022 cs->mode = 0;
a41ae1ad 1023 cs->chconf0 = 0;
faee9b05 1024 cs->chctrl0 = 0;
ccdc7bf9 1025 spi->controller_state = cs;
89c05372 1026 /* Link this to context save list */
1bd897f8 1027 list_add_tail(&cs->node, &ctx->cs);
2f538c01
MW
1028
1029 if (gpio_is_valid(spi->cs_gpio)) {
1030 ret = gpio_request(spi->cs_gpio, dev_name(&spi->dev));
1031 if (ret) {
1032 dev_err(&spi->dev, "failed to request gpio\n");
1033 return ret;
1034 }
1035 gpio_direction_output(spi->cs_gpio,
1036 !(spi->mode & SPI_CS_HIGH));
1037 }
ccdc7bf9
SO
1038 }
1039
8c7494a5 1040 if (!mcspi_dma->dma_rx || !mcspi_dma->dma_tx) {
ccdc7bf9 1041 ret = omap2_mcspi_request_dma(spi);
ddc5cdf1 1042 if (ret < 0 && ret != -EAGAIN)
ccdc7bf9
SO
1043 return ret;
1044 }
1045
034d3dc9 1046 ret = pm_runtime_get_sync(mcspi->dev);
1f1a4384
G
1047 if (ret < 0)
1048 return ret;
a41ae1ad 1049
86eeb6fe 1050 ret = omap2_mcspi_setup_transfer(spi, NULL);
034d3dc9
S
1051 pm_runtime_mark_last_busy(mcspi->dev);
1052 pm_runtime_put_autosuspend(mcspi->dev);
ccdc7bf9
SO
1053
1054 return ret;
1055}
1056
1057static void omap2_mcspi_cleanup(struct spi_device *spi)
1058{
1059 struct omap2_mcspi *mcspi;
1060 struct omap2_mcspi_dma *mcspi_dma;
89c05372 1061 struct omap2_mcspi_cs *cs;
ccdc7bf9
SO
1062
1063 mcspi = spi_master_get_devdata(spi->master);
ccdc7bf9 1064
5e774943
SE
1065 if (spi->controller_state) {
1066 /* Unlink controller state from context save list */
1067 cs = spi->controller_state;
1068 list_del(&cs->node);
89c05372 1069
10aa5a35 1070 kfree(cs);
5e774943 1071 }
ccdc7bf9 1072
99f1a43f
SE
1073 if (spi->chip_select < spi->master->num_chipselect) {
1074 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
1075
53741ed8
RK
1076 if (mcspi_dma->dma_rx) {
1077 dma_release_channel(mcspi_dma->dma_rx);
1078 mcspi_dma->dma_rx = NULL;
99f1a43f 1079 }
53741ed8
RK
1080 if (mcspi_dma->dma_tx) {
1081 dma_release_channel(mcspi_dma->dma_tx);
1082 mcspi_dma->dma_tx = NULL;
99f1a43f 1083 }
ccdc7bf9 1084 }
bc7f9bbc
MW
1085
1086 if (gpio_is_valid(spi->cs_gpio))
1087 gpio_free(spi->cs_gpio);
ccdc7bf9
SO
1088}
1089
b28cb941
MW
1090static int omap2_mcspi_work_one(struct omap2_mcspi *mcspi,
1091 struct spi_device *spi, struct spi_transfer *t)
ccdc7bf9 1092{
ccdc7bf9
SO
1093
1094 /* We only enable one channel at a time -- the one whose message is
5fda88f5 1095 * -- although this controller would gladly
ccdc7bf9
SO
1096 * arbitrate among multiple channels. This corresponds to "single
1097 * channel" master mode. As a side effect, we need to manage the
1098 * chipselect with the FORCE bit ... CS != channel enable.
1099 */
ccdc7bf9 1100
5cbc7ca9 1101 struct spi_master *master;
ddc5cdf1 1102 struct omap2_mcspi_dma *mcspi_dma;
5fda88f5
S
1103 struct omap2_mcspi_cs *cs;
1104 struct omap2_mcspi_device_config *cd;
1105 int par_override = 0;
1106 int status = 0;
1107 u32 chconf;
ccdc7bf9 1108
5cbc7ca9 1109 master = spi->master;
ddc5cdf1 1110 mcspi_dma = mcspi->dma_channels + spi->chip_select;
5fda88f5
S
1111 cs = spi->controller_state;
1112 cd = spi->controller_data;
ccdc7bf9 1113
97ca0d6c
MG
1114 /*
1115 * The slave driver could have changed spi->mode in which case
1116 * it will be different from cs->mode (the current hardware setup).
1117 * If so, set par_override (even though its not a parity issue) so
1118 * omap2_mcspi_setup_transfer will be called to configure the hardware
1119 * with the correct mode on the first iteration of the loop below.
1120 */
1121 if (spi->mode != cs->mode)
1122 par_override = 1;
1123
d33f473d 1124 omap2_mcspi_set_enable(spi, 0);
4743a0f8 1125
a06b430f
MW
1126 if (gpio_is_valid(spi->cs_gpio))
1127 omap2_mcspi_set_cs(spi, spi->mode & SPI_CS_HIGH);
1128
b28cb941
MW
1129 if (par_override ||
1130 (t->speed_hz != spi->max_speed_hz) ||
1131 (t->bits_per_word != spi->bits_per_word)) {
1132 par_override = 1;
1133 status = omap2_mcspi_setup_transfer(spi, t);
1134 if (status < 0)
1135 goto out;
1136 if (t->speed_hz == spi->max_speed_hz &&
1137 t->bits_per_word == spi->bits_per_word)
1138 par_override = 0;
1139 }
1140 if (cd && cd->cs_per_word) {
1141 chconf = mcspi->ctx.modulctrl;
1142 chconf &= ~OMAP2_MCSPI_MODULCTRL_SINGLE;
1143 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, chconf);
1144 mcspi->ctx.modulctrl =
1145 mcspi_read_cs_reg(spi, OMAP2_MCSPI_MODULCTRL);
1146 }
4743a0f8 1147
b28cb941
MW
1148 chconf = mcspi_cached_chconf0(spi);
1149 chconf &= ~OMAP2_MCSPI_CHCONF_TRM_MASK;
1150 chconf &= ~OMAP2_MCSPI_CHCONF_TURBO;
1151
1152 if (t->tx_buf == NULL)
1153 chconf |= OMAP2_MCSPI_CHCONF_TRM_RX_ONLY;
1154 else if (t->rx_buf == NULL)
1155 chconf |= OMAP2_MCSPI_CHCONF_TRM_TX_ONLY;
1156
1157 if (cd && cd->turbo_mode && t->tx_buf == NULL) {
1158 /* Turbo mode is for more than one word */
1159 if (t->len > ((cs->word_len + 7) >> 3))
1160 chconf |= OMAP2_MCSPI_CHCONF_TURBO;
1161 }
ccdc7bf9 1162
b28cb941 1163 mcspi_write_chconf0(spi, chconf);
ccdc7bf9 1164
b28cb941
MW
1165 if (t->len) {
1166 unsigned count;
5fda88f5 1167
b28cb941
MW
1168 if ((mcspi_dma->dma_rx && mcspi_dma->dma_tx) &&
1169 (t->len >= DMA_MIN_BYTES))
1170 omap2_mcspi_set_fifo(spi, t, 1);
d33f473d 1171
b28cb941 1172 omap2_mcspi_set_enable(spi, 1);
d33f473d 1173
b28cb941
MW
1174 /* RX_ONLY mode needs dummy data in TX reg */
1175 if (t->tx_buf == NULL)
1176 writel_relaxed(0, cs->base
1177 + OMAP2_MCSPI_TX0);
ccdc7bf9 1178
b28cb941
MW
1179 if ((mcspi_dma->dma_rx && mcspi_dma->dma_tx) &&
1180 (t->len >= DMA_MIN_BYTES))
1181 count = omap2_mcspi_txrx_dma(spi, t);
1182 else
1183 count = omap2_mcspi_txrx_pio(spi, t);
ccdc7bf9 1184
b28cb941
MW
1185 if (count != t->len) {
1186 status = -EIO;
1187 goto out;
ccdc7bf9 1188 }
b28cb941 1189 }
ccdc7bf9 1190
b28cb941 1191 omap2_mcspi_set_enable(spi, 0);
d33f473d 1192
b28cb941
MW
1193 if (mcspi->fifo_depth > 0)
1194 omap2_mcspi_set_fifo(spi, t, 0);
1195
1196out:
5fda88f5
S
1197 /* Restore defaults if they were overriden */
1198 if (par_override) {
1199 par_override = 0;
1200 status = omap2_mcspi_setup_transfer(spi, NULL);
1201 }
ccdc7bf9 1202
5cbc7ca9
MB
1203 if (cd && cd->cs_per_word) {
1204 chconf = mcspi->ctx.modulctrl;
1205 chconf |= OMAP2_MCSPI_MODULCTRL_SINGLE;
1206 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, chconf);
1207 mcspi->ctx.modulctrl =
1208 mcspi_read_cs_reg(spi, OMAP2_MCSPI_MODULCTRL);
1209 }
1210
5fda88f5 1211 omap2_mcspi_set_enable(spi, 0);
ccdc7bf9 1212
a06b430f
MW
1213 if (gpio_is_valid(spi->cs_gpio))
1214 omap2_mcspi_set_cs(spi, !(spi->mode & SPI_CS_HIGH));
1215
d33f473d
IS
1216 if (mcspi->fifo_depth > 0 && t)
1217 omap2_mcspi_set_fifo(spi, t, 0);
1f1a4384 1218
b28cb941 1219 return status;
ccdc7bf9
SO
1220}
1221
468a3208
NA
1222static int omap2_mcspi_prepare_message(struct spi_master *master,
1223 struct spi_message *msg)
1224{
1225 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
1226 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
1227 struct omap2_mcspi_cs *cs;
1228
1229 /* Only a single channel can have the FORCE bit enabled
1230 * in its chconf0 register.
1231 * Scan all channels and disable them except the current one.
1232 * A FORCE can remain from a last transfer having cs_change enabled
1233 */
1234 list_for_each_entry(cs, &ctx->cs, node) {
1235 if (msg->spi->controller_state == cs)
1236 continue;
1237
1238 if ((cs->chconf0 & OMAP2_MCSPI_CHCONF_FORCE)) {
1239 cs->chconf0 &= ~OMAP2_MCSPI_CHCONF_FORCE;
1240 writel_relaxed(cs->chconf0,
1241 cs->base + OMAP2_MCSPI_CHCONF0);
1242 readl_relaxed(cs->base + OMAP2_MCSPI_CHCONF0);
1243 }
1244 }
1245
1246 return 0;
1247}
1248
b28cb941
MW
1249static int omap2_mcspi_transfer_one(struct spi_master *master,
1250 struct spi_device *spi, struct spi_transfer *t)
ccdc7bf9
SO
1251{
1252 struct omap2_mcspi *mcspi;
ddc5cdf1 1253 struct omap2_mcspi_dma *mcspi_dma;
b28cb941
MW
1254 const void *tx_buf = t->tx_buf;
1255 void *rx_buf = t->rx_buf;
1256 unsigned len = t->len;
ccdc7bf9 1257
5fda88f5 1258 mcspi = spi_master_get_devdata(master);
ddc5cdf1 1259 mcspi_dma = mcspi->dma_channels + spi->chip_select;
ccdc7bf9 1260
b28cb941
MW
1261 if ((len && !(rx_buf || tx_buf))) {
1262 dev_dbg(mcspi->dev, "transfer: %d Hz, %d %s%s, %d bpw\n",
1263 t->speed_hz,
1264 len,
1265 tx_buf ? "tx" : "",
1266 rx_buf ? "rx" : "",
1267 t->bits_per_word);
1268 return -EINVAL;
1269 }
1270
1271 if (len < DMA_MIN_BYTES)
1272 goto skip_dma_map;
1273
1274 if (mcspi_dma->dma_tx && tx_buf != NULL) {
1275 t->tx_dma = dma_map_single(mcspi->dev, (void *) tx_buf,
1276 len, DMA_TO_DEVICE);
1277 if (dma_mapping_error(mcspi->dev, t->tx_dma)) {
1278 dev_dbg(mcspi->dev, "dma %cX %d bytes error\n",
1279 'T', len);
1280 return -EINVAL;
ccdc7bf9 1281 }
b28cb941
MW
1282 }
1283 if (mcspi_dma->dma_rx && rx_buf != NULL) {
1284 t->rx_dma = dma_map_single(mcspi->dev, rx_buf, t->len,
1285 DMA_FROM_DEVICE);
1286 if (dma_mapping_error(mcspi->dev, t->rx_dma)) {
1287 dev_dbg(mcspi->dev, "dma %cX %d bytes error\n",
1288 'R', len);
1289 if (tx_buf != NULL)
1290 dma_unmap_single(mcspi->dev, t->tx_dma,
1291 len, DMA_TO_DEVICE);
1292 return -EINVAL;
ccdc7bf9
SO
1293 }
1294 }
1295
b28cb941
MW
1296skip_dma_map:
1297 return omap2_mcspi_work_one(mcspi, spi, t);
ccdc7bf9
SO
1298}
1299
fd4a319b 1300static int omap2_mcspi_master_setup(struct omap2_mcspi *mcspi)
ccdc7bf9
SO
1301{
1302 struct spi_master *master = mcspi->master;
1bd897f8 1303 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
1bd897f8 1304 int ret = 0;
ccdc7bf9 1305
034d3dc9 1306 ret = pm_runtime_get_sync(mcspi->dev);
1f1a4384
G
1307 if (ret < 0)
1308 return ret;
ddb22195 1309
39f8052d 1310 mcspi_write_reg(master, OMAP2_MCSPI_WAKEUPENABLE,
18dd6199 1311 OMAP2_MCSPI_WAKEUPENABLE_WKEN);
39f8052d 1312 ctx->wakeupenable = OMAP2_MCSPI_WAKEUPENABLE_WKEN;
ccdc7bf9
SO
1313
1314 omap2_mcspi_set_master_mode(master);
034d3dc9
S
1315 pm_runtime_mark_last_busy(mcspi->dev);
1316 pm_runtime_put_autosuspend(mcspi->dev);
ccdc7bf9
SO
1317 return 0;
1318}
1319
1f1a4384
G
1320static int omap_mcspi_runtime_resume(struct device *dev)
1321{
1322 struct omap2_mcspi *mcspi;
1323 struct spi_master *master;
1324
1325 master = dev_get_drvdata(dev);
1326 mcspi = spi_master_get_devdata(master);
1327 omap2_mcspi_restore_ctx(mcspi);
1328
1329 return 0;
1330}
1331
d5a80031
BC
1332static struct omap2_mcspi_platform_config omap2_pdata = {
1333 .regs_offset = 0,
1334};
1335
1336static struct omap2_mcspi_platform_config omap4_pdata = {
1337 .regs_offset = OMAP4_MCSPI_REG_OFFSET,
1338};
1339
1340static const struct of_device_id omap_mcspi_of_match[] = {
1341 {
1342 .compatible = "ti,omap2-mcspi",
1343 .data = &omap2_pdata,
1344 },
1345 {
1346 .compatible = "ti,omap4-mcspi",
1347 .data = &omap4_pdata,
1348 },
1349 { },
1350};
1351MODULE_DEVICE_TABLE(of, omap_mcspi_of_match);
ccc7baed 1352
fd4a319b 1353static int omap2_mcspi_probe(struct platform_device *pdev)
ccdc7bf9
SO
1354{
1355 struct spi_master *master;
83a01e72 1356 const struct omap2_mcspi_platform_config *pdata;
ccdc7bf9
SO
1357 struct omap2_mcspi *mcspi;
1358 struct resource *r;
1359 int status = 0, i;
d5a80031
BC
1360 u32 regs_offset = 0;
1361 static int bus_num = 1;
1362 struct device_node *node = pdev->dev.of_node;
1363 const struct of_device_id *match;
ccdc7bf9
SO
1364
1365 master = spi_alloc_master(&pdev->dev, sizeof *mcspi);
1366 if (master == NULL) {
1367 dev_dbg(&pdev->dev, "master allocation failed\n");
1368 return -ENOMEM;
1369 }
1370
e7db06b5
DB
1371 /* the spi->mode bits understood by this driver: */
1372 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
24778be2 1373 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
ccdc7bf9 1374 master->setup = omap2_mcspi_setup;
f0278a1a 1375 master->auto_runtime_pm = true;
468a3208 1376 master->prepare_message = omap2_mcspi_prepare_message;
b28cb941 1377 master->transfer_one = omap2_mcspi_transfer_one;
ddcad7e9 1378 master->set_cs = omap2_mcspi_set_cs;
ccdc7bf9 1379 master->cleanup = omap2_mcspi_cleanup;
d5a80031 1380 master->dev.of_node = node;
aca0924b
AL
1381 master->max_speed_hz = OMAP2_MCSPI_MAX_FREQ;
1382 master->min_speed_hz = OMAP2_MCSPI_MAX_FREQ >> 15;
d5a80031 1383
24b5a82c 1384 platform_set_drvdata(pdev, master);
0384e90b
DM
1385
1386 mcspi = spi_master_get_devdata(master);
1387 mcspi->master = master;
1388
d5a80031
BC
1389 match = of_match_device(omap_mcspi_of_match, &pdev->dev);
1390 if (match) {
1391 u32 num_cs = 1; /* default number of chipselect */
1392 pdata = match->data;
1393
1394 of_property_read_u32(node, "ti,spi-num-cs", &num_cs);
1395 master->num_chipselect = num_cs;
1396 master->bus_num = bus_num++;
2cd45179
DM
1397 if (of_get_property(node, "ti,pindir-d0-out-d1-in", NULL))
1398 mcspi->pin_dir = MCSPI_PINDIR_D0_OUT_D1_IN;
d5a80031 1399 } else {
8074cf06 1400 pdata = dev_get_platdata(&pdev->dev);
d5a80031
BC
1401 master->num_chipselect = pdata->num_cs;
1402 if (pdev->id != -1)
1403 master->bus_num = pdev->id;
0384e90b 1404 mcspi->pin_dir = pdata->pin_dir;
d5a80031
BC
1405 }
1406 regs_offset = pdata->regs_offset;
ccdc7bf9 1407
ccdc7bf9
SO
1408 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1409 if (r == NULL) {
1410 status = -ENODEV;
39f1b565 1411 goto free_master;
ccdc7bf9 1412 }
1458d160 1413
d5a80031
BC
1414 r->start += regs_offset;
1415 r->end += regs_offset;
1458d160 1416 mcspi->phys = r->start;
ccdc7bf9 1417
b0ee5605
TR
1418 mcspi->base = devm_ioremap_resource(&pdev->dev, r);
1419 if (IS_ERR(mcspi->base)) {
1420 status = PTR_ERR(mcspi->base);
1a77b127 1421 goto free_master;
55c381e4 1422 }
ccdc7bf9 1423
1f1a4384 1424 mcspi->dev = &pdev->dev;
ccdc7bf9 1425
1bd897f8 1426 INIT_LIST_HEAD(&mcspi->ctx.cs);
ccdc7bf9 1427
a6f936db
AL
1428 mcspi->dma_channels = devm_kcalloc(&pdev->dev, master->num_chipselect,
1429 sizeof(struct omap2_mcspi_dma),
1430 GFP_KERNEL);
1431 if (mcspi->dma_channels == NULL) {
1432 status = -ENOMEM;
1a77b127 1433 goto free_master;
a6f936db 1434 }
ccdc7bf9 1435
1a5d8190 1436 for (i = 0; i < master->num_chipselect; i++) {
74f3aaad
MP
1437 char *dma_rx_ch_name = mcspi->dma_channels[i].dma_rx_ch_name;
1438 char *dma_tx_ch_name = mcspi->dma_channels[i].dma_tx_ch_name;
1a5d8190
C
1439 struct resource *dma_res;
1440
74f3aaad
MP
1441 sprintf(dma_rx_ch_name, "rx%d", i);
1442 if (!pdev->dev.of_node) {
1443 dma_res =
1444 platform_get_resource_byname(pdev,
1445 IORESOURCE_DMA,
1446 dma_rx_ch_name);
1447 if (!dma_res) {
1448 dev_dbg(&pdev->dev,
1449 "cannot get DMA RX channel\n");
1450 status = -ENODEV;
1451 break;
1452 }
1a5d8190 1453
74f3aaad
MP
1454 mcspi->dma_channels[i].dma_rx_sync_dev =
1455 dma_res->start;
1a5d8190 1456 }
74f3aaad
MP
1457 sprintf(dma_tx_ch_name, "tx%d", i);
1458 if (!pdev->dev.of_node) {
1459 dma_res =
1460 platform_get_resource_byname(pdev,
1461 IORESOURCE_DMA,
1462 dma_tx_ch_name);
1463 if (!dma_res) {
1464 dev_dbg(&pdev->dev,
1465 "cannot get DMA TX channel\n");
1466 status = -ENODEV;
1467 break;
1468 }
1a5d8190 1469
74f3aaad
MP
1470 mcspi->dma_channels[i].dma_tx_sync_dev =
1471 dma_res->start;
1472 }
ccdc7bf9
SO
1473 }
1474
39f1b565 1475 if (status < 0)
a6f936db 1476 goto free_master;
39f1b565 1477
27b5284c
S
1478 pm_runtime_use_autosuspend(&pdev->dev);
1479 pm_runtime_set_autosuspend_delay(&pdev->dev, SPI_AUTOSUSPEND_TIMEOUT);
1f1a4384
G
1480 pm_runtime_enable(&pdev->dev);
1481
142e07be
WY
1482 status = omap2_mcspi_master_setup(mcspi);
1483 if (status < 0)
39f1b565 1484 goto disable_pm;
ccdc7bf9 1485
b95e02b7 1486 status = devm_spi_register_master(&pdev->dev, master);
ccdc7bf9 1487 if (status < 0)
37a2d84a 1488 goto disable_pm;
ccdc7bf9
SO
1489
1490 return status;
1491
39f1b565 1492disable_pm:
751c925c 1493 pm_runtime_disable(&pdev->dev);
39f1b565 1494free_master:
37a2d84a 1495 spi_master_put(master);
ccdc7bf9
SO
1496 return status;
1497}
1498
fd4a319b 1499static int omap2_mcspi_remove(struct platform_device *pdev)
ccdc7bf9 1500{
a6f936db
AL
1501 struct spi_master *master = platform_get_drvdata(pdev);
1502 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
ccdc7bf9 1503
a93a2029 1504 pm_runtime_put_sync(mcspi->dev);
751c925c 1505 pm_runtime_disable(&pdev->dev);
ccdc7bf9 1506
ccdc7bf9
SO
1507 return 0;
1508}
1509
7e38c3c4
KS
1510/* work with hotplug and coldplug */
1511MODULE_ALIAS("platform:omap2_mcspi");
1512
42ce7fd6
GC
1513#ifdef CONFIG_SUSPEND
1514/*
1515 * When SPI wake up from off-mode, CS is in activate state. If it was in
1516 * unactive state when driver was suspend, then force it to unactive state at
1517 * wake up.
1518 */
1519static int omap2_mcspi_resume(struct device *dev)
1520{
1521 struct spi_master *master = dev_get_drvdata(dev);
1522 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
1bd897f8
BC
1523 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
1524 struct omap2_mcspi_cs *cs;
42ce7fd6 1525
034d3dc9 1526 pm_runtime_get_sync(mcspi->dev);
1bd897f8 1527 list_for_each_entry(cs, &ctx->cs, node) {
42ce7fd6 1528 if ((cs->chconf0 & OMAP2_MCSPI_CHCONF_FORCE) == 0) {
42ce7fd6
GC
1529 /*
1530 * We need to toggle CS state for OMAP take this
1531 * change in account.
1532 */
af4e944d 1533 cs->chconf0 |= OMAP2_MCSPI_CHCONF_FORCE;
21b2ce5e 1534 writel_relaxed(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
af4e944d 1535 cs->chconf0 &= ~OMAP2_MCSPI_CHCONF_FORCE;
21b2ce5e 1536 writel_relaxed(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
42ce7fd6
GC
1537 }
1538 }
034d3dc9
S
1539 pm_runtime_mark_last_busy(mcspi->dev);
1540 pm_runtime_put_autosuspend(mcspi->dev);
beca3655
PH
1541
1542 return pinctrl_pm_select_default_state(dev);
1543}
1544
1545static int omap2_mcspi_suspend(struct device *dev)
1546{
1547 return pinctrl_pm_select_sleep_state(dev);
42ce7fd6 1548}
beca3655 1549
42ce7fd6 1550#else
beca3655 1551#define omap2_mcspi_suspend NULL
42ce7fd6
GC
1552#define omap2_mcspi_resume NULL
1553#endif
1554
1555static const struct dev_pm_ops omap2_mcspi_pm_ops = {
1556 .resume = omap2_mcspi_resume,
beca3655 1557 .suspend = omap2_mcspi_suspend,
1f1a4384 1558 .runtime_resume = omap_mcspi_runtime_resume,
42ce7fd6
GC
1559};
1560
ccdc7bf9
SO
1561static struct platform_driver omap2_mcspi_driver = {
1562 .driver = {
1563 .name = "omap2_mcspi",
d5a80031
BC
1564 .pm = &omap2_mcspi_pm_ops,
1565 .of_match_table = omap_mcspi_of_match,
ccdc7bf9 1566 },
7d6b6d83 1567 .probe = omap2_mcspi_probe,
fd4a319b 1568 .remove = omap2_mcspi_remove,
ccdc7bf9
SO
1569};
1570
9fdca9df 1571module_platform_driver(omap2_mcspi_driver);
ccdc7bf9 1572MODULE_LICENSE("GPL");
This page took 0.709867 seconds and 5 git commands to generate.