Merge remote-tracking branch 'spi/topic/s3c64xx' into spi-loop
[deliverable/linux.git] / drivers / spi / spi-s3c64xx.c
CommitLineData
ca632f55 1/*
230d42d4
JB
2 * Copyright (C) 2009 Samsung Electronics Ltd.
3 * Jaswinder Singh <jassi.brar@samsung.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
18 */
19
20#include <linux/init.h>
21#include <linux/module.h>
22#include <linux/workqueue.h>
c2573128 23#include <linux/interrupt.h>
230d42d4
JB
24#include <linux/delay.h>
25#include <linux/clk.h>
26#include <linux/dma-mapping.h>
78843727 27#include <linux/dmaengine.h>
230d42d4 28#include <linux/platform_device.h>
b97b6621 29#include <linux/pm_runtime.h>
230d42d4 30#include <linux/spi/spi.h>
1c20c200 31#include <linux/gpio.h>
2b908075
TA
32#include <linux/of.h>
33#include <linux/of_gpio.h>
230d42d4 34
436d42c6 35#include <linux/platform_data/spi-s3c64xx.h>
230d42d4 36
563b444e 37#ifdef CONFIG_S3C_DMA
78843727
AB
38#include <mach/dma.h>
39#endif
40
a5238e36 41#define MAX_SPI_PORTS 3
7e995556 42#define S3C64XX_SPI_QUIRK_POLL (1 << 0)
a5238e36 43
230d42d4
JB
44/* Registers and bit-fields */
45
46#define S3C64XX_SPI_CH_CFG 0x00
47#define S3C64XX_SPI_CLK_CFG 0x04
48#define S3C64XX_SPI_MODE_CFG 0x08
49#define S3C64XX_SPI_SLAVE_SEL 0x0C
50#define S3C64XX_SPI_INT_EN 0x10
51#define S3C64XX_SPI_STATUS 0x14
52#define S3C64XX_SPI_TX_DATA 0x18
53#define S3C64XX_SPI_RX_DATA 0x1C
54#define S3C64XX_SPI_PACKET_CNT 0x20
55#define S3C64XX_SPI_PENDING_CLR 0x24
56#define S3C64XX_SPI_SWAP_CFG 0x28
57#define S3C64XX_SPI_FB_CLK 0x2C
58
59#define S3C64XX_SPI_CH_HS_EN (1<<6) /* High Speed Enable */
60#define S3C64XX_SPI_CH_SW_RST (1<<5)
61#define S3C64XX_SPI_CH_SLAVE (1<<4)
62#define S3C64XX_SPI_CPOL_L (1<<3)
63#define S3C64XX_SPI_CPHA_B (1<<2)
64#define S3C64XX_SPI_CH_RXCH_ON (1<<1)
65#define S3C64XX_SPI_CH_TXCH_ON (1<<0)
66
67#define S3C64XX_SPI_CLKSEL_SRCMSK (3<<9)
68#define S3C64XX_SPI_CLKSEL_SRCSHFT 9
69#define S3C64XX_SPI_ENCLK_ENABLE (1<<8)
75bf3361 70#define S3C64XX_SPI_PSR_MASK 0xff
230d42d4
JB
71
72#define S3C64XX_SPI_MODE_CH_TSZ_BYTE (0<<29)
73#define S3C64XX_SPI_MODE_CH_TSZ_HALFWORD (1<<29)
74#define S3C64XX_SPI_MODE_CH_TSZ_WORD (2<<29)
75#define S3C64XX_SPI_MODE_CH_TSZ_MASK (3<<29)
76#define S3C64XX_SPI_MODE_BUS_TSZ_BYTE (0<<17)
77#define S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD (1<<17)
78#define S3C64XX_SPI_MODE_BUS_TSZ_WORD (2<<17)
79#define S3C64XX_SPI_MODE_BUS_TSZ_MASK (3<<17)
80#define S3C64XX_SPI_MODE_RXDMA_ON (1<<2)
81#define S3C64XX_SPI_MODE_TXDMA_ON (1<<1)
82#define S3C64XX_SPI_MODE_4BURST (1<<0)
83
84#define S3C64XX_SPI_SLAVE_AUTO (1<<1)
85#define S3C64XX_SPI_SLAVE_SIG_INACT (1<<0)
86
230d42d4
JB
87#define S3C64XX_SPI_INT_TRAILING_EN (1<<6)
88#define S3C64XX_SPI_INT_RX_OVERRUN_EN (1<<5)
89#define S3C64XX_SPI_INT_RX_UNDERRUN_EN (1<<4)
90#define S3C64XX_SPI_INT_TX_OVERRUN_EN (1<<3)
91#define S3C64XX_SPI_INT_TX_UNDERRUN_EN (1<<2)
92#define S3C64XX_SPI_INT_RX_FIFORDY_EN (1<<1)
93#define S3C64XX_SPI_INT_TX_FIFORDY_EN (1<<0)
94
95#define S3C64XX_SPI_ST_RX_OVERRUN_ERR (1<<5)
96#define S3C64XX_SPI_ST_RX_UNDERRUN_ERR (1<<4)
97#define S3C64XX_SPI_ST_TX_OVERRUN_ERR (1<<3)
98#define S3C64XX_SPI_ST_TX_UNDERRUN_ERR (1<<2)
99#define S3C64XX_SPI_ST_RX_FIFORDY (1<<1)
100#define S3C64XX_SPI_ST_TX_FIFORDY (1<<0)
101
102#define S3C64XX_SPI_PACKET_CNT_EN (1<<16)
103
104#define S3C64XX_SPI_PND_TX_UNDERRUN_CLR (1<<4)
105#define S3C64XX_SPI_PND_TX_OVERRUN_CLR (1<<3)
106#define S3C64XX_SPI_PND_RX_UNDERRUN_CLR (1<<2)
107#define S3C64XX_SPI_PND_RX_OVERRUN_CLR (1<<1)
108#define S3C64XX_SPI_PND_TRAILING_CLR (1<<0)
109
110#define S3C64XX_SPI_SWAP_RX_HALF_WORD (1<<7)
111#define S3C64XX_SPI_SWAP_RX_BYTE (1<<6)
112#define S3C64XX_SPI_SWAP_RX_BIT (1<<5)
113#define S3C64XX_SPI_SWAP_RX_EN (1<<4)
114#define S3C64XX_SPI_SWAP_TX_HALF_WORD (1<<3)
115#define S3C64XX_SPI_SWAP_TX_BYTE (1<<2)
116#define S3C64XX_SPI_SWAP_TX_BIT (1<<1)
117#define S3C64XX_SPI_SWAP_TX_EN (1<<0)
118
119#define S3C64XX_SPI_FBCLK_MSK (3<<0)
120
a5238e36
TA
121#define FIFO_LVL_MASK(i) ((i)->port_conf->fifo_lvl_mask[i->port_id])
122#define S3C64XX_SPI_ST_TX_DONE(v, i) (((v) & \
123 (1 << (i)->port_conf->tx_st_done)) ? 1 : 0)
124#define TX_FIFO_LVL(v, i) (((v) >> 6) & FIFO_LVL_MASK(i))
125#define RX_FIFO_LVL(v, i) (((v) >> (i)->port_conf->rx_lvl_offset) & \
126 FIFO_LVL_MASK(i))
230d42d4
JB
127
128#define S3C64XX_SPI_MAX_TRAILCNT 0x3ff
129#define S3C64XX_SPI_TRAILCNT_OFF 19
130
131#define S3C64XX_SPI_TRAILCNT S3C64XX_SPI_MAX_TRAILCNT
132
133#define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
7e995556 134#define is_polling(x) (x->port_conf->quirks & S3C64XX_SPI_QUIRK_POLL)
230d42d4 135
230d42d4
JB
136#define RXBUSY (1<<2)
137#define TXBUSY (1<<3)
138
82ab8cd7 139struct s3c64xx_spi_dma_data {
78843727 140 struct dma_chan *ch;
c10356b9 141 enum dma_transfer_direction direction;
78843727 142 unsigned int dmach;
82ab8cd7
BK
143};
144
a5238e36
TA
145/**
146 * struct s3c64xx_spi_info - SPI Controller hardware info
147 * @fifo_lvl_mask: Bit-mask for {TX|RX}_FIFO_LVL bits in SPI_STATUS register.
148 * @rx_lvl_offset: Bit offset of RX_FIFO_LVL bits in SPI_STATUS regiter.
149 * @tx_st_done: Bit offset of TX_DONE bit in SPI_STATUS regiter.
150 * @high_speed: True, if the controller supports HIGH_SPEED_EN bit.
151 * @clk_from_cmu: True, if the controller does not include a clock mux and
152 * prescaler unit.
153 *
154 * The Samsung s3c64xx SPI controller are used on various Samsung SoC's but
155 * differ in some aspects such as the size of the fifo and spi bus clock
156 * setup. Such differences are specified to the driver using this structure
157 * which is provided as driver data to the driver.
158 */
159struct s3c64xx_spi_port_config {
160 int fifo_lvl_mask[MAX_SPI_PORTS];
161 int rx_lvl_offset;
162 int tx_st_done;
7e995556 163 int quirks;
a5238e36
TA
164 bool high_speed;
165 bool clk_from_cmu;
166};
167
230d42d4
JB
168/**
169 * struct s3c64xx_spi_driver_data - Runtime info holder for SPI driver.
170 * @clk: Pointer to the spi clock.
b0d5d6e5 171 * @src_clk: Pointer to the clock used to generate SPI signals.
230d42d4 172 * @master: Pointer to the SPI Protocol master.
230d42d4
JB
173 * @cntrlr_info: Platform specific data for the controller this driver manages.
174 * @tgl_spi: Pointer to the last CS left untoggled by the cs_change hint.
230d42d4
JB
175 * @lock: Controller specific lock.
176 * @state: Set of FLAGS to indicate status.
177 * @rx_dmach: Controller's DMA channel for Rx.
178 * @tx_dmach: Controller's DMA channel for Tx.
179 * @sfr_start: BUS address of SPI controller regs.
180 * @regs: Pointer to ioremap'ed controller registers.
c2573128 181 * @irq: interrupt
230d42d4
JB
182 * @xfer_completion: To indicate completion of xfer task.
183 * @cur_mode: Stores the active configuration of the controller.
184 * @cur_bpw: Stores the active bits per word settings.
185 * @cur_speed: Stores the active xfer clock speed.
186 */
187struct s3c64xx_spi_driver_data {
188 void __iomem *regs;
189 struct clk *clk;
b0d5d6e5 190 struct clk *src_clk;
230d42d4
JB
191 struct platform_device *pdev;
192 struct spi_master *master;
ad7de729 193 struct s3c64xx_spi_info *cntrlr_info;
230d42d4 194 struct spi_device *tgl_spi;
230d42d4 195 spinlock_t lock;
230d42d4
JB
196 unsigned long sfr_start;
197 struct completion xfer_completion;
198 unsigned state;
199 unsigned cur_mode, cur_bpw;
200 unsigned cur_speed;
82ab8cd7
BK
201 struct s3c64xx_spi_dma_data rx_dma;
202 struct s3c64xx_spi_dma_data tx_dma;
563b444e 203#ifdef CONFIG_S3C_DMA
39d3e807 204 struct samsung_dma_ops *ops;
78843727 205#endif
a5238e36
TA
206 struct s3c64xx_spi_port_config *port_conf;
207 unsigned int port_id;
3146beec 208 bool cs_gpio;
230d42d4
JB
209};
210
230d42d4
JB
211static void flush_fifo(struct s3c64xx_spi_driver_data *sdd)
212{
230d42d4
JB
213 void __iomem *regs = sdd->regs;
214 unsigned long loops;
215 u32 val;
216
217 writel(0, regs + S3C64XX_SPI_PACKET_CNT);
218
7d859ff4
KK
219 val = readl(regs + S3C64XX_SPI_CH_CFG);
220 val &= ~(S3C64XX_SPI_CH_RXCH_ON | S3C64XX_SPI_CH_TXCH_ON);
221 writel(val, regs + S3C64XX_SPI_CH_CFG);
222
230d42d4
JB
223 val = readl(regs + S3C64XX_SPI_CH_CFG);
224 val |= S3C64XX_SPI_CH_SW_RST;
225 val &= ~S3C64XX_SPI_CH_HS_EN;
226 writel(val, regs + S3C64XX_SPI_CH_CFG);
227
228 /* Flush TxFIFO*/
229 loops = msecs_to_loops(1);
230 do {
231 val = readl(regs + S3C64XX_SPI_STATUS);
a5238e36 232 } while (TX_FIFO_LVL(val, sdd) && loops--);
230d42d4 233
be7852a8
MB
234 if (loops == 0)
235 dev_warn(&sdd->pdev->dev, "Timed out flushing TX FIFO\n");
236
230d42d4
JB
237 /* Flush RxFIFO*/
238 loops = msecs_to_loops(1);
239 do {
240 val = readl(regs + S3C64XX_SPI_STATUS);
a5238e36 241 if (RX_FIFO_LVL(val, sdd))
230d42d4
JB
242 readl(regs + S3C64XX_SPI_RX_DATA);
243 else
244 break;
245 } while (loops--);
246
be7852a8
MB
247 if (loops == 0)
248 dev_warn(&sdd->pdev->dev, "Timed out flushing RX FIFO\n");
249
230d42d4
JB
250 val = readl(regs + S3C64XX_SPI_CH_CFG);
251 val &= ~S3C64XX_SPI_CH_SW_RST;
252 writel(val, regs + S3C64XX_SPI_CH_CFG);
253
254 val = readl(regs + S3C64XX_SPI_MODE_CFG);
255 val &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
256 writel(val, regs + S3C64XX_SPI_MODE_CFG);
230d42d4
JB
257}
258
82ab8cd7 259static void s3c64xx_spi_dmacb(void *data)
39d3e807 260{
82ab8cd7
BK
261 struct s3c64xx_spi_driver_data *sdd;
262 struct s3c64xx_spi_dma_data *dma = data;
39d3e807
BK
263 unsigned long flags;
264
054ebcc4 265 if (dma->direction == DMA_DEV_TO_MEM)
82ab8cd7
BK
266 sdd = container_of(data,
267 struct s3c64xx_spi_driver_data, rx_dma);
268 else
269 sdd = container_of(data,
270 struct s3c64xx_spi_driver_data, tx_dma);
271
39d3e807
BK
272 spin_lock_irqsave(&sdd->lock, flags);
273
054ebcc4 274 if (dma->direction == DMA_DEV_TO_MEM) {
82ab8cd7
BK
275 sdd->state &= ~RXBUSY;
276 if (!(sdd->state & TXBUSY))
277 complete(&sdd->xfer_completion);
278 } else {
279 sdd->state &= ~TXBUSY;
280 if (!(sdd->state & RXBUSY))
281 complete(&sdd->xfer_completion);
282 }
39d3e807
BK
283
284 spin_unlock_irqrestore(&sdd->lock, flags);
285}
286
563b444e 287#ifdef CONFIG_S3C_DMA
78843727
AB
288/* FIXME: remove this section once arch/arm/mach-s3c64xx uses dmaengine */
289
290static struct s3c2410_dma_client s3c64xx_spi_dma_client = {
291 .name = "samsung-spi-dma",
292};
293
82ab8cd7
BK
294static void prepare_dma(struct s3c64xx_spi_dma_data *dma,
295 unsigned len, dma_addr_t buf)
39d3e807 296{
82ab8cd7 297 struct s3c64xx_spi_driver_data *sdd;
4969c32b
BK
298 struct samsung_dma_prep info;
299 struct samsung_dma_config config;
39d3e807 300
4969c32b 301 if (dma->direction == DMA_DEV_TO_MEM) {
82ab8cd7
BK
302 sdd = container_of((void *)dma,
303 struct s3c64xx_spi_driver_data, rx_dma);
4969c32b
BK
304 config.direction = sdd->rx_dma.direction;
305 config.fifo = sdd->sfr_start + S3C64XX_SPI_RX_DATA;
306 config.width = sdd->cur_bpw / 8;
78843727 307 sdd->ops->config((enum dma_ch)sdd->rx_dma.ch, &config);
4969c32b 308 } else {
82ab8cd7
BK
309 sdd = container_of((void *)dma,
310 struct s3c64xx_spi_driver_data, tx_dma);
4969c32b
BK
311 config.direction = sdd->tx_dma.direction;
312 config.fifo = sdd->sfr_start + S3C64XX_SPI_TX_DATA;
313 config.width = sdd->cur_bpw / 8;
78843727 314 sdd->ops->config((enum dma_ch)sdd->tx_dma.ch, &config);
4969c32b 315 }
39d3e807 316
82ab8cd7
BK
317 info.cap = DMA_SLAVE;
318 info.len = len;
319 info.fp = s3c64xx_spi_dmacb;
320 info.fp_param = dma;
321 info.direction = dma->direction;
322 info.buf = buf;
323
78843727
AB
324 sdd->ops->prepare((enum dma_ch)dma->ch, &info);
325 sdd->ops->trigger((enum dma_ch)dma->ch);
82ab8cd7 326}
39d3e807 327
82ab8cd7
BK
328static int acquire_dma(struct s3c64xx_spi_driver_data *sdd)
329{
4969c32b 330 struct samsung_dma_req req;
b5be04d3 331 struct device *dev = &sdd->pdev->dev;
82ab8cd7
BK
332
333 sdd->ops = samsung_dma_get_ops();
334
4969c32b
BK
335 req.cap = DMA_SLAVE;
336 req.client = &s3c64xx_spi_dma_client;
337
b998aca8
JH
338 sdd->rx_dma.ch = (struct dma_chan *)(unsigned long)sdd->ops->request(
339 sdd->rx_dma.dmach, &req, dev, "rx");
340 sdd->tx_dma.ch = (struct dma_chan *)(unsigned long)sdd->ops->request(
341 sdd->tx_dma.dmach, &req, dev, "tx");
82ab8cd7
BK
342
343 return 1;
39d3e807
BK
344}
345
78843727
AB
346static int s3c64xx_spi_prepare_transfer(struct spi_master *spi)
347{
348 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
349
7e995556
G
350 /*
351 * If DMA resource was not available during
352 * probe, no need to continue with dma requests
353 * else Acquire DMA channels
354 */
355 while (!is_polling(sdd) && !acquire_dma(sdd))
78843727
AB
356 usleep_range(10000, 11000);
357
78843727
AB
358 return 0;
359}
360
361static int s3c64xx_spi_unprepare_transfer(struct spi_master *spi)
362{
363 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
364
365 /* Free DMA channels */
7e995556
G
366 if (!is_polling(sdd)) {
367 sdd->ops->release((enum dma_ch)sdd->rx_dma.ch,
368 &s3c64xx_spi_dma_client);
369 sdd->ops->release((enum dma_ch)sdd->tx_dma.ch,
370 &s3c64xx_spi_dma_client);
371 }
78843727
AB
372
373 return 0;
374}
375
376static void s3c64xx_spi_dma_stop(struct s3c64xx_spi_driver_data *sdd,
377 struct s3c64xx_spi_dma_data *dma)
378{
379 sdd->ops->stop((enum dma_ch)dma->ch);
380}
381#else
382
383static void prepare_dma(struct s3c64xx_spi_dma_data *dma,
384 unsigned len, dma_addr_t buf)
385{
386 struct s3c64xx_spi_driver_data *sdd;
387 struct dma_slave_config config;
78843727
AB
388 struct dma_async_tx_descriptor *desc;
389
b1a8e78d
TF
390 memset(&config, 0, sizeof(config));
391
78843727
AB
392 if (dma->direction == DMA_DEV_TO_MEM) {
393 sdd = container_of((void *)dma,
394 struct s3c64xx_spi_driver_data, rx_dma);
395 config.direction = dma->direction;
396 config.src_addr = sdd->sfr_start + S3C64XX_SPI_RX_DATA;
397 config.src_addr_width = sdd->cur_bpw / 8;
398 config.src_maxburst = 1;
399 dmaengine_slave_config(dma->ch, &config);
400 } else {
401 sdd = container_of((void *)dma,
402 struct s3c64xx_spi_driver_data, tx_dma);
403 config.direction = dma->direction;
404 config.dst_addr = sdd->sfr_start + S3C64XX_SPI_TX_DATA;
405 config.dst_addr_width = sdd->cur_bpw / 8;
406 config.dst_maxburst = 1;
407 dmaengine_slave_config(dma->ch, &config);
408 }
409
90438c4b
TF
410 desc = dmaengine_prep_slave_single(dma->ch, buf, len,
411 dma->direction, DMA_PREP_INTERRUPT);
78843727
AB
412
413 desc->callback = s3c64xx_spi_dmacb;
414 desc->callback_param = dma;
415
416 dmaengine_submit(desc);
417 dma_async_issue_pending(dma->ch);
418}
419
420static int s3c64xx_spi_prepare_transfer(struct spi_master *spi)
421{
422 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
423 dma_filter_fn filter = sdd->cntrlr_info->filter;
424 struct device *dev = &sdd->pdev->dev;
425 dma_cap_mask_t mask;
fb9d044e 426 int ret;
78843727 427
c12f9643
MB
428 if (!is_polling(sdd)) {
429 dma_cap_zero(mask);
430 dma_cap_set(DMA_SLAVE, mask);
431
432 /* Acquire DMA channels */
433 sdd->rx_dma.ch = dma_request_slave_channel_compat(mask, filter,
434 (void *)sdd->rx_dma.dmach, dev, "rx");
435 if (!sdd->rx_dma.ch) {
436 dev_err(dev, "Failed to get RX DMA channel\n");
437 ret = -EBUSY;
438 goto out;
439 }
fb9d044e 440
c12f9643
MB
441 sdd->tx_dma.ch = dma_request_slave_channel_compat(mask, filter,
442 (void *)sdd->tx_dma.dmach, dev, "tx");
443 if (!sdd->tx_dma.ch) {
444 dev_err(dev, "Failed to get TX DMA channel\n");
445 ret = -EBUSY;
446 goto out_rx;
447 }
fb9d044e
MB
448 }
449
450 ret = pm_runtime_get_sync(&sdd->pdev->dev);
6c6cf64b 451 if (ret < 0) {
fb9d044e
MB
452 dev_err(dev, "Failed to enable device: %d\n", ret);
453 goto out_tx;
454 }
78843727
AB
455
456 return 0;
fb9d044e
MB
457
458out_tx:
459 dma_release_channel(sdd->tx_dma.ch);
460out_rx:
461 dma_release_channel(sdd->rx_dma.ch);
462out:
463 return ret;
78843727
AB
464}
465
466static int s3c64xx_spi_unprepare_transfer(struct spi_master *spi)
467{
468 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
469
470 /* Free DMA channels */
7e995556
G
471 if (!is_polling(sdd)) {
472 dma_release_channel(sdd->rx_dma.ch);
473 dma_release_channel(sdd->tx_dma.ch);
474 }
78843727
AB
475
476 pm_runtime_put(&sdd->pdev->dev);
477 return 0;
478}
479
480static void s3c64xx_spi_dma_stop(struct s3c64xx_spi_driver_data *sdd,
481 struct s3c64xx_spi_dma_data *dma)
482{
483 dmaengine_terminate_all(dma->ch);
484}
485#endif
486
230d42d4
JB
487static void enable_datapath(struct s3c64xx_spi_driver_data *sdd,
488 struct spi_device *spi,
489 struct spi_transfer *xfer, int dma_mode)
490{
230d42d4
JB
491 void __iomem *regs = sdd->regs;
492 u32 modecfg, chcfg;
493
494 modecfg = readl(regs + S3C64XX_SPI_MODE_CFG);
495 modecfg &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
496
497 chcfg = readl(regs + S3C64XX_SPI_CH_CFG);
498 chcfg &= ~S3C64XX_SPI_CH_TXCH_ON;
499
500 if (dma_mode) {
501 chcfg &= ~S3C64XX_SPI_CH_RXCH_ON;
502 } else {
503 /* Always shift in data in FIFO, even if xfer is Tx only,
504 * this helps setting PCKT_CNT value for generating clocks
505 * as exactly needed.
506 */
507 chcfg |= S3C64XX_SPI_CH_RXCH_ON;
508 writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
509 | S3C64XX_SPI_PACKET_CNT_EN,
510 regs + S3C64XX_SPI_PACKET_CNT);
511 }
512
513 if (xfer->tx_buf != NULL) {
514 sdd->state |= TXBUSY;
515 chcfg |= S3C64XX_SPI_CH_TXCH_ON;
516 if (dma_mode) {
517 modecfg |= S3C64XX_SPI_MODE_TXDMA_ON;
82ab8cd7 518 prepare_dma(&sdd->tx_dma, xfer->len, xfer->tx_dma);
230d42d4 519 } else {
0c92ecf1
JB
520 switch (sdd->cur_bpw) {
521 case 32:
522 iowrite32_rep(regs + S3C64XX_SPI_TX_DATA,
523 xfer->tx_buf, xfer->len / 4);
524 break;
525 case 16:
526 iowrite16_rep(regs + S3C64XX_SPI_TX_DATA,
527 xfer->tx_buf, xfer->len / 2);
528 break;
529 default:
530 iowrite8_rep(regs + S3C64XX_SPI_TX_DATA,
531 xfer->tx_buf, xfer->len);
532 break;
533 }
230d42d4
JB
534 }
535 }
536
537 if (xfer->rx_buf != NULL) {
538 sdd->state |= RXBUSY;
539
a5238e36 540 if (sdd->port_conf->high_speed && sdd->cur_speed >= 30000000UL
230d42d4
JB
541 && !(sdd->cur_mode & SPI_CPHA))
542 chcfg |= S3C64XX_SPI_CH_HS_EN;
543
544 if (dma_mode) {
545 modecfg |= S3C64XX_SPI_MODE_RXDMA_ON;
546 chcfg |= S3C64XX_SPI_CH_RXCH_ON;
547 writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
548 | S3C64XX_SPI_PACKET_CNT_EN,
549 regs + S3C64XX_SPI_PACKET_CNT);
82ab8cd7 550 prepare_dma(&sdd->rx_dma, xfer->len, xfer->rx_dma);
230d42d4
JB
551 }
552 }
553
554 writel(modecfg, regs + S3C64XX_SPI_MODE_CFG);
555 writel(chcfg, regs + S3C64XX_SPI_CH_CFG);
556}
557
558static inline void enable_cs(struct s3c64xx_spi_driver_data *sdd,
559 struct spi_device *spi)
560{
230d42d4
JB
561 if (sdd->tgl_spi != NULL) { /* If last device toggled after mssg */
562 if (sdd->tgl_spi != spi) { /* if last mssg on diff device */
563 /* Deselect the last toggled device */
dd97e268
MB
564 if (spi->cs_gpio >= 0)
565 gpio_set_value(spi->cs_gpio,
3146beec 566 spi->mode & SPI_CS_HIGH ? 0 : 1);
230d42d4
JB
567 }
568 sdd->tgl_spi = NULL;
569 }
570
dd97e268
MB
571 if (spi->cs_gpio >= 0)
572 gpio_set_value(spi->cs_gpio, spi->mode & SPI_CS_HIGH ? 1 : 0);
7e995556
G
573}
574
79617073 575static u32 s3c64xx_spi_wait_for_timeout(struct s3c64xx_spi_driver_data *sdd,
7e995556
G
576 int timeout_ms)
577{
578 void __iomem *regs = sdd->regs;
579 unsigned long val = 1;
580 u32 status;
581
582 /* max fifo depth available */
583 u32 max_fifo = (FIFO_LVL_MASK(sdd) >> 1) + 1;
584
585 if (timeout_ms)
586 val = msecs_to_loops(timeout_ms);
587
588 do {
589 status = readl(regs + S3C64XX_SPI_STATUS);
590 } while (RX_FIFO_LVL(status, sdd) < max_fifo && --val);
591
592 /* return the actual received data length */
593 return RX_FIFO_LVL(status, sdd);
230d42d4
JB
594}
595
596static int wait_for_xfer(struct s3c64xx_spi_driver_data *sdd,
597 struct spi_transfer *xfer, int dma_mode)
598{
230d42d4
JB
599 void __iomem *regs = sdd->regs;
600 unsigned long val;
601 int ms;
602
603 /* millisecs to xfer 'len' bytes @ 'cur_speed' */
604 ms = xfer->len * 8 * 1000 / sdd->cur_speed;
9d8f86b5 605 ms += 10; /* some tolerance */
230d42d4
JB
606
607 if (dma_mode) {
608 val = msecs_to_jiffies(ms) + 10;
609 val = wait_for_completion_timeout(&sdd->xfer_completion, val);
610 } else {
c3f139b6 611 u32 status;
230d42d4
JB
612 val = msecs_to_loops(ms);
613 do {
c3f139b6 614 status = readl(regs + S3C64XX_SPI_STATUS);
a5238e36 615 } while (RX_FIFO_LVL(status, sdd) < xfer->len && --val);
230d42d4
JB
616 }
617
230d42d4
JB
618 if (dma_mode) {
619 u32 status;
620
621 /*
7e995556
G
622 * If the previous xfer was completed within timeout, then
623 * proceed further else return -EIO.
230d42d4
JB
624 * DmaTx returns after simply writing data in the FIFO,
625 * w/o waiting for real transmission on the bus to finish.
626 * DmaRx returns only after Dma read data from FIFO which
627 * needs bus transmission to finish, so we don't worry if
628 * Xfer involved Rx(with or without Tx).
629 */
7e995556 630 if (val && !xfer->rx_buf) {
230d42d4
JB
631 val = msecs_to_loops(10);
632 status = readl(regs + S3C64XX_SPI_STATUS);
a5238e36
TA
633 while ((TX_FIFO_LVL(status, sdd)
634 || !S3C64XX_SPI_ST_TX_DONE(status, sdd))
230d42d4
JB
635 && --val) {
636 cpu_relax();
637 status = readl(regs + S3C64XX_SPI_STATUS);
638 }
639
230d42d4 640 }
7e995556
G
641
642 /* If timed out while checking rx/tx status return error */
643 if (!val)
644 return -EIO;
230d42d4 645 } else {
7e995556
G
646 int loops;
647 u32 cpy_len;
648 u8 *buf;
649
230d42d4 650 /* If it was only Tx */
7e995556 651 if (!xfer->rx_buf) {
230d42d4
JB
652 sdd->state &= ~TXBUSY;
653 return 0;
654 }
655
7e995556
G
656 /*
657 * If the receive length is bigger than the controller fifo
658 * size, calculate the loops and read the fifo as many times.
659 * loops = length / max fifo size (calculated by using the
660 * fifo mask).
661 * For any size less than the fifo size the below code is
662 * executed atleast once.
663 */
664 loops = xfer->len / ((FIFO_LVL_MASK(sdd) >> 1) + 1);
665 buf = xfer->rx_buf;
666 do {
667 /* wait for data to be received in the fifo */
79617073
MB
668 cpy_len = s3c64xx_spi_wait_for_timeout(sdd,
669 (loops ? ms : 0));
7e995556
G
670
671 switch (sdd->cur_bpw) {
672 case 32:
673 ioread32_rep(regs + S3C64XX_SPI_RX_DATA,
674 buf, cpy_len / 4);
675 break;
676 case 16:
677 ioread16_rep(regs + S3C64XX_SPI_RX_DATA,
678 buf, cpy_len / 2);
679 break;
680 default:
681 ioread8_rep(regs + S3C64XX_SPI_RX_DATA,
682 buf, cpy_len);
683 break;
684 }
685
686 buf = buf + cpy_len;
687 } while (loops--);
230d42d4
JB
688 sdd->state &= ~RXBUSY;
689 }
690
691 return 0;
692}
693
694static inline void disable_cs(struct s3c64xx_spi_driver_data *sdd,
695 struct spi_device *spi)
696{
230d42d4
JB
697 if (sdd->tgl_spi == spi)
698 sdd->tgl_spi = NULL;
699
dd97e268
MB
700 if (spi->cs_gpio >= 0)
701 gpio_set_value(spi->cs_gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);
230d42d4
JB
702}
703
704static void s3c64xx_spi_config(struct s3c64xx_spi_driver_data *sdd)
705{
230d42d4
JB
706 void __iomem *regs = sdd->regs;
707 u32 val;
708
709 /* Disable Clock */
a5238e36 710 if (sdd->port_conf->clk_from_cmu) {
9f667bff 711 clk_disable_unprepare(sdd->src_clk);
b42a81ca
JB
712 } else {
713 val = readl(regs + S3C64XX_SPI_CLK_CFG);
714 val &= ~S3C64XX_SPI_ENCLK_ENABLE;
715 writel(val, regs + S3C64XX_SPI_CLK_CFG);
716 }
230d42d4
JB
717
718 /* Set Polarity and Phase */
719 val = readl(regs + S3C64XX_SPI_CH_CFG);
720 val &= ~(S3C64XX_SPI_CH_SLAVE |
721 S3C64XX_SPI_CPOL_L |
722 S3C64XX_SPI_CPHA_B);
723
724 if (sdd->cur_mode & SPI_CPOL)
725 val |= S3C64XX_SPI_CPOL_L;
726
727 if (sdd->cur_mode & SPI_CPHA)
728 val |= S3C64XX_SPI_CPHA_B;
729
730 writel(val, regs + S3C64XX_SPI_CH_CFG);
731
732 /* Set Channel & DMA Mode */
733 val = readl(regs + S3C64XX_SPI_MODE_CFG);
734 val &= ~(S3C64XX_SPI_MODE_BUS_TSZ_MASK
735 | S3C64XX_SPI_MODE_CH_TSZ_MASK);
736
737 switch (sdd->cur_bpw) {
738 case 32:
739 val |= S3C64XX_SPI_MODE_BUS_TSZ_WORD;
0c92ecf1 740 val |= S3C64XX_SPI_MODE_CH_TSZ_WORD;
230d42d4
JB
741 break;
742 case 16:
743 val |= S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD;
0c92ecf1 744 val |= S3C64XX_SPI_MODE_CH_TSZ_HALFWORD;
230d42d4
JB
745 break;
746 default:
747 val |= S3C64XX_SPI_MODE_BUS_TSZ_BYTE;
0c92ecf1 748 val |= S3C64XX_SPI_MODE_CH_TSZ_BYTE;
230d42d4
JB
749 break;
750 }
230d42d4
JB
751
752 writel(val, regs + S3C64XX_SPI_MODE_CFG);
753
a5238e36 754 if (sdd->port_conf->clk_from_cmu) {
b42a81ca
JB
755 /* Configure Clock */
756 /* There is half-multiplier before the SPI */
757 clk_set_rate(sdd->src_clk, sdd->cur_speed * 2);
758 /* Enable Clock */
9f667bff 759 clk_prepare_enable(sdd->src_clk);
b42a81ca
JB
760 } else {
761 /* Configure Clock */
762 val = readl(regs + S3C64XX_SPI_CLK_CFG);
763 val &= ~S3C64XX_SPI_PSR_MASK;
764 val |= ((clk_get_rate(sdd->src_clk) / sdd->cur_speed / 2 - 1)
765 & S3C64XX_SPI_PSR_MASK);
766 writel(val, regs + S3C64XX_SPI_CLK_CFG);
767
768 /* Enable Clock */
769 val = readl(regs + S3C64XX_SPI_CLK_CFG);
770 val |= S3C64XX_SPI_ENCLK_ENABLE;
771 writel(val, regs + S3C64XX_SPI_CLK_CFG);
772 }
230d42d4
JB
773}
774
230d42d4
JB
775#define XFER_DMAADDR_INVALID DMA_BIT_MASK(32)
776
777static int s3c64xx_spi_map_mssg(struct s3c64xx_spi_driver_data *sdd,
778 struct spi_message *msg)
779{
780 struct device *dev = &sdd->pdev->dev;
781 struct spi_transfer *xfer;
782
7e995556 783 if (is_polling(sdd) || msg->is_dma_mapped)
230d42d4
JB
784 return 0;
785
786 /* First mark all xfer unmapped */
787 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
788 xfer->rx_dma = XFER_DMAADDR_INVALID;
789 xfer->tx_dma = XFER_DMAADDR_INVALID;
790 }
791
792 /* Map until end or first fail */
793 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
794
a5238e36 795 if (xfer->len <= ((FIFO_LVL_MASK(sdd) >> 1) + 1))
e02ddd44
JB
796 continue;
797
230d42d4 798 if (xfer->tx_buf != NULL) {
251ee478
JB
799 xfer->tx_dma = dma_map_single(dev,
800 (void *)xfer->tx_buf, xfer->len,
801 DMA_TO_DEVICE);
230d42d4
JB
802 if (dma_mapping_error(dev, xfer->tx_dma)) {
803 dev_err(dev, "dma_map_single Tx failed\n");
804 xfer->tx_dma = XFER_DMAADDR_INVALID;
805 return -ENOMEM;
806 }
807 }
808
809 if (xfer->rx_buf != NULL) {
810 xfer->rx_dma = dma_map_single(dev, xfer->rx_buf,
811 xfer->len, DMA_FROM_DEVICE);
812 if (dma_mapping_error(dev, xfer->rx_dma)) {
813 dev_err(dev, "dma_map_single Rx failed\n");
814 dma_unmap_single(dev, xfer->tx_dma,
815 xfer->len, DMA_TO_DEVICE);
816 xfer->tx_dma = XFER_DMAADDR_INVALID;
817 xfer->rx_dma = XFER_DMAADDR_INVALID;
818 return -ENOMEM;
819 }
820 }
821 }
822
823 return 0;
824}
825
826static void s3c64xx_spi_unmap_mssg(struct s3c64xx_spi_driver_data *sdd,
827 struct spi_message *msg)
828{
829 struct device *dev = &sdd->pdev->dev;
830 struct spi_transfer *xfer;
831
7e995556 832 if (is_polling(sdd) || msg->is_dma_mapped)
230d42d4
JB
833 return;
834
835 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
836
a5238e36 837 if (xfer->len <= ((FIFO_LVL_MASK(sdd) >> 1) + 1))
e02ddd44
JB
838 continue;
839
230d42d4
JB
840 if (xfer->rx_buf != NULL
841 && xfer->rx_dma != XFER_DMAADDR_INVALID)
842 dma_unmap_single(dev, xfer->rx_dma,
843 xfer->len, DMA_FROM_DEVICE);
844
845 if (xfer->tx_buf != NULL
846 && xfer->tx_dma != XFER_DMAADDR_INVALID)
847 dma_unmap_single(dev, xfer->tx_dma,
848 xfer->len, DMA_TO_DEVICE);
849 }
850}
851
6bb9c0e3
MB
852static int s3c64xx_spi_prepare_message(struct spi_master *master,
853 struct spi_message *msg)
230d42d4 854{
ad2a99af 855 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
230d42d4
JB
856 struct spi_device *spi = msg->spi;
857 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
230d42d4
JB
858
859 /* If Master's(controller) state differs from that needed by Slave */
860 if (sdd->cur_speed != spi->max_speed_hz
861 || sdd->cur_mode != spi->mode
862 || sdd->cur_bpw != spi->bits_per_word) {
863 sdd->cur_bpw = spi->bits_per_word;
864 sdd->cur_speed = spi->max_speed_hz;
865 sdd->cur_mode = spi->mode;
866 s3c64xx_spi_config(sdd);
867 }
868
869 /* Map all the transfers if needed */
870 if (s3c64xx_spi_map_mssg(sdd, msg)) {
871 dev_err(&spi->dev,
872 "Xfer: Unable to map message buffers!\n");
6bb9c0e3 873 return -ENOMEM;
230d42d4
JB
874 }
875
876 /* Configure feedback delay */
877 writel(cs->fb_delay & 0x3, sdd->regs + S3C64XX_SPI_FB_CLK);
878
6bb9c0e3
MB
879 return 0;
880}
881
882static int s3c64xx_spi_transfer_one_message(struct spi_master *master,
883 struct spi_message *msg)
884{
885 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
886 struct spi_device *spi = msg->spi;
887 struct spi_transfer *xfer;
888 int status = 0, cs_toggle = 0;
889 u32 speed;
890 u8 bpw;
891
230d42d4
JB
892 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
893
894 unsigned long flags;
895 int use_dma;
896
897 INIT_COMPLETION(sdd->xfer_completion);
898
899 /* Only BPW and Speed may change across transfers */
766ed704 900 bpw = xfer->bits_per_word;
230d42d4
JB
901 speed = xfer->speed_hz ? : spi->max_speed_hz;
902
0c92ecf1
JB
903 if (xfer->len % (bpw / 8)) {
904 dev_err(&spi->dev,
905 "Xfer length(%u) not a multiple of word size(%u)\n",
906 xfer->len, bpw / 8);
907 status = -EIO;
908 goto out;
909 }
910
230d42d4
JB
911 if (bpw != sdd->cur_bpw || speed != sdd->cur_speed) {
912 sdd->cur_bpw = bpw;
913 sdd->cur_speed = speed;
914 s3c64xx_spi_config(sdd);
915 }
916
0f5a751a
MB
917 /* Slave Select */
918 enable_cs(sdd, spi);
919
230d42d4 920 /* Polling method for xfers not bigger than FIFO capacity */
78843727 921 use_dma = 0;
7e995556
G
922 if (!is_polling(sdd) &&
923 (sdd->rx_dma.ch && sdd->tx_dma.ch &&
924 (xfer->len > ((FIFO_LVL_MASK(sdd) >> 1) + 1))))
230d42d4
JB
925 use_dma = 1;
926
927 spin_lock_irqsave(&sdd->lock, flags);
928
929 /* Pending only which is to be done */
930 sdd->state &= ~RXBUSY;
931 sdd->state &= ~TXBUSY;
932
933 enable_datapath(sdd, spi, xfer, use_dma);
934
8c09daa1
MB
935 /* Start the signals */
936 writel(0, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
937
ebd805cc
MB
938 /* Start the signals */
939 writel(0, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
230d42d4 940
230d42d4
JB
941 spin_unlock_irqrestore(&sdd->lock, flags);
942
943 status = wait_for_xfer(sdd, xfer, use_dma);
944
230d42d4 945 if (status) {
75bf3361 946 dev_err(&spi->dev, "I/O Error: rx-%d tx-%d res:rx-%c tx-%c len-%d\n",
230d42d4
JB
947 xfer->rx_buf ? 1 : 0, xfer->tx_buf ? 1 : 0,
948 (sdd->state & RXBUSY) ? 'f' : 'p',
949 (sdd->state & TXBUSY) ? 'f' : 'p',
950 xfer->len);
951
952 if (use_dma) {
953 if (xfer->tx_buf != NULL
954 && (sdd->state & TXBUSY))
78843727 955 s3c64xx_spi_dma_stop(sdd, &sdd->tx_dma);
230d42d4
JB
956 if (xfer->rx_buf != NULL
957 && (sdd->state & RXBUSY))
78843727 958 s3c64xx_spi_dma_stop(sdd, &sdd->rx_dma);
230d42d4
JB
959 }
960
961 goto out;
962 }
963
67651b29
MB
964 flush_fifo(sdd);
965
230d42d4
JB
966 if (xfer->delay_usecs)
967 udelay(xfer->delay_usecs);
968
969 if (xfer->cs_change) {
970 /* Hint that the next mssg is gonna be
971 for the same device */
972 if (list_is_last(&xfer->transfer_list,
973 &msg->transfers))
974 cs_toggle = 1;
230d42d4
JB
975 }
976
977 msg->actual_length += xfer->len;
230d42d4
JB
978 }
979
980out:
8c09daa1
MB
981 if (!cs_toggle || status) {
982 /* Quiese the signals */
983 writel(S3C64XX_SPI_SLAVE_SIG_INACT,
984 sdd->regs + S3C64XX_SPI_SLAVE_SEL);
230d42d4 985 disable_cs(sdd, spi);
8c09daa1 986 } else {
230d42d4 987 sdd->tgl_spi = spi;
8c09daa1 988 }
230d42d4
JB
989
990 s3c64xx_spi_unmap_mssg(sdd, msg);
991
992 msg->status = status;
993
ad2a99af
MB
994 spi_finalize_current_message(master);
995
996 return 0;
230d42d4
JB
997}
998
6bb9c0e3
MB
999static int s3c64xx_spi_unprepare_message(struct spi_master *master,
1000 struct spi_message *msg)
1001{
1002 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
1003
1004 s3c64xx_spi_unmap_mssg(sdd, msg);
1005
1006 return 0;
1007}
1008
2b908075 1009static struct s3c64xx_spi_csinfo *s3c64xx_get_slave_ctrldata(
2b908075
TA
1010 struct spi_device *spi)
1011{
1012 struct s3c64xx_spi_csinfo *cs;
4732cc63 1013 struct device_node *slave_np, *data_np = NULL;
3146beec 1014 struct s3c64xx_spi_driver_data *sdd;
2b908075
TA
1015 u32 fb_delay = 0;
1016
3146beec 1017 sdd = spi_master_get_devdata(spi->master);
2b908075
TA
1018 slave_np = spi->dev.of_node;
1019 if (!slave_np) {
1020 dev_err(&spi->dev, "device node not found\n");
1021 return ERR_PTR(-EINVAL);
1022 }
1023
06455bbc 1024 data_np = of_get_child_by_name(slave_np, "controller-data");
2b908075
TA
1025 if (!data_np) {
1026 dev_err(&spi->dev, "child node 'controller-data' not found\n");
1027 return ERR_PTR(-EINVAL);
1028 }
1029
1030 cs = kzalloc(sizeof(*cs), GFP_KERNEL);
1031 if (!cs) {
75bf3361 1032 dev_err(&spi->dev, "could not allocate memory for controller data\n");
06455bbc 1033 of_node_put(data_np);
2b908075
TA
1034 return ERR_PTR(-ENOMEM);
1035 }
1036
3146beec
G
1037 /* The CS line is asserted/deasserted by the gpio pin */
1038 if (sdd->cs_gpio)
1039 cs->line = of_get_named_gpio(data_np, "cs-gpio", 0);
1040
2b908075 1041 if (!gpio_is_valid(cs->line)) {
75bf3361 1042 dev_err(&spi->dev, "chip select gpio is not specified or invalid\n");
2b908075 1043 kfree(cs);
06455bbc 1044 of_node_put(data_np);
2b908075
TA
1045 return ERR_PTR(-EINVAL);
1046 }
1047
1048 of_property_read_u32(data_np, "samsung,spi-feedback-delay", &fb_delay);
1049 cs->fb_delay = fb_delay;
06455bbc 1050 of_node_put(data_np);
2b908075
TA
1051 return cs;
1052}
1053
230d42d4
JB
1054/*
1055 * Here we only check the validity of requested configuration
1056 * and save the configuration in a local data-structure.
1057 * The controller is actually configured only just before we
1058 * get a message to transfer.
1059 */
1060static int s3c64xx_spi_setup(struct spi_device *spi)
1061{
1062 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
1063 struct s3c64xx_spi_driver_data *sdd;
ad7de729 1064 struct s3c64xx_spi_info *sci;
2b908075 1065 int err;
230d42d4 1066
2b908075
TA
1067 sdd = spi_master_get_devdata(spi->master);
1068 if (!cs && spi->dev.of_node) {
5c725b34 1069 cs = s3c64xx_get_slave_ctrldata(spi);
2b908075
TA
1070 spi->controller_data = cs;
1071 }
1072
1073 if (IS_ERR_OR_NULL(cs)) {
230d42d4
JB
1074 dev_err(&spi->dev, "No CS for SPI(%d)\n", spi->chip_select);
1075 return -ENODEV;
1076 }
1077
0149871c
TF
1078 if (!spi_get_ctldata(spi)) {
1079 /* Request gpio only if cs line is asserted by gpio pins */
1080 if (sdd->cs_gpio) {
1081 err = gpio_request_one(cs->line, GPIOF_OUT_INIT_HIGH,
1082 dev_name(&spi->dev));
1083 if (err) {
1084 dev_err(&spi->dev,
1085 "Failed to get /CS gpio [%d]: %d\n",
1086 cs->line, err);
1087 goto err_gpio_req;
1088 }
dd97e268
MB
1089
1090 spi->cs_gpio = cs->line;
1c20c200 1091 }
1c20c200 1092
3146beec 1093 spi_set_ctldata(spi, cs);
230d42d4
JB
1094 }
1095
230d42d4 1096 sci = sdd->cntrlr_info;
230d42d4 1097
b97b6621
MB
1098 pm_runtime_get_sync(&sdd->pdev->dev);
1099
230d42d4 1100 /* Check if we can provide the requested rate */
a5238e36 1101 if (!sdd->port_conf->clk_from_cmu) {
b42a81ca
JB
1102 u32 psr, speed;
1103
1104 /* Max possible */
1105 speed = clk_get_rate(sdd->src_clk) / 2 / (0 + 1);
1106
1107 if (spi->max_speed_hz > speed)
1108 spi->max_speed_hz = speed;
1109
1110 psr = clk_get_rate(sdd->src_clk) / 2 / spi->max_speed_hz - 1;
1111 psr &= S3C64XX_SPI_PSR_MASK;
1112 if (psr == S3C64XX_SPI_PSR_MASK)
1113 psr--;
1114
1115 speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
1116 if (spi->max_speed_hz < speed) {
1117 if (psr+1 < S3C64XX_SPI_PSR_MASK) {
1118 psr++;
1119 } else {
1120 err = -EINVAL;
1121 goto setup_exit;
1122 }
1123 }
230d42d4 1124
b42a81ca 1125 speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
2b908075 1126 if (spi->max_speed_hz >= speed) {
b42a81ca 1127 spi->max_speed_hz = speed;
2b908075 1128 } else {
e1b0f0df
MB
1129 dev_err(&spi->dev, "Can't set %dHz transfer speed\n",
1130 spi->max_speed_hz);
230d42d4 1131 err = -EINVAL;
2b908075
TA
1132 goto setup_exit;
1133 }
230d42d4
JB
1134 }
1135
b97b6621 1136 pm_runtime_put(&sdd->pdev->dev);
8c09daa1 1137 writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
2b908075
TA
1138 disable_cs(sdd, spi);
1139 return 0;
b97b6621 1140
230d42d4 1141setup_exit:
230d42d4 1142 /* setup() returns with device de-selected */
8c09daa1 1143 writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
230d42d4
JB
1144 disable_cs(sdd, spi);
1145
2b908075
TA
1146 gpio_free(cs->line);
1147 spi_set_ctldata(spi, NULL);
1148
1149err_gpio_req:
5bee3b94
SN
1150 if (spi->dev.of_node)
1151 kfree(cs);
2b908075 1152
230d42d4
JB
1153 return err;
1154}
1155
1c20c200
TA
1156static void s3c64xx_spi_cleanup(struct spi_device *spi)
1157{
1158 struct s3c64xx_spi_csinfo *cs = spi_get_ctldata(spi);
3146beec 1159 struct s3c64xx_spi_driver_data *sdd;
1c20c200 1160
3146beec 1161 sdd = spi_master_get_devdata(spi->master);
dd97e268
MB
1162 if (spi->cs_gpio) {
1163 gpio_free(spi->cs_gpio);
2b908075
TA
1164 if (spi->dev.of_node)
1165 kfree(cs);
1166 }
1c20c200
TA
1167 spi_set_ctldata(spi, NULL);
1168}
1169
c2573128
MB
1170static irqreturn_t s3c64xx_spi_irq(int irq, void *data)
1171{
1172 struct s3c64xx_spi_driver_data *sdd = data;
1173 struct spi_master *spi = sdd->master;
375981f2 1174 unsigned int val, clr = 0;
c2573128 1175
375981f2 1176 val = readl(sdd->regs + S3C64XX_SPI_STATUS);
c2573128 1177
375981f2
G
1178 if (val & S3C64XX_SPI_ST_RX_OVERRUN_ERR) {
1179 clr = S3C64XX_SPI_PND_RX_OVERRUN_CLR;
c2573128 1180 dev_err(&spi->dev, "RX overrun\n");
375981f2
G
1181 }
1182 if (val & S3C64XX_SPI_ST_RX_UNDERRUN_ERR) {
1183 clr |= S3C64XX_SPI_PND_RX_UNDERRUN_CLR;
c2573128 1184 dev_err(&spi->dev, "RX underrun\n");
375981f2
G
1185 }
1186 if (val & S3C64XX_SPI_ST_TX_OVERRUN_ERR) {
1187 clr |= S3C64XX_SPI_PND_TX_OVERRUN_CLR;
c2573128 1188 dev_err(&spi->dev, "TX overrun\n");
375981f2
G
1189 }
1190 if (val & S3C64XX_SPI_ST_TX_UNDERRUN_ERR) {
1191 clr |= S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
c2573128 1192 dev_err(&spi->dev, "TX underrun\n");
375981f2
G
1193 }
1194
1195 /* Clear the pending irq by setting and then clearing it */
1196 writel(clr, sdd->regs + S3C64XX_SPI_PENDING_CLR);
1197 writel(0, sdd->regs + S3C64XX_SPI_PENDING_CLR);
c2573128
MB
1198
1199 return IRQ_HANDLED;
1200}
1201
230d42d4
JB
1202static void s3c64xx_spi_hwinit(struct s3c64xx_spi_driver_data *sdd, int channel)
1203{
ad7de729 1204 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
230d42d4
JB
1205 void __iomem *regs = sdd->regs;
1206 unsigned int val;
1207
1208 sdd->cur_speed = 0;
1209
5fc3e831 1210 writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
230d42d4
JB
1211
1212 /* Disable Interrupts - we use Polling if not DMA mode */
1213 writel(0, regs + S3C64XX_SPI_INT_EN);
1214
a5238e36 1215 if (!sdd->port_conf->clk_from_cmu)
b42a81ca 1216 writel(sci->src_clk_nr << S3C64XX_SPI_CLKSEL_SRCSHFT,
230d42d4
JB
1217 regs + S3C64XX_SPI_CLK_CFG);
1218 writel(0, regs + S3C64XX_SPI_MODE_CFG);
1219 writel(0, regs + S3C64XX_SPI_PACKET_CNT);
1220
375981f2
G
1221 /* Clear any irq pending bits, should set and clear the bits */
1222 val = S3C64XX_SPI_PND_RX_OVERRUN_CLR |
1223 S3C64XX_SPI_PND_RX_UNDERRUN_CLR |
1224 S3C64XX_SPI_PND_TX_OVERRUN_CLR |
1225 S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
1226 writel(val, regs + S3C64XX_SPI_PENDING_CLR);
1227 writel(0, regs + S3C64XX_SPI_PENDING_CLR);
230d42d4
JB
1228
1229 writel(0, regs + S3C64XX_SPI_SWAP_CFG);
1230
1231 val = readl(regs + S3C64XX_SPI_MODE_CFG);
1232 val &= ~S3C64XX_SPI_MODE_4BURST;
1233 val &= ~(S3C64XX_SPI_MAX_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
1234 val |= (S3C64XX_SPI_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
1235 writel(val, regs + S3C64XX_SPI_MODE_CFG);
1236
1237 flush_fifo(sdd);
1238}
1239
2b908075 1240#ifdef CONFIG_OF
75bf3361 1241static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
2b908075
TA
1242{
1243 struct s3c64xx_spi_info *sci;
1244 u32 temp;
1245
1246 sci = devm_kzalloc(dev, sizeof(*sci), GFP_KERNEL);
1247 if (!sci) {
1248 dev_err(dev, "memory allocation for spi_info failed\n");
1249 return ERR_PTR(-ENOMEM);
1250 }
1251
1252 if (of_property_read_u32(dev->of_node, "samsung,spi-src-clk", &temp)) {
75bf3361 1253 dev_warn(dev, "spi bus clock parent not specified, using clock at index 0 as parent\n");
2b908075
TA
1254 sci->src_clk_nr = 0;
1255 } else {
1256 sci->src_clk_nr = temp;
1257 }
1258
1259 if (of_property_read_u32(dev->of_node, "num-cs", &temp)) {
75bf3361 1260 dev_warn(dev, "number of chip select lines not specified, assuming 1 chip select line\n");
2b908075
TA
1261 sci->num_cs = 1;
1262 } else {
1263 sci->num_cs = temp;
1264 }
1265
1266 return sci;
1267}
1268#else
1269static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
1270{
8074cf06 1271 return dev_get_platdata(dev);
2b908075 1272}
2b908075
TA
1273#endif
1274
1275static const struct of_device_id s3c64xx_spi_dt_match[];
1276
a5238e36
TA
1277static inline struct s3c64xx_spi_port_config *s3c64xx_spi_get_port_config(
1278 struct platform_device *pdev)
1279{
2b908075
TA
1280#ifdef CONFIG_OF
1281 if (pdev->dev.of_node) {
1282 const struct of_device_id *match;
1283 match = of_match_node(s3c64xx_spi_dt_match, pdev->dev.of_node);
1284 return (struct s3c64xx_spi_port_config *)match->data;
1285 }
1286#endif
a5238e36
TA
1287 return (struct s3c64xx_spi_port_config *)
1288 platform_get_device_id(pdev)->driver_data;
1289}
1290
2deff8d6 1291static int s3c64xx_spi_probe(struct platform_device *pdev)
230d42d4 1292{
2b908075 1293 struct resource *mem_res;
b5be04d3 1294 struct resource *res;
230d42d4 1295 struct s3c64xx_spi_driver_data *sdd;
8074cf06 1296 struct s3c64xx_spi_info *sci = dev_get_platdata(&pdev->dev);
230d42d4 1297 struct spi_master *master;
c2573128 1298 int ret, irq;
a24d850b 1299 char clk_name[16];
230d42d4 1300
2b908075
TA
1301 if (!sci && pdev->dev.of_node) {
1302 sci = s3c64xx_spi_parse_dt(&pdev->dev);
1303 if (IS_ERR(sci))
1304 return PTR_ERR(sci);
230d42d4
JB
1305 }
1306
2b908075 1307 if (!sci) {
230d42d4
JB
1308 dev_err(&pdev->dev, "platform_data missing!\n");
1309 return -ENODEV;
1310 }
1311
230d42d4
JB
1312 mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1313 if (mem_res == NULL) {
1314 dev_err(&pdev->dev, "Unable to get SPI MEM resource\n");
1315 return -ENXIO;
1316 }
1317
c2573128
MB
1318 irq = platform_get_irq(pdev, 0);
1319 if (irq < 0) {
1320 dev_warn(&pdev->dev, "Failed to get IRQ: %d\n", irq);
1321 return irq;
1322 }
1323
230d42d4
JB
1324 master = spi_alloc_master(&pdev->dev,
1325 sizeof(struct s3c64xx_spi_driver_data));
1326 if (master == NULL) {
1327 dev_err(&pdev->dev, "Unable to allocate SPI Master\n");
1328 return -ENOMEM;
1329 }
1330
230d42d4
JB
1331 platform_set_drvdata(pdev, master);
1332
1333 sdd = spi_master_get_devdata(master);
a5238e36 1334 sdd->port_conf = s3c64xx_spi_get_port_config(pdev);
230d42d4
JB
1335 sdd->master = master;
1336 sdd->cntrlr_info = sci;
1337 sdd->pdev = pdev;
1338 sdd->sfr_start = mem_res->start;
3146beec 1339 sdd->cs_gpio = true;
2b908075 1340 if (pdev->dev.of_node) {
3146beec
G
1341 if (!of_find_property(pdev->dev.of_node, "cs-gpio", NULL))
1342 sdd->cs_gpio = false;
1343
2b908075
TA
1344 ret = of_alias_get_id(pdev->dev.of_node, "spi");
1345 if (ret < 0) {
75bf3361
JH
1346 dev_err(&pdev->dev, "failed to get alias id, errno %d\n",
1347 ret);
2b908075
TA
1348 goto err0;
1349 }
1350 sdd->port_id = ret;
1351 } else {
1352 sdd->port_id = pdev->id;
1353 }
230d42d4
JB
1354
1355 sdd->cur_bpw = 8;
1356
b5be04d3
PV
1357 if (!sdd->pdev->dev.of_node) {
1358 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1359 if (!res) {
db0606ec 1360 dev_warn(&pdev->dev, "Unable to get SPI tx dma resource. Switching to poll mode\n");
7e995556
G
1361 sdd->port_conf->quirks = S3C64XX_SPI_QUIRK_POLL;
1362 } else
1363 sdd->tx_dma.dmach = res->start;
b5be04d3
PV
1364
1365 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
1366 if (!res) {
db0606ec 1367 dev_warn(&pdev->dev, "Unable to get SPI rx dma resource. Switching to poll mode\n");
7e995556
G
1368 sdd->port_conf->quirks = S3C64XX_SPI_QUIRK_POLL;
1369 } else
1370 sdd->rx_dma.dmach = res->start;
b5be04d3 1371 }
2b908075 1372
b5be04d3
PV
1373 sdd->tx_dma.direction = DMA_MEM_TO_DEV;
1374 sdd->rx_dma.direction = DMA_DEV_TO_MEM;
2b908075
TA
1375
1376 master->dev.of_node = pdev->dev.of_node;
a5238e36 1377 master->bus_num = sdd->port_id;
230d42d4 1378 master->setup = s3c64xx_spi_setup;
1c20c200 1379 master->cleanup = s3c64xx_spi_cleanup;
ad2a99af 1380 master->prepare_transfer_hardware = s3c64xx_spi_prepare_transfer;
6bb9c0e3 1381 master->prepare_message = s3c64xx_spi_prepare_message;
ad2a99af 1382 master->transfer_one_message = s3c64xx_spi_transfer_one_message;
6bb9c0e3 1383 master->unprepare_message = s3c64xx_spi_unprepare_message;
ad2a99af 1384 master->unprepare_transfer_hardware = s3c64xx_spi_unprepare_transfer;
230d42d4
JB
1385 master->num_chipselect = sci->num_cs;
1386 master->dma_alignment = 8;
24778be2
SW
1387 master->bits_per_word_mask = SPI_BPW_MASK(32) | SPI_BPW_MASK(16) |
1388 SPI_BPW_MASK(8);
230d42d4
JB
1389 /* the spi->mode bits understood by this driver: */
1390 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
fc0f81b7 1391 master->auto_runtime_pm = true;
230d42d4 1392
b0ee5605
TR
1393 sdd->regs = devm_ioremap_resource(&pdev->dev, mem_res);
1394 if (IS_ERR(sdd->regs)) {
1395 ret = PTR_ERR(sdd->regs);
4eb77006 1396 goto err0;
230d42d4
JB
1397 }
1398
00ab5392 1399 if (sci->cfg_gpio && sci->cfg_gpio()) {
230d42d4
JB
1400 dev_err(&pdev->dev, "Unable to config gpio\n");
1401 ret = -EBUSY;
4eb77006 1402 goto err0;
230d42d4
JB
1403 }
1404
1405 /* Setup clocks */
4eb77006 1406 sdd->clk = devm_clk_get(&pdev->dev, "spi");
230d42d4
JB
1407 if (IS_ERR(sdd->clk)) {
1408 dev_err(&pdev->dev, "Unable to acquire clock 'spi'\n");
1409 ret = PTR_ERR(sdd->clk);
00ab5392 1410 goto err0;
230d42d4
JB
1411 }
1412
9f667bff 1413 if (clk_prepare_enable(sdd->clk)) {
230d42d4
JB
1414 dev_err(&pdev->dev, "Couldn't enable clock 'spi'\n");
1415 ret = -EBUSY;
00ab5392 1416 goto err0;
230d42d4
JB
1417 }
1418
a24d850b 1419 sprintf(clk_name, "spi_busclk%d", sci->src_clk_nr);
4eb77006 1420 sdd->src_clk = devm_clk_get(&pdev->dev, clk_name);
b0d5d6e5 1421 if (IS_ERR(sdd->src_clk)) {
230d42d4 1422 dev_err(&pdev->dev,
a24d850b 1423 "Unable to acquire clock '%s'\n", clk_name);
b0d5d6e5 1424 ret = PTR_ERR(sdd->src_clk);
4eb77006 1425 goto err2;
230d42d4
JB
1426 }
1427
9f667bff 1428 if (clk_prepare_enable(sdd->src_clk)) {
a24d850b 1429 dev_err(&pdev->dev, "Couldn't enable clock '%s'\n", clk_name);
230d42d4 1430 ret = -EBUSY;
4eb77006 1431 goto err2;
230d42d4
JB
1432 }
1433
230d42d4 1434 /* Setup Deufult Mode */
a5238e36 1435 s3c64xx_spi_hwinit(sdd, sdd->port_id);
230d42d4
JB
1436
1437 spin_lock_init(&sdd->lock);
1438 init_completion(&sdd->xfer_completion);
230d42d4 1439
4eb77006
JH
1440 ret = devm_request_irq(&pdev->dev, irq, s3c64xx_spi_irq, 0,
1441 "spi-s3c64xx", sdd);
c2573128
MB
1442 if (ret != 0) {
1443 dev_err(&pdev->dev, "Failed to request IRQ %d: %d\n",
1444 irq, ret);
4eb77006 1445 goto err3;
c2573128
MB
1446 }
1447
1448 writel(S3C64XX_SPI_INT_RX_OVERRUN_EN | S3C64XX_SPI_INT_RX_UNDERRUN_EN |
1449 S3C64XX_SPI_INT_TX_OVERRUN_EN | S3C64XX_SPI_INT_TX_UNDERRUN_EN,
1450 sdd->regs + S3C64XX_SPI_INT_EN);
1451
3e2bd64d
MB
1452 pm_runtime_enable(&pdev->dev);
1453
91800f0e
MB
1454 ret = devm_spi_register_master(&pdev->dev, master);
1455 if (ret != 0) {
1456 dev_err(&pdev->dev, "cannot register SPI master: %d\n", ret);
4eb77006 1457 goto err3;
230d42d4
JB
1458 }
1459
75bf3361 1460 dev_dbg(&pdev->dev, "Samsung SoC SPI Driver loaded for Bus SPI-%d with %d Slaves attached\n",
a5238e36 1461 sdd->port_id, master->num_chipselect);
c65bc4a8
JH
1462 dev_dbg(&pdev->dev, "\tIOmem=[%pR]\tDMA=[Rx-%d, Tx-%d]\n",
1463 mem_res,
82ab8cd7 1464 sdd->rx_dma.dmach, sdd->tx_dma.dmach);
230d42d4
JB
1465
1466 return 0;
1467
4eb77006 1468err3:
9f667bff 1469 clk_disable_unprepare(sdd->src_clk);
4eb77006 1470err2:
9f667bff 1471 clk_disable_unprepare(sdd->clk);
230d42d4 1472err0:
230d42d4
JB
1473 spi_master_put(master);
1474
1475 return ret;
1476}
1477
1478static int s3c64xx_spi_remove(struct platform_device *pdev)
1479{
1480 struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
1481 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
230d42d4 1482
b97b6621
MB
1483 pm_runtime_disable(&pdev->dev);
1484
c2573128
MB
1485 writel(0, sdd->regs + S3C64XX_SPI_INT_EN);
1486
9f667bff 1487 clk_disable_unprepare(sdd->src_clk);
230d42d4 1488
9f667bff 1489 clk_disable_unprepare(sdd->clk);
230d42d4 1490
230d42d4
JB
1491 return 0;
1492}
1493
997230d0 1494#ifdef CONFIG_PM_SLEEP
e25d0bf9 1495static int s3c64xx_spi_suspend(struct device *dev)
230d42d4 1496{
9a2a5245 1497 struct spi_master *master = dev_get_drvdata(dev);
230d42d4 1498 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
230d42d4 1499
ad2a99af 1500 spi_master_suspend(master);
230d42d4
JB
1501
1502 /* Disable the clock */
9f667bff
TA
1503 clk_disable_unprepare(sdd->src_clk);
1504 clk_disable_unprepare(sdd->clk);
230d42d4
JB
1505
1506 sdd->cur_speed = 0; /* Output Clock is stopped */
1507
1508 return 0;
1509}
1510
e25d0bf9 1511static int s3c64xx_spi_resume(struct device *dev)
230d42d4 1512{
9a2a5245 1513 struct spi_master *master = dev_get_drvdata(dev);
230d42d4 1514 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
ad7de729 1515 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
230d42d4 1516
00ab5392 1517 if (sci->cfg_gpio)
2b908075 1518 sci->cfg_gpio();
230d42d4
JB
1519
1520 /* Enable the clock */
9f667bff
TA
1521 clk_prepare_enable(sdd->src_clk);
1522 clk_prepare_enable(sdd->clk);
230d42d4 1523
a5238e36 1524 s3c64xx_spi_hwinit(sdd, sdd->port_id);
230d42d4 1525
ad2a99af 1526 spi_master_resume(master);
230d42d4
JB
1527
1528 return 0;
1529}
997230d0 1530#endif /* CONFIG_PM_SLEEP */
230d42d4 1531
b97b6621
MB
1532#ifdef CONFIG_PM_RUNTIME
1533static int s3c64xx_spi_runtime_suspend(struct device *dev)
1534{
9a2a5245 1535 struct spi_master *master = dev_get_drvdata(dev);
b97b6621
MB
1536 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
1537
9f667bff
TA
1538 clk_disable_unprepare(sdd->clk);
1539 clk_disable_unprepare(sdd->src_clk);
b97b6621
MB
1540
1541 return 0;
1542}
1543
1544static int s3c64xx_spi_runtime_resume(struct device *dev)
1545{
9a2a5245 1546 struct spi_master *master = dev_get_drvdata(dev);
b97b6621 1547 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
8b06d5b8 1548 int ret;
b97b6621 1549
8b06d5b8
MB
1550 ret = clk_prepare_enable(sdd->src_clk);
1551 if (ret != 0)
1552 return ret;
1553
1554 ret = clk_prepare_enable(sdd->clk);
1555 if (ret != 0) {
1556 clk_disable_unprepare(sdd->src_clk);
1557 return ret;
1558 }
b97b6621
MB
1559
1560 return 0;
1561}
1562#endif /* CONFIG_PM_RUNTIME */
1563
e25d0bf9
MB
1564static const struct dev_pm_ops s3c64xx_spi_pm = {
1565 SET_SYSTEM_SLEEP_PM_OPS(s3c64xx_spi_suspend, s3c64xx_spi_resume)
b97b6621
MB
1566 SET_RUNTIME_PM_OPS(s3c64xx_spi_runtime_suspend,
1567 s3c64xx_spi_runtime_resume, NULL)
e25d0bf9
MB
1568};
1569
10ce0473 1570static struct s3c64xx_spi_port_config s3c2443_spi_port_config = {
a5238e36
TA
1571 .fifo_lvl_mask = { 0x7f },
1572 .rx_lvl_offset = 13,
1573 .tx_st_done = 21,
1574 .high_speed = true,
1575};
1576
10ce0473 1577static struct s3c64xx_spi_port_config s3c6410_spi_port_config = {
a5238e36
TA
1578 .fifo_lvl_mask = { 0x7f, 0x7F },
1579 .rx_lvl_offset = 13,
1580 .tx_st_done = 21,
1581};
1582
10ce0473 1583static struct s3c64xx_spi_port_config s5p64x0_spi_port_config = {
a5238e36
TA
1584 .fifo_lvl_mask = { 0x1ff, 0x7F },
1585 .rx_lvl_offset = 15,
1586 .tx_st_done = 25,
1587};
1588
10ce0473 1589static struct s3c64xx_spi_port_config s5pc100_spi_port_config = {
a5238e36
TA
1590 .fifo_lvl_mask = { 0x7f, 0x7F },
1591 .rx_lvl_offset = 13,
1592 .tx_st_done = 21,
1593 .high_speed = true,
1594};
1595
10ce0473 1596static struct s3c64xx_spi_port_config s5pv210_spi_port_config = {
a5238e36
TA
1597 .fifo_lvl_mask = { 0x1ff, 0x7F },
1598 .rx_lvl_offset = 15,
1599 .tx_st_done = 25,
1600 .high_speed = true,
1601};
1602
10ce0473 1603static struct s3c64xx_spi_port_config exynos4_spi_port_config = {
a5238e36
TA
1604 .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F },
1605 .rx_lvl_offset = 15,
1606 .tx_st_done = 25,
1607 .high_speed = true,
1608 .clk_from_cmu = true,
1609};
1610
bff82038
G
1611static struct s3c64xx_spi_port_config exynos5440_spi_port_config = {
1612 .fifo_lvl_mask = { 0x1ff },
1613 .rx_lvl_offset = 15,
1614 .tx_st_done = 25,
1615 .high_speed = true,
1616 .clk_from_cmu = true,
1617 .quirks = S3C64XX_SPI_QUIRK_POLL,
1618};
1619
a5238e36
TA
1620static struct platform_device_id s3c64xx_spi_driver_ids[] = {
1621 {
1622 .name = "s3c2443-spi",
1623 .driver_data = (kernel_ulong_t)&s3c2443_spi_port_config,
1624 }, {
1625 .name = "s3c6410-spi",
1626 .driver_data = (kernel_ulong_t)&s3c6410_spi_port_config,
1627 }, {
1628 .name = "s5p64x0-spi",
1629 .driver_data = (kernel_ulong_t)&s5p64x0_spi_port_config,
1630 }, {
1631 .name = "s5pc100-spi",
1632 .driver_data = (kernel_ulong_t)&s5pc100_spi_port_config,
1633 }, {
1634 .name = "s5pv210-spi",
1635 .driver_data = (kernel_ulong_t)&s5pv210_spi_port_config,
1636 }, {
1637 .name = "exynos4210-spi",
1638 .driver_data = (kernel_ulong_t)&exynos4_spi_port_config,
1639 },
1640 { },
1641};
1642
2b908075 1643static const struct of_device_id s3c64xx_spi_dt_match[] = {
a3b924df
MK
1644 { .compatible = "samsung,s3c2443-spi",
1645 .data = (void *)&s3c2443_spi_port_config,
1646 },
1647 { .compatible = "samsung,s3c6410-spi",
1648 .data = (void *)&s3c6410_spi_port_config,
1649 },
1650 { .compatible = "samsung,s5pc100-spi",
1651 .data = (void *)&s5pc100_spi_port_config,
1652 },
1653 { .compatible = "samsung,s5pv210-spi",
1654 .data = (void *)&s5pv210_spi_port_config,
1655 },
2b908075
TA
1656 { .compatible = "samsung,exynos4210-spi",
1657 .data = (void *)&exynos4_spi_port_config,
1658 },
bff82038
G
1659 { .compatible = "samsung,exynos5440-spi",
1660 .data = (void *)&exynos5440_spi_port_config,
1661 },
2b908075
TA
1662 { },
1663};
1664MODULE_DEVICE_TABLE(of, s3c64xx_spi_dt_match);
2b908075 1665
230d42d4
JB
1666static struct platform_driver s3c64xx_spi_driver = {
1667 .driver = {
1668 .name = "s3c64xx-spi",
1669 .owner = THIS_MODULE,
e25d0bf9 1670 .pm = &s3c64xx_spi_pm,
2b908075 1671 .of_match_table = of_match_ptr(s3c64xx_spi_dt_match),
230d42d4 1672 },
50c959fc 1673 .probe = s3c64xx_spi_probe,
230d42d4 1674 .remove = s3c64xx_spi_remove,
a5238e36 1675 .id_table = s3c64xx_spi_driver_ids,
230d42d4
JB
1676};
1677MODULE_ALIAS("platform:s3c64xx-spi");
1678
50c959fc 1679module_platform_driver(s3c64xx_spi_driver);
230d42d4
JB
1680
1681MODULE_AUTHOR("Jaswinder Singh <jassi.brar@samsung.com>");
1682MODULE_DESCRIPTION("S3C64XX SPI Controller Driver");
1683MODULE_LICENSE("GPL");
This page took 0.351112 seconds and 5 git commands to generate.