usb: chipidea: remove duplicate dev_set_drvdata for host_start
[deliverable/linux.git] / drivers / usb / chipidea / core.c
CommitLineData
e443b333
AS
1/*
2 * core.c - ChipIdea USB IP core family device controller
3 *
4 * Copyright (C) 2008 Chipidea - MIPS Technologies, Inc. All rights reserved.
5 *
6 * Author: David Lopo
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13/*
14 * Description: ChipIdea USB IP core family device controller
15 *
16 * This driver is composed of several blocks:
17 * - HW: hardware interface
18 * - DBG: debug facilities (optional)
19 * - UTIL: utilities
20 * - ISR: interrupts handling
21 * - ENDPT: endpoint operations (Gadget API)
22 * - GADGET: gadget operations (Gadget API)
23 * - BUS: bus glue code, bus abstraction layer
24 *
25 * Compile Options
58ce8499 26 * - CONFIG_USB_CHIPIDEA_DEBUG: enable debug facilities
e443b333
AS
27 * - STALL_IN: non-empty bulk-in pipes cannot be halted
28 * if defined mass storage compliance succeeds but with warnings
29 * => case 4: Hi > Dn
30 * => case 5: Hi > Di
31 * => case 8: Hi <> Do
32 * if undefined usbtest 13 fails
33 * - TRACE: enable function tracing (depends on DEBUG)
34 *
35 * Main Features
36 * - Chapter 9 & Mass Storage Compliance with Gadget File Storage
37 * - Chapter 9 Compliance with Gadget Zero (STALL_IN undefined)
38 * - Normal & LPM support
39 *
40 * USBTEST Report
41 * - OK: 0-12, 13 (STALL_IN defined) & 14
42 * - Not Supported: 15 & 16 (ISO)
43 *
44 * TODO List
e443b333
AS
45 * - Suspend & Remote Wakeup
46 */
47#include <linux/delay.h>
48#include <linux/device.h>
e443b333 49#include <linux/dma-mapping.h>
1e5e2d3d 50#include <linux/phy/phy.h>
e443b333
AS
51#include <linux/platform_device.h>
52#include <linux/module.h>
fe6e125e 53#include <linux/idr.h>
e443b333
AS
54#include <linux/interrupt.h>
55#include <linux/io.h>
e443b333
AS
56#include <linux/kernel.h>
57#include <linux/slab.h>
58#include <linux/pm_runtime.h>
59#include <linux/usb/ch9.h>
60#include <linux/usb/gadget.h>
61#include <linux/usb/otg.h>
62#include <linux/usb/chipidea.h>
40dcd0e8 63#include <linux/usb/of.h>
4f6743d5 64#include <linux/of.h>
40dcd0e8 65#include <linux/phy.h>
1542d9c3 66#include <linux/regulator/consumer.h>
e443b333
AS
67
68#include "ci.h"
69#include "udc.h"
70#include "bits.h"
eb70e5ab 71#include "host.h"
e443b333 72#include "debug.h"
c10b4f03 73#include "otg.h"
4dcf720c 74#include "otg_fsm.h"
e443b333 75
5f36e231 76/* Controller register map */
987e7bc3
MKB
77static const u8 ci_regs_nolpm[] = {
78 [CAP_CAPLENGTH] = 0x00U,
79 [CAP_HCCPARAMS] = 0x08U,
80 [CAP_DCCPARAMS] = 0x24U,
81 [CAP_TESTMODE] = 0x38U,
82 [OP_USBCMD] = 0x00U,
83 [OP_USBSTS] = 0x04U,
84 [OP_USBINTR] = 0x08U,
85 [OP_DEVICEADDR] = 0x14U,
86 [OP_ENDPTLISTADDR] = 0x18U,
87 [OP_PORTSC] = 0x44U,
88 [OP_DEVLC] = 0x84U,
89 [OP_OTGSC] = 0x64U,
90 [OP_USBMODE] = 0x68U,
91 [OP_ENDPTSETUPSTAT] = 0x6CU,
92 [OP_ENDPTPRIME] = 0x70U,
93 [OP_ENDPTFLUSH] = 0x74U,
94 [OP_ENDPTSTAT] = 0x78U,
95 [OP_ENDPTCOMPLETE] = 0x7CU,
96 [OP_ENDPTCTRL] = 0x80U,
e443b333
AS
97};
98
987e7bc3
MKB
99static const u8 ci_regs_lpm[] = {
100 [CAP_CAPLENGTH] = 0x00U,
101 [CAP_HCCPARAMS] = 0x08U,
102 [CAP_DCCPARAMS] = 0x24U,
103 [CAP_TESTMODE] = 0xFCU,
104 [OP_USBCMD] = 0x00U,
105 [OP_USBSTS] = 0x04U,
106 [OP_USBINTR] = 0x08U,
107 [OP_DEVICEADDR] = 0x14U,
108 [OP_ENDPTLISTADDR] = 0x18U,
109 [OP_PORTSC] = 0x44U,
110 [OP_DEVLC] = 0x84U,
111 [OP_OTGSC] = 0xC4U,
112 [OP_USBMODE] = 0xC8U,
113 [OP_ENDPTSETUPSTAT] = 0xD8U,
114 [OP_ENDPTPRIME] = 0xDCU,
115 [OP_ENDPTFLUSH] = 0xE0U,
116 [OP_ENDPTSTAT] = 0xE4U,
117 [OP_ENDPTCOMPLETE] = 0xE8U,
118 [OP_ENDPTCTRL] = 0xECU,
e443b333
AS
119};
120
8e22978c 121static int hw_alloc_regmap(struct ci_hdrc *ci, bool is_lpm)
e443b333
AS
122{
123 int i;
124
e443b333 125 for (i = 0; i < OP_ENDPTCTRL; i++)
5f36e231
AS
126 ci->hw_bank.regmap[i] =
127 (i <= CAP_LAST ? ci->hw_bank.cap : ci->hw_bank.op) +
e443b333
AS
128 (is_lpm ? ci_regs_lpm[i] : ci_regs_nolpm[i]);
129
130 for (; i <= OP_LAST; i++)
5f36e231 131 ci->hw_bank.regmap[i] = ci->hw_bank.op +
e443b333
AS
132 4 * (i - OP_ENDPTCTRL) +
133 (is_lpm
134 ? ci_regs_lpm[OP_ENDPTCTRL]
135 : ci_regs_nolpm[OP_ENDPTCTRL]);
136
137 return 0;
138}
139
36304b06
LJ
140/**
141 * hw_read_intr_enable: returns interrupt enable register
142 *
19353881
PC
143 * @ci: the controller
144 *
36304b06
LJ
145 * This function returns register data
146 */
147u32 hw_read_intr_enable(struct ci_hdrc *ci)
148{
149 return hw_read(ci, OP_USBINTR, ~0);
150}
151
152/**
153 * hw_read_intr_status: returns interrupt status register
154 *
19353881
PC
155 * @ci: the controller
156 *
36304b06
LJ
157 * This function returns register data
158 */
159u32 hw_read_intr_status(struct ci_hdrc *ci)
160{
161 return hw_read(ci, OP_USBSTS, ~0);
162}
163
e443b333
AS
164/**
165 * hw_port_test_set: writes port test mode (execute without interruption)
166 * @mode: new value
167 *
168 * This function returns an error code
169 */
8e22978c 170int hw_port_test_set(struct ci_hdrc *ci, u8 mode)
e443b333
AS
171{
172 const u8 TEST_MODE_MAX = 7;
173
174 if (mode > TEST_MODE_MAX)
175 return -EINVAL;
176
727b4ddb 177 hw_write(ci, OP_PORTSC, PORTSC_PTC, mode << __ffs(PORTSC_PTC));
e443b333
AS
178 return 0;
179}
180
181/**
182 * hw_port_test_get: reads port test mode value
183 *
19353881
PC
184 * @ci: the controller
185 *
e443b333
AS
186 * This function returns port test mode value
187 */
8e22978c 188u8 hw_port_test_get(struct ci_hdrc *ci)
e443b333 189{
727b4ddb 190 return hw_read(ci, OP_PORTSC, PORTSC_PTC) >> __ffs(PORTSC_PTC);
e443b333
AS
191}
192
b82613cf
PC
193static void hw_wait_phy_stable(void)
194{
195 /*
196 * The phy needs some delay to output the stable status from low
197 * power mode. And for OTGSC, the status inputs are debounced
198 * using a 1 ms time constant, so, delay 2ms for controller to get
199 * the stable status, like vbus and id when the phy leaves low power.
200 */
201 usleep_range(2000, 2500);
202}
203
864cf949
PC
204/* The PHY enters/leaves low power mode */
205static void ci_hdrc_enter_lpm(struct ci_hdrc *ci, bool enable)
206{
207 enum ci_hw_regs reg = ci->hw_bank.lpm ? OP_DEVLC : OP_PORTSC;
208 bool lpm = !!(hw_read(ci, reg, PORTSC_PHCD(ci->hw_bank.lpm)));
209
6d037db6 210 if (enable && !lpm)
864cf949
PC
211 hw_write(ci, reg, PORTSC_PHCD(ci->hw_bank.lpm),
212 PORTSC_PHCD(ci->hw_bank.lpm));
6d037db6 213 else if (!enable && lpm)
864cf949
PC
214 hw_write(ci, reg, PORTSC_PHCD(ci->hw_bank.lpm),
215 0);
864cf949
PC
216}
217
8e22978c 218static int hw_device_init(struct ci_hdrc *ci, void __iomem *base)
e443b333
AS
219{
220 u32 reg;
221
222 /* bank is a module variable */
5f36e231 223 ci->hw_bank.abs = base;
e443b333 224
5f36e231 225 ci->hw_bank.cap = ci->hw_bank.abs;
77c4400f 226 ci->hw_bank.cap += ci->platdata->capoffset;
938d323f 227 ci->hw_bank.op = ci->hw_bank.cap + (ioread32(ci->hw_bank.cap) & 0xff);
e443b333 228
5f36e231
AS
229 hw_alloc_regmap(ci, false);
230 reg = hw_read(ci, CAP_HCCPARAMS, HCCPARAMS_LEN) >>
727b4ddb 231 __ffs(HCCPARAMS_LEN);
5f36e231 232 ci->hw_bank.lpm = reg;
aeb2c121
CR
233 if (reg)
234 hw_alloc_regmap(ci, !!reg);
5f36e231
AS
235 ci->hw_bank.size = ci->hw_bank.op - ci->hw_bank.abs;
236 ci->hw_bank.size += OP_LAST;
237 ci->hw_bank.size /= sizeof(u32);
e443b333 238
5f36e231 239 reg = hw_read(ci, CAP_DCCPARAMS, DCCPARAMS_DEN) >>
727b4ddb 240 __ffs(DCCPARAMS_DEN);
5f36e231 241 ci->hw_ep_max = reg * 2; /* cache hw ENDPT_MAX */
e443b333 242
09c94e62 243 if (ci->hw_ep_max > ENDPT_MAX)
e443b333
AS
244 return -ENODEV;
245
864cf949
PC
246 ci_hdrc_enter_lpm(ci, false);
247
c344b518
PC
248 /* Disable all interrupts bits */
249 hw_write(ci, OP_USBINTR, 0xffffffff, 0);
250
251 /* Clear all interrupts status bits*/
252 hw_write(ci, OP_USBSTS, 0xffffffff, 0xffffffff);
253
5f36e231
AS
254 dev_dbg(ci->dev, "ChipIdea HDRC found, lpm: %d; cap: %p op: %p\n",
255 ci->hw_bank.lpm, ci->hw_bank.cap, ci->hw_bank.op);
e443b333
AS
256
257 /* setup lock mode ? */
258
259 /* ENDPTSETUPSTAT is '0' by default */
260
261 /* HCSPARAMS.bf.ppc SHOULD BE zero for device */
262
263 return 0;
264}
265
8e22978c 266static void hw_phymode_configure(struct ci_hdrc *ci)
40dcd0e8 267{
3b5d3e68 268 u32 portsc, lpm, sts = 0;
40dcd0e8
MG
269
270 switch (ci->platdata->phy_mode) {
271 case USBPHY_INTERFACE_MODE_UTMI:
272 portsc = PORTSC_PTS(PTS_UTMI);
273 lpm = DEVLC_PTS(PTS_UTMI);
274 break;
275 case USBPHY_INTERFACE_MODE_UTMIW:
276 portsc = PORTSC_PTS(PTS_UTMI) | PORTSC_PTW;
277 lpm = DEVLC_PTS(PTS_UTMI) | DEVLC_PTW;
278 break;
279 case USBPHY_INTERFACE_MODE_ULPI:
280 portsc = PORTSC_PTS(PTS_ULPI);
281 lpm = DEVLC_PTS(PTS_ULPI);
282 break;
283 case USBPHY_INTERFACE_MODE_SERIAL:
284 portsc = PORTSC_PTS(PTS_SERIAL);
285 lpm = DEVLC_PTS(PTS_SERIAL);
286 sts = 1;
287 break;
288 case USBPHY_INTERFACE_MODE_HSIC:
289 portsc = PORTSC_PTS(PTS_HSIC);
290 lpm = DEVLC_PTS(PTS_HSIC);
291 break;
292 default:
293 return;
294 }
295
296 if (ci->hw_bank.lpm) {
297 hw_write(ci, OP_DEVLC, DEVLC_PTS(7) | DEVLC_PTW, lpm);
3b5d3e68
CR
298 if (sts)
299 hw_write(ci, OP_DEVLC, DEVLC_STS, DEVLC_STS);
40dcd0e8
MG
300 } else {
301 hw_write(ci, OP_PORTSC, PORTSC_PTS(7) | PORTSC_PTW, portsc);
3b5d3e68
CR
302 if (sts)
303 hw_write(ci, OP_PORTSC, PORTSC_STS, PORTSC_STS);
40dcd0e8
MG
304 }
305}
306
1e5e2d3d
AT
307/**
308 * _ci_usb_phy_init: initialize phy taking in account both phy and usb_phy
309 * interfaces
310 * @ci: the controller
311 *
312 * This function returns an error code if the phy failed to init
313 */
314static int _ci_usb_phy_init(struct ci_hdrc *ci)
315{
316 int ret;
317
318 if (ci->phy) {
319 ret = phy_init(ci->phy);
320 if (ret)
321 return ret;
322
323 ret = phy_power_on(ci->phy);
324 if (ret) {
325 phy_exit(ci->phy);
326 return ret;
327 }
328 } else {
329 ret = usb_phy_init(ci->usb_phy);
330 }
331
332 return ret;
333}
334
335/**
336 * _ci_usb_phy_exit: deinitialize phy taking in account both phy and usb_phy
337 * interfaces
338 * @ci: the controller
339 */
340static void ci_usb_phy_exit(struct ci_hdrc *ci)
341{
342 if (ci->phy) {
343 phy_power_off(ci->phy);
344 phy_exit(ci->phy);
345 } else {
346 usb_phy_shutdown(ci->usb_phy);
347 }
348}
349
d03cccff
PC
350/**
351 * ci_usb_phy_init: initialize phy according to different phy type
352 * @ci: the controller
19353881 353 *
d03cccff
PC
354 * This function returns an error code if usb_phy_init has failed
355 */
356static int ci_usb_phy_init(struct ci_hdrc *ci)
357{
358 int ret;
359
360 switch (ci->platdata->phy_mode) {
361 case USBPHY_INTERFACE_MODE_UTMI:
362 case USBPHY_INTERFACE_MODE_UTMIW:
363 case USBPHY_INTERFACE_MODE_HSIC:
1e5e2d3d 364 ret = _ci_usb_phy_init(ci);
b82613cf
PC
365 if (!ret)
366 hw_wait_phy_stable();
367 else
d03cccff
PC
368 return ret;
369 hw_phymode_configure(ci);
370 break;
371 case USBPHY_INTERFACE_MODE_ULPI:
372 case USBPHY_INTERFACE_MODE_SERIAL:
373 hw_phymode_configure(ci);
1e5e2d3d 374 ret = _ci_usb_phy_init(ci);
d03cccff
PC
375 if (ret)
376 return ret;
377 break;
378 default:
1e5e2d3d 379 ret = _ci_usb_phy_init(ci);
b82613cf
PC
380 if (!ret)
381 hw_wait_phy_stable();
d03cccff
PC
382 }
383
384 return ret;
385}
386
e443b333 387/**
cdd278f2 388 * hw_controller_reset: do controller reset
e443b333
AS
389 * @ci: the controller
390 *
391 * This function returns an error code
392 */
cdd278f2
PC
393static int hw_controller_reset(struct ci_hdrc *ci)
394{
395 int count = 0;
396
397 hw_write(ci, OP_USBCMD, USBCMD_RST, USBCMD_RST);
398 while (hw_read(ci, OP_USBCMD, USBCMD_RST)) {
399 udelay(10);
400 if (count++ > 1000)
401 return -ETIMEDOUT;
402 }
403
404 return 0;
405}
406
407/**
408 * hw_device_reset: resets chip (execute without interruption)
409 * @ci: the controller
410 *
411 * This function returns an error code
412 */
5b157300 413int hw_device_reset(struct ci_hdrc *ci)
e443b333 414{
cdd278f2
PC
415 int ret;
416
e443b333
AS
417 /* should flush & stop before reset */
418 hw_write(ci, OP_ENDPTFLUSH, ~0, ~0);
419 hw_write(ci, OP_USBCMD, USBCMD_RS, 0);
420
cdd278f2
PC
421 ret = hw_controller_reset(ci);
422 if (ret) {
423 dev_err(ci->dev, "error resetting controller, ret=%d\n", ret);
424 return ret;
425 }
e443b333 426
77c4400f
RZ
427 if (ci->platdata->notify_event)
428 ci->platdata->notify_event(ci,
8e22978c 429 CI_HDRC_CONTROLLER_RESET_EVENT);
e443b333 430
8e22978c 431 if (ci->platdata->flags & CI_HDRC_DISABLE_STREAMING)
758fc986 432 hw_write(ci, OP_USBMODE, USBMODE_CI_SDIS, USBMODE_CI_SDIS);
e443b333 433
4f6743d5
MG
434 if (ci->platdata->flags & CI_HDRC_FORCE_FULLSPEED) {
435 if (ci->hw_bank.lpm)
436 hw_write(ci, OP_DEVLC, DEVLC_PFSC, DEVLC_PFSC);
437 else
438 hw_write(ci, OP_PORTSC, PORTSC_PFSC, PORTSC_PFSC);
439 }
440
e443b333
AS
441 /* USBMODE should be configured step by step */
442 hw_write(ci, OP_USBMODE, USBMODE_CM, USBMODE_CM_IDLE);
5b157300 443 hw_write(ci, OP_USBMODE, USBMODE_CM, USBMODE_CM_DC);
e443b333
AS
444 /* HW >= 2.3 */
445 hw_write(ci, OP_USBMODE, USBMODE_SLOM, USBMODE_SLOM);
446
5b157300
PC
447 if (hw_read(ci, OP_USBMODE, USBMODE_CM) != USBMODE_CM_DC) {
448 pr_err("cannot enter in %s device mode", ci_role(ci)->name);
e443b333
AS
449 pr_err("lpm = %i", ci->hw_bank.lpm);
450 return -ENODEV;
451 }
452
453 return 0;
454}
455
22fa8445
PC
456/**
457 * hw_wait_reg: wait the register value
458 *
459 * Sometimes, it needs to wait register value before going on.
460 * Eg, when switch to device mode, the vbus value should be lower
461 * than OTGSC_BSV before connects to host.
462 *
463 * @ci: the controller
464 * @reg: register index
465 * @mask: mast bit
466 * @value: the bit value to wait
467 * @timeout_ms: timeout in millisecond
468 *
469 * This function returns an error code if timeout
470 */
471int hw_wait_reg(struct ci_hdrc *ci, enum ci_hw_regs reg, u32 mask,
472 u32 value, unsigned int timeout_ms)
473{
474 unsigned long elapse = jiffies + msecs_to_jiffies(timeout_ms);
475
476 while (hw_read(ci, reg, mask) != value) {
477 if (time_after(jiffies, elapse)) {
478 dev_err(ci->dev, "timeout waiting for %08x in %d\n",
479 mask, reg);
480 return -ETIMEDOUT;
481 }
482 msleep(20);
483 }
484
485 return 0;
486}
487
5f36e231
AS
488static irqreturn_t ci_irq(int irq, void *data)
489{
8e22978c 490 struct ci_hdrc *ci = data;
5f36e231 491 irqreturn_t ret = IRQ_NONE;
b183c19f 492 u32 otgsc = 0;
5f36e231 493
4dcf720c 494 if (ci->is_otg) {
0c33bf78 495 otgsc = hw_read_otgsc(ci, ~0);
4dcf720c
LJ
496 if (ci_otg_is_fsm_mode(ci)) {
497 ret = ci_otg_fsm_irq(ci);
498 if (ret == IRQ_HANDLED)
499 return ret;
500 }
501 }
5f36e231 502
a107f8c5
PC
503 /*
504 * Handle id change interrupt, it indicates device/host function
505 * switch.
506 */
507 if (ci->is_otg && (otgsc & OTGSC_IDIE) && (otgsc & OTGSC_IDIS)) {
508 ci->id_event = true;
0c33bf78
LJ
509 /* Clear ID change irq status */
510 hw_write_otgsc(ci, OTGSC_IDIS, OTGSC_IDIS);
be6b0c1b 511 ci_otg_queue_work(ci);
a107f8c5
PC
512 return IRQ_HANDLED;
513 }
b183c19f 514
a107f8c5
PC
515 /*
516 * Handle vbus change interrupt, it indicates device connection
517 * and disconnection events.
518 */
519 if (ci->is_otg && (otgsc & OTGSC_BSVIE) && (otgsc & OTGSC_BSVIS)) {
520 ci->b_sess_valid_event = true;
0c33bf78
LJ
521 /* Clear BSV irq */
522 hw_write_otgsc(ci, OTGSC_BSVIS, OTGSC_BSVIS);
be6b0c1b 523 ci_otg_queue_work(ci);
a107f8c5 524 return IRQ_HANDLED;
5f36e231
AS
525 }
526
a107f8c5
PC
527 /* Handle device/host interrupt */
528 if (ci->role != CI_ROLE_END)
529 ret = ci_role(ci)->irq(ci);
530
b183c19f 531 return ret;
5f36e231
AS
532}
533
1542d9c3
PC
534static int ci_get_platdata(struct device *dev,
535 struct ci_hdrc_platform_data *platdata)
536{
c22600c3
PC
537 if (!platdata->phy_mode)
538 platdata->phy_mode = of_usb_get_phy_mode(dev->of_node);
539
540 if (!platdata->dr_mode)
541 platdata->dr_mode = of_usb_get_dr_mode(dev->of_node);
542
543 if (platdata->dr_mode == USB_DR_MODE_UNKNOWN)
544 platdata->dr_mode = USB_DR_MODE_OTG;
545
c2ec3a73
PC
546 if (platdata->dr_mode != USB_DR_MODE_PERIPHERAL) {
547 /* Get the vbus regulator */
548 platdata->reg_vbus = devm_regulator_get(dev, "vbus");
549 if (PTR_ERR(platdata->reg_vbus) == -EPROBE_DEFER) {
550 return -EPROBE_DEFER;
551 } else if (PTR_ERR(platdata->reg_vbus) == -ENODEV) {
552 /* no vbus regualator is needed */
553 platdata->reg_vbus = NULL;
554 } else if (IS_ERR(platdata->reg_vbus)) {
555 dev_err(dev, "Getting regulator error: %ld\n",
556 PTR_ERR(platdata->reg_vbus));
557 return PTR_ERR(platdata->reg_vbus);
558 }
f6a9ff07
PC
559 /* Get TPL support */
560 if (!platdata->tpl_support)
561 platdata->tpl_support =
562 of_usb_host_tpl_support(dev->of_node);
c2ec3a73
PC
563 }
564
4f6743d5
MG
565 if (of_usb_get_maximum_speed(dev->of_node) == USB_SPEED_FULL)
566 platdata->flags |= CI_HDRC_FORCE_FULLSPEED;
567
1542d9c3
PC
568 return 0;
569}
570
fe6e125e
RZ
571static DEFINE_IDA(ci_ida);
572
8e22978c 573struct platform_device *ci_hdrc_add_device(struct device *dev,
cbc6dc2a 574 struct resource *res, int nres,
8e22978c 575 struct ci_hdrc_platform_data *platdata)
cbc6dc2a
RZ
576{
577 struct platform_device *pdev;
fe6e125e 578 int id, ret;
cbc6dc2a 579
1542d9c3
PC
580 ret = ci_get_platdata(dev, platdata);
581 if (ret)
582 return ERR_PTR(ret);
583
fe6e125e
RZ
584 id = ida_simple_get(&ci_ida, 0, 0, GFP_KERNEL);
585 if (id < 0)
586 return ERR_PTR(id);
587
588 pdev = platform_device_alloc("ci_hdrc", id);
589 if (!pdev) {
590 ret = -ENOMEM;
591 goto put_id;
592 }
cbc6dc2a
RZ
593
594 pdev->dev.parent = dev;
595 pdev->dev.dma_mask = dev->dma_mask;
596 pdev->dev.dma_parms = dev->dma_parms;
597 dma_set_coherent_mask(&pdev->dev, dev->coherent_dma_mask);
598
599 ret = platform_device_add_resources(pdev, res, nres);
600 if (ret)
601 goto err;
602
603 ret = platform_device_add_data(pdev, platdata, sizeof(*platdata));
604 if (ret)
605 goto err;
606
607 ret = platform_device_add(pdev);
608 if (ret)
609 goto err;
610
611 return pdev;
612
613err:
614 platform_device_put(pdev);
fe6e125e
RZ
615put_id:
616 ida_simple_remove(&ci_ida, id);
cbc6dc2a
RZ
617 return ERR_PTR(ret);
618}
8e22978c 619EXPORT_SYMBOL_GPL(ci_hdrc_add_device);
cbc6dc2a 620
8e22978c 621void ci_hdrc_remove_device(struct platform_device *pdev)
cbc6dc2a 622{
98c35534 623 int id = pdev->id;
cbc6dc2a 624 platform_device_unregister(pdev);
98c35534 625 ida_simple_remove(&ci_ida, id);
cbc6dc2a 626}
8e22978c 627EXPORT_SYMBOL_GPL(ci_hdrc_remove_device);
cbc6dc2a 628
3f124d23
PC
629static inline void ci_role_destroy(struct ci_hdrc *ci)
630{
631 ci_hdrc_gadget_destroy(ci);
632 ci_hdrc_host_destroy(ci);
cbec6bd5
PC
633 if (ci->is_otg)
634 ci_hdrc_otg_destroy(ci);
3f124d23
PC
635}
636
577b232f
PC
637static void ci_get_otg_capable(struct ci_hdrc *ci)
638{
639 if (ci->platdata->flags & CI_HDRC_DUAL_ROLE_NOT_OTG)
640 ci->is_otg = false;
641 else
642 ci->is_otg = (hw_read(ci, CAP_DCCPARAMS,
643 DCCPARAMS_DC | DCCPARAMS_HC)
644 == (DCCPARAMS_DC | DCCPARAMS_HC));
90893b90 645 if (ci->is_otg)
577b232f
PC
646 dev_dbg(ci->dev, "It is OTG capable controller\n");
647}
648
41ac7b3a 649static int ci_hdrc_probe(struct platform_device *pdev)
e443b333
AS
650{
651 struct device *dev = &pdev->dev;
8e22978c 652 struct ci_hdrc *ci;
e443b333
AS
653 struct resource *res;
654 void __iomem *base;
655 int ret;
691962d1 656 enum usb_dr_mode dr_mode;
e443b333 657
fad56745 658 if (!dev_get_platdata(dev)) {
e443b333
AS
659 dev_err(dev, "platform data missing\n");
660 return -ENODEV;
661 }
662
663 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
19290816
FB
664 base = devm_ioremap_resource(dev, res);
665 if (IS_ERR(base))
666 return PTR_ERR(base);
e443b333 667
5f36e231 668 ci = devm_kzalloc(dev, sizeof(*ci), GFP_KERNEL);
d0f99249 669 if (!ci)
5f36e231 670 return -ENOMEM;
5f36e231 671
14b4099c 672 platform_set_drvdata(pdev, ci);
5f36e231 673 ci->dev = dev;
fad56745 674 ci->platdata = dev_get_platdata(dev);
ed8f8318
PC
675 ci->imx28_write_fix = !!(ci->platdata->flags &
676 CI_HDRC_IMX28_WRITE_FIX);
5f36e231
AS
677
678 ret = hw_device_init(ci, base);
679 if (ret < 0) {
680 dev_err(dev, "can't initialize hardware\n");
681 return -ENODEV;
682 }
e443b333 683
1e5e2d3d
AT
684 if (ci->platdata->phy) {
685 ci->phy = ci->platdata->phy;
686 } else if (ci->platdata->usb_phy) {
ef44cb42 687 ci->usb_phy = ci->platdata->usb_phy;
1e5e2d3d
AT
688 } else {
689 ci->phy = devm_phy_get(dev, "usb-phy");
ef44cb42 690 ci->usb_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
c859aa65 691
1e5e2d3d
AT
692 /* if both generic PHY and USB PHY layers aren't enabled */
693 if (PTR_ERR(ci->phy) == -ENOSYS &&
694 PTR_ERR(ci->usb_phy) == -ENXIO)
695 return -ENXIO;
696
697 if (IS_ERR(ci->phy) && IS_ERR(ci->usb_phy))
698 return -EPROBE_DEFER;
c859aa65 699
1e5e2d3d
AT
700 if (IS_ERR(ci->phy))
701 ci->phy = NULL;
702 else if (IS_ERR(ci->usb_phy))
703 ci->usb_phy = NULL;
c859aa65
PC
704 }
705
d03cccff 706 ret = ci_usb_phy_init(ci);
74475ede
PC
707 if (ret) {
708 dev_err(dev, "unable to init phy: %d\n", ret);
709 return ret;
710 }
711
eb70e5ab
AS
712 ci->hw_bank.phys = res->start;
713
5f36e231
AS
714 ci->irq = platform_get_irq(pdev, 0);
715 if (ci->irq < 0) {
e443b333 716 dev_err(dev, "missing IRQ\n");
42d18212 717 ret = ci->irq;
c859aa65 718 goto deinit_phy;
5f36e231
AS
719 }
720
577b232f
PC
721 ci_get_otg_capable(ci);
722
691962d1 723 dr_mode = ci->platdata->dr_mode;
5f36e231 724 /* initialize role(s) before the interrupt is requested */
691962d1
SH
725 if (dr_mode == USB_DR_MODE_OTG || dr_mode == USB_DR_MODE_HOST) {
726 ret = ci_hdrc_host_init(ci);
727 if (ret)
728 dev_info(dev, "doesn't support host\n");
729 }
eb70e5ab 730
691962d1
SH
731 if (dr_mode == USB_DR_MODE_OTG || dr_mode == USB_DR_MODE_PERIPHERAL) {
732 ret = ci_hdrc_gadget_init(ci);
733 if (ret)
734 dev_info(dev, "doesn't support gadget\n");
735 }
5f36e231
AS
736
737 if (!ci->roles[CI_ROLE_HOST] && !ci->roles[CI_ROLE_GADGET]) {
738 dev_err(dev, "no supported roles\n");
74475ede 739 ret = -ENODEV;
c859aa65 740 goto deinit_phy;
cbec6bd5
PC
741 }
742
27c62c2d 743 if (ci->is_otg && ci->roles[CI_ROLE_GADGET]) {
90893b90
PC
744 /* Disable and clear all OTG irq */
745 hw_write_otgsc(ci, OTGSC_INT_EN_BITS | OTGSC_INT_STATUS_BITS,
746 OTGSC_INT_STATUS_BITS);
cbec6bd5
PC
747 ret = ci_hdrc_otg_init(ci);
748 if (ret) {
749 dev_err(dev, "init otg fails, ret = %d\n", ret);
750 goto stop;
751 }
5f36e231
AS
752 }
753
754 if (ci->roles[CI_ROLE_HOST] && ci->roles[CI_ROLE_GADGET]) {
577b232f 755 if (ci->is_otg) {
577b232f 756 ci->role = ci_otg_role(ci);
0c33bf78
LJ
757 /* Enable ID change irq */
758 hw_write_otgsc(ci, OTGSC_IDIE, OTGSC_IDIE);
577b232f
PC
759 } else {
760 /*
761 * If the controller is not OTG capable, but support
762 * role switch, the defalt role is gadget, and the
763 * user can switch it through debugfs.
764 */
765 ci->role = CI_ROLE_GADGET;
766 }
5f36e231
AS
767 } else {
768 ci->role = ci->roles[CI_ROLE_HOST]
769 ? CI_ROLE_HOST
770 : CI_ROLE_GADGET;
771 }
772
5a1e1456
PC
773 /* only update vbus status for peripheral */
774 if (ci->role == CI_ROLE_GADGET)
775 ci_handle_vbus_change(ci);
776
4dcf720c
LJ
777 if (!ci_otg_is_fsm_mode(ci)) {
778 ret = ci_role_start(ci, ci->role);
779 if (ret) {
780 dev_err(dev, "can't start %s role\n",
781 ci_role(ci)->name);
782 goto stop;
783 }
e443b333
AS
784 }
785
4c503dd5
PC
786 ret = devm_request_irq(dev, ci->irq, ci_irq, IRQF_SHARED,
787 ci->platdata->name, ci);
5f36e231
AS
788 if (ret)
789 goto stop;
e443b333 790
4dcf720c
LJ
791 if (ci_otg_is_fsm_mode(ci))
792 ci_hdrc_otg_fsm_start(ci);
793
adf0f735
AS
794 ret = dbg_create_files(ci);
795 if (!ret)
796 return 0;
5f36e231 797
5f36e231 798stop:
3f124d23 799 ci_role_destroy(ci);
c859aa65 800deinit_phy:
1e5e2d3d 801 ci_usb_phy_exit(ci);
e443b333
AS
802
803 return ret;
804}
805
fb4e98ab 806static int ci_hdrc_remove(struct platform_device *pdev)
e443b333 807{
8e22978c 808 struct ci_hdrc *ci = platform_get_drvdata(pdev);
e443b333 809
adf0f735 810 dbg_remove_files(ci);
3f124d23 811 ci_role_destroy(ci);
864cf949 812 ci_hdrc_enter_lpm(ci, true);
1e5e2d3d 813 ci_usb_phy_exit(ci);
e443b333
AS
814
815 return 0;
816}
817
8076932f
PC
818#ifdef CONFIG_PM_SLEEP
819static void ci_controller_suspend(struct ci_hdrc *ci)
820{
821 ci_hdrc_enter_lpm(ci, true);
822
823 if (ci->usb_phy)
824 usb_phy_set_suspend(ci->usb_phy, 1);
825}
826
827static int ci_controller_resume(struct device *dev)
828{
829 struct ci_hdrc *ci = dev_get_drvdata(dev);
830
831 dev_dbg(dev, "at %s\n", __func__);
832
833 ci_hdrc_enter_lpm(ci, false);
834
835 if (ci->usb_phy) {
836 usb_phy_set_suspend(ci->usb_phy, 0);
837 usb_phy_set_wakeup(ci->usb_phy, false);
838 hw_wait_phy_stable();
839 }
840
841 return 0;
842}
843
844static int ci_suspend(struct device *dev)
845{
846 struct ci_hdrc *ci = dev_get_drvdata(dev);
847
848 if (ci->wq)
849 flush_workqueue(ci->wq);
850
851 ci_controller_suspend(ci);
852
853 return 0;
854}
855
856static int ci_resume(struct device *dev)
857{
858 return ci_controller_resume(dev);
859}
860#endif /* CONFIG_PM_SLEEP */
861
862static const struct dev_pm_ops ci_pm_ops = {
863 SET_SYSTEM_SLEEP_PM_OPS(ci_suspend, ci_resume)
864};
5f36e231
AS
865static struct platform_driver ci_hdrc_driver = {
866 .probe = ci_hdrc_probe,
7690417d 867 .remove = ci_hdrc_remove,
e443b333 868 .driver = {
5f36e231 869 .name = "ci_hdrc",
8076932f 870 .pm = &ci_pm_ops,
7cf2f861 871 .owner = THIS_MODULE,
e443b333
AS
872 },
873};
874
5f36e231 875module_platform_driver(ci_hdrc_driver);
e443b333 876
5f36e231 877MODULE_ALIAS("platform:ci_hdrc");
e443b333
AS
878MODULE_LICENSE("GPL v2");
879MODULE_AUTHOR("David Lopo <dlopo@chipidea.mips.com>");
5f36e231 880MODULE_DESCRIPTION("ChipIdea HDRC Driver");
This page took 0.209448 seconds and 5 git commands to generate.