2006-06-16 H.J. Lu <hongjiu.lu@intel.com>
[deliverable/binutils-gdb.git] / gas / ChangeLog
CommitLineData
9103f4f4
L
12006-06-16 H.J. Lu <hongjiu.lu@intel.com>
2
3 * config/tc-i386.h (processor_type): New.
4 (arch_entry): Add type.
5
6 * config/tc-i386.c (cpu_arch_tune): New.
7 (cpu_arch_tune_flags): Likewise.
8 (cpu_arch_isa_flags): Likewise.
9 (cpu_arch): Updated.
10 (set_cpu_arch): Also update cpu_arch_isa_flags.
11 (md_assemble): Update cpu_arch_isa_flags.
12 (OPTION_MARCH): New.
13 (OPTION_MTUNE): Likewise.
14 (md_longopts): Add -march= and -mtune=.
15 (md_parse_option): Support -march= and -mtune=.
16 (md_show_usage): Add -march=CPU/-mtune=CPU.
17 (i386_target_format): Also update cpu_arch_isa_flags,
18 cpu_arch_tune and cpu_arch_tune_flags.
19
20 * doc/as.texinfo: Add -march=CPU/-mtune=CPU.
21
22 * doc/c-i386.texi: Document -march=CPU/-mtune=CPU.
23
4962c51a
MS
242006-06-15 Mark Shinwell <shinwell@codesourcery.com>
25
26 * config/tc-arm.c (enum parse_operand_result): New.
27 (struct group_reloc_table_entry): New.
28 (enum group_reloc_type): New.
29 (group_reloc_table): New array.
30 (find_group_reloc_table_entry): New function.
31 (parse_shifter_operand_group_reloc): New function.
32 (parse_address_main): New function, incorporating code
33 from the old parse_address function. To be used via...
34 (parse_address): wrapper for parse_address_main; and
35 (parse_address_group_reloc): new function, likewise.
36 (enum operand_parse_code): New codes OP_SHG, OP_ADDRGLDR,
37 OP_ADDRGLDRS, OP_ADDRGLDC.
38 (parse_operands): Support for these new operand codes.
39 New macro po_misc_or_fail_no_backtrack.
40 (encode_arm_cp_address): Preserve group relocations.
41 (insns): Modify to use the above operand codes where group
42 relocations are permitted.
43 (md_apply_fix): Handle the group relocations
44 ALU_PC_G0_NC through LDC_SB_G2.
45 (tc_gen_reloc): Likewise.
46 (arm_force_relocation): Leave group relocations for the linker.
47 (arm_fix_adjustable): Likewise.
48
cd2f129f
JB
492006-06-15 Julian Brown <julian@codesourcery.com>
50
51 * config/tc-arm.c (do_vfp_nsyn_ldr_str): Remove, fold into...
52 (do_neon_ldr_str): Always defer to VFP encoding routines, which handle
53 relocs properly.
54
46e883c5
L
552006-06-12 H.J. Lu <hongjiu.lu@intel.com>
56
57 * config/tc-i386.c (process_suffix): Don't add rex64 for
58 "xchg %rax,%rax".
59
1787fe5b
TS
602006-06-09 Thiemo Seufer <ths@mips.com>
61
62 * config/tc-mips.c (mips_ip): Maintain argument count.
63
96f989c2
AM
642006-06-09 Alan Modra <amodra@bigpond.net.au>
65
66 * config/tc-iq2000.c: Include sb.h.
67
7c752c2a
TS
682006-06-08 Nigel Stephens <nigel@mips.com>
69
70 * config/tc-mips.c (mips_pseudo_table): Add "origin" and "repeat"
71 aliases for better compatibility with SGI tools.
72
03bf704f
AM
732006-06-08 Alan Modra <amodra@bigpond.net.au>
74
75 * configure.in (BFDLIB, BFDVER_H, ALL_OBJ_DEPS): Delete.
76 * Makefile.am (GASLIBS): Expand @BFDLIB@.
77 (BFDVER_H): Delete.
78 (OBJS): Expand @ALL_OBJ_DEPS@. Depend on all fopen-*.h variants.
79 (obj-aout.o): Depend on $(DEP_@target_get_type@_aout)
80 (obj-coff.o, obj-ecoff.o, obj-elf.o): Similarly.
81 Run "make dep-am".
82 * dep-in.sed: Don't substitute bfdver.h. Do remove symcat.h.
83 * Makefile.in: Regenerate.
84 * doc/Makefile.in: Regenerate.
85 * configure: Regenerate.
86
6648b7cf
JM
872006-06-07 Joseph S. Myers <joseph@codesourcery.com>
88
89 * po/Make-in (pdf, ps): New dummy targets.
90
037e8744
JB
912006-06-07 Julian Brown <julian@codesourcery.com>
92
93 * config/tc-arm.c (stdarg.h): include.
94 (arm_it): Add uncond_value field. Add isvec and issingle to operand
95 array.
96 (arm_reg_type): Add REG_TYPE_VFSD (single or double VFP reg) and
97 REG_TYPE_NSDQ (single, double or quad vector reg).
98 (reg_expected_msgs): Update.
99 (BAD_FPU): Add macro for unsupported FPU instruction error.
100 (parse_neon_type): Support 'd' as an alias for .f64.
101 (parse_typed_reg_or_scalar): Support REG_TYPE_VFSD, REG_TYPE_NSDQ
102 sets of registers.
103 (parse_vfp_reg_list): Don't update first arg on error.
104 (parse_neon_mov): Support extra syntax for VFP moves.
105 (operand_parse_code): Add OP_RVSD, OP_RNSDQ, OP_VRSDLST, OP_RVSD_IO,
106 OP_RNSDQ_RNSC, OP_RVC_PSR, OP_APSR_RR, OP_oRNSDQ.
107 (parse_operands): Support isvec, issingle operands fields, new parse
108 codes above.
109 (do_vfp_nsyn_mrs, do_vfp_nsyn_msr): New functions. Support VFP mrs,
110 msr variants.
111 (do_mrs, do_msr, do_t_mrs, do_t_msr): Add support for above.
112 (NEON_ENC_TAB): Add vnmul, vnmla, vnmls, vcmp, vcmpz, vcmpe, vcmpez.
113 (NEON_ENC_SINGLE, NEON_ENC_DOUBLE): Define macros.
114 (NEON_SHAPE_DEF): New macro. Define table of possible instruction
115 shapes.
116 (neon_shape): Redefine in terms of above.
117 (neon_shape_class): New enumeration, table of shape classes.
118 (neon_shape_el): New enumeration. One element of a shape.
119 (neon_shape_el_size): Register widths of above, where appropriate.
120 (neon_shape_info): New struct. Info for shape table.
121 (neon_shape_tab): New array.
122 (neon_type_mask): Add N_F64, N_VFP. Update N_MAX_NONSPECIAL.
123 (neon_check_shape): Rewrite as...
124 (neon_select_shape): New function to classify instruction shapes,
125 driven by new table neon_shape_tab array.
126 (neon_quad): New function. Return 1 if shape should set Q flag in
127 instructions (or equivalent), 0 otherwise.
128 (type_chk_of_el_type): Support F64.
129 (el_type_of_type_chk): Likewise.
130 (neon_check_type): Add support for VFP type checking (VFP data
131 elements fill their containing registers).
132 (do_vfp_cond_or_thumb): Fill in condition field in ARM mode, or 0xE
133 in thumb mode for VFP instructions.
134 (do_vfp_nsyn_opcode): New function. Look up the opcode in argument,
135 and encode the current instruction as if it were that opcode.
136 (try_vfp_nsyn): New. If this looks like a VFP instruction with ARGS
137 arguments, call function in PFN.
138 (do_vfp_nsyn_add_sub, do_vfp_nsyn_mla_mls, do_vfp_nsyn_mul)
139 (do_vfp_nsyn_abs_neg, do_vfp_nsyn_ldm_stm, do_vfp_nsyn_ldr_str)
140 (do_vfp_nsyn_sqrt, do_vfp_nsyn_div, do_vfp_nsyn_nmul)
141 (do_vfp_nsyn_cmp, nsyn_insert_sp, do_vfp_nsyn_push)
142 (do_vfp_nsyn_pop, do_vfp_nsyn_cvt, do_vfp_nsyn_cvtz): New functions.
143 Redirect Neon-syntax VFP instructions to VFP instruction handlers.
144 (do_neon_dyadic_i_su, do_neon_dyadic_i64_su, do_neon_shl_imm)
145 (do_neon_qshl_imm, do_neon_logic, do_neon_bitfield)
146 (neon_dyadic_misc, neon_compare, do_neon_tst, do_neon_qdmulh)
147 (do_neon_fcmp_absolute, do_neon_step, do_neon_sli, do_neon_sri)
148 (do_neon_qshlu_imm, neon_move_immediate, do_neon_mvn, do_neon_ext)
149 (do_neon_rev, do_neon_dup, do_neon_rshift_round_imm, do_neon_trn)
150 (do_neon_zip_uzp, do_neon_sat_abs_neg, do_neon_pair_long)
151 (do_neon_recip_est, do_neon_cls, do_neon_clz, do_neon_cnt)
152 (do_neon_swp): Use neon_select_shape not neon_check_shape. Use
153 neon_quad.
154 (vfp_or_neon_is_neon): New function. Call if a mnemonic shared
155 between VFP and Neon turns out to belong to Neon. Perform
156 architecture check and fill in condition field if appropriate.
157 (do_neon_addsub_if_i, do_neon_mac_maybe_scalar, do_neon_abs_neg)
158 (do_neon_cvt): Add support for VFP variants of instructions.
159 (neon_cvt_flavour): Extend to cover VFP conversions.
160 (do_neon_mov): Rewrite to use neon_select_shape. Add support for VFP
161 vmov variants.
162 (do_neon_ldr_str): Handle single-precision VFP load/store.
163 (do_neon_ld_st_interleave, do_neon_ld_st_lane, do_neon_ld_dup): Use
164 NS_NULL not NS_IGNORE.
165 (opcode_tag): Add OT_csuffixF for operands which either take a
166 conditional suffix, or have 0xF in the condition field.
167 (md_assemble): Add support for OT_csuffixF.
168 (NCE): Replace macro with...
169 (NCE_tag, NCE, NCEF): New macros.
170 (nCE): Replace macro with...
171 (nCE_tag, nCE, nCEF): New macros.
172 (insns): Add support for VFP insns or VFP versions of insns msr,
173 mrs, vsqrt, vdiv, vnmul, vnmla, vnmls, vcmp, vcmpe, vpush, vpop,
174 vcvtz, vmul, vmla, vmls, vadd, vsub, vabs, vneg, vldm, vldmia,
175 vldbdb, vstm, vstmia, vstmdb, vldr, vstr, vcvt, vmov. Group shared
176 VFP/Neon insns together.
177
ebd1c875
AM
1782006-06-07 Alan Modra <amodra@bigpond.net.au>
179 Ladislav Michl <ladis@linux-mips.org>
180
181 * app.c: Don't include headers already included by as.h.
182 * as.c: Likewise.
183 * atof-generic.c: Likewise.
184 * cgen.c: Likewise.
185 * dwarf2dbg.c: Likewise.
186 * expr.c: Likewise.
187 * input-file.c: Likewise.
188 * input-scrub.c: Likewise.
189 * macro.c: Likewise.
190 * output-file.c: Likewise.
191 * read.c: Likewise.
192 * sb.c: Likewise.
193 * config/bfin-lex.l: Likewise.
194 * config/obj-coff.h: Likewise.
195 * config/obj-elf.h: Likewise.
196 * config/obj-som.h: Likewise.
197 * config/tc-arc.c: Likewise.
198 * config/tc-arm.c: Likewise.
199 * config/tc-avr.c: Likewise.
200 * config/tc-bfin.c: Likewise.
201 * config/tc-cris.c: Likewise.
202 * config/tc-d10v.c: Likewise.
203 * config/tc-d30v.c: Likewise.
204 * config/tc-dlx.h: Likewise.
205 * config/tc-fr30.c: Likewise.
206 * config/tc-frv.c: Likewise.
207 * config/tc-h8300.c: Likewise.
208 * config/tc-hppa.c: Likewise.
209 * config/tc-i370.c: Likewise.
210 * config/tc-i860.c: Likewise.
211 * config/tc-i960.c: Likewise.
212 * config/tc-ip2k.c: Likewise.
213 * config/tc-iq2000.c: Likewise.
214 * config/tc-m32c.c: Likewise.
215 * config/tc-m32r.c: Likewise.
216 * config/tc-maxq.c: Likewise.
217 * config/tc-mcore.c: Likewise.
218 * config/tc-mips.c: Likewise.
219 * config/tc-mmix.c: Likewise.
220 * config/tc-mn10200.c: Likewise.
221 * config/tc-mn10300.c: Likewise.
222 * config/tc-msp430.c: Likewise.
223 * config/tc-mt.c: Likewise.
224 * config/tc-ns32k.c: Likewise.
225 * config/tc-openrisc.c: Likewise.
226 * config/tc-ppc.c: Likewise.
227 * config/tc-s390.c: Likewise.
228 * config/tc-sh.c: Likewise.
229 * config/tc-sh64.c: Likewise.
230 * config/tc-sparc.c: Likewise.
231 * config/tc-tic30.c: Likewise.
232 * config/tc-tic4x.c: Likewise.
233 * config/tc-tic54x.c: Likewise.
234 * config/tc-v850.c: Likewise.
235 * config/tc-vax.c: Likewise.
236 * config/tc-xc16x.c: Likewise.
237 * config/tc-xstormy16.c: Likewise.
238 * config/tc-xtensa.c: Likewise.
239 * config/tc-z80.c: Likewise.
240 * config/tc-z8k.c: Likewise.
241 * macro.h: Don't include sb.h or ansidecl.h.
242 * sb.h: Don't include stdio.h or ansidecl.h.
243 * cond.c: Include sb.h.
244 * itbl-lex.l: Include as.h instead of other system headers.
245 * itbl-parse.y: Likewise.
246 * itbl-ops.c: Similarly.
247 * itbl-ops.h: Don't include as.h or ansidecl.h.
248 * config/bfin-defs.h: Don't include bfd.h or as.h.
249 * config/bfin-parse.y: Include as.h instead of other system headers.
250
9622b051
AM
2512006-06-06 Ben Elliston <bje@au.ibm.com>
252 Anton Blanchard <anton@samba.org>
253
254 * config/tc-ppc.c (parse_cpu): Handle "-mpower6".
255 (md_show_usage): Document it.
256 (ppc_setup_opcodes): Test power6 opcode flag bits.
257 * doc/c-ppc.texi (PowerPC-Opts): Document "-mpower6".
258
65263ce3
TS
2592006-06-06 Thiemo Seufer <ths@mips.com>
260 Chao-ying Fu <fu@mips.com>
261
262 * config/tc-mips.c (ISA_SUPPORTS_DSP64): New macro.
263 (CPU_HAS_MIPS3D, CPU_HAS_MDMX, CPU_HAS_DSP, CPU_HAS_MT): Delete.
264 (macro_build): Update comment.
265 (mips_ip): Allow DSP64 instructions for MIPS64R2.
266 (mips_after_parse_args): Remove uses of CPU_HAS_MIPS3D and
267 CPU_HAS_MDMX.
268 (mips_cpu_info): Fix formatting. Add MIPS_CPU_ASE_MIPS3D and
269 MIPS_CPU_ASE_MDMX flags for sb1.
270
a9e24354
TS
2712006-06-05 Thiemo Seufer <ths@mips.com>
272
273 * config/tc-mips.c (macro_build): Use INSERT_OPERAND wherew
274 appropriate.
275 (mips16_macro_build): Use MIPS16_INSERT_OPERAND where appropriate.
276 (mips_ip): Make overflowed/underflowed constant arguments in DSP
277 and MT instructions a fatal error. Use INSERT_OPERAND where
278 appropriate. Improve warnings for break and wait code overflows.
279 Use symbolic constant of OP_MASK_COPZ.
280 (mips16_ip): Use MIPS16_INSERT_OPERAND where appropriate.
281
4cfe2c59
DJ
2822006-06-05 Daniel Jacobowitz <dan@codesourcery.com>
283
284 * po/Make-in (top_builddir): Define.
285
e10fad12
JM
2862006-06-02 Joseph S. Myers <joseph@codesourcery.com>
287
288 * doc/Makefile.am (TEXI2DVI): Define.
289 * doc/Makefile.in: Regenerate.
290 * doc/c-arc.texi: Fix typo.
291
12e64c2c
AM
2922006-06-01 Alan Modra <amodra@bigpond.net.au>
293
294 * config/obj-ieee.c: Delete.
295 * config/obj-ieee.h: Delete.
296 * Makefile.am (OBJ_FORMATS): Remove ieee.
297 (OBJ_FORMAT_CFILES, OBJ_FORMAT_HFILES): Similarly.
298 (obj-ieee.o): Remove rule.
299 * Makefile.in: Regenerate.
300 * configure.in (atof): Remove tahoe.
301 (OBJ_MAYBE_IEEE): Don't define.
302 * configure: Regenerate.
303 * config.in: Regenerate.
304 * doc/Makefile.in: Regenerate.
305 * po/POTFILES.in: Regenerate.
306
20e95c23
DJ
3072006-05-31 Daniel Jacobowitz <dan@codesourcery.com>
308
309 * Makefile.am: Replace INTLLIBS and INTLDEPS with LIBINTL
310 and LIBINTL_DEP everywhere.
311 (INTLLIBS): Remove.
312 (INCLUDES, DEP_INCLUDES): Use @INCINTL@.
313 * acinclude.m4: Include new gettext macros.
314 * configure.in: Use ZW_GNU_GETTEXT_SISTER_DIR and AM_PO_SUBDIRS.
315 Remove local code for po/Makefile.
316 * Makefile.in, configure, doc/Makefile.in: Regenerated.
317
eebf07fb
NC
3182006-05-30 Nick Clifton <nickc@redhat.com>
319
320 * po/es.po: Updated Spanish translation.
321
b6aee19e
DC
3222006-05-06 Denis Chertykov <denisc@overta.ru>
323
324 * doc/c-avr.texi: New file.
325 * doc/Makefile.am (CPU_DOCS): Add c-avr.texi
326 * doc/all.texi: Set AVR
327 * doc/as.texinfo: Include c-avr.texi
328
f8fdc850
JZ
3292006-05-28 Jie Zhang <jie.zhang@analog.com>
330
331 * config/bfin-parse.y (check_macfunc): Loose the condition of
332 calling check_multiply_halfregs ().
333
a3205465
JZ
3342006-05-25 Jie Zhang <jie.zhang@analog.com>
335
336 * config/bfin-parse.y (asm_1): Better check and deal with
337 vector and scalar Multiply 16-Bit Operands instructions.
338
9b52905e
NC
3392006-05-24 Nick Clifton <nickc@redhat.com>
340
341 * config/tc-hppa.c: Convert to ISO C90 format.
342 * config/tc-hppa.h: Likewise.
343
3442006-05-24 Carlos O'Donell <carlos@systemhalted.org>
345 Randolph Chung <randolph@tausq.org>
346
347 * config/tc-hppa.c (is_tls_gdidx, is_tls_ldidx, is_tls_dtpoff,
348 is_tls_ieoff, is_tls_leoff): Define.
349 (fix_new_hppa): Handle TLS.
350 (cons_fix_new_hppa): Likewise.
351 (pa_ip): Likewise.
352 (md_apply_fix): Handle TLS relocs.
353 * config/tc-hppa.h (hppa_fix_adjustable): Handle TLS.
354
28c9d252
NC
3552006-05-24 Bjoern Haase <bjoern.m.haase@web.de>
356
357 * config/tc-avr.c: Add new cpu targets avr6, avr2560 and avr2561.
358
ad3fea08
TS
3592006-05-23 Thiemo Seufer <ths@mips.com>
360 David Ung <davidu@mips.com>
361 Nigel Stephens <nigel@mips.com>
362
363 [ gas/ChangeLog ]
364 * config/tc-mips.c (ISA_SUPPORTS_SMARTMIPS): Rename.
365 (ISA_SUPPORTS_DSP_ASE, ISA_SUPPORTS_MT_ASE, ISA_HAS_64BIT_FPRS,
366 ISA_HAS_MXHC1): New macros.
367 (HAVE_32BIT_FPRS): Use ISA_HAS_64BIT_FPRS instead of
368 ISA_HAS_64BIT_REGS. Formatting fixes. Improved comments.
369 (mips_cpu_info): Change to use combined ASE/IS_ISA flag.
370 (MIPS_CPU_IS_ISA, MIPS_CPU_ASE_SMARTMIPS, MIPS_CPU_ASE_DSP,
371 MIPS_CPU_ASE_MT, MIPS_CPU_ASE_MIPS3D, MIPS_CPU_ASE_MDMX): New defines.
372 (mips_after_parse_args): Change default handling of float register
373 size to account for 32bit code with 64bit FP. Better sanity checking
374 of ISA/ASE/ABI option combinations.
375 (s_mipsset): Support switching of GPR and FPR sizes via
376 .set {g,f}p={32,64,default}. Better sanity checking for .set ASE
377 options.
378 (mips_elf_final_processing): We should record the use of 64bit FP
379 registers in 32bit code but we don't, because ELF header flags are
380 a scarce ressource.
381 (mips_cpu_info_table): Add ASE flags for CPUs with mandatory ASE
382 extensions. Add 4ksc, 4kec, 4kem, 4kep, 4ksd, m4kp, 24kec, 24kef,
383 24kex, 34kc, 34kf, 34kx, 25kf CPU definitions.
384 (mips_cpu_info_from_isa): Use MIPS_CPU_IS_ISA.
385 * doc/c-mips.texi: Document .set {g,f}p={32,64,default}. Document
386 missing -march options. Document .set arch=CPU. Move .set smartmips
387 to ASE page. Use @code for .set FOO examples.
388
8b64503a
JZ
3892006-05-23 Jie Zhang <jie.zhang@analog.com>
390
391 * config/tc-bfin.c (bfin_start_line_hook): Bump line counters
392 if needed.
393
403022e0
JZ
3942006-05-23 Jie Zhang <jie.zhang@analog.com>
395
396 * config/bfin-defs.h (bfin_equals): Remove declaration.
397 * config/bfin-parse.y (asm_1): Remove "expr ASSIGN expr".
398 * config/tc-bfin.c (bfin_name_is_register): Remove.
399 (bfin_equals): Remove.
400 * config/tc-bfin.h (TC_EQUAL_IN_INSN): Redefine as 1.
401 (bfin_name_is_register): Remove declaration.
402
7455baf8
TS
4032006-05-19 Thiemo Seufer <ths@mips.com>
404 Nigel Stephens <nigel@mips.com>
405
406 * config/tc-mipc.c (ISA_HAS_ODD_SINGLE_FPR): New define.
407 (mips_oddfpreg_ok): New function.
408 (mips_ip): Use it.
409
707bfff6
TS
4102006-05-19 Thiemo Seufer <ths@mips.com>
411 David Ung <davidu@mips.com>
412
413 * config/tc-mips.h (tc_mips_regname_to_dw2regnum): Declare.
414 * config/tc-mipc.c (ABI_NEEDS_64BIT_REGS, ISA_HAS_64BIT_REGS,
415 ISA_HAS_DROR, ISA_HAS_ROR): Reformat.
416 (regname, RTYPE_MASK, RTYPE_NUM, RTYPE_FPU, RTYPE_FCC, RTYPE_VEC,
417 RTYPE_GP, RTYPE_CP0, RTYPE_PC, RTYPE_ACC, RTYPE_CCC, RNUM_MASK,
418 RWARN, GENERIC_REGISTER_NUMBERS, FPU_REGISTER_NAMES,
419 FPU_CONDITION_CODE_NAMES, COPROC_CONDITION_CODE_NAMES,
420 N32N64_SYMBOLIC_REGISTER_NAMES, O32_SYMBOLIC_REGISTER_NAMES,
421 SYMBOLIC_REGISTER_NAMES, MIPS16_SPECIAL_REGISTER_NAMES,
422 MDMX_VECTOR_REGISTER_NAMES, MIPS_DSP_ACCUMULATOR_NAMES, reg_names,
423 reg_names_o32, reg_names_n32n64): Define register classes.
424 (reg_lookup): New function, use register classes.
425 (md_begin): Reserve register names in the symbol table. Simplify
426 OBJ_ELF defines.
427 (mips_ip): Fix comment formatting. Handle symbolic COP0 registers.
428 Use reg_lookup.
429 (mips16_ip): Use reg_lookup.
430 (tc_get_register): Likewise.
431 (tc_mips_regname_to_dw2regnum): New function.
432
1df69f4f
TS
4332006-05-19 Thiemo Seufer <ths@mips.com>
434
435 * config/tc-arm.c, config/tc-arm.h (tc_arm_regname_to_dw2regnum):
436 Un-constify string argument.
437 * config/tc-i386.c, config/tc-i386.h (tc_x86_regname_to_dw2regnum):
438 Likewise.
439 * config/tc-m68k.c, config/tc-m68k.h (tc_m68k_regname_to_dw2regnum):
440 Likewise.
441 * config/tc-ppc.c, config/tc-ppc.h (tc_ppc_regname_to_dw2regnum):
442 Likewise.
443 * config/tc-s390.c, config/tc-s390.h (tc_s390_regname_to_dw2regnum):
444 Likewise.
445 * config/tc-sh.c, config/tc-sh.h (sh_regname_to_dw2regnum):
446 Likewise.
447 * config/tc-sparc.c, config/tc-sparc.h (sparc_regname_to_dw2regnum):
448 Likewise.
449
377260ba
NS
4502006-05-19 Nathan Sidwell <nathan@codesourcery.com>
451
452 * gas/config/tc-m68k.c (m68k_init_arch): Move checking of
453 cfloat/m68881 to correct architecture before using it.
454
cce7653b
NC
4552006-05-16 Bjoern Haase <bjoern.m.haase@web.de>
456
457 * config/tc-avr.h (TC_VALIDATE_FIX): Allow fixups for immediate
458 constant values.
459
b0796911
PB
4602006-05-15 Paul Brook <paul@codesourcery.com>
461
462 * config/tc-arm.c (arm_adjust_symtab): Use
463 bfd_is_arm_special_symbol_name.
464
64b607e6
BW
4652006-05-15 Bob Wilson <bob.wilson@acm.org>
466
467 * config/tc-xtensa.c (is_direct_call_opcode, is_branch_jmp_to_next,
468 xg_assemble_vliw_tokens, xtensa_mark_narrow_branches,
469 xtensa_fix_short_loop_frags, is_local_forward_loop, relax_frag_immed):
470 Handle errors from calls to xtensa_opcode_is_* functions.
471
9b3f89ee
TS
4722006-05-14 Thiemo Seufer <ths@mips.com>
473
474 * config/tc-mips.c (macro_build): Test for currently active
475 mips16 option.
476 (mips16_ip): Reject invalid opcodes.
477
370b66a1
CD
4782006-05-11 Carlos O'Donell <carlos@codesourcery.com>
479
480 * doc/as.texinfo: Rename "Index" to "AS Index",
481 and "ABORT" to "ABORT (COFF)".
482
b6895b4f
PB
4832006-05-11 Paul Brook <paul@codesourcery.com>
484
485 * config/tc-arm.c (parse_half): New function.
486 (operand_parse_code): Remove OP_Iffff. Add OP_HALF.
487 (parse_operands): Ditto.
488 (do_mov16): Reject invalid relocations.
489 (do_t_mov16): Ditto. Use Thumb reloc numbers.
490 (insns): Replace Iffff with HALF.
491 (md_apply_fix): Add MOVW and MOVT relocs.
492 (tc_gen_reloc): Ditto.
493 * doc/c-arm.texi: Document relocation operators
494
e28387c3
PB
4952006-05-11 Paul Brook <paul@codesourcery.com>
496
497 * config/tc-arm.c (arm_fix_adjustable): Return 0 for function symbols.
498
89ee2ebe
TS
4992006-05-11 Thiemo Seufer <ths@mips.com>
500
501 * config/tc-mips.c (append_insn): Don't check the range of j or
502 jal addresses.
503
53baae48
NC
5042006-05-11 Pedro Alves <pedro_alves@portugalmail.pt>
505
506 * config/tc-arm.c (md_pcrel_from_section): Force a bias for
507 relocs against external symbols for WinCE targets.
508 (md_apply_fix): Likewise.
509
4e2a74a8
TS
5102006-05-09 David Ung <davidu@mips.com>
511
512 * config/tc-mips.c (append_insn): Only warn about an out-of-range
513 j or jal address.
514
337ff0a5
NC
5152006-05-09 Nick Clifton <nickc@redhat.com>
516
517 * config/tc-arm.c (arm_fix_adjustable): For COFF, convert fixups
518 against symbols which are not going to be placed into the symbol
519 table.
520
8c9f705e
BE
5212006-05-09 Ben Elliston <bje@au.ibm.com>
522
523 * expr.c (operand): Remove `if (0 && ..)' statement and
524 subsequently unused target_op label. Collapse `if (1 || ..)'
525 statement.
526 * app.c (do_scrub_chars): Remove unused case 0, as it is handled
527 separately above the switch.
528
2fd0d2ac
NC
5292006-05-08 Nick Clifton <nickc@redhat.com>
530
531 PR gas/2623
532 * config/tc-msp430.c (line_separator_character): Define as |.
533
e16bfa71
TS
5342006-05-08 Thiemo Seufer <ths@mips.com>
535 Nigel Stephens <nigel@mips.com>
536 David Ung <davidu@mips.com>
537
538 * config/tc-mips.c (mips_set_options): Add ase_smartmips flag.
539 (mips_opts): Likewise.
540 (file_ase_smartmips): New variable.
541 (ISA_HAS_ROR): SmartMIPS implements rotate instructions.
542 (macro_build): Handle SmartMIPS instructions.
543 (mips_ip): Likewise.
544 (md_longopts): Add argument handling for smartmips.
545 (md_parse_options, mips_after_parse_args): Likewise.
546 (s_mipsset): Add .set smartmips support.
547 (md_show_usage): Document -msmartmips/-mno-smartmips.
548 * doc/as.texinfo: Document -msmartmips/-mno-smartmips and
549 .set smartmips.
550 * doc/c-mips.texi: Likewise.
551
32638454
AM
5522006-05-08 Alan Modra <amodra@bigpond.net.au>
553
554 * write.c (relax_segment): Add pass count arg. Don't error on
555 negative org/space on first two passes.
556 (relax_seg_info): New struct.
557 (relax_seg, write_object_file): Adjust.
558 * write.h (relax_segment): Update prototype.
559
b7fc2769
JB
5602006-05-05 Julian Brown <julian@codesourcery.com>
561
562 * config/tc-arm.c (parse_vfp_reg_list): Improve register bounds
563 checking.
564 (do_neon_mov): Enable several VMOV variants for VFP. Add suitable
565 architecture version checks.
566 (insns): Allow overlapping instructions to be used in VFP mode.
567
7f841127
L
5682006-05-05 H.J. Lu <hongjiu.lu@intel.com>
569
570 PR gas/2598
571 * config/obj-elf.c (obj_elf_change_section): Allow user
572 specified SHF_ALPHA_GPREL.
573
73160847
NC
5742006-05-05 Bjoern Haase <bjoern.m.haase@web.de>
575
576 * gas/config/tc-avr.h (TC_VALIDATE_FIX): Define. Disable fixups
577 for PMEM related expressions.
578
56487c55
NC
5792006-05-05 Nick Clifton <nickc@redhat.com>
580
581 PR gas/2582
582 * dwarf2dbg.c (INSERT_DIR_SEPARATOR): New macro. Handles the
583 insertion of a directory separator character into a string at a
584 given offset. Uses heuristics to decide when to use a backslash
585 character rather than a forward-slash character.
586 (dwarf2_directive_loc): Use the macro.
587 (out_debug_info): Likewise.
588
d43b4baf
TS
5892006-05-05 Thiemo Seufer <ths@mips.com>
590 David Ung <davidu@mips.com>
591
592 * config/tc-mips.c (macro_build): Add case 'k' to handle cache
593 instruction.
594 (macro): Add new case M_CACHE_AB.
595
088fa78e
KH
5962006-05-04 Kazu Hirata <kazu@codesourcery.com>
597
598 * config/tc-arm.c (opcode_tag): Add OT_cinfix3_deprecated.
599 (opcode_lookup): Issue a warning for opcode with
600 OT_cinfix3_deprecated. Otherwise treat OT_cinfix3_deprecated
601 identical to OT_cinfix3.
602 (TxC3w, TC3w, tC3w): New.
603 (insns): Use tC3w and TC3w for comparison instructions with
604 's' suffix.
605
c9049d30
AM
6062006-05-04 Alan Modra <amodra@bigpond.net.au>
607
608 * subsegs.h (struct frchain): Delete frch_seg.
609 (frchain_root): Delete.
610 (seg_info): Define as macro.
611 * subsegs.c (frchain_root): Delete.
612 (abs_seg_info, und_seg_info, absolute_frchain): Delete.
613 (subsegs_begin, subseg_change): Adjust for above.
614 (subseg_set_rest): Likewise. Add new frchain structs to seginfo
615 rather than to one big list.
616 (subseg_get): Don't special case abs, und sections.
617 (subseg_new, subseg_force_new): Don't set frchainP here.
618 (seg_info): Delete.
619 (subsegs_print_statistics): Adjust frag chain control list traversal.
620 * debug.c (dmp_frags): Likewise.
621 * dwarf2dbg.c (first_frag_for_seg): Don't start looking for frag
622 at frchain_root. Make use of known frchain ordering.
623 (last_frag_for_seg): Likewise.
624 (get_frag_fix): Likewise. Add seg param.
625 (process_entries, out_debug_aranges): Adjust get_frag_fix calls.
626 * write.c (chain_frchains_together_1): Adjust for struct frchain.
627 (SUB_SEGMENT_ALIGN): Likewise.
628 (subsegs_finish): Adjust frchain list traversal.
629 * config/tc-xtensa.c (xtensa_cleanup_align_frags): Likewise.
630 (xtensa_fix_target_frags, xtensa_mark_narrow_branches): Likewise.
631 (xtensa_mark_zcl_first_insns, xtensa_fix_a0_b_retw_frags): Likewise.
632 (xtensa_fix_b_j_loop_end_frags): Likewise.
633 (xtensa_fix_close_loop_end_frags): Likewise.
634 (xtensa_fix_short_loop_frags, xtensa_sanity_check): Likewise.
635 (retrieve_segment_info): Delete frch_seg initialisation.
636
f592407e
AM
6372006-05-03 Alan Modra <amodra@bigpond.net.au>
638
639 * subsegs.c (subseg_get): Don't call obj_sec_set_private_data.
640 * config/obj-elf.h (obj_sec_set_private_data): Delete.
641 * config/tc-hppa.c (tc_gen_reloc): Don't use bfd_abs_symbol.
642 * config/tc-mn10300.c (tc_gen_reloc): Likewise.
643
df7849c5
JM
6442006-05-02 Joseph Myers <joseph@codesourcery.com>
645
646 * config/tc-arm.c (do_iwmmxt_wldstbh): Don't multiply offset by 4
647 here.
648 (md_apply_fix3): Multiply offset by 4 here for
649 BFD_RELOC_ARM_CP_OFF_IMM_S2 and BFD_RELOC_ARM_T32_CP_OFF_IMM_S2.
650
2d545b82
L
6512006-05-02 H.J. Lu <hongjiu.lu@intel.com>
652 Jan Beulich <jbeulich@novell.com>
653
654 * config/tc-i386.c (output_invalid_buf): Change size for
655 unsigned char.
656 * config/tc-tic30.c (output_invalid_buf): Likewise.
657
658 * config/tc-i386.c (output_invalid): Cast none-ascii char to
659 unsigned char.
660 * config/tc-tic30.c (output_invalid): Likewise.
661
38fc1cb1
DJ
6622006-05-02 Daniel Jacobowitz <dan@codesourcery.com>
663
664 * doc/Makefile.am (AM_MAKEINFOFLAGS): New.
665 (TEXI2POD): Use AM_MAKEINFOFLAGS.
666 (asconfig.texi): Don't set top_srcdir.
667 * doc/as.texinfo: Don't use top_srcdir.
668 * aclocal.m4, Makefile.in, doc/Makefile.in: Regenerated.
669
2d545b82
L
6702006-05-02 H.J. Lu <hongjiu.lu@intel.com>
671
672 * config/tc-i386.c (output_invalid_buf): Change size to 16.
673 * config/tc-tic30.c (output_invalid_buf): Likewise.
674
675 * config/tc-i386.c (output_invalid): Use snprintf instead of
676 sprintf.
677 * config/tc-ia64.c (declare_register_set): Likewise.
678 (emit_one_bundle): Likewise.
679 (check_dependencies): Likewise.
680 * config/tc-tic30.c (output_invalid): Likewise.
681
a8bc6c78
PB
6822006-05-02 Paul Brook <paul@codesourcery.com>
683
684 * config/tc-arm.c (arm_optimize_expr): New function.
685 * config/tc-arm.h (md_optimize_expr): Define
686 (arm_optimize_expr): Add prototype.
687 (TC_FORCE_RELOCATION_SUB_SAME): Define.
688
58633d9a
BE
6892006-05-02 Ben Elliston <bje@au.ibm.com>
690
22772e33
BE
691 * config/obj-elf.h (ELF_TARGET_SYMBOL_FIELDS): Make single bit
692 field unsigned.
693
58633d9a
BE
694 * sb.h (sb_list_vector): Move to sb.c.
695 * sb.c (free_list): Use type of sb_list_vector directly.
696 (sb_build): Fix off-by-one error in assertion about `size'.
697
89cdfe57
BE
6982006-05-01 Ben Elliston <bje@au.ibm.com>
699
700 * listing.c (listing_listing): Remove useless loop.
701 * macro.c (macro_expand): Remove is_positional local variable.
702 * read.c (s_comm_internal): Simplify `if' condition 1 || x -> 1
703 and simplify surrounding expressions, where possible.
704 (assign_symbol): Likewise.
705 (s_weakref): Likewise.
706 * symbols.c (colon): Likewise.
707
c35da140
AM
7082006-05-01 James Lemke <jwlemke@wasabisystems.com>
709
710 * subsegs.c (subseg_set_rest): Always set seginfp->frchainP if NULL.
711
9bcd4f99
TS
7122006-04-30 Thiemo Seufer <ths@mips.com>
713 David Ung <davidu@mips.com>
714
715 * config/tc-mips.c (validate_mips_insn): Handling of udi cases.
716 (mips_immed): New table that records various handling of udi
717 instruction patterns.
718 (mips_ip): Adds udi handling.
719
001ae1a4
AM
7202006-04-28 Alan Modra <amodra@bigpond.net.au>
721
722 * dwarf2dbg.c (get_line_subseg): Attach new struct line_seg to end
723 of list rather than beginning.
724
136da414
JB
7252006-04-26 Julian Brown <julian@codesourcery.com>
726
727 * gas/config/tc-arm.c (neon_is_quarter_float): Move, and rename to...
728 (is_quarter_float): Rename from above. Simplify slightly.
729 (parse_qfloat_immediate): Parse a "quarter precision" floating-point
730 number.
731 (parse_neon_mov): Parse floating-point constants.
732 (neon_qfloat_bits): Fix encoding.
733 (neon_cmode_for_move_imm): Tweak to use floating-point encoding in
734 preference to integer encoding when using the F32 type.
735
dcbf9037
JB
7362006-04-26 Julian Brown <julian@codesourcery.com>
737
738 * config/tc-arm.c (neon_el_type): Make NT_invtype be the zero (so
739 zero-initialising structures containing it will lead to invalid types).
740 (arm_it): Add vectype to each operand.
741 (NTA_HASTYPE, NTA_HASINDEX): Constants used in neon_typed_alias
742 defined field.
743 (neon_typed_alias): New structure. Extra information for typed
744 register aliases.
745 (reg_entry): Add neon type info field.
746 (arm_reg_parse): Remove RTYPE argument (revert to previous arguments).
747 Break out alternative syntax for coprocessor registers, etc. into...
748 (arm_reg_alt_syntax): New function. Alternate syntax handling broken
749 out from arm_reg_parse.
750 (parse_neon_type): Move. Return SUCCESS/FAIL.
751 (first_error): New function. Call to ensure first error which occurs is
752 reported.
753 (parse_neon_operand_type): Parse exactly one type.
754 (NEON_ALL_LANES, NEON_INTERLEAVE_LANES): Move.
755 (parse_typed_reg_or_scalar): New function. Handle core of both
756 arm_typed_reg_parse and parse_scalar.
757 (arm_typed_reg_parse): Parse a register with an optional type.
758 (NEON_SCALAR_REG, NEON_SCALAR_INDEX): Extract parts of parse_scalar
759 result.
760 (parse_scalar): Parse a Neon scalar with optional type.
761 (parse_reg_list): Use first_error.
762 (parse_vfp_reg_list): Use arm_typed_reg_parse instead of arm_reg_parse.
763 (neon_alias_types_same): New function. Return true if two (alias) types
764 are the same.
765 (parse_neon_el_struct_list): Use parse_typed_reg_or_scalar. Return type
766 of elements.
767 (insert_reg_alias): Return new reg_entry not void.
768 (insert_neon_reg_alias): New function. Insert type/index information as
769 well as register for alias.
770 (create_neon_reg_alias): New function. Parse .dn/.qn directives and
771 make typed register aliases accordingly.
772 (s_dn, s_qn): New functions. Handle incorrectly used .dn/.qn at start
773 of line.
774 (s_unreq): Delete type information if present.
775 (s_arm_unwind_save_mmxwr): Remove arg 3 from arm_reg_parse calls.
776 (s_arm_unwind_save_mmxwcg): Likewise.
777 (s_arm_unwind_movsp): Likewise.
778 (s_arm_unwind_setfp): Likewise.
779 (parse_shift): Likewise.
780 (parse_shifter_operand): Likewise.
781 (parse_address): Likewise.
782 (parse_tb): Likewise.
783 (tc_arm_regname_to_dw2regnum): Likewise.
784 (md_pseudo_table): Add dn, qn.
785 (parse_neon_mov): Handle typed operands.
786 (parse_operands): Likewise.
787 (neon_type_mask): Add N_SIZ.
788 (N_ALLMODS): New macro.
789 (neon_check_shape): Fix typo in NS_DDD_QQQ case. Use first_error.
790 (el_type_of_type_chk): Add some safeguards.
791 (modify_types_allowed): Fix logic bug.
792 (neon_check_type): Handle operands with types.
793 (neon_three_same): Remove redundant optional arg handling.
794 (do_neon_dyadic_i64_su, do_neon_shl_imm, do_neon_qshl_imm)
795 (do_neon_logic, do_neon_qdmulh, do_neon_fcmp_absolute)
796 (do_neon_step): Adjust accordingly.
797 (neon_cmode_for_logic_imm): Use first_error.
798 (do_neon_bitfield): Call neon_check_type.
799 (neon_dyadic): Rename to...
800 (neon_dyadic_misc): ...this. New name for neon_dyadic. Add bitfield
801 to allow modification of type of the destination.
802 (do_neon_dyadic_if_su, do_neon_dyadic_if_i, do_neon_dyadic_if_i_d)
803 (do_neon_addsub_if_i, do_neon_mul): Adjust accordingly.
804 (do_neon_compare): Make destination be an untyped bitfield.
805 (neon_scalar_for_mul): Use NEON_SCALAR_REG, NEON_SCALAR_INDEX.
806 (neon_mul_mac): Return early in case of errors.
807 (neon_move_immediate): Use first_error.
808 (neon_mac_reg_scalar_long): Fix type to include scalar.
809 (do_neon_dup): Likewise.
810 (do_neon_mov): Likewise (in several places).
811 (do_neon_tbl_tbx): Fix type.
812 (do_neon_ld_st_interleave, neon_alignment_bit, do_neon_ld_st_lane)
813 (do_neon_ld_dup): Exit early in case of errors and/or use
814 first_error.
815 (opcode_lookup): Update for parse_neon_type returning SUCCESS/FAIL.
816 Handle .dn/.qn directives.
817 (REGDEF): Add zero for reg_entry neon field.
818
5287ad62
JB
8192006-04-26 Julian Brown <julian@codesourcery.com>
820
821 * config/tc-arm.c (limits.h): Include.
822 (fpu_arch_vfp_v3, fpu_vfp_ext_v3, fpu_neon_ext_v1)
823 (fpu_vfp_v3_or_neon_ext): Declare constants.
824 (neon_el_type): New enumeration of types for Neon vector elements.
825 (neon_type_el): New struct. Define type and size of a vector element.
826 (NEON_MAX_TYPE_ELS): Define constant. The maximum number of types per
827 instruction.
828 (neon_type): Define struct. The type of an instruction.
829 (arm_it): Add 'vectype' for the current instruction.
830 (isscalar, immisalign, regisimm, isquad): New predicates for operands.
831 (vfp_sp_reg_pos): Rename to...
832 (vfp_reg_pos): ...this, and add VFP_REG_Dd, VFP_REG_Dm, VFP_REG_Dn
833 tags.
834 (arm_reg_type): Add REG_TYPE_NQ (Neon Q register) and REG_TYPE_NDQ
835 (Neon D or Q register).
836 (reg_expected_msgs): Sync with above. Allow VFD to mean VFP or Neon D
837 register.
838 (GE_OPT_PREFIX_BIG): Define constant, for use in...
839 (my_get_expression): Allow above constant as argument to accept
840 64-bit constants with optional prefix.
841 (arm_reg_parse): Add extra argument to return the specific type of
842 register in when either a D or Q register (REG_TYPE_NDQ) is
843 requested. Can be NULL.
844 (parse_scalar): New function. Parse Neon scalar (vector reg and index).
845 (parse_reg_list): Update for new arm_reg_parse args.
846 (parse_vfp_reg_list): Allow parsing of Neon D/Q register lists.
847 (parse_neon_el_struct_list): New function. Parse element/structure
848 register lists for VLD<n>/VST<n> instructions.
849 (s_arm_unwind_save_vfp): Update for new parse_vfp_reg_list args.
850 (s_arm_unwind_save_mmxwr): Likewise.
851 (s_arm_unwind_save_mmxwcg): Likewise.
852 (s_arm_unwind_movsp): Likewise.
853 (s_arm_unwind_setfp): Likewise.
854 (parse_big_immediate): New function. Parse an immediate, which may be
855 64 bits wide. Put results in inst.operands[i].
856 (parse_shift): Update for new arm_reg_parse args.
857 (parse_address): Likewise. Add parsing of alignment specifiers.
858 (parse_neon_mov): Parse the operands of a VMOV instruction.
859 (operand_parse_code): Add OP_RND, OP_RNQ, OP_RNDQ, OP_RNSC, OP_NRDLST,
860 OP_NSTRLST, OP_NILO, OP_RNDQ_I0, OP_RR_RNSC, OP_RNDQ_RNSC, OP_RND_RNSC,
861 OP_VMOV, OP_RNDQ_IMVNb, OP_RNDQ_I63b, OP_I0, OP_I16z, OP_I32z, OP_I64,
862 OP_I64z, OP_oI32b, OP_oRND, OP_oRNQ, OP_oRNDQ.
863 (parse_operands): Handle new codes above.
864 (encode_arm_vfp_sp_reg): Rename to...
865 (encode_arm_vfp_reg): ...this. Handle D regs (0-31) too. Complain if
866 selected VFP version only supports D0-D15.
867 (do_vfp_sp_monadic, do_vfp_sp_dyadic, do_vfp_sp_compare_z)
868 (do_vfp_dp_sp_cvt, do_vfp_reg_from_sp, do_vfp_reg2_from_sp2)
869 (do_vfp_sp_from_reg, do_vfp_sp2_from_reg2, do_vfp_sp_ldst)
870 (do_vfp_dp_ldst, vfp_sp_ldstm, vfp_dp_ldstm): Update for new
871 encode_arm_vfp_reg name, and allow 32 D regs.
872 (do_vfp_dp_rd_rm, do_vfp_dp_rn_rd, do_vfp_dp_rd_rn, do_vfp_dp_rd_rn_rm)
873 (do_vfp_rm_rd_rn): New functions to encode VFP insns allowing 32 D
874 regs.
875 (do_vfp_sp_const, do_vfp_dp_const, vfp_conv, do_vfp_sp_conv_16)
876 (do_vfp_dp_conv_16, do_vfp_sp_conv_32, do_vfp_dp_conv_32): Handle
877 constant-load and conversion insns introduced with VFPv3.
878 (neon_tab_entry): New struct.
879 (NEON_ENC_TAB): Bit patterns for overloaded Neon instructions, and
880 those which are the targets of pseudo-instructions.
881 (neon_opc): Enumerate opcodes, use as indices into...
882 (neon_enc_tab): ...this. Hold data from NEON_ENC_TAB.
883 (NEON_ENC_INTEGER, NEON_ENC_ARMREG, NEON_ENC_POLY, NEON_ENC_FLOAT)
884 (NEON_ENC_SCALAR, NEON_ENC_IMMED, NEON_ENC_INTERLV, NEON_ENC_LANE)
885 (NEON_ENC_DUP): Define meaningful helper macros to look up values in
886 neon_enc_tab.
887 (neon_shape): Enumerate shapes (permitted register widths, etc.) for
888 Neon instructions.
889 (neon_type_mask): New. Compact type representation for type checking.
890 (N_SU_ALL, N_SU_32, N_SU_16_64, N_SUF_32, N_I_ALL, N_IF_32): Common
891 permitted type combinations.
892 (N_IGNORE_TYPE): New macro.
893 (neon_check_shape): New function. Check an instruction shape for
894 multiple alternatives. Return the specific shape for the current
895 instruction.
896 (neon_modify_type_size): New function. Modify a vector type and size,
897 depending on the bit mask in argument 1.
898 (neon_type_promote): New function. Convert a given "key" type (of an
899 operand) into the correct type for a different operand, based on a bit
900 mask.
901 (type_chk_of_el_type): New function. Convert a type and size into the
902 compact representation used for type checking.
903 (el_type_of_type_ckh): New function. Reverse of above (only when a
904 single bit is set in the bit mask).
905 (modify_types_allowed): New function. Alter a mask of allowed types
906 based on a bit mask of modifications.
907 (neon_check_type): New function. Check the type of the current
908 instruction against the variable argument list. The "key" type of the
909 instruction is returned.
910 (neon_dp_fixup): New function. Fill in and modify instruction bits for
911 a Neon data-processing instruction depending on whether we're in ARM
912 mode or Thumb-2 mode.
913 (neon_logbits): New function.
914 (neon_three_same, neon_two_same, do_neon_dyadic_i_su)
915 (do_neon_dyadic_i64_su, neon_imm_shift, do_neon_shl_imm)
916 (do_neon_qshl_imm, neon_cmode_for_logic_imm, neon_bits_same_in_bytes)
917 (neon_squash_bits, neon_is_quarter_float, neon_qfloat_bits)
918 (neon_cmode_for_move_imm, neon_write_immbits, neon_invert_size)
919 (do_neon_logic, do_neon_bitfield, neon_dyadic, do_neon_dyadic_if_su)
920 (do_neon_dyadic_if_su_d, do_neon_dyadic_if_i, do_neon_dyadic_if_i_d)
921 (do_neon_addsub_if_i, neon_exchange_operands, neon_compare)
922 (do_neon_cmp, do_neon_cmp_inv, do_neon_ceq, neon_scalar_for_mul)
923 (neon_mul_mac, do_neon_mac_maybe_scalar, do_neon_tst, do_neon_mul)
924 (do_neon_qdmulh, do_neon_fcmp_absolute, do_neon_fcmp_absolute_inv)
925 (do_neon_step, do_neon_abs_neg, do_neon_sli, do_neon_sri)
926 (do_neon_qshlu_imm, do_neon_qmovn, do_neon_qmovun)
927 (do_neon_rshift_sat_narrow, do_neon_rshift_sat_narrow_u, do_neon_movn)
928 (do_neon_rshift_narrow, do_neon_shll, neon_cvt_flavour, do_neon_cvt)
929 (neon_move_immediate, do_neon_mvn, neon_mixed_length)
930 (do_neon_dyadic_long, do_neon_abal, neon_mac_reg_scalar_long)
931 (do_neon_mac_maybe_scalar_long, do_neon_dyadic_wide, do_neon_vmull)
932 (do_neon_ext, do_neon_rev, do_neon_dup, do_neon_mov)
933 (do_neon_rshift_round_imm, do_neon_movl, do_neon_trn, do_neon_zip_uzp)
934 (do_neon_sat_abs_neg, do_neon_pair_long, do_neon_recip_est)
935 (do_neon_cls, do_neon_clz, do_neon_cnt, do_neon_swp, do_neon_tbl_tbx)
936 (do_neon_ldm_stm, do_neon_ldr_str, do_neon_ld_st_interleave)
937 (neon_alignment_bit, do_neon_ld_st_lane, do_neon_ld_dup)
938 (do_neon_ldx_stx): New functions. Neon bit encoding and encoding
939 helpers.
940 (parse_neon_type): New function. Parse Neon type specifier.
941 (opcode_lookup): Allow parsing of Neon type specifiers.
942 (REGNUM2, REGSETH, REGSET2): New macros.
943 (reg_names): Add new VFPv3 and Neon registers.
944 (NUF, nUF, NCE, nCE): New macros for opcode table.
945 (insns): More VFP registers allowed in fcpyd, fmdhr, fmdlr, fmrdh,
946 fmrdl, fabsd, fnegd, fsqrtd, faddd, fsubd, fmuld, fdivd, fmacd, fmscd,
947 fnmuld, fnmacd, fnmscd, fcmpd, fcmpzd, fcmped, fcmpezd, fmdrr, fmrrd.
948 Add Neon instructions vaba, vhadd, vrhadd, vhsub, vqadd, vqsub, vrshl,
949 vqrshl, vshl, vqshl{u}, vand, vbic, vorr, vorn, veor, vbsl, vbit, vbif,
950 vabd, vmax, vmin, vcge, vcgt, vclt, vcle, vceq, vpmax, vpmin, vmla,
951 vmls, vpadd, vadd, vsub, vtst, vmul, vqdmulh, vqrdmulh, vacge, vacgt,
952 vaclt, vacle, vrecps, vrsqrts, vabs, vneg, v{r}shr, v{r}sra, vsli,
953 vsri, vqshrn, vq{r}shr{u}n, v{r}shrn, vshll, vcvt, vmov, vmvn, vabal,
954 vabdl, vaddl, vsubl, vmlal, vmlsl, vaddw, vsubw, v{r}addhn, v{r}subhn,
955 vqdmlal, vqdmlsl, vqdmull, vmull, vext, vrev64, vrev32, vrev16, vdup,
956 vmovl, v{q}movn, vzip, vuzp, vqabs, vqneg, vpadal, vpaddl, vrecpe,
957 vrsqrte, vcls, vclz, vcnt, vswp, vtrn, vtbl, vtbx, vldm, vstm, vldr,
958 vstr, vld[1234], vst[1234], fconst[sd], f[us][lh]to[sd],
959 fto[us][lh][sd].
960 (tc_arm_regname_to_dw2regnum): Update for arm_reg_parse args.
961 (arm_cpu_option_table): Add Neon and VFPv3 to Cortex-A8.
962 (arm_option_cpu_value): Add vfp3 and neon.
963 (aeabi_set_public_attributes): Support VFPv3 and NEON attributes. Fix
964 VFPv1 attribute.
965
1946c96e
BW
9662006-04-25 Bob Wilson <bob.wilson@acm.org>
967
968 * config/xtensa-relax.c (widen_spec_list): Use new "WIDE.<opcode>"
969 syntax instead of hardcoded opcodes with ".w18" suffixes.
970 (wide_branch_opcode): New.
971 (build_transition): Use it to check for wide branch opcodes with
972 either ".w18" or ".w15" suffixes.
973
5033a645
BW
9742006-04-25 Bob Wilson <bob.wilson@acm.org>
975
976 * config/tc-xtensa.c (xtensa_create_literal_symbol,
977 xg_assemble_literal, xg_assemble_literal_space): Do not set the
978 frag's is_literal flag.
979
395fa56f
BW
9802006-04-25 Bob Wilson <bob.wilson@acm.org>
981
982 * config/xtensa-relax.c (XCHAL_HAVE_WIDE_BRANCHES): Provide default.
983
708587a4
KH
9842006-04-23 Kazu Hirata <kazu@codesourcery.com>
985
986 * config/obj-coff.c, config/tc-arm.c, config/tc-bfin.c,
987 config/tc-cris.c, config/tc-crx.c, config/tc-i386.c,
988 config/tc-ia64.c, config/tc-maxq.c, config/tc-maxq.h,
989 config/tc-mips.c, config/tc-msp430.c, config/tc-sh.c,
990 config/tc-tic4x.c, config/tc-xtensa.c: Fix comment typos.
991
8463be01
PB
9922005-04-20 Paul Brook <paul@codesourcery.com>
993
994 * config/tc-arm.c (s_arm_arch, s_arm_cpu, s_arm_fpu): Enable for
995 all targets.
996 (md_pseudo_table): Enable .arch, .cpu and .fpu for all targets.
997
f26a5955
AM
9982006-04-19 Alan Modra <amodra@bigpond.net.au>
999
1000 * Makefile.am (CPU_TYPES): Add maxq and mt. Sort.
1001 (CPU_OBJ_VALID): Change sense of COFF test to default to invalid.
1002 Make some cpus unsupported on ELF. Run "make dep-am".
1003 * Makefile.in: Regenerate.
1004
241a6c40
AM
10052006-04-19 Alan Modra <amodra@bigpond.net.au>
1006
1007 * configure.in (--enable-targets): Indent help message.
1008 * configure: Regenerate.
1009
bb8f5920
L
10102006-04-18 H.J. Lu <hongjiu.lu@intel.com>
1011
1012 PR gas/2533
1013 * config/tc-i386.c (i386_immediate): Check illegal immediate
1014 register operand.
1015
23d9d9de
AM
10162006-04-18 Alan Modra <amodra@bigpond.net.au>
1017
64e74474
AM
1018 * config/tc-i386.c: Formatting.
1019 (output_disp, output_imm): ISO C90 params.
1020
6cbe03fb
AM
1021 * frags.c (frag_offset_fixed_p): Constify args.
1022 * frags.h (frag_offset_fixed_p): Ditto.
1023
23d9d9de
AM
1024 * config/tc-dlx.h (tc_coff_symbol_emit_hook): Delete.
1025 (COFF_MAGIC): Delete.
a37d486e
AM
1026
1027 * config/tc-xc16x.h (TC_LINKRELAX_FIXUP): Delete.
1028
e7403566
DJ
10292006-04-16 Daniel Jacobowitz <dan@codesourcery.com>
1030
1031 * po/POTFILES.in: Regenerated.
1032
58ab4f3d
MM
10332006-04-16 Mark Mitchell <mark@codesourcery.com>
1034
1035 * doc/as.texinfo: Mention that some .type syntaxes are not
1036 supported on all architectures.
1037
482fd9f9
BW
10382006-04-14 Sterling Augustine <sterling@tensilica.com>
1039
1040 * config/tc-xtensa.c (emit_single_op): Do not relax MOVI
1041 instructions when such transformations have been disabled.
1042
05d58145
BW
10432006-04-10 Sterling Augustine <sterling@tensilica.com>
1044
1045 * config/tc-xtensa.c (xg_assemble_vliw_tokens): Record loop target
1046 symbols in RELAX[_CHECK]_ALIGN_NEXT_OPCODE frags.
1047 (xtensa_fix_close_loop_end_frags): Use the recorded values instead of
1048 decoding the loop instructions. Remove current_offset variable.
1049 (xtensa_fix_short_loop_frags): Likewise.
1050 (min_bytes_to_other_loop_end): Remove current_offset argument.
1051
9e75b3fa
AM
10522006-04-09 Arnold Metselaar <arnold.metselaar@planet.nl>
1053
a37d486e 1054 * config/tc-z80.c (z80_optimize_expr): Removed.
9e75b3fa
AM
1055 * config/tc-z80.h (z80_optimize_expr, md_optimize_expr): Removed.
1056
d727e8c2
NC
10572006-04-07 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
1058
1059 * gas/config/tc-avr.c (mcu_types): Add support for attiny261,
1060 attiny461, attiny861, attiny25, attiny45, attiny85,attiny24,
1061 attiny44, attiny84, at90pwm2, at90pwm3, atmega164, atmega324,
1062 atmega644, atmega329, atmega3290, atmega649, atmega6490,
1063 atmega406, atmega640, atmega1280, atmega1281, at90can32,
1064 at90can64, at90usb646, at90usb647, at90usb1286 and
1065 at90usb1287.
1066 Move atmega48 and atmega88 from AVR_ISA_M8 to AVR_ISA_PWMx.
1067
d252fdde
PB
10682006-04-07 Paul Brook <paul@codesourcery.com>
1069
1070 * config/tc-arm.c (parse_operands): Set default error message.
1071
ab1eb5fe
PB
10722006-04-07 Paul Brook <paul@codesourcery.com>
1073
1074 * config/tc-arm.c (parse_tb): Set inst.error before returning FAIL.
1075
7ae2971b
PB
10762006-04-07 Paul Brook <paul@codesourcery.com>
1077
1078 * config/tc-arm.c (md_apply_fix): Set H bit on blx instruction.
1079
53365c0d
PB
10802006-04-07 Paul Brook <paul@codesourcery.com>
1081
1082 * config/tc-arm.c (THUMB2_LOAD_BIT): Define.
1083 (move_or_literal_pool): Handle Thumb-2 instructions.
1084 (do_t_ldst): Call move_or_literal_pool for =N addressing modes.
1085
45aa61fe
AM
10862006-04-07 Alan Modra <amodra@bigpond.net.au>
1087
1088 PR 2512.
1089 * config/tc-i386.c (match_template): Move 64-bit operand tests
1090 inside loop.
1091
108a6f8e
CD
10922006-04-06 Carlos O'Donell <carlos@codesourcery.com>
1093
1094 * po/Make-in: Add install-html target.
1095 * Makefile.am: Add install-html and install-html-recursive targets.
1096 * Makefile.in: Regenerate.
1097 * configure.in: AC_SUBST datarootdir, docdir, htmldir.
1098 * configure: Regenerate.
1099 * doc/Makefile.am: Add install-html and install-html-am targets.
1100 * doc/Makefile.in: Regenerate.
1101
ec651a3b
AM
11022006-04-06 Alan Modra <amodra@bigpond.net.au>
1103
1104 * frags.c (frag_offset_fixed_p): Reinitialise offset before
1105 second scan.
1106
910600e9
RS
11072006-04-05 Richard Sandiford <richard@codesourcery.com>
1108 Daniel Jacobowitz <dan@codesourcery.com>
1109
1110 * config/tc-sparc.c (sparc_target_format): Handle TE_VXWORKS.
1111 (GOTT_BASE, GOTT_INDEX): New.
1112 (tc_gen_reloc): Don't alter relocations against GOTT_BASE and
1113 GOTT_INDEX when generating VxWorks PIC.
1114 * configure.tgt (sparc*-*-vxworks*): Remove this special case;
1115 use the generic *-*-vxworks* stanza instead.
1116
99630778
AM
11172006-04-04 Alan Modra <amodra@bigpond.net.au>
1118
1119 PR 997
1120 * frags.c (frag_offset_fixed_p): New function.
1121 * frags.h (frag_offset_fixed_p): Declare.
1122 * expr.c (expr): Use frag_offset_fixed_p when simplifying subtraction.
1123 (resolve_expression): Likewise.
1124
a02728c8
BW
11252006-04-03 Sterling Augustine <sterling@tensilica.com>
1126
1127 * config/tc-xtensa.c (init_op_placement_info_table): Check for formats
1128 of the same length but different numbers of slots.
1129
9dfde49d
AS
11302006-03-30 Andreas Schwab <schwab@suse.de>
1131
1132 * configure.in: Fix help string for --enable-targets option.
1133 * configure: Regenerate.
1134
2da12c60
NS
11352006-03-28 Nathan Sidwell <nathan@codesourcery.com>
1136
6d89cc8f
NS
1137 * gas/config/tc-m68k.c (find_cf_chip): Merge into ...
1138 (m68k_ip): ... here. Use for all chips. Protect against buffer
1139 overrun and avoid excessive copying.
1140
2da12c60
NS
1141 * config/tc-m68k.c (m68000_control_regs, m68010_control_regs,
1142 m68020_control_regs, m68040_control_regs, m68060_control_regs,
1143 mcf_control_regs, mcf5208_control_regs, mcf5213_control_regs,
1144 mcf5329_control_regs, mcf5249_control_regs, mcf528x_control_regs,
1145 mcfv4e_control_regs, m68010_control_regs): Rename and reorder to ...
1146 (m68000_ctrl, m68010_ctrl, m68020_ctrl, m68040_ctrl, m68060_ctrl,
1147 mcf_ctrl, mcf5208_ctrl, mcf5213_ctrl, mcf5235_ctrl, mcf5249_ctrl,
1148 mcf5216_ctrl, mcf5250_ctrl, mcf5271_ctrl, mcf5272_ctrl,
1149 mcf5282_ctrl, mcfv4e_ctrl): ... these.
1150 (mcf5275_ctrl, mcf5329_ctrl, mcf5373_ctrl): New.
1151 (struct m68k_cpu): Change chip field to control_regs.
1152 (current_chip): Remove.
1153 (control_regs): New.
1154 (m68k_archs, m68k_extensions): Adjust.
1155 (m68k_cpus): Reorder to be in cpu number order. Adjust.
1156 (CPU_ALLOW_MC, CPU_ALLOW_NEGATION): Remove.
1157 (find_cf_chip): Reimplement for new organization of cpu table.
1158 (select_control_regs): Remove.
1159 (mri_chip): Adjust.
1160 (struct save_opts): Save control regs, not chip.
1161 (s_save, s_restore): Adjust.
1162 (m68k_lookup_cpu): Give deprecated warning when necessary.
1163 (m68k_init_arch): Adjust.
1164 (md_show_usage): Adjust for new cpu table organization.
1165
1ac4baed
BS
11662006-03-25 Bernd Schmidt <bernd.schmidt@analog.com>
1167
1168 * config/bfin-defs.h (Expr_Node_Type enum): Add Expr_Node_GOT_Reloc.
1169 * config/bfin-lex.l: Recognize GOT17M4 and FUNCDESC_GOT17M4.
1170 * config/bfin-parse.y: Include "libbfd.h", "elf/common.h" and
1171 "elf/bfin.h".
1172 (GOT17M4, FUNCDESC_GOT17M4): New tokens of type <value>.
1173 (any_gotrel): New rule.
1174 (got): Use it, and create Expr_Node_GOT_Reloc nodes.
1175 * config/tc-bfin.c: Include "libbfd.h", "elf/common.h" and
1176 "elf/bfin.h".
1177 (DEFAULT_FLAGS, bfin_flags, bfin_pic_flag): New.
1178 (bfin_pic_ptr): New function.
1179 (md_pseudo_table): Add it for ".picptr".
1180 (OPTION_FDPIC): New macro.
1181 (md_longopts): Add -mfdpic.
1182 (md_parse_option): Handle it.
1183 (md_begin): Set BFD flags.
1184 (md_apply_fix3, bfin_fix_adjustable): Handle new relocs.
1185 (bfin_gen_ldstidxi): Adjust to match the trees that the parser gives
1186 us for GOT relocs.
1187 * Makefile.am (bfin-parse.o): Update dependencies.
1188 (DEPTC_bfin_elf): Likewise.
1189 * Makefile.in: Regenerate.
1190
a9d34880
RS
11912006-03-25 Richard Sandiford <richard@codesourcery.com>
1192
1193 * config/tc-m68k.c (m68k_cpus): Change cpu_cf5208 entries to use
1194 mcfemac instead of mcfmac.
1195
9ca26584
AJ
11962006-03-23 Michael Matz <matz@suse.de>
1197
1198 * config/tc-i386.c (type_names): Correct placement of 'static'.
1199 (reloc): Map some more relocs to their 64 bit counterpart when
1200 size is 8.
1201 (output_insn): Work around breakage if DEBUG386 is defined.
1202 (output_disp): A BFD_RELOC_64 with GOT_symbol as operand also
1203 needs to be mapped to BFD_RELOC_X86_64_GOTPC64 or
1204 BFD_RELOC_X86_64_GOTPC32. Also x86-64 handles pcrel addressing
1205 different from i386.
1206 (output_imm): Ditto.
1207 (lex_got): Recognize @PLTOFF and @GOTPLT. Make @GOT accept also
1208 Imm64.
1209 (md_convert_frag): Jumps can now be larger than 2GB away, error
1210 out in that case.
1211 (tc_gen_reloc): New relocs are passed through. BFD_RELOC_64
1212 and BFD_RELOC_64_PCREL are mapped to BFD_RELOC_X86_64_GOTPC64.
1213
0a44bf69
RS
12142006-03-22 Richard Sandiford <richard@codesourcery.com>
1215 Daniel Jacobowitz <dan@codesourcery.com>
1216 Phil Edwards <phil@codesourcery.com>
1217 Zack Weinberg <zack@codesourcery.com>
1218 Mark Mitchell <mark@codesourcery.com>
1219 Nathan Sidwell <nathan@codesourcery.com>
1220
1221 * config/tc-mips.c (mips_target_format): Handle vxworks targets.
1222 (md_begin): Complain about -G being used for PIC. Don't change
1223 the text, data and bss alignments on VxWorks.
1224 (reloc_needs_lo_p): Don't return true for R_MIPS_GOT16 when
1225 generating VxWorks PIC.
1226 (load_address): Extend SVR4_PIC handling to VXWORKS_PIC.
1227 (macro): Likewise, but do not treat la $25 specially for
1228 VxWorks PIC, and do not handle jal.
1229 (OPTION_MVXWORKS_PIC): New macro.
1230 (md_longopts): Add -mvxworks-pic.
1231 (md_parse_option): Don't complain about using PIC and -G together here.
1232 Handle OPTION_MVXWORKS_PIC.
1233 (md_estimate_size_before_relax): Always use the first relaxation
1234 sequence on VxWorks.
1235 * config/tc-mips.h (VXWORKS_PIC): New.
1236
080eb7fe
PB
12372006-03-21 Paul Brook <paul@codesourcery.com>
1238
1239 * config/tc-arm.c (md_apply_fix): Fix typo in offset mask.
1240
03aaa593
BW
12412006-03-21 Sterling Augustine <sterling@tensilica.com>
1242
1243 * config/tc-xtensa.c (enforce_three_byte_loop_align): New flag.
1244 (xtensa_setup_hw_workarounds): Set this new flag for older hardware.
1245 (get_loop_align_size): New.
1246 (xtensa_end): Skip xtensa_mark_narrow_branches when not aligning.
1247 (xtensa_mark_zcl_first_insns): Prevent widening of first loop frag.
1248 (get_text_align_power): Rewrite to handle inputs in the range 2-8.
1249 (get_noop_aligned_address): Use get_loop_align_size.
1250 (get_aligned_diff): Likewise.
1251
3e94bf1a
PB
12522006-03-21 Paul Brook <paul@codesourcery.com>
1253
1254 * config/tc-arm.c (insns): Correct opcodes for ldrbt and strbt.
1255
dfa9f0d5
PB
12562006-03-20 Paul Brook <paul@codesourcery.com>
1257
1258 * config/tc-arm.c (BAD_BRANCH, BAD_NOT_IT): Define.
1259 (do_t_branch): Encode branches inside IT blocks as unconditional.
1260 (do_t_cps): New function.
1261 (do_t_blx, do_t_bkpt, do_t_branch23, do_t_bx, do_t_bxj, do_t_cpsi,
1262 do_t_czb, do_t_it, do_t_setend, do_t_tb): Add IT constaints.
1263 (opcode_lookup): Allow conditional suffixes on all instructions in
1264 Thumb mode.
1265 (md_assemble): Advance condexec state before checking for errors.
1266 (insns): Use do_t_cps.
1267
6e1cb1a6
PB
12682006-03-20 Paul Brook <paul@codesourcery.com>
1269
1270 * config/tc-arm.c (output_relax_insn): Call dwarf2_emit_insn before
1271 outputting the insn.
1272
0a966e2d
JBG
12732006-03-18 Jan-Benedict Glaw <jbglaw@lug-owl.de>
1274
1275 * config/tc-vax.c: Update copyright year.
1276 * config/tc-vax.h: Likewise.
1277
a49fcc17
JBG
12782006-03-18 Jan-Benedict Glaw <jbglaw@lug-owl.de>
1279
1280 * config/tc-vax.c (md_chars_to_number): Used only locally, so
1281 make it static.
1282 * config/tc-vax.h (md_chars_to_number): Remove obsolete declaration.
1283
f5208ef2
PB
12842006-03-17 Paul Brook <paul@codesourcery.com>
1285
1286 * config/tc-arm.c (insns): Add ldm and stm.
1287
cb4c78d6
BE
12882006-03-17 Ben Elliston <bje@au.ibm.com>
1289
1290 PR gas/2446
1291 * doc/as.texinfo (Ident): Document this directive more thoroughly.
1292
c16d2bf0
PB
12932006-03-16 Paul Brook <paul@codesourcery.com>
1294
1295 * config/tc-arm.c (insns): Add "svc".
1296
80ca4e2c
BW
12972006-03-13 Bob Wilson <bob.wilson@acm.org>
1298
1299 * config/tc-xtensa.c (xg_translate_sysreg_op): Remove has_underbar
1300 flag and avoid double underscore prefixes.
1301
3a4a14e9
PB
13022006-03-10 Paul Brook <paul@codesourcery.com>
1303
1304 * config/tc-arm.c (md_begin): Handle EABIv5.
1305 (arm_eabis): Add EF_ARM_EABI_VER5.
1306 * doc/c-arm.texi: Document -meabi=5.
1307
518051dc
BE
13082006-03-10 Ben Elliston <bje@au.ibm.com>
1309
1310 * app.c (do_scrub_chars): Simplify string handling.
1311
00a97672
RS
13122006-03-07 Richard Sandiford <richard@codesourcery.com>
1313 Daniel Jacobowitz <dan@codesourcery.com>
1314 Zack Weinberg <zack@codesourcery.com>
1315 Nathan Sidwell <nathan@codesourcery.com>
1316 Paul Brook <paul@codesourcery.com>
1317 Ricardo Anguiano <anguiano@codesourcery.com>
1318 Phil Edwards <phil@codesourcery.com>
1319
1320 * config/tc-arm.c (md_apply_fix): Install a value of zero into a
1321 BFD_RELOC_ARM_OFFSET_IMM field if we're going to generate a RELA
1322 R_ARM_ABS12 reloc.
1323 (tc_gen_reloc): Keep the original fx_offset for RELA pc-relative
1324 relocs, but adjust by md_pcrel_from_section. Create R_ARM_ABS12
1325 relocations for BFD_RELOC_ARM_OFFSET_IMM on RELA targets.
1326
b29757dc
BW
13272006-03-06 Bob Wilson <bob.wilson@acm.org>
1328
1329 * config/tc-xtensa.c (xtensa_post_relax_hook): Generate literal tables
1330 even when using the text-section-literals option.
1331
0b2e31dc
NS
13322006-03-06 Nathan Sidwell <nathan@codesourcery.com>
1333
1334 * config/tc-m68k.c (m68k_extensions): Allow 'float' on both m68k
1335 and cf.
1336 (m68k_ip): <case 'J'> Check we have some control regs.
1337 (md_parse_option): Allow raw arch switch.
1338 (m68k_init_arch): Better detection of arch/cpu mismatch. Detect
1339 whether 68881 or cfloat was meant by -mfloat.
1340 (md_show_usage): Adjust extension display.
1341 (m68k_elf_final_processing): Adjust.
1342
df406460
NC
13432006-03-03 Bjoern Haase <bjoern.m.haase@web.de>
1344
1345 * config/tc-avr.c (avr_mod_hash_value): New function.
1346 (md_apply_fix, exp_mod): Use BFD_RELOC_HH8_LDI and
1347 BFD_RELOC_MS8_LDI for hlo8() and hhi8()
1348 (md_begin): Set linkrelax variable to 1, use avr_mod_hash_value
1349 instead of int avr_ldi_expression: use avr_mod_hash_value instead
1350 of (int).
1351 (tc_gen_reloc): Handle substractions of symbols, if possible do
1352 fixups, abort otherwise.
1353 * config/tc-avr.h (TC_LINKRELAX_FIXUP, TC_VALIDATE_FIX,
1354 tc_fix_adjustable): Define.
1355
53022e4a
JW
13562006-03-02 James E Wilson <wilson@specifix.com>
1357
1358 * config/tc-ia64.c (emit_one_bundle): For IA64_OPCODE_LAST, if we
1359 change the template, then clear md.slot[curr].end_of_insn_group.
1360
9f6f925e
JB
13612006-02-28 Jan Beulich <jbeulich@novell.com>
1362
1363 * macro.c (get_any_string): Don't insert quotes for <>-quoted input.
1364
0e31b3e1
JB
13652006-02-28 Jan Beulich <jbeulich@novell.com>
1366
1367 PR/1070
1368 * macro.c (getstring): Don't treat parentheses special anymore.
1369 (get_any_string): Don't consider '(' and ')' as quoting anymore.
1370 Special-case '(', ')', '[', and ']' when dealing with non-quoting
1371 characters.
1372
10cd14b4
AM
13732006-02-28 Mat <mat@csail.mit.edu>
1374
1375 * dwarf2dbg.c (get_filenum): Don't inadvertently decrease files_in_use.
1376
63752a75
JJ
13772006-02-27 Jakub Jelinek <jakub@redhat.com>
1378
1379 * dw2gencfi.c (struct fde_entry, struct cie_entry): Add signal_frame
1380 field.
1381 (CFI_signal_frame): Define.
1382 (cfi_pseudo_table): Add .cfi_signal_frame.
1383 (dot_cfi): Handle CFI_signal_frame.
1384 (output_cie): Handle cie->signal_frame.
1385 (select_cie_for_fde): Don't share CIE if signal_frame flag is
1386 different. Copy signal_frame from FDE to newly created CIE.
1387 * doc/as.texinfo: Document .cfi_signal_frame.
1388
f7d9e5c3
CD
13892006-02-27 Carlos O'Donell <carlos@codesourcery.com>
1390
1391 * doc/Makefile.am: Add html target.
1392 * doc/Makefile.in: Regenerate.
1393 * po/Make-in: Add html target.
1394
331d2d0d
L
13952006-02-27 H.J. Lu <hongjiu.lu@intel.com>
1396
8502d882 1397 * config/tc-i386.c (output_insn): Support Intel Merom New
331d2d0d
L
1398 Instructions.
1399
8502d882 1400 * config/tc-i386.h (CpuMNI): New.
331d2d0d
L
1401 (CpuUnknownFlags): Add CpuMNI.
1402
10156f83
DM
14032006-02-24 David S. Miller <davem@sunset.davemloft.net>
1404
1405 * config/tc-sparc.c (priv_reg_table): Add entry for "gl".
1406 (hpriv_reg_table): New table for hyperprivileged registers.
1407 (sparc_ip): New cases '$' and '%' for wrhpr/rdhpr hyperprivileged
1408 register encoding.
1409
6772dd07
DD
14102006-02-24 DJ Delorie <dj@redhat.com>
1411
1412 * config/tc-m32c.h (md_apply_fix): Define to m32c_apply_fix.
1413 (tc_gen_reloc): Don't define.
1414 * config/tc-m32c.c (rl_for, relaxable): New convenience macros.
1415 (OPTION_LINKRELAX): New.
1416 (md_longopts): Add it.
1417 (m32c_relax): New.
1418 (md_parse_options): Set it.
1419 (md_assemble): Emit relaxation relocs as needed.
1420 (md_convert_frag): Emit relaxation relocs as needed.
1421 (md_cgen_lookup_reloc): Add LAB_8_8 and LAB_8_16.
1422 (m32c_apply_fix): New.
1423 (tc_gen_reloc): New.
1424 (m32c_force_relocation): Force out jump relocs when relaxing.
1425 (m32c_fix_adjustable): Return false if relaxing.
1426
62b3e311
PB
14272006-02-24 Paul Brook <paul@codesourcery.com>
1428
1429 * config/arm/tc-arm.c (arm_ext_v6_notm, arm_ext_div, arm_ext_v7,
1430 arm_ext_v7a, arm_ext_v7r, arm_ext_v7m): New variables.
1431 (struct asm_barrier_opt): Define.
1432 (arm_v7m_psr_hsh, arm_barrier_opt_hsh): New variables.
1433 (parse_psr): Accept V7M psr names.
1434 (parse_barrier): New function.
1435 (enum operand_parse_code): Add OP_oBARRIER.
1436 (parse_operands): Implement OP_oBARRIER.
1437 (do_barrier): New function.
1438 (do_dbg, do_pli, do_t_barrier, do_t_dbg, do_t_div): New functions.
1439 (do_t_cpsi): Add V7M restrictions.
1440 (do_t_mrs, do_t_msr): Validate V7M variants.
1441 (md_assemble): Check for NULL variants.
1442 (v7m_psrs, barrier_opt_names): New tables.
1443 (insns): Add V7 instructions. Mark V6 instructions absent from V7M.
1444 (md_begin): Initialize arm_v7m_psr_hsh and arm_barrier_opt_hsh.
1445 (arm_cpu_option_table): Add Cortex-M3, R4 and A8.
1446 (arm_arch_option_table): Add armv7, armv7a, armv7r and armv7m.
1447 (struct cpu_arch_ver_table): Define.
1448 (cpu_arch_ver): New.
1449 (aeabi_set_public_attributes): Use cpu_arch_ver. Set
1450 Tag_CPU_arch_profile.
1451 * doc/c-arm.texi: Document new cpu and arch options.
1452
59cf82fe
L
14532006-02-23 H.J. Lu <hongjiu.lu@intel.com>
1454
1455 * config/tc-ia64.c (operand_match): Handle IA64_OPND_IMMU5b.
1456
19a7219f
L
14572006-02-23 H.J. Lu <hongjiu.lu@intel.com>
1458
1459 * config/tc-ia64.c: Update copyright years.
1460
7f3dfb9c
L
14612006-02-22 H.J. Lu <hongjiu.lu@intel.com>
1462
1463 * config/tc-ia64.c (specify_resource): Add the rule 17 from
1464 SDM 2.2.
1465
f40d1643
PB
14662005-02-22 Paul Brook <paul@codesourcery.com>
1467
1468 * config/tc-arm.c (do_pld): Remove incorrect write to
1469 inst.instruction.
1470 (encode_thumb32_addr_mode): Use correct operand.
1471
216d22bc
PB
14722006-02-21 Paul Brook <paul@codesourcery.com>
1473
1474 * config/tc-arm.c (md_apply_fix): Fix off-by-one errors.
1475
d70c5fc7
NC
14762006-02-17 Shrirang Khisti <shrirangk@kpitcummins.com>
1477 Anil Paranjape <anilp1@kpitcummins.com>
1478 Shilin Shakti <shilins@kpitcummins.com>
1479
1480 * Makefile.am: Add xc16x related entry.
1481 * Makefile.in: Regenerate.
1482 * configure.in: Added xc16x related entry.
1483 * configure: Regenerate.
1484 * config/tc-xc16x.h: New file
1485 * config/tc-xc16x.c: New file
1486 * doc/c-xc16x.texi: New file for xc16x
1487 * doc/all.texi: Entry for xc16x
1488 * doc/Makefile.texi: Added c-xc16x.texi
1489 * NEWS: Announce the support for the new target.
1490
aaa2ab3d
NH
14912006-02-16 Nick Hudson <nick.hudson@dsl.pipex.com>
1492
1493 * configure.tgt: set emulation for mips-*-netbsd*
1494
82de001f
JJ
14952006-02-14 Jakub Jelinek <jakub@redhat.com>
1496
1497 * config.in: Rebuilt.
1498
431ad2d0
BW
14992006-02-13 Bob Wilson <bob.wilson@acm.org>
1500
1501 * config/tc-xtensa.c (xg_add_opcode_fix): Number operands starting
1502 from 1, not 0, in error messages.
1503 (md_assemble): Simplify special-case check for ENTRY instructions.
1504 (tinsn_has_invalid_symbolic_operands): Do not include opcode and
1505 operand in error message.
1506
94089a50
JM
15072006-02-13 Joseph S. Myers <joseph@codesourcery.com>
1508
1509 * configure.tgt (arm-*-linux-gnueabi*): Change to
1510 arm-*-linux-*eabi*.
1511
52de4c06
NC
15122006-02-10 Nick Clifton <nickc@redhat.com>
1513
70e45ad9
NC
1514 * config/tc-crx.c (check_range): Ensure that the sign bit of a
1515 32-bit value is propagated into the upper bits of a 64-bit long.
1516
52de4c06
NC
1517 * config/tc-arc.c (init_opcode_tables): Fix cast.
1518 (arc_extoper, md_operand): Likewise.
1519
21af2bbd
BW
15202006-02-09 David Heine <dlheine@tensilica.com>
1521
1522 * config/tc-xtensa.c (xg_assembly_relax): Increment steps_taken for
1523 each relaxation step.
1524
75a706fc
L
15252006-02-09 Eric Botcazou <ebotcazou@libertysurf.fr>
1526
1527 * configure.in (CHECK_DECLS): Add vsnprintf.
1528 * configure: Regenerate.
1529 * messages.c (errno.h, stdarg.h, varargs.h, va_list): Do not
1530 include/declare here, but...
1531 * as.h: Move code detecting VARARGS idiom to the top.
1532 (errno.h, stdarg.h, varargs.h, va_list): ...here.
1533 (vsnprintf): Declare if not already declared.
1534
0d474464
L
15352006-02-08 H.J. Lu <hongjiu.lu@intel.com>
1536
1537 * as.c (close_output_file): New.
1538 (main): Register close_output_file with xatexit before
1539 dump_statistics. Don't call output_file_close.
1540
266abb8f
NS
15412006-02-07 Nathan Sidwell <nathan@codesourcery.com>
1542
1543 * config/tc-m68k.c (mcf5208_control_regs, mcf5213_control_regs,
1544 mcf5329_control_regs): New.
1545 (not_current_architecture, selected_arch, selected_cpu): New.
1546 (m68k_archs, m68k_extensions): New.
1547 (archs): Renamed to ...
1548 (m68k_cpus): ... here. Adjust.
1549 (n_arches): Remove.
1550 (md_pseudo_table): Add arch and cpu directives.
1551 (find_cf_chip, m68k_ip): Adjust table scanning.
1552 (no_68851, no_68881): Remove.
1553 (md_assemble): Lazily initialize.
1554 (select_control_regs): Adjust cpu names. Add 5208, 5213, 5329.
1555 (md_init_after_args): Move functionality to m68k_init_arch.
1556 (mri_chip): Adjust table scanning.
1557 (md_parse_option): Reimplement 'm' processing to add -march & -mcpu
1558 options with saner parsing.
1559 (m68k_lookup_cpu, m68k_set_arch, m68k_set_cpu, m68k_set_extension,
1560 m68k_init_arch): New.
1561 (s_m68k_cpu, s_m68k_arch): New.
1562 (md_show_usage): Adjust.
1563 (m68k_elf_final_processing): Set CF EF flags.
1564 * config/tc-m68k.h (m68k_init_after_args): Remove.
1565 (tc_init_after_args): Remove.
1566 * doc/c-m68k.texi (M68K-Opts): Document -march, -mcpu options.
1567 (M68k-Directives): Document .arch and .cpu directives.
1568
134dcee5
AM
15692006-02-05 Arnold Metselaar <arnold.metselaar@planet.nl>
1570
1571 * config/tc-z80.c (z80_start_line_hook): allow .equ and .defl as
1572 synonyms for equ and defl.
1573 (z80_cons_fix_new): New function.
1574 (emit_byte): Disallow relative jumps to absolute locations.
1575 (emit_data): Only handle defb, prototype changed, because defb is
1576 now handled as pseudo-op rather than an instruction.
1577 (instab): Entries for defb,defw,db,dw moved from here...
1578 (md_pseudo_table): ... to here, use generic cons() for defw,dw.
1579 Add entries for def24,def32,d24,d32.
1580 (md_assemble): Improved error handling.
1581 (md_apply_fix): New case BFD_RELOC_24, set fixP->fx_no_overflow to one.
1582 * config/tc-z80.h (TC_CONS_FIX_NEW): Define.
1583 (z80_cons_fix_new): Declare.
1584 * doc/c-z80.texi (defb, db): Mention warning on overflow.
1585 (def24,d24,def32,d32): New pseudo-ops.
1586
a9931606
PB
15872006-02-02 Paul Brook <paul@codesourcery.com>
1588
1589 * config/tc-arm.c (do_shift): Remove Thumb-1 constraint.
1590
ef8d22e6
PB
15912005-02-02 Paul Brook <paul@codesourcery.com>
1592
1593 * config/tc-arm.c (T2_OPCODE_MASK, T2_DATA_OP_SHIFT, T2_OPCODE_AND,
1594 T2_OPCODE_BIC, T2_OPCODE_ORR, T2_OPCODE_ORN, T2_OPCODE_EOR,
1595 T2_OPCODE_ADD, T2_OPCODE_ADC, T2_OPCODE_SBC, T2_OPCODE_SUB,
1596 T2_OPCODE_RSB): Define.
1597 (thumb32_negate_data_op): New function.
1598 (md_apply_fix): Use it.
1599
e7da6241
BW
16002006-01-31 Bob Wilson <bob.wilson@acm.org>
1601
1602 * config/xtensa-istack.h (TInsn): Remove record_fix and sub_symbol
1603 fields.
1604 * config/tc-xtensa.h (xtensa_frag_type): Remove slot_sub_symbols field.
1605 * config/tc-xtensa.c (md_apply_fix): Check for unexpected uses of
1606 subtracted symbols.
1607 (relaxation_requirements): Add pfinish_frag argument and use it to
1608 replace setting tinsn->record_fix fields.
1609 (xg_assemble_vliw_tokens): Adjust calls to relaxation_requirements
1610 and vinsn_to_insnbuf. Remove references to record_fix and
1611 slot_sub_symbols fields.
1612 (xtensa_mark_narrow_branches): Delete unused code.
1613 (is_narrow_branch_guaranteed_in_range): Handle expr that is not just
1614 a symbol.
1615 (convert_frag_immed): Adjust vinsn_to_insnbuf call and do not set
1616 record_fix fields.
1617 (tinsn_immed_from_frag): Remove code for handling slot_sub_symbols.
1618 (vinsn_to_insnbuf): Change use of record_fixup argument, replacing use
1619 of the record_fix field. Simplify error messages for unexpected
1620 symbolic operands.
1621 (set_expr_symbol_offset_diff): Delete.
1622
79134647
PB
16232006-01-31 Paul Brook <paul@codesourcery.com>
1624
1625 * config/tc-arm.c (arm_reg_parse): Check if reg is non-NULL.
1626
e74cfd16
PB
16272006-01-31 Paul Brook <paul@codesourcery.com>
1628 Richard Earnshaw <rearnsha@arm.com>
1629
1630 * config/tc-arm.c: Use arm_feature_set.
1631 (arm_ext_*, arm_arch_full, arm_arch_t2, arm_arch_none,
1632 arm_cext_iwmmxt, arm_cext_xscale, arm_cext_maverick, fpu_fpa_ext_v1,
1633 fpu_fpa_ext_v2, fpu_vfp_ext_v1xd, fpu_vfp_ext_v1, fpu_vfp_ext_v2):
1634 New variables.
1635 (insns): Use them.
1636 (md_atof, opcode_select, opcode_select, md_assemble, md_assemble,
1637 md_begin, arm_parse_extension, arm_parse_cpu, arm_parse_arch,
1638 arm_parse_fpu, arm_parse_float_abi, aeabi_set_public_attributes,
1639 s_arm_cpu, s_arm_arch, s_arm_fpu): Use macros for accessing CPU
1640 feature flags.
1641 (arm_legacy_option_table, arm_option_cpu_value_table): New types.
1642 (arm_opts): Move old cpu/arch options from here...
1643 (arm_legacy_opts): ... to here.
1644 (md_parse_option): Search arm_legacy_opts.
1645 (arm_cpus, arm_archs, arm_extensions, arm_fpus)
1646 (arm_float_abis, arm_eabis): Make const.
1647
d47d412e
BW
16482006-01-25 Bob Wilson <bob.wilson@acm.org>
1649
1650 * config/tc-xtensa.c (md_apply_fix): Set value to zero for PLT relocs.
1651
b14273fe
JZ
16522006-01-21 Jie Zhang <jie.zhang@analog.com>
1653
1654 * config/bfin-parse.y (asm_1): Check value range for 16 bit immediate
1655 in load immediate intruction.
1656
39cd1c76
JZ
16572006-01-21 Jie Zhang <jie.zhang@analog.com>
1658
1659 * config/bfin-parse.y (value_match): Use correct conversion
1660 specifications in template string for __FILE__ and __LINE__.
1661 (binary): Ditto.
1662 (unary): Ditto.
1663
67a4f2b7
AO
16642006-01-18 Alexandre Oliva <aoliva@redhat.com>
1665
1666 Introduce TLS descriptors for i386 and x86_64.
1667 * config/tc-i386.c (tc_i386_fix_adjustable): Handle
1668 BFD_RELOC_386_TLS_GOTDESC, BFD_RELOC_386_TLS_DESC_CALL,
1669 BFD_RELOC_X86_64_GOTPC32_TLSDESC, BFD_RELOC_X86_64_TLSDESC_CALL.
1670 (optimize_disp): Emit fix up for BFD_RELOC_386_TLS_DESC_CALL and
1671 BFD_RELOC_X86_64_TLSDESC_CALL immediately, and clear the
1672 displacement bits.
1673 (build_modrm_byte): Set up zero modrm for TLS desc calls.
1674 (lex_got): Handle @tlsdesc and @tlscall.
1675 (md_apply_fix, tc_gen_reloc): Handle the new relocations.
1676
8ad7c533
NC
16772006-01-11 Nick Clifton <nickc@redhat.com>
1678
1679 Fixes for building on 64-bit hosts:
1680 * config/tc-avr.c (mod_index): New union to allow conversion
1681 between pointers and integers.
1682 (md_begin, avr_ldi_expression): Use it.
1683 * config/tc-i370.c (md_assemble): Add cast for argument to print
1684 statement.
1685 * config/tc-tic54x.c (subsym_substitute): Likewise.
1686 * config/tc-mn10200.c (md_assemble): Use a union to convert the
1687 opindex field of fr_cgen structure into a pointer so that it can
1688 be stored in a frag.
1689 * config/tc-mn10300.c (md_assemble): Likewise.
1690 * config/tc-frv.c (frv_debug_tomcat): Use %p to print pointer
1691 types.
1692 * config/tc-v850.c: Replace uses of (int) casts with correct
1693 types.
1694
4dcb3903
L
16952006-01-09 H.J. Lu <hongjiu.lu@intel.com>
1696
1697 PR gas/2117
1698 * symbols.c (snapshot_symbol): Don't change a defined symbol.
1699
e0f6ea40
HPN
17002006-01-03 Hans-Peter Nilsson <hp@bitrange.com>
1701
1702 PR gas/2101
1703 * config/tc-mmix.c (mmix_handle_mmixal): Don't treat #[0-9][FB] as
1704 a local-label reference.
1705
e88d958a 1706For older changes see ChangeLog-2005
08d56133
NC
1707\f
1708Local Variables:
1709mode: change-log
1710left-margin: 8
1711fill-column: 74
1712version-control: never
1713End:
This page took 0.437993 seconds and 4 git commands to generate.