Add support for R_AARCH64_TLSLE_LDST8_TPREL_LO12, etc.
[deliverable/binutils-gdb.git] / gas / config / tc-aarch64.c
CommitLineData
a06ea964
NC
1/* tc-aarch64.c -- Assemble for the AArch64 ISA
2
219d1afa 3 Copyright (C) 2009-2018 Free Software Foundation, Inc.
a06ea964
NC
4 Contributed by ARM Ltd.
5
6 This file is part of GAS.
7
8 GAS is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 3 of the license, or
11 (at your option) any later version.
12
13 GAS is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this program; see the file COPYING3. If not,
20 see <http://www.gnu.org/licenses/>. */
21
22#include "as.h"
23#include <limits.h>
24#include <stdarg.h>
25#include "bfd_stdint.h"
26#define NO_RELOC 0
27#include "safe-ctype.h"
28#include "subsegs.h"
29#include "obstack.h"
30
31#ifdef OBJ_ELF
32#include "elf/aarch64.h"
33#include "dw2gencfi.h"
34#endif
35
36#include "dwarf2dbg.h"
37
38/* Types of processor to assemble for. */
39#ifndef CPU_DEFAULT
40#define CPU_DEFAULT AARCH64_ARCH_V8
41#endif
42
43#define streq(a, b) (strcmp (a, b) == 0)
44
f4c51f60
JW
45#define END_OF_INSN '\0'
46
a06ea964
NC
47static aarch64_feature_set cpu_variant;
48
49/* Variables that we set while parsing command-line options. Once all
50 options have been read we re-process these values to set the real
51 assembly flags. */
52static const aarch64_feature_set *mcpu_cpu_opt = NULL;
53static const aarch64_feature_set *march_cpu_opt = NULL;
54
55/* Constants for known architecture features. */
56static const aarch64_feature_set cpu_default = CPU_DEFAULT;
57
a06ea964
NC
58#ifdef OBJ_ELF
59/* Pre-defined "_GLOBAL_OFFSET_TABLE_" */
60static symbolS *GOT_symbol;
cec5225b 61
69091a2c
YZ
62/* Which ABI to use. */
63enum aarch64_abi_type
64{
3c0367d0
JW
65 AARCH64_ABI_NONE = 0,
66 AARCH64_ABI_LP64 = 1,
67 AARCH64_ABI_ILP32 = 2
69091a2c
YZ
68};
69
3c0367d0
JW
70#ifndef DEFAULT_ARCH
71#define DEFAULT_ARCH "aarch64"
72#endif
73
74/* DEFAULT_ARCH is initialized in gas/configure.tgt. */
75static const char *default_arch = DEFAULT_ARCH;
76
69091a2c 77/* AArch64 ABI for the output file. */
3c0367d0 78static enum aarch64_abi_type aarch64_abi = AARCH64_ABI_NONE;
69091a2c 79
cec5225b
YZ
80/* When non-zero, program to a 32-bit model, in which the C data types
81 int, long and all pointer types are 32-bit objects (ILP32); or to a
82 64-bit model, in which the C int type is 32-bits but the C long type
83 and all pointer types are 64-bit objects (LP64). */
69091a2c 84#define ilp32_p (aarch64_abi == AARCH64_ABI_ILP32)
a06ea964
NC
85#endif
86
f06935a5 87enum vector_el_type
a06ea964
NC
88{
89 NT_invtype = -1,
90 NT_b,
91 NT_h,
92 NT_s,
93 NT_d,
d50c751e
RS
94 NT_q,
95 NT_zero,
96 NT_merge
a06ea964
NC
97};
98
8f9a77af 99/* Bits for DEFINED field in vector_type_el. */
f11ad6bc
RS
100#define NTA_HASTYPE 1
101#define NTA_HASINDEX 2
102#define NTA_HASVARWIDTH 4
a06ea964 103
8f9a77af 104struct vector_type_el
a06ea964 105{
f06935a5 106 enum vector_el_type type;
a06ea964
NC
107 unsigned char defined;
108 unsigned width;
109 int64_t index;
110};
111
112#define FIXUP_F_HAS_EXPLICIT_SHIFT 0x00000001
113
114struct reloc
115{
116 bfd_reloc_code_real_type type;
117 expressionS exp;
118 int pc_rel;
119 enum aarch64_opnd opnd;
120 uint32_t flags;
121 unsigned need_libopcodes_p : 1;
122};
123
124struct aarch64_instruction
125{
126 /* libopcodes structure for instruction intermediate representation. */
127 aarch64_inst base;
128 /* Record assembly errors found during the parsing. */
129 struct
130 {
131 enum aarch64_operand_error_kind kind;
132 const char *error;
133 } parsing_error;
134 /* The condition that appears in the assembly line. */
135 int cond;
136 /* Relocation information (including the GAS internal fixup). */
137 struct reloc reloc;
138 /* Need to generate an immediate in the literal pool. */
139 unsigned gen_lit_pool : 1;
140};
141
142typedef struct aarch64_instruction aarch64_instruction;
143
144static aarch64_instruction inst;
145
146static bfd_boolean parse_operands (char *, const aarch64_opcode *);
147static bfd_boolean programmer_friendly_fixup (aarch64_instruction *);
148
33eaf5de 149/* Diagnostics inline function utilities.
a06ea964 150
33eaf5de 151 These are lightweight utilities which should only be called by parse_operands
a06ea964
NC
152 and other parsers. GAS processes each assembly line by parsing it against
153 instruction template(s), in the case of multiple templates (for the same
154 mnemonic name), those templates are tried one by one until one succeeds or
155 all fail. An assembly line may fail a few templates before being
156 successfully parsed; an error saved here in most cases is not a user error
157 but an error indicating the current template is not the right template.
158 Therefore it is very important that errors can be saved at a low cost during
159 the parsing; we don't want to slow down the whole parsing by recording
160 non-user errors in detail.
161
33eaf5de 162 Remember that the objective is to help GAS pick up the most appropriate
a06ea964
NC
163 error message in the case of multiple templates, e.g. FMOV which has 8
164 templates. */
165
166static inline void
167clear_error (void)
168{
169 inst.parsing_error.kind = AARCH64_OPDE_NIL;
170 inst.parsing_error.error = NULL;
171}
172
173static inline bfd_boolean
174error_p (void)
175{
176 return inst.parsing_error.kind != AARCH64_OPDE_NIL;
177}
178
179static inline const char *
180get_error_message (void)
181{
182 return inst.parsing_error.error;
183}
184
a06ea964
NC
185static inline enum aarch64_operand_error_kind
186get_error_kind (void)
187{
188 return inst.parsing_error.kind;
189}
190
a06ea964
NC
191static inline void
192set_error (enum aarch64_operand_error_kind kind, const char *error)
193{
194 inst.parsing_error.kind = kind;
195 inst.parsing_error.error = error;
196}
197
198static inline void
199set_recoverable_error (const char *error)
200{
201 set_error (AARCH64_OPDE_RECOVERABLE, error);
202}
203
204/* Use the DESC field of the corresponding aarch64_operand entry to compose
205 the error message. */
206static inline void
207set_default_error (void)
208{
209 set_error (AARCH64_OPDE_SYNTAX_ERROR, NULL);
210}
211
212static inline void
213set_syntax_error (const char *error)
214{
215 set_error (AARCH64_OPDE_SYNTAX_ERROR, error);
216}
217
218static inline void
219set_first_syntax_error (const char *error)
220{
221 if (! error_p ())
222 set_error (AARCH64_OPDE_SYNTAX_ERROR, error);
223}
224
225static inline void
226set_fatal_syntax_error (const char *error)
227{
228 set_error (AARCH64_OPDE_FATAL_SYNTAX_ERROR, error);
229}
230\f
231/* Number of littlenums required to hold an extended precision number. */
232#define MAX_LITTLENUMS 6
233
234/* Return value for certain parsers when the parsing fails; those parsers
235 return the information of the parsed result, e.g. register number, on
236 success. */
237#define PARSE_FAIL -1
238
239/* This is an invalid condition code that means no conditional field is
240 present. */
241#define COND_ALWAYS 0x10
242
243typedef struct
244{
245 const char *template;
246 unsigned long value;
247} asm_barrier_opt;
248
249typedef struct
250{
251 const char *template;
252 uint32_t value;
253} asm_nzcv;
254
255struct reloc_entry
256{
257 char *name;
258 bfd_reloc_code_real_type reloc;
259};
260
a06ea964
NC
261/* Macros to define the register types and masks for the purpose
262 of parsing. */
263
264#undef AARCH64_REG_TYPES
265#define AARCH64_REG_TYPES \
266 BASIC_REG_TYPE(R_32) /* w[0-30] */ \
267 BASIC_REG_TYPE(R_64) /* x[0-30] */ \
268 BASIC_REG_TYPE(SP_32) /* wsp */ \
269 BASIC_REG_TYPE(SP_64) /* sp */ \
270 BASIC_REG_TYPE(Z_32) /* wzr */ \
271 BASIC_REG_TYPE(Z_64) /* xzr */ \
272 BASIC_REG_TYPE(FP_B) /* b[0-31] *//* NOTE: keep FP_[BHSDQ] consecutive! */\
273 BASIC_REG_TYPE(FP_H) /* h[0-31] */ \
274 BASIC_REG_TYPE(FP_S) /* s[0-31] */ \
275 BASIC_REG_TYPE(FP_D) /* d[0-31] */ \
276 BASIC_REG_TYPE(FP_Q) /* q[0-31] */ \
a06ea964 277 BASIC_REG_TYPE(VN) /* v[0-31] */ \
f11ad6bc
RS
278 BASIC_REG_TYPE(ZN) /* z[0-31] */ \
279 BASIC_REG_TYPE(PN) /* p[0-15] */ \
e1b988bb 280 /* Typecheck: any 64-bit int reg (inc SP exc XZR). */ \
a06ea964 281 MULTI_REG_TYPE(R64_SP, REG_TYPE(R_64) | REG_TYPE(SP_64)) \
4df068de
RS
282 /* Typecheck: same, plus SVE registers. */ \
283 MULTI_REG_TYPE(SVE_BASE, REG_TYPE(R_64) | REG_TYPE(SP_64) \
284 | REG_TYPE(ZN)) \
e1b988bb
RS
285 /* Typecheck: x[0-30], w[0-30] or [xw]zr. */ \
286 MULTI_REG_TYPE(R_Z, REG_TYPE(R_32) | REG_TYPE(R_64) \
287 | REG_TYPE(Z_32) | REG_TYPE(Z_64)) \
4df068de
RS
288 /* Typecheck: same, plus SVE registers. */ \
289 MULTI_REG_TYPE(SVE_OFFSET, REG_TYPE(R_32) | REG_TYPE(R_64) \
290 | REG_TYPE(Z_32) | REG_TYPE(Z_64) \
291 | REG_TYPE(ZN)) \
e1b988bb
RS
292 /* Typecheck: x[0-30], w[0-30] or {w}sp. */ \
293 MULTI_REG_TYPE(R_SP, REG_TYPE(R_32) | REG_TYPE(R_64) \
294 | REG_TYPE(SP_32) | REG_TYPE(SP_64)) \
295 /* Typecheck: any int (inc {W}SP inc [WX]ZR). */ \
a06ea964
NC
296 MULTI_REG_TYPE(R_Z_SP, REG_TYPE(R_32) | REG_TYPE(R_64) \
297 | REG_TYPE(SP_32) | REG_TYPE(SP_64) \
298 | REG_TYPE(Z_32) | REG_TYPE(Z_64)) \
299 /* Typecheck: any [BHSDQ]P FP. */ \
300 MULTI_REG_TYPE(BHSDQ, REG_TYPE(FP_B) | REG_TYPE(FP_H) \
301 | REG_TYPE(FP_S) | REG_TYPE(FP_D) | REG_TYPE(FP_Q)) \
e1b988bb 302 /* Typecheck: any int or [BHSDQ]P FP or V reg (exc SP inc [WX]ZR). */ \
a06ea964
NC
303 MULTI_REG_TYPE(R_Z_BHSDQ_V, REG_TYPE(R_32) | REG_TYPE(R_64) \
304 | REG_TYPE(Z_32) | REG_TYPE(Z_64) | REG_TYPE(VN) \
305 | REG_TYPE(FP_B) | REG_TYPE(FP_H) \
306 | REG_TYPE(FP_S) | REG_TYPE(FP_D) | REG_TYPE(FP_Q)) \
5b2b928e
JB
307 /* Typecheck: as above, but also Zn, Pn, and {W}SP. This should only \
308 be used for SVE instructions, since Zn and Pn are valid symbols \
c0890d26 309 in other contexts. */ \
5b2b928e
JB
310 MULTI_REG_TYPE(R_Z_SP_BHSDQ_VZP, REG_TYPE(R_32) | REG_TYPE(R_64) \
311 | REG_TYPE(SP_32) | REG_TYPE(SP_64) \
c0890d26
RS
312 | REG_TYPE(Z_32) | REG_TYPE(Z_64) | REG_TYPE(VN) \
313 | REG_TYPE(FP_B) | REG_TYPE(FP_H) \
314 | REG_TYPE(FP_S) | REG_TYPE(FP_D) | REG_TYPE(FP_Q) \
315 | REG_TYPE(ZN) | REG_TYPE(PN)) \
a06ea964
NC
316 /* Any integer register; used for error messages only. */ \
317 MULTI_REG_TYPE(R_N, REG_TYPE(R_32) | REG_TYPE(R_64) \
318 | REG_TYPE(SP_32) | REG_TYPE(SP_64) \
319 | REG_TYPE(Z_32) | REG_TYPE(Z_64)) \
320 /* Pseudo type to mark the end of the enumerator sequence. */ \
321 BASIC_REG_TYPE(MAX)
322
323#undef BASIC_REG_TYPE
324#define BASIC_REG_TYPE(T) REG_TYPE_##T,
325#undef MULTI_REG_TYPE
326#define MULTI_REG_TYPE(T,V) BASIC_REG_TYPE(T)
327
328/* Register type enumerators. */
8a0b252a 329typedef enum aarch64_reg_type_
a06ea964
NC
330{
331 /* A list of REG_TYPE_*. */
332 AARCH64_REG_TYPES
333} aarch64_reg_type;
334
335#undef BASIC_REG_TYPE
336#define BASIC_REG_TYPE(T) 1 << REG_TYPE_##T,
337#undef REG_TYPE
338#define REG_TYPE(T) (1 << REG_TYPE_##T)
339#undef MULTI_REG_TYPE
340#define MULTI_REG_TYPE(T,V) V,
341
8a0b252a
TS
342/* Structure for a hash table entry for a register. */
343typedef struct
344{
345 const char *name;
346 unsigned char number;
347 ENUM_BITFIELD (aarch64_reg_type_) type : 8;
348 unsigned char builtin;
349} reg_entry;
350
a06ea964
NC
351/* Values indexed by aarch64_reg_type to assist the type checking. */
352static const unsigned reg_type_masks[] =
353{
354 AARCH64_REG_TYPES
355};
356
357#undef BASIC_REG_TYPE
358#undef REG_TYPE
359#undef MULTI_REG_TYPE
360#undef AARCH64_REG_TYPES
361
362/* Diagnostics used when we don't get a register of the expected type.
363 Note: this has to synchronized with aarch64_reg_type definitions
364 above. */
365static const char *
366get_reg_expected_msg (aarch64_reg_type reg_type)
367{
368 const char *msg;
369
370 switch (reg_type)
371 {
372 case REG_TYPE_R_32:
373 msg = N_("integer 32-bit register expected");
374 break;
375 case REG_TYPE_R_64:
376 msg = N_("integer 64-bit register expected");
377 break;
378 case REG_TYPE_R_N:
379 msg = N_("integer register expected");
380 break;
e1b988bb
RS
381 case REG_TYPE_R64_SP:
382 msg = N_("64-bit integer or SP register expected");
383 break;
4df068de
RS
384 case REG_TYPE_SVE_BASE:
385 msg = N_("base register expected");
386 break;
e1b988bb
RS
387 case REG_TYPE_R_Z:
388 msg = N_("integer or zero register expected");
389 break;
4df068de
RS
390 case REG_TYPE_SVE_OFFSET:
391 msg = N_("offset register expected");
392 break;
e1b988bb
RS
393 case REG_TYPE_R_SP:
394 msg = N_("integer or SP register expected");
395 break;
a06ea964
NC
396 case REG_TYPE_R_Z_SP:
397 msg = N_("integer, zero or SP register expected");
398 break;
399 case REG_TYPE_FP_B:
400 msg = N_("8-bit SIMD scalar register expected");
401 break;
402 case REG_TYPE_FP_H:
403 msg = N_("16-bit SIMD scalar or floating-point half precision "
404 "register expected");
405 break;
406 case REG_TYPE_FP_S:
407 msg = N_("32-bit SIMD scalar or floating-point single precision "
408 "register expected");
409 break;
410 case REG_TYPE_FP_D:
411 msg = N_("64-bit SIMD scalar or floating-point double precision "
412 "register expected");
413 break;
414 case REG_TYPE_FP_Q:
415 msg = N_("128-bit SIMD scalar or floating-point quad precision "
416 "register expected");
417 break;
a06ea964 418 case REG_TYPE_R_Z_BHSDQ_V:
5b2b928e 419 case REG_TYPE_R_Z_SP_BHSDQ_VZP:
a06ea964
NC
420 msg = N_("register expected");
421 break;
422 case REG_TYPE_BHSDQ: /* any [BHSDQ]P FP */
423 msg = N_("SIMD scalar or floating-point register expected");
424 break;
425 case REG_TYPE_VN: /* any V reg */
426 msg = N_("vector register expected");
427 break;
f11ad6bc
RS
428 case REG_TYPE_ZN:
429 msg = N_("SVE vector register expected");
430 break;
431 case REG_TYPE_PN:
432 msg = N_("SVE predicate register expected");
433 break;
a06ea964
NC
434 default:
435 as_fatal (_("invalid register type %d"), reg_type);
436 }
437 return msg;
438}
439
440/* Some well known registers that we refer to directly elsewhere. */
441#define REG_SP 31
442
443/* Instructions take 4 bytes in the object file. */
444#define INSN_SIZE 4
445
a06ea964
NC
446static struct hash_control *aarch64_ops_hsh;
447static struct hash_control *aarch64_cond_hsh;
448static struct hash_control *aarch64_shift_hsh;
449static struct hash_control *aarch64_sys_regs_hsh;
450static struct hash_control *aarch64_pstatefield_hsh;
451static struct hash_control *aarch64_sys_regs_ic_hsh;
452static struct hash_control *aarch64_sys_regs_dc_hsh;
453static struct hash_control *aarch64_sys_regs_at_hsh;
454static struct hash_control *aarch64_sys_regs_tlbi_hsh;
455static struct hash_control *aarch64_reg_hsh;
456static struct hash_control *aarch64_barrier_opt_hsh;
457static struct hash_control *aarch64_nzcv_hsh;
458static struct hash_control *aarch64_pldop_hsh;
1e6f4800 459static struct hash_control *aarch64_hint_opt_hsh;
a06ea964
NC
460
461/* Stuff needed to resolve the label ambiguity
462 As:
463 ...
464 label: <insn>
465 may differ from:
466 ...
467 label:
468 <insn> */
469
470static symbolS *last_label_seen;
471
472/* Literal pool structure. Held on a per-section
473 and per-sub-section basis. */
474
475#define MAX_LITERAL_POOL_SIZE 1024
55d9b4c1
NC
476typedef struct literal_expression
477{
478 expressionS exp;
479 /* If exp.op == O_big then this bignum holds a copy of the global bignum value. */
480 LITTLENUM_TYPE * bignum;
481} literal_expression;
482
a06ea964
NC
483typedef struct literal_pool
484{
55d9b4c1 485 literal_expression literals[MAX_LITERAL_POOL_SIZE];
a06ea964
NC
486 unsigned int next_free_entry;
487 unsigned int id;
488 symbolS *symbol;
489 segT section;
490 subsegT sub_section;
491 int size;
492 struct literal_pool *next;
493} literal_pool;
494
495/* Pointer to a linked list of literal pools. */
496static literal_pool *list_of_pools = NULL;
497\f
498/* Pure syntax. */
499
500/* This array holds the chars that always start a comment. If the
501 pre-processor is disabled, these aren't very useful. */
502const char comment_chars[] = "";
503
504/* This array holds the chars that only start a comment at the beginning of
505 a line. If the line seems to have the form '# 123 filename'
506 .line and .file directives will appear in the pre-processed output. */
507/* Note that input_file.c hand checks for '#' at the beginning of the
508 first line of the input file. This is because the compiler outputs
509 #NO_APP at the beginning of its output. */
510/* Also note that comments like this one will always work. */
511const char line_comment_chars[] = "#";
512
513const char line_separator_chars[] = ";";
514
515/* Chars that can be used to separate mant
516 from exp in floating point numbers. */
517const char EXP_CHARS[] = "eE";
518
519/* Chars that mean this number is a floating point constant. */
520/* As in 0f12.456 */
521/* or 0d1.2345e12 */
522
523const char FLT_CHARS[] = "rRsSfFdDxXeEpP";
524
525/* Prefix character that indicates the start of an immediate value. */
526#define is_immediate_prefix(C) ((C) == '#')
527
528/* Separator character handling. */
529
530#define skip_whitespace(str) do { if (*(str) == ' ') ++(str); } while (0)
531
532static inline bfd_boolean
533skip_past_char (char **str, char c)
534{
535 if (**str == c)
536 {
537 (*str)++;
538 return TRUE;
539 }
540 else
541 return FALSE;
542}
543
544#define skip_past_comma(str) skip_past_char (str, ',')
545
546/* Arithmetic expressions (possibly involving symbols). */
547
a06ea964
NC
548static bfd_boolean in_my_get_expression_p = FALSE;
549
550/* Third argument to my_get_expression. */
551#define GE_NO_PREFIX 0
552#define GE_OPT_PREFIX 1
553
554/* Return TRUE if the string pointed by *STR is successfully parsed
555 as an valid expression; *EP will be filled with the information of
556 such an expression. Otherwise return FALSE. */
557
558static bfd_boolean
559my_get_expression (expressionS * ep, char **str, int prefix_mode,
560 int reject_absent)
561{
562 char *save_in;
563 segT seg;
564 int prefix_present_p = 0;
565
566 switch (prefix_mode)
567 {
568 case GE_NO_PREFIX:
569 break;
570 case GE_OPT_PREFIX:
571 if (is_immediate_prefix (**str))
572 {
573 (*str)++;
574 prefix_present_p = 1;
575 }
576 break;
577 default:
578 abort ();
579 }
580
581 memset (ep, 0, sizeof (expressionS));
582
583 save_in = input_line_pointer;
584 input_line_pointer = *str;
585 in_my_get_expression_p = TRUE;
586 seg = expression (ep);
587 in_my_get_expression_p = FALSE;
588
589 if (ep->X_op == O_illegal || (reject_absent && ep->X_op == O_absent))
590 {
591 /* We found a bad expression in md_operand(). */
592 *str = input_line_pointer;
593 input_line_pointer = save_in;
594 if (prefix_present_p && ! error_p ())
595 set_fatal_syntax_error (_("bad expression"));
596 else
597 set_first_syntax_error (_("bad expression"));
598 return FALSE;
599 }
600
601#ifdef OBJ_AOUT
602 if (seg != absolute_section
603 && seg != text_section
604 && seg != data_section
605 && seg != bss_section && seg != undefined_section)
606 {
607 set_syntax_error (_("bad segment"));
608 *str = input_line_pointer;
609 input_line_pointer = save_in;
610 return FALSE;
611 }
612#else
613 (void) seg;
614#endif
615
a06ea964
NC
616 *str = input_line_pointer;
617 input_line_pointer = save_in;
618 return TRUE;
619}
620
621/* Turn a string in input_line_pointer into a floating point constant
622 of type TYPE, and store the appropriate bytes in *LITP. The number
623 of LITTLENUMS emitted is stored in *SIZEP. An error message is
624 returned, or NULL on OK. */
625
6d4af3c2 626const char *
a06ea964
NC
627md_atof (int type, char *litP, int *sizeP)
628{
629 return ieee_md_atof (type, litP, sizeP, target_big_endian);
630}
631
632/* We handle all bad expressions here, so that we can report the faulty
633 instruction in the error message. */
634void
635md_operand (expressionS * exp)
636{
637 if (in_my_get_expression_p)
638 exp->X_op = O_illegal;
639}
640
641/* Immediate values. */
642
643/* Errors may be set multiple times during parsing or bit encoding
644 (particularly in the Neon bits), but usually the earliest error which is set
645 will be the most meaningful. Avoid overwriting it with later (cascading)
646 errors by calling this function. */
647
648static void
649first_error (const char *error)
650{
651 if (! error_p ())
652 set_syntax_error (error);
653}
654
2b0f3761 655/* Similar to first_error, but this function accepts formatted error
a06ea964
NC
656 message. */
657static void
658first_error_fmt (const char *format, ...)
659{
660 va_list args;
661 enum
662 { size = 100 };
663 /* N.B. this single buffer will not cause error messages for different
664 instructions to pollute each other; this is because at the end of
665 processing of each assembly line, error message if any will be
666 collected by as_bad. */
667 static char buffer[size];
668
669 if (! error_p ())
670 {
3e0baa28 671 int ret ATTRIBUTE_UNUSED;
a06ea964
NC
672 va_start (args, format);
673 ret = vsnprintf (buffer, size, format, args);
674 know (ret <= size - 1 && ret >= 0);
675 va_end (args);
676 set_syntax_error (buffer);
677 }
678}
679
680/* Register parsing. */
681
682/* Generic register parser which is called by other specialized
683 register parsers.
684 CCP points to what should be the beginning of a register name.
685 If it is indeed a valid register name, advance CCP over it and
686 return the reg_entry structure; otherwise return NULL.
687 It does not issue diagnostics. */
688
689static reg_entry *
690parse_reg (char **ccp)
691{
692 char *start = *ccp;
693 char *p;
694 reg_entry *reg;
695
696#ifdef REGISTER_PREFIX
697 if (*start != REGISTER_PREFIX)
698 return NULL;
699 start++;
700#endif
701
702 p = start;
703 if (!ISALPHA (*p) || !is_name_beginner (*p))
704 return NULL;
705
706 do
707 p++;
708 while (ISALPHA (*p) || ISDIGIT (*p) || *p == '_');
709
710 reg = (reg_entry *) hash_find_n (aarch64_reg_hsh, start, p - start);
711
712 if (!reg)
713 return NULL;
714
715 *ccp = p;
716 return reg;
717}
718
719/* Return TRUE if REG->TYPE is a valid type of TYPE; otherwise
720 return FALSE. */
721static bfd_boolean
722aarch64_check_reg_type (const reg_entry *reg, aarch64_reg_type type)
723{
e1b988bb 724 return (reg_type_masks[type] & (1 << reg->type)) != 0;
a06ea964
NC
725}
726
4df068de
RS
727/* Try to parse a base or offset register. Allow SVE base and offset
728 registers if REG_TYPE includes SVE registers. Return the register
729 entry on success, setting *QUALIFIER to the register qualifier.
730 Return null otherwise.
e1b988bb 731
a06ea964
NC
732 Note that this function does not issue any diagnostics. */
733
e1b988bb 734static const reg_entry *
4df068de
RS
735aarch64_addr_reg_parse (char **ccp, aarch64_reg_type reg_type,
736 aarch64_opnd_qualifier_t *qualifier)
a06ea964
NC
737{
738 char *str = *ccp;
739 const reg_entry *reg = parse_reg (&str);
740
741 if (reg == NULL)
e1b988bb 742 return NULL;
a06ea964
NC
743
744 switch (reg->type)
745 {
e1b988bb 746 case REG_TYPE_R_32:
a06ea964 747 case REG_TYPE_SP_32:
e1b988bb
RS
748 case REG_TYPE_Z_32:
749 *qualifier = AARCH64_OPND_QLF_W;
a06ea964 750 break;
e1b988bb 751
a06ea964 752 case REG_TYPE_R_64:
e1b988bb 753 case REG_TYPE_SP_64:
a06ea964 754 case REG_TYPE_Z_64:
e1b988bb 755 *qualifier = AARCH64_OPND_QLF_X;
a06ea964 756 break;
e1b988bb 757
4df068de
RS
758 case REG_TYPE_ZN:
759 if ((reg_type_masks[reg_type] & (1 << REG_TYPE_ZN)) == 0
760 || str[0] != '.')
761 return NULL;
762 switch (TOLOWER (str[1]))
763 {
764 case 's':
765 *qualifier = AARCH64_OPND_QLF_S_S;
766 break;
767 case 'd':
768 *qualifier = AARCH64_OPND_QLF_S_D;
769 break;
770 default:
771 return NULL;
772 }
773 str += 2;
774 break;
775
a06ea964 776 default:
e1b988bb 777 return NULL;
a06ea964
NC
778 }
779
780 *ccp = str;
781
e1b988bb 782 return reg;
a06ea964
NC
783}
784
4df068de
RS
785/* Try to parse a base or offset register. Return the register entry
786 on success, setting *QUALIFIER to the register qualifier. Return null
787 otherwise.
788
789 Note that this function does not issue any diagnostics. */
790
791static const reg_entry *
792aarch64_reg_parse_32_64 (char **ccp, aarch64_opnd_qualifier_t *qualifier)
793{
794 return aarch64_addr_reg_parse (ccp, REG_TYPE_R_Z_SP, qualifier);
795}
796
f11ad6bc
RS
797/* Parse the qualifier of a vector register or vector element of type
798 REG_TYPE. Fill in *PARSED_TYPE and return TRUE if the parsing
799 succeeds; otherwise return FALSE.
a06ea964
NC
800
801 Accept only one occurrence of:
65a55fbb 802 4b 8b 16b 2h 4h 8h 2s 4s 1d 2d
a06ea964
NC
803 b h s d q */
804static bfd_boolean
f11ad6bc
RS
805parse_vector_type_for_operand (aarch64_reg_type reg_type,
806 struct vector_type_el *parsed_type, char **str)
a06ea964
NC
807{
808 char *ptr = *str;
809 unsigned width;
810 unsigned element_size;
f06935a5 811 enum vector_el_type type;
a06ea964
NC
812
813 /* skip '.' */
d50c751e 814 gas_assert (*ptr == '.');
a06ea964
NC
815 ptr++;
816
f11ad6bc 817 if (reg_type == REG_TYPE_ZN || reg_type == REG_TYPE_PN || !ISDIGIT (*ptr))
a06ea964
NC
818 {
819 width = 0;
820 goto elt_size;
821 }
822 width = strtoul (ptr, &ptr, 10);
823 if (width != 1 && width != 2 && width != 4 && width != 8 && width != 16)
824 {
825 first_error_fmt (_("bad size %d in vector width specifier"), width);
826 return FALSE;
827 }
828
829elt_size:
830 switch (TOLOWER (*ptr))
831 {
832 case 'b':
833 type = NT_b;
834 element_size = 8;
835 break;
836 case 'h':
837 type = NT_h;
838 element_size = 16;
839 break;
840 case 's':
841 type = NT_s;
842 element_size = 32;
843 break;
844 case 'd':
845 type = NT_d;
846 element_size = 64;
847 break;
848 case 'q':
582e12bf 849 if (reg_type == REG_TYPE_ZN || width == 1)
a06ea964
NC
850 {
851 type = NT_q;
852 element_size = 128;
853 break;
854 }
855 /* fall through. */
856 default:
857 if (*ptr != '\0')
858 first_error_fmt (_("unexpected character `%c' in element size"), *ptr);
859 else
860 first_error (_("missing element size"));
861 return FALSE;
862 }
65a55fbb
TC
863 if (width != 0 && width * element_size != 64
864 && width * element_size != 128
865 && !(width == 2 && element_size == 16)
866 && !(width == 4 && element_size == 8))
a06ea964
NC
867 {
868 first_error_fmt (_
869 ("invalid element size %d and vector size combination %c"),
870 width, *ptr);
871 return FALSE;
872 }
873 ptr++;
874
875 parsed_type->type = type;
876 parsed_type->width = width;
877
878 *str = ptr;
879
880 return TRUE;
881}
882
d50c751e
RS
883/* *STR contains an SVE zero/merge predication suffix. Parse it into
884 *PARSED_TYPE and point *STR at the end of the suffix. */
885
886static bfd_boolean
887parse_predication_for_operand (struct vector_type_el *parsed_type, char **str)
888{
889 char *ptr = *str;
890
891 /* Skip '/'. */
892 gas_assert (*ptr == '/');
893 ptr++;
894 switch (TOLOWER (*ptr))
895 {
896 case 'z':
897 parsed_type->type = NT_zero;
898 break;
899 case 'm':
900 parsed_type->type = NT_merge;
901 break;
902 default:
903 if (*ptr != '\0' && *ptr != ',')
904 first_error_fmt (_("unexpected character `%c' in predication type"),
905 *ptr);
906 else
907 first_error (_("missing predication type"));
908 return FALSE;
909 }
910 parsed_type->width = 0;
911 *str = ptr + 1;
912 return TRUE;
913}
914
a06ea964
NC
915/* Parse a register of the type TYPE.
916
917 Return PARSE_FAIL if the string pointed by *CCP is not a valid register
918 name or the parsed register is not of TYPE.
919
920 Otherwise return the register number, and optionally fill in the actual
921 type of the register in *RTYPE when multiple alternatives were given, and
922 return the register shape and element index information in *TYPEINFO.
923
924 IN_REG_LIST should be set with TRUE if the caller is parsing a register
925 list. */
926
927static int
928parse_typed_reg (char **ccp, aarch64_reg_type type, aarch64_reg_type *rtype,
8f9a77af 929 struct vector_type_el *typeinfo, bfd_boolean in_reg_list)
a06ea964
NC
930{
931 char *str = *ccp;
932 const reg_entry *reg = parse_reg (&str);
8f9a77af
RS
933 struct vector_type_el atype;
934 struct vector_type_el parsetype;
a06ea964
NC
935 bfd_boolean is_typed_vecreg = FALSE;
936
937 atype.defined = 0;
938 atype.type = NT_invtype;
939 atype.width = -1;
940 atype.index = 0;
941
942 if (reg == NULL)
943 {
944 if (typeinfo)
945 *typeinfo = atype;
946 set_default_error ();
947 return PARSE_FAIL;
948 }
949
950 if (! aarch64_check_reg_type (reg, type))
951 {
952 DEBUG_TRACE ("reg type check failed");
953 set_default_error ();
954 return PARSE_FAIL;
955 }
956 type = reg->type;
957
f11ad6bc 958 if ((type == REG_TYPE_VN || type == REG_TYPE_ZN || type == REG_TYPE_PN)
d50c751e 959 && (*str == '.' || (type == REG_TYPE_PN && *str == '/')))
a06ea964 960 {
d50c751e
RS
961 if (*str == '.')
962 {
963 if (!parse_vector_type_for_operand (type, &parsetype, &str))
964 return PARSE_FAIL;
965 }
966 else
967 {
968 if (!parse_predication_for_operand (&parsetype, &str))
969 return PARSE_FAIL;
970 }
a235d3ae 971
a06ea964
NC
972 /* Register if of the form Vn.[bhsdq]. */
973 is_typed_vecreg = TRUE;
974
f11ad6bc
RS
975 if (type == REG_TYPE_ZN || type == REG_TYPE_PN)
976 {
977 /* The width is always variable; we don't allow an integer width
978 to be specified. */
979 gas_assert (parsetype.width == 0);
980 atype.defined |= NTA_HASVARWIDTH | NTA_HASTYPE;
981 }
982 else if (parsetype.width == 0)
a06ea964
NC
983 /* Expect index. In the new scheme we cannot have
984 Vn.[bhsdq] represent a scalar. Therefore any
985 Vn.[bhsdq] should have an index following it.
33eaf5de 986 Except in reglists of course. */
a06ea964
NC
987 atype.defined |= NTA_HASINDEX;
988 else
989 atype.defined |= NTA_HASTYPE;
990
991 atype.type = parsetype.type;
992 atype.width = parsetype.width;
993 }
994
995 if (skip_past_char (&str, '['))
996 {
997 expressionS exp;
998
999 /* Reject Sn[index] syntax. */
1000 if (!is_typed_vecreg)
1001 {
1002 first_error (_("this type of register can't be indexed"));
1003 return PARSE_FAIL;
1004 }
1005
535b785f 1006 if (in_reg_list)
a06ea964
NC
1007 {
1008 first_error (_("index not allowed inside register list"));
1009 return PARSE_FAIL;
1010 }
1011
1012 atype.defined |= NTA_HASINDEX;
1013
1014 my_get_expression (&exp, &str, GE_NO_PREFIX, 1);
1015
1016 if (exp.X_op != O_constant)
1017 {
1018 first_error (_("constant expression required"));
1019 return PARSE_FAIL;
1020 }
1021
1022 if (! skip_past_char (&str, ']'))
1023 return PARSE_FAIL;
1024
1025 atype.index = exp.X_add_number;
1026 }
1027 else if (!in_reg_list && (atype.defined & NTA_HASINDEX) != 0)
1028 {
1029 /* Indexed vector register expected. */
1030 first_error (_("indexed vector register expected"));
1031 return PARSE_FAIL;
1032 }
1033
1034 /* A vector reg Vn should be typed or indexed. */
1035 if (type == REG_TYPE_VN && atype.defined == 0)
1036 {
1037 first_error (_("invalid use of vector register"));
1038 }
1039
1040 if (typeinfo)
1041 *typeinfo = atype;
1042
1043 if (rtype)
1044 *rtype = type;
1045
1046 *ccp = str;
1047
1048 return reg->number;
1049}
1050
1051/* Parse register.
1052
1053 Return the register number on success; return PARSE_FAIL otherwise.
1054
1055 If RTYPE is not NULL, return in *RTYPE the (possibly restricted) type of
1056 the register (e.g. NEON double or quad reg when either has been requested).
1057
1058 If this is a NEON vector register with additional type information, fill
1059 in the struct pointed to by VECTYPE (if non-NULL).
1060
1061 This parser does not handle register list. */
1062
1063static int
1064aarch64_reg_parse (char **ccp, aarch64_reg_type type,
8f9a77af 1065 aarch64_reg_type *rtype, struct vector_type_el *vectype)
a06ea964 1066{
8f9a77af 1067 struct vector_type_el atype;
a06ea964
NC
1068 char *str = *ccp;
1069 int reg = parse_typed_reg (&str, type, rtype, &atype,
1070 /*in_reg_list= */ FALSE);
1071
1072 if (reg == PARSE_FAIL)
1073 return PARSE_FAIL;
1074
1075 if (vectype)
1076 *vectype = atype;
1077
1078 *ccp = str;
1079
1080 return reg;
1081}
1082
1083static inline bfd_boolean
8f9a77af 1084eq_vector_type_el (struct vector_type_el e1, struct vector_type_el e2)
a06ea964
NC
1085{
1086 return
1087 e1.type == e2.type
1088 && e1.defined == e2.defined
1089 && e1.width == e2.width && e1.index == e2.index;
1090}
1091
10d76650
RS
1092/* This function parses a list of vector registers of type TYPE.
1093 On success, it returns the parsed register list information in the
1094 following encoded format:
a06ea964
NC
1095
1096 bit 18-22 | 13-17 | 7-11 | 2-6 | 0-1
1097 4th regno | 3rd regno | 2nd regno | 1st regno | num_of_reg
1098
1099 The information of the register shape and/or index is returned in
1100 *VECTYPE.
1101
1102 It returns PARSE_FAIL if the register list is invalid.
1103
1104 The list contains one to four registers.
1105 Each register can be one of:
1106 <Vt>.<T>[<index>]
1107 <Vt>.<T>
1108 All <T> should be identical.
1109 All <index> should be identical.
1110 There are restrictions on <Vt> numbers which are checked later
1111 (by reg_list_valid_p). */
1112
1113static int
10d76650
RS
1114parse_vector_reg_list (char **ccp, aarch64_reg_type type,
1115 struct vector_type_el *vectype)
a06ea964
NC
1116{
1117 char *str = *ccp;
1118 int nb_regs;
8f9a77af 1119 struct vector_type_el typeinfo, typeinfo_first;
a06ea964
NC
1120 int val, val_range;
1121 int in_range;
1122 int ret_val;
1123 int i;
1124 bfd_boolean error = FALSE;
1125 bfd_boolean expect_index = FALSE;
1126
1127 if (*str != '{')
1128 {
1129 set_syntax_error (_("expecting {"));
1130 return PARSE_FAIL;
1131 }
1132 str++;
1133
1134 nb_regs = 0;
1135 typeinfo_first.defined = 0;
1136 typeinfo_first.type = NT_invtype;
1137 typeinfo_first.width = -1;
1138 typeinfo_first.index = 0;
1139 ret_val = 0;
1140 val = -1;
1141 val_range = -1;
1142 in_range = 0;
1143 do
1144 {
1145 if (in_range)
1146 {
1147 str++; /* skip over '-' */
1148 val_range = val;
1149 }
10d76650 1150 val = parse_typed_reg (&str, type, NULL, &typeinfo,
a06ea964
NC
1151 /*in_reg_list= */ TRUE);
1152 if (val == PARSE_FAIL)
1153 {
1154 set_first_syntax_error (_("invalid vector register in list"));
1155 error = TRUE;
1156 continue;
1157 }
1158 /* reject [bhsd]n */
f11ad6bc 1159 if (type == REG_TYPE_VN && typeinfo.defined == 0)
a06ea964
NC
1160 {
1161 set_first_syntax_error (_("invalid scalar register in list"));
1162 error = TRUE;
1163 continue;
1164 }
1165
1166 if (typeinfo.defined & NTA_HASINDEX)
1167 expect_index = TRUE;
1168
1169 if (in_range)
1170 {
1171 if (val < val_range)
1172 {
1173 set_first_syntax_error
1174 (_("invalid range in vector register list"));
1175 error = TRUE;
1176 }
1177 val_range++;
1178 }
1179 else
1180 {
1181 val_range = val;
1182 if (nb_regs == 0)
1183 typeinfo_first = typeinfo;
8f9a77af 1184 else if (! eq_vector_type_el (typeinfo_first, typeinfo))
a06ea964
NC
1185 {
1186 set_first_syntax_error
1187 (_("type mismatch in vector register list"));
1188 error = TRUE;
1189 }
1190 }
1191 if (! error)
1192 for (i = val_range; i <= val; i++)
1193 {
1194 ret_val |= i << (5 * nb_regs);
1195 nb_regs++;
1196 }
1197 in_range = 0;
1198 }
1199 while (skip_past_comma (&str) || (in_range = 1, *str == '-'));
1200
1201 skip_whitespace (str);
1202 if (*str != '}')
1203 {
1204 set_first_syntax_error (_("end of vector register list not found"));
1205 error = TRUE;
1206 }
1207 str++;
1208
1209 skip_whitespace (str);
1210
1211 if (expect_index)
1212 {
1213 if (skip_past_char (&str, '['))
1214 {
1215 expressionS exp;
1216
1217 my_get_expression (&exp, &str, GE_NO_PREFIX, 1);
1218 if (exp.X_op != O_constant)
1219 {
1220 set_first_syntax_error (_("constant expression required."));
1221 error = TRUE;
1222 }
1223 if (! skip_past_char (&str, ']'))
1224 error = TRUE;
1225 else
1226 typeinfo_first.index = exp.X_add_number;
1227 }
1228 else
1229 {
1230 set_first_syntax_error (_("expected index"));
1231 error = TRUE;
1232 }
1233 }
1234
1235 if (nb_regs > 4)
1236 {
1237 set_first_syntax_error (_("too many registers in vector register list"));
1238 error = TRUE;
1239 }
1240 else if (nb_regs == 0)
1241 {
1242 set_first_syntax_error (_("empty vector register list"));
1243 error = TRUE;
1244 }
1245
1246 *ccp = str;
1247 if (! error)
1248 *vectype = typeinfo_first;
1249
1250 return error ? PARSE_FAIL : (ret_val << 2) | (nb_regs - 1);
1251}
1252
1253/* Directives: register aliases. */
1254
1255static reg_entry *
1256insert_reg_alias (char *str, int number, aarch64_reg_type type)
1257{
1258 reg_entry *new;
1259 const char *name;
1260
1261 if ((new = hash_find (aarch64_reg_hsh, str)) != 0)
1262 {
1263 if (new->builtin)
1264 as_warn (_("ignoring attempt to redefine built-in register '%s'"),
1265 str);
1266
1267 /* Only warn about a redefinition if it's not defined as the
1268 same register. */
1269 else if (new->number != number || new->type != type)
1270 as_warn (_("ignoring redefinition of register alias '%s'"), str);
1271
1272 return NULL;
1273 }
1274
1275 name = xstrdup (str);
add39d23 1276 new = XNEW (reg_entry);
a06ea964
NC
1277
1278 new->name = name;
1279 new->number = number;
1280 new->type = type;
1281 new->builtin = FALSE;
1282
1283 if (hash_insert (aarch64_reg_hsh, name, (void *) new))
1284 abort ();
1285
1286 return new;
1287}
1288
1289/* Look for the .req directive. This is of the form:
1290
1291 new_register_name .req existing_register_name
1292
1293 If we find one, or if it looks sufficiently like one that we want to
1294 handle any error here, return TRUE. Otherwise return FALSE. */
1295
1296static bfd_boolean
1297create_register_alias (char *newname, char *p)
1298{
1299 const reg_entry *old;
1300 char *oldname, *nbuf;
1301 size_t nlen;
1302
1303 /* The input scrubber ensures that whitespace after the mnemonic is
1304 collapsed to single spaces. */
1305 oldname = p;
1306 if (strncmp (oldname, " .req ", 6) != 0)
1307 return FALSE;
1308
1309 oldname += 6;
1310 if (*oldname == '\0')
1311 return FALSE;
1312
1313 old = hash_find (aarch64_reg_hsh, oldname);
1314 if (!old)
1315 {
1316 as_warn (_("unknown register '%s' -- .req ignored"), oldname);
1317 return TRUE;
1318 }
1319
1320 /* If TC_CASE_SENSITIVE is defined, then newname already points to
1321 the desired alias name, and p points to its end. If not, then
1322 the desired alias name is in the global original_case_string. */
1323#ifdef TC_CASE_SENSITIVE
1324 nlen = p - newname;
1325#else
1326 newname = original_case_string;
1327 nlen = strlen (newname);
1328#endif
1329
29a2809e 1330 nbuf = xmemdup0 (newname, nlen);
a06ea964
NC
1331
1332 /* Create aliases under the new name as stated; an all-lowercase
1333 version of the new name; and an all-uppercase version of the new
1334 name. */
1335 if (insert_reg_alias (nbuf, old->number, old->type) != NULL)
1336 {
1337 for (p = nbuf; *p; p++)
1338 *p = TOUPPER (*p);
1339
1340 if (strncmp (nbuf, newname, nlen))
1341 {
1342 /* If this attempt to create an additional alias fails, do not bother
1343 trying to create the all-lower case alias. We will fail and issue
1344 a second, duplicate error message. This situation arises when the
1345 programmer does something like:
1346 foo .req r0
1347 Foo .req r1
1348 The second .req creates the "Foo" alias but then fails to create
1349 the artificial FOO alias because it has already been created by the
1350 first .req. */
1351 if (insert_reg_alias (nbuf, old->number, old->type) == NULL)
e1fa0163
NC
1352 {
1353 free (nbuf);
1354 return TRUE;
1355 }
a06ea964
NC
1356 }
1357
1358 for (p = nbuf; *p; p++)
1359 *p = TOLOWER (*p);
1360
1361 if (strncmp (nbuf, newname, nlen))
1362 insert_reg_alias (nbuf, old->number, old->type);
1363 }
1364
e1fa0163 1365 free (nbuf);
a06ea964
NC
1366 return TRUE;
1367}
1368
1369/* Should never be called, as .req goes between the alias and the
1370 register name, not at the beginning of the line. */
1371static void
1372s_req (int a ATTRIBUTE_UNUSED)
1373{
1374 as_bad (_("invalid syntax for .req directive"));
1375}
1376
1377/* The .unreq directive deletes an alias which was previously defined
1378 by .req. For example:
1379
1380 my_alias .req r11
1381 .unreq my_alias */
1382
1383static void
1384s_unreq (int a ATTRIBUTE_UNUSED)
1385{
1386 char *name;
1387 char saved_char;
1388
1389 name = input_line_pointer;
1390
1391 while (*input_line_pointer != 0
1392 && *input_line_pointer != ' ' && *input_line_pointer != '\n')
1393 ++input_line_pointer;
1394
1395 saved_char = *input_line_pointer;
1396 *input_line_pointer = 0;
1397
1398 if (!*name)
1399 as_bad (_("invalid syntax for .unreq directive"));
1400 else
1401 {
1402 reg_entry *reg = hash_find (aarch64_reg_hsh, name);
1403
1404 if (!reg)
1405 as_bad (_("unknown register alias '%s'"), name);
1406 else if (reg->builtin)
1407 as_warn (_("ignoring attempt to undefine built-in register '%s'"),
1408 name);
1409 else
1410 {
1411 char *p;
1412 char *nbuf;
1413
1414 hash_delete (aarch64_reg_hsh, name, FALSE);
1415 free ((char *) reg->name);
1416 free (reg);
1417
1418 /* Also locate the all upper case and all lower case versions.
1419 Do not complain if we cannot find one or the other as it
1420 was probably deleted above. */
1421
1422 nbuf = strdup (name);
1423 for (p = nbuf; *p; p++)
1424 *p = TOUPPER (*p);
1425 reg = hash_find (aarch64_reg_hsh, nbuf);
1426 if (reg)
1427 {
1428 hash_delete (aarch64_reg_hsh, nbuf, FALSE);
1429 free ((char *) reg->name);
1430 free (reg);
1431 }
1432
1433 for (p = nbuf; *p; p++)
1434 *p = TOLOWER (*p);
1435 reg = hash_find (aarch64_reg_hsh, nbuf);
1436 if (reg)
1437 {
1438 hash_delete (aarch64_reg_hsh, nbuf, FALSE);
1439 free ((char *) reg->name);
1440 free (reg);
1441 }
1442
1443 free (nbuf);
1444 }
1445 }
1446
1447 *input_line_pointer = saved_char;
1448 demand_empty_rest_of_line ();
1449}
1450
1451/* Directives: Instruction set selection. */
1452
1453#ifdef OBJ_ELF
1454/* This code is to handle mapping symbols as defined in the ARM AArch64 ELF
1455 spec. (See "Mapping symbols", section 4.5.4, ARM AAELF64 version 0.05).
1456 Note that previously, $a and $t has type STT_FUNC (BSF_OBJECT flag),
1457 and $d has type STT_OBJECT (BSF_OBJECT flag). Now all three are untyped. */
1458
1459/* Create a new mapping symbol for the transition to STATE. */
1460
1461static void
1462make_mapping_symbol (enum mstate state, valueT value, fragS * frag)
1463{
1464 symbolS *symbolP;
1465 const char *symname;
1466 int type;
1467
1468 switch (state)
1469 {
1470 case MAP_DATA:
1471 symname = "$d";
1472 type = BSF_NO_FLAGS;
1473 break;
1474 case MAP_INSN:
1475 symname = "$x";
1476 type = BSF_NO_FLAGS;
1477 break;
1478 default:
1479 abort ();
1480 }
1481
1482 symbolP = symbol_new (symname, now_seg, value, frag);
1483 symbol_get_bfdsym (symbolP)->flags |= type | BSF_LOCAL;
1484
1485 /* Save the mapping symbols for future reference. Also check that
1486 we do not place two mapping symbols at the same offset within a
1487 frag. We'll handle overlap between frags in
1488 check_mapping_symbols.
1489
1490 If .fill or other data filling directive generates zero sized data,
1491 the mapping symbol for the following code will have the same value
1492 as the one generated for the data filling directive. In this case,
1493 we replace the old symbol with the new one at the same address. */
1494 if (value == 0)
1495 {
1496 if (frag->tc_frag_data.first_map != NULL)
1497 {
1498 know (S_GET_VALUE (frag->tc_frag_data.first_map) == 0);
1499 symbol_remove (frag->tc_frag_data.first_map, &symbol_rootP,
1500 &symbol_lastP);
1501 }
1502 frag->tc_frag_data.first_map = symbolP;
1503 }
1504 if (frag->tc_frag_data.last_map != NULL)
1505 {
1506 know (S_GET_VALUE (frag->tc_frag_data.last_map) <=
1507 S_GET_VALUE (symbolP));
1508 if (S_GET_VALUE (frag->tc_frag_data.last_map) == S_GET_VALUE (symbolP))
1509 symbol_remove (frag->tc_frag_data.last_map, &symbol_rootP,
1510 &symbol_lastP);
1511 }
1512 frag->tc_frag_data.last_map = symbolP;
1513}
1514
1515/* We must sometimes convert a region marked as code to data during
1516 code alignment, if an odd number of bytes have to be padded. The
1517 code mapping symbol is pushed to an aligned address. */
1518
1519static void
1520insert_data_mapping_symbol (enum mstate state,
1521 valueT value, fragS * frag, offsetT bytes)
1522{
1523 /* If there was already a mapping symbol, remove it. */
1524 if (frag->tc_frag_data.last_map != NULL
1525 && S_GET_VALUE (frag->tc_frag_data.last_map) ==
1526 frag->fr_address + value)
1527 {
1528 symbolS *symp = frag->tc_frag_data.last_map;
1529
1530 if (value == 0)
1531 {
1532 know (frag->tc_frag_data.first_map == symp);
1533 frag->tc_frag_data.first_map = NULL;
1534 }
1535 frag->tc_frag_data.last_map = NULL;
1536 symbol_remove (symp, &symbol_rootP, &symbol_lastP);
1537 }
1538
1539 make_mapping_symbol (MAP_DATA, value, frag);
1540 make_mapping_symbol (state, value + bytes, frag);
1541}
1542
1543static void mapping_state_2 (enum mstate state, int max_chars);
1544
1545/* Set the mapping state to STATE. Only call this when about to
1546 emit some STATE bytes to the file. */
1547
1548void
1549mapping_state (enum mstate state)
1550{
1551 enum mstate mapstate = seg_info (now_seg)->tc_segment_info_data.mapstate;
1552
a578ef7e
JW
1553 if (state == MAP_INSN)
1554 /* AArch64 instructions require 4-byte alignment. When emitting
1555 instructions into any section, record the appropriate section
1556 alignment. */
1557 record_alignment (now_seg, 2);
1558
448eb63d
RL
1559 if (mapstate == state)
1560 /* The mapping symbol has already been emitted.
1561 There is nothing else to do. */
1562 return;
1563
c1baaddf 1564#define TRANSITION(from, to) (mapstate == (from) && state == (to))
a97902de
RL
1565 if (TRANSITION (MAP_UNDEFINED, MAP_DATA) && !subseg_text_p (now_seg))
1566 /* Emit MAP_DATA within executable section in order. Otherwise, it will be
c1baaddf 1567 evaluated later in the next else. */
a06ea964 1568 return;
c1baaddf
RL
1569 else if (TRANSITION (MAP_UNDEFINED, MAP_INSN))
1570 {
1571 /* Only add the symbol if the offset is > 0:
1572 if we're at the first frag, check it's size > 0;
1573 if we're not at the first frag, then for sure
1574 the offset is > 0. */
1575 struct frag *const frag_first = seg_info (now_seg)->frchainP->frch_root;
1576 const int add_symbol = (frag_now != frag_first)
1577 || (frag_now_fix () > 0);
1578
1579 if (add_symbol)
1580 make_mapping_symbol (MAP_DATA, (valueT) 0, frag_first);
1581 }
1582#undef TRANSITION
a06ea964
NC
1583
1584 mapping_state_2 (state, 0);
a06ea964
NC
1585}
1586
1587/* Same as mapping_state, but MAX_CHARS bytes have already been
1588 allocated. Put the mapping symbol that far back. */
1589
1590static void
1591mapping_state_2 (enum mstate state, int max_chars)
1592{
1593 enum mstate mapstate = seg_info (now_seg)->tc_segment_info_data.mapstate;
1594
1595 if (!SEG_NORMAL (now_seg))
1596 return;
1597
1598 if (mapstate == state)
1599 /* The mapping symbol has already been emitted.
1600 There is nothing else to do. */
1601 return;
1602
1603 seg_info (now_seg)->tc_segment_info_data.mapstate = state;
1604 make_mapping_symbol (state, (valueT) frag_now_fix () - max_chars, frag_now);
1605}
1606#else
1607#define mapping_state(x) /* nothing */
1608#define mapping_state_2(x, y) /* nothing */
1609#endif
1610
1611/* Directives: sectioning and alignment. */
1612
1613static void
1614s_bss (int ignore ATTRIBUTE_UNUSED)
1615{
1616 /* We don't support putting frags in the BSS segment, we fake it by
1617 marking in_bss, then looking at s_skip for clues. */
1618 subseg_set (bss_section, 0);
1619 demand_empty_rest_of_line ();
1620 mapping_state (MAP_DATA);
1621}
1622
1623static void
1624s_even (int ignore ATTRIBUTE_UNUSED)
1625{
1626 /* Never make frag if expect extra pass. */
1627 if (!need_pass_2)
1628 frag_align (1, 0, 0);
1629
1630 record_alignment (now_seg, 1);
1631
1632 demand_empty_rest_of_line ();
1633}
1634
1635/* Directives: Literal pools. */
1636
1637static literal_pool *
1638find_literal_pool (int size)
1639{
1640 literal_pool *pool;
1641
1642 for (pool = list_of_pools; pool != NULL; pool = pool->next)
1643 {
1644 if (pool->section == now_seg
1645 && pool->sub_section == now_subseg && pool->size == size)
1646 break;
1647 }
1648
1649 return pool;
1650}
1651
1652static literal_pool *
1653find_or_make_literal_pool (int size)
1654{
1655 /* Next literal pool ID number. */
1656 static unsigned int latest_pool_num = 1;
1657 literal_pool *pool;
1658
1659 pool = find_literal_pool (size);
1660
1661 if (pool == NULL)
1662 {
1663 /* Create a new pool. */
add39d23 1664 pool = XNEW (literal_pool);
a06ea964
NC
1665 if (!pool)
1666 return NULL;
1667
1668 /* Currently we always put the literal pool in the current text
1669 section. If we were generating "small" model code where we
1670 knew that all code and initialised data was within 1MB then
1671 we could output literals to mergeable, read-only data
1672 sections. */
1673
1674 pool->next_free_entry = 0;
1675 pool->section = now_seg;
1676 pool->sub_section = now_subseg;
1677 pool->size = size;
1678 pool->next = list_of_pools;
1679 pool->symbol = NULL;
1680
1681 /* Add it to the list. */
1682 list_of_pools = pool;
1683 }
1684
1685 /* New pools, and emptied pools, will have a NULL symbol. */
1686 if (pool->symbol == NULL)
1687 {
1688 pool->symbol = symbol_create (FAKE_LABEL_NAME, undefined_section,
1689 (valueT) 0, &zero_address_frag);
1690 pool->id = latest_pool_num++;
1691 }
1692
1693 /* Done. */
1694 return pool;
1695}
1696
1697/* Add the literal of size SIZE in *EXP to the relevant literal pool.
1698 Return TRUE on success, otherwise return FALSE. */
1699static bfd_boolean
1700add_to_lit_pool (expressionS *exp, int size)
1701{
1702 literal_pool *pool;
1703 unsigned int entry;
1704
1705 pool = find_or_make_literal_pool (size);
1706
1707 /* Check if this literal value is already in the pool. */
1708 for (entry = 0; entry < pool->next_free_entry; entry++)
1709 {
55d9b4c1
NC
1710 expressionS * litexp = & pool->literals[entry].exp;
1711
1712 if ((litexp->X_op == exp->X_op)
a06ea964 1713 && (exp->X_op == O_constant)
55d9b4c1
NC
1714 && (litexp->X_add_number == exp->X_add_number)
1715 && (litexp->X_unsigned == exp->X_unsigned))
a06ea964
NC
1716 break;
1717
55d9b4c1 1718 if ((litexp->X_op == exp->X_op)
a06ea964 1719 && (exp->X_op == O_symbol)
55d9b4c1
NC
1720 && (litexp->X_add_number == exp->X_add_number)
1721 && (litexp->X_add_symbol == exp->X_add_symbol)
1722 && (litexp->X_op_symbol == exp->X_op_symbol))
a06ea964
NC
1723 break;
1724 }
1725
1726 /* Do we need to create a new entry? */
1727 if (entry == pool->next_free_entry)
1728 {
1729 if (entry >= MAX_LITERAL_POOL_SIZE)
1730 {
1731 set_syntax_error (_("literal pool overflow"));
1732 return FALSE;
1733 }
1734
55d9b4c1 1735 pool->literals[entry].exp = *exp;
a06ea964 1736 pool->next_free_entry += 1;
55d9b4c1
NC
1737 if (exp->X_op == O_big)
1738 {
1739 /* PR 16688: Bignums are held in a single global array. We must
1740 copy and preserve that value now, before it is overwritten. */
add39d23
TS
1741 pool->literals[entry].bignum = XNEWVEC (LITTLENUM_TYPE,
1742 exp->X_add_number);
55d9b4c1
NC
1743 memcpy (pool->literals[entry].bignum, generic_bignum,
1744 CHARS_PER_LITTLENUM * exp->X_add_number);
1745 }
1746 else
1747 pool->literals[entry].bignum = NULL;
a06ea964
NC
1748 }
1749
1750 exp->X_op = O_symbol;
1751 exp->X_add_number = ((int) entry) * size;
1752 exp->X_add_symbol = pool->symbol;
1753
1754 return TRUE;
1755}
1756
1757/* Can't use symbol_new here, so have to create a symbol and then at
33eaf5de 1758 a later date assign it a value. That's what these functions do. */
a06ea964
NC
1759
1760static void
1761symbol_locate (symbolS * symbolP,
1762 const char *name,/* It is copied, the caller can modify. */
1763 segT segment, /* Segment identifier (SEG_<something>). */
1764 valueT valu, /* Symbol value. */
1765 fragS * frag) /* Associated fragment. */
1766{
e57e6ddc 1767 size_t name_length;
a06ea964
NC
1768 char *preserved_copy_of_name;
1769
1770 name_length = strlen (name) + 1; /* +1 for \0. */
1771 obstack_grow (&notes, name, name_length);
1772 preserved_copy_of_name = obstack_finish (&notes);
1773
1774#ifdef tc_canonicalize_symbol_name
1775 preserved_copy_of_name =
1776 tc_canonicalize_symbol_name (preserved_copy_of_name);
1777#endif
1778
1779 S_SET_NAME (symbolP, preserved_copy_of_name);
1780
1781 S_SET_SEGMENT (symbolP, segment);
1782 S_SET_VALUE (symbolP, valu);
1783 symbol_clear_list_pointers (symbolP);
1784
1785 symbol_set_frag (symbolP, frag);
1786
1787 /* Link to end of symbol chain. */
1788 {
1789 extern int symbol_table_frozen;
1790
1791 if (symbol_table_frozen)
1792 abort ();
1793 }
1794
1795 symbol_append (symbolP, symbol_lastP, &symbol_rootP, &symbol_lastP);
1796
1797 obj_symbol_new_hook (symbolP);
1798
1799#ifdef tc_symbol_new_hook
1800 tc_symbol_new_hook (symbolP);
1801#endif
1802
1803#ifdef DEBUG_SYMS
1804 verify_symbol_chain (symbol_rootP, symbol_lastP);
1805#endif /* DEBUG_SYMS */
1806}
1807
1808
1809static void
1810s_ltorg (int ignored ATTRIBUTE_UNUSED)
1811{
1812 unsigned int entry;
1813 literal_pool *pool;
1814 char sym_name[20];
1815 int align;
1816
67a32447 1817 for (align = 2; align <= 4; align++)
a06ea964
NC
1818 {
1819 int size = 1 << align;
1820
1821 pool = find_literal_pool (size);
1822 if (pool == NULL || pool->symbol == NULL || pool->next_free_entry == 0)
1823 continue;
1824
a06ea964
NC
1825 /* Align pool as you have word accesses.
1826 Only make a frag if we have to. */
1827 if (!need_pass_2)
1828 frag_align (align, 0, 0);
1829
7ea12e5c
NC
1830 mapping_state (MAP_DATA);
1831
a06ea964
NC
1832 record_alignment (now_seg, align);
1833
1834 sprintf (sym_name, "$$lit_\002%x", pool->id);
1835
1836 symbol_locate (pool->symbol, sym_name, now_seg,
1837 (valueT) frag_now_fix (), frag_now);
1838 symbol_table_insert (pool->symbol);
1839
1840 for (entry = 0; entry < pool->next_free_entry; entry++)
55d9b4c1
NC
1841 {
1842 expressionS * exp = & pool->literals[entry].exp;
1843
1844 if (exp->X_op == O_big)
1845 {
1846 /* PR 16688: Restore the global bignum value. */
1847 gas_assert (pool->literals[entry].bignum != NULL);
1848 memcpy (generic_bignum, pool->literals[entry].bignum,
1849 CHARS_PER_LITTLENUM * exp->X_add_number);
1850 }
1851
1852 /* First output the expression in the instruction to the pool. */
1853 emit_expr (exp, size); /* .word|.xword */
1854
1855 if (exp->X_op == O_big)
1856 {
1857 free (pool->literals[entry].bignum);
1858 pool->literals[entry].bignum = NULL;
1859 }
1860 }
a06ea964
NC
1861
1862 /* Mark the pool as empty. */
1863 pool->next_free_entry = 0;
1864 pool->symbol = NULL;
1865 }
1866}
1867
1868#ifdef OBJ_ELF
1869/* Forward declarations for functions below, in the MD interface
1870 section. */
1871static fixS *fix_new_aarch64 (fragS *, int, short, expressionS *, int, int);
1872static struct reloc_table_entry * find_reloc_table_entry (char **);
1873
1874/* Directives: Data. */
1875/* N.B. the support for relocation suffix in this directive needs to be
1876 implemented properly. */
1877
1878static void
1879s_aarch64_elf_cons (int nbytes)
1880{
1881 expressionS exp;
1882
1883#ifdef md_flush_pending_output
1884 md_flush_pending_output ();
1885#endif
1886
1887 if (is_it_end_of_statement ())
1888 {
1889 demand_empty_rest_of_line ();
1890 return;
1891 }
1892
1893#ifdef md_cons_align
1894 md_cons_align (nbytes);
1895#endif
1896
1897 mapping_state (MAP_DATA);
1898 do
1899 {
1900 struct reloc_table_entry *reloc;
1901
1902 expression (&exp);
1903
1904 if (exp.X_op != O_symbol)
1905 emit_expr (&exp, (unsigned int) nbytes);
1906 else
1907 {
1908 skip_past_char (&input_line_pointer, '#');
1909 if (skip_past_char (&input_line_pointer, ':'))
1910 {
1911 reloc = find_reloc_table_entry (&input_line_pointer);
1912 if (reloc == NULL)
1913 as_bad (_("unrecognized relocation suffix"));
1914 else
1915 as_bad (_("unimplemented relocation suffix"));
1916 ignore_rest_of_line ();
1917 return;
1918 }
1919 else
1920 emit_expr (&exp, (unsigned int) nbytes);
1921 }
1922 }
1923 while (*input_line_pointer++ == ',');
1924
1925 /* Put terminator back into stream. */
1926 input_line_pointer--;
1927 demand_empty_rest_of_line ();
1928}
1929
1930#endif /* OBJ_ELF */
1931
1932/* Output a 32-bit word, but mark as an instruction. */
1933
1934static void
1935s_aarch64_inst (int ignored ATTRIBUTE_UNUSED)
1936{
1937 expressionS exp;
1938
1939#ifdef md_flush_pending_output
1940 md_flush_pending_output ();
1941#endif
1942
1943 if (is_it_end_of_statement ())
1944 {
1945 demand_empty_rest_of_line ();
1946 return;
1947 }
1948
a97902de 1949 /* Sections are assumed to start aligned. In executable section, there is no
c1baaddf
RL
1950 MAP_DATA symbol pending. So we only align the address during
1951 MAP_DATA --> MAP_INSN transition.
eb9d6cc9 1952 For other sections, this is not guaranteed. */
c1baaddf 1953 enum mstate mapstate = seg_info (now_seg)->tc_segment_info_data.mapstate;
eb9d6cc9 1954 if (!need_pass_2 && subseg_text_p (now_seg) && mapstate == MAP_DATA)
a06ea964 1955 frag_align_code (2, 0);
c1baaddf 1956
a06ea964
NC
1957#ifdef OBJ_ELF
1958 mapping_state (MAP_INSN);
1959#endif
1960
1961 do
1962 {
1963 expression (&exp);
1964 if (exp.X_op != O_constant)
1965 {
1966 as_bad (_("constant expression required"));
1967 ignore_rest_of_line ();
1968 return;
1969 }
1970
1971 if (target_big_endian)
1972 {
1973 unsigned int val = exp.X_add_number;
1974 exp.X_add_number = SWAP_32 (val);
1975 }
1976 emit_expr (&exp, 4);
1977 }
1978 while (*input_line_pointer++ == ',');
1979
1980 /* Put terminator back into stream. */
1981 input_line_pointer--;
1982 demand_empty_rest_of_line ();
1983}
1984
1985#ifdef OBJ_ELF
43a357f9
RL
1986/* Emit BFD_RELOC_AARCH64_TLSDESC_ADD on the next ADD instruction. */
1987
1988static void
1989s_tlsdescadd (int ignored ATTRIBUTE_UNUSED)
1990{
1991 expressionS exp;
1992
1993 expression (&exp);
1994 frag_grow (4);
1995 fix_new_aarch64 (frag_now, frag_more (0) - frag_now->fr_literal, 4, &exp, 0,
1996 BFD_RELOC_AARCH64_TLSDESC_ADD);
1997
1998 demand_empty_rest_of_line ();
1999}
2000
a06ea964
NC
2001/* Emit BFD_RELOC_AARCH64_TLSDESC_CALL on the next BLR instruction. */
2002
2003static void
2004s_tlsdesccall (int ignored ATTRIBUTE_UNUSED)
2005{
2006 expressionS exp;
2007
2008 /* Since we're just labelling the code, there's no need to define a
2009 mapping symbol. */
2010 expression (&exp);
2011 /* Make sure there is enough room in this frag for the following
2012 blr. This trick only works if the blr follows immediately after
2013 the .tlsdesc directive. */
2014 frag_grow (4);
2015 fix_new_aarch64 (frag_now, frag_more (0) - frag_now->fr_literal, 4, &exp, 0,
2016 BFD_RELOC_AARCH64_TLSDESC_CALL);
2017
2018 demand_empty_rest_of_line ();
2019}
43a357f9
RL
2020
2021/* Emit BFD_RELOC_AARCH64_TLSDESC_LDR on the next LDR instruction. */
2022
2023static void
2024s_tlsdescldr (int ignored ATTRIBUTE_UNUSED)
2025{
2026 expressionS exp;
2027
2028 expression (&exp);
2029 frag_grow (4);
2030 fix_new_aarch64 (frag_now, frag_more (0) - frag_now->fr_literal, 4, &exp, 0,
2031 BFD_RELOC_AARCH64_TLSDESC_LDR);
2032
2033 demand_empty_rest_of_line ();
2034}
a06ea964
NC
2035#endif /* OBJ_ELF */
2036
2037static void s_aarch64_arch (int);
2038static void s_aarch64_cpu (int);
ae527cd8 2039static void s_aarch64_arch_extension (int);
a06ea964
NC
2040
2041/* This table describes all the machine specific pseudo-ops the assembler
2042 has to support. The fields are:
2043 pseudo-op name without dot
2044 function to call to execute this pseudo-op
2045 Integer arg to pass to the function. */
2046
2047const pseudo_typeS md_pseudo_table[] = {
2048 /* Never called because '.req' does not start a line. */
2049 {"req", s_req, 0},
2050 {"unreq", s_unreq, 0},
2051 {"bss", s_bss, 0},
2052 {"even", s_even, 0},
2053 {"ltorg", s_ltorg, 0},
2054 {"pool", s_ltorg, 0},
2055 {"cpu", s_aarch64_cpu, 0},
2056 {"arch", s_aarch64_arch, 0},
ae527cd8 2057 {"arch_extension", s_aarch64_arch_extension, 0},
a06ea964
NC
2058 {"inst", s_aarch64_inst, 0},
2059#ifdef OBJ_ELF
43a357f9 2060 {"tlsdescadd", s_tlsdescadd, 0},
a06ea964 2061 {"tlsdesccall", s_tlsdesccall, 0},
43a357f9 2062 {"tlsdescldr", s_tlsdescldr, 0},
a06ea964
NC
2063 {"word", s_aarch64_elf_cons, 4},
2064 {"long", s_aarch64_elf_cons, 4},
2065 {"xword", s_aarch64_elf_cons, 8},
2066 {"dword", s_aarch64_elf_cons, 8},
2067#endif
2068 {0, 0, 0}
2069};
2070\f
2071
2072/* Check whether STR points to a register name followed by a comma or the
2073 end of line; REG_TYPE indicates which register types are checked
2074 against. Return TRUE if STR is such a register name; otherwise return
2075 FALSE. The function does not intend to produce any diagnostics, but since
2076 the register parser aarch64_reg_parse, which is called by this function,
2077 does produce diagnostics, we call clear_error to clear any diagnostics
2078 that may be generated by aarch64_reg_parse.
2079 Also, the function returns FALSE directly if there is any user error
2080 present at the function entry. This prevents the existing diagnostics
2081 state from being spoiled.
2082 The function currently serves parse_constant_immediate and
2083 parse_big_immediate only. */
2084static bfd_boolean
2085reg_name_p (char *str, aarch64_reg_type reg_type)
2086{
2087 int reg;
2088
2089 /* Prevent the diagnostics state from being spoiled. */
2090 if (error_p ())
2091 return FALSE;
2092
2093 reg = aarch64_reg_parse (&str, reg_type, NULL, NULL);
2094
2095 /* Clear the parsing error that may be set by the reg parser. */
2096 clear_error ();
2097
2098 if (reg == PARSE_FAIL)
2099 return FALSE;
2100
2101 skip_whitespace (str);
2102 if (*str == ',' || is_end_of_line[(unsigned int) *str])
2103 return TRUE;
2104
2105 return FALSE;
2106}
2107
2108/* Parser functions used exclusively in instruction operands. */
2109
2110/* Parse an immediate expression which may not be constant.
2111
2112 To prevent the expression parser from pushing a register name
2113 into the symbol table as an undefined symbol, firstly a check is
1799c0d0
RS
2114 done to find out whether STR is a register of type REG_TYPE followed
2115 by a comma or the end of line. Return FALSE if STR is such a string. */
a06ea964
NC
2116
2117static bfd_boolean
1799c0d0
RS
2118parse_immediate_expression (char **str, expressionS *exp,
2119 aarch64_reg_type reg_type)
a06ea964 2120{
1799c0d0 2121 if (reg_name_p (*str, reg_type))
a06ea964
NC
2122 {
2123 set_recoverable_error (_("immediate operand required"));
2124 return FALSE;
2125 }
2126
2127 my_get_expression (exp, str, GE_OPT_PREFIX, 1);
2128
2129 if (exp->X_op == O_absent)
2130 {
2131 set_fatal_syntax_error (_("missing immediate expression"));
2132 return FALSE;
2133 }
2134
2135 return TRUE;
2136}
2137
2138/* Constant immediate-value read function for use in insn parsing.
2139 STR points to the beginning of the immediate (with the optional
1799c0d0
RS
2140 leading #); *VAL receives the value. REG_TYPE says which register
2141 names should be treated as registers rather than as symbolic immediates.
a06ea964
NC
2142
2143 Return TRUE on success; otherwise return FALSE. */
2144
2145static bfd_boolean
1799c0d0 2146parse_constant_immediate (char **str, int64_t *val, aarch64_reg_type reg_type)
a06ea964
NC
2147{
2148 expressionS exp;
2149
1799c0d0 2150 if (! parse_immediate_expression (str, &exp, reg_type))
a06ea964
NC
2151 return FALSE;
2152
2153 if (exp.X_op != O_constant)
2154 {
2155 set_syntax_error (_("constant expression required"));
2156 return FALSE;
2157 }
2158
2159 *val = exp.X_add_number;
2160 return TRUE;
2161}
2162
2163static uint32_t
2164encode_imm_float_bits (uint32_t imm)
2165{
2166 return ((imm >> 19) & 0x7f) /* b[25:19] -> b[6:0] */
2167 | ((imm >> (31 - 7)) & 0x80); /* b[31] -> b[7] */
2168}
2169
62b0d0d5
YZ
2170/* Return TRUE if the single-precision floating-point value encoded in IMM
2171 can be expressed in the AArch64 8-bit signed floating-point format with
2172 3-bit exponent and normalized 4 bits of precision; in other words, the
2173 floating-point value must be expressable as
2174 (+/-) n / 16 * power (2, r)
2175 where n and r are integers such that 16 <= n <=31 and -3 <= r <= 4. */
2176
a06ea964
NC
2177static bfd_boolean
2178aarch64_imm_float_p (uint32_t imm)
2179{
62b0d0d5
YZ
2180 /* If a single-precision floating-point value has the following bit
2181 pattern, it can be expressed in the AArch64 8-bit floating-point
2182 format:
2183
2184 3 32222222 2221111111111
a06ea964 2185 1 09876543 21098765432109876543210
62b0d0d5
YZ
2186 n Eeeeeexx xxxx0000000000000000000
2187
2188 where n, e and each x are either 0 or 1 independently, with
2189 E == ~ e. */
a06ea964 2190
62b0d0d5
YZ
2191 uint32_t pattern;
2192
2193 /* Prepare the pattern for 'Eeeeee'. */
2194 if (((imm >> 30) & 0x1) == 0)
2195 pattern = 0x3e000000;
a06ea964 2196 else
62b0d0d5
YZ
2197 pattern = 0x40000000;
2198
2199 return (imm & 0x7ffff) == 0 /* lower 19 bits are 0. */
2200 && ((imm & 0x7e000000) == pattern); /* bits 25 - 29 == ~ bit 30. */
a06ea964
NC
2201}
2202
04a3379a
RS
2203/* Return TRUE if the IEEE double value encoded in IMM can be expressed
2204 as an IEEE float without any loss of precision. Store the value in
2205 *FPWORD if so. */
62b0d0d5 2206
a06ea964 2207static bfd_boolean
04a3379a 2208can_convert_double_to_float (uint64_t imm, uint32_t *fpword)
62b0d0d5
YZ
2209{
2210 /* If a double-precision floating-point value has the following bit
04a3379a 2211 pattern, it can be expressed in a float:
62b0d0d5 2212
04a3379a
RS
2213 6 66655555555 5544 44444444 33333333 33222222 22221111 111111
2214 3 21098765432 1098 76543210 98765432 10987654 32109876 54321098 76543210
2215 n E~~~eeeeeee ssss ssssssss ssssssss SSS00000 00000000 00000000 00000000
62b0d0d5 2216
04a3379a
RS
2217 -----------------------------> nEeeeeee esssssss ssssssss sssssSSS
2218 if Eeee_eeee != 1111_1111
2219
2220 where n, e, s and S are either 0 or 1 independently and where ~ is the
2221 inverse of E. */
62b0d0d5
YZ
2222
2223 uint32_t pattern;
2224 uint32_t high32 = imm >> 32;
04a3379a 2225 uint32_t low32 = imm;
62b0d0d5 2226
04a3379a
RS
2227 /* Lower 29 bits need to be 0s. */
2228 if ((imm & 0x1fffffff) != 0)
62b0d0d5
YZ
2229 return FALSE;
2230
2231 /* Prepare the pattern for 'Eeeeeeeee'. */
2232 if (((high32 >> 30) & 0x1) == 0)
04a3379a 2233 pattern = 0x38000000;
62b0d0d5
YZ
2234 else
2235 pattern = 0x40000000;
2236
04a3379a
RS
2237 /* Check E~~~. */
2238 if ((high32 & 0x78000000) != pattern)
62b0d0d5 2239 return FALSE;
04a3379a
RS
2240
2241 /* Check Eeee_eeee != 1111_1111. */
2242 if ((high32 & 0x7ff00000) == 0x47f00000)
2243 return FALSE;
2244
2245 *fpword = ((high32 & 0xc0000000) /* 1 n bit and 1 E bit. */
2246 | ((high32 << 3) & 0x3ffffff8) /* 7 e and 20 s bits. */
2247 | (low32 >> 29)); /* 3 S bits. */
2248 return TRUE;
62b0d0d5
YZ
2249}
2250
165d4950
RS
2251/* Return true if we should treat OPERAND as a double-precision
2252 floating-point operand rather than a single-precision one. */
2253static bfd_boolean
2254double_precision_operand_p (const aarch64_opnd_info *operand)
2255{
2256 /* Check for unsuffixed SVE registers, which are allowed
2257 for LDR and STR but not in instructions that require an
2258 immediate. We get better error messages if we arbitrarily
2259 pick one size, parse the immediate normally, and then
2260 report the match failure in the normal way. */
2261 return (operand->qualifier == AARCH64_OPND_QLF_NIL
2262 || aarch64_get_qualifier_esize (operand->qualifier) == 8);
2263}
2264
62b0d0d5
YZ
2265/* Parse a floating-point immediate. Return TRUE on success and return the
2266 value in *IMMED in the format of IEEE754 single-precision encoding.
2267 *CCP points to the start of the string; DP_P is TRUE when the immediate
2268 is expected to be in double-precision (N.B. this only matters when
1799c0d0
RS
2269 hexadecimal representation is involved). REG_TYPE says which register
2270 names should be treated as registers rather than as symbolic immediates.
62b0d0d5 2271
874d7e6e
RS
2272 This routine accepts any IEEE float; it is up to the callers to reject
2273 invalid ones. */
62b0d0d5
YZ
2274
2275static bfd_boolean
1799c0d0
RS
2276parse_aarch64_imm_float (char **ccp, int *immed, bfd_boolean dp_p,
2277 aarch64_reg_type reg_type)
a06ea964
NC
2278{
2279 char *str = *ccp;
2280 char *fpnum;
2281 LITTLENUM_TYPE words[MAX_LITTLENUMS];
2282 int found_fpchar = 0;
62b0d0d5
YZ
2283 int64_t val = 0;
2284 unsigned fpword = 0;
2285 bfd_boolean hex_p = FALSE;
a06ea964
NC
2286
2287 skip_past_char (&str, '#');
2288
a06ea964
NC
2289 fpnum = str;
2290 skip_whitespace (fpnum);
2291
2292 if (strncmp (fpnum, "0x", 2) == 0)
62b0d0d5
YZ
2293 {
2294 /* Support the hexadecimal representation of the IEEE754 encoding.
2295 Double-precision is expected when DP_P is TRUE, otherwise the
2296 representation should be in single-precision. */
1799c0d0 2297 if (! parse_constant_immediate (&str, &val, reg_type))
62b0d0d5
YZ
2298 goto invalid_fp;
2299
2300 if (dp_p)
2301 {
04a3379a 2302 if (!can_convert_double_to_float (val, &fpword))
62b0d0d5
YZ
2303 goto invalid_fp;
2304 }
2305 else if ((uint64_t) val > 0xffffffff)
2306 goto invalid_fp;
2307 else
2308 fpword = val;
2309
2310 hex_p = TRUE;
2311 }
a06ea964
NC
2312 else
2313 {
6a9deabe
RS
2314 if (reg_name_p (str, reg_type))
2315 {
2316 set_recoverable_error (_("immediate operand required"));
2317 return FALSE;
2318 }
2319
62b0d0d5
YZ
2320 /* We must not accidentally parse an integer as a floating-point number.
2321 Make sure that the value we parse is not an integer by checking for
2322 special characters '.' or 'e'. */
a06ea964
NC
2323 for (; *fpnum != '\0' && *fpnum != ' ' && *fpnum != '\n'; fpnum++)
2324 if (*fpnum == '.' || *fpnum == 'e' || *fpnum == 'E')
2325 {
2326 found_fpchar = 1;
2327 break;
2328 }
2329
2330 if (!found_fpchar)
2331 return FALSE;
2332 }
2333
62b0d0d5 2334 if (! hex_p)
a06ea964 2335 {
a06ea964
NC
2336 int i;
2337
62b0d0d5
YZ
2338 if ((str = atof_ieee (str, 's', words)) == NULL)
2339 goto invalid_fp;
2340
a06ea964
NC
2341 /* Our FP word must be 32 bits (single-precision FP). */
2342 for (i = 0; i < 32 / LITTLENUM_NUMBER_OF_BITS; i++)
2343 {
2344 fpword <<= LITTLENUM_NUMBER_OF_BITS;
2345 fpword |= words[i];
2346 }
62b0d0d5 2347 }
a06ea964 2348
874d7e6e
RS
2349 *immed = fpword;
2350 *ccp = str;
2351 return TRUE;
a06ea964
NC
2352
2353invalid_fp:
2354 set_fatal_syntax_error (_("invalid floating-point constant"));
2355 return FALSE;
2356}
2357
2358/* Less-generic immediate-value read function with the possibility of loading
2359 a big (64-bit) immediate, as required by AdvSIMD Modified immediate
2360 instructions.
2361
2362 To prevent the expression parser from pushing a register name into the
2363 symbol table as an undefined symbol, a check is firstly done to find
1799c0d0
RS
2364 out whether STR is a register of type REG_TYPE followed by a comma or
2365 the end of line. Return FALSE if STR is such a register. */
a06ea964
NC
2366
2367static bfd_boolean
1799c0d0 2368parse_big_immediate (char **str, int64_t *imm, aarch64_reg_type reg_type)
a06ea964
NC
2369{
2370 char *ptr = *str;
2371
1799c0d0 2372 if (reg_name_p (ptr, reg_type))
a06ea964
NC
2373 {
2374 set_syntax_error (_("immediate operand required"));
2375 return FALSE;
2376 }
2377
2378 my_get_expression (&inst.reloc.exp, &ptr, GE_OPT_PREFIX, 1);
2379
2380 if (inst.reloc.exp.X_op == O_constant)
2381 *imm = inst.reloc.exp.X_add_number;
2382
2383 *str = ptr;
2384
2385 return TRUE;
2386}
2387
2388/* Set operand IDX of the *INSTR that needs a GAS internal fixup.
2389 if NEED_LIBOPCODES is non-zero, the fixup will need
2390 assistance from the libopcodes. */
2391
2392static inline void
2393aarch64_set_gas_internal_fixup (struct reloc *reloc,
2394 const aarch64_opnd_info *operand,
2395 int need_libopcodes_p)
2396{
2397 reloc->type = BFD_RELOC_AARCH64_GAS_INTERNAL_FIXUP;
2398 reloc->opnd = operand->type;
2399 if (need_libopcodes_p)
2400 reloc->need_libopcodes_p = 1;
2401};
2402
2403/* Return TRUE if the instruction needs to be fixed up later internally by
2404 the GAS; otherwise return FALSE. */
2405
2406static inline bfd_boolean
2407aarch64_gas_internal_fixup_p (void)
2408{
2409 return inst.reloc.type == BFD_RELOC_AARCH64_GAS_INTERNAL_FIXUP;
2410}
2411
33eaf5de 2412/* Assign the immediate value to the relevant field in *OPERAND if
a06ea964
NC
2413 RELOC->EXP is a constant expression; otherwise, flag that *OPERAND
2414 needs an internal fixup in a later stage.
2415 ADDR_OFF_P determines whether it is the field ADDR.OFFSET.IMM or
2416 IMM.VALUE that may get assigned with the constant. */
2417static inline void
2418assign_imm_if_const_or_fixup_later (struct reloc *reloc,
2419 aarch64_opnd_info *operand,
2420 int addr_off_p,
2421 int need_libopcodes_p,
2422 int skip_p)
2423{
2424 if (reloc->exp.X_op == O_constant)
2425 {
2426 if (addr_off_p)
2427 operand->addr.offset.imm = reloc->exp.X_add_number;
2428 else
2429 operand->imm.value = reloc->exp.X_add_number;
2430 reloc->type = BFD_RELOC_UNUSED;
2431 }
2432 else
2433 {
2434 aarch64_set_gas_internal_fixup (reloc, operand, need_libopcodes_p);
2435 /* Tell libopcodes to ignore this operand or not. This is helpful
2436 when one of the operands needs to be fixed up later but we need
2437 libopcodes to check the other operands. */
2438 operand->skip = skip_p;
2439 }
2440}
2441
2442/* Relocation modifiers. Each entry in the table contains the textual
2443 name for the relocation which may be placed before a symbol used as
2444 a load/store offset, or add immediate. It must be surrounded by a
2445 leading and trailing colon, for example:
2446
2447 ldr x0, [x1, #:rello:varsym]
2448 add x0, x1, #:rello:varsym */
2449
2450struct reloc_table_entry
2451{
2452 const char *name;
2453 int pc_rel;
6f4a313b 2454 bfd_reloc_code_real_type adr_type;
a06ea964
NC
2455 bfd_reloc_code_real_type adrp_type;
2456 bfd_reloc_code_real_type movw_type;
2457 bfd_reloc_code_real_type add_type;
2458 bfd_reloc_code_real_type ldst_type;
74ad790c 2459 bfd_reloc_code_real_type ld_literal_type;
a06ea964
NC
2460};
2461
2462static struct reloc_table_entry reloc_table[] = {
2463 /* Low 12 bits of absolute address: ADD/i and LDR/STR */
2464 {"lo12", 0,
6f4a313b 2465 0, /* adr_type */
a06ea964
NC
2466 0,
2467 0,
2468 BFD_RELOC_AARCH64_ADD_LO12,
74ad790c
MS
2469 BFD_RELOC_AARCH64_LDST_LO12,
2470 0},
a06ea964
NC
2471
2472 /* Higher 21 bits of pc-relative page offset: ADRP */
2473 {"pg_hi21", 1,
6f4a313b 2474 0, /* adr_type */
a06ea964
NC
2475 BFD_RELOC_AARCH64_ADR_HI21_PCREL,
2476 0,
2477 0,
74ad790c 2478 0,
a06ea964
NC
2479 0},
2480
2481 /* Higher 21 bits of pc-relative page offset: ADRP, no check */
2482 {"pg_hi21_nc", 1,
6f4a313b 2483 0, /* adr_type */
a06ea964
NC
2484 BFD_RELOC_AARCH64_ADR_HI21_NC_PCREL,
2485 0,
2486 0,
74ad790c 2487 0,
a06ea964
NC
2488 0},
2489
2490 /* Most significant bits 0-15 of unsigned address/value: MOVZ */
2491 {"abs_g0", 0,
6f4a313b 2492 0, /* adr_type */
a06ea964
NC
2493 0,
2494 BFD_RELOC_AARCH64_MOVW_G0,
2495 0,
74ad790c 2496 0,
a06ea964
NC
2497 0},
2498
2499 /* Most significant bits 0-15 of signed address/value: MOVN/Z */
2500 {"abs_g0_s", 0,
6f4a313b 2501 0, /* adr_type */
a06ea964
NC
2502 0,
2503 BFD_RELOC_AARCH64_MOVW_G0_S,
2504 0,
74ad790c 2505 0,
a06ea964
NC
2506 0},
2507
2508 /* Less significant bits 0-15 of address/value: MOVK, no check */
2509 {"abs_g0_nc", 0,
6f4a313b 2510 0, /* adr_type */
a06ea964
NC
2511 0,
2512 BFD_RELOC_AARCH64_MOVW_G0_NC,
2513 0,
74ad790c 2514 0,
a06ea964
NC
2515 0},
2516
2517 /* Most significant bits 16-31 of unsigned address/value: MOVZ */
2518 {"abs_g1", 0,
6f4a313b 2519 0, /* adr_type */
a06ea964
NC
2520 0,
2521 BFD_RELOC_AARCH64_MOVW_G1,
2522 0,
74ad790c 2523 0,
a06ea964
NC
2524 0},
2525
2526 /* Most significant bits 16-31 of signed address/value: MOVN/Z */
2527 {"abs_g1_s", 0,
6f4a313b 2528 0, /* adr_type */
a06ea964
NC
2529 0,
2530 BFD_RELOC_AARCH64_MOVW_G1_S,
2531 0,
74ad790c 2532 0,
a06ea964
NC
2533 0},
2534
2535 /* Less significant bits 16-31 of address/value: MOVK, no check */
2536 {"abs_g1_nc", 0,
6f4a313b 2537 0, /* adr_type */
a06ea964
NC
2538 0,
2539 BFD_RELOC_AARCH64_MOVW_G1_NC,
2540 0,
74ad790c 2541 0,
a06ea964
NC
2542 0},
2543
2544 /* Most significant bits 32-47 of unsigned address/value: MOVZ */
2545 {"abs_g2", 0,
6f4a313b 2546 0, /* adr_type */
a06ea964
NC
2547 0,
2548 BFD_RELOC_AARCH64_MOVW_G2,
2549 0,
74ad790c 2550 0,
a06ea964
NC
2551 0},
2552
2553 /* Most significant bits 32-47 of signed address/value: MOVN/Z */
2554 {"abs_g2_s", 0,
6f4a313b 2555 0, /* adr_type */
a06ea964
NC
2556 0,
2557 BFD_RELOC_AARCH64_MOVW_G2_S,
2558 0,
74ad790c 2559 0,
a06ea964
NC
2560 0},
2561
2562 /* Less significant bits 32-47 of address/value: MOVK, no check */
2563 {"abs_g2_nc", 0,
6f4a313b 2564 0, /* adr_type */
a06ea964
NC
2565 0,
2566 BFD_RELOC_AARCH64_MOVW_G2_NC,
2567 0,
74ad790c 2568 0,
a06ea964
NC
2569 0},
2570
2571 /* Most significant bits 48-63 of signed/unsigned address/value: MOVZ */
2572 {"abs_g3", 0,
6f4a313b 2573 0, /* adr_type */
a06ea964
NC
2574 0,
2575 BFD_RELOC_AARCH64_MOVW_G3,
2576 0,
74ad790c 2577 0,
a06ea964 2578 0},
4aa2c5e2 2579
32247401
RL
2580 /* Most significant bits 0-15 of signed/unsigned address/value: MOVZ */
2581 {"prel_g0", 1,
2582 0, /* adr_type */
2583 0,
2584 BFD_RELOC_AARCH64_MOVW_PREL_G0,
2585 0,
2586 0,
2587 0},
2588
2589 /* Most significant bits 0-15 of signed/unsigned address/value: MOVK */
2590 {"prel_g0_nc", 1,
2591 0, /* adr_type */
2592 0,
2593 BFD_RELOC_AARCH64_MOVW_PREL_G0_NC,
2594 0,
2595 0,
2596 0},
2597
2598 /* Most significant bits 16-31 of signed/unsigned address/value: MOVZ */
2599 {"prel_g1", 1,
2600 0, /* adr_type */
2601 0,
2602 BFD_RELOC_AARCH64_MOVW_PREL_G1,
2603 0,
2604 0,
2605 0},
2606
2607 /* Most significant bits 16-31 of signed/unsigned address/value: MOVK */
2608 {"prel_g1_nc", 1,
2609 0, /* adr_type */
2610 0,
2611 BFD_RELOC_AARCH64_MOVW_PREL_G1_NC,
2612 0,
2613 0,
2614 0},
2615
2616 /* Most significant bits 32-47 of signed/unsigned address/value: MOVZ */
2617 {"prel_g2", 1,
2618 0, /* adr_type */
2619 0,
2620 BFD_RELOC_AARCH64_MOVW_PREL_G2,
2621 0,
2622 0,
2623 0},
2624
2625 /* Most significant bits 32-47 of signed/unsigned address/value: MOVK */
2626 {"prel_g2_nc", 1,
2627 0, /* adr_type */
2628 0,
2629 BFD_RELOC_AARCH64_MOVW_PREL_G2_NC,
2630 0,
2631 0,
2632 0},
2633
2634 /* Most significant bits 48-63 of signed/unsigned address/value: MOVZ */
2635 {"prel_g3", 1,
2636 0, /* adr_type */
2637 0,
2638 BFD_RELOC_AARCH64_MOVW_PREL_G3,
2639 0,
2640 0,
2641 0},
2642
a06ea964
NC
2643 /* Get to the page containing GOT entry for a symbol. */
2644 {"got", 1,
6f4a313b 2645 0, /* adr_type */
a06ea964
NC
2646 BFD_RELOC_AARCH64_ADR_GOT_PAGE,
2647 0,
2648 0,
74ad790c 2649 0,
4aa2c5e2
MS
2650 BFD_RELOC_AARCH64_GOT_LD_PREL19},
2651
a06ea964
NC
2652 /* 12 bit offset into the page containing GOT entry for that symbol. */
2653 {"got_lo12", 0,
6f4a313b 2654 0, /* adr_type */
a06ea964
NC
2655 0,
2656 0,
2657 0,
74ad790c
MS
2658 BFD_RELOC_AARCH64_LD_GOT_LO12_NC,
2659 0},
a06ea964 2660
ca632371
RL
2661 /* 0-15 bits of address/value: MOVk, no check. */
2662 {"gotoff_g0_nc", 0,
2663 0, /* adr_type */
2664 0,
2665 BFD_RELOC_AARCH64_MOVW_GOTOFF_G0_NC,
2666 0,
2667 0,
2668 0},
2669
654248e7
RL
2670 /* Most significant bits 16-31 of address/value: MOVZ. */
2671 {"gotoff_g1", 0,
2672 0, /* adr_type */
2673 0,
2674 BFD_RELOC_AARCH64_MOVW_GOTOFF_G1,
2675 0,
2676 0,
2677 0},
2678
87f5fbcc
RL
2679 /* 15 bit offset into the page containing GOT entry for that symbol. */
2680 {"gotoff_lo15", 0,
2681 0, /* adr_type */
2682 0,
2683 0,
2684 0,
2685 BFD_RELOC_AARCH64_LD64_GOTOFF_LO15,
2686 0},
2687
3b957e5b
RL
2688 /* Get to the page containing GOT TLS entry for a symbol */
2689 {"gottprel_g0_nc", 0,
2690 0, /* adr_type */
2691 0,
2692 BFD_RELOC_AARCH64_TLSIE_MOVW_GOTTPREL_G0_NC,
2693 0,
2694 0,
2695 0},
2696
2697 /* Get to the page containing GOT TLS entry for a symbol */
2698 {"gottprel_g1", 0,
2699 0, /* adr_type */
2700 0,
2701 BFD_RELOC_AARCH64_TLSIE_MOVW_GOTTPREL_G1,
2702 0,
2703 0,
2704 0},
2705
a06ea964
NC
2706 /* Get to the page containing GOT TLS entry for a symbol */
2707 {"tlsgd", 0,
3c12b054 2708 BFD_RELOC_AARCH64_TLSGD_ADR_PREL21, /* adr_type */
a06ea964
NC
2709 BFD_RELOC_AARCH64_TLSGD_ADR_PAGE21,
2710 0,
2711 0,
74ad790c 2712 0,
a06ea964
NC
2713 0},
2714
2715 /* 12 bit offset into the page containing GOT TLS entry for a symbol */
2716 {"tlsgd_lo12", 0,
6f4a313b 2717 0, /* adr_type */
a06ea964
NC
2718 0,
2719 0,
2720 BFD_RELOC_AARCH64_TLSGD_ADD_LO12_NC,
74ad790c 2721 0,
a06ea964
NC
2722 0},
2723
3e8286c0
RL
2724 /* Lower 16 bits address/value: MOVk. */
2725 {"tlsgd_g0_nc", 0,
2726 0, /* adr_type */
2727 0,
2728 BFD_RELOC_AARCH64_TLSGD_MOVW_G0_NC,
2729 0,
2730 0,
2731 0},
2732
1aa66fb1
RL
2733 /* Most significant bits 16-31 of address/value: MOVZ. */
2734 {"tlsgd_g1", 0,
2735 0, /* adr_type */
2736 0,
2737 BFD_RELOC_AARCH64_TLSGD_MOVW_G1,
2738 0,
2739 0,
2740 0},
2741
a06ea964
NC
2742 /* Get to the page containing GOT TLS entry for a symbol */
2743 {"tlsdesc", 0,
389b8029 2744 BFD_RELOC_AARCH64_TLSDESC_ADR_PREL21, /* adr_type */
418009c2 2745 BFD_RELOC_AARCH64_TLSDESC_ADR_PAGE21,
a06ea964
NC
2746 0,
2747 0,
74ad790c 2748 0,
1ada945d 2749 BFD_RELOC_AARCH64_TLSDESC_LD_PREL19},
a06ea964
NC
2750
2751 /* 12 bit offset into the page containing GOT TLS entry for a symbol */
2752 {"tlsdesc_lo12", 0,
6f4a313b 2753 0, /* adr_type */
a06ea964
NC
2754 0,
2755 0,
f955cccf 2756 BFD_RELOC_AARCH64_TLSDESC_ADD_LO12,
74ad790c
MS
2757 BFD_RELOC_AARCH64_TLSDESC_LD_LO12_NC,
2758 0},
a06ea964 2759
6c37fedc
JW
2760 /* Get to the page containing GOT TLS entry for a symbol.
2761 The same as GD, we allocate two consecutive GOT slots
2762 for module index and module offset, the only difference
33eaf5de 2763 with GD is the module offset should be initialized to
6c37fedc
JW
2764 zero without any outstanding runtime relocation. */
2765 {"tlsldm", 0,
2766 BFD_RELOC_AARCH64_TLSLD_ADR_PREL21, /* adr_type */
1107e076 2767 BFD_RELOC_AARCH64_TLSLD_ADR_PAGE21,
6c37fedc
JW
2768 0,
2769 0,
2770 0,
2771 0},
2772
a12fad50
JW
2773 /* 12 bit offset into the page containing GOT TLS entry for a symbol */
2774 {"tlsldm_lo12_nc", 0,
2775 0, /* adr_type */
2776 0,
2777 0,
2778 BFD_RELOC_AARCH64_TLSLD_ADD_LO12_NC,
2779 0,
2780 0},
2781
70151fb5
JW
2782 /* 12 bit offset into the module TLS base address. */
2783 {"dtprel_lo12", 0,
2784 0, /* adr_type */
2785 0,
2786 0,
2787 BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_LO12,
4c562523 2788 BFD_RELOC_AARCH64_TLSLD_LDST_DTPREL_LO12,
70151fb5
JW
2789 0},
2790
13289c10
JW
2791 /* Same as dtprel_lo12, no overflow check. */
2792 {"dtprel_lo12_nc", 0,
2793 0, /* adr_type */
2794 0,
2795 0,
2796 BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_LO12_NC,
4c562523 2797 BFD_RELOC_AARCH64_TLSLD_LDST_DTPREL_LO12_NC,
13289c10
JW
2798 0},
2799
49df5539
JW
2800 /* bits[23:12] of offset to the module TLS base address. */
2801 {"dtprel_hi12", 0,
2802 0, /* adr_type */
2803 0,
2804 0,
2805 BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_HI12,
2806 0,
2807 0},
2808
2809 /* bits[15:0] of offset to the module TLS base address. */
2810 {"dtprel_g0", 0,
2811 0, /* adr_type */
2812 0,
2813 BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0,
2814 0,
2815 0,
2816 0},
2817
2818 /* No overflow check version of BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0. */
2819 {"dtprel_g0_nc", 0,
2820 0, /* adr_type */
2821 0,
2822 BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0_NC,
2823 0,
2824 0,
2825 0},
2826
2827 /* bits[31:16] of offset to the module TLS base address. */
2828 {"dtprel_g1", 0,
2829 0, /* adr_type */
2830 0,
2831 BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1,
2832 0,
2833 0,
2834 0},
2835
2836 /* No overflow check version of BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1. */
2837 {"dtprel_g1_nc", 0,
2838 0, /* adr_type */
2839 0,
2840 BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1_NC,
2841 0,
2842 0,
2843 0},
2844
2845 /* bits[47:32] of offset to the module TLS base address. */
2846 {"dtprel_g2", 0,
2847 0, /* adr_type */
2848 0,
2849 BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G2,
2850 0,
2851 0,
2852 0},
2853
43a357f9
RL
2854 /* Lower 16 bit offset into GOT entry for a symbol */
2855 {"tlsdesc_off_g0_nc", 0,
2856 0, /* adr_type */
2857 0,
2858 BFD_RELOC_AARCH64_TLSDESC_OFF_G0_NC,
2859 0,
2860 0,
2861 0},
2862
2863 /* Higher 16 bit offset into GOT entry for a symbol */
2864 {"tlsdesc_off_g1", 0,
2865 0, /* adr_type */
2866 0,
2867 BFD_RELOC_AARCH64_TLSDESC_OFF_G1,
2868 0,
2869 0,
2870 0},
2871
a06ea964
NC
2872 /* Get to the page containing GOT TLS entry for a symbol */
2873 {"gottprel", 0,
6f4a313b 2874 0, /* adr_type */
a06ea964
NC
2875 BFD_RELOC_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21,
2876 0,
2877 0,
74ad790c 2878 0,
043bf05a 2879 BFD_RELOC_AARCH64_TLSIE_LD_GOTTPREL_PREL19},
a06ea964
NC
2880
2881 /* 12 bit offset into the page containing GOT TLS entry for a symbol */
2882 {"gottprel_lo12", 0,
6f4a313b 2883 0, /* adr_type */
a06ea964
NC
2884 0,
2885 0,
2886 0,
74ad790c
MS
2887 BFD_RELOC_AARCH64_TLSIE_LD_GOTTPREL_LO12_NC,
2888 0},
a06ea964
NC
2889
2890 /* Get tp offset for a symbol. */
2891 {"tprel", 0,
6f4a313b 2892 0, /* adr_type */
a06ea964
NC
2893 0,
2894 0,
2895 BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_LO12,
74ad790c 2896 0,
a06ea964
NC
2897 0},
2898
2899 /* Get tp offset for a symbol. */
2900 {"tprel_lo12", 0,
6f4a313b 2901 0, /* adr_type */
a06ea964
NC
2902 0,
2903 0,
2904 BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_LO12,
74ad790c 2905 0,
a06ea964
NC
2906 0},
2907
2908 /* Get tp offset for a symbol. */
2909 {"tprel_hi12", 0,
6f4a313b 2910 0, /* adr_type */
a06ea964
NC
2911 0,
2912 0,
2913 BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_HI12,
74ad790c 2914 0,
a06ea964
NC
2915 0},
2916
2917 /* Get tp offset for a symbol. */
2918 {"tprel_lo12_nc", 0,
6f4a313b 2919 0, /* adr_type */
a06ea964
NC
2920 0,
2921 0,
2922 BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_LO12_NC,
74ad790c 2923 0,
a06ea964
NC
2924 0},
2925
2926 /* Most significant bits 32-47 of address/value: MOVZ. */
2927 {"tprel_g2", 0,
6f4a313b 2928 0, /* adr_type */
a06ea964
NC
2929 0,
2930 BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G2,
2931 0,
74ad790c 2932 0,
a06ea964
NC
2933 0},
2934
2935 /* Most significant bits 16-31 of address/value: MOVZ. */
2936 {"tprel_g1", 0,
6f4a313b 2937 0, /* adr_type */
a06ea964
NC
2938 0,
2939 BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G1,
2940 0,
74ad790c 2941 0,
a06ea964
NC
2942 0},
2943
2944 /* Most significant bits 16-31 of address/value: MOVZ, no check. */
2945 {"tprel_g1_nc", 0,
6f4a313b 2946 0, /* adr_type */
a06ea964
NC
2947 0,
2948 BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G1_NC,
2949 0,
74ad790c 2950 0,
a06ea964
NC
2951 0},
2952
2953 /* Most significant bits 0-15 of address/value: MOVZ. */
2954 {"tprel_g0", 0,
6f4a313b 2955 0, /* adr_type */
a06ea964
NC
2956 0,
2957 BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G0,
2958 0,
74ad790c 2959 0,
a06ea964
NC
2960 0},
2961
2962 /* Most significant bits 0-15 of address/value: MOVZ, no check. */
2963 {"tprel_g0_nc", 0,
6f4a313b 2964 0, /* adr_type */
a06ea964
NC
2965 0,
2966 BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G0_NC,
2967 0,
74ad790c 2968 0,
a06ea964 2969 0},
a921b5bd
JW
2970
2971 /* 15bit offset from got entry to base address of GOT table. */
2972 {"gotpage_lo15", 0,
2973 0,
2974 0,
2975 0,
2976 0,
2977 BFD_RELOC_AARCH64_LD64_GOTPAGE_LO15,
2978 0},
3d715ce4
JW
2979
2980 /* 14bit offset from got entry to base address of GOT table. */
2981 {"gotpage_lo14", 0,
2982 0,
2983 0,
2984 0,
2985 0,
2986 BFD_RELOC_AARCH64_LD32_GOTPAGE_LO14,
2987 0},
a06ea964
NC
2988};
2989
2990/* Given the address of a pointer pointing to the textual name of a
2991 relocation as may appear in assembler source, attempt to find its
2992 details in reloc_table. The pointer will be updated to the character
2993 after the trailing colon. On failure, NULL will be returned;
2994 otherwise return the reloc_table_entry. */
2995
2996static struct reloc_table_entry *
2997find_reloc_table_entry (char **str)
2998{
2999 unsigned int i;
3000 for (i = 0; i < ARRAY_SIZE (reloc_table); i++)
3001 {
3002 int length = strlen (reloc_table[i].name);
3003
3004 if (strncasecmp (reloc_table[i].name, *str, length) == 0
3005 && (*str)[length] == ':')
3006 {
3007 *str += (length + 1);
3008 return &reloc_table[i];
3009 }
3010 }
3011
3012 return NULL;
3013}
3014
3015/* Mode argument to parse_shift and parser_shifter_operand. */
3016enum parse_shift_mode
3017{
98907a70 3018 SHIFTED_NONE, /* no shifter allowed */
a06ea964
NC
3019 SHIFTED_ARITH_IMM, /* "rn{,lsl|lsr|asl|asr|uxt|sxt #n}" or
3020 "#imm{,lsl #n}" */
3021 SHIFTED_LOGIC_IMM, /* "rn{,lsl|lsr|asl|asr|ror #n}" or
3022 "#imm" */
3023 SHIFTED_LSL, /* bare "lsl #n" */
2442d846 3024 SHIFTED_MUL, /* bare "mul #n" */
a06ea964 3025 SHIFTED_LSL_MSL, /* "lsl|msl #n" */
98907a70 3026 SHIFTED_MUL_VL, /* "mul vl" */
a06ea964
NC
3027 SHIFTED_REG_OFFSET /* [su]xtw|sxtx {#n} or lsl #n */
3028};
3029
3030/* Parse a <shift> operator on an AArch64 data processing instruction.
3031 Return TRUE on success; otherwise return FALSE. */
3032static bfd_boolean
3033parse_shift (char **str, aarch64_opnd_info *operand, enum parse_shift_mode mode)
3034{
3035 const struct aarch64_name_value_pair *shift_op;
3036 enum aarch64_modifier_kind kind;
3037 expressionS exp;
3038 int exp_has_prefix;
3039 char *s = *str;
3040 char *p = s;
3041
3042 for (p = *str; ISALPHA (*p); p++)
3043 ;
3044
3045 if (p == *str)
3046 {
3047 set_syntax_error (_("shift expression expected"));
3048 return FALSE;
3049 }
3050
3051 shift_op = hash_find_n (aarch64_shift_hsh, *str, p - *str);
3052
3053 if (shift_op == NULL)
3054 {
3055 set_syntax_error (_("shift operator expected"));
3056 return FALSE;
3057 }
3058
3059 kind = aarch64_get_operand_modifier (shift_op);
3060
3061 if (kind == AARCH64_MOD_MSL && mode != SHIFTED_LSL_MSL)
3062 {
3063 set_syntax_error (_("invalid use of 'MSL'"));
3064 return FALSE;
3065 }
3066
2442d846 3067 if (kind == AARCH64_MOD_MUL
98907a70
RS
3068 && mode != SHIFTED_MUL
3069 && mode != SHIFTED_MUL_VL)
2442d846
RS
3070 {
3071 set_syntax_error (_("invalid use of 'MUL'"));
3072 return FALSE;
3073 }
3074
a06ea964
NC
3075 switch (mode)
3076 {
3077 case SHIFTED_LOGIC_IMM:
535b785f 3078 if (aarch64_extend_operator_p (kind))
a06ea964
NC
3079 {
3080 set_syntax_error (_("extending shift is not permitted"));
3081 return FALSE;
3082 }
3083 break;
3084
3085 case SHIFTED_ARITH_IMM:
3086 if (kind == AARCH64_MOD_ROR)
3087 {
3088 set_syntax_error (_("'ROR' shift is not permitted"));
3089 return FALSE;
3090 }
3091 break;
3092
3093 case SHIFTED_LSL:
3094 if (kind != AARCH64_MOD_LSL)
3095 {
3096 set_syntax_error (_("only 'LSL' shift is permitted"));
3097 return FALSE;
3098 }
3099 break;
3100
2442d846
RS
3101 case SHIFTED_MUL:
3102 if (kind != AARCH64_MOD_MUL)
3103 {
3104 set_syntax_error (_("only 'MUL' is permitted"));
3105 return FALSE;
3106 }
3107 break;
3108
98907a70
RS
3109 case SHIFTED_MUL_VL:
3110 /* "MUL VL" consists of two separate tokens. Require the first
3111 token to be "MUL" and look for a following "VL". */
3112 if (kind == AARCH64_MOD_MUL)
3113 {
3114 skip_whitespace (p);
3115 if (strncasecmp (p, "vl", 2) == 0 && !ISALPHA (p[2]))
3116 {
3117 p += 2;
3118 kind = AARCH64_MOD_MUL_VL;
3119 break;
3120 }
3121 }
3122 set_syntax_error (_("only 'MUL VL' is permitted"));
3123 return FALSE;
3124
a06ea964
NC
3125 case SHIFTED_REG_OFFSET:
3126 if (kind != AARCH64_MOD_UXTW && kind != AARCH64_MOD_LSL
3127 && kind != AARCH64_MOD_SXTW && kind != AARCH64_MOD_SXTX)
3128 {
3129 set_fatal_syntax_error
3130 (_("invalid shift for the register offset addressing mode"));
3131 return FALSE;
3132 }
3133 break;
3134
3135 case SHIFTED_LSL_MSL:
3136 if (kind != AARCH64_MOD_LSL && kind != AARCH64_MOD_MSL)
3137 {
3138 set_syntax_error (_("invalid shift operator"));
3139 return FALSE;
3140 }
3141 break;
3142
3143 default:
3144 abort ();
3145 }
3146
3147 /* Whitespace can appear here if the next thing is a bare digit. */
3148 skip_whitespace (p);
3149
3150 /* Parse shift amount. */
3151 exp_has_prefix = 0;
98907a70 3152 if ((mode == SHIFTED_REG_OFFSET && *p == ']') || kind == AARCH64_MOD_MUL_VL)
a06ea964
NC
3153 exp.X_op = O_absent;
3154 else
3155 {
3156 if (is_immediate_prefix (*p))
3157 {
3158 p++;
3159 exp_has_prefix = 1;
3160 }
3161 my_get_expression (&exp, &p, GE_NO_PREFIX, 0);
3162 }
98907a70
RS
3163 if (kind == AARCH64_MOD_MUL_VL)
3164 /* For consistency, give MUL VL the same shift amount as an implicit
3165 MUL #1. */
3166 operand->shifter.amount = 1;
3167 else if (exp.X_op == O_absent)
a06ea964 3168 {
535b785f 3169 if (!aarch64_extend_operator_p (kind) || exp_has_prefix)
a06ea964
NC
3170 {
3171 set_syntax_error (_("missing shift amount"));
3172 return FALSE;
3173 }
3174 operand->shifter.amount = 0;
3175 }
3176 else if (exp.X_op != O_constant)
3177 {
3178 set_syntax_error (_("constant shift amount required"));
3179 return FALSE;
3180 }
2442d846
RS
3181 /* For parsing purposes, MUL #n has no inherent range. The range
3182 depends on the operand and will be checked by operand-specific
3183 routines. */
3184 else if (kind != AARCH64_MOD_MUL
3185 && (exp.X_add_number < 0 || exp.X_add_number > 63))
a06ea964
NC
3186 {
3187 set_fatal_syntax_error (_("shift amount out of range 0 to 63"));
3188 return FALSE;
3189 }
3190 else
3191 {
3192 operand->shifter.amount = exp.X_add_number;
3193 operand->shifter.amount_present = 1;
3194 }
3195
3196 operand->shifter.operator_present = 1;
3197 operand->shifter.kind = kind;
3198
3199 *str = p;
3200 return TRUE;
3201}
3202
3203/* Parse a <shifter_operand> for a data processing instruction:
3204
3205 #<immediate>
3206 #<immediate>, LSL #imm
3207
3208 Validation of immediate operands is deferred to md_apply_fix.
3209
3210 Return TRUE on success; otherwise return FALSE. */
3211
3212static bfd_boolean
3213parse_shifter_operand_imm (char **str, aarch64_opnd_info *operand,
3214 enum parse_shift_mode mode)
3215{
3216 char *p;
3217
3218 if (mode != SHIFTED_ARITH_IMM && mode != SHIFTED_LOGIC_IMM)
3219 return FALSE;
3220
3221 p = *str;
3222
3223 /* Accept an immediate expression. */
3224 if (! my_get_expression (&inst.reloc.exp, &p, GE_OPT_PREFIX, 1))
3225 return FALSE;
3226
3227 /* Accept optional LSL for arithmetic immediate values. */
3228 if (mode == SHIFTED_ARITH_IMM && skip_past_comma (&p))
3229 if (! parse_shift (&p, operand, SHIFTED_LSL))
3230 return FALSE;
3231
3232 /* Not accept any shifter for logical immediate values. */
3233 if (mode == SHIFTED_LOGIC_IMM && skip_past_comma (&p)
3234 && parse_shift (&p, operand, mode))
3235 {
3236 set_syntax_error (_("unexpected shift operator"));
3237 return FALSE;
3238 }
3239
3240 *str = p;
3241 return TRUE;
3242}
3243
3244/* Parse a <shifter_operand> for a data processing instruction:
3245
3246 <Rm>
3247 <Rm>, <shift>
3248 #<immediate>
3249 #<immediate>, LSL #imm
3250
3251 where <shift> is handled by parse_shift above, and the last two
3252 cases are handled by the function above.
3253
3254 Validation of immediate operands is deferred to md_apply_fix.
3255
3256 Return TRUE on success; otherwise return FALSE. */
3257
3258static bfd_boolean
3259parse_shifter_operand (char **str, aarch64_opnd_info *operand,
3260 enum parse_shift_mode mode)
3261{
e1b988bb
RS
3262 const reg_entry *reg;
3263 aarch64_opnd_qualifier_t qualifier;
a06ea964
NC
3264 enum aarch64_operand_class opd_class
3265 = aarch64_get_operand_class (operand->type);
3266
e1b988bb
RS
3267 reg = aarch64_reg_parse_32_64 (str, &qualifier);
3268 if (reg)
a06ea964
NC
3269 {
3270 if (opd_class == AARCH64_OPND_CLASS_IMMEDIATE)
3271 {
3272 set_syntax_error (_("unexpected register in the immediate operand"));
3273 return FALSE;
3274 }
3275
e1b988bb 3276 if (!aarch64_check_reg_type (reg, REG_TYPE_R_Z))
a06ea964 3277 {
e1b988bb 3278 set_syntax_error (_(get_reg_expected_msg (REG_TYPE_R_Z)));
a06ea964
NC
3279 return FALSE;
3280 }
3281
e1b988bb
RS
3282 operand->reg.regno = reg->number;
3283 operand->qualifier = qualifier;
a06ea964
NC
3284
3285 /* Accept optional shift operation on register. */
3286 if (! skip_past_comma (str))
3287 return TRUE;
3288
3289 if (! parse_shift (str, operand, mode))
3290 return FALSE;
3291
3292 return TRUE;
3293 }
3294 else if (opd_class == AARCH64_OPND_CLASS_MODIFIED_REG)
3295 {
3296 set_syntax_error
3297 (_("integer register expected in the extended/shifted operand "
3298 "register"));
3299 return FALSE;
3300 }
3301
3302 /* We have a shifted immediate variable. */
3303 return parse_shifter_operand_imm (str, operand, mode);
3304}
3305
3306/* Return TRUE on success; return FALSE otherwise. */
3307
3308static bfd_boolean
3309parse_shifter_operand_reloc (char **str, aarch64_opnd_info *operand,
3310 enum parse_shift_mode mode)
3311{
3312 char *p = *str;
3313
3314 /* Determine if we have the sequence of characters #: or just :
3315 coming next. If we do, then we check for a :rello: relocation
3316 modifier. If we don't, punt the whole lot to
3317 parse_shifter_operand. */
3318
3319 if ((p[0] == '#' && p[1] == ':') || p[0] == ':')
3320 {
3321 struct reloc_table_entry *entry;
3322
3323 if (p[0] == '#')
3324 p += 2;
3325 else
3326 p++;
3327 *str = p;
3328
3329 /* Try to parse a relocation. Anything else is an error. */
3330 if (!(entry = find_reloc_table_entry (str)))
3331 {
3332 set_syntax_error (_("unknown relocation modifier"));
3333 return FALSE;
3334 }
3335
3336 if (entry->add_type == 0)
3337 {
3338 set_syntax_error
3339 (_("this relocation modifier is not allowed on this instruction"));
3340 return FALSE;
3341 }
3342
3343 /* Save str before we decompose it. */
3344 p = *str;
3345
3346 /* Next, we parse the expression. */
3347 if (! my_get_expression (&inst.reloc.exp, str, GE_NO_PREFIX, 1))
3348 return FALSE;
3349
3350 /* Record the relocation type (use the ADD variant here). */
3351 inst.reloc.type = entry->add_type;
3352 inst.reloc.pc_rel = entry->pc_rel;
3353
3354 /* If str is empty, we've reached the end, stop here. */
3355 if (**str == '\0')
3356 return TRUE;
3357
55d9b4c1 3358 /* Otherwise, we have a shifted reloc modifier, so rewind to
a06ea964
NC
3359 recover the variable name and continue parsing for the shifter. */
3360 *str = p;
3361 return parse_shifter_operand_imm (str, operand, mode);
3362 }
3363
3364 return parse_shifter_operand (str, operand, mode);
3365}
3366
3367/* Parse all forms of an address expression. Information is written
3368 to *OPERAND and/or inst.reloc.
3369
3370 The A64 instruction set has the following addressing modes:
3371
3372 Offset
4df068de
RS
3373 [base] // in SIMD ld/st structure
3374 [base{,#0}] // in ld/st exclusive
a06ea964
NC
3375 [base{,#imm}]
3376 [base,Xm{,LSL #imm}]
3377 [base,Xm,SXTX {#imm}]
3378 [base,Wm,(S|U)XTW {#imm}]
3379 Pre-indexed
3380 [base,#imm]!
3381 Post-indexed
3382 [base],#imm
4df068de 3383 [base],Xm // in SIMD ld/st structure
a06ea964
NC
3384 PC-relative (literal)
3385 label
4df068de 3386 SVE:
98907a70 3387 [base,#imm,MUL VL]
4df068de
RS
3388 [base,Zm.D{,LSL #imm}]
3389 [base,Zm.S,(S|U)XTW {#imm}]
3390 [base,Zm.D,(S|U)XTW {#imm}] // ignores top 32 bits of Zm.D elements
3391 [Zn.S,#imm]
3392 [Zn.D,#imm]
3393 [Zn.S,Zm.S{,LSL #imm}] // in ADR
3394 [Zn.D,Zm.D{,LSL #imm}] // in ADR
3395 [Zn.D,Zm.D,(S|U)XTW {#imm}] // in ADR
a06ea964
NC
3396
3397 (As a convenience, the notation "=immediate" is permitted in conjunction
3398 with the pc-relative literal load instructions to automatically place an
3399 immediate value or symbolic address in a nearby literal pool and generate
3400 a hidden label which references it.)
3401
3402 Upon a successful parsing, the address structure in *OPERAND will be
3403 filled in the following way:
3404
3405 .base_regno = <base>
3406 .offset.is_reg // 1 if the offset is a register
3407 .offset.imm = <imm>
3408 .offset.regno = <Rm>
3409
3410 For different addressing modes defined in the A64 ISA:
3411
3412 Offset
3413 .pcrel=0; .preind=1; .postind=0; .writeback=0
3414 Pre-indexed
3415 .pcrel=0; .preind=1; .postind=0; .writeback=1
3416 Post-indexed
3417 .pcrel=0; .preind=0; .postind=1; .writeback=1
3418 PC-relative (literal)
3419 .pcrel=1; .preind=1; .postind=0; .writeback=0
3420
3421 The shift/extension information, if any, will be stored in .shifter.
4df068de
RS
3422 The base and offset qualifiers will be stored in *BASE_QUALIFIER and
3423 *OFFSET_QUALIFIER respectively, with NIL being used if there's no
3424 corresponding register.
a06ea964 3425
4df068de 3426 BASE_TYPE says which types of base register should be accepted and
98907a70
RS
3427 OFFSET_TYPE says the same for offset registers. IMM_SHIFT_MODE
3428 is the type of shifter that is allowed for immediate offsets,
3429 or SHIFTED_NONE if none.
3430
3431 In all other respects, it is the caller's responsibility to check
3432 for addressing modes not supported by the instruction, and to set
3433 inst.reloc.type. */
a06ea964
NC
3434
3435static bfd_boolean
4df068de
RS
3436parse_address_main (char **str, aarch64_opnd_info *operand,
3437 aarch64_opnd_qualifier_t *base_qualifier,
3438 aarch64_opnd_qualifier_t *offset_qualifier,
98907a70
RS
3439 aarch64_reg_type base_type, aarch64_reg_type offset_type,
3440 enum parse_shift_mode imm_shift_mode)
a06ea964
NC
3441{
3442 char *p = *str;
e1b988bb 3443 const reg_entry *reg;
a06ea964
NC
3444 expressionS *exp = &inst.reloc.exp;
3445
4df068de
RS
3446 *base_qualifier = AARCH64_OPND_QLF_NIL;
3447 *offset_qualifier = AARCH64_OPND_QLF_NIL;
a06ea964
NC
3448 if (! skip_past_char (&p, '['))
3449 {
3450 /* =immediate or label. */
3451 operand->addr.pcrel = 1;
3452 operand->addr.preind = 1;
3453
f41aef5f
RE
3454 /* #:<reloc_op>:<symbol> */
3455 skip_past_char (&p, '#');
73866052 3456 if (skip_past_char (&p, ':'))
f41aef5f 3457 {
6f4a313b 3458 bfd_reloc_code_real_type ty;
f41aef5f
RE
3459 struct reloc_table_entry *entry;
3460
3461 /* Try to parse a relocation modifier. Anything else is
3462 an error. */
3463 entry = find_reloc_table_entry (&p);
3464 if (! entry)
3465 {
3466 set_syntax_error (_("unknown relocation modifier"));
3467 return FALSE;
3468 }
3469
6f4a313b
MS
3470 switch (operand->type)
3471 {
3472 case AARCH64_OPND_ADDR_PCREL21:
3473 /* adr */
3474 ty = entry->adr_type;
3475 break;
3476
3477 default:
74ad790c 3478 ty = entry->ld_literal_type;
6f4a313b
MS
3479 break;
3480 }
3481
3482 if (ty == 0)
f41aef5f
RE
3483 {
3484 set_syntax_error
3485 (_("this relocation modifier is not allowed on this "
3486 "instruction"));
3487 return FALSE;
3488 }
3489
3490 /* #:<reloc_op>: */
3491 if (! my_get_expression (exp, &p, GE_NO_PREFIX, 1))
3492 {
3493 set_syntax_error (_("invalid relocation expression"));
3494 return FALSE;
3495 }
a06ea964 3496
f41aef5f 3497 /* #:<reloc_op>:<expr> */
6f4a313b
MS
3498 /* Record the relocation type. */
3499 inst.reloc.type = ty;
f41aef5f
RE
3500 inst.reloc.pc_rel = entry->pc_rel;
3501 }
3502 else
a06ea964 3503 {
f41aef5f
RE
3504
3505 if (skip_past_char (&p, '='))
3506 /* =immediate; need to generate the literal in the literal pool. */
3507 inst.gen_lit_pool = 1;
3508
3509 if (!my_get_expression (exp, &p, GE_NO_PREFIX, 1))
3510 {
3511 set_syntax_error (_("invalid address"));
3512 return FALSE;
3513 }
a06ea964
NC
3514 }
3515
3516 *str = p;
3517 return TRUE;
3518 }
3519
3520 /* [ */
3521
4df068de
RS
3522 reg = aarch64_addr_reg_parse (&p, base_type, base_qualifier);
3523 if (!reg || !aarch64_check_reg_type (reg, base_type))
a06ea964 3524 {
4df068de 3525 set_syntax_error (_(get_reg_expected_msg (base_type)));
a06ea964
NC
3526 return FALSE;
3527 }
e1b988bb 3528 operand->addr.base_regno = reg->number;
a06ea964
NC
3529
3530 /* [Xn */
3531 if (skip_past_comma (&p))
3532 {
3533 /* [Xn, */
3534 operand->addr.preind = 1;
3535
4df068de 3536 reg = aarch64_addr_reg_parse (&p, offset_type, offset_qualifier);
e1b988bb 3537 if (reg)
a06ea964 3538 {
4df068de 3539 if (!aarch64_check_reg_type (reg, offset_type))
e1b988bb 3540 {
4df068de 3541 set_syntax_error (_(get_reg_expected_msg (offset_type)));
e1b988bb
RS
3542 return FALSE;
3543 }
3544
a06ea964 3545 /* [Xn,Rm */
e1b988bb 3546 operand->addr.offset.regno = reg->number;
a06ea964
NC
3547 operand->addr.offset.is_reg = 1;
3548 /* Shifted index. */
3549 if (skip_past_comma (&p))
3550 {
3551 /* [Xn,Rm, */
3552 if (! parse_shift (&p, operand, SHIFTED_REG_OFFSET))
3553 /* Use the diagnostics set in parse_shift, so not set new
3554 error message here. */
3555 return FALSE;
3556 }
3557 /* We only accept:
3558 [base,Xm{,LSL #imm}]
3559 [base,Xm,SXTX {#imm}]
3560 [base,Wm,(S|U)XTW {#imm}] */
3561 if (operand->shifter.kind == AARCH64_MOD_NONE
3562 || operand->shifter.kind == AARCH64_MOD_LSL
3563 || operand->shifter.kind == AARCH64_MOD_SXTX)
3564 {
4df068de 3565 if (*offset_qualifier == AARCH64_OPND_QLF_W)
a06ea964
NC
3566 {
3567 set_syntax_error (_("invalid use of 32-bit register offset"));
3568 return FALSE;
3569 }
4df068de
RS
3570 if (aarch64_get_qualifier_esize (*base_qualifier)
3571 != aarch64_get_qualifier_esize (*offset_qualifier))
3572 {
3573 set_syntax_error (_("offset has different size from base"));
3574 return FALSE;
3575 }
a06ea964 3576 }
4df068de 3577 else if (*offset_qualifier == AARCH64_OPND_QLF_X)
a06ea964
NC
3578 {
3579 set_syntax_error (_("invalid use of 64-bit register offset"));
3580 return FALSE;
3581 }
3582 }
3583 else
3584 {
3585 /* [Xn,#:<reloc_op>:<symbol> */
3586 skip_past_char (&p, '#');
73866052 3587 if (skip_past_char (&p, ':'))
a06ea964
NC
3588 {
3589 struct reloc_table_entry *entry;
3590
3591 /* Try to parse a relocation modifier. Anything else is
3592 an error. */
3593 if (!(entry = find_reloc_table_entry (&p)))
3594 {
3595 set_syntax_error (_("unknown relocation modifier"));
3596 return FALSE;
3597 }
3598
3599 if (entry->ldst_type == 0)
3600 {
3601 set_syntax_error
3602 (_("this relocation modifier is not allowed on this "
3603 "instruction"));
3604 return FALSE;
3605 }
3606
3607 /* [Xn,#:<reloc_op>: */
3608 /* We now have the group relocation table entry corresponding to
3609 the name in the assembler source. Next, we parse the
3610 expression. */
3611 if (! my_get_expression (exp, &p, GE_NO_PREFIX, 1))
3612 {
3613 set_syntax_error (_("invalid relocation expression"));
3614 return FALSE;
3615 }
3616
3617 /* [Xn,#:<reloc_op>:<expr> */
3618 /* Record the load/store relocation type. */
3619 inst.reloc.type = entry->ldst_type;
3620 inst.reloc.pc_rel = entry->pc_rel;
3621 }
98907a70 3622 else
a06ea964 3623 {
98907a70
RS
3624 if (! my_get_expression (exp, &p, GE_OPT_PREFIX, 1))
3625 {
3626 set_syntax_error (_("invalid expression in the address"));
3627 return FALSE;
3628 }
3629 /* [Xn,<expr> */
3630 if (imm_shift_mode != SHIFTED_NONE && skip_past_comma (&p))
3631 /* [Xn,<expr>,<shifter> */
3632 if (! parse_shift (&p, operand, imm_shift_mode))
3633 return FALSE;
a06ea964 3634 }
a06ea964
NC
3635 }
3636 }
3637
3638 if (! skip_past_char (&p, ']'))
3639 {
3640 set_syntax_error (_("']' expected"));
3641 return FALSE;
3642 }
3643
3644 if (skip_past_char (&p, '!'))
3645 {
3646 if (operand->addr.preind && operand->addr.offset.is_reg)
3647 {
3648 set_syntax_error (_("register offset not allowed in pre-indexed "
3649 "addressing mode"));
3650 return FALSE;
3651 }
3652 /* [Xn]! */
3653 operand->addr.writeback = 1;
3654 }
3655 else if (skip_past_comma (&p))
3656 {
3657 /* [Xn], */
3658 operand->addr.postind = 1;
3659 operand->addr.writeback = 1;
3660
3661 if (operand->addr.preind)
3662 {
3663 set_syntax_error (_("cannot combine pre- and post-indexing"));
3664 return FALSE;
3665 }
3666
4df068de 3667 reg = aarch64_reg_parse_32_64 (&p, offset_qualifier);
73866052 3668 if (reg)
a06ea964
NC
3669 {
3670 /* [Xn],Xm */
e1b988bb 3671 if (!aarch64_check_reg_type (reg, REG_TYPE_R_64))
a06ea964 3672 {
e1b988bb 3673 set_syntax_error (_(get_reg_expected_msg (REG_TYPE_R_64)));
a06ea964
NC
3674 return FALSE;
3675 }
e1b988bb
RS
3676
3677 operand->addr.offset.regno = reg->number;
a06ea964
NC
3678 operand->addr.offset.is_reg = 1;
3679 }
3680 else if (! my_get_expression (exp, &p, GE_OPT_PREFIX, 1))
3681 {
3682 /* [Xn],#expr */
3683 set_syntax_error (_("invalid expression in the address"));
3684 return FALSE;
3685 }
3686 }
3687
3688 /* If at this point neither .preind nor .postind is set, we have a
3689 bare [Rn]{!}; reject [Rn]! but accept [Rn] as a shorthand for [Rn,#0]. */
3690 if (operand->addr.preind == 0 && operand->addr.postind == 0)
3691 {
3692 if (operand->addr.writeback)
3693 {
3694 /* Reject [Rn]! */
3695 set_syntax_error (_("missing offset in the pre-indexed address"));
3696 return FALSE;
3697 }
c8d59609 3698
a06ea964
NC
3699 operand->addr.preind = 1;
3700 inst.reloc.exp.X_op = O_constant;
3701 inst.reloc.exp.X_add_number = 0;
3702 }
3703
3704 *str = p;
3705 return TRUE;
3706}
3707
73866052
RS
3708/* Parse a base AArch64 address (as opposed to an SVE one). Return TRUE
3709 on success. */
a06ea964 3710static bfd_boolean
73866052 3711parse_address (char **str, aarch64_opnd_info *operand)
a06ea964 3712{
4df068de
RS
3713 aarch64_opnd_qualifier_t base_qualifier, offset_qualifier;
3714 return parse_address_main (str, operand, &base_qualifier, &offset_qualifier,
98907a70 3715 REG_TYPE_R64_SP, REG_TYPE_R_Z, SHIFTED_NONE);
4df068de
RS
3716}
3717
98907a70 3718/* Parse an address in which SVE vector registers and MUL VL are allowed.
4df068de
RS
3719 The arguments have the same meaning as for parse_address_main.
3720 Return TRUE on success. */
3721static bfd_boolean
3722parse_sve_address (char **str, aarch64_opnd_info *operand,
3723 aarch64_opnd_qualifier_t *base_qualifier,
3724 aarch64_opnd_qualifier_t *offset_qualifier)
3725{
3726 return parse_address_main (str, operand, base_qualifier, offset_qualifier,
98907a70
RS
3727 REG_TYPE_SVE_BASE, REG_TYPE_SVE_OFFSET,
3728 SHIFTED_MUL_VL);
a06ea964
NC
3729}
3730
3731/* Parse an operand for a MOVZ, MOVN or MOVK instruction.
3732 Return TRUE on success; otherwise return FALSE. */
3733static bfd_boolean
3734parse_half (char **str, int *internal_fixup_p)
3735{
671eeb28 3736 char *p = *str;
a06ea964 3737
a06ea964
NC
3738 skip_past_char (&p, '#');
3739
3740 gas_assert (internal_fixup_p);
3741 *internal_fixup_p = 0;
3742
3743 if (*p == ':')
3744 {
3745 struct reloc_table_entry *entry;
3746
3747 /* Try to parse a relocation. Anything else is an error. */
3748 ++p;
3749 if (!(entry = find_reloc_table_entry (&p)))
3750 {
3751 set_syntax_error (_("unknown relocation modifier"));
3752 return FALSE;
3753 }
3754
3755 if (entry->movw_type == 0)
3756 {
3757 set_syntax_error
3758 (_("this relocation modifier is not allowed on this instruction"));
3759 return FALSE;
3760 }
3761
3762 inst.reloc.type = entry->movw_type;
3763 }
3764 else
3765 *internal_fixup_p = 1;
3766
a06ea964
NC
3767 if (! my_get_expression (&inst.reloc.exp, &p, GE_NO_PREFIX, 1))
3768 return FALSE;
3769
3770 *str = p;
3771 return TRUE;
3772}
3773
3774/* Parse an operand for an ADRP instruction:
3775 ADRP <Xd>, <label>
3776 Return TRUE on success; otherwise return FALSE. */
3777
3778static bfd_boolean
3779parse_adrp (char **str)
3780{
3781 char *p;
3782
3783 p = *str;
3784 if (*p == ':')
3785 {
3786 struct reloc_table_entry *entry;
3787
3788 /* Try to parse a relocation. Anything else is an error. */
3789 ++p;
3790 if (!(entry = find_reloc_table_entry (&p)))
3791 {
3792 set_syntax_error (_("unknown relocation modifier"));
3793 return FALSE;
3794 }
3795
3796 if (entry->adrp_type == 0)
3797 {
3798 set_syntax_error
3799 (_("this relocation modifier is not allowed on this instruction"));
3800 return FALSE;
3801 }
3802
3803 inst.reloc.type = entry->adrp_type;
3804 }
3805 else
3806 inst.reloc.type = BFD_RELOC_AARCH64_ADR_HI21_PCREL;
3807
3808 inst.reloc.pc_rel = 1;
3809
3810 if (! my_get_expression (&inst.reloc.exp, &p, GE_NO_PREFIX, 1))
3811 return FALSE;
3812
3813 *str = p;
3814 return TRUE;
3815}
3816
3817/* Miscellaneous. */
3818
245d2e3f
RS
3819/* Parse a symbolic operand such as "pow2" at *STR. ARRAY is an array
3820 of SIZE tokens in which index I gives the token for field value I,
3821 or is null if field value I is invalid. REG_TYPE says which register
3822 names should be treated as registers rather than as symbolic immediates.
3823
3824 Return true on success, moving *STR past the operand and storing the
3825 field value in *VAL. */
3826
3827static int
3828parse_enum_string (char **str, int64_t *val, const char *const *array,
3829 size_t size, aarch64_reg_type reg_type)
3830{
3831 expressionS exp;
3832 char *p, *q;
3833 size_t i;
3834
3835 /* Match C-like tokens. */
3836 p = q = *str;
3837 while (ISALNUM (*q))
3838 q++;
3839
3840 for (i = 0; i < size; ++i)
3841 if (array[i]
3842 && strncasecmp (array[i], p, q - p) == 0
3843 && array[i][q - p] == 0)
3844 {
3845 *val = i;
3846 *str = q;
3847 return TRUE;
3848 }
3849
3850 if (!parse_immediate_expression (&p, &exp, reg_type))
3851 return FALSE;
3852
3853 if (exp.X_op == O_constant
3854 && (uint64_t) exp.X_add_number < size)
3855 {
3856 *val = exp.X_add_number;
3857 *str = p;
3858 return TRUE;
3859 }
3860
3861 /* Use the default error for this operand. */
3862 return FALSE;
3863}
3864
a06ea964
NC
3865/* Parse an option for a preload instruction. Returns the encoding for the
3866 option, or PARSE_FAIL. */
3867
3868static int
3869parse_pldop (char **str)
3870{
3871 char *p, *q;
3872 const struct aarch64_name_value_pair *o;
3873
3874 p = q = *str;
3875 while (ISALNUM (*q))
3876 q++;
3877
3878 o = hash_find_n (aarch64_pldop_hsh, p, q - p);
3879 if (!o)
3880 return PARSE_FAIL;
3881
3882 *str = q;
3883 return o->value;
3884}
3885
3886/* Parse an option for a barrier instruction. Returns the encoding for the
3887 option, or PARSE_FAIL. */
3888
3889static int
3890parse_barrier (char **str)
3891{
3892 char *p, *q;
3893 const asm_barrier_opt *o;
3894
3895 p = q = *str;
3896 while (ISALPHA (*q))
3897 q++;
3898
3899 o = hash_find_n (aarch64_barrier_opt_hsh, p, q - p);
3900 if (!o)
3901 return PARSE_FAIL;
3902
3903 *str = q;
3904 return o->value;
3905}
3906
1e6f4800
MW
3907/* Parse an operand for a PSB barrier. Set *HINT_OPT to the hint-option record
3908 return 0 if successful. Otherwise return PARSE_FAIL. */
3909
3910static int
3911parse_barrier_psb (char **str,
3912 const struct aarch64_name_value_pair ** hint_opt)
3913{
3914 char *p, *q;
3915 const struct aarch64_name_value_pair *o;
3916
3917 p = q = *str;
3918 while (ISALPHA (*q))
3919 q++;
3920
3921 o = hash_find_n (aarch64_hint_opt_hsh, p, q - p);
3922 if (!o)
3923 {
3924 set_fatal_syntax_error
3925 ( _("unknown or missing option to PSB"));
3926 return PARSE_FAIL;
3927 }
3928
3929 if (o->value != 0x11)
3930 {
3931 /* PSB only accepts option name 'CSYNC'. */
3932 set_syntax_error
3933 (_("the specified option is not accepted for PSB"));
3934 return PARSE_FAIL;
3935 }
3936
3937 *str = q;
3938 *hint_opt = o;
3939 return 0;
3940}
3941
a06ea964 3942/* Parse a system register or a PSTATE field name for an MSR/MRS instruction.
a203d9b7 3943 Returns the encoding for the option, or PARSE_FAIL.
a06ea964
NC
3944
3945 If IMPLE_DEFINED_P is non-zero, the function will also try to parse the
72ca8fad
MW
3946 implementation defined system register name S<op0>_<op1>_<Cn>_<Cm>_<op2>.
3947
3948 If PSTATEFIELD_P is non-zero, the function will parse the name as a PSTATE
3949 field, otherwise as a system register.
3950*/
a06ea964
NC
3951
3952static int
72ca8fad
MW
3953parse_sys_reg (char **str, struct hash_control *sys_regs,
3954 int imple_defined_p, int pstatefield_p)
a06ea964
NC
3955{
3956 char *p, *q;
3957 char buf[32];
49eec193 3958 const aarch64_sys_reg *o;
a06ea964
NC
3959 int value;
3960
3961 p = buf;
3962 for (q = *str; ISALNUM (*q) || *q == '_'; q++)
3963 if (p < buf + 31)
3964 *p++ = TOLOWER (*q);
3965 *p = '\0';
3966 /* Assert that BUF be large enough. */
3967 gas_assert (p - buf == q - *str);
3968
3969 o = hash_find (sys_regs, buf);
3970 if (!o)
3971 {
3972 if (!imple_defined_p)
3973 return PARSE_FAIL;
3974 else
3975 {
df7b4545 3976 /* Parse S<op0>_<op1>_<Cn>_<Cm>_<op2>. */
a06ea964 3977 unsigned int op0, op1, cn, cm, op2;
df7b4545
JW
3978
3979 if (sscanf (buf, "s%u_%u_c%u_c%u_%u", &op0, &op1, &cn, &cm, &op2)
3980 != 5)
a06ea964 3981 return PARSE_FAIL;
df7b4545 3982 if (op0 > 3 || op1 > 7 || cn > 15 || cm > 15 || op2 > 7)
a06ea964
NC
3983 return PARSE_FAIL;
3984 value = (op0 << 14) | (op1 << 11) | (cn << 7) | (cm << 3) | op2;
3985 }
3986 }
3987 else
49eec193 3988 {
72ca8fad
MW
3989 if (pstatefield_p && !aarch64_pstatefield_supported_p (cpu_variant, o))
3990 as_bad (_("selected processor does not support PSTATE field "
3991 "name '%s'"), buf);
3992 if (!pstatefield_p && !aarch64_sys_reg_supported_p (cpu_variant, o))
3993 as_bad (_("selected processor does not support system register "
3994 "name '%s'"), buf);
9a73e520 3995 if (aarch64_sys_reg_deprecated_p (o))
49eec193 3996 as_warn (_("system register name '%s' is deprecated and may be "
72ca8fad 3997 "removed in a future release"), buf);
49eec193
YZ
3998 value = o->value;
3999 }
a06ea964
NC
4000
4001 *str = q;
4002 return value;
4003}
4004
4005/* Parse a system reg for ic/dc/at/tlbi instructions. Returns the table entry
4006 for the option, or NULL. */
4007
4008static const aarch64_sys_ins_reg *
4009parse_sys_ins_reg (char **str, struct hash_control *sys_ins_regs)
4010{
4011 char *p, *q;
4012 char buf[32];
4013 const aarch64_sys_ins_reg *o;
4014
4015 p = buf;
4016 for (q = *str; ISALNUM (*q) || *q == '_'; q++)
4017 if (p < buf + 31)
4018 *p++ = TOLOWER (*q);
4019 *p = '\0';
4020
4021 o = hash_find (sys_ins_regs, buf);
4022 if (!o)
4023 return NULL;
4024
d6bf7ce6
MW
4025 if (!aarch64_sys_ins_reg_supported_p (cpu_variant, o))
4026 as_bad (_("selected processor does not support system register "
4027 "name '%s'"), buf);
4028
a06ea964
NC
4029 *str = q;
4030 return o;
4031}
4032\f
4033#define po_char_or_fail(chr) do { \
4034 if (! skip_past_char (&str, chr)) \
4035 goto failure; \
4036} while (0)
4037
4038#define po_reg_or_fail(regtype) do { \
4039 val = aarch64_reg_parse (&str, regtype, &rtype, NULL); \
4040 if (val == PARSE_FAIL) \
4041 { \
4042 set_default_error (); \
4043 goto failure; \
4044 } \
4045 } while (0)
4046
e1b988bb
RS
4047#define po_int_reg_or_fail(reg_type) do { \
4048 reg = aarch64_reg_parse_32_64 (&str, &qualifier); \
4049 if (!reg || !aarch64_check_reg_type (reg, reg_type)) \
a06ea964
NC
4050 { \
4051 set_default_error (); \
4052 goto failure; \
4053 } \
e1b988bb
RS
4054 info->reg.regno = reg->number; \
4055 info->qualifier = qualifier; \
a06ea964
NC
4056 } while (0)
4057
4058#define po_imm_nc_or_fail() do { \
1799c0d0 4059 if (! parse_constant_immediate (&str, &val, imm_reg_type)) \
a06ea964
NC
4060 goto failure; \
4061 } while (0)
4062
4063#define po_imm_or_fail(min, max) do { \
1799c0d0 4064 if (! parse_constant_immediate (&str, &val, imm_reg_type)) \
a06ea964
NC
4065 goto failure; \
4066 if (val < min || val > max) \
4067 { \
4068 set_fatal_syntax_error (_("immediate value out of range "\
4069#min " to "#max)); \
4070 goto failure; \
4071 } \
4072 } while (0)
4073
245d2e3f
RS
4074#define po_enum_or_fail(array) do { \
4075 if (!parse_enum_string (&str, &val, array, \
4076 ARRAY_SIZE (array), imm_reg_type)) \
4077 goto failure; \
4078 } while (0)
4079
a06ea964
NC
4080#define po_misc_or_fail(expr) do { \
4081 if (!expr) \
4082 goto failure; \
4083 } while (0)
4084\f
4085/* encode the 12-bit imm field of Add/sub immediate */
4086static inline uint32_t
4087encode_addsub_imm (uint32_t imm)
4088{
4089 return imm << 10;
4090}
4091
4092/* encode the shift amount field of Add/sub immediate */
4093static inline uint32_t
4094encode_addsub_imm_shift_amount (uint32_t cnt)
4095{
4096 return cnt << 22;
4097}
4098
4099
4100/* encode the imm field of Adr instruction */
4101static inline uint32_t
4102encode_adr_imm (uint32_t imm)
4103{
4104 return (((imm & 0x3) << 29) /* [1:0] -> [30:29] */
4105 | ((imm & (0x7ffff << 2)) << 3)); /* [20:2] -> [23:5] */
4106}
4107
4108/* encode the immediate field of Move wide immediate */
4109static inline uint32_t
4110encode_movw_imm (uint32_t imm)
4111{
4112 return imm << 5;
4113}
4114
4115/* encode the 26-bit offset of unconditional branch */
4116static inline uint32_t
4117encode_branch_ofs_26 (uint32_t ofs)
4118{
4119 return ofs & ((1 << 26) - 1);
4120}
4121
4122/* encode the 19-bit offset of conditional branch and compare & branch */
4123static inline uint32_t
4124encode_cond_branch_ofs_19 (uint32_t ofs)
4125{
4126 return (ofs & ((1 << 19) - 1)) << 5;
4127}
4128
4129/* encode the 19-bit offset of ld literal */
4130static inline uint32_t
4131encode_ld_lit_ofs_19 (uint32_t ofs)
4132{
4133 return (ofs & ((1 << 19) - 1)) << 5;
4134}
4135
4136/* Encode the 14-bit offset of test & branch. */
4137static inline uint32_t
4138encode_tst_branch_ofs_14 (uint32_t ofs)
4139{
4140 return (ofs & ((1 << 14) - 1)) << 5;
4141}
4142
4143/* Encode the 16-bit imm field of svc/hvc/smc. */
4144static inline uint32_t
4145encode_svc_imm (uint32_t imm)
4146{
4147 return imm << 5;
4148}
4149
4150/* Reencode add(s) to sub(s), or sub(s) to add(s). */
4151static inline uint32_t
4152reencode_addsub_switch_add_sub (uint32_t opcode)
4153{
4154 return opcode ^ (1 << 30);
4155}
4156
4157static inline uint32_t
4158reencode_movzn_to_movz (uint32_t opcode)
4159{
4160 return opcode | (1 << 30);
4161}
4162
4163static inline uint32_t
4164reencode_movzn_to_movn (uint32_t opcode)
4165{
4166 return opcode & ~(1 << 30);
4167}
4168
4169/* Overall per-instruction processing. */
4170
4171/* We need to be able to fix up arbitrary expressions in some statements.
4172 This is so that we can handle symbols that are an arbitrary distance from
4173 the pc. The most common cases are of the form ((+/-sym -/+ . - 8) & mask),
4174 which returns part of an address in a form which will be valid for
4175 a data instruction. We do this by pushing the expression into a symbol
4176 in the expr_section, and creating a fix for that. */
4177
4178static fixS *
4179fix_new_aarch64 (fragS * frag,
4180 int where,
4181 short int size, expressionS * exp, int pc_rel, int reloc)
4182{
4183 fixS *new_fix;
4184
4185 switch (exp->X_op)
4186 {
4187 case O_constant:
4188 case O_symbol:
4189 case O_add:
4190 case O_subtract:
4191 new_fix = fix_new_exp (frag, where, size, exp, pc_rel, reloc);
4192 break;
4193
4194 default:
4195 new_fix = fix_new (frag, where, size, make_expr_symbol (exp), 0,
4196 pc_rel, reloc);
4197 break;
4198 }
4199 return new_fix;
4200}
4201\f
4202/* Diagnostics on operands errors. */
4203
a52e6fd3
YZ
4204/* By default, output verbose error message.
4205 Disable the verbose error message by -mno-verbose-error. */
4206static int verbose_error_p = 1;
a06ea964
NC
4207
4208#ifdef DEBUG_AARCH64
4209/* N.B. this is only for the purpose of debugging. */
4210const char* operand_mismatch_kind_names[] =
4211{
4212 "AARCH64_OPDE_NIL",
4213 "AARCH64_OPDE_RECOVERABLE",
4214 "AARCH64_OPDE_SYNTAX_ERROR",
4215 "AARCH64_OPDE_FATAL_SYNTAX_ERROR",
4216 "AARCH64_OPDE_INVALID_VARIANT",
4217 "AARCH64_OPDE_OUT_OF_RANGE",
4218 "AARCH64_OPDE_UNALIGNED",
4219 "AARCH64_OPDE_REG_LIST",
4220 "AARCH64_OPDE_OTHER_ERROR",
4221};
4222#endif /* DEBUG_AARCH64 */
4223
4224/* Return TRUE if LHS is of higher severity than RHS, otherwise return FALSE.
4225
4226 When multiple errors of different kinds are found in the same assembly
4227 line, only the error of the highest severity will be picked up for
4228 issuing the diagnostics. */
4229
4230static inline bfd_boolean
4231operand_error_higher_severity_p (enum aarch64_operand_error_kind lhs,
4232 enum aarch64_operand_error_kind rhs)
4233{
4234 gas_assert (AARCH64_OPDE_RECOVERABLE > AARCH64_OPDE_NIL);
4235 gas_assert (AARCH64_OPDE_SYNTAX_ERROR > AARCH64_OPDE_RECOVERABLE);
4236 gas_assert (AARCH64_OPDE_FATAL_SYNTAX_ERROR > AARCH64_OPDE_SYNTAX_ERROR);
4237 gas_assert (AARCH64_OPDE_INVALID_VARIANT > AARCH64_OPDE_FATAL_SYNTAX_ERROR);
4238 gas_assert (AARCH64_OPDE_OUT_OF_RANGE > AARCH64_OPDE_INVALID_VARIANT);
4239 gas_assert (AARCH64_OPDE_UNALIGNED > AARCH64_OPDE_OUT_OF_RANGE);
4240 gas_assert (AARCH64_OPDE_REG_LIST > AARCH64_OPDE_UNALIGNED);
4241 gas_assert (AARCH64_OPDE_OTHER_ERROR > AARCH64_OPDE_REG_LIST);
4242 return lhs > rhs;
4243}
4244
4245/* Helper routine to get the mnemonic name from the assembly instruction
4246 line; should only be called for the diagnosis purpose, as there is
4247 string copy operation involved, which may affect the runtime
4248 performance if used in elsewhere. */
4249
4250static const char*
4251get_mnemonic_name (const char *str)
4252{
4253 static char mnemonic[32];
4254 char *ptr;
4255
4256 /* Get the first 15 bytes and assume that the full name is included. */
4257 strncpy (mnemonic, str, 31);
4258 mnemonic[31] = '\0';
4259
4260 /* Scan up to the end of the mnemonic, which must end in white space,
4261 '.', or end of string. */
4262 for (ptr = mnemonic; is_part_of_name(*ptr); ++ptr)
4263 ;
4264
4265 *ptr = '\0';
4266
4267 /* Append '...' to the truncated long name. */
4268 if (ptr - mnemonic == 31)
4269 mnemonic[28] = mnemonic[29] = mnemonic[30] = '.';
4270
4271 return mnemonic;
4272}
4273
4274static void
4275reset_aarch64_instruction (aarch64_instruction *instruction)
4276{
4277 memset (instruction, '\0', sizeof (aarch64_instruction));
4278 instruction->reloc.type = BFD_RELOC_UNUSED;
4279}
4280
33eaf5de 4281/* Data structures storing one user error in the assembly code related to
a06ea964
NC
4282 operands. */
4283
4284struct operand_error_record
4285{
4286 const aarch64_opcode *opcode;
4287 aarch64_operand_error detail;
4288 struct operand_error_record *next;
4289};
4290
4291typedef struct operand_error_record operand_error_record;
4292
4293struct operand_errors
4294{
4295 operand_error_record *head;
4296 operand_error_record *tail;
4297};
4298
4299typedef struct operand_errors operand_errors;
4300
4301/* Top-level data structure reporting user errors for the current line of
4302 the assembly code.
4303 The way md_assemble works is that all opcodes sharing the same mnemonic
4304 name are iterated to find a match to the assembly line. In this data
4305 structure, each of the such opcodes will have one operand_error_record
4306 allocated and inserted. In other words, excessive errors related with
4307 a single opcode are disregarded. */
4308operand_errors operand_error_report;
4309
4310/* Free record nodes. */
4311static operand_error_record *free_opnd_error_record_nodes = NULL;
4312
4313/* Initialize the data structure that stores the operand mismatch
4314 information on assembling one line of the assembly code. */
4315static void
4316init_operand_error_report (void)
4317{
4318 if (operand_error_report.head != NULL)
4319 {
4320 gas_assert (operand_error_report.tail != NULL);
4321 operand_error_report.tail->next = free_opnd_error_record_nodes;
4322 free_opnd_error_record_nodes = operand_error_report.head;
4323 operand_error_report.head = NULL;
4324 operand_error_report.tail = NULL;
4325 return;
4326 }
4327 gas_assert (operand_error_report.tail == NULL);
4328}
4329
4330/* Return TRUE if some operand error has been recorded during the
4331 parsing of the current assembly line using the opcode *OPCODE;
4332 otherwise return FALSE. */
4333static inline bfd_boolean
4334opcode_has_operand_error_p (const aarch64_opcode *opcode)
4335{
4336 operand_error_record *record = operand_error_report.head;
4337 return record && record->opcode == opcode;
4338}
4339
4340/* Add the error record *NEW_RECORD to operand_error_report. The record's
4341 OPCODE field is initialized with OPCODE.
4342 N.B. only one record for each opcode, i.e. the maximum of one error is
4343 recorded for each instruction template. */
4344
4345static void
4346add_operand_error_record (const operand_error_record* new_record)
4347{
4348 const aarch64_opcode *opcode = new_record->opcode;
4349 operand_error_record* record = operand_error_report.head;
4350
4351 /* The record may have been created for this opcode. If not, we need
4352 to prepare one. */
4353 if (! opcode_has_operand_error_p (opcode))
4354 {
4355 /* Get one empty record. */
4356 if (free_opnd_error_record_nodes == NULL)
4357 {
325801bd 4358 record = XNEW (operand_error_record);
a06ea964
NC
4359 }
4360 else
4361 {
4362 record = free_opnd_error_record_nodes;
4363 free_opnd_error_record_nodes = record->next;
4364 }
4365 record->opcode = opcode;
4366 /* Insert at the head. */
4367 record->next = operand_error_report.head;
4368 operand_error_report.head = record;
4369 if (operand_error_report.tail == NULL)
4370 operand_error_report.tail = record;
4371 }
4372 else if (record->detail.kind != AARCH64_OPDE_NIL
4373 && record->detail.index <= new_record->detail.index
4374 && operand_error_higher_severity_p (record->detail.kind,
4375 new_record->detail.kind))
4376 {
4377 /* In the case of multiple errors found on operands related with a
4378 single opcode, only record the error of the leftmost operand and
4379 only if the error is of higher severity. */
4380 DEBUG_TRACE ("error %s on operand %d not added to the report due to"
4381 " the existing error %s on operand %d",
4382 operand_mismatch_kind_names[new_record->detail.kind],
4383 new_record->detail.index,
4384 operand_mismatch_kind_names[record->detail.kind],
4385 record->detail.index);
4386 return;
4387 }
4388
4389 record->detail = new_record->detail;
4390}
4391
4392static inline void
4393record_operand_error_info (const aarch64_opcode *opcode,
4394 aarch64_operand_error *error_info)
4395{
4396 operand_error_record record;
4397 record.opcode = opcode;
4398 record.detail = *error_info;
4399 add_operand_error_record (&record);
4400}
4401
4402/* Record an error of kind KIND and, if ERROR is not NULL, of the detailed
4403 error message *ERROR, for operand IDX (count from 0). */
4404
4405static void
4406record_operand_error (const aarch64_opcode *opcode, int idx,
4407 enum aarch64_operand_error_kind kind,
4408 const char* error)
4409{
4410 aarch64_operand_error info;
4411 memset(&info, 0, sizeof (info));
4412 info.index = idx;
4413 info.kind = kind;
4414 info.error = error;
4415 record_operand_error_info (opcode, &info);
4416}
4417
4418static void
4419record_operand_error_with_data (const aarch64_opcode *opcode, int idx,
4420 enum aarch64_operand_error_kind kind,
4421 const char* error, const int *extra_data)
4422{
4423 aarch64_operand_error info;
4424 info.index = idx;
4425 info.kind = kind;
4426 info.error = error;
4427 info.data[0] = extra_data[0];
4428 info.data[1] = extra_data[1];
4429 info.data[2] = extra_data[2];
4430 record_operand_error_info (opcode, &info);
4431}
4432
4433static void
4434record_operand_out_of_range_error (const aarch64_opcode *opcode, int idx,
4435 const char* error, int lower_bound,
4436 int upper_bound)
4437{
4438 int data[3] = {lower_bound, upper_bound, 0};
4439 record_operand_error_with_data (opcode, idx, AARCH64_OPDE_OUT_OF_RANGE,
4440 error, data);
4441}
4442
4443/* Remove the operand error record for *OPCODE. */
4444static void ATTRIBUTE_UNUSED
4445remove_operand_error_record (const aarch64_opcode *opcode)
4446{
4447 if (opcode_has_operand_error_p (opcode))
4448 {
4449 operand_error_record* record = operand_error_report.head;
4450 gas_assert (record != NULL && operand_error_report.tail != NULL);
4451 operand_error_report.head = record->next;
4452 record->next = free_opnd_error_record_nodes;
4453 free_opnd_error_record_nodes = record;
4454 if (operand_error_report.head == NULL)
4455 {
4456 gas_assert (operand_error_report.tail == record);
4457 operand_error_report.tail = NULL;
4458 }
4459 }
4460}
4461
4462/* Given the instruction in *INSTR, return the index of the best matched
4463 qualifier sequence in the list (an array) headed by QUALIFIERS_LIST.
4464
4465 Return -1 if there is no qualifier sequence; return the first match
4466 if there is multiple matches found. */
4467
4468static int
4469find_best_match (const aarch64_inst *instr,
4470 const aarch64_opnd_qualifier_seq_t *qualifiers_list)
4471{
4472 int i, num_opnds, max_num_matched, idx;
4473
4474 num_opnds = aarch64_num_of_operands (instr->opcode);
4475 if (num_opnds == 0)
4476 {
4477 DEBUG_TRACE ("no operand");
4478 return -1;
4479 }
4480
4481 max_num_matched = 0;
4989adac 4482 idx = 0;
a06ea964
NC
4483
4484 /* For each pattern. */
4485 for (i = 0; i < AARCH64_MAX_QLF_SEQ_NUM; ++i, ++qualifiers_list)
4486 {
4487 int j, num_matched;
4488 const aarch64_opnd_qualifier_t *qualifiers = *qualifiers_list;
4489
4490 /* Most opcodes has much fewer patterns in the list. */
535b785f 4491 if (empty_qualifier_sequence_p (qualifiers))
a06ea964
NC
4492 {
4493 DEBUG_TRACE_IF (i == 0, "empty list of qualifier sequence");
a06ea964
NC
4494 break;
4495 }
4496
4497 for (j = 0, num_matched = 0; j < num_opnds; ++j, ++qualifiers)
4498 if (*qualifiers == instr->operands[j].qualifier)
4499 ++num_matched;
4500
4501 if (num_matched > max_num_matched)
4502 {
4503 max_num_matched = num_matched;
4504 idx = i;
4505 }
4506 }
4507
4508 DEBUG_TRACE ("return with %d", idx);
4509 return idx;
4510}
4511
33eaf5de 4512/* Assign qualifiers in the qualifier sequence (headed by QUALIFIERS) to the
a06ea964
NC
4513 corresponding operands in *INSTR. */
4514
4515static inline void
4516assign_qualifier_sequence (aarch64_inst *instr,
4517 const aarch64_opnd_qualifier_t *qualifiers)
4518{
4519 int i = 0;
4520 int num_opnds = aarch64_num_of_operands (instr->opcode);
4521 gas_assert (num_opnds);
4522 for (i = 0; i < num_opnds; ++i, ++qualifiers)
4523 instr->operands[i].qualifier = *qualifiers;
4524}
4525
4526/* Print operands for the diagnosis purpose. */
4527
4528static void
4529print_operands (char *buf, const aarch64_opcode *opcode,
4530 const aarch64_opnd_info *opnds)
4531{
4532 int i;
4533
4534 for (i = 0; i < AARCH64_MAX_OPND_NUM; ++i)
4535 {
08d3b0cc 4536 char str[128];
a06ea964
NC
4537
4538 /* We regard the opcode operand info more, however we also look into
4539 the inst->operands to support the disassembling of the optional
4540 operand.
4541 The two operand code should be the same in all cases, apart from
4542 when the operand can be optional. */
4543 if (opcode->operands[i] == AARCH64_OPND_NIL
4544 || opnds[i].type == AARCH64_OPND_NIL)
4545 break;
4546
4547 /* Generate the operand string in STR. */
08d3b0cc 4548 aarch64_print_operand (str, sizeof (str), 0, opcode, opnds, i, NULL, NULL);
a06ea964
NC
4549
4550 /* Delimiter. */
4551 if (str[0] != '\0')
ad43e107 4552 strcat (buf, i == 0 ? " " : ", ");
a06ea964
NC
4553
4554 /* Append the operand string. */
4555 strcat (buf, str);
4556 }
4557}
4558
4559/* Send to stderr a string as information. */
4560
4561static void
4562output_info (const char *format, ...)
4563{
3b4dbbbf 4564 const char *file;
a06ea964
NC
4565 unsigned int line;
4566 va_list args;
4567
3b4dbbbf 4568 file = as_where (&line);
a06ea964
NC
4569 if (file)
4570 {
4571 if (line != 0)
4572 fprintf (stderr, "%s:%u: ", file, line);
4573 else
4574 fprintf (stderr, "%s: ", file);
4575 }
4576 fprintf (stderr, _("Info: "));
4577 va_start (args, format);
4578 vfprintf (stderr, format, args);
4579 va_end (args);
4580 (void) putc ('\n', stderr);
4581}
4582
4583/* Output one operand error record. */
4584
4585static void
4586output_operand_error_record (const operand_error_record *record, char *str)
4587{
28f013d5
JB
4588 const aarch64_operand_error *detail = &record->detail;
4589 int idx = detail->index;
a06ea964 4590 const aarch64_opcode *opcode = record->opcode;
28f013d5 4591 enum aarch64_opnd opd_code = (idx >= 0 ? opcode->operands[idx]
a06ea964 4592 : AARCH64_OPND_NIL);
a06ea964
NC
4593
4594 switch (detail->kind)
4595 {
4596 case AARCH64_OPDE_NIL:
4597 gas_assert (0);
4598 break;
4599
4600 case AARCH64_OPDE_SYNTAX_ERROR:
4601 case AARCH64_OPDE_RECOVERABLE:
4602 case AARCH64_OPDE_FATAL_SYNTAX_ERROR:
4603 case AARCH64_OPDE_OTHER_ERROR:
a06ea964
NC
4604 /* Use the prepared error message if there is, otherwise use the
4605 operand description string to describe the error. */
4606 if (detail->error != NULL)
4607 {
28f013d5 4608 if (idx < 0)
a06ea964
NC
4609 as_bad (_("%s -- `%s'"), detail->error, str);
4610 else
4611 as_bad (_("%s at operand %d -- `%s'"),
28f013d5 4612 detail->error, idx + 1, str);
a06ea964
NC
4613 }
4614 else
28f013d5
JB
4615 {
4616 gas_assert (idx >= 0);
ab3b8fcf 4617 as_bad (_("operand %d must be %s -- `%s'"), idx + 1,
a06ea964 4618 aarch64_get_operand_desc (opd_code), str);
28f013d5 4619 }
a06ea964
NC
4620 break;
4621
4622 case AARCH64_OPDE_INVALID_VARIANT:
4623 as_bad (_("operand mismatch -- `%s'"), str);
4624 if (verbose_error_p)
4625 {
4626 /* We will try to correct the erroneous instruction and also provide
4627 more information e.g. all other valid variants.
4628
4629 The string representation of the corrected instruction and other
4630 valid variants are generated by
4631
4632 1) obtaining the intermediate representation of the erroneous
4633 instruction;
4634 2) manipulating the IR, e.g. replacing the operand qualifier;
4635 3) printing out the instruction by calling the printer functions
4636 shared with the disassembler.
4637
4638 The limitation of this method is that the exact input assembly
4639 line cannot be accurately reproduced in some cases, for example an
4640 optional operand present in the actual assembly line will be
4641 omitted in the output; likewise for the optional syntax rules,
4642 e.g. the # before the immediate. Another limitation is that the
4643 assembly symbols and relocation operations in the assembly line
4644 currently cannot be printed out in the error report. Last but not
4645 least, when there is other error(s) co-exist with this error, the
4646 'corrected' instruction may be still incorrect, e.g. given
4647 'ldnp h0,h1,[x0,#6]!'
4648 this diagnosis will provide the version:
4649 'ldnp s0,s1,[x0,#6]!'
4650 which is still not right. */
4651 size_t len = strlen (get_mnemonic_name (str));
4652 int i, qlf_idx;
4653 bfd_boolean result;
08d3b0cc 4654 char buf[2048];
a06ea964
NC
4655 aarch64_inst *inst_base = &inst.base;
4656 const aarch64_opnd_qualifier_seq_t *qualifiers_list;
4657
4658 /* Init inst. */
4659 reset_aarch64_instruction (&inst);
4660 inst_base->opcode = opcode;
4661
4662 /* Reset the error report so that there is no side effect on the
4663 following operand parsing. */
4664 init_operand_error_report ();
4665
4666 /* Fill inst. */
4667 result = parse_operands (str + len, opcode)
4668 && programmer_friendly_fixup (&inst);
4669 gas_assert (result);
4670 result = aarch64_opcode_encode (opcode, inst_base, &inst_base->value,
4671 NULL, NULL);
4672 gas_assert (!result);
4673
4674 /* Find the most matched qualifier sequence. */
4675 qlf_idx = find_best_match (inst_base, opcode->qualifiers_list);
4676 gas_assert (qlf_idx > -1);
4677
4678 /* Assign the qualifiers. */
4679 assign_qualifier_sequence (inst_base,
4680 opcode->qualifiers_list[qlf_idx]);
4681
4682 /* Print the hint. */
4683 output_info (_(" did you mean this?"));
08d3b0cc 4684 snprintf (buf, sizeof (buf), "\t%s", get_mnemonic_name (str));
a06ea964
NC
4685 print_operands (buf, opcode, inst_base->operands);
4686 output_info (_(" %s"), buf);
4687
4688 /* Print out other variant(s) if there is any. */
4689 if (qlf_idx != 0 ||
4690 !empty_qualifier_sequence_p (opcode->qualifiers_list[1]))
4691 output_info (_(" other valid variant(s):"));
4692
4693 /* For each pattern. */
4694 qualifiers_list = opcode->qualifiers_list;
4695 for (i = 0; i < AARCH64_MAX_QLF_SEQ_NUM; ++i, ++qualifiers_list)
4696 {
4697 /* Most opcodes has much fewer patterns in the list.
4698 First NIL qualifier indicates the end in the list. */
535b785f 4699 if (empty_qualifier_sequence_p (*qualifiers_list))
a06ea964
NC
4700 break;
4701
4702 if (i != qlf_idx)
4703 {
4704 /* Mnemonics name. */
08d3b0cc 4705 snprintf (buf, sizeof (buf), "\t%s", get_mnemonic_name (str));
a06ea964
NC
4706
4707 /* Assign the qualifiers. */
4708 assign_qualifier_sequence (inst_base, *qualifiers_list);
4709
4710 /* Print instruction. */
4711 print_operands (buf, opcode, inst_base->operands);
4712
4713 output_info (_(" %s"), buf);
4714 }
4715 }
4716 }
4717 break;
4718
0c608d6b
RS
4719 case AARCH64_OPDE_UNTIED_OPERAND:
4720 as_bad (_("operand %d must be the same register as operand 1 -- `%s'"),
4721 detail->index + 1, str);
4722 break;
4723
a06ea964 4724 case AARCH64_OPDE_OUT_OF_RANGE:
f5555712
YZ
4725 if (detail->data[0] != detail->data[1])
4726 as_bad (_("%s out of range %d to %d at operand %d -- `%s'"),
4727 detail->error ? detail->error : _("immediate value"),
28f013d5 4728 detail->data[0], detail->data[1], idx + 1, str);
f5555712 4729 else
ab3b8fcf 4730 as_bad (_("%s must be %d at operand %d -- `%s'"),
f5555712 4731 detail->error ? detail->error : _("immediate value"),
28f013d5 4732 detail->data[0], idx + 1, str);
a06ea964
NC
4733 break;
4734
4735 case AARCH64_OPDE_REG_LIST:
4736 if (detail->data[0] == 1)
4737 as_bad (_("invalid number of registers in the list; "
4738 "only 1 register is expected at operand %d -- `%s'"),
28f013d5 4739 idx + 1, str);
a06ea964
NC
4740 else
4741 as_bad (_("invalid number of registers in the list; "
4742 "%d registers are expected at operand %d -- `%s'"),
28f013d5 4743 detail->data[0], idx + 1, str);
a06ea964
NC
4744 break;
4745
4746 case AARCH64_OPDE_UNALIGNED:
ab3b8fcf 4747 as_bad (_("immediate value must be a multiple of "
a06ea964 4748 "%d at operand %d -- `%s'"),
28f013d5 4749 detail->data[0], idx + 1, str);
a06ea964
NC
4750 break;
4751
4752 default:
4753 gas_assert (0);
4754 break;
4755 }
4756}
4757
4758/* Process and output the error message about the operand mismatching.
4759
4760 When this function is called, the operand error information had
4761 been collected for an assembly line and there will be multiple
33eaf5de 4762 errors in the case of multiple instruction templates; output the
a06ea964
NC
4763 error message that most closely describes the problem. */
4764
4765static void
4766output_operand_error_report (char *str)
4767{
4768 int largest_error_pos;
4769 const char *msg = NULL;
4770 enum aarch64_operand_error_kind kind;
4771 operand_error_record *curr;
4772 operand_error_record *head = operand_error_report.head;
4773 operand_error_record *record = NULL;
4774
4775 /* No error to report. */
4776 if (head == NULL)
4777 return;
4778
4779 gas_assert (head != NULL && operand_error_report.tail != NULL);
4780
4781 /* Only one error. */
4782 if (head == operand_error_report.tail)
4783 {
4784 DEBUG_TRACE ("single opcode entry with error kind: %s",
4785 operand_mismatch_kind_names[head->detail.kind]);
4786 output_operand_error_record (head, str);
4787 return;
4788 }
4789
4790 /* Find the error kind of the highest severity. */
33eaf5de 4791 DEBUG_TRACE ("multiple opcode entries with error kind");
a06ea964
NC
4792 kind = AARCH64_OPDE_NIL;
4793 for (curr = head; curr != NULL; curr = curr->next)
4794 {
4795 gas_assert (curr->detail.kind != AARCH64_OPDE_NIL);
4796 DEBUG_TRACE ("\t%s", operand_mismatch_kind_names[curr->detail.kind]);
4797 if (operand_error_higher_severity_p (curr->detail.kind, kind))
4798 kind = curr->detail.kind;
4799 }
4800 gas_assert (kind != AARCH64_OPDE_NIL);
4801
4802 /* Pick up one of errors of KIND to report. */
4803 largest_error_pos = -2; /* Index can be -1 which means unknown index. */
4804 for (curr = head; curr != NULL; curr = curr->next)
4805 {
4806 if (curr->detail.kind != kind)
4807 continue;
4808 /* If there are multiple errors, pick up the one with the highest
4809 mismatching operand index. In the case of multiple errors with
4810 the equally highest operand index, pick up the first one or the
4811 first one with non-NULL error message. */
4812 if (curr->detail.index > largest_error_pos
4813 || (curr->detail.index == largest_error_pos && msg == NULL
4814 && curr->detail.error != NULL))
4815 {
4816 largest_error_pos = curr->detail.index;
4817 record = curr;
4818 msg = record->detail.error;
4819 }
4820 }
4821
4822 gas_assert (largest_error_pos != -2 && record != NULL);
4823 DEBUG_TRACE ("Pick up error kind %s to report",
4824 operand_mismatch_kind_names[record->detail.kind]);
4825
4826 /* Output. */
4827 output_operand_error_record (record, str);
4828}
4829\f
4830/* Write an AARCH64 instruction to buf - always little-endian. */
4831static void
4832put_aarch64_insn (char *buf, uint32_t insn)
4833{
4834 unsigned char *where = (unsigned char *) buf;
4835 where[0] = insn;
4836 where[1] = insn >> 8;
4837 where[2] = insn >> 16;
4838 where[3] = insn >> 24;
4839}
4840
4841static uint32_t
4842get_aarch64_insn (char *buf)
4843{
4844 unsigned char *where = (unsigned char *) buf;
4845 uint32_t result;
4846 result = (where[0] | (where[1] << 8) | (where[2] << 16) | (where[3] << 24));
4847 return result;
4848}
4849
4850static void
4851output_inst (struct aarch64_inst *new_inst)
4852{
4853 char *to = NULL;
4854
4855 to = frag_more (INSN_SIZE);
4856
4857 frag_now->tc_frag_data.recorded = 1;
4858
4859 put_aarch64_insn (to, inst.base.value);
4860
4861 if (inst.reloc.type != BFD_RELOC_UNUSED)
4862 {
4863 fixS *fixp = fix_new_aarch64 (frag_now, to - frag_now->fr_literal,
4864 INSN_SIZE, &inst.reloc.exp,
4865 inst.reloc.pc_rel,
4866 inst.reloc.type);
4867 DEBUG_TRACE ("Prepared relocation fix up");
4868 /* Don't check the addend value against the instruction size,
4869 that's the job of our code in md_apply_fix(). */
4870 fixp->fx_no_overflow = 1;
4871 if (new_inst != NULL)
4872 fixp->tc_fix_data.inst = new_inst;
4873 if (aarch64_gas_internal_fixup_p ())
4874 {
4875 gas_assert (inst.reloc.opnd != AARCH64_OPND_NIL);
4876 fixp->tc_fix_data.opnd = inst.reloc.opnd;
4877 fixp->fx_addnumber = inst.reloc.flags;
4878 }
4879 }
4880
4881 dwarf2_emit_insn (INSN_SIZE);
4882}
4883
4884/* Link together opcodes of the same name. */
4885
4886struct templates
4887{
4888 aarch64_opcode *opcode;
4889 struct templates *next;
4890};
4891
4892typedef struct templates templates;
4893
4894static templates *
4895lookup_mnemonic (const char *start, int len)
4896{
4897 templates *templ = NULL;
4898
4899 templ = hash_find_n (aarch64_ops_hsh, start, len);
4900 return templ;
4901}
4902
4903/* Subroutine of md_assemble, responsible for looking up the primary
4904 opcode from the mnemonic the user wrote. STR points to the
4905 beginning of the mnemonic. */
4906
4907static templates *
4908opcode_lookup (char **str)
4909{
bb7eff52 4910 char *end, *base, *dot;
a06ea964
NC
4911 const aarch64_cond *cond;
4912 char condname[16];
4913 int len;
4914
4915 /* Scan up to the end of the mnemonic, which must end in white space,
4916 '.', or end of string. */
bb7eff52 4917 dot = 0;
a06ea964 4918 for (base = end = *str; is_part_of_name(*end); end++)
bb7eff52
RS
4919 if (*end == '.' && !dot)
4920 dot = end;
a06ea964 4921
bb7eff52 4922 if (end == base || dot == base)
a06ea964
NC
4923 return 0;
4924
4925 inst.cond = COND_ALWAYS;
4926
4927 /* Handle a possible condition. */
bb7eff52 4928 if (dot)
a06ea964 4929 {
bb7eff52 4930 cond = hash_find_n (aarch64_cond_hsh, dot + 1, end - dot - 1);
a06ea964
NC
4931 if (cond)
4932 {
4933 inst.cond = cond->value;
bb7eff52 4934 *str = end;
a06ea964
NC
4935 }
4936 else
4937 {
bb7eff52 4938 *str = dot;
a06ea964
NC
4939 return 0;
4940 }
bb7eff52 4941 len = dot - base;
a06ea964
NC
4942 }
4943 else
bb7eff52
RS
4944 {
4945 *str = end;
4946 len = end - base;
4947 }
a06ea964
NC
4948
4949 if (inst.cond == COND_ALWAYS)
4950 {
4951 /* Look for unaffixed mnemonic. */
4952 return lookup_mnemonic (base, len);
4953 }
4954 else if (len <= 13)
4955 {
4956 /* append ".c" to mnemonic if conditional */
4957 memcpy (condname, base, len);
4958 memcpy (condname + len, ".c", 2);
4959 base = condname;
4960 len += 2;
4961 return lookup_mnemonic (base, len);
4962 }
4963
4964 return NULL;
4965}
4966
8f9a77af
RS
4967/* Internal helper routine converting a vector_type_el structure *VECTYPE
4968 to a corresponding operand qualifier. */
a06ea964
NC
4969
4970static inline aarch64_opnd_qualifier_t
8f9a77af 4971vectype_to_qualifier (const struct vector_type_el *vectype)
a06ea964 4972{
f06935a5 4973 /* Element size in bytes indexed by vector_el_type. */
a06ea964
NC
4974 const unsigned char ele_size[5]
4975 = {1, 2, 4, 8, 16};
65f2205d
MW
4976 const unsigned int ele_base [5] =
4977 {
a3b3345a 4978 AARCH64_OPND_QLF_V_4B,
3067d3b9 4979 AARCH64_OPND_QLF_V_2H,
65f2205d
MW
4980 AARCH64_OPND_QLF_V_2S,
4981 AARCH64_OPND_QLF_V_1D,
4982 AARCH64_OPND_QLF_V_1Q
4983 };
a06ea964
NC
4984
4985 if (!vectype->defined || vectype->type == NT_invtype)
4986 goto vectype_conversion_fail;
4987
d50c751e
RS
4988 if (vectype->type == NT_zero)
4989 return AARCH64_OPND_QLF_P_Z;
4990 if (vectype->type == NT_merge)
4991 return AARCH64_OPND_QLF_P_M;
4992
a06ea964
NC
4993 gas_assert (vectype->type >= NT_b && vectype->type <= NT_q);
4994
f11ad6bc 4995 if (vectype->defined & (NTA_HASINDEX | NTA_HASVARWIDTH))
00c2093f
TC
4996 {
4997 /* Special case S_4B. */
4998 if (vectype->type == NT_b && vectype->width == 4)
4999 return AARCH64_OPND_QLF_S_4B;
5000
5001 /* Vector element register. */
5002 return AARCH64_OPND_QLF_S_B + vectype->type;
5003 }
a06ea964
NC
5004 else
5005 {
5006 /* Vector register. */
5007 int reg_size = ele_size[vectype->type] * vectype->width;
5008 unsigned offset;
65f2205d 5009 unsigned shift;
3067d3b9 5010 if (reg_size != 16 && reg_size != 8 && reg_size != 4)
a06ea964 5011 goto vectype_conversion_fail;
65f2205d
MW
5012
5013 /* The conversion is by calculating the offset from the base operand
5014 qualifier for the vector type. The operand qualifiers are regular
5015 enough that the offset can established by shifting the vector width by
5016 a vector-type dependent amount. */
5017 shift = 0;
5018 if (vectype->type == NT_b)
a3b3345a 5019 shift = 3;
3067d3b9 5020 else if (vectype->type == NT_h || vectype->type == NT_s)
65f2205d
MW
5021 shift = 2;
5022 else if (vectype->type >= NT_d)
5023 shift = 1;
5024 else
5025 gas_assert (0);
5026
5027 offset = ele_base [vectype->type] + (vectype->width >> shift);
a3b3345a 5028 gas_assert (AARCH64_OPND_QLF_V_4B <= offset
65f2205d
MW
5029 && offset <= AARCH64_OPND_QLF_V_1Q);
5030 return offset;
a06ea964
NC
5031 }
5032
5033vectype_conversion_fail:
5034 first_error (_("bad vector arrangement type"));
5035 return AARCH64_OPND_QLF_NIL;
5036}
5037
5038/* Process an optional operand that is found omitted from the assembly line.
5039 Fill *OPERAND for such an operand of type TYPE. OPCODE points to the
5040 instruction's opcode entry while IDX is the index of this omitted operand.
5041 */
5042
5043static void
5044process_omitted_operand (enum aarch64_opnd type, const aarch64_opcode *opcode,
5045 int idx, aarch64_opnd_info *operand)
5046{
5047 aarch64_insn default_value = get_optional_operand_default_value (opcode);
5048 gas_assert (optional_operand_p (opcode, idx));
5049 gas_assert (!operand->present);
5050
5051 switch (type)
5052 {
5053 case AARCH64_OPND_Rd:
5054 case AARCH64_OPND_Rn:
5055 case AARCH64_OPND_Rm:
5056 case AARCH64_OPND_Rt:
5057 case AARCH64_OPND_Rt2:
5058 case AARCH64_OPND_Rs:
5059 case AARCH64_OPND_Ra:
5060 case AARCH64_OPND_Rt_SYS:
5061 case AARCH64_OPND_Rd_SP:
5062 case AARCH64_OPND_Rn_SP:
c84364ec 5063 case AARCH64_OPND_Rm_SP:
a06ea964
NC
5064 case AARCH64_OPND_Fd:
5065 case AARCH64_OPND_Fn:
5066 case AARCH64_OPND_Fm:
5067 case AARCH64_OPND_Fa:
5068 case AARCH64_OPND_Ft:
5069 case AARCH64_OPND_Ft2:
5070 case AARCH64_OPND_Sd:
5071 case AARCH64_OPND_Sn:
5072 case AARCH64_OPND_Sm:
f42f1a1d 5073 case AARCH64_OPND_Va:
a06ea964
NC
5074 case AARCH64_OPND_Vd:
5075 case AARCH64_OPND_Vn:
5076 case AARCH64_OPND_Vm:
5077 case AARCH64_OPND_VdD1:
5078 case AARCH64_OPND_VnD1:
5079 operand->reg.regno = default_value;
5080 break;
5081
5082 case AARCH64_OPND_Ed:
5083 case AARCH64_OPND_En:
5084 case AARCH64_OPND_Em:
f42f1a1d 5085 case AARCH64_OPND_SM3_IMM2:
a06ea964
NC
5086 operand->reglane.regno = default_value;
5087 break;
5088
5089 case AARCH64_OPND_IDX:
5090 case AARCH64_OPND_BIT_NUM:
5091 case AARCH64_OPND_IMMR:
5092 case AARCH64_OPND_IMMS:
5093 case AARCH64_OPND_SHLL_IMM:
5094 case AARCH64_OPND_IMM_VLSL:
5095 case AARCH64_OPND_IMM_VLSR:
5096 case AARCH64_OPND_CCMP_IMM:
5097 case AARCH64_OPND_FBITS:
5098 case AARCH64_OPND_UIMM4:
5099 case AARCH64_OPND_UIMM3_OP1:
5100 case AARCH64_OPND_UIMM3_OP2:
5101 case AARCH64_OPND_IMM:
f42f1a1d 5102 case AARCH64_OPND_IMM_2:
a06ea964
NC
5103 case AARCH64_OPND_WIDTH:
5104 case AARCH64_OPND_UIMM7:
5105 case AARCH64_OPND_NZCV:
245d2e3f
RS
5106 case AARCH64_OPND_SVE_PATTERN:
5107 case AARCH64_OPND_SVE_PRFOP:
a06ea964
NC
5108 operand->imm.value = default_value;
5109 break;
5110
2442d846
RS
5111 case AARCH64_OPND_SVE_PATTERN_SCALED:
5112 operand->imm.value = default_value;
5113 operand->shifter.kind = AARCH64_MOD_MUL;
5114 operand->shifter.amount = 1;
5115 break;
5116
a06ea964
NC
5117 case AARCH64_OPND_EXCEPTION:
5118 inst.reloc.type = BFD_RELOC_UNUSED;
5119 break;
5120
5121 case AARCH64_OPND_BARRIER_ISB:
5122 operand->barrier = aarch64_barrier_options + default_value;
5123
5124 default:
5125 break;
5126 }
5127}
5128
5129/* Process the relocation type for move wide instructions.
5130 Return TRUE on success; otherwise return FALSE. */
5131
5132static bfd_boolean
5133process_movw_reloc_info (void)
5134{
5135 int is32;
5136 unsigned shift;
5137
5138 is32 = inst.base.operands[0].qualifier == AARCH64_OPND_QLF_W ? 1 : 0;
5139
5140 if (inst.base.opcode->op == OP_MOVK)
5141 switch (inst.reloc.type)
5142 {
5143 case BFD_RELOC_AARCH64_MOVW_G0_S:
5144 case BFD_RELOC_AARCH64_MOVW_G1_S:
5145 case BFD_RELOC_AARCH64_MOVW_G2_S:
32247401
RL
5146 case BFD_RELOC_AARCH64_MOVW_PREL_G0:
5147 case BFD_RELOC_AARCH64_MOVW_PREL_G1:
5148 case BFD_RELOC_AARCH64_MOVW_PREL_G2:
5149 case BFD_RELOC_AARCH64_MOVW_PREL_G3:
1aa66fb1 5150 case BFD_RELOC_AARCH64_TLSGD_MOVW_G1:
a06ea964 5151 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G0:
a06ea964 5152 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G1:
a06ea964
NC
5153 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G2:
5154 set_syntax_error
5155 (_("the specified relocation type is not allowed for MOVK"));
5156 return FALSE;
5157 default:
5158 break;
5159 }
5160
5161 switch (inst.reloc.type)
5162 {
5163 case BFD_RELOC_AARCH64_MOVW_G0:
a06ea964 5164 case BFD_RELOC_AARCH64_MOVW_G0_NC:
f09c556a 5165 case BFD_RELOC_AARCH64_MOVW_G0_S:
ca632371 5166 case BFD_RELOC_AARCH64_MOVW_GOTOFF_G0_NC:
32247401
RL
5167 case BFD_RELOC_AARCH64_MOVW_PREL_G0:
5168 case BFD_RELOC_AARCH64_MOVW_PREL_G0_NC:
43a357f9 5169 case BFD_RELOC_AARCH64_TLSDESC_OFF_G0_NC:
3e8286c0 5170 case BFD_RELOC_AARCH64_TLSGD_MOVW_G0_NC:
3b957e5b 5171 case BFD_RELOC_AARCH64_TLSIE_MOVW_GOTTPREL_G0_NC:
49df5539
JW
5172 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0:
5173 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0_NC:
a06ea964
NC
5174 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G0:
5175 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G0_NC:
5176 shift = 0;
5177 break;
5178 case BFD_RELOC_AARCH64_MOVW_G1:
a06ea964 5179 case BFD_RELOC_AARCH64_MOVW_G1_NC:
f09c556a 5180 case BFD_RELOC_AARCH64_MOVW_G1_S:
654248e7 5181 case BFD_RELOC_AARCH64_MOVW_GOTOFF_G1:
32247401
RL
5182 case BFD_RELOC_AARCH64_MOVW_PREL_G1:
5183 case BFD_RELOC_AARCH64_MOVW_PREL_G1_NC:
43a357f9 5184 case BFD_RELOC_AARCH64_TLSDESC_OFF_G1:
1aa66fb1 5185 case BFD_RELOC_AARCH64_TLSGD_MOVW_G1:
3b957e5b 5186 case BFD_RELOC_AARCH64_TLSIE_MOVW_GOTTPREL_G1:
49df5539
JW
5187 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1:
5188 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1_NC:
a06ea964
NC
5189 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G1:
5190 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G1_NC:
5191 shift = 16;
5192 break;
5193 case BFD_RELOC_AARCH64_MOVW_G2:
a06ea964 5194 case BFD_RELOC_AARCH64_MOVW_G2_NC:
f09c556a 5195 case BFD_RELOC_AARCH64_MOVW_G2_S:
32247401
RL
5196 case BFD_RELOC_AARCH64_MOVW_PREL_G2:
5197 case BFD_RELOC_AARCH64_MOVW_PREL_G2_NC:
49df5539 5198 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G2:
a06ea964
NC
5199 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G2:
5200 if (is32)
5201 {
5202 set_fatal_syntax_error
5203 (_("the specified relocation type is not allowed for 32-bit "
5204 "register"));
5205 return FALSE;
5206 }
5207 shift = 32;
5208 break;
5209 case BFD_RELOC_AARCH64_MOVW_G3:
32247401 5210 case BFD_RELOC_AARCH64_MOVW_PREL_G3:
a06ea964
NC
5211 if (is32)
5212 {
5213 set_fatal_syntax_error
5214 (_("the specified relocation type is not allowed for 32-bit "
5215 "register"));
5216 return FALSE;
5217 }
5218 shift = 48;
5219 break;
5220 default:
5221 /* More cases should be added when more MOVW-related relocation types
5222 are supported in GAS. */
5223 gas_assert (aarch64_gas_internal_fixup_p ());
5224 /* The shift amount should have already been set by the parser. */
5225 return TRUE;
5226 }
5227 inst.base.operands[1].shifter.amount = shift;
5228 return TRUE;
5229}
5230
33eaf5de 5231/* A primitive log calculator. */
a06ea964
NC
5232
5233static inline unsigned int
5234get_logsz (unsigned int size)
5235{
5236 const unsigned char ls[16] =
5237 {0, 1, -1, 2, -1, -1, -1, 3, -1, -1, -1, -1, -1, -1, -1, 4};
5238 if (size > 16)
5239 {
5240 gas_assert (0);
5241 return -1;
5242 }
5243 gas_assert (ls[size - 1] != (unsigned char)-1);
5244 return ls[size - 1];
5245}
5246
5247/* Determine and return the real reloc type code for an instruction
5248 with the pseudo reloc type code BFD_RELOC_AARCH64_LDST_LO12. */
5249
5250static inline bfd_reloc_code_real_type
5251ldst_lo12_determine_real_reloc_type (void)
5252{
4c562523 5253 unsigned logsz;
a06ea964
NC
5254 enum aarch64_opnd_qualifier opd0_qlf = inst.base.operands[0].qualifier;
5255 enum aarch64_opnd_qualifier opd1_qlf = inst.base.operands[1].qualifier;
5256
4c562523
JW
5257 const bfd_reloc_code_real_type reloc_ldst_lo12[3][5] = {
5258 {
5259 BFD_RELOC_AARCH64_LDST8_LO12,
5260 BFD_RELOC_AARCH64_LDST16_LO12,
5261 BFD_RELOC_AARCH64_LDST32_LO12,
5262 BFD_RELOC_AARCH64_LDST64_LO12,
a06ea964 5263 BFD_RELOC_AARCH64_LDST128_LO12
4c562523
JW
5264 },
5265 {
5266 BFD_RELOC_AARCH64_TLSLD_LDST8_DTPREL_LO12,
5267 BFD_RELOC_AARCH64_TLSLD_LDST16_DTPREL_LO12,
5268 BFD_RELOC_AARCH64_TLSLD_LDST32_DTPREL_LO12,
5269 BFD_RELOC_AARCH64_TLSLD_LDST64_DTPREL_LO12,
5270 BFD_RELOC_AARCH64_NONE
5271 },
5272 {
5273 BFD_RELOC_AARCH64_TLSLD_LDST8_DTPREL_LO12_NC,
5274 BFD_RELOC_AARCH64_TLSLD_LDST16_DTPREL_LO12_NC,
5275 BFD_RELOC_AARCH64_TLSLD_LDST32_DTPREL_LO12_NC,
5276 BFD_RELOC_AARCH64_TLSLD_LDST64_DTPREL_LO12_NC,
5277 BFD_RELOC_AARCH64_NONE
5278 }
a06ea964
NC
5279 };
5280
4c562523
JW
5281 gas_assert (inst.reloc.type == BFD_RELOC_AARCH64_LDST_LO12
5282 || inst.reloc.type == BFD_RELOC_AARCH64_TLSLD_LDST_DTPREL_LO12
5283 || (inst.reloc.type
5284 == BFD_RELOC_AARCH64_TLSLD_LDST_DTPREL_LO12_NC));
a06ea964
NC
5285 gas_assert (inst.base.opcode->operands[1] == AARCH64_OPND_ADDR_UIMM12);
5286
5287 if (opd1_qlf == AARCH64_OPND_QLF_NIL)
5288 opd1_qlf =
5289 aarch64_get_expected_qualifier (inst.base.opcode->qualifiers_list,
5290 1, opd0_qlf, 0);
5291 gas_assert (opd1_qlf != AARCH64_OPND_QLF_NIL);
5292
5293 logsz = get_logsz (aarch64_get_qualifier_esize (opd1_qlf));
4c562523
JW
5294 if (inst.reloc.type == BFD_RELOC_AARCH64_TLSLD_LDST_DTPREL_LO12
5295 || inst.reloc.type == BFD_RELOC_AARCH64_TLSLD_LDST_DTPREL_LO12_NC)
5296 gas_assert (logsz <= 3);
5297 else
5298 gas_assert (logsz <= 4);
a06ea964 5299
4c562523 5300 /* In reloc.c, these pseudo relocation types should be defined in similar
33eaf5de 5301 order as above reloc_ldst_lo12 array. Because the array index calculation
4c562523
JW
5302 below relies on this. */
5303 return reloc_ldst_lo12[inst.reloc.type - BFD_RELOC_AARCH64_LDST_LO12][logsz];
a06ea964
NC
5304}
5305
5306/* Check whether a register list REGINFO is valid. The registers must be
5307 numbered in increasing order (modulo 32), in increments of one or two.
5308
5309 If ACCEPT_ALTERNATE is non-zero, the register numbers should be in
5310 increments of two.
5311
5312 Return FALSE if such a register list is invalid, otherwise return TRUE. */
5313
5314static bfd_boolean
5315reg_list_valid_p (uint32_t reginfo, int accept_alternate)
5316{
5317 uint32_t i, nb_regs, prev_regno, incr;
5318
5319 nb_regs = 1 + (reginfo & 0x3);
5320 reginfo >>= 2;
5321 prev_regno = reginfo & 0x1f;
5322 incr = accept_alternate ? 2 : 1;
5323
5324 for (i = 1; i < nb_regs; ++i)
5325 {
5326 uint32_t curr_regno;
5327 reginfo >>= 5;
5328 curr_regno = reginfo & 0x1f;
5329 if (curr_regno != ((prev_regno + incr) & 0x1f))
5330 return FALSE;
5331 prev_regno = curr_regno;
5332 }
5333
5334 return TRUE;
5335}
5336
5337/* Generic instruction operand parser. This does no encoding and no
5338 semantic validation; it merely squirrels values away in the inst
5339 structure. Returns TRUE or FALSE depending on whether the
5340 specified grammar matched. */
5341
5342static bfd_boolean
5343parse_operands (char *str, const aarch64_opcode *opcode)
5344{
5345 int i;
5346 char *backtrack_pos = 0;
5347 const enum aarch64_opnd *operands = opcode->operands;
1799c0d0 5348 aarch64_reg_type imm_reg_type;
a06ea964
NC
5349
5350 clear_error ();
5351 skip_whitespace (str);
5352
c0890d26 5353 if (AARCH64_CPU_HAS_FEATURE (AARCH64_FEATURE_SVE, *opcode->avariant))
5b2b928e 5354 imm_reg_type = REG_TYPE_R_Z_SP_BHSDQ_VZP;
c0890d26
RS
5355 else
5356 imm_reg_type = REG_TYPE_R_Z_BHSDQ_V;
1799c0d0 5357
a06ea964
NC
5358 for (i = 0; operands[i] != AARCH64_OPND_NIL; i++)
5359 {
5360 int64_t val;
e1b988bb 5361 const reg_entry *reg;
a06ea964
NC
5362 int comma_skipped_p = 0;
5363 aarch64_reg_type rtype;
8f9a77af 5364 struct vector_type_el vectype;
4df068de 5365 aarch64_opnd_qualifier_t qualifier, base_qualifier, offset_qualifier;
a06ea964 5366 aarch64_opnd_info *info = &inst.base.operands[i];
f11ad6bc 5367 aarch64_reg_type reg_type;
a06ea964
NC
5368
5369 DEBUG_TRACE ("parse operand %d", i);
5370
5371 /* Assign the operand code. */
5372 info->type = operands[i];
5373
5374 if (optional_operand_p (opcode, i))
5375 {
5376 /* Remember where we are in case we need to backtrack. */
5377 gas_assert (!backtrack_pos);
5378 backtrack_pos = str;
5379 }
5380
33eaf5de 5381 /* Expect comma between operands; the backtrack mechanism will take
a06ea964
NC
5382 care of cases of omitted optional operand. */
5383 if (i > 0 && ! skip_past_char (&str, ','))
5384 {
5385 set_syntax_error (_("comma expected between operands"));
5386 goto failure;
5387 }
5388 else
5389 comma_skipped_p = 1;
5390
5391 switch (operands[i])
5392 {
5393 case AARCH64_OPND_Rd:
5394 case AARCH64_OPND_Rn:
5395 case AARCH64_OPND_Rm:
5396 case AARCH64_OPND_Rt:
5397 case AARCH64_OPND_Rt2:
5398 case AARCH64_OPND_Rs:
5399 case AARCH64_OPND_Ra:
5400 case AARCH64_OPND_Rt_SYS:
ee804238 5401 case AARCH64_OPND_PAIRREG:
047cd301 5402 case AARCH64_OPND_SVE_Rm:
e1b988bb 5403 po_int_reg_or_fail (REG_TYPE_R_Z);
a06ea964
NC
5404 break;
5405
5406 case AARCH64_OPND_Rd_SP:
5407 case AARCH64_OPND_Rn_SP:
047cd301 5408 case AARCH64_OPND_SVE_Rn_SP:
c84364ec 5409 case AARCH64_OPND_Rm_SP:
e1b988bb 5410 po_int_reg_or_fail (REG_TYPE_R_SP);
a06ea964
NC
5411 break;
5412
5413 case AARCH64_OPND_Rm_EXT:
5414 case AARCH64_OPND_Rm_SFT:
5415 po_misc_or_fail (parse_shifter_operand
5416 (&str, info, (operands[i] == AARCH64_OPND_Rm_EXT
5417 ? SHIFTED_ARITH_IMM
5418 : SHIFTED_LOGIC_IMM)));
5419 if (!info->shifter.operator_present)
5420 {
5421 /* Default to LSL if not present. Libopcodes prefers shifter
5422 kind to be explicit. */
5423 gas_assert (info->shifter.kind == AARCH64_MOD_NONE);
5424 info->shifter.kind = AARCH64_MOD_LSL;
5425 /* For Rm_EXT, libopcodes will carry out further check on whether
5426 or not stack pointer is used in the instruction (Recall that
5427 "the extend operator is not optional unless at least one of
5428 "Rd" or "Rn" is '11111' (i.e. WSP)"). */
5429 }
5430 break;
5431
5432 case AARCH64_OPND_Fd:
5433 case AARCH64_OPND_Fn:
5434 case AARCH64_OPND_Fm:
5435 case AARCH64_OPND_Fa:
5436 case AARCH64_OPND_Ft:
5437 case AARCH64_OPND_Ft2:
5438 case AARCH64_OPND_Sd:
5439 case AARCH64_OPND_Sn:
5440 case AARCH64_OPND_Sm:
047cd301
RS
5441 case AARCH64_OPND_SVE_VZn:
5442 case AARCH64_OPND_SVE_Vd:
5443 case AARCH64_OPND_SVE_Vm:
5444 case AARCH64_OPND_SVE_Vn:
a06ea964
NC
5445 val = aarch64_reg_parse (&str, REG_TYPE_BHSDQ, &rtype, NULL);
5446 if (val == PARSE_FAIL)
5447 {
5448 first_error (_(get_reg_expected_msg (REG_TYPE_BHSDQ)));
5449 goto failure;
5450 }
5451 gas_assert (rtype >= REG_TYPE_FP_B && rtype <= REG_TYPE_FP_Q);
5452
5453 info->reg.regno = val;
5454 info->qualifier = AARCH64_OPND_QLF_S_B + (rtype - REG_TYPE_FP_B);
5455 break;
5456
f11ad6bc
RS
5457 case AARCH64_OPND_SVE_Pd:
5458 case AARCH64_OPND_SVE_Pg3:
5459 case AARCH64_OPND_SVE_Pg4_5:
5460 case AARCH64_OPND_SVE_Pg4_10:
5461 case AARCH64_OPND_SVE_Pg4_16:
5462 case AARCH64_OPND_SVE_Pm:
5463 case AARCH64_OPND_SVE_Pn:
5464 case AARCH64_OPND_SVE_Pt:
5465 reg_type = REG_TYPE_PN;
5466 goto vector_reg;
5467
5468 case AARCH64_OPND_SVE_Za_5:
5469 case AARCH64_OPND_SVE_Za_16:
5470 case AARCH64_OPND_SVE_Zd:
5471 case AARCH64_OPND_SVE_Zm_5:
5472 case AARCH64_OPND_SVE_Zm_16:
5473 case AARCH64_OPND_SVE_Zn:
5474 case AARCH64_OPND_SVE_Zt:
5475 reg_type = REG_TYPE_ZN;
5476 goto vector_reg;
5477
f42f1a1d 5478 case AARCH64_OPND_Va:
a06ea964
NC
5479 case AARCH64_OPND_Vd:
5480 case AARCH64_OPND_Vn:
5481 case AARCH64_OPND_Vm:
f11ad6bc
RS
5482 reg_type = REG_TYPE_VN;
5483 vector_reg:
5484 val = aarch64_reg_parse (&str, reg_type, NULL, &vectype);
a06ea964
NC
5485 if (val == PARSE_FAIL)
5486 {
f11ad6bc 5487 first_error (_(get_reg_expected_msg (reg_type)));
a06ea964
NC
5488 goto failure;
5489 }
5490 if (vectype.defined & NTA_HASINDEX)
5491 goto failure;
5492
5493 info->reg.regno = val;
f11ad6bc
RS
5494 if ((reg_type == REG_TYPE_PN || reg_type == REG_TYPE_ZN)
5495 && vectype.type == NT_invtype)
5496 /* Unqualified Pn and Zn registers are allowed in certain
5497 contexts. Rely on F_STRICT qualifier checking to catch
5498 invalid uses. */
5499 info->qualifier = AARCH64_OPND_QLF_NIL;
5500 else
5501 {
5502 info->qualifier = vectype_to_qualifier (&vectype);
5503 if (info->qualifier == AARCH64_OPND_QLF_NIL)
5504 goto failure;
5505 }
a06ea964
NC
5506 break;
5507
5508 case AARCH64_OPND_VdD1:
5509 case AARCH64_OPND_VnD1:
5510 val = aarch64_reg_parse (&str, REG_TYPE_VN, NULL, &vectype);
5511 if (val == PARSE_FAIL)
5512 {
5513 set_first_syntax_error (_(get_reg_expected_msg (REG_TYPE_VN)));
5514 goto failure;
5515 }
5516 if (vectype.type != NT_d || vectype.index != 1)
5517 {
5518 set_fatal_syntax_error
5519 (_("the top half of a 128-bit FP/SIMD register is expected"));
5520 goto failure;
5521 }
5522 info->reg.regno = val;
5523 /* N.B: VdD1 and VnD1 are treated as an fp or advsimd scalar register
5524 here; it is correct for the purpose of encoding/decoding since
5525 only the register number is explicitly encoded in the related
5526 instructions, although this appears a bit hacky. */
5527 info->qualifier = AARCH64_OPND_QLF_S_D;
5528 break;
5529
582e12bf
RS
5530 case AARCH64_OPND_SVE_Zm3_INDEX:
5531 case AARCH64_OPND_SVE_Zm3_22_INDEX:
5532 case AARCH64_OPND_SVE_Zm4_INDEX:
f11ad6bc
RS
5533 case AARCH64_OPND_SVE_Zn_INDEX:
5534 reg_type = REG_TYPE_ZN;
5535 goto vector_reg_index;
5536
a06ea964
NC
5537 case AARCH64_OPND_Ed:
5538 case AARCH64_OPND_En:
5539 case AARCH64_OPND_Em:
f42f1a1d 5540 case AARCH64_OPND_SM3_IMM2:
f11ad6bc
RS
5541 reg_type = REG_TYPE_VN;
5542 vector_reg_index:
5543 val = aarch64_reg_parse (&str, reg_type, NULL, &vectype);
a06ea964
NC
5544 if (val == PARSE_FAIL)
5545 {
f11ad6bc 5546 first_error (_(get_reg_expected_msg (reg_type)));
a06ea964
NC
5547 goto failure;
5548 }
5549 if (vectype.type == NT_invtype || !(vectype.defined & NTA_HASINDEX))
5550 goto failure;
5551
5552 info->reglane.regno = val;
5553 info->reglane.index = vectype.index;
5554 info->qualifier = vectype_to_qualifier (&vectype);
5555 if (info->qualifier == AARCH64_OPND_QLF_NIL)
5556 goto failure;
5557 break;
5558
f11ad6bc
RS
5559 case AARCH64_OPND_SVE_ZnxN:
5560 case AARCH64_OPND_SVE_ZtxN:
5561 reg_type = REG_TYPE_ZN;
5562 goto vector_reg_list;
5563
a06ea964
NC
5564 case AARCH64_OPND_LVn:
5565 case AARCH64_OPND_LVt:
5566 case AARCH64_OPND_LVt_AL:
5567 case AARCH64_OPND_LEt:
f11ad6bc
RS
5568 reg_type = REG_TYPE_VN;
5569 vector_reg_list:
5570 if (reg_type == REG_TYPE_ZN
5571 && get_opcode_dependent_value (opcode) == 1
5572 && *str != '{')
a06ea964 5573 {
f11ad6bc
RS
5574 val = aarch64_reg_parse (&str, reg_type, NULL, &vectype);
5575 if (val == PARSE_FAIL)
5576 {
5577 first_error (_(get_reg_expected_msg (reg_type)));
5578 goto failure;
5579 }
5580 info->reglist.first_regno = val;
5581 info->reglist.num_regs = 1;
5582 }
5583 else
5584 {
5585 val = parse_vector_reg_list (&str, reg_type, &vectype);
5586 if (val == PARSE_FAIL)
5587 goto failure;
5588 if (! reg_list_valid_p (val, /* accept_alternate */ 0))
5589 {
5590 set_fatal_syntax_error (_("invalid register list"));
5591 goto failure;
5592 }
5593 info->reglist.first_regno = (val >> 2) & 0x1f;
5594 info->reglist.num_regs = (val & 0x3) + 1;
a06ea964 5595 }
a06ea964
NC
5596 if (operands[i] == AARCH64_OPND_LEt)
5597 {
5598 if (!(vectype.defined & NTA_HASINDEX))
5599 goto failure;
5600 info->reglist.has_index = 1;
5601 info->reglist.index = vectype.index;
5602 }
f11ad6bc
RS
5603 else
5604 {
5605 if (vectype.defined & NTA_HASINDEX)
5606 goto failure;
5607 if (!(vectype.defined & NTA_HASTYPE))
5608 {
5609 if (reg_type == REG_TYPE_ZN)
5610 set_fatal_syntax_error (_("missing type suffix"));
5611 goto failure;
5612 }
5613 }
a06ea964
NC
5614 info->qualifier = vectype_to_qualifier (&vectype);
5615 if (info->qualifier == AARCH64_OPND_QLF_NIL)
5616 goto failure;
5617 break;
5618
a6a51754
RL
5619 case AARCH64_OPND_CRn:
5620 case AARCH64_OPND_CRm:
a06ea964 5621 {
a6a51754
RL
5622 char prefix = *(str++);
5623 if (prefix != 'c' && prefix != 'C')
5624 goto failure;
5625
5626 po_imm_nc_or_fail ();
5627 if (val > 15)
5628 {
5629 set_fatal_syntax_error (_(N_ ("C0 - C15 expected")));
5630 goto failure;
5631 }
5632 info->qualifier = AARCH64_OPND_QLF_CR;
5633 info->imm.value = val;
5634 break;
a06ea964 5635 }
a06ea964
NC
5636
5637 case AARCH64_OPND_SHLL_IMM:
5638 case AARCH64_OPND_IMM_VLSR:
5639 po_imm_or_fail (1, 64);
5640 info->imm.value = val;
5641 break;
5642
5643 case AARCH64_OPND_CCMP_IMM:
e950b345 5644 case AARCH64_OPND_SIMM5:
a06ea964
NC
5645 case AARCH64_OPND_FBITS:
5646 case AARCH64_OPND_UIMM4:
5647 case AARCH64_OPND_UIMM3_OP1:
5648 case AARCH64_OPND_UIMM3_OP2:
5649 case AARCH64_OPND_IMM_VLSL:
5650 case AARCH64_OPND_IMM:
f42f1a1d 5651 case AARCH64_OPND_IMM_2:
a06ea964 5652 case AARCH64_OPND_WIDTH:
e950b345
RS
5653 case AARCH64_OPND_SVE_INV_LIMM:
5654 case AARCH64_OPND_SVE_LIMM:
5655 case AARCH64_OPND_SVE_LIMM_MOV:
5656 case AARCH64_OPND_SVE_SHLIMM_PRED:
5657 case AARCH64_OPND_SVE_SHLIMM_UNPRED:
5658 case AARCH64_OPND_SVE_SHRIMM_PRED:
5659 case AARCH64_OPND_SVE_SHRIMM_UNPRED:
5660 case AARCH64_OPND_SVE_SIMM5:
5661 case AARCH64_OPND_SVE_SIMM5B:
5662 case AARCH64_OPND_SVE_SIMM6:
5663 case AARCH64_OPND_SVE_SIMM8:
5664 case AARCH64_OPND_SVE_UIMM3:
5665 case AARCH64_OPND_SVE_UIMM7:
5666 case AARCH64_OPND_SVE_UIMM8:
5667 case AARCH64_OPND_SVE_UIMM8_53:
c2c4ff8d
SN
5668 case AARCH64_OPND_IMM_ROT1:
5669 case AARCH64_OPND_IMM_ROT2:
5670 case AARCH64_OPND_IMM_ROT3:
582e12bf
RS
5671 case AARCH64_OPND_SVE_IMM_ROT1:
5672 case AARCH64_OPND_SVE_IMM_ROT2:
a06ea964
NC
5673 po_imm_nc_or_fail ();
5674 info->imm.value = val;
5675 break;
5676
e950b345
RS
5677 case AARCH64_OPND_SVE_AIMM:
5678 case AARCH64_OPND_SVE_ASIMM:
5679 po_imm_nc_or_fail ();
5680 info->imm.value = val;
5681 skip_whitespace (str);
5682 if (skip_past_comma (&str))
5683 po_misc_or_fail (parse_shift (&str, info, SHIFTED_LSL));
5684 else
5685 inst.base.operands[i].shifter.kind = AARCH64_MOD_LSL;
5686 break;
5687
245d2e3f
RS
5688 case AARCH64_OPND_SVE_PATTERN:
5689 po_enum_or_fail (aarch64_sve_pattern_array);
5690 info->imm.value = val;
5691 break;
5692
2442d846
RS
5693 case AARCH64_OPND_SVE_PATTERN_SCALED:
5694 po_enum_or_fail (aarch64_sve_pattern_array);
5695 info->imm.value = val;
5696 if (skip_past_comma (&str)
5697 && !parse_shift (&str, info, SHIFTED_MUL))
5698 goto failure;
5699 if (!info->shifter.operator_present)
5700 {
5701 gas_assert (info->shifter.kind == AARCH64_MOD_NONE);
5702 info->shifter.kind = AARCH64_MOD_MUL;
5703 info->shifter.amount = 1;
5704 }
5705 break;
5706
245d2e3f
RS
5707 case AARCH64_OPND_SVE_PRFOP:
5708 po_enum_or_fail (aarch64_sve_prfop_array);
5709 info->imm.value = val;
5710 break;
5711
a06ea964
NC
5712 case AARCH64_OPND_UIMM7:
5713 po_imm_or_fail (0, 127);
5714 info->imm.value = val;
5715 break;
5716
5717 case AARCH64_OPND_IDX:
f42f1a1d 5718 case AARCH64_OPND_MASK:
a06ea964
NC
5719 case AARCH64_OPND_BIT_NUM:
5720 case AARCH64_OPND_IMMR:
5721 case AARCH64_OPND_IMMS:
5722 po_imm_or_fail (0, 63);
5723 info->imm.value = val;
5724 break;
5725
5726 case AARCH64_OPND_IMM0:
5727 po_imm_nc_or_fail ();
5728 if (val != 0)
5729 {
5730 set_fatal_syntax_error (_("immediate zero expected"));
5731 goto failure;
5732 }
5733 info->imm.value = 0;
5734 break;
5735
5736 case AARCH64_OPND_FPIMM0:
5737 {
5738 int qfloat;
5739 bfd_boolean res1 = FALSE, res2 = FALSE;
5740 /* N.B. -0.0 will be rejected; although -0.0 shouldn't be rejected,
5741 it is probably not worth the effort to support it. */
1799c0d0
RS
5742 if (!(res1 = parse_aarch64_imm_float (&str, &qfloat, FALSE,
5743 imm_reg_type))
6a9deabe
RS
5744 && (error_p ()
5745 || !(res2 = parse_constant_immediate (&str, &val,
5746 imm_reg_type))))
a06ea964
NC
5747 goto failure;
5748 if ((res1 && qfloat == 0) || (res2 && val == 0))
5749 {
5750 info->imm.value = 0;
5751 info->imm.is_fp = 1;
5752 break;
5753 }
5754 set_fatal_syntax_error (_("immediate zero expected"));
5755 goto failure;
5756 }
5757
5758 case AARCH64_OPND_IMM_MOV:
5759 {
5760 char *saved = str;
8db49cc2
WN
5761 if (reg_name_p (str, REG_TYPE_R_Z_SP) ||
5762 reg_name_p (str, REG_TYPE_VN))
a06ea964
NC
5763 goto failure;
5764 str = saved;
5765 po_misc_or_fail (my_get_expression (&inst.reloc.exp, &str,
5766 GE_OPT_PREFIX, 1));
5767 /* The MOV immediate alias will be fixed up by fix_mov_imm_insn
5768 later. fix_mov_imm_insn will try to determine a machine
5769 instruction (MOVZ, MOVN or ORR) for it and will issue an error
5770 message if the immediate cannot be moved by a single
5771 instruction. */
5772 aarch64_set_gas_internal_fixup (&inst.reloc, info, 1);
5773 inst.base.operands[i].skip = 1;
5774 }
5775 break;
5776
5777 case AARCH64_OPND_SIMD_IMM:
5778 case AARCH64_OPND_SIMD_IMM_SFT:
1799c0d0 5779 if (! parse_big_immediate (&str, &val, imm_reg_type))
a06ea964
NC
5780 goto failure;
5781 assign_imm_if_const_or_fixup_later (&inst.reloc, info,
5782 /* addr_off_p */ 0,
5783 /* need_libopcodes_p */ 1,
5784 /* skip_p */ 1);
5785 /* Parse shift.
5786 N.B. although AARCH64_OPND_SIMD_IMM doesn't permit any
5787 shift, we don't check it here; we leave the checking to
5788 the libopcodes (operand_general_constraint_met_p). By
5789 doing this, we achieve better diagnostics. */
5790 if (skip_past_comma (&str)
5791 && ! parse_shift (&str, info, SHIFTED_LSL_MSL))
5792 goto failure;
5793 if (!info->shifter.operator_present
5794 && info->type == AARCH64_OPND_SIMD_IMM_SFT)
5795 {
5796 /* Default to LSL if not present. Libopcodes prefers shifter
5797 kind to be explicit. */
5798 gas_assert (info->shifter.kind == AARCH64_MOD_NONE);
5799 info->shifter.kind = AARCH64_MOD_LSL;
5800 }
5801 break;
5802
5803 case AARCH64_OPND_FPIMM:
5804 case AARCH64_OPND_SIMD_FPIMM:
165d4950 5805 case AARCH64_OPND_SVE_FPIMM8:
a06ea964
NC
5806 {
5807 int qfloat;
165d4950
RS
5808 bfd_boolean dp_p;
5809
5810 dp_p = double_precision_operand_p (&inst.base.operands[0]);
6a9deabe 5811 if (!parse_aarch64_imm_float (&str, &qfloat, dp_p, imm_reg_type)
874d7e6e 5812 || !aarch64_imm_float_p (qfloat))
a06ea964 5813 {
6a9deabe
RS
5814 if (!error_p ())
5815 set_fatal_syntax_error (_("invalid floating-point"
5816 " constant"));
a06ea964
NC
5817 goto failure;
5818 }
5819 inst.base.operands[i].imm.value = encode_imm_float_bits (qfloat);
5820 inst.base.operands[i].imm.is_fp = 1;
5821 }
5822 break;
5823
165d4950
RS
5824 case AARCH64_OPND_SVE_I1_HALF_ONE:
5825 case AARCH64_OPND_SVE_I1_HALF_TWO:
5826 case AARCH64_OPND_SVE_I1_ZERO_ONE:
5827 {
5828 int qfloat;
5829 bfd_boolean dp_p;
5830
5831 dp_p = double_precision_operand_p (&inst.base.operands[0]);
5832 if (!parse_aarch64_imm_float (&str, &qfloat, dp_p, imm_reg_type))
5833 {
5834 if (!error_p ())
5835 set_fatal_syntax_error (_("invalid floating-point"
5836 " constant"));
5837 goto failure;
5838 }
5839 inst.base.operands[i].imm.value = qfloat;
5840 inst.base.operands[i].imm.is_fp = 1;
5841 }
5842 break;
5843
a06ea964
NC
5844 case AARCH64_OPND_LIMM:
5845 po_misc_or_fail (parse_shifter_operand (&str, info,
5846 SHIFTED_LOGIC_IMM));
5847 if (info->shifter.operator_present)
5848 {
5849 set_fatal_syntax_error
5850 (_("shift not allowed for bitmask immediate"));
5851 goto failure;
5852 }
5853 assign_imm_if_const_or_fixup_later (&inst.reloc, info,
5854 /* addr_off_p */ 0,
5855 /* need_libopcodes_p */ 1,
5856 /* skip_p */ 1);
5857 break;
5858
5859 case AARCH64_OPND_AIMM:
5860 if (opcode->op == OP_ADD)
5861 /* ADD may have relocation types. */
5862 po_misc_or_fail (parse_shifter_operand_reloc (&str, info,
5863 SHIFTED_ARITH_IMM));
5864 else
5865 po_misc_or_fail (parse_shifter_operand (&str, info,
5866 SHIFTED_ARITH_IMM));
5867 switch (inst.reloc.type)
5868 {
5869 case BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_HI12:
5870 info->shifter.amount = 12;
5871 break;
5872 case BFD_RELOC_UNUSED:
5873 aarch64_set_gas_internal_fixup (&inst.reloc, info, 0);
5874 if (info->shifter.kind != AARCH64_MOD_NONE)
5875 inst.reloc.flags = FIXUP_F_HAS_EXPLICIT_SHIFT;
5876 inst.reloc.pc_rel = 0;
5877 break;
5878 default:
5879 break;
5880 }
5881 info->imm.value = 0;
5882 if (!info->shifter.operator_present)
5883 {
5884 /* Default to LSL if not present. Libopcodes prefers shifter
5885 kind to be explicit. */
5886 gas_assert (info->shifter.kind == AARCH64_MOD_NONE);
5887 info->shifter.kind = AARCH64_MOD_LSL;
5888 }
5889 break;
5890
5891 case AARCH64_OPND_HALF:
5892 {
5893 /* #<imm16> or relocation. */
5894 int internal_fixup_p;
5895 po_misc_or_fail (parse_half (&str, &internal_fixup_p));
5896 if (internal_fixup_p)
5897 aarch64_set_gas_internal_fixup (&inst.reloc, info, 0);
5898 skip_whitespace (str);
5899 if (skip_past_comma (&str))
5900 {
5901 /* {, LSL #<shift>} */
5902 if (! aarch64_gas_internal_fixup_p ())
5903 {
5904 set_fatal_syntax_error (_("can't mix relocation modifier "
5905 "with explicit shift"));
5906 goto failure;
5907 }
5908 po_misc_or_fail (parse_shift (&str, info, SHIFTED_LSL));
5909 }
5910 else
5911 inst.base.operands[i].shifter.amount = 0;
5912 inst.base.operands[i].shifter.kind = AARCH64_MOD_LSL;
5913 inst.base.operands[i].imm.value = 0;
5914 if (! process_movw_reloc_info ())
5915 goto failure;
5916 }
5917 break;
5918
5919 case AARCH64_OPND_EXCEPTION:
1799c0d0
RS
5920 po_misc_or_fail (parse_immediate_expression (&str, &inst.reloc.exp,
5921 imm_reg_type));
a06ea964
NC
5922 assign_imm_if_const_or_fixup_later (&inst.reloc, info,
5923 /* addr_off_p */ 0,
5924 /* need_libopcodes_p */ 0,
5925 /* skip_p */ 1);
5926 break;
5927
5928 case AARCH64_OPND_NZCV:
5929 {
5930 const asm_nzcv *nzcv = hash_find_n (aarch64_nzcv_hsh, str, 4);
5931 if (nzcv != NULL)
5932 {
5933 str += 4;
5934 info->imm.value = nzcv->value;
5935 break;
5936 }
5937 po_imm_or_fail (0, 15);
5938 info->imm.value = val;
5939 }
5940 break;
5941
5942 case AARCH64_OPND_COND:
68a64283 5943 case AARCH64_OPND_COND1:
bb7eff52
RS
5944 {
5945 char *start = str;
5946 do
5947 str++;
5948 while (ISALPHA (*str));
5949 info->cond = hash_find_n (aarch64_cond_hsh, start, str - start);
5950 if (info->cond == NULL)
5951 {
5952 set_syntax_error (_("invalid condition"));
5953 goto failure;
5954 }
5955 else if (operands[i] == AARCH64_OPND_COND1
5956 && (info->cond->value & 0xe) == 0xe)
5957 {
5958 /* Do not allow AL or NV. */
5959 set_default_error ();
5960 goto failure;
5961 }
5962 }
a06ea964
NC
5963 break;
5964
5965 case AARCH64_OPND_ADDR_ADRP:
5966 po_misc_or_fail (parse_adrp (&str));
5967 /* Clear the value as operand needs to be relocated. */
5968 info->imm.value = 0;
5969 break;
5970
5971 case AARCH64_OPND_ADDR_PCREL14:
5972 case AARCH64_OPND_ADDR_PCREL19:
5973 case AARCH64_OPND_ADDR_PCREL21:
5974 case AARCH64_OPND_ADDR_PCREL26:
73866052 5975 po_misc_or_fail (parse_address (&str, info));
a06ea964
NC
5976 if (!info->addr.pcrel)
5977 {
5978 set_syntax_error (_("invalid pc-relative address"));
5979 goto failure;
5980 }
5981 if (inst.gen_lit_pool
5982 && (opcode->iclass != loadlit || opcode->op == OP_PRFM_LIT))
5983 {
5984 /* Only permit "=value" in the literal load instructions.
5985 The literal will be generated by programmer_friendly_fixup. */
5986 set_syntax_error (_("invalid use of \"=immediate\""));
5987 goto failure;
5988 }
5989 if (inst.reloc.exp.X_op == O_symbol && find_reloc_table_entry (&str))
5990 {
5991 set_syntax_error (_("unrecognized relocation suffix"));
5992 goto failure;
5993 }
5994 if (inst.reloc.exp.X_op == O_constant && !inst.gen_lit_pool)
5995 {
5996 info->imm.value = inst.reloc.exp.X_add_number;
5997 inst.reloc.type = BFD_RELOC_UNUSED;
5998 }
5999 else
6000 {
6001 info->imm.value = 0;
f41aef5f
RE
6002 if (inst.reloc.type == BFD_RELOC_UNUSED)
6003 switch (opcode->iclass)
6004 {
6005 case compbranch:
6006 case condbranch:
6007 /* e.g. CBZ or B.COND */
6008 gas_assert (operands[i] == AARCH64_OPND_ADDR_PCREL19);
6009 inst.reloc.type = BFD_RELOC_AARCH64_BRANCH19;
6010 break;
6011 case testbranch:
6012 /* e.g. TBZ */
6013 gas_assert (operands[i] == AARCH64_OPND_ADDR_PCREL14);
6014 inst.reloc.type = BFD_RELOC_AARCH64_TSTBR14;
6015 break;
6016 case branch_imm:
6017 /* e.g. B or BL */
6018 gas_assert (operands[i] == AARCH64_OPND_ADDR_PCREL26);
6019 inst.reloc.type =
6020 (opcode->op == OP_BL) ? BFD_RELOC_AARCH64_CALL26
6021 : BFD_RELOC_AARCH64_JUMP26;
6022 break;
6023 case loadlit:
6024 gas_assert (operands[i] == AARCH64_OPND_ADDR_PCREL19);
6025 inst.reloc.type = BFD_RELOC_AARCH64_LD_LO19_PCREL;
6026 break;
6027 case pcreladdr:
6028 gas_assert (operands[i] == AARCH64_OPND_ADDR_PCREL21);
6029 inst.reloc.type = BFD_RELOC_AARCH64_ADR_LO21_PCREL;
6030 break;
6031 default:
6032 gas_assert (0);
6033 abort ();
6034 }
a06ea964
NC
6035 inst.reloc.pc_rel = 1;
6036 }
6037 break;
6038
6039 case AARCH64_OPND_ADDR_SIMPLE:
6040 case AARCH64_OPND_SIMD_ADDR_SIMPLE:
e1b988bb
RS
6041 {
6042 /* [<Xn|SP>{, #<simm>}] */
6043 char *start = str;
6044 /* First use the normal address-parsing routines, to get
6045 the usual syntax errors. */
73866052 6046 po_misc_or_fail (parse_address (&str, info));
e1b988bb
RS
6047 if (info->addr.pcrel || info->addr.offset.is_reg
6048 || !info->addr.preind || info->addr.postind
6049 || info->addr.writeback)
6050 {
6051 set_syntax_error (_("invalid addressing mode"));
6052 goto failure;
6053 }
6054
6055 /* Then retry, matching the specific syntax of these addresses. */
6056 str = start;
6057 po_char_or_fail ('[');
6058 po_reg_or_fail (REG_TYPE_R64_SP);
6059 /* Accept optional ", #0". */
6060 if (operands[i] == AARCH64_OPND_ADDR_SIMPLE
6061 && skip_past_char (&str, ','))
6062 {
6063 skip_past_char (&str, '#');
6064 if (! skip_past_char (&str, '0'))
6065 {
6066 set_fatal_syntax_error
6067 (_("the optional immediate offset can only be 0"));
6068 goto failure;
6069 }
6070 }
6071 po_char_or_fail (']');
6072 break;
6073 }
a06ea964
NC
6074
6075 case AARCH64_OPND_ADDR_REGOFF:
6076 /* [<Xn|SP>, <R><m>{, <extend> {<amount>}}] */
73866052 6077 po_misc_or_fail (parse_address (&str, info));
4df068de 6078 regoff_addr:
a06ea964
NC
6079 if (info->addr.pcrel || !info->addr.offset.is_reg
6080 || !info->addr.preind || info->addr.postind
6081 || info->addr.writeback)
6082 {
6083 set_syntax_error (_("invalid addressing mode"));
6084 goto failure;
6085 }
6086 if (!info->shifter.operator_present)
6087 {
6088 /* Default to LSL if not present. Libopcodes prefers shifter
6089 kind to be explicit. */
6090 gas_assert (info->shifter.kind == AARCH64_MOD_NONE);
6091 info->shifter.kind = AARCH64_MOD_LSL;
6092 }
6093 /* Qualifier to be deduced by libopcodes. */
6094 break;
6095
6096 case AARCH64_OPND_ADDR_SIMM7:
73866052 6097 po_misc_or_fail (parse_address (&str, info));
a06ea964
NC
6098 if (info->addr.pcrel || info->addr.offset.is_reg
6099 || (!info->addr.preind && !info->addr.postind))
6100 {
6101 set_syntax_error (_("invalid addressing mode"));
6102 goto failure;
6103 }
73866052
RS
6104 if (inst.reloc.type != BFD_RELOC_UNUSED)
6105 {
6106 set_syntax_error (_("relocation not allowed"));
6107 goto failure;
6108 }
a06ea964
NC
6109 assign_imm_if_const_or_fixup_later (&inst.reloc, info,
6110 /* addr_off_p */ 1,
6111 /* need_libopcodes_p */ 1,
6112 /* skip_p */ 0);
6113 break;
6114
6115 case AARCH64_OPND_ADDR_SIMM9:
6116 case AARCH64_OPND_ADDR_SIMM9_2:
73866052 6117 po_misc_or_fail (parse_address (&str, info));
a06ea964
NC
6118 if (info->addr.pcrel || info->addr.offset.is_reg
6119 || (!info->addr.preind && !info->addr.postind)
6120 || (operands[i] == AARCH64_OPND_ADDR_SIMM9_2
6121 && info->addr.writeback))
6122 {
6123 set_syntax_error (_("invalid addressing mode"));
6124 goto failure;
6125 }
6126 if (inst.reloc.type != BFD_RELOC_UNUSED)
6127 {
6128 set_syntax_error (_("relocation not allowed"));
6129 goto failure;
6130 }
6131 assign_imm_if_const_or_fixup_later (&inst.reloc, info,
6132 /* addr_off_p */ 1,
6133 /* need_libopcodes_p */ 1,
6134 /* skip_p */ 0);
6135 break;
6136
3f06e550 6137 case AARCH64_OPND_ADDR_SIMM10:
f42f1a1d 6138 case AARCH64_OPND_ADDR_OFFSET:
3f06e550
SN
6139 po_misc_or_fail (parse_address (&str, info));
6140 if (info->addr.pcrel || info->addr.offset.is_reg
6141 || !info->addr.preind || info->addr.postind)
6142 {
6143 set_syntax_error (_("invalid addressing mode"));
6144 goto failure;
6145 }
6146 if (inst.reloc.type != BFD_RELOC_UNUSED)
6147 {
6148 set_syntax_error (_("relocation not allowed"));
6149 goto failure;
6150 }
6151 assign_imm_if_const_or_fixup_later (&inst.reloc, info,
6152 /* addr_off_p */ 1,
6153 /* need_libopcodes_p */ 1,
6154 /* skip_p */ 0);
6155 break;
6156
a06ea964 6157 case AARCH64_OPND_ADDR_UIMM12:
73866052 6158 po_misc_or_fail (parse_address (&str, info));
a06ea964
NC
6159 if (info->addr.pcrel || info->addr.offset.is_reg
6160 || !info->addr.preind || info->addr.writeback)
6161 {
6162 set_syntax_error (_("invalid addressing mode"));
6163 goto failure;
6164 }
6165 if (inst.reloc.type == BFD_RELOC_UNUSED)
6166 aarch64_set_gas_internal_fixup (&inst.reloc, info, 1);
4c562523
JW
6167 else if (inst.reloc.type == BFD_RELOC_AARCH64_LDST_LO12
6168 || (inst.reloc.type
6169 == BFD_RELOC_AARCH64_TLSLD_LDST_DTPREL_LO12)
6170 || (inst.reloc.type
6171 == BFD_RELOC_AARCH64_TLSLD_LDST_DTPREL_LO12_NC))
a06ea964
NC
6172 inst.reloc.type = ldst_lo12_determine_real_reloc_type ();
6173 /* Leave qualifier to be determined by libopcodes. */
6174 break;
6175
6176 case AARCH64_OPND_SIMD_ADDR_POST:
6177 /* [<Xn|SP>], <Xm|#<amount>> */
73866052 6178 po_misc_or_fail (parse_address (&str, info));
a06ea964
NC
6179 if (!info->addr.postind || !info->addr.writeback)
6180 {
6181 set_syntax_error (_("invalid addressing mode"));
6182 goto failure;
6183 }
6184 if (!info->addr.offset.is_reg)
6185 {
6186 if (inst.reloc.exp.X_op == O_constant)
6187 info->addr.offset.imm = inst.reloc.exp.X_add_number;
6188 else
6189 {
6190 set_fatal_syntax_error
ab3b8fcf 6191 (_("writeback value must be an immediate constant"));
a06ea964
NC
6192 goto failure;
6193 }
6194 }
6195 /* No qualifier. */
6196 break;
6197
582e12bf 6198 case AARCH64_OPND_SVE_ADDR_RI_S4x16:
98907a70
RS
6199 case AARCH64_OPND_SVE_ADDR_RI_S4xVL:
6200 case AARCH64_OPND_SVE_ADDR_RI_S4x2xVL:
6201 case AARCH64_OPND_SVE_ADDR_RI_S4x3xVL:
6202 case AARCH64_OPND_SVE_ADDR_RI_S4x4xVL:
6203 case AARCH64_OPND_SVE_ADDR_RI_S6xVL:
6204 case AARCH64_OPND_SVE_ADDR_RI_S9xVL:
4df068de
RS
6205 case AARCH64_OPND_SVE_ADDR_RI_U6:
6206 case AARCH64_OPND_SVE_ADDR_RI_U6x2:
6207 case AARCH64_OPND_SVE_ADDR_RI_U6x4:
6208 case AARCH64_OPND_SVE_ADDR_RI_U6x8:
98907a70
RS
6209 /* [X<n>{, #imm, MUL VL}]
6210 [X<n>{, #imm}]
4df068de
RS
6211 but recognizing SVE registers. */
6212 po_misc_or_fail (parse_sve_address (&str, info, &base_qualifier,
6213 &offset_qualifier));
6214 if (base_qualifier != AARCH64_OPND_QLF_X)
6215 {
6216 set_syntax_error (_("invalid addressing mode"));
6217 goto failure;
6218 }
6219 sve_regimm:
6220 if (info->addr.pcrel || info->addr.offset.is_reg
6221 || !info->addr.preind || info->addr.writeback)
6222 {
6223 set_syntax_error (_("invalid addressing mode"));
6224 goto failure;
6225 }
6226 if (inst.reloc.type != BFD_RELOC_UNUSED
6227 || inst.reloc.exp.X_op != O_constant)
6228 {
6229 /* Make sure this has priority over
6230 "invalid addressing mode". */
6231 set_fatal_syntax_error (_("constant offset required"));
6232 goto failure;
6233 }
6234 info->addr.offset.imm = inst.reloc.exp.X_add_number;
6235 break;
6236
c8d59609
NC
6237 case AARCH64_OPND_SVE_ADDR_R:
6238 /* [<Xn|SP>{, <R><m>}]
6239 but recognizing SVE registers. */
6240 po_misc_or_fail (parse_sve_address (&str, info, &base_qualifier,
6241 &offset_qualifier));
6242 if (offset_qualifier == AARCH64_OPND_QLF_NIL)
6243 {
6244 offset_qualifier = AARCH64_OPND_QLF_X;
6245 info->addr.offset.is_reg = 1;
6246 info->addr.offset.regno = 31;
6247 }
6248 else if (base_qualifier != AARCH64_OPND_QLF_X
6249 || offset_qualifier != AARCH64_OPND_QLF_X)
6250 {
6251 set_syntax_error (_("invalid addressing mode"));
6252 goto failure;
6253 }
6254 goto regoff_addr;
6255
4df068de
RS
6256 case AARCH64_OPND_SVE_ADDR_RR:
6257 case AARCH64_OPND_SVE_ADDR_RR_LSL1:
6258 case AARCH64_OPND_SVE_ADDR_RR_LSL2:
6259 case AARCH64_OPND_SVE_ADDR_RR_LSL3:
6260 case AARCH64_OPND_SVE_ADDR_RX:
6261 case AARCH64_OPND_SVE_ADDR_RX_LSL1:
6262 case AARCH64_OPND_SVE_ADDR_RX_LSL2:
6263 case AARCH64_OPND_SVE_ADDR_RX_LSL3:
6264 /* [<Xn|SP>, <R><m>{, lsl #<amount>}]
6265 but recognizing SVE registers. */
6266 po_misc_or_fail (parse_sve_address (&str, info, &base_qualifier,
6267 &offset_qualifier));
6268 if (base_qualifier != AARCH64_OPND_QLF_X
6269 || offset_qualifier != AARCH64_OPND_QLF_X)
6270 {
6271 set_syntax_error (_("invalid addressing mode"));
6272 goto failure;
6273 }
6274 goto regoff_addr;
6275
6276 case AARCH64_OPND_SVE_ADDR_RZ:
6277 case AARCH64_OPND_SVE_ADDR_RZ_LSL1:
6278 case AARCH64_OPND_SVE_ADDR_RZ_LSL2:
6279 case AARCH64_OPND_SVE_ADDR_RZ_LSL3:
6280 case AARCH64_OPND_SVE_ADDR_RZ_XTW_14:
6281 case AARCH64_OPND_SVE_ADDR_RZ_XTW_22:
6282 case AARCH64_OPND_SVE_ADDR_RZ_XTW1_14:
6283 case AARCH64_OPND_SVE_ADDR_RZ_XTW1_22:
6284 case AARCH64_OPND_SVE_ADDR_RZ_XTW2_14:
6285 case AARCH64_OPND_SVE_ADDR_RZ_XTW2_22:
6286 case AARCH64_OPND_SVE_ADDR_RZ_XTW3_14:
6287 case AARCH64_OPND_SVE_ADDR_RZ_XTW3_22:
6288 /* [<Xn|SP>, Z<m>.D{, LSL #<amount>}]
6289 [<Xn|SP>, Z<m>.<T>, <extend> {#<amount>}] */
6290 po_misc_or_fail (parse_sve_address (&str, info, &base_qualifier,
6291 &offset_qualifier));
6292 if (base_qualifier != AARCH64_OPND_QLF_X
6293 || (offset_qualifier != AARCH64_OPND_QLF_S_S
6294 && offset_qualifier != AARCH64_OPND_QLF_S_D))
6295 {
6296 set_syntax_error (_("invalid addressing mode"));
6297 goto failure;
6298 }
6299 info->qualifier = offset_qualifier;
6300 goto regoff_addr;
6301
6302 case AARCH64_OPND_SVE_ADDR_ZI_U5:
6303 case AARCH64_OPND_SVE_ADDR_ZI_U5x2:
6304 case AARCH64_OPND_SVE_ADDR_ZI_U5x4:
6305 case AARCH64_OPND_SVE_ADDR_ZI_U5x8:
6306 /* [Z<n>.<T>{, #imm}] */
6307 po_misc_or_fail (parse_sve_address (&str, info, &base_qualifier,
6308 &offset_qualifier));
6309 if (base_qualifier != AARCH64_OPND_QLF_S_S
6310 && base_qualifier != AARCH64_OPND_QLF_S_D)
6311 {
6312 set_syntax_error (_("invalid addressing mode"));
6313 goto failure;
6314 }
6315 info->qualifier = base_qualifier;
6316 goto sve_regimm;
6317
6318 case AARCH64_OPND_SVE_ADDR_ZZ_LSL:
6319 case AARCH64_OPND_SVE_ADDR_ZZ_SXTW:
6320 case AARCH64_OPND_SVE_ADDR_ZZ_UXTW:
6321 /* [Z<n>.<T>, Z<m>.<T>{, LSL #<amount>}]
6322 [Z<n>.D, Z<m>.D, <extend> {#<amount>}]
6323
6324 We don't reject:
6325
6326 [Z<n>.S, Z<m>.S, <extend> {#<amount>}]
6327
6328 here since we get better error messages by leaving it to
6329 the qualifier checking routines. */
6330 po_misc_or_fail (parse_sve_address (&str, info, &base_qualifier,
6331 &offset_qualifier));
6332 if ((base_qualifier != AARCH64_OPND_QLF_S_S
6333 && base_qualifier != AARCH64_OPND_QLF_S_D)
6334 || offset_qualifier != base_qualifier)
6335 {
6336 set_syntax_error (_("invalid addressing mode"));
6337 goto failure;
6338 }
6339 info->qualifier = base_qualifier;
6340 goto regoff_addr;
6341
a06ea964 6342 case AARCH64_OPND_SYSREG:
72ca8fad 6343 if ((val = parse_sys_reg (&str, aarch64_sys_regs_hsh, 1, 0))
a203d9b7 6344 == PARSE_FAIL)
a06ea964 6345 {
a203d9b7
YZ
6346 set_syntax_error (_("unknown or missing system register name"));
6347 goto failure;
a06ea964 6348 }
a203d9b7 6349 inst.base.operands[i].sysreg = val;
a06ea964
NC
6350 break;
6351
6352 case AARCH64_OPND_PSTATEFIELD:
72ca8fad 6353 if ((val = parse_sys_reg (&str, aarch64_pstatefield_hsh, 0, 1))
a3251895 6354 == PARSE_FAIL)
a06ea964
NC
6355 {
6356 set_syntax_error (_("unknown or missing PSTATE field name"));
6357 goto failure;
6358 }
6359 inst.base.operands[i].pstatefield = val;
6360 break;
6361
6362 case AARCH64_OPND_SYSREG_IC:
6363 inst.base.operands[i].sysins_op =
6364 parse_sys_ins_reg (&str, aarch64_sys_regs_ic_hsh);
6365 goto sys_reg_ins;
6366 case AARCH64_OPND_SYSREG_DC:
6367 inst.base.operands[i].sysins_op =
6368 parse_sys_ins_reg (&str, aarch64_sys_regs_dc_hsh);
6369 goto sys_reg_ins;
6370 case AARCH64_OPND_SYSREG_AT:
6371 inst.base.operands[i].sysins_op =
6372 parse_sys_ins_reg (&str, aarch64_sys_regs_at_hsh);
6373 goto sys_reg_ins;
6374 case AARCH64_OPND_SYSREG_TLBI:
6375 inst.base.operands[i].sysins_op =
6376 parse_sys_ins_reg (&str, aarch64_sys_regs_tlbi_hsh);
6377sys_reg_ins:
6378 if (inst.base.operands[i].sysins_op == NULL)
6379 {
6380 set_fatal_syntax_error ( _("unknown or missing operation name"));
6381 goto failure;
6382 }
6383 break;
6384
6385 case AARCH64_OPND_BARRIER:
6386 case AARCH64_OPND_BARRIER_ISB:
6387 val = parse_barrier (&str);
6388 if (val != PARSE_FAIL
6389 && operands[i] == AARCH64_OPND_BARRIER_ISB && val != 0xf)
6390 {
6391 /* ISB only accepts options name 'sy'. */
6392 set_syntax_error
6393 (_("the specified option is not accepted in ISB"));
6394 /* Turn off backtrack as this optional operand is present. */
6395 backtrack_pos = 0;
6396 goto failure;
6397 }
6398 /* This is an extension to accept a 0..15 immediate. */
6399 if (val == PARSE_FAIL)
6400 po_imm_or_fail (0, 15);
6401 info->barrier = aarch64_barrier_options + val;
6402 break;
6403
6404 case AARCH64_OPND_PRFOP:
6405 val = parse_pldop (&str);
6406 /* This is an extension to accept a 0..31 immediate. */
6407 if (val == PARSE_FAIL)
6408 po_imm_or_fail (0, 31);
6409 inst.base.operands[i].prfop = aarch64_prfops + val;
6410 break;
6411
1e6f4800
MW
6412 case AARCH64_OPND_BARRIER_PSB:
6413 val = parse_barrier_psb (&str, &(info->hint_option));
6414 if (val == PARSE_FAIL)
6415 goto failure;
6416 break;
6417
a06ea964
NC
6418 default:
6419 as_fatal (_("unhandled operand code %d"), operands[i]);
6420 }
6421
6422 /* If we get here, this operand was successfully parsed. */
6423 inst.base.operands[i].present = 1;
6424 continue;
6425
6426failure:
6427 /* The parse routine should already have set the error, but in case
6428 not, set a default one here. */
6429 if (! error_p ())
6430 set_default_error ();
6431
6432 if (! backtrack_pos)
6433 goto parse_operands_return;
6434
f4c51f60
JW
6435 {
6436 /* We reach here because this operand is marked as optional, and
6437 either no operand was supplied or the operand was supplied but it
6438 was syntactically incorrect. In the latter case we report an
6439 error. In the former case we perform a few more checks before
6440 dropping through to the code to insert the default operand. */
6441
6442 char *tmp = backtrack_pos;
6443 char endchar = END_OF_INSN;
6444
6445 if (i != (aarch64_num_of_operands (opcode) - 1))
6446 endchar = ',';
6447 skip_past_char (&tmp, ',');
6448
6449 if (*tmp != endchar)
6450 /* The user has supplied an operand in the wrong format. */
6451 goto parse_operands_return;
6452
6453 /* Make sure there is not a comma before the optional operand.
6454 For example the fifth operand of 'sys' is optional:
6455
6456 sys #0,c0,c0,#0, <--- wrong
6457 sys #0,c0,c0,#0 <--- correct. */
6458 if (comma_skipped_p && i && endchar == END_OF_INSN)
6459 {
6460 set_fatal_syntax_error
6461 (_("unexpected comma before the omitted optional operand"));
6462 goto parse_operands_return;
6463 }
6464 }
6465
a06ea964
NC
6466 /* Reaching here means we are dealing with an optional operand that is
6467 omitted from the assembly line. */
6468 gas_assert (optional_operand_p (opcode, i));
6469 info->present = 0;
6470 process_omitted_operand (operands[i], opcode, i, info);
6471
6472 /* Try again, skipping the optional operand at backtrack_pos. */
6473 str = backtrack_pos;
6474 backtrack_pos = 0;
6475
a06ea964
NC
6476 /* Clear any error record after the omitted optional operand has been
6477 successfully handled. */
6478 clear_error ();
6479 }
6480
6481 /* Check if we have parsed all the operands. */
6482 if (*str != '\0' && ! error_p ())
6483 {
6484 /* Set I to the index of the last present operand; this is
6485 for the purpose of diagnostics. */
6486 for (i -= 1; i >= 0 && !inst.base.operands[i].present; --i)
6487 ;
6488 set_fatal_syntax_error
6489 (_("unexpected characters following instruction"));
6490 }
6491
6492parse_operands_return:
6493
6494 if (error_p ())
6495 {
6496 DEBUG_TRACE ("parsing FAIL: %s - %s",
6497 operand_mismatch_kind_names[get_error_kind ()],
6498 get_error_message ());
6499 /* Record the operand error properly; this is useful when there
6500 are multiple instruction templates for a mnemonic name, so that
6501 later on, we can select the error that most closely describes
6502 the problem. */
6503 record_operand_error (opcode, i, get_error_kind (),
6504 get_error_message ());
6505 return FALSE;
6506 }
6507 else
6508 {
6509 DEBUG_TRACE ("parsing SUCCESS");
6510 return TRUE;
6511 }
6512}
6513
6514/* It does some fix-up to provide some programmer friendly feature while
6515 keeping the libopcodes happy, i.e. libopcodes only accepts
6516 the preferred architectural syntax.
6517 Return FALSE if there is any failure; otherwise return TRUE. */
6518
6519static bfd_boolean
6520programmer_friendly_fixup (aarch64_instruction *instr)
6521{
6522 aarch64_inst *base = &instr->base;
6523 const aarch64_opcode *opcode = base->opcode;
6524 enum aarch64_op op = opcode->op;
6525 aarch64_opnd_info *operands = base->operands;
6526
6527 DEBUG_TRACE ("enter");
6528
6529 switch (opcode->iclass)
6530 {
6531 case testbranch:
6532 /* TBNZ Xn|Wn, #uimm6, label
6533 Test and Branch Not Zero: conditionally jumps to label if bit number
6534 uimm6 in register Xn is not zero. The bit number implies the width of
6535 the register, which may be written and should be disassembled as Wn if
6536 uimm is less than 32. */
6537 if (operands[0].qualifier == AARCH64_OPND_QLF_W)
6538 {
6539 if (operands[1].imm.value >= 32)
6540 {
6541 record_operand_out_of_range_error (opcode, 1, _("immediate value"),
6542 0, 31);
6543 return FALSE;
6544 }
6545 operands[0].qualifier = AARCH64_OPND_QLF_X;
6546 }
6547 break;
6548 case loadlit:
6549 /* LDR Wt, label | =value
6550 As a convenience assemblers will typically permit the notation
6551 "=value" in conjunction with the pc-relative literal load instructions
6552 to automatically place an immediate value or symbolic address in a
6553 nearby literal pool and generate a hidden label which references it.
6554 ISREG has been set to 0 in the case of =value. */
6555 if (instr->gen_lit_pool
6556 && (op == OP_LDR_LIT || op == OP_LDRV_LIT || op == OP_LDRSW_LIT))
6557 {
6558 int size = aarch64_get_qualifier_esize (operands[0].qualifier);
6559 if (op == OP_LDRSW_LIT)
6560 size = 4;
6561 if (instr->reloc.exp.X_op != O_constant
67a32447 6562 && instr->reloc.exp.X_op != O_big
a06ea964
NC
6563 && instr->reloc.exp.X_op != O_symbol)
6564 {
6565 record_operand_error (opcode, 1,
6566 AARCH64_OPDE_FATAL_SYNTAX_ERROR,
6567 _("constant expression expected"));
6568 return FALSE;
6569 }
6570 if (! add_to_lit_pool (&instr->reloc.exp, size))
6571 {
6572 record_operand_error (opcode, 1,
6573 AARCH64_OPDE_OTHER_ERROR,
6574 _("literal pool insertion failed"));
6575 return FALSE;
6576 }
6577 }
6578 break;
a06ea964
NC
6579 case log_shift:
6580 case bitfield:
6581 /* UXT[BHW] Wd, Wn
6582 Unsigned Extend Byte|Halfword|Word: UXT[BH] is architectural alias
6583 for UBFM Wd,Wn,#0,#7|15, while UXTW is pseudo instruction which is
6584 encoded using ORR Wd, WZR, Wn (MOV Wd,Wn).
6585 A programmer-friendly assembler should accept a destination Xd in
6586 place of Wd, however that is not the preferred form for disassembly.
6587 */
6588 if ((op == OP_UXTB || op == OP_UXTH || op == OP_UXTW)
6589 && operands[1].qualifier == AARCH64_OPND_QLF_W
6590 && operands[0].qualifier == AARCH64_OPND_QLF_X)
6591 operands[0].qualifier = AARCH64_OPND_QLF_W;
6592 break;
6593
6594 case addsub_ext:
6595 {
6596 /* In the 64-bit form, the final register operand is written as Wm
6597 for all but the (possibly omitted) UXTX/LSL and SXTX
6598 operators.
6599 As a programmer-friendly assembler, we accept e.g.
6600 ADDS <Xd>, <Xn|SP>, <Xm>{, UXTB {#<amount>}} and change it to
6601 ADDS <Xd>, <Xn|SP>, <Wm>{, UXTB {#<amount>}}. */
6602 int idx = aarch64_operand_index (opcode->operands,
6603 AARCH64_OPND_Rm_EXT);
6604 gas_assert (idx == 1 || idx == 2);
6605 if (operands[0].qualifier == AARCH64_OPND_QLF_X
6606 && operands[idx].qualifier == AARCH64_OPND_QLF_X
6607 && operands[idx].shifter.kind != AARCH64_MOD_LSL
6608 && operands[idx].shifter.kind != AARCH64_MOD_UXTX
6609 && operands[idx].shifter.kind != AARCH64_MOD_SXTX)
6610 operands[idx].qualifier = AARCH64_OPND_QLF_W;
6611 }
6612 break;
6613
6614 default:
6615 break;
6616 }
6617
6618 DEBUG_TRACE ("exit with SUCCESS");
6619 return TRUE;
6620}
6621
5c47e525 6622/* Check for loads and stores that will cause unpredictable behavior. */
54a28c4c
JW
6623
6624static void
6625warn_unpredictable_ldst (aarch64_instruction *instr, char *str)
6626{
6627 aarch64_inst *base = &instr->base;
6628 const aarch64_opcode *opcode = base->opcode;
6629 const aarch64_opnd_info *opnds = base->operands;
6630 switch (opcode->iclass)
6631 {
6632 case ldst_pos:
6633 case ldst_imm9:
3f06e550 6634 case ldst_imm10:
54a28c4c
JW
6635 case ldst_unscaled:
6636 case ldst_unpriv:
5c47e525
RE
6637 /* Loading/storing the base register is unpredictable if writeback. */
6638 if ((aarch64_get_operand_class (opnds[0].type)
6639 == AARCH64_OPND_CLASS_INT_REG)
6640 && opnds[0].reg.regno == opnds[1].addr.base_regno
4bf8c6e8 6641 && opnds[1].addr.base_regno != REG_SP
54a28c4c 6642 && opnds[1].addr.writeback)
5c47e525 6643 as_warn (_("unpredictable transfer with writeback -- `%s'"), str);
54a28c4c
JW
6644 break;
6645 case ldstpair_off:
6646 case ldstnapair_offs:
6647 case ldstpair_indexed:
5c47e525
RE
6648 /* Loading/storing the base register is unpredictable if writeback. */
6649 if ((aarch64_get_operand_class (opnds[0].type)
6650 == AARCH64_OPND_CLASS_INT_REG)
6651 && (opnds[0].reg.regno == opnds[2].addr.base_regno
6652 || opnds[1].reg.regno == opnds[2].addr.base_regno)
4bf8c6e8 6653 && opnds[2].addr.base_regno != REG_SP
54a28c4c 6654 && opnds[2].addr.writeback)
5c47e525
RE
6655 as_warn (_("unpredictable transfer with writeback -- `%s'"), str);
6656 /* Load operations must load different registers. */
54a28c4c
JW
6657 if ((opcode->opcode & (1 << 22))
6658 && opnds[0].reg.regno == opnds[1].reg.regno)
6659 as_warn (_("unpredictable load of register pair -- `%s'"), str);
6660 break;
6661 default:
6662 break;
6663 }
6664}
6665
a06ea964
NC
6666/* A wrapper function to interface with libopcodes on encoding and
6667 record the error message if there is any.
6668
6669 Return TRUE on success; otherwise return FALSE. */
6670
6671static bfd_boolean
6672do_encode (const aarch64_opcode *opcode, aarch64_inst *instr,
6673 aarch64_insn *code)
6674{
6675 aarch64_operand_error error_info;
6676 error_info.kind = AARCH64_OPDE_NIL;
6677 if (aarch64_opcode_encode (opcode, instr, code, NULL, &error_info))
6678 return TRUE;
6679 else
6680 {
6681 gas_assert (error_info.kind != AARCH64_OPDE_NIL);
6682 record_operand_error_info (opcode, &error_info);
6683 return FALSE;
6684 }
6685}
6686
6687#ifdef DEBUG_AARCH64
6688static inline void
6689dump_opcode_operands (const aarch64_opcode *opcode)
6690{
6691 int i = 0;
6692 while (opcode->operands[i] != AARCH64_OPND_NIL)
6693 {
6694 aarch64_verbose ("\t\t opnd%d: %s", i,
6695 aarch64_get_operand_name (opcode->operands[i])[0] != '\0'
6696 ? aarch64_get_operand_name (opcode->operands[i])
6697 : aarch64_get_operand_desc (opcode->operands[i]));
6698 ++i;
6699 }
6700}
6701#endif /* DEBUG_AARCH64 */
6702
6703/* This is the guts of the machine-dependent assembler. STR points to a
6704 machine dependent instruction. This function is supposed to emit
6705 the frags/bytes it assembles to. */
6706
6707void
6708md_assemble (char *str)
6709{
6710 char *p = str;
6711 templates *template;
6712 aarch64_opcode *opcode;
6713 aarch64_inst *inst_base;
6714 unsigned saved_cond;
6715
6716 /* Align the previous label if needed. */
6717 if (last_label_seen != NULL)
6718 {
6719 symbol_set_frag (last_label_seen, frag_now);
6720 S_SET_VALUE (last_label_seen, (valueT) frag_now_fix ());
6721 S_SET_SEGMENT (last_label_seen, now_seg);
6722 }
6723
6724 inst.reloc.type = BFD_RELOC_UNUSED;
6725
6726 DEBUG_TRACE ("\n\n");
6727 DEBUG_TRACE ("==============================");
6728 DEBUG_TRACE ("Enter md_assemble with %s", str);
6729
6730 template = opcode_lookup (&p);
6731 if (!template)
6732 {
6733 /* It wasn't an instruction, but it might be a register alias of
6734 the form alias .req reg directive. */
6735 if (!create_register_alias (str, p))
6736 as_bad (_("unknown mnemonic `%s' -- `%s'"), get_mnemonic_name (str),
6737 str);
6738 return;
6739 }
6740
6741 skip_whitespace (p);
6742 if (*p == ',')
6743 {
6744 as_bad (_("unexpected comma after the mnemonic name `%s' -- `%s'"),
6745 get_mnemonic_name (str), str);
6746 return;
6747 }
6748
6749 init_operand_error_report ();
6750
eb9d6cc9
RL
6751 /* Sections are assumed to start aligned. In executable section, there is no
6752 MAP_DATA symbol pending. So we only align the address during
6753 MAP_DATA --> MAP_INSN transition.
6754 For other sections, this is not guaranteed. */
6755 enum mstate mapstate = seg_info (now_seg)->tc_segment_info_data.mapstate;
6756 if (!need_pass_2 && subseg_text_p (now_seg) && mapstate == MAP_DATA)
6757 frag_align_code (2, 0);
6758
a06ea964
NC
6759 saved_cond = inst.cond;
6760 reset_aarch64_instruction (&inst);
6761 inst.cond = saved_cond;
6762
6763 /* Iterate through all opcode entries with the same mnemonic name. */
6764 do
6765 {
6766 opcode = template->opcode;
6767
6768 DEBUG_TRACE ("opcode %s found", opcode->name);
6769#ifdef DEBUG_AARCH64
6770 if (debug_dump)
6771 dump_opcode_operands (opcode);
6772#endif /* DEBUG_AARCH64 */
6773
a06ea964
NC
6774 mapping_state (MAP_INSN);
6775
6776 inst_base = &inst.base;
6777 inst_base->opcode = opcode;
6778
6779 /* Truly conditionally executed instructions, e.g. b.cond. */
6780 if (opcode->flags & F_COND)
6781 {
6782 gas_assert (inst.cond != COND_ALWAYS);
6783 inst_base->cond = get_cond_from_value (inst.cond);
6784 DEBUG_TRACE ("condition found %s", inst_base->cond->names[0]);
6785 }
6786 else if (inst.cond != COND_ALWAYS)
6787 {
6788 /* It shouldn't arrive here, where the assembly looks like a
6789 conditional instruction but the found opcode is unconditional. */
6790 gas_assert (0);
6791 continue;
6792 }
6793
6794 if (parse_operands (p, opcode)
6795 && programmer_friendly_fixup (&inst)
6796 && do_encode (inst_base->opcode, &inst.base, &inst_base->value))
6797 {
3f06bfce
YZ
6798 /* Check that this instruction is supported for this CPU. */
6799 if (!opcode->avariant
93d8990c 6800 || !AARCH64_CPU_HAS_ALL_FEATURES (cpu_variant, *opcode->avariant))
3f06bfce
YZ
6801 {
6802 as_bad (_("selected processor does not support `%s'"), str);
6803 return;
6804 }
6805
54a28c4c
JW
6806 warn_unpredictable_ldst (&inst, str);
6807
a06ea964
NC
6808 if (inst.reloc.type == BFD_RELOC_UNUSED
6809 || !inst.reloc.need_libopcodes_p)
6810 output_inst (NULL);
6811 else
6812 {
6813 /* If there is relocation generated for the instruction,
6814 store the instruction information for the future fix-up. */
6815 struct aarch64_inst *copy;
6816 gas_assert (inst.reloc.type != BFD_RELOC_UNUSED);
325801bd 6817 copy = XNEW (struct aarch64_inst);
a06ea964
NC
6818 memcpy (copy, &inst.base, sizeof (struct aarch64_inst));
6819 output_inst (copy);
6820 }
6821 return;
6822 }
6823
6824 template = template->next;
6825 if (template != NULL)
6826 {
6827 reset_aarch64_instruction (&inst);
6828 inst.cond = saved_cond;
6829 }
6830 }
6831 while (template != NULL);
6832
6833 /* Issue the error messages if any. */
6834 output_operand_error_report (str);
6835}
6836
6837/* Various frobbings of labels and their addresses. */
6838
6839void
6840aarch64_start_line_hook (void)
6841{
6842 last_label_seen = NULL;
6843}
6844
6845void
6846aarch64_frob_label (symbolS * sym)
6847{
6848 last_label_seen = sym;
6849
6850 dwarf2_emit_label (sym);
6851}
6852
6853int
6854aarch64_data_in_code (void)
6855{
6856 if (!strncmp (input_line_pointer + 1, "data:", 5))
6857 {
6858 *input_line_pointer = '/';
6859 input_line_pointer += 5;
6860 *input_line_pointer = 0;
6861 return 1;
6862 }
6863
6864 return 0;
6865}
6866
6867char *
6868aarch64_canonicalize_symbol_name (char *name)
6869{
6870 int len;
6871
6872 if ((len = strlen (name)) > 5 && streq (name + len - 5, "/data"))
6873 *(name + len - 5) = 0;
6874
6875 return name;
6876}
6877\f
6878/* Table of all register names defined by default. The user can
6879 define additional names with .req. Note that all register names
6880 should appear in both upper and lowercase variants. Some registers
6881 also have mixed-case names. */
6882
6883#define REGDEF(s,n,t) { #s, n, REG_TYPE_##t, TRUE }
8975f864 6884#define REGDEF_ALIAS(s, n, t) { #s, n, REG_TYPE_##t, FALSE}
a06ea964 6885#define REGNUM(p,n,t) REGDEF(p##n, n, t)
f11ad6bc 6886#define REGSET16(p,t) \
a06ea964
NC
6887 REGNUM(p, 0,t), REGNUM(p, 1,t), REGNUM(p, 2,t), REGNUM(p, 3,t), \
6888 REGNUM(p, 4,t), REGNUM(p, 5,t), REGNUM(p, 6,t), REGNUM(p, 7,t), \
6889 REGNUM(p, 8,t), REGNUM(p, 9,t), REGNUM(p,10,t), REGNUM(p,11,t), \
f11ad6bc
RS
6890 REGNUM(p,12,t), REGNUM(p,13,t), REGNUM(p,14,t), REGNUM(p,15,t)
6891#define REGSET31(p,t) \
6892 REGSET16(p, t), \
a06ea964
NC
6893 REGNUM(p,16,t), REGNUM(p,17,t), REGNUM(p,18,t), REGNUM(p,19,t), \
6894 REGNUM(p,20,t), REGNUM(p,21,t), REGNUM(p,22,t), REGNUM(p,23,t), \
6895 REGNUM(p,24,t), REGNUM(p,25,t), REGNUM(p,26,t), REGNUM(p,27,t), \
6896 REGNUM(p,28,t), REGNUM(p,29,t), REGNUM(p,30,t)
6897#define REGSET(p,t) \
6898 REGSET31(p,t), REGNUM(p,31,t)
6899
6900/* These go into aarch64_reg_hsh hash-table. */
6901static const reg_entry reg_names[] = {
6902 /* Integer registers. */
6903 REGSET31 (x, R_64), REGSET31 (X, R_64),
6904 REGSET31 (w, R_32), REGSET31 (W, R_32),
6905
8975f864 6906 REGDEF_ALIAS (ip0, 16, R_64), REGDEF_ALIAS (IP0, 16, R_64),
f10e937a 6907 REGDEF_ALIAS (ip1, 17, R_64), REGDEF_ALIAS (IP1, 17, R_64),
8975f864
RR
6908 REGDEF_ALIAS (fp, 29, R_64), REGDEF_ALIAS (FP, 29, R_64),
6909 REGDEF_ALIAS (lr, 30, R_64), REGDEF_ALIAS (LR, 30, R_64),
a06ea964
NC
6910 REGDEF (wsp, 31, SP_32), REGDEF (WSP, 31, SP_32),
6911 REGDEF (sp, 31, SP_64), REGDEF (SP, 31, SP_64),
6912
6913 REGDEF (wzr, 31, Z_32), REGDEF (WZR, 31, Z_32),
6914 REGDEF (xzr, 31, Z_64), REGDEF (XZR, 31, Z_64),
6915
a06ea964
NC
6916 /* Floating-point single precision registers. */
6917 REGSET (s, FP_S), REGSET (S, FP_S),
6918
6919 /* Floating-point double precision registers. */
6920 REGSET (d, FP_D), REGSET (D, FP_D),
6921
6922 /* Floating-point half precision registers. */
6923 REGSET (h, FP_H), REGSET (H, FP_H),
6924
6925 /* Floating-point byte precision registers. */
6926 REGSET (b, FP_B), REGSET (B, FP_B),
6927
6928 /* Floating-point quad precision registers. */
6929 REGSET (q, FP_Q), REGSET (Q, FP_Q),
6930
6931 /* FP/SIMD registers. */
6932 REGSET (v, VN), REGSET (V, VN),
f11ad6bc
RS
6933
6934 /* SVE vector registers. */
6935 REGSET (z, ZN), REGSET (Z, ZN),
6936
6937 /* SVE predicate registers. */
6938 REGSET16 (p, PN), REGSET16 (P, PN)
a06ea964
NC
6939};
6940
6941#undef REGDEF
8975f864 6942#undef REGDEF_ALIAS
a06ea964 6943#undef REGNUM
f11ad6bc
RS
6944#undef REGSET16
6945#undef REGSET31
a06ea964
NC
6946#undef REGSET
6947
6948#define N 1
6949#define n 0
6950#define Z 1
6951#define z 0
6952#define C 1
6953#define c 0
6954#define V 1
6955#define v 0
6956#define B(a,b,c,d) (((a) << 3) | ((b) << 2) | ((c) << 1) | (d))
6957static const asm_nzcv nzcv_names[] = {
6958 {"nzcv", B (n, z, c, v)},
6959 {"nzcV", B (n, z, c, V)},
6960 {"nzCv", B (n, z, C, v)},
6961 {"nzCV", B (n, z, C, V)},
6962 {"nZcv", B (n, Z, c, v)},
6963 {"nZcV", B (n, Z, c, V)},
6964 {"nZCv", B (n, Z, C, v)},
6965 {"nZCV", B (n, Z, C, V)},
6966 {"Nzcv", B (N, z, c, v)},
6967 {"NzcV", B (N, z, c, V)},
6968 {"NzCv", B (N, z, C, v)},
6969 {"NzCV", B (N, z, C, V)},
6970 {"NZcv", B (N, Z, c, v)},
6971 {"NZcV", B (N, Z, c, V)},
6972 {"NZCv", B (N, Z, C, v)},
6973 {"NZCV", B (N, Z, C, V)}
6974};
6975
6976#undef N
6977#undef n
6978#undef Z
6979#undef z
6980#undef C
6981#undef c
6982#undef V
6983#undef v
6984#undef B
6985\f
6986/* MD interface: bits in the object file. */
6987
6988/* Turn an integer of n bytes (in val) into a stream of bytes appropriate
6989 for use in the a.out file, and stores them in the array pointed to by buf.
6990 This knows about the endian-ness of the target machine and does
6991 THE RIGHT THING, whatever it is. Possible values for n are 1 (byte)
6992 2 (short) and 4 (long) Floating numbers are put out as a series of
6993 LITTLENUMS (shorts, here at least). */
6994
6995void
6996md_number_to_chars (char *buf, valueT val, int n)
6997{
6998 if (target_big_endian)
6999 number_to_chars_bigendian (buf, val, n);
7000 else
7001 number_to_chars_littleendian (buf, val, n);
7002}
7003
7004/* MD interface: Sections. */
7005
7006/* Estimate the size of a frag before relaxing. Assume everything fits in
7007 4 bytes. */
7008
7009int
7010md_estimate_size_before_relax (fragS * fragp, segT segtype ATTRIBUTE_UNUSED)
7011{
7012 fragp->fr_var = 4;
7013 return 4;
7014}
7015
7016/* Round up a section size to the appropriate boundary. */
7017
7018valueT
7019md_section_align (segT segment ATTRIBUTE_UNUSED, valueT size)
7020{
7021 return size;
7022}
7023
7024/* This is called from HANDLE_ALIGN in write.c. Fill in the contents
f803aa8e
DPT
7025 of an rs_align_code fragment.
7026
7027 Here we fill the frag with the appropriate info for padding the
7028 output stream. The resulting frag will consist of a fixed (fr_fix)
7029 and of a repeating (fr_var) part.
7030
7031 The fixed content is always emitted before the repeating content and
7032 these two parts are used as follows in constructing the output:
7033 - the fixed part will be used to align to a valid instruction word
7034 boundary, in case that we start at a misaligned address; as no
7035 executable instruction can live at the misaligned location, we
7036 simply fill with zeros;
7037 - the variable part will be used to cover the remaining padding and
7038 we fill using the AArch64 NOP instruction.
7039
7040 Note that the size of a RS_ALIGN_CODE fragment is always 7 to provide
7041 enough storage space for up to 3 bytes for padding the back to a valid
7042 instruction alignment and exactly 4 bytes to store the NOP pattern. */
a06ea964
NC
7043
7044void
7045aarch64_handle_align (fragS * fragP)
7046{
7047 /* NOP = d503201f */
7048 /* AArch64 instructions are always little-endian. */
d9235011 7049 static unsigned char const aarch64_noop[4] = { 0x1f, 0x20, 0x03, 0xd5 };
a06ea964
NC
7050
7051 int bytes, fix, noop_size;
7052 char *p;
a06ea964
NC
7053
7054 if (fragP->fr_type != rs_align_code)
7055 return;
7056
7057 bytes = fragP->fr_next->fr_address - fragP->fr_address - fragP->fr_fix;
7058 p = fragP->fr_literal + fragP->fr_fix;
a06ea964
NC
7059
7060#ifdef OBJ_ELF
7061 gas_assert (fragP->tc_frag_data.recorded);
7062#endif
7063
a06ea964 7064 noop_size = sizeof (aarch64_noop);
a06ea964 7065
f803aa8e
DPT
7066 fix = bytes & (noop_size - 1);
7067 if (fix)
a06ea964 7068 {
a06ea964
NC
7069#ifdef OBJ_ELF
7070 insert_data_mapping_symbol (MAP_INSN, fragP->fr_fix, fragP, fix);
7071#endif
7072 memset (p, 0, fix);
7073 p += fix;
f803aa8e 7074 fragP->fr_fix += fix;
a06ea964
NC
7075 }
7076
f803aa8e
DPT
7077 if (noop_size)
7078 memcpy (p, aarch64_noop, noop_size);
7079 fragP->fr_var = noop_size;
a06ea964
NC
7080}
7081
7082/* Perform target specific initialisation of a frag.
7083 Note - despite the name this initialisation is not done when the frag
7084 is created, but only when its type is assigned. A frag can be created
7085 and used a long time before its type is set, so beware of assuming that
33eaf5de 7086 this initialisation is performed first. */
a06ea964
NC
7087
7088#ifndef OBJ_ELF
7089void
7090aarch64_init_frag (fragS * fragP ATTRIBUTE_UNUSED,
7091 int max_chars ATTRIBUTE_UNUSED)
7092{
7093}
7094
7095#else /* OBJ_ELF is defined. */
7096void
7097aarch64_init_frag (fragS * fragP, int max_chars)
7098{
7099 /* Record a mapping symbol for alignment frags. We will delete this
7100 later if the alignment ends up empty. */
7101 if (!fragP->tc_frag_data.recorded)
c7ad08e6
RL
7102 fragP->tc_frag_data.recorded = 1;
7103
e8d84ca1
NC
7104 /* PR 21809: Do not set a mapping state for debug sections
7105 - it just confuses other tools. */
7106 if (bfd_get_section_flags (NULL, now_seg) & SEC_DEBUGGING)
7107 return;
7108
c7ad08e6 7109 switch (fragP->fr_type)
a06ea964 7110 {
c7ad08e6
RL
7111 case rs_align_test:
7112 case rs_fill:
7113 mapping_state_2 (MAP_DATA, max_chars);
7114 break;
7ea12e5c
NC
7115 case rs_align:
7116 /* PR 20364: We can get alignment frags in code sections,
7117 so do not just assume that we should use the MAP_DATA state. */
7118 mapping_state_2 (subseg_text_p (now_seg) ? MAP_INSN : MAP_DATA, max_chars);
7119 break;
c7ad08e6
RL
7120 case rs_align_code:
7121 mapping_state_2 (MAP_INSN, max_chars);
7122 break;
7123 default:
7124 break;
a06ea964
NC
7125 }
7126}
7127\f
7128/* Initialize the DWARF-2 unwind information for this procedure. */
7129
7130void
7131tc_aarch64_frame_initial_instructions (void)
7132{
7133 cfi_add_CFA_def_cfa (REG_SP, 0);
7134}
7135#endif /* OBJ_ELF */
7136
7137/* Convert REGNAME to a DWARF-2 register number. */
7138
7139int
7140tc_aarch64_regname_to_dw2regnum (char *regname)
7141{
7142 const reg_entry *reg = parse_reg (&regname);
7143 if (reg == NULL)
7144 return -1;
7145
7146 switch (reg->type)
7147 {
7148 case REG_TYPE_SP_32:
7149 case REG_TYPE_SP_64:
7150 case REG_TYPE_R_32:
7151 case REG_TYPE_R_64:
a2cac51c
RH
7152 return reg->number;
7153
a06ea964
NC
7154 case REG_TYPE_FP_B:
7155 case REG_TYPE_FP_H:
7156 case REG_TYPE_FP_S:
7157 case REG_TYPE_FP_D:
7158 case REG_TYPE_FP_Q:
a2cac51c
RH
7159 return reg->number + 64;
7160
a06ea964
NC
7161 default:
7162 break;
7163 }
7164 return -1;
7165}
7166
cec5225b
YZ
7167/* Implement DWARF2_ADDR_SIZE. */
7168
7169int
7170aarch64_dwarf2_addr_size (void)
7171{
7172#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
7173 if (ilp32_p)
7174 return 4;
7175#endif
7176 return bfd_arch_bits_per_address (stdoutput) / 8;
7177}
7178
a06ea964
NC
7179/* MD interface: Symbol and relocation handling. */
7180
7181/* Return the address within the segment that a PC-relative fixup is
7182 relative to. For AArch64 PC-relative fixups applied to instructions
7183 are generally relative to the location plus AARCH64_PCREL_OFFSET bytes. */
7184
7185long
7186md_pcrel_from_section (fixS * fixP, segT seg)
7187{
7188 offsetT base = fixP->fx_where + fixP->fx_frag->fr_address;
7189
7190 /* If this is pc-relative and we are going to emit a relocation
7191 then we just want to put out any pipeline compensation that the linker
7192 will need. Otherwise we want to use the calculated base. */
7193 if (fixP->fx_pcrel
7194 && ((fixP->fx_addsy && S_GET_SEGMENT (fixP->fx_addsy) != seg)
7195 || aarch64_force_relocation (fixP)))
7196 base = 0;
7197
7198 /* AArch64 should be consistent for all pc-relative relocations. */
7199 return base + AARCH64_PCREL_OFFSET;
7200}
7201
7202/* Under ELF we need to default _GLOBAL_OFFSET_TABLE.
7203 Otherwise we have no need to default values of symbols. */
7204
7205symbolS *
7206md_undefined_symbol (char *name ATTRIBUTE_UNUSED)
7207{
7208#ifdef OBJ_ELF
7209 if (name[0] == '_' && name[1] == 'G'
7210 && streq (name, GLOBAL_OFFSET_TABLE_NAME))
7211 {
7212 if (!GOT_symbol)
7213 {
7214 if (symbol_find (name))
7215 as_bad (_("GOT already in the symbol table"));
7216
7217 GOT_symbol = symbol_new (name, undefined_section,
7218 (valueT) 0, &zero_address_frag);
7219 }
7220
7221 return GOT_symbol;
7222 }
7223#endif
7224
7225 return 0;
7226}
7227
7228/* Return non-zero if the indicated VALUE has overflowed the maximum
7229 range expressible by a unsigned number with the indicated number of
7230 BITS. */
7231
7232static bfd_boolean
7233unsigned_overflow (valueT value, unsigned bits)
7234{
7235 valueT lim;
7236 if (bits >= sizeof (valueT) * 8)
7237 return FALSE;
7238 lim = (valueT) 1 << bits;
7239 return (value >= lim);
7240}
7241
7242
7243/* Return non-zero if the indicated VALUE has overflowed the maximum
7244 range expressible by an signed number with the indicated number of
7245 BITS. */
7246
7247static bfd_boolean
7248signed_overflow (offsetT value, unsigned bits)
7249{
7250 offsetT lim;
7251 if (bits >= sizeof (offsetT) * 8)
7252 return FALSE;
7253 lim = (offsetT) 1 << (bits - 1);
7254 return (value < -lim || value >= lim);
7255}
7256
7257/* Given an instruction in *INST, which is expected to be a scaled, 12-bit,
7258 unsigned immediate offset load/store instruction, try to encode it as
7259 an unscaled, 9-bit, signed immediate offset load/store instruction.
7260 Return TRUE if it is successful; otherwise return FALSE.
7261
7262 As a programmer-friendly assembler, LDUR/STUR instructions can be generated
7263 in response to the standard LDR/STR mnemonics when the immediate offset is
7264 unambiguous, i.e. when it is negative or unaligned. */
7265
7266static bfd_boolean
7267try_to_encode_as_unscaled_ldst (aarch64_inst *instr)
7268{
7269 int idx;
7270 enum aarch64_op new_op;
7271 const aarch64_opcode *new_opcode;
7272
7273 gas_assert (instr->opcode->iclass == ldst_pos);
7274
7275 switch (instr->opcode->op)
7276 {
7277 case OP_LDRB_POS:new_op = OP_LDURB; break;
7278 case OP_STRB_POS: new_op = OP_STURB; break;
7279 case OP_LDRSB_POS: new_op = OP_LDURSB; break;
7280 case OP_LDRH_POS: new_op = OP_LDURH; break;
7281 case OP_STRH_POS: new_op = OP_STURH; break;
7282 case OP_LDRSH_POS: new_op = OP_LDURSH; break;
7283 case OP_LDR_POS: new_op = OP_LDUR; break;
7284 case OP_STR_POS: new_op = OP_STUR; break;
7285 case OP_LDRF_POS: new_op = OP_LDURV; break;
7286 case OP_STRF_POS: new_op = OP_STURV; break;
7287 case OP_LDRSW_POS: new_op = OP_LDURSW; break;
7288 case OP_PRFM_POS: new_op = OP_PRFUM; break;
7289 default: new_op = OP_NIL; break;
7290 }
7291
7292 if (new_op == OP_NIL)
7293 return FALSE;
7294
7295 new_opcode = aarch64_get_opcode (new_op);
7296 gas_assert (new_opcode != NULL);
7297
7298 DEBUG_TRACE ("Check programmer-friendly STURB/LDURB -> STRB/LDRB: %d == %d",
7299 instr->opcode->op, new_opcode->op);
7300
7301 aarch64_replace_opcode (instr, new_opcode);
7302
7303 /* Clear up the ADDR_SIMM9's qualifier; otherwise the
7304 qualifier matching may fail because the out-of-date qualifier will
7305 prevent the operand being updated with a new and correct qualifier. */
7306 idx = aarch64_operand_index (instr->opcode->operands,
7307 AARCH64_OPND_ADDR_SIMM9);
7308 gas_assert (idx == 1);
7309 instr->operands[idx].qualifier = AARCH64_OPND_QLF_NIL;
7310
7311 DEBUG_TRACE ("Found LDURB entry to encode programmer-friendly LDRB");
7312
7313 if (!aarch64_opcode_encode (instr->opcode, instr, &instr->value, NULL, NULL))
7314 return FALSE;
7315
7316 return TRUE;
7317}
7318
7319/* Called by fix_insn to fix a MOV immediate alias instruction.
7320
7321 Operand for a generic move immediate instruction, which is an alias
7322 instruction that generates a single MOVZ, MOVN or ORR instruction to loads
7323 a 32-bit/64-bit immediate value into general register. An assembler error
7324 shall result if the immediate cannot be created by a single one of these
7325 instructions. If there is a choice, then to ensure reversability an
7326 assembler must prefer a MOVZ to MOVN, and MOVZ or MOVN to ORR. */
7327
7328static void
7329fix_mov_imm_insn (fixS *fixP, char *buf, aarch64_inst *instr, offsetT value)
7330{
7331 const aarch64_opcode *opcode;
7332
7333 /* Need to check if the destination is SP/ZR. The check has to be done
7334 before any aarch64_replace_opcode. */
7335 int try_mov_wide_p = !aarch64_stack_pointer_p (&instr->operands[0]);
7336 int try_mov_bitmask_p = !aarch64_zero_register_p (&instr->operands[0]);
7337
7338 instr->operands[1].imm.value = value;
7339 instr->operands[1].skip = 0;
7340
7341 if (try_mov_wide_p)
7342 {
7343 /* Try the MOVZ alias. */
7344 opcode = aarch64_get_opcode (OP_MOV_IMM_WIDE);
7345 aarch64_replace_opcode (instr, opcode);
7346 if (aarch64_opcode_encode (instr->opcode, instr,
7347 &instr->value, NULL, NULL))
7348 {
7349 put_aarch64_insn (buf, instr->value);
7350 return;
7351 }
7352 /* Try the MOVK alias. */
7353 opcode = aarch64_get_opcode (OP_MOV_IMM_WIDEN);
7354 aarch64_replace_opcode (instr, opcode);
7355 if (aarch64_opcode_encode (instr->opcode, instr,
7356 &instr->value, NULL, NULL))
7357 {
7358 put_aarch64_insn (buf, instr->value);
7359 return;
7360 }
7361 }
7362
7363 if (try_mov_bitmask_p)
7364 {
7365 /* Try the ORR alias. */
7366 opcode = aarch64_get_opcode (OP_MOV_IMM_LOG);
7367 aarch64_replace_opcode (instr, opcode);
7368 if (aarch64_opcode_encode (instr->opcode, instr,
7369 &instr->value, NULL, NULL))
7370 {
7371 put_aarch64_insn (buf, instr->value);
7372 return;
7373 }
7374 }
7375
7376 as_bad_where (fixP->fx_file, fixP->fx_line,
7377 _("immediate cannot be moved by a single instruction"));
7378}
7379
7380/* An instruction operand which is immediate related may have symbol used
7381 in the assembly, e.g.
7382
7383 mov w0, u32
7384 .set u32, 0x00ffff00
7385
7386 At the time when the assembly instruction is parsed, a referenced symbol,
7387 like 'u32' in the above example may not have been seen; a fixS is created
7388 in such a case and is handled here after symbols have been resolved.
7389 Instruction is fixed up with VALUE using the information in *FIXP plus
7390 extra information in FLAGS.
7391
7392 This function is called by md_apply_fix to fix up instructions that need
7393 a fix-up described above but does not involve any linker-time relocation. */
7394
7395static void
7396fix_insn (fixS *fixP, uint32_t flags, offsetT value)
7397{
7398 int idx;
7399 uint32_t insn;
7400 char *buf = fixP->fx_where + fixP->fx_frag->fr_literal;
7401 enum aarch64_opnd opnd = fixP->tc_fix_data.opnd;
7402 aarch64_inst *new_inst = fixP->tc_fix_data.inst;
7403
7404 if (new_inst)
7405 {
7406 /* Now the instruction is about to be fixed-up, so the operand that
7407 was previously marked as 'ignored' needs to be unmarked in order
7408 to get the encoding done properly. */
7409 idx = aarch64_operand_index (new_inst->opcode->operands, opnd);
7410 new_inst->operands[idx].skip = 0;
7411 }
7412
7413 gas_assert (opnd != AARCH64_OPND_NIL);
7414
7415 switch (opnd)
7416 {
7417 case AARCH64_OPND_EXCEPTION:
7418 if (unsigned_overflow (value, 16))
7419 as_bad_where (fixP->fx_file, fixP->fx_line,
7420 _("immediate out of range"));
7421 insn = get_aarch64_insn (buf);
7422 insn |= encode_svc_imm (value);
7423 put_aarch64_insn (buf, insn);
7424 break;
7425
7426 case AARCH64_OPND_AIMM:
7427 /* ADD or SUB with immediate.
7428 NOTE this assumes we come here with a add/sub shifted reg encoding
7429 3 322|2222|2 2 2 21111 111111
7430 1 098|7654|3 2 1 09876 543210 98765 43210
7431 0b000000 sf 000|1011|shift 0 Rm imm6 Rn Rd ADD
7432 2b000000 sf 010|1011|shift 0 Rm imm6 Rn Rd ADDS
7433 4b000000 sf 100|1011|shift 0 Rm imm6 Rn Rd SUB
7434 6b000000 sf 110|1011|shift 0 Rm imm6 Rn Rd SUBS
7435 ->
7436 3 322|2222|2 2 221111111111
7437 1 098|7654|3 2 109876543210 98765 43210
7438 11000000 sf 001|0001|shift imm12 Rn Rd ADD
7439 31000000 sf 011|0001|shift imm12 Rn Rd ADDS
7440 51000000 sf 101|0001|shift imm12 Rn Rd SUB
7441 71000000 sf 111|0001|shift imm12 Rn Rd SUBS
7442 Fields sf Rn Rd are already set. */
7443 insn = get_aarch64_insn (buf);
7444 if (value < 0)
7445 {
7446 /* Add <-> sub. */
7447 insn = reencode_addsub_switch_add_sub (insn);
7448 value = -value;
7449 }
7450
7451 if ((flags & FIXUP_F_HAS_EXPLICIT_SHIFT) == 0
7452 && unsigned_overflow (value, 12))
7453 {
7454 /* Try to shift the value by 12 to make it fit. */
7455 if (((value >> 12) << 12) == value
7456 && ! unsigned_overflow (value, 12 + 12))
7457 {
7458 value >>= 12;
7459 insn |= encode_addsub_imm_shift_amount (1);
7460 }
7461 }
7462
7463 if (unsigned_overflow (value, 12))
7464 as_bad_where (fixP->fx_file, fixP->fx_line,
7465 _("immediate out of range"));
7466
7467 insn |= encode_addsub_imm (value);
7468
7469 put_aarch64_insn (buf, insn);
7470 break;
7471
7472 case AARCH64_OPND_SIMD_IMM:
7473 case AARCH64_OPND_SIMD_IMM_SFT:
7474 case AARCH64_OPND_LIMM:
7475 /* Bit mask immediate. */
7476 gas_assert (new_inst != NULL);
7477 idx = aarch64_operand_index (new_inst->opcode->operands, opnd);
7478 new_inst->operands[idx].imm.value = value;
7479 if (aarch64_opcode_encode (new_inst->opcode, new_inst,
7480 &new_inst->value, NULL, NULL))
7481 put_aarch64_insn (buf, new_inst->value);
7482 else
7483 as_bad_where (fixP->fx_file, fixP->fx_line,
7484 _("invalid immediate"));
7485 break;
7486
7487 case AARCH64_OPND_HALF:
7488 /* 16-bit unsigned immediate. */
7489 if (unsigned_overflow (value, 16))
7490 as_bad_where (fixP->fx_file, fixP->fx_line,
7491 _("immediate out of range"));
7492 insn = get_aarch64_insn (buf);
7493 insn |= encode_movw_imm (value & 0xffff);
7494 put_aarch64_insn (buf, insn);
7495 break;
7496
7497 case AARCH64_OPND_IMM_MOV:
7498 /* Operand for a generic move immediate instruction, which is
7499 an alias instruction that generates a single MOVZ, MOVN or ORR
7500 instruction to loads a 32-bit/64-bit immediate value into general
7501 register. An assembler error shall result if the immediate cannot be
7502 created by a single one of these instructions. If there is a choice,
7503 then to ensure reversability an assembler must prefer a MOVZ to MOVN,
7504 and MOVZ or MOVN to ORR. */
7505 gas_assert (new_inst != NULL);
7506 fix_mov_imm_insn (fixP, buf, new_inst, value);
7507 break;
7508
7509 case AARCH64_OPND_ADDR_SIMM7:
7510 case AARCH64_OPND_ADDR_SIMM9:
7511 case AARCH64_OPND_ADDR_SIMM9_2:
3f06e550 7512 case AARCH64_OPND_ADDR_SIMM10:
a06ea964
NC
7513 case AARCH64_OPND_ADDR_UIMM12:
7514 /* Immediate offset in an address. */
7515 insn = get_aarch64_insn (buf);
7516
7517 gas_assert (new_inst != NULL && new_inst->value == insn);
7518 gas_assert (new_inst->opcode->operands[1] == opnd
7519 || new_inst->opcode->operands[2] == opnd);
7520
7521 /* Get the index of the address operand. */
7522 if (new_inst->opcode->operands[1] == opnd)
7523 /* e.g. STR <Xt>, [<Xn|SP>, <R><m>{, <extend> {<amount>}}]. */
7524 idx = 1;
7525 else
7526 /* e.g. LDP <Qt1>, <Qt2>, [<Xn|SP>{, #<imm>}]. */
7527 idx = 2;
7528
7529 /* Update the resolved offset value. */
7530 new_inst->operands[idx].addr.offset.imm = value;
7531
7532 /* Encode/fix-up. */
7533 if (aarch64_opcode_encode (new_inst->opcode, new_inst,
7534 &new_inst->value, NULL, NULL))
7535 {
7536 put_aarch64_insn (buf, new_inst->value);
7537 break;
7538 }
7539 else if (new_inst->opcode->iclass == ldst_pos
7540 && try_to_encode_as_unscaled_ldst (new_inst))
7541 {
7542 put_aarch64_insn (buf, new_inst->value);
7543 break;
7544 }
7545
7546 as_bad_where (fixP->fx_file, fixP->fx_line,
7547 _("immediate offset out of range"));
7548 break;
7549
7550 default:
7551 gas_assert (0);
7552 as_fatal (_("unhandled operand code %d"), opnd);
7553 }
7554}
7555
7556/* Apply a fixup (fixP) to segment data, once it has been determined
7557 by our caller that we have all the info we need to fix it up.
7558
7559 Parameter valP is the pointer to the value of the bits. */
7560
7561void
7562md_apply_fix (fixS * fixP, valueT * valP, segT seg)
7563{
7564 offsetT value = *valP;
7565 uint32_t insn;
7566 char *buf = fixP->fx_where + fixP->fx_frag->fr_literal;
7567 int scale;
7568 unsigned flags = fixP->fx_addnumber;
7569
7570 DEBUG_TRACE ("\n\n");
7571 DEBUG_TRACE ("~~~~~~~~~~~~~~~~~~~~~~~~~");
7572 DEBUG_TRACE ("Enter md_apply_fix");
7573
7574 gas_assert (fixP->fx_r_type <= BFD_RELOC_UNUSED);
7575
7576 /* Note whether this will delete the relocation. */
7577
7578 if (fixP->fx_addsy == 0 && !fixP->fx_pcrel)
7579 fixP->fx_done = 1;
7580
7581 /* Process the relocations. */
7582 switch (fixP->fx_r_type)
7583 {
7584 case BFD_RELOC_NONE:
7585 /* This will need to go in the object file. */
7586 fixP->fx_done = 0;
7587 break;
7588
7589 case BFD_RELOC_8:
7590 case BFD_RELOC_8_PCREL:
7591 if (fixP->fx_done || !seg->use_rela_p)
7592 md_number_to_chars (buf, value, 1);
7593 break;
7594
7595 case BFD_RELOC_16:
7596 case BFD_RELOC_16_PCREL:
7597 if (fixP->fx_done || !seg->use_rela_p)
7598 md_number_to_chars (buf, value, 2);
7599 break;
7600
7601 case BFD_RELOC_32:
7602 case BFD_RELOC_32_PCREL:
7603 if (fixP->fx_done || !seg->use_rela_p)
7604 md_number_to_chars (buf, value, 4);
7605 break;
7606
7607 case BFD_RELOC_64:
7608 case BFD_RELOC_64_PCREL:
7609 if (fixP->fx_done || !seg->use_rela_p)
7610 md_number_to_chars (buf, value, 8);
7611 break;
7612
7613 case BFD_RELOC_AARCH64_GAS_INTERNAL_FIXUP:
7614 /* We claim that these fixups have been processed here, even if
7615 in fact we generate an error because we do not have a reloc
7616 for them, so tc_gen_reloc() will reject them. */
7617 fixP->fx_done = 1;
7618 if (fixP->fx_addsy && !S_IS_DEFINED (fixP->fx_addsy))
7619 {
7620 as_bad_where (fixP->fx_file, fixP->fx_line,
7621 _("undefined symbol %s used as an immediate value"),
7622 S_GET_NAME (fixP->fx_addsy));
7623 goto apply_fix_return;
7624 }
7625 fix_insn (fixP, flags, value);
7626 break;
7627
7628 case BFD_RELOC_AARCH64_LD_LO19_PCREL:
a06ea964
NC
7629 if (fixP->fx_done || !seg->use_rela_p)
7630 {
89d2a2a3
MS
7631 if (value & 3)
7632 as_bad_where (fixP->fx_file, fixP->fx_line,
7633 _("pc-relative load offset not word aligned"));
7634 if (signed_overflow (value, 21))
7635 as_bad_where (fixP->fx_file, fixP->fx_line,
7636 _("pc-relative load offset out of range"));
a06ea964
NC
7637 insn = get_aarch64_insn (buf);
7638 insn |= encode_ld_lit_ofs_19 (value >> 2);
7639 put_aarch64_insn (buf, insn);
7640 }
7641 break;
7642
7643 case BFD_RELOC_AARCH64_ADR_LO21_PCREL:
a06ea964
NC
7644 if (fixP->fx_done || !seg->use_rela_p)
7645 {
89d2a2a3
MS
7646 if (signed_overflow (value, 21))
7647 as_bad_where (fixP->fx_file, fixP->fx_line,
7648 _("pc-relative address offset out of range"));
a06ea964
NC
7649 insn = get_aarch64_insn (buf);
7650 insn |= encode_adr_imm (value);
7651 put_aarch64_insn (buf, insn);
7652 }
7653 break;
7654
7655 case BFD_RELOC_AARCH64_BRANCH19:
a06ea964
NC
7656 if (fixP->fx_done || !seg->use_rela_p)
7657 {
89d2a2a3
MS
7658 if (value & 3)
7659 as_bad_where (fixP->fx_file, fixP->fx_line,
7660 _("conditional branch target not word aligned"));
7661 if (signed_overflow (value, 21))
7662 as_bad_where (fixP->fx_file, fixP->fx_line,
7663 _("conditional branch out of range"));
a06ea964
NC
7664 insn = get_aarch64_insn (buf);
7665 insn |= encode_cond_branch_ofs_19 (value >> 2);
7666 put_aarch64_insn (buf, insn);
7667 }
7668 break;
7669
7670 case BFD_RELOC_AARCH64_TSTBR14:
a06ea964
NC
7671 if (fixP->fx_done || !seg->use_rela_p)
7672 {
89d2a2a3
MS
7673 if (value & 3)
7674 as_bad_where (fixP->fx_file, fixP->fx_line,
7675 _("conditional branch target not word aligned"));
7676 if (signed_overflow (value, 16))
7677 as_bad_where (fixP->fx_file, fixP->fx_line,
7678 _("conditional branch out of range"));
a06ea964
NC
7679 insn = get_aarch64_insn (buf);
7680 insn |= encode_tst_branch_ofs_14 (value >> 2);
7681 put_aarch64_insn (buf, insn);
7682 }
7683 break;
7684
a06ea964 7685 case BFD_RELOC_AARCH64_CALL26:
f09c556a 7686 case BFD_RELOC_AARCH64_JUMP26:
a06ea964
NC
7687 if (fixP->fx_done || !seg->use_rela_p)
7688 {
89d2a2a3
MS
7689 if (value & 3)
7690 as_bad_where (fixP->fx_file, fixP->fx_line,
7691 _("branch target not word aligned"));
7692 if (signed_overflow (value, 28))
7693 as_bad_where (fixP->fx_file, fixP->fx_line,
7694 _("branch out of range"));
a06ea964
NC
7695 insn = get_aarch64_insn (buf);
7696 insn |= encode_branch_ofs_26 (value >> 2);
7697 put_aarch64_insn (buf, insn);
7698 }
7699 break;
7700
7701 case BFD_RELOC_AARCH64_MOVW_G0:
a06ea964 7702 case BFD_RELOC_AARCH64_MOVW_G0_NC:
f09c556a 7703 case BFD_RELOC_AARCH64_MOVW_G0_S:
ca632371 7704 case BFD_RELOC_AARCH64_MOVW_GOTOFF_G0_NC:
32247401
RL
7705 case BFD_RELOC_AARCH64_MOVW_PREL_G0:
7706 case BFD_RELOC_AARCH64_MOVW_PREL_G0_NC:
a06ea964
NC
7707 scale = 0;
7708 goto movw_common;
7709 case BFD_RELOC_AARCH64_MOVW_G1:
a06ea964 7710 case BFD_RELOC_AARCH64_MOVW_G1_NC:
f09c556a 7711 case BFD_RELOC_AARCH64_MOVW_G1_S:
654248e7 7712 case BFD_RELOC_AARCH64_MOVW_GOTOFF_G1:
32247401
RL
7713 case BFD_RELOC_AARCH64_MOVW_PREL_G1:
7714 case BFD_RELOC_AARCH64_MOVW_PREL_G1_NC:
a06ea964
NC
7715 scale = 16;
7716 goto movw_common;
43a357f9
RL
7717 case BFD_RELOC_AARCH64_TLSDESC_OFF_G0_NC:
7718 scale = 0;
7719 S_SET_THREAD_LOCAL (fixP->fx_addsy);
7720 /* Should always be exported to object file, see
7721 aarch64_force_relocation(). */
7722 gas_assert (!fixP->fx_done);
7723 gas_assert (seg->use_rela_p);
7724 goto movw_common;
7725 case BFD_RELOC_AARCH64_TLSDESC_OFF_G1:
7726 scale = 16;
7727 S_SET_THREAD_LOCAL (fixP->fx_addsy);
7728 /* Should always be exported to object file, see
7729 aarch64_force_relocation(). */
7730 gas_assert (!fixP->fx_done);
7731 gas_assert (seg->use_rela_p);
7732 goto movw_common;
a06ea964 7733 case BFD_RELOC_AARCH64_MOVW_G2:
a06ea964 7734 case BFD_RELOC_AARCH64_MOVW_G2_NC:
f09c556a 7735 case BFD_RELOC_AARCH64_MOVW_G2_S:
32247401
RL
7736 case BFD_RELOC_AARCH64_MOVW_PREL_G2:
7737 case BFD_RELOC_AARCH64_MOVW_PREL_G2_NC:
a06ea964
NC
7738 scale = 32;
7739 goto movw_common;
7740 case BFD_RELOC_AARCH64_MOVW_G3:
32247401 7741 case BFD_RELOC_AARCH64_MOVW_PREL_G3:
a06ea964
NC
7742 scale = 48;
7743 movw_common:
7744 if (fixP->fx_done || !seg->use_rela_p)
7745 {
7746 insn = get_aarch64_insn (buf);
7747
7748 if (!fixP->fx_done)
7749 {
7750 /* REL signed addend must fit in 16 bits */
7751 if (signed_overflow (value, 16))
7752 as_bad_where (fixP->fx_file, fixP->fx_line,
7753 _("offset out of range"));
7754 }
7755 else
7756 {
7757 /* Check for overflow and scale. */
7758 switch (fixP->fx_r_type)
7759 {
7760 case BFD_RELOC_AARCH64_MOVW_G0:
7761 case BFD_RELOC_AARCH64_MOVW_G1:
7762 case BFD_RELOC_AARCH64_MOVW_G2:
7763 case BFD_RELOC_AARCH64_MOVW_G3:
654248e7 7764 case BFD_RELOC_AARCH64_MOVW_GOTOFF_G1:
43a357f9 7765 case BFD_RELOC_AARCH64_TLSDESC_OFF_G1:
a06ea964
NC
7766 if (unsigned_overflow (value, scale + 16))
7767 as_bad_where (fixP->fx_file, fixP->fx_line,
7768 _("unsigned value out of range"));
7769 break;
7770 case BFD_RELOC_AARCH64_MOVW_G0_S:
7771 case BFD_RELOC_AARCH64_MOVW_G1_S:
7772 case BFD_RELOC_AARCH64_MOVW_G2_S:
32247401
RL
7773 case BFD_RELOC_AARCH64_MOVW_PREL_G0:
7774 case BFD_RELOC_AARCH64_MOVW_PREL_G1:
7775 case BFD_RELOC_AARCH64_MOVW_PREL_G2:
a06ea964
NC
7776 /* NOTE: We can only come here with movz or movn. */
7777 if (signed_overflow (value, scale + 16))
7778 as_bad_where (fixP->fx_file, fixP->fx_line,
7779 _("signed value out of range"));
7780 if (value < 0)
7781 {
7782 /* Force use of MOVN. */
7783 value = ~value;
7784 insn = reencode_movzn_to_movn (insn);
7785 }
7786 else
7787 {
7788 /* Force use of MOVZ. */
7789 insn = reencode_movzn_to_movz (insn);
7790 }
7791 break;
7792 default:
7793 /* Unchecked relocations. */
7794 break;
7795 }
7796 value >>= scale;
7797 }
7798
7799 /* Insert value into MOVN/MOVZ/MOVK instruction. */
7800 insn |= encode_movw_imm (value & 0xffff);
7801
7802 put_aarch64_insn (buf, insn);
7803 }
7804 break;
7805
a6bb11b2
YZ
7806 case BFD_RELOC_AARCH64_TLSIE_LD_GOTTPREL_LO12_NC:
7807 fixP->fx_r_type = (ilp32_p
7808 ? BFD_RELOC_AARCH64_TLSIE_LD32_GOTTPREL_LO12_NC
7809 : BFD_RELOC_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC);
7810 S_SET_THREAD_LOCAL (fixP->fx_addsy);
7811 /* Should always be exported to object file, see
7812 aarch64_force_relocation(). */
7813 gas_assert (!fixP->fx_done);
7814 gas_assert (seg->use_rela_p);
7815 break;
7816
7817 case BFD_RELOC_AARCH64_TLSDESC_LD_LO12_NC:
7818 fixP->fx_r_type = (ilp32_p
7819 ? BFD_RELOC_AARCH64_TLSDESC_LD32_LO12_NC
f955cccf 7820 : BFD_RELOC_AARCH64_TLSDESC_LD64_LO12);
a6bb11b2
YZ
7821 S_SET_THREAD_LOCAL (fixP->fx_addsy);
7822 /* Should always be exported to object file, see
7823 aarch64_force_relocation(). */
7824 gas_assert (!fixP->fx_done);
7825 gas_assert (seg->use_rela_p);
7826 break;
7827
f955cccf 7828 case BFD_RELOC_AARCH64_TLSDESC_ADD_LO12:
2c0a3565 7829 case BFD_RELOC_AARCH64_TLSDESC_ADR_PAGE21:
389b8029 7830 case BFD_RELOC_AARCH64_TLSDESC_ADR_PREL21:
2c0a3565 7831 case BFD_RELOC_AARCH64_TLSDESC_LD32_LO12_NC:
f955cccf 7832 case BFD_RELOC_AARCH64_TLSDESC_LD64_LO12:
1ada945d 7833 case BFD_RELOC_AARCH64_TLSDESC_LD_PREL19:
a06ea964 7834 case BFD_RELOC_AARCH64_TLSGD_ADD_LO12_NC:
2c0a3565 7835 case BFD_RELOC_AARCH64_TLSGD_ADR_PAGE21:
3c12b054 7836 case BFD_RELOC_AARCH64_TLSGD_ADR_PREL21:
3e8286c0 7837 case BFD_RELOC_AARCH64_TLSGD_MOVW_G0_NC:
1aa66fb1 7838 case BFD_RELOC_AARCH64_TLSGD_MOVW_G1:
a06ea964 7839 case BFD_RELOC_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
a6bb11b2 7840 case BFD_RELOC_AARCH64_TLSIE_LD32_GOTTPREL_LO12_NC:
2c0a3565 7841 case BFD_RELOC_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
043bf05a 7842 case BFD_RELOC_AARCH64_TLSIE_LD_GOTTPREL_PREL19:
3b957e5b
RL
7843 case BFD_RELOC_AARCH64_TLSIE_MOVW_GOTTPREL_G0_NC:
7844 case BFD_RELOC_AARCH64_TLSIE_MOVW_GOTTPREL_G1:
49df5539 7845 case BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_HI12:
70151fb5 7846 case BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_LO12:
13289c10 7847 case BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_LO12_NC:
a12fad50 7848 case BFD_RELOC_AARCH64_TLSLD_ADD_LO12_NC:
1107e076 7849 case BFD_RELOC_AARCH64_TLSLD_ADR_PAGE21:
6c37fedc 7850 case BFD_RELOC_AARCH64_TLSLD_ADR_PREL21:
4c562523
JW
7851 case BFD_RELOC_AARCH64_TLSLD_LDST16_DTPREL_LO12:
7852 case BFD_RELOC_AARCH64_TLSLD_LDST16_DTPREL_LO12_NC:
7853 case BFD_RELOC_AARCH64_TLSLD_LDST32_DTPREL_LO12:
7854 case BFD_RELOC_AARCH64_TLSLD_LDST32_DTPREL_LO12_NC:
7855 case BFD_RELOC_AARCH64_TLSLD_LDST64_DTPREL_LO12:
7856 case BFD_RELOC_AARCH64_TLSLD_LDST64_DTPREL_LO12_NC:
7857 case BFD_RELOC_AARCH64_TLSLD_LDST8_DTPREL_LO12:
7858 case BFD_RELOC_AARCH64_TLSLD_LDST8_DTPREL_LO12_NC:
49df5539
JW
7859 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0:
7860 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0_NC:
7861 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1:
7862 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1_NC:
7863 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G2:
a06ea964 7864 case BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_HI12:
2c0a3565 7865 case BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_LO12:
a06ea964 7866 case BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
a06ea964
NC
7867 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G0:
7868 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G0_NC:
2c0a3565
MS
7869 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G1:
7870 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G1_NC:
7871 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G2:
a06ea964
NC
7872 S_SET_THREAD_LOCAL (fixP->fx_addsy);
7873 /* Should always be exported to object file, see
7874 aarch64_force_relocation(). */
7875 gas_assert (!fixP->fx_done);
7876 gas_assert (seg->use_rela_p);
7877 break;
7878
a6bb11b2
YZ
7879 case BFD_RELOC_AARCH64_LD_GOT_LO12_NC:
7880 /* Should always be exported to object file, see
7881 aarch64_force_relocation(). */
7882 fixP->fx_r_type = (ilp32_p
7883 ? BFD_RELOC_AARCH64_LD32_GOT_LO12_NC
7884 : BFD_RELOC_AARCH64_LD64_GOT_LO12_NC);
7885 gas_assert (!fixP->fx_done);
7886 gas_assert (seg->use_rela_p);
7887 break;
7888
a06ea964 7889 case BFD_RELOC_AARCH64_ADD_LO12:
f09c556a
JW
7890 case BFD_RELOC_AARCH64_ADR_GOT_PAGE:
7891 case BFD_RELOC_AARCH64_ADR_HI21_NC_PCREL:
7892 case BFD_RELOC_AARCH64_ADR_HI21_PCREL:
7893 case BFD_RELOC_AARCH64_GOT_LD_PREL19:
7894 case BFD_RELOC_AARCH64_LD32_GOT_LO12_NC:
3d715ce4 7895 case BFD_RELOC_AARCH64_LD32_GOTPAGE_LO14:
87f5fbcc 7896 case BFD_RELOC_AARCH64_LD64_GOTOFF_LO15:
a921b5bd 7897 case BFD_RELOC_AARCH64_LD64_GOTPAGE_LO15:
f09c556a
JW
7898 case BFD_RELOC_AARCH64_LD64_GOT_LO12_NC:
7899 case BFD_RELOC_AARCH64_LDST128_LO12:
a06ea964
NC
7900 case BFD_RELOC_AARCH64_LDST16_LO12:
7901 case BFD_RELOC_AARCH64_LDST32_LO12:
7902 case BFD_RELOC_AARCH64_LDST64_LO12:
f09c556a 7903 case BFD_RELOC_AARCH64_LDST8_LO12:
a06ea964
NC
7904 /* Should always be exported to object file, see
7905 aarch64_force_relocation(). */
7906 gas_assert (!fixP->fx_done);
7907 gas_assert (seg->use_rela_p);
7908 break;
7909
7910 case BFD_RELOC_AARCH64_TLSDESC_ADD:
a06ea964 7911 case BFD_RELOC_AARCH64_TLSDESC_CALL:
f09c556a 7912 case BFD_RELOC_AARCH64_TLSDESC_LDR:
a06ea964
NC
7913 break;
7914
b97e87cc
NC
7915 case BFD_RELOC_UNUSED:
7916 /* An error will already have been reported. */
7917 break;
7918
a06ea964
NC
7919 default:
7920 as_bad_where (fixP->fx_file, fixP->fx_line,
7921 _("unexpected %s fixup"),
7922 bfd_get_reloc_code_name (fixP->fx_r_type));
7923 break;
7924 }
7925
7926apply_fix_return:
7927 /* Free the allocated the struct aarch64_inst.
7928 N.B. currently there are very limited number of fix-up types actually use
7929 this field, so the impact on the performance should be minimal . */
7930 if (fixP->tc_fix_data.inst != NULL)
7931 free (fixP->tc_fix_data.inst);
7932
7933 return;
7934}
7935
7936/* Translate internal representation of relocation info to BFD target
7937 format. */
7938
7939arelent *
7940tc_gen_reloc (asection * section, fixS * fixp)
7941{
7942 arelent *reloc;
7943 bfd_reloc_code_real_type code;
7944
325801bd 7945 reloc = XNEW (arelent);
a06ea964 7946
325801bd 7947 reloc->sym_ptr_ptr = XNEW (asymbol *);
a06ea964
NC
7948 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
7949 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
7950
7951 if (fixp->fx_pcrel)
7952 {
7953 if (section->use_rela_p)
7954 fixp->fx_offset -= md_pcrel_from_section (fixp, section);
7955 else
7956 fixp->fx_offset = reloc->address;
7957 }
7958 reloc->addend = fixp->fx_offset;
7959
7960 code = fixp->fx_r_type;
7961 switch (code)
7962 {
7963 case BFD_RELOC_16:
7964 if (fixp->fx_pcrel)
7965 code = BFD_RELOC_16_PCREL;
7966 break;
7967
7968 case BFD_RELOC_32:
7969 if (fixp->fx_pcrel)
7970 code = BFD_RELOC_32_PCREL;
7971 break;
7972
7973 case BFD_RELOC_64:
7974 if (fixp->fx_pcrel)
7975 code = BFD_RELOC_64_PCREL;
7976 break;
7977
7978 default:
7979 break;
7980 }
7981
7982 reloc->howto = bfd_reloc_type_lookup (stdoutput, code);
7983 if (reloc->howto == NULL)
7984 {
7985 as_bad_where (fixp->fx_file, fixp->fx_line,
7986 _
7987 ("cannot represent %s relocation in this object file format"),
7988 bfd_get_reloc_code_name (code));
7989 return NULL;
7990 }
7991
7992 return reloc;
7993}
7994
7995/* This fix_new is called by cons via TC_CONS_FIX_NEW. */
7996
7997void
7998cons_fix_new_aarch64 (fragS * frag, int where, int size, expressionS * exp)
7999{
8000 bfd_reloc_code_real_type type;
8001 int pcrel = 0;
8002
8003 /* Pick a reloc.
8004 FIXME: @@ Should look at CPU word size. */
8005 switch (size)
8006 {
8007 case 1:
8008 type = BFD_RELOC_8;
8009 break;
8010 case 2:
8011 type = BFD_RELOC_16;
8012 break;
8013 case 4:
8014 type = BFD_RELOC_32;
8015 break;
8016 case 8:
8017 type = BFD_RELOC_64;
8018 break;
8019 default:
8020 as_bad (_("cannot do %u-byte relocation"), size);
8021 type = BFD_RELOC_UNUSED;
8022 break;
8023 }
8024
8025 fix_new_exp (frag, where, (int) size, exp, pcrel, type);
8026}
8027
8028int
8029aarch64_force_relocation (struct fix *fixp)
8030{
8031 switch (fixp->fx_r_type)
8032 {
8033 case BFD_RELOC_AARCH64_GAS_INTERNAL_FIXUP:
8034 /* Perform these "immediate" internal relocations
8035 even if the symbol is extern or weak. */
8036 return 0;
8037
a6bb11b2 8038 case BFD_RELOC_AARCH64_LD_GOT_LO12_NC:
f09c556a
JW
8039 case BFD_RELOC_AARCH64_TLSDESC_LD_LO12_NC:
8040 case BFD_RELOC_AARCH64_TLSIE_LD_GOTTPREL_LO12_NC:
a6bb11b2
YZ
8041 /* Pseudo relocs that need to be fixed up according to
8042 ilp32_p. */
8043 return 0;
8044
2c0a3565
MS
8045 case BFD_RELOC_AARCH64_ADD_LO12:
8046 case BFD_RELOC_AARCH64_ADR_GOT_PAGE:
8047 case BFD_RELOC_AARCH64_ADR_HI21_NC_PCREL:
8048 case BFD_RELOC_AARCH64_ADR_HI21_PCREL:
8049 case BFD_RELOC_AARCH64_GOT_LD_PREL19:
8050 case BFD_RELOC_AARCH64_LD32_GOT_LO12_NC:
3d715ce4 8051 case BFD_RELOC_AARCH64_LD32_GOTPAGE_LO14:
87f5fbcc 8052 case BFD_RELOC_AARCH64_LD64_GOTOFF_LO15:
a921b5bd 8053 case BFD_RELOC_AARCH64_LD64_GOTPAGE_LO15:
2c0a3565
MS
8054 case BFD_RELOC_AARCH64_LD64_GOT_LO12_NC:
8055 case BFD_RELOC_AARCH64_LDST128_LO12:
8056 case BFD_RELOC_AARCH64_LDST16_LO12:
8057 case BFD_RELOC_AARCH64_LDST32_LO12:
8058 case BFD_RELOC_AARCH64_LDST64_LO12:
8059 case BFD_RELOC_AARCH64_LDST8_LO12:
f955cccf 8060 case BFD_RELOC_AARCH64_TLSDESC_ADD_LO12:
2c0a3565 8061 case BFD_RELOC_AARCH64_TLSDESC_ADR_PAGE21:
389b8029 8062 case BFD_RELOC_AARCH64_TLSDESC_ADR_PREL21:
2c0a3565 8063 case BFD_RELOC_AARCH64_TLSDESC_LD32_LO12_NC:
f955cccf 8064 case BFD_RELOC_AARCH64_TLSDESC_LD64_LO12:
1ada945d 8065 case BFD_RELOC_AARCH64_TLSDESC_LD_PREL19:
43a357f9
RL
8066 case BFD_RELOC_AARCH64_TLSDESC_OFF_G0_NC:
8067 case BFD_RELOC_AARCH64_TLSDESC_OFF_G1:
a06ea964 8068 case BFD_RELOC_AARCH64_TLSGD_ADD_LO12_NC:
2c0a3565 8069 case BFD_RELOC_AARCH64_TLSGD_ADR_PAGE21:
3c12b054 8070 case BFD_RELOC_AARCH64_TLSGD_ADR_PREL21:
3e8286c0 8071 case BFD_RELOC_AARCH64_TLSGD_MOVW_G0_NC:
1aa66fb1 8072 case BFD_RELOC_AARCH64_TLSGD_MOVW_G1:
a06ea964 8073 case BFD_RELOC_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
a6bb11b2 8074 case BFD_RELOC_AARCH64_TLSIE_LD32_GOTTPREL_LO12_NC:
2c0a3565 8075 case BFD_RELOC_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
043bf05a 8076 case BFD_RELOC_AARCH64_TLSIE_LD_GOTTPREL_PREL19:
3b957e5b
RL
8077 case BFD_RELOC_AARCH64_TLSIE_MOVW_GOTTPREL_G0_NC:
8078 case BFD_RELOC_AARCH64_TLSIE_MOVW_GOTTPREL_G1:
8079 case BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_HI12:
70151fb5 8080 case BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_LO12:
13289c10 8081 case BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_LO12_NC:
a12fad50 8082 case BFD_RELOC_AARCH64_TLSLD_ADD_LO12_NC:
1107e076 8083 case BFD_RELOC_AARCH64_TLSLD_ADR_PAGE21:
6c37fedc 8084 case BFD_RELOC_AARCH64_TLSLD_ADR_PREL21:
4c562523
JW
8085 case BFD_RELOC_AARCH64_TLSLD_LDST16_DTPREL_LO12:
8086 case BFD_RELOC_AARCH64_TLSLD_LDST16_DTPREL_LO12_NC:
8087 case BFD_RELOC_AARCH64_TLSLD_LDST32_DTPREL_LO12:
8088 case BFD_RELOC_AARCH64_TLSLD_LDST32_DTPREL_LO12_NC:
8089 case BFD_RELOC_AARCH64_TLSLD_LDST64_DTPREL_LO12:
8090 case BFD_RELOC_AARCH64_TLSLD_LDST64_DTPREL_LO12_NC:
8091 case BFD_RELOC_AARCH64_TLSLD_LDST8_DTPREL_LO12:
8092 case BFD_RELOC_AARCH64_TLSLD_LDST8_DTPREL_LO12_NC:
49df5539
JW
8093 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0:
8094 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0_NC:
8095 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1:
8096 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1_NC:
8097 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G2:
a06ea964 8098 case BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_HI12:
2c0a3565 8099 case BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_LO12:
a06ea964 8100 case BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
a06ea964
NC
8101 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G0:
8102 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G0_NC:
2c0a3565
MS
8103 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G1:
8104 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G1_NC:
8105 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G2:
a06ea964
NC
8106 /* Always leave these relocations for the linker. */
8107 return 1;
8108
8109 default:
8110 break;
8111 }
8112
8113 return generic_force_reloc (fixp);
8114}
8115
8116#ifdef OBJ_ELF
8117
3c0367d0
JW
8118/* Implement md_after_parse_args. This is the earliest time we need to decide
8119 ABI. If no -mabi specified, the ABI will be decided by target triplet. */
8120
8121void
8122aarch64_after_parse_args (void)
8123{
8124 if (aarch64_abi != AARCH64_ABI_NONE)
8125 return;
8126
8127 /* DEFAULT_ARCH will have ":32" extension if it's configured for ILP32. */
8128 if (strlen (default_arch) > 7 && strcmp (default_arch + 7, ":32") == 0)
8129 aarch64_abi = AARCH64_ABI_ILP32;
8130 else
8131 aarch64_abi = AARCH64_ABI_LP64;
8132}
8133
a06ea964
NC
8134const char *
8135elf64_aarch64_target_format (void)
8136{
a75cf613
ES
8137 if (strcmp (TARGET_OS, "cloudabi") == 0)
8138 {
8139 /* FIXME: What to do for ilp32_p ? */
8140 return target_big_endian ? "elf64-bigaarch64-cloudabi" : "elf64-littleaarch64-cloudabi";
8141 }
a06ea964 8142 if (target_big_endian)
cec5225b 8143 return ilp32_p ? "elf32-bigaarch64" : "elf64-bigaarch64";
a06ea964 8144 else
cec5225b 8145 return ilp32_p ? "elf32-littleaarch64" : "elf64-littleaarch64";
a06ea964
NC
8146}
8147
8148void
8149aarch64elf_frob_symbol (symbolS * symp, int *puntp)
8150{
8151 elf_frob_symbol (symp, puntp);
8152}
8153#endif
8154
8155/* MD interface: Finalization. */
8156
8157/* A good place to do this, although this was probably not intended
8158 for this kind of use. We need to dump the literal pool before
8159 references are made to a null symbol pointer. */
8160
8161void
8162aarch64_cleanup (void)
8163{
8164 literal_pool *pool;
8165
8166 for (pool = list_of_pools; pool; pool = pool->next)
8167 {
8168 /* Put it at the end of the relevant section. */
8169 subseg_set (pool->section, pool->sub_section);
8170 s_ltorg (0);
8171 }
8172}
8173
8174#ifdef OBJ_ELF
8175/* Remove any excess mapping symbols generated for alignment frags in
8176 SEC. We may have created a mapping symbol before a zero byte
8177 alignment; remove it if there's a mapping symbol after the
8178 alignment. */
8179static void
8180check_mapping_symbols (bfd * abfd ATTRIBUTE_UNUSED, asection * sec,
8181 void *dummy ATTRIBUTE_UNUSED)
8182{
8183 segment_info_type *seginfo = seg_info (sec);
8184 fragS *fragp;
8185
8186 if (seginfo == NULL || seginfo->frchainP == NULL)
8187 return;
8188
8189 for (fragp = seginfo->frchainP->frch_root;
8190 fragp != NULL; fragp = fragp->fr_next)
8191 {
8192 symbolS *sym = fragp->tc_frag_data.last_map;
8193 fragS *next = fragp->fr_next;
8194
8195 /* Variable-sized frags have been converted to fixed size by
8196 this point. But if this was variable-sized to start with,
8197 there will be a fixed-size frag after it. So don't handle
8198 next == NULL. */
8199 if (sym == NULL || next == NULL)
8200 continue;
8201
8202 if (S_GET_VALUE (sym) < next->fr_address)
8203 /* Not at the end of this frag. */
8204 continue;
8205 know (S_GET_VALUE (sym) == next->fr_address);
8206
8207 do
8208 {
8209 if (next->tc_frag_data.first_map != NULL)
8210 {
8211 /* Next frag starts with a mapping symbol. Discard this
8212 one. */
8213 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
8214 break;
8215 }
8216
8217 if (next->fr_next == NULL)
8218 {
8219 /* This mapping symbol is at the end of the section. Discard
8220 it. */
8221 know (next->fr_fix == 0 && next->fr_var == 0);
8222 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
8223 break;
8224 }
8225
8226 /* As long as we have empty frags without any mapping symbols,
8227 keep looking. */
8228 /* If the next frag is non-empty and does not start with a
8229 mapping symbol, then this mapping symbol is required. */
8230 if (next->fr_address != next->fr_next->fr_address)
8231 break;
8232
8233 next = next->fr_next;
8234 }
8235 while (next != NULL);
8236 }
8237}
8238#endif
8239
8240/* Adjust the symbol table. */
8241
8242void
8243aarch64_adjust_symtab (void)
8244{
8245#ifdef OBJ_ELF
8246 /* Remove any overlapping mapping symbols generated by alignment frags. */
8247 bfd_map_over_sections (stdoutput, check_mapping_symbols, (char *) 0);
8248 /* Now do generic ELF adjustments. */
8249 elf_adjust_symtab ();
8250#endif
8251}
8252
8253static void
8254checked_hash_insert (struct hash_control *table, const char *key, void *value)
8255{
8256 const char *hash_err;
8257
8258 hash_err = hash_insert (table, key, value);
8259 if (hash_err)
8260 printf ("Internal Error: Can't hash %s\n", key);
8261}
8262
8263static void
8264fill_instruction_hash_table (void)
8265{
8266 aarch64_opcode *opcode = aarch64_opcode_table;
8267
8268 while (opcode->name != NULL)
8269 {
8270 templates *templ, *new_templ;
8271 templ = hash_find (aarch64_ops_hsh, opcode->name);
8272
add39d23 8273 new_templ = XNEW (templates);
a06ea964
NC
8274 new_templ->opcode = opcode;
8275 new_templ->next = NULL;
8276
8277 if (!templ)
8278 checked_hash_insert (aarch64_ops_hsh, opcode->name, (void *) new_templ);
8279 else
8280 {
8281 new_templ->next = templ->next;
8282 templ->next = new_templ;
8283 }
8284 ++opcode;
8285 }
8286}
8287
8288static inline void
8289convert_to_upper (char *dst, const char *src, size_t num)
8290{
8291 unsigned int i;
8292 for (i = 0; i < num && *src != '\0'; ++i, ++dst, ++src)
8293 *dst = TOUPPER (*src);
8294 *dst = '\0';
8295}
8296
8297/* Assume STR point to a lower-case string, allocate, convert and return
8298 the corresponding upper-case string. */
8299static inline const char*
8300get_upper_str (const char *str)
8301{
8302 char *ret;
8303 size_t len = strlen (str);
325801bd 8304 ret = XNEWVEC (char, len + 1);
a06ea964
NC
8305 convert_to_upper (ret, str, len);
8306 return ret;
8307}
8308
8309/* MD interface: Initialization. */
8310
8311void
8312md_begin (void)
8313{
8314 unsigned mach;
8315 unsigned int i;
8316
8317 if ((aarch64_ops_hsh = hash_new ()) == NULL
8318 || (aarch64_cond_hsh = hash_new ()) == NULL
8319 || (aarch64_shift_hsh = hash_new ()) == NULL
8320 || (aarch64_sys_regs_hsh = hash_new ()) == NULL
8321 || (aarch64_pstatefield_hsh = hash_new ()) == NULL
8322 || (aarch64_sys_regs_ic_hsh = hash_new ()) == NULL
8323 || (aarch64_sys_regs_dc_hsh = hash_new ()) == NULL
8324 || (aarch64_sys_regs_at_hsh = hash_new ()) == NULL
8325 || (aarch64_sys_regs_tlbi_hsh = hash_new ()) == NULL
8326 || (aarch64_reg_hsh = hash_new ()) == NULL
8327 || (aarch64_barrier_opt_hsh = hash_new ()) == NULL
8328 || (aarch64_nzcv_hsh = hash_new ()) == NULL
1e6f4800
MW
8329 || (aarch64_pldop_hsh = hash_new ()) == NULL
8330 || (aarch64_hint_opt_hsh = hash_new ()) == NULL)
a06ea964
NC
8331 as_fatal (_("virtual memory exhausted"));
8332
8333 fill_instruction_hash_table ();
8334
8335 for (i = 0; aarch64_sys_regs[i].name != NULL; ++i)
8336 checked_hash_insert (aarch64_sys_regs_hsh, aarch64_sys_regs[i].name,
8337 (void *) (aarch64_sys_regs + i));
8338
8339 for (i = 0; aarch64_pstatefields[i].name != NULL; ++i)
8340 checked_hash_insert (aarch64_pstatefield_hsh,
8341 aarch64_pstatefields[i].name,
8342 (void *) (aarch64_pstatefields + i));
8343
875880c6 8344 for (i = 0; aarch64_sys_regs_ic[i].name != NULL; i++)
a06ea964 8345 checked_hash_insert (aarch64_sys_regs_ic_hsh,
875880c6 8346 aarch64_sys_regs_ic[i].name,
a06ea964
NC
8347 (void *) (aarch64_sys_regs_ic + i));
8348
875880c6 8349 for (i = 0; aarch64_sys_regs_dc[i].name != NULL; i++)
a06ea964 8350 checked_hash_insert (aarch64_sys_regs_dc_hsh,
875880c6 8351 aarch64_sys_regs_dc[i].name,
a06ea964
NC
8352 (void *) (aarch64_sys_regs_dc + i));
8353
875880c6 8354 for (i = 0; aarch64_sys_regs_at[i].name != NULL; i++)
a06ea964 8355 checked_hash_insert (aarch64_sys_regs_at_hsh,
875880c6 8356 aarch64_sys_regs_at[i].name,
a06ea964
NC
8357 (void *) (aarch64_sys_regs_at + i));
8358
875880c6 8359 for (i = 0; aarch64_sys_regs_tlbi[i].name != NULL; i++)
a06ea964 8360 checked_hash_insert (aarch64_sys_regs_tlbi_hsh,
875880c6 8361 aarch64_sys_regs_tlbi[i].name,
a06ea964
NC
8362 (void *) (aarch64_sys_regs_tlbi + i));
8363
8364 for (i = 0; i < ARRAY_SIZE (reg_names); i++)
8365 checked_hash_insert (aarch64_reg_hsh, reg_names[i].name,
8366 (void *) (reg_names + i));
8367
8368 for (i = 0; i < ARRAY_SIZE (nzcv_names); i++)
8369 checked_hash_insert (aarch64_nzcv_hsh, nzcv_names[i].template,
8370 (void *) (nzcv_names + i));
8371
8372 for (i = 0; aarch64_operand_modifiers[i].name != NULL; i++)
8373 {
8374 const char *name = aarch64_operand_modifiers[i].name;
8375 checked_hash_insert (aarch64_shift_hsh, name,
8376 (void *) (aarch64_operand_modifiers + i));
8377 /* Also hash the name in the upper case. */
8378 checked_hash_insert (aarch64_shift_hsh, get_upper_str (name),
8379 (void *) (aarch64_operand_modifiers + i));
8380 }
8381
8382 for (i = 0; i < ARRAY_SIZE (aarch64_conds); i++)
8383 {
8384 unsigned int j;
8385 /* A condition code may have alias(es), e.g. "cc", "lo" and "ul" are
8386 the same condition code. */
8387 for (j = 0; j < ARRAY_SIZE (aarch64_conds[i].names); ++j)
8388 {
8389 const char *name = aarch64_conds[i].names[j];
8390 if (name == NULL)
8391 break;
8392 checked_hash_insert (aarch64_cond_hsh, name,
8393 (void *) (aarch64_conds + i));
8394 /* Also hash the name in the upper case. */
8395 checked_hash_insert (aarch64_cond_hsh, get_upper_str (name),
8396 (void *) (aarch64_conds + i));
8397 }
8398 }
8399
8400 for (i = 0; i < ARRAY_SIZE (aarch64_barrier_options); i++)
8401 {
8402 const char *name = aarch64_barrier_options[i].name;
8403 /* Skip xx00 - the unallocated values of option. */
8404 if ((i & 0x3) == 0)
8405 continue;
8406 checked_hash_insert (aarch64_barrier_opt_hsh, name,
8407 (void *) (aarch64_barrier_options + i));
8408 /* Also hash the name in the upper case. */
8409 checked_hash_insert (aarch64_barrier_opt_hsh, get_upper_str (name),
8410 (void *) (aarch64_barrier_options + i));
8411 }
8412
8413 for (i = 0; i < ARRAY_SIZE (aarch64_prfops); i++)
8414 {
8415 const char* name = aarch64_prfops[i].name;
a1ccaec9
YZ
8416 /* Skip the unallocated hint encodings. */
8417 if (name == NULL)
a06ea964
NC
8418 continue;
8419 checked_hash_insert (aarch64_pldop_hsh, name,
8420 (void *) (aarch64_prfops + i));
8421 /* Also hash the name in the upper case. */
8422 checked_hash_insert (aarch64_pldop_hsh, get_upper_str (name),
8423 (void *) (aarch64_prfops + i));
8424 }
8425
1e6f4800
MW
8426 for (i = 0; aarch64_hint_options[i].name != NULL; i++)
8427 {
8428 const char* name = aarch64_hint_options[i].name;
8429
8430 checked_hash_insert (aarch64_hint_opt_hsh, name,
8431 (void *) (aarch64_hint_options + i));
8432 /* Also hash the name in the upper case. */
8433 checked_hash_insert (aarch64_pldop_hsh, get_upper_str (name),
8434 (void *) (aarch64_hint_options + i));
8435 }
8436
a06ea964
NC
8437 /* Set the cpu variant based on the command-line options. */
8438 if (!mcpu_cpu_opt)
8439 mcpu_cpu_opt = march_cpu_opt;
8440
8441 if (!mcpu_cpu_opt)
8442 mcpu_cpu_opt = &cpu_default;
8443
8444 cpu_variant = *mcpu_cpu_opt;
8445
8446 /* Record the CPU type. */
cec5225b 8447 mach = ilp32_p ? bfd_mach_aarch64_ilp32 : bfd_mach_aarch64;
a06ea964
NC
8448
8449 bfd_set_arch_mach (stdoutput, TARGET_ARCH, mach);
8450}
8451
8452/* Command line processing. */
8453
8454const char *md_shortopts = "m:";
8455
8456#ifdef AARCH64_BI_ENDIAN
8457#define OPTION_EB (OPTION_MD_BASE + 0)
8458#define OPTION_EL (OPTION_MD_BASE + 1)
8459#else
8460#if TARGET_BYTES_BIG_ENDIAN
8461#define OPTION_EB (OPTION_MD_BASE + 0)
8462#else
8463#define OPTION_EL (OPTION_MD_BASE + 1)
8464#endif
8465#endif
8466
8467struct option md_longopts[] = {
8468#ifdef OPTION_EB
8469 {"EB", no_argument, NULL, OPTION_EB},
8470#endif
8471#ifdef OPTION_EL
8472 {"EL", no_argument, NULL, OPTION_EL},
8473#endif
8474 {NULL, no_argument, NULL, 0}
8475};
8476
8477size_t md_longopts_size = sizeof (md_longopts);
8478
8479struct aarch64_option_table
8480{
e0471c16
TS
8481 const char *option; /* Option name to match. */
8482 const char *help; /* Help information. */
a06ea964
NC
8483 int *var; /* Variable to change. */
8484 int value; /* What to change it to. */
8485 char *deprecated; /* If non-null, print this message. */
8486};
8487
8488static struct aarch64_option_table aarch64_opts[] = {
8489 {"mbig-endian", N_("assemble for big-endian"), &target_big_endian, 1, NULL},
8490 {"mlittle-endian", N_("assemble for little-endian"), &target_big_endian, 0,
8491 NULL},
8492#ifdef DEBUG_AARCH64
8493 {"mdebug-dump", N_("temporary switch for dumping"), &debug_dump, 1, NULL},
8494#endif /* DEBUG_AARCH64 */
8495 {"mverbose-error", N_("output verbose error messages"), &verbose_error_p, 1,
8496 NULL},
a52e6fd3
YZ
8497 {"mno-verbose-error", N_("do not output verbose error messages"),
8498 &verbose_error_p, 0, NULL},
a06ea964
NC
8499 {NULL, NULL, NULL, 0, NULL}
8500};
8501
8502struct aarch64_cpu_option_table
8503{
e0471c16 8504 const char *name;
a06ea964
NC
8505 const aarch64_feature_set value;
8506 /* The canonical name of the CPU, or NULL to use NAME converted to upper
8507 case. */
8508 const char *canonical_name;
8509};
8510
8511/* This list should, at a minimum, contain all the cpu names
8512 recognized by GCC. */
8513static const struct aarch64_cpu_option_table aarch64_cpus[] = {
8514 {"all", AARCH64_ANY, NULL},
9c352f1c
JG
8515 {"cortex-a35", AARCH64_FEATURE (AARCH64_ARCH_V8,
8516 AARCH64_FEATURE_CRC), "Cortex-A35"},
aa31c464
JW
8517 {"cortex-a53", AARCH64_FEATURE (AARCH64_ARCH_V8,
8518 AARCH64_FEATURE_CRC), "Cortex-A53"},
8519 {"cortex-a57", AARCH64_FEATURE (AARCH64_ARCH_V8,
8520 AARCH64_FEATURE_CRC), "Cortex-A57"},
2abdd192
JW
8521 {"cortex-a72", AARCH64_FEATURE (AARCH64_ARCH_V8,
8522 AARCH64_FEATURE_CRC), "Cortex-A72"},
1aa70332
KT
8523 {"cortex-a73", AARCH64_FEATURE (AARCH64_ARCH_V8,
8524 AARCH64_FEATURE_CRC), "Cortex-A73"},
1e292627 8525 {"cortex-a55", AARCH64_FEATURE (AARCH64_ARCH_V8_2,
1c5c938a 8526 AARCH64_FEATURE_RCPC | AARCH64_FEATURE_F16 | AARCH64_FEATURE_DOTPROD),
1e292627
JG
8527 "Cortex-A55"},
8528 {"cortex-a75", AARCH64_FEATURE (AARCH64_ARCH_V8_2,
1c5c938a 8529 AARCH64_FEATURE_RCPC | AARCH64_FEATURE_F16 | AARCH64_FEATURE_DOTPROD),
1e292627 8530 "Cortex-A75"},
2412d878
EM
8531 {"exynos-m1", AARCH64_FEATURE (AARCH64_ARCH_V8,
8532 AARCH64_FEATURE_CRC | AARCH64_FEATURE_CRYPTO),
8533 "Samsung Exynos M1"},
2fe9c2a0 8534 {"falkor", AARCH64_FEATURE (AARCH64_ARCH_V8,
e58ff055
JW
8535 AARCH64_FEATURE_CRC | AARCH64_FEATURE_CRYPTO
8536 | AARCH64_FEATURE_RDMA),
2fe9c2a0 8537 "Qualcomm Falkor"},
6b21c2bf 8538 {"qdf24xx", AARCH64_FEATURE (AARCH64_ARCH_V8,
e58ff055
JW
8539 AARCH64_FEATURE_CRC | AARCH64_FEATURE_CRYPTO
8540 | AARCH64_FEATURE_RDMA),
6b21c2bf 8541 "Qualcomm QDF24XX"},
7605d944
SP
8542 {"saphira", AARCH64_FEATURE (AARCH64_ARCH_V8_3,
8543 AARCH64_FEATURE_CRYPTO | AARCH64_FEATURE_PROFILE),
8544 "Qualcomm Saphira"},
faade851
JW
8545 {"thunderx", AARCH64_FEATURE (AARCH64_ARCH_V8,
8546 AARCH64_FEATURE_CRC | AARCH64_FEATURE_CRYPTO),
8547 "Cavium ThunderX"},
9f99c22e
VP
8548 {"vulcan", AARCH64_FEATURE (AARCH64_ARCH_V8_1,
8549 AARCH64_FEATURE_CRYPTO),
0a8be2fe 8550 "Broadcom Vulcan"},
070cb956
PT
8551 /* The 'xgene-1' name is an older name for 'xgene1', which was used
8552 in earlier releases and is superseded by 'xgene1' in all
8553 tools. */
9877c63c 8554 {"xgene-1", AARCH64_ARCH_V8, "APM X-Gene 1"},
070cb956 8555 {"xgene1", AARCH64_ARCH_V8, "APM X-Gene 1"},
aa31c464
JW
8556 {"xgene2", AARCH64_FEATURE (AARCH64_ARCH_V8,
8557 AARCH64_FEATURE_CRC), "APM X-Gene 2"},
a06ea964
NC
8558 {"generic", AARCH64_ARCH_V8, NULL},
8559
a06ea964
NC
8560 {NULL, AARCH64_ARCH_NONE, NULL}
8561};
8562
8563struct aarch64_arch_option_table
8564{
e0471c16 8565 const char *name;
a06ea964
NC
8566 const aarch64_feature_set value;
8567};
8568
8569/* This list should, at a minimum, contain all the architecture names
8570 recognized by GCC. */
8571static const struct aarch64_arch_option_table aarch64_archs[] = {
8572 {"all", AARCH64_ANY},
5a1ad39d 8573 {"armv8-a", AARCH64_ARCH_V8},
88f0ea34 8574 {"armv8.1-a", AARCH64_ARCH_V8_1},
acb787b0 8575 {"armv8.2-a", AARCH64_ARCH_V8_2},
1924ff75 8576 {"armv8.3-a", AARCH64_ARCH_V8_3},
b6b9ca0c 8577 {"armv8.4-a", AARCH64_ARCH_V8_4},
a06ea964
NC
8578 {NULL, AARCH64_ARCH_NONE}
8579};
8580
8581/* ISA extensions. */
8582struct aarch64_option_cpu_value_table
8583{
e0471c16 8584 const char *name;
a06ea964 8585 const aarch64_feature_set value;
93d8990c 8586 const aarch64_feature_set require; /* Feature dependencies. */
a06ea964
NC
8587};
8588
8589static const struct aarch64_option_cpu_value_table aarch64_features[] = {
93d8990c
SN
8590 {"crc", AARCH64_FEATURE (AARCH64_FEATURE_CRC, 0),
8591 AARCH64_ARCH_NONE},
c0e7cef7
NC
8592 {"crypto", AARCH64_FEATURE (AARCH64_FEATURE_CRYPTO
8593 | AARCH64_FEATURE_AES
8594 | AARCH64_FEATURE_SHA2, 0),
fa09f4ea 8595 AARCH64_FEATURE (AARCH64_FEATURE_SIMD, 0)},
93d8990c
SN
8596 {"fp", AARCH64_FEATURE (AARCH64_FEATURE_FP, 0),
8597 AARCH64_ARCH_NONE},
8598 {"lse", AARCH64_FEATURE (AARCH64_FEATURE_LSE, 0),
8599 AARCH64_ARCH_NONE},
8600 {"simd", AARCH64_FEATURE (AARCH64_FEATURE_SIMD, 0),
fa09f4ea 8601 AARCH64_FEATURE (AARCH64_FEATURE_FP, 0)},
93d8990c
SN
8602 {"pan", AARCH64_FEATURE (AARCH64_FEATURE_PAN, 0),
8603 AARCH64_ARCH_NONE},
8604 {"lor", AARCH64_FEATURE (AARCH64_FEATURE_LOR, 0),
8605 AARCH64_ARCH_NONE},
8606 {"ras", AARCH64_FEATURE (AARCH64_FEATURE_RAS, 0),
8607 AARCH64_ARCH_NONE},
8608 {"rdma", AARCH64_FEATURE (AARCH64_FEATURE_RDMA, 0),
8609 AARCH64_FEATURE (AARCH64_FEATURE_SIMD, 0)},
8610 {"fp16", AARCH64_FEATURE (AARCH64_FEATURE_F16, 0),
8611 AARCH64_FEATURE (AARCH64_FEATURE_FP, 0)},
d0f7791c
TC
8612 {"fp16fml", AARCH64_FEATURE (AARCH64_FEATURE_F16_FML, 0),
8613 AARCH64_FEATURE (AARCH64_FEATURE_FP
8614 | AARCH64_FEATURE_F16, 0)},
93d8990c
SN
8615 {"profile", AARCH64_FEATURE (AARCH64_FEATURE_PROFILE, 0),
8616 AARCH64_ARCH_NONE},
c0890d26 8617 {"sve", AARCH64_FEATURE (AARCH64_FEATURE_SVE, 0),
582e12bf
RS
8618 AARCH64_FEATURE (AARCH64_FEATURE_F16
8619 | AARCH64_FEATURE_SIMD
8620 | AARCH64_FEATURE_COMPNUM, 0)},
f482d304
RS
8621 {"compnum", AARCH64_FEATURE (AARCH64_FEATURE_COMPNUM, 0),
8622 AARCH64_FEATURE (AARCH64_FEATURE_F16
8623 | AARCH64_FEATURE_SIMD, 0)},
d74d4880
SN
8624 {"rcpc", AARCH64_FEATURE (AARCH64_FEATURE_RCPC, 0),
8625 AARCH64_ARCH_NONE},
65a55fbb
TC
8626 {"dotprod", AARCH64_FEATURE (AARCH64_FEATURE_DOTPROD, 0),
8627 AARCH64_ARCH_NONE},
c0e7cef7
NC
8628 {"sha2", AARCH64_FEATURE (AARCH64_FEATURE_SHA2, 0),
8629 AARCH64_ARCH_NONE},
8630 {"aes", AARCH64_FEATURE (AARCH64_FEATURE_AES, 0),
8631 AARCH64_ARCH_NONE},
b6b9ca0c
TC
8632 {"sm4", AARCH64_FEATURE (AARCH64_FEATURE_SM4, 0),
8633 AARCH64_ARCH_NONE},
8634 {"sha3", AARCH64_FEATURE (AARCH64_FEATURE_SHA2
8635 | AARCH64_FEATURE_SHA3, 0),
8636 AARCH64_ARCH_NONE},
93d8990c 8637 {NULL, AARCH64_ARCH_NONE, AARCH64_ARCH_NONE},
a06ea964
NC
8638};
8639
8640struct aarch64_long_option_table
8641{
e0471c16
TS
8642 const char *option; /* Substring to match. */
8643 const char *help; /* Help information. */
17b9d67d 8644 int (*func) (const char *subopt); /* Function to decode sub-option. */
a06ea964
NC
8645 char *deprecated; /* If non-null, print this message. */
8646};
8647
93d8990c
SN
8648/* Transitive closure of features depending on set. */
8649static aarch64_feature_set
8650aarch64_feature_disable_set (aarch64_feature_set set)
8651{
8652 const struct aarch64_option_cpu_value_table *opt;
8653 aarch64_feature_set prev = 0;
8654
8655 while (prev != set) {
8656 prev = set;
8657 for (opt = aarch64_features; opt->name != NULL; opt++)
8658 if (AARCH64_CPU_HAS_ANY_FEATURES (opt->require, set))
8659 AARCH64_MERGE_FEATURE_SETS (set, set, opt->value);
8660 }
8661 return set;
8662}
8663
8664/* Transitive closure of dependencies of set. */
8665static aarch64_feature_set
8666aarch64_feature_enable_set (aarch64_feature_set set)
8667{
8668 const struct aarch64_option_cpu_value_table *opt;
8669 aarch64_feature_set prev = 0;
8670
8671 while (prev != set) {
8672 prev = set;
8673 for (opt = aarch64_features; opt->name != NULL; opt++)
8674 if (AARCH64_CPU_HAS_FEATURE (set, opt->value))
8675 AARCH64_MERGE_FEATURE_SETS (set, set, opt->require);
8676 }
8677 return set;
8678}
8679
a06ea964 8680static int
82b8a785 8681aarch64_parse_features (const char *str, const aarch64_feature_set **opt_p,
ae527cd8 8682 bfd_boolean ext_only)
a06ea964
NC
8683{
8684 /* We insist on extensions being added before being removed. We achieve
8685 this by using the ADDING_VALUE variable to indicate whether we are
8686 adding an extension (1) or removing it (0) and only allowing it to
8687 change in the order -1 -> 1 -> 0. */
8688 int adding_value = -1;
325801bd 8689 aarch64_feature_set *ext_set = XNEW (aarch64_feature_set);
a06ea964
NC
8690
8691 /* Copy the feature set, so that we can modify it. */
8692 *ext_set = **opt_p;
8693 *opt_p = ext_set;
8694
8695 while (str != NULL && *str != 0)
8696 {
8697 const struct aarch64_option_cpu_value_table *opt;
82b8a785 8698 const char *ext = NULL;
a06ea964
NC
8699 int optlen;
8700
ae527cd8 8701 if (!ext_only)
a06ea964 8702 {
ae527cd8
JB
8703 if (*str != '+')
8704 {
8705 as_bad (_("invalid architectural extension"));
8706 return 0;
8707 }
a06ea964 8708
ae527cd8
JB
8709 ext = strchr (++str, '+');
8710 }
a06ea964
NC
8711
8712 if (ext != NULL)
8713 optlen = ext - str;
8714 else
8715 optlen = strlen (str);
8716
8717 if (optlen >= 2 && strncmp (str, "no", 2) == 0)
8718 {
8719 if (adding_value != 0)
8720 adding_value = 0;
8721 optlen -= 2;
8722 str += 2;
8723 }
8724 else if (optlen > 0)
8725 {
8726 if (adding_value == -1)
8727 adding_value = 1;
8728 else if (adding_value != 1)
8729 {
8730 as_bad (_("must specify extensions to add before specifying "
8731 "those to remove"));
8732 return FALSE;
8733 }
8734 }
8735
8736 if (optlen == 0)
8737 {
8738 as_bad (_("missing architectural extension"));
8739 return 0;
8740 }
8741
8742 gas_assert (adding_value != -1);
8743
8744 for (opt = aarch64_features; opt->name != NULL; opt++)
8745 if (strncmp (opt->name, str, optlen) == 0)
8746 {
93d8990c
SN
8747 aarch64_feature_set set;
8748
a06ea964
NC
8749 /* Add or remove the extension. */
8750 if (adding_value)
93d8990c
SN
8751 {
8752 set = aarch64_feature_enable_set (opt->value);
8753 AARCH64_MERGE_FEATURE_SETS (*ext_set, *ext_set, set);
8754 }
a06ea964 8755 else
93d8990c
SN
8756 {
8757 set = aarch64_feature_disable_set (opt->value);
8758 AARCH64_CLEAR_FEATURE (*ext_set, *ext_set, set);
8759 }
a06ea964
NC
8760 break;
8761 }
8762
8763 if (opt->name == NULL)
8764 {
8765 as_bad (_("unknown architectural extension `%s'"), str);
8766 return 0;
8767 }
8768
8769 str = ext;
8770 };
8771
8772 return 1;
8773}
8774
8775static int
17b9d67d 8776aarch64_parse_cpu (const char *str)
a06ea964
NC
8777{
8778 const struct aarch64_cpu_option_table *opt;
82b8a785 8779 const char *ext = strchr (str, '+');
a06ea964
NC
8780 size_t optlen;
8781
8782 if (ext != NULL)
8783 optlen = ext - str;
8784 else
8785 optlen = strlen (str);
8786
8787 if (optlen == 0)
8788 {
8789 as_bad (_("missing cpu name `%s'"), str);
8790 return 0;
8791 }
8792
8793 for (opt = aarch64_cpus; opt->name != NULL; opt++)
8794 if (strlen (opt->name) == optlen && strncmp (str, opt->name, optlen) == 0)
8795 {
8796 mcpu_cpu_opt = &opt->value;
8797 if (ext != NULL)
ae527cd8 8798 return aarch64_parse_features (ext, &mcpu_cpu_opt, FALSE);
a06ea964
NC
8799
8800 return 1;
8801 }
8802
8803 as_bad (_("unknown cpu `%s'"), str);
8804 return 0;
8805}
8806
8807static int
17b9d67d 8808aarch64_parse_arch (const char *str)
a06ea964
NC
8809{
8810 const struct aarch64_arch_option_table *opt;
82b8a785 8811 const char *ext = strchr (str, '+');
a06ea964
NC
8812 size_t optlen;
8813
8814 if (ext != NULL)
8815 optlen = ext - str;
8816 else
8817 optlen = strlen (str);
8818
8819 if (optlen == 0)
8820 {
8821 as_bad (_("missing architecture name `%s'"), str);
8822 return 0;
8823 }
8824
8825 for (opt = aarch64_archs; opt->name != NULL; opt++)
8826 if (strlen (opt->name) == optlen && strncmp (str, opt->name, optlen) == 0)
8827 {
8828 march_cpu_opt = &opt->value;
8829 if (ext != NULL)
ae527cd8 8830 return aarch64_parse_features (ext, &march_cpu_opt, FALSE);
a06ea964
NC
8831
8832 return 1;
8833 }
8834
8835 as_bad (_("unknown architecture `%s'\n"), str);
8836 return 0;
8837}
8838
69091a2c
YZ
8839/* ABIs. */
8840struct aarch64_option_abi_value_table
8841{
e0471c16 8842 const char *name;
69091a2c
YZ
8843 enum aarch64_abi_type value;
8844};
8845
8846static const struct aarch64_option_abi_value_table aarch64_abis[] = {
8847 {"ilp32", AARCH64_ABI_ILP32},
8848 {"lp64", AARCH64_ABI_LP64},
69091a2c
YZ
8849};
8850
8851static int
17b9d67d 8852aarch64_parse_abi (const char *str)
69091a2c 8853{
5703197e 8854 unsigned int i;
69091a2c 8855
5703197e 8856 if (str[0] == '\0')
69091a2c
YZ
8857 {
8858 as_bad (_("missing abi name `%s'"), str);
8859 return 0;
8860 }
8861
5703197e
TS
8862 for (i = 0; i < ARRAY_SIZE (aarch64_abis); i++)
8863 if (strcmp (str, aarch64_abis[i].name) == 0)
69091a2c 8864 {
5703197e 8865 aarch64_abi = aarch64_abis[i].value;
69091a2c
YZ
8866 return 1;
8867 }
8868
8869 as_bad (_("unknown abi `%s'\n"), str);
8870 return 0;
8871}
8872
a06ea964 8873static struct aarch64_long_option_table aarch64_long_opts[] = {
69091a2c
YZ
8874#ifdef OBJ_ELF
8875 {"mabi=", N_("<abi name>\t specify for ABI <abi name>"),
8876 aarch64_parse_abi, NULL},
8877#endif /* OBJ_ELF */
a06ea964
NC
8878 {"mcpu=", N_("<cpu name>\t assemble for CPU <cpu name>"),
8879 aarch64_parse_cpu, NULL},
8880 {"march=", N_("<arch name>\t assemble for architecture <arch name>"),
8881 aarch64_parse_arch, NULL},
8882 {NULL, NULL, 0, NULL}
8883};
8884
8885int
17b9d67d 8886md_parse_option (int c, const char *arg)
a06ea964
NC
8887{
8888 struct aarch64_option_table *opt;
8889 struct aarch64_long_option_table *lopt;
8890
8891 switch (c)
8892 {
8893#ifdef OPTION_EB
8894 case OPTION_EB:
8895 target_big_endian = 1;
8896 break;
8897#endif
8898
8899#ifdef OPTION_EL
8900 case OPTION_EL:
8901 target_big_endian = 0;
8902 break;
8903#endif
8904
8905 case 'a':
8906 /* Listing option. Just ignore these, we don't support additional
8907 ones. */
8908 return 0;
8909
8910 default:
8911 for (opt = aarch64_opts; opt->option != NULL; opt++)
8912 {
8913 if (c == opt->option[0]
8914 && ((arg == NULL && opt->option[1] == 0)
8915 || streq (arg, opt->option + 1)))
8916 {
8917 /* If the option is deprecated, tell the user. */
8918 if (opt->deprecated != NULL)
8919 as_tsktsk (_("option `-%c%s' is deprecated: %s"), c,
8920 arg ? arg : "", _(opt->deprecated));
8921
8922 if (opt->var != NULL)
8923 *opt->var = opt->value;
8924
8925 return 1;
8926 }
8927 }
8928
8929 for (lopt = aarch64_long_opts; lopt->option != NULL; lopt++)
8930 {
8931 /* These options are expected to have an argument. */
8932 if (c == lopt->option[0]
8933 && arg != NULL
8934 && strncmp (arg, lopt->option + 1,
8935 strlen (lopt->option + 1)) == 0)
8936 {
8937 /* If the option is deprecated, tell the user. */
8938 if (lopt->deprecated != NULL)
8939 as_tsktsk (_("option `-%c%s' is deprecated: %s"), c, arg,
8940 _(lopt->deprecated));
8941
8942 /* Call the sup-option parser. */
8943 return lopt->func (arg + strlen (lopt->option) - 1);
8944 }
8945 }
8946
8947 return 0;
8948 }
8949
8950 return 1;
8951}
8952
8953void
8954md_show_usage (FILE * fp)
8955{
8956 struct aarch64_option_table *opt;
8957 struct aarch64_long_option_table *lopt;
8958
8959 fprintf (fp, _(" AArch64-specific assembler options:\n"));
8960
8961 for (opt = aarch64_opts; opt->option != NULL; opt++)
8962 if (opt->help != NULL)
8963 fprintf (fp, " -%-23s%s\n", opt->option, _(opt->help));
8964
8965 for (lopt = aarch64_long_opts; lopt->option != NULL; lopt++)
8966 if (lopt->help != NULL)
8967 fprintf (fp, " -%s%s\n", lopt->option, _(lopt->help));
8968
8969#ifdef OPTION_EB
8970 fprintf (fp, _("\
8971 -EB assemble code for a big-endian cpu\n"));
8972#endif
8973
8974#ifdef OPTION_EL
8975 fprintf (fp, _("\
8976 -EL assemble code for a little-endian cpu\n"));
8977#endif
8978}
8979
8980/* Parse a .cpu directive. */
8981
8982static void
8983s_aarch64_cpu (int ignored ATTRIBUTE_UNUSED)
8984{
8985 const struct aarch64_cpu_option_table *opt;
8986 char saved_char;
8987 char *name;
8988 char *ext;
8989 size_t optlen;
8990
8991 name = input_line_pointer;
8992 while (*input_line_pointer && !ISSPACE (*input_line_pointer))
8993 input_line_pointer++;
8994 saved_char = *input_line_pointer;
8995 *input_line_pointer = 0;
8996
8997 ext = strchr (name, '+');
8998
8999 if (ext != NULL)
9000 optlen = ext - name;
9001 else
9002 optlen = strlen (name);
9003
9004 /* Skip the first "all" entry. */
9005 for (opt = aarch64_cpus + 1; opt->name != NULL; opt++)
9006 if (strlen (opt->name) == optlen
9007 && strncmp (name, opt->name, optlen) == 0)
9008 {
9009 mcpu_cpu_opt = &opt->value;
9010 if (ext != NULL)
ae527cd8 9011 if (!aarch64_parse_features (ext, &mcpu_cpu_opt, FALSE))
a06ea964
NC
9012 return;
9013
9014 cpu_variant = *mcpu_cpu_opt;
9015
9016 *input_line_pointer = saved_char;
9017 demand_empty_rest_of_line ();
9018 return;
9019 }
9020 as_bad (_("unknown cpu `%s'"), name);
9021 *input_line_pointer = saved_char;
9022 ignore_rest_of_line ();
9023}
9024
9025
9026/* Parse a .arch directive. */
9027
9028static void
9029s_aarch64_arch (int ignored ATTRIBUTE_UNUSED)
9030{
9031 const struct aarch64_arch_option_table *opt;
9032 char saved_char;
9033 char *name;
9034 char *ext;
9035 size_t optlen;
9036
9037 name = input_line_pointer;
9038 while (*input_line_pointer && !ISSPACE (*input_line_pointer))
9039 input_line_pointer++;
9040 saved_char = *input_line_pointer;
9041 *input_line_pointer = 0;
9042
9043 ext = strchr (name, '+');
9044
9045 if (ext != NULL)
9046 optlen = ext - name;
9047 else
9048 optlen = strlen (name);
9049
9050 /* Skip the first "all" entry. */
9051 for (opt = aarch64_archs + 1; opt->name != NULL; opt++)
9052 if (strlen (opt->name) == optlen
9053 && strncmp (name, opt->name, optlen) == 0)
9054 {
9055 mcpu_cpu_opt = &opt->value;
9056 if (ext != NULL)
ae527cd8 9057 if (!aarch64_parse_features (ext, &mcpu_cpu_opt, FALSE))
a06ea964
NC
9058 return;
9059
9060 cpu_variant = *mcpu_cpu_opt;
9061
9062 *input_line_pointer = saved_char;
9063 demand_empty_rest_of_line ();
9064 return;
9065 }
9066
9067 as_bad (_("unknown architecture `%s'\n"), name);
9068 *input_line_pointer = saved_char;
9069 ignore_rest_of_line ();
9070}
9071
ae527cd8
JB
9072/* Parse a .arch_extension directive. */
9073
9074static void
9075s_aarch64_arch_extension (int ignored ATTRIBUTE_UNUSED)
9076{
9077 char saved_char;
9078 char *ext = input_line_pointer;;
9079
9080 while (*input_line_pointer && !ISSPACE (*input_line_pointer))
9081 input_line_pointer++;
9082 saved_char = *input_line_pointer;
9083 *input_line_pointer = 0;
9084
9085 if (!aarch64_parse_features (ext, &mcpu_cpu_opt, TRUE))
9086 return;
9087
9088 cpu_variant = *mcpu_cpu_opt;
9089
9090 *input_line_pointer = saved_char;
9091 demand_empty_rest_of_line ();
9092}
9093
a06ea964
NC
9094/* Copy symbol information. */
9095
9096void
9097aarch64_copy_symbol_attributes (symbolS * dest, symbolS * src)
9098{
9099 AARCH64_GET_FLAG (dest) = AARCH64_GET_FLAG (src);
9100}
This page took 0.966751 seconds and 4 git commands to generate.