[ARM] Add support for thumb1 pcrop relocations.
[deliverable/binutils-gdb.git] / gas / config / tc-arm.c
CommitLineData
b99bd4ef 1/* tc-arm.c -- Assemble for the ARM
b90efa5b 2 Copyright (C) 1994-2015 Free Software Foundation, Inc.
b99bd4ef
NC
3 Contributed by Richard Earnshaw (rwe@pegasus.esprit.ec.org)
4 Modified by David Taylor (dtaylor@armltd.co.uk)
22d9c8c5 5 Cirrus coprocessor mods by Aldy Hernandez (aldyh@redhat.com)
34920d91
NC
6 Cirrus coprocessor fixes by Petko Manolov (petkan@nucleusys.com)
7 Cirrus coprocessor fixes by Vladimir Ivanov (vladitx@nucleusys.com)
b99bd4ef
NC
8
9 This file is part of GAS, the GNU Assembler.
10
11 GAS is free software; you can redistribute it and/or modify
12 it under the terms of the GNU General Public License as published by
ec2655a6 13 the Free Software Foundation; either version 3, or (at your option)
b99bd4ef
NC
14 any later version.
15
16 GAS is distributed in the hope that it will be useful,
17 but WITHOUT ANY WARRANTY; without even the implied warranty of
c19d1205 18 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
b99bd4ef
NC
19 GNU General Public License for more details.
20
21 You should have received a copy of the GNU General Public License
22 along with GAS; see the file COPYING. If not, write to the Free
699d2810
NC
23 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
24 02110-1301, USA. */
b99bd4ef 25
42a68e18 26#include "as.h"
5287ad62 27#include <limits.h>
037e8744 28#include <stdarg.h>
c19d1205 29#define NO_RELOC 0
3882b010 30#include "safe-ctype.h"
b99bd4ef
NC
31#include "subsegs.h"
32#include "obstack.h"
3da1d841 33#include "libiberty.h"
f263249b
RE
34#include "opcode/arm.h"
35
b99bd4ef
NC
36#ifdef OBJ_ELF
37#include "elf/arm.h"
a394c00f 38#include "dw2gencfi.h"
b99bd4ef
NC
39#endif
40
f0927246
NC
41#include "dwarf2dbg.h"
42
7ed4c4c5
NC
43#ifdef OBJ_ELF
44/* Must be at least the size of the largest unwind opcode (currently two). */
45#define ARM_OPCODE_CHUNK_SIZE 8
46
47/* This structure holds the unwinding state. */
48
49static struct
50{
c19d1205
ZW
51 symbolS * proc_start;
52 symbolS * table_entry;
53 symbolS * personality_routine;
54 int personality_index;
7ed4c4c5 55 /* The segment containing the function. */
c19d1205
ZW
56 segT saved_seg;
57 subsegT saved_subseg;
7ed4c4c5
NC
58 /* Opcodes generated from this function. */
59 unsigned char * opcodes;
c19d1205
ZW
60 int opcode_count;
61 int opcode_alloc;
7ed4c4c5 62 /* The number of bytes pushed to the stack. */
c19d1205 63 offsetT frame_size;
7ed4c4c5
NC
64 /* We don't add stack adjustment opcodes immediately so that we can merge
65 multiple adjustments. We can also omit the final adjustment
66 when using a frame pointer. */
c19d1205 67 offsetT pending_offset;
7ed4c4c5 68 /* These two fields are set by both unwind_movsp and unwind_setfp. They
c19d1205
ZW
69 hold the reg+offset to use when restoring sp from a frame pointer. */
70 offsetT fp_offset;
71 int fp_reg;
7ed4c4c5 72 /* Nonzero if an unwind_setfp directive has been seen. */
c19d1205 73 unsigned fp_used:1;
7ed4c4c5 74 /* Nonzero if the last opcode restores sp from fp_reg. */
c19d1205 75 unsigned sp_restored:1;
7ed4c4c5
NC
76} unwind;
77
8b1ad454
NC
78#endif /* OBJ_ELF */
79
4962c51a
MS
80/* Results from operand parsing worker functions. */
81
82typedef enum
83{
84 PARSE_OPERAND_SUCCESS,
85 PARSE_OPERAND_FAIL,
86 PARSE_OPERAND_FAIL_NO_BACKTRACK
87} parse_operand_result;
88
33a392fb
PB
89enum arm_float_abi
90{
91 ARM_FLOAT_ABI_HARD,
92 ARM_FLOAT_ABI_SOFTFP,
93 ARM_FLOAT_ABI_SOFT
94};
95
c19d1205 96/* Types of processor to assemble for. */
b99bd4ef 97#ifndef CPU_DEFAULT
8a59fff3 98/* The code that was here used to select a default CPU depending on compiler
fa94de6b 99 pre-defines which were only present when doing native builds, thus
8a59fff3
MGD
100 changing gas' default behaviour depending upon the build host.
101
102 If you have a target that requires a default CPU option then the you
103 should define CPU_DEFAULT here. */
b99bd4ef
NC
104#endif
105
106#ifndef FPU_DEFAULT
c820d418
MM
107# ifdef TE_LINUX
108# define FPU_DEFAULT FPU_ARCH_FPA
109# elif defined (TE_NetBSD)
110# ifdef OBJ_ELF
111# define FPU_DEFAULT FPU_ARCH_VFP /* Soft-float, but VFP order. */
112# else
113 /* Legacy a.out format. */
114# define FPU_DEFAULT FPU_ARCH_FPA /* Soft-float, but FPA order. */
115# endif
4e7fd91e
PB
116# elif defined (TE_VXWORKS)
117# define FPU_DEFAULT FPU_ARCH_VFP /* Soft-float, VFP order. */
c820d418
MM
118# else
119 /* For backwards compatibility, default to FPA. */
120# define FPU_DEFAULT FPU_ARCH_FPA
121# endif
122#endif /* ifndef FPU_DEFAULT */
b99bd4ef 123
c19d1205 124#define streq(a, b) (strcmp (a, b) == 0)
b99bd4ef 125
e74cfd16
PB
126static arm_feature_set cpu_variant;
127static arm_feature_set arm_arch_used;
128static arm_feature_set thumb_arch_used;
b99bd4ef 129
b99bd4ef 130/* Flags stored in private area of BFD structure. */
c19d1205
ZW
131static int uses_apcs_26 = FALSE;
132static int atpcs = FALSE;
b34976b6
AM
133static int support_interwork = FALSE;
134static int uses_apcs_float = FALSE;
c19d1205 135static int pic_code = FALSE;
845b51d6 136static int fix_v4bx = FALSE;
278df34e
NS
137/* Warn on using deprecated features. */
138static int warn_on_deprecated = TRUE;
139
2e6976a8
DG
140/* Understand CodeComposer Studio assembly syntax. */
141bfd_boolean codecomposer_syntax = FALSE;
03b1477f
RE
142
143/* Variables that we set while parsing command-line options. Once all
144 options have been read we re-process these values to set the real
145 assembly flags. */
e74cfd16
PB
146static const arm_feature_set *legacy_cpu = NULL;
147static const arm_feature_set *legacy_fpu = NULL;
148
149static const arm_feature_set *mcpu_cpu_opt = NULL;
150static const arm_feature_set *mcpu_fpu_opt = NULL;
151static const arm_feature_set *march_cpu_opt = NULL;
152static const arm_feature_set *march_fpu_opt = NULL;
153static const arm_feature_set *mfpu_opt = NULL;
7a1d4c38 154static const arm_feature_set *object_arch = NULL;
e74cfd16
PB
155
156/* Constants for known architecture features. */
157static const arm_feature_set fpu_default = FPU_DEFAULT;
158static const arm_feature_set fpu_arch_vfp_v1 = FPU_ARCH_VFP_V1;
159static const arm_feature_set fpu_arch_vfp_v2 = FPU_ARCH_VFP_V2;
5287ad62
JB
160static const arm_feature_set fpu_arch_vfp_v3 = FPU_ARCH_VFP_V3;
161static const arm_feature_set fpu_arch_neon_v1 = FPU_ARCH_NEON_V1;
e74cfd16
PB
162static const arm_feature_set fpu_arch_fpa = FPU_ARCH_FPA;
163static const arm_feature_set fpu_any_hard = FPU_ANY_HARD;
164static const arm_feature_set fpu_arch_maverick = FPU_ARCH_MAVERICK;
165static const arm_feature_set fpu_endian_pure = FPU_ARCH_ENDIAN_PURE;
166
167#ifdef CPU_DEFAULT
168static const arm_feature_set cpu_default = CPU_DEFAULT;
169#endif
170
823d2571
TG
171static const arm_feature_set arm_ext_v1 = ARM_FEATURE_CORE_LOW (ARM_EXT_V1);
172static const arm_feature_set arm_ext_v2 = ARM_FEATURE_CORE_LOW (ARM_EXT_V1);
173static const arm_feature_set arm_ext_v2s = ARM_FEATURE_CORE_LOW (ARM_EXT_V2S);
174static const arm_feature_set arm_ext_v3 = ARM_FEATURE_CORE_LOW (ARM_EXT_V3);
175static const arm_feature_set arm_ext_v3m = ARM_FEATURE_CORE_LOW (ARM_EXT_V3M);
176static const arm_feature_set arm_ext_v4 = ARM_FEATURE_CORE_LOW (ARM_EXT_V4);
177static const arm_feature_set arm_ext_v4t = ARM_FEATURE_CORE_LOW (ARM_EXT_V4T);
178static const arm_feature_set arm_ext_v5 = ARM_FEATURE_CORE_LOW (ARM_EXT_V5);
e74cfd16 179static const arm_feature_set arm_ext_v4t_5 =
823d2571
TG
180 ARM_FEATURE_CORE_LOW (ARM_EXT_V4T | ARM_EXT_V5);
181static const arm_feature_set arm_ext_v5t = ARM_FEATURE_CORE_LOW (ARM_EXT_V5T);
182static const arm_feature_set arm_ext_v5e = ARM_FEATURE_CORE_LOW (ARM_EXT_V5E);
183static const arm_feature_set arm_ext_v5exp = ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP);
184static const arm_feature_set arm_ext_v5j = ARM_FEATURE_CORE_LOW (ARM_EXT_V5J);
185static const arm_feature_set arm_ext_v6 = ARM_FEATURE_CORE_LOW (ARM_EXT_V6);
186static const arm_feature_set arm_ext_v6k = ARM_FEATURE_CORE_LOW (ARM_EXT_V6K);
187static const arm_feature_set arm_ext_v6t2 = ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2);
188static const arm_feature_set arm_ext_v6m = ARM_FEATURE_CORE_LOW (ARM_EXT_V6M);
189static const arm_feature_set arm_ext_v6_notm =
190 ARM_FEATURE_CORE_LOW (ARM_EXT_V6_NOTM);
191static const arm_feature_set arm_ext_v6_dsp =
192 ARM_FEATURE_CORE_LOW (ARM_EXT_V6_DSP);
193static const arm_feature_set arm_ext_barrier =
194 ARM_FEATURE_CORE_LOW (ARM_EXT_BARRIER);
195static const arm_feature_set arm_ext_msr =
196 ARM_FEATURE_CORE_LOW (ARM_EXT_THUMB_MSR);
197static const arm_feature_set arm_ext_div = ARM_FEATURE_CORE_LOW (ARM_EXT_DIV);
198static const arm_feature_set arm_ext_v7 = ARM_FEATURE_CORE_LOW (ARM_EXT_V7);
199static const arm_feature_set arm_ext_v7a = ARM_FEATURE_CORE_LOW (ARM_EXT_V7A);
200static const arm_feature_set arm_ext_v7r = ARM_FEATURE_CORE_LOW (ARM_EXT_V7R);
201static const arm_feature_set arm_ext_v7m = ARM_FEATURE_CORE_LOW (ARM_EXT_V7M);
202static const arm_feature_set arm_ext_v8 = ARM_FEATURE_CORE_LOW (ARM_EXT_V8);
7e806470 203static const arm_feature_set arm_ext_m =
823d2571
TG
204 ARM_FEATURE_CORE_LOW (ARM_EXT_V6M | ARM_EXT_OS | ARM_EXT_V7M);
205static const arm_feature_set arm_ext_mp = ARM_FEATURE_CORE_LOW (ARM_EXT_MP);
206static const arm_feature_set arm_ext_sec = ARM_FEATURE_CORE_LOW (ARM_EXT_SEC);
207static const arm_feature_set arm_ext_os = ARM_FEATURE_CORE_LOW (ARM_EXT_OS);
208static const arm_feature_set arm_ext_adiv = ARM_FEATURE_CORE_LOW (ARM_EXT_ADIV);
209static const arm_feature_set arm_ext_virt = ARM_FEATURE_CORE_LOW (ARM_EXT_VIRT);
ddfded2f 210static const arm_feature_set arm_ext_pan = ARM_FEATURE_CORE_HIGH (ARM_EXT2_PAN);
e74cfd16
PB
211
212static const arm_feature_set arm_arch_any = ARM_ANY;
823d2571 213static const arm_feature_set arm_arch_full = ARM_FEATURE (-1, -1, -1);
e74cfd16
PB
214static const arm_feature_set arm_arch_t2 = ARM_ARCH_THUMB2;
215static const arm_feature_set arm_arch_none = ARM_ARCH_NONE;
251665fc 216static const arm_feature_set arm_arch_v6m_only = ARM_ARCH_V6M_ONLY;
e74cfd16 217
2d447fca 218static const arm_feature_set arm_cext_iwmmxt2 =
823d2571 219 ARM_FEATURE_COPROC (ARM_CEXT_IWMMXT2);
e74cfd16 220static const arm_feature_set arm_cext_iwmmxt =
823d2571 221 ARM_FEATURE_COPROC (ARM_CEXT_IWMMXT);
e74cfd16 222static const arm_feature_set arm_cext_xscale =
823d2571 223 ARM_FEATURE_COPROC (ARM_CEXT_XSCALE);
e74cfd16 224static const arm_feature_set arm_cext_maverick =
823d2571
TG
225 ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK);
226static const arm_feature_set fpu_fpa_ext_v1 =
227 ARM_FEATURE_COPROC (FPU_FPA_EXT_V1);
228static const arm_feature_set fpu_fpa_ext_v2 =
229 ARM_FEATURE_COPROC (FPU_FPA_EXT_V2);
e74cfd16 230static const arm_feature_set fpu_vfp_ext_v1xd =
823d2571
TG
231 ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD);
232static const arm_feature_set fpu_vfp_ext_v1 =
233 ARM_FEATURE_COPROC (FPU_VFP_EXT_V1);
234static const arm_feature_set fpu_vfp_ext_v2 =
235 ARM_FEATURE_COPROC (FPU_VFP_EXT_V2);
236static const arm_feature_set fpu_vfp_ext_v3xd =
237 ARM_FEATURE_COPROC (FPU_VFP_EXT_V3xD);
238static const arm_feature_set fpu_vfp_ext_v3 =
239 ARM_FEATURE_COPROC (FPU_VFP_EXT_V3);
b1cc4aeb 240static const arm_feature_set fpu_vfp_ext_d32 =
823d2571
TG
241 ARM_FEATURE_COPROC (FPU_VFP_EXT_D32);
242static const arm_feature_set fpu_neon_ext_v1 =
243 ARM_FEATURE_COPROC (FPU_NEON_EXT_V1);
5287ad62 244static const arm_feature_set fpu_vfp_v3_or_neon_ext =
823d2571
TG
245 ARM_FEATURE_COPROC (FPU_NEON_EXT_V1 | FPU_VFP_EXT_V3);
246static const arm_feature_set fpu_vfp_fp16 =
247 ARM_FEATURE_COPROC (FPU_VFP_EXT_FP16);
248static const arm_feature_set fpu_neon_ext_fma =
249 ARM_FEATURE_COPROC (FPU_NEON_EXT_FMA);
250static const arm_feature_set fpu_vfp_ext_fma =
251 ARM_FEATURE_COPROC (FPU_VFP_EXT_FMA);
bca38921 252static const arm_feature_set fpu_vfp_ext_armv8 =
823d2571 253 ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8);
a715796b 254static const arm_feature_set fpu_vfp_ext_armv8xd =
823d2571 255 ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8xD);
bca38921 256static const arm_feature_set fpu_neon_ext_armv8 =
823d2571 257 ARM_FEATURE_COPROC (FPU_NEON_EXT_ARMV8);
bca38921 258static const arm_feature_set fpu_crypto_ext_armv8 =
823d2571 259 ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8);
dd5181d5 260static const arm_feature_set crc_ext_armv8 =
823d2571 261 ARM_FEATURE_COPROC (CRC_EXT_ARMV8);
d6b4b13e
MW
262static const arm_feature_set fpu_neon_ext_v8_1 =
263 ARM_FEATURE_COPROC (FPU_NEON_EXT_ARMV8 | FPU_NEON_EXT_RDMA);
e74cfd16 264
33a392fb 265static int mfloat_abi_opt = -1;
e74cfd16
PB
266/* Record user cpu selection for object attributes. */
267static arm_feature_set selected_cpu = ARM_ARCH_NONE;
ee065d83 268/* Must be long enough to hold any of the names in arm_cpus. */
ef8e6722 269static char selected_cpu_name[20];
8d67f500 270
aacf0b33
KT
271extern FLONUM_TYPE generic_floating_point_number;
272
8d67f500
NC
273/* Return if no cpu was selected on command-line. */
274static bfd_boolean
275no_cpu_selected (void)
276{
823d2571 277 return ARM_FEATURE_EQUAL (selected_cpu, arm_arch_none);
8d67f500
NC
278}
279
7cc69913 280#ifdef OBJ_ELF
deeaaff8
DJ
281# ifdef EABI_DEFAULT
282static int meabi_flags = EABI_DEFAULT;
283# else
d507cf36 284static int meabi_flags = EF_ARM_EABI_UNKNOWN;
deeaaff8 285# endif
e1da3f5b 286
ee3c0378
AS
287static int attributes_set_explicitly[NUM_KNOWN_OBJ_ATTRIBUTES];
288
e1da3f5b 289bfd_boolean
5f4273c7 290arm_is_eabi (void)
e1da3f5b
PB
291{
292 return (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4);
293}
7cc69913 294#endif
b99bd4ef 295
b99bd4ef 296#ifdef OBJ_ELF
c19d1205 297/* Pre-defined "_GLOBAL_OFFSET_TABLE_" */
b99bd4ef
NC
298symbolS * GOT_symbol;
299#endif
300
b99bd4ef
NC
301/* 0: assemble for ARM,
302 1: assemble for Thumb,
303 2: assemble for Thumb even though target CPU does not support thumb
304 instructions. */
305static int thumb_mode = 0;
8dc2430f
NC
306/* A value distinct from the possible values for thumb_mode that we
307 can use to record whether thumb_mode has been copied into the
308 tc_frag_data field of a frag. */
309#define MODE_RECORDED (1 << 4)
b99bd4ef 310
e07e6e58
NC
311/* Specifies the intrinsic IT insn behavior mode. */
312enum implicit_it_mode
313{
314 IMPLICIT_IT_MODE_NEVER = 0x00,
315 IMPLICIT_IT_MODE_ARM = 0x01,
316 IMPLICIT_IT_MODE_THUMB = 0x02,
317 IMPLICIT_IT_MODE_ALWAYS = (IMPLICIT_IT_MODE_ARM | IMPLICIT_IT_MODE_THUMB)
318};
319static int implicit_it_mode = IMPLICIT_IT_MODE_ARM;
320
c19d1205
ZW
321/* If unified_syntax is true, we are processing the new unified
322 ARM/Thumb syntax. Important differences from the old ARM mode:
323
324 - Immediate operands do not require a # prefix.
325 - Conditional affixes always appear at the end of the
326 instruction. (For backward compatibility, those instructions
327 that formerly had them in the middle, continue to accept them
328 there.)
329 - The IT instruction may appear, and if it does is validated
330 against subsequent conditional affixes. It does not generate
331 machine code.
332
333 Important differences from the old Thumb mode:
334
335 - Immediate operands do not require a # prefix.
336 - Most of the V6T2 instructions are only available in unified mode.
337 - The .N and .W suffixes are recognized and honored (it is an error
338 if they cannot be honored).
339 - All instructions set the flags if and only if they have an 's' affix.
340 - Conditional affixes may be used. They are validated against
341 preceding IT instructions. Unlike ARM mode, you cannot use a
342 conditional affix except in the scope of an IT instruction. */
343
344static bfd_boolean unified_syntax = FALSE;
b99bd4ef 345
bacebabc
RM
346/* An immediate operand can start with #, and ld*, st*, pld operands
347 can contain [ and ]. We need to tell APP not to elide whitespace
477330fc
RM
348 before a [, which can appear as the first operand for pld.
349 Likewise, a { can appear as the first operand for push, pop, vld*, etc. */
350const char arm_symbol_chars[] = "#[]{}";
bacebabc 351
5287ad62
JB
352enum neon_el_type
353{
dcbf9037 354 NT_invtype,
5287ad62
JB
355 NT_untyped,
356 NT_integer,
357 NT_float,
358 NT_poly,
359 NT_signed,
dcbf9037 360 NT_unsigned
5287ad62
JB
361};
362
363struct neon_type_el
364{
365 enum neon_el_type type;
366 unsigned size;
367};
368
369#define NEON_MAX_TYPE_ELS 4
370
371struct neon_type
372{
373 struct neon_type_el el[NEON_MAX_TYPE_ELS];
374 unsigned elems;
375};
376
e07e6e58
NC
377enum it_instruction_type
378{
379 OUTSIDE_IT_INSN,
380 INSIDE_IT_INSN,
381 INSIDE_IT_LAST_INSN,
382 IF_INSIDE_IT_LAST_INSN, /* Either outside or inside;
477330fc 383 if inside, should be the last one. */
e07e6e58 384 NEUTRAL_IT_INSN, /* This could be either inside or outside,
477330fc 385 i.e. BKPT and NOP. */
e07e6e58
NC
386 IT_INSN /* The IT insn has been parsed. */
387};
388
ad6cec43
MGD
389/* The maximum number of operands we need. */
390#define ARM_IT_MAX_OPERANDS 6
391
b99bd4ef
NC
392struct arm_it
393{
c19d1205 394 const char * error;
b99bd4ef 395 unsigned long instruction;
c19d1205
ZW
396 int size;
397 int size_req;
398 int cond;
037e8744
JB
399 /* "uncond_value" is set to the value in place of the conditional field in
400 unconditional versions of the instruction, or -1 if nothing is
401 appropriate. */
402 int uncond_value;
5287ad62 403 struct neon_type vectype;
88714cb8
DG
404 /* This does not indicate an actual NEON instruction, only that
405 the mnemonic accepts neon-style type suffixes. */
406 int is_neon;
0110f2b8
PB
407 /* Set to the opcode if the instruction needs relaxation.
408 Zero if the instruction is not relaxed. */
409 unsigned long relax;
b99bd4ef
NC
410 struct
411 {
412 bfd_reloc_code_real_type type;
c19d1205
ZW
413 expressionS exp;
414 int pc_rel;
b99bd4ef 415 } reloc;
b99bd4ef 416
e07e6e58
NC
417 enum it_instruction_type it_insn_type;
418
c19d1205
ZW
419 struct
420 {
421 unsigned reg;
ca3f61f7 422 signed int imm;
dcbf9037 423 struct neon_type_el vectype;
ca3f61f7
NC
424 unsigned present : 1; /* Operand present. */
425 unsigned isreg : 1; /* Operand was a register. */
426 unsigned immisreg : 1; /* .imm field is a second register. */
5287ad62
JB
427 unsigned isscalar : 1; /* Operand is a (Neon) scalar. */
428 unsigned immisalign : 1; /* Immediate is an alignment specifier. */
c96612cc 429 unsigned immisfloat : 1; /* Immediate was parsed as a float. */
5287ad62
JB
430 /* Note: we abuse "regisimm" to mean "is Neon register" in VMOV
431 instructions. This allows us to disambiguate ARM <-> vector insns. */
432 unsigned regisimm : 1; /* 64-bit immediate, reg forms high 32 bits. */
037e8744 433 unsigned isvec : 1; /* Is a single, double or quad VFP/Neon reg. */
5287ad62 434 unsigned isquad : 1; /* Operand is Neon quad-precision register. */
037e8744 435 unsigned issingle : 1; /* Operand is VFP single-precision register. */
ca3f61f7
NC
436 unsigned hasreloc : 1; /* Operand has relocation suffix. */
437 unsigned writeback : 1; /* Operand has trailing ! */
438 unsigned preind : 1; /* Preindexed address. */
439 unsigned postind : 1; /* Postindexed address. */
440 unsigned negative : 1; /* Index register was negated. */
441 unsigned shifted : 1; /* Shift applied to operation. */
442 unsigned shift_kind : 3; /* Shift operation (enum shift_kind). */
ad6cec43 443 } operands[ARM_IT_MAX_OPERANDS];
b99bd4ef
NC
444};
445
c19d1205 446static struct arm_it inst;
b99bd4ef
NC
447
448#define NUM_FLOAT_VALS 8
449
05d2d07e 450const char * fp_const[] =
b99bd4ef
NC
451{
452 "0.0", "1.0", "2.0", "3.0", "4.0", "5.0", "0.5", "10.0", 0
453};
454
c19d1205 455/* Number of littlenums required to hold an extended precision number. */
b99bd4ef
NC
456#define MAX_LITTLENUMS 6
457
458LITTLENUM_TYPE fp_values[NUM_FLOAT_VALS][MAX_LITTLENUMS];
459
460#define FAIL (-1)
461#define SUCCESS (0)
462
463#define SUFF_S 1
464#define SUFF_D 2
465#define SUFF_E 3
466#define SUFF_P 4
467
c19d1205
ZW
468#define CP_T_X 0x00008000
469#define CP_T_Y 0x00400000
b99bd4ef 470
c19d1205
ZW
471#define CONDS_BIT 0x00100000
472#define LOAD_BIT 0x00100000
b99bd4ef
NC
473
474#define DOUBLE_LOAD_FLAG 0x00000001
475
476struct asm_cond
477{
d3ce72d0 478 const char * template_name;
c921be7d 479 unsigned long value;
b99bd4ef
NC
480};
481
c19d1205 482#define COND_ALWAYS 0xE
b99bd4ef 483
b99bd4ef
NC
484struct asm_psr
485{
d3ce72d0 486 const char * template_name;
c921be7d 487 unsigned long field;
b99bd4ef
NC
488};
489
62b3e311
PB
490struct asm_barrier_opt
491{
e797f7e0
MGD
492 const char * template_name;
493 unsigned long value;
494 const arm_feature_set arch;
62b3e311
PB
495};
496
2d2255b5 497/* The bit that distinguishes CPSR and SPSR. */
b99bd4ef
NC
498#define SPSR_BIT (1 << 22)
499
c19d1205
ZW
500/* The individual PSR flag bits. */
501#define PSR_c (1 << 16)
502#define PSR_x (1 << 17)
503#define PSR_s (1 << 18)
504#define PSR_f (1 << 19)
b99bd4ef 505
c19d1205 506struct reloc_entry
bfae80f2 507{
c921be7d
NC
508 char * name;
509 bfd_reloc_code_real_type reloc;
bfae80f2
RE
510};
511
5287ad62 512enum vfp_reg_pos
bfae80f2 513{
5287ad62
JB
514 VFP_REG_Sd, VFP_REG_Sm, VFP_REG_Sn,
515 VFP_REG_Dd, VFP_REG_Dm, VFP_REG_Dn
bfae80f2
RE
516};
517
518enum vfp_ldstm_type
519{
520 VFP_LDSTMIA, VFP_LDSTMDB, VFP_LDSTMIAX, VFP_LDSTMDBX
521};
522
dcbf9037
JB
523/* Bits for DEFINED field in neon_typed_alias. */
524#define NTA_HASTYPE 1
525#define NTA_HASINDEX 2
526
527struct neon_typed_alias
528{
c921be7d
NC
529 unsigned char defined;
530 unsigned char index;
531 struct neon_type_el eltype;
dcbf9037
JB
532};
533
c19d1205
ZW
534/* ARM register categories. This includes coprocessor numbers and various
535 architecture extensions' registers. */
536enum arm_reg_type
bfae80f2 537{
c19d1205
ZW
538 REG_TYPE_RN,
539 REG_TYPE_CP,
540 REG_TYPE_CN,
541 REG_TYPE_FN,
542 REG_TYPE_VFS,
543 REG_TYPE_VFD,
5287ad62 544 REG_TYPE_NQ,
037e8744 545 REG_TYPE_VFSD,
5287ad62 546 REG_TYPE_NDQ,
037e8744 547 REG_TYPE_NSDQ,
c19d1205
ZW
548 REG_TYPE_VFC,
549 REG_TYPE_MVF,
550 REG_TYPE_MVD,
551 REG_TYPE_MVFX,
552 REG_TYPE_MVDX,
553 REG_TYPE_MVAX,
554 REG_TYPE_DSPSC,
555 REG_TYPE_MMXWR,
556 REG_TYPE_MMXWC,
557 REG_TYPE_MMXWCG,
558 REG_TYPE_XSCALE,
90ec0d68 559 REG_TYPE_RNB
bfae80f2
RE
560};
561
dcbf9037
JB
562/* Structure for a hash table entry for a register.
563 If TYPE is REG_TYPE_VFD or REG_TYPE_NQ, the NEON field can point to extra
564 information which states whether a vector type or index is specified (for a
565 register alias created with .dn or .qn). Otherwise NEON should be NULL. */
6c43fab6
RE
566struct reg_entry
567{
c921be7d 568 const char * name;
90ec0d68 569 unsigned int number;
c921be7d
NC
570 unsigned char type;
571 unsigned char builtin;
572 struct neon_typed_alias * neon;
6c43fab6
RE
573};
574
c19d1205 575/* Diagnostics used when we don't get a register of the expected type. */
c921be7d 576const char * const reg_expected_msgs[] =
c19d1205
ZW
577{
578 N_("ARM register expected"),
579 N_("bad or missing co-processor number"),
580 N_("co-processor register expected"),
581 N_("FPA register expected"),
582 N_("VFP single precision register expected"),
5287ad62
JB
583 N_("VFP/Neon double precision register expected"),
584 N_("Neon quad precision register expected"),
037e8744 585 N_("VFP single or double precision register expected"),
5287ad62 586 N_("Neon double or quad precision register expected"),
037e8744 587 N_("VFP single, double or Neon quad precision register expected"),
c19d1205
ZW
588 N_("VFP system register expected"),
589 N_("Maverick MVF register expected"),
590 N_("Maverick MVD register expected"),
591 N_("Maverick MVFX register expected"),
592 N_("Maverick MVDX register expected"),
593 N_("Maverick MVAX register expected"),
594 N_("Maverick DSPSC register expected"),
595 N_("iWMMXt data register expected"),
596 N_("iWMMXt control register expected"),
597 N_("iWMMXt scalar register expected"),
598 N_("XScale accumulator register expected"),
6c43fab6
RE
599};
600
c19d1205 601/* Some well known registers that we refer to directly elsewhere. */
bd340a04 602#define REG_R12 12
c19d1205
ZW
603#define REG_SP 13
604#define REG_LR 14
605#define REG_PC 15
404ff6b5 606
b99bd4ef
NC
607/* ARM instructions take 4bytes in the object file, Thumb instructions
608 take 2: */
c19d1205 609#define INSN_SIZE 4
b99bd4ef
NC
610
611struct asm_opcode
612{
613 /* Basic string to match. */
d3ce72d0 614 const char * template_name;
c19d1205
ZW
615
616 /* Parameters to instruction. */
5be8be5d 617 unsigned int operands[8];
c19d1205
ZW
618
619 /* Conditional tag - see opcode_lookup. */
620 unsigned int tag : 4;
b99bd4ef
NC
621
622 /* Basic instruction code. */
c19d1205 623 unsigned int avalue : 28;
b99bd4ef 624
c19d1205
ZW
625 /* Thumb-format instruction code. */
626 unsigned int tvalue;
b99bd4ef 627
90e4755a 628 /* Which architecture variant provides this instruction. */
c921be7d
NC
629 const arm_feature_set * avariant;
630 const arm_feature_set * tvariant;
c19d1205
ZW
631
632 /* Function to call to encode instruction in ARM format. */
633 void (* aencode) (void);
b99bd4ef 634
c19d1205
ZW
635 /* Function to call to encode instruction in Thumb format. */
636 void (* tencode) (void);
b99bd4ef
NC
637};
638
a737bd4d
NC
639/* Defines for various bits that we will want to toggle. */
640#define INST_IMMEDIATE 0x02000000
641#define OFFSET_REG 0x02000000
c19d1205 642#define HWOFFSET_IMM 0x00400000
a737bd4d
NC
643#define SHIFT_BY_REG 0x00000010
644#define PRE_INDEX 0x01000000
645#define INDEX_UP 0x00800000
646#define WRITE_BACK 0x00200000
647#define LDM_TYPE_2_OR_3 0x00400000
a028a6f5 648#define CPSI_MMOD 0x00020000
90e4755a 649
a737bd4d
NC
650#define LITERAL_MASK 0xf000f000
651#define OPCODE_MASK 0xfe1fffff
652#define V4_STR_BIT 0x00000020
8335d6aa 653#define VLDR_VMOV_SAME 0x0040f000
90e4755a 654
efd81785
PB
655#define T2_SUBS_PC_LR 0xf3de8f00
656
a737bd4d 657#define DATA_OP_SHIFT 21
90e4755a 658
ef8d22e6
PB
659#define T2_OPCODE_MASK 0xfe1fffff
660#define T2_DATA_OP_SHIFT 21
661
6530b175
NC
662#define A_COND_MASK 0xf0000000
663#define A_PUSH_POP_OP_MASK 0x0fff0000
664
665/* Opcodes for pushing/poping registers to/from the stack. */
666#define A1_OPCODE_PUSH 0x092d0000
667#define A2_OPCODE_PUSH 0x052d0004
668#define A2_OPCODE_POP 0x049d0004
669
a737bd4d
NC
670/* Codes to distinguish the arithmetic instructions. */
671#define OPCODE_AND 0
672#define OPCODE_EOR 1
673#define OPCODE_SUB 2
674#define OPCODE_RSB 3
675#define OPCODE_ADD 4
676#define OPCODE_ADC 5
677#define OPCODE_SBC 6
678#define OPCODE_RSC 7
679#define OPCODE_TST 8
680#define OPCODE_TEQ 9
681#define OPCODE_CMP 10
682#define OPCODE_CMN 11
683#define OPCODE_ORR 12
684#define OPCODE_MOV 13
685#define OPCODE_BIC 14
686#define OPCODE_MVN 15
90e4755a 687
ef8d22e6
PB
688#define T2_OPCODE_AND 0
689#define T2_OPCODE_BIC 1
690#define T2_OPCODE_ORR 2
691#define T2_OPCODE_ORN 3
692#define T2_OPCODE_EOR 4
693#define T2_OPCODE_ADD 8
694#define T2_OPCODE_ADC 10
695#define T2_OPCODE_SBC 11
696#define T2_OPCODE_SUB 13
697#define T2_OPCODE_RSB 14
698
a737bd4d
NC
699#define T_OPCODE_MUL 0x4340
700#define T_OPCODE_TST 0x4200
701#define T_OPCODE_CMN 0x42c0
702#define T_OPCODE_NEG 0x4240
703#define T_OPCODE_MVN 0x43c0
90e4755a 704
a737bd4d
NC
705#define T_OPCODE_ADD_R3 0x1800
706#define T_OPCODE_SUB_R3 0x1a00
707#define T_OPCODE_ADD_HI 0x4400
708#define T_OPCODE_ADD_ST 0xb000
709#define T_OPCODE_SUB_ST 0xb080
710#define T_OPCODE_ADD_SP 0xa800
711#define T_OPCODE_ADD_PC 0xa000
712#define T_OPCODE_ADD_I8 0x3000
713#define T_OPCODE_SUB_I8 0x3800
714#define T_OPCODE_ADD_I3 0x1c00
715#define T_OPCODE_SUB_I3 0x1e00
b99bd4ef 716
a737bd4d
NC
717#define T_OPCODE_ASR_R 0x4100
718#define T_OPCODE_LSL_R 0x4080
c19d1205
ZW
719#define T_OPCODE_LSR_R 0x40c0
720#define T_OPCODE_ROR_R 0x41c0
a737bd4d
NC
721#define T_OPCODE_ASR_I 0x1000
722#define T_OPCODE_LSL_I 0x0000
723#define T_OPCODE_LSR_I 0x0800
b99bd4ef 724
a737bd4d
NC
725#define T_OPCODE_MOV_I8 0x2000
726#define T_OPCODE_CMP_I8 0x2800
727#define T_OPCODE_CMP_LR 0x4280
728#define T_OPCODE_MOV_HR 0x4600
729#define T_OPCODE_CMP_HR 0x4500
b99bd4ef 730
a737bd4d
NC
731#define T_OPCODE_LDR_PC 0x4800
732#define T_OPCODE_LDR_SP 0x9800
733#define T_OPCODE_STR_SP 0x9000
734#define T_OPCODE_LDR_IW 0x6800
735#define T_OPCODE_STR_IW 0x6000
736#define T_OPCODE_LDR_IH 0x8800
737#define T_OPCODE_STR_IH 0x8000
738#define T_OPCODE_LDR_IB 0x7800
739#define T_OPCODE_STR_IB 0x7000
740#define T_OPCODE_LDR_RW 0x5800
741#define T_OPCODE_STR_RW 0x5000
742#define T_OPCODE_LDR_RH 0x5a00
743#define T_OPCODE_STR_RH 0x5200
744#define T_OPCODE_LDR_RB 0x5c00
745#define T_OPCODE_STR_RB 0x5400
c9b604bd 746
a737bd4d
NC
747#define T_OPCODE_PUSH 0xb400
748#define T_OPCODE_POP 0xbc00
b99bd4ef 749
2fc8bdac 750#define T_OPCODE_BRANCH 0xe000
b99bd4ef 751
a737bd4d 752#define THUMB_SIZE 2 /* Size of thumb instruction. */
a737bd4d 753#define THUMB_PP_PC_LR 0x0100
c19d1205 754#define THUMB_LOAD_BIT 0x0800
53365c0d 755#define THUMB2_LOAD_BIT 0x00100000
c19d1205
ZW
756
757#define BAD_ARGS _("bad arguments to instruction")
fdfde340 758#define BAD_SP _("r13 not allowed here")
c19d1205
ZW
759#define BAD_PC _("r15 not allowed here")
760#define BAD_COND _("instruction cannot be conditional")
761#define BAD_OVERLAP _("registers may not be the same")
762#define BAD_HIREG _("lo register required")
763#define BAD_THUMB32 _("instruction not supported in Thumb16 mode")
01cfc07f 764#define BAD_ADDR_MODE _("instruction does not accept this addressing mode");
dfa9f0d5
PB
765#define BAD_BRANCH _("branch must be last instruction in IT block")
766#define BAD_NOT_IT _("instruction not allowed in IT block")
037e8744 767#define BAD_FPU _("selected FPU does not support instruction")
e07e6e58
NC
768#define BAD_OUT_IT _("thumb conditional instruction should be in IT block")
769#define BAD_IT_COND _("incorrect condition in IT block")
770#define BAD_IT_IT _("IT falling in the range of a previous IT block")
921e5f0a 771#define MISSING_FNSTART _("missing .fnstart before unwinding directive")
5be8be5d
DG
772#define BAD_PC_ADDRESSING \
773 _("cannot use register index with PC-relative addressing")
774#define BAD_PC_WRITEBACK \
775 _("cannot use writeback with PC-relative addressing")
08f10d51 776#define BAD_RANGE _("branch out of range")
dd5181d5 777#define UNPRED_REG(R) _("using " R " results in unpredictable behaviour")
c19d1205 778
c921be7d
NC
779static struct hash_control * arm_ops_hsh;
780static struct hash_control * arm_cond_hsh;
781static struct hash_control * arm_shift_hsh;
782static struct hash_control * arm_psr_hsh;
783static struct hash_control * arm_v7m_psr_hsh;
784static struct hash_control * arm_reg_hsh;
785static struct hash_control * arm_reloc_hsh;
786static struct hash_control * arm_barrier_opt_hsh;
b99bd4ef 787
b99bd4ef
NC
788/* Stuff needed to resolve the label ambiguity
789 As:
790 ...
791 label: <insn>
792 may differ from:
793 ...
794 label:
5f4273c7 795 <insn> */
b99bd4ef
NC
796
797symbolS * last_label_seen;
b34976b6 798static int label_is_thumb_function_name = FALSE;
e07e6e58 799
3d0c9500
NC
800/* Literal pool structure. Held on a per-section
801 and per-sub-section basis. */
a737bd4d 802
c19d1205 803#define MAX_LITERAL_POOL_SIZE 1024
3d0c9500 804typedef struct literal_pool
b99bd4ef 805{
c921be7d
NC
806 expressionS literals [MAX_LITERAL_POOL_SIZE];
807 unsigned int next_free_entry;
808 unsigned int id;
809 symbolS * symbol;
810 segT section;
811 subsegT sub_section;
a8040cf2
NC
812#ifdef OBJ_ELF
813 struct dwarf2_line_info locs [MAX_LITERAL_POOL_SIZE];
814#endif
c921be7d 815 struct literal_pool * next;
8335d6aa 816 unsigned int alignment;
3d0c9500 817} literal_pool;
b99bd4ef 818
3d0c9500
NC
819/* Pointer to a linked list of literal pools. */
820literal_pool * list_of_pools = NULL;
e27ec89e 821
2e6976a8
DG
822typedef enum asmfunc_states
823{
824 OUTSIDE_ASMFUNC,
825 WAITING_ASMFUNC_NAME,
826 WAITING_ENDASMFUNC
827} asmfunc_states;
828
829static asmfunc_states asmfunc_state = OUTSIDE_ASMFUNC;
830
e07e6e58
NC
831#ifdef OBJ_ELF
832# define now_it seg_info (now_seg)->tc_segment_info_data.current_it
833#else
834static struct current_it now_it;
835#endif
836
837static inline int
838now_it_compatible (int cond)
839{
840 return (cond & ~1) == (now_it.cc & ~1);
841}
842
843static inline int
844conditional_insn (void)
845{
846 return inst.cond != COND_ALWAYS;
847}
848
849static int in_it_block (void);
850
851static int handle_it_state (void);
852
853static void force_automatic_it_block_close (void);
854
c921be7d
NC
855static void it_fsm_post_encode (void);
856
e07e6e58
NC
857#define set_it_insn_type(type) \
858 do \
859 { \
860 inst.it_insn_type = type; \
861 if (handle_it_state () == FAIL) \
477330fc 862 return; \
e07e6e58
NC
863 } \
864 while (0)
865
c921be7d
NC
866#define set_it_insn_type_nonvoid(type, failret) \
867 do \
868 { \
869 inst.it_insn_type = type; \
870 if (handle_it_state () == FAIL) \
477330fc 871 return failret; \
c921be7d
NC
872 } \
873 while(0)
874
e07e6e58
NC
875#define set_it_insn_type_last() \
876 do \
877 { \
878 if (inst.cond == COND_ALWAYS) \
477330fc 879 set_it_insn_type (IF_INSIDE_IT_LAST_INSN); \
e07e6e58 880 else \
477330fc 881 set_it_insn_type (INSIDE_IT_LAST_INSN); \
e07e6e58
NC
882 } \
883 while (0)
884
c19d1205 885/* Pure syntax. */
b99bd4ef 886
c19d1205
ZW
887/* This array holds the chars that always start a comment. If the
888 pre-processor is disabled, these aren't very useful. */
2e6976a8 889char arm_comment_chars[] = "@";
3d0c9500 890
c19d1205
ZW
891/* This array holds the chars that only start a comment at the beginning of
892 a line. If the line seems to have the form '# 123 filename'
893 .line and .file directives will appear in the pre-processed output. */
894/* Note that input_file.c hand checks for '#' at the beginning of the
895 first line of the input file. This is because the compiler outputs
896 #NO_APP at the beginning of its output. */
897/* Also note that comments like this one will always work. */
898const char line_comment_chars[] = "#";
3d0c9500 899
2e6976a8 900char arm_line_separator_chars[] = ";";
b99bd4ef 901
c19d1205
ZW
902/* Chars that can be used to separate mant
903 from exp in floating point numbers. */
904const char EXP_CHARS[] = "eE";
3d0c9500 905
c19d1205
ZW
906/* Chars that mean this number is a floating point constant. */
907/* As in 0f12.456 */
908/* or 0d1.2345e12 */
b99bd4ef 909
c19d1205 910const char FLT_CHARS[] = "rRsSfFdDxXeEpP";
3d0c9500 911
c19d1205
ZW
912/* Prefix characters that indicate the start of an immediate
913 value. */
914#define is_immediate_prefix(C) ((C) == '#' || (C) == '$')
3d0c9500 915
c19d1205
ZW
916/* Separator character handling. */
917
918#define skip_whitespace(str) do { if (*(str) == ' ') ++(str); } while (0)
919
920static inline int
921skip_past_char (char ** str, char c)
922{
8ab8155f
NC
923 /* PR gas/14987: Allow for whitespace before the expected character. */
924 skip_whitespace (*str);
427d0db6 925
c19d1205
ZW
926 if (**str == c)
927 {
928 (*str)++;
929 return SUCCESS;
3d0c9500 930 }
c19d1205
ZW
931 else
932 return FAIL;
933}
c921be7d 934
c19d1205 935#define skip_past_comma(str) skip_past_char (str, ',')
3d0c9500 936
c19d1205
ZW
937/* Arithmetic expressions (possibly involving symbols). */
938
939/* Return TRUE if anything in the expression is a bignum. */
940
941static int
942walk_no_bignums (symbolS * sp)
943{
944 if (symbol_get_value_expression (sp)->X_op == O_big)
945 return 1;
946
947 if (symbol_get_value_expression (sp)->X_add_symbol)
3d0c9500 948 {
c19d1205
ZW
949 return (walk_no_bignums (symbol_get_value_expression (sp)->X_add_symbol)
950 || (symbol_get_value_expression (sp)->X_op_symbol
951 && walk_no_bignums (symbol_get_value_expression (sp)->X_op_symbol)));
3d0c9500
NC
952 }
953
c19d1205 954 return 0;
3d0c9500
NC
955}
956
c19d1205
ZW
957static int in_my_get_expression = 0;
958
959/* Third argument to my_get_expression. */
960#define GE_NO_PREFIX 0
961#define GE_IMM_PREFIX 1
962#define GE_OPT_PREFIX 2
5287ad62
JB
963/* This is a bit of a hack. Use an optional prefix, and also allow big (64-bit)
964 immediates, as can be used in Neon VMVN and VMOV immediate instructions. */
965#define GE_OPT_PREFIX_BIG 3
a737bd4d 966
b99bd4ef 967static int
c19d1205 968my_get_expression (expressionS * ep, char ** str, int prefix_mode)
b99bd4ef 969{
c19d1205
ZW
970 char * save_in;
971 segT seg;
b99bd4ef 972
c19d1205
ZW
973 /* In unified syntax, all prefixes are optional. */
974 if (unified_syntax)
5287ad62 975 prefix_mode = (prefix_mode == GE_OPT_PREFIX_BIG) ? prefix_mode
477330fc 976 : GE_OPT_PREFIX;
b99bd4ef 977
c19d1205 978 switch (prefix_mode)
b99bd4ef 979 {
c19d1205
ZW
980 case GE_NO_PREFIX: break;
981 case GE_IMM_PREFIX:
982 if (!is_immediate_prefix (**str))
983 {
984 inst.error = _("immediate expression requires a # prefix");
985 return FAIL;
986 }
987 (*str)++;
988 break;
989 case GE_OPT_PREFIX:
5287ad62 990 case GE_OPT_PREFIX_BIG:
c19d1205
ZW
991 if (is_immediate_prefix (**str))
992 (*str)++;
993 break;
994 default: abort ();
995 }
b99bd4ef 996
c19d1205 997 memset (ep, 0, sizeof (expressionS));
b99bd4ef 998
c19d1205
ZW
999 save_in = input_line_pointer;
1000 input_line_pointer = *str;
1001 in_my_get_expression = 1;
1002 seg = expression (ep);
1003 in_my_get_expression = 0;
1004
f86adc07 1005 if (ep->X_op == O_illegal || ep->X_op == O_absent)
b99bd4ef 1006 {
f86adc07 1007 /* We found a bad or missing expression in md_operand(). */
c19d1205
ZW
1008 *str = input_line_pointer;
1009 input_line_pointer = save_in;
1010 if (inst.error == NULL)
f86adc07
NS
1011 inst.error = (ep->X_op == O_absent
1012 ? _("missing expression") :_("bad expression"));
c19d1205
ZW
1013 return 1;
1014 }
b99bd4ef 1015
c19d1205
ZW
1016#ifdef OBJ_AOUT
1017 if (seg != absolute_section
1018 && seg != text_section
1019 && seg != data_section
1020 && seg != bss_section
1021 && seg != undefined_section)
1022 {
1023 inst.error = _("bad segment");
1024 *str = input_line_pointer;
1025 input_line_pointer = save_in;
1026 return 1;
b99bd4ef 1027 }
87975d2a
AM
1028#else
1029 (void) seg;
c19d1205 1030#endif
b99bd4ef 1031
c19d1205
ZW
1032 /* Get rid of any bignums now, so that we don't generate an error for which
1033 we can't establish a line number later on. Big numbers are never valid
1034 in instructions, which is where this routine is always called. */
5287ad62
JB
1035 if (prefix_mode != GE_OPT_PREFIX_BIG
1036 && (ep->X_op == O_big
477330fc 1037 || (ep->X_add_symbol
5287ad62 1038 && (walk_no_bignums (ep->X_add_symbol)
477330fc 1039 || (ep->X_op_symbol
5287ad62 1040 && walk_no_bignums (ep->X_op_symbol))))))
c19d1205
ZW
1041 {
1042 inst.error = _("invalid constant");
1043 *str = input_line_pointer;
1044 input_line_pointer = save_in;
1045 return 1;
1046 }
b99bd4ef 1047
c19d1205
ZW
1048 *str = input_line_pointer;
1049 input_line_pointer = save_in;
1050 return 0;
b99bd4ef
NC
1051}
1052
c19d1205
ZW
1053/* Turn a string in input_line_pointer into a floating point constant
1054 of type TYPE, and store the appropriate bytes in *LITP. The number
1055 of LITTLENUMS emitted is stored in *SIZEP. An error message is
1056 returned, or NULL on OK.
b99bd4ef 1057
c19d1205
ZW
1058 Note that fp constants aren't represent in the normal way on the ARM.
1059 In big endian mode, things are as expected. However, in little endian
1060 mode fp constants are big-endian word-wise, and little-endian byte-wise
1061 within the words. For example, (double) 1.1 in big endian mode is
1062 the byte sequence 3f f1 99 99 99 99 99 9a, and in little endian mode is
1063 the byte sequence 99 99 f1 3f 9a 99 99 99.
b99bd4ef 1064
c19d1205 1065 ??? The format of 12 byte floats is uncertain according to gcc's arm.h. */
b99bd4ef 1066
c19d1205
ZW
1067char *
1068md_atof (int type, char * litP, int * sizeP)
1069{
1070 int prec;
1071 LITTLENUM_TYPE words[MAX_LITTLENUMS];
1072 char *t;
1073 int i;
b99bd4ef 1074
c19d1205
ZW
1075 switch (type)
1076 {
1077 case 'f':
1078 case 'F':
1079 case 's':
1080 case 'S':
1081 prec = 2;
1082 break;
b99bd4ef 1083
c19d1205
ZW
1084 case 'd':
1085 case 'D':
1086 case 'r':
1087 case 'R':
1088 prec = 4;
1089 break;
b99bd4ef 1090
c19d1205
ZW
1091 case 'x':
1092 case 'X':
499ac353 1093 prec = 5;
c19d1205 1094 break;
b99bd4ef 1095
c19d1205
ZW
1096 case 'p':
1097 case 'P':
499ac353 1098 prec = 5;
c19d1205 1099 break;
a737bd4d 1100
c19d1205
ZW
1101 default:
1102 *sizeP = 0;
499ac353 1103 return _("Unrecognized or unsupported floating point constant");
c19d1205 1104 }
b99bd4ef 1105
c19d1205
ZW
1106 t = atof_ieee (input_line_pointer, type, words);
1107 if (t)
1108 input_line_pointer = t;
499ac353 1109 *sizeP = prec * sizeof (LITTLENUM_TYPE);
b99bd4ef 1110
c19d1205
ZW
1111 if (target_big_endian)
1112 {
1113 for (i = 0; i < prec; i++)
1114 {
499ac353
NC
1115 md_number_to_chars (litP, (valueT) words[i], sizeof (LITTLENUM_TYPE));
1116 litP += sizeof (LITTLENUM_TYPE);
c19d1205
ZW
1117 }
1118 }
1119 else
1120 {
e74cfd16 1121 if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_endian_pure))
c19d1205
ZW
1122 for (i = prec - 1; i >= 0; i--)
1123 {
499ac353
NC
1124 md_number_to_chars (litP, (valueT) words[i], sizeof (LITTLENUM_TYPE));
1125 litP += sizeof (LITTLENUM_TYPE);
c19d1205
ZW
1126 }
1127 else
1128 /* For a 4 byte float the order of elements in `words' is 1 0.
1129 For an 8 byte float the order is 1 0 3 2. */
1130 for (i = 0; i < prec; i += 2)
1131 {
499ac353
NC
1132 md_number_to_chars (litP, (valueT) words[i + 1],
1133 sizeof (LITTLENUM_TYPE));
1134 md_number_to_chars (litP + sizeof (LITTLENUM_TYPE),
1135 (valueT) words[i], sizeof (LITTLENUM_TYPE));
1136 litP += 2 * sizeof (LITTLENUM_TYPE);
c19d1205
ZW
1137 }
1138 }
b99bd4ef 1139
499ac353 1140 return NULL;
c19d1205 1141}
b99bd4ef 1142
c19d1205
ZW
1143/* We handle all bad expressions here, so that we can report the faulty
1144 instruction in the error message. */
1145void
91d6fa6a 1146md_operand (expressionS * exp)
c19d1205
ZW
1147{
1148 if (in_my_get_expression)
91d6fa6a 1149 exp->X_op = O_illegal;
b99bd4ef
NC
1150}
1151
c19d1205 1152/* Immediate values. */
b99bd4ef 1153
c19d1205
ZW
1154/* Generic immediate-value read function for use in directives.
1155 Accepts anything that 'expression' can fold to a constant.
1156 *val receives the number. */
1157#ifdef OBJ_ELF
1158static int
1159immediate_for_directive (int *val)
b99bd4ef 1160{
c19d1205
ZW
1161 expressionS exp;
1162 exp.X_op = O_illegal;
b99bd4ef 1163
c19d1205
ZW
1164 if (is_immediate_prefix (*input_line_pointer))
1165 {
1166 input_line_pointer++;
1167 expression (&exp);
1168 }
b99bd4ef 1169
c19d1205
ZW
1170 if (exp.X_op != O_constant)
1171 {
1172 as_bad (_("expected #constant"));
1173 ignore_rest_of_line ();
1174 return FAIL;
1175 }
1176 *val = exp.X_add_number;
1177 return SUCCESS;
b99bd4ef 1178}
c19d1205 1179#endif
b99bd4ef 1180
c19d1205 1181/* Register parsing. */
b99bd4ef 1182
c19d1205
ZW
1183/* Generic register parser. CCP points to what should be the
1184 beginning of a register name. If it is indeed a valid register
1185 name, advance CCP over it and return the reg_entry structure;
1186 otherwise return NULL. Does not issue diagnostics. */
1187
1188static struct reg_entry *
1189arm_reg_parse_multi (char **ccp)
b99bd4ef 1190{
c19d1205
ZW
1191 char *start = *ccp;
1192 char *p;
1193 struct reg_entry *reg;
b99bd4ef 1194
477330fc
RM
1195 skip_whitespace (start);
1196
c19d1205
ZW
1197#ifdef REGISTER_PREFIX
1198 if (*start != REGISTER_PREFIX)
01cfc07f 1199 return NULL;
c19d1205
ZW
1200 start++;
1201#endif
1202#ifdef OPTIONAL_REGISTER_PREFIX
1203 if (*start == OPTIONAL_REGISTER_PREFIX)
1204 start++;
1205#endif
b99bd4ef 1206
c19d1205
ZW
1207 p = start;
1208 if (!ISALPHA (*p) || !is_name_beginner (*p))
1209 return NULL;
b99bd4ef 1210
c19d1205
ZW
1211 do
1212 p++;
1213 while (ISALPHA (*p) || ISDIGIT (*p) || *p == '_');
1214
1215 reg = (struct reg_entry *) hash_find_n (arm_reg_hsh, start, p - start);
1216
1217 if (!reg)
1218 return NULL;
1219
1220 *ccp = p;
1221 return reg;
b99bd4ef
NC
1222}
1223
1224static int
dcbf9037 1225arm_reg_alt_syntax (char **ccp, char *start, struct reg_entry *reg,
477330fc 1226 enum arm_reg_type type)
b99bd4ef 1227{
c19d1205
ZW
1228 /* Alternative syntaxes are accepted for a few register classes. */
1229 switch (type)
1230 {
1231 case REG_TYPE_MVF:
1232 case REG_TYPE_MVD:
1233 case REG_TYPE_MVFX:
1234 case REG_TYPE_MVDX:
1235 /* Generic coprocessor register names are allowed for these. */
79134647 1236 if (reg && reg->type == REG_TYPE_CN)
c19d1205
ZW
1237 return reg->number;
1238 break;
69b97547 1239
c19d1205
ZW
1240 case REG_TYPE_CP:
1241 /* For backward compatibility, a bare number is valid here. */
1242 {
1243 unsigned long processor = strtoul (start, ccp, 10);
1244 if (*ccp != start && processor <= 15)
1245 return processor;
1246 }
6057a28f 1247
c19d1205
ZW
1248 case REG_TYPE_MMXWC:
1249 /* WC includes WCG. ??? I'm not sure this is true for all
1250 instructions that take WC registers. */
79134647 1251 if (reg && reg->type == REG_TYPE_MMXWCG)
c19d1205 1252 return reg->number;
6057a28f 1253 break;
c19d1205 1254
6057a28f 1255 default:
c19d1205 1256 break;
6057a28f
NC
1257 }
1258
dcbf9037
JB
1259 return FAIL;
1260}
1261
1262/* As arm_reg_parse_multi, but the register must be of type TYPE, and the
1263 return value is the register number or FAIL. */
1264
1265static int
1266arm_reg_parse (char **ccp, enum arm_reg_type type)
1267{
1268 char *start = *ccp;
1269 struct reg_entry *reg = arm_reg_parse_multi (ccp);
1270 int ret;
1271
1272 /* Do not allow a scalar (reg+index) to parse as a register. */
1273 if (reg && reg->neon && (reg->neon->defined & NTA_HASINDEX))
1274 return FAIL;
1275
1276 if (reg && reg->type == type)
1277 return reg->number;
1278
1279 if ((ret = arm_reg_alt_syntax (ccp, start, reg, type)) != FAIL)
1280 return ret;
1281
c19d1205
ZW
1282 *ccp = start;
1283 return FAIL;
1284}
69b97547 1285
dcbf9037
JB
1286/* Parse a Neon type specifier. *STR should point at the leading '.'
1287 character. Does no verification at this stage that the type fits the opcode
1288 properly. E.g.,
1289
1290 .i32.i32.s16
1291 .s32.f32
1292 .u16
1293
1294 Can all be legally parsed by this function.
1295
1296 Fills in neon_type struct pointer with parsed information, and updates STR
1297 to point after the parsed type specifier. Returns SUCCESS if this was a legal
1298 type, FAIL if not. */
1299
1300static int
1301parse_neon_type (struct neon_type *type, char **str)
1302{
1303 char *ptr = *str;
1304
1305 if (type)
1306 type->elems = 0;
1307
1308 while (type->elems < NEON_MAX_TYPE_ELS)
1309 {
1310 enum neon_el_type thistype = NT_untyped;
1311 unsigned thissize = -1u;
1312
1313 if (*ptr != '.')
1314 break;
1315
1316 ptr++;
1317
1318 /* Just a size without an explicit type. */
1319 if (ISDIGIT (*ptr))
1320 goto parsesize;
1321
1322 switch (TOLOWER (*ptr))
1323 {
1324 case 'i': thistype = NT_integer; break;
1325 case 'f': thistype = NT_float; break;
1326 case 'p': thistype = NT_poly; break;
1327 case 's': thistype = NT_signed; break;
1328 case 'u': thistype = NT_unsigned; break;
477330fc
RM
1329 case 'd':
1330 thistype = NT_float;
1331 thissize = 64;
1332 ptr++;
1333 goto done;
dcbf9037
JB
1334 default:
1335 as_bad (_("unexpected character `%c' in type specifier"), *ptr);
1336 return FAIL;
1337 }
1338
1339 ptr++;
1340
1341 /* .f is an abbreviation for .f32. */
1342 if (thistype == NT_float && !ISDIGIT (*ptr))
1343 thissize = 32;
1344 else
1345 {
1346 parsesize:
1347 thissize = strtoul (ptr, &ptr, 10);
1348
1349 if (thissize != 8 && thissize != 16 && thissize != 32
477330fc
RM
1350 && thissize != 64)
1351 {
1352 as_bad (_("bad size %d in type specifier"), thissize);
dcbf9037
JB
1353 return FAIL;
1354 }
1355 }
1356
037e8744 1357 done:
dcbf9037 1358 if (type)
477330fc
RM
1359 {
1360 type->el[type->elems].type = thistype;
dcbf9037
JB
1361 type->el[type->elems].size = thissize;
1362 type->elems++;
1363 }
1364 }
1365
1366 /* Empty/missing type is not a successful parse. */
1367 if (type->elems == 0)
1368 return FAIL;
1369
1370 *str = ptr;
1371
1372 return SUCCESS;
1373}
1374
1375/* Errors may be set multiple times during parsing or bit encoding
1376 (particularly in the Neon bits), but usually the earliest error which is set
1377 will be the most meaningful. Avoid overwriting it with later (cascading)
1378 errors by calling this function. */
1379
1380static void
1381first_error (const char *err)
1382{
1383 if (!inst.error)
1384 inst.error = err;
1385}
1386
1387/* Parse a single type, e.g. ".s32", leading period included. */
1388static int
1389parse_neon_operand_type (struct neon_type_el *vectype, char **ccp)
1390{
1391 char *str = *ccp;
1392 struct neon_type optype;
1393
1394 if (*str == '.')
1395 {
1396 if (parse_neon_type (&optype, &str) == SUCCESS)
477330fc
RM
1397 {
1398 if (optype.elems == 1)
1399 *vectype = optype.el[0];
1400 else
1401 {
1402 first_error (_("only one type should be specified for operand"));
1403 return FAIL;
1404 }
1405 }
dcbf9037 1406 else
477330fc
RM
1407 {
1408 first_error (_("vector type expected"));
1409 return FAIL;
1410 }
dcbf9037
JB
1411 }
1412 else
1413 return FAIL;
5f4273c7 1414
dcbf9037 1415 *ccp = str;
5f4273c7 1416
dcbf9037
JB
1417 return SUCCESS;
1418}
1419
1420/* Special meanings for indices (which have a range of 0-7), which will fit into
1421 a 4-bit integer. */
1422
1423#define NEON_ALL_LANES 15
1424#define NEON_INTERLEAVE_LANES 14
1425
1426/* Parse either a register or a scalar, with an optional type. Return the
1427 register number, and optionally fill in the actual type of the register
1428 when multiple alternatives were given (NEON_TYPE_NDQ) in *RTYPE, and
1429 type/index information in *TYPEINFO. */
1430
1431static int
1432parse_typed_reg_or_scalar (char **ccp, enum arm_reg_type type,
477330fc
RM
1433 enum arm_reg_type *rtype,
1434 struct neon_typed_alias *typeinfo)
dcbf9037
JB
1435{
1436 char *str = *ccp;
1437 struct reg_entry *reg = arm_reg_parse_multi (&str);
1438 struct neon_typed_alias atype;
1439 struct neon_type_el parsetype;
1440
1441 atype.defined = 0;
1442 atype.index = -1;
1443 atype.eltype.type = NT_invtype;
1444 atype.eltype.size = -1;
1445
1446 /* Try alternate syntax for some types of register. Note these are mutually
1447 exclusive with the Neon syntax extensions. */
1448 if (reg == NULL)
1449 {
1450 int altreg = arm_reg_alt_syntax (&str, *ccp, reg, type);
1451 if (altreg != FAIL)
477330fc 1452 *ccp = str;
dcbf9037 1453 if (typeinfo)
477330fc 1454 *typeinfo = atype;
dcbf9037
JB
1455 return altreg;
1456 }
1457
037e8744
JB
1458 /* Undo polymorphism when a set of register types may be accepted. */
1459 if ((type == REG_TYPE_NDQ
1460 && (reg->type == REG_TYPE_NQ || reg->type == REG_TYPE_VFD))
1461 || (type == REG_TYPE_VFSD
477330fc 1462 && (reg->type == REG_TYPE_VFS || reg->type == REG_TYPE_VFD))
037e8744 1463 || (type == REG_TYPE_NSDQ
477330fc
RM
1464 && (reg->type == REG_TYPE_VFS || reg->type == REG_TYPE_VFD
1465 || reg->type == REG_TYPE_NQ))
f512f76f
NC
1466 || (type == REG_TYPE_MMXWC
1467 && (reg->type == REG_TYPE_MMXWCG)))
21d799b5 1468 type = (enum arm_reg_type) reg->type;
dcbf9037
JB
1469
1470 if (type != reg->type)
1471 return FAIL;
1472
1473 if (reg->neon)
1474 atype = *reg->neon;
5f4273c7 1475
dcbf9037
JB
1476 if (parse_neon_operand_type (&parsetype, &str) == SUCCESS)
1477 {
1478 if ((atype.defined & NTA_HASTYPE) != 0)
477330fc
RM
1479 {
1480 first_error (_("can't redefine type for operand"));
1481 return FAIL;
1482 }
dcbf9037
JB
1483 atype.defined |= NTA_HASTYPE;
1484 atype.eltype = parsetype;
1485 }
5f4273c7 1486
dcbf9037
JB
1487 if (skip_past_char (&str, '[') == SUCCESS)
1488 {
1489 if (type != REG_TYPE_VFD)
477330fc
RM
1490 {
1491 first_error (_("only D registers may be indexed"));
1492 return FAIL;
1493 }
5f4273c7 1494
dcbf9037 1495 if ((atype.defined & NTA_HASINDEX) != 0)
477330fc
RM
1496 {
1497 first_error (_("can't change index for operand"));
1498 return FAIL;
1499 }
dcbf9037
JB
1500
1501 atype.defined |= NTA_HASINDEX;
1502
1503 if (skip_past_char (&str, ']') == SUCCESS)
477330fc 1504 atype.index = NEON_ALL_LANES;
dcbf9037 1505 else
477330fc
RM
1506 {
1507 expressionS exp;
dcbf9037 1508
477330fc 1509 my_get_expression (&exp, &str, GE_NO_PREFIX);
dcbf9037 1510
477330fc
RM
1511 if (exp.X_op != O_constant)
1512 {
1513 first_error (_("constant expression required"));
1514 return FAIL;
1515 }
dcbf9037 1516
477330fc
RM
1517 if (skip_past_char (&str, ']') == FAIL)
1518 return FAIL;
dcbf9037 1519
477330fc
RM
1520 atype.index = exp.X_add_number;
1521 }
dcbf9037 1522 }
5f4273c7 1523
dcbf9037
JB
1524 if (typeinfo)
1525 *typeinfo = atype;
5f4273c7 1526
dcbf9037
JB
1527 if (rtype)
1528 *rtype = type;
5f4273c7 1529
dcbf9037 1530 *ccp = str;
5f4273c7 1531
dcbf9037
JB
1532 return reg->number;
1533}
1534
1535/* Like arm_reg_parse, but allow allow the following extra features:
1536 - If RTYPE is non-zero, return the (possibly restricted) type of the
1537 register (e.g. Neon double or quad reg when either has been requested).
1538 - If this is a Neon vector type with additional type information, fill
1539 in the struct pointed to by VECTYPE (if non-NULL).
5f4273c7 1540 This function will fault on encountering a scalar. */
dcbf9037
JB
1541
1542static int
1543arm_typed_reg_parse (char **ccp, enum arm_reg_type type,
477330fc 1544 enum arm_reg_type *rtype, struct neon_type_el *vectype)
dcbf9037
JB
1545{
1546 struct neon_typed_alias atype;
1547 char *str = *ccp;
1548 int reg = parse_typed_reg_or_scalar (&str, type, rtype, &atype);
1549
1550 if (reg == FAIL)
1551 return FAIL;
1552
0855e32b
NS
1553 /* Do not allow regname(... to parse as a register. */
1554 if (*str == '(')
1555 return FAIL;
1556
dcbf9037
JB
1557 /* Do not allow a scalar (reg+index) to parse as a register. */
1558 if ((atype.defined & NTA_HASINDEX) != 0)
1559 {
1560 first_error (_("register operand expected, but got scalar"));
1561 return FAIL;
1562 }
1563
1564 if (vectype)
1565 *vectype = atype.eltype;
1566
1567 *ccp = str;
1568
1569 return reg;
1570}
1571
1572#define NEON_SCALAR_REG(X) ((X) >> 4)
1573#define NEON_SCALAR_INDEX(X) ((X) & 15)
1574
5287ad62
JB
1575/* Parse a Neon scalar. Most of the time when we're parsing a scalar, we don't
1576 have enough information to be able to do a good job bounds-checking. So, we
1577 just do easy checks here, and do further checks later. */
1578
1579static int
dcbf9037 1580parse_scalar (char **ccp, int elsize, struct neon_type_el *type)
5287ad62 1581{
dcbf9037 1582 int reg;
5287ad62 1583 char *str = *ccp;
dcbf9037 1584 struct neon_typed_alias atype;
5f4273c7 1585
dcbf9037 1586 reg = parse_typed_reg_or_scalar (&str, REG_TYPE_VFD, NULL, &atype);
5f4273c7 1587
dcbf9037 1588 if (reg == FAIL || (atype.defined & NTA_HASINDEX) == 0)
5287ad62 1589 return FAIL;
5f4273c7 1590
dcbf9037 1591 if (atype.index == NEON_ALL_LANES)
5287ad62 1592 {
dcbf9037 1593 first_error (_("scalar must have an index"));
5287ad62
JB
1594 return FAIL;
1595 }
dcbf9037 1596 else if (atype.index >= 64 / elsize)
5287ad62 1597 {
dcbf9037 1598 first_error (_("scalar index out of range"));
5287ad62
JB
1599 return FAIL;
1600 }
5f4273c7 1601
dcbf9037
JB
1602 if (type)
1603 *type = atype.eltype;
5f4273c7 1604
5287ad62 1605 *ccp = str;
5f4273c7 1606
dcbf9037 1607 return reg * 16 + atype.index;
5287ad62
JB
1608}
1609
c19d1205 1610/* Parse an ARM register list. Returns the bitmask, or FAIL. */
e07e6e58 1611
c19d1205
ZW
1612static long
1613parse_reg_list (char ** strp)
1614{
1615 char * str = * strp;
1616 long range = 0;
1617 int another_range;
a737bd4d 1618
c19d1205
ZW
1619 /* We come back here if we get ranges concatenated by '+' or '|'. */
1620 do
6057a28f 1621 {
477330fc
RM
1622 skip_whitespace (str);
1623
c19d1205 1624 another_range = 0;
a737bd4d 1625
c19d1205
ZW
1626 if (*str == '{')
1627 {
1628 int in_range = 0;
1629 int cur_reg = -1;
a737bd4d 1630
c19d1205
ZW
1631 str++;
1632 do
1633 {
1634 int reg;
6057a28f 1635
dcbf9037 1636 if ((reg = arm_reg_parse (&str, REG_TYPE_RN)) == FAIL)
c19d1205 1637 {
dcbf9037 1638 first_error (_(reg_expected_msgs[REG_TYPE_RN]));
c19d1205
ZW
1639 return FAIL;
1640 }
a737bd4d 1641
c19d1205
ZW
1642 if (in_range)
1643 {
1644 int i;
a737bd4d 1645
c19d1205
ZW
1646 if (reg <= cur_reg)
1647 {
dcbf9037 1648 first_error (_("bad range in register list"));
c19d1205
ZW
1649 return FAIL;
1650 }
40a18ebd 1651
c19d1205
ZW
1652 for (i = cur_reg + 1; i < reg; i++)
1653 {
1654 if (range & (1 << i))
1655 as_tsktsk
1656 (_("Warning: duplicated register (r%d) in register list"),
1657 i);
1658 else
1659 range |= 1 << i;
1660 }
1661 in_range = 0;
1662 }
a737bd4d 1663
c19d1205
ZW
1664 if (range & (1 << reg))
1665 as_tsktsk (_("Warning: duplicated register (r%d) in register list"),
1666 reg);
1667 else if (reg <= cur_reg)
1668 as_tsktsk (_("Warning: register range not in ascending order"));
a737bd4d 1669
c19d1205
ZW
1670 range |= 1 << reg;
1671 cur_reg = reg;
1672 }
1673 while (skip_past_comma (&str) != FAIL
1674 || (in_range = 1, *str++ == '-'));
1675 str--;
a737bd4d 1676
d996d970 1677 if (skip_past_char (&str, '}') == FAIL)
c19d1205 1678 {
dcbf9037 1679 first_error (_("missing `}'"));
c19d1205
ZW
1680 return FAIL;
1681 }
1682 }
1683 else
1684 {
91d6fa6a 1685 expressionS exp;
40a18ebd 1686
91d6fa6a 1687 if (my_get_expression (&exp, &str, GE_NO_PREFIX))
c19d1205 1688 return FAIL;
40a18ebd 1689
91d6fa6a 1690 if (exp.X_op == O_constant)
c19d1205 1691 {
91d6fa6a
NC
1692 if (exp.X_add_number
1693 != (exp.X_add_number & 0x0000ffff))
c19d1205
ZW
1694 {
1695 inst.error = _("invalid register mask");
1696 return FAIL;
1697 }
a737bd4d 1698
91d6fa6a 1699 if ((range & exp.X_add_number) != 0)
c19d1205 1700 {
91d6fa6a 1701 int regno = range & exp.X_add_number;
a737bd4d 1702
c19d1205
ZW
1703 regno &= -regno;
1704 regno = (1 << regno) - 1;
1705 as_tsktsk
1706 (_("Warning: duplicated register (r%d) in register list"),
1707 regno);
1708 }
a737bd4d 1709
91d6fa6a 1710 range |= exp.X_add_number;
c19d1205
ZW
1711 }
1712 else
1713 {
1714 if (inst.reloc.type != 0)
1715 {
1716 inst.error = _("expression too complex");
1717 return FAIL;
1718 }
a737bd4d 1719
91d6fa6a 1720 memcpy (&inst.reloc.exp, &exp, sizeof (expressionS));
c19d1205
ZW
1721 inst.reloc.type = BFD_RELOC_ARM_MULTI;
1722 inst.reloc.pc_rel = 0;
1723 }
1724 }
a737bd4d 1725
c19d1205
ZW
1726 if (*str == '|' || *str == '+')
1727 {
1728 str++;
1729 another_range = 1;
1730 }
a737bd4d 1731 }
c19d1205 1732 while (another_range);
a737bd4d 1733
c19d1205
ZW
1734 *strp = str;
1735 return range;
a737bd4d
NC
1736}
1737
5287ad62
JB
1738/* Types of registers in a list. */
1739
1740enum reg_list_els
1741{
1742 REGLIST_VFP_S,
1743 REGLIST_VFP_D,
1744 REGLIST_NEON_D
1745};
1746
c19d1205
ZW
1747/* Parse a VFP register list. If the string is invalid return FAIL.
1748 Otherwise return the number of registers, and set PBASE to the first
5287ad62
JB
1749 register. Parses registers of type ETYPE.
1750 If REGLIST_NEON_D is used, several syntax enhancements are enabled:
1751 - Q registers can be used to specify pairs of D registers
1752 - { } can be omitted from around a singleton register list
477330fc
RM
1753 FIXME: This is not implemented, as it would require backtracking in
1754 some cases, e.g.:
1755 vtbl.8 d3,d4,d5
1756 This could be done (the meaning isn't really ambiguous), but doesn't
1757 fit in well with the current parsing framework.
dcbf9037
JB
1758 - 32 D registers may be used (also true for VFPv3).
1759 FIXME: Types are ignored in these register lists, which is probably a
1760 bug. */
6057a28f 1761
c19d1205 1762static int
037e8744 1763parse_vfp_reg_list (char **ccp, unsigned int *pbase, enum reg_list_els etype)
6057a28f 1764{
037e8744 1765 char *str = *ccp;
c19d1205
ZW
1766 int base_reg;
1767 int new_base;
21d799b5 1768 enum arm_reg_type regtype = (enum arm_reg_type) 0;
5287ad62 1769 int max_regs = 0;
c19d1205
ZW
1770 int count = 0;
1771 int warned = 0;
1772 unsigned long mask = 0;
a737bd4d 1773 int i;
6057a28f 1774
477330fc 1775 if (skip_past_char (&str, '{') == FAIL)
5287ad62
JB
1776 {
1777 inst.error = _("expecting {");
1778 return FAIL;
1779 }
6057a28f 1780
5287ad62 1781 switch (etype)
c19d1205 1782 {
5287ad62 1783 case REGLIST_VFP_S:
c19d1205
ZW
1784 regtype = REG_TYPE_VFS;
1785 max_regs = 32;
5287ad62 1786 break;
5f4273c7 1787
5287ad62
JB
1788 case REGLIST_VFP_D:
1789 regtype = REG_TYPE_VFD;
b7fc2769 1790 break;
5f4273c7 1791
b7fc2769
JB
1792 case REGLIST_NEON_D:
1793 regtype = REG_TYPE_NDQ;
1794 break;
1795 }
1796
1797 if (etype != REGLIST_VFP_S)
1798 {
b1cc4aeb
PB
1799 /* VFPv3 allows 32 D registers, except for the VFPv3-D16 variant. */
1800 if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_d32))
477330fc
RM
1801 {
1802 max_regs = 32;
1803 if (thumb_mode)
1804 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used,
1805 fpu_vfp_ext_d32);
1806 else
1807 ARM_MERGE_FEATURE_SETS (arm_arch_used, arm_arch_used,
1808 fpu_vfp_ext_d32);
1809 }
5287ad62 1810 else
477330fc 1811 max_regs = 16;
c19d1205 1812 }
6057a28f 1813
c19d1205 1814 base_reg = max_regs;
a737bd4d 1815
c19d1205
ZW
1816 do
1817 {
5287ad62 1818 int setmask = 1, addregs = 1;
dcbf9037 1819
037e8744 1820 new_base = arm_typed_reg_parse (&str, regtype, &regtype, NULL);
dcbf9037 1821
c19d1205 1822 if (new_base == FAIL)
a737bd4d 1823 {
dcbf9037 1824 first_error (_(reg_expected_msgs[regtype]));
c19d1205
ZW
1825 return FAIL;
1826 }
5f4273c7 1827
b7fc2769 1828 if (new_base >= max_regs)
477330fc
RM
1829 {
1830 first_error (_("register out of range in list"));
1831 return FAIL;
1832 }
5f4273c7 1833
5287ad62
JB
1834 /* Note: a value of 2 * n is returned for the register Q<n>. */
1835 if (regtype == REG_TYPE_NQ)
477330fc
RM
1836 {
1837 setmask = 3;
1838 addregs = 2;
1839 }
5287ad62 1840
c19d1205
ZW
1841 if (new_base < base_reg)
1842 base_reg = new_base;
a737bd4d 1843
5287ad62 1844 if (mask & (setmask << new_base))
c19d1205 1845 {
dcbf9037 1846 first_error (_("invalid register list"));
c19d1205 1847 return FAIL;
a737bd4d 1848 }
a737bd4d 1849
c19d1205
ZW
1850 if ((mask >> new_base) != 0 && ! warned)
1851 {
1852 as_tsktsk (_("register list not in ascending order"));
1853 warned = 1;
1854 }
0bbf2aa4 1855
5287ad62
JB
1856 mask |= setmask << new_base;
1857 count += addregs;
0bbf2aa4 1858
037e8744 1859 if (*str == '-') /* We have the start of a range expression */
c19d1205
ZW
1860 {
1861 int high_range;
0bbf2aa4 1862
037e8744 1863 str++;
0bbf2aa4 1864
037e8744 1865 if ((high_range = arm_typed_reg_parse (&str, regtype, NULL, NULL))
477330fc 1866 == FAIL)
c19d1205
ZW
1867 {
1868 inst.error = gettext (reg_expected_msgs[regtype]);
1869 return FAIL;
1870 }
0bbf2aa4 1871
477330fc
RM
1872 if (high_range >= max_regs)
1873 {
1874 first_error (_("register out of range in list"));
1875 return FAIL;
1876 }
b7fc2769 1877
477330fc
RM
1878 if (regtype == REG_TYPE_NQ)
1879 high_range = high_range + 1;
5287ad62 1880
c19d1205
ZW
1881 if (high_range <= new_base)
1882 {
1883 inst.error = _("register range not in ascending order");
1884 return FAIL;
1885 }
0bbf2aa4 1886
5287ad62 1887 for (new_base += addregs; new_base <= high_range; new_base += addregs)
0bbf2aa4 1888 {
5287ad62 1889 if (mask & (setmask << new_base))
0bbf2aa4 1890 {
c19d1205
ZW
1891 inst.error = _("invalid register list");
1892 return FAIL;
0bbf2aa4 1893 }
c19d1205 1894
5287ad62
JB
1895 mask |= setmask << new_base;
1896 count += addregs;
0bbf2aa4 1897 }
0bbf2aa4 1898 }
0bbf2aa4 1899 }
037e8744 1900 while (skip_past_comma (&str) != FAIL);
0bbf2aa4 1901
037e8744 1902 str++;
0bbf2aa4 1903
c19d1205
ZW
1904 /* Sanity check -- should have raised a parse error above. */
1905 if (count == 0 || count > max_regs)
1906 abort ();
1907
1908 *pbase = base_reg;
1909
1910 /* Final test -- the registers must be consecutive. */
1911 mask >>= base_reg;
1912 for (i = 0; i < count; i++)
1913 {
1914 if ((mask & (1u << i)) == 0)
1915 {
1916 inst.error = _("non-contiguous register range");
1917 return FAIL;
1918 }
1919 }
1920
037e8744
JB
1921 *ccp = str;
1922
c19d1205 1923 return count;
b99bd4ef
NC
1924}
1925
dcbf9037
JB
1926/* True if two alias types are the same. */
1927
c921be7d 1928static bfd_boolean
dcbf9037
JB
1929neon_alias_types_same (struct neon_typed_alias *a, struct neon_typed_alias *b)
1930{
1931 if (!a && !b)
c921be7d 1932 return TRUE;
5f4273c7 1933
dcbf9037 1934 if (!a || !b)
c921be7d 1935 return FALSE;
dcbf9037
JB
1936
1937 if (a->defined != b->defined)
c921be7d 1938 return FALSE;
5f4273c7 1939
dcbf9037
JB
1940 if ((a->defined & NTA_HASTYPE) != 0
1941 && (a->eltype.type != b->eltype.type
477330fc 1942 || a->eltype.size != b->eltype.size))
c921be7d 1943 return FALSE;
dcbf9037
JB
1944
1945 if ((a->defined & NTA_HASINDEX) != 0
1946 && (a->index != b->index))
c921be7d 1947 return FALSE;
5f4273c7 1948
c921be7d 1949 return TRUE;
dcbf9037
JB
1950}
1951
5287ad62
JB
1952/* Parse element/structure lists for Neon VLD<n> and VST<n> instructions.
1953 The base register is put in *PBASE.
dcbf9037 1954 The lane (or one of the NEON_*_LANES constants) is placed in bits [3:0] of
5287ad62
JB
1955 the return value.
1956 The register stride (minus one) is put in bit 4 of the return value.
dcbf9037
JB
1957 Bits [6:5] encode the list length (minus one).
1958 The type of the list elements is put in *ELTYPE, if non-NULL. */
5287ad62 1959
5287ad62 1960#define NEON_LANE(X) ((X) & 0xf)
dcbf9037 1961#define NEON_REG_STRIDE(X) ((((X) >> 4) & 1) + 1)
5287ad62
JB
1962#define NEON_REGLIST_LENGTH(X) ((((X) >> 5) & 3) + 1)
1963
1964static int
dcbf9037 1965parse_neon_el_struct_list (char **str, unsigned *pbase,
477330fc 1966 struct neon_type_el *eltype)
5287ad62
JB
1967{
1968 char *ptr = *str;
1969 int base_reg = -1;
1970 int reg_incr = -1;
1971 int count = 0;
1972 int lane = -1;
1973 int leading_brace = 0;
1974 enum arm_reg_type rtype = REG_TYPE_NDQ;
20203fb9
NC
1975 const char *const incr_error = _("register stride must be 1 or 2");
1976 const char *const type_error = _("mismatched element/structure types in list");
dcbf9037 1977 struct neon_typed_alias firsttype;
5f4273c7 1978
5287ad62
JB
1979 if (skip_past_char (&ptr, '{') == SUCCESS)
1980 leading_brace = 1;
5f4273c7 1981
5287ad62
JB
1982 do
1983 {
dcbf9037
JB
1984 struct neon_typed_alias atype;
1985 int getreg = parse_typed_reg_or_scalar (&ptr, rtype, &rtype, &atype);
1986
5287ad62 1987 if (getreg == FAIL)
477330fc
RM
1988 {
1989 first_error (_(reg_expected_msgs[rtype]));
1990 return FAIL;
1991 }
5f4273c7 1992
5287ad62 1993 if (base_reg == -1)
477330fc
RM
1994 {
1995 base_reg = getreg;
1996 if (rtype == REG_TYPE_NQ)
1997 {
1998 reg_incr = 1;
1999 }
2000 firsttype = atype;
2001 }
5287ad62 2002 else if (reg_incr == -1)
477330fc
RM
2003 {
2004 reg_incr = getreg - base_reg;
2005 if (reg_incr < 1 || reg_incr > 2)
2006 {
2007 first_error (_(incr_error));
2008 return FAIL;
2009 }
2010 }
5287ad62 2011 else if (getreg != base_reg + reg_incr * count)
477330fc
RM
2012 {
2013 first_error (_(incr_error));
2014 return FAIL;
2015 }
dcbf9037 2016
c921be7d 2017 if (! neon_alias_types_same (&atype, &firsttype))
477330fc
RM
2018 {
2019 first_error (_(type_error));
2020 return FAIL;
2021 }
5f4273c7 2022
5287ad62 2023 /* Handle Dn-Dm or Qn-Qm syntax. Can only be used with non-indexed list
477330fc 2024 modes. */
5287ad62 2025 if (ptr[0] == '-')
477330fc
RM
2026 {
2027 struct neon_typed_alias htype;
2028 int hireg, dregs = (rtype == REG_TYPE_NQ) ? 2 : 1;
2029 if (lane == -1)
2030 lane = NEON_INTERLEAVE_LANES;
2031 else if (lane != NEON_INTERLEAVE_LANES)
2032 {
2033 first_error (_(type_error));
2034 return FAIL;
2035 }
2036 if (reg_incr == -1)
2037 reg_incr = 1;
2038 else if (reg_incr != 1)
2039 {
2040 first_error (_("don't use Rn-Rm syntax with non-unit stride"));
2041 return FAIL;
2042 }
2043 ptr++;
2044 hireg = parse_typed_reg_or_scalar (&ptr, rtype, NULL, &htype);
2045 if (hireg == FAIL)
2046 {
2047 first_error (_(reg_expected_msgs[rtype]));
2048 return FAIL;
2049 }
2050 if (! neon_alias_types_same (&htype, &firsttype))
2051 {
2052 first_error (_(type_error));
2053 return FAIL;
2054 }
2055 count += hireg + dregs - getreg;
2056 continue;
2057 }
5f4273c7 2058
5287ad62
JB
2059 /* If we're using Q registers, we can't use [] or [n] syntax. */
2060 if (rtype == REG_TYPE_NQ)
477330fc
RM
2061 {
2062 count += 2;
2063 continue;
2064 }
5f4273c7 2065
dcbf9037 2066 if ((atype.defined & NTA_HASINDEX) != 0)
477330fc
RM
2067 {
2068 if (lane == -1)
2069 lane = atype.index;
2070 else if (lane != atype.index)
2071 {
2072 first_error (_(type_error));
2073 return FAIL;
2074 }
2075 }
5287ad62 2076 else if (lane == -1)
477330fc 2077 lane = NEON_INTERLEAVE_LANES;
5287ad62 2078 else if (lane != NEON_INTERLEAVE_LANES)
477330fc
RM
2079 {
2080 first_error (_(type_error));
2081 return FAIL;
2082 }
5287ad62
JB
2083 count++;
2084 }
2085 while ((count != 1 || leading_brace) && skip_past_comma (&ptr) != FAIL);
5f4273c7 2086
5287ad62
JB
2087 /* No lane set by [x]. We must be interleaving structures. */
2088 if (lane == -1)
2089 lane = NEON_INTERLEAVE_LANES;
5f4273c7 2090
5287ad62
JB
2091 /* Sanity check. */
2092 if (lane == -1 || base_reg == -1 || count < 1 || count > 4
2093 || (count > 1 && reg_incr == -1))
2094 {
dcbf9037 2095 first_error (_("error parsing element/structure list"));
5287ad62
JB
2096 return FAIL;
2097 }
2098
2099 if ((count > 1 || leading_brace) && skip_past_char (&ptr, '}') == FAIL)
2100 {
dcbf9037 2101 first_error (_("expected }"));
5287ad62
JB
2102 return FAIL;
2103 }
5f4273c7 2104
5287ad62
JB
2105 if (reg_incr == -1)
2106 reg_incr = 1;
2107
dcbf9037
JB
2108 if (eltype)
2109 *eltype = firsttype.eltype;
2110
5287ad62
JB
2111 *pbase = base_reg;
2112 *str = ptr;
5f4273c7 2113
5287ad62
JB
2114 return lane | ((reg_incr - 1) << 4) | ((count - 1) << 5);
2115}
2116
c19d1205
ZW
2117/* Parse an explicit relocation suffix on an expression. This is
2118 either nothing, or a word in parentheses. Note that if !OBJ_ELF,
2119 arm_reloc_hsh contains no entries, so this function can only
2120 succeed if there is no () after the word. Returns -1 on error,
2121 BFD_RELOC_UNUSED if there wasn't any suffix. */
3da1d841 2122
c19d1205
ZW
2123static int
2124parse_reloc (char **str)
b99bd4ef 2125{
c19d1205
ZW
2126 struct reloc_entry *r;
2127 char *p, *q;
b99bd4ef 2128
c19d1205
ZW
2129 if (**str != '(')
2130 return BFD_RELOC_UNUSED;
b99bd4ef 2131
c19d1205
ZW
2132 p = *str + 1;
2133 q = p;
2134
2135 while (*q && *q != ')' && *q != ',')
2136 q++;
2137 if (*q != ')')
2138 return -1;
2139
21d799b5
NC
2140 if ((r = (struct reloc_entry *)
2141 hash_find_n (arm_reloc_hsh, p, q - p)) == NULL)
c19d1205
ZW
2142 return -1;
2143
2144 *str = q + 1;
2145 return r->reloc;
b99bd4ef
NC
2146}
2147
c19d1205
ZW
2148/* Directives: register aliases. */
2149
dcbf9037 2150static struct reg_entry *
90ec0d68 2151insert_reg_alias (char *str, unsigned number, int type)
b99bd4ef 2152{
d3ce72d0 2153 struct reg_entry *new_reg;
c19d1205 2154 const char *name;
b99bd4ef 2155
d3ce72d0 2156 if ((new_reg = (struct reg_entry *) hash_find (arm_reg_hsh, str)) != 0)
c19d1205 2157 {
d3ce72d0 2158 if (new_reg->builtin)
c19d1205 2159 as_warn (_("ignoring attempt to redefine built-in register '%s'"), str);
b99bd4ef 2160
c19d1205
ZW
2161 /* Only warn about a redefinition if it's not defined as the
2162 same register. */
d3ce72d0 2163 else if (new_reg->number != number || new_reg->type != type)
c19d1205 2164 as_warn (_("ignoring redefinition of register alias '%s'"), str);
69b97547 2165
d929913e 2166 return NULL;
c19d1205 2167 }
b99bd4ef 2168
c19d1205 2169 name = xstrdup (str);
d3ce72d0 2170 new_reg = (struct reg_entry *) xmalloc (sizeof (struct reg_entry));
b99bd4ef 2171
d3ce72d0
NC
2172 new_reg->name = name;
2173 new_reg->number = number;
2174 new_reg->type = type;
2175 new_reg->builtin = FALSE;
2176 new_reg->neon = NULL;
b99bd4ef 2177
d3ce72d0 2178 if (hash_insert (arm_reg_hsh, name, (void *) new_reg))
c19d1205 2179 abort ();
5f4273c7 2180
d3ce72d0 2181 return new_reg;
dcbf9037
JB
2182}
2183
2184static void
2185insert_neon_reg_alias (char *str, int number, int type,
477330fc 2186 struct neon_typed_alias *atype)
dcbf9037
JB
2187{
2188 struct reg_entry *reg = insert_reg_alias (str, number, type);
5f4273c7 2189
dcbf9037
JB
2190 if (!reg)
2191 {
2192 first_error (_("attempt to redefine typed alias"));
2193 return;
2194 }
5f4273c7 2195
dcbf9037
JB
2196 if (atype)
2197 {
21d799b5 2198 reg->neon = (struct neon_typed_alias *)
477330fc 2199 xmalloc (sizeof (struct neon_typed_alias));
dcbf9037
JB
2200 *reg->neon = *atype;
2201 }
c19d1205 2202}
b99bd4ef 2203
c19d1205 2204/* Look for the .req directive. This is of the form:
b99bd4ef 2205
c19d1205 2206 new_register_name .req existing_register_name
b99bd4ef 2207
c19d1205 2208 If we find one, or if it looks sufficiently like one that we want to
d929913e 2209 handle any error here, return TRUE. Otherwise return FALSE. */
b99bd4ef 2210
d929913e 2211static bfd_boolean
c19d1205
ZW
2212create_register_alias (char * newname, char *p)
2213{
2214 struct reg_entry *old;
2215 char *oldname, *nbuf;
2216 size_t nlen;
b99bd4ef 2217
c19d1205
ZW
2218 /* The input scrubber ensures that whitespace after the mnemonic is
2219 collapsed to single spaces. */
2220 oldname = p;
2221 if (strncmp (oldname, " .req ", 6) != 0)
d929913e 2222 return FALSE;
b99bd4ef 2223
c19d1205
ZW
2224 oldname += 6;
2225 if (*oldname == '\0')
d929913e 2226 return FALSE;
b99bd4ef 2227
21d799b5 2228 old = (struct reg_entry *) hash_find (arm_reg_hsh, oldname);
c19d1205 2229 if (!old)
b99bd4ef 2230 {
c19d1205 2231 as_warn (_("unknown register '%s' -- .req ignored"), oldname);
d929913e 2232 return TRUE;
b99bd4ef
NC
2233 }
2234
c19d1205
ZW
2235 /* If TC_CASE_SENSITIVE is defined, then newname already points to
2236 the desired alias name, and p points to its end. If not, then
2237 the desired alias name is in the global original_case_string. */
2238#ifdef TC_CASE_SENSITIVE
2239 nlen = p - newname;
2240#else
2241 newname = original_case_string;
2242 nlen = strlen (newname);
2243#endif
b99bd4ef 2244
21d799b5 2245 nbuf = (char *) alloca (nlen + 1);
c19d1205
ZW
2246 memcpy (nbuf, newname, nlen);
2247 nbuf[nlen] = '\0';
b99bd4ef 2248
c19d1205
ZW
2249 /* Create aliases under the new name as stated; an all-lowercase
2250 version of the new name; and an all-uppercase version of the new
2251 name. */
d929913e
NC
2252 if (insert_reg_alias (nbuf, old->number, old->type) != NULL)
2253 {
2254 for (p = nbuf; *p; p++)
2255 *p = TOUPPER (*p);
c19d1205 2256
d929913e
NC
2257 if (strncmp (nbuf, newname, nlen))
2258 {
2259 /* If this attempt to create an additional alias fails, do not bother
2260 trying to create the all-lower case alias. We will fail and issue
2261 a second, duplicate error message. This situation arises when the
2262 programmer does something like:
2263 foo .req r0
2264 Foo .req r1
2265 The second .req creates the "Foo" alias but then fails to create
5f4273c7 2266 the artificial FOO alias because it has already been created by the
d929913e
NC
2267 first .req. */
2268 if (insert_reg_alias (nbuf, old->number, old->type) == NULL)
2269 return TRUE;
2270 }
c19d1205 2271
d929913e
NC
2272 for (p = nbuf; *p; p++)
2273 *p = TOLOWER (*p);
c19d1205 2274
d929913e
NC
2275 if (strncmp (nbuf, newname, nlen))
2276 insert_reg_alias (nbuf, old->number, old->type);
2277 }
c19d1205 2278
d929913e 2279 return TRUE;
b99bd4ef
NC
2280}
2281
dcbf9037
JB
2282/* Create a Neon typed/indexed register alias using directives, e.g.:
2283 X .dn d5.s32[1]
2284 Y .qn 6.s16
2285 Z .dn d7
2286 T .dn Z[0]
2287 These typed registers can be used instead of the types specified after the
2288 Neon mnemonic, so long as all operands given have types. Types can also be
2289 specified directly, e.g.:
5f4273c7 2290 vadd d0.s32, d1.s32, d2.s32 */
dcbf9037 2291
c921be7d 2292static bfd_boolean
dcbf9037
JB
2293create_neon_reg_alias (char *newname, char *p)
2294{
2295 enum arm_reg_type basetype;
2296 struct reg_entry *basereg;
2297 struct reg_entry mybasereg;
2298 struct neon_type ntype;
2299 struct neon_typed_alias typeinfo;
12d6b0b7 2300 char *namebuf, *nameend ATTRIBUTE_UNUSED;
dcbf9037 2301 int namelen;
5f4273c7 2302
dcbf9037
JB
2303 typeinfo.defined = 0;
2304 typeinfo.eltype.type = NT_invtype;
2305 typeinfo.eltype.size = -1;
2306 typeinfo.index = -1;
5f4273c7 2307
dcbf9037 2308 nameend = p;
5f4273c7 2309
dcbf9037
JB
2310 if (strncmp (p, " .dn ", 5) == 0)
2311 basetype = REG_TYPE_VFD;
2312 else if (strncmp (p, " .qn ", 5) == 0)
2313 basetype = REG_TYPE_NQ;
2314 else
c921be7d 2315 return FALSE;
5f4273c7 2316
dcbf9037 2317 p += 5;
5f4273c7 2318
dcbf9037 2319 if (*p == '\0')
c921be7d 2320 return FALSE;
5f4273c7 2321
dcbf9037
JB
2322 basereg = arm_reg_parse_multi (&p);
2323
2324 if (basereg && basereg->type != basetype)
2325 {
2326 as_bad (_("bad type for register"));
c921be7d 2327 return FALSE;
dcbf9037
JB
2328 }
2329
2330 if (basereg == NULL)
2331 {
2332 expressionS exp;
2333 /* Try parsing as an integer. */
2334 my_get_expression (&exp, &p, GE_NO_PREFIX);
2335 if (exp.X_op != O_constant)
477330fc
RM
2336 {
2337 as_bad (_("expression must be constant"));
2338 return FALSE;
2339 }
dcbf9037
JB
2340 basereg = &mybasereg;
2341 basereg->number = (basetype == REG_TYPE_NQ) ? exp.X_add_number * 2
477330fc 2342 : exp.X_add_number;
dcbf9037
JB
2343 basereg->neon = 0;
2344 }
2345
2346 if (basereg->neon)
2347 typeinfo = *basereg->neon;
2348
2349 if (parse_neon_type (&ntype, &p) == SUCCESS)
2350 {
2351 /* We got a type. */
2352 if (typeinfo.defined & NTA_HASTYPE)
477330fc
RM
2353 {
2354 as_bad (_("can't redefine the type of a register alias"));
2355 return FALSE;
2356 }
5f4273c7 2357
dcbf9037
JB
2358 typeinfo.defined |= NTA_HASTYPE;
2359 if (ntype.elems != 1)
477330fc
RM
2360 {
2361 as_bad (_("you must specify a single type only"));
2362 return FALSE;
2363 }
dcbf9037
JB
2364 typeinfo.eltype = ntype.el[0];
2365 }
5f4273c7 2366
dcbf9037
JB
2367 if (skip_past_char (&p, '[') == SUCCESS)
2368 {
2369 expressionS exp;
2370 /* We got a scalar index. */
5f4273c7 2371
dcbf9037 2372 if (typeinfo.defined & NTA_HASINDEX)
477330fc
RM
2373 {
2374 as_bad (_("can't redefine the index of a scalar alias"));
2375 return FALSE;
2376 }
5f4273c7 2377
dcbf9037 2378 my_get_expression (&exp, &p, GE_NO_PREFIX);
5f4273c7 2379
dcbf9037 2380 if (exp.X_op != O_constant)
477330fc
RM
2381 {
2382 as_bad (_("scalar index must be constant"));
2383 return FALSE;
2384 }
5f4273c7 2385
dcbf9037
JB
2386 typeinfo.defined |= NTA_HASINDEX;
2387 typeinfo.index = exp.X_add_number;
5f4273c7 2388
dcbf9037 2389 if (skip_past_char (&p, ']') == FAIL)
477330fc
RM
2390 {
2391 as_bad (_("expecting ]"));
2392 return FALSE;
2393 }
dcbf9037
JB
2394 }
2395
15735687
NS
2396 /* If TC_CASE_SENSITIVE is defined, then newname already points to
2397 the desired alias name, and p points to its end. If not, then
2398 the desired alias name is in the global original_case_string. */
2399#ifdef TC_CASE_SENSITIVE
dcbf9037 2400 namelen = nameend - newname;
15735687
NS
2401#else
2402 newname = original_case_string;
2403 namelen = strlen (newname);
2404#endif
2405
21d799b5 2406 namebuf = (char *) alloca (namelen + 1);
dcbf9037
JB
2407 strncpy (namebuf, newname, namelen);
2408 namebuf[namelen] = '\0';
5f4273c7 2409
dcbf9037 2410 insert_neon_reg_alias (namebuf, basereg->number, basetype,
477330fc 2411 typeinfo.defined != 0 ? &typeinfo : NULL);
5f4273c7 2412
dcbf9037
JB
2413 /* Insert name in all uppercase. */
2414 for (p = namebuf; *p; p++)
2415 *p = TOUPPER (*p);
5f4273c7 2416
dcbf9037
JB
2417 if (strncmp (namebuf, newname, namelen))
2418 insert_neon_reg_alias (namebuf, basereg->number, basetype,
477330fc 2419 typeinfo.defined != 0 ? &typeinfo : NULL);
5f4273c7 2420
dcbf9037
JB
2421 /* Insert name in all lowercase. */
2422 for (p = namebuf; *p; p++)
2423 *p = TOLOWER (*p);
5f4273c7 2424
dcbf9037
JB
2425 if (strncmp (namebuf, newname, namelen))
2426 insert_neon_reg_alias (namebuf, basereg->number, basetype,
477330fc 2427 typeinfo.defined != 0 ? &typeinfo : NULL);
5f4273c7 2428
c921be7d 2429 return TRUE;
dcbf9037
JB
2430}
2431
c19d1205
ZW
2432/* Should never be called, as .req goes between the alias and the
2433 register name, not at the beginning of the line. */
c921be7d 2434
b99bd4ef 2435static void
c19d1205 2436s_req (int a ATTRIBUTE_UNUSED)
b99bd4ef 2437{
c19d1205
ZW
2438 as_bad (_("invalid syntax for .req directive"));
2439}
b99bd4ef 2440
dcbf9037
JB
2441static void
2442s_dn (int a ATTRIBUTE_UNUSED)
2443{
2444 as_bad (_("invalid syntax for .dn directive"));
2445}
2446
2447static void
2448s_qn (int a ATTRIBUTE_UNUSED)
2449{
2450 as_bad (_("invalid syntax for .qn directive"));
2451}
2452
c19d1205
ZW
2453/* The .unreq directive deletes an alias which was previously defined
2454 by .req. For example:
b99bd4ef 2455
c19d1205
ZW
2456 my_alias .req r11
2457 .unreq my_alias */
b99bd4ef
NC
2458
2459static void
c19d1205 2460s_unreq (int a ATTRIBUTE_UNUSED)
b99bd4ef 2461{
c19d1205
ZW
2462 char * name;
2463 char saved_char;
b99bd4ef 2464
c19d1205
ZW
2465 name = input_line_pointer;
2466
2467 while (*input_line_pointer != 0
2468 && *input_line_pointer != ' '
2469 && *input_line_pointer != '\n')
2470 ++input_line_pointer;
2471
2472 saved_char = *input_line_pointer;
2473 *input_line_pointer = 0;
2474
2475 if (!*name)
2476 as_bad (_("invalid syntax for .unreq directive"));
2477 else
2478 {
21d799b5 2479 struct reg_entry *reg = (struct reg_entry *) hash_find (arm_reg_hsh,
477330fc 2480 name);
c19d1205
ZW
2481
2482 if (!reg)
2483 as_bad (_("unknown register alias '%s'"), name);
2484 else if (reg->builtin)
a1727c1a 2485 as_warn (_("ignoring attempt to use .unreq on fixed register name: '%s'"),
c19d1205
ZW
2486 name);
2487 else
2488 {
d929913e
NC
2489 char * p;
2490 char * nbuf;
2491
db0bc284 2492 hash_delete (arm_reg_hsh, name, FALSE);
c19d1205 2493 free ((char *) reg->name);
477330fc
RM
2494 if (reg->neon)
2495 free (reg->neon);
c19d1205 2496 free (reg);
d929913e
NC
2497
2498 /* Also locate the all upper case and all lower case versions.
2499 Do not complain if we cannot find one or the other as it
2500 was probably deleted above. */
5f4273c7 2501
d929913e
NC
2502 nbuf = strdup (name);
2503 for (p = nbuf; *p; p++)
2504 *p = TOUPPER (*p);
21d799b5 2505 reg = (struct reg_entry *) hash_find (arm_reg_hsh, nbuf);
d929913e
NC
2506 if (reg)
2507 {
db0bc284 2508 hash_delete (arm_reg_hsh, nbuf, FALSE);
d929913e
NC
2509 free ((char *) reg->name);
2510 if (reg->neon)
2511 free (reg->neon);
2512 free (reg);
2513 }
2514
2515 for (p = nbuf; *p; p++)
2516 *p = TOLOWER (*p);
21d799b5 2517 reg = (struct reg_entry *) hash_find (arm_reg_hsh, nbuf);
d929913e
NC
2518 if (reg)
2519 {
db0bc284 2520 hash_delete (arm_reg_hsh, nbuf, FALSE);
d929913e
NC
2521 free ((char *) reg->name);
2522 if (reg->neon)
2523 free (reg->neon);
2524 free (reg);
2525 }
2526
2527 free (nbuf);
c19d1205
ZW
2528 }
2529 }
b99bd4ef 2530
c19d1205 2531 *input_line_pointer = saved_char;
b99bd4ef
NC
2532 demand_empty_rest_of_line ();
2533}
2534
c19d1205
ZW
2535/* Directives: Instruction set selection. */
2536
2537#ifdef OBJ_ELF
2538/* This code is to handle mapping symbols as defined in the ARM ELF spec.
2539 (See "Mapping symbols", section 4.5.5, ARM AAELF version 1.0).
2540 Note that previously, $a and $t has type STT_FUNC (BSF_OBJECT flag),
2541 and $d has type STT_OBJECT (BSF_OBJECT flag). Now all three are untyped. */
2542
cd000bff
DJ
2543/* Create a new mapping symbol for the transition to STATE. */
2544
2545static void
2546make_mapping_symbol (enum mstate state, valueT value, fragS *frag)
b99bd4ef 2547{
a737bd4d 2548 symbolS * symbolP;
c19d1205
ZW
2549 const char * symname;
2550 int type;
b99bd4ef 2551
c19d1205 2552 switch (state)
b99bd4ef 2553 {
c19d1205
ZW
2554 case MAP_DATA:
2555 symname = "$d";
2556 type = BSF_NO_FLAGS;
2557 break;
2558 case MAP_ARM:
2559 symname = "$a";
2560 type = BSF_NO_FLAGS;
2561 break;
2562 case MAP_THUMB:
2563 symname = "$t";
2564 type = BSF_NO_FLAGS;
2565 break;
c19d1205
ZW
2566 default:
2567 abort ();
2568 }
2569
cd000bff 2570 symbolP = symbol_new (symname, now_seg, value, frag);
c19d1205
ZW
2571 symbol_get_bfdsym (symbolP)->flags |= type | BSF_LOCAL;
2572
2573 switch (state)
2574 {
2575 case MAP_ARM:
2576 THUMB_SET_FUNC (symbolP, 0);
2577 ARM_SET_THUMB (symbolP, 0);
2578 ARM_SET_INTERWORK (symbolP, support_interwork);
2579 break;
2580
2581 case MAP_THUMB:
2582 THUMB_SET_FUNC (symbolP, 1);
2583 ARM_SET_THUMB (symbolP, 1);
2584 ARM_SET_INTERWORK (symbolP, support_interwork);
2585 break;
2586
2587 case MAP_DATA:
2588 default:
cd000bff
DJ
2589 break;
2590 }
2591
2592 /* Save the mapping symbols for future reference. Also check that
2593 we do not place two mapping symbols at the same offset within a
2594 frag. We'll handle overlap between frags in
2de7820f
JZ
2595 check_mapping_symbols.
2596
2597 If .fill or other data filling directive generates zero sized data,
2598 the mapping symbol for the following code will have the same value
2599 as the one generated for the data filling directive. In this case,
2600 we replace the old symbol with the new one at the same address. */
cd000bff
DJ
2601 if (value == 0)
2602 {
2de7820f
JZ
2603 if (frag->tc_frag_data.first_map != NULL)
2604 {
2605 know (S_GET_VALUE (frag->tc_frag_data.first_map) == 0);
2606 symbol_remove (frag->tc_frag_data.first_map, &symbol_rootP, &symbol_lastP);
2607 }
cd000bff
DJ
2608 frag->tc_frag_data.first_map = symbolP;
2609 }
2610 if (frag->tc_frag_data.last_map != NULL)
0f020cef
JZ
2611 {
2612 know (S_GET_VALUE (frag->tc_frag_data.last_map) <= S_GET_VALUE (symbolP));
0f020cef
JZ
2613 if (S_GET_VALUE (frag->tc_frag_data.last_map) == S_GET_VALUE (symbolP))
2614 symbol_remove (frag->tc_frag_data.last_map, &symbol_rootP, &symbol_lastP);
2615 }
cd000bff
DJ
2616 frag->tc_frag_data.last_map = symbolP;
2617}
2618
2619/* We must sometimes convert a region marked as code to data during
2620 code alignment, if an odd number of bytes have to be padded. The
2621 code mapping symbol is pushed to an aligned address. */
2622
2623static void
2624insert_data_mapping_symbol (enum mstate state,
2625 valueT value, fragS *frag, offsetT bytes)
2626{
2627 /* If there was already a mapping symbol, remove it. */
2628 if (frag->tc_frag_data.last_map != NULL
2629 && S_GET_VALUE (frag->tc_frag_data.last_map) == frag->fr_address + value)
2630 {
2631 symbolS *symp = frag->tc_frag_data.last_map;
2632
2633 if (value == 0)
2634 {
2635 know (frag->tc_frag_data.first_map == symp);
2636 frag->tc_frag_data.first_map = NULL;
2637 }
2638 frag->tc_frag_data.last_map = NULL;
2639 symbol_remove (symp, &symbol_rootP, &symbol_lastP);
c19d1205 2640 }
cd000bff
DJ
2641
2642 make_mapping_symbol (MAP_DATA, value, frag);
2643 make_mapping_symbol (state, value + bytes, frag);
2644}
2645
2646static void mapping_state_2 (enum mstate state, int max_chars);
2647
2648/* Set the mapping state to STATE. Only call this when about to
2649 emit some STATE bytes to the file. */
2650
4e9aaefb 2651#define TRANSITION(from, to) (mapstate == (from) && state == (to))
cd000bff
DJ
2652void
2653mapping_state (enum mstate state)
2654{
940b5ce0
DJ
2655 enum mstate mapstate = seg_info (now_seg)->tc_segment_info_data.mapstate;
2656
cd000bff
DJ
2657 if (mapstate == state)
2658 /* The mapping symbol has already been emitted.
2659 There is nothing else to do. */
2660 return;
49c62a33
NC
2661
2662 if (state == MAP_ARM || state == MAP_THUMB)
2663 /* PR gas/12931
2664 All ARM instructions require 4-byte alignment.
2665 (Almost) all Thumb instructions require 2-byte alignment.
2666
2667 When emitting instructions into any section, mark the section
2668 appropriately.
2669
2670 Some Thumb instructions are alignment-sensitive modulo 4 bytes,
2671 but themselves require 2-byte alignment; this applies to some
2672 PC- relative forms. However, these cases will invovle implicit
2673 literal pool generation or an explicit .align >=2, both of
2674 which will cause the section to me marked with sufficient
2675 alignment. Thus, we don't handle those cases here. */
2676 record_alignment (now_seg, state == MAP_ARM ? 2 : 1);
2677
2678 if (TRANSITION (MAP_UNDEFINED, MAP_DATA))
4e9aaefb 2679 /* This case will be evaluated later. */
cd000bff 2680 return;
cd000bff
DJ
2681
2682 mapping_state_2 (state, 0);
cd000bff
DJ
2683}
2684
2685/* Same as mapping_state, but MAX_CHARS bytes have already been
2686 allocated. Put the mapping symbol that far back. */
2687
2688static void
2689mapping_state_2 (enum mstate state, int max_chars)
2690{
940b5ce0
DJ
2691 enum mstate mapstate = seg_info (now_seg)->tc_segment_info_data.mapstate;
2692
2693 if (!SEG_NORMAL (now_seg))
2694 return;
2695
cd000bff
DJ
2696 if (mapstate == state)
2697 /* The mapping symbol has already been emitted.
2698 There is nothing else to do. */
2699 return;
2700
4e9aaefb
SA
2701 if (TRANSITION (MAP_UNDEFINED, MAP_ARM)
2702 || TRANSITION (MAP_UNDEFINED, MAP_THUMB))
2703 {
2704 struct frag * const frag_first = seg_info (now_seg)->frchainP->frch_root;
2705 const int add_symbol = (frag_now != frag_first) || (frag_now_fix () > 0);
2706
2707 if (add_symbol)
2708 make_mapping_symbol (MAP_DATA, (valueT) 0, frag_first);
2709 }
2710
cd000bff
DJ
2711 seg_info (now_seg)->tc_segment_info_data.mapstate = state;
2712 make_mapping_symbol (state, (valueT) frag_now_fix () - max_chars, frag_now);
c19d1205 2713}
4e9aaefb 2714#undef TRANSITION
c19d1205 2715#else
d3106081
NS
2716#define mapping_state(x) ((void)0)
2717#define mapping_state_2(x, y) ((void)0)
c19d1205
ZW
2718#endif
2719
2720/* Find the real, Thumb encoded start of a Thumb function. */
2721
4343666d 2722#ifdef OBJ_COFF
c19d1205
ZW
2723static symbolS *
2724find_real_start (symbolS * symbolP)
2725{
2726 char * real_start;
2727 const char * name = S_GET_NAME (symbolP);
2728 symbolS * new_target;
2729
2730 /* This definition must agree with the one in gcc/config/arm/thumb.c. */
2731#define STUB_NAME ".real_start_of"
2732
2733 if (name == NULL)
2734 abort ();
2735
37f6032b
ZW
2736 /* The compiler may generate BL instructions to local labels because
2737 it needs to perform a branch to a far away location. These labels
2738 do not have a corresponding ".real_start_of" label. We check
2739 both for S_IS_LOCAL and for a leading dot, to give a way to bypass
2740 the ".real_start_of" convention for nonlocal branches. */
2741 if (S_IS_LOCAL (symbolP) || name[0] == '.')
c19d1205
ZW
2742 return symbolP;
2743
37f6032b 2744 real_start = ACONCAT ((STUB_NAME, name, NULL));
c19d1205
ZW
2745 new_target = symbol_find (real_start);
2746
2747 if (new_target == NULL)
2748 {
bd3ba5d1 2749 as_warn (_("Failed to find real start of function: %s\n"), name);
c19d1205
ZW
2750 new_target = symbolP;
2751 }
2752
c19d1205
ZW
2753 return new_target;
2754}
4343666d 2755#endif
c19d1205
ZW
2756
2757static void
2758opcode_select (int width)
2759{
2760 switch (width)
2761 {
2762 case 16:
2763 if (! thumb_mode)
2764 {
e74cfd16 2765 if (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v4t))
c19d1205
ZW
2766 as_bad (_("selected processor does not support THUMB opcodes"));
2767
2768 thumb_mode = 1;
2769 /* No need to force the alignment, since we will have been
2770 coming from ARM mode, which is word-aligned. */
2771 record_alignment (now_seg, 1);
2772 }
c19d1205
ZW
2773 break;
2774
2775 case 32:
2776 if (thumb_mode)
2777 {
e74cfd16 2778 if (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v1))
c19d1205
ZW
2779 as_bad (_("selected processor does not support ARM opcodes"));
2780
2781 thumb_mode = 0;
2782
2783 if (!need_pass_2)
2784 frag_align (2, 0, 0);
2785
2786 record_alignment (now_seg, 1);
2787 }
c19d1205
ZW
2788 break;
2789
2790 default:
2791 as_bad (_("invalid instruction size selected (%d)"), width);
2792 }
2793}
2794
2795static void
2796s_arm (int ignore ATTRIBUTE_UNUSED)
2797{
2798 opcode_select (32);
2799 demand_empty_rest_of_line ();
2800}
2801
2802static void
2803s_thumb (int ignore ATTRIBUTE_UNUSED)
2804{
2805 opcode_select (16);
2806 demand_empty_rest_of_line ();
2807}
2808
2809static void
2810s_code (int unused ATTRIBUTE_UNUSED)
2811{
2812 int temp;
2813
2814 temp = get_absolute_expression ();
2815 switch (temp)
2816 {
2817 case 16:
2818 case 32:
2819 opcode_select (temp);
2820 break;
2821
2822 default:
2823 as_bad (_("invalid operand to .code directive (%d) (expecting 16 or 32)"), temp);
2824 }
2825}
2826
2827static void
2828s_force_thumb (int ignore ATTRIBUTE_UNUSED)
2829{
2830 /* If we are not already in thumb mode go into it, EVEN if
2831 the target processor does not support thumb instructions.
2832 This is used by gcc/config/arm/lib1funcs.asm for example
2833 to compile interworking support functions even if the
2834 target processor should not support interworking. */
2835 if (! thumb_mode)
2836 {
2837 thumb_mode = 2;
2838 record_alignment (now_seg, 1);
2839 }
2840
2841 demand_empty_rest_of_line ();
2842}
2843
2844static void
2845s_thumb_func (int ignore ATTRIBUTE_UNUSED)
2846{
2847 s_thumb (0);
2848
2849 /* The following label is the name/address of the start of a Thumb function.
2850 We need to know this for the interworking support. */
2851 label_is_thumb_function_name = TRUE;
2852}
2853
2854/* Perform a .set directive, but also mark the alias as
2855 being a thumb function. */
2856
2857static void
2858s_thumb_set (int equiv)
2859{
2860 /* XXX the following is a duplicate of the code for s_set() in read.c
2861 We cannot just call that code as we need to get at the symbol that
2862 is created. */
2863 char * name;
2864 char delim;
2865 char * end_name;
2866 symbolS * symbolP;
2867
2868 /* Especial apologies for the random logic:
2869 This just grew, and could be parsed much more simply!
2870 Dean - in haste. */
d02603dc 2871 delim = get_symbol_name (& name);
c19d1205 2872 end_name = input_line_pointer;
d02603dc 2873 (void) restore_line_pointer (delim);
c19d1205
ZW
2874
2875 if (*input_line_pointer != ',')
2876 {
2877 *end_name = 0;
2878 as_bad (_("expected comma after name \"%s\""), name);
b99bd4ef
NC
2879 *end_name = delim;
2880 ignore_rest_of_line ();
2881 return;
2882 }
2883
2884 input_line_pointer++;
2885 *end_name = 0;
2886
2887 if (name[0] == '.' && name[1] == '\0')
2888 {
2889 /* XXX - this should not happen to .thumb_set. */
2890 abort ();
2891 }
2892
2893 if ((symbolP = symbol_find (name)) == NULL
2894 && (symbolP = md_undefined_symbol (name)) == NULL)
2895 {
2896#ifndef NO_LISTING
2897 /* When doing symbol listings, play games with dummy fragments living
2898 outside the normal fragment chain to record the file and line info
c19d1205 2899 for this symbol. */
b99bd4ef
NC
2900 if (listing & LISTING_SYMBOLS)
2901 {
2902 extern struct list_info_struct * listing_tail;
21d799b5 2903 fragS * dummy_frag = (fragS * ) xmalloc (sizeof (fragS));
b99bd4ef
NC
2904
2905 memset (dummy_frag, 0, sizeof (fragS));
2906 dummy_frag->fr_type = rs_fill;
2907 dummy_frag->line = listing_tail;
2908 symbolP = symbol_new (name, undefined_section, 0, dummy_frag);
2909 dummy_frag->fr_symbol = symbolP;
2910 }
2911 else
2912#endif
2913 symbolP = symbol_new (name, undefined_section, 0, &zero_address_frag);
2914
2915#ifdef OBJ_COFF
2916 /* "set" symbols are local unless otherwise specified. */
2917 SF_SET_LOCAL (symbolP);
2918#endif /* OBJ_COFF */
2919 } /* Make a new symbol. */
2920
2921 symbol_table_insert (symbolP);
2922
2923 * end_name = delim;
2924
2925 if (equiv
2926 && S_IS_DEFINED (symbolP)
2927 && S_GET_SEGMENT (symbolP) != reg_section)
2928 as_bad (_("symbol `%s' already defined"), S_GET_NAME (symbolP));
2929
2930 pseudo_set (symbolP);
2931
2932 demand_empty_rest_of_line ();
2933
c19d1205 2934 /* XXX Now we come to the Thumb specific bit of code. */
b99bd4ef
NC
2935
2936 THUMB_SET_FUNC (symbolP, 1);
2937 ARM_SET_THUMB (symbolP, 1);
2938#if defined OBJ_ELF || defined OBJ_COFF
2939 ARM_SET_INTERWORK (symbolP, support_interwork);
2940#endif
2941}
2942
c19d1205 2943/* Directives: Mode selection. */
b99bd4ef 2944
c19d1205
ZW
2945/* .syntax [unified|divided] - choose the new unified syntax
2946 (same for Arm and Thumb encoding, modulo slight differences in what
2947 can be represented) or the old divergent syntax for each mode. */
b99bd4ef 2948static void
c19d1205 2949s_syntax (int unused ATTRIBUTE_UNUSED)
b99bd4ef 2950{
c19d1205
ZW
2951 char *name, delim;
2952
d02603dc 2953 delim = get_symbol_name (& name);
c19d1205
ZW
2954
2955 if (!strcasecmp (name, "unified"))
2956 unified_syntax = TRUE;
2957 else if (!strcasecmp (name, "divided"))
2958 unified_syntax = FALSE;
2959 else
2960 {
2961 as_bad (_("unrecognized syntax mode \"%s\""), name);
2962 return;
2963 }
d02603dc 2964 (void) restore_line_pointer (delim);
b99bd4ef
NC
2965 demand_empty_rest_of_line ();
2966}
2967
c19d1205
ZW
2968/* Directives: sectioning and alignment. */
2969
c19d1205
ZW
2970static void
2971s_bss (int ignore ATTRIBUTE_UNUSED)
b99bd4ef 2972{
c19d1205
ZW
2973 /* We don't support putting frags in the BSS segment, we fake it by
2974 marking in_bss, then looking at s_skip for clues. */
2975 subseg_set (bss_section, 0);
2976 demand_empty_rest_of_line ();
cd000bff
DJ
2977
2978#ifdef md_elf_section_change_hook
2979 md_elf_section_change_hook ();
2980#endif
c19d1205 2981}
b99bd4ef 2982
c19d1205
ZW
2983static void
2984s_even (int ignore ATTRIBUTE_UNUSED)
2985{
2986 /* Never make frag if expect extra pass. */
2987 if (!need_pass_2)
2988 frag_align (1, 0, 0);
b99bd4ef 2989
c19d1205 2990 record_alignment (now_seg, 1);
b99bd4ef 2991
c19d1205 2992 demand_empty_rest_of_line ();
b99bd4ef
NC
2993}
2994
2e6976a8
DG
2995/* Directives: CodeComposer Studio. */
2996
2997/* .ref (for CodeComposer Studio syntax only). */
2998static void
2999s_ccs_ref (int unused ATTRIBUTE_UNUSED)
3000{
3001 if (codecomposer_syntax)
3002 ignore_rest_of_line ();
3003 else
3004 as_bad (_(".ref pseudo-op only available with -mccs flag."));
3005}
3006
3007/* If name is not NULL, then it is used for marking the beginning of a
3008 function, wherease if it is NULL then it means the function end. */
3009static void
3010asmfunc_debug (const char * name)
3011{
3012 static const char * last_name = NULL;
3013
3014 if (name != NULL)
3015 {
3016 gas_assert (last_name == NULL);
3017 last_name = name;
3018
3019 if (debug_type == DEBUG_STABS)
3020 stabs_generate_asm_func (name, name);
3021 }
3022 else
3023 {
3024 gas_assert (last_name != NULL);
3025
3026 if (debug_type == DEBUG_STABS)
3027 stabs_generate_asm_endfunc (last_name, last_name);
3028
3029 last_name = NULL;
3030 }
3031}
3032
3033static void
3034s_ccs_asmfunc (int unused ATTRIBUTE_UNUSED)
3035{
3036 if (codecomposer_syntax)
3037 {
3038 switch (asmfunc_state)
3039 {
3040 case OUTSIDE_ASMFUNC:
3041 asmfunc_state = WAITING_ASMFUNC_NAME;
3042 break;
3043
3044 case WAITING_ASMFUNC_NAME:
3045 as_bad (_(".asmfunc repeated."));
3046 break;
3047
3048 case WAITING_ENDASMFUNC:
3049 as_bad (_(".asmfunc without function."));
3050 break;
3051 }
3052 demand_empty_rest_of_line ();
3053 }
3054 else
3055 as_bad (_(".asmfunc pseudo-op only available with -mccs flag."));
3056}
3057
3058static void
3059s_ccs_endasmfunc (int unused ATTRIBUTE_UNUSED)
3060{
3061 if (codecomposer_syntax)
3062 {
3063 switch (asmfunc_state)
3064 {
3065 case OUTSIDE_ASMFUNC:
3066 as_bad (_(".endasmfunc without a .asmfunc."));
3067 break;
3068
3069 case WAITING_ASMFUNC_NAME:
3070 as_bad (_(".endasmfunc without function."));
3071 break;
3072
3073 case WAITING_ENDASMFUNC:
3074 asmfunc_state = OUTSIDE_ASMFUNC;
3075 asmfunc_debug (NULL);
3076 break;
3077 }
3078 demand_empty_rest_of_line ();
3079 }
3080 else
3081 as_bad (_(".endasmfunc pseudo-op only available with -mccs flag."));
3082}
3083
3084static void
3085s_ccs_def (int name)
3086{
3087 if (codecomposer_syntax)
3088 s_globl (name);
3089 else
3090 as_bad (_(".def pseudo-op only available with -mccs flag."));
3091}
3092
c19d1205 3093/* Directives: Literal pools. */
a737bd4d 3094
c19d1205
ZW
3095static literal_pool *
3096find_literal_pool (void)
a737bd4d 3097{
c19d1205 3098 literal_pool * pool;
a737bd4d 3099
c19d1205 3100 for (pool = list_of_pools; pool != NULL; pool = pool->next)
a737bd4d 3101 {
c19d1205
ZW
3102 if (pool->section == now_seg
3103 && pool->sub_section == now_subseg)
3104 break;
a737bd4d
NC
3105 }
3106
c19d1205 3107 return pool;
a737bd4d
NC
3108}
3109
c19d1205
ZW
3110static literal_pool *
3111find_or_make_literal_pool (void)
a737bd4d 3112{
c19d1205
ZW
3113 /* Next literal pool ID number. */
3114 static unsigned int latest_pool_num = 1;
3115 literal_pool * pool;
a737bd4d 3116
c19d1205 3117 pool = find_literal_pool ();
a737bd4d 3118
c19d1205 3119 if (pool == NULL)
a737bd4d 3120 {
c19d1205 3121 /* Create a new pool. */
21d799b5 3122 pool = (literal_pool *) xmalloc (sizeof (* pool));
c19d1205
ZW
3123 if (! pool)
3124 return NULL;
a737bd4d 3125
c19d1205
ZW
3126 pool->next_free_entry = 0;
3127 pool->section = now_seg;
3128 pool->sub_section = now_subseg;
3129 pool->next = list_of_pools;
3130 pool->symbol = NULL;
8335d6aa 3131 pool->alignment = 2;
c19d1205
ZW
3132
3133 /* Add it to the list. */
3134 list_of_pools = pool;
a737bd4d 3135 }
a737bd4d 3136
c19d1205
ZW
3137 /* New pools, and emptied pools, will have a NULL symbol. */
3138 if (pool->symbol == NULL)
a737bd4d 3139 {
c19d1205
ZW
3140 pool->symbol = symbol_create (FAKE_LABEL_NAME, undefined_section,
3141 (valueT) 0, &zero_address_frag);
3142 pool->id = latest_pool_num ++;
a737bd4d
NC
3143 }
3144
c19d1205
ZW
3145 /* Done. */
3146 return pool;
a737bd4d
NC
3147}
3148
c19d1205 3149/* Add the literal in the global 'inst'
5f4273c7 3150 structure to the relevant literal pool. */
b99bd4ef
NC
3151
3152static int
8335d6aa 3153add_to_lit_pool (unsigned int nbytes)
b99bd4ef 3154{
8335d6aa
JW
3155#define PADDING_SLOT 0x1
3156#define LIT_ENTRY_SIZE_MASK 0xFF
c19d1205 3157 literal_pool * pool;
8335d6aa
JW
3158 unsigned int entry, pool_size = 0;
3159 bfd_boolean padding_slot_p = FALSE;
e56c722b 3160 unsigned imm1 = 0;
8335d6aa
JW
3161 unsigned imm2 = 0;
3162
3163 if (nbytes == 8)
3164 {
3165 imm1 = inst.operands[1].imm;
3166 imm2 = (inst.operands[1].regisimm ? inst.operands[1].reg
3167 : inst.reloc.exp.X_unsigned ? 0
2569ceb0 3168 : ((bfd_int64_t) inst.operands[1].imm) >> 32);
8335d6aa
JW
3169 if (target_big_endian)
3170 {
3171 imm1 = imm2;
3172 imm2 = inst.operands[1].imm;
3173 }
3174 }
b99bd4ef 3175
c19d1205
ZW
3176 pool = find_or_make_literal_pool ();
3177
3178 /* Check if this literal value is already in the pool. */
3179 for (entry = 0; entry < pool->next_free_entry; entry ++)
b99bd4ef 3180 {
8335d6aa
JW
3181 if (nbytes == 4)
3182 {
3183 if ((pool->literals[entry].X_op == inst.reloc.exp.X_op)
3184 && (inst.reloc.exp.X_op == O_constant)
3185 && (pool->literals[entry].X_add_number
3186 == inst.reloc.exp.X_add_number)
3187 && (pool->literals[entry].X_md == nbytes)
3188 && (pool->literals[entry].X_unsigned
3189 == inst.reloc.exp.X_unsigned))
3190 break;
3191
3192 if ((pool->literals[entry].X_op == inst.reloc.exp.X_op)
3193 && (inst.reloc.exp.X_op == O_symbol)
3194 && (pool->literals[entry].X_add_number
3195 == inst.reloc.exp.X_add_number)
3196 && (pool->literals[entry].X_add_symbol
3197 == inst.reloc.exp.X_add_symbol)
3198 && (pool->literals[entry].X_op_symbol
3199 == inst.reloc.exp.X_op_symbol)
3200 && (pool->literals[entry].X_md == nbytes))
3201 break;
3202 }
3203 else if ((nbytes == 8)
3204 && !(pool_size & 0x7)
3205 && ((entry + 1) != pool->next_free_entry)
3206 && (pool->literals[entry].X_op == O_constant)
19f2f6a9 3207 && (pool->literals[entry].X_add_number == (offsetT) imm1)
8335d6aa
JW
3208 && (pool->literals[entry].X_unsigned
3209 == inst.reloc.exp.X_unsigned)
3210 && (pool->literals[entry + 1].X_op == O_constant)
19f2f6a9 3211 && (pool->literals[entry + 1].X_add_number == (offsetT) imm2)
8335d6aa
JW
3212 && (pool->literals[entry + 1].X_unsigned
3213 == inst.reloc.exp.X_unsigned))
c19d1205
ZW
3214 break;
3215
8335d6aa
JW
3216 padding_slot_p = ((pool->literals[entry].X_md >> 8) == PADDING_SLOT);
3217 if (padding_slot_p && (nbytes == 4))
c19d1205 3218 break;
8335d6aa
JW
3219
3220 pool_size += 4;
b99bd4ef
NC
3221 }
3222
c19d1205
ZW
3223 /* Do we need to create a new entry? */
3224 if (entry == pool->next_free_entry)
3225 {
3226 if (entry >= MAX_LITERAL_POOL_SIZE)
3227 {
3228 inst.error = _("literal pool overflow");
3229 return FAIL;
3230 }
3231
8335d6aa
JW
3232 if (nbytes == 8)
3233 {
3234 /* For 8-byte entries, we align to an 8-byte boundary,
3235 and split it into two 4-byte entries, because on 32-bit
3236 host, 8-byte constants are treated as big num, thus
3237 saved in "generic_bignum" which will be overwritten
3238 by later assignments.
3239
3240 We also need to make sure there is enough space for
3241 the split.
3242
3243 We also check to make sure the literal operand is a
3244 constant number. */
19f2f6a9
JW
3245 if (!(inst.reloc.exp.X_op == O_constant
3246 || inst.reloc.exp.X_op == O_big))
8335d6aa
JW
3247 {
3248 inst.error = _("invalid type for literal pool");
3249 return FAIL;
3250 }
3251 else if (pool_size & 0x7)
3252 {
3253 if ((entry + 2) >= MAX_LITERAL_POOL_SIZE)
3254 {
3255 inst.error = _("literal pool overflow");
3256 return FAIL;
3257 }
3258
3259 pool->literals[entry] = inst.reloc.exp;
3260 pool->literals[entry].X_add_number = 0;
3261 pool->literals[entry++].X_md = (PADDING_SLOT << 8) | 4;
3262 pool->next_free_entry += 1;
3263 pool_size += 4;
3264 }
3265 else if ((entry + 1) >= MAX_LITERAL_POOL_SIZE)
3266 {
3267 inst.error = _("literal pool overflow");
3268 return FAIL;
3269 }
3270
3271 pool->literals[entry] = inst.reloc.exp;
3272 pool->literals[entry].X_op = O_constant;
3273 pool->literals[entry].X_add_number = imm1;
3274 pool->literals[entry].X_unsigned = inst.reloc.exp.X_unsigned;
3275 pool->literals[entry++].X_md = 4;
3276 pool->literals[entry] = inst.reloc.exp;
3277 pool->literals[entry].X_op = O_constant;
3278 pool->literals[entry].X_add_number = imm2;
3279 pool->literals[entry].X_unsigned = inst.reloc.exp.X_unsigned;
3280 pool->literals[entry].X_md = 4;
3281 pool->alignment = 3;
3282 pool->next_free_entry += 1;
3283 }
3284 else
3285 {
3286 pool->literals[entry] = inst.reloc.exp;
3287 pool->literals[entry].X_md = 4;
3288 }
3289
a8040cf2
NC
3290#ifdef OBJ_ELF
3291 /* PR ld/12974: Record the location of the first source line to reference
3292 this entry in the literal pool. If it turns out during linking that the
3293 symbol does not exist we will be able to give an accurate line number for
3294 the (first use of the) missing reference. */
3295 if (debug_type == DEBUG_DWARF2)
3296 dwarf2_where (pool->locs + entry);
3297#endif
c19d1205
ZW
3298 pool->next_free_entry += 1;
3299 }
8335d6aa
JW
3300 else if (padding_slot_p)
3301 {
3302 pool->literals[entry] = inst.reloc.exp;
3303 pool->literals[entry].X_md = nbytes;
3304 }
b99bd4ef 3305
c19d1205 3306 inst.reloc.exp.X_op = O_symbol;
8335d6aa 3307 inst.reloc.exp.X_add_number = pool_size;
c19d1205 3308 inst.reloc.exp.X_add_symbol = pool->symbol;
b99bd4ef 3309
c19d1205 3310 return SUCCESS;
b99bd4ef
NC
3311}
3312
2e6976a8 3313bfd_boolean
2e57ce7b 3314tc_start_label_without_colon (void)
2e6976a8
DG
3315{
3316 bfd_boolean ret = TRUE;
3317
3318 if (codecomposer_syntax && asmfunc_state == WAITING_ASMFUNC_NAME)
3319 {
2e57ce7b 3320 const char *label = input_line_pointer;
2e6976a8
DG
3321
3322 while (!is_end_of_line[(int) label[-1]])
3323 --label;
3324
3325 if (*label == '.')
3326 {
3327 as_bad (_("Invalid label '%s'"), label);
3328 ret = FALSE;
3329 }
3330
3331 asmfunc_debug (label);
3332
3333 asmfunc_state = WAITING_ENDASMFUNC;
3334 }
3335
3336 return ret;
3337}
3338
c19d1205
ZW
3339/* Can't use symbol_new here, so have to create a symbol and then at
3340 a later date assign it a value. Thats what these functions do. */
e16bb312 3341
c19d1205
ZW
3342static void
3343symbol_locate (symbolS * symbolP,
3344 const char * name, /* It is copied, the caller can modify. */
3345 segT segment, /* Segment identifier (SEG_<something>). */
3346 valueT valu, /* Symbol value. */
3347 fragS * frag) /* Associated fragment. */
3348{
e57e6ddc 3349 size_t name_length;
c19d1205 3350 char * preserved_copy_of_name;
e16bb312 3351
c19d1205
ZW
3352 name_length = strlen (name) + 1; /* +1 for \0. */
3353 obstack_grow (&notes, name, name_length);
21d799b5 3354 preserved_copy_of_name = (char *) obstack_finish (&notes);
e16bb312 3355
c19d1205
ZW
3356#ifdef tc_canonicalize_symbol_name
3357 preserved_copy_of_name =
3358 tc_canonicalize_symbol_name (preserved_copy_of_name);
3359#endif
b99bd4ef 3360
c19d1205 3361 S_SET_NAME (symbolP, preserved_copy_of_name);
b99bd4ef 3362
c19d1205
ZW
3363 S_SET_SEGMENT (symbolP, segment);
3364 S_SET_VALUE (symbolP, valu);
3365 symbol_clear_list_pointers (symbolP);
b99bd4ef 3366
c19d1205 3367 symbol_set_frag (symbolP, frag);
b99bd4ef 3368
c19d1205
ZW
3369 /* Link to end of symbol chain. */
3370 {
3371 extern int symbol_table_frozen;
b99bd4ef 3372
c19d1205
ZW
3373 if (symbol_table_frozen)
3374 abort ();
3375 }
b99bd4ef 3376
c19d1205 3377 symbol_append (symbolP, symbol_lastP, & symbol_rootP, & symbol_lastP);
b99bd4ef 3378
c19d1205 3379 obj_symbol_new_hook (symbolP);
b99bd4ef 3380
c19d1205
ZW
3381#ifdef tc_symbol_new_hook
3382 tc_symbol_new_hook (symbolP);
3383#endif
3384
3385#ifdef DEBUG_SYMS
3386 verify_symbol_chain (symbol_rootP, symbol_lastP);
3387#endif /* DEBUG_SYMS */
b99bd4ef
NC
3388}
3389
c19d1205
ZW
3390static void
3391s_ltorg (int ignored ATTRIBUTE_UNUSED)
b99bd4ef 3392{
c19d1205
ZW
3393 unsigned int entry;
3394 literal_pool * pool;
3395 char sym_name[20];
b99bd4ef 3396
c19d1205
ZW
3397 pool = find_literal_pool ();
3398 if (pool == NULL
3399 || pool->symbol == NULL
3400 || pool->next_free_entry == 0)
3401 return;
b99bd4ef 3402
c19d1205
ZW
3403 /* Align pool as you have word accesses.
3404 Only make a frag if we have to. */
3405 if (!need_pass_2)
8335d6aa 3406 frag_align (pool->alignment, 0, 0);
b99bd4ef 3407
c19d1205 3408 record_alignment (now_seg, 2);
b99bd4ef 3409
aaca88ef 3410#ifdef OBJ_ELF
47fc6e36
WN
3411 seg_info (now_seg)->tc_segment_info_data.mapstate = MAP_DATA;
3412 make_mapping_symbol (MAP_DATA, (valueT) frag_now_fix (), frag_now);
aaca88ef 3413#endif
c19d1205 3414 sprintf (sym_name, "$$lit_\002%x", pool->id);
b99bd4ef 3415
c19d1205
ZW
3416 symbol_locate (pool->symbol, sym_name, now_seg,
3417 (valueT) frag_now_fix (), frag_now);
3418 symbol_table_insert (pool->symbol);
b99bd4ef 3419
c19d1205 3420 ARM_SET_THUMB (pool->symbol, thumb_mode);
b99bd4ef 3421
c19d1205
ZW
3422#if defined OBJ_COFF || defined OBJ_ELF
3423 ARM_SET_INTERWORK (pool->symbol, support_interwork);
3424#endif
6c43fab6 3425
c19d1205 3426 for (entry = 0; entry < pool->next_free_entry; entry ++)
a8040cf2
NC
3427 {
3428#ifdef OBJ_ELF
3429 if (debug_type == DEBUG_DWARF2)
3430 dwarf2_gen_line_info (frag_now_fix (), pool->locs + entry);
3431#endif
3432 /* First output the expression in the instruction to the pool. */
8335d6aa
JW
3433 emit_expr (&(pool->literals[entry]),
3434 pool->literals[entry].X_md & LIT_ENTRY_SIZE_MASK);
a8040cf2 3435 }
b99bd4ef 3436
c19d1205
ZW
3437 /* Mark the pool as empty. */
3438 pool->next_free_entry = 0;
3439 pool->symbol = NULL;
b99bd4ef
NC
3440}
3441
c19d1205
ZW
3442#ifdef OBJ_ELF
3443/* Forward declarations for functions below, in the MD interface
3444 section. */
3445static void fix_new_arm (fragS *, int, short, expressionS *, int, int);
3446static valueT create_unwind_entry (int);
3447static void start_unwind_section (const segT, int);
3448static void add_unwind_opcode (valueT, int);
3449static void flush_pending_unwind (void);
b99bd4ef 3450
c19d1205 3451/* Directives: Data. */
b99bd4ef 3452
c19d1205
ZW
3453static void
3454s_arm_elf_cons (int nbytes)
3455{
3456 expressionS exp;
b99bd4ef 3457
c19d1205
ZW
3458#ifdef md_flush_pending_output
3459 md_flush_pending_output ();
3460#endif
b99bd4ef 3461
c19d1205 3462 if (is_it_end_of_statement ())
b99bd4ef 3463 {
c19d1205
ZW
3464 demand_empty_rest_of_line ();
3465 return;
b99bd4ef
NC
3466 }
3467
c19d1205
ZW
3468#ifdef md_cons_align
3469 md_cons_align (nbytes);
3470#endif
b99bd4ef 3471
c19d1205
ZW
3472 mapping_state (MAP_DATA);
3473 do
b99bd4ef 3474 {
c19d1205
ZW
3475 int reloc;
3476 char *base = input_line_pointer;
b99bd4ef 3477
c19d1205 3478 expression (& exp);
b99bd4ef 3479
c19d1205
ZW
3480 if (exp.X_op != O_symbol)
3481 emit_expr (&exp, (unsigned int) nbytes);
3482 else
3483 {
3484 char *before_reloc = input_line_pointer;
3485 reloc = parse_reloc (&input_line_pointer);
3486 if (reloc == -1)
3487 {
3488 as_bad (_("unrecognized relocation suffix"));
3489 ignore_rest_of_line ();
3490 return;
3491 }
3492 else if (reloc == BFD_RELOC_UNUSED)
3493 emit_expr (&exp, (unsigned int) nbytes);
3494 else
3495 {
21d799b5 3496 reloc_howto_type *howto = (reloc_howto_type *)
477330fc
RM
3497 bfd_reloc_type_lookup (stdoutput,
3498 (bfd_reloc_code_real_type) reloc);
c19d1205 3499 int size = bfd_get_reloc_size (howto);
b99bd4ef 3500
2fc8bdac
ZW
3501 if (reloc == BFD_RELOC_ARM_PLT32)
3502 {
3503 as_bad (_("(plt) is only valid on branch targets"));
3504 reloc = BFD_RELOC_UNUSED;
3505 size = 0;
3506 }
3507
c19d1205 3508 if (size > nbytes)
2fc8bdac 3509 as_bad (_("%s relocations do not fit in %d bytes"),
c19d1205
ZW
3510 howto->name, nbytes);
3511 else
3512 {
3513 /* We've parsed an expression stopping at O_symbol.
3514 But there may be more expression left now that we
3515 have parsed the relocation marker. Parse it again.
3516 XXX Surely there is a cleaner way to do this. */
3517 char *p = input_line_pointer;
3518 int offset;
21d799b5 3519 char *save_buf = (char *) alloca (input_line_pointer - base);
c19d1205
ZW
3520 memcpy (save_buf, base, input_line_pointer - base);
3521 memmove (base + (input_line_pointer - before_reloc),
3522 base, before_reloc - base);
3523
3524 input_line_pointer = base + (input_line_pointer-before_reloc);
3525 expression (&exp);
3526 memcpy (base, save_buf, p - base);
3527
3528 offset = nbytes - size;
4b1a927e
AM
3529 p = frag_more (nbytes);
3530 memset (p, 0, nbytes);
c19d1205 3531 fix_new_exp (frag_now, p - frag_now->fr_literal + offset,
21d799b5 3532 size, &exp, 0, (enum bfd_reloc_code_real) reloc);
c19d1205
ZW
3533 }
3534 }
3535 }
b99bd4ef 3536 }
c19d1205 3537 while (*input_line_pointer++ == ',');
b99bd4ef 3538
c19d1205
ZW
3539 /* Put terminator back into stream. */
3540 input_line_pointer --;
3541 demand_empty_rest_of_line ();
b99bd4ef
NC
3542}
3543
c921be7d
NC
3544/* Emit an expression containing a 32-bit thumb instruction.
3545 Implementation based on put_thumb32_insn. */
3546
3547static void
3548emit_thumb32_expr (expressionS * exp)
3549{
3550 expressionS exp_high = *exp;
3551
3552 exp_high.X_add_number = (unsigned long)exp_high.X_add_number >> 16;
3553 emit_expr (& exp_high, (unsigned int) THUMB_SIZE);
3554 exp->X_add_number &= 0xffff;
3555 emit_expr (exp, (unsigned int) THUMB_SIZE);
3556}
3557
3558/* Guess the instruction size based on the opcode. */
3559
3560static int
3561thumb_insn_size (int opcode)
3562{
3563 if ((unsigned int) opcode < 0xe800u)
3564 return 2;
3565 else if ((unsigned int) opcode >= 0xe8000000u)
3566 return 4;
3567 else
3568 return 0;
3569}
3570
3571static bfd_boolean
3572emit_insn (expressionS *exp, int nbytes)
3573{
3574 int size = 0;
3575
3576 if (exp->X_op == O_constant)
3577 {
3578 size = nbytes;
3579
3580 if (size == 0)
3581 size = thumb_insn_size (exp->X_add_number);
3582
3583 if (size != 0)
3584 {
3585 if (size == 2 && (unsigned int)exp->X_add_number > 0xffffu)
3586 {
3587 as_bad (_(".inst.n operand too big. "\
3588 "Use .inst.w instead"));
3589 size = 0;
3590 }
3591 else
3592 {
3593 if (now_it.state == AUTOMATIC_IT_BLOCK)
3594 set_it_insn_type_nonvoid (OUTSIDE_IT_INSN, 0);
3595 else
3596 set_it_insn_type_nonvoid (NEUTRAL_IT_INSN, 0);
3597
3598 if (thumb_mode && (size > THUMB_SIZE) && !target_big_endian)
3599 emit_thumb32_expr (exp);
3600 else
3601 emit_expr (exp, (unsigned int) size);
3602
3603 it_fsm_post_encode ();
3604 }
3605 }
3606 else
3607 as_bad (_("cannot determine Thumb instruction size. " \
3608 "Use .inst.n/.inst.w instead"));
3609 }
3610 else
3611 as_bad (_("constant expression required"));
3612
3613 return (size != 0);
3614}
3615
3616/* Like s_arm_elf_cons but do not use md_cons_align and
3617 set the mapping state to MAP_ARM/MAP_THUMB. */
3618
3619static void
3620s_arm_elf_inst (int nbytes)
3621{
3622 if (is_it_end_of_statement ())
3623 {
3624 demand_empty_rest_of_line ();
3625 return;
3626 }
3627
3628 /* Calling mapping_state () here will not change ARM/THUMB,
3629 but will ensure not to be in DATA state. */
3630
3631 if (thumb_mode)
3632 mapping_state (MAP_THUMB);
3633 else
3634 {
3635 if (nbytes != 0)
3636 {
3637 as_bad (_("width suffixes are invalid in ARM mode"));
3638 ignore_rest_of_line ();
3639 return;
3640 }
3641
3642 nbytes = 4;
3643
3644 mapping_state (MAP_ARM);
3645 }
3646
3647 do
3648 {
3649 expressionS exp;
3650
3651 expression (& exp);
3652
3653 if (! emit_insn (& exp, nbytes))
3654 {
3655 ignore_rest_of_line ();
3656 return;
3657 }
3658 }
3659 while (*input_line_pointer++ == ',');
3660
3661 /* Put terminator back into stream. */
3662 input_line_pointer --;
3663 demand_empty_rest_of_line ();
3664}
b99bd4ef 3665
c19d1205 3666/* Parse a .rel31 directive. */
b99bd4ef 3667
c19d1205
ZW
3668static void
3669s_arm_rel31 (int ignored ATTRIBUTE_UNUSED)
3670{
3671 expressionS exp;
3672 char *p;
3673 valueT highbit;
b99bd4ef 3674
c19d1205
ZW
3675 highbit = 0;
3676 if (*input_line_pointer == '1')
3677 highbit = 0x80000000;
3678 else if (*input_line_pointer != '0')
3679 as_bad (_("expected 0 or 1"));
b99bd4ef 3680
c19d1205
ZW
3681 input_line_pointer++;
3682 if (*input_line_pointer != ',')
3683 as_bad (_("missing comma"));
3684 input_line_pointer++;
b99bd4ef 3685
c19d1205
ZW
3686#ifdef md_flush_pending_output
3687 md_flush_pending_output ();
3688#endif
b99bd4ef 3689
c19d1205
ZW
3690#ifdef md_cons_align
3691 md_cons_align (4);
3692#endif
b99bd4ef 3693
c19d1205 3694 mapping_state (MAP_DATA);
b99bd4ef 3695
c19d1205 3696 expression (&exp);
b99bd4ef 3697
c19d1205
ZW
3698 p = frag_more (4);
3699 md_number_to_chars (p, highbit, 4);
3700 fix_new_arm (frag_now, p - frag_now->fr_literal, 4, &exp, 1,
3701 BFD_RELOC_ARM_PREL31);
b99bd4ef 3702
c19d1205 3703 demand_empty_rest_of_line ();
b99bd4ef
NC
3704}
3705
c19d1205 3706/* Directives: AEABI stack-unwind tables. */
b99bd4ef 3707
c19d1205 3708/* Parse an unwind_fnstart directive. Simply records the current location. */
b99bd4ef 3709
c19d1205
ZW
3710static void
3711s_arm_unwind_fnstart (int ignored ATTRIBUTE_UNUSED)
3712{
3713 demand_empty_rest_of_line ();
921e5f0a
PB
3714 if (unwind.proc_start)
3715 {
c921be7d 3716 as_bad (_("duplicate .fnstart directive"));
921e5f0a
PB
3717 return;
3718 }
3719
c19d1205
ZW
3720 /* Mark the start of the function. */
3721 unwind.proc_start = expr_build_dot ();
b99bd4ef 3722
c19d1205
ZW
3723 /* Reset the rest of the unwind info. */
3724 unwind.opcode_count = 0;
3725 unwind.table_entry = NULL;
3726 unwind.personality_routine = NULL;
3727 unwind.personality_index = -1;
3728 unwind.frame_size = 0;
3729 unwind.fp_offset = 0;
fdfde340 3730 unwind.fp_reg = REG_SP;
c19d1205
ZW
3731 unwind.fp_used = 0;
3732 unwind.sp_restored = 0;
3733}
b99bd4ef 3734
b99bd4ef 3735
c19d1205
ZW
3736/* Parse a handlerdata directive. Creates the exception handling table entry
3737 for the function. */
b99bd4ef 3738
c19d1205
ZW
3739static void
3740s_arm_unwind_handlerdata (int ignored ATTRIBUTE_UNUSED)
3741{
3742 demand_empty_rest_of_line ();
921e5f0a 3743 if (!unwind.proc_start)
c921be7d 3744 as_bad (MISSING_FNSTART);
921e5f0a 3745
c19d1205 3746 if (unwind.table_entry)
6decc662 3747 as_bad (_("duplicate .handlerdata directive"));
f02232aa 3748
c19d1205
ZW
3749 create_unwind_entry (1);
3750}
a737bd4d 3751
c19d1205 3752/* Parse an unwind_fnend directive. Generates the index table entry. */
b99bd4ef 3753
c19d1205
ZW
3754static void
3755s_arm_unwind_fnend (int ignored ATTRIBUTE_UNUSED)
3756{
3757 long where;
3758 char *ptr;
3759 valueT val;
940b5ce0 3760 unsigned int marked_pr_dependency;
f02232aa 3761
c19d1205 3762 demand_empty_rest_of_line ();
f02232aa 3763
921e5f0a
PB
3764 if (!unwind.proc_start)
3765 {
c921be7d 3766 as_bad (_(".fnend directive without .fnstart"));
921e5f0a
PB
3767 return;
3768 }
3769
c19d1205
ZW
3770 /* Add eh table entry. */
3771 if (unwind.table_entry == NULL)
3772 val = create_unwind_entry (0);
3773 else
3774 val = 0;
f02232aa 3775
c19d1205
ZW
3776 /* Add index table entry. This is two words. */
3777 start_unwind_section (unwind.saved_seg, 1);
3778 frag_align (2, 0, 0);
3779 record_alignment (now_seg, 2);
b99bd4ef 3780
c19d1205 3781 ptr = frag_more (8);
5011093d 3782 memset (ptr, 0, 8);
c19d1205 3783 where = frag_now_fix () - 8;
f02232aa 3784
c19d1205
ZW
3785 /* Self relative offset of the function start. */
3786 fix_new (frag_now, where, 4, unwind.proc_start, 0, 1,
3787 BFD_RELOC_ARM_PREL31);
f02232aa 3788
c19d1205
ZW
3789 /* Indicate dependency on EHABI-defined personality routines to the
3790 linker, if it hasn't been done already. */
940b5ce0
DJ
3791 marked_pr_dependency
3792 = seg_info (now_seg)->tc_segment_info_data.marked_pr_dependency;
c19d1205
ZW
3793 if (unwind.personality_index >= 0 && unwind.personality_index < 3
3794 && !(marked_pr_dependency & (1 << unwind.personality_index)))
3795 {
5f4273c7
NC
3796 static const char *const name[] =
3797 {
3798 "__aeabi_unwind_cpp_pr0",
3799 "__aeabi_unwind_cpp_pr1",
3800 "__aeabi_unwind_cpp_pr2"
3801 };
c19d1205
ZW
3802 symbolS *pr = symbol_find_or_make (name[unwind.personality_index]);
3803 fix_new (frag_now, where, 0, pr, 0, 1, BFD_RELOC_NONE);
c19d1205 3804 seg_info (now_seg)->tc_segment_info_data.marked_pr_dependency
940b5ce0 3805 |= 1 << unwind.personality_index;
c19d1205 3806 }
f02232aa 3807
c19d1205
ZW
3808 if (val)
3809 /* Inline exception table entry. */
3810 md_number_to_chars (ptr + 4, val, 4);
3811 else
3812 /* Self relative offset of the table entry. */
3813 fix_new (frag_now, where + 4, 4, unwind.table_entry, 0, 1,
3814 BFD_RELOC_ARM_PREL31);
f02232aa 3815
c19d1205
ZW
3816 /* Restore the original section. */
3817 subseg_set (unwind.saved_seg, unwind.saved_subseg);
921e5f0a
PB
3818
3819 unwind.proc_start = NULL;
c19d1205 3820}
f02232aa 3821
f02232aa 3822
c19d1205 3823/* Parse an unwind_cantunwind directive. */
b99bd4ef 3824
c19d1205
ZW
3825static void
3826s_arm_unwind_cantunwind (int ignored ATTRIBUTE_UNUSED)
3827{
3828 demand_empty_rest_of_line ();
921e5f0a 3829 if (!unwind.proc_start)
c921be7d 3830 as_bad (MISSING_FNSTART);
921e5f0a 3831
c19d1205
ZW
3832 if (unwind.personality_routine || unwind.personality_index != -1)
3833 as_bad (_("personality routine specified for cantunwind frame"));
b99bd4ef 3834
c19d1205
ZW
3835 unwind.personality_index = -2;
3836}
b99bd4ef 3837
b99bd4ef 3838
c19d1205 3839/* Parse a personalityindex directive. */
b99bd4ef 3840
c19d1205
ZW
3841static void
3842s_arm_unwind_personalityindex (int ignored ATTRIBUTE_UNUSED)
3843{
3844 expressionS exp;
b99bd4ef 3845
921e5f0a 3846 if (!unwind.proc_start)
c921be7d 3847 as_bad (MISSING_FNSTART);
921e5f0a 3848
c19d1205
ZW
3849 if (unwind.personality_routine || unwind.personality_index != -1)
3850 as_bad (_("duplicate .personalityindex directive"));
b99bd4ef 3851
c19d1205 3852 expression (&exp);
b99bd4ef 3853
c19d1205
ZW
3854 if (exp.X_op != O_constant
3855 || exp.X_add_number < 0 || exp.X_add_number > 15)
b99bd4ef 3856 {
c19d1205
ZW
3857 as_bad (_("bad personality routine number"));
3858 ignore_rest_of_line ();
3859 return;
b99bd4ef
NC
3860 }
3861
c19d1205 3862 unwind.personality_index = exp.X_add_number;
b99bd4ef 3863
c19d1205
ZW
3864 demand_empty_rest_of_line ();
3865}
e16bb312 3866
e16bb312 3867
c19d1205 3868/* Parse a personality directive. */
e16bb312 3869
c19d1205
ZW
3870static void
3871s_arm_unwind_personality (int ignored ATTRIBUTE_UNUSED)
3872{
3873 char *name, *p, c;
a737bd4d 3874
921e5f0a 3875 if (!unwind.proc_start)
c921be7d 3876 as_bad (MISSING_FNSTART);
921e5f0a 3877
c19d1205
ZW
3878 if (unwind.personality_routine || unwind.personality_index != -1)
3879 as_bad (_("duplicate .personality directive"));
a737bd4d 3880
d02603dc 3881 c = get_symbol_name (& name);
c19d1205 3882 p = input_line_pointer;
d02603dc
NC
3883 if (c == '"')
3884 ++ input_line_pointer;
c19d1205
ZW
3885 unwind.personality_routine = symbol_find_or_make (name);
3886 *p = c;
3887 demand_empty_rest_of_line ();
3888}
e16bb312 3889
e16bb312 3890
c19d1205 3891/* Parse a directive saving core registers. */
e16bb312 3892
c19d1205
ZW
3893static void
3894s_arm_unwind_save_core (void)
e16bb312 3895{
c19d1205
ZW
3896 valueT op;
3897 long range;
3898 int n;
e16bb312 3899
c19d1205
ZW
3900 range = parse_reg_list (&input_line_pointer);
3901 if (range == FAIL)
e16bb312 3902 {
c19d1205
ZW
3903 as_bad (_("expected register list"));
3904 ignore_rest_of_line ();
3905 return;
3906 }
e16bb312 3907
c19d1205 3908 demand_empty_rest_of_line ();
e16bb312 3909
c19d1205
ZW
3910 /* Turn .unwind_movsp ip followed by .unwind_save {..., ip, ...}
3911 into .unwind_save {..., sp...}. We aren't bothered about the value of
3912 ip because it is clobbered by calls. */
3913 if (unwind.sp_restored && unwind.fp_reg == 12
3914 && (range & 0x3000) == 0x1000)
3915 {
3916 unwind.opcode_count--;
3917 unwind.sp_restored = 0;
3918 range = (range | 0x2000) & ~0x1000;
3919 unwind.pending_offset = 0;
3920 }
e16bb312 3921
01ae4198
DJ
3922 /* Pop r4-r15. */
3923 if (range & 0xfff0)
c19d1205 3924 {
01ae4198
DJ
3925 /* See if we can use the short opcodes. These pop a block of up to 8
3926 registers starting with r4, plus maybe r14. */
3927 for (n = 0; n < 8; n++)
3928 {
3929 /* Break at the first non-saved register. */
3930 if ((range & (1 << (n + 4))) == 0)
3931 break;
3932 }
3933 /* See if there are any other bits set. */
3934 if (n == 0 || (range & (0xfff0 << n) & 0xbff0) != 0)
3935 {
3936 /* Use the long form. */
3937 op = 0x8000 | ((range >> 4) & 0xfff);
3938 add_unwind_opcode (op, 2);
3939 }
0dd132b6 3940 else
01ae4198
DJ
3941 {
3942 /* Use the short form. */
3943 if (range & 0x4000)
3944 op = 0xa8; /* Pop r14. */
3945 else
3946 op = 0xa0; /* Do not pop r14. */
3947 op |= (n - 1);
3948 add_unwind_opcode (op, 1);
3949 }
c19d1205 3950 }
0dd132b6 3951
c19d1205
ZW
3952 /* Pop r0-r3. */
3953 if (range & 0xf)
3954 {
3955 op = 0xb100 | (range & 0xf);
3956 add_unwind_opcode (op, 2);
0dd132b6
NC
3957 }
3958
c19d1205
ZW
3959 /* Record the number of bytes pushed. */
3960 for (n = 0; n < 16; n++)
3961 {
3962 if (range & (1 << n))
3963 unwind.frame_size += 4;
3964 }
0dd132b6
NC
3965}
3966
c19d1205
ZW
3967
3968/* Parse a directive saving FPA registers. */
b99bd4ef
NC
3969
3970static void
c19d1205 3971s_arm_unwind_save_fpa (int reg)
b99bd4ef 3972{
c19d1205
ZW
3973 expressionS exp;
3974 int num_regs;
3975 valueT op;
b99bd4ef 3976
c19d1205
ZW
3977 /* Get Number of registers to transfer. */
3978 if (skip_past_comma (&input_line_pointer) != FAIL)
3979 expression (&exp);
3980 else
3981 exp.X_op = O_illegal;
b99bd4ef 3982
c19d1205 3983 if (exp.X_op != O_constant)
b99bd4ef 3984 {
c19d1205
ZW
3985 as_bad (_("expected , <constant>"));
3986 ignore_rest_of_line ();
b99bd4ef
NC
3987 return;
3988 }
3989
c19d1205
ZW
3990 num_regs = exp.X_add_number;
3991
3992 if (num_regs < 1 || num_regs > 4)
b99bd4ef 3993 {
c19d1205
ZW
3994 as_bad (_("number of registers must be in the range [1:4]"));
3995 ignore_rest_of_line ();
b99bd4ef
NC
3996 return;
3997 }
3998
c19d1205 3999 demand_empty_rest_of_line ();
b99bd4ef 4000
c19d1205
ZW
4001 if (reg == 4)
4002 {
4003 /* Short form. */
4004 op = 0xb4 | (num_regs - 1);
4005 add_unwind_opcode (op, 1);
4006 }
b99bd4ef
NC
4007 else
4008 {
c19d1205
ZW
4009 /* Long form. */
4010 op = 0xc800 | (reg << 4) | (num_regs - 1);
4011 add_unwind_opcode (op, 2);
b99bd4ef 4012 }
c19d1205 4013 unwind.frame_size += num_regs * 12;
b99bd4ef
NC
4014}
4015
c19d1205 4016
fa073d69
MS
4017/* Parse a directive saving VFP registers for ARMv6 and above. */
4018
4019static void
4020s_arm_unwind_save_vfp_armv6 (void)
4021{
4022 int count;
4023 unsigned int start;
4024 valueT op;
4025 int num_vfpv3_regs = 0;
4026 int num_regs_below_16;
4027
4028 count = parse_vfp_reg_list (&input_line_pointer, &start, REGLIST_VFP_D);
4029 if (count == FAIL)
4030 {
4031 as_bad (_("expected register list"));
4032 ignore_rest_of_line ();
4033 return;
4034 }
4035
4036 demand_empty_rest_of_line ();
4037
4038 /* We always generate FSTMD/FLDMD-style unwinding opcodes (rather
4039 than FSTMX/FLDMX-style ones). */
4040
4041 /* Generate opcode for (VFPv3) registers numbered in the range 16 .. 31. */
4042 if (start >= 16)
4043 num_vfpv3_regs = count;
4044 else if (start + count > 16)
4045 num_vfpv3_regs = start + count - 16;
4046
4047 if (num_vfpv3_regs > 0)
4048 {
4049 int start_offset = start > 16 ? start - 16 : 0;
4050 op = 0xc800 | (start_offset << 4) | (num_vfpv3_regs - 1);
4051 add_unwind_opcode (op, 2);
4052 }
4053
4054 /* Generate opcode for registers numbered in the range 0 .. 15. */
4055 num_regs_below_16 = num_vfpv3_regs > 0 ? 16 - (int) start : count;
9c2799c2 4056 gas_assert (num_regs_below_16 + num_vfpv3_regs == count);
fa073d69
MS
4057 if (num_regs_below_16 > 0)
4058 {
4059 op = 0xc900 | (start << 4) | (num_regs_below_16 - 1);
4060 add_unwind_opcode (op, 2);
4061 }
4062
4063 unwind.frame_size += count * 8;
4064}
4065
4066
4067/* Parse a directive saving VFP registers for pre-ARMv6. */
b99bd4ef
NC
4068
4069static void
c19d1205 4070s_arm_unwind_save_vfp (void)
b99bd4ef 4071{
c19d1205 4072 int count;
ca3f61f7 4073 unsigned int reg;
c19d1205 4074 valueT op;
b99bd4ef 4075
5287ad62 4076 count = parse_vfp_reg_list (&input_line_pointer, &reg, REGLIST_VFP_D);
c19d1205 4077 if (count == FAIL)
b99bd4ef 4078 {
c19d1205
ZW
4079 as_bad (_("expected register list"));
4080 ignore_rest_of_line ();
b99bd4ef
NC
4081 return;
4082 }
4083
c19d1205 4084 demand_empty_rest_of_line ();
b99bd4ef 4085
c19d1205 4086 if (reg == 8)
b99bd4ef 4087 {
c19d1205
ZW
4088 /* Short form. */
4089 op = 0xb8 | (count - 1);
4090 add_unwind_opcode (op, 1);
b99bd4ef 4091 }
c19d1205 4092 else
b99bd4ef 4093 {
c19d1205
ZW
4094 /* Long form. */
4095 op = 0xb300 | (reg << 4) | (count - 1);
4096 add_unwind_opcode (op, 2);
b99bd4ef 4097 }
c19d1205
ZW
4098 unwind.frame_size += count * 8 + 4;
4099}
b99bd4ef 4100
b99bd4ef 4101
c19d1205
ZW
4102/* Parse a directive saving iWMMXt data registers. */
4103
4104static void
4105s_arm_unwind_save_mmxwr (void)
4106{
4107 int reg;
4108 int hi_reg;
4109 int i;
4110 unsigned mask = 0;
4111 valueT op;
b99bd4ef 4112
c19d1205
ZW
4113 if (*input_line_pointer == '{')
4114 input_line_pointer++;
b99bd4ef 4115
c19d1205 4116 do
b99bd4ef 4117 {
dcbf9037 4118 reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWR);
b99bd4ef 4119
c19d1205 4120 if (reg == FAIL)
b99bd4ef 4121 {
9b7132d3 4122 as_bad ("%s", _(reg_expected_msgs[REG_TYPE_MMXWR]));
c19d1205 4123 goto error;
b99bd4ef
NC
4124 }
4125
c19d1205
ZW
4126 if (mask >> reg)
4127 as_tsktsk (_("register list not in ascending order"));
4128 mask |= 1 << reg;
b99bd4ef 4129
c19d1205
ZW
4130 if (*input_line_pointer == '-')
4131 {
4132 input_line_pointer++;
dcbf9037 4133 hi_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWR);
c19d1205
ZW
4134 if (hi_reg == FAIL)
4135 {
9b7132d3 4136 as_bad ("%s", _(reg_expected_msgs[REG_TYPE_MMXWR]));
c19d1205
ZW
4137 goto error;
4138 }
4139 else if (reg >= hi_reg)
4140 {
4141 as_bad (_("bad register range"));
4142 goto error;
4143 }
4144 for (; reg < hi_reg; reg++)
4145 mask |= 1 << reg;
4146 }
4147 }
4148 while (skip_past_comma (&input_line_pointer) != FAIL);
b99bd4ef 4149
d996d970 4150 skip_past_char (&input_line_pointer, '}');
b99bd4ef 4151
c19d1205 4152 demand_empty_rest_of_line ();
b99bd4ef 4153
708587a4 4154 /* Generate any deferred opcodes because we're going to be looking at
c19d1205
ZW
4155 the list. */
4156 flush_pending_unwind ();
b99bd4ef 4157
c19d1205 4158 for (i = 0; i < 16; i++)
b99bd4ef 4159 {
c19d1205
ZW
4160 if (mask & (1 << i))
4161 unwind.frame_size += 8;
b99bd4ef
NC
4162 }
4163
c19d1205
ZW
4164 /* Attempt to combine with a previous opcode. We do this because gcc
4165 likes to output separate unwind directives for a single block of
4166 registers. */
4167 if (unwind.opcode_count > 0)
b99bd4ef 4168 {
c19d1205
ZW
4169 i = unwind.opcodes[unwind.opcode_count - 1];
4170 if ((i & 0xf8) == 0xc0)
4171 {
4172 i &= 7;
4173 /* Only merge if the blocks are contiguous. */
4174 if (i < 6)
4175 {
4176 if ((mask & 0xfe00) == (1 << 9))
4177 {
4178 mask |= ((1 << (i + 11)) - 1) & 0xfc00;
4179 unwind.opcode_count--;
4180 }
4181 }
4182 else if (i == 6 && unwind.opcode_count >= 2)
4183 {
4184 i = unwind.opcodes[unwind.opcode_count - 2];
4185 reg = i >> 4;
4186 i &= 0xf;
b99bd4ef 4187
c19d1205
ZW
4188 op = 0xffff << (reg - 1);
4189 if (reg > 0
87a1fd79 4190 && ((mask & op) == (1u << (reg - 1))))
c19d1205
ZW
4191 {
4192 op = (1 << (reg + i + 1)) - 1;
4193 op &= ~((1 << reg) - 1);
4194 mask |= op;
4195 unwind.opcode_count -= 2;
4196 }
4197 }
4198 }
b99bd4ef
NC
4199 }
4200
c19d1205
ZW
4201 hi_reg = 15;
4202 /* We want to generate opcodes in the order the registers have been
4203 saved, ie. descending order. */
4204 for (reg = 15; reg >= -1; reg--)
b99bd4ef 4205 {
c19d1205
ZW
4206 /* Save registers in blocks. */
4207 if (reg < 0
4208 || !(mask & (1 << reg)))
4209 {
4210 /* We found an unsaved reg. Generate opcodes to save the
5f4273c7 4211 preceding block. */
c19d1205
ZW
4212 if (reg != hi_reg)
4213 {
4214 if (reg == 9)
4215 {
4216 /* Short form. */
4217 op = 0xc0 | (hi_reg - 10);
4218 add_unwind_opcode (op, 1);
4219 }
4220 else
4221 {
4222 /* Long form. */
4223 op = 0xc600 | ((reg + 1) << 4) | ((hi_reg - reg) - 1);
4224 add_unwind_opcode (op, 2);
4225 }
4226 }
4227 hi_reg = reg - 1;
4228 }
b99bd4ef
NC
4229 }
4230
c19d1205
ZW
4231 return;
4232error:
4233 ignore_rest_of_line ();
b99bd4ef
NC
4234}
4235
4236static void
c19d1205 4237s_arm_unwind_save_mmxwcg (void)
b99bd4ef 4238{
c19d1205
ZW
4239 int reg;
4240 int hi_reg;
4241 unsigned mask = 0;
4242 valueT op;
b99bd4ef 4243
c19d1205
ZW
4244 if (*input_line_pointer == '{')
4245 input_line_pointer++;
b99bd4ef 4246
477330fc
RM
4247 skip_whitespace (input_line_pointer);
4248
c19d1205 4249 do
b99bd4ef 4250 {
dcbf9037 4251 reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWCG);
b99bd4ef 4252
c19d1205
ZW
4253 if (reg == FAIL)
4254 {
9b7132d3 4255 as_bad ("%s", _(reg_expected_msgs[REG_TYPE_MMXWCG]));
c19d1205
ZW
4256 goto error;
4257 }
b99bd4ef 4258
c19d1205
ZW
4259 reg -= 8;
4260 if (mask >> reg)
4261 as_tsktsk (_("register list not in ascending order"));
4262 mask |= 1 << reg;
b99bd4ef 4263
c19d1205
ZW
4264 if (*input_line_pointer == '-')
4265 {
4266 input_line_pointer++;
dcbf9037 4267 hi_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWCG);
c19d1205
ZW
4268 if (hi_reg == FAIL)
4269 {
9b7132d3 4270 as_bad ("%s", _(reg_expected_msgs[REG_TYPE_MMXWCG]));
c19d1205
ZW
4271 goto error;
4272 }
4273 else if (reg >= hi_reg)
4274 {
4275 as_bad (_("bad register range"));
4276 goto error;
4277 }
4278 for (; reg < hi_reg; reg++)
4279 mask |= 1 << reg;
4280 }
b99bd4ef 4281 }
c19d1205 4282 while (skip_past_comma (&input_line_pointer) != FAIL);
b99bd4ef 4283
d996d970 4284 skip_past_char (&input_line_pointer, '}');
b99bd4ef 4285
c19d1205
ZW
4286 demand_empty_rest_of_line ();
4287
708587a4 4288 /* Generate any deferred opcodes because we're going to be looking at
c19d1205
ZW
4289 the list. */
4290 flush_pending_unwind ();
b99bd4ef 4291
c19d1205 4292 for (reg = 0; reg < 16; reg++)
b99bd4ef 4293 {
c19d1205
ZW
4294 if (mask & (1 << reg))
4295 unwind.frame_size += 4;
b99bd4ef 4296 }
c19d1205
ZW
4297 op = 0xc700 | mask;
4298 add_unwind_opcode (op, 2);
4299 return;
4300error:
4301 ignore_rest_of_line ();
b99bd4ef
NC
4302}
4303
c19d1205 4304
fa073d69
MS
4305/* Parse an unwind_save directive.
4306 If the argument is non-zero, this is a .vsave directive. */
c19d1205 4307
b99bd4ef 4308static void
fa073d69 4309s_arm_unwind_save (int arch_v6)
b99bd4ef 4310{
c19d1205
ZW
4311 char *peek;
4312 struct reg_entry *reg;
4313 bfd_boolean had_brace = FALSE;
b99bd4ef 4314
921e5f0a 4315 if (!unwind.proc_start)
c921be7d 4316 as_bad (MISSING_FNSTART);
921e5f0a 4317
c19d1205
ZW
4318 /* Figure out what sort of save we have. */
4319 peek = input_line_pointer;
b99bd4ef 4320
c19d1205 4321 if (*peek == '{')
b99bd4ef 4322 {
c19d1205
ZW
4323 had_brace = TRUE;
4324 peek++;
b99bd4ef
NC
4325 }
4326
c19d1205 4327 reg = arm_reg_parse_multi (&peek);
b99bd4ef 4328
c19d1205 4329 if (!reg)
b99bd4ef 4330 {
c19d1205
ZW
4331 as_bad (_("register expected"));
4332 ignore_rest_of_line ();
b99bd4ef
NC
4333 return;
4334 }
4335
c19d1205 4336 switch (reg->type)
b99bd4ef 4337 {
c19d1205
ZW
4338 case REG_TYPE_FN:
4339 if (had_brace)
4340 {
4341 as_bad (_("FPA .unwind_save does not take a register list"));
4342 ignore_rest_of_line ();
4343 return;
4344 }
93ac2687 4345 input_line_pointer = peek;
c19d1205 4346 s_arm_unwind_save_fpa (reg->number);
b99bd4ef 4347 return;
c19d1205 4348
1f5afe1c
NC
4349 case REG_TYPE_RN:
4350 s_arm_unwind_save_core ();
4351 return;
4352
fa073d69
MS
4353 case REG_TYPE_VFD:
4354 if (arch_v6)
477330fc 4355 s_arm_unwind_save_vfp_armv6 ();
fa073d69 4356 else
477330fc 4357 s_arm_unwind_save_vfp ();
fa073d69 4358 return;
1f5afe1c
NC
4359
4360 case REG_TYPE_MMXWR:
4361 s_arm_unwind_save_mmxwr ();
4362 return;
4363
4364 case REG_TYPE_MMXWCG:
4365 s_arm_unwind_save_mmxwcg ();
4366 return;
c19d1205
ZW
4367
4368 default:
4369 as_bad (_(".unwind_save does not support this kind of register"));
4370 ignore_rest_of_line ();
b99bd4ef 4371 }
c19d1205 4372}
b99bd4ef 4373
b99bd4ef 4374
c19d1205
ZW
4375/* Parse an unwind_movsp directive. */
4376
4377static void
4378s_arm_unwind_movsp (int ignored ATTRIBUTE_UNUSED)
4379{
4380 int reg;
4381 valueT op;
4fa3602b 4382 int offset;
c19d1205 4383
921e5f0a 4384 if (!unwind.proc_start)
c921be7d 4385 as_bad (MISSING_FNSTART);
921e5f0a 4386
dcbf9037 4387 reg = arm_reg_parse (&input_line_pointer, REG_TYPE_RN);
c19d1205 4388 if (reg == FAIL)
b99bd4ef 4389 {
9b7132d3 4390 as_bad ("%s", _(reg_expected_msgs[REG_TYPE_RN]));
c19d1205 4391 ignore_rest_of_line ();
b99bd4ef
NC
4392 return;
4393 }
4fa3602b
PB
4394
4395 /* Optional constant. */
4396 if (skip_past_comma (&input_line_pointer) != FAIL)
4397 {
4398 if (immediate_for_directive (&offset) == FAIL)
4399 return;
4400 }
4401 else
4402 offset = 0;
4403
c19d1205 4404 demand_empty_rest_of_line ();
b99bd4ef 4405
c19d1205 4406 if (reg == REG_SP || reg == REG_PC)
b99bd4ef 4407 {
c19d1205 4408 as_bad (_("SP and PC not permitted in .unwind_movsp directive"));
b99bd4ef
NC
4409 return;
4410 }
4411
c19d1205
ZW
4412 if (unwind.fp_reg != REG_SP)
4413 as_bad (_("unexpected .unwind_movsp directive"));
b99bd4ef 4414
c19d1205
ZW
4415 /* Generate opcode to restore the value. */
4416 op = 0x90 | reg;
4417 add_unwind_opcode (op, 1);
4418
4419 /* Record the information for later. */
4420 unwind.fp_reg = reg;
4fa3602b 4421 unwind.fp_offset = unwind.frame_size - offset;
c19d1205 4422 unwind.sp_restored = 1;
b05fe5cf
ZW
4423}
4424
c19d1205
ZW
4425/* Parse an unwind_pad directive. */
4426
b05fe5cf 4427static void
c19d1205 4428s_arm_unwind_pad (int ignored ATTRIBUTE_UNUSED)
b05fe5cf 4429{
c19d1205 4430 int offset;
b05fe5cf 4431
921e5f0a 4432 if (!unwind.proc_start)
c921be7d 4433 as_bad (MISSING_FNSTART);
921e5f0a 4434
c19d1205
ZW
4435 if (immediate_for_directive (&offset) == FAIL)
4436 return;
b99bd4ef 4437
c19d1205
ZW
4438 if (offset & 3)
4439 {
4440 as_bad (_("stack increment must be multiple of 4"));
4441 ignore_rest_of_line ();
4442 return;
4443 }
b99bd4ef 4444
c19d1205
ZW
4445 /* Don't generate any opcodes, just record the details for later. */
4446 unwind.frame_size += offset;
4447 unwind.pending_offset += offset;
4448
4449 demand_empty_rest_of_line ();
4450}
4451
4452/* Parse an unwind_setfp directive. */
4453
4454static void
4455s_arm_unwind_setfp (int ignored ATTRIBUTE_UNUSED)
b99bd4ef 4456{
c19d1205
ZW
4457 int sp_reg;
4458 int fp_reg;
4459 int offset;
4460
921e5f0a 4461 if (!unwind.proc_start)
c921be7d 4462 as_bad (MISSING_FNSTART);
921e5f0a 4463
dcbf9037 4464 fp_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_RN);
c19d1205
ZW
4465 if (skip_past_comma (&input_line_pointer) == FAIL)
4466 sp_reg = FAIL;
4467 else
dcbf9037 4468 sp_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_RN);
b99bd4ef 4469
c19d1205
ZW
4470 if (fp_reg == FAIL || sp_reg == FAIL)
4471 {
4472 as_bad (_("expected <reg>, <reg>"));
4473 ignore_rest_of_line ();
4474 return;
4475 }
b99bd4ef 4476
c19d1205
ZW
4477 /* Optional constant. */
4478 if (skip_past_comma (&input_line_pointer) != FAIL)
4479 {
4480 if (immediate_for_directive (&offset) == FAIL)
4481 return;
4482 }
4483 else
4484 offset = 0;
a737bd4d 4485
c19d1205 4486 demand_empty_rest_of_line ();
a737bd4d 4487
fdfde340 4488 if (sp_reg != REG_SP && sp_reg != unwind.fp_reg)
a737bd4d 4489 {
c19d1205
ZW
4490 as_bad (_("register must be either sp or set by a previous"
4491 "unwind_movsp directive"));
4492 return;
a737bd4d
NC
4493 }
4494
c19d1205
ZW
4495 /* Don't generate any opcodes, just record the information for later. */
4496 unwind.fp_reg = fp_reg;
4497 unwind.fp_used = 1;
fdfde340 4498 if (sp_reg == REG_SP)
c19d1205
ZW
4499 unwind.fp_offset = unwind.frame_size - offset;
4500 else
4501 unwind.fp_offset -= offset;
a737bd4d
NC
4502}
4503
c19d1205
ZW
4504/* Parse an unwind_raw directive. */
4505
4506static void
4507s_arm_unwind_raw (int ignored ATTRIBUTE_UNUSED)
a737bd4d 4508{
c19d1205 4509 expressionS exp;
708587a4 4510 /* This is an arbitrary limit. */
c19d1205
ZW
4511 unsigned char op[16];
4512 int count;
a737bd4d 4513
921e5f0a 4514 if (!unwind.proc_start)
c921be7d 4515 as_bad (MISSING_FNSTART);
921e5f0a 4516
c19d1205
ZW
4517 expression (&exp);
4518 if (exp.X_op == O_constant
4519 && skip_past_comma (&input_line_pointer) != FAIL)
a737bd4d 4520 {
c19d1205
ZW
4521 unwind.frame_size += exp.X_add_number;
4522 expression (&exp);
4523 }
4524 else
4525 exp.X_op = O_illegal;
a737bd4d 4526
c19d1205
ZW
4527 if (exp.X_op != O_constant)
4528 {
4529 as_bad (_("expected <offset>, <opcode>"));
4530 ignore_rest_of_line ();
4531 return;
4532 }
a737bd4d 4533
c19d1205 4534 count = 0;
a737bd4d 4535
c19d1205
ZW
4536 /* Parse the opcode. */
4537 for (;;)
4538 {
4539 if (count >= 16)
4540 {
4541 as_bad (_("unwind opcode too long"));
4542 ignore_rest_of_line ();
a737bd4d 4543 }
c19d1205 4544 if (exp.X_op != O_constant || exp.X_add_number & ~0xff)
a737bd4d 4545 {
c19d1205
ZW
4546 as_bad (_("invalid unwind opcode"));
4547 ignore_rest_of_line ();
4548 return;
a737bd4d 4549 }
c19d1205 4550 op[count++] = exp.X_add_number;
a737bd4d 4551
c19d1205
ZW
4552 /* Parse the next byte. */
4553 if (skip_past_comma (&input_line_pointer) == FAIL)
4554 break;
a737bd4d 4555
c19d1205
ZW
4556 expression (&exp);
4557 }
b99bd4ef 4558
c19d1205
ZW
4559 /* Add the opcode bytes in reverse order. */
4560 while (count--)
4561 add_unwind_opcode (op[count], 1);
b99bd4ef 4562
c19d1205 4563 demand_empty_rest_of_line ();
b99bd4ef 4564}
ee065d83
PB
4565
4566
4567/* Parse a .eabi_attribute directive. */
4568
4569static void
4570s_arm_eabi_attribute (int ignored ATTRIBUTE_UNUSED)
4571{
0420f52b 4572 int tag = obj_elf_vendor_attribute (OBJ_ATTR_PROC);
ee3c0378
AS
4573
4574 if (tag < NUM_KNOWN_OBJ_ATTRIBUTES)
4575 attributes_set_explicitly[tag] = 1;
ee065d83
PB
4576}
4577
0855e32b
NS
4578/* Emit a tls fix for the symbol. */
4579
4580static void
4581s_arm_tls_descseq (int ignored ATTRIBUTE_UNUSED)
4582{
4583 char *p;
4584 expressionS exp;
4585#ifdef md_flush_pending_output
4586 md_flush_pending_output ();
4587#endif
4588
4589#ifdef md_cons_align
4590 md_cons_align (4);
4591#endif
4592
4593 /* Since we're just labelling the code, there's no need to define a
4594 mapping symbol. */
4595 expression (&exp);
4596 p = obstack_next_free (&frchain_now->frch_obstack);
4597 fix_new_arm (frag_now, p - frag_now->fr_literal, 4, &exp, 0,
4598 thumb_mode ? BFD_RELOC_ARM_THM_TLS_DESCSEQ
4599 : BFD_RELOC_ARM_TLS_DESCSEQ);
4600}
cdf9ccec 4601#endif /* OBJ_ELF */
0855e32b 4602
ee065d83 4603static void s_arm_arch (int);
7a1d4c38 4604static void s_arm_object_arch (int);
ee065d83
PB
4605static void s_arm_cpu (int);
4606static void s_arm_fpu (int);
69133863 4607static void s_arm_arch_extension (int);
b99bd4ef 4608
f0927246
NC
4609#ifdef TE_PE
4610
4611static void
5f4273c7 4612pe_directive_secrel (int dummy ATTRIBUTE_UNUSED)
f0927246
NC
4613{
4614 expressionS exp;
4615
4616 do
4617 {
4618 expression (&exp);
4619 if (exp.X_op == O_symbol)
4620 exp.X_op = O_secrel;
4621
4622 emit_expr (&exp, 4);
4623 }
4624 while (*input_line_pointer++ == ',');
4625
4626 input_line_pointer--;
4627 demand_empty_rest_of_line ();
4628}
4629#endif /* TE_PE */
4630
c19d1205
ZW
4631/* This table describes all the machine specific pseudo-ops the assembler
4632 has to support. The fields are:
4633 pseudo-op name without dot
4634 function to call to execute this pseudo-op
4635 Integer arg to pass to the function. */
b99bd4ef 4636
c19d1205 4637const pseudo_typeS md_pseudo_table[] =
b99bd4ef 4638{
c19d1205
ZW
4639 /* Never called because '.req' does not start a line. */
4640 { "req", s_req, 0 },
dcbf9037
JB
4641 /* Following two are likewise never called. */
4642 { "dn", s_dn, 0 },
4643 { "qn", s_qn, 0 },
c19d1205
ZW
4644 { "unreq", s_unreq, 0 },
4645 { "bss", s_bss, 0 },
db2ed2e0 4646 { "align", s_align_ptwo, 2 },
c19d1205
ZW
4647 { "arm", s_arm, 0 },
4648 { "thumb", s_thumb, 0 },
4649 { "code", s_code, 0 },
4650 { "force_thumb", s_force_thumb, 0 },
4651 { "thumb_func", s_thumb_func, 0 },
4652 { "thumb_set", s_thumb_set, 0 },
4653 { "even", s_even, 0 },
4654 { "ltorg", s_ltorg, 0 },
4655 { "pool", s_ltorg, 0 },
4656 { "syntax", s_syntax, 0 },
8463be01
PB
4657 { "cpu", s_arm_cpu, 0 },
4658 { "arch", s_arm_arch, 0 },
7a1d4c38 4659 { "object_arch", s_arm_object_arch, 0 },
8463be01 4660 { "fpu", s_arm_fpu, 0 },
69133863 4661 { "arch_extension", s_arm_arch_extension, 0 },
c19d1205 4662#ifdef OBJ_ELF
c921be7d
NC
4663 { "word", s_arm_elf_cons, 4 },
4664 { "long", s_arm_elf_cons, 4 },
4665 { "inst.n", s_arm_elf_inst, 2 },
4666 { "inst.w", s_arm_elf_inst, 4 },
4667 { "inst", s_arm_elf_inst, 0 },
4668 { "rel31", s_arm_rel31, 0 },
c19d1205
ZW
4669 { "fnstart", s_arm_unwind_fnstart, 0 },
4670 { "fnend", s_arm_unwind_fnend, 0 },
4671 { "cantunwind", s_arm_unwind_cantunwind, 0 },
4672 { "personality", s_arm_unwind_personality, 0 },
4673 { "personalityindex", s_arm_unwind_personalityindex, 0 },
4674 { "handlerdata", s_arm_unwind_handlerdata, 0 },
4675 { "save", s_arm_unwind_save, 0 },
fa073d69 4676 { "vsave", s_arm_unwind_save, 1 },
c19d1205
ZW
4677 { "movsp", s_arm_unwind_movsp, 0 },
4678 { "pad", s_arm_unwind_pad, 0 },
4679 { "setfp", s_arm_unwind_setfp, 0 },
4680 { "unwind_raw", s_arm_unwind_raw, 0 },
ee065d83 4681 { "eabi_attribute", s_arm_eabi_attribute, 0 },
0855e32b 4682 { "tlsdescseq", s_arm_tls_descseq, 0 },
c19d1205
ZW
4683#else
4684 { "word", cons, 4},
f0927246
NC
4685
4686 /* These are used for dwarf. */
4687 {"2byte", cons, 2},
4688 {"4byte", cons, 4},
4689 {"8byte", cons, 8},
4690 /* These are used for dwarf2. */
4691 { "file", (void (*) (int)) dwarf2_directive_file, 0 },
4692 { "loc", dwarf2_directive_loc, 0 },
4693 { "loc_mark_labels", dwarf2_directive_loc_mark_labels, 0 },
c19d1205
ZW
4694#endif
4695 { "extend", float_cons, 'x' },
4696 { "ldouble", float_cons, 'x' },
4697 { "packed", float_cons, 'p' },
f0927246
NC
4698#ifdef TE_PE
4699 {"secrel32", pe_directive_secrel, 0},
4700#endif
2e6976a8
DG
4701
4702 /* These are for compatibility with CodeComposer Studio. */
4703 {"ref", s_ccs_ref, 0},
4704 {"def", s_ccs_def, 0},
4705 {"asmfunc", s_ccs_asmfunc, 0},
4706 {"endasmfunc", s_ccs_endasmfunc, 0},
4707
c19d1205
ZW
4708 { 0, 0, 0 }
4709};
4710\f
4711/* Parser functions used exclusively in instruction operands. */
b99bd4ef 4712
c19d1205
ZW
4713/* Generic immediate-value read function for use in insn parsing.
4714 STR points to the beginning of the immediate (the leading #);
4715 VAL receives the value; if the value is outside [MIN, MAX]
4716 issue an error. PREFIX_OPT is true if the immediate prefix is
4717 optional. */
b99bd4ef 4718
c19d1205
ZW
4719static int
4720parse_immediate (char **str, int *val, int min, int max,
4721 bfd_boolean prefix_opt)
4722{
4723 expressionS exp;
4724 my_get_expression (&exp, str, prefix_opt ? GE_OPT_PREFIX : GE_IMM_PREFIX);
4725 if (exp.X_op != O_constant)
b99bd4ef 4726 {
c19d1205
ZW
4727 inst.error = _("constant expression required");
4728 return FAIL;
4729 }
b99bd4ef 4730
c19d1205
ZW
4731 if (exp.X_add_number < min || exp.X_add_number > max)
4732 {
4733 inst.error = _("immediate value out of range");
4734 return FAIL;
4735 }
b99bd4ef 4736
c19d1205
ZW
4737 *val = exp.X_add_number;
4738 return SUCCESS;
4739}
b99bd4ef 4740
5287ad62 4741/* Less-generic immediate-value read function with the possibility of loading a
036dc3f7 4742 big (64-bit) immediate, as required by Neon VMOV, VMVN and logic immediate
5287ad62
JB
4743 instructions. Puts the result directly in inst.operands[i]. */
4744
4745static int
8335d6aa
JW
4746parse_big_immediate (char **str, int i, expressionS *in_exp,
4747 bfd_boolean allow_symbol_p)
5287ad62
JB
4748{
4749 expressionS exp;
8335d6aa 4750 expressionS *exp_p = in_exp ? in_exp : &exp;
5287ad62
JB
4751 char *ptr = *str;
4752
8335d6aa 4753 my_get_expression (exp_p, &ptr, GE_OPT_PREFIX_BIG);
5287ad62 4754
8335d6aa 4755 if (exp_p->X_op == O_constant)
036dc3f7 4756 {
8335d6aa 4757 inst.operands[i].imm = exp_p->X_add_number & 0xffffffff;
036dc3f7
PB
4758 /* If we're on a 64-bit host, then a 64-bit number can be returned using
4759 O_constant. We have to be careful not to break compilation for
4760 32-bit X_add_number, though. */
8335d6aa 4761 if ((exp_p->X_add_number & ~(offsetT)(0xffffffffU)) != 0)
036dc3f7 4762 {
8335d6aa
JW
4763 /* X >> 32 is illegal if sizeof (exp_p->X_add_number) == 4. */
4764 inst.operands[i].reg = (((exp_p->X_add_number >> 16) >> 16)
4765 & 0xffffffff);
036dc3f7
PB
4766 inst.operands[i].regisimm = 1;
4767 }
4768 }
8335d6aa
JW
4769 else if (exp_p->X_op == O_big
4770 && LITTLENUM_NUMBER_OF_BITS * exp_p->X_add_number > 32)
5287ad62
JB
4771 {
4772 unsigned parts = 32 / LITTLENUM_NUMBER_OF_BITS, j, idx = 0;
95b75c01 4773
5287ad62 4774 /* Bignums have their least significant bits in
477330fc
RM
4775 generic_bignum[0]. Make sure we put 32 bits in imm and
4776 32 bits in reg, in a (hopefully) portable way. */
9c2799c2 4777 gas_assert (parts != 0);
95b75c01
NC
4778
4779 /* Make sure that the number is not too big.
4780 PR 11972: Bignums can now be sign-extended to the
4781 size of a .octa so check that the out of range bits
4782 are all zero or all one. */
8335d6aa 4783 if (LITTLENUM_NUMBER_OF_BITS * exp_p->X_add_number > 64)
95b75c01
NC
4784 {
4785 LITTLENUM_TYPE m = -1;
4786
4787 if (generic_bignum[parts * 2] != 0
4788 && generic_bignum[parts * 2] != m)
4789 return FAIL;
4790
8335d6aa 4791 for (j = parts * 2 + 1; j < (unsigned) exp_p->X_add_number; j++)
95b75c01
NC
4792 if (generic_bignum[j] != generic_bignum[j-1])
4793 return FAIL;
4794 }
4795
5287ad62
JB
4796 inst.operands[i].imm = 0;
4797 for (j = 0; j < parts; j++, idx++)
477330fc
RM
4798 inst.operands[i].imm |= generic_bignum[idx]
4799 << (LITTLENUM_NUMBER_OF_BITS * j);
5287ad62
JB
4800 inst.operands[i].reg = 0;
4801 for (j = 0; j < parts; j++, idx++)
477330fc
RM
4802 inst.operands[i].reg |= generic_bignum[idx]
4803 << (LITTLENUM_NUMBER_OF_BITS * j);
5287ad62
JB
4804 inst.operands[i].regisimm = 1;
4805 }
8335d6aa 4806 else if (!(exp_p->X_op == O_symbol && allow_symbol_p))
5287ad62 4807 return FAIL;
5f4273c7 4808
5287ad62
JB
4809 *str = ptr;
4810
4811 return SUCCESS;
4812}
4813
c19d1205
ZW
4814/* Returns the pseudo-register number of an FPA immediate constant,
4815 or FAIL if there isn't a valid constant here. */
b99bd4ef 4816
c19d1205
ZW
4817static int
4818parse_fpa_immediate (char ** str)
4819{
4820 LITTLENUM_TYPE words[MAX_LITTLENUMS];
4821 char * save_in;
4822 expressionS exp;
4823 int i;
4824 int j;
b99bd4ef 4825
c19d1205
ZW
4826 /* First try and match exact strings, this is to guarantee
4827 that some formats will work even for cross assembly. */
b99bd4ef 4828
c19d1205
ZW
4829 for (i = 0; fp_const[i]; i++)
4830 {
4831 if (strncmp (*str, fp_const[i], strlen (fp_const[i])) == 0)
b99bd4ef 4832 {
c19d1205 4833 char *start = *str;
b99bd4ef 4834
c19d1205
ZW
4835 *str += strlen (fp_const[i]);
4836 if (is_end_of_line[(unsigned char) **str])
4837 return i + 8;
4838 *str = start;
4839 }
4840 }
b99bd4ef 4841
c19d1205
ZW
4842 /* Just because we didn't get a match doesn't mean that the constant
4843 isn't valid, just that it is in a format that we don't
4844 automatically recognize. Try parsing it with the standard
4845 expression routines. */
b99bd4ef 4846
c19d1205 4847 memset (words, 0, MAX_LITTLENUMS * sizeof (LITTLENUM_TYPE));
b99bd4ef 4848
c19d1205
ZW
4849 /* Look for a raw floating point number. */
4850 if ((save_in = atof_ieee (*str, 'x', words)) != NULL
4851 && is_end_of_line[(unsigned char) *save_in])
4852 {
4853 for (i = 0; i < NUM_FLOAT_VALS; i++)
4854 {
4855 for (j = 0; j < MAX_LITTLENUMS; j++)
b99bd4ef 4856 {
c19d1205
ZW
4857 if (words[j] != fp_values[i][j])
4858 break;
b99bd4ef
NC
4859 }
4860
c19d1205 4861 if (j == MAX_LITTLENUMS)
b99bd4ef 4862 {
c19d1205
ZW
4863 *str = save_in;
4864 return i + 8;
b99bd4ef
NC
4865 }
4866 }
4867 }
b99bd4ef 4868
c19d1205
ZW
4869 /* Try and parse a more complex expression, this will probably fail
4870 unless the code uses a floating point prefix (eg "0f"). */
4871 save_in = input_line_pointer;
4872 input_line_pointer = *str;
4873 if (expression (&exp) == absolute_section
4874 && exp.X_op == O_big
4875 && exp.X_add_number < 0)
4876 {
4877 /* FIXME: 5 = X_PRECISION, should be #define'd where we can use it.
4878 Ditto for 15. */
ba592044
AM
4879#define X_PRECISION 5
4880#define E_PRECISION 15L
4881 if (gen_to_words (words, X_PRECISION, E_PRECISION) == 0)
c19d1205
ZW
4882 {
4883 for (i = 0; i < NUM_FLOAT_VALS; i++)
4884 {
4885 for (j = 0; j < MAX_LITTLENUMS; j++)
4886 {
4887 if (words[j] != fp_values[i][j])
4888 break;
4889 }
b99bd4ef 4890
c19d1205
ZW
4891 if (j == MAX_LITTLENUMS)
4892 {
4893 *str = input_line_pointer;
4894 input_line_pointer = save_in;
4895 return i + 8;
4896 }
4897 }
4898 }
b99bd4ef
NC
4899 }
4900
c19d1205
ZW
4901 *str = input_line_pointer;
4902 input_line_pointer = save_in;
4903 inst.error = _("invalid FPA immediate expression");
4904 return FAIL;
b99bd4ef
NC
4905}
4906
136da414
JB
4907/* Returns 1 if a number has "quarter-precision" float format
4908 0baBbbbbbc defgh000 00000000 00000000. */
4909
4910static int
4911is_quarter_float (unsigned imm)
4912{
4913 int bs = (imm & 0x20000000) ? 0x3e000000 : 0x40000000;
4914 return (imm & 0x7ffff) == 0 && ((imm & 0x7e000000) ^ bs) == 0;
4915}
4916
aacf0b33
KT
4917
4918/* Detect the presence of a floating point or integer zero constant,
4919 i.e. #0.0 or #0. */
4920
4921static bfd_boolean
4922parse_ifimm_zero (char **in)
4923{
4924 int error_code;
4925
4926 if (!is_immediate_prefix (**in))
4927 return FALSE;
4928
4929 ++*in;
0900a05b
JW
4930
4931 /* Accept #0x0 as a synonym for #0. */
4932 if (strncmp (*in, "0x", 2) == 0)
4933 {
4934 int val;
4935 if (parse_immediate (in, &val, 0, 0, TRUE) == FAIL)
4936 return FALSE;
4937 return TRUE;
4938 }
4939
aacf0b33
KT
4940 error_code = atof_generic (in, ".", EXP_CHARS,
4941 &generic_floating_point_number);
4942
4943 if (!error_code
4944 && generic_floating_point_number.sign == '+'
4945 && (generic_floating_point_number.low
4946 > generic_floating_point_number.leader))
4947 return TRUE;
4948
4949 return FALSE;
4950}
4951
136da414
JB
4952/* Parse an 8-bit "quarter-precision" floating point number of the form:
4953 0baBbbbbbc defgh000 00000000 00000000.
c96612cc
JB
4954 The zero and minus-zero cases need special handling, since they can't be
4955 encoded in the "quarter-precision" float format, but can nonetheless be
4956 loaded as integer constants. */
136da414
JB
4957
4958static unsigned
4959parse_qfloat_immediate (char **ccp, int *immed)
4960{
4961 char *str = *ccp;
c96612cc 4962 char *fpnum;
136da414 4963 LITTLENUM_TYPE words[MAX_LITTLENUMS];
c96612cc 4964 int found_fpchar = 0;
5f4273c7 4965
136da414 4966 skip_past_char (&str, '#');
5f4273c7 4967
c96612cc
JB
4968 /* We must not accidentally parse an integer as a floating-point number. Make
4969 sure that the value we parse is not an integer by checking for special
4970 characters '.' or 'e'.
4971 FIXME: This is a horrible hack, but doing better is tricky because type
4972 information isn't in a very usable state at parse time. */
4973 fpnum = str;
4974 skip_whitespace (fpnum);
4975
4976 if (strncmp (fpnum, "0x", 2) == 0)
4977 return FAIL;
4978 else
4979 {
4980 for (; *fpnum != '\0' && *fpnum != ' ' && *fpnum != '\n'; fpnum++)
477330fc
RM
4981 if (*fpnum == '.' || *fpnum == 'e' || *fpnum == 'E')
4982 {
4983 found_fpchar = 1;
4984 break;
4985 }
c96612cc
JB
4986
4987 if (!found_fpchar)
477330fc 4988 return FAIL;
c96612cc 4989 }
5f4273c7 4990
136da414
JB
4991 if ((str = atof_ieee (str, 's', words)) != NULL)
4992 {
4993 unsigned fpword = 0;
4994 int i;
5f4273c7 4995
136da414
JB
4996 /* Our FP word must be 32 bits (single-precision FP). */
4997 for (i = 0; i < 32 / LITTLENUM_NUMBER_OF_BITS; i++)
477330fc
RM
4998 {
4999 fpword <<= LITTLENUM_NUMBER_OF_BITS;
5000 fpword |= words[i];
5001 }
5f4273c7 5002
c96612cc 5003 if (is_quarter_float (fpword) || (fpword & 0x7fffffff) == 0)
477330fc 5004 *immed = fpword;
136da414 5005 else
477330fc 5006 return FAIL;
136da414
JB
5007
5008 *ccp = str;
5f4273c7 5009
136da414
JB
5010 return SUCCESS;
5011 }
5f4273c7 5012
136da414
JB
5013 return FAIL;
5014}
5015
c19d1205
ZW
5016/* Shift operands. */
5017enum shift_kind
b99bd4ef 5018{
c19d1205
ZW
5019 SHIFT_LSL, SHIFT_LSR, SHIFT_ASR, SHIFT_ROR, SHIFT_RRX
5020};
b99bd4ef 5021
c19d1205
ZW
5022struct asm_shift_name
5023{
5024 const char *name;
5025 enum shift_kind kind;
5026};
b99bd4ef 5027
c19d1205
ZW
5028/* Third argument to parse_shift. */
5029enum parse_shift_mode
5030{
5031 NO_SHIFT_RESTRICT, /* Any kind of shift is accepted. */
5032 SHIFT_IMMEDIATE, /* Shift operand must be an immediate. */
5033 SHIFT_LSL_OR_ASR_IMMEDIATE, /* Shift must be LSL or ASR immediate. */
5034 SHIFT_ASR_IMMEDIATE, /* Shift must be ASR immediate. */
5035 SHIFT_LSL_IMMEDIATE, /* Shift must be LSL immediate. */
5036};
b99bd4ef 5037
c19d1205
ZW
5038/* Parse a <shift> specifier on an ARM data processing instruction.
5039 This has three forms:
b99bd4ef 5040
c19d1205
ZW
5041 (LSL|LSR|ASL|ASR|ROR) Rs
5042 (LSL|LSR|ASL|ASR|ROR) #imm
5043 RRX
b99bd4ef 5044
c19d1205
ZW
5045 Note that ASL is assimilated to LSL in the instruction encoding, and
5046 RRX to ROR #0 (which cannot be written as such). */
b99bd4ef 5047
c19d1205
ZW
5048static int
5049parse_shift (char **str, int i, enum parse_shift_mode mode)
b99bd4ef 5050{
c19d1205
ZW
5051 const struct asm_shift_name *shift_name;
5052 enum shift_kind shift;
5053 char *s = *str;
5054 char *p = s;
5055 int reg;
b99bd4ef 5056
c19d1205
ZW
5057 for (p = *str; ISALPHA (*p); p++)
5058 ;
b99bd4ef 5059
c19d1205 5060 if (p == *str)
b99bd4ef 5061 {
c19d1205
ZW
5062 inst.error = _("shift expression expected");
5063 return FAIL;
b99bd4ef
NC
5064 }
5065
21d799b5 5066 shift_name = (const struct asm_shift_name *) hash_find_n (arm_shift_hsh, *str,
477330fc 5067 p - *str);
c19d1205
ZW
5068
5069 if (shift_name == NULL)
b99bd4ef 5070 {
c19d1205
ZW
5071 inst.error = _("shift expression expected");
5072 return FAIL;
b99bd4ef
NC
5073 }
5074
c19d1205 5075 shift = shift_name->kind;
b99bd4ef 5076
c19d1205
ZW
5077 switch (mode)
5078 {
5079 case NO_SHIFT_RESTRICT:
5080 case SHIFT_IMMEDIATE: break;
b99bd4ef 5081
c19d1205
ZW
5082 case SHIFT_LSL_OR_ASR_IMMEDIATE:
5083 if (shift != SHIFT_LSL && shift != SHIFT_ASR)
5084 {
5085 inst.error = _("'LSL' or 'ASR' required");
5086 return FAIL;
5087 }
5088 break;
b99bd4ef 5089
c19d1205
ZW
5090 case SHIFT_LSL_IMMEDIATE:
5091 if (shift != SHIFT_LSL)
5092 {
5093 inst.error = _("'LSL' required");
5094 return FAIL;
5095 }
5096 break;
b99bd4ef 5097
c19d1205
ZW
5098 case SHIFT_ASR_IMMEDIATE:
5099 if (shift != SHIFT_ASR)
5100 {
5101 inst.error = _("'ASR' required");
5102 return FAIL;
5103 }
5104 break;
b99bd4ef 5105
c19d1205
ZW
5106 default: abort ();
5107 }
b99bd4ef 5108
c19d1205
ZW
5109 if (shift != SHIFT_RRX)
5110 {
5111 /* Whitespace can appear here if the next thing is a bare digit. */
5112 skip_whitespace (p);
b99bd4ef 5113
c19d1205 5114 if (mode == NO_SHIFT_RESTRICT
dcbf9037 5115 && (reg = arm_reg_parse (&p, REG_TYPE_RN)) != FAIL)
c19d1205
ZW
5116 {
5117 inst.operands[i].imm = reg;
5118 inst.operands[i].immisreg = 1;
5119 }
5120 else if (my_get_expression (&inst.reloc.exp, &p, GE_IMM_PREFIX))
5121 return FAIL;
5122 }
5123 inst.operands[i].shift_kind = shift;
5124 inst.operands[i].shifted = 1;
5125 *str = p;
5126 return SUCCESS;
b99bd4ef
NC
5127}
5128
c19d1205 5129/* Parse a <shifter_operand> for an ARM data processing instruction:
b99bd4ef 5130
c19d1205
ZW
5131 #<immediate>
5132 #<immediate>, <rotate>
5133 <Rm>
5134 <Rm>, <shift>
b99bd4ef 5135
c19d1205
ZW
5136 where <shift> is defined by parse_shift above, and <rotate> is a
5137 multiple of 2 between 0 and 30. Validation of immediate operands
55cf6793 5138 is deferred to md_apply_fix. */
b99bd4ef 5139
c19d1205
ZW
5140static int
5141parse_shifter_operand (char **str, int i)
5142{
5143 int value;
91d6fa6a 5144 expressionS exp;
b99bd4ef 5145
dcbf9037 5146 if ((value = arm_reg_parse (str, REG_TYPE_RN)) != FAIL)
c19d1205
ZW
5147 {
5148 inst.operands[i].reg = value;
5149 inst.operands[i].isreg = 1;
b99bd4ef 5150
c19d1205
ZW
5151 /* parse_shift will override this if appropriate */
5152 inst.reloc.exp.X_op = O_constant;
5153 inst.reloc.exp.X_add_number = 0;
b99bd4ef 5154
c19d1205
ZW
5155 if (skip_past_comma (str) == FAIL)
5156 return SUCCESS;
b99bd4ef 5157
c19d1205
ZW
5158 /* Shift operation on register. */
5159 return parse_shift (str, i, NO_SHIFT_RESTRICT);
b99bd4ef
NC
5160 }
5161
c19d1205
ZW
5162 if (my_get_expression (&inst.reloc.exp, str, GE_IMM_PREFIX))
5163 return FAIL;
b99bd4ef 5164
c19d1205 5165 if (skip_past_comma (str) == SUCCESS)
b99bd4ef 5166 {
c19d1205 5167 /* #x, y -- ie explicit rotation by Y. */
91d6fa6a 5168 if (my_get_expression (&exp, str, GE_NO_PREFIX))
c19d1205 5169 return FAIL;
b99bd4ef 5170
91d6fa6a 5171 if (exp.X_op != O_constant || inst.reloc.exp.X_op != O_constant)
c19d1205
ZW
5172 {
5173 inst.error = _("constant expression expected");
5174 return FAIL;
5175 }
b99bd4ef 5176
91d6fa6a 5177 value = exp.X_add_number;
c19d1205
ZW
5178 if (value < 0 || value > 30 || value % 2 != 0)
5179 {
5180 inst.error = _("invalid rotation");
5181 return FAIL;
5182 }
5183 if (inst.reloc.exp.X_add_number < 0 || inst.reloc.exp.X_add_number > 255)
5184 {
5185 inst.error = _("invalid constant");
5186 return FAIL;
5187 }
09d92015 5188
a415b1cd
JB
5189 /* Encode as specified. */
5190 inst.operands[i].imm = inst.reloc.exp.X_add_number | value << 7;
5191 return SUCCESS;
09d92015
MM
5192 }
5193
c19d1205
ZW
5194 inst.reloc.type = BFD_RELOC_ARM_IMMEDIATE;
5195 inst.reloc.pc_rel = 0;
5196 return SUCCESS;
09d92015
MM
5197}
5198
4962c51a
MS
5199/* Group relocation information. Each entry in the table contains the
5200 textual name of the relocation as may appear in assembler source
5201 and must end with a colon.
5202 Along with this textual name are the relocation codes to be used if
5203 the corresponding instruction is an ALU instruction (ADD or SUB only),
5204 an LDR, an LDRS, or an LDC. */
5205
5206struct group_reloc_table_entry
5207{
5208 const char *name;
5209 int alu_code;
5210 int ldr_code;
5211 int ldrs_code;
5212 int ldc_code;
5213};
5214
5215typedef enum
5216{
5217 /* Varieties of non-ALU group relocation. */
5218
5219 GROUP_LDR,
5220 GROUP_LDRS,
5221 GROUP_LDC
5222} group_reloc_type;
5223
5224static struct group_reloc_table_entry group_reloc_table[] =
5225 { /* Program counter relative: */
5226 { "pc_g0_nc",
5227 BFD_RELOC_ARM_ALU_PC_G0_NC, /* ALU */
5228 0, /* LDR */
5229 0, /* LDRS */
5230 0 }, /* LDC */
5231 { "pc_g0",
5232 BFD_RELOC_ARM_ALU_PC_G0, /* ALU */
5233 BFD_RELOC_ARM_LDR_PC_G0, /* LDR */
5234 BFD_RELOC_ARM_LDRS_PC_G0, /* LDRS */
5235 BFD_RELOC_ARM_LDC_PC_G0 }, /* LDC */
5236 { "pc_g1_nc",
5237 BFD_RELOC_ARM_ALU_PC_G1_NC, /* ALU */
5238 0, /* LDR */
5239 0, /* LDRS */
5240 0 }, /* LDC */
5241 { "pc_g1",
5242 BFD_RELOC_ARM_ALU_PC_G1, /* ALU */
5243 BFD_RELOC_ARM_LDR_PC_G1, /* LDR */
5244 BFD_RELOC_ARM_LDRS_PC_G1, /* LDRS */
5245 BFD_RELOC_ARM_LDC_PC_G1 }, /* LDC */
5246 { "pc_g2",
5247 BFD_RELOC_ARM_ALU_PC_G2, /* ALU */
5248 BFD_RELOC_ARM_LDR_PC_G2, /* LDR */
5249 BFD_RELOC_ARM_LDRS_PC_G2, /* LDRS */
5250 BFD_RELOC_ARM_LDC_PC_G2 }, /* LDC */
5251 /* Section base relative */
5252 { "sb_g0_nc",
5253 BFD_RELOC_ARM_ALU_SB_G0_NC, /* ALU */
5254 0, /* LDR */
5255 0, /* LDRS */
5256 0 }, /* LDC */
5257 { "sb_g0",
5258 BFD_RELOC_ARM_ALU_SB_G0, /* ALU */
5259 BFD_RELOC_ARM_LDR_SB_G0, /* LDR */
5260 BFD_RELOC_ARM_LDRS_SB_G0, /* LDRS */
5261 BFD_RELOC_ARM_LDC_SB_G0 }, /* LDC */
5262 { "sb_g1_nc",
5263 BFD_RELOC_ARM_ALU_SB_G1_NC, /* ALU */
5264 0, /* LDR */
5265 0, /* LDRS */
5266 0 }, /* LDC */
5267 { "sb_g1",
5268 BFD_RELOC_ARM_ALU_SB_G1, /* ALU */
5269 BFD_RELOC_ARM_LDR_SB_G1, /* LDR */
5270 BFD_RELOC_ARM_LDRS_SB_G1, /* LDRS */
5271 BFD_RELOC_ARM_LDC_SB_G1 }, /* LDC */
5272 { "sb_g2",
5273 BFD_RELOC_ARM_ALU_SB_G2, /* ALU */
5274 BFD_RELOC_ARM_LDR_SB_G2, /* LDR */
5275 BFD_RELOC_ARM_LDRS_SB_G2, /* LDRS */
72d98d16
MG
5276 BFD_RELOC_ARM_LDC_SB_G2 }, /* LDC */
5277 /* Absolute thumb alu relocations. */
5278 { "lower0_7",
5279 BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC,/* ALU. */
5280 0, /* LDR. */
5281 0, /* LDRS. */
5282 0 }, /* LDC. */
5283 { "lower8_15",
5284 BFD_RELOC_ARM_THUMB_ALU_ABS_G1_NC,/* ALU. */
5285 0, /* LDR. */
5286 0, /* LDRS. */
5287 0 }, /* LDC. */
5288 { "upper0_7",
5289 BFD_RELOC_ARM_THUMB_ALU_ABS_G2_NC,/* ALU. */
5290 0, /* LDR. */
5291 0, /* LDRS. */
5292 0 }, /* LDC. */
5293 { "upper8_15",
5294 BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC,/* ALU. */
5295 0, /* LDR. */
5296 0, /* LDRS. */
5297 0 } }; /* LDC. */
4962c51a
MS
5298
5299/* Given the address of a pointer pointing to the textual name of a group
5300 relocation as may appear in assembler source, attempt to find its details
5301 in group_reloc_table. The pointer will be updated to the character after
5302 the trailing colon. On failure, FAIL will be returned; SUCCESS
5303 otherwise. On success, *entry will be updated to point at the relevant
5304 group_reloc_table entry. */
5305
5306static int
5307find_group_reloc_table_entry (char **str, struct group_reloc_table_entry **out)
5308{
5309 unsigned int i;
5310 for (i = 0; i < ARRAY_SIZE (group_reloc_table); i++)
5311 {
5312 int length = strlen (group_reloc_table[i].name);
5313
5f4273c7
NC
5314 if (strncasecmp (group_reloc_table[i].name, *str, length) == 0
5315 && (*str)[length] == ':')
477330fc
RM
5316 {
5317 *out = &group_reloc_table[i];
5318 *str += (length + 1);
5319 return SUCCESS;
5320 }
4962c51a
MS
5321 }
5322
5323 return FAIL;
5324}
5325
5326/* Parse a <shifter_operand> for an ARM data processing instruction
5327 (as for parse_shifter_operand) where group relocations are allowed:
5328
5329 #<immediate>
5330 #<immediate>, <rotate>
5331 #:<group_reloc>:<expression>
5332 <Rm>
5333 <Rm>, <shift>
5334
5335 where <group_reloc> is one of the strings defined in group_reloc_table.
5336 The hashes are optional.
5337
5338 Everything else is as for parse_shifter_operand. */
5339
5340static parse_operand_result
5341parse_shifter_operand_group_reloc (char **str, int i)
5342{
5343 /* Determine if we have the sequence of characters #: or just :
5344 coming next. If we do, then we check for a group relocation.
5345 If we don't, punt the whole lot to parse_shifter_operand. */
5346
5347 if (((*str)[0] == '#' && (*str)[1] == ':')
5348 || (*str)[0] == ':')
5349 {
5350 struct group_reloc_table_entry *entry;
5351
5352 if ((*str)[0] == '#')
477330fc 5353 (*str) += 2;
4962c51a 5354 else
477330fc 5355 (*str)++;
4962c51a
MS
5356
5357 /* Try to parse a group relocation. Anything else is an error. */
5358 if (find_group_reloc_table_entry (str, &entry) == FAIL)
477330fc
RM
5359 {
5360 inst.error = _("unknown group relocation");
5361 return PARSE_OPERAND_FAIL_NO_BACKTRACK;
5362 }
4962c51a
MS
5363
5364 /* We now have the group relocation table entry corresponding to
477330fc 5365 the name in the assembler source. Next, we parse the expression. */
4962c51a 5366 if (my_get_expression (&inst.reloc.exp, str, GE_NO_PREFIX))
477330fc 5367 return PARSE_OPERAND_FAIL_NO_BACKTRACK;
4962c51a
MS
5368
5369 /* Record the relocation type (always the ALU variant here). */
21d799b5 5370 inst.reloc.type = (bfd_reloc_code_real_type) entry->alu_code;
9c2799c2 5371 gas_assert (inst.reloc.type != 0);
4962c51a
MS
5372
5373 return PARSE_OPERAND_SUCCESS;
5374 }
5375 else
5376 return parse_shifter_operand (str, i) == SUCCESS
477330fc 5377 ? PARSE_OPERAND_SUCCESS : PARSE_OPERAND_FAIL;
4962c51a
MS
5378
5379 /* Never reached. */
5380}
5381
8e560766
MGD
5382/* Parse a Neon alignment expression. Information is written to
5383 inst.operands[i]. We assume the initial ':' has been skipped.
fa94de6b 5384
8e560766
MGD
5385 align .imm = align << 8, .immisalign=1, .preind=0 */
5386static parse_operand_result
5387parse_neon_alignment (char **str, int i)
5388{
5389 char *p = *str;
5390 expressionS exp;
5391
5392 my_get_expression (&exp, &p, GE_NO_PREFIX);
5393
5394 if (exp.X_op != O_constant)
5395 {
5396 inst.error = _("alignment must be constant");
5397 return PARSE_OPERAND_FAIL;
5398 }
5399
5400 inst.operands[i].imm = exp.X_add_number << 8;
5401 inst.operands[i].immisalign = 1;
5402 /* Alignments are not pre-indexes. */
5403 inst.operands[i].preind = 0;
5404
5405 *str = p;
5406 return PARSE_OPERAND_SUCCESS;
5407}
5408
c19d1205
ZW
5409/* Parse all forms of an ARM address expression. Information is written
5410 to inst.operands[i] and/or inst.reloc.
09d92015 5411
c19d1205 5412 Preindexed addressing (.preind=1):
09d92015 5413
c19d1205
ZW
5414 [Rn, #offset] .reg=Rn .reloc.exp=offset
5415 [Rn, +/-Rm] .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
5416 [Rn, +/-Rm, shift] .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
5417 .shift_kind=shift .reloc.exp=shift_imm
09d92015 5418
c19d1205 5419 These three may have a trailing ! which causes .writeback to be set also.
09d92015 5420
c19d1205 5421 Postindexed addressing (.postind=1, .writeback=1):
09d92015 5422
c19d1205
ZW
5423 [Rn], #offset .reg=Rn .reloc.exp=offset
5424 [Rn], +/-Rm .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
5425 [Rn], +/-Rm, shift .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
5426 .shift_kind=shift .reloc.exp=shift_imm
09d92015 5427
c19d1205 5428 Unindexed addressing (.preind=0, .postind=0):
09d92015 5429
c19d1205 5430 [Rn], {option} .reg=Rn .imm=option .immisreg=0
09d92015 5431
c19d1205 5432 Other:
09d92015 5433
c19d1205
ZW
5434 [Rn]{!} shorthand for [Rn,#0]{!}
5435 =immediate .isreg=0 .reloc.exp=immediate
5436 label .reg=PC .reloc.pc_rel=1 .reloc.exp=label
09d92015 5437
c19d1205
ZW
5438 It is the caller's responsibility to check for addressing modes not
5439 supported by the instruction, and to set inst.reloc.type. */
5440
4962c51a
MS
5441static parse_operand_result
5442parse_address_main (char **str, int i, int group_relocations,
477330fc 5443 group_reloc_type group_type)
09d92015 5444{
c19d1205
ZW
5445 char *p = *str;
5446 int reg;
09d92015 5447
c19d1205 5448 if (skip_past_char (&p, '[') == FAIL)
09d92015 5449 {
c19d1205
ZW
5450 if (skip_past_char (&p, '=') == FAIL)
5451 {
974da60d 5452 /* Bare address - translate to PC-relative offset. */
c19d1205
ZW
5453 inst.reloc.pc_rel = 1;
5454 inst.operands[i].reg = REG_PC;
5455 inst.operands[i].isreg = 1;
5456 inst.operands[i].preind = 1;
09d92015 5457
8335d6aa
JW
5458 if (my_get_expression (&inst.reloc.exp, &p, GE_OPT_PREFIX_BIG))
5459 return PARSE_OPERAND_FAIL;
5460 }
5461 else if (parse_big_immediate (&p, i, &inst.reloc.exp,
5462 /*allow_symbol_p=*/TRUE))
4962c51a 5463 return PARSE_OPERAND_FAIL;
09d92015 5464
c19d1205 5465 *str = p;
4962c51a 5466 return PARSE_OPERAND_SUCCESS;
09d92015
MM
5467 }
5468
8ab8155f
NC
5469 /* PR gas/14887: Allow for whitespace after the opening bracket. */
5470 skip_whitespace (p);
5471
dcbf9037 5472 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) == FAIL)
09d92015 5473 {
c19d1205 5474 inst.error = _(reg_expected_msgs[REG_TYPE_RN]);
4962c51a 5475 return PARSE_OPERAND_FAIL;
09d92015 5476 }
c19d1205
ZW
5477 inst.operands[i].reg = reg;
5478 inst.operands[i].isreg = 1;
09d92015 5479
c19d1205 5480 if (skip_past_comma (&p) == SUCCESS)
09d92015 5481 {
c19d1205 5482 inst.operands[i].preind = 1;
09d92015 5483
c19d1205
ZW
5484 if (*p == '+') p++;
5485 else if (*p == '-') p++, inst.operands[i].negative = 1;
5486
dcbf9037 5487 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) != FAIL)
09d92015 5488 {
c19d1205
ZW
5489 inst.operands[i].imm = reg;
5490 inst.operands[i].immisreg = 1;
5491
5492 if (skip_past_comma (&p) == SUCCESS)
5493 if (parse_shift (&p, i, SHIFT_IMMEDIATE) == FAIL)
4962c51a 5494 return PARSE_OPERAND_FAIL;
c19d1205 5495 }
5287ad62 5496 else if (skip_past_char (&p, ':') == SUCCESS)
8e560766
MGD
5497 {
5498 /* FIXME: '@' should be used here, but it's filtered out by generic
5499 code before we get to see it here. This may be subject to
5500 change. */
5501 parse_operand_result result = parse_neon_alignment (&p, i);
fa94de6b 5502
8e560766
MGD
5503 if (result != PARSE_OPERAND_SUCCESS)
5504 return result;
5505 }
c19d1205
ZW
5506 else
5507 {
5508 if (inst.operands[i].negative)
5509 {
5510 inst.operands[i].negative = 0;
5511 p--;
5512 }
4962c51a 5513
5f4273c7
NC
5514 if (group_relocations
5515 && ((*p == '#' && *(p + 1) == ':') || *p == ':'))
4962c51a
MS
5516 {
5517 struct group_reloc_table_entry *entry;
5518
477330fc
RM
5519 /* Skip over the #: or : sequence. */
5520 if (*p == '#')
5521 p += 2;
5522 else
5523 p++;
4962c51a
MS
5524
5525 /* Try to parse a group relocation. Anything else is an
477330fc 5526 error. */
4962c51a
MS
5527 if (find_group_reloc_table_entry (&p, &entry) == FAIL)
5528 {
5529 inst.error = _("unknown group relocation");
5530 return PARSE_OPERAND_FAIL_NO_BACKTRACK;
5531 }
5532
5533 /* We now have the group relocation table entry corresponding to
5534 the name in the assembler source. Next, we parse the
477330fc 5535 expression. */
4962c51a
MS
5536 if (my_get_expression (&inst.reloc.exp, &p, GE_NO_PREFIX))
5537 return PARSE_OPERAND_FAIL_NO_BACKTRACK;
5538
5539 /* Record the relocation type. */
477330fc
RM
5540 switch (group_type)
5541 {
5542 case GROUP_LDR:
5543 inst.reloc.type = (bfd_reloc_code_real_type) entry->ldr_code;
5544 break;
4962c51a 5545
477330fc
RM
5546 case GROUP_LDRS:
5547 inst.reloc.type = (bfd_reloc_code_real_type) entry->ldrs_code;
5548 break;
4962c51a 5549
477330fc
RM
5550 case GROUP_LDC:
5551 inst.reloc.type = (bfd_reloc_code_real_type) entry->ldc_code;
5552 break;
4962c51a 5553
477330fc
RM
5554 default:
5555 gas_assert (0);
5556 }
4962c51a 5557
477330fc 5558 if (inst.reloc.type == 0)
4962c51a
MS
5559 {
5560 inst.error = _("this group relocation is not allowed on this instruction");
5561 return PARSE_OPERAND_FAIL_NO_BACKTRACK;
5562 }
477330fc
RM
5563 }
5564 else
26d97720
NS
5565 {
5566 char *q = p;
5567 if (my_get_expression (&inst.reloc.exp, &p, GE_IMM_PREFIX))
5568 return PARSE_OPERAND_FAIL;
5569 /* If the offset is 0, find out if it's a +0 or -0. */
5570 if (inst.reloc.exp.X_op == O_constant
5571 && inst.reloc.exp.X_add_number == 0)
5572 {
5573 skip_whitespace (q);
5574 if (*q == '#')
5575 {
5576 q++;
5577 skip_whitespace (q);
5578 }
5579 if (*q == '-')
5580 inst.operands[i].negative = 1;
5581 }
5582 }
09d92015
MM
5583 }
5584 }
8e560766
MGD
5585 else if (skip_past_char (&p, ':') == SUCCESS)
5586 {
5587 /* FIXME: '@' should be used here, but it's filtered out by generic code
5588 before we get to see it here. This may be subject to change. */
5589 parse_operand_result result = parse_neon_alignment (&p, i);
fa94de6b 5590
8e560766
MGD
5591 if (result != PARSE_OPERAND_SUCCESS)
5592 return result;
5593 }
09d92015 5594
c19d1205 5595 if (skip_past_char (&p, ']') == FAIL)
09d92015 5596 {
c19d1205 5597 inst.error = _("']' expected");
4962c51a 5598 return PARSE_OPERAND_FAIL;
09d92015
MM
5599 }
5600
c19d1205
ZW
5601 if (skip_past_char (&p, '!') == SUCCESS)
5602 inst.operands[i].writeback = 1;
09d92015 5603
c19d1205 5604 else if (skip_past_comma (&p) == SUCCESS)
09d92015 5605 {
c19d1205
ZW
5606 if (skip_past_char (&p, '{') == SUCCESS)
5607 {
5608 /* [Rn], {expr} - unindexed, with option */
5609 if (parse_immediate (&p, &inst.operands[i].imm,
ca3f61f7 5610 0, 255, TRUE) == FAIL)
4962c51a 5611 return PARSE_OPERAND_FAIL;
09d92015 5612
c19d1205
ZW
5613 if (skip_past_char (&p, '}') == FAIL)
5614 {
5615 inst.error = _("'}' expected at end of 'option' field");
4962c51a 5616 return PARSE_OPERAND_FAIL;
c19d1205
ZW
5617 }
5618 if (inst.operands[i].preind)
5619 {
5620 inst.error = _("cannot combine index with option");
4962c51a 5621 return PARSE_OPERAND_FAIL;
c19d1205
ZW
5622 }
5623 *str = p;
4962c51a 5624 return PARSE_OPERAND_SUCCESS;
09d92015 5625 }
c19d1205
ZW
5626 else
5627 {
5628 inst.operands[i].postind = 1;
5629 inst.operands[i].writeback = 1;
09d92015 5630
c19d1205
ZW
5631 if (inst.operands[i].preind)
5632 {
5633 inst.error = _("cannot combine pre- and post-indexing");
4962c51a 5634 return PARSE_OPERAND_FAIL;
c19d1205 5635 }
09d92015 5636
c19d1205
ZW
5637 if (*p == '+') p++;
5638 else if (*p == '-') p++, inst.operands[i].negative = 1;
a737bd4d 5639
dcbf9037 5640 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) != FAIL)
c19d1205 5641 {
477330fc
RM
5642 /* We might be using the immediate for alignment already. If we
5643 are, OR the register number into the low-order bits. */
5644 if (inst.operands[i].immisalign)
5645 inst.operands[i].imm |= reg;
5646 else
5647 inst.operands[i].imm = reg;
c19d1205 5648 inst.operands[i].immisreg = 1;
a737bd4d 5649
c19d1205
ZW
5650 if (skip_past_comma (&p) == SUCCESS)
5651 if (parse_shift (&p, i, SHIFT_IMMEDIATE) == FAIL)
4962c51a 5652 return PARSE_OPERAND_FAIL;
c19d1205
ZW
5653 }
5654 else
5655 {
26d97720 5656 char *q = p;
c19d1205
ZW
5657 if (inst.operands[i].negative)
5658 {
5659 inst.operands[i].negative = 0;
5660 p--;
5661 }
5662 if (my_get_expression (&inst.reloc.exp, &p, GE_IMM_PREFIX))
4962c51a 5663 return PARSE_OPERAND_FAIL;
26d97720
NS
5664 /* If the offset is 0, find out if it's a +0 or -0. */
5665 if (inst.reloc.exp.X_op == O_constant
5666 && inst.reloc.exp.X_add_number == 0)
5667 {
5668 skip_whitespace (q);
5669 if (*q == '#')
5670 {
5671 q++;
5672 skip_whitespace (q);
5673 }
5674 if (*q == '-')
5675 inst.operands[i].negative = 1;
5676 }
c19d1205
ZW
5677 }
5678 }
a737bd4d
NC
5679 }
5680
c19d1205
ZW
5681 /* If at this point neither .preind nor .postind is set, we have a
5682 bare [Rn]{!}, which is shorthand for [Rn,#0]{!}. */
5683 if (inst.operands[i].preind == 0 && inst.operands[i].postind == 0)
5684 {
5685 inst.operands[i].preind = 1;
5686 inst.reloc.exp.X_op = O_constant;
5687 inst.reloc.exp.X_add_number = 0;
5688 }
5689 *str = p;
4962c51a
MS
5690 return PARSE_OPERAND_SUCCESS;
5691}
5692
5693static int
5694parse_address (char **str, int i)
5695{
21d799b5 5696 return parse_address_main (str, i, 0, GROUP_LDR) == PARSE_OPERAND_SUCCESS
477330fc 5697 ? SUCCESS : FAIL;
4962c51a
MS
5698}
5699
5700static parse_operand_result
5701parse_address_group_reloc (char **str, int i, group_reloc_type type)
5702{
5703 return parse_address_main (str, i, 1, type);
a737bd4d
NC
5704}
5705
b6895b4f
PB
5706/* Parse an operand for a MOVW or MOVT instruction. */
5707static int
5708parse_half (char **str)
5709{
5710 char * p;
5f4273c7 5711
b6895b4f
PB
5712 p = *str;
5713 skip_past_char (&p, '#');
5f4273c7 5714 if (strncasecmp (p, ":lower16:", 9) == 0)
b6895b4f
PB
5715 inst.reloc.type = BFD_RELOC_ARM_MOVW;
5716 else if (strncasecmp (p, ":upper16:", 9) == 0)
5717 inst.reloc.type = BFD_RELOC_ARM_MOVT;
5718
5719 if (inst.reloc.type != BFD_RELOC_UNUSED)
5720 {
5721 p += 9;
5f4273c7 5722 skip_whitespace (p);
b6895b4f
PB
5723 }
5724
5725 if (my_get_expression (&inst.reloc.exp, &p, GE_NO_PREFIX))
5726 return FAIL;
5727
5728 if (inst.reloc.type == BFD_RELOC_UNUSED)
5729 {
5730 if (inst.reloc.exp.X_op != O_constant)
5731 {
5732 inst.error = _("constant expression expected");
5733 return FAIL;
5734 }
5735 if (inst.reloc.exp.X_add_number < 0
5736 || inst.reloc.exp.X_add_number > 0xffff)
5737 {
5738 inst.error = _("immediate value out of range");
5739 return FAIL;
5740 }
5741 }
5742 *str = p;
5743 return SUCCESS;
5744}
5745
c19d1205 5746/* Miscellaneous. */
a737bd4d 5747
c19d1205
ZW
5748/* Parse a PSR flag operand. The value returned is FAIL on syntax error,
5749 or a bitmask suitable to be or-ed into the ARM msr instruction. */
5750static int
d2cd1205 5751parse_psr (char **str, bfd_boolean lhs)
09d92015 5752{
c19d1205
ZW
5753 char *p;
5754 unsigned long psr_field;
62b3e311
PB
5755 const struct asm_psr *psr;
5756 char *start;
d2cd1205 5757 bfd_boolean is_apsr = FALSE;
ac7f631b 5758 bfd_boolean m_profile = ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_m);
09d92015 5759
a4482bb6
NC
5760 /* PR gas/12698: If the user has specified -march=all then m_profile will
5761 be TRUE, but we want to ignore it in this case as we are building for any
5762 CPU type, including non-m variants. */
823d2571 5763 if (ARM_FEATURE_CORE_EQUAL (selected_cpu, arm_arch_any))
a4482bb6
NC
5764 m_profile = FALSE;
5765
c19d1205
ZW
5766 /* CPSR's and SPSR's can now be lowercase. This is just a convenience
5767 feature for ease of use and backwards compatibility. */
5768 p = *str;
62b3e311 5769 if (strncasecmp (p, "SPSR", 4) == 0)
d2cd1205
JB
5770 {
5771 if (m_profile)
5772 goto unsupported_psr;
fa94de6b 5773
d2cd1205
JB
5774 psr_field = SPSR_BIT;
5775 }
5776 else if (strncasecmp (p, "CPSR", 4) == 0)
5777 {
5778 if (m_profile)
5779 goto unsupported_psr;
5780
5781 psr_field = 0;
5782 }
5783 else if (strncasecmp (p, "APSR", 4) == 0)
5784 {
5785 /* APSR[_<bits>] can be used as a synonym for CPSR[_<flags>] on ARMv7-A
5786 and ARMv7-R architecture CPUs. */
5787 is_apsr = TRUE;
5788 psr_field = 0;
5789 }
5790 else if (m_profile)
62b3e311
PB
5791 {
5792 start = p;
5793 do
5794 p++;
5795 while (ISALNUM (*p) || *p == '_');
5796
d2cd1205
JB
5797 if (strncasecmp (start, "iapsr", 5) == 0
5798 || strncasecmp (start, "eapsr", 5) == 0
5799 || strncasecmp (start, "xpsr", 4) == 0
5800 || strncasecmp (start, "psr", 3) == 0)
5801 p = start + strcspn (start, "rR") + 1;
5802
21d799b5 5803 psr = (const struct asm_psr *) hash_find_n (arm_v7m_psr_hsh, start,
477330fc 5804 p - start);
d2cd1205 5805
62b3e311
PB
5806 if (!psr)
5807 return FAIL;
09d92015 5808
d2cd1205
JB
5809 /* If APSR is being written, a bitfield may be specified. Note that
5810 APSR itself is handled above. */
5811 if (psr->field <= 3)
5812 {
5813 psr_field = psr->field;
5814 is_apsr = TRUE;
5815 goto check_suffix;
5816 }
5817
62b3e311 5818 *str = p;
d2cd1205
JB
5819 /* M-profile MSR instructions have the mask field set to "10", except
5820 *PSR variants which modify APSR, which may use a different mask (and
5821 have been handled already). Do that by setting the PSR_f field
5822 here. */
5823 return psr->field | (lhs ? PSR_f : 0);
62b3e311 5824 }
d2cd1205
JB
5825 else
5826 goto unsupported_psr;
09d92015 5827
62b3e311 5828 p += 4;
d2cd1205 5829check_suffix:
c19d1205
ZW
5830 if (*p == '_')
5831 {
5832 /* A suffix follows. */
c19d1205
ZW
5833 p++;
5834 start = p;
a737bd4d 5835
c19d1205
ZW
5836 do
5837 p++;
5838 while (ISALNUM (*p) || *p == '_');
a737bd4d 5839
d2cd1205
JB
5840 if (is_apsr)
5841 {
5842 /* APSR uses a notation for bits, rather than fields. */
5843 unsigned int nzcvq_bits = 0;
5844 unsigned int g_bit = 0;
5845 char *bit;
fa94de6b 5846
d2cd1205
JB
5847 for (bit = start; bit != p; bit++)
5848 {
5849 switch (TOLOWER (*bit))
477330fc 5850 {
d2cd1205
JB
5851 case 'n':
5852 nzcvq_bits |= (nzcvq_bits & 0x01) ? 0x20 : 0x01;
5853 break;
5854
5855 case 'z':
5856 nzcvq_bits |= (nzcvq_bits & 0x02) ? 0x20 : 0x02;
5857 break;
5858
5859 case 'c':
5860 nzcvq_bits |= (nzcvq_bits & 0x04) ? 0x20 : 0x04;
5861 break;
5862
5863 case 'v':
5864 nzcvq_bits |= (nzcvq_bits & 0x08) ? 0x20 : 0x08;
5865 break;
fa94de6b 5866
d2cd1205
JB
5867 case 'q':
5868 nzcvq_bits |= (nzcvq_bits & 0x10) ? 0x20 : 0x10;
5869 break;
fa94de6b 5870
d2cd1205
JB
5871 case 'g':
5872 g_bit |= (g_bit & 0x1) ? 0x2 : 0x1;
5873 break;
fa94de6b 5874
d2cd1205
JB
5875 default:
5876 inst.error = _("unexpected bit specified after APSR");
5877 return FAIL;
5878 }
5879 }
fa94de6b 5880
d2cd1205
JB
5881 if (nzcvq_bits == 0x1f)
5882 psr_field |= PSR_f;
fa94de6b 5883
d2cd1205
JB
5884 if (g_bit == 0x1)
5885 {
5886 if (!ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6_dsp))
477330fc 5887 {
d2cd1205
JB
5888 inst.error = _("selected processor does not "
5889 "support DSP extension");
5890 return FAIL;
5891 }
5892
5893 psr_field |= PSR_s;
5894 }
fa94de6b 5895
d2cd1205
JB
5896 if ((nzcvq_bits & 0x20) != 0
5897 || (nzcvq_bits != 0x1f && nzcvq_bits != 0)
5898 || (g_bit & 0x2) != 0)
5899 {
5900 inst.error = _("bad bitmask specified after APSR");
5901 return FAIL;
5902 }
5903 }
5904 else
477330fc 5905 {
d2cd1205 5906 psr = (const struct asm_psr *) hash_find_n (arm_psr_hsh, start,
477330fc 5907 p - start);
d2cd1205 5908 if (!psr)
477330fc 5909 goto error;
a737bd4d 5910
d2cd1205
JB
5911 psr_field |= psr->field;
5912 }
a737bd4d 5913 }
c19d1205 5914 else
a737bd4d 5915 {
c19d1205
ZW
5916 if (ISALNUM (*p))
5917 goto error; /* Garbage after "[CS]PSR". */
5918
d2cd1205 5919 /* Unadorned APSR is equivalent to APSR_nzcvq/CPSR_f (for writes). This
477330fc 5920 is deprecated, but allow it anyway. */
d2cd1205
JB
5921 if (is_apsr && lhs)
5922 {
5923 psr_field |= PSR_f;
5924 as_tsktsk (_("writing to APSR without specifying a bitmask is "
5925 "deprecated"));
5926 }
5927 else if (!m_profile)
5928 /* These bits are never right for M-profile devices: don't set them
5929 (only code paths which read/write APSR reach here). */
5930 psr_field |= (PSR_c | PSR_f);
a737bd4d 5931 }
c19d1205
ZW
5932 *str = p;
5933 return psr_field;
a737bd4d 5934
d2cd1205
JB
5935 unsupported_psr:
5936 inst.error = _("selected processor does not support requested special "
5937 "purpose register");
5938 return FAIL;
5939
c19d1205
ZW
5940 error:
5941 inst.error = _("flag for {c}psr instruction expected");
5942 return FAIL;
a737bd4d
NC
5943}
5944
c19d1205
ZW
5945/* Parse the flags argument to CPSI[ED]. Returns FAIL on error, or a
5946 value suitable for splatting into the AIF field of the instruction. */
a737bd4d 5947
c19d1205
ZW
5948static int
5949parse_cps_flags (char **str)
a737bd4d 5950{
c19d1205
ZW
5951 int val = 0;
5952 int saw_a_flag = 0;
5953 char *s = *str;
a737bd4d 5954
c19d1205
ZW
5955 for (;;)
5956 switch (*s++)
5957 {
5958 case '\0': case ',':
5959 goto done;
a737bd4d 5960
c19d1205
ZW
5961 case 'a': case 'A': saw_a_flag = 1; val |= 0x4; break;
5962 case 'i': case 'I': saw_a_flag = 1; val |= 0x2; break;
5963 case 'f': case 'F': saw_a_flag = 1; val |= 0x1; break;
a737bd4d 5964
c19d1205
ZW
5965 default:
5966 inst.error = _("unrecognized CPS flag");
5967 return FAIL;
5968 }
a737bd4d 5969
c19d1205
ZW
5970 done:
5971 if (saw_a_flag == 0)
a737bd4d 5972 {
c19d1205
ZW
5973 inst.error = _("missing CPS flags");
5974 return FAIL;
a737bd4d 5975 }
a737bd4d 5976
c19d1205
ZW
5977 *str = s - 1;
5978 return val;
a737bd4d
NC
5979}
5980
c19d1205
ZW
5981/* Parse an endian specifier ("BE" or "LE", case insensitive);
5982 returns 0 for big-endian, 1 for little-endian, FAIL for an error. */
a737bd4d
NC
5983
5984static int
c19d1205 5985parse_endian_specifier (char **str)
a737bd4d 5986{
c19d1205
ZW
5987 int little_endian;
5988 char *s = *str;
a737bd4d 5989
c19d1205
ZW
5990 if (strncasecmp (s, "BE", 2))
5991 little_endian = 0;
5992 else if (strncasecmp (s, "LE", 2))
5993 little_endian = 1;
5994 else
a737bd4d 5995 {
c19d1205 5996 inst.error = _("valid endian specifiers are be or le");
a737bd4d
NC
5997 return FAIL;
5998 }
5999
c19d1205 6000 if (ISALNUM (s[2]) || s[2] == '_')
a737bd4d 6001 {
c19d1205 6002 inst.error = _("valid endian specifiers are be or le");
a737bd4d
NC
6003 return FAIL;
6004 }
6005
c19d1205
ZW
6006 *str = s + 2;
6007 return little_endian;
6008}
a737bd4d 6009
c19d1205
ZW
6010/* Parse a rotation specifier: ROR #0, #8, #16, #24. *val receives a
6011 value suitable for poking into the rotate field of an sxt or sxta
6012 instruction, or FAIL on error. */
6013
6014static int
6015parse_ror (char **str)
6016{
6017 int rot;
6018 char *s = *str;
6019
6020 if (strncasecmp (s, "ROR", 3) == 0)
6021 s += 3;
6022 else
a737bd4d 6023 {
c19d1205 6024 inst.error = _("missing rotation field after comma");
a737bd4d
NC
6025 return FAIL;
6026 }
c19d1205
ZW
6027
6028 if (parse_immediate (&s, &rot, 0, 24, FALSE) == FAIL)
6029 return FAIL;
6030
6031 switch (rot)
a737bd4d 6032 {
c19d1205
ZW
6033 case 0: *str = s; return 0x0;
6034 case 8: *str = s; return 0x1;
6035 case 16: *str = s; return 0x2;
6036 case 24: *str = s; return 0x3;
6037
6038 default:
6039 inst.error = _("rotation can only be 0, 8, 16, or 24");
a737bd4d
NC
6040 return FAIL;
6041 }
c19d1205 6042}
a737bd4d 6043
c19d1205
ZW
6044/* Parse a conditional code (from conds[] below). The value returned is in the
6045 range 0 .. 14, or FAIL. */
6046static int
6047parse_cond (char **str)
6048{
c462b453 6049 char *q;
c19d1205 6050 const struct asm_cond *c;
c462b453
PB
6051 int n;
6052 /* Condition codes are always 2 characters, so matching up to
6053 3 characters is sufficient. */
6054 char cond[3];
a737bd4d 6055
c462b453
PB
6056 q = *str;
6057 n = 0;
6058 while (ISALPHA (*q) && n < 3)
6059 {
e07e6e58 6060 cond[n] = TOLOWER (*q);
c462b453
PB
6061 q++;
6062 n++;
6063 }
a737bd4d 6064
21d799b5 6065 c = (const struct asm_cond *) hash_find_n (arm_cond_hsh, cond, n);
c19d1205 6066 if (!c)
a737bd4d 6067 {
c19d1205 6068 inst.error = _("condition required");
a737bd4d
NC
6069 return FAIL;
6070 }
6071
c19d1205
ZW
6072 *str = q;
6073 return c->value;
6074}
6075
e797f7e0
MGD
6076/* If the given feature available in the selected CPU, mark it as used.
6077 Returns TRUE iff feature is available. */
6078static bfd_boolean
6079mark_feature_used (const arm_feature_set *feature)
6080{
6081 /* Ensure the option is valid on the current architecture. */
6082 if (!ARM_CPU_HAS_FEATURE (cpu_variant, *feature))
6083 return FALSE;
6084
6085 /* Add the appropriate architecture feature for the barrier option used.
6086 */
6087 if (thumb_mode)
6088 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used, *feature);
6089 else
6090 ARM_MERGE_FEATURE_SETS (arm_arch_used, arm_arch_used, *feature);
6091
6092 return TRUE;
6093}
6094
62b3e311
PB
6095/* Parse an option for a barrier instruction. Returns the encoding for the
6096 option, or FAIL. */
6097static int
6098parse_barrier (char **str)
6099{
6100 char *p, *q;
6101 const struct asm_barrier_opt *o;
6102
6103 p = q = *str;
6104 while (ISALPHA (*q))
6105 q++;
6106
21d799b5 6107 o = (const struct asm_barrier_opt *) hash_find_n (arm_barrier_opt_hsh, p,
477330fc 6108 q - p);
62b3e311
PB
6109 if (!o)
6110 return FAIL;
6111
e797f7e0
MGD
6112 if (!mark_feature_used (&o->arch))
6113 return FAIL;
6114
62b3e311
PB
6115 *str = q;
6116 return o->value;
6117}
6118
92e90b6e
PB
6119/* Parse the operands of a table branch instruction. Similar to a memory
6120 operand. */
6121static int
6122parse_tb (char **str)
6123{
6124 char * p = *str;
6125 int reg;
6126
6127 if (skip_past_char (&p, '[') == FAIL)
ab1eb5fe
PB
6128 {
6129 inst.error = _("'[' expected");
6130 return FAIL;
6131 }
92e90b6e 6132
dcbf9037 6133 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) == FAIL)
92e90b6e
PB
6134 {
6135 inst.error = _(reg_expected_msgs[REG_TYPE_RN]);
6136 return FAIL;
6137 }
6138 inst.operands[0].reg = reg;
6139
6140 if (skip_past_comma (&p) == FAIL)
ab1eb5fe
PB
6141 {
6142 inst.error = _("',' expected");
6143 return FAIL;
6144 }
5f4273c7 6145
dcbf9037 6146 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) == FAIL)
92e90b6e
PB
6147 {
6148 inst.error = _(reg_expected_msgs[REG_TYPE_RN]);
6149 return FAIL;
6150 }
6151 inst.operands[0].imm = reg;
6152
6153 if (skip_past_comma (&p) == SUCCESS)
6154 {
6155 if (parse_shift (&p, 0, SHIFT_LSL_IMMEDIATE) == FAIL)
6156 return FAIL;
6157 if (inst.reloc.exp.X_add_number != 1)
6158 {
6159 inst.error = _("invalid shift");
6160 return FAIL;
6161 }
6162 inst.operands[0].shifted = 1;
6163 }
6164
6165 if (skip_past_char (&p, ']') == FAIL)
6166 {
6167 inst.error = _("']' expected");
6168 return FAIL;
6169 }
6170 *str = p;
6171 return SUCCESS;
6172}
6173
5287ad62
JB
6174/* Parse the operands of a Neon VMOV instruction. See do_neon_mov for more
6175 information on the types the operands can take and how they are encoded.
037e8744
JB
6176 Up to four operands may be read; this function handles setting the
6177 ".present" field for each read operand itself.
5287ad62
JB
6178 Updates STR and WHICH_OPERAND if parsing is successful and returns SUCCESS,
6179 else returns FAIL. */
6180
6181static int
6182parse_neon_mov (char **str, int *which_operand)
6183{
6184 int i = *which_operand, val;
6185 enum arm_reg_type rtype;
6186 char *ptr = *str;
dcbf9037 6187 struct neon_type_el optype;
5f4273c7 6188
dcbf9037 6189 if ((val = parse_scalar (&ptr, 8, &optype)) != FAIL)
5287ad62
JB
6190 {
6191 /* Case 4: VMOV<c><q>.<size> <Dn[x]>, <Rd>. */
6192 inst.operands[i].reg = val;
6193 inst.operands[i].isscalar = 1;
dcbf9037 6194 inst.operands[i].vectype = optype;
5287ad62
JB
6195 inst.operands[i++].present = 1;
6196
6197 if (skip_past_comma (&ptr) == FAIL)
477330fc 6198 goto wanted_comma;
5f4273c7 6199
dcbf9037 6200 if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) == FAIL)
477330fc 6201 goto wanted_arm;
5f4273c7 6202
5287ad62
JB
6203 inst.operands[i].reg = val;
6204 inst.operands[i].isreg = 1;
6205 inst.operands[i].present = 1;
6206 }
037e8744 6207 else if ((val = arm_typed_reg_parse (&ptr, REG_TYPE_NSDQ, &rtype, &optype))
477330fc 6208 != FAIL)
5287ad62
JB
6209 {
6210 /* Cases 0, 1, 2, 3, 5 (D only). */
6211 if (skip_past_comma (&ptr) == FAIL)
477330fc 6212 goto wanted_comma;
5f4273c7 6213
5287ad62
JB
6214 inst.operands[i].reg = val;
6215 inst.operands[i].isreg = 1;
6216 inst.operands[i].isquad = (rtype == REG_TYPE_NQ);
037e8744
JB
6217 inst.operands[i].issingle = (rtype == REG_TYPE_VFS);
6218 inst.operands[i].isvec = 1;
dcbf9037 6219 inst.operands[i].vectype = optype;
5287ad62
JB
6220 inst.operands[i++].present = 1;
6221
dcbf9037 6222 if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) != FAIL)
477330fc
RM
6223 {
6224 /* Case 5: VMOV<c><q> <Dm>, <Rd>, <Rn>.
6225 Case 13: VMOV <Sd>, <Rm> */
6226 inst.operands[i].reg = val;
6227 inst.operands[i].isreg = 1;
6228 inst.operands[i].present = 1;
6229
6230 if (rtype == REG_TYPE_NQ)
6231 {
6232 first_error (_("can't use Neon quad register here"));
6233 return FAIL;
6234 }
6235 else if (rtype != REG_TYPE_VFS)
6236 {
6237 i++;
6238 if (skip_past_comma (&ptr) == FAIL)
6239 goto wanted_comma;
6240 if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) == FAIL)
6241 goto wanted_arm;
6242 inst.operands[i].reg = val;
6243 inst.operands[i].isreg = 1;
6244 inst.operands[i].present = 1;
6245 }
6246 }
037e8744 6247 else if ((val = arm_typed_reg_parse (&ptr, REG_TYPE_NSDQ, &rtype,
477330fc
RM
6248 &optype)) != FAIL)
6249 {
6250 /* Case 0: VMOV<c><q> <Qd>, <Qm>
6251 Case 1: VMOV<c><q> <Dd>, <Dm>
6252 Case 8: VMOV.F32 <Sd>, <Sm>
6253 Case 15: VMOV <Sd>, <Se>, <Rn>, <Rm> */
6254
6255 inst.operands[i].reg = val;
6256 inst.operands[i].isreg = 1;
6257 inst.operands[i].isquad = (rtype == REG_TYPE_NQ);
6258 inst.operands[i].issingle = (rtype == REG_TYPE_VFS);
6259 inst.operands[i].isvec = 1;
6260 inst.operands[i].vectype = optype;
6261 inst.operands[i].present = 1;
6262
6263 if (skip_past_comma (&ptr) == SUCCESS)
6264 {
6265 /* Case 15. */
6266 i++;
6267
6268 if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) == FAIL)
6269 goto wanted_arm;
6270
6271 inst.operands[i].reg = val;
6272 inst.operands[i].isreg = 1;
6273 inst.operands[i++].present = 1;
6274
6275 if (skip_past_comma (&ptr) == FAIL)
6276 goto wanted_comma;
6277
6278 if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) == FAIL)
6279 goto wanted_arm;
6280
6281 inst.operands[i].reg = val;
6282 inst.operands[i].isreg = 1;
6283 inst.operands[i].present = 1;
6284 }
6285 }
4641781c 6286 else if (parse_qfloat_immediate (&ptr, &inst.operands[i].imm) == SUCCESS)
477330fc
RM
6287 /* Case 2: VMOV<c><q>.<dt> <Qd>, #<float-imm>
6288 Case 3: VMOV<c><q>.<dt> <Dd>, #<float-imm>
6289 Case 10: VMOV.F32 <Sd>, #<imm>
6290 Case 11: VMOV.F64 <Dd>, #<imm> */
6291 inst.operands[i].immisfloat = 1;
8335d6aa
JW
6292 else if (parse_big_immediate (&ptr, i, NULL, /*allow_symbol_p=*/FALSE)
6293 == SUCCESS)
477330fc
RM
6294 /* Case 2: VMOV<c><q>.<dt> <Qd>, #<imm>
6295 Case 3: VMOV<c><q>.<dt> <Dd>, #<imm> */
6296 ;
5287ad62 6297 else
477330fc
RM
6298 {
6299 first_error (_("expected <Rm> or <Dm> or <Qm> operand"));
6300 return FAIL;
6301 }
5287ad62 6302 }
dcbf9037 6303 else if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) != FAIL)
5287ad62
JB
6304 {
6305 /* Cases 6, 7. */
6306 inst.operands[i].reg = val;
6307 inst.operands[i].isreg = 1;
6308 inst.operands[i++].present = 1;
5f4273c7 6309
5287ad62 6310 if (skip_past_comma (&ptr) == FAIL)
477330fc 6311 goto wanted_comma;
5f4273c7 6312
dcbf9037 6313 if ((val = parse_scalar (&ptr, 8, &optype)) != FAIL)
477330fc
RM
6314 {
6315 /* Case 6: VMOV<c><q>.<dt> <Rd>, <Dn[x]> */
6316 inst.operands[i].reg = val;
6317 inst.operands[i].isscalar = 1;
6318 inst.operands[i].present = 1;
6319 inst.operands[i].vectype = optype;
6320 }
dcbf9037 6321 else if ((val = arm_reg_parse (&ptr, REG_TYPE_RN)) != FAIL)
477330fc
RM
6322 {
6323 /* Case 7: VMOV<c><q> <Rd>, <Rn>, <Dm> */
6324 inst.operands[i].reg = val;
6325 inst.operands[i].isreg = 1;
6326 inst.operands[i++].present = 1;
6327
6328 if (skip_past_comma (&ptr) == FAIL)
6329 goto wanted_comma;
6330
6331 if ((val = arm_typed_reg_parse (&ptr, REG_TYPE_VFSD, &rtype, &optype))
6332 == FAIL)
6333 {
6334 first_error (_(reg_expected_msgs[REG_TYPE_VFSD]));
6335 return FAIL;
6336 }
6337
6338 inst.operands[i].reg = val;
6339 inst.operands[i].isreg = 1;
6340 inst.operands[i].isvec = 1;
6341 inst.operands[i].issingle = (rtype == REG_TYPE_VFS);
6342 inst.operands[i].vectype = optype;
6343 inst.operands[i].present = 1;
6344
6345 if (rtype == REG_TYPE_VFS)
6346 {
6347 /* Case 14. */
6348 i++;
6349 if (skip_past_comma (&ptr) == FAIL)
6350 goto wanted_comma;
6351 if ((val = arm_typed_reg_parse (&ptr, REG_TYPE_VFS, NULL,
6352 &optype)) == FAIL)
6353 {
6354 first_error (_(reg_expected_msgs[REG_TYPE_VFS]));
6355 return FAIL;
6356 }
6357 inst.operands[i].reg = val;
6358 inst.operands[i].isreg = 1;
6359 inst.operands[i].isvec = 1;
6360 inst.operands[i].issingle = 1;
6361 inst.operands[i].vectype = optype;
6362 inst.operands[i].present = 1;
6363 }
6364 }
037e8744 6365 else if ((val = arm_typed_reg_parse (&ptr, REG_TYPE_VFS, NULL, &optype))
477330fc
RM
6366 != FAIL)
6367 {
6368 /* Case 13. */
6369 inst.operands[i].reg = val;
6370 inst.operands[i].isreg = 1;
6371 inst.operands[i].isvec = 1;
6372 inst.operands[i].issingle = 1;
6373 inst.operands[i].vectype = optype;
6374 inst.operands[i].present = 1;
6375 }
5287ad62
JB
6376 }
6377 else
6378 {
dcbf9037 6379 first_error (_("parse error"));
5287ad62
JB
6380 return FAIL;
6381 }
6382
6383 /* Successfully parsed the operands. Update args. */
6384 *which_operand = i;
6385 *str = ptr;
6386 return SUCCESS;
6387
5f4273c7 6388 wanted_comma:
dcbf9037 6389 first_error (_("expected comma"));
5287ad62 6390 return FAIL;
5f4273c7
NC
6391
6392 wanted_arm:
dcbf9037 6393 first_error (_(reg_expected_msgs[REG_TYPE_RN]));
5287ad62 6394 return FAIL;
5287ad62
JB
6395}
6396
5be8be5d
DG
6397/* Use this macro when the operand constraints are different
6398 for ARM and THUMB (e.g. ldrd). */
6399#define MIX_ARM_THUMB_OPERANDS(arm_operand, thumb_operand) \
6400 ((arm_operand) | ((thumb_operand) << 16))
6401
c19d1205
ZW
6402/* Matcher codes for parse_operands. */
6403enum operand_parse_code
6404{
6405 OP_stop, /* end of line */
6406
6407 OP_RR, /* ARM register */
6408 OP_RRnpc, /* ARM register, not r15 */
5be8be5d 6409 OP_RRnpcsp, /* ARM register, neither r15 nor r13 (a.k.a. 'BadReg') */
c19d1205 6410 OP_RRnpcb, /* ARM register, not r15, in square brackets */
fa94de6b 6411 OP_RRnpctw, /* ARM register, not r15 in Thumb-state or with writeback,
55881a11 6412 optional trailing ! */
c19d1205
ZW
6413 OP_RRw, /* ARM register, not r15, optional trailing ! */
6414 OP_RCP, /* Coprocessor number */
6415 OP_RCN, /* Coprocessor register */
6416 OP_RF, /* FPA register */
6417 OP_RVS, /* VFP single precision register */
5287ad62
JB
6418 OP_RVD, /* VFP double precision register (0..15) */
6419 OP_RND, /* Neon double precision register (0..31) */
6420 OP_RNQ, /* Neon quad precision register */
037e8744 6421 OP_RVSD, /* VFP single or double precision register */
5287ad62 6422 OP_RNDQ, /* Neon double or quad precision register */
037e8744 6423 OP_RNSDQ, /* Neon single, double or quad precision register */
5287ad62 6424 OP_RNSC, /* Neon scalar D[X] */
c19d1205
ZW
6425 OP_RVC, /* VFP control register */
6426 OP_RMF, /* Maverick F register */
6427 OP_RMD, /* Maverick D register */
6428 OP_RMFX, /* Maverick FX register */
6429 OP_RMDX, /* Maverick DX register */
6430 OP_RMAX, /* Maverick AX register */
6431 OP_RMDS, /* Maverick DSPSC register */
6432 OP_RIWR, /* iWMMXt wR register */
6433 OP_RIWC, /* iWMMXt wC register */
6434 OP_RIWG, /* iWMMXt wCG register */
6435 OP_RXA, /* XScale accumulator register */
6436
6437 OP_REGLST, /* ARM register list */
6438 OP_VRSLST, /* VFP single-precision register list */
6439 OP_VRDLST, /* VFP double-precision register list */
037e8744 6440 OP_VRSDLST, /* VFP single or double-precision register list (& quad) */
5287ad62
JB
6441 OP_NRDLST, /* Neon double-precision register list (d0-d31, qN aliases) */
6442 OP_NSTRLST, /* Neon element/structure list */
6443
5287ad62 6444 OP_RNDQ_I0, /* Neon D or Q reg, or immediate zero. */
037e8744 6445 OP_RVSD_I0, /* VFP S or D reg, or immediate zero. */
aacf0b33 6446 OP_RSVD_FI0, /* VFP S or D reg, or floating point immediate zero. */
5287ad62 6447 OP_RR_RNSC, /* ARM reg or Neon scalar. */
037e8744 6448 OP_RNSDQ_RNSC, /* Vector S, D or Q reg, or Neon scalar. */
5287ad62
JB
6449 OP_RNDQ_RNSC, /* Neon D or Q reg, or Neon scalar. */
6450 OP_RND_RNSC, /* Neon D reg, or Neon scalar. */
6451 OP_VMOV, /* Neon VMOV operands. */
4316f0d2 6452 OP_RNDQ_Ibig, /* Neon D or Q reg, or big immediate for logic and VMVN. */
5287ad62 6453 OP_RNDQ_I63b, /* Neon D or Q reg, or immediate for shift. */
2d447fca 6454 OP_RIWR_I32z, /* iWMMXt wR register, or immediate 0 .. 32 for iWMMXt2. */
5287ad62
JB
6455
6456 OP_I0, /* immediate zero */
c19d1205
ZW
6457 OP_I7, /* immediate value 0 .. 7 */
6458 OP_I15, /* 0 .. 15 */
6459 OP_I16, /* 1 .. 16 */
5287ad62 6460 OP_I16z, /* 0 .. 16 */
c19d1205
ZW
6461 OP_I31, /* 0 .. 31 */
6462 OP_I31w, /* 0 .. 31, optional trailing ! */
6463 OP_I32, /* 1 .. 32 */
5287ad62
JB
6464 OP_I32z, /* 0 .. 32 */
6465 OP_I63, /* 0 .. 63 */
c19d1205 6466 OP_I63s, /* -64 .. 63 */
5287ad62
JB
6467 OP_I64, /* 1 .. 64 */
6468 OP_I64z, /* 0 .. 64 */
c19d1205 6469 OP_I255, /* 0 .. 255 */
c19d1205
ZW
6470
6471 OP_I4b, /* immediate, prefix optional, 1 .. 4 */
6472 OP_I7b, /* 0 .. 7 */
6473 OP_I15b, /* 0 .. 15 */
6474 OP_I31b, /* 0 .. 31 */
6475
6476 OP_SH, /* shifter operand */
4962c51a 6477 OP_SHG, /* shifter operand with possible group relocation */
c19d1205 6478 OP_ADDR, /* Memory address expression (any mode) */
4962c51a
MS
6479 OP_ADDRGLDR, /* Mem addr expr (any mode) with possible LDR group reloc */
6480 OP_ADDRGLDRS, /* Mem addr expr (any mode) with possible LDRS group reloc */
6481 OP_ADDRGLDC, /* Mem addr expr (any mode) with possible LDC group reloc */
c19d1205
ZW
6482 OP_EXP, /* arbitrary expression */
6483 OP_EXPi, /* same, with optional immediate prefix */
6484 OP_EXPr, /* same, with optional relocation suffix */
b6895b4f 6485 OP_HALF, /* 0 .. 65535 or low/high reloc. */
c19d1205
ZW
6486
6487 OP_CPSF, /* CPS flags */
6488 OP_ENDI, /* Endianness specifier */
d2cd1205
JB
6489 OP_wPSR, /* CPSR/SPSR/APSR mask for msr (writing). */
6490 OP_rPSR, /* CPSR/SPSR/APSR mask for msr (reading). */
c19d1205 6491 OP_COND, /* conditional code */
92e90b6e 6492 OP_TB, /* Table branch. */
c19d1205 6493
037e8744
JB
6494 OP_APSR_RR, /* ARM register or "APSR_nzcv". */
6495
c19d1205
ZW
6496 OP_RRnpc_I0, /* ARM register or literal 0 */
6497 OP_RR_EXr, /* ARM register or expression with opt. reloc suff. */
6498 OP_RR_EXi, /* ARM register or expression with imm prefix */
6499 OP_RF_IF, /* FPA register or immediate */
6500 OP_RIWR_RIWC, /* iWMMXt R or C reg */
41adaa5c 6501 OP_RIWC_RIWG, /* iWMMXt wC or wCG reg */
c19d1205
ZW
6502
6503 /* Optional operands. */
6504 OP_oI7b, /* immediate, prefix optional, 0 .. 7 */
6505 OP_oI31b, /* 0 .. 31 */
5287ad62 6506 OP_oI32b, /* 1 .. 32 */
5f1af56b 6507 OP_oI32z, /* 0 .. 32 */
c19d1205
ZW
6508 OP_oIffffb, /* 0 .. 65535 */
6509 OP_oI255c, /* curly-brace enclosed, 0 .. 255 */
6510
6511 OP_oRR, /* ARM register */
6512 OP_oRRnpc, /* ARM register, not the PC */
5be8be5d 6513 OP_oRRnpcsp, /* ARM register, neither the PC nor the SP (a.k.a. BadReg) */
b6702015 6514 OP_oRRw, /* ARM register, not r15, optional trailing ! */
5287ad62
JB
6515 OP_oRND, /* Optional Neon double precision register */
6516 OP_oRNQ, /* Optional Neon quad precision register */
6517 OP_oRNDQ, /* Optional Neon double or quad precision register */
037e8744 6518 OP_oRNSDQ, /* Optional single, double or quad precision vector register */
c19d1205
ZW
6519 OP_oSHll, /* LSL immediate */
6520 OP_oSHar, /* ASR immediate */
6521 OP_oSHllar, /* LSL or ASR immediate */
6522 OP_oROR, /* ROR 0/8/16/24 */
52e7f43d 6523 OP_oBARRIER_I15, /* Option argument for a barrier instruction. */
c19d1205 6524
5be8be5d
DG
6525 /* Some pre-defined mixed (ARM/THUMB) operands. */
6526 OP_RR_npcsp = MIX_ARM_THUMB_OPERANDS (OP_RR, OP_RRnpcsp),
6527 OP_RRnpc_npcsp = MIX_ARM_THUMB_OPERANDS (OP_RRnpc, OP_RRnpcsp),
6528 OP_oRRnpc_npcsp = MIX_ARM_THUMB_OPERANDS (OP_oRRnpc, OP_oRRnpcsp),
6529
c19d1205
ZW
6530 OP_FIRST_OPTIONAL = OP_oI7b
6531};
a737bd4d 6532
c19d1205
ZW
6533/* Generic instruction operand parser. This does no encoding and no
6534 semantic validation; it merely squirrels values away in the inst
6535 structure. Returns SUCCESS or FAIL depending on whether the
6536 specified grammar matched. */
6537static int
5be8be5d 6538parse_operands (char *str, const unsigned int *pattern, bfd_boolean thumb)
c19d1205 6539{
5be8be5d 6540 unsigned const int *upat = pattern;
c19d1205
ZW
6541 char *backtrack_pos = 0;
6542 const char *backtrack_error = 0;
99aad254 6543 int i, val = 0, backtrack_index = 0;
5287ad62 6544 enum arm_reg_type rtype;
4962c51a 6545 parse_operand_result result;
5be8be5d 6546 unsigned int op_parse_code;
c19d1205 6547
e07e6e58
NC
6548#define po_char_or_fail(chr) \
6549 do \
6550 { \
6551 if (skip_past_char (&str, chr) == FAIL) \
477330fc 6552 goto bad_args; \
e07e6e58
NC
6553 } \
6554 while (0)
c19d1205 6555
e07e6e58
NC
6556#define po_reg_or_fail(regtype) \
6557 do \
dcbf9037 6558 { \
e07e6e58 6559 val = arm_typed_reg_parse (& str, regtype, & rtype, \
477330fc 6560 & inst.operands[i].vectype); \
e07e6e58 6561 if (val == FAIL) \
477330fc
RM
6562 { \
6563 first_error (_(reg_expected_msgs[regtype])); \
6564 goto failure; \
6565 } \
e07e6e58
NC
6566 inst.operands[i].reg = val; \
6567 inst.operands[i].isreg = 1; \
6568 inst.operands[i].isquad = (rtype == REG_TYPE_NQ); \
6569 inst.operands[i].issingle = (rtype == REG_TYPE_VFS); \
6570 inst.operands[i].isvec = (rtype == REG_TYPE_VFS \
477330fc
RM
6571 || rtype == REG_TYPE_VFD \
6572 || rtype == REG_TYPE_NQ); \
dcbf9037 6573 } \
e07e6e58
NC
6574 while (0)
6575
6576#define po_reg_or_goto(regtype, label) \
6577 do \
6578 { \
6579 val = arm_typed_reg_parse (& str, regtype, & rtype, \
6580 & inst.operands[i].vectype); \
6581 if (val == FAIL) \
6582 goto label; \
dcbf9037 6583 \
e07e6e58
NC
6584 inst.operands[i].reg = val; \
6585 inst.operands[i].isreg = 1; \
6586 inst.operands[i].isquad = (rtype == REG_TYPE_NQ); \
6587 inst.operands[i].issingle = (rtype == REG_TYPE_VFS); \
6588 inst.operands[i].isvec = (rtype == REG_TYPE_VFS \
477330fc 6589 || rtype == REG_TYPE_VFD \
e07e6e58
NC
6590 || rtype == REG_TYPE_NQ); \
6591 } \
6592 while (0)
6593
6594#define po_imm_or_fail(min, max, popt) \
6595 do \
6596 { \
6597 if (parse_immediate (&str, &val, min, max, popt) == FAIL) \
6598 goto failure; \
6599 inst.operands[i].imm = val; \
6600 } \
6601 while (0)
6602
6603#define po_scalar_or_goto(elsz, label) \
6604 do \
6605 { \
6606 val = parse_scalar (& str, elsz, & inst.operands[i].vectype); \
6607 if (val == FAIL) \
6608 goto label; \
6609 inst.operands[i].reg = val; \
6610 inst.operands[i].isscalar = 1; \
6611 } \
6612 while (0)
6613
6614#define po_misc_or_fail(expr) \
6615 do \
6616 { \
6617 if (expr) \
6618 goto failure; \
6619 } \
6620 while (0)
6621
6622#define po_misc_or_fail_no_backtrack(expr) \
6623 do \
6624 { \
6625 result = expr; \
6626 if (result == PARSE_OPERAND_FAIL_NO_BACKTRACK) \
6627 backtrack_pos = 0; \
6628 if (result != PARSE_OPERAND_SUCCESS) \
6629 goto failure; \
6630 } \
6631 while (0)
4962c51a 6632
52e7f43d
RE
6633#define po_barrier_or_imm(str) \
6634 do \
6635 { \
6636 val = parse_barrier (&str); \
ccb84d65
JB
6637 if (val == FAIL && ! ISALPHA (*str)) \
6638 goto immediate; \
6639 if (val == FAIL \
6640 /* ISB can only take SY as an option. */ \
6641 || ((inst.instruction & 0xf0) == 0x60 \
6642 && val != 0xf)) \
52e7f43d 6643 { \
ccb84d65
JB
6644 inst.error = _("invalid barrier type"); \
6645 backtrack_pos = 0; \
6646 goto failure; \
52e7f43d
RE
6647 } \
6648 } \
6649 while (0)
6650
c19d1205
ZW
6651 skip_whitespace (str);
6652
6653 for (i = 0; upat[i] != OP_stop; i++)
6654 {
5be8be5d
DG
6655 op_parse_code = upat[i];
6656 if (op_parse_code >= 1<<16)
6657 op_parse_code = thumb ? (op_parse_code >> 16)
6658 : (op_parse_code & ((1<<16)-1));
6659
6660 if (op_parse_code >= OP_FIRST_OPTIONAL)
c19d1205
ZW
6661 {
6662 /* Remember where we are in case we need to backtrack. */
9c2799c2 6663 gas_assert (!backtrack_pos);
c19d1205
ZW
6664 backtrack_pos = str;
6665 backtrack_error = inst.error;
6666 backtrack_index = i;
6667 }
6668
b6702015 6669 if (i > 0 && (i > 1 || inst.operands[0].present))
c19d1205
ZW
6670 po_char_or_fail (',');
6671
5be8be5d 6672 switch (op_parse_code)
c19d1205
ZW
6673 {
6674 /* Registers */
6675 case OP_oRRnpc:
5be8be5d 6676 case OP_oRRnpcsp:
c19d1205 6677 case OP_RRnpc:
5be8be5d 6678 case OP_RRnpcsp:
c19d1205
ZW
6679 case OP_oRR:
6680 case OP_RR: po_reg_or_fail (REG_TYPE_RN); break;
6681 case OP_RCP: po_reg_or_fail (REG_TYPE_CP); break;
6682 case OP_RCN: po_reg_or_fail (REG_TYPE_CN); break;
6683 case OP_RF: po_reg_or_fail (REG_TYPE_FN); break;
6684 case OP_RVS: po_reg_or_fail (REG_TYPE_VFS); break;
6685 case OP_RVD: po_reg_or_fail (REG_TYPE_VFD); break;
477330fc 6686 case OP_oRND:
5287ad62 6687 case OP_RND: po_reg_or_fail (REG_TYPE_VFD); break;
cd2cf30b
PB
6688 case OP_RVC:
6689 po_reg_or_goto (REG_TYPE_VFC, coproc_reg);
6690 break;
6691 /* Also accept generic coprocessor regs for unknown registers. */
6692 coproc_reg:
6693 po_reg_or_fail (REG_TYPE_CN);
6694 break;
c19d1205
ZW
6695 case OP_RMF: po_reg_or_fail (REG_TYPE_MVF); break;
6696 case OP_RMD: po_reg_or_fail (REG_TYPE_MVD); break;
6697 case OP_RMFX: po_reg_or_fail (REG_TYPE_MVFX); break;
6698 case OP_RMDX: po_reg_or_fail (REG_TYPE_MVDX); break;
6699 case OP_RMAX: po_reg_or_fail (REG_TYPE_MVAX); break;
6700 case OP_RMDS: po_reg_or_fail (REG_TYPE_DSPSC); break;
6701 case OP_RIWR: po_reg_or_fail (REG_TYPE_MMXWR); break;
6702 case OP_RIWC: po_reg_or_fail (REG_TYPE_MMXWC); break;
6703 case OP_RIWG: po_reg_or_fail (REG_TYPE_MMXWCG); break;
6704 case OP_RXA: po_reg_or_fail (REG_TYPE_XSCALE); break;
477330fc 6705 case OP_oRNQ:
5287ad62 6706 case OP_RNQ: po_reg_or_fail (REG_TYPE_NQ); break;
477330fc 6707 case OP_oRNDQ:
5287ad62 6708 case OP_RNDQ: po_reg_or_fail (REG_TYPE_NDQ); break;
477330fc
RM
6709 case OP_RVSD: po_reg_or_fail (REG_TYPE_VFSD); break;
6710 case OP_oRNSDQ:
6711 case OP_RNSDQ: po_reg_or_fail (REG_TYPE_NSDQ); break;
6712
6713 /* Neon scalar. Using an element size of 8 means that some invalid
6714 scalars are accepted here, so deal with those in later code. */
6715 case OP_RNSC: po_scalar_or_goto (8, failure); break;
6716
6717 case OP_RNDQ_I0:
6718 {
6719 po_reg_or_goto (REG_TYPE_NDQ, try_imm0);
6720 break;
6721 try_imm0:
6722 po_imm_or_fail (0, 0, TRUE);
6723 }
6724 break;
6725
6726 case OP_RVSD_I0:
6727 po_reg_or_goto (REG_TYPE_VFSD, try_imm0);
6728 break;
6729
aacf0b33
KT
6730 case OP_RSVD_FI0:
6731 {
6732 po_reg_or_goto (REG_TYPE_VFSD, try_ifimm0);
6733 break;
6734 try_ifimm0:
6735 if (parse_ifimm_zero (&str))
6736 inst.operands[i].imm = 0;
6737 else
6738 {
6739 inst.error
6740 = _("only floating point zero is allowed as immediate value");
6741 goto failure;
6742 }
6743 }
6744 break;
6745
477330fc
RM
6746 case OP_RR_RNSC:
6747 {
6748 po_scalar_or_goto (8, try_rr);
6749 break;
6750 try_rr:
6751 po_reg_or_fail (REG_TYPE_RN);
6752 }
6753 break;
6754
6755 case OP_RNSDQ_RNSC:
6756 {
6757 po_scalar_or_goto (8, try_nsdq);
6758 break;
6759 try_nsdq:
6760 po_reg_or_fail (REG_TYPE_NSDQ);
6761 }
6762 break;
6763
6764 case OP_RNDQ_RNSC:
6765 {
6766 po_scalar_or_goto (8, try_ndq);
6767 break;
6768 try_ndq:
6769 po_reg_or_fail (REG_TYPE_NDQ);
6770 }
6771 break;
6772
6773 case OP_RND_RNSC:
6774 {
6775 po_scalar_or_goto (8, try_vfd);
6776 break;
6777 try_vfd:
6778 po_reg_or_fail (REG_TYPE_VFD);
6779 }
6780 break;
6781
6782 case OP_VMOV:
6783 /* WARNING: parse_neon_mov can move the operand counter, i. If we're
6784 not careful then bad things might happen. */
6785 po_misc_or_fail (parse_neon_mov (&str, &i) == FAIL);
6786 break;
6787
6788 case OP_RNDQ_Ibig:
6789 {
6790 po_reg_or_goto (REG_TYPE_NDQ, try_immbig);
6791 break;
6792 try_immbig:
6793 /* There's a possibility of getting a 64-bit immediate here, so
6794 we need special handling. */
8335d6aa
JW
6795 if (parse_big_immediate (&str, i, NULL, /*allow_symbol_p=*/FALSE)
6796 == FAIL)
477330fc
RM
6797 {
6798 inst.error = _("immediate value is out of range");
6799 goto failure;
6800 }
6801 }
6802 break;
6803
6804 case OP_RNDQ_I63b:
6805 {
6806 po_reg_or_goto (REG_TYPE_NDQ, try_shimm);
6807 break;
6808 try_shimm:
6809 po_imm_or_fail (0, 63, TRUE);
6810 }
6811 break;
c19d1205
ZW
6812
6813 case OP_RRnpcb:
6814 po_char_or_fail ('[');
6815 po_reg_or_fail (REG_TYPE_RN);
6816 po_char_or_fail (']');
6817 break;
a737bd4d 6818
55881a11 6819 case OP_RRnpctw:
c19d1205 6820 case OP_RRw:
b6702015 6821 case OP_oRRw:
c19d1205
ZW
6822 po_reg_or_fail (REG_TYPE_RN);
6823 if (skip_past_char (&str, '!') == SUCCESS)
6824 inst.operands[i].writeback = 1;
6825 break;
6826
6827 /* Immediates */
6828 case OP_I7: po_imm_or_fail ( 0, 7, FALSE); break;
6829 case OP_I15: po_imm_or_fail ( 0, 15, FALSE); break;
6830 case OP_I16: po_imm_or_fail ( 1, 16, FALSE); break;
477330fc 6831 case OP_I16z: po_imm_or_fail ( 0, 16, FALSE); break;
c19d1205
ZW
6832 case OP_I31: po_imm_or_fail ( 0, 31, FALSE); break;
6833 case OP_I32: po_imm_or_fail ( 1, 32, FALSE); break;
477330fc 6834 case OP_I32z: po_imm_or_fail ( 0, 32, FALSE); break;
c19d1205 6835 case OP_I63s: po_imm_or_fail (-64, 63, FALSE); break;
477330fc
RM
6836 case OP_I63: po_imm_or_fail ( 0, 63, FALSE); break;
6837 case OP_I64: po_imm_or_fail ( 1, 64, FALSE); break;
6838 case OP_I64z: po_imm_or_fail ( 0, 64, FALSE); break;
c19d1205 6839 case OP_I255: po_imm_or_fail ( 0, 255, FALSE); break;
c19d1205
ZW
6840
6841 case OP_I4b: po_imm_or_fail ( 1, 4, TRUE); break;
6842 case OP_oI7b:
6843 case OP_I7b: po_imm_or_fail ( 0, 7, TRUE); break;
6844 case OP_I15b: po_imm_or_fail ( 0, 15, TRUE); break;
6845 case OP_oI31b:
6846 case OP_I31b: po_imm_or_fail ( 0, 31, TRUE); break;
477330fc
RM
6847 case OP_oI32b: po_imm_or_fail ( 1, 32, TRUE); break;
6848 case OP_oI32z: po_imm_or_fail ( 0, 32, TRUE); break;
c19d1205
ZW
6849 case OP_oIffffb: po_imm_or_fail ( 0, 0xffff, TRUE); break;
6850
6851 /* Immediate variants */
6852 case OP_oI255c:
6853 po_char_or_fail ('{');
6854 po_imm_or_fail (0, 255, TRUE);
6855 po_char_or_fail ('}');
6856 break;
6857
6858 case OP_I31w:
6859 /* The expression parser chokes on a trailing !, so we have
6860 to find it first and zap it. */
6861 {
6862 char *s = str;
6863 while (*s && *s != ',')
6864 s++;
6865 if (s[-1] == '!')
6866 {
6867 s[-1] = '\0';
6868 inst.operands[i].writeback = 1;
6869 }
6870 po_imm_or_fail (0, 31, TRUE);
6871 if (str == s - 1)
6872 str = s;
6873 }
6874 break;
6875
6876 /* Expressions */
6877 case OP_EXPi: EXPi:
6878 po_misc_or_fail (my_get_expression (&inst.reloc.exp, &str,
6879 GE_OPT_PREFIX));
6880 break;
6881
6882 case OP_EXP:
6883 po_misc_or_fail (my_get_expression (&inst.reloc.exp, &str,
6884 GE_NO_PREFIX));
6885 break;
6886
6887 case OP_EXPr: EXPr:
6888 po_misc_or_fail (my_get_expression (&inst.reloc.exp, &str,
6889 GE_NO_PREFIX));
6890 if (inst.reloc.exp.X_op == O_symbol)
a737bd4d 6891 {
c19d1205
ZW
6892 val = parse_reloc (&str);
6893 if (val == -1)
6894 {
6895 inst.error = _("unrecognized relocation suffix");
6896 goto failure;
6897 }
6898 else if (val != BFD_RELOC_UNUSED)
6899 {
6900 inst.operands[i].imm = val;
6901 inst.operands[i].hasreloc = 1;
6902 }
a737bd4d 6903 }
c19d1205 6904 break;
a737bd4d 6905
b6895b4f
PB
6906 /* Operand for MOVW or MOVT. */
6907 case OP_HALF:
6908 po_misc_or_fail (parse_half (&str));
6909 break;
6910
e07e6e58 6911 /* Register or expression. */
c19d1205
ZW
6912 case OP_RR_EXr: po_reg_or_goto (REG_TYPE_RN, EXPr); break;
6913 case OP_RR_EXi: po_reg_or_goto (REG_TYPE_RN, EXPi); break;
a737bd4d 6914
e07e6e58 6915 /* Register or immediate. */
c19d1205
ZW
6916 case OP_RRnpc_I0: po_reg_or_goto (REG_TYPE_RN, I0); break;
6917 I0: po_imm_or_fail (0, 0, FALSE); break;
a737bd4d 6918
c19d1205
ZW
6919 case OP_RF_IF: po_reg_or_goto (REG_TYPE_FN, IF); break;
6920 IF:
6921 if (!is_immediate_prefix (*str))
6922 goto bad_args;
6923 str++;
6924 val = parse_fpa_immediate (&str);
6925 if (val == FAIL)
6926 goto failure;
6927 /* FPA immediates are encoded as registers 8-15.
6928 parse_fpa_immediate has already applied the offset. */
6929 inst.operands[i].reg = val;
6930 inst.operands[i].isreg = 1;
6931 break;
09d92015 6932
2d447fca
JM
6933 case OP_RIWR_I32z: po_reg_or_goto (REG_TYPE_MMXWR, I32z); break;
6934 I32z: po_imm_or_fail (0, 32, FALSE); break;
6935
e07e6e58 6936 /* Two kinds of register. */
c19d1205
ZW
6937 case OP_RIWR_RIWC:
6938 {
6939 struct reg_entry *rege = arm_reg_parse_multi (&str);
97f87066
JM
6940 if (!rege
6941 || (rege->type != REG_TYPE_MMXWR
6942 && rege->type != REG_TYPE_MMXWC
6943 && rege->type != REG_TYPE_MMXWCG))
c19d1205
ZW
6944 {
6945 inst.error = _("iWMMXt data or control register expected");
6946 goto failure;
6947 }
6948 inst.operands[i].reg = rege->number;
6949 inst.operands[i].isreg = (rege->type == REG_TYPE_MMXWR);
6950 }
6951 break;
09d92015 6952
41adaa5c
JM
6953 case OP_RIWC_RIWG:
6954 {
6955 struct reg_entry *rege = arm_reg_parse_multi (&str);
6956 if (!rege
6957 || (rege->type != REG_TYPE_MMXWC
6958 && rege->type != REG_TYPE_MMXWCG))
6959 {
6960 inst.error = _("iWMMXt control register expected");
6961 goto failure;
6962 }
6963 inst.operands[i].reg = rege->number;
6964 inst.operands[i].isreg = 1;
6965 }
6966 break;
6967
c19d1205
ZW
6968 /* Misc */
6969 case OP_CPSF: val = parse_cps_flags (&str); break;
6970 case OP_ENDI: val = parse_endian_specifier (&str); break;
6971 case OP_oROR: val = parse_ror (&str); break;
c19d1205 6972 case OP_COND: val = parse_cond (&str); break;
52e7f43d
RE
6973 case OP_oBARRIER_I15:
6974 po_barrier_or_imm (str); break;
6975 immediate:
6976 if (parse_immediate (&str, &val, 0, 15, TRUE) == FAIL)
477330fc 6977 goto failure;
52e7f43d 6978 break;
c19d1205 6979
fa94de6b 6980 case OP_wPSR:
d2cd1205 6981 case OP_rPSR:
90ec0d68
MGD
6982 po_reg_or_goto (REG_TYPE_RNB, try_psr);
6983 if (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_virt))
6984 {
6985 inst.error = _("Banked registers are not available with this "
6986 "architecture.");
6987 goto failure;
6988 }
6989 break;
d2cd1205
JB
6990 try_psr:
6991 val = parse_psr (&str, op_parse_code == OP_wPSR);
6992 break;
037e8744 6993
477330fc
RM
6994 case OP_APSR_RR:
6995 po_reg_or_goto (REG_TYPE_RN, try_apsr);
6996 break;
6997 try_apsr:
6998 /* Parse "APSR_nvzc" operand (for FMSTAT-equivalent MRS
6999 instruction). */
7000 if (strncasecmp (str, "APSR_", 5) == 0)
7001 {
7002 unsigned found = 0;
7003 str += 5;
7004 while (found < 15)
7005 switch (*str++)
7006 {
7007 case 'c': found = (found & 1) ? 16 : found | 1; break;
7008 case 'n': found = (found & 2) ? 16 : found | 2; break;
7009 case 'z': found = (found & 4) ? 16 : found | 4; break;
7010 case 'v': found = (found & 8) ? 16 : found | 8; break;
7011 default: found = 16;
7012 }
7013 if (found != 15)
7014 goto failure;
7015 inst.operands[i].isvec = 1;
f7c21dc7
NC
7016 /* APSR_nzcv is encoded in instructions as if it were the REG_PC. */
7017 inst.operands[i].reg = REG_PC;
477330fc
RM
7018 }
7019 else
7020 goto failure;
7021 break;
037e8744 7022
92e90b6e
PB
7023 case OP_TB:
7024 po_misc_or_fail (parse_tb (&str));
7025 break;
7026
e07e6e58 7027 /* Register lists. */
c19d1205
ZW
7028 case OP_REGLST:
7029 val = parse_reg_list (&str);
7030 if (*str == '^')
7031 {
5e0d7f77 7032 inst.operands[i].writeback = 1;
c19d1205
ZW
7033 str++;
7034 }
7035 break;
09d92015 7036
c19d1205 7037 case OP_VRSLST:
5287ad62 7038 val = parse_vfp_reg_list (&str, &inst.operands[i].reg, REGLIST_VFP_S);
c19d1205 7039 break;
09d92015 7040
c19d1205 7041 case OP_VRDLST:
5287ad62 7042 val = parse_vfp_reg_list (&str, &inst.operands[i].reg, REGLIST_VFP_D);
c19d1205 7043 break;
a737bd4d 7044
477330fc
RM
7045 case OP_VRSDLST:
7046 /* Allow Q registers too. */
7047 val = parse_vfp_reg_list (&str, &inst.operands[i].reg,
7048 REGLIST_NEON_D);
7049 if (val == FAIL)
7050 {
7051 inst.error = NULL;
7052 val = parse_vfp_reg_list (&str, &inst.operands[i].reg,
7053 REGLIST_VFP_S);
7054 inst.operands[i].issingle = 1;
7055 }
7056 break;
7057
7058 case OP_NRDLST:
7059 val = parse_vfp_reg_list (&str, &inst.operands[i].reg,
7060 REGLIST_NEON_D);
7061 break;
5287ad62
JB
7062
7063 case OP_NSTRLST:
477330fc
RM
7064 val = parse_neon_el_struct_list (&str, &inst.operands[i].reg,
7065 &inst.operands[i].vectype);
7066 break;
5287ad62 7067
c19d1205
ZW
7068 /* Addressing modes */
7069 case OP_ADDR:
7070 po_misc_or_fail (parse_address (&str, i));
7071 break;
09d92015 7072
4962c51a
MS
7073 case OP_ADDRGLDR:
7074 po_misc_or_fail_no_backtrack (
477330fc 7075 parse_address_group_reloc (&str, i, GROUP_LDR));
4962c51a
MS
7076 break;
7077
7078 case OP_ADDRGLDRS:
7079 po_misc_or_fail_no_backtrack (
477330fc 7080 parse_address_group_reloc (&str, i, GROUP_LDRS));
4962c51a
MS
7081 break;
7082
7083 case OP_ADDRGLDC:
7084 po_misc_or_fail_no_backtrack (
477330fc 7085 parse_address_group_reloc (&str, i, GROUP_LDC));
4962c51a
MS
7086 break;
7087
c19d1205
ZW
7088 case OP_SH:
7089 po_misc_or_fail (parse_shifter_operand (&str, i));
7090 break;
09d92015 7091
4962c51a
MS
7092 case OP_SHG:
7093 po_misc_or_fail_no_backtrack (
477330fc 7094 parse_shifter_operand_group_reloc (&str, i));
4962c51a
MS
7095 break;
7096
c19d1205
ZW
7097 case OP_oSHll:
7098 po_misc_or_fail (parse_shift (&str, i, SHIFT_LSL_IMMEDIATE));
7099 break;
09d92015 7100
c19d1205
ZW
7101 case OP_oSHar:
7102 po_misc_or_fail (parse_shift (&str, i, SHIFT_ASR_IMMEDIATE));
7103 break;
09d92015 7104
c19d1205
ZW
7105 case OP_oSHllar:
7106 po_misc_or_fail (parse_shift (&str, i, SHIFT_LSL_OR_ASR_IMMEDIATE));
7107 break;
09d92015 7108
c19d1205 7109 default:
5be8be5d 7110 as_fatal (_("unhandled operand code %d"), op_parse_code);
c19d1205 7111 }
09d92015 7112
c19d1205
ZW
7113 /* Various value-based sanity checks and shared operations. We
7114 do not signal immediate failures for the register constraints;
7115 this allows a syntax error to take precedence. */
5be8be5d 7116 switch (op_parse_code)
c19d1205
ZW
7117 {
7118 case OP_oRRnpc:
7119 case OP_RRnpc:
7120 case OP_RRnpcb:
7121 case OP_RRw:
b6702015 7122 case OP_oRRw:
c19d1205
ZW
7123 case OP_RRnpc_I0:
7124 if (inst.operands[i].isreg && inst.operands[i].reg == REG_PC)
7125 inst.error = BAD_PC;
7126 break;
09d92015 7127
5be8be5d
DG
7128 case OP_oRRnpcsp:
7129 case OP_RRnpcsp:
7130 if (inst.operands[i].isreg)
7131 {
7132 if (inst.operands[i].reg == REG_PC)
7133 inst.error = BAD_PC;
7134 else if (inst.operands[i].reg == REG_SP)
7135 inst.error = BAD_SP;
7136 }
7137 break;
7138
55881a11 7139 case OP_RRnpctw:
fa94de6b
RM
7140 if (inst.operands[i].isreg
7141 && inst.operands[i].reg == REG_PC
55881a11
MGD
7142 && (inst.operands[i].writeback || thumb))
7143 inst.error = BAD_PC;
7144 break;
7145
c19d1205
ZW
7146 case OP_CPSF:
7147 case OP_ENDI:
7148 case OP_oROR:
d2cd1205
JB
7149 case OP_wPSR:
7150 case OP_rPSR:
c19d1205 7151 case OP_COND:
52e7f43d 7152 case OP_oBARRIER_I15:
c19d1205
ZW
7153 case OP_REGLST:
7154 case OP_VRSLST:
7155 case OP_VRDLST:
477330fc
RM
7156 case OP_VRSDLST:
7157 case OP_NRDLST:
7158 case OP_NSTRLST:
c19d1205
ZW
7159 if (val == FAIL)
7160 goto failure;
7161 inst.operands[i].imm = val;
7162 break;
a737bd4d 7163
c19d1205
ZW
7164 default:
7165 break;
7166 }
09d92015 7167
c19d1205
ZW
7168 /* If we get here, this operand was successfully parsed. */
7169 inst.operands[i].present = 1;
7170 continue;
09d92015 7171
c19d1205 7172 bad_args:
09d92015 7173 inst.error = BAD_ARGS;
c19d1205
ZW
7174
7175 failure:
7176 if (!backtrack_pos)
d252fdde
PB
7177 {
7178 /* The parse routine should already have set inst.error, but set a
5f4273c7 7179 default here just in case. */
d252fdde
PB
7180 if (!inst.error)
7181 inst.error = _("syntax error");
7182 return FAIL;
7183 }
c19d1205
ZW
7184
7185 /* Do not backtrack over a trailing optional argument that
7186 absorbed some text. We will only fail again, with the
7187 'garbage following instruction' error message, which is
7188 probably less helpful than the current one. */
7189 if (backtrack_index == i && backtrack_pos != str
7190 && upat[i+1] == OP_stop)
d252fdde
PB
7191 {
7192 if (!inst.error)
7193 inst.error = _("syntax error");
7194 return FAIL;
7195 }
c19d1205
ZW
7196
7197 /* Try again, skipping the optional argument at backtrack_pos. */
7198 str = backtrack_pos;
7199 inst.error = backtrack_error;
7200 inst.operands[backtrack_index].present = 0;
7201 i = backtrack_index;
7202 backtrack_pos = 0;
09d92015 7203 }
09d92015 7204
c19d1205
ZW
7205 /* Check that we have parsed all the arguments. */
7206 if (*str != '\0' && !inst.error)
7207 inst.error = _("garbage following instruction");
09d92015 7208
c19d1205 7209 return inst.error ? FAIL : SUCCESS;
09d92015
MM
7210}
7211
c19d1205
ZW
7212#undef po_char_or_fail
7213#undef po_reg_or_fail
7214#undef po_reg_or_goto
7215#undef po_imm_or_fail
5287ad62 7216#undef po_scalar_or_fail
52e7f43d 7217#undef po_barrier_or_imm
e07e6e58 7218
c19d1205 7219/* Shorthand macro for instruction encoding functions issuing errors. */
e07e6e58
NC
7220#define constraint(expr, err) \
7221 do \
c19d1205 7222 { \
e07e6e58
NC
7223 if (expr) \
7224 { \
7225 inst.error = err; \
7226 return; \
7227 } \
c19d1205 7228 } \
e07e6e58 7229 while (0)
c19d1205 7230
fdfde340
JM
7231/* Reject "bad registers" for Thumb-2 instructions. Many Thumb-2
7232 instructions are unpredictable if these registers are used. This
7233 is the BadReg predicate in ARM's Thumb-2 documentation. */
7234#define reject_bad_reg(reg) \
7235 do \
7236 if (reg == REG_SP || reg == REG_PC) \
7237 { \
7238 inst.error = (reg == REG_SP) ? BAD_SP : BAD_PC; \
7239 return; \
7240 } \
7241 while (0)
7242
94206790
MM
7243/* If REG is R13 (the stack pointer), warn that its use is
7244 deprecated. */
7245#define warn_deprecated_sp(reg) \
7246 do \
7247 if (warn_on_deprecated && reg == REG_SP) \
5c3696f8 7248 as_tsktsk (_("use of r13 is deprecated")); \
94206790
MM
7249 while (0)
7250
c19d1205
ZW
7251/* Functions for operand encoding. ARM, then Thumb. */
7252
d840c081 7253#define rotate_left(v, n) (v << (n & 31) | v >> ((32 - n) & 31))
c19d1205
ZW
7254
7255/* If VAL can be encoded in the immediate field of an ARM instruction,
7256 return the encoded form. Otherwise, return FAIL. */
7257
7258static unsigned int
7259encode_arm_immediate (unsigned int val)
09d92015 7260{
c19d1205
ZW
7261 unsigned int a, i;
7262
7263 for (i = 0; i < 32; i += 2)
7264 if ((a = rotate_left (val, i)) <= 0xff)
7265 return a | (i << 7); /* 12-bit pack: [shift-cnt,const]. */
7266
7267 return FAIL;
09d92015
MM
7268}
7269
c19d1205
ZW
7270/* If VAL can be encoded in the immediate field of a Thumb32 instruction,
7271 return the encoded form. Otherwise, return FAIL. */
7272static unsigned int
7273encode_thumb32_immediate (unsigned int val)
09d92015 7274{
c19d1205 7275 unsigned int a, i;
09d92015 7276
9c3c69f2 7277 if (val <= 0xff)
c19d1205 7278 return val;
a737bd4d 7279
9c3c69f2 7280 for (i = 1; i <= 24; i++)
09d92015 7281 {
9c3c69f2
PB
7282 a = val >> i;
7283 if ((val & ~(0xff << i)) == 0)
7284 return ((val >> i) & 0x7f) | ((32 - i) << 7);
09d92015 7285 }
a737bd4d 7286
c19d1205
ZW
7287 a = val & 0xff;
7288 if (val == ((a << 16) | a))
7289 return 0x100 | a;
7290 if (val == ((a << 24) | (a << 16) | (a << 8) | a))
7291 return 0x300 | a;
09d92015 7292
c19d1205
ZW
7293 a = val & 0xff00;
7294 if (val == ((a << 16) | a))
7295 return 0x200 | (a >> 8);
a737bd4d 7296
c19d1205 7297 return FAIL;
09d92015 7298}
5287ad62 7299/* Encode a VFP SP or DP register number into inst.instruction. */
09d92015
MM
7300
7301static void
5287ad62
JB
7302encode_arm_vfp_reg (int reg, enum vfp_reg_pos pos)
7303{
7304 if ((pos == VFP_REG_Dd || pos == VFP_REG_Dn || pos == VFP_REG_Dm)
7305 && reg > 15)
7306 {
b1cc4aeb 7307 if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_d32))
477330fc
RM
7308 {
7309 if (thumb_mode)
7310 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used,
7311 fpu_vfp_ext_d32);
7312 else
7313 ARM_MERGE_FEATURE_SETS (arm_arch_used, arm_arch_used,
7314 fpu_vfp_ext_d32);
7315 }
5287ad62 7316 else
477330fc
RM
7317 {
7318 first_error (_("D register out of range for selected VFP version"));
7319 return;
7320 }
5287ad62
JB
7321 }
7322
c19d1205 7323 switch (pos)
09d92015 7324 {
c19d1205
ZW
7325 case VFP_REG_Sd:
7326 inst.instruction |= ((reg >> 1) << 12) | ((reg & 1) << 22);
7327 break;
7328
7329 case VFP_REG_Sn:
7330 inst.instruction |= ((reg >> 1) << 16) | ((reg & 1) << 7);
7331 break;
7332
7333 case VFP_REG_Sm:
7334 inst.instruction |= ((reg >> 1) << 0) | ((reg & 1) << 5);
7335 break;
7336
5287ad62
JB
7337 case VFP_REG_Dd:
7338 inst.instruction |= ((reg & 15) << 12) | ((reg >> 4) << 22);
7339 break;
5f4273c7 7340
5287ad62
JB
7341 case VFP_REG_Dn:
7342 inst.instruction |= ((reg & 15) << 16) | ((reg >> 4) << 7);
7343 break;
5f4273c7 7344
5287ad62
JB
7345 case VFP_REG_Dm:
7346 inst.instruction |= (reg & 15) | ((reg >> 4) << 5);
7347 break;
7348
c19d1205
ZW
7349 default:
7350 abort ();
09d92015 7351 }
09d92015
MM
7352}
7353
c19d1205 7354/* Encode a <shift> in an ARM-format instruction. The immediate,
55cf6793 7355 if any, is handled by md_apply_fix. */
09d92015 7356static void
c19d1205 7357encode_arm_shift (int i)
09d92015 7358{
c19d1205
ZW
7359 if (inst.operands[i].shift_kind == SHIFT_RRX)
7360 inst.instruction |= SHIFT_ROR << 5;
7361 else
09d92015 7362 {
c19d1205
ZW
7363 inst.instruction |= inst.operands[i].shift_kind << 5;
7364 if (inst.operands[i].immisreg)
7365 {
7366 inst.instruction |= SHIFT_BY_REG;
7367 inst.instruction |= inst.operands[i].imm << 8;
7368 }
7369 else
7370 inst.reloc.type = BFD_RELOC_ARM_SHIFT_IMM;
09d92015 7371 }
c19d1205 7372}
09d92015 7373
c19d1205
ZW
7374static void
7375encode_arm_shifter_operand (int i)
7376{
7377 if (inst.operands[i].isreg)
09d92015 7378 {
c19d1205
ZW
7379 inst.instruction |= inst.operands[i].reg;
7380 encode_arm_shift (i);
09d92015 7381 }
c19d1205 7382 else
a415b1cd
JB
7383 {
7384 inst.instruction |= INST_IMMEDIATE;
7385 if (inst.reloc.type != BFD_RELOC_ARM_IMMEDIATE)
7386 inst.instruction |= inst.operands[i].imm;
7387 }
09d92015
MM
7388}
7389
c19d1205 7390/* Subroutine of encode_arm_addr_mode_2 and encode_arm_addr_mode_3. */
09d92015 7391static void
c19d1205 7392encode_arm_addr_mode_common (int i, bfd_boolean is_t)
09d92015 7393{
2b2f5df9
NC
7394 /* PR 14260:
7395 Generate an error if the operand is not a register. */
7396 constraint (!inst.operands[i].isreg,
7397 _("Instruction does not support =N addresses"));
7398
c19d1205 7399 inst.instruction |= inst.operands[i].reg << 16;
a737bd4d 7400
c19d1205 7401 if (inst.operands[i].preind)
09d92015 7402 {
c19d1205
ZW
7403 if (is_t)
7404 {
7405 inst.error = _("instruction does not accept preindexed addressing");
7406 return;
7407 }
7408 inst.instruction |= PRE_INDEX;
7409 if (inst.operands[i].writeback)
7410 inst.instruction |= WRITE_BACK;
09d92015 7411
c19d1205
ZW
7412 }
7413 else if (inst.operands[i].postind)
7414 {
9c2799c2 7415 gas_assert (inst.operands[i].writeback);
c19d1205
ZW
7416 if (is_t)
7417 inst.instruction |= WRITE_BACK;
7418 }
7419 else /* unindexed - only for coprocessor */
09d92015 7420 {
c19d1205 7421 inst.error = _("instruction does not accept unindexed addressing");
09d92015
MM
7422 return;
7423 }
7424
c19d1205
ZW
7425 if (((inst.instruction & WRITE_BACK) || !(inst.instruction & PRE_INDEX))
7426 && (((inst.instruction & 0x000f0000) >> 16)
7427 == ((inst.instruction & 0x0000f000) >> 12)))
7428 as_warn ((inst.instruction & LOAD_BIT)
7429 ? _("destination register same as write-back base")
7430 : _("source register same as write-back base"));
09d92015
MM
7431}
7432
c19d1205
ZW
7433/* inst.operands[i] was set up by parse_address. Encode it into an
7434 ARM-format mode 2 load or store instruction. If is_t is true,
7435 reject forms that cannot be used with a T instruction (i.e. not
7436 post-indexed). */
a737bd4d 7437static void
c19d1205 7438encode_arm_addr_mode_2 (int i, bfd_boolean is_t)
09d92015 7439{
5be8be5d
DG
7440 const bfd_boolean is_pc = (inst.operands[i].reg == REG_PC);
7441
c19d1205 7442 encode_arm_addr_mode_common (i, is_t);
a737bd4d 7443
c19d1205 7444 if (inst.operands[i].immisreg)
09d92015 7445 {
5be8be5d
DG
7446 constraint ((inst.operands[i].imm == REG_PC
7447 || (is_pc && inst.operands[i].writeback)),
7448 BAD_PC_ADDRESSING);
c19d1205
ZW
7449 inst.instruction |= INST_IMMEDIATE; /* yes, this is backwards */
7450 inst.instruction |= inst.operands[i].imm;
7451 if (!inst.operands[i].negative)
7452 inst.instruction |= INDEX_UP;
7453 if (inst.operands[i].shifted)
7454 {
7455 if (inst.operands[i].shift_kind == SHIFT_RRX)
7456 inst.instruction |= SHIFT_ROR << 5;
7457 else
7458 {
7459 inst.instruction |= inst.operands[i].shift_kind << 5;
7460 inst.reloc.type = BFD_RELOC_ARM_SHIFT_IMM;
7461 }
7462 }
09d92015 7463 }
c19d1205 7464 else /* immediate offset in inst.reloc */
09d92015 7465 {
5be8be5d
DG
7466 if (is_pc && !inst.reloc.pc_rel)
7467 {
7468 const bfd_boolean is_load = ((inst.instruction & LOAD_BIT) != 0);
23a10334
JZ
7469
7470 /* If is_t is TRUE, it's called from do_ldstt. ldrt/strt
7471 cannot use PC in addressing.
7472 PC cannot be used in writeback addressing, either. */
7473 constraint ((is_t || inst.operands[i].writeback),
5be8be5d 7474 BAD_PC_ADDRESSING);
23a10334 7475
dc5ec521 7476 /* Use of PC in str is deprecated for ARMv7. */
23a10334
JZ
7477 if (warn_on_deprecated
7478 && !is_load
7479 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v7))
5c3696f8 7480 as_tsktsk (_("use of PC in this instruction is deprecated"));
5be8be5d
DG
7481 }
7482
c19d1205 7483 if (inst.reloc.type == BFD_RELOC_UNUSED)
26d97720
NS
7484 {
7485 /* Prefer + for zero encoded value. */
7486 if (!inst.operands[i].negative)
7487 inst.instruction |= INDEX_UP;
7488 inst.reloc.type = BFD_RELOC_ARM_OFFSET_IMM;
7489 }
09d92015 7490 }
09d92015
MM
7491}
7492
c19d1205
ZW
7493/* inst.operands[i] was set up by parse_address. Encode it into an
7494 ARM-format mode 3 load or store instruction. Reject forms that
7495 cannot be used with such instructions. If is_t is true, reject
7496 forms that cannot be used with a T instruction (i.e. not
7497 post-indexed). */
7498static void
7499encode_arm_addr_mode_3 (int i, bfd_boolean is_t)
09d92015 7500{
c19d1205 7501 if (inst.operands[i].immisreg && inst.operands[i].shifted)
09d92015 7502 {
c19d1205
ZW
7503 inst.error = _("instruction does not accept scaled register index");
7504 return;
09d92015 7505 }
a737bd4d 7506
c19d1205 7507 encode_arm_addr_mode_common (i, is_t);
a737bd4d 7508
c19d1205
ZW
7509 if (inst.operands[i].immisreg)
7510 {
5be8be5d 7511 constraint ((inst.operands[i].imm == REG_PC
eb9f3f00 7512 || (is_t && inst.operands[i].reg == REG_PC)),
5be8be5d 7513 BAD_PC_ADDRESSING);
eb9f3f00
JB
7514 constraint (inst.operands[i].reg == REG_PC && inst.operands[i].writeback,
7515 BAD_PC_WRITEBACK);
c19d1205
ZW
7516 inst.instruction |= inst.operands[i].imm;
7517 if (!inst.operands[i].negative)
7518 inst.instruction |= INDEX_UP;
7519 }
7520 else /* immediate offset in inst.reloc */
7521 {
5be8be5d
DG
7522 constraint ((inst.operands[i].reg == REG_PC && !inst.reloc.pc_rel
7523 && inst.operands[i].writeback),
7524 BAD_PC_WRITEBACK);
c19d1205
ZW
7525 inst.instruction |= HWOFFSET_IMM;
7526 if (inst.reloc.type == BFD_RELOC_UNUSED)
26d97720
NS
7527 {
7528 /* Prefer + for zero encoded value. */
7529 if (!inst.operands[i].negative)
7530 inst.instruction |= INDEX_UP;
7531
7532 inst.reloc.type = BFD_RELOC_ARM_OFFSET_IMM8;
7533 }
c19d1205 7534 }
a737bd4d
NC
7535}
7536
8335d6aa
JW
7537/* Write immediate bits [7:0] to the following locations:
7538
7539 |28/24|23 19|18 16|15 4|3 0|
7540 | a |x x x x x|b c d|x x x x x x x x x x x x|e f g h|
7541
7542 This function is used by VMOV/VMVN/VORR/VBIC. */
7543
7544static void
7545neon_write_immbits (unsigned immbits)
7546{
7547 inst.instruction |= immbits & 0xf;
7548 inst.instruction |= ((immbits >> 4) & 0x7) << 16;
7549 inst.instruction |= ((immbits >> 7) & 0x1) << (thumb_mode ? 28 : 24);
7550}
7551
7552/* Invert low-order SIZE bits of XHI:XLO. */
7553
7554static void
7555neon_invert_size (unsigned *xlo, unsigned *xhi, int size)
7556{
7557 unsigned immlo = xlo ? *xlo : 0;
7558 unsigned immhi = xhi ? *xhi : 0;
7559
7560 switch (size)
7561 {
7562 case 8:
7563 immlo = (~immlo) & 0xff;
7564 break;
7565
7566 case 16:
7567 immlo = (~immlo) & 0xffff;
7568 break;
7569
7570 case 64:
7571 immhi = (~immhi) & 0xffffffff;
7572 /* fall through. */
7573
7574 case 32:
7575 immlo = (~immlo) & 0xffffffff;
7576 break;
7577
7578 default:
7579 abort ();
7580 }
7581
7582 if (xlo)
7583 *xlo = immlo;
7584
7585 if (xhi)
7586 *xhi = immhi;
7587}
7588
7589/* True if IMM has form 0bAAAAAAAABBBBBBBBCCCCCCCCDDDDDDDD for bits
7590 A, B, C, D. */
09d92015 7591
c19d1205 7592static int
8335d6aa 7593neon_bits_same_in_bytes (unsigned imm)
09d92015 7594{
8335d6aa
JW
7595 return ((imm & 0x000000ff) == 0 || (imm & 0x000000ff) == 0x000000ff)
7596 && ((imm & 0x0000ff00) == 0 || (imm & 0x0000ff00) == 0x0000ff00)
7597 && ((imm & 0x00ff0000) == 0 || (imm & 0x00ff0000) == 0x00ff0000)
7598 && ((imm & 0xff000000) == 0 || (imm & 0xff000000) == 0xff000000);
7599}
a737bd4d 7600
8335d6aa 7601/* For immediate of above form, return 0bABCD. */
09d92015 7602
8335d6aa
JW
7603static unsigned
7604neon_squash_bits (unsigned imm)
7605{
7606 return (imm & 0x01) | ((imm & 0x0100) >> 7) | ((imm & 0x010000) >> 14)
7607 | ((imm & 0x01000000) >> 21);
7608}
7609
7610/* Compress quarter-float representation to 0b...000 abcdefgh. */
7611
7612static unsigned
7613neon_qfloat_bits (unsigned imm)
7614{
7615 return ((imm >> 19) & 0x7f) | ((imm >> 24) & 0x80);
7616}
7617
7618/* Returns CMODE. IMMBITS [7:0] is set to bits suitable for inserting into
7619 the instruction. *OP is passed as the initial value of the op field, and
7620 may be set to a different value depending on the constant (i.e.
7621 "MOV I64, 0bAAAAAAAABBBB..." which uses OP = 1 despite being MOV not
7622 MVN). If the immediate looks like a repeated pattern then also
7623 try smaller element sizes. */
7624
7625static int
7626neon_cmode_for_move_imm (unsigned immlo, unsigned immhi, int float_p,
7627 unsigned *immbits, int *op, int size,
7628 enum neon_el_type type)
7629{
7630 /* Only permit float immediates (including 0.0/-0.0) if the operand type is
7631 float. */
7632 if (type == NT_float && !float_p)
7633 return FAIL;
7634
7635 if (type == NT_float && is_quarter_float (immlo) && immhi == 0)
09d92015 7636 {
8335d6aa
JW
7637 if (size != 32 || *op == 1)
7638 return FAIL;
7639 *immbits = neon_qfloat_bits (immlo);
7640 return 0xf;
7641 }
7642
7643 if (size == 64)
7644 {
7645 if (neon_bits_same_in_bytes (immhi)
7646 && neon_bits_same_in_bytes (immlo))
c19d1205 7647 {
8335d6aa
JW
7648 if (*op == 1)
7649 return FAIL;
7650 *immbits = (neon_squash_bits (immhi) << 4)
7651 | neon_squash_bits (immlo);
7652 *op = 1;
7653 return 0xe;
c19d1205 7654 }
a737bd4d 7655
8335d6aa
JW
7656 if (immhi != immlo)
7657 return FAIL;
7658 }
a737bd4d 7659
8335d6aa 7660 if (size >= 32)
09d92015 7661 {
8335d6aa 7662 if (immlo == (immlo & 0x000000ff))
c19d1205 7663 {
8335d6aa
JW
7664 *immbits = immlo;
7665 return 0x0;
c19d1205 7666 }
8335d6aa 7667 else if (immlo == (immlo & 0x0000ff00))
c19d1205 7668 {
8335d6aa
JW
7669 *immbits = immlo >> 8;
7670 return 0x2;
c19d1205 7671 }
8335d6aa
JW
7672 else if (immlo == (immlo & 0x00ff0000))
7673 {
7674 *immbits = immlo >> 16;
7675 return 0x4;
7676 }
7677 else if (immlo == (immlo & 0xff000000))
7678 {
7679 *immbits = immlo >> 24;
7680 return 0x6;
7681 }
7682 else if (immlo == ((immlo & 0x0000ff00) | 0x000000ff))
7683 {
7684 *immbits = (immlo >> 8) & 0xff;
7685 return 0xc;
7686 }
7687 else if (immlo == ((immlo & 0x00ff0000) | 0x0000ffff))
7688 {
7689 *immbits = (immlo >> 16) & 0xff;
7690 return 0xd;
7691 }
7692
7693 if ((immlo & 0xffff) != (immlo >> 16))
7694 return FAIL;
7695 immlo &= 0xffff;
09d92015 7696 }
a737bd4d 7697
8335d6aa 7698 if (size >= 16)
4962c51a 7699 {
8335d6aa
JW
7700 if (immlo == (immlo & 0x000000ff))
7701 {
7702 *immbits = immlo;
7703 return 0x8;
7704 }
7705 else if (immlo == (immlo & 0x0000ff00))
7706 {
7707 *immbits = immlo >> 8;
7708 return 0xa;
7709 }
7710
7711 if ((immlo & 0xff) != (immlo >> 8))
7712 return FAIL;
7713 immlo &= 0xff;
4962c51a
MS
7714 }
7715
8335d6aa
JW
7716 if (immlo == (immlo & 0x000000ff))
7717 {
7718 /* Don't allow MVN with 8-bit immediate. */
7719 if (*op == 1)
7720 return FAIL;
7721 *immbits = immlo;
7722 return 0xe;
7723 }
26d97720 7724
8335d6aa 7725 return FAIL;
c19d1205 7726}
a737bd4d 7727
5fc177c8 7728#if defined BFD_HOST_64_BIT
ba592044
AM
7729/* Returns TRUE if double precision value V may be cast
7730 to single precision without loss of accuracy. */
7731
7732static bfd_boolean
5fc177c8 7733is_double_a_single (bfd_int64_t v)
ba592044 7734{
5fc177c8 7735 int exp = (int)((v >> 52) & 0x7FF);
8fe3f3d6 7736 bfd_int64_t mantissa = (v & (bfd_int64_t)0xFFFFFFFFFFFFFULL);
ba592044
AM
7737
7738 return (exp == 0 || exp == 0x7FF
7739 || (exp >= 1023 - 126 && exp <= 1023 + 127))
7740 && (mantissa & 0x1FFFFFFFl) == 0;
7741}
7742
3739860c 7743/* Returns a double precision value casted to single precision
ba592044
AM
7744 (ignoring the least significant bits in exponent and mantissa). */
7745
7746static int
5fc177c8 7747double_to_single (bfd_int64_t v)
ba592044
AM
7748{
7749 int sign = (int) ((v >> 63) & 1l);
5fc177c8 7750 int exp = (int) ((v >> 52) & 0x7FF);
8fe3f3d6 7751 bfd_int64_t mantissa = (v & (bfd_int64_t)0xFFFFFFFFFFFFFULL);
ba592044
AM
7752
7753 if (exp == 0x7FF)
7754 exp = 0xFF;
7755 else
7756 {
7757 exp = exp - 1023 + 127;
7758 if (exp >= 0xFF)
7759 {
7760 /* Infinity. */
7761 exp = 0x7F;
7762 mantissa = 0;
7763 }
7764 else if (exp < 0)
7765 {
7766 /* No denormalized numbers. */
7767 exp = 0;
7768 mantissa = 0;
7769 }
7770 }
7771 mantissa >>= 29;
7772 return (sign << 31) | (exp << 23) | mantissa;
7773}
5fc177c8 7774#endif /* BFD_HOST_64_BIT */
ba592044 7775
8335d6aa
JW
7776enum lit_type
7777{
7778 CONST_THUMB,
7779 CONST_ARM,
7780 CONST_VEC
7781};
7782
ba592044
AM
7783static void do_vfp_nsyn_opcode (const char *);
7784
c19d1205
ZW
7785/* inst.reloc.exp describes an "=expr" load pseudo-operation.
7786 Determine whether it can be performed with a move instruction; if
7787 it can, convert inst.instruction to that move instruction and
c921be7d
NC
7788 return TRUE; if it can't, convert inst.instruction to a literal-pool
7789 load and return FALSE. If this is not a valid thing to do in the
7790 current context, set inst.error and return TRUE.
a737bd4d 7791
c19d1205
ZW
7792 inst.operands[i] describes the destination register. */
7793
c921be7d 7794static bfd_boolean
8335d6aa 7795move_or_literal_pool (int i, enum lit_type t, bfd_boolean mode_3)
c19d1205 7796{
53365c0d 7797 unsigned long tbit;
8335d6aa
JW
7798 bfd_boolean thumb_p = (t == CONST_THUMB);
7799 bfd_boolean arm_p = (t == CONST_ARM);
53365c0d
PB
7800
7801 if (thumb_p)
7802 tbit = (inst.instruction > 0xffff) ? THUMB2_LOAD_BIT : THUMB_LOAD_BIT;
7803 else
7804 tbit = LOAD_BIT;
7805
7806 if ((inst.instruction & tbit) == 0)
09d92015 7807 {
c19d1205 7808 inst.error = _("invalid pseudo operation");
c921be7d 7809 return TRUE;
09d92015 7810 }
ba592044 7811
8335d6aa
JW
7812 if (inst.reloc.exp.X_op != O_constant
7813 && inst.reloc.exp.X_op != O_symbol
7814 && inst.reloc.exp.X_op != O_big)
09d92015
MM
7815 {
7816 inst.error = _("constant expression expected");
c921be7d 7817 return TRUE;
09d92015 7818 }
ba592044
AM
7819
7820 if (inst.reloc.exp.X_op == O_constant
7821 || inst.reloc.exp.X_op == O_big)
8335d6aa 7822 {
5fc177c8
NC
7823#if defined BFD_HOST_64_BIT
7824 bfd_int64_t v;
7825#else
ba592044 7826 offsetT v;
5fc177c8 7827#endif
ba592044 7828 if (inst.reloc.exp.X_op == O_big)
8335d6aa 7829 {
ba592044
AM
7830 LITTLENUM_TYPE w[X_PRECISION];
7831 LITTLENUM_TYPE * l;
7832
7833 if (inst.reloc.exp.X_add_number == -1)
8335d6aa 7834 {
ba592044
AM
7835 gen_to_words (w, X_PRECISION, E_PRECISION);
7836 l = w;
7837 /* FIXME: Should we check words w[2..5] ? */
8335d6aa 7838 }
ba592044
AM
7839 else
7840 l = generic_bignum;
3739860c 7841
5fc177c8
NC
7842#if defined BFD_HOST_64_BIT
7843 v =
7844 ((((((((bfd_int64_t) l[3] & LITTLENUM_MASK)
7845 << LITTLENUM_NUMBER_OF_BITS)
7846 | ((bfd_int64_t) l[2] & LITTLENUM_MASK))
7847 << LITTLENUM_NUMBER_OF_BITS)
7848 | ((bfd_int64_t) l[1] & LITTLENUM_MASK))
7849 << LITTLENUM_NUMBER_OF_BITS)
7850 | ((bfd_int64_t) l[0] & LITTLENUM_MASK));
7851#else
ba592044
AM
7852 v = ((l[1] & LITTLENUM_MASK) << LITTLENUM_NUMBER_OF_BITS)
7853 | (l[0] & LITTLENUM_MASK);
5fc177c8 7854#endif
8335d6aa 7855 }
ba592044
AM
7856 else
7857 v = inst.reloc.exp.X_add_number;
7858
7859 if (!inst.operands[i].issingle)
8335d6aa 7860 {
12569877 7861 if (thumb_p)
8335d6aa 7862 {
2c32be70
CM
7863 /* This can be encoded only for a low register. */
7864 if ((v & ~0xFF) == 0 && (inst.operands[i].reg < 8))
ba592044
AM
7865 {
7866 /* This can be done with a mov(1) instruction. */
7867 inst.instruction = T_OPCODE_MOV_I8 | (inst.operands[i].reg << 8);
7868 inst.instruction |= v;
7869 return TRUE;
7870 }
12569877 7871
582cfe03 7872 if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_arch_t2))
12569877 7873 {
582cfe03
RR
7874 /* Check if on thumb2 it can be done with a mov.w or mvn.w
7875 instruction. */
12569877
AM
7876 unsigned int newimm;
7877 bfd_boolean isNegated;
7878
7879 newimm = encode_thumb32_immediate (v);
7880 if (newimm != (unsigned int) FAIL)
7881 isNegated = FALSE;
7882 else
7883 {
582cfe03 7884 newimm = encode_thumb32_immediate (~v);
12569877
AM
7885 if (newimm != (unsigned int) FAIL)
7886 isNegated = TRUE;
7887 }
7888
7889 if (newimm != (unsigned int) FAIL)
7890 {
582cfe03
RR
7891 inst.instruction = (0xf04f0000
7892 | (inst.operands[i].reg << 8));
7893 inst.instruction |= (isNegated ? 0x200000 : 0);
12569877
AM
7894 inst.instruction |= (newimm & 0x800) << 15;
7895 inst.instruction |= (newimm & 0x700) << 4;
7896 inst.instruction |= (newimm & 0x0ff);
7897 return TRUE;
7898 }
582cfe03 7899 else if ((v & ~0xFFFF) == 0)
3739860c 7900 {
582cfe03
RR
7901 /* The number can be loaded with a mov.w instruction. */
7902 int imm = v & 0xFFFF;
12569877 7903
582cfe03 7904 inst.instruction = 0xf2400000; /* MOVW. */
12569877
AM
7905 inst.instruction |= (inst.operands[i].reg << 8);
7906 inst.instruction |= (imm & 0xf000) << 4;
7907 inst.instruction |= (imm & 0x0800) << 15;
7908 inst.instruction |= (imm & 0x0700) << 4;
7909 inst.instruction |= (imm & 0x00ff);
7910 return TRUE;
7911 }
7912 }
8335d6aa 7913 }
12569877 7914 else if (arm_p)
ba592044
AM
7915 {
7916 int value = encode_arm_immediate (v);
12569877 7917
ba592044
AM
7918 if (value != FAIL)
7919 {
7920 /* This can be done with a mov instruction. */
7921 inst.instruction &= LITERAL_MASK;
7922 inst.instruction |= INST_IMMEDIATE | (OPCODE_MOV << DATA_OP_SHIFT);
7923 inst.instruction |= value & 0xfff;
7924 return TRUE;
7925 }
8335d6aa 7926
ba592044
AM
7927 value = encode_arm_immediate (~ v);
7928 if (value != FAIL)
7929 {
7930 /* This can be done with a mvn instruction. */
7931 inst.instruction &= LITERAL_MASK;
7932 inst.instruction |= INST_IMMEDIATE | (OPCODE_MVN << DATA_OP_SHIFT);
7933 inst.instruction |= value & 0xfff;
7934 return TRUE;
7935 }
7936 }
7937 else if (t == CONST_VEC)
8335d6aa 7938 {
ba592044
AM
7939 int op = 0;
7940 unsigned immbits = 0;
7941 unsigned immlo = inst.operands[1].imm;
7942 unsigned immhi = inst.operands[1].regisimm
7943 ? inst.operands[1].reg
7944 : inst.reloc.exp.X_unsigned
7945 ? 0
7946 : ((bfd_int64_t)((int) immlo)) >> 32;
7947 int cmode = neon_cmode_for_move_imm (immlo, immhi, FALSE, &immbits,
7948 &op, 64, NT_invtype);
7949
7950 if (cmode == FAIL)
7951 {
7952 neon_invert_size (&immlo, &immhi, 64);
7953 op = !op;
7954 cmode = neon_cmode_for_move_imm (immlo, immhi, FALSE, &immbits,
7955 &op, 64, NT_invtype);
7956 }
7957
7958 if (cmode != FAIL)
7959 {
7960 inst.instruction = (inst.instruction & VLDR_VMOV_SAME)
7961 | (1 << 23)
7962 | (cmode << 8)
7963 | (op << 5)
7964 | (1 << 4);
7965
7966 /* Fill other bits in vmov encoding for both thumb and arm. */
7967 if (thumb_mode)
eff0bc54 7968 inst.instruction |= (0x7U << 29) | (0xF << 24);
ba592044 7969 else
eff0bc54 7970 inst.instruction |= (0xFU << 28) | (0x1 << 25);
ba592044
AM
7971 neon_write_immbits (immbits);
7972 return TRUE;
7973 }
8335d6aa
JW
7974 }
7975 }
8335d6aa 7976
ba592044
AM
7977 if (t == CONST_VEC)
7978 {
7979 /* Check if vldr Rx, =constant could be optimized to vmov Rx, #constant. */
7980 if (inst.operands[i].issingle
7981 && is_quarter_float (inst.operands[1].imm)
7982 && ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v3xd))
8335d6aa 7983 {
ba592044
AM
7984 inst.operands[1].imm =
7985 neon_qfloat_bits (v);
7986 do_vfp_nsyn_opcode ("fconsts");
7987 return TRUE;
8335d6aa 7988 }
5fc177c8
NC
7989
7990 /* If our host does not support a 64-bit type then we cannot perform
7991 the following optimization. This mean that there will be a
7992 discrepancy between the output produced by an assembler built for
7993 a 32-bit-only host and the output produced from a 64-bit host, but
7994 this cannot be helped. */
7995#if defined BFD_HOST_64_BIT
ba592044
AM
7996 else if (!inst.operands[1].issingle
7997 && ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v3))
8335d6aa 7998 {
ba592044
AM
7999 if (is_double_a_single (v)
8000 && is_quarter_float (double_to_single (v)))
8001 {
8002 inst.operands[1].imm =
8003 neon_qfloat_bits (double_to_single (v));
8004 do_vfp_nsyn_opcode ("fconstd");
8005 return TRUE;
8006 }
8335d6aa 8007 }
5fc177c8 8008#endif
8335d6aa
JW
8009 }
8010 }
8011
8012 if (add_to_lit_pool ((!inst.operands[i].isvec
8013 || inst.operands[i].issingle) ? 4 : 8) == FAIL)
8014 return TRUE;
8015
8016 inst.operands[1].reg = REG_PC;
8017 inst.operands[1].isreg = 1;
8018 inst.operands[1].preind = 1;
8019 inst.reloc.pc_rel = 1;
8020 inst.reloc.type = (thumb_p
8021 ? BFD_RELOC_ARM_THUMB_OFFSET
8022 : (mode_3
8023 ? BFD_RELOC_ARM_HWLITERAL
8024 : BFD_RELOC_ARM_LITERAL));
8025 return FALSE;
8026}
8027
8028/* inst.operands[i] was set up by parse_address. Encode it into an
8029 ARM-format instruction. Reject all forms which cannot be encoded
8030 into a coprocessor load/store instruction. If wb_ok is false,
8031 reject use of writeback; if unind_ok is false, reject use of
8032 unindexed addressing. If reloc_override is not 0, use it instead
8033 of BFD_ARM_CP_OFF_IMM, unless the initial relocation is a group one
8034 (in which case it is preserved). */
8035
8036static int
8037encode_arm_cp_address (int i, int wb_ok, int unind_ok, int reloc_override)
8038{
8039 if (!inst.operands[i].isreg)
8040 {
99b2a2dd
NC
8041 /* PR 18256 */
8042 if (! inst.operands[0].isvec)
8043 {
8044 inst.error = _("invalid co-processor operand");
8045 return FAIL;
8046 }
8335d6aa
JW
8047 if (move_or_literal_pool (0, CONST_VEC, /*mode_3=*/FALSE))
8048 return SUCCESS;
8049 }
8050
8051 inst.instruction |= inst.operands[i].reg << 16;
8052
8053 gas_assert (!(inst.operands[i].preind && inst.operands[i].postind));
8054
8055 if (!inst.operands[i].preind && !inst.operands[i].postind) /* unindexed */
8056 {
8057 gas_assert (!inst.operands[i].writeback);
8058 if (!unind_ok)
8059 {
8060 inst.error = _("instruction does not support unindexed addressing");
8061 return FAIL;
8062 }
8063 inst.instruction |= inst.operands[i].imm;
8064 inst.instruction |= INDEX_UP;
8065 return SUCCESS;
8066 }
8067
8068 if (inst.operands[i].preind)
8069 inst.instruction |= PRE_INDEX;
8070
8071 if (inst.operands[i].writeback)
09d92015 8072 {
8335d6aa 8073 if (inst.operands[i].reg == REG_PC)
c19d1205 8074 {
8335d6aa
JW
8075 inst.error = _("pc may not be used with write-back");
8076 return FAIL;
c19d1205 8077 }
8335d6aa 8078 if (!wb_ok)
c19d1205 8079 {
8335d6aa
JW
8080 inst.error = _("instruction does not support writeback");
8081 return FAIL;
c19d1205 8082 }
8335d6aa 8083 inst.instruction |= WRITE_BACK;
09d92015
MM
8084 }
8085
8335d6aa
JW
8086 if (reloc_override)
8087 inst.reloc.type = (bfd_reloc_code_real_type) reloc_override;
8088 else if ((inst.reloc.type < BFD_RELOC_ARM_ALU_PC_G0_NC
8089 || inst.reloc.type > BFD_RELOC_ARM_LDC_SB_G2)
8090 && inst.reloc.type != BFD_RELOC_ARM_LDR_PC_G0)
c19d1205 8091 {
8335d6aa
JW
8092 if (thumb_mode)
8093 inst.reloc.type = BFD_RELOC_ARM_T32_CP_OFF_IMM;
8094 else
8095 inst.reloc.type = BFD_RELOC_ARM_CP_OFF_IMM;
c19d1205 8096 }
8335d6aa
JW
8097
8098 /* Prefer + for zero encoded value. */
8099 if (!inst.operands[i].negative)
8100 inst.instruction |= INDEX_UP;
8101
8102 return SUCCESS;
09d92015
MM
8103}
8104
5f4273c7 8105/* Functions for instruction encoding, sorted by sub-architecture.
c19d1205
ZW
8106 First some generics; their names are taken from the conventional
8107 bit positions for register arguments in ARM format instructions. */
09d92015 8108
a737bd4d 8109static void
c19d1205 8110do_noargs (void)
09d92015 8111{
c19d1205 8112}
a737bd4d 8113
c19d1205
ZW
8114static void
8115do_rd (void)
8116{
8117 inst.instruction |= inst.operands[0].reg << 12;
8118}
a737bd4d 8119
c19d1205
ZW
8120static void
8121do_rd_rm (void)
8122{
8123 inst.instruction |= inst.operands[0].reg << 12;
8124 inst.instruction |= inst.operands[1].reg;
8125}
09d92015 8126
9eb6c0f1
MGD
8127static void
8128do_rm_rn (void)
8129{
8130 inst.instruction |= inst.operands[0].reg;
8131 inst.instruction |= inst.operands[1].reg << 16;
8132}
8133
c19d1205
ZW
8134static void
8135do_rd_rn (void)
8136{
8137 inst.instruction |= inst.operands[0].reg << 12;
8138 inst.instruction |= inst.operands[1].reg << 16;
8139}
a737bd4d 8140
c19d1205
ZW
8141static void
8142do_rn_rd (void)
8143{
8144 inst.instruction |= inst.operands[0].reg << 16;
8145 inst.instruction |= inst.operands[1].reg << 12;
8146}
09d92015 8147
59d09be6
MGD
8148static bfd_boolean
8149check_obsolete (const arm_feature_set *feature, const char *msg)
8150{
8151 if (ARM_CPU_IS_ANY (cpu_variant))
8152 {
5c3696f8 8153 as_tsktsk ("%s", msg);
59d09be6
MGD
8154 return TRUE;
8155 }
8156 else if (ARM_CPU_HAS_FEATURE (cpu_variant, *feature))
8157 {
8158 as_bad ("%s", msg);
8159 return TRUE;
8160 }
8161
8162 return FALSE;
8163}
8164
c19d1205
ZW
8165static void
8166do_rd_rm_rn (void)
8167{
9a64e435 8168 unsigned Rn = inst.operands[2].reg;
708587a4 8169 /* Enforce restrictions on SWP instruction. */
9a64e435 8170 if ((inst.instruction & 0x0fbfffff) == 0x01000090)
56adecf4
DG
8171 {
8172 constraint (Rn == inst.operands[0].reg || Rn == inst.operands[1].reg,
8173 _("Rn must not overlap other operands"));
8174
59d09be6
MGD
8175 /* SWP{b} is obsolete for ARMv8-A, and deprecated for ARMv6* and ARMv7.
8176 */
8177 if (!check_obsolete (&arm_ext_v8,
8178 _("swp{b} use is obsoleted for ARMv8 and later"))
8179 && warn_on_deprecated
8180 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6))
5c3696f8 8181 as_tsktsk (_("swp{b} use is deprecated for ARMv6 and ARMv7"));
56adecf4 8182 }
59d09be6 8183
c19d1205
ZW
8184 inst.instruction |= inst.operands[0].reg << 12;
8185 inst.instruction |= inst.operands[1].reg;
9a64e435 8186 inst.instruction |= Rn << 16;
c19d1205 8187}
09d92015 8188
c19d1205
ZW
8189static void
8190do_rd_rn_rm (void)
8191{
8192 inst.instruction |= inst.operands[0].reg << 12;
8193 inst.instruction |= inst.operands[1].reg << 16;
8194 inst.instruction |= inst.operands[2].reg;
8195}
a737bd4d 8196
c19d1205
ZW
8197static void
8198do_rm_rd_rn (void)
8199{
5be8be5d
DG
8200 constraint ((inst.operands[2].reg == REG_PC), BAD_PC);
8201 constraint (((inst.reloc.exp.X_op != O_constant
8202 && inst.reloc.exp.X_op != O_illegal)
8203 || inst.reloc.exp.X_add_number != 0),
8204 BAD_ADDR_MODE);
c19d1205
ZW
8205 inst.instruction |= inst.operands[0].reg;
8206 inst.instruction |= inst.operands[1].reg << 12;
8207 inst.instruction |= inst.operands[2].reg << 16;
8208}
09d92015 8209
c19d1205
ZW
8210static void
8211do_imm0 (void)
8212{
8213 inst.instruction |= inst.operands[0].imm;
8214}
09d92015 8215
c19d1205
ZW
8216static void
8217do_rd_cpaddr (void)
8218{
8219 inst.instruction |= inst.operands[0].reg << 12;
8220 encode_arm_cp_address (1, TRUE, TRUE, 0);
09d92015 8221}
a737bd4d 8222
c19d1205
ZW
8223/* ARM instructions, in alphabetical order by function name (except
8224 that wrapper functions appear immediately after the function they
8225 wrap). */
09d92015 8226
c19d1205
ZW
8227/* This is a pseudo-op of the form "adr rd, label" to be converted
8228 into a relative address of the form "add rd, pc, #label-.-8". */
09d92015
MM
8229
8230static void
c19d1205 8231do_adr (void)
09d92015 8232{
c19d1205 8233 inst.instruction |= (inst.operands[0].reg << 12); /* Rd */
a737bd4d 8234
c19d1205
ZW
8235 /* Frag hacking will turn this into a sub instruction if the offset turns
8236 out to be negative. */
8237 inst.reloc.type = BFD_RELOC_ARM_IMMEDIATE;
c19d1205 8238 inst.reloc.pc_rel = 1;
2fc8bdac 8239 inst.reloc.exp.X_add_number -= 8;
c19d1205 8240}
b99bd4ef 8241
c19d1205
ZW
8242/* This is a pseudo-op of the form "adrl rd, label" to be converted
8243 into a relative address of the form:
8244 add rd, pc, #low(label-.-8)"
8245 add rd, rd, #high(label-.-8)" */
b99bd4ef 8246
c19d1205
ZW
8247static void
8248do_adrl (void)
8249{
8250 inst.instruction |= (inst.operands[0].reg << 12); /* Rd */
a737bd4d 8251
c19d1205
ZW
8252 /* Frag hacking will turn this into a sub instruction if the offset turns
8253 out to be negative. */
8254 inst.reloc.type = BFD_RELOC_ARM_ADRL_IMMEDIATE;
c19d1205
ZW
8255 inst.reloc.pc_rel = 1;
8256 inst.size = INSN_SIZE * 2;
2fc8bdac 8257 inst.reloc.exp.X_add_number -= 8;
b99bd4ef
NC
8258}
8259
b99bd4ef 8260static void
c19d1205 8261do_arit (void)
b99bd4ef 8262{
c19d1205
ZW
8263 if (!inst.operands[1].present)
8264 inst.operands[1].reg = inst.operands[0].reg;
8265 inst.instruction |= inst.operands[0].reg << 12;
8266 inst.instruction |= inst.operands[1].reg << 16;
8267 encode_arm_shifter_operand (2);
8268}
b99bd4ef 8269
62b3e311
PB
8270static void
8271do_barrier (void)
8272{
8273 if (inst.operands[0].present)
ccb84d65 8274 inst.instruction |= inst.operands[0].imm;
62b3e311
PB
8275 else
8276 inst.instruction |= 0xf;
8277}
8278
c19d1205
ZW
8279static void
8280do_bfc (void)
8281{
8282 unsigned int msb = inst.operands[1].imm + inst.operands[2].imm;
8283 constraint (msb > 32, _("bit-field extends past end of register"));
8284 /* The instruction encoding stores the LSB and MSB,
8285 not the LSB and width. */
8286 inst.instruction |= inst.operands[0].reg << 12;
8287 inst.instruction |= inst.operands[1].imm << 7;
8288 inst.instruction |= (msb - 1) << 16;
8289}
b99bd4ef 8290
c19d1205
ZW
8291static void
8292do_bfi (void)
8293{
8294 unsigned int msb;
b99bd4ef 8295
c19d1205
ZW
8296 /* #0 in second position is alternative syntax for bfc, which is
8297 the same instruction but with REG_PC in the Rm field. */
8298 if (!inst.operands[1].isreg)
8299 inst.operands[1].reg = REG_PC;
b99bd4ef 8300
c19d1205
ZW
8301 msb = inst.operands[2].imm + inst.operands[3].imm;
8302 constraint (msb > 32, _("bit-field extends past end of register"));
8303 /* The instruction encoding stores the LSB and MSB,
8304 not the LSB and width. */
8305 inst.instruction |= inst.operands[0].reg << 12;
8306 inst.instruction |= inst.operands[1].reg;
8307 inst.instruction |= inst.operands[2].imm << 7;
8308 inst.instruction |= (msb - 1) << 16;
b99bd4ef
NC
8309}
8310
b99bd4ef 8311static void
c19d1205 8312do_bfx (void)
b99bd4ef 8313{
c19d1205
ZW
8314 constraint (inst.operands[2].imm + inst.operands[3].imm > 32,
8315 _("bit-field extends past end of register"));
8316 inst.instruction |= inst.operands[0].reg << 12;
8317 inst.instruction |= inst.operands[1].reg;
8318 inst.instruction |= inst.operands[2].imm << 7;
8319 inst.instruction |= (inst.operands[3].imm - 1) << 16;
8320}
09d92015 8321
c19d1205
ZW
8322/* ARM V5 breakpoint instruction (argument parse)
8323 BKPT <16 bit unsigned immediate>
8324 Instruction is not conditional.
8325 The bit pattern given in insns[] has the COND_ALWAYS condition,
8326 and it is an error if the caller tried to override that. */
b99bd4ef 8327
c19d1205
ZW
8328static void
8329do_bkpt (void)
8330{
8331 /* Top 12 of 16 bits to bits 19:8. */
8332 inst.instruction |= (inst.operands[0].imm & 0xfff0) << 4;
09d92015 8333
c19d1205
ZW
8334 /* Bottom 4 of 16 bits to bits 3:0. */
8335 inst.instruction |= inst.operands[0].imm & 0xf;
8336}
09d92015 8337
c19d1205
ZW
8338static void
8339encode_branch (int default_reloc)
8340{
8341 if (inst.operands[0].hasreloc)
8342 {
0855e32b
NS
8343 constraint (inst.operands[0].imm != BFD_RELOC_ARM_PLT32
8344 && inst.operands[0].imm != BFD_RELOC_ARM_TLS_CALL,
8345 _("the only valid suffixes here are '(plt)' and '(tlscall)'"));
8346 inst.reloc.type = inst.operands[0].imm == BFD_RELOC_ARM_PLT32
8347 ? BFD_RELOC_ARM_PLT32
8348 : thumb_mode ? BFD_RELOC_ARM_THM_TLS_CALL : BFD_RELOC_ARM_TLS_CALL;
c19d1205 8349 }
b99bd4ef 8350 else
9ae92b05 8351 inst.reloc.type = (bfd_reloc_code_real_type) default_reloc;
2fc8bdac 8352 inst.reloc.pc_rel = 1;
b99bd4ef
NC
8353}
8354
b99bd4ef 8355static void
c19d1205 8356do_branch (void)
b99bd4ef 8357{
39b41c9c
PB
8358#ifdef OBJ_ELF
8359 if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4)
8360 encode_branch (BFD_RELOC_ARM_PCREL_JUMP);
8361 else
8362#endif
8363 encode_branch (BFD_RELOC_ARM_PCREL_BRANCH);
8364}
8365
8366static void
8367do_bl (void)
8368{
8369#ifdef OBJ_ELF
8370 if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4)
8371 {
8372 if (inst.cond == COND_ALWAYS)
8373 encode_branch (BFD_RELOC_ARM_PCREL_CALL);
8374 else
8375 encode_branch (BFD_RELOC_ARM_PCREL_JUMP);
8376 }
8377 else
8378#endif
8379 encode_branch (BFD_RELOC_ARM_PCREL_BRANCH);
c19d1205 8380}
b99bd4ef 8381
c19d1205
ZW
8382/* ARM V5 branch-link-exchange instruction (argument parse)
8383 BLX <target_addr> ie BLX(1)
8384 BLX{<condition>} <Rm> ie BLX(2)
8385 Unfortunately, there are two different opcodes for this mnemonic.
8386 So, the insns[].value is not used, and the code here zaps values
8387 into inst.instruction.
8388 Also, the <target_addr> can be 25 bits, hence has its own reloc. */
b99bd4ef 8389
c19d1205
ZW
8390static void
8391do_blx (void)
8392{
8393 if (inst.operands[0].isreg)
b99bd4ef 8394 {
c19d1205
ZW
8395 /* Arg is a register; the opcode provided by insns[] is correct.
8396 It is not illegal to do "blx pc", just useless. */
8397 if (inst.operands[0].reg == REG_PC)
8398 as_tsktsk (_("use of r15 in blx in ARM mode is not really useful"));
b99bd4ef 8399
c19d1205
ZW
8400 inst.instruction |= inst.operands[0].reg;
8401 }
8402 else
b99bd4ef 8403 {
c19d1205 8404 /* Arg is an address; this instruction cannot be executed
267bf995
RR
8405 conditionally, and the opcode must be adjusted.
8406 We retain the BFD_RELOC_ARM_PCREL_BLX till the very end
8407 where we generate out a BFD_RELOC_ARM_PCREL_CALL instead. */
c19d1205 8408 constraint (inst.cond != COND_ALWAYS, BAD_COND);
2fc8bdac 8409 inst.instruction = 0xfa000000;
267bf995 8410 encode_branch (BFD_RELOC_ARM_PCREL_BLX);
b99bd4ef 8411 }
c19d1205
ZW
8412}
8413
8414static void
8415do_bx (void)
8416{
845b51d6
PB
8417 bfd_boolean want_reloc;
8418
c19d1205
ZW
8419 if (inst.operands[0].reg == REG_PC)
8420 as_tsktsk (_("use of r15 in bx in ARM mode is not really useful"));
b99bd4ef 8421
c19d1205 8422 inst.instruction |= inst.operands[0].reg;
845b51d6
PB
8423 /* Output R_ARM_V4BX relocations if is an EABI object that looks like
8424 it is for ARMv4t or earlier. */
8425 want_reloc = !ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5);
8426 if (object_arch && !ARM_CPU_HAS_FEATURE (*object_arch, arm_ext_v5))
8427 want_reloc = TRUE;
8428
5ad34203 8429#ifdef OBJ_ELF
845b51d6 8430 if (EF_ARM_EABI_VERSION (meabi_flags) < EF_ARM_EABI_VER4)
5ad34203 8431#endif
584206db 8432 want_reloc = FALSE;
845b51d6
PB
8433
8434 if (want_reloc)
8435 inst.reloc.type = BFD_RELOC_ARM_V4BX;
09d92015
MM
8436}
8437
c19d1205
ZW
8438
8439/* ARM v5TEJ. Jump to Jazelle code. */
a737bd4d
NC
8440
8441static void
c19d1205 8442do_bxj (void)
a737bd4d 8443{
c19d1205
ZW
8444 if (inst.operands[0].reg == REG_PC)
8445 as_tsktsk (_("use of r15 in bxj is not really useful"));
8446
8447 inst.instruction |= inst.operands[0].reg;
a737bd4d
NC
8448}
8449
c19d1205
ZW
8450/* Co-processor data operation:
8451 CDP{cond} <coproc>, <opcode_1>, <CRd>, <CRn>, <CRm>{, <opcode_2>}
8452 CDP2 <coproc>, <opcode_1>, <CRd>, <CRn>, <CRm>{, <opcode_2>} */
8453static void
8454do_cdp (void)
8455{
8456 inst.instruction |= inst.operands[0].reg << 8;
8457 inst.instruction |= inst.operands[1].imm << 20;
8458 inst.instruction |= inst.operands[2].reg << 12;
8459 inst.instruction |= inst.operands[3].reg << 16;
8460 inst.instruction |= inst.operands[4].reg;
8461 inst.instruction |= inst.operands[5].imm << 5;
8462}
a737bd4d
NC
8463
8464static void
c19d1205 8465do_cmp (void)
a737bd4d 8466{
c19d1205
ZW
8467 inst.instruction |= inst.operands[0].reg << 16;
8468 encode_arm_shifter_operand (1);
a737bd4d
NC
8469}
8470
c19d1205
ZW
8471/* Transfer between coprocessor and ARM registers.
8472 MRC{cond} <coproc>, <opcode_1>, <Rd>, <CRn>, <CRm>{, <opcode_2>}
8473 MRC2
8474 MCR{cond}
8475 MCR2
8476
8477 No special properties. */
09d92015 8478
dcbd0d71
MGD
8479struct deprecated_coproc_regs_s
8480{
8481 unsigned cp;
8482 int opc1;
8483 unsigned crn;
8484 unsigned crm;
8485 int opc2;
8486 arm_feature_set deprecated;
8487 arm_feature_set obsoleted;
8488 const char *dep_msg;
8489 const char *obs_msg;
8490};
8491
8492#define DEPR_ACCESS_V8 \
8493 N_("This coprocessor register access is deprecated in ARMv8")
8494
8495/* Table of all deprecated coprocessor registers. */
8496static struct deprecated_coproc_regs_s deprecated_coproc_regs[] =
8497{
8498 {15, 0, 7, 10, 5, /* CP15DMB. */
823d2571 8499 ARM_FEATURE_CORE_LOW (ARM_EXT_V8), ARM_ARCH_NONE,
dcbd0d71
MGD
8500 DEPR_ACCESS_V8, NULL},
8501 {15, 0, 7, 10, 4, /* CP15DSB. */
823d2571 8502 ARM_FEATURE_CORE_LOW (ARM_EXT_V8), ARM_ARCH_NONE,
dcbd0d71
MGD
8503 DEPR_ACCESS_V8, NULL},
8504 {15, 0, 7, 5, 4, /* CP15ISB. */
823d2571 8505 ARM_FEATURE_CORE_LOW (ARM_EXT_V8), ARM_ARCH_NONE,
dcbd0d71
MGD
8506 DEPR_ACCESS_V8, NULL},
8507 {14, 6, 1, 0, 0, /* TEEHBR. */
823d2571 8508 ARM_FEATURE_CORE_LOW (ARM_EXT_V8), ARM_ARCH_NONE,
dcbd0d71
MGD
8509 DEPR_ACCESS_V8, NULL},
8510 {14, 6, 0, 0, 0, /* TEECR. */
823d2571 8511 ARM_FEATURE_CORE_LOW (ARM_EXT_V8), ARM_ARCH_NONE,
dcbd0d71
MGD
8512 DEPR_ACCESS_V8, NULL},
8513};
8514
8515#undef DEPR_ACCESS_V8
8516
8517static const size_t deprecated_coproc_reg_count =
8518 sizeof (deprecated_coproc_regs) / sizeof (deprecated_coproc_regs[0]);
8519
09d92015 8520static void
c19d1205 8521do_co_reg (void)
09d92015 8522{
fdfde340 8523 unsigned Rd;
dcbd0d71 8524 size_t i;
fdfde340
JM
8525
8526 Rd = inst.operands[2].reg;
8527 if (thumb_mode)
8528 {
8529 if (inst.instruction == 0xee000010
8530 || inst.instruction == 0xfe000010)
8531 /* MCR, MCR2 */
8532 reject_bad_reg (Rd);
8533 else
8534 /* MRC, MRC2 */
8535 constraint (Rd == REG_SP, BAD_SP);
8536 }
8537 else
8538 {
8539 /* MCR */
8540 if (inst.instruction == 0xe000010)
8541 constraint (Rd == REG_PC, BAD_PC);
8542 }
8543
dcbd0d71
MGD
8544 for (i = 0; i < deprecated_coproc_reg_count; ++i)
8545 {
8546 const struct deprecated_coproc_regs_s *r =
8547 deprecated_coproc_regs + i;
8548
8549 if (inst.operands[0].reg == r->cp
8550 && inst.operands[1].imm == r->opc1
8551 && inst.operands[3].reg == r->crn
8552 && inst.operands[4].reg == r->crm
8553 && inst.operands[5].imm == r->opc2)
8554 {
b10bf8c5 8555 if (! ARM_CPU_IS_ANY (cpu_variant)
477330fc 8556 && warn_on_deprecated
dcbd0d71 8557 && ARM_CPU_HAS_FEATURE (cpu_variant, r->deprecated))
5c3696f8 8558 as_tsktsk ("%s", r->dep_msg);
dcbd0d71
MGD
8559 }
8560 }
fdfde340 8561
c19d1205
ZW
8562 inst.instruction |= inst.operands[0].reg << 8;
8563 inst.instruction |= inst.operands[1].imm << 21;
fdfde340 8564 inst.instruction |= Rd << 12;
c19d1205
ZW
8565 inst.instruction |= inst.operands[3].reg << 16;
8566 inst.instruction |= inst.operands[4].reg;
8567 inst.instruction |= inst.operands[5].imm << 5;
8568}
09d92015 8569
c19d1205
ZW
8570/* Transfer between coprocessor register and pair of ARM registers.
8571 MCRR{cond} <coproc>, <opcode>, <Rd>, <Rn>, <CRm>.
8572 MCRR2
8573 MRRC{cond}
8574 MRRC2
b99bd4ef 8575
c19d1205 8576 Two XScale instructions are special cases of these:
09d92015 8577
c19d1205
ZW
8578 MAR{cond} acc0, <RdLo>, <RdHi> == MCRR{cond} p0, #0, <RdLo>, <RdHi>, c0
8579 MRA{cond} acc0, <RdLo>, <RdHi> == MRRC{cond} p0, #0, <RdLo>, <RdHi>, c0
b99bd4ef 8580
5f4273c7 8581 Result unpredictable if Rd or Rn is R15. */
a737bd4d 8582
c19d1205
ZW
8583static void
8584do_co_reg2c (void)
8585{
fdfde340
JM
8586 unsigned Rd, Rn;
8587
8588 Rd = inst.operands[2].reg;
8589 Rn = inst.operands[3].reg;
8590
8591 if (thumb_mode)
8592 {
8593 reject_bad_reg (Rd);
8594 reject_bad_reg (Rn);
8595 }
8596 else
8597 {
8598 constraint (Rd == REG_PC, BAD_PC);
8599 constraint (Rn == REG_PC, BAD_PC);
8600 }
8601
c19d1205
ZW
8602 inst.instruction |= inst.operands[0].reg << 8;
8603 inst.instruction |= inst.operands[1].imm << 4;
fdfde340
JM
8604 inst.instruction |= Rd << 12;
8605 inst.instruction |= Rn << 16;
c19d1205 8606 inst.instruction |= inst.operands[4].reg;
b99bd4ef
NC
8607}
8608
c19d1205
ZW
8609static void
8610do_cpsi (void)
8611{
8612 inst.instruction |= inst.operands[0].imm << 6;
a028a6f5
PB
8613 if (inst.operands[1].present)
8614 {
8615 inst.instruction |= CPSI_MMOD;
8616 inst.instruction |= inst.operands[1].imm;
8617 }
c19d1205 8618}
b99bd4ef 8619
62b3e311
PB
8620static void
8621do_dbg (void)
8622{
8623 inst.instruction |= inst.operands[0].imm;
8624}
8625
eea54501
MGD
8626static void
8627do_div (void)
8628{
8629 unsigned Rd, Rn, Rm;
8630
8631 Rd = inst.operands[0].reg;
8632 Rn = (inst.operands[1].present
8633 ? inst.operands[1].reg : Rd);
8634 Rm = inst.operands[2].reg;
8635
8636 constraint ((Rd == REG_PC), BAD_PC);
8637 constraint ((Rn == REG_PC), BAD_PC);
8638 constraint ((Rm == REG_PC), BAD_PC);
8639
8640 inst.instruction |= Rd << 16;
8641 inst.instruction |= Rn << 0;
8642 inst.instruction |= Rm << 8;
8643}
8644
b99bd4ef 8645static void
c19d1205 8646do_it (void)
b99bd4ef 8647{
c19d1205 8648 /* There is no IT instruction in ARM mode. We
e07e6e58
NC
8649 process it to do the validation as if in
8650 thumb mode, just in case the code gets
8651 assembled for thumb using the unified syntax. */
8652
c19d1205 8653 inst.size = 0;
e07e6e58
NC
8654 if (unified_syntax)
8655 {
8656 set_it_insn_type (IT_INSN);
8657 now_it.mask = (inst.instruction & 0xf) | 0x10;
8658 now_it.cc = inst.operands[0].imm;
8659 }
09d92015 8660}
b99bd4ef 8661
6530b175
NC
8662/* If there is only one register in the register list,
8663 then return its register number. Otherwise return -1. */
8664static int
8665only_one_reg_in_list (int range)
8666{
8667 int i = ffs (range) - 1;
8668 return (i > 15 || range != (1 << i)) ? -1 : i;
8669}
8670
09d92015 8671static void
6530b175 8672encode_ldmstm(int from_push_pop_mnem)
ea6ef066 8673{
c19d1205
ZW
8674 int base_reg = inst.operands[0].reg;
8675 int range = inst.operands[1].imm;
6530b175 8676 int one_reg;
ea6ef066 8677
c19d1205
ZW
8678 inst.instruction |= base_reg << 16;
8679 inst.instruction |= range;
ea6ef066 8680
c19d1205
ZW
8681 if (inst.operands[1].writeback)
8682 inst.instruction |= LDM_TYPE_2_OR_3;
09d92015 8683
c19d1205 8684 if (inst.operands[0].writeback)
ea6ef066 8685 {
c19d1205
ZW
8686 inst.instruction |= WRITE_BACK;
8687 /* Check for unpredictable uses of writeback. */
8688 if (inst.instruction & LOAD_BIT)
09d92015 8689 {
c19d1205
ZW
8690 /* Not allowed in LDM type 2. */
8691 if ((inst.instruction & LDM_TYPE_2_OR_3)
8692 && ((range & (1 << REG_PC)) == 0))
8693 as_warn (_("writeback of base register is UNPREDICTABLE"));
8694 /* Only allowed if base reg not in list for other types. */
8695 else if (range & (1 << base_reg))
8696 as_warn (_("writeback of base register when in register list is UNPREDICTABLE"));
8697 }
8698 else /* STM. */
8699 {
8700 /* Not allowed for type 2. */
8701 if (inst.instruction & LDM_TYPE_2_OR_3)
8702 as_warn (_("writeback of base register is UNPREDICTABLE"));
8703 /* Only allowed if base reg not in list, or first in list. */
8704 else if ((range & (1 << base_reg))
8705 && (range & ((1 << base_reg) - 1)))
8706 as_warn (_("if writeback register is in list, it must be the lowest reg in the list"));
09d92015 8707 }
ea6ef066 8708 }
6530b175
NC
8709
8710 /* If PUSH/POP has only one register, then use the A2 encoding. */
8711 one_reg = only_one_reg_in_list (range);
8712 if (from_push_pop_mnem && one_reg >= 0)
8713 {
8714 int is_push = (inst.instruction & A_PUSH_POP_OP_MASK) == A1_OPCODE_PUSH;
8715
8716 inst.instruction &= A_COND_MASK;
8717 inst.instruction |= is_push ? A2_OPCODE_PUSH : A2_OPCODE_POP;
8718 inst.instruction |= one_reg << 12;
8719 }
8720}
8721
8722static void
8723do_ldmstm (void)
8724{
8725 encode_ldmstm (/*from_push_pop_mnem=*/FALSE);
a737bd4d
NC
8726}
8727
c19d1205
ZW
8728/* ARMv5TE load-consecutive (argument parse)
8729 Mode is like LDRH.
8730
8731 LDRccD R, mode
8732 STRccD R, mode. */
8733
a737bd4d 8734static void
c19d1205 8735do_ldrd (void)
a737bd4d 8736{
c19d1205 8737 constraint (inst.operands[0].reg % 2 != 0,
c56791bb 8738 _("first transfer register must be even"));
c19d1205
ZW
8739 constraint (inst.operands[1].present
8740 && inst.operands[1].reg != inst.operands[0].reg + 1,
c56791bb 8741 _("can only transfer two consecutive registers"));
c19d1205
ZW
8742 constraint (inst.operands[0].reg == REG_LR, _("r14 not allowed here"));
8743 constraint (!inst.operands[2].isreg, _("'[' expected"));
a737bd4d 8744
c19d1205
ZW
8745 if (!inst.operands[1].present)
8746 inst.operands[1].reg = inst.operands[0].reg + 1;
5f4273c7 8747
c56791bb
RE
8748 /* encode_arm_addr_mode_3 will diagnose overlap between the base
8749 register and the first register written; we have to diagnose
8750 overlap between the base and the second register written here. */
ea6ef066 8751
c56791bb
RE
8752 if (inst.operands[2].reg == inst.operands[1].reg
8753 && (inst.operands[2].writeback || inst.operands[2].postind))
8754 as_warn (_("base register written back, and overlaps "
8755 "second transfer register"));
b05fe5cf 8756
c56791bb
RE
8757 if (!(inst.instruction & V4_STR_BIT))
8758 {
c19d1205 8759 /* For an index-register load, the index register must not overlap the
c56791bb
RE
8760 destination (even if not write-back). */
8761 if (inst.operands[2].immisreg
8762 && ((unsigned) inst.operands[2].imm == inst.operands[0].reg
8763 || (unsigned) inst.operands[2].imm == inst.operands[1].reg))
8764 as_warn (_("index register overlaps transfer register"));
b05fe5cf 8765 }
c19d1205
ZW
8766 inst.instruction |= inst.operands[0].reg << 12;
8767 encode_arm_addr_mode_3 (2, /*is_t=*/FALSE);
b05fe5cf
ZW
8768}
8769
8770static void
c19d1205 8771do_ldrex (void)
b05fe5cf 8772{
c19d1205
ZW
8773 constraint (!inst.operands[1].isreg || !inst.operands[1].preind
8774 || inst.operands[1].postind || inst.operands[1].writeback
8775 || inst.operands[1].immisreg || inst.operands[1].shifted
01cfc07f
NC
8776 || inst.operands[1].negative
8777 /* This can arise if the programmer has written
8778 strex rN, rM, foo
8779 or if they have mistakenly used a register name as the last
8780 operand, eg:
8781 strex rN, rM, rX
8782 It is very difficult to distinguish between these two cases
8783 because "rX" might actually be a label. ie the register
8784 name has been occluded by a symbol of the same name. So we
8785 just generate a general 'bad addressing mode' type error
8786 message and leave it up to the programmer to discover the
8787 true cause and fix their mistake. */
8788 || (inst.operands[1].reg == REG_PC),
8789 BAD_ADDR_MODE);
b05fe5cf 8790
c19d1205
ZW
8791 constraint (inst.reloc.exp.X_op != O_constant
8792 || inst.reloc.exp.X_add_number != 0,
8793 _("offset must be zero in ARM encoding"));
b05fe5cf 8794
5be8be5d
DG
8795 constraint ((inst.operands[1].reg == REG_PC), BAD_PC);
8796
c19d1205
ZW
8797 inst.instruction |= inst.operands[0].reg << 12;
8798 inst.instruction |= inst.operands[1].reg << 16;
8799 inst.reloc.type = BFD_RELOC_UNUSED;
b05fe5cf
ZW
8800}
8801
8802static void
c19d1205 8803do_ldrexd (void)
b05fe5cf 8804{
c19d1205
ZW
8805 constraint (inst.operands[0].reg % 2 != 0,
8806 _("even register required"));
8807 constraint (inst.operands[1].present
8808 && inst.operands[1].reg != inst.operands[0].reg + 1,
8809 _("can only load two consecutive registers"));
8810 /* If op 1 were present and equal to PC, this function wouldn't
8811 have been called in the first place. */
8812 constraint (inst.operands[0].reg == REG_LR, _("r14 not allowed here"));
b05fe5cf 8813
c19d1205
ZW
8814 inst.instruction |= inst.operands[0].reg << 12;
8815 inst.instruction |= inst.operands[2].reg << 16;
b05fe5cf
ZW
8816}
8817
1be5fd2e
NC
8818/* In both ARM and thumb state 'ldr pc, #imm' with an immediate
8819 which is not a multiple of four is UNPREDICTABLE. */
8820static void
8821check_ldr_r15_aligned (void)
8822{
8823 constraint (!(inst.operands[1].immisreg)
8824 && (inst.operands[0].reg == REG_PC
8825 && inst.operands[1].reg == REG_PC
8826 && (inst.reloc.exp.X_add_number & 0x3)),
8827 _("ldr to register 15 must be 4-byte alligned"));
8828}
8829
b05fe5cf 8830static void
c19d1205 8831do_ldst (void)
b05fe5cf 8832{
c19d1205
ZW
8833 inst.instruction |= inst.operands[0].reg << 12;
8834 if (!inst.operands[1].isreg)
8335d6aa 8835 if (move_or_literal_pool (0, CONST_ARM, /*mode_3=*/FALSE))
b05fe5cf 8836 return;
c19d1205 8837 encode_arm_addr_mode_2 (1, /*is_t=*/FALSE);
1be5fd2e 8838 check_ldr_r15_aligned ();
b05fe5cf
ZW
8839}
8840
8841static void
c19d1205 8842do_ldstt (void)
b05fe5cf 8843{
c19d1205
ZW
8844 /* ldrt/strt always use post-indexed addressing. Turn [Rn] into [Rn]! and
8845 reject [Rn,...]. */
8846 if (inst.operands[1].preind)
b05fe5cf 8847 {
bd3ba5d1
NC
8848 constraint (inst.reloc.exp.X_op != O_constant
8849 || inst.reloc.exp.X_add_number != 0,
c19d1205 8850 _("this instruction requires a post-indexed address"));
b05fe5cf 8851
c19d1205
ZW
8852 inst.operands[1].preind = 0;
8853 inst.operands[1].postind = 1;
8854 inst.operands[1].writeback = 1;
b05fe5cf 8855 }
c19d1205
ZW
8856 inst.instruction |= inst.operands[0].reg << 12;
8857 encode_arm_addr_mode_2 (1, /*is_t=*/TRUE);
8858}
b05fe5cf 8859
c19d1205 8860/* Halfword and signed-byte load/store operations. */
b05fe5cf 8861
c19d1205
ZW
8862static void
8863do_ldstv4 (void)
8864{
ff4a8d2b 8865 constraint (inst.operands[0].reg == REG_PC, BAD_PC);
c19d1205
ZW
8866 inst.instruction |= inst.operands[0].reg << 12;
8867 if (!inst.operands[1].isreg)
8335d6aa 8868 if (move_or_literal_pool (0, CONST_ARM, /*mode_3=*/TRUE))
b05fe5cf 8869 return;
c19d1205 8870 encode_arm_addr_mode_3 (1, /*is_t=*/FALSE);
b05fe5cf
ZW
8871}
8872
8873static void
c19d1205 8874do_ldsttv4 (void)
b05fe5cf 8875{
c19d1205
ZW
8876 /* ldrt/strt always use post-indexed addressing. Turn [Rn] into [Rn]! and
8877 reject [Rn,...]. */
8878 if (inst.operands[1].preind)
b05fe5cf 8879 {
bd3ba5d1
NC
8880 constraint (inst.reloc.exp.X_op != O_constant
8881 || inst.reloc.exp.X_add_number != 0,
c19d1205 8882 _("this instruction requires a post-indexed address"));
b05fe5cf 8883
c19d1205
ZW
8884 inst.operands[1].preind = 0;
8885 inst.operands[1].postind = 1;
8886 inst.operands[1].writeback = 1;
b05fe5cf 8887 }
c19d1205
ZW
8888 inst.instruction |= inst.operands[0].reg << 12;
8889 encode_arm_addr_mode_3 (1, /*is_t=*/TRUE);
8890}
b05fe5cf 8891
c19d1205
ZW
8892/* Co-processor register load/store.
8893 Format: <LDC|STC>{cond}[L] CP#,CRd,<address> */
8894static void
8895do_lstc (void)
8896{
8897 inst.instruction |= inst.operands[0].reg << 8;
8898 inst.instruction |= inst.operands[1].reg << 12;
8899 encode_arm_cp_address (2, TRUE, TRUE, 0);
b05fe5cf
ZW
8900}
8901
b05fe5cf 8902static void
c19d1205 8903do_mlas (void)
b05fe5cf 8904{
8fb9d7b9 8905 /* This restriction does not apply to mls (nor to mla in v6 or later). */
c19d1205 8906 if (inst.operands[0].reg == inst.operands[1].reg
8fb9d7b9 8907 && !ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6)
c19d1205 8908 && !(inst.instruction & 0x00400000))
8fb9d7b9 8909 as_tsktsk (_("Rd and Rm should be different in mla"));
b05fe5cf 8910
c19d1205
ZW
8911 inst.instruction |= inst.operands[0].reg << 16;
8912 inst.instruction |= inst.operands[1].reg;
8913 inst.instruction |= inst.operands[2].reg << 8;
8914 inst.instruction |= inst.operands[3].reg << 12;
c19d1205 8915}
b05fe5cf 8916
c19d1205
ZW
8917static void
8918do_mov (void)
8919{
8920 inst.instruction |= inst.operands[0].reg << 12;
8921 encode_arm_shifter_operand (1);
8922}
b05fe5cf 8923
c19d1205
ZW
8924/* ARM V6T2 16-bit immediate register load: MOV[WT]{cond} Rd, #<imm16>. */
8925static void
8926do_mov16 (void)
8927{
b6895b4f
PB
8928 bfd_vma imm;
8929 bfd_boolean top;
8930
8931 top = (inst.instruction & 0x00400000) != 0;
8932 constraint (top && inst.reloc.type == BFD_RELOC_ARM_MOVW,
8933 _(":lower16: not allowed this instruction"));
8934 constraint (!top && inst.reloc.type == BFD_RELOC_ARM_MOVT,
8935 _(":upper16: not allowed instruction"));
c19d1205 8936 inst.instruction |= inst.operands[0].reg << 12;
b6895b4f
PB
8937 if (inst.reloc.type == BFD_RELOC_UNUSED)
8938 {
8939 imm = inst.reloc.exp.X_add_number;
8940 /* The value is in two pieces: 0:11, 16:19. */
8941 inst.instruction |= (imm & 0x00000fff);
8942 inst.instruction |= (imm & 0x0000f000) << 4;
8943 }
b05fe5cf 8944}
b99bd4ef 8945
037e8744
JB
8946static int
8947do_vfp_nsyn_mrs (void)
8948{
8949 if (inst.operands[0].isvec)
8950 {
8951 if (inst.operands[1].reg != 1)
477330fc 8952 first_error (_("operand 1 must be FPSCR"));
037e8744
JB
8953 memset (&inst.operands[0], '\0', sizeof (inst.operands[0]));
8954 memset (&inst.operands[1], '\0', sizeof (inst.operands[1]));
8955 do_vfp_nsyn_opcode ("fmstat");
8956 }
8957 else if (inst.operands[1].isvec)
8958 do_vfp_nsyn_opcode ("fmrx");
8959 else
8960 return FAIL;
5f4273c7 8961
037e8744
JB
8962 return SUCCESS;
8963}
8964
8965static int
8966do_vfp_nsyn_msr (void)
8967{
8968 if (inst.operands[0].isvec)
8969 do_vfp_nsyn_opcode ("fmxr");
8970 else
8971 return FAIL;
8972
8973 return SUCCESS;
8974}
8975
f7c21dc7
NC
8976static void
8977do_vmrs (void)
8978{
8979 unsigned Rt = inst.operands[0].reg;
fa94de6b 8980
16d02dc9 8981 if (thumb_mode && Rt == REG_SP)
f7c21dc7
NC
8982 {
8983 inst.error = BAD_SP;
8984 return;
8985 }
8986
8987 /* APSR_ sets isvec. All other refs to PC are illegal. */
16d02dc9 8988 if (!inst.operands[0].isvec && Rt == REG_PC)
f7c21dc7
NC
8989 {
8990 inst.error = BAD_PC;
8991 return;
8992 }
8993
16d02dc9
JB
8994 /* If we get through parsing the register name, we just insert the number
8995 generated into the instruction without further validation. */
8996 inst.instruction |= (inst.operands[1].reg << 16);
f7c21dc7
NC
8997 inst.instruction |= (Rt << 12);
8998}
8999
9000static void
9001do_vmsr (void)
9002{
9003 unsigned Rt = inst.operands[1].reg;
fa94de6b 9004
f7c21dc7
NC
9005 if (thumb_mode)
9006 reject_bad_reg (Rt);
9007 else if (Rt == REG_PC)
9008 {
9009 inst.error = BAD_PC;
9010 return;
9011 }
9012
16d02dc9
JB
9013 /* If we get through parsing the register name, we just insert the number
9014 generated into the instruction without further validation. */
9015 inst.instruction |= (inst.operands[0].reg << 16);
f7c21dc7
NC
9016 inst.instruction |= (Rt << 12);
9017}
9018
b99bd4ef 9019static void
c19d1205 9020do_mrs (void)
b99bd4ef 9021{
90ec0d68
MGD
9022 unsigned br;
9023
037e8744
JB
9024 if (do_vfp_nsyn_mrs () == SUCCESS)
9025 return;
9026
ff4a8d2b 9027 constraint (inst.operands[0].reg == REG_PC, BAD_PC);
c19d1205 9028 inst.instruction |= inst.operands[0].reg << 12;
90ec0d68
MGD
9029
9030 if (inst.operands[1].isreg)
9031 {
9032 br = inst.operands[1].reg;
9033 if (((br & 0x200) == 0) && ((br & 0xf0000) != 0xf000))
9034 as_bad (_("bad register for mrs"));
9035 }
9036 else
9037 {
9038 /* mrs only accepts CPSR/SPSR/CPSR_all/SPSR_all. */
9039 constraint ((inst.operands[1].imm & (PSR_c|PSR_x|PSR_s|PSR_f))
9040 != (PSR_c|PSR_f),
d2cd1205 9041 _("'APSR', 'CPSR' or 'SPSR' expected"));
90ec0d68
MGD
9042 br = (15<<16) | (inst.operands[1].imm & SPSR_BIT);
9043 }
9044
9045 inst.instruction |= br;
c19d1205 9046}
b99bd4ef 9047
c19d1205
ZW
9048/* Two possible forms:
9049 "{C|S}PSR_<field>, Rm",
9050 "{C|S}PSR_f, #expression". */
b99bd4ef 9051
c19d1205
ZW
9052static void
9053do_msr (void)
9054{
037e8744
JB
9055 if (do_vfp_nsyn_msr () == SUCCESS)
9056 return;
9057
c19d1205
ZW
9058 inst.instruction |= inst.operands[0].imm;
9059 if (inst.operands[1].isreg)
9060 inst.instruction |= inst.operands[1].reg;
9061 else
b99bd4ef 9062 {
c19d1205
ZW
9063 inst.instruction |= INST_IMMEDIATE;
9064 inst.reloc.type = BFD_RELOC_ARM_IMMEDIATE;
9065 inst.reloc.pc_rel = 0;
b99bd4ef 9066 }
b99bd4ef
NC
9067}
9068
c19d1205
ZW
9069static void
9070do_mul (void)
a737bd4d 9071{
ff4a8d2b
NC
9072 constraint (inst.operands[2].reg == REG_PC, BAD_PC);
9073
c19d1205
ZW
9074 if (!inst.operands[2].present)
9075 inst.operands[2].reg = inst.operands[0].reg;
9076 inst.instruction |= inst.operands[0].reg << 16;
9077 inst.instruction |= inst.operands[1].reg;
9078 inst.instruction |= inst.operands[2].reg << 8;
a737bd4d 9079
8fb9d7b9
MS
9080 if (inst.operands[0].reg == inst.operands[1].reg
9081 && !ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6))
9082 as_tsktsk (_("Rd and Rm should be different in mul"));
a737bd4d
NC
9083}
9084
c19d1205
ZW
9085/* Long Multiply Parser
9086 UMULL RdLo, RdHi, Rm, Rs
9087 SMULL RdLo, RdHi, Rm, Rs
9088 UMLAL RdLo, RdHi, Rm, Rs
9089 SMLAL RdLo, RdHi, Rm, Rs. */
b99bd4ef
NC
9090
9091static void
c19d1205 9092do_mull (void)
b99bd4ef 9093{
c19d1205
ZW
9094 inst.instruction |= inst.operands[0].reg << 12;
9095 inst.instruction |= inst.operands[1].reg << 16;
9096 inst.instruction |= inst.operands[2].reg;
9097 inst.instruction |= inst.operands[3].reg << 8;
b99bd4ef 9098
682b27ad
PB
9099 /* rdhi and rdlo must be different. */
9100 if (inst.operands[0].reg == inst.operands[1].reg)
9101 as_tsktsk (_("rdhi and rdlo must be different"));
9102
9103 /* rdhi, rdlo and rm must all be different before armv6. */
9104 if ((inst.operands[0].reg == inst.operands[2].reg
c19d1205 9105 || inst.operands[1].reg == inst.operands[2].reg)
682b27ad 9106 && !ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6))
c19d1205
ZW
9107 as_tsktsk (_("rdhi, rdlo and rm must all be different"));
9108}
b99bd4ef 9109
c19d1205
ZW
9110static void
9111do_nop (void)
9112{
e7495e45
NS
9113 if (inst.operands[0].present
9114 || ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6k))
c19d1205
ZW
9115 {
9116 /* Architectural NOP hints are CPSR sets with no bits selected. */
9117 inst.instruction &= 0xf0000000;
e7495e45
NS
9118 inst.instruction |= 0x0320f000;
9119 if (inst.operands[0].present)
9120 inst.instruction |= inst.operands[0].imm;
c19d1205 9121 }
b99bd4ef
NC
9122}
9123
c19d1205
ZW
9124/* ARM V6 Pack Halfword Bottom Top instruction (argument parse).
9125 PKHBT {<cond>} <Rd>, <Rn>, <Rm> {, LSL #<shift_imm>}
9126 Condition defaults to COND_ALWAYS.
9127 Error if Rd, Rn or Rm are R15. */
b99bd4ef
NC
9128
9129static void
c19d1205 9130do_pkhbt (void)
b99bd4ef 9131{
c19d1205
ZW
9132 inst.instruction |= inst.operands[0].reg << 12;
9133 inst.instruction |= inst.operands[1].reg << 16;
9134 inst.instruction |= inst.operands[2].reg;
9135 if (inst.operands[3].present)
9136 encode_arm_shift (3);
9137}
b99bd4ef 9138
c19d1205 9139/* ARM V6 PKHTB (Argument Parse). */
b99bd4ef 9140
c19d1205
ZW
9141static void
9142do_pkhtb (void)
9143{
9144 if (!inst.operands[3].present)
b99bd4ef 9145 {
c19d1205
ZW
9146 /* If the shift specifier is omitted, turn the instruction
9147 into pkhbt rd, rm, rn. */
9148 inst.instruction &= 0xfff00010;
9149 inst.instruction |= inst.operands[0].reg << 12;
9150 inst.instruction |= inst.operands[1].reg;
9151 inst.instruction |= inst.operands[2].reg << 16;
b99bd4ef
NC
9152 }
9153 else
9154 {
c19d1205
ZW
9155 inst.instruction |= inst.operands[0].reg << 12;
9156 inst.instruction |= inst.operands[1].reg << 16;
9157 inst.instruction |= inst.operands[2].reg;
9158 encode_arm_shift (3);
b99bd4ef
NC
9159 }
9160}
9161
c19d1205 9162/* ARMv5TE: Preload-Cache
60e5ef9f 9163 MP Extensions: Preload for write
c19d1205 9164
60e5ef9f 9165 PLD(W) <addr_mode>
c19d1205
ZW
9166
9167 Syntactically, like LDR with B=1, W=0, L=1. */
b99bd4ef
NC
9168
9169static void
c19d1205 9170do_pld (void)
b99bd4ef 9171{
c19d1205
ZW
9172 constraint (!inst.operands[0].isreg,
9173 _("'[' expected after PLD mnemonic"));
9174 constraint (inst.operands[0].postind,
9175 _("post-indexed expression used in preload instruction"));
9176 constraint (inst.operands[0].writeback,
9177 _("writeback used in preload instruction"));
9178 constraint (!inst.operands[0].preind,
9179 _("unindexed addressing used in preload instruction"));
c19d1205
ZW
9180 encode_arm_addr_mode_2 (0, /*is_t=*/FALSE);
9181}
b99bd4ef 9182
62b3e311
PB
9183/* ARMv7: PLI <addr_mode> */
9184static void
9185do_pli (void)
9186{
9187 constraint (!inst.operands[0].isreg,
9188 _("'[' expected after PLI mnemonic"));
9189 constraint (inst.operands[0].postind,
9190 _("post-indexed expression used in preload instruction"));
9191 constraint (inst.operands[0].writeback,
9192 _("writeback used in preload instruction"));
9193 constraint (!inst.operands[0].preind,
9194 _("unindexed addressing used in preload instruction"));
9195 encode_arm_addr_mode_2 (0, /*is_t=*/FALSE);
9196 inst.instruction &= ~PRE_INDEX;
9197}
9198
c19d1205
ZW
9199static void
9200do_push_pop (void)
9201{
5e0d7f77
MP
9202 constraint (inst.operands[0].writeback,
9203 _("push/pop do not support {reglist}^"));
c19d1205
ZW
9204 inst.operands[1] = inst.operands[0];
9205 memset (&inst.operands[0], 0, sizeof inst.operands[0]);
9206 inst.operands[0].isreg = 1;
9207 inst.operands[0].writeback = 1;
9208 inst.operands[0].reg = REG_SP;
6530b175 9209 encode_ldmstm (/*from_push_pop_mnem=*/TRUE);
c19d1205 9210}
b99bd4ef 9211
c19d1205
ZW
9212/* ARM V6 RFE (Return from Exception) loads the PC and CPSR from the
9213 word at the specified address and the following word
9214 respectively.
9215 Unconditionally executed.
9216 Error if Rn is R15. */
b99bd4ef 9217
c19d1205
ZW
9218static void
9219do_rfe (void)
9220{
9221 inst.instruction |= inst.operands[0].reg << 16;
9222 if (inst.operands[0].writeback)
9223 inst.instruction |= WRITE_BACK;
9224}
b99bd4ef 9225
c19d1205 9226/* ARM V6 ssat (argument parse). */
b99bd4ef 9227
c19d1205
ZW
9228static void
9229do_ssat (void)
9230{
9231 inst.instruction |= inst.operands[0].reg << 12;
9232 inst.instruction |= (inst.operands[1].imm - 1) << 16;
9233 inst.instruction |= inst.operands[2].reg;
b99bd4ef 9234
c19d1205
ZW
9235 if (inst.operands[3].present)
9236 encode_arm_shift (3);
b99bd4ef
NC
9237}
9238
c19d1205 9239/* ARM V6 usat (argument parse). */
b99bd4ef
NC
9240
9241static void
c19d1205 9242do_usat (void)
b99bd4ef 9243{
c19d1205
ZW
9244 inst.instruction |= inst.operands[0].reg << 12;
9245 inst.instruction |= inst.operands[1].imm << 16;
9246 inst.instruction |= inst.operands[2].reg;
b99bd4ef 9247
c19d1205
ZW
9248 if (inst.operands[3].present)
9249 encode_arm_shift (3);
b99bd4ef
NC
9250}
9251
c19d1205 9252/* ARM V6 ssat16 (argument parse). */
09d92015
MM
9253
9254static void
c19d1205 9255do_ssat16 (void)
09d92015 9256{
c19d1205
ZW
9257 inst.instruction |= inst.operands[0].reg << 12;
9258 inst.instruction |= ((inst.operands[1].imm - 1) << 16);
9259 inst.instruction |= inst.operands[2].reg;
09d92015
MM
9260}
9261
c19d1205
ZW
9262static void
9263do_usat16 (void)
a737bd4d 9264{
c19d1205
ZW
9265 inst.instruction |= inst.operands[0].reg << 12;
9266 inst.instruction |= inst.operands[1].imm << 16;
9267 inst.instruction |= inst.operands[2].reg;
9268}
a737bd4d 9269
c19d1205
ZW
9270/* ARM V6 SETEND (argument parse). Sets the E bit in the CPSR while
9271 preserving the other bits.
a737bd4d 9272
c19d1205
ZW
9273 setend <endian_specifier>, where <endian_specifier> is either
9274 BE or LE. */
a737bd4d 9275
c19d1205
ZW
9276static void
9277do_setend (void)
9278{
12e37cbc
MGD
9279 if (warn_on_deprecated
9280 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v8))
5c3696f8 9281 as_tsktsk (_("setend use is deprecated for ARMv8"));
12e37cbc 9282
c19d1205
ZW
9283 if (inst.operands[0].imm)
9284 inst.instruction |= 0x200;
a737bd4d
NC
9285}
9286
9287static void
c19d1205 9288do_shift (void)
a737bd4d 9289{
c19d1205
ZW
9290 unsigned int Rm = (inst.operands[1].present
9291 ? inst.operands[1].reg
9292 : inst.operands[0].reg);
a737bd4d 9293
c19d1205
ZW
9294 inst.instruction |= inst.operands[0].reg << 12;
9295 inst.instruction |= Rm;
9296 if (inst.operands[2].isreg) /* Rd, {Rm,} Rs */
a737bd4d 9297 {
c19d1205
ZW
9298 inst.instruction |= inst.operands[2].reg << 8;
9299 inst.instruction |= SHIFT_BY_REG;
94342ec3
NC
9300 /* PR 12854: Error on extraneous shifts. */
9301 constraint (inst.operands[2].shifted,
9302 _("extraneous shift as part of operand to shift insn"));
a737bd4d
NC
9303 }
9304 else
c19d1205 9305 inst.reloc.type = BFD_RELOC_ARM_SHIFT_IMM;
a737bd4d
NC
9306}
9307
09d92015 9308static void
3eb17e6b 9309do_smc (void)
09d92015 9310{
3eb17e6b 9311 inst.reloc.type = BFD_RELOC_ARM_SMC;
c19d1205 9312 inst.reloc.pc_rel = 0;
09d92015
MM
9313}
9314
90ec0d68
MGD
9315static void
9316do_hvc (void)
9317{
9318 inst.reloc.type = BFD_RELOC_ARM_HVC;
9319 inst.reloc.pc_rel = 0;
9320}
9321
09d92015 9322static void
c19d1205 9323do_swi (void)
09d92015 9324{
c19d1205
ZW
9325 inst.reloc.type = BFD_RELOC_ARM_SWI;
9326 inst.reloc.pc_rel = 0;
09d92015
MM
9327}
9328
ddfded2f
MW
9329static void
9330do_setpan (void)
9331{
9332 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_pan),
9333 _("selected processor does not support SETPAN instruction"));
9334
9335 inst.instruction |= ((inst.operands[0].imm & 1) << 9);
9336}
9337
9338static void
9339do_t_setpan (void)
9340{
9341 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_pan),
9342 _("selected processor does not support SETPAN instruction"));
9343
9344 inst.instruction |= (inst.operands[0].imm << 3);
9345}
9346
c19d1205
ZW
9347/* ARM V5E (El Segundo) signed-multiply-accumulate (argument parse)
9348 SMLAxy{cond} Rd,Rm,Rs,Rn
9349 SMLAWy{cond} Rd,Rm,Rs,Rn
9350 Error if any register is R15. */
e16bb312 9351
c19d1205
ZW
9352static void
9353do_smla (void)
e16bb312 9354{
c19d1205
ZW
9355 inst.instruction |= inst.operands[0].reg << 16;
9356 inst.instruction |= inst.operands[1].reg;
9357 inst.instruction |= inst.operands[2].reg << 8;
9358 inst.instruction |= inst.operands[3].reg << 12;
9359}
a737bd4d 9360
c19d1205
ZW
9361/* ARM V5E (El Segundo) signed-multiply-accumulate-long (argument parse)
9362 SMLALxy{cond} Rdlo,Rdhi,Rm,Rs
9363 Error if any register is R15.
9364 Warning if Rdlo == Rdhi. */
a737bd4d 9365
c19d1205
ZW
9366static void
9367do_smlal (void)
9368{
9369 inst.instruction |= inst.operands[0].reg << 12;
9370 inst.instruction |= inst.operands[1].reg << 16;
9371 inst.instruction |= inst.operands[2].reg;
9372 inst.instruction |= inst.operands[3].reg << 8;
a737bd4d 9373
c19d1205
ZW
9374 if (inst.operands[0].reg == inst.operands[1].reg)
9375 as_tsktsk (_("rdhi and rdlo must be different"));
9376}
a737bd4d 9377
c19d1205
ZW
9378/* ARM V5E (El Segundo) signed-multiply (argument parse)
9379 SMULxy{cond} Rd,Rm,Rs
9380 Error if any register is R15. */
a737bd4d 9381
c19d1205
ZW
9382static void
9383do_smul (void)
9384{
9385 inst.instruction |= inst.operands[0].reg << 16;
9386 inst.instruction |= inst.operands[1].reg;
9387 inst.instruction |= inst.operands[2].reg << 8;
9388}
a737bd4d 9389
b6702015
PB
9390/* ARM V6 srs (argument parse). The variable fields in the encoding are
9391 the same for both ARM and Thumb-2. */
a737bd4d 9392
c19d1205
ZW
9393static void
9394do_srs (void)
9395{
b6702015
PB
9396 int reg;
9397
9398 if (inst.operands[0].present)
9399 {
9400 reg = inst.operands[0].reg;
fdfde340 9401 constraint (reg != REG_SP, _("SRS base register must be r13"));
b6702015
PB
9402 }
9403 else
fdfde340 9404 reg = REG_SP;
b6702015
PB
9405
9406 inst.instruction |= reg << 16;
9407 inst.instruction |= inst.operands[1].imm;
9408 if (inst.operands[0].writeback || inst.operands[1].writeback)
c19d1205
ZW
9409 inst.instruction |= WRITE_BACK;
9410}
a737bd4d 9411
c19d1205 9412/* ARM V6 strex (argument parse). */
a737bd4d 9413
c19d1205
ZW
9414static void
9415do_strex (void)
9416{
9417 constraint (!inst.operands[2].isreg || !inst.operands[2].preind
9418 || inst.operands[2].postind || inst.operands[2].writeback
9419 || inst.operands[2].immisreg || inst.operands[2].shifted
01cfc07f
NC
9420 || inst.operands[2].negative
9421 /* See comment in do_ldrex(). */
9422 || (inst.operands[2].reg == REG_PC),
9423 BAD_ADDR_MODE);
a737bd4d 9424
c19d1205
ZW
9425 constraint (inst.operands[0].reg == inst.operands[1].reg
9426 || inst.operands[0].reg == inst.operands[2].reg, BAD_OVERLAP);
a737bd4d 9427
c19d1205
ZW
9428 constraint (inst.reloc.exp.X_op != O_constant
9429 || inst.reloc.exp.X_add_number != 0,
9430 _("offset must be zero in ARM encoding"));
a737bd4d 9431
c19d1205
ZW
9432 inst.instruction |= inst.operands[0].reg << 12;
9433 inst.instruction |= inst.operands[1].reg;
9434 inst.instruction |= inst.operands[2].reg << 16;
9435 inst.reloc.type = BFD_RELOC_UNUSED;
e16bb312
NC
9436}
9437
877807f8
NC
9438static void
9439do_t_strexbh (void)
9440{
9441 constraint (!inst.operands[2].isreg || !inst.operands[2].preind
9442 || inst.operands[2].postind || inst.operands[2].writeback
9443 || inst.operands[2].immisreg || inst.operands[2].shifted
9444 || inst.operands[2].negative,
9445 BAD_ADDR_MODE);
9446
9447 constraint (inst.operands[0].reg == inst.operands[1].reg
9448 || inst.operands[0].reg == inst.operands[2].reg, BAD_OVERLAP);
9449
9450 do_rm_rd_rn ();
9451}
9452
e16bb312 9453static void
c19d1205 9454do_strexd (void)
e16bb312 9455{
c19d1205
ZW
9456 constraint (inst.operands[1].reg % 2 != 0,
9457 _("even register required"));
9458 constraint (inst.operands[2].present
9459 && inst.operands[2].reg != inst.operands[1].reg + 1,
9460 _("can only store two consecutive registers"));
9461 /* If op 2 were present and equal to PC, this function wouldn't
9462 have been called in the first place. */
9463 constraint (inst.operands[1].reg == REG_LR, _("r14 not allowed here"));
e16bb312 9464
c19d1205
ZW
9465 constraint (inst.operands[0].reg == inst.operands[1].reg
9466 || inst.operands[0].reg == inst.operands[1].reg + 1
9467 || inst.operands[0].reg == inst.operands[3].reg,
9468 BAD_OVERLAP);
e16bb312 9469
c19d1205
ZW
9470 inst.instruction |= inst.operands[0].reg << 12;
9471 inst.instruction |= inst.operands[1].reg;
9472 inst.instruction |= inst.operands[3].reg << 16;
e16bb312
NC
9473}
9474
9eb6c0f1
MGD
9475/* ARM V8 STRL. */
9476static void
4b8c8c02 9477do_stlex (void)
9eb6c0f1
MGD
9478{
9479 constraint (inst.operands[0].reg == inst.operands[1].reg
9480 || inst.operands[0].reg == inst.operands[2].reg, BAD_OVERLAP);
9481
9482 do_rd_rm_rn ();
9483}
9484
9485static void
4b8c8c02 9486do_t_stlex (void)
9eb6c0f1
MGD
9487{
9488 constraint (inst.operands[0].reg == inst.operands[1].reg
9489 || inst.operands[0].reg == inst.operands[2].reg, BAD_OVERLAP);
9490
9491 do_rm_rd_rn ();
9492}
9493
c19d1205
ZW
9494/* ARM V6 SXTAH extracts a 16-bit value from a register, sign
9495 extends it to 32-bits, and adds the result to a value in another
9496 register. You can specify a rotation by 0, 8, 16, or 24 bits
9497 before extracting the 16-bit value.
9498 SXTAH{<cond>} <Rd>, <Rn>, <Rm>{, <rotation>}
9499 Condition defaults to COND_ALWAYS.
9500 Error if any register uses R15. */
9501
e16bb312 9502static void
c19d1205 9503do_sxtah (void)
e16bb312 9504{
c19d1205
ZW
9505 inst.instruction |= inst.operands[0].reg << 12;
9506 inst.instruction |= inst.operands[1].reg << 16;
9507 inst.instruction |= inst.operands[2].reg;
9508 inst.instruction |= inst.operands[3].imm << 10;
9509}
e16bb312 9510
c19d1205 9511/* ARM V6 SXTH.
e16bb312 9512
c19d1205
ZW
9513 SXTH {<cond>} <Rd>, <Rm>{, <rotation>}
9514 Condition defaults to COND_ALWAYS.
9515 Error if any register uses R15. */
e16bb312
NC
9516
9517static void
c19d1205 9518do_sxth (void)
e16bb312 9519{
c19d1205
ZW
9520 inst.instruction |= inst.operands[0].reg << 12;
9521 inst.instruction |= inst.operands[1].reg;
9522 inst.instruction |= inst.operands[2].imm << 10;
e16bb312 9523}
c19d1205
ZW
9524\f
9525/* VFP instructions. In a logical order: SP variant first, monad
9526 before dyad, arithmetic then move then load/store. */
e16bb312
NC
9527
9528static void
c19d1205 9529do_vfp_sp_monadic (void)
e16bb312 9530{
5287ad62
JB
9531 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
9532 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Sm);
e16bb312
NC
9533}
9534
9535static void
c19d1205 9536do_vfp_sp_dyadic (void)
e16bb312 9537{
5287ad62
JB
9538 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
9539 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Sn);
9540 encode_arm_vfp_reg (inst.operands[2].reg, VFP_REG_Sm);
e16bb312
NC
9541}
9542
9543static void
c19d1205 9544do_vfp_sp_compare_z (void)
e16bb312 9545{
5287ad62 9546 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
e16bb312
NC
9547}
9548
9549static void
c19d1205 9550do_vfp_dp_sp_cvt (void)
e16bb312 9551{
5287ad62
JB
9552 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
9553 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Sm);
e16bb312
NC
9554}
9555
9556static void
c19d1205 9557do_vfp_sp_dp_cvt (void)
e16bb312 9558{
5287ad62
JB
9559 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
9560 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dm);
e16bb312
NC
9561}
9562
9563static void
c19d1205 9564do_vfp_reg_from_sp (void)
e16bb312 9565{
c19d1205 9566 inst.instruction |= inst.operands[0].reg << 12;
5287ad62 9567 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Sn);
e16bb312
NC
9568}
9569
9570static void
c19d1205 9571do_vfp_reg2_from_sp2 (void)
e16bb312 9572{
c19d1205
ZW
9573 constraint (inst.operands[2].imm != 2,
9574 _("only two consecutive VFP SP registers allowed here"));
9575 inst.instruction |= inst.operands[0].reg << 12;
9576 inst.instruction |= inst.operands[1].reg << 16;
5287ad62 9577 encode_arm_vfp_reg (inst.operands[2].reg, VFP_REG_Sm);
e16bb312
NC
9578}
9579
9580static void
c19d1205 9581do_vfp_sp_from_reg (void)
e16bb312 9582{
5287ad62 9583 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sn);
c19d1205 9584 inst.instruction |= inst.operands[1].reg << 12;
e16bb312
NC
9585}
9586
9587static void
c19d1205 9588do_vfp_sp2_from_reg2 (void)
e16bb312 9589{
c19d1205
ZW
9590 constraint (inst.operands[0].imm != 2,
9591 _("only two consecutive VFP SP registers allowed here"));
5287ad62 9592 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sm);
c19d1205
ZW
9593 inst.instruction |= inst.operands[1].reg << 12;
9594 inst.instruction |= inst.operands[2].reg << 16;
e16bb312
NC
9595}
9596
9597static void
c19d1205 9598do_vfp_sp_ldst (void)
e16bb312 9599{
5287ad62 9600 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
c19d1205 9601 encode_arm_cp_address (1, FALSE, TRUE, 0);
e16bb312
NC
9602}
9603
9604static void
c19d1205 9605do_vfp_dp_ldst (void)
e16bb312 9606{
5287ad62 9607 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
c19d1205 9608 encode_arm_cp_address (1, FALSE, TRUE, 0);
e16bb312
NC
9609}
9610
c19d1205 9611
e16bb312 9612static void
c19d1205 9613vfp_sp_ldstm (enum vfp_ldstm_type ldstm_type)
e16bb312 9614{
c19d1205
ZW
9615 if (inst.operands[0].writeback)
9616 inst.instruction |= WRITE_BACK;
9617 else
9618 constraint (ldstm_type != VFP_LDSTMIA,
9619 _("this addressing mode requires base-register writeback"));
9620 inst.instruction |= inst.operands[0].reg << 16;
5287ad62 9621 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Sd);
c19d1205 9622 inst.instruction |= inst.operands[1].imm;
e16bb312
NC
9623}
9624
9625static void
c19d1205 9626vfp_dp_ldstm (enum vfp_ldstm_type ldstm_type)
e16bb312 9627{
c19d1205 9628 int count;
e16bb312 9629
c19d1205
ZW
9630 if (inst.operands[0].writeback)
9631 inst.instruction |= WRITE_BACK;
9632 else
9633 constraint (ldstm_type != VFP_LDSTMIA && ldstm_type != VFP_LDSTMIAX,
9634 _("this addressing mode requires base-register writeback"));
e16bb312 9635
c19d1205 9636 inst.instruction |= inst.operands[0].reg << 16;
5287ad62 9637 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dd);
e16bb312 9638
c19d1205
ZW
9639 count = inst.operands[1].imm << 1;
9640 if (ldstm_type == VFP_LDSTMIAX || ldstm_type == VFP_LDSTMDBX)
9641 count += 1;
e16bb312 9642
c19d1205 9643 inst.instruction |= count;
e16bb312
NC
9644}
9645
9646static void
c19d1205 9647do_vfp_sp_ldstmia (void)
e16bb312 9648{
c19d1205 9649 vfp_sp_ldstm (VFP_LDSTMIA);
e16bb312
NC
9650}
9651
9652static void
c19d1205 9653do_vfp_sp_ldstmdb (void)
e16bb312 9654{
c19d1205 9655 vfp_sp_ldstm (VFP_LDSTMDB);
e16bb312
NC
9656}
9657
9658static void
c19d1205 9659do_vfp_dp_ldstmia (void)
e16bb312 9660{
c19d1205 9661 vfp_dp_ldstm (VFP_LDSTMIA);
e16bb312
NC
9662}
9663
9664static void
c19d1205 9665do_vfp_dp_ldstmdb (void)
e16bb312 9666{
c19d1205 9667 vfp_dp_ldstm (VFP_LDSTMDB);
e16bb312
NC
9668}
9669
9670static void
c19d1205 9671do_vfp_xp_ldstmia (void)
e16bb312 9672{
c19d1205
ZW
9673 vfp_dp_ldstm (VFP_LDSTMIAX);
9674}
e16bb312 9675
c19d1205
ZW
9676static void
9677do_vfp_xp_ldstmdb (void)
9678{
9679 vfp_dp_ldstm (VFP_LDSTMDBX);
e16bb312 9680}
5287ad62
JB
9681
9682static void
9683do_vfp_dp_rd_rm (void)
9684{
9685 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
9686 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dm);
9687}
9688
9689static void
9690do_vfp_dp_rn_rd (void)
9691{
9692 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dn);
9693 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dd);
9694}
9695
9696static void
9697do_vfp_dp_rd_rn (void)
9698{
9699 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
9700 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dn);
9701}
9702
9703static void
9704do_vfp_dp_rd_rn_rm (void)
9705{
9706 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
9707 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dn);
9708 encode_arm_vfp_reg (inst.operands[2].reg, VFP_REG_Dm);
9709}
9710
9711static void
9712do_vfp_dp_rd (void)
9713{
9714 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
9715}
9716
9717static void
9718do_vfp_dp_rm_rd_rn (void)
9719{
9720 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dm);
9721 encode_arm_vfp_reg (inst.operands[1].reg, VFP_REG_Dd);
9722 encode_arm_vfp_reg (inst.operands[2].reg, VFP_REG_Dn);
9723}
9724
9725/* VFPv3 instructions. */
9726static void
9727do_vfp_sp_const (void)
9728{
9729 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
00249aaa
PB
9730 inst.instruction |= (inst.operands[1].imm & 0xf0) << 12;
9731 inst.instruction |= (inst.operands[1].imm & 0x0f);
5287ad62
JB
9732}
9733
9734static void
9735do_vfp_dp_const (void)
9736{
9737 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
00249aaa
PB
9738 inst.instruction |= (inst.operands[1].imm & 0xf0) << 12;
9739 inst.instruction |= (inst.operands[1].imm & 0x0f);
5287ad62
JB
9740}
9741
9742static void
9743vfp_conv (int srcsize)
9744{
5f1af56b
MGD
9745 int immbits = srcsize - inst.operands[1].imm;
9746
fa94de6b
RM
9747 if (srcsize == 16 && !(immbits >= 0 && immbits <= srcsize))
9748 {
5f1af56b 9749 /* If srcsize is 16, inst.operands[1].imm must be in the range 0-16.
477330fc 9750 i.e. immbits must be in range 0 - 16. */
5f1af56b
MGD
9751 inst.error = _("immediate value out of range, expected range [0, 16]");
9752 return;
9753 }
fa94de6b 9754 else if (srcsize == 32 && !(immbits >= 0 && immbits < srcsize))
5f1af56b
MGD
9755 {
9756 /* If srcsize is 32, inst.operands[1].imm must be in the range 1-32.
477330fc 9757 i.e. immbits must be in range 0 - 31. */
5f1af56b
MGD
9758 inst.error = _("immediate value out of range, expected range [1, 32]");
9759 return;
9760 }
9761
5287ad62
JB
9762 inst.instruction |= (immbits & 1) << 5;
9763 inst.instruction |= (immbits >> 1);
9764}
9765
9766static void
9767do_vfp_sp_conv_16 (void)
9768{
9769 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
9770 vfp_conv (16);
9771}
9772
9773static void
9774do_vfp_dp_conv_16 (void)
9775{
9776 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
9777 vfp_conv (16);
9778}
9779
9780static void
9781do_vfp_sp_conv_32 (void)
9782{
9783 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
9784 vfp_conv (32);
9785}
9786
9787static void
9788do_vfp_dp_conv_32 (void)
9789{
9790 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Dd);
9791 vfp_conv (32);
9792}
c19d1205
ZW
9793\f
9794/* FPA instructions. Also in a logical order. */
e16bb312 9795
c19d1205
ZW
9796static void
9797do_fpa_cmp (void)
9798{
9799 inst.instruction |= inst.operands[0].reg << 16;
9800 inst.instruction |= inst.operands[1].reg;
9801}
b99bd4ef
NC
9802
9803static void
c19d1205 9804do_fpa_ldmstm (void)
b99bd4ef 9805{
c19d1205
ZW
9806 inst.instruction |= inst.operands[0].reg << 12;
9807 switch (inst.operands[1].imm)
9808 {
9809 case 1: inst.instruction |= CP_T_X; break;
9810 case 2: inst.instruction |= CP_T_Y; break;
9811 case 3: inst.instruction |= CP_T_Y | CP_T_X; break;
9812 case 4: break;
9813 default: abort ();
9814 }
b99bd4ef 9815
c19d1205
ZW
9816 if (inst.instruction & (PRE_INDEX | INDEX_UP))
9817 {
9818 /* The instruction specified "ea" or "fd", so we can only accept
9819 [Rn]{!}. The instruction does not really support stacking or
9820 unstacking, so we have to emulate these by setting appropriate
9821 bits and offsets. */
9822 constraint (inst.reloc.exp.X_op != O_constant
9823 || inst.reloc.exp.X_add_number != 0,
9824 _("this instruction does not support indexing"));
b99bd4ef 9825
c19d1205
ZW
9826 if ((inst.instruction & PRE_INDEX) || inst.operands[2].writeback)
9827 inst.reloc.exp.X_add_number = 12 * inst.operands[1].imm;
b99bd4ef 9828
c19d1205
ZW
9829 if (!(inst.instruction & INDEX_UP))
9830 inst.reloc.exp.X_add_number = -inst.reloc.exp.X_add_number;
b99bd4ef 9831
c19d1205
ZW
9832 if (!(inst.instruction & PRE_INDEX) && inst.operands[2].writeback)
9833 {
9834 inst.operands[2].preind = 0;
9835 inst.operands[2].postind = 1;
9836 }
9837 }
b99bd4ef 9838
c19d1205 9839 encode_arm_cp_address (2, TRUE, TRUE, 0);
b99bd4ef 9840}
c19d1205
ZW
9841\f
9842/* iWMMXt instructions: strictly in alphabetical order. */
b99bd4ef 9843
c19d1205
ZW
9844static void
9845do_iwmmxt_tandorc (void)
9846{
9847 constraint (inst.operands[0].reg != REG_PC, _("only r15 allowed here"));
9848}
b99bd4ef 9849
c19d1205
ZW
9850static void
9851do_iwmmxt_textrc (void)
9852{
9853 inst.instruction |= inst.operands[0].reg << 12;
9854 inst.instruction |= inst.operands[1].imm;
9855}
b99bd4ef
NC
9856
9857static void
c19d1205 9858do_iwmmxt_textrm (void)
b99bd4ef 9859{
c19d1205
ZW
9860 inst.instruction |= inst.operands[0].reg << 12;
9861 inst.instruction |= inst.operands[1].reg << 16;
9862 inst.instruction |= inst.operands[2].imm;
9863}
b99bd4ef 9864
c19d1205
ZW
9865static void
9866do_iwmmxt_tinsr (void)
9867{
9868 inst.instruction |= inst.operands[0].reg << 16;
9869 inst.instruction |= inst.operands[1].reg << 12;
9870 inst.instruction |= inst.operands[2].imm;
9871}
b99bd4ef 9872
c19d1205
ZW
9873static void
9874do_iwmmxt_tmia (void)
9875{
9876 inst.instruction |= inst.operands[0].reg << 5;
9877 inst.instruction |= inst.operands[1].reg;
9878 inst.instruction |= inst.operands[2].reg << 12;
9879}
b99bd4ef 9880
c19d1205
ZW
9881static void
9882do_iwmmxt_waligni (void)
9883{
9884 inst.instruction |= inst.operands[0].reg << 12;
9885 inst.instruction |= inst.operands[1].reg << 16;
9886 inst.instruction |= inst.operands[2].reg;
9887 inst.instruction |= inst.operands[3].imm << 20;
9888}
b99bd4ef 9889
2d447fca
JM
9890static void
9891do_iwmmxt_wmerge (void)
9892{
9893 inst.instruction |= inst.operands[0].reg << 12;
9894 inst.instruction |= inst.operands[1].reg << 16;
9895 inst.instruction |= inst.operands[2].reg;
9896 inst.instruction |= inst.operands[3].imm << 21;
9897}
9898
c19d1205
ZW
9899static void
9900do_iwmmxt_wmov (void)
9901{
9902 /* WMOV rD, rN is an alias for WOR rD, rN, rN. */
9903 inst.instruction |= inst.operands[0].reg << 12;
9904 inst.instruction |= inst.operands[1].reg << 16;
9905 inst.instruction |= inst.operands[1].reg;
9906}
b99bd4ef 9907
c19d1205
ZW
9908static void
9909do_iwmmxt_wldstbh (void)
9910{
8f06b2d8 9911 int reloc;
c19d1205 9912 inst.instruction |= inst.operands[0].reg << 12;
8f06b2d8
PB
9913 if (thumb_mode)
9914 reloc = BFD_RELOC_ARM_T32_CP_OFF_IMM_S2;
9915 else
9916 reloc = BFD_RELOC_ARM_CP_OFF_IMM_S2;
9917 encode_arm_cp_address (1, TRUE, FALSE, reloc);
b99bd4ef
NC
9918}
9919
c19d1205
ZW
9920static void
9921do_iwmmxt_wldstw (void)
9922{
9923 /* RIWR_RIWC clears .isreg for a control register. */
9924 if (!inst.operands[0].isreg)
9925 {
9926 constraint (inst.cond != COND_ALWAYS, BAD_COND);
9927 inst.instruction |= 0xf0000000;
9928 }
b99bd4ef 9929
c19d1205
ZW
9930 inst.instruction |= inst.operands[0].reg << 12;
9931 encode_arm_cp_address (1, TRUE, TRUE, 0);
9932}
b99bd4ef
NC
9933
9934static void
c19d1205 9935do_iwmmxt_wldstd (void)
b99bd4ef 9936{
c19d1205 9937 inst.instruction |= inst.operands[0].reg << 12;
2d447fca
JM
9938 if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_iwmmxt2)
9939 && inst.operands[1].immisreg)
9940 {
9941 inst.instruction &= ~0x1a000ff;
eff0bc54 9942 inst.instruction |= (0xfU << 28);
2d447fca
JM
9943 if (inst.operands[1].preind)
9944 inst.instruction |= PRE_INDEX;
9945 if (!inst.operands[1].negative)
9946 inst.instruction |= INDEX_UP;
9947 if (inst.operands[1].writeback)
9948 inst.instruction |= WRITE_BACK;
9949 inst.instruction |= inst.operands[1].reg << 16;
9950 inst.instruction |= inst.reloc.exp.X_add_number << 4;
9951 inst.instruction |= inst.operands[1].imm;
9952 }
9953 else
9954 encode_arm_cp_address (1, TRUE, FALSE, 0);
c19d1205 9955}
b99bd4ef 9956
c19d1205
ZW
9957static void
9958do_iwmmxt_wshufh (void)
9959{
9960 inst.instruction |= inst.operands[0].reg << 12;
9961 inst.instruction |= inst.operands[1].reg << 16;
9962 inst.instruction |= ((inst.operands[2].imm & 0xf0) << 16);
9963 inst.instruction |= (inst.operands[2].imm & 0x0f);
9964}
b99bd4ef 9965
c19d1205
ZW
9966static void
9967do_iwmmxt_wzero (void)
9968{
9969 /* WZERO reg is an alias for WANDN reg, reg, reg. */
9970 inst.instruction |= inst.operands[0].reg;
9971 inst.instruction |= inst.operands[0].reg << 12;
9972 inst.instruction |= inst.operands[0].reg << 16;
9973}
2d447fca
JM
9974
9975static void
9976do_iwmmxt_wrwrwr_or_imm5 (void)
9977{
9978 if (inst.operands[2].isreg)
9979 do_rd_rn_rm ();
9980 else {
9981 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_iwmmxt2),
9982 _("immediate operand requires iWMMXt2"));
9983 do_rd_rn ();
9984 if (inst.operands[2].imm == 0)
9985 {
9986 switch ((inst.instruction >> 20) & 0xf)
9987 {
9988 case 4:
9989 case 5:
9990 case 6:
5f4273c7 9991 case 7:
2d447fca
JM
9992 /* w...h wrd, wrn, #0 -> wrorh wrd, wrn, #16. */
9993 inst.operands[2].imm = 16;
9994 inst.instruction = (inst.instruction & 0xff0fffff) | (0x7 << 20);
9995 break;
9996 case 8:
9997 case 9:
9998 case 10:
9999 case 11:
10000 /* w...w wrd, wrn, #0 -> wrorw wrd, wrn, #32. */
10001 inst.operands[2].imm = 32;
10002 inst.instruction = (inst.instruction & 0xff0fffff) | (0xb << 20);
10003 break;
10004 case 12:
10005 case 13:
10006 case 14:
10007 case 15:
10008 {
10009 /* w...d wrd, wrn, #0 -> wor wrd, wrn, wrn. */
10010 unsigned long wrn;
10011 wrn = (inst.instruction >> 16) & 0xf;
10012 inst.instruction &= 0xff0fff0f;
10013 inst.instruction |= wrn;
10014 /* Bail out here; the instruction is now assembled. */
10015 return;
10016 }
10017 }
10018 }
10019 /* Map 32 -> 0, etc. */
10020 inst.operands[2].imm &= 0x1f;
eff0bc54 10021 inst.instruction |= (0xfU << 28) | ((inst.operands[2].imm & 0x10) << 4) | (inst.operands[2].imm & 0xf);
2d447fca
JM
10022 }
10023}
c19d1205
ZW
10024\f
10025/* Cirrus Maverick instructions. Simple 2-, 3-, and 4-register
10026 operations first, then control, shift, and load/store. */
b99bd4ef 10027
c19d1205 10028/* Insns like "foo X,Y,Z". */
b99bd4ef 10029
c19d1205
ZW
10030static void
10031do_mav_triple (void)
10032{
10033 inst.instruction |= inst.operands[0].reg << 16;
10034 inst.instruction |= inst.operands[1].reg;
10035 inst.instruction |= inst.operands[2].reg << 12;
10036}
b99bd4ef 10037
c19d1205
ZW
10038/* Insns like "foo W,X,Y,Z".
10039 where W=MVAX[0:3] and X,Y,Z=MVFX[0:15]. */
a737bd4d 10040
c19d1205
ZW
10041static void
10042do_mav_quad (void)
10043{
10044 inst.instruction |= inst.operands[0].reg << 5;
10045 inst.instruction |= inst.operands[1].reg << 12;
10046 inst.instruction |= inst.operands[2].reg << 16;
10047 inst.instruction |= inst.operands[3].reg;
a737bd4d
NC
10048}
10049
c19d1205
ZW
10050/* cfmvsc32<cond> DSPSC,MVDX[15:0]. */
10051static void
10052do_mav_dspsc (void)
a737bd4d 10053{
c19d1205
ZW
10054 inst.instruction |= inst.operands[1].reg << 12;
10055}
a737bd4d 10056
c19d1205
ZW
10057/* Maverick shift immediate instructions.
10058 cfsh32<cond> MVFX[15:0],MVFX[15:0],Shift[6:0].
10059 cfsh64<cond> MVDX[15:0],MVDX[15:0],Shift[6:0]. */
a737bd4d 10060
c19d1205
ZW
10061static void
10062do_mav_shift (void)
10063{
10064 int imm = inst.operands[2].imm;
a737bd4d 10065
c19d1205
ZW
10066 inst.instruction |= inst.operands[0].reg << 12;
10067 inst.instruction |= inst.operands[1].reg << 16;
a737bd4d 10068
c19d1205
ZW
10069 /* Bits 0-3 of the insn should have bits 0-3 of the immediate.
10070 Bits 5-7 of the insn should have bits 4-6 of the immediate.
10071 Bit 4 should be 0. */
10072 imm = (imm & 0xf) | ((imm & 0x70) << 1);
a737bd4d 10073
c19d1205
ZW
10074 inst.instruction |= imm;
10075}
10076\f
10077/* XScale instructions. Also sorted arithmetic before move. */
a737bd4d 10078
c19d1205
ZW
10079/* Xscale multiply-accumulate (argument parse)
10080 MIAcc acc0,Rm,Rs
10081 MIAPHcc acc0,Rm,Rs
10082 MIAxycc acc0,Rm,Rs. */
a737bd4d 10083
c19d1205
ZW
10084static void
10085do_xsc_mia (void)
10086{
10087 inst.instruction |= inst.operands[1].reg;
10088 inst.instruction |= inst.operands[2].reg << 12;
10089}
a737bd4d 10090
c19d1205 10091/* Xscale move-accumulator-register (argument parse)
a737bd4d 10092
c19d1205 10093 MARcc acc0,RdLo,RdHi. */
b99bd4ef 10094
c19d1205
ZW
10095static void
10096do_xsc_mar (void)
10097{
10098 inst.instruction |= inst.operands[1].reg << 12;
10099 inst.instruction |= inst.operands[2].reg << 16;
b99bd4ef
NC
10100}
10101
c19d1205 10102/* Xscale move-register-accumulator (argument parse)
b99bd4ef 10103
c19d1205 10104 MRAcc RdLo,RdHi,acc0. */
b99bd4ef
NC
10105
10106static void
c19d1205 10107do_xsc_mra (void)
b99bd4ef 10108{
c19d1205
ZW
10109 constraint (inst.operands[0].reg == inst.operands[1].reg, BAD_OVERLAP);
10110 inst.instruction |= inst.operands[0].reg << 12;
10111 inst.instruction |= inst.operands[1].reg << 16;
10112}
10113\f
10114/* Encoding functions relevant only to Thumb. */
b99bd4ef 10115
c19d1205
ZW
10116/* inst.operands[i] is a shifted-register operand; encode
10117 it into inst.instruction in the format used by Thumb32. */
10118
10119static void
10120encode_thumb32_shifted_operand (int i)
10121{
10122 unsigned int value = inst.reloc.exp.X_add_number;
10123 unsigned int shift = inst.operands[i].shift_kind;
b99bd4ef 10124
9c3c69f2
PB
10125 constraint (inst.operands[i].immisreg,
10126 _("shift by register not allowed in thumb mode"));
c19d1205
ZW
10127 inst.instruction |= inst.operands[i].reg;
10128 if (shift == SHIFT_RRX)
10129 inst.instruction |= SHIFT_ROR << 4;
10130 else
b99bd4ef 10131 {
c19d1205
ZW
10132 constraint (inst.reloc.exp.X_op != O_constant,
10133 _("expression too complex"));
10134
10135 constraint (value > 32
10136 || (value == 32 && (shift == SHIFT_LSL
10137 || shift == SHIFT_ROR)),
10138 _("shift expression is too large"));
10139
10140 if (value == 0)
10141 shift = SHIFT_LSL;
10142 else if (value == 32)
10143 value = 0;
10144
10145 inst.instruction |= shift << 4;
10146 inst.instruction |= (value & 0x1c) << 10;
10147 inst.instruction |= (value & 0x03) << 6;
b99bd4ef 10148 }
c19d1205 10149}
b99bd4ef 10150
b99bd4ef 10151
c19d1205
ZW
10152/* inst.operands[i] was set up by parse_address. Encode it into a
10153 Thumb32 format load or store instruction. Reject forms that cannot
10154 be used with such instructions. If is_t is true, reject forms that
10155 cannot be used with a T instruction; if is_d is true, reject forms
5be8be5d
DG
10156 that cannot be used with a D instruction. If it is a store insn,
10157 reject PC in Rn. */
b99bd4ef 10158
c19d1205
ZW
10159static void
10160encode_thumb32_addr_mode (int i, bfd_boolean is_t, bfd_boolean is_d)
10161{
5be8be5d 10162 const bfd_boolean is_pc = (inst.operands[i].reg == REG_PC);
c19d1205
ZW
10163
10164 constraint (!inst.operands[i].isreg,
53365c0d 10165 _("Instruction does not support =N addresses"));
b99bd4ef 10166
c19d1205
ZW
10167 inst.instruction |= inst.operands[i].reg << 16;
10168 if (inst.operands[i].immisreg)
b99bd4ef 10169 {
5be8be5d 10170 constraint (is_pc, BAD_PC_ADDRESSING);
c19d1205
ZW
10171 constraint (is_t || is_d, _("cannot use register index with this instruction"));
10172 constraint (inst.operands[i].negative,
10173 _("Thumb does not support negative register indexing"));
10174 constraint (inst.operands[i].postind,
10175 _("Thumb does not support register post-indexing"));
10176 constraint (inst.operands[i].writeback,
10177 _("Thumb does not support register indexing with writeback"));
10178 constraint (inst.operands[i].shifted && inst.operands[i].shift_kind != SHIFT_LSL,
10179 _("Thumb supports only LSL in shifted register indexing"));
b99bd4ef 10180
f40d1643 10181 inst.instruction |= inst.operands[i].imm;
c19d1205 10182 if (inst.operands[i].shifted)
b99bd4ef 10183 {
c19d1205
ZW
10184 constraint (inst.reloc.exp.X_op != O_constant,
10185 _("expression too complex"));
9c3c69f2
PB
10186 constraint (inst.reloc.exp.X_add_number < 0
10187 || inst.reloc.exp.X_add_number > 3,
c19d1205 10188 _("shift out of range"));
9c3c69f2 10189 inst.instruction |= inst.reloc.exp.X_add_number << 4;
c19d1205
ZW
10190 }
10191 inst.reloc.type = BFD_RELOC_UNUSED;
10192 }
10193 else if (inst.operands[i].preind)
10194 {
5be8be5d 10195 constraint (is_pc && inst.operands[i].writeback, BAD_PC_WRITEBACK);
f40d1643 10196 constraint (is_t && inst.operands[i].writeback,
c19d1205 10197 _("cannot use writeback with this instruction"));
4755303e
WN
10198 constraint (is_pc && ((inst.instruction & THUMB2_LOAD_BIT) == 0),
10199 BAD_PC_ADDRESSING);
c19d1205
ZW
10200
10201 if (is_d)
10202 {
10203 inst.instruction |= 0x01000000;
10204 if (inst.operands[i].writeback)
10205 inst.instruction |= 0x00200000;
b99bd4ef 10206 }
c19d1205 10207 else
b99bd4ef 10208 {
c19d1205
ZW
10209 inst.instruction |= 0x00000c00;
10210 if (inst.operands[i].writeback)
10211 inst.instruction |= 0x00000100;
b99bd4ef 10212 }
c19d1205 10213 inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_IMM;
b99bd4ef 10214 }
c19d1205 10215 else if (inst.operands[i].postind)
b99bd4ef 10216 {
9c2799c2 10217 gas_assert (inst.operands[i].writeback);
c19d1205
ZW
10218 constraint (is_pc, _("cannot use post-indexing with PC-relative addressing"));
10219 constraint (is_t, _("cannot use post-indexing with this instruction"));
10220
10221 if (is_d)
10222 inst.instruction |= 0x00200000;
10223 else
10224 inst.instruction |= 0x00000900;
10225 inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_IMM;
10226 }
10227 else /* unindexed - only for coprocessor */
10228 inst.error = _("instruction does not accept unindexed addressing");
10229}
10230
10231/* Table of Thumb instructions which exist in both 16- and 32-bit
10232 encodings (the latter only in post-V6T2 cores). The index is the
10233 value used in the insns table below. When there is more than one
10234 possible 16-bit encoding for the instruction, this table always
0110f2b8
PB
10235 holds variant (1).
10236 Also contains several pseudo-instructions used during relaxation. */
c19d1205 10237#define T16_32_TAB \
21d799b5
NC
10238 X(_adc, 4140, eb400000), \
10239 X(_adcs, 4140, eb500000), \
10240 X(_add, 1c00, eb000000), \
10241 X(_adds, 1c00, eb100000), \
10242 X(_addi, 0000, f1000000), \
10243 X(_addis, 0000, f1100000), \
10244 X(_add_pc,000f, f20f0000), \
10245 X(_add_sp,000d, f10d0000), \
10246 X(_adr, 000f, f20f0000), \
10247 X(_and, 4000, ea000000), \
10248 X(_ands, 4000, ea100000), \
10249 X(_asr, 1000, fa40f000), \
10250 X(_asrs, 1000, fa50f000), \
10251 X(_b, e000, f000b000), \
10252 X(_bcond, d000, f0008000), \
10253 X(_bic, 4380, ea200000), \
10254 X(_bics, 4380, ea300000), \
10255 X(_cmn, 42c0, eb100f00), \
10256 X(_cmp, 2800, ebb00f00), \
10257 X(_cpsie, b660, f3af8400), \
10258 X(_cpsid, b670, f3af8600), \
10259 X(_cpy, 4600, ea4f0000), \
10260 X(_dec_sp,80dd, f1ad0d00), \
10261 X(_eor, 4040, ea800000), \
10262 X(_eors, 4040, ea900000), \
10263 X(_inc_sp,00dd, f10d0d00), \
10264 X(_ldmia, c800, e8900000), \
10265 X(_ldr, 6800, f8500000), \
10266 X(_ldrb, 7800, f8100000), \
10267 X(_ldrh, 8800, f8300000), \
10268 X(_ldrsb, 5600, f9100000), \
10269 X(_ldrsh, 5e00, f9300000), \
10270 X(_ldr_pc,4800, f85f0000), \
10271 X(_ldr_pc2,4800, f85f0000), \
10272 X(_ldr_sp,9800, f85d0000), \
10273 X(_lsl, 0000, fa00f000), \
10274 X(_lsls, 0000, fa10f000), \
10275 X(_lsr, 0800, fa20f000), \
10276 X(_lsrs, 0800, fa30f000), \
10277 X(_mov, 2000, ea4f0000), \
10278 X(_movs, 2000, ea5f0000), \
10279 X(_mul, 4340, fb00f000), \
10280 X(_muls, 4340, ffffffff), /* no 32b muls */ \
10281 X(_mvn, 43c0, ea6f0000), \
10282 X(_mvns, 43c0, ea7f0000), \
10283 X(_neg, 4240, f1c00000), /* rsb #0 */ \
10284 X(_negs, 4240, f1d00000), /* rsbs #0 */ \
10285 X(_orr, 4300, ea400000), \
10286 X(_orrs, 4300, ea500000), \
10287 X(_pop, bc00, e8bd0000), /* ldmia sp!,... */ \
10288 X(_push, b400, e92d0000), /* stmdb sp!,... */ \
10289 X(_rev, ba00, fa90f080), \
10290 X(_rev16, ba40, fa90f090), \
10291 X(_revsh, bac0, fa90f0b0), \
10292 X(_ror, 41c0, fa60f000), \
10293 X(_rors, 41c0, fa70f000), \
10294 X(_sbc, 4180, eb600000), \
10295 X(_sbcs, 4180, eb700000), \
10296 X(_stmia, c000, e8800000), \
10297 X(_str, 6000, f8400000), \
10298 X(_strb, 7000, f8000000), \
10299 X(_strh, 8000, f8200000), \
10300 X(_str_sp,9000, f84d0000), \
10301 X(_sub, 1e00, eba00000), \
10302 X(_subs, 1e00, ebb00000), \
10303 X(_subi, 8000, f1a00000), \
10304 X(_subis, 8000, f1b00000), \
10305 X(_sxtb, b240, fa4ff080), \
10306 X(_sxth, b200, fa0ff080), \
10307 X(_tst, 4200, ea100f00), \
10308 X(_uxtb, b2c0, fa5ff080), \
10309 X(_uxth, b280, fa1ff080), \
10310 X(_nop, bf00, f3af8000), \
10311 X(_yield, bf10, f3af8001), \
10312 X(_wfe, bf20, f3af8002), \
10313 X(_wfi, bf30, f3af8003), \
53c4b28b 10314 X(_sev, bf40, f3af8004), \
74db7efb
NC
10315 X(_sevl, bf50, f3af8005), \
10316 X(_udf, de00, f7f0a000)
c19d1205
ZW
10317
10318/* To catch errors in encoding functions, the codes are all offset by
10319 0xF800, putting them in one of the 32-bit prefix ranges, ergo undefined
10320 as 16-bit instructions. */
21d799b5 10321#define X(a,b,c) T_MNEM##a
c19d1205
ZW
10322enum t16_32_codes { T16_32_OFFSET = 0xF7FF, T16_32_TAB };
10323#undef X
10324
10325#define X(a,b,c) 0x##b
10326static const unsigned short thumb_op16[] = { T16_32_TAB };
10327#define THUMB_OP16(n) (thumb_op16[(n) - (T16_32_OFFSET + 1)])
10328#undef X
10329
10330#define X(a,b,c) 0x##c
10331static const unsigned int thumb_op32[] = { T16_32_TAB };
c921be7d
NC
10332#define THUMB_OP32(n) (thumb_op32[(n) - (T16_32_OFFSET + 1)])
10333#define THUMB_SETS_FLAGS(n) (THUMB_OP32 (n) & 0x00100000)
c19d1205
ZW
10334#undef X
10335#undef T16_32_TAB
10336
10337/* Thumb instruction encoders, in alphabetical order. */
10338
92e90b6e 10339/* ADDW or SUBW. */
c921be7d 10340
92e90b6e
PB
10341static void
10342do_t_add_sub_w (void)
10343{
10344 int Rd, Rn;
10345
10346 Rd = inst.operands[0].reg;
10347 Rn = inst.operands[1].reg;
10348
539d4391
NC
10349 /* If Rn is REG_PC, this is ADR; if Rn is REG_SP, then this
10350 is the SP-{plus,minus}-immediate form of the instruction. */
10351 if (Rn == REG_SP)
10352 constraint (Rd == REG_PC, BAD_PC);
10353 else
10354 reject_bad_reg (Rd);
fdfde340 10355
92e90b6e
PB
10356 inst.instruction |= (Rn << 16) | (Rd << 8);
10357 inst.reloc.type = BFD_RELOC_ARM_T32_IMM12;
10358}
10359
c19d1205
ZW
10360/* Parse an add or subtract instruction. We get here with inst.instruction
10361 equalling any of THUMB_OPCODE_add, adds, sub, or subs. */
10362
10363static void
10364do_t_add_sub (void)
10365{
10366 int Rd, Rs, Rn;
10367
10368 Rd = inst.operands[0].reg;
10369 Rs = (inst.operands[1].present
10370 ? inst.operands[1].reg /* Rd, Rs, foo */
10371 : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */
10372
e07e6e58
NC
10373 if (Rd == REG_PC)
10374 set_it_insn_type_last ();
10375
c19d1205
ZW
10376 if (unified_syntax)
10377 {
0110f2b8
PB
10378 bfd_boolean flags;
10379 bfd_boolean narrow;
10380 int opcode;
10381
10382 flags = (inst.instruction == T_MNEM_adds
10383 || inst.instruction == T_MNEM_subs);
10384 if (flags)
e07e6e58 10385 narrow = !in_it_block ();
0110f2b8 10386 else
e07e6e58 10387 narrow = in_it_block ();
c19d1205 10388 if (!inst.operands[2].isreg)
b99bd4ef 10389 {
16805f35
PB
10390 int add;
10391
fdfde340
JM
10392 constraint (Rd == REG_SP && Rs != REG_SP, BAD_SP);
10393
16805f35
PB
10394 add = (inst.instruction == T_MNEM_add
10395 || inst.instruction == T_MNEM_adds);
0110f2b8
PB
10396 opcode = 0;
10397 if (inst.size_req != 4)
10398 {
0110f2b8 10399 /* Attempt to use a narrow opcode, with relaxation if
477330fc 10400 appropriate. */
0110f2b8
PB
10401 if (Rd == REG_SP && Rs == REG_SP && !flags)
10402 opcode = add ? T_MNEM_inc_sp : T_MNEM_dec_sp;
10403 else if (Rd <= 7 && Rs == REG_SP && add && !flags)
10404 opcode = T_MNEM_add_sp;
10405 else if (Rd <= 7 && Rs == REG_PC && add && !flags)
10406 opcode = T_MNEM_add_pc;
10407 else if (Rd <= 7 && Rs <= 7 && narrow)
10408 {
10409 if (flags)
10410 opcode = add ? T_MNEM_addis : T_MNEM_subis;
10411 else
10412 opcode = add ? T_MNEM_addi : T_MNEM_subi;
10413 }
10414 if (opcode)
10415 {
10416 inst.instruction = THUMB_OP16(opcode);
10417 inst.instruction |= (Rd << 4) | Rs;
72d98d16
MG
10418 if (inst.reloc.type < BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
10419 || inst.reloc.type > BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC)
10420 inst.reloc.type = BFD_RELOC_ARM_THUMB_ADD;
0110f2b8
PB
10421 if (inst.size_req != 2)
10422 inst.relax = opcode;
10423 }
10424 else
10425 constraint (inst.size_req == 2, BAD_HIREG);
10426 }
10427 if (inst.size_req == 4
10428 || (inst.size_req != 2 && !opcode))
10429 {
efd81785
PB
10430 if (Rd == REG_PC)
10431 {
fdfde340 10432 constraint (add, BAD_PC);
efd81785
PB
10433 constraint (Rs != REG_LR || inst.instruction != T_MNEM_subs,
10434 _("only SUBS PC, LR, #const allowed"));
10435 constraint (inst.reloc.exp.X_op != O_constant,
10436 _("expression too complex"));
10437 constraint (inst.reloc.exp.X_add_number < 0
10438 || inst.reloc.exp.X_add_number > 0xff,
10439 _("immediate value out of range"));
10440 inst.instruction = T2_SUBS_PC_LR
10441 | inst.reloc.exp.X_add_number;
10442 inst.reloc.type = BFD_RELOC_UNUSED;
10443 return;
10444 }
10445 else if (Rs == REG_PC)
16805f35
PB
10446 {
10447 /* Always use addw/subw. */
10448 inst.instruction = add ? 0xf20f0000 : 0xf2af0000;
10449 inst.reloc.type = BFD_RELOC_ARM_T32_IMM12;
10450 }
10451 else
10452 {
10453 inst.instruction = THUMB_OP32 (inst.instruction);
10454 inst.instruction = (inst.instruction & 0xe1ffffff)
10455 | 0x10000000;
10456 if (flags)
10457 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
10458 else
10459 inst.reloc.type = BFD_RELOC_ARM_T32_ADD_IMM;
10460 }
dc4503c6
PB
10461 inst.instruction |= Rd << 8;
10462 inst.instruction |= Rs << 16;
0110f2b8 10463 }
b99bd4ef 10464 }
c19d1205
ZW
10465 else
10466 {
5f4cb198
NC
10467 unsigned int value = inst.reloc.exp.X_add_number;
10468 unsigned int shift = inst.operands[2].shift_kind;
10469
c19d1205
ZW
10470 Rn = inst.operands[2].reg;
10471 /* See if we can do this with a 16-bit instruction. */
10472 if (!inst.operands[2].shifted && inst.size_req != 4)
10473 {
e27ec89e
PB
10474 if (Rd > 7 || Rs > 7 || Rn > 7)
10475 narrow = FALSE;
10476
10477 if (narrow)
c19d1205 10478 {
e27ec89e
PB
10479 inst.instruction = ((inst.instruction == T_MNEM_adds
10480 || inst.instruction == T_MNEM_add)
c19d1205
ZW
10481 ? T_OPCODE_ADD_R3
10482 : T_OPCODE_SUB_R3);
10483 inst.instruction |= Rd | (Rs << 3) | (Rn << 6);
10484 return;
10485 }
b99bd4ef 10486
7e806470 10487 if (inst.instruction == T_MNEM_add && (Rd == Rs || Rd == Rn))
c19d1205 10488 {
7e806470
PB
10489 /* Thumb-1 cores (except v6-M) require at least one high
10490 register in a narrow non flag setting add. */
10491 if (Rd > 7 || Rn > 7
10492 || ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6t2)
10493 || ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_msr))
c19d1205 10494 {
7e806470
PB
10495 if (Rd == Rn)
10496 {
10497 Rn = Rs;
10498 Rs = Rd;
10499 }
c19d1205
ZW
10500 inst.instruction = T_OPCODE_ADD_HI;
10501 inst.instruction |= (Rd & 8) << 4;
10502 inst.instruction |= (Rd & 7);
10503 inst.instruction |= Rn << 3;
10504 return;
10505 }
c19d1205
ZW
10506 }
10507 }
c921be7d 10508
fdfde340
JM
10509 constraint (Rd == REG_PC, BAD_PC);
10510 constraint (Rd == REG_SP && Rs != REG_SP, BAD_SP);
10511 constraint (Rs == REG_PC, BAD_PC);
10512 reject_bad_reg (Rn);
10513
c19d1205
ZW
10514 /* If we get here, it can't be done in 16 bits. */
10515 constraint (inst.operands[2].shifted && inst.operands[2].immisreg,
10516 _("shift must be constant"));
10517 inst.instruction = THUMB_OP32 (inst.instruction);
10518 inst.instruction |= Rd << 8;
10519 inst.instruction |= Rs << 16;
5f4cb198
NC
10520 constraint (Rd == REG_SP && Rs == REG_SP && value > 3,
10521 _("shift value over 3 not allowed in thumb mode"));
10522 constraint (Rd == REG_SP && Rs == REG_SP && shift != SHIFT_LSL,
10523 _("only LSL shift allowed in thumb mode"));
c19d1205
ZW
10524 encode_thumb32_shifted_operand (2);
10525 }
10526 }
10527 else
10528 {
10529 constraint (inst.instruction == T_MNEM_adds
10530 || inst.instruction == T_MNEM_subs,
10531 BAD_THUMB32);
b99bd4ef 10532
c19d1205 10533 if (!inst.operands[2].isreg) /* Rd, Rs, #imm */
b99bd4ef 10534 {
c19d1205
ZW
10535 constraint ((Rd > 7 && (Rd != REG_SP || Rs != REG_SP))
10536 || (Rs > 7 && Rs != REG_SP && Rs != REG_PC),
10537 BAD_HIREG);
10538
10539 inst.instruction = (inst.instruction == T_MNEM_add
10540 ? 0x0000 : 0x8000);
10541 inst.instruction |= (Rd << 4) | Rs;
10542 inst.reloc.type = BFD_RELOC_ARM_THUMB_ADD;
b99bd4ef
NC
10543 return;
10544 }
10545
c19d1205
ZW
10546 Rn = inst.operands[2].reg;
10547 constraint (inst.operands[2].shifted, _("unshifted register required"));
b99bd4ef 10548
c19d1205
ZW
10549 /* We now have Rd, Rs, and Rn set to registers. */
10550 if (Rd > 7 || Rs > 7 || Rn > 7)
b99bd4ef 10551 {
c19d1205
ZW
10552 /* Can't do this for SUB. */
10553 constraint (inst.instruction == T_MNEM_sub, BAD_HIREG);
10554 inst.instruction = T_OPCODE_ADD_HI;
10555 inst.instruction |= (Rd & 8) << 4;
10556 inst.instruction |= (Rd & 7);
10557 if (Rs == Rd)
10558 inst.instruction |= Rn << 3;
10559 else if (Rn == Rd)
10560 inst.instruction |= Rs << 3;
10561 else
10562 constraint (1, _("dest must overlap one source register"));
10563 }
10564 else
10565 {
10566 inst.instruction = (inst.instruction == T_MNEM_add
10567 ? T_OPCODE_ADD_R3 : T_OPCODE_SUB_R3);
10568 inst.instruction |= Rd | (Rs << 3) | (Rn << 6);
b99bd4ef 10569 }
b99bd4ef 10570 }
b99bd4ef
NC
10571}
10572
c19d1205
ZW
10573static void
10574do_t_adr (void)
10575{
fdfde340
JM
10576 unsigned Rd;
10577
10578 Rd = inst.operands[0].reg;
10579 reject_bad_reg (Rd);
10580
10581 if (unified_syntax && inst.size_req == 0 && Rd <= 7)
0110f2b8
PB
10582 {
10583 /* Defer to section relaxation. */
10584 inst.relax = inst.instruction;
10585 inst.instruction = THUMB_OP16 (inst.instruction);
fdfde340 10586 inst.instruction |= Rd << 4;
0110f2b8
PB
10587 }
10588 else if (unified_syntax && inst.size_req != 2)
e9f89963 10589 {
0110f2b8 10590 /* Generate a 32-bit opcode. */
e9f89963 10591 inst.instruction = THUMB_OP32 (inst.instruction);
fdfde340 10592 inst.instruction |= Rd << 8;
e9f89963
PB
10593 inst.reloc.type = BFD_RELOC_ARM_T32_ADD_PC12;
10594 inst.reloc.pc_rel = 1;
10595 }
10596 else
10597 {
0110f2b8 10598 /* Generate a 16-bit opcode. */
e9f89963
PB
10599 inst.instruction = THUMB_OP16 (inst.instruction);
10600 inst.reloc.type = BFD_RELOC_ARM_THUMB_ADD;
10601 inst.reloc.exp.X_add_number -= 4; /* PC relative adjust. */
10602 inst.reloc.pc_rel = 1;
b99bd4ef 10603
fdfde340 10604 inst.instruction |= Rd << 4;
e9f89963 10605 }
c19d1205 10606}
b99bd4ef 10607
c19d1205
ZW
10608/* Arithmetic instructions for which there is just one 16-bit
10609 instruction encoding, and it allows only two low registers.
10610 For maximal compatibility with ARM syntax, we allow three register
10611 operands even when Thumb-32 instructions are not available, as long
10612 as the first two are identical. For instance, both "sbc r0,r1" and
10613 "sbc r0,r0,r1" are allowed. */
b99bd4ef 10614static void
c19d1205 10615do_t_arit3 (void)
b99bd4ef 10616{
c19d1205 10617 int Rd, Rs, Rn;
b99bd4ef 10618
c19d1205
ZW
10619 Rd = inst.operands[0].reg;
10620 Rs = (inst.operands[1].present
10621 ? inst.operands[1].reg /* Rd, Rs, foo */
10622 : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */
10623 Rn = inst.operands[2].reg;
b99bd4ef 10624
fdfde340
JM
10625 reject_bad_reg (Rd);
10626 reject_bad_reg (Rs);
10627 if (inst.operands[2].isreg)
10628 reject_bad_reg (Rn);
10629
c19d1205 10630 if (unified_syntax)
b99bd4ef 10631 {
c19d1205
ZW
10632 if (!inst.operands[2].isreg)
10633 {
10634 /* For an immediate, we always generate a 32-bit opcode;
10635 section relaxation will shrink it later if possible. */
10636 inst.instruction = THUMB_OP32 (inst.instruction);
10637 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
10638 inst.instruction |= Rd << 8;
10639 inst.instruction |= Rs << 16;
10640 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
10641 }
10642 else
10643 {
e27ec89e
PB
10644 bfd_boolean narrow;
10645
c19d1205 10646 /* See if we can do this with a 16-bit instruction. */
e27ec89e 10647 if (THUMB_SETS_FLAGS (inst.instruction))
e07e6e58 10648 narrow = !in_it_block ();
e27ec89e 10649 else
e07e6e58 10650 narrow = in_it_block ();
e27ec89e
PB
10651
10652 if (Rd > 7 || Rn > 7 || Rs > 7)
10653 narrow = FALSE;
10654 if (inst.operands[2].shifted)
10655 narrow = FALSE;
10656 if (inst.size_req == 4)
10657 narrow = FALSE;
10658
10659 if (narrow
c19d1205
ZW
10660 && Rd == Rs)
10661 {
10662 inst.instruction = THUMB_OP16 (inst.instruction);
10663 inst.instruction |= Rd;
10664 inst.instruction |= Rn << 3;
10665 return;
10666 }
b99bd4ef 10667
c19d1205
ZW
10668 /* If we get here, it can't be done in 16 bits. */
10669 constraint (inst.operands[2].shifted
10670 && inst.operands[2].immisreg,
10671 _("shift must be constant"));
10672 inst.instruction = THUMB_OP32 (inst.instruction);
10673 inst.instruction |= Rd << 8;
10674 inst.instruction |= Rs << 16;
10675 encode_thumb32_shifted_operand (2);
10676 }
a737bd4d 10677 }
c19d1205 10678 else
b99bd4ef 10679 {
c19d1205
ZW
10680 /* On its face this is a lie - the instruction does set the
10681 flags. However, the only supported mnemonic in this mode
10682 says it doesn't. */
10683 constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32);
a737bd4d 10684
c19d1205
ZW
10685 constraint (!inst.operands[2].isreg || inst.operands[2].shifted,
10686 _("unshifted register required"));
10687 constraint (Rd > 7 || Rs > 7 || Rn > 7, BAD_HIREG);
10688 constraint (Rd != Rs,
10689 _("dest and source1 must be the same register"));
a737bd4d 10690
c19d1205
ZW
10691 inst.instruction = THUMB_OP16 (inst.instruction);
10692 inst.instruction |= Rd;
10693 inst.instruction |= Rn << 3;
b99bd4ef 10694 }
a737bd4d 10695}
b99bd4ef 10696
c19d1205
ZW
10697/* Similarly, but for instructions where the arithmetic operation is
10698 commutative, so we can allow either of them to be different from
10699 the destination operand in a 16-bit instruction. For instance, all
10700 three of "adc r0,r1", "adc r0,r0,r1", and "adc r0,r1,r0" are
10701 accepted. */
10702static void
10703do_t_arit3c (void)
a737bd4d 10704{
c19d1205 10705 int Rd, Rs, Rn;
b99bd4ef 10706
c19d1205
ZW
10707 Rd = inst.operands[0].reg;
10708 Rs = (inst.operands[1].present
10709 ? inst.operands[1].reg /* Rd, Rs, foo */
10710 : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */
10711 Rn = inst.operands[2].reg;
c921be7d 10712
fdfde340
JM
10713 reject_bad_reg (Rd);
10714 reject_bad_reg (Rs);
10715 if (inst.operands[2].isreg)
10716 reject_bad_reg (Rn);
a737bd4d 10717
c19d1205 10718 if (unified_syntax)
a737bd4d 10719 {
c19d1205 10720 if (!inst.operands[2].isreg)
b99bd4ef 10721 {
c19d1205
ZW
10722 /* For an immediate, we always generate a 32-bit opcode;
10723 section relaxation will shrink it later if possible. */
10724 inst.instruction = THUMB_OP32 (inst.instruction);
10725 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
10726 inst.instruction |= Rd << 8;
10727 inst.instruction |= Rs << 16;
10728 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
b99bd4ef 10729 }
c19d1205 10730 else
a737bd4d 10731 {
e27ec89e
PB
10732 bfd_boolean narrow;
10733
c19d1205 10734 /* See if we can do this with a 16-bit instruction. */
e27ec89e 10735 if (THUMB_SETS_FLAGS (inst.instruction))
e07e6e58 10736 narrow = !in_it_block ();
e27ec89e 10737 else
e07e6e58 10738 narrow = in_it_block ();
e27ec89e
PB
10739
10740 if (Rd > 7 || Rn > 7 || Rs > 7)
10741 narrow = FALSE;
10742 if (inst.operands[2].shifted)
10743 narrow = FALSE;
10744 if (inst.size_req == 4)
10745 narrow = FALSE;
10746
10747 if (narrow)
a737bd4d 10748 {
c19d1205 10749 if (Rd == Rs)
a737bd4d 10750 {
c19d1205
ZW
10751 inst.instruction = THUMB_OP16 (inst.instruction);
10752 inst.instruction |= Rd;
10753 inst.instruction |= Rn << 3;
10754 return;
a737bd4d 10755 }
c19d1205 10756 if (Rd == Rn)
a737bd4d 10757 {
c19d1205
ZW
10758 inst.instruction = THUMB_OP16 (inst.instruction);
10759 inst.instruction |= Rd;
10760 inst.instruction |= Rs << 3;
10761 return;
a737bd4d
NC
10762 }
10763 }
c19d1205
ZW
10764
10765 /* If we get here, it can't be done in 16 bits. */
10766 constraint (inst.operands[2].shifted
10767 && inst.operands[2].immisreg,
10768 _("shift must be constant"));
10769 inst.instruction = THUMB_OP32 (inst.instruction);
10770 inst.instruction |= Rd << 8;
10771 inst.instruction |= Rs << 16;
10772 encode_thumb32_shifted_operand (2);
a737bd4d 10773 }
b99bd4ef 10774 }
c19d1205
ZW
10775 else
10776 {
10777 /* On its face this is a lie - the instruction does set the
10778 flags. However, the only supported mnemonic in this mode
10779 says it doesn't. */
10780 constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32);
a737bd4d 10781
c19d1205
ZW
10782 constraint (!inst.operands[2].isreg || inst.operands[2].shifted,
10783 _("unshifted register required"));
10784 constraint (Rd > 7 || Rs > 7 || Rn > 7, BAD_HIREG);
10785
10786 inst.instruction = THUMB_OP16 (inst.instruction);
10787 inst.instruction |= Rd;
10788
10789 if (Rd == Rs)
10790 inst.instruction |= Rn << 3;
10791 else if (Rd == Rn)
10792 inst.instruction |= Rs << 3;
10793 else
10794 constraint (1, _("dest must overlap one source register"));
10795 }
a737bd4d
NC
10796}
10797
c19d1205
ZW
10798static void
10799do_t_bfc (void)
a737bd4d 10800{
fdfde340 10801 unsigned Rd;
c19d1205
ZW
10802 unsigned int msb = inst.operands[1].imm + inst.operands[2].imm;
10803 constraint (msb > 32, _("bit-field extends past end of register"));
10804 /* The instruction encoding stores the LSB and MSB,
10805 not the LSB and width. */
fdfde340
JM
10806 Rd = inst.operands[0].reg;
10807 reject_bad_reg (Rd);
10808 inst.instruction |= Rd << 8;
c19d1205
ZW
10809 inst.instruction |= (inst.operands[1].imm & 0x1c) << 10;
10810 inst.instruction |= (inst.operands[1].imm & 0x03) << 6;
10811 inst.instruction |= msb - 1;
b99bd4ef
NC
10812}
10813
c19d1205
ZW
10814static void
10815do_t_bfi (void)
b99bd4ef 10816{
fdfde340 10817 int Rd, Rn;
c19d1205 10818 unsigned int msb;
b99bd4ef 10819
fdfde340
JM
10820 Rd = inst.operands[0].reg;
10821 reject_bad_reg (Rd);
10822
c19d1205
ZW
10823 /* #0 in second position is alternative syntax for bfc, which is
10824 the same instruction but with REG_PC in the Rm field. */
10825 if (!inst.operands[1].isreg)
fdfde340
JM
10826 Rn = REG_PC;
10827 else
10828 {
10829 Rn = inst.operands[1].reg;
10830 reject_bad_reg (Rn);
10831 }
b99bd4ef 10832
c19d1205
ZW
10833 msb = inst.operands[2].imm + inst.operands[3].imm;
10834 constraint (msb > 32, _("bit-field extends past end of register"));
10835 /* The instruction encoding stores the LSB and MSB,
10836 not the LSB and width. */
fdfde340
JM
10837 inst.instruction |= Rd << 8;
10838 inst.instruction |= Rn << 16;
c19d1205
ZW
10839 inst.instruction |= (inst.operands[2].imm & 0x1c) << 10;
10840 inst.instruction |= (inst.operands[2].imm & 0x03) << 6;
10841 inst.instruction |= msb - 1;
b99bd4ef
NC
10842}
10843
c19d1205
ZW
10844static void
10845do_t_bfx (void)
b99bd4ef 10846{
fdfde340
JM
10847 unsigned Rd, Rn;
10848
10849 Rd = inst.operands[0].reg;
10850 Rn = inst.operands[1].reg;
10851
10852 reject_bad_reg (Rd);
10853 reject_bad_reg (Rn);
10854
c19d1205
ZW
10855 constraint (inst.operands[2].imm + inst.operands[3].imm > 32,
10856 _("bit-field extends past end of register"));
fdfde340
JM
10857 inst.instruction |= Rd << 8;
10858 inst.instruction |= Rn << 16;
c19d1205
ZW
10859 inst.instruction |= (inst.operands[2].imm & 0x1c) << 10;
10860 inst.instruction |= (inst.operands[2].imm & 0x03) << 6;
10861 inst.instruction |= inst.operands[3].imm - 1;
10862}
b99bd4ef 10863
c19d1205
ZW
10864/* ARM V5 Thumb BLX (argument parse)
10865 BLX <target_addr> which is BLX(1)
10866 BLX <Rm> which is BLX(2)
10867 Unfortunately, there are two different opcodes for this mnemonic.
10868 So, the insns[].value is not used, and the code here zaps values
10869 into inst.instruction.
b99bd4ef 10870
c19d1205
ZW
10871 ??? How to take advantage of the additional two bits of displacement
10872 available in Thumb32 mode? Need new relocation? */
b99bd4ef 10873
c19d1205
ZW
10874static void
10875do_t_blx (void)
10876{
e07e6e58
NC
10877 set_it_insn_type_last ();
10878
c19d1205 10879 if (inst.operands[0].isreg)
fdfde340
JM
10880 {
10881 constraint (inst.operands[0].reg == REG_PC, BAD_PC);
10882 /* We have a register, so this is BLX(2). */
10883 inst.instruction |= inst.operands[0].reg << 3;
10884 }
b99bd4ef
NC
10885 else
10886 {
c19d1205 10887 /* No register. This must be BLX(1). */
2fc8bdac 10888 inst.instruction = 0xf000e800;
0855e32b 10889 encode_branch (BFD_RELOC_THUMB_PCREL_BLX);
b99bd4ef
NC
10890 }
10891}
10892
c19d1205
ZW
10893static void
10894do_t_branch (void)
b99bd4ef 10895{
0110f2b8 10896 int opcode;
dfa9f0d5 10897 int cond;
9ae92b05 10898 int reloc;
dfa9f0d5 10899
e07e6e58
NC
10900 cond = inst.cond;
10901 set_it_insn_type (IF_INSIDE_IT_LAST_INSN);
10902
10903 if (in_it_block ())
dfa9f0d5
PB
10904 {
10905 /* Conditional branches inside IT blocks are encoded as unconditional
477330fc 10906 branches. */
dfa9f0d5 10907 cond = COND_ALWAYS;
dfa9f0d5
PB
10908 }
10909 else
10910 cond = inst.cond;
10911
10912 if (cond != COND_ALWAYS)
0110f2b8
PB
10913 opcode = T_MNEM_bcond;
10914 else
10915 opcode = inst.instruction;
10916
12d6b0b7
RS
10917 if (unified_syntax
10918 && (inst.size_req == 4
10960bfb
PB
10919 || (inst.size_req != 2
10920 && (inst.operands[0].hasreloc
10921 || inst.reloc.exp.X_op == O_constant))))
c19d1205 10922 {
0110f2b8 10923 inst.instruction = THUMB_OP32(opcode);
dfa9f0d5 10924 if (cond == COND_ALWAYS)
9ae92b05 10925 reloc = BFD_RELOC_THUMB_PCREL_BRANCH25;
c19d1205
ZW
10926 else
10927 {
9c2799c2 10928 gas_assert (cond != 0xF);
dfa9f0d5 10929 inst.instruction |= cond << 22;
9ae92b05 10930 reloc = BFD_RELOC_THUMB_PCREL_BRANCH20;
c19d1205
ZW
10931 }
10932 }
b99bd4ef
NC
10933 else
10934 {
0110f2b8 10935 inst.instruction = THUMB_OP16(opcode);
dfa9f0d5 10936 if (cond == COND_ALWAYS)
9ae92b05 10937 reloc = BFD_RELOC_THUMB_PCREL_BRANCH12;
c19d1205 10938 else
b99bd4ef 10939 {
dfa9f0d5 10940 inst.instruction |= cond << 8;
9ae92b05 10941 reloc = BFD_RELOC_THUMB_PCREL_BRANCH9;
b99bd4ef 10942 }
0110f2b8
PB
10943 /* Allow section relaxation. */
10944 if (unified_syntax && inst.size_req != 2)
10945 inst.relax = opcode;
b99bd4ef 10946 }
9ae92b05 10947 inst.reloc.type = reloc;
c19d1205 10948 inst.reloc.pc_rel = 1;
b99bd4ef
NC
10949}
10950
8884b720 10951/* Actually do the work for Thumb state bkpt and hlt. The only difference
bacebabc 10952 between the two is the maximum immediate allowed - which is passed in
8884b720 10953 RANGE. */
b99bd4ef 10954static void
8884b720 10955do_t_bkpt_hlt1 (int range)
b99bd4ef 10956{
dfa9f0d5
PB
10957 constraint (inst.cond != COND_ALWAYS,
10958 _("instruction is always unconditional"));
c19d1205 10959 if (inst.operands[0].present)
b99bd4ef 10960 {
8884b720 10961 constraint (inst.operands[0].imm > range,
c19d1205
ZW
10962 _("immediate value out of range"));
10963 inst.instruction |= inst.operands[0].imm;
b99bd4ef 10964 }
8884b720
MGD
10965
10966 set_it_insn_type (NEUTRAL_IT_INSN);
10967}
10968
10969static void
10970do_t_hlt (void)
10971{
10972 do_t_bkpt_hlt1 (63);
10973}
10974
10975static void
10976do_t_bkpt (void)
10977{
10978 do_t_bkpt_hlt1 (255);
b99bd4ef
NC
10979}
10980
10981static void
c19d1205 10982do_t_branch23 (void)
b99bd4ef 10983{
e07e6e58 10984 set_it_insn_type_last ();
0855e32b 10985 encode_branch (BFD_RELOC_THUMB_PCREL_BRANCH23);
fa94de6b 10986
0855e32b
NS
10987 /* md_apply_fix blows up with 'bl foo(PLT)' where foo is defined in
10988 this file. We used to simply ignore the PLT reloc type here --
10989 the branch encoding is now needed to deal with TLSCALL relocs.
10990 So if we see a PLT reloc now, put it back to how it used to be to
10991 keep the preexisting behaviour. */
10992 if (inst.reloc.type == BFD_RELOC_ARM_PLT32)
10993 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH23;
90e4755a 10994
4343666d 10995#if defined(OBJ_COFF)
c19d1205
ZW
10996 /* If the destination of the branch is a defined symbol which does not have
10997 the THUMB_FUNC attribute, then we must be calling a function which has
10998 the (interfacearm) attribute. We look for the Thumb entry point to that
10999 function and change the branch to refer to that function instead. */
11000 if ( inst.reloc.exp.X_op == O_symbol
11001 && inst.reloc.exp.X_add_symbol != NULL
11002 && S_IS_DEFINED (inst.reloc.exp.X_add_symbol)
11003 && ! THUMB_IS_FUNC (inst.reloc.exp.X_add_symbol))
11004 inst.reloc.exp.X_add_symbol =
11005 find_real_start (inst.reloc.exp.X_add_symbol);
4343666d 11006#endif
90e4755a
RE
11007}
11008
11009static void
c19d1205 11010do_t_bx (void)
90e4755a 11011{
e07e6e58 11012 set_it_insn_type_last ();
c19d1205
ZW
11013 inst.instruction |= inst.operands[0].reg << 3;
11014 /* ??? FIXME: Should add a hacky reloc here if reg is REG_PC. The reloc
11015 should cause the alignment to be checked once it is known. This is
11016 because BX PC only works if the instruction is word aligned. */
11017}
90e4755a 11018
c19d1205
ZW
11019static void
11020do_t_bxj (void)
11021{
fdfde340 11022 int Rm;
90e4755a 11023
e07e6e58 11024 set_it_insn_type_last ();
fdfde340
JM
11025 Rm = inst.operands[0].reg;
11026 reject_bad_reg (Rm);
11027 inst.instruction |= Rm << 16;
90e4755a
RE
11028}
11029
11030static void
c19d1205 11031do_t_clz (void)
90e4755a 11032{
fdfde340
JM
11033 unsigned Rd;
11034 unsigned Rm;
11035
11036 Rd = inst.operands[0].reg;
11037 Rm = inst.operands[1].reg;
11038
11039 reject_bad_reg (Rd);
11040 reject_bad_reg (Rm);
11041
11042 inst.instruction |= Rd << 8;
11043 inst.instruction |= Rm << 16;
11044 inst.instruction |= Rm;
c19d1205 11045}
90e4755a 11046
dfa9f0d5
PB
11047static void
11048do_t_cps (void)
11049{
e07e6e58 11050 set_it_insn_type (OUTSIDE_IT_INSN);
dfa9f0d5
PB
11051 inst.instruction |= inst.operands[0].imm;
11052}
11053
c19d1205
ZW
11054static void
11055do_t_cpsi (void)
11056{
e07e6e58 11057 set_it_insn_type (OUTSIDE_IT_INSN);
c19d1205 11058 if (unified_syntax
62b3e311
PB
11059 && (inst.operands[1].present || inst.size_req == 4)
11060 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6_notm))
90e4755a 11061 {
c19d1205
ZW
11062 unsigned int imod = (inst.instruction & 0x0030) >> 4;
11063 inst.instruction = 0xf3af8000;
11064 inst.instruction |= imod << 9;
11065 inst.instruction |= inst.operands[0].imm << 5;
11066 if (inst.operands[1].present)
11067 inst.instruction |= 0x100 | inst.operands[1].imm;
90e4755a 11068 }
c19d1205 11069 else
90e4755a 11070 {
62b3e311
PB
11071 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v1)
11072 && (inst.operands[0].imm & 4),
11073 _("selected processor does not support 'A' form "
11074 "of this instruction"));
11075 constraint (inst.operands[1].present || inst.size_req == 4,
c19d1205
ZW
11076 _("Thumb does not support the 2-argument "
11077 "form of this instruction"));
11078 inst.instruction |= inst.operands[0].imm;
90e4755a 11079 }
90e4755a
RE
11080}
11081
c19d1205
ZW
11082/* THUMB CPY instruction (argument parse). */
11083
90e4755a 11084static void
c19d1205 11085do_t_cpy (void)
90e4755a 11086{
c19d1205 11087 if (inst.size_req == 4)
90e4755a 11088 {
c19d1205
ZW
11089 inst.instruction = THUMB_OP32 (T_MNEM_mov);
11090 inst.instruction |= inst.operands[0].reg << 8;
11091 inst.instruction |= inst.operands[1].reg;
90e4755a 11092 }
c19d1205 11093 else
90e4755a 11094 {
c19d1205
ZW
11095 inst.instruction |= (inst.operands[0].reg & 0x8) << 4;
11096 inst.instruction |= (inst.operands[0].reg & 0x7);
11097 inst.instruction |= inst.operands[1].reg << 3;
90e4755a 11098 }
90e4755a
RE
11099}
11100
90e4755a 11101static void
25fe350b 11102do_t_cbz (void)
90e4755a 11103{
e07e6e58 11104 set_it_insn_type (OUTSIDE_IT_INSN);
c19d1205
ZW
11105 constraint (inst.operands[0].reg > 7, BAD_HIREG);
11106 inst.instruction |= inst.operands[0].reg;
11107 inst.reloc.pc_rel = 1;
11108 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH7;
11109}
90e4755a 11110
62b3e311
PB
11111static void
11112do_t_dbg (void)
11113{
11114 inst.instruction |= inst.operands[0].imm;
11115}
11116
11117static void
11118do_t_div (void)
11119{
fdfde340
JM
11120 unsigned Rd, Rn, Rm;
11121
11122 Rd = inst.operands[0].reg;
11123 Rn = (inst.operands[1].present
11124 ? inst.operands[1].reg : Rd);
11125 Rm = inst.operands[2].reg;
11126
11127 reject_bad_reg (Rd);
11128 reject_bad_reg (Rn);
11129 reject_bad_reg (Rm);
11130
11131 inst.instruction |= Rd << 8;
11132 inst.instruction |= Rn << 16;
11133 inst.instruction |= Rm;
62b3e311
PB
11134}
11135
c19d1205
ZW
11136static void
11137do_t_hint (void)
11138{
11139 if (unified_syntax && inst.size_req == 4)
11140 inst.instruction = THUMB_OP32 (inst.instruction);
11141 else
11142 inst.instruction = THUMB_OP16 (inst.instruction);
11143}
90e4755a 11144
c19d1205
ZW
11145static void
11146do_t_it (void)
11147{
11148 unsigned int cond = inst.operands[0].imm;
e27ec89e 11149
e07e6e58
NC
11150 set_it_insn_type (IT_INSN);
11151 now_it.mask = (inst.instruction & 0xf) | 0x10;
11152 now_it.cc = cond;
5a01bb1d 11153 now_it.warn_deprecated = FALSE;
e27ec89e
PB
11154
11155 /* If the condition is a negative condition, invert the mask. */
c19d1205 11156 if ((cond & 0x1) == 0x0)
90e4755a 11157 {
c19d1205 11158 unsigned int mask = inst.instruction & 0x000f;
90e4755a 11159
c19d1205 11160 if ((mask & 0x7) == 0)
5a01bb1d
MGD
11161 {
11162 /* No conversion needed. */
11163 now_it.block_length = 1;
11164 }
c19d1205 11165 else if ((mask & 0x3) == 0)
5a01bb1d
MGD
11166 {
11167 mask ^= 0x8;
11168 now_it.block_length = 2;
11169 }
e27ec89e 11170 else if ((mask & 0x1) == 0)
5a01bb1d
MGD
11171 {
11172 mask ^= 0xC;
11173 now_it.block_length = 3;
11174 }
c19d1205 11175 else
5a01bb1d
MGD
11176 {
11177 mask ^= 0xE;
11178 now_it.block_length = 4;
11179 }
90e4755a 11180
e27ec89e
PB
11181 inst.instruction &= 0xfff0;
11182 inst.instruction |= mask;
c19d1205 11183 }
90e4755a 11184
c19d1205
ZW
11185 inst.instruction |= cond << 4;
11186}
90e4755a 11187
3c707909
PB
11188/* Helper function used for both push/pop and ldm/stm. */
11189static void
11190encode_thumb2_ldmstm (int base, unsigned mask, bfd_boolean writeback)
11191{
11192 bfd_boolean load;
11193
11194 load = (inst.instruction & (1 << 20)) != 0;
11195
11196 if (mask & (1 << 13))
11197 inst.error = _("SP not allowed in register list");
1e5b0379
NC
11198
11199 if ((mask & (1 << base)) != 0
11200 && writeback)
11201 inst.error = _("having the base register in the register list when "
11202 "using write back is UNPREDICTABLE");
11203
3c707909
PB
11204 if (load)
11205 {
e07e6e58 11206 if (mask & (1 << 15))
477330fc
RM
11207 {
11208 if (mask & (1 << 14))
11209 inst.error = _("LR and PC should not both be in register list");
11210 else
11211 set_it_insn_type_last ();
11212 }
3c707909
PB
11213 }
11214 else
11215 {
11216 if (mask & (1 << 15))
11217 inst.error = _("PC not allowed in register list");
3c707909
PB
11218 }
11219
11220 if ((mask & (mask - 1)) == 0)
11221 {
11222 /* Single register transfers implemented as str/ldr. */
11223 if (writeback)
11224 {
11225 if (inst.instruction & (1 << 23))
11226 inst.instruction = 0x00000b04; /* ia! -> [base], #4 */
11227 else
11228 inst.instruction = 0x00000d04; /* db! -> [base, #-4]! */
11229 }
11230 else
11231 {
11232 if (inst.instruction & (1 << 23))
11233 inst.instruction = 0x00800000; /* ia -> [base] */
11234 else
11235 inst.instruction = 0x00000c04; /* db -> [base, #-4] */
11236 }
11237
11238 inst.instruction |= 0xf8400000;
11239 if (load)
11240 inst.instruction |= 0x00100000;
11241
5f4273c7 11242 mask = ffs (mask) - 1;
3c707909
PB
11243 mask <<= 12;
11244 }
11245 else if (writeback)
11246 inst.instruction |= WRITE_BACK;
11247
11248 inst.instruction |= mask;
11249 inst.instruction |= base << 16;
11250}
11251
c19d1205
ZW
11252static void
11253do_t_ldmstm (void)
11254{
11255 /* This really doesn't seem worth it. */
11256 constraint (inst.reloc.type != BFD_RELOC_UNUSED,
11257 _("expression too complex"));
11258 constraint (inst.operands[1].writeback,
11259 _("Thumb load/store multiple does not support {reglist}^"));
90e4755a 11260
c19d1205
ZW
11261 if (unified_syntax)
11262 {
3c707909
PB
11263 bfd_boolean narrow;
11264 unsigned mask;
11265
11266 narrow = FALSE;
c19d1205
ZW
11267 /* See if we can use a 16-bit instruction. */
11268 if (inst.instruction < 0xffff /* not ldmdb/stmdb */
11269 && inst.size_req != 4
3c707909 11270 && !(inst.operands[1].imm & ~0xff))
90e4755a 11271 {
3c707909 11272 mask = 1 << inst.operands[0].reg;
90e4755a 11273
eab4f823 11274 if (inst.operands[0].reg <= 7)
90e4755a 11275 {
3c707909 11276 if (inst.instruction == T_MNEM_stmia
eab4f823
MGD
11277 ? inst.operands[0].writeback
11278 : (inst.operands[0].writeback
11279 == !(inst.operands[1].imm & mask)))
477330fc 11280 {
eab4f823
MGD
11281 if (inst.instruction == T_MNEM_stmia
11282 && (inst.operands[1].imm & mask)
11283 && (inst.operands[1].imm & (mask - 1)))
11284 as_warn (_("value stored for r%d is UNKNOWN"),
11285 inst.operands[0].reg);
3c707909 11286
eab4f823
MGD
11287 inst.instruction = THUMB_OP16 (inst.instruction);
11288 inst.instruction |= inst.operands[0].reg << 8;
11289 inst.instruction |= inst.operands[1].imm;
11290 narrow = TRUE;
11291 }
11292 else if ((inst.operands[1].imm & (inst.operands[1].imm-1)) == 0)
11293 {
11294 /* This means 1 register in reg list one of 3 situations:
11295 1. Instruction is stmia, but without writeback.
11296 2. lmdia without writeback, but with Rn not in
477330fc 11297 reglist.
eab4f823
MGD
11298 3. ldmia with writeback, but with Rn in reglist.
11299 Case 3 is UNPREDICTABLE behaviour, so we handle
11300 case 1 and 2 which can be converted into a 16-bit
11301 str or ldr. The SP cases are handled below. */
11302 unsigned long opcode;
11303 /* First, record an error for Case 3. */
11304 if (inst.operands[1].imm & mask
11305 && inst.operands[0].writeback)
fa94de6b 11306 inst.error =
eab4f823
MGD
11307 _("having the base register in the register list when "
11308 "using write back is UNPREDICTABLE");
fa94de6b
RM
11309
11310 opcode = (inst.instruction == T_MNEM_stmia ? T_MNEM_str
eab4f823
MGD
11311 : T_MNEM_ldr);
11312 inst.instruction = THUMB_OP16 (opcode);
11313 inst.instruction |= inst.operands[0].reg << 3;
11314 inst.instruction |= (ffs (inst.operands[1].imm)-1);
11315 narrow = TRUE;
11316 }
90e4755a 11317 }
eab4f823 11318 else if (inst.operands[0] .reg == REG_SP)
90e4755a 11319 {
eab4f823
MGD
11320 if (inst.operands[0].writeback)
11321 {
fa94de6b 11322 inst.instruction =
eab4f823 11323 THUMB_OP16 (inst.instruction == T_MNEM_stmia
477330fc 11324 ? T_MNEM_push : T_MNEM_pop);
eab4f823 11325 inst.instruction |= inst.operands[1].imm;
477330fc 11326 narrow = TRUE;
eab4f823
MGD
11327 }
11328 else if ((inst.operands[1].imm & (inst.operands[1].imm-1)) == 0)
11329 {
fa94de6b 11330 inst.instruction =
eab4f823 11331 THUMB_OP16 (inst.instruction == T_MNEM_stmia
477330fc 11332 ? T_MNEM_str_sp : T_MNEM_ldr_sp);
eab4f823 11333 inst.instruction |= ((ffs (inst.operands[1].imm)-1) << 8);
477330fc 11334 narrow = TRUE;
eab4f823 11335 }
90e4755a 11336 }
3c707909
PB
11337 }
11338
11339 if (!narrow)
11340 {
c19d1205
ZW
11341 if (inst.instruction < 0xffff)
11342 inst.instruction = THUMB_OP32 (inst.instruction);
3c707909 11343
5f4273c7
NC
11344 encode_thumb2_ldmstm (inst.operands[0].reg, inst.operands[1].imm,
11345 inst.operands[0].writeback);
90e4755a
RE
11346 }
11347 }
c19d1205 11348 else
90e4755a 11349 {
c19d1205
ZW
11350 constraint (inst.operands[0].reg > 7
11351 || (inst.operands[1].imm & ~0xff), BAD_HIREG);
1198ca51
PB
11352 constraint (inst.instruction != T_MNEM_ldmia
11353 && inst.instruction != T_MNEM_stmia,
11354 _("Thumb-2 instruction only valid in unified syntax"));
c19d1205 11355 if (inst.instruction == T_MNEM_stmia)
f03698e6 11356 {
c19d1205
ZW
11357 if (!inst.operands[0].writeback)
11358 as_warn (_("this instruction will write back the base register"));
11359 if ((inst.operands[1].imm & (1 << inst.operands[0].reg))
11360 && (inst.operands[1].imm & ((1 << inst.operands[0].reg) - 1)))
1e5b0379 11361 as_warn (_("value stored for r%d is UNKNOWN"),
c19d1205 11362 inst.operands[0].reg);
f03698e6 11363 }
c19d1205 11364 else
90e4755a 11365 {
c19d1205
ZW
11366 if (!inst.operands[0].writeback
11367 && !(inst.operands[1].imm & (1 << inst.operands[0].reg)))
11368 as_warn (_("this instruction will write back the base register"));
11369 else if (inst.operands[0].writeback
11370 && (inst.operands[1].imm & (1 << inst.operands[0].reg)))
11371 as_warn (_("this instruction will not write back the base register"));
90e4755a
RE
11372 }
11373
c19d1205
ZW
11374 inst.instruction = THUMB_OP16 (inst.instruction);
11375 inst.instruction |= inst.operands[0].reg << 8;
11376 inst.instruction |= inst.operands[1].imm;
11377 }
11378}
e28cd48c 11379
c19d1205
ZW
11380static void
11381do_t_ldrex (void)
11382{
11383 constraint (!inst.operands[1].isreg || !inst.operands[1].preind
11384 || inst.operands[1].postind || inst.operands[1].writeback
11385 || inst.operands[1].immisreg || inst.operands[1].shifted
11386 || inst.operands[1].negative,
01cfc07f 11387 BAD_ADDR_MODE);
e28cd48c 11388
5be8be5d
DG
11389 constraint ((inst.operands[1].reg == REG_PC), BAD_PC);
11390
c19d1205
ZW
11391 inst.instruction |= inst.operands[0].reg << 12;
11392 inst.instruction |= inst.operands[1].reg << 16;
11393 inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_U8;
11394}
e28cd48c 11395
c19d1205
ZW
11396static void
11397do_t_ldrexd (void)
11398{
11399 if (!inst.operands[1].present)
1cac9012 11400 {
c19d1205
ZW
11401 constraint (inst.operands[0].reg == REG_LR,
11402 _("r14 not allowed as first register "
11403 "when second register is omitted"));
11404 inst.operands[1].reg = inst.operands[0].reg + 1;
b99bd4ef 11405 }
c19d1205
ZW
11406 constraint (inst.operands[0].reg == inst.operands[1].reg,
11407 BAD_OVERLAP);
b99bd4ef 11408
c19d1205
ZW
11409 inst.instruction |= inst.operands[0].reg << 12;
11410 inst.instruction |= inst.operands[1].reg << 8;
11411 inst.instruction |= inst.operands[2].reg << 16;
b99bd4ef
NC
11412}
11413
11414static void
c19d1205 11415do_t_ldst (void)
b99bd4ef 11416{
0110f2b8
PB
11417 unsigned long opcode;
11418 int Rn;
11419
e07e6e58
NC
11420 if (inst.operands[0].isreg
11421 && !inst.operands[0].preind
11422 && inst.operands[0].reg == REG_PC)
11423 set_it_insn_type_last ();
11424
0110f2b8 11425 opcode = inst.instruction;
c19d1205 11426 if (unified_syntax)
b99bd4ef 11427 {
53365c0d
PB
11428 if (!inst.operands[1].isreg)
11429 {
11430 if (opcode <= 0xffff)
11431 inst.instruction = THUMB_OP32 (opcode);
8335d6aa 11432 if (move_or_literal_pool (0, CONST_THUMB, /*mode_3=*/FALSE))
53365c0d
PB
11433 return;
11434 }
0110f2b8
PB
11435 if (inst.operands[1].isreg
11436 && !inst.operands[1].writeback
c19d1205
ZW
11437 && !inst.operands[1].shifted && !inst.operands[1].postind
11438 && !inst.operands[1].negative && inst.operands[0].reg <= 7
0110f2b8
PB
11439 && opcode <= 0xffff
11440 && inst.size_req != 4)
c19d1205 11441 {
0110f2b8
PB
11442 /* Insn may have a 16-bit form. */
11443 Rn = inst.operands[1].reg;
11444 if (inst.operands[1].immisreg)
11445 {
11446 inst.instruction = THUMB_OP16 (opcode);
5f4273c7 11447 /* [Rn, Rik] */
0110f2b8
PB
11448 if (Rn <= 7 && inst.operands[1].imm <= 7)
11449 goto op16;
5be8be5d
DG
11450 else if (opcode != T_MNEM_ldr && opcode != T_MNEM_str)
11451 reject_bad_reg (inst.operands[1].imm);
0110f2b8
PB
11452 }
11453 else if ((Rn <= 7 && opcode != T_MNEM_ldrsh
11454 && opcode != T_MNEM_ldrsb)
11455 || ((Rn == REG_PC || Rn == REG_SP) && opcode == T_MNEM_ldr)
11456 || (Rn == REG_SP && opcode == T_MNEM_str))
11457 {
11458 /* [Rn, #const] */
11459 if (Rn > 7)
11460 {
11461 if (Rn == REG_PC)
11462 {
11463 if (inst.reloc.pc_rel)
11464 opcode = T_MNEM_ldr_pc2;
11465 else
11466 opcode = T_MNEM_ldr_pc;
11467 }
11468 else
11469 {
11470 if (opcode == T_MNEM_ldr)
11471 opcode = T_MNEM_ldr_sp;
11472 else
11473 opcode = T_MNEM_str_sp;
11474 }
11475 inst.instruction = inst.operands[0].reg << 8;
11476 }
11477 else
11478 {
11479 inst.instruction = inst.operands[0].reg;
11480 inst.instruction |= inst.operands[1].reg << 3;
11481 }
11482 inst.instruction |= THUMB_OP16 (opcode);
11483 if (inst.size_req == 2)
11484 inst.reloc.type = BFD_RELOC_ARM_THUMB_OFFSET;
11485 else
11486 inst.relax = opcode;
11487 return;
11488 }
c19d1205 11489 }
0110f2b8 11490 /* Definitely a 32-bit variant. */
5be8be5d 11491
8d67f500
NC
11492 /* Warning for Erratum 752419. */
11493 if (opcode == T_MNEM_ldr
11494 && inst.operands[0].reg == REG_SP
11495 && inst.operands[1].writeback == 1
11496 && !inst.operands[1].immisreg)
11497 {
11498 if (no_cpu_selected ()
11499 || (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v7)
477330fc
RM
11500 && !ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v7a)
11501 && !ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v7r)))
8d67f500
NC
11502 as_warn (_("This instruction may be unpredictable "
11503 "if executed on M-profile cores "
11504 "with interrupts enabled."));
11505 }
11506
5be8be5d 11507 /* Do some validations regarding addressing modes. */
1be5fd2e 11508 if (inst.operands[1].immisreg)
5be8be5d
DG
11509 reject_bad_reg (inst.operands[1].imm);
11510
1be5fd2e
NC
11511 constraint (inst.operands[1].writeback == 1
11512 && inst.operands[0].reg == inst.operands[1].reg,
11513 BAD_OVERLAP);
11514
0110f2b8 11515 inst.instruction = THUMB_OP32 (opcode);
c19d1205
ZW
11516 inst.instruction |= inst.operands[0].reg << 12;
11517 encode_thumb32_addr_mode (1, /*is_t=*/FALSE, /*is_d=*/FALSE);
1be5fd2e 11518 check_ldr_r15_aligned ();
b99bd4ef
NC
11519 return;
11520 }
11521
c19d1205
ZW
11522 constraint (inst.operands[0].reg > 7, BAD_HIREG);
11523
11524 if (inst.instruction == T_MNEM_ldrsh || inst.instruction == T_MNEM_ldrsb)
b99bd4ef 11525 {
c19d1205
ZW
11526 /* Only [Rn,Rm] is acceptable. */
11527 constraint (inst.operands[1].reg > 7 || inst.operands[1].imm > 7, BAD_HIREG);
11528 constraint (!inst.operands[1].isreg || !inst.operands[1].immisreg
11529 || inst.operands[1].postind || inst.operands[1].shifted
11530 || inst.operands[1].negative,
11531 _("Thumb does not support this addressing mode"));
11532 inst.instruction = THUMB_OP16 (inst.instruction);
11533 goto op16;
b99bd4ef 11534 }
5f4273c7 11535
c19d1205
ZW
11536 inst.instruction = THUMB_OP16 (inst.instruction);
11537 if (!inst.operands[1].isreg)
8335d6aa 11538 if (move_or_literal_pool (0, CONST_THUMB, /*mode_3=*/FALSE))
c19d1205 11539 return;
b99bd4ef 11540
c19d1205
ZW
11541 constraint (!inst.operands[1].preind
11542 || inst.operands[1].shifted
11543 || inst.operands[1].writeback,
11544 _("Thumb does not support this addressing mode"));
11545 if (inst.operands[1].reg == REG_PC || inst.operands[1].reg == REG_SP)
90e4755a 11546 {
c19d1205
ZW
11547 constraint (inst.instruction & 0x0600,
11548 _("byte or halfword not valid for base register"));
11549 constraint (inst.operands[1].reg == REG_PC
11550 && !(inst.instruction & THUMB_LOAD_BIT),
11551 _("r15 based store not allowed"));
11552 constraint (inst.operands[1].immisreg,
11553 _("invalid base register for register offset"));
b99bd4ef 11554
c19d1205
ZW
11555 if (inst.operands[1].reg == REG_PC)
11556 inst.instruction = T_OPCODE_LDR_PC;
11557 else if (inst.instruction & THUMB_LOAD_BIT)
11558 inst.instruction = T_OPCODE_LDR_SP;
11559 else
11560 inst.instruction = T_OPCODE_STR_SP;
b99bd4ef 11561
c19d1205
ZW
11562 inst.instruction |= inst.operands[0].reg << 8;
11563 inst.reloc.type = BFD_RELOC_ARM_THUMB_OFFSET;
11564 return;
11565 }
90e4755a 11566
c19d1205
ZW
11567 constraint (inst.operands[1].reg > 7, BAD_HIREG);
11568 if (!inst.operands[1].immisreg)
11569 {
11570 /* Immediate offset. */
11571 inst.instruction |= inst.operands[0].reg;
11572 inst.instruction |= inst.operands[1].reg << 3;
11573 inst.reloc.type = BFD_RELOC_ARM_THUMB_OFFSET;
11574 return;
11575 }
90e4755a 11576
c19d1205
ZW
11577 /* Register offset. */
11578 constraint (inst.operands[1].imm > 7, BAD_HIREG);
11579 constraint (inst.operands[1].negative,
11580 _("Thumb does not support this addressing mode"));
90e4755a 11581
c19d1205
ZW
11582 op16:
11583 switch (inst.instruction)
11584 {
11585 case T_OPCODE_STR_IW: inst.instruction = T_OPCODE_STR_RW; break;
11586 case T_OPCODE_STR_IH: inst.instruction = T_OPCODE_STR_RH; break;
11587 case T_OPCODE_STR_IB: inst.instruction = T_OPCODE_STR_RB; break;
11588 case T_OPCODE_LDR_IW: inst.instruction = T_OPCODE_LDR_RW; break;
11589 case T_OPCODE_LDR_IH: inst.instruction = T_OPCODE_LDR_RH; break;
11590 case T_OPCODE_LDR_IB: inst.instruction = T_OPCODE_LDR_RB; break;
11591 case 0x5600 /* ldrsb */:
11592 case 0x5e00 /* ldrsh */: break;
11593 default: abort ();
11594 }
90e4755a 11595
c19d1205
ZW
11596 inst.instruction |= inst.operands[0].reg;
11597 inst.instruction |= inst.operands[1].reg << 3;
11598 inst.instruction |= inst.operands[1].imm << 6;
11599}
90e4755a 11600
c19d1205
ZW
11601static void
11602do_t_ldstd (void)
11603{
11604 if (!inst.operands[1].present)
b99bd4ef 11605 {
c19d1205
ZW
11606 inst.operands[1].reg = inst.operands[0].reg + 1;
11607 constraint (inst.operands[0].reg == REG_LR,
11608 _("r14 not allowed here"));
bd340a04 11609 constraint (inst.operands[0].reg == REG_R12,
477330fc 11610 _("r12 not allowed here"));
b99bd4ef 11611 }
bd340a04
MGD
11612
11613 if (inst.operands[2].writeback
11614 && (inst.operands[0].reg == inst.operands[2].reg
11615 || inst.operands[1].reg == inst.operands[2].reg))
11616 as_warn (_("base register written back, and overlaps "
477330fc 11617 "one of transfer registers"));
bd340a04 11618
c19d1205
ZW
11619 inst.instruction |= inst.operands[0].reg << 12;
11620 inst.instruction |= inst.operands[1].reg << 8;
11621 encode_thumb32_addr_mode (2, /*is_t=*/FALSE, /*is_d=*/TRUE);
b99bd4ef
NC
11622}
11623
c19d1205
ZW
11624static void
11625do_t_ldstt (void)
11626{
11627 inst.instruction |= inst.operands[0].reg << 12;
11628 encode_thumb32_addr_mode (1, /*is_t=*/TRUE, /*is_d=*/FALSE);
11629}
a737bd4d 11630
b99bd4ef 11631static void
c19d1205 11632do_t_mla (void)
b99bd4ef 11633{
fdfde340 11634 unsigned Rd, Rn, Rm, Ra;
c921be7d 11635
fdfde340
JM
11636 Rd = inst.operands[0].reg;
11637 Rn = inst.operands[1].reg;
11638 Rm = inst.operands[2].reg;
11639 Ra = inst.operands[3].reg;
11640
11641 reject_bad_reg (Rd);
11642 reject_bad_reg (Rn);
11643 reject_bad_reg (Rm);
11644 reject_bad_reg (Ra);
11645
11646 inst.instruction |= Rd << 8;
11647 inst.instruction |= Rn << 16;
11648 inst.instruction |= Rm;
11649 inst.instruction |= Ra << 12;
c19d1205 11650}
b99bd4ef 11651
c19d1205
ZW
11652static void
11653do_t_mlal (void)
11654{
fdfde340
JM
11655 unsigned RdLo, RdHi, Rn, Rm;
11656
11657 RdLo = inst.operands[0].reg;
11658 RdHi = inst.operands[1].reg;
11659 Rn = inst.operands[2].reg;
11660 Rm = inst.operands[3].reg;
11661
11662 reject_bad_reg (RdLo);
11663 reject_bad_reg (RdHi);
11664 reject_bad_reg (Rn);
11665 reject_bad_reg (Rm);
11666
11667 inst.instruction |= RdLo << 12;
11668 inst.instruction |= RdHi << 8;
11669 inst.instruction |= Rn << 16;
11670 inst.instruction |= Rm;
c19d1205 11671}
b99bd4ef 11672
c19d1205
ZW
11673static void
11674do_t_mov_cmp (void)
11675{
fdfde340
JM
11676 unsigned Rn, Rm;
11677
11678 Rn = inst.operands[0].reg;
11679 Rm = inst.operands[1].reg;
11680
e07e6e58
NC
11681 if (Rn == REG_PC)
11682 set_it_insn_type_last ();
11683
c19d1205 11684 if (unified_syntax)
b99bd4ef 11685 {
c19d1205
ZW
11686 int r0off = (inst.instruction == T_MNEM_mov
11687 || inst.instruction == T_MNEM_movs) ? 8 : 16;
0110f2b8 11688 unsigned long opcode;
3d388997
PB
11689 bfd_boolean narrow;
11690 bfd_boolean low_regs;
11691
fdfde340 11692 low_regs = (Rn <= 7 && Rm <= 7);
0110f2b8 11693 opcode = inst.instruction;
e07e6e58 11694 if (in_it_block ())
0110f2b8 11695 narrow = opcode != T_MNEM_movs;
3d388997 11696 else
0110f2b8 11697 narrow = opcode != T_MNEM_movs || low_regs;
3d388997
PB
11698 if (inst.size_req == 4
11699 || inst.operands[1].shifted)
11700 narrow = FALSE;
11701
efd81785
PB
11702 /* MOVS PC, LR is encoded as SUBS PC, LR, #0. */
11703 if (opcode == T_MNEM_movs && inst.operands[1].isreg
11704 && !inst.operands[1].shifted
fdfde340
JM
11705 && Rn == REG_PC
11706 && Rm == REG_LR)
efd81785
PB
11707 {
11708 inst.instruction = T2_SUBS_PC_LR;
11709 return;
11710 }
11711
fdfde340
JM
11712 if (opcode == T_MNEM_cmp)
11713 {
11714 constraint (Rn == REG_PC, BAD_PC);
94206790
MM
11715 if (narrow)
11716 {
11717 /* In the Thumb-2 ISA, use of R13 as Rm is deprecated,
11718 but valid. */
11719 warn_deprecated_sp (Rm);
11720 /* R15 was documented as a valid choice for Rm in ARMv6,
11721 but as UNPREDICTABLE in ARMv7. ARM's proprietary
11722 tools reject R15, so we do too. */
11723 constraint (Rm == REG_PC, BAD_PC);
11724 }
11725 else
11726 reject_bad_reg (Rm);
fdfde340
JM
11727 }
11728 else if (opcode == T_MNEM_mov
11729 || opcode == T_MNEM_movs)
11730 {
11731 if (inst.operands[1].isreg)
11732 {
11733 if (opcode == T_MNEM_movs)
11734 {
11735 reject_bad_reg (Rn);
11736 reject_bad_reg (Rm);
11737 }
76fa04a4
MGD
11738 else if (narrow)
11739 {
11740 /* This is mov.n. */
11741 if ((Rn == REG_SP || Rn == REG_PC)
11742 && (Rm == REG_SP || Rm == REG_PC))
11743 {
5c3696f8 11744 as_tsktsk (_("Use of r%u as a source register is "
76fa04a4
MGD
11745 "deprecated when r%u is the destination "
11746 "register."), Rm, Rn);
11747 }
11748 }
11749 else
11750 {
11751 /* This is mov.w. */
11752 constraint (Rn == REG_PC, BAD_PC);
11753 constraint (Rm == REG_PC, BAD_PC);
11754 constraint (Rn == REG_SP && Rm == REG_SP, BAD_SP);
11755 }
fdfde340
JM
11756 }
11757 else
11758 reject_bad_reg (Rn);
11759 }
11760
c19d1205
ZW
11761 if (!inst.operands[1].isreg)
11762 {
0110f2b8 11763 /* Immediate operand. */
e07e6e58 11764 if (!in_it_block () && opcode == T_MNEM_mov)
0110f2b8
PB
11765 narrow = 0;
11766 if (low_regs && narrow)
11767 {
11768 inst.instruction = THUMB_OP16 (opcode);
fdfde340 11769 inst.instruction |= Rn << 8;
0110f2b8 11770 if (inst.size_req == 2)
72d98d16
MG
11771 {
11772 if (inst.reloc.type < BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
11773 || inst.reloc.type > BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC)
11774 inst.reloc.type = BFD_RELOC_ARM_THUMB_IMM;
11775 }
0110f2b8 11776 else
72d98d16 11777 inst.relax = opcode;
0110f2b8
PB
11778 }
11779 else
11780 {
11781 inst.instruction = THUMB_OP32 (inst.instruction);
11782 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
fdfde340 11783 inst.instruction |= Rn << r0off;
0110f2b8
PB
11784 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
11785 }
c19d1205 11786 }
728ca7c9
PB
11787 else if (inst.operands[1].shifted && inst.operands[1].immisreg
11788 && (inst.instruction == T_MNEM_mov
11789 || inst.instruction == T_MNEM_movs))
11790 {
11791 /* Register shifts are encoded as separate shift instructions. */
11792 bfd_boolean flags = (inst.instruction == T_MNEM_movs);
11793
e07e6e58 11794 if (in_it_block ())
728ca7c9
PB
11795 narrow = !flags;
11796 else
11797 narrow = flags;
11798
11799 if (inst.size_req == 4)
11800 narrow = FALSE;
11801
11802 if (!low_regs || inst.operands[1].imm > 7)
11803 narrow = FALSE;
11804
fdfde340 11805 if (Rn != Rm)
728ca7c9
PB
11806 narrow = FALSE;
11807
11808 switch (inst.operands[1].shift_kind)
11809 {
11810 case SHIFT_LSL:
11811 opcode = narrow ? T_OPCODE_LSL_R : THUMB_OP32 (T_MNEM_lsl);
11812 break;
11813 case SHIFT_ASR:
11814 opcode = narrow ? T_OPCODE_ASR_R : THUMB_OP32 (T_MNEM_asr);
11815 break;
11816 case SHIFT_LSR:
11817 opcode = narrow ? T_OPCODE_LSR_R : THUMB_OP32 (T_MNEM_lsr);
11818 break;
11819 case SHIFT_ROR:
11820 opcode = narrow ? T_OPCODE_ROR_R : THUMB_OP32 (T_MNEM_ror);
11821 break;
11822 default:
5f4273c7 11823 abort ();
728ca7c9
PB
11824 }
11825
11826 inst.instruction = opcode;
11827 if (narrow)
11828 {
fdfde340 11829 inst.instruction |= Rn;
728ca7c9
PB
11830 inst.instruction |= inst.operands[1].imm << 3;
11831 }
11832 else
11833 {
11834 if (flags)
11835 inst.instruction |= CONDS_BIT;
11836
fdfde340
JM
11837 inst.instruction |= Rn << 8;
11838 inst.instruction |= Rm << 16;
728ca7c9
PB
11839 inst.instruction |= inst.operands[1].imm;
11840 }
11841 }
3d388997 11842 else if (!narrow)
c19d1205 11843 {
728ca7c9
PB
11844 /* Some mov with immediate shift have narrow variants.
11845 Register shifts are handled above. */
11846 if (low_regs && inst.operands[1].shifted
11847 && (inst.instruction == T_MNEM_mov
11848 || inst.instruction == T_MNEM_movs))
11849 {
e07e6e58 11850 if (in_it_block ())
728ca7c9
PB
11851 narrow = (inst.instruction == T_MNEM_mov);
11852 else
11853 narrow = (inst.instruction == T_MNEM_movs);
11854 }
11855
11856 if (narrow)
11857 {
11858 switch (inst.operands[1].shift_kind)
11859 {
11860 case SHIFT_LSL: inst.instruction = T_OPCODE_LSL_I; break;
11861 case SHIFT_LSR: inst.instruction = T_OPCODE_LSR_I; break;
11862 case SHIFT_ASR: inst.instruction = T_OPCODE_ASR_I; break;
11863 default: narrow = FALSE; break;
11864 }
11865 }
11866
11867 if (narrow)
11868 {
fdfde340
JM
11869 inst.instruction |= Rn;
11870 inst.instruction |= Rm << 3;
728ca7c9
PB
11871 inst.reloc.type = BFD_RELOC_ARM_THUMB_SHIFT;
11872 }
11873 else
11874 {
11875 inst.instruction = THUMB_OP32 (inst.instruction);
fdfde340 11876 inst.instruction |= Rn << r0off;
728ca7c9
PB
11877 encode_thumb32_shifted_operand (1);
11878 }
c19d1205
ZW
11879 }
11880 else
11881 switch (inst.instruction)
11882 {
11883 case T_MNEM_mov:
837b3435 11884 /* In v4t or v5t a move of two lowregs produces unpredictable
c6400f8a
MGD
11885 results. Don't allow this. */
11886 if (low_regs)
11887 {
11888 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6),
11889 "MOV Rd, Rs with two low registers is not "
11890 "permitted on this architecture");
fa94de6b 11891 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used,
c6400f8a
MGD
11892 arm_ext_v6);
11893 }
11894
c19d1205 11895 inst.instruction = T_OPCODE_MOV_HR;
fdfde340
JM
11896 inst.instruction |= (Rn & 0x8) << 4;
11897 inst.instruction |= (Rn & 0x7);
11898 inst.instruction |= Rm << 3;
c19d1205 11899 break;
b99bd4ef 11900
c19d1205
ZW
11901 case T_MNEM_movs:
11902 /* We know we have low registers at this point.
941a8a52
MGD
11903 Generate LSLS Rd, Rs, #0. */
11904 inst.instruction = T_OPCODE_LSL_I;
fdfde340
JM
11905 inst.instruction |= Rn;
11906 inst.instruction |= Rm << 3;
c19d1205
ZW
11907 break;
11908
11909 case T_MNEM_cmp:
3d388997 11910 if (low_regs)
c19d1205
ZW
11911 {
11912 inst.instruction = T_OPCODE_CMP_LR;
fdfde340
JM
11913 inst.instruction |= Rn;
11914 inst.instruction |= Rm << 3;
c19d1205
ZW
11915 }
11916 else
11917 {
11918 inst.instruction = T_OPCODE_CMP_HR;
fdfde340
JM
11919 inst.instruction |= (Rn & 0x8) << 4;
11920 inst.instruction |= (Rn & 0x7);
11921 inst.instruction |= Rm << 3;
c19d1205
ZW
11922 }
11923 break;
11924 }
b99bd4ef
NC
11925 return;
11926 }
11927
c19d1205 11928 inst.instruction = THUMB_OP16 (inst.instruction);
539d4391
NC
11929
11930 /* PR 10443: Do not silently ignore shifted operands. */
11931 constraint (inst.operands[1].shifted,
11932 _("shifts in CMP/MOV instructions are only supported in unified syntax"));
11933
c19d1205 11934 if (inst.operands[1].isreg)
b99bd4ef 11935 {
fdfde340 11936 if (Rn < 8 && Rm < 8)
b99bd4ef 11937 {
c19d1205
ZW
11938 /* A move of two lowregs is encoded as ADD Rd, Rs, #0
11939 since a MOV instruction produces unpredictable results. */
11940 if (inst.instruction == T_OPCODE_MOV_I8)
11941 inst.instruction = T_OPCODE_ADD_I3;
b99bd4ef 11942 else
c19d1205 11943 inst.instruction = T_OPCODE_CMP_LR;
b99bd4ef 11944
fdfde340
JM
11945 inst.instruction |= Rn;
11946 inst.instruction |= Rm << 3;
b99bd4ef
NC
11947 }
11948 else
11949 {
c19d1205
ZW
11950 if (inst.instruction == T_OPCODE_MOV_I8)
11951 inst.instruction = T_OPCODE_MOV_HR;
11952 else
11953 inst.instruction = T_OPCODE_CMP_HR;
11954 do_t_cpy ();
b99bd4ef
NC
11955 }
11956 }
c19d1205 11957 else
b99bd4ef 11958 {
fdfde340 11959 constraint (Rn > 7,
c19d1205 11960 _("only lo regs allowed with immediate"));
fdfde340 11961 inst.instruction |= Rn << 8;
c19d1205
ZW
11962 inst.reloc.type = BFD_RELOC_ARM_THUMB_IMM;
11963 }
11964}
b99bd4ef 11965
c19d1205
ZW
11966static void
11967do_t_mov16 (void)
11968{
fdfde340 11969 unsigned Rd;
b6895b4f
PB
11970 bfd_vma imm;
11971 bfd_boolean top;
11972
11973 top = (inst.instruction & 0x00800000) != 0;
11974 if (inst.reloc.type == BFD_RELOC_ARM_MOVW)
11975 {
11976 constraint (top, _(":lower16: not allowed this instruction"));
11977 inst.reloc.type = BFD_RELOC_ARM_THUMB_MOVW;
11978 }
11979 else if (inst.reloc.type == BFD_RELOC_ARM_MOVT)
11980 {
11981 constraint (!top, _(":upper16: not allowed this instruction"));
11982 inst.reloc.type = BFD_RELOC_ARM_THUMB_MOVT;
11983 }
11984
fdfde340
JM
11985 Rd = inst.operands[0].reg;
11986 reject_bad_reg (Rd);
11987
11988 inst.instruction |= Rd << 8;
b6895b4f
PB
11989 if (inst.reloc.type == BFD_RELOC_UNUSED)
11990 {
11991 imm = inst.reloc.exp.X_add_number;
11992 inst.instruction |= (imm & 0xf000) << 4;
11993 inst.instruction |= (imm & 0x0800) << 15;
11994 inst.instruction |= (imm & 0x0700) << 4;
11995 inst.instruction |= (imm & 0x00ff);
11996 }
c19d1205 11997}
b99bd4ef 11998
c19d1205
ZW
11999static void
12000do_t_mvn_tst (void)
12001{
fdfde340 12002 unsigned Rn, Rm;
c921be7d 12003
fdfde340
JM
12004 Rn = inst.operands[0].reg;
12005 Rm = inst.operands[1].reg;
12006
12007 if (inst.instruction == T_MNEM_cmp
12008 || inst.instruction == T_MNEM_cmn)
12009 constraint (Rn == REG_PC, BAD_PC);
12010 else
12011 reject_bad_reg (Rn);
12012 reject_bad_reg (Rm);
12013
c19d1205
ZW
12014 if (unified_syntax)
12015 {
12016 int r0off = (inst.instruction == T_MNEM_mvn
12017 || inst.instruction == T_MNEM_mvns) ? 8 : 16;
3d388997
PB
12018 bfd_boolean narrow;
12019
12020 if (inst.size_req == 4
12021 || inst.instruction > 0xffff
12022 || inst.operands[1].shifted
fdfde340 12023 || Rn > 7 || Rm > 7)
3d388997 12024 narrow = FALSE;
fe8b4cc3
KT
12025 else if (inst.instruction == T_MNEM_cmn
12026 || inst.instruction == T_MNEM_tst)
3d388997
PB
12027 narrow = TRUE;
12028 else if (THUMB_SETS_FLAGS (inst.instruction))
e07e6e58 12029 narrow = !in_it_block ();
3d388997 12030 else
e07e6e58 12031 narrow = in_it_block ();
3d388997 12032
c19d1205 12033 if (!inst.operands[1].isreg)
b99bd4ef 12034 {
c19d1205
ZW
12035 /* For an immediate, we always generate a 32-bit opcode;
12036 section relaxation will shrink it later if possible. */
12037 if (inst.instruction < 0xffff)
12038 inst.instruction = THUMB_OP32 (inst.instruction);
12039 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
fdfde340 12040 inst.instruction |= Rn << r0off;
c19d1205 12041 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
b99bd4ef 12042 }
c19d1205 12043 else
b99bd4ef 12044 {
c19d1205 12045 /* See if we can do this with a 16-bit instruction. */
3d388997 12046 if (narrow)
b99bd4ef 12047 {
c19d1205 12048 inst.instruction = THUMB_OP16 (inst.instruction);
fdfde340
JM
12049 inst.instruction |= Rn;
12050 inst.instruction |= Rm << 3;
b99bd4ef 12051 }
c19d1205 12052 else
b99bd4ef 12053 {
c19d1205
ZW
12054 constraint (inst.operands[1].shifted
12055 && inst.operands[1].immisreg,
12056 _("shift must be constant"));
12057 if (inst.instruction < 0xffff)
12058 inst.instruction = THUMB_OP32 (inst.instruction);
fdfde340 12059 inst.instruction |= Rn << r0off;
c19d1205 12060 encode_thumb32_shifted_operand (1);
b99bd4ef 12061 }
b99bd4ef
NC
12062 }
12063 }
12064 else
12065 {
c19d1205
ZW
12066 constraint (inst.instruction > 0xffff
12067 || inst.instruction == T_MNEM_mvns, BAD_THUMB32);
12068 constraint (!inst.operands[1].isreg || inst.operands[1].shifted,
12069 _("unshifted register required"));
fdfde340 12070 constraint (Rn > 7 || Rm > 7,
c19d1205 12071 BAD_HIREG);
b99bd4ef 12072
c19d1205 12073 inst.instruction = THUMB_OP16 (inst.instruction);
fdfde340
JM
12074 inst.instruction |= Rn;
12075 inst.instruction |= Rm << 3;
b99bd4ef 12076 }
b99bd4ef
NC
12077}
12078
b05fe5cf 12079static void
c19d1205 12080do_t_mrs (void)
b05fe5cf 12081{
fdfde340 12082 unsigned Rd;
037e8744
JB
12083
12084 if (do_vfp_nsyn_mrs () == SUCCESS)
12085 return;
12086
90ec0d68
MGD
12087 Rd = inst.operands[0].reg;
12088 reject_bad_reg (Rd);
12089 inst.instruction |= Rd << 8;
12090
12091 if (inst.operands[1].isreg)
62b3e311 12092 {
90ec0d68
MGD
12093 unsigned br = inst.operands[1].reg;
12094 if (((br & 0x200) == 0) && ((br & 0xf000) != 0xf000))
12095 as_bad (_("bad register for mrs"));
12096
12097 inst.instruction |= br & (0xf << 16);
12098 inst.instruction |= (br & 0x300) >> 4;
12099 inst.instruction |= (br & SPSR_BIT) >> 2;
62b3e311
PB
12100 }
12101 else
12102 {
90ec0d68 12103 int flags = inst.operands[1].imm & (PSR_c|PSR_x|PSR_s|PSR_f|SPSR_BIT);
5f4273c7 12104
d2cd1205 12105 if (ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_m))
1a43faaf
NC
12106 {
12107 /* PR gas/12698: The constraint is only applied for m_profile.
12108 If the user has specified -march=all, we want to ignore it as
12109 we are building for any CPU type, including non-m variants. */
823d2571
TG
12110 bfd_boolean m_profile =
12111 !ARM_FEATURE_CORE_EQUAL (selected_cpu, arm_arch_any);
1a43faaf
NC
12112 constraint ((flags != 0) && m_profile, _("selected processor does "
12113 "not support requested special purpose register"));
12114 }
90ec0d68 12115 else
d2cd1205
JB
12116 /* mrs only accepts APSR/CPSR/SPSR/CPSR_all/SPSR_all (for non-M profile
12117 devices). */
12118 constraint ((flags & ~SPSR_BIT) != (PSR_c|PSR_f),
12119 _("'APSR', 'CPSR' or 'SPSR' expected"));
fdfde340 12120
90ec0d68
MGD
12121 inst.instruction |= (flags & SPSR_BIT) >> 2;
12122 inst.instruction |= inst.operands[1].imm & 0xff;
12123 inst.instruction |= 0xf0000;
12124 }
c19d1205 12125}
b05fe5cf 12126
c19d1205
ZW
12127static void
12128do_t_msr (void)
12129{
62b3e311 12130 int flags;
fdfde340 12131 unsigned Rn;
62b3e311 12132
037e8744
JB
12133 if (do_vfp_nsyn_msr () == SUCCESS)
12134 return;
12135
c19d1205
ZW
12136 constraint (!inst.operands[1].isreg,
12137 _("Thumb encoding does not support an immediate here"));
90ec0d68
MGD
12138
12139 if (inst.operands[0].isreg)
12140 flags = (int)(inst.operands[0].reg);
12141 else
12142 flags = inst.operands[0].imm;
12143
d2cd1205 12144 if (ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_m))
62b3e311 12145 {
d2cd1205
JB
12146 int bits = inst.operands[0].imm & (PSR_c|PSR_x|PSR_s|PSR_f|SPSR_BIT);
12147
1a43faaf 12148 /* PR gas/12698: The constraint is only applied for m_profile.
477330fc
RM
12149 If the user has specified -march=all, we want to ignore it as
12150 we are building for any CPU type, including non-m variants. */
823d2571
TG
12151 bfd_boolean m_profile =
12152 !ARM_FEATURE_CORE_EQUAL (selected_cpu, arm_arch_any);
1a43faaf 12153 constraint (((ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6_dsp)
477330fc
RM
12154 && (bits & ~(PSR_s | PSR_f)) != 0)
12155 || (!ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6_dsp)
12156 && bits != PSR_f)) && m_profile,
12157 _("selected processor does not support requested special "
12158 "purpose register"));
62b3e311
PB
12159 }
12160 else
d2cd1205
JB
12161 constraint ((flags & 0xff) != 0, _("selected processor does not support "
12162 "requested special purpose register"));
c921be7d 12163
fdfde340
JM
12164 Rn = inst.operands[1].reg;
12165 reject_bad_reg (Rn);
12166
62b3e311 12167 inst.instruction |= (flags & SPSR_BIT) >> 2;
90ec0d68
MGD
12168 inst.instruction |= (flags & 0xf0000) >> 8;
12169 inst.instruction |= (flags & 0x300) >> 4;
62b3e311 12170 inst.instruction |= (flags & 0xff);
fdfde340 12171 inst.instruction |= Rn << 16;
c19d1205 12172}
b05fe5cf 12173
c19d1205
ZW
12174static void
12175do_t_mul (void)
12176{
17828f45 12177 bfd_boolean narrow;
fdfde340 12178 unsigned Rd, Rn, Rm;
17828f45 12179
c19d1205
ZW
12180 if (!inst.operands[2].present)
12181 inst.operands[2].reg = inst.operands[0].reg;
b05fe5cf 12182
fdfde340
JM
12183 Rd = inst.operands[0].reg;
12184 Rn = inst.operands[1].reg;
12185 Rm = inst.operands[2].reg;
12186
17828f45 12187 if (unified_syntax)
b05fe5cf 12188 {
17828f45 12189 if (inst.size_req == 4
fdfde340
JM
12190 || (Rd != Rn
12191 && Rd != Rm)
12192 || Rn > 7
12193 || Rm > 7)
17828f45
JM
12194 narrow = FALSE;
12195 else if (inst.instruction == T_MNEM_muls)
e07e6e58 12196 narrow = !in_it_block ();
17828f45 12197 else
e07e6e58 12198 narrow = in_it_block ();
b05fe5cf 12199 }
c19d1205 12200 else
b05fe5cf 12201 {
17828f45 12202 constraint (inst.instruction == T_MNEM_muls, BAD_THUMB32);
fdfde340 12203 constraint (Rn > 7 || Rm > 7,
c19d1205 12204 BAD_HIREG);
17828f45
JM
12205 narrow = TRUE;
12206 }
b05fe5cf 12207
17828f45
JM
12208 if (narrow)
12209 {
12210 /* 16-bit MULS/Conditional MUL. */
c19d1205 12211 inst.instruction = THUMB_OP16 (inst.instruction);
fdfde340 12212 inst.instruction |= Rd;
b05fe5cf 12213
fdfde340
JM
12214 if (Rd == Rn)
12215 inst.instruction |= Rm << 3;
12216 else if (Rd == Rm)
12217 inst.instruction |= Rn << 3;
c19d1205
ZW
12218 else
12219 constraint (1, _("dest must overlap one source register"));
12220 }
17828f45
JM
12221 else
12222 {
e07e6e58
NC
12223 constraint (inst.instruction != T_MNEM_mul,
12224 _("Thumb-2 MUL must not set flags"));
17828f45
JM
12225 /* 32-bit MUL. */
12226 inst.instruction = THUMB_OP32 (inst.instruction);
fdfde340
JM
12227 inst.instruction |= Rd << 8;
12228 inst.instruction |= Rn << 16;
12229 inst.instruction |= Rm << 0;
12230
12231 reject_bad_reg (Rd);
12232 reject_bad_reg (Rn);
12233 reject_bad_reg (Rm);
17828f45 12234 }
c19d1205 12235}
b05fe5cf 12236
c19d1205
ZW
12237static void
12238do_t_mull (void)
12239{
fdfde340 12240 unsigned RdLo, RdHi, Rn, Rm;
b05fe5cf 12241
fdfde340
JM
12242 RdLo = inst.operands[0].reg;
12243 RdHi = inst.operands[1].reg;
12244 Rn = inst.operands[2].reg;
12245 Rm = inst.operands[3].reg;
12246
12247 reject_bad_reg (RdLo);
12248 reject_bad_reg (RdHi);
12249 reject_bad_reg (Rn);
12250 reject_bad_reg (Rm);
12251
12252 inst.instruction |= RdLo << 12;
12253 inst.instruction |= RdHi << 8;
12254 inst.instruction |= Rn << 16;
12255 inst.instruction |= Rm;
12256
12257 if (RdLo == RdHi)
c19d1205
ZW
12258 as_tsktsk (_("rdhi and rdlo must be different"));
12259}
b05fe5cf 12260
c19d1205
ZW
12261static void
12262do_t_nop (void)
12263{
e07e6e58
NC
12264 set_it_insn_type (NEUTRAL_IT_INSN);
12265
c19d1205
ZW
12266 if (unified_syntax)
12267 {
12268 if (inst.size_req == 4 || inst.operands[0].imm > 15)
b05fe5cf 12269 {
c19d1205
ZW
12270 inst.instruction = THUMB_OP32 (inst.instruction);
12271 inst.instruction |= inst.operands[0].imm;
12272 }
12273 else
12274 {
bc2d1808
NC
12275 /* PR9722: Check for Thumb2 availability before
12276 generating a thumb2 nop instruction. */
afa62d5e 12277 if (ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v6t2))
bc2d1808
NC
12278 {
12279 inst.instruction = THUMB_OP16 (inst.instruction);
12280 inst.instruction |= inst.operands[0].imm << 4;
12281 }
12282 else
12283 inst.instruction = 0x46c0;
c19d1205
ZW
12284 }
12285 }
12286 else
12287 {
12288 constraint (inst.operands[0].present,
12289 _("Thumb does not support NOP with hints"));
12290 inst.instruction = 0x46c0;
12291 }
12292}
b05fe5cf 12293
c19d1205
ZW
12294static void
12295do_t_neg (void)
12296{
12297 if (unified_syntax)
12298 {
3d388997
PB
12299 bfd_boolean narrow;
12300
12301 if (THUMB_SETS_FLAGS (inst.instruction))
e07e6e58 12302 narrow = !in_it_block ();
3d388997 12303 else
e07e6e58 12304 narrow = in_it_block ();
3d388997
PB
12305 if (inst.operands[0].reg > 7 || inst.operands[1].reg > 7)
12306 narrow = FALSE;
12307 if (inst.size_req == 4)
12308 narrow = FALSE;
12309
12310 if (!narrow)
c19d1205
ZW
12311 {
12312 inst.instruction = THUMB_OP32 (inst.instruction);
12313 inst.instruction |= inst.operands[0].reg << 8;
12314 inst.instruction |= inst.operands[1].reg << 16;
b05fe5cf
ZW
12315 }
12316 else
12317 {
c19d1205
ZW
12318 inst.instruction = THUMB_OP16 (inst.instruction);
12319 inst.instruction |= inst.operands[0].reg;
12320 inst.instruction |= inst.operands[1].reg << 3;
b05fe5cf
ZW
12321 }
12322 }
12323 else
12324 {
c19d1205
ZW
12325 constraint (inst.operands[0].reg > 7 || inst.operands[1].reg > 7,
12326 BAD_HIREG);
12327 constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32);
12328
12329 inst.instruction = THUMB_OP16 (inst.instruction);
12330 inst.instruction |= inst.operands[0].reg;
12331 inst.instruction |= inst.operands[1].reg << 3;
12332 }
12333}
12334
1c444d06
JM
12335static void
12336do_t_orn (void)
12337{
12338 unsigned Rd, Rn;
12339
12340 Rd = inst.operands[0].reg;
12341 Rn = inst.operands[1].present ? inst.operands[1].reg : Rd;
12342
fdfde340
JM
12343 reject_bad_reg (Rd);
12344 /* Rn == REG_SP is unpredictable; Rn == REG_PC is MVN. */
12345 reject_bad_reg (Rn);
12346
1c444d06
JM
12347 inst.instruction |= Rd << 8;
12348 inst.instruction |= Rn << 16;
12349
12350 if (!inst.operands[2].isreg)
12351 {
12352 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
12353 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
12354 }
12355 else
12356 {
12357 unsigned Rm;
12358
12359 Rm = inst.operands[2].reg;
fdfde340 12360 reject_bad_reg (Rm);
1c444d06
JM
12361
12362 constraint (inst.operands[2].shifted
12363 && inst.operands[2].immisreg,
12364 _("shift must be constant"));
12365 encode_thumb32_shifted_operand (2);
12366 }
12367}
12368
c19d1205
ZW
12369static void
12370do_t_pkhbt (void)
12371{
fdfde340
JM
12372 unsigned Rd, Rn, Rm;
12373
12374 Rd = inst.operands[0].reg;
12375 Rn = inst.operands[1].reg;
12376 Rm = inst.operands[2].reg;
12377
12378 reject_bad_reg (Rd);
12379 reject_bad_reg (Rn);
12380 reject_bad_reg (Rm);
12381
12382 inst.instruction |= Rd << 8;
12383 inst.instruction |= Rn << 16;
12384 inst.instruction |= Rm;
c19d1205
ZW
12385 if (inst.operands[3].present)
12386 {
12387 unsigned int val = inst.reloc.exp.X_add_number;
12388 constraint (inst.reloc.exp.X_op != O_constant,
12389 _("expression too complex"));
12390 inst.instruction |= (val & 0x1c) << 10;
12391 inst.instruction |= (val & 0x03) << 6;
b05fe5cf 12392 }
c19d1205 12393}
b05fe5cf 12394
c19d1205
ZW
12395static void
12396do_t_pkhtb (void)
12397{
12398 if (!inst.operands[3].present)
1ef52f49
NC
12399 {
12400 unsigned Rtmp;
12401
12402 inst.instruction &= ~0x00000020;
12403
12404 /* PR 10168. Swap the Rm and Rn registers. */
12405 Rtmp = inst.operands[1].reg;
12406 inst.operands[1].reg = inst.operands[2].reg;
12407 inst.operands[2].reg = Rtmp;
12408 }
c19d1205 12409 do_t_pkhbt ();
b05fe5cf
ZW
12410}
12411
c19d1205
ZW
12412static void
12413do_t_pld (void)
12414{
fdfde340
JM
12415 if (inst.operands[0].immisreg)
12416 reject_bad_reg (inst.operands[0].imm);
12417
c19d1205
ZW
12418 encode_thumb32_addr_mode (0, /*is_t=*/FALSE, /*is_d=*/FALSE);
12419}
b05fe5cf 12420
c19d1205
ZW
12421static void
12422do_t_push_pop (void)
b99bd4ef 12423{
e9f89963 12424 unsigned mask;
5f4273c7 12425
c19d1205
ZW
12426 constraint (inst.operands[0].writeback,
12427 _("push/pop do not support {reglist}^"));
12428 constraint (inst.reloc.type != BFD_RELOC_UNUSED,
12429 _("expression too complex"));
b99bd4ef 12430
e9f89963 12431 mask = inst.operands[0].imm;
d3bfe16e 12432 if (inst.size_req != 4 && (mask & ~0xff) == 0)
3c707909 12433 inst.instruction = THUMB_OP16 (inst.instruction) | mask;
d3bfe16e
JB
12434 else if (inst.size_req != 4
12435 && (mask & ~0xff) == (1 << (inst.instruction == T_MNEM_push
12436 ? REG_LR : REG_PC)))
b99bd4ef 12437 {
c19d1205
ZW
12438 inst.instruction = THUMB_OP16 (inst.instruction);
12439 inst.instruction |= THUMB_PP_PC_LR;
3c707909 12440 inst.instruction |= mask & 0xff;
c19d1205
ZW
12441 }
12442 else if (unified_syntax)
12443 {
3c707909 12444 inst.instruction = THUMB_OP32 (inst.instruction);
5f4273c7 12445 encode_thumb2_ldmstm (13, mask, TRUE);
c19d1205
ZW
12446 }
12447 else
12448 {
12449 inst.error = _("invalid register list to push/pop instruction");
12450 return;
12451 }
c19d1205 12452}
b99bd4ef 12453
c19d1205
ZW
12454static void
12455do_t_rbit (void)
12456{
fdfde340
JM
12457 unsigned Rd, Rm;
12458
12459 Rd = inst.operands[0].reg;
12460 Rm = inst.operands[1].reg;
12461
12462 reject_bad_reg (Rd);
12463 reject_bad_reg (Rm);
12464
12465 inst.instruction |= Rd << 8;
12466 inst.instruction |= Rm << 16;
12467 inst.instruction |= Rm;
c19d1205 12468}
b99bd4ef 12469
c19d1205
ZW
12470static void
12471do_t_rev (void)
12472{
fdfde340
JM
12473 unsigned Rd, Rm;
12474
12475 Rd = inst.operands[0].reg;
12476 Rm = inst.operands[1].reg;
12477
12478 reject_bad_reg (Rd);
12479 reject_bad_reg (Rm);
12480
12481 if (Rd <= 7 && Rm <= 7
c19d1205
ZW
12482 && inst.size_req != 4)
12483 {
12484 inst.instruction = THUMB_OP16 (inst.instruction);
fdfde340
JM
12485 inst.instruction |= Rd;
12486 inst.instruction |= Rm << 3;
c19d1205
ZW
12487 }
12488 else if (unified_syntax)
12489 {
12490 inst.instruction = THUMB_OP32 (inst.instruction);
fdfde340
JM
12491 inst.instruction |= Rd << 8;
12492 inst.instruction |= Rm << 16;
12493 inst.instruction |= Rm;
c19d1205
ZW
12494 }
12495 else
12496 inst.error = BAD_HIREG;
12497}
b99bd4ef 12498
1c444d06
JM
12499static void
12500do_t_rrx (void)
12501{
12502 unsigned Rd, Rm;
12503
12504 Rd = inst.operands[0].reg;
12505 Rm = inst.operands[1].reg;
12506
fdfde340
JM
12507 reject_bad_reg (Rd);
12508 reject_bad_reg (Rm);
c921be7d 12509
1c444d06
JM
12510 inst.instruction |= Rd << 8;
12511 inst.instruction |= Rm;
12512}
12513
c19d1205
ZW
12514static void
12515do_t_rsb (void)
12516{
fdfde340 12517 unsigned Rd, Rs;
b99bd4ef 12518
c19d1205
ZW
12519 Rd = inst.operands[0].reg;
12520 Rs = (inst.operands[1].present
12521 ? inst.operands[1].reg /* Rd, Rs, foo */
12522 : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */
b99bd4ef 12523
fdfde340
JM
12524 reject_bad_reg (Rd);
12525 reject_bad_reg (Rs);
12526 if (inst.operands[2].isreg)
12527 reject_bad_reg (inst.operands[2].reg);
12528
c19d1205
ZW
12529 inst.instruction |= Rd << 8;
12530 inst.instruction |= Rs << 16;
12531 if (!inst.operands[2].isreg)
12532 {
026d3abb
PB
12533 bfd_boolean narrow;
12534
12535 if ((inst.instruction & 0x00100000) != 0)
e07e6e58 12536 narrow = !in_it_block ();
026d3abb 12537 else
e07e6e58 12538 narrow = in_it_block ();
026d3abb
PB
12539
12540 if (Rd > 7 || Rs > 7)
12541 narrow = FALSE;
12542
12543 if (inst.size_req == 4 || !unified_syntax)
12544 narrow = FALSE;
12545
12546 if (inst.reloc.exp.X_op != O_constant
12547 || inst.reloc.exp.X_add_number != 0)
12548 narrow = FALSE;
12549
12550 /* Turn rsb #0 into 16-bit neg. We should probably do this via
477330fc 12551 relaxation, but it doesn't seem worth the hassle. */
026d3abb
PB
12552 if (narrow)
12553 {
12554 inst.reloc.type = BFD_RELOC_UNUSED;
12555 inst.instruction = THUMB_OP16 (T_MNEM_negs);
12556 inst.instruction |= Rs << 3;
12557 inst.instruction |= Rd;
12558 }
12559 else
12560 {
12561 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
12562 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
12563 }
c19d1205
ZW
12564 }
12565 else
12566 encode_thumb32_shifted_operand (2);
12567}
b99bd4ef 12568
c19d1205
ZW
12569static void
12570do_t_setend (void)
12571{
12e37cbc
MGD
12572 if (warn_on_deprecated
12573 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v8))
5c3696f8 12574 as_tsktsk (_("setend use is deprecated for ARMv8"));
12e37cbc 12575
e07e6e58 12576 set_it_insn_type (OUTSIDE_IT_INSN);
c19d1205
ZW
12577 if (inst.operands[0].imm)
12578 inst.instruction |= 0x8;
12579}
b99bd4ef 12580
c19d1205
ZW
12581static void
12582do_t_shift (void)
12583{
12584 if (!inst.operands[1].present)
12585 inst.operands[1].reg = inst.operands[0].reg;
12586
12587 if (unified_syntax)
12588 {
3d388997
PB
12589 bfd_boolean narrow;
12590 int shift_kind;
12591
12592 switch (inst.instruction)
12593 {
12594 case T_MNEM_asr:
12595 case T_MNEM_asrs: shift_kind = SHIFT_ASR; break;
12596 case T_MNEM_lsl:
12597 case T_MNEM_lsls: shift_kind = SHIFT_LSL; break;
12598 case T_MNEM_lsr:
12599 case T_MNEM_lsrs: shift_kind = SHIFT_LSR; break;
12600 case T_MNEM_ror:
12601 case T_MNEM_rors: shift_kind = SHIFT_ROR; break;
12602 default: abort ();
12603 }
12604
12605 if (THUMB_SETS_FLAGS (inst.instruction))
e07e6e58 12606 narrow = !in_it_block ();
3d388997 12607 else
e07e6e58 12608 narrow = in_it_block ();
3d388997
PB
12609 if (inst.operands[0].reg > 7 || inst.operands[1].reg > 7)
12610 narrow = FALSE;
12611 if (!inst.operands[2].isreg && shift_kind == SHIFT_ROR)
12612 narrow = FALSE;
12613 if (inst.operands[2].isreg
12614 && (inst.operands[1].reg != inst.operands[0].reg
12615 || inst.operands[2].reg > 7))
12616 narrow = FALSE;
12617 if (inst.size_req == 4)
12618 narrow = FALSE;
12619
fdfde340
JM
12620 reject_bad_reg (inst.operands[0].reg);
12621 reject_bad_reg (inst.operands[1].reg);
c921be7d 12622
3d388997 12623 if (!narrow)
c19d1205
ZW
12624 {
12625 if (inst.operands[2].isreg)
b99bd4ef 12626 {
fdfde340 12627 reject_bad_reg (inst.operands[2].reg);
c19d1205
ZW
12628 inst.instruction = THUMB_OP32 (inst.instruction);
12629 inst.instruction |= inst.operands[0].reg << 8;
12630 inst.instruction |= inst.operands[1].reg << 16;
12631 inst.instruction |= inst.operands[2].reg;
94342ec3
NC
12632
12633 /* PR 12854: Error on extraneous shifts. */
12634 constraint (inst.operands[2].shifted,
12635 _("extraneous shift as part of operand to shift insn"));
c19d1205
ZW
12636 }
12637 else
12638 {
12639 inst.operands[1].shifted = 1;
3d388997 12640 inst.operands[1].shift_kind = shift_kind;
c19d1205
ZW
12641 inst.instruction = THUMB_OP32 (THUMB_SETS_FLAGS (inst.instruction)
12642 ? T_MNEM_movs : T_MNEM_mov);
12643 inst.instruction |= inst.operands[0].reg << 8;
12644 encode_thumb32_shifted_operand (1);
12645 /* Prevent the incorrect generation of an ARM_IMMEDIATE fixup. */
12646 inst.reloc.type = BFD_RELOC_UNUSED;
b99bd4ef
NC
12647 }
12648 }
12649 else
12650 {
c19d1205 12651 if (inst.operands[2].isreg)
b99bd4ef 12652 {
3d388997 12653 switch (shift_kind)
b99bd4ef 12654 {
3d388997
PB
12655 case SHIFT_ASR: inst.instruction = T_OPCODE_ASR_R; break;
12656 case SHIFT_LSL: inst.instruction = T_OPCODE_LSL_R; break;
12657 case SHIFT_LSR: inst.instruction = T_OPCODE_LSR_R; break;
12658 case SHIFT_ROR: inst.instruction = T_OPCODE_ROR_R; break;
c19d1205 12659 default: abort ();
b99bd4ef 12660 }
5f4273c7 12661
c19d1205
ZW
12662 inst.instruction |= inst.operands[0].reg;
12663 inst.instruction |= inst.operands[2].reg << 3;
af199b06
NC
12664
12665 /* PR 12854: Error on extraneous shifts. */
12666 constraint (inst.operands[2].shifted,
12667 _("extraneous shift as part of operand to shift insn"));
b99bd4ef
NC
12668 }
12669 else
12670 {
3d388997 12671 switch (shift_kind)
b99bd4ef 12672 {
3d388997
PB
12673 case SHIFT_ASR: inst.instruction = T_OPCODE_ASR_I; break;
12674 case SHIFT_LSL: inst.instruction = T_OPCODE_LSL_I; break;
12675 case SHIFT_LSR: inst.instruction = T_OPCODE_LSR_I; break;
c19d1205 12676 default: abort ();
b99bd4ef 12677 }
c19d1205
ZW
12678 inst.reloc.type = BFD_RELOC_ARM_THUMB_SHIFT;
12679 inst.instruction |= inst.operands[0].reg;
12680 inst.instruction |= inst.operands[1].reg << 3;
b99bd4ef
NC
12681 }
12682 }
c19d1205
ZW
12683 }
12684 else
12685 {
12686 constraint (inst.operands[0].reg > 7
12687 || inst.operands[1].reg > 7, BAD_HIREG);
12688 constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32);
b99bd4ef 12689
c19d1205
ZW
12690 if (inst.operands[2].isreg) /* Rd, {Rs,} Rn */
12691 {
12692 constraint (inst.operands[2].reg > 7, BAD_HIREG);
12693 constraint (inst.operands[0].reg != inst.operands[1].reg,
12694 _("source1 and dest must be same register"));
b99bd4ef 12695
c19d1205
ZW
12696 switch (inst.instruction)
12697 {
12698 case T_MNEM_asr: inst.instruction = T_OPCODE_ASR_R; break;
12699 case T_MNEM_lsl: inst.instruction = T_OPCODE_LSL_R; break;
12700 case T_MNEM_lsr: inst.instruction = T_OPCODE_LSR_R; break;
12701 case T_MNEM_ror: inst.instruction = T_OPCODE_ROR_R; break;
12702 default: abort ();
12703 }
5f4273c7 12704
c19d1205
ZW
12705 inst.instruction |= inst.operands[0].reg;
12706 inst.instruction |= inst.operands[2].reg << 3;
af199b06
NC
12707
12708 /* PR 12854: Error on extraneous shifts. */
12709 constraint (inst.operands[2].shifted,
12710 _("extraneous shift as part of operand to shift insn"));
c19d1205
ZW
12711 }
12712 else
b99bd4ef 12713 {
c19d1205
ZW
12714 switch (inst.instruction)
12715 {
12716 case T_MNEM_asr: inst.instruction = T_OPCODE_ASR_I; break;
12717 case T_MNEM_lsl: inst.instruction = T_OPCODE_LSL_I; break;
12718 case T_MNEM_lsr: inst.instruction = T_OPCODE_LSR_I; break;
12719 case T_MNEM_ror: inst.error = _("ror #imm not supported"); return;
12720 default: abort ();
12721 }
12722 inst.reloc.type = BFD_RELOC_ARM_THUMB_SHIFT;
12723 inst.instruction |= inst.operands[0].reg;
12724 inst.instruction |= inst.operands[1].reg << 3;
b99bd4ef
NC
12725 }
12726 }
b99bd4ef
NC
12727}
12728
12729static void
c19d1205 12730do_t_simd (void)
b99bd4ef 12731{
fdfde340
JM
12732 unsigned Rd, Rn, Rm;
12733
12734 Rd = inst.operands[0].reg;
12735 Rn = inst.operands[1].reg;
12736 Rm = inst.operands[2].reg;
12737
12738 reject_bad_reg (Rd);
12739 reject_bad_reg (Rn);
12740 reject_bad_reg (Rm);
12741
12742 inst.instruction |= Rd << 8;
12743 inst.instruction |= Rn << 16;
12744 inst.instruction |= Rm;
c19d1205 12745}
b99bd4ef 12746
03ee1b7f
NC
12747static void
12748do_t_simd2 (void)
12749{
12750 unsigned Rd, Rn, Rm;
12751
12752 Rd = inst.operands[0].reg;
12753 Rm = inst.operands[1].reg;
12754 Rn = inst.operands[2].reg;
12755
12756 reject_bad_reg (Rd);
12757 reject_bad_reg (Rn);
12758 reject_bad_reg (Rm);
12759
12760 inst.instruction |= Rd << 8;
12761 inst.instruction |= Rn << 16;
12762 inst.instruction |= Rm;
12763}
12764
c19d1205 12765static void
3eb17e6b 12766do_t_smc (void)
c19d1205
ZW
12767{
12768 unsigned int value = inst.reloc.exp.X_add_number;
f4c65163
MGD
12769 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v7a),
12770 _("SMC is not permitted on this architecture"));
c19d1205
ZW
12771 constraint (inst.reloc.exp.X_op != O_constant,
12772 _("expression too complex"));
12773 inst.reloc.type = BFD_RELOC_UNUSED;
12774 inst.instruction |= (value & 0xf000) >> 12;
12775 inst.instruction |= (value & 0x0ff0);
12776 inst.instruction |= (value & 0x000f) << 16;
24382199
NC
12777 /* PR gas/15623: SMC instructions must be last in an IT block. */
12778 set_it_insn_type_last ();
c19d1205 12779}
b99bd4ef 12780
90ec0d68
MGD
12781static void
12782do_t_hvc (void)
12783{
12784 unsigned int value = inst.reloc.exp.X_add_number;
12785
12786 inst.reloc.type = BFD_RELOC_UNUSED;
12787 inst.instruction |= (value & 0x0fff);
12788 inst.instruction |= (value & 0xf000) << 4;
12789}
12790
c19d1205 12791static void
3a21c15a 12792do_t_ssat_usat (int bias)
c19d1205 12793{
fdfde340
JM
12794 unsigned Rd, Rn;
12795
12796 Rd = inst.operands[0].reg;
12797 Rn = inst.operands[2].reg;
12798
12799 reject_bad_reg (Rd);
12800 reject_bad_reg (Rn);
12801
12802 inst.instruction |= Rd << 8;
3a21c15a 12803 inst.instruction |= inst.operands[1].imm - bias;
fdfde340 12804 inst.instruction |= Rn << 16;
b99bd4ef 12805
c19d1205 12806 if (inst.operands[3].present)
b99bd4ef 12807 {
3a21c15a
NC
12808 offsetT shift_amount = inst.reloc.exp.X_add_number;
12809
12810 inst.reloc.type = BFD_RELOC_UNUSED;
12811
c19d1205
ZW
12812 constraint (inst.reloc.exp.X_op != O_constant,
12813 _("expression too complex"));
b99bd4ef 12814
3a21c15a 12815 if (shift_amount != 0)
6189168b 12816 {
3a21c15a
NC
12817 constraint (shift_amount > 31,
12818 _("shift expression is too large"));
12819
c19d1205 12820 if (inst.operands[3].shift_kind == SHIFT_ASR)
3a21c15a
NC
12821 inst.instruction |= 0x00200000; /* sh bit. */
12822
12823 inst.instruction |= (shift_amount & 0x1c) << 10;
12824 inst.instruction |= (shift_amount & 0x03) << 6;
6189168b
NC
12825 }
12826 }
b99bd4ef 12827}
c921be7d 12828
3a21c15a
NC
12829static void
12830do_t_ssat (void)
12831{
12832 do_t_ssat_usat (1);
12833}
b99bd4ef 12834
0dd132b6 12835static void
c19d1205 12836do_t_ssat16 (void)
0dd132b6 12837{
fdfde340
JM
12838 unsigned Rd, Rn;
12839
12840 Rd = inst.operands[0].reg;
12841 Rn = inst.operands[2].reg;
12842
12843 reject_bad_reg (Rd);
12844 reject_bad_reg (Rn);
12845
12846 inst.instruction |= Rd << 8;
c19d1205 12847 inst.instruction |= inst.operands[1].imm - 1;
fdfde340 12848 inst.instruction |= Rn << 16;
c19d1205 12849}
0dd132b6 12850
c19d1205
ZW
12851static void
12852do_t_strex (void)
12853{
12854 constraint (!inst.operands[2].isreg || !inst.operands[2].preind
12855 || inst.operands[2].postind || inst.operands[2].writeback
12856 || inst.operands[2].immisreg || inst.operands[2].shifted
12857 || inst.operands[2].negative,
01cfc07f 12858 BAD_ADDR_MODE);
0dd132b6 12859
5be8be5d
DG
12860 constraint (inst.operands[2].reg == REG_PC, BAD_PC);
12861
c19d1205
ZW
12862 inst.instruction |= inst.operands[0].reg << 8;
12863 inst.instruction |= inst.operands[1].reg << 12;
12864 inst.instruction |= inst.operands[2].reg << 16;
12865 inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_U8;
0dd132b6
NC
12866}
12867
b99bd4ef 12868static void
c19d1205 12869do_t_strexd (void)
b99bd4ef 12870{
c19d1205
ZW
12871 if (!inst.operands[2].present)
12872 inst.operands[2].reg = inst.operands[1].reg + 1;
b99bd4ef 12873
c19d1205
ZW
12874 constraint (inst.operands[0].reg == inst.operands[1].reg
12875 || inst.operands[0].reg == inst.operands[2].reg
f8a8e9d6 12876 || inst.operands[0].reg == inst.operands[3].reg,
c19d1205 12877 BAD_OVERLAP);
b99bd4ef 12878
c19d1205
ZW
12879 inst.instruction |= inst.operands[0].reg;
12880 inst.instruction |= inst.operands[1].reg << 12;
12881 inst.instruction |= inst.operands[2].reg << 8;
12882 inst.instruction |= inst.operands[3].reg << 16;
b99bd4ef
NC
12883}
12884
12885static void
c19d1205 12886do_t_sxtah (void)
b99bd4ef 12887{
fdfde340
JM
12888 unsigned Rd, Rn, Rm;
12889
12890 Rd = inst.operands[0].reg;
12891 Rn = inst.operands[1].reg;
12892 Rm = inst.operands[2].reg;
12893
12894 reject_bad_reg (Rd);
12895 reject_bad_reg (Rn);
12896 reject_bad_reg (Rm);
12897
12898 inst.instruction |= Rd << 8;
12899 inst.instruction |= Rn << 16;
12900 inst.instruction |= Rm;
c19d1205
ZW
12901 inst.instruction |= inst.operands[3].imm << 4;
12902}
b99bd4ef 12903
c19d1205
ZW
12904static void
12905do_t_sxth (void)
12906{
fdfde340
JM
12907 unsigned Rd, Rm;
12908
12909 Rd = inst.operands[0].reg;
12910 Rm = inst.operands[1].reg;
12911
12912 reject_bad_reg (Rd);
12913 reject_bad_reg (Rm);
c921be7d
NC
12914
12915 if (inst.instruction <= 0xffff
12916 && inst.size_req != 4
fdfde340 12917 && Rd <= 7 && Rm <= 7
c19d1205 12918 && (!inst.operands[2].present || inst.operands[2].imm == 0))
b99bd4ef 12919 {
c19d1205 12920 inst.instruction = THUMB_OP16 (inst.instruction);
fdfde340
JM
12921 inst.instruction |= Rd;
12922 inst.instruction |= Rm << 3;
b99bd4ef 12923 }
c19d1205 12924 else if (unified_syntax)
b99bd4ef 12925 {
c19d1205
ZW
12926 if (inst.instruction <= 0xffff)
12927 inst.instruction = THUMB_OP32 (inst.instruction);
fdfde340
JM
12928 inst.instruction |= Rd << 8;
12929 inst.instruction |= Rm;
c19d1205 12930 inst.instruction |= inst.operands[2].imm << 4;
b99bd4ef 12931 }
c19d1205 12932 else
b99bd4ef 12933 {
c19d1205
ZW
12934 constraint (inst.operands[2].present && inst.operands[2].imm != 0,
12935 _("Thumb encoding does not support rotation"));
12936 constraint (1, BAD_HIREG);
b99bd4ef 12937 }
c19d1205 12938}
b99bd4ef 12939
c19d1205
ZW
12940static void
12941do_t_swi (void)
12942{
b2a5fbdc
MGD
12943 /* We have to do the following check manually as ARM_EXT_OS only applies
12944 to ARM_EXT_V6M. */
12945 if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6m))
12946 {
ac7f631b
NC
12947 if (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_os)
12948 /* This only applies to the v6m howver, not later architectures. */
12949 && ! ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v7))
b2a5fbdc
MGD
12950 as_bad (_("SVC is not permitted on this architecture"));
12951 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used, arm_ext_os);
12952 }
12953
c19d1205
ZW
12954 inst.reloc.type = BFD_RELOC_ARM_SWI;
12955}
b99bd4ef 12956
92e90b6e
PB
12957static void
12958do_t_tb (void)
12959{
fdfde340 12960 unsigned Rn, Rm;
92e90b6e
PB
12961 int half;
12962
12963 half = (inst.instruction & 0x10) != 0;
e07e6e58 12964 set_it_insn_type_last ();
dfa9f0d5
PB
12965 constraint (inst.operands[0].immisreg,
12966 _("instruction requires register index"));
fdfde340
JM
12967
12968 Rn = inst.operands[0].reg;
12969 Rm = inst.operands[0].imm;
c921be7d 12970
fdfde340
JM
12971 constraint (Rn == REG_SP, BAD_SP);
12972 reject_bad_reg (Rm);
12973
92e90b6e
PB
12974 constraint (!half && inst.operands[0].shifted,
12975 _("instruction does not allow shifted index"));
fdfde340 12976 inst.instruction |= (Rn << 16) | Rm;
92e90b6e
PB
12977}
12978
74db7efb
NC
12979static void
12980do_t_udf (void)
12981{
12982 if (!inst.operands[0].present)
12983 inst.operands[0].imm = 0;
12984
12985 if ((unsigned int) inst.operands[0].imm > 255 || inst.size_req == 4)
12986 {
12987 constraint (inst.size_req == 2,
12988 _("immediate value out of range"));
12989 inst.instruction = THUMB_OP32 (inst.instruction);
12990 inst.instruction |= (inst.operands[0].imm & 0xf000u) << 4;
12991 inst.instruction |= (inst.operands[0].imm & 0x0fffu) << 0;
12992 }
12993 else
12994 {
12995 inst.instruction = THUMB_OP16 (inst.instruction);
12996 inst.instruction |= inst.operands[0].imm;
12997 }
12998
12999 set_it_insn_type (NEUTRAL_IT_INSN);
13000}
13001
13002
c19d1205
ZW
13003static void
13004do_t_usat (void)
13005{
3a21c15a 13006 do_t_ssat_usat (0);
b99bd4ef
NC
13007}
13008
13009static void
c19d1205 13010do_t_usat16 (void)
b99bd4ef 13011{
fdfde340
JM
13012 unsigned Rd, Rn;
13013
13014 Rd = inst.operands[0].reg;
13015 Rn = inst.operands[2].reg;
13016
13017 reject_bad_reg (Rd);
13018 reject_bad_reg (Rn);
13019
13020 inst.instruction |= Rd << 8;
c19d1205 13021 inst.instruction |= inst.operands[1].imm;
fdfde340 13022 inst.instruction |= Rn << 16;
b99bd4ef 13023}
c19d1205 13024
5287ad62 13025/* Neon instruction encoder helpers. */
5f4273c7 13026
5287ad62 13027/* Encodings for the different types for various Neon opcodes. */
b99bd4ef 13028
5287ad62
JB
13029/* An "invalid" code for the following tables. */
13030#define N_INV -1u
13031
13032struct neon_tab_entry
b99bd4ef 13033{
5287ad62
JB
13034 unsigned integer;
13035 unsigned float_or_poly;
13036 unsigned scalar_or_imm;
13037};
5f4273c7 13038
5287ad62
JB
13039/* Map overloaded Neon opcodes to their respective encodings. */
13040#define NEON_ENC_TAB \
13041 X(vabd, 0x0000700, 0x1200d00, N_INV), \
13042 X(vmax, 0x0000600, 0x0000f00, N_INV), \
13043 X(vmin, 0x0000610, 0x0200f00, N_INV), \
13044 X(vpadd, 0x0000b10, 0x1000d00, N_INV), \
13045 X(vpmax, 0x0000a00, 0x1000f00, N_INV), \
13046 X(vpmin, 0x0000a10, 0x1200f00, N_INV), \
13047 X(vadd, 0x0000800, 0x0000d00, N_INV), \
13048 X(vsub, 0x1000800, 0x0200d00, N_INV), \
13049 X(vceq, 0x1000810, 0x0000e00, 0x1b10100), \
13050 X(vcge, 0x0000310, 0x1000e00, 0x1b10080), \
13051 X(vcgt, 0x0000300, 0x1200e00, 0x1b10000), \
13052 /* Register variants of the following two instructions are encoded as
e07e6e58 13053 vcge / vcgt with the operands reversed. */ \
92559b5b
PB
13054 X(vclt, 0x0000300, 0x1200e00, 0x1b10200), \
13055 X(vcle, 0x0000310, 0x1000e00, 0x1b10180), \
62f3b8c8
PB
13056 X(vfma, N_INV, 0x0000c10, N_INV), \
13057 X(vfms, N_INV, 0x0200c10, N_INV), \
5287ad62
JB
13058 X(vmla, 0x0000900, 0x0000d10, 0x0800040), \
13059 X(vmls, 0x1000900, 0x0200d10, 0x0800440), \
13060 X(vmul, 0x0000910, 0x1000d10, 0x0800840), \
13061 X(vmull, 0x0800c00, 0x0800e00, 0x0800a40), /* polynomial not float. */ \
13062 X(vmlal, 0x0800800, N_INV, 0x0800240), \
13063 X(vmlsl, 0x0800a00, N_INV, 0x0800640), \
13064 X(vqdmlal, 0x0800900, N_INV, 0x0800340), \
13065 X(vqdmlsl, 0x0800b00, N_INV, 0x0800740), \
13066 X(vqdmull, 0x0800d00, N_INV, 0x0800b40), \
13067 X(vqdmulh, 0x0000b00, N_INV, 0x0800c40), \
13068 X(vqrdmulh, 0x1000b00, N_INV, 0x0800d40), \
d6b4b13e
MW
13069 X(vqrdmlah, 0x3000b10, N_INV, 0x0800e40), \
13070 X(vqrdmlsh, 0x3000c10, N_INV, 0x0800f40), \
5287ad62
JB
13071 X(vshl, 0x0000400, N_INV, 0x0800510), \
13072 X(vqshl, 0x0000410, N_INV, 0x0800710), \
13073 X(vand, 0x0000110, N_INV, 0x0800030), \
13074 X(vbic, 0x0100110, N_INV, 0x0800030), \
13075 X(veor, 0x1000110, N_INV, N_INV), \
13076 X(vorn, 0x0300110, N_INV, 0x0800010), \
13077 X(vorr, 0x0200110, N_INV, 0x0800010), \
13078 X(vmvn, 0x1b00580, N_INV, 0x0800030), \
13079 X(vshll, 0x1b20300, N_INV, 0x0800a10), /* max shift, immediate. */ \
13080 X(vcvt, 0x1b30600, N_INV, 0x0800e10), /* integer, fixed-point. */ \
13081 X(vdup, 0xe800b10, N_INV, 0x1b00c00), /* arm, scalar. */ \
13082 X(vld1, 0x0200000, 0x0a00000, 0x0a00c00), /* interlv, lane, dup. */ \
13083 X(vst1, 0x0000000, 0x0800000, N_INV), \
13084 X(vld2, 0x0200100, 0x0a00100, 0x0a00d00), \
13085 X(vst2, 0x0000100, 0x0800100, N_INV), \
13086 X(vld3, 0x0200200, 0x0a00200, 0x0a00e00), \
13087 X(vst3, 0x0000200, 0x0800200, N_INV), \
13088 X(vld4, 0x0200300, 0x0a00300, 0x0a00f00), \
13089 X(vst4, 0x0000300, 0x0800300, N_INV), \
13090 X(vmovn, 0x1b20200, N_INV, N_INV), \
13091 X(vtrn, 0x1b20080, N_INV, N_INV), \
13092 X(vqmovn, 0x1b20200, N_INV, N_INV), \
037e8744
JB
13093 X(vqmovun, 0x1b20240, N_INV, N_INV), \
13094 X(vnmul, 0xe200a40, 0xe200b40, N_INV), \
e6655fda
PB
13095 X(vnmla, 0xe100a40, 0xe100b40, N_INV), \
13096 X(vnmls, 0xe100a00, 0xe100b00, N_INV), \
62f3b8c8
PB
13097 X(vfnma, 0xe900a40, 0xe900b40, N_INV), \
13098 X(vfnms, 0xe900a00, 0xe900b00, N_INV), \
037e8744
JB
13099 X(vcmp, 0xeb40a40, 0xeb40b40, N_INV), \
13100 X(vcmpz, 0xeb50a40, 0xeb50b40, N_INV), \
13101 X(vcmpe, 0xeb40ac0, 0xeb40bc0, N_INV), \
33399f07
MGD
13102 X(vcmpez, 0xeb50ac0, 0xeb50bc0, N_INV), \
13103 X(vseleq, 0xe000a00, N_INV, N_INV), \
13104 X(vselvs, 0xe100a00, N_INV, N_INV), \
13105 X(vselge, 0xe200a00, N_INV, N_INV), \
73924fbc
MGD
13106 X(vselgt, 0xe300a00, N_INV, N_INV), \
13107 X(vmaxnm, 0xe800a00, 0x3000f10, N_INV), \
7e8e6784 13108 X(vminnm, 0xe800a40, 0x3200f10, N_INV), \
30bdf752
MGD
13109 X(vcvta, 0xebc0a40, 0x3bb0000, N_INV), \
13110 X(vrintr, 0xeb60a40, 0x3ba0400, N_INV), \
91ff7894 13111 X(vrinta, 0xeb80a40, 0x3ba0400, N_INV), \
48adcd8e 13112 X(aes, 0x3b00300, N_INV, N_INV), \
3c9017d2
MGD
13113 X(sha3op, 0x2000c00, N_INV, N_INV), \
13114 X(sha1h, 0x3b902c0, N_INV, N_INV), \
13115 X(sha2op, 0x3ba0380, N_INV, N_INV)
5287ad62
JB
13116
13117enum neon_opc
13118{
13119#define X(OPC,I,F,S) N_MNEM_##OPC
13120NEON_ENC_TAB
13121#undef X
13122};
b99bd4ef 13123
5287ad62
JB
13124static const struct neon_tab_entry neon_enc_tab[] =
13125{
13126#define X(OPC,I,F,S) { (I), (F), (S) }
13127NEON_ENC_TAB
13128#undef X
13129};
b99bd4ef 13130
88714cb8
DG
13131/* Do not use these macros; instead, use NEON_ENCODE defined below. */
13132#define NEON_ENC_INTEGER_(X) (neon_enc_tab[(X) & 0x0fffffff].integer)
13133#define NEON_ENC_ARMREG_(X) (neon_enc_tab[(X) & 0x0fffffff].integer)
13134#define NEON_ENC_POLY_(X) (neon_enc_tab[(X) & 0x0fffffff].float_or_poly)
13135#define NEON_ENC_FLOAT_(X) (neon_enc_tab[(X) & 0x0fffffff].float_or_poly)
13136#define NEON_ENC_SCALAR_(X) (neon_enc_tab[(X) & 0x0fffffff].scalar_or_imm)
13137#define NEON_ENC_IMMED_(X) (neon_enc_tab[(X) & 0x0fffffff].scalar_or_imm)
13138#define NEON_ENC_INTERLV_(X) (neon_enc_tab[(X) & 0x0fffffff].integer)
13139#define NEON_ENC_LANE_(X) (neon_enc_tab[(X) & 0x0fffffff].float_or_poly)
13140#define NEON_ENC_DUP_(X) (neon_enc_tab[(X) & 0x0fffffff].scalar_or_imm)
13141#define NEON_ENC_SINGLE_(X) \
037e8744 13142 ((neon_enc_tab[(X) & 0x0fffffff].integer) | ((X) & 0xf0000000))
88714cb8 13143#define NEON_ENC_DOUBLE_(X) \
037e8744 13144 ((neon_enc_tab[(X) & 0x0fffffff].float_or_poly) | ((X) & 0xf0000000))
33399f07
MGD
13145#define NEON_ENC_FPV8_(X) \
13146 ((neon_enc_tab[(X) & 0x0fffffff].integer) | ((X) & 0xf000000))
5287ad62 13147
88714cb8
DG
13148#define NEON_ENCODE(type, inst) \
13149 do \
13150 { \
13151 inst.instruction = NEON_ENC_##type##_ (inst.instruction); \
13152 inst.is_neon = 1; \
13153 } \
13154 while (0)
13155
13156#define check_neon_suffixes \
13157 do \
13158 { \
13159 if (!inst.error && inst.vectype.elems > 0 && !inst.is_neon) \
13160 { \
13161 as_bad (_("invalid neon suffix for non neon instruction")); \
13162 return; \
13163 } \
13164 } \
13165 while (0)
13166
037e8744
JB
13167/* Define shapes for instruction operands. The following mnemonic characters
13168 are used in this table:
5287ad62 13169
037e8744 13170 F - VFP S<n> register
5287ad62
JB
13171 D - Neon D<n> register
13172 Q - Neon Q<n> register
13173 I - Immediate
13174 S - Scalar
13175 R - ARM register
13176 L - D<n> register list
5f4273c7 13177
037e8744
JB
13178 This table is used to generate various data:
13179 - enumerations of the form NS_DDR to be used as arguments to
13180 neon_select_shape.
13181 - a table classifying shapes into single, double, quad, mixed.
5f4273c7 13182 - a table used to drive neon_select_shape. */
b99bd4ef 13183
037e8744
JB
13184#define NEON_SHAPE_DEF \
13185 X(3, (D, D, D), DOUBLE), \
13186 X(3, (Q, Q, Q), QUAD), \
13187 X(3, (D, D, I), DOUBLE), \
13188 X(3, (Q, Q, I), QUAD), \
13189 X(3, (D, D, S), DOUBLE), \
13190 X(3, (Q, Q, S), QUAD), \
13191 X(2, (D, D), DOUBLE), \
13192 X(2, (Q, Q), QUAD), \
13193 X(2, (D, S), DOUBLE), \
13194 X(2, (Q, S), QUAD), \
13195 X(2, (D, R), DOUBLE), \
13196 X(2, (Q, R), QUAD), \
13197 X(2, (D, I), DOUBLE), \
13198 X(2, (Q, I), QUAD), \
13199 X(3, (D, L, D), DOUBLE), \
13200 X(2, (D, Q), MIXED), \
13201 X(2, (Q, D), MIXED), \
13202 X(3, (D, Q, I), MIXED), \
13203 X(3, (Q, D, I), MIXED), \
13204 X(3, (Q, D, D), MIXED), \
13205 X(3, (D, Q, Q), MIXED), \
13206 X(3, (Q, Q, D), MIXED), \
13207 X(3, (Q, D, S), MIXED), \
13208 X(3, (D, Q, S), MIXED), \
13209 X(4, (D, D, D, I), DOUBLE), \
13210 X(4, (Q, Q, Q, I), QUAD), \
13211 X(2, (F, F), SINGLE), \
13212 X(3, (F, F, F), SINGLE), \
13213 X(2, (F, I), SINGLE), \
13214 X(2, (F, D), MIXED), \
13215 X(2, (D, F), MIXED), \
13216 X(3, (F, F, I), MIXED), \
13217 X(4, (R, R, F, F), SINGLE), \
13218 X(4, (F, F, R, R), SINGLE), \
13219 X(3, (D, R, R), DOUBLE), \
13220 X(3, (R, R, D), DOUBLE), \
13221 X(2, (S, R), SINGLE), \
13222 X(2, (R, S), SINGLE), \
13223 X(2, (F, R), SINGLE), \
13224 X(2, (R, F), SINGLE)
13225
13226#define S2(A,B) NS_##A##B
13227#define S3(A,B,C) NS_##A##B##C
13228#define S4(A,B,C,D) NS_##A##B##C##D
13229
13230#define X(N, L, C) S##N L
13231
5287ad62
JB
13232enum neon_shape
13233{
037e8744
JB
13234 NEON_SHAPE_DEF,
13235 NS_NULL
5287ad62 13236};
b99bd4ef 13237
037e8744
JB
13238#undef X
13239#undef S2
13240#undef S3
13241#undef S4
13242
13243enum neon_shape_class
13244{
13245 SC_SINGLE,
13246 SC_DOUBLE,
13247 SC_QUAD,
13248 SC_MIXED
13249};
13250
13251#define X(N, L, C) SC_##C
13252
13253static enum neon_shape_class neon_shape_class[] =
13254{
13255 NEON_SHAPE_DEF
13256};
13257
13258#undef X
13259
13260enum neon_shape_el
13261{
13262 SE_F,
13263 SE_D,
13264 SE_Q,
13265 SE_I,
13266 SE_S,
13267 SE_R,
13268 SE_L
13269};
13270
13271/* Register widths of above. */
13272static unsigned neon_shape_el_size[] =
13273{
13274 32,
13275 64,
13276 128,
13277 0,
13278 32,
13279 32,
13280 0
13281};
13282
13283struct neon_shape_info
13284{
13285 unsigned els;
13286 enum neon_shape_el el[NEON_MAX_TYPE_ELS];
13287};
13288
13289#define S2(A,B) { SE_##A, SE_##B }
13290#define S3(A,B,C) { SE_##A, SE_##B, SE_##C }
13291#define S4(A,B,C,D) { SE_##A, SE_##B, SE_##C, SE_##D }
13292
13293#define X(N, L, C) { N, S##N L }
13294
13295static struct neon_shape_info neon_shape_tab[] =
13296{
13297 NEON_SHAPE_DEF
13298};
13299
13300#undef X
13301#undef S2
13302#undef S3
13303#undef S4
13304
5287ad62
JB
13305/* Bit masks used in type checking given instructions.
13306 'N_EQK' means the type must be the same as (or based on in some way) the key
13307 type, which itself is marked with the 'N_KEY' bit. If the 'N_EQK' bit is
13308 set, various other bits can be set as well in order to modify the meaning of
13309 the type constraint. */
13310
13311enum neon_type_mask
13312{
8e79c3df
CM
13313 N_S8 = 0x0000001,
13314 N_S16 = 0x0000002,
13315 N_S32 = 0x0000004,
13316 N_S64 = 0x0000008,
13317 N_U8 = 0x0000010,
13318 N_U16 = 0x0000020,
13319 N_U32 = 0x0000040,
13320 N_U64 = 0x0000080,
13321 N_I8 = 0x0000100,
13322 N_I16 = 0x0000200,
13323 N_I32 = 0x0000400,
13324 N_I64 = 0x0000800,
13325 N_8 = 0x0001000,
13326 N_16 = 0x0002000,
13327 N_32 = 0x0004000,
13328 N_64 = 0x0008000,
13329 N_P8 = 0x0010000,
13330 N_P16 = 0x0020000,
13331 N_F16 = 0x0040000,
13332 N_F32 = 0x0080000,
13333 N_F64 = 0x0100000,
4f51b4bd 13334 N_P64 = 0x0200000,
c921be7d
NC
13335 N_KEY = 0x1000000, /* Key element (main type specifier). */
13336 N_EQK = 0x2000000, /* Given operand has the same type & size as the key. */
8e79c3df 13337 N_VFP = 0x4000000, /* VFP mode: operand size must match register width. */
91ff7894 13338 N_UNT = 0x8000000, /* Must be explicitly untyped. */
c921be7d
NC
13339 N_DBL = 0x0000001, /* If N_EQK, this operand is twice the size. */
13340 N_HLF = 0x0000002, /* If N_EQK, this operand is half the size. */
13341 N_SGN = 0x0000004, /* If N_EQK, this operand is forced to be signed. */
13342 N_UNS = 0x0000008, /* If N_EQK, this operand is forced to be unsigned. */
13343 N_INT = 0x0000010, /* If N_EQK, this operand is forced to be integer. */
13344 N_FLT = 0x0000020, /* If N_EQK, this operand is forced to be float. */
13345 N_SIZ = 0x0000040, /* If N_EQK, this operand is forced to be size-only. */
5287ad62 13346 N_UTYP = 0,
4f51b4bd 13347 N_MAX_NONSPECIAL = N_P64
5287ad62
JB
13348};
13349
dcbf9037
JB
13350#define N_ALLMODS (N_DBL | N_HLF | N_SGN | N_UNS | N_INT | N_FLT | N_SIZ)
13351
5287ad62
JB
13352#define N_SU_ALL (N_S8 | N_S16 | N_S32 | N_S64 | N_U8 | N_U16 | N_U32 | N_U64)
13353#define N_SU_32 (N_S8 | N_S16 | N_S32 | N_U8 | N_U16 | N_U32)
13354#define N_SU_16_64 (N_S16 | N_S32 | N_S64 | N_U16 | N_U32 | N_U64)
13355#define N_SUF_32 (N_SU_32 | N_F32)
13356#define N_I_ALL (N_I8 | N_I16 | N_I32 | N_I64)
13357#define N_IF_32 (N_I8 | N_I16 | N_I32 | N_F32)
13358
13359/* Pass this as the first type argument to neon_check_type to ignore types
13360 altogether. */
13361#define N_IGNORE_TYPE (N_KEY | N_EQK)
13362
037e8744
JB
13363/* Select a "shape" for the current instruction (describing register types or
13364 sizes) from a list of alternatives. Return NS_NULL if the current instruction
13365 doesn't fit. For non-polymorphic shapes, checking is usually done as a
13366 function of operand parsing, so this function doesn't need to be called.
13367 Shapes should be listed in order of decreasing length. */
5287ad62
JB
13368
13369static enum neon_shape
037e8744 13370neon_select_shape (enum neon_shape shape, ...)
5287ad62 13371{
037e8744
JB
13372 va_list ap;
13373 enum neon_shape first_shape = shape;
5287ad62
JB
13374
13375 /* Fix missing optional operands. FIXME: we don't know at this point how
13376 many arguments we should have, so this makes the assumption that we have
13377 > 1. This is true of all current Neon opcodes, I think, but may not be
13378 true in the future. */
13379 if (!inst.operands[1].present)
13380 inst.operands[1] = inst.operands[0];
13381
037e8744 13382 va_start (ap, shape);
5f4273c7 13383
21d799b5 13384 for (; shape != NS_NULL; shape = (enum neon_shape) va_arg (ap, int))
037e8744
JB
13385 {
13386 unsigned j;
13387 int matches = 1;
13388
13389 for (j = 0; j < neon_shape_tab[shape].els; j++)
477330fc
RM
13390 {
13391 if (!inst.operands[j].present)
13392 {
13393 matches = 0;
13394 break;
13395 }
13396
13397 switch (neon_shape_tab[shape].el[j])
13398 {
13399 case SE_F:
13400 if (!(inst.operands[j].isreg
13401 && inst.operands[j].isvec
13402 && inst.operands[j].issingle
13403 && !inst.operands[j].isquad))
13404 matches = 0;
13405 break;
13406
13407 case SE_D:
13408 if (!(inst.operands[j].isreg
13409 && inst.operands[j].isvec
13410 && !inst.operands[j].isquad
13411 && !inst.operands[j].issingle))
13412 matches = 0;
13413 break;
13414
13415 case SE_R:
13416 if (!(inst.operands[j].isreg
13417 && !inst.operands[j].isvec))
13418 matches = 0;
13419 break;
13420
13421 case SE_Q:
13422 if (!(inst.operands[j].isreg
13423 && inst.operands[j].isvec
13424 && inst.operands[j].isquad
13425 && !inst.operands[j].issingle))
13426 matches = 0;
13427 break;
13428
13429 case SE_I:
13430 if (!(!inst.operands[j].isreg
13431 && !inst.operands[j].isscalar))
13432 matches = 0;
13433 break;
13434
13435 case SE_S:
13436 if (!(!inst.operands[j].isreg
13437 && inst.operands[j].isscalar))
13438 matches = 0;
13439 break;
13440
13441 case SE_L:
13442 break;
13443 }
3fde54a2
JZ
13444 if (!matches)
13445 break;
477330fc 13446 }
ad6cec43
MGD
13447 if (matches && (j >= ARM_IT_MAX_OPERANDS || !inst.operands[j].present))
13448 /* We've matched all the entries in the shape table, and we don't
13449 have any left over operands which have not been matched. */
477330fc 13450 break;
037e8744 13451 }
5f4273c7 13452
037e8744 13453 va_end (ap);
5287ad62 13454
037e8744
JB
13455 if (shape == NS_NULL && first_shape != NS_NULL)
13456 first_error (_("invalid instruction shape"));
5287ad62 13457
037e8744
JB
13458 return shape;
13459}
5287ad62 13460
037e8744
JB
13461/* True if SHAPE is predominantly a quadword operation (most of the time, this
13462 means the Q bit should be set). */
13463
13464static int
13465neon_quad (enum neon_shape shape)
13466{
13467 return neon_shape_class[shape] == SC_QUAD;
5287ad62 13468}
037e8744 13469
5287ad62
JB
13470static void
13471neon_modify_type_size (unsigned typebits, enum neon_el_type *g_type,
477330fc 13472 unsigned *g_size)
5287ad62
JB
13473{
13474 /* Allow modification to be made to types which are constrained to be
13475 based on the key element, based on bits set alongside N_EQK. */
13476 if ((typebits & N_EQK) != 0)
13477 {
13478 if ((typebits & N_HLF) != 0)
13479 *g_size /= 2;
13480 else if ((typebits & N_DBL) != 0)
13481 *g_size *= 2;
13482 if ((typebits & N_SGN) != 0)
13483 *g_type = NT_signed;
13484 else if ((typebits & N_UNS) != 0)
477330fc 13485 *g_type = NT_unsigned;
5287ad62 13486 else if ((typebits & N_INT) != 0)
477330fc 13487 *g_type = NT_integer;
5287ad62 13488 else if ((typebits & N_FLT) != 0)
477330fc 13489 *g_type = NT_float;
dcbf9037 13490 else if ((typebits & N_SIZ) != 0)
477330fc 13491 *g_type = NT_untyped;
5287ad62
JB
13492 }
13493}
5f4273c7 13494
5287ad62
JB
13495/* Return operand OPNO promoted by bits set in THISARG. KEY should be the "key"
13496 operand type, i.e. the single type specified in a Neon instruction when it
13497 is the only one given. */
13498
13499static struct neon_type_el
13500neon_type_promote (struct neon_type_el *key, unsigned thisarg)
13501{
13502 struct neon_type_el dest = *key;
5f4273c7 13503
9c2799c2 13504 gas_assert ((thisarg & N_EQK) != 0);
5f4273c7 13505
5287ad62
JB
13506 neon_modify_type_size (thisarg, &dest.type, &dest.size);
13507
13508 return dest;
13509}
13510
13511/* Convert Neon type and size into compact bitmask representation. */
13512
13513static enum neon_type_mask
13514type_chk_of_el_type (enum neon_el_type type, unsigned size)
13515{
13516 switch (type)
13517 {
13518 case NT_untyped:
13519 switch (size)
477330fc
RM
13520 {
13521 case 8: return N_8;
13522 case 16: return N_16;
13523 case 32: return N_32;
13524 case 64: return N_64;
13525 default: ;
13526 }
5287ad62
JB
13527 break;
13528
13529 case NT_integer:
13530 switch (size)
477330fc
RM
13531 {
13532 case 8: return N_I8;
13533 case 16: return N_I16;
13534 case 32: return N_I32;
13535 case 64: return N_I64;
13536 default: ;
13537 }
5287ad62
JB
13538 break;
13539
13540 case NT_float:
037e8744 13541 switch (size)
477330fc 13542 {
8e79c3df 13543 case 16: return N_F16;
477330fc
RM
13544 case 32: return N_F32;
13545 case 64: return N_F64;
13546 default: ;
13547 }
5287ad62
JB
13548 break;
13549
13550 case NT_poly:
13551 switch (size)
477330fc
RM
13552 {
13553 case 8: return N_P8;
13554 case 16: return N_P16;
4f51b4bd 13555 case 64: return N_P64;
477330fc
RM
13556 default: ;
13557 }
5287ad62
JB
13558 break;
13559
13560 case NT_signed:
13561 switch (size)
477330fc
RM
13562 {
13563 case 8: return N_S8;
13564 case 16: return N_S16;
13565 case 32: return N_S32;
13566 case 64: return N_S64;
13567 default: ;
13568 }
5287ad62
JB
13569 break;
13570
13571 case NT_unsigned:
13572 switch (size)
477330fc
RM
13573 {
13574 case 8: return N_U8;
13575 case 16: return N_U16;
13576 case 32: return N_U32;
13577 case 64: return N_U64;
13578 default: ;
13579 }
5287ad62
JB
13580 break;
13581
13582 default: ;
13583 }
5f4273c7 13584
5287ad62
JB
13585 return N_UTYP;
13586}
13587
13588/* Convert compact Neon bitmask type representation to a type and size. Only
13589 handles the case where a single bit is set in the mask. */
13590
dcbf9037 13591static int
5287ad62 13592el_type_of_type_chk (enum neon_el_type *type, unsigned *size,
477330fc 13593 enum neon_type_mask mask)
5287ad62 13594{
dcbf9037
JB
13595 if ((mask & N_EQK) != 0)
13596 return FAIL;
13597
5287ad62
JB
13598 if ((mask & (N_S8 | N_U8 | N_I8 | N_8 | N_P8)) != 0)
13599 *size = 8;
c70a8987 13600 else if ((mask & (N_S16 | N_U16 | N_I16 | N_16 | N_F16 | N_P16)) != 0)
5287ad62 13601 *size = 16;
dcbf9037 13602 else if ((mask & (N_S32 | N_U32 | N_I32 | N_32 | N_F32)) != 0)
5287ad62 13603 *size = 32;
4f51b4bd 13604 else if ((mask & (N_S64 | N_U64 | N_I64 | N_64 | N_F64 | N_P64)) != 0)
5287ad62 13605 *size = 64;
dcbf9037
JB
13606 else
13607 return FAIL;
13608
5287ad62
JB
13609 if ((mask & (N_S8 | N_S16 | N_S32 | N_S64)) != 0)
13610 *type = NT_signed;
dcbf9037 13611 else if ((mask & (N_U8 | N_U16 | N_U32 | N_U64)) != 0)
5287ad62 13612 *type = NT_unsigned;
dcbf9037 13613 else if ((mask & (N_I8 | N_I16 | N_I32 | N_I64)) != 0)
5287ad62 13614 *type = NT_integer;
dcbf9037 13615 else if ((mask & (N_8 | N_16 | N_32 | N_64)) != 0)
5287ad62 13616 *type = NT_untyped;
4f51b4bd 13617 else if ((mask & (N_P8 | N_P16 | N_P64)) != 0)
5287ad62 13618 *type = NT_poly;
c70a8987 13619 else if ((mask & (N_F16 | N_F32 | N_F64)) != 0)
5287ad62 13620 *type = NT_float;
dcbf9037
JB
13621 else
13622 return FAIL;
5f4273c7 13623
dcbf9037 13624 return SUCCESS;
5287ad62
JB
13625}
13626
13627/* Modify a bitmask of allowed types. This is only needed for type
13628 relaxation. */
13629
13630static unsigned
13631modify_types_allowed (unsigned allowed, unsigned mods)
13632{
13633 unsigned size;
13634 enum neon_el_type type;
13635 unsigned destmask;
13636 int i;
5f4273c7 13637
5287ad62 13638 destmask = 0;
5f4273c7 13639
5287ad62
JB
13640 for (i = 1; i <= N_MAX_NONSPECIAL; i <<= 1)
13641 {
21d799b5 13642 if (el_type_of_type_chk (&type, &size,
477330fc
RM
13643 (enum neon_type_mask) (allowed & i)) == SUCCESS)
13644 {
13645 neon_modify_type_size (mods, &type, &size);
13646 destmask |= type_chk_of_el_type (type, size);
13647 }
5287ad62 13648 }
5f4273c7 13649
5287ad62
JB
13650 return destmask;
13651}
13652
13653/* Check type and return type classification.
13654 The manual states (paraphrase): If one datatype is given, it indicates the
13655 type given in:
13656 - the second operand, if there is one
13657 - the operand, if there is no second operand
13658 - the result, if there are no operands.
13659 This isn't quite good enough though, so we use a concept of a "key" datatype
13660 which is set on a per-instruction basis, which is the one which matters when
13661 only one data type is written.
13662 Note: this function has side-effects (e.g. filling in missing operands). All
037e8744 13663 Neon instructions should call it before performing bit encoding. */
5287ad62
JB
13664
13665static struct neon_type_el
13666neon_check_type (unsigned els, enum neon_shape ns, ...)
13667{
13668 va_list ap;
13669 unsigned i, pass, key_el = 0;
13670 unsigned types[NEON_MAX_TYPE_ELS];
13671 enum neon_el_type k_type = NT_invtype;
13672 unsigned k_size = -1u;
13673 struct neon_type_el badtype = {NT_invtype, -1};
13674 unsigned key_allowed = 0;
13675
13676 /* Optional registers in Neon instructions are always (not) in operand 1.
13677 Fill in the missing operand here, if it was omitted. */
13678 if (els > 1 && !inst.operands[1].present)
13679 inst.operands[1] = inst.operands[0];
13680
13681 /* Suck up all the varargs. */
13682 va_start (ap, ns);
13683 for (i = 0; i < els; i++)
13684 {
13685 unsigned thisarg = va_arg (ap, unsigned);
13686 if (thisarg == N_IGNORE_TYPE)
477330fc
RM
13687 {
13688 va_end (ap);
13689 return badtype;
13690 }
5287ad62
JB
13691 types[i] = thisarg;
13692 if ((thisarg & N_KEY) != 0)
477330fc 13693 key_el = i;
5287ad62
JB
13694 }
13695 va_end (ap);
13696
dcbf9037
JB
13697 if (inst.vectype.elems > 0)
13698 for (i = 0; i < els; i++)
13699 if (inst.operands[i].vectype.type != NT_invtype)
477330fc
RM
13700 {
13701 first_error (_("types specified in both the mnemonic and operands"));
13702 return badtype;
13703 }
dcbf9037 13704
5287ad62
JB
13705 /* Duplicate inst.vectype elements here as necessary.
13706 FIXME: No idea if this is exactly the same as the ARM assembler,
13707 particularly when an insn takes one register and one non-register
13708 operand. */
13709 if (inst.vectype.elems == 1 && els > 1)
13710 {
13711 unsigned j;
13712 inst.vectype.elems = els;
13713 inst.vectype.el[key_el] = inst.vectype.el[0];
13714 for (j = 0; j < els; j++)
477330fc
RM
13715 if (j != key_el)
13716 inst.vectype.el[j] = neon_type_promote (&inst.vectype.el[key_el],
13717 types[j]);
dcbf9037
JB
13718 }
13719 else if (inst.vectype.elems == 0 && els > 0)
13720 {
13721 unsigned j;
13722 /* No types were given after the mnemonic, so look for types specified
477330fc
RM
13723 after each operand. We allow some flexibility here; as long as the
13724 "key" operand has a type, we can infer the others. */
dcbf9037 13725 for (j = 0; j < els; j++)
477330fc
RM
13726 if (inst.operands[j].vectype.type != NT_invtype)
13727 inst.vectype.el[j] = inst.operands[j].vectype;
dcbf9037
JB
13728
13729 if (inst.operands[key_el].vectype.type != NT_invtype)
477330fc
RM
13730 {
13731 for (j = 0; j < els; j++)
13732 if (inst.operands[j].vectype.type == NT_invtype)
13733 inst.vectype.el[j] = neon_type_promote (&inst.vectype.el[key_el],
13734 types[j]);
13735 }
dcbf9037 13736 else
477330fc
RM
13737 {
13738 first_error (_("operand types can't be inferred"));
13739 return badtype;
13740 }
5287ad62
JB
13741 }
13742 else if (inst.vectype.elems != els)
13743 {
dcbf9037 13744 first_error (_("type specifier has the wrong number of parts"));
5287ad62
JB
13745 return badtype;
13746 }
13747
13748 for (pass = 0; pass < 2; pass++)
13749 {
13750 for (i = 0; i < els; i++)
477330fc
RM
13751 {
13752 unsigned thisarg = types[i];
13753 unsigned types_allowed = ((thisarg & N_EQK) != 0 && pass != 0)
13754 ? modify_types_allowed (key_allowed, thisarg) : thisarg;
13755 enum neon_el_type g_type = inst.vectype.el[i].type;
13756 unsigned g_size = inst.vectype.el[i].size;
13757
13758 /* Decay more-specific signed & unsigned types to sign-insensitive
5287ad62 13759 integer types if sign-specific variants are unavailable. */
477330fc 13760 if ((g_type == NT_signed || g_type == NT_unsigned)
5287ad62
JB
13761 && (types_allowed & N_SU_ALL) == 0)
13762 g_type = NT_integer;
13763
477330fc 13764 /* If only untyped args are allowed, decay any more specific types to
5287ad62
JB
13765 them. Some instructions only care about signs for some element
13766 sizes, so handle that properly. */
477330fc 13767 if (((types_allowed & N_UNT) == 0)
91ff7894
MGD
13768 && ((g_size == 8 && (types_allowed & N_8) != 0)
13769 || (g_size == 16 && (types_allowed & N_16) != 0)
13770 || (g_size == 32 && (types_allowed & N_32) != 0)
13771 || (g_size == 64 && (types_allowed & N_64) != 0)))
5287ad62
JB
13772 g_type = NT_untyped;
13773
477330fc
RM
13774 if (pass == 0)
13775 {
13776 if ((thisarg & N_KEY) != 0)
13777 {
13778 k_type = g_type;
13779 k_size = g_size;
13780 key_allowed = thisarg & ~N_KEY;
13781 }
13782 }
13783 else
13784 {
13785 if ((thisarg & N_VFP) != 0)
13786 {
13787 enum neon_shape_el regshape;
13788 unsigned regwidth, match;
99b253c5
NC
13789
13790 /* PR 11136: Catch the case where we are passed a shape of NS_NULL. */
13791 if (ns == NS_NULL)
13792 {
13793 first_error (_("invalid instruction shape"));
13794 return badtype;
13795 }
477330fc
RM
13796 regshape = neon_shape_tab[ns].el[i];
13797 regwidth = neon_shape_el_size[regshape];
13798
13799 /* In VFP mode, operands must match register widths. If we
13800 have a key operand, use its width, else use the width of
13801 the current operand. */
13802 if (k_size != -1u)
13803 match = k_size;
13804 else
13805 match = g_size;
13806
13807 if (regwidth != match)
13808 {
13809 first_error (_("operand size must match register width"));
13810 return badtype;
13811 }
13812 }
13813
13814 if ((thisarg & N_EQK) == 0)
13815 {
13816 unsigned given_type = type_chk_of_el_type (g_type, g_size);
13817
13818 if ((given_type & types_allowed) == 0)
13819 {
13820 first_error (_("bad type in Neon instruction"));
13821 return badtype;
13822 }
13823 }
13824 else
13825 {
13826 enum neon_el_type mod_k_type = k_type;
13827 unsigned mod_k_size = k_size;
13828 neon_modify_type_size (thisarg, &mod_k_type, &mod_k_size);
13829 if (g_type != mod_k_type || g_size != mod_k_size)
13830 {
13831 first_error (_("inconsistent types in Neon instruction"));
13832 return badtype;
13833 }
13834 }
13835 }
13836 }
5287ad62
JB
13837 }
13838
13839 return inst.vectype.el[key_el];
13840}
13841
037e8744 13842/* Neon-style VFP instruction forwarding. */
5287ad62 13843
037e8744
JB
13844/* Thumb VFP instructions have 0xE in the condition field. */
13845
13846static void
13847do_vfp_cond_or_thumb (void)
5287ad62 13848{
88714cb8
DG
13849 inst.is_neon = 1;
13850
5287ad62 13851 if (thumb_mode)
037e8744 13852 inst.instruction |= 0xe0000000;
5287ad62 13853 else
037e8744 13854 inst.instruction |= inst.cond << 28;
5287ad62
JB
13855}
13856
037e8744
JB
13857/* Look up and encode a simple mnemonic, for use as a helper function for the
13858 Neon-style VFP syntax. This avoids duplication of bits of the insns table,
13859 etc. It is assumed that operand parsing has already been done, and that the
13860 operands are in the form expected by the given opcode (this isn't necessarily
13861 the same as the form in which they were parsed, hence some massaging must
13862 take place before this function is called).
13863 Checks current arch version against that in the looked-up opcode. */
5287ad62 13864
037e8744
JB
13865static void
13866do_vfp_nsyn_opcode (const char *opname)
5287ad62 13867{
037e8744 13868 const struct asm_opcode *opcode;
5f4273c7 13869
21d799b5 13870 opcode = (const struct asm_opcode *) hash_find (arm_ops_hsh, opname);
5287ad62 13871
037e8744
JB
13872 if (!opcode)
13873 abort ();
5287ad62 13874
037e8744 13875 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant,
477330fc
RM
13876 thumb_mode ? *opcode->tvariant : *opcode->avariant),
13877 _(BAD_FPU));
5287ad62 13878
88714cb8
DG
13879 inst.is_neon = 1;
13880
037e8744
JB
13881 if (thumb_mode)
13882 {
13883 inst.instruction = opcode->tvalue;
13884 opcode->tencode ();
13885 }
13886 else
13887 {
13888 inst.instruction = (inst.cond << 28) | opcode->avalue;
13889 opcode->aencode ();
13890 }
13891}
5287ad62
JB
13892
13893static void
037e8744 13894do_vfp_nsyn_add_sub (enum neon_shape rs)
5287ad62 13895{
037e8744
JB
13896 int is_add = (inst.instruction & 0x0fffffff) == N_MNEM_vadd;
13897
13898 if (rs == NS_FFF)
13899 {
13900 if (is_add)
477330fc 13901 do_vfp_nsyn_opcode ("fadds");
037e8744 13902 else
477330fc 13903 do_vfp_nsyn_opcode ("fsubs");
037e8744
JB
13904 }
13905 else
13906 {
13907 if (is_add)
477330fc 13908 do_vfp_nsyn_opcode ("faddd");
037e8744 13909 else
477330fc 13910 do_vfp_nsyn_opcode ("fsubd");
037e8744
JB
13911 }
13912}
13913
13914/* Check operand types to see if this is a VFP instruction, and if so call
13915 PFN (). */
13916
13917static int
13918try_vfp_nsyn (int args, void (*pfn) (enum neon_shape))
13919{
13920 enum neon_shape rs;
13921 struct neon_type_el et;
13922
13923 switch (args)
13924 {
13925 case 2:
13926 rs = neon_select_shape (NS_FF, NS_DD, NS_NULL);
13927 et = neon_check_type (2, rs,
477330fc 13928 N_EQK | N_VFP, N_F32 | N_F64 | N_KEY | N_VFP);
037e8744 13929 break;
5f4273c7 13930
037e8744
JB
13931 case 3:
13932 rs = neon_select_shape (NS_FFF, NS_DDD, NS_NULL);
13933 et = neon_check_type (3, rs,
477330fc 13934 N_EQK | N_VFP, N_EQK | N_VFP, N_F32 | N_F64 | N_KEY | N_VFP);
037e8744
JB
13935 break;
13936
13937 default:
13938 abort ();
13939 }
13940
13941 if (et.type != NT_invtype)
13942 {
13943 pfn (rs);
13944 return SUCCESS;
13945 }
037e8744 13946
99b253c5 13947 inst.error = NULL;
037e8744
JB
13948 return FAIL;
13949}
13950
13951static void
13952do_vfp_nsyn_mla_mls (enum neon_shape rs)
13953{
13954 int is_mla = (inst.instruction & 0x0fffffff) == N_MNEM_vmla;
5f4273c7 13955
037e8744
JB
13956 if (rs == NS_FFF)
13957 {
13958 if (is_mla)
477330fc 13959 do_vfp_nsyn_opcode ("fmacs");
037e8744 13960 else
477330fc 13961 do_vfp_nsyn_opcode ("fnmacs");
037e8744
JB
13962 }
13963 else
13964 {
13965 if (is_mla)
477330fc 13966 do_vfp_nsyn_opcode ("fmacd");
037e8744 13967 else
477330fc 13968 do_vfp_nsyn_opcode ("fnmacd");
037e8744
JB
13969 }
13970}
13971
62f3b8c8
PB
13972static void
13973do_vfp_nsyn_fma_fms (enum neon_shape rs)
13974{
13975 int is_fma = (inst.instruction & 0x0fffffff) == N_MNEM_vfma;
13976
13977 if (rs == NS_FFF)
13978 {
13979 if (is_fma)
477330fc 13980 do_vfp_nsyn_opcode ("ffmas");
62f3b8c8 13981 else
477330fc 13982 do_vfp_nsyn_opcode ("ffnmas");
62f3b8c8
PB
13983 }
13984 else
13985 {
13986 if (is_fma)
477330fc 13987 do_vfp_nsyn_opcode ("ffmad");
62f3b8c8 13988 else
477330fc 13989 do_vfp_nsyn_opcode ("ffnmad");
62f3b8c8
PB
13990 }
13991}
13992
037e8744
JB
13993static void
13994do_vfp_nsyn_mul (enum neon_shape rs)
13995{
13996 if (rs == NS_FFF)
13997 do_vfp_nsyn_opcode ("fmuls");
13998 else
13999 do_vfp_nsyn_opcode ("fmuld");
14000}
14001
14002static void
14003do_vfp_nsyn_abs_neg (enum neon_shape rs)
14004{
14005 int is_neg = (inst.instruction & 0x80) != 0;
14006 neon_check_type (2, rs, N_EQK | N_VFP, N_F32 | N_F64 | N_VFP | N_KEY);
14007
14008 if (rs == NS_FF)
14009 {
14010 if (is_neg)
477330fc 14011 do_vfp_nsyn_opcode ("fnegs");
037e8744 14012 else
477330fc 14013 do_vfp_nsyn_opcode ("fabss");
037e8744
JB
14014 }
14015 else
14016 {
14017 if (is_neg)
477330fc 14018 do_vfp_nsyn_opcode ("fnegd");
037e8744 14019 else
477330fc 14020 do_vfp_nsyn_opcode ("fabsd");
037e8744
JB
14021 }
14022}
14023
14024/* Encode single-precision (only!) VFP fldm/fstm instructions. Double precision
14025 insns belong to Neon, and are handled elsewhere. */
14026
14027static void
14028do_vfp_nsyn_ldm_stm (int is_dbmode)
14029{
14030 int is_ldm = (inst.instruction & (1 << 20)) != 0;
14031 if (is_ldm)
14032 {
14033 if (is_dbmode)
477330fc 14034 do_vfp_nsyn_opcode ("fldmdbs");
037e8744 14035 else
477330fc 14036 do_vfp_nsyn_opcode ("fldmias");
037e8744
JB
14037 }
14038 else
14039 {
14040 if (is_dbmode)
477330fc 14041 do_vfp_nsyn_opcode ("fstmdbs");
037e8744 14042 else
477330fc 14043 do_vfp_nsyn_opcode ("fstmias");
037e8744
JB
14044 }
14045}
14046
037e8744
JB
14047static void
14048do_vfp_nsyn_sqrt (void)
14049{
14050 enum neon_shape rs = neon_select_shape (NS_FF, NS_DD, NS_NULL);
14051 neon_check_type (2, rs, N_EQK | N_VFP, N_F32 | N_F64 | N_KEY | N_VFP);
5f4273c7 14052
037e8744
JB
14053 if (rs == NS_FF)
14054 do_vfp_nsyn_opcode ("fsqrts");
14055 else
14056 do_vfp_nsyn_opcode ("fsqrtd");
14057}
14058
14059static void
14060do_vfp_nsyn_div (void)
14061{
14062 enum neon_shape rs = neon_select_shape (NS_FFF, NS_DDD, NS_NULL);
14063 neon_check_type (3, rs, N_EQK | N_VFP, N_EQK | N_VFP,
14064 N_F32 | N_F64 | N_KEY | N_VFP);
5f4273c7 14065
037e8744
JB
14066 if (rs == NS_FFF)
14067 do_vfp_nsyn_opcode ("fdivs");
14068 else
14069 do_vfp_nsyn_opcode ("fdivd");
14070}
14071
14072static void
14073do_vfp_nsyn_nmul (void)
14074{
14075 enum neon_shape rs = neon_select_shape (NS_FFF, NS_DDD, NS_NULL);
14076 neon_check_type (3, rs, N_EQK | N_VFP, N_EQK | N_VFP,
14077 N_F32 | N_F64 | N_KEY | N_VFP);
5f4273c7 14078
037e8744
JB
14079 if (rs == NS_FFF)
14080 {
88714cb8 14081 NEON_ENCODE (SINGLE, inst);
037e8744
JB
14082 do_vfp_sp_dyadic ();
14083 }
14084 else
14085 {
88714cb8 14086 NEON_ENCODE (DOUBLE, inst);
037e8744
JB
14087 do_vfp_dp_rd_rn_rm ();
14088 }
14089 do_vfp_cond_or_thumb ();
14090}
14091
14092static void
14093do_vfp_nsyn_cmp (void)
14094{
14095 if (inst.operands[1].isreg)
14096 {
14097 enum neon_shape rs = neon_select_shape (NS_FF, NS_DD, NS_NULL);
14098 neon_check_type (2, rs, N_EQK | N_VFP, N_F32 | N_F64 | N_KEY | N_VFP);
5f4273c7 14099
037e8744 14100 if (rs == NS_FF)
477330fc
RM
14101 {
14102 NEON_ENCODE (SINGLE, inst);
14103 do_vfp_sp_monadic ();
14104 }
037e8744 14105 else
477330fc
RM
14106 {
14107 NEON_ENCODE (DOUBLE, inst);
14108 do_vfp_dp_rd_rm ();
14109 }
037e8744
JB
14110 }
14111 else
14112 {
14113 enum neon_shape rs = neon_select_shape (NS_FI, NS_DI, NS_NULL);
14114 neon_check_type (2, rs, N_F32 | N_F64 | N_KEY | N_VFP, N_EQK);
14115
14116 switch (inst.instruction & 0x0fffffff)
477330fc
RM
14117 {
14118 case N_MNEM_vcmp:
14119 inst.instruction += N_MNEM_vcmpz - N_MNEM_vcmp;
14120 break;
14121 case N_MNEM_vcmpe:
14122 inst.instruction += N_MNEM_vcmpez - N_MNEM_vcmpe;
14123 break;
14124 default:
14125 abort ();
14126 }
5f4273c7 14127
037e8744 14128 if (rs == NS_FI)
477330fc
RM
14129 {
14130 NEON_ENCODE (SINGLE, inst);
14131 do_vfp_sp_compare_z ();
14132 }
037e8744 14133 else
477330fc
RM
14134 {
14135 NEON_ENCODE (DOUBLE, inst);
14136 do_vfp_dp_rd ();
14137 }
037e8744
JB
14138 }
14139 do_vfp_cond_or_thumb ();
14140}
14141
14142static void
14143nsyn_insert_sp (void)
14144{
14145 inst.operands[1] = inst.operands[0];
14146 memset (&inst.operands[0], '\0', sizeof (inst.operands[0]));
fdfde340 14147 inst.operands[0].reg = REG_SP;
037e8744
JB
14148 inst.operands[0].isreg = 1;
14149 inst.operands[0].writeback = 1;
14150 inst.operands[0].present = 1;
14151}
14152
14153static void
14154do_vfp_nsyn_push (void)
14155{
14156 nsyn_insert_sp ();
14157 if (inst.operands[1].issingle)
14158 do_vfp_nsyn_opcode ("fstmdbs");
14159 else
14160 do_vfp_nsyn_opcode ("fstmdbd");
14161}
14162
14163static void
14164do_vfp_nsyn_pop (void)
14165{
14166 nsyn_insert_sp ();
14167 if (inst.operands[1].issingle)
22b5b651 14168 do_vfp_nsyn_opcode ("fldmias");
037e8744 14169 else
22b5b651 14170 do_vfp_nsyn_opcode ("fldmiad");
037e8744
JB
14171}
14172
14173/* Fix up Neon data-processing instructions, ORing in the correct bits for
14174 ARM mode or Thumb mode and moving the encoded bit 24 to bit 28. */
14175
88714cb8
DG
14176static void
14177neon_dp_fixup (struct arm_it* insn)
037e8744 14178{
88714cb8
DG
14179 unsigned int i = insn->instruction;
14180 insn->is_neon = 1;
14181
037e8744
JB
14182 if (thumb_mode)
14183 {
14184 /* The U bit is at bit 24 by default. Move to bit 28 in Thumb mode. */
14185 if (i & (1 << 24))
477330fc 14186 i |= 1 << 28;
5f4273c7 14187
037e8744 14188 i &= ~(1 << 24);
5f4273c7 14189
037e8744
JB
14190 i |= 0xef000000;
14191 }
14192 else
14193 i |= 0xf2000000;
5f4273c7 14194
88714cb8 14195 insn->instruction = i;
037e8744
JB
14196}
14197
14198/* Turn a size (8, 16, 32, 64) into the respective bit number minus 3
14199 (0, 1, 2, 3). */
14200
14201static unsigned
14202neon_logbits (unsigned x)
14203{
14204 return ffs (x) - 4;
14205}
14206
14207#define LOW4(R) ((R) & 0xf)
14208#define HI1(R) (((R) >> 4) & 1)
14209
14210/* Encode insns with bit pattern:
14211
14212 |28/24|23|22 |21 20|19 16|15 12|11 8|7|6|5|4|3 0|
14213 | U |x |D |size | Rn | Rd |x x x x|N|Q|M|x| Rm |
5f4273c7 14214
037e8744
JB
14215 SIZE is passed in bits. -1 means size field isn't changed, in case it has a
14216 different meaning for some instruction. */
14217
14218static void
14219neon_three_same (int isquad, int ubit, int size)
14220{
14221 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
14222 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
14223 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
14224 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
14225 inst.instruction |= LOW4 (inst.operands[2].reg);
14226 inst.instruction |= HI1 (inst.operands[2].reg) << 5;
14227 inst.instruction |= (isquad != 0) << 6;
14228 inst.instruction |= (ubit != 0) << 24;
14229 if (size != -1)
14230 inst.instruction |= neon_logbits (size) << 20;
5f4273c7 14231
88714cb8 14232 neon_dp_fixup (&inst);
037e8744
JB
14233}
14234
14235/* Encode instructions of the form:
14236
14237 |28/24|23|22|21 20|19 18|17 16|15 12|11 7|6|5|4|3 0|
14238 | U |x |D |x x |size |x x | Rd |x x x x x|Q|M|x| Rm |
5287ad62
JB
14239
14240 Don't write size if SIZE == -1. */
14241
14242static void
14243neon_two_same (int qbit, int ubit, int size)
14244{
14245 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
14246 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
14247 inst.instruction |= LOW4 (inst.operands[1].reg);
14248 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
14249 inst.instruction |= (qbit != 0) << 6;
14250 inst.instruction |= (ubit != 0) << 24;
14251
14252 if (size != -1)
14253 inst.instruction |= neon_logbits (size) << 18;
14254
88714cb8 14255 neon_dp_fixup (&inst);
5287ad62
JB
14256}
14257
14258/* Neon instruction encoders, in approximate order of appearance. */
14259
14260static void
14261do_neon_dyadic_i_su (void)
14262{
037e8744 14263 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
14264 struct neon_type_el et = neon_check_type (3, rs,
14265 N_EQK, N_EQK, N_SU_32 | N_KEY);
037e8744 14266 neon_three_same (neon_quad (rs), et.type == NT_unsigned, et.size);
5287ad62
JB
14267}
14268
14269static void
14270do_neon_dyadic_i64_su (void)
14271{
037e8744 14272 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
14273 struct neon_type_el et = neon_check_type (3, rs,
14274 N_EQK, N_EQK, N_SU_ALL | N_KEY);
037e8744 14275 neon_three_same (neon_quad (rs), et.type == NT_unsigned, et.size);
5287ad62
JB
14276}
14277
14278static void
14279neon_imm_shift (int write_ubit, int uval, int isquad, struct neon_type_el et,
477330fc 14280 unsigned immbits)
5287ad62
JB
14281{
14282 unsigned size = et.size >> 3;
14283 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
14284 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
14285 inst.instruction |= LOW4 (inst.operands[1].reg);
14286 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
14287 inst.instruction |= (isquad != 0) << 6;
14288 inst.instruction |= immbits << 16;
14289 inst.instruction |= (size >> 3) << 7;
14290 inst.instruction |= (size & 0x7) << 19;
14291 if (write_ubit)
14292 inst.instruction |= (uval != 0) << 24;
14293
88714cb8 14294 neon_dp_fixup (&inst);
5287ad62
JB
14295}
14296
14297static void
14298do_neon_shl_imm (void)
14299{
14300 if (!inst.operands[2].isreg)
14301 {
037e8744 14302 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62 14303 struct neon_type_el et = neon_check_type (2, rs, N_EQK, N_KEY | N_I_ALL);
cb3b1e65
JB
14304 int imm = inst.operands[2].imm;
14305
14306 constraint (imm < 0 || (unsigned)imm >= et.size,
14307 _("immediate out of range for shift"));
88714cb8 14308 NEON_ENCODE (IMMED, inst);
cb3b1e65 14309 neon_imm_shift (FALSE, 0, neon_quad (rs), et, imm);
5287ad62
JB
14310 }
14311 else
14312 {
037e8744 14313 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62 14314 struct neon_type_el et = neon_check_type (3, rs,
477330fc 14315 N_EQK, N_SU_ALL | N_KEY, N_EQK | N_SGN);
627907b7
JB
14316 unsigned int tmp;
14317
14318 /* VSHL/VQSHL 3-register variants have syntax such as:
477330fc
RM
14319 vshl.xx Dd, Dm, Dn
14320 whereas other 3-register operations encoded by neon_three_same have
14321 syntax like:
14322 vadd.xx Dd, Dn, Dm
14323 (i.e. with Dn & Dm reversed). Swap operands[1].reg and operands[2].reg
14324 here. */
627907b7
JB
14325 tmp = inst.operands[2].reg;
14326 inst.operands[2].reg = inst.operands[1].reg;
14327 inst.operands[1].reg = tmp;
88714cb8 14328 NEON_ENCODE (INTEGER, inst);
037e8744 14329 neon_three_same (neon_quad (rs), et.type == NT_unsigned, et.size);
5287ad62
JB
14330 }
14331}
14332
14333static void
14334do_neon_qshl_imm (void)
14335{
14336 if (!inst.operands[2].isreg)
14337 {
037e8744 14338 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62 14339 struct neon_type_el et = neon_check_type (2, rs, N_EQK, N_SU_ALL | N_KEY);
cb3b1e65 14340 int imm = inst.operands[2].imm;
627907b7 14341
cb3b1e65
JB
14342 constraint (imm < 0 || (unsigned)imm >= et.size,
14343 _("immediate out of range for shift"));
88714cb8 14344 NEON_ENCODE (IMMED, inst);
cb3b1e65 14345 neon_imm_shift (TRUE, et.type == NT_unsigned, neon_quad (rs), et, imm);
5287ad62
JB
14346 }
14347 else
14348 {
037e8744 14349 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62 14350 struct neon_type_el et = neon_check_type (3, rs,
477330fc 14351 N_EQK, N_SU_ALL | N_KEY, N_EQK | N_SGN);
627907b7
JB
14352 unsigned int tmp;
14353
14354 /* See note in do_neon_shl_imm. */
14355 tmp = inst.operands[2].reg;
14356 inst.operands[2].reg = inst.operands[1].reg;
14357 inst.operands[1].reg = tmp;
88714cb8 14358 NEON_ENCODE (INTEGER, inst);
037e8744 14359 neon_three_same (neon_quad (rs), et.type == NT_unsigned, et.size);
5287ad62
JB
14360 }
14361}
14362
627907b7
JB
14363static void
14364do_neon_rshl (void)
14365{
14366 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
14367 struct neon_type_el et = neon_check_type (3, rs,
14368 N_EQK, N_EQK, N_SU_ALL | N_KEY);
14369 unsigned int tmp;
14370
14371 tmp = inst.operands[2].reg;
14372 inst.operands[2].reg = inst.operands[1].reg;
14373 inst.operands[1].reg = tmp;
14374 neon_three_same (neon_quad (rs), et.type == NT_unsigned, et.size);
14375}
14376
5287ad62
JB
14377static int
14378neon_cmode_for_logic_imm (unsigned immediate, unsigned *immbits, int size)
14379{
036dc3f7
PB
14380 /* Handle .I8 pseudo-instructions. */
14381 if (size == 8)
5287ad62 14382 {
5287ad62 14383 /* Unfortunately, this will make everything apart from zero out-of-range.
477330fc
RM
14384 FIXME is this the intended semantics? There doesn't seem much point in
14385 accepting .I8 if so. */
5287ad62
JB
14386 immediate |= immediate << 8;
14387 size = 16;
036dc3f7
PB
14388 }
14389
14390 if (size >= 32)
14391 {
14392 if (immediate == (immediate & 0x000000ff))
14393 {
14394 *immbits = immediate;
14395 return 0x1;
14396 }
14397 else if (immediate == (immediate & 0x0000ff00))
14398 {
14399 *immbits = immediate >> 8;
14400 return 0x3;
14401 }
14402 else if (immediate == (immediate & 0x00ff0000))
14403 {
14404 *immbits = immediate >> 16;
14405 return 0x5;
14406 }
14407 else if (immediate == (immediate & 0xff000000))
14408 {
14409 *immbits = immediate >> 24;
14410 return 0x7;
14411 }
14412 if ((immediate & 0xffff) != (immediate >> 16))
14413 goto bad_immediate;
14414 immediate &= 0xffff;
5287ad62
JB
14415 }
14416
14417 if (immediate == (immediate & 0x000000ff))
14418 {
14419 *immbits = immediate;
036dc3f7 14420 return 0x9;
5287ad62
JB
14421 }
14422 else if (immediate == (immediate & 0x0000ff00))
14423 {
14424 *immbits = immediate >> 8;
036dc3f7 14425 return 0xb;
5287ad62
JB
14426 }
14427
14428 bad_immediate:
dcbf9037 14429 first_error (_("immediate value out of range"));
5287ad62
JB
14430 return FAIL;
14431}
14432
5287ad62
JB
14433static void
14434do_neon_logic (void)
14435{
14436 if (inst.operands[2].present && inst.operands[2].isreg)
14437 {
037e8744 14438 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
14439 neon_check_type (3, rs, N_IGNORE_TYPE);
14440 /* U bit and size field were set as part of the bitmask. */
88714cb8 14441 NEON_ENCODE (INTEGER, inst);
037e8744 14442 neon_three_same (neon_quad (rs), 0, -1);
5287ad62
JB
14443 }
14444 else
14445 {
4316f0d2
DG
14446 const int three_ops_form = (inst.operands[2].present
14447 && !inst.operands[2].isreg);
14448 const int immoperand = (three_ops_form ? 2 : 1);
14449 enum neon_shape rs = (three_ops_form
14450 ? neon_select_shape (NS_DDI, NS_QQI, NS_NULL)
14451 : neon_select_shape (NS_DI, NS_QI, NS_NULL));
037e8744 14452 struct neon_type_el et = neon_check_type (2, rs,
477330fc 14453 N_I8 | N_I16 | N_I32 | N_I64 | N_F32 | N_KEY, N_EQK);
21d799b5 14454 enum neon_opc opcode = (enum neon_opc) inst.instruction & 0x0fffffff;
5287ad62
JB
14455 unsigned immbits;
14456 int cmode;
5f4273c7 14457
5287ad62 14458 if (et.type == NT_invtype)
477330fc 14459 return;
5f4273c7 14460
4316f0d2
DG
14461 if (three_ops_form)
14462 constraint (inst.operands[0].reg != inst.operands[1].reg,
14463 _("first and second operands shall be the same register"));
14464
88714cb8 14465 NEON_ENCODE (IMMED, inst);
5287ad62 14466
4316f0d2 14467 immbits = inst.operands[immoperand].imm;
036dc3f7
PB
14468 if (et.size == 64)
14469 {
14470 /* .i64 is a pseudo-op, so the immediate must be a repeating
14471 pattern. */
4316f0d2
DG
14472 if (immbits != (inst.operands[immoperand].regisimm ?
14473 inst.operands[immoperand].reg : 0))
036dc3f7
PB
14474 {
14475 /* Set immbits to an invalid constant. */
14476 immbits = 0xdeadbeef;
14477 }
14478 }
14479
5287ad62 14480 switch (opcode)
477330fc
RM
14481 {
14482 case N_MNEM_vbic:
14483 cmode = neon_cmode_for_logic_imm (immbits, &immbits, et.size);
14484 break;
14485
14486 case N_MNEM_vorr:
14487 cmode = neon_cmode_for_logic_imm (immbits, &immbits, et.size);
14488 break;
14489
14490 case N_MNEM_vand:
14491 /* Pseudo-instruction for VBIC. */
14492 neon_invert_size (&immbits, 0, et.size);
14493 cmode = neon_cmode_for_logic_imm (immbits, &immbits, et.size);
14494 break;
14495
14496 case N_MNEM_vorn:
14497 /* Pseudo-instruction for VORR. */
14498 neon_invert_size (&immbits, 0, et.size);
14499 cmode = neon_cmode_for_logic_imm (immbits, &immbits, et.size);
14500 break;
14501
14502 default:
14503 abort ();
14504 }
5287ad62
JB
14505
14506 if (cmode == FAIL)
477330fc 14507 return;
5287ad62 14508
037e8744 14509 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
14510 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
14511 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
14512 inst.instruction |= cmode << 8;
14513 neon_write_immbits (immbits);
5f4273c7 14514
88714cb8 14515 neon_dp_fixup (&inst);
5287ad62
JB
14516 }
14517}
14518
14519static void
14520do_neon_bitfield (void)
14521{
037e8744 14522 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
dcbf9037 14523 neon_check_type (3, rs, N_IGNORE_TYPE);
037e8744 14524 neon_three_same (neon_quad (rs), 0, -1);
5287ad62
JB
14525}
14526
14527static void
dcbf9037 14528neon_dyadic_misc (enum neon_el_type ubit_meaning, unsigned types,
477330fc 14529 unsigned destbits)
5287ad62 14530{
037e8744 14531 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
dcbf9037 14532 struct neon_type_el et = neon_check_type (3, rs, N_EQK | destbits, N_EQK,
477330fc 14533 types | N_KEY);
5287ad62
JB
14534 if (et.type == NT_float)
14535 {
88714cb8 14536 NEON_ENCODE (FLOAT, inst);
037e8744 14537 neon_three_same (neon_quad (rs), 0, -1);
5287ad62
JB
14538 }
14539 else
14540 {
88714cb8 14541 NEON_ENCODE (INTEGER, inst);
037e8744 14542 neon_three_same (neon_quad (rs), et.type == ubit_meaning, et.size);
5287ad62
JB
14543 }
14544}
14545
14546static void
14547do_neon_dyadic_if_su (void)
14548{
dcbf9037 14549 neon_dyadic_misc (NT_unsigned, N_SUF_32, 0);
5287ad62
JB
14550}
14551
14552static void
14553do_neon_dyadic_if_su_d (void)
14554{
14555 /* This version only allow D registers, but that constraint is enforced during
14556 operand parsing so we don't need to do anything extra here. */
dcbf9037 14557 neon_dyadic_misc (NT_unsigned, N_SUF_32, 0);
5287ad62
JB
14558}
14559
5287ad62
JB
14560static void
14561do_neon_dyadic_if_i_d (void)
14562{
428e3f1f
PB
14563 /* The "untyped" case can't happen. Do this to stop the "U" bit being
14564 affected if we specify unsigned args. */
14565 neon_dyadic_misc (NT_untyped, N_IF_32, 0);
5287ad62
JB
14566}
14567
037e8744
JB
14568enum vfp_or_neon_is_neon_bits
14569{
14570 NEON_CHECK_CC = 1,
73924fbc
MGD
14571 NEON_CHECK_ARCH = 2,
14572 NEON_CHECK_ARCH8 = 4
037e8744
JB
14573};
14574
14575/* Call this function if an instruction which may have belonged to the VFP or
14576 Neon instruction sets, but turned out to be a Neon instruction (due to the
14577 operand types involved, etc.). We have to check and/or fix-up a couple of
14578 things:
14579
14580 - Make sure the user hasn't attempted to make a Neon instruction
14581 conditional.
14582 - Alter the value in the condition code field if necessary.
14583 - Make sure that the arch supports Neon instructions.
14584
14585 Which of these operations take place depends on bits from enum
14586 vfp_or_neon_is_neon_bits.
14587
14588 WARNING: This function has side effects! If NEON_CHECK_CC is used and the
14589 current instruction's condition is COND_ALWAYS, the condition field is
14590 changed to inst.uncond_value. This is necessary because instructions shared
14591 between VFP and Neon may be conditional for the VFP variants only, and the
14592 unconditional Neon version must have, e.g., 0xF in the condition field. */
14593
14594static int
14595vfp_or_neon_is_neon (unsigned check)
14596{
14597 /* Conditions are always legal in Thumb mode (IT blocks). */
14598 if (!thumb_mode && (check & NEON_CHECK_CC))
14599 {
14600 if (inst.cond != COND_ALWAYS)
477330fc
RM
14601 {
14602 first_error (_(BAD_COND));
14603 return FAIL;
14604 }
037e8744 14605 if (inst.uncond_value != -1)
477330fc 14606 inst.instruction |= inst.uncond_value << 28;
037e8744 14607 }
5f4273c7 14608
037e8744 14609 if ((check & NEON_CHECK_ARCH)
73924fbc
MGD
14610 && !mark_feature_used (&fpu_neon_ext_v1))
14611 {
14612 first_error (_(BAD_FPU));
14613 return FAIL;
14614 }
14615
14616 if ((check & NEON_CHECK_ARCH8)
14617 && !mark_feature_used (&fpu_neon_ext_armv8))
037e8744
JB
14618 {
14619 first_error (_(BAD_FPU));
14620 return FAIL;
14621 }
5f4273c7 14622
037e8744
JB
14623 return SUCCESS;
14624}
14625
5287ad62
JB
14626static void
14627do_neon_addsub_if_i (void)
14628{
037e8744
JB
14629 if (try_vfp_nsyn (3, do_vfp_nsyn_add_sub) == SUCCESS)
14630 return;
14631
14632 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
14633 return;
14634
5287ad62
JB
14635 /* The "untyped" case can't happen. Do this to stop the "U" bit being
14636 affected if we specify unsigned args. */
dcbf9037 14637 neon_dyadic_misc (NT_untyped, N_IF_32 | N_I64, 0);
5287ad62
JB
14638}
14639
14640/* Swaps operands 1 and 2. If operand 1 (optional arg) was omitted, we want the
14641 result to be:
14642 V<op> A,B (A is operand 0, B is operand 2)
14643 to mean:
14644 V<op> A,B,A
14645 not:
14646 V<op> A,B,B
14647 so handle that case specially. */
14648
14649static void
14650neon_exchange_operands (void)
14651{
14652 void *scratch = alloca (sizeof (inst.operands[0]));
14653 if (inst.operands[1].present)
14654 {
14655 /* Swap operands[1] and operands[2]. */
14656 memcpy (scratch, &inst.operands[1], sizeof (inst.operands[0]));
14657 inst.operands[1] = inst.operands[2];
14658 memcpy (&inst.operands[2], scratch, sizeof (inst.operands[0]));
14659 }
14660 else
14661 {
14662 inst.operands[1] = inst.operands[2];
14663 inst.operands[2] = inst.operands[0];
14664 }
14665}
14666
14667static void
14668neon_compare (unsigned regtypes, unsigned immtypes, int invert)
14669{
14670 if (inst.operands[2].isreg)
14671 {
14672 if (invert)
477330fc 14673 neon_exchange_operands ();
dcbf9037 14674 neon_dyadic_misc (NT_unsigned, regtypes, N_SIZ);
5287ad62
JB
14675 }
14676 else
14677 {
037e8744 14678 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
dcbf9037 14679 struct neon_type_el et = neon_check_type (2, rs,
477330fc 14680 N_EQK | N_SIZ, immtypes | N_KEY);
5287ad62 14681
88714cb8 14682 NEON_ENCODE (IMMED, inst);
5287ad62
JB
14683 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
14684 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
14685 inst.instruction |= LOW4 (inst.operands[1].reg);
14686 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
037e8744 14687 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
14688 inst.instruction |= (et.type == NT_float) << 10;
14689 inst.instruction |= neon_logbits (et.size) << 18;
5f4273c7 14690
88714cb8 14691 neon_dp_fixup (&inst);
5287ad62
JB
14692 }
14693}
14694
14695static void
14696do_neon_cmp (void)
14697{
14698 neon_compare (N_SUF_32, N_S8 | N_S16 | N_S32 | N_F32, FALSE);
14699}
14700
14701static void
14702do_neon_cmp_inv (void)
14703{
14704 neon_compare (N_SUF_32, N_S8 | N_S16 | N_S32 | N_F32, TRUE);
14705}
14706
14707static void
14708do_neon_ceq (void)
14709{
14710 neon_compare (N_IF_32, N_IF_32, FALSE);
14711}
14712
14713/* For multiply instructions, we have the possibility of 16-bit or 32-bit
14714 scalars, which are encoded in 5 bits, M : Rm.
14715 For 16-bit scalars, the register is encoded in Rm[2:0] and the index in
14716 M:Rm[3], and for 32-bit scalars, the register is encoded in Rm[3:0] and the
14717 index in M. */
14718
14719static unsigned
14720neon_scalar_for_mul (unsigned scalar, unsigned elsize)
14721{
dcbf9037
JB
14722 unsigned regno = NEON_SCALAR_REG (scalar);
14723 unsigned elno = NEON_SCALAR_INDEX (scalar);
5287ad62
JB
14724
14725 switch (elsize)
14726 {
14727 case 16:
14728 if (regno > 7 || elno > 3)
477330fc 14729 goto bad_scalar;
5287ad62 14730 return regno | (elno << 3);
5f4273c7 14731
5287ad62
JB
14732 case 32:
14733 if (regno > 15 || elno > 1)
477330fc 14734 goto bad_scalar;
5287ad62
JB
14735 return regno | (elno << 4);
14736
14737 default:
14738 bad_scalar:
dcbf9037 14739 first_error (_("scalar out of range for multiply instruction"));
5287ad62
JB
14740 }
14741
14742 return 0;
14743}
14744
14745/* Encode multiply / multiply-accumulate scalar instructions. */
14746
14747static void
14748neon_mul_mac (struct neon_type_el et, int ubit)
14749{
dcbf9037
JB
14750 unsigned scalar;
14751
14752 /* Give a more helpful error message if we have an invalid type. */
14753 if (et.type == NT_invtype)
14754 return;
5f4273c7 14755
dcbf9037 14756 scalar = neon_scalar_for_mul (inst.operands[2].reg, et.size);
5287ad62
JB
14757 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
14758 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
14759 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
14760 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
14761 inst.instruction |= LOW4 (scalar);
14762 inst.instruction |= HI1 (scalar) << 5;
14763 inst.instruction |= (et.type == NT_float) << 8;
14764 inst.instruction |= neon_logbits (et.size) << 20;
14765 inst.instruction |= (ubit != 0) << 24;
14766
88714cb8 14767 neon_dp_fixup (&inst);
5287ad62
JB
14768}
14769
14770static void
14771do_neon_mac_maybe_scalar (void)
14772{
037e8744
JB
14773 if (try_vfp_nsyn (3, do_vfp_nsyn_mla_mls) == SUCCESS)
14774 return;
14775
14776 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
14777 return;
14778
5287ad62
JB
14779 if (inst.operands[2].isscalar)
14780 {
037e8744 14781 enum neon_shape rs = neon_select_shape (NS_DDS, NS_QQS, NS_NULL);
5287ad62 14782 struct neon_type_el et = neon_check_type (3, rs,
477330fc 14783 N_EQK, N_EQK, N_I16 | N_I32 | N_F32 | N_KEY);
88714cb8 14784 NEON_ENCODE (SCALAR, inst);
037e8744 14785 neon_mul_mac (et, neon_quad (rs));
5287ad62
JB
14786 }
14787 else
428e3f1f
PB
14788 {
14789 /* The "untyped" case can't happen. Do this to stop the "U" bit being
14790 affected if we specify unsigned args. */
14791 neon_dyadic_misc (NT_untyped, N_IF_32, 0);
14792 }
5287ad62
JB
14793}
14794
62f3b8c8
PB
14795static void
14796do_neon_fmac (void)
14797{
14798 if (try_vfp_nsyn (3, do_vfp_nsyn_fma_fms) == SUCCESS)
14799 return;
14800
14801 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
14802 return;
14803
14804 neon_dyadic_misc (NT_untyped, N_IF_32, 0);
14805}
14806
5287ad62
JB
14807static void
14808do_neon_tst (void)
14809{
037e8744 14810 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
14811 struct neon_type_el et = neon_check_type (3, rs,
14812 N_EQK, N_EQK, N_8 | N_16 | N_32 | N_KEY);
037e8744 14813 neon_three_same (neon_quad (rs), 0, et.size);
5287ad62
JB
14814}
14815
14816/* VMUL with 3 registers allows the P8 type. The scalar version supports the
14817 same types as the MAC equivalents. The polynomial type for this instruction
14818 is encoded the same as the integer type. */
14819
14820static void
14821do_neon_mul (void)
14822{
037e8744
JB
14823 if (try_vfp_nsyn (3, do_vfp_nsyn_mul) == SUCCESS)
14824 return;
14825
14826 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
14827 return;
14828
5287ad62
JB
14829 if (inst.operands[2].isscalar)
14830 do_neon_mac_maybe_scalar ();
14831 else
dcbf9037 14832 neon_dyadic_misc (NT_poly, N_I8 | N_I16 | N_I32 | N_F32 | N_P8, 0);
5287ad62
JB
14833}
14834
14835static void
14836do_neon_qdmulh (void)
14837{
14838 if (inst.operands[2].isscalar)
14839 {
037e8744 14840 enum neon_shape rs = neon_select_shape (NS_DDS, NS_QQS, NS_NULL);
5287ad62 14841 struct neon_type_el et = neon_check_type (3, rs,
477330fc 14842 N_EQK, N_EQK, N_S16 | N_S32 | N_KEY);
88714cb8 14843 NEON_ENCODE (SCALAR, inst);
037e8744 14844 neon_mul_mac (et, neon_quad (rs));
5287ad62
JB
14845 }
14846 else
14847 {
037e8744 14848 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62 14849 struct neon_type_el et = neon_check_type (3, rs,
477330fc 14850 N_EQK, N_EQK, N_S16 | N_S32 | N_KEY);
88714cb8 14851 NEON_ENCODE (INTEGER, inst);
5287ad62 14852 /* The U bit (rounding) comes from bit mask. */
037e8744 14853 neon_three_same (neon_quad (rs), 0, et.size);
5287ad62
JB
14854 }
14855}
14856
14857static void
14858do_neon_fcmp_absolute (void)
14859{
037e8744 14860 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62
JB
14861 neon_check_type (3, rs, N_EQK, N_EQK, N_F32 | N_KEY);
14862 /* Size field comes from bit mask. */
037e8744 14863 neon_three_same (neon_quad (rs), 1, -1);
5287ad62
JB
14864}
14865
14866static void
14867do_neon_fcmp_absolute_inv (void)
14868{
14869 neon_exchange_operands ();
14870 do_neon_fcmp_absolute ();
14871}
14872
14873static void
14874do_neon_step (void)
14875{
037e8744 14876 enum neon_shape rs = neon_select_shape (NS_DDD, NS_QQQ, NS_NULL);
5287ad62 14877 neon_check_type (3, rs, N_EQK, N_EQK, N_F32 | N_KEY);
037e8744 14878 neon_three_same (neon_quad (rs), 0, -1);
5287ad62
JB
14879}
14880
14881static void
14882do_neon_abs_neg (void)
14883{
037e8744
JB
14884 enum neon_shape rs;
14885 struct neon_type_el et;
5f4273c7 14886
037e8744
JB
14887 if (try_vfp_nsyn (2, do_vfp_nsyn_abs_neg) == SUCCESS)
14888 return;
14889
14890 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
14891 return;
14892
14893 rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
14894 et = neon_check_type (2, rs, N_EQK, N_S8 | N_S16 | N_S32 | N_F32 | N_KEY);
5f4273c7 14895
5287ad62
JB
14896 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
14897 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
14898 inst.instruction |= LOW4 (inst.operands[1].reg);
14899 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
037e8744 14900 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
14901 inst.instruction |= (et.type == NT_float) << 10;
14902 inst.instruction |= neon_logbits (et.size) << 18;
5f4273c7 14903
88714cb8 14904 neon_dp_fixup (&inst);
5287ad62
JB
14905}
14906
14907static void
14908do_neon_sli (void)
14909{
037e8744 14910 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62
JB
14911 struct neon_type_el et = neon_check_type (2, rs,
14912 N_EQK, N_8 | N_16 | N_32 | N_64 | N_KEY);
14913 int imm = inst.operands[2].imm;
14914 constraint (imm < 0 || (unsigned)imm >= et.size,
477330fc 14915 _("immediate out of range for insert"));
037e8744 14916 neon_imm_shift (FALSE, 0, neon_quad (rs), et, imm);
5287ad62
JB
14917}
14918
14919static void
14920do_neon_sri (void)
14921{
037e8744 14922 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62
JB
14923 struct neon_type_el et = neon_check_type (2, rs,
14924 N_EQK, N_8 | N_16 | N_32 | N_64 | N_KEY);
14925 int imm = inst.operands[2].imm;
14926 constraint (imm < 1 || (unsigned)imm > et.size,
477330fc 14927 _("immediate out of range for insert"));
037e8744 14928 neon_imm_shift (FALSE, 0, neon_quad (rs), et, et.size - imm);
5287ad62
JB
14929}
14930
14931static void
14932do_neon_qshlu_imm (void)
14933{
037e8744 14934 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62
JB
14935 struct neon_type_el et = neon_check_type (2, rs,
14936 N_EQK | N_UNS, N_S8 | N_S16 | N_S32 | N_S64 | N_KEY);
14937 int imm = inst.operands[2].imm;
14938 constraint (imm < 0 || (unsigned)imm >= et.size,
477330fc 14939 _("immediate out of range for shift"));
5287ad62
JB
14940 /* Only encodes the 'U present' variant of the instruction.
14941 In this case, signed types have OP (bit 8) set to 0.
14942 Unsigned types have OP set to 1. */
14943 inst.instruction |= (et.type == NT_unsigned) << 8;
14944 /* The rest of the bits are the same as other immediate shifts. */
037e8744 14945 neon_imm_shift (FALSE, 0, neon_quad (rs), et, imm);
5287ad62
JB
14946}
14947
14948static void
14949do_neon_qmovn (void)
14950{
14951 struct neon_type_el et = neon_check_type (2, NS_DQ,
14952 N_EQK | N_HLF, N_SU_16_64 | N_KEY);
14953 /* Saturating move where operands can be signed or unsigned, and the
14954 destination has the same signedness. */
88714cb8 14955 NEON_ENCODE (INTEGER, inst);
5287ad62
JB
14956 if (et.type == NT_unsigned)
14957 inst.instruction |= 0xc0;
14958 else
14959 inst.instruction |= 0x80;
14960 neon_two_same (0, 1, et.size / 2);
14961}
14962
14963static void
14964do_neon_qmovun (void)
14965{
14966 struct neon_type_el et = neon_check_type (2, NS_DQ,
14967 N_EQK | N_HLF | N_UNS, N_S16 | N_S32 | N_S64 | N_KEY);
14968 /* Saturating move with unsigned results. Operands must be signed. */
88714cb8 14969 NEON_ENCODE (INTEGER, inst);
5287ad62
JB
14970 neon_two_same (0, 1, et.size / 2);
14971}
14972
14973static void
14974do_neon_rshift_sat_narrow (void)
14975{
14976 /* FIXME: Types for narrowing. If operands are signed, results can be signed
14977 or unsigned. If operands are unsigned, results must also be unsigned. */
14978 struct neon_type_el et = neon_check_type (2, NS_DQI,
14979 N_EQK | N_HLF, N_SU_16_64 | N_KEY);
14980 int imm = inst.operands[2].imm;
14981 /* This gets the bounds check, size encoding and immediate bits calculation
14982 right. */
14983 et.size /= 2;
5f4273c7 14984
5287ad62
JB
14985 /* VQ{R}SHRN.I<size> <Dd>, <Qm>, #0 is a synonym for
14986 VQMOVN.I<size> <Dd>, <Qm>. */
14987 if (imm == 0)
14988 {
14989 inst.operands[2].present = 0;
14990 inst.instruction = N_MNEM_vqmovn;
14991 do_neon_qmovn ();
14992 return;
14993 }
5f4273c7 14994
5287ad62 14995 constraint (imm < 1 || (unsigned)imm > et.size,
477330fc 14996 _("immediate out of range"));
5287ad62
JB
14997 neon_imm_shift (TRUE, et.type == NT_unsigned, 0, et, et.size - imm);
14998}
14999
15000static void
15001do_neon_rshift_sat_narrow_u (void)
15002{
15003 /* FIXME: Types for narrowing. If operands are signed, results can be signed
15004 or unsigned. If operands are unsigned, results must also be unsigned. */
15005 struct neon_type_el et = neon_check_type (2, NS_DQI,
15006 N_EQK | N_HLF | N_UNS, N_S16 | N_S32 | N_S64 | N_KEY);
15007 int imm = inst.operands[2].imm;
15008 /* This gets the bounds check, size encoding and immediate bits calculation
15009 right. */
15010 et.size /= 2;
15011
15012 /* VQSHRUN.I<size> <Dd>, <Qm>, #0 is a synonym for
15013 VQMOVUN.I<size> <Dd>, <Qm>. */
15014 if (imm == 0)
15015 {
15016 inst.operands[2].present = 0;
15017 inst.instruction = N_MNEM_vqmovun;
15018 do_neon_qmovun ();
15019 return;
15020 }
15021
15022 constraint (imm < 1 || (unsigned)imm > et.size,
477330fc 15023 _("immediate out of range"));
5287ad62
JB
15024 /* FIXME: The manual is kind of unclear about what value U should have in
15025 VQ{R}SHRUN instructions, but U=0, op=0 definitely encodes VRSHR, so it
15026 must be 1. */
15027 neon_imm_shift (TRUE, 1, 0, et, et.size - imm);
15028}
15029
15030static void
15031do_neon_movn (void)
15032{
15033 struct neon_type_el et = neon_check_type (2, NS_DQ,
15034 N_EQK | N_HLF, N_I16 | N_I32 | N_I64 | N_KEY);
88714cb8 15035 NEON_ENCODE (INTEGER, inst);
5287ad62
JB
15036 neon_two_same (0, 1, et.size / 2);
15037}
15038
15039static void
15040do_neon_rshift_narrow (void)
15041{
15042 struct neon_type_el et = neon_check_type (2, NS_DQI,
15043 N_EQK | N_HLF, N_I16 | N_I32 | N_I64 | N_KEY);
15044 int imm = inst.operands[2].imm;
15045 /* This gets the bounds check, size encoding and immediate bits calculation
15046 right. */
15047 et.size /= 2;
5f4273c7 15048
5287ad62
JB
15049 /* If immediate is zero then we are a pseudo-instruction for
15050 VMOVN.I<size> <Dd>, <Qm> */
15051 if (imm == 0)
15052 {
15053 inst.operands[2].present = 0;
15054 inst.instruction = N_MNEM_vmovn;
15055 do_neon_movn ();
15056 return;
15057 }
5f4273c7 15058
5287ad62 15059 constraint (imm < 1 || (unsigned)imm > et.size,
477330fc 15060 _("immediate out of range for narrowing operation"));
5287ad62
JB
15061 neon_imm_shift (FALSE, 0, 0, et, et.size - imm);
15062}
15063
15064static void
15065do_neon_shll (void)
15066{
15067 /* FIXME: Type checking when lengthening. */
15068 struct neon_type_el et = neon_check_type (2, NS_QDI,
15069 N_EQK | N_DBL, N_I8 | N_I16 | N_I32 | N_KEY);
15070 unsigned imm = inst.operands[2].imm;
15071
15072 if (imm == et.size)
15073 {
15074 /* Maximum shift variant. */
88714cb8 15075 NEON_ENCODE (INTEGER, inst);
5287ad62
JB
15076 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15077 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
15078 inst.instruction |= LOW4 (inst.operands[1].reg);
15079 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
15080 inst.instruction |= neon_logbits (et.size) << 18;
5f4273c7 15081
88714cb8 15082 neon_dp_fixup (&inst);
5287ad62
JB
15083 }
15084 else
15085 {
15086 /* A more-specific type check for non-max versions. */
15087 et = neon_check_type (2, NS_QDI,
477330fc 15088 N_EQK | N_DBL, N_SU_32 | N_KEY);
88714cb8 15089 NEON_ENCODE (IMMED, inst);
5287ad62
JB
15090 neon_imm_shift (TRUE, et.type == NT_unsigned, 0, et, imm);
15091 }
15092}
15093
037e8744 15094/* Check the various types for the VCVT instruction, and return which version
5287ad62
JB
15095 the current instruction is. */
15096
6b9a8b67
MGD
15097#define CVT_FLAVOUR_VAR \
15098 CVT_VAR (s32_f32, N_S32, N_F32, whole_reg, "ftosls", "ftosis", "ftosizs") \
15099 CVT_VAR (u32_f32, N_U32, N_F32, whole_reg, "ftouls", "ftouis", "ftouizs") \
15100 CVT_VAR (f32_s32, N_F32, N_S32, whole_reg, "fsltos", "fsitos", NULL) \
15101 CVT_VAR (f32_u32, N_F32, N_U32, whole_reg, "fultos", "fuitos", NULL) \
15102 /* Half-precision conversions. */ \
15103 CVT_VAR (f32_f16, N_F32, N_F16, whole_reg, NULL, NULL, NULL) \
15104 CVT_VAR (f16_f32, N_F16, N_F32, whole_reg, NULL, NULL, NULL) \
15105 /* VFP instructions. */ \
15106 CVT_VAR (f32_f64, N_F32, N_F64, N_VFP, NULL, "fcvtsd", NULL) \
15107 CVT_VAR (f64_f32, N_F64, N_F32, N_VFP, NULL, "fcvtds", NULL) \
15108 CVT_VAR (s32_f64, N_S32, N_F64 | key, N_VFP, "ftosld", "ftosid", "ftosizd") \
15109 CVT_VAR (u32_f64, N_U32, N_F64 | key, N_VFP, "ftould", "ftouid", "ftouizd") \
15110 CVT_VAR (f64_s32, N_F64 | key, N_S32, N_VFP, "fsltod", "fsitod", NULL) \
15111 CVT_VAR (f64_u32, N_F64 | key, N_U32, N_VFP, "fultod", "fuitod", NULL) \
15112 /* VFP instructions with bitshift. */ \
15113 CVT_VAR (f32_s16, N_F32 | key, N_S16, N_VFP, "fshtos", NULL, NULL) \
15114 CVT_VAR (f32_u16, N_F32 | key, N_U16, N_VFP, "fuhtos", NULL, NULL) \
15115 CVT_VAR (f64_s16, N_F64 | key, N_S16, N_VFP, "fshtod", NULL, NULL) \
15116 CVT_VAR (f64_u16, N_F64 | key, N_U16, N_VFP, "fuhtod", NULL, NULL) \
15117 CVT_VAR (s16_f32, N_S16, N_F32 | key, N_VFP, "ftoshs", NULL, NULL) \
15118 CVT_VAR (u16_f32, N_U16, N_F32 | key, N_VFP, "ftouhs", NULL, NULL) \
15119 CVT_VAR (s16_f64, N_S16, N_F64 | key, N_VFP, "ftoshd", NULL, NULL) \
15120 CVT_VAR (u16_f64, N_U16, N_F64 | key, N_VFP, "ftouhd", NULL, NULL)
15121
15122#define CVT_VAR(C, X, Y, R, BSN, CN, ZN) \
15123 neon_cvt_flavour_##C,
15124
15125/* The different types of conversions we can do. */
15126enum neon_cvt_flavour
15127{
15128 CVT_FLAVOUR_VAR
15129 neon_cvt_flavour_invalid,
15130 neon_cvt_flavour_first_fp = neon_cvt_flavour_f32_f64
15131};
15132
15133#undef CVT_VAR
15134
15135static enum neon_cvt_flavour
15136get_neon_cvt_flavour (enum neon_shape rs)
5287ad62 15137{
6b9a8b67
MGD
15138#define CVT_VAR(C,X,Y,R,BSN,CN,ZN) \
15139 et = neon_check_type (2, rs, (R) | (X), (R) | (Y)); \
15140 if (et.type != NT_invtype) \
15141 { \
15142 inst.error = NULL; \
15143 return (neon_cvt_flavour_##C); \
5287ad62 15144 }
6b9a8b67 15145
5287ad62 15146 struct neon_type_el et;
037e8744 15147 unsigned whole_reg = (rs == NS_FFI || rs == NS_FD || rs == NS_DF
477330fc 15148 || rs == NS_FF) ? N_VFP : 0;
037e8744
JB
15149 /* The instruction versions which take an immediate take one register
15150 argument, which is extended to the width of the full register. Thus the
15151 "source" and "destination" registers must have the same width. Hack that
15152 here by making the size equal to the key (wider, in this case) operand. */
15153 unsigned key = (rs == NS_QQI || rs == NS_DDI || rs == NS_FFI) ? N_KEY : 0;
5f4273c7 15154
6b9a8b67
MGD
15155 CVT_FLAVOUR_VAR;
15156
15157 return neon_cvt_flavour_invalid;
5287ad62
JB
15158#undef CVT_VAR
15159}
15160
7e8e6784
MGD
15161enum neon_cvt_mode
15162{
15163 neon_cvt_mode_a,
15164 neon_cvt_mode_n,
15165 neon_cvt_mode_p,
15166 neon_cvt_mode_m,
15167 neon_cvt_mode_z,
30bdf752
MGD
15168 neon_cvt_mode_x,
15169 neon_cvt_mode_r
7e8e6784
MGD
15170};
15171
037e8744
JB
15172/* Neon-syntax VFP conversions. */
15173
5287ad62 15174static void
6b9a8b67 15175do_vfp_nsyn_cvt (enum neon_shape rs, enum neon_cvt_flavour flavour)
5287ad62 15176{
037e8744 15177 const char *opname = 0;
5f4273c7 15178
037e8744 15179 if (rs == NS_DDI || rs == NS_QQI || rs == NS_FFI)
5287ad62 15180 {
037e8744
JB
15181 /* Conversions with immediate bitshift. */
15182 const char *enc[] =
477330fc 15183 {
6b9a8b67
MGD
15184#define CVT_VAR(C,A,B,R,BSN,CN,ZN) BSN,
15185 CVT_FLAVOUR_VAR
15186 NULL
15187#undef CVT_VAR
477330fc 15188 };
037e8744 15189
6b9a8b67 15190 if (flavour < (int) ARRAY_SIZE (enc))
477330fc
RM
15191 {
15192 opname = enc[flavour];
15193 constraint (inst.operands[0].reg != inst.operands[1].reg,
15194 _("operands 0 and 1 must be the same register"));
15195 inst.operands[1] = inst.operands[2];
15196 memset (&inst.operands[2], '\0', sizeof (inst.operands[2]));
15197 }
5287ad62
JB
15198 }
15199 else
15200 {
037e8744
JB
15201 /* Conversions without bitshift. */
15202 const char *enc[] =
477330fc 15203 {
6b9a8b67
MGD
15204#define CVT_VAR(C,A,B,R,BSN,CN,ZN) CN,
15205 CVT_FLAVOUR_VAR
15206 NULL
15207#undef CVT_VAR
477330fc 15208 };
037e8744 15209
6b9a8b67 15210 if (flavour < (int) ARRAY_SIZE (enc))
477330fc 15211 opname = enc[flavour];
037e8744
JB
15212 }
15213
15214 if (opname)
15215 do_vfp_nsyn_opcode (opname);
15216}
15217
15218static void
15219do_vfp_nsyn_cvtz (void)
15220{
15221 enum neon_shape rs = neon_select_shape (NS_FF, NS_FD, NS_NULL);
6b9a8b67 15222 enum neon_cvt_flavour flavour = get_neon_cvt_flavour (rs);
037e8744
JB
15223 const char *enc[] =
15224 {
6b9a8b67
MGD
15225#define CVT_VAR(C,A,B,R,BSN,CN,ZN) ZN,
15226 CVT_FLAVOUR_VAR
15227 NULL
15228#undef CVT_VAR
037e8744
JB
15229 };
15230
6b9a8b67 15231 if (flavour < (int) ARRAY_SIZE (enc) && enc[flavour])
037e8744
JB
15232 do_vfp_nsyn_opcode (enc[flavour]);
15233}
f31fef98 15234
037e8744 15235static void
bacebabc 15236do_vfp_nsyn_cvt_fpv8 (enum neon_cvt_flavour flavour,
7e8e6784
MGD
15237 enum neon_cvt_mode mode)
15238{
15239 int sz, op;
15240 int rm;
15241
a715796b
TG
15242 /* Targets like FPv5-SP-D16 don't support FP v8 instructions with
15243 D register operands. */
15244 if (flavour == neon_cvt_flavour_s32_f64
15245 || flavour == neon_cvt_flavour_u32_f64)
15246 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_armv8),
15247 _(BAD_FPU));
15248
7e8e6784
MGD
15249 set_it_insn_type (OUTSIDE_IT_INSN);
15250
15251 switch (flavour)
15252 {
15253 case neon_cvt_flavour_s32_f64:
15254 sz = 1;
827f64ff 15255 op = 1;
7e8e6784
MGD
15256 break;
15257 case neon_cvt_flavour_s32_f32:
15258 sz = 0;
15259 op = 1;
15260 break;
15261 case neon_cvt_flavour_u32_f64:
15262 sz = 1;
15263 op = 0;
15264 break;
15265 case neon_cvt_flavour_u32_f32:
15266 sz = 0;
15267 op = 0;
15268 break;
15269 default:
15270 first_error (_("invalid instruction shape"));
15271 return;
15272 }
15273
15274 switch (mode)
15275 {
15276 case neon_cvt_mode_a: rm = 0; break;
15277 case neon_cvt_mode_n: rm = 1; break;
15278 case neon_cvt_mode_p: rm = 2; break;
15279 case neon_cvt_mode_m: rm = 3; break;
15280 default: first_error (_("invalid rounding mode")); return;
15281 }
15282
15283 NEON_ENCODE (FPV8, inst);
15284 encode_arm_vfp_reg (inst.operands[0].reg, VFP_REG_Sd);
15285 encode_arm_vfp_reg (inst.operands[1].reg, sz == 1 ? VFP_REG_Dm : VFP_REG_Sm);
15286 inst.instruction |= sz << 8;
15287 inst.instruction |= op << 7;
15288 inst.instruction |= rm << 16;
15289 inst.instruction |= 0xf0000000;
15290 inst.is_neon = TRUE;
15291}
15292
15293static void
15294do_neon_cvt_1 (enum neon_cvt_mode mode)
037e8744
JB
15295{
15296 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_FFI, NS_DD, NS_QQ,
8e79c3df 15297 NS_FD, NS_DF, NS_FF, NS_QD, NS_DQ, NS_NULL);
6b9a8b67 15298 enum neon_cvt_flavour flavour = get_neon_cvt_flavour (rs);
037e8744 15299
e3e535bc 15300 /* PR11109: Handle round-to-zero for VCVT conversions. */
7e8e6784 15301 if (mode == neon_cvt_mode_z
e3e535bc 15302 && ARM_CPU_HAS_FEATURE (cpu_variant, fpu_arch_vfp_v2)
bacebabc
RM
15303 && (flavour == neon_cvt_flavour_s32_f32
15304 || flavour == neon_cvt_flavour_u32_f32
15305 || flavour == neon_cvt_flavour_s32_f64
6b9a8b67 15306 || flavour == neon_cvt_flavour_u32_f64)
e3e535bc
NC
15307 && (rs == NS_FD || rs == NS_FF))
15308 {
15309 do_vfp_nsyn_cvtz ();
15310 return;
15311 }
15312
037e8744 15313 /* VFP rather than Neon conversions. */
6b9a8b67 15314 if (flavour >= neon_cvt_flavour_first_fp)
037e8744 15315 {
7e8e6784
MGD
15316 if (mode == neon_cvt_mode_x || mode == neon_cvt_mode_z)
15317 do_vfp_nsyn_cvt (rs, flavour);
15318 else
15319 do_vfp_nsyn_cvt_fpv8 (flavour, mode);
15320
037e8744
JB
15321 return;
15322 }
15323
15324 switch (rs)
15325 {
15326 case NS_DDI:
15327 case NS_QQI:
15328 {
477330fc
RM
15329 unsigned immbits;
15330 unsigned enctab[] = { 0x0000100, 0x1000100, 0x0, 0x1000000 };
35997600 15331
477330fc
RM
15332 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
15333 return;
037e8744 15334
477330fc
RM
15335 /* Fixed-point conversion with #0 immediate is encoded as an
15336 integer conversion. */
15337 if (inst.operands[2].present && inst.operands[2].imm == 0)
15338 goto int_encode;
35997600 15339 immbits = 32 - inst.operands[2].imm;
477330fc
RM
15340 NEON_ENCODE (IMMED, inst);
15341 if (flavour != neon_cvt_flavour_invalid)
15342 inst.instruction |= enctab[flavour];
15343 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15344 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
15345 inst.instruction |= LOW4 (inst.operands[1].reg);
15346 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
15347 inst.instruction |= neon_quad (rs) << 6;
15348 inst.instruction |= 1 << 21;
15349 inst.instruction |= immbits << 16;
15350
15351 neon_dp_fixup (&inst);
037e8744
JB
15352 }
15353 break;
15354
15355 case NS_DD:
15356 case NS_QQ:
7e8e6784
MGD
15357 if (mode != neon_cvt_mode_x && mode != neon_cvt_mode_z)
15358 {
15359 NEON_ENCODE (FLOAT, inst);
15360 set_it_insn_type (OUTSIDE_IT_INSN);
15361
15362 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH8) == FAIL)
15363 return;
15364
15365 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15366 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
15367 inst.instruction |= LOW4 (inst.operands[1].reg);
15368 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
15369 inst.instruction |= neon_quad (rs) << 6;
15370 inst.instruction |= (flavour == neon_cvt_flavour_u32_f32) << 7;
15371 inst.instruction |= mode << 8;
15372 if (thumb_mode)
15373 inst.instruction |= 0xfc000000;
15374 else
15375 inst.instruction |= 0xf0000000;
15376 }
15377 else
15378 {
037e8744 15379 int_encode:
7e8e6784
MGD
15380 {
15381 unsigned enctab[] = { 0x100, 0x180, 0x0, 0x080 };
037e8744 15382
7e8e6784 15383 NEON_ENCODE (INTEGER, inst);
037e8744 15384
7e8e6784
MGD
15385 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
15386 return;
037e8744 15387
7e8e6784
MGD
15388 if (flavour != neon_cvt_flavour_invalid)
15389 inst.instruction |= enctab[flavour];
037e8744 15390
7e8e6784
MGD
15391 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15392 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
15393 inst.instruction |= LOW4 (inst.operands[1].reg);
15394 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
15395 inst.instruction |= neon_quad (rs) << 6;
15396 inst.instruction |= 2 << 18;
037e8744 15397
7e8e6784
MGD
15398 neon_dp_fixup (&inst);
15399 }
15400 }
15401 break;
037e8744 15402
8e79c3df
CM
15403 /* Half-precision conversions for Advanced SIMD -- neon. */
15404 case NS_QD:
15405 case NS_DQ:
15406
15407 if ((rs == NS_DQ)
15408 && (inst.vectype.el[0].size != 16 || inst.vectype.el[1].size != 32))
15409 {
15410 as_bad (_("operand size must match register width"));
15411 break;
15412 }
15413
15414 if ((rs == NS_QD)
15415 && ((inst.vectype.el[0].size != 32 || inst.vectype.el[1].size != 16)))
15416 {
15417 as_bad (_("operand size must match register width"));
15418 break;
15419 }
15420
15421 if (rs == NS_DQ)
477330fc 15422 inst.instruction = 0x3b60600;
8e79c3df
CM
15423 else
15424 inst.instruction = 0x3b60700;
15425
15426 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15427 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
15428 inst.instruction |= LOW4 (inst.operands[1].reg);
15429 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
88714cb8 15430 neon_dp_fixup (&inst);
8e79c3df
CM
15431 break;
15432
037e8744
JB
15433 default:
15434 /* Some VFP conversions go here (s32 <-> f32, u32 <-> f32). */
7e8e6784
MGD
15435 if (mode == neon_cvt_mode_x || mode == neon_cvt_mode_z)
15436 do_vfp_nsyn_cvt (rs, flavour);
15437 else
15438 do_vfp_nsyn_cvt_fpv8 (flavour, mode);
5287ad62 15439 }
5287ad62
JB
15440}
15441
e3e535bc
NC
15442static void
15443do_neon_cvtr (void)
15444{
7e8e6784 15445 do_neon_cvt_1 (neon_cvt_mode_x);
e3e535bc
NC
15446}
15447
15448static void
15449do_neon_cvt (void)
15450{
7e8e6784
MGD
15451 do_neon_cvt_1 (neon_cvt_mode_z);
15452}
15453
15454static void
15455do_neon_cvta (void)
15456{
15457 do_neon_cvt_1 (neon_cvt_mode_a);
15458}
15459
15460static void
15461do_neon_cvtn (void)
15462{
15463 do_neon_cvt_1 (neon_cvt_mode_n);
15464}
15465
15466static void
15467do_neon_cvtp (void)
15468{
15469 do_neon_cvt_1 (neon_cvt_mode_p);
15470}
15471
15472static void
15473do_neon_cvtm (void)
15474{
15475 do_neon_cvt_1 (neon_cvt_mode_m);
e3e535bc
NC
15476}
15477
8e79c3df 15478static void
c70a8987 15479do_neon_cvttb_2 (bfd_boolean t, bfd_boolean to, bfd_boolean is_double)
8e79c3df 15480{
c70a8987
MGD
15481 if (is_double)
15482 mark_feature_used (&fpu_vfp_ext_armv8);
8e79c3df 15483
c70a8987
MGD
15484 encode_arm_vfp_reg (inst.operands[0].reg,
15485 (is_double && !to) ? VFP_REG_Dd : VFP_REG_Sd);
15486 encode_arm_vfp_reg (inst.operands[1].reg,
15487 (is_double && to) ? VFP_REG_Dm : VFP_REG_Sm);
15488 inst.instruction |= to ? 0x10000 : 0;
15489 inst.instruction |= t ? 0x80 : 0;
15490 inst.instruction |= is_double ? 0x100 : 0;
15491 do_vfp_cond_or_thumb ();
15492}
8e79c3df 15493
c70a8987
MGD
15494static void
15495do_neon_cvttb_1 (bfd_boolean t)
15496{
15497 enum neon_shape rs = neon_select_shape (NS_FF, NS_FD, NS_DF, NS_NULL);
8e79c3df 15498
c70a8987
MGD
15499 if (rs == NS_NULL)
15500 return;
15501 else if (neon_check_type (2, rs, N_F16, N_F32 | N_VFP).type != NT_invtype)
15502 {
15503 inst.error = NULL;
15504 do_neon_cvttb_2 (t, /*to=*/TRUE, /*is_double=*/FALSE);
15505 }
15506 else if (neon_check_type (2, rs, N_F32 | N_VFP, N_F16).type != NT_invtype)
15507 {
15508 inst.error = NULL;
15509 do_neon_cvttb_2 (t, /*to=*/FALSE, /*is_double=*/FALSE);
15510 }
15511 else if (neon_check_type (2, rs, N_F16, N_F64 | N_VFP).type != NT_invtype)
15512 {
a715796b
TG
15513 /* The VCVTB and VCVTT instructions with D-register operands
15514 don't work for SP only targets. */
15515 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_armv8),
15516 _(BAD_FPU));
15517
c70a8987
MGD
15518 inst.error = NULL;
15519 do_neon_cvttb_2 (t, /*to=*/TRUE, /*is_double=*/TRUE);
15520 }
15521 else if (neon_check_type (2, rs, N_F64 | N_VFP, N_F16).type != NT_invtype)
15522 {
a715796b
TG
15523 /* The VCVTB and VCVTT instructions with D-register operands
15524 don't work for SP only targets. */
15525 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_armv8),
15526 _(BAD_FPU));
15527
c70a8987
MGD
15528 inst.error = NULL;
15529 do_neon_cvttb_2 (t, /*to=*/FALSE, /*is_double=*/TRUE);
15530 }
15531 else
15532 return;
15533}
15534
15535static void
15536do_neon_cvtb (void)
15537{
15538 do_neon_cvttb_1 (FALSE);
8e79c3df
CM
15539}
15540
15541
15542static void
15543do_neon_cvtt (void)
15544{
c70a8987 15545 do_neon_cvttb_1 (TRUE);
8e79c3df
CM
15546}
15547
5287ad62
JB
15548static void
15549neon_move_immediate (void)
15550{
037e8744
JB
15551 enum neon_shape rs = neon_select_shape (NS_DI, NS_QI, NS_NULL);
15552 struct neon_type_el et = neon_check_type (2, rs,
15553 N_I8 | N_I16 | N_I32 | N_I64 | N_F32 | N_KEY, N_EQK);
5287ad62 15554 unsigned immlo, immhi = 0, immbits;
c96612cc 15555 int op, cmode, float_p;
5287ad62 15556
037e8744 15557 constraint (et.type == NT_invtype,
477330fc 15558 _("operand size must be specified for immediate VMOV"));
037e8744 15559
5287ad62
JB
15560 /* We start out as an MVN instruction if OP = 1, MOV otherwise. */
15561 op = (inst.instruction & (1 << 5)) != 0;
15562
15563 immlo = inst.operands[1].imm;
15564 if (inst.operands[1].regisimm)
15565 immhi = inst.operands[1].reg;
15566
15567 constraint (et.size < 32 && (immlo & ~((1 << et.size) - 1)) != 0,
477330fc 15568 _("immediate has bits set outside the operand size"));
5287ad62 15569
c96612cc
JB
15570 float_p = inst.operands[1].immisfloat;
15571
15572 if ((cmode = neon_cmode_for_move_imm (immlo, immhi, float_p, &immbits, &op,
477330fc 15573 et.size, et.type)) == FAIL)
5287ad62
JB
15574 {
15575 /* Invert relevant bits only. */
15576 neon_invert_size (&immlo, &immhi, et.size);
15577 /* Flip from VMOV/VMVN to VMVN/VMOV. Some immediate types are unavailable
477330fc
RM
15578 with one or the other; those cases are caught by
15579 neon_cmode_for_move_imm. */
5287ad62 15580 op = !op;
c96612cc
JB
15581 if ((cmode = neon_cmode_for_move_imm (immlo, immhi, float_p, &immbits,
15582 &op, et.size, et.type)) == FAIL)
477330fc
RM
15583 {
15584 first_error (_("immediate out of range"));
15585 return;
15586 }
5287ad62
JB
15587 }
15588
15589 inst.instruction &= ~(1 << 5);
15590 inst.instruction |= op << 5;
15591
15592 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15593 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
037e8744 15594 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
15595 inst.instruction |= cmode << 8;
15596
15597 neon_write_immbits (immbits);
15598}
15599
15600static void
15601do_neon_mvn (void)
15602{
15603 if (inst.operands[1].isreg)
15604 {
037e8744 15605 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5f4273c7 15606
88714cb8 15607 NEON_ENCODE (INTEGER, inst);
5287ad62
JB
15608 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15609 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
15610 inst.instruction |= LOW4 (inst.operands[1].reg);
15611 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
037e8744 15612 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
15613 }
15614 else
15615 {
88714cb8 15616 NEON_ENCODE (IMMED, inst);
5287ad62
JB
15617 neon_move_immediate ();
15618 }
15619
88714cb8 15620 neon_dp_fixup (&inst);
5287ad62
JB
15621}
15622
15623/* Encode instructions of form:
15624
15625 |28/24|23|22|21 20|19 16|15 12|11 8|7|6|5|4|3 0|
5f4273c7 15626 | U |x |D |size | Rn | Rd |x x x x|N|x|M|x| Rm | */
5287ad62
JB
15627
15628static void
15629neon_mixed_length (struct neon_type_el et, unsigned size)
15630{
15631 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15632 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
15633 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
15634 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
15635 inst.instruction |= LOW4 (inst.operands[2].reg);
15636 inst.instruction |= HI1 (inst.operands[2].reg) << 5;
15637 inst.instruction |= (et.type == NT_unsigned) << 24;
15638 inst.instruction |= neon_logbits (size) << 20;
5f4273c7 15639
88714cb8 15640 neon_dp_fixup (&inst);
5287ad62
JB
15641}
15642
15643static void
15644do_neon_dyadic_long (void)
15645{
15646 /* FIXME: Type checking for lengthening op. */
15647 struct neon_type_el et = neon_check_type (3, NS_QDD,
15648 N_EQK | N_DBL, N_EQK, N_SU_32 | N_KEY);
15649 neon_mixed_length (et, et.size);
15650}
15651
15652static void
15653do_neon_abal (void)
15654{
15655 struct neon_type_el et = neon_check_type (3, NS_QDD,
15656 N_EQK | N_INT | N_DBL, N_EQK, N_SU_32 | N_KEY);
15657 neon_mixed_length (et, et.size);
15658}
15659
15660static void
15661neon_mac_reg_scalar_long (unsigned regtypes, unsigned scalartypes)
15662{
15663 if (inst.operands[2].isscalar)
15664 {
dcbf9037 15665 struct neon_type_el et = neon_check_type (3, NS_QDS,
477330fc 15666 N_EQK | N_DBL, N_EQK, regtypes | N_KEY);
88714cb8 15667 NEON_ENCODE (SCALAR, inst);
5287ad62
JB
15668 neon_mul_mac (et, et.type == NT_unsigned);
15669 }
15670 else
15671 {
15672 struct neon_type_el et = neon_check_type (3, NS_QDD,
477330fc 15673 N_EQK | N_DBL, N_EQK, scalartypes | N_KEY);
88714cb8 15674 NEON_ENCODE (INTEGER, inst);
5287ad62
JB
15675 neon_mixed_length (et, et.size);
15676 }
15677}
15678
15679static void
15680do_neon_mac_maybe_scalar_long (void)
15681{
15682 neon_mac_reg_scalar_long (N_S16 | N_S32 | N_U16 | N_U32, N_SU_32);
15683}
15684
15685static void
15686do_neon_dyadic_wide (void)
15687{
15688 struct neon_type_el et = neon_check_type (3, NS_QQD,
15689 N_EQK | N_DBL, N_EQK | N_DBL, N_SU_32 | N_KEY);
15690 neon_mixed_length (et, et.size);
15691}
15692
15693static void
15694do_neon_dyadic_narrow (void)
15695{
15696 struct neon_type_el et = neon_check_type (3, NS_QDD,
15697 N_EQK | N_DBL, N_EQK, N_I16 | N_I32 | N_I64 | N_KEY);
428e3f1f
PB
15698 /* Operand sign is unimportant, and the U bit is part of the opcode,
15699 so force the operand type to integer. */
15700 et.type = NT_integer;
5287ad62
JB
15701 neon_mixed_length (et, et.size / 2);
15702}
15703
15704static void
15705do_neon_mul_sat_scalar_long (void)
15706{
15707 neon_mac_reg_scalar_long (N_S16 | N_S32, N_S16 | N_S32);
15708}
15709
15710static void
15711do_neon_vmull (void)
15712{
15713 if (inst.operands[2].isscalar)
15714 do_neon_mac_maybe_scalar_long ();
15715 else
15716 {
15717 struct neon_type_el et = neon_check_type (3, NS_QDD,
477330fc 15718 N_EQK | N_DBL, N_EQK, N_SU_32 | N_P8 | N_P64 | N_KEY);
4f51b4bd 15719
5287ad62 15720 if (et.type == NT_poly)
477330fc 15721 NEON_ENCODE (POLY, inst);
5287ad62 15722 else
477330fc 15723 NEON_ENCODE (INTEGER, inst);
4f51b4bd
MGD
15724
15725 /* For polynomial encoding the U bit must be zero, and the size must
15726 be 8 (encoded as 0b00) or, on ARMv8 or later 64 (encoded, non
15727 obviously, as 0b10). */
15728 if (et.size == 64)
15729 {
15730 /* Check we're on the correct architecture. */
15731 if (!mark_feature_used (&fpu_crypto_ext_armv8))
15732 inst.error =
15733 _("Instruction form not available on this architecture.");
15734
15735 et.size = 32;
15736 }
15737
5287ad62
JB
15738 neon_mixed_length (et, et.size);
15739 }
15740}
15741
15742static void
15743do_neon_ext (void)
15744{
037e8744 15745 enum neon_shape rs = neon_select_shape (NS_DDDI, NS_QQQI, NS_NULL);
5287ad62
JB
15746 struct neon_type_el et = neon_check_type (3, rs,
15747 N_EQK, N_EQK, N_8 | N_16 | N_32 | N_64 | N_KEY);
15748 unsigned imm = (inst.operands[3].imm * et.size) / 8;
35997600
NC
15749
15750 constraint (imm >= (unsigned) (neon_quad (rs) ? 16 : 8),
15751 _("shift out of range"));
5287ad62
JB
15752 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15753 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
15754 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
15755 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
15756 inst.instruction |= LOW4 (inst.operands[2].reg);
15757 inst.instruction |= HI1 (inst.operands[2].reg) << 5;
037e8744 15758 inst.instruction |= neon_quad (rs) << 6;
5287ad62 15759 inst.instruction |= imm << 8;
5f4273c7 15760
88714cb8 15761 neon_dp_fixup (&inst);
5287ad62
JB
15762}
15763
15764static void
15765do_neon_rev (void)
15766{
037e8744 15767 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
15768 struct neon_type_el et = neon_check_type (2, rs,
15769 N_EQK, N_8 | N_16 | N_32 | N_KEY);
15770 unsigned op = (inst.instruction >> 7) & 3;
15771 /* N (width of reversed regions) is encoded as part of the bitmask. We
15772 extract it here to check the elements to be reversed are smaller.
15773 Otherwise we'd get a reserved instruction. */
15774 unsigned elsize = (op == 2) ? 16 : (op == 1) ? 32 : (op == 0) ? 64 : 0;
9c2799c2 15775 gas_assert (elsize != 0);
5287ad62 15776 constraint (et.size >= elsize,
477330fc 15777 _("elements must be smaller than reversal region"));
037e8744 15778 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
15779}
15780
15781static void
15782do_neon_dup (void)
15783{
15784 if (inst.operands[1].isscalar)
15785 {
037e8744 15786 enum neon_shape rs = neon_select_shape (NS_DS, NS_QS, NS_NULL);
dcbf9037 15787 struct neon_type_el et = neon_check_type (2, rs,
477330fc 15788 N_EQK, N_8 | N_16 | N_32 | N_KEY);
5287ad62 15789 unsigned sizebits = et.size >> 3;
dcbf9037 15790 unsigned dm = NEON_SCALAR_REG (inst.operands[1].reg);
5287ad62 15791 int logsize = neon_logbits (et.size);
dcbf9037 15792 unsigned x = NEON_SCALAR_INDEX (inst.operands[1].reg) << logsize;
037e8744
JB
15793
15794 if (vfp_or_neon_is_neon (NEON_CHECK_CC) == FAIL)
477330fc 15795 return;
037e8744 15796
88714cb8 15797 NEON_ENCODE (SCALAR, inst);
5287ad62
JB
15798 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15799 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
15800 inst.instruction |= LOW4 (dm);
15801 inst.instruction |= HI1 (dm) << 5;
037e8744 15802 inst.instruction |= neon_quad (rs) << 6;
5287ad62
JB
15803 inst.instruction |= x << 17;
15804 inst.instruction |= sizebits << 16;
5f4273c7 15805
88714cb8 15806 neon_dp_fixup (&inst);
5287ad62
JB
15807 }
15808 else
15809 {
037e8744
JB
15810 enum neon_shape rs = neon_select_shape (NS_DR, NS_QR, NS_NULL);
15811 struct neon_type_el et = neon_check_type (2, rs,
477330fc 15812 N_8 | N_16 | N_32 | N_KEY, N_EQK);
5287ad62 15813 /* Duplicate ARM register to lanes of vector. */
88714cb8 15814 NEON_ENCODE (ARMREG, inst);
5287ad62 15815 switch (et.size)
477330fc
RM
15816 {
15817 case 8: inst.instruction |= 0x400000; break;
15818 case 16: inst.instruction |= 0x000020; break;
15819 case 32: inst.instruction |= 0x000000; break;
15820 default: break;
15821 }
5287ad62
JB
15822 inst.instruction |= LOW4 (inst.operands[1].reg) << 12;
15823 inst.instruction |= LOW4 (inst.operands[0].reg) << 16;
15824 inst.instruction |= HI1 (inst.operands[0].reg) << 7;
037e8744 15825 inst.instruction |= neon_quad (rs) << 21;
5287ad62 15826 /* The encoding for this instruction is identical for the ARM and Thumb
477330fc 15827 variants, except for the condition field. */
037e8744 15828 do_vfp_cond_or_thumb ();
5287ad62
JB
15829 }
15830}
15831
15832/* VMOV has particularly many variations. It can be one of:
15833 0. VMOV<c><q> <Qd>, <Qm>
15834 1. VMOV<c><q> <Dd>, <Dm>
15835 (Register operations, which are VORR with Rm = Rn.)
15836 2. VMOV<c><q>.<dt> <Qd>, #<imm>
15837 3. VMOV<c><q>.<dt> <Dd>, #<imm>
15838 (Immediate loads.)
15839 4. VMOV<c><q>.<size> <Dn[x]>, <Rd>
15840 (ARM register to scalar.)
15841 5. VMOV<c><q> <Dm>, <Rd>, <Rn>
15842 (Two ARM registers to vector.)
15843 6. VMOV<c><q>.<dt> <Rd>, <Dn[x]>
15844 (Scalar to ARM register.)
15845 7. VMOV<c><q> <Rd>, <Rn>, <Dm>
15846 (Vector to two ARM registers.)
037e8744
JB
15847 8. VMOV.F32 <Sd>, <Sm>
15848 9. VMOV.F64 <Dd>, <Dm>
15849 (VFP register moves.)
15850 10. VMOV.F32 <Sd>, #imm
15851 11. VMOV.F64 <Dd>, #imm
15852 (VFP float immediate load.)
15853 12. VMOV <Rd>, <Sm>
15854 (VFP single to ARM reg.)
15855 13. VMOV <Sd>, <Rm>
15856 (ARM reg to VFP single.)
15857 14. VMOV <Rd>, <Re>, <Sn>, <Sm>
15858 (Two ARM regs to two VFP singles.)
15859 15. VMOV <Sd>, <Se>, <Rn>, <Rm>
15860 (Two VFP singles to two ARM regs.)
5f4273c7 15861
037e8744
JB
15862 These cases can be disambiguated using neon_select_shape, except cases 1/9
15863 and 3/11 which depend on the operand type too.
5f4273c7 15864
5287ad62 15865 All the encoded bits are hardcoded by this function.
5f4273c7 15866
b7fc2769
JB
15867 Cases 4, 6 may be used with VFPv1 and above (only 32-bit transfers!).
15868 Cases 5, 7 may be used with VFPv2 and above.
5f4273c7 15869
5287ad62 15870 FIXME: Some of the checking may be a bit sloppy (in a couple of cases you
5f4273c7 15871 can specify a type where it doesn't make sense to, and is ignored). */
5287ad62
JB
15872
15873static void
15874do_neon_mov (void)
15875{
037e8744
JB
15876 enum neon_shape rs = neon_select_shape (NS_RRFF, NS_FFRR, NS_DRR, NS_RRD,
15877 NS_QQ, NS_DD, NS_QI, NS_DI, NS_SR, NS_RS, NS_FF, NS_FI, NS_RF, NS_FR,
15878 NS_NULL);
15879 struct neon_type_el et;
15880 const char *ldconst = 0;
5287ad62 15881
037e8744 15882 switch (rs)
5287ad62 15883 {
037e8744
JB
15884 case NS_DD: /* case 1/9. */
15885 et = neon_check_type (2, rs, N_EQK, N_F64 | N_KEY);
15886 /* It is not an error here if no type is given. */
15887 inst.error = NULL;
15888 if (et.type == NT_float && et.size == 64)
477330fc
RM
15889 {
15890 do_vfp_nsyn_opcode ("fcpyd");
15891 break;
15892 }
037e8744 15893 /* fall through. */
5287ad62 15894
037e8744
JB
15895 case NS_QQ: /* case 0/1. */
15896 {
477330fc
RM
15897 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
15898 return;
15899 /* The architecture manual I have doesn't explicitly state which
15900 value the U bit should have for register->register moves, but
15901 the equivalent VORR instruction has U = 0, so do that. */
15902 inst.instruction = 0x0200110;
15903 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
15904 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
15905 inst.instruction |= LOW4 (inst.operands[1].reg);
15906 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
15907 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
15908 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
15909 inst.instruction |= neon_quad (rs) << 6;
15910
15911 neon_dp_fixup (&inst);
037e8744
JB
15912 }
15913 break;
5f4273c7 15914
037e8744
JB
15915 case NS_DI: /* case 3/11. */
15916 et = neon_check_type (2, rs, N_EQK, N_F64 | N_KEY);
15917 inst.error = NULL;
15918 if (et.type == NT_float && et.size == 64)
477330fc
RM
15919 {
15920 /* case 11 (fconstd). */
15921 ldconst = "fconstd";
15922 goto encode_fconstd;
15923 }
037e8744
JB
15924 /* fall through. */
15925
15926 case NS_QI: /* case 2/3. */
15927 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH) == FAIL)
477330fc 15928 return;
037e8744
JB
15929 inst.instruction = 0x0800010;
15930 neon_move_immediate ();
88714cb8 15931 neon_dp_fixup (&inst);
5287ad62 15932 break;
5f4273c7 15933
037e8744
JB
15934 case NS_SR: /* case 4. */
15935 {
477330fc
RM
15936 unsigned bcdebits = 0;
15937 int logsize;
15938 unsigned dn = NEON_SCALAR_REG (inst.operands[0].reg);
15939 unsigned x = NEON_SCALAR_INDEX (inst.operands[0].reg);
037e8744 15940
05ac0ffb
JB
15941 /* .<size> is optional here, defaulting to .32. */
15942 if (inst.vectype.elems == 0
15943 && inst.operands[0].vectype.type == NT_invtype
15944 && inst.operands[1].vectype.type == NT_invtype)
15945 {
15946 inst.vectype.el[0].type = NT_untyped;
15947 inst.vectype.el[0].size = 32;
15948 inst.vectype.elems = 1;
15949 }
15950
477330fc
RM
15951 et = neon_check_type (2, NS_NULL, N_8 | N_16 | N_32 | N_KEY, N_EQK);
15952 logsize = neon_logbits (et.size);
15953
15954 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v1),
15955 _(BAD_FPU));
15956 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_neon_ext_v1)
15957 && et.size != 32, _(BAD_FPU));
15958 constraint (et.type == NT_invtype, _("bad type for scalar"));
15959 constraint (x >= 64 / et.size, _("scalar index out of range"));
15960
15961 switch (et.size)
15962 {
15963 case 8: bcdebits = 0x8; break;
15964 case 16: bcdebits = 0x1; break;
15965 case 32: bcdebits = 0x0; break;
15966 default: ;
15967 }
15968
15969 bcdebits |= x << logsize;
15970
15971 inst.instruction = 0xe000b10;
15972 do_vfp_cond_or_thumb ();
15973 inst.instruction |= LOW4 (dn) << 16;
15974 inst.instruction |= HI1 (dn) << 7;
15975 inst.instruction |= inst.operands[1].reg << 12;
15976 inst.instruction |= (bcdebits & 3) << 5;
15977 inst.instruction |= (bcdebits >> 2) << 21;
037e8744
JB
15978 }
15979 break;
5f4273c7 15980
037e8744 15981 case NS_DRR: /* case 5 (fmdrr). */
b7fc2769 15982 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v2),
477330fc 15983 _(BAD_FPU));
b7fc2769 15984
037e8744
JB
15985 inst.instruction = 0xc400b10;
15986 do_vfp_cond_or_thumb ();
15987 inst.instruction |= LOW4 (inst.operands[0].reg);
15988 inst.instruction |= HI1 (inst.operands[0].reg) << 5;
15989 inst.instruction |= inst.operands[1].reg << 12;
15990 inst.instruction |= inst.operands[2].reg << 16;
15991 break;
5f4273c7 15992
037e8744
JB
15993 case NS_RS: /* case 6. */
15994 {
477330fc
RM
15995 unsigned logsize;
15996 unsigned dn = NEON_SCALAR_REG (inst.operands[1].reg);
15997 unsigned x = NEON_SCALAR_INDEX (inst.operands[1].reg);
15998 unsigned abcdebits = 0;
037e8744 15999
05ac0ffb
JB
16000 /* .<dt> is optional here, defaulting to .32. */
16001 if (inst.vectype.elems == 0
16002 && inst.operands[0].vectype.type == NT_invtype
16003 && inst.operands[1].vectype.type == NT_invtype)
16004 {
16005 inst.vectype.el[0].type = NT_untyped;
16006 inst.vectype.el[0].size = 32;
16007 inst.vectype.elems = 1;
16008 }
16009
91d6fa6a
NC
16010 et = neon_check_type (2, NS_NULL,
16011 N_EQK, N_S8 | N_S16 | N_U8 | N_U16 | N_32 | N_KEY);
477330fc
RM
16012 logsize = neon_logbits (et.size);
16013
16014 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v1),
16015 _(BAD_FPU));
16016 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_neon_ext_v1)
16017 && et.size != 32, _(BAD_FPU));
16018 constraint (et.type == NT_invtype, _("bad type for scalar"));
16019 constraint (x >= 64 / et.size, _("scalar index out of range"));
16020
16021 switch (et.size)
16022 {
16023 case 8: abcdebits = (et.type == NT_signed) ? 0x08 : 0x18; break;
16024 case 16: abcdebits = (et.type == NT_signed) ? 0x01 : 0x11; break;
16025 case 32: abcdebits = 0x00; break;
16026 default: ;
16027 }
16028
16029 abcdebits |= x << logsize;
16030 inst.instruction = 0xe100b10;
16031 do_vfp_cond_or_thumb ();
16032 inst.instruction |= LOW4 (dn) << 16;
16033 inst.instruction |= HI1 (dn) << 7;
16034 inst.instruction |= inst.operands[0].reg << 12;
16035 inst.instruction |= (abcdebits & 3) << 5;
16036 inst.instruction |= (abcdebits >> 2) << 21;
037e8744
JB
16037 }
16038 break;
5f4273c7 16039
037e8744
JB
16040 case NS_RRD: /* case 7 (fmrrd). */
16041 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_v2),
477330fc 16042 _(BAD_FPU));
037e8744
JB
16043
16044 inst.instruction = 0xc500b10;
16045 do_vfp_cond_or_thumb ();
16046 inst.instruction |= inst.operands[0].reg << 12;
16047 inst.instruction |= inst.operands[1].reg << 16;
16048 inst.instruction |= LOW4 (inst.operands[2].reg);
16049 inst.instruction |= HI1 (inst.operands[2].reg) << 5;
16050 break;
5f4273c7 16051
037e8744
JB
16052 case NS_FF: /* case 8 (fcpys). */
16053 do_vfp_nsyn_opcode ("fcpys");
16054 break;
5f4273c7 16055
037e8744
JB
16056 case NS_FI: /* case 10 (fconsts). */
16057 ldconst = "fconsts";
16058 encode_fconstd:
16059 if (is_quarter_float (inst.operands[1].imm))
477330fc
RM
16060 {
16061 inst.operands[1].imm = neon_qfloat_bits (inst.operands[1].imm);
16062 do_vfp_nsyn_opcode (ldconst);
16063 }
5287ad62 16064 else
477330fc 16065 first_error (_("immediate out of range"));
037e8744 16066 break;
5f4273c7 16067
037e8744
JB
16068 case NS_RF: /* case 12 (fmrs). */
16069 do_vfp_nsyn_opcode ("fmrs");
16070 break;
5f4273c7 16071
037e8744
JB
16072 case NS_FR: /* case 13 (fmsr). */
16073 do_vfp_nsyn_opcode ("fmsr");
16074 break;
5f4273c7 16075
037e8744
JB
16076 /* The encoders for the fmrrs and fmsrr instructions expect three operands
16077 (one of which is a list), but we have parsed four. Do some fiddling to
16078 make the operands what do_vfp_reg2_from_sp2 and do_vfp_sp2_from_reg2
16079 expect. */
16080 case NS_RRFF: /* case 14 (fmrrs). */
16081 constraint (inst.operands[3].reg != inst.operands[2].reg + 1,
477330fc 16082 _("VFP registers must be adjacent"));
037e8744
JB
16083 inst.operands[2].imm = 2;
16084 memset (&inst.operands[3], '\0', sizeof (inst.operands[3]));
16085 do_vfp_nsyn_opcode ("fmrrs");
16086 break;
5f4273c7 16087
037e8744
JB
16088 case NS_FFRR: /* case 15 (fmsrr). */
16089 constraint (inst.operands[1].reg != inst.operands[0].reg + 1,
477330fc 16090 _("VFP registers must be adjacent"));
037e8744
JB
16091 inst.operands[1] = inst.operands[2];
16092 inst.operands[2] = inst.operands[3];
16093 inst.operands[0].imm = 2;
16094 memset (&inst.operands[3], '\0', sizeof (inst.operands[3]));
16095 do_vfp_nsyn_opcode ("fmsrr");
5287ad62 16096 break;
5f4273c7 16097
4c261dff
NC
16098 case NS_NULL:
16099 /* neon_select_shape has determined that the instruction
16100 shape is wrong and has already set the error message. */
16101 break;
16102
5287ad62
JB
16103 default:
16104 abort ();
16105 }
16106}
16107
16108static void
16109do_neon_rshift_round_imm (void)
16110{
037e8744 16111 enum neon_shape rs = neon_select_shape (NS_DDI, NS_QQI, NS_NULL);
5287ad62
JB
16112 struct neon_type_el et = neon_check_type (2, rs, N_EQK, N_SU_ALL | N_KEY);
16113 int imm = inst.operands[2].imm;
16114
16115 /* imm == 0 case is encoded as VMOV for V{R}SHR. */
16116 if (imm == 0)
16117 {
16118 inst.operands[2].present = 0;
16119 do_neon_mov ();
16120 return;
16121 }
16122
16123 constraint (imm < 1 || (unsigned)imm > et.size,
477330fc 16124 _("immediate out of range for shift"));
037e8744 16125 neon_imm_shift (TRUE, et.type == NT_unsigned, neon_quad (rs), et,
477330fc 16126 et.size - imm);
5287ad62
JB
16127}
16128
16129static void
16130do_neon_movl (void)
16131{
16132 struct neon_type_el et = neon_check_type (2, NS_QD,
16133 N_EQK | N_DBL, N_SU_32 | N_KEY);
16134 unsigned sizebits = et.size >> 3;
16135 inst.instruction |= sizebits << 19;
16136 neon_two_same (0, et.type == NT_unsigned, -1);
16137}
16138
16139static void
16140do_neon_trn (void)
16141{
037e8744 16142 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
16143 struct neon_type_el et = neon_check_type (2, rs,
16144 N_EQK, N_8 | N_16 | N_32 | N_KEY);
88714cb8 16145 NEON_ENCODE (INTEGER, inst);
037e8744 16146 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
16147}
16148
16149static void
16150do_neon_zip_uzp (void)
16151{
037e8744 16152 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
16153 struct neon_type_el et = neon_check_type (2, rs,
16154 N_EQK, N_8 | N_16 | N_32 | N_KEY);
16155 if (rs == NS_DD && et.size == 32)
16156 {
16157 /* Special case: encode as VTRN.32 <Dd>, <Dm>. */
16158 inst.instruction = N_MNEM_vtrn;
16159 do_neon_trn ();
16160 return;
16161 }
037e8744 16162 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
16163}
16164
16165static void
16166do_neon_sat_abs_neg (void)
16167{
037e8744 16168 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
16169 struct neon_type_el et = neon_check_type (2, rs,
16170 N_EQK, N_S8 | N_S16 | N_S32 | N_KEY);
037e8744 16171 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
16172}
16173
16174static void
16175do_neon_pair_long (void)
16176{
037e8744 16177 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
16178 struct neon_type_el et = neon_check_type (2, rs, N_EQK, N_SU_32 | N_KEY);
16179 /* Unsigned is encoded in OP field (bit 7) for these instruction. */
16180 inst.instruction |= (et.type == NT_unsigned) << 7;
037e8744 16181 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
16182}
16183
16184static void
16185do_neon_recip_est (void)
16186{
037e8744 16187 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
16188 struct neon_type_el et = neon_check_type (2, rs,
16189 N_EQK | N_FLT, N_F32 | N_U32 | N_KEY);
16190 inst.instruction |= (et.type == NT_float) << 8;
037e8744 16191 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
16192}
16193
16194static void
16195do_neon_cls (void)
16196{
037e8744 16197 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
16198 struct neon_type_el et = neon_check_type (2, rs,
16199 N_EQK, N_S8 | N_S16 | N_S32 | N_KEY);
037e8744 16200 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
16201}
16202
16203static void
16204do_neon_clz (void)
16205{
037e8744 16206 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
16207 struct neon_type_el et = neon_check_type (2, rs,
16208 N_EQK, N_I8 | N_I16 | N_I32 | N_KEY);
037e8744 16209 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
16210}
16211
16212static void
16213do_neon_cnt (void)
16214{
037e8744 16215 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
5287ad62
JB
16216 struct neon_type_el et = neon_check_type (2, rs,
16217 N_EQK | N_INT, N_8 | N_KEY);
037e8744 16218 neon_two_same (neon_quad (rs), 1, et.size);
5287ad62
JB
16219}
16220
16221static void
16222do_neon_swp (void)
16223{
037e8744
JB
16224 enum neon_shape rs = neon_select_shape (NS_DD, NS_QQ, NS_NULL);
16225 neon_two_same (neon_quad (rs), 1, -1);
5287ad62
JB
16226}
16227
16228static void
16229do_neon_tbl_tbx (void)
16230{
16231 unsigned listlenbits;
dcbf9037 16232 neon_check_type (3, NS_DLD, N_EQK, N_EQK, N_8 | N_KEY);
5f4273c7 16233
5287ad62
JB
16234 if (inst.operands[1].imm < 1 || inst.operands[1].imm > 4)
16235 {
dcbf9037 16236 first_error (_("bad list length for table lookup"));
5287ad62
JB
16237 return;
16238 }
5f4273c7 16239
5287ad62
JB
16240 listlenbits = inst.operands[1].imm - 1;
16241 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
16242 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
16243 inst.instruction |= LOW4 (inst.operands[1].reg) << 16;
16244 inst.instruction |= HI1 (inst.operands[1].reg) << 7;
16245 inst.instruction |= LOW4 (inst.operands[2].reg);
16246 inst.instruction |= HI1 (inst.operands[2].reg) << 5;
16247 inst.instruction |= listlenbits << 8;
5f4273c7 16248
88714cb8 16249 neon_dp_fixup (&inst);
5287ad62
JB
16250}
16251
16252static void
16253do_neon_ldm_stm (void)
16254{
16255 /* P, U and L bits are part of bitmask. */
16256 int is_dbmode = (inst.instruction & (1 << 24)) != 0;
16257 unsigned offsetbits = inst.operands[1].imm * 2;
16258
037e8744
JB
16259 if (inst.operands[1].issingle)
16260 {
16261 do_vfp_nsyn_ldm_stm (is_dbmode);
16262 return;
16263 }
16264
5287ad62 16265 constraint (is_dbmode && !inst.operands[0].writeback,
477330fc 16266 _("writeback (!) must be used for VLDMDB and VSTMDB"));
5287ad62
JB
16267
16268 constraint (inst.operands[1].imm < 1 || inst.operands[1].imm > 16,
477330fc
RM
16269 _("register list must contain at least 1 and at most 16 "
16270 "registers"));
5287ad62
JB
16271
16272 inst.instruction |= inst.operands[0].reg << 16;
16273 inst.instruction |= inst.operands[0].writeback << 21;
16274 inst.instruction |= LOW4 (inst.operands[1].reg) << 12;
16275 inst.instruction |= HI1 (inst.operands[1].reg) << 22;
16276
16277 inst.instruction |= offsetbits;
5f4273c7 16278
037e8744 16279 do_vfp_cond_or_thumb ();
5287ad62
JB
16280}
16281
16282static void
16283do_neon_ldr_str (void)
16284{
5287ad62 16285 int is_ldr = (inst.instruction & (1 << 20)) != 0;
5f4273c7 16286
6844b2c2
MGD
16287 /* Use of PC in vstr in ARM mode is deprecated in ARMv7.
16288 And is UNPREDICTABLE in thumb mode. */
fa94de6b 16289 if (!is_ldr
6844b2c2 16290 && inst.operands[1].reg == REG_PC
ba86b375 16291 && (ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v7) || thumb_mode))
6844b2c2 16292 {
94dcf8bf 16293 if (thumb_mode)
6844b2c2 16294 inst.error = _("Use of PC here is UNPREDICTABLE");
94dcf8bf 16295 else if (warn_on_deprecated)
5c3696f8 16296 as_tsktsk (_("Use of PC here is deprecated"));
6844b2c2
MGD
16297 }
16298
037e8744
JB
16299 if (inst.operands[0].issingle)
16300 {
cd2f129f 16301 if (is_ldr)
477330fc 16302 do_vfp_nsyn_opcode ("flds");
cd2f129f 16303 else
477330fc 16304 do_vfp_nsyn_opcode ("fsts");
5287ad62
JB
16305 }
16306 else
5287ad62 16307 {
cd2f129f 16308 if (is_ldr)
477330fc 16309 do_vfp_nsyn_opcode ("fldd");
5287ad62 16310 else
477330fc 16311 do_vfp_nsyn_opcode ("fstd");
5287ad62 16312 }
5287ad62
JB
16313}
16314
16315/* "interleave" version also handles non-interleaving register VLD1/VST1
16316 instructions. */
16317
16318static void
16319do_neon_ld_st_interleave (void)
16320{
037e8744 16321 struct neon_type_el et = neon_check_type (1, NS_NULL,
477330fc 16322 N_8 | N_16 | N_32 | N_64);
5287ad62
JB
16323 unsigned alignbits = 0;
16324 unsigned idx;
16325 /* The bits in this table go:
16326 0: register stride of one (0) or two (1)
16327 1,2: register list length, minus one (1, 2, 3, 4).
16328 3,4: <n> in instruction type, minus one (VLD<n> / VST<n>).
16329 We use -1 for invalid entries. */
16330 const int typetable[] =
16331 {
16332 0x7, -1, 0xa, -1, 0x6, -1, 0x2, -1, /* VLD1 / VST1. */
16333 -1, -1, 0x8, 0x9, -1, -1, 0x3, -1, /* VLD2 / VST2. */
16334 -1, -1, -1, -1, 0x4, 0x5, -1, -1, /* VLD3 / VST3. */
16335 -1, -1, -1, -1, -1, -1, 0x0, 0x1 /* VLD4 / VST4. */
16336 };
16337 int typebits;
16338
dcbf9037
JB
16339 if (et.type == NT_invtype)
16340 return;
16341
5287ad62
JB
16342 if (inst.operands[1].immisalign)
16343 switch (inst.operands[1].imm >> 8)
16344 {
16345 case 64: alignbits = 1; break;
16346 case 128:
477330fc 16347 if (NEON_REGLIST_LENGTH (inst.operands[0].imm) != 2
e23c0ad8 16348 && NEON_REGLIST_LENGTH (inst.operands[0].imm) != 4)
477330fc
RM
16349 goto bad_alignment;
16350 alignbits = 2;
16351 break;
5287ad62 16352 case 256:
477330fc
RM
16353 if (NEON_REGLIST_LENGTH (inst.operands[0].imm) != 4)
16354 goto bad_alignment;
16355 alignbits = 3;
16356 break;
5287ad62
JB
16357 default:
16358 bad_alignment:
477330fc
RM
16359 first_error (_("bad alignment"));
16360 return;
5287ad62
JB
16361 }
16362
16363 inst.instruction |= alignbits << 4;
16364 inst.instruction |= neon_logbits (et.size) << 6;
16365
16366 /* Bits [4:6] of the immediate in a list specifier encode register stride
16367 (minus 1) in bit 4, and list length in bits [5:6]. We put the <n> of
16368 VLD<n>/VST<n> in bits [9:8] of the initial bitmask. Suck it out here, look
16369 up the right value for "type" in a table based on this value and the given
16370 list style, then stick it back. */
16371 idx = ((inst.operands[0].imm >> 4) & 7)
477330fc 16372 | (((inst.instruction >> 8) & 3) << 3);
5287ad62
JB
16373
16374 typebits = typetable[idx];
5f4273c7 16375
5287ad62 16376 constraint (typebits == -1, _("bad list type for instruction"));
1d50d57c
WN
16377 constraint (((inst.instruction >> 8) & 3) && et.size == 64,
16378 _("bad element type for instruction"));
5287ad62
JB
16379
16380 inst.instruction &= ~0xf00;
16381 inst.instruction |= typebits << 8;
16382}
16383
16384/* Check alignment is valid for do_neon_ld_st_lane and do_neon_ld_dup.
16385 *DO_ALIGN is set to 1 if the relevant alignment bit should be set, 0
16386 otherwise. The variable arguments are a list of pairs of legal (size, align)
16387 values, terminated with -1. */
16388
16389static int
16390neon_alignment_bit (int size, int align, int *do_align, ...)
16391{
16392 va_list ap;
16393 int result = FAIL, thissize, thisalign;
5f4273c7 16394
5287ad62
JB
16395 if (!inst.operands[1].immisalign)
16396 {
16397 *do_align = 0;
16398 return SUCCESS;
16399 }
5f4273c7 16400
5287ad62
JB
16401 va_start (ap, do_align);
16402
16403 do
16404 {
16405 thissize = va_arg (ap, int);
16406 if (thissize == -1)
477330fc 16407 break;
5287ad62
JB
16408 thisalign = va_arg (ap, int);
16409
16410 if (size == thissize && align == thisalign)
477330fc 16411 result = SUCCESS;
5287ad62
JB
16412 }
16413 while (result != SUCCESS);
16414
16415 va_end (ap);
16416
16417 if (result == SUCCESS)
16418 *do_align = 1;
16419 else
dcbf9037 16420 first_error (_("unsupported alignment for instruction"));
5f4273c7 16421
5287ad62
JB
16422 return result;
16423}
16424
16425static void
16426do_neon_ld_st_lane (void)
16427{
037e8744 16428 struct neon_type_el et = neon_check_type (1, NS_NULL, N_8 | N_16 | N_32);
5287ad62
JB
16429 int align_good, do_align = 0;
16430 int logsize = neon_logbits (et.size);
16431 int align = inst.operands[1].imm >> 8;
16432 int n = (inst.instruction >> 8) & 3;
16433 int max_el = 64 / et.size;
5f4273c7 16434
dcbf9037
JB
16435 if (et.type == NT_invtype)
16436 return;
5f4273c7 16437
5287ad62 16438 constraint (NEON_REGLIST_LENGTH (inst.operands[0].imm) != n + 1,
477330fc 16439 _("bad list length"));
5287ad62 16440 constraint (NEON_LANE (inst.operands[0].imm) >= max_el,
477330fc 16441 _("scalar index out of range"));
5287ad62 16442 constraint (n != 0 && NEON_REG_STRIDE (inst.operands[0].imm) == 2
477330fc
RM
16443 && et.size == 8,
16444 _("stride of 2 unavailable when element size is 8"));
5f4273c7 16445
5287ad62
JB
16446 switch (n)
16447 {
16448 case 0: /* VLD1 / VST1. */
16449 align_good = neon_alignment_bit (et.size, align, &do_align, 16, 16,
477330fc 16450 32, 32, -1);
5287ad62 16451 if (align_good == FAIL)
477330fc 16452 return;
5287ad62 16453 if (do_align)
477330fc
RM
16454 {
16455 unsigned alignbits = 0;
16456 switch (et.size)
16457 {
16458 case 16: alignbits = 0x1; break;
16459 case 32: alignbits = 0x3; break;
16460 default: ;
16461 }
16462 inst.instruction |= alignbits << 4;
16463 }
5287ad62
JB
16464 break;
16465
16466 case 1: /* VLD2 / VST2. */
16467 align_good = neon_alignment_bit (et.size, align, &do_align, 8, 16, 16, 32,
477330fc 16468 32, 64, -1);
5287ad62 16469 if (align_good == FAIL)
477330fc 16470 return;
5287ad62 16471 if (do_align)
477330fc 16472 inst.instruction |= 1 << 4;
5287ad62
JB
16473 break;
16474
16475 case 2: /* VLD3 / VST3. */
16476 constraint (inst.operands[1].immisalign,
477330fc 16477 _("can't use alignment with this instruction"));
5287ad62
JB
16478 break;
16479
16480 case 3: /* VLD4 / VST4. */
16481 align_good = neon_alignment_bit (et.size, align, &do_align, 8, 32,
477330fc 16482 16, 64, 32, 64, 32, 128, -1);
5287ad62 16483 if (align_good == FAIL)
477330fc 16484 return;
5287ad62 16485 if (do_align)
477330fc
RM
16486 {
16487 unsigned alignbits = 0;
16488 switch (et.size)
16489 {
16490 case 8: alignbits = 0x1; break;
16491 case 16: alignbits = 0x1; break;
16492 case 32: alignbits = (align == 64) ? 0x1 : 0x2; break;
16493 default: ;
16494 }
16495 inst.instruction |= alignbits << 4;
16496 }
5287ad62
JB
16497 break;
16498
16499 default: ;
16500 }
16501
16502 /* Reg stride of 2 is encoded in bit 5 when size==16, bit 6 when size==32. */
16503 if (n != 0 && NEON_REG_STRIDE (inst.operands[0].imm) == 2)
16504 inst.instruction |= 1 << (4 + logsize);
5f4273c7 16505
5287ad62
JB
16506 inst.instruction |= NEON_LANE (inst.operands[0].imm) << (logsize + 5);
16507 inst.instruction |= logsize << 10;
16508}
16509
16510/* Encode single n-element structure to all lanes VLD<n> instructions. */
16511
16512static void
16513do_neon_ld_dup (void)
16514{
037e8744 16515 struct neon_type_el et = neon_check_type (1, NS_NULL, N_8 | N_16 | N_32);
5287ad62
JB
16516 int align_good, do_align = 0;
16517
dcbf9037
JB
16518 if (et.type == NT_invtype)
16519 return;
16520
5287ad62
JB
16521 switch ((inst.instruction >> 8) & 3)
16522 {
16523 case 0: /* VLD1. */
9c2799c2 16524 gas_assert (NEON_REG_STRIDE (inst.operands[0].imm) != 2);
5287ad62 16525 align_good = neon_alignment_bit (et.size, inst.operands[1].imm >> 8,
477330fc 16526 &do_align, 16, 16, 32, 32, -1);
5287ad62 16527 if (align_good == FAIL)
477330fc 16528 return;
5287ad62 16529 switch (NEON_REGLIST_LENGTH (inst.operands[0].imm))
477330fc
RM
16530 {
16531 case 1: break;
16532 case 2: inst.instruction |= 1 << 5; break;
16533 default: first_error (_("bad list length")); return;
16534 }
5287ad62
JB
16535 inst.instruction |= neon_logbits (et.size) << 6;
16536 break;
16537
16538 case 1: /* VLD2. */
16539 align_good = neon_alignment_bit (et.size, inst.operands[1].imm >> 8,
477330fc 16540 &do_align, 8, 16, 16, 32, 32, 64, -1);
5287ad62 16541 if (align_good == FAIL)
477330fc 16542 return;
5287ad62 16543 constraint (NEON_REGLIST_LENGTH (inst.operands[0].imm) != 2,
477330fc 16544 _("bad list length"));
5287ad62 16545 if (NEON_REG_STRIDE (inst.operands[0].imm) == 2)
477330fc 16546 inst.instruction |= 1 << 5;
5287ad62
JB
16547 inst.instruction |= neon_logbits (et.size) << 6;
16548 break;
16549
16550 case 2: /* VLD3. */
16551 constraint (inst.operands[1].immisalign,
477330fc 16552 _("can't use alignment with this instruction"));
5287ad62 16553 constraint (NEON_REGLIST_LENGTH (inst.operands[0].imm) != 3,
477330fc 16554 _("bad list length"));
5287ad62 16555 if (NEON_REG_STRIDE (inst.operands[0].imm) == 2)
477330fc 16556 inst.instruction |= 1 << 5;
5287ad62
JB
16557 inst.instruction |= neon_logbits (et.size) << 6;
16558 break;
16559
16560 case 3: /* VLD4. */
16561 {
477330fc
RM
16562 int align = inst.operands[1].imm >> 8;
16563 align_good = neon_alignment_bit (et.size, align, &do_align, 8, 32,
16564 16, 64, 32, 64, 32, 128, -1);
16565 if (align_good == FAIL)
16566 return;
16567 constraint (NEON_REGLIST_LENGTH (inst.operands[0].imm) != 4,
16568 _("bad list length"));
16569 if (NEON_REG_STRIDE (inst.operands[0].imm) == 2)
16570 inst.instruction |= 1 << 5;
16571 if (et.size == 32 && align == 128)
16572 inst.instruction |= 0x3 << 6;
16573 else
16574 inst.instruction |= neon_logbits (et.size) << 6;
5287ad62
JB
16575 }
16576 break;
16577
16578 default: ;
16579 }
16580
16581 inst.instruction |= do_align << 4;
16582}
16583
16584/* Disambiguate VLD<n> and VST<n> instructions, and fill in common bits (those
16585 apart from bits [11:4]. */
16586
16587static void
16588do_neon_ldx_stx (void)
16589{
b1a769ed
DG
16590 if (inst.operands[1].isreg)
16591 constraint (inst.operands[1].reg == REG_PC, BAD_PC);
16592
5287ad62
JB
16593 switch (NEON_LANE (inst.operands[0].imm))
16594 {
16595 case NEON_INTERLEAVE_LANES:
88714cb8 16596 NEON_ENCODE (INTERLV, inst);
5287ad62
JB
16597 do_neon_ld_st_interleave ();
16598 break;
5f4273c7 16599
5287ad62 16600 case NEON_ALL_LANES:
88714cb8 16601 NEON_ENCODE (DUP, inst);
2d51fb74
JB
16602 if (inst.instruction == N_INV)
16603 {
16604 first_error ("only loads support such operands");
16605 break;
16606 }
5287ad62
JB
16607 do_neon_ld_dup ();
16608 break;
5f4273c7 16609
5287ad62 16610 default:
88714cb8 16611 NEON_ENCODE (LANE, inst);
5287ad62
JB
16612 do_neon_ld_st_lane ();
16613 }
16614
16615 /* L bit comes from bit mask. */
16616 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
16617 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
16618 inst.instruction |= inst.operands[1].reg << 16;
5f4273c7 16619
5287ad62
JB
16620 if (inst.operands[1].postind)
16621 {
16622 int postreg = inst.operands[1].imm & 0xf;
16623 constraint (!inst.operands[1].immisreg,
477330fc 16624 _("post-index must be a register"));
5287ad62 16625 constraint (postreg == 0xd || postreg == 0xf,
477330fc 16626 _("bad register for post-index"));
5287ad62
JB
16627 inst.instruction |= postreg;
16628 }
4f2374c7 16629 else
5287ad62 16630 {
4f2374c7
WN
16631 constraint (inst.operands[1].immisreg, BAD_ADDR_MODE);
16632 constraint (inst.reloc.exp.X_op != O_constant
16633 || inst.reloc.exp.X_add_number != 0,
16634 BAD_ADDR_MODE);
16635
16636 if (inst.operands[1].writeback)
16637 {
16638 inst.instruction |= 0xd;
16639 }
16640 else
16641 inst.instruction |= 0xf;
5287ad62 16642 }
5f4273c7 16643
5287ad62
JB
16644 if (thumb_mode)
16645 inst.instruction |= 0xf9000000;
16646 else
16647 inst.instruction |= 0xf4000000;
16648}
33399f07
MGD
16649
16650/* FP v8. */
16651static void
16652do_vfp_nsyn_fpv8 (enum neon_shape rs)
16653{
a715796b
TG
16654 /* Targets like FPv5-SP-D16 don't support FP v8 instructions with
16655 D register operands. */
16656 if (neon_shape_class[rs] == SC_DOUBLE)
16657 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_armv8),
16658 _(BAD_FPU));
16659
33399f07
MGD
16660 NEON_ENCODE (FPV8, inst);
16661
16662 if (rs == NS_FFF)
16663 do_vfp_sp_dyadic ();
16664 else
16665 do_vfp_dp_rd_rn_rm ();
16666
16667 if (rs == NS_DDD)
16668 inst.instruction |= 0x100;
16669
16670 inst.instruction |= 0xf0000000;
16671}
16672
16673static void
16674do_vsel (void)
16675{
16676 set_it_insn_type (OUTSIDE_IT_INSN);
16677
16678 if (try_vfp_nsyn (3, do_vfp_nsyn_fpv8) != SUCCESS)
16679 first_error (_("invalid instruction shape"));
16680}
16681
73924fbc
MGD
16682static void
16683do_vmaxnm (void)
16684{
16685 set_it_insn_type (OUTSIDE_IT_INSN);
16686
16687 if (try_vfp_nsyn (3, do_vfp_nsyn_fpv8) == SUCCESS)
16688 return;
16689
16690 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH8) == FAIL)
16691 return;
16692
16693 neon_dyadic_misc (NT_untyped, N_F32, 0);
16694}
16695
30bdf752
MGD
16696static void
16697do_vrint_1 (enum neon_cvt_mode mode)
16698{
16699 enum neon_shape rs = neon_select_shape (NS_FF, NS_DD, NS_QQ, NS_NULL);
16700 struct neon_type_el et;
16701
16702 if (rs == NS_NULL)
16703 return;
16704
a715796b
TG
16705 /* Targets like FPv5-SP-D16 don't support FP v8 instructions with
16706 D register operands. */
16707 if (neon_shape_class[rs] == SC_DOUBLE)
16708 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_vfp_ext_armv8),
16709 _(BAD_FPU));
16710
30bdf752
MGD
16711 et = neon_check_type (2, rs, N_EQK | N_VFP, N_F32 | N_F64 | N_KEY | N_VFP);
16712 if (et.type != NT_invtype)
16713 {
16714 /* VFP encodings. */
16715 if (mode == neon_cvt_mode_a || mode == neon_cvt_mode_n
16716 || mode == neon_cvt_mode_p || mode == neon_cvt_mode_m)
16717 set_it_insn_type (OUTSIDE_IT_INSN);
16718
16719 NEON_ENCODE (FPV8, inst);
16720 if (rs == NS_FF)
16721 do_vfp_sp_monadic ();
16722 else
16723 do_vfp_dp_rd_rm ();
16724
16725 switch (mode)
16726 {
16727 case neon_cvt_mode_r: inst.instruction |= 0x00000000; break;
16728 case neon_cvt_mode_z: inst.instruction |= 0x00000080; break;
16729 case neon_cvt_mode_x: inst.instruction |= 0x00010000; break;
16730 case neon_cvt_mode_a: inst.instruction |= 0xf0000000; break;
16731 case neon_cvt_mode_n: inst.instruction |= 0xf0010000; break;
16732 case neon_cvt_mode_p: inst.instruction |= 0xf0020000; break;
16733 case neon_cvt_mode_m: inst.instruction |= 0xf0030000; break;
16734 default: abort ();
16735 }
16736
16737 inst.instruction |= (rs == NS_DD) << 8;
16738 do_vfp_cond_or_thumb ();
16739 }
16740 else
16741 {
16742 /* Neon encodings (or something broken...). */
16743 inst.error = NULL;
16744 et = neon_check_type (2, rs, N_EQK, N_F32 | N_KEY);
16745
16746 if (et.type == NT_invtype)
16747 return;
16748
16749 set_it_insn_type (OUTSIDE_IT_INSN);
16750 NEON_ENCODE (FLOAT, inst);
16751
16752 if (vfp_or_neon_is_neon (NEON_CHECK_CC | NEON_CHECK_ARCH8) == FAIL)
16753 return;
16754
16755 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
16756 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
16757 inst.instruction |= LOW4 (inst.operands[1].reg);
16758 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
16759 inst.instruction |= neon_quad (rs) << 6;
16760 switch (mode)
16761 {
16762 case neon_cvt_mode_z: inst.instruction |= 3 << 7; break;
16763 case neon_cvt_mode_x: inst.instruction |= 1 << 7; break;
16764 case neon_cvt_mode_a: inst.instruction |= 2 << 7; break;
16765 case neon_cvt_mode_n: inst.instruction |= 0 << 7; break;
16766 case neon_cvt_mode_p: inst.instruction |= 7 << 7; break;
16767 case neon_cvt_mode_m: inst.instruction |= 5 << 7; break;
16768 case neon_cvt_mode_r: inst.error = _("invalid rounding mode"); break;
16769 default: abort ();
16770 }
16771
16772 if (thumb_mode)
16773 inst.instruction |= 0xfc000000;
16774 else
16775 inst.instruction |= 0xf0000000;
16776 }
16777}
16778
16779static void
16780do_vrintx (void)
16781{
16782 do_vrint_1 (neon_cvt_mode_x);
16783}
16784
16785static void
16786do_vrintz (void)
16787{
16788 do_vrint_1 (neon_cvt_mode_z);
16789}
16790
16791static void
16792do_vrintr (void)
16793{
16794 do_vrint_1 (neon_cvt_mode_r);
16795}
16796
16797static void
16798do_vrinta (void)
16799{
16800 do_vrint_1 (neon_cvt_mode_a);
16801}
16802
16803static void
16804do_vrintn (void)
16805{
16806 do_vrint_1 (neon_cvt_mode_n);
16807}
16808
16809static void
16810do_vrintp (void)
16811{
16812 do_vrint_1 (neon_cvt_mode_p);
16813}
16814
16815static void
16816do_vrintm (void)
16817{
16818 do_vrint_1 (neon_cvt_mode_m);
16819}
16820
91ff7894
MGD
16821/* Crypto v1 instructions. */
16822static void
16823do_crypto_2op_1 (unsigned elttype, int op)
16824{
16825 set_it_insn_type (OUTSIDE_IT_INSN);
16826
16827 if (neon_check_type (2, NS_QQ, N_EQK | N_UNT, elttype | N_UNT | N_KEY).type
16828 == NT_invtype)
16829 return;
16830
16831 inst.error = NULL;
16832
16833 NEON_ENCODE (INTEGER, inst);
16834 inst.instruction |= LOW4 (inst.operands[0].reg) << 12;
16835 inst.instruction |= HI1 (inst.operands[0].reg) << 22;
16836 inst.instruction |= LOW4 (inst.operands[1].reg);
16837 inst.instruction |= HI1 (inst.operands[1].reg) << 5;
16838 if (op != -1)
16839 inst.instruction |= op << 6;
16840
16841 if (thumb_mode)
16842 inst.instruction |= 0xfc000000;
16843 else
16844 inst.instruction |= 0xf0000000;
16845}
16846
48adcd8e
MGD
16847static void
16848do_crypto_3op_1 (int u, int op)
16849{
16850 set_it_insn_type (OUTSIDE_IT_INSN);
16851
16852 if (neon_check_type (3, NS_QQQ, N_EQK | N_UNT, N_EQK | N_UNT,
16853 N_32 | N_UNT | N_KEY).type == NT_invtype)
16854 return;
16855
16856 inst.error = NULL;
16857
16858 NEON_ENCODE (INTEGER, inst);
16859 neon_three_same (1, u, 8 << op);
16860}
16861
91ff7894
MGD
16862static void
16863do_aese (void)
16864{
16865 do_crypto_2op_1 (N_8, 0);
16866}
16867
16868static void
16869do_aesd (void)
16870{
16871 do_crypto_2op_1 (N_8, 1);
16872}
16873
16874static void
16875do_aesmc (void)
16876{
16877 do_crypto_2op_1 (N_8, 2);
16878}
16879
16880static void
16881do_aesimc (void)
16882{
16883 do_crypto_2op_1 (N_8, 3);
16884}
16885
48adcd8e
MGD
16886static void
16887do_sha1c (void)
16888{
16889 do_crypto_3op_1 (0, 0);
16890}
16891
16892static void
16893do_sha1p (void)
16894{
16895 do_crypto_3op_1 (0, 1);
16896}
16897
16898static void
16899do_sha1m (void)
16900{
16901 do_crypto_3op_1 (0, 2);
16902}
16903
16904static void
16905do_sha1su0 (void)
16906{
16907 do_crypto_3op_1 (0, 3);
16908}
91ff7894 16909
48adcd8e
MGD
16910static void
16911do_sha256h (void)
16912{
16913 do_crypto_3op_1 (1, 0);
16914}
16915
16916static void
16917do_sha256h2 (void)
16918{
16919 do_crypto_3op_1 (1, 1);
16920}
16921
16922static void
16923do_sha256su1 (void)
16924{
16925 do_crypto_3op_1 (1, 2);
16926}
3c9017d2
MGD
16927
16928static void
16929do_sha1h (void)
16930{
16931 do_crypto_2op_1 (N_32, -1);
16932}
16933
16934static void
16935do_sha1su1 (void)
16936{
16937 do_crypto_2op_1 (N_32, 0);
16938}
16939
16940static void
16941do_sha256su0 (void)
16942{
16943 do_crypto_2op_1 (N_32, 1);
16944}
dd5181d5
KT
16945
16946static void
16947do_crc32_1 (unsigned int poly, unsigned int sz)
16948{
16949 unsigned int Rd = inst.operands[0].reg;
16950 unsigned int Rn = inst.operands[1].reg;
16951 unsigned int Rm = inst.operands[2].reg;
16952
16953 set_it_insn_type (OUTSIDE_IT_INSN);
16954 inst.instruction |= LOW4 (Rd) << (thumb_mode ? 8 : 12);
16955 inst.instruction |= LOW4 (Rn) << 16;
16956 inst.instruction |= LOW4 (Rm);
16957 inst.instruction |= sz << (thumb_mode ? 4 : 21);
16958 inst.instruction |= poly << (thumb_mode ? 20 : 9);
16959
16960 if (Rd == REG_PC || Rn == REG_PC || Rm == REG_PC)
16961 as_warn (UNPRED_REG ("r15"));
16962 if (thumb_mode && (Rd == REG_SP || Rn == REG_SP || Rm == REG_SP))
16963 as_warn (UNPRED_REG ("r13"));
16964}
16965
16966static void
16967do_crc32b (void)
16968{
16969 do_crc32_1 (0, 0);
16970}
16971
16972static void
16973do_crc32h (void)
16974{
16975 do_crc32_1 (0, 1);
16976}
16977
16978static void
16979do_crc32w (void)
16980{
16981 do_crc32_1 (0, 2);
16982}
16983
16984static void
16985do_crc32cb (void)
16986{
16987 do_crc32_1 (1, 0);
16988}
16989
16990static void
16991do_crc32ch (void)
16992{
16993 do_crc32_1 (1, 1);
16994}
16995
16996static void
16997do_crc32cw (void)
16998{
16999 do_crc32_1 (1, 2);
17000}
17001
5287ad62
JB
17002\f
17003/* Overall per-instruction processing. */
17004
17005/* We need to be able to fix up arbitrary expressions in some statements.
17006 This is so that we can handle symbols that are an arbitrary distance from
17007 the pc. The most common cases are of the form ((+/-sym -/+ . - 8) & mask),
17008 which returns part of an address in a form which will be valid for
17009 a data instruction. We do this by pushing the expression into a symbol
17010 in the expr_section, and creating a fix for that. */
17011
17012static void
17013fix_new_arm (fragS * frag,
17014 int where,
17015 short int size,
17016 expressionS * exp,
17017 int pc_rel,
17018 int reloc)
17019{
17020 fixS * new_fix;
17021
17022 switch (exp->X_op)
17023 {
17024 case O_constant:
6e7ce2cd
PB
17025 if (pc_rel)
17026 {
17027 /* Create an absolute valued symbol, so we have something to
477330fc
RM
17028 refer to in the object file. Unfortunately for us, gas's
17029 generic expression parsing will already have folded out
17030 any use of .set foo/.type foo %function that may have
17031 been used to set type information of the target location,
17032 that's being specified symbolically. We have to presume
17033 the user knows what they are doing. */
6e7ce2cd
PB
17034 char name[16 + 8];
17035 symbolS *symbol;
17036
17037 sprintf (name, "*ABS*0x%lx", (unsigned long)exp->X_add_number);
17038
17039 symbol = symbol_find_or_make (name);
17040 S_SET_SEGMENT (symbol, absolute_section);
17041 symbol_set_frag (symbol, &zero_address_frag);
17042 S_SET_VALUE (symbol, exp->X_add_number);
17043 exp->X_op = O_symbol;
17044 exp->X_add_symbol = symbol;
17045 exp->X_add_number = 0;
17046 }
17047 /* FALLTHROUGH */
5287ad62
JB
17048 case O_symbol:
17049 case O_add:
17050 case O_subtract:
21d799b5 17051 new_fix = fix_new_exp (frag, where, size, exp, pc_rel,
477330fc 17052 (enum bfd_reloc_code_real) reloc);
5287ad62
JB
17053 break;
17054
17055 default:
21d799b5 17056 new_fix = (fixS *) fix_new (frag, where, size, make_expr_symbol (exp), 0,
477330fc 17057 pc_rel, (enum bfd_reloc_code_real) reloc);
5287ad62
JB
17058 break;
17059 }
17060
17061 /* Mark whether the fix is to a THUMB instruction, or an ARM
17062 instruction. */
17063 new_fix->tc_fix_data = thumb_mode;
17064}
17065
17066/* Create a frg for an instruction requiring relaxation. */
17067static void
17068output_relax_insn (void)
17069{
17070 char * to;
17071 symbolS *sym;
0110f2b8
PB
17072 int offset;
17073
6e1cb1a6
PB
17074 /* The size of the instruction is unknown, so tie the debug info to the
17075 start of the instruction. */
17076 dwarf2_emit_insn (0);
6e1cb1a6 17077
0110f2b8
PB
17078 switch (inst.reloc.exp.X_op)
17079 {
17080 case O_symbol:
17081 sym = inst.reloc.exp.X_add_symbol;
17082 offset = inst.reloc.exp.X_add_number;
17083 break;
17084 case O_constant:
17085 sym = NULL;
17086 offset = inst.reloc.exp.X_add_number;
17087 break;
17088 default:
17089 sym = make_expr_symbol (&inst.reloc.exp);
17090 offset = 0;
17091 break;
17092 }
17093 to = frag_var (rs_machine_dependent, INSN_SIZE, THUMB_SIZE,
17094 inst.relax, sym, offset, NULL/*offset, opcode*/);
17095 md_number_to_chars (to, inst.instruction, THUMB_SIZE);
0110f2b8
PB
17096}
17097
17098/* Write a 32-bit thumb instruction to buf. */
17099static void
17100put_thumb32_insn (char * buf, unsigned long insn)
17101{
17102 md_number_to_chars (buf, insn >> 16, THUMB_SIZE);
17103 md_number_to_chars (buf + THUMB_SIZE, insn, THUMB_SIZE);
17104}
17105
b99bd4ef 17106static void
c19d1205 17107output_inst (const char * str)
b99bd4ef 17108{
c19d1205 17109 char * to = NULL;
b99bd4ef 17110
c19d1205 17111 if (inst.error)
b99bd4ef 17112 {
c19d1205 17113 as_bad ("%s -- `%s'", inst.error, str);
b99bd4ef
NC
17114 return;
17115 }
5f4273c7
NC
17116 if (inst.relax)
17117 {
17118 output_relax_insn ();
0110f2b8 17119 return;
5f4273c7 17120 }
c19d1205
ZW
17121 if (inst.size == 0)
17122 return;
b99bd4ef 17123
c19d1205 17124 to = frag_more (inst.size);
8dc2430f
NC
17125 /* PR 9814: Record the thumb mode into the current frag so that we know
17126 what type of NOP padding to use, if necessary. We override any previous
17127 setting so that if the mode has changed then the NOPS that we use will
17128 match the encoding of the last instruction in the frag. */
cd000bff 17129 frag_now->tc_frag_data.thumb_mode = thumb_mode | MODE_RECORDED;
c19d1205
ZW
17130
17131 if (thumb_mode && (inst.size > THUMB_SIZE))
b99bd4ef 17132 {
9c2799c2 17133 gas_assert (inst.size == (2 * THUMB_SIZE));
0110f2b8 17134 put_thumb32_insn (to, inst.instruction);
b99bd4ef 17135 }
c19d1205 17136 else if (inst.size > INSN_SIZE)
b99bd4ef 17137 {
9c2799c2 17138 gas_assert (inst.size == (2 * INSN_SIZE));
c19d1205
ZW
17139 md_number_to_chars (to, inst.instruction, INSN_SIZE);
17140 md_number_to_chars (to + INSN_SIZE, inst.instruction, INSN_SIZE);
b99bd4ef 17141 }
c19d1205
ZW
17142 else
17143 md_number_to_chars (to, inst.instruction, inst.size);
b99bd4ef 17144
c19d1205
ZW
17145 if (inst.reloc.type != BFD_RELOC_UNUSED)
17146 fix_new_arm (frag_now, to - frag_now->fr_literal,
17147 inst.size, & inst.reloc.exp, inst.reloc.pc_rel,
17148 inst.reloc.type);
b99bd4ef 17149
c19d1205 17150 dwarf2_emit_insn (inst.size);
c19d1205 17151}
b99bd4ef 17152
e07e6e58
NC
17153static char *
17154output_it_inst (int cond, int mask, char * to)
17155{
17156 unsigned long instruction = 0xbf00;
17157
17158 mask &= 0xf;
17159 instruction |= mask;
17160 instruction |= cond << 4;
17161
17162 if (to == NULL)
17163 {
17164 to = frag_more (2);
17165#ifdef OBJ_ELF
17166 dwarf2_emit_insn (2);
17167#endif
17168 }
17169
17170 md_number_to_chars (to, instruction, 2);
17171
17172 return to;
17173}
17174
c19d1205
ZW
17175/* Tag values used in struct asm_opcode's tag field. */
17176enum opcode_tag
17177{
17178 OT_unconditional, /* Instruction cannot be conditionalized.
17179 The ARM condition field is still 0xE. */
17180 OT_unconditionalF, /* Instruction cannot be conditionalized
17181 and carries 0xF in its ARM condition field. */
17182 OT_csuffix, /* Instruction takes a conditional suffix. */
037e8744 17183 OT_csuffixF, /* Some forms of the instruction take a conditional
477330fc
RM
17184 suffix, others place 0xF where the condition field
17185 would be. */
c19d1205
ZW
17186 OT_cinfix3, /* Instruction takes a conditional infix,
17187 beginning at character index 3. (In
17188 unified mode, it becomes a suffix.) */
088fa78e
KH
17189 OT_cinfix3_deprecated, /* The same as OT_cinfix3. This is used for
17190 tsts, cmps, cmns, and teqs. */
e3cb604e
PB
17191 OT_cinfix3_legacy, /* Legacy instruction takes a conditional infix at
17192 character index 3, even in unified mode. Used for
17193 legacy instructions where suffix and infix forms
17194 may be ambiguous. */
c19d1205 17195 OT_csuf_or_in3, /* Instruction takes either a conditional
e3cb604e 17196 suffix or an infix at character index 3. */
c19d1205
ZW
17197 OT_odd_infix_unc, /* This is the unconditional variant of an
17198 instruction that takes a conditional infix
17199 at an unusual position. In unified mode,
17200 this variant will accept a suffix. */
17201 OT_odd_infix_0 /* Values greater than or equal to OT_odd_infix_0
17202 are the conditional variants of instructions that
17203 take conditional infixes in unusual positions.
17204 The infix appears at character index
17205 (tag - OT_odd_infix_0). These are not accepted
17206 in unified mode. */
17207};
b99bd4ef 17208
c19d1205
ZW
17209/* Subroutine of md_assemble, responsible for looking up the primary
17210 opcode from the mnemonic the user wrote. STR points to the
17211 beginning of the mnemonic.
17212
17213 This is not simply a hash table lookup, because of conditional
17214 variants. Most instructions have conditional variants, which are
17215 expressed with a _conditional affix_ to the mnemonic. If we were
17216 to encode each conditional variant as a literal string in the opcode
17217 table, it would have approximately 20,000 entries.
17218
17219 Most mnemonics take this affix as a suffix, and in unified syntax,
17220 'most' is upgraded to 'all'. However, in the divided syntax, some
17221 instructions take the affix as an infix, notably the s-variants of
17222 the arithmetic instructions. Of those instructions, all but six
17223 have the infix appear after the third character of the mnemonic.
17224
17225 Accordingly, the algorithm for looking up primary opcodes given
17226 an identifier is:
17227
17228 1. Look up the identifier in the opcode table.
17229 If we find a match, go to step U.
17230
17231 2. Look up the last two characters of the identifier in the
17232 conditions table. If we find a match, look up the first N-2
17233 characters of the identifier in the opcode table. If we
17234 find a match, go to step CE.
17235
17236 3. Look up the fourth and fifth characters of the identifier in
17237 the conditions table. If we find a match, extract those
17238 characters from the identifier, and look up the remaining
17239 characters in the opcode table. If we find a match, go
17240 to step CM.
17241
17242 4. Fail.
17243
17244 U. Examine the tag field of the opcode structure, in case this is
17245 one of the six instructions with its conditional infix in an
17246 unusual place. If it is, the tag tells us where to find the
17247 infix; look it up in the conditions table and set inst.cond
17248 accordingly. Otherwise, this is an unconditional instruction.
17249 Again set inst.cond accordingly. Return the opcode structure.
17250
17251 CE. Examine the tag field to make sure this is an instruction that
17252 should receive a conditional suffix. If it is not, fail.
17253 Otherwise, set inst.cond from the suffix we already looked up,
17254 and return the opcode structure.
17255
17256 CM. Examine the tag field to make sure this is an instruction that
17257 should receive a conditional infix after the third character.
17258 If it is not, fail. Otherwise, undo the edits to the current
17259 line of input and proceed as for case CE. */
17260
17261static const struct asm_opcode *
17262opcode_lookup (char **str)
17263{
17264 char *end, *base;
17265 char *affix;
17266 const struct asm_opcode *opcode;
17267 const struct asm_cond *cond;
e3cb604e 17268 char save[2];
c19d1205
ZW
17269
17270 /* Scan up to the end of the mnemonic, which must end in white space,
721a8186 17271 '.' (in unified mode, or for Neon/VFP instructions), or end of string. */
c19d1205 17272 for (base = end = *str; *end != '\0'; end++)
721a8186 17273 if (*end == ' ' || *end == '.')
c19d1205 17274 break;
b99bd4ef 17275
c19d1205 17276 if (end == base)
c921be7d 17277 return NULL;
b99bd4ef 17278
5287ad62 17279 /* Handle a possible width suffix and/or Neon type suffix. */
c19d1205 17280 if (end[0] == '.')
b99bd4ef 17281 {
5287ad62 17282 int offset = 2;
5f4273c7 17283
267d2029 17284 /* The .w and .n suffixes are only valid if the unified syntax is in
477330fc 17285 use. */
267d2029 17286 if (unified_syntax && end[1] == 'w')
c19d1205 17287 inst.size_req = 4;
267d2029 17288 else if (unified_syntax && end[1] == 'n')
c19d1205
ZW
17289 inst.size_req = 2;
17290 else
477330fc 17291 offset = 0;
5287ad62
JB
17292
17293 inst.vectype.elems = 0;
17294
17295 *str = end + offset;
b99bd4ef 17296
5f4273c7 17297 if (end[offset] == '.')
5287ad62 17298 {
267d2029 17299 /* See if we have a Neon type suffix (possible in either unified or
477330fc
RM
17300 non-unified ARM syntax mode). */
17301 if (parse_neon_type (&inst.vectype, str) == FAIL)
c921be7d 17302 return NULL;
477330fc 17303 }
5287ad62 17304 else if (end[offset] != '\0' && end[offset] != ' ')
477330fc 17305 return NULL;
b99bd4ef 17306 }
c19d1205
ZW
17307 else
17308 *str = end;
b99bd4ef 17309
c19d1205 17310 /* Look for unaffixed or special-case affixed mnemonic. */
21d799b5 17311 opcode = (const struct asm_opcode *) hash_find_n (arm_ops_hsh, base,
477330fc 17312 end - base);
c19d1205 17313 if (opcode)
b99bd4ef 17314 {
c19d1205
ZW
17315 /* step U */
17316 if (opcode->tag < OT_odd_infix_0)
b99bd4ef 17317 {
c19d1205
ZW
17318 inst.cond = COND_ALWAYS;
17319 return opcode;
b99bd4ef 17320 }
b99bd4ef 17321
278df34e 17322 if (warn_on_deprecated && unified_syntax)
5c3696f8 17323 as_tsktsk (_("conditional infixes are deprecated in unified syntax"));
c19d1205 17324 affix = base + (opcode->tag - OT_odd_infix_0);
21d799b5 17325 cond = (const struct asm_cond *) hash_find_n (arm_cond_hsh, affix, 2);
9c2799c2 17326 gas_assert (cond);
b99bd4ef 17327
c19d1205
ZW
17328 inst.cond = cond->value;
17329 return opcode;
17330 }
b99bd4ef 17331
c19d1205
ZW
17332 /* Cannot have a conditional suffix on a mnemonic of less than two
17333 characters. */
17334 if (end - base < 3)
c921be7d 17335 return NULL;
b99bd4ef 17336
c19d1205
ZW
17337 /* Look for suffixed mnemonic. */
17338 affix = end - 2;
21d799b5
NC
17339 cond = (const struct asm_cond *) hash_find_n (arm_cond_hsh, affix, 2);
17340 opcode = (const struct asm_opcode *) hash_find_n (arm_ops_hsh, base,
477330fc 17341 affix - base);
c19d1205
ZW
17342 if (opcode && cond)
17343 {
17344 /* step CE */
17345 switch (opcode->tag)
17346 {
e3cb604e
PB
17347 case OT_cinfix3_legacy:
17348 /* Ignore conditional suffixes matched on infix only mnemonics. */
17349 break;
17350
c19d1205 17351 case OT_cinfix3:
088fa78e 17352 case OT_cinfix3_deprecated:
c19d1205
ZW
17353 case OT_odd_infix_unc:
17354 if (!unified_syntax)
e3cb604e 17355 return 0;
c19d1205
ZW
17356 /* else fall through */
17357
17358 case OT_csuffix:
477330fc 17359 case OT_csuffixF:
c19d1205
ZW
17360 case OT_csuf_or_in3:
17361 inst.cond = cond->value;
17362 return opcode;
17363
17364 case OT_unconditional:
17365 case OT_unconditionalF:
dfa9f0d5 17366 if (thumb_mode)
c921be7d 17367 inst.cond = cond->value;
dfa9f0d5
PB
17368 else
17369 {
c921be7d 17370 /* Delayed diagnostic. */
dfa9f0d5
PB
17371 inst.error = BAD_COND;
17372 inst.cond = COND_ALWAYS;
17373 }
c19d1205 17374 return opcode;
b99bd4ef 17375
c19d1205 17376 default:
c921be7d 17377 return NULL;
c19d1205
ZW
17378 }
17379 }
b99bd4ef 17380
c19d1205
ZW
17381 /* Cannot have a usual-position infix on a mnemonic of less than
17382 six characters (five would be a suffix). */
17383 if (end - base < 6)
c921be7d 17384 return NULL;
b99bd4ef 17385
c19d1205
ZW
17386 /* Look for infixed mnemonic in the usual position. */
17387 affix = base + 3;
21d799b5 17388 cond = (const struct asm_cond *) hash_find_n (arm_cond_hsh, affix, 2);
e3cb604e 17389 if (!cond)
c921be7d 17390 return NULL;
e3cb604e
PB
17391
17392 memcpy (save, affix, 2);
17393 memmove (affix, affix + 2, (end - affix) - 2);
21d799b5 17394 opcode = (const struct asm_opcode *) hash_find_n (arm_ops_hsh, base,
477330fc 17395 (end - base) - 2);
e3cb604e
PB
17396 memmove (affix + 2, affix, (end - affix) - 2);
17397 memcpy (affix, save, 2);
17398
088fa78e
KH
17399 if (opcode
17400 && (opcode->tag == OT_cinfix3
17401 || opcode->tag == OT_cinfix3_deprecated
17402 || opcode->tag == OT_csuf_or_in3
17403 || opcode->tag == OT_cinfix3_legacy))
b99bd4ef 17404 {
c921be7d 17405 /* Step CM. */
278df34e 17406 if (warn_on_deprecated && unified_syntax
088fa78e
KH
17407 && (opcode->tag == OT_cinfix3
17408 || opcode->tag == OT_cinfix3_deprecated))
5c3696f8 17409 as_tsktsk (_("conditional infixes are deprecated in unified syntax"));
c19d1205
ZW
17410
17411 inst.cond = cond->value;
17412 return opcode;
b99bd4ef
NC
17413 }
17414
c921be7d 17415 return NULL;
b99bd4ef
NC
17416}
17417
e07e6e58
NC
17418/* This function generates an initial IT instruction, leaving its block
17419 virtually open for the new instructions. Eventually,
17420 the mask will be updated by now_it_add_mask () each time
17421 a new instruction needs to be included in the IT block.
17422 Finally, the block is closed with close_automatic_it_block ().
17423 The block closure can be requested either from md_assemble (),
17424 a tencode (), or due to a label hook. */
17425
17426static void
17427new_automatic_it_block (int cond)
17428{
17429 now_it.state = AUTOMATIC_IT_BLOCK;
17430 now_it.mask = 0x18;
17431 now_it.cc = cond;
17432 now_it.block_length = 1;
cd000bff 17433 mapping_state (MAP_THUMB);
e07e6e58 17434 now_it.insn = output_it_inst (cond, now_it.mask, NULL);
5a01bb1d
MGD
17435 now_it.warn_deprecated = FALSE;
17436 now_it.insn_cond = TRUE;
e07e6e58
NC
17437}
17438
17439/* Close an automatic IT block.
17440 See comments in new_automatic_it_block (). */
17441
17442static void
17443close_automatic_it_block (void)
17444{
17445 now_it.mask = 0x10;
17446 now_it.block_length = 0;
17447}
17448
17449/* Update the mask of the current automatically-generated IT
17450 instruction. See comments in new_automatic_it_block (). */
17451
17452static void
17453now_it_add_mask (int cond)
17454{
17455#define CLEAR_BIT(value, nbit) ((value) & ~(1 << (nbit)))
17456#define SET_BIT_VALUE(value, bitvalue, nbit) (CLEAR_BIT (value, nbit) \
477330fc 17457 | ((bitvalue) << (nbit)))
e07e6e58 17458 const int resulting_bit = (cond & 1);
c921be7d 17459
e07e6e58
NC
17460 now_it.mask &= 0xf;
17461 now_it.mask = SET_BIT_VALUE (now_it.mask,
477330fc
RM
17462 resulting_bit,
17463 (5 - now_it.block_length));
e07e6e58 17464 now_it.mask = SET_BIT_VALUE (now_it.mask,
477330fc
RM
17465 1,
17466 ((5 - now_it.block_length) - 1) );
e07e6e58
NC
17467 output_it_inst (now_it.cc, now_it.mask, now_it.insn);
17468
17469#undef CLEAR_BIT
17470#undef SET_BIT_VALUE
e07e6e58
NC
17471}
17472
17473/* The IT blocks handling machinery is accessed through the these functions:
17474 it_fsm_pre_encode () from md_assemble ()
17475 set_it_insn_type () optional, from the tencode functions
17476 set_it_insn_type_last () ditto
17477 in_it_block () ditto
17478 it_fsm_post_encode () from md_assemble ()
17479 force_automatic_it_block_close () from label habdling functions
17480
17481 Rationale:
17482 1) md_assemble () calls it_fsm_pre_encode () before calling tencode (),
477330fc
RM
17483 initializing the IT insn type with a generic initial value depending
17484 on the inst.condition.
e07e6e58 17485 2) During the tencode function, two things may happen:
477330fc
RM
17486 a) The tencode function overrides the IT insn type by
17487 calling either set_it_insn_type (type) or set_it_insn_type_last ().
17488 b) The tencode function queries the IT block state by
17489 calling in_it_block () (i.e. to determine narrow/not narrow mode).
17490
17491 Both set_it_insn_type and in_it_block run the internal FSM state
17492 handling function (handle_it_state), because: a) setting the IT insn
17493 type may incur in an invalid state (exiting the function),
17494 and b) querying the state requires the FSM to be updated.
17495 Specifically we want to avoid creating an IT block for conditional
17496 branches, so it_fsm_pre_encode is actually a guess and we can't
17497 determine whether an IT block is required until the tencode () routine
17498 has decided what type of instruction this actually it.
17499 Because of this, if set_it_insn_type and in_it_block have to be used,
17500 set_it_insn_type has to be called first.
17501
17502 set_it_insn_type_last () is a wrapper of set_it_insn_type (type), that
17503 determines the insn IT type depending on the inst.cond code.
17504 When a tencode () routine encodes an instruction that can be
17505 either outside an IT block, or, in the case of being inside, has to be
17506 the last one, set_it_insn_type_last () will determine the proper
17507 IT instruction type based on the inst.cond code. Otherwise,
17508 set_it_insn_type can be called for overriding that logic or
17509 for covering other cases.
17510
17511 Calling handle_it_state () may not transition the IT block state to
17512 OUTSIDE_IT_BLOCK immediatelly, since the (current) state could be
17513 still queried. Instead, if the FSM determines that the state should
17514 be transitioned to OUTSIDE_IT_BLOCK, a flag is marked to be closed
17515 after the tencode () function: that's what it_fsm_post_encode () does.
17516
17517 Since in_it_block () calls the state handling function to get an
17518 updated state, an error may occur (due to invalid insns combination).
17519 In that case, inst.error is set.
17520 Therefore, inst.error has to be checked after the execution of
17521 the tencode () routine.
e07e6e58
NC
17522
17523 3) Back in md_assemble(), it_fsm_post_encode () is called to commit
477330fc
RM
17524 any pending state change (if any) that didn't take place in
17525 handle_it_state () as explained above. */
e07e6e58
NC
17526
17527static void
17528it_fsm_pre_encode (void)
17529{
17530 if (inst.cond != COND_ALWAYS)
17531 inst.it_insn_type = INSIDE_IT_INSN;
17532 else
17533 inst.it_insn_type = OUTSIDE_IT_INSN;
17534
17535 now_it.state_handled = 0;
17536}
17537
17538/* IT state FSM handling function. */
17539
17540static int
17541handle_it_state (void)
17542{
17543 now_it.state_handled = 1;
5a01bb1d 17544 now_it.insn_cond = FALSE;
e07e6e58
NC
17545
17546 switch (now_it.state)
17547 {
17548 case OUTSIDE_IT_BLOCK:
17549 switch (inst.it_insn_type)
17550 {
17551 case OUTSIDE_IT_INSN:
17552 break;
17553
17554 case INSIDE_IT_INSN:
17555 case INSIDE_IT_LAST_INSN:
17556 if (thumb_mode == 0)
17557 {
c921be7d 17558 if (unified_syntax
e07e6e58
NC
17559 && !(implicit_it_mode & IMPLICIT_IT_MODE_ARM))
17560 as_tsktsk (_("Warning: conditional outside an IT block"\
17561 " for Thumb."));
17562 }
17563 else
17564 {
17565 if ((implicit_it_mode & IMPLICIT_IT_MODE_THUMB)
17566 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_arch_t2))
17567 {
17568 /* Automatically generate the IT instruction. */
17569 new_automatic_it_block (inst.cond);
17570 if (inst.it_insn_type == INSIDE_IT_LAST_INSN)
17571 close_automatic_it_block ();
17572 }
17573 else
17574 {
17575 inst.error = BAD_OUT_IT;
17576 return FAIL;
17577 }
17578 }
17579 break;
17580
17581 case IF_INSIDE_IT_LAST_INSN:
17582 case NEUTRAL_IT_INSN:
17583 break;
17584
17585 case IT_INSN:
17586 now_it.state = MANUAL_IT_BLOCK;
17587 now_it.block_length = 0;
17588 break;
17589 }
17590 break;
17591
17592 case AUTOMATIC_IT_BLOCK:
17593 /* Three things may happen now:
17594 a) We should increment current it block size;
17595 b) We should close current it block (closing insn or 4 insns);
17596 c) We should close current it block and start a new one (due
17597 to incompatible conditions or
17598 4 insns-length block reached). */
17599
17600 switch (inst.it_insn_type)
17601 {
17602 case OUTSIDE_IT_INSN:
17603 /* The closure of the block shall happen immediatelly,
17604 so any in_it_block () call reports the block as closed. */
17605 force_automatic_it_block_close ();
17606 break;
17607
17608 case INSIDE_IT_INSN:
17609 case INSIDE_IT_LAST_INSN:
17610 case IF_INSIDE_IT_LAST_INSN:
17611 now_it.block_length++;
17612
17613 if (now_it.block_length > 4
17614 || !now_it_compatible (inst.cond))
17615 {
17616 force_automatic_it_block_close ();
17617 if (inst.it_insn_type != IF_INSIDE_IT_LAST_INSN)
17618 new_automatic_it_block (inst.cond);
17619 }
17620 else
17621 {
5a01bb1d 17622 now_it.insn_cond = TRUE;
e07e6e58
NC
17623 now_it_add_mask (inst.cond);
17624 }
17625
17626 if (now_it.state == AUTOMATIC_IT_BLOCK
17627 && (inst.it_insn_type == INSIDE_IT_LAST_INSN
17628 || inst.it_insn_type == IF_INSIDE_IT_LAST_INSN))
17629 close_automatic_it_block ();
17630 break;
17631
17632 case NEUTRAL_IT_INSN:
17633 now_it.block_length++;
5a01bb1d 17634 now_it.insn_cond = TRUE;
e07e6e58
NC
17635
17636 if (now_it.block_length > 4)
17637 force_automatic_it_block_close ();
17638 else
17639 now_it_add_mask (now_it.cc & 1);
17640 break;
17641
17642 case IT_INSN:
17643 close_automatic_it_block ();
17644 now_it.state = MANUAL_IT_BLOCK;
17645 break;
17646 }
17647 break;
17648
17649 case MANUAL_IT_BLOCK:
17650 {
17651 /* Check conditional suffixes. */
17652 const int cond = now_it.cc ^ ((now_it.mask >> 4) & 1) ^ 1;
17653 int is_last;
17654 now_it.mask <<= 1;
17655 now_it.mask &= 0x1f;
17656 is_last = (now_it.mask == 0x10);
5a01bb1d 17657 now_it.insn_cond = TRUE;
e07e6e58
NC
17658
17659 switch (inst.it_insn_type)
17660 {
17661 case OUTSIDE_IT_INSN:
17662 inst.error = BAD_NOT_IT;
17663 return FAIL;
17664
17665 case INSIDE_IT_INSN:
17666 if (cond != inst.cond)
17667 {
17668 inst.error = BAD_IT_COND;
17669 return FAIL;
17670 }
17671 break;
17672
17673 case INSIDE_IT_LAST_INSN:
17674 case IF_INSIDE_IT_LAST_INSN:
17675 if (cond != inst.cond)
17676 {
17677 inst.error = BAD_IT_COND;
17678 return FAIL;
17679 }
17680 if (!is_last)
17681 {
17682 inst.error = BAD_BRANCH;
17683 return FAIL;
17684 }
17685 break;
17686
17687 case NEUTRAL_IT_INSN:
17688 /* The BKPT instruction is unconditional even in an IT block. */
17689 break;
17690
17691 case IT_INSN:
17692 inst.error = BAD_IT_IT;
17693 return FAIL;
17694 }
17695 }
17696 break;
17697 }
17698
17699 return SUCCESS;
17700}
17701
5a01bb1d
MGD
17702struct depr_insn_mask
17703{
17704 unsigned long pattern;
17705 unsigned long mask;
17706 const char* description;
17707};
17708
17709/* List of 16-bit instruction patterns deprecated in an IT block in
17710 ARMv8. */
17711static const struct depr_insn_mask depr_it_insns[] = {
17712 { 0xc000, 0xc000, N_("Short branches, Undefined, SVC, LDM/STM") },
17713 { 0xb000, 0xb000, N_("Miscellaneous 16-bit instructions") },
17714 { 0xa000, 0xb800, N_("ADR") },
17715 { 0x4800, 0xf800, N_("Literal loads") },
17716 { 0x4478, 0xf478, N_("Hi-register ADD, MOV, CMP, BX, BLX using pc") },
17717 { 0x4487, 0xfc87, N_("Hi-register ADD, MOV, CMP using pc") },
c8de034b
JW
17718 /* NOTE: 0x00dd is not the real encoding, instead, it is the 'tvalue'
17719 field in asm_opcode. 'tvalue' is used at the stage this check happen. */
17720 { 0x00dd, 0x7fff, N_("ADD/SUB sp, sp #imm") },
5a01bb1d
MGD
17721 { 0, 0, NULL }
17722};
17723
e07e6e58
NC
17724static void
17725it_fsm_post_encode (void)
17726{
17727 int is_last;
17728
17729 if (!now_it.state_handled)
17730 handle_it_state ();
17731
5a01bb1d
MGD
17732 if (now_it.insn_cond
17733 && !now_it.warn_deprecated
17734 && warn_on_deprecated
17735 && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v8))
17736 {
17737 if (inst.instruction >= 0x10000)
17738 {
5c3696f8 17739 as_tsktsk (_("IT blocks containing 32-bit Thumb instructions are "
5a01bb1d
MGD
17740 "deprecated in ARMv8"));
17741 now_it.warn_deprecated = TRUE;
17742 }
17743 else
17744 {
17745 const struct depr_insn_mask *p = depr_it_insns;
17746
17747 while (p->mask != 0)
17748 {
17749 if ((inst.instruction & p->mask) == p->pattern)
17750 {
5c3696f8 17751 as_tsktsk (_("IT blocks containing 16-bit Thumb instructions "
5a01bb1d
MGD
17752 "of the following class are deprecated in ARMv8: "
17753 "%s"), p->description);
17754 now_it.warn_deprecated = TRUE;
17755 break;
17756 }
17757
17758 ++p;
17759 }
17760 }
17761
17762 if (now_it.block_length > 1)
17763 {
5c3696f8 17764 as_tsktsk (_("IT blocks containing more than one conditional "
0a8897c7 17765 "instruction are deprecated in ARMv8"));
5a01bb1d
MGD
17766 now_it.warn_deprecated = TRUE;
17767 }
17768 }
17769
e07e6e58
NC
17770 is_last = (now_it.mask == 0x10);
17771 if (is_last)
17772 {
17773 now_it.state = OUTSIDE_IT_BLOCK;
17774 now_it.mask = 0;
17775 }
17776}
17777
17778static void
17779force_automatic_it_block_close (void)
17780{
17781 if (now_it.state == AUTOMATIC_IT_BLOCK)
17782 {
17783 close_automatic_it_block ();
17784 now_it.state = OUTSIDE_IT_BLOCK;
17785 now_it.mask = 0;
17786 }
17787}
17788
17789static int
17790in_it_block (void)
17791{
17792 if (!now_it.state_handled)
17793 handle_it_state ();
17794
17795 return now_it.state != OUTSIDE_IT_BLOCK;
17796}
17797
c19d1205
ZW
17798void
17799md_assemble (char *str)
b99bd4ef 17800{
c19d1205
ZW
17801 char *p = str;
17802 const struct asm_opcode * opcode;
b99bd4ef 17803
c19d1205
ZW
17804 /* Align the previous label if needed. */
17805 if (last_label_seen != NULL)
b99bd4ef 17806 {
c19d1205
ZW
17807 symbol_set_frag (last_label_seen, frag_now);
17808 S_SET_VALUE (last_label_seen, (valueT) frag_now_fix ());
17809 S_SET_SEGMENT (last_label_seen, now_seg);
b99bd4ef
NC
17810 }
17811
c19d1205
ZW
17812 memset (&inst, '\0', sizeof (inst));
17813 inst.reloc.type = BFD_RELOC_UNUSED;
b99bd4ef 17814
c19d1205
ZW
17815 opcode = opcode_lookup (&p);
17816 if (!opcode)
b99bd4ef 17817 {
c19d1205 17818 /* It wasn't an instruction, but it might be a register alias of
dcbf9037 17819 the form alias .req reg, or a Neon .dn/.qn directive. */
c921be7d 17820 if (! create_register_alias (str, p)
477330fc 17821 && ! create_neon_reg_alias (str, p))
c19d1205 17822 as_bad (_("bad instruction `%s'"), str);
b99bd4ef 17823
b99bd4ef
NC
17824 return;
17825 }
17826
278df34e 17827 if (warn_on_deprecated && opcode->tag == OT_cinfix3_deprecated)
5c3696f8 17828 as_tsktsk (_("s suffix on comparison instruction is deprecated"));
088fa78e 17829
037e8744
JB
17830 /* The value which unconditional instructions should have in place of the
17831 condition field. */
17832 inst.uncond_value = (opcode->tag == OT_csuffixF) ? 0xf : -1;
17833
c19d1205 17834 if (thumb_mode)
b99bd4ef 17835 {
e74cfd16 17836 arm_feature_set variant;
8f06b2d8
PB
17837
17838 variant = cpu_variant;
17839 /* Only allow coprocessor instructions on Thumb-2 capable devices. */
e74cfd16
PB
17840 if (!ARM_CPU_HAS_FEATURE (variant, arm_arch_t2))
17841 ARM_CLEAR_FEATURE (variant, variant, fpu_any_hard);
c19d1205 17842 /* Check that this instruction is supported for this CPU. */
62b3e311
PB
17843 if (!opcode->tvariant
17844 || (thumb_mode == 1
17845 && !ARM_CPU_HAS_FEATURE (variant, *opcode->tvariant)))
b99bd4ef 17846 {
84b52b66 17847 as_bad (_("selected processor does not support `%s' in Thumb mode"), str);
b99bd4ef
NC
17848 return;
17849 }
c19d1205
ZW
17850 if (inst.cond != COND_ALWAYS && !unified_syntax
17851 && opcode->tencode != do_t_branch)
b99bd4ef 17852 {
c19d1205 17853 as_bad (_("Thumb does not support conditional execution"));
b99bd4ef
NC
17854 return;
17855 }
17856
752d5da4 17857 if (!ARM_CPU_HAS_FEATURE (variant, arm_ext_v6t2))
076d447c 17858 {
7e806470 17859 if (opcode->tencode != do_t_blx && opcode->tencode != do_t_branch23
752d5da4
NC
17860 && !(ARM_CPU_HAS_FEATURE(*opcode->tvariant, arm_ext_msr)
17861 || ARM_CPU_HAS_FEATURE(*opcode->tvariant, arm_ext_barrier)))
17862 {
17863 /* Two things are addressed here.
17864 1) Implicit require narrow instructions on Thumb-1.
17865 This avoids relaxation accidentally introducing Thumb-2
17866 instructions.
17867 2) Reject wide instructions in non Thumb-2 cores. */
17868 if (inst.size_req == 0)
17869 inst.size_req = 2;
17870 else if (inst.size_req == 4)
17871 {
84b52b66 17872 as_bad (_("selected processor does not support `%s' in Thumb-2 mode"), str);
752d5da4
NC
17873 return;
17874 }
17875 }
076d447c
PB
17876 }
17877
c19d1205
ZW
17878 inst.instruction = opcode->tvalue;
17879
5be8be5d 17880 if (!parse_operands (p, opcode->operands, /*thumb=*/TRUE))
477330fc
RM
17881 {
17882 /* Prepare the it_insn_type for those encodings that don't set
17883 it. */
17884 it_fsm_pre_encode ();
c19d1205 17885
477330fc 17886 opcode->tencode ();
e07e6e58 17887
477330fc
RM
17888 it_fsm_post_encode ();
17889 }
e27ec89e 17890
0110f2b8 17891 if (!(inst.error || inst.relax))
b99bd4ef 17892 {
9c2799c2 17893 gas_assert (inst.instruction < 0xe800 || inst.instruction > 0xffff);
c19d1205
ZW
17894 inst.size = (inst.instruction > 0xffff ? 4 : 2);
17895 if (inst.size_req && inst.size_req != inst.size)
b99bd4ef 17896 {
c19d1205 17897 as_bad (_("cannot honor width suffix -- `%s'"), str);
b99bd4ef
NC
17898 return;
17899 }
17900 }
076d447c
PB
17901
17902 /* Something has gone badly wrong if we try to relax a fixed size
477330fc 17903 instruction. */
9c2799c2 17904 gas_assert (inst.size_req == 0 || !inst.relax);
076d447c 17905
e74cfd16
PB
17906 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used,
17907 *opcode->tvariant);
ee065d83 17908 /* Many Thumb-2 instructions also have Thumb-1 variants, so explicitly
708587a4 17909 set those bits when Thumb-2 32-bit instructions are seen. ie.
7e806470 17910 anything other than bl/blx and v6-M instructions.
3cfdb781
TG
17911 The impact of relaxable instructions will be considered later after we
17912 finish all relaxation. */
17913 if ((inst.size == 4 && (inst.instruction & 0xf800e800) != 0xf000e800)
e07e6e58
NC
17914 && !(ARM_CPU_HAS_FEATURE (*opcode->tvariant, arm_ext_msr)
17915 || ARM_CPU_HAS_FEATURE (*opcode->tvariant, arm_ext_barrier)))
e74cfd16
PB
17916 ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used,
17917 arm_ext_v6t2);
cd000bff 17918
88714cb8
DG
17919 check_neon_suffixes;
17920
cd000bff 17921 if (!inst.error)
c877a2f2
NC
17922 {
17923 mapping_state (MAP_THUMB);
17924 }
c19d1205 17925 }
3e9e4fcf 17926 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v1))
c19d1205 17927 {
845b51d6
PB
17928 bfd_boolean is_bx;
17929
17930 /* bx is allowed on v5 cores, and sometimes on v4 cores. */
17931 is_bx = (opcode->aencode == do_bx);
17932
c19d1205 17933 /* Check that this instruction is supported for this CPU. */
845b51d6
PB
17934 if (!(is_bx && fix_v4bx)
17935 && !(opcode->avariant &&
17936 ARM_CPU_HAS_FEATURE (cpu_variant, *opcode->avariant)))
b99bd4ef 17937 {
84b52b66 17938 as_bad (_("selected processor does not support `%s' in ARM mode"), str);
c19d1205 17939 return;
b99bd4ef 17940 }
c19d1205 17941 if (inst.size_req)
b99bd4ef 17942 {
c19d1205
ZW
17943 as_bad (_("width suffixes are invalid in ARM mode -- `%s'"), str);
17944 return;
b99bd4ef
NC
17945 }
17946
c19d1205
ZW
17947 inst.instruction = opcode->avalue;
17948 if (opcode->tag == OT_unconditionalF)
eff0bc54 17949 inst.instruction |= 0xFU << 28;
c19d1205
ZW
17950 else
17951 inst.instruction |= inst.cond << 28;
17952 inst.size = INSN_SIZE;
5be8be5d 17953 if (!parse_operands (p, opcode->operands, /*thumb=*/FALSE))
477330fc
RM
17954 {
17955 it_fsm_pre_encode ();
17956 opcode->aencode ();
17957 it_fsm_post_encode ();
17958 }
ee065d83 17959 /* Arm mode bx is marked as both v4T and v5 because it's still required
477330fc 17960 on a hypothetical non-thumb v5 core. */
845b51d6 17961 if (is_bx)
e74cfd16 17962 ARM_MERGE_FEATURE_SETS (arm_arch_used, arm_arch_used, arm_ext_v4t);
ee065d83 17963 else
e74cfd16
PB
17964 ARM_MERGE_FEATURE_SETS (arm_arch_used, arm_arch_used,
17965 *opcode->avariant);
88714cb8
DG
17966
17967 check_neon_suffixes;
17968
cd000bff 17969 if (!inst.error)
c877a2f2
NC
17970 {
17971 mapping_state (MAP_ARM);
17972 }
b99bd4ef 17973 }
3e9e4fcf
JB
17974 else
17975 {
17976 as_bad (_("attempt to use an ARM instruction on a Thumb-only processor "
17977 "-- `%s'"), str);
17978 return;
17979 }
c19d1205
ZW
17980 output_inst (str);
17981}
b99bd4ef 17982
e07e6e58
NC
17983static void
17984check_it_blocks_finished (void)
17985{
17986#ifdef OBJ_ELF
17987 asection *sect;
17988
17989 for (sect = stdoutput->sections; sect != NULL; sect = sect->next)
17990 if (seg_info (sect)->tc_segment_info_data.current_it.state
17991 == MANUAL_IT_BLOCK)
17992 {
17993 as_warn (_("section '%s' finished with an open IT block."),
17994 sect->name);
17995 }
17996#else
17997 if (now_it.state == MANUAL_IT_BLOCK)
17998 as_warn (_("file finished with an open IT block."));
17999#endif
18000}
18001
c19d1205
ZW
18002/* Various frobbings of labels and their addresses. */
18003
18004void
18005arm_start_line_hook (void)
18006{
18007 last_label_seen = NULL;
b99bd4ef
NC
18008}
18009
c19d1205
ZW
18010void
18011arm_frob_label (symbolS * sym)
b99bd4ef 18012{
c19d1205 18013 last_label_seen = sym;
b99bd4ef 18014
c19d1205 18015 ARM_SET_THUMB (sym, thumb_mode);
b99bd4ef 18016
c19d1205
ZW
18017#if defined OBJ_COFF || defined OBJ_ELF
18018 ARM_SET_INTERWORK (sym, support_interwork);
18019#endif
b99bd4ef 18020
e07e6e58
NC
18021 force_automatic_it_block_close ();
18022
5f4273c7 18023 /* Note - do not allow local symbols (.Lxxx) to be labelled
c19d1205
ZW
18024 as Thumb functions. This is because these labels, whilst
18025 they exist inside Thumb code, are not the entry points for
18026 possible ARM->Thumb calls. Also, these labels can be used
18027 as part of a computed goto or switch statement. eg gcc
18028 can generate code that looks like this:
b99bd4ef 18029
c19d1205
ZW
18030 ldr r2, [pc, .Laaa]
18031 lsl r3, r3, #2
18032 ldr r2, [r3, r2]
18033 mov pc, r2
b99bd4ef 18034
c19d1205
ZW
18035 .Lbbb: .word .Lxxx
18036 .Lccc: .word .Lyyy
18037 ..etc...
18038 .Laaa: .word Lbbb
b99bd4ef 18039
c19d1205
ZW
18040 The first instruction loads the address of the jump table.
18041 The second instruction converts a table index into a byte offset.
18042 The third instruction gets the jump address out of the table.
18043 The fourth instruction performs the jump.
b99bd4ef 18044
c19d1205
ZW
18045 If the address stored at .Laaa is that of a symbol which has the
18046 Thumb_Func bit set, then the linker will arrange for this address
18047 to have the bottom bit set, which in turn would mean that the
18048 address computation performed by the third instruction would end
18049 up with the bottom bit set. Since the ARM is capable of unaligned
18050 word loads, the instruction would then load the incorrect address
18051 out of the jump table, and chaos would ensue. */
18052 if (label_is_thumb_function_name
18053 && (S_GET_NAME (sym)[0] != '.' || S_GET_NAME (sym)[1] != 'L')
18054 && (bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE) != 0)
b99bd4ef 18055 {
c19d1205
ZW
18056 /* When the address of a Thumb function is taken the bottom
18057 bit of that address should be set. This will allow
18058 interworking between Arm and Thumb functions to work
18059 correctly. */
b99bd4ef 18060
c19d1205 18061 THUMB_SET_FUNC (sym, 1);
b99bd4ef 18062
c19d1205 18063 label_is_thumb_function_name = FALSE;
b99bd4ef 18064 }
07a53e5c 18065
07a53e5c 18066 dwarf2_emit_label (sym);
b99bd4ef
NC
18067}
18068
c921be7d 18069bfd_boolean
c19d1205 18070arm_data_in_code (void)
b99bd4ef 18071{
c19d1205 18072 if (thumb_mode && ! strncmp (input_line_pointer + 1, "data:", 5))
b99bd4ef 18073 {
c19d1205
ZW
18074 *input_line_pointer = '/';
18075 input_line_pointer += 5;
18076 *input_line_pointer = 0;
c921be7d 18077 return TRUE;
b99bd4ef
NC
18078 }
18079
c921be7d 18080 return FALSE;
b99bd4ef
NC
18081}
18082
c19d1205
ZW
18083char *
18084arm_canonicalize_symbol_name (char * name)
b99bd4ef 18085{
c19d1205 18086 int len;
b99bd4ef 18087
c19d1205
ZW
18088 if (thumb_mode && (len = strlen (name)) > 5
18089 && streq (name + len - 5, "/data"))
18090 *(name + len - 5) = 0;
b99bd4ef 18091
c19d1205 18092 return name;
b99bd4ef 18093}
c19d1205
ZW
18094\f
18095/* Table of all register names defined by default. The user can
18096 define additional names with .req. Note that all register names
18097 should appear in both upper and lowercase variants. Some registers
18098 also have mixed-case names. */
b99bd4ef 18099
dcbf9037 18100#define REGDEF(s,n,t) { #s, n, REG_TYPE_##t, TRUE, 0 }
c19d1205 18101#define REGNUM(p,n,t) REGDEF(p##n, n, t)
5287ad62 18102#define REGNUM2(p,n,t) REGDEF(p##n, 2 * n, t)
c19d1205
ZW
18103#define REGSET(p,t) \
18104 REGNUM(p, 0,t), REGNUM(p, 1,t), REGNUM(p, 2,t), REGNUM(p, 3,t), \
18105 REGNUM(p, 4,t), REGNUM(p, 5,t), REGNUM(p, 6,t), REGNUM(p, 7,t), \
18106 REGNUM(p, 8,t), REGNUM(p, 9,t), REGNUM(p,10,t), REGNUM(p,11,t), \
18107 REGNUM(p,12,t), REGNUM(p,13,t), REGNUM(p,14,t), REGNUM(p,15,t)
5287ad62
JB
18108#define REGSETH(p,t) \
18109 REGNUM(p,16,t), REGNUM(p,17,t), REGNUM(p,18,t), REGNUM(p,19,t), \
18110 REGNUM(p,20,t), REGNUM(p,21,t), REGNUM(p,22,t), REGNUM(p,23,t), \
18111 REGNUM(p,24,t), REGNUM(p,25,t), REGNUM(p,26,t), REGNUM(p,27,t), \
18112 REGNUM(p,28,t), REGNUM(p,29,t), REGNUM(p,30,t), REGNUM(p,31,t)
18113#define REGSET2(p,t) \
18114 REGNUM2(p, 0,t), REGNUM2(p, 1,t), REGNUM2(p, 2,t), REGNUM2(p, 3,t), \
18115 REGNUM2(p, 4,t), REGNUM2(p, 5,t), REGNUM2(p, 6,t), REGNUM2(p, 7,t), \
18116 REGNUM2(p, 8,t), REGNUM2(p, 9,t), REGNUM2(p,10,t), REGNUM2(p,11,t), \
18117 REGNUM2(p,12,t), REGNUM2(p,13,t), REGNUM2(p,14,t), REGNUM2(p,15,t)
90ec0d68
MGD
18118#define SPLRBANK(base,bank,t) \
18119 REGDEF(lr_##bank, 768|((base+0)<<16), t), \
18120 REGDEF(sp_##bank, 768|((base+1)<<16), t), \
18121 REGDEF(spsr_##bank, 768|(base<<16)|SPSR_BIT, t), \
18122 REGDEF(LR_##bank, 768|((base+0)<<16), t), \
18123 REGDEF(SP_##bank, 768|((base+1)<<16), t), \
18124 REGDEF(SPSR_##bank, 768|(base<<16)|SPSR_BIT, t)
7ed4c4c5 18125
c19d1205 18126static const struct reg_entry reg_names[] =
7ed4c4c5 18127{
c19d1205
ZW
18128 /* ARM integer registers. */
18129 REGSET(r, RN), REGSET(R, RN),
7ed4c4c5 18130
c19d1205
ZW
18131 /* ATPCS synonyms. */
18132 REGDEF(a1,0,RN), REGDEF(a2,1,RN), REGDEF(a3, 2,RN), REGDEF(a4, 3,RN),
18133 REGDEF(v1,4,RN), REGDEF(v2,5,RN), REGDEF(v3, 6,RN), REGDEF(v4, 7,RN),
18134 REGDEF(v5,8,RN), REGDEF(v6,9,RN), REGDEF(v7,10,RN), REGDEF(v8,11,RN),
7ed4c4c5 18135
c19d1205
ZW
18136 REGDEF(A1,0,RN), REGDEF(A2,1,RN), REGDEF(A3, 2,RN), REGDEF(A4, 3,RN),
18137 REGDEF(V1,4,RN), REGDEF(V2,5,RN), REGDEF(V3, 6,RN), REGDEF(V4, 7,RN),
18138 REGDEF(V5,8,RN), REGDEF(V6,9,RN), REGDEF(V7,10,RN), REGDEF(V8,11,RN),
7ed4c4c5 18139
c19d1205
ZW
18140 /* Well-known aliases. */
18141 REGDEF(wr, 7,RN), REGDEF(sb, 9,RN), REGDEF(sl,10,RN), REGDEF(fp,11,RN),
18142 REGDEF(ip,12,RN), REGDEF(sp,13,RN), REGDEF(lr,14,RN), REGDEF(pc,15,RN),
18143
18144 REGDEF(WR, 7,RN), REGDEF(SB, 9,RN), REGDEF(SL,10,RN), REGDEF(FP,11,RN),
18145 REGDEF(IP,12,RN), REGDEF(SP,13,RN), REGDEF(LR,14,RN), REGDEF(PC,15,RN),
18146
18147 /* Coprocessor numbers. */
18148 REGSET(p, CP), REGSET(P, CP),
18149
18150 /* Coprocessor register numbers. The "cr" variants are for backward
18151 compatibility. */
18152 REGSET(c, CN), REGSET(C, CN),
18153 REGSET(cr, CN), REGSET(CR, CN),
18154
90ec0d68
MGD
18155 /* ARM banked registers. */
18156 REGDEF(R8_usr,512|(0<<16),RNB), REGDEF(r8_usr,512|(0<<16),RNB),
18157 REGDEF(R9_usr,512|(1<<16),RNB), REGDEF(r9_usr,512|(1<<16),RNB),
18158 REGDEF(R10_usr,512|(2<<16),RNB), REGDEF(r10_usr,512|(2<<16),RNB),
18159 REGDEF(R11_usr,512|(3<<16),RNB), REGDEF(r11_usr,512|(3<<16),RNB),
18160 REGDEF(R12_usr,512|(4<<16),RNB), REGDEF(r12_usr,512|(4<<16),RNB),
18161 REGDEF(SP_usr,512|(5<<16),RNB), REGDEF(sp_usr,512|(5<<16),RNB),
18162 REGDEF(LR_usr,512|(6<<16),RNB), REGDEF(lr_usr,512|(6<<16),RNB),
18163
18164 REGDEF(R8_fiq,512|(8<<16),RNB), REGDEF(r8_fiq,512|(8<<16),RNB),
18165 REGDEF(R9_fiq,512|(9<<16),RNB), REGDEF(r9_fiq,512|(9<<16),RNB),
18166 REGDEF(R10_fiq,512|(10<<16),RNB), REGDEF(r10_fiq,512|(10<<16),RNB),
18167 REGDEF(R11_fiq,512|(11<<16),RNB), REGDEF(r11_fiq,512|(11<<16),RNB),
18168 REGDEF(R12_fiq,512|(12<<16),RNB), REGDEF(r12_fiq,512|(12<<16),RNB),
1472d06f 18169 REGDEF(SP_fiq,512|(13<<16),RNB), REGDEF(sp_fiq,512|(13<<16),RNB),
90ec0d68
MGD
18170 REGDEF(LR_fiq,512|(14<<16),RNB), REGDEF(lr_fiq,512|(14<<16),RNB),
18171 REGDEF(SPSR_fiq,512|(14<<16)|SPSR_BIT,RNB), REGDEF(spsr_fiq,512|(14<<16)|SPSR_BIT,RNB),
18172
18173 SPLRBANK(0,IRQ,RNB), SPLRBANK(0,irq,RNB),
18174 SPLRBANK(2,SVC,RNB), SPLRBANK(2,svc,RNB),
18175 SPLRBANK(4,ABT,RNB), SPLRBANK(4,abt,RNB),
18176 SPLRBANK(6,UND,RNB), SPLRBANK(6,und,RNB),
18177 SPLRBANK(12,MON,RNB), SPLRBANK(12,mon,RNB),
18178 REGDEF(elr_hyp,768|(14<<16),RNB), REGDEF(ELR_hyp,768|(14<<16),RNB),
18179 REGDEF(sp_hyp,768|(15<<16),RNB), REGDEF(SP_hyp,768|(15<<16),RNB),
fa94de6b 18180 REGDEF(spsr_hyp,768|(14<<16)|SPSR_BIT,RNB),
90ec0d68
MGD
18181 REGDEF(SPSR_hyp,768|(14<<16)|SPSR_BIT,RNB),
18182
c19d1205
ZW
18183 /* FPA registers. */
18184 REGNUM(f,0,FN), REGNUM(f,1,FN), REGNUM(f,2,FN), REGNUM(f,3,FN),
18185 REGNUM(f,4,FN), REGNUM(f,5,FN), REGNUM(f,6,FN), REGNUM(f,7, FN),
18186
18187 REGNUM(F,0,FN), REGNUM(F,1,FN), REGNUM(F,2,FN), REGNUM(F,3,FN),
18188 REGNUM(F,4,FN), REGNUM(F,5,FN), REGNUM(F,6,FN), REGNUM(F,7, FN),
18189
18190 /* VFP SP registers. */
5287ad62
JB
18191 REGSET(s,VFS), REGSET(S,VFS),
18192 REGSETH(s,VFS), REGSETH(S,VFS),
c19d1205
ZW
18193
18194 /* VFP DP Registers. */
5287ad62
JB
18195 REGSET(d,VFD), REGSET(D,VFD),
18196 /* Extra Neon DP registers. */
18197 REGSETH(d,VFD), REGSETH(D,VFD),
18198
18199 /* Neon QP registers. */
18200 REGSET2(q,NQ), REGSET2(Q,NQ),
c19d1205
ZW
18201
18202 /* VFP control registers. */
18203 REGDEF(fpsid,0,VFC), REGDEF(fpscr,1,VFC), REGDEF(fpexc,8,VFC),
18204 REGDEF(FPSID,0,VFC), REGDEF(FPSCR,1,VFC), REGDEF(FPEXC,8,VFC),
cd2cf30b
PB
18205 REGDEF(fpinst,9,VFC), REGDEF(fpinst2,10,VFC),
18206 REGDEF(FPINST,9,VFC), REGDEF(FPINST2,10,VFC),
18207 REGDEF(mvfr0,7,VFC), REGDEF(mvfr1,6,VFC),
18208 REGDEF(MVFR0,7,VFC), REGDEF(MVFR1,6,VFC),
c19d1205
ZW
18209
18210 /* Maverick DSP coprocessor registers. */
18211 REGSET(mvf,MVF), REGSET(mvd,MVD), REGSET(mvfx,MVFX), REGSET(mvdx,MVDX),
18212 REGSET(MVF,MVF), REGSET(MVD,MVD), REGSET(MVFX,MVFX), REGSET(MVDX,MVDX),
18213
18214 REGNUM(mvax,0,MVAX), REGNUM(mvax,1,MVAX),
18215 REGNUM(mvax,2,MVAX), REGNUM(mvax,3,MVAX),
18216 REGDEF(dspsc,0,DSPSC),
18217
18218 REGNUM(MVAX,0,MVAX), REGNUM(MVAX,1,MVAX),
18219 REGNUM(MVAX,2,MVAX), REGNUM(MVAX,3,MVAX),
18220 REGDEF(DSPSC,0,DSPSC),
18221
18222 /* iWMMXt data registers - p0, c0-15. */
18223 REGSET(wr,MMXWR), REGSET(wR,MMXWR), REGSET(WR, MMXWR),
18224
18225 /* iWMMXt control registers - p1, c0-3. */
18226 REGDEF(wcid, 0,MMXWC), REGDEF(wCID, 0,MMXWC), REGDEF(WCID, 0,MMXWC),
18227 REGDEF(wcon, 1,MMXWC), REGDEF(wCon, 1,MMXWC), REGDEF(WCON, 1,MMXWC),
18228 REGDEF(wcssf, 2,MMXWC), REGDEF(wCSSF, 2,MMXWC), REGDEF(WCSSF, 2,MMXWC),
18229 REGDEF(wcasf, 3,MMXWC), REGDEF(wCASF, 3,MMXWC), REGDEF(WCASF, 3,MMXWC),
18230
18231 /* iWMMXt scalar (constant/offset) registers - p1, c8-11. */
18232 REGDEF(wcgr0, 8,MMXWCG), REGDEF(wCGR0, 8,MMXWCG), REGDEF(WCGR0, 8,MMXWCG),
18233 REGDEF(wcgr1, 9,MMXWCG), REGDEF(wCGR1, 9,MMXWCG), REGDEF(WCGR1, 9,MMXWCG),
18234 REGDEF(wcgr2,10,MMXWCG), REGDEF(wCGR2,10,MMXWCG), REGDEF(WCGR2,10,MMXWCG),
18235 REGDEF(wcgr3,11,MMXWCG), REGDEF(wCGR3,11,MMXWCG), REGDEF(WCGR3,11,MMXWCG),
18236
18237 /* XScale accumulator registers. */
18238 REGNUM(acc,0,XSCALE), REGNUM(ACC,0,XSCALE),
18239};
18240#undef REGDEF
18241#undef REGNUM
18242#undef REGSET
7ed4c4c5 18243
c19d1205
ZW
18244/* Table of all PSR suffixes. Bare "CPSR" and "SPSR" are handled
18245 within psr_required_here. */
18246static const struct asm_psr psrs[] =
18247{
18248 /* Backward compatibility notation. Note that "all" is no longer
18249 truly all possible PSR bits. */
18250 {"all", PSR_c | PSR_f},
18251 {"flg", PSR_f},
18252 {"ctl", PSR_c},
18253
18254 /* Individual flags. */
18255 {"f", PSR_f},
18256 {"c", PSR_c},
18257 {"x", PSR_x},
18258 {"s", PSR_s},
59b42a0d 18259
c19d1205
ZW
18260 /* Combinations of flags. */
18261 {"fs", PSR_f | PSR_s},
18262 {"fx", PSR_f | PSR_x},
18263 {"fc", PSR_f | PSR_c},
18264 {"sf", PSR_s | PSR_f},
18265 {"sx", PSR_s | PSR_x},
18266 {"sc", PSR_s | PSR_c},
18267 {"xf", PSR_x | PSR_f},
18268 {"xs", PSR_x | PSR_s},
18269 {"xc", PSR_x | PSR_c},
18270 {"cf", PSR_c | PSR_f},
18271 {"cs", PSR_c | PSR_s},
18272 {"cx", PSR_c | PSR_x},
18273 {"fsx", PSR_f | PSR_s | PSR_x},
18274 {"fsc", PSR_f | PSR_s | PSR_c},
18275 {"fxs", PSR_f | PSR_x | PSR_s},
18276 {"fxc", PSR_f | PSR_x | PSR_c},
18277 {"fcs", PSR_f | PSR_c | PSR_s},
18278 {"fcx", PSR_f | PSR_c | PSR_x},
18279 {"sfx", PSR_s | PSR_f | PSR_x},
18280 {"sfc", PSR_s | PSR_f | PSR_c},
18281 {"sxf", PSR_s | PSR_x | PSR_f},
18282 {"sxc", PSR_s | PSR_x | PSR_c},
18283 {"scf", PSR_s | PSR_c | PSR_f},
18284 {"scx", PSR_s | PSR_c | PSR_x},
18285 {"xfs", PSR_x | PSR_f | PSR_s},
18286 {"xfc", PSR_x | PSR_f | PSR_c},
18287 {"xsf", PSR_x | PSR_s | PSR_f},
18288 {"xsc", PSR_x | PSR_s | PSR_c},
18289 {"xcf", PSR_x | PSR_c | PSR_f},
18290 {"xcs", PSR_x | PSR_c | PSR_s},
18291 {"cfs", PSR_c | PSR_f | PSR_s},
18292 {"cfx", PSR_c | PSR_f | PSR_x},
18293 {"csf", PSR_c | PSR_s | PSR_f},
18294 {"csx", PSR_c | PSR_s | PSR_x},
18295 {"cxf", PSR_c | PSR_x | PSR_f},
18296 {"cxs", PSR_c | PSR_x | PSR_s},
18297 {"fsxc", PSR_f | PSR_s | PSR_x | PSR_c},
18298 {"fscx", PSR_f | PSR_s | PSR_c | PSR_x},
18299 {"fxsc", PSR_f | PSR_x | PSR_s | PSR_c},
18300 {"fxcs", PSR_f | PSR_x | PSR_c | PSR_s},
18301 {"fcsx", PSR_f | PSR_c | PSR_s | PSR_x},
18302 {"fcxs", PSR_f | PSR_c | PSR_x | PSR_s},
18303 {"sfxc", PSR_s | PSR_f | PSR_x | PSR_c},
18304 {"sfcx", PSR_s | PSR_f | PSR_c | PSR_x},
18305 {"sxfc", PSR_s | PSR_x | PSR_f | PSR_c},
18306 {"sxcf", PSR_s | PSR_x | PSR_c | PSR_f},
18307 {"scfx", PSR_s | PSR_c | PSR_f | PSR_x},
18308 {"scxf", PSR_s | PSR_c | PSR_x | PSR_f},
18309 {"xfsc", PSR_x | PSR_f | PSR_s | PSR_c},
18310 {"xfcs", PSR_x | PSR_f | PSR_c | PSR_s},
18311 {"xsfc", PSR_x | PSR_s | PSR_f | PSR_c},
18312 {"xscf", PSR_x | PSR_s | PSR_c | PSR_f},
18313 {"xcfs", PSR_x | PSR_c | PSR_f | PSR_s},
18314 {"xcsf", PSR_x | PSR_c | PSR_s | PSR_f},
18315 {"cfsx", PSR_c | PSR_f | PSR_s | PSR_x},
18316 {"cfxs", PSR_c | PSR_f | PSR_x | PSR_s},
18317 {"csfx", PSR_c | PSR_s | PSR_f | PSR_x},
18318 {"csxf", PSR_c | PSR_s | PSR_x | PSR_f},
18319 {"cxfs", PSR_c | PSR_x | PSR_f | PSR_s},
18320 {"cxsf", PSR_c | PSR_x | PSR_s | PSR_f},
18321};
18322
62b3e311
PB
18323/* Table of V7M psr names. */
18324static const struct asm_psr v7m_psrs[] =
18325{
2b744c99
PB
18326 {"apsr", 0 }, {"APSR", 0 },
18327 {"iapsr", 1 }, {"IAPSR", 1 },
18328 {"eapsr", 2 }, {"EAPSR", 2 },
18329 {"psr", 3 }, {"PSR", 3 },
18330 {"xpsr", 3 }, {"XPSR", 3 }, {"xPSR", 3 },
18331 {"ipsr", 5 }, {"IPSR", 5 },
18332 {"epsr", 6 }, {"EPSR", 6 },
18333 {"iepsr", 7 }, {"IEPSR", 7 },
18334 {"msp", 8 }, {"MSP", 8 },
18335 {"psp", 9 }, {"PSP", 9 },
18336 {"primask", 16}, {"PRIMASK", 16},
18337 {"basepri", 17}, {"BASEPRI", 17},
00bbc0bd
NC
18338 {"basepri_max", 18}, {"BASEPRI_MAX", 18},
18339 {"basepri_max", 18}, {"BASEPRI_MASK", 18}, /* Typo, preserved for backwards compatibility. */
2b744c99
PB
18340 {"faultmask", 19}, {"FAULTMASK", 19},
18341 {"control", 20}, {"CONTROL", 20}
62b3e311
PB
18342};
18343
c19d1205
ZW
18344/* Table of all shift-in-operand names. */
18345static const struct asm_shift_name shift_names [] =
b99bd4ef 18346{
c19d1205
ZW
18347 { "asl", SHIFT_LSL }, { "ASL", SHIFT_LSL },
18348 { "lsl", SHIFT_LSL }, { "LSL", SHIFT_LSL },
18349 { "lsr", SHIFT_LSR }, { "LSR", SHIFT_LSR },
18350 { "asr", SHIFT_ASR }, { "ASR", SHIFT_ASR },
18351 { "ror", SHIFT_ROR }, { "ROR", SHIFT_ROR },
18352 { "rrx", SHIFT_RRX }, { "RRX", SHIFT_RRX }
18353};
b99bd4ef 18354
c19d1205
ZW
18355/* Table of all explicit relocation names. */
18356#ifdef OBJ_ELF
18357static struct reloc_entry reloc_names[] =
18358{
18359 { "got", BFD_RELOC_ARM_GOT32 }, { "GOT", BFD_RELOC_ARM_GOT32 },
18360 { "gotoff", BFD_RELOC_ARM_GOTOFF }, { "GOTOFF", BFD_RELOC_ARM_GOTOFF },
18361 { "plt", BFD_RELOC_ARM_PLT32 }, { "PLT", BFD_RELOC_ARM_PLT32 },
18362 { "target1", BFD_RELOC_ARM_TARGET1 }, { "TARGET1", BFD_RELOC_ARM_TARGET1 },
18363 { "target2", BFD_RELOC_ARM_TARGET2 }, { "TARGET2", BFD_RELOC_ARM_TARGET2 },
18364 { "sbrel", BFD_RELOC_ARM_SBREL32 }, { "SBREL", BFD_RELOC_ARM_SBREL32 },
18365 { "tlsgd", BFD_RELOC_ARM_TLS_GD32}, { "TLSGD", BFD_RELOC_ARM_TLS_GD32},
18366 { "tlsldm", BFD_RELOC_ARM_TLS_LDM32}, { "TLSLDM", BFD_RELOC_ARM_TLS_LDM32},
18367 { "tlsldo", BFD_RELOC_ARM_TLS_LDO32}, { "TLSLDO", BFD_RELOC_ARM_TLS_LDO32},
18368 { "gottpoff",BFD_RELOC_ARM_TLS_IE32}, { "GOTTPOFF",BFD_RELOC_ARM_TLS_IE32},
b43420e6 18369 { "tpoff", BFD_RELOC_ARM_TLS_LE32}, { "TPOFF", BFD_RELOC_ARM_TLS_LE32},
0855e32b
NS
18370 { "got_prel", BFD_RELOC_ARM_GOT_PREL}, { "GOT_PREL", BFD_RELOC_ARM_GOT_PREL},
18371 { "tlsdesc", BFD_RELOC_ARM_TLS_GOTDESC},
477330fc 18372 { "TLSDESC", BFD_RELOC_ARM_TLS_GOTDESC},
0855e32b 18373 { "tlscall", BFD_RELOC_ARM_TLS_CALL},
477330fc 18374 { "TLSCALL", BFD_RELOC_ARM_TLS_CALL},
0855e32b 18375 { "tlsdescseq", BFD_RELOC_ARM_TLS_DESCSEQ},
477330fc 18376 { "TLSDESCSEQ", BFD_RELOC_ARM_TLS_DESCSEQ}
c19d1205
ZW
18377};
18378#endif
b99bd4ef 18379
c19d1205
ZW
18380/* Table of all conditional affixes. 0xF is not defined as a condition code. */
18381static const struct asm_cond conds[] =
18382{
18383 {"eq", 0x0},
18384 {"ne", 0x1},
18385 {"cs", 0x2}, {"hs", 0x2},
18386 {"cc", 0x3}, {"ul", 0x3}, {"lo", 0x3},
18387 {"mi", 0x4},
18388 {"pl", 0x5},
18389 {"vs", 0x6},
18390 {"vc", 0x7},
18391 {"hi", 0x8},
18392 {"ls", 0x9},
18393 {"ge", 0xa},
18394 {"lt", 0xb},
18395 {"gt", 0xc},
18396 {"le", 0xd},
18397 {"al", 0xe}
18398};
bfae80f2 18399
e797f7e0 18400#define UL_BARRIER(L,U,CODE,FEAT) \
823d2571
TG
18401 { L, CODE, ARM_FEATURE_CORE_LOW (FEAT) }, \
18402 { U, CODE, ARM_FEATURE_CORE_LOW (FEAT) }
e797f7e0 18403
62b3e311
PB
18404static struct asm_barrier_opt barrier_opt_names[] =
18405{
e797f7e0
MGD
18406 UL_BARRIER ("sy", "SY", 0xf, ARM_EXT_BARRIER),
18407 UL_BARRIER ("st", "ST", 0xe, ARM_EXT_BARRIER),
18408 UL_BARRIER ("ld", "LD", 0xd, ARM_EXT_V8),
18409 UL_BARRIER ("ish", "ISH", 0xb, ARM_EXT_BARRIER),
18410 UL_BARRIER ("sh", "SH", 0xb, ARM_EXT_BARRIER),
18411 UL_BARRIER ("ishst", "ISHST", 0xa, ARM_EXT_BARRIER),
18412 UL_BARRIER ("shst", "SHST", 0xa, ARM_EXT_BARRIER),
18413 UL_BARRIER ("ishld", "ISHLD", 0x9, ARM_EXT_V8),
18414 UL_BARRIER ("un", "UN", 0x7, ARM_EXT_BARRIER),
18415 UL_BARRIER ("nsh", "NSH", 0x7, ARM_EXT_BARRIER),
18416 UL_BARRIER ("unst", "UNST", 0x6, ARM_EXT_BARRIER),
18417 UL_BARRIER ("nshst", "NSHST", 0x6, ARM_EXT_BARRIER),
18418 UL_BARRIER ("nshld", "NSHLD", 0x5, ARM_EXT_V8),
18419 UL_BARRIER ("osh", "OSH", 0x3, ARM_EXT_BARRIER),
18420 UL_BARRIER ("oshst", "OSHST", 0x2, ARM_EXT_BARRIER),
18421 UL_BARRIER ("oshld", "OSHLD", 0x1, ARM_EXT_V8)
62b3e311
PB
18422};
18423
e797f7e0
MGD
18424#undef UL_BARRIER
18425
c19d1205
ZW
18426/* Table of ARM-format instructions. */
18427
18428/* Macros for gluing together operand strings. N.B. In all cases
18429 other than OPS0, the trailing OP_stop comes from default
18430 zero-initialization of the unspecified elements of the array. */
18431#define OPS0() { OP_stop, }
18432#define OPS1(a) { OP_##a, }
18433#define OPS2(a,b) { OP_##a,OP_##b, }
18434#define OPS3(a,b,c) { OP_##a,OP_##b,OP_##c, }
18435#define OPS4(a,b,c,d) { OP_##a,OP_##b,OP_##c,OP_##d, }
18436#define OPS5(a,b,c,d,e) { OP_##a,OP_##b,OP_##c,OP_##d,OP_##e, }
18437#define OPS6(a,b,c,d,e,f) { OP_##a,OP_##b,OP_##c,OP_##d,OP_##e,OP_##f, }
18438
5be8be5d
DG
18439/* These macros are similar to the OPSn, but do not prepend the OP_ prefix.
18440 This is useful when mixing operands for ARM and THUMB, i.e. using the
18441 MIX_ARM_THUMB_OPERANDS macro.
18442 In order to use these macros, prefix the number of operands with _
18443 e.g. _3. */
18444#define OPS_1(a) { a, }
18445#define OPS_2(a,b) { a,b, }
18446#define OPS_3(a,b,c) { a,b,c, }
18447#define OPS_4(a,b,c,d) { a,b,c,d, }
18448#define OPS_5(a,b,c,d,e) { a,b,c,d,e, }
18449#define OPS_6(a,b,c,d,e,f) { a,b,c,d,e,f, }
18450
c19d1205
ZW
18451/* These macros abstract out the exact format of the mnemonic table and
18452 save some repeated characters. */
18453
18454/* The normal sort of mnemonic; has a Thumb variant; takes a conditional suffix. */
18455#define TxCE(mnem, op, top, nops, ops, ae, te) \
21d799b5 18456 { mnem, OPS##nops ops, OT_csuffix, 0x##op, top, ARM_VARIANT, \
1887dd22 18457 THUMB_VARIANT, do_##ae, do_##te }
c19d1205
ZW
18458
18459/* Two variants of the above - TCE for a numeric Thumb opcode, tCE for
18460 a T_MNEM_xyz enumerator. */
18461#define TCE(mnem, aop, top, nops, ops, ae, te) \
e07e6e58 18462 TxCE (mnem, aop, 0x##top, nops, ops, ae, te)
c19d1205 18463#define tCE(mnem, aop, top, nops, ops, ae, te) \
21d799b5 18464 TxCE (mnem, aop, T_MNEM##top, nops, ops, ae, te)
c19d1205
ZW
18465
18466/* Second most common sort of mnemonic: has a Thumb variant, takes a conditional
18467 infix after the third character. */
18468#define TxC3(mnem, op, top, nops, ops, ae, te) \
21d799b5 18469 { mnem, OPS##nops ops, OT_cinfix3, 0x##op, top, ARM_VARIANT, \
1887dd22 18470 THUMB_VARIANT, do_##ae, do_##te }
088fa78e 18471#define TxC3w(mnem, op, top, nops, ops, ae, te) \
21d799b5 18472 { mnem, OPS##nops ops, OT_cinfix3_deprecated, 0x##op, top, ARM_VARIANT, \
088fa78e 18473 THUMB_VARIANT, do_##ae, do_##te }
c19d1205 18474#define TC3(mnem, aop, top, nops, ops, ae, te) \
e07e6e58 18475 TxC3 (mnem, aop, 0x##top, nops, ops, ae, te)
088fa78e 18476#define TC3w(mnem, aop, top, nops, ops, ae, te) \
e07e6e58 18477 TxC3w (mnem, aop, 0x##top, nops, ops, ae, te)
c19d1205 18478#define tC3(mnem, aop, top, nops, ops, ae, te) \
21d799b5 18479 TxC3 (mnem, aop, T_MNEM##top, nops, ops, ae, te)
088fa78e 18480#define tC3w(mnem, aop, top, nops, ops, ae, te) \
21d799b5 18481 TxC3w (mnem, aop, T_MNEM##top, nops, ops, ae, te)
c19d1205 18482
c19d1205 18483/* Mnemonic that cannot be conditionalized. The ARM condition-code
dfa9f0d5
PB
18484 field is still 0xE. Many of the Thumb variants can be executed
18485 conditionally, so this is checked separately. */
c19d1205 18486#define TUE(mnem, op, top, nops, ops, ae, te) \
21d799b5 18487 { mnem, OPS##nops ops, OT_unconditional, 0x##op, 0x##top, ARM_VARIANT, \
1887dd22 18488 THUMB_VARIANT, do_##ae, do_##te }
c19d1205 18489
dd5181d5
KT
18490/* Same as TUE but the encoding function for ARM and Thumb modes is the same.
18491 Used by mnemonics that have very minimal differences in the encoding for
18492 ARM and Thumb variants and can be handled in a common function. */
18493#define TUEc(mnem, op, top, nops, ops, en) \
18494 { mnem, OPS##nops ops, OT_unconditional, 0x##op, 0x##top, ARM_VARIANT, \
18495 THUMB_VARIANT, do_##en, do_##en }
18496
c19d1205
ZW
18497/* Mnemonic that cannot be conditionalized, and bears 0xF in its ARM
18498 condition code field. */
18499#define TUF(mnem, op, top, nops, ops, ae, te) \
21d799b5 18500 { mnem, OPS##nops ops, OT_unconditionalF, 0x##op, 0x##top, ARM_VARIANT, \
1887dd22 18501 THUMB_VARIANT, do_##ae, do_##te }
c19d1205
ZW
18502
18503/* ARM-only variants of all the above. */
6a86118a 18504#define CE(mnem, op, nops, ops, ae) \
21d799b5 18505 { mnem, OPS##nops ops, OT_csuffix, 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL }
6a86118a
NC
18506
18507#define C3(mnem, op, nops, ops, ae) \
18508 { #mnem, OPS##nops ops, OT_cinfix3, 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL }
18509
e3cb604e
PB
18510/* Legacy mnemonics that always have conditional infix after the third
18511 character. */
18512#define CL(mnem, op, nops, ops, ae) \
21d799b5 18513 { mnem, OPS##nops ops, OT_cinfix3_legacy, \
e3cb604e
PB
18514 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL }
18515
8f06b2d8
PB
18516/* Coprocessor instructions. Isomorphic between Arm and Thumb-2. */
18517#define cCE(mnem, op, nops, ops, ae) \
21d799b5 18518 { mnem, OPS##nops ops, OT_csuffix, 0x##op, 0xe##op, ARM_VARIANT, ARM_VARIANT, do_##ae, do_##ae }
8f06b2d8 18519
e3cb604e
PB
18520/* Legacy coprocessor instructions where conditional infix and conditional
18521 suffix are ambiguous. For consistency this includes all FPA instructions,
18522 not just the potentially ambiguous ones. */
18523#define cCL(mnem, op, nops, ops, ae) \
21d799b5 18524 { mnem, OPS##nops ops, OT_cinfix3_legacy, \
e3cb604e
PB
18525 0x##op, 0xe##op, ARM_VARIANT, ARM_VARIANT, do_##ae, do_##ae }
18526
18527/* Coprocessor, takes either a suffix or a position-3 infix
18528 (for an FPA corner case). */
18529#define C3E(mnem, op, nops, ops, ae) \
21d799b5 18530 { mnem, OPS##nops ops, OT_csuf_or_in3, \
e3cb604e 18531 0x##op, 0xe##op, ARM_VARIANT, ARM_VARIANT, do_##ae, do_##ae }
8f06b2d8 18532
6a86118a 18533#define xCM_(m1, m2, m3, op, nops, ops, ae) \
21d799b5
NC
18534 { m1 #m2 m3, OPS##nops ops, \
18535 sizeof (#m2) == 1 ? OT_odd_infix_unc : OT_odd_infix_0 + sizeof (m1) - 1, \
6a86118a
NC
18536 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL }
18537
18538#define CM(m1, m2, op, nops, ops, ae) \
e07e6e58
NC
18539 xCM_ (m1, , m2, op, nops, ops, ae), \
18540 xCM_ (m1, eq, m2, op, nops, ops, ae), \
18541 xCM_ (m1, ne, m2, op, nops, ops, ae), \
18542 xCM_ (m1, cs, m2, op, nops, ops, ae), \
18543 xCM_ (m1, hs, m2, op, nops, ops, ae), \
18544 xCM_ (m1, cc, m2, op, nops, ops, ae), \
18545 xCM_ (m1, ul, m2, op, nops, ops, ae), \
18546 xCM_ (m1, lo, m2, op, nops, ops, ae), \
18547 xCM_ (m1, mi, m2, op, nops, ops, ae), \
18548 xCM_ (m1, pl, m2, op, nops, ops, ae), \
18549 xCM_ (m1, vs, m2, op, nops, ops, ae), \
18550 xCM_ (m1, vc, m2, op, nops, ops, ae), \
18551 xCM_ (m1, hi, m2, op, nops, ops, ae), \
18552 xCM_ (m1, ls, m2, op, nops, ops, ae), \
18553 xCM_ (m1, ge, m2, op, nops, ops, ae), \
18554 xCM_ (m1, lt, m2, op, nops, ops, ae), \
18555 xCM_ (m1, gt, m2, op, nops, ops, ae), \
18556 xCM_ (m1, le, m2, op, nops, ops, ae), \
18557 xCM_ (m1, al, m2, op, nops, ops, ae)
6a86118a
NC
18558
18559#define UE(mnem, op, nops, ops, ae) \
18560 { #mnem, OPS##nops ops, OT_unconditional, 0x##op, 0, ARM_VARIANT, 0, do_##ae, NULL }
18561
18562#define UF(mnem, op, nops, ops, ae) \
18563 { #mnem, OPS##nops ops, OT_unconditionalF, 0x##op, 0, ARM_VARIANT, 0, do_##ae, NULL }
18564
5287ad62
JB
18565/* Neon data-processing. ARM versions are unconditional with cond=0xf.
18566 The Thumb and ARM variants are mostly the same (bits 0-23 and 24/28), so we
18567 use the same encoding function for each. */
18568#define NUF(mnem, op, nops, ops, enc) \
18569 { #mnem, OPS##nops ops, OT_unconditionalF, 0x##op, 0x##op, \
18570 ARM_VARIANT, THUMB_VARIANT, do_##enc, do_##enc }
18571
18572/* Neon data processing, version which indirects through neon_enc_tab for
18573 the various overloaded versions of opcodes. */
18574#define nUF(mnem, op, nops, ops, enc) \
21d799b5 18575 { #mnem, OPS##nops ops, OT_unconditionalF, N_MNEM##op, N_MNEM##op, \
5287ad62
JB
18576 ARM_VARIANT, THUMB_VARIANT, do_##enc, do_##enc }
18577
18578/* Neon insn with conditional suffix for the ARM version, non-overloaded
18579 version. */
037e8744
JB
18580#define NCE_tag(mnem, op, nops, ops, enc, tag) \
18581 { #mnem, OPS##nops ops, tag, 0x##op, 0x##op, ARM_VARIANT, \
5287ad62
JB
18582 THUMB_VARIANT, do_##enc, do_##enc }
18583
037e8744 18584#define NCE(mnem, op, nops, ops, enc) \
e07e6e58 18585 NCE_tag (mnem, op, nops, ops, enc, OT_csuffix)
037e8744
JB
18586
18587#define NCEF(mnem, op, nops, ops, enc) \
e07e6e58 18588 NCE_tag (mnem, op, nops, ops, enc, OT_csuffixF)
037e8744 18589
5287ad62 18590/* Neon insn with conditional suffix for the ARM version, overloaded types. */
037e8744 18591#define nCE_tag(mnem, op, nops, ops, enc, tag) \
21d799b5 18592 { #mnem, OPS##nops ops, tag, N_MNEM##op, N_MNEM##op, \
5287ad62
JB
18593 ARM_VARIANT, THUMB_VARIANT, do_##enc, do_##enc }
18594
037e8744 18595#define nCE(mnem, op, nops, ops, enc) \
e07e6e58 18596 nCE_tag (mnem, op, nops, ops, enc, OT_csuffix)
037e8744
JB
18597
18598#define nCEF(mnem, op, nops, ops, enc) \
e07e6e58 18599 nCE_tag (mnem, op, nops, ops, enc, OT_csuffixF)
037e8744 18600
c19d1205
ZW
18601#define do_0 0
18602
c19d1205 18603static const struct asm_opcode insns[] =
bfae80f2 18604{
74db7efb
NC
18605#define ARM_VARIANT & arm_ext_v1 /* Core ARM Instructions. */
18606#define THUMB_VARIANT & arm_ext_v4t
21d799b5
NC
18607 tCE("and", 0000000, _and, 3, (RR, oRR, SH), arit, t_arit3c),
18608 tC3("ands", 0100000, _ands, 3, (RR, oRR, SH), arit, t_arit3c),
18609 tCE("eor", 0200000, _eor, 3, (RR, oRR, SH), arit, t_arit3c),
18610 tC3("eors", 0300000, _eors, 3, (RR, oRR, SH), arit, t_arit3c),
18611 tCE("sub", 0400000, _sub, 3, (RR, oRR, SH), arit, t_add_sub),
18612 tC3("subs", 0500000, _subs, 3, (RR, oRR, SH), arit, t_add_sub),
18613 tCE("add", 0800000, _add, 3, (RR, oRR, SHG), arit, t_add_sub),
18614 tC3("adds", 0900000, _adds, 3, (RR, oRR, SHG), arit, t_add_sub),
18615 tCE("adc", 0a00000, _adc, 3, (RR, oRR, SH), arit, t_arit3c),
18616 tC3("adcs", 0b00000, _adcs, 3, (RR, oRR, SH), arit, t_arit3c),
18617 tCE("sbc", 0c00000, _sbc, 3, (RR, oRR, SH), arit, t_arit3),
18618 tC3("sbcs", 0d00000, _sbcs, 3, (RR, oRR, SH), arit, t_arit3),
18619 tCE("orr", 1800000, _orr, 3, (RR, oRR, SH), arit, t_arit3c),
18620 tC3("orrs", 1900000, _orrs, 3, (RR, oRR, SH), arit, t_arit3c),
18621 tCE("bic", 1c00000, _bic, 3, (RR, oRR, SH), arit, t_arit3),
18622 tC3("bics", 1d00000, _bics, 3, (RR, oRR, SH), arit, t_arit3),
c19d1205
ZW
18623
18624 /* The p-variants of tst/cmp/cmn/teq (below) are the pre-V6 mechanism
18625 for setting PSR flag bits. They are obsolete in V6 and do not
18626 have Thumb equivalents. */
21d799b5
NC
18627 tCE("tst", 1100000, _tst, 2, (RR, SH), cmp, t_mvn_tst),
18628 tC3w("tsts", 1100000, _tst, 2, (RR, SH), cmp, t_mvn_tst),
18629 CL("tstp", 110f000, 2, (RR, SH), cmp),
18630 tCE("cmp", 1500000, _cmp, 2, (RR, SH), cmp, t_mov_cmp),
18631 tC3w("cmps", 1500000, _cmp, 2, (RR, SH), cmp, t_mov_cmp),
18632 CL("cmpp", 150f000, 2, (RR, SH), cmp),
18633 tCE("cmn", 1700000, _cmn, 2, (RR, SH), cmp, t_mvn_tst),
18634 tC3w("cmns", 1700000, _cmn, 2, (RR, SH), cmp, t_mvn_tst),
18635 CL("cmnp", 170f000, 2, (RR, SH), cmp),
18636
18637 tCE("mov", 1a00000, _mov, 2, (RR, SH), mov, t_mov_cmp),
72d98d16 18638 tC3("movs", 1b00000, _movs, 2, (RR, SHG), mov, t_mov_cmp),
21d799b5
NC
18639 tCE("mvn", 1e00000, _mvn, 2, (RR, SH), mov, t_mvn_tst),
18640 tC3("mvns", 1f00000, _mvns, 2, (RR, SH), mov, t_mvn_tst),
18641
18642 tCE("ldr", 4100000, _ldr, 2, (RR, ADDRGLDR),ldst, t_ldst),
5be8be5d
DG
18643 tC3("ldrb", 4500000, _ldrb, 2, (RRnpc_npcsp, ADDRGLDR),ldst, t_ldst),
18644 tCE("str", 4000000, _str, _2, (MIX_ARM_THUMB_OPERANDS (OP_RR,
18645 OP_RRnpc),
18646 OP_ADDRGLDR),ldst, t_ldst),
18647 tC3("strb", 4400000, _strb, 2, (RRnpc_npcsp, ADDRGLDR),ldst, t_ldst),
21d799b5
NC
18648
18649 tCE("stm", 8800000, _stmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
18650 tC3("stmia", 8800000, _stmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
18651 tC3("stmea", 8800000, _stmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
18652 tCE("ldm", 8900000, _ldmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
18653 tC3("ldmia", 8900000, _ldmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
18654 tC3("ldmfd", 8900000, _ldmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
18655
18656 TCE("swi", f000000, df00, 1, (EXPi), swi, t_swi),
18657 TCE("svc", f000000, df00, 1, (EXPi), swi, t_swi),
18658 tCE("b", a000000, _b, 1, (EXPr), branch, t_branch),
18659 TCE("bl", b000000, f000f800, 1, (EXPr), bl, t_branch23),
bfae80f2 18660
c19d1205 18661 /* Pseudo ops. */
21d799b5 18662 tCE("adr", 28f0000, _adr, 2, (RR, EXP), adr, t_adr),
2fc8bdac 18663 C3(adrl, 28f0000, 2, (RR, EXP), adrl),
21d799b5 18664 tCE("nop", 1a00000, _nop, 1, (oI255c), nop, t_nop),
74db7efb 18665 tCE("udf", 7f000f0, _udf, 1, (oIffffb), bkpt, t_udf),
c19d1205
ZW
18666
18667 /* Thumb-compatibility pseudo ops. */
21d799b5
NC
18668 tCE("lsl", 1a00000, _lsl, 3, (RR, oRR, SH), shift, t_shift),
18669 tC3("lsls", 1b00000, _lsls, 3, (RR, oRR, SH), shift, t_shift),
18670 tCE("lsr", 1a00020, _lsr, 3, (RR, oRR, SH), shift, t_shift),
18671 tC3("lsrs", 1b00020, _lsrs, 3, (RR, oRR, SH), shift, t_shift),
18672 tCE("asr", 1a00040, _asr, 3, (RR, oRR, SH), shift, t_shift),
18673 tC3("asrs", 1b00040, _asrs, 3, (RR, oRR, SH), shift, t_shift),
18674 tCE("ror", 1a00060, _ror, 3, (RR, oRR, SH), shift, t_shift),
18675 tC3("rors", 1b00060, _rors, 3, (RR, oRR, SH), shift, t_shift),
18676 tCE("neg", 2600000, _neg, 2, (RR, RR), rd_rn, t_neg),
18677 tC3("negs", 2700000, _negs, 2, (RR, RR), rd_rn, t_neg),
18678 tCE("push", 92d0000, _push, 1, (REGLST), push_pop, t_push_pop),
18679 tCE("pop", 8bd0000, _pop, 1, (REGLST), push_pop, t_push_pop),
c19d1205 18680
16a4cf17 18681 /* These may simplify to neg. */
21d799b5
NC
18682 TCE("rsb", 0600000, ebc00000, 3, (RR, oRR, SH), arit, t_rsb),
18683 TC3("rsbs", 0700000, ebd00000, 3, (RR, oRR, SH), arit, t_rsb),
16a4cf17 18684
c921be7d
NC
18685#undef THUMB_VARIANT
18686#define THUMB_VARIANT & arm_ext_v6
18687
21d799b5 18688 TCE("cpy", 1a00000, 4600, 2, (RR, RR), rd_rm, t_cpy),
c19d1205
ZW
18689
18690 /* V1 instructions with no Thumb analogue prior to V6T2. */
c921be7d
NC
18691#undef THUMB_VARIANT
18692#define THUMB_VARIANT & arm_ext_v6t2
18693
21d799b5
NC
18694 TCE("teq", 1300000, ea900f00, 2, (RR, SH), cmp, t_mvn_tst),
18695 TC3w("teqs", 1300000, ea900f00, 2, (RR, SH), cmp, t_mvn_tst),
18696 CL("teqp", 130f000, 2, (RR, SH), cmp),
c19d1205 18697
5be8be5d
DG
18698 TC3("ldrt", 4300000, f8500e00, 2, (RRnpc_npcsp, ADDR),ldstt, t_ldstt),
18699 TC3("ldrbt", 4700000, f8100e00, 2, (RRnpc_npcsp, ADDR),ldstt, t_ldstt),
18700 TC3("strt", 4200000, f8400e00, 2, (RR_npcsp, ADDR), ldstt, t_ldstt),
18701 TC3("strbt", 4600000, f8000e00, 2, (RRnpc_npcsp, ADDR),ldstt, t_ldstt),
c19d1205 18702
21d799b5
NC
18703 TC3("stmdb", 9000000, e9000000, 2, (RRw, REGLST), ldmstm, t_ldmstm),
18704 TC3("stmfd", 9000000, e9000000, 2, (RRw, REGLST), ldmstm, t_ldmstm),
c19d1205 18705
21d799b5
NC
18706 TC3("ldmdb", 9100000, e9100000, 2, (RRw, REGLST), ldmstm, t_ldmstm),
18707 TC3("ldmea", 9100000, e9100000, 2, (RRw, REGLST), ldmstm, t_ldmstm),
c19d1205
ZW
18708
18709 /* V1 instructions with no Thumb analogue at all. */
21d799b5 18710 CE("rsc", 0e00000, 3, (RR, oRR, SH), arit),
c19d1205
ZW
18711 C3(rscs, 0f00000, 3, (RR, oRR, SH), arit),
18712
18713 C3(stmib, 9800000, 2, (RRw, REGLST), ldmstm),
18714 C3(stmfa, 9800000, 2, (RRw, REGLST), ldmstm),
18715 C3(stmda, 8000000, 2, (RRw, REGLST), ldmstm),
18716 C3(stmed, 8000000, 2, (RRw, REGLST), ldmstm),
18717 C3(ldmib, 9900000, 2, (RRw, REGLST), ldmstm),
18718 C3(ldmed, 9900000, 2, (RRw, REGLST), ldmstm),
18719 C3(ldmda, 8100000, 2, (RRw, REGLST), ldmstm),
18720 C3(ldmfa, 8100000, 2, (RRw, REGLST), ldmstm),
18721
c921be7d
NC
18722#undef ARM_VARIANT
18723#define ARM_VARIANT & arm_ext_v2 /* ARM 2 - multiplies. */
18724#undef THUMB_VARIANT
18725#define THUMB_VARIANT & arm_ext_v4t
18726
21d799b5
NC
18727 tCE("mul", 0000090, _mul, 3, (RRnpc, RRnpc, oRR), mul, t_mul),
18728 tC3("muls", 0100090, _muls, 3, (RRnpc, RRnpc, oRR), mul, t_mul),
c19d1205 18729
c921be7d
NC
18730#undef THUMB_VARIANT
18731#define THUMB_VARIANT & arm_ext_v6t2
18732
21d799b5 18733 TCE("mla", 0200090, fb000000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mlas, t_mla),
c19d1205
ZW
18734 C3(mlas, 0300090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mlas),
18735
18736 /* Generic coprocessor instructions. */
21d799b5
NC
18737 TCE("cdp", e000000, ee000000, 6, (RCP, I15b, RCN, RCN, RCN, oI7b), cdp, cdp),
18738 TCE("ldc", c100000, ec100000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
18739 TC3("ldcl", c500000, ec500000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
18740 TCE("stc", c000000, ec000000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
18741 TC3("stcl", c400000, ec400000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
18742 TCE("mcr", e000010, ee000010, 6, (RCP, I7b, RR, RCN, RCN, oI7b), co_reg, co_reg),
db472d6f 18743 TCE("mrc", e100010, ee100010, 6, (RCP, I7b, APSR_RR, RCN, RCN, oI7b), co_reg, co_reg),
c19d1205 18744
c921be7d
NC
18745#undef ARM_VARIANT
18746#define ARM_VARIANT & arm_ext_v2s /* ARM 3 - swp instructions. */
18747
21d799b5 18748 CE("swp", 1000090, 3, (RRnpc, RRnpc, RRnpcb), rd_rm_rn),
c19d1205
ZW
18749 C3(swpb, 1400090, 3, (RRnpc, RRnpc, RRnpcb), rd_rm_rn),
18750
c921be7d
NC
18751#undef ARM_VARIANT
18752#define ARM_VARIANT & arm_ext_v3 /* ARM 6 Status register instructions. */
18753#undef THUMB_VARIANT
18754#define THUMB_VARIANT & arm_ext_msr
18755
d2cd1205
JB
18756 TCE("mrs", 1000000, f3e08000, 2, (RRnpc, rPSR), mrs, t_mrs),
18757 TCE("msr", 120f000, f3808000, 2, (wPSR, RR_EXi), msr, t_msr),
c19d1205 18758
c921be7d
NC
18759#undef ARM_VARIANT
18760#define ARM_VARIANT & arm_ext_v3m /* ARM 7M long multiplies. */
18761#undef THUMB_VARIANT
18762#define THUMB_VARIANT & arm_ext_v6t2
18763
21d799b5
NC
18764 TCE("smull", 0c00090, fb800000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull),
18765 CM("smull","s", 0d00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull),
18766 TCE("umull", 0800090, fba00000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull),
18767 CM("umull","s", 0900090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull),
18768 TCE("smlal", 0e00090, fbc00000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull),
18769 CM("smlal","s", 0f00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull),
18770 TCE("umlal", 0a00090, fbe00000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull),
18771 CM("umlal","s", 0b00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull),
c19d1205 18772
c921be7d
NC
18773#undef ARM_VARIANT
18774#define ARM_VARIANT & arm_ext_v4 /* ARM Architecture 4. */
18775#undef THUMB_VARIANT
18776#define THUMB_VARIANT & arm_ext_v4t
18777
5be8be5d
DG
18778 tC3("ldrh", 01000b0, _ldrh, 2, (RRnpc_npcsp, ADDRGLDRS), ldstv4, t_ldst),
18779 tC3("strh", 00000b0, _strh, 2, (RRnpc_npcsp, ADDRGLDRS), ldstv4, t_ldst),
18780 tC3("ldrsh", 01000f0, _ldrsh, 2, (RRnpc_npcsp, ADDRGLDRS), ldstv4, t_ldst),
18781 tC3("ldrsb", 01000d0, _ldrsb, 2, (RRnpc_npcsp, ADDRGLDRS), ldstv4, t_ldst),
56c0a61f
RE
18782 tC3("ldsh", 01000f0, _ldrsh, 2, (RRnpc_npcsp, ADDRGLDRS), ldstv4, t_ldst),
18783 tC3("ldsb", 01000d0, _ldrsb, 2, (RRnpc_npcsp, ADDRGLDRS), ldstv4, t_ldst),
c19d1205 18784
c921be7d
NC
18785#undef ARM_VARIANT
18786#define ARM_VARIANT & arm_ext_v4t_5
18787
c19d1205
ZW
18788 /* ARM Architecture 4T. */
18789 /* Note: bx (and blx) are required on V5, even if the processor does
18790 not support Thumb. */
21d799b5 18791 TCE("bx", 12fff10, 4700, 1, (RR), bx, t_bx),
c19d1205 18792
c921be7d
NC
18793#undef ARM_VARIANT
18794#define ARM_VARIANT & arm_ext_v5 /* ARM Architecture 5T. */
18795#undef THUMB_VARIANT
18796#define THUMB_VARIANT & arm_ext_v5t
18797
c19d1205
ZW
18798 /* Note: blx has 2 variants; the .value coded here is for
18799 BLX(2). Only this variant has conditional execution. */
21d799b5
NC
18800 TCE("blx", 12fff30, 4780, 1, (RR_EXr), blx, t_blx),
18801 TUE("bkpt", 1200070, be00, 1, (oIffffb), bkpt, t_bkpt),
c19d1205 18802
c921be7d
NC
18803#undef THUMB_VARIANT
18804#define THUMB_VARIANT & arm_ext_v6t2
18805
21d799b5
NC
18806 TCE("clz", 16f0f10, fab0f080, 2, (RRnpc, RRnpc), rd_rm, t_clz),
18807 TUF("ldc2", c100000, fc100000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
18808 TUF("ldc2l", c500000, fc500000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
18809 TUF("stc2", c000000, fc000000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
18810 TUF("stc2l", c400000, fc400000, 3, (RCP, RCN, ADDRGLDC), lstc, lstc),
18811 TUF("cdp2", e000000, fe000000, 6, (RCP, I15b, RCN, RCN, RCN, oI7b), cdp, cdp),
18812 TUF("mcr2", e000010, fe000010, 6, (RCP, I7b, RR, RCN, RCN, oI7b), co_reg, co_reg),
18813 TUF("mrc2", e100010, fe100010, 6, (RCP, I7b, RR, RCN, RCN, oI7b), co_reg, co_reg),
c19d1205 18814
c921be7d 18815#undef ARM_VARIANT
74db7efb
NC
18816#define ARM_VARIANT & arm_ext_v5exp /* ARM Architecture 5TExP. */
18817#undef THUMB_VARIANT
18818#define THUMB_VARIANT & arm_ext_v5exp
c921be7d 18819
21d799b5
NC
18820 TCE("smlabb", 1000080, fb100000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
18821 TCE("smlatb", 10000a0, fb100020, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
18822 TCE("smlabt", 10000c0, fb100010, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
18823 TCE("smlatt", 10000e0, fb100030, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
c19d1205 18824
21d799b5
NC
18825 TCE("smlawb", 1200080, fb300000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
18826 TCE("smlawt", 12000c0, fb300010, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
c19d1205 18827
21d799b5
NC
18828 TCE("smlalbb", 1400080, fbc00080, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal),
18829 TCE("smlaltb", 14000a0, fbc000a0, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal),
18830 TCE("smlalbt", 14000c0, fbc00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal),
18831 TCE("smlaltt", 14000e0, fbc000b0, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal),
c19d1205 18832
21d799b5
NC
18833 TCE("smulbb", 1600080, fb10f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
18834 TCE("smultb", 16000a0, fb10f020, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
18835 TCE("smulbt", 16000c0, fb10f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
18836 TCE("smultt", 16000e0, fb10f030, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
c19d1205 18837
21d799b5
NC
18838 TCE("smulwb", 12000a0, fb30f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
18839 TCE("smulwt", 12000e0, fb30f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
c19d1205 18840
03ee1b7f
NC
18841 TCE("qadd", 1000050, fa80f080, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, t_simd2),
18842 TCE("qdadd", 1400050, fa80f090, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, t_simd2),
18843 TCE("qsub", 1200050, fa80f0a0, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, t_simd2),
18844 TCE("qdsub", 1600050, fa80f0b0, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, t_simd2),
c19d1205 18845
c921be7d 18846#undef ARM_VARIANT
74db7efb
NC
18847#define ARM_VARIANT & arm_ext_v5e /* ARM Architecture 5TE. */
18848#undef THUMB_VARIANT
18849#define THUMB_VARIANT & arm_ext_v6t2
c921be7d 18850
21d799b5 18851 TUF("pld", 450f000, f810f000, 1, (ADDR), pld, t_pld),
5be8be5d
DG
18852 TC3("ldrd", 00000d0, e8500000, 3, (RRnpc_npcsp, oRRnpc_npcsp, ADDRGLDRS),
18853 ldrd, t_ldstd),
18854 TC3("strd", 00000f0, e8400000, 3, (RRnpc_npcsp, oRRnpc_npcsp,
18855 ADDRGLDRS), ldrd, t_ldstd),
c19d1205 18856
21d799b5
NC
18857 TCE("mcrr", c400000, ec400000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c),
18858 TCE("mrrc", c500000, ec500000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c),
c19d1205 18859
c921be7d
NC
18860#undef ARM_VARIANT
18861#define ARM_VARIANT & arm_ext_v5j /* ARM Architecture 5TEJ. */
18862
21d799b5 18863 TCE("bxj", 12fff20, f3c08f00, 1, (RR), bxj, t_bxj),
c19d1205 18864
c921be7d
NC
18865#undef ARM_VARIANT
18866#define ARM_VARIANT & arm_ext_v6 /* ARM V6. */
18867#undef THUMB_VARIANT
18868#define THUMB_VARIANT & arm_ext_v6
18869
21d799b5
NC
18870 TUF("cpsie", 1080000, b660, 2, (CPSF, oI31b), cpsi, t_cpsi),
18871 TUF("cpsid", 10c0000, b670, 2, (CPSF, oI31b), cpsi, t_cpsi),
18872 tCE("rev", 6bf0f30, _rev, 2, (RRnpc, RRnpc), rd_rm, t_rev),
18873 tCE("rev16", 6bf0fb0, _rev16, 2, (RRnpc, RRnpc), rd_rm, t_rev),
18874 tCE("revsh", 6ff0fb0, _revsh, 2, (RRnpc, RRnpc), rd_rm, t_rev),
18875 tCE("sxth", 6bf0070, _sxth, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
18876 tCE("uxth", 6ff0070, _uxth, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
18877 tCE("sxtb", 6af0070, _sxtb, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
18878 tCE("uxtb", 6ef0070, _uxtb, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
18879 TUF("setend", 1010000, b650, 1, (ENDI), setend, t_setend),
c19d1205 18880
c921be7d
NC
18881#undef THUMB_VARIANT
18882#define THUMB_VARIANT & arm_ext_v6t2
18883
5be8be5d
DG
18884 TCE("ldrex", 1900f9f, e8500f00, 2, (RRnpc_npcsp, ADDR), ldrex, t_ldrex),
18885 TCE("strex", 1800f90, e8400000, 3, (RRnpc_npcsp, RRnpc_npcsp, ADDR),
18886 strex, t_strex),
21d799b5
NC
18887 TUF("mcrr2", c400000, fc400000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c),
18888 TUF("mrrc2", c500000, fc500000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c),
62b3e311 18889
21d799b5
NC
18890 TCE("ssat", 6a00010, f3000000, 4, (RRnpc, I32, RRnpc, oSHllar),ssat, t_ssat),
18891 TCE("usat", 6e00010, f3800000, 4, (RRnpc, I31, RRnpc, oSHllar),usat, t_usat),
62b3e311 18892
9e3c6df6 18893/* ARM V6 not included in V7M. */
c921be7d
NC
18894#undef THUMB_VARIANT
18895#define THUMB_VARIANT & arm_ext_v6_notm
9e3c6df6 18896 TUF("rfeia", 8900a00, e990c000, 1, (RRw), rfe, rfe),
d709e4e6 18897 TUF("rfe", 8900a00, e990c000, 1, (RRw), rfe, rfe),
9e3c6df6
PB
18898 UF(rfeib, 9900a00, 1, (RRw), rfe),
18899 UF(rfeda, 8100a00, 1, (RRw), rfe),
18900 TUF("rfedb", 9100a00, e810c000, 1, (RRw), rfe, rfe),
18901 TUF("rfefd", 8900a00, e990c000, 1, (RRw), rfe, rfe),
d709e4e6
RE
18902 UF(rfefa, 8100a00, 1, (RRw), rfe),
18903 TUF("rfeea", 9100a00, e810c000, 1, (RRw), rfe, rfe),
18904 UF(rfeed, 9900a00, 1, (RRw), rfe),
9e3c6df6 18905 TUF("srsia", 8c00500, e980c000, 2, (oRRw, I31w), srs, srs),
d709e4e6
RE
18906 TUF("srs", 8c00500, e980c000, 2, (oRRw, I31w), srs, srs),
18907 TUF("srsea", 8c00500, e980c000, 2, (oRRw, I31w), srs, srs),
9e3c6df6 18908 UF(srsib, 9c00500, 2, (oRRw, I31w), srs),
d709e4e6 18909 UF(srsfa, 9c00500, 2, (oRRw, I31w), srs),
9e3c6df6 18910 UF(srsda, 8400500, 2, (oRRw, I31w), srs),
d709e4e6 18911 UF(srsed, 8400500, 2, (oRRw, I31w), srs),
9e3c6df6 18912 TUF("srsdb", 9400500, e800c000, 2, (oRRw, I31w), srs, srs),
d709e4e6 18913 TUF("srsfd", 9400500, e800c000, 2, (oRRw, I31w), srs, srs),
941c9cad 18914 TUF("cps", 1020000, f3af8100, 1, (I31b), imm0, t_cps),
c921be7d 18915
9e3c6df6
PB
18916/* ARM V6 not included in V7M (eg. integer SIMD). */
18917#undef THUMB_VARIANT
18918#define THUMB_VARIANT & arm_ext_v6_dsp
21d799b5
NC
18919 TCE("pkhbt", 6800010, eac00000, 4, (RRnpc, RRnpc, RRnpc, oSHll), pkhbt, t_pkhbt),
18920 TCE("pkhtb", 6800050, eac00020, 4, (RRnpc, RRnpc, RRnpc, oSHar), pkhtb, t_pkhtb),
18921 TCE("qadd16", 6200f10, fa90f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
18922 TCE("qadd8", 6200f90, fa80f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
18923 TCE("qasx", 6200f30, faa0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 18924 /* Old name for QASX. */
74db7efb 18925 TCE("qaddsubx",6200f30, faa0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
21d799b5 18926 TCE("qsax", 6200f50, fae0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 18927 /* Old name for QSAX. */
74db7efb 18928 TCE("qsubaddx",6200f50, fae0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
21d799b5
NC
18929 TCE("qsub16", 6200f70, fad0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
18930 TCE("qsub8", 6200ff0, fac0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
18931 TCE("sadd16", 6100f10, fa90f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
18932 TCE("sadd8", 6100f90, fa80f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
18933 TCE("sasx", 6100f30, faa0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 18934 /* Old name for SASX. */
74db7efb 18935 TCE("saddsubx",6100f30, faa0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
21d799b5
NC
18936 TCE("shadd16", 6300f10, fa90f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
18937 TCE("shadd8", 6300f90, fa80f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
74db7efb 18938 TCE("shasx", 6300f30, faa0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 18939 /* Old name for SHASX. */
21d799b5 18940 TCE("shaddsubx", 6300f30, faa0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
74db7efb 18941 TCE("shsax", 6300f50, fae0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 18942 /* Old name for SHSAX. */
21d799b5
NC
18943 TCE("shsubaddx", 6300f50, fae0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
18944 TCE("shsub16", 6300f70, fad0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
18945 TCE("shsub8", 6300ff0, fac0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
18946 TCE("ssax", 6100f50, fae0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 18947 /* Old name for SSAX. */
74db7efb 18948 TCE("ssubaddx",6100f50, fae0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
21d799b5
NC
18949 TCE("ssub16", 6100f70, fad0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
18950 TCE("ssub8", 6100ff0, fac0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
18951 TCE("uadd16", 6500f10, fa90f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
18952 TCE("uadd8", 6500f90, fa80f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
18953 TCE("uasx", 6500f30, faa0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 18954 /* Old name for UASX. */
74db7efb 18955 TCE("uaddsubx",6500f30, faa0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
21d799b5
NC
18956 TCE("uhadd16", 6700f10, fa90f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
18957 TCE("uhadd8", 6700f90, fa80f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
74db7efb 18958 TCE("uhasx", 6700f30, faa0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 18959 /* Old name for UHASX. */
21d799b5
NC
18960 TCE("uhaddsubx", 6700f30, faa0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
18961 TCE("uhsax", 6700f50, fae0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 18962 /* Old name for UHSAX. */
21d799b5
NC
18963 TCE("uhsubaddx", 6700f50, fae0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
18964 TCE("uhsub16", 6700f70, fad0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
18965 TCE("uhsub8", 6700ff0, fac0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
18966 TCE("uqadd16", 6600f10, fa90f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
18967 TCE("uqadd8", 6600f90, fa80f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
74db7efb 18968 TCE("uqasx", 6600f30, faa0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 18969 /* Old name for UQASX. */
21d799b5
NC
18970 TCE("uqaddsubx", 6600f30, faa0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
18971 TCE("uqsax", 6600f50, fae0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 18972 /* Old name for UQSAX. */
21d799b5
NC
18973 TCE("uqsubaddx", 6600f50, fae0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
18974 TCE("uqsub16", 6600f70, fad0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
18975 TCE("uqsub8", 6600ff0, fac0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
18976 TCE("usub16", 6500f70, fad0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
18977 TCE("usax", 6500f50, fae0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
4f80ef3e 18978 /* Old name for USAX. */
74db7efb 18979 TCE("usubaddx",6500f50, fae0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
21d799b5 18980 TCE("usub8", 6500ff0, fac0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
21d799b5
NC
18981 TCE("sxtah", 6b00070, fa00f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
18982 TCE("sxtab16", 6800070, fa20f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
18983 TCE("sxtab", 6a00070, fa40f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
18984 TCE("sxtb16", 68f0070, fa2ff080, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
18985 TCE("uxtah", 6f00070, fa10f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
18986 TCE("uxtab16", 6c00070, fa30f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
18987 TCE("uxtab", 6e00070, fa50f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
18988 TCE("uxtb16", 6cf0070, fa3ff080, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
18989 TCE("sel", 6800fb0, faa0f080, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
18990 TCE("smlad", 7000010, fb200000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
18991 TCE("smladx", 7000030, fb200010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
18992 TCE("smlald", 7400010, fbc000c0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal),
18993 TCE("smlaldx", 7400030, fbc000d0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal),
18994 TCE("smlsd", 7000050, fb400000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
18995 TCE("smlsdx", 7000070, fb400010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
18996 TCE("smlsld", 7400050, fbd000c0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal),
18997 TCE("smlsldx", 7400070, fbd000d0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal),
18998 TCE("smmla", 7500010, fb500000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
18999 TCE("smmlar", 7500030, fb500010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
19000 TCE("smmls", 75000d0, fb600000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
19001 TCE("smmlsr", 75000f0, fb600010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
19002 TCE("smmul", 750f010, fb50f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
19003 TCE("smmulr", 750f030, fb50f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
19004 TCE("smuad", 700f010, fb20f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
19005 TCE("smuadx", 700f030, fb20f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
19006 TCE("smusd", 700f050, fb40f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
19007 TCE("smusdx", 700f070, fb40f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
21d799b5
NC
19008 TCE("ssat16", 6a00f30, f3200000, 3, (RRnpc, I16, RRnpc), ssat16, t_ssat16),
19009 TCE("umaal", 0400090, fbe00060, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal, t_mlal),
19010 TCE("usad8", 780f010, fb70f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
19011 TCE("usada8", 7800010, fb700000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
19012 TCE("usat16", 6e00f30, f3a00000, 3, (RRnpc, I15, RRnpc), usat16, t_usat16),
c19d1205 19013
c921be7d
NC
19014#undef ARM_VARIANT
19015#define ARM_VARIANT & arm_ext_v6k
19016#undef THUMB_VARIANT
19017#define THUMB_VARIANT & arm_ext_v6k
19018
21d799b5
NC
19019 tCE("yield", 320f001, _yield, 0, (), noargs, t_hint),
19020 tCE("wfe", 320f002, _wfe, 0, (), noargs, t_hint),
19021 tCE("wfi", 320f003, _wfi, 0, (), noargs, t_hint),
19022 tCE("sev", 320f004, _sev, 0, (), noargs, t_hint),
c19d1205 19023
c921be7d
NC
19024#undef THUMB_VARIANT
19025#define THUMB_VARIANT & arm_ext_v6_notm
5be8be5d
DG
19026 TCE("ldrexd", 1b00f9f, e8d0007f, 3, (RRnpc_npcsp, oRRnpc_npcsp, RRnpcb),
19027 ldrexd, t_ldrexd),
19028 TCE("strexd", 1a00f90, e8c00070, 4, (RRnpc_npcsp, RRnpc_npcsp, oRRnpc_npcsp,
19029 RRnpcb), strexd, t_strexd),
ebdca51a 19030
c921be7d
NC
19031#undef THUMB_VARIANT
19032#define THUMB_VARIANT & arm_ext_v6t2
5be8be5d
DG
19033 TCE("ldrexb", 1d00f9f, e8d00f4f, 2, (RRnpc_npcsp,RRnpcb),
19034 rd_rn, rd_rn),
19035 TCE("ldrexh", 1f00f9f, e8d00f5f, 2, (RRnpc_npcsp, RRnpcb),
19036 rd_rn, rd_rn),
19037 TCE("strexb", 1c00f90, e8c00f40, 3, (RRnpc_npcsp, RRnpc_npcsp, ADDR),
877807f8 19038 strex, t_strexbh),
5be8be5d 19039 TCE("strexh", 1e00f90, e8c00f50, 3, (RRnpc_npcsp, RRnpc_npcsp, ADDR),
877807f8 19040 strex, t_strexbh),
21d799b5 19041 TUF("clrex", 57ff01f, f3bf8f2f, 0, (), noargs, noargs),
c19d1205 19042
c921be7d 19043#undef ARM_VARIANT
f4c65163 19044#define ARM_VARIANT & arm_ext_sec
74db7efb 19045#undef THUMB_VARIANT
f4c65163 19046#define THUMB_VARIANT & arm_ext_sec
c921be7d 19047
21d799b5 19048 TCE("smc", 1600070, f7f08000, 1, (EXPi), smc, t_smc),
c19d1205 19049
90ec0d68
MGD
19050#undef ARM_VARIANT
19051#define ARM_VARIANT & arm_ext_virt
19052#undef THUMB_VARIANT
19053#define THUMB_VARIANT & arm_ext_virt
19054
19055 TCE("hvc", 1400070, f7e08000, 1, (EXPi), hvc, t_hvc),
19056 TCE("eret", 160006e, f3de8f00, 0, (), noargs, noargs),
19057
ddfded2f
MW
19058#undef ARM_VARIANT
19059#define ARM_VARIANT & arm_ext_pan
19060#undef THUMB_VARIANT
19061#define THUMB_VARIANT & arm_ext_pan
19062
19063 TUF("setpan", 1100000, b610, 1, (I7), setpan, t_setpan),
19064
c921be7d 19065#undef ARM_VARIANT
74db7efb 19066#define ARM_VARIANT & arm_ext_v6t2
f4c65163
MGD
19067#undef THUMB_VARIANT
19068#define THUMB_VARIANT & arm_ext_v6t2
c921be7d 19069
21d799b5
NC
19070 TCE("bfc", 7c0001f, f36f0000, 3, (RRnpc, I31, I32), bfc, t_bfc),
19071 TCE("bfi", 7c00010, f3600000, 4, (RRnpc, RRnpc_I0, I31, I32), bfi, t_bfi),
19072 TCE("sbfx", 7a00050, f3400000, 4, (RR, RR, I31, I32), bfx, t_bfx),
19073 TCE("ubfx", 7e00050, f3c00000, 4, (RR, RR, I31, I32), bfx, t_bfx),
c19d1205 19074
21d799b5
NC
19075 TCE("mls", 0600090, fb000010, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mlas, t_mla),
19076 TCE("movw", 3000000, f2400000, 2, (RRnpc, HALF), mov16, t_mov16),
19077 TCE("movt", 3400000, f2c00000, 2, (RRnpc, HALF), mov16, t_mov16),
19078 TCE("rbit", 6ff0f30, fa90f0a0, 2, (RR, RR), rd_rm, t_rbit),
c19d1205 19079
5be8be5d
DG
19080 TC3("ldrht", 03000b0, f8300e00, 2, (RRnpc_npcsp, ADDR), ldsttv4, t_ldstt),
19081 TC3("ldrsht", 03000f0, f9300e00, 2, (RRnpc_npcsp, ADDR), ldsttv4, t_ldstt),
19082 TC3("ldrsbt", 03000d0, f9100e00, 2, (RRnpc_npcsp, ADDR), ldsttv4, t_ldstt),
19083 TC3("strht", 02000b0, f8200e00, 2, (RRnpc_npcsp, ADDR), ldsttv4, t_ldstt),
c19d1205 19084
bf3eeda7 19085 /* Thumb-only instructions. */
74db7efb 19086#undef ARM_VARIANT
bf3eeda7
NS
19087#define ARM_VARIANT NULL
19088 TUE("cbnz", 0, b900, 2, (RR, EXP), 0, t_cbz),
19089 TUE("cbz", 0, b100, 2, (RR, EXP), 0, t_cbz),
c921be7d
NC
19090
19091 /* ARM does not really have an IT instruction, so always allow it.
19092 The opcode is copied from Thumb in order to allow warnings in
19093 -mimplicit-it=[never | arm] modes. */
19094#undef ARM_VARIANT
19095#define ARM_VARIANT & arm_ext_v1
19096
21d799b5
NC
19097 TUE("it", bf08, bf08, 1, (COND), it, t_it),
19098 TUE("itt", bf0c, bf0c, 1, (COND), it, t_it),
19099 TUE("ite", bf04, bf04, 1, (COND), it, t_it),
19100 TUE("ittt", bf0e, bf0e, 1, (COND), it, t_it),
19101 TUE("itet", bf06, bf06, 1, (COND), it, t_it),
19102 TUE("itte", bf0a, bf0a, 1, (COND), it, t_it),
19103 TUE("itee", bf02, bf02, 1, (COND), it, t_it),
19104 TUE("itttt", bf0f, bf0f, 1, (COND), it, t_it),
19105 TUE("itett", bf07, bf07, 1, (COND), it, t_it),
19106 TUE("ittet", bf0b, bf0b, 1, (COND), it, t_it),
19107 TUE("iteet", bf03, bf03, 1, (COND), it, t_it),
19108 TUE("ittte", bf0d, bf0d, 1, (COND), it, t_it),
19109 TUE("itete", bf05, bf05, 1, (COND), it, t_it),
19110 TUE("ittee", bf09, bf09, 1, (COND), it, t_it),
19111 TUE("iteee", bf01, bf01, 1, (COND), it, t_it),
1c444d06 19112 /* ARM/Thumb-2 instructions with no Thumb-1 equivalent. */
21d799b5
NC
19113 TC3("rrx", 01a00060, ea4f0030, 2, (RR, RR), rd_rm, t_rrx),
19114 TC3("rrxs", 01b00060, ea5f0030, 2, (RR, RR), rd_rm, t_rrx),
c19d1205 19115
92e90b6e 19116 /* Thumb2 only instructions. */
c921be7d
NC
19117#undef ARM_VARIANT
19118#define ARM_VARIANT NULL
92e90b6e 19119
21d799b5
NC
19120 TCE("addw", 0, f2000000, 3, (RR, RR, EXPi), 0, t_add_sub_w),
19121 TCE("subw", 0, f2a00000, 3, (RR, RR, EXPi), 0, t_add_sub_w),
19122 TCE("orn", 0, ea600000, 3, (RR, oRR, SH), 0, t_orn),
19123 TCE("orns", 0, ea700000, 3, (RR, oRR, SH), 0, t_orn),
19124 TCE("tbb", 0, e8d0f000, 1, (TB), 0, t_tb),
19125 TCE("tbh", 0, e8d0f010, 1, (TB), 0, t_tb),
92e90b6e 19126
eea54501
MGD
19127 /* Hardware division instructions. */
19128#undef ARM_VARIANT
19129#define ARM_VARIANT & arm_ext_adiv
c921be7d
NC
19130#undef THUMB_VARIANT
19131#define THUMB_VARIANT & arm_ext_div
19132
eea54501
MGD
19133 TCE("sdiv", 710f010, fb90f0f0, 3, (RR, oRR, RR), div, t_div),
19134 TCE("udiv", 730f010, fbb0f0f0, 3, (RR, oRR, RR), div, t_div),
62b3e311 19135
7e806470 19136 /* ARM V6M/V7 instructions. */
c921be7d
NC
19137#undef ARM_VARIANT
19138#define ARM_VARIANT & arm_ext_barrier
19139#undef THUMB_VARIANT
19140#define THUMB_VARIANT & arm_ext_barrier
19141
ccb84d65
JB
19142 TUF("dmb", 57ff050, f3bf8f50, 1, (oBARRIER_I15), barrier, barrier),
19143 TUF("dsb", 57ff040, f3bf8f40, 1, (oBARRIER_I15), barrier, barrier),
19144 TUF("isb", 57ff060, f3bf8f60, 1, (oBARRIER_I15), barrier, barrier),
7e806470 19145
62b3e311 19146 /* ARM V7 instructions. */
c921be7d
NC
19147#undef ARM_VARIANT
19148#define ARM_VARIANT & arm_ext_v7
19149#undef THUMB_VARIANT
19150#define THUMB_VARIANT & arm_ext_v7
19151
21d799b5
NC
19152 TUF("pli", 450f000, f910f000, 1, (ADDR), pli, t_pld),
19153 TCE("dbg", 320f0f0, f3af80f0, 1, (I15), dbg, t_dbg),
62b3e311 19154
74db7efb 19155#undef ARM_VARIANT
60e5ef9f 19156#define ARM_VARIANT & arm_ext_mp
74db7efb 19157#undef THUMB_VARIANT
60e5ef9f
MGD
19158#define THUMB_VARIANT & arm_ext_mp
19159
19160 TUF("pldw", 410f000, f830f000, 1, (ADDR), pld, t_pld),
19161
53c4b28b
MGD
19162 /* AArchv8 instructions. */
19163#undef ARM_VARIANT
19164#define ARM_VARIANT & arm_ext_v8
19165#undef THUMB_VARIANT
19166#define THUMB_VARIANT & arm_ext_v8
19167
19168 tCE("sevl", 320f005, _sevl, 0, (), noargs, t_hint),
8884b720 19169 TUE("hlt", 1000070, ba80, 1, (oIffffb), bkpt, t_hlt),
4b8c8c02
RE
19170 TCE("ldaex", 1900e9f, e8d00fef, 2, (RRnpc, RRnpcb), rd_rn, rd_rn),
19171 TCE("ldaexd", 1b00e9f, e8d000ff, 3, (RRnpc, oRRnpc, RRnpcb),
9eb6c0f1 19172 ldrexd, t_ldrexd),
4b8c8c02
RE
19173 TCE("ldaexb", 1d00e9f, e8d00fcf, 2, (RRnpc,RRnpcb), rd_rn, rd_rn),
19174 TCE("ldaexh", 1f00e9f, e8d00fdf, 2, (RRnpc, RRnpcb), rd_rn, rd_rn),
19175 TCE("stlex", 1800e90, e8c00fe0, 3, (RRnpc, RRnpc, RRnpcb),
19176 stlex, t_stlex),
19177 TCE("stlexd", 1a00e90, e8c000f0, 4, (RRnpc, RRnpc, oRRnpc, RRnpcb),
9eb6c0f1 19178 strexd, t_strexd),
4b8c8c02
RE
19179 TCE("stlexb", 1c00e90, e8c00fc0, 3, (RRnpc, RRnpc, RRnpcb),
19180 stlex, t_stlex),
19181 TCE("stlexh", 1e00e90, e8c00fd0, 3, (RRnpc, RRnpc, RRnpcb),
19182 stlex, t_stlex),
19183 TCE("lda", 1900c9f, e8d00faf, 2, (RRnpc, RRnpcb), rd_rn, rd_rn),
19184 TCE("ldab", 1d00c9f, e8d00f8f, 2, (RRnpc, RRnpcb), rd_rn, rd_rn),
19185 TCE("ldah", 1f00c9f, e8d00f9f, 2, (RRnpc, RRnpcb), rd_rn, rd_rn),
19186 TCE("stl", 180fc90, e8c00faf, 2, (RRnpc, RRnpcb), rm_rn, rd_rn),
19187 TCE("stlb", 1c0fc90, e8c00f8f, 2, (RRnpc, RRnpcb), rm_rn, rd_rn),
19188 TCE("stlh", 1e0fc90, e8c00f9f, 2, (RRnpc, RRnpcb), rm_rn, rd_rn),
53c4b28b 19189
8884b720 19190 /* ARMv8 T32 only. */
74db7efb 19191#undef ARM_VARIANT
b79f7053
MGD
19192#define ARM_VARIANT NULL
19193 TUF("dcps1", 0, f78f8001, 0, (), noargs, noargs),
19194 TUF("dcps2", 0, f78f8002, 0, (), noargs, noargs),
19195 TUF("dcps3", 0, f78f8003, 0, (), noargs, noargs),
19196
33399f07
MGD
19197 /* FP for ARMv8. */
19198#undef ARM_VARIANT
a715796b 19199#define ARM_VARIANT & fpu_vfp_ext_armv8xd
33399f07 19200#undef THUMB_VARIANT
a715796b 19201#define THUMB_VARIANT & fpu_vfp_ext_armv8xd
33399f07
MGD
19202
19203 nUF(vseleq, _vseleq, 3, (RVSD, RVSD, RVSD), vsel),
19204 nUF(vselvs, _vselvs, 3, (RVSD, RVSD, RVSD), vsel),
19205 nUF(vselge, _vselge, 3, (RVSD, RVSD, RVSD), vsel),
19206 nUF(vselgt, _vselgt, 3, (RVSD, RVSD, RVSD), vsel),
73924fbc
MGD
19207 nUF(vmaxnm, _vmaxnm, 3, (RNSDQ, oRNSDQ, RNSDQ), vmaxnm),
19208 nUF(vminnm, _vminnm, 3, (RNSDQ, oRNSDQ, RNSDQ), vmaxnm),
7e8e6784
MGD
19209 nUF(vcvta, _vcvta, 2, (RNSDQ, oRNSDQ), neon_cvta),
19210 nUF(vcvtn, _vcvta, 2, (RNSDQ, oRNSDQ), neon_cvtn),
19211 nUF(vcvtp, _vcvta, 2, (RNSDQ, oRNSDQ), neon_cvtp),
19212 nUF(vcvtm, _vcvta, 2, (RNSDQ, oRNSDQ), neon_cvtm),
30bdf752
MGD
19213 nCE(vrintr, _vrintr, 2, (RNSDQ, oRNSDQ), vrintr),
19214 nCE(vrintz, _vrintr, 2, (RNSDQ, oRNSDQ), vrintz),
19215 nCE(vrintx, _vrintr, 2, (RNSDQ, oRNSDQ), vrintx),
19216 nUF(vrinta, _vrinta, 2, (RNSDQ, oRNSDQ), vrinta),
19217 nUF(vrintn, _vrinta, 2, (RNSDQ, oRNSDQ), vrintn),
19218 nUF(vrintp, _vrinta, 2, (RNSDQ, oRNSDQ), vrintp),
19219 nUF(vrintm, _vrinta, 2, (RNSDQ, oRNSDQ), vrintm),
33399f07 19220
91ff7894
MGD
19221 /* Crypto v1 extensions. */
19222#undef ARM_VARIANT
19223#define ARM_VARIANT & fpu_crypto_ext_armv8
19224#undef THUMB_VARIANT
19225#define THUMB_VARIANT & fpu_crypto_ext_armv8
19226
19227 nUF(aese, _aes, 2, (RNQ, RNQ), aese),
19228 nUF(aesd, _aes, 2, (RNQ, RNQ), aesd),
19229 nUF(aesmc, _aes, 2, (RNQ, RNQ), aesmc),
19230 nUF(aesimc, _aes, 2, (RNQ, RNQ), aesimc),
48adcd8e
MGD
19231 nUF(sha1c, _sha3op, 3, (RNQ, RNQ, RNQ), sha1c),
19232 nUF(sha1p, _sha3op, 3, (RNQ, RNQ, RNQ), sha1p),
19233 nUF(sha1m, _sha3op, 3, (RNQ, RNQ, RNQ), sha1m),
19234 nUF(sha1su0, _sha3op, 3, (RNQ, RNQ, RNQ), sha1su0),
19235 nUF(sha256h, _sha3op, 3, (RNQ, RNQ, RNQ), sha256h),
19236 nUF(sha256h2, _sha3op, 3, (RNQ, RNQ, RNQ), sha256h2),
19237 nUF(sha256su1, _sha3op, 3, (RNQ, RNQ, RNQ), sha256su1),
3c9017d2
MGD
19238 nUF(sha1h, _sha1h, 2, (RNQ, RNQ), sha1h),
19239 nUF(sha1su1, _sha2op, 2, (RNQ, RNQ), sha1su1),
19240 nUF(sha256su0, _sha2op, 2, (RNQ, RNQ), sha256su0),
91ff7894 19241
dd5181d5 19242#undef ARM_VARIANT
74db7efb 19243#define ARM_VARIANT & crc_ext_armv8
dd5181d5
KT
19244#undef THUMB_VARIANT
19245#define THUMB_VARIANT & crc_ext_armv8
19246 TUEc("crc32b", 1000040, fac0f080, 3, (RR, oRR, RR), crc32b),
19247 TUEc("crc32h", 1200040, fac0f090, 3, (RR, oRR, RR), crc32h),
19248 TUEc("crc32w", 1400040, fac0f0a0, 3, (RR, oRR, RR), crc32w),
19249 TUEc("crc32cb",1000240, fad0f080, 3, (RR, oRR, RR), crc32cb),
19250 TUEc("crc32ch",1200240, fad0f090, 3, (RR, oRR, RR), crc32ch),
19251 TUEc("crc32cw",1400240, fad0f0a0, 3, (RR, oRR, RR), crc32cw),
19252
c921be7d
NC
19253#undef ARM_VARIANT
19254#define ARM_VARIANT & fpu_fpa_ext_v1 /* Core FPA instruction set (V1). */
53c4b28b
MGD
19255#undef THUMB_VARIANT
19256#define THUMB_VARIANT NULL
c921be7d 19257
21d799b5
NC
19258 cCE("wfs", e200110, 1, (RR), rd),
19259 cCE("rfs", e300110, 1, (RR), rd),
19260 cCE("wfc", e400110, 1, (RR), rd),
19261 cCE("rfc", e500110, 1, (RR), rd),
19262
19263 cCL("ldfs", c100100, 2, (RF, ADDRGLDC), rd_cpaddr),
19264 cCL("ldfd", c108100, 2, (RF, ADDRGLDC), rd_cpaddr),
19265 cCL("ldfe", c500100, 2, (RF, ADDRGLDC), rd_cpaddr),
19266 cCL("ldfp", c508100, 2, (RF, ADDRGLDC), rd_cpaddr),
19267
19268 cCL("stfs", c000100, 2, (RF, ADDRGLDC), rd_cpaddr),
19269 cCL("stfd", c008100, 2, (RF, ADDRGLDC), rd_cpaddr),
19270 cCL("stfe", c400100, 2, (RF, ADDRGLDC), rd_cpaddr),
19271 cCL("stfp", c408100, 2, (RF, ADDRGLDC), rd_cpaddr),
19272
19273 cCL("mvfs", e008100, 2, (RF, RF_IF), rd_rm),
19274 cCL("mvfsp", e008120, 2, (RF, RF_IF), rd_rm),
19275 cCL("mvfsm", e008140, 2, (RF, RF_IF), rd_rm),
19276 cCL("mvfsz", e008160, 2, (RF, RF_IF), rd_rm),
19277 cCL("mvfd", e008180, 2, (RF, RF_IF), rd_rm),
19278 cCL("mvfdp", e0081a0, 2, (RF, RF_IF), rd_rm),
19279 cCL("mvfdm", e0081c0, 2, (RF, RF_IF), rd_rm),
19280 cCL("mvfdz", e0081e0, 2, (RF, RF_IF), rd_rm),
19281 cCL("mvfe", e088100, 2, (RF, RF_IF), rd_rm),
19282 cCL("mvfep", e088120, 2, (RF, RF_IF), rd_rm),
19283 cCL("mvfem", e088140, 2, (RF, RF_IF), rd_rm),
19284 cCL("mvfez", e088160, 2, (RF, RF_IF), rd_rm),
19285
19286 cCL("mnfs", e108100, 2, (RF, RF_IF), rd_rm),
19287 cCL("mnfsp", e108120, 2, (RF, RF_IF), rd_rm),
19288 cCL("mnfsm", e108140, 2, (RF, RF_IF), rd_rm),
19289 cCL("mnfsz", e108160, 2, (RF, RF_IF), rd_rm),
19290 cCL("mnfd", e108180, 2, (RF, RF_IF), rd_rm),
19291 cCL("mnfdp", e1081a0, 2, (RF, RF_IF), rd_rm),
19292 cCL("mnfdm", e1081c0, 2, (RF, RF_IF), rd_rm),
19293 cCL("mnfdz", e1081e0, 2, (RF, RF_IF), rd_rm),
19294 cCL("mnfe", e188100, 2, (RF, RF_IF), rd_rm),
19295 cCL("mnfep", e188120, 2, (RF, RF_IF), rd_rm),
19296 cCL("mnfem", e188140, 2, (RF, RF_IF), rd_rm),
19297 cCL("mnfez", e188160, 2, (RF, RF_IF), rd_rm),
19298
19299 cCL("abss", e208100, 2, (RF, RF_IF), rd_rm),
19300 cCL("abssp", e208120, 2, (RF, RF_IF), rd_rm),
19301 cCL("abssm", e208140, 2, (RF, RF_IF), rd_rm),
19302 cCL("abssz", e208160, 2, (RF, RF_IF), rd_rm),
19303 cCL("absd", e208180, 2, (RF, RF_IF), rd_rm),
19304 cCL("absdp", e2081a0, 2, (RF, RF_IF), rd_rm),
19305 cCL("absdm", e2081c0, 2, (RF, RF_IF), rd_rm),
19306 cCL("absdz", e2081e0, 2, (RF, RF_IF), rd_rm),
19307 cCL("abse", e288100, 2, (RF, RF_IF), rd_rm),
19308 cCL("absep", e288120, 2, (RF, RF_IF), rd_rm),
19309 cCL("absem", e288140, 2, (RF, RF_IF), rd_rm),
19310 cCL("absez", e288160, 2, (RF, RF_IF), rd_rm),
19311
19312 cCL("rnds", e308100, 2, (RF, RF_IF), rd_rm),
19313 cCL("rndsp", e308120, 2, (RF, RF_IF), rd_rm),
19314 cCL("rndsm", e308140, 2, (RF, RF_IF), rd_rm),
19315 cCL("rndsz", e308160, 2, (RF, RF_IF), rd_rm),
19316 cCL("rndd", e308180, 2, (RF, RF_IF), rd_rm),
19317 cCL("rnddp", e3081a0, 2, (RF, RF_IF), rd_rm),
19318 cCL("rnddm", e3081c0, 2, (RF, RF_IF), rd_rm),
19319 cCL("rnddz", e3081e0, 2, (RF, RF_IF), rd_rm),
19320 cCL("rnde", e388100, 2, (RF, RF_IF), rd_rm),
19321 cCL("rndep", e388120, 2, (RF, RF_IF), rd_rm),
19322 cCL("rndem", e388140, 2, (RF, RF_IF), rd_rm),
19323 cCL("rndez", e388160, 2, (RF, RF_IF), rd_rm),
19324
19325 cCL("sqts", e408100, 2, (RF, RF_IF), rd_rm),
19326 cCL("sqtsp", e408120, 2, (RF, RF_IF), rd_rm),
19327 cCL("sqtsm", e408140, 2, (RF, RF_IF), rd_rm),
19328 cCL("sqtsz", e408160, 2, (RF, RF_IF), rd_rm),
19329 cCL("sqtd", e408180, 2, (RF, RF_IF), rd_rm),
19330 cCL("sqtdp", e4081a0, 2, (RF, RF_IF), rd_rm),
19331 cCL("sqtdm", e4081c0, 2, (RF, RF_IF), rd_rm),
19332 cCL("sqtdz", e4081e0, 2, (RF, RF_IF), rd_rm),
19333 cCL("sqte", e488100, 2, (RF, RF_IF), rd_rm),
19334 cCL("sqtep", e488120, 2, (RF, RF_IF), rd_rm),
19335 cCL("sqtem", e488140, 2, (RF, RF_IF), rd_rm),
19336 cCL("sqtez", e488160, 2, (RF, RF_IF), rd_rm),
19337
19338 cCL("logs", e508100, 2, (RF, RF_IF), rd_rm),
19339 cCL("logsp", e508120, 2, (RF, RF_IF), rd_rm),
19340 cCL("logsm", e508140, 2, (RF, RF_IF), rd_rm),
19341 cCL("logsz", e508160, 2, (RF, RF_IF), rd_rm),
19342 cCL("logd", e508180, 2, (RF, RF_IF), rd_rm),
19343 cCL("logdp", e5081a0, 2, (RF, RF_IF), rd_rm),
19344 cCL("logdm", e5081c0, 2, (RF, RF_IF), rd_rm),
19345 cCL("logdz", e5081e0, 2, (RF, RF_IF), rd_rm),
19346 cCL("loge", e588100, 2, (RF, RF_IF), rd_rm),
19347 cCL("logep", e588120, 2, (RF, RF_IF), rd_rm),
19348 cCL("logem", e588140, 2, (RF, RF_IF), rd_rm),
19349 cCL("logez", e588160, 2, (RF, RF_IF), rd_rm),
19350
19351 cCL("lgns", e608100, 2, (RF, RF_IF), rd_rm),
19352 cCL("lgnsp", e608120, 2, (RF, RF_IF), rd_rm),
19353 cCL("lgnsm", e608140, 2, (RF, RF_IF), rd_rm),
19354 cCL("lgnsz", e608160, 2, (RF, RF_IF), rd_rm),
19355 cCL("lgnd", e608180, 2, (RF, RF_IF), rd_rm),
19356 cCL("lgndp", e6081a0, 2, (RF, RF_IF), rd_rm),
19357 cCL("lgndm", e6081c0, 2, (RF, RF_IF), rd_rm),
19358 cCL("lgndz", e6081e0, 2, (RF, RF_IF), rd_rm),
19359 cCL("lgne", e688100, 2, (RF, RF_IF), rd_rm),
19360 cCL("lgnep", e688120, 2, (RF, RF_IF), rd_rm),
19361 cCL("lgnem", e688140, 2, (RF, RF_IF), rd_rm),
19362 cCL("lgnez", e688160, 2, (RF, RF_IF), rd_rm),
19363
19364 cCL("exps", e708100, 2, (RF, RF_IF), rd_rm),
19365 cCL("expsp", e708120, 2, (RF, RF_IF), rd_rm),
19366 cCL("expsm", e708140, 2, (RF, RF_IF), rd_rm),
19367 cCL("expsz", e708160, 2, (RF, RF_IF), rd_rm),
19368 cCL("expd", e708180, 2, (RF, RF_IF), rd_rm),
19369 cCL("expdp", e7081a0, 2, (RF, RF_IF), rd_rm),
19370 cCL("expdm", e7081c0, 2, (RF, RF_IF), rd_rm),
19371 cCL("expdz", e7081e0, 2, (RF, RF_IF), rd_rm),
19372 cCL("expe", e788100, 2, (RF, RF_IF), rd_rm),
19373 cCL("expep", e788120, 2, (RF, RF_IF), rd_rm),
19374 cCL("expem", e788140, 2, (RF, RF_IF), rd_rm),
19375 cCL("expdz", e788160, 2, (RF, RF_IF), rd_rm),
19376
19377 cCL("sins", e808100, 2, (RF, RF_IF), rd_rm),
19378 cCL("sinsp", e808120, 2, (RF, RF_IF), rd_rm),
19379 cCL("sinsm", e808140, 2, (RF, RF_IF), rd_rm),
19380 cCL("sinsz", e808160, 2, (RF, RF_IF), rd_rm),
19381 cCL("sind", e808180, 2, (RF, RF_IF), rd_rm),
19382 cCL("sindp", e8081a0, 2, (RF, RF_IF), rd_rm),
19383 cCL("sindm", e8081c0, 2, (RF, RF_IF), rd_rm),
19384 cCL("sindz", e8081e0, 2, (RF, RF_IF), rd_rm),
19385 cCL("sine", e888100, 2, (RF, RF_IF), rd_rm),
19386 cCL("sinep", e888120, 2, (RF, RF_IF), rd_rm),
19387 cCL("sinem", e888140, 2, (RF, RF_IF), rd_rm),
19388 cCL("sinez", e888160, 2, (RF, RF_IF), rd_rm),
19389
19390 cCL("coss", e908100, 2, (RF, RF_IF), rd_rm),
19391 cCL("cossp", e908120, 2, (RF, RF_IF), rd_rm),
19392 cCL("cossm", e908140, 2, (RF, RF_IF), rd_rm),
19393 cCL("cossz", e908160, 2, (RF, RF_IF), rd_rm),
19394 cCL("cosd", e908180, 2, (RF, RF_IF), rd_rm),
19395 cCL("cosdp", e9081a0, 2, (RF, RF_IF), rd_rm),
19396 cCL("cosdm", e9081c0, 2, (RF, RF_IF), rd_rm),
19397 cCL("cosdz", e9081e0, 2, (RF, RF_IF), rd_rm),
19398 cCL("cose", e988100, 2, (RF, RF_IF), rd_rm),
19399 cCL("cosep", e988120, 2, (RF, RF_IF), rd_rm),
19400 cCL("cosem", e988140, 2, (RF, RF_IF), rd_rm),
19401 cCL("cosez", e988160, 2, (RF, RF_IF), rd_rm),
19402
19403 cCL("tans", ea08100, 2, (RF, RF_IF), rd_rm),
19404 cCL("tansp", ea08120, 2, (RF, RF_IF), rd_rm),
19405 cCL("tansm", ea08140, 2, (RF, RF_IF), rd_rm),
19406 cCL("tansz", ea08160, 2, (RF, RF_IF), rd_rm),
19407 cCL("tand", ea08180, 2, (RF, RF_IF), rd_rm),
19408 cCL("tandp", ea081a0, 2, (RF, RF_IF), rd_rm),
19409 cCL("tandm", ea081c0, 2, (RF, RF_IF), rd_rm),
19410 cCL("tandz", ea081e0, 2, (RF, RF_IF), rd_rm),
19411 cCL("tane", ea88100, 2, (RF, RF_IF), rd_rm),
19412 cCL("tanep", ea88120, 2, (RF, RF_IF), rd_rm),
19413 cCL("tanem", ea88140, 2, (RF, RF_IF), rd_rm),
19414 cCL("tanez", ea88160, 2, (RF, RF_IF), rd_rm),
19415
19416 cCL("asns", eb08100, 2, (RF, RF_IF), rd_rm),
19417 cCL("asnsp", eb08120, 2, (RF, RF_IF), rd_rm),
19418 cCL("asnsm", eb08140, 2, (RF, RF_IF), rd_rm),
19419 cCL("asnsz", eb08160, 2, (RF, RF_IF), rd_rm),
19420 cCL("asnd", eb08180, 2, (RF, RF_IF), rd_rm),
19421 cCL("asndp", eb081a0, 2, (RF, RF_IF), rd_rm),
19422 cCL("asndm", eb081c0, 2, (RF, RF_IF), rd_rm),
19423 cCL("asndz", eb081e0, 2, (RF, RF_IF), rd_rm),
19424 cCL("asne", eb88100, 2, (RF, RF_IF), rd_rm),
19425 cCL("asnep", eb88120, 2, (RF, RF_IF), rd_rm),
19426 cCL("asnem", eb88140, 2, (RF, RF_IF), rd_rm),
19427 cCL("asnez", eb88160, 2, (RF, RF_IF), rd_rm),
19428
19429 cCL("acss", ec08100, 2, (RF, RF_IF), rd_rm),
19430 cCL("acssp", ec08120, 2, (RF, RF_IF), rd_rm),
19431 cCL("acssm", ec08140, 2, (RF, RF_IF), rd_rm),
19432 cCL("acssz", ec08160, 2, (RF, RF_IF), rd_rm),
19433 cCL("acsd", ec08180, 2, (RF, RF_IF), rd_rm),
19434 cCL("acsdp", ec081a0, 2, (RF, RF_IF), rd_rm),
19435 cCL("acsdm", ec081c0, 2, (RF, RF_IF), rd_rm),
19436 cCL("acsdz", ec081e0, 2, (RF, RF_IF), rd_rm),
19437 cCL("acse", ec88100, 2, (RF, RF_IF), rd_rm),
19438 cCL("acsep", ec88120, 2, (RF, RF_IF), rd_rm),
19439 cCL("acsem", ec88140, 2, (RF, RF_IF), rd_rm),
19440 cCL("acsez", ec88160, 2, (RF, RF_IF), rd_rm),
19441
19442 cCL("atns", ed08100, 2, (RF, RF_IF), rd_rm),
19443 cCL("atnsp", ed08120, 2, (RF, RF_IF), rd_rm),
19444 cCL("atnsm", ed08140, 2, (RF, RF_IF), rd_rm),
19445 cCL("atnsz", ed08160, 2, (RF, RF_IF), rd_rm),
19446 cCL("atnd", ed08180, 2, (RF, RF_IF), rd_rm),
19447 cCL("atndp", ed081a0, 2, (RF, RF_IF), rd_rm),
19448 cCL("atndm", ed081c0, 2, (RF, RF_IF), rd_rm),
19449 cCL("atndz", ed081e0, 2, (RF, RF_IF), rd_rm),
19450 cCL("atne", ed88100, 2, (RF, RF_IF), rd_rm),
19451 cCL("atnep", ed88120, 2, (RF, RF_IF), rd_rm),
19452 cCL("atnem", ed88140, 2, (RF, RF_IF), rd_rm),
19453 cCL("atnez", ed88160, 2, (RF, RF_IF), rd_rm),
19454
19455 cCL("urds", ee08100, 2, (RF, RF_IF), rd_rm),
19456 cCL("urdsp", ee08120, 2, (RF, RF_IF), rd_rm),
19457 cCL("urdsm", ee08140, 2, (RF, RF_IF), rd_rm),
19458 cCL("urdsz", ee08160, 2, (RF, RF_IF), rd_rm),
19459 cCL("urdd", ee08180, 2, (RF, RF_IF), rd_rm),
19460 cCL("urddp", ee081a0, 2, (RF, RF_IF), rd_rm),
19461 cCL("urddm", ee081c0, 2, (RF, RF_IF), rd_rm),
19462 cCL("urddz", ee081e0, 2, (RF, RF_IF), rd_rm),
19463 cCL("urde", ee88100, 2, (RF, RF_IF), rd_rm),
19464 cCL("urdep", ee88120, 2, (RF, RF_IF), rd_rm),
19465 cCL("urdem", ee88140, 2, (RF, RF_IF), rd_rm),
19466 cCL("urdez", ee88160, 2, (RF, RF_IF), rd_rm),
19467
19468 cCL("nrms", ef08100, 2, (RF, RF_IF), rd_rm),
19469 cCL("nrmsp", ef08120, 2, (RF, RF_IF), rd_rm),
19470 cCL("nrmsm", ef08140, 2, (RF, RF_IF), rd_rm),
19471 cCL("nrmsz", ef08160, 2, (RF, RF_IF), rd_rm),
19472 cCL("nrmd", ef08180, 2, (RF, RF_IF), rd_rm),
19473 cCL("nrmdp", ef081a0, 2, (RF, RF_IF), rd_rm),
19474 cCL("nrmdm", ef081c0, 2, (RF, RF_IF), rd_rm),
19475 cCL("nrmdz", ef081e0, 2, (RF, RF_IF), rd_rm),
19476 cCL("nrme", ef88100, 2, (RF, RF_IF), rd_rm),
19477 cCL("nrmep", ef88120, 2, (RF, RF_IF), rd_rm),
19478 cCL("nrmem", ef88140, 2, (RF, RF_IF), rd_rm),
19479 cCL("nrmez", ef88160, 2, (RF, RF_IF), rd_rm),
19480
19481 cCL("adfs", e000100, 3, (RF, RF, RF_IF), rd_rn_rm),
19482 cCL("adfsp", e000120, 3, (RF, RF, RF_IF), rd_rn_rm),
19483 cCL("adfsm", e000140, 3, (RF, RF, RF_IF), rd_rn_rm),
19484 cCL("adfsz", e000160, 3, (RF, RF, RF_IF), rd_rn_rm),
19485 cCL("adfd", e000180, 3, (RF, RF, RF_IF), rd_rn_rm),
19486 cCL("adfdp", e0001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
19487 cCL("adfdm", e0001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
19488 cCL("adfdz", e0001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
19489 cCL("adfe", e080100, 3, (RF, RF, RF_IF), rd_rn_rm),
19490 cCL("adfep", e080120, 3, (RF, RF, RF_IF), rd_rn_rm),
19491 cCL("adfem", e080140, 3, (RF, RF, RF_IF), rd_rn_rm),
19492 cCL("adfez", e080160, 3, (RF, RF, RF_IF), rd_rn_rm),
19493
19494 cCL("sufs", e200100, 3, (RF, RF, RF_IF), rd_rn_rm),
19495 cCL("sufsp", e200120, 3, (RF, RF, RF_IF), rd_rn_rm),
19496 cCL("sufsm", e200140, 3, (RF, RF, RF_IF), rd_rn_rm),
19497 cCL("sufsz", e200160, 3, (RF, RF, RF_IF), rd_rn_rm),
19498 cCL("sufd", e200180, 3, (RF, RF, RF_IF), rd_rn_rm),
19499 cCL("sufdp", e2001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
19500 cCL("sufdm", e2001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
19501 cCL("sufdz", e2001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
19502 cCL("sufe", e280100, 3, (RF, RF, RF_IF), rd_rn_rm),
19503 cCL("sufep", e280120, 3, (RF, RF, RF_IF), rd_rn_rm),
19504 cCL("sufem", e280140, 3, (RF, RF, RF_IF), rd_rn_rm),
19505 cCL("sufez", e280160, 3, (RF, RF, RF_IF), rd_rn_rm),
19506
19507 cCL("rsfs", e300100, 3, (RF, RF, RF_IF), rd_rn_rm),
19508 cCL("rsfsp", e300120, 3, (RF, RF, RF_IF), rd_rn_rm),
19509 cCL("rsfsm", e300140, 3, (RF, RF, RF_IF), rd_rn_rm),
19510 cCL("rsfsz", e300160, 3, (RF, RF, RF_IF), rd_rn_rm),
19511 cCL("rsfd", e300180, 3, (RF, RF, RF_IF), rd_rn_rm),
19512 cCL("rsfdp", e3001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
19513 cCL("rsfdm", e3001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
19514 cCL("rsfdz", e3001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
19515 cCL("rsfe", e380100, 3, (RF, RF, RF_IF), rd_rn_rm),
19516 cCL("rsfep", e380120, 3, (RF, RF, RF_IF), rd_rn_rm),
19517 cCL("rsfem", e380140, 3, (RF, RF, RF_IF), rd_rn_rm),
19518 cCL("rsfez", e380160, 3, (RF, RF, RF_IF), rd_rn_rm),
19519
19520 cCL("mufs", e100100, 3, (RF, RF, RF_IF), rd_rn_rm),
19521 cCL("mufsp", e100120, 3, (RF, RF, RF_IF), rd_rn_rm),
19522 cCL("mufsm", e100140, 3, (RF, RF, RF_IF), rd_rn_rm),
19523 cCL("mufsz", e100160, 3, (RF, RF, RF_IF), rd_rn_rm),
19524 cCL("mufd", e100180, 3, (RF, RF, RF_IF), rd_rn_rm),
19525 cCL("mufdp", e1001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
19526 cCL("mufdm", e1001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
19527 cCL("mufdz", e1001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
19528 cCL("mufe", e180100, 3, (RF, RF, RF_IF), rd_rn_rm),
19529 cCL("mufep", e180120, 3, (RF, RF, RF_IF), rd_rn_rm),
19530 cCL("mufem", e180140, 3, (RF, RF, RF_IF), rd_rn_rm),
19531 cCL("mufez", e180160, 3, (RF, RF, RF_IF), rd_rn_rm),
19532
19533 cCL("dvfs", e400100, 3, (RF, RF, RF_IF), rd_rn_rm),
19534 cCL("dvfsp", e400120, 3, (RF, RF, RF_IF), rd_rn_rm),
19535 cCL("dvfsm", e400140, 3, (RF, RF, RF_IF), rd_rn_rm),
19536 cCL("dvfsz", e400160, 3, (RF, RF, RF_IF), rd_rn_rm),
19537 cCL("dvfd", e400180, 3, (RF, RF, RF_IF), rd_rn_rm),
19538 cCL("dvfdp", e4001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
19539 cCL("dvfdm", e4001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
19540 cCL("dvfdz", e4001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
19541 cCL("dvfe", e480100, 3, (RF, RF, RF_IF), rd_rn_rm),
19542 cCL("dvfep", e480120, 3, (RF, RF, RF_IF), rd_rn_rm),
19543 cCL("dvfem", e480140, 3, (RF, RF, RF_IF), rd_rn_rm),
19544 cCL("dvfez", e480160, 3, (RF, RF, RF_IF), rd_rn_rm),
19545
19546 cCL("rdfs", e500100, 3, (RF, RF, RF_IF), rd_rn_rm),
19547 cCL("rdfsp", e500120, 3, (RF, RF, RF_IF), rd_rn_rm),
19548 cCL("rdfsm", e500140, 3, (RF, RF, RF_IF), rd_rn_rm),
19549 cCL("rdfsz", e500160, 3, (RF, RF, RF_IF), rd_rn_rm),
19550 cCL("rdfd", e500180, 3, (RF, RF, RF_IF), rd_rn_rm),
19551 cCL("rdfdp", e5001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
19552 cCL("rdfdm", e5001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
19553 cCL("rdfdz", e5001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
19554 cCL("rdfe", e580100, 3, (RF, RF, RF_IF), rd_rn_rm),
19555 cCL("rdfep", e580120, 3, (RF, RF, RF_IF), rd_rn_rm),
19556 cCL("rdfem", e580140, 3, (RF, RF, RF_IF), rd_rn_rm),
19557 cCL("rdfez", e580160, 3, (RF, RF, RF_IF), rd_rn_rm),
19558
19559 cCL("pows", e600100, 3, (RF, RF, RF_IF), rd_rn_rm),
19560 cCL("powsp", e600120, 3, (RF, RF, RF_IF), rd_rn_rm),
19561 cCL("powsm", e600140, 3, (RF, RF, RF_IF), rd_rn_rm),
19562 cCL("powsz", e600160, 3, (RF, RF, RF_IF), rd_rn_rm),
19563 cCL("powd", e600180, 3, (RF, RF, RF_IF), rd_rn_rm),
19564 cCL("powdp", e6001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
19565 cCL("powdm", e6001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
19566 cCL("powdz", e6001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
19567 cCL("powe", e680100, 3, (RF, RF, RF_IF), rd_rn_rm),
19568 cCL("powep", e680120, 3, (RF, RF, RF_IF), rd_rn_rm),
19569 cCL("powem", e680140, 3, (RF, RF, RF_IF), rd_rn_rm),
19570 cCL("powez", e680160, 3, (RF, RF, RF_IF), rd_rn_rm),
19571
19572 cCL("rpws", e700100, 3, (RF, RF, RF_IF), rd_rn_rm),
19573 cCL("rpwsp", e700120, 3, (RF, RF, RF_IF), rd_rn_rm),
19574 cCL("rpwsm", e700140, 3, (RF, RF, RF_IF), rd_rn_rm),
19575 cCL("rpwsz", e700160, 3, (RF, RF, RF_IF), rd_rn_rm),
19576 cCL("rpwd", e700180, 3, (RF, RF, RF_IF), rd_rn_rm),
19577 cCL("rpwdp", e7001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
19578 cCL("rpwdm", e7001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
19579 cCL("rpwdz", e7001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
19580 cCL("rpwe", e780100, 3, (RF, RF, RF_IF), rd_rn_rm),
19581 cCL("rpwep", e780120, 3, (RF, RF, RF_IF), rd_rn_rm),
19582 cCL("rpwem", e780140, 3, (RF, RF, RF_IF), rd_rn_rm),
19583 cCL("rpwez", e780160, 3, (RF, RF, RF_IF), rd_rn_rm),
19584
19585 cCL("rmfs", e800100, 3, (RF, RF, RF_IF), rd_rn_rm),
19586 cCL("rmfsp", e800120, 3, (RF, RF, RF_IF), rd_rn_rm),
19587 cCL("rmfsm", e800140, 3, (RF, RF, RF_IF), rd_rn_rm),
19588 cCL("rmfsz", e800160, 3, (RF, RF, RF_IF), rd_rn_rm),
19589 cCL("rmfd", e800180, 3, (RF, RF, RF_IF), rd_rn_rm),
19590 cCL("rmfdp", e8001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
19591 cCL("rmfdm", e8001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
19592 cCL("rmfdz", e8001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
19593 cCL("rmfe", e880100, 3, (RF, RF, RF_IF), rd_rn_rm),
19594 cCL("rmfep", e880120, 3, (RF, RF, RF_IF), rd_rn_rm),
19595 cCL("rmfem", e880140, 3, (RF, RF, RF_IF), rd_rn_rm),
19596 cCL("rmfez", e880160, 3, (RF, RF, RF_IF), rd_rn_rm),
19597
19598 cCL("fmls", e900100, 3, (RF, RF, RF_IF), rd_rn_rm),
19599 cCL("fmlsp", e900120, 3, (RF, RF, RF_IF), rd_rn_rm),
19600 cCL("fmlsm", e900140, 3, (RF, RF, RF_IF), rd_rn_rm),
19601 cCL("fmlsz", e900160, 3, (RF, RF, RF_IF), rd_rn_rm),
19602 cCL("fmld", e900180, 3, (RF, RF, RF_IF), rd_rn_rm),
19603 cCL("fmldp", e9001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
19604 cCL("fmldm", e9001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
19605 cCL("fmldz", e9001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
19606 cCL("fmle", e980100, 3, (RF, RF, RF_IF), rd_rn_rm),
19607 cCL("fmlep", e980120, 3, (RF, RF, RF_IF), rd_rn_rm),
19608 cCL("fmlem", e980140, 3, (RF, RF, RF_IF), rd_rn_rm),
19609 cCL("fmlez", e980160, 3, (RF, RF, RF_IF), rd_rn_rm),
19610
19611 cCL("fdvs", ea00100, 3, (RF, RF, RF_IF), rd_rn_rm),
19612 cCL("fdvsp", ea00120, 3, (RF, RF, RF_IF), rd_rn_rm),
19613 cCL("fdvsm", ea00140, 3, (RF, RF, RF_IF), rd_rn_rm),
19614 cCL("fdvsz", ea00160, 3, (RF, RF, RF_IF), rd_rn_rm),
19615 cCL("fdvd", ea00180, 3, (RF, RF, RF_IF), rd_rn_rm),
19616 cCL("fdvdp", ea001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
19617 cCL("fdvdm", ea001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
19618 cCL("fdvdz", ea001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
19619 cCL("fdve", ea80100, 3, (RF, RF, RF_IF), rd_rn_rm),
19620 cCL("fdvep", ea80120, 3, (RF, RF, RF_IF), rd_rn_rm),
19621 cCL("fdvem", ea80140, 3, (RF, RF, RF_IF), rd_rn_rm),
19622 cCL("fdvez", ea80160, 3, (RF, RF, RF_IF), rd_rn_rm),
19623
19624 cCL("frds", eb00100, 3, (RF, RF, RF_IF), rd_rn_rm),
19625 cCL("frdsp", eb00120, 3, (RF, RF, RF_IF), rd_rn_rm),
19626 cCL("frdsm", eb00140, 3, (RF, RF, RF_IF), rd_rn_rm),
19627 cCL("frdsz", eb00160, 3, (RF, RF, RF_IF), rd_rn_rm),
19628 cCL("frdd", eb00180, 3, (RF, RF, RF_IF), rd_rn_rm),
19629 cCL("frddp", eb001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
19630 cCL("frddm", eb001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
19631 cCL("frddz", eb001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
19632 cCL("frde", eb80100, 3, (RF, RF, RF_IF), rd_rn_rm),
19633 cCL("frdep", eb80120, 3, (RF, RF, RF_IF), rd_rn_rm),
19634 cCL("frdem", eb80140, 3, (RF, RF, RF_IF), rd_rn_rm),
19635 cCL("frdez", eb80160, 3, (RF, RF, RF_IF), rd_rn_rm),
19636
19637 cCL("pols", ec00100, 3, (RF, RF, RF_IF), rd_rn_rm),
19638 cCL("polsp", ec00120, 3, (RF, RF, RF_IF), rd_rn_rm),
19639 cCL("polsm", ec00140, 3, (RF, RF, RF_IF), rd_rn_rm),
19640 cCL("polsz", ec00160, 3, (RF, RF, RF_IF), rd_rn_rm),
19641 cCL("pold", ec00180, 3, (RF, RF, RF_IF), rd_rn_rm),
19642 cCL("poldp", ec001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
19643 cCL("poldm", ec001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
19644 cCL("poldz", ec001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
19645 cCL("pole", ec80100, 3, (RF, RF, RF_IF), rd_rn_rm),
19646 cCL("polep", ec80120, 3, (RF, RF, RF_IF), rd_rn_rm),
19647 cCL("polem", ec80140, 3, (RF, RF, RF_IF), rd_rn_rm),
19648 cCL("polez", ec80160, 3, (RF, RF, RF_IF), rd_rn_rm),
19649
19650 cCE("cmf", e90f110, 2, (RF, RF_IF), fpa_cmp),
19651 C3E("cmfe", ed0f110, 2, (RF, RF_IF), fpa_cmp),
19652 cCE("cnf", eb0f110, 2, (RF, RF_IF), fpa_cmp),
19653 C3E("cnfe", ef0f110, 2, (RF, RF_IF), fpa_cmp),
19654
19655 cCL("flts", e000110, 2, (RF, RR), rn_rd),
19656 cCL("fltsp", e000130, 2, (RF, RR), rn_rd),
19657 cCL("fltsm", e000150, 2, (RF, RR), rn_rd),
19658 cCL("fltsz", e000170, 2, (RF, RR), rn_rd),
19659 cCL("fltd", e000190, 2, (RF, RR), rn_rd),
19660 cCL("fltdp", e0001b0, 2, (RF, RR), rn_rd),
19661 cCL("fltdm", e0001d0, 2, (RF, RR), rn_rd),
19662 cCL("fltdz", e0001f0, 2, (RF, RR), rn_rd),
19663 cCL("flte", e080110, 2, (RF, RR), rn_rd),
19664 cCL("fltep", e080130, 2, (RF, RR), rn_rd),
19665 cCL("fltem", e080150, 2, (RF, RR), rn_rd),
19666 cCL("fltez", e080170, 2, (RF, RR), rn_rd),
b99bd4ef 19667
c19d1205
ZW
19668 /* The implementation of the FIX instruction is broken on some
19669 assemblers, in that it accepts a precision specifier as well as a
19670 rounding specifier, despite the fact that this is meaningless.
19671 To be more compatible, we accept it as well, though of course it
19672 does not set any bits. */
21d799b5
NC
19673 cCE("fix", e100110, 2, (RR, RF), rd_rm),
19674 cCL("fixp", e100130, 2, (RR, RF), rd_rm),
19675 cCL("fixm", e100150, 2, (RR, RF), rd_rm),
19676 cCL("fixz", e100170, 2, (RR, RF), rd_rm),
19677 cCL("fixsp", e100130, 2, (RR, RF), rd_rm),
19678 cCL("fixsm", e100150, 2, (RR, RF), rd_rm),
19679 cCL("fixsz", e100170, 2, (RR, RF), rd_rm),
19680 cCL("fixdp", e100130, 2, (RR, RF), rd_rm),
19681 cCL("fixdm", e100150, 2, (RR, RF), rd_rm),
19682 cCL("fixdz", e100170, 2, (RR, RF), rd_rm),
19683 cCL("fixep", e100130, 2, (RR, RF), rd_rm),
19684 cCL("fixem", e100150, 2, (RR, RF), rd_rm),
19685 cCL("fixez", e100170, 2, (RR, RF), rd_rm),
bfae80f2 19686
c19d1205 19687 /* Instructions that were new with the real FPA, call them V2. */
c921be7d
NC
19688#undef ARM_VARIANT
19689#define ARM_VARIANT & fpu_fpa_ext_v2
19690
21d799b5
NC
19691 cCE("lfm", c100200, 3, (RF, I4b, ADDR), fpa_ldmstm),
19692 cCL("lfmfd", c900200, 3, (RF, I4b, ADDR), fpa_ldmstm),
19693 cCL("lfmea", d100200, 3, (RF, I4b, ADDR), fpa_ldmstm),
19694 cCE("sfm", c000200, 3, (RF, I4b, ADDR), fpa_ldmstm),
19695 cCL("sfmfd", d000200, 3, (RF, I4b, ADDR), fpa_ldmstm),
19696 cCL("sfmea", c800200, 3, (RF, I4b, ADDR), fpa_ldmstm),
c19d1205 19697
c921be7d
NC
19698#undef ARM_VARIANT
19699#define ARM_VARIANT & fpu_vfp_ext_v1xd /* VFP V1xD (single precision). */
19700
c19d1205 19701 /* Moves and type conversions. */
21d799b5
NC
19702 cCE("fcpys", eb00a40, 2, (RVS, RVS), vfp_sp_monadic),
19703 cCE("fmrs", e100a10, 2, (RR, RVS), vfp_reg_from_sp),
19704 cCE("fmsr", e000a10, 2, (RVS, RR), vfp_sp_from_reg),
19705 cCE("fmstat", ef1fa10, 0, (), noargs),
7465e07a
NC
19706 cCE("vmrs", ef00a10, 2, (APSR_RR, RVC), vmrs),
19707 cCE("vmsr", ee00a10, 2, (RVC, RR), vmsr),
21d799b5
NC
19708 cCE("fsitos", eb80ac0, 2, (RVS, RVS), vfp_sp_monadic),
19709 cCE("fuitos", eb80a40, 2, (RVS, RVS), vfp_sp_monadic),
19710 cCE("ftosis", ebd0a40, 2, (RVS, RVS), vfp_sp_monadic),
19711 cCE("ftosizs", ebd0ac0, 2, (RVS, RVS), vfp_sp_monadic),
19712 cCE("ftouis", ebc0a40, 2, (RVS, RVS), vfp_sp_monadic),
19713 cCE("ftouizs", ebc0ac0, 2, (RVS, RVS), vfp_sp_monadic),
19714 cCE("fmrx", ef00a10, 2, (RR, RVC), rd_rn),
19715 cCE("fmxr", ee00a10, 2, (RVC, RR), rn_rd),
c19d1205
ZW
19716
19717 /* Memory operations. */
21d799b5
NC
19718 cCE("flds", d100a00, 2, (RVS, ADDRGLDC), vfp_sp_ldst),
19719 cCE("fsts", d000a00, 2, (RVS, ADDRGLDC), vfp_sp_ldst),
55881a11
MGD
19720 cCE("fldmias", c900a00, 2, (RRnpctw, VRSLST), vfp_sp_ldstmia),
19721 cCE("fldmfds", c900a00, 2, (RRnpctw, VRSLST), vfp_sp_ldstmia),
19722 cCE("fldmdbs", d300a00, 2, (RRnpctw, VRSLST), vfp_sp_ldstmdb),
19723 cCE("fldmeas", d300a00, 2, (RRnpctw, VRSLST), vfp_sp_ldstmdb),
19724 cCE("fldmiax", c900b00, 2, (RRnpctw, VRDLST), vfp_xp_ldstmia),
19725 cCE("fldmfdx", c900b00, 2, (RRnpctw, VRDLST), vfp_xp_ldstmia),
19726 cCE("fldmdbx", d300b00, 2, (RRnpctw, VRDLST), vfp_xp_ldstmdb),
19727 cCE("fldmeax", d300b00, 2, (RRnpctw, VRDLST), vfp_xp_ldstmdb),
19728 cCE("fstmias", c800a00, 2, (RRnpctw, VRSLST), vfp_sp_ldstmia),
19729 cCE("fstmeas", c800a00, 2, (RRnpctw, VRSLST), vfp_sp_ldstmia),
19730 cCE("fstmdbs", d200a00, 2, (RRnpctw, VRSLST), vfp_sp_ldstmdb),
19731 cCE("fstmfds", d200a00, 2, (RRnpctw, VRSLST), vfp_sp_ldstmdb),
19732 cCE("fstmiax", c800b00, 2, (RRnpctw, VRDLST), vfp_xp_ldstmia),
19733 cCE("fstmeax", c800b00, 2, (RRnpctw, VRDLST), vfp_xp_ldstmia),
19734 cCE("fstmdbx", d200b00, 2, (RRnpctw, VRDLST), vfp_xp_ldstmdb),
19735 cCE("fstmfdx", d200b00, 2, (RRnpctw, VRDLST), vfp_xp_ldstmdb),
bfae80f2 19736
c19d1205 19737 /* Monadic operations. */
21d799b5
NC
19738 cCE("fabss", eb00ac0, 2, (RVS, RVS), vfp_sp_monadic),
19739 cCE("fnegs", eb10a40, 2, (RVS, RVS), vfp_sp_monadic),
19740 cCE("fsqrts", eb10ac0, 2, (RVS, RVS), vfp_sp_monadic),
c19d1205
ZW
19741
19742 /* Dyadic operations. */
21d799b5
NC
19743 cCE("fadds", e300a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
19744 cCE("fsubs", e300a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
19745 cCE("fmuls", e200a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
19746 cCE("fdivs", e800a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
19747 cCE("fmacs", e000a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
19748 cCE("fmscs", e100a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
19749 cCE("fnmuls", e200a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
19750 cCE("fnmacs", e000a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
19751 cCE("fnmscs", e100a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
b99bd4ef 19752
c19d1205 19753 /* Comparisons. */
21d799b5
NC
19754 cCE("fcmps", eb40a40, 2, (RVS, RVS), vfp_sp_monadic),
19755 cCE("fcmpzs", eb50a40, 1, (RVS), vfp_sp_compare_z),
19756 cCE("fcmpes", eb40ac0, 2, (RVS, RVS), vfp_sp_monadic),
19757 cCE("fcmpezs", eb50ac0, 1, (RVS), vfp_sp_compare_z),
b99bd4ef 19758
62f3b8c8
PB
19759 /* Double precision load/store are still present on single precision
19760 implementations. */
19761 cCE("fldd", d100b00, 2, (RVD, ADDRGLDC), vfp_dp_ldst),
19762 cCE("fstd", d000b00, 2, (RVD, ADDRGLDC), vfp_dp_ldst),
55881a11
MGD
19763 cCE("fldmiad", c900b00, 2, (RRnpctw, VRDLST), vfp_dp_ldstmia),
19764 cCE("fldmfdd", c900b00, 2, (RRnpctw, VRDLST), vfp_dp_ldstmia),
19765 cCE("fldmdbd", d300b00, 2, (RRnpctw, VRDLST), vfp_dp_ldstmdb),
19766 cCE("fldmead", d300b00, 2, (RRnpctw, VRDLST), vfp_dp_ldstmdb),
19767 cCE("fstmiad", c800b00, 2, (RRnpctw, VRDLST), vfp_dp_ldstmia),
19768 cCE("fstmead", c800b00, 2, (RRnpctw, VRDLST), vfp_dp_ldstmia),
19769 cCE("fstmdbd", d200b00, 2, (RRnpctw, VRDLST), vfp_dp_ldstmdb),
19770 cCE("fstmfdd", d200b00, 2, (RRnpctw, VRDLST), vfp_dp_ldstmdb),
62f3b8c8 19771
c921be7d
NC
19772#undef ARM_VARIANT
19773#define ARM_VARIANT & fpu_vfp_ext_v1 /* VFP V1 (Double precision). */
19774
c19d1205 19775 /* Moves and type conversions. */
21d799b5
NC
19776 cCE("fcpyd", eb00b40, 2, (RVD, RVD), vfp_dp_rd_rm),
19777 cCE("fcvtds", eb70ac0, 2, (RVD, RVS), vfp_dp_sp_cvt),
19778 cCE("fcvtsd", eb70bc0, 2, (RVS, RVD), vfp_sp_dp_cvt),
19779 cCE("fmdhr", e200b10, 2, (RVD, RR), vfp_dp_rn_rd),
19780 cCE("fmdlr", e000b10, 2, (RVD, RR), vfp_dp_rn_rd),
19781 cCE("fmrdh", e300b10, 2, (RR, RVD), vfp_dp_rd_rn),
19782 cCE("fmrdl", e100b10, 2, (RR, RVD), vfp_dp_rd_rn),
19783 cCE("fsitod", eb80bc0, 2, (RVD, RVS), vfp_dp_sp_cvt),
19784 cCE("fuitod", eb80b40, 2, (RVD, RVS), vfp_dp_sp_cvt),
19785 cCE("ftosid", ebd0b40, 2, (RVS, RVD), vfp_sp_dp_cvt),
19786 cCE("ftosizd", ebd0bc0, 2, (RVS, RVD), vfp_sp_dp_cvt),
19787 cCE("ftouid", ebc0b40, 2, (RVS, RVD), vfp_sp_dp_cvt),
19788 cCE("ftouizd", ebc0bc0, 2, (RVS, RVD), vfp_sp_dp_cvt),
c19d1205 19789
c19d1205 19790 /* Monadic operations. */
21d799b5
NC
19791 cCE("fabsd", eb00bc0, 2, (RVD, RVD), vfp_dp_rd_rm),
19792 cCE("fnegd", eb10b40, 2, (RVD, RVD), vfp_dp_rd_rm),
19793 cCE("fsqrtd", eb10bc0, 2, (RVD, RVD), vfp_dp_rd_rm),
c19d1205
ZW
19794
19795 /* Dyadic operations. */
21d799b5
NC
19796 cCE("faddd", e300b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
19797 cCE("fsubd", e300b40, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
19798 cCE("fmuld", e200b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
19799 cCE("fdivd", e800b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
19800 cCE("fmacd", e000b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
19801 cCE("fmscd", e100b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
19802 cCE("fnmuld", e200b40, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
19803 cCE("fnmacd", e000b40, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
19804 cCE("fnmscd", e100b40, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
b99bd4ef 19805
c19d1205 19806 /* Comparisons. */
21d799b5
NC
19807 cCE("fcmpd", eb40b40, 2, (RVD, RVD), vfp_dp_rd_rm),
19808 cCE("fcmpzd", eb50b40, 1, (RVD), vfp_dp_rd),
19809 cCE("fcmped", eb40bc0, 2, (RVD, RVD), vfp_dp_rd_rm),
19810 cCE("fcmpezd", eb50bc0, 1, (RVD), vfp_dp_rd),
c19d1205 19811
c921be7d
NC
19812#undef ARM_VARIANT
19813#define ARM_VARIANT & fpu_vfp_ext_v2
19814
21d799b5
NC
19815 cCE("fmsrr", c400a10, 3, (VRSLST, RR, RR), vfp_sp2_from_reg2),
19816 cCE("fmrrs", c500a10, 3, (RR, RR, VRSLST), vfp_reg2_from_sp2),
19817 cCE("fmdrr", c400b10, 3, (RVD, RR, RR), vfp_dp_rm_rd_rn),
19818 cCE("fmrrd", c500b10, 3, (RR, RR, RVD), vfp_dp_rd_rn_rm),
5287ad62 19819
037e8744
JB
19820/* Instructions which may belong to either the Neon or VFP instruction sets.
19821 Individual encoder functions perform additional architecture checks. */
c921be7d
NC
19822#undef ARM_VARIANT
19823#define ARM_VARIANT & fpu_vfp_ext_v1xd
19824#undef THUMB_VARIANT
19825#define THUMB_VARIANT & fpu_vfp_ext_v1xd
19826
037e8744
JB
19827 /* These mnemonics are unique to VFP. */
19828 NCE(vsqrt, 0, 2, (RVSD, RVSD), vfp_nsyn_sqrt),
19829 NCE(vdiv, 0, 3, (RVSD, RVSD, RVSD), vfp_nsyn_div),
21d799b5
NC
19830 nCE(vnmul, _vnmul, 3, (RVSD, RVSD, RVSD), vfp_nsyn_nmul),
19831 nCE(vnmla, _vnmla, 3, (RVSD, RVSD, RVSD), vfp_nsyn_nmul),
19832 nCE(vnmls, _vnmls, 3, (RVSD, RVSD, RVSD), vfp_nsyn_nmul),
aacf0b33
KT
19833 nCE(vcmp, _vcmp, 2, (RVSD, RSVD_FI0), vfp_nsyn_cmp),
19834 nCE(vcmpe, _vcmpe, 2, (RVSD, RSVD_FI0), vfp_nsyn_cmp),
037e8744
JB
19835 NCE(vpush, 0, 1, (VRSDLST), vfp_nsyn_push),
19836 NCE(vpop, 0, 1, (VRSDLST), vfp_nsyn_pop),
19837 NCE(vcvtz, 0, 2, (RVSD, RVSD), vfp_nsyn_cvtz),
19838
19839 /* Mnemonics shared by Neon and VFP. */
21d799b5
NC
19840 nCEF(vmul, _vmul, 3, (RNSDQ, oRNSDQ, RNSDQ_RNSC), neon_mul),
19841 nCEF(vmla, _vmla, 3, (RNSDQ, oRNSDQ, RNSDQ_RNSC), neon_mac_maybe_scalar),
19842 nCEF(vmls, _vmls, 3, (RNSDQ, oRNSDQ, RNSDQ_RNSC), neon_mac_maybe_scalar),
037e8744 19843
21d799b5
NC
19844 nCEF(vadd, _vadd, 3, (RNSDQ, oRNSDQ, RNSDQ), neon_addsub_if_i),
19845 nCEF(vsub, _vsub, 3, (RNSDQ, oRNSDQ, RNSDQ), neon_addsub_if_i),
037e8744
JB
19846
19847 NCEF(vabs, 1b10300, 2, (RNSDQ, RNSDQ), neon_abs_neg),
19848 NCEF(vneg, 1b10380, 2, (RNSDQ, RNSDQ), neon_abs_neg),
19849
55881a11
MGD
19850 NCE(vldm, c900b00, 2, (RRnpctw, VRSDLST), neon_ldm_stm),
19851 NCE(vldmia, c900b00, 2, (RRnpctw, VRSDLST), neon_ldm_stm),
19852 NCE(vldmdb, d100b00, 2, (RRnpctw, VRSDLST), neon_ldm_stm),
19853 NCE(vstm, c800b00, 2, (RRnpctw, VRSDLST), neon_ldm_stm),
19854 NCE(vstmia, c800b00, 2, (RRnpctw, VRSDLST), neon_ldm_stm),
19855 NCE(vstmdb, d000b00, 2, (RRnpctw, VRSDLST), neon_ldm_stm),
4962c51a
MS
19856 NCE(vldr, d100b00, 2, (RVSD, ADDRGLDC), neon_ldr_str),
19857 NCE(vstr, d000b00, 2, (RVSD, ADDRGLDC), neon_ldr_str),
037e8744 19858
5f1af56b 19859 nCEF(vcvt, _vcvt, 3, (RNSDQ, RNSDQ, oI32z), neon_cvt),
e3e535bc 19860 nCEF(vcvtr, _vcvt, 2, (RNSDQ, RNSDQ), neon_cvtr),
c70a8987
MGD
19861 NCEF(vcvtb, eb20a40, 2, (RVSD, RVSD), neon_cvtb),
19862 NCEF(vcvtt, eb20a40, 2, (RVSD, RVSD), neon_cvtt),
f31fef98 19863
037e8744
JB
19864
19865 /* NOTE: All VMOV encoding is special-cased! */
19866 NCE(vmov, 0, 1, (VMOV), neon_mov),
19867 NCE(vmovq, 0, 1, (VMOV), neon_mov),
19868
c921be7d
NC
19869#undef THUMB_VARIANT
19870#define THUMB_VARIANT & fpu_neon_ext_v1
19871#undef ARM_VARIANT
19872#define ARM_VARIANT & fpu_neon_ext_v1
19873
5287ad62
JB
19874 /* Data processing with three registers of the same length. */
19875 /* integer ops, valid types S8 S16 S32 U8 U16 U32. */
19876 NUF(vaba, 0000710, 3, (RNDQ, RNDQ, RNDQ), neon_dyadic_i_su),
19877 NUF(vabaq, 0000710, 3, (RNQ, RNQ, RNQ), neon_dyadic_i_su),
19878 NUF(vhadd, 0000000, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_i_su),
19879 NUF(vhaddq, 0000000, 3, (RNQ, oRNQ, RNQ), neon_dyadic_i_su),
19880 NUF(vrhadd, 0000100, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_i_su),
19881 NUF(vrhaddq, 0000100, 3, (RNQ, oRNQ, RNQ), neon_dyadic_i_su),
19882 NUF(vhsub, 0000200, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_i_su),
19883 NUF(vhsubq, 0000200, 3, (RNQ, oRNQ, RNQ), neon_dyadic_i_su),
19884 /* integer ops, valid types S8 S16 S32 S64 U8 U16 U32 U64. */
19885 NUF(vqadd, 0000010, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_i64_su),
19886 NUF(vqaddq, 0000010, 3, (RNQ, oRNQ, RNQ), neon_dyadic_i64_su),
19887 NUF(vqsub, 0000210, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_i64_su),
19888 NUF(vqsubq, 0000210, 3, (RNQ, oRNQ, RNQ), neon_dyadic_i64_su),
627907b7
JB
19889 NUF(vrshl, 0000500, 3, (RNDQ, oRNDQ, RNDQ), neon_rshl),
19890 NUF(vrshlq, 0000500, 3, (RNQ, oRNQ, RNQ), neon_rshl),
19891 NUF(vqrshl, 0000510, 3, (RNDQ, oRNDQ, RNDQ), neon_rshl),
19892 NUF(vqrshlq, 0000510, 3, (RNQ, oRNQ, RNQ), neon_rshl),
5287ad62
JB
19893 /* If not immediate, fall back to neon_dyadic_i64_su.
19894 shl_imm should accept I8 I16 I32 I64,
19895 qshl_imm should accept S8 S16 S32 S64 U8 U16 U32 U64. */
21d799b5
NC
19896 nUF(vshl, _vshl, 3, (RNDQ, oRNDQ, RNDQ_I63b), neon_shl_imm),
19897 nUF(vshlq, _vshl, 3, (RNQ, oRNQ, RNDQ_I63b), neon_shl_imm),
19898 nUF(vqshl, _vqshl, 3, (RNDQ, oRNDQ, RNDQ_I63b), neon_qshl_imm),
19899 nUF(vqshlq, _vqshl, 3, (RNQ, oRNQ, RNDQ_I63b), neon_qshl_imm),
5287ad62 19900 /* Logic ops, types optional & ignored. */
4316f0d2
DG
19901 nUF(vand, _vand, 3, (RNDQ, oRNDQ, RNDQ_Ibig), neon_logic),
19902 nUF(vandq, _vand, 3, (RNQ, oRNQ, RNDQ_Ibig), neon_logic),
19903 nUF(vbic, _vbic, 3, (RNDQ, oRNDQ, RNDQ_Ibig), neon_logic),
19904 nUF(vbicq, _vbic, 3, (RNQ, oRNQ, RNDQ_Ibig), neon_logic),
19905 nUF(vorr, _vorr, 3, (RNDQ, oRNDQ, RNDQ_Ibig), neon_logic),
19906 nUF(vorrq, _vorr, 3, (RNQ, oRNQ, RNDQ_Ibig), neon_logic),
19907 nUF(vorn, _vorn, 3, (RNDQ, oRNDQ, RNDQ_Ibig), neon_logic),
19908 nUF(vornq, _vorn, 3, (RNQ, oRNQ, RNDQ_Ibig), neon_logic),
19909 nUF(veor, _veor, 3, (RNDQ, oRNDQ, RNDQ), neon_logic),
19910 nUF(veorq, _veor, 3, (RNQ, oRNQ, RNQ), neon_logic),
5287ad62
JB
19911 /* Bitfield ops, untyped. */
19912 NUF(vbsl, 1100110, 3, (RNDQ, RNDQ, RNDQ), neon_bitfield),
19913 NUF(vbslq, 1100110, 3, (RNQ, RNQ, RNQ), neon_bitfield),
19914 NUF(vbit, 1200110, 3, (RNDQ, RNDQ, RNDQ), neon_bitfield),
19915 NUF(vbitq, 1200110, 3, (RNQ, RNQ, RNQ), neon_bitfield),
19916 NUF(vbif, 1300110, 3, (RNDQ, RNDQ, RNDQ), neon_bitfield),
19917 NUF(vbifq, 1300110, 3, (RNQ, RNQ, RNQ), neon_bitfield),
19918 /* Int and float variants, types S8 S16 S32 U8 U16 U32 F32. */
21d799b5
NC
19919 nUF(vabd, _vabd, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_if_su),
19920 nUF(vabdq, _vabd, 3, (RNQ, oRNQ, RNQ), neon_dyadic_if_su),
19921 nUF(vmax, _vmax, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_if_su),
19922 nUF(vmaxq, _vmax, 3, (RNQ, oRNQ, RNQ), neon_dyadic_if_su),
19923 nUF(vmin, _vmin, 3, (RNDQ, oRNDQ, RNDQ), neon_dyadic_if_su),
19924 nUF(vminq, _vmin, 3, (RNQ, oRNQ, RNQ), neon_dyadic_if_su),
5287ad62
JB
19925 /* Comparisons. Types S8 S16 S32 U8 U16 U32 F32. Non-immediate versions fall
19926 back to neon_dyadic_if_su. */
21d799b5
NC
19927 nUF(vcge, _vcge, 3, (RNDQ, oRNDQ, RNDQ_I0), neon_cmp),
19928 nUF(vcgeq, _vcge, 3, (RNQ, oRNQ, RNDQ_I0), neon_cmp),
19929 nUF(vcgt, _vcgt, 3, (RNDQ, oRNDQ, RNDQ_I0), neon_cmp),
19930 nUF(vcgtq, _vcgt, 3, (RNQ, oRNQ, RNDQ_I0), neon_cmp),
19931 nUF(vclt, _vclt, 3, (RNDQ, oRNDQ, RNDQ_I0), neon_cmp_inv),
19932 nUF(vcltq, _vclt, 3, (RNQ, oRNQ, RNDQ_I0), neon_cmp_inv),
19933 nUF(vcle, _vcle, 3, (RNDQ, oRNDQ, RNDQ_I0), neon_cmp_inv),
19934 nUF(vcleq, _vcle, 3, (RNQ, oRNQ, RNDQ_I0), neon_cmp_inv),
428e3f1f 19935 /* Comparison. Type I8 I16 I32 F32. */
21d799b5
NC
19936 nUF(vceq, _vceq, 3, (RNDQ, oRNDQ, RNDQ_I0), neon_ceq),
19937 nUF(vceqq, _vceq, 3, (RNQ, oRNQ, RNDQ_I0), neon_ceq),
5287ad62 19938 /* As above, D registers only. */
21d799b5
NC
19939 nUF(vpmax, _vpmax, 3, (RND, oRND, RND), neon_dyadic_if_su_d),
19940 nUF(vpmin, _vpmin, 3, (RND, oRND, RND), neon_dyadic_if_su_d),
5287ad62 19941 /* Int and float variants, signedness unimportant. */
21d799b5
NC
19942 nUF(vmlaq, _vmla, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_mac_maybe_scalar),
19943 nUF(vmlsq, _vmls, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_mac_maybe_scalar),
19944 nUF(vpadd, _vpadd, 3, (RND, oRND, RND), neon_dyadic_if_i_d),
5287ad62 19945 /* Add/sub take types I8 I16 I32 I64 F32. */
21d799b5
NC
19946 nUF(vaddq, _vadd, 3, (RNQ, oRNQ, RNQ), neon_addsub_if_i),
19947 nUF(vsubq, _vsub, 3, (RNQ, oRNQ, RNQ), neon_addsub_if_i),
5287ad62
JB
19948 /* vtst takes sizes 8, 16, 32. */
19949 NUF(vtst, 0000810, 3, (RNDQ, oRNDQ, RNDQ), neon_tst),
19950 NUF(vtstq, 0000810, 3, (RNQ, oRNQ, RNQ), neon_tst),
19951 /* VMUL takes I8 I16 I32 F32 P8. */
21d799b5 19952 nUF(vmulq, _vmul, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_mul),
5287ad62 19953 /* VQD{R}MULH takes S16 S32. */
21d799b5
NC
19954 nUF(vqdmulh, _vqdmulh, 3, (RNDQ, oRNDQ, RNDQ_RNSC), neon_qdmulh),
19955 nUF(vqdmulhq, _vqdmulh, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_qdmulh),
19956 nUF(vqrdmulh, _vqrdmulh, 3, (RNDQ, oRNDQ, RNDQ_RNSC), neon_qdmulh),
19957 nUF(vqrdmulhq, _vqrdmulh, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_qdmulh),
5287ad62
JB
19958 NUF(vacge, 0000e10, 3, (RNDQ, oRNDQ, RNDQ), neon_fcmp_absolute),
19959 NUF(vacgeq, 0000e10, 3, (RNQ, oRNQ, RNQ), neon_fcmp_absolute),
19960 NUF(vacgt, 0200e10, 3, (RNDQ, oRNDQ, RNDQ), neon_fcmp_absolute),
19961 NUF(vacgtq, 0200e10, 3, (RNQ, oRNQ, RNQ), neon_fcmp_absolute),
92559b5b
PB
19962 NUF(vaclt, 0200e10, 3, (RNDQ, oRNDQ, RNDQ), neon_fcmp_absolute_inv),
19963 NUF(vacltq, 0200e10, 3, (RNQ, oRNQ, RNQ), neon_fcmp_absolute_inv),
19964 NUF(vacle, 0000e10, 3, (RNDQ, oRNDQ, RNDQ), neon_fcmp_absolute_inv),
19965 NUF(vacleq, 0000e10, 3, (RNQ, oRNQ, RNQ), neon_fcmp_absolute_inv),
5287ad62
JB
19966 NUF(vrecps, 0000f10, 3, (RNDQ, oRNDQ, RNDQ), neon_step),
19967 NUF(vrecpsq, 0000f10, 3, (RNQ, oRNQ, RNQ), neon_step),
19968 NUF(vrsqrts, 0200f10, 3, (RNDQ, oRNDQ, RNDQ), neon_step),
19969 NUF(vrsqrtsq, 0200f10, 3, (RNQ, oRNQ, RNQ), neon_step),
d6b4b13e
MW
19970 /* ARM v8.1 extension. */
19971 nUF(vqrdmlah, _vqrdmlah, 3, (RNDQ, oRNDQ, RNDQ_RNSC), neon_qdmulh),
19972 nUF(vqrdmlahq, _vqrdmlah, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_qdmulh),
19973 nUF(vqrdmlsh, _vqrdmlsh, 3, (RNDQ, oRNDQ, RNDQ_RNSC), neon_qdmulh),
19974 nUF(vqrdmlshq, _vqrdmlsh, 3, (RNQ, oRNQ, RNDQ_RNSC), neon_qdmulh),
5287ad62
JB
19975
19976 /* Two address, int/float. Types S8 S16 S32 F32. */
5287ad62 19977 NUF(vabsq, 1b10300, 2, (RNQ, RNQ), neon_abs_neg),
5287ad62
JB
19978 NUF(vnegq, 1b10380, 2, (RNQ, RNQ), neon_abs_neg),
19979
19980 /* Data processing with two registers and a shift amount. */
19981 /* Right shifts, and variants with rounding.
19982 Types accepted S8 S16 S32 S64 U8 U16 U32 U64. */
19983 NUF(vshr, 0800010, 3, (RNDQ, oRNDQ, I64z), neon_rshift_round_imm),
19984 NUF(vshrq, 0800010, 3, (RNQ, oRNQ, I64z), neon_rshift_round_imm),
19985 NUF(vrshr, 0800210, 3, (RNDQ, oRNDQ, I64z), neon_rshift_round_imm),
19986 NUF(vrshrq, 0800210, 3, (RNQ, oRNQ, I64z), neon_rshift_round_imm),
19987 NUF(vsra, 0800110, 3, (RNDQ, oRNDQ, I64), neon_rshift_round_imm),
19988 NUF(vsraq, 0800110, 3, (RNQ, oRNQ, I64), neon_rshift_round_imm),
19989 NUF(vrsra, 0800310, 3, (RNDQ, oRNDQ, I64), neon_rshift_round_imm),
19990 NUF(vrsraq, 0800310, 3, (RNQ, oRNQ, I64), neon_rshift_round_imm),
19991 /* Shift and insert. Sizes accepted 8 16 32 64. */
19992 NUF(vsli, 1800510, 3, (RNDQ, oRNDQ, I63), neon_sli),
19993 NUF(vsliq, 1800510, 3, (RNQ, oRNQ, I63), neon_sli),
19994 NUF(vsri, 1800410, 3, (RNDQ, oRNDQ, I64), neon_sri),
19995 NUF(vsriq, 1800410, 3, (RNQ, oRNQ, I64), neon_sri),
19996 /* QSHL{U} immediate accepts S8 S16 S32 S64 U8 U16 U32 U64. */
19997 NUF(vqshlu, 1800610, 3, (RNDQ, oRNDQ, I63), neon_qshlu_imm),
19998 NUF(vqshluq, 1800610, 3, (RNQ, oRNQ, I63), neon_qshlu_imm),
19999 /* Right shift immediate, saturating & narrowing, with rounding variants.
20000 Types accepted S16 S32 S64 U16 U32 U64. */
20001 NUF(vqshrn, 0800910, 3, (RND, RNQ, I32z), neon_rshift_sat_narrow),
20002 NUF(vqrshrn, 0800950, 3, (RND, RNQ, I32z), neon_rshift_sat_narrow),
20003 /* As above, unsigned. Types accepted S16 S32 S64. */
20004 NUF(vqshrun, 0800810, 3, (RND, RNQ, I32z), neon_rshift_sat_narrow_u),
20005 NUF(vqrshrun, 0800850, 3, (RND, RNQ, I32z), neon_rshift_sat_narrow_u),
20006 /* Right shift narrowing. Types accepted I16 I32 I64. */
20007 NUF(vshrn, 0800810, 3, (RND, RNQ, I32z), neon_rshift_narrow),
20008 NUF(vrshrn, 0800850, 3, (RND, RNQ, I32z), neon_rshift_narrow),
20009 /* Special case. Types S8 S16 S32 U8 U16 U32. Handles max shift variant. */
21d799b5 20010 nUF(vshll, _vshll, 3, (RNQ, RND, I32), neon_shll),
5287ad62 20011 /* CVT with optional immediate for fixed-point variant. */
21d799b5 20012 nUF(vcvtq, _vcvt, 3, (RNQ, RNQ, oI32b), neon_cvt),
b7fc2769 20013
4316f0d2
DG
20014 nUF(vmvn, _vmvn, 2, (RNDQ, RNDQ_Ibig), neon_mvn),
20015 nUF(vmvnq, _vmvn, 2, (RNQ, RNDQ_Ibig), neon_mvn),
5287ad62
JB
20016
20017 /* Data processing, three registers of different lengths. */
20018 /* Dyadic, long insns. Types S8 S16 S32 U8 U16 U32. */
20019 NUF(vabal, 0800500, 3, (RNQ, RND, RND), neon_abal),
20020 NUF(vabdl, 0800700, 3, (RNQ, RND, RND), neon_dyadic_long),
20021 NUF(vaddl, 0800000, 3, (RNQ, RND, RND), neon_dyadic_long),
20022 NUF(vsubl, 0800200, 3, (RNQ, RND, RND), neon_dyadic_long),
20023 /* If not scalar, fall back to neon_dyadic_long.
20024 Vector types as above, scalar types S16 S32 U16 U32. */
21d799b5
NC
20025 nUF(vmlal, _vmlal, 3, (RNQ, RND, RND_RNSC), neon_mac_maybe_scalar_long),
20026 nUF(vmlsl, _vmlsl, 3, (RNQ, RND, RND_RNSC), neon_mac_maybe_scalar_long),
5287ad62
JB
20027 /* Dyadic, widening insns. Types S8 S16 S32 U8 U16 U32. */
20028 NUF(vaddw, 0800100, 3, (RNQ, oRNQ, RND), neon_dyadic_wide),
20029 NUF(vsubw, 0800300, 3, (RNQ, oRNQ, RND), neon_dyadic_wide),
20030 /* Dyadic, narrowing insns. Types I16 I32 I64. */
20031 NUF(vaddhn, 0800400, 3, (RND, RNQ, RNQ), neon_dyadic_narrow),
20032 NUF(vraddhn, 1800400, 3, (RND, RNQ, RNQ), neon_dyadic_narrow),
20033 NUF(vsubhn, 0800600, 3, (RND, RNQ, RNQ), neon_dyadic_narrow),
20034 NUF(vrsubhn, 1800600, 3, (RND, RNQ, RNQ), neon_dyadic_narrow),
20035 /* Saturating doubling multiplies. Types S16 S32. */
21d799b5
NC
20036 nUF(vqdmlal, _vqdmlal, 3, (RNQ, RND, RND_RNSC), neon_mul_sat_scalar_long),
20037 nUF(vqdmlsl, _vqdmlsl, 3, (RNQ, RND, RND_RNSC), neon_mul_sat_scalar_long),
20038 nUF(vqdmull, _vqdmull, 3, (RNQ, RND, RND_RNSC), neon_mul_sat_scalar_long),
5287ad62
JB
20039 /* VMULL. Vector types S8 S16 S32 U8 U16 U32 P8, scalar types
20040 S16 S32 U16 U32. */
21d799b5 20041 nUF(vmull, _vmull, 3, (RNQ, RND, RND_RNSC), neon_vmull),
5287ad62
JB
20042
20043 /* Extract. Size 8. */
3b8d421e
PB
20044 NUF(vext, 0b00000, 4, (RNDQ, oRNDQ, RNDQ, I15), neon_ext),
20045 NUF(vextq, 0b00000, 4, (RNQ, oRNQ, RNQ, I15), neon_ext),
5287ad62
JB
20046
20047 /* Two registers, miscellaneous. */
20048 /* Reverse. Sizes 8 16 32 (must be < size in opcode). */
20049 NUF(vrev64, 1b00000, 2, (RNDQ, RNDQ), neon_rev),
20050 NUF(vrev64q, 1b00000, 2, (RNQ, RNQ), neon_rev),
20051 NUF(vrev32, 1b00080, 2, (RNDQ, RNDQ), neon_rev),
20052 NUF(vrev32q, 1b00080, 2, (RNQ, RNQ), neon_rev),
20053 NUF(vrev16, 1b00100, 2, (RNDQ, RNDQ), neon_rev),
20054 NUF(vrev16q, 1b00100, 2, (RNQ, RNQ), neon_rev),
20055 /* Vector replicate. Sizes 8 16 32. */
21d799b5
NC
20056 nCE(vdup, _vdup, 2, (RNDQ, RR_RNSC), neon_dup),
20057 nCE(vdupq, _vdup, 2, (RNQ, RR_RNSC), neon_dup),
5287ad62
JB
20058 /* VMOVL. Types S8 S16 S32 U8 U16 U32. */
20059 NUF(vmovl, 0800a10, 2, (RNQ, RND), neon_movl),
20060 /* VMOVN. Types I16 I32 I64. */
21d799b5 20061 nUF(vmovn, _vmovn, 2, (RND, RNQ), neon_movn),
5287ad62 20062 /* VQMOVN. Types S16 S32 S64 U16 U32 U64. */
21d799b5 20063 nUF(vqmovn, _vqmovn, 2, (RND, RNQ), neon_qmovn),
5287ad62 20064 /* VQMOVUN. Types S16 S32 S64. */
21d799b5 20065 nUF(vqmovun, _vqmovun, 2, (RND, RNQ), neon_qmovun),
5287ad62
JB
20066 /* VZIP / VUZP. Sizes 8 16 32. */
20067 NUF(vzip, 1b20180, 2, (RNDQ, RNDQ), neon_zip_uzp),
20068 NUF(vzipq, 1b20180, 2, (RNQ, RNQ), neon_zip_uzp),
20069 NUF(vuzp, 1b20100, 2, (RNDQ, RNDQ), neon_zip_uzp),
20070 NUF(vuzpq, 1b20100, 2, (RNQ, RNQ), neon_zip_uzp),
20071 /* VQABS / VQNEG. Types S8 S16 S32. */
20072 NUF(vqabs, 1b00700, 2, (RNDQ, RNDQ), neon_sat_abs_neg),
20073 NUF(vqabsq, 1b00700, 2, (RNQ, RNQ), neon_sat_abs_neg),
20074 NUF(vqneg, 1b00780, 2, (RNDQ, RNDQ), neon_sat_abs_neg),
20075 NUF(vqnegq, 1b00780, 2, (RNQ, RNQ), neon_sat_abs_neg),
20076 /* Pairwise, lengthening. Types S8 S16 S32 U8 U16 U32. */
20077 NUF(vpadal, 1b00600, 2, (RNDQ, RNDQ), neon_pair_long),
20078 NUF(vpadalq, 1b00600, 2, (RNQ, RNQ), neon_pair_long),
20079 NUF(vpaddl, 1b00200, 2, (RNDQ, RNDQ), neon_pair_long),
20080 NUF(vpaddlq, 1b00200, 2, (RNQ, RNQ), neon_pair_long),
20081 /* Reciprocal estimates. Types U32 F32. */
20082 NUF(vrecpe, 1b30400, 2, (RNDQ, RNDQ), neon_recip_est),
20083 NUF(vrecpeq, 1b30400, 2, (RNQ, RNQ), neon_recip_est),
20084 NUF(vrsqrte, 1b30480, 2, (RNDQ, RNDQ), neon_recip_est),
20085 NUF(vrsqrteq, 1b30480, 2, (RNQ, RNQ), neon_recip_est),
20086 /* VCLS. Types S8 S16 S32. */
20087 NUF(vcls, 1b00400, 2, (RNDQ, RNDQ), neon_cls),
20088 NUF(vclsq, 1b00400, 2, (RNQ, RNQ), neon_cls),
20089 /* VCLZ. Types I8 I16 I32. */
20090 NUF(vclz, 1b00480, 2, (RNDQ, RNDQ), neon_clz),
20091 NUF(vclzq, 1b00480, 2, (RNQ, RNQ), neon_clz),
20092 /* VCNT. Size 8. */
20093 NUF(vcnt, 1b00500, 2, (RNDQ, RNDQ), neon_cnt),
20094 NUF(vcntq, 1b00500, 2, (RNQ, RNQ), neon_cnt),
20095 /* Two address, untyped. */
20096 NUF(vswp, 1b20000, 2, (RNDQ, RNDQ), neon_swp),
20097 NUF(vswpq, 1b20000, 2, (RNQ, RNQ), neon_swp),
20098 /* VTRN. Sizes 8 16 32. */
21d799b5
NC
20099 nUF(vtrn, _vtrn, 2, (RNDQ, RNDQ), neon_trn),
20100 nUF(vtrnq, _vtrn, 2, (RNQ, RNQ), neon_trn),
5287ad62
JB
20101
20102 /* Table lookup. Size 8. */
20103 NUF(vtbl, 1b00800, 3, (RND, NRDLST, RND), neon_tbl_tbx),
20104 NUF(vtbx, 1b00840, 3, (RND, NRDLST, RND), neon_tbl_tbx),
20105
c921be7d
NC
20106#undef THUMB_VARIANT
20107#define THUMB_VARIANT & fpu_vfp_v3_or_neon_ext
20108#undef ARM_VARIANT
20109#define ARM_VARIANT & fpu_vfp_v3_or_neon_ext
20110
5287ad62 20111 /* Neon element/structure load/store. */
21d799b5
NC
20112 nUF(vld1, _vld1, 2, (NSTRLST, ADDR), neon_ldx_stx),
20113 nUF(vst1, _vst1, 2, (NSTRLST, ADDR), neon_ldx_stx),
20114 nUF(vld2, _vld2, 2, (NSTRLST, ADDR), neon_ldx_stx),
20115 nUF(vst2, _vst2, 2, (NSTRLST, ADDR), neon_ldx_stx),
20116 nUF(vld3, _vld3, 2, (NSTRLST, ADDR), neon_ldx_stx),
20117 nUF(vst3, _vst3, 2, (NSTRLST, ADDR), neon_ldx_stx),
20118 nUF(vld4, _vld4, 2, (NSTRLST, ADDR), neon_ldx_stx),
20119 nUF(vst4, _vst4, 2, (NSTRLST, ADDR), neon_ldx_stx),
5287ad62 20120
c921be7d 20121#undef THUMB_VARIANT
74db7efb
NC
20122#define THUMB_VARIANT & fpu_vfp_ext_v3xd
20123#undef ARM_VARIANT
20124#define ARM_VARIANT & fpu_vfp_ext_v3xd
62f3b8c8
PB
20125 cCE("fconsts", eb00a00, 2, (RVS, I255), vfp_sp_const),
20126 cCE("fshtos", eba0a40, 2, (RVS, I16z), vfp_sp_conv_16),
20127 cCE("fsltos", eba0ac0, 2, (RVS, I32), vfp_sp_conv_32),
20128 cCE("fuhtos", ebb0a40, 2, (RVS, I16z), vfp_sp_conv_16),
20129 cCE("fultos", ebb0ac0, 2, (RVS, I32), vfp_sp_conv_32),
20130 cCE("ftoshs", ebe0a40, 2, (RVS, I16z), vfp_sp_conv_16),
20131 cCE("ftosls", ebe0ac0, 2, (RVS, I32), vfp_sp_conv_32),
20132 cCE("ftouhs", ebf0a40, 2, (RVS, I16z), vfp_sp_conv_16),
20133 cCE("ftouls", ebf0ac0, 2, (RVS, I32), vfp_sp_conv_32),
20134
74db7efb 20135#undef THUMB_VARIANT
c921be7d
NC
20136#define THUMB_VARIANT & fpu_vfp_ext_v3
20137#undef ARM_VARIANT
20138#define ARM_VARIANT & fpu_vfp_ext_v3
20139
21d799b5 20140 cCE("fconstd", eb00b00, 2, (RVD, I255), vfp_dp_const),
21d799b5 20141 cCE("fshtod", eba0b40, 2, (RVD, I16z), vfp_dp_conv_16),
21d799b5 20142 cCE("fsltod", eba0bc0, 2, (RVD, I32), vfp_dp_conv_32),
21d799b5 20143 cCE("fuhtod", ebb0b40, 2, (RVD, I16z), vfp_dp_conv_16),
21d799b5 20144 cCE("fultod", ebb0bc0, 2, (RVD, I32), vfp_dp_conv_32),
21d799b5 20145 cCE("ftoshd", ebe0b40, 2, (RVD, I16z), vfp_dp_conv_16),
21d799b5 20146 cCE("ftosld", ebe0bc0, 2, (RVD, I32), vfp_dp_conv_32),
21d799b5 20147 cCE("ftouhd", ebf0b40, 2, (RVD, I16z), vfp_dp_conv_16),
21d799b5 20148 cCE("ftould", ebf0bc0, 2, (RVD, I32), vfp_dp_conv_32),
c19d1205 20149
74db7efb
NC
20150#undef ARM_VARIANT
20151#define ARM_VARIANT & fpu_vfp_ext_fma
20152#undef THUMB_VARIANT
20153#define THUMB_VARIANT & fpu_vfp_ext_fma
62f3b8c8
PB
20154 /* Mnemonics shared by Neon and VFP. These are included in the
20155 VFP FMA variant; NEON and VFP FMA always includes the NEON
20156 FMA instructions. */
20157 nCEF(vfma, _vfma, 3, (RNSDQ, oRNSDQ, RNSDQ), neon_fmac),
20158 nCEF(vfms, _vfms, 3, (RNSDQ, oRNSDQ, RNSDQ), neon_fmac),
20159 /* ffmas/ffmad/ffmss/ffmsd are dummy mnemonics to satisfy gas;
20160 the v form should always be used. */
20161 cCE("ffmas", ea00a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
20162 cCE("ffnmas", ea00a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
20163 cCE("ffmad", ea00b00, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
20164 cCE("ffnmad", ea00b40, 3, (RVD, RVD, RVD), vfp_dp_rd_rn_rm),
20165 nCE(vfnma, _vfnma, 3, (RVSD, RVSD, RVSD), vfp_nsyn_nmul),
20166 nCE(vfnms, _vfnms, 3, (RVSD, RVSD, RVSD), vfp_nsyn_nmul),
20167
5287ad62 20168#undef THUMB_VARIANT
c921be7d
NC
20169#undef ARM_VARIANT
20170#define ARM_VARIANT & arm_cext_xscale /* Intel XScale extensions. */
20171
21d799b5
NC
20172 cCE("mia", e200010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
20173 cCE("miaph", e280010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
20174 cCE("miabb", e2c0010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
20175 cCE("miabt", e2d0010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
20176 cCE("miatb", e2e0010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
20177 cCE("miatt", e2f0010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
20178 cCE("mar", c400000, 3, (RXA, RRnpc, RRnpc), xsc_mar),
20179 cCE("mra", c500000, 3, (RRnpc, RRnpc, RXA), xsc_mra),
c19d1205 20180
c921be7d
NC
20181#undef ARM_VARIANT
20182#define ARM_VARIANT & arm_cext_iwmmxt /* Intel Wireless MMX technology. */
20183
21d799b5
NC
20184 cCE("tandcb", e13f130, 1, (RR), iwmmxt_tandorc),
20185 cCE("tandch", e53f130, 1, (RR), iwmmxt_tandorc),
20186 cCE("tandcw", e93f130, 1, (RR), iwmmxt_tandorc),
20187 cCE("tbcstb", e400010, 2, (RIWR, RR), rn_rd),
20188 cCE("tbcsth", e400050, 2, (RIWR, RR), rn_rd),
20189 cCE("tbcstw", e400090, 2, (RIWR, RR), rn_rd),
20190 cCE("textrcb", e130170, 2, (RR, I7), iwmmxt_textrc),
20191 cCE("textrch", e530170, 2, (RR, I7), iwmmxt_textrc),
20192 cCE("textrcw", e930170, 2, (RR, I7), iwmmxt_textrc),
74db7efb
NC
20193 cCE("textrmub",e100070, 3, (RR, RIWR, I7), iwmmxt_textrm),
20194 cCE("textrmuh",e500070, 3, (RR, RIWR, I7), iwmmxt_textrm),
20195 cCE("textrmuw",e900070, 3, (RR, RIWR, I7), iwmmxt_textrm),
20196 cCE("textrmsb",e100078, 3, (RR, RIWR, I7), iwmmxt_textrm),
20197 cCE("textrmsh",e500078, 3, (RR, RIWR, I7), iwmmxt_textrm),
20198 cCE("textrmsw",e900078, 3, (RR, RIWR, I7), iwmmxt_textrm),
21d799b5
NC
20199 cCE("tinsrb", e600010, 3, (RIWR, RR, I7), iwmmxt_tinsr),
20200 cCE("tinsrh", e600050, 3, (RIWR, RR, I7), iwmmxt_tinsr),
20201 cCE("tinsrw", e600090, 3, (RIWR, RR, I7), iwmmxt_tinsr),
20202 cCE("tmcr", e000110, 2, (RIWC_RIWG, RR), rn_rd),
20203 cCE("tmcrr", c400000, 3, (RIWR, RR, RR), rm_rd_rn),
20204 cCE("tmia", e200010, 3, (RIWR, RR, RR), iwmmxt_tmia),
20205 cCE("tmiaph", e280010, 3, (RIWR, RR, RR), iwmmxt_tmia),
20206 cCE("tmiabb", e2c0010, 3, (RIWR, RR, RR), iwmmxt_tmia),
20207 cCE("tmiabt", e2d0010, 3, (RIWR, RR, RR), iwmmxt_tmia),
20208 cCE("tmiatb", e2e0010, 3, (RIWR, RR, RR), iwmmxt_tmia),
20209 cCE("tmiatt", e2f0010, 3, (RIWR, RR, RR), iwmmxt_tmia),
74db7efb
NC
20210 cCE("tmovmskb",e100030, 2, (RR, RIWR), rd_rn),
20211 cCE("tmovmskh",e500030, 2, (RR, RIWR), rd_rn),
20212 cCE("tmovmskw",e900030, 2, (RR, RIWR), rd_rn),
21d799b5
NC
20213 cCE("tmrc", e100110, 2, (RR, RIWC_RIWG), rd_rn),
20214 cCE("tmrrc", c500000, 3, (RR, RR, RIWR), rd_rn_rm),
20215 cCE("torcb", e13f150, 1, (RR), iwmmxt_tandorc),
20216 cCE("torch", e53f150, 1, (RR), iwmmxt_tandorc),
20217 cCE("torcw", e93f150, 1, (RR), iwmmxt_tandorc),
20218 cCE("waccb", e0001c0, 2, (RIWR, RIWR), rd_rn),
20219 cCE("wacch", e4001c0, 2, (RIWR, RIWR), rd_rn),
20220 cCE("waccw", e8001c0, 2, (RIWR, RIWR), rd_rn),
20221 cCE("waddbss", e300180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20222 cCE("waddb", e000180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20223 cCE("waddbus", e100180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20224 cCE("waddhss", e700180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20225 cCE("waddh", e400180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20226 cCE("waddhus", e500180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20227 cCE("waddwss", eb00180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20228 cCE("waddw", e800180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20229 cCE("waddwus", e900180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20230 cCE("waligni", e000020, 4, (RIWR, RIWR, RIWR, I7), iwmmxt_waligni),
74db7efb
NC
20231 cCE("walignr0",e800020, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20232 cCE("walignr1",e900020, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20233 cCE("walignr2",ea00020, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20234 cCE("walignr3",eb00020, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21d799b5
NC
20235 cCE("wand", e200000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20236 cCE("wandn", e300000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20237 cCE("wavg2b", e800000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20238 cCE("wavg2br", e900000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20239 cCE("wavg2h", ec00000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20240 cCE("wavg2hr", ed00000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20241 cCE("wcmpeqb", e000060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20242 cCE("wcmpeqh", e400060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20243 cCE("wcmpeqw", e800060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
74db7efb
NC
20244 cCE("wcmpgtub",e100060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20245 cCE("wcmpgtuh",e500060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20246 cCE("wcmpgtuw",e900060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20247 cCE("wcmpgtsb",e300060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20248 cCE("wcmpgtsh",e700060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20249 cCE("wcmpgtsw",eb00060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21d799b5
NC
20250 cCE("wldrb", c100000, 2, (RIWR, ADDR), iwmmxt_wldstbh),
20251 cCE("wldrh", c500000, 2, (RIWR, ADDR), iwmmxt_wldstbh),
20252 cCE("wldrw", c100100, 2, (RIWR_RIWC, ADDR), iwmmxt_wldstw),
20253 cCE("wldrd", c500100, 2, (RIWR, ADDR), iwmmxt_wldstd),
20254 cCE("wmacs", e600100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20255 cCE("wmacsz", e700100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20256 cCE("wmacu", e400100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20257 cCE("wmacuz", e500100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20258 cCE("wmadds", ea00100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20259 cCE("wmaddu", e800100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20260 cCE("wmaxsb", e200160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20261 cCE("wmaxsh", e600160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20262 cCE("wmaxsw", ea00160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20263 cCE("wmaxub", e000160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20264 cCE("wmaxuh", e400160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20265 cCE("wmaxuw", e800160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20266 cCE("wminsb", e300160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20267 cCE("wminsh", e700160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20268 cCE("wminsw", eb00160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20269 cCE("wminub", e100160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20270 cCE("wminuh", e500160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20271 cCE("wminuw", e900160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20272 cCE("wmov", e000000, 2, (RIWR, RIWR), iwmmxt_wmov),
20273 cCE("wmulsm", e300100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20274 cCE("wmulsl", e200100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20275 cCE("wmulum", e100100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20276 cCE("wmulul", e000100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20277 cCE("wor", e000000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
74db7efb
NC
20278 cCE("wpackhss",e700080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20279 cCE("wpackhus",e500080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20280 cCE("wpackwss",eb00080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20281 cCE("wpackwus",e900080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20282 cCE("wpackdss",ef00080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20283 cCE("wpackdus",ed00080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
21d799b5
NC
20284 cCE("wrorh", e700040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
20285 cCE("wrorhg", e700148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
20286 cCE("wrorw", eb00040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
20287 cCE("wrorwg", eb00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
20288 cCE("wrord", ef00040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
20289 cCE("wrordg", ef00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
20290 cCE("wsadb", e000120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20291 cCE("wsadbz", e100120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20292 cCE("wsadh", e400120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20293 cCE("wsadhz", e500120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20294 cCE("wshufh", e0001e0, 3, (RIWR, RIWR, I255), iwmmxt_wshufh),
20295 cCE("wsllh", e500040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
20296 cCE("wsllhg", e500148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
20297 cCE("wsllw", e900040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
20298 cCE("wsllwg", e900148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
20299 cCE("wslld", ed00040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
20300 cCE("wslldg", ed00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
20301 cCE("wsrah", e400040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
20302 cCE("wsrahg", e400148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
20303 cCE("wsraw", e800040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
20304 cCE("wsrawg", e800148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
20305 cCE("wsrad", ec00040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
20306 cCE("wsradg", ec00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
20307 cCE("wsrlh", e600040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
20308 cCE("wsrlhg", e600148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
20309 cCE("wsrlw", ea00040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
20310 cCE("wsrlwg", ea00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
20311 cCE("wsrld", ee00040, 3, (RIWR, RIWR, RIWR_I32z),iwmmxt_wrwrwr_or_imm5),
20312 cCE("wsrldg", ee00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
20313 cCE("wstrb", c000000, 2, (RIWR, ADDR), iwmmxt_wldstbh),
20314 cCE("wstrh", c400000, 2, (RIWR, ADDR), iwmmxt_wldstbh),
20315 cCE("wstrw", c000100, 2, (RIWR_RIWC, ADDR), iwmmxt_wldstw),
20316 cCE("wstrd", c400100, 2, (RIWR, ADDR), iwmmxt_wldstd),
20317 cCE("wsubbss", e3001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20318 cCE("wsubb", e0001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20319 cCE("wsubbus", e1001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20320 cCE("wsubhss", e7001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20321 cCE("wsubh", e4001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20322 cCE("wsubhus", e5001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20323 cCE("wsubwss", eb001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20324 cCE("wsubw", e8001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20325 cCE("wsubwus", e9001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20326 cCE("wunpckehub",e0000c0, 2, (RIWR, RIWR), rd_rn),
20327 cCE("wunpckehuh",e4000c0, 2, (RIWR, RIWR), rd_rn),
20328 cCE("wunpckehuw",e8000c0, 2, (RIWR, RIWR), rd_rn),
20329 cCE("wunpckehsb",e2000c0, 2, (RIWR, RIWR), rd_rn),
20330 cCE("wunpckehsh",e6000c0, 2, (RIWR, RIWR), rd_rn),
20331 cCE("wunpckehsw",ea000c0, 2, (RIWR, RIWR), rd_rn),
20332 cCE("wunpckihb", e1000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20333 cCE("wunpckihh", e5000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20334 cCE("wunpckihw", e9000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20335 cCE("wunpckelub",e0000e0, 2, (RIWR, RIWR), rd_rn),
20336 cCE("wunpckeluh",e4000e0, 2, (RIWR, RIWR), rd_rn),
20337 cCE("wunpckeluw",e8000e0, 2, (RIWR, RIWR), rd_rn),
20338 cCE("wunpckelsb",e2000e0, 2, (RIWR, RIWR), rd_rn),
20339 cCE("wunpckelsh",e6000e0, 2, (RIWR, RIWR), rd_rn),
20340 cCE("wunpckelsw",ea000e0, 2, (RIWR, RIWR), rd_rn),
20341 cCE("wunpckilb", e1000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20342 cCE("wunpckilh", e5000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20343 cCE("wunpckilw", e9000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20344 cCE("wxor", e100000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20345 cCE("wzero", e300000, 1, (RIWR), iwmmxt_wzero),
c19d1205 20346
c921be7d
NC
20347#undef ARM_VARIANT
20348#define ARM_VARIANT & arm_cext_iwmmxt2 /* Intel Wireless MMX technology, version 2. */
20349
21d799b5
NC
20350 cCE("torvscb", e12f190, 1, (RR), iwmmxt_tandorc),
20351 cCE("torvsch", e52f190, 1, (RR), iwmmxt_tandorc),
20352 cCE("torvscw", e92f190, 1, (RR), iwmmxt_tandorc),
20353 cCE("wabsb", e2001c0, 2, (RIWR, RIWR), rd_rn),
20354 cCE("wabsh", e6001c0, 2, (RIWR, RIWR), rd_rn),
20355 cCE("wabsw", ea001c0, 2, (RIWR, RIWR), rd_rn),
20356 cCE("wabsdiffb", e1001c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20357 cCE("wabsdiffh", e5001c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20358 cCE("wabsdiffw", e9001c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20359 cCE("waddbhusl", e2001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20360 cCE("waddbhusm", e6001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20361 cCE("waddhc", e600180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20362 cCE("waddwc", ea00180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20363 cCE("waddsubhx", ea001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20364 cCE("wavg4", e400000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20365 cCE("wavg4r", e500000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20366 cCE("wmaddsn", ee00100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20367 cCE("wmaddsx", eb00100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20368 cCE("wmaddun", ec00100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20369 cCE("wmaddux", e900100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20370 cCE("wmerge", e000080, 4, (RIWR, RIWR, RIWR, I7), iwmmxt_wmerge),
20371 cCE("wmiabb", e0000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20372 cCE("wmiabt", e1000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20373 cCE("wmiatb", e2000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20374 cCE("wmiatt", e3000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20375 cCE("wmiabbn", e4000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20376 cCE("wmiabtn", e5000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20377 cCE("wmiatbn", e6000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20378 cCE("wmiattn", e7000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20379 cCE("wmiawbb", e800120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20380 cCE("wmiawbt", e900120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20381 cCE("wmiawtb", ea00120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20382 cCE("wmiawtt", eb00120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20383 cCE("wmiawbbn", ec00120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20384 cCE("wmiawbtn", ed00120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20385 cCE("wmiawtbn", ee00120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20386 cCE("wmiawttn", ef00120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20387 cCE("wmulsmr", ef00100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20388 cCE("wmulumr", ed00100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20389 cCE("wmulwumr", ec000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20390 cCE("wmulwsmr", ee000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20391 cCE("wmulwum", ed000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20392 cCE("wmulwsm", ef000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20393 cCE("wmulwl", eb000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20394 cCE("wqmiabb", e8000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20395 cCE("wqmiabt", e9000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20396 cCE("wqmiatb", ea000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20397 cCE("wqmiatt", eb000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20398 cCE("wqmiabbn", ec000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20399 cCE("wqmiabtn", ed000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20400 cCE("wqmiatbn", ee000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20401 cCE("wqmiattn", ef000a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20402 cCE("wqmulm", e100080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20403 cCE("wqmulmr", e300080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20404 cCE("wqmulwm", ec000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20405 cCE("wqmulwmr", ee000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
20406 cCE("wsubaddhx", ed001c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
2d447fca 20407
c921be7d
NC
20408#undef ARM_VARIANT
20409#define ARM_VARIANT & arm_cext_maverick /* Cirrus Maverick instructions. */
20410
21d799b5
NC
20411 cCE("cfldrs", c100400, 2, (RMF, ADDRGLDC), rd_cpaddr),
20412 cCE("cfldrd", c500400, 2, (RMD, ADDRGLDC), rd_cpaddr),
20413 cCE("cfldr32", c100500, 2, (RMFX, ADDRGLDC), rd_cpaddr),
20414 cCE("cfldr64", c500500, 2, (RMDX, ADDRGLDC), rd_cpaddr),
20415 cCE("cfstrs", c000400, 2, (RMF, ADDRGLDC), rd_cpaddr),
20416 cCE("cfstrd", c400400, 2, (RMD, ADDRGLDC), rd_cpaddr),
20417 cCE("cfstr32", c000500, 2, (RMFX, ADDRGLDC), rd_cpaddr),
20418 cCE("cfstr64", c400500, 2, (RMDX, ADDRGLDC), rd_cpaddr),
20419 cCE("cfmvsr", e000450, 2, (RMF, RR), rn_rd),
20420 cCE("cfmvrs", e100450, 2, (RR, RMF), rd_rn),
20421 cCE("cfmvdlr", e000410, 2, (RMD, RR), rn_rd),
20422 cCE("cfmvrdl", e100410, 2, (RR, RMD), rd_rn),
20423 cCE("cfmvdhr", e000430, 2, (RMD, RR), rn_rd),
20424 cCE("cfmvrdh", e100430, 2, (RR, RMD), rd_rn),
74db7efb
NC
20425 cCE("cfmv64lr",e000510, 2, (RMDX, RR), rn_rd),
20426 cCE("cfmvr64l",e100510, 2, (RR, RMDX), rd_rn),
20427 cCE("cfmv64hr",e000530, 2, (RMDX, RR), rn_rd),
20428 cCE("cfmvr64h",e100530, 2, (RR, RMDX), rd_rn),
20429 cCE("cfmval32",e200440, 2, (RMAX, RMFX), rd_rn),
20430 cCE("cfmv32al",e100440, 2, (RMFX, RMAX), rd_rn),
20431 cCE("cfmvam32",e200460, 2, (RMAX, RMFX), rd_rn),
20432 cCE("cfmv32am",e100460, 2, (RMFX, RMAX), rd_rn),
20433 cCE("cfmvah32",e200480, 2, (RMAX, RMFX), rd_rn),
20434 cCE("cfmv32ah",e100480, 2, (RMFX, RMAX), rd_rn),
21d799b5
NC
20435 cCE("cfmva32", e2004a0, 2, (RMAX, RMFX), rd_rn),
20436 cCE("cfmv32a", e1004a0, 2, (RMFX, RMAX), rd_rn),
20437 cCE("cfmva64", e2004c0, 2, (RMAX, RMDX), rd_rn),
20438 cCE("cfmv64a", e1004c0, 2, (RMDX, RMAX), rd_rn),
74db7efb
NC
20439 cCE("cfmvsc32",e2004e0, 2, (RMDS, RMDX), mav_dspsc),
20440 cCE("cfmv32sc",e1004e0, 2, (RMDX, RMDS), rd),
21d799b5
NC
20441 cCE("cfcpys", e000400, 2, (RMF, RMF), rd_rn),
20442 cCE("cfcpyd", e000420, 2, (RMD, RMD), rd_rn),
20443 cCE("cfcvtsd", e000460, 2, (RMD, RMF), rd_rn),
20444 cCE("cfcvtds", e000440, 2, (RMF, RMD), rd_rn),
74db7efb
NC
20445 cCE("cfcvt32s",e000480, 2, (RMF, RMFX), rd_rn),
20446 cCE("cfcvt32d",e0004a0, 2, (RMD, RMFX), rd_rn),
20447 cCE("cfcvt64s",e0004c0, 2, (RMF, RMDX), rd_rn),
20448 cCE("cfcvt64d",e0004e0, 2, (RMD, RMDX), rd_rn),
20449 cCE("cfcvts32",e100580, 2, (RMFX, RMF), rd_rn),
20450 cCE("cfcvtd32",e1005a0, 2, (RMFX, RMD), rd_rn),
21d799b5
NC
20451 cCE("cftruncs32",e1005c0, 2, (RMFX, RMF), rd_rn),
20452 cCE("cftruncd32",e1005e0, 2, (RMFX, RMD), rd_rn),
74db7efb
NC
20453 cCE("cfrshl32",e000550, 3, (RMFX, RMFX, RR), mav_triple),
20454 cCE("cfrshl64",e000570, 3, (RMDX, RMDX, RR), mav_triple),
21d799b5
NC
20455 cCE("cfsh32", e000500, 3, (RMFX, RMFX, I63s), mav_shift),
20456 cCE("cfsh64", e200500, 3, (RMDX, RMDX, I63s), mav_shift),
20457 cCE("cfcmps", e100490, 3, (RR, RMF, RMF), rd_rn_rm),
20458 cCE("cfcmpd", e1004b0, 3, (RR, RMD, RMD), rd_rn_rm),
20459 cCE("cfcmp32", e100590, 3, (RR, RMFX, RMFX), rd_rn_rm),
20460 cCE("cfcmp64", e1005b0, 3, (RR, RMDX, RMDX), rd_rn_rm),
20461 cCE("cfabss", e300400, 2, (RMF, RMF), rd_rn),
20462 cCE("cfabsd", e300420, 2, (RMD, RMD), rd_rn),
20463 cCE("cfnegs", e300440, 2, (RMF, RMF), rd_rn),
20464 cCE("cfnegd", e300460, 2, (RMD, RMD), rd_rn),
20465 cCE("cfadds", e300480, 3, (RMF, RMF, RMF), rd_rn_rm),
20466 cCE("cfaddd", e3004a0, 3, (RMD, RMD, RMD), rd_rn_rm),
20467 cCE("cfsubs", e3004c0, 3, (RMF, RMF, RMF), rd_rn_rm),
20468 cCE("cfsubd", e3004e0, 3, (RMD, RMD, RMD), rd_rn_rm),
20469 cCE("cfmuls", e100400, 3, (RMF, RMF, RMF), rd_rn_rm),
20470 cCE("cfmuld", e100420, 3, (RMD, RMD, RMD), rd_rn_rm),
20471 cCE("cfabs32", e300500, 2, (RMFX, RMFX), rd_rn),
20472 cCE("cfabs64", e300520, 2, (RMDX, RMDX), rd_rn),
20473 cCE("cfneg32", e300540, 2, (RMFX, RMFX), rd_rn),
20474 cCE("cfneg64", e300560, 2, (RMDX, RMDX), rd_rn),
20475 cCE("cfadd32", e300580, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
20476 cCE("cfadd64", e3005a0, 3, (RMDX, RMDX, RMDX), rd_rn_rm),
20477 cCE("cfsub32", e3005c0, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
20478 cCE("cfsub64", e3005e0, 3, (RMDX, RMDX, RMDX), rd_rn_rm),
20479 cCE("cfmul32", e100500, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
20480 cCE("cfmul64", e100520, 3, (RMDX, RMDX, RMDX), rd_rn_rm),
20481 cCE("cfmac32", e100540, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
20482 cCE("cfmsc32", e100560, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
74db7efb
NC
20483 cCE("cfmadd32",e000600, 4, (RMAX, RMFX, RMFX, RMFX), mav_quad),
20484 cCE("cfmsub32",e100600, 4, (RMAX, RMFX, RMFX, RMFX), mav_quad),
21d799b5
NC
20485 cCE("cfmadda32", e200600, 4, (RMAX, RMAX, RMFX, RMFX), mav_quad),
20486 cCE("cfmsuba32", e300600, 4, (RMAX, RMAX, RMFX, RMFX), mav_quad),
c19d1205
ZW
20487};
20488#undef ARM_VARIANT
20489#undef THUMB_VARIANT
20490#undef TCE
c19d1205
ZW
20491#undef TUE
20492#undef TUF
20493#undef TCC
8f06b2d8 20494#undef cCE
e3cb604e
PB
20495#undef cCL
20496#undef C3E
c19d1205
ZW
20497#undef CE
20498#undef CM
20499#undef UE
20500#undef UF
20501#undef UT
5287ad62
JB
20502#undef NUF
20503#undef nUF
20504#undef NCE
20505#undef nCE
c19d1205
ZW
20506#undef OPS0
20507#undef OPS1
20508#undef OPS2
20509#undef OPS3
20510#undef OPS4
20511#undef OPS5
20512#undef OPS6
20513#undef do_0
20514\f
20515/* MD interface: bits in the object file. */
bfae80f2 20516
c19d1205
ZW
20517/* Turn an integer of n bytes (in val) into a stream of bytes appropriate
20518 for use in the a.out file, and stores them in the array pointed to by buf.
20519 This knows about the endian-ness of the target machine and does
20520 THE RIGHT THING, whatever it is. Possible values for n are 1 (byte)
20521 2 (short) and 4 (long) Floating numbers are put out as a series of
20522 LITTLENUMS (shorts, here at least). */
b99bd4ef 20523
c19d1205
ZW
20524void
20525md_number_to_chars (char * buf, valueT val, int n)
20526{
20527 if (target_big_endian)
20528 number_to_chars_bigendian (buf, val, n);
20529 else
20530 number_to_chars_littleendian (buf, val, n);
bfae80f2
RE
20531}
20532
c19d1205
ZW
20533static valueT
20534md_chars_to_number (char * buf, int n)
bfae80f2 20535{
c19d1205
ZW
20536 valueT result = 0;
20537 unsigned char * where = (unsigned char *) buf;
bfae80f2 20538
c19d1205 20539 if (target_big_endian)
b99bd4ef 20540 {
c19d1205
ZW
20541 while (n--)
20542 {
20543 result <<= 8;
20544 result |= (*where++ & 255);
20545 }
b99bd4ef 20546 }
c19d1205 20547 else
b99bd4ef 20548 {
c19d1205
ZW
20549 while (n--)
20550 {
20551 result <<= 8;
20552 result |= (where[n] & 255);
20553 }
bfae80f2 20554 }
b99bd4ef 20555
c19d1205 20556 return result;
bfae80f2 20557}
b99bd4ef 20558
c19d1205 20559/* MD interface: Sections. */
b99bd4ef 20560
fa94de6b
RM
20561/* Calculate the maximum variable size (i.e., excluding fr_fix)
20562 that an rs_machine_dependent frag may reach. */
20563
20564unsigned int
20565arm_frag_max_var (fragS *fragp)
20566{
20567 /* We only use rs_machine_dependent for variable-size Thumb instructions,
20568 which are either THUMB_SIZE (2) or INSN_SIZE (4).
20569
20570 Note that we generate relaxable instructions even for cases that don't
20571 really need it, like an immediate that's a trivial constant. So we're
20572 overestimating the instruction size for some of those cases. Rather
20573 than putting more intelligence here, it would probably be better to
20574 avoid generating a relaxation frag in the first place when it can be
20575 determined up front that a short instruction will suffice. */
20576
20577 gas_assert (fragp->fr_type == rs_machine_dependent);
20578 return INSN_SIZE;
20579}
20580
0110f2b8
PB
20581/* Estimate the size of a frag before relaxing. Assume everything fits in
20582 2 bytes. */
20583
c19d1205 20584int
0110f2b8 20585md_estimate_size_before_relax (fragS * fragp,
c19d1205
ZW
20586 segT segtype ATTRIBUTE_UNUSED)
20587{
0110f2b8
PB
20588 fragp->fr_var = 2;
20589 return 2;
20590}
20591
20592/* Convert a machine dependent frag. */
20593
20594void
20595md_convert_frag (bfd *abfd, segT asec ATTRIBUTE_UNUSED, fragS *fragp)
20596{
20597 unsigned long insn;
20598 unsigned long old_op;
20599 char *buf;
20600 expressionS exp;
20601 fixS *fixp;
20602 int reloc_type;
20603 int pc_rel;
20604 int opcode;
20605
20606 buf = fragp->fr_literal + fragp->fr_fix;
20607
20608 old_op = bfd_get_16(abfd, buf);
5f4273c7
NC
20609 if (fragp->fr_symbol)
20610 {
0110f2b8
PB
20611 exp.X_op = O_symbol;
20612 exp.X_add_symbol = fragp->fr_symbol;
5f4273c7
NC
20613 }
20614 else
20615 {
0110f2b8 20616 exp.X_op = O_constant;
5f4273c7 20617 }
0110f2b8
PB
20618 exp.X_add_number = fragp->fr_offset;
20619 opcode = fragp->fr_subtype;
20620 switch (opcode)
20621 {
20622 case T_MNEM_ldr_pc:
20623 case T_MNEM_ldr_pc2:
20624 case T_MNEM_ldr_sp:
20625 case T_MNEM_str_sp:
20626 case T_MNEM_ldr:
20627 case T_MNEM_ldrb:
20628 case T_MNEM_ldrh:
20629 case T_MNEM_str:
20630 case T_MNEM_strb:
20631 case T_MNEM_strh:
20632 if (fragp->fr_var == 4)
20633 {
5f4273c7 20634 insn = THUMB_OP32 (opcode);
0110f2b8
PB
20635 if ((old_op >> 12) == 4 || (old_op >> 12) == 9)
20636 {
20637 insn |= (old_op & 0x700) << 4;
20638 }
20639 else
20640 {
20641 insn |= (old_op & 7) << 12;
20642 insn |= (old_op & 0x38) << 13;
20643 }
20644 insn |= 0x00000c00;
20645 put_thumb32_insn (buf, insn);
20646 reloc_type = BFD_RELOC_ARM_T32_OFFSET_IMM;
20647 }
20648 else
20649 {
20650 reloc_type = BFD_RELOC_ARM_THUMB_OFFSET;
20651 }
20652 pc_rel = (opcode == T_MNEM_ldr_pc2);
20653 break;
20654 case T_MNEM_adr:
20655 if (fragp->fr_var == 4)
20656 {
20657 insn = THUMB_OP32 (opcode);
20658 insn |= (old_op & 0xf0) << 4;
20659 put_thumb32_insn (buf, insn);
20660 reloc_type = BFD_RELOC_ARM_T32_ADD_PC12;
20661 }
20662 else
20663 {
20664 reloc_type = BFD_RELOC_ARM_THUMB_ADD;
20665 exp.X_add_number -= 4;
20666 }
20667 pc_rel = 1;
20668 break;
20669 case T_MNEM_mov:
20670 case T_MNEM_movs:
20671 case T_MNEM_cmp:
20672 case T_MNEM_cmn:
20673 if (fragp->fr_var == 4)
20674 {
20675 int r0off = (opcode == T_MNEM_mov
20676 || opcode == T_MNEM_movs) ? 0 : 8;
20677 insn = THUMB_OP32 (opcode);
20678 insn = (insn & 0xe1ffffff) | 0x10000000;
20679 insn |= (old_op & 0x700) << r0off;
20680 put_thumb32_insn (buf, insn);
20681 reloc_type = BFD_RELOC_ARM_T32_IMMEDIATE;
20682 }
20683 else
20684 {
20685 reloc_type = BFD_RELOC_ARM_THUMB_IMM;
20686 }
20687 pc_rel = 0;
20688 break;
20689 case T_MNEM_b:
20690 if (fragp->fr_var == 4)
20691 {
20692 insn = THUMB_OP32(opcode);
20693 put_thumb32_insn (buf, insn);
20694 reloc_type = BFD_RELOC_THUMB_PCREL_BRANCH25;
20695 }
20696 else
20697 reloc_type = BFD_RELOC_THUMB_PCREL_BRANCH12;
20698 pc_rel = 1;
20699 break;
20700 case T_MNEM_bcond:
20701 if (fragp->fr_var == 4)
20702 {
20703 insn = THUMB_OP32(opcode);
20704 insn |= (old_op & 0xf00) << 14;
20705 put_thumb32_insn (buf, insn);
20706 reloc_type = BFD_RELOC_THUMB_PCREL_BRANCH20;
20707 }
20708 else
20709 reloc_type = BFD_RELOC_THUMB_PCREL_BRANCH9;
20710 pc_rel = 1;
20711 break;
20712 case T_MNEM_add_sp:
20713 case T_MNEM_add_pc:
20714 case T_MNEM_inc_sp:
20715 case T_MNEM_dec_sp:
20716 if (fragp->fr_var == 4)
20717 {
20718 /* ??? Choose between add and addw. */
20719 insn = THUMB_OP32 (opcode);
20720 insn |= (old_op & 0xf0) << 4;
20721 put_thumb32_insn (buf, insn);
16805f35
PB
20722 if (opcode == T_MNEM_add_pc)
20723 reloc_type = BFD_RELOC_ARM_T32_IMM12;
20724 else
20725 reloc_type = BFD_RELOC_ARM_T32_ADD_IMM;
0110f2b8
PB
20726 }
20727 else
20728 reloc_type = BFD_RELOC_ARM_THUMB_ADD;
20729 pc_rel = 0;
20730 break;
20731
20732 case T_MNEM_addi:
20733 case T_MNEM_addis:
20734 case T_MNEM_subi:
20735 case T_MNEM_subis:
20736 if (fragp->fr_var == 4)
20737 {
20738 insn = THUMB_OP32 (opcode);
20739 insn |= (old_op & 0xf0) << 4;
20740 insn |= (old_op & 0xf) << 16;
20741 put_thumb32_insn (buf, insn);
16805f35
PB
20742 if (insn & (1 << 20))
20743 reloc_type = BFD_RELOC_ARM_T32_ADD_IMM;
20744 else
20745 reloc_type = BFD_RELOC_ARM_T32_IMMEDIATE;
0110f2b8
PB
20746 }
20747 else
20748 reloc_type = BFD_RELOC_ARM_THUMB_ADD;
20749 pc_rel = 0;
20750 break;
20751 default:
5f4273c7 20752 abort ();
0110f2b8
PB
20753 }
20754 fixp = fix_new_exp (fragp, fragp->fr_fix, fragp->fr_var, &exp, pc_rel,
21d799b5 20755 (enum bfd_reloc_code_real) reloc_type);
0110f2b8
PB
20756 fixp->fx_file = fragp->fr_file;
20757 fixp->fx_line = fragp->fr_line;
20758 fragp->fr_fix += fragp->fr_var;
3cfdb781
TG
20759
20760 /* Set whether we use thumb-2 ISA based on final relaxation results. */
20761 if (thumb_mode && fragp->fr_var == 4 && no_cpu_selected ()
20762 && !ARM_CPU_HAS_FEATURE (thumb_arch_used, arm_arch_t2))
20763 ARM_MERGE_FEATURE_SETS (arm_arch_used, thumb_arch_used, arm_ext_v6t2);
0110f2b8
PB
20764}
20765
20766/* Return the size of a relaxable immediate operand instruction.
20767 SHIFT and SIZE specify the form of the allowable immediate. */
20768static int
20769relax_immediate (fragS *fragp, int size, int shift)
20770{
20771 offsetT offset;
20772 offsetT mask;
20773 offsetT low;
20774
20775 /* ??? Should be able to do better than this. */
20776 if (fragp->fr_symbol)
20777 return 4;
20778
20779 low = (1 << shift) - 1;
20780 mask = (1 << (shift + size)) - (1 << shift);
20781 offset = fragp->fr_offset;
20782 /* Force misaligned offsets to 32-bit variant. */
20783 if (offset & low)
5e77afaa 20784 return 4;
0110f2b8
PB
20785 if (offset & ~mask)
20786 return 4;
20787 return 2;
20788}
20789
5e77afaa
PB
20790/* Get the address of a symbol during relaxation. */
20791static addressT
5f4273c7 20792relaxed_symbol_addr (fragS *fragp, long stretch)
5e77afaa
PB
20793{
20794 fragS *sym_frag;
20795 addressT addr;
20796 symbolS *sym;
20797
20798 sym = fragp->fr_symbol;
20799 sym_frag = symbol_get_frag (sym);
20800 know (S_GET_SEGMENT (sym) != absolute_section
20801 || sym_frag == &zero_address_frag);
20802 addr = S_GET_VALUE (sym) + fragp->fr_offset;
20803
20804 /* If frag has yet to be reached on this pass, assume it will
20805 move by STRETCH just as we did. If this is not so, it will
20806 be because some frag between grows, and that will force
20807 another pass. */
20808
20809 if (stretch != 0
20810 && sym_frag->relax_marker != fragp->relax_marker)
4396b686
PB
20811 {
20812 fragS *f;
20813
20814 /* Adjust stretch for any alignment frag. Note that if have
20815 been expanding the earlier code, the symbol may be
20816 defined in what appears to be an earlier frag. FIXME:
20817 This doesn't handle the fr_subtype field, which specifies
20818 a maximum number of bytes to skip when doing an
20819 alignment. */
20820 for (f = fragp; f != NULL && f != sym_frag; f = f->fr_next)
20821 {
20822 if (f->fr_type == rs_align || f->fr_type == rs_align_code)
20823 {
20824 if (stretch < 0)
20825 stretch = - ((- stretch)
20826 & ~ ((1 << (int) f->fr_offset) - 1));
20827 else
20828 stretch &= ~ ((1 << (int) f->fr_offset) - 1);
20829 if (stretch == 0)
20830 break;
20831 }
20832 }
20833 if (f != NULL)
20834 addr += stretch;
20835 }
5e77afaa
PB
20836
20837 return addr;
20838}
20839
0110f2b8
PB
20840/* Return the size of a relaxable adr pseudo-instruction or PC-relative
20841 load. */
20842static int
5e77afaa 20843relax_adr (fragS *fragp, asection *sec, long stretch)
0110f2b8
PB
20844{
20845 addressT addr;
20846 offsetT val;
20847
20848 /* Assume worst case for symbols not known to be in the same section. */
974da60d
NC
20849 if (fragp->fr_symbol == NULL
20850 || !S_IS_DEFINED (fragp->fr_symbol)
77db8e2e
NC
20851 || sec != S_GET_SEGMENT (fragp->fr_symbol)
20852 || S_IS_WEAK (fragp->fr_symbol))
0110f2b8
PB
20853 return 4;
20854
5f4273c7 20855 val = relaxed_symbol_addr (fragp, stretch);
0110f2b8
PB
20856 addr = fragp->fr_address + fragp->fr_fix;
20857 addr = (addr + 4) & ~3;
5e77afaa 20858 /* Force misaligned targets to 32-bit variant. */
0110f2b8 20859 if (val & 3)
5e77afaa 20860 return 4;
0110f2b8
PB
20861 val -= addr;
20862 if (val < 0 || val > 1020)
20863 return 4;
20864 return 2;
20865}
20866
20867/* Return the size of a relaxable add/sub immediate instruction. */
20868static int
20869relax_addsub (fragS *fragp, asection *sec)
20870{
20871 char *buf;
20872 int op;
20873
20874 buf = fragp->fr_literal + fragp->fr_fix;
20875 op = bfd_get_16(sec->owner, buf);
20876 if ((op & 0xf) == ((op >> 4) & 0xf))
20877 return relax_immediate (fragp, 8, 0);
20878 else
20879 return relax_immediate (fragp, 3, 0);
20880}
20881
e83a675f
RE
20882/* Return TRUE iff the definition of symbol S could be pre-empted
20883 (overridden) at link or load time. */
20884static bfd_boolean
20885symbol_preemptible (symbolS *s)
20886{
20887 /* Weak symbols can always be pre-empted. */
20888 if (S_IS_WEAK (s))
20889 return TRUE;
20890
20891 /* Non-global symbols cannot be pre-empted. */
20892 if (! S_IS_EXTERNAL (s))
20893 return FALSE;
20894
20895#ifdef OBJ_ELF
20896 /* In ELF, a global symbol can be marked protected, or private. In that
20897 case it can't be pre-empted (other definitions in the same link unit
20898 would violate the ODR). */
20899 if (ELF_ST_VISIBILITY (S_GET_OTHER (s)) > STV_DEFAULT)
20900 return FALSE;
20901#endif
20902
20903 /* Other global symbols might be pre-empted. */
20904 return TRUE;
20905}
0110f2b8
PB
20906
20907/* Return the size of a relaxable branch instruction. BITS is the
20908 size of the offset field in the narrow instruction. */
20909
20910static int
5e77afaa 20911relax_branch (fragS *fragp, asection *sec, int bits, long stretch)
0110f2b8
PB
20912{
20913 addressT addr;
20914 offsetT val;
20915 offsetT limit;
20916
20917 /* Assume worst case for symbols not known to be in the same section. */
5f4273c7 20918 if (!S_IS_DEFINED (fragp->fr_symbol)
77db8e2e
NC
20919 || sec != S_GET_SEGMENT (fragp->fr_symbol)
20920 || S_IS_WEAK (fragp->fr_symbol))
0110f2b8
PB
20921 return 4;
20922
267bf995 20923#ifdef OBJ_ELF
e83a675f 20924 /* A branch to a function in ARM state will require interworking. */
267bf995
RR
20925 if (S_IS_DEFINED (fragp->fr_symbol)
20926 && ARM_IS_FUNC (fragp->fr_symbol))
20927 return 4;
e83a675f 20928#endif
0d9b4b55 20929
e83a675f 20930 if (symbol_preemptible (fragp->fr_symbol))
0d9b4b55 20931 return 4;
267bf995 20932
5f4273c7 20933 val = relaxed_symbol_addr (fragp, stretch);
0110f2b8
PB
20934 addr = fragp->fr_address + fragp->fr_fix + 4;
20935 val -= addr;
20936
20937 /* Offset is a signed value *2 */
20938 limit = 1 << bits;
20939 if (val >= limit || val < -limit)
20940 return 4;
20941 return 2;
20942}
20943
20944
20945/* Relax a machine dependent frag. This returns the amount by which
20946 the current size of the frag should change. */
20947
20948int
5e77afaa 20949arm_relax_frag (asection *sec, fragS *fragp, long stretch)
0110f2b8
PB
20950{
20951 int oldsize;
20952 int newsize;
20953
20954 oldsize = fragp->fr_var;
20955 switch (fragp->fr_subtype)
20956 {
20957 case T_MNEM_ldr_pc2:
5f4273c7 20958 newsize = relax_adr (fragp, sec, stretch);
0110f2b8
PB
20959 break;
20960 case T_MNEM_ldr_pc:
20961 case T_MNEM_ldr_sp:
20962 case T_MNEM_str_sp:
5f4273c7 20963 newsize = relax_immediate (fragp, 8, 2);
0110f2b8
PB
20964 break;
20965 case T_MNEM_ldr:
20966 case T_MNEM_str:
5f4273c7 20967 newsize = relax_immediate (fragp, 5, 2);
0110f2b8
PB
20968 break;
20969 case T_MNEM_ldrh:
20970 case T_MNEM_strh:
5f4273c7 20971 newsize = relax_immediate (fragp, 5, 1);
0110f2b8
PB
20972 break;
20973 case T_MNEM_ldrb:
20974 case T_MNEM_strb:
5f4273c7 20975 newsize = relax_immediate (fragp, 5, 0);
0110f2b8
PB
20976 break;
20977 case T_MNEM_adr:
5f4273c7 20978 newsize = relax_adr (fragp, sec, stretch);
0110f2b8
PB
20979 break;
20980 case T_MNEM_mov:
20981 case T_MNEM_movs:
20982 case T_MNEM_cmp:
20983 case T_MNEM_cmn:
5f4273c7 20984 newsize = relax_immediate (fragp, 8, 0);
0110f2b8
PB
20985 break;
20986 case T_MNEM_b:
5f4273c7 20987 newsize = relax_branch (fragp, sec, 11, stretch);
0110f2b8
PB
20988 break;
20989 case T_MNEM_bcond:
5f4273c7 20990 newsize = relax_branch (fragp, sec, 8, stretch);
0110f2b8
PB
20991 break;
20992 case T_MNEM_add_sp:
20993 case T_MNEM_add_pc:
20994 newsize = relax_immediate (fragp, 8, 2);
20995 break;
20996 case T_MNEM_inc_sp:
20997 case T_MNEM_dec_sp:
20998 newsize = relax_immediate (fragp, 7, 2);
20999 break;
21000 case T_MNEM_addi:
21001 case T_MNEM_addis:
21002 case T_MNEM_subi:
21003 case T_MNEM_subis:
21004 newsize = relax_addsub (fragp, sec);
21005 break;
21006 default:
5f4273c7 21007 abort ();
0110f2b8 21008 }
5e77afaa
PB
21009
21010 fragp->fr_var = newsize;
21011 /* Freeze wide instructions that are at or before the same location as
21012 in the previous pass. This avoids infinite loops.
5f4273c7
NC
21013 Don't freeze them unconditionally because targets may be artificially
21014 misaligned by the expansion of preceding frags. */
5e77afaa 21015 if (stretch <= 0 && newsize > 2)
0110f2b8 21016 {
0110f2b8 21017 md_convert_frag (sec->owner, sec, fragp);
5f4273c7 21018 frag_wane (fragp);
0110f2b8 21019 }
5e77afaa 21020
0110f2b8 21021 return newsize - oldsize;
c19d1205 21022}
b99bd4ef 21023
c19d1205 21024/* Round up a section size to the appropriate boundary. */
b99bd4ef 21025
c19d1205
ZW
21026valueT
21027md_section_align (segT segment ATTRIBUTE_UNUSED,
21028 valueT size)
21029{
f0927246
NC
21030#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
21031 if (OUTPUT_FLAVOR == bfd_target_aout_flavour)
21032 {
21033 /* For a.out, force the section size to be aligned. If we don't do
21034 this, BFD will align it for us, but it will not write out the
21035 final bytes of the section. This may be a bug in BFD, but it is
21036 easier to fix it here since that is how the other a.out targets
21037 work. */
21038 int align;
21039
21040 align = bfd_get_section_alignment (stdoutput, segment);
8d3842cd 21041 size = ((size + (1 << align) - 1) & (-((valueT) 1 << align)));
f0927246 21042 }
c19d1205 21043#endif
f0927246
NC
21044
21045 return size;
bfae80f2 21046}
b99bd4ef 21047
c19d1205
ZW
21048/* This is called from HANDLE_ALIGN in write.c. Fill in the contents
21049 of an rs_align_code fragment. */
21050
21051void
21052arm_handle_align (fragS * fragP)
bfae80f2 21053{
e7495e45
NS
21054 static char const arm_noop[2][2][4] =
21055 {
21056 { /* ARMv1 */
21057 {0x00, 0x00, 0xa0, 0xe1}, /* LE */
21058 {0xe1, 0xa0, 0x00, 0x00}, /* BE */
21059 },
21060 { /* ARMv6k */
21061 {0x00, 0xf0, 0x20, 0xe3}, /* LE */
21062 {0xe3, 0x20, 0xf0, 0x00}, /* BE */
21063 },
21064 };
21065 static char const thumb_noop[2][2][2] =
21066 {
21067 { /* Thumb-1 */
21068 {0xc0, 0x46}, /* LE */
21069 {0x46, 0xc0}, /* BE */
21070 },
21071 { /* Thumb-2 */
21072 {0x00, 0xbf}, /* LE */
21073 {0xbf, 0x00} /* BE */
21074 }
21075 };
21076 static char const wide_thumb_noop[2][4] =
21077 { /* Wide Thumb-2 */
21078 {0xaf, 0xf3, 0x00, 0x80}, /* LE */
21079 {0xf3, 0xaf, 0x80, 0x00}, /* BE */
21080 };
c921be7d 21081
e7495e45 21082 unsigned bytes, fix, noop_size;
c19d1205
ZW
21083 char * p;
21084 const char * noop;
e7495e45 21085 const char *narrow_noop = NULL;
cd000bff
DJ
21086#ifdef OBJ_ELF
21087 enum mstate state;
21088#endif
bfae80f2 21089
c19d1205 21090 if (fragP->fr_type != rs_align_code)
bfae80f2
RE
21091 return;
21092
c19d1205
ZW
21093 bytes = fragP->fr_next->fr_address - fragP->fr_address - fragP->fr_fix;
21094 p = fragP->fr_literal + fragP->fr_fix;
21095 fix = 0;
bfae80f2 21096
c19d1205
ZW
21097 if (bytes > MAX_MEM_FOR_RS_ALIGN_CODE)
21098 bytes &= MAX_MEM_FOR_RS_ALIGN_CODE;
bfae80f2 21099
cd000bff 21100 gas_assert ((fragP->tc_frag_data.thumb_mode & MODE_RECORDED) != 0);
8dc2430f 21101
cd000bff 21102 if (fragP->tc_frag_data.thumb_mode & (~ MODE_RECORDED))
a737bd4d 21103 {
7f78eb34
JW
21104 if (ARM_CPU_HAS_FEATURE (selected_cpu_name[0]
21105 ? selected_cpu : arm_arch_none, arm_ext_v6t2))
e7495e45
NS
21106 {
21107 narrow_noop = thumb_noop[1][target_big_endian];
21108 noop = wide_thumb_noop[target_big_endian];
21109 }
c19d1205 21110 else
e7495e45
NS
21111 noop = thumb_noop[0][target_big_endian];
21112 noop_size = 2;
cd000bff
DJ
21113#ifdef OBJ_ELF
21114 state = MAP_THUMB;
21115#endif
7ed4c4c5
NC
21116 }
21117 else
21118 {
7f78eb34
JW
21119 noop = arm_noop[ARM_CPU_HAS_FEATURE (selected_cpu_name[0]
21120 ? selected_cpu : arm_arch_none,
21121 arm_ext_v6k) != 0]
e7495e45
NS
21122 [target_big_endian];
21123 noop_size = 4;
cd000bff
DJ
21124#ifdef OBJ_ELF
21125 state = MAP_ARM;
21126#endif
7ed4c4c5 21127 }
c921be7d 21128
e7495e45 21129 fragP->fr_var = noop_size;
c921be7d 21130
c19d1205 21131 if (bytes & (noop_size - 1))
7ed4c4c5 21132 {
c19d1205 21133 fix = bytes & (noop_size - 1);
cd000bff
DJ
21134#ifdef OBJ_ELF
21135 insert_data_mapping_symbol (state, fragP->fr_fix, fragP, fix);
21136#endif
c19d1205
ZW
21137 memset (p, 0, fix);
21138 p += fix;
21139 bytes -= fix;
a737bd4d 21140 }
a737bd4d 21141
e7495e45
NS
21142 if (narrow_noop)
21143 {
21144 if (bytes & noop_size)
21145 {
21146 /* Insert a narrow noop. */
21147 memcpy (p, narrow_noop, noop_size);
21148 p += noop_size;
21149 bytes -= noop_size;
21150 fix += noop_size;
21151 }
21152
21153 /* Use wide noops for the remainder */
21154 noop_size = 4;
21155 }
21156
c19d1205 21157 while (bytes >= noop_size)
a737bd4d 21158 {
c19d1205
ZW
21159 memcpy (p, noop, noop_size);
21160 p += noop_size;
21161 bytes -= noop_size;
21162 fix += noop_size;
a737bd4d
NC
21163 }
21164
c19d1205 21165 fragP->fr_fix += fix;
a737bd4d
NC
21166}
21167
c19d1205
ZW
21168/* Called from md_do_align. Used to create an alignment
21169 frag in a code section. */
21170
21171void
21172arm_frag_align_code (int n, int max)
bfae80f2 21173{
c19d1205 21174 char * p;
7ed4c4c5 21175
c19d1205 21176 /* We assume that there will never be a requirement
6ec8e702 21177 to support alignments greater than MAX_MEM_FOR_RS_ALIGN_CODE bytes. */
c19d1205 21178 if (max > MAX_MEM_FOR_RS_ALIGN_CODE)
6ec8e702
NC
21179 {
21180 char err_msg[128];
21181
fa94de6b 21182 sprintf (err_msg,
477330fc
RM
21183 _("alignments greater than %d bytes not supported in .text sections."),
21184 MAX_MEM_FOR_RS_ALIGN_CODE + 1);
20203fb9 21185 as_fatal ("%s", err_msg);
6ec8e702 21186 }
bfae80f2 21187
c19d1205
ZW
21188 p = frag_var (rs_align_code,
21189 MAX_MEM_FOR_RS_ALIGN_CODE,
21190 1,
21191 (relax_substateT) max,
21192 (symbolS *) NULL,
21193 (offsetT) n,
21194 (char *) NULL);
21195 *p = 0;
21196}
bfae80f2 21197
8dc2430f
NC
21198/* Perform target specific initialisation of a frag.
21199 Note - despite the name this initialisation is not done when the frag
21200 is created, but only when its type is assigned. A frag can be created
21201 and used a long time before its type is set, so beware of assuming that
21202 this initialisationis performed first. */
bfae80f2 21203
cd000bff
DJ
21204#ifndef OBJ_ELF
21205void
21206arm_init_frag (fragS * fragP, int max_chars ATTRIBUTE_UNUSED)
21207{
21208 /* Record whether this frag is in an ARM or a THUMB area. */
2e98972e 21209 fragP->tc_frag_data.thumb_mode = thumb_mode | MODE_RECORDED;
cd000bff
DJ
21210}
21211
21212#else /* OBJ_ELF is defined. */
c19d1205 21213void
cd000bff 21214arm_init_frag (fragS * fragP, int max_chars)
c19d1205 21215{
b968d18a
JW
21216 int frag_thumb_mode;
21217
8dc2430f
NC
21218 /* If the current ARM vs THUMB mode has not already
21219 been recorded into this frag then do so now. */
cd000bff 21220 if ((fragP->tc_frag_data.thumb_mode & MODE_RECORDED) == 0)
b968d18a
JW
21221 fragP->tc_frag_data.thumb_mode = thumb_mode | MODE_RECORDED;
21222
21223 frag_thumb_mode = fragP->tc_frag_data.thumb_mode ^ MODE_RECORDED;
cd000bff 21224
f9c1b181
RL
21225 /* Record a mapping symbol for alignment frags. We will delete this
21226 later if the alignment ends up empty. */
21227 switch (fragP->fr_type)
21228 {
21229 case rs_align:
21230 case rs_align_test:
21231 case rs_fill:
21232 mapping_state_2 (MAP_DATA, max_chars);
21233 break;
21234 case rs_align_code:
b968d18a 21235 mapping_state_2 (frag_thumb_mode ? MAP_THUMB : MAP_ARM, max_chars);
f9c1b181
RL
21236 break;
21237 default:
21238 break;
cd000bff 21239 }
bfae80f2
RE
21240}
21241
c19d1205
ZW
21242/* When we change sections we need to issue a new mapping symbol. */
21243
21244void
21245arm_elf_change_section (void)
bfae80f2 21246{
c19d1205
ZW
21247 /* Link an unlinked unwind index table section to the .text section. */
21248 if (elf_section_type (now_seg) == SHT_ARM_EXIDX
21249 && elf_linked_to_section (now_seg) == NULL)
21250 elf_linked_to_section (now_seg) = text_section;
bfae80f2
RE
21251}
21252
c19d1205
ZW
21253int
21254arm_elf_section_type (const char * str, size_t len)
e45d0630 21255{
c19d1205
ZW
21256 if (len == 5 && strncmp (str, "exidx", 5) == 0)
21257 return SHT_ARM_EXIDX;
e45d0630 21258
c19d1205
ZW
21259 return -1;
21260}
21261\f
21262/* Code to deal with unwinding tables. */
e45d0630 21263
c19d1205 21264static void add_unwind_adjustsp (offsetT);
e45d0630 21265
5f4273c7 21266/* Generate any deferred unwind frame offset. */
e45d0630 21267
bfae80f2 21268static void
c19d1205 21269flush_pending_unwind (void)
bfae80f2 21270{
c19d1205 21271 offsetT offset;
bfae80f2 21272
c19d1205
ZW
21273 offset = unwind.pending_offset;
21274 unwind.pending_offset = 0;
21275 if (offset != 0)
21276 add_unwind_adjustsp (offset);
bfae80f2
RE
21277}
21278
c19d1205
ZW
21279/* Add an opcode to this list for this function. Two-byte opcodes should
21280 be passed as op[0] << 8 | op[1]. The list of opcodes is built in reverse
21281 order. */
21282
bfae80f2 21283static void
c19d1205 21284add_unwind_opcode (valueT op, int length)
bfae80f2 21285{
c19d1205
ZW
21286 /* Add any deferred stack adjustment. */
21287 if (unwind.pending_offset)
21288 flush_pending_unwind ();
bfae80f2 21289
c19d1205 21290 unwind.sp_restored = 0;
bfae80f2 21291
c19d1205 21292 if (unwind.opcode_count + length > unwind.opcode_alloc)
bfae80f2 21293 {
c19d1205
ZW
21294 unwind.opcode_alloc += ARM_OPCODE_CHUNK_SIZE;
21295 if (unwind.opcodes)
21d799b5 21296 unwind.opcodes = (unsigned char *) xrealloc (unwind.opcodes,
477330fc 21297 unwind.opcode_alloc);
c19d1205 21298 else
21d799b5 21299 unwind.opcodes = (unsigned char *) xmalloc (unwind.opcode_alloc);
bfae80f2 21300 }
c19d1205 21301 while (length > 0)
bfae80f2 21302 {
c19d1205
ZW
21303 length--;
21304 unwind.opcodes[unwind.opcode_count] = op & 0xff;
21305 op >>= 8;
21306 unwind.opcode_count++;
bfae80f2 21307 }
bfae80f2
RE
21308}
21309
c19d1205
ZW
21310/* Add unwind opcodes to adjust the stack pointer. */
21311
bfae80f2 21312static void
c19d1205 21313add_unwind_adjustsp (offsetT offset)
bfae80f2 21314{
c19d1205 21315 valueT op;
bfae80f2 21316
c19d1205 21317 if (offset > 0x200)
bfae80f2 21318 {
c19d1205
ZW
21319 /* We need at most 5 bytes to hold a 32-bit value in a uleb128. */
21320 char bytes[5];
21321 int n;
21322 valueT o;
bfae80f2 21323
c19d1205
ZW
21324 /* Long form: 0xb2, uleb128. */
21325 /* This might not fit in a word so add the individual bytes,
21326 remembering the list is built in reverse order. */
21327 o = (valueT) ((offset - 0x204) >> 2);
21328 if (o == 0)
21329 add_unwind_opcode (0, 1);
bfae80f2 21330
c19d1205
ZW
21331 /* Calculate the uleb128 encoding of the offset. */
21332 n = 0;
21333 while (o)
21334 {
21335 bytes[n] = o & 0x7f;
21336 o >>= 7;
21337 if (o)
21338 bytes[n] |= 0x80;
21339 n++;
21340 }
21341 /* Add the insn. */
21342 for (; n; n--)
21343 add_unwind_opcode (bytes[n - 1], 1);
21344 add_unwind_opcode (0xb2, 1);
21345 }
21346 else if (offset > 0x100)
bfae80f2 21347 {
c19d1205
ZW
21348 /* Two short opcodes. */
21349 add_unwind_opcode (0x3f, 1);
21350 op = (offset - 0x104) >> 2;
21351 add_unwind_opcode (op, 1);
bfae80f2 21352 }
c19d1205
ZW
21353 else if (offset > 0)
21354 {
21355 /* Short opcode. */
21356 op = (offset - 4) >> 2;
21357 add_unwind_opcode (op, 1);
21358 }
21359 else if (offset < 0)
bfae80f2 21360 {
c19d1205
ZW
21361 offset = -offset;
21362 while (offset > 0x100)
bfae80f2 21363 {
c19d1205
ZW
21364 add_unwind_opcode (0x7f, 1);
21365 offset -= 0x100;
bfae80f2 21366 }
c19d1205
ZW
21367 op = ((offset - 4) >> 2) | 0x40;
21368 add_unwind_opcode (op, 1);
bfae80f2 21369 }
bfae80f2
RE
21370}
21371
c19d1205
ZW
21372/* Finish the list of unwind opcodes for this function. */
21373static void
21374finish_unwind_opcodes (void)
bfae80f2 21375{
c19d1205 21376 valueT op;
bfae80f2 21377
c19d1205 21378 if (unwind.fp_used)
bfae80f2 21379 {
708587a4 21380 /* Adjust sp as necessary. */
c19d1205
ZW
21381 unwind.pending_offset += unwind.fp_offset - unwind.frame_size;
21382 flush_pending_unwind ();
bfae80f2 21383
c19d1205
ZW
21384 /* After restoring sp from the frame pointer. */
21385 op = 0x90 | unwind.fp_reg;
21386 add_unwind_opcode (op, 1);
21387 }
21388 else
21389 flush_pending_unwind ();
bfae80f2
RE
21390}
21391
bfae80f2 21392
c19d1205
ZW
21393/* Start an exception table entry. If idx is nonzero this is an index table
21394 entry. */
bfae80f2
RE
21395
21396static void
c19d1205 21397start_unwind_section (const segT text_seg, int idx)
bfae80f2 21398{
c19d1205
ZW
21399 const char * text_name;
21400 const char * prefix;
21401 const char * prefix_once;
21402 const char * group_name;
21403 size_t prefix_len;
21404 size_t text_len;
21405 char * sec_name;
21406 size_t sec_name_len;
21407 int type;
21408 int flags;
21409 int linkonce;
bfae80f2 21410
c19d1205 21411 if (idx)
bfae80f2 21412 {
c19d1205
ZW
21413 prefix = ELF_STRING_ARM_unwind;
21414 prefix_once = ELF_STRING_ARM_unwind_once;
21415 type = SHT_ARM_EXIDX;
bfae80f2 21416 }
c19d1205 21417 else
bfae80f2 21418 {
c19d1205
ZW
21419 prefix = ELF_STRING_ARM_unwind_info;
21420 prefix_once = ELF_STRING_ARM_unwind_info_once;
21421 type = SHT_PROGBITS;
bfae80f2
RE
21422 }
21423
c19d1205
ZW
21424 text_name = segment_name (text_seg);
21425 if (streq (text_name, ".text"))
21426 text_name = "";
21427
21428 if (strncmp (text_name, ".gnu.linkonce.t.",
21429 strlen (".gnu.linkonce.t.")) == 0)
bfae80f2 21430 {
c19d1205
ZW
21431 prefix = prefix_once;
21432 text_name += strlen (".gnu.linkonce.t.");
bfae80f2
RE
21433 }
21434
c19d1205
ZW
21435 prefix_len = strlen (prefix);
21436 text_len = strlen (text_name);
21437 sec_name_len = prefix_len + text_len;
21d799b5 21438 sec_name = (char *) xmalloc (sec_name_len + 1);
c19d1205
ZW
21439 memcpy (sec_name, prefix, prefix_len);
21440 memcpy (sec_name + prefix_len, text_name, text_len);
21441 sec_name[prefix_len + text_len] = '\0';
bfae80f2 21442
c19d1205
ZW
21443 flags = SHF_ALLOC;
21444 linkonce = 0;
21445 group_name = 0;
bfae80f2 21446
c19d1205
ZW
21447 /* Handle COMDAT group. */
21448 if (prefix != prefix_once && (text_seg->flags & SEC_LINK_ONCE) != 0)
bfae80f2 21449 {
c19d1205
ZW
21450 group_name = elf_group_name (text_seg);
21451 if (group_name == NULL)
21452 {
bd3ba5d1 21453 as_bad (_("Group section `%s' has no group signature"),
c19d1205
ZW
21454 segment_name (text_seg));
21455 ignore_rest_of_line ();
21456 return;
21457 }
21458 flags |= SHF_GROUP;
21459 linkonce = 1;
bfae80f2
RE
21460 }
21461
c19d1205 21462 obj_elf_change_section (sec_name, type, flags, 0, group_name, linkonce, 0);
bfae80f2 21463
5f4273c7 21464 /* Set the section link for index tables. */
c19d1205
ZW
21465 if (idx)
21466 elf_linked_to_section (now_seg) = text_seg;
bfae80f2
RE
21467}
21468
bfae80f2 21469
c19d1205
ZW
21470/* Start an unwind table entry. HAVE_DATA is nonzero if we have additional
21471 personality routine data. Returns zero, or the index table value for
cad0da33 21472 an inline entry. */
c19d1205
ZW
21473
21474static valueT
21475create_unwind_entry (int have_data)
bfae80f2 21476{
c19d1205
ZW
21477 int size;
21478 addressT where;
21479 char *ptr;
21480 /* The current word of data. */
21481 valueT data;
21482 /* The number of bytes left in this word. */
21483 int n;
bfae80f2 21484
c19d1205 21485 finish_unwind_opcodes ();
bfae80f2 21486
c19d1205
ZW
21487 /* Remember the current text section. */
21488 unwind.saved_seg = now_seg;
21489 unwind.saved_subseg = now_subseg;
bfae80f2 21490
c19d1205 21491 start_unwind_section (now_seg, 0);
bfae80f2 21492
c19d1205 21493 if (unwind.personality_routine == NULL)
bfae80f2 21494 {
c19d1205
ZW
21495 if (unwind.personality_index == -2)
21496 {
21497 if (have_data)
5f4273c7 21498 as_bad (_("handlerdata in cantunwind frame"));
c19d1205
ZW
21499 return 1; /* EXIDX_CANTUNWIND. */
21500 }
bfae80f2 21501
c19d1205
ZW
21502 /* Use a default personality routine if none is specified. */
21503 if (unwind.personality_index == -1)
21504 {
21505 if (unwind.opcode_count > 3)
21506 unwind.personality_index = 1;
21507 else
21508 unwind.personality_index = 0;
21509 }
bfae80f2 21510
c19d1205
ZW
21511 /* Space for the personality routine entry. */
21512 if (unwind.personality_index == 0)
21513 {
21514 if (unwind.opcode_count > 3)
21515 as_bad (_("too many unwind opcodes for personality routine 0"));
bfae80f2 21516
c19d1205
ZW
21517 if (!have_data)
21518 {
21519 /* All the data is inline in the index table. */
21520 data = 0x80;
21521 n = 3;
21522 while (unwind.opcode_count > 0)
21523 {
21524 unwind.opcode_count--;
21525 data = (data << 8) | unwind.opcodes[unwind.opcode_count];
21526 n--;
21527 }
bfae80f2 21528
c19d1205
ZW
21529 /* Pad with "finish" opcodes. */
21530 while (n--)
21531 data = (data << 8) | 0xb0;
bfae80f2 21532
c19d1205
ZW
21533 return data;
21534 }
21535 size = 0;
21536 }
21537 else
21538 /* We get two opcodes "free" in the first word. */
21539 size = unwind.opcode_count - 2;
21540 }
21541 else
5011093d 21542 {
cad0da33
NC
21543 /* PR 16765: Missing or misplaced unwind directives can trigger this. */
21544 if (unwind.personality_index != -1)
21545 {
21546 as_bad (_("attempt to recreate an unwind entry"));
21547 return 1;
21548 }
5011093d
NC
21549
21550 /* An extra byte is required for the opcode count. */
21551 size = unwind.opcode_count + 1;
21552 }
bfae80f2 21553
c19d1205
ZW
21554 size = (size + 3) >> 2;
21555 if (size > 0xff)
21556 as_bad (_("too many unwind opcodes"));
bfae80f2 21557
c19d1205
ZW
21558 frag_align (2, 0, 0);
21559 record_alignment (now_seg, 2);
21560 unwind.table_entry = expr_build_dot ();
21561
21562 /* Allocate the table entry. */
21563 ptr = frag_more ((size << 2) + 4);
74929e7b
NC
21564 /* PR 13449: Zero the table entries in case some of them are not used. */
21565 memset (ptr, 0, (size << 2) + 4);
c19d1205 21566 where = frag_now_fix () - ((size << 2) + 4);
bfae80f2 21567
c19d1205 21568 switch (unwind.personality_index)
bfae80f2 21569 {
c19d1205
ZW
21570 case -1:
21571 /* ??? Should this be a PLT generating relocation? */
21572 /* Custom personality routine. */
21573 fix_new (frag_now, where, 4, unwind.personality_routine, 0, 1,
21574 BFD_RELOC_ARM_PREL31);
bfae80f2 21575
c19d1205
ZW
21576 where += 4;
21577 ptr += 4;
bfae80f2 21578
c19d1205 21579 /* Set the first byte to the number of additional words. */
5011093d 21580 data = size > 0 ? size - 1 : 0;
c19d1205
ZW
21581 n = 3;
21582 break;
bfae80f2 21583
c19d1205
ZW
21584 /* ABI defined personality routines. */
21585 case 0:
21586 /* Three opcodes bytes are packed into the first word. */
21587 data = 0x80;
21588 n = 3;
21589 break;
bfae80f2 21590
c19d1205
ZW
21591 case 1:
21592 case 2:
21593 /* The size and first two opcode bytes go in the first word. */
21594 data = ((0x80 + unwind.personality_index) << 8) | size;
21595 n = 2;
21596 break;
bfae80f2 21597
c19d1205
ZW
21598 default:
21599 /* Should never happen. */
21600 abort ();
21601 }
bfae80f2 21602
c19d1205
ZW
21603 /* Pack the opcodes into words (MSB first), reversing the list at the same
21604 time. */
21605 while (unwind.opcode_count > 0)
21606 {
21607 if (n == 0)
21608 {
21609 md_number_to_chars (ptr, data, 4);
21610 ptr += 4;
21611 n = 4;
21612 data = 0;
21613 }
21614 unwind.opcode_count--;
21615 n--;
21616 data = (data << 8) | unwind.opcodes[unwind.opcode_count];
21617 }
21618
21619 /* Finish off the last word. */
21620 if (n < 4)
21621 {
21622 /* Pad with "finish" opcodes. */
21623 while (n--)
21624 data = (data << 8) | 0xb0;
21625
21626 md_number_to_chars (ptr, data, 4);
21627 }
21628
21629 if (!have_data)
21630 {
21631 /* Add an empty descriptor if there is no user-specified data. */
21632 ptr = frag_more (4);
21633 md_number_to_chars (ptr, 0, 4);
21634 }
21635
21636 return 0;
bfae80f2
RE
21637}
21638
f0927246
NC
21639
21640/* Initialize the DWARF-2 unwind information for this procedure. */
21641
21642void
21643tc_arm_frame_initial_instructions (void)
21644{
21645 cfi_add_CFA_def_cfa (REG_SP, 0);
21646}
21647#endif /* OBJ_ELF */
21648
c19d1205
ZW
21649/* Convert REGNAME to a DWARF-2 register number. */
21650
21651int
1df69f4f 21652tc_arm_regname_to_dw2regnum (char *regname)
bfae80f2 21653{
1df69f4f 21654 int reg = arm_reg_parse (&regname, REG_TYPE_RN);
1f5afe1c
NC
21655 if (reg != FAIL)
21656 return reg;
c19d1205 21657
1f5afe1c
NC
21658 /* PR 16694: Allow VFP registers as well. */
21659 reg = arm_reg_parse (&regname, REG_TYPE_VFS);
21660 if (reg != FAIL)
21661 return 64 + reg;
c19d1205 21662
1f5afe1c
NC
21663 reg = arm_reg_parse (&regname, REG_TYPE_VFD);
21664 if (reg != FAIL)
21665 return reg + 256;
21666
21667 return -1;
bfae80f2
RE
21668}
21669
f0927246 21670#ifdef TE_PE
c19d1205 21671void
f0927246 21672tc_pe_dwarf2_emit_offset (symbolS *symbol, unsigned int size)
bfae80f2 21673{
91d6fa6a 21674 expressionS exp;
bfae80f2 21675
91d6fa6a
NC
21676 exp.X_op = O_secrel;
21677 exp.X_add_symbol = symbol;
21678 exp.X_add_number = 0;
21679 emit_expr (&exp, size);
f0927246
NC
21680}
21681#endif
bfae80f2 21682
c19d1205 21683/* MD interface: Symbol and relocation handling. */
bfae80f2 21684
2fc8bdac
ZW
21685/* Return the address within the segment that a PC-relative fixup is
21686 relative to. For ARM, PC-relative fixups applied to instructions
21687 are generally relative to the location of the fixup plus 8 bytes.
21688 Thumb branches are offset by 4, and Thumb loads relative to PC
21689 require special handling. */
bfae80f2 21690
c19d1205 21691long
2fc8bdac 21692md_pcrel_from_section (fixS * fixP, segT seg)
bfae80f2 21693{
2fc8bdac
ZW
21694 offsetT base = fixP->fx_where + fixP->fx_frag->fr_address;
21695
21696 /* If this is pc-relative and we are going to emit a relocation
21697 then we just want to put out any pipeline compensation that the linker
53baae48
NC
21698 will need. Otherwise we want to use the calculated base.
21699 For WinCE we skip the bias for externals as well, since this
21700 is how the MS ARM-CE assembler behaves and we want to be compatible. */
5f4273c7 21701 if (fixP->fx_pcrel
2fc8bdac 21702 && ((fixP->fx_addsy && S_GET_SEGMENT (fixP->fx_addsy) != seg)
53baae48
NC
21703 || (arm_force_relocation (fixP)
21704#ifdef TE_WINCE
21705 && !S_IS_EXTERNAL (fixP->fx_addsy)
21706#endif
21707 )))
2fc8bdac 21708 base = 0;
bfae80f2 21709
267bf995 21710
c19d1205 21711 switch (fixP->fx_r_type)
bfae80f2 21712 {
2fc8bdac
ZW
21713 /* PC relative addressing on the Thumb is slightly odd as the
21714 bottom two bits of the PC are forced to zero for the
21715 calculation. This happens *after* application of the
21716 pipeline offset. However, Thumb adrl already adjusts for
21717 this, so we need not do it again. */
c19d1205 21718 case BFD_RELOC_ARM_THUMB_ADD:
2fc8bdac 21719 return base & ~3;
c19d1205
ZW
21720
21721 case BFD_RELOC_ARM_THUMB_OFFSET:
21722 case BFD_RELOC_ARM_T32_OFFSET_IMM:
e9f89963 21723 case BFD_RELOC_ARM_T32_ADD_PC12:
8f06b2d8 21724 case BFD_RELOC_ARM_T32_CP_OFF_IMM:
2fc8bdac 21725 return (base + 4) & ~3;
c19d1205 21726
2fc8bdac
ZW
21727 /* Thumb branches are simply offset by +4. */
21728 case BFD_RELOC_THUMB_PCREL_BRANCH7:
21729 case BFD_RELOC_THUMB_PCREL_BRANCH9:
21730 case BFD_RELOC_THUMB_PCREL_BRANCH12:
21731 case BFD_RELOC_THUMB_PCREL_BRANCH20:
2fc8bdac 21732 case BFD_RELOC_THUMB_PCREL_BRANCH25:
2fc8bdac 21733 return base + 4;
bfae80f2 21734
267bf995 21735 case BFD_RELOC_THUMB_PCREL_BRANCH23:
486499d0
CL
21736 if (fixP->fx_addsy
21737 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
34e77a92 21738 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
267bf995 21739 && ARM_IS_FUNC (fixP->fx_addsy)
477330fc
RM
21740 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t))
21741 base = fixP->fx_where + fixP->fx_frag->fr_address;
267bf995
RR
21742 return base + 4;
21743
00adf2d4
JB
21744 /* BLX is like branches above, but forces the low two bits of PC to
21745 zero. */
486499d0
CL
21746 case BFD_RELOC_THUMB_PCREL_BLX:
21747 if (fixP->fx_addsy
21748 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
34e77a92 21749 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
477330fc
RM
21750 && THUMB_IS_FUNC (fixP->fx_addsy)
21751 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t))
21752 base = fixP->fx_where + fixP->fx_frag->fr_address;
00adf2d4
JB
21753 return (base + 4) & ~3;
21754
2fc8bdac
ZW
21755 /* ARM mode branches are offset by +8. However, the Windows CE
21756 loader expects the relocation not to take this into account. */
267bf995 21757 case BFD_RELOC_ARM_PCREL_BLX:
486499d0
CL
21758 if (fixP->fx_addsy
21759 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
34e77a92 21760 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
477330fc
RM
21761 && ARM_IS_FUNC (fixP->fx_addsy)
21762 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t))
21763 base = fixP->fx_where + fixP->fx_frag->fr_address;
486499d0 21764 return base + 8;
267bf995 21765
486499d0
CL
21766 case BFD_RELOC_ARM_PCREL_CALL:
21767 if (fixP->fx_addsy
21768 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
34e77a92 21769 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
477330fc
RM
21770 && THUMB_IS_FUNC (fixP->fx_addsy)
21771 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t))
21772 base = fixP->fx_where + fixP->fx_frag->fr_address;
486499d0 21773 return base + 8;
267bf995 21774
2fc8bdac 21775 case BFD_RELOC_ARM_PCREL_BRANCH:
39b41c9c 21776 case BFD_RELOC_ARM_PCREL_JUMP:
2fc8bdac 21777 case BFD_RELOC_ARM_PLT32:
c19d1205 21778#ifdef TE_WINCE
5f4273c7 21779 /* When handling fixups immediately, because we have already
477330fc 21780 discovered the value of a symbol, or the address of the frag involved
53baae48 21781 we must account for the offset by +8, as the OS loader will never see the reloc.
477330fc
RM
21782 see fixup_segment() in write.c
21783 The S_IS_EXTERNAL test handles the case of global symbols.
21784 Those need the calculated base, not just the pipe compensation the linker will need. */
53baae48
NC
21785 if (fixP->fx_pcrel
21786 && fixP->fx_addsy != NULL
21787 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
21788 && (S_IS_EXTERNAL (fixP->fx_addsy) || !arm_force_relocation (fixP)))
21789 return base + 8;
2fc8bdac 21790 return base;
c19d1205 21791#else
2fc8bdac 21792 return base + 8;
c19d1205 21793#endif
2fc8bdac 21794
267bf995 21795
2fc8bdac
ZW
21796 /* ARM mode loads relative to PC are also offset by +8. Unlike
21797 branches, the Windows CE loader *does* expect the relocation
21798 to take this into account. */
21799 case BFD_RELOC_ARM_OFFSET_IMM:
21800 case BFD_RELOC_ARM_OFFSET_IMM8:
21801 case BFD_RELOC_ARM_HWLITERAL:
21802 case BFD_RELOC_ARM_LITERAL:
21803 case BFD_RELOC_ARM_CP_OFF_IMM:
21804 return base + 8;
21805
21806
21807 /* Other PC-relative relocations are un-offset. */
21808 default:
21809 return base;
21810 }
bfae80f2
RE
21811}
21812
8b2d793c
NC
21813static bfd_boolean flag_warn_syms = TRUE;
21814
ae8714c2
NC
21815bfd_boolean
21816arm_tc_equal_in_insn (int c ATTRIBUTE_UNUSED, char * name)
bfae80f2 21817{
8b2d793c
NC
21818 /* PR 18347 - Warn if the user attempts to create a symbol with the same
21819 name as an ARM instruction. Whilst strictly speaking it is allowed, it
21820 does mean that the resulting code might be very confusing to the reader.
21821 Also this warning can be triggered if the user omits an operand before
21822 an immediate address, eg:
21823
21824 LDR =foo
21825
21826 GAS treats this as an assignment of the value of the symbol foo to a
21827 symbol LDR, and so (without this code) it will not issue any kind of
21828 warning or error message.
21829
21830 Note - ARM instructions are case-insensitive but the strings in the hash
21831 table are all stored in lower case, so we must first ensure that name is
ae8714c2
NC
21832 lower case too. */
21833 if (flag_warn_syms && arm_ops_hsh)
8b2d793c
NC
21834 {
21835 char * nbuf = strdup (name);
21836 char * p;
21837
21838 for (p = nbuf; *p; p++)
21839 *p = TOLOWER (*p);
21840 if (hash_find (arm_ops_hsh, nbuf) != NULL)
21841 {
21842 static struct hash_control * already_warned = NULL;
21843
21844 if (already_warned == NULL)
21845 already_warned = hash_new ();
21846 /* Only warn about the symbol once. To keep the code
21847 simple we let hash_insert do the lookup for us. */
21848 if (hash_insert (already_warned, name, NULL) == NULL)
ae8714c2 21849 as_warn (_("[-mwarn-syms]: Assignment makes a symbol match an ARM instruction: %s"), name);
8b2d793c
NC
21850 }
21851 else
21852 free (nbuf);
21853 }
3739860c 21854
ae8714c2
NC
21855 return FALSE;
21856}
21857
21858/* Under ELF we need to default _GLOBAL_OFFSET_TABLE.
21859 Otherwise we have no need to default values of symbols. */
21860
21861symbolS *
21862md_undefined_symbol (char * name ATTRIBUTE_UNUSED)
21863{
21864#ifdef OBJ_ELF
21865 if (name[0] == '_' && name[1] == 'G'
21866 && streq (name, GLOBAL_OFFSET_TABLE_NAME))
21867 {
21868 if (!GOT_symbol)
21869 {
21870 if (symbol_find (name))
21871 as_bad (_("GOT already in the symbol table"));
21872
21873 GOT_symbol = symbol_new (name, undefined_section,
21874 (valueT) 0, & zero_address_frag);
21875 }
21876
21877 return GOT_symbol;
21878 }
21879#endif
21880
c921be7d 21881 return NULL;
bfae80f2
RE
21882}
21883
55cf6793 21884/* Subroutine of md_apply_fix. Check to see if an immediate can be
c19d1205
ZW
21885 computed as two separate immediate values, added together. We
21886 already know that this value cannot be computed by just one ARM
21887 instruction. */
21888
21889static unsigned int
21890validate_immediate_twopart (unsigned int val,
21891 unsigned int * highpart)
bfae80f2 21892{
c19d1205
ZW
21893 unsigned int a;
21894 unsigned int i;
bfae80f2 21895
c19d1205
ZW
21896 for (i = 0; i < 32; i += 2)
21897 if (((a = rotate_left (val, i)) & 0xff) != 0)
21898 {
21899 if (a & 0xff00)
21900 {
21901 if (a & ~ 0xffff)
21902 continue;
21903 * highpart = (a >> 8) | ((i + 24) << 7);
21904 }
21905 else if (a & 0xff0000)
21906 {
21907 if (a & 0xff000000)
21908 continue;
21909 * highpart = (a >> 16) | ((i + 16) << 7);
21910 }
21911 else
21912 {
9c2799c2 21913 gas_assert (a & 0xff000000);
c19d1205
ZW
21914 * highpart = (a >> 24) | ((i + 8) << 7);
21915 }
bfae80f2 21916
c19d1205
ZW
21917 return (a & 0xff) | (i << 7);
21918 }
bfae80f2 21919
c19d1205 21920 return FAIL;
bfae80f2
RE
21921}
21922
c19d1205
ZW
21923static int
21924validate_offset_imm (unsigned int val, int hwse)
21925{
21926 if ((hwse && val > 255) || val > 4095)
21927 return FAIL;
21928 return val;
21929}
bfae80f2 21930
55cf6793 21931/* Subroutine of md_apply_fix. Do those data_ops which can take a
c19d1205
ZW
21932 negative immediate constant by altering the instruction. A bit of
21933 a hack really.
21934 MOV <-> MVN
21935 AND <-> BIC
21936 ADC <-> SBC
21937 by inverting the second operand, and
21938 ADD <-> SUB
21939 CMP <-> CMN
21940 by negating the second operand. */
bfae80f2 21941
c19d1205
ZW
21942static int
21943negate_data_op (unsigned long * instruction,
21944 unsigned long value)
bfae80f2 21945{
c19d1205
ZW
21946 int op, new_inst;
21947 unsigned long negated, inverted;
bfae80f2 21948
c19d1205
ZW
21949 negated = encode_arm_immediate (-value);
21950 inverted = encode_arm_immediate (~value);
bfae80f2 21951
c19d1205
ZW
21952 op = (*instruction >> DATA_OP_SHIFT) & 0xf;
21953 switch (op)
bfae80f2 21954 {
c19d1205
ZW
21955 /* First negates. */
21956 case OPCODE_SUB: /* ADD <-> SUB */
21957 new_inst = OPCODE_ADD;
21958 value = negated;
21959 break;
bfae80f2 21960
c19d1205
ZW
21961 case OPCODE_ADD:
21962 new_inst = OPCODE_SUB;
21963 value = negated;
21964 break;
bfae80f2 21965
c19d1205
ZW
21966 case OPCODE_CMP: /* CMP <-> CMN */
21967 new_inst = OPCODE_CMN;
21968 value = negated;
21969 break;
bfae80f2 21970
c19d1205
ZW
21971 case OPCODE_CMN:
21972 new_inst = OPCODE_CMP;
21973 value = negated;
21974 break;
bfae80f2 21975
c19d1205
ZW
21976 /* Now Inverted ops. */
21977 case OPCODE_MOV: /* MOV <-> MVN */
21978 new_inst = OPCODE_MVN;
21979 value = inverted;
21980 break;
bfae80f2 21981
c19d1205
ZW
21982 case OPCODE_MVN:
21983 new_inst = OPCODE_MOV;
21984 value = inverted;
21985 break;
bfae80f2 21986
c19d1205
ZW
21987 case OPCODE_AND: /* AND <-> BIC */
21988 new_inst = OPCODE_BIC;
21989 value = inverted;
21990 break;
bfae80f2 21991
c19d1205
ZW
21992 case OPCODE_BIC:
21993 new_inst = OPCODE_AND;
21994 value = inverted;
21995 break;
bfae80f2 21996
c19d1205
ZW
21997 case OPCODE_ADC: /* ADC <-> SBC */
21998 new_inst = OPCODE_SBC;
21999 value = inverted;
22000 break;
bfae80f2 22001
c19d1205
ZW
22002 case OPCODE_SBC:
22003 new_inst = OPCODE_ADC;
22004 value = inverted;
22005 break;
bfae80f2 22006
c19d1205
ZW
22007 /* We cannot do anything. */
22008 default:
22009 return FAIL;
b99bd4ef
NC
22010 }
22011
c19d1205
ZW
22012 if (value == (unsigned) FAIL)
22013 return FAIL;
22014
22015 *instruction &= OPCODE_MASK;
22016 *instruction |= new_inst << DATA_OP_SHIFT;
22017 return value;
b99bd4ef
NC
22018}
22019
ef8d22e6
PB
22020/* Like negate_data_op, but for Thumb-2. */
22021
22022static unsigned int
16dd5e42 22023thumb32_negate_data_op (offsetT *instruction, unsigned int value)
ef8d22e6
PB
22024{
22025 int op, new_inst;
22026 int rd;
16dd5e42 22027 unsigned int negated, inverted;
ef8d22e6
PB
22028
22029 negated = encode_thumb32_immediate (-value);
22030 inverted = encode_thumb32_immediate (~value);
22031
22032 rd = (*instruction >> 8) & 0xf;
22033 op = (*instruction >> T2_DATA_OP_SHIFT) & 0xf;
22034 switch (op)
22035 {
22036 /* ADD <-> SUB. Includes CMP <-> CMN. */
22037 case T2_OPCODE_SUB:
22038 new_inst = T2_OPCODE_ADD;
22039 value = negated;
22040 break;
22041
22042 case T2_OPCODE_ADD:
22043 new_inst = T2_OPCODE_SUB;
22044 value = negated;
22045 break;
22046
22047 /* ORR <-> ORN. Includes MOV <-> MVN. */
22048 case T2_OPCODE_ORR:
22049 new_inst = T2_OPCODE_ORN;
22050 value = inverted;
22051 break;
22052
22053 case T2_OPCODE_ORN:
22054 new_inst = T2_OPCODE_ORR;
22055 value = inverted;
22056 break;
22057
22058 /* AND <-> BIC. TST has no inverted equivalent. */
22059 case T2_OPCODE_AND:
22060 new_inst = T2_OPCODE_BIC;
22061 if (rd == 15)
22062 value = FAIL;
22063 else
22064 value = inverted;
22065 break;
22066
22067 case T2_OPCODE_BIC:
22068 new_inst = T2_OPCODE_AND;
22069 value = inverted;
22070 break;
22071
22072 /* ADC <-> SBC */
22073 case T2_OPCODE_ADC:
22074 new_inst = T2_OPCODE_SBC;
22075 value = inverted;
22076 break;
22077
22078 case T2_OPCODE_SBC:
22079 new_inst = T2_OPCODE_ADC;
22080 value = inverted;
22081 break;
22082
22083 /* We cannot do anything. */
22084 default:
22085 return FAIL;
22086 }
22087
16dd5e42 22088 if (value == (unsigned int)FAIL)
ef8d22e6
PB
22089 return FAIL;
22090
22091 *instruction &= T2_OPCODE_MASK;
22092 *instruction |= new_inst << T2_DATA_OP_SHIFT;
22093 return value;
22094}
22095
8f06b2d8
PB
22096/* Read a 32-bit thumb instruction from buf. */
22097static unsigned long
22098get_thumb32_insn (char * buf)
22099{
22100 unsigned long insn;
22101 insn = md_chars_to_number (buf, THUMB_SIZE) << 16;
22102 insn |= md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE);
22103
22104 return insn;
22105}
22106
a8bc6c78
PB
22107
22108/* We usually want to set the low bit on the address of thumb function
22109 symbols. In particular .word foo - . should have the low bit set.
22110 Generic code tries to fold the difference of two symbols to
22111 a constant. Prevent this and force a relocation when the first symbols
22112 is a thumb function. */
c921be7d
NC
22113
22114bfd_boolean
a8bc6c78
PB
22115arm_optimize_expr (expressionS *l, operatorT op, expressionS *r)
22116{
22117 if (op == O_subtract
22118 && l->X_op == O_symbol
22119 && r->X_op == O_symbol
22120 && THUMB_IS_FUNC (l->X_add_symbol))
22121 {
22122 l->X_op = O_subtract;
22123 l->X_op_symbol = r->X_add_symbol;
22124 l->X_add_number -= r->X_add_number;
c921be7d 22125 return TRUE;
a8bc6c78 22126 }
c921be7d 22127
a8bc6c78 22128 /* Process as normal. */
c921be7d 22129 return FALSE;
a8bc6c78
PB
22130}
22131
4a42ebbc
RR
22132/* Encode Thumb2 unconditional branches and calls. The encoding
22133 for the 2 are identical for the immediate values. */
22134
22135static void
22136encode_thumb2_b_bl_offset (char * buf, offsetT value)
22137{
22138#define T2I1I2MASK ((1 << 13) | (1 << 11))
22139 offsetT newval;
22140 offsetT newval2;
22141 addressT S, I1, I2, lo, hi;
22142
22143 S = (value >> 24) & 0x01;
22144 I1 = (value >> 23) & 0x01;
22145 I2 = (value >> 22) & 0x01;
22146 hi = (value >> 12) & 0x3ff;
fa94de6b 22147 lo = (value >> 1) & 0x7ff;
4a42ebbc
RR
22148 newval = md_chars_to_number (buf, THUMB_SIZE);
22149 newval2 = md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE);
22150 newval |= (S << 10) | hi;
22151 newval2 &= ~T2I1I2MASK;
22152 newval2 |= (((I1 ^ S) << 13) | ((I2 ^ S) << 11) | lo) ^ T2I1I2MASK;
22153 md_number_to_chars (buf, newval, THUMB_SIZE);
22154 md_number_to_chars (buf + THUMB_SIZE, newval2, THUMB_SIZE);
22155}
22156
c19d1205 22157void
55cf6793 22158md_apply_fix (fixS * fixP,
c19d1205
ZW
22159 valueT * valP,
22160 segT seg)
22161{
22162 offsetT value = * valP;
22163 offsetT newval;
22164 unsigned int newimm;
22165 unsigned long temp;
22166 int sign;
22167 char * buf = fixP->fx_where + fixP->fx_frag->fr_literal;
b99bd4ef 22168
9c2799c2 22169 gas_assert (fixP->fx_r_type <= BFD_RELOC_UNUSED);
b99bd4ef 22170
c19d1205 22171 /* Note whether this will delete the relocation. */
4962c51a 22172
c19d1205
ZW
22173 if (fixP->fx_addsy == 0 && !fixP->fx_pcrel)
22174 fixP->fx_done = 1;
b99bd4ef 22175
adbaf948 22176 /* On a 64-bit host, silently truncate 'value' to 32 bits for
5f4273c7 22177 consistency with the behaviour on 32-bit hosts. Remember value
adbaf948
ZW
22178 for emit_reloc. */
22179 value &= 0xffffffff;
22180 value ^= 0x80000000;
5f4273c7 22181 value -= 0x80000000;
adbaf948
ZW
22182
22183 *valP = value;
c19d1205 22184 fixP->fx_addnumber = value;
b99bd4ef 22185
adbaf948
ZW
22186 /* Same treatment for fixP->fx_offset. */
22187 fixP->fx_offset &= 0xffffffff;
22188 fixP->fx_offset ^= 0x80000000;
22189 fixP->fx_offset -= 0x80000000;
22190
c19d1205 22191 switch (fixP->fx_r_type)
b99bd4ef 22192 {
c19d1205
ZW
22193 case BFD_RELOC_NONE:
22194 /* This will need to go in the object file. */
22195 fixP->fx_done = 0;
22196 break;
b99bd4ef 22197
c19d1205
ZW
22198 case BFD_RELOC_ARM_IMMEDIATE:
22199 /* We claim that this fixup has been processed here,
22200 even if in fact we generate an error because we do
22201 not have a reloc for it, so tc_gen_reloc will reject it. */
22202 fixP->fx_done = 1;
b99bd4ef 22203
77db8e2e 22204 if (fixP->fx_addsy)
b99bd4ef 22205 {
77db8e2e 22206 const char *msg = 0;
b99bd4ef 22207
77db8e2e
NC
22208 if (! S_IS_DEFINED (fixP->fx_addsy))
22209 msg = _("undefined symbol %s used as an immediate value");
22210 else if (S_GET_SEGMENT (fixP->fx_addsy) != seg)
22211 msg = _("symbol %s is in a different section");
22212 else if (S_IS_WEAK (fixP->fx_addsy))
22213 msg = _("symbol %s is weak and may be overridden later");
22214
22215 if (msg)
22216 {
22217 as_bad_where (fixP->fx_file, fixP->fx_line,
22218 msg, S_GET_NAME (fixP->fx_addsy));
22219 break;
22220 }
42e5fcbf
AS
22221 }
22222
c19d1205
ZW
22223 temp = md_chars_to_number (buf, INSN_SIZE);
22224
5e73442d
SL
22225 /* If the offset is negative, we should use encoding A2 for ADR. */
22226 if ((temp & 0xfff0000) == 0x28f0000 && value < 0)
22227 newimm = negate_data_op (&temp, value);
22228 else
22229 {
22230 newimm = encode_arm_immediate (value);
22231
22232 /* If the instruction will fail, see if we can fix things up by
22233 changing the opcode. */
22234 if (newimm == (unsigned int) FAIL)
22235 newimm = negate_data_op (&temp, value);
22236 }
22237
22238 if (newimm == (unsigned int) FAIL)
b99bd4ef 22239 {
c19d1205
ZW
22240 as_bad_where (fixP->fx_file, fixP->fx_line,
22241 _("invalid constant (%lx) after fixup"),
22242 (unsigned long) value);
22243 break;
b99bd4ef 22244 }
b99bd4ef 22245
c19d1205
ZW
22246 newimm |= (temp & 0xfffff000);
22247 md_number_to_chars (buf, (valueT) newimm, INSN_SIZE);
22248 break;
b99bd4ef 22249
c19d1205
ZW
22250 case BFD_RELOC_ARM_ADRL_IMMEDIATE:
22251 {
22252 unsigned int highpart = 0;
22253 unsigned int newinsn = 0xe1a00000; /* nop. */
b99bd4ef 22254
77db8e2e 22255 if (fixP->fx_addsy)
42e5fcbf 22256 {
77db8e2e 22257 const char *msg = 0;
42e5fcbf 22258
77db8e2e
NC
22259 if (! S_IS_DEFINED (fixP->fx_addsy))
22260 msg = _("undefined symbol %s used as an immediate value");
22261 else if (S_GET_SEGMENT (fixP->fx_addsy) != seg)
22262 msg = _("symbol %s is in a different section");
22263 else if (S_IS_WEAK (fixP->fx_addsy))
22264 msg = _("symbol %s is weak and may be overridden later");
42e5fcbf 22265
77db8e2e
NC
22266 if (msg)
22267 {
22268 as_bad_where (fixP->fx_file, fixP->fx_line,
22269 msg, S_GET_NAME (fixP->fx_addsy));
22270 break;
22271 }
22272 }
fa94de6b 22273
c19d1205
ZW
22274 newimm = encode_arm_immediate (value);
22275 temp = md_chars_to_number (buf, INSN_SIZE);
b99bd4ef 22276
c19d1205
ZW
22277 /* If the instruction will fail, see if we can fix things up by
22278 changing the opcode. */
22279 if (newimm == (unsigned int) FAIL
22280 && (newimm = negate_data_op (& temp, value)) == (unsigned int) FAIL)
22281 {
22282 /* No ? OK - try using two ADD instructions to generate
22283 the value. */
22284 newimm = validate_immediate_twopart (value, & highpart);
b99bd4ef 22285
c19d1205
ZW
22286 /* Yes - then make sure that the second instruction is
22287 also an add. */
22288 if (newimm != (unsigned int) FAIL)
22289 newinsn = temp;
22290 /* Still No ? Try using a negated value. */
22291 else if ((newimm = validate_immediate_twopart (- value, & highpart)) != (unsigned int) FAIL)
22292 temp = newinsn = (temp & OPCODE_MASK) | OPCODE_SUB << DATA_OP_SHIFT;
22293 /* Otherwise - give up. */
22294 else
22295 {
22296 as_bad_where (fixP->fx_file, fixP->fx_line,
22297 _("unable to compute ADRL instructions for PC offset of 0x%lx"),
22298 (long) value);
22299 break;
22300 }
b99bd4ef 22301
c19d1205
ZW
22302 /* Replace the first operand in the 2nd instruction (which
22303 is the PC) with the destination register. We have
22304 already added in the PC in the first instruction and we
22305 do not want to do it again. */
22306 newinsn &= ~ 0xf0000;
22307 newinsn |= ((newinsn & 0x0f000) << 4);
22308 }
b99bd4ef 22309
c19d1205
ZW
22310 newimm |= (temp & 0xfffff000);
22311 md_number_to_chars (buf, (valueT) newimm, INSN_SIZE);
b99bd4ef 22312
c19d1205
ZW
22313 highpart |= (newinsn & 0xfffff000);
22314 md_number_to_chars (buf + INSN_SIZE, (valueT) highpart, INSN_SIZE);
22315 }
22316 break;
b99bd4ef 22317
c19d1205 22318 case BFD_RELOC_ARM_OFFSET_IMM:
00a97672
RS
22319 if (!fixP->fx_done && seg->use_rela_p)
22320 value = 0;
22321
c19d1205 22322 case BFD_RELOC_ARM_LITERAL:
26d97720 22323 sign = value > 0;
b99bd4ef 22324
c19d1205
ZW
22325 if (value < 0)
22326 value = - value;
b99bd4ef 22327
c19d1205 22328 if (validate_offset_imm (value, 0) == FAIL)
f03698e6 22329 {
c19d1205
ZW
22330 if (fixP->fx_r_type == BFD_RELOC_ARM_LITERAL)
22331 as_bad_where (fixP->fx_file, fixP->fx_line,
22332 _("invalid literal constant: pool needs to be closer"));
22333 else
22334 as_bad_where (fixP->fx_file, fixP->fx_line,
22335 _("bad immediate value for offset (%ld)"),
22336 (long) value);
22337 break;
f03698e6
RE
22338 }
22339
c19d1205 22340 newval = md_chars_to_number (buf, INSN_SIZE);
26d97720
NS
22341 if (value == 0)
22342 newval &= 0xfffff000;
22343 else
22344 {
22345 newval &= 0xff7ff000;
22346 newval |= value | (sign ? INDEX_UP : 0);
22347 }
c19d1205
ZW
22348 md_number_to_chars (buf, newval, INSN_SIZE);
22349 break;
b99bd4ef 22350
c19d1205
ZW
22351 case BFD_RELOC_ARM_OFFSET_IMM8:
22352 case BFD_RELOC_ARM_HWLITERAL:
26d97720 22353 sign = value > 0;
b99bd4ef 22354
c19d1205
ZW
22355 if (value < 0)
22356 value = - value;
b99bd4ef 22357
c19d1205 22358 if (validate_offset_imm (value, 1) == FAIL)
b99bd4ef 22359 {
c19d1205
ZW
22360 if (fixP->fx_r_type == BFD_RELOC_ARM_HWLITERAL)
22361 as_bad_where (fixP->fx_file, fixP->fx_line,
22362 _("invalid literal constant: pool needs to be closer"));
22363 else
427d0db6
RM
22364 as_bad_where (fixP->fx_file, fixP->fx_line,
22365 _("bad immediate value for 8-bit offset (%ld)"),
22366 (long) value);
c19d1205 22367 break;
b99bd4ef
NC
22368 }
22369
c19d1205 22370 newval = md_chars_to_number (buf, INSN_SIZE);
26d97720
NS
22371 if (value == 0)
22372 newval &= 0xfffff0f0;
22373 else
22374 {
22375 newval &= 0xff7ff0f0;
22376 newval |= ((value >> 4) << 8) | (value & 0xf) | (sign ? INDEX_UP : 0);
22377 }
c19d1205
ZW
22378 md_number_to_chars (buf, newval, INSN_SIZE);
22379 break;
b99bd4ef 22380
c19d1205
ZW
22381 case BFD_RELOC_ARM_T32_OFFSET_U8:
22382 if (value < 0 || value > 1020 || value % 4 != 0)
22383 as_bad_where (fixP->fx_file, fixP->fx_line,
22384 _("bad immediate value for offset (%ld)"), (long) value);
22385 value /= 4;
b99bd4ef 22386
c19d1205 22387 newval = md_chars_to_number (buf+2, THUMB_SIZE);
c19d1205
ZW
22388 newval |= value;
22389 md_number_to_chars (buf+2, newval, THUMB_SIZE);
22390 break;
b99bd4ef 22391
c19d1205
ZW
22392 case BFD_RELOC_ARM_T32_OFFSET_IMM:
22393 /* This is a complicated relocation used for all varieties of Thumb32
22394 load/store instruction with immediate offset:
22395
22396 1110 100P u1WL NNNN XXXX YYYY iiii iiii - +/-(U) pre/post(P) 8-bit,
477330fc 22397 *4, optional writeback(W)
c19d1205
ZW
22398 (doubleword load/store)
22399
22400 1111 100S uTTL 1111 XXXX iiii iiii iiii - +/-(U) 12-bit PC-rel
22401 1111 100S 0TTL NNNN XXXX 1Pu1 iiii iiii - +/-(U) pre/post(P) 8-bit
22402 1111 100S 0TTL NNNN XXXX 1110 iiii iiii - positive 8-bit (T instruction)
22403 1111 100S 1TTL NNNN XXXX iiii iiii iiii - positive 12-bit
22404 1111 100S 0TTL NNNN XXXX 1100 iiii iiii - negative 8-bit
22405
22406 Uppercase letters indicate bits that are already encoded at
22407 this point. Lowercase letters are our problem. For the
22408 second block of instructions, the secondary opcode nybble
22409 (bits 8..11) is present, and bit 23 is zero, even if this is
22410 a PC-relative operation. */
22411 newval = md_chars_to_number (buf, THUMB_SIZE);
22412 newval <<= 16;
22413 newval |= md_chars_to_number (buf+THUMB_SIZE, THUMB_SIZE);
b99bd4ef 22414
c19d1205 22415 if ((newval & 0xf0000000) == 0xe0000000)
b99bd4ef 22416 {
c19d1205
ZW
22417 /* Doubleword load/store: 8-bit offset, scaled by 4. */
22418 if (value >= 0)
22419 newval |= (1 << 23);
22420 else
22421 value = -value;
22422 if (value % 4 != 0)
22423 {
22424 as_bad_where (fixP->fx_file, fixP->fx_line,
22425 _("offset not a multiple of 4"));
22426 break;
22427 }
22428 value /= 4;
216d22bc 22429 if (value > 0xff)
c19d1205
ZW
22430 {
22431 as_bad_where (fixP->fx_file, fixP->fx_line,
22432 _("offset out of range"));
22433 break;
22434 }
22435 newval &= ~0xff;
b99bd4ef 22436 }
c19d1205 22437 else if ((newval & 0x000f0000) == 0x000f0000)
b99bd4ef 22438 {
c19d1205
ZW
22439 /* PC-relative, 12-bit offset. */
22440 if (value >= 0)
22441 newval |= (1 << 23);
22442 else
22443 value = -value;
216d22bc 22444 if (value > 0xfff)
c19d1205
ZW
22445 {
22446 as_bad_where (fixP->fx_file, fixP->fx_line,
22447 _("offset out of range"));
22448 break;
22449 }
22450 newval &= ~0xfff;
b99bd4ef 22451 }
c19d1205 22452 else if ((newval & 0x00000100) == 0x00000100)
b99bd4ef 22453 {
c19d1205
ZW
22454 /* Writeback: 8-bit, +/- offset. */
22455 if (value >= 0)
22456 newval |= (1 << 9);
22457 else
22458 value = -value;
216d22bc 22459 if (value > 0xff)
c19d1205
ZW
22460 {
22461 as_bad_where (fixP->fx_file, fixP->fx_line,
22462 _("offset out of range"));
22463 break;
22464 }
22465 newval &= ~0xff;
b99bd4ef 22466 }
c19d1205 22467 else if ((newval & 0x00000f00) == 0x00000e00)
b99bd4ef 22468 {
c19d1205 22469 /* T-instruction: positive 8-bit offset. */
216d22bc 22470 if (value < 0 || value > 0xff)
b99bd4ef 22471 {
c19d1205
ZW
22472 as_bad_where (fixP->fx_file, fixP->fx_line,
22473 _("offset out of range"));
22474 break;
b99bd4ef 22475 }
c19d1205
ZW
22476 newval &= ~0xff;
22477 newval |= value;
b99bd4ef
NC
22478 }
22479 else
b99bd4ef 22480 {
c19d1205
ZW
22481 /* Positive 12-bit or negative 8-bit offset. */
22482 int limit;
22483 if (value >= 0)
b99bd4ef 22484 {
c19d1205
ZW
22485 newval |= (1 << 23);
22486 limit = 0xfff;
22487 }
22488 else
22489 {
22490 value = -value;
22491 limit = 0xff;
22492 }
22493 if (value > limit)
22494 {
22495 as_bad_where (fixP->fx_file, fixP->fx_line,
22496 _("offset out of range"));
22497 break;
b99bd4ef 22498 }
c19d1205 22499 newval &= ~limit;
b99bd4ef 22500 }
b99bd4ef 22501
c19d1205
ZW
22502 newval |= value;
22503 md_number_to_chars (buf, (newval >> 16) & 0xffff, THUMB_SIZE);
22504 md_number_to_chars (buf + THUMB_SIZE, newval & 0xffff, THUMB_SIZE);
22505 break;
404ff6b5 22506
c19d1205
ZW
22507 case BFD_RELOC_ARM_SHIFT_IMM:
22508 newval = md_chars_to_number (buf, INSN_SIZE);
22509 if (((unsigned long) value) > 32
22510 || (value == 32
22511 && (((newval & 0x60) == 0) || (newval & 0x60) == 0x60)))
22512 {
22513 as_bad_where (fixP->fx_file, fixP->fx_line,
22514 _("shift expression is too large"));
22515 break;
22516 }
404ff6b5 22517
c19d1205
ZW
22518 if (value == 0)
22519 /* Shifts of zero must be done as lsl. */
22520 newval &= ~0x60;
22521 else if (value == 32)
22522 value = 0;
22523 newval &= 0xfffff07f;
22524 newval |= (value & 0x1f) << 7;
22525 md_number_to_chars (buf, newval, INSN_SIZE);
22526 break;
404ff6b5 22527
c19d1205 22528 case BFD_RELOC_ARM_T32_IMMEDIATE:
16805f35 22529 case BFD_RELOC_ARM_T32_ADD_IMM:
92e90b6e 22530 case BFD_RELOC_ARM_T32_IMM12:
e9f89963 22531 case BFD_RELOC_ARM_T32_ADD_PC12:
c19d1205
ZW
22532 /* We claim that this fixup has been processed here,
22533 even if in fact we generate an error because we do
22534 not have a reloc for it, so tc_gen_reloc will reject it. */
22535 fixP->fx_done = 1;
404ff6b5 22536
c19d1205
ZW
22537 if (fixP->fx_addsy
22538 && ! S_IS_DEFINED (fixP->fx_addsy))
22539 {
22540 as_bad_where (fixP->fx_file, fixP->fx_line,
22541 _("undefined symbol %s used as an immediate value"),
22542 S_GET_NAME (fixP->fx_addsy));
22543 break;
22544 }
404ff6b5 22545
c19d1205
ZW
22546 newval = md_chars_to_number (buf, THUMB_SIZE);
22547 newval <<= 16;
22548 newval |= md_chars_to_number (buf+2, THUMB_SIZE);
404ff6b5 22549
16805f35
PB
22550 newimm = FAIL;
22551 if (fixP->fx_r_type == BFD_RELOC_ARM_T32_IMMEDIATE
22552 || fixP->fx_r_type == BFD_RELOC_ARM_T32_ADD_IMM)
ef8d22e6
PB
22553 {
22554 newimm = encode_thumb32_immediate (value);
22555 if (newimm == (unsigned int) FAIL)
22556 newimm = thumb32_negate_data_op (&newval, value);
22557 }
16805f35
PB
22558 if (fixP->fx_r_type != BFD_RELOC_ARM_T32_IMMEDIATE
22559 && newimm == (unsigned int) FAIL)
92e90b6e 22560 {
16805f35
PB
22561 /* Turn add/sum into addw/subw. */
22562 if (fixP->fx_r_type == BFD_RELOC_ARM_T32_ADD_IMM)
22563 newval = (newval & 0xfeffffff) | 0x02000000;
40f246e3
NC
22564 /* No flat 12-bit imm encoding for addsw/subsw. */
22565 if ((newval & 0x00100000) == 0)
e9f89963 22566 {
40f246e3
NC
22567 /* 12 bit immediate for addw/subw. */
22568 if (value < 0)
22569 {
22570 value = -value;
22571 newval ^= 0x00a00000;
22572 }
22573 if (value > 0xfff)
22574 newimm = (unsigned int) FAIL;
22575 else
22576 newimm = value;
e9f89963 22577 }
92e90b6e 22578 }
cc8a6dd0 22579
c19d1205 22580 if (newimm == (unsigned int)FAIL)
3631a3c8 22581 {
c19d1205
ZW
22582 as_bad_where (fixP->fx_file, fixP->fx_line,
22583 _("invalid constant (%lx) after fixup"),
22584 (unsigned long) value);
22585 break;
3631a3c8
NC
22586 }
22587
c19d1205
ZW
22588 newval |= (newimm & 0x800) << 15;
22589 newval |= (newimm & 0x700) << 4;
22590 newval |= (newimm & 0x0ff);
cc8a6dd0 22591
c19d1205
ZW
22592 md_number_to_chars (buf, (valueT) ((newval >> 16) & 0xffff), THUMB_SIZE);
22593 md_number_to_chars (buf+2, (valueT) (newval & 0xffff), THUMB_SIZE);
22594 break;
a737bd4d 22595
3eb17e6b 22596 case BFD_RELOC_ARM_SMC:
c19d1205
ZW
22597 if (((unsigned long) value) > 0xffff)
22598 as_bad_where (fixP->fx_file, fixP->fx_line,
3eb17e6b 22599 _("invalid smc expression"));
2fc8bdac 22600 newval = md_chars_to_number (buf, INSN_SIZE);
c19d1205
ZW
22601 newval |= (value & 0xf) | ((value & 0xfff0) << 4);
22602 md_number_to_chars (buf, newval, INSN_SIZE);
22603 break;
a737bd4d 22604
90ec0d68
MGD
22605 case BFD_RELOC_ARM_HVC:
22606 if (((unsigned long) value) > 0xffff)
22607 as_bad_where (fixP->fx_file, fixP->fx_line,
22608 _("invalid hvc expression"));
22609 newval = md_chars_to_number (buf, INSN_SIZE);
22610 newval |= (value & 0xf) | ((value & 0xfff0) << 4);
22611 md_number_to_chars (buf, newval, INSN_SIZE);
22612 break;
22613
c19d1205 22614 case BFD_RELOC_ARM_SWI:
adbaf948 22615 if (fixP->tc_fix_data != 0)
c19d1205
ZW
22616 {
22617 if (((unsigned long) value) > 0xff)
22618 as_bad_where (fixP->fx_file, fixP->fx_line,
22619 _("invalid swi expression"));
2fc8bdac 22620 newval = md_chars_to_number (buf, THUMB_SIZE);
c19d1205
ZW
22621 newval |= value;
22622 md_number_to_chars (buf, newval, THUMB_SIZE);
22623 }
22624 else
22625 {
22626 if (((unsigned long) value) > 0x00ffffff)
22627 as_bad_where (fixP->fx_file, fixP->fx_line,
22628 _("invalid swi expression"));
2fc8bdac 22629 newval = md_chars_to_number (buf, INSN_SIZE);
c19d1205
ZW
22630 newval |= value;
22631 md_number_to_chars (buf, newval, INSN_SIZE);
22632 }
22633 break;
a737bd4d 22634
c19d1205
ZW
22635 case BFD_RELOC_ARM_MULTI:
22636 if (((unsigned long) value) > 0xffff)
22637 as_bad_where (fixP->fx_file, fixP->fx_line,
22638 _("invalid expression in load/store multiple"));
22639 newval = value | md_chars_to_number (buf, INSN_SIZE);
22640 md_number_to_chars (buf, newval, INSN_SIZE);
22641 break;
a737bd4d 22642
c19d1205 22643#ifdef OBJ_ELF
39b41c9c 22644 case BFD_RELOC_ARM_PCREL_CALL:
267bf995
RR
22645
22646 if (ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t)
22647 && fixP->fx_addsy
34e77a92 22648 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
267bf995
RR
22649 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
22650 && THUMB_IS_FUNC (fixP->fx_addsy))
22651 /* Flip the bl to blx. This is a simple flip
22652 bit here because we generate PCREL_CALL for
22653 unconditional bls. */
22654 {
22655 newval = md_chars_to_number (buf, INSN_SIZE);
22656 newval = newval | 0x10000000;
22657 md_number_to_chars (buf, newval, INSN_SIZE);
22658 temp = 1;
22659 fixP->fx_done = 1;
22660 }
39b41c9c
PB
22661 else
22662 temp = 3;
22663 goto arm_branch_common;
22664
22665 case BFD_RELOC_ARM_PCREL_JUMP:
267bf995
RR
22666 if (ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t)
22667 && fixP->fx_addsy
34e77a92 22668 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
267bf995
RR
22669 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
22670 && THUMB_IS_FUNC (fixP->fx_addsy))
22671 {
22672 /* This would map to a bl<cond>, b<cond>,
22673 b<always> to a Thumb function. We
22674 need to force a relocation for this particular
22675 case. */
22676 newval = md_chars_to_number (buf, INSN_SIZE);
22677 fixP->fx_done = 0;
22678 }
22679
2fc8bdac 22680 case BFD_RELOC_ARM_PLT32:
c19d1205 22681#endif
39b41c9c
PB
22682 case BFD_RELOC_ARM_PCREL_BRANCH:
22683 temp = 3;
22684 goto arm_branch_common;
a737bd4d 22685
39b41c9c 22686 case BFD_RELOC_ARM_PCREL_BLX:
267bf995 22687
39b41c9c 22688 temp = 1;
267bf995
RR
22689 if (ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t)
22690 && fixP->fx_addsy
34e77a92 22691 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
267bf995
RR
22692 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
22693 && ARM_IS_FUNC (fixP->fx_addsy))
22694 {
22695 /* Flip the blx to a bl and warn. */
22696 const char *name = S_GET_NAME (fixP->fx_addsy);
22697 newval = 0xeb000000;
22698 as_warn_where (fixP->fx_file, fixP->fx_line,
22699 _("blx to '%s' an ARM ISA state function changed to bl"),
22700 name);
22701 md_number_to_chars (buf, newval, INSN_SIZE);
22702 temp = 3;
22703 fixP->fx_done = 1;
22704 }
22705
22706#ifdef OBJ_ELF
22707 if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4)
477330fc 22708 fixP->fx_r_type = BFD_RELOC_ARM_PCREL_CALL;
267bf995
RR
22709#endif
22710
39b41c9c 22711 arm_branch_common:
c19d1205 22712 /* We are going to store value (shifted right by two) in the
39b41c9c
PB
22713 instruction, in a 24 bit, signed field. Bits 26 through 32 either
22714 all clear or all set and bit 0 must be clear. For B/BL bit 1 must
22715 also be be clear. */
22716 if (value & temp)
c19d1205 22717 as_bad_where (fixP->fx_file, fixP->fx_line,
2fc8bdac
ZW
22718 _("misaligned branch destination"));
22719 if ((value & (offsetT)0xfe000000) != (offsetT)0
22720 && (value & (offsetT)0xfe000000) != (offsetT)0xfe000000)
08f10d51 22721 as_bad_where (fixP->fx_file, fixP->fx_line, BAD_RANGE);
a737bd4d 22722
2fc8bdac 22723 if (fixP->fx_done || !seg->use_rela_p)
c19d1205 22724 {
2fc8bdac
ZW
22725 newval = md_chars_to_number (buf, INSN_SIZE);
22726 newval |= (value >> 2) & 0x00ffffff;
7ae2971b
PB
22727 /* Set the H bit on BLX instructions. */
22728 if (temp == 1)
22729 {
22730 if (value & 2)
22731 newval |= 0x01000000;
22732 else
22733 newval &= ~0x01000000;
22734 }
2fc8bdac 22735 md_number_to_chars (buf, newval, INSN_SIZE);
c19d1205 22736 }
c19d1205 22737 break;
a737bd4d 22738
25fe350b
MS
22739 case BFD_RELOC_THUMB_PCREL_BRANCH7: /* CBZ */
22740 /* CBZ can only branch forward. */
a737bd4d 22741
738755b0 22742 /* Attempts to use CBZ to branch to the next instruction
477330fc
RM
22743 (which, strictly speaking, are prohibited) will be turned into
22744 no-ops.
738755b0
MS
22745
22746 FIXME: It may be better to remove the instruction completely and
22747 perform relaxation. */
22748 if (value == -2)
2fc8bdac
ZW
22749 {
22750 newval = md_chars_to_number (buf, THUMB_SIZE);
738755b0 22751 newval = 0xbf00; /* NOP encoding T1 */
2fc8bdac
ZW
22752 md_number_to_chars (buf, newval, THUMB_SIZE);
22753 }
738755b0
MS
22754 else
22755 {
22756 if (value & ~0x7e)
08f10d51 22757 as_bad_where (fixP->fx_file, fixP->fx_line, BAD_RANGE);
738755b0 22758
477330fc 22759 if (fixP->fx_done || !seg->use_rela_p)
738755b0
MS
22760 {
22761 newval = md_chars_to_number (buf, THUMB_SIZE);
22762 newval |= ((value & 0x3e) << 2) | ((value & 0x40) << 3);
22763 md_number_to_chars (buf, newval, THUMB_SIZE);
22764 }
22765 }
c19d1205 22766 break;
a737bd4d 22767
c19d1205 22768 case BFD_RELOC_THUMB_PCREL_BRANCH9: /* Conditional branch. */
2fc8bdac 22769 if ((value & ~0xff) && ((value & ~0xff) != ~0xff))
08f10d51 22770 as_bad_where (fixP->fx_file, fixP->fx_line, BAD_RANGE);
a737bd4d 22771
2fc8bdac
ZW
22772 if (fixP->fx_done || !seg->use_rela_p)
22773 {
22774 newval = md_chars_to_number (buf, THUMB_SIZE);
22775 newval |= (value & 0x1ff) >> 1;
22776 md_number_to_chars (buf, newval, THUMB_SIZE);
22777 }
c19d1205 22778 break;
a737bd4d 22779
c19d1205 22780 case BFD_RELOC_THUMB_PCREL_BRANCH12: /* Unconditional branch. */
2fc8bdac 22781 if ((value & ~0x7ff) && ((value & ~0x7ff) != ~0x7ff))
08f10d51 22782 as_bad_where (fixP->fx_file, fixP->fx_line, BAD_RANGE);
a737bd4d 22783
2fc8bdac
ZW
22784 if (fixP->fx_done || !seg->use_rela_p)
22785 {
22786 newval = md_chars_to_number (buf, THUMB_SIZE);
22787 newval |= (value & 0xfff) >> 1;
22788 md_number_to_chars (buf, newval, THUMB_SIZE);
22789 }
c19d1205 22790 break;
a737bd4d 22791
c19d1205 22792 case BFD_RELOC_THUMB_PCREL_BRANCH20:
267bf995
RR
22793 if (fixP->fx_addsy
22794 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
34e77a92 22795 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
267bf995
RR
22796 && ARM_IS_FUNC (fixP->fx_addsy)
22797 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t))
22798 {
22799 /* Force a relocation for a branch 20 bits wide. */
22800 fixP->fx_done = 0;
22801 }
08f10d51 22802 if ((value & ~0x1fffff) && ((value & ~0x0fffff) != ~0x0fffff))
2fc8bdac
ZW
22803 as_bad_where (fixP->fx_file, fixP->fx_line,
22804 _("conditional branch out of range"));
404ff6b5 22805
2fc8bdac
ZW
22806 if (fixP->fx_done || !seg->use_rela_p)
22807 {
22808 offsetT newval2;
22809 addressT S, J1, J2, lo, hi;
404ff6b5 22810
2fc8bdac
ZW
22811 S = (value & 0x00100000) >> 20;
22812 J2 = (value & 0x00080000) >> 19;
22813 J1 = (value & 0x00040000) >> 18;
22814 hi = (value & 0x0003f000) >> 12;
22815 lo = (value & 0x00000ffe) >> 1;
6c43fab6 22816
2fc8bdac
ZW
22817 newval = md_chars_to_number (buf, THUMB_SIZE);
22818 newval2 = md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE);
22819 newval |= (S << 10) | hi;
22820 newval2 |= (J1 << 13) | (J2 << 11) | lo;
22821 md_number_to_chars (buf, newval, THUMB_SIZE);
22822 md_number_to_chars (buf + THUMB_SIZE, newval2, THUMB_SIZE);
22823 }
c19d1205 22824 break;
6c43fab6 22825
c19d1205 22826 case BFD_RELOC_THUMB_PCREL_BLX:
267bf995
RR
22827 /* If there is a blx from a thumb state function to
22828 another thumb function flip this to a bl and warn
22829 about it. */
22830
22831 if (fixP->fx_addsy
34e77a92 22832 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
267bf995
RR
22833 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
22834 && THUMB_IS_FUNC (fixP->fx_addsy))
22835 {
22836 const char *name = S_GET_NAME (fixP->fx_addsy);
22837 as_warn_where (fixP->fx_file, fixP->fx_line,
22838 _("blx to Thumb func '%s' from Thumb ISA state changed to bl"),
22839 name);
22840 newval = md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE);
22841 newval = newval | 0x1000;
22842 md_number_to_chars (buf+THUMB_SIZE, newval, THUMB_SIZE);
22843 fixP->fx_r_type = BFD_RELOC_THUMB_PCREL_BRANCH23;
22844 fixP->fx_done = 1;
22845 }
22846
22847
22848 goto thumb_bl_common;
22849
c19d1205 22850 case BFD_RELOC_THUMB_PCREL_BRANCH23:
267bf995
RR
22851 /* A bl from Thumb state ISA to an internal ARM state function
22852 is converted to a blx. */
22853 if (fixP->fx_addsy
22854 && (S_GET_SEGMENT (fixP->fx_addsy) == seg)
34e77a92 22855 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE)
267bf995
RR
22856 && ARM_IS_FUNC (fixP->fx_addsy)
22857 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t))
22858 {
22859 newval = md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE);
22860 newval = newval & ~0x1000;
22861 md_number_to_chars (buf+THUMB_SIZE, newval, THUMB_SIZE);
22862 fixP->fx_r_type = BFD_RELOC_THUMB_PCREL_BLX;
22863 fixP->fx_done = 1;
22864 }
22865
22866 thumb_bl_common:
22867
2fc8bdac
ZW
22868 if (fixP->fx_r_type == BFD_RELOC_THUMB_PCREL_BLX)
22869 /* For a BLX instruction, make sure that the relocation is rounded up
22870 to a word boundary. This follows the semantics of the instruction
22871 which specifies that bit 1 of the target address will come from bit
22872 1 of the base address. */
d406f3e4
JB
22873 value = (value + 3) & ~ 3;
22874
22875#ifdef OBJ_ELF
22876 if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4
22877 && fixP->fx_r_type == BFD_RELOC_THUMB_PCREL_BLX)
22878 fixP->fx_r_type = BFD_RELOC_THUMB_PCREL_BRANCH23;
22879#endif
404ff6b5 22880
2b2f5df9
NC
22881 if ((value & ~0x3fffff) && ((value & ~0x3fffff) != ~0x3fffff))
22882 {
22883 if (!(ARM_CPU_HAS_FEATURE (cpu_variant, arm_arch_t2)))
22884 as_bad_where (fixP->fx_file, fixP->fx_line, BAD_RANGE);
22885 else if ((value & ~0x1ffffff)
22886 && ((value & ~0x1ffffff) != ~0x1ffffff))
22887 as_bad_where (fixP->fx_file, fixP->fx_line,
22888 _("Thumb2 branch out of range"));
22889 }
4a42ebbc
RR
22890
22891 if (fixP->fx_done || !seg->use_rela_p)
22892 encode_thumb2_b_bl_offset (buf, value);
22893
c19d1205 22894 break;
404ff6b5 22895
c19d1205 22896 case BFD_RELOC_THUMB_PCREL_BRANCH25:
08f10d51
NC
22897 if ((value & ~0x0ffffff) && ((value & ~0x0ffffff) != ~0x0ffffff))
22898 as_bad_where (fixP->fx_file, fixP->fx_line, BAD_RANGE);
6c43fab6 22899
2fc8bdac 22900 if (fixP->fx_done || !seg->use_rela_p)
4a42ebbc 22901 encode_thumb2_b_bl_offset (buf, value);
6c43fab6 22902
2fc8bdac 22903 break;
a737bd4d 22904
2fc8bdac
ZW
22905 case BFD_RELOC_8:
22906 if (fixP->fx_done || !seg->use_rela_p)
4b1a927e 22907 *buf = value;
c19d1205 22908 break;
a737bd4d 22909
c19d1205 22910 case BFD_RELOC_16:
2fc8bdac 22911 if (fixP->fx_done || !seg->use_rela_p)
c19d1205 22912 md_number_to_chars (buf, value, 2);
c19d1205 22913 break;
a737bd4d 22914
c19d1205 22915#ifdef OBJ_ELF
0855e32b
NS
22916 case BFD_RELOC_ARM_TLS_CALL:
22917 case BFD_RELOC_ARM_THM_TLS_CALL:
22918 case BFD_RELOC_ARM_TLS_DESCSEQ:
22919 case BFD_RELOC_ARM_THM_TLS_DESCSEQ:
0855e32b 22920 case BFD_RELOC_ARM_TLS_GOTDESC:
c19d1205
ZW
22921 case BFD_RELOC_ARM_TLS_GD32:
22922 case BFD_RELOC_ARM_TLS_LE32:
22923 case BFD_RELOC_ARM_TLS_IE32:
22924 case BFD_RELOC_ARM_TLS_LDM32:
22925 case BFD_RELOC_ARM_TLS_LDO32:
22926 S_SET_THREAD_LOCAL (fixP->fx_addsy);
4b1a927e 22927 break;
6c43fab6 22928
c19d1205
ZW
22929 case BFD_RELOC_ARM_GOT32:
22930 case BFD_RELOC_ARM_GOTOFF:
c19d1205 22931 break;
b43420e6
NC
22932
22933 case BFD_RELOC_ARM_GOT_PREL:
22934 if (fixP->fx_done || !seg->use_rela_p)
477330fc 22935 md_number_to_chars (buf, value, 4);
b43420e6
NC
22936 break;
22937
9a6f4e97
NS
22938 case BFD_RELOC_ARM_TARGET2:
22939 /* TARGET2 is not partial-inplace, so we need to write the
477330fc
RM
22940 addend here for REL targets, because it won't be written out
22941 during reloc processing later. */
9a6f4e97
NS
22942 if (fixP->fx_done || !seg->use_rela_p)
22943 md_number_to_chars (buf, fixP->fx_offset, 4);
22944 break;
c19d1205 22945#endif
6c43fab6 22946
c19d1205
ZW
22947 case BFD_RELOC_RVA:
22948 case BFD_RELOC_32:
22949 case BFD_RELOC_ARM_TARGET1:
22950 case BFD_RELOC_ARM_ROSEGREL32:
22951 case BFD_RELOC_ARM_SBREL32:
22952 case BFD_RELOC_32_PCREL:
f0927246
NC
22953#ifdef TE_PE
22954 case BFD_RELOC_32_SECREL:
22955#endif
2fc8bdac 22956 if (fixP->fx_done || !seg->use_rela_p)
53baae48
NC
22957#ifdef TE_WINCE
22958 /* For WinCE we only do this for pcrel fixups. */
22959 if (fixP->fx_done || fixP->fx_pcrel)
22960#endif
22961 md_number_to_chars (buf, value, 4);
c19d1205 22962 break;
6c43fab6 22963
c19d1205
ZW
22964#ifdef OBJ_ELF
22965 case BFD_RELOC_ARM_PREL31:
2fc8bdac 22966 if (fixP->fx_done || !seg->use_rela_p)
c19d1205
ZW
22967 {
22968 newval = md_chars_to_number (buf, 4) & 0x80000000;
22969 if ((value ^ (value >> 1)) & 0x40000000)
22970 {
22971 as_bad_where (fixP->fx_file, fixP->fx_line,
22972 _("rel31 relocation overflow"));
22973 }
22974 newval |= value & 0x7fffffff;
22975 md_number_to_chars (buf, newval, 4);
22976 }
22977 break;
c19d1205 22978#endif
a737bd4d 22979
c19d1205 22980 case BFD_RELOC_ARM_CP_OFF_IMM:
8f06b2d8 22981 case BFD_RELOC_ARM_T32_CP_OFF_IMM:
c19d1205
ZW
22982 if (value < -1023 || value > 1023 || (value & 3))
22983 as_bad_where (fixP->fx_file, fixP->fx_line,
22984 _("co-processor offset out of range"));
22985 cp_off_common:
26d97720 22986 sign = value > 0;
c19d1205
ZW
22987 if (value < 0)
22988 value = -value;
8f06b2d8
PB
22989 if (fixP->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM
22990 || fixP->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM_S2)
22991 newval = md_chars_to_number (buf, INSN_SIZE);
22992 else
22993 newval = get_thumb32_insn (buf);
26d97720
NS
22994 if (value == 0)
22995 newval &= 0xffffff00;
22996 else
22997 {
22998 newval &= 0xff7fff00;
22999 newval |= (value >> 2) | (sign ? INDEX_UP : 0);
23000 }
8f06b2d8
PB
23001 if (fixP->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM
23002 || fixP->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM_S2)
23003 md_number_to_chars (buf, newval, INSN_SIZE);
23004 else
23005 put_thumb32_insn (buf, newval);
c19d1205 23006 break;
a737bd4d 23007
c19d1205 23008 case BFD_RELOC_ARM_CP_OFF_IMM_S2:
8f06b2d8 23009 case BFD_RELOC_ARM_T32_CP_OFF_IMM_S2:
c19d1205
ZW
23010 if (value < -255 || value > 255)
23011 as_bad_where (fixP->fx_file, fixP->fx_line,
23012 _("co-processor offset out of range"));
df7849c5 23013 value *= 4;
c19d1205 23014 goto cp_off_common;
6c43fab6 23015
c19d1205
ZW
23016 case BFD_RELOC_ARM_THUMB_OFFSET:
23017 newval = md_chars_to_number (buf, THUMB_SIZE);
23018 /* Exactly what ranges, and where the offset is inserted depends
23019 on the type of instruction, we can establish this from the
23020 top 4 bits. */
23021 switch (newval >> 12)
23022 {
23023 case 4: /* PC load. */
23024 /* Thumb PC loads are somewhat odd, bit 1 of the PC is
23025 forced to zero for these loads; md_pcrel_from has already
23026 compensated for this. */
23027 if (value & 3)
23028 as_bad_where (fixP->fx_file, fixP->fx_line,
23029 _("invalid offset, target not word aligned (0x%08lX)"),
0359e808
NC
23030 (((unsigned long) fixP->fx_frag->fr_address
23031 + (unsigned long) fixP->fx_where) & ~3)
23032 + (unsigned long) value);
a737bd4d 23033
c19d1205
ZW
23034 if (value & ~0x3fc)
23035 as_bad_where (fixP->fx_file, fixP->fx_line,
23036 _("invalid offset, value too big (0x%08lX)"),
23037 (long) value);
a737bd4d 23038
c19d1205
ZW
23039 newval |= value >> 2;
23040 break;
a737bd4d 23041
c19d1205
ZW
23042 case 9: /* SP load/store. */
23043 if (value & ~0x3fc)
23044 as_bad_where (fixP->fx_file, fixP->fx_line,
23045 _("invalid offset, value too big (0x%08lX)"),
23046 (long) value);
23047 newval |= value >> 2;
23048 break;
6c43fab6 23049
c19d1205
ZW
23050 case 6: /* Word load/store. */
23051 if (value & ~0x7c)
23052 as_bad_where (fixP->fx_file, fixP->fx_line,
23053 _("invalid offset, value too big (0x%08lX)"),
23054 (long) value);
23055 newval |= value << 4; /* 6 - 2. */
23056 break;
a737bd4d 23057
c19d1205
ZW
23058 case 7: /* Byte load/store. */
23059 if (value & ~0x1f)
23060 as_bad_where (fixP->fx_file, fixP->fx_line,
23061 _("invalid offset, value too big (0x%08lX)"),
23062 (long) value);
23063 newval |= value << 6;
23064 break;
a737bd4d 23065
c19d1205
ZW
23066 case 8: /* Halfword load/store. */
23067 if (value & ~0x3e)
23068 as_bad_where (fixP->fx_file, fixP->fx_line,
23069 _("invalid offset, value too big (0x%08lX)"),
23070 (long) value);
23071 newval |= value << 5; /* 6 - 1. */
23072 break;
a737bd4d 23073
c19d1205
ZW
23074 default:
23075 as_bad_where (fixP->fx_file, fixP->fx_line,
23076 "Unable to process relocation for thumb opcode: %lx",
23077 (unsigned long) newval);
23078 break;
23079 }
23080 md_number_to_chars (buf, newval, THUMB_SIZE);
23081 break;
a737bd4d 23082
c19d1205
ZW
23083 case BFD_RELOC_ARM_THUMB_ADD:
23084 /* This is a complicated relocation, since we use it for all of
23085 the following immediate relocations:
a737bd4d 23086
c19d1205
ZW
23087 3bit ADD/SUB
23088 8bit ADD/SUB
23089 9bit ADD/SUB SP word-aligned
23090 10bit ADD PC/SP word-aligned
a737bd4d 23091
c19d1205
ZW
23092 The type of instruction being processed is encoded in the
23093 instruction field:
a737bd4d 23094
c19d1205
ZW
23095 0x8000 SUB
23096 0x00F0 Rd
23097 0x000F Rs
23098 */
23099 newval = md_chars_to_number (buf, THUMB_SIZE);
23100 {
23101 int rd = (newval >> 4) & 0xf;
23102 int rs = newval & 0xf;
23103 int subtract = !!(newval & 0x8000);
a737bd4d 23104
c19d1205
ZW
23105 /* Check for HI regs, only very restricted cases allowed:
23106 Adjusting SP, and using PC or SP to get an address. */
23107 if ((rd > 7 && (rd != REG_SP || rs != REG_SP))
23108 || (rs > 7 && rs != REG_SP && rs != REG_PC))
23109 as_bad_where (fixP->fx_file, fixP->fx_line,
23110 _("invalid Hi register with immediate"));
a737bd4d 23111
c19d1205
ZW
23112 /* If value is negative, choose the opposite instruction. */
23113 if (value < 0)
23114 {
23115 value = -value;
23116 subtract = !subtract;
23117 if (value < 0)
23118 as_bad_where (fixP->fx_file, fixP->fx_line,
23119 _("immediate value out of range"));
23120 }
a737bd4d 23121
c19d1205
ZW
23122 if (rd == REG_SP)
23123 {
75c11999 23124 if (value & ~0x1fc)
c19d1205
ZW
23125 as_bad_where (fixP->fx_file, fixP->fx_line,
23126 _("invalid immediate for stack address calculation"));
23127 newval = subtract ? T_OPCODE_SUB_ST : T_OPCODE_ADD_ST;
23128 newval |= value >> 2;
23129 }
23130 else if (rs == REG_PC || rs == REG_SP)
23131 {
c12d2c9d
NC
23132 /* PR gas/18541. If the addition is for a defined symbol
23133 within range of an ADR instruction then accept it. */
23134 if (subtract
23135 && value == 4
23136 && fixP->fx_addsy != NULL)
23137 {
23138 subtract = 0;
23139
23140 if (! S_IS_DEFINED (fixP->fx_addsy)
23141 || S_GET_SEGMENT (fixP->fx_addsy) != seg
23142 || S_IS_WEAK (fixP->fx_addsy))
23143 {
23144 as_bad_where (fixP->fx_file, fixP->fx_line,
23145 _("address calculation needs a strongly defined nearby symbol"));
23146 }
23147 else
23148 {
23149 offsetT v = fixP->fx_where + fixP->fx_frag->fr_address;
23150
23151 /* Round up to the next 4-byte boundary. */
23152 if (v & 3)
23153 v = (v + 3) & ~ 3;
23154 else
23155 v += 4;
23156 v = S_GET_VALUE (fixP->fx_addsy) - v;
23157
23158 if (v & ~0x3fc)
23159 {
23160 as_bad_where (fixP->fx_file, fixP->fx_line,
23161 _("symbol too far away"));
23162 }
23163 else
23164 {
23165 fixP->fx_done = 1;
23166 value = v;
23167 }
23168 }
23169 }
23170
c19d1205
ZW
23171 if (subtract || value & ~0x3fc)
23172 as_bad_where (fixP->fx_file, fixP->fx_line,
23173 _("invalid immediate for address calculation (value = 0x%08lX)"),
5fc177c8 23174 (unsigned long) (subtract ? - value : value));
c19d1205
ZW
23175 newval = (rs == REG_PC ? T_OPCODE_ADD_PC : T_OPCODE_ADD_SP);
23176 newval |= rd << 8;
23177 newval |= value >> 2;
23178 }
23179 else if (rs == rd)
23180 {
23181 if (value & ~0xff)
23182 as_bad_where (fixP->fx_file, fixP->fx_line,
23183 _("immediate value out of range"));
23184 newval = subtract ? T_OPCODE_SUB_I8 : T_OPCODE_ADD_I8;
23185 newval |= (rd << 8) | value;
23186 }
23187 else
23188 {
23189 if (value & ~0x7)
23190 as_bad_where (fixP->fx_file, fixP->fx_line,
23191 _("immediate value out of range"));
23192 newval = subtract ? T_OPCODE_SUB_I3 : T_OPCODE_ADD_I3;
23193 newval |= rd | (rs << 3) | (value << 6);
23194 }
23195 }
23196 md_number_to_chars (buf, newval, THUMB_SIZE);
23197 break;
a737bd4d 23198
c19d1205
ZW
23199 case BFD_RELOC_ARM_THUMB_IMM:
23200 newval = md_chars_to_number (buf, THUMB_SIZE);
23201 if (value < 0 || value > 255)
23202 as_bad_where (fixP->fx_file, fixP->fx_line,
4e6e072b 23203 _("invalid immediate: %ld is out of range"),
c19d1205
ZW
23204 (long) value);
23205 newval |= value;
23206 md_number_to_chars (buf, newval, THUMB_SIZE);
23207 break;
a737bd4d 23208
c19d1205
ZW
23209 case BFD_RELOC_ARM_THUMB_SHIFT:
23210 /* 5bit shift value (0..32). LSL cannot take 32. */
23211 newval = md_chars_to_number (buf, THUMB_SIZE) & 0xf83f;
23212 temp = newval & 0xf800;
23213 if (value < 0 || value > 32 || (value == 32 && temp == T_OPCODE_LSL_I))
23214 as_bad_where (fixP->fx_file, fixP->fx_line,
23215 _("invalid shift value: %ld"), (long) value);
23216 /* Shifts of zero must be encoded as LSL. */
23217 if (value == 0)
23218 newval = (newval & 0x003f) | T_OPCODE_LSL_I;
23219 /* Shifts of 32 are encoded as zero. */
23220 else if (value == 32)
23221 value = 0;
23222 newval |= value << 6;
23223 md_number_to_chars (buf, newval, THUMB_SIZE);
23224 break;
a737bd4d 23225
c19d1205
ZW
23226 case BFD_RELOC_VTABLE_INHERIT:
23227 case BFD_RELOC_VTABLE_ENTRY:
23228 fixP->fx_done = 0;
23229 return;
6c43fab6 23230
b6895b4f
PB
23231 case BFD_RELOC_ARM_MOVW:
23232 case BFD_RELOC_ARM_MOVT:
23233 case BFD_RELOC_ARM_THUMB_MOVW:
23234 case BFD_RELOC_ARM_THUMB_MOVT:
23235 if (fixP->fx_done || !seg->use_rela_p)
23236 {
23237 /* REL format relocations are limited to a 16-bit addend. */
23238 if (!fixP->fx_done)
23239 {
39623e12 23240 if (value < -0x8000 || value > 0x7fff)
b6895b4f 23241 as_bad_where (fixP->fx_file, fixP->fx_line,
ff5075ca 23242 _("offset out of range"));
b6895b4f
PB
23243 }
23244 else if (fixP->fx_r_type == BFD_RELOC_ARM_MOVT
23245 || fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVT)
23246 {
23247 value >>= 16;
23248 }
23249
23250 if (fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVW
23251 || fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVT)
23252 {
23253 newval = get_thumb32_insn (buf);
23254 newval &= 0xfbf08f00;
23255 newval |= (value & 0xf000) << 4;
23256 newval |= (value & 0x0800) << 15;
23257 newval |= (value & 0x0700) << 4;
23258 newval |= (value & 0x00ff);
23259 put_thumb32_insn (buf, newval);
23260 }
23261 else
23262 {
23263 newval = md_chars_to_number (buf, 4);
23264 newval &= 0xfff0f000;
23265 newval |= value & 0x0fff;
23266 newval |= (value & 0xf000) << 4;
23267 md_number_to_chars (buf, newval, 4);
23268 }
23269 }
23270 return;
23271
72d98d16
MG
23272 case BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC:
23273 case BFD_RELOC_ARM_THUMB_ALU_ABS_G1_NC:
23274 case BFD_RELOC_ARM_THUMB_ALU_ABS_G2_NC:
23275 case BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC:
23276 gas_assert (!fixP->fx_done);
23277 {
23278 bfd_vma insn;
23279 bfd_boolean is_mov;
23280 bfd_vma encoded_addend = value;
23281
23282 /* Check that addend can be encoded in instruction. */
23283 if (!seg->use_rela_p && (value < 0 || value > 255))
23284 as_bad_where (fixP->fx_file, fixP->fx_line,
23285 _("the offset 0x%08lX is not representable"),
23286 (unsigned long) encoded_addend);
23287
23288 /* Extract the instruction. */
23289 insn = md_chars_to_number (buf, THUMB_SIZE);
23290 is_mov = (insn & 0xf800) == 0x2000;
23291
23292 /* Encode insn. */
23293 if (is_mov)
23294 {
23295 if (!seg->use_rela_p)
23296 insn |= encoded_addend;
23297 }
23298 else
23299 {
23300 int rd, rs;
23301
23302 /* Extract the instruction. */
23303 /* Encoding is the following
23304 0x8000 SUB
23305 0x00F0 Rd
23306 0x000F Rs
23307 */
23308 /* The following conditions must be true :
23309 - ADD
23310 - Rd == Rs
23311 - Rd <= 7
23312 */
23313 rd = (insn >> 4) & 0xf;
23314 rs = insn & 0xf;
23315 if ((insn & 0x8000) || (rd != rs) || rd > 7)
23316 as_bad_where (fixP->fx_file, fixP->fx_line,
23317 _("Unable to process relocation for thumb opcode: %lx"),
23318 (unsigned long) insn);
23319
23320 /* Encode as ADD immediate8 thumb 1 code. */
23321 insn = 0x3000 | (rd << 8);
23322
23323 /* Place the encoded addend into the first 8 bits of the
23324 instruction. */
23325 if (!seg->use_rela_p)
23326 insn |= encoded_addend;
23327 }
23328
23329 /* Update the instruction. */
23330 md_number_to_chars (buf, insn, THUMB_SIZE);
23331 }
23332 break;
23333
4962c51a
MS
23334 case BFD_RELOC_ARM_ALU_PC_G0_NC:
23335 case BFD_RELOC_ARM_ALU_PC_G0:
23336 case BFD_RELOC_ARM_ALU_PC_G1_NC:
23337 case BFD_RELOC_ARM_ALU_PC_G1:
23338 case BFD_RELOC_ARM_ALU_PC_G2:
23339 case BFD_RELOC_ARM_ALU_SB_G0_NC:
23340 case BFD_RELOC_ARM_ALU_SB_G0:
23341 case BFD_RELOC_ARM_ALU_SB_G1_NC:
23342 case BFD_RELOC_ARM_ALU_SB_G1:
23343 case BFD_RELOC_ARM_ALU_SB_G2:
9c2799c2 23344 gas_assert (!fixP->fx_done);
4962c51a
MS
23345 if (!seg->use_rela_p)
23346 {
477330fc
RM
23347 bfd_vma insn;
23348 bfd_vma encoded_addend;
23349 bfd_vma addend_abs = abs (value);
23350
23351 /* Check that the absolute value of the addend can be
23352 expressed as an 8-bit constant plus a rotation. */
23353 encoded_addend = encode_arm_immediate (addend_abs);
23354 if (encoded_addend == (unsigned int) FAIL)
4962c51a 23355 as_bad_where (fixP->fx_file, fixP->fx_line,
477330fc
RM
23356 _("the offset 0x%08lX is not representable"),
23357 (unsigned long) addend_abs);
23358
23359 /* Extract the instruction. */
23360 insn = md_chars_to_number (buf, INSN_SIZE);
23361
23362 /* If the addend is positive, use an ADD instruction.
23363 Otherwise use a SUB. Take care not to destroy the S bit. */
23364 insn &= 0xff1fffff;
23365 if (value < 0)
23366 insn |= 1 << 22;
23367 else
23368 insn |= 1 << 23;
23369
23370 /* Place the encoded addend into the first 12 bits of the
23371 instruction. */
23372 insn &= 0xfffff000;
23373 insn |= encoded_addend;
23374
23375 /* Update the instruction. */
23376 md_number_to_chars (buf, insn, INSN_SIZE);
4962c51a
MS
23377 }
23378 break;
23379
23380 case BFD_RELOC_ARM_LDR_PC_G0:
23381 case BFD_RELOC_ARM_LDR_PC_G1:
23382 case BFD_RELOC_ARM_LDR_PC_G2:
23383 case BFD_RELOC_ARM_LDR_SB_G0:
23384 case BFD_RELOC_ARM_LDR_SB_G1:
23385 case BFD_RELOC_ARM_LDR_SB_G2:
9c2799c2 23386 gas_assert (!fixP->fx_done);
4962c51a 23387 if (!seg->use_rela_p)
477330fc
RM
23388 {
23389 bfd_vma insn;
23390 bfd_vma addend_abs = abs (value);
4962c51a 23391
477330fc
RM
23392 /* Check that the absolute value of the addend can be
23393 encoded in 12 bits. */
23394 if (addend_abs >= 0x1000)
4962c51a 23395 as_bad_where (fixP->fx_file, fixP->fx_line,
477330fc
RM
23396 _("bad offset 0x%08lX (only 12 bits available for the magnitude)"),
23397 (unsigned long) addend_abs);
23398
23399 /* Extract the instruction. */
23400 insn = md_chars_to_number (buf, INSN_SIZE);
23401
23402 /* If the addend is negative, clear bit 23 of the instruction.
23403 Otherwise set it. */
23404 if (value < 0)
23405 insn &= ~(1 << 23);
23406 else
23407 insn |= 1 << 23;
23408
23409 /* Place the absolute value of the addend into the first 12 bits
23410 of the instruction. */
23411 insn &= 0xfffff000;
23412 insn |= addend_abs;
23413
23414 /* Update the instruction. */
23415 md_number_to_chars (buf, insn, INSN_SIZE);
23416 }
4962c51a
MS
23417 break;
23418
23419 case BFD_RELOC_ARM_LDRS_PC_G0:
23420 case BFD_RELOC_ARM_LDRS_PC_G1:
23421 case BFD_RELOC_ARM_LDRS_PC_G2:
23422 case BFD_RELOC_ARM_LDRS_SB_G0:
23423 case BFD_RELOC_ARM_LDRS_SB_G1:
23424 case BFD_RELOC_ARM_LDRS_SB_G2:
9c2799c2 23425 gas_assert (!fixP->fx_done);
4962c51a 23426 if (!seg->use_rela_p)
477330fc
RM
23427 {
23428 bfd_vma insn;
23429 bfd_vma addend_abs = abs (value);
4962c51a 23430
477330fc
RM
23431 /* Check that the absolute value of the addend can be
23432 encoded in 8 bits. */
23433 if (addend_abs >= 0x100)
4962c51a 23434 as_bad_where (fixP->fx_file, fixP->fx_line,
477330fc
RM
23435 _("bad offset 0x%08lX (only 8 bits available for the magnitude)"),
23436 (unsigned long) addend_abs);
23437
23438 /* Extract the instruction. */
23439 insn = md_chars_to_number (buf, INSN_SIZE);
23440
23441 /* If the addend is negative, clear bit 23 of the instruction.
23442 Otherwise set it. */
23443 if (value < 0)
23444 insn &= ~(1 << 23);
23445 else
23446 insn |= 1 << 23;
23447
23448 /* Place the first four bits of the absolute value of the addend
23449 into the first 4 bits of the instruction, and the remaining
23450 four into bits 8 .. 11. */
23451 insn &= 0xfffff0f0;
23452 insn |= (addend_abs & 0xf) | ((addend_abs & 0xf0) << 4);
23453
23454 /* Update the instruction. */
23455 md_number_to_chars (buf, insn, INSN_SIZE);
23456 }
4962c51a
MS
23457 break;
23458
23459 case BFD_RELOC_ARM_LDC_PC_G0:
23460 case BFD_RELOC_ARM_LDC_PC_G1:
23461 case BFD_RELOC_ARM_LDC_PC_G2:
23462 case BFD_RELOC_ARM_LDC_SB_G0:
23463 case BFD_RELOC_ARM_LDC_SB_G1:
23464 case BFD_RELOC_ARM_LDC_SB_G2:
9c2799c2 23465 gas_assert (!fixP->fx_done);
4962c51a 23466 if (!seg->use_rela_p)
477330fc
RM
23467 {
23468 bfd_vma insn;
23469 bfd_vma addend_abs = abs (value);
4962c51a 23470
477330fc
RM
23471 /* Check that the absolute value of the addend is a multiple of
23472 four and, when divided by four, fits in 8 bits. */
23473 if (addend_abs & 0x3)
4962c51a 23474 as_bad_where (fixP->fx_file, fixP->fx_line,
477330fc
RM
23475 _("bad offset 0x%08lX (must be word-aligned)"),
23476 (unsigned long) addend_abs);
4962c51a 23477
477330fc 23478 if ((addend_abs >> 2) > 0xff)
4962c51a 23479 as_bad_where (fixP->fx_file, fixP->fx_line,
477330fc
RM
23480 _("bad offset 0x%08lX (must be an 8-bit number of words)"),
23481 (unsigned long) addend_abs);
23482
23483 /* Extract the instruction. */
23484 insn = md_chars_to_number (buf, INSN_SIZE);
23485
23486 /* If the addend is negative, clear bit 23 of the instruction.
23487 Otherwise set it. */
23488 if (value < 0)
23489 insn &= ~(1 << 23);
23490 else
23491 insn |= 1 << 23;
23492
23493 /* Place the addend (divided by four) into the first eight
23494 bits of the instruction. */
23495 insn &= 0xfffffff0;
23496 insn |= addend_abs >> 2;
23497
23498 /* Update the instruction. */
23499 md_number_to_chars (buf, insn, INSN_SIZE);
23500 }
4962c51a
MS
23501 break;
23502
845b51d6
PB
23503 case BFD_RELOC_ARM_V4BX:
23504 /* This will need to go in the object file. */
23505 fixP->fx_done = 0;
23506 break;
23507
c19d1205
ZW
23508 case BFD_RELOC_UNUSED:
23509 default:
23510 as_bad_where (fixP->fx_file, fixP->fx_line,
23511 _("bad relocation fixup type (%d)"), fixP->fx_r_type);
23512 }
6c43fab6
RE
23513}
23514
c19d1205
ZW
23515/* Translate internal representation of relocation info to BFD target
23516 format. */
a737bd4d 23517
c19d1205 23518arelent *
00a97672 23519tc_gen_reloc (asection *section, fixS *fixp)
a737bd4d 23520{
c19d1205
ZW
23521 arelent * reloc;
23522 bfd_reloc_code_real_type code;
a737bd4d 23523
21d799b5 23524 reloc = (arelent *) xmalloc (sizeof (arelent));
a737bd4d 23525
21d799b5 23526 reloc->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
c19d1205
ZW
23527 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
23528 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
a737bd4d 23529
2fc8bdac 23530 if (fixp->fx_pcrel)
00a97672
RS
23531 {
23532 if (section->use_rela_p)
23533 fixp->fx_offset -= md_pcrel_from_section (fixp, section);
23534 else
23535 fixp->fx_offset = reloc->address;
23536 }
c19d1205 23537 reloc->addend = fixp->fx_offset;
a737bd4d 23538
c19d1205 23539 switch (fixp->fx_r_type)
a737bd4d 23540 {
c19d1205
ZW
23541 case BFD_RELOC_8:
23542 if (fixp->fx_pcrel)
23543 {
23544 code = BFD_RELOC_8_PCREL;
23545 break;
23546 }
a737bd4d 23547
c19d1205
ZW
23548 case BFD_RELOC_16:
23549 if (fixp->fx_pcrel)
23550 {
23551 code = BFD_RELOC_16_PCREL;
23552 break;
23553 }
6c43fab6 23554
c19d1205
ZW
23555 case BFD_RELOC_32:
23556 if (fixp->fx_pcrel)
23557 {
23558 code = BFD_RELOC_32_PCREL;
23559 break;
23560 }
a737bd4d 23561
b6895b4f
PB
23562 case BFD_RELOC_ARM_MOVW:
23563 if (fixp->fx_pcrel)
23564 {
23565 code = BFD_RELOC_ARM_MOVW_PCREL;
23566 break;
23567 }
23568
23569 case BFD_RELOC_ARM_MOVT:
23570 if (fixp->fx_pcrel)
23571 {
23572 code = BFD_RELOC_ARM_MOVT_PCREL;
23573 break;
23574 }
23575
23576 case BFD_RELOC_ARM_THUMB_MOVW:
23577 if (fixp->fx_pcrel)
23578 {
23579 code = BFD_RELOC_ARM_THUMB_MOVW_PCREL;
23580 break;
23581 }
23582
23583 case BFD_RELOC_ARM_THUMB_MOVT:
23584 if (fixp->fx_pcrel)
23585 {
23586 code = BFD_RELOC_ARM_THUMB_MOVT_PCREL;
23587 break;
23588 }
23589
c19d1205
ZW
23590 case BFD_RELOC_NONE:
23591 case BFD_RELOC_ARM_PCREL_BRANCH:
23592 case BFD_RELOC_ARM_PCREL_BLX:
23593 case BFD_RELOC_RVA:
23594 case BFD_RELOC_THUMB_PCREL_BRANCH7:
23595 case BFD_RELOC_THUMB_PCREL_BRANCH9:
23596 case BFD_RELOC_THUMB_PCREL_BRANCH12:
23597 case BFD_RELOC_THUMB_PCREL_BRANCH20:
23598 case BFD_RELOC_THUMB_PCREL_BRANCH23:
23599 case BFD_RELOC_THUMB_PCREL_BRANCH25:
c19d1205
ZW
23600 case BFD_RELOC_VTABLE_ENTRY:
23601 case BFD_RELOC_VTABLE_INHERIT:
f0927246
NC
23602#ifdef TE_PE
23603 case BFD_RELOC_32_SECREL:
23604#endif
c19d1205
ZW
23605 code = fixp->fx_r_type;
23606 break;
a737bd4d 23607
00adf2d4
JB
23608 case BFD_RELOC_THUMB_PCREL_BLX:
23609#ifdef OBJ_ELF
23610 if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4)
23611 code = BFD_RELOC_THUMB_PCREL_BRANCH23;
23612 else
23613#endif
23614 code = BFD_RELOC_THUMB_PCREL_BLX;
23615 break;
23616
c19d1205
ZW
23617 case BFD_RELOC_ARM_LITERAL:
23618 case BFD_RELOC_ARM_HWLITERAL:
23619 /* If this is called then the a literal has
23620 been referenced across a section boundary. */
23621 as_bad_where (fixp->fx_file, fixp->fx_line,
23622 _("literal referenced across section boundary"));
23623 return NULL;
a737bd4d 23624
c19d1205 23625#ifdef OBJ_ELF
0855e32b
NS
23626 case BFD_RELOC_ARM_TLS_CALL:
23627 case BFD_RELOC_ARM_THM_TLS_CALL:
23628 case BFD_RELOC_ARM_TLS_DESCSEQ:
23629 case BFD_RELOC_ARM_THM_TLS_DESCSEQ:
c19d1205
ZW
23630 case BFD_RELOC_ARM_GOT32:
23631 case BFD_RELOC_ARM_GOTOFF:
b43420e6 23632 case BFD_RELOC_ARM_GOT_PREL:
c19d1205
ZW
23633 case BFD_RELOC_ARM_PLT32:
23634 case BFD_RELOC_ARM_TARGET1:
23635 case BFD_RELOC_ARM_ROSEGREL32:
23636 case BFD_RELOC_ARM_SBREL32:
23637 case BFD_RELOC_ARM_PREL31:
23638 case BFD_RELOC_ARM_TARGET2:
c19d1205 23639 case BFD_RELOC_ARM_TLS_LDO32:
39b41c9c
PB
23640 case BFD_RELOC_ARM_PCREL_CALL:
23641 case BFD_RELOC_ARM_PCREL_JUMP:
4962c51a
MS
23642 case BFD_RELOC_ARM_ALU_PC_G0_NC:
23643 case BFD_RELOC_ARM_ALU_PC_G0:
23644 case BFD_RELOC_ARM_ALU_PC_G1_NC:
23645 case BFD_RELOC_ARM_ALU_PC_G1:
23646 case BFD_RELOC_ARM_ALU_PC_G2:
23647 case BFD_RELOC_ARM_LDR_PC_G0:
23648 case BFD_RELOC_ARM_LDR_PC_G1:
23649 case BFD_RELOC_ARM_LDR_PC_G2:
23650 case BFD_RELOC_ARM_LDRS_PC_G0:
23651 case BFD_RELOC_ARM_LDRS_PC_G1:
23652 case BFD_RELOC_ARM_LDRS_PC_G2:
23653 case BFD_RELOC_ARM_LDC_PC_G0:
23654 case BFD_RELOC_ARM_LDC_PC_G1:
23655 case BFD_RELOC_ARM_LDC_PC_G2:
23656 case BFD_RELOC_ARM_ALU_SB_G0_NC:
23657 case BFD_RELOC_ARM_ALU_SB_G0:
23658 case BFD_RELOC_ARM_ALU_SB_G1_NC:
23659 case BFD_RELOC_ARM_ALU_SB_G1:
23660 case BFD_RELOC_ARM_ALU_SB_G2:
23661 case BFD_RELOC_ARM_LDR_SB_G0:
23662 case BFD_RELOC_ARM_LDR_SB_G1:
23663 case BFD_RELOC_ARM_LDR_SB_G2:
23664 case BFD_RELOC_ARM_LDRS_SB_G0:
23665 case BFD_RELOC_ARM_LDRS_SB_G1:
23666 case BFD_RELOC_ARM_LDRS_SB_G2:
23667 case BFD_RELOC_ARM_LDC_SB_G0:
23668 case BFD_RELOC_ARM_LDC_SB_G1:
23669 case BFD_RELOC_ARM_LDC_SB_G2:
845b51d6 23670 case BFD_RELOC_ARM_V4BX:
72d98d16
MG
23671 case BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC:
23672 case BFD_RELOC_ARM_THUMB_ALU_ABS_G1_NC:
23673 case BFD_RELOC_ARM_THUMB_ALU_ABS_G2_NC:
23674 case BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC:
c19d1205
ZW
23675 code = fixp->fx_r_type;
23676 break;
a737bd4d 23677
0855e32b 23678 case BFD_RELOC_ARM_TLS_GOTDESC:
c19d1205 23679 case BFD_RELOC_ARM_TLS_GD32:
75c11999 23680 case BFD_RELOC_ARM_TLS_LE32:
c19d1205
ZW
23681 case BFD_RELOC_ARM_TLS_IE32:
23682 case BFD_RELOC_ARM_TLS_LDM32:
23683 /* BFD will include the symbol's address in the addend.
23684 But we don't want that, so subtract it out again here. */
23685 if (!S_IS_COMMON (fixp->fx_addsy))
23686 reloc->addend -= (*reloc->sym_ptr_ptr)->value;
23687 code = fixp->fx_r_type;
23688 break;
23689#endif
a737bd4d 23690
c19d1205
ZW
23691 case BFD_RELOC_ARM_IMMEDIATE:
23692 as_bad_where (fixp->fx_file, fixp->fx_line,
23693 _("internal relocation (type: IMMEDIATE) not fixed up"));
23694 return NULL;
a737bd4d 23695
c19d1205
ZW
23696 case BFD_RELOC_ARM_ADRL_IMMEDIATE:
23697 as_bad_where (fixp->fx_file, fixp->fx_line,
23698 _("ADRL used for a symbol not defined in the same file"));
23699 return NULL;
a737bd4d 23700
c19d1205 23701 case BFD_RELOC_ARM_OFFSET_IMM:
00a97672
RS
23702 if (section->use_rela_p)
23703 {
23704 code = fixp->fx_r_type;
23705 break;
23706 }
23707
c19d1205
ZW
23708 if (fixp->fx_addsy != NULL
23709 && !S_IS_DEFINED (fixp->fx_addsy)
23710 && S_IS_LOCAL (fixp->fx_addsy))
a737bd4d 23711 {
c19d1205
ZW
23712 as_bad_where (fixp->fx_file, fixp->fx_line,
23713 _("undefined local label `%s'"),
23714 S_GET_NAME (fixp->fx_addsy));
23715 return NULL;
a737bd4d
NC
23716 }
23717
c19d1205
ZW
23718 as_bad_where (fixp->fx_file, fixp->fx_line,
23719 _("internal_relocation (type: OFFSET_IMM) not fixed up"));
23720 return NULL;
a737bd4d 23721
c19d1205
ZW
23722 default:
23723 {
23724 char * type;
6c43fab6 23725
c19d1205
ZW
23726 switch (fixp->fx_r_type)
23727 {
23728 case BFD_RELOC_NONE: type = "NONE"; break;
23729 case BFD_RELOC_ARM_OFFSET_IMM8: type = "OFFSET_IMM8"; break;
23730 case BFD_RELOC_ARM_SHIFT_IMM: type = "SHIFT_IMM"; break;
3eb17e6b 23731 case BFD_RELOC_ARM_SMC: type = "SMC"; break;
c19d1205
ZW
23732 case BFD_RELOC_ARM_SWI: type = "SWI"; break;
23733 case BFD_RELOC_ARM_MULTI: type = "MULTI"; break;
23734 case BFD_RELOC_ARM_CP_OFF_IMM: type = "CP_OFF_IMM"; break;
db187cb9 23735 case BFD_RELOC_ARM_T32_OFFSET_IMM: type = "T32_OFFSET_IMM"; break;
8f06b2d8 23736 case BFD_RELOC_ARM_T32_CP_OFF_IMM: type = "T32_CP_OFF_IMM"; break;
c19d1205
ZW
23737 case BFD_RELOC_ARM_THUMB_ADD: type = "THUMB_ADD"; break;
23738 case BFD_RELOC_ARM_THUMB_SHIFT: type = "THUMB_SHIFT"; break;
23739 case BFD_RELOC_ARM_THUMB_IMM: type = "THUMB_IMM"; break;
23740 case BFD_RELOC_ARM_THUMB_OFFSET: type = "THUMB_OFFSET"; break;
23741 default: type = _("<unknown>"); break;
23742 }
23743 as_bad_where (fixp->fx_file, fixp->fx_line,
23744 _("cannot represent %s relocation in this object file format"),
23745 type);
23746 return NULL;
23747 }
a737bd4d 23748 }
6c43fab6 23749
c19d1205
ZW
23750#ifdef OBJ_ELF
23751 if ((code == BFD_RELOC_32_PCREL || code == BFD_RELOC_32)
23752 && GOT_symbol
23753 && fixp->fx_addsy == GOT_symbol)
23754 {
23755 code = BFD_RELOC_ARM_GOTPC;
23756 reloc->addend = fixp->fx_offset = reloc->address;
23757 }
23758#endif
6c43fab6 23759
c19d1205 23760 reloc->howto = bfd_reloc_type_lookup (stdoutput, code);
6c43fab6 23761
c19d1205
ZW
23762 if (reloc->howto == NULL)
23763 {
23764 as_bad_where (fixp->fx_file, fixp->fx_line,
23765 _("cannot represent %s relocation in this object file format"),
23766 bfd_get_reloc_code_name (code));
23767 return NULL;
23768 }
6c43fab6 23769
c19d1205
ZW
23770 /* HACK: Since arm ELF uses Rel instead of Rela, encode the
23771 vtable entry to be used in the relocation's section offset. */
23772 if (fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
23773 reloc->address = fixp->fx_offset;
6c43fab6 23774
c19d1205 23775 return reloc;
6c43fab6
RE
23776}
23777
c19d1205 23778/* This fix_new is called by cons via TC_CONS_FIX_NEW. */
6c43fab6 23779
c19d1205
ZW
23780void
23781cons_fix_new_arm (fragS * frag,
23782 int where,
23783 int size,
62ebcb5c
AM
23784 expressionS * exp,
23785 bfd_reloc_code_real_type reloc)
6c43fab6 23786{
c19d1205 23787 int pcrel = 0;
6c43fab6 23788
c19d1205
ZW
23789 /* Pick a reloc.
23790 FIXME: @@ Should look at CPU word size. */
23791 switch (size)
23792 {
23793 case 1:
62ebcb5c 23794 reloc = BFD_RELOC_8;
c19d1205
ZW
23795 break;
23796 case 2:
62ebcb5c 23797 reloc = BFD_RELOC_16;
c19d1205
ZW
23798 break;
23799 case 4:
23800 default:
62ebcb5c 23801 reloc = BFD_RELOC_32;
c19d1205
ZW
23802 break;
23803 case 8:
62ebcb5c 23804 reloc = BFD_RELOC_64;
c19d1205
ZW
23805 break;
23806 }
6c43fab6 23807
f0927246
NC
23808#ifdef TE_PE
23809 if (exp->X_op == O_secrel)
23810 {
23811 exp->X_op = O_symbol;
62ebcb5c 23812 reloc = BFD_RELOC_32_SECREL;
f0927246
NC
23813 }
23814#endif
23815
62ebcb5c 23816 fix_new_exp (frag, where, size, exp, pcrel, reloc);
c19d1205 23817}
6c43fab6 23818
4343666d 23819#if defined (OBJ_COFF)
c19d1205
ZW
23820void
23821arm_validate_fix (fixS * fixP)
6c43fab6 23822{
c19d1205
ZW
23823 /* If the destination of the branch is a defined symbol which does not have
23824 the THUMB_FUNC attribute, then we must be calling a function which has
23825 the (interfacearm) attribute. We look for the Thumb entry point to that
23826 function and change the branch to refer to that function instead. */
23827 if (fixP->fx_r_type == BFD_RELOC_THUMB_PCREL_BRANCH23
23828 && fixP->fx_addsy != NULL
23829 && S_IS_DEFINED (fixP->fx_addsy)
23830 && ! THUMB_IS_FUNC (fixP->fx_addsy))
6c43fab6 23831 {
c19d1205 23832 fixP->fx_addsy = find_real_start (fixP->fx_addsy);
6c43fab6 23833 }
c19d1205
ZW
23834}
23835#endif
6c43fab6 23836
267bf995 23837
c19d1205
ZW
23838int
23839arm_force_relocation (struct fix * fixp)
23840{
23841#if defined (OBJ_COFF) && defined (TE_PE)
23842 if (fixp->fx_r_type == BFD_RELOC_RVA)
23843 return 1;
23844#endif
6c43fab6 23845
267bf995
RR
23846 /* In case we have a call or a branch to a function in ARM ISA mode from
23847 a thumb function or vice-versa force the relocation. These relocations
23848 are cleared off for some cores that might have blx and simple transformations
23849 are possible. */
23850
23851#ifdef OBJ_ELF
23852 switch (fixp->fx_r_type)
23853 {
23854 case BFD_RELOC_ARM_PCREL_JUMP:
23855 case BFD_RELOC_ARM_PCREL_CALL:
23856 case BFD_RELOC_THUMB_PCREL_BLX:
23857 if (THUMB_IS_FUNC (fixp->fx_addsy))
23858 return 1;
23859 break;
23860
23861 case BFD_RELOC_ARM_PCREL_BLX:
23862 case BFD_RELOC_THUMB_PCREL_BRANCH25:
23863 case BFD_RELOC_THUMB_PCREL_BRANCH20:
23864 case BFD_RELOC_THUMB_PCREL_BRANCH23:
23865 if (ARM_IS_FUNC (fixp->fx_addsy))
23866 return 1;
23867 break;
23868
23869 default:
23870 break;
23871 }
23872#endif
23873
b5884301
PB
23874 /* Resolve these relocations even if the symbol is extern or weak.
23875 Technically this is probably wrong due to symbol preemption.
23876 In practice these relocations do not have enough range to be useful
23877 at dynamic link time, and some code (e.g. in the Linux kernel)
23878 expects these references to be resolved. */
c19d1205
ZW
23879 if (fixp->fx_r_type == BFD_RELOC_ARM_IMMEDIATE
23880 || fixp->fx_r_type == BFD_RELOC_ARM_OFFSET_IMM
b5884301 23881 || fixp->fx_r_type == BFD_RELOC_ARM_OFFSET_IMM8
0110f2b8 23882 || fixp->fx_r_type == BFD_RELOC_ARM_ADRL_IMMEDIATE
b5884301
PB
23883 || fixp->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM
23884 || fixp->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM_S2
23885 || fixp->fx_r_type == BFD_RELOC_ARM_THUMB_OFFSET
16805f35 23886 || fixp->fx_r_type == BFD_RELOC_ARM_T32_ADD_IMM
0110f2b8
PB
23887 || fixp->fx_r_type == BFD_RELOC_ARM_T32_IMMEDIATE
23888 || fixp->fx_r_type == BFD_RELOC_ARM_T32_IMM12
b5884301
PB
23889 || fixp->fx_r_type == BFD_RELOC_ARM_T32_OFFSET_IMM
23890 || fixp->fx_r_type == BFD_RELOC_ARM_T32_ADD_PC12
23891 || fixp->fx_r_type == BFD_RELOC_ARM_T32_CP_OFF_IMM
23892 || fixp->fx_r_type == BFD_RELOC_ARM_T32_CP_OFF_IMM_S2)
c19d1205 23893 return 0;
a737bd4d 23894
4962c51a
MS
23895 /* Always leave these relocations for the linker. */
23896 if ((fixp->fx_r_type >= BFD_RELOC_ARM_ALU_PC_G0_NC
23897 && fixp->fx_r_type <= BFD_RELOC_ARM_LDC_SB_G2)
23898 || fixp->fx_r_type == BFD_RELOC_ARM_LDR_PC_G0)
23899 return 1;
23900
f0291e4c
PB
23901 /* Always generate relocations against function symbols. */
23902 if (fixp->fx_r_type == BFD_RELOC_32
23903 && fixp->fx_addsy
23904 && (symbol_get_bfdsym (fixp->fx_addsy)->flags & BSF_FUNCTION))
23905 return 1;
23906
c19d1205 23907 return generic_force_reloc (fixp);
404ff6b5
AH
23908}
23909
0ffdc86c 23910#if defined (OBJ_ELF) || defined (OBJ_COFF)
e28387c3
PB
23911/* Relocations against function names must be left unadjusted,
23912 so that the linker can use this information to generate interworking
23913 stubs. The MIPS version of this function
c19d1205
ZW
23914 also prevents relocations that are mips-16 specific, but I do not
23915 know why it does this.
404ff6b5 23916
c19d1205
ZW
23917 FIXME:
23918 There is one other problem that ought to be addressed here, but
23919 which currently is not: Taking the address of a label (rather
23920 than a function) and then later jumping to that address. Such
23921 addresses also ought to have their bottom bit set (assuming that
23922 they reside in Thumb code), but at the moment they will not. */
404ff6b5 23923
c19d1205
ZW
23924bfd_boolean
23925arm_fix_adjustable (fixS * fixP)
404ff6b5 23926{
c19d1205
ZW
23927 if (fixP->fx_addsy == NULL)
23928 return 1;
404ff6b5 23929
e28387c3
PB
23930 /* Preserve relocations against symbols with function type. */
23931 if (symbol_get_bfdsym (fixP->fx_addsy)->flags & BSF_FUNCTION)
c921be7d 23932 return FALSE;
e28387c3 23933
c19d1205
ZW
23934 if (THUMB_IS_FUNC (fixP->fx_addsy)
23935 && fixP->fx_subsy == NULL)
c921be7d 23936 return FALSE;
a737bd4d 23937
c19d1205
ZW
23938 /* We need the symbol name for the VTABLE entries. */
23939 if ( fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
23940 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
c921be7d 23941 return FALSE;
404ff6b5 23942
c19d1205
ZW
23943 /* Don't allow symbols to be discarded on GOT related relocs. */
23944 if (fixP->fx_r_type == BFD_RELOC_ARM_PLT32
23945 || fixP->fx_r_type == BFD_RELOC_ARM_GOT32
23946 || fixP->fx_r_type == BFD_RELOC_ARM_GOTOFF
23947 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_GD32
23948 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_LE32
23949 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_IE32
23950 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_LDM32
23951 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_LDO32
0855e32b
NS
23952 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_GOTDESC
23953 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_CALL
23954 || fixP->fx_r_type == BFD_RELOC_ARM_THM_TLS_CALL
23955 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_DESCSEQ
23956 || fixP->fx_r_type == BFD_RELOC_ARM_THM_TLS_DESCSEQ
c19d1205 23957 || fixP->fx_r_type == BFD_RELOC_ARM_TARGET2)
c921be7d 23958 return FALSE;
a737bd4d 23959
4962c51a
MS
23960 /* Similarly for group relocations. */
23961 if ((fixP->fx_r_type >= BFD_RELOC_ARM_ALU_PC_G0_NC
23962 && fixP->fx_r_type <= BFD_RELOC_ARM_LDC_SB_G2)
23963 || fixP->fx_r_type == BFD_RELOC_ARM_LDR_PC_G0)
c921be7d 23964 return FALSE;
4962c51a 23965
79947c54
CD
23966 /* MOVW/MOVT REL relocations have limited offsets, so keep the symbols. */
23967 if (fixP->fx_r_type == BFD_RELOC_ARM_MOVW
23968 || fixP->fx_r_type == BFD_RELOC_ARM_MOVT
23969 || fixP->fx_r_type == BFD_RELOC_ARM_MOVW_PCREL
23970 || fixP->fx_r_type == BFD_RELOC_ARM_MOVT_PCREL
23971 || fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVW
23972 || fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVT
23973 || fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVW_PCREL
23974 || fixP->fx_r_type == BFD_RELOC_ARM_THUMB_MOVT_PCREL)
c921be7d 23975 return FALSE;
79947c54 23976
72d98d16
MG
23977 /* BFD_RELOC_ARM_THUMB_ALU_ABS_Gx_NC relocations have VERY limited
23978 offsets, so keep these symbols. */
23979 if (fixP->fx_r_type >= BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
23980 && fixP->fx_r_type <= BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC)
23981 return FALSE;
23982
c921be7d 23983 return TRUE;
a737bd4d 23984}
0ffdc86c
NC
23985#endif /* defined (OBJ_ELF) || defined (OBJ_COFF) */
23986
23987#ifdef OBJ_ELF
404ff6b5 23988
c19d1205
ZW
23989const char *
23990elf32_arm_target_format (void)
404ff6b5 23991{
c19d1205
ZW
23992#ifdef TE_SYMBIAN
23993 return (target_big_endian
23994 ? "elf32-bigarm-symbian"
23995 : "elf32-littlearm-symbian");
23996#elif defined (TE_VXWORKS)
23997 return (target_big_endian
23998 ? "elf32-bigarm-vxworks"
23999 : "elf32-littlearm-vxworks");
b38cadfb
NC
24000#elif defined (TE_NACL)
24001 return (target_big_endian
24002 ? "elf32-bigarm-nacl"
24003 : "elf32-littlearm-nacl");
c19d1205
ZW
24004#else
24005 if (target_big_endian)
24006 return "elf32-bigarm";
24007 else
24008 return "elf32-littlearm";
24009#endif
404ff6b5
AH
24010}
24011
c19d1205
ZW
24012void
24013armelf_frob_symbol (symbolS * symp,
24014 int * puntp)
404ff6b5 24015{
c19d1205
ZW
24016 elf_frob_symbol (symp, puntp);
24017}
24018#endif
404ff6b5 24019
c19d1205 24020/* MD interface: Finalization. */
a737bd4d 24021
c19d1205
ZW
24022void
24023arm_cleanup (void)
24024{
24025 literal_pool * pool;
a737bd4d 24026
e07e6e58
NC
24027 /* Ensure that all the IT blocks are properly closed. */
24028 check_it_blocks_finished ();
24029
c19d1205
ZW
24030 for (pool = list_of_pools; pool; pool = pool->next)
24031 {
5f4273c7 24032 /* Put it at the end of the relevant section. */
c19d1205
ZW
24033 subseg_set (pool->section, pool->sub_section);
24034#ifdef OBJ_ELF
24035 arm_elf_change_section ();
24036#endif
24037 s_ltorg (0);
24038 }
404ff6b5
AH
24039}
24040
cd000bff
DJ
24041#ifdef OBJ_ELF
24042/* Remove any excess mapping symbols generated for alignment frags in
24043 SEC. We may have created a mapping symbol before a zero byte
24044 alignment; remove it if there's a mapping symbol after the
24045 alignment. */
24046static void
24047check_mapping_symbols (bfd *abfd ATTRIBUTE_UNUSED, asection *sec,
24048 void *dummy ATTRIBUTE_UNUSED)
24049{
24050 segment_info_type *seginfo = seg_info (sec);
24051 fragS *fragp;
24052
24053 if (seginfo == NULL || seginfo->frchainP == NULL)
24054 return;
24055
24056 for (fragp = seginfo->frchainP->frch_root;
24057 fragp != NULL;
24058 fragp = fragp->fr_next)
24059 {
24060 symbolS *sym = fragp->tc_frag_data.last_map;
24061 fragS *next = fragp->fr_next;
24062
24063 /* Variable-sized frags have been converted to fixed size by
24064 this point. But if this was variable-sized to start with,
24065 there will be a fixed-size frag after it. So don't handle
24066 next == NULL. */
24067 if (sym == NULL || next == NULL)
24068 continue;
24069
24070 if (S_GET_VALUE (sym) < next->fr_address)
24071 /* Not at the end of this frag. */
24072 continue;
24073 know (S_GET_VALUE (sym) == next->fr_address);
24074
24075 do
24076 {
24077 if (next->tc_frag_data.first_map != NULL)
24078 {
24079 /* Next frag starts with a mapping symbol. Discard this
24080 one. */
24081 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
24082 break;
24083 }
24084
24085 if (next->fr_next == NULL)
24086 {
24087 /* This mapping symbol is at the end of the section. Discard
24088 it. */
24089 know (next->fr_fix == 0 && next->fr_var == 0);
24090 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
24091 break;
24092 }
24093
24094 /* As long as we have empty frags without any mapping symbols,
24095 keep looking. */
24096 /* If the next frag is non-empty and does not start with a
24097 mapping symbol, then this mapping symbol is required. */
24098 if (next->fr_address != next->fr_next->fr_address)
24099 break;
24100
24101 next = next->fr_next;
24102 }
24103 while (next != NULL);
24104 }
24105}
24106#endif
24107
c19d1205
ZW
24108/* Adjust the symbol table. This marks Thumb symbols as distinct from
24109 ARM ones. */
404ff6b5 24110
c19d1205
ZW
24111void
24112arm_adjust_symtab (void)
404ff6b5 24113{
c19d1205
ZW
24114#ifdef OBJ_COFF
24115 symbolS * sym;
404ff6b5 24116
c19d1205
ZW
24117 for (sym = symbol_rootP; sym != NULL; sym = symbol_next (sym))
24118 {
24119 if (ARM_IS_THUMB (sym))
24120 {
24121 if (THUMB_IS_FUNC (sym))
24122 {
24123 /* Mark the symbol as a Thumb function. */
24124 if ( S_GET_STORAGE_CLASS (sym) == C_STAT
24125 || S_GET_STORAGE_CLASS (sym) == C_LABEL) /* This can happen! */
24126 S_SET_STORAGE_CLASS (sym, C_THUMBSTATFUNC);
404ff6b5 24127
c19d1205
ZW
24128 else if (S_GET_STORAGE_CLASS (sym) == C_EXT)
24129 S_SET_STORAGE_CLASS (sym, C_THUMBEXTFUNC);
24130 else
24131 as_bad (_("%s: unexpected function type: %d"),
24132 S_GET_NAME (sym), S_GET_STORAGE_CLASS (sym));
24133 }
24134 else switch (S_GET_STORAGE_CLASS (sym))
24135 {
24136 case C_EXT:
24137 S_SET_STORAGE_CLASS (sym, C_THUMBEXT);
24138 break;
24139 case C_STAT:
24140 S_SET_STORAGE_CLASS (sym, C_THUMBSTAT);
24141 break;
24142 case C_LABEL:
24143 S_SET_STORAGE_CLASS (sym, C_THUMBLABEL);
24144 break;
24145 default:
24146 /* Do nothing. */
24147 break;
24148 }
24149 }
a737bd4d 24150
c19d1205
ZW
24151 if (ARM_IS_INTERWORK (sym))
24152 coffsymbol (symbol_get_bfdsym (sym))->native->u.syment.n_flags = 0xFF;
404ff6b5 24153 }
c19d1205
ZW
24154#endif
24155#ifdef OBJ_ELF
24156 symbolS * sym;
24157 char bind;
404ff6b5 24158
c19d1205 24159 for (sym = symbol_rootP; sym != NULL; sym = symbol_next (sym))
404ff6b5 24160 {
c19d1205
ZW
24161 if (ARM_IS_THUMB (sym))
24162 {
24163 elf_symbol_type * elf_sym;
404ff6b5 24164
c19d1205
ZW
24165 elf_sym = elf_symbol (symbol_get_bfdsym (sym));
24166 bind = ELF_ST_BIND (elf_sym->internal_elf_sym.st_info);
404ff6b5 24167
b0796911
PB
24168 if (! bfd_is_arm_special_symbol_name (elf_sym->symbol.name,
24169 BFD_ARM_SPECIAL_SYM_TYPE_ANY))
c19d1205
ZW
24170 {
24171 /* If it's a .thumb_func, declare it as so,
24172 otherwise tag label as .code 16. */
24173 if (THUMB_IS_FUNC (sym))
35fc36a8
RS
24174 elf_sym->internal_elf_sym.st_target_internal
24175 = ST_BRANCH_TO_THUMB;
3ba67470 24176 else if (EF_ARM_EABI_VERSION (meabi_flags) < EF_ARM_EABI_VER4)
c19d1205
ZW
24177 elf_sym->internal_elf_sym.st_info =
24178 ELF_ST_INFO (bind, STT_ARM_16BIT);
24179 }
24180 }
24181 }
cd000bff
DJ
24182
24183 /* Remove any overlapping mapping symbols generated by alignment frags. */
24184 bfd_map_over_sections (stdoutput, check_mapping_symbols, (char *) 0);
709001e9
MM
24185 /* Now do generic ELF adjustments. */
24186 elf_adjust_symtab ();
c19d1205 24187#endif
404ff6b5
AH
24188}
24189
c19d1205 24190/* MD interface: Initialization. */
404ff6b5 24191
a737bd4d 24192static void
c19d1205 24193set_constant_flonums (void)
a737bd4d 24194{
c19d1205 24195 int i;
404ff6b5 24196
c19d1205
ZW
24197 for (i = 0; i < NUM_FLOAT_VALS; i++)
24198 if (atof_ieee ((char *) fp_const[i], 'x', fp_values[i]) == NULL)
24199 abort ();
a737bd4d 24200}
404ff6b5 24201
3e9e4fcf
JB
24202/* Auto-select Thumb mode if it's the only available instruction set for the
24203 given architecture. */
24204
24205static void
24206autoselect_thumb_from_cpu_variant (void)
24207{
24208 if (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v1))
24209 opcode_select (16);
24210}
24211
c19d1205
ZW
24212void
24213md_begin (void)
a737bd4d 24214{
c19d1205
ZW
24215 unsigned mach;
24216 unsigned int i;
404ff6b5 24217
c19d1205
ZW
24218 if ( (arm_ops_hsh = hash_new ()) == NULL
24219 || (arm_cond_hsh = hash_new ()) == NULL
24220 || (arm_shift_hsh = hash_new ()) == NULL
24221 || (arm_psr_hsh = hash_new ()) == NULL
62b3e311 24222 || (arm_v7m_psr_hsh = hash_new ()) == NULL
c19d1205 24223 || (arm_reg_hsh = hash_new ()) == NULL
62b3e311
PB
24224 || (arm_reloc_hsh = hash_new ()) == NULL
24225 || (arm_barrier_opt_hsh = hash_new ()) == NULL)
c19d1205
ZW
24226 as_fatal (_("virtual memory exhausted"));
24227
24228 for (i = 0; i < sizeof (insns) / sizeof (struct asm_opcode); i++)
d3ce72d0 24229 hash_insert (arm_ops_hsh, insns[i].template_name, (void *) (insns + i));
c19d1205 24230 for (i = 0; i < sizeof (conds) / sizeof (struct asm_cond); i++)
d3ce72d0 24231 hash_insert (arm_cond_hsh, conds[i].template_name, (void *) (conds + i));
c19d1205 24232 for (i = 0; i < sizeof (shift_names) / sizeof (struct asm_shift_name); i++)
5a49b8ac 24233 hash_insert (arm_shift_hsh, shift_names[i].name, (void *) (shift_names + i));
c19d1205 24234 for (i = 0; i < sizeof (psrs) / sizeof (struct asm_psr); i++)
d3ce72d0 24235 hash_insert (arm_psr_hsh, psrs[i].template_name, (void *) (psrs + i));
62b3e311 24236 for (i = 0; i < sizeof (v7m_psrs) / sizeof (struct asm_psr); i++)
d3ce72d0 24237 hash_insert (arm_v7m_psr_hsh, v7m_psrs[i].template_name,
477330fc 24238 (void *) (v7m_psrs + i));
c19d1205 24239 for (i = 0; i < sizeof (reg_names) / sizeof (struct reg_entry); i++)
5a49b8ac 24240 hash_insert (arm_reg_hsh, reg_names[i].name, (void *) (reg_names + i));
62b3e311
PB
24241 for (i = 0;
24242 i < sizeof (barrier_opt_names) / sizeof (struct asm_barrier_opt);
24243 i++)
d3ce72d0 24244 hash_insert (arm_barrier_opt_hsh, barrier_opt_names[i].template_name,
5a49b8ac 24245 (void *) (barrier_opt_names + i));
c19d1205 24246#ifdef OBJ_ELF
3da1d841
NC
24247 for (i = 0; i < ARRAY_SIZE (reloc_names); i++)
24248 {
24249 struct reloc_entry * entry = reloc_names + i;
24250
24251 if (arm_is_eabi() && entry->reloc == BFD_RELOC_ARM_PLT32)
24252 /* This makes encode_branch() use the EABI versions of this relocation. */
24253 entry->reloc = BFD_RELOC_UNUSED;
24254
24255 hash_insert (arm_reloc_hsh, entry->name, (void *) entry);
24256 }
c19d1205
ZW
24257#endif
24258
24259 set_constant_flonums ();
404ff6b5 24260
c19d1205
ZW
24261 /* Set the cpu variant based on the command-line options. We prefer
24262 -mcpu= over -march= if both are set (as for GCC); and we prefer
24263 -mfpu= over any other way of setting the floating point unit.
24264 Use of legacy options with new options are faulted. */
e74cfd16 24265 if (legacy_cpu)
404ff6b5 24266 {
e74cfd16 24267 if (mcpu_cpu_opt || march_cpu_opt)
c19d1205
ZW
24268 as_bad (_("use of old and new-style options to set CPU type"));
24269
24270 mcpu_cpu_opt = legacy_cpu;
404ff6b5 24271 }
e74cfd16 24272 else if (!mcpu_cpu_opt)
c19d1205 24273 mcpu_cpu_opt = march_cpu_opt;
404ff6b5 24274
e74cfd16 24275 if (legacy_fpu)
c19d1205 24276 {
e74cfd16 24277 if (mfpu_opt)
c19d1205 24278 as_bad (_("use of old and new-style options to set FPU type"));
03b1477f
RE
24279
24280 mfpu_opt = legacy_fpu;
24281 }
e74cfd16 24282 else if (!mfpu_opt)
03b1477f 24283 {
45eb4c1b
NS
24284#if !(defined (EABI_DEFAULT) || defined (TE_LINUX) \
24285 || defined (TE_NetBSD) || defined (TE_VXWORKS))
39c2da32
RE
24286 /* Some environments specify a default FPU. If they don't, infer it
24287 from the processor. */
e74cfd16 24288 if (mcpu_fpu_opt)
03b1477f
RE
24289 mfpu_opt = mcpu_fpu_opt;
24290 else
24291 mfpu_opt = march_fpu_opt;
39c2da32 24292#else
e74cfd16 24293 mfpu_opt = &fpu_default;
39c2da32 24294#endif
03b1477f
RE
24295 }
24296
e74cfd16 24297 if (!mfpu_opt)
03b1477f 24298 {
493cb6ef 24299 if (mcpu_cpu_opt != NULL)
e74cfd16 24300 mfpu_opt = &fpu_default;
493cb6ef 24301 else if (mcpu_fpu_opt != NULL && ARM_CPU_HAS_FEATURE (*mcpu_fpu_opt, arm_ext_v5))
e74cfd16 24302 mfpu_opt = &fpu_arch_vfp_v2;
03b1477f 24303 else
e74cfd16 24304 mfpu_opt = &fpu_arch_fpa;
03b1477f
RE
24305 }
24306
ee065d83 24307#ifdef CPU_DEFAULT
e74cfd16 24308 if (!mcpu_cpu_opt)
ee065d83 24309 {
e74cfd16
PB
24310 mcpu_cpu_opt = &cpu_default;
24311 selected_cpu = cpu_default;
ee065d83 24312 }
73f43896
NC
24313 else if (no_cpu_selected ())
24314 selected_cpu = cpu_default;
e74cfd16
PB
24315#else
24316 if (mcpu_cpu_opt)
24317 selected_cpu = *mcpu_cpu_opt;
ee065d83 24318 else
e74cfd16 24319 mcpu_cpu_opt = &arm_arch_any;
ee065d83 24320#endif
03b1477f 24321
e74cfd16 24322 ARM_MERGE_FEATURE_SETS (cpu_variant, *mcpu_cpu_opt, *mfpu_opt);
03b1477f 24323
3e9e4fcf
JB
24324 autoselect_thumb_from_cpu_variant ();
24325
e74cfd16 24326 arm_arch_used = thumb_arch_used = arm_arch_none;
ee065d83 24327
f17c130b 24328#if defined OBJ_COFF || defined OBJ_ELF
b99bd4ef 24329 {
7cc69913
NC
24330 unsigned int flags = 0;
24331
24332#if defined OBJ_ELF
24333 flags = meabi_flags;
d507cf36
PB
24334
24335 switch (meabi_flags)
33a392fb 24336 {
d507cf36 24337 case EF_ARM_EABI_UNKNOWN:
7cc69913 24338#endif
d507cf36
PB
24339 /* Set the flags in the private structure. */
24340 if (uses_apcs_26) flags |= F_APCS26;
24341 if (support_interwork) flags |= F_INTERWORK;
24342 if (uses_apcs_float) flags |= F_APCS_FLOAT;
c19d1205 24343 if (pic_code) flags |= F_PIC;
e74cfd16 24344 if (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_any_hard))
7cc69913
NC
24345 flags |= F_SOFT_FLOAT;
24346
d507cf36
PB
24347 switch (mfloat_abi_opt)
24348 {
24349 case ARM_FLOAT_ABI_SOFT:
24350 case ARM_FLOAT_ABI_SOFTFP:
24351 flags |= F_SOFT_FLOAT;
24352 break;
33a392fb 24353
d507cf36
PB
24354 case ARM_FLOAT_ABI_HARD:
24355 if (flags & F_SOFT_FLOAT)
24356 as_bad (_("hard-float conflicts with specified fpu"));
24357 break;
24358 }
03b1477f 24359
e74cfd16
PB
24360 /* Using pure-endian doubles (even if soft-float). */
24361 if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_endian_pure))
7cc69913 24362 flags |= F_VFP_FLOAT;
f17c130b 24363
fde78edd 24364#if defined OBJ_ELF
e74cfd16 24365 if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_arch_maverick))
d507cf36 24366 flags |= EF_ARM_MAVERICK_FLOAT;
d507cf36
PB
24367 break;
24368
8cb51566 24369 case EF_ARM_EABI_VER4:
3a4a14e9 24370 case EF_ARM_EABI_VER5:
c19d1205 24371 /* No additional flags to set. */
d507cf36
PB
24372 break;
24373
24374 default:
24375 abort ();
24376 }
7cc69913 24377#endif
b99bd4ef
NC
24378 bfd_set_private_flags (stdoutput, flags);
24379
24380 /* We have run out flags in the COFF header to encode the
24381 status of ATPCS support, so instead we create a dummy,
c19d1205 24382 empty, debug section called .arm.atpcs. */
b99bd4ef
NC
24383 if (atpcs)
24384 {
24385 asection * sec;
24386
24387 sec = bfd_make_section (stdoutput, ".arm.atpcs");
24388
24389 if (sec != NULL)
24390 {
24391 bfd_set_section_flags
24392 (stdoutput, sec, SEC_READONLY | SEC_DEBUGGING /* | SEC_HAS_CONTENTS */);
24393 bfd_set_section_size (stdoutput, sec, 0);
24394 bfd_set_section_contents (stdoutput, sec, NULL, 0, 0);
24395 }
24396 }
7cc69913 24397 }
f17c130b 24398#endif
b99bd4ef
NC
24399
24400 /* Record the CPU type as well. */
2d447fca
JM
24401 if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_iwmmxt2))
24402 mach = bfd_mach_arm_iWMMXt2;
24403 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_iwmmxt))
e16bb312 24404 mach = bfd_mach_arm_iWMMXt;
e74cfd16 24405 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_xscale))
b99bd4ef 24406 mach = bfd_mach_arm_XScale;
e74cfd16 24407 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_maverick))
fde78edd 24408 mach = bfd_mach_arm_ep9312;
e74cfd16 24409 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v5e))
b99bd4ef 24410 mach = bfd_mach_arm_5TE;
e74cfd16 24411 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v5))
b99bd4ef 24412 {
e74cfd16 24413 if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v4t))
b99bd4ef
NC
24414 mach = bfd_mach_arm_5T;
24415 else
24416 mach = bfd_mach_arm_5;
24417 }
e74cfd16 24418 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v4))
b99bd4ef 24419 {
e74cfd16 24420 if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v4t))
b99bd4ef
NC
24421 mach = bfd_mach_arm_4T;
24422 else
24423 mach = bfd_mach_arm_4;
24424 }
e74cfd16 24425 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v3m))
b99bd4ef 24426 mach = bfd_mach_arm_3M;
e74cfd16
PB
24427 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v3))
24428 mach = bfd_mach_arm_3;
24429 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v2s))
24430 mach = bfd_mach_arm_2a;
24431 else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v2))
24432 mach = bfd_mach_arm_2;
24433 else
24434 mach = bfd_mach_arm_unknown;
b99bd4ef
NC
24435
24436 bfd_set_arch_mach (stdoutput, TARGET_ARCH, mach);
24437}
24438
c19d1205 24439/* Command line processing. */
b99bd4ef 24440
c19d1205
ZW
24441/* md_parse_option
24442 Invocation line includes a switch not recognized by the base assembler.
24443 See if it's a processor-specific option.
b99bd4ef 24444
c19d1205
ZW
24445 This routine is somewhat complicated by the need for backwards
24446 compatibility (since older releases of gcc can't be changed).
24447 The new options try to make the interface as compatible as
24448 possible with GCC.
b99bd4ef 24449
c19d1205 24450 New options (supported) are:
b99bd4ef 24451
c19d1205
ZW
24452 -mcpu=<cpu name> Assemble for selected processor
24453 -march=<architecture name> Assemble for selected architecture
24454 -mfpu=<fpu architecture> Assemble for selected FPU.
24455 -EB/-mbig-endian Big-endian
24456 -EL/-mlittle-endian Little-endian
24457 -k Generate PIC code
24458 -mthumb Start in Thumb mode
24459 -mthumb-interwork Code supports ARM/Thumb interworking
b99bd4ef 24460
278df34e 24461 -m[no-]warn-deprecated Warn about deprecated features
8b2d793c 24462 -m[no-]warn-syms Warn when symbols match instructions
267bf995 24463
c19d1205 24464 For now we will also provide support for:
b99bd4ef 24465
c19d1205
ZW
24466 -mapcs-32 32-bit Program counter
24467 -mapcs-26 26-bit Program counter
24468 -macps-float Floats passed in FP registers
24469 -mapcs-reentrant Reentrant code
24470 -matpcs
24471 (sometime these will probably be replaced with -mapcs=<list of options>
24472 and -matpcs=<list of options>)
b99bd4ef 24473
c19d1205
ZW
24474 The remaining options are only supported for back-wards compatibility.
24475 Cpu variants, the arm part is optional:
24476 -m[arm]1 Currently not supported.
24477 -m[arm]2, -m[arm]250 Arm 2 and Arm 250 processor
24478 -m[arm]3 Arm 3 processor
24479 -m[arm]6[xx], Arm 6 processors
24480 -m[arm]7[xx][t][[d]m] Arm 7 processors
24481 -m[arm]8[10] Arm 8 processors
24482 -m[arm]9[20][tdmi] Arm 9 processors
24483 -mstrongarm[110[0]] StrongARM processors
24484 -mxscale XScale processors
24485 -m[arm]v[2345[t[e]]] Arm architectures
24486 -mall All (except the ARM1)
24487 FP variants:
24488 -mfpa10, -mfpa11 FPA10 and 11 co-processor instructions
24489 -mfpe-old (No float load/store multiples)
24490 -mvfpxd VFP Single precision
24491 -mvfp All VFP
24492 -mno-fpu Disable all floating point instructions
b99bd4ef 24493
c19d1205
ZW
24494 The following CPU names are recognized:
24495 arm1, arm2, arm250, arm3, arm6, arm600, arm610, arm620,
24496 arm7, arm7m, arm7d, arm7dm, arm7di, arm7dmi, arm70, arm700,
24497 arm700i, arm710 arm710t, arm720, arm720t, arm740t, arm710c,
24498 arm7100, arm7500, arm7500fe, arm7tdmi, arm8, arm810, arm9,
24499 arm920, arm920t, arm940t, arm946, arm966, arm9tdmi, arm9e,
24500 arm10t arm10e, arm1020t, arm1020e, arm10200e,
24501 strongarm, strongarm110, strongarm1100, strongarm1110, xscale.
b99bd4ef 24502
c19d1205 24503 */
b99bd4ef 24504
c19d1205 24505const char * md_shortopts = "m:k";
b99bd4ef 24506
c19d1205
ZW
24507#ifdef ARM_BI_ENDIAN
24508#define OPTION_EB (OPTION_MD_BASE + 0)
24509#define OPTION_EL (OPTION_MD_BASE + 1)
b99bd4ef 24510#else
c19d1205
ZW
24511#if TARGET_BYTES_BIG_ENDIAN
24512#define OPTION_EB (OPTION_MD_BASE + 0)
b99bd4ef 24513#else
c19d1205
ZW
24514#define OPTION_EL (OPTION_MD_BASE + 1)
24515#endif
b99bd4ef 24516#endif
845b51d6 24517#define OPTION_FIX_V4BX (OPTION_MD_BASE + 2)
b99bd4ef 24518
c19d1205 24519struct option md_longopts[] =
b99bd4ef 24520{
c19d1205
ZW
24521#ifdef OPTION_EB
24522 {"EB", no_argument, NULL, OPTION_EB},
24523#endif
24524#ifdef OPTION_EL
24525 {"EL", no_argument, NULL, OPTION_EL},
b99bd4ef 24526#endif
845b51d6 24527 {"fix-v4bx", no_argument, NULL, OPTION_FIX_V4BX},
c19d1205
ZW
24528 {NULL, no_argument, NULL, 0}
24529};
b99bd4ef 24530
8b2d793c 24531
c19d1205 24532size_t md_longopts_size = sizeof (md_longopts);
b99bd4ef 24533
c19d1205 24534struct arm_option_table
b99bd4ef 24535{
c19d1205
ZW
24536 char *option; /* Option name to match. */
24537 char *help; /* Help information. */
24538 int *var; /* Variable to change. */
24539 int value; /* What to change it to. */
24540 char *deprecated; /* If non-null, print this message. */
24541};
b99bd4ef 24542
c19d1205
ZW
24543struct arm_option_table arm_opts[] =
24544{
24545 {"k", N_("generate PIC code"), &pic_code, 1, NULL},
24546 {"mthumb", N_("assemble Thumb code"), &thumb_mode, 1, NULL},
24547 {"mthumb-interwork", N_("support ARM/Thumb interworking"),
24548 &support_interwork, 1, NULL},
24549 {"mapcs-32", N_("code uses 32-bit program counter"), &uses_apcs_26, 0, NULL},
24550 {"mapcs-26", N_("code uses 26-bit program counter"), &uses_apcs_26, 1, NULL},
24551 {"mapcs-float", N_("floating point args are in fp regs"), &uses_apcs_float,
24552 1, NULL},
24553 {"mapcs-reentrant", N_("re-entrant code"), &pic_code, 1, NULL},
24554 {"matpcs", N_("code is ATPCS conformant"), &atpcs, 1, NULL},
24555 {"mbig-endian", N_("assemble for big-endian"), &target_big_endian, 1, NULL},
24556 {"mlittle-endian", N_("assemble for little-endian"), &target_big_endian, 0,
24557 NULL},
b99bd4ef 24558
c19d1205
ZW
24559 /* These are recognized by the assembler, but have no affect on code. */
24560 {"mapcs-frame", N_("use frame pointer"), NULL, 0, NULL},
24561 {"mapcs-stack-check", N_("use stack size checking"), NULL, 0, NULL},
278df34e
NS
24562
24563 {"mwarn-deprecated", NULL, &warn_on_deprecated, 1, NULL},
24564 {"mno-warn-deprecated", N_("do not warn on use of deprecated feature"),
24565 &warn_on_deprecated, 0, NULL},
8b2d793c
NC
24566 {"mwarn-syms", N_("warn about symbols that match instruction names [default]"), (int *) (& flag_warn_syms), TRUE, NULL},
24567 {"mno-warn-syms", N_("disable warnings about symobls that match instructions"), (int *) (& flag_warn_syms), FALSE, NULL},
e74cfd16
PB
24568 {NULL, NULL, NULL, 0, NULL}
24569};
24570
24571struct arm_legacy_option_table
24572{
24573 char *option; /* Option name to match. */
24574 const arm_feature_set **var; /* Variable to change. */
24575 const arm_feature_set value; /* What to change it to. */
24576 char *deprecated; /* If non-null, print this message. */
24577};
b99bd4ef 24578
e74cfd16
PB
24579const struct arm_legacy_option_table arm_legacy_opts[] =
24580{
c19d1205
ZW
24581 /* DON'T add any new processors to this list -- we want the whole list
24582 to go away... Add them to the processors table instead. */
e74cfd16
PB
24583 {"marm1", &legacy_cpu, ARM_ARCH_V1, N_("use -mcpu=arm1")},
24584 {"m1", &legacy_cpu, ARM_ARCH_V1, N_("use -mcpu=arm1")},
24585 {"marm2", &legacy_cpu, ARM_ARCH_V2, N_("use -mcpu=arm2")},
24586 {"m2", &legacy_cpu, ARM_ARCH_V2, N_("use -mcpu=arm2")},
24587 {"marm250", &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm250")},
24588 {"m250", &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm250")},
24589 {"marm3", &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm3")},
24590 {"m3", &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm3")},
24591 {"marm6", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm6")},
24592 {"m6", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm6")},
24593 {"marm600", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm600")},
24594 {"m600", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm600")},
24595 {"marm610", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm610")},
24596 {"m610", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm610")},
24597 {"marm620", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm620")},
24598 {"m620", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm620")},
24599 {"marm7", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7")},
24600 {"m7", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7")},
24601 {"marm70", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm70")},
24602 {"m70", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm70")},
24603 {"marm700", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700")},
24604 {"m700", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700")},
24605 {"marm700i", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700i")},
24606 {"m700i", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700i")},
24607 {"marm710", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710")},
24608 {"m710", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710")},
24609 {"marm710c", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710c")},
24610 {"m710c", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710c")},
24611 {"marm720", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm720")},
24612 {"m720", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm720")},
24613 {"marm7d", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7d")},
24614 {"m7d", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7d")},
24615 {"marm7di", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7di")},
24616 {"m7di", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7di")},
24617 {"marm7m", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7m")},
24618 {"m7m", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7m")},
24619 {"marm7dm", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dm")},
24620 {"m7dm", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dm")},
24621 {"marm7dmi", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dmi")},
24622 {"m7dmi", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dmi")},
24623 {"marm7100", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7100")},
24624 {"m7100", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7100")},
24625 {"marm7500", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500")},
24626 {"m7500", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500")},
24627 {"marm7500fe", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500fe")},
24628 {"m7500fe", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500fe")},
24629 {"marm7t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")},
24630 {"m7t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")},
24631 {"marm7tdmi", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")},
24632 {"m7tdmi", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")},
24633 {"marm710t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm710t")},
24634 {"m710t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm710t")},
24635 {"marm720t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm720t")},
24636 {"m720t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm720t")},
24637 {"marm740t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm740t")},
24638 {"m740t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm740t")},
24639 {"marm8", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm8")},
24640 {"m8", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm8")},
24641 {"marm810", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm810")},
24642 {"m810", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm810")},
24643 {"marm9", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9")},
24644 {"m9", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9")},
24645 {"marm9tdmi", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9tdmi")},
24646 {"m9tdmi", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9tdmi")},
24647 {"marm920", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm920")},
24648 {"m920", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm920")},
24649 {"marm940", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm940")},
24650 {"m940", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm940")},
24651 {"mstrongarm", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=strongarm")},
24652 {"mstrongarm110", &legacy_cpu, ARM_ARCH_V4,
c19d1205 24653 N_("use -mcpu=strongarm110")},
e74cfd16 24654 {"mstrongarm1100", &legacy_cpu, ARM_ARCH_V4,
c19d1205 24655 N_("use -mcpu=strongarm1100")},
e74cfd16 24656 {"mstrongarm1110", &legacy_cpu, ARM_ARCH_V4,
c19d1205 24657 N_("use -mcpu=strongarm1110")},
e74cfd16
PB
24658 {"mxscale", &legacy_cpu, ARM_ARCH_XSCALE, N_("use -mcpu=xscale")},
24659 {"miwmmxt", &legacy_cpu, ARM_ARCH_IWMMXT, N_("use -mcpu=iwmmxt")},
24660 {"mall", &legacy_cpu, ARM_ANY, N_("use -mcpu=all")},
7ed4c4c5 24661
c19d1205 24662 /* Architecture variants -- don't add any more to this list either. */
e74cfd16
PB
24663 {"mv2", &legacy_cpu, ARM_ARCH_V2, N_("use -march=armv2")},
24664 {"marmv2", &legacy_cpu, ARM_ARCH_V2, N_("use -march=armv2")},
24665 {"mv2a", &legacy_cpu, ARM_ARCH_V2S, N_("use -march=armv2a")},
24666 {"marmv2a", &legacy_cpu, ARM_ARCH_V2S, N_("use -march=armv2a")},
24667 {"mv3", &legacy_cpu, ARM_ARCH_V3, N_("use -march=armv3")},
24668 {"marmv3", &legacy_cpu, ARM_ARCH_V3, N_("use -march=armv3")},
24669 {"mv3m", &legacy_cpu, ARM_ARCH_V3M, N_("use -march=armv3m")},
24670 {"marmv3m", &legacy_cpu, ARM_ARCH_V3M, N_("use -march=armv3m")},
24671 {"mv4", &legacy_cpu, ARM_ARCH_V4, N_("use -march=armv4")},
24672 {"marmv4", &legacy_cpu, ARM_ARCH_V4, N_("use -march=armv4")},
24673 {"mv4t", &legacy_cpu, ARM_ARCH_V4T, N_("use -march=armv4t")},
24674 {"marmv4t", &legacy_cpu, ARM_ARCH_V4T, N_("use -march=armv4t")},
24675 {"mv5", &legacy_cpu, ARM_ARCH_V5, N_("use -march=armv5")},
24676 {"marmv5", &legacy_cpu, ARM_ARCH_V5, N_("use -march=armv5")},
24677 {"mv5t", &legacy_cpu, ARM_ARCH_V5T, N_("use -march=armv5t")},
24678 {"marmv5t", &legacy_cpu, ARM_ARCH_V5T, N_("use -march=armv5t")},
24679 {"mv5e", &legacy_cpu, ARM_ARCH_V5TE, N_("use -march=armv5te")},
24680 {"marmv5e", &legacy_cpu, ARM_ARCH_V5TE, N_("use -march=armv5te")},
7ed4c4c5 24681
c19d1205 24682 /* Floating point variants -- don't add any more to this list either. */
e74cfd16
PB
24683 {"mfpe-old", &legacy_fpu, FPU_ARCH_FPE, N_("use -mfpu=fpe")},
24684 {"mfpa10", &legacy_fpu, FPU_ARCH_FPA, N_("use -mfpu=fpa10")},
24685 {"mfpa11", &legacy_fpu, FPU_ARCH_FPA, N_("use -mfpu=fpa11")},
24686 {"mno-fpu", &legacy_fpu, ARM_ARCH_NONE,
c19d1205 24687 N_("use either -mfpu=softfpa or -mfpu=softvfp")},
7ed4c4c5 24688
e74cfd16 24689 {NULL, NULL, ARM_ARCH_NONE, NULL}
c19d1205 24690};
7ed4c4c5 24691
c19d1205 24692struct arm_cpu_option_table
7ed4c4c5 24693{
c19d1205 24694 char *name;
f3bad469 24695 size_t name_len;
e74cfd16 24696 const arm_feature_set value;
c19d1205
ZW
24697 /* For some CPUs we assume an FPU unless the user explicitly sets
24698 -mfpu=... */
e74cfd16 24699 const arm_feature_set default_fpu;
ee065d83
PB
24700 /* The canonical name of the CPU, or NULL to use NAME converted to upper
24701 case. */
24702 const char *canonical_name;
c19d1205 24703};
7ed4c4c5 24704
c19d1205
ZW
24705/* This list should, at a minimum, contain all the cpu names
24706 recognized by GCC. */
f3bad469 24707#define ARM_CPU_OPT(N, V, DF, CN) { N, sizeof (N) - 1, V, DF, CN }
e74cfd16 24708static const struct arm_cpu_option_table arm_cpus[] =
c19d1205 24709{
f3bad469
MGD
24710 ARM_CPU_OPT ("all", ARM_ANY, FPU_ARCH_FPA, NULL),
24711 ARM_CPU_OPT ("arm1", ARM_ARCH_V1, FPU_ARCH_FPA, NULL),
24712 ARM_CPU_OPT ("arm2", ARM_ARCH_V2, FPU_ARCH_FPA, NULL),
24713 ARM_CPU_OPT ("arm250", ARM_ARCH_V2S, FPU_ARCH_FPA, NULL),
24714 ARM_CPU_OPT ("arm3", ARM_ARCH_V2S, FPU_ARCH_FPA, NULL),
24715 ARM_CPU_OPT ("arm6", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
24716 ARM_CPU_OPT ("arm60", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
24717 ARM_CPU_OPT ("arm600", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
24718 ARM_CPU_OPT ("arm610", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
24719 ARM_CPU_OPT ("arm620", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
24720 ARM_CPU_OPT ("arm7", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
24721 ARM_CPU_OPT ("arm7m", ARM_ARCH_V3M, FPU_ARCH_FPA, NULL),
24722 ARM_CPU_OPT ("arm7d", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
24723 ARM_CPU_OPT ("arm7dm", ARM_ARCH_V3M, FPU_ARCH_FPA, NULL),
24724 ARM_CPU_OPT ("arm7di", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
24725 ARM_CPU_OPT ("arm7dmi", ARM_ARCH_V3M, FPU_ARCH_FPA, NULL),
24726 ARM_CPU_OPT ("arm70", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
24727 ARM_CPU_OPT ("arm700", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
24728 ARM_CPU_OPT ("arm700i", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
24729 ARM_CPU_OPT ("arm710", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
24730 ARM_CPU_OPT ("arm710t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL),
24731 ARM_CPU_OPT ("arm720", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
24732 ARM_CPU_OPT ("arm720t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL),
24733 ARM_CPU_OPT ("arm740t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL),
24734 ARM_CPU_OPT ("arm710c", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
24735 ARM_CPU_OPT ("arm7100", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
24736 ARM_CPU_OPT ("arm7500", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
24737 ARM_CPU_OPT ("arm7500fe", ARM_ARCH_V3, FPU_ARCH_FPA, NULL),
24738 ARM_CPU_OPT ("arm7t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL),
24739 ARM_CPU_OPT ("arm7tdmi", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL),
24740 ARM_CPU_OPT ("arm7tdmi-s", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL),
24741 ARM_CPU_OPT ("arm8", ARM_ARCH_V4, FPU_ARCH_FPA, NULL),
24742 ARM_CPU_OPT ("arm810", ARM_ARCH_V4, FPU_ARCH_FPA, NULL),
24743 ARM_CPU_OPT ("strongarm", ARM_ARCH_V4, FPU_ARCH_FPA, NULL),
24744 ARM_CPU_OPT ("strongarm1", ARM_ARCH_V4, FPU_ARCH_FPA, NULL),
24745 ARM_CPU_OPT ("strongarm110", ARM_ARCH_V4, FPU_ARCH_FPA, NULL),
24746 ARM_CPU_OPT ("strongarm1100", ARM_ARCH_V4, FPU_ARCH_FPA, NULL),
24747 ARM_CPU_OPT ("strongarm1110", ARM_ARCH_V4, FPU_ARCH_FPA, NULL),
24748 ARM_CPU_OPT ("arm9", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL),
24749 ARM_CPU_OPT ("arm920", ARM_ARCH_V4T, FPU_ARCH_FPA, "ARM920T"),
24750 ARM_CPU_OPT ("arm920t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL),
24751 ARM_CPU_OPT ("arm922t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL),
24752 ARM_CPU_OPT ("arm940t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL),
24753 ARM_CPU_OPT ("arm9tdmi", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL),
24754 ARM_CPU_OPT ("fa526", ARM_ARCH_V4, FPU_ARCH_FPA, NULL),
24755 ARM_CPU_OPT ("fa626", ARM_ARCH_V4, FPU_ARCH_FPA, NULL),
c19d1205
ZW
24756 /* For V5 or later processors we default to using VFP; but the user
24757 should really set the FPU type explicitly. */
f3bad469
MGD
24758 ARM_CPU_OPT ("arm9e-r0", ARM_ARCH_V5TExP, FPU_ARCH_VFP_V2, NULL),
24759 ARM_CPU_OPT ("arm9e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL),
24760 ARM_CPU_OPT ("arm926ej", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2, "ARM926EJ-S"),
24761 ARM_CPU_OPT ("arm926ejs", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2, "ARM926EJ-S"),
24762 ARM_CPU_OPT ("arm926ej-s", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2, NULL),
24763 ARM_CPU_OPT ("arm946e-r0", ARM_ARCH_V5TExP, FPU_ARCH_VFP_V2, NULL),
24764 ARM_CPU_OPT ("arm946e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, "ARM946E-S"),
24765 ARM_CPU_OPT ("arm946e-s", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL),
24766 ARM_CPU_OPT ("arm966e-r0", ARM_ARCH_V5TExP, FPU_ARCH_VFP_V2, NULL),
24767 ARM_CPU_OPT ("arm966e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, "ARM966E-S"),
24768 ARM_CPU_OPT ("arm966e-s", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL),
24769 ARM_CPU_OPT ("arm968e-s", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL),
24770 ARM_CPU_OPT ("arm10t", ARM_ARCH_V5T, FPU_ARCH_VFP_V1, NULL),
24771 ARM_CPU_OPT ("arm10tdmi", ARM_ARCH_V5T, FPU_ARCH_VFP_V1, NULL),
24772 ARM_CPU_OPT ("arm10e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL),
24773 ARM_CPU_OPT ("arm1020", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, "ARM1020E"),
24774 ARM_CPU_OPT ("arm1020t", ARM_ARCH_V5T, FPU_ARCH_VFP_V1, NULL),
24775 ARM_CPU_OPT ("arm1020e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL),
24776 ARM_CPU_OPT ("arm1022e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL),
24777 ARM_CPU_OPT ("arm1026ejs", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2,
24778 "ARM1026EJ-S"),
24779 ARM_CPU_OPT ("arm1026ej-s", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2, NULL),
24780 ARM_CPU_OPT ("fa606te", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL),
24781 ARM_CPU_OPT ("fa616te", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL),
24782 ARM_CPU_OPT ("fa626te", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL),
24783 ARM_CPU_OPT ("fmp626", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL),
24784 ARM_CPU_OPT ("fa726te", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL),
24785 ARM_CPU_OPT ("arm1136js", ARM_ARCH_V6, FPU_NONE, "ARM1136J-S"),
24786 ARM_CPU_OPT ("arm1136j-s", ARM_ARCH_V6, FPU_NONE, NULL),
24787 ARM_CPU_OPT ("arm1136jfs", ARM_ARCH_V6, FPU_ARCH_VFP_V2,
24788 "ARM1136JF-S"),
24789 ARM_CPU_OPT ("arm1136jf-s", ARM_ARCH_V6, FPU_ARCH_VFP_V2, NULL),
24790 ARM_CPU_OPT ("mpcore", ARM_ARCH_V6K, FPU_ARCH_VFP_V2, "MPCore"),
24791 ARM_CPU_OPT ("mpcorenovfp", ARM_ARCH_V6K, FPU_NONE, "MPCore"),
24792 ARM_CPU_OPT ("arm1156t2-s", ARM_ARCH_V6T2, FPU_NONE, NULL),
24793 ARM_CPU_OPT ("arm1156t2f-s", ARM_ARCH_V6T2, FPU_ARCH_VFP_V2, NULL),
f33026a9
MW
24794 ARM_CPU_OPT ("arm1176jz-s", ARM_ARCH_V6KZ, FPU_NONE, NULL),
24795 ARM_CPU_OPT ("arm1176jzf-s", ARM_ARCH_V6KZ, FPU_ARCH_VFP_V2, NULL),
f3bad469
MGD
24796 ARM_CPU_OPT ("cortex-a5", ARM_ARCH_V7A_MP_SEC,
24797 FPU_NONE, "Cortex-A5"),
c9fb6e58 24798 ARM_CPU_OPT ("cortex-a7", ARM_ARCH_V7VE, FPU_ARCH_NEON_VFP_V4,
f3bad469
MGD
24799 "Cortex-A7"),
24800 ARM_CPU_OPT ("cortex-a8", ARM_ARCH_V7A_SEC,
823d2571 24801 ARM_FEATURE_COPROC (FPU_VFP_V3
477330fc 24802 | FPU_NEON_EXT_V1),
f3bad469
MGD
24803 "Cortex-A8"),
24804 ARM_CPU_OPT ("cortex-a9", ARM_ARCH_V7A_MP_SEC,
823d2571 24805 ARM_FEATURE_COPROC (FPU_VFP_V3
477330fc 24806 | FPU_NEON_EXT_V1),
f3bad469 24807 "Cortex-A9"),
c9fb6e58 24808 ARM_CPU_OPT ("cortex-a12", ARM_ARCH_V7VE, FPU_ARCH_NEON_VFP_V4,
63a4bc21 24809 "Cortex-A12"),
c9fb6e58 24810 ARM_CPU_OPT ("cortex-a15", ARM_ARCH_V7VE, FPU_ARCH_NEON_VFP_V4,
f3bad469 24811 "Cortex-A15"),
d7adf960
KT
24812 ARM_CPU_OPT ("cortex-a17", ARM_ARCH_V7VE, FPU_ARCH_NEON_VFP_V4,
24813 "Cortex-A17"),
43cdc0a8
RR
24814 ARM_CPU_OPT ("cortex-a35", ARM_ARCH_V8A, FPU_ARCH_CRYPTO_NEON_VFP_ARMV8,
24815 "Cortex-A35"),
92eb40d9 24816 ARM_CPU_OPT ("cortex-a53", ARM_ARCH_V8A, FPU_ARCH_CRYPTO_NEON_VFP_ARMV8,
477330fc 24817 "Cortex-A53"),
92eb40d9 24818 ARM_CPU_OPT ("cortex-a57", ARM_ARCH_V8A, FPU_ARCH_CRYPTO_NEON_VFP_ARMV8,
477330fc 24819 "Cortex-A57"),
b19f47ad
JW
24820 ARM_CPU_OPT ("cortex-a72", ARM_ARCH_V8A, FPU_ARCH_CRYPTO_NEON_VFP_ARMV8,
24821 "Cortex-A72"),
f3bad469
MGD
24822 ARM_CPU_OPT ("cortex-r4", ARM_ARCH_V7R, FPU_NONE, "Cortex-R4"),
24823 ARM_CPU_OPT ("cortex-r4f", ARM_ARCH_V7R, FPU_ARCH_VFP_V3D16,
24824 "Cortex-R4F"),
24825 ARM_CPU_OPT ("cortex-r5", ARM_ARCH_V7R_IDIV,
24826 FPU_NONE, "Cortex-R5"),
70a8bc5b 24827 ARM_CPU_OPT ("cortex-r7", ARM_ARCH_V7R_IDIV,
24828 FPU_ARCH_VFP_V3D16,
24829 "Cortex-R7"),
a715796b 24830 ARM_CPU_OPT ("cortex-m7", ARM_ARCH_V7EM, FPU_NONE, "Cortex-M7"),
f3bad469
MGD
24831 ARM_CPU_OPT ("cortex-m4", ARM_ARCH_V7EM, FPU_NONE, "Cortex-M4"),
24832 ARM_CPU_OPT ("cortex-m3", ARM_ARCH_V7M, FPU_NONE, "Cortex-M3"),
24833 ARM_CPU_OPT ("cortex-m1", ARM_ARCH_V6SM, FPU_NONE, "Cortex-M1"),
24834 ARM_CPU_OPT ("cortex-m0", ARM_ARCH_V6SM, FPU_NONE, "Cortex-M0"),
ce32bd10 24835 ARM_CPU_OPT ("cortex-m0plus", ARM_ARCH_V6SM, FPU_NONE, "Cortex-M0+"),
246496bb
EM
24836 ARM_CPU_OPT ("exynos-m1", ARM_ARCH_V8A, FPU_ARCH_CRYPTO_NEON_VFP_ARMV8,
24837 "Samsung " \
24838 "Exynos M1"),
6b21c2bf
JW
24839 ARM_CPU_OPT ("qdf24xx", ARM_ARCH_V8A, FPU_ARCH_CRYPTO_NEON_VFP_ARMV8,
24840 "Qualcomm "
24841 "QDF24XX"),
24842
c19d1205 24843 /* ??? XSCALE is really an architecture. */
f3bad469 24844 ARM_CPU_OPT ("xscale", ARM_ARCH_XSCALE, FPU_ARCH_VFP_V2, NULL),
c19d1205 24845 /* ??? iwmmxt is not a processor. */
f3bad469
MGD
24846 ARM_CPU_OPT ("iwmmxt", ARM_ARCH_IWMMXT, FPU_ARCH_VFP_V2, NULL),
24847 ARM_CPU_OPT ("iwmmxt2", ARM_ARCH_IWMMXT2,FPU_ARCH_VFP_V2, NULL),
24848 ARM_CPU_OPT ("i80200", ARM_ARCH_XSCALE, FPU_ARCH_VFP_V2, NULL),
c19d1205 24849 /* Maverick */
823d2571 24850 ARM_CPU_OPT ("ep9312", ARM_FEATURE_LOW (ARM_AEXT_V4T, ARM_CEXT_MAVERICK),
da4339ed
NC
24851 FPU_ARCH_MAVERICK, "ARM920T"),
24852 /* Marvell processors. */
823d2571
TG
24853 ARM_CPU_OPT ("marvell-pj4", ARM_FEATURE_CORE_LOW (ARM_AEXT_V7A | ARM_EXT_MP
24854 | ARM_EXT_SEC),
477330fc 24855 FPU_ARCH_VFP_V3D16, NULL),
823d2571
TG
24856 ARM_CPU_OPT ("marvell-whitney", ARM_FEATURE_CORE_LOW (ARM_AEXT_V7A | ARM_EXT_MP
24857 | ARM_EXT_SEC),
4347085a 24858 FPU_ARCH_NEON_VFP_V4, NULL),
ea0d6bb9
PT
24859 /* APM X-Gene family. */
24860 ARM_CPU_OPT ("xgene1", ARM_ARCH_V8A, FPU_ARCH_CRYPTO_NEON_VFP_ARMV8,
24861 "APM X-Gene 1"),
24862 ARM_CPU_OPT ("xgene2", ARM_ARCH_V8A, FPU_ARCH_CRYPTO_NEON_VFP_ARMV8,
24863 "APM X-Gene 2"),
da4339ed 24864
f3bad469 24865 { NULL, 0, ARM_ARCH_NONE, ARM_ARCH_NONE, NULL }
c19d1205 24866};
f3bad469 24867#undef ARM_CPU_OPT
7ed4c4c5 24868
c19d1205 24869struct arm_arch_option_table
7ed4c4c5 24870{
c19d1205 24871 char *name;
f3bad469 24872 size_t name_len;
e74cfd16
PB
24873 const arm_feature_set value;
24874 const arm_feature_set default_fpu;
c19d1205 24875};
7ed4c4c5 24876
c19d1205
ZW
24877/* This list should, at a minimum, contain all the architecture names
24878 recognized by GCC. */
f3bad469 24879#define ARM_ARCH_OPT(N, V, DF) { N, sizeof (N) - 1, V, DF }
e74cfd16 24880static const struct arm_arch_option_table arm_archs[] =
c19d1205 24881{
f3bad469
MGD
24882 ARM_ARCH_OPT ("all", ARM_ANY, FPU_ARCH_FPA),
24883 ARM_ARCH_OPT ("armv1", ARM_ARCH_V1, FPU_ARCH_FPA),
24884 ARM_ARCH_OPT ("armv2", ARM_ARCH_V2, FPU_ARCH_FPA),
24885 ARM_ARCH_OPT ("armv2a", ARM_ARCH_V2S, FPU_ARCH_FPA),
24886 ARM_ARCH_OPT ("armv2s", ARM_ARCH_V2S, FPU_ARCH_FPA),
24887 ARM_ARCH_OPT ("armv3", ARM_ARCH_V3, FPU_ARCH_FPA),
24888 ARM_ARCH_OPT ("armv3m", ARM_ARCH_V3M, FPU_ARCH_FPA),
24889 ARM_ARCH_OPT ("armv4", ARM_ARCH_V4, FPU_ARCH_FPA),
24890 ARM_ARCH_OPT ("armv4xm", ARM_ARCH_V4xM, FPU_ARCH_FPA),
24891 ARM_ARCH_OPT ("armv4t", ARM_ARCH_V4T, FPU_ARCH_FPA),
24892 ARM_ARCH_OPT ("armv4txm", ARM_ARCH_V4TxM, FPU_ARCH_FPA),
24893 ARM_ARCH_OPT ("armv5", ARM_ARCH_V5, FPU_ARCH_VFP),
24894 ARM_ARCH_OPT ("armv5t", ARM_ARCH_V5T, FPU_ARCH_VFP),
24895 ARM_ARCH_OPT ("armv5txm", ARM_ARCH_V5TxM, FPU_ARCH_VFP),
24896 ARM_ARCH_OPT ("armv5te", ARM_ARCH_V5TE, FPU_ARCH_VFP),
24897 ARM_ARCH_OPT ("armv5texp", ARM_ARCH_V5TExP, FPU_ARCH_VFP),
24898 ARM_ARCH_OPT ("armv5tej", ARM_ARCH_V5TEJ, FPU_ARCH_VFP),
24899 ARM_ARCH_OPT ("armv6", ARM_ARCH_V6, FPU_ARCH_VFP),
24900 ARM_ARCH_OPT ("armv6j", ARM_ARCH_V6, FPU_ARCH_VFP),
24901 ARM_ARCH_OPT ("armv6k", ARM_ARCH_V6K, FPU_ARCH_VFP),
24902 ARM_ARCH_OPT ("armv6z", ARM_ARCH_V6Z, FPU_ARCH_VFP),
f33026a9
MW
24903 /* The official spelling of this variant is ARMv6KZ, the name "armv6zk" is
24904 kept to preserve existing behaviour. */
24905 ARM_ARCH_OPT ("armv6kz", ARM_ARCH_V6KZ, FPU_ARCH_VFP),
24906 ARM_ARCH_OPT ("armv6zk", ARM_ARCH_V6KZ, FPU_ARCH_VFP),
f3bad469
MGD
24907 ARM_ARCH_OPT ("armv6t2", ARM_ARCH_V6T2, FPU_ARCH_VFP),
24908 ARM_ARCH_OPT ("armv6kt2", ARM_ARCH_V6KT2, FPU_ARCH_VFP),
24909 ARM_ARCH_OPT ("armv6zt2", ARM_ARCH_V6ZT2, FPU_ARCH_VFP),
f33026a9
MW
24910 /* The official spelling of this variant is ARMv6KZ, the name "armv6zkt2" is
24911 kept to preserve existing behaviour. */
24912 ARM_ARCH_OPT ("armv6kzt2", ARM_ARCH_V6KZT2, FPU_ARCH_VFP),
24913 ARM_ARCH_OPT ("armv6zkt2", ARM_ARCH_V6KZT2, FPU_ARCH_VFP),
f3bad469
MGD
24914 ARM_ARCH_OPT ("armv6-m", ARM_ARCH_V6M, FPU_ARCH_VFP),
24915 ARM_ARCH_OPT ("armv6s-m", ARM_ARCH_V6SM, FPU_ARCH_VFP),
24916 ARM_ARCH_OPT ("armv7", ARM_ARCH_V7, FPU_ARCH_VFP),
c450d570
PB
24917 /* The official spelling of the ARMv7 profile variants is the dashed form.
24918 Accept the non-dashed form for compatibility with old toolchains. */
f3bad469 24919 ARM_ARCH_OPT ("armv7a", ARM_ARCH_V7A, FPU_ARCH_VFP),
c9fb6e58 24920 ARM_ARCH_OPT ("armv7ve", ARM_ARCH_V7VE, FPU_ARCH_VFP),
f3bad469
MGD
24921 ARM_ARCH_OPT ("armv7r", ARM_ARCH_V7R, FPU_ARCH_VFP),
24922 ARM_ARCH_OPT ("armv7m", ARM_ARCH_V7M, FPU_ARCH_VFP),
24923 ARM_ARCH_OPT ("armv7-a", ARM_ARCH_V7A, FPU_ARCH_VFP),
24924 ARM_ARCH_OPT ("armv7-r", ARM_ARCH_V7R, FPU_ARCH_VFP),
24925 ARM_ARCH_OPT ("armv7-m", ARM_ARCH_V7M, FPU_ARCH_VFP),
24926 ARM_ARCH_OPT ("armv7e-m", ARM_ARCH_V7EM, FPU_ARCH_VFP),
bca38921 24927 ARM_ARCH_OPT ("armv8-a", ARM_ARCH_V8A, FPU_ARCH_VFP),
a5932920 24928 ARM_ARCH_OPT ("armv8.1-a", ARM_ARCH_V8_1A, FPU_ARCH_VFP),
56a1b672 24929 ARM_ARCH_OPT ("armv8.2-a", ARM_ARCH_V8_2A, FPU_ARCH_VFP),
f3bad469
MGD
24930 ARM_ARCH_OPT ("xscale", ARM_ARCH_XSCALE, FPU_ARCH_VFP),
24931 ARM_ARCH_OPT ("iwmmxt", ARM_ARCH_IWMMXT, FPU_ARCH_VFP),
24932 ARM_ARCH_OPT ("iwmmxt2", ARM_ARCH_IWMMXT2,FPU_ARCH_VFP),
24933 { NULL, 0, ARM_ARCH_NONE, ARM_ARCH_NONE }
c19d1205 24934};
f3bad469 24935#undef ARM_ARCH_OPT
7ed4c4c5 24936
69133863
MGD
24937/* ISA extensions in the co-processor and main instruction set space. */
24938struct arm_option_extension_value_table
c19d1205
ZW
24939{
24940 char *name;
f3bad469 24941 size_t name_len;
5a70a223
JB
24942 const arm_feature_set merge_value;
24943 const arm_feature_set clear_value;
69133863 24944 const arm_feature_set allowed_archs;
c19d1205 24945};
7ed4c4c5 24946
69133863
MGD
24947/* The following table must be in alphabetical order with a NULL last entry.
24948 */
5a70a223 24949#define ARM_EXT_OPT(N, M, C, AA) { N, sizeof (N) - 1, M, C, AA }
69133863 24950static const struct arm_option_extension_value_table arm_extensions[] =
c19d1205 24951{
823d2571
TG
24952 ARM_EXT_OPT ("crc", ARCH_CRC_ARMV8, ARM_FEATURE_COPROC (CRC_EXT_ARMV8),
24953 ARM_FEATURE_CORE_LOW (ARM_EXT_V8)),
bca38921 24954 ARM_EXT_OPT ("crypto", FPU_ARCH_CRYPTO_NEON_VFP_ARMV8,
823d2571
TG
24955 ARM_FEATURE_COPROC (FPU_CRYPTO_ARMV8),
24956 ARM_FEATURE_CORE_LOW (ARM_EXT_V8)),
24957 ARM_EXT_OPT ("fp", FPU_ARCH_VFP_ARMV8, ARM_FEATURE_COPROC (FPU_VFP_ARMV8),
24958 ARM_FEATURE_CORE_LOW (ARM_EXT_V8)),
24959 ARM_EXT_OPT ("idiv", ARM_FEATURE_CORE_LOW (ARM_EXT_ADIV | ARM_EXT_DIV),
24960 ARM_FEATURE_CORE_LOW (ARM_EXT_ADIV | ARM_EXT_DIV),
24961 ARM_FEATURE_CORE_LOW (ARM_EXT_V7A | ARM_EXT_V7R)),
24962 ARM_EXT_OPT ("iwmmxt",ARM_FEATURE_COPROC (ARM_CEXT_IWMMXT),
24963 ARM_FEATURE_COPROC (ARM_CEXT_IWMMXT), ARM_ANY),
24964 ARM_EXT_OPT ("iwmmxt2", ARM_FEATURE_COPROC (ARM_CEXT_IWMMXT2),
24965 ARM_FEATURE_COPROC (ARM_CEXT_IWMMXT2), ARM_ANY),
24966 ARM_EXT_OPT ("maverick", ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK),
24967 ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), ARM_ANY),
24968 ARM_EXT_OPT ("mp", ARM_FEATURE_CORE_LOW (ARM_EXT_MP),
24969 ARM_FEATURE_CORE_LOW (ARM_EXT_MP),
24970 ARM_FEATURE_CORE_LOW (ARM_EXT_V7A | ARM_EXT_V7R)),
bca38921 24971 ARM_EXT_OPT ("simd", FPU_ARCH_NEON_VFP_ARMV8,
823d2571
TG
24972 ARM_FEATURE_COPROC (FPU_NEON_ARMV8),
24973 ARM_FEATURE_CORE_LOW (ARM_EXT_V8)),
24974 ARM_EXT_OPT ("os", ARM_FEATURE_CORE_LOW (ARM_EXT_OS),
24975 ARM_FEATURE_CORE_LOW (ARM_EXT_OS),
24976 ARM_FEATURE_CORE_LOW (ARM_EXT_V6M)),
ddfded2f
MW
24977 ARM_EXT_OPT ("pan", ARM_FEATURE_CORE_HIGH (ARM_EXT2_PAN),
24978 ARM_FEATURE (ARM_EXT_V8, ARM_EXT2_PAN, 0),
24979 ARM_FEATURE_CORE_LOW (ARM_EXT_V8)),
823d2571
TG
24980 ARM_EXT_OPT ("sec", ARM_FEATURE_CORE_LOW (ARM_EXT_SEC),
24981 ARM_FEATURE_CORE_LOW (ARM_EXT_SEC),
24982 ARM_FEATURE_CORE_LOW (ARM_EXT_V6K | ARM_EXT_V7A)),
24983 ARM_EXT_OPT ("virt", ARM_FEATURE_CORE_LOW (ARM_EXT_VIRT | ARM_EXT_ADIV
24984 | ARM_EXT_DIV),
24985 ARM_FEATURE_CORE_LOW (ARM_EXT_VIRT),
24986 ARM_FEATURE_CORE_LOW (ARM_EXT_V7A)),
d6b4b13e
MW
24987 ARM_EXT_OPT ("rdma", FPU_ARCH_NEON_VFP_ARMV8,
24988 ARM_FEATURE_COPROC (FPU_NEON_ARMV8 | FPU_NEON_EXT_RDMA),
24989 ARM_FEATURE_CORE_LOW (ARM_EXT_V8)),
823d2571
TG
24990 ARM_EXT_OPT ("xscale",ARM_FEATURE_COPROC (ARM_CEXT_XSCALE),
24991 ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), ARM_ANY),
5a70a223 24992 { NULL, 0, ARM_ARCH_NONE, ARM_ARCH_NONE, ARM_ARCH_NONE }
69133863 24993};
f3bad469 24994#undef ARM_EXT_OPT
69133863
MGD
24995
24996/* ISA floating-point and Advanced SIMD extensions. */
24997struct arm_option_fpu_value_table
24998{
24999 char *name;
25000 const arm_feature_set value;
c19d1205 25001};
7ed4c4c5 25002
c19d1205
ZW
25003/* This list should, at a minimum, contain all the fpu names
25004 recognized by GCC. */
69133863 25005static const struct arm_option_fpu_value_table arm_fpus[] =
c19d1205
ZW
25006{
25007 {"softfpa", FPU_NONE},
25008 {"fpe", FPU_ARCH_FPE},
25009 {"fpe2", FPU_ARCH_FPE},
25010 {"fpe3", FPU_ARCH_FPA}, /* Third release supports LFM/SFM. */
25011 {"fpa", FPU_ARCH_FPA},
25012 {"fpa10", FPU_ARCH_FPA},
25013 {"fpa11", FPU_ARCH_FPA},
25014 {"arm7500fe", FPU_ARCH_FPA},
25015 {"softvfp", FPU_ARCH_VFP},
25016 {"softvfp+vfp", FPU_ARCH_VFP_V2},
25017 {"vfp", FPU_ARCH_VFP_V2},
25018 {"vfp9", FPU_ARCH_VFP_V2},
b1cc4aeb 25019 {"vfp3", FPU_ARCH_VFP_V3}, /* For backwards compatbility. */
c19d1205
ZW
25020 {"vfp10", FPU_ARCH_VFP_V2},
25021 {"vfp10-r0", FPU_ARCH_VFP_V1},
25022 {"vfpxd", FPU_ARCH_VFP_V1xD},
b1cc4aeb
PB
25023 {"vfpv2", FPU_ARCH_VFP_V2},
25024 {"vfpv3", FPU_ARCH_VFP_V3},
62f3b8c8 25025 {"vfpv3-fp16", FPU_ARCH_VFP_V3_FP16},
b1cc4aeb 25026 {"vfpv3-d16", FPU_ARCH_VFP_V3D16},
62f3b8c8
PB
25027 {"vfpv3-d16-fp16", FPU_ARCH_VFP_V3D16_FP16},
25028 {"vfpv3xd", FPU_ARCH_VFP_V3xD},
25029 {"vfpv3xd-fp16", FPU_ARCH_VFP_V3xD_FP16},
c19d1205
ZW
25030 {"arm1020t", FPU_ARCH_VFP_V1},
25031 {"arm1020e", FPU_ARCH_VFP_V2},
25032 {"arm1136jfs", FPU_ARCH_VFP_V2},
25033 {"arm1136jf-s", FPU_ARCH_VFP_V2},
25034 {"maverick", FPU_ARCH_MAVERICK},
5287ad62 25035 {"neon", FPU_ARCH_VFP_V3_PLUS_NEON_V1},
8e79c3df 25036 {"neon-fp16", FPU_ARCH_NEON_FP16},
62f3b8c8
PB
25037 {"vfpv4", FPU_ARCH_VFP_V4},
25038 {"vfpv4-d16", FPU_ARCH_VFP_V4D16},
ada65aa3 25039 {"fpv4-sp-d16", FPU_ARCH_VFP_V4_SP_D16},
a715796b
TG
25040 {"fpv5-d16", FPU_ARCH_VFP_V5D16},
25041 {"fpv5-sp-d16", FPU_ARCH_VFP_V5_SP_D16},
62f3b8c8 25042 {"neon-vfpv4", FPU_ARCH_NEON_VFP_V4},
bca38921
MGD
25043 {"fp-armv8", FPU_ARCH_VFP_ARMV8},
25044 {"neon-fp-armv8", FPU_ARCH_NEON_VFP_ARMV8},
25045 {"crypto-neon-fp-armv8",
25046 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8},
d6b4b13e 25047 {"neon-fp-armv8.1", FPU_ARCH_NEON_VFP_ARMV8_1},
081e4c7d
MW
25048 {"crypto-neon-fp-armv8.1",
25049 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8_1},
e74cfd16
PB
25050 {NULL, ARM_ARCH_NONE}
25051};
25052
25053struct arm_option_value_table
25054{
25055 char *name;
25056 long value;
c19d1205 25057};
7ed4c4c5 25058
e74cfd16 25059static const struct arm_option_value_table arm_float_abis[] =
c19d1205
ZW
25060{
25061 {"hard", ARM_FLOAT_ABI_HARD},
25062 {"softfp", ARM_FLOAT_ABI_SOFTFP},
25063 {"soft", ARM_FLOAT_ABI_SOFT},
e74cfd16 25064 {NULL, 0}
c19d1205 25065};
7ed4c4c5 25066
c19d1205 25067#ifdef OBJ_ELF
3a4a14e9 25068/* We only know how to output GNU and ver 4/5 (AAELF) formats. */
e74cfd16 25069static const struct arm_option_value_table arm_eabis[] =
c19d1205
ZW
25070{
25071 {"gnu", EF_ARM_EABI_UNKNOWN},
25072 {"4", EF_ARM_EABI_VER4},
3a4a14e9 25073 {"5", EF_ARM_EABI_VER5},
e74cfd16 25074 {NULL, 0}
c19d1205
ZW
25075};
25076#endif
7ed4c4c5 25077
c19d1205
ZW
25078struct arm_long_option_table
25079{
25080 char * option; /* Substring to match. */
25081 char * help; /* Help information. */
25082 int (* func) (char * subopt); /* Function to decode sub-option. */
25083 char * deprecated; /* If non-null, print this message. */
25084};
7ed4c4c5 25085
c921be7d 25086static bfd_boolean
f3bad469 25087arm_parse_extension (char *str, const arm_feature_set **opt_p)
7ed4c4c5 25088{
21d799b5
NC
25089 arm_feature_set *ext_set = (arm_feature_set *)
25090 xmalloc (sizeof (arm_feature_set));
e74cfd16 25091
69133863 25092 /* We insist on extensions being specified in alphabetical order, and with
fa94de6b
RM
25093 extensions being added before being removed. We achieve this by having
25094 the global ARM_EXTENSIONS table in alphabetical order, and using the
69133863 25095 ADDING_VALUE variable to indicate whether we are adding an extension (1)
fa94de6b 25096 or removing it (0) and only allowing it to change in the order
69133863
MGD
25097 -1 -> 1 -> 0. */
25098 const struct arm_option_extension_value_table * opt = NULL;
25099 int adding_value = -1;
25100
e74cfd16
PB
25101 /* Copy the feature set, so that we can modify it. */
25102 *ext_set = **opt_p;
25103 *opt_p = ext_set;
25104
c19d1205 25105 while (str != NULL && *str != 0)
7ed4c4c5 25106 {
f3bad469
MGD
25107 char *ext;
25108 size_t len;
7ed4c4c5 25109
c19d1205
ZW
25110 if (*str != '+')
25111 {
25112 as_bad (_("invalid architectural extension"));
c921be7d 25113 return FALSE;
c19d1205 25114 }
7ed4c4c5 25115
c19d1205
ZW
25116 str++;
25117 ext = strchr (str, '+');
7ed4c4c5 25118
c19d1205 25119 if (ext != NULL)
f3bad469 25120 len = ext - str;
c19d1205 25121 else
f3bad469 25122 len = strlen (str);
7ed4c4c5 25123
f3bad469 25124 if (len >= 2 && strncmp (str, "no", 2) == 0)
69133863
MGD
25125 {
25126 if (adding_value != 0)
25127 {
25128 adding_value = 0;
25129 opt = arm_extensions;
25130 }
25131
f3bad469 25132 len -= 2;
69133863
MGD
25133 str += 2;
25134 }
f3bad469 25135 else if (len > 0)
69133863
MGD
25136 {
25137 if (adding_value == -1)
25138 {
25139 adding_value = 1;
25140 opt = arm_extensions;
25141 }
25142 else if (adding_value != 1)
25143 {
25144 as_bad (_("must specify extensions to add before specifying "
25145 "those to remove"));
25146 return FALSE;
25147 }
25148 }
25149
f3bad469 25150 if (len == 0)
c19d1205
ZW
25151 {
25152 as_bad (_("missing architectural extension"));
c921be7d 25153 return FALSE;
c19d1205 25154 }
7ed4c4c5 25155
69133863
MGD
25156 gas_assert (adding_value != -1);
25157 gas_assert (opt != NULL);
25158
25159 /* Scan over the options table trying to find an exact match. */
25160 for (; opt->name != NULL; opt++)
f3bad469 25161 if (opt->name_len == len && strncmp (opt->name, str, len) == 0)
c19d1205 25162 {
69133863
MGD
25163 /* Check we can apply the extension to this architecture. */
25164 if (!ARM_CPU_HAS_FEATURE (*ext_set, opt->allowed_archs))
25165 {
25166 as_bad (_("extension does not apply to the base architecture"));
25167 return FALSE;
25168 }
25169
25170 /* Add or remove the extension. */
25171 if (adding_value)
5a70a223 25172 ARM_MERGE_FEATURE_SETS (*ext_set, *ext_set, opt->merge_value);
69133863 25173 else
5a70a223 25174 ARM_CLEAR_FEATURE (*ext_set, *ext_set, opt->clear_value);
69133863 25175
c19d1205
ZW
25176 break;
25177 }
7ed4c4c5 25178
c19d1205
ZW
25179 if (opt->name == NULL)
25180 {
69133863
MGD
25181 /* Did we fail to find an extension because it wasn't specified in
25182 alphabetical order, or because it does not exist? */
25183
25184 for (opt = arm_extensions; opt->name != NULL; opt++)
f3bad469 25185 if (opt->name_len == len && strncmp (opt->name, str, len) == 0)
69133863
MGD
25186 break;
25187
25188 if (opt->name == NULL)
25189 as_bad (_("unknown architectural extension `%s'"), str);
25190 else
25191 as_bad (_("architectural extensions must be specified in "
25192 "alphabetical order"));
25193
c921be7d 25194 return FALSE;
c19d1205 25195 }
69133863
MGD
25196 else
25197 {
25198 /* We should skip the extension we've just matched the next time
25199 round. */
25200 opt++;
25201 }
7ed4c4c5 25202
c19d1205
ZW
25203 str = ext;
25204 };
7ed4c4c5 25205
c921be7d 25206 return TRUE;
c19d1205 25207}
7ed4c4c5 25208
c921be7d 25209static bfd_boolean
f3bad469 25210arm_parse_cpu (char *str)
7ed4c4c5 25211{
f3bad469
MGD
25212 const struct arm_cpu_option_table *opt;
25213 char *ext = strchr (str, '+');
25214 size_t len;
7ed4c4c5 25215
c19d1205 25216 if (ext != NULL)
f3bad469 25217 len = ext - str;
7ed4c4c5 25218 else
f3bad469 25219 len = strlen (str);
7ed4c4c5 25220
f3bad469 25221 if (len == 0)
7ed4c4c5 25222 {
c19d1205 25223 as_bad (_("missing cpu name `%s'"), str);
c921be7d 25224 return FALSE;
7ed4c4c5
NC
25225 }
25226
c19d1205 25227 for (opt = arm_cpus; opt->name != NULL; opt++)
f3bad469 25228 if (opt->name_len == len && strncmp (opt->name, str, len) == 0)
c19d1205 25229 {
e74cfd16
PB
25230 mcpu_cpu_opt = &opt->value;
25231 mcpu_fpu_opt = &opt->default_fpu;
ee065d83 25232 if (opt->canonical_name)
ef8e6722
JW
25233 {
25234 gas_assert (sizeof selected_cpu_name > strlen (opt->canonical_name));
25235 strcpy (selected_cpu_name, opt->canonical_name);
25236 }
ee065d83
PB
25237 else
25238 {
f3bad469 25239 size_t i;
c921be7d 25240
ef8e6722
JW
25241 if (len >= sizeof selected_cpu_name)
25242 len = (sizeof selected_cpu_name) - 1;
25243
f3bad469 25244 for (i = 0; i < len; i++)
ee065d83
PB
25245 selected_cpu_name[i] = TOUPPER (opt->name[i]);
25246 selected_cpu_name[i] = 0;
25247 }
7ed4c4c5 25248
c19d1205
ZW
25249 if (ext != NULL)
25250 return arm_parse_extension (ext, &mcpu_cpu_opt);
7ed4c4c5 25251
c921be7d 25252 return TRUE;
c19d1205 25253 }
7ed4c4c5 25254
c19d1205 25255 as_bad (_("unknown cpu `%s'"), str);
c921be7d 25256 return FALSE;
7ed4c4c5
NC
25257}
25258
c921be7d 25259static bfd_boolean
f3bad469 25260arm_parse_arch (char *str)
7ed4c4c5 25261{
e74cfd16 25262 const struct arm_arch_option_table *opt;
c19d1205 25263 char *ext = strchr (str, '+');
f3bad469 25264 size_t len;
7ed4c4c5 25265
c19d1205 25266 if (ext != NULL)
f3bad469 25267 len = ext - str;
7ed4c4c5 25268 else
f3bad469 25269 len = strlen (str);
7ed4c4c5 25270
f3bad469 25271 if (len == 0)
7ed4c4c5 25272 {
c19d1205 25273 as_bad (_("missing architecture name `%s'"), str);
c921be7d 25274 return FALSE;
7ed4c4c5
NC
25275 }
25276
c19d1205 25277 for (opt = arm_archs; opt->name != NULL; opt++)
f3bad469 25278 if (opt->name_len == len && strncmp (opt->name, str, len) == 0)
c19d1205 25279 {
e74cfd16
PB
25280 march_cpu_opt = &opt->value;
25281 march_fpu_opt = &opt->default_fpu;
5f4273c7 25282 strcpy (selected_cpu_name, opt->name);
7ed4c4c5 25283
c19d1205
ZW
25284 if (ext != NULL)
25285 return arm_parse_extension (ext, &march_cpu_opt);
7ed4c4c5 25286
c921be7d 25287 return TRUE;
c19d1205
ZW
25288 }
25289
25290 as_bad (_("unknown architecture `%s'\n"), str);
c921be7d 25291 return FALSE;
7ed4c4c5 25292}
eb043451 25293
c921be7d 25294static bfd_boolean
c19d1205
ZW
25295arm_parse_fpu (char * str)
25296{
69133863 25297 const struct arm_option_fpu_value_table * opt;
b99bd4ef 25298
c19d1205
ZW
25299 for (opt = arm_fpus; opt->name != NULL; opt++)
25300 if (streq (opt->name, str))
25301 {
e74cfd16 25302 mfpu_opt = &opt->value;
c921be7d 25303 return TRUE;
c19d1205 25304 }
b99bd4ef 25305
c19d1205 25306 as_bad (_("unknown floating point format `%s'\n"), str);
c921be7d 25307 return FALSE;
c19d1205
ZW
25308}
25309
c921be7d 25310static bfd_boolean
c19d1205 25311arm_parse_float_abi (char * str)
b99bd4ef 25312{
e74cfd16 25313 const struct arm_option_value_table * opt;
b99bd4ef 25314
c19d1205
ZW
25315 for (opt = arm_float_abis; opt->name != NULL; opt++)
25316 if (streq (opt->name, str))
25317 {
25318 mfloat_abi_opt = opt->value;
c921be7d 25319 return TRUE;
c19d1205 25320 }
cc8a6dd0 25321
c19d1205 25322 as_bad (_("unknown floating point abi `%s'\n"), str);
c921be7d 25323 return FALSE;
c19d1205 25324}
b99bd4ef 25325
c19d1205 25326#ifdef OBJ_ELF
c921be7d 25327static bfd_boolean
c19d1205
ZW
25328arm_parse_eabi (char * str)
25329{
e74cfd16 25330 const struct arm_option_value_table *opt;
cc8a6dd0 25331
c19d1205
ZW
25332 for (opt = arm_eabis; opt->name != NULL; opt++)
25333 if (streq (opt->name, str))
25334 {
25335 meabi_flags = opt->value;
c921be7d 25336 return TRUE;
c19d1205
ZW
25337 }
25338 as_bad (_("unknown EABI `%s'\n"), str);
c921be7d 25339 return FALSE;
c19d1205
ZW
25340}
25341#endif
cc8a6dd0 25342
c921be7d 25343static bfd_boolean
e07e6e58
NC
25344arm_parse_it_mode (char * str)
25345{
c921be7d 25346 bfd_boolean ret = TRUE;
e07e6e58
NC
25347
25348 if (streq ("arm", str))
25349 implicit_it_mode = IMPLICIT_IT_MODE_ARM;
25350 else if (streq ("thumb", str))
25351 implicit_it_mode = IMPLICIT_IT_MODE_THUMB;
25352 else if (streq ("always", str))
25353 implicit_it_mode = IMPLICIT_IT_MODE_ALWAYS;
25354 else if (streq ("never", str))
25355 implicit_it_mode = IMPLICIT_IT_MODE_NEVER;
25356 else
25357 {
25358 as_bad (_("unknown implicit IT mode `%s', should be "\
477330fc 25359 "arm, thumb, always, or never."), str);
c921be7d 25360 ret = FALSE;
e07e6e58
NC
25361 }
25362
25363 return ret;
25364}
25365
2e6976a8
DG
25366static bfd_boolean
25367arm_ccs_mode (char * unused ATTRIBUTE_UNUSED)
25368{
25369 codecomposer_syntax = TRUE;
25370 arm_comment_chars[0] = ';';
25371 arm_line_separator_chars[0] = 0;
25372 return TRUE;
25373}
25374
c19d1205
ZW
25375struct arm_long_option_table arm_long_opts[] =
25376{
25377 {"mcpu=", N_("<cpu name>\t assemble for CPU <cpu name>"),
25378 arm_parse_cpu, NULL},
25379 {"march=", N_("<arch name>\t assemble for architecture <arch name>"),
25380 arm_parse_arch, NULL},
25381 {"mfpu=", N_("<fpu name>\t assemble for FPU architecture <fpu name>"),
25382 arm_parse_fpu, NULL},
25383 {"mfloat-abi=", N_("<abi>\t assemble for floating point ABI <abi>"),
25384 arm_parse_float_abi, NULL},
25385#ifdef OBJ_ELF
7fac0536 25386 {"meabi=", N_("<ver>\t\t assemble for eabi version <ver>"),
c19d1205
ZW
25387 arm_parse_eabi, NULL},
25388#endif
e07e6e58
NC
25389 {"mimplicit-it=", N_("<mode>\t controls implicit insertion of IT instructions"),
25390 arm_parse_it_mode, NULL},
2e6976a8
DG
25391 {"mccs", N_("\t\t\t TI CodeComposer Studio syntax compatibility mode"),
25392 arm_ccs_mode, NULL},
c19d1205
ZW
25393 {NULL, NULL, 0, NULL}
25394};
cc8a6dd0 25395
c19d1205
ZW
25396int
25397md_parse_option (int c, char * arg)
25398{
25399 struct arm_option_table *opt;
e74cfd16 25400 const struct arm_legacy_option_table *fopt;
c19d1205 25401 struct arm_long_option_table *lopt;
b99bd4ef 25402
c19d1205 25403 switch (c)
b99bd4ef 25404 {
c19d1205
ZW
25405#ifdef OPTION_EB
25406 case OPTION_EB:
25407 target_big_endian = 1;
25408 break;
25409#endif
cc8a6dd0 25410
c19d1205
ZW
25411#ifdef OPTION_EL
25412 case OPTION_EL:
25413 target_big_endian = 0;
25414 break;
25415#endif
b99bd4ef 25416
845b51d6
PB
25417 case OPTION_FIX_V4BX:
25418 fix_v4bx = TRUE;
25419 break;
25420
c19d1205
ZW
25421 case 'a':
25422 /* Listing option. Just ignore these, we don't support additional
25423 ones. */
25424 return 0;
b99bd4ef 25425
c19d1205
ZW
25426 default:
25427 for (opt = arm_opts; opt->option != NULL; opt++)
25428 {
25429 if (c == opt->option[0]
25430 && ((arg == NULL && opt->option[1] == 0)
25431 || streq (arg, opt->option + 1)))
25432 {
c19d1205 25433 /* If the option is deprecated, tell the user. */
278df34e 25434 if (warn_on_deprecated && opt->deprecated != NULL)
c19d1205
ZW
25435 as_tsktsk (_("option `-%c%s' is deprecated: %s"), c,
25436 arg ? arg : "", _(opt->deprecated));
b99bd4ef 25437
c19d1205
ZW
25438 if (opt->var != NULL)
25439 *opt->var = opt->value;
cc8a6dd0 25440
c19d1205
ZW
25441 return 1;
25442 }
25443 }
b99bd4ef 25444
e74cfd16
PB
25445 for (fopt = arm_legacy_opts; fopt->option != NULL; fopt++)
25446 {
25447 if (c == fopt->option[0]
25448 && ((arg == NULL && fopt->option[1] == 0)
25449 || streq (arg, fopt->option + 1)))
25450 {
e74cfd16 25451 /* If the option is deprecated, tell the user. */
278df34e 25452 if (warn_on_deprecated && fopt->deprecated != NULL)
e74cfd16
PB
25453 as_tsktsk (_("option `-%c%s' is deprecated: %s"), c,
25454 arg ? arg : "", _(fopt->deprecated));
e74cfd16
PB
25455
25456 if (fopt->var != NULL)
25457 *fopt->var = &fopt->value;
25458
25459 return 1;
25460 }
25461 }
25462
c19d1205
ZW
25463 for (lopt = arm_long_opts; lopt->option != NULL; lopt++)
25464 {
25465 /* These options are expected to have an argument. */
25466 if (c == lopt->option[0]
25467 && arg != NULL
25468 && strncmp (arg, lopt->option + 1,
25469 strlen (lopt->option + 1)) == 0)
25470 {
c19d1205 25471 /* If the option is deprecated, tell the user. */
278df34e 25472 if (warn_on_deprecated && lopt->deprecated != NULL)
c19d1205
ZW
25473 as_tsktsk (_("option `-%c%s' is deprecated: %s"), c, arg,
25474 _(lopt->deprecated));
b99bd4ef 25475
c19d1205
ZW
25476 /* Call the sup-option parser. */
25477 return lopt->func (arg + strlen (lopt->option) - 1);
25478 }
25479 }
a737bd4d 25480
c19d1205
ZW
25481 return 0;
25482 }
a394c00f 25483
c19d1205
ZW
25484 return 1;
25485}
a394c00f 25486
c19d1205
ZW
25487void
25488md_show_usage (FILE * fp)
a394c00f 25489{
c19d1205
ZW
25490 struct arm_option_table *opt;
25491 struct arm_long_option_table *lopt;
a394c00f 25492
c19d1205 25493 fprintf (fp, _(" ARM-specific assembler options:\n"));
a394c00f 25494
c19d1205
ZW
25495 for (opt = arm_opts; opt->option != NULL; opt++)
25496 if (opt->help != NULL)
25497 fprintf (fp, " -%-23s%s\n", opt->option, _(opt->help));
a394c00f 25498
c19d1205
ZW
25499 for (lopt = arm_long_opts; lopt->option != NULL; lopt++)
25500 if (lopt->help != NULL)
25501 fprintf (fp, " -%s%s\n", lopt->option, _(lopt->help));
a394c00f 25502
c19d1205
ZW
25503#ifdef OPTION_EB
25504 fprintf (fp, _("\
25505 -EB assemble code for a big-endian cpu\n"));
a394c00f
NC
25506#endif
25507
c19d1205
ZW
25508#ifdef OPTION_EL
25509 fprintf (fp, _("\
25510 -EL assemble code for a little-endian cpu\n"));
a737bd4d 25511#endif
845b51d6
PB
25512
25513 fprintf (fp, _("\
25514 --fix-v4bx Allow BX in ARMv4 code\n"));
c19d1205 25515}
ee065d83
PB
25516
25517
25518#ifdef OBJ_ELF
62b3e311
PB
25519typedef struct
25520{
25521 int val;
25522 arm_feature_set flags;
25523} cpu_arch_ver_table;
25524
25525/* Mapping from CPU features to EABI CPU arch values. Table must be sorted
25526 least features first. */
25527static const cpu_arch_ver_table cpu_arch_ver[] =
25528{
25529 {1, ARM_ARCH_V4},
25530 {2, ARM_ARCH_V4T},
25531 {3, ARM_ARCH_V5},
ee3c0378 25532 {3, ARM_ARCH_V5T},
62b3e311
PB
25533 {4, ARM_ARCH_V5TE},
25534 {5, ARM_ARCH_V5TEJ},
25535 {6, ARM_ARCH_V6},
7e806470 25536 {9, ARM_ARCH_V6K},
f4c65163 25537 {7, ARM_ARCH_V6Z},
91e22acd 25538 {11, ARM_ARCH_V6M},
b2a5fbdc 25539 {12, ARM_ARCH_V6SM},
7e806470 25540 {8, ARM_ARCH_V6T2},
c9fb6e58 25541 {10, ARM_ARCH_V7VE},
62b3e311
PB
25542 {10, ARM_ARCH_V7R},
25543 {10, ARM_ARCH_V7M},
bca38921 25544 {14, ARM_ARCH_V8A},
62b3e311
PB
25545 {0, ARM_ARCH_NONE}
25546};
25547
ee3c0378
AS
25548/* Set an attribute if it has not already been set by the user. */
25549static void
25550aeabi_set_attribute_int (int tag, int value)
25551{
25552 if (tag < 1
25553 || tag >= NUM_KNOWN_OBJ_ATTRIBUTES
25554 || !attributes_set_explicitly[tag])
25555 bfd_elf_add_proc_attr_int (stdoutput, tag, value);
25556}
25557
25558static void
25559aeabi_set_attribute_string (int tag, const char *value)
25560{
25561 if (tag < 1
25562 || tag >= NUM_KNOWN_OBJ_ATTRIBUTES
25563 || !attributes_set_explicitly[tag])
25564 bfd_elf_add_proc_attr_string (stdoutput, tag, value);
25565}
25566
ee065d83 25567/* Set the public EABI object attributes. */
3cfdb781 25568void
ee065d83
PB
25569aeabi_set_public_attributes (void)
25570{
25571 int arch;
69239280 25572 char profile;
90ec0d68 25573 int virt_sec = 0;
bca38921 25574 int fp16_optional = 0;
e74cfd16 25575 arm_feature_set flags;
62b3e311
PB
25576 arm_feature_set tmp;
25577 const cpu_arch_ver_table *p;
ee065d83
PB
25578
25579 /* Choose the architecture based on the capabilities of the requested cpu
25580 (if any) and/or the instructions actually used. */
e74cfd16
PB
25581 ARM_MERGE_FEATURE_SETS (flags, arm_arch_used, thumb_arch_used);
25582 ARM_MERGE_FEATURE_SETS (flags, flags, *mfpu_opt);
25583 ARM_MERGE_FEATURE_SETS (flags, flags, selected_cpu);
ddd7f988
RE
25584
25585 if (ARM_CPU_HAS_FEATURE (arm_arch_used, arm_arch_any))
25586 ARM_MERGE_FEATURE_SETS (flags, flags, arm_ext_v1);
25587
25588 if (ARM_CPU_HAS_FEATURE (thumb_arch_used, arm_arch_any))
25589 ARM_MERGE_FEATURE_SETS (flags, flags, arm_ext_v4t);
25590
7f78eb34
JW
25591 selected_cpu = flags;
25592
ddd7f988 25593 /* Allow the user to override the reported architecture. */
7a1d4c38
PB
25594 if (object_arch)
25595 {
25596 ARM_CLEAR_FEATURE (flags, flags, arm_arch_any);
25597 ARM_MERGE_FEATURE_SETS (flags, flags, *object_arch);
25598 }
25599
251665fc
MGD
25600 /* We need to make sure that the attributes do not identify us as v6S-M
25601 when the only v6S-M feature in use is the Operating System Extensions. */
25602 if (ARM_CPU_HAS_FEATURE (flags, arm_ext_os))
25603 if (!ARM_CPU_HAS_FEATURE (flags, arm_arch_v6m_only))
477330fc 25604 ARM_CLEAR_FEATURE (flags, flags, arm_ext_os);
251665fc 25605
62b3e311
PB
25606 tmp = flags;
25607 arch = 0;
25608 for (p = cpu_arch_ver; p->val; p++)
25609 {
25610 if (ARM_CPU_HAS_FEATURE (tmp, p->flags))
25611 {
25612 arch = p->val;
25613 ARM_CLEAR_FEATURE (tmp, tmp, p->flags);
25614 }
25615 }
ee065d83 25616
9e3c6df6
PB
25617 /* The table lookup above finds the last architecture to contribute
25618 a new feature. Unfortunately, Tag13 is a subset of the union of
25619 v6T2 and v7-M, so it is never seen as contributing a new feature.
25620 We can not search for the last entry which is entirely used,
25621 because if no CPU is specified we build up only those flags
25622 actually used. Perhaps we should separate out the specified
25623 and implicit cases. Avoid taking this path for -march=all by
25624 checking for contradictory v7-A / v7-M features. */
25625 if (arch == 10
25626 && !ARM_CPU_HAS_FEATURE (flags, arm_ext_v7a)
25627 && ARM_CPU_HAS_FEATURE (flags, arm_ext_v7m)
25628 && ARM_CPU_HAS_FEATURE (flags, arm_ext_v6_dsp))
25629 arch = 13;
25630
ee065d83
PB
25631 /* Tag_CPU_name. */
25632 if (selected_cpu_name[0])
25633 {
91d6fa6a 25634 char *q;
ee065d83 25635
91d6fa6a
NC
25636 q = selected_cpu_name;
25637 if (strncmp (q, "armv", 4) == 0)
ee065d83
PB
25638 {
25639 int i;
5f4273c7 25640
91d6fa6a
NC
25641 q += 4;
25642 for (i = 0; q[i]; i++)
25643 q[i] = TOUPPER (q[i]);
ee065d83 25644 }
91d6fa6a 25645 aeabi_set_attribute_string (Tag_CPU_name, q);
ee065d83 25646 }
62f3b8c8 25647
ee065d83 25648 /* Tag_CPU_arch. */
ee3c0378 25649 aeabi_set_attribute_int (Tag_CPU_arch, arch);
62f3b8c8 25650
62b3e311
PB
25651 /* Tag_CPU_arch_profile. */
25652 if (ARM_CPU_HAS_FEATURE (flags, arm_ext_v7a))
69239280 25653 profile = 'A';
62b3e311 25654 else if (ARM_CPU_HAS_FEATURE (flags, arm_ext_v7r))
69239280 25655 profile = 'R';
7e806470 25656 else if (ARM_CPU_HAS_FEATURE (flags, arm_ext_m))
69239280
MGD
25657 profile = 'M';
25658 else
25659 profile = '\0';
25660
25661 if (profile != '\0')
25662 aeabi_set_attribute_int (Tag_CPU_arch_profile, profile);
62f3b8c8 25663
ee065d83 25664 /* Tag_ARM_ISA_use. */
ee3c0378
AS
25665 if (ARM_CPU_HAS_FEATURE (flags, arm_ext_v1)
25666 || arch == 0)
25667 aeabi_set_attribute_int (Tag_ARM_ISA_use, 1);
62f3b8c8 25668
ee065d83 25669 /* Tag_THUMB_ISA_use. */
ee3c0378
AS
25670 if (ARM_CPU_HAS_FEATURE (flags, arm_ext_v4t)
25671 || arch == 0)
25672 aeabi_set_attribute_int (Tag_THUMB_ISA_use,
25673 ARM_CPU_HAS_FEATURE (flags, arm_arch_t2) ? 2 : 1);
62f3b8c8 25674
ee065d83 25675 /* Tag_VFP_arch. */
a715796b
TG
25676 if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_armv8xd))
25677 aeabi_set_attribute_int (Tag_VFP_arch,
25678 ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_d32)
25679 ? 7 : 8);
bca38921 25680 else if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_fma))
62f3b8c8
PB
25681 aeabi_set_attribute_int (Tag_VFP_arch,
25682 ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_d32)
25683 ? 5 : 6);
25684 else if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_d32))
bca38921
MGD
25685 {
25686 fp16_optional = 1;
25687 aeabi_set_attribute_int (Tag_VFP_arch, 3);
25688 }
ada65aa3 25689 else if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_v3xd))
bca38921
MGD
25690 {
25691 aeabi_set_attribute_int (Tag_VFP_arch, 4);
25692 fp16_optional = 1;
25693 }
ee3c0378
AS
25694 else if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_v2))
25695 aeabi_set_attribute_int (Tag_VFP_arch, 2);
25696 else if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_v1)
477330fc 25697 || ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_v1xd))
ee3c0378 25698 aeabi_set_attribute_int (Tag_VFP_arch, 1);
62f3b8c8 25699
4547cb56
NC
25700 /* Tag_ABI_HardFP_use. */
25701 if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_v1xd)
25702 && !ARM_CPU_HAS_FEATURE (flags, fpu_vfp_ext_v1))
25703 aeabi_set_attribute_int (Tag_ABI_HardFP_use, 1);
25704
ee065d83 25705 /* Tag_WMMX_arch. */
ee3c0378
AS
25706 if (ARM_CPU_HAS_FEATURE (flags, arm_cext_iwmmxt2))
25707 aeabi_set_attribute_int (Tag_WMMX_arch, 2);
25708 else if (ARM_CPU_HAS_FEATURE (flags, arm_cext_iwmmxt))
25709 aeabi_set_attribute_int (Tag_WMMX_arch, 1);
62f3b8c8 25710
ee3c0378 25711 /* Tag_Advanced_SIMD_arch (formerly Tag_NEON_arch). */
bca38921
MGD
25712 if (ARM_CPU_HAS_FEATURE (flags, fpu_neon_ext_armv8))
25713 aeabi_set_attribute_int (Tag_Advanced_SIMD_arch, 3);
25714 else if (ARM_CPU_HAS_FEATURE (flags, fpu_neon_ext_v1))
25715 {
25716 if (ARM_CPU_HAS_FEATURE (flags, fpu_neon_ext_fma))
25717 {
25718 aeabi_set_attribute_int (Tag_Advanced_SIMD_arch, 2);
25719 }
25720 else
25721 {
25722 aeabi_set_attribute_int (Tag_Advanced_SIMD_arch, 1);
25723 fp16_optional = 1;
25724 }
25725 }
fa94de6b 25726
ee3c0378 25727 /* Tag_VFP_HP_extension (formerly Tag_NEON_FP16_arch). */
bca38921 25728 if (ARM_CPU_HAS_FEATURE (flags, fpu_vfp_fp16) && fp16_optional)
ee3c0378 25729 aeabi_set_attribute_int (Tag_VFP_HP_extension, 1);
4547cb56 25730
69239280
MGD
25731 /* Tag_DIV_use.
25732
25733 We set Tag_DIV_use to two when integer divide instructions have been used
25734 in ARM state, or when Thumb integer divide instructions have been used,
25735 but we have no architecture profile set, nor have we any ARM instructions.
25736
bca38921
MGD
25737 For ARMv8 we set the tag to 0 as integer divide is implied by the base
25738 architecture.
25739
69239280 25740 For new architectures we will have to check these tests. */
bca38921
MGD
25741 gas_assert (arch <= TAG_CPU_ARCH_V8);
25742 if (ARM_CPU_HAS_FEATURE (flags, arm_ext_v8))
25743 aeabi_set_attribute_int (Tag_DIV_use, 0);
25744 else if (ARM_CPU_HAS_FEATURE (flags, arm_ext_adiv)
25745 || (profile == '\0'
25746 && ARM_CPU_HAS_FEATURE (flags, arm_ext_div)
25747 && !ARM_CPU_HAS_FEATURE (arm_arch_used, arm_arch_any)))
eea54501 25748 aeabi_set_attribute_int (Tag_DIV_use, 2);
60e5ef9f
MGD
25749
25750 /* Tag_MP_extension_use. */
25751 if (ARM_CPU_HAS_FEATURE (flags, arm_ext_mp))
25752 aeabi_set_attribute_int (Tag_MPextension_use, 1);
f4c65163
MGD
25753
25754 /* Tag Virtualization_use. */
25755 if (ARM_CPU_HAS_FEATURE (flags, arm_ext_sec))
90ec0d68
MGD
25756 virt_sec |= 1;
25757 if (ARM_CPU_HAS_FEATURE (flags, arm_ext_virt))
25758 virt_sec |= 2;
25759 if (virt_sec != 0)
25760 aeabi_set_attribute_int (Tag_Virtualization_use, virt_sec);
ee065d83
PB
25761}
25762
104d59d1 25763/* Add the default contents for the .ARM.attributes section. */
ee065d83
PB
25764void
25765arm_md_end (void)
25766{
ee065d83
PB
25767 if (EF_ARM_EABI_VERSION (meabi_flags) < EF_ARM_EABI_VER4)
25768 return;
25769
25770 aeabi_set_public_attributes ();
ee065d83 25771}
8463be01 25772#endif /* OBJ_ELF */
ee065d83
PB
25773
25774
25775/* Parse a .cpu directive. */
25776
25777static void
25778s_arm_cpu (int ignored ATTRIBUTE_UNUSED)
25779{
e74cfd16 25780 const struct arm_cpu_option_table *opt;
ee065d83
PB
25781 char *name;
25782 char saved_char;
25783
25784 name = input_line_pointer;
5f4273c7 25785 while (*input_line_pointer && !ISSPACE (*input_line_pointer))
ee065d83
PB
25786 input_line_pointer++;
25787 saved_char = *input_line_pointer;
25788 *input_line_pointer = 0;
25789
25790 /* Skip the first "all" entry. */
25791 for (opt = arm_cpus + 1; opt->name != NULL; opt++)
25792 if (streq (opt->name, name))
25793 {
e74cfd16
PB
25794 mcpu_cpu_opt = &opt->value;
25795 selected_cpu = opt->value;
ee065d83 25796 if (opt->canonical_name)
5f4273c7 25797 strcpy (selected_cpu_name, opt->canonical_name);
ee065d83
PB
25798 else
25799 {
25800 int i;
25801 for (i = 0; opt->name[i]; i++)
25802 selected_cpu_name[i] = TOUPPER (opt->name[i]);
f3bad469 25803
ee065d83
PB
25804 selected_cpu_name[i] = 0;
25805 }
e74cfd16 25806 ARM_MERGE_FEATURE_SETS (cpu_variant, *mcpu_cpu_opt, *mfpu_opt);
ee065d83
PB
25807 *input_line_pointer = saved_char;
25808 demand_empty_rest_of_line ();
25809 return;
25810 }
25811 as_bad (_("unknown cpu `%s'"), name);
25812 *input_line_pointer = saved_char;
25813 ignore_rest_of_line ();
25814}
25815
25816
25817/* Parse a .arch directive. */
25818
25819static void
25820s_arm_arch (int ignored ATTRIBUTE_UNUSED)
25821{
e74cfd16 25822 const struct arm_arch_option_table *opt;
ee065d83
PB
25823 char saved_char;
25824 char *name;
25825
25826 name = input_line_pointer;
5f4273c7 25827 while (*input_line_pointer && !ISSPACE (*input_line_pointer))
ee065d83
PB
25828 input_line_pointer++;
25829 saved_char = *input_line_pointer;
25830 *input_line_pointer = 0;
25831
25832 /* Skip the first "all" entry. */
25833 for (opt = arm_archs + 1; opt->name != NULL; opt++)
25834 if (streq (opt->name, name))
25835 {
e74cfd16
PB
25836 mcpu_cpu_opt = &opt->value;
25837 selected_cpu = opt->value;
5f4273c7 25838 strcpy (selected_cpu_name, opt->name);
e74cfd16 25839 ARM_MERGE_FEATURE_SETS (cpu_variant, *mcpu_cpu_opt, *mfpu_opt);
ee065d83
PB
25840 *input_line_pointer = saved_char;
25841 demand_empty_rest_of_line ();
25842 return;
25843 }
25844
25845 as_bad (_("unknown architecture `%s'\n"), name);
25846 *input_line_pointer = saved_char;
25847 ignore_rest_of_line ();
25848}
25849
25850
7a1d4c38
PB
25851/* Parse a .object_arch directive. */
25852
25853static void
25854s_arm_object_arch (int ignored ATTRIBUTE_UNUSED)
25855{
25856 const struct arm_arch_option_table *opt;
25857 char saved_char;
25858 char *name;
25859
25860 name = input_line_pointer;
5f4273c7 25861 while (*input_line_pointer && !ISSPACE (*input_line_pointer))
7a1d4c38
PB
25862 input_line_pointer++;
25863 saved_char = *input_line_pointer;
25864 *input_line_pointer = 0;
25865
25866 /* Skip the first "all" entry. */
25867 for (opt = arm_archs + 1; opt->name != NULL; opt++)
25868 if (streq (opt->name, name))
25869 {
25870 object_arch = &opt->value;
25871 *input_line_pointer = saved_char;
25872 demand_empty_rest_of_line ();
25873 return;
25874 }
25875
25876 as_bad (_("unknown architecture `%s'\n"), name);
25877 *input_line_pointer = saved_char;
25878 ignore_rest_of_line ();
25879}
25880
69133863
MGD
25881/* Parse a .arch_extension directive. */
25882
25883static void
25884s_arm_arch_extension (int ignored ATTRIBUTE_UNUSED)
25885{
25886 const struct arm_option_extension_value_table *opt;
25887 char saved_char;
25888 char *name;
25889 int adding_value = 1;
25890
25891 name = input_line_pointer;
25892 while (*input_line_pointer && !ISSPACE (*input_line_pointer))
25893 input_line_pointer++;
25894 saved_char = *input_line_pointer;
25895 *input_line_pointer = 0;
25896
25897 if (strlen (name) >= 2
25898 && strncmp (name, "no", 2) == 0)
25899 {
25900 adding_value = 0;
25901 name += 2;
25902 }
25903
25904 for (opt = arm_extensions; opt->name != NULL; opt++)
25905 if (streq (opt->name, name))
25906 {
25907 if (!ARM_CPU_HAS_FEATURE (*mcpu_cpu_opt, opt->allowed_archs))
25908 {
25909 as_bad (_("architectural extension `%s' is not allowed for the "
25910 "current base architecture"), name);
25911 break;
25912 }
25913
25914 if (adding_value)
5a70a223
JB
25915 ARM_MERGE_FEATURE_SETS (selected_cpu, selected_cpu,
25916 opt->merge_value);
69133863 25917 else
5a70a223 25918 ARM_CLEAR_FEATURE (selected_cpu, selected_cpu, opt->clear_value);
69133863
MGD
25919
25920 mcpu_cpu_opt = &selected_cpu;
25921 ARM_MERGE_FEATURE_SETS (cpu_variant, *mcpu_cpu_opt, *mfpu_opt);
25922 *input_line_pointer = saved_char;
25923 demand_empty_rest_of_line ();
25924 return;
25925 }
25926
25927 if (opt->name == NULL)
e673710a 25928 as_bad (_("unknown architecture extension `%s'\n"), name);
69133863
MGD
25929
25930 *input_line_pointer = saved_char;
25931 ignore_rest_of_line ();
25932}
25933
ee065d83
PB
25934/* Parse a .fpu directive. */
25935
25936static void
25937s_arm_fpu (int ignored ATTRIBUTE_UNUSED)
25938{
69133863 25939 const struct arm_option_fpu_value_table *opt;
ee065d83
PB
25940 char saved_char;
25941 char *name;
25942
25943 name = input_line_pointer;
5f4273c7 25944 while (*input_line_pointer && !ISSPACE (*input_line_pointer))
ee065d83
PB
25945 input_line_pointer++;
25946 saved_char = *input_line_pointer;
25947 *input_line_pointer = 0;
5f4273c7 25948
ee065d83
PB
25949 for (opt = arm_fpus; opt->name != NULL; opt++)
25950 if (streq (opt->name, name))
25951 {
e74cfd16
PB
25952 mfpu_opt = &opt->value;
25953 ARM_MERGE_FEATURE_SETS (cpu_variant, *mcpu_cpu_opt, *mfpu_opt);
ee065d83
PB
25954 *input_line_pointer = saved_char;
25955 demand_empty_rest_of_line ();
25956 return;
25957 }
25958
25959 as_bad (_("unknown floating point format `%s'\n"), name);
25960 *input_line_pointer = saved_char;
25961 ignore_rest_of_line ();
25962}
ee065d83 25963
794ba86a 25964/* Copy symbol information. */
f31fef98 25965
794ba86a
DJ
25966void
25967arm_copy_symbol_attributes (symbolS *dest, symbolS *src)
25968{
25969 ARM_GET_FLAG (dest) = ARM_GET_FLAG (src);
25970}
e04befd0 25971
f31fef98 25972#ifdef OBJ_ELF
e04befd0
AS
25973/* Given a symbolic attribute NAME, return the proper integer value.
25974 Returns -1 if the attribute is not known. */
f31fef98 25975
e04befd0
AS
25976int
25977arm_convert_symbolic_attribute (const char *name)
25978{
f31fef98
NC
25979 static const struct
25980 {
25981 const char * name;
25982 const int tag;
25983 }
25984 attribute_table[] =
25985 {
25986 /* When you modify this table you should
25987 also modify the list in doc/c-arm.texi. */
e04befd0 25988#define T(tag) {#tag, tag}
f31fef98
NC
25989 T (Tag_CPU_raw_name),
25990 T (Tag_CPU_name),
25991 T (Tag_CPU_arch),
25992 T (Tag_CPU_arch_profile),
25993 T (Tag_ARM_ISA_use),
25994 T (Tag_THUMB_ISA_use),
75375b3e 25995 T (Tag_FP_arch),
f31fef98
NC
25996 T (Tag_VFP_arch),
25997 T (Tag_WMMX_arch),
25998 T (Tag_Advanced_SIMD_arch),
25999 T (Tag_PCS_config),
26000 T (Tag_ABI_PCS_R9_use),
26001 T (Tag_ABI_PCS_RW_data),
26002 T (Tag_ABI_PCS_RO_data),
26003 T (Tag_ABI_PCS_GOT_use),
26004 T (Tag_ABI_PCS_wchar_t),
26005 T (Tag_ABI_FP_rounding),
26006 T (Tag_ABI_FP_denormal),
26007 T (Tag_ABI_FP_exceptions),
26008 T (Tag_ABI_FP_user_exceptions),
26009 T (Tag_ABI_FP_number_model),
75375b3e 26010 T (Tag_ABI_align_needed),
f31fef98 26011 T (Tag_ABI_align8_needed),
75375b3e 26012 T (Tag_ABI_align_preserved),
f31fef98
NC
26013 T (Tag_ABI_align8_preserved),
26014 T (Tag_ABI_enum_size),
26015 T (Tag_ABI_HardFP_use),
26016 T (Tag_ABI_VFP_args),
26017 T (Tag_ABI_WMMX_args),
26018 T (Tag_ABI_optimization_goals),
26019 T (Tag_ABI_FP_optimization_goals),
26020 T (Tag_compatibility),
26021 T (Tag_CPU_unaligned_access),
75375b3e 26022 T (Tag_FP_HP_extension),
f31fef98
NC
26023 T (Tag_VFP_HP_extension),
26024 T (Tag_ABI_FP_16bit_format),
cd21e546
MGD
26025 T (Tag_MPextension_use),
26026 T (Tag_DIV_use),
f31fef98
NC
26027 T (Tag_nodefaults),
26028 T (Tag_also_compatible_with),
26029 T (Tag_conformance),
26030 T (Tag_T2EE_use),
26031 T (Tag_Virtualization_use),
cd21e546 26032 /* We deliberately do not include Tag_MPextension_use_legacy. */
e04befd0 26033#undef T
f31fef98 26034 };
e04befd0
AS
26035 unsigned int i;
26036
26037 if (name == NULL)
26038 return -1;
26039
f31fef98 26040 for (i = 0; i < ARRAY_SIZE (attribute_table); i++)
c921be7d 26041 if (streq (name, attribute_table[i].name))
e04befd0
AS
26042 return attribute_table[i].tag;
26043
26044 return -1;
26045}
267bf995
RR
26046
26047
93ef582d
NC
26048/* Apply sym value for relocations only in the case that they are for
26049 local symbols in the same segment as the fixup and you have the
26050 respective architectural feature for blx and simple switches. */
267bf995 26051int
93ef582d 26052arm_apply_sym_value (struct fix * fixP, segT this_seg)
267bf995
RR
26053{
26054 if (fixP->fx_addsy
26055 && ARM_CPU_HAS_FEATURE (selected_cpu, arm_ext_v5t)
93ef582d
NC
26056 /* PR 17444: If the local symbol is in a different section then a reloc
26057 will always be generated for it, so applying the symbol value now
26058 will result in a double offset being stored in the relocation. */
26059 && (S_GET_SEGMENT (fixP->fx_addsy) == this_seg)
34e77a92 26060 && !S_FORCE_RELOC (fixP->fx_addsy, TRUE))
267bf995
RR
26061 {
26062 switch (fixP->fx_r_type)
26063 {
26064 case BFD_RELOC_ARM_PCREL_BLX:
26065 case BFD_RELOC_THUMB_PCREL_BRANCH23:
26066 if (ARM_IS_FUNC (fixP->fx_addsy))
26067 return 1;
26068 break;
26069
26070 case BFD_RELOC_ARM_PCREL_CALL:
26071 case BFD_RELOC_THUMB_PCREL_BLX:
26072 if (THUMB_IS_FUNC (fixP->fx_addsy))
93ef582d 26073 return 1;
267bf995
RR
26074 break;
26075
26076 default:
26077 break;
26078 }
26079
26080 }
26081 return 0;
26082}
f31fef98 26083#endif /* OBJ_ELF */
This page took 3.032176 seconds and 4 git commands to generate.