tc-arm.c: minor changes and support for upcoming V5E variant.
[deliverable/binutils-gdb.git] / gas / config / tc-i386.c
CommitLineData
252b5132
RH
1/* i386.c -- Assemble code for the Intel 80386
2 Copyright (C) 1989, 91, 92, 93, 94, 95, 96, 97, 98, 1999
3 Free Software Foundation.
4
5 This file is part of GAS, the GNU Assembler.
6
7 GAS is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 2, or (at your option)
10 any later version.
11
12 GAS is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
16
17 You should have received a copy of the GNU General Public License
18 along with GAS; see the file COPYING. If not, write to the Free
19 Software Foundation, 59 Temple Place - Suite 330, Boston, MA
20 02111-1307, USA. */
21
22/*
23 Intel 80386 machine specific gas.
24 Written by Eliot Dresselhaus (eliot@mgm.mit.edu).
25 Bugs & suggestions are completely welcome. This is free software.
26 Please help us make it better.
27 */
28
29#include <ctype.h>
30
31#include "as.h"
32#include "subsegs.h"
33#include "opcode/i386.h"
34
35#ifndef TC_RELOC
36#define TC_RELOC(X,Y) (Y)
37#endif
38
39#ifndef REGISTER_WARNINGS
40#define REGISTER_WARNINGS 1
41#endif
42
c3332e24 43#ifndef INFER_ADDR_PREFIX
eecb386c 44#define INFER_ADDR_PREFIX 1
c3332e24
AM
45#endif
46
252b5132
RH
47#ifndef SCALE1_WHEN_NO_INDEX
48/* Specifying a scale factor besides 1 when there is no index is
49 futile. eg. `mov (%ebx,2),%al' does exactly the same as
50 `mov (%ebx),%al'. To slavishly follow what the programmer
51 specified, set SCALE1_WHEN_NO_INDEX to 0. */
52#define SCALE1_WHEN_NO_INDEX 1
53#endif
54
55#define true 1
56#define false 0
57
58static unsigned int mode_from_disp_size PARAMS ((unsigned int));
59static int fits_in_signed_byte PARAMS ((long));
60static int fits_in_unsigned_byte PARAMS ((long));
61static int fits_in_unsigned_word PARAMS ((long));
62static int fits_in_signed_word PARAMS ((long));
63static int smallest_imm_type PARAMS ((long));
64static int add_prefix PARAMS ((unsigned int));
65static void set_16bit_code_flag PARAMS ((int));
eecb386c 66static void set_16bit_gcc_code_flag PARAMS((int));
252b5132
RH
67static void set_intel_syntax PARAMS ((int));
68
69#ifdef BFD_ASSEMBLER
70static bfd_reloc_code_real_type reloc
71 PARAMS ((int, int, bfd_reloc_code_real_type));
72#endif
73
74/* 'md_assemble ()' gathers together information and puts it into a
75 i386_insn. */
76
77struct _i386_insn
78 {
79 /* TM holds the template for the insn were currently assembling. */
80 template tm;
81
82 /* SUFFIX holds the instruction mnemonic suffix if given.
83 (e.g. 'l' for 'movl') */
84 char suffix;
85
86 /* Operands are coded with OPERANDS, TYPES, DISPS, IMMS, and REGS. */
87
88 /* OPERANDS gives the number of given operands. */
89 unsigned int operands;
90
91 /* REG_OPERANDS, DISP_OPERANDS, MEM_OPERANDS, IMM_OPERANDS give the number
92 of given register, displacement, memory operands and immediate
93 operands. */
94 unsigned int reg_operands, disp_operands, mem_operands, imm_operands;
95
96 /* TYPES [i] is the type (see above #defines) which tells us how to
97 search through DISPS [i] & IMMS [i] & REGS [i] for the required
98 operand. */
99 unsigned int types[MAX_OPERANDS];
100
101 /* Displacements (if given) for each operand. */
102 expressionS *disps[MAX_OPERANDS];
103
104 /* Relocation type for operand */
105#ifdef BFD_ASSEMBLER
106 enum bfd_reloc_code_real disp_reloc[MAX_OPERANDS];
107#else
108 int disp_reloc[MAX_OPERANDS];
109#endif
110
111 /* Immediate operands (if given) for each operand. */
112 expressionS *imms[MAX_OPERANDS];
113
114 /* Register operands (if given) for each operand. */
115 const reg_entry *regs[MAX_OPERANDS];
116
117 /* BASE_REG, INDEX_REG, and LOG2_SCALE_FACTOR are used to encode
118 the base index byte below. */
119 const reg_entry *base_reg;
120 const reg_entry *index_reg;
121 unsigned int log2_scale_factor;
122
123 /* SEG gives the seg_entries of this insn. They are zero unless
124 explicit segment overrides are given. */
125 const seg_entry *seg[2]; /* segments for memory operands (if given) */
126
127 /* PREFIX holds all the given prefix opcodes (usually null).
128 PREFIXES is the number of prefix opcodes. */
129 unsigned int prefixes;
130 unsigned char prefix[MAX_PREFIXES];
131
132 /* RM and SIB are the modrm byte and the sib byte where the
133 addressing modes of this insn are encoded. */
134
135 modrm_byte rm;
136 sib_byte sib;
137 };
138
139typedef struct _i386_insn i386_insn;
140
141/* List of chars besides those in app.c:symbol_chars that can start an
142 operand. Used to prevent the scrubber eating vital white-space. */
143#ifdef LEX_AT
144const char extra_symbol_chars[] = "*%-(@";
145#else
146const char extra_symbol_chars[] = "*%-(";
147#endif
148
149/* This array holds the chars that always start a comment. If the
150 pre-processor is disabled, these aren't very useful */
151#if defined (TE_I386AIX) || ((defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)) && ! defined (TE_LINUX))
152/* Putting '/' here makes it impossible to use the divide operator.
153 However, we need it for compatibility with SVR4 systems. */
154const char comment_chars[] = "#/";
155#define PREFIX_SEPARATOR '\\'
156#else
157const char comment_chars[] = "#";
158#define PREFIX_SEPARATOR '/'
159#endif
160
161/* This array holds the chars that only start a comment at the beginning of
162 a line. If the line seems to have the form '# 123 filename'
163 .line and .file directives will appear in the pre-processed output */
164/* Note that input_file.c hand checks for '#' at the beginning of the
165 first line of the input file. This is because the compiler outputs
166 #NO_APP at the beginning of its output. */
167/* Also note that comments started like this one will always work if
168 '/' isn't otherwise defined. */
169#if defined (TE_I386AIX) || ((defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)) && ! defined (TE_LINUX))
170const char line_comment_chars[] = "";
171#else
172const char line_comment_chars[] = "/";
173#endif
174
175const char line_separator_chars[] = "";
176
177/* Chars that can be used to separate mant from exp in floating point nums */
178const char EXP_CHARS[] = "eE";
179
180/* Chars that mean this number is a floating point constant */
181/* As in 0f12.456 */
182/* or 0d1.2345e12 */
183const char FLT_CHARS[] = "fFdDxX";
184
185/* tables for lexical analysis */
186static char mnemonic_chars[256];
187static char register_chars[256];
188static char operand_chars[256];
189static char identifier_chars[256];
190static char digit_chars[256];
191
192/* lexical macros */
193#define is_mnemonic_char(x) (mnemonic_chars[(unsigned char) x])
194#define is_operand_char(x) (operand_chars[(unsigned char) x])
195#define is_register_char(x) (register_chars[(unsigned char) x])
196#define is_space_char(x) ((x) == ' ')
197#define is_identifier_char(x) (identifier_chars[(unsigned char) x])
198#define is_digit_char(x) (digit_chars[(unsigned char) x])
199
200/* put here all non-digit non-letter charcters that may occur in an operand */
201static char operand_special_chars[] = "%$-+(,)*._~/<>|&^!:[@]";
202
203/* md_assemble() always leaves the strings it's passed unaltered. To
204 effect this we maintain a stack of saved characters that we've smashed
205 with '\0's (indicating end of strings for various sub-fields of the
206 assembler instruction). */
207static char save_stack[32];
208static char *save_stack_p; /* stack pointer */
209#define END_STRING_AND_SAVE(s) \
210 do { *save_stack_p++ = *(s); *(s) = '\0'; } while (0)
211#define RESTORE_END_STRING(s) \
212 do { *(s) = *--save_stack_p; } while (0)
213
214/* The instruction we're assembling. */
215static i386_insn i;
216
217/* Possible templates for current insn. */
218static const templates *current_templates;
219
220/* Per instruction expressionS buffers: 2 displacements & 2 immediate max. */
221static expressionS disp_expressions[2], im_expressions[2];
222
223static int this_operand; /* current operand we are working on */
224
225static int flag_do_long_jump; /* FIXME what does this do? */
226
227static int flag_16bit_code; /* 1 if we're writing 16-bit code, 0 if 32-bit */
228
229static int intel_syntax = 0; /* 1 for intel syntax, 0 if att syntax */
230
231static int allow_naked_reg = 0; /* 1 if register prefix % not required */
232
eecb386c
AM
233static char stackop_size = '\0'; /* Used in 16 bit gcc mode to add an l
234 suffix to call, ret, enter, leave, push,
235 and pop instructions. */
236
252b5132
RH
237/* Interface to relax_segment.
238 There are 2 relax states for 386 jump insns: one for conditional &
a217f122
AM
239 one for unconditional jumps. This is because these two types of
240 jumps add different sizes to frags when we're figuring out what
252b5132
RH
241 sort of jump to choose to reach a given label. */
242
243/* types */
244#define COND_JUMP 1 /* conditional jump */
245#define UNCOND_JUMP 2 /* unconditional jump */
246/* sizes */
247#define CODE16 1
248#define SMALL 0
249#define SMALL16 (SMALL|CODE16)
250#define BIG 2
251#define BIG16 (BIG|CODE16)
252
253#ifndef INLINE
254#ifdef __GNUC__
255#define INLINE __inline__
256#else
257#define INLINE
258#endif
259#endif
260
261#define ENCODE_RELAX_STATE(type,size) \
262 ((relax_substateT)((type<<2) | (size)))
263#define SIZE_FROM_RELAX_STATE(s) \
264 ( (((s) & 0x3) == BIG ? 4 : (((s) & 0x3) == BIG16 ? 2 : 1)) )
265
266/* This table is used by relax_frag to promote short jumps to long
267 ones where necessary. SMALL (short) jumps may be promoted to BIG
268 (32 bit long) ones, and SMALL16 jumps to BIG16 (16 bit long). We
269 don't allow a short jump in a 32 bit code segment to be promoted to
270 a 16 bit offset jump because it's slower (requires data size
271 prefix), and doesn't work, unless the destination is in the bottom
272 64k of the code segment (The top 16 bits of eip are zeroed). */
273
274const relax_typeS md_relax_table[] =
275{
24eab124
AM
276 /* The fields are:
277 1) most positive reach of this state,
278 2) most negative reach of this state,
279 3) how many bytes this mode will add to the size of the current frag
280 4) which index into the table to try if we can't fit into this one.
281 */
252b5132
RH
282 {1, 1, 0, 0},
283 {1, 1, 0, 0},
284 {1, 1, 0, 0},
285 {1, 1, 0, 0},
286
287 {127 + 1, -128 + 1, 0, ENCODE_RELAX_STATE (COND_JUMP, BIG)},
288 {127 + 1, -128 + 1, 0, ENCODE_RELAX_STATE (COND_JUMP, BIG16)},
289 /* dword conditionals adds 4 bytes to frag:
290 1 extra opcode byte, 3 extra displacement bytes. */
291 {0, 0, 4, 0},
292 /* word conditionals add 2 bytes to frag:
293 1 extra opcode byte, 1 extra displacement byte. */
294 {0, 0, 2, 0},
295
296 {127 + 1, -128 + 1, 0, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG)},
297 {127 + 1, -128 + 1, 0, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16)},
298 /* dword jmp adds 3 bytes to frag:
299 0 extra opcode bytes, 3 extra displacement bytes. */
300 {0, 0, 3, 0},
301 /* word jmp adds 1 byte to frag:
302 0 extra opcode bytes, 1 extra displacement byte. */
303 {0, 0, 1, 0}
304
305};
306
307
308void
309i386_align_code (fragP, count)
310 fragS *fragP;
311 int count;
312{
313 /* Various efficient no-op patterns for aligning code labels. */
314 /* Note: Don't try to assemble the instructions in the comments. */
315 /* 0L and 0w are not legal */
316 static const char f32_1[] =
317 {0x90}; /* nop */
318 static const char f32_2[] =
319 {0x89,0xf6}; /* movl %esi,%esi */
320 static const char f32_3[] =
321 {0x8d,0x76,0x00}; /* leal 0(%esi),%esi */
322 static const char f32_4[] =
323 {0x8d,0x74,0x26,0x00}; /* leal 0(%esi,1),%esi */
324 static const char f32_5[] =
325 {0x90, /* nop */
326 0x8d,0x74,0x26,0x00}; /* leal 0(%esi,1),%esi */
327 static const char f32_6[] =
328 {0x8d,0xb6,0x00,0x00,0x00,0x00}; /* leal 0L(%esi),%esi */
329 static const char f32_7[] =
330 {0x8d,0xb4,0x26,0x00,0x00,0x00,0x00}; /* leal 0L(%esi,1),%esi */
331 static const char f32_8[] =
332 {0x90, /* nop */
333 0x8d,0xb4,0x26,0x00,0x00,0x00,0x00}; /* leal 0L(%esi,1),%esi */
334 static const char f32_9[] =
335 {0x89,0xf6, /* movl %esi,%esi */
336 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
337 static const char f32_10[] =
338 {0x8d,0x76,0x00, /* leal 0(%esi),%esi */
339 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
340 static const char f32_11[] =
341 {0x8d,0x74,0x26,0x00, /* leal 0(%esi,1),%esi */
342 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
343 static const char f32_12[] =
344 {0x8d,0xb6,0x00,0x00,0x00,0x00, /* leal 0L(%esi),%esi */
345 0x8d,0xbf,0x00,0x00,0x00,0x00}; /* leal 0L(%edi),%edi */
346 static const char f32_13[] =
347 {0x8d,0xb6,0x00,0x00,0x00,0x00, /* leal 0L(%esi),%esi */
348 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
349 static const char f32_14[] =
350 {0x8d,0xb4,0x26,0x00,0x00,0x00,0x00, /* leal 0L(%esi,1),%esi */
351 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
352 static const char f32_15[] =
353 {0xeb,0x0d,0x90,0x90,0x90,0x90,0x90, /* jmp .+15; lotsa nops */
354 0x90,0x90,0x90,0x90,0x90,0x90,0x90,0x90};
c3332e24
AM
355 static const char f16_3[] =
356 {0x8d,0x74,0x00}; /* lea 0(%esi),%esi */
252b5132
RH
357 static const char f16_4[] =
358 {0x8d,0xb4,0x00,0x00}; /* lea 0w(%si),%si */
359 static const char f16_5[] =
360 {0x90, /* nop */
361 0x8d,0xb4,0x00,0x00}; /* lea 0w(%si),%si */
362 static const char f16_6[] =
363 {0x89,0xf6, /* mov %si,%si */
364 0x8d,0xbd,0x00,0x00}; /* lea 0w(%di),%di */
365 static const char f16_7[] =
366 {0x8d,0x74,0x00, /* lea 0(%si),%si */
367 0x8d,0xbd,0x00,0x00}; /* lea 0w(%di),%di */
368 static const char f16_8[] =
369 {0x8d,0xb4,0x00,0x00, /* lea 0w(%si),%si */
370 0x8d,0xbd,0x00,0x00}; /* lea 0w(%di),%di */
371 static const char *const f32_patt[] = {
372 f32_1, f32_2, f32_3, f32_4, f32_5, f32_6, f32_7, f32_8,
373 f32_9, f32_10, f32_11, f32_12, f32_13, f32_14, f32_15
374 };
375 static const char *const f16_patt[] = {
c3332e24 376 f32_1, f32_2, f16_3, f16_4, f16_5, f16_6, f16_7, f16_8,
252b5132
RH
377 f32_15, f32_15, f32_15, f32_15, f32_15, f32_15, f32_15
378 };
379
380 if (count > 0 && count <= 15)
381 {
382 if (flag_16bit_code)
383 {
384 memcpy(fragP->fr_literal + fragP->fr_fix,
385 f16_patt[count - 1], count);
386 if (count > 8) /* adjust jump offset */
387 fragP->fr_literal[fragP->fr_fix + 1] = count - 2;
388 }
389 else
390 memcpy(fragP->fr_literal + fragP->fr_fix,
391 f32_patt[count - 1], count);
392 fragP->fr_var = count;
393 }
394}
395
396static char *output_invalid PARAMS ((int c));
397static int i386_operand PARAMS ((char *operand_string));
398static int i386_intel_operand PARAMS ((char *operand_string, int got_a_float));
399static const reg_entry *parse_register PARAMS ((char *reg_string,
400 char **end_op));
401
402#ifndef I386COFF
403static void s_bss PARAMS ((int));
404#endif
405
406symbolS *GOT_symbol; /* Pre-defined "_GLOBAL_OFFSET_TABLE_" */
407
408static INLINE unsigned int
409mode_from_disp_size (t)
410 unsigned int t;
411{
412 return (t & Disp8) ? 1 : (t & (Disp16|Disp32)) ? 2 : 0;
413}
414
415static INLINE int
416fits_in_signed_byte (num)
417 long num;
418{
419 return (num >= -128) && (num <= 127);
420} /* fits_in_signed_byte() */
421
422static INLINE int
423fits_in_unsigned_byte (num)
424 long num;
425{
426 return (num & 0xff) == num;
427} /* fits_in_unsigned_byte() */
428
429static INLINE int
430fits_in_unsigned_word (num)
431 long num;
432{
433 return (num & 0xffff) == num;
434} /* fits_in_unsigned_word() */
435
436static INLINE int
437fits_in_signed_word (num)
438 long num;
439{
440 return (-32768 <= num) && (num <= 32767);
441} /* fits_in_signed_word() */
442
443static int
444smallest_imm_type (num)
445 long num;
446{
447#if 0
448 /* This code is disabled because all the Imm1 forms in the opcode table
449 are slower on the i486, and they're the versions with the implicitly
450 specified single-position displacement, which has another syntax if
451 you really want to use that form. If you really prefer to have the
452 one-byte-shorter Imm1 form despite these problems, re-enable this
453 code. */
454 if (num == 1)
455 return Imm1 | Imm8 | Imm8S | Imm16 | Imm32;
456#endif
457 return (fits_in_signed_byte (num)
458 ? (Imm8S | Imm8 | Imm16 | Imm32)
459 : fits_in_unsigned_byte (num)
460 ? (Imm8 | Imm16 | Imm32)
461 : (fits_in_signed_word (num) || fits_in_unsigned_word (num))
462 ? (Imm16 | Imm32)
463 : (Imm32));
464} /* smallest_imm_type() */
465
466/* Returns 0 if attempting to add a prefix where one from the same
467 class already exists, 1 if non rep/repne added, 2 if rep/repne
468 added. */
469static int
470add_prefix (prefix)
471 unsigned int prefix;
472{
473 int ret = 1;
474 int q;
475
476 switch (prefix)
477 {
478 default:
479 abort ();
480
481 case CS_PREFIX_OPCODE:
482 case DS_PREFIX_OPCODE:
483 case ES_PREFIX_OPCODE:
484 case FS_PREFIX_OPCODE:
485 case GS_PREFIX_OPCODE:
486 case SS_PREFIX_OPCODE:
487 q = SEG_PREFIX;
488 break;
489
490 case REPNE_PREFIX_OPCODE:
491 case REPE_PREFIX_OPCODE:
492 ret = 2;
493 /* fall thru */
494 case LOCK_PREFIX_OPCODE:
495 q = LOCKREP_PREFIX;
496 break;
497
498 case FWAIT_OPCODE:
499 q = WAIT_PREFIX;
500 break;
501
502 case ADDR_PREFIX_OPCODE:
503 q = ADDR_PREFIX;
504 break;
505
506 case DATA_PREFIX_OPCODE:
507 q = DATA_PREFIX;
508 break;
509 }
510
511 if (i.prefix[q])
512 {
513 as_bad (_("same type of prefix used twice"));
514 return 0;
515 }
516
517 i.prefixes += 1;
518 i.prefix[q] = prefix;
519 return ret;
520}
521
522static void
523set_16bit_code_flag (new_16bit_code_flag)
eecb386c
AM
524 int new_16bit_code_flag;
525{
526 flag_16bit_code = new_16bit_code_flag;
527 stackop_size = '\0';
528}
529
530static void
531set_16bit_gcc_code_flag (new_16bit_code_flag)
532 int new_16bit_code_flag;
252b5132
RH
533{
534 flag_16bit_code = new_16bit_code_flag;
eecb386c 535 stackop_size = new_16bit_code_flag ? 'l' : '\0';
252b5132
RH
536}
537
538static void
539set_intel_syntax (syntax_flag)
eecb386c 540 int syntax_flag;
252b5132
RH
541{
542 /* Find out if register prefixing is specified. */
543 int ask_naked_reg = 0;
544
545 SKIP_WHITESPACE ();
546 if (! is_end_of_line[(unsigned char) *input_line_pointer])
547 {
548 char *string = input_line_pointer;
549 int e = get_symbol_end ();
550
551 if (strcmp(string, "prefix") == 0)
552 ask_naked_reg = 1;
553 else if (strcmp(string, "noprefix") == 0)
554 ask_naked_reg = -1;
555 else
556 as_bad (_("Bad argument to syntax directive."));
557 *input_line_pointer = e;
558 }
559 demand_empty_rest_of_line ();
c3332e24 560
252b5132
RH
561 intel_syntax = syntax_flag;
562
563 if (ask_naked_reg == 0)
564 {
565#ifdef BFD_ASSEMBLER
566 allow_naked_reg = (intel_syntax
24eab124 567 && (bfd_get_symbol_leading_char (stdoutput) != '\0'));
252b5132
RH
568#else
569 allow_naked_reg = 0; /* conservative default */
570#endif
571 }
572 else
573 allow_naked_reg = (ask_naked_reg < 0);
574}
575
576const pseudo_typeS md_pseudo_table[] =
577{
578#ifndef I386COFF
579 {"bss", s_bss, 0},
580#endif
581#if !defined(OBJ_AOUT) && !defined(USE_ALIGN_PTWO)
582 {"align", s_align_bytes, 0},
583#else
584 {"align", s_align_ptwo, 0},
585#endif
586 {"ffloat", float_cons, 'f'},
587 {"dfloat", float_cons, 'd'},
588 {"tfloat", float_cons, 'x'},
589 {"value", cons, 2},
590 {"noopt", s_ignore, 0},
591 {"optim", s_ignore, 0},
eecb386c 592 {"code16gcc", set_16bit_gcc_code_flag, 1},
252b5132
RH
593 {"code16", set_16bit_code_flag, 1},
594 {"code32", set_16bit_code_flag, 0},
595 {"intel_syntax", set_intel_syntax, 1},
596 {"att_syntax", set_intel_syntax, 0},
597 {0, 0, 0}
598};
599
600/* for interface with expression () */
601extern char *input_line_pointer;
602
603/* hash table for instruction mnemonic lookup */
604static struct hash_control *op_hash;
605/* hash table for register lookup */
606static struct hash_control *reg_hash;
607\f
608
609void
610md_begin ()
611{
612 const char *hash_err;
613
614 /* initialize op_hash hash table */
615 op_hash = hash_new ();
616
617 {
618 register const template *optab;
619 register templates *core_optab;
620
621 optab = i386_optab; /* setup for loop */
622 core_optab = (templates *) xmalloc (sizeof (templates));
623 core_optab->start = optab;
624
625 while (1)
626 {
627 ++optab;
628 if (optab->name == NULL
629 || strcmp (optab->name, (optab - 1)->name) != 0)
630 {
631 /* different name --> ship out current template list;
632 add to hash table; & begin anew */
633 core_optab->end = optab;
634 hash_err = hash_insert (op_hash,
635 (optab - 1)->name,
636 (PTR) core_optab);
637 if (hash_err)
638 {
639 hash_error:
640 as_fatal (_("Internal Error: Can't hash %s: %s"),
641 (optab - 1)->name,
642 hash_err);
643 }
644 if (optab->name == NULL)
645 break;
646 core_optab = (templates *) xmalloc (sizeof (templates));
647 core_optab->start = optab;
648 }
649 }
650 }
651
652 /* initialize reg_hash hash table */
653 reg_hash = hash_new ();
654 {
655 register const reg_entry *regtab;
656
657 for (regtab = i386_regtab;
658 regtab < i386_regtab + sizeof (i386_regtab) / sizeof (i386_regtab[0]);
659 regtab++)
660 {
661 hash_err = hash_insert (reg_hash, regtab->reg_name, (PTR) regtab);
662 if (hash_err)
663 goto hash_error;
664 }
665 }
666
667 /* fill in lexical tables: mnemonic_chars, operand_chars. */
668 {
669 register int c;
670 register char *p;
671
672 for (c = 0; c < 256; c++)
673 {
674 if (isdigit (c))
675 {
676 digit_chars[c] = c;
677 mnemonic_chars[c] = c;
678 register_chars[c] = c;
679 operand_chars[c] = c;
680 }
681 else if (islower (c))
682 {
683 mnemonic_chars[c] = c;
684 register_chars[c] = c;
685 operand_chars[c] = c;
686 }
687 else if (isupper (c))
688 {
689 mnemonic_chars[c] = tolower (c);
690 register_chars[c] = mnemonic_chars[c];
691 operand_chars[c] = c;
692 }
693
694 if (isalpha (c) || isdigit (c))
695 identifier_chars[c] = c;
696 else if (c >= 128)
697 {
698 identifier_chars[c] = c;
699 operand_chars[c] = c;
700 }
701 }
702
703#ifdef LEX_AT
704 identifier_chars['@'] = '@';
705#endif
252b5132
RH
706 digit_chars['-'] = '-';
707 identifier_chars['_'] = '_';
708 identifier_chars['.'] = '.';
709
710 for (p = operand_special_chars; *p != '\0'; p++)
711 operand_chars[(unsigned char) *p] = *p;
712 }
713
714#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
715 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
716 {
717 record_alignment (text_section, 2);
718 record_alignment (data_section, 2);
719 record_alignment (bss_section, 2);
720 }
721#endif
722}
723
724void
725i386_print_statistics (file)
726 FILE *file;
727{
728 hash_print_statistics (file, "i386 opcode", op_hash);
729 hash_print_statistics (file, "i386 register", reg_hash);
730}
731\f
732
733#ifdef DEBUG386
734
735/* debugging routines for md_assemble */
736static void pi PARAMS ((char *, i386_insn *));
737static void pte PARAMS ((template *));
738static void pt PARAMS ((unsigned int));
739static void pe PARAMS ((expressionS *));
740static void ps PARAMS ((symbolS *));
741
742static void
743pi (line, x)
744 char *line;
745 i386_insn *x;
746{
747 register template *p;
748 int i;
749
750 fprintf (stdout, "%s: template ", line);
751 pte (&x->tm);
752 fprintf (stdout, " modrm: mode %x reg %x reg/mem %x",
753 x->rm.mode, x->rm.reg, x->rm.regmem);
754 fprintf (stdout, " base %x index %x scale %x\n",
755 x->bi.base, x->bi.index, x->bi.scale);
756 for (i = 0; i < x->operands; i++)
757 {
758 fprintf (stdout, " #%d: ", i + 1);
759 pt (x->types[i]);
760 fprintf (stdout, "\n");
761 if (x->types[i]
3f4438ab 762 & (Reg | SReg2 | SReg3 | Control | Debug | Test | RegMMX | RegXMM))
252b5132
RH
763 fprintf (stdout, "%s\n", x->regs[i]->reg_name);
764 if (x->types[i] & Imm)
765 pe (x->imms[i]);
766 if (x->types[i] & Disp)
767 pe (x->disps[i]);
768 }
769}
770
771static void
772pte (t)
773 template *t;
774{
775 int i;
776 fprintf (stdout, " %d operands ", t->operands);
777 fprintf (stdout, "opcode %x ",
778 t->base_opcode);
779 if (t->extension_opcode != None)
780 fprintf (stdout, "ext %x ", t->extension_opcode);
781 if (t->opcode_modifier & D)
782 fprintf (stdout, "D");
783 if (t->opcode_modifier & W)
784 fprintf (stdout, "W");
785 fprintf (stdout, "\n");
786 for (i = 0; i < t->operands; i++)
787 {
788 fprintf (stdout, " #%d type ", i + 1);
789 pt (t->operand_types[i]);
790 fprintf (stdout, "\n");
791 }
792}
793
794static void
795pe (e)
796 expressionS *e;
797{
24eab124 798 fprintf (stdout, " operation %d\n", e->X_op);
b77ad1d4
AM
799 fprintf (stdout, " add_number %ld (%lx)\n",
800 (long) e->X_add_number, (long) e->X_add_number);
252b5132
RH
801 if (e->X_add_symbol)
802 {
803 fprintf (stdout, " add_symbol ");
804 ps (e->X_add_symbol);
805 fprintf (stdout, "\n");
806 }
807 if (e->X_op_symbol)
808 {
809 fprintf (stdout, " op_symbol ");
810 ps (e->X_op_symbol);
811 fprintf (stdout, "\n");
812 }
813}
814
815static void
816ps (s)
817 symbolS *s;
818{
819 fprintf (stdout, "%s type %s%s",
820 S_GET_NAME (s),
821 S_IS_EXTERNAL (s) ? "EXTERNAL " : "",
822 segment_name (S_GET_SEGMENT (s)));
823}
824
825struct type_name
826 {
827 unsigned int mask;
828 char *tname;
829 }
830
831type_names[] =
832{
833 { Reg8, "r8" },
834 { Reg16, "r16" },
835 { Reg32, "r32" },
836 { Imm8, "i8" },
837 { Imm8S, "i8s" },
838 { Imm16, "i16" },
839 { Imm32, "i32" },
840 { Imm1, "i1" },
841 { BaseIndex, "BaseIndex" },
842 { Disp8, "d8" },
843 { Disp16, "d16" },
844 { Disp32, "d32" },
845 { InOutPortReg, "InOutPortReg" },
846 { ShiftCount, "ShiftCount" },
847 { Control, "control reg" },
848 { Test, "test reg" },
849 { Debug, "debug reg" },
850 { FloatReg, "FReg" },
851 { FloatAcc, "FAcc" },
852 { SReg2, "SReg2" },
853 { SReg3, "SReg3" },
854 { Acc, "Acc" },
855 { JumpAbsolute, "Jump Absolute" },
856 { RegMMX, "rMMX" },
3f4438ab 857 { RegXMM, "rXMM" },
252b5132
RH
858 { EsSeg, "es" },
859 { 0, "" }
860};
861
862static void
863pt (t)
864 unsigned int t;
865{
866 register struct type_name *ty;
867
868 if (t == Unknown)
869 {
870 fprintf (stdout, _("Unknown"));
871 }
872 else
873 {
874 for (ty = type_names; ty->mask; ty++)
875 if (t & ty->mask)
876 fprintf (stdout, "%s, ", ty->tname);
877 }
878 fflush (stdout);
879}
880
881#endif /* DEBUG386 */
882\f
883int
884tc_i386_force_relocation (fixp)
885 struct fix *fixp;
886{
887#ifdef BFD_ASSEMBLER
888 if (fixp->fx_r_type == BFD_RELOC_VTABLE_INHERIT
889 || fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
890 return 1;
891 return 0;
892#else
893 /* For COFF */
894 return fixp->fx_r_type==7;
895#endif
896}
897
898#ifdef BFD_ASSEMBLER
899static bfd_reloc_code_real_type reloc
900 PARAMS ((int, int, bfd_reloc_code_real_type));
901
902static bfd_reloc_code_real_type
903reloc (size, pcrel, other)
904 int size;
905 int pcrel;
906 bfd_reloc_code_real_type other;
907{
908 if (other != NO_RELOC) return other;
909
910 if (pcrel)
911 {
912 switch (size)
913 {
914 case 1: return BFD_RELOC_8_PCREL;
915 case 2: return BFD_RELOC_16_PCREL;
916 case 4: return BFD_RELOC_32_PCREL;
917 }
918 as_bad (_("Can not do %d byte pc-relative relocation"), size);
919 }
920 else
921 {
922 switch (size)
923 {
924 case 1: return BFD_RELOC_8;
925 case 2: return BFD_RELOC_16;
926 case 4: return BFD_RELOC_32;
927 }
928 as_bad (_("Can not do %d byte relocation"), size);
929 }
930
931 return BFD_RELOC_NONE;
932}
933
934/*
935 * Here we decide which fixups can be adjusted to make them relative to
936 * the beginning of the section instead of the symbol. Basically we need
937 * to make sure that the dynamic relocations are done correctly, so in
938 * some cases we force the original symbol to be used.
939 */
940int
c0c949c7
ILT
941tc_i386_fix_adjustable (fixP)
942 fixS *fixP;
252b5132 943{
79d292aa
ILT
944#if defined (OBJ_ELF) || defined (TE_PE)
945 /* Prevent all adjustments to global symbols, or else dynamic
946 linking will not work correctly. */
252b5132
RH
947 if (S_IS_EXTERN (fixP->fx_addsy))
948 return 0;
949 if (S_IS_WEAK (fixP->fx_addsy))
950 return 0;
951#endif
952 /* adjust_reloc_syms doesn't know about the GOT */
953 if (fixP->fx_r_type == BFD_RELOC_386_GOTOFF
954 || fixP->fx_r_type == BFD_RELOC_386_PLT32
955 || fixP->fx_r_type == BFD_RELOC_386_GOT32
d33e1d24 956 || fixP->fx_r_type == BFD_RELOC_RVA
252b5132
RH
957 || fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
958 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
959 return 0;
960 return 1;
961}
962#else
963#define reloc(SIZE,PCREL,OTHER) 0
964#define BFD_RELOC_16 0
965#define BFD_RELOC_32 0
966#define BFD_RELOC_16_PCREL 0
967#define BFD_RELOC_32_PCREL 0
968#define BFD_RELOC_386_PLT32 0
969#define BFD_RELOC_386_GOT32 0
970#define BFD_RELOC_386_GOTOFF 0
971#endif
972
b4cac588
AM
973static int
974intel_float_operand PARAMS ((char *mnemonic));
975
976static int
252b5132
RH
977intel_float_operand (mnemonic)
978 char *mnemonic;
979{
980 if (mnemonic[0] == 'f' && mnemonic[1] =='i')
981 return 0;
982
983 if (mnemonic[0] == 'f')
984 return 1;
985
986 return 0;
987}
988
989/* This is the guts of the machine-dependent assembler. LINE points to a
990 machine dependent instruction. This function is supposed to emit
991 the frags/bytes it assembles to. */
992
993void
994md_assemble (line)
995 char *line;
996{
997 /* Points to template once we've found it. */
998 const template *t;
999
1000 /* Count the size of the instruction generated. */
1001 int insn_size = 0;
1002
1003 int j;
1004
1005 char mnemonic[MAX_MNEM_SIZE];
1006
1007 /* Initialize globals. */
1008 memset (&i, '\0', sizeof (i));
1009 for (j = 0; j < MAX_OPERANDS; j++)
1010 i.disp_reloc[j] = NO_RELOC;
1011 memset (disp_expressions, '\0', sizeof (disp_expressions));
1012 memset (im_expressions, '\0', sizeof (im_expressions));
1013 save_stack_p = save_stack; /* reset stack pointer */
1014
1015 /* First parse an instruction mnemonic & call i386_operand for the operands.
1016 We assume that the scrubber has arranged it so that line[0] is the valid
1017 start of a (possibly prefixed) mnemonic. */
1018 {
1019 char *l = line;
1020 char *token_start = l;
1021 char *mnem_p;
1022
1023 /* Non-zero if we found a prefix only acceptable with string insns. */
1024 const char *expecting_string_instruction = NULL;
1025
1026 while (1)
1027 {
1028 mnem_p = mnemonic;
1029 while ((*mnem_p = mnemonic_chars[(unsigned char) *l]) != 0)
1030 {
1031 mnem_p++;
1032 if (mnem_p >= mnemonic + sizeof (mnemonic))
1033 {
1034 as_bad (_("no such 386 instruction: `%s'"), token_start);
1035 return;
1036 }
1037 l++;
1038 }
1039 if (!is_space_char (*l)
1040 && *l != END_OF_INSN
1041 && *l != PREFIX_SEPARATOR)
1042 {
1043 as_bad (_("invalid character %s in mnemonic"),
1044 output_invalid (*l));
1045 return;
1046 }
1047 if (token_start == l)
1048 {
1049 if (*l == PREFIX_SEPARATOR)
1050 as_bad (_("expecting prefix; got nothing"));
1051 else
1052 as_bad (_("expecting mnemonic; got nothing"));
1053 return;
1054 }
1055
1056 /* Look up instruction (or prefix) via hash table. */
1057 current_templates = hash_find (op_hash, mnemonic);
1058
1059 if (*l != END_OF_INSN
1060 && (! is_space_char (*l) || l[1] != END_OF_INSN)
1061 && current_templates
1062 && (current_templates->start->opcode_modifier & IsPrefix))
1063 {
1064 /* If we are in 16-bit mode, do not allow addr16 or data16.
1065 Similarly, in 32-bit mode, do not allow addr32 or data32. */
1066 if ((current_templates->start->opcode_modifier & (Size16 | Size32))
1067 && (((current_templates->start->opcode_modifier & Size32) != 0)
1068 ^ flag_16bit_code))
1069 {
1070 as_bad (_("redundant %s prefix"),
1071 current_templates->start->name);
1072 return;
1073 }
1074 /* Add prefix, checking for repeated prefixes. */
1075 switch (add_prefix (current_templates->start->base_opcode))
1076 {
1077 case 0:
1078 return;
1079 case 2:
1080 expecting_string_instruction =
1081 current_templates->start->name;
1082 break;
1083 }
1084 /* Skip past PREFIX_SEPARATOR and reset token_start. */
1085 token_start = ++l;
1086 }
1087 else
1088 break;
1089 }
1090
1091 if (!current_templates)
1092 {
24eab124 1093 /* See if we can get a match by trimming off a suffix. */
252b5132
RH
1094 switch (mnem_p[-1])
1095 {
1096 case DWORD_MNEM_SUFFIX:
1097 case WORD_MNEM_SUFFIX:
1098 case BYTE_MNEM_SUFFIX:
1099 case SHORT_MNEM_SUFFIX:
1100#if LONG_MNEM_SUFFIX != DWORD_MNEM_SUFFIX
1101 case LONG_MNEM_SUFFIX:
1102#endif
1103 i.suffix = mnem_p[-1];
1104 mnem_p[-1] = '\0';
1105 current_templates = hash_find (op_hash, mnemonic);
24eab124
AM
1106 break;
1107
1108 /* Intel Syntax */
1109 case INTEL_DWORD_MNEM_SUFFIX:
1110 if (intel_syntax)
1111 {
1112 i.suffix = mnem_p[-1];
1113 mnem_p[-1] = '\0';
1114 current_templates = hash_find (op_hash, mnemonic);
1115 break;
1116 }
252b5132
RH
1117 }
1118 if (!current_templates)
1119 {
1120 as_bad (_("no such 386 instruction: `%s'"), token_start);
1121 return;
1122 }
1123 }
1124
1125 /* check for rep/repne without a string instruction */
1126 if (expecting_string_instruction
1127 && !(current_templates->start->opcode_modifier & IsString))
1128 {
1129 as_bad (_("expecting string instruction after `%s'"),
1130 expecting_string_instruction);
1131 return;
1132 }
1133
1134 /* There may be operands to parse. */
1135 if (*l != END_OF_INSN)
1136 {
1137 /* parse operands */
1138
1139 /* 1 if operand is pending after ','. */
1140 unsigned int expecting_operand = 0;
1141
1142 /* Non-zero if operand parens not balanced. */
1143 unsigned int paren_not_balanced;
1144
1145 do
1146 {
1147 /* skip optional white space before operand */
1148 if (is_space_char (*l))
1149 ++l;
1150 if (!is_operand_char (*l) && *l != END_OF_INSN)
1151 {
1152 as_bad (_("invalid character %s before operand %d"),
1153 output_invalid (*l),
1154 i.operands + 1);
1155 return;
1156 }
1157 token_start = l; /* after white space */
1158 paren_not_balanced = 0;
1159 while (paren_not_balanced || *l != ',')
1160 {
1161 if (*l == END_OF_INSN)
1162 {
1163 if (paren_not_balanced)
1164 {
24eab124 1165 if (!intel_syntax)
252b5132
RH
1166 as_bad (_("unbalanced parenthesis in operand %d."),
1167 i.operands + 1);
24eab124 1168 else
252b5132
RH
1169 as_bad (_("unbalanced brackets in operand %d."),
1170 i.operands + 1);
1171 return;
1172 }
1173 else
1174 break; /* we are done */
1175 }
1176 else if (!is_operand_char (*l) && !is_space_char (*l))
1177 {
1178 as_bad (_("invalid character %s in operand %d"),
1179 output_invalid (*l),
1180 i.operands + 1);
1181 return;
1182 }
24eab124
AM
1183 if (!intel_syntax)
1184 {
252b5132
RH
1185 if (*l == '(')
1186 ++paren_not_balanced;
1187 if (*l == ')')
1188 --paren_not_balanced;
24eab124
AM
1189 }
1190 else
1191 {
252b5132
RH
1192 if (*l == '[')
1193 ++paren_not_balanced;
1194 if (*l == ']')
1195 --paren_not_balanced;
24eab124 1196 }
252b5132
RH
1197 l++;
1198 }
1199 if (l != token_start)
1200 { /* yes, we've read in another operand */
1201 unsigned int operand_ok;
1202 this_operand = i.operands++;
1203 if (i.operands > MAX_OPERANDS)
1204 {
1205 as_bad (_("spurious operands; (%d operands/instruction max)"),
1206 MAX_OPERANDS);
1207 return;
1208 }
1209 /* now parse operand adding info to 'i' as we go along */
1210 END_STRING_AND_SAVE (l);
1211
24eab124
AM
1212 if (intel_syntax)
1213 operand_ok = i386_intel_operand (token_start, intel_float_operand (mnemonic));
1214 else
1215 operand_ok = i386_operand (token_start);
252b5132
RH
1216
1217 RESTORE_END_STRING (l); /* restore old contents */
1218 if (!operand_ok)
1219 return;
1220 }
1221 else
1222 {
1223 if (expecting_operand)
1224 {
1225 expecting_operand_after_comma:
1226 as_bad (_("expecting operand after ','; got nothing"));
1227 return;
1228 }
1229 if (*l == ',')
1230 {
1231 as_bad (_("expecting operand before ','; got nothing"));
1232 return;
1233 }
1234 }
1235
1236 /* now *l must be either ',' or END_OF_INSN */
1237 if (*l == ',')
1238 {
1239 if (*++l == END_OF_INSN)
1240 { /* just skip it, if it's \n complain */
1241 goto expecting_operand_after_comma;
1242 }
1243 expecting_operand = 1;
1244 }
1245 }
1246 while (*l != END_OF_INSN); /* until we get end of insn */
1247 }
1248 }
1249
1250 /* Now we've parsed the mnemonic into a set of templates, and have the
1251 operands at hand.
1252
1253 Next, we find a template that matches the given insn,
1254 making sure the overlap of the given operands types is consistent
1255 with the template operand types. */
1256
1257#define MATCH(overlap, given, template) \
1258 ((overlap) \
1259 && ((given) & BaseIndex) == ((overlap) & BaseIndex) \
1260 && ((given) & JumpAbsolute) == ((template) & JumpAbsolute))
1261
1262 /* If given types r0 and r1 are registers they must be of the same type
1263 unless the expected operand type register overlap is null.
1264 Note that Acc in a template matches every size of reg. */
1265#define CONSISTENT_REGISTER_MATCH(m0, g0, t0, m1, g1, t1) \
1266 ( ((g0) & Reg) == 0 || ((g1) & Reg) == 0 || \
1267 ((g0) & Reg) == ((g1) & Reg) || \
1268 ((((m0) & Acc) ? Reg : (t0)) & (((m1) & Acc) ? Reg : (t1)) & Reg) == 0 )
1269
1270 {
1271 register unsigned int overlap0, overlap1;
252b5132
RH
1272 unsigned int overlap2;
1273 unsigned int found_reverse_match;
1274 int suffix_check;
1275
1276 /* All intel opcodes have reversed operands except for BOUND and ENTER */
1277 if (intel_syntax
24eab124
AM
1278 && (strcmp (mnemonic, "enter") != 0)
1279 && (strcmp (mnemonic, "bound") != 0)
1280 && (strncmp (mnemonic, "fsub", 4) !=0)
1281 && (strncmp (mnemonic, "fdiv", 4) !=0))
252b5132 1282 {
24eab124
AM
1283 const reg_entry *temp_reg = NULL;
1284 expressionS *temp_disp = NULL;
1285 expressionS *temp_imm = NULL;
1286 unsigned int temp_type;
1287 int xchg1 = 0;
ab9da554 1288 int xchg2 = 0;
252b5132 1289
24eab124
AM
1290 if (i.operands == 2)
1291 {
1292 xchg1 = 0;
1293 xchg2 = 1;
1294 }
1295 else if (i.operands == 3)
1296 {
1297 xchg1 = 0;
1298 xchg2 = 2;
1299 }
1300
1301 if (i.operands > 1)
1302 {
1303 temp_type = i.types[xchg2];
1304 if (temp_type & (Reg | FloatReg))
1305 temp_reg = i.regs[xchg2];
1306 else if (temp_type & Imm)
1307 temp_imm = i.imms[xchg2];
1308 else if (temp_type & Disp)
1309 temp_disp = i.disps[xchg2];
1310
1311 i.types[xchg2] = i.types[xchg1];
1312
1313 if (i.types[xchg1] & (Reg | FloatReg))
1314 {
1315 i.regs[xchg2] = i.regs[xchg1];
1316 i.regs[xchg1] = NULL;
1317 }
1318 else if (i.types[xchg2] & Imm)
1319 {
1320 i.imms[xchg2] = i.imms[xchg1];
1321 i.imms[xchg1] = NULL;
1322 }
1323 else if (i.types[xchg2] & Disp)
1324 {
1325 i.disps[xchg2] = i.disps[xchg1];
1326 i.disps[xchg1] = NULL;
1327 }
1328
1329 if (temp_type & (Reg | FloatReg))
1330 {
1331 i.regs[xchg1] = temp_reg;
1332 if (! (i.types[xchg1] & (Reg | FloatReg)))
1333 i.regs[xchg2] = NULL;
1334 }
1335 else if (temp_type & Imm)
1336 {
1337 i.imms[xchg1] = temp_imm;
1338 if (! (i.types[xchg1] & Imm))
1339 i.imms[xchg2] = NULL;
1340 }
1341 else if (temp_type & Disp)
1342 {
1343 i.disps[xchg1] = temp_disp;
1344 if (! (i.types[xchg1] & Disp))
1345 i.disps[xchg2] = NULL;
1346 }
1347
1348 i.types[xchg1] = temp_type;
1349 }
1350 if (!strcmp(mnemonic,"jmp")
1351 || !strcmp (mnemonic, "call"))
1352 if ((i.types[0] & Reg) || i.types[0] & BaseIndex)
1353 i.types[0] |= JumpAbsolute;
1354
1355 }
252b5132
RH
1356 overlap0 = 0;
1357 overlap1 = 0;
1358 overlap2 = 0;
1359 found_reverse_match = 0;
1360 suffix_check = (i.suffix == BYTE_MNEM_SUFFIX
1361 ? No_bSuf
1362 : (i.suffix == WORD_MNEM_SUFFIX
1363 ? No_wSuf
1364 : (i.suffix == SHORT_MNEM_SUFFIX
1365 ? No_sSuf
1366 : (i.suffix == LONG_MNEM_SUFFIX
24eab124
AM
1367 ? No_lSuf
1368 : (i.suffix == INTEL_DWORD_MNEM_SUFFIX
1369 ? No_dSuf
1370 : (i.suffix == LONG_DOUBLE_MNEM_SUFFIX ? No_xSuf : 0))))));
252b5132
RH
1371
1372 for (t = current_templates->start;
1373 t < current_templates->end;
1374 t++)
1375 {
1376 /* Must have right number of operands. */
1377 if (i.operands != t->operands)
1378 continue;
1379
24eab124
AM
1380 /* For some opcodes, don't check the suffix */
1381 if (intel_syntax)
1382 {
1383 if (strcmp (t->name, "fnstcw")
1384 && strcmp (t->name, "fldcw")
1385 && (t->opcode_modifier & suffix_check))
1386 continue;
1387 }
1388 /* Must not have disallowed suffix. */
1389 else if ((t->opcode_modifier & suffix_check))
1390 continue;
252b5132
RH
1391
1392 else if (!t->operands)
1393 break; /* 0 operands always matches */
1394
1395 overlap0 = i.types[0] & t->operand_types[0];
1396 switch (t->operands)
1397 {
1398 case 1:
1399 if (!MATCH (overlap0, i.types[0], t->operand_types[0]))
1400 continue;
1401 break;
1402 case 2:
1403 case 3:
1404 overlap1 = i.types[1] & t->operand_types[1];
1405 if (!MATCH (overlap0, i.types[0], t->operand_types[0])
1406 || !MATCH (overlap1, i.types[1], t->operand_types[1])
1407 || !CONSISTENT_REGISTER_MATCH (overlap0, i.types[0],
1408 t->operand_types[0],
1409 overlap1, i.types[1],
1410 t->operand_types[1]))
1411 {
1412
1413 /* check if other direction is valid ... */
1414 if ((t->opcode_modifier & (D|FloatD)) == 0)
1415 continue;
1416
1417 /* try reversing direction of operands */
1418 overlap0 = i.types[0] & t->operand_types[1];
1419 overlap1 = i.types[1] & t->operand_types[0];
1420 if (!MATCH (overlap0, i.types[0], t->operand_types[1])
1421 || !MATCH (overlap1, i.types[1], t->operand_types[0])
1422 || !CONSISTENT_REGISTER_MATCH (overlap0, i.types[0],
1423 t->operand_types[1],
1424 overlap1, i.types[1],
1425 t->operand_types[0]))
1426 {
1427 /* does not match either direction */
1428 continue;
1429 }
1430 /* found_reverse_match holds which of D or FloatDR
1431 we've found. */
1432 found_reverse_match = t->opcode_modifier & (D|FloatDR);
1433 break;
1434 }
1435 /* found a forward 2 operand match here */
1436 if (t->operands == 3)
1437 {
1438 /* Here we make use of the fact that there are no
1439 reverse match 3 operand instructions, and all 3
1440 operand instructions only need to be checked for
1441 register consistency between operands 2 and 3. */
1442 overlap2 = i.types[2] & t->operand_types[2];
1443 if (!MATCH (overlap2, i.types[2], t->operand_types[2])
1444 || !CONSISTENT_REGISTER_MATCH (overlap1, i.types[1],
1445 t->operand_types[1],
1446 overlap2, i.types[2],
24eab124 1447 t->operand_types[2]))
252b5132 1448
24eab124 1449 continue;
252b5132
RH
1450 }
1451 /* found either forward/reverse 2 or 3 operand match here:
1452 slip through to break */
1453 }
1454 break; /* we've found a match; break out of loop */
1455 } /* for (t = ... */
1456 if (t == current_templates->end)
1457 { /* we found no match */
1458 as_bad (_("suffix or operands invalid for `%s'"),
1459 current_templates->start->name);
1460 return;
1461 }
1462
1463 if ((t->opcode_modifier & (IsPrefix|IgnoreSize)) == (IsPrefix|IgnoreSize))
1464 {
1465 /* Warn them that a data or address size prefix doesn't affect
1466 assembly of the next line of code. */
1467 as_warn (_("stand-alone `%s' prefix"), t->name);
1468 }
1469
1470 /* Copy the template we found. */
1471 i.tm = *t;
1472 if (found_reverse_match)
1473 {
1474 i.tm.operand_types[0] = t->operand_types[1];
1475 i.tm.operand_types[1] = t->operand_types[0];
1476 }
1477
1478
1479 if (i.tm.opcode_modifier & FWait)
1480 if (! add_prefix (FWAIT_OPCODE))
1481 return;
1482
1483 /* Check string instruction segment overrides */
1484 if ((i.tm.opcode_modifier & IsString) != 0 && i.mem_operands != 0)
1485 {
1486 int mem_op = (i.types[0] & AnyMem) ? 0 : 1;
1487 if ((i.tm.operand_types[mem_op] & EsSeg) != 0)
1488 {
1489 if (i.seg[0] != NULL && i.seg[0] != &es)
1490 {
1491 as_bad (_("`%s' operand %d must use `%%es' segment"),
1492 i.tm.name,
1493 mem_op + 1);
1494 return;
1495 }
1496 /* There's only ever one segment override allowed per instruction.
1497 This instruction possibly has a legal segment override on the
1498 second operand, so copy the segment to where non-string
1499 instructions store it, allowing common code. */
1500 i.seg[0] = i.seg[1];
1501 }
1502 else if ((i.tm.operand_types[mem_op + 1] & EsSeg) != 0)
1503 {
1504 if (i.seg[1] != NULL && i.seg[1] != &es)
1505 {
1506 as_bad (_("`%s' operand %d must use `%%es' segment"),
1507 i.tm.name,
1508 mem_op + 2);
1509 return;
1510 }
1511 }
1512 }
1513
1514 /* If matched instruction specifies an explicit instruction mnemonic
1515 suffix, use it. */
1516 if (i.tm.opcode_modifier & (Size16 | Size32))
1517 {
1518 if (i.tm.opcode_modifier & Size16)
1519 i.suffix = WORD_MNEM_SUFFIX;
1520 else
1521 i.suffix = DWORD_MNEM_SUFFIX;
1522 }
1523 else if (i.reg_operands)
1524 {
1525 /* If there's no instruction mnemonic suffix we try to invent one
1526 based on register operands. */
1527 if (!i.suffix)
1528 {
1529 /* We take i.suffix from the last register operand specified,
1530 Destination register type is more significant than source
1531 register type. */
1532 int op;
1533 for (op = i.operands; --op >= 0; )
1534 if (i.types[op] & Reg)
1535 {
1536 i.suffix = ((i.types[op] & Reg8) ? BYTE_MNEM_SUFFIX :
1537 (i.types[op] & Reg16) ? WORD_MNEM_SUFFIX :
1538 DWORD_MNEM_SUFFIX);
1539 break;
1540 }
1541 }
1542 else if (i.suffix == BYTE_MNEM_SUFFIX)
1543 {
1544 int op;
1545 for (op = i.operands; --op >= 0; )
1546 {
1547 /* If this is an eight bit register, it's OK. If it's
1548 the 16 or 32 bit version of an eight bit register,
1549 we will just use the low portion, and that's OK too. */
1550 if (i.types[op] & Reg8)
1551 continue;
1552
24eab124
AM
1553 /* movzx and movsx should not generate this warning. */
1554 if (intel_syntax
1555 && (i.tm.base_opcode == 0xfb7
1556 || i.tm.base_opcode == 0xfb6
1557 || i.tm.base_opcode == 0xfbe
1558 || i.tm.base_opcode == 0xfbf))
1559 continue;
252b5132
RH
1560
1561 if ((i.types[op] & WordReg) && i.regs[op]->reg_num < 4
1562#if 0
1563 /* Check that the template allows eight bit regs
1564 This kills insns such as `orb $1,%edx', which
1565 maybe should be allowed. */
1566 && (i.tm.operand_types[op] & (Reg8|InOutPortReg))
1567#endif
1568 )
1569 {
1570#if REGISTER_WARNINGS
1571 if ((i.tm.operand_types[op] & InOutPortReg) == 0)
1572 as_warn (_("using `%%%s' instead of `%%%s' due to `%c' suffix"),
1573 (i.regs[op] - (i.types[op] & Reg16 ? 8 : 16))->reg_name,
1574 i.regs[op]->reg_name,
1575 i.suffix);
1576#endif
1577 continue;
1578 }
1579 /* Any other register is bad */
3f4438ab
AM
1580 if (i.types[op] & (Reg | RegMMX | RegXMM
1581 | SReg2 | SReg3
1582 | Control | Debug | Test
1583 | FloatReg | FloatAcc))
252b5132
RH
1584 {
1585 as_bad (_("`%%%s' not allowed with `%s%c'"),
1586 i.regs[op]->reg_name,
1587 i.tm.name,
1588 i.suffix);
1589 return;
1590 }
1591 }
1592 }
1593 else if (i.suffix == DWORD_MNEM_SUFFIX)
1594 {
1595 int op;
1596 for (op = i.operands; --op >= 0; )
1597 /* Reject eight bit registers, except where the template
1598 requires them. (eg. movzb) */
1599 if ((i.types[op] & Reg8) != 0
1600 && (i.tm.operand_types[op] & (Reg16|Reg32|Acc)) != 0)
1601 {
1602 as_bad (_("`%%%s' not allowed with `%s%c'"),
1603 i.regs[op]->reg_name,
1604 i.tm.name,
1605 i.suffix);
1606 return;
1607 }
1608#if REGISTER_WARNINGS
1609 /* Warn if the e prefix on a general reg is missing. */
1610 else if ((i.types[op] & Reg16) != 0
1611 && (i.tm.operand_types[op] & (Reg32|Acc)) != 0)
1612 {
1613 as_warn (_("using `%%%s' instead of `%%%s' due to `%c' suffix"),
1614 (i.regs[op] + 8)->reg_name,
1615 i.regs[op]->reg_name,
1616 i.suffix);
1617 }
1618#endif
1619 }
1620 else if (i.suffix == WORD_MNEM_SUFFIX)
1621 {
1622 int op;
1623 for (op = i.operands; --op >= 0; )
1624 /* Reject eight bit registers, except where the template
1625 requires them. (eg. movzb) */
1626 if ((i.types[op] & Reg8) != 0
1627 && (i.tm.operand_types[op] & (Reg16|Reg32|Acc)) != 0)
1628 {
1629 as_bad (_("`%%%s' not allowed with `%s%c'"),
1630 i.regs[op]->reg_name,
1631 i.tm.name,
1632 i.suffix);
1633 return;
1634 }
1635#if REGISTER_WARNINGS
1636 /* Warn if the e prefix on a general reg is present. */
1637 else if ((i.types[op] & Reg32) != 0
1638 && (i.tm.operand_types[op] & (Reg16|Acc)) != 0)
1639 {
1640 as_warn (_("using `%%%s' instead of `%%%s' due to `%c' suffix"),
1641 (i.regs[op] - 8)->reg_name,
1642 i.regs[op]->reg_name,
1643 i.suffix);
1644 }
1645#endif
1646 }
1647 else
1648 abort();
1649 }
eecb386c
AM
1650 else if ((i.tm.opcode_modifier & DefaultSize) && !i.suffix)
1651 {
1652 i.suffix = stackop_size;
1653 }
252b5132
RH
1654
1655 /* Make still unresolved immediate matches conform to size of immediate
1656 given in i.suffix. Note: overlap2 cannot be an immediate! */
1657 if ((overlap0 & (Imm8 | Imm8S | Imm16 | Imm32))
1658 && overlap0 != Imm8 && overlap0 != Imm8S
1659 && overlap0 != Imm16 && overlap0 != Imm32)
1660 {
1661 if (i.suffix)
1662 {
24eab124
AM
1663 overlap0 &= (i.suffix == BYTE_MNEM_SUFFIX ? (Imm8 | Imm8S) :
1664 (i.suffix == WORD_MNEM_SUFFIX ? Imm16 : Imm32));
252b5132
RH
1665 }
1666 else if (overlap0 == (Imm16 | Imm32))
1667 {
24eab124 1668 overlap0 =
252b5132
RH
1669 (flag_16bit_code ^ (i.prefix[DATA_PREFIX] != 0)) ? Imm16 : Imm32;
1670 }
1671 else
1672 {
1673 as_bad (_("no instruction mnemonic suffix given; can't determine immediate size"));
1674 return;
1675 }
1676 }
1677 if ((overlap1 & (Imm8 | Imm8S | Imm16 | Imm32))
1678 && overlap1 != Imm8 && overlap1 != Imm8S
1679 && overlap1 != Imm16 && overlap1 != Imm32)
1680 {
1681 if (i.suffix)
1682 {
24eab124
AM
1683 overlap1 &= (i.suffix == BYTE_MNEM_SUFFIX ? (Imm8 | Imm8S) :
1684 (i.suffix == WORD_MNEM_SUFFIX ? Imm16 : Imm32));
252b5132
RH
1685 }
1686 else if (overlap1 == (Imm16 | Imm32))
1687 {
24eab124 1688 overlap1 =
252b5132
RH
1689 (flag_16bit_code ^ (i.prefix[DATA_PREFIX] != 0)) ? Imm16 : Imm32;
1690 }
1691 else
1692 {
1693 as_bad (_("no instruction mnemonic suffix given; can't determine immediate size"));
1694 return;
1695 }
1696 }
1697 assert ((overlap2 & Imm) == 0);
1698
1699 i.types[0] = overlap0;
1700 if (overlap0 & ImplicitRegister)
1701 i.reg_operands--;
1702 if (overlap0 & Imm1)
1703 i.imm_operands = 0; /* kludge for shift insns */
1704
1705 i.types[1] = overlap1;
1706 if (overlap1 & ImplicitRegister)
1707 i.reg_operands--;
1708
1709 i.types[2] = overlap2;
1710 if (overlap2 & ImplicitRegister)
1711 i.reg_operands--;
1712
1713 /* Finalize opcode. First, we change the opcode based on the operand
1714 size given by i.suffix: We need not change things for byte insns. */
1715
1716 if (!i.suffix && (i.tm.opcode_modifier & W))
1717 {
1718 as_bad (_("no instruction mnemonic suffix given and no register operands; can't size instruction"));
1719 return;
1720 }
1721
1722 /* For movzx and movsx, need to check the register type */
1723 if (intel_syntax
24eab124 1724 && (i.tm.base_opcode == 0xfb6 || i.tm.base_opcode == 0xfbe))
252b5132 1725 if (i.suffix && i.suffix == BYTE_MNEM_SUFFIX)
24eab124
AM
1726 {
1727 unsigned int prefix = DATA_PREFIX_OPCODE;
252b5132 1728
24eab124
AM
1729 if ((i.regs[1]->reg_type & Reg16) != 0)
1730 if (!add_prefix (prefix))
1731 return;
1732 }
252b5132
RH
1733
1734 if (i.suffix && i.suffix != BYTE_MNEM_SUFFIX)
1735 {
1736 /* It's not a byte, select word/dword operation. */
1737 if (i.tm.opcode_modifier & W)
1738 {
1739 if (i.tm.opcode_modifier & ShortForm)
1740 i.tm.base_opcode |= 8;
1741 else
1742 i.tm.base_opcode |= 1;
1743 }
1744 /* Now select between word & dword operations via the operand
1745 size prefix, except for instructions that will ignore this
1746 prefix anyway. */
1747 if (((intel_syntax && (i.suffix == INTEL_DWORD_MNEM_SUFFIX))
24eab124 1748 || i.suffix == DWORD_MNEM_SUFFIX
252b5132
RH
1749 || i.suffix == LONG_MNEM_SUFFIX) == flag_16bit_code
1750 && !(i.tm.opcode_modifier & IgnoreSize))
1751 {
1752 unsigned int prefix = DATA_PREFIX_OPCODE;
1753 if (i.tm.opcode_modifier & JumpByte) /* jcxz, loop */
1754 prefix = ADDR_PREFIX_OPCODE;
1755
1756 if (! add_prefix (prefix))
1757 return;
1758 }
1759 /* Size floating point instruction. */
1760 if (i.suffix == LONG_MNEM_SUFFIX
24eab124 1761 || (intel_syntax && i.suffix == INTEL_DWORD_MNEM_SUFFIX))
252b5132
RH
1762 {
1763 if (i.tm.opcode_modifier & FloatMF)
1764 i.tm.base_opcode ^= 4;
1765 }
252b5132
RH
1766 }
1767
3f4438ab 1768 if (i.tm.opcode_modifier & ImmExt)
252b5132 1769 {
3f4438ab
AM
1770 /* These AMD 3DNow! and Intel Katmai New Instructions have an
1771 opcode suffix which is coded in the same place as an 8-bit
1772 immediate field would be. Here we fake an 8-bit immediate
1773 operand from the opcode suffix stored in tm.extension_opcode. */
252b5132
RH
1774
1775 expressionS *exp;
1776
1777 assert(i.imm_operands == 0 && i.operands <= 2);
1778
1779 exp = &im_expressions[i.imm_operands++];
1780 i.imms[i.operands] = exp;
1781 i.types[i.operands++] = Imm8;
1782 exp->X_op = O_constant;
1783 exp->X_add_number = i.tm.extension_opcode;
1784 i.tm.extension_opcode = None;
1785 }
1786
1787 /* For insns with operands there are more diddles to do to the opcode. */
1788 if (i.operands)
1789 {
24eab124 1790 /* Default segment register this instruction will use
252b5132
RH
1791 for memory accesses. 0 means unknown.
1792 This is only for optimizing out unnecessary segment overrides. */
1793 const seg_entry *default_seg = 0;
1794
1795 /* If we found a reverse match we must alter the opcode
1796 direction bit. found_reverse_match holds bits to change
1797 (different for int & float insns). */
1798
1799 i.tm.base_opcode ^= found_reverse_match;
1800
1801 /* The imul $imm, %reg instruction is converted into
1802 imul $imm, %reg, %reg, and the clr %reg instruction
1803 is converted into xor %reg, %reg. */
1804 if (i.tm.opcode_modifier & regKludge)
1805 {
1806 unsigned int first_reg_op = (i.types[0] & Reg) ? 0 : 1;
1807 /* Pretend we saw the extra register operand. */
1808 i.regs[first_reg_op+1] = i.regs[first_reg_op];
1809 i.reg_operands = 2;
1810 }
1811
1812 if (i.tm.opcode_modifier & ShortForm)
1813 {
1814 /* The register or float register operand is in operand 0 or 1. */
1815 unsigned int op = (i.types[0] & (Reg | FloatReg)) ? 0 : 1;
1816 /* Register goes in low 3 bits of opcode. */
1817 i.tm.base_opcode |= i.regs[op]->reg_num;
1818 if ((i.tm.opcode_modifier & Ugh) != 0)
1819 {
1820 /* Warn about some common errors, but press on regardless.
1821 The first case can be generated by gcc (<= 2.8.1). */
1822 if (i.operands == 2)
1823 {
1824 /* reversed arguments on faddp, fsubp, etc. */
1825 as_warn (_("translating to `%s %%%s,%%%s'"), i.tm.name,
1826 i.regs[1]->reg_name,
1827 i.regs[0]->reg_name);
1828 }
1829 else
1830 {
1831 /* extraneous `l' suffix on fp insn */
1832 as_warn (_("translating to `%s %%%s'"), i.tm.name,
1833 i.regs[0]->reg_name);
1834 }
1835 }
1836 }
1837 else if (i.tm.opcode_modifier & Modrm)
1838 {
1839 /* The opcode is completed (modulo i.tm.extension_opcode which
1840 must be put into the modrm byte).
1841 Now, we make the modrm & index base bytes based on all the
1842 info we've collected. */
1843
1844 /* i.reg_operands MUST be the number of real register operands;
1845 implicit registers do not count. */
1846 if (i.reg_operands == 2)
1847 {
1848 unsigned int source, dest;
1849 source = ((i.types[0]
3f4438ab
AM
1850 & (Reg | RegMMX | RegXMM
1851 | SReg2 | SReg3
1852 | Control | Debug | Test))
252b5132
RH
1853 ? 0 : 1);
1854 dest = source + 1;
1855
252b5132 1856 i.rm.mode = 3;
3f4438ab
AM
1857 /* One of the register operands will be encoded in the
1858 i.tm.reg field, the other in the combined i.tm.mode
1859 and i.tm.regmem fields. If no form of this
1860 instruction supports a memory destination operand,
1861 then we assume the source operand may sometimes be
1862 a memory operand and so we need to store the
1863 destination in the i.rm.reg field. */
1864 if ((i.tm.operand_types[dest] & AnyMem) == 0)
252b5132
RH
1865 {
1866 i.rm.reg = i.regs[dest]->reg_num;
1867 i.rm.regmem = i.regs[source]->reg_num;
1868 }
1869 else
1870 {
1871 i.rm.reg = i.regs[source]->reg_num;
1872 i.rm.regmem = i.regs[dest]->reg_num;
1873 }
1874 }
1875 else
1876 { /* if it's not 2 reg operands... */
1877 if (i.mem_operands)
1878 {
1879 unsigned int fake_zero_displacement = 0;
1880 unsigned int op = ((i.types[0] & AnyMem)
1881 ? 0
1882 : (i.types[1] & AnyMem) ? 1 : 2);
1883
1884 default_seg = &ds;
1885
1886 if (! i.base_reg)
1887 {
1888 i.rm.mode = 0;
1889 if (! i.disp_operands)
1890 fake_zero_displacement = 1;
1891 if (! i.index_reg)
1892 {
1893 /* Operand is just <disp> */
1894 if (flag_16bit_code ^ (i.prefix[ADDR_PREFIX] != 0))
1895 {
1896 i.rm.regmem = NO_BASE_REGISTER_16;
1897 i.types[op] &= ~Disp;
1898 i.types[op] |= Disp16;
1899 }
1900 else
1901 {
1902 i.rm.regmem = NO_BASE_REGISTER;
1903 i.types[op] &= ~Disp;
1904 i.types[op] |= Disp32;
1905 }
1906 }
1907 else /* ! i.base_reg && i.index_reg */
1908 {
1909 i.sib.index = i.index_reg->reg_num;
1910 i.sib.base = NO_BASE_REGISTER;
1911 i.sib.scale = i.log2_scale_factor;
1912 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
1913 i.types[op] &= ~Disp;
1914 i.types[op] |= Disp32; /* Must be 32 bit */
1915 }
1916 }
1917 else if (i.base_reg->reg_type & Reg16)
1918 {
1919 switch (i.base_reg->reg_num)
1920 {
1921 case 3: /* (%bx) */
1922 if (! i.index_reg)
1923 i.rm.regmem = 7;
1924 else /* (%bx,%si) -> 0, or (%bx,%di) -> 1 */
1925 i.rm.regmem = i.index_reg->reg_num - 6;
1926 break;
1927 case 5: /* (%bp) */
1928 default_seg = &ss;
1929 if (! i.index_reg)
1930 {
1931 i.rm.regmem = 6;
1932 if ((i.types[op] & Disp) == 0)
1933 {
1934 /* fake (%bp) into 0(%bp) */
1935 i.types[op] |= Disp8;
1936 fake_zero_displacement = 1;
1937 }
1938 }
1939 else /* (%bp,%si) -> 2, or (%bp,%di) -> 3 */
1940 i.rm.regmem = i.index_reg->reg_num - 6 + 2;
1941 break;
1942 default: /* (%si) -> 4 or (%di) -> 5 */
1943 i.rm.regmem = i.base_reg->reg_num - 6 + 4;
1944 }
1945 i.rm.mode = mode_from_disp_size (i.types[op]);
1946 }
1947 else /* i.base_reg and 32 bit mode */
1948 {
1949 i.rm.regmem = i.base_reg->reg_num;
1950 i.sib.base = i.base_reg->reg_num;
1951 if (i.base_reg->reg_num == EBP_REG_NUM)
1952 {
1953 default_seg = &ss;
1954 if (i.disp_operands == 0)
1955 {
1956 fake_zero_displacement = 1;
1957 i.types[op] |= Disp8;
1958 }
1959 }
1960 else if (i.base_reg->reg_num == ESP_REG_NUM)
1961 {
1962 default_seg = &ss;
1963 }
1964 i.sib.scale = i.log2_scale_factor;
1965 if (! i.index_reg)
1966 {
1967 /* <disp>(%esp) becomes two byte modrm
1968 with no index register. We've already
1969 stored the code for esp in i.rm.regmem
1970 ie. ESCAPE_TO_TWO_BYTE_ADDRESSING. Any
1971 base register besides %esp will not use
1972 the extra modrm byte. */
1973 i.sib.index = NO_INDEX_REGISTER;
1974#if ! SCALE1_WHEN_NO_INDEX
1975 /* Another case where we force the second
1976 modrm byte. */
1977 if (i.log2_scale_factor)
1978 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
1979#endif
1980 }
1981 else
1982 {
1983 i.sib.index = i.index_reg->reg_num;
1984 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
1985 }
1986 i.rm.mode = mode_from_disp_size (i.types[op]);
1987 }
1988
1989 if (fake_zero_displacement)
1990 {
1991 /* Fakes a zero displacement assuming that i.types[op]
1992 holds the correct displacement size. */
b4cac588
AM
1993 expressionS *exp;
1994
252b5132
RH
1995 exp = &disp_expressions[i.disp_operands++];
1996 i.disps[op] = exp;
1997 exp->X_op = O_constant;
1998 exp->X_add_number = 0;
1999 exp->X_add_symbol = (symbolS *) 0;
2000 exp->X_op_symbol = (symbolS *) 0;
2001 }
2002 }
2003
2004 /* Fill in i.rm.reg or i.rm.regmem field with register
2005 operand (if any) based on i.tm.extension_opcode.
2006 Again, we must be careful to make sure that
2007 segment/control/debug/test/MMX registers are coded
2008 into the i.rm.reg field. */
2009 if (i.reg_operands)
2010 {
2011 unsigned int op =
2012 ((i.types[0]
3f4438ab
AM
2013 & (Reg | RegMMX | RegXMM
2014 | SReg2 | SReg3
2015 | Control | Debug | Test))
252b5132
RH
2016 ? 0
2017 : ((i.types[1]
3f4438ab
AM
2018 & (Reg | RegMMX | RegXMM
2019 | SReg2 | SReg3
2020 | Control | Debug | Test))
252b5132
RH
2021 ? 1
2022 : 2));
2023 /* If there is an extension opcode to put here, the
2024 register number must be put into the regmem field. */
2025 if (i.tm.extension_opcode != None)
2026 i.rm.regmem = i.regs[op]->reg_num;
2027 else
2028 i.rm.reg = i.regs[op]->reg_num;
2029
2030 /* Now, if no memory operand has set i.rm.mode = 0, 1, 2
2031 we must set it to 3 to indicate this is a register
2032 operand in the regmem field. */
2033 if (!i.mem_operands)
2034 i.rm.mode = 3;
2035 }
2036
2037 /* Fill in i.rm.reg field with extension opcode (if any). */
2038 if (i.tm.extension_opcode != None)
2039 i.rm.reg = i.tm.extension_opcode;
2040 }
2041 }
2042 else if (i.tm.opcode_modifier & (Seg2ShortForm | Seg3ShortForm))
2043 {
2044 if (i.tm.base_opcode == POP_SEG_SHORT && i.regs[0]->reg_num == 1)
2045 {
2046 as_bad (_("you can't `pop %%cs'"));
2047 return;
2048 }
2049 i.tm.base_opcode |= (i.regs[0]->reg_num << 3);
2050 }
2051 else if ((i.tm.base_opcode & ~(D|W)) == MOV_AX_DISP32)
2052 {
2053 default_seg = &ds;
2054 }
2055 else if ((i.tm.opcode_modifier & IsString) != 0)
2056 {
2057 /* For the string instructions that allow a segment override
2058 on one of their operands, the default segment is ds. */
2059 default_seg = &ds;
2060 }
2061
2062 /* If a segment was explicitly specified,
2063 and the specified segment is not the default,
2064 use an opcode prefix to select it.
2065 If we never figured out what the default segment is,
2066 then default_seg will be zero at this point,
2067 and the specified segment prefix will always be used. */
2068 if ((i.seg[0]) && (i.seg[0] != default_seg))
2069 {
2070 if (! add_prefix (i.seg[0]->seg_prefix))
2071 return;
2072 }
2073 }
2074 else if ((i.tm.opcode_modifier & Ugh) != 0)
2075 {
24eab124
AM
2076 /* UnixWare fsub no args is alias for fsubp, fadd -> faddp, etc. */
2077 as_warn (_("translating to `%sp'"), i.tm.name);
252b5132
RH
2078 }
2079 }
2080
2081 /* Handle conversion of 'int $3' --> special int3 insn. */
2082 if (i.tm.base_opcode == INT_OPCODE && i.imms[0]->X_add_number == 3)
2083 {
2084 i.tm.base_opcode = INT3_OPCODE;
2085 i.imm_operands = 0;
2086 }
2087
2f66722d
AM
2088 if ((i.tm.opcode_modifier & (Jump | JumpByte | JumpDword))
2089 && i.disps[0]->X_op == O_constant)
2090 {
2091 /* Convert "jmp constant" (and "call constant") to a jump (call) to
2092 the absolute address given by the constant. Since ix86 jumps and
2093 calls are pc relative, we need to generate a reloc. */
2094 i.disps[0]->X_add_symbol = &abs_symbol;
2095 i.disps[0]->X_op = O_symbol;
2096 }
2097
252b5132
RH
2098 /* We are ready to output the insn. */
2099 {
2100 register char *p;
2101
2102 /* Output jumps. */
2103 if (i.tm.opcode_modifier & Jump)
2104 {
a217f122
AM
2105 int size;
2106 int code16;
2107 int prefix;
252b5132 2108
a217f122
AM
2109 code16 = 0;
2110 if (flag_16bit_code)
2111 code16 = CODE16;
2112
2113 prefix = 0;
2114 if (i.prefix[DATA_PREFIX])
252b5132 2115 {
a217f122 2116 prefix = 1;
252b5132 2117 i.prefixes -= 1;
a217f122 2118 code16 ^= CODE16;
252b5132 2119 }
252b5132 2120
a217f122
AM
2121 size = 4;
2122 if (code16)
2123 size = 2;
2124
2125 if (i.prefixes != 0 && !intel_syntax)
252b5132
RH
2126 as_warn (_("skipping prefixes on this instruction"));
2127
2f66722d
AM
2128 /* It's always a symbol; End frag & setup for relax.
2129 Make sure there is enough room in this frag for the largest
2130 instruction we may generate in md_convert_frag. This is 2
2131 bytes for the opcode and room for the prefix and largest
2132 displacement. */
2133 frag_grow (prefix + 2 + size);
2134 insn_size += prefix + 1;
2135 /* Prefix and 1 opcode byte go in fr_fix. */
2136 p = frag_more (prefix + 1);
2137 if (prefix)
2138 *p++ = DATA_PREFIX_OPCODE;
2139 *p = i.tm.base_opcode;
2140 /* 1 possible extra opcode + displacement go in fr_var. */
2141 frag_var (rs_machine_dependent,
2142 1 + size,
2143 1,
2144 ((unsigned char) *p == JUMP_PC_RELATIVE
2145 ? ENCODE_RELAX_STATE (UNCOND_JUMP, SMALL) | code16
2146 : ENCODE_RELAX_STATE (COND_JUMP, SMALL) | code16),
2147 i.disps[0]->X_add_symbol,
2148 i.disps[0]->X_add_number,
2149 p);
252b5132
RH
2150 }
2151 else if (i.tm.opcode_modifier & (JumpByte | JumpDword))
2152 {
a217f122 2153 int size;
252b5132 2154
a217f122 2155 if (i.tm.opcode_modifier & JumpByte)
252b5132 2156 {
a217f122
AM
2157 /* This is a loop or jecxz type instruction. */
2158 size = 1;
252b5132
RH
2159 if (i.prefix[ADDR_PREFIX])
2160 {
2161 insn_size += 1;
2162 FRAG_APPEND_1_CHAR (ADDR_PREFIX_OPCODE);
2163 i.prefixes -= 1;
2164 }
2165 }
2166 else
2167 {
a217f122
AM
2168 int code16;
2169
2170 code16 = 0;
2171 if (flag_16bit_code)
2172 code16 = CODE16;
252b5132
RH
2173
2174 if (i.prefix[DATA_PREFIX])
2175 {
2176 insn_size += 1;
2177 FRAG_APPEND_1_CHAR (DATA_PREFIX_OPCODE);
2178 i.prefixes -= 1;
a217f122 2179 code16 ^= CODE16;
252b5132 2180 }
252b5132 2181
a217f122 2182 size = 4;
252b5132
RH
2183 if (code16)
2184 size = 2;
2185 }
2186
a217f122 2187 if (i.prefixes != 0 && !intel_syntax)
252b5132
RH
2188 as_warn (_("skipping prefixes on this instruction"));
2189
2190 if (fits_in_unsigned_byte (i.tm.base_opcode))
2191 {
2192 insn_size += 1 + size;
2193 p = frag_more (1 + size);
2194 }
2195 else
2196 {
a217f122
AM
2197 /* opcode can be at most two bytes */
2198 insn_size += 2 + size;
252b5132
RH
2199 p = frag_more (2 + size);
2200 *p++ = (i.tm.base_opcode >> 8) & 0xff;
2201 }
2202 *p++ = i.tm.base_opcode & 0xff;
2203
2f66722d
AM
2204 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
2205 i.disps[0], 1, reloc (size, 1, i.disp_reloc[0]));
252b5132
RH
2206 }
2207 else if (i.tm.opcode_modifier & JumpInterSegment)
2208 {
2209 int size;
2210 int reloc_type;
a217f122
AM
2211 int prefix;
2212 int code16;
252b5132 2213
a217f122
AM
2214 code16 = 0;
2215 if (flag_16bit_code)
2216 code16 = CODE16;
2217
2218 prefix = 0;
2219 if (i.prefix[DATA_PREFIX])
252b5132 2220 {
a217f122 2221 prefix = 1;
252b5132 2222 i.prefixes -= 1;
a217f122 2223 code16 ^= CODE16;
252b5132 2224 }
252b5132
RH
2225
2226 size = 4;
2227 reloc_type = BFD_RELOC_32;
2228 if (code16)
2229 {
2230 size = 2;
2231 reloc_type = BFD_RELOC_16;
2232 }
2233
a217f122 2234 if (i.prefixes != 0 && !intel_syntax)
252b5132
RH
2235 as_warn (_("skipping prefixes on this instruction"));
2236
2237 insn_size += prefix + 1 + 2 + size; /* 1 opcode; 2 segment; offset */
2238 p = frag_more (prefix + 1 + 2 + size);
2239 if (prefix)
2240 *p++ = DATA_PREFIX_OPCODE;
2241 *p++ = i.tm.base_opcode;
2242 if (i.imms[1]->X_op == O_constant)
2243 {
2244 long n = (long) i.imms[1]->X_add_number;
2245
2246 if (size == 2 && !fits_in_unsigned_word (n))
2247 {
2248 as_bad (_("16-bit jump out of range"));
2249 return;
2250 }
2251 md_number_to_chars (p, (valueT) n, size);
2252 }
2253 else
2254 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
2255 i.imms[1], 0, reloc_type);
2256 if (i.imms[0]->X_op != O_constant)
2257 as_bad (_("can't handle non absolute segment in `%s'"),
2258 i.tm.name);
2259 md_number_to_chars (p + size, (valueT) i.imms[0]->X_add_number, 2);
2260 }
2261 else
2262 {
2263 /* Output normal instructions here. */
2264 unsigned char *q;
2265
2266 /* The prefix bytes. */
2267 for (q = i.prefix;
2268 q < i.prefix + sizeof (i.prefix) / sizeof (i.prefix[0]);
2269 q++)
2270 {
2271 if (*q)
2272 {
2273 insn_size += 1;
2274 p = frag_more (1);
2275 md_number_to_chars (p, (valueT) *q, 1);
2276 }
2277 }
2278
2279 /* Now the opcode; be careful about word order here! */
2280 if (fits_in_unsigned_byte (i.tm.base_opcode))
2281 {
2282 insn_size += 1;
2283 FRAG_APPEND_1_CHAR (i.tm.base_opcode);
2284 }
2285 else if (fits_in_unsigned_word (i.tm.base_opcode))
2286 {
2287 insn_size += 2;
2288 p = frag_more (2);
2289 /* put out high byte first: can't use md_number_to_chars! */
2290 *p++ = (i.tm.base_opcode >> 8) & 0xff;
2291 *p = i.tm.base_opcode & 0xff;
2292 }
2293 else
2294 { /* opcode is either 3 or 4 bytes */
2295 if (i.tm.base_opcode & 0xff000000)
2296 {
2297 insn_size += 4;
2298 p = frag_more (4);
2299 *p++ = (i.tm.base_opcode >> 24) & 0xff;
2300 }
2301 else
2302 {
2303 insn_size += 3;
2304 p = frag_more (3);
2305 }
2306 *p++ = (i.tm.base_opcode >> 16) & 0xff;
2307 *p++ = (i.tm.base_opcode >> 8) & 0xff;
2308 *p = (i.tm.base_opcode) & 0xff;
2309 }
2310
2311 /* Now the modrm byte and sib byte (if present). */
2312 if (i.tm.opcode_modifier & Modrm)
2313 {
2314 insn_size += 1;
2315 p = frag_more (1);
2316 md_number_to_chars (p,
2317 (valueT) (i.rm.regmem << 0
2318 | i.rm.reg << 3
2319 | i.rm.mode << 6),
2320 1);
2321 /* If i.rm.regmem == ESP (4)
2322 && i.rm.mode != (Register mode)
2323 && not 16 bit
2324 ==> need second modrm byte. */
2325 if (i.rm.regmem == ESCAPE_TO_TWO_BYTE_ADDRESSING
2326 && i.rm.mode != 3
2327 && !(i.base_reg && (i.base_reg->reg_type & Reg16) != 0))
2328 {
2329 insn_size += 1;
2330 p = frag_more (1);
2331 md_number_to_chars (p,
2332 (valueT) (i.sib.base << 0
2333 | i.sib.index << 3
2334 | i.sib.scale << 6),
2335 1);
2336 }
2337 }
2338
2339 if (i.disp_operands)
2340 {
2341 register unsigned int n;
2342
2343 for (n = 0; n < i.operands; n++)
2344 {
2345 if (i.disps[n])
2346 {
2347 if (i.disps[n]->X_op == O_constant)
2348 {
b4cac588
AM
2349 int size = 4;
2350 long val = (long) i.disps[n]->X_add_number;
2351
2352 if (i.types[n] & (Disp8 | Disp16))
252b5132 2353 {
b4cac588
AM
2354 long mask;
2355
2356 size = 2;
2357 mask = ~ (long) 0xffff;
2358 if (i.types[n] & Disp8)
2359 {
2360 size = 1;
2361 mask = ~ (long) 0xff;
2362 }
2363
2364 if ((val & mask) != 0 && (val & mask) != mask)
24eab124
AM
2365 as_warn (_("%ld shortened to %ld"),
2366 val, val & ~mask);
252b5132 2367 }
b4cac588
AM
2368 insn_size += size;
2369 p = frag_more (size);
2370 md_number_to_chars (p, (valueT) val, size);
252b5132
RH
2371 }
2372 else if (i.types[n] & Disp32)
2373 {
2374 insn_size += 4;
2375 p = frag_more (4);
2376 fix_new_exp (frag_now, p - frag_now->fr_literal, 4,
2377 i.disps[n], 0,
2378 TC_RELOC (i.disp_reloc[n], BFD_RELOC_32));
2379 }
2380 else
2381 { /* must be Disp16 */
2382 insn_size += 2;
2383 p = frag_more (2);
2384 fix_new_exp (frag_now, p - frag_now->fr_literal, 2,
2385 i.disps[n], 0,
2386 TC_RELOC (i.disp_reloc[n], BFD_RELOC_16));
2387 }
2388 }
2389 }
2390 } /* end displacement output */
2391
2392 /* output immediate */
2393 if (i.imm_operands)
2394 {
2395 register unsigned int n;
2396
2397 for (n = 0; n < i.operands; n++)
2398 {
2399 if (i.imms[n])
2400 {
2401 if (i.imms[n]->X_op == O_constant)
2402 {
b4cac588
AM
2403 int size = 4;
2404 long val = (long) i.imms[n]->X_add_number;
2405
2406 if (i.types[n] & (Imm8 | Imm8S | Imm16))
252b5132 2407 {
b4cac588
AM
2408 long mask;
2409
2410 size = 2;
2411 mask = ~ (long) 0xffff;
2412 if (i.types[n] & (Imm8 | Imm8S))
2413 {
2414 size = 1;
2415 mask = ~ (long) 0xff;
2416 }
2417 if ((val & mask) != 0 && (val & mask) != mask)
24eab124
AM
2418 as_warn (_("%ld shortened to %ld"),
2419 val, val & ~mask);
252b5132 2420 }
b4cac588
AM
2421 insn_size += size;
2422 p = frag_more (size);
2423 md_number_to_chars (p, (valueT) val, size);
252b5132
RH
2424 }
2425 else
2426 { /* not absolute_section */
2427 /* Need a 32-bit fixup (don't support 8bit
2428 non-absolute ims). Try to support other
2429 sizes ... */
2430 int r_type;
2431 int size;
2432 int pcrel = 0;
2433
2434 if (i.types[n] & (Imm8 | Imm8S))
2435 size = 1;
2436 else if (i.types[n] & Imm16)
2437 size = 2;
2438 else
2439 size = 4;
2440 insn_size += size;
2441 p = frag_more (size);
2442 r_type = reloc (size, 0, i.disp_reloc[0]);
2443#ifdef BFD_ASSEMBLER
2444 if (r_type == BFD_RELOC_32
2445 && GOT_symbol
2446 && GOT_symbol == i.imms[n]->X_add_symbol
2447 && (i.imms[n]->X_op == O_symbol
2448 || (i.imms[n]->X_op == O_add
49309057
ILT
2449 && ((symbol_get_value_expression
2450 (i.imms[n]->X_op_symbol)->X_op)
252b5132
RH
2451 == O_subtract))))
2452 {
2453 r_type = BFD_RELOC_386_GOTPC;
2454 i.imms[n]->X_add_number += 3;
2455 }
2456#endif
2457 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
2458 i.imms[n], pcrel, r_type);
2459 }
2460 }
2461 }
2462 } /* end immediate output */
2463 }
2464
2465#ifdef DEBUG386
2466 if (flag_debug)
2467 {
2468 pi (line, &i);
2469 }
2470#endif /* DEBUG386 */
2471 }
2472}
2473\f
252b5132
RH
2474static int i386_immediate PARAMS ((char *));
2475
2476static int
2477i386_immediate (imm_start)
2478 char *imm_start;
2479{
2480 char *save_input_line_pointer;
2481 segT exp_seg = 0;
2482 expressionS * exp;
2483
2484 if (i.imm_operands == MAX_IMMEDIATE_OPERANDS)
2485 {
2486 as_bad (_("Only 1 or 2 immediate operands are allowed"));
2487 return 0;
2488 }
2489
2490 exp = &im_expressions[i.imm_operands++];
2491 i.imms[this_operand] = exp;
2492
2493 if (is_space_char (*imm_start))
2494 ++imm_start;
2495
2496 save_input_line_pointer = input_line_pointer;
2497 input_line_pointer = imm_start;
2498
2499#ifndef LEX_AT
24eab124
AM
2500 {
2501 /*
2502 * We can have operands of the form
2503 * <symbol>@GOTOFF+<nnn>
2504 * Take the easy way out here and copy everything
2505 * into a temporary buffer...
2506 */
2507 register char *cp;
2508
2509 cp = strchr (input_line_pointer, '@');
2510 if (cp != NULL)
2511 {
2512 char *tmpbuf;
2513 int len = 0;
2514 int first;
2515
2516 /* GOT relocations are not supported in 16 bit mode */
2517 if (flag_16bit_code)
2518 as_bad (_("GOT relocations not supported in 16 bit mode"));
2519
2520 if (GOT_symbol == NULL)
2521 GOT_symbol = symbol_find_or_make (GLOBAL_OFFSET_TABLE_NAME);
2522
2523 if (strncmp (cp + 1, "PLT", 3) == 0)
2524 {
2525 i.disp_reloc[this_operand] = BFD_RELOC_386_PLT32;
2526 len = 3;
2527 }
2528 else if (strncmp (cp + 1, "GOTOFF", 6) == 0)
2529 {
2530 i.disp_reloc[this_operand] = BFD_RELOC_386_GOTOFF;
2531 len = 6;
2532 }
2533 else if (strncmp (cp + 1, "GOT", 3) == 0)
2534 {
2535 i.disp_reloc[this_operand] = BFD_RELOC_386_GOT32;
2536 len = 3;
2537 }
2538 else
2539 as_bad (_("Bad reloc specifier in expression"));
2540
2541 /* Replace the relocation token with ' ', so that errors like
2542 foo@GOTOFF1 will be detected. */
2543 first = cp - input_line_pointer;
2544 tmpbuf = (char *) alloca (strlen(input_line_pointer));
2545 memcpy (tmpbuf, input_line_pointer, first);
2546 tmpbuf[first] = ' ';
2547 strcpy (tmpbuf + first + 1, cp + 1 + len);
2548 input_line_pointer = tmpbuf;
2549 }
2550 }
252b5132
RH
2551#endif
2552
2553 exp_seg = expression (exp);
2554
83183c0c 2555 SKIP_WHITESPACE ();
252b5132
RH
2556 if (*input_line_pointer)
2557 as_bad (_("Ignoring junk `%s' after expression"), input_line_pointer);
2558
2559 input_line_pointer = save_input_line_pointer;
2560
2561 if (exp->X_op == O_absent)
2562 {
2563 /* missing or bad expr becomes absolute 0 */
2564 as_bad (_("Missing or invalid immediate expression `%s' taken as 0"),
24eab124 2565 imm_start);
252b5132
RH
2566 exp->X_op = O_constant;
2567 exp->X_add_number = 0;
2568 exp->X_add_symbol = (symbolS *) 0;
2569 exp->X_op_symbol = (symbolS *) 0;
2570 i.types[this_operand] |= Imm;
2571 }
2572 else if (exp->X_op == O_constant)
2573 {
b4cac588
AM
2574 int bigimm = Imm32;
2575 if (flag_16bit_code ^ (i.prefix[DATA_PREFIX] != 0))
2576 bigimm = Imm16;
2577
252b5132 2578 i.types[this_operand] |=
b4cac588
AM
2579 (bigimm | smallest_imm_type ((long) exp->X_add_number));
2580
252b5132
RH
2581 /* If a suffix is given, this operand may be shortended. */
2582 switch (i.suffix)
24eab124
AM
2583 {
2584 case WORD_MNEM_SUFFIX:
2585 i.types[this_operand] |= Imm16;
2586 break;
2587 case BYTE_MNEM_SUFFIX:
2588 i.types[this_operand] |= Imm16 | Imm8 | Imm8S;
2589 break;
2590 }
252b5132
RH
2591 }
2592#ifdef OBJ_AOUT
2593 else if (exp_seg != text_section
24eab124
AM
2594 && exp_seg != data_section
2595 && exp_seg != bss_section
2596 && exp_seg != undefined_section
252b5132 2597#ifdef BFD_ASSEMBLER
24eab124 2598 && !bfd_is_com_section (exp_seg)
252b5132 2599#endif
24eab124 2600 )
252b5132 2601 {
252b5132
RH
2602 as_bad (_("Unimplemented segment type %d in operand"), exp_seg);
2603 return 0;
2604 }
2605#endif
2606 else
2607 {
2608 /* This is an address. The size of the address will be
24eab124
AM
2609 determined later, depending on destination register,
2610 suffix, or the default for the section. We exclude
2611 Imm8S here so that `push $foo' and other instructions
2612 with an Imm8S form will use Imm16 or Imm32. */
252b5132
RH
2613 i.types[this_operand] |= (Imm8 | Imm16 | Imm32);
2614 }
2615
2616 return 1;
2617}
2618
2619static int i386_scale PARAMS ((char *));
2620
2621static int
2622i386_scale (scale)
2623 char *scale;
2624{
2625 if (!isdigit (*scale))
2626 goto bad_scale;
2627
2628 switch (*scale)
2629 {
2630 case '0':
2631 case '1':
2632 i.log2_scale_factor = 0;
2633 break;
2634 case '2':
2635 i.log2_scale_factor = 1;
2636 break;
2637 case '4':
2638 i.log2_scale_factor = 2;
2639 break;
2640 case '8':
2641 i.log2_scale_factor = 3;
2642 break;
2643 default:
2644 bad_scale:
2645 as_bad (_("expecting scale factor of 1, 2, 4, or 8: got `%s'"),
24eab124 2646 scale);
252b5132
RH
2647 return 0;
2648 }
2649 if (i.log2_scale_factor != 0 && ! i.index_reg)
2650 {
2651 as_warn (_("scale factor of %d without an index register"),
24eab124 2652 1 << i.log2_scale_factor);
252b5132
RH
2653#if SCALE1_WHEN_NO_INDEX
2654 i.log2_scale_factor = 0;
2655#endif
2656 }
2657 return 1;
2658}
2659
2660static int i386_displacement PARAMS ((char *, char *));
2661
2662static int
2663i386_displacement (disp_start, disp_end)
2664 char *disp_start;
2665 char *disp_end;
2666{
2667 register expressionS *exp;
2668 segT exp_seg = 0;
2669 char *save_input_line_pointer;
2670 int bigdisp = Disp32;
2671
252b5132
RH
2672 if (flag_16bit_code ^ (i.prefix[ADDR_PREFIX] != 0))
2673 bigdisp = Disp16;
2674 i.types[this_operand] |= bigdisp;
2675
2676 exp = &disp_expressions[i.disp_operands];
2677 i.disps[this_operand] = exp;
2678 i.disp_reloc[this_operand] = NO_RELOC;
2679 i.disp_operands++;
2680 save_input_line_pointer = input_line_pointer;
2681 input_line_pointer = disp_start;
2682 END_STRING_AND_SAVE (disp_end);
2683
2684#ifndef GCC_ASM_O_HACK
2685#define GCC_ASM_O_HACK 0
2686#endif
2687#if GCC_ASM_O_HACK
2688 END_STRING_AND_SAVE (disp_end + 1);
2689 if ((i.types[this_operand] & BaseIndex) != 0
24eab124 2690 && displacement_string_end[-1] == '+')
252b5132
RH
2691 {
2692 /* This hack is to avoid a warning when using the "o"
24eab124
AM
2693 constraint within gcc asm statements.
2694 For instance:
2695
2696 #define _set_tssldt_desc(n,addr,limit,type) \
2697 __asm__ __volatile__ ( \
2698 "movw %w2,%0\n\t" \
2699 "movw %w1,2+%0\n\t" \
2700 "rorl $16,%1\n\t" \
2701 "movb %b1,4+%0\n\t" \
2702 "movb %4,5+%0\n\t" \
2703 "movb $0,6+%0\n\t" \
2704 "movb %h1,7+%0\n\t" \
2705 "rorl $16,%1" \
2706 : "=o"(*(n)) : "q" (addr), "ri"(limit), "i"(type))
2707
2708 This works great except that the output assembler ends
2709 up looking a bit weird if it turns out that there is
2710 no offset. You end up producing code that looks like:
2711
2712 #APP
2713 movw $235,(%eax)
2714 movw %dx,2+(%eax)
2715 rorl $16,%edx
2716 movb %dl,4+(%eax)
2717 movb $137,5+(%eax)
2718 movb $0,6+(%eax)
2719 movb %dh,7+(%eax)
2720 rorl $16,%edx
2721 #NO_APP
2722
2723 So here we provide the missing zero.
2724 */
2725
2726 *displacement_string_end = '0';
252b5132
RH
2727 }
2728#endif
2729#ifndef LEX_AT
24eab124
AM
2730 {
2731 /*
2732 * We can have operands of the form
2733 * <symbol>@GOTOFF+<nnn>
2734 * Take the easy way out here and copy everything
2735 * into a temporary buffer...
2736 */
2737 register char *cp;
2738
2739 cp = strchr (input_line_pointer, '@');
2740 if (cp != NULL)
2741 {
2742 char *tmpbuf;
2743 int len = 0;
2744 int first;
2745
2746 /* GOT relocations are not supported in 16 bit mode */
2747 if (flag_16bit_code)
2748 as_bad (_("GOT relocations not supported in 16 bit mode"));
2749
2750 if (GOT_symbol == NULL)
2751 GOT_symbol = symbol_find_or_make (GLOBAL_OFFSET_TABLE_NAME);
2752
2753 if (strncmp (cp + 1, "PLT", 3) == 0)
2754 {
2755 i.disp_reloc[this_operand] = BFD_RELOC_386_PLT32;
2756 len = 3;
2757 }
2758 else if (strncmp (cp + 1, "GOTOFF", 6) == 0)
2759 {
2760 i.disp_reloc[this_operand] = BFD_RELOC_386_GOTOFF;
2761 len = 6;
2762 }
2763 else if (strncmp (cp + 1, "GOT", 3) == 0)
2764 {
2765 i.disp_reloc[this_operand] = BFD_RELOC_386_GOT32;
2766 len = 3;
2767 }
2768 else
2769 as_bad (_("Bad reloc specifier in expression"));
2770
2771 /* Replace the relocation token with ' ', so that errors like
2772 foo@GOTOFF1 will be detected. */
2773 first = cp - input_line_pointer;
2774 tmpbuf = (char *) alloca (strlen(input_line_pointer));
2775 memcpy (tmpbuf, input_line_pointer, first);
2776 tmpbuf[first] = ' ';
2777 strcpy (tmpbuf + first + 1, cp + 1 + len);
2778 input_line_pointer = tmpbuf;
2779 }
2780 }
252b5132
RH
2781#endif
2782
24eab124 2783 exp_seg = expression (exp);
252b5132
RH
2784
2785#ifdef BFD_ASSEMBLER
24eab124
AM
2786 /* We do this to make sure that the section symbol is in
2787 the symbol table. We will ultimately change the relocation
2788 to be relative to the beginning of the section */
2789 if (i.disp_reloc[this_operand] == BFD_RELOC_386_GOTOFF)
2790 {
2791 if (S_IS_LOCAL(exp->X_add_symbol)
2792 && S_GET_SEGMENT (exp->X_add_symbol) != undefined_section)
2793 section_symbol (S_GET_SEGMENT (exp->X_add_symbol));
2794 assert (exp->X_op == O_symbol);
2795 exp->X_op = O_subtract;
2796 exp->X_op_symbol = GOT_symbol;
2797 i.disp_reloc[this_operand] = BFD_RELOC_32;
2798 }
252b5132
RH
2799#endif
2800
24eab124
AM
2801 SKIP_WHITESPACE ();
2802 if (*input_line_pointer)
2803 as_bad (_("Ignoring junk `%s' after expression"),
2804 input_line_pointer);
252b5132 2805#if GCC_ASM_O_HACK
24eab124 2806 RESTORE_END_STRING (disp_end + 1);
252b5132 2807#endif
24eab124
AM
2808 RESTORE_END_STRING (disp_end);
2809 input_line_pointer = save_input_line_pointer;
2810
2811 if (exp->X_op == O_constant)
2812 {
2813 if (fits_in_signed_byte (exp->X_add_number))
2814 i.types[this_operand] |= Disp8;
2815 }
252b5132 2816#ifdef OBJ_AOUT
24eab124
AM
2817 else if (exp_seg != text_section
2818 && exp_seg != data_section
2819 && exp_seg != bss_section
2820 && exp_seg != undefined_section)
2821 {
2822 as_bad (_ ("Unimplemented segment type %d in operand"), exp_seg);
2823 return 0;
2824 }
252b5132
RH
2825#endif
2826 return 1;
2827}
2828
2829static int i386_operand_modifier PARAMS ((char **, int));
2830
2831static int
2832i386_operand_modifier (op_string, got_a_float)
2833 char **op_string;
2834 int got_a_float;
2835{
24eab124
AM
2836 if (!strncasecmp (*op_string, "BYTE PTR", 8))
2837 {
2838 i.suffix = BYTE_MNEM_SUFFIX;
2839 *op_string += 8;
2840 return BYTE_PTR;
252b5132 2841
24eab124
AM
2842 }
2843 else if (!strncasecmp (*op_string, "WORD PTR", 8))
2844 {
2845 i.suffix = WORD_MNEM_SUFFIX;
2846 *op_string += 8;
2847 return WORD_PTR;
2848 }
252b5132 2849
24eab124
AM
2850 else if (!strncasecmp (*op_string, "DWORD PTR", 9))
2851 {
2852 if (got_a_float)
2853 i.suffix = SHORT_MNEM_SUFFIX;
2854 else
2855 i.suffix = DWORD_MNEM_SUFFIX;
2856 *op_string += 9;
2857 return DWORD_PTR;
2858 }
252b5132 2859
24eab124
AM
2860 else if (!strncasecmp (*op_string, "QWORD PTR", 9))
2861 {
2862 i.suffix = INTEL_DWORD_MNEM_SUFFIX;
2863 *op_string += 9;
2864 return QWORD_PTR;
2865 }
252b5132 2866
24eab124
AM
2867 else if (!strncasecmp (*op_string, "XWORD PTR", 9))
2868 {
2869 i.suffix = LONG_DOUBLE_MNEM_SUFFIX;
2870 *op_string += 9;
2871 return XWORD_PTR;
2872 }
252b5132 2873
24eab124
AM
2874 else if (!strncasecmp (*op_string, "SHORT", 5))
2875 {
2876 *op_string += 5;
2877 return SHORT;
2878 }
252b5132 2879
24eab124
AM
2880 else if (!strncasecmp (*op_string, "OFFSET FLAT:", 12))
2881 {
2882 *op_string += 12;
2883 return OFFSET_FLAT;
2884 }
252b5132 2885
24eab124
AM
2886 else if (!strncasecmp (*op_string, "FLAT", 4))
2887 {
2888 *op_string += 4;
2889 return FLAT;
2890 }
252b5132 2891
24eab124 2892 else return NONE_FOUND;
c3332e24 2893}
252b5132
RH
2894
2895static char * build_displacement_string PARAMS ((int, char *));
2896
2897static char *
2898build_displacement_string (initial_disp, op_string)
2899 int initial_disp;
2900 char *op_string;
2901{
2902 char *temp_string = (char *) malloc (strlen (op_string) + 1);
2903 char *end_of_operand_string;
2904 char *tc;
2905 char *temp_disp;
2906
2907 temp_string[0] = '\0';
2908 tc = end_of_operand_string = strchr (op_string, '[');
2909 if ( initial_disp && !end_of_operand_string)
2910 {
2911 strcpy (temp_string, op_string);
2912 return (temp_string);
2913 }
2914
2915 /* Build the whole displacement string */
2916 if (initial_disp)
2917 {
2918 strncpy (temp_string, op_string, end_of_operand_string - op_string);
2919 temp_string[end_of_operand_string - op_string] = '\0';
2920 temp_disp = tc;
2921 }
c3332e24 2922 else
252b5132
RH
2923 temp_disp = op_string;
2924
2925 while (*temp_disp != '\0')
2926 {
af6bdddf 2927 char *end_op;
252b5132
RH
2928 int add_minus = (*temp_disp == '-');
2929
2930 if (*temp_disp == '+' || *temp_disp == '-' || *temp_disp == '[')
24eab124 2931 temp_disp++;
252b5132
RH
2932
2933 if (is_space_char (*temp_disp))
24eab124 2934 temp_disp++;
252b5132
RH
2935
2936 /* Don't consider registers */
af6bdddf
AM
2937 if ( !((*temp_disp == REGISTER_PREFIX || allow_naked_reg)
2938 && parse_register (temp_disp, &end_op)) )
24eab124
AM
2939 {
2940 char *string_start = temp_disp;
2941
2942 while (*temp_disp != ']'
2943 && *temp_disp != '+'
2944 && *temp_disp != '-'
2945 && *temp_disp != '*')
2946 ++temp_disp;
2947
2948 if (add_minus)
2949 strcat (temp_string, "-");
2950 else
2951 strcat (temp_string, "+");
2952
2953 strncat (temp_string, string_start, temp_disp - string_start);
2954 if (*temp_disp == '+' || *temp_disp == '-')
2955 --temp_disp;
2956 }
252b5132
RH
2957
2958 while (*temp_disp != '\0'
24eab124
AM
2959 && *temp_disp != '+'
2960 && *temp_disp != '-')
2961 ++temp_disp;
252b5132
RH
2962 }
2963
2964 return temp_string;
2965}
2966
2967static int i386_parse_seg PARAMS ((char *));
2968
2969static int
2970i386_parse_seg (op_string)
2971 char *op_string;
2972{
2973 if (is_space_char (*op_string))
2974 ++op_string;
2975
2976 /* Should be one of es, cs, ss, ds fs or gs */
2977 switch (*op_string++)
2978 {
2979 case 'e':
2980 i.seg[i.mem_operands] = &es;
2981 break;
2982 case 'c':
2983 i.seg[i.mem_operands] = &cs;
2984 break;
2985 case 's':
2986 i.seg[i.mem_operands] = &ss;
2987 break;
2988 case 'd':
2989 i.seg[i.mem_operands] = &ds;
2990 break;
2991 case 'f':
2992 i.seg[i.mem_operands] = &fs;
2993 break;
2994 case 'g':
2995 i.seg[i.mem_operands] = &gs;
2996 break;
2997 default:
2998 as_bad (_("bad segment name `%s'"), op_string);
2999 return 0;
3000 }
3001
3002 if (*op_string++ != 's')
3003 {
24eab124
AM
3004 as_bad (_("bad segment name `%s'"), op_string);
3005 return 0;
252b5132
RH
3006 }
3007
3008 if (is_space_char (*op_string))
3009 ++op_string;
3010
3011 if (*op_string != ':')
3012 {
24eab124
AM
3013 as_bad (_("bad segment name `%s'"), op_string);
3014 return 0;
252b5132
RH
3015 }
3016
c3332e24
AM
3017 return 1;
3018
252b5132
RH
3019}
3020
eecb386c 3021static int i386_index_check PARAMS((const char *));
252b5132 3022
eecb386c
AM
3023/* Make sure the memory operand we've been dealt is valid.
3024 Returns 1 on success, 0 on a failure.
3025*/
252b5132 3026static int
eecb386c
AM
3027i386_index_check (operand_string)
3028 const char *operand_string;
252b5132 3029{
24eab124 3030#if INFER_ADDR_PREFIX
eecb386c
AM
3031 int fudged = 0;
3032
24eab124
AM
3033 tryprefix:
3034#endif
3035 if (flag_16bit_code ^ (i.prefix[ADDR_PREFIX] != 0) ?
3036 /* 16 bit mode checks */
3037 ((i.base_reg
3038 && ((i.base_reg->reg_type & (Reg16|BaseIndex))
3039 != (Reg16|BaseIndex)))
3040 || (i.index_reg
3041 && (((i.index_reg->reg_type & (Reg16|BaseIndex))
3042 != (Reg16|BaseIndex))
3043 || ! (i.base_reg
3044 && i.base_reg->reg_num < 6
3045 && i.index_reg->reg_num >= 6
3046 && i.log2_scale_factor == 0)))) :
3047 /* 32 bit mode checks */
3048 ((i.base_reg
3049 && (i.base_reg->reg_type & Reg32) == 0)
3050 || (i.index_reg
3051 && ((i.index_reg->reg_type & (Reg32|BaseIndex))
3052 != (Reg32|BaseIndex)))))
3053 {
3054#if INFER_ADDR_PREFIX
eecb386c 3055 if (i.prefix[ADDR_PREFIX] == 0 && stackop_size != '\0')
24eab124
AM
3056 {
3057 i.prefix[ADDR_PREFIX] = ADDR_PREFIX_OPCODE;
3058 i.prefixes += 1;
b23bac36
AM
3059 /* Change the size of any displacement too. At most one of
3060 Disp16 or Disp32 is set.
3061 FIXME. There doesn't seem to be any real need for separate
3062 Disp16 and Disp32 flags. The same goes for Imm16 and Imm32.
3063 Removing them would probably clean up the code quite a lot.
3064 */
3065 if (i.types[this_operand] & (Disp16|Disp32))
3066 i.types[this_operand] ^= (Disp16|Disp32);
eecb386c 3067 fudged = 1;
24eab124
AM
3068 goto tryprefix;
3069 }
eecb386c
AM
3070 if (fudged)
3071 as_bad (_("`%s' is not a valid base/index expression"),
3072 operand_string);
3073 else
c388dee8 3074#endif
eecb386c
AM
3075 as_bad (_("`%s' is not a valid %s bit base/index expression"),
3076 operand_string,
3077 flag_16bit_code ^ (i.prefix[ADDR_PREFIX] != 0) ? "16" : "32");
3078 return 0;
24eab124
AM
3079 }
3080 return 1;
3081}
252b5132 3082
24eab124
AM
3083static int i386_intel_memory_operand PARAMS ((char *));
3084
3085static int
3086i386_intel_memory_operand (operand_string)
3087 char *operand_string;
3088{
3089 char *op_string = operand_string;
252b5132
RH
3090 char *end_of_operand_string;
3091
24eab124
AM
3092 if ((i.mem_operands == 1
3093 && (current_templates->start->opcode_modifier & IsString) == 0)
3094 || i.mem_operands == 2)
252b5132 3095 {
24eab124
AM
3096 as_bad (_("too many memory references for `%s'"),
3097 current_templates->start->name);
3098 return 0;
252b5132
RH
3099 }
3100
3101 /* Look for displacement preceding open bracket */
3102 if (*op_string != '[')
3103 {
3104 char *end_seg;
3105 char *temp_string;
3106
3107 end_seg = strchr (op_string, ':');
3108 if (end_seg)
24eab124
AM
3109 {
3110 if (!i386_parse_seg (op_string))
3111 return 0;
3112 op_string = end_seg + 1;
3113 }
252b5132
RH
3114
3115 temp_string = build_displacement_string (true, op_string);
24eab124
AM
3116
3117 if (i.disp_operands == 0 &&
3118 !i386_displacement (temp_string, temp_string + strlen (temp_string)))
3119 return 0;
252b5132
RH
3120
3121 end_of_operand_string = strchr (op_string, '[');
3122 if (!end_of_operand_string)
24eab124 3123 end_of_operand_string = op_string + strlen (op_string);
252b5132
RH
3124
3125 if (is_space_char (*end_of_operand_string))
24eab124 3126 --end_of_operand_string;
252b5132
RH
3127
3128 op_string = end_of_operand_string;
24eab124 3129 }
252b5132
RH
3130
3131 if (*op_string == '[')
3132 {
3133 ++op_string;
3134
3135 /* Pick off each component and figure out where it belongs */
3136
3137 end_of_operand_string = op_string;
3138
3139 while (*op_string != ']')
24eab124 3140 {
af6bdddf
AM
3141 const reg_entry *temp_reg;
3142 char *end_op;
3143 char *temp_string;
24eab124
AM
3144
3145 while (*end_of_operand_string != '+'
3146 && *end_of_operand_string != '-'
3147 && *end_of_operand_string != '*'
3148 && *end_of_operand_string != ']')
3149 end_of_operand_string++;
3150
af6bdddf
AM
3151 temp_string = op_string;
3152 if (*temp_string == '+')
24eab124 3153 {
af6bdddf 3154 ++temp_string;
24eab124
AM
3155 if (is_space_char (*temp_string))
3156 ++temp_string;
24eab124
AM
3157 }
3158
af6bdddf
AM
3159 if ((*temp_string == REGISTER_PREFIX || allow_naked_reg)
3160 && (temp_reg = parse_register (temp_string, &end_op)) != NULL)
24eab124 3161 {
24eab124
AM
3162 if (i.base_reg == NULL)
3163 i.base_reg = temp_reg;
3164 else
3165 i.index_reg = temp_reg;
3166
3167 i.types[this_operand] |= BaseIndex;
24eab124 3168 }
af6bdddf 3169 else if (*temp_string == REGISTER_PREFIX)
24eab124 3170 {
af6bdddf
AM
3171 as_bad (_("bad register name `%s'"), temp_string);
3172 return 0;
3173 }
3174 else if (is_digit_char (*op_string)
3175 || *op_string == '+' || *op_string == '-')
3176 {
3177 temp_string = build_displacement_string (false, op_string);
24eab124
AM
3178
3179 if (*temp_string == '+')
3180 ++temp_string;
3181
3182 if (i.disp_operands == 0 &&
3183 !i386_displacement (temp_string, temp_string + strlen (temp_string)))
3184 return 0;
3185
3186 ++op_string;
3187 end_of_operand_string = op_string;
3188 while (*end_of_operand_string != ']'
3189 && *end_of_operand_string != '+'
3190 && *end_of_operand_string != '-'
3191 && *end_of_operand_string != '*')
3192 ++end_of_operand_string;
3193 }
3194 else if (*op_string == '*')
3195 {
3196 ++op_string;
3197
3198 if (i.base_reg && !i.index_reg)
3199 {
3200 i.index_reg = i.base_reg;
3201 i.base_reg = 0;
3202 }
3203
3204 if (!i386_scale (op_string))
3205 return 0;
3206 }
3207 op_string = end_of_operand_string;
3208 ++end_of_operand_string;
3209 }
3210 }
3211
eecb386c
AM
3212 if (i386_index_check (operand_string) == 0)
3213 return 0;
252b5132 3214
24eab124 3215 i.mem_operands++;
252b5132
RH
3216 return 1;
3217}
3218
252b5132
RH
3219static int
3220i386_intel_operand (operand_string, got_a_float)
3221 char *operand_string;
3222 int got_a_float;
3223{
af6bdddf
AM
3224 const reg_entry * r;
3225 char *end_op;
252b5132
RH
3226 char *op_string = operand_string;
3227
3228 int operand_modifier = i386_operand_modifier (&op_string, got_a_float);
3229 if (is_space_char (*op_string))
3230 ++op_string;
3231
3232 switch (operand_modifier)
3233 {
3234 case BYTE_PTR:
3235 case WORD_PTR:
3236 case DWORD_PTR:
3237 case QWORD_PTR:
3238 case XWORD_PTR:
252b5132 3239 if (!i386_intel_memory_operand (op_string))
24eab124 3240 return 0;
252b5132
RH
3241 break;
3242
3243 case FLAT:
252b5132
RH
3244 case OFFSET_FLAT:
3245 if (!i386_immediate (op_string))
24eab124 3246 return 0;
252b5132
RH
3247 break;
3248
3249 case SHORT:
252b5132 3250 case NONE_FOUND:
c3332e24
AM
3251 /* Should be register or immediate */
3252 if (is_digit_char (*op_string)
3253 && strchr (op_string, '[') == 0)
3254 {
3255 if (!i386_immediate (op_string))
3256 return 0;
3257 }
af6bdddf
AM
3258 else if ((*op_string == REGISTER_PREFIX || allow_naked_reg)
3259 && (r = parse_register (op_string, &end_op)) != NULL)
c3332e24 3260 {
c3332e24
AM
3261 /* Check for a segment override by searching for ':' after a
3262 segment register. */
3263 op_string = end_op;
3264 if (is_space_char (*op_string))
3265 ++op_string;
3266 if (*op_string == ':' && (r->reg_type & (SReg2 | SReg3)))
3267 {
3268 switch (r->reg_num)
3269 {
3270 case 0:
3271 i.seg[i.mem_operands] = &es;
3272 break;
3273 case 1:
3274 i.seg[i.mem_operands] = &cs;
3275 break;
3276 case 2:
3277 i.seg[i.mem_operands] = &ss;
3278 break;
3279 case 3:
3280 i.seg[i.mem_operands] = &ds;
3281 break;
3282 case 4:
3283 i.seg[i.mem_operands] = &fs;
3284 break;
3285 case 5:
3286 i.seg[i.mem_operands] = &gs;
3287 break;
3288 }
252b5132 3289
c3332e24
AM
3290 }
3291 i.types[this_operand] |= r->reg_type & ~BaseIndex;
3292 i.regs[this_operand] = r;
3293 i.reg_operands++;
3294 }
af6bdddf 3295 else if (*op_string == REGISTER_PREFIX)
c3332e24 3296 {
af6bdddf
AM
3297 as_bad (_("bad register name `%s'"), op_string);
3298 return 0;
c3332e24 3299 }
af6bdddf
AM
3300 else if (!i386_intel_memory_operand (op_string))
3301 return 0;
3302
c3332e24 3303 break;
c3332e24 3304 } /* end switch */
24eab124 3305
252b5132
RH
3306 return 1;
3307}
3308
3309/* Parse OPERAND_STRING into the i386_insn structure I. Returns non-zero
3310 on error. */
3311
252b5132
RH
3312static int
3313i386_operand (operand_string)
3314 char *operand_string;
3315{
af6bdddf
AM
3316 const reg_entry *r;
3317 char *end_op;
24eab124 3318 char *op_string = operand_string;
252b5132 3319
24eab124 3320 if (is_space_char (*op_string))
252b5132
RH
3321 ++op_string;
3322
24eab124
AM
3323 /* We check for an absolute prefix (differentiating,
3324 for example, 'jmp pc_relative_label' from 'jmp *absolute_label'. */
3325 if (*op_string == ABSOLUTE_PREFIX)
3326 {
3327 ++op_string;
3328 if (is_space_char (*op_string))
3329 ++op_string;
3330 i.types[this_operand] |= JumpAbsolute;
3331 }
252b5132 3332
24eab124 3333 /* Check if operand is a register. */
af6bdddf
AM
3334 if ((*op_string == REGISTER_PREFIX || allow_naked_reg)
3335 && (r = parse_register (op_string, &end_op)) != NULL)
24eab124 3336 {
24eab124
AM
3337 /* Check for a segment override by searching for ':' after a
3338 segment register. */
3339 op_string = end_op;
3340 if (is_space_char (*op_string))
3341 ++op_string;
3342 if (*op_string == ':' && (r->reg_type & (SReg2 | SReg3)))
3343 {
3344 switch (r->reg_num)
3345 {
3346 case 0:
3347 i.seg[i.mem_operands] = &es;
3348 break;
3349 case 1:
3350 i.seg[i.mem_operands] = &cs;
3351 break;
3352 case 2:
3353 i.seg[i.mem_operands] = &ss;
3354 break;
3355 case 3:
3356 i.seg[i.mem_operands] = &ds;
3357 break;
3358 case 4:
3359 i.seg[i.mem_operands] = &fs;
3360 break;
3361 case 5:
3362 i.seg[i.mem_operands] = &gs;
3363 break;
3364 }
252b5132 3365
24eab124 3366 /* Skip the ':' and whitespace. */
252b5132
RH
3367 ++op_string;
3368 if (is_space_char (*op_string))
24eab124 3369 ++op_string;
252b5132 3370
24eab124
AM
3371 if (!is_digit_char (*op_string)
3372 && !is_identifier_char (*op_string)
3373 && *op_string != '('
3374 && *op_string != ABSOLUTE_PREFIX)
3375 {
3376 as_bad (_("bad memory operand `%s'"), op_string);
3377 return 0;
3378 }
3379 /* Handle case of %es:*foo. */
3380 if (*op_string == ABSOLUTE_PREFIX)
3381 {
3382 ++op_string;
3383 if (is_space_char (*op_string))
3384 ++op_string;
3385 i.types[this_operand] |= JumpAbsolute;
3386 }
3387 goto do_memory_reference;
3388 }
3389 if (*op_string)
3390 {
3391 as_bad (_("Junk `%s' after register"), op_string);
3392 return 0;
3393 }
3394 i.types[this_operand] |= r->reg_type & ~BaseIndex;
3395 i.regs[this_operand] = r;
3396 i.reg_operands++;
3397 }
af6bdddf
AM
3398 else if (*op_string == REGISTER_PREFIX)
3399 {
3400 as_bad (_("bad register name `%s'"), op_string);
3401 return 0;
3402 }
24eab124
AM
3403 else if (*op_string == IMMEDIATE_PREFIX)
3404 { /* ... or an immediate */
3405 ++op_string;
3406 if (i.types[this_operand] & JumpAbsolute)
3407 {
3408 as_bad (_("Immediate operand illegal with absolute jump"));
3409 return 0;
3410 }
3411 if (!i386_immediate (op_string))
3412 return 0;
3413 }
3414 else if (is_digit_char (*op_string)
3415 || is_identifier_char (*op_string)
3416 || *op_string == '(' )
3417 {
3418 /* This is a memory reference of some sort. */
af6bdddf 3419 char *base_string;
252b5132 3420
24eab124 3421 /* Start and end of displacement string expression (if found). */
eecb386c
AM
3422 char *displacement_string_start;
3423 char *displacement_string_end;
252b5132 3424
24eab124 3425 do_memory_reference:
24eab124
AM
3426 if ((i.mem_operands == 1
3427 && (current_templates->start->opcode_modifier & IsString) == 0)
3428 || i.mem_operands == 2)
3429 {
3430 as_bad (_("too many memory references for `%s'"),
3431 current_templates->start->name);
3432 return 0;
3433 }
252b5132 3434
24eab124
AM
3435 /* Check for base index form. We detect the base index form by
3436 looking for an ')' at the end of the operand, searching
3437 for the '(' matching it, and finding a REGISTER_PREFIX or ','
3438 after the '('. */
af6bdddf 3439 base_string = op_string + strlen (op_string);
c3332e24 3440
af6bdddf
AM
3441 --base_string;
3442 if (is_space_char (*base_string))
3443 --base_string;
252b5132 3444
af6bdddf
AM
3445 /* If we only have a displacement, set-up for it to be parsed later. */
3446 displacement_string_start = op_string;
3447 displacement_string_end = base_string + 1;
252b5132 3448
24eab124
AM
3449 if (*base_string == ')')
3450 {
af6bdddf 3451 char *temp_string;
24eab124
AM
3452 unsigned int parens_balanced = 1;
3453 /* We've already checked that the number of left & right ()'s are
3454 equal, so this loop will not be infinite. */
3455 do
3456 {
3457 base_string--;
3458 if (*base_string == ')')
3459 parens_balanced++;
3460 if (*base_string == '(')
3461 parens_balanced--;
3462 }
3463 while (parens_balanced);
c3332e24 3464
af6bdddf 3465 temp_string = base_string;
c3332e24 3466
24eab124 3467 /* Skip past '(' and whitespace. */
252b5132
RH
3468 ++base_string;
3469 if (is_space_char (*base_string))
24eab124 3470 ++base_string;
252b5132 3471
af6bdddf
AM
3472 if (*base_string == ','
3473 || ((*base_string == REGISTER_PREFIX || allow_naked_reg)
3474 && (i.base_reg = parse_register (base_string, &end_op)) != NULL))
252b5132 3475 {
af6bdddf 3476 displacement_string_end = temp_string;
252b5132 3477
af6bdddf 3478 i.types[this_operand] |= BaseIndex;
252b5132 3479
af6bdddf 3480 if (i.base_reg)
24eab124 3481 {
24eab124
AM
3482 base_string = end_op;
3483 if (is_space_char (*base_string))
3484 ++base_string;
af6bdddf
AM
3485 }
3486
3487 /* There may be an index reg or scale factor here. */
3488 if (*base_string == ',')
3489 {
3490 ++base_string;
3491 if (is_space_char (*base_string))
3492 ++base_string;
3493
3494 if ((*base_string == REGISTER_PREFIX || allow_naked_reg)
3495 && (i.index_reg = parse_register (base_string, &end_op)) != NULL)
24eab124 3496 {
af6bdddf 3497 base_string = end_op;
24eab124
AM
3498 if (is_space_char (*base_string))
3499 ++base_string;
af6bdddf
AM
3500 if (*base_string == ',')
3501 {
3502 ++base_string;
3503 if (is_space_char (*base_string))
3504 ++base_string;
3505 }
3506 else if (*base_string != ')' )
3507 {
3508 as_bad (_("expecting `,' or `)' after index register in `%s'"),
3509 operand_string);
3510 return 0;
3511 }
24eab124 3512 }
af6bdddf 3513 else if (*base_string == REGISTER_PREFIX)
24eab124 3514 {
af6bdddf 3515 as_bad (_("bad register name `%s'"), base_string);
24eab124
AM
3516 return 0;
3517 }
252b5132 3518
af6bdddf
AM
3519 /* Check for scale factor. */
3520 if (isdigit ((unsigned char) *base_string))
3521 {
3522 if (!i386_scale (base_string))
3523 return 0;
24eab124 3524
af6bdddf
AM
3525 ++base_string;
3526 if (is_space_char (*base_string))
3527 ++base_string;
3528 if (*base_string != ')')
3529 {
3530 as_bad (_("expecting `)' after scale factor in `%s'"),
3531 operand_string);
3532 return 0;
3533 }
3534 }
3535 else if (!i.index_reg)
24eab124 3536 {
af6bdddf
AM
3537 as_bad (_("expecting index register or scale factor after `,'; got '%c'"),
3538 *base_string);
24eab124
AM
3539 return 0;
3540 }
3541 }
af6bdddf 3542 else if (*base_string != ')')
24eab124 3543 {
af6bdddf
AM
3544 as_bad (_("expecting `,' or `)' after base register in `%s'"),
3545 operand_string);
24eab124
AM
3546 return 0;
3547 }
c3332e24 3548 }
af6bdddf 3549 else if (*base_string == REGISTER_PREFIX)
c3332e24 3550 {
af6bdddf 3551 as_bad (_("bad register name `%s'"), base_string);
24eab124 3552 return 0;
c3332e24 3553 }
24eab124
AM
3554 }
3555
3556 /* If there's an expression beginning the operand, parse it,
3557 assuming displacement_string_start and
3558 displacement_string_end are meaningful. */
3559 if (displacement_string_start != displacement_string_end)
3560 {
3561 if (!i386_displacement (displacement_string_start,
3562 displacement_string_end))
3563 return 0;
3564 }
3565
3566 /* Special case for (%dx) while doing input/output op. */
3567 if (i.base_reg
3568 && i.base_reg->reg_type == (Reg16 | InOutPortReg)
3569 && i.index_reg == 0
3570 && i.log2_scale_factor == 0
3571 && i.seg[i.mem_operands] == 0
3572 && (i.types[this_operand] & Disp) == 0)
3573 {
3574 i.types[this_operand] = InOutPortReg;
3575 return 1;
3576 }
3577
eecb386c
AM
3578 if (i386_index_check (operand_string) == 0)
3579 return 0;
24eab124
AM
3580 i.mem_operands++;
3581 }
3582 else
3583 { /* it's not a memory operand; argh! */
3584 as_bad (_("invalid char %s beginning operand %d `%s'"),
3585 output_invalid (*op_string),
3586 this_operand + 1,
3587 op_string);
3588 return 0;
3589 }
3590 return 1; /* normal return */
252b5132
RH
3591}
3592\f
3593/*
24eab124 3594 * md_estimate_size_before_relax()
252b5132
RH
3595 *
3596 * Called just before relax().
3597 * Any symbol that is now undefined will not become defined.
3598 * Return the correct fr_subtype in the frag.
3599 * Return the initial "guess for fr_var" to caller.
3600 * The guess for fr_var is ACTUALLY the growth beyond fr_fix.
3601 * Whatever we do to grow fr_fix or fr_var contributes to our returned value.
3602 * Although it may not be explicit in the frag, pretend fr_var starts with a
3603 * 0 value.
3604 */
3605int
3606md_estimate_size_before_relax (fragP, segment)
3607 register fragS *fragP;
3608 register segT segment;
3609{
3610 register unsigned char *opcode;
3611 register int old_fr_fix;
3612
3613 old_fr_fix = fragP->fr_fix;
3614 opcode = (unsigned char *) fragP->fr_opcode;
3615 /* We've already got fragP->fr_subtype right; all we have to do is
3616 check for un-relaxable symbols. */
3617 if (S_GET_SEGMENT (fragP->fr_symbol) != segment)
3618 {
3619 /* symbol is undefined in this segment */
3620 int code16 = fragP->fr_subtype & CODE16;
3621 int size = code16 ? 2 : 4;
3622 int pcrel_reloc = code16 ? BFD_RELOC_16_PCREL : BFD_RELOC_32_PCREL;
3623
3624 switch (opcode[0])
3625 {
3626 case JUMP_PC_RELATIVE: /* make jmp (0xeb) a dword displacement jump */
3627 opcode[0] = 0xe9; /* dword disp jmp */
3628 fragP->fr_fix += size;
3629 fix_new (fragP, old_fr_fix, size,
3630 fragP->fr_symbol,
3631 fragP->fr_offset, 1,
3632 (GOT_symbol && /* Not quite right - we should switch on
3633 presence of @PLT, but I cannot see how
3634 to get to that from here. We should have
3635 done this in md_assemble to really
3636 get it right all of the time, but I
3637 think it does not matter that much, as
3638 this will be right most of the time. ERY*/
3639 S_GET_SEGMENT(fragP->fr_symbol) == undefined_section)
3640 ? BFD_RELOC_386_PLT32 : pcrel_reloc);
3641 break;
3642
3643 default:
24eab124
AM
3644 /* This changes the byte-displacement jump 0x7N
3645 to the dword-displacement jump 0x0f8N. */
252b5132
RH
3646 opcode[1] = opcode[0] + 0x10;
3647 opcode[0] = TWO_BYTE_OPCODE_ESCAPE; /* two-byte escape */
3648 fragP->fr_fix += 1 + size; /* we've added an opcode byte */
3649 fix_new (fragP, old_fr_fix + 1, size,
3650 fragP->fr_symbol,
3651 fragP->fr_offset, 1,
3652 (GOT_symbol && /* Not quite right - we should switch on
24eab124
AM
3653 presence of @PLT, but I cannot see how
3654 to get to that from here. ERY */
252b5132
RH
3655 S_GET_SEGMENT(fragP->fr_symbol) == undefined_section)
3656 ? BFD_RELOC_386_PLT32 : pcrel_reloc);
3657 break;
3658 }
3659 frag_wane (fragP);
3660 }
3661 return (fragP->fr_var + fragP->fr_fix - old_fr_fix);
3662} /* md_estimate_size_before_relax() */
3663\f
3664/*
3665 * md_convert_frag();
3666 *
3667 * Called after relax() is finished.
3668 * In: Address of frag.
3669 * fr_type == rs_machine_dependent.
3670 * fr_subtype is what the address relaxed to.
3671 *
3672 * Out: Any fixSs and constants are set up.
3673 * Caller will turn frag into a ".space 0".
3674 */
3675#ifndef BFD_ASSEMBLER
3676void
3677md_convert_frag (headers, sec, fragP)
a04b544b
ILT
3678 object_headers *headers ATTRIBUTE_UNUSED;
3679 segT sec ATTRIBUTE_UNUSED;
252b5132
RH
3680 register fragS *fragP;
3681#else
3682void
3683md_convert_frag (abfd, sec, fragP)
ab9da554
ILT
3684 bfd *abfd ATTRIBUTE_UNUSED;
3685 segT sec ATTRIBUTE_UNUSED;
252b5132
RH
3686 register fragS *fragP;
3687#endif
3688{
3689 register unsigned char *opcode;
3690 unsigned char *where_to_put_displacement = NULL;
3691 unsigned int target_address;
3692 unsigned int opcode_address;
3693 unsigned int extension = 0;
3694 int displacement_from_opcode_start;
3695
3696 opcode = (unsigned char *) fragP->fr_opcode;
3697
3698 /* Address we want to reach in file space. */
3699 target_address = S_GET_VALUE (fragP->fr_symbol) + fragP->fr_offset;
3700#ifdef BFD_ASSEMBLER /* not needed otherwise? */
49309057 3701 target_address += symbol_get_frag (fragP->fr_symbol)->fr_address;
252b5132
RH
3702#endif
3703
3704 /* Address opcode resides at in file space. */
3705 opcode_address = fragP->fr_address + fragP->fr_fix;
3706
3707 /* Displacement from opcode start to fill into instruction. */
3708 displacement_from_opcode_start = target_address - opcode_address;
3709
3710 switch (fragP->fr_subtype)
3711 {
3712 case ENCODE_RELAX_STATE (COND_JUMP, SMALL):
3713 case ENCODE_RELAX_STATE (COND_JUMP, SMALL16):
3714 case ENCODE_RELAX_STATE (UNCOND_JUMP, SMALL):
3715 case ENCODE_RELAX_STATE (UNCOND_JUMP, SMALL16):
3716 /* don't have to change opcode */
3717 extension = 1; /* 1 opcode + 1 displacement */
3718 where_to_put_displacement = &opcode[1];
3719 break;
3720
3721 case ENCODE_RELAX_STATE (COND_JUMP, BIG):
3722 extension = 5; /* 2 opcode + 4 displacement */
3723 opcode[1] = opcode[0] + 0x10;
3724 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
3725 where_to_put_displacement = &opcode[2];
3726 break;
3727
3728 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG):
3729 extension = 4; /* 1 opcode + 4 displacement */
3730 opcode[0] = 0xe9;
3731 where_to_put_displacement = &opcode[1];
3732 break;
3733
3734 case ENCODE_RELAX_STATE (COND_JUMP, BIG16):
3735 extension = 3; /* 2 opcode + 2 displacement */
3736 opcode[1] = opcode[0] + 0x10;
3737 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
3738 where_to_put_displacement = &opcode[2];
3739 break;
3740
3741 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16):
3742 extension = 2; /* 1 opcode + 2 displacement */
3743 opcode[0] = 0xe9;
3744 where_to_put_displacement = &opcode[1];
3745 break;
3746
3747 default:
3748 BAD_CASE (fragP->fr_subtype);
3749 break;
3750 }
3751 /* now put displacement after opcode */
3752 md_number_to_chars ((char *) where_to_put_displacement,
3753 (valueT) (displacement_from_opcode_start - extension),
3754 SIZE_FROM_RELAX_STATE (fragP->fr_subtype));
3755 fragP->fr_fix += extension;
3756}
3757\f
3758
3759int md_short_jump_size = 2; /* size of byte displacement jmp */
3760int md_long_jump_size = 5; /* size of dword displacement jmp */
3761const int md_reloc_size = 8; /* Size of relocation record */
3762
3763void
3764md_create_short_jump (ptr, from_addr, to_addr, frag, to_symbol)
3765 char *ptr;
3766 addressT from_addr, to_addr;
ab9da554
ILT
3767 fragS *frag ATTRIBUTE_UNUSED;
3768 symbolS *to_symbol ATTRIBUTE_UNUSED;
252b5132
RH
3769{
3770 long offset;
3771
3772 offset = to_addr - (from_addr + 2);
3773 md_number_to_chars (ptr, (valueT) 0xeb, 1); /* opcode for byte-disp jump */
3774 md_number_to_chars (ptr + 1, (valueT) offset, 1);
3775}
3776
3777void
3778md_create_long_jump (ptr, from_addr, to_addr, frag, to_symbol)
3779 char *ptr;
3780 addressT from_addr, to_addr;
3781 fragS *frag;
3782 symbolS *to_symbol;
3783{
3784 long offset;
3785
3786 if (flag_do_long_jump)
3787 {
3788 offset = to_addr - S_GET_VALUE (to_symbol);
3789 md_number_to_chars (ptr, (valueT) 0xe9, 1);/* opcode for long jmp */
3790 md_number_to_chars (ptr + 1, (valueT) offset, 4);
3791 fix_new (frag, (ptr + 1) - frag->fr_literal, 4,
3792 to_symbol, (offsetT) 0, 0, BFD_RELOC_32);
3793 }
3794 else
3795 {
3796 offset = to_addr - (from_addr + 5);
3797 md_number_to_chars (ptr, (valueT) 0xe9, 1);
3798 md_number_to_chars (ptr + 1, (valueT) offset, 4);
3799 }
3800}
3801\f
3802/* Apply a fixup (fixS) to segment data, once it has been determined
3803 by our caller that we have all the info we need to fix it up.
3804
3805 On the 386, immediates, displacements, and data pointers are all in
3806 the same (little-endian) format, so we don't need to care about which
3807 we are handling. */
3808
3809int
3810md_apply_fix3 (fixP, valp, seg)
3811 fixS *fixP; /* The fix we're to put in. */
3812 valueT *valp; /* Pointer to the value of the bits. */
a04b544b 3813 segT seg ATTRIBUTE_UNUSED; /* Segment fix is from. */
252b5132
RH
3814{
3815 register char *p = fixP->fx_where + fixP->fx_frag->fr_literal;
3816 valueT value = *valp;
3817
e1b283bb 3818#if defined (BFD_ASSEMBLER) && !defined (TE_Mach)
93382f6d
AM
3819 if (fixP->fx_pcrel)
3820 {
3821 switch (fixP->fx_r_type)
3822 {
5865bb77
ILT
3823 default:
3824 break;
3825
93382f6d
AM
3826 case BFD_RELOC_32:
3827 fixP->fx_r_type = BFD_RELOC_32_PCREL;
3828 break;
3829 case BFD_RELOC_16:
3830 fixP->fx_r_type = BFD_RELOC_16_PCREL;
3831 break;
3832 case BFD_RELOC_8:
3833 fixP->fx_r_type = BFD_RELOC_8_PCREL;
3834 break;
3835 }
3836 }
252b5132 3837
0723899b
ILT
3838 /* This is a hack. There should be a better way to handle this.
3839 This covers for the fact that bfd_install_relocation will
3840 subtract the current location (for partial_inplace, PC relative
3841 relocations); see more below. */
93382f6d
AM
3842 if ((fixP->fx_r_type == BFD_RELOC_32_PCREL
3843 || fixP->fx_r_type == BFD_RELOC_16_PCREL
3844 || fixP->fx_r_type == BFD_RELOC_8_PCREL)
3845 && fixP->fx_addsy)
252b5132
RH
3846 {
3847#ifndef OBJ_AOUT
3848 if (OUTPUT_FLAVOR == bfd_target_elf_flavour
3849#ifdef TE_PE
3850 || OUTPUT_FLAVOR == bfd_target_coff_flavour
3851#endif
3852 )
3853 value += fixP->fx_where + fixP->fx_frag->fr_address;
3854#endif
3855#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
2f66722d 3856 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
252b5132 3857 {
2f66722d
AM
3858 segT fseg = S_GET_SEGMENT (fixP->fx_addsy);
3859
3860 if ((fseg == seg
3861 || (symbol_section_p (fixP->fx_addsy)
3862 && fseg != absolute_section))
3863 && ! S_IS_EXTERNAL (fixP->fx_addsy)
3864 && ! S_IS_WEAK (fixP->fx_addsy)
3865 && S_IS_DEFINED (fixP->fx_addsy)
3866 && ! S_IS_COMMON (fixP->fx_addsy))
3867 {
3868 /* Yes, we add the values in twice. This is because
3869 bfd_perform_relocation subtracts them out again. I think
3870 bfd_perform_relocation is broken, but I don't dare change
3871 it. FIXME. */
3872 value += fixP->fx_where + fixP->fx_frag->fr_address;
3873 }
252b5132
RH
3874 }
3875#endif
3876#if defined (OBJ_COFF) && defined (TE_PE)
3877 /* For some reason, the PE format does not store a section
24eab124 3878 address offset for a PC relative symbol. */
252b5132
RH
3879 if (S_GET_SEGMENT (fixP->fx_addsy) != seg)
3880 value += md_pcrel_from (fixP);
c0c949c7
ILT
3881 else if (S_IS_EXTERNAL (fixP->fx_addsy)
3882 || S_IS_WEAK (fixP->fx_addsy))
3883 {
3884 /* We are generating an external relocation for this defined
3885 symbol. We add the address, because
3886 bfd_install_relocation will subtract it. VALUE already
3887 holds the symbol value, because fixup_segment added it
3888 in. We subtract it out, and then we subtract it out
3889 again because bfd_install_relocation will add it in
3890 again. */
3891 value += md_pcrel_from (fixP);
3892 value -= 2 * S_GET_VALUE (fixP->fx_addsy);
3893 }
252b5132
RH
3894#endif
3895 }
c0c949c7
ILT
3896#ifdef TE_PE
3897 else if (fixP->fx_addsy != NULL
3898 && S_IS_DEFINED (fixP->fx_addsy)
3899 && (S_IS_EXTERNAL (fixP->fx_addsy)
3900 || S_IS_WEAK (fixP->fx_addsy)))
3901 {
3902 /* We are generating an external relocation for this defined
3903 symbol. VALUE already holds the symbol value, and
3904 bfd_install_relocation will add it in again. We don't want
3905 either addition. */
3906 value -= 2 * S_GET_VALUE (fixP->fx_addsy);
3907 }
3908#endif
252b5132
RH
3909
3910 /* Fix a few things - the dynamic linker expects certain values here,
3911 and we must not dissappoint it. */
3912#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
3913 if (OUTPUT_FLAVOR == bfd_target_elf_flavour
3914 && fixP->fx_addsy)
3915 switch (fixP->fx_r_type) {
3916 case BFD_RELOC_386_PLT32:
3917 /* Make the jump instruction point to the address of the operand. At
3918 runtime we merely add the offset to the actual PLT entry. */
3919 value = 0xfffffffc;
3920 break;
3921 case BFD_RELOC_386_GOTPC:
3922/*
24eab124 3923 * This is tough to explain. We end up with this one if we have
252b5132
RH
3924 * operands that look like "_GLOBAL_OFFSET_TABLE_+[.-.L284]". The goal
3925 * here is to obtain the absolute address of the GOT, and it is strongly
3926 * preferable from a performance point of view to avoid using a runtime
c3332e24 3927 * relocation for this. The actual sequence of instructions often look
252b5132 3928 * something like:
c3332e24 3929 *
24eab124 3930 * call .L66
252b5132 3931 * .L66:
24eab124
AM
3932 * popl %ebx
3933 * addl $_GLOBAL_OFFSET_TABLE_+[.-.L66],%ebx
c3332e24 3934 *
24eab124 3935 * The call and pop essentially return the absolute address of
252b5132
RH
3936 * the label .L66 and store it in %ebx. The linker itself will
3937 * ultimately change the first operand of the addl so that %ebx points to
3938 * the GOT, but to keep things simple, the .o file must have this operand
3939 * set so that it generates not the absolute address of .L66, but the
3940 * absolute address of itself. This allows the linker itself simply
3941 * treat a GOTPC relocation as asking for a pcrel offset to the GOT to be
3942 * added in, and the addend of the relocation is stored in the operand
3943 * field for the instruction itself.
c3332e24 3944 *
24eab124 3945 * Our job here is to fix the operand so that it would add the correct
252b5132
RH
3946 * offset so that %ebx would point to itself. The thing that is tricky is
3947 * that .-.L66 will point to the beginning of the instruction, so we need
3948 * to further modify the operand so that it will point to itself.
3949 * There are other cases where you have something like:
c3332e24 3950 *
24eab124 3951 * .long $_GLOBAL_OFFSET_TABLE_+[.-.L66]
c3332e24 3952 *
252b5132 3953 * and here no correction would be required. Internally in the assembler
c3332e24 3954 * we treat operands of this form as not being pcrel since the '.' is
252b5132
RH
3955 * explicitly mentioned, and I wonder whether it would simplify matters
3956 * to do it this way. Who knows. In earlier versions of the PIC patches,
3957 * the pcrel_adjust field was used to store the correction, but since the
3958 * expression is not pcrel, I felt it would be confusing to do it this way.
3959 */
3960 value -= 1;
3961 break;
3962 case BFD_RELOC_386_GOT32:
24eab124 3963 value = 0; /* Fully resolved at runtime. No addend. */
252b5132
RH
3964 break;
3965 case BFD_RELOC_386_GOTOFF:
3966 break;
3967
3968 case BFD_RELOC_VTABLE_INHERIT:
3969 case BFD_RELOC_VTABLE_ENTRY:
3970 fixP->fx_done = 0;
3971 return 1;
3972
3973 default:
3974 break;
3975 }
93382f6d
AM
3976#endif /* defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) */
3977 *valp = value;
3978#endif /* defined (BFD_ASSEMBLER) && !defined (TE_Mach) */
252b5132
RH
3979 md_number_to_chars (p, value, fixP->fx_size);
3980
3981 return 1;
3982}
3983
3984#if 0
3985/* This is never used. */
3986long /* Knows about the byte order in a word. */
3987md_chars_to_number (con, nbytes)
3988 unsigned char con[]; /* Low order byte 1st. */
3989 int nbytes; /* Number of bytes in the input. */
3990{
3991 long retval;
3992 for (retval = 0, con += nbytes - 1; nbytes--; con--)
3993 {
3994 retval <<= BITS_PER_CHAR;
3995 retval |= *con;
3996 }
3997 return retval;
3998}
3999#endif /* 0 */
4000\f
4001
4002#define MAX_LITTLENUMS 6
4003
4004/* Turn the string pointed to by litP into a floating point constant of type
4005 type, and emit the appropriate bytes. The number of LITTLENUMS emitted
4006 is stored in *sizeP . An error message is returned, or NULL on OK. */
4007char *
4008md_atof (type, litP, sizeP)
2ab9b79e 4009 int type;
252b5132
RH
4010 char *litP;
4011 int *sizeP;
4012{
4013 int prec;
4014 LITTLENUM_TYPE words[MAX_LITTLENUMS];
4015 LITTLENUM_TYPE *wordP;
4016 char *t;
4017
4018 switch (type)
4019 {
4020 case 'f':
4021 case 'F':
4022 prec = 2;
4023 break;
4024
4025 case 'd':
4026 case 'D':
4027 prec = 4;
4028 break;
4029
4030 case 'x':
4031 case 'X':
4032 prec = 5;
4033 break;
4034
4035 default:
4036 *sizeP = 0;
4037 return _("Bad call to md_atof ()");
4038 }
4039 t = atof_ieee (input_line_pointer, type, words);
4040 if (t)
4041 input_line_pointer = t;
4042
4043 *sizeP = prec * sizeof (LITTLENUM_TYPE);
4044 /* This loops outputs the LITTLENUMs in REVERSE order; in accord with
4045 the bigendian 386. */
4046 for (wordP = words + prec - 1; prec--;)
4047 {
4048 md_number_to_chars (litP, (valueT) (*wordP--), sizeof (LITTLENUM_TYPE));
4049 litP += sizeof (LITTLENUM_TYPE);
4050 }
4051 return 0;
4052}
4053\f
4054char output_invalid_buf[8];
4055
4056static char * output_invalid PARAMS ((int));
4057
4058static char *
4059output_invalid (c)
4060 int c;
4061{
4062 if (isprint (c))
4063 sprintf (output_invalid_buf, "'%c'", c);
4064 else
4065 sprintf (output_invalid_buf, "(0x%x)", (unsigned) c);
4066 return output_invalid_buf;
4067}
4068
252b5132 4069
af6bdddf 4070/* REG_STRING starts *before* REGISTER_PREFIX. */
252b5132
RH
4071
4072static const reg_entry *
4073parse_register (reg_string, end_op)
4074 char *reg_string;
4075 char **end_op;
4076{
af6bdddf
AM
4077 char *s = reg_string;
4078 char *p;
252b5132
RH
4079 char reg_name_given[MAX_REG_NAME_SIZE + 1];
4080 const reg_entry *r;
4081
4082 /* Skip possible REGISTER_PREFIX and possible whitespace. */
4083 if (*s == REGISTER_PREFIX)
4084 ++s;
4085
4086 if (is_space_char (*s))
4087 ++s;
4088
4089 p = reg_name_given;
af6bdddf 4090 while ((*p++ = register_chars[(unsigned char) *s]) != '\0')
252b5132
RH
4091 {
4092 if (p >= reg_name_given + MAX_REG_NAME_SIZE)
af6bdddf
AM
4093 return (const reg_entry *) NULL;
4094 s++;
252b5132
RH
4095 }
4096
af6bdddf 4097 *end_op = s;
252b5132
RH
4098
4099 r = (const reg_entry *) hash_find (reg_hash, reg_name_given);
4100
5f47d35b
AM
4101 /* Handle floating point regs, allowing spaces in the (i) part. */
4102 if (r == i386_regtab /* %st is first entry of table */)
4103 {
5f47d35b
AM
4104 if (is_space_char (*s))
4105 ++s;
4106 if (*s == '(')
4107 {
af6bdddf 4108 ++s;
5f47d35b
AM
4109 if (is_space_char (*s))
4110 ++s;
4111 if (*s >= '0' && *s <= '7')
4112 {
4113 r = &i386_float_regtab[*s - '0'];
af6bdddf 4114 ++s;
5f47d35b
AM
4115 if (is_space_char (*s))
4116 ++s;
4117 if (*s == ')')
4118 {
4119 *end_op = s + 1;
4120 return r;
4121 }
5f47d35b 4122 }
af6bdddf 4123 /* We have "%st(" then garbage */
5f47d35b
AM
4124 return (const reg_entry *) NULL;
4125 }
4126 }
4127
252b5132
RH
4128 return r;
4129}
4130\f
4cc782b5
ILT
4131#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
4132CONST char *md_shortopts = "kmVQ:sq";
252b5132
RH
4133#else
4134CONST char *md_shortopts = "m";
4135#endif
4136struct option md_longopts[] = {
4137 {NULL, no_argument, NULL, 0}
4138};
4139size_t md_longopts_size = sizeof (md_longopts);
4140
4141int
4142md_parse_option (c, arg)
4143 int c;
ab9da554 4144 char *arg ATTRIBUTE_UNUSED;
252b5132
RH
4145{
4146 switch (c)
4147 {
4148 case 'm':
4149 flag_do_long_jump = 1;
4150 break;
4151
4152#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
4153 /* -k: Ignore for FreeBSD compatibility. */
4154 case 'k':
4155 break;
4156
4157 /* -V: SVR4 argument to print version ID. */
4158 case 'V':
4159 print_version_id ();
4160 break;
4161
4162 /* -Qy, -Qn: SVR4 arguments controlling whether a .comment section
4163 should be emitted or not. FIXME: Not implemented. */
4164 case 'Q':
4165 break;
4cc782b5
ILT
4166
4167 case 's':
4168 /* -s: On i386 Solaris, this tells the native assembler to use
4169 .stab instead of .stab.excl. We always use .stab anyhow. */
4170 break;
4171
4172 case 'q':
4173 /* -q: On i386 Solaris, this tells the native assembler does
4174 fewer checks. */
4175 break;
252b5132
RH
4176#endif
4177
4178 default:
4179 return 0;
4180 }
4181 return 1;
4182}
4183
4184void
4185md_show_usage (stream)
4186 FILE *stream;
4187{
4188 fprintf (stream, _("\
4cc782b5
ILT
4189 -m do long jump\n"));
4190#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
4191 fprintf (stream, _("\
4192 -V print assembler version number\n\
4193 -k ignored\n\
4194 -Qy, -Qn ignored\n\
4195 -q ignored\n\
4196 -s ignored\n"));
4197#endif
252b5132
RH
4198}
4199
4200#ifdef BFD_ASSEMBLER
4201#ifdef OBJ_MAYBE_ELF
4202#ifdef OBJ_MAYBE_COFF
4203
4204/* Pick the target format to use. */
4205
4206const char *
4207i386_target_format ()
4208{
4209 switch (OUTPUT_FLAVOR)
4210 {
4211 case bfd_target_coff_flavour:
4212 return "coff-i386";
4213 case bfd_target_elf_flavour:
4214 return "elf32-i386";
4215 default:
4216 abort ();
4217 return NULL;
4218 }
4219}
4220
4221#endif /* OBJ_MAYBE_COFF */
4222#endif /* OBJ_MAYBE_ELF */
4223#endif /* BFD_ASSEMBLER */
4224\f
252b5132
RH
4225symbolS *
4226md_undefined_symbol (name)
4227 char *name;
4228{
18dc2407
ILT
4229 if (name[0] == GLOBAL_OFFSET_TABLE_NAME[0]
4230 && name[1] == GLOBAL_OFFSET_TABLE_NAME[1]
4231 && name[2] == GLOBAL_OFFSET_TABLE_NAME[2]
4232 && strcmp (name, GLOBAL_OFFSET_TABLE_NAME) == 0)
24eab124
AM
4233 {
4234 if (!GOT_symbol)
4235 {
4236 if (symbol_find (name))
4237 as_bad (_("GOT already in symbol table"));
4238 GOT_symbol = symbol_new (name, undefined_section,
4239 (valueT) 0, &zero_address_frag);
4240 };
4241 return GOT_symbol;
4242 }
252b5132
RH
4243 return 0;
4244}
4245
4246/* Round up a section size to the appropriate boundary. */
4247valueT
4248md_section_align (segment, size)
ab9da554 4249 segT segment ATTRIBUTE_UNUSED;
252b5132
RH
4250 valueT size;
4251{
4252#ifdef OBJ_AOUT
4253#ifdef BFD_ASSEMBLER
4254 /* For a.out, force the section size to be aligned. If we don't do
4255 this, BFD will align it for us, but it will not write out the
4256 final bytes of the section. This may be a bug in BFD, but it is
4257 easier to fix it here since that is how the other a.out targets
4258 work. */
4259 int align;
4260
4261 align = bfd_get_section_alignment (stdoutput, segment);
4262 size = ((size + (1 << align) - 1) & ((valueT) -1 << align));
4263#endif
4264#endif
4265
4266 return size;
4267}
4268
4269/* On the i386, PC-relative offsets are relative to the start of the
4270 next instruction. That is, the address of the offset, plus its
4271 size, since the offset is always the last part of the insn. */
4272
4273long
4274md_pcrel_from (fixP)
4275 fixS *fixP;
4276{
4277 return fixP->fx_size + fixP->fx_where + fixP->fx_frag->fr_address;
4278}
4279
4280#ifndef I386COFF
4281
4282static void
4283s_bss (ignore)
ab9da554 4284 int ignore ATTRIBUTE_UNUSED;
252b5132
RH
4285{
4286 register int temp;
4287
4288 temp = get_absolute_expression ();
4289 subseg_set (bss_section, (subsegT) temp);
4290 demand_empty_rest_of_line ();
4291}
4292
4293#endif
4294
4295
4296#ifdef BFD_ASSEMBLER
4297
4298void
4299i386_validate_fix (fixp)
4300 fixS *fixp;
4301{
4302 if (fixp->fx_subsy && fixp->fx_subsy == GOT_symbol)
4303 {
4304 fixp->fx_r_type = BFD_RELOC_386_GOTOFF;
4305 fixp->fx_subsy = 0;
4306 }
4307}
4308
252b5132
RH
4309arelent *
4310tc_gen_reloc (section, fixp)
ab9da554 4311 asection *section ATTRIBUTE_UNUSED;
252b5132
RH
4312 fixS *fixp;
4313{
4314 arelent *rel;
4315 bfd_reloc_code_real_type code;
4316
4317 switch (fixp->fx_r_type)
4318 {
4319 case BFD_RELOC_386_PLT32:
4320 case BFD_RELOC_386_GOT32:
4321 case BFD_RELOC_386_GOTOFF:
4322 case BFD_RELOC_386_GOTPC:
4323 case BFD_RELOC_RVA:
4324 case BFD_RELOC_VTABLE_ENTRY:
4325 case BFD_RELOC_VTABLE_INHERIT:
4326 code = fixp->fx_r_type;
4327 break;
4328 default:
93382f6d 4329 if (fixp->fx_pcrel)
252b5132 4330 {
93382f6d
AM
4331 switch (fixp->fx_size)
4332 {
4333 default:
4334 as_bad (_("Can not do %d byte pc-relative relocation"),
4335 fixp->fx_size);
4336 code = BFD_RELOC_32_PCREL;
4337 break;
4338 case 1: code = BFD_RELOC_8_PCREL; break;
4339 case 2: code = BFD_RELOC_16_PCREL; break;
4340 case 4: code = BFD_RELOC_32_PCREL; break;
4341 }
4342 }
4343 else
4344 {
4345 switch (fixp->fx_size)
4346 {
4347 default:
4348 as_bad (_("Can not do %d byte relocation"), fixp->fx_size);
4349 code = BFD_RELOC_32;
4350 break;
4351 case 1: code = BFD_RELOC_8; break;
4352 case 2: code = BFD_RELOC_16; break;
4353 case 4: code = BFD_RELOC_32; break;
4354 }
252b5132
RH
4355 }
4356 break;
4357 }
252b5132
RH
4358
4359 if (code == BFD_RELOC_32
4360 && GOT_symbol
4361 && fixp->fx_addsy == GOT_symbol)
4362 code = BFD_RELOC_386_GOTPC;
4363
4364 rel = (arelent *) xmalloc (sizeof (arelent));
49309057
ILT
4365 rel->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
4366 *rel->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
252b5132
RH
4367
4368 rel->address = fixp->fx_frag->fr_address + fixp->fx_where;
4369 /* HACK: Since i386 ELF uses Rel instead of Rela, encode the
4370 vtable entry to be used in the relocation's section offset. */
4371 if (fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
4372 rel->address = fixp->fx_offset;
4373
4374 if (fixp->fx_pcrel)
4375 rel->addend = fixp->fx_addnumber;
4376 else
4377 rel->addend = 0;
4378
4379 rel->howto = bfd_reloc_type_lookup (stdoutput, code);
4380 if (rel->howto == NULL)
4381 {
4382 as_bad_where (fixp->fx_file, fixp->fx_line,
4383 _("Cannot represent relocation type %s"),
4384 bfd_get_reloc_code_name (code));
4385 /* Set howto to a garbage value so that we can keep going. */
4386 rel->howto = bfd_reloc_type_lookup (stdoutput, BFD_RELOC_32);
4387 assert (rel->howto != NULL);
4388 }
4389
4390 return rel;
4391}
4392
4393#else /* ! BFD_ASSEMBLER */
4394
4395#if (defined(OBJ_AOUT) | defined(OBJ_BOUT))
4396void
4397tc_aout_fix_to_chars (where, fixP, segment_address_in_file)
4398 char *where;
4399 fixS *fixP;
4400 relax_addressT segment_address_in_file;
4401{
4402 /*
4403 * In: length of relocation (or of address) in chars: 1, 2 or 4.
4404 * Out: GNU LD relocation length code: 0, 1, or 2.
4405 */
4406
4407 static const unsigned char nbytes_r_length[] = {42, 0, 1, 42, 2};
4408 long r_symbolnum;
4409
4410 know (fixP->fx_addsy != NULL);
4411
4412 md_number_to_chars (where,
4413 (valueT) (fixP->fx_frag->fr_address
4414 + fixP->fx_where - segment_address_in_file),
4415 4);
4416
4417 r_symbolnum = (S_IS_DEFINED (fixP->fx_addsy)
4418 ? S_GET_TYPE (fixP->fx_addsy)
4419 : fixP->fx_addsy->sy_number);
4420
4421 where[6] = (r_symbolnum >> 16) & 0x0ff;
4422 where[5] = (r_symbolnum >> 8) & 0x0ff;
4423 where[4] = r_symbolnum & 0x0ff;
4424 where[7] = ((((!S_IS_DEFINED (fixP->fx_addsy)) << 3) & 0x08)
4425 | ((nbytes_r_length[fixP->fx_size] << 1) & 0x06)
4426 | (((fixP->fx_pcrel << 0) & 0x01) & 0x0f));
4427}
4428
4429#endif /* OBJ_AOUT or OBJ_BOUT */
4430
4431#if defined (I386COFF)
4432
4433short
4434tc_coff_fix2rtype (fixP)
4435 fixS *fixP;
4436{
4437 if (fixP->fx_r_type == R_IMAGEBASE)
4438 return R_IMAGEBASE;
4439
4440 return (fixP->fx_pcrel ?
4441 (fixP->fx_size == 1 ? R_PCRBYTE :
4442 fixP->fx_size == 2 ? R_PCRWORD :
4443 R_PCRLONG) :
4444 (fixP->fx_size == 1 ? R_RELBYTE :
4445 fixP->fx_size == 2 ? R_RELWORD :
4446 R_DIR32));
4447}
4448
4449int
4450tc_coff_sizemachdep (frag)
4451 fragS *frag;
4452{
4453 if (frag->fr_next)
4454 return (frag->fr_next->fr_address - frag->fr_address);
4455 else
4456 return 0;
4457}
4458
4459#endif /* I386COFF */
4460
93382f6d 4461#endif /* ! BFD_ASSEMBLER */
252b5132
RH
4462\f
4463/* end of tc-i386.c */
This page took 0.269077 seconds and 4 git commands to generate.