import gdb-1999-08-02 snapshot
[deliverable/binutils-gdb.git] / gas / config / tc-i386.c
CommitLineData
252b5132
RH
1/* i386.c -- Assemble code for the Intel 80386
2 Copyright (C) 1989, 91, 92, 93, 94, 95, 96, 97, 98, 1999
3 Free Software Foundation.
4
5 This file is part of GAS, the GNU Assembler.
6
7 GAS is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 2, or (at your option)
10 any later version.
11
12 GAS is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
16
17 You should have received a copy of the GNU General Public License
18 along with GAS; see the file COPYING. If not, write to the Free
19 Software Foundation, 59 Temple Place - Suite 330, Boston, MA
20 02111-1307, USA. */
21
22/*
23 Intel 80386 machine specific gas.
24 Written by Eliot Dresselhaus (eliot@mgm.mit.edu).
25 Bugs & suggestions are completely welcome. This is free software.
26 Please help us make it better.
27 */
28
29#include <ctype.h>
30
31#include "as.h"
32#include "subsegs.h"
33#include "opcode/i386.h"
34
35#ifndef TC_RELOC
36#define TC_RELOC(X,Y) (Y)
37#endif
38
39#ifndef REGISTER_WARNINGS
40#define REGISTER_WARNINGS 1
41#endif
42
43#ifndef SCALE1_WHEN_NO_INDEX
44/* Specifying a scale factor besides 1 when there is no index is
45 futile. eg. `mov (%ebx,2),%al' does exactly the same as
46 `mov (%ebx),%al'. To slavishly follow what the programmer
47 specified, set SCALE1_WHEN_NO_INDEX to 0. */
48#define SCALE1_WHEN_NO_INDEX 1
49#endif
50
51#define true 1
52#define false 0
53
54static unsigned int mode_from_disp_size PARAMS ((unsigned int));
55static int fits_in_signed_byte PARAMS ((long));
56static int fits_in_unsigned_byte PARAMS ((long));
57static int fits_in_unsigned_word PARAMS ((long));
58static int fits_in_signed_word PARAMS ((long));
59static int smallest_imm_type PARAMS ((long));
60static int add_prefix PARAMS ((unsigned int));
61static void set_16bit_code_flag PARAMS ((int));
62static void set_intel_syntax PARAMS ((int));
63
64#ifdef BFD_ASSEMBLER
65static bfd_reloc_code_real_type reloc
66 PARAMS ((int, int, bfd_reloc_code_real_type));
67#endif
68
69/* 'md_assemble ()' gathers together information and puts it into a
70 i386_insn. */
71
72struct _i386_insn
73 {
74 /* TM holds the template for the insn were currently assembling. */
75 template tm;
76
77 /* SUFFIX holds the instruction mnemonic suffix if given.
78 (e.g. 'l' for 'movl') */
79 char suffix;
80
81 /* Operands are coded with OPERANDS, TYPES, DISPS, IMMS, and REGS. */
82
83 /* OPERANDS gives the number of given operands. */
84 unsigned int operands;
85
86 /* REG_OPERANDS, DISP_OPERANDS, MEM_OPERANDS, IMM_OPERANDS give the number
87 of given register, displacement, memory operands and immediate
88 operands. */
89 unsigned int reg_operands, disp_operands, mem_operands, imm_operands;
90
91 /* TYPES [i] is the type (see above #defines) which tells us how to
92 search through DISPS [i] & IMMS [i] & REGS [i] for the required
93 operand. */
94 unsigned int types[MAX_OPERANDS];
95
96 /* Displacements (if given) for each operand. */
97 expressionS *disps[MAX_OPERANDS];
98
99 /* Relocation type for operand */
100#ifdef BFD_ASSEMBLER
101 enum bfd_reloc_code_real disp_reloc[MAX_OPERANDS];
102#else
103 int disp_reloc[MAX_OPERANDS];
104#endif
105
106 /* Immediate operands (if given) for each operand. */
107 expressionS *imms[MAX_OPERANDS];
108
109 /* Register operands (if given) for each operand. */
110 const reg_entry *regs[MAX_OPERANDS];
111
112 /* BASE_REG, INDEX_REG, and LOG2_SCALE_FACTOR are used to encode
113 the base index byte below. */
114 const reg_entry *base_reg;
115 const reg_entry *index_reg;
116 unsigned int log2_scale_factor;
117
118 /* SEG gives the seg_entries of this insn. They are zero unless
119 explicit segment overrides are given. */
120 const seg_entry *seg[2]; /* segments for memory operands (if given) */
121
122 /* PREFIX holds all the given prefix opcodes (usually null).
123 PREFIXES is the number of prefix opcodes. */
124 unsigned int prefixes;
125 unsigned char prefix[MAX_PREFIXES];
126
127 /* RM and SIB are the modrm byte and the sib byte where the
128 addressing modes of this insn are encoded. */
129
130 modrm_byte rm;
131 sib_byte sib;
132 };
133
134typedef struct _i386_insn i386_insn;
135
136/* List of chars besides those in app.c:symbol_chars that can start an
137 operand. Used to prevent the scrubber eating vital white-space. */
138#ifdef LEX_AT
139const char extra_symbol_chars[] = "*%-(@";
140#else
141const char extra_symbol_chars[] = "*%-(";
142#endif
143
144/* This array holds the chars that always start a comment. If the
145 pre-processor is disabled, these aren't very useful */
146#if defined (TE_I386AIX) || ((defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)) && ! defined (TE_LINUX))
147/* Putting '/' here makes it impossible to use the divide operator.
148 However, we need it for compatibility with SVR4 systems. */
149const char comment_chars[] = "#/";
150#define PREFIX_SEPARATOR '\\'
151#else
152const char comment_chars[] = "#";
153#define PREFIX_SEPARATOR '/'
154#endif
155
156/* This array holds the chars that only start a comment at the beginning of
157 a line. If the line seems to have the form '# 123 filename'
158 .line and .file directives will appear in the pre-processed output */
159/* Note that input_file.c hand checks for '#' at the beginning of the
160 first line of the input file. This is because the compiler outputs
161 #NO_APP at the beginning of its output. */
162/* Also note that comments started like this one will always work if
163 '/' isn't otherwise defined. */
164#if defined (TE_I386AIX) || ((defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)) && ! defined (TE_LINUX))
165const char line_comment_chars[] = "";
166#else
167const char line_comment_chars[] = "/";
168#endif
169
170const char line_separator_chars[] = "";
171
172/* Chars that can be used to separate mant from exp in floating point nums */
173const char EXP_CHARS[] = "eE";
174
175/* Chars that mean this number is a floating point constant */
176/* As in 0f12.456 */
177/* or 0d1.2345e12 */
178const char FLT_CHARS[] = "fFdDxX";
179
180/* tables for lexical analysis */
181static char mnemonic_chars[256];
182static char register_chars[256];
183static char operand_chars[256];
184static char identifier_chars[256];
185static char digit_chars[256];
186
187/* lexical macros */
188#define is_mnemonic_char(x) (mnemonic_chars[(unsigned char) x])
189#define is_operand_char(x) (operand_chars[(unsigned char) x])
190#define is_register_char(x) (register_chars[(unsigned char) x])
191#define is_space_char(x) ((x) == ' ')
192#define is_identifier_char(x) (identifier_chars[(unsigned char) x])
193#define is_digit_char(x) (digit_chars[(unsigned char) x])
194
195/* put here all non-digit non-letter charcters that may occur in an operand */
196static char operand_special_chars[] = "%$-+(,)*._~/<>|&^!:[@]";
197
198/* md_assemble() always leaves the strings it's passed unaltered. To
199 effect this we maintain a stack of saved characters that we've smashed
200 with '\0's (indicating end of strings for various sub-fields of the
201 assembler instruction). */
202static char save_stack[32];
203static char *save_stack_p; /* stack pointer */
204#define END_STRING_AND_SAVE(s) \
205 do { *save_stack_p++ = *(s); *(s) = '\0'; } while (0)
206#define RESTORE_END_STRING(s) \
207 do { *(s) = *--save_stack_p; } while (0)
208
209/* The instruction we're assembling. */
210static i386_insn i;
211
212/* Possible templates for current insn. */
213static const templates *current_templates;
214
215/* Per instruction expressionS buffers: 2 displacements & 2 immediate max. */
216static expressionS disp_expressions[2], im_expressions[2];
217
218static int this_operand; /* current operand we are working on */
219
220static int flag_do_long_jump; /* FIXME what does this do? */
221
222static int flag_16bit_code; /* 1 if we're writing 16-bit code, 0 if 32-bit */
223
224static int intel_syntax = 0; /* 1 for intel syntax, 0 if att syntax */
225
226static int allow_naked_reg = 0; /* 1 if register prefix % not required */
227
228/* Interface to relax_segment.
229 There are 2 relax states for 386 jump insns: one for conditional &
230 one for unconditional jumps. This is because the these two types
231 of jumps add different sizes to frags when we're figuring out what
232 sort of jump to choose to reach a given label. */
233
234/* types */
235#define COND_JUMP 1 /* conditional jump */
236#define UNCOND_JUMP 2 /* unconditional jump */
237/* sizes */
238#define CODE16 1
239#define SMALL 0
240#define SMALL16 (SMALL|CODE16)
241#define BIG 2
242#define BIG16 (BIG|CODE16)
243
244#ifndef INLINE
245#ifdef __GNUC__
246#define INLINE __inline__
247#else
248#define INLINE
249#endif
250#endif
251
252#define ENCODE_RELAX_STATE(type,size) \
253 ((relax_substateT)((type<<2) | (size)))
254#define SIZE_FROM_RELAX_STATE(s) \
255 ( (((s) & 0x3) == BIG ? 4 : (((s) & 0x3) == BIG16 ? 2 : 1)) )
256
257/* This table is used by relax_frag to promote short jumps to long
258 ones where necessary. SMALL (short) jumps may be promoted to BIG
259 (32 bit long) ones, and SMALL16 jumps to BIG16 (16 bit long). We
260 don't allow a short jump in a 32 bit code segment to be promoted to
261 a 16 bit offset jump because it's slower (requires data size
262 prefix), and doesn't work, unless the destination is in the bottom
263 64k of the code segment (The top 16 bits of eip are zeroed). */
264
265const relax_typeS md_relax_table[] =
266{
267/* The fields are:
268 1) most positive reach of this state,
269 2) most negative reach of this state,
270 3) how many bytes this mode will add to the size of the current frag
271 4) which index into the table to try if we can't fit into this one.
272 */
273 {1, 1, 0, 0},
274 {1, 1, 0, 0},
275 {1, 1, 0, 0},
276 {1, 1, 0, 0},
277
278 {127 + 1, -128 + 1, 0, ENCODE_RELAX_STATE (COND_JUMP, BIG)},
279 {127 + 1, -128 + 1, 0, ENCODE_RELAX_STATE (COND_JUMP, BIG16)},
280 /* dword conditionals adds 4 bytes to frag:
281 1 extra opcode byte, 3 extra displacement bytes. */
282 {0, 0, 4, 0},
283 /* word conditionals add 2 bytes to frag:
284 1 extra opcode byte, 1 extra displacement byte. */
285 {0, 0, 2, 0},
286
287 {127 + 1, -128 + 1, 0, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG)},
288 {127 + 1, -128 + 1, 0, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16)},
289 /* dword jmp adds 3 bytes to frag:
290 0 extra opcode bytes, 3 extra displacement bytes. */
291 {0, 0, 3, 0},
292 /* word jmp adds 1 byte to frag:
293 0 extra opcode bytes, 1 extra displacement byte. */
294 {0, 0, 1, 0}
295
296};
297
298
299void
300i386_align_code (fragP, count)
301 fragS *fragP;
302 int count;
303{
304 /* Various efficient no-op patterns for aligning code labels. */
305 /* Note: Don't try to assemble the instructions in the comments. */
306 /* 0L and 0w are not legal */
307 static const char f32_1[] =
308 {0x90}; /* nop */
309 static const char f32_2[] =
310 {0x89,0xf6}; /* movl %esi,%esi */
311 static const char f32_3[] =
312 {0x8d,0x76,0x00}; /* leal 0(%esi),%esi */
313 static const char f32_4[] =
314 {0x8d,0x74,0x26,0x00}; /* leal 0(%esi,1),%esi */
315 static const char f32_5[] =
316 {0x90, /* nop */
317 0x8d,0x74,0x26,0x00}; /* leal 0(%esi,1),%esi */
318 static const char f32_6[] =
319 {0x8d,0xb6,0x00,0x00,0x00,0x00}; /* leal 0L(%esi),%esi */
320 static const char f32_7[] =
321 {0x8d,0xb4,0x26,0x00,0x00,0x00,0x00}; /* leal 0L(%esi,1),%esi */
322 static const char f32_8[] =
323 {0x90, /* nop */
324 0x8d,0xb4,0x26,0x00,0x00,0x00,0x00}; /* leal 0L(%esi,1),%esi */
325 static const char f32_9[] =
326 {0x89,0xf6, /* movl %esi,%esi */
327 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
328 static const char f32_10[] =
329 {0x8d,0x76,0x00, /* leal 0(%esi),%esi */
330 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
331 static const char f32_11[] =
332 {0x8d,0x74,0x26,0x00, /* leal 0(%esi,1),%esi */
333 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
334 static const char f32_12[] =
335 {0x8d,0xb6,0x00,0x00,0x00,0x00, /* leal 0L(%esi),%esi */
336 0x8d,0xbf,0x00,0x00,0x00,0x00}; /* leal 0L(%edi),%edi */
337 static const char f32_13[] =
338 {0x8d,0xb6,0x00,0x00,0x00,0x00, /* leal 0L(%esi),%esi */
339 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
340 static const char f32_14[] =
341 {0x8d,0xb4,0x26,0x00,0x00,0x00,0x00, /* leal 0L(%esi,1),%esi */
342 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
343 static const char f32_15[] =
344 {0xeb,0x0d,0x90,0x90,0x90,0x90,0x90, /* jmp .+15; lotsa nops */
345 0x90,0x90,0x90,0x90,0x90,0x90,0x90,0x90};
346 static const char f16_4[] =
347 {0x8d,0xb4,0x00,0x00}; /* lea 0w(%si),%si */
348 static const char f16_5[] =
349 {0x90, /* nop */
350 0x8d,0xb4,0x00,0x00}; /* lea 0w(%si),%si */
351 static const char f16_6[] =
352 {0x89,0xf6, /* mov %si,%si */
353 0x8d,0xbd,0x00,0x00}; /* lea 0w(%di),%di */
354 static const char f16_7[] =
355 {0x8d,0x74,0x00, /* lea 0(%si),%si */
356 0x8d,0xbd,0x00,0x00}; /* lea 0w(%di),%di */
357 static const char f16_8[] =
358 {0x8d,0xb4,0x00,0x00, /* lea 0w(%si),%si */
359 0x8d,0xbd,0x00,0x00}; /* lea 0w(%di),%di */
360 static const char *const f32_patt[] = {
361 f32_1, f32_2, f32_3, f32_4, f32_5, f32_6, f32_7, f32_8,
362 f32_9, f32_10, f32_11, f32_12, f32_13, f32_14, f32_15
363 };
364 static const char *const f16_patt[] = {
365 f32_1, f32_2, f32_3, f16_4, f16_5, f16_6, f16_7, f16_8,
366 f32_15, f32_15, f32_15, f32_15, f32_15, f32_15, f32_15
367 };
368
369 if (count > 0 && count <= 15)
370 {
371 if (flag_16bit_code)
372 {
373 memcpy(fragP->fr_literal + fragP->fr_fix,
374 f16_patt[count - 1], count);
375 if (count > 8) /* adjust jump offset */
376 fragP->fr_literal[fragP->fr_fix + 1] = count - 2;
377 }
378 else
379 memcpy(fragP->fr_literal + fragP->fr_fix,
380 f32_patt[count - 1], count);
381 fragP->fr_var = count;
382 }
383}
384
385static char *output_invalid PARAMS ((int c));
386static int i386_operand PARAMS ((char *operand_string));
387static int i386_intel_operand PARAMS ((char *operand_string, int got_a_float));
388static const reg_entry *parse_register PARAMS ((char *reg_string,
389 char **end_op));
390
391#ifndef I386COFF
392static void s_bss PARAMS ((int));
393#endif
394
395symbolS *GOT_symbol; /* Pre-defined "_GLOBAL_OFFSET_TABLE_" */
396
397static INLINE unsigned int
398mode_from_disp_size (t)
399 unsigned int t;
400{
401 return (t & Disp8) ? 1 : (t & (Disp16|Disp32)) ? 2 : 0;
402}
403
404static INLINE int
405fits_in_signed_byte (num)
406 long num;
407{
408 return (num >= -128) && (num <= 127);
409} /* fits_in_signed_byte() */
410
411static INLINE int
412fits_in_unsigned_byte (num)
413 long num;
414{
415 return (num & 0xff) == num;
416} /* fits_in_unsigned_byte() */
417
418static INLINE int
419fits_in_unsigned_word (num)
420 long num;
421{
422 return (num & 0xffff) == num;
423} /* fits_in_unsigned_word() */
424
425static INLINE int
426fits_in_signed_word (num)
427 long num;
428{
429 return (-32768 <= num) && (num <= 32767);
430} /* fits_in_signed_word() */
431
432static int
433smallest_imm_type (num)
434 long num;
435{
436#if 0
437 /* This code is disabled because all the Imm1 forms in the opcode table
438 are slower on the i486, and they're the versions with the implicitly
439 specified single-position displacement, which has another syntax if
440 you really want to use that form. If you really prefer to have the
441 one-byte-shorter Imm1 form despite these problems, re-enable this
442 code. */
443 if (num == 1)
444 return Imm1 | Imm8 | Imm8S | Imm16 | Imm32;
445#endif
446 return (fits_in_signed_byte (num)
447 ? (Imm8S | Imm8 | Imm16 | Imm32)
448 : fits_in_unsigned_byte (num)
449 ? (Imm8 | Imm16 | Imm32)
450 : (fits_in_signed_word (num) || fits_in_unsigned_word (num))
451 ? (Imm16 | Imm32)
452 : (Imm32));
453} /* smallest_imm_type() */
454
455/* Returns 0 if attempting to add a prefix where one from the same
456 class already exists, 1 if non rep/repne added, 2 if rep/repne
457 added. */
458static int
459add_prefix (prefix)
460 unsigned int prefix;
461{
462 int ret = 1;
463 int q;
464
465 switch (prefix)
466 {
467 default:
468 abort ();
469
470 case CS_PREFIX_OPCODE:
471 case DS_PREFIX_OPCODE:
472 case ES_PREFIX_OPCODE:
473 case FS_PREFIX_OPCODE:
474 case GS_PREFIX_OPCODE:
475 case SS_PREFIX_OPCODE:
476 q = SEG_PREFIX;
477 break;
478
479 case REPNE_PREFIX_OPCODE:
480 case REPE_PREFIX_OPCODE:
481 ret = 2;
482 /* fall thru */
483 case LOCK_PREFIX_OPCODE:
484 q = LOCKREP_PREFIX;
485 break;
486
487 case FWAIT_OPCODE:
488 q = WAIT_PREFIX;
489 break;
490
491 case ADDR_PREFIX_OPCODE:
492 q = ADDR_PREFIX;
493 break;
494
495 case DATA_PREFIX_OPCODE:
496 q = DATA_PREFIX;
497 break;
498 }
499
500 if (i.prefix[q])
501 {
502 as_bad (_("same type of prefix used twice"));
503 return 0;
504 }
505
506 i.prefixes += 1;
507 i.prefix[q] = prefix;
508 return ret;
509}
510
511static void
512set_16bit_code_flag (new_16bit_code_flag)
513 int new_16bit_code_flag;
514{
515 flag_16bit_code = new_16bit_code_flag;
516}
517
518static void
519set_intel_syntax (syntax_flag)
520 int syntax_flag;
521{
522 /* Find out if register prefixing is specified. */
523 int ask_naked_reg = 0;
524
525 SKIP_WHITESPACE ();
526 if (! is_end_of_line[(unsigned char) *input_line_pointer])
527 {
528 char *string = input_line_pointer;
529 int e = get_symbol_end ();
530
531 if (strcmp(string, "prefix") == 0)
532 ask_naked_reg = 1;
533 else if (strcmp(string, "noprefix") == 0)
534 ask_naked_reg = -1;
535 else
536 as_bad (_("Bad argument to syntax directive."));
537 *input_line_pointer = e;
538 }
539 demand_empty_rest_of_line ();
540
541 intel_syntax = syntax_flag;
542
543 if (ask_naked_reg == 0)
544 {
545#ifdef BFD_ASSEMBLER
546 allow_naked_reg = (intel_syntax
547 && (bfd_get_symbol_leading_char (stdoutput) != '\0'));
548#else
549 allow_naked_reg = 0; /* conservative default */
550#endif
551 }
552 else
553 allow_naked_reg = (ask_naked_reg < 0);
554}
555
556const pseudo_typeS md_pseudo_table[] =
557{
558#ifndef I386COFF
559 {"bss", s_bss, 0},
560#endif
561#if !defined(OBJ_AOUT) && !defined(USE_ALIGN_PTWO)
562 {"align", s_align_bytes, 0},
563#else
564 {"align", s_align_ptwo, 0},
565#endif
566 {"ffloat", float_cons, 'f'},
567 {"dfloat", float_cons, 'd'},
568 {"tfloat", float_cons, 'x'},
569 {"value", cons, 2},
570 {"noopt", s_ignore, 0},
571 {"optim", s_ignore, 0},
572 {"code16", set_16bit_code_flag, 1},
573 {"code32", set_16bit_code_flag, 0},
574 {"intel_syntax", set_intel_syntax, 1},
575 {"att_syntax", set_intel_syntax, 0},
576 {0, 0, 0}
577};
578
579/* for interface with expression () */
580extern char *input_line_pointer;
581
582/* hash table for instruction mnemonic lookup */
583static struct hash_control *op_hash;
584/* hash table for register lookup */
585static struct hash_control *reg_hash;
586\f
587
588void
589md_begin ()
590{
591 const char *hash_err;
592
593 /* initialize op_hash hash table */
594 op_hash = hash_new ();
595
596 {
597 register const template *optab;
598 register templates *core_optab;
599
600 optab = i386_optab; /* setup for loop */
601 core_optab = (templates *) xmalloc (sizeof (templates));
602 core_optab->start = optab;
603
604 while (1)
605 {
606 ++optab;
607 if (optab->name == NULL
608 || strcmp (optab->name, (optab - 1)->name) != 0)
609 {
610 /* different name --> ship out current template list;
611 add to hash table; & begin anew */
612 core_optab->end = optab;
613 hash_err = hash_insert (op_hash,
614 (optab - 1)->name,
615 (PTR) core_optab);
616 if (hash_err)
617 {
618 hash_error:
619 as_fatal (_("Internal Error: Can't hash %s: %s"),
620 (optab - 1)->name,
621 hash_err);
622 }
623 if (optab->name == NULL)
624 break;
625 core_optab = (templates *) xmalloc (sizeof (templates));
626 core_optab->start = optab;
627 }
628 }
629 }
630
631 /* initialize reg_hash hash table */
632 reg_hash = hash_new ();
633 {
634 register const reg_entry *regtab;
635
636 for (regtab = i386_regtab;
637 regtab < i386_regtab + sizeof (i386_regtab) / sizeof (i386_regtab[0]);
638 regtab++)
639 {
640 hash_err = hash_insert (reg_hash, regtab->reg_name, (PTR) regtab);
641 if (hash_err)
642 goto hash_error;
643 }
644 }
645
646 /* fill in lexical tables: mnemonic_chars, operand_chars. */
647 {
648 register int c;
649 register char *p;
650
651 for (c = 0; c < 256; c++)
652 {
653 if (isdigit (c))
654 {
655 digit_chars[c] = c;
656 mnemonic_chars[c] = c;
657 register_chars[c] = c;
658 operand_chars[c] = c;
659 }
660 else if (islower (c))
661 {
662 mnemonic_chars[c] = c;
663 register_chars[c] = c;
664 operand_chars[c] = c;
665 }
666 else if (isupper (c))
667 {
668 mnemonic_chars[c] = tolower (c);
669 register_chars[c] = mnemonic_chars[c];
670 operand_chars[c] = c;
671 }
672
673 if (isalpha (c) || isdigit (c))
674 identifier_chars[c] = c;
675 else if (c >= 128)
676 {
677 identifier_chars[c] = c;
678 operand_chars[c] = c;
679 }
680 }
681
682#ifdef LEX_AT
683 identifier_chars['@'] = '@';
684#endif
685 register_chars[')'] = ')';
686 register_chars['('] = '(';
687 digit_chars['-'] = '-';
688 identifier_chars['_'] = '_';
689 identifier_chars['.'] = '.';
690
691 for (p = operand_special_chars; *p != '\0'; p++)
692 operand_chars[(unsigned char) *p] = *p;
693 }
694
695#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
696 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
697 {
698 record_alignment (text_section, 2);
699 record_alignment (data_section, 2);
700 record_alignment (bss_section, 2);
701 }
702#endif
703}
704
705void
706i386_print_statistics (file)
707 FILE *file;
708{
709 hash_print_statistics (file, "i386 opcode", op_hash);
710 hash_print_statistics (file, "i386 register", reg_hash);
711}
712\f
713
714#ifdef DEBUG386
715
716/* debugging routines for md_assemble */
717static void pi PARAMS ((char *, i386_insn *));
718static void pte PARAMS ((template *));
719static void pt PARAMS ((unsigned int));
720static void pe PARAMS ((expressionS *));
721static void ps PARAMS ((symbolS *));
722
723static void
724pi (line, x)
725 char *line;
726 i386_insn *x;
727{
728 register template *p;
729 int i;
730
731 fprintf (stdout, "%s: template ", line);
732 pte (&x->tm);
733 fprintf (stdout, " modrm: mode %x reg %x reg/mem %x",
734 x->rm.mode, x->rm.reg, x->rm.regmem);
735 fprintf (stdout, " base %x index %x scale %x\n",
736 x->bi.base, x->bi.index, x->bi.scale);
737 for (i = 0; i < x->operands; i++)
738 {
739 fprintf (stdout, " #%d: ", i + 1);
740 pt (x->types[i]);
741 fprintf (stdout, "\n");
742 if (x->types[i]
3f4438ab 743 & (Reg | SReg2 | SReg3 | Control | Debug | Test | RegMMX | RegXMM))
252b5132
RH
744 fprintf (stdout, "%s\n", x->regs[i]->reg_name);
745 if (x->types[i] & Imm)
746 pe (x->imms[i]);
747 if (x->types[i] & Disp)
748 pe (x->disps[i]);
749 }
750}
751
752static void
753pte (t)
754 template *t;
755{
756 int i;
757 fprintf (stdout, " %d operands ", t->operands);
758 fprintf (stdout, "opcode %x ",
759 t->base_opcode);
760 if (t->extension_opcode != None)
761 fprintf (stdout, "ext %x ", t->extension_opcode);
762 if (t->opcode_modifier & D)
763 fprintf (stdout, "D");
764 if (t->opcode_modifier & W)
765 fprintf (stdout, "W");
766 fprintf (stdout, "\n");
767 for (i = 0; i < t->operands; i++)
768 {
769 fprintf (stdout, " #%d type ", i + 1);
770 pt (t->operand_types[i]);
771 fprintf (stdout, "\n");
772 }
773}
774
775static void
776pe (e)
777 expressionS *e;
778{
779 fprintf (stdout, " operation %d\n", e->X_op);
b77ad1d4
AM
780 fprintf (stdout, " add_number %ld (%lx)\n",
781 (long) e->X_add_number, (long) e->X_add_number);
252b5132
RH
782 if (e->X_add_symbol)
783 {
784 fprintf (stdout, " add_symbol ");
785 ps (e->X_add_symbol);
786 fprintf (stdout, "\n");
787 }
788 if (e->X_op_symbol)
789 {
790 fprintf (stdout, " op_symbol ");
791 ps (e->X_op_symbol);
792 fprintf (stdout, "\n");
793 }
794}
795
796static void
797ps (s)
798 symbolS *s;
799{
800 fprintf (stdout, "%s type %s%s",
801 S_GET_NAME (s),
802 S_IS_EXTERNAL (s) ? "EXTERNAL " : "",
803 segment_name (S_GET_SEGMENT (s)));
804}
805
806struct type_name
807 {
808 unsigned int mask;
809 char *tname;
810 }
811
812type_names[] =
813{
814 { Reg8, "r8" },
815 { Reg16, "r16" },
816 { Reg32, "r32" },
817 { Imm8, "i8" },
818 { Imm8S, "i8s" },
819 { Imm16, "i16" },
820 { Imm32, "i32" },
821 { Imm1, "i1" },
822 { BaseIndex, "BaseIndex" },
823 { Disp8, "d8" },
824 { Disp16, "d16" },
825 { Disp32, "d32" },
826 { InOutPortReg, "InOutPortReg" },
827 { ShiftCount, "ShiftCount" },
828 { Control, "control reg" },
829 { Test, "test reg" },
830 { Debug, "debug reg" },
831 { FloatReg, "FReg" },
832 { FloatAcc, "FAcc" },
833 { SReg2, "SReg2" },
834 { SReg3, "SReg3" },
835 { Acc, "Acc" },
836 { JumpAbsolute, "Jump Absolute" },
837 { RegMMX, "rMMX" },
3f4438ab 838 { RegXMM, "rXMM" },
252b5132
RH
839 { EsSeg, "es" },
840 { 0, "" }
841};
842
843static void
844pt (t)
845 unsigned int t;
846{
847 register struct type_name *ty;
848
849 if (t == Unknown)
850 {
851 fprintf (stdout, _("Unknown"));
852 }
853 else
854 {
855 for (ty = type_names; ty->mask; ty++)
856 if (t & ty->mask)
857 fprintf (stdout, "%s, ", ty->tname);
858 }
859 fflush (stdout);
860}
861
862#endif /* DEBUG386 */
863\f
864int
865tc_i386_force_relocation (fixp)
866 struct fix *fixp;
867{
868#ifdef BFD_ASSEMBLER
869 if (fixp->fx_r_type == BFD_RELOC_VTABLE_INHERIT
870 || fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
871 return 1;
872 return 0;
873#else
874 /* For COFF */
875 return fixp->fx_r_type==7;
876#endif
877}
878
879#ifdef BFD_ASSEMBLER
880static bfd_reloc_code_real_type reloc
881 PARAMS ((int, int, bfd_reloc_code_real_type));
882
883static bfd_reloc_code_real_type
884reloc (size, pcrel, other)
885 int size;
886 int pcrel;
887 bfd_reloc_code_real_type other;
888{
889 if (other != NO_RELOC) return other;
890
891 if (pcrel)
892 {
893 switch (size)
894 {
895 case 1: return BFD_RELOC_8_PCREL;
896 case 2: return BFD_RELOC_16_PCREL;
897 case 4: return BFD_RELOC_32_PCREL;
898 }
899 as_bad (_("Can not do %d byte pc-relative relocation"), size);
900 }
901 else
902 {
903 switch (size)
904 {
905 case 1: return BFD_RELOC_8;
906 case 2: return BFD_RELOC_16;
907 case 4: return BFD_RELOC_32;
908 }
909 as_bad (_("Can not do %d byte relocation"), size);
910 }
911
912 return BFD_RELOC_NONE;
913}
914
915/*
916 * Here we decide which fixups can be adjusted to make them relative to
917 * the beginning of the section instead of the symbol. Basically we need
918 * to make sure that the dynamic relocations are done correctly, so in
919 * some cases we force the original symbol to be used.
920 */
921int
922tc_i386_fix_adjustable(fixP)
923 fixS * fixP;
924{
925#ifdef OBJ_ELF
926 /* Prevent all adjustments to global symbols. */
927 if (S_IS_EXTERN (fixP->fx_addsy))
928 return 0;
929 if (S_IS_WEAK (fixP->fx_addsy))
930 return 0;
931#endif
932 /* adjust_reloc_syms doesn't know about the GOT */
933 if (fixP->fx_r_type == BFD_RELOC_386_GOTOFF
934 || fixP->fx_r_type == BFD_RELOC_386_PLT32
935 || fixP->fx_r_type == BFD_RELOC_386_GOT32
936 || fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
937 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
938 return 0;
939 return 1;
940}
941#else
942#define reloc(SIZE,PCREL,OTHER) 0
943#define BFD_RELOC_16 0
944#define BFD_RELOC_32 0
945#define BFD_RELOC_16_PCREL 0
946#define BFD_RELOC_32_PCREL 0
947#define BFD_RELOC_386_PLT32 0
948#define BFD_RELOC_386_GOT32 0
949#define BFD_RELOC_386_GOTOFF 0
950#endif
951
b4cac588
AM
952static int
953intel_float_operand PARAMS ((char *mnemonic));
954
955static int
252b5132
RH
956intel_float_operand (mnemonic)
957 char *mnemonic;
958{
959 if (mnemonic[0] == 'f' && mnemonic[1] =='i')
960 return 0;
961
962 if (mnemonic[0] == 'f')
963 return 1;
964
965 return 0;
966}
967
968/* This is the guts of the machine-dependent assembler. LINE points to a
969 machine dependent instruction. This function is supposed to emit
970 the frags/bytes it assembles to. */
971
972void
973md_assemble (line)
974 char *line;
975{
976 /* Points to template once we've found it. */
977 const template *t;
978
979 /* Count the size of the instruction generated. */
980 int insn_size = 0;
981
982 int j;
983
984 char mnemonic[MAX_MNEM_SIZE];
985
986 /* Initialize globals. */
987 memset (&i, '\0', sizeof (i));
988 for (j = 0; j < MAX_OPERANDS; j++)
989 i.disp_reloc[j] = NO_RELOC;
990 memset (disp_expressions, '\0', sizeof (disp_expressions));
991 memset (im_expressions, '\0', sizeof (im_expressions));
992 save_stack_p = save_stack; /* reset stack pointer */
993
994 /* First parse an instruction mnemonic & call i386_operand for the operands.
995 We assume that the scrubber has arranged it so that line[0] is the valid
996 start of a (possibly prefixed) mnemonic. */
997 {
998 char *l = line;
999 char *token_start = l;
1000 char *mnem_p;
1001
1002 /* Non-zero if we found a prefix only acceptable with string insns. */
1003 const char *expecting_string_instruction = NULL;
1004
1005 while (1)
1006 {
1007 mnem_p = mnemonic;
1008 while ((*mnem_p = mnemonic_chars[(unsigned char) *l]) != 0)
1009 {
1010 mnem_p++;
1011 if (mnem_p >= mnemonic + sizeof (mnemonic))
1012 {
1013 as_bad (_("no such 386 instruction: `%s'"), token_start);
1014 return;
1015 }
1016 l++;
1017 }
1018 if (!is_space_char (*l)
1019 && *l != END_OF_INSN
1020 && *l != PREFIX_SEPARATOR)
1021 {
1022 as_bad (_("invalid character %s in mnemonic"),
1023 output_invalid (*l));
1024 return;
1025 }
1026 if (token_start == l)
1027 {
1028 if (*l == PREFIX_SEPARATOR)
1029 as_bad (_("expecting prefix; got nothing"));
1030 else
1031 as_bad (_("expecting mnemonic; got nothing"));
1032 return;
1033 }
1034
1035 /* Look up instruction (or prefix) via hash table. */
1036 current_templates = hash_find (op_hash, mnemonic);
1037
1038 if (*l != END_OF_INSN
1039 && (! is_space_char (*l) || l[1] != END_OF_INSN)
1040 && current_templates
1041 && (current_templates->start->opcode_modifier & IsPrefix))
1042 {
1043 /* If we are in 16-bit mode, do not allow addr16 or data16.
1044 Similarly, in 32-bit mode, do not allow addr32 or data32. */
1045 if ((current_templates->start->opcode_modifier & (Size16 | Size32))
1046 && (((current_templates->start->opcode_modifier & Size32) != 0)
1047 ^ flag_16bit_code))
1048 {
1049 as_bad (_("redundant %s prefix"),
1050 current_templates->start->name);
1051 return;
1052 }
1053 /* Add prefix, checking for repeated prefixes. */
1054 switch (add_prefix (current_templates->start->base_opcode))
1055 {
1056 case 0:
1057 return;
1058 case 2:
1059 expecting_string_instruction =
1060 current_templates->start->name;
1061 break;
1062 }
1063 /* Skip past PREFIX_SEPARATOR and reset token_start. */
1064 token_start = ++l;
1065 }
1066 else
1067 break;
1068 }
1069
1070 if (!current_templates)
1071 {
1072 /* See if we can get a match by trimming off a suffix. */
1073 switch (mnem_p[-1])
1074 {
1075 case DWORD_MNEM_SUFFIX:
1076 case WORD_MNEM_SUFFIX:
1077 case BYTE_MNEM_SUFFIX:
1078 case SHORT_MNEM_SUFFIX:
1079#if LONG_MNEM_SUFFIX != DWORD_MNEM_SUFFIX
1080 case LONG_MNEM_SUFFIX:
1081#endif
1082 i.suffix = mnem_p[-1];
1083 mnem_p[-1] = '\0';
1084 current_templates = hash_find (op_hash, mnemonic);
1085 break;
1086
1087 /* Intel Syntax */
1088 case INTEL_DWORD_MNEM_SUFFIX:
1089 if (intel_syntax)
1090 {
1091 i.suffix = mnem_p[-1];
1092 mnem_p[-1] = '\0';
1093 current_templates = hash_find (op_hash, mnemonic);
1094 break;
1095 }
1096 }
1097 if (!current_templates)
1098 {
1099 as_bad (_("no such 386 instruction: `%s'"), token_start);
1100 return;
1101 }
1102 }
1103
1104 /* check for rep/repne without a string instruction */
1105 if (expecting_string_instruction
1106 && !(current_templates->start->opcode_modifier & IsString))
1107 {
1108 as_bad (_("expecting string instruction after `%s'"),
1109 expecting_string_instruction);
1110 return;
1111 }
1112
1113 /* There may be operands to parse. */
1114 if (*l != END_OF_INSN)
1115 {
1116 /* parse operands */
1117
1118 /* 1 if operand is pending after ','. */
1119 unsigned int expecting_operand = 0;
1120
1121 /* Non-zero if operand parens not balanced. */
1122 unsigned int paren_not_balanced;
1123
1124 do
1125 {
1126 /* skip optional white space before operand */
1127 if (is_space_char (*l))
1128 ++l;
1129 if (!is_operand_char (*l) && *l != END_OF_INSN)
1130 {
1131 as_bad (_("invalid character %s before operand %d"),
1132 output_invalid (*l),
1133 i.operands + 1);
1134 return;
1135 }
1136 token_start = l; /* after white space */
1137 paren_not_balanced = 0;
1138 while (paren_not_balanced || *l != ',')
1139 {
1140 if (*l == END_OF_INSN)
1141 {
1142 if (paren_not_balanced)
1143 {
1144 if (!intel_syntax)
1145 as_bad (_("unbalanced parenthesis in operand %d."),
1146 i.operands + 1);
1147 else
1148 as_bad (_("unbalanced brackets in operand %d."),
1149 i.operands + 1);
1150 return;
1151 }
1152 else
1153 break; /* we are done */
1154 }
1155 else if (!is_operand_char (*l) && !is_space_char (*l))
1156 {
1157 as_bad (_("invalid character %s in operand %d"),
1158 output_invalid (*l),
1159 i.operands + 1);
1160 return;
1161 }
1162 if (!intel_syntax)
1163 {
1164 if (*l == '(')
1165 ++paren_not_balanced;
1166 if (*l == ')')
1167 --paren_not_balanced;
1168 }
1169 else
1170 {
1171 if (*l == '[')
1172 ++paren_not_balanced;
1173 if (*l == ']')
1174 --paren_not_balanced;
1175 }
1176 l++;
1177 }
1178 if (l != token_start)
1179 { /* yes, we've read in another operand */
1180 unsigned int operand_ok;
1181 this_operand = i.operands++;
1182 if (i.operands > MAX_OPERANDS)
1183 {
1184 as_bad (_("spurious operands; (%d operands/instruction max)"),
1185 MAX_OPERANDS);
1186 return;
1187 }
1188 /* now parse operand adding info to 'i' as we go along */
1189 END_STRING_AND_SAVE (l);
1190
1191 if (intel_syntax)
1192 operand_ok = i386_intel_operand (token_start, intel_float_operand (mnemonic));
1193 else
1194 operand_ok = i386_operand (token_start);
1195
1196 RESTORE_END_STRING (l); /* restore old contents */
1197 if (!operand_ok)
1198 return;
1199 }
1200 else
1201 {
1202 if (expecting_operand)
1203 {
1204 expecting_operand_after_comma:
1205 as_bad (_("expecting operand after ','; got nothing"));
1206 return;
1207 }
1208 if (*l == ',')
1209 {
1210 as_bad (_("expecting operand before ','; got nothing"));
1211 return;
1212 }
1213 }
1214
1215 /* now *l must be either ',' or END_OF_INSN */
1216 if (*l == ',')
1217 {
1218 if (*++l == END_OF_INSN)
1219 { /* just skip it, if it's \n complain */
1220 goto expecting_operand_after_comma;
1221 }
1222 expecting_operand = 1;
1223 }
1224 }
1225 while (*l != END_OF_INSN); /* until we get end of insn */
1226 }
1227 }
1228
1229 /* Now we've parsed the mnemonic into a set of templates, and have the
1230 operands at hand.
1231
1232 Next, we find a template that matches the given insn,
1233 making sure the overlap of the given operands types is consistent
1234 with the template operand types. */
1235
1236#define MATCH(overlap, given, template) \
1237 ((overlap) \
1238 && ((given) & BaseIndex) == ((overlap) & BaseIndex) \
1239 && ((given) & JumpAbsolute) == ((template) & JumpAbsolute))
1240
1241 /* If given types r0 and r1 are registers they must be of the same type
1242 unless the expected operand type register overlap is null.
1243 Note that Acc in a template matches every size of reg. */
1244#define CONSISTENT_REGISTER_MATCH(m0, g0, t0, m1, g1, t1) \
1245 ( ((g0) & Reg) == 0 || ((g1) & Reg) == 0 || \
1246 ((g0) & Reg) == ((g1) & Reg) || \
1247 ((((m0) & Acc) ? Reg : (t0)) & (((m1) & Acc) ? Reg : (t1)) & Reg) == 0 )
1248
1249 {
1250 register unsigned int overlap0, overlap1;
252b5132
RH
1251 unsigned int overlap2;
1252 unsigned int found_reverse_match;
1253 int suffix_check;
1254
1255 /* All intel opcodes have reversed operands except for BOUND and ENTER */
1256 if (intel_syntax
1257 && (strcmp (mnemonic, "enter") != 0)
1258 && (strcmp (mnemonic, "bound") != 0)
1259 && (strncmp (mnemonic, "fsub", 4) !=0)
1260 && (strncmp (mnemonic, "fdiv", 4) !=0))
1261 {
ab9da554
ILT
1262 const reg_entry *temp_reg = NULL;
1263 expressionS *temp_disp = NULL;
1264 expressionS *temp_imm = NULL;
252b5132 1265 unsigned int temp_type;
ab9da554
ILT
1266 int xchg1 = 0;
1267 int xchg2 = 0;
252b5132
RH
1268
1269 if (i.operands == 2)
1270 {
1271 xchg1 = 0;
1272 xchg2 = 1;
1273 }
1274 else if (i.operands == 3)
1275 {
1276 xchg1 = 0;
1277 xchg2 = 2;
1278 }
1279
1280 if (i.operands > 1)
1281 {
1282 temp_type = i.types[xchg2];
1283 if (temp_type & (Reg | FloatReg))
1284 temp_reg = i.regs[xchg2];
1285 else if (temp_type & Imm)
1286 temp_imm = i.imms[xchg2];
1287 else if (temp_type & Disp)
1288 temp_disp = i.disps[xchg2];
1289
1290 i.types[xchg2] = i.types[xchg1];
1291
1292 if (i.types[xchg1] & (Reg | FloatReg))
1293 {
1294 i.regs[xchg2] = i.regs[xchg1];
1295 i.regs[xchg1] = NULL;
1296 }
1297 else if (i.types[xchg2] & Imm)
1298 {
1299 i.imms[xchg2] = i.imms[xchg1];
1300 i.imms[xchg1] = NULL;
1301 }
1302 else if (i.types[xchg2] & Disp)
1303 {
1304 i.disps[xchg2] = i.disps[xchg1];
1305 i.disps[xchg1] = NULL;
1306 }
1307
1308 if (temp_type & (Reg | FloatReg))
1309 {
1310 i.regs[xchg1] = temp_reg;
1311 if (! (i.types[xchg1] & (Reg | FloatReg)))
1312 i.regs[xchg2] = NULL;
1313 }
1314 else if (temp_type & Imm)
1315 {
1316 i.imms[xchg1] = temp_imm;
1317 if (! (i.types[xchg1] & Imm))
1318 i.imms[xchg2] = NULL;
1319 }
1320 else if (temp_type & Disp)
1321 {
1322 i.disps[xchg1] = temp_disp;
1323 if (! (i.types[xchg1] & Disp))
1324 i.disps[xchg2] = NULL;
1325 }
1326
1327 i.types[xchg1] = temp_type;
1328 }
1329 if (!strcmp(mnemonic,"jmp")
1330 || !strcmp (mnemonic, "call"))
1331 if ((i.types[0] & Reg) || i.types[0] & BaseIndex)
1332 i.types[0] |= JumpAbsolute;
1333
1334 }
1335 overlap0 = 0;
1336 overlap1 = 0;
1337 overlap2 = 0;
1338 found_reverse_match = 0;
1339 suffix_check = (i.suffix == BYTE_MNEM_SUFFIX
1340 ? No_bSuf
1341 : (i.suffix == WORD_MNEM_SUFFIX
1342 ? No_wSuf
1343 : (i.suffix == SHORT_MNEM_SUFFIX
1344 ? No_sSuf
1345 : (i.suffix == LONG_MNEM_SUFFIX
1346 ? No_lSuf
1347 : (i.suffix == INTEL_DWORD_MNEM_SUFFIX
1348 ? No_dSuf
1349 : (i.suffix == LONG_DOUBLE_MNEM_SUFFIX ? No_xSuf : 0))))));
1350
1351 for (t = current_templates->start;
1352 t < current_templates->end;
1353 t++)
1354 {
1355 /* Must have right number of operands. */
1356 if (i.operands != t->operands)
1357 continue;
1358
1359 /* For some opcodes, don't check the suffix */
1360 if (intel_syntax)
1361 {
1362 if (strcmp (t->name, "fnstcw")
1363 && strcmp (t->name, "fldcw")
1364 && (t->opcode_modifier & suffix_check))
1365 continue;
1366 }
1367 /* Must not have disallowed suffix. */
1368 else if ((t->opcode_modifier & suffix_check))
1369 continue;
1370
1371 else if (!t->operands)
1372 break; /* 0 operands always matches */
1373
1374 overlap0 = i.types[0] & t->operand_types[0];
1375 switch (t->operands)
1376 {
1377 case 1:
1378 if (!MATCH (overlap0, i.types[0], t->operand_types[0]))
1379 continue;
1380 break;
1381 case 2:
1382 case 3:
1383 overlap1 = i.types[1] & t->operand_types[1];
1384 if (!MATCH (overlap0, i.types[0], t->operand_types[0])
1385 || !MATCH (overlap1, i.types[1], t->operand_types[1])
1386 || !CONSISTENT_REGISTER_MATCH (overlap0, i.types[0],
1387 t->operand_types[0],
1388 overlap1, i.types[1],
1389 t->operand_types[1]))
1390 {
1391
1392 /* check if other direction is valid ... */
1393 if ((t->opcode_modifier & (D|FloatD)) == 0)
1394 continue;
1395
1396 /* try reversing direction of operands */
1397 overlap0 = i.types[0] & t->operand_types[1];
1398 overlap1 = i.types[1] & t->operand_types[0];
1399 if (!MATCH (overlap0, i.types[0], t->operand_types[1])
1400 || !MATCH (overlap1, i.types[1], t->operand_types[0])
1401 || !CONSISTENT_REGISTER_MATCH (overlap0, i.types[0],
1402 t->operand_types[1],
1403 overlap1, i.types[1],
1404 t->operand_types[0]))
1405 {
1406 /* does not match either direction */
1407 continue;
1408 }
1409 /* found_reverse_match holds which of D or FloatDR
1410 we've found. */
1411 found_reverse_match = t->opcode_modifier & (D|FloatDR);
1412 break;
1413 }
1414 /* found a forward 2 operand match here */
1415 if (t->operands == 3)
1416 {
1417 /* Here we make use of the fact that there are no
1418 reverse match 3 operand instructions, and all 3
1419 operand instructions only need to be checked for
1420 register consistency between operands 2 and 3. */
1421 overlap2 = i.types[2] & t->operand_types[2];
1422 if (!MATCH (overlap2, i.types[2], t->operand_types[2])
1423 || !CONSISTENT_REGISTER_MATCH (overlap1, i.types[1],
1424 t->operand_types[1],
1425 overlap2, i.types[2],
1426 t->operand_types[2]))
1427
1428 continue;
1429 }
1430 /* found either forward/reverse 2 or 3 operand match here:
1431 slip through to break */
1432 }
1433 break; /* we've found a match; break out of loop */
1434 } /* for (t = ... */
1435 if (t == current_templates->end)
1436 { /* we found no match */
1437 as_bad (_("suffix or operands invalid for `%s'"),
1438 current_templates->start->name);
1439 return;
1440 }
1441
1442 if ((t->opcode_modifier & (IsPrefix|IgnoreSize)) == (IsPrefix|IgnoreSize))
1443 {
1444 /* Warn them that a data or address size prefix doesn't affect
1445 assembly of the next line of code. */
1446 as_warn (_("stand-alone `%s' prefix"), t->name);
1447 }
1448
1449 /* Copy the template we found. */
1450 i.tm = *t;
1451 if (found_reverse_match)
1452 {
1453 i.tm.operand_types[0] = t->operand_types[1];
1454 i.tm.operand_types[1] = t->operand_types[0];
1455 }
1456
1457
1458 if (i.tm.opcode_modifier & FWait)
1459 if (! add_prefix (FWAIT_OPCODE))
1460 return;
1461
1462 /* Check string instruction segment overrides */
1463 if ((i.tm.opcode_modifier & IsString) != 0 && i.mem_operands != 0)
1464 {
1465 int mem_op = (i.types[0] & AnyMem) ? 0 : 1;
1466 if ((i.tm.operand_types[mem_op] & EsSeg) != 0)
1467 {
1468 if (i.seg[0] != NULL && i.seg[0] != &es)
1469 {
1470 as_bad (_("`%s' operand %d must use `%%es' segment"),
1471 i.tm.name,
1472 mem_op + 1);
1473 return;
1474 }
1475 /* There's only ever one segment override allowed per instruction.
1476 This instruction possibly has a legal segment override on the
1477 second operand, so copy the segment to where non-string
1478 instructions store it, allowing common code. */
1479 i.seg[0] = i.seg[1];
1480 }
1481 else if ((i.tm.operand_types[mem_op + 1] & EsSeg) != 0)
1482 {
1483 if (i.seg[1] != NULL && i.seg[1] != &es)
1484 {
1485 as_bad (_("`%s' operand %d must use `%%es' segment"),
1486 i.tm.name,
1487 mem_op + 2);
1488 return;
1489 }
1490 }
1491 }
1492
1493 /* If matched instruction specifies an explicit instruction mnemonic
1494 suffix, use it. */
1495 if (i.tm.opcode_modifier & (Size16 | Size32))
1496 {
1497 if (i.tm.opcode_modifier & Size16)
1498 i.suffix = WORD_MNEM_SUFFIX;
1499 else
1500 i.suffix = DWORD_MNEM_SUFFIX;
1501 }
1502 else if (i.reg_operands)
1503 {
1504 /* If there's no instruction mnemonic suffix we try to invent one
1505 based on register operands. */
1506 if (!i.suffix)
1507 {
1508 /* We take i.suffix from the last register operand specified,
1509 Destination register type is more significant than source
1510 register type. */
1511 int op;
1512 for (op = i.operands; --op >= 0; )
1513 if (i.types[op] & Reg)
1514 {
1515 i.suffix = ((i.types[op] & Reg8) ? BYTE_MNEM_SUFFIX :
1516 (i.types[op] & Reg16) ? WORD_MNEM_SUFFIX :
1517 DWORD_MNEM_SUFFIX);
1518 break;
1519 }
1520 }
1521 else if (i.suffix == BYTE_MNEM_SUFFIX)
1522 {
1523 int op;
1524 for (op = i.operands; --op >= 0; )
1525 {
1526 /* If this is an eight bit register, it's OK. If it's
1527 the 16 or 32 bit version of an eight bit register,
1528 we will just use the low portion, and that's OK too. */
1529 if (i.types[op] & Reg8)
1530 continue;
1531
1532 /* movzx and movsx should not generate this warning. */
1533 if (intel_syntax
1534 && (i.tm.base_opcode == 0xfb7
1535 || i.tm.base_opcode == 0xfb6
1536 || i.tm.base_opcode == 0xfbe
1537 || i.tm.base_opcode == 0xfbf))
1538 continue;
1539
1540 if ((i.types[op] & WordReg) && i.regs[op]->reg_num < 4
1541#if 0
1542 /* Check that the template allows eight bit regs
1543 This kills insns such as `orb $1,%edx', which
1544 maybe should be allowed. */
1545 && (i.tm.operand_types[op] & (Reg8|InOutPortReg))
1546#endif
1547 )
1548 {
1549#if REGISTER_WARNINGS
1550 if ((i.tm.operand_types[op] & InOutPortReg) == 0)
1551 as_warn (_("using `%%%s' instead of `%%%s' due to `%c' suffix"),
1552 (i.regs[op] - (i.types[op] & Reg16 ? 8 : 16))->reg_name,
1553 i.regs[op]->reg_name,
1554 i.suffix);
1555#endif
1556 continue;
1557 }
1558 /* Any other register is bad */
3f4438ab
AM
1559 if (i.types[op] & (Reg | RegMMX | RegXMM
1560 | SReg2 | SReg3
1561 | Control | Debug | Test
1562 | FloatReg | FloatAcc))
252b5132
RH
1563 {
1564 as_bad (_("`%%%s' not allowed with `%s%c'"),
1565 i.regs[op]->reg_name,
1566 i.tm.name,
1567 i.suffix);
1568 return;
1569 }
1570 }
1571 }
1572 else if (i.suffix == DWORD_MNEM_SUFFIX)
1573 {
1574 int op;
1575 for (op = i.operands; --op >= 0; )
1576 /* Reject eight bit registers, except where the template
1577 requires them. (eg. movzb) */
1578 if ((i.types[op] & Reg8) != 0
1579 && (i.tm.operand_types[op] & (Reg16|Reg32|Acc)) != 0)
1580 {
1581 as_bad (_("`%%%s' not allowed with `%s%c'"),
1582 i.regs[op]->reg_name,
1583 i.tm.name,
1584 i.suffix);
1585 return;
1586 }
1587#if REGISTER_WARNINGS
1588 /* Warn if the e prefix on a general reg is missing. */
1589 else if ((i.types[op] & Reg16) != 0
1590 && (i.tm.operand_types[op] & (Reg32|Acc)) != 0)
1591 {
1592 as_warn (_("using `%%%s' instead of `%%%s' due to `%c' suffix"),
1593 (i.regs[op] + 8)->reg_name,
1594 i.regs[op]->reg_name,
1595 i.suffix);
1596 }
1597#endif
1598 }
1599 else if (i.suffix == WORD_MNEM_SUFFIX)
1600 {
1601 int op;
1602 for (op = i.operands; --op >= 0; )
1603 /* Reject eight bit registers, except where the template
1604 requires them. (eg. movzb) */
1605 if ((i.types[op] & Reg8) != 0
1606 && (i.tm.operand_types[op] & (Reg16|Reg32|Acc)) != 0)
1607 {
1608 as_bad (_("`%%%s' not allowed with `%s%c'"),
1609 i.regs[op]->reg_name,
1610 i.tm.name,
1611 i.suffix);
1612 return;
1613 }
1614#if REGISTER_WARNINGS
1615 /* Warn if the e prefix on a general reg is present. */
1616 else if ((i.types[op] & Reg32) != 0
1617 && (i.tm.operand_types[op] & (Reg16|Acc)) != 0)
1618 {
1619 as_warn (_("using `%%%s' instead of `%%%s' due to `%c' suffix"),
1620 (i.regs[op] - 8)->reg_name,
1621 i.regs[op]->reg_name,
1622 i.suffix);
1623 }
1624#endif
1625 }
1626 else
1627 abort();
1628 }
1629
1630 /* Make still unresolved immediate matches conform to size of immediate
1631 given in i.suffix. Note: overlap2 cannot be an immediate! */
1632 if ((overlap0 & (Imm8 | Imm8S | Imm16 | Imm32))
1633 && overlap0 != Imm8 && overlap0 != Imm8S
1634 && overlap0 != Imm16 && overlap0 != Imm32)
1635 {
1636 if (i.suffix)
1637 {
1638 overlap0 &= (i.suffix == BYTE_MNEM_SUFFIX ? (Imm8 | Imm8S) :
1639 (i.suffix == WORD_MNEM_SUFFIX ? Imm16 : Imm32));
1640 }
1641 else if (overlap0 == (Imm16 | Imm32))
1642 {
1643 overlap0 =
1644 (flag_16bit_code ^ (i.prefix[DATA_PREFIX] != 0)) ? Imm16 : Imm32;
1645 }
1646 else
1647 {
1648 as_bad (_("no instruction mnemonic suffix given; can't determine immediate size"));
1649 return;
1650 }
1651 }
1652 if ((overlap1 & (Imm8 | Imm8S | Imm16 | Imm32))
1653 && overlap1 != Imm8 && overlap1 != Imm8S
1654 && overlap1 != Imm16 && overlap1 != Imm32)
1655 {
1656 if (i.suffix)
1657 {
1658 overlap1 &= (i.suffix == BYTE_MNEM_SUFFIX ? (Imm8 | Imm8S) :
1659 (i.suffix == WORD_MNEM_SUFFIX ? Imm16 : Imm32));
1660 }
1661 else if (overlap1 == (Imm16 | Imm32))
1662 {
1663 overlap1 =
1664 (flag_16bit_code ^ (i.prefix[DATA_PREFIX] != 0)) ? Imm16 : Imm32;
1665 }
1666 else
1667 {
1668 as_bad (_("no instruction mnemonic suffix given; can't determine immediate size"));
1669 return;
1670 }
1671 }
1672 assert ((overlap2 & Imm) == 0);
1673
1674 i.types[0] = overlap0;
1675 if (overlap0 & ImplicitRegister)
1676 i.reg_operands--;
1677 if (overlap0 & Imm1)
1678 i.imm_operands = 0; /* kludge for shift insns */
1679
1680 i.types[1] = overlap1;
1681 if (overlap1 & ImplicitRegister)
1682 i.reg_operands--;
1683
1684 i.types[2] = overlap2;
1685 if (overlap2 & ImplicitRegister)
1686 i.reg_operands--;
1687
1688 /* Finalize opcode. First, we change the opcode based on the operand
1689 size given by i.suffix: We need not change things for byte insns. */
1690
1691 if (!i.suffix && (i.tm.opcode_modifier & W))
1692 {
1693 as_bad (_("no instruction mnemonic suffix given and no register operands; can't size instruction"));
1694 return;
1695 }
1696
1697 /* For movzx and movsx, need to check the register type */
1698 if (intel_syntax
1699 && (i.tm.base_opcode == 0xfb6 || i.tm.base_opcode == 0xfbe))
1700 if (i.suffix && i.suffix == BYTE_MNEM_SUFFIX)
1701 {
1702 unsigned int prefix = DATA_PREFIX_OPCODE;
1703
1704 if ((i.regs[1]->reg_type & Reg16) != 0)
1705 if (!add_prefix (prefix))
1706 return;
1707 }
1708
1709 if (i.suffix && i.suffix != BYTE_MNEM_SUFFIX)
1710 {
1711 /* It's not a byte, select word/dword operation. */
1712 if (i.tm.opcode_modifier & W)
1713 {
1714 if (i.tm.opcode_modifier & ShortForm)
1715 i.tm.base_opcode |= 8;
1716 else
1717 i.tm.base_opcode |= 1;
1718 }
1719 /* Now select between word & dword operations via the operand
1720 size prefix, except for instructions that will ignore this
1721 prefix anyway. */
1722 if (((intel_syntax && (i.suffix == INTEL_DWORD_MNEM_SUFFIX))
1723 || i.suffix == DWORD_MNEM_SUFFIX
1724 || i.suffix == LONG_MNEM_SUFFIX) == flag_16bit_code
1725 && !(i.tm.opcode_modifier & IgnoreSize))
1726 {
1727 unsigned int prefix = DATA_PREFIX_OPCODE;
1728 if (i.tm.opcode_modifier & JumpByte) /* jcxz, loop */
1729 prefix = ADDR_PREFIX_OPCODE;
1730
1731 if (! add_prefix (prefix))
1732 return;
1733 }
1734 /* Size floating point instruction. */
1735 if (i.suffix == LONG_MNEM_SUFFIX
1736 || (intel_syntax && i.suffix == INTEL_DWORD_MNEM_SUFFIX))
1737 {
1738 if (i.tm.opcode_modifier & FloatMF)
1739 i.tm.base_opcode ^= 4;
1740 }
1741
1742 if (intel_syntax && i.suffix == LONG_DOUBLE_MNEM_SUFFIX)
1743 {
1744 if (i.tm.opcode_modifier & FloatMF)
1745 i.tm.base_opcode ^= 2;
1746 }
1747 }
1748
3f4438ab 1749 if (i.tm.opcode_modifier & ImmExt)
252b5132 1750 {
3f4438ab
AM
1751 /* These AMD 3DNow! and Intel Katmai New Instructions have an
1752 opcode suffix which is coded in the same place as an 8-bit
1753 immediate field would be. Here we fake an 8-bit immediate
1754 operand from the opcode suffix stored in tm.extension_opcode. */
252b5132
RH
1755
1756 expressionS *exp;
1757
1758 assert(i.imm_operands == 0 && i.operands <= 2);
1759
1760 exp = &im_expressions[i.imm_operands++];
1761 i.imms[i.operands] = exp;
1762 i.types[i.operands++] = Imm8;
1763 exp->X_op = O_constant;
1764 exp->X_add_number = i.tm.extension_opcode;
1765 i.tm.extension_opcode = None;
1766 }
1767
1768 /* For insns with operands there are more diddles to do to the opcode. */
1769 if (i.operands)
1770 {
1771 /* Default segment register this instruction will use
1772 for memory accesses. 0 means unknown.
1773 This is only for optimizing out unnecessary segment overrides. */
1774 const seg_entry *default_seg = 0;
1775
1776 /* If we found a reverse match we must alter the opcode
1777 direction bit. found_reverse_match holds bits to change
1778 (different for int & float insns). */
1779
1780 i.tm.base_opcode ^= found_reverse_match;
1781
1782 /* The imul $imm, %reg instruction is converted into
1783 imul $imm, %reg, %reg, and the clr %reg instruction
1784 is converted into xor %reg, %reg. */
1785 if (i.tm.opcode_modifier & regKludge)
1786 {
1787 unsigned int first_reg_op = (i.types[0] & Reg) ? 0 : 1;
1788 /* Pretend we saw the extra register operand. */
1789 i.regs[first_reg_op+1] = i.regs[first_reg_op];
1790 i.reg_operands = 2;
1791 }
1792
1793 if (i.tm.opcode_modifier & ShortForm)
1794 {
1795 /* The register or float register operand is in operand 0 or 1. */
1796 unsigned int op = (i.types[0] & (Reg | FloatReg)) ? 0 : 1;
1797 /* Register goes in low 3 bits of opcode. */
1798 i.tm.base_opcode |= i.regs[op]->reg_num;
1799 if ((i.tm.opcode_modifier & Ugh) != 0)
1800 {
1801 /* Warn about some common errors, but press on regardless.
1802 The first case can be generated by gcc (<= 2.8.1). */
1803 if (i.operands == 2)
1804 {
1805 /* reversed arguments on faddp, fsubp, etc. */
1806 as_warn (_("translating to `%s %%%s,%%%s'"), i.tm.name,
1807 i.regs[1]->reg_name,
1808 i.regs[0]->reg_name);
1809 }
1810 else
1811 {
1812 /* extraneous `l' suffix on fp insn */
1813 as_warn (_("translating to `%s %%%s'"), i.tm.name,
1814 i.regs[0]->reg_name);
1815 }
1816 }
1817 }
1818 else if (i.tm.opcode_modifier & Modrm)
1819 {
1820 /* The opcode is completed (modulo i.tm.extension_opcode which
1821 must be put into the modrm byte).
1822 Now, we make the modrm & index base bytes based on all the
1823 info we've collected. */
1824
1825 /* i.reg_operands MUST be the number of real register operands;
1826 implicit registers do not count. */
1827 if (i.reg_operands == 2)
1828 {
1829 unsigned int source, dest;
1830 source = ((i.types[0]
3f4438ab
AM
1831 & (Reg | RegMMX | RegXMM
1832 | SReg2 | SReg3
1833 | Control | Debug | Test))
252b5132
RH
1834 ? 0 : 1);
1835 dest = source + 1;
1836
252b5132 1837 i.rm.mode = 3;
3f4438ab
AM
1838 /* One of the register operands will be encoded in the
1839 i.tm.reg field, the other in the combined i.tm.mode
1840 and i.tm.regmem fields. If no form of this
1841 instruction supports a memory destination operand,
1842 then we assume the source operand may sometimes be
1843 a memory operand and so we need to store the
1844 destination in the i.rm.reg field. */
1845 if ((i.tm.operand_types[dest] & AnyMem) == 0)
252b5132
RH
1846 {
1847 i.rm.reg = i.regs[dest]->reg_num;
1848 i.rm.regmem = i.regs[source]->reg_num;
1849 }
1850 else
1851 {
1852 i.rm.reg = i.regs[source]->reg_num;
1853 i.rm.regmem = i.regs[dest]->reg_num;
1854 }
1855 }
1856 else
1857 { /* if it's not 2 reg operands... */
1858 if (i.mem_operands)
1859 {
1860 unsigned int fake_zero_displacement = 0;
1861 unsigned int op = ((i.types[0] & AnyMem)
1862 ? 0
1863 : (i.types[1] & AnyMem) ? 1 : 2);
1864
1865 default_seg = &ds;
1866
1867 if (! i.base_reg)
1868 {
1869 i.rm.mode = 0;
1870 if (! i.disp_operands)
1871 fake_zero_displacement = 1;
1872 if (! i.index_reg)
1873 {
1874 /* Operand is just <disp> */
1875 if (flag_16bit_code ^ (i.prefix[ADDR_PREFIX] != 0))
1876 {
1877 i.rm.regmem = NO_BASE_REGISTER_16;
1878 i.types[op] &= ~Disp;
1879 i.types[op] |= Disp16;
1880 }
1881 else
1882 {
1883 i.rm.regmem = NO_BASE_REGISTER;
1884 i.types[op] &= ~Disp;
1885 i.types[op] |= Disp32;
1886 }
1887 }
1888 else /* ! i.base_reg && i.index_reg */
1889 {
1890 i.sib.index = i.index_reg->reg_num;
1891 i.sib.base = NO_BASE_REGISTER;
1892 i.sib.scale = i.log2_scale_factor;
1893 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
1894 i.types[op] &= ~Disp;
1895 i.types[op] |= Disp32; /* Must be 32 bit */
1896 }
1897 }
1898 else if (i.base_reg->reg_type & Reg16)
1899 {
1900 switch (i.base_reg->reg_num)
1901 {
1902 case 3: /* (%bx) */
1903 if (! i.index_reg)
1904 i.rm.regmem = 7;
1905 else /* (%bx,%si) -> 0, or (%bx,%di) -> 1 */
1906 i.rm.regmem = i.index_reg->reg_num - 6;
1907 break;
1908 case 5: /* (%bp) */
1909 default_seg = &ss;
1910 if (! i.index_reg)
1911 {
1912 i.rm.regmem = 6;
1913 if ((i.types[op] & Disp) == 0)
1914 {
1915 /* fake (%bp) into 0(%bp) */
1916 i.types[op] |= Disp8;
1917 fake_zero_displacement = 1;
1918 }
1919 }
1920 else /* (%bp,%si) -> 2, or (%bp,%di) -> 3 */
1921 i.rm.regmem = i.index_reg->reg_num - 6 + 2;
1922 break;
1923 default: /* (%si) -> 4 or (%di) -> 5 */
1924 i.rm.regmem = i.base_reg->reg_num - 6 + 4;
1925 }
1926 i.rm.mode = mode_from_disp_size (i.types[op]);
1927 }
1928 else /* i.base_reg and 32 bit mode */
1929 {
1930 i.rm.regmem = i.base_reg->reg_num;
1931 i.sib.base = i.base_reg->reg_num;
1932 if (i.base_reg->reg_num == EBP_REG_NUM)
1933 {
1934 default_seg = &ss;
1935 if (i.disp_operands == 0)
1936 {
1937 fake_zero_displacement = 1;
1938 i.types[op] |= Disp8;
1939 }
1940 }
1941 else if (i.base_reg->reg_num == ESP_REG_NUM)
1942 {
1943 default_seg = &ss;
1944 }
1945 i.sib.scale = i.log2_scale_factor;
1946 if (! i.index_reg)
1947 {
1948 /* <disp>(%esp) becomes two byte modrm
1949 with no index register. We've already
1950 stored the code for esp in i.rm.regmem
1951 ie. ESCAPE_TO_TWO_BYTE_ADDRESSING. Any
1952 base register besides %esp will not use
1953 the extra modrm byte. */
1954 i.sib.index = NO_INDEX_REGISTER;
1955#if ! SCALE1_WHEN_NO_INDEX
1956 /* Another case where we force the second
1957 modrm byte. */
1958 if (i.log2_scale_factor)
1959 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
1960#endif
1961 }
1962 else
1963 {
1964 i.sib.index = i.index_reg->reg_num;
1965 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
1966 }
1967 i.rm.mode = mode_from_disp_size (i.types[op]);
1968 }
1969
1970 if (fake_zero_displacement)
1971 {
1972 /* Fakes a zero displacement assuming that i.types[op]
1973 holds the correct displacement size. */
b4cac588
AM
1974 expressionS *exp;
1975
252b5132
RH
1976 exp = &disp_expressions[i.disp_operands++];
1977 i.disps[op] = exp;
1978 exp->X_op = O_constant;
1979 exp->X_add_number = 0;
1980 exp->X_add_symbol = (symbolS *) 0;
1981 exp->X_op_symbol = (symbolS *) 0;
1982 }
1983 }
1984
1985 /* Fill in i.rm.reg or i.rm.regmem field with register
1986 operand (if any) based on i.tm.extension_opcode.
1987 Again, we must be careful to make sure that
1988 segment/control/debug/test/MMX registers are coded
1989 into the i.rm.reg field. */
1990 if (i.reg_operands)
1991 {
1992 unsigned int op =
1993 ((i.types[0]
3f4438ab
AM
1994 & (Reg | RegMMX | RegXMM
1995 | SReg2 | SReg3
1996 | Control | Debug | Test))
252b5132
RH
1997 ? 0
1998 : ((i.types[1]
3f4438ab
AM
1999 & (Reg | RegMMX | RegXMM
2000 | SReg2 | SReg3
2001 | Control | Debug | Test))
252b5132
RH
2002 ? 1
2003 : 2));
2004 /* If there is an extension opcode to put here, the
2005 register number must be put into the regmem field. */
2006 if (i.tm.extension_opcode != None)
2007 i.rm.regmem = i.regs[op]->reg_num;
2008 else
2009 i.rm.reg = i.regs[op]->reg_num;
2010
2011 /* Now, if no memory operand has set i.rm.mode = 0, 1, 2
2012 we must set it to 3 to indicate this is a register
2013 operand in the regmem field. */
2014 if (!i.mem_operands)
2015 i.rm.mode = 3;
2016 }
2017
2018 /* Fill in i.rm.reg field with extension opcode (if any). */
2019 if (i.tm.extension_opcode != None)
2020 i.rm.reg = i.tm.extension_opcode;
2021 }
2022 }
2023 else if (i.tm.opcode_modifier & (Seg2ShortForm | Seg3ShortForm))
2024 {
2025 if (i.tm.base_opcode == POP_SEG_SHORT && i.regs[0]->reg_num == 1)
2026 {
2027 as_bad (_("you can't `pop %%cs'"));
2028 return;
2029 }
2030 i.tm.base_opcode |= (i.regs[0]->reg_num << 3);
2031 }
2032 else if ((i.tm.base_opcode & ~(D|W)) == MOV_AX_DISP32)
2033 {
2034 default_seg = &ds;
2035 }
2036 else if ((i.tm.opcode_modifier & IsString) != 0)
2037 {
2038 /* For the string instructions that allow a segment override
2039 on one of their operands, the default segment is ds. */
2040 default_seg = &ds;
2041 }
2042
2043 /* If a segment was explicitly specified,
2044 and the specified segment is not the default,
2045 use an opcode prefix to select it.
2046 If we never figured out what the default segment is,
2047 then default_seg will be zero at this point,
2048 and the specified segment prefix will always be used. */
2049 if ((i.seg[0]) && (i.seg[0] != default_seg))
2050 {
2051 if (! add_prefix (i.seg[0]->seg_prefix))
2052 return;
2053 }
2054 }
2055 else if ((i.tm.opcode_modifier & Ugh) != 0)
2056 {
2057 /* UnixWare fsub no args is alias for fsubp, fadd -> faddp, etc */
2058 as_warn (_("translating to `%sp'"), i.tm.name);
2059 }
2060 }
2061
2062 /* Handle conversion of 'int $3' --> special int3 insn. */
2063 if (i.tm.base_opcode == INT_OPCODE && i.imms[0]->X_add_number == 3)
2064 {
2065 i.tm.base_opcode = INT3_OPCODE;
2066 i.imm_operands = 0;
2067 }
2068
2069 /* We are ready to output the insn. */
2070 {
2071 register char *p;
2072
2073 /* Output jumps. */
2074 if (i.tm.opcode_modifier & Jump)
2075 {
2076 long n = (long) i.disps[0]->X_add_number;
2077 int prefix = (i.prefix[DATA_PREFIX] != 0);
2078 int code16 = 0;
2079
2080 if (prefix)
2081 {
2082 i.prefixes -= 1;
2083 code16 = CODE16;
2084 }
2085 if (flag_16bit_code)
2086 code16 ^= CODE16;
2087
2088 if (!intel_syntax && (i.prefixes != 0))
2089 as_warn (_("skipping prefixes on this instruction"));
2090
2091 if (i.disps[0]->X_op == O_constant)
2092 {
2093 if (fits_in_signed_byte (n))
2094 {
2095 insn_size += 2;
2096 p = frag_more (2);
2097 p[0] = i.tm.base_opcode;
2098 p[1] = n;
2099 }
2100 else
2101 {
2102 /* Use 16-bit jumps only for 16-bit code,
2103 because text segments are limited to 64K anyway;
2104 Use 32-bit jumps for 32-bit code, because they're faster,
2105 and a 16-bit jump will clear the top 16 bits of %eip. */
2106 int jmp_size = code16 ? 2 : 4;
2107 if (code16 && !fits_in_signed_word (n))
2108 {
2109 as_bad (_("16-bit jump out of range"));
2110 return;
2111 }
2112
2113 if (i.tm.base_opcode == JUMP_PC_RELATIVE)
2114 { /* pace */
2115 /* unconditional jump */
2116 insn_size += prefix + 1 + jmp_size;
2117 p = frag_more (prefix + 1 + jmp_size);
2118 if (prefix)
2119 *p++ = DATA_PREFIX_OPCODE;
2120 *p++ = (char) 0xe9;
2121 md_number_to_chars (p, (valueT) n, jmp_size);
2122 }
2123 else
2124 {
2125 /* conditional jump */
2126 insn_size += prefix + 2 + jmp_size;
2127 p = frag_more (prefix + 2 + jmp_size);
2128 if (prefix)
2129 *p++ = DATA_PREFIX_OPCODE;
2130 *p++ = TWO_BYTE_OPCODE_ESCAPE;
2131 *p++ = i.tm.base_opcode + 0x10;
2132 md_number_to_chars (p, (valueT) n, jmp_size);
2133 }
2134 }
2135 }
2136 else
2137 {
2138 int size = code16 ? 2 : 4;
2139
2140 /* It's a symbol; end frag & setup for relax.
2141 Make sure there are more than 6 chars left in the current frag;
2142 if not we'll have to start a new one. */
2143 frag_grow (prefix + 1 + 2 + size);
2144 insn_size += 1 + prefix;
2145 p = frag_more (1 + prefix);
2146 if (prefix)
2147 *p++ = DATA_PREFIX_OPCODE;
2148 *p = i.tm.base_opcode;
2149 frag_var (rs_machine_dependent,
2150 prefix + 2 + size, /* 2 opcode/prefix + displacement */
2151 1,
2152 ((unsigned char) *p == JUMP_PC_RELATIVE
2153 ? ENCODE_RELAX_STATE (UNCOND_JUMP, SMALL) | code16
2154 : ENCODE_RELAX_STATE (COND_JUMP, SMALL) | code16),
2155 i.disps[0]->X_add_symbol,
2156 (offsetT) n, p);
2157 }
2158 }
2159 else if (i.tm.opcode_modifier & (JumpByte | JumpDword))
2160 {
2161 int size = (i.tm.opcode_modifier & JumpByte) ? 1 : 4;
2162 long n = (long) i.disps[0]->X_add_number;
2163
2164 if (size == 1) /* then this is a loop or jecxz type instruction */
2165 {
2166 if (i.prefix[ADDR_PREFIX])
2167 {
2168 insn_size += 1;
2169 FRAG_APPEND_1_CHAR (ADDR_PREFIX_OPCODE);
2170 i.prefixes -= 1;
2171 }
2172 }
2173 else
2174 {
2175 int code16 = 0;
2176
2177 if (i.prefix[DATA_PREFIX])
2178 {
2179 insn_size += 1;
2180 FRAG_APPEND_1_CHAR (DATA_PREFIX_OPCODE);
2181 i.prefixes -= 1;
2182 code16 = CODE16;
2183 }
2184 if (flag_16bit_code)
2185 code16 ^= CODE16;
2186
2187 if (code16)
2188 size = 2;
2189 }
2190
2191 if (!intel_syntax && (i.prefixes != 0))
2192 as_warn (_("skipping prefixes on this instruction"));
2193
2194 if (fits_in_unsigned_byte (i.tm.base_opcode))
2195 {
2196 insn_size += 1 + size;
2197 p = frag_more (1 + size);
2198 }
2199 else
2200 {
2201 insn_size += 2 + size; /* opcode can be at most two bytes */
2202 p = frag_more (2 + size);
2203 *p++ = (i.tm.base_opcode >> 8) & 0xff;
2204 }
2205 *p++ = i.tm.base_opcode & 0xff;
2206
2207 if (i.disps[0]->X_op == O_constant)
2208 {
2209 if (size == 1 && !fits_in_signed_byte (n))
2210 {
2211 as_bad (_("`%s' only takes byte displacement; %ld shortened to %d"),
2212 i.tm.name, n, *p);
2213 }
2214 else if (size == 2 && !fits_in_signed_word (n))
2215 {
2216 as_bad (_("16-bit jump out of range"));
2217 return;
2218 }
2219 md_number_to_chars (p, (valueT) n, size);
2220 }
2221 else
2222 {
2223 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
2224 i.disps[0], 1, reloc (size, 1, i.disp_reloc[0]));
2225
2226 }
2227 }
2228 else if (i.tm.opcode_modifier & JumpInterSegment)
2229 {
2230 int size;
2231 int reloc_type;
2232 int prefix = i.prefix[DATA_PREFIX] != 0;
2233 int code16 = 0;
2234
2235 if (prefix)
2236 {
2237 code16 = CODE16;
2238 i.prefixes -= 1;
2239 }
2240 if (flag_16bit_code)
2241 code16 ^= CODE16;
2242
2243 size = 4;
2244 reloc_type = BFD_RELOC_32;
2245 if (code16)
2246 {
2247 size = 2;
2248 reloc_type = BFD_RELOC_16;
2249 }
2250
2251 if (!intel_syntax && (i.prefixes != 0))
2252 as_warn (_("skipping prefixes on this instruction"));
2253
2254 insn_size += prefix + 1 + 2 + size; /* 1 opcode; 2 segment; offset */
2255 p = frag_more (prefix + 1 + 2 + size);
2256 if (prefix)
2257 *p++ = DATA_PREFIX_OPCODE;
2258 *p++ = i.tm.base_opcode;
2259 if (i.imms[1]->X_op == O_constant)
2260 {
2261 long n = (long) i.imms[1]->X_add_number;
2262
2263 if (size == 2 && !fits_in_unsigned_word (n))
2264 {
2265 as_bad (_("16-bit jump out of range"));
2266 return;
2267 }
2268 md_number_to_chars (p, (valueT) n, size);
2269 }
2270 else
2271 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
2272 i.imms[1], 0, reloc_type);
2273 if (i.imms[0]->X_op != O_constant)
2274 as_bad (_("can't handle non absolute segment in `%s'"),
2275 i.tm.name);
2276 md_number_to_chars (p + size, (valueT) i.imms[0]->X_add_number, 2);
2277 }
2278 else
2279 {
2280 /* Output normal instructions here. */
2281 unsigned char *q;
2282
2283 /* The prefix bytes. */
2284 for (q = i.prefix;
2285 q < i.prefix + sizeof (i.prefix) / sizeof (i.prefix[0]);
2286 q++)
2287 {
2288 if (*q)
2289 {
2290 insn_size += 1;
2291 p = frag_more (1);
2292 md_number_to_chars (p, (valueT) *q, 1);
2293 }
2294 }
2295
2296 /* Now the opcode; be careful about word order here! */
2297 if (fits_in_unsigned_byte (i.tm.base_opcode))
2298 {
2299 insn_size += 1;
2300 FRAG_APPEND_1_CHAR (i.tm.base_opcode);
2301 }
2302 else if (fits_in_unsigned_word (i.tm.base_opcode))
2303 {
2304 insn_size += 2;
2305 p = frag_more (2);
2306 /* put out high byte first: can't use md_number_to_chars! */
2307 *p++ = (i.tm.base_opcode >> 8) & 0xff;
2308 *p = i.tm.base_opcode & 0xff;
2309 }
2310 else
2311 { /* opcode is either 3 or 4 bytes */
2312 if (i.tm.base_opcode & 0xff000000)
2313 {
2314 insn_size += 4;
2315 p = frag_more (4);
2316 *p++ = (i.tm.base_opcode >> 24) & 0xff;
2317 }
2318 else
2319 {
2320 insn_size += 3;
2321 p = frag_more (3);
2322 }
2323 *p++ = (i.tm.base_opcode >> 16) & 0xff;
2324 *p++ = (i.tm.base_opcode >> 8) & 0xff;
2325 *p = (i.tm.base_opcode) & 0xff;
2326 }
2327
2328 /* Now the modrm byte and sib byte (if present). */
2329 if (i.tm.opcode_modifier & Modrm)
2330 {
2331 insn_size += 1;
2332 p = frag_more (1);
2333 md_number_to_chars (p,
2334 (valueT) (i.rm.regmem << 0
2335 | i.rm.reg << 3
2336 | i.rm.mode << 6),
2337 1);
2338 /* If i.rm.regmem == ESP (4)
2339 && i.rm.mode != (Register mode)
2340 && not 16 bit
2341 ==> need second modrm byte. */
2342 if (i.rm.regmem == ESCAPE_TO_TWO_BYTE_ADDRESSING
2343 && i.rm.mode != 3
2344 && !(i.base_reg && (i.base_reg->reg_type & Reg16) != 0))
2345 {
2346 insn_size += 1;
2347 p = frag_more (1);
2348 md_number_to_chars (p,
2349 (valueT) (i.sib.base << 0
2350 | i.sib.index << 3
2351 | i.sib.scale << 6),
2352 1);
2353 }
2354 }
2355
2356 if (i.disp_operands)
2357 {
2358 register unsigned int n;
2359
2360 for (n = 0; n < i.operands; n++)
2361 {
2362 if (i.disps[n])
2363 {
2364 if (i.disps[n]->X_op == O_constant)
2365 {
b4cac588
AM
2366 int size = 4;
2367 long val = (long) i.disps[n]->X_add_number;
2368
2369 if (i.types[n] & (Disp8 | Disp16))
252b5132 2370 {
b4cac588
AM
2371 long mask;
2372
2373 size = 2;
2374 mask = ~ (long) 0xffff;
2375 if (i.types[n] & Disp8)
2376 {
2377 size = 1;
2378 mask = ~ (long) 0xff;
2379 }
2380
2381 if ((val & mask) != 0 && (val & mask) != mask)
2382 as_warn (_("%ld shortened to %ld"),
2383 val, val & ~mask);
252b5132 2384 }
b4cac588
AM
2385 insn_size += size;
2386 p = frag_more (size);
2387 md_number_to_chars (p, (valueT) val, size);
252b5132
RH
2388 }
2389 else if (i.types[n] & Disp32)
2390 {
2391 insn_size += 4;
2392 p = frag_more (4);
2393 fix_new_exp (frag_now, p - frag_now->fr_literal, 4,
2394 i.disps[n], 0,
2395 TC_RELOC (i.disp_reloc[n], BFD_RELOC_32));
2396 }
2397 else
2398 { /* must be Disp16 */
2399 insn_size += 2;
2400 p = frag_more (2);
2401 fix_new_exp (frag_now, p - frag_now->fr_literal, 2,
2402 i.disps[n], 0,
2403 TC_RELOC (i.disp_reloc[n], BFD_RELOC_16));
2404 }
2405 }
2406 }
2407 } /* end displacement output */
2408
2409 /* output immediate */
2410 if (i.imm_operands)
2411 {
2412 register unsigned int n;
2413
2414 for (n = 0; n < i.operands; n++)
2415 {
2416 if (i.imms[n])
2417 {
2418 if (i.imms[n]->X_op == O_constant)
2419 {
b4cac588
AM
2420 int size = 4;
2421 long val = (long) i.imms[n]->X_add_number;
2422
2423 if (i.types[n] & (Imm8 | Imm8S | Imm16))
252b5132 2424 {
b4cac588
AM
2425 long mask;
2426
2427 size = 2;
2428 mask = ~ (long) 0xffff;
2429 if (i.types[n] & (Imm8 | Imm8S))
2430 {
2431 size = 1;
2432 mask = ~ (long) 0xff;
2433 }
2434 if ((val & mask) != 0 && (val & mask) != mask)
2435 as_warn (_("%ld shortened to %ld"),
2436 val, val & ~mask);
252b5132 2437 }
b4cac588
AM
2438 insn_size += size;
2439 p = frag_more (size);
2440 md_number_to_chars (p, (valueT) val, size);
252b5132
RH
2441 }
2442 else
2443 { /* not absolute_section */
2444 /* Need a 32-bit fixup (don't support 8bit
2445 non-absolute ims). Try to support other
2446 sizes ... */
2447 int r_type;
2448 int size;
2449 int pcrel = 0;
2450
2451 if (i.types[n] & (Imm8 | Imm8S))
2452 size = 1;
2453 else if (i.types[n] & Imm16)
2454 size = 2;
2455 else
2456 size = 4;
2457 insn_size += size;
2458 p = frag_more (size);
2459 r_type = reloc (size, 0, i.disp_reloc[0]);
2460#ifdef BFD_ASSEMBLER
2461 if (r_type == BFD_RELOC_32
2462 && GOT_symbol
2463 && GOT_symbol == i.imms[n]->X_add_symbol
2464 && (i.imms[n]->X_op == O_symbol
2465 || (i.imms[n]->X_op == O_add
49309057
ILT
2466 && ((symbol_get_value_expression
2467 (i.imms[n]->X_op_symbol)->X_op)
252b5132
RH
2468 == O_subtract))))
2469 {
2470 r_type = BFD_RELOC_386_GOTPC;
2471 i.imms[n]->X_add_number += 3;
2472 }
2473#endif
2474 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
2475 i.imms[n], pcrel, r_type);
2476 }
2477 }
2478 }
2479 } /* end immediate output */
2480 }
2481
2482#ifdef DEBUG386
2483 if (flag_debug)
2484 {
2485 pi (line, &i);
2486 }
2487#endif /* DEBUG386 */
2488 }
2489}
2490\f
2491static int i386_is_reg PARAMS ((char *));
2492
2493static int
2494i386_is_reg (reg_string)
2495 char *reg_string;
2496{
2497 register char *s = reg_string;
2498 register char *p;
2499 char reg_name_given[MAX_REG_NAME_SIZE + 1];
2500
2501 if (is_space_char (*s))
2502 ++s;
2503
2504 p = reg_name_given;
2505 while ((*p++ = register_chars[(unsigned char) *s++]) != '\0')
2506 if (p >= reg_name_given + MAX_REG_NAME_SIZE)
2507 return 0;
2508
2509 if (!hash_find (reg_hash, reg_name_given))
2510 return 0;
2511 else
2512 return 1;
2513}
2514
2515static int i386_immediate PARAMS ((char *));
2516
2517static int
2518i386_immediate (imm_start)
2519 char *imm_start;
2520{
2521 char *save_input_line_pointer;
2522 segT exp_seg = 0;
2523 expressionS * exp;
2524
2525 if (i.imm_operands == MAX_IMMEDIATE_OPERANDS)
2526 {
2527 as_bad (_("Only 1 or 2 immediate operands are allowed"));
2528 return 0;
2529 }
2530
2531 exp = &im_expressions[i.imm_operands++];
2532 i.imms[this_operand] = exp;
2533
2534 if (is_space_char (*imm_start))
2535 ++imm_start;
2536
2537 save_input_line_pointer = input_line_pointer;
2538 input_line_pointer = imm_start;
2539
2540#ifndef LEX_AT
2541 {
2542 /*
2543 * We can have operands of the form
2544 * <symbol>@GOTOFF+<nnn>
2545 * Take the easy way out here and copy everything
2546 * into a temporary buffer...
2547 */
2548 register char *cp;
2549
2550 cp = strchr (input_line_pointer, '@');
2551 if (cp != NULL)
2552 {
2553 char *tmpbuf;
ab9da554
ILT
2554 int len = 0;
2555 int first;
252b5132
RH
2556
2557 /* GOT relocations are not supported in 16 bit mode */
2558 if (flag_16bit_code)
2559 as_bad (_("GOT relocations not supported in 16 bit mode"));
2560
2561 if (GOT_symbol == NULL)
2562 GOT_symbol = symbol_find_or_make (GLOBAL_OFFSET_TABLE_NAME);
2563
2564 if (strncmp (cp + 1, "PLT", 3) == 0)
2565 {
2566 i.disp_reloc[this_operand] = BFD_RELOC_386_PLT32;
2567 len = 3;
2568 }
2569 else if (strncmp (cp + 1, "GOTOFF", 6) == 0)
2570 {
2571 i.disp_reloc[this_operand] = BFD_RELOC_386_GOTOFF;
2572 len = 6;
2573 }
2574 else if (strncmp (cp + 1, "GOT", 3) == 0)
2575 {
2576 i.disp_reloc[this_operand] = BFD_RELOC_386_GOT32;
2577 len = 3;
2578 }
2579 else
2580 as_bad (_("Bad reloc specifier in expression"));
2581
2582 /* Replace the relocation token with ' ', so that errors like
2583 foo@GOTOFF1 will be detected. */
2584 first = cp - input_line_pointer;
2585 tmpbuf = (char *) alloca (strlen(input_line_pointer));
2586 memcpy (tmpbuf, input_line_pointer, first);
2587 tmpbuf[first] = ' ';
2588 strcpy (tmpbuf + first + 1, cp + 1 + len);
2589 input_line_pointer = tmpbuf;
2590 }
2591 }
2592#endif
2593
2594 exp_seg = expression (exp);
2595
83183c0c 2596 SKIP_WHITESPACE ();
252b5132
RH
2597 if (*input_line_pointer)
2598 as_bad (_("Ignoring junk `%s' after expression"), input_line_pointer);
2599
2600 input_line_pointer = save_input_line_pointer;
2601
2602 if (exp->X_op == O_absent)
2603 {
2604 /* missing or bad expr becomes absolute 0 */
2605 as_bad (_("Missing or invalid immediate expression `%s' taken as 0"),
2606 imm_start);
2607 exp->X_op = O_constant;
2608 exp->X_add_number = 0;
2609 exp->X_add_symbol = (symbolS *) 0;
2610 exp->X_op_symbol = (symbolS *) 0;
2611 i.types[this_operand] |= Imm;
2612 }
2613 else if (exp->X_op == O_constant)
2614 {
b4cac588
AM
2615 int bigimm = Imm32;
2616 if (flag_16bit_code ^ (i.prefix[DATA_PREFIX] != 0))
2617 bigimm = Imm16;
2618
252b5132 2619 i.types[this_operand] |=
b4cac588
AM
2620 (bigimm | smallest_imm_type ((long) exp->X_add_number));
2621
252b5132
RH
2622 /* If a suffix is given, this operand may be shortended. */
2623 switch (i.suffix)
2624 {
2625 case WORD_MNEM_SUFFIX:
2626 i.types[this_operand] |= Imm16;
2627 break;
2628 case BYTE_MNEM_SUFFIX:
2629 i.types[this_operand] |= Imm16 | Imm8 | Imm8S;
2630 break;
2631 }
2632 }
2633#ifdef OBJ_AOUT
2634 else if (exp_seg != text_section
2635 && exp_seg != data_section
2636 && exp_seg != bss_section
2637 && exp_seg != undefined_section
2638#ifdef BFD_ASSEMBLER
2639 && !bfd_is_com_section (exp_seg)
2640#endif
2641 )
2642 {
252b5132
RH
2643 as_bad (_("Unimplemented segment type %d in operand"), exp_seg);
2644 return 0;
2645 }
2646#endif
2647 else
2648 {
2649 /* This is an address. The size of the address will be
2650 determined later, depending on destination register,
2651 suffix, or the default for the section. We exclude
2652 Imm8S here so that `push $foo' and other instructions
2653 with an Imm8S form will use Imm16 or Imm32. */
2654 i.types[this_operand] |= (Imm8 | Imm16 | Imm32);
2655 }
2656
2657 return 1;
2658}
2659
2660static int i386_scale PARAMS ((char *));
2661
2662static int
2663i386_scale (scale)
2664 char *scale;
2665{
2666 if (!isdigit (*scale))
2667 goto bad_scale;
2668
2669 switch (*scale)
2670 {
2671 case '0':
2672 case '1':
2673 i.log2_scale_factor = 0;
2674 break;
2675 case '2':
2676 i.log2_scale_factor = 1;
2677 break;
2678 case '4':
2679 i.log2_scale_factor = 2;
2680 break;
2681 case '8':
2682 i.log2_scale_factor = 3;
2683 break;
2684 default:
2685 bad_scale:
2686 as_bad (_("expecting scale factor of 1, 2, 4, or 8: got `%s'"),
2687 scale);
2688 return 0;
2689 }
2690 if (i.log2_scale_factor != 0 && ! i.index_reg)
2691 {
2692 as_warn (_("scale factor of %d without an index register"),
2693 1 << i.log2_scale_factor);
2694#if SCALE1_WHEN_NO_INDEX
2695 i.log2_scale_factor = 0;
2696#endif
2697 }
2698 return 1;
2699}
2700
2701static int i386_displacement PARAMS ((char *, char *));
2702
2703static int
2704i386_displacement (disp_start, disp_end)
2705 char *disp_start;
2706 char *disp_end;
2707{
2708 register expressionS *exp;
2709 segT exp_seg = 0;
2710 char *save_input_line_pointer;
2711 int bigdisp = Disp32;
2712
2713 /* All of the pieces of the displacement expression are handled together. */
2714 if (intel_syntax && i.disp_operands != 0)
2715 return 1;
2716
2717 if (flag_16bit_code ^ (i.prefix[ADDR_PREFIX] != 0))
2718 bigdisp = Disp16;
2719 i.types[this_operand] |= bigdisp;
2720
2721 exp = &disp_expressions[i.disp_operands];
2722 i.disps[this_operand] = exp;
2723 i.disp_reloc[this_operand] = NO_RELOC;
2724 i.disp_operands++;
2725 save_input_line_pointer = input_line_pointer;
2726 input_line_pointer = disp_start;
2727 END_STRING_AND_SAVE (disp_end);
2728
2729#ifndef GCC_ASM_O_HACK
2730#define GCC_ASM_O_HACK 0
2731#endif
2732#if GCC_ASM_O_HACK
2733 END_STRING_AND_SAVE (disp_end + 1);
2734 if ((i.types[this_operand] & BaseIndex) != 0
2735 && displacement_string_end[-1] == '+')
2736 {
2737 /* This hack is to avoid a warning when using the "o"
2738 constraint within gcc asm statements.
2739 For instance:
2740
2741 #define _set_tssldt_desc(n,addr,limit,type) \
2742 __asm__ __volatile__ ( \
2743 "movw %w2,%0\n\t" \
2744 "movw %w1,2+%0\n\t" \
2745 "rorl $16,%1\n\t" \
2746 "movb %b1,4+%0\n\t" \
2747 "movb %4,5+%0\n\t" \
2748 "movb $0,6+%0\n\t" \
2749 "movb %h1,7+%0\n\t" \
2750 "rorl $16,%1" \
2751 : "=o"(*(n)) : "q" (addr), "ri"(limit), "i"(type))
2752
2753 This works great except that the output assembler ends
2754 up looking a bit weird if it turns out that there is
2755 no offset. You end up producing code that looks like:
2756
2757 #APP
2758 movw $235,(%eax)
2759 movw %dx,2+(%eax)
2760 rorl $16,%edx
2761 movb %dl,4+(%eax)
2762 movb $137,5+(%eax)
2763 movb $0,6+(%eax)
2764 movb %dh,7+(%eax)
2765 rorl $16,%edx
2766 #NO_APP
2767
2768 So here we provide the missing zero.
2769 */
2770
2771 *displacement_string_end = '0';
2772 }
2773#endif
2774#ifndef LEX_AT
2775 {
2776 /*
2777 * We can have operands of the form
2778 * <symbol>@GOTOFF+<nnn>
2779 * Take the easy way out here and copy everything
2780 * into a temporary buffer...
2781 */
2782 register char *cp;
2783
2784 cp = strchr (input_line_pointer, '@');
2785 if (cp != NULL)
2786 {
2787 char *tmpbuf;
ab9da554
ILT
2788 int len = 0;
2789 int first;
252b5132
RH
2790
2791 /* GOT relocations are not supported in 16 bit mode */
2792 if (flag_16bit_code)
2793 as_bad (_("GOT relocations not supported in 16 bit mode"));
2794
2795 if (GOT_symbol == NULL)
2796 GOT_symbol = symbol_find_or_make (GLOBAL_OFFSET_TABLE_NAME);
2797
2798 if (strncmp (cp + 1, "PLT", 3) == 0)
2799 {
2800 i.disp_reloc[this_operand] = BFD_RELOC_386_PLT32;
2801 len = 3;
2802 }
2803 else if (strncmp (cp + 1, "GOTOFF", 6) == 0)
2804 {
2805 i.disp_reloc[this_operand] = BFD_RELOC_386_GOTOFF;
2806 len = 6;
2807 }
2808 else if (strncmp (cp + 1, "GOT", 3) == 0)
2809 {
2810 i.disp_reloc[this_operand] = BFD_RELOC_386_GOT32;
2811 len = 3;
2812 }
2813 else
2814 as_bad (_("Bad reloc specifier in expression"));
2815
2816 /* Replace the relocation token with ' ', so that errors like
2817 foo@GOTOFF1 will be detected. */
2818 first = cp - input_line_pointer;
2819 tmpbuf = (char *) alloca (strlen(input_line_pointer));
2820 memcpy (tmpbuf, input_line_pointer, first);
2821 tmpbuf[first] = ' ';
2822 strcpy (tmpbuf + first + 1, cp + 1 + len);
2823 input_line_pointer = tmpbuf;
2824 }
2825 }
2826#endif
2827
2828 exp_seg = expression (exp);
2829
2830#ifdef BFD_ASSEMBLER
2831 /* We do this to make sure that the section symbol is in
2832 the symbol table. We will ultimately change the relocation
2833 to be relative to the beginning of the section */
2834 if (i.disp_reloc[this_operand] == BFD_RELOC_386_GOTOFF)
2835 {
2836 if (S_IS_LOCAL(exp->X_add_symbol)
2837 && S_GET_SEGMENT (exp->X_add_symbol) != undefined_section)
49309057 2838 section_symbol (S_GET_SEGMENT (exp->X_add_symbol));
252b5132
RH
2839 assert (exp->X_op == O_symbol);
2840 exp->X_op = O_subtract;
2841 exp->X_op_symbol = GOT_symbol;
2842 i.disp_reloc[this_operand] = BFD_RELOC_32;
2843 }
2844#endif
2845
83183c0c 2846 SKIP_WHITESPACE ();
252b5132
RH
2847 if (*input_line_pointer)
2848 as_bad (_("Ignoring junk `%s' after expression"),
2849 input_line_pointer);
2850#if GCC_ASM_O_HACK
2851 RESTORE_END_STRING (disp_end + 1);
2852#endif
2853 RESTORE_END_STRING (disp_end);
2854 input_line_pointer = save_input_line_pointer;
2855
2856 if (exp->X_op == O_constant)
2857 {
2858 if (fits_in_signed_byte (exp->X_add_number))
2859 i.types[this_operand] |= Disp8;
2860 }
2861#ifdef OBJ_AOUT
2862 else if (exp_seg != text_section
2863 && exp_seg != data_section
2864 && exp_seg != bss_section
2865 && exp_seg != undefined_section)
2866 {
2867 as_bad (_ ("Unimplemented segment type %d in operand"), exp_seg);
2868 return 0;
2869 }
2870#endif
2871 return 1;
2872}
2873
2874static int i386_operand_modifier PARAMS ((char **, int));
2875
2876static int
2877i386_operand_modifier (op_string, got_a_float)
2878 char **op_string;
2879 int got_a_float;
2880{
2881 if (!strncasecmp (*op_string, "BYTE PTR", 8))
2882 {
2883 i.suffix = BYTE_MNEM_SUFFIX;
2884 *op_string += 8;
2885 return BYTE_PTR;
2886
2887 }
2888 else if (!strncasecmp (*op_string, "WORD PTR", 8))
2889 {
2890 i.suffix = WORD_MNEM_SUFFIX;
2891 *op_string += 8;
2892 return WORD_PTR;
2893 }
2894
2895 else if (!strncasecmp (*op_string, "DWORD PTR", 9))
2896 {
2897 if (got_a_float)
2898 i.suffix = SHORT_MNEM_SUFFIX;
2899 else
2900 i.suffix = DWORD_MNEM_SUFFIX;
2901 *op_string += 9;
2902 return DWORD_PTR;
2903 }
2904
2905 else if (!strncasecmp (*op_string, "QWORD PTR", 9))
2906 {
2907 i.suffix = INTEL_DWORD_MNEM_SUFFIX;
2908 *op_string += 9;
2909 return QWORD_PTR;
2910 }
2911
2912 else if (!strncasecmp (*op_string, "XWORD PTR", 9))
2913 {
2914 i.suffix = LONG_DOUBLE_MNEM_SUFFIX;
2915 *op_string += 9;
2916 return XWORD_PTR;
2917 }
2918
2919 else if (!strncasecmp (*op_string, "SHORT", 5))
2920 {
2921 *op_string += 5;
2922 return SHORT;
2923 }
2924
2925 else if (!strncasecmp (*op_string, "OFFSET FLAT:", 12))
2926 {
2927 *op_string += 12;
2928 return OFFSET_FLAT;
2929 }
2930
2931 else if (!strncasecmp (*op_string, "FLAT", 4))
2932 {
2933 *op_string += 4;
2934 return FLAT;
2935 }
2936
2937 else return NONE_FOUND;
2938}
2939
2940static char * build_displacement_string PARAMS ((int, char *));
2941
2942static char *
2943build_displacement_string (initial_disp, op_string)
2944 int initial_disp;
2945 char *op_string;
2946{
2947 char *temp_string = (char *) malloc (strlen (op_string) + 1);
2948 char *end_of_operand_string;
2949 char *tc;
2950 char *temp_disp;
2951
2952 temp_string[0] = '\0';
2953 tc = end_of_operand_string = strchr (op_string, '[');
2954 if ( initial_disp && !end_of_operand_string)
2955 {
2956 strcpy (temp_string, op_string);
2957 return (temp_string);
2958 }
2959
2960 /* Build the whole displacement string */
2961 if (initial_disp)
2962 {
2963 strncpy (temp_string, op_string, end_of_operand_string - op_string);
2964 temp_string[end_of_operand_string - op_string] = '\0';
2965 temp_disp = tc;
2966 }
2967 else
2968 temp_disp = op_string;
2969
2970 while (*temp_disp != '\0')
2971 {
2972 int add_minus = (*temp_disp == '-');
2973
2974 if (*temp_disp == '+' || *temp_disp == '-' || *temp_disp == '[')
2975 temp_disp++;
2976
2977 if (is_space_char (*temp_disp))
2978 temp_disp++;
2979
2980 /* Don't consider registers */
2981 if (*temp_disp != REGISTER_PREFIX
2982 && !(allow_naked_reg && i386_is_reg (temp_disp)))
2983 {
2984 char *string_start = temp_disp;
2985
2986 while (*temp_disp != ']'
2987 && *temp_disp != '+'
2988 && *temp_disp != '-'
2989 && *temp_disp != '*')
2990 ++temp_disp;
2991
2992 if (add_minus)
2993 strcat (temp_string, "-");
2994 else
2995 strcat (temp_string, "+");
2996
2997 strncat (temp_string, string_start, temp_disp - string_start);
2998 if (*temp_disp == '+' || *temp_disp == '-')
2999 --temp_disp;
3000 }
3001
3002 while (*temp_disp != '\0'
3003 && *temp_disp != '+'
3004 && *temp_disp != '-')
3005 ++temp_disp;
3006 }
3007
3008 return temp_string;
3009}
3010
3011static int i386_parse_seg PARAMS ((char *));
3012
3013static int
3014i386_parse_seg (op_string)
3015 char *op_string;
3016{
3017 if (is_space_char (*op_string))
3018 ++op_string;
3019
3020 /* Should be one of es, cs, ss, ds fs or gs */
3021 switch (*op_string++)
3022 {
3023 case 'e':
3024 i.seg[i.mem_operands] = &es;
3025 break;
3026 case 'c':
3027 i.seg[i.mem_operands] = &cs;
3028 break;
3029 case 's':
3030 i.seg[i.mem_operands] = &ss;
3031 break;
3032 case 'd':
3033 i.seg[i.mem_operands] = &ds;
3034 break;
3035 case 'f':
3036 i.seg[i.mem_operands] = &fs;
3037 break;
3038 case 'g':
3039 i.seg[i.mem_operands] = &gs;
3040 break;
3041 default:
3042 as_bad (_("bad segment name `%s'"), op_string);
3043 return 0;
3044 }
3045
3046 if (*op_string++ != 's')
3047 {
3048 as_bad (_("bad segment name `%s'"), op_string);
3049 return 0;
3050 }
3051
3052 if (is_space_char (*op_string))
3053 ++op_string;
3054
3055 if (*op_string != ':')
3056 {
3057 as_bad (_("bad segment name `%s'"), op_string);
3058 return 0;
3059 }
3060
3061 return 1;
3062
3063}
3064
3065static int i386_intel_memory_operand PARAMS ((char *));
3066
3067static int
3068i386_intel_memory_operand (op_string)
3069 char *op_string;
3070{
3071
3072 char *end_of_operand_string;
3073
3074 if (is_digit_char (*op_string)
3075 && strchr (op_string, '[') == 0)
3076 {
3077 if (!i386_immediate (op_string))
3078 return 0;
3079 else
3080 return 1;
3081 }
3082
3083 /* Look for displacement preceding open bracket */
3084 if (*op_string != '[')
3085 {
3086 char *end_seg;
3087 char *temp_string;
3088
3089 end_seg = strchr (op_string, ':');
3090 if (end_seg)
3091 {
3092 if (!i386_parse_seg (op_string))
3093 return 0;
3094 op_string = end_seg + 1;
3095 }
3096
3097 temp_string = build_displacement_string (true, op_string);
3098 if (!i386_displacement (temp_string, temp_string + strlen (temp_string)))
3099 return 0;
3100
3101 end_of_operand_string = strchr (op_string, '[');
3102 if (!end_of_operand_string)
3103 end_of_operand_string = op_string + strlen (op_string);
3104
3105 if (is_space_char (*end_of_operand_string))
3106 --end_of_operand_string;
3107
3108 op_string = end_of_operand_string;
3109 }
3110
3111 if (*op_string == '[')
3112 {
3113 ++op_string;
3114
3115 /* Pick off each component and figure out where it belongs */
3116
3117 end_of_operand_string = op_string;
3118
3119 while (*op_string != ']')
3120 {
3121
3122 while (*end_of_operand_string != '+'
3123 && *end_of_operand_string != '-'
3124 && *end_of_operand_string != '*'
3125 && *end_of_operand_string != ']')
3126 end_of_operand_string++;
3127
3128 if (*op_string == '+')
3129 {
3130 char *temp_string = op_string + 1;
3131 if (is_space_char (*temp_string))
3132 ++temp_string;
3133 if (*temp_string == REGISTER_PREFIX
3134 || (allow_naked_reg && i386_is_reg (temp_string)))
3135 ++op_string;
3136 }
3137
3138 if (*op_string == REGISTER_PREFIX
3139 || (allow_naked_reg && i386_is_reg (op_string)))
3140 {
3141 const reg_entry *temp_reg;
3142 char *end_op;
3143
3144 END_STRING_AND_SAVE (end_of_operand_string);
3145 temp_reg = parse_register (op_string, &end_op);
3146 RESTORE_END_STRING (end_of_operand_string);
3147
3148 if (temp_reg == NULL)
3149 return 0;
3150
3151 if (i.base_reg == NULL)
3152 i.base_reg = temp_reg;
3153 else
3154 i.index_reg = temp_reg;
3155
3156 i.types[this_operand] |= BaseIndex;
3157
3158 }
3159 else if (is_digit_char (*op_string) || *op_string == '+' || *op_string == '-')
3160 {
3161
3162 char *temp_string = build_displacement_string (false, op_string);
3163
3164 if (*temp_string == '+')
3165 ++temp_string;
3166
3167 if (!i386_displacement (temp_string, temp_string + strlen (temp_string)))
3168 return 0;
3169
3170 ++op_string;
3171 end_of_operand_string = op_string;
3172 while (*end_of_operand_string != ']'
3173 && *end_of_operand_string != '+'
3174 && *end_of_operand_string != '-'
3175 && *end_of_operand_string != '*')
3176 ++end_of_operand_string;
3177 }
3178 else if (*op_string == '*')
3179 {
3180 ++op_string;
3181
3182 if (i.base_reg && !i.index_reg)
3183 {
3184 i.index_reg = i.base_reg;
3185 i.base_reg = 0;
3186 }
3187
3188 if (!i386_scale (op_string))
3189 return 0;
3190 }
3191 op_string = end_of_operand_string;
3192 ++end_of_operand_string;
3193 }
3194 }
3195
3196 return 1;
3197}
3198
3199static int i386_intel_operand PARAMS ((char *, int));
3200
3201static int
3202i386_intel_operand (operand_string, got_a_float)
3203 char *operand_string;
3204 int got_a_float;
3205{
3206 char *op_string = operand_string;
3207
3208 int operand_modifier = i386_operand_modifier (&op_string, got_a_float);
3209 if (is_space_char (*op_string))
3210 ++op_string;
3211
3212 switch (operand_modifier)
3213 {
3214 case BYTE_PTR:
3215 case WORD_PTR:
3216 case DWORD_PTR:
3217 case QWORD_PTR:
3218 case XWORD_PTR:
3219 if ((i.mem_operands == 1
3220 && (current_templates->start->opcode_modifier & IsString) == 0)
3221 || i.mem_operands == 2)
3222 {
3223 as_bad (_("too many memory references for `%s'"),
3224 current_templates->start->name);
3225 return 0;
3226 }
3227
3228 if (!i386_intel_memory_operand (op_string))
3229 return 0;
3230
3231 i.mem_operands++;
3232 break;
3233
3234 case FLAT:
3235
3236 case OFFSET_FLAT:
3237 if (!i386_immediate (op_string))
3238 return 0;
3239 break;
3240
3241 case SHORT:
3242
3243 case NONE_FOUND:
3244 /* Should be register or immediate */
3245 if (is_digit_char (*op_string)
3246 && strchr (op_string, '[') == 0)
3247 {
3248 if (!i386_immediate (op_string))
3249 return 0;
3250 }
3251 else if (*op_string == REGISTER_PREFIX
3252 || (allow_naked_reg
3253 && i386_is_reg (op_string)))
3254 {
3255
3256 register const reg_entry * r;
3257 char *end_op;
3258
3259 r = parse_register (op_string, &end_op);
3260 if (r == NULL)
3261 return 0;
3262
3263 /* Check for a segment override by searching for ':' after a
3264 segment register. */
3265 op_string = end_op;
3266 if (is_space_char (*op_string))
3267 ++op_string;
3268 if (*op_string == ':' && (r->reg_type & (SReg2 | SReg3)))
3269 {
3270 switch (r->reg_num)
3271 {
3272 case 0:
3273 i.seg[i.mem_operands] = &es;
3274 break;
3275 case 1:
3276 i.seg[i.mem_operands] = &cs;
3277 break;
3278 case 2:
3279 i.seg[i.mem_operands] = &ss;
3280 break;
3281 case 3:
3282 i.seg[i.mem_operands] = &ds;
3283 break;
3284 case 4:
3285 i.seg[i.mem_operands] = &fs;
3286 break;
3287 case 5:
3288 i.seg[i.mem_operands] = &gs;
3289 break;
3290 }
3291
3292 }
3293 i.types[this_operand] |= r->reg_type & ~BaseIndex;
3294 i.regs[this_operand] = r;
3295 i.reg_operands++;
3296 }
3297
3298 else
3299 {
3300
3301 if (!i386_intel_memory_operand (op_string))
3302 return 0;
3303
3304 i.mem_operands++;
3305 }
3306 break;
3307
3308 } /* end switch */
3309 /* Special case for (%dx) while doing input/output op. */
3310 if (i.base_reg
3311 && i.base_reg->reg_type == (Reg16 | InOutPortReg)
3312 && i.index_reg == 0
3313 && i.log2_scale_factor == 0
3314 && i.seg[i.mem_operands] == 0
3315 && (i.types[this_operand] & Disp) == 0)
3316 {
3317 i.types[this_operand] = InOutPortReg;
3318 return 1;
3319 }
3320 /* Make sure the memory operand we've been dealt is valid. */
3321 if (flag_16bit_code ^ (i.prefix[ADDR_PREFIX] != 0))
3322 {
3323 if ((i.base_reg
3324 && ((i.base_reg->reg_type & (Reg16|BaseIndex))
3325 != (Reg16|BaseIndex)))
3326 || (i.index_reg
3327 && (((i.index_reg->reg_type & (Reg16|BaseIndex))
3328 != (Reg16|BaseIndex))
3329 || ! (i.base_reg
3330 && i.base_reg->reg_num < 6
3331 && i.index_reg->reg_num >= 6
3332 && i.log2_scale_factor == 0))))
3333 {
3334 as_bad (_("`%s' is not a valid %s bit base/index expression"),
3335 operand_string, "16");
3336 return 0;
3337 }
3338 }
3339 else
3340 {
3341 if ((i.base_reg
3342 && (i.base_reg->reg_type & Reg32) == 0)
3343 || (i.index_reg
3344 && ((i.index_reg->reg_type & (Reg32|BaseIndex))
3345 != (Reg32|BaseIndex))))
3346 {
3347 as_bad (_("`%s' is not a valid %s bit base/index expression"),
3348 operand_string, "32");
3349 return 0;
3350 }
3351 }
3352 return 1;
3353}
3354
3355/* Parse OPERAND_STRING into the i386_insn structure I. Returns non-zero
3356 on error. */
3357
3358static int i386_operand PARAMS ((char *));
3359
3360static int
3361i386_operand (operand_string)
3362 char *operand_string;
3363{
3364 char *op_string = operand_string;
3365
3366 if (is_space_char (*op_string))
3367 ++op_string;
3368
3369 /* We check for an absolute prefix (differentiating,
3370 for example, 'jmp pc_relative_label' from 'jmp *absolute_label'. */
3371 if (*op_string == ABSOLUTE_PREFIX)
3372 {
3373 ++op_string;
3374 if (is_space_char (*op_string))
3375 ++op_string;
3376 i.types[this_operand] |= JumpAbsolute;
3377 }
3378
3379 /* Check if operand is a register. */
3380 if (*op_string == REGISTER_PREFIX
3381 || (allow_naked_reg && i386_is_reg (op_string)))
3382 {
3383 register const reg_entry *r;
3384 char *end_op;
3385
3386 r = parse_register (op_string, &end_op);
3387 if (r == NULL)
3388 return 0;
3389
3390 /* Check for a segment override by searching for ':' after a
3391 segment register. */
3392 op_string = end_op;
3393 if (is_space_char (*op_string))
3394 ++op_string;
3395 if (*op_string == ':' && (r->reg_type & (SReg2 | SReg3)))
3396 {
3397 switch (r->reg_num)
3398 {
3399 case 0:
3400 i.seg[i.mem_operands] = &es;
3401 break;
3402 case 1:
3403 i.seg[i.mem_operands] = &cs;
3404 break;
3405 case 2:
3406 i.seg[i.mem_operands] = &ss;
3407 break;
3408 case 3:
3409 i.seg[i.mem_operands] = &ds;
3410 break;
3411 case 4:
3412 i.seg[i.mem_operands] = &fs;
3413 break;
3414 case 5:
3415 i.seg[i.mem_operands] = &gs;
3416 break;
3417 }
3418
3419 /* Skip the ':' and whitespace. */
3420 ++op_string;
3421 if (is_space_char (*op_string))
3422 ++op_string;
3423
3424 /* Pretend given string starts here. */
3425 operand_string = op_string;
3426 if (!is_digit_char (*op_string)
3427 && !is_identifier_char (*op_string)
3428 && *op_string != '('
3429 && *op_string != ABSOLUTE_PREFIX)
3430 {
3431 as_bad (_("bad memory operand `%s'"), op_string);
3432 return 0;
3433 }
3434 /* Handle case of %es:*foo. */
3435 if (*op_string == ABSOLUTE_PREFIX)
3436 {
3437 ++op_string;
3438 if (is_space_char (*op_string))
3439 ++op_string;
3440 i.types[this_operand] |= JumpAbsolute;
3441 }
3442 goto do_memory_reference;
3443 }
3444 if (*op_string)
3445 {
3446 as_bad (_("Junk `%s' after register"), op_string);
3447 return 0;
3448 }
3449 i.types[this_operand] |= r->reg_type & ~BaseIndex;
3450 i.regs[this_operand] = r;
3451 i.reg_operands++;
3452 }
3453 else if (*op_string == IMMEDIATE_PREFIX)
3454 { /* ... or an immediate */
3455 ++op_string;
b4cac588
AM
3456 if (i.types[this_operand] & JumpAbsolute)
3457 {
3458 as_bad (_("Immediate operand illegal with absolute jump"));
3459 return 0;
3460 }
252b5132
RH
3461 if (!i386_immediate (op_string))
3462 return 0;
3463 }
3464 else if (is_digit_char (*op_string)
3465 || is_identifier_char (*op_string)
3466 || *op_string == '(' )
3467 {
3468 /* This is a memory reference of some sort. */
3469 char *end_of_operand_string;
3470 register char *base_string;
3471 int found_base_index_form;
3472
3473 /* Start and end of displacement string expression (if found). */
ab9da554
ILT
3474 char *displacement_string_start = NULL;
3475 char *displacement_string_end = NULL;
252b5132
RH
3476
3477 do_memory_reference:
3478
3479 if ((i.mem_operands == 1
3480 && (current_templates->start->opcode_modifier & IsString) == 0)
3481 || i.mem_operands == 2)
3482 {
3483 as_bad (_("too many memory references for `%s'"),
3484 current_templates->start->name);
3485 return 0;
3486 }
3487
3488 /* Check for base index form. We detect the base index form by
3489 looking for an ')' at the end of the operand, searching
3490 for the '(' matching it, and finding a REGISTER_PREFIX or ','
3491 after the '('. */
3492 found_base_index_form = 0;
3493 end_of_operand_string = op_string + strlen (op_string);
3494
3495 --end_of_operand_string;
3496 if (is_space_char (*end_of_operand_string))
3497 --end_of_operand_string;
3498
3499 base_string = end_of_operand_string;
3500
3501 if (*base_string == ')')
3502 {
3503 unsigned int parens_balanced = 1;
3504 /* We've already checked that the number of left & right ()'s are
3505 equal, so this loop will not be infinite. */
3506 do
3507 {
3508 base_string--;
3509 if (*base_string == ')')
3510 parens_balanced++;
3511 if (*base_string == '(')
3512 parens_balanced--;
3513 }
3514 while (parens_balanced);
3515
3516 /* If there is a displacement set-up for it to be parsed later. */
3517 displacement_string_start = op_string;
3518 displacement_string_end = base_string;
3519
3520 /* Skip past '(' and whitespace. */
3521 ++base_string;
3522 if (is_space_char (*base_string))
3523 ++base_string;
3524
3525 if (*base_string == REGISTER_PREFIX
3526 || (allow_naked_reg && i386_is_reg (base_string))
3527 || *base_string == ',')
3528 found_base_index_form = 1;
3529 }
3530
3531 /* If we can't parse a base index register expression, we've found
3532 a pure displacement expression. We set up displacement_string_start
3533 and displacement_string_end for the code below. */
3534 if (!found_base_index_form)
3535 {
3536 displacement_string_start = op_string;
3537 displacement_string_end = end_of_operand_string + 1;
3538 }
3539 else
3540 {
3541 i.types[this_operand] |= BaseIndex;
3542
3543 /* Find base register (if any). */
3544 if (*base_string != ',')
3545 {
3546 char *end_op;
3547
3548 /* Trim off the closing ')' so that parse_register won't
3549 see it. */
3550 END_STRING_AND_SAVE (end_of_operand_string);
3551 i.base_reg = parse_register (base_string, &end_op);
3552 RESTORE_END_STRING (end_of_operand_string);
3553
3554 if (i.base_reg == NULL)
3555 return 0;
3556
3557 base_string = end_op;
3558 if (is_space_char (*base_string))
3559 ++base_string;
3560 }
3561
3562 /* There may be an index reg or scale factor here. */
3563 if (*base_string == ',')
3564 {
3565 ++base_string;
3566 if (is_space_char (*base_string))
3567 ++base_string;
3568
3569 if (*base_string == REGISTER_PREFIX
3570 || (allow_naked_reg && i386_is_reg (base_string)))
3571 {
3572 char *end_op;
3573
3574 END_STRING_AND_SAVE (end_of_operand_string);
3575 i.index_reg = parse_register (base_string, &end_op);
3576 RESTORE_END_STRING (end_of_operand_string);
3577
3578 if (i.index_reg == NULL)
3579 return 0;
3580
3581 base_string = end_op;
3582 if (is_space_char (*base_string))
3583 ++base_string;
3584 if (*base_string == ',')
3585 {
3586 ++base_string;
3587 if (is_space_char (*base_string))
3588 ++base_string;
3589 }
3590 else if (*base_string != ')' )
3591 {
3592 as_bad (_("expecting `,' or `)' after index register in `%s'"),
3593 operand_string);
3594 return 0;
3595 }
3596 }
3597
3598 /* Check for scale factor. */
3599 if (isdigit ((unsigned char) *base_string))
3600 {
3601 if (!i386_scale (base_string))
3602 return 0;
3603
3604 ++base_string;
3605 if (is_space_char (*base_string))
3606 ++base_string;
3607 if (*base_string != ')')
3608 {
3609 as_bad (_("expecting `)' after scale factor in `%s'"),
3610 operand_string);
3611 return 0;
3612 }
3613 }
3614 else if (!i.index_reg)
3615 {
3616 as_bad (_("expecting index register or scale factor after `,'; got '%c'"),
3617 *base_string);
3618 return 0;
3619 }
3620 }
3621 else if (*base_string != ')')
3622 {
3623 as_bad (_("expecting `,' or `)' after base register in `%s'"),
3624 operand_string);
3625 return 0;
3626 }
3627 }
3628
3629 /* If there's an expression beginning the operand, parse it,
3630 assuming displacement_string_start and
3631 displacement_string_end are meaningful. */
3632 if (displacement_string_start != displacement_string_end)
3633 {
3634 if (!i386_displacement (displacement_string_start,
3635 displacement_string_end))
3636 return 0;
3637 }
3638
3639 /* Special case for (%dx) while doing input/output op. */
3640 if (i.base_reg
3641 && i.base_reg->reg_type == (Reg16 | InOutPortReg)
3642 && i.index_reg == 0
3643 && i.log2_scale_factor == 0
3644 && i.seg[i.mem_operands] == 0
3645 && (i.types[this_operand] & Disp) == 0)
3646 {
3647 i.types[this_operand] = InOutPortReg;
3648 return 1;
3649 }
3650 /* Make sure the memory operand we've been dealt is valid. */
3651 if (flag_16bit_code ^ (i.prefix[ADDR_PREFIX] != 0))
3652 {
3653 if ((i.base_reg
3654 && ((i.base_reg->reg_type & (Reg16|BaseIndex))
3655 != (Reg16|BaseIndex)))
3656 || (i.index_reg
3657 && (((i.index_reg->reg_type & (Reg16|BaseIndex))
3658 != (Reg16|BaseIndex))
3659 || ! (i.base_reg
3660 && i.base_reg->reg_num < 6
3661 && i.index_reg->reg_num >= 6
3662 && i.log2_scale_factor == 0))))
3663 {
3664 as_bad (_("`%s' is not a valid %s bit base/index expression"),
3665 operand_string, "16");
3666 return 0;
3667 }
3668 }
3669 else
3670 {
3671 if ((i.base_reg
3672 && (i.base_reg->reg_type & Reg32) == 0)
3673 || (i.index_reg
3674 && ((i.index_reg->reg_type & (Reg32|BaseIndex))
3675 != (Reg32|BaseIndex))))
3676 {
3677 as_bad (_("`%s' is not a valid %s bit base/index expression"),
3678 operand_string, "32");
3679 return 0;
3680 }
3681 }
3682 i.mem_operands++;
3683 }
3684 else
3685 { /* it's not a memory operand; argh! */
3686 as_bad (_("invalid char %s beginning operand %d `%s'"),
3687 output_invalid (*op_string),
3688 this_operand + 1,
3689 op_string);
3690 return 0;
3691 }
3692 return 1; /* normal return */
3693}
3694\f
3695/*
3696 * md_estimate_size_before_relax()
3697 *
3698 * Called just before relax().
3699 * Any symbol that is now undefined will not become defined.
3700 * Return the correct fr_subtype in the frag.
3701 * Return the initial "guess for fr_var" to caller.
3702 * The guess for fr_var is ACTUALLY the growth beyond fr_fix.
3703 * Whatever we do to grow fr_fix or fr_var contributes to our returned value.
3704 * Although it may not be explicit in the frag, pretend fr_var starts with a
3705 * 0 value.
3706 */
3707int
3708md_estimate_size_before_relax (fragP, segment)
3709 register fragS *fragP;
3710 register segT segment;
3711{
3712 register unsigned char *opcode;
3713 register int old_fr_fix;
3714
3715 old_fr_fix = fragP->fr_fix;
3716 opcode = (unsigned char *) fragP->fr_opcode;
3717 /* We've already got fragP->fr_subtype right; all we have to do is
3718 check for un-relaxable symbols. */
3719 if (S_GET_SEGMENT (fragP->fr_symbol) != segment)
3720 {
3721 /* symbol is undefined in this segment */
3722 int code16 = fragP->fr_subtype & CODE16;
3723 int size = code16 ? 2 : 4;
3724 int pcrel_reloc = code16 ? BFD_RELOC_16_PCREL : BFD_RELOC_32_PCREL;
3725
3726 switch (opcode[0])
3727 {
3728 case JUMP_PC_RELATIVE: /* make jmp (0xeb) a dword displacement jump */
3729 opcode[0] = 0xe9; /* dword disp jmp */
3730 fragP->fr_fix += size;
3731 fix_new (fragP, old_fr_fix, size,
3732 fragP->fr_symbol,
3733 fragP->fr_offset, 1,
3734 (GOT_symbol && /* Not quite right - we should switch on
3735 presence of @PLT, but I cannot see how
3736 to get to that from here. We should have
3737 done this in md_assemble to really
3738 get it right all of the time, but I
3739 think it does not matter that much, as
3740 this will be right most of the time. ERY*/
3741 S_GET_SEGMENT(fragP->fr_symbol) == undefined_section)
3742 ? BFD_RELOC_386_PLT32 : pcrel_reloc);
3743 break;
3744
3745 default:
3746 /* This changes the byte-displacement jump 0x7N -->
3747 the dword-displacement jump 0x0f8N */
3748 opcode[1] = opcode[0] + 0x10;
3749 opcode[0] = TWO_BYTE_OPCODE_ESCAPE; /* two-byte escape */
3750 fragP->fr_fix += 1 + size; /* we've added an opcode byte */
3751 fix_new (fragP, old_fr_fix + 1, size,
3752 fragP->fr_symbol,
3753 fragP->fr_offset, 1,
3754 (GOT_symbol && /* Not quite right - we should switch on
3755 presence of @PLT, but I cannot see how
3756 to get to that from here. ERY */
3757 S_GET_SEGMENT(fragP->fr_symbol) == undefined_section)
3758 ? BFD_RELOC_386_PLT32 : pcrel_reloc);
3759 break;
3760 }
3761 frag_wane (fragP);
3762 }
3763 return (fragP->fr_var + fragP->fr_fix - old_fr_fix);
3764} /* md_estimate_size_before_relax() */
3765\f
3766/*
3767 * md_convert_frag();
3768 *
3769 * Called after relax() is finished.
3770 * In: Address of frag.
3771 * fr_type == rs_machine_dependent.
3772 * fr_subtype is what the address relaxed to.
3773 *
3774 * Out: Any fixSs and constants are set up.
3775 * Caller will turn frag into a ".space 0".
3776 */
3777#ifndef BFD_ASSEMBLER
3778void
3779md_convert_frag (headers, sec, fragP)
3780 object_headers *headers;
3781 segT sec;
3782 register fragS *fragP;
3783#else
3784void
3785md_convert_frag (abfd, sec, fragP)
ab9da554
ILT
3786 bfd *abfd ATTRIBUTE_UNUSED;
3787 segT sec ATTRIBUTE_UNUSED;
252b5132
RH
3788 register fragS *fragP;
3789#endif
3790{
3791 register unsigned char *opcode;
3792 unsigned char *where_to_put_displacement = NULL;
3793 unsigned int target_address;
3794 unsigned int opcode_address;
3795 unsigned int extension = 0;
3796 int displacement_from_opcode_start;
3797
3798 opcode = (unsigned char *) fragP->fr_opcode;
3799
3800 /* Address we want to reach in file space. */
3801 target_address = S_GET_VALUE (fragP->fr_symbol) + fragP->fr_offset;
3802#ifdef BFD_ASSEMBLER /* not needed otherwise? */
49309057 3803 target_address += symbol_get_frag (fragP->fr_symbol)->fr_address;
252b5132
RH
3804#endif
3805
3806 /* Address opcode resides at in file space. */
3807 opcode_address = fragP->fr_address + fragP->fr_fix;
3808
3809 /* Displacement from opcode start to fill into instruction. */
3810 displacement_from_opcode_start = target_address - opcode_address;
3811
3812 switch (fragP->fr_subtype)
3813 {
3814 case ENCODE_RELAX_STATE (COND_JUMP, SMALL):
3815 case ENCODE_RELAX_STATE (COND_JUMP, SMALL16):
3816 case ENCODE_RELAX_STATE (UNCOND_JUMP, SMALL):
3817 case ENCODE_RELAX_STATE (UNCOND_JUMP, SMALL16):
3818 /* don't have to change opcode */
3819 extension = 1; /* 1 opcode + 1 displacement */
3820 where_to_put_displacement = &opcode[1];
3821 break;
3822
3823 case ENCODE_RELAX_STATE (COND_JUMP, BIG):
3824 extension = 5; /* 2 opcode + 4 displacement */
3825 opcode[1] = opcode[0] + 0x10;
3826 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
3827 where_to_put_displacement = &opcode[2];
3828 break;
3829
3830 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG):
3831 extension = 4; /* 1 opcode + 4 displacement */
3832 opcode[0] = 0xe9;
3833 where_to_put_displacement = &opcode[1];
3834 break;
3835
3836 case ENCODE_RELAX_STATE (COND_JUMP, BIG16):
3837 extension = 3; /* 2 opcode + 2 displacement */
3838 opcode[1] = opcode[0] + 0x10;
3839 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
3840 where_to_put_displacement = &opcode[2];
3841 break;
3842
3843 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16):
3844 extension = 2; /* 1 opcode + 2 displacement */
3845 opcode[0] = 0xe9;
3846 where_to_put_displacement = &opcode[1];
3847 break;
3848
3849 default:
3850 BAD_CASE (fragP->fr_subtype);
3851 break;
3852 }
3853 /* now put displacement after opcode */
3854 md_number_to_chars ((char *) where_to_put_displacement,
3855 (valueT) (displacement_from_opcode_start - extension),
3856 SIZE_FROM_RELAX_STATE (fragP->fr_subtype));
3857 fragP->fr_fix += extension;
3858}
3859\f
3860
3861int md_short_jump_size = 2; /* size of byte displacement jmp */
3862int md_long_jump_size = 5; /* size of dword displacement jmp */
3863const int md_reloc_size = 8; /* Size of relocation record */
3864
3865void
3866md_create_short_jump (ptr, from_addr, to_addr, frag, to_symbol)
3867 char *ptr;
3868 addressT from_addr, to_addr;
ab9da554
ILT
3869 fragS *frag ATTRIBUTE_UNUSED;
3870 symbolS *to_symbol ATTRIBUTE_UNUSED;
252b5132
RH
3871{
3872 long offset;
3873
3874 offset = to_addr - (from_addr + 2);
3875 md_number_to_chars (ptr, (valueT) 0xeb, 1); /* opcode for byte-disp jump */
3876 md_number_to_chars (ptr + 1, (valueT) offset, 1);
3877}
3878
3879void
3880md_create_long_jump (ptr, from_addr, to_addr, frag, to_symbol)
3881 char *ptr;
3882 addressT from_addr, to_addr;
3883 fragS *frag;
3884 symbolS *to_symbol;
3885{
3886 long offset;
3887
3888 if (flag_do_long_jump)
3889 {
3890 offset = to_addr - S_GET_VALUE (to_symbol);
3891 md_number_to_chars (ptr, (valueT) 0xe9, 1);/* opcode for long jmp */
3892 md_number_to_chars (ptr + 1, (valueT) offset, 4);
3893 fix_new (frag, (ptr + 1) - frag->fr_literal, 4,
3894 to_symbol, (offsetT) 0, 0, BFD_RELOC_32);
3895 }
3896 else
3897 {
3898 offset = to_addr - (from_addr + 5);
3899 md_number_to_chars (ptr, (valueT) 0xe9, 1);
3900 md_number_to_chars (ptr + 1, (valueT) offset, 4);
3901 }
3902}
3903\f
3904/* Apply a fixup (fixS) to segment data, once it has been determined
3905 by our caller that we have all the info we need to fix it up.
3906
3907 On the 386, immediates, displacements, and data pointers are all in
3908 the same (little-endian) format, so we don't need to care about which
3909 we are handling. */
3910
3911int
3912md_apply_fix3 (fixP, valp, seg)
3913 fixS *fixP; /* The fix we're to put in. */
3914 valueT *valp; /* Pointer to the value of the bits. */
3915 segT seg; /* Segment fix is from. */
3916{
3917 register char *p = fixP->fx_where + fixP->fx_frag->fr_literal;
3918 valueT value = *valp;
3919
e1b283bb 3920#if defined (BFD_ASSEMBLER) && !defined (TE_Mach)
93382f6d
AM
3921 if (fixP->fx_pcrel)
3922 {
3923 switch (fixP->fx_r_type)
3924 {
5865bb77
ILT
3925 default:
3926 break;
3927
93382f6d
AM
3928 case BFD_RELOC_32:
3929 fixP->fx_r_type = BFD_RELOC_32_PCREL;
3930 break;
3931 case BFD_RELOC_16:
3932 fixP->fx_r_type = BFD_RELOC_16_PCREL;
3933 break;
3934 case BFD_RELOC_8:
3935 fixP->fx_r_type = BFD_RELOC_8_PCREL;
3936 break;
3937 }
3938 }
252b5132 3939
252b5132
RH
3940 /*
3941 * This is a hack. There should be a better way to
3942 * handle this.
3943 */
93382f6d
AM
3944 if ((fixP->fx_r_type == BFD_RELOC_32_PCREL
3945 || fixP->fx_r_type == BFD_RELOC_16_PCREL
3946 || fixP->fx_r_type == BFD_RELOC_8_PCREL)
3947 && fixP->fx_addsy)
252b5132
RH
3948 {
3949#ifndef OBJ_AOUT
3950 if (OUTPUT_FLAVOR == bfd_target_elf_flavour
3951#ifdef TE_PE
3952 || OUTPUT_FLAVOR == bfd_target_coff_flavour
3953#endif
3954 )
3955 value += fixP->fx_where + fixP->fx_frag->fr_address;
3956#endif
3957#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
3958 if (OUTPUT_FLAVOR == bfd_target_elf_flavour
3959 && (S_GET_SEGMENT (fixP->fx_addsy) == seg
49309057 3960 || symbol_section_p (fixP->fx_addsy))
252b5132
RH
3961 && ! S_IS_EXTERNAL (fixP->fx_addsy)
3962 && ! S_IS_WEAK (fixP->fx_addsy)
3963 && S_IS_DEFINED (fixP->fx_addsy)
3964 && ! S_IS_COMMON (fixP->fx_addsy))
3965 {
3966 /* Yes, we add the values in twice. This is because
3967 bfd_perform_relocation subtracts them out again. I think
3968 bfd_perform_relocation is broken, but I don't dare change
3969 it. FIXME. */
3970 value += fixP->fx_where + fixP->fx_frag->fr_address;
3971 }
3972#endif
3973#if defined (OBJ_COFF) && defined (TE_PE)
3974 /* For some reason, the PE format does not store a section
3975 address offset for a PC relative symbol. */
3976 if (S_GET_SEGMENT (fixP->fx_addsy) != seg)
3977 value += md_pcrel_from (fixP);
3978#endif
3979 }
3980
3981 /* Fix a few things - the dynamic linker expects certain values here,
3982 and we must not dissappoint it. */
3983#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
3984 if (OUTPUT_FLAVOR == bfd_target_elf_flavour
3985 && fixP->fx_addsy)
3986 switch (fixP->fx_r_type) {
3987 case BFD_RELOC_386_PLT32:
3988 /* Make the jump instruction point to the address of the operand. At
3989 runtime we merely add the offset to the actual PLT entry. */
3990 value = 0xfffffffc;
3991 break;
3992 case BFD_RELOC_386_GOTPC:
3993/*
3994 * This is tough to explain. We end up with this one if we have
3995 * operands that look like "_GLOBAL_OFFSET_TABLE_+[.-.L284]". The goal
3996 * here is to obtain the absolute address of the GOT, and it is strongly
3997 * preferable from a performance point of view to avoid using a runtime
3998 * relocation for this. The actual sequence of instructions often look
3999 * something like:
4000 *
4001 * call .L66
4002 * .L66:
4003 * popl %ebx
4004 * addl $_GLOBAL_OFFSET_TABLE_+[.-.L66],%ebx
4005 *
4006 * The call and pop essentially return the absolute address of
4007 * the label .L66 and store it in %ebx. The linker itself will
4008 * ultimately change the first operand of the addl so that %ebx points to
4009 * the GOT, but to keep things simple, the .o file must have this operand
4010 * set so that it generates not the absolute address of .L66, but the
4011 * absolute address of itself. This allows the linker itself simply
4012 * treat a GOTPC relocation as asking for a pcrel offset to the GOT to be
4013 * added in, and the addend of the relocation is stored in the operand
4014 * field for the instruction itself.
4015 *
4016 * Our job here is to fix the operand so that it would add the correct
4017 * offset so that %ebx would point to itself. The thing that is tricky is
4018 * that .-.L66 will point to the beginning of the instruction, so we need
4019 * to further modify the operand so that it will point to itself.
4020 * There are other cases where you have something like:
4021 *
4022 * .long $_GLOBAL_OFFSET_TABLE_+[.-.L66]
4023 *
4024 * and here no correction would be required. Internally in the assembler
4025 * we treat operands of this form as not being pcrel since the '.' is
4026 * explicitly mentioned, and I wonder whether it would simplify matters
4027 * to do it this way. Who knows. In earlier versions of the PIC patches,
4028 * the pcrel_adjust field was used to store the correction, but since the
4029 * expression is not pcrel, I felt it would be confusing to do it this way.
4030 */
4031 value -= 1;
4032 break;
4033 case BFD_RELOC_386_GOT32:
4034 value = 0; /* Fully resolved at runtime. No addend. */
4035 break;
4036 case BFD_RELOC_386_GOTOFF:
4037 break;
4038
4039 case BFD_RELOC_VTABLE_INHERIT:
4040 case BFD_RELOC_VTABLE_ENTRY:
4041 fixP->fx_done = 0;
4042 return 1;
4043
4044 default:
4045 break;
4046 }
93382f6d
AM
4047#endif /* defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) */
4048 *valp = value;
4049#endif /* defined (BFD_ASSEMBLER) && !defined (TE_Mach) */
252b5132
RH
4050 md_number_to_chars (p, value, fixP->fx_size);
4051
4052 return 1;
4053}
4054
4055#if 0
4056/* This is never used. */
4057long /* Knows about the byte order in a word. */
4058md_chars_to_number (con, nbytes)
4059 unsigned char con[]; /* Low order byte 1st. */
4060 int nbytes; /* Number of bytes in the input. */
4061{
4062 long retval;
4063 for (retval = 0, con += nbytes - 1; nbytes--; con--)
4064 {
4065 retval <<= BITS_PER_CHAR;
4066 retval |= *con;
4067 }
4068 return retval;
4069}
4070#endif /* 0 */
4071\f
4072
4073#define MAX_LITTLENUMS 6
4074
4075/* Turn the string pointed to by litP into a floating point constant of type
4076 type, and emit the appropriate bytes. The number of LITTLENUMS emitted
4077 is stored in *sizeP . An error message is returned, or NULL on OK. */
4078char *
4079md_atof (type, litP, sizeP)
4080 char type;
4081 char *litP;
4082 int *sizeP;
4083{
4084 int prec;
4085 LITTLENUM_TYPE words[MAX_LITTLENUMS];
4086 LITTLENUM_TYPE *wordP;
4087 char *t;
4088
4089 switch (type)
4090 {
4091 case 'f':
4092 case 'F':
4093 prec = 2;
4094 break;
4095
4096 case 'd':
4097 case 'D':
4098 prec = 4;
4099 break;
4100
4101 case 'x':
4102 case 'X':
4103 prec = 5;
4104 break;
4105
4106 default:
4107 *sizeP = 0;
4108 return _("Bad call to md_atof ()");
4109 }
4110 t = atof_ieee (input_line_pointer, type, words);
4111 if (t)
4112 input_line_pointer = t;
4113
4114 *sizeP = prec * sizeof (LITTLENUM_TYPE);
4115 /* This loops outputs the LITTLENUMs in REVERSE order; in accord with
4116 the bigendian 386. */
4117 for (wordP = words + prec - 1; prec--;)
4118 {
4119 md_number_to_chars (litP, (valueT) (*wordP--), sizeof (LITTLENUM_TYPE));
4120 litP += sizeof (LITTLENUM_TYPE);
4121 }
4122 return 0;
4123}
4124\f
4125char output_invalid_buf[8];
4126
4127static char * output_invalid PARAMS ((int));
4128
4129static char *
4130output_invalid (c)
4131 int c;
4132{
4133 if (isprint (c))
4134 sprintf (output_invalid_buf, "'%c'", c);
4135 else
4136 sprintf (output_invalid_buf, "(0x%x)", (unsigned) c);
4137 return output_invalid_buf;
4138}
4139
4140/* REG_STRING starts *before* REGISTER_PREFIX. */
4141
4142static const reg_entry * parse_register PARAMS ((char *, char **));
4143
4144static const reg_entry *
4145parse_register (reg_string, end_op)
4146 char *reg_string;
4147 char **end_op;
4148{
4149 register char *s = reg_string;
4150 register char *p;
4151 char reg_name_given[MAX_REG_NAME_SIZE + 1];
4152 const reg_entry *r;
4153
4154 /* Skip possible REGISTER_PREFIX and possible whitespace. */
4155 if (*s == REGISTER_PREFIX)
4156 ++s;
4157
4158 if (is_space_char (*s))
4159 ++s;
4160
4161 p = reg_name_given;
4162 while ((*p++ = register_chars[(unsigned char) *s++]) != '\0')
4163 {
4164 if (p >= reg_name_given + MAX_REG_NAME_SIZE)
4165 {
4166 if (!allow_naked_reg)
4167 {
4168 *p = '\0';
4169 as_bad (_("bad register name `%s'"), reg_name_given);
4170 }
4171 return (const reg_entry *) NULL;
4172 }
4173 }
4174
4175 *end_op = s - 1;
4176
4177 r = (const reg_entry *) hash_find (reg_hash, reg_name_given);
4178
4179 if (r == NULL)
4180 {
4181 if (!allow_naked_reg)
4182 as_bad (_("bad register name `%s'"), reg_name_given);
4183 return (const reg_entry *) NULL;
4184 }
4185
4186 return r;
4187}
4188\f
4189#ifdef OBJ_ELF
4190CONST char *md_shortopts = "kmVQ:";
4191#else
4192CONST char *md_shortopts = "m";
4193#endif
4194struct option md_longopts[] = {
4195 {NULL, no_argument, NULL, 0}
4196};
4197size_t md_longopts_size = sizeof (md_longopts);
4198
4199int
4200md_parse_option (c, arg)
4201 int c;
ab9da554 4202 char *arg ATTRIBUTE_UNUSED;
252b5132
RH
4203{
4204 switch (c)
4205 {
4206 case 'm':
4207 flag_do_long_jump = 1;
4208 break;
4209
4210#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
4211 /* -k: Ignore for FreeBSD compatibility. */
4212 case 'k':
4213 break;
4214
4215 /* -V: SVR4 argument to print version ID. */
4216 case 'V':
4217 print_version_id ();
4218 break;
4219
4220 /* -Qy, -Qn: SVR4 arguments controlling whether a .comment section
4221 should be emitted or not. FIXME: Not implemented. */
4222 case 'Q':
4223 break;
4224#endif
4225
4226 default:
4227 return 0;
4228 }
4229 return 1;
4230}
4231
4232void
4233md_show_usage (stream)
4234 FILE *stream;
4235{
4236 fprintf (stream, _("\
4237-m do long jump\n"));
4238}
4239
4240#ifdef BFD_ASSEMBLER
4241#ifdef OBJ_MAYBE_ELF
4242#ifdef OBJ_MAYBE_COFF
4243
4244/* Pick the target format to use. */
4245
4246const char *
4247i386_target_format ()
4248{
4249 switch (OUTPUT_FLAVOR)
4250 {
4251 case bfd_target_coff_flavour:
4252 return "coff-i386";
4253 case bfd_target_elf_flavour:
4254 return "elf32-i386";
4255 default:
4256 abort ();
4257 return NULL;
4258 }
4259}
4260
4261#endif /* OBJ_MAYBE_COFF */
4262#endif /* OBJ_MAYBE_ELF */
4263#endif /* BFD_ASSEMBLER */
4264\f
4265/* ARGSUSED */
4266symbolS *
4267md_undefined_symbol (name)
4268 char *name;
4269{
4270 if (*name == '_' && *(name+1) == 'G'
4271 && strcmp(name, GLOBAL_OFFSET_TABLE_NAME) == 0)
4272 {
4273 if (!GOT_symbol)
4274 {
4275 if (symbol_find (name))
4276 as_bad (_("GOT already in symbol table"));
4277 GOT_symbol = symbol_new (name, undefined_section,
4278 (valueT) 0, &zero_address_frag);
4279 };
4280 return GOT_symbol;
4281 }
4282 return 0;
4283}
4284
4285/* Round up a section size to the appropriate boundary. */
4286valueT
4287md_section_align (segment, size)
ab9da554 4288 segT segment ATTRIBUTE_UNUSED;
252b5132
RH
4289 valueT size;
4290{
4291#ifdef OBJ_AOUT
4292#ifdef BFD_ASSEMBLER
4293 /* For a.out, force the section size to be aligned. If we don't do
4294 this, BFD will align it for us, but it will not write out the
4295 final bytes of the section. This may be a bug in BFD, but it is
4296 easier to fix it here since that is how the other a.out targets
4297 work. */
4298 int align;
4299
4300 align = bfd_get_section_alignment (stdoutput, segment);
4301 size = ((size + (1 << align) - 1) & ((valueT) -1 << align));
4302#endif
4303#endif
4304
4305 return size;
4306}
4307
4308/* On the i386, PC-relative offsets are relative to the start of the
4309 next instruction. That is, the address of the offset, plus its
4310 size, since the offset is always the last part of the insn. */
4311
4312long
4313md_pcrel_from (fixP)
4314 fixS *fixP;
4315{
4316 return fixP->fx_size + fixP->fx_where + fixP->fx_frag->fr_address;
4317}
4318
4319#ifndef I386COFF
4320
4321static void
4322s_bss (ignore)
ab9da554 4323 int ignore ATTRIBUTE_UNUSED;
252b5132
RH
4324{
4325 register int temp;
4326
4327 temp = get_absolute_expression ();
4328 subseg_set (bss_section, (subsegT) temp);
4329 demand_empty_rest_of_line ();
4330}
4331
4332#endif
4333
4334
4335#ifdef BFD_ASSEMBLER
4336
4337void
4338i386_validate_fix (fixp)
4339 fixS *fixp;
4340{
4341 if (fixp->fx_subsy && fixp->fx_subsy == GOT_symbol)
4342 {
4343 fixp->fx_r_type = BFD_RELOC_386_GOTOFF;
4344 fixp->fx_subsy = 0;
4345 }
4346}
4347
252b5132
RH
4348arelent *
4349tc_gen_reloc (section, fixp)
ab9da554 4350 asection *section ATTRIBUTE_UNUSED;
252b5132
RH
4351 fixS *fixp;
4352{
4353 arelent *rel;
4354 bfd_reloc_code_real_type code;
4355
4356 switch (fixp->fx_r_type)
4357 {
4358 case BFD_RELOC_386_PLT32:
4359 case BFD_RELOC_386_GOT32:
4360 case BFD_RELOC_386_GOTOFF:
4361 case BFD_RELOC_386_GOTPC:
4362 case BFD_RELOC_RVA:
4363 case BFD_RELOC_VTABLE_ENTRY:
4364 case BFD_RELOC_VTABLE_INHERIT:
4365 code = fixp->fx_r_type;
4366 break;
4367 default:
93382f6d 4368 if (fixp->fx_pcrel)
252b5132 4369 {
93382f6d
AM
4370 switch (fixp->fx_size)
4371 {
4372 default:
4373 as_bad (_("Can not do %d byte pc-relative relocation"),
4374 fixp->fx_size);
4375 code = BFD_RELOC_32_PCREL;
4376 break;
4377 case 1: code = BFD_RELOC_8_PCREL; break;
4378 case 2: code = BFD_RELOC_16_PCREL; break;
4379 case 4: code = BFD_RELOC_32_PCREL; break;
4380 }
4381 }
4382 else
4383 {
4384 switch (fixp->fx_size)
4385 {
4386 default:
4387 as_bad (_("Can not do %d byte relocation"), fixp->fx_size);
4388 code = BFD_RELOC_32;
4389 break;
4390 case 1: code = BFD_RELOC_8; break;
4391 case 2: code = BFD_RELOC_16; break;
4392 case 4: code = BFD_RELOC_32; break;
4393 }
252b5132
RH
4394 }
4395 break;
4396 }
252b5132
RH
4397
4398 if (code == BFD_RELOC_32
4399 && GOT_symbol
4400 && fixp->fx_addsy == GOT_symbol)
4401 code = BFD_RELOC_386_GOTPC;
4402
4403 rel = (arelent *) xmalloc (sizeof (arelent));
49309057
ILT
4404 rel->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
4405 *rel->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
252b5132
RH
4406
4407 rel->address = fixp->fx_frag->fr_address + fixp->fx_where;
4408 /* HACK: Since i386 ELF uses Rel instead of Rela, encode the
4409 vtable entry to be used in the relocation's section offset. */
4410 if (fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
4411 rel->address = fixp->fx_offset;
4412
4413 if (fixp->fx_pcrel)
4414 rel->addend = fixp->fx_addnumber;
4415 else
4416 rel->addend = 0;
4417
4418 rel->howto = bfd_reloc_type_lookup (stdoutput, code);
4419 if (rel->howto == NULL)
4420 {
4421 as_bad_where (fixp->fx_file, fixp->fx_line,
4422 _("Cannot represent relocation type %s"),
4423 bfd_get_reloc_code_name (code));
4424 /* Set howto to a garbage value so that we can keep going. */
4425 rel->howto = bfd_reloc_type_lookup (stdoutput, BFD_RELOC_32);
4426 assert (rel->howto != NULL);
4427 }
4428
4429 return rel;
4430}
4431
4432#else /* ! BFD_ASSEMBLER */
4433
4434#if (defined(OBJ_AOUT) | defined(OBJ_BOUT))
4435void
4436tc_aout_fix_to_chars (where, fixP, segment_address_in_file)
4437 char *where;
4438 fixS *fixP;
4439 relax_addressT segment_address_in_file;
4440{
4441 /*
4442 * In: length of relocation (or of address) in chars: 1, 2 or 4.
4443 * Out: GNU LD relocation length code: 0, 1, or 2.
4444 */
4445
4446 static const unsigned char nbytes_r_length[] = {42, 0, 1, 42, 2};
4447 long r_symbolnum;
4448
4449 know (fixP->fx_addsy != NULL);
4450
4451 md_number_to_chars (where,
4452 (valueT) (fixP->fx_frag->fr_address
4453 + fixP->fx_where - segment_address_in_file),
4454 4);
4455
4456 r_symbolnum = (S_IS_DEFINED (fixP->fx_addsy)
4457 ? S_GET_TYPE (fixP->fx_addsy)
4458 : fixP->fx_addsy->sy_number);
4459
4460 where[6] = (r_symbolnum >> 16) & 0x0ff;
4461 where[5] = (r_symbolnum >> 8) & 0x0ff;
4462 where[4] = r_symbolnum & 0x0ff;
4463 where[7] = ((((!S_IS_DEFINED (fixP->fx_addsy)) << 3) & 0x08)
4464 | ((nbytes_r_length[fixP->fx_size] << 1) & 0x06)
4465 | (((fixP->fx_pcrel << 0) & 0x01) & 0x0f));
4466}
4467
4468#endif /* OBJ_AOUT or OBJ_BOUT */
4469
4470#if defined (I386COFF)
4471
4472short
4473tc_coff_fix2rtype (fixP)
4474 fixS *fixP;
4475{
4476 if (fixP->fx_r_type == R_IMAGEBASE)
4477 return R_IMAGEBASE;
4478
4479 return (fixP->fx_pcrel ?
4480 (fixP->fx_size == 1 ? R_PCRBYTE :
4481 fixP->fx_size == 2 ? R_PCRWORD :
4482 R_PCRLONG) :
4483 (fixP->fx_size == 1 ? R_RELBYTE :
4484 fixP->fx_size == 2 ? R_RELWORD :
4485 R_DIR32));
4486}
4487
4488int
4489tc_coff_sizemachdep (frag)
4490 fragS *frag;
4491{
4492 if (frag->fr_next)
4493 return (frag->fr_next->fr_address - frag->fr_address);
4494 else
4495 return 0;
4496}
4497
4498#endif /* I386COFF */
4499
93382f6d 4500#endif /* ! BFD_ASSEMBLER */
252b5132
RH
4501\f
4502/* end of tc-i386.c */
This page took 0.212089 seconds and 4 git commands to generate.