i386: Generate lfence with load/indirect branch/ret [CVE-2020-0551]
[deliverable/binutils-gdb.git] / gas / config / tc-i386.c
CommitLineData
b534c6d3 1/* tc-i386.c -- Assemble code for the Intel 80386
b3adc24a 2 Copyright (C) 1989-2020 Free Software Foundation, Inc.
252b5132
RH
3
4 This file is part of GAS, the GNU Assembler.
5
6 GAS is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
ec2655a6 8 the Free Software Foundation; either version 3, or (at your option)
252b5132
RH
9 any later version.
10
11 GAS is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to the Free
4b4da160
NC
18 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
19 02110-1301, USA. */
252b5132 20
47926f60
KH
21/* Intel 80386 machine specific gas.
22 Written by Eliot Dresselhaus (eliot@mgm.mit.edu).
3e73aa7c 23 x86_64 support by Jan Hubicka (jh@suse.cz)
0f10071e 24 VIA PadLock support by Michal Ludvig (mludvig@suse.cz)
47926f60
KH
25 Bugs & suggestions are completely welcome. This is free software.
26 Please help us make it better. */
252b5132 27
252b5132 28#include "as.h"
3882b010 29#include "safe-ctype.h"
252b5132 30#include "subsegs.h"
316e2c05 31#include "dwarf2dbg.h"
54cfded0 32#include "dw2gencfi.h"
d2b2c203 33#include "elf/x86-64.h"
40fb9820 34#include "opcodes/i386-init.h"
252b5132 35
41fd2579
L
36#ifdef HAVE_LIMITS_H
37#include <limits.h>
38#else
39#ifdef HAVE_SYS_PARAM_H
40#include <sys/param.h>
41#endif
42#ifndef INT_MAX
43#define INT_MAX (int) (((unsigned) (-1)) >> 1)
44#endif
45#endif
46
c3332e24 47#ifndef INFER_ADDR_PREFIX
eecb386c 48#define INFER_ADDR_PREFIX 1
c3332e24
AM
49#endif
50
29b0f896
AM
51#ifndef DEFAULT_ARCH
52#define DEFAULT_ARCH "i386"
246fcdee 53#endif
252b5132 54
edde18a5
AM
55#ifndef INLINE
56#if __GNUC__ >= 2
57#define INLINE __inline__
58#else
59#define INLINE
60#endif
61#endif
62
6305a203
L
63/* Prefixes will be emitted in the order defined below.
64 WAIT_PREFIX must be the first prefix since FWAIT is really is an
65 instruction, and so must come before any prefixes.
66 The preferred prefix order is SEG_PREFIX, ADDR_PREFIX, DATA_PREFIX,
42164a71 67 REP_PREFIX/HLE_PREFIX, LOCK_PREFIX. */
6305a203
L
68#define WAIT_PREFIX 0
69#define SEG_PREFIX 1
70#define ADDR_PREFIX 2
71#define DATA_PREFIX 3
c32fa91d 72#define REP_PREFIX 4
42164a71 73#define HLE_PREFIX REP_PREFIX
7e8b059b 74#define BND_PREFIX REP_PREFIX
c32fa91d 75#define LOCK_PREFIX 5
4e9ac44a
L
76#define REX_PREFIX 6 /* must come last. */
77#define MAX_PREFIXES 7 /* max prefixes per opcode */
6305a203
L
78
79/* we define the syntax here (modulo base,index,scale syntax) */
80#define REGISTER_PREFIX '%'
81#define IMMEDIATE_PREFIX '$'
82#define ABSOLUTE_PREFIX '*'
83
84/* these are the instruction mnemonic suffixes in AT&T syntax or
85 memory operand size in Intel syntax. */
86#define WORD_MNEM_SUFFIX 'w'
87#define BYTE_MNEM_SUFFIX 'b'
88#define SHORT_MNEM_SUFFIX 's'
89#define LONG_MNEM_SUFFIX 'l'
90#define QWORD_MNEM_SUFFIX 'q'
6305a203
L
91/* Intel Syntax. Use a non-ascii letter since since it never appears
92 in instructions. */
93#define LONG_DOUBLE_MNEM_SUFFIX '\1'
94
95#define END_OF_INSN '\0'
96
79dec6b7
JB
97/* This matches the C -> StaticRounding alias in the opcode table. */
98#define commutative staticrounding
99
6305a203
L
100/*
101 'templates' is for grouping together 'template' structures for opcodes
102 of the same name. This is only used for storing the insns in the grand
103 ole hash table of insns.
104 The templates themselves start at START and range up to (but not including)
105 END.
106 */
107typedef struct
108{
d3ce72d0
NC
109 const insn_template *start;
110 const insn_template *end;
6305a203
L
111}
112templates;
113
114/* 386 operand encoding bytes: see 386 book for details of this. */
115typedef struct
116{
117 unsigned int regmem; /* codes register or memory operand */
118 unsigned int reg; /* codes register operand (or extended opcode) */
119 unsigned int mode; /* how to interpret regmem & reg */
120}
121modrm_byte;
122
123/* x86-64 extension prefix. */
124typedef int rex_byte;
125
6305a203
L
126/* 386 opcode byte to code indirect addressing. */
127typedef struct
128{
129 unsigned base;
130 unsigned index;
131 unsigned scale;
132}
133sib_byte;
134
6305a203
L
135/* x86 arch names, types and features */
136typedef struct
137{
138 const char *name; /* arch name */
8a2c8fef 139 unsigned int len; /* arch string length */
6305a203
L
140 enum processor_type type; /* arch type */
141 i386_cpu_flags flags; /* cpu feature flags */
8a2c8fef 142 unsigned int skip; /* show_arch should skip this. */
6305a203
L
143}
144arch_entry;
145
293f5f65
L
146/* Used to turn off indicated flags. */
147typedef struct
148{
149 const char *name; /* arch name */
150 unsigned int len; /* arch string length */
151 i386_cpu_flags flags; /* cpu feature flags */
152}
153noarch_entry;
154
78f12dd3 155static void update_code_flag (int, int);
e3bb37b5
L
156static void set_code_flag (int);
157static void set_16bit_gcc_code_flag (int);
158static void set_intel_syntax (int);
1efbbeb4 159static void set_intel_mnemonic (int);
db51cc60 160static void set_allow_index_reg (int);
7bab8ab5 161static void set_check (int);
e3bb37b5 162static void set_cpu_arch (int);
6482c264 163#ifdef TE_PE
e3bb37b5 164static void pe_directive_secrel (int);
6482c264 165#endif
e3bb37b5
L
166static void signed_cons (int);
167static char *output_invalid (int c);
ee86248c
JB
168static int i386_finalize_immediate (segT, expressionS *, i386_operand_type,
169 const char *);
170static int i386_finalize_displacement (segT, expressionS *, i386_operand_type,
171 const char *);
a7619375 172static int i386_att_operand (char *);
e3bb37b5 173static int i386_intel_operand (char *, int);
ee86248c
JB
174static int i386_intel_simplify (expressionS *);
175static int i386_intel_parse_name (const char *, expressionS *);
e3bb37b5
L
176static const reg_entry *parse_register (char *, char **);
177static char *parse_insn (char *, char *);
178static char *parse_operands (char *, const char *);
179static void swap_operands (void);
4d456e3d 180static void swap_2_operands (int, int);
48bcea9f 181static enum flag_code i386_addressing_mode (void);
e3bb37b5
L
182static void optimize_imm (void);
183static void optimize_disp (void);
83b16ac6 184static const insn_template *match_template (char);
e3bb37b5
L
185static int check_string (void);
186static int process_suffix (void);
187static int check_byte_reg (void);
188static int check_long_reg (void);
189static int check_qword_reg (void);
190static int check_word_reg (void);
191static int finalize_imm (void);
192static int process_operands (void);
193static const seg_entry *build_modrm_byte (void);
194static void output_insn (void);
195static void output_imm (fragS *, offsetT);
196static void output_disp (fragS *, offsetT);
29b0f896 197#ifndef I386COFF
e3bb37b5 198static void s_bss (int);
252b5132 199#endif
17d4e2a2
L
200#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
201static void handle_large_common (int small ATTRIBUTE_UNUSED);
b4a3a7b4
L
202
203/* GNU_PROPERTY_X86_ISA_1_USED. */
204static unsigned int x86_isa_1_used;
205/* GNU_PROPERTY_X86_FEATURE_2_USED. */
206static unsigned int x86_feature_2_used;
207/* Generate x86 used ISA and feature properties. */
208static unsigned int x86_used_note = DEFAULT_X86_USED_NOTE;
17d4e2a2 209#endif
252b5132 210
a847613f 211static const char *default_arch = DEFAULT_ARCH;
3e73aa7c 212
43234a1e
L
213/* This struct describes rounding control and SAE in the instruction. */
214struct RC_Operation
215{
216 enum rc_type
217 {
218 rne = 0,
219 rd,
220 ru,
221 rz,
222 saeonly
223 } type;
224 int operand;
225};
226
227static struct RC_Operation rc_op;
228
229/* The struct describes masking, applied to OPERAND in the instruction.
230 MASK is a pointer to the corresponding mask register. ZEROING tells
231 whether merging or zeroing mask is used. */
232struct Mask_Operation
233{
234 const reg_entry *mask;
235 unsigned int zeroing;
236 /* The operand where this operation is associated. */
237 int operand;
238};
239
240static struct Mask_Operation mask_op;
241
242/* The struct describes broadcasting, applied to OPERAND. FACTOR is
243 broadcast factor. */
244struct Broadcast_Operation
245{
8e6e0792 246 /* Type of broadcast: {1to2}, {1to4}, {1to8}, or {1to16}. */
43234a1e
L
247 int type;
248
249 /* Index of broadcasted operand. */
250 int operand;
4a1b91ea
L
251
252 /* Number of bytes to broadcast. */
253 int bytes;
43234a1e
L
254};
255
256static struct Broadcast_Operation broadcast_op;
257
c0f3af97
L
258/* VEX prefix. */
259typedef struct
260{
43234a1e
L
261 /* VEX prefix is either 2 byte or 3 byte. EVEX is 4 byte. */
262 unsigned char bytes[4];
c0f3af97
L
263 unsigned int length;
264 /* Destination or source register specifier. */
265 const reg_entry *register_specifier;
266} vex_prefix;
267
252b5132 268/* 'md_assemble ()' gathers together information and puts it into a
47926f60 269 i386_insn. */
252b5132 270
520dc8e8
AM
271union i386_op
272 {
273 expressionS *disps;
274 expressionS *imms;
275 const reg_entry *regs;
276 };
277
a65babc9
L
278enum i386_error
279 {
86e026a4 280 operand_size_mismatch,
a65babc9
L
281 operand_type_mismatch,
282 register_type_mismatch,
283 number_of_operands_mismatch,
284 invalid_instruction_suffix,
285 bad_imm4,
a65babc9
L
286 unsupported_with_intel_mnemonic,
287 unsupported_syntax,
6c30d220
L
288 unsupported,
289 invalid_vsib_address,
7bab8ab5 290 invalid_vector_register_set,
43234a1e
L
291 unsupported_vector_index_register,
292 unsupported_broadcast,
43234a1e
L
293 broadcast_needed,
294 unsupported_masking,
295 mask_not_on_destination,
296 no_default_mask,
297 unsupported_rc_sae,
298 rc_sae_operand_not_last_imm,
299 invalid_register_operand,
a65babc9
L
300 };
301
252b5132
RH
302struct _i386_insn
303 {
47926f60 304 /* TM holds the template for the insn were currently assembling. */
d3ce72d0 305 insn_template tm;
252b5132 306
7d5e4556
L
307 /* SUFFIX holds the instruction size suffix for byte, word, dword
308 or qword, if given. */
252b5132
RH
309 char suffix;
310
47926f60 311 /* OPERANDS gives the number of given operands. */
252b5132
RH
312 unsigned int operands;
313
314 /* REG_OPERANDS, DISP_OPERANDS, MEM_OPERANDS, IMM_OPERANDS give the number
315 of given register, displacement, memory operands and immediate
47926f60 316 operands. */
252b5132
RH
317 unsigned int reg_operands, disp_operands, mem_operands, imm_operands;
318
319 /* TYPES [i] is the type (see above #defines) which tells us how to
520dc8e8 320 use OP[i] for the corresponding operand. */
40fb9820 321 i386_operand_type types[MAX_OPERANDS];
252b5132 322
520dc8e8
AM
323 /* Displacement expression, immediate expression, or register for each
324 operand. */
325 union i386_op op[MAX_OPERANDS];
252b5132 326
3e73aa7c
JH
327 /* Flags for operands. */
328 unsigned int flags[MAX_OPERANDS];
329#define Operand_PCrel 1
c48dadc9 330#define Operand_Mem 2
3e73aa7c 331
252b5132 332 /* Relocation type for operand */
f86103b7 333 enum bfd_reloc_code_real reloc[MAX_OPERANDS];
252b5132 334
252b5132
RH
335 /* BASE_REG, INDEX_REG, and LOG2_SCALE_FACTOR are used to encode
336 the base index byte below. */
337 const reg_entry *base_reg;
338 const reg_entry *index_reg;
339 unsigned int log2_scale_factor;
340
341 /* SEG gives the seg_entries of this insn. They are zero unless
47926f60 342 explicit segment overrides are given. */
ce8a8b2f 343 const seg_entry *seg[2];
252b5132 344
8325cc63
JB
345 /* Copied first memory operand string, for re-checking. */
346 char *memop1_string;
347
252b5132
RH
348 /* PREFIX holds all the given prefix opcodes (usually null).
349 PREFIXES is the number of prefix opcodes. */
350 unsigned int prefixes;
351 unsigned char prefix[MAX_PREFIXES];
352
50128d0c
JB
353 /* Register is in low 3 bits of opcode. */
354 bfd_boolean short_form;
355
6f2f06be
JB
356 /* The operand to a branch insn indicates an absolute branch. */
357 bfd_boolean jumpabsolute;
358
b4a3a7b4
L
359 /* Has MMX register operands. */
360 bfd_boolean has_regmmx;
361
362 /* Has XMM register operands. */
363 bfd_boolean has_regxmm;
364
365 /* Has YMM register operands. */
366 bfd_boolean has_regymm;
367
368 /* Has ZMM register operands. */
369 bfd_boolean has_regzmm;
370
e379e5f3
L
371 /* Has GOTPC or TLS relocation. */
372 bfd_boolean has_gotpc_tls_reloc;
373
252b5132 374 /* RM and SIB are the modrm byte and the sib byte where the
c1e679ec 375 addressing modes of this insn are encoded. */
252b5132 376 modrm_byte rm;
3e73aa7c 377 rex_byte rex;
43234a1e 378 rex_byte vrex;
252b5132 379 sib_byte sib;
c0f3af97 380 vex_prefix vex;
b6169b20 381
43234a1e
L
382 /* Masking attributes. */
383 struct Mask_Operation *mask;
384
385 /* Rounding control and SAE attributes. */
386 struct RC_Operation *rounding;
387
388 /* Broadcasting attributes. */
389 struct Broadcast_Operation *broadcast;
390
391 /* Compressed disp8*N attribute. */
392 unsigned int memshift;
393
86fa6981
L
394 /* Prefer load or store in encoding. */
395 enum
396 {
397 dir_encoding_default = 0,
398 dir_encoding_load,
64c49ab3
JB
399 dir_encoding_store,
400 dir_encoding_swap
86fa6981 401 } dir_encoding;
891edac4 402
a501d77e
L
403 /* Prefer 8bit or 32bit displacement in encoding. */
404 enum
405 {
406 disp_encoding_default = 0,
407 disp_encoding_8bit,
408 disp_encoding_32bit
409 } disp_encoding;
f8a5c266 410
6b6b6807
L
411 /* Prefer the REX byte in encoding. */
412 bfd_boolean rex_encoding;
413
b6f8c7c4
L
414 /* Disable instruction size optimization. */
415 bfd_boolean no_optimize;
416
86fa6981
L
417 /* How to encode vector instructions. */
418 enum
419 {
420 vex_encoding_default = 0,
42e04b36 421 vex_encoding_vex,
86fa6981
L
422 vex_encoding_vex3,
423 vex_encoding_evex
424 } vec_encoding;
425
d5de92cf
L
426 /* REP prefix. */
427 const char *rep_prefix;
428
165de32a
L
429 /* HLE prefix. */
430 const char *hle_prefix;
42164a71 431
7e8b059b
L
432 /* Have BND prefix. */
433 const char *bnd_prefix;
434
04ef582a
L
435 /* Have NOTRACK prefix. */
436 const char *notrack_prefix;
437
891edac4 438 /* Error message. */
a65babc9 439 enum i386_error error;
252b5132
RH
440 };
441
442typedef struct _i386_insn i386_insn;
443
43234a1e
L
444/* Link RC type with corresponding string, that'll be looked for in
445 asm. */
446struct RC_name
447{
448 enum rc_type type;
449 const char *name;
450 unsigned int len;
451};
452
453static const struct RC_name RC_NamesTable[] =
454{
455 { rne, STRING_COMMA_LEN ("rn-sae") },
456 { rd, STRING_COMMA_LEN ("rd-sae") },
457 { ru, STRING_COMMA_LEN ("ru-sae") },
458 { rz, STRING_COMMA_LEN ("rz-sae") },
459 { saeonly, STRING_COMMA_LEN ("sae") },
460};
461
252b5132
RH
462/* List of chars besides those in app.c:symbol_chars that can start an
463 operand. Used to prevent the scrubber eating vital white-space. */
86fa6981 464const char extra_symbol_chars[] = "*%-([{}"
252b5132 465#ifdef LEX_AT
32137342
NC
466 "@"
467#endif
468#ifdef LEX_QM
469 "?"
252b5132 470#endif
32137342 471 ;
252b5132 472
29b0f896
AM
473#if (defined (TE_I386AIX) \
474 || ((defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)) \
3896cfd5 475 && !defined (TE_GNU) \
29b0f896 476 && !defined (TE_LINUX) \
8d63c93e 477 && !defined (TE_NACL) \
29b0f896 478 && !defined (TE_FreeBSD) \
5b806d27 479 && !defined (TE_DragonFly) \
29b0f896 480 && !defined (TE_NetBSD)))
252b5132 481/* This array holds the chars that always start a comment. If the
b3b91714
AM
482 pre-processor is disabled, these aren't very useful. The option
483 --divide will remove '/' from this list. */
484const char *i386_comment_chars = "#/";
485#define SVR4_COMMENT_CHARS 1
252b5132 486#define PREFIX_SEPARATOR '\\'
252b5132 487
b3b91714
AM
488#else
489const char *i386_comment_chars = "#";
490#define PREFIX_SEPARATOR '/'
491#endif
492
252b5132
RH
493/* This array holds the chars that only start a comment at the beginning of
494 a line. If the line seems to have the form '# 123 filename'
ce8a8b2f
AM
495 .line and .file directives will appear in the pre-processed output.
496 Note that input_file.c hand checks for '#' at the beginning of the
252b5132 497 first line of the input file. This is because the compiler outputs
ce8a8b2f
AM
498 #NO_APP at the beginning of its output.
499 Also note that comments started like this one will always work if
252b5132 500 '/' isn't otherwise defined. */
b3b91714 501const char line_comment_chars[] = "#/";
252b5132 502
63a0b638 503const char line_separator_chars[] = ";";
252b5132 504
ce8a8b2f
AM
505/* Chars that can be used to separate mant from exp in floating point
506 nums. */
252b5132
RH
507const char EXP_CHARS[] = "eE";
508
ce8a8b2f
AM
509/* Chars that mean this number is a floating point constant
510 As in 0f12.456
511 or 0d1.2345e12. */
252b5132
RH
512const char FLT_CHARS[] = "fFdDxX";
513
ce8a8b2f 514/* Tables for lexical analysis. */
252b5132
RH
515static char mnemonic_chars[256];
516static char register_chars[256];
517static char operand_chars[256];
518static char identifier_chars[256];
519static char digit_chars[256];
520
ce8a8b2f 521/* Lexical macros. */
252b5132
RH
522#define is_mnemonic_char(x) (mnemonic_chars[(unsigned char) x])
523#define is_operand_char(x) (operand_chars[(unsigned char) x])
524#define is_register_char(x) (register_chars[(unsigned char) x])
525#define is_space_char(x) ((x) == ' ')
526#define is_identifier_char(x) (identifier_chars[(unsigned char) x])
527#define is_digit_char(x) (digit_chars[(unsigned char) x])
528
0234cb7c 529/* All non-digit non-letter characters that may occur in an operand. */
252b5132
RH
530static char operand_special_chars[] = "%$-+(,)*._~/<>|&^!:[@]";
531
532/* md_assemble() always leaves the strings it's passed unaltered. To
533 effect this we maintain a stack of saved characters that we've smashed
534 with '\0's (indicating end of strings for various sub-fields of the
47926f60 535 assembler instruction). */
252b5132 536static char save_stack[32];
ce8a8b2f 537static char *save_stack_p;
252b5132
RH
538#define END_STRING_AND_SAVE(s) \
539 do { *save_stack_p++ = *(s); *(s) = '\0'; } while (0)
540#define RESTORE_END_STRING(s) \
541 do { *(s) = *--save_stack_p; } while (0)
542
47926f60 543/* The instruction we're assembling. */
252b5132
RH
544static i386_insn i;
545
546/* Possible templates for current insn. */
547static const templates *current_templates;
548
31b2323c
L
549/* Per instruction expressionS buffers: max displacements & immediates. */
550static expressionS disp_expressions[MAX_MEMORY_OPERANDS];
551static expressionS im_expressions[MAX_IMMEDIATE_OPERANDS];
252b5132 552
47926f60 553/* Current operand we are working on. */
ee86248c 554static int this_operand = -1;
252b5132 555
3e73aa7c
JH
556/* We support four different modes. FLAG_CODE variable is used to distinguish
557 these. */
558
559enum flag_code {
560 CODE_32BIT,
561 CODE_16BIT,
562 CODE_64BIT };
563
564static enum flag_code flag_code;
4fa24527 565static unsigned int object_64bit;
862be3fb 566static unsigned int disallow_64bit_reloc;
3e73aa7c 567static int use_rela_relocations = 0;
e379e5f3
L
568/* __tls_get_addr/___tls_get_addr symbol for TLS. */
569static const char *tls_get_addr;
3e73aa7c 570
7af8ed2d
NC
571#if ((defined (OBJ_MAYBE_COFF) && defined (OBJ_MAYBE_AOUT)) \
572 || defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
573 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
574
351f65ca
L
575/* The ELF ABI to use. */
576enum x86_elf_abi
577{
578 I386_ABI,
7f56bc95
L
579 X86_64_ABI,
580 X86_64_X32_ABI
351f65ca
L
581};
582
583static enum x86_elf_abi x86_elf_abi = I386_ABI;
7af8ed2d 584#endif
351f65ca 585
167ad85b
TG
586#if defined (TE_PE) || defined (TE_PEP)
587/* Use big object file format. */
588static int use_big_obj = 0;
589#endif
590
8dcea932
L
591#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
592/* 1 if generating code for a shared library. */
593static int shared = 0;
594#endif
595
47926f60
KH
596/* 1 for intel syntax,
597 0 if att syntax. */
598static int intel_syntax = 0;
252b5132 599
4b5aaf5f
L
600static enum x86_64_isa
601{
602 amd64 = 1, /* AMD64 ISA. */
603 intel64 /* Intel64 ISA. */
604} isa64;
e89c5eaa 605
1efbbeb4
L
606/* 1 for intel mnemonic,
607 0 if att mnemonic. */
608static int intel_mnemonic = !SYSV386_COMPAT;
609
a60de03c
JB
610/* 1 if pseudo registers are permitted. */
611static int allow_pseudo_reg = 0;
612
47926f60
KH
613/* 1 if register prefix % not required. */
614static int allow_naked_reg = 0;
252b5132 615
33eaf5de 616/* 1 if the assembler should add BND prefix for all control-transferring
7e8b059b
L
617 instructions supporting it, even if this prefix wasn't specified
618 explicitly. */
619static int add_bnd_prefix = 0;
620
ba104c83 621/* 1 if pseudo index register, eiz/riz, is allowed . */
db51cc60
L
622static int allow_index_reg = 0;
623
d022bddd
IT
624/* 1 if the assembler should ignore LOCK prefix, even if it was
625 specified explicitly. */
626static int omit_lock_prefix = 0;
627
e4e00185
AS
628/* 1 if the assembler should encode lfence, mfence, and sfence as
629 "lock addl $0, (%{re}sp)". */
630static int avoid_fence = 0;
631
ae531041
L
632/* 1 if lfence should be inserted after every load. */
633static int lfence_after_load = 0;
634
635/* Non-zero if lfence should be inserted before indirect branch. */
636static enum lfence_before_indirect_branch_kind
637 {
638 lfence_branch_none = 0,
639 lfence_branch_register,
640 lfence_branch_memory,
641 lfence_branch_all
642 }
643lfence_before_indirect_branch;
644
645/* Non-zero if lfence should be inserted before ret. */
646static enum lfence_before_ret_kind
647 {
648 lfence_before_ret_none = 0,
649 lfence_before_ret_not,
650 lfence_before_ret_or
651 }
652lfence_before_ret;
653
654/* Types of previous instruction is .byte or prefix. */
e379e5f3
L
655static struct
656 {
657 segT seg;
658 const char *file;
659 const char *name;
660 unsigned int line;
661 enum last_insn_kind
662 {
663 last_insn_other = 0,
664 last_insn_directive,
665 last_insn_prefix
666 } kind;
667 } last_insn;
668
0cb4071e
L
669/* 1 if the assembler should generate relax relocations. */
670
671static int generate_relax_relocations
672 = DEFAULT_GENERATE_X86_RELAX_RELOCATIONS;
673
7bab8ab5 674static enum check_kind
daf50ae7 675 {
7bab8ab5
JB
676 check_none = 0,
677 check_warning,
678 check_error
daf50ae7 679 }
7bab8ab5 680sse_check, operand_check = check_warning;
daf50ae7 681
e379e5f3
L
682/* Non-zero if branches should be aligned within power of 2 boundary. */
683static int align_branch_power = 0;
684
685/* Types of branches to align. */
686enum align_branch_kind
687 {
688 align_branch_none = 0,
689 align_branch_jcc = 1,
690 align_branch_fused = 2,
691 align_branch_jmp = 3,
692 align_branch_call = 4,
693 align_branch_indirect = 5,
694 align_branch_ret = 6
695 };
696
697/* Type bits of branches to align. */
698enum align_branch_bit
699 {
700 align_branch_jcc_bit = 1 << align_branch_jcc,
701 align_branch_fused_bit = 1 << align_branch_fused,
702 align_branch_jmp_bit = 1 << align_branch_jmp,
703 align_branch_call_bit = 1 << align_branch_call,
704 align_branch_indirect_bit = 1 << align_branch_indirect,
705 align_branch_ret_bit = 1 << align_branch_ret
706 };
707
708static unsigned int align_branch = (align_branch_jcc_bit
709 | align_branch_fused_bit
710 | align_branch_jmp_bit);
711
79d72f45
HL
712/* Types of condition jump used by macro-fusion. */
713enum mf_jcc_kind
714 {
715 mf_jcc_jo = 0, /* base opcode 0x70 */
716 mf_jcc_jc, /* base opcode 0x72 */
717 mf_jcc_je, /* base opcode 0x74 */
718 mf_jcc_jna, /* base opcode 0x76 */
719 mf_jcc_js, /* base opcode 0x78 */
720 mf_jcc_jp, /* base opcode 0x7a */
721 mf_jcc_jl, /* base opcode 0x7c */
722 mf_jcc_jle, /* base opcode 0x7e */
723 };
724
725/* Types of compare flag-modifying insntructions used by macro-fusion. */
726enum mf_cmp_kind
727 {
728 mf_cmp_test_and, /* test/cmp */
729 mf_cmp_alu_cmp, /* add/sub/cmp */
730 mf_cmp_incdec /* inc/dec */
731 };
732
e379e5f3
L
733/* The maximum padding size for fused jcc. CMP like instruction can
734 be 9 bytes and jcc can be 6 bytes. Leave room just in case for
735 prefixes. */
736#define MAX_FUSED_JCC_PADDING_SIZE 20
737
738/* The maximum number of prefixes added for an instruction. */
739static unsigned int align_branch_prefix_size = 5;
740
b6f8c7c4
L
741/* Optimization:
742 1. Clear the REX_W bit with register operand if possible.
743 2. Above plus use 128bit vector instruction to clear the full vector
744 register.
745 */
746static int optimize = 0;
747
748/* Optimization:
749 1. Clear the REX_W bit with register operand if possible.
750 2. Above plus use 128bit vector instruction to clear the full vector
751 register.
752 3. Above plus optimize "test{q,l,w} $imm8,%r{64,32,16}" to
753 "testb $imm7,%r8".
754 */
755static int optimize_for_space = 0;
756
2ca3ace5
L
757/* Register prefix used for error message. */
758static const char *register_prefix = "%";
759
47926f60
KH
760/* Used in 16 bit gcc mode to add an l suffix to call, ret, enter,
761 leave, push, and pop instructions so that gcc has the same stack
762 frame as in 32 bit mode. */
763static char stackop_size = '\0';
eecb386c 764
12b55ccc
L
765/* Non-zero to optimize code alignment. */
766int optimize_align_code = 1;
767
47926f60
KH
768/* Non-zero to quieten some warnings. */
769static int quiet_warnings = 0;
a38cf1db 770
47926f60
KH
771/* CPU name. */
772static const char *cpu_arch_name = NULL;
6305a203 773static char *cpu_sub_arch_name = NULL;
a38cf1db 774
47926f60 775/* CPU feature flags. */
40fb9820
L
776static i386_cpu_flags cpu_arch_flags = CPU_UNKNOWN_FLAGS;
777
ccc9c027
L
778/* If we have selected a cpu we are generating instructions for. */
779static int cpu_arch_tune_set = 0;
780
9103f4f4 781/* Cpu we are generating instructions for. */
fbf3f584 782enum processor_type cpu_arch_tune = PROCESSOR_UNKNOWN;
9103f4f4
L
783
784/* CPU feature flags of cpu we are generating instructions for. */
40fb9820 785static i386_cpu_flags cpu_arch_tune_flags;
9103f4f4 786
ccc9c027 787/* CPU instruction set architecture used. */
fbf3f584 788enum processor_type cpu_arch_isa = PROCESSOR_UNKNOWN;
ccc9c027 789
9103f4f4 790/* CPU feature flags of instruction set architecture used. */
fbf3f584 791i386_cpu_flags cpu_arch_isa_flags;
9103f4f4 792
fddf5b5b
AM
793/* If set, conditional jumps are not automatically promoted to handle
794 larger than a byte offset. */
795static unsigned int no_cond_jump_promotion = 0;
796
c0f3af97
L
797/* Encode SSE instructions with VEX prefix. */
798static unsigned int sse2avx;
799
539f890d
L
800/* Encode scalar AVX instructions with specific vector length. */
801static enum
802 {
803 vex128 = 0,
804 vex256
805 } avxscalar;
806
03751133
L
807/* Encode VEX WIG instructions with specific vex.w. */
808static enum
809 {
810 vexw0 = 0,
811 vexw1
812 } vexwig;
813
43234a1e
L
814/* Encode scalar EVEX LIG instructions with specific vector length. */
815static enum
816 {
817 evexl128 = 0,
818 evexl256,
819 evexl512
820 } evexlig;
821
822/* Encode EVEX WIG instructions with specific evex.w. */
823static enum
824 {
825 evexw0 = 0,
826 evexw1
827 } evexwig;
828
d3d3c6db
IT
829/* Value to encode in EVEX RC bits, for SAE-only instructions. */
830static enum rc_type evexrcig = rne;
831
29b0f896 832/* Pre-defined "_GLOBAL_OFFSET_TABLE_". */
87c245cc 833static symbolS *GOT_symbol;
29b0f896 834
a4447b93
RH
835/* The dwarf2 return column, adjusted for 32 or 64 bit. */
836unsigned int x86_dwarf2_return_column;
837
838/* The dwarf2 data alignment, adjusted for 32 or 64 bit. */
839int x86_cie_data_alignment;
840
252b5132 841/* Interface to relax_segment.
fddf5b5b
AM
842 There are 3 major relax states for 386 jump insns because the
843 different types of jumps add different sizes to frags when we're
e379e5f3
L
844 figuring out what sort of jump to choose to reach a given label.
845
846 BRANCH_PADDING, BRANCH_PREFIX and FUSED_JCC_PADDING are used to align
847 branches which are handled by md_estimate_size_before_relax() and
848 i386_generic_table_relax_frag(). */
252b5132 849
47926f60 850/* Types. */
93c2a809
AM
851#define UNCOND_JUMP 0
852#define COND_JUMP 1
853#define COND_JUMP86 2
e379e5f3
L
854#define BRANCH_PADDING 3
855#define BRANCH_PREFIX 4
856#define FUSED_JCC_PADDING 5
fddf5b5b 857
47926f60 858/* Sizes. */
252b5132
RH
859#define CODE16 1
860#define SMALL 0
29b0f896 861#define SMALL16 (SMALL | CODE16)
252b5132 862#define BIG 2
29b0f896 863#define BIG16 (BIG | CODE16)
252b5132
RH
864
865#ifndef INLINE
866#ifdef __GNUC__
867#define INLINE __inline__
868#else
869#define INLINE
870#endif
871#endif
872
fddf5b5b
AM
873#define ENCODE_RELAX_STATE(type, size) \
874 ((relax_substateT) (((type) << 2) | (size)))
875#define TYPE_FROM_RELAX_STATE(s) \
876 ((s) >> 2)
877#define DISP_SIZE_FROM_RELAX_STATE(s) \
878 ((((s) & 3) == BIG ? 4 : (((s) & 3) == BIG16 ? 2 : 1)))
252b5132
RH
879
880/* This table is used by relax_frag to promote short jumps to long
881 ones where necessary. SMALL (short) jumps may be promoted to BIG
882 (32 bit long) ones, and SMALL16 jumps to BIG16 (16 bit long). We
883 don't allow a short jump in a 32 bit code segment to be promoted to
884 a 16 bit offset jump because it's slower (requires data size
885 prefix), and doesn't work, unless the destination is in the bottom
886 64k of the code segment (The top 16 bits of eip are zeroed). */
887
888const relax_typeS md_relax_table[] =
889{
24eab124
AM
890 /* The fields are:
891 1) most positive reach of this state,
892 2) most negative reach of this state,
93c2a809 893 3) how many bytes this mode will have in the variable part of the frag
ce8a8b2f 894 4) which index into the table to try if we can't fit into this one. */
252b5132 895
fddf5b5b 896 /* UNCOND_JUMP states. */
93c2a809
AM
897 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG)},
898 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16)},
899 /* dword jmp adds 4 bytes to frag:
900 0 extra opcode bytes, 4 displacement bytes. */
252b5132 901 {0, 0, 4, 0},
93c2a809
AM
902 /* word jmp adds 2 byte2 to frag:
903 0 extra opcode bytes, 2 displacement bytes. */
252b5132
RH
904 {0, 0, 2, 0},
905
93c2a809
AM
906 /* COND_JUMP states. */
907 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP, BIG)},
908 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP, BIG16)},
909 /* dword conditionals adds 5 bytes to frag:
910 1 extra opcode byte, 4 displacement bytes. */
911 {0, 0, 5, 0},
fddf5b5b 912 /* word conditionals add 3 bytes to frag:
93c2a809
AM
913 1 extra opcode byte, 2 displacement bytes. */
914 {0, 0, 3, 0},
915
916 /* COND_JUMP86 states. */
917 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP86, BIG)},
918 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP86, BIG16)},
919 /* dword conditionals adds 5 bytes to frag:
920 1 extra opcode byte, 4 displacement bytes. */
921 {0, 0, 5, 0},
922 /* word conditionals add 4 bytes to frag:
923 1 displacement byte and a 3 byte long branch insn. */
924 {0, 0, 4, 0}
252b5132
RH
925};
926
9103f4f4
L
927static const arch_entry cpu_arch[] =
928{
89507696
JB
929 /* Do not replace the first two entries - i386_target_format()
930 relies on them being there in this order. */
8a2c8fef 931 { STRING_COMMA_LEN ("generic32"), PROCESSOR_GENERIC32,
293f5f65 932 CPU_GENERIC32_FLAGS, 0 },
8a2c8fef 933 { STRING_COMMA_LEN ("generic64"), PROCESSOR_GENERIC64,
293f5f65 934 CPU_GENERIC64_FLAGS, 0 },
8a2c8fef 935 { STRING_COMMA_LEN ("i8086"), PROCESSOR_UNKNOWN,
293f5f65 936 CPU_NONE_FLAGS, 0 },
8a2c8fef 937 { STRING_COMMA_LEN ("i186"), PROCESSOR_UNKNOWN,
293f5f65 938 CPU_I186_FLAGS, 0 },
8a2c8fef 939 { STRING_COMMA_LEN ("i286"), PROCESSOR_UNKNOWN,
293f5f65 940 CPU_I286_FLAGS, 0 },
8a2c8fef 941 { STRING_COMMA_LEN ("i386"), PROCESSOR_I386,
293f5f65 942 CPU_I386_FLAGS, 0 },
8a2c8fef 943 { STRING_COMMA_LEN ("i486"), PROCESSOR_I486,
293f5f65 944 CPU_I486_FLAGS, 0 },
8a2c8fef 945 { STRING_COMMA_LEN ("i586"), PROCESSOR_PENTIUM,
293f5f65 946 CPU_I586_FLAGS, 0 },
8a2c8fef 947 { STRING_COMMA_LEN ("i686"), PROCESSOR_PENTIUMPRO,
293f5f65 948 CPU_I686_FLAGS, 0 },
8a2c8fef 949 { STRING_COMMA_LEN ("pentium"), PROCESSOR_PENTIUM,
293f5f65 950 CPU_I586_FLAGS, 0 },
8a2c8fef 951 { STRING_COMMA_LEN ("pentiumpro"), PROCESSOR_PENTIUMPRO,
293f5f65 952 CPU_PENTIUMPRO_FLAGS, 0 },
8a2c8fef 953 { STRING_COMMA_LEN ("pentiumii"), PROCESSOR_PENTIUMPRO,
293f5f65 954 CPU_P2_FLAGS, 0 },
8a2c8fef 955 { STRING_COMMA_LEN ("pentiumiii"),PROCESSOR_PENTIUMPRO,
293f5f65 956 CPU_P3_FLAGS, 0 },
8a2c8fef 957 { STRING_COMMA_LEN ("pentium4"), PROCESSOR_PENTIUM4,
293f5f65 958 CPU_P4_FLAGS, 0 },
8a2c8fef 959 { STRING_COMMA_LEN ("prescott"), PROCESSOR_NOCONA,
293f5f65 960 CPU_CORE_FLAGS, 0 },
8a2c8fef 961 { STRING_COMMA_LEN ("nocona"), PROCESSOR_NOCONA,
293f5f65 962 CPU_NOCONA_FLAGS, 0 },
8a2c8fef 963 { STRING_COMMA_LEN ("yonah"), PROCESSOR_CORE,
293f5f65 964 CPU_CORE_FLAGS, 1 },
8a2c8fef 965 { STRING_COMMA_LEN ("core"), PROCESSOR_CORE,
293f5f65 966 CPU_CORE_FLAGS, 0 },
8a2c8fef 967 { STRING_COMMA_LEN ("merom"), PROCESSOR_CORE2,
293f5f65 968 CPU_CORE2_FLAGS, 1 },
8a2c8fef 969 { STRING_COMMA_LEN ("core2"), PROCESSOR_CORE2,
293f5f65 970 CPU_CORE2_FLAGS, 0 },
8a2c8fef 971 { STRING_COMMA_LEN ("corei7"), PROCESSOR_COREI7,
293f5f65 972 CPU_COREI7_FLAGS, 0 },
8a2c8fef 973 { STRING_COMMA_LEN ("l1om"), PROCESSOR_L1OM,
293f5f65 974 CPU_L1OM_FLAGS, 0 },
7a9068fe 975 { STRING_COMMA_LEN ("k1om"), PROCESSOR_K1OM,
293f5f65 976 CPU_K1OM_FLAGS, 0 },
81486035 977 { STRING_COMMA_LEN ("iamcu"), PROCESSOR_IAMCU,
293f5f65 978 CPU_IAMCU_FLAGS, 0 },
8a2c8fef 979 { STRING_COMMA_LEN ("k6"), PROCESSOR_K6,
293f5f65 980 CPU_K6_FLAGS, 0 },
8a2c8fef 981 { STRING_COMMA_LEN ("k6_2"), PROCESSOR_K6,
293f5f65 982 CPU_K6_2_FLAGS, 0 },
8a2c8fef 983 { STRING_COMMA_LEN ("athlon"), PROCESSOR_ATHLON,
293f5f65 984 CPU_ATHLON_FLAGS, 0 },
8a2c8fef 985 { STRING_COMMA_LEN ("sledgehammer"), PROCESSOR_K8,
293f5f65 986 CPU_K8_FLAGS, 1 },
8a2c8fef 987 { STRING_COMMA_LEN ("opteron"), PROCESSOR_K8,
293f5f65 988 CPU_K8_FLAGS, 0 },
8a2c8fef 989 { STRING_COMMA_LEN ("k8"), PROCESSOR_K8,
293f5f65 990 CPU_K8_FLAGS, 0 },
8a2c8fef 991 { STRING_COMMA_LEN ("amdfam10"), PROCESSOR_AMDFAM10,
293f5f65 992 CPU_AMDFAM10_FLAGS, 0 },
8aedb9fe 993 { STRING_COMMA_LEN ("bdver1"), PROCESSOR_BD,
293f5f65 994 CPU_BDVER1_FLAGS, 0 },
8aedb9fe 995 { STRING_COMMA_LEN ("bdver2"), PROCESSOR_BD,
293f5f65 996 CPU_BDVER2_FLAGS, 0 },
5e5c50d3 997 { STRING_COMMA_LEN ("bdver3"), PROCESSOR_BD,
293f5f65 998 CPU_BDVER3_FLAGS, 0 },
c7b0bd56 999 { STRING_COMMA_LEN ("bdver4"), PROCESSOR_BD,
293f5f65 1000 CPU_BDVER4_FLAGS, 0 },
029f3522 1001 { STRING_COMMA_LEN ("znver1"), PROCESSOR_ZNVER,
293f5f65 1002 CPU_ZNVER1_FLAGS, 0 },
a9660a6f
AP
1003 { STRING_COMMA_LEN ("znver2"), PROCESSOR_ZNVER,
1004 CPU_ZNVER2_FLAGS, 0 },
7b458c12 1005 { STRING_COMMA_LEN ("btver1"), PROCESSOR_BT,
293f5f65 1006 CPU_BTVER1_FLAGS, 0 },
7b458c12 1007 { STRING_COMMA_LEN ("btver2"), PROCESSOR_BT,
293f5f65 1008 CPU_BTVER2_FLAGS, 0 },
8a2c8fef 1009 { STRING_COMMA_LEN (".8087"), PROCESSOR_UNKNOWN,
293f5f65 1010 CPU_8087_FLAGS, 0 },
8a2c8fef 1011 { STRING_COMMA_LEN (".287"), PROCESSOR_UNKNOWN,
293f5f65 1012 CPU_287_FLAGS, 0 },
8a2c8fef 1013 { STRING_COMMA_LEN (".387"), PROCESSOR_UNKNOWN,
293f5f65 1014 CPU_387_FLAGS, 0 },
1848e567
L
1015 { STRING_COMMA_LEN (".687"), PROCESSOR_UNKNOWN,
1016 CPU_687_FLAGS, 0 },
d871f3f4
L
1017 { STRING_COMMA_LEN (".cmov"), PROCESSOR_UNKNOWN,
1018 CPU_CMOV_FLAGS, 0 },
1019 { STRING_COMMA_LEN (".fxsr"), PROCESSOR_UNKNOWN,
1020 CPU_FXSR_FLAGS, 0 },
8a2c8fef 1021 { STRING_COMMA_LEN (".mmx"), PROCESSOR_UNKNOWN,
293f5f65 1022 CPU_MMX_FLAGS, 0 },
8a2c8fef 1023 { STRING_COMMA_LEN (".sse"), PROCESSOR_UNKNOWN,
293f5f65 1024 CPU_SSE_FLAGS, 0 },
8a2c8fef 1025 { STRING_COMMA_LEN (".sse2"), PROCESSOR_UNKNOWN,
293f5f65 1026 CPU_SSE2_FLAGS, 0 },
8a2c8fef 1027 { STRING_COMMA_LEN (".sse3"), PROCESSOR_UNKNOWN,
293f5f65 1028 CPU_SSE3_FLAGS, 0 },
af5c13b0
L
1029 { STRING_COMMA_LEN (".sse4a"), PROCESSOR_UNKNOWN,
1030 CPU_SSE4A_FLAGS, 0 },
8a2c8fef 1031 { STRING_COMMA_LEN (".ssse3"), PROCESSOR_UNKNOWN,
293f5f65 1032 CPU_SSSE3_FLAGS, 0 },
8a2c8fef 1033 { STRING_COMMA_LEN (".sse4.1"), PROCESSOR_UNKNOWN,
293f5f65 1034 CPU_SSE4_1_FLAGS, 0 },
8a2c8fef 1035 { STRING_COMMA_LEN (".sse4.2"), PROCESSOR_UNKNOWN,
293f5f65 1036 CPU_SSE4_2_FLAGS, 0 },
8a2c8fef 1037 { STRING_COMMA_LEN (".sse4"), PROCESSOR_UNKNOWN,
293f5f65 1038 CPU_SSE4_2_FLAGS, 0 },
8a2c8fef 1039 { STRING_COMMA_LEN (".avx"), PROCESSOR_UNKNOWN,
293f5f65 1040 CPU_AVX_FLAGS, 0 },
6c30d220 1041 { STRING_COMMA_LEN (".avx2"), PROCESSOR_UNKNOWN,
293f5f65 1042 CPU_AVX2_FLAGS, 0 },
43234a1e 1043 { STRING_COMMA_LEN (".avx512f"), PROCESSOR_UNKNOWN,
293f5f65 1044 CPU_AVX512F_FLAGS, 0 },
43234a1e 1045 { STRING_COMMA_LEN (".avx512cd"), PROCESSOR_UNKNOWN,
293f5f65 1046 CPU_AVX512CD_FLAGS, 0 },
43234a1e 1047 { STRING_COMMA_LEN (".avx512er"), PROCESSOR_UNKNOWN,
293f5f65 1048 CPU_AVX512ER_FLAGS, 0 },
43234a1e 1049 { STRING_COMMA_LEN (".avx512pf"), PROCESSOR_UNKNOWN,
293f5f65 1050 CPU_AVX512PF_FLAGS, 0 },
1dfc6506 1051 { STRING_COMMA_LEN (".avx512dq"), PROCESSOR_UNKNOWN,
293f5f65 1052 CPU_AVX512DQ_FLAGS, 0 },
1dfc6506 1053 { STRING_COMMA_LEN (".avx512bw"), PROCESSOR_UNKNOWN,
293f5f65 1054 CPU_AVX512BW_FLAGS, 0 },
1dfc6506 1055 { STRING_COMMA_LEN (".avx512vl"), PROCESSOR_UNKNOWN,
293f5f65 1056 CPU_AVX512VL_FLAGS, 0 },
8a2c8fef 1057 { STRING_COMMA_LEN (".vmx"), PROCESSOR_UNKNOWN,
293f5f65 1058 CPU_VMX_FLAGS, 0 },
8729a6f6 1059 { STRING_COMMA_LEN (".vmfunc"), PROCESSOR_UNKNOWN,
293f5f65 1060 CPU_VMFUNC_FLAGS, 0 },
8a2c8fef 1061 { STRING_COMMA_LEN (".smx"), PROCESSOR_UNKNOWN,
293f5f65 1062 CPU_SMX_FLAGS, 0 },
8a2c8fef 1063 { STRING_COMMA_LEN (".xsave"), PROCESSOR_UNKNOWN,
293f5f65 1064 CPU_XSAVE_FLAGS, 0 },
c7b8aa3a 1065 { STRING_COMMA_LEN (".xsaveopt"), PROCESSOR_UNKNOWN,
293f5f65 1066 CPU_XSAVEOPT_FLAGS, 0 },
1dfc6506 1067 { STRING_COMMA_LEN (".xsavec"), PROCESSOR_UNKNOWN,
293f5f65 1068 CPU_XSAVEC_FLAGS, 0 },
1dfc6506 1069 { STRING_COMMA_LEN (".xsaves"), PROCESSOR_UNKNOWN,
293f5f65 1070 CPU_XSAVES_FLAGS, 0 },
8a2c8fef 1071 { STRING_COMMA_LEN (".aes"), PROCESSOR_UNKNOWN,
293f5f65 1072 CPU_AES_FLAGS, 0 },
8a2c8fef 1073 { STRING_COMMA_LEN (".pclmul"), PROCESSOR_UNKNOWN,
293f5f65 1074 CPU_PCLMUL_FLAGS, 0 },
8a2c8fef 1075 { STRING_COMMA_LEN (".clmul"), PROCESSOR_UNKNOWN,
293f5f65 1076 CPU_PCLMUL_FLAGS, 1 },
c7b8aa3a 1077 { STRING_COMMA_LEN (".fsgsbase"), PROCESSOR_UNKNOWN,
293f5f65 1078 CPU_FSGSBASE_FLAGS, 0 },
c7b8aa3a 1079 { STRING_COMMA_LEN (".rdrnd"), PROCESSOR_UNKNOWN,
293f5f65 1080 CPU_RDRND_FLAGS, 0 },
c7b8aa3a 1081 { STRING_COMMA_LEN (".f16c"), PROCESSOR_UNKNOWN,
293f5f65 1082 CPU_F16C_FLAGS, 0 },
6c30d220 1083 { STRING_COMMA_LEN (".bmi2"), PROCESSOR_UNKNOWN,
293f5f65 1084 CPU_BMI2_FLAGS, 0 },
8a2c8fef 1085 { STRING_COMMA_LEN (".fma"), PROCESSOR_UNKNOWN,
293f5f65 1086 CPU_FMA_FLAGS, 0 },
8a2c8fef 1087 { STRING_COMMA_LEN (".fma4"), PROCESSOR_UNKNOWN,
293f5f65 1088 CPU_FMA4_FLAGS, 0 },
8a2c8fef 1089 { STRING_COMMA_LEN (".xop"), PROCESSOR_UNKNOWN,
293f5f65 1090 CPU_XOP_FLAGS, 0 },
8a2c8fef 1091 { STRING_COMMA_LEN (".lwp"), PROCESSOR_UNKNOWN,
293f5f65 1092 CPU_LWP_FLAGS, 0 },
8a2c8fef 1093 { STRING_COMMA_LEN (".movbe"), PROCESSOR_UNKNOWN,
293f5f65 1094 CPU_MOVBE_FLAGS, 0 },
60aa667e 1095 { STRING_COMMA_LEN (".cx16"), PROCESSOR_UNKNOWN,
293f5f65 1096 CPU_CX16_FLAGS, 0 },
8a2c8fef 1097 { STRING_COMMA_LEN (".ept"), PROCESSOR_UNKNOWN,
293f5f65 1098 CPU_EPT_FLAGS, 0 },
6c30d220 1099 { STRING_COMMA_LEN (".lzcnt"), PROCESSOR_UNKNOWN,
293f5f65 1100 CPU_LZCNT_FLAGS, 0 },
272a84b1
L
1101 { STRING_COMMA_LEN (".popcnt"), PROCESSOR_UNKNOWN,
1102 CPU_POPCNT_FLAGS, 0 },
42164a71 1103 { STRING_COMMA_LEN (".hle"), PROCESSOR_UNKNOWN,
293f5f65 1104 CPU_HLE_FLAGS, 0 },
42164a71 1105 { STRING_COMMA_LEN (".rtm"), PROCESSOR_UNKNOWN,
293f5f65 1106 CPU_RTM_FLAGS, 0 },
6c30d220 1107 { STRING_COMMA_LEN (".invpcid"), PROCESSOR_UNKNOWN,
293f5f65 1108 CPU_INVPCID_FLAGS, 0 },
8a2c8fef 1109 { STRING_COMMA_LEN (".clflush"), PROCESSOR_UNKNOWN,
293f5f65 1110 CPU_CLFLUSH_FLAGS, 0 },
22109423 1111 { STRING_COMMA_LEN (".nop"), PROCESSOR_UNKNOWN,
293f5f65 1112 CPU_NOP_FLAGS, 0 },
8a2c8fef 1113 { STRING_COMMA_LEN (".syscall"), PROCESSOR_UNKNOWN,
293f5f65 1114 CPU_SYSCALL_FLAGS, 0 },
8a2c8fef 1115 { STRING_COMMA_LEN (".rdtscp"), PROCESSOR_UNKNOWN,
293f5f65 1116 CPU_RDTSCP_FLAGS, 0 },
8a2c8fef 1117 { STRING_COMMA_LEN (".3dnow"), PROCESSOR_UNKNOWN,
293f5f65 1118 CPU_3DNOW_FLAGS, 0 },
8a2c8fef 1119 { STRING_COMMA_LEN (".3dnowa"), PROCESSOR_UNKNOWN,
293f5f65 1120 CPU_3DNOWA_FLAGS, 0 },
8a2c8fef 1121 { STRING_COMMA_LEN (".padlock"), PROCESSOR_UNKNOWN,
293f5f65 1122 CPU_PADLOCK_FLAGS, 0 },
8a2c8fef 1123 { STRING_COMMA_LEN (".pacifica"), PROCESSOR_UNKNOWN,
293f5f65 1124 CPU_SVME_FLAGS, 1 },
8a2c8fef 1125 { STRING_COMMA_LEN (".svme"), PROCESSOR_UNKNOWN,
293f5f65 1126 CPU_SVME_FLAGS, 0 },
8a2c8fef 1127 { STRING_COMMA_LEN (".sse4a"), PROCESSOR_UNKNOWN,
293f5f65 1128 CPU_SSE4A_FLAGS, 0 },
8a2c8fef 1129 { STRING_COMMA_LEN (".abm"), PROCESSOR_UNKNOWN,
293f5f65 1130 CPU_ABM_FLAGS, 0 },
87973e9f 1131 { STRING_COMMA_LEN (".bmi"), PROCESSOR_UNKNOWN,
293f5f65 1132 CPU_BMI_FLAGS, 0 },
2a2a0f38 1133 { STRING_COMMA_LEN (".tbm"), PROCESSOR_UNKNOWN,
293f5f65 1134 CPU_TBM_FLAGS, 0 },
e2e1fcde 1135 { STRING_COMMA_LEN (".adx"), PROCESSOR_UNKNOWN,
293f5f65 1136 CPU_ADX_FLAGS, 0 },
e2e1fcde 1137 { STRING_COMMA_LEN (".rdseed"), PROCESSOR_UNKNOWN,
293f5f65 1138 CPU_RDSEED_FLAGS, 0 },
e2e1fcde 1139 { STRING_COMMA_LEN (".prfchw"), PROCESSOR_UNKNOWN,
293f5f65 1140 CPU_PRFCHW_FLAGS, 0 },
5c111e37 1141 { STRING_COMMA_LEN (".smap"), PROCESSOR_UNKNOWN,
293f5f65 1142 CPU_SMAP_FLAGS, 0 },
7e8b059b 1143 { STRING_COMMA_LEN (".mpx"), PROCESSOR_UNKNOWN,
293f5f65 1144 CPU_MPX_FLAGS, 0 },
a0046408 1145 { STRING_COMMA_LEN (".sha"), PROCESSOR_UNKNOWN,
293f5f65 1146 CPU_SHA_FLAGS, 0 },
963f3586 1147 { STRING_COMMA_LEN (".clflushopt"), PROCESSOR_UNKNOWN,
293f5f65 1148 CPU_CLFLUSHOPT_FLAGS, 0 },
dcf893b5 1149 { STRING_COMMA_LEN (".prefetchwt1"), PROCESSOR_UNKNOWN,
293f5f65 1150 CPU_PREFETCHWT1_FLAGS, 0 },
2cf200a4 1151 { STRING_COMMA_LEN (".se1"), PROCESSOR_UNKNOWN,
293f5f65 1152 CPU_SE1_FLAGS, 0 },
c5e7287a 1153 { STRING_COMMA_LEN (".clwb"), PROCESSOR_UNKNOWN,
293f5f65 1154 CPU_CLWB_FLAGS, 0 },
2cc1b5aa 1155 { STRING_COMMA_LEN (".avx512ifma"), PROCESSOR_UNKNOWN,
293f5f65 1156 CPU_AVX512IFMA_FLAGS, 0 },
14f195c9 1157 { STRING_COMMA_LEN (".avx512vbmi"), PROCESSOR_UNKNOWN,
293f5f65 1158 CPU_AVX512VBMI_FLAGS, 0 },
920d2ddc
IT
1159 { STRING_COMMA_LEN (".avx512_4fmaps"), PROCESSOR_UNKNOWN,
1160 CPU_AVX512_4FMAPS_FLAGS, 0 },
47acf0bd
IT
1161 { STRING_COMMA_LEN (".avx512_4vnniw"), PROCESSOR_UNKNOWN,
1162 CPU_AVX512_4VNNIW_FLAGS, 0 },
620214f7
IT
1163 { STRING_COMMA_LEN (".avx512_vpopcntdq"), PROCESSOR_UNKNOWN,
1164 CPU_AVX512_VPOPCNTDQ_FLAGS, 0 },
53467f57
IT
1165 { STRING_COMMA_LEN (".avx512_vbmi2"), PROCESSOR_UNKNOWN,
1166 CPU_AVX512_VBMI2_FLAGS, 0 },
8cfcb765
IT
1167 { STRING_COMMA_LEN (".avx512_vnni"), PROCESSOR_UNKNOWN,
1168 CPU_AVX512_VNNI_FLAGS, 0 },
ee6872be
IT
1169 { STRING_COMMA_LEN (".avx512_bitalg"), PROCESSOR_UNKNOWN,
1170 CPU_AVX512_BITALG_FLAGS, 0 },
029f3522 1171 { STRING_COMMA_LEN (".clzero"), PROCESSOR_UNKNOWN,
293f5f65 1172 CPU_CLZERO_FLAGS, 0 },
9916071f 1173 { STRING_COMMA_LEN (".mwaitx"), PROCESSOR_UNKNOWN,
293f5f65 1174 CPU_MWAITX_FLAGS, 0 },
8eab4136 1175 { STRING_COMMA_LEN (".ospke"), PROCESSOR_UNKNOWN,
293f5f65 1176 CPU_OSPKE_FLAGS, 0 },
8bc52696 1177 { STRING_COMMA_LEN (".rdpid"), PROCESSOR_UNKNOWN,
293f5f65 1178 CPU_RDPID_FLAGS, 0 },
6b40c462
L
1179 { STRING_COMMA_LEN (".ptwrite"), PROCESSOR_UNKNOWN,
1180 CPU_PTWRITE_FLAGS, 0 },
d777820b
IT
1181 { STRING_COMMA_LEN (".ibt"), PROCESSOR_UNKNOWN,
1182 CPU_IBT_FLAGS, 0 },
1183 { STRING_COMMA_LEN (".shstk"), PROCESSOR_UNKNOWN,
1184 CPU_SHSTK_FLAGS, 0 },
48521003
IT
1185 { STRING_COMMA_LEN (".gfni"), PROCESSOR_UNKNOWN,
1186 CPU_GFNI_FLAGS, 0 },
8dcf1fad
IT
1187 { STRING_COMMA_LEN (".vaes"), PROCESSOR_UNKNOWN,
1188 CPU_VAES_FLAGS, 0 },
ff1982d5
IT
1189 { STRING_COMMA_LEN (".vpclmulqdq"), PROCESSOR_UNKNOWN,
1190 CPU_VPCLMULQDQ_FLAGS, 0 },
3233d7d0
IT
1191 { STRING_COMMA_LEN (".wbnoinvd"), PROCESSOR_UNKNOWN,
1192 CPU_WBNOINVD_FLAGS, 0 },
be3a8dca
IT
1193 { STRING_COMMA_LEN (".pconfig"), PROCESSOR_UNKNOWN,
1194 CPU_PCONFIG_FLAGS, 0 },
de89d0a3
IT
1195 { STRING_COMMA_LEN (".waitpkg"), PROCESSOR_UNKNOWN,
1196 CPU_WAITPKG_FLAGS, 0 },
c48935d7
IT
1197 { STRING_COMMA_LEN (".cldemote"), PROCESSOR_UNKNOWN,
1198 CPU_CLDEMOTE_FLAGS, 0 },
c0a30a9f
L
1199 { STRING_COMMA_LEN (".movdiri"), PROCESSOR_UNKNOWN,
1200 CPU_MOVDIRI_FLAGS, 0 },
1201 { STRING_COMMA_LEN (".movdir64b"), PROCESSOR_UNKNOWN,
1202 CPU_MOVDIR64B_FLAGS, 0 },
d6aab7a1
XG
1203 { STRING_COMMA_LEN (".avx512_bf16"), PROCESSOR_UNKNOWN,
1204 CPU_AVX512_BF16_FLAGS, 0 },
9186c494
L
1205 { STRING_COMMA_LEN (".avx512_vp2intersect"), PROCESSOR_UNKNOWN,
1206 CPU_AVX512_VP2INTERSECT_FLAGS, 0 },
dd455cf5
L
1207 { STRING_COMMA_LEN (".enqcmd"), PROCESSOR_UNKNOWN,
1208 CPU_ENQCMD_FLAGS, 0 },
142861df
JB
1209 { STRING_COMMA_LEN (".rdpru"), PROCESSOR_UNKNOWN,
1210 CPU_RDPRU_FLAGS, 0 },
1211 { STRING_COMMA_LEN (".mcommit"), PROCESSOR_UNKNOWN,
1212 CPU_MCOMMIT_FLAGS, 0 },
a847e322
JB
1213 { STRING_COMMA_LEN (".sev_es"), PROCESSOR_UNKNOWN,
1214 CPU_SEV_ES_FLAGS, 0 },
293f5f65
L
1215};
1216
1217static const noarch_entry cpu_noarch[] =
1218{
1219 { STRING_COMMA_LEN ("no87"), CPU_ANY_X87_FLAGS },
1848e567
L
1220 { STRING_COMMA_LEN ("no287"), CPU_ANY_287_FLAGS },
1221 { STRING_COMMA_LEN ("no387"), CPU_ANY_387_FLAGS },
1222 { STRING_COMMA_LEN ("no687"), CPU_ANY_687_FLAGS },
d871f3f4
L
1223 { STRING_COMMA_LEN ("nocmov"), CPU_ANY_CMOV_FLAGS },
1224 { STRING_COMMA_LEN ("nofxsr"), CPU_ANY_FXSR_FLAGS },
293f5f65
L
1225 { STRING_COMMA_LEN ("nommx"), CPU_ANY_MMX_FLAGS },
1226 { STRING_COMMA_LEN ("nosse"), CPU_ANY_SSE_FLAGS },
1848e567
L
1227 { STRING_COMMA_LEN ("nosse2"), CPU_ANY_SSE2_FLAGS },
1228 { STRING_COMMA_LEN ("nosse3"), CPU_ANY_SSE3_FLAGS },
af5c13b0 1229 { STRING_COMMA_LEN ("nosse4a"), CPU_ANY_SSE4A_FLAGS },
1848e567
L
1230 { STRING_COMMA_LEN ("nossse3"), CPU_ANY_SSSE3_FLAGS },
1231 { STRING_COMMA_LEN ("nosse4.1"), CPU_ANY_SSE4_1_FLAGS },
1232 { STRING_COMMA_LEN ("nosse4.2"), CPU_ANY_SSE4_2_FLAGS },
af5c13b0 1233 { STRING_COMMA_LEN ("nosse4"), CPU_ANY_SSE4_1_FLAGS },
293f5f65 1234 { STRING_COMMA_LEN ("noavx"), CPU_ANY_AVX_FLAGS },
1848e567 1235 { STRING_COMMA_LEN ("noavx2"), CPU_ANY_AVX2_FLAGS },
144b71e2
L
1236 { STRING_COMMA_LEN ("noavx512f"), CPU_ANY_AVX512F_FLAGS },
1237 { STRING_COMMA_LEN ("noavx512cd"), CPU_ANY_AVX512CD_FLAGS },
1238 { STRING_COMMA_LEN ("noavx512er"), CPU_ANY_AVX512ER_FLAGS },
1239 { STRING_COMMA_LEN ("noavx512pf"), CPU_ANY_AVX512PF_FLAGS },
1240 { STRING_COMMA_LEN ("noavx512dq"), CPU_ANY_AVX512DQ_FLAGS },
1241 { STRING_COMMA_LEN ("noavx512bw"), CPU_ANY_AVX512BW_FLAGS },
1242 { STRING_COMMA_LEN ("noavx512vl"), CPU_ANY_AVX512VL_FLAGS },
1243 { STRING_COMMA_LEN ("noavx512ifma"), CPU_ANY_AVX512IFMA_FLAGS },
1244 { STRING_COMMA_LEN ("noavx512vbmi"), CPU_ANY_AVX512VBMI_FLAGS },
920d2ddc 1245 { STRING_COMMA_LEN ("noavx512_4fmaps"), CPU_ANY_AVX512_4FMAPS_FLAGS },
47acf0bd 1246 { STRING_COMMA_LEN ("noavx512_4vnniw"), CPU_ANY_AVX512_4VNNIW_FLAGS },
620214f7 1247 { STRING_COMMA_LEN ("noavx512_vpopcntdq"), CPU_ANY_AVX512_VPOPCNTDQ_FLAGS },
53467f57 1248 { STRING_COMMA_LEN ("noavx512_vbmi2"), CPU_ANY_AVX512_VBMI2_FLAGS },
8cfcb765 1249 { STRING_COMMA_LEN ("noavx512_vnni"), CPU_ANY_AVX512_VNNI_FLAGS },
ee6872be 1250 { STRING_COMMA_LEN ("noavx512_bitalg"), CPU_ANY_AVX512_BITALG_FLAGS },
d777820b
IT
1251 { STRING_COMMA_LEN ("noibt"), CPU_ANY_IBT_FLAGS },
1252 { STRING_COMMA_LEN ("noshstk"), CPU_ANY_SHSTK_FLAGS },
c0a30a9f
L
1253 { STRING_COMMA_LEN ("nomovdiri"), CPU_ANY_MOVDIRI_FLAGS },
1254 { STRING_COMMA_LEN ("nomovdir64b"), CPU_ANY_MOVDIR64B_FLAGS },
d6aab7a1 1255 { STRING_COMMA_LEN ("noavx512_bf16"), CPU_ANY_AVX512_BF16_FLAGS },
9186c494 1256 { STRING_COMMA_LEN ("noavx512_vp2intersect"), CPU_ANY_SHSTK_FLAGS },
dd455cf5 1257 { STRING_COMMA_LEN ("noenqcmd"), CPU_ANY_ENQCMD_FLAGS },
e413e4e9
AM
1258};
1259
704209c0 1260#ifdef I386COFF
a6c24e68
NC
1261/* Like s_lcomm_internal in gas/read.c but the alignment string
1262 is allowed to be optional. */
1263
1264static symbolS *
1265pe_lcomm_internal (int needs_align, symbolS *symbolP, addressT size)
1266{
1267 addressT align = 0;
1268
1269 SKIP_WHITESPACE ();
1270
7ab9ffdd 1271 if (needs_align
a6c24e68
NC
1272 && *input_line_pointer == ',')
1273 {
1274 align = parse_align (needs_align - 1);
7ab9ffdd 1275
a6c24e68
NC
1276 if (align == (addressT) -1)
1277 return NULL;
1278 }
1279 else
1280 {
1281 if (size >= 8)
1282 align = 3;
1283 else if (size >= 4)
1284 align = 2;
1285 else if (size >= 2)
1286 align = 1;
1287 else
1288 align = 0;
1289 }
1290
1291 bss_alloc (symbolP, size, align);
1292 return symbolP;
1293}
1294
704209c0 1295static void
a6c24e68
NC
1296pe_lcomm (int needs_align)
1297{
1298 s_comm_internal (needs_align * 2, pe_lcomm_internal);
1299}
704209c0 1300#endif
a6c24e68 1301
29b0f896
AM
1302const pseudo_typeS md_pseudo_table[] =
1303{
1304#if !defined(OBJ_AOUT) && !defined(USE_ALIGN_PTWO)
1305 {"align", s_align_bytes, 0},
1306#else
1307 {"align", s_align_ptwo, 0},
1308#endif
1309 {"arch", set_cpu_arch, 0},
1310#ifndef I386COFF
1311 {"bss", s_bss, 0},
a6c24e68
NC
1312#else
1313 {"lcomm", pe_lcomm, 1},
29b0f896
AM
1314#endif
1315 {"ffloat", float_cons, 'f'},
1316 {"dfloat", float_cons, 'd'},
1317 {"tfloat", float_cons, 'x'},
1318 {"value", cons, 2},
d182319b 1319 {"slong", signed_cons, 4},
29b0f896
AM
1320 {"noopt", s_ignore, 0},
1321 {"optim", s_ignore, 0},
1322 {"code16gcc", set_16bit_gcc_code_flag, CODE_16BIT},
1323 {"code16", set_code_flag, CODE_16BIT},
1324 {"code32", set_code_flag, CODE_32BIT},
da5f19a2 1325#ifdef BFD64
29b0f896 1326 {"code64", set_code_flag, CODE_64BIT},
da5f19a2 1327#endif
29b0f896
AM
1328 {"intel_syntax", set_intel_syntax, 1},
1329 {"att_syntax", set_intel_syntax, 0},
1efbbeb4
L
1330 {"intel_mnemonic", set_intel_mnemonic, 1},
1331 {"att_mnemonic", set_intel_mnemonic, 0},
db51cc60
L
1332 {"allow_index_reg", set_allow_index_reg, 1},
1333 {"disallow_index_reg", set_allow_index_reg, 0},
7bab8ab5
JB
1334 {"sse_check", set_check, 0},
1335 {"operand_check", set_check, 1},
3b22753a
L
1336#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
1337 {"largecomm", handle_large_common, 0},
07a53e5c 1338#else
68d20676 1339 {"file", dwarf2_directive_file, 0},
07a53e5c
RH
1340 {"loc", dwarf2_directive_loc, 0},
1341 {"loc_mark_labels", dwarf2_directive_loc_mark_labels, 0},
3b22753a 1342#endif
6482c264
NC
1343#ifdef TE_PE
1344 {"secrel32", pe_directive_secrel, 0},
1345#endif
29b0f896
AM
1346 {0, 0, 0}
1347};
1348
1349/* For interface with expression (). */
1350extern char *input_line_pointer;
1351
1352/* Hash table for instruction mnemonic lookup. */
1353static struct hash_control *op_hash;
1354
1355/* Hash table for register lookup. */
1356static struct hash_control *reg_hash;
1357\f
ce8a8b2f
AM
1358 /* Various efficient no-op patterns for aligning code labels.
1359 Note: Don't try to assemble the instructions in the comments.
1360 0L and 0w are not legal. */
62a02d25
L
1361static const unsigned char f32_1[] =
1362 {0x90}; /* nop */
1363static const unsigned char f32_2[] =
1364 {0x66,0x90}; /* xchg %ax,%ax */
1365static const unsigned char f32_3[] =
1366 {0x8d,0x76,0x00}; /* leal 0(%esi),%esi */
1367static const unsigned char f32_4[] =
1368 {0x8d,0x74,0x26,0x00}; /* leal 0(%esi,1),%esi */
62a02d25
L
1369static const unsigned char f32_6[] =
1370 {0x8d,0xb6,0x00,0x00,0x00,0x00}; /* leal 0L(%esi),%esi */
1371static const unsigned char f32_7[] =
1372 {0x8d,0xb4,0x26,0x00,0x00,0x00,0x00}; /* leal 0L(%esi,1),%esi */
62a02d25 1373static const unsigned char f16_3[] =
3ae729d5 1374 {0x8d,0x74,0x00}; /* lea 0(%si),%si */
62a02d25 1375static const unsigned char f16_4[] =
3ae729d5
L
1376 {0x8d,0xb4,0x00,0x00}; /* lea 0W(%si),%si */
1377static const unsigned char jump_disp8[] =
1378 {0xeb}; /* jmp disp8 */
1379static const unsigned char jump32_disp32[] =
1380 {0xe9}; /* jmp disp32 */
1381static const unsigned char jump16_disp32[] =
1382 {0x66,0xe9}; /* jmp disp32 */
62a02d25
L
1383/* 32-bit NOPs patterns. */
1384static const unsigned char *const f32_patt[] = {
3ae729d5 1385 f32_1, f32_2, f32_3, f32_4, NULL, f32_6, f32_7
62a02d25
L
1386};
1387/* 16-bit NOPs patterns. */
1388static const unsigned char *const f16_patt[] = {
3ae729d5 1389 f32_1, f32_2, f16_3, f16_4
62a02d25
L
1390};
1391/* nopl (%[re]ax) */
1392static const unsigned char alt_3[] =
1393 {0x0f,0x1f,0x00};
1394/* nopl 0(%[re]ax) */
1395static const unsigned char alt_4[] =
1396 {0x0f,0x1f,0x40,0x00};
1397/* nopl 0(%[re]ax,%[re]ax,1) */
1398static const unsigned char alt_5[] =
1399 {0x0f,0x1f,0x44,0x00,0x00};
1400/* nopw 0(%[re]ax,%[re]ax,1) */
1401static const unsigned char alt_6[] =
1402 {0x66,0x0f,0x1f,0x44,0x00,0x00};
1403/* nopl 0L(%[re]ax) */
1404static const unsigned char alt_7[] =
1405 {0x0f,0x1f,0x80,0x00,0x00,0x00,0x00};
1406/* nopl 0L(%[re]ax,%[re]ax,1) */
1407static const unsigned char alt_8[] =
1408 {0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
1409/* nopw 0L(%[re]ax,%[re]ax,1) */
1410static const unsigned char alt_9[] =
1411 {0x66,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
1412/* nopw %cs:0L(%[re]ax,%[re]ax,1) */
1413static const unsigned char alt_10[] =
1414 {0x66,0x2e,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
3ae729d5
L
1415/* data16 nopw %cs:0L(%eax,%eax,1) */
1416static const unsigned char alt_11[] =
1417 {0x66,0x66,0x2e,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
62a02d25
L
1418/* 32-bit and 64-bit NOPs patterns. */
1419static const unsigned char *const alt_patt[] = {
1420 f32_1, f32_2, alt_3, alt_4, alt_5, alt_6, alt_7, alt_8,
3ae729d5 1421 alt_9, alt_10, alt_11
62a02d25
L
1422};
1423
1424/* Genenerate COUNT bytes of NOPs to WHERE from PATT with the maximum
1425 size of a single NOP instruction MAX_SINGLE_NOP_SIZE. */
1426
1427static void
1428i386_output_nops (char *where, const unsigned char *const *patt,
1429 int count, int max_single_nop_size)
1430
1431{
3ae729d5
L
1432 /* Place the longer NOP first. */
1433 int last;
1434 int offset;
3076e594
NC
1435 const unsigned char *nops;
1436
1437 if (max_single_nop_size < 1)
1438 {
1439 as_fatal (_("i386_output_nops called to generate nops of at most %d bytes!"),
1440 max_single_nop_size);
1441 return;
1442 }
1443
1444 nops = patt[max_single_nop_size - 1];
3ae729d5
L
1445
1446 /* Use the smaller one if the requsted one isn't available. */
1447 if (nops == NULL)
62a02d25 1448 {
3ae729d5
L
1449 max_single_nop_size--;
1450 nops = patt[max_single_nop_size - 1];
62a02d25
L
1451 }
1452
3ae729d5
L
1453 last = count % max_single_nop_size;
1454
1455 count -= last;
1456 for (offset = 0; offset < count; offset += max_single_nop_size)
1457 memcpy (where + offset, nops, max_single_nop_size);
1458
1459 if (last)
1460 {
1461 nops = patt[last - 1];
1462 if (nops == NULL)
1463 {
1464 /* Use the smaller one plus one-byte NOP if the needed one
1465 isn't available. */
1466 last--;
1467 nops = patt[last - 1];
1468 memcpy (where + offset, nops, last);
1469 where[offset + last] = *patt[0];
1470 }
1471 else
1472 memcpy (where + offset, nops, last);
1473 }
62a02d25
L
1474}
1475
3ae729d5
L
1476static INLINE int
1477fits_in_imm7 (offsetT num)
1478{
1479 return (num & 0x7f) == num;
1480}
1481
1482static INLINE int
1483fits_in_imm31 (offsetT num)
1484{
1485 return (num & 0x7fffffff) == num;
1486}
62a02d25
L
1487
1488/* Genenerate COUNT bytes of NOPs to WHERE with the maximum size of a
1489 single NOP instruction LIMIT. */
1490
1491void
3ae729d5 1492i386_generate_nops (fragS *fragP, char *where, offsetT count, int limit)
62a02d25 1493{
3ae729d5 1494 const unsigned char *const *patt = NULL;
62a02d25 1495 int max_single_nop_size;
3ae729d5
L
1496 /* Maximum number of NOPs before switching to jump over NOPs. */
1497 int max_number_of_nops;
62a02d25 1498
3ae729d5 1499 switch (fragP->fr_type)
62a02d25 1500 {
3ae729d5
L
1501 case rs_fill_nop:
1502 case rs_align_code:
1503 break;
e379e5f3
L
1504 case rs_machine_dependent:
1505 /* Allow NOP padding for jumps and calls. */
1506 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PADDING
1507 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == FUSED_JCC_PADDING)
1508 break;
1509 /* Fall through. */
3ae729d5 1510 default:
62a02d25
L
1511 return;
1512 }
1513
ccc9c027
L
1514 /* We need to decide which NOP sequence to use for 32bit and
1515 64bit. When -mtune= is used:
4eed87de 1516
76bc74dc
L
1517 1. For PROCESSOR_I386, PROCESSOR_I486, PROCESSOR_PENTIUM and
1518 PROCESSOR_GENERIC32, f32_patt will be used.
80b8656c
L
1519 2. For the rest, alt_patt will be used.
1520
1521 When -mtune= isn't used, alt_patt will be used if
22109423 1522 cpu_arch_isa_flags has CpuNop. Otherwise, f32_patt will
76bc74dc 1523 be used.
ccc9c027
L
1524
1525 When -march= or .arch is used, we can't use anything beyond
1526 cpu_arch_isa_flags. */
1527
1528 if (flag_code == CODE_16BIT)
1529 {
3ae729d5
L
1530 patt = f16_patt;
1531 max_single_nop_size = sizeof (f16_patt) / sizeof (f16_patt[0]);
1532 /* Limit number of NOPs to 2 in 16-bit mode. */
1533 max_number_of_nops = 2;
252b5132 1534 }
33fef721 1535 else
ccc9c027 1536 {
fbf3f584 1537 if (fragP->tc_frag_data.isa == PROCESSOR_UNKNOWN)
ccc9c027
L
1538 {
1539 /* PROCESSOR_UNKNOWN means that all ISAs may be used. */
1540 switch (cpu_arch_tune)
1541 {
1542 case PROCESSOR_UNKNOWN:
1543 /* We use cpu_arch_isa_flags to check if we SHOULD
22109423
L
1544 optimize with nops. */
1545 if (fragP->tc_frag_data.isa_flags.bitfield.cpunop)
80b8656c 1546 patt = alt_patt;
ccc9c027
L
1547 else
1548 patt = f32_patt;
1549 break;
ccc9c027
L
1550 case PROCESSOR_PENTIUM4:
1551 case PROCESSOR_NOCONA:
ef05d495 1552 case PROCESSOR_CORE:
76bc74dc 1553 case PROCESSOR_CORE2:
bd5295b2 1554 case PROCESSOR_COREI7:
3632d14b 1555 case PROCESSOR_L1OM:
7a9068fe 1556 case PROCESSOR_K1OM:
76bc74dc 1557 case PROCESSOR_GENERIC64:
ccc9c027
L
1558 case PROCESSOR_K6:
1559 case PROCESSOR_ATHLON:
1560 case PROCESSOR_K8:
4eed87de 1561 case PROCESSOR_AMDFAM10:
8aedb9fe 1562 case PROCESSOR_BD:
029f3522 1563 case PROCESSOR_ZNVER:
7b458c12 1564 case PROCESSOR_BT:
80b8656c 1565 patt = alt_patt;
ccc9c027 1566 break;
76bc74dc 1567 case PROCESSOR_I386:
ccc9c027
L
1568 case PROCESSOR_I486:
1569 case PROCESSOR_PENTIUM:
2dde1948 1570 case PROCESSOR_PENTIUMPRO:
81486035 1571 case PROCESSOR_IAMCU:
ccc9c027
L
1572 case PROCESSOR_GENERIC32:
1573 patt = f32_patt;
1574 break;
4eed87de 1575 }
ccc9c027
L
1576 }
1577 else
1578 {
fbf3f584 1579 switch (fragP->tc_frag_data.tune)
ccc9c027
L
1580 {
1581 case PROCESSOR_UNKNOWN:
e6a14101 1582 /* When cpu_arch_isa is set, cpu_arch_tune shouldn't be
ccc9c027
L
1583 PROCESSOR_UNKNOWN. */
1584 abort ();
1585 break;
1586
76bc74dc 1587 case PROCESSOR_I386:
ccc9c027
L
1588 case PROCESSOR_I486:
1589 case PROCESSOR_PENTIUM:
81486035 1590 case PROCESSOR_IAMCU:
ccc9c027
L
1591 case PROCESSOR_K6:
1592 case PROCESSOR_ATHLON:
1593 case PROCESSOR_K8:
4eed87de 1594 case PROCESSOR_AMDFAM10:
8aedb9fe 1595 case PROCESSOR_BD:
029f3522 1596 case PROCESSOR_ZNVER:
7b458c12 1597 case PROCESSOR_BT:
ccc9c027
L
1598 case PROCESSOR_GENERIC32:
1599 /* We use cpu_arch_isa_flags to check if we CAN optimize
22109423
L
1600 with nops. */
1601 if (fragP->tc_frag_data.isa_flags.bitfield.cpunop)
80b8656c 1602 patt = alt_patt;
ccc9c027
L
1603 else
1604 patt = f32_patt;
1605 break;
76bc74dc
L
1606 case PROCESSOR_PENTIUMPRO:
1607 case PROCESSOR_PENTIUM4:
1608 case PROCESSOR_NOCONA:
1609 case PROCESSOR_CORE:
ef05d495 1610 case PROCESSOR_CORE2:
bd5295b2 1611 case PROCESSOR_COREI7:
3632d14b 1612 case PROCESSOR_L1OM:
7a9068fe 1613 case PROCESSOR_K1OM:
22109423 1614 if (fragP->tc_frag_data.isa_flags.bitfield.cpunop)
80b8656c 1615 patt = alt_patt;
ccc9c027
L
1616 else
1617 patt = f32_patt;
1618 break;
1619 case PROCESSOR_GENERIC64:
80b8656c 1620 patt = alt_patt;
ccc9c027 1621 break;
4eed87de 1622 }
ccc9c027
L
1623 }
1624
76bc74dc
L
1625 if (patt == f32_patt)
1626 {
3ae729d5
L
1627 max_single_nop_size = sizeof (f32_patt) / sizeof (f32_patt[0]);
1628 /* Limit number of NOPs to 2 for older processors. */
1629 max_number_of_nops = 2;
76bc74dc
L
1630 }
1631 else
1632 {
3ae729d5
L
1633 max_single_nop_size = sizeof (alt_patt) / sizeof (alt_patt[0]);
1634 /* Limit number of NOPs to 7 for newer processors. */
1635 max_number_of_nops = 7;
1636 }
1637 }
1638
1639 if (limit == 0)
1640 limit = max_single_nop_size;
1641
1642 if (fragP->fr_type == rs_fill_nop)
1643 {
1644 /* Output NOPs for .nop directive. */
1645 if (limit > max_single_nop_size)
1646 {
1647 as_bad_where (fragP->fr_file, fragP->fr_line,
1648 _("invalid single nop size: %d "
1649 "(expect within [0, %d])"),
1650 limit, max_single_nop_size);
1651 return;
1652 }
1653 }
e379e5f3 1654 else if (fragP->fr_type != rs_machine_dependent)
3ae729d5
L
1655 fragP->fr_var = count;
1656
1657 if ((count / max_single_nop_size) > max_number_of_nops)
1658 {
1659 /* Generate jump over NOPs. */
1660 offsetT disp = count - 2;
1661 if (fits_in_imm7 (disp))
1662 {
1663 /* Use "jmp disp8" if possible. */
1664 count = disp;
1665 where[0] = jump_disp8[0];
1666 where[1] = count;
1667 where += 2;
1668 }
1669 else
1670 {
1671 unsigned int size_of_jump;
1672
1673 if (flag_code == CODE_16BIT)
1674 {
1675 where[0] = jump16_disp32[0];
1676 where[1] = jump16_disp32[1];
1677 size_of_jump = 2;
1678 }
1679 else
1680 {
1681 where[0] = jump32_disp32[0];
1682 size_of_jump = 1;
1683 }
1684
1685 count -= size_of_jump + 4;
1686 if (!fits_in_imm31 (count))
1687 {
1688 as_bad_where (fragP->fr_file, fragP->fr_line,
1689 _("jump over nop padding out of range"));
1690 return;
1691 }
1692
1693 md_number_to_chars (where + size_of_jump, count, 4);
1694 where += size_of_jump + 4;
76bc74dc 1695 }
ccc9c027 1696 }
3ae729d5
L
1697
1698 /* Generate multiple NOPs. */
1699 i386_output_nops (where, patt, count, limit);
252b5132
RH
1700}
1701
c6fb90c8 1702static INLINE int
0dfbf9d7 1703operand_type_all_zero (const union i386_operand_type *x)
40fb9820 1704{
0dfbf9d7 1705 switch (ARRAY_SIZE(x->array))
c6fb90c8
L
1706 {
1707 case 3:
0dfbf9d7 1708 if (x->array[2])
c6fb90c8 1709 return 0;
1a0670f3 1710 /* Fall through. */
c6fb90c8 1711 case 2:
0dfbf9d7 1712 if (x->array[1])
c6fb90c8 1713 return 0;
1a0670f3 1714 /* Fall through. */
c6fb90c8 1715 case 1:
0dfbf9d7 1716 return !x->array[0];
c6fb90c8
L
1717 default:
1718 abort ();
1719 }
40fb9820
L
1720}
1721
c6fb90c8 1722static INLINE void
0dfbf9d7 1723operand_type_set (union i386_operand_type *x, unsigned int v)
40fb9820 1724{
0dfbf9d7 1725 switch (ARRAY_SIZE(x->array))
c6fb90c8
L
1726 {
1727 case 3:
0dfbf9d7 1728 x->array[2] = v;
1a0670f3 1729 /* Fall through. */
c6fb90c8 1730 case 2:
0dfbf9d7 1731 x->array[1] = v;
1a0670f3 1732 /* Fall through. */
c6fb90c8 1733 case 1:
0dfbf9d7 1734 x->array[0] = v;
1a0670f3 1735 /* Fall through. */
c6fb90c8
L
1736 break;
1737 default:
1738 abort ();
1739 }
bab6aec1
JB
1740
1741 x->bitfield.class = ClassNone;
75e5731b 1742 x->bitfield.instance = InstanceNone;
c6fb90c8 1743}
40fb9820 1744
c6fb90c8 1745static INLINE int
0dfbf9d7
L
1746operand_type_equal (const union i386_operand_type *x,
1747 const union i386_operand_type *y)
c6fb90c8 1748{
0dfbf9d7 1749 switch (ARRAY_SIZE(x->array))
c6fb90c8
L
1750 {
1751 case 3:
0dfbf9d7 1752 if (x->array[2] != y->array[2])
c6fb90c8 1753 return 0;
1a0670f3 1754 /* Fall through. */
c6fb90c8 1755 case 2:
0dfbf9d7 1756 if (x->array[1] != y->array[1])
c6fb90c8 1757 return 0;
1a0670f3 1758 /* Fall through. */
c6fb90c8 1759 case 1:
0dfbf9d7 1760 return x->array[0] == y->array[0];
c6fb90c8
L
1761 break;
1762 default:
1763 abort ();
1764 }
1765}
40fb9820 1766
0dfbf9d7
L
1767static INLINE int
1768cpu_flags_all_zero (const union i386_cpu_flags *x)
1769{
1770 switch (ARRAY_SIZE(x->array))
1771 {
53467f57
IT
1772 case 4:
1773 if (x->array[3])
1774 return 0;
1775 /* Fall through. */
0dfbf9d7
L
1776 case 3:
1777 if (x->array[2])
1778 return 0;
1a0670f3 1779 /* Fall through. */
0dfbf9d7
L
1780 case 2:
1781 if (x->array[1])
1782 return 0;
1a0670f3 1783 /* Fall through. */
0dfbf9d7
L
1784 case 1:
1785 return !x->array[0];
1786 default:
1787 abort ();
1788 }
1789}
1790
0dfbf9d7
L
1791static INLINE int
1792cpu_flags_equal (const union i386_cpu_flags *x,
1793 const union i386_cpu_flags *y)
1794{
1795 switch (ARRAY_SIZE(x->array))
1796 {
53467f57
IT
1797 case 4:
1798 if (x->array[3] != y->array[3])
1799 return 0;
1800 /* Fall through. */
0dfbf9d7
L
1801 case 3:
1802 if (x->array[2] != y->array[2])
1803 return 0;
1a0670f3 1804 /* Fall through. */
0dfbf9d7
L
1805 case 2:
1806 if (x->array[1] != y->array[1])
1807 return 0;
1a0670f3 1808 /* Fall through. */
0dfbf9d7
L
1809 case 1:
1810 return x->array[0] == y->array[0];
1811 break;
1812 default:
1813 abort ();
1814 }
1815}
c6fb90c8
L
1816
1817static INLINE int
1818cpu_flags_check_cpu64 (i386_cpu_flags f)
1819{
1820 return !((flag_code == CODE_64BIT && f.bitfield.cpuno64)
1821 || (flag_code != CODE_64BIT && f.bitfield.cpu64));
40fb9820
L
1822}
1823
c6fb90c8
L
1824static INLINE i386_cpu_flags
1825cpu_flags_and (i386_cpu_flags x, i386_cpu_flags y)
40fb9820 1826{
c6fb90c8
L
1827 switch (ARRAY_SIZE (x.array))
1828 {
53467f57
IT
1829 case 4:
1830 x.array [3] &= y.array [3];
1831 /* Fall through. */
c6fb90c8
L
1832 case 3:
1833 x.array [2] &= y.array [2];
1a0670f3 1834 /* Fall through. */
c6fb90c8
L
1835 case 2:
1836 x.array [1] &= y.array [1];
1a0670f3 1837 /* Fall through. */
c6fb90c8
L
1838 case 1:
1839 x.array [0] &= y.array [0];
1840 break;
1841 default:
1842 abort ();
1843 }
1844 return x;
1845}
40fb9820 1846
c6fb90c8
L
1847static INLINE i386_cpu_flags
1848cpu_flags_or (i386_cpu_flags x, i386_cpu_flags y)
40fb9820 1849{
c6fb90c8 1850 switch (ARRAY_SIZE (x.array))
40fb9820 1851 {
53467f57
IT
1852 case 4:
1853 x.array [3] |= y.array [3];
1854 /* Fall through. */
c6fb90c8
L
1855 case 3:
1856 x.array [2] |= y.array [2];
1a0670f3 1857 /* Fall through. */
c6fb90c8
L
1858 case 2:
1859 x.array [1] |= y.array [1];
1a0670f3 1860 /* Fall through. */
c6fb90c8
L
1861 case 1:
1862 x.array [0] |= y.array [0];
40fb9820
L
1863 break;
1864 default:
1865 abort ();
1866 }
40fb9820
L
1867 return x;
1868}
1869
309d3373
JB
1870static INLINE i386_cpu_flags
1871cpu_flags_and_not (i386_cpu_flags x, i386_cpu_flags y)
1872{
1873 switch (ARRAY_SIZE (x.array))
1874 {
53467f57
IT
1875 case 4:
1876 x.array [3] &= ~y.array [3];
1877 /* Fall through. */
309d3373
JB
1878 case 3:
1879 x.array [2] &= ~y.array [2];
1a0670f3 1880 /* Fall through. */
309d3373
JB
1881 case 2:
1882 x.array [1] &= ~y.array [1];
1a0670f3 1883 /* Fall through. */
309d3373
JB
1884 case 1:
1885 x.array [0] &= ~y.array [0];
1886 break;
1887 default:
1888 abort ();
1889 }
1890 return x;
1891}
1892
6c0946d0
JB
1893static const i386_cpu_flags avx512 = CPU_ANY_AVX512F_FLAGS;
1894
c0f3af97
L
1895#define CPU_FLAGS_ARCH_MATCH 0x1
1896#define CPU_FLAGS_64BIT_MATCH 0x2
1897
c0f3af97 1898#define CPU_FLAGS_PERFECT_MATCH \
db12e14e 1899 (CPU_FLAGS_ARCH_MATCH | CPU_FLAGS_64BIT_MATCH)
c0f3af97
L
1900
1901/* Return CPU flags match bits. */
3629bb00 1902
40fb9820 1903static int
d3ce72d0 1904cpu_flags_match (const insn_template *t)
40fb9820 1905{
c0f3af97
L
1906 i386_cpu_flags x = t->cpu_flags;
1907 int match = cpu_flags_check_cpu64 (x) ? CPU_FLAGS_64BIT_MATCH : 0;
40fb9820
L
1908
1909 x.bitfield.cpu64 = 0;
1910 x.bitfield.cpuno64 = 0;
1911
0dfbf9d7 1912 if (cpu_flags_all_zero (&x))
c0f3af97
L
1913 {
1914 /* This instruction is available on all archs. */
db12e14e 1915 match |= CPU_FLAGS_ARCH_MATCH;
c0f3af97 1916 }
3629bb00
L
1917 else
1918 {
c0f3af97 1919 /* This instruction is available only on some archs. */
3629bb00
L
1920 i386_cpu_flags cpu = cpu_arch_flags;
1921
ab592e75
JB
1922 /* AVX512VL is no standalone feature - match it and then strip it. */
1923 if (x.bitfield.cpuavx512vl && !cpu.bitfield.cpuavx512vl)
1924 return match;
1925 x.bitfield.cpuavx512vl = 0;
1926
3629bb00 1927 cpu = cpu_flags_and (x, cpu);
c0f3af97
L
1928 if (!cpu_flags_all_zero (&cpu))
1929 {
a5ff0eb2
L
1930 if (x.bitfield.cpuavx)
1931 {
929f69fa 1932 /* We need to check a few extra flags with AVX. */
b9d49817
JB
1933 if (cpu.bitfield.cpuavx
1934 && (!t->opcode_modifier.sse2avx || sse2avx)
1935 && (!x.bitfield.cpuaes || cpu.bitfield.cpuaes)
929f69fa 1936 && (!x.bitfield.cpugfni || cpu.bitfield.cpugfni)
b9d49817
JB
1937 && (!x.bitfield.cpupclmul || cpu.bitfield.cpupclmul))
1938 match |= CPU_FLAGS_ARCH_MATCH;
a5ff0eb2 1939 }
929f69fa
JB
1940 else if (x.bitfield.cpuavx512f)
1941 {
1942 /* We need to check a few extra flags with AVX512F. */
1943 if (cpu.bitfield.cpuavx512f
1944 && (!x.bitfield.cpugfni || cpu.bitfield.cpugfni)
1945 && (!x.bitfield.cpuvaes || cpu.bitfield.cpuvaes)
1946 && (!x.bitfield.cpuvpclmulqdq || cpu.bitfield.cpuvpclmulqdq))
1947 match |= CPU_FLAGS_ARCH_MATCH;
1948 }
a5ff0eb2 1949 else
db12e14e 1950 match |= CPU_FLAGS_ARCH_MATCH;
c0f3af97 1951 }
3629bb00 1952 }
c0f3af97 1953 return match;
40fb9820
L
1954}
1955
c6fb90c8
L
1956static INLINE i386_operand_type
1957operand_type_and (i386_operand_type x, i386_operand_type y)
40fb9820 1958{
bab6aec1
JB
1959 if (x.bitfield.class != y.bitfield.class)
1960 x.bitfield.class = ClassNone;
75e5731b
JB
1961 if (x.bitfield.instance != y.bitfield.instance)
1962 x.bitfield.instance = InstanceNone;
bab6aec1 1963
c6fb90c8
L
1964 switch (ARRAY_SIZE (x.array))
1965 {
1966 case 3:
1967 x.array [2] &= y.array [2];
1a0670f3 1968 /* Fall through. */
c6fb90c8
L
1969 case 2:
1970 x.array [1] &= y.array [1];
1a0670f3 1971 /* Fall through. */
c6fb90c8
L
1972 case 1:
1973 x.array [0] &= y.array [0];
1974 break;
1975 default:
1976 abort ();
1977 }
1978 return x;
40fb9820
L
1979}
1980
73053c1f
JB
1981static INLINE i386_operand_type
1982operand_type_and_not (i386_operand_type x, i386_operand_type y)
1983{
bab6aec1 1984 gas_assert (y.bitfield.class == ClassNone);
75e5731b 1985 gas_assert (y.bitfield.instance == InstanceNone);
bab6aec1 1986
73053c1f
JB
1987 switch (ARRAY_SIZE (x.array))
1988 {
1989 case 3:
1990 x.array [2] &= ~y.array [2];
1991 /* Fall through. */
1992 case 2:
1993 x.array [1] &= ~y.array [1];
1994 /* Fall through. */
1995 case 1:
1996 x.array [0] &= ~y.array [0];
1997 break;
1998 default:
1999 abort ();
2000 }
2001 return x;
2002}
2003
c6fb90c8
L
2004static INLINE i386_operand_type
2005operand_type_or (i386_operand_type x, i386_operand_type y)
40fb9820 2006{
bab6aec1
JB
2007 gas_assert (x.bitfield.class == ClassNone ||
2008 y.bitfield.class == ClassNone ||
2009 x.bitfield.class == y.bitfield.class);
75e5731b
JB
2010 gas_assert (x.bitfield.instance == InstanceNone ||
2011 y.bitfield.instance == InstanceNone ||
2012 x.bitfield.instance == y.bitfield.instance);
bab6aec1 2013
c6fb90c8 2014 switch (ARRAY_SIZE (x.array))
40fb9820 2015 {
c6fb90c8
L
2016 case 3:
2017 x.array [2] |= y.array [2];
1a0670f3 2018 /* Fall through. */
c6fb90c8
L
2019 case 2:
2020 x.array [1] |= y.array [1];
1a0670f3 2021 /* Fall through. */
c6fb90c8
L
2022 case 1:
2023 x.array [0] |= y.array [0];
40fb9820
L
2024 break;
2025 default:
2026 abort ();
2027 }
c6fb90c8
L
2028 return x;
2029}
40fb9820 2030
c6fb90c8
L
2031static INLINE i386_operand_type
2032operand_type_xor (i386_operand_type x, i386_operand_type y)
2033{
bab6aec1 2034 gas_assert (y.bitfield.class == ClassNone);
75e5731b 2035 gas_assert (y.bitfield.instance == InstanceNone);
bab6aec1 2036
c6fb90c8
L
2037 switch (ARRAY_SIZE (x.array))
2038 {
2039 case 3:
2040 x.array [2] ^= y.array [2];
1a0670f3 2041 /* Fall through. */
c6fb90c8
L
2042 case 2:
2043 x.array [1] ^= y.array [1];
1a0670f3 2044 /* Fall through. */
c6fb90c8
L
2045 case 1:
2046 x.array [0] ^= y.array [0];
2047 break;
2048 default:
2049 abort ();
2050 }
40fb9820
L
2051 return x;
2052}
2053
40fb9820
L
2054static const i386_operand_type disp16 = OPERAND_TYPE_DISP16;
2055static const i386_operand_type disp32 = OPERAND_TYPE_DISP32;
2056static const i386_operand_type disp32s = OPERAND_TYPE_DISP32S;
2057static const i386_operand_type disp16_32 = OPERAND_TYPE_DISP16_32;
bab6aec1
JB
2058static const i386_operand_type anydisp = OPERAND_TYPE_ANYDISP;
2059static const i386_operand_type anyimm = OPERAND_TYPE_ANYIMM;
40fb9820 2060static const i386_operand_type regxmm = OPERAND_TYPE_REGXMM;
43234a1e 2061static const i386_operand_type regmask = OPERAND_TYPE_REGMASK;
40fb9820
L
2062static const i386_operand_type imm8 = OPERAND_TYPE_IMM8;
2063static const i386_operand_type imm8s = OPERAND_TYPE_IMM8S;
2064static const i386_operand_type imm16 = OPERAND_TYPE_IMM16;
2065static const i386_operand_type imm32 = OPERAND_TYPE_IMM32;
2066static const i386_operand_type imm32s = OPERAND_TYPE_IMM32S;
2067static const i386_operand_type imm64 = OPERAND_TYPE_IMM64;
2068static const i386_operand_type imm16_32 = OPERAND_TYPE_IMM16_32;
2069static const i386_operand_type imm16_32s = OPERAND_TYPE_IMM16_32S;
2070static const i386_operand_type imm16_32_32s = OPERAND_TYPE_IMM16_32_32S;
2071
2072enum operand_type
2073{
2074 reg,
40fb9820
L
2075 imm,
2076 disp,
2077 anymem
2078};
2079
c6fb90c8 2080static INLINE int
40fb9820
L
2081operand_type_check (i386_operand_type t, enum operand_type c)
2082{
2083 switch (c)
2084 {
2085 case reg:
bab6aec1 2086 return t.bitfield.class == Reg;
40fb9820 2087
40fb9820
L
2088 case imm:
2089 return (t.bitfield.imm8
2090 || t.bitfield.imm8s
2091 || t.bitfield.imm16
2092 || t.bitfield.imm32
2093 || t.bitfield.imm32s
2094 || t.bitfield.imm64);
2095
2096 case disp:
2097 return (t.bitfield.disp8
2098 || t.bitfield.disp16
2099 || t.bitfield.disp32
2100 || t.bitfield.disp32s
2101 || t.bitfield.disp64);
2102
2103 case anymem:
2104 return (t.bitfield.disp8
2105 || t.bitfield.disp16
2106 || t.bitfield.disp32
2107 || t.bitfield.disp32s
2108 || t.bitfield.disp64
2109 || t.bitfield.baseindex);
2110
2111 default:
2112 abort ();
2113 }
2cfe26b6
AM
2114
2115 return 0;
40fb9820
L
2116}
2117
7a54636a
L
2118/* Return 1 if there is no conflict in 8bit/16bit/32bit/64bit/80bit size
2119 between operand GIVEN and opeand WANTED for instruction template T. */
5c07affc
L
2120
2121static INLINE int
7a54636a
L
2122match_operand_size (const insn_template *t, unsigned int wanted,
2123 unsigned int given)
5c07affc 2124{
3ac21baa
JB
2125 return !((i.types[given].bitfield.byte
2126 && !t->operand_types[wanted].bitfield.byte)
2127 || (i.types[given].bitfield.word
2128 && !t->operand_types[wanted].bitfield.word)
2129 || (i.types[given].bitfield.dword
2130 && !t->operand_types[wanted].bitfield.dword)
2131 || (i.types[given].bitfield.qword
2132 && !t->operand_types[wanted].bitfield.qword)
2133 || (i.types[given].bitfield.tbyte
2134 && !t->operand_types[wanted].bitfield.tbyte));
5c07affc
L
2135}
2136
dd40ce22
L
2137/* Return 1 if there is no conflict in SIMD register between operand
2138 GIVEN and opeand WANTED for instruction template T. */
1b54b8d7
JB
2139
2140static INLINE int
dd40ce22
L
2141match_simd_size (const insn_template *t, unsigned int wanted,
2142 unsigned int given)
1b54b8d7 2143{
3ac21baa
JB
2144 return !((i.types[given].bitfield.xmmword
2145 && !t->operand_types[wanted].bitfield.xmmword)
2146 || (i.types[given].bitfield.ymmword
2147 && !t->operand_types[wanted].bitfield.ymmword)
2148 || (i.types[given].bitfield.zmmword
2149 && !t->operand_types[wanted].bitfield.zmmword));
1b54b8d7
JB
2150}
2151
7a54636a
L
2152/* Return 1 if there is no conflict in any size between operand GIVEN
2153 and opeand WANTED for instruction template T. */
5c07affc
L
2154
2155static INLINE int
dd40ce22
L
2156match_mem_size (const insn_template *t, unsigned int wanted,
2157 unsigned int given)
5c07affc 2158{
7a54636a 2159 return (match_operand_size (t, wanted, given)
3ac21baa 2160 && !((i.types[given].bitfield.unspecified
af508cb9 2161 && !i.broadcast
3ac21baa
JB
2162 && !t->operand_types[wanted].bitfield.unspecified)
2163 || (i.types[given].bitfield.fword
2164 && !t->operand_types[wanted].bitfield.fword)
1b54b8d7
JB
2165 /* For scalar opcode templates to allow register and memory
2166 operands at the same time, some special casing is needed
d6793fa1
JB
2167 here. Also for v{,p}broadcast*, {,v}pmov{s,z}*, and
2168 down-conversion vpmov*. */
3528c362 2169 || ((t->operand_types[wanted].bitfield.class == RegSIMD
bc49bfd8
JB
2170 && t->operand_types[wanted].bitfield.byte
2171 + t->operand_types[wanted].bitfield.word
2172 + t->operand_types[wanted].bitfield.dword
2173 + t->operand_types[wanted].bitfield.qword
2174 > !!t->opcode_modifier.broadcast)
3ac21baa
JB
2175 ? (i.types[given].bitfield.xmmword
2176 || i.types[given].bitfield.ymmword
2177 || i.types[given].bitfield.zmmword)
2178 : !match_simd_size(t, wanted, given))));
5c07affc
L
2179}
2180
3ac21baa
JB
2181/* Return value has MATCH_STRAIGHT set if there is no size conflict on any
2182 operands for instruction template T, and it has MATCH_REVERSE set if there
2183 is no size conflict on any operands for the template with operands reversed
2184 (and the template allows for reversing in the first place). */
5c07affc 2185
3ac21baa
JB
2186#define MATCH_STRAIGHT 1
2187#define MATCH_REVERSE 2
2188
2189static INLINE unsigned int
d3ce72d0 2190operand_size_match (const insn_template *t)
5c07affc 2191{
3ac21baa 2192 unsigned int j, match = MATCH_STRAIGHT;
5c07affc 2193
0cfa3eb3 2194 /* Don't check non-absolute jump instructions. */
5c07affc 2195 if (t->opcode_modifier.jump
0cfa3eb3 2196 && t->opcode_modifier.jump != JUMP_ABSOLUTE)
5c07affc
L
2197 return match;
2198
2199 /* Check memory and accumulator operand size. */
2200 for (j = 0; j < i.operands; j++)
2201 {
3528c362
JB
2202 if (i.types[j].bitfield.class != Reg
2203 && i.types[j].bitfield.class != RegSIMD
601e8564 2204 && t->opcode_modifier.anysize)
5c07affc
L
2205 continue;
2206
bab6aec1 2207 if (t->operand_types[j].bitfield.class == Reg
7a54636a 2208 && !match_operand_size (t, j, j))
5c07affc
L
2209 {
2210 match = 0;
2211 break;
2212 }
2213
3528c362 2214 if (t->operand_types[j].bitfield.class == RegSIMD
3ac21baa 2215 && !match_simd_size (t, j, j))
1b54b8d7
JB
2216 {
2217 match = 0;
2218 break;
2219 }
2220
75e5731b 2221 if (t->operand_types[j].bitfield.instance == Accum
7a54636a 2222 && (!match_operand_size (t, j, j) || !match_simd_size (t, j, j)))
1b54b8d7
JB
2223 {
2224 match = 0;
2225 break;
2226 }
2227
c48dadc9 2228 if ((i.flags[j] & Operand_Mem) && !match_mem_size (t, j, j))
5c07affc
L
2229 {
2230 match = 0;
2231 break;
2232 }
2233 }
2234
3ac21baa 2235 if (!t->opcode_modifier.d)
891edac4 2236 {
dc1e8a47 2237 mismatch:
3ac21baa
JB
2238 if (!match)
2239 i.error = operand_size_mismatch;
2240 return match;
891edac4 2241 }
5c07affc
L
2242
2243 /* Check reverse. */
f5eb1d70 2244 gas_assert (i.operands >= 2 && i.operands <= 3);
5c07affc 2245
f5eb1d70 2246 for (j = 0; j < i.operands; j++)
5c07affc 2247 {
f5eb1d70
JB
2248 unsigned int given = i.operands - j - 1;
2249
bab6aec1 2250 if (t->operand_types[j].bitfield.class == Reg
f5eb1d70 2251 && !match_operand_size (t, j, given))
891edac4 2252 goto mismatch;
5c07affc 2253
3528c362 2254 if (t->operand_types[j].bitfield.class == RegSIMD
f5eb1d70 2255 && !match_simd_size (t, j, given))
dbbc8b7e
JB
2256 goto mismatch;
2257
75e5731b 2258 if (t->operand_types[j].bitfield.instance == Accum
f5eb1d70
JB
2259 && (!match_operand_size (t, j, given)
2260 || !match_simd_size (t, j, given)))
dbbc8b7e
JB
2261 goto mismatch;
2262
f5eb1d70 2263 if ((i.flags[given] & Operand_Mem) && !match_mem_size (t, j, given))
891edac4 2264 goto mismatch;
5c07affc
L
2265 }
2266
3ac21baa 2267 return match | MATCH_REVERSE;
5c07affc
L
2268}
2269
c6fb90c8 2270static INLINE int
40fb9820
L
2271operand_type_match (i386_operand_type overlap,
2272 i386_operand_type given)
2273{
2274 i386_operand_type temp = overlap;
2275
7d5e4556 2276 temp.bitfield.unspecified = 0;
5c07affc
L
2277 temp.bitfield.byte = 0;
2278 temp.bitfield.word = 0;
2279 temp.bitfield.dword = 0;
2280 temp.bitfield.fword = 0;
2281 temp.bitfield.qword = 0;
2282 temp.bitfield.tbyte = 0;
2283 temp.bitfield.xmmword = 0;
c0f3af97 2284 temp.bitfield.ymmword = 0;
43234a1e 2285 temp.bitfield.zmmword = 0;
0dfbf9d7 2286 if (operand_type_all_zero (&temp))
891edac4 2287 goto mismatch;
40fb9820 2288
6f2f06be 2289 if (given.bitfield.baseindex == overlap.bitfield.baseindex)
891edac4
L
2290 return 1;
2291
dc1e8a47 2292 mismatch:
a65babc9 2293 i.error = operand_type_mismatch;
891edac4 2294 return 0;
40fb9820
L
2295}
2296
7d5e4556 2297/* If given types g0 and g1 are registers they must be of the same type
10c17abd 2298 unless the expected operand type register overlap is null.
5de4d9ef 2299 Some Intel syntax memory operand size checking also happens here. */
40fb9820 2300
c6fb90c8 2301static INLINE int
dc821c5f 2302operand_type_register_match (i386_operand_type g0,
40fb9820 2303 i386_operand_type t0,
40fb9820
L
2304 i386_operand_type g1,
2305 i386_operand_type t1)
2306{
bab6aec1 2307 if (g0.bitfield.class != Reg
3528c362 2308 && g0.bitfield.class != RegSIMD
10c17abd
JB
2309 && (!operand_type_check (g0, anymem)
2310 || g0.bitfield.unspecified
5de4d9ef
JB
2311 || (t0.bitfield.class != Reg
2312 && t0.bitfield.class != RegSIMD)))
40fb9820
L
2313 return 1;
2314
bab6aec1 2315 if (g1.bitfield.class != Reg
3528c362 2316 && g1.bitfield.class != RegSIMD
10c17abd
JB
2317 && (!operand_type_check (g1, anymem)
2318 || g1.bitfield.unspecified
5de4d9ef
JB
2319 || (t1.bitfield.class != Reg
2320 && t1.bitfield.class != RegSIMD)))
40fb9820
L
2321 return 1;
2322
dc821c5f
JB
2323 if (g0.bitfield.byte == g1.bitfield.byte
2324 && g0.bitfield.word == g1.bitfield.word
2325 && g0.bitfield.dword == g1.bitfield.dword
10c17abd
JB
2326 && g0.bitfield.qword == g1.bitfield.qword
2327 && g0.bitfield.xmmword == g1.bitfield.xmmword
2328 && g0.bitfield.ymmword == g1.bitfield.ymmword
2329 && g0.bitfield.zmmword == g1.bitfield.zmmword)
40fb9820
L
2330 return 1;
2331
dc821c5f
JB
2332 if (!(t0.bitfield.byte & t1.bitfield.byte)
2333 && !(t0.bitfield.word & t1.bitfield.word)
2334 && !(t0.bitfield.dword & t1.bitfield.dword)
10c17abd
JB
2335 && !(t0.bitfield.qword & t1.bitfield.qword)
2336 && !(t0.bitfield.xmmword & t1.bitfield.xmmword)
2337 && !(t0.bitfield.ymmword & t1.bitfield.ymmword)
2338 && !(t0.bitfield.zmmword & t1.bitfield.zmmword))
891edac4
L
2339 return 1;
2340
a65babc9 2341 i.error = register_type_mismatch;
891edac4
L
2342
2343 return 0;
40fb9820
L
2344}
2345
4c692bc7
JB
2346static INLINE unsigned int
2347register_number (const reg_entry *r)
2348{
2349 unsigned int nr = r->reg_num;
2350
2351 if (r->reg_flags & RegRex)
2352 nr += 8;
2353
200cbe0f
L
2354 if (r->reg_flags & RegVRex)
2355 nr += 16;
2356
4c692bc7
JB
2357 return nr;
2358}
2359
252b5132 2360static INLINE unsigned int
40fb9820 2361mode_from_disp_size (i386_operand_type t)
252b5132 2362{
b5014f7a 2363 if (t.bitfield.disp8)
40fb9820
L
2364 return 1;
2365 else if (t.bitfield.disp16
2366 || t.bitfield.disp32
2367 || t.bitfield.disp32s)
2368 return 2;
2369 else
2370 return 0;
252b5132
RH
2371}
2372
2373static INLINE int
65879393 2374fits_in_signed_byte (addressT num)
252b5132 2375{
65879393 2376 return num + 0x80 <= 0xff;
47926f60 2377}
252b5132
RH
2378
2379static INLINE int
65879393 2380fits_in_unsigned_byte (addressT num)
252b5132 2381{
65879393 2382 return num <= 0xff;
47926f60 2383}
252b5132
RH
2384
2385static INLINE int
65879393 2386fits_in_unsigned_word (addressT num)
252b5132 2387{
65879393 2388 return num <= 0xffff;
47926f60 2389}
252b5132
RH
2390
2391static INLINE int
65879393 2392fits_in_signed_word (addressT num)
252b5132 2393{
65879393 2394 return num + 0x8000 <= 0xffff;
47926f60 2395}
2a962e6d 2396
3e73aa7c 2397static INLINE int
65879393 2398fits_in_signed_long (addressT num ATTRIBUTE_UNUSED)
3e73aa7c
JH
2399{
2400#ifndef BFD64
2401 return 1;
2402#else
65879393 2403 return num + 0x80000000 <= 0xffffffff;
3e73aa7c
JH
2404#endif
2405} /* fits_in_signed_long() */
2a962e6d 2406
3e73aa7c 2407static INLINE int
65879393 2408fits_in_unsigned_long (addressT num ATTRIBUTE_UNUSED)
3e73aa7c
JH
2409{
2410#ifndef BFD64
2411 return 1;
2412#else
65879393 2413 return num <= 0xffffffff;
3e73aa7c
JH
2414#endif
2415} /* fits_in_unsigned_long() */
252b5132 2416
43234a1e 2417static INLINE int
b5014f7a 2418fits_in_disp8 (offsetT num)
43234a1e
L
2419{
2420 int shift = i.memshift;
2421 unsigned int mask;
2422
2423 if (shift == -1)
2424 abort ();
2425
2426 mask = (1 << shift) - 1;
2427
2428 /* Return 0 if NUM isn't properly aligned. */
2429 if ((num & mask))
2430 return 0;
2431
2432 /* Check if NUM will fit in 8bit after shift. */
2433 return fits_in_signed_byte (num >> shift);
2434}
2435
a683cc34
SP
2436static INLINE int
2437fits_in_imm4 (offsetT num)
2438{
2439 return (num & 0xf) == num;
2440}
2441
40fb9820 2442static i386_operand_type
e3bb37b5 2443smallest_imm_type (offsetT num)
252b5132 2444{
40fb9820 2445 i386_operand_type t;
7ab9ffdd 2446
0dfbf9d7 2447 operand_type_set (&t, 0);
40fb9820
L
2448 t.bitfield.imm64 = 1;
2449
2450 if (cpu_arch_tune != PROCESSOR_I486 && num == 1)
e413e4e9
AM
2451 {
2452 /* This code is disabled on the 486 because all the Imm1 forms
2453 in the opcode table are slower on the i486. They're the
2454 versions with the implicitly specified single-position
2455 displacement, which has another syntax if you really want to
2456 use that form. */
40fb9820
L
2457 t.bitfield.imm1 = 1;
2458 t.bitfield.imm8 = 1;
2459 t.bitfield.imm8s = 1;
2460 t.bitfield.imm16 = 1;
2461 t.bitfield.imm32 = 1;
2462 t.bitfield.imm32s = 1;
2463 }
2464 else if (fits_in_signed_byte (num))
2465 {
2466 t.bitfield.imm8 = 1;
2467 t.bitfield.imm8s = 1;
2468 t.bitfield.imm16 = 1;
2469 t.bitfield.imm32 = 1;
2470 t.bitfield.imm32s = 1;
2471 }
2472 else if (fits_in_unsigned_byte (num))
2473 {
2474 t.bitfield.imm8 = 1;
2475 t.bitfield.imm16 = 1;
2476 t.bitfield.imm32 = 1;
2477 t.bitfield.imm32s = 1;
2478 }
2479 else if (fits_in_signed_word (num) || fits_in_unsigned_word (num))
2480 {
2481 t.bitfield.imm16 = 1;
2482 t.bitfield.imm32 = 1;
2483 t.bitfield.imm32s = 1;
2484 }
2485 else if (fits_in_signed_long (num))
2486 {
2487 t.bitfield.imm32 = 1;
2488 t.bitfield.imm32s = 1;
2489 }
2490 else if (fits_in_unsigned_long (num))
2491 t.bitfield.imm32 = 1;
2492
2493 return t;
47926f60 2494}
252b5132 2495
847f7ad4 2496static offsetT
e3bb37b5 2497offset_in_range (offsetT val, int size)
847f7ad4 2498{
508866be 2499 addressT mask;
ba2adb93 2500
847f7ad4
AM
2501 switch (size)
2502 {
508866be
L
2503 case 1: mask = ((addressT) 1 << 8) - 1; break;
2504 case 2: mask = ((addressT) 1 << 16) - 1; break;
3b0ec529 2505 case 4: mask = ((addressT) 2 << 31) - 1; break;
3e73aa7c
JH
2506#ifdef BFD64
2507 case 8: mask = ((addressT) 2 << 63) - 1; break;
2508#endif
47926f60 2509 default: abort ();
847f7ad4
AM
2510 }
2511
9de868bf
L
2512#ifdef BFD64
2513 /* If BFD64, sign extend val for 32bit address mode. */
2514 if (flag_code != CODE_64BIT
2515 || i.prefix[ADDR_PREFIX])
3e73aa7c
JH
2516 if ((val & ~(((addressT) 2 << 31) - 1)) == 0)
2517 val = (val ^ ((addressT) 1 << 31)) - ((addressT) 1 << 31);
fa289fb8 2518#endif
ba2adb93 2519
47926f60 2520 if ((val & ~mask) != 0 && (val & ~mask) != ~mask)
847f7ad4
AM
2521 {
2522 char buf1[40], buf2[40];
2523
2524 sprint_value (buf1, val);
2525 sprint_value (buf2, val & mask);
2526 as_warn (_("%s shortened to %s"), buf1, buf2);
2527 }
2528 return val & mask;
2529}
2530
c32fa91d
L
2531enum PREFIX_GROUP
2532{
2533 PREFIX_EXIST = 0,
2534 PREFIX_LOCK,
2535 PREFIX_REP,
04ef582a 2536 PREFIX_DS,
c32fa91d
L
2537 PREFIX_OTHER
2538};
2539
2540/* Returns
2541 a. PREFIX_EXIST if attempting to add a prefix where one from the
2542 same class already exists.
2543 b. PREFIX_LOCK if lock prefix is added.
2544 c. PREFIX_REP if rep/repne prefix is added.
04ef582a
L
2545 d. PREFIX_DS if ds prefix is added.
2546 e. PREFIX_OTHER if other prefix is added.
c32fa91d
L
2547 */
2548
2549static enum PREFIX_GROUP
e3bb37b5 2550add_prefix (unsigned int prefix)
252b5132 2551{
c32fa91d 2552 enum PREFIX_GROUP ret = PREFIX_OTHER;
b1905489 2553 unsigned int q;
252b5132 2554
29b0f896
AM
2555 if (prefix >= REX_OPCODE && prefix < REX_OPCODE + 16
2556 && flag_code == CODE_64BIT)
b1905489 2557 {
161a04f6 2558 if ((i.prefix[REX_PREFIX] & prefix & REX_W)
44846f29
JB
2559 || (i.prefix[REX_PREFIX] & prefix & REX_R)
2560 || (i.prefix[REX_PREFIX] & prefix & REX_X)
2561 || (i.prefix[REX_PREFIX] & prefix & REX_B))
c32fa91d 2562 ret = PREFIX_EXIST;
b1905489
JB
2563 q = REX_PREFIX;
2564 }
3e73aa7c 2565 else
b1905489
JB
2566 {
2567 switch (prefix)
2568 {
2569 default:
2570 abort ();
2571
b1905489 2572 case DS_PREFIX_OPCODE:
04ef582a
L
2573 ret = PREFIX_DS;
2574 /* Fall through. */
2575 case CS_PREFIX_OPCODE:
b1905489
JB
2576 case ES_PREFIX_OPCODE:
2577 case FS_PREFIX_OPCODE:
2578 case GS_PREFIX_OPCODE:
2579 case SS_PREFIX_OPCODE:
2580 q = SEG_PREFIX;
2581 break;
2582
2583 case REPNE_PREFIX_OPCODE:
2584 case REPE_PREFIX_OPCODE:
c32fa91d
L
2585 q = REP_PREFIX;
2586 ret = PREFIX_REP;
2587 break;
2588
b1905489 2589 case LOCK_PREFIX_OPCODE:
c32fa91d
L
2590 q = LOCK_PREFIX;
2591 ret = PREFIX_LOCK;
b1905489
JB
2592 break;
2593
2594 case FWAIT_OPCODE:
2595 q = WAIT_PREFIX;
2596 break;
2597
2598 case ADDR_PREFIX_OPCODE:
2599 q = ADDR_PREFIX;
2600 break;
2601
2602 case DATA_PREFIX_OPCODE:
2603 q = DATA_PREFIX;
2604 break;
2605 }
2606 if (i.prefix[q] != 0)
c32fa91d 2607 ret = PREFIX_EXIST;
b1905489 2608 }
252b5132 2609
b1905489 2610 if (ret)
252b5132 2611 {
b1905489
JB
2612 if (!i.prefix[q])
2613 ++i.prefixes;
2614 i.prefix[q] |= prefix;
252b5132 2615 }
b1905489
JB
2616 else
2617 as_bad (_("same type of prefix used twice"));
252b5132 2618
252b5132
RH
2619 return ret;
2620}
2621
2622static void
78f12dd3 2623update_code_flag (int value, int check)
eecb386c 2624{
78f12dd3
L
2625 PRINTF_LIKE ((*as_error));
2626
1e9cc1c2 2627 flag_code = (enum flag_code) value;
40fb9820
L
2628 if (flag_code == CODE_64BIT)
2629 {
2630 cpu_arch_flags.bitfield.cpu64 = 1;
2631 cpu_arch_flags.bitfield.cpuno64 = 0;
40fb9820
L
2632 }
2633 else
2634 {
2635 cpu_arch_flags.bitfield.cpu64 = 0;
2636 cpu_arch_flags.bitfield.cpuno64 = 1;
40fb9820
L
2637 }
2638 if (value == CODE_64BIT && !cpu_arch_flags.bitfield.cpulm )
3e73aa7c 2639 {
78f12dd3
L
2640 if (check)
2641 as_error = as_fatal;
2642 else
2643 as_error = as_bad;
2644 (*as_error) (_("64bit mode not supported on `%s'."),
2645 cpu_arch_name ? cpu_arch_name : default_arch);
3e73aa7c 2646 }
40fb9820 2647 if (value == CODE_32BIT && !cpu_arch_flags.bitfield.cpui386)
3e73aa7c 2648 {
78f12dd3
L
2649 if (check)
2650 as_error = as_fatal;
2651 else
2652 as_error = as_bad;
2653 (*as_error) (_("32bit mode not supported on `%s'."),
2654 cpu_arch_name ? cpu_arch_name : default_arch);
3e73aa7c 2655 }
eecb386c
AM
2656 stackop_size = '\0';
2657}
2658
78f12dd3
L
2659static void
2660set_code_flag (int value)
2661{
2662 update_code_flag (value, 0);
2663}
2664
eecb386c 2665static void
e3bb37b5 2666set_16bit_gcc_code_flag (int new_code_flag)
252b5132 2667{
1e9cc1c2 2668 flag_code = (enum flag_code) new_code_flag;
40fb9820
L
2669 if (flag_code != CODE_16BIT)
2670 abort ();
2671 cpu_arch_flags.bitfield.cpu64 = 0;
2672 cpu_arch_flags.bitfield.cpuno64 = 1;
9306ca4a 2673 stackop_size = LONG_MNEM_SUFFIX;
252b5132
RH
2674}
2675
2676static void
e3bb37b5 2677set_intel_syntax (int syntax_flag)
252b5132
RH
2678{
2679 /* Find out if register prefixing is specified. */
2680 int ask_naked_reg = 0;
2681
2682 SKIP_WHITESPACE ();
29b0f896 2683 if (!is_end_of_line[(unsigned char) *input_line_pointer])
252b5132 2684 {
d02603dc
NC
2685 char *string;
2686 int e = get_symbol_name (&string);
252b5132 2687
47926f60 2688 if (strcmp (string, "prefix") == 0)
252b5132 2689 ask_naked_reg = 1;
47926f60 2690 else if (strcmp (string, "noprefix") == 0)
252b5132
RH
2691 ask_naked_reg = -1;
2692 else
d0b47220 2693 as_bad (_("bad argument to syntax directive."));
d02603dc 2694 (void) restore_line_pointer (e);
252b5132
RH
2695 }
2696 demand_empty_rest_of_line ();
c3332e24 2697
252b5132
RH
2698 intel_syntax = syntax_flag;
2699
2700 if (ask_naked_reg == 0)
f86103b7
AM
2701 allow_naked_reg = (intel_syntax
2702 && (bfd_get_symbol_leading_char (stdoutput) != '\0'));
252b5132
RH
2703 else
2704 allow_naked_reg = (ask_naked_reg < 0);
9306ca4a 2705
ee86248c 2706 expr_set_rank (O_full_ptr, syntax_flag ? 10 : 0);
7ab9ffdd 2707
e4a3b5a4 2708 identifier_chars['%'] = intel_syntax && allow_naked_reg ? '%' : 0;
9306ca4a 2709 identifier_chars['$'] = intel_syntax ? '$' : 0;
e4a3b5a4 2710 register_prefix = allow_naked_reg ? "" : "%";
252b5132
RH
2711}
2712
1efbbeb4
L
2713static void
2714set_intel_mnemonic (int mnemonic_flag)
2715{
e1d4d893 2716 intel_mnemonic = mnemonic_flag;
1efbbeb4
L
2717}
2718
db51cc60
L
2719static void
2720set_allow_index_reg (int flag)
2721{
2722 allow_index_reg = flag;
2723}
2724
cb19c032 2725static void
7bab8ab5 2726set_check (int what)
cb19c032 2727{
7bab8ab5
JB
2728 enum check_kind *kind;
2729 const char *str;
2730
2731 if (what)
2732 {
2733 kind = &operand_check;
2734 str = "operand";
2735 }
2736 else
2737 {
2738 kind = &sse_check;
2739 str = "sse";
2740 }
2741
cb19c032
L
2742 SKIP_WHITESPACE ();
2743
2744 if (!is_end_of_line[(unsigned char) *input_line_pointer])
2745 {
d02603dc
NC
2746 char *string;
2747 int e = get_symbol_name (&string);
cb19c032
L
2748
2749 if (strcmp (string, "none") == 0)
7bab8ab5 2750 *kind = check_none;
cb19c032 2751 else if (strcmp (string, "warning") == 0)
7bab8ab5 2752 *kind = check_warning;
cb19c032 2753 else if (strcmp (string, "error") == 0)
7bab8ab5 2754 *kind = check_error;
cb19c032 2755 else
7bab8ab5 2756 as_bad (_("bad argument to %s_check directive."), str);
d02603dc 2757 (void) restore_line_pointer (e);
cb19c032
L
2758 }
2759 else
7bab8ab5 2760 as_bad (_("missing argument for %s_check directive"), str);
cb19c032
L
2761
2762 demand_empty_rest_of_line ();
2763}
2764
8a9036a4
L
2765static void
2766check_cpu_arch_compatible (const char *name ATTRIBUTE_UNUSED,
1e9cc1c2 2767 i386_cpu_flags new_flag ATTRIBUTE_UNUSED)
8a9036a4
L
2768{
2769#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
2770 static const char *arch;
2771
2772 /* Intel LIOM is only supported on ELF. */
2773 if (!IS_ELF)
2774 return;
2775
2776 if (!arch)
2777 {
2778 /* Use cpu_arch_name if it is set in md_parse_option. Otherwise
2779 use default_arch. */
2780 arch = cpu_arch_name;
2781 if (!arch)
2782 arch = default_arch;
2783 }
2784
81486035
L
2785 /* If we are targeting Intel MCU, we must enable it. */
2786 if (get_elf_backend_data (stdoutput)->elf_machine_code != EM_IAMCU
2787 || new_flag.bitfield.cpuiamcu)
2788 return;
2789
3632d14b 2790 /* If we are targeting Intel L1OM, we must enable it. */
8a9036a4 2791 if (get_elf_backend_data (stdoutput)->elf_machine_code != EM_L1OM
1e9cc1c2 2792 || new_flag.bitfield.cpul1om)
8a9036a4 2793 return;
76ba9986 2794
7a9068fe
L
2795 /* If we are targeting Intel K1OM, we must enable it. */
2796 if (get_elf_backend_data (stdoutput)->elf_machine_code != EM_K1OM
2797 || new_flag.bitfield.cpuk1om)
2798 return;
2799
8a9036a4
L
2800 as_bad (_("`%s' is not supported on `%s'"), name, arch);
2801#endif
2802}
2803
e413e4e9 2804static void
e3bb37b5 2805set_cpu_arch (int dummy ATTRIBUTE_UNUSED)
e413e4e9 2806{
47926f60 2807 SKIP_WHITESPACE ();
e413e4e9 2808
29b0f896 2809 if (!is_end_of_line[(unsigned char) *input_line_pointer])
e413e4e9 2810 {
d02603dc
NC
2811 char *string;
2812 int e = get_symbol_name (&string);
91d6fa6a 2813 unsigned int j;
40fb9820 2814 i386_cpu_flags flags;
e413e4e9 2815
91d6fa6a 2816 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
e413e4e9 2817 {
91d6fa6a 2818 if (strcmp (string, cpu_arch[j].name) == 0)
e413e4e9 2819 {
91d6fa6a 2820 check_cpu_arch_compatible (string, cpu_arch[j].flags);
8a9036a4 2821
5c6af06e
JB
2822 if (*string != '.')
2823 {
91d6fa6a 2824 cpu_arch_name = cpu_arch[j].name;
5c6af06e 2825 cpu_sub_arch_name = NULL;
91d6fa6a 2826 cpu_arch_flags = cpu_arch[j].flags;
40fb9820
L
2827 if (flag_code == CODE_64BIT)
2828 {
2829 cpu_arch_flags.bitfield.cpu64 = 1;
2830 cpu_arch_flags.bitfield.cpuno64 = 0;
2831 }
2832 else
2833 {
2834 cpu_arch_flags.bitfield.cpu64 = 0;
2835 cpu_arch_flags.bitfield.cpuno64 = 1;
2836 }
91d6fa6a
NC
2837 cpu_arch_isa = cpu_arch[j].type;
2838 cpu_arch_isa_flags = cpu_arch[j].flags;
ccc9c027
L
2839 if (!cpu_arch_tune_set)
2840 {
2841 cpu_arch_tune = cpu_arch_isa;
2842 cpu_arch_tune_flags = cpu_arch_isa_flags;
2843 }
5c6af06e
JB
2844 break;
2845 }
40fb9820 2846
293f5f65
L
2847 flags = cpu_flags_or (cpu_arch_flags,
2848 cpu_arch[j].flags);
81486035 2849
5b64d091 2850 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
5c6af06e 2851 {
6305a203
L
2852 if (cpu_sub_arch_name)
2853 {
2854 char *name = cpu_sub_arch_name;
2855 cpu_sub_arch_name = concat (name,
91d6fa6a 2856 cpu_arch[j].name,
1bf57e9f 2857 (const char *) NULL);
6305a203
L
2858 free (name);
2859 }
2860 else
91d6fa6a 2861 cpu_sub_arch_name = xstrdup (cpu_arch[j].name);
40fb9820 2862 cpu_arch_flags = flags;
a586129e 2863 cpu_arch_isa_flags = flags;
5c6af06e 2864 }
0089dace
L
2865 else
2866 cpu_arch_isa_flags
2867 = cpu_flags_or (cpu_arch_isa_flags,
2868 cpu_arch[j].flags);
d02603dc 2869 (void) restore_line_pointer (e);
5c6af06e
JB
2870 demand_empty_rest_of_line ();
2871 return;
e413e4e9
AM
2872 }
2873 }
293f5f65
L
2874
2875 if (*string == '.' && j >= ARRAY_SIZE (cpu_arch))
2876 {
33eaf5de 2877 /* Disable an ISA extension. */
293f5f65
L
2878 for (j = 0; j < ARRAY_SIZE (cpu_noarch); j++)
2879 if (strcmp (string + 1, cpu_noarch [j].name) == 0)
2880 {
2881 flags = cpu_flags_and_not (cpu_arch_flags,
2882 cpu_noarch[j].flags);
2883 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
2884 {
2885 if (cpu_sub_arch_name)
2886 {
2887 char *name = cpu_sub_arch_name;
2888 cpu_sub_arch_name = concat (name, string,
2889 (const char *) NULL);
2890 free (name);
2891 }
2892 else
2893 cpu_sub_arch_name = xstrdup (string);
2894 cpu_arch_flags = flags;
2895 cpu_arch_isa_flags = flags;
2896 }
2897 (void) restore_line_pointer (e);
2898 demand_empty_rest_of_line ();
2899 return;
2900 }
2901
2902 j = ARRAY_SIZE (cpu_arch);
2903 }
2904
91d6fa6a 2905 if (j >= ARRAY_SIZE (cpu_arch))
e413e4e9
AM
2906 as_bad (_("no such architecture: `%s'"), string);
2907
2908 *input_line_pointer = e;
2909 }
2910 else
2911 as_bad (_("missing cpu architecture"));
2912
fddf5b5b
AM
2913 no_cond_jump_promotion = 0;
2914 if (*input_line_pointer == ','
29b0f896 2915 && !is_end_of_line[(unsigned char) input_line_pointer[1]])
fddf5b5b 2916 {
d02603dc
NC
2917 char *string;
2918 char e;
2919
2920 ++input_line_pointer;
2921 e = get_symbol_name (&string);
fddf5b5b
AM
2922
2923 if (strcmp (string, "nojumps") == 0)
2924 no_cond_jump_promotion = 1;
2925 else if (strcmp (string, "jumps") == 0)
2926 ;
2927 else
2928 as_bad (_("no such architecture modifier: `%s'"), string);
2929
d02603dc 2930 (void) restore_line_pointer (e);
fddf5b5b
AM
2931 }
2932
e413e4e9
AM
2933 demand_empty_rest_of_line ();
2934}
2935
8a9036a4
L
2936enum bfd_architecture
2937i386_arch (void)
2938{
3632d14b 2939 if (cpu_arch_isa == PROCESSOR_L1OM)
8a9036a4
L
2940 {
2941 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2942 || flag_code != CODE_64BIT)
2943 as_fatal (_("Intel L1OM is 64bit ELF only"));
2944 return bfd_arch_l1om;
2945 }
7a9068fe
L
2946 else if (cpu_arch_isa == PROCESSOR_K1OM)
2947 {
2948 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2949 || flag_code != CODE_64BIT)
2950 as_fatal (_("Intel K1OM is 64bit ELF only"));
2951 return bfd_arch_k1om;
2952 }
81486035
L
2953 else if (cpu_arch_isa == PROCESSOR_IAMCU)
2954 {
2955 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2956 || flag_code == CODE_64BIT)
2957 as_fatal (_("Intel MCU is 32bit ELF only"));
2958 return bfd_arch_iamcu;
2959 }
8a9036a4
L
2960 else
2961 return bfd_arch_i386;
2962}
2963
b9d79e03 2964unsigned long
7016a5d5 2965i386_mach (void)
b9d79e03 2966{
351f65ca 2967 if (!strncmp (default_arch, "x86_64", 6))
8a9036a4 2968 {
3632d14b 2969 if (cpu_arch_isa == PROCESSOR_L1OM)
8a9036a4 2970 {
351f65ca
L
2971 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2972 || default_arch[6] != '\0')
8a9036a4
L
2973 as_fatal (_("Intel L1OM is 64bit ELF only"));
2974 return bfd_mach_l1om;
2975 }
7a9068fe
L
2976 else if (cpu_arch_isa == PROCESSOR_K1OM)
2977 {
2978 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2979 || default_arch[6] != '\0')
2980 as_fatal (_("Intel K1OM is 64bit ELF only"));
2981 return bfd_mach_k1om;
2982 }
351f65ca 2983 else if (default_arch[6] == '\0')
8a9036a4 2984 return bfd_mach_x86_64;
351f65ca
L
2985 else
2986 return bfd_mach_x64_32;
8a9036a4 2987 }
5197d474
L
2988 else if (!strcmp (default_arch, "i386")
2989 || !strcmp (default_arch, "iamcu"))
81486035
L
2990 {
2991 if (cpu_arch_isa == PROCESSOR_IAMCU)
2992 {
2993 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
2994 as_fatal (_("Intel MCU is 32bit ELF only"));
2995 return bfd_mach_i386_iamcu;
2996 }
2997 else
2998 return bfd_mach_i386_i386;
2999 }
b9d79e03 3000 else
2b5d6a91 3001 as_fatal (_("unknown architecture"));
b9d79e03 3002}
b9d79e03 3003\f
252b5132 3004void
7016a5d5 3005md_begin (void)
252b5132
RH
3006{
3007 const char *hash_err;
3008
86fa6981
L
3009 /* Support pseudo prefixes like {disp32}. */
3010 lex_type ['{'] = LEX_BEGIN_NAME;
3011
47926f60 3012 /* Initialize op_hash hash table. */
252b5132
RH
3013 op_hash = hash_new ();
3014
3015 {
d3ce72d0 3016 const insn_template *optab;
29b0f896 3017 templates *core_optab;
252b5132 3018
47926f60
KH
3019 /* Setup for loop. */
3020 optab = i386_optab;
add39d23 3021 core_optab = XNEW (templates);
252b5132
RH
3022 core_optab->start = optab;
3023
3024 while (1)
3025 {
3026 ++optab;
3027 if (optab->name == NULL
3028 || strcmp (optab->name, (optab - 1)->name) != 0)
3029 {
3030 /* different name --> ship out current template list;
47926f60 3031 add to hash table; & begin anew. */
252b5132
RH
3032 core_optab->end = optab;
3033 hash_err = hash_insert (op_hash,
3034 (optab - 1)->name,
5a49b8ac 3035 (void *) core_optab);
252b5132
RH
3036 if (hash_err)
3037 {
b37df7c4 3038 as_fatal (_("can't hash %s: %s"),
252b5132
RH
3039 (optab - 1)->name,
3040 hash_err);
3041 }
3042 if (optab->name == NULL)
3043 break;
add39d23 3044 core_optab = XNEW (templates);
252b5132
RH
3045 core_optab->start = optab;
3046 }
3047 }
3048 }
3049
47926f60 3050 /* Initialize reg_hash hash table. */
252b5132
RH
3051 reg_hash = hash_new ();
3052 {
29b0f896 3053 const reg_entry *regtab;
c3fe08fa 3054 unsigned int regtab_size = i386_regtab_size;
252b5132 3055
c3fe08fa 3056 for (regtab = i386_regtab; regtab_size--; regtab++)
252b5132 3057 {
5a49b8ac 3058 hash_err = hash_insert (reg_hash, regtab->reg_name, (void *) regtab);
252b5132 3059 if (hash_err)
b37df7c4 3060 as_fatal (_("can't hash %s: %s"),
3e73aa7c
JH
3061 regtab->reg_name,
3062 hash_err);
252b5132
RH
3063 }
3064 }
3065
47926f60 3066 /* Fill in lexical tables: mnemonic_chars, operand_chars. */
252b5132 3067 {
29b0f896
AM
3068 int c;
3069 char *p;
252b5132
RH
3070
3071 for (c = 0; c < 256; c++)
3072 {
3882b010 3073 if (ISDIGIT (c))
252b5132
RH
3074 {
3075 digit_chars[c] = c;
3076 mnemonic_chars[c] = c;
3077 register_chars[c] = c;
3078 operand_chars[c] = c;
3079 }
3882b010 3080 else if (ISLOWER (c))
252b5132
RH
3081 {
3082 mnemonic_chars[c] = c;
3083 register_chars[c] = c;
3084 operand_chars[c] = c;
3085 }
3882b010 3086 else if (ISUPPER (c))
252b5132 3087 {
3882b010 3088 mnemonic_chars[c] = TOLOWER (c);
252b5132
RH
3089 register_chars[c] = mnemonic_chars[c];
3090 operand_chars[c] = c;
3091 }
43234a1e 3092 else if (c == '{' || c == '}')
86fa6981
L
3093 {
3094 mnemonic_chars[c] = c;
3095 operand_chars[c] = c;
3096 }
252b5132 3097
3882b010 3098 if (ISALPHA (c) || ISDIGIT (c))
252b5132
RH
3099 identifier_chars[c] = c;
3100 else if (c >= 128)
3101 {
3102 identifier_chars[c] = c;
3103 operand_chars[c] = c;
3104 }
3105 }
3106
3107#ifdef LEX_AT
3108 identifier_chars['@'] = '@';
32137342
NC
3109#endif
3110#ifdef LEX_QM
3111 identifier_chars['?'] = '?';
3112 operand_chars['?'] = '?';
252b5132 3113#endif
252b5132 3114 digit_chars['-'] = '-';
c0f3af97 3115 mnemonic_chars['_'] = '_';
791fe849 3116 mnemonic_chars['-'] = '-';
0003779b 3117 mnemonic_chars['.'] = '.';
252b5132
RH
3118 identifier_chars['_'] = '_';
3119 identifier_chars['.'] = '.';
3120
3121 for (p = operand_special_chars; *p != '\0'; p++)
3122 operand_chars[(unsigned char) *p] = *p;
3123 }
3124
a4447b93
RH
3125 if (flag_code == CODE_64BIT)
3126 {
ca19b261
KT
3127#if defined (OBJ_COFF) && defined (TE_PE)
3128 x86_dwarf2_return_column = (OUTPUT_FLAVOR == bfd_target_coff_flavour
3129 ? 32 : 16);
3130#else
a4447b93 3131 x86_dwarf2_return_column = 16;
ca19b261 3132#endif
61ff971f 3133 x86_cie_data_alignment = -8;
a4447b93
RH
3134 }
3135 else
3136 {
3137 x86_dwarf2_return_column = 8;
3138 x86_cie_data_alignment = -4;
3139 }
e379e5f3
L
3140
3141 /* NB: FUSED_JCC_PADDING frag must have sufficient room so that it
3142 can be turned into BRANCH_PREFIX frag. */
3143 if (align_branch_prefix_size > MAX_FUSED_JCC_PADDING_SIZE)
3144 abort ();
252b5132
RH
3145}
3146
3147void
e3bb37b5 3148i386_print_statistics (FILE *file)
252b5132
RH
3149{
3150 hash_print_statistics (file, "i386 opcode", op_hash);
3151 hash_print_statistics (file, "i386 register", reg_hash);
3152}
3153\f
252b5132
RH
3154#ifdef DEBUG386
3155
ce8a8b2f 3156/* Debugging routines for md_assemble. */
d3ce72d0 3157static void pte (insn_template *);
40fb9820 3158static void pt (i386_operand_type);
e3bb37b5
L
3159static void pe (expressionS *);
3160static void ps (symbolS *);
252b5132
RH
3161
3162static void
2c703856 3163pi (const char *line, i386_insn *x)
252b5132 3164{
09137c09 3165 unsigned int j;
252b5132
RH
3166
3167 fprintf (stdout, "%s: template ", line);
3168 pte (&x->tm);
09f131f2
JH
3169 fprintf (stdout, " address: base %s index %s scale %x\n",
3170 x->base_reg ? x->base_reg->reg_name : "none",
3171 x->index_reg ? x->index_reg->reg_name : "none",
3172 x->log2_scale_factor);
3173 fprintf (stdout, " modrm: mode %x reg %x reg/mem %x\n",
252b5132 3174 x->rm.mode, x->rm.reg, x->rm.regmem);
09f131f2
JH
3175 fprintf (stdout, " sib: base %x index %x scale %x\n",
3176 x->sib.base, x->sib.index, x->sib.scale);
3177 fprintf (stdout, " rex: 64bit %x extX %x extY %x extZ %x\n",
161a04f6
L
3178 (x->rex & REX_W) != 0,
3179 (x->rex & REX_R) != 0,
3180 (x->rex & REX_X) != 0,
3181 (x->rex & REX_B) != 0);
09137c09 3182 for (j = 0; j < x->operands; j++)
252b5132 3183 {
09137c09
SP
3184 fprintf (stdout, " #%d: ", j + 1);
3185 pt (x->types[j]);
252b5132 3186 fprintf (stdout, "\n");
bab6aec1 3187 if (x->types[j].bitfield.class == Reg
3528c362
JB
3188 || x->types[j].bitfield.class == RegMMX
3189 || x->types[j].bitfield.class == RegSIMD
00cee14f 3190 || x->types[j].bitfield.class == SReg
4a5c67ed
JB
3191 || x->types[j].bitfield.class == RegCR
3192 || x->types[j].bitfield.class == RegDR
3193 || x->types[j].bitfield.class == RegTR)
09137c09
SP
3194 fprintf (stdout, "%s\n", x->op[j].regs->reg_name);
3195 if (operand_type_check (x->types[j], imm))
3196 pe (x->op[j].imms);
3197 if (operand_type_check (x->types[j], disp))
3198 pe (x->op[j].disps);
252b5132
RH
3199 }
3200}
3201
3202static void
d3ce72d0 3203pte (insn_template *t)
252b5132 3204{
09137c09 3205 unsigned int j;
252b5132 3206 fprintf (stdout, " %d operands ", t->operands);
47926f60 3207 fprintf (stdout, "opcode %x ", t->base_opcode);
252b5132
RH
3208 if (t->extension_opcode != None)
3209 fprintf (stdout, "ext %x ", t->extension_opcode);
40fb9820 3210 if (t->opcode_modifier.d)
252b5132 3211 fprintf (stdout, "D");
40fb9820 3212 if (t->opcode_modifier.w)
252b5132
RH
3213 fprintf (stdout, "W");
3214 fprintf (stdout, "\n");
09137c09 3215 for (j = 0; j < t->operands; j++)
252b5132 3216 {
09137c09
SP
3217 fprintf (stdout, " #%d type ", j + 1);
3218 pt (t->operand_types[j]);
252b5132
RH
3219 fprintf (stdout, "\n");
3220 }
3221}
3222
3223static void
e3bb37b5 3224pe (expressionS *e)
252b5132 3225{
24eab124 3226 fprintf (stdout, " operation %d\n", e->X_op);
b77ad1d4
AM
3227 fprintf (stdout, " add_number %ld (%lx)\n",
3228 (long) e->X_add_number, (long) e->X_add_number);
252b5132
RH
3229 if (e->X_add_symbol)
3230 {
3231 fprintf (stdout, " add_symbol ");
3232 ps (e->X_add_symbol);
3233 fprintf (stdout, "\n");
3234 }
3235 if (e->X_op_symbol)
3236 {
3237 fprintf (stdout, " op_symbol ");
3238 ps (e->X_op_symbol);
3239 fprintf (stdout, "\n");
3240 }
3241}
3242
3243static void
e3bb37b5 3244ps (symbolS *s)
252b5132
RH
3245{
3246 fprintf (stdout, "%s type %s%s",
3247 S_GET_NAME (s),
3248 S_IS_EXTERNAL (s) ? "EXTERNAL " : "",
3249 segment_name (S_GET_SEGMENT (s)));
3250}
3251
7b81dfbb 3252static struct type_name
252b5132 3253 {
40fb9820
L
3254 i386_operand_type mask;
3255 const char *name;
252b5132 3256 }
7b81dfbb 3257const type_names[] =
252b5132 3258{
40fb9820
L
3259 { OPERAND_TYPE_REG8, "r8" },
3260 { OPERAND_TYPE_REG16, "r16" },
3261 { OPERAND_TYPE_REG32, "r32" },
3262 { OPERAND_TYPE_REG64, "r64" },
2c703856
JB
3263 { OPERAND_TYPE_ACC8, "acc8" },
3264 { OPERAND_TYPE_ACC16, "acc16" },
3265 { OPERAND_TYPE_ACC32, "acc32" },
3266 { OPERAND_TYPE_ACC64, "acc64" },
40fb9820
L
3267 { OPERAND_TYPE_IMM8, "i8" },
3268 { OPERAND_TYPE_IMM8, "i8s" },
3269 { OPERAND_TYPE_IMM16, "i16" },
3270 { OPERAND_TYPE_IMM32, "i32" },
3271 { OPERAND_TYPE_IMM32S, "i32s" },
3272 { OPERAND_TYPE_IMM64, "i64" },
3273 { OPERAND_TYPE_IMM1, "i1" },
3274 { OPERAND_TYPE_BASEINDEX, "BaseIndex" },
3275 { OPERAND_TYPE_DISP8, "d8" },
3276 { OPERAND_TYPE_DISP16, "d16" },
3277 { OPERAND_TYPE_DISP32, "d32" },
3278 { OPERAND_TYPE_DISP32S, "d32s" },
3279 { OPERAND_TYPE_DISP64, "d64" },
3280 { OPERAND_TYPE_INOUTPORTREG, "InOutPortReg" },
3281 { OPERAND_TYPE_SHIFTCOUNT, "ShiftCount" },
3282 { OPERAND_TYPE_CONTROL, "control reg" },
3283 { OPERAND_TYPE_TEST, "test reg" },
3284 { OPERAND_TYPE_DEBUG, "debug reg" },
3285 { OPERAND_TYPE_FLOATREG, "FReg" },
3286 { OPERAND_TYPE_FLOATACC, "FAcc" },
21df382b 3287 { OPERAND_TYPE_SREG, "SReg" },
40fb9820
L
3288 { OPERAND_TYPE_REGMMX, "rMMX" },
3289 { OPERAND_TYPE_REGXMM, "rXMM" },
0349dc08 3290 { OPERAND_TYPE_REGYMM, "rYMM" },
43234a1e
L
3291 { OPERAND_TYPE_REGZMM, "rZMM" },
3292 { OPERAND_TYPE_REGMASK, "Mask reg" },
252b5132
RH
3293};
3294
3295static void
40fb9820 3296pt (i386_operand_type t)
252b5132 3297{
40fb9820 3298 unsigned int j;
c6fb90c8 3299 i386_operand_type a;
252b5132 3300
40fb9820 3301 for (j = 0; j < ARRAY_SIZE (type_names); j++)
c6fb90c8
L
3302 {
3303 a = operand_type_and (t, type_names[j].mask);
2c703856 3304 if (operand_type_equal (&a, &type_names[j].mask))
c6fb90c8
L
3305 fprintf (stdout, "%s, ", type_names[j].name);
3306 }
252b5132
RH
3307 fflush (stdout);
3308}
3309
3310#endif /* DEBUG386 */
3311\f
252b5132 3312static bfd_reloc_code_real_type
3956db08 3313reloc (unsigned int size,
64e74474
AM
3314 int pcrel,
3315 int sign,
3316 bfd_reloc_code_real_type other)
252b5132 3317{
47926f60 3318 if (other != NO_RELOC)
3956db08 3319 {
91d6fa6a 3320 reloc_howto_type *rel;
3956db08
JB
3321
3322 if (size == 8)
3323 switch (other)
3324 {
64e74474
AM
3325 case BFD_RELOC_X86_64_GOT32:
3326 return BFD_RELOC_X86_64_GOT64;
3327 break;
553d1284
L
3328 case BFD_RELOC_X86_64_GOTPLT64:
3329 return BFD_RELOC_X86_64_GOTPLT64;
3330 break;
64e74474
AM
3331 case BFD_RELOC_X86_64_PLTOFF64:
3332 return BFD_RELOC_X86_64_PLTOFF64;
3333 break;
3334 case BFD_RELOC_X86_64_GOTPC32:
3335 other = BFD_RELOC_X86_64_GOTPC64;
3336 break;
3337 case BFD_RELOC_X86_64_GOTPCREL:
3338 other = BFD_RELOC_X86_64_GOTPCREL64;
3339 break;
3340 case BFD_RELOC_X86_64_TPOFF32:
3341 other = BFD_RELOC_X86_64_TPOFF64;
3342 break;
3343 case BFD_RELOC_X86_64_DTPOFF32:
3344 other = BFD_RELOC_X86_64_DTPOFF64;
3345 break;
3346 default:
3347 break;
3956db08 3348 }
e05278af 3349
8ce3d284 3350#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8fd4256d
L
3351 if (other == BFD_RELOC_SIZE32)
3352 {
3353 if (size == 8)
1ab668bf 3354 other = BFD_RELOC_SIZE64;
8fd4256d 3355 if (pcrel)
1ab668bf
AM
3356 {
3357 as_bad (_("there are no pc-relative size relocations"));
3358 return NO_RELOC;
3359 }
8fd4256d 3360 }
8ce3d284 3361#endif
8fd4256d 3362
e05278af 3363 /* Sign-checking 4-byte relocations in 16-/32-bit code is pointless. */
f2d8a97c 3364 if (size == 4 && (flag_code != CODE_64BIT || disallow_64bit_reloc))
e05278af
JB
3365 sign = -1;
3366
91d6fa6a
NC
3367 rel = bfd_reloc_type_lookup (stdoutput, other);
3368 if (!rel)
3956db08 3369 as_bad (_("unknown relocation (%u)"), other);
91d6fa6a 3370 else if (size != bfd_get_reloc_size (rel))
3956db08 3371 as_bad (_("%u-byte relocation cannot be applied to %u-byte field"),
91d6fa6a 3372 bfd_get_reloc_size (rel),
3956db08 3373 size);
91d6fa6a 3374 else if (pcrel && !rel->pc_relative)
3956db08 3375 as_bad (_("non-pc-relative relocation for pc-relative field"));
91d6fa6a 3376 else if ((rel->complain_on_overflow == complain_overflow_signed
3956db08 3377 && !sign)
91d6fa6a 3378 || (rel->complain_on_overflow == complain_overflow_unsigned
64e74474 3379 && sign > 0))
3956db08
JB
3380 as_bad (_("relocated field and relocation type differ in signedness"));
3381 else
3382 return other;
3383 return NO_RELOC;
3384 }
252b5132
RH
3385
3386 if (pcrel)
3387 {
3e73aa7c 3388 if (!sign)
3956db08 3389 as_bad (_("there are no unsigned pc-relative relocations"));
252b5132
RH
3390 switch (size)
3391 {
3392 case 1: return BFD_RELOC_8_PCREL;
3393 case 2: return BFD_RELOC_16_PCREL;
d258b828 3394 case 4: return BFD_RELOC_32_PCREL;
d6ab8113 3395 case 8: return BFD_RELOC_64_PCREL;
252b5132 3396 }
3956db08 3397 as_bad (_("cannot do %u byte pc-relative relocation"), size);
252b5132
RH
3398 }
3399 else
3400 {
3956db08 3401 if (sign > 0)
e5cb08ac 3402 switch (size)
3e73aa7c
JH
3403 {
3404 case 4: return BFD_RELOC_X86_64_32S;
3405 }
3406 else
3407 switch (size)
3408 {
3409 case 1: return BFD_RELOC_8;
3410 case 2: return BFD_RELOC_16;
3411 case 4: return BFD_RELOC_32;
3412 case 8: return BFD_RELOC_64;
3413 }
3956db08
JB
3414 as_bad (_("cannot do %s %u byte relocation"),
3415 sign > 0 ? "signed" : "unsigned", size);
252b5132
RH
3416 }
3417
0cc9e1d3 3418 return NO_RELOC;
252b5132
RH
3419}
3420
47926f60
KH
3421/* Here we decide which fixups can be adjusted to make them relative to
3422 the beginning of the section instead of the symbol. Basically we need
3423 to make sure that the dynamic relocations are done correctly, so in
3424 some cases we force the original symbol to be used. */
3425
252b5132 3426int
e3bb37b5 3427tc_i386_fix_adjustable (fixS *fixP ATTRIBUTE_UNUSED)
252b5132 3428{
6d249963 3429#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 3430 if (!IS_ELF)
31312f95
AM
3431 return 1;
3432
a161fe53
AM
3433 /* Don't adjust pc-relative references to merge sections in 64-bit
3434 mode. */
3435 if (use_rela_relocations
3436 && (S_GET_SEGMENT (fixP->fx_addsy)->flags & SEC_MERGE) != 0
3437 && fixP->fx_pcrel)
252b5132 3438 return 0;
31312f95 3439
8d01d9a9
AJ
3440 /* The x86_64 GOTPCREL are represented as 32bit PCrel relocations
3441 and changed later by validate_fix. */
3442 if (GOT_symbol && fixP->fx_subsy == GOT_symbol
3443 && fixP->fx_r_type == BFD_RELOC_32_PCREL)
3444 return 0;
3445
8fd4256d
L
3446 /* Adjust_reloc_syms doesn't know about the GOT. Need to keep symbol
3447 for size relocations. */
3448 if (fixP->fx_r_type == BFD_RELOC_SIZE32
3449 || fixP->fx_r_type == BFD_RELOC_SIZE64
3450 || fixP->fx_r_type == BFD_RELOC_386_GOTOFF
252b5132 3451 || fixP->fx_r_type == BFD_RELOC_386_GOT32
02a86693 3452 || fixP->fx_r_type == BFD_RELOC_386_GOT32X
13ae64f3
JJ
3453 || fixP->fx_r_type == BFD_RELOC_386_TLS_GD
3454 || fixP->fx_r_type == BFD_RELOC_386_TLS_LDM
3455 || fixP->fx_r_type == BFD_RELOC_386_TLS_LDO_32
3456 || fixP->fx_r_type == BFD_RELOC_386_TLS_IE_32
37e55690
JJ
3457 || fixP->fx_r_type == BFD_RELOC_386_TLS_IE
3458 || fixP->fx_r_type == BFD_RELOC_386_TLS_GOTIE
13ae64f3
JJ
3459 || fixP->fx_r_type == BFD_RELOC_386_TLS_LE_32
3460 || fixP->fx_r_type == BFD_RELOC_386_TLS_LE
67a4f2b7
AO
3461 || fixP->fx_r_type == BFD_RELOC_386_TLS_GOTDESC
3462 || fixP->fx_r_type == BFD_RELOC_386_TLS_DESC_CALL
3e73aa7c 3463 || fixP->fx_r_type == BFD_RELOC_X86_64_GOT32
80b3ee89 3464 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTPCREL
56ceb5b5
L
3465 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTPCRELX
3466 || fixP->fx_r_type == BFD_RELOC_X86_64_REX_GOTPCRELX
bffbf940
JJ
3467 || fixP->fx_r_type == BFD_RELOC_X86_64_TLSGD
3468 || fixP->fx_r_type == BFD_RELOC_X86_64_TLSLD
3469 || fixP->fx_r_type == BFD_RELOC_X86_64_DTPOFF32
d6ab8113 3470 || fixP->fx_r_type == BFD_RELOC_X86_64_DTPOFF64
bffbf940
JJ
3471 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTTPOFF
3472 || fixP->fx_r_type == BFD_RELOC_X86_64_TPOFF32
d6ab8113
JB
3473 || fixP->fx_r_type == BFD_RELOC_X86_64_TPOFF64
3474 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTOFF64
67a4f2b7
AO
3475 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTPC32_TLSDESC
3476 || fixP->fx_r_type == BFD_RELOC_X86_64_TLSDESC_CALL
252b5132
RH
3477 || fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
3478 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
3479 return 0;
31312f95 3480#endif
252b5132
RH
3481 return 1;
3482}
252b5132 3483
b4cac588 3484static int
e3bb37b5 3485intel_float_operand (const char *mnemonic)
252b5132 3486{
9306ca4a
JB
3487 /* Note that the value returned is meaningful only for opcodes with (memory)
3488 operands, hence the code here is free to improperly handle opcodes that
3489 have no operands (for better performance and smaller code). */
3490
3491 if (mnemonic[0] != 'f')
3492 return 0; /* non-math */
3493
3494 switch (mnemonic[1])
3495 {
3496 /* fclex, fdecstp, fdisi, femms, feni, fincstp, finit, fsetpm, and
3497 the fs segment override prefix not currently handled because no
3498 call path can make opcodes without operands get here */
3499 case 'i':
3500 return 2 /* integer op */;
3501 case 'l':
3502 if (mnemonic[2] == 'd' && (mnemonic[3] == 'c' || mnemonic[3] == 'e'))
3503 return 3; /* fldcw/fldenv */
3504 break;
3505 case 'n':
3506 if (mnemonic[2] != 'o' /* fnop */)
3507 return 3; /* non-waiting control op */
3508 break;
3509 case 'r':
3510 if (mnemonic[2] == 's')
3511 return 3; /* frstor/frstpm */
3512 break;
3513 case 's':
3514 if (mnemonic[2] == 'a')
3515 return 3; /* fsave */
3516 if (mnemonic[2] == 't')
3517 {
3518 switch (mnemonic[3])
3519 {
3520 case 'c': /* fstcw */
3521 case 'd': /* fstdw */
3522 case 'e': /* fstenv */
3523 case 's': /* fsts[gw] */
3524 return 3;
3525 }
3526 }
3527 break;
3528 case 'x':
3529 if (mnemonic[2] == 'r' || mnemonic[2] == 's')
3530 return 0; /* fxsave/fxrstor are not really math ops */
3531 break;
3532 }
252b5132 3533
9306ca4a 3534 return 1;
252b5132
RH
3535}
3536
c0f3af97
L
3537/* Build the VEX prefix. */
3538
3539static void
d3ce72d0 3540build_vex_prefix (const insn_template *t)
c0f3af97
L
3541{
3542 unsigned int register_specifier;
3543 unsigned int implied_prefix;
3544 unsigned int vector_length;
03751133 3545 unsigned int w;
c0f3af97
L
3546
3547 /* Check register specifier. */
3548 if (i.vex.register_specifier)
43234a1e
L
3549 {
3550 register_specifier =
3551 ~register_number (i.vex.register_specifier) & 0xf;
3552 gas_assert ((i.vex.register_specifier->reg_flags & RegVRex) == 0);
3553 }
c0f3af97
L
3554 else
3555 register_specifier = 0xf;
3556
79f0fa25
L
3557 /* Use 2-byte VEX prefix by swapping destination and source operand
3558 if there are more than 1 register operand. */
3559 if (i.reg_operands > 1
3560 && i.vec_encoding != vex_encoding_vex3
86fa6981 3561 && i.dir_encoding == dir_encoding_default
fa99fab2 3562 && i.operands == i.reg_operands
dbbc8b7e 3563 && operand_type_equal (&i.types[0], &i.types[i.operands - 1])
7f399153 3564 && i.tm.opcode_modifier.vexopcode == VEX0F
dbbc8b7e 3565 && (i.tm.opcode_modifier.load || i.tm.opcode_modifier.d)
fa99fab2
L
3566 && i.rex == REX_B)
3567 {
3568 unsigned int xchg = i.operands - 1;
3569 union i386_op temp_op;
3570 i386_operand_type temp_type;
3571
3572 temp_type = i.types[xchg];
3573 i.types[xchg] = i.types[0];
3574 i.types[0] = temp_type;
3575 temp_op = i.op[xchg];
3576 i.op[xchg] = i.op[0];
3577 i.op[0] = temp_op;
3578
9c2799c2 3579 gas_assert (i.rm.mode == 3);
fa99fab2
L
3580
3581 i.rex = REX_R;
3582 xchg = i.rm.regmem;
3583 i.rm.regmem = i.rm.reg;
3584 i.rm.reg = xchg;
3585
dbbc8b7e
JB
3586 if (i.tm.opcode_modifier.d)
3587 i.tm.base_opcode ^= (i.tm.base_opcode & 0xee) != 0x6e
3588 ? Opcode_SIMD_FloatD : Opcode_SIMD_IntD;
3589 else /* Use the next insn. */
3590 i.tm = t[1];
fa99fab2
L
3591 }
3592
79dec6b7
JB
3593 /* Use 2-byte VEX prefix by swapping commutative source operands if there
3594 are no memory operands and at least 3 register ones. */
3595 if (i.reg_operands >= 3
3596 && i.vec_encoding != vex_encoding_vex3
3597 && i.reg_operands == i.operands - i.imm_operands
3598 && i.tm.opcode_modifier.vex
3599 && i.tm.opcode_modifier.commutative
3600 && (i.tm.opcode_modifier.sse2avx || optimize > 1)
3601 && i.rex == REX_B
3602 && i.vex.register_specifier
3603 && !(i.vex.register_specifier->reg_flags & RegRex))
3604 {
3605 unsigned int xchg = i.operands - i.reg_operands;
3606 union i386_op temp_op;
3607 i386_operand_type temp_type;
3608
3609 gas_assert (i.tm.opcode_modifier.vexopcode == VEX0F);
3610 gas_assert (!i.tm.opcode_modifier.sae);
3611 gas_assert (operand_type_equal (&i.types[i.operands - 2],
3612 &i.types[i.operands - 3]));
3613 gas_assert (i.rm.mode == 3);
3614
3615 temp_type = i.types[xchg];
3616 i.types[xchg] = i.types[xchg + 1];
3617 i.types[xchg + 1] = temp_type;
3618 temp_op = i.op[xchg];
3619 i.op[xchg] = i.op[xchg + 1];
3620 i.op[xchg + 1] = temp_op;
3621
3622 i.rex = 0;
3623 xchg = i.rm.regmem | 8;
3624 i.rm.regmem = ~register_specifier & 0xf;
3625 gas_assert (!(i.rm.regmem & 8));
3626 i.vex.register_specifier += xchg - i.rm.regmem;
3627 register_specifier = ~xchg & 0xf;
3628 }
3629
539f890d
L
3630 if (i.tm.opcode_modifier.vex == VEXScalar)
3631 vector_length = avxscalar;
10c17abd
JB
3632 else if (i.tm.opcode_modifier.vex == VEX256)
3633 vector_length = 1;
539f890d 3634 else
10c17abd 3635 {
56522fc5 3636 unsigned int op;
10c17abd 3637
c7213af9
L
3638 /* Determine vector length from the last multi-length vector
3639 operand. */
10c17abd 3640 vector_length = 0;
56522fc5 3641 for (op = t->operands; op--;)
10c17abd
JB
3642 if (t->operand_types[op].bitfield.xmmword
3643 && t->operand_types[op].bitfield.ymmword
3644 && i.types[op].bitfield.ymmword)
3645 {
3646 vector_length = 1;
3647 break;
3648 }
3649 }
c0f3af97
L
3650
3651 switch ((i.tm.base_opcode >> 8) & 0xff)
3652 {
3653 case 0:
3654 implied_prefix = 0;
3655 break;
3656 case DATA_PREFIX_OPCODE:
3657 implied_prefix = 1;
3658 break;
3659 case REPE_PREFIX_OPCODE:
3660 implied_prefix = 2;
3661 break;
3662 case REPNE_PREFIX_OPCODE:
3663 implied_prefix = 3;
3664 break;
3665 default:
3666 abort ();
3667 }
3668
03751133
L
3669 /* Check the REX.W bit and VEXW. */
3670 if (i.tm.opcode_modifier.vexw == VEXWIG)
3671 w = (vexwig == vexw1 || (i.rex & REX_W)) ? 1 : 0;
3672 else if (i.tm.opcode_modifier.vexw)
3673 w = i.tm.opcode_modifier.vexw == VEXW1 ? 1 : 0;
3674 else
931d03b7 3675 w = (flag_code == CODE_64BIT ? i.rex & REX_W : vexwig == vexw1) ? 1 : 0;
03751133 3676
c0f3af97 3677 /* Use 2-byte VEX prefix if possible. */
03751133
L
3678 if (w == 0
3679 && i.vec_encoding != vex_encoding_vex3
86fa6981 3680 && i.tm.opcode_modifier.vexopcode == VEX0F
c0f3af97
L
3681 && (i.rex & (REX_W | REX_X | REX_B)) == 0)
3682 {
3683 /* 2-byte VEX prefix. */
3684 unsigned int r;
3685
3686 i.vex.length = 2;
3687 i.vex.bytes[0] = 0xc5;
3688
3689 /* Check the REX.R bit. */
3690 r = (i.rex & REX_R) ? 0 : 1;
3691 i.vex.bytes[1] = (r << 7
3692 | register_specifier << 3
3693 | vector_length << 2
3694 | implied_prefix);
3695 }
3696 else
3697 {
3698 /* 3-byte VEX prefix. */
03751133 3699 unsigned int m;
c0f3af97 3700
f88c9eb0 3701 i.vex.length = 3;
f88c9eb0 3702
7f399153 3703 switch (i.tm.opcode_modifier.vexopcode)
5dd85c99 3704 {
7f399153
L
3705 case VEX0F:
3706 m = 0x1;
80de6e00 3707 i.vex.bytes[0] = 0xc4;
7f399153
L
3708 break;
3709 case VEX0F38:
3710 m = 0x2;
80de6e00 3711 i.vex.bytes[0] = 0xc4;
7f399153
L
3712 break;
3713 case VEX0F3A:
3714 m = 0x3;
80de6e00 3715 i.vex.bytes[0] = 0xc4;
7f399153
L
3716 break;
3717 case XOP08:
5dd85c99
SP
3718 m = 0x8;
3719 i.vex.bytes[0] = 0x8f;
7f399153
L
3720 break;
3721 case XOP09:
f88c9eb0
SP
3722 m = 0x9;
3723 i.vex.bytes[0] = 0x8f;
7f399153
L
3724 break;
3725 case XOP0A:
f88c9eb0
SP
3726 m = 0xa;
3727 i.vex.bytes[0] = 0x8f;
7f399153
L
3728 break;
3729 default:
3730 abort ();
f88c9eb0 3731 }
c0f3af97 3732
c0f3af97
L
3733 /* The high 3 bits of the second VEX byte are 1's compliment
3734 of RXB bits from REX. */
3735 i.vex.bytes[1] = (~i.rex & 0x7) << 5 | m;
3736
c0f3af97
L
3737 i.vex.bytes[2] = (w << 7
3738 | register_specifier << 3
3739 | vector_length << 2
3740 | implied_prefix);
3741 }
3742}
3743
e771e7c9
JB
3744static INLINE bfd_boolean
3745is_evex_encoding (const insn_template *t)
3746{
7091c612 3747 return t->opcode_modifier.evex || t->opcode_modifier.disp8memshift
e771e7c9 3748 || t->opcode_modifier.broadcast || t->opcode_modifier.masking
a80195f1 3749 || t->opcode_modifier.sae;
e771e7c9
JB
3750}
3751
7a8655d2
JB
3752static INLINE bfd_boolean
3753is_any_vex_encoding (const insn_template *t)
3754{
3755 return t->opcode_modifier.vex || t->opcode_modifier.vexopcode
3756 || is_evex_encoding (t);
3757}
3758
43234a1e
L
3759/* Build the EVEX prefix. */
3760
3761static void
3762build_evex_prefix (void)
3763{
3764 unsigned int register_specifier;
3765 unsigned int implied_prefix;
3766 unsigned int m, w;
3767 rex_byte vrex_used = 0;
3768
3769 /* Check register specifier. */
3770 if (i.vex.register_specifier)
3771 {
3772 gas_assert ((i.vrex & REX_X) == 0);
3773
3774 register_specifier = i.vex.register_specifier->reg_num;
3775 if ((i.vex.register_specifier->reg_flags & RegRex))
3776 register_specifier += 8;
3777 /* The upper 16 registers are encoded in the fourth byte of the
3778 EVEX prefix. */
3779 if (!(i.vex.register_specifier->reg_flags & RegVRex))
3780 i.vex.bytes[3] = 0x8;
3781 register_specifier = ~register_specifier & 0xf;
3782 }
3783 else
3784 {
3785 register_specifier = 0xf;
3786
3787 /* Encode upper 16 vector index register in the fourth byte of
3788 the EVEX prefix. */
3789 if (!(i.vrex & REX_X))
3790 i.vex.bytes[3] = 0x8;
3791 else
3792 vrex_used |= REX_X;
3793 }
3794
3795 switch ((i.tm.base_opcode >> 8) & 0xff)
3796 {
3797 case 0:
3798 implied_prefix = 0;
3799 break;
3800 case DATA_PREFIX_OPCODE:
3801 implied_prefix = 1;
3802 break;
3803 case REPE_PREFIX_OPCODE:
3804 implied_prefix = 2;
3805 break;
3806 case REPNE_PREFIX_OPCODE:
3807 implied_prefix = 3;
3808 break;
3809 default:
3810 abort ();
3811 }
3812
3813 /* 4 byte EVEX prefix. */
3814 i.vex.length = 4;
3815 i.vex.bytes[0] = 0x62;
3816
3817 /* mmmm bits. */
3818 switch (i.tm.opcode_modifier.vexopcode)
3819 {
3820 case VEX0F:
3821 m = 1;
3822 break;
3823 case VEX0F38:
3824 m = 2;
3825 break;
3826 case VEX0F3A:
3827 m = 3;
3828 break;
3829 default:
3830 abort ();
3831 break;
3832 }
3833
3834 /* The high 3 bits of the second EVEX byte are 1's compliment of RXB
3835 bits from REX. */
3836 i.vex.bytes[1] = (~i.rex & 0x7) << 5 | m;
3837
3838 /* The fifth bit of the second EVEX byte is 1's compliment of the
3839 REX_R bit in VREX. */
3840 if (!(i.vrex & REX_R))
3841 i.vex.bytes[1] |= 0x10;
3842 else
3843 vrex_used |= REX_R;
3844
3845 if ((i.reg_operands + i.imm_operands) == i.operands)
3846 {
3847 /* When all operands are registers, the REX_X bit in REX is not
3848 used. We reuse it to encode the upper 16 registers, which is
3849 indicated by the REX_B bit in VREX. The REX_X bit is encoded
3850 as 1's compliment. */
3851 if ((i.vrex & REX_B))
3852 {
3853 vrex_used |= REX_B;
3854 i.vex.bytes[1] &= ~0x40;
3855 }
3856 }
3857
3858 /* EVEX instructions shouldn't need the REX prefix. */
3859 i.vrex &= ~vrex_used;
3860 gas_assert (i.vrex == 0);
3861
6865c043
L
3862 /* Check the REX.W bit and VEXW. */
3863 if (i.tm.opcode_modifier.vexw == VEXWIG)
3864 w = (evexwig == evexw1 || (i.rex & REX_W)) ? 1 : 0;
3865 else if (i.tm.opcode_modifier.vexw)
3866 w = i.tm.opcode_modifier.vexw == VEXW1 ? 1 : 0;
3867 else
931d03b7 3868 w = (flag_code == CODE_64BIT ? i.rex & REX_W : evexwig == evexw1) ? 1 : 0;
43234a1e
L
3869
3870 /* Encode the U bit. */
3871 implied_prefix |= 0x4;
3872
3873 /* The third byte of the EVEX prefix. */
3874 i.vex.bytes[2] = (w << 7 | register_specifier << 3 | implied_prefix);
3875
3876 /* The fourth byte of the EVEX prefix. */
3877 /* The zeroing-masking bit. */
3878 if (i.mask && i.mask->zeroing)
3879 i.vex.bytes[3] |= 0x80;
3880
3881 /* Don't always set the broadcast bit if there is no RC. */
3882 if (!i.rounding)
3883 {
3884 /* Encode the vector length. */
3885 unsigned int vec_length;
3886
e771e7c9
JB
3887 if (!i.tm.opcode_modifier.evex
3888 || i.tm.opcode_modifier.evex == EVEXDYN)
3889 {
56522fc5 3890 unsigned int op;
e771e7c9 3891
c7213af9
L
3892 /* Determine vector length from the last multi-length vector
3893 operand. */
e771e7c9 3894 vec_length = 0;
56522fc5 3895 for (op = i.operands; op--;)
e771e7c9
JB
3896 if (i.tm.operand_types[op].bitfield.xmmword
3897 + i.tm.operand_types[op].bitfield.ymmword
3898 + i.tm.operand_types[op].bitfield.zmmword > 1)
3899 {
3900 if (i.types[op].bitfield.zmmword)
c7213af9
L
3901 {
3902 i.tm.opcode_modifier.evex = EVEX512;
3903 break;
3904 }
e771e7c9 3905 else if (i.types[op].bitfield.ymmword)
c7213af9
L
3906 {
3907 i.tm.opcode_modifier.evex = EVEX256;
3908 break;
3909 }
e771e7c9 3910 else if (i.types[op].bitfield.xmmword)
c7213af9
L
3911 {
3912 i.tm.opcode_modifier.evex = EVEX128;
3913 break;
3914 }
625cbd7a
JB
3915 else if (i.broadcast && (int) op == i.broadcast->operand)
3916 {
4a1b91ea 3917 switch (i.broadcast->bytes)
625cbd7a
JB
3918 {
3919 case 64:
3920 i.tm.opcode_modifier.evex = EVEX512;
3921 break;
3922 case 32:
3923 i.tm.opcode_modifier.evex = EVEX256;
3924 break;
3925 case 16:
3926 i.tm.opcode_modifier.evex = EVEX128;
3927 break;
3928 default:
c7213af9 3929 abort ();
625cbd7a 3930 }
c7213af9 3931 break;
625cbd7a 3932 }
e771e7c9 3933 }
c7213af9 3934
56522fc5 3935 if (op >= MAX_OPERANDS)
c7213af9 3936 abort ();
e771e7c9
JB
3937 }
3938
43234a1e
L
3939 switch (i.tm.opcode_modifier.evex)
3940 {
3941 case EVEXLIG: /* LL' is ignored */
3942 vec_length = evexlig << 5;
3943 break;
3944 case EVEX128:
3945 vec_length = 0 << 5;
3946 break;
3947 case EVEX256:
3948 vec_length = 1 << 5;
3949 break;
3950 case EVEX512:
3951 vec_length = 2 << 5;
3952 break;
3953 default:
3954 abort ();
3955 break;
3956 }
3957 i.vex.bytes[3] |= vec_length;
3958 /* Encode the broadcast bit. */
3959 if (i.broadcast)
3960 i.vex.bytes[3] |= 0x10;
3961 }
3962 else
3963 {
3964 if (i.rounding->type != saeonly)
3965 i.vex.bytes[3] |= 0x10 | (i.rounding->type << 5);
3966 else
d3d3c6db 3967 i.vex.bytes[3] |= 0x10 | (evexrcig << 5);
43234a1e
L
3968 }
3969
3970 if (i.mask && i.mask->mask)
3971 i.vex.bytes[3] |= i.mask->mask->reg_num;
3972}
3973
65da13b5
L
3974static void
3975process_immext (void)
3976{
3977 expressionS *exp;
3978
c0f3af97 3979 /* These AMD 3DNow! and SSE2 instructions have an opcode suffix
65da13b5
L
3980 which is coded in the same place as an 8-bit immediate field
3981 would be. Here we fake an 8-bit immediate operand from the
3982 opcode suffix stored in tm.extension_opcode.
3983
c1e679ec 3984 AVX instructions also use this encoding, for some of
c0f3af97 3985 3 argument instructions. */
65da13b5 3986
43234a1e 3987 gas_assert (i.imm_operands <= 1
7ab9ffdd 3988 && (i.operands <= 2
7a8655d2 3989 || (is_any_vex_encoding (&i.tm)
7ab9ffdd 3990 && i.operands <= 4)));
65da13b5
L
3991
3992 exp = &im_expressions[i.imm_operands++];
3993 i.op[i.operands].imms = exp;
3994 i.types[i.operands] = imm8;
3995 i.operands++;
3996 exp->X_op = O_constant;
3997 exp->X_add_number = i.tm.extension_opcode;
3998 i.tm.extension_opcode = None;
3999}
4000
42164a71
L
4001
4002static int
4003check_hle (void)
4004{
4005 switch (i.tm.opcode_modifier.hleprefixok)
4006 {
4007 default:
4008 abort ();
82c2def5 4009 case HLEPrefixNone:
165de32a
L
4010 as_bad (_("invalid instruction `%s' after `%s'"),
4011 i.tm.name, i.hle_prefix);
42164a71 4012 return 0;
82c2def5 4013 case HLEPrefixLock:
42164a71
L
4014 if (i.prefix[LOCK_PREFIX])
4015 return 1;
165de32a 4016 as_bad (_("missing `lock' with `%s'"), i.hle_prefix);
42164a71 4017 return 0;
82c2def5 4018 case HLEPrefixAny:
42164a71 4019 return 1;
82c2def5 4020 case HLEPrefixRelease:
42164a71
L
4021 if (i.prefix[HLE_PREFIX] != XRELEASE_PREFIX_OPCODE)
4022 {
4023 as_bad (_("instruction `%s' after `xacquire' not allowed"),
4024 i.tm.name);
4025 return 0;
4026 }
8dc0818e 4027 if (i.mem_operands == 0 || !(i.flags[i.operands - 1] & Operand_Mem))
42164a71
L
4028 {
4029 as_bad (_("memory destination needed for instruction `%s'"
4030 " after `xrelease'"), i.tm.name);
4031 return 0;
4032 }
4033 return 1;
4034 }
4035}
4036
b6f8c7c4
L
4037/* Try the shortest encoding by shortening operand size. */
4038
4039static void
4040optimize_encoding (void)
4041{
a0a1771e 4042 unsigned int j;
b6f8c7c4
L
4043
4044 if (optimize_for_space
72aea328 4045 && !is_any_vex_encoding (&i.tm)
b6f8c7c4
L
4046 && i.reg_operands == 1
4047 && i.imm_operands == 1
4048 && !i.types[1].bitfield.byte
4049 && i.op[0].imms->X_op == O_constant
4050 && fits_in_imm7 (i.op[0].imms->X_add_number)
72aea328 4051 && (i.tm.base_opcode == 0xa8
b6f8c7c4
L
4052 || (i.tm.base_opcode == 0xf6
4053 && i.tm.extension_opcode == 0x0)))
4054 {
4055 /* Optimize: -Os:
4056 test $imm7, %r64/%r32/%r16 -> test $imm7, %r8
4057 */
4058 unsigned int base_regnum = i.op[1].regs->reg_num;
4059 if (flag_code == CODE_64BIT || base_regnum < 4)
4060 {
4061 i.types[1].bitfield.byte = 1;
4062 /* Ignore the suffix. */
4063 i.suffix = 0;
7697afb6
JB
4064 /* Convert to byte registers. */
4065 if (i.types[1].bitfield.word)
4066 j = 16;
4067 else if (i.types[1].bitfield.dword)
4068 j = 32;
4069 else
4070 j = 48;
4071 if (!(i.op[1].regs->reg_flags & RegRex) && base_regnum < 4)
4072 j += 8;
4073 i.op[1].regs -= j;
b6f8c7c4
L
4074 }
4075 }
4076 else if (flag_code == CODE_64BIT
72aea328 4077 && !is_any_vex_encoding (&i.tm)
d3d50934
L
4078 && ((i.types[1].bitfield.qword
4079 && i.reg_operands == 1
b6f8c7c4
L
4080 && i.imm_operands == 1
4081 && i.op[0].imms->X_op == O_constant
507916b8 4082 && ((i.tm.base_opcode == 0xb8
b6f8c7c4
L
4083 && i.tm.extension_opcode == None
4084 && fits_in_unsigned_long (i.op[0].imms->X_add_number))
4085 || (fits_in_imm31 (i.op[0].imms->X_add_number)
72aea328
JB
4086 && ((i.tm.base_opcode == 0x24
4087 || i.tm.base_opcode == 0xa8)
b6f8c7c4
L
4088 || (i.tm.base_opcode == 0x80
4089 && i.tm.extension_opcode == 0x4)
4090 || ((i.tm.base_opcode == 0xf6
507916b8 4091 || (i.tm.base_opcode | 1) == 0xc7)
b8364fa7
JB
4092 && i.tm.extension_opcode == 0x0)))
4093 || (fits_in_imm7 (i.op[0].imms->X_add_number)
4094 && i.tm.base_opcode == 0x83
4095 && i.tm.extension_opcode == 0x4)))
d3d50934
L
4096 || (i.types[0].bitfield.qword
4097 && ((i.reg_operands == 2
4098 && i.op[0].regs == i.op[1].regs
72aea328
JB
4099 && (i.tm.base_opcode == 0x30
4100 || i.tm.base_opcode == 0x28))
d3d50934
L
4101 || (i.reg_operands == 1
4102 && i.operands == 1
72aea328 4103 && i.tm.base_opcode == 0x30)))))
b6f8c7c4
L
4104 {
4105 /* Optimize: -O:
4106 andq $imm31, %r64 -> andl $imm31, %r32
b8364fa7 4107 andq $imm7, %r64 -> andl $imm7, %r32
b6f8c7c4
L
4108 testq $imm31, %r64 -> testl $imm31, %r32
4109 xorq %r64, %r64 -> xorl %r32, %r32
4110 subq %r64, %r64 -> subl %r32, %r32
4111 movq $imm31, %r64 -> movl $imm31, %r32
4112 movq $imm32, %r64 -> movl $imm32, %r32
4113 */
4114 i.tm.opcode_modifier.norex64 = 1;
507916b8 4115 if (i.tm.base_opcode == 0xb8 || (i.tm.base_opcode | 1) == 0xc7)
b6f8c7c4
L
4116 {
4117 /* Handle
4118 movq $imm31, %r64 -> movl $imm31, %r32
4119 movq $imm32, %r64 -> movl $imm32, %r32
4120 */
4121 i.tm.operand_types[0].bitfield.imm32 = 1;
4122 i.tm.operand_types[0].bitfield.imm32s = 0;
4123 i.tm.operand_types[0].bitfield.imm64 = 0;
4124 i.types[0].bitfield.imm32 = 1;
4125 i.types[0].bitfield.imm32s = 0;
4126 i.types[0].bitfield.imm64 = 0;
4127 i.types[1].bitfield.dword = 1;
4128 i.types[1].bitfield.qword = 0;
507916b8 4129 if ((i.tm.base_opcode | 1) == 0xc7)
b6f8c7c4
L
4130 {
4131 /* Handle
4132 movq $imm31, %r64 -> movl $imm31, %r32
4133 */
507916b8 4134 i.tm.base_opcode = 0xb8;
b6f8c7c4 4135 i.tm.extension_opcode = None;
507916b8 4136 i.tm.opcode_modifier.w = 0;
b6f8c7c4
L
4137 i.tm.opcode_modifier.modrm = 0;
4138 }
4139 }
4140 }
5641ec01
JB
4141 else if (optimize > 1
4142 && !optimize_for_space
72aea328 4143 && !is_any_vex_encoding (&i.tm)
5641ec01
JB
4144 && i.reg_operands == 2
4145 && i.op[0].regs == i.op[1].regs
4146 && ((i.tm.base_opcode & ~(Opcode_D | 1)) == 0x8
4147 || (i.tm.base_opcode & ~(Opcode_D | 1)) == 0x20)
4148 && (flag_code != CODE_64BIT || !i.types[0].bitfield.dword))
4149 {
4150 /* Optimize: -O2:
4151 andb %rN, %rN -> testb %rN, %rN
4152 andw %rN, %rN -> testw %rN, %rN
4153 andq %rN, %rN -> testq %rN, %rN
4154 orb %rN, %rN -> testb %rN, %rN
4155 orw %rN, %rN -> testw %rN, %rN
4156 orq %rN, %rN -> testq %rN, %rN
4157
4158 and outside of 64-bit mode
4159
4160 andl %rN, %rN -> testl %rN, %rN
4161 orl %rN, %rN -> testl %rN, %rN
4162 */
4163 i.tm.base_opcode = 0x84 | (i.tm.base_opcode & 1);
4164 }
99112332 4165 else if (i.reg_operands == 3
b6f8c7c4
L
4166 && i.op[0].regs == i.op[1].regs
4167 && !i.types[2].bitfield.xmmword
4168 && (i.tm.opcode_modifier.vex
7a69eac3 4169 || ((!i.mask || i.mask->zeroing)
b6f8c7c4 4170 && !i.rounding
e771e7c9 4171 && is_evex_encoding (&i.tm)
80c34c38 4172 && (i.vec_encoding != vex_encoding_evex
dd22218c 4173 || cpu_arch_isa_flags.bitfield.cpuavx512vl
80c34c38 4174 || i.tm.cpu_flags.bitfield.cpuavx512vl
7091c612 4175 || (i.tm.operand_types[2].bitfield.zmmword
dd22218c 4176 && i.types[2].bitfield.ymmword))))
b6f8c7c4
L
4177 && ((i.tm.base_opcode == 0x55
4178 || i.tm.base_opcode == 0x6655
4179 || i.tm.base_opcode == 0x66df
4180 || i.tm.base_opcode == 0x57
4181 || i.tm.base_opcode == 0x6657
8305403a
L
4182 || i.tm.base_opcode == 0x66ef
4183 || i.tm.base_opcode == 0x66f8
4184 || i.tm.base_opcode == 0x66f9
4185 || i.tm.base_opcode == 0x66fa
1424ad86
JB
4186 || i.tm.base_opcode == 0x66fb
4187 || i.tm.base_opcode == 0x42
4188 || i.tm.base_opcode == 0x6642
4189 || i.tm.base_opcode == 0x47
4190 || i.tm.base_opcode == 0x6647)
b6f8c7c4
L
4191 && i.tm.extension_opcode == None))
4192 {
99112332 4193 /* Optimize: -O1:
8305403a
L
4194 VOP, one of vandnps, vandnpd, vxorps, vxorpd, vpsubb, vpsubd,
4195 vpsubq and vpsubw:
b6f8c7c4
L
4196 EVEX VOP %zmmM, %zmmM, %zmmN
4197 -> VEX VOP %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4198 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4199 EVEX VOP %ymmM, %ymmM, %ymmN
4200 -> VEX VOP %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4201 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4202 VEX VOP %ymmM, %ymmM, %ymmN
4203 -> VEX VOP %xmmM, %xmmM, %xmmN
4204 VOP, one of vpandn and vpxor:
4205 VEX VOP %ymmM, %ymmM, %ymmN
4206 -> VEX VOP %xmmM, %xmmM, %xmmN
4207 VOP, one of vpandnd and vpandnq:
4208 EVEX VOP %zmmM, %zmmM, %zmmN
4209 -> VEX vpandn %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4210 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4211 EVEX VOP %ymmM, %ymmM, %ymmN
4212 -> VEX vpandn %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4213 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4214 VOP, one of vpxord and vpxorq:
4215 EVEX VOP %zmmM, %zmmM, %zmmN
4216 -> VEX vpxor %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4217 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4218 EVEX VOP %ymmM, %ymmM, %ymmN
4219 -> VEX vpxor %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4220 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
1424ad86
JB
4221 VOP, one of kxord and kxorq:
4222 VEX VOP %kM, %kM, %kN
4223 -> VEX kxorw %kM, %kM, %kN
4224 VOP, one of kandnd and kandnq:
4225 VEX VOP %kM, %kM, %kN
4226 -> VEX kandnw %kM, %kM, %kN
b6f8c7c4 4227 */
e771e7c9 4228 if (is_evex_encoding (&i.tm))
b6f8c7c4 4229 {
7b1d7ca1 4230 if (i.vec_encoding != vex_encoding_evex)
b6f8c7c4
L
4231 {
4232 i.tm.opcode_modifier.vex = VEX128;
4233 i.tm.opcode_modifier.vexw = VEXW0;
4234 i.tm.opcode_modifier.evex = 0;
4235 }
7b1d7ca1 4236 else if (optimize > 1)
dd22218c
L
4237 i.tm.opcode_modifier.evex = EVEX128;
4238 else
4239 return;
b6f8c7c4 4240 }
f74a6307 4241 else if (i.tm.operand_types[0].bitfield.class == RegMask)
1424ad86
JB
4242 {
4243 i.tm.base_opcode &= 0xff;
4244 i.tm.opcode_modifier.vexw = VEXW0;
4245 }
b6f8c7c4
L
4246 else
4247 i.tm.opcode_modifier.vex = VEX128;
4248
4249 if (i.tm.opcode_modifier.vex)
4250 for (j = 0; j < 3; j++)
4251 {
4252 i.types[j].bitfield.xmmword = 1;
4253 i.types[j].bitfield.ymmword = 0;
4254 }
4255 }
392a5972 4256 else if (i.vec_encoding != vex_encoding_evex
97ed31ae 4257 && !i.types[0].bitfield.zmmword
392a5972 4258 && !i.types[1].bitfield.zmmword
97ed31ae 4259 && !i.mask
a0a1771e 4260 && !i.broadcast
97ed31ae 4261 && is_evex_encoding (&i.tm)
392a5972
L
4262 && ((i.tm.base_opcode & ~Opcode_SIMD_IntD) == 0x666f
4263 || (i.tm.base_opcode & ~Opcode_SIMD_IntD) == 0xf36f
a0a1771e
JB
4264 || (i.tm.base_opcode & ~Opcode_SIMD_IntD) == 0xf26f
4265 || (i.tm.base_opcode & ~4) == 0x66db
4266 || (i.tm.base_opcode & ~4) == 0x66eb)
97ed31ae
L
4267 && i.tm.extension_opcode == None)
4268 {
4269 /* Optimize: -O1:
4270 VOP, one of vmovdqa32, vmovdqa64, vmovdqu8, vmovdqu16,
4271 vmovdqu32 and vmovdqu64:
4272 EVEX VOP %xmmM, %xmmN
4273 -> VEX vmovdqa|vmovdqu %xmmM, %xmmN (M and N < 16)
4274 EVEX VOP %ymmM, %ymmN
4275 -> VEX vmovdqa|vmovdqu %ymmM, %ymmN (M and N < 16)
4276 EVEX VOP %xmmM, mem
4277 -> VEX vmovdqa|vmovdqu %xmmM, mem (M < 16)
4278 EVEX VOP %ymmM, mem
4279 -> VEX vmovdqa|vmovdqu %ymmM, mem (M < 16)
4280 EVEX VOP mem, %xmmN
4281 -> VEX mvmovdqa|vmovdquem, %xmmN (N < 16)
4282 EVEX VOP mem, %ymmN
4283 -> VEX vmovdqa|vmovdqu mem, %ymmN (N < 16)
a0a1771e
JB
4284 VOP, one of vpand, vpandn, vpor, vpxor:
4285 EVEX VOP{d,q} %xmmL, %xmmM, %xmmN
4286 -> VEX VOP %xmmL, %xmmM, %xmmN (L, M, and N < 16)
4287 EVEX VOP{d,q} %ymmL, %ymmM, %ymmN
4288 -> VEX VOP %ymmL, %ymmM, %ymmN (L, M, and N < 16)
4289 EVEX VOP{d,q} mem, %xmmM, %xmmN
4290 -> VEX VOP mem, %xmmM, %xmmN (M and N < 16)
4291 EVEX VOP{d,q} mem, %ymmM, %ymmN
4292 -> VEX VOP mem, %ymmM, %ymmN (M and N < 16)
97ed31ae 4293 */
a0a1771e 4294 for (j = 0; j < i.operands; j++)
392a5972
L
4295 if (operand_type_check (i.types[j], disp)
4296 && i.op[j].disps->X_op == O_constant)
4297 {
4298 /* Since the VEX prefix has 2 or 3 bytes, the EVEX prefix
4299 has 4 bytes, EVEX Disp8 has 1 byte and VEX Disp32 has 4
4300 bytes, we choose EVEX Disp8 over VEX Disp32. */
4301 int evex_disp8, vex_disp8;
4302 unsigned int memshift = i.memshift;
4303 offsetT n = i.op[j].disps->X_add_number;
4304
4305 evex_disp8 = fits_in_disp8 (n);
4306 i.memshift = 0;
4307 vex_disp8 = fits_in_disp8 (n);
4308 if (evex_disp8 != vex_disp8)
4309 {
4310 i.memshift = memshift;
4311 return;
4312 }
4313
4314 i.types[j].bitfield.disp8 = vex_disp8;
4315 break;
4316 }
4317 if ((i.tm.base_opcode & ~Opcode_SIMD_IntD) == 0xf26f)
4318 i.tm.base_opcode ^= 0xf36f ^ 0xf26f;
97ed31ae
L
4319 i.tm.opcode_modifier.vex
4320 = i.types[0].bitfield.ymmword ? VEX256 : VEX128;
4321 i.tm.opcode_modifier.vexw = VEXW0;
79dec6b7
JB
4322 /* VPAND, VPOR, and VPXOR are commutative. */
4323 if (i.reg_operands == 3 && i.tm.base_opcode != 0x66df)
4324 i.tm.opcode_modifier.commutative = 1;
97ed31ae
L
4325 i.tm.opcode_modifier.evex = 0;
4326 i.tm.opcode_modifier.masking = 0;
a0a1771e 4327 i.tm.opcode_modifier.broadcast = 0;
97ed31ae
L
4328 i.tm.opcode_modifier.disp8memshift = 0;
4329 i.memshift = 0;
a0a1771e
JB
4330 if (j < i.operands)
4331 i.types[j].bitfield.disp8
4332 = fits_in_disp8 (i.op[j].disps->X_add_number);
97ed31ae 4333 }
b6f8c7c4
L
4334}
4335
ae531041
L
4336/* Return non-zero for load instruction. */
4337
4338static int
4339load_insn_p (void)
4340{
4341 unsigned int dest;
4342 int any_vex_p = is_any_vex_encoding (&i.tm);
4343 unsigned int base_opcode = i.tm.base_opcode | 1;
4344
4345 if (!any_vex_p)
4346 {
4347 /* lea */
4348 if (i.tm.base_opcode == 0x8d)
4349 return 0;
4350
4351 /* pop */
4352 if ((i.tm.base_opcode & ~7) == 0x58
4353 || (i.tm.base_opcode == 0x8f && i.tm.extension_opcode == 0))
4354 return 1;
4355
4356 /* movs, cmps, lods, scas. */
4357 if ((i.tm.base_opcode | 0xb) == 0xaf)
4358 return 1;
4359
4360 /* outs */
4361 if (base_opcode == 0x6f)
4362 return 1;
4363 }
4364
4365 /* No memory operand. */
4366 if (!i.mem_operands)
4367 return 0;
4368
4369 if (any_vex_p)
4370 {
4371 /* vldmxcsr. */
4372 if (i.tm.base_opcode == 0xae
4373 && i.tm.opcode_modifier.vex
4374 && i.tm.opcode_modifier.vexopcode == VEX0F
4375 && i.tm.extension_opcode == 2)
4376 return 1;
4377 }
4378 else
4379 {
4380 /* test, not, neg, mul, imul, div, idiv. */
4381 if ((i.tm.base_opcode == 0xf6 || i.tm.base_opcode == 0xf7)
4382 && i.tm.extension_opcode != 1)
4383 return 1;
4384
4385 /* inc, dec. */
4386 if (base_opcode == 0xff && i.tm.extension_opcode <= 1)
4387 return 1;
4388
4389 /* add, or, adc, sbb, and, sub, xor, cmp. */
4390 if (i.tm.base_opcode >= 0x80 && i.tm.base_opcode <= 0x83)
4391 return 1;
4392
4393 /* bt, bts, btr, btc. */
4394 if (i.tm.base_opcode == 0xfba
4395 && (i.tm.extension_opcode >= 4 && i.tm.extension_opcode <= 7))
4396 return 1;
4397
4398 /* rol, ror, rcl, rcr, shl/sal, shr, sar. */
4399 if ((base_opcode == 0xc1
4400 || (i.tm.base_opcode >= 0xd0 && i.tm.base_opcode <= 0xd3))
4401 && i.tm.extension_opcode != 6)
4402 return 1;
4403
4404 /* cmpxchg8b, cmpxchg16b, xrstors. */
4405 if (i.tm.base_opcode == 0xfc7
4406 && (i.tm.extension_opcode == 1 || i.tm.extension_opcode == 3))
4407 return 1;
4408
4409 /* fxrstor, ldmxcsr, xrstor. */
4410 if (i.tm.base_opcode == 0xfae
4411 && (i.tm.extension_opcode == 1
4412 || i.tm.extension_opcode == 2
4413 || i.tm.extension_opcode == 5))
4414 return 1;
4415
4416 /* lgdt, lidt, lmsw. */
4417 if (i.tm.base_opcode == 0xf01
4418 && (i.tm.extension_opcode == 2
4419 || i.tm.extension_opcode == 3
4420 || i.tm.extension_opcode == 6))
4421 return 1;
4422
4423 /* vmptrld */
4424 if (i.tm.base_opcode == 0xfc7
4425 && i.tm.extension_opcode == 6)
4426 return 1;
4427
4428 /* Check for x87 instructions. */
4429 if (i.tm.base_opcode >= 0xd8 && i.tm.base_opcode <= 0xdf)
4430 {
4431 /* Skip fst, fstp, fstenv, fstcw. */
4432 if (i.tm.base_opcode == 0xd9
4433 && (i.tm.extension_opcode == 2
4434 || i.tm.extension_opcode == 3
4435 || i.tm.extension_opcode == 6
4436 || i.tm.extension_opcode == 7))
4437 return 0;
4438
4439 /* Skip fisttp, fist, fistp, fstp. */
4440 if (i.tm.base_opcode == 0xdb
4441 && (i.tm.extension_opcode == 1
4442 || i.tm.extension_opcode == 2
4443 || i.tm.extension_opcode == 3
4444 || i.tm.extension_opcode == 7))
4445 return 0;
4446
4447 /* Skip fisttp, fst, fstp, fsave, fstsw. */
4448 if (i.tm.base_opcode == 0xdd
4449 && (i.tm.extension_opcode == 1
4450 || i.tm.extension_opcode == 2
4451 || i.tm.extension_opcode == 3
4452 || i.tm.extension_opcode == 6
4453 || i.tm.extension_opcode == 7))
4454 return 0;
4455
4456 /* Skip fisttp, fist, fistp, fbstp, fistp. */
4457 if (i.tm.base_opcode == 0xdf
4458 && (i.tm.extension_opcode == 1
4459 || i.tm.extension_opcode == 2
4460 || i.tm.extension_opcode == 3
4461 || i.tm.extension_opcode == 6
4462 || i.tm.extension_opcode == 7))
4463 return 0;
4464
4465 return 1;
4466 }
4467 }
4468
4469 dest = i.operands - 1;
4470
4471 /* Check fake imm8 operand and 3 source operands. */
4472 if ((i.tm.opcode_modifier.immext
4473 || i.tm.opcode_modifier.vexsources == VEX3SOURCES)
4474 && i.types[dest].bitfield.imm8)
4475 dest--;
4476
4477 /* add, or, adc, sbb, and, sub, xor, cmp, test, xchg, xadd */
4478 if (!any_vex_p
4479 && (base_opcode == 0x1
4480 || base_opcode == 0x9
4481 || base_opcode == 0x11
4482 || base_opcode == 0x19
4483 || base_opcode == 0x21
4484 || base_opcode == 0x29
4485 || base_opcode == 0x31
4486 || base_opcode == 0x39
4487 || (i.tm.base_opcode >= 0x84 && i.tm.base_opcode <= 0x87)
4488 || base_opcode == 0xfc1))
4489 return 1;
4490
4491 /* Check for load instruction. */
4492 return (i.types[dest].bitfield.class != ClassNone
4493 || i.types[dest].bitfield.instance == Accum);
4494}
4495
4496/* Output lfence, 0xfaee8, after instruction. */
4497
4498static void
4499insert_lfence_after (void)
4500{
4501 if (lfence_after_load && load_insn_p ())
4502 {
4503 char *p = frag_more (3);
4504 *p++ = 0xf;
4505 *p++ = 0xae;
4506 *p = 0xe8;
4507 }
4508}
4509
4510/* Output lfence, 0xfaee8, before instruction. */
4511
4512static void
4513insert_lfence_before (void)
4514{
4515 char *p;
4516
4517 if (is_any_vex_encoding (&i.tm))
4518 return;
4519
4520 if (i.tm.base_opcode == 0xff
4521 && (i.tm.extension_opcode == 2 || i.tm.extension_opcode == 4))
4522 {
4523 /* Insert lfence before indirect branch if needed. */
4524
4525 if (lfence_before_indirect_branch == lfence_branch_none)
4526 return;
4527
4528 if (i.operands != 1)
4529 abort ();
4530
4531 if (i.reg_operands == 1)
4532 {
4533 /* Indirect branch via register. Don't insert lfence with
4534 -mlfence-after-load=yes. */
4535 if (lfence_after_load
4536 || lfence_before_indirect_branch == lfence_branch_memory)
4537 return;
4538 }
4539 else if (i.mem_operands == 1
4540 && lfence_before_indirect_branch != lfence_branch_register)
4541 {
4542 as_warn (_("indirect `%s` with memory operand should be avoided"),
4543 i.tm.name);
4544 return;
4545 }
4546 else
4547 return;
4548
4549 if (last_insn.kind != last_insn_other
4550 && last_insn.seg == now_seg)
4551 {
4552 as_warn_where (last_insn.file, last_insn.line,
4553 _("`%s` skips -mlfence-before-indirect-branch on `%s`"),
4554 last_insn.name, i.tm.name);
4555 return;
4556 }
4557
4558 p = frag_more (3);
4559 *p++ = 0xf;
4560 *p++ = 0xae;
4561 *p = 0xe8;
4562 return;
4563 }
4564
4565 /* Output or/not and lfence before ret. */
4566 if (lfence_before_ret != lfence_before_ret_none
4567 && (i.tm.base_opcode == 0xc2
4568 || i.tm.base_opcode == 0xc3
4569 || i.tm.base_opcode == 0xca
4570 || i.tm.base_opcode == 0xcb))
4571 {
4572 if (last_insn.kind != last_insn_other
4573 && last_insn.seg == now_seg)
4574 {
4575 as_warn_where (last_insn.file, last_insn.line,
4576 _("`%s` skips -mlfence-before-ret on `%s`"),
4577 last_insn.name, i.tm.name);
4578 return;
4579 }
4580 if (lfence_before_ret == lfence_before_ret_or)
4581 {
4582 /* orl: 0x830c2400. */
4583 p = frag_more ((flag_code == CODE_64BIT ? 1 : 0) + 4 + 3);
4584 if (flag_code == CODE_64BIT)
4585 *p++ = 0x48;
4586 *p++ = 0x83;
4587 *p++ = 0xc;
4588 *p++ = 0x24;
4589 *p++ = 0x0;
4590 }
4591 else
4592 {
4593 p = frag_more ((flag_code == CODE_64BIT ? 2 : 0) + 6 + 3);
4594 /* notl: 0xf71424. */
4595 if (flag_code == CODE_64BIT)
4596 *p++ = 0x48;
4597 *p++ = 0xf7;
4598 *p++ = 0x14;
4599 *p++ = 0x24;
4600 /* notl: 0xf71424. */
4601 if (flag_code == CODE_64BIT)
4602 *p++ = 0x48;
4603 *p++ = 0xf7;
4604 *p++ = 0x14;
4605 *p++ = 0x24;
4606 }
4607 *p++ = 0xf;
4608 *p++ = 0xae;
4609 *p = 0xe8;
4610 }
4611}
4612
252b5132
RH
4613/* This is the guts of the machine-dependent assembler. LINE points to a
4614 machine dependent instruction. This function is supposed to emit
4615 the frags/bytes it assembles to. */
4616
4617void
65da13b5 4618md_assemble (char *line)
252b5132 4619{
40fb9820 4620 unsigned int j;
83b16ac6 4621 char mnemonic[MAX_MNEM_SIZE], mnem_suffix;
d3ce72d0 4622 const insn_template *t;
252b5132 4623
47926f60 4624 /* Initialize globals. */
252b5132
RH
4625 memset (&i, '\0', sizeof (i));
4626 for (j = 0; j < MAX_OPERANDS; j++)
1ae12ab7 4627 i.reloc[j] = NO_RELOC;
252b5132
RH
4628 memset (disp_expressions, '\0', sizeof (disp_expressions));
4629 memset (im_expressions, '\0', sizeof (im_expressions));
ce8a8b2f 4630 save_stack_p = save_stack;
252b5132
RH
4631
4632 /* First parse an instruction mnemonic & call i386_operand for the operands.
4633 We assume that the scrubber has arranged it so that line[0] is the valid
47926f60 4634 start of a (possibly prefixed) mnemonic. */
252b5132 4635
29b0f896
AM
4636 line = parse_insn (line, mnemonic);
4637 if (line == NULL)
4638 return;
83b16ac6 4639 mnem_suffix = i.suffix;
252b5132 4640
29b0f896 4641 line = parse_operands (line, mnemonic);
ee86248c 4642 this_operand = -1;
8325cc63
JB
4643 xfree (i.memop1_string);
4644 i.memop1_string = NULL;
29b0f896
AM
4645 if (line == NULL)
4646 return;
252b5132 4647
29b0f896
AM
4648 /* Now we've parsed the mnemonic into a set of templates, and have the
4649 operands at hand. */
4650
b630c145
JB
4651 /* All Intel opcodes have reversed operands except for "bound", "enter",
4652 "monitor*", "mwait*", "tpause", and "umwait". We also don't reverse
4653 intersegment "jmp" and "call" instructions with 2 immediate operands so
4654 that the immediate segment precedes the offset, as it does when in AT&T
4655 mode. */
4d456e3d
L
4656 if (intel_syntax
4657 && i.operands > 1
29b0f896 4658 && (strcmp (mnemonic, "bound") != 0)
30123838 4659 && (strcmp (mnemonic, "invlpga") != 0)
eedb0f2c
JB
4660 && (strncmp (mnemonic, "monitor", 7) != 0)
4661 && (strncmp (mnemonic, "mwait", 5) != 0)
b630c145
JB
4662 && (strcmp (mnemonic, "tpause") != 0)
4663 && (strcmp (mnemonic, "umwait") != 0)
40fb9820
L
4664 && !(operand_type_check (i.types[0], imm)
4665 && operand_type_check (i.types[1], imm)))
29b0f896
AM
4666 swap_operands ();
4667
ec56d5c0
JB
4668 /* The order of the immediates should be reversed
4669 for 2 immediates extrq and insertq instructions */
4670 if (i.imm_operands == 2
4671 && (strcmp (mnemonic, "extrq") == 0
4672 || strcmp (mnemonic, "insertq") == 0))
4673 swap_2_operands (0, 1);
4674
29b0f896
AM
4675 if (i.imm_operands)
4676 optimize_imm ();
4677
b300c311
L
4678 /* Don't optimize displacement for movabs since it only takes 64bit
4679 displacement. */
4680 if (i.disp_operands
a501d77e 4681 && i.disp_encoding != disp_encoding_32bit
862be3fb
L
4682 && (flag_code != CODE_64BIT
4683 || strcmp (mnemonic, "movabs") != 0))
4684 optimize_disp ();
29b0f896
AM
4685
4686 /* Next, we find a template that matches the given insn,
4687 making sure the overlap of the given operands types is consistent
4688 with the template operand types. */
252b5132 4689
83b16ac6 4690 if (!(t = match_template (mnem_suffix)))
29b0f896 4691 return;
252b5132 4692
7bab8ab5 4693 if (sse_check != check_none
81f8a913 4694 && !i.tm.opcode_modifier.noavx
6e3e5c9e 4695 && !i.tm.cpu_flags.bitfield.cpuavx
569d50f1 4696 && !i.tm.cpu_flags.bitfield.cpuavx512f
daf50ae7
L
4697 && (i.tm.cpu_flags.bitfield.cpusse
4698 || i.tm.cpu_flags.bitfield.cpusse2
4699 || i.tm.cpu_flags.bitfield.cpusse3
4700 || i.tm.cpu_flags.bitfield.cpussse3
4701 || i.tm.cpu_flags.bitfield.cpusse4_1
6e3e5c9e 4702 || i.tm.cpu_flags.bitfield.cpusse4_2
569d50f1 4703 || i.tm.cpu_flags.bitfield.cpusse4a
6e3e5c9e
JB
4704 || i.tm.cpu_flags.bitfield.cpupclmul
4705 || i.tm.cpu_flags.bitfield.cpuaes
569d50f1 4706 || i.tm.cpu_flags.bitfield.cpusha
6e3e5c9e 4707 || i.tm.cpu_flags.bitfield.cpugfni))
daf50ae7 4708 {
7bab8ab5 4709 (sse_check == check_warning
daf50ae7
L
4710 ? as_warn
4711 : as_bad) (_("SSE instruction `%s' is used"), i.tm.name);
4712 }
4713
40fb9820 4714 if (i.tm.opcode_modifier.fwait)
29b0f896
AM
4715 if (!add_prefix (FWAIT_OPCODE))
4716 return;
252b5132 4717
d5de92cf
L
4718 /* Check if REP prefix is OK. */
4719 if (i.rep_prefix && !i.tm.opcode_modifier.repprefixok)
4720 {
4721 as_bad (_("invalid instruction `%s' after `%s'"),
4722 i.tm.name, i.rep_prefix);
4723 return;
4724 }
4725
c1ba0266
L
4726 /* Check for lock without a lockable instruction. Destination operand
4727 must be memory unless it is xchg (0x86). */
c32fa91d
L
4728 if (i.prefix[LOCK_PREFIX]
4729 && (!i.tm.opcode_modifier.islockable
c1ba0266
L
4730 || i.mem_operands == 0
4731 || (i.tm.base_opcode != 0x86
8dc0818e 4732 && !(i.flags[i.operands - 1] & Operand_Mem))))
c32fa91d
L
4733 {
4734 as_bad (_("expecting lockable instruction after `lock'"));
4735 return;
4736 }
4737
7a8655d2
JB
4738 /* Check for data size prefix on VEX/XOP/EVEX encoded insns. */
4739 if (i.prefix[DATA_PREFIX] && is_any_vex_encoding (&i.tm))
4740 {
4741 as_bad (_("data size prefix invalid with `%s'"), i.tm.name);
4742 return;
4743 }
4744
42164a71 4745 /* Check if HLE prefix is OK. */
165de32a 4746 if (i.hle_prefix && !check_hle ())
42164a71
L
4747 return;
4748
7e8b059b
L
4749 /* Check BND prefix. */
4750 if (i.bnd_prefix && !i.tm.opcode_modifier.bndprefixok)
4751 as_bad (_("expecting valid branch instruction after `bnd'"));
4752
04ef582a 4753 /* Check NOTRACK prefix. */
9fef80d6
L
4754 if (i.notrack_prefix && !i.tm.opcode_modifier.notrackprefixok)
4755 as_bad (_("expecting indirect branch instruction after `notrack'"));
04ef582a 4756
327e8c42
JB
4757 if (i.tm.cpu_flags.bitfield.cpumpx)
4758 {
4759 if (flag_code == CODE_64BIT && i.prefix[ADDR_PREFIX])
4760 as_bad (_("32-bit address isn't allowed in 64-bit MPX instructions."));
4761 else if (flag_code != CODE_16BIT
4762 ? i.prefix[ADDR_PREFIX]
4763 : i.mem_operands && !i.prefix[ADDR_PREFIX])
4764 as_bad (_("16-bit address isn't allowed in MPX instructions"));
4765 }
7e8b059b
L
4766
4767 /* Insert BND prefix. */
76d3a78a
JB
4768 if (add_bnd_prefix && i.tm.opcode_modifier.bndprefixok)
4769 {
4770 if (!i.prefix[BND_PREFIX])
4771 add_prefix (BND_PREFIX_OPCODE);
4772 else if (i.prefix[BND_PREFIX] != BND_PREFIX_OPCODE)
4773 {
4774 as_warn (_("replacing `rep'/`repe' prefix by `bnd'"));
4775 i.prefix[BND_PREFIX] = BND_PREFIX_OPCODE;
4776 }
4777 }
7e8b059b 4778
29b0f896 4779 /* Check string instruction segment overrides. */
51c8edf6 4780 if (i.tm.opcode_modifier.isstring >= IS_STRING_ES_OP0)
29b0f896 4781 {
51c8edf6 4782 gas_assert (i.mem_operands);
29b0f896 4783 if (!check_string ())
5dd0794d 4784 return;
fc0763e6 4785 i.disp_operands = 0;
29b0f896 4786 }
5dd0794d 4787
b6f8c7c4
L
4788 if (optimize && !i.no_optimize && i.tm.opcode_modifier.optimize)
4789 optimize_encoding ();
4790
29b0f896
AM
4791 if (!process_suffix ())
4792 return;
e413e4e9 4793
bc0844ae
L
4794 /* Update operand types. */
4795 for (j = 0; j < i.operands; j++)
4796 i.types[j] = operand_type_and (i.types[j], i.tm.operand_types[j]);
4797
29b0f896
AM
4798 /* Make still unresolved immediate matches conform to size of immediate
4799 given in i.suffix. */
4800 if (!finalize_imm ())
4801 return;
252b5132 4802
40fb9820 4803 if (i.types[0].bitfield.imm1)
29b0f896 4804 i.imm_operands = 0; /* kludge for shift insns. */
252b5132 4805
9afe6eb8
L
4806 /* We only need to check those implicit registers for instructions
4807 with 3 operands or less. */
4808 if (i.operands <= 3)
4809 for (j = 0; j < i.operands; j++)
75e5731b
JB
4810 if (i.types[j].bitfield.instance != InstanceNone
4811 && !i.types[j].bitfield.xmmword)
9afe6eb8 4812 i.reg_operands--;
40fb9820 4813
c0f3af97
L
4814 /* ImmExt should be processed after SSE2AVX. */
4815 if (!i.tm.opcode_modifier.sse2avx
4816 && i.tm.opcode_modifier.immext)
65da13b5 4817 process_immext ();
252b5132 4818
29b0f896
AM
4819 /* For insns with operands there are more diddles to do to the opcode. */
4820 if (i.operands)
4821 {
4822 if (!process_operands ())
4823 return;
4824 }
40fb9820 4825 else if (!quiet_warnings && i.tm.opcode_modifier.ugh)
29b0f896
AM
4826 {
4827 /* UnixWare fsub no args is alias for fsubp, fadd -> faddp, etc. */
4828 as_warn (_("translating to `%sp'"), i.tm.name);
4829 }
252b5132 4830
7a8655d2 4831 if (is_any_vex_encoding (&i.tm))
9e5e5283 4832 {
c1dc7af5 4833 if (!cpu_arch_flags.bitfield.cpui286)
9e5e5283 4834 {
c1dc7af5 4835 as_bad (_("instruction `%s' isn't supported outside of protected mode."),
9e5e5283
L
4836 i.tm.name);
4837 return;
4838 }
c0f3af97 4839
9e5e5283
L
4840 if (i.tm.opcode_modifier.vex)
4841 build_vex_prefix (t);
4842 else
4843 build_evex_prefix ();
4844 }
43234a1e 4845
5dd85c99
SP
4846 /* Handle conversion of 'int $3' --> special int3 insn. XOP or FMA4
4847 instructions may define INT_OPCODE as well, so avoid this corner
4848 case for those instructions that use MODRM. */
4849 if (i.tm.base_opcode == INT_OPCODE
a6461c02
SP
4850 && !i.tm.opcode_modifier.modrm
4851 && i.op[0].imms->X_add_number == 3)
29b0f896
AM
4852 {
4853 i.tm.base_opcode = INT3_OPCODE;
4854 i.imm_operands = 0;
4855 }
252b5132 4856
0cfa3eb3
JB
4857 if ((i.tm.opcode_modifier.jump == JUMP
4858 || i.tm.opcode_modifier.jump == JUMP_BYTE
4859 || i.tm.opcode_modifier.jump == JUMP_DWORD)
29b0f896
AM
4860 && i.op[0].disps->X_op == O_constant)
4861 {
4862 /* Convert "jmp constant" (and "call constant") to a jump (call) to
4863 the absolute address given by the constant. Since ix86 jumps and
4864 calls are pc relative, we need to generate a reloc. */
4865 i.op[0].disps->X_add_symbol = &abs_symbol;
4866 i.op[0].disps->X_op = O_symbol;
4867 }
252b5132 4868
29b0f896
AM
4869 /* For 8 bit registers we need an empty rex prefix. Also if the
4870 instruction already has a prefix, we need to convert old
4871 registers to new ones. */
773f551c 4872
bab6aec1 4873 if ((i.types[0].bitfield.class == Reg && i.types[0].bitfield.byte
29b0f896 4874 && (i.op[0].regs->reg_flags & RegRex64) != 0)
bab6aec1 4875 || (i.types[1].bitfield.class == Reg && i.types[1].bitfield.byte
29b0f896 4876 && (i.op[1].regs->reg_flags & RegRex64) != 0)
bab6aec1
JB
4877 || (((i.types[0].bitfield.class == Reg && i.types[0].bitfield.byte)
4878 || (i.types[1].bitfield.class == Reg && i.types[1].bitfield.byte))
29b0f896
AM
4879 && i.rex != 0))
4880 {
4881 int x;
726c5dcd 4882
29b0f896
AM
4883 i.rex |= REX_OPCODE;
4884 for (x = 0; x < 2; x++)
4885 {
4886 /* Look for 8 bit operand that uses old registers. */
bab6aec1 4887 if (i.types[x].bitfield.class == Reg && i.types[x].bitfield.byte
29b0f896 4888 && (i.op[x].regs->reg_flags & RegRex64) == 0)
773f551c 4889 {
3f93af61 4890 gas_assert (!(i.op[x].regs->reg_flags & RegRex));
29b0f896
AM
4891 /* In case it is "hi" register, give up. */
4892 if (i.op[x].regs->reg_num > 3)
a540244d 4893 as_bad (_("can't encode register '%s%s' in an "
4eed87de 4894 "instruction requiring REX prefix."),
a540244d 4895 register_prefix, i.op[x].regs->reg_name);
773f551c 4896
29b0f896
AM
4897 /* Otherwise it is equivalent to the extended register.
4898 Since the encoding doesn't change this is merely
4899 cosmetic cleanup for debug output. */
4900
4901 i.op[x].regs = i.op[x].regs + 8;
773f551c 4902 }
29b0f896
AM
4903 }
4904 }
773f551c 4905
6b6b6807
L
4906 if (i.rex == 0 && i.rex_encoding)
4907 {
4908 /* Check if we can add a REX_OPCODE byte. Look for 8 bit operand
3f93af61 4909 that uses legacy register. If it is "hi" register, don't add
6b6b6807
L
4910 the REX_OPCODE byte. */
4911 int x;
4912 for (x = 0; x < 2; x++)
bab6aec1 4913 if (i.types[x].bitfield.class == Reg
6b6b6807
L
4914 && i.types[x].bitfield.byte
4915 && (i.op[x].regs->reg_flags & RegRex64) == 0
4916 && i.op[x].regs->reg_num > 3)
4917 {
3f93af61 4918 gas_assert (!(i.op[x].regs->reg_flags & RegRex));
6b6b6807
L
4919 i.rex_encoding = FALSE;
4920 break;
4921 }
4922
4923 if (i.rex_encoding)
4924 i.rex = REX_OPCODE;
4925 }
4926
7ab9ffdd 4927 if (i.rex != 0)
29b0f896
AM
4928 add_prefix (REX_OPCODE | i.rex);
4929
ae531041
L
4930 insert_lfence_before ();
4931
29b0f896
AM
4932 /* We are ready to output the insn. */
4933 output_insn ();
e379e5f3 4934
ae531041
L
4935 insert_lfence_after ();
4936
e379e5f3
L
4937 last_insn.seg = now_seg;
4938
4939 if (i.tm.opcode_modifier.isprefix)
4940 {
4941 last_insn.kind = last_insn_prefix;
4942 last_insn.name = i.tm.name;
4943 last_insn.file = as_where (&last_insn.line);
4944 }
4945 else
4946 last_insn.kind = last_insn_other;
29b0f896
AM
4947}
4948
4949static char *
e3bb37b5 4950parse_insn (char *line, char *mnemonic)
29b0f896
AM
4951{
4952 char *l = line;
4953 char *token_start = l;
4954 char *mnem_p;
5c6af06e 4955 int supported;
d3ce72d0 4956 const insn_template *t;
b6169b20 4957 char *dot_p = NULL;
29b0f896 4958
29b0f896
AM
4959 while (1)
4960 {
4961 mnem_p = mnemonic;
4962 while ((*mnem_p = mnemonic_chars[(unsigned char) *l]) != 0)
4963 {
b6169b20
L
4964 if (*mnem_p == '.')
4965 dot_p = mnem_p;
29b0f896
AM
4966 mnem_p++;
4967 if (mnem_p >= mnemonic + MAX_MNEM_SIZE)
45288df1 4968 {
29b0f896
AM
4969 as_bad (_("no such instruction: `%s'"), token_start);
4970 return NULL;
4971 }
4972 l++;
4973 }
4974 if (!is_space_char (*l)
4975 && *l != END_OF_INSN
e44823cf
JB
4976 && (intel_syntax
4977 || (*l != PREFIX_SEPARATOR
4978 && *l != ',')))
29b0f896
AM
4979 {
4980 as_bad (_("invalid character %s in mnemonic"),
4981 output_invalid (*l));
4982 return NULL;
4983 }
4984 if (token_start == l)
4985 {
e44823cf 4986 if (!intel_syntax && *l == PREFIX_SEPARATOR)
29b0f896
AM
4987 as_bad (_("expecting prefix; got nothing"));
4988 else
4989 as_bad (_("expecting mnemonic; got nothing"));
4990 return NULL;
4991 }
45288df1 4992
29b0f896 4993 /* Look up instruction (or prefix) via hash table. */
d3ce72d0 4994 current_templates = (const templates *) hash_find (op_hash, mnemonic);
47926f60 4995
29b0f896
AM
4996 if (*l != END_OF_INSN
4997 && (!is_space_char (*l) || l[1] != END_OF_INSN)
4998 && current_templates
40fb9820 4999 && current_templates->start->opcode_modifier.isprefix)
29b0f896 5000 {
c6fb90c8 5001 if (!cpu_flags_check_cpu64 (current_templates->start->cpu_flags))
2dd88dca
JB
5002 {
5003 as_bad ((flag_code != CODE_64BIT
5004 ? _("`%s' is only supported in 64-bit mode")
5005 : _("`%s' is not supported in 64-bit mode")),
5006 current_templates->start->name);
5007 return NULL;
5008 }
29b0f896
AM
5009 /* If we are in 16-bit mode, do not allow addr16 or data16.
5010 Similarly, in 32-bit mode, do not allow addr32 or data32. */
673fe0f0
JB
5011 if ((current_templates->start->opcode_modifier.size == SIZE16
5012 || current_templates->start->opcode_modifier.size == SIZE32)
29b0f896 5013 && flag_code != CODE_64BIT
673fe0f0 5014 && ((current_templates->start->opcode_modifier.size == SIZE32)
29b0f896
AM
5015 ^ (flag_code == CODE_16BIT)))
5016 {
5017 as_bad (_("redundant %s prefix"),
5018 current_templates->start->name);
5019 return NULL;
45288df1 5020 }
86fa6981 5021 if (current_templates->start->opcode_length == 0)
29b0f896 5022 {
86fa6981
L
5023 /* Handle pseudo prefixes. */
5024 switch (current_templates->start->base_opcode)
5025 {
5026 case 0x0:
5027 /* {disp8} */
5028 i.disp_encoding = disp_encoding_8bit;
5029 break;
5030 case 0x1:
5031 /* {disp32} */
5032 i.disp_encoding = disp_encoding_32bit;
5033 break;
5034 case 0x2:
5035 /* {load} */
5036 i.dir_encoding = dir_encoding_load;
5037 break;
5038 case 0x3:
5039 /* {store} */
5040 i.dir_encoding = dir_encoding_store;
5041 break;
5042 case 0x4:
42e04b36
L
5043 /* {vex} */
5044 i.vec_encoding = vex_encoding_vex;
86fa6981
L
5045 break;
5046 case 0x5:
5047 /* {vex3} */
5048 i.vec_encoding = vex_encoding_vex3;
5049 break;
5050 case 0x6:
5051 /* {evex} */
5052 i.vec_encoding = vex_encoding_evex;
5053 break;
6b6b6807
L
5054 case 0x7:
5055 /* {rex} */
5056 i.rex_encoding = TRUE;
5057 break;
b6f8c7c4
L
5058 case 0x8:
5059 /* {nooptimize} */
5060 i.no_optimize = TRUE;
5061 break;
86fa6981
L
5062 default:
5063 abort ();
5064 }
5065 }
5066 else
5067 {
5068 /* Add prefix, checking for repeated prefixes. */
4e9ac44a 5069 switch (add_prefix (current_templates->start->base_opcode))
86fa6981 5070 {
4e9ac44a
L
5071 case PREFIX_EXIST:
5072 return NULL;
5073 case PREFIX_DS:
d777820b 5074 if (current_templates->start->cpu_flags.bitfield.cpuibt)
4e9ac44a
L
5075 i.notrack_prefix = current_templates->start->name;
5076 break;
5077 case PREFIX_REP:
5078 if (current_templates->start->cpu_flags.bitfield.cpuhle)
5079 i.hle_prefix = current_templates->start->name;
5080 else if (current_templates->start->cpu_flags.bitfield.cpumpx)
5081 i.bnd_prefix = current_templates->start->name;
5082 else
5083 i.rep_prefix = current_templates->start->name;
5084 break;
5085 default:
5086 break;
86fa6981 5087 }
29b0f896
AM
5088 }
5089 /* Skip past PREFIX_SEPARATOR and reset token_start. */
5090 token_start = ++l;
5091 }
5092 else
5093 break;
5094 }
45288df1 5095
30a55f88 5096 if (!current_templates)
b6169b20 5097 {
07d5e953
JB
5098 /* Deprecated functionality (new code should use pseudo-prefixes instead):
5099 Check if we should swap operand or force 32bit displacement in
f8a5c266 5100 encoding. */
30a55f88 5101 if (mnem_p - 2 == dot_p && dot_p[1] == 's')
64c49ab3 5102 i.dir_encoding = dir_encoding_swap;
8d63c93e 5103 else if (mnem_p - 3 == dot_p
a501d77e
L
5104 && dot_p[1] == 'd'
5105 && dot_p[2] == '8')
5106 i.disp_encoding = disp_encoding_8bit;
8d63c93e 5107 else if (mnem_p - 4 == dot_p
f8a5c266
L
5108 && dot_p[1] == 'd'
5109 && dot_p[2] == '3'
5110 && dot_p[3] == '2')
a501d77e 5111 i.disp_encoding = disp_encoding_32bit;
30a55f88
L
5112 else
5113 goto check_suffix;
5114 mnem_p = dot_p;
5115 *dot_p = '\0';
d3ce72d0 5116 current_templates = (const templates *) hash_find (op_hash, mnemonic);
b6169b20
L
5117 }
5118
29b0f896
AM
5119 if (!current_templates)
5120 {
dc1e8a47 5121 check_suffix:
1c529385 5122 if (mnem_p > mnemonic)
29b0f896 5123 {
1c529385
LH
5124 /* See if we can get a match by trimming off a suffix. */
5125 switch (mnem_p[-1])
29b0f896 5126 {
1c529385
LH
5127 case WORD_MNEM_SUFFIX:
5128 if (intel_syntax && (intel_float_operand (mnemonic) & 2))
29b0f896
AM
5129 i.suffix = SHORT_MNEM_SUFFIX;
5130 else
1c529385
LH
5131 /* Fall through. */
5132 case BYTE_MNEM_SUFFIX:
5133 case QWORD_MNEM_SUFFIX:
5134 i.suffix = mnem_p[-1];
29b0f896 5135 mnem_p[-1] = '\0';
d3ce72d0 5136 current_templates = (const templates *) hash_find (op_hash,
1c529385
LH
5137 mnemonic);
5138 break;
5139 case SHORT_MNEM_SUFFIX:
5140 case LONG_MNEM_SUFFIX:
5141 if (!intel_syntax)
5142 {
5143 i.suffix = mnem_p[-1];
5144 mnem_p[-1] = '\0';
5145 current_templates = (const templates *) hash_find (op_hash,
5146 mnemonic);
5147 }
5148 break;
5149
5150 /* Intel Syntax. */
5151 case 'd':
5152 if (intel_syntax)
5153 {
5154 if (intel_float_operand (mnemonic) == 1)
5155 i.suffix = SHORT_MNEM_SUFFIX;
5156 else
5157 i.suffix = LONG_MNEM_SUFFIX;
5158 mnem_p[-1] = '\0';
5159 current_templates = (const templates *) hash_find (op_hash,
5160 mnemonic);
5161 }
5162 break;
29b0f896 5163 }
29b0f896 5164 }
1c529385 5165
29b0f896
AM
5166 if (!current_templates)
5167 {
5168 as_bad (_("no such instruction: `%s'"), token_start);
5169 return NULL;
5170 }
5171 }
252b5132 5172
0cfa3eb3
JB
5173 if (current_templates->start->opcode_modifier.jump == JUMP
5174 || current_templates->start->opcode_modifier.jump == JUMP_BYTE)
29b0f896
AM
5175 {
5176 /* Check for a branch hint. We allow ",pt" and ",pn" for
5177 predict taken and predict not taken respectively.
5178 I'm not sure that branch hints actually do anything on loop
5179 and jcxz insns (JumpByte) for current Pentium4 chips. They
5180 may work in the future and it doesn't hurt to accept them
5181 now. */
5182 if (l[0] == ',' && l[1] == 'p')
5183 {
5184 if (l[2] == 't')
5185 {
5186 if (!add_prefix (DS_PREFIX_OPCODE))
5187 return NULL;
5188 l += 3;
5189 }
5190 else if (l[2] == 'n')
5191 {
5192 if (!add_prefix (CS_PREFIX_OPCODE))
5193 return NULL;
5194 l += 3;
5195 }
5196 }
5197 }
5198 /* Any other comma loses. */
5199 if (*l == ',')
5200 {
5201 as_bad (_("invalid character %s in mnemonic"),
5202 output_invalid (*l));
5203 return NULL;
5204 }
252b5132 5205
29b0f896 5206 /* Check if instruction is supported on specified architecture. */
5c6af06e
JB
5207 supported = 0;
5208 for (t = current_templates->start; t < current_templates->end; ++t)
5209 {
c0f3af97
L
5210 supported |= cpu_flags_match (t);
5211 if (supported == CPU_FLAGS_PERFECT_MATCH)
548d0ee6
JB
5212 {
5213 if (!cpu_arch_flags.bitfield.cpui386 && (flag_code != CODE_16BIT))
5214 as_warn (_("use .code16 to ensure correct addressing mode"));
3629bb00 5215
548d0ee6
JB
5216 return l;
5217 }
29b0f896 5218 }
3629bb00 5219
548d0ee6
JB
5220 if (!(supported & CPU_FLAGS_64BIT_MATCH))
5221 as_bad (flag_code == CODE_64BIT
5222 ? _("`%s' is not supported in 64-bit mode")
5223 : _("`%s' is only supported in 64-bit mode"),
5224 current_templates->start->name);
5225 else
5226 as_bad (_("`%s' is not supported on `%s%s'"),
5227 current_templates->start->name,
5228 cpu_arch_name ? cpu_arch_name : default_arch,
5229 cpu_sub_arch_name ? cpu_sub_arch_name : "");
252b5132 5230
548d0ee6 5231 return NULL;
29b0f896 5232}
252b5132 5233
29b0f896 5234static char *
e3bb37b5 5235parse_operands (char *l, const char *mnemonic)
29b0f896
AM
5236{
5237 char *token_start;
3138f287 5238
29b0f896
AM
5239 /* 1 if operand is pending after ','. */
5240 unsigned int expecting_operand = 0;
252b5132 5241
29b0f896
AM
5242 /* Non-zero if operand parens not balanced. */
5243 unsigned int paren_not_balanced;
5244
5245 while (*l != END_OF_INSN)
5246 {
5247 /* Skip optional white space before operand. */
5248 if (is_space_char (*l))
5249 ++l;
d02603dc 5250 if (!is_operand_char (*l) && *l != END_OF_INSN && *l != '"')
29b0f896
AM
5251 {
5252 as_bad (_("invalid character %s before operand %d"),
5253 output_invalid (*l),
5254 i.operands + 1);
5255 return NULL;
5256 }
d02603dc 5257 token_start = l; /* After white space. */
29b0f896
AM
5258 paren_not_balanced = 0;
5259 while (paren_not_balanced || *l != ',')
5260 {
5261 if (*l == END_OF_INSN)
5262 {
5263 if (paren_not_balanced)
5264 {
5265 if (!intel_syntax)
5266 as_bad (_("unbalanced parenthesis in operand %d."),
5267 i.operands + 1);
5268 else
5269 as_bad (_("unbalanced brackets in operand %d."),
5270 i.operands + 1);
5271 return NULL;
5272 }
5273 else
5274 break; /* we are done */
5275 }
d02603dc 5276 else if (!is_operand_char (*l) && !is_space_char (*l) && *l != '"')
29b0f896
AM
5277 {
5278 as_bad (_("invalid character %s in operand %d"),
5279 output_invalid (*l),
5280 i.operands + 1);
5281 return NULL;
5282 }
5283 if (!intel_syntax)
5284 {
5285 if (*l == '(')
5286 ++paren_not_balanced;
5287 if (*l == ')')
5288 --paren_not_balanced;
5289 }
5290 else
5291 {
5292 if (*l == '[')
5293 ++paren_not_balanced;
5294 if (*l == ']')
5295 --paren_not_balanced;
5296 }
5297 l++;
5298 }
5299 if (l != token_start)
5300 { /* Yes, we've read in another operand. */
5301 unsigned int operand_ok;
5302 this_operand = i.operands++;
5303 if (i.operands > MAX_OPERANDS)
5304 {
5305 as_bad (_("spurious operands; (%d operands/instruction max)"),
5306 MAX_OPERANDS);
5307 return NULL;
5308 }
9d46ce34 5309 i.types[this_operand].bitfield.unspecified = 1;
29b0f896
AM
5310 /* Now parse operand adding info to 'i' as we go along. */
5311 END_STRING_AND_SAVE (l);
5312
1286ab78
L
5313 if (i.mem_operands > 1)
5314 {
5315 as_bad (_("too many memory references for `%s'"),
5316 mnemonic);
5317 return 0;
5318 }
5319
29b0f896
AM
5320 if (intel_syntax)
5321 operand_ok =
5322 i386_intel_operand (token_start,
5323 intel_float_operand (mnemonic));
5324 else
a7619375 5325 operand_ok = i386_att_operand (token_start);
29b0f896
AM
5326
5327 RESTORE_END_STRING (l);
5328 if (!operand_ok)
5329 return NULL;
5330 }
5331 else
5332 {
5333 if (expecting_operand)
5334 {
5335 expecting_operand_after_comma:
5336 as_bad (_("expecting operand after ','; got nothing"));
5337 return NULL;
5338 }
5339 if (*l == ',')
5340 {
5341 as_bad (_("expecting operand before ','; got nothing"));
5342 return NULL;
5343 }
5344 }
7f3f1ea2 5345
29b0f896
AM
5346 /* Now *l must be either ',' or END_OF_INSN. */
5347 if (*l == ',')
5348 {
5349 if (*++l == END_OF_INSN)
5350 {
5351 /* Just skip it, if it's \n complain. */
5352 goto expecting_operand_after_comma;
5353 }
5354 expecting_operand = 1;
5355 }
5356 }
5357 return l;
5358}
7f3f1ea2 5359
050dfa73 5360static void
4d456e3d 5361swap_2_operands (int xchg1, int xchg2)
050dfa73
MM
5362{
5363 union i386_op temp_op;
40fb9820 5364 i386_operand_type temp_type;
c48dadc9 5365 unsigned int temp_flags;
050dfa73 5366 enum bfd_reloc_code_real temp_reloc;
4eed87de 5367
050dfa73
MM
5368 temp_type = i.types[xchg2];
5369 i.types[xchg2] = i.types[xchg1];
5370 i.types[xchg1] = temp_type;
c48dadc9
JB
5371
5372 temp_flags = i.flags[xchg2];
5373 i.flags[xchg2] = i.flags[xchg1];
5374 i.flags[xchg1] = temp_flags;
5375
050dfa73
MM
5376 temp_op = i.op[xchg2];
5377 i.op[xchg2] = i.op[xchg1];
5378 i.op[xchg1] = temp_op;
c48dadc9 5379
050dfa73
MM
5380 temp_reloc = i.reloc[xchg2];
5381 i.reloc[xchg2] = i.reloc[xchg1];
5382 i.reloc[xchg1] = temp_reloc;
43234a1e
L
5383
5384 if (i.mask)
5385 {
5386 if (i.mask->operand == xchg1)
5387 i.mask->operand = xchg2;
5388 else if (i.mask->operand == xchg2)
5389 i.mask->operand = xchg1;
5390 }
5391 if (i.broadcast)
5392 {
5393 if (i.broadcast->operand == xchg1)
5394 i.broadcast->operand = xchg2;
5395 else if (i.broadcast->operand == xchg2)
5396 i.broadcast->operand = xchg1;
5397 }
5398 if (i.rounding)
5399 {
5400 if (i.rounding->operand == xchg1)
5401 i.rounding->operand = xchg2;
5402 else if (i.rounding->operand == xchg2)
5403 i.rounding->operand = xchg1;
5404 }
050dfa73
MM
5405}
5406
29b0f896 5407static void
e3bb37b5 5408swap_operands (void)
29b0f896 5409{
b7c61d9a 5410 switch (i.operands)
050dfa73 5411 {
c0f3af97 5412 case 5:
b7c61d9a 5413 case 4:
4d456e3d 5414 swap_2_operands (1, i.operands - 2);
1a0670f3 5415 /* Fall through. */
b7c61d9a
L
5416 case 3:
5417 case 2:
4d456e3d 5418 swap_2_operands (0, i.operands - 1);
b7c61d9a
L
5419 break;
5420 default:
5421 abort ();
29b0f896 5422 }
29b0f896
AM
5423
5424 if (i.mem_operands == 2)
5425 {
5426 const seg_entry *temp_seg;
5427 temp_seg = i.seg[0];
5428 i.seg[0] = i.seg[1];
5429 i.seg[1] = temp_seg;
5430 }
5431}
252b5132 5432
29b0f896
AM
5433/* Try to ensure constant immediates are represented in the smallest
5434 opcode possible. */
5435static void
e3bb37b5 5436optimize_imm (void)
29b0f896
AM
5437{
5438 char guess_suffix = 0;
5439 int op;
252b5132 5440
29b0f896
AM
5441 if (i.suffix)
5442 guess_suffix = i.suffix;
5443 else if (i.reg_operands)
5444 {
5445 /* Figure out a suffix from the last register operand specified.
75e5731b
JB
5446 We can't do this properly yet, i.e. excluding special register
5447 instances, but the following works for instructions with
5448 immediates. In any case, we can't set i.suffix yet. */
29b0f896 5449 for (op = i.operands; --op >= 0;)
bab6aec1
JB
5450 if (i.types[op].bitfield.class != Reg)
5451 continue;
5452 else if (i.types[op].bitfield.byte)
7ab9ffdd 5453 {
40fb9820
L
5454 guess_suffix = BYTE_MNEM_SUFFIX;
5455 break;
5456 }
bab6aec1 5457 else if (i.types[op].bitfield.word)
252b5132 5458 {
40fb9820
L
5459 guess_suffix = WORD_MNEM_SUFFIX;
5460 break;
5461 }
bab6aec1 5462 else if (i.types[op].bitfield.dword)
40fb9820
L
5463 {
5464 guess_suffix = LONG_MNEM_SUFFIX;
5465 break;
5466 }
bab6aec1 5467 else if (i.types[op].bitfield.qword)
40fb9820
L
5468 {
5469 guess_suffix = QWORD_MNEM_SUFFIX;
29b0f896 5470 break;
252b5132 5471 }
29b0f896
AM
5472 }
5473 else if ((flag_code == CODE_16BIT) ^ (i.prefix[DATA_PREFIX] != 0))
5474 guess_suffix = WORD_MNEM_SUFFIX;
5475
5476 for (op = i.operands; --op >= 0;)
40fb9820 5477 if (operand_type_check (i.types[op], imm))
29b0f896
AM
5478 {
5479 switch (i.op[op].imms->X_op)
252b5132 5480 {
29b0f896
AM
5481 case O_constant:
5482 /* If a suffix is given, this operand may be shortened. */
5483 switch (guess_suffix)
252b5132 5484 {
29b0f896 5485 case LONG_MNEM_SUFFIX:
40fb9820
L
5486 i.types[op].bitfield.imm32 = 1;
5487 i.types[op].bitfield.imm64 = 1;
29b0f896
AM
5488 break;
5489 case WORD_MNEM_SUFFIX:
40fb9820
L
5490 i.types[op].bitfield.imm16 = 1;
5491 i.types[op].bitfield.imm32 = 1;
5492 i.types[op].bitfield.imm32s = 1;
5493 i.types[op].bitfield.imm64 = 1;
29b0f896
AM
5494 break;
5495 case BYTE_MNEM_SUFFIX:
40fb9820
L
5496 i.types[op].bitfield.imm8 = 1;
5497 i.types[op].bitfield.imm8s = 1;
5498 i.types[op].bitfield.imm16 = 1;
5499 i.types[op].bitfield.imm32 = 1;
5500 i.types[op].bitfield.imm32s = 1;
5501 i.types[op].bitfield.imm64 = 1;
29b0f896 5502 break;
252b5132 5503 }
252b5132 5504
29b0f896
AM
5505 /* If this operand is at most 16 bits, convert it
5506 to a signed 16 bit number before trying to see
5507 whether it will fit in an even smaller size.
5508 This allows a 16-bit operand such as $0xffe0 to
5509 be recognised as within Imm8S range. */
40fb9820 5510 if ((i.types[op].bitfield.imm16)
29b0f896 5511 && (i.op[op].imms->X_add_number & ~(offsetT) 0xffff) == 0)
252b5132 5512 {
29b0f896
AM
5513 i.op[op].imms->X_add_number =
5514 (((i.op[op].imms->X_add_number & 0xffff) ^ 0x8000) - 0x8000);
5515 }
a28def75
L
5516#ifdef BFD64
5517 /* Store 32-bit immediate in 64-bit for 64-bit BFD. */
40fb9820 5518 if ((i.types[op].bitfield.imm32)
29b0f896
AM
5519 && ((i.op[op].imms->X_add_number & ~(((offsetT) 2 << 31) - 1))
5520 == 0))
5521 {
5522 i.op[op].imms->X_add_number = ((i.op[op].imms->X_add_number
5523 ^ ((offsetT) 1 << 31))
5524 - ((offsetT) 1 << 31));
5525 }
a28def75 5526#endif
40fb9820 5527 i.types[op]
c6fb90c8
L
5528 = operand_type_or (i.types[op],
5529 smallest_imm_type (i.op[op].imms->X_add_number));
252b5132 5530
29b0f896
AM
5531 /* We must avoid matching of Imm32 templates when 64bit
5532 only immediate is available. */
5533 if (guess_suffix == QWORD_MNEM_SUFFIX)
40fb9820 5534 i.types[op].bitfield.imm32 = 0;
29b0f896 5535 break;
252b5132 5536
29b0f896
AM
5537 case O_absent:
5538 case O_register:
5539 abort ();
5540
5541 /* Symbols and expressions. */
5542 default:
9cd96992
JB
5543 /* Convert symbolic operand to proper sizes for matching, but don't
5544 prevent matching a set of insns that only supports sizes other
5545 than those matching the insn suffix. */
5546 {
40fb9820 5547 i386_operand_type mask, allowed;
d3ce72d0 5548 const insn_template *t;
9cd96992 5549
0dfbf9d7
L
5550 operand_type_set (&mask, 0);
5551 operand_type_set (&allowed, 0);
40fb9820 5552
4eed87de
AM
5553 for (t = current_templates->start;
5554 t < current_templates->end;
5555 ++t)
bab6aec1
JB
5556 {
5557 allowed = operand_type_or (allowed, t->operand_types[op]);
5558 allowed = operand_type_and (allowed, anyimm);
5559 }
9cd96992
JB
5560 switch (guess_suffix)
5561 {
5562 case QWORD_MNEM_SUFFIX:
40fb9820
L
5563 mask.bitfield.imm64 = 1;
5564 mask.bitfield.imm32s = 1;
9cd96992
JB
5565 break;
5566 case LONG_MNEM_SUFFIX:
40fb9820 5567 mask.bitfield.imm32 = 1;
9cd96992
JB
5568 break;
5569 case WORD_MNEM_SUFFIX:
40fb9820 5570 mask.bitfield.imm16 = 1;
9cd96992
JB
5571 break;
5572 case BYTE_MNEM_SUFFIX:
40fb9820 5573 mask.bitfield.imm8 = 1;
9cd96992
JB
5574 break;
5575 default:
9cd96992
JB
5576 break;
5577 }
c6fb90c8 5578 allowed = operand_type_and (mask, allowed);
0dfbf9d7 5579 if (!operand_type_all_zero (&allowed))
c6fb90c8 5580 i.types[op] = operand_type_and (i.types[op], mask);
9cd96992 5581 }
29b0f896 5582 break;
252b5132 5583 }
29b0f896
AM
5584 }
5585}
47926f60 5586
29b0f896
AM
5587/* Try to use the smallest displacement type too. */
5588static void
e3bb37b5 5589optimize_disp (void)
29b0f896
AM
5590{
5591 int op;
3e73aa7c 5592
29b0f896 5593 for (op = i.operands; --op >= 0;)
40fb9820 5594 if (operand_type_check (i.types[op], disp))
252b5132 5595 {
b300c311 5596 if (i.op[op].disps->X_op == O_constant)
252b5132 5597 {
91d6fa6a 5598 offsetT op_disp = i.op[op].disps->X_add_number;
29b0f896 5599
40fb9820 5600 if (i.types[op].bitfield.disp16
91d6fa6a 5601 && (op_disp & ~(offsetT) 0xffff) == 0)
b300c311
L
5602 {
5603 /* If this operand is at most 16 bits, convert
5604 to a signed 16 bit number and don't use 64bit
5605 displacement. */
91d6fa6a 5606 op_disp = (((op_disp & 0xffff) ^ 0x8000) - 0x8000);
40fb9820 5607 i.types[op].bitfield.disp64 = 0;
b300c311 5608 }
a28def75
L
5609#ifdef BFD64
5610 /* Optimize 64-bit displacement to 32-bit for 64-bit BFD. */
40fb9820 5611 if (i.types[op].bitfield.disp32
91d6fa6a 5612 && (op_disp & ~(((offsetT) 2 << 31) - 1)) == 0)
b300c311
L
5613 {
5614 /* If this operand is at most 32 bits, convert
5615 to a signed 32 bit number and don't use 64bit
5616 displacement. */
91d6fa6a
NC
5617 op_disp &= (((offsetT) 2 << 31) - 1);
5618 op_disp = (op_disp ^ ((offsetT) 1 << 31)) - ((addressT) 1 << 31);
40fb9820 5619 i.types[op].bitfield.disp64 = 0;
b300c311 5620 }
a28def75 5621#endif
91d6fa6a 5622 if (!op_disp && i.types[op].bitfield.baseindex)
b300c311 5623 {
40fb9820
L
5624 i.types[op].bitfield.disp8 = 0;
5625 i.types[op].bitfield.disp16 = 0;
5626 i.types[op].bitfield.disp32 = 0;
5627 i.types[op].bitfield.disp32s = 0;
5628 i.types[op].bitfield.disp64 = 0;
b300c311
L
5629 i.op[op].disps = 0;
5630 i.disp_operands--;
5631 }
5632 else if (flag_code == CODE_64BIT)
5633 {
91d6fa6a 5634 if (fits_in_signed_long (op_disp))
28a9d8f5 5635 {
40fb9820
L
5636 i.types[op].bitfield.disp64 = 0;
5637 i.types[op].bitfield.disp32s = 1;
28a9d8f5 5638 }
0e1147d9 5639 if (i.prefix[ADDR_PREFIX]
91d6fa6a 5640 && fits_in_unsigned_long (op_disp))
40fb9820 5641 i.types[op].bitfield.disp32 = 1;
b300c311 5642 }
40fb9820
L
5643 if ((i.types[op].bitfield.disp32
5644 || i.types[op].bitfield.disp32s
5645 || i.types[op].bitfield.disp16)
b5014f7a 5646 && fits_in_disp8 (op_disp))
40fb9820 5647 i.types[op].bitfield.disp8 = 1;
252b5132 5648 }
67a4f2b7
AO
5649 else if (i.reloc[op] == BFD_RELOC_386_TLS_DESC_CALL
5650 || i.reloc[op] == BFD_RELOC_X86_64_TLSDESC_CALL)
5651 {
5652 fix_new_exp (frag_now, frag_more (0) - frag_now->fr_literal, 0,
5653 i.op[op].disps, 0, i.reloc[op]);
40fb9820
L
5654 i.types[op].bitfield.disp8 = 0;
5655 i.types[op].bitfield.disp16 = 0;
5656 i.types[op].bitfield.disp32 = 0;
5657 i.types[op].bitfield.disp32s = 0;
5658 i.types[op].bitfield.disp64 = 0;
67a4f2b7
AO
5659 }
5660 else
b300c311 5661 /* We only support 64bit displacement on constants. */
40fb9820 5662 i.types[op].bitfield.disp64 = 0;
252b5132 5663 }
29b0f896
AM
5664}
5665
4a1b91ea
L
5666/* Return 1 if there is a match in broadcast bytes between operand
5667 GIVEN and instruction template T. */
5668
5669static INLINE int
5670match_broadcast_size (const insn_template *t, unsigned int given)
5671{
5672 return ((t->opcode_modifier.broadcast == BYTE_BROADCAST
5673 && i.types[given].bitfield.byte)
5674 || (t->opcode_modifier.broadcast == WORD_BROADCAST
5675 && i.types[given].bitfield.word)
5676 || (t->opcode_modifier.broadcast == DWORD_BROADCAST
5677 && i.types[given].bitfield.dword)
5678 || (t->opcode_modifier.broadcast == QWORD_BROADCAST
5679 && i.types[given].bitfield.qword));
5680}
5681
6c30d220
L
5682/* Check if operands are valid for the instruction. */
5683
5684static int
5685check_VecOperands (const insn_template *t)
5686{
43234a1e 5687 unsigned int op;
e2195274 5688 i386_cpu_flags cpu;
e2195274
JB
5689
5690 /* Templates allowing for ZMMword as well as YMMword and/or XMMword for
5691 any one operand are implicity requiring AVX512VL support if the actual
5692 operand size is YMMword or XMMword. Since this function runs after
5693 template matching, there's no need to check for YMMword/XMMword in
5694 the template. */
5695 cpu = cpu_flags_and (t->cpu_flags, avx512);
5696 if (!cpu_flags_all_zero (&cpu)
5697 && !t->cpu_flags.bitfield.cpuavx512vl
5698 && !cpu_arch_flags.bitfield.cpuavx512vl)
5699 {
5700 for (op = 0; op < t->operands; ++op)
5701 {
5702 if (t->operand_types[op].bitfield.zmmword
5703 && (i.types[op].bitfield.ymmword
5704 || i.types[op].bitfield.xmmword))
5705 {
5706 i.error = unsupported;
5707 return 1;
5708 }
5709 }
5710 }
43234a1e 5711
6c30d220
L
5712 /* Without VSIB byte, we can't have a vector register for index. */
5713 if (!t->opcode_modifier.vecsib
5714 && i.index_reg
1b54b8d7
JB
5715 && (i.index_reg->reg_type.bitfield.xmmword
5716 || i.index_reg->reg_type.bitfield.ymmword
5717 || i.index_reg->reg_type.bitfield.zmmword))
6c30d220
L
5718 {
5719 i.error = unsupported_vector_index_register;
5720 return 1;
5721 }
5722
ad8ecc81
MZ
5723 /* Check if default mask is allowed. */
5724 if (t->opcode_modifier.nodefmask
5725 && (!i.mask || i.mask->mask->reg_num == 0))
5726 {
5727 i.error = no_default_mask;
5728 return 1;
5729 }
5730
7bab8ab5
JB
5731 /* For VSIB byte, we need a vector register for index, and all vector
5732 registers must be distinct. */
5733 if (t->opcode_modifier.vecsib)
5734 {
5735 if (!i.index_reg
6c30d220 5736 || !((t->opcode_modifier.vecsib == VecSIB128
1b54b8d7 5737 && i.index_reg->reg_type.bitfield.xmmword)
6c30d220 5738 || (t->opcode_modifier.vecsib == VecSIB256
1b54b8d7 5739 && i.index_reg->reg_type.bitfield.ymmword)
43234a1e 5740 || (t->opcode_modifier.vecsib == VecSIB512
1b54b8d7 5741 && i.index_reg->reg_type.bitfield.zmmword)))
7bab8ab5
JB
5742 {
5743 i.error = invalid_vsib_address;
5744 return 1;
5745 }
5746
43234a1e
L
5747 gas_assert (i.reg_operands == 2 || i.mask);
5748 if (i.reg_operands == 2 && !i.mask)
5749 {
3528c362 5750 gas_assert (i.types[0].bitfield.class == RegSIMD);
1b54b8d7
JB
5751 gas_assert (i.types[0].bitfield.xmmword
5752 || i.types[0].bitfield.ymmword);
3528c362 5753 gas_assert (i.types[2].bitfield.class == RegSIMD);
1b54b8d7
JB
5754 gas_assert (i.types[2].bitfield.xmmword
5755 || i.types[2].bitfield.ymmword);
43234a1e
L
5756 if (operand_check == check_none)
5757 return 0;
5758 if (register_number (i.op[0].regs)
5759 != register_number (i.index_reg)
5760 && register_number (i.op[2].regs)
5761 != register_number (i.index_reg)
5762 && register_number (i.op[0].regs)
5763 != register_number (i.op[2].regs))
5764 return 0;
5765 if (operand_check == check_error)
5766 {
5767 i.error = invalid_vector_register_set;
5768 return 1;
5769 }
5770 as_warn (_("mask, index, and destination registers should be distinct"));
5771 }
8444f82a
MZ
5772 else if (i.reg_operands == 1 && i.mask)
5773 {
3528c362 5774 if (i.types[1].bitfield.class == RegSIMD
1b54b8d7
JB
5775 && (i.types[1].bitfield.xmmword
5776 || i.types[1].bitfield.ymmword
5777 || i.types[1].bitfield.zmmword)
8444f82a
MZ
5778 && (register_number (i.op[1].regs)
5779 == register_number (i.index_reg)))
5780 {
5781 if (operand_check == check_error)
5782 {
5783 i.error = invalid_vector_register_set;
5784 return 1;
5785 }
5786 if (operand_check != check_none)
5787 as_warn (_("index and destination registers should be distinct"));
5788 }
5789 }
43234a1e 5790 }
7bab8ab5 5791
43234a1e
L
5792 /* Check if broadcast is supported by the instruction and is applied
5793 to the memory operand. */
5794 if (i.broadcast)
5795 {
8e6e0792 5796 i386_operand_type type, overlap;
43234a1e
L
5797
5798 /* Check if specified broadcast is supported in this instruction,
4a1b91ea 5799 and its broadcast bytes match the memory operand. */
32546502 5800 op = i.broadcast->operand;
8e6e0792 5801 if (!t->opcode_modifier.broadcast
c48dadc9 5802 || !(i.flags[op] & Operand_Mem)
c39e5b26 5803 || (!i.types[op].bitfield.unspecified
4a1b91ea 5804 && !match_broadcast_size (t, op)))
43234a1e
L
5805 {
5806 bad_broadcast:
5807 i.error = unsupported_broadcast;
5808 return 1;
5809 }
8e6e0792 5810
4a1b91ea
L
5811 i.broadcast->bytes = ((1 << (t->opcode_modifier.broadcast - 1))
5812 * i.broadcast->type);
8e6e0792 5813 operand_type_set (&type, 0);
4a1b91ea 5814 switch (i.broadcast->bytes)
8e6e0792 5815 {
4a1b91ea
L
5816 case 2:
5817 type.bitfield.word = 1;
5818 break;
5819 case 4:
5820 type.bitfield.dword = 1;
5821 break;
8e6e0792
JB
5822 case 8:
5823 type.bitfield.qword = 1;
5824 break;
5825 case 16:
5826 type.bitfield.xmmword = 1;
5827 break;
5828 case 32:
5829 type.bitfield.ymmword = 1;
5830 break;
5831 case 64:
5832 type.bitfield.zmmword = 1;
5833 break;
5834 default:
5835 goto bad_broadcast;
5836 }
5837
5838 overlap = operand_type_and (type, t->operand_types[op]);
bc49bfd8
JB
5839 if (t->operand_types[op].bitfield.class == RegSIMD
5840 && t->operand_types[op].bitfield.byte
5841 + t->operand_types[op].bitfield.word
5842 + t->operand_types[op].bitfield.dword
5843 + t->operand_types[op].bitfield.qword > 1)
5844 {
5845 overlap.bitfield.xmmword = 0;
5846 overlap.bitfield.ymmword = 0;
5847 overlap.bitfield.zmmword = 0;
5848 }
8e6e0792
JB
5849 if (operand_type_all_zero (&overlap))
5850 goto bad_broadcast;
5851
5852 if (t->opcode_modifier.checkregsize)
5853 {
5854 unsigned int j;
5855
e2195274 5856 type.bitfield.baseindex = 1;
8e6e0792
JB
5857 for (j = 0; j < i.operands; ++j)
5858 {
5859 if (j != op
5860 && !operand_type_register_match(i.types[j],
5861 t->operand_types[j],
5862 type,
5863 t->operand_types[op]))
5864 goto bad_broadcast;
5865 }
5866 }
43234a1e
L
5867 }
5868 /* If broadcast is supported in this instruction, we need to check if
5869 operand of one-element size isn't specified without broadcast. */
5870 else if (t->opcode_modifier.broadcast && i.mem_operands)
5871 {
5872 /* Find memory operand. */
5873 for (op = 0; op < i.operands; op++)
8dc0818e 5874 if (i.flags[op] & Operand_Mem)
43234a1e
L
5875 break;
5876 gas_assert (op < i.operands);
5877 /* Check size of the memory operand. */
4a1b91ea 5878 if (match_broadcast_size (t, op))
43234a1e
L
5879 {
5880 i.error = broadcast_needed;
5881 return 1;
5882 }
5883 }
c39e5b26
JB
5884 else
5885 op = MAX_OPERANDS - 1; /* Avoid uninitialized variable warning. */
43234a1e
L
5886
5887 /* Check if requested masking is supported. */
ae2387fe 5888 if (i.mask)
43234a1e 5889 {
ae2387fe
JB
5890 switch (t->opcode_modifier.masking)
5891 {
5892 case BOTH_MASKING:
5893 break;
5894 case MERGING_MASKING:
5895 if (i.mask->zeroing)
5896 {
5897 case 0:
5898 i.error = unsupported_masking;
5899 return 1;
5900 }
5901 break;
5902 case DYNAMIC_MASKING:
5903 /* Memory destinations allow only merging masking. */
5904 if (i.mask->zeroing && i.mem_operands)
5905 {
5906 /* Find memory operand. */
5907 for (op = 0; op < i.operands; op++)
c48dadc9 5908 if (i.flags[op] & Operand_Mem)
ae2387fe
JB
5909 break;
5910 gas_assert (op < i.operands);
5911 if (op == i.operands - 1)
5912 {
5913 i.error = unsupported_masking;
5914 return 1;
5915 }
5916 }
5917 break;
5918 default:
5919 abort ();
5920 }
43234a1e
L
5921 }
5922
5923 /* Check if masking is applied to dest operand. */
5924 if (i.mask && (i.mask->operand != (int) (i.operands - 1)))
5925 {
5926 i.error = mask_not_on_destination;
5927 return 1;
5928 }
5929
43234a1e
L
5930 /* Check RC/SAE. */
5931 if (i.rounding)
5932 {
a80195f1
JB
5933 if (!t->opcode_modifier.sae
5934 || (i.rounding->type != saeonly && !t->opcode_modifier.staticrounding))
43234a1e
L
5935 {
5936 i.error = unsupported_rc_sae;
5937 return 1;
5938 }
5939 /* If the instruction has several immediate operands and one of
5940 them is rounding, the rounding operand should be the last
5941 immediate operand. */
5942 if (i.imm_operands > 1
5943 && i.rounding->operand != (int) (i.imm_operands - 1))
7bab8ab5 5944 {
43234a1e 5945 i.error = rc_sae_operand_not_last_imm;
7bab8ab5
JB
5946 return 1;
5947 }
6c30d220
L
5948 }
5949
43234a1e 5950 /* Check vector Disp8 operand. */
b5014f7a
JB
5951 if (t->opcode_modifier.disp8memshift
5952 && i.disp_encoding != disp_encoding_32bit)
43234a1e
L
5953 {
5954 if (i.broadcast)
4a1b91ea 5955 i.memshift = t->opcode_modifier.broadcast - 1;
7091c612 5956 else if (t->opcode_modifier.disp8memshift != DISP8_SHIFT_VL)
43234a1e 5957 i.memshift = t->opcode_modifier.disp8memshift;
7091c612
JB
5958 else
5959 {
5960 const i386_operand_type *type = NULL;
5961
5962 i.memshift = 0;
5963 for (op = 0; op < i.operands; op++)
8dc0818e 5964 if (i.flags[op] & Operand_Mem)
7091c612 5965 {
4174bfff
JB
5966 if (t->opcode_modifier.evex == EVEXLIG)
5967 i.memshift = 2 + (i.suffix == QWORD_MNEM_SUFFIX);
5968 else if (t->operand_types[op].bitfield.xmmword
5969 + t->operand_types[op].bitfield.ymmword
5970 + t->operand_types[op].bitfield.zmmword <= 1)
7091c612
JB
5971 type = &t->operand_types[op];
5972 else if (!i.types[op].bitfield.unspecified)
5973 type = &i.types[op];
5974 }
3528c362 5975 else if (i.types[op].bitfield.class == RegSIMD
4174bfff 5976 && t->opcode_modifier.evex != EVEXLIG)
7091c612
JB
5977 {
5978 if (i.types[op].bitfield.zmmword)
5979 i.memshift = 6;
5980 else if (i.types[op].bitfield.ymmword && i.memshift < 5)
5981 i.memshift = 5;
5982 else if (i.types[op].bitfield.xmmword && i.memshift < 4)
5983 i.memshift = 4;
5984 }
5985
5986 if (type)
5987 {
5988 if (type->bitfield.zmmword)
5989 i.memshift = 6;
5990 else if (type->bitfield.ymmword)
5991 i.memshift = 5;
5992 else if (type->bitfield.xmmword)
5993 i.memshift = 4;
5994 }
5995
5996 /* For the check in fits_in_disp8(). */
5997 if (i.memshift == 0)
5998 i.memshift = -1;
5999 }
43234a1e
L
6000
6001 for (op = 0; op < i.operands; op++)
6002 if (operand_type_check (i.types[op], disp)
6003 && i.op[op].disps->X_op == O_constant)
6004 {
b5014f7a 6005 if (fits_in_disp8 (i.op[op].disps->X_add_number))
43234a1e 6006 {
b5014f7a
JB
6007 i.types[op].bitfield.disp8 = 1;
6008 return 0;
43234a1e 6009 }
b5014f7a 6010 i.types[op].bitfield.disp8 = 0;
43234a1e
L
6011 }
6012 }
b5014f7a
JB
6013
6014 i.memshift = 0;
43234a1e 6015
6c30d220
L
6016 return 0;
6017}
6018
43f3e2ee 6019/* Check if operands are valid for the instruction. Update VEX
a683cc34
SP
6020 operand types. */
6021
6022static int
6023VEX_check_operands (const insn_template *t)
6024{
86fa6981 6025 if (i.vec_encoding == vex_encoding_evex)
43234a1e 6026 {
86fa6981 6027 /* This instruction must be encoded with EVEX prefix. */
e771e7c9 6028 if (!is_evex_encoding (t))
86fa6981
L
6029 {
6030 i.error = unsupported;
6031 return 1;
6032 }
6033 return 0;
43234a1e
L
6034 }
6035
a683cc34 6036 if (!t->opcode_modifier.vex)
86fa6981
L
6037 {
6038 /* This instruction template doesn't have VEX prefix. */
6039 if (i.vec_encoding != vex_encoding_default)
6040 {
6041 i.error = unsupported;
6042 return 1;
6043 }
6044 return 0;
6045 }
a683cc34 6046
9d3bf266
JB
6047 /* Check the special Imm4 cases; must be the first operand. */
6048 if (t->cpu_flags.bitfield.cpuxop && t->operands == 5)
a683cc34
SP
6049 {
6050 if (i.op[0].imms->X_op != O_constant
6051 || !fits_in_imm4 (i.op[0].imms->X_add_number))
891edac4 6052 {
a65babc9 6053 i.error = bad_imm4;
891edac4
L
6054 return 1;
6055 }
a683cc34 6056
9d3bf266
JB
6057 /* Turn off Imm<N> so that update_imm won't complain. */
6058 operand_type_set (&i.types[0], 0);
a683cc34
SP
6059 }
6060
6061 return 0;
6062}
6063
d3ce72d0 6064static const insn_template *
83b16ac6 6065match_template (char mnem_suffix)
29b0f896
AM
6066{
6067 /* Points to template once we've found it. */
d3ce72d0 6068 const insn_template *t;
40fb9820 6069 i386_operand_type overlap0, overlap1, overlap2, overlap3;
c0f3af97 6070 i386_operand_type overlap4;
29b0f896 6071 unsigned int found_reverse_match;
dc2be329 6072 i386_opcode_modifier suffix_check;
40fb9820 6073 i386_operand_type operand_types [MAX_OPERANDS];
539e75ad 6074 int addr_prefix_disp;
45a4bb20 6075 unsigned int j, size_match, check_register;
5614d22c 6076 enum i386_error specific_error = 0;
29b0f896 6077
c0f3af97
L
6078#if MAX_OPERANDS != 5
6079# error "MAX_OPERANDS must be 5."
f48ff2ae
L
6080#endif
6081
29b0f896 6082 found_reverse_match = 0;
539e75ad 6083 addr_prefix_disp = -1;
40fb9820 6084
dc2be329 6085 /* Prepare for mnemonic suffix check. */
40fb9820 6086 memset (&suffix_check, 0, sizeof (suffix_check));
dc2be329
L
6087 switch (mnem_suffix)
6088 {
6089 case BYTE_MNEM_SUFFIX:
6090 suffix_check.no_bsuf = 1;
6091 break;
6092 case WORD_MNEM_SUFFIX:
6093 suffix_check.no_wsuf = 1;
6094 break;
6095 case SHORT_MNEM_SUFFIX:
6096 suffix_check.no_ssuf = 1;
6097 break;
6098 case LONG_MNEM_SUFFIX:
6099 suffix_check.no_lsuf = 1;
6100 break;
6101 case QWORD_MNEM_SUFFIX:
6102 suffix_check.no_qsuf = 1;
6103 break;
6104 default:
6105 /* NB: In Intel syntax, normally we can check for memory operand
6106 size when there is no mnemonic suffix. But jmp and call have
6107 2 different encodings with Dword memory operand size, one with
6108 No_ldSuf and the other without. i.suffix is set to
6109 LONG_DOUBLE_MNEM_SUFFIX to skip the one with No_ldSuf. */
6110 if (i.suffix == LONG_DOUBLE_MNEM_SUFFIX)
6111 suffix_check.no_ldsuf = 1;
83b16ac6
JB
6112 }
6113
01559ecc
L
6114 /* Must have right number of operands. */
6115 i.error = number_of_operands_mismatch;
6116
45aa61fe 6117 for (t = current_templates->start; t < current_templates->end; t++)
29b0f896 6118 {
539e75ad 6119 addr_prefix_disp = -1;
dbbc8b7e 6120 found_reverse_match = 0;
539e75ad 6121
29b0f896
AM
6122 if (i.operands != t->operands)
6123 continue;
6124
50aecf8c 6125 /* Check processor support. */
a65babc9 6126 i.error = unsupported;
45a4bb20 6127 if (cpu_flags_match (t) != CPU_FLAGS_PERFECT_MATCH)
50aecf8c
L
6128 continue;
6129
e1d4d893 6130 /* Check AT&T mnemonic. */
a65babc9 6131 i.error = unsupported_with_intel_mnemonic;
e1d4d893 6132 if (intel_mnemonic && t->opcode_modifier.attmnemonic)
1efbbeb4
L
6133 continue;
6134
4b5aaf5f 6135 /* Check AT&T/Intel syntax. */
a65babc9 6136 i.error = unsupported_syntax;
5c07affc 6137 if ((intel_syntax && t->opcode_modifier.attsyntax)
4b5aaf5f 6138 || (!intel_syntax && t->opcode_modifier.intelsyntax))
1efbbeb4
L
6139 continue;
6140
4b5aaf5f
L
6141 /* Check Intel64/AMD64 ISA. */
6142 switch (isa64)
6143 {
6144 default:
6145 /* Default: Don't accept Intel64. */
6146 if (t->opcode_modifier.isa64 == INTEL64)
6147 continue;
6148 break;
6149 case amd64:
6150 /* -mamd64: Don't accept Intel64 and Intel64 only. */
6151 if (t->opcode_modifier.isa64 >= INTEL64)
6152 continue;
6153 break;
6154 case intel64:
6155 /* -mintel64: Don't accept AMD64. */
5990e377 6156 if (t->opcode_modifier.isa64 == AMD64 && flag_code == CODE_64BIT)
4b5aaf5f
L
6157 continue;
6158 break;
6159 }
6160
dc2be329 6161 /* Check the suffix. */
a65babc9 6162 i.error = invalid_instruction_suffix;
dc2be329
L
6163 if ((t->opcode_modifier.no_bsuf && suffix_check.no_bsuf)
6164 || (t->opcode_modifier.no_wsuf && suffix_check.no_wsuf)
6165 || (t->opcode_modifier.no_lsuf && suffix_check.no_lsuf)
6166 || (t->opcode_modifier.no_ssuf && suffix_check.no_ssuf)
6167 || (t->opcode_modifier.no_qsuf && suffix_check.no_qsuf)
6168 || (t->opcode_modifier.no_ldsuf && suffix_check.no_ldsuf))
83b16ac6 6169 continue;
29b0f896 6170
3ac21baa
JB
6171 size_match = operand_size_match (t);
6172 if (!size_match)
7d5e4556 6173 continue;
539e75ad 6174
6f2f06be
JB
6175 /* This is intentionally not
6176
0cfa3eb3 6177 if (i.jumpabsolute != (t->opcode_modifier.jump == JUMP_ABSOLUTE))
6f2f06be
JB
6178
6179 as the case of a missing * on the operand is accepted (perhaps with
6180 a warning, issued further down). */
0cfa3eb3 6181 if (i.jumpabsolute && t->opcode_modifier.jump != JUMP_ABSOLUTE)
6f2f06be
JB
6182 {
6183 i.error = operand_type_mismatch;
6184 continue;
6185 }
6186
5c07affc
L
6187 for (j = 0; j < MAX_OPERANDS; j++)
6188 operand_types[j] = t->operand_types[j];
6189
e365e234
JB
6190 /* In general, don't allow
6191 - 64-bit operands outside of 64-bit mode,
6192 - 32-bit operands on pre-386. */
4873e243 6193 j = i.imm_operands + (t->operands > i.imm_operands + 1);
e365e234
JB
6194 if (((i.suffix == QWORD_MNEM_SUFFIX
6195 && flag_code != CODE_64BIT
6196 && (t->base_opcode != 0x0fc7
6197 || t->extension_opcode != 1 /* cmpxchg8b */))
6198 || (i.suffix == LONG_MNEM_SUFFIX
6199 && !cpu_arch_flags.bitfield.cpui386))
45aa61fe 6200 && (intel_syntax
3cd7f3e3 6201 ? (t->opcode_modifier.mnemonicsize != IGNORESIZE
45aa61fe
AM
6202 && !intel_float_operand (t->name))
6203 : intel_float_operand (t->name) != 2)
4873e243
JB
6204 && (t->operands == i.imm_operands
6205 || (operand_types[i.imm_operands].bitfield.class != RegMMX
6206 && operand_types[i.imm_operands].bitfield.class != RegSIMD
6207 && operand_types[i.imm_operands].bitfield.class != RegMask)
6208 || (operand_types[j].bitfield.class != RegMMX
6209 && operand_types[j].bitfield.class != RegSIMD
6210 && operand_types[j].bitfield.class != RegMask))
6211 && !t->opcode_modifier.vecsib)
192dc9c6
JB
6212 continue;
6213
29b0f896 6214 /* Do not verify operands when there are none. */
e365e234
JB
6215 if (!t->operands)
6216 /* We've found a match; break out of loop. */
6217 break;
252b5132 6218
48bcea9f
JB
6219 if (!t->opcode_modifier.jump
6220 || t->opcode_modifier.jump == JUMP_ABSOLUTE)
6221 {
6222 /* There should be only one Disp operand. */
6223 for (j = 0; j < MAX_OPERANDS; j++)
6224 if (operand_type_check (operand_types[j], disp))
539e75ad 6225 break;
48bcea9f
JB
6226 if (j < MAX_OPERANDS)
6227 {
6228 bfd_boolean override = (i.prefix[ADDR_PREFIX] != 0);
6229
6230 addr_prefix_disp = j;
6231
6232 /* Address size prefix will turn Disp64/Disp32S/Disp32/Disp16
6233 operand into Disp32/Disp32/Disp16/Disp32 operand. */
6234 switch (flag_code)
40fb9820 6235 {
48bcea9f
JB
6236 case CODE_16BIT:
6237 override = !override;
6238 /* Fall through. */
6239 case CODE_32BIT:
6240 if (operand_types[j].bitfield.disp32
6241 && operand_types[j].bitfield.disp16)
40fb9820 6242 {
48bcea9f
JB
6243 operand_types[j].bitfield.disp16 = override;
6244 operand_types[j].bitfield.disp32 = !override;
40fb9820 6245 }
48bcea9f
JB
6246 operand_types[j].bitfield.disp32s = 0;
6247 operand_types[j].bitfield.disp64 = 0;
6248 break;
6249
6250 case CODE_64BIT:
6251 if (operand_types[j].bitfield.disp32s
6252 || operand_types[j].bitfield.disp64)
40fb9820 6253 {
48bcea9f
JB
6254 operand_types[j].bitfield.disp64 &= !override;
6255 operand_types[j].bitfield.disp32s &= !override;
6256 operand_types[j].bitfield.disp32 = override;
40fb9820 6257 }
48bcea9f
JB
6258 operand_types[j].bitfield.disp16 = 0;
6259 break;
40fb9820 6260 }
539e75ad 6261 }
48bcea9f 6262 }
539e75ad 6263
02a86693
L
6264 /* Force 0x8b encoding for "mov foo@GOT, %eax". */
6265 if (i.reloc[0] == BFD_RELOC_386_GOT32 && t->base_opcode == 0xa0)
6266 continue;
6267
56ffb741 6268 /* We check register size if needed. */
e2195274
JB
6269 if (t->opcode_modifier.checkregsize)
6270 {
6271 check_register = (1 << t->operands) - 1;
6272 if (i.broadcast)
6273 check_register &= ~(1 << i.broadcast->operand);
6274 }
6275 else
6276 check_register = 0;
6277
c6fb90c8 6278 overlap0 = operand_type_and (i.types[0], operand_types[0]);
29b0f896
AM
6279 switch (t->operands)
6280 {
6281 case 1:
40fb9820 6282 if (!operand_type_match (overlap0, i.types[0]))
29b0f896
AM
6283 continue;
6284 break;
6285 case 2:
33eaf5de 6286 /* xchg %eax, %eax is a special case. It is an alias for nop
8b38ad71
L
6287 only in 32bit mode and we can use opcode 0x90. In 64bit
6288 mode, we can't use 0x90 for xchg %eax, %eax since it should
6289 zero-extend %eax to %rax. */
6290 if (flag_code == CODE_64BIT
6291 && t->base_opcode == 0x90
75e5731b
JB
6292 && i.types[0].bitfield.instance == Accum
6293 && i.types[0].bitfield.dword
6294 && i.types[1].bitfield.instance == Accum
6295 && i.types[1].bitfield.dword)
8b38ad71 6296 continue;
1212781b
JB
6297 /* xrelease mov %eax, <disp> is another special case. It must not
6298 match the accumulator-only encoding of mov. */
6299 if (flag_code != CODE_64BIT
6300 && i.hle_prefix
6301 && t->base_opcode == 0xa0
75e5731b 6302 && i.types[0].bitfield.instance == Accum
8dc0818e 6303 && (i.flags[1] & Operand_Mem))
1212781b 6304 continue;
f5eb1d70
JB
6305 /* Fall through. */
6306
6307 case 3:
3ac21baa
JB
6308 if (!(size_match & MATCH_STRAIGHT))
6309 goto check_reverse;
64c49ab3
JB
6310 /* Reverse direction of operands if swapping is possible in the first
6311 place (operands need to be symmetric) and
6312 - the load form is requested, and the template is a store form,
6313 - the store form is requested, and the template is a load form,
6314 - the non-default (swapped) form is requested. */
6315 overlap1 = operand_type_and (operand_types[0], operand_types[1]);
f5eb1d70 6316 if (t->opcode_modifier.d && i.reg_operands == i.operands
64c49ab3
JB
6317 && !operand_type_all_zero (&overlap1))
6318 switch (i.dir_encoding)
6319 {
6320 case dir_encoding_load:
6321 if (operand_type_check (operand_types[i.operands - 1], anymem)
dfd69174 6322 || t->opcode_modifier.regmem)
64c49ab3
JB
6323 goto check_reverse;
6324 break;
6325
6326 case dir_encoding_store:
6327 if (!operand_type_check (operand_types[i.operands - 1], anymem)
dfd69174 6328 && !t->opcode_modifier.regmem)
64c49ab3
JB
6329 goto check_reverse;
6330 break;
6331
6332 case dir_encoding_swap:
6333 goto check_reverse;
6334
6335 case dir_encoding_default:
6336 break;
6337 }
86fa6981 6338 /* If we want store form, we skip the current load. */
64c49ab3
JB
6339 if ((i.dir_encoding == dir_encoding_store
6340 || i.dir_encoding == dir_encoding_swap)
86fa6981
L
6341 && i.mem_operands == 0
6342 && t->opcode_modifier.load)
fa99fab2 6343 continue;
1a0670f3 6344 /* Fall through. */
f48ff2ae 6345 case 4:
c0f3af97 6346 case 5:
c6fb90c8 6347 overlap1 = operand_type_and (i.types[1], operand_types[1]);
40fb9820
L
6348 if (!operand_type_match (overlap0, i.types[0])
6349 || !operand_type_match (overlap1, i.types[1])
e2195274 6350 || ((check_register & 3) == 3
dc821c5f 6351 && !operand_type_register_match (i.types[0],
40fb9820 6352 operand_types[0],
dc821c5f 6353 i.types[1],
40fb9820 6354 operand_types[1])))
29b0f896
AM
6355 {
6356 /* Check if other direction is valid ... */
38e314eb 6357 if (!t->opcode_modifier.d)
29b0f896
AM
6358 continue;
6359
dc1e8a47 6360 check_reverse:
3ac21baa
JB
6361 if (!(size_match & MATCH_REVERSE))
6362 continue;
29b0f896 6363 /* Try reversing direction of operands. */
f5eb1d70
JB
6364 overlap0 = operand_type_and (i.types[0], operand_types[i.operands - 1]);
6365 overlap1 = operand_type_and (i.types[i.operands - 1], operand_types[0]);
40fb9820 6366 if (!operand_type_match (overlap0, i.types[0])
f5eb1d70 6367 || !operand_type_match (overlap1, i.types[i.operands - 1])
45664ddb 6368 || (check_register
dc821c5f 6369 && !operand_type_register_match (i.types[0],
f5eb1d70
JB
6370 operand_types[i.operands - 1],
6371 i.types[i.operands - 1],
45664ddb 6372 operand_types[0])))
29b0f896
AM
6373 {
6374 /* Does not match either direction. */
6375 continue;
6376 }
38e314eb 6377 /* found_reverse_match holds which of D or FloatR
29b0f896 6378 we've found. */
38e314eb
JB
6379 if (!t->opcode_modifier.d)
6380 found_reverse_match = 0;
6381 else if (operand_types[0].bitfield.tbyte)
8a2ed489 6382 found_reverse_match = Opcode_FloatD;
dbbc8b7e 6383 else if (operand_types[0].bitfield.xmmword
f5eb1d70 6384 || operand_types[i.operands - 1].bitfield.xmmword
3528c362
JB
6385 || operand_types[0].bitfield.class == RegMMX
6386 || operand_types[i.operands - 1].bitfield.class == RegMMX
dbbc8b7e
JB
6387 || is_any_vex_encoding(t))
6388 found_reverse_match = (t->base_opcode & 0xee) != 0x6e
6389 ? Opcode_SIMD_FloatD : Opcode_SIMD_IntD;
8a2ed489 6390 else
38e314eb 6391 found_reverse_match = Opcode_D;
40fb9820 6392 if (t->opcode_modifier.floatr)
8a2ed489 6393 found_reverse_match |= Opcode_FloatR;
29b0f896 6394 }
f48ff2ae 6395 else
29b0f896 6396 {
f48ff2ae 6397 /* Found a forward 2 operand match here. */
d1cbb4db
L
6398 switch (t->operands)
6399 {
c0f3af97
L
6400 case 5:
6401 overlap4 = operand_type_and (i.types[4],
6402 operand_types[4]);
1a0670f3 6403 /* Fall through. */
d1cbb4db 6404 case 4:
c6fb90c8
L
6405 overlap3 = operand_type_and (i.types[3],
6406 operand_types[3]);
1a0670f3 6407 /* Fall through. */
d1cbb4db 6408 case 3:
c6fb90c8
L
6409 overlap2 = operand_type_and (i.types[2],
6410 operand_types[2]);
d1cbb4db
L
6411 break;
6412 }
29b0f896 6413
f48ff2ae
L
6414 switch (t->operands)
6415 {
c0f3af97
L
6416 case 5:
6417 if (!operand_type_match (overlap4, i.types[4])
dc821c5f 6418 || !operand_type_register_match (i.types[3],
c0f3af97 6419 operand_types[3],
c0f3af97
L
6420 i.types[4],
6421 operand_types[4]))
6422 continue;
1a0670f3 6423 /* Fall through. */
f48ff2ae 6424 case 4:
40fb9820 6425 if (!operand_type_match (overlap3, i.types[3])
e2195274
JB
6426 || ((check_register & 0xa) == 0xa
6427 && !operand_type_register_match (i.types[1],
f7768225
JB
6428 operand_types[1],
6429 i.types[3],
e2195274
JB
6430 operand_types[3]))
6431 || ((check_register & 0xc) == 0xc
6432 && !operand_type_register_match (i.types[2],
6433 operand_types[2],
6434 i.types[3],
6435 operand_types[3])))
f48ff2ae 6436 continue;
1a0670f3 6437 /* Fall through. */
f48ff2ae
L
6438 case 3:
6439 /* Here we make use of the fact that there are no
23e42951 6440 reverse match 3 operand instructions. */
40fb9820 6441 if (!operand_type_match (overlap2, i.types[2])
e2195274
JB
6442 || ((check_register & 5) == 5
6443 && !operand_type_register_match (i.types[0],
23e42951
JB
6444 operand_types[0],
6445 i.types[2],
e2195274
JB
6446 operand_types[2]))
6447 || ((check_register & 6) == 6
6448 && !operand_type_register_match (i.types[1],
6449 operand_types[1],
6450 i.types[2],
6451 operand_types[2])))
f48ff2ae
L
6452 continue;
6453 break;
6454 }
29b0f896 6455 }
f48ff2ae 6456 /* Found either forward/reverse 2, 3 or 4 operand match here:
29b0f896
AM
6457 slip through to break. */
6458 }
c0f3af97 6459
5614d22c
JB
6460 /* Check if vector and VEX operands are valid. */
6461 if (check_VecOperands (t) || VEX_check_operands (t))
6462 {
6463 specific_error = i.error;
6464 continue;
6465 }
a683cc34 6466
29b0f896
AM
6467 /* We've found a match; break out of loop. */
6468 break;
6469 }
6470
6471 if (t == current_templates->end)
6472 {
6473 /* We found no match. */
a65babc9 6474 const char *err_msg;
5614d22c 6475 switch (specific_error ? specific_error : i.error)
a65babc9
L
6476 {
6477 default:
6478 abort ();
86e026a4 6479 case operand_size_mismatch:
a65babc9
L
6480 err_msg = _("operand size mismatch");
6481 break;
6482 case operand_type_mismatch:
6483 err_msg = _("operand type mismatch");
6484 break;
6485 case register_type_mismatch:
6486 err_msg = _("register type mismatch");
6487 break;
6488 case number_of_operands_mismatch:
6489 err_msg = _("number of operands mismatch");
6490 break;
6491 case invalid_instruction_suffix:
6492 err_msg = _("invalid instruction suffix");
6493 break;
6494 case bad_imm4:
4a2608e3 6495 err_msg = _("constant doesn't fit in 4 bits");
a65babc9 6496 break;
a65babc9
L
6497 case unsupported_with_intel_mnemonic:
6498 err_msg = _("unsupported with Intel mnemonic");
6499 break;
6500 case unsupported_syntax:
6501 err_msg = _("unsupported syntax");
6502 break;
6503 case unsupported:
35262a23 6504 as_bad (_("unsupported instruction `%s'"),
10efe3f6
L
6505 current_templates->start->name);
6506 return NULL;
6c30d220
L
6507 case invalid_vsib_address:
6508 err_msg = _("invalid VSIB address");
6509 break;
7bab8ab5
JB
6510 case invalid_vector_register_set:
6511 err_msg = _("mask, index, and destination registers must be distinct");
6512 break;
6c30d220
L
6513 case unsupported_vector_index_register:
6514 err_msg = _("unsupported vector index register");
6515 break;
43234a1e
L
6516 case unsupported_broadcast:
6517 err_msg = _("unsupported broadcast");
6518 break;
43234a1e
L
6519 case broadcast_needed:
6520 err_msg = _("broadcast is needed for operand of such type");
6521 break;
6522 case unsupported_masking:
6523 err_msg = _("unsupported masking");
6524 break;
6525 case mask_not_on_destination:
6526 err_msg = _("mask not on destination operand");
6527 break;
6528 case no_default_mask:
6529 err_msg = _("default mask isn't allowed");
6530 break;
6531 case unsupported_rc_sae:
6532 err_msg = _("unsupported static rounding/sae");
6533 break;
6534 case rc_sae_operand_not_last_imm:
6535 if (intel_syntax)
6536 err_msg = _("RC/SAE operand must precede immediate operands");
6537 else
6538 err_msg = _("RC/SAE operand must follow immediate operands");
6539 break;
6540 case invalid_register_operand:
6541 err_msg = _("invalid register operand");
6542 break;
a65babc9
L
6543 }
6544 as_bad (_("%s for `%s'"), err_msg,
891edac4 6545 current_templates->start->name);
fa99fab2 6546 return NULL;
29b0f896 6547 }
252b5132 6548
29b0f896
AM
6549 if (!quiet_warnings)
6550 {
6551 if (!intel_syntax
0cfa3eb3 6552 && (i.jumpabsolute != (t->opcode_modifier.jump == JUMP_ABSOLUTE)))
6f2f06be 6553 as_warn (_("indirect %s without `*'"), t->name);
29b0f896 6554
40fb9820 6555 if (t->opcode_modifier.isprefix
3cd7f3e3 6556 && t->opcode_modifier.mnemonicsize == IGNORESIZE)
29b0f896
AM
6557 {
6558 /* Warn them that a data or address size prefix doesn't
6559 affect assembly of the next line of code. */
6560 as_warn (_("stand-alone `%s' prefix"), t->name);
6561 }
6562 }
6563
6564 /* Copy the template we found. */
6565 i.tm = *t;
539e75ad
L
6566
6567 if (addr_prefix_disp != -1)
6568 i.tm.operand_types[addr_prefix_disp]
6569 = operand_types[addr_prefix_disp];
6570
29b0f896
AM
6571 if (found_reverse_match)
6572 {
dfd69174
JB
6573 /* If we found a reverse match we must alter the opcode direction
6574 bit and clear/flip the regmem modifier one. found_reverse_match
6575 holds bits to change (different for int & float insns). */
29b0f896
AM
6576
6577 i.tm.base_opcode ^= found_reverse_match;
6578
f5eb1d70
JB
6579 i.tm.operand_types[0] = operand_types[i.operands - 1];
6580 i.tm.operand_types[i.operands - 1] = operand_types[0];
dfd69174
JB
6581
6582 /* Certain SIMD insns have their load forms specified in the opcode
6583 table, and hence we need to _set_ RegMem instead of clearing it.
6584 We need to avoid setting the bit though on insns like KMOVW. */
6585 i.tm.opcode_modifier.regmem
6586 = i.tm.opcode_modifier.modrm && i.tm.opcode_modifier.d
6587 && i.tm.operands > 2U - i.tm.opcode_modifier.sse2avx
6588 && !i.tm.opcode_modifier.regmem;
29b0f896
AM
6589 }
6590
fa99fab2 6591 return t;
29b0f896
AM
6592}
6593
6594static int
e3bb37b5 6595check_string (void)
29b0f896 6596{
51c8edf6
JB
6597 unsigned int es_op = i.tm.opcode_modifier.isstring - IS_STRING_ES_OP0;
6598 unsigned int op = i.tm.operand_types[0].bitfield.baseindex ? es_op : 0;
8dc0818e 6599
51c8edf6 6600 if (i.seg[op] != NULL && i.seg[op] != &es)
29b0f896 6601 {
51c8edf6
JB
6602 as_bad (_("`%s' operand %u must use `%ses' segment"),
6603 i.tm.name,
6604 intel_syntax ? i.tm.operands - es_op : es_op + 1,
6605 register_prefix);
6606 return 0;
29b0f896 6607 }
51c8edf6
JB
6608
6609 /* There's only ever one segment override allowed per instruction.
6610 This instruction possibly has a legal segment override on the
6611 second operand, so copy the segment to where non-string
6612 instructions store it, allowing common code. */
6613 i.seg[op] = i.seg[1];
6614
29b0f896
AM
6615 return 1;
6616}
6617
6618static int
543613e9 6619process_suffix (void)
29b0f896
AM
6620{
6621 /* If matched instruction specifies an explicit instruction mnemonic
6622 suffix, use it. */
673fe0f0 6623 if (i.tm.opcode_modifier.size == SIZE16)
40fb9820 6624 i.suffix = WORD_MNEM_SUFFIX;
673fe0f0 6625 else if (i.tm.opcode_modifier.size == SIZE32)
40fb9820 6626 i.suffix = LONG_MNEM_SUFFIX;
673fe0f0 6627 else if (i.tm.opcode_modifier.size == SIZE64)
40fb9820 6628 i.suffix = QWORD_MNEM_SUFFIX;
13e600d0 6629 else if (i.reg_operands
c8f8eebc
JB
6630 && (i.operands > 1 || i.types[0].bitfield.class == Reg)
6631 && !i.tm.opcode_modifier.addrprefixopreg)
29b0f896 6632 {
65fca059
JB
6633 unsigned int numop = i.operands;
6634
6635 /* movsx/movzx want only their source operand considered here, for the
6636 ambiguity checking below. The suffix will be replaced afterwards
6637 to represent the destination (register). */
6638 if (((i.tm.base_opcode | 8) == 0xfbe && i.tm.opcode_modifier.w)
6639 || (i.tm.base_opcode == 0x63 && i.tm.cpu_flags.bitfield.cpu64))
6640 --i.operands;
6641
643bb870
JB
6642 /* crc32 needs REX.W set regardless of suffix / source operand size. */
6643 if (i.tm.base_opcode == 0xf20f38f0
6644 && i.tm.operand_types[1].bitfield.qword)
6645 i.rex |= REX_W;
6646
29b0f896 6647 /* If there's no instruction mnemonic suffix we try to invent one
13e600d0 6648 based on GPR operands. */
29b0f896
AM
6649 if (!i.suffix)
6650 {
6651 /* We take i.suffix from the last register operand specified,
6652 Destination register type is more significant than source
381d071f
L
6653 register type. crc32 in SSE4.2 prefers source register
6654 type. */
1a035124 6655 unsigned int op = i.tm.base_opcode != 0xf20f38f0 ? i.operands : 1;
20592a94 6656
1a035124
JB
6657 while (op--)
6658 if (i.tm.operand_types[op].bitfield.instance == InstanceNone
6659 || i.tm.operand_types[op].bitfield.instance == Accum)
6660 {
6661 if (i.types[op].bitfield.class != Reg)
6662 continue;
6663 if (i.types[op].bitfield.byte)
6664 i.suffix = BYTE_MNEM_SUFFIX;
6665 else if (i.types[op].bitfield.word)
6666 i.suffix = WORD_MNEM_SUFFIX;
6667 else if (i.types[op].bitfield.dword)
6668 i.suffix = LONG_MNEM_SUFFIX;
6669 else if (i.types[op].bitfield.qword)
6670 i.suffix = QWORD_MNEM_SUFFIX;
6671 else
6672 continue;
6673 break;
6674 }
65fca059
JB
6675
6676 /* As an exception, movsx/movzx silently default to a byte source
6677 in AT&T mode. */
6678 if ((i.tm.base_opcode | 8) == 0xfbe && i.tm.opcode_modifier.w
6679 && !i.suffix && !intel_syntax)
6680 i.suffix = BYTE_MNEM_SUFFIX;
29b0f896
AM
6681 }
6682 else if (i.suffix == BYTE_MNEM_SUFFIX)
6683 {
2eb952a4 6684 if (intel_syntax
3cd7f3e3 6685 && i.tm.opcode_modifier.mnemonicsize == IGNORESIZE
2eb952a4
L
6686 && i.tm.opcode_modifier.no_bsuf)
6687 i.suffix = 0;
6688 else if (!check_byte_reg ())
29b0f896
AM
6689 return 0;
6690 }
6691 else if (i.suffix == LONG_MNEM_SUFFIX)
6692 {
2eb952a4 6693 if (intel_syntax
3cd7f3e3 6694 && i.tm.opcode_modifier.mnemonicsize == IGNORESIZE
9f123b91
JB
6695 && i.tm.opcode_modifier.no_lsuf
6696 && !i.tm.opcode_modifier.todword
6697 && !i.tm.opcode_modifier.toqword)
2eb952a4
L
6698 i.suffix = 0;
6699 else if (!check_long_reg ())
29b0f896
AM
6700 return 0;
6701 }
6702 else if (i.suffix == QWORD_MNEM_SUFFIX)
6703 {
955e1e6a 6704 if (intel_syntax
3cd7f3e3 6705 && i.tm.opcode_modifier.mnemonicsize == IGNORESIZE
9f123b91
JB
6706 && i.tm.opcode_modifier.no_qsuf
6707 && !i.tm.opcode_modifier.todword
6708 && !i.tm.opcode_modifier.toqword)
955e1e6a
L
6709 i.suffix = 0;
6710 else if (!check_qword_reg ())
29b0f896
AM
6711 return 0;
6712 }
6713 else if (i.suffix == WORD_MNEM_SUFFIX)
6714 {
2eb952a4 6715 if (intel_syntax
3cd7f3e3 6716 && i.tm.opcode_modifier.mnemonicsize == IGNORESIZE
2eb952a4
L
6717 && i.tm.opcode_modifier.no_wsuf)
6718 i.suffix = 0;
6719 else if (!check_word_reg ())
29b0f896
AM
6720 return 0;
6721 }
3cd7f3e3
L
6722 else if (intel_syntax
6723 && i.tm.opcode_modifier.mnemonicsize == IGNORESIZE)
29b0f896
AM
6724 /* Do nothing if the instruction is going to ignore the prefix. */
6725 ;
6726 else
6727 abort ();
65fca059
JB
6728
6729 /* Undo the movsx/movzx change done above. */
6730 i.operands = numop;
29b0f896 6731 }
3cd7f3e3
L
6732 else if (i.tm.opcode_modifier.mnemonicsize == DEFAULTSIZE
6733 && !i.suffix)
29b0f896 6734 {
13e600d0
JB
6735 i.suffix = stackop_size;
6736 if (stackop_size == LONG_MNEM_SUFFIX)
06f74c5c
L
6737 {
6738 /* stackop_size is set to LONG_MNEM_SUFFIX for the
6739 .code16gcc directive to support 16-bit mode with
6740 32-bit address. For IRET without a suffix, generate
6741 16-bit IRET (opcode 0xcf) to return from an interrupt
6742 handler. */
13e600d0
JB
6743 if (i.tm.base_opcode == 0xcf)
6744 {
6745 i.suffix = WORD_MNEM_SUFFIX;
6746 as_warn (_("generating 16-bit `iret' for .code16gcc directive"));
6747 }
6748 /* Warn about changed behavior for segment register push/pop. */
6749 else if ((i.tm.base_opcode | 1) == 0x07)
6750 as_warn (_("generating 32-bit `%s', unlike earlier gas versions"),
6751 i.tm.name);
06f74c5c 6752 }
29b0f896 6753 }
c006a730 6754 else if (!i.suffix
0cfa3eb3
JB
6755 && (i.tm.opcode_modifier.jump == JUMP_ABSOLUTE
6756 || i.tm.opcode_modifier.jump == JUMP_BYTE
6757 || i.tm.opcode_modifier.jump == JUMP_INTERSEGMENT
64e74474
AM
6758 || (i.tm.base_opcode == 0x0f01 /* [ls][gi]dt */
6759 && i.tm.extension_opcode <= 3)))
9306ca4a
JB
6760 {
6761 switch (flag_code)
6762 {
6763 case CODE_64BIT:
40fb9820 6764 if (!i.tm.opcode_modifier.no_qsuf)
9306ca4a
JB
6765 {
6766 i.suffix = QWORD_MNEM_SUFFIX;
6767 break;
6768 }
1a0670f3 6769 /* Fall through. */
9306ca4a 6770 case CODE_32BIT:
40fb9820 6771 if (!i.tm.opcode_modifier.no_lsuf)
9306ca4a
JB
6772 i.suffix = LONG_MNEM_SUFFIX;
6773 break;
6774 case CODE_16BIT:
40fb9820 6775 if (!i.tm.opcode_modifier.no_wsuf)
9306ca4a
JB
6776 i.suffix = WORD_MNEM_SUFFIX;
6777 break;
6778 }
6779 }
252b5132 6780
c006a730 6781 if (!i.suffix
3cd7f3e3 6782 && (i.tm.opcode_modifier.mnemonicsize != DEFAULTSIZE
873494c8
JB
6783 /* Also cover lret/retf/iret in 64-bit mode. */
6784 || (flag_code == CODE_64BIT
6785 && !i.tm.opcode_modifier.no_lsuf
6786 && !i.tm.opcode_modifier.no_qsuf))
3cd7f3e3 6787 && i.tm.opcode_modifier.mnemonicsize != IGNORESIZE
62b3f548
JB
6788 /* Accept FLDENV et al without suffix. */
6789 && (i.tm.opcode_modifier.no_ssuf || i.tm.opcode_modifier.floatmf))
29b0f896 6790 {
6c0946d0 6791 unsigned int suffixes, evex = 0;
c006a730
JB
6792
6793 suffixes = !i.tm.opcode_modifier.no_bsuf;
6794 if (!i.tm.opcode_modifier.no_wsuf)
6795 suffixes |= 1 << 1;
6796 if (!i.tm.opcode_modifier.no_lsuf)
6797 suffixes |= 1 << 2;
6798 if (!i.tm.opcode_modifier.no_ldsuf)
6799 suffixes |= 1 << 3;
6800 if (!i.tm.opcode_modifier.no_ssuf)
6801 suffixes |= 1 << 4;
6802 if (flag_code == CODE_64BIT && !i.tm.opcode_modifier.no_qsuf)
6803 suffixes |= 1 << 5;
6804
6c0946d0
JB
6805 /* For [XYZ]MMWORD operands inspect operand sizes. While generally
6806 also suitable for AT&T syntax mode, it was requested that this be
6807 restricted to just Intel syntax. */
b9915cbc 6808 if (intel_syntax && is_any_vex_encoding (&i.tm) && !i.broadcast)
6c0946d0 6809 {
b9915cbc 6810 unsigned int op;
6c0946d0 6811
b9915cbc 6812 for (op = 0; op < i.tm.operands; ++op)
6c0946d0 6813 {
b9915cbc
JB
6814 if (is_evex_encoding (&i.tm)
6815 && !cpu_arch_flags.bitfield.cpuavx512vl)
6c0946d0 6816 {
b9915cbc
JB
6817 if (i.tm.operand_types[op].bitfield.ymmword)
6818 i.tm.operand_types[op].bitfield.xmmword = 0;
6819 if (i.tm.operand_types[op].bitfield.zmmword)
6820 i.tm.operand_types[op].bitfield.ymmword = 0;
6821 if (!i.tm.opcode_modifier.evex
6822 || i.tm.opcode_modifier.evex == EVEXDYN)
6823 i.tm.opcode_modifier.evex = EVEX512;
6824 }
6c0946d0 6825
b9915cbc
JB
6826 if (i.tm.operand_types[op].bitfield.xmmword
6827 + i.tm.operand_types[op].bitfield.ymmword
6828 + i.tm.operand_types[op].bitfield.zmmword < 2)
6829 continue;
6c0946d0 6830
b9915cbc
JB
6831 /* Any properly sized operand disambiguates the insn. */
6832 if (i.types[op].bitfield.xmmword
6833 || i.types[op].bitfield.ymmword
6834 || i.types[op].bitfield.zmmword)
6835 {
6836 suffixes &= ~(7 << 6);
6837 evex = 0;
6838 break;
6839 }
6c0946d0 6840
b9915cbc
JB
6841 if ((i.flags[op] & Operand_Mem)
6842 && i.tm.operand_types[op].bitfield.unspecified)
6843 {
6844 if (i.tm.operand_types[op].bitfield.xmmword)
6845 suffixes |= 1 << 6;
6846 if (i.tm.operand_types[op].bitfield.ymmword)
6847 suffixes |= 1 << 7;
6848 if (i.tm.operand_types[op].bitfield.zmmword)
6849 suffixes |= 1 << 8;
6850 if (is_evex_encoding (&i.tm))
6851 evex = EVEX512;
6c0946d0
JB
6852 }
6853 }
6854 }
6855
6856 /* Are multiple suffixes / operand sizes allowed? */
c006a730 6857 if (suffixes & (suffixes - 1))
9306ca4a 6858 {
873494c8 6859 if (intel_syntax
3cd7f3e3 6860 && (i.tm.opcode_modifier.mnemonicsize != DEFAULTSIZE
873494c8 6861 || operand_check == check_error))
9306ca4a 6862 {
c006a730 6863 as_bad (_("ambiguous operand size for `%s'"), i.tm.name);
9306ca4a
JB
6864 return 0;
6865 }
c006a730 6866 if (operand_check == check_error)
9306ca4a 6867 {
c006a730
JB
6868 as_bad (_("no instruction mnemonic suffix given and "
6869 "no register operands; can't size `%s'"), i.tm.name);
9306ca4a
JB
6870 return 0;
6871 }
c006a730 6872 if (operand_check == check_warning)
873494c8
JB
6873 as_warn (_("%s; using default for `%s'"),
6874 intel_syntax
6875 ? _("ambiguous operand size")
6876 : _("no instruction mnemonic suffix given and "
6877 "no register operands"),
6878 i.tm.name);
c006a730
JB
6879
6880 if (i.tm.opcode_modifier.floatmf)
6881 i.suffix = SHORT_MNEM_SUFFIX;
65fca059
JB
6882 else if ((i.tm.base_opcode | 8) == 0xfbe
6883 || (i.tm.base_opcode == 0x63
6884 && i.tm.cpu_flags.bitfield.cpu64))
6885 /* handled below */;
6c0946d0
JB
6886 else if (evex)
6887 i.tm.opcode_modifier.evex = evex;
c006a730
JB
6888 else if (flag_code == CODE_16BIT)
6889 i.suffix = WORD_MNEM_SUFFIX;
1a035124 6890 else if (!i.tm.opcode_modifier.no_lsuf)
c006a730 6891 i.suffix = LONG_MNEM_SUFFIX;
1a035124
JB
6892 else
6893 i.suffix = QWORD_MNEM_SUFFIX;
9306ca4a 6894 }
29b0f896 6895 }
252b5132 6896
65fca059
JB
6897 if ((i.tm.base_opcode | 8) == 0xfbe
6898 || (i.tm.base_opcode == 0x63 && i.tm.cpu_flags.bitfield.cpu64))
6899 {
6900 /* In Intel syntax, movsx/movzx must have a "suffix" (checked above).
6901 In AT&T syntax, if there is no suffix (warned about above), the default
6902 will be byte extension. */
6903 if (i.tm.opcode_modifier.w && i.suffix && i.suffix != BYTE_MNEM_SUFFIX)
6904 i.tm.base_opcode |= 1;
6905
6906 /* For further processing, the suffix should represent the destination
6907 (register). This is already the case when one was used with
6908 mov[sz][bw]*, but we need to replace it for mov[sz]x, or if there was
6909 no suffix to begin with. */
6910 if (i.tm.opcode_modifier.w || i.tm.base_opcode == 0x63 || !i.suffix)
6911 {
6912 if (i.types[1].bitfield.word)
6913 i.suffix = WORD_MNEM_SUFFIX;
6914 else if (i.types[1].bitfield.qword)
6915 i.suffix = QWORD_MNEM_SUFFIX;
6916 else
6917 i.suffix = LONG_MNEM_SUFFIX;
6918
6919 i.tm.opcode_modifier.w = 0;
6920 }
6921 }
6922
50128d0c
JB
6923 if (!i.tm.opcode_modifier.modrm && i.reg_operands && i.tm.operands < 3)
6924 i.short_form = (i.tm.operand_types[0].bitfield.class == Reg)
6925 != (i.tm.operand_types[1].bitfield.class == Reg);
6926
d2224064
JB
6927 /* Change the opcode based on the operand size given by i.suffix. */
6928 switch (i.suffix)
29b0f896 6929 {
d2224064
JB
6930 /* Size floating point instruction. */
6931 case LONG_MNEM_SUFFIX:
6932 if (i.tm.opcode_modifier.floatmf)
6933 {
6934 i.tm.base_opcode ^= 4;
6935 break;
6936 }
6937 /* fall through */
6938 case WORD_MNEM_SUFFIX:
6939 case QWORD_MNEM_SUFFIX:
29b0f896 6940 /* It's not a byte, select word/dword operation. */
40fb9820 6941 if (i.tm.opcode_modifier.w)
29b0f896 6942 {
50128d0c 6943 if (i.short_form)
29b0f896
AM
6944 i.tm.base_opcode |= 8;
6945 else
6946 i.tm.base_opcode |= 1;
6947 }
d2224064
JB
6948 /* fall through */
6949 case SHORT_MNEM_SUFFIX:
29b0f896
AM
6950 /* Now select between word & dword operations via the operand
6951 size prefix, except for instructions that will ignore this
6952 prefix anyway. */
c8f8eebc 6953 if (i.suffix != QWORD_MNEM_SUFFIX
3cd7f3e3 6954 && i.tm.opcode_modifier.mnemonicsize != IGNORESIZE
c8f8eebc
JB
6955 && !i.tm.opcode_modifier.floatmf
6956 && !is_any_vex_encoding (&i.tm)
6957 && ((i.suffix == LONG_MNEM_SUFFIX) == (flag_code == CODE_16BIT)
6958 || (flag_code == CODE_64BIT
6959 && i.tm.opcode_modifier.jump == JUMP_BYTE)))
24eab124
AM
6960 {
6961 unsigned int prefix = DATA_PREFIX_OPCODE;
543613e9 6962
0cfa3eb3 6963 if (i.tm.opcode_modifier.jump == JUMP_BYTE) /* jcxz, loop */
29b0f896 6964 prefix = ADDR_PREFIX_OPCODE;
252b5132 6965
29b0f896
AM
6966 if (!add_prefix (prefix))
6967 return 0;
24eab124 6968 }
252b5132 6969
29b0f896
AM
6970 /* Set mode64 for an operand. */
6971 if (i.suffix == QWORD_MNEM_SUFFIX
9146926a 6972 && flag_code == CODE_64BIT
d2224064 6973 && !i.tm.opcode_modifier.norex64
4ed21b58 6974 && !i.tm.opcode_modifier.vexw
46e883c5 6975 /* Special case for xchg %rax,%rax. It is NOP and doesn't
d2224064
JB
6976 need rex64. */
6977 && ! (i.operands == 2
6978 && i.tm.base_opcode == 0x90
6979 && i.tm.extension_opcode == None
75e5731b
JB
6980 && i.types[0].bitfield.instance == Accum
6981 && i.types[0].bitfield.qword
6982 && i.types[1].bitfield.instance == Accum
6983 && i.types[1].bitfield.qword))
d2224064 6984 i.rex |= REX_W;
3e73aa7c 6985
d2224064 6986 break;
29b0f896 6987 }
7ecd2f8b 6988
c8f8eebc 6989 if (i.tm.opcode_modifier.addrprefixopreg)
c0a30a9f 6990 {
c8f8eebc
JB
6991 gas_assert (!i.suffix);
6992 gas_assert (i.reg_operands);
c0a30a9f 6993
c8f8eebc
JB
6994 if (i.tm.operand_types[0].bitfield.instance == Accum
6995 || i.operands == 1)
6996 {
6997 /* The address size override prefix changes the size of the
6998 first operand. */
6999 if (flag_code == CODE_64BIT
7000 && i.op[0].regs->reg_type.bitfield.word)
7001 {
7002 as_bad (_("16-bit addressing unavailable for `%s'"),
7003 i.tm.name);
7004 return 0;
7005 }
7006
7007 if ((flag_code == CODE_32BIT
7008 ? i.op[0].regs->reg_type.bitfield.word
7009 : i.op[0].regs->reg_type.bitfield.dword)
7010 && !add_prefix (ADDR_PREFIX_OPCODE))
7011 return 0;
7012 }
c0a30a9f
L
7013 else
7014 {
c8f8eebc
JB
7015 /* Check invalid register operand when the address size override
7016 prefix changes the size of register operands. */
7017 unsigned int op;
7018 enum { need_word, need_dword, need_qword } need;
7019
7020 if (flag_code == CODE_32BIT)
7021 need = i.prefix[ADDR_PREFIX] ? need_word : need_dword;
7022 else if (i.prefix[ADDR_PREFIX])
c0a30a9f
L
7023 need = need_dword;
7024 else
7025 need = flag_code == CODE_64BIT ? need_qword : need_word;
c0a30a9f 7026
c8f8eebc
JB
7027 for (op = 0; op < i.operands; op++)
7028 {
7029 if (i.types[op].bitfield.class != Reg)
7030 continue;
7031
7032 switch (need)
7033 {
7034 case need_word:
7035 if (i.op[op].regs->reg_type.bitfield.word)
7036 continue;
7037 break;
7038 case need_dword:
7039 if (i.op[op].regs->reg_type.bitfield.dword)
7040 continue;
7041 break;
7042 case need_qword:
7043 if (i.op[op].regs->reg_type.bitfield.qword)
7044 continue;
7045 break;
7046 }
7047
7048 as_bad (_("invalid register operand size for `%s'"),
7049 i.tm.name);
7050 return 0;
7051 }
7052 }
c0a30a9f
L
7053 }
7054
29b0f896
AM
7055 return 1;
7056}
3e73aa7c 7057
29b0f896 7058static int
543613e9 7059check_byte_reg (void)
29b0f896
AM
7060{
7061 int op;
543613e9 7062
29b0f896
AM
7063 for (op = i.operands; --op >= 0;)
7064 {
dc821c5f 7065 /* Skip non-register operands. */
bab6aec1 7066 if (i.types[op].bitfield.class != Reg)
dc821c5f
JB
7067 continue;
7068
29b0f896
AM
7069 /* If this is an eight bit register, it's OK. If it's the 16 or
7070 32 bit version of an eight bit register, we will just use the
7071 low portion, and that's OK too. */
dc821c5f 7072 if (i.types[op].bitfield.byte)
29b0f896
AM
7073 continue;
7074
5a819eb9 7075 /* I/O port address operands are OK too. */
75e5731b
JB
7076 if (i.tm.operand_types[op].bitfield.instance == RegD
7077 && i.tm.operand_types[op].bitfield.word)
5a819eb9
JB
7078 continue;
7079
9706160a
JB
7080 /* crc32 only wants its source operand checked here. */
7081 if (i.tm.base_opcode == 0xf20f38f0 && op)
9344ff29
L
7082 continue;
7083
29b0f896 7084 /* Any other register is bad. */
bab6aec1 7085 if (i.types[op].bitfield.class == Reg
3528c362
JB
7086 || i.types[op].bitfield.class == RegMMX
7087 || i.types[op].bitfield.class == RegSIMD
00cee14f 7088 || i.types[op].bitfield.class == SReg
4a5c67ed
JB
7089 || i.types[op].bitfield.class == RegCR
7090 || i.types[op].bitfield.class == RegDR
7091 || i.types[op].bitfield.class == RegTR)
29b0f896 7092 {
a540244d
L
7093 as_bad (_("`%s%s' not allowed with `%s%c'"),
7094 register_prefix,
29b0f896
AM
7095 i.op[op].regs->reg_name,
7096 i.tm.name,
7097 i.suffix);
7098 return 0;
7099 }
7100 }
7101 return 1;
7102}
7103
7104static int
e3bb37b5 7105check_long_reg (void)
29b0f896
AM
7106{
7107 int op;
7108
7109 for (op = i.operands; --op >= 0;)
dc821c5f 7110 /* Skip non-register operands. */
bab6aec1 7111 if (i.types[op].bitfield.class != Reg)
dc821c5f 7112 continue;
29b0f896
AM
7113 /* Reject eight bit registers, except where the template requires
7114 them. (eg. movzb) */
dc821c5f 7115 else if (i.types[op].bitfield.byte
bab6aec1 7116 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7117 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f
JB
7118 && (i.tm.operand_types[op].bitfield.word
7119 || i.tm.operand_types[op].bitfield.dword))
29b0f896 7120 {
a540244d
L
7121 as_bad (_("`%s%s' not allowed with `%s%c'"),
7122 register_prefix,
29b0f896
AM
7123 i.op[op].regs->reg_name,
7124 i.tm.name,
7125 i.suffix);
7126 return 0;
7127 }
be4c5e58
L
7128 /* Error if the e prefix on a general reg is missing. */
7129 else if (i.types[op].bitfield.word
bab6aec1 7130 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7131 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f 7132 && i.tm.operand_types[op].bitfield.dword)
29b0f896 7133 {
be4c5e58
L
7134 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
7135 register_prefix, i.op[op].regs->reg_name,
7136 i.suffix);
7137 return 0;
252b5132 7138 }
e4630f71 7139 /* Warn if the r prefix on a general reg is present. */
dc821c5f 7140 else if (i.types[op].bitfield.qword
bab6aec1 7141 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7142 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f 7143 && i.tm.operand_types[op].bitfield.dword)
252b5132 7144 {
34828aad 7145 if (intel_syntax
65fca059 7146 && i.tm.opcode_modifier.toqword
3528c362 7147 && i.types[0].bitfield.class != RegSIMD)
34828aad 7148 {
ca61edf2 7149 /* Convert to QWORD. We want REX byte. */
34828aad
L
7150 i.suffix = QWORD_MNEM_SUFFIX;
7151 }
7152 else
7153 {
2b5d6a91 7154 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
34828aad
L
7155 register_prefix, i.op[op].regs->reg_name,
7156 i.suffix);
7157 return 0;
7158 }
29b0f896
AM
7159 }
7160 return 1;
7161}
252b5132 7162
29b0f896 7163static int
e3bb37b5 7164check_qword_reg (void)
29b0f896
AM
7165{
7166 int op;
252b5132 7167
29b0f896 7168 for (op = i.operands; --op >= 0; )
dc821c5f 7169 /* Skip non-register operands. */
bab6aec1 7170 if (i.types[op].bitfield.class != Reg)
dc821c5f 7171 continue;
29b0f896
AM
7172 /* Reject eight bit registers, except where the template requires
7173 them. (eg. movzb) */
dc821c5f 7174 else if (i.types[op].bitfield.byte
bab6aec1 7175 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7176 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f
JB
7177 && (i.tm.operand_types[op].bitfield.word
7178 || i.tm.operand_types[op].bitfield.dword))
29b0f896 7179 {
a540244d
L
7180 as_bad (_("`%s%s' not allowed with `%s%c'"),
7181 register_prefix,
29b0f896
AM
7182 i.op[op].regs->reg_name,
7183 i.tm.name,
7184 i.suffix);
7185 return 0;
7186 }
e4630f71 7187 /* Warn if the r prefix on a general reg is missing. */
dc821c5f
JB
7188 else if ((i.types[op].bitfield.word
7189 || i.types[op].bitfield.dword)
bab6aec1 7190 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7191 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f 7192 && i.tm.operand_types[op].bitfield.qword)
29b0f896
AM
7193 {
7194 /* Prohibit these changes in the 64bit mode, since the
7195 lowering is more complicated. */
34828aad 7196 if (intel_syntax
ca61edf2 7197 && i.tm.opcode_modifier.todword
3528c362 7198 && i.types[0].bitfield.class != RegSIMD)
34828aad 7199 {
ca61edf2 7200 /* Convert to DWORD. We don't want REX byte. */
34828aad
L
7201 i.suffix = LONG_MNEM_SUFFIX;
7202 }
7203 else
7204 {
2b5d6a91 7205 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
34828aad
L
7206 register_prefix, i.op[op].regs->reg_name,
7207 i.suffix);
7208 return 0;
7209 }
252b5132 7210 }
29b0f896
AM
7211 return 1;
7212}
252b5132 7213
29b0f896 7214static int
e3bb37b5 7215check_word_reg (void)
29b0f896
AM
7216{
7217 int op;
7218 for (op = i.operands; --op >= 0;)
dc821c5f 7219 /* Skip non-register operands. */
bab6aec1 7220 if (i.types[op].bitfield.class != Reg)
dc821c5f 7221 continue;
29b0f896
AM
7222 /* Reject eight bit registers, except where the template requires
7223 them. (eg. movzb) */
dc821c5f 7224 else if (i.types[op].bitfield.byte
bab6aec1 7225 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7226 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f
JB
7227 && (i.tm.operand_types[op].bitfield.word
7228 || i.tm.operand_types[op].bitfield.dword))
29b0f896 7229 {
a540244d
L
7230 as_bad (_("`%s%s' not allowed with `%s%c'"),
7231 register_prefix,
29b0f896
AM
7232 i.op[op].regs->reg_name,
7233 i.tm.name,
7234 i.suffix);
7235 return 0;
7236 }
9706160a
JB
7237 /* Error if the e or r prefix on a general reg is present. */
7238 else if ((i.types[op].bitfield.dword
dc821c5f 7239 || i.types[op].bitfield.qword)
bab6aec1 7240 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7241 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f 7242 && i.tm.operand_types[op].bitfield.word)
252b5132 7243 {
9706160a
JB
7244 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
7245 register_prefix, i.op[op].regs->reg_name,
7246 i.suffix);
7247 return 0;
29b0f896
AM
7248 }
7249 return 1;
7250}
252b5132 7251
29b0f896 7252static int
40fb9820 7253update_imm (unsigned int j)
29b0f896 7254{
bc0844ae 7255 i386_operand_type overlap = i.types[j];
40fb9820
L
7256 if ((overlap.bitfield.imm8
7257 || overlap.bitfield.imm8s
7258 || overlap.bitfield.imm16
7259 || overlap.bitfield.imm32
7260 || overlap.bitfield.imm32s
7261 || overlap.bitfield.imm64)
0dfbf9d7
L
7262 && !operand_type_equal (&overlap, &imm8)
7263 && !operand_type_equal (&overlap, &imm8s)
7264 && !operand_type_equal (&overlap, &imm16)
7265 && !operand_type_equal (&overlap, &imm32)
7266 && !operand_type_equal (&overlap, &imm32s)
7267 && !operand_type_equal (&overlap, &imm64))
29b0f896
AM
7268 {
7269 if (i.suffix)
7270 {
40fb9820
L
7271 i386_operand_type temp;
7272
0dfbf9d7 7273 operand_type_set (&temp, 0);
7ab9ffdd 7274 if (i.suffix == BYTE_MNEM_SUFFIX)
40fb9820
L
7275 {
7276 temp.bitfield.imm8 = overlap.bitfield.imm8;
7277 temp.bitfield.imm8s = overlap.bitfield.imm8s;
7278 }
7279 else if (i.suffix == WORD_MNEM_SUFFIX)
7280 temp.bitfield.imm16 = overlap.bitfield.imm16;
7281 else if (i.suffix == QWORD_MNEM_SUFFIX)
7282 {
7283 temp.bitfield.imm64 = overlap.bitfield.imm64;
7284 temp.bitfield.imm32s = overlap.bitfield.imm32s;
7285 }
7286 else
7287 temp.bitfield.imm32 = overlap.bitfield.imm32;
7288 overlap = temp;
29b0f896 7289 }
0dfbf9d7
L
7290 else if (operand_type_equal (&overlap, &imm16_32_32s)
7291 || operand_type_equal (&overlap, &imm16_32)
7292 || operand_type_equal (&overlap, &imm16_32s))
29b0f896 7293 {
40fb9820 7294 if ((flag_code == CODE_16BIT) ^ (i.prefix[DATA_PREFIX] != 0))
65da13b5 7295 overlap = imm16;
40fb9820 7296 else
65da13b5 7297 overlap = imm32s;
29b0f896 7298 }
0dfbf9d7
L
7299 if (!operand_type_equal (&overlap, &imm8)
7300 && !operand_type_equal (&overlap, &imm8s)
7301 && !operand_type_equal (&overlap, &imm16)
7302 && !operand_type_equal (&overlap, &imm32)
7303 && !operand_type_equal (&overlap, &imm32s)
7304 && !operand_type_equal (&overlap, &imm64))
29b0f896 7305 {
4eed87de
AM
7306 as_bad (_("no instruction mnemonic suffix given; "
7307 "can't determine immediate size"));
29b0f896
AM
7308 return 0;
7309 }
7310 }
40fb9820 7311 i.types[j] = overlap;
29b0f896 7312
40fb9820
L
7313 return 1;
7314}
7315
7316static int
7317finalize_imm (void)
7318{
bc0844ae 7319 unsigned int j, n;
29b0f896 7320
bc0844ae
L
7321 /* Update the first 2 immediate operands. */
7322 n = i.operands > 2 ? 2 : i.operands;
7323 if (n)
7324 {
7325 for (j = 0; j < n; j++)
7326 if (update_imm (j) == 0)
7327 return 0;
40fb9820 7328
bc0844ae
L
7329 /* The 3rd operand can't be immediate operand. */
7330 gas_assert (operand_type_check (i.types[2], imm) == 0);
7331 }
29b0f896
AM
7332
7333 return 1;
7334}
7335
7336static int
e3bb37b5 7337process_operands (void)
29b0f896
AM
7338{
7339 /* Default segment register this instruction will use for memory
7340 accesses. 0 means unknown. This is only for optimizing out
7341 unnecessary segment overrides. */
7342 const seg_entry *default_seg = 0;
7343
2426c15f 7344 if (i.tm.opcode_modifier.sse2avx && i.tm.opcode_modifier.vexvvvv)
29b0f896 7345 {
91d6fa6a
NC
7346 unsigned int dupl = i.operands;
7347 unsigned int dest = dupl - 1;
9fcfb3d7
L
7348 unsigned int j;
7349
c0f3af97 7350 /* The destination must be an xmm register. */
9c2799c2 7351 gas_assert (i.reg_operands
91d6fa6a 7352 && MAX_OPERANDS > dupl
7ab9ffdd 7353 && operand_type_equal (&i.types[dest], &regxmm));
c0f3af97 7354
75e5731b 7355 if (i.tm.operand_types[0].bitfield.instance == Accum
1b54b8d7 7356 && i.tm.operand_types[0].bitfield.xmmword)
e2ec9d29 7357 {
8cd7925b 7358 if (i.tm.opcode_modifier.vexsources == VEX3SOURCES)
c0f3af97
L
7359 {
7360 /* Keep xmm0 for instructions with VEX prefix and 3
7361 sources. */
75e5731b 7362 i.tm.operand_types[0].bitfield.instance = InstanceNone;
3528c362 7363 i.tm.operand_types[0].bitfield.class = RegSIMD;
c0f3af97
L
7364 goto duplicate;
7365 }
e2ec9d29 7366 else
c0f3af97
L
7367 {
7368 /* We remove the first xmm0 and keep the number of
7369 operands unchanged, which in fact duplicates the
7370 destination. */
7371 for (j = 1; j < i.operands; j++)
7372 {
7373 i.op[j - 1] = i.op[j];
7374 i.types[j - 1] = i.types[j];
7375 i.tm.operand_types[j - 1] = i.tm.operand_types[j];
8dc0818e 7376 i.flags[j - 1] = i.flags[j];
c0f3af97
L
7377 }
7378 }
7379 }
7380 else if (i.tm.opcode_modifier.implicit1stxmm0)
7ab9ffdd 7381 {
91d6fa6a 7382 gas_assert ((MAX_OPERANDS - 1) > dupl
8cd7925b
L
7383 && (i.tm.opcode_modifier.vexsources
7384 == VEX3SOURCES));
c0f3af97
L
7385
7386 /* Add the implicit xmm0 for instructions with VEX prefix
7387 and 3 sources. */
7388 for (j = i.operands; j > 0; j--)
7389 {
7390 i.op[j] = i.op[j - 1];
7391 i.types[j] = i.types[j - 1];
7392 i.tm.operand_types[j] = i.tm.operand_types[j - 1];
8dc0818e 7393 i.flags[j] = i.flags[j - 1];
c0f3af97
L
7394 }
7395 i.op[0].regs
7396 = (const reg_entry *) hash_find (reg_hash, "xmm0");
7ab9ffdd 7397 i.types[0] = regxmm;
c0f3af97
L
7398 i.tm.operand_types[0] = regxmm;
7399
7400 i.operands += 2;
7401 i.reg_operands += 2;
7402 i.tm.operands += 2;
7403
91d6fa6a 7404 dupl++;
c0f3af97 7405 dest++;
91d6fa6a
NC
7406 i.op[dupl] = i.op[dest];
7407 i.types[dupl] = i.types[dest];
7408 i.tm.operand_types[dupl] = i.tm.operand_types[dest];
8dc0818e 7409 i.flags[dupl] = i.flags[dest];
e2ec9d29 7410 }
c0f3af97
L
7411 else
7412 {
dc1e8a47 7413 duplicate:
c0f3af97
L
7414 i.operands++;
7415 i.reg_operands++;
7416 i.tm.operands++;
7417
91d6fa6a
NC
7418 i.op[dupl] = i.op[dest];
7419 i.types[dupl] = i.types[dest];
7420 i.tm.operand_types[dupl] = i.tm.operand_types[dest];
8dc0818e 7421 i.flags[dupl] = i.flags[dest];
c0f3af97
L
7422 }
7423
7424 if (i.tm.opcode_modifier.immext)
7425 process_immext ();
7426 }
75e5731b 7427 else if (i.tm.operand_types[0].bitfield.instance == Accum
1b54b8d7 7428 && i.tm.operand_types[0].bitfield.xmmword)
c0f3af97
L
7429 {
7430 unsigned int j;
7431
9fcfb3d7
L
7432 for (j = 1; j < i.operands; j++)
7433 {
7434 i.op[j - 1] = i.op[j];
7435 i.types[j - 1] = i.types[j];
7436
7437 /* We need to adjust fields in i.tm since they are used by
7438 build_modrm_byte. */
7439 i.tm.operand_types [j - 1] = i.tm.operand_types [j];
8dc0818e
JB
7440
7441 i.flags[j - 1] = i.flags[j];
9fcfb3d7
L
7442 }
7443
e2ec9d29
L
7444 i.operands--;
7445 i.reg_operands--;
e2ec9d29
L
7446 i.tm.operands--;
7447 }
920d2ddc
IT
7448 else if (i.tm.opcode_modifier.implicitquadgroup)
7449 {
a477a8c4
JB
7450 unsigned int regnum, first_reg_in_group, last_reg_in_group;
7451
920d2ddc 7452 /* The second operand must be {x,y,z}mmN, where N is a multiple of 4. */
3528c362 7453 gas_assert (i.operands >= 2 && i.types[1].bitfield.class == RegSIMD);
a477a8c4
JB
7454 regnum = register_number (i.op[1].regs);
7455 first_reg_in_group = regnum & ~3;
7456 last_reg_in_group = first_reg_in_group + 3;
7457 if (regnum != first_reg_in_group)
7458 as_warn (_("source register `%s%s' implicitly denotes"
7459 " `%s%.3s%u' to `%s%.3s%u' source group in `%s'"),
7460 register_prefix, i.op[1].regs->reg_name,
7461 register_prefix, i.op[1].regs->reg_name, first_reg_in_group,
7462 register_prefix, i.op[1].regs->reg_name, last_reg_in_group,
7463 i.tm.name);
7464 }
e2ec9d29
L
7465 else if (i.tm.opcode_modifier.regkludge)
7466 {
7467 /* The imul $imm, %reg instruction is converted into
7468 imul $imm, %reg, %reg, and the clr %reg instruction
7469 is converted into xor %reg, %reg. */
7470
7471 unsigned int first_reg_op;
7472
7473 if (operand_type_check (i.types[0], reg))
7474 first_reg_op = 0;
7475 else
7476 first_reg_op = 1;
7477 /* Pretend we saw the extra register operand. */
9c2799c2 7478 gas_assert (i.reg_operands == 1
7ab9ffdd 7479 && i.op[first_reg_op + 1].regs == 0);
e2ec9d29
L
7480 i.op[first_reg_op + 1].regs = i.op[first_reg_op].regs;
7481 i.types[first_reg_op + 1] = i.types[first_reg_op];
7482 i.operands++;
7483 i.reg_operands++;
29b0f896
AM
7484 }
7485
85b80b0f 7486 if (i.tm.opcode_modifier.modrm)
29b0f896
AM
7487 {
7488 /* The opcode is completed (modulo i.tm.extension_opcode which
52271982
AM
7489 must be put into the modrm byte). Now, we make the modrm and
7490 index base bytes based on all the info we've collected. */
29b0f896
AM
7491
7492 default_seg = build_modrm_byte ();
7493 }
00cee14f 7494 else if (i.types[0].bitfield.class == SReg)
85b80b0f
JB
7495 {
7496 if (flag_code != CODE_64BIT
7497 ? i.tm.base_opcode == POP_SEG_SHORT
7498 && i.op[0].regs->reg_num == 1
7499 : (i.tm.base_opcode | 1) == POP_SEG386_SHORT
7500 && i.op[0].regs->reg_num < 4)
7501 {
7502 as_bad (_("you can't `%s %s%s'"),
7503 i.tm.name, register_prefix, i.op[0].regs->reg_name);
7504 return 0;
7505 }
7506 if ( i.op[0].regs->reg_num > 3 && i.tm.opcode_length == 1 )
7507 {
7508 i.tm.base_opcode ^= POP_SEG_SHORT ^ POP_SEG386_SHORT;
7509 i.tm.opcode_length = 2;
7510 }
7511 i.tm.base_opcode |= (i.op[0].regs->reg_num << 3);
7512 }
8a2ed489 7513 else if ((i.tm.base_opcode & ~0x3) == MOV_AX_DISP32)
29b0f896
AM
7514 {
7515 default_seg = &ds;
7516 }
40fb9820 7517 else if (i.tm.opcode_modifier.isstring)
29b0f896
AM
7518 {
7519 /* For the string instructions that allow a segment override
7520 on one of their operands, the default segment is ds. */
7521 default_seg = &ds;
7522 }
50128d0c 7523 else if (i.short_form)
85b80b0f
JB
7524 {
7525 /* The register or float register operand is in operand
7526 0 or 1. */
bab6aec1 7527 unsigned int op = i.tm.operand_types[0].bitfield.class != Reg;
85b80b0f
JB
7528
7529 /* Register goes in low 3 bits of opcode. */
7530 i.tm.base_opcode |= i.op[op].regs->reg_num;
7531 if ((i.op[op].regs->reg_flags & RegRex) != 0)
7532 i.rex |= REX_B;
7533 if (!quiet_warnings && i.tm.opcode_modifier.ugh)
7534 {
7535 /* Warn about some common errors, but press on regardless.
7536 The first case can be generated by gcc (<= 2.8.1). */
7537 if (i.operands == 2)
7538 {
7539 /* Reversed arguments on faddp, fsubp, etc. */
7540 as_warn (_("translating to `%s %s%s,%s%s'"), i.tm.name,
7541 register_prefix, i.op[!intel_syntax].regs->reg_name,
7542 register_prefix, i.op[intel_syntax].regs->reg_name);
7543 }
7544 else
7545 {
7546 /* Extraneous `l' suffix on fp insn. */
7547 as_warn (_("translating to `%s %s%s'"), i.tm.name,
7548 register_prefix, i.op[0].regs->reg_name);
7549 }
7550 }
7551 }
29b0f896 7552
514a8bb0 7553 if ((i.seg[0] || i.prefix[SEG_PREFIX])
514a8bb0
JB
7554 && i.tm.base_opcode == 0x8d /* lea */
7555 && !is_any_vex_encoding(&i.tm))
92334ad2
JB
7556 {
7557 if (!quiet_warnings)
7558 as_warn (_("segment override on `%s' is ineffectual"), i.tm.name);
7559 if (optimize)
7560 {
7561 i.seg[0] = NULL;
7562 i.prefix[SEG_PREFIX] = 0;
7563 }
7564 }
52271982
AM
7565
7566 /* If a segment was explicitly specified, and the specified segment
b6773884
JB
7567 is neither the default nor the one already recorded from a prefix,
7568 use an opcode prefix to select it. If we never figured out what
7569 the default segment is, then default_seg will be zero at this
7570 point, and the specified segment prefix will always be used. */
7571 if (i.seg[0]
7572 && i.seg[0] != default_seg
7573 && i.seg[0]->seg_prefix != i.prefix[SEG_PREFIX])
29b0f896
AM
7574 {
7575 if (!add_prefix (i.seg[0]->seg_prefix))
7576 return 0;
7577 }
7578 return 1;
7579}
7580
7581static const seg_entry *
e3bb37b5 7582build_modrm_byte (void)
29b0f896
AM
7583{
7584 const seg_entry *default_seg = 0;
c0f3af97 7585 unsigned int source, dest;
8cd7925b 7586 int vex_3_sources;
c0f3af97 7587
8cd7925b 7588 vex_3_sources = i.tm.opcode_modifier.vexsources == VEX3SOURCES;
c0f3af97
L
7589 if (vex_3_sources)
7590 {
91d6fa6a 7591 unsigned int nds, reg_slot;
4c2c6516 7592 expressionS *exp;
c0f3af97 7593
6b8d3588 7594 dest = i.operands - 1;
c0f3af97 7595 nds = dest - 1;
922d8de8 7596
a683cc34 7597 /* There are 2 kinds of instructions:
bed3d976 7598 1. 5 operands: 4 register operands or 3 register operands
9d3bf266 7599 plus 1 memory operand plus one Imm4 operand, VexXDS, and
bed3d976 7600 VexW0 or VexW1. The destination must be either XMM, YMM or
43234a1e 7601 ZMM register.
bed3d976 7602 2. 4 operands: 4 register operands or 3 register operands
2f1bada2 7603 plus 1 memory operand, with VexXDS. */
922d8de8 7604 gas_assert ((i.reg_operands == 4
bed3d976
JB
7605 || (i.reg_operands == 3 && i.mem_operands == 1))
7606 && i.tm.opcode_modifier.vexvvvv == VEXXDS
dcd7e323 7607 && i.tm.opcode_modifier.vexw
3528c362 7608 && i.tm.operand_types[dest].bitfield.class == RegSIMD);
a683cc34 7609
48db9223
JB
7610 /* If VexW1 is set, the first non-immediate operand is the source and
7611 the second non-immediate one is encoded in the immediate operand. */
7612 if (i.tm.opcode_modifier.vexw == VEXW1)
7613 {
7614 source = i.imm_operands;
7615 reg_slot = i.imm_operands + 1;
7616 }
7617 else
7618 {
7619 source = i.imm_operands + 1;
7620 reg_slot = i.imm_operands;
7621 }
7622
a683cc34 7623 if (i.imm_operands == 0)
bed3d976
JB
7624 {
7625 /* When there is no immediate operand, generate an 8bit
7626 immediate operand to encode the first operand. */
7627 exp = &im_expressions[i.imm_operands++];
7628 i.op[i.operands].imms = exp;
7629 i.types[i.operands] = imm8;
7630 i.operands++;
7631
3528c362 7632 gas_assert (i.tm.operand_types[reg_slot].bitfield.class == RegSIMD);
bed3d976
JB
7633 exp->X_op = O_constant;
7634 exp->X_add_number = register_number (i.op[reg_slot].regs) << 4;
43234a1e
L
7635 gas_assert ((i.op[reg_slot].regs->reg_flags & RegVRex) == 0);
7636 }
922d8de8 7637 else
bed3d976 7638 {
9d3bf266
JB
7639 gas_assert (i.imm_operands == 1);
7640 gas_assert (fits_in_imm4 (i.op[0].imms->X_add_number));
7641 gas_assert (!i.tm.opcode_modifier.immext);
a683cc34 7642
9d3bf266
JB
7643 /* Turn on Imm8 again so that output_imm will generate it. */
7644 i.types[0].bitfield.imm8 = 1;
bed3d976 7645
3528c362 7646 gas_assert (i.tm.operand_types[reg_slot].bitfield.class == RegSIMD);
9d3bf266 7647 i.op[0].imms->X_add_number
bed3d976 7648 |= register_number (i.op[reg_slot].regs) << 4;
43234a1e 7649 gas_assert ((i.op[reg_slot].regs->reg_flags & RegVRex) == 0);
bed3d976 7650 }
a683cc34 7651
3528c362 7652 gas_assert (i.tm.operand_types[nds].bitfield.class == RegSIMD);
dae39acc 7653 i.vex.register_specifier = i.op[nds].regs;
c0f3af97
L
7654 }
7655 else
7656 source = dest = 0;
29b0f896
AM
7657
7658 /* i.reg_operands MUST be the number of real register operands;
c0f3af97
L
7659 implicit registers do not count. If there are 3 register
7660 operands, it must be a instruction with VexNDS. For a
7661 instruction with VexNDD, the destination register is encoded
7662 in VEX prefix. If there are 4 register operands, it must be
7663 a instruction with VEX prefix and 3 sources. */
7ab9ffdd
L
7664 if (i.mem_operands == 0
7665 && ((i.reg_operands == 2
2426c15f 7666 && i.tm.opcode_modifier.vexvvvv <= VEXXDS)
7ab9ffdd 7667 || (i.reg_operands == 3
2426c15f 7668 && i.tm.opcode_modifier.vexvvvv == VEXXDS)
7ab9ffdd 7669 || (i.reg_operands == 4 && vex_3_sources)))
29b0f896 7670 {
cab737b9
L
7671 switch (i.operands)
7672 {
7673 case 2:
7674 source = 0;
7675 break;
7676 case 3:
c81128dc
L
7677 /* When there are 3 operands, one of them may be immediate,
7678 which may be the first or the last operand. Otherwise,
c0f3af97
L
7679 the first operand must be shift count register (cl) or it
7680 is an instruction with VexNDS. */
9c2799c2 7681 gas_assert (i.imm_operands == 1
7ab9ffdd 7682 || (i.imm_operands == 0
2426c15f 7683 && (i.tm.opcode_modifier.vexvvvv == VEXXDS
75e5731b
JB
7684 || (i.types[0].bitfield.instance == RegC
7685 && i.types[0].bitfield.byte))));
40fb9820 7686 if (operand_type_check (i.types[0], imm)
75e5731b
JB
7687 || (i.types[0].bitfield.instance == RegC
7688 && i.types[0].bitfield.byte))
40fb9820
L
7689 source = 1;
7690 else
7691 source = 0;
cab737b9
L
7692 break;
7693 case 4:
368d64cc
L
7694 /* When there are 4 operands, the first two must be 8bit
7695 immediate operands. The source operand will be the 3rd
c0f3af97
L
7696 one.
7697
7698 For instructions with VexNDS, if the first operand
7699 an imm8, the source operand is the 2nd one. If the last
7700 operand is imm8, the source operand is the first one. */
9c2799c2 7701 gas_assert ((i.imm_operands == 2
7ab9ffdd
L
7702 && i.types[0].bitfield.imm8
7703 && i.types[1].bitfield.imm8)
2426c15f 7704 || (i.tm.opcode_modifier.vexvvvv == VEXXDS
7ab9ffdd
L
7705 && i.imm_operands == 1
7706 && (i.types[0].bitfield.imm8
43234a1e
L
7707 || i.types[i.operands - 1].bitfield.imm8
7708 || i.rounding)));
9f2670f2
L
7709 if (i.imm_operands == 2)
7710 source = 2;
7711 else
c0f3af97
L
7712 {
7713 if (i.types[0].bitfield.imm8)
7714 source = 1;
7715 else
7716 source = 0;
7717 }
c0f3af97
L
7718 break;
7719 case 5:
e771e7c9 7720 if (is_evex_encoding (&i.tm))
43234a1e
L
7721 {
7722 /* For EVEX instructions, when there are 5 operands, the
7723 first one must be immediate operand. If the second one
7724 is immediate operand, the source operand is the 3th
7725 one. If the last one is immediate operand, the source
7726 operand is the 2nd one. */
7727 gas_assert (i.imm_operands == 2
7728 && i.tm.opcode_modifier.sae
7729 && operand_type_check (i.types[0], imm));
7730 if (operand_type_check (i.types[1], imm))
7731 source = 2;
7732 else if (operand_type_check (i.types[4], imm))
7733 source = 1;
7734 else
7735 abort ();
7736 }
cab737b9
L
7737 break;
7738 default:
7739 abort ();
7740 }
7741
c0f3af97
L
7742 if (!vex_3_sources)
7743 {
7744 dest = source + 1;
7745
43234a1e
L
7746 /* RC/SAE operand could be between DEST and SRC. That happens
7747 when one operand is GPR and the other one is XMM/YMM/ZMM
7748 register. */
7749 if (i.rounding && i.rounding->operand == (int) dest)
7750 dest++;
7751
2426c15f 7752 if (i.tm.opcode_modifier.vexvvvv == VEXXDS)
c0f3af97 7753 {
43234a1e 7754 /* For instructions with VexNDS, the register-only source
c5d0745b 7755 operand must be a 32/64bit integer, XMM, YMM, ZMM, or mask
dfd69174 7756 register. It is encoded in VEX prefix. */
f12dc422
L
7757
7758 i386_operand_type op;
7759 unsigned int vvvv;
7760
7761 /* Check register-only source operand when two source
7762 operands are swapped. */
7763 if (!i.tm.operand_types[source].bitfield.baseindex
7764 && i.tm.operand_types[dest].bitfield.baseindex)
7765 {
7766 vvvv = source;
7767 source = dest;
7768 }
7769 else
7770 vvvv = dest;
7771
7772 op = i.tm.operand_types[vvvv];
c0f3af97 7773 if ((dest + 1) >= i.operands
bab6aec1 7774 || ((op.bitfield.class != Reg
dc821c5f 7775 || (!op.bitfield.dword && !op.bitfield.qword))
3528c362 7776 && op.bitfield.class != RegSIMD
43234a1e 7777 && !operand_type_equal (&op, &regmask)))
c0f3af97 7778 abort ();
f12dc422 7779 i.vex.register_specifier = i.op[vvvv].regs;
c0f3af97
L
7780 dest++;
7781 }
7782 }
29b0f896
AM
7783
7784 i.rm.mode = 3;
dfd69174
JB
7785 /* One of the register operands will be encoded in the i.rm.reg
7786 field, the other in the combined i.rm.mode and i.rm.regmem
29b0f896
AM
7787 fields. If no form of this instruction supports a memory
7788 destination operand, then we assume the source operand may
7789 sometimes be a memory operand and so we need to store the
7790 destination in the i.rm.reg field. */
dfd69174 7791 if (!i.tm.opcode_modifier.regmem
40fb9820 7792 && operand_type_check (i.tm.operand_types[dest], anymem) == 0)
29b0f896
AM
7793 {
7794 i.rm.reg = i.op[dest].regs->reg_num;
7795 i.rm.regmem = i.op[source].regs->reg_num;
3528c362
JB
7796 if (i.op[dest].regs->reg_type.bitfield.class == RegMMX
7797 || i.op[source].regs->reg_type.bitfield.class == RegMMX)
b4a3a7b4 7798 i.has_regmmx = TRUE;
3528c362
JB
7799 else if (i.op[dest].regs->reg_type.bitfield.class == RegSIMD
7800 || i.op[source].regs->reg_type.bitfield.class == RegSIMD)
b4a3a7b4
L
7801 {
7802 if (i.types[dest].bitfield.zmmword
7803 || i.types[source].bitfield.zmmword)
7804 i.has_regzmm = TRUE;
7805 else if (i.types[dest].bitfield.ymmword
7806 || i.types[source].bitfield.ymmword)
7807 i.has_regymm = TRUE;
7808 else
7809 i.has_regxmm = TRUE;
7810 }
29b0f896 7811 if ((i.op[dest].regs->reg_flags & RegRex) != 0)
161a04f6 7812 i.rex |= REX_R;
43234a1e
L
7813 if ((i.op[dest].regs->reg_flags & RegVRex) != 0)
7814 i.vrex |= REX_R;
29b0f896 7815 if ((i.op[source].regs->reg_flags & RegRex) != 0)
161a04f6 7816 i.rex |= REX_B;
43234a1e
L
7817 if ((i.op[source].regs->reg_flags & RegVRex) != 0)
7818 i.vrex |= REX_B;
29b0f896
AM
7819 }
7820 else
7821 {
7822 i.rm.reg = i.op[source].regs->reg_num;
7823 i.rm.regmem = i.op[dest].regs->reg_num;
7824 if ((i.op[dest].regs->reg_flags & RegRex) != 0)
161a04f6 7825 i.rex |= REX_B;
43234a1e
L
7826 if ((i.op[dest].regs->reg_flags & RegVRex) != 0)
7827 i.vrex |= REX_B;
29b0f896 7828 if ((i.op[source].regs->reg_flags & RegRex) != 0)
161a04f6 7829 i.rex |= REX_R;
43234a1e
L
7830 if ((i.op[source].regs->reg_flags & RegVRex) != 0)
7831 i.vrex |= REX_R;
29b0f896 7832 }
e0c7f900 7833 if (flag_code != CODE_64BIT && (i.rex & REX_R))
c4a530c5 7834 {
4a5c67ed 7835 if (i.types[!i.tm.opcode_modifier.regmem].bitfield.class != RegCR)
c4a530c5 7836 abort ();
e0c7f900 7837 i.rex &= ~REX_R;
c4a530c5
JB
7838 add_prefix (LOCK_PREFIX_OPCODE);
7839 }
29b0f896
AM
7840 }
7841 else
7842 { /* If it's not 2 reg operands... */
c0f3af97
L
7843 unsigned int mem;
7844
29b0f896
AM
7845 if (i.mem_operands)
7846 {
7847 unsigned int fake_zero_displacement = 0;
99018f42 7848 unsigned int op;
4eed87de 7849
7ab9ffdd 7850 for (op = 0; op < i.operands; op++)
8dc0818e 7851 if (i.flags[op] & Operand_Mem)
7ab9ffdd 7852 break;
7ab9ffdd 7853 gas_assert (op < i.operands);
29b0f896 7854
6c30d220
L
7855 if (i.tm.opcode_modifier.vecsib)
7856 {
e968fc9b 7857 if (i.index_reg->reg_num == RegIZ)
6c30d220
L
7858 abort ();
7859
7860 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
7861 if (!i.base_reg)
7862 {
7863 i.sib.base = NO_BASE_REGISTER;
7864 i.sib.scale = i.log2_scale_factor;
7865 i.types[op].bitfield.disp8 = 0;
7866 i.types[op].bitfield.disp16 = 0;
7867 i.types[op].bitfield.disp64 = 0;
43083a50 7868 if (flag_code != CODE_64BIT || i.prefix[ADDR_PREFIX])
6c30d220
L
7869 {
7870 /* Must be 32 bit */
7871 i.types[op].bitfield.disp32 = 1;
7872 i.types[op].bitfield.disp32s = 0;
7873 }
7874 else
7875 {
7876 i.types[op].bitfield.disp32 = 0;
7877 i.types[op].bitfield.disp32s = 1;
7878 }
7879 }
7880 i.sib.index = i.index_reg->reg_num;
7881 if ((i.index_reg->reg_flags & RegRex) != 0)
7882 i.rex |= REX_X;
43234a1e
L
7883 if ((i.index_reg->reg_flags & RegVRex) != 0)
7884 i.vrex |= REX_X;
6c30d220
L
7885 }
7886
29b0f896
AM
7887 default_seg = &ds;
7888
7889 if (i.base_reg == 0)
7890 {
7891 i.rm.mode = 0;
7892 if (!i.disp_operands)
9bb129e8 7893 fake_zero_displacement = 1;
29b0f896
AM
7894 if (i.index_reg == 0)
7895 {
73053c1f
JB
7896 i386_operand_type newdisp;
7897
6c30d220 7898 gas_assert (!i.tm.opcode_modifier.vecsib);
29b0f896 7899 /* Operand is just <disp> */
20f0a1fc 7900 if (flag_code == CODE_64BIT)
29b0f896
AM
7901 {
7902 /* 64bit mode overwrites the 32bit absolute
7903 addressing by RIP relative addressing and
7904 absolute addressing is encoded by one of the
7905 redundant SIB forms. */
7906 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
7907 i.sib.base = NO_BASE_REGISTER;
7908 i.sib.index = NO_INDEX_REGISTER;
73053c1f 7909 newdisp = (!i.prefix[ADDR_PREFIX] ? disp32s : disp32);
20f0a1fc 7910 }
fc225355
L
7911 else if ((flag_code == CODE_16BIT)
7912 ^ (i.prefix[ADDR_PREFIX] != 0))
20f0a1fc
NC
7913 {
7914 i.rm.regmem = NO_BASE_REGISTER_16;
73053c1f 7915 newdisp = disp16;
20f0a1fc
NC
7916 }
7917 else
7918 {
7919 i.rm.regmem = NO_BASE_REGISTER;
73053c1f 7920 newdisp = disp32;
29b0f896 7921 }
73053c1f
JB
7922 i.types[op] = operand_type_and_not (i.types[op], anydisp);
7923 i.types[op] = operand_type_or (i.types[op], newdisp);
29b0f896 7924 }
6c30d220 7925 else if (!i.tm.opcode_modifier.vecsib)
29b0f896 7926 {
6c30d220 7927 /* !i.base_reg && i.index_reg */
e968fc9b 7928 if (i.index_reg->reg_num == RegIZ)
db51cc60
L
7929 i.sib.index = NO_INDEX_REGISTER;
7930 else
7931 i.sib.index = i.index_reg->reg_num;
29b0f896
AM
7932 i.sib.base = NO_BASE_REGISTER;
7933 i.sib.scale = i.log2_scale_factor;
7934 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
40fb9820
L
7935 i.types[op].bitfield.disp8 = 0;
7936 i.types[op].bitfield.disp16 = 0;
7937 i.types[op].bitfield.disp64 = 0;
43083a50 7938 if (flag_code != CODE_64BIT || i.prefix[ADDR_PREFIX])
40fb9820
L
7939 {
7940 /* Must be 32 bit */
7941 i.types[op].bitfield.disp32 = 1;
7942 i.types[op].bitfield.disp32s = 0;
7943 }
29b0f896 7944 else
40fb9820
L
7945 {
7946 i.types[op].bitfield.disp32 = 0;
7947 i.types[op].bitfield.disp32s = 1;
7948 }
29b0f896 7949 if ((i.index_reg->reg_flags & RegRex) != 0)
161a04f6 7950 i.rex |= REX_X;
29b0f896
AM
7951 }
7952 }
7953 /* RIP addressing for 64bit mode. */
e968fc9b 7954 else if (i.base_reg->reg_num == RegIP)
29b0f896 7955 {
6c30d220 7956 gas_assert (!i.tm.opcode_modifier.vecsib);
29b0f896 7957 i.rm.regmem = NO_BASE_REGISTER;
40fb9820
L
7958 i.types[op].bitfield.disp8 = 0;
7959 i.types[op].bitfield.disp16 = 0;
7960 i.types[op].bitfield.disp32 = 0;
7961 i.types[op].bitfield.disp32s = 1;
7962 i.types[op].bitfield.disp64 = 0;
71903a11 7963 i.flags[op] |= Operand_PCrel;
20f0a1fc
NC
7964 if (! i.disp_operands)
7965 fake_zero_displacement = 1;
29b0f896 7966 }
dc821c5f 7967 else if (i.base_reg->reg_type.bitfield.word)
29b0f896 7968 {
6c30d220 7969 gas_assert (!i.tm.opcode_modifier.vecsib);
29b0f896
AM
7970 switch (i.base_reg->reg_num)
7971 {
7972 case 3: /* (%bx) */
7973 if (i.index_reg == 0)
7974 i.rm.regmem = 7;
7975 else /* (%bx,%si) -> 0, or (%bx,%di) -> 1 */
7976 i.rm.regmem = i.index_reg->reg_num - 6;
7977 break;
7978 case 5: /* (%bp) */
7979 default_seg = &ss;
7980 if (i.index_reg == 0)
7981 {
7982 i.rm.regmem = 6;
40fb9820 7983 if (operand_type_check (i.types[op], disp) == 0)
29b0f896
AM
7984 {
7985 /* fake (%bp) into 0(%bp) */
b5014f7a 7986 i.types[op].bitfield.disp8 = 1;
252b5132 7987 fake_zero_displacement = 1;
29b0f896
AM
7988 }
7989 }
7990 else /* (%bp,%si) -> 2, or (%bp,%di) -> 3 */
7991 i.rm.regmem = i.index_reg->reg_num - 6 + 2;
7992 break;
7993 default: /* (%si) -> 4 or (%di) -> 5 */
7994 i.rm.regmem = i.base_reg->reg_num - 6 + 4;
7995 }
7996 i.rm.mode = mode_from_disp_size (i.types[op]);
7997 }
7998 else /* i.base_reg and 32/64 bit mode */
7999 {
8000 if (flag_code == CODE_64BIT
40fb9820
L
8001 && operand_type_check (i.types[op], disp))
8002 {
73053c1f
JB
8003 i.types[op].bitfield.disp16 = 0;
8004 i.types[op].bitfield.disp64 = 0;
40fb9820 8005 if (i.prefix[ADDR_PREFIX] == 0)
73053c1f
JB
8006 {
8007 i.types[op].bitfield.disp32 = 0;
8008 i.types[op].bitfield.disp32s = 1;
8009 }
40fb9820 8010 else
73053c1f
JB
8011 {
8012 i.types[op].bitfield.disp32 = 1;
8013 i.types[op].bitfield.disp32s = 0;
8014 }
40fb9820 8015 }
20f0a1fc 8016
6c30d220
L
8017 if (!i.tm.opcode_modifier.vecsib)
8018 i.rm.regmem = i.base_reg->reg_num;
29b0f896 8019 if ((i.base_reg->reg_flags & RegRex) != 0)
161a04f6 8020 i.rex |= REX_B;
29b0f896
AM
8021 i.sib.base = i.base_reg->reg_num;
8022 /* x86-64 ignores REX prefix bit here to avoid decoder
8023 complications. */
848930b2
JB
8024 if (!(i.base_reg->reg_flags & RegRex)
8025 && (i.base_reg->reg_num == EBP_REG_NUM
8026 || i.base_reg->reg_num == ESP_REG_NUM))
29b0f896 8027 default_seg = &ss;
848930b2 8028 if (i.base_reg->reg_num == 5 && i.disp_operands == 0)
29b0f896 8029 {
848930b2 8030 fake_zero_displacement = 1;
b5014f7a 8031 i.types[op].bitfield.disp8 = 1;
29b0f896
AM
8032 }
8033 i.sib.scale = i.log2_scale_factor;
8034 if (i.index_reg == 0)
8035 {
6c30d220 8036 gas_assert (!i.tm.opcode_modifier.vecsib);
29b0f896
AM
8037 /* <disp>(%esp) becomes two byte modrm with no index
8038 register. We've already stored the code for esp
8039 in i.rm.regmem ie. ESCAPE_TO_TWO_BYTE_ADDRESSING.
8040 Any base register besides %esp will not use the
8041 extra modrm byte. */
8042 i.sib.index = NO_INDEX_REGISTER;
29b0f896 8043 }
6c30d220 8044 else if (!i.tm.opcode_modifier.vecsib)
29b0f896 8045 {
e968fc9b 8046 if (i.index_reg->reg_num == RegIZ)
db51cc60
L
8047 i.sib.index = NO_INDEX_REGISTER;
8048 else
8049 i.sib.index = i.index_reg->reg_num;
29b0f896
AM
8050 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
8051 if ((i.index_reg->reg_flags & RegRex) != 0)
161a04f6 8052 i.rex |= REX_X;
29b0f896 8053 }
67a4f2b7
AO
8054
8055 if (i.disp_operands
8056 && (i.reloc[op] == BFD_RELOC_386_TLS_DESC_CALL
8057 || i.reloc[op] == BFD_RELOC_X86_64_TLSDESC_CALL))
8058 i.rm.mode = 0;
8059 else
a501d77e
L
8060 {
8061 if (!fake_zero_displacement
8062 && !i.disp_operands
8063 && i.disp_encoding)
8064 {
8065 fake_zero_displacement = 1;
8066 if (i.disp_encoding == disp_encoding_8bit)
8067 i.types[op].bitfield.disp8 = 1;
8068 else
8069 i.types[op].bitfield.disp32 = 1;
8070 }
8071 i.rm.mode = mode_from_disp_size (i.types[op]);
8072 }
29b0f896 8073 }
252b5132 8074
29b0f896
AM
8075 if (fake_zero_displacement)
8076 {
8077 /* Fakes a zero displacement assuming that i.types[op]
8078 holds the correct displacement size. */
8079 expressionS *exp;
8080
9c2799c2 8081 gas_assert (i.op[op].disps == 0);
29b0f896
AM
8082 exp = &disp_expressions[i.disp_operands++];
8083 i.op[op].disps = exp;
8084 exp->X_op = O_constant;
8085 exp->X_add_number = 0;
8086 exp->X_add_symbol = (symbolS *) 0;
8087 exp->X_op_symbol = (symbolS *) 0;
8088 }
c0f3af97
L
8089
8090 mem = op;
29b0f896 8091 }
c0f3af97
L
8092 else
8093 mem = ~0;
252b5132 8094
8c43a48b 8095 if (i.tm.opcode_modifier.vexsources == XOP2SOURCES)
5dd85c99
SP
8096 {
8097 if (operand_type_check (i.types[0], imm))
8098 i.vex.register_specifier = NULL;
8099 else
8100 {
8101 /* VEX.vvvv encodes one of the sources when the first
8102 operand is not an immediate. */
1ef99a7b 8103 if (i.tm.opcode_modifier.vexw == VEXW0)
5dd85c99
SP
8104 i.vex.register_specifier = i.op[0].regs;
8105 else
8106 i.vex.register_specifier = i.op[1].regs;
8107 }
8108
8109 /* Destination is a XMM register encoded in the ModRM.reg
8110 and VEX.R bit. */
8111 i.rm.reg = i.op[2].regs->reg_num;
8112 if ((i.op[2].regs->reg_flags & RegRex) != 0)
8113 i.rex |= REX_R;
8114
8115 /* ModRM.rm and VEX.B encodes the other source. */
8116 if (!i.mem_operands)
8117 {
8118 i.rm.mode = 3;
8119
1ef99a7b 8120 if (i.tm.opcode_modifier.vexw == VEXW0)
5dd85c99
SP
8121 i.rm.regmem = i.op[1].regs->reg_num;
8122 else
8123 i.rm.regmem = i.op[0].regs->reg_num;
8124
8125 if ((i.op[1].regs->reg_flags & RegRex) != 0)
8126 i.rex |= REX_B;
8127 }
8128 }
2426c15f 8129 else if (i.tm.opcode_modifier.vexvvvv == VEXLWP)
f88c9eb0
SP
8130 {
8131 i.vex.register_specifier = i.op[2].regs;
8132 if (!i.mem_operands)
8133 {
8134 i.rm.mode = 3;
8135 i.rm.regmem = i.op[1].regs->reg_num;
8136 if ((i.op[1].regs->reg_flags & RegRex) != 0)
8137 i.rex |= REX_B;
8138 }
8139 }
29b0f896
AM
8140 /* Fill in i.rm.reg or i.rm.regmem field with register operand
8141 (if any) based on i.tm.extension_opcode. Again, we must be
8142 careful to make sure that segment/control/debug/test/MMX
8143 registers are coded into the i.rm.reg field. */
f88c9eb0 8144 else if (i.reg_operands)
29b0f896 8145 {
99018f42 8146 unsigned int op;
7ab9ffdd
L
8147 unsigned int vex_reg = ~0;
8148
8149 for (op = 0; op < i.operands; op++)
b4a3a7b4 8150 {
bab6aec1 8151 if (i.types[op].bitfield.class == Reg
f74a6307
JB
8152 || i.types[op].bitfield.class == RegBND
8153 || i.types[op].bitfield.class == RegMask
00cee14f 8154 || i.types[op].bitfield.class == SReg
4a5c67ed
JB
8155 || i.types[op].bitfield.class == RegCR
8156 || i.types[op].bitfield.class == RegDR
8157 || i.types[op].bitfield.class == RegTR)
b4a3a7b4 8158 break;
3528c362 8159 if (i.types[op].bitfield.class == RegSIMD)
b4a3a7b4
L
8160 {
8161 if (i.types[op].bitfield.zmmword)
8162 i.has_regzmm = TRUE;
8163 else if (i.types[op].bitfield.ymmword)
8164 i.has_regymm = TRUE;
8165 else
8166 i.has_regxmm = TRUE;
8167 break;
8168 }
3528c362 8169 if (i.types[op].bitfield.class == RegMMX)
b4a3a7b4
L
8170 {
8171 i.has_regmmx = TRUE;
8172 break;
8173 }
8174 }
c0209578 8175
7ab9ffdd
L
8176 if (vex_3_sources)
8177 op = dest;
2426c15f 8178 else if (i.tm.opcode_modifier.vexvvvv == VEXXDS)
7ab9ffdd
L
8179 {
8180 /* For instructions with VexNDS, the register-only
8181 source operand is encoded in VEX prefix. */
8182 gas_assert (mem != (unsigned int) ~0);
c0f3af97 8183
7ab9ffdd 8184 if (op > mem)
c0f3af97 8185 {
7ab9ffdd
L
8186 vex_reg = op++;
8187 gas_assert (op < i.operands);
c0f3af97
L
8188 }
8189 else
c0f3af97 8190 {
f12dc422
L
8191 /* Check register-only source operand when two source
8192 operands are swapped. */
8193 if (!i.tm.operand_types[op].bitfield.baseindex
8194 && i.tm.operand_types[op + 1].bitfield.baseindex)
8195 {
8196 vex_reg = op;
8197 op += 2;
8198 gas_assert (mem == (vex_reg + 1)
8199 && op < i.operands);
8200 }
8201 else
8202 {
8203 vex_reg = op + 1;
8204 gas_assert (vex_reg < i.operands);
8205 }
c0f3af97 8206 }
7ab9ffdd 8207 }
2426c15f 8208 else if (i.tm.opcode_modifier.vexvvvv == VEXNDD)
7ab9ffdd 8209 {
f12dc422 8210 /* For instructions with VexNDD, the register destination
7ab9ffdd 8211 is encoded in VEX prefix. */
f12dc422
L
8212 if (i.mem_operands == 0)
8213 {
8214 /* There is no memory operand. */
8215 gas_assert ((op + 2) == i.operands);
8216 vex_reg = op + 1;
8217 }
8218 else
8d63c93e 8219 {
ed438a93
JB
8220 /* There are only 2 non-immediate operands. */
8221 gas_assert (op < i.imm_operands + 2
8222 && i.operands == i.imm_operands + 2);
8223 vex_reg = i.imm_operands + 1;
f12dc422 8224 }
7ab9ffdd
L
8225 }
8226 else
8227 gas_assert (op < i.operands);
99018f42 8228
7ab9ffdd
L
8229 if (vex_reg != (unsigned int) ~0)
8230 {
f12dc422 8231 i386_operand_type *type = &i.tm.operand_types[vex_reg];
7ab9ffdd 8232
bab6aec1 8233 if ((type->bitfield.class != Reg
dc821c5f 8234 || (!type->bitfield.dword && !type->bitfield.qword))
3528c362 8235 && type->bitfield.class != RegSIMD
43234a1e 8236 && !operand_type_equal (type, &regmask))
7ab9ffdd 8237 abort ();
f88c9eb0 8238
7ab9ffdd
L
8239 i.vex.register_specifier = i.op[vex_reg].regs;
8240 }
8241
1b9f0c97
L
8242 /* Don't set OP operand twice. */
8243 if (vex_reg != op)
7ab9ffdd 8244 {
1b9f0c97
L
8245 /* If there is an extension opcode to put here, the
8246 register number must be put into the regmem field. */
8247 if (i.tm.extension_opcode != None)
8248 {
8249 i.rm.regmem = i.op[op].regs->reg_num;
8250 if ((i.op[op].regs->reg_flags & RegRex) != 0)
8251 i.rex |= REX_B;
43234a1e
L
8252 if ((i.op[op].regs->reg_flags & RegVRex) != 0)
8253 i.vrex |= REX_B;
1b9f0c97
L
8254 }
8255 else
8256 {
8257 i.rm.reg = i.op[op].regs->reg_num;
8258 if ((i.op[op].regs->reg_flags & RegRex) != 0)
8259 i.rex |= REX_R;
43234a1e
L
8260 if ((i.op[op].regs->reg_flags & RegVRex) != 0)
8261 i.vrex |= REX_R;
1b9f0c97 8262 }
7ab9ffdd 8263 }
252b5132 8264
29b0f896
AM
8265 /* Now, if no memory operand has set i.rm.mode = 0, 1, 2 we
8266 must set it to 3 to indicate this is a register operand
8267 in the regmem field. */
8268 if (!i.mem_operands)
8269 i.rm.mode = 3;
8270 }
252b5132 8271
29b0f896 8272 /* Fill in i.rm.reg field with extension opcode (if any). */
c1e679ec 8273 if (i.tm.extension_opcode != None)
29b0f896
AM
8274 i.rm.reg = i.tm.extension_opcode;
8275 }
8276 return default_seg;
8277}
252b5132 8278
376cd056
JB
8279static unsigned int
8280flip_code16 (unsigned int code16)
8281{
8282 gas_assert (i.tm.operands == 1);
8283
8284 return !(i.prefix[REX_PREFIX] & REX_W)
8285 && (code16 ? i.tm.operand_types[0].bitfield.disp32
8286 || i.tm.operand_types[0].bitfield.disp32s
8287 : i.tm.operand_types[0].bitfield.disp16)
8288 ? CODE16 : 0;
8289}
8290
29b0f896 8291static void
e3bb37b5 8292output_branch (void)
29b0f896
AM
8293{
8294 char *p;
f8a5c266 8295 int size;
29b0f896
AM
8296 int code16;
8297 int prefix;
8298 relax_substateT subtype;
8299 symbolS *sym;
8300 offsetT off;
8301
f8a5c266 8302 code16 = flag_code == CODE_16BIT ? CODE16 : 0;
a501d77e 8303 size = i.disp_encoding == disp_encoding_32bit ? BIG : SMALL;
29b0f896
AM
8304
8305 prefix = 0;
8306 if (i.prefix[DATA_PREFIX] != 0)
252b5132 8307 {
29b0f896
AM
8308 prefix = 1;
8309 i.prefixes -= 1;
376cd056 8310 code16 ^= flip_code16(code16);
252b5132 8311 }
29b0f896
AM
8312 /* Pentium4 branch hints. */
8313 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE /* not taken */
8314 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE /* taken */)
2f66722d 8315 {
29b0f896
AM
8316 prefix++;
8317 i.prefixes--;
8318 }
8319 if (i.prefix[REX_PREFIX] != 0)
8320 {
8321 prefix++;
8322 i.prefixes--;
2f66722d
AM
8323 }
8324
7e8b059b
L
8325 /* BND prefixed jump. */
8326 if (i.prefix[BND_PREFIX] != 0)
8327 {
6cb0a70e
JB
8328 prefix++;
8329 i.prefixes--;
7e8b059b
L
8330 }
8331
f2810fe0
JB
8332 if (i.prefixes != 0)
8333 as_warn (_("skipping prefixes on `%s'"), i.tm.name);
29b0f896
AM
8334
8335 /* It's always a symbol; End frag & setup for relax.
8336 Make sure there is enough room in this frag for the largest
8337 instruction we may generate in md_convert_frag. This is 2
8338 bytes for the opcode and room for the prefix and largest
8339 displacement. */
8340 frag_grow (prefix + 2 + 4);
8341 /* Prefix and 1 opcode byte go in fr_fix. */
8342 p = frag_more (prefix + 1);
8343 if (i.prefix[DATA_PREFIX] != 0)
8344 *p++ = DATA_PREFIX_OPCODE;
8345 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE
8346 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE)
8347 *p++ = i.prefix[SEG_PREFIX];
6cb0a70e
JB
8348 if (i.prefix[BND_PREFIX] != 0)
8349 *p++ = BND_PREFIX_OPCODE;
29b0f896
AM
8350 if (i.prefix[REX_PREFIX] != 0)
8351 *p++ = i.prefix[REX_PREFIX];
8352 *p = i.tm.base_opcode;
8353
8354 if ((unsigned char) *p == JUMP_PC_RELATIVE)
f8a5c266 8355 subtype = ENCODE_RELAX_STATE (UNCOND_JUMP, size);
40fb9820 8356 else if (cpu_arch_flags.bitfield.cpui386)
f8a5c266 8357 subtype = ENCODE_RELAX_STATE (COND_JUMP, size);
29b0f896 8358 else
f8a5c266 8359 subtype = ENCODE_RELAX_STATE (COND_JUMP86, size);
29b0f896 8360 subtype |= code16;
3e73aa7c 8361
29b0f896
AM
8362 sym = i.op[0].disps->X_add_symbol;
8363 off = i.op[0].disps->X_add_number;
3e73aa7c 8364
29b0f896
AM
8365 if (i.op[0].disps->X_op != O_constant
8366 && i.op[0].disps->X_op != O_symbol)
3e73aa7c 8367 {
29b0f896
AM
8368 /* Handle complex expressions. */
8369 sym = make_expr_symbol (i.op[0].disps);
8370 off = 0;
8371 }
3e73aa7c 8372
29b0f896
AM
8373 /* 1 possible extra opcode + 4 byte displacement go in var part.
8374 Pass reloc in fr_var. */
d258b828 8375 frag_var (rs_machine_dependent, 5, i.reloc[0], subtype, sym, off, p);
29b0f896 8376}
3e73aa7c 8377
bd7ab16b
L
8378#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8379/* Return TRUE iff PLT32 relocation should be used for branching to
8380 symbol S. */
8381
8382static bfd_boolean
8383need_plt32_p (symbolS *s)
8384{
8385 /* PLT32 relocation is ELF only. */
8386 if (!IS_ELF)
8387 return FALSE;
8388
a5def729
RO
8389#ifdef TE_SOLARIS
8390 /* Don't emit PLT32 relocation on Solaris: neither native linker nor
8391 krtld support it. */
8392 return FALSE;
8393#endif
8394
bd7ab16b
L
8395 /* Since there is no need to prepare for PLT branch on x86-64, we
8396 can generate R_X86_64_PLT32, instead of R_X86_64_PC32, which can
8397 be used as a marker for 32-bit PC-relative branches. */
8398 if (!object_64bit)
8399 return FALSE;
8400
8401 /* Weak or undefined symbol need PLT32 relocation. */
8402 if (S_IS_WEAK (s) || !S_IS_DEFINED (s))
8403 return TRUE;
8404
8405 /* Non-global symbol doesn't need PLT32 relocation. */
8406 if (! S_IS_EXTERNAL (s))
8407 return FALSE;
8408
8409 /* Other global symbols need PLT32 relocation. NB: Symbol with
8410 non-default visibilities are treated as normal global symbol
8411 so that PLT32 relocation can be used as a marker for 32-bit
8412 PC-relative branches. It is useful for linker relaxation. */
8413 return TRUE;
8414}
8415#endif
8416
29b0f896 8417static void
e3bb37b5 8418output_jump (void)
29b0f896
AM
8419{
8420 char *p;
8421 int size;
3e02c1cc 8422 fixS *fixP;
bd7ab16b 8423 bfd_reloc_code_real_type jump_reloc = i.reloc[0];
29b0f896 8424
0cfa3eb3 8425 if (i.tm.opcode_modifier.jump == JUMP_BYTE)
29b0f896
AM
8426 {
8427 /* This is a loop or jecxz type instruction. */
8428 size = 1;
8429 if (i.prefix[ADDR_PREFIX] != 0)
8430 {
8431 FRAG_APPEND_1_CHAR (ADDR_PREFIX_OPCODE);
8432 i.prefixes -= 1;
8433 }
8434 /* Pentium4 branch hints. */
8435 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE /* not taken */
8436 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE /* taken */)
8437 {
8438 FRAG_APPEND_1_CHAR (i.prefix[SEG_PREFIX]);
8439 i.prefixes--;
3e73aa7c
JH
8440 }
8441 }
29b0f896
AM
8442 else
8443 {
8444 int code16;
3e73aa7c 8445
29b0f896
AM
8446 code16 = 0;
8447 if (flag_code == CODE_16BIT)
8448 code16 = CODE16;
3e73aa7c 8449
29b0f896
AM
8450 if (i.prefix[DATA_PREFIX] != 0)
8451 {
8452 FRAG_APPEND_1_CHAR (DATA_PREFIX_OPCODE);
8453 i.prefixes -= 1;
376cd056 8454 code16 ^= flip_code16(code16);
29b0f896 8455 }
252b5132 8456
29b0f896
AM
8457 size = 4;
8458 if (code16)
8459 size = 2;
8460 }
9fcc94b6 8461
6cb0a70e
JB
8462 /* BND prefixed jump. */
8463 if (i.prefix[BND_PREFIX] != 0)
29b0f896 8464 {
6cb0a70e 8465 FRAG_APPEND_1_CHAR (i.prefix[BND_PREFIX]);
29b0f896
AM
8466 i.prefixes -= 1;
8467 }
252b5132 8468
6cb0a70e 8469 if (i.prefix[REX_PREFIX] != 0)
7e8b059b 8470 {
6cb0a70e 8471 FRAG_APPEND_1_CHAR (i.prefix[REX_PREFIX]);
7e8b059b
L
8472 i.prefixes -= 1;
8473 }
8474
f2810fe0
JB
8475 if (i.prefixes != 0)
8476 as_warn (_("skipping prefixes on `%s'"), i.tm.name);
e0890092 8477
42164a71
L
8478 p = frag_more (i.tm.opcode_length + size);
8479 switch (i.tm.opcode_length)
8480 {
8481 case 2:
8482 *p++ = i.tm.base_opcode >> 8;
1a0670f3 8483 /* Fall through. */
42164a71
L
8484 case 1:
8485 *p++ = i.tm.base_opcode;
8486 break;
8487 default:
8488 abort ();
8489 }
e0890092 8490
bd7ab16b
L
8491#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8492 if (size == 4
8493 && jump_reloc == NO_RELOC
8494 && need_plt32_p (i.op[0].disps->X_add_symbol))
8495 jump_reloc = BFD_RELOC_X86_64_PLT32;
8496#endif
8497
8498 jump_reloc = reloc (size, 1, 1, jump_reloc);
8499
3e02c1cc 8500 fixP = fix_new_exp (frag_now, p - frag_now->fr_literal, size,
bd7ab16b 8501 i.op[0].disps, 1, jump_reloc);
3e02c1cc
AM
8502
8503 /* All jumps handled here are signed, but don't use a signed limit
8504 check for 32 and 16 bit jumps as we want to allow wrap around at
8505 4G and 64k respectively. */
8506 if (size == 1)
8507 fixP->fx_signed = 1;
29b0f896 8508}
e0890092 8509
29b0f896 8510static void
e3bb37b5 8511output_interseg_jump (void)
29b0f896
AM
8512{
8513 char *p;
8514 int size;
8515 int prefix;
8516 int code16;
252b5132 8517
29b0f896
AM
8518 code16 = 0;
8519 if (flag_code == CODE_16BIT)
8520 code16 = CODE16;
a217f122 8521
29b0f896
AM
8522 prefix = 0;
8523 if (i.prefix[DATA_PREFIX] != 0)
8524 {
8525 prefix = 1;
8526 i.prefixes -= 1;
8527 code16 ^= CODE16;
8528 }
6cb0a70e
JB
8529
8530 gas_assert (!i.prefix[REX_PREFIX]);
252b5132 8531
29b0f896
AM
8532 size = 4;
8533 if (code16)
8534 size = 2;
252b5132 8535
f2810fe0
JB
8536 if (i.prefixes != 0)
8537 as_warn (_("skipping prefixes on `%s'"), i.tm.name);
252b5132 8538
29b0f896
AM
8539 /* 1 opcode; 2 segment; offset */
8540 p = frag_more (prefix + 1 + 2 + size);
3e73aa7c 8541
29b0f896
AM
8542 if (i.prefix[DATA_PREFIX] != 0)
8543 *p++ = DATA_PREFIX_OPCODE;
252b5132 8544
29b0f896
AM
8545 if (i.prefix[REX_PREFIX] != 0)
8546 *p++ = i.prefix[REX_PREFIX];
252b5132 8547
29b0f896
AM
8548 *p++ = i.tm.base_opcode;
8549 if (i.op[1].imms->X_op == O_constant)
8550 {
8551 offsetT n = i.op[1].imms->X_add_number;
252b5132 8552
29b0f896
AM
8553 if (size == 2
8554 && !fits_in_unsigned_word (n)
8555 && !fits_in_signed_word (n))
8556 {
8557 as_bad (_("16-bit jump out of range"));
8558 return;
8559 }
8560 md_number_to_chars (p, n, size);
8561 }
8562 else
8563 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
d258b828 8564 i.op[1].imms, 0, reloc (size, 0, 0, i.reloc[1]));
29b0f896
AM
8565 if (i.op[0].imms->X_op != O_constant)
8566 as_bad (_("can't handle non absolute segment in `%s'"),
8567 i.tm.name);
8568 md_number_to_chars (p + size, (valueT) i.op[0].imms->X_add_number, 2);
8569}
a217f122 8570
b4a3a7b4
L
8571#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8572void
8573x86_cleanup (void)
8574{
8575 char *p;
8576 asection *seg = now_seg;
8577 subsegT subseg = now_subseg;
8578 asection *sec;
8579 unsigned int alignment, align_size_1;
8580 unsigned int isa_1_descsz, feature_2_descsz, descsz;
8581 unsigned int isa_1_descsz_raw, feature_2_descsz_raw;
8582 unsigned int padding;
8583
8584 if (!IS_ELF || !x86_used_note)
8585 return;
8586
b4a3a7b4
L
8587 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_X86;
8588
8589 /* The .note.gnu.property section layout:
8590
8591 Field Length Contents
8592 ---- ---- ----
8593 n_namsz 4 4
8594 n_descsz 4 The note descriptor size
8595 n_type 4 NT_GNU_PROPERTY_TYPE_0
8596 n_name 4 "GNU"
8597 n_desc n_descsz The program property array
8598 .... .... ....
8599 */
8600
8601 /* Create the .note.gnu.property section. */
8602 sec = subseg_new (NOTE_GNU_PROPERTY_SECTION_NAME, 0);
fd361982 8603 bfd_set_section_flags (sec,
b4a3a7b4
L
8604 (SEC_ALLOC
8605 | SEC_LOAD
8606 | SEC_DATA
8607 | SEC_HAS_CONTENTS
8608 | SEC_READONLY));
8609
8610 if (get_elf_backend_data (stdoutput)->s->elfclass == ELFCLASS64)
8611 {
8612 align_size_1 = 7;
8613 alignment = 3;
8614 }
8615 else
8616 {
8617 align_size_1 = 3;
8618 alignment = 2;
8619 }
8620
fd361982 8621 bfd_set_section_alignment (sec, alignment);
b4a3a7b4
L
8622 elf_section_type (sec) = SHT_NOTE;
8623
8624 /* GNU_PROPERTY_X86_ISA_1_USED: 4-byte type + 4-byte data size
8625 + 4-byte data */
8626 isa_1_descsz_raw = 4 + 4 + 4;
8627 /* Align GNU_PROPERTY_X86_ISA_1_USED. */
8628 isa_1_descsz = (isa_1_descsz_raw + align_size_1) & ~align_size_1;
8629
8630 feature_2_descsz_raw = isa_1_descsz;
8631 /* GNU_PROPERTY_X86_FEATURE_2_USED: 4-byte type + 4-byte data size
8632 + 4-byte data */
8633 feature_2_descsz_raw += 4 + 4 + 4;
8634 /* Align GNU_PROPERTY_X86_FEATURE_2_USED. */
8635 feature_2_descsz = ((feature_2_descsz_raw + align_size_1)
8636 & ~align_size_1);
8637
8638 descsz = feature_2_descsz;
8639 /* Section size: n_namsz + n_descsz + n_type + n_name + n_descsz. */
8640 p = frag_more (4 + 4 + 4 + 4 + descsz);
8641
8642 /* Write n_namsz. */
8643 md_number_to_chars (p, (valueT) 4, 4);
8644
8645 /* Write n_descsz. */
8646 md_number_to_chars (p + 4, (valueT) descsz, 4);
8647
8648 /* Write n_type. */
8649 md_number_to_chars (p + 4 * 2, (valueT) NT_GNU_PROPERTY_TYPE_0, 4);
8650
8651 /* Write n_name. */
8652 memcpy (p + 4 * 3, "GNU", 4);
8653
8654 /* Write 4-byte type. */
8655 md_number_to_chars (p + 4 * 4,
8656 (valueT) GNU_PROPERTY_X86_ISA_1_USED, 4);
8657
8658 /* Write 4-byte data size. */
8659 md_number_to_chars (p + 4 * 5, (valueT) 4, 4);
8660
8661 /* Write 4-byte data. */
8662 md_number_to_chars (p + 4 * 6, (valueT) x86_isa_1_used, 4);
8663
8664 /* Zero out paddings. */
8665 padding = isa_1_descsz - isa_1_descsz_raw;
8666 if (padding)
8667 memset (p + 4 * 7, 0, padding);
8668
8669 /* Write 4-byte type. */
8670 md_number_to_chars (p + isa_1_descsz + 4 * 4,
8671 (valueT) GNU_PROPERTY_X86_FEATURE_2_USED, 4);
8672
8673 /* Write 4-byte data size. */
8674 md_number_to_chars (p + isa_1_descsz + 4 * 5, (valueT) 4, 4);
8675
8676 /* Write 4-byte data. */
8677 md_number_to_chars (p + isa_1_descsz + 4 * 6,
8678 (valueT) x86_feature_2_used, 4);
8679
8680 /* Zero out paddings. */
8681 padding = feature_2_descsz - feature_2_descsz_raw;
8682 if (padding)
8683 memset (p + isa_1_descsz + 4 * 7, 0, padding);
8684
8685 /* We probably can't restore the current segment, for there likely
8686 isn't one yet... */
8687 if (seg && subseg)
8688 subseg_set (seg, subseg);
8689}
8690#endif
8691
9c33702b
JB
8692static unsigned int
8693encoding_length (const fragS *start_frag, offsetT start_off,
8694 const char *frag_now_ptr)
8695{
8696 unsigned int len = 0;
8697
8698 if (start_frag != frag_now)
8699 {
8700 const fragS *fr = start_frag;
8701
8702 do {
8703 len += fr->fr_fix;
8704 fr = fr->fr_next;
8705 } while (fr && fr != frag_now);
8706 }
8707
8708 return len - start_off + (frag_now_ptr - frag_now->fr_literal);
8709}
8710
e379e5f3 8711/* Return 1 for test, and, cmp, add, sub, inc and dec which may
79d72f45
HL
8712 be macro-fused with conditional jumps.
8713 NB: If TEST/AND/CMP/ADD/SUB/INC/DEC is of RIP relative address,
8714 or is one of the following format:
8715
8716 cmp m, imm
8717 add m, imm
8718 sub m, imm
8719 test m, imm
8720 and m, imm
8721 inc m
8722 dec m
8723
8724 it is unfusible. */
e379e5f3
L
8725
8726static int
79d72f45 8727maybe_fused_with_jcc_p (enum mf_cmp_kind* mf_cmp_p)
e379e5f3
L
8728{
8729 /* No RIP address. */
8730 if (i.base_reg && i.base_reg->reg_num == RegIP)
8731 return 0;
8732
8733 /* No VEX/EVEX encoding. */
8734 if (is_any_vex_encoding (&i.tm))
8735 return 0;
8736
79d72f45
HL
8737 /* add, sub without add/sub m, imm. */
8738 if (i.tm.base_opcode <= 5
e379e5f3
L
8739 || (i.tm.base_opcode >= 0x28 && i.tm.base_opcode <= 0x2d)
8740 || ((i.tm.base_opcode | 3) == 0x83
79d72f45 8741 && (i.tm.extension_opcode == 0x5
e379e5f3 8742 || i.tm.extension_opcode == 0x0)))
79d72f45
HL
8743 {
8744 *mf_cmp_p = mf_cmp_alu_cmp;
8745 return !(i.mem_operands && i.imm_operands);
8746 }
e379e5f3 8747
79d72f45
HL
8748 /* and without and m, imm. */
8749 if ((i.tm.base_opcode >= 0x20 && i.tm.base_opcode <= 0x25)
8750 || ((i.tm.base_opcode | 3) == 0x83
8751 && i.tm.extension_opcode == 0x4))
8752 {
8753 *mf_cmp_p = mf_cmp_test_and;
8754 return !(i.mem_operands && i.imm_operands);
8755 }
8756
8757 /* test without test m imm. */
e379e5f3
L
8758 if ((i.tm.base_opcode | 1) == 0x85
8759 || (i.tm.base_opcode | 1) == 0xa9
8760 || ((i.tm.base_opcode | 1) == 0xf7
79d72f45
HL
8761 && i.tm.extension_opcode == 0))
8762 {
8763 *mf_cmp_p = mf_cmp_test_and;
8764 return !(i.mem_operands && i.imm_operands);
8765 }
8766
8767 /* cmp without cmp m, imm. */
8768 if ((i.tm.base_opcode >= 0x38 && i.tm.base_opcode <= 0x3d)
e379e5f3
L
8769 || ((i.tm.base_opcode | 3) == 0x83
8770 && (i.tm.extension_opcode == 0x7)))
79d72f45
HL
8771 {
8772 *mf_cmp_p = mf_cmp_alu_cmp;
8773 return !(i.mem_operands && i.imm_operands);
8774 }
e379e5f3 8775
79d72f45 8776 /* inc, dec without inc/dec m. */
e379e5f3
L
8777 if ((i.tm.cpu_flags.bitfield.cpuno64
8778 && (i.tm.base_opcode | 0xf) == 0x4f)
8779 || ((i.tm.base_opcode | 1) == 0xff
8780 && i.tm.extension_opcode <= 0x1))
79d72f45
HL
8781 {
8782 *mf_cmp_p = mf_cmp_incdec;
8783 return !i.mem_operands;
8784 }
e379e5f3
L
8785
8786 return 0;
8787}
8788
8789/* Return 1 if a FUSED_JCC_PADDING frag should be generated. */
8790
8791static int
79d72f45 8792add_fused_jcc_padding_frag_p (enum mf_cmp_kind* mf_cmp_p)
e379e5f3
L
8793{
8794 /* NB: Don't work with COND_JUMP86 without i386. */
8795 if (!align_branch_power
8796 || now_seg == absolute_section
8797 || !cpu_arch_flags.bitfield.cpui386
8798 || !(align_branch & align_branch_fused_bit))
8799 return 0;
8800
79d72f45 8801 if (maybe_fused_with_jcc_p (mf_cmp_p))
e379e5f3
L
8802 {
8803 if (last_insn.kind == last_insn_other
8804 || last_insn.seg != now_seg)
8805 return 1;
8806 if (flag_debug)
8807 as_warn_where (last_insn.file, last_insn.line,
8808 _("`%s` skips -malign-branch-boundary on `%s`"),
8809 last_insn.name, i.tm.name);
8810 }
8811
8812 return 0;
8813}
8814
8815/* Return 1 if a BRANCH_PREFIX frag should be generated. */
8816
8817static int
8818add_branch_prefix_frag_p (void)
8819{
8820 /* NB: Don't work with COND_JUMP86 without i386. Don't add prefix
8821 to PadLock instructions since they include prefixes in opcode. */
8822 if (!align_branch_power
8823 || !align_branch_prefix_size
8824 || now_seg == absolute_section
8825 || i.tm.cpu_flags.bitfield.cpupadlock
8826 || !cpu_arch_flags.bitfield.cpui386)
8827 return 0;
8828
8829 /* Don't add prefix if it is a prefix or there is no operand in case
8830 that segment prefix is special. */
8831 if (!i.operands || i.tm.opcode_modifier.isprefix)
8832 return 0;
8833
8834 if (last_insn.kind == last_insn_other
8835 || last_insn.seg != now_seg)
8836 return 1;
8837
8838 if (flag_debug)
8839 as_warn_where (last_insn.file, last_insn.line,
8840 _("`%s` skips -malign-branch-boundary on `%s`"),
8841 last_insn.name, i.tm.name);
8842
8843 return 0;
8844}
8845
8846/* Return 1 if a BRANCH_PADDING frag should be generated. */
8847
8848static int
79d72f45
HL
8849add_branch_padding_frag_p (enum align_branch_kind *branch_p,
8850 enum mf_jcc_kind *mf_jcc_p)
e379e5f3
L
8851{
8852 int add_padding;
8853
8854 /* NB: Don't work with COND_JUMP86 without i386. */
8855 if (!align_branch_power
8856 || now_seg == absolute_section
8857 || !cpu_arch_flags.bitfield.cpui386)
8858 return 0;
8859
8860 add_padding = 0;
8861
8862 /* Check for jcc and direct jmp. */
8863 if (i.tm.opcode_modifier.jump == JUMP)
8864 {
8865 if (i.tm.base_opcode == JUMP_PC_RELATIVE)
8866 {
8867 *branch_p = align_branch_jmp;
8868 add_padding = align_branch & align_branch_jmp_bit;
8869 }
8870 else
8871 {
79d72f45
HL
8872 /* Because J<cc> and JN<cc> share same group in macro-fusible table,
8873 igore the lowest bit. */
8874 *mf_jcc_p = (i.tm.base_opcode & 0x0e) >> 1;
e379e5f3
L
8875 *branch_p = align_branch_jcc;
8876 if ((align_branch & align_branch_jcc_bit))
8877 add_padding = 1;
8878 }
8879 }
8880 else if (is_any_vex_encoding (&i.tm))
8881 return 0;
8882 else if ((i.tm.base_opcode | 1) == 0xc3)
8883 {
8884 /* Near ret. */
8885 *branch_p = align_branch_ret;
8886 if ((align_branch & align_branch_ret_bit))
8887 add_padding = 1;
8888 }
8889 else
8890 {
8891 /* Check for indirect jmp, direct and indirect calls. */
8892 if (i.tm.base_opcode == 0xe8)
8893 {
8894 /* Direct call. */
8895 *branch_p = align_branch_call;
8896 if ((align_branch & align_branch_call_bit))
8897 add_padding = 1;
8898 }
8899 else if (i.tm.base_opcode == 0xff
8900 && (i.tm.extension_opcode == 2
8901 || i.tm.extension_opcode == 4))
8902 {
8903 /* Indirect call and jmp. */
8904 *branch_p = align_branch_indirect;
8905 if ((align_branch & align_branch_indirect_bit))
8906 add_padding = 1;
8907 }
8908
8909 if (add_padding
8910 && i.disp_operands
8911 && tls_get_addr
8912 && (i.op[0].disps->X_op == O_symbol
8913 || (i.op[0].disps->X_op == O_subtract
8914 && i.op[0].disps->X_op_symbol == GOT_symbol)))
8915 {
8916 symbolS *s = i.op[0].disps->X_add_symbol;
8917 /* No padding to call to global or undefined tls_get_addr. */
8918 if ((S_IS_EXTERNAL (s) || !S_IS_DEFINED (s))
8919 && strcmp (S_GET_NAME (s), tls_get_addr) == 0)
8920 return 0;
8921 }
8922 }
8923
8924 if (add_padding
8925 && last_insn.kind != last_insn_other
8926 && last_insn.seg == now_seg)
8927 {
8928 if (flag_debug)
8929 as_warn_where (last_insn.file, last_insn.line,
8930 _("`%s` skips -malign-branch-boundary on `%s`"),
8931 last_insn.name, i.tm.name);
8932 return 0;
8933 }
8934
8935 return add_padding;
8936}
8937
29b0f896 8938static void
e3bb37b5 8939output_insn (void)
29b0f896 8940{
2bbd9c25
JJ
8941 fragS *insn_start_frag;
8942 offsetT insn_start_off;
e379e5f3
L
8943 fragS *fragP = NULL;
8944 enum align_branch_kind branch = align_branch_none;
79d72f45
HL
8945 /* The initializer is arbitrary just to avoid uninitialized error.
8946 it's actually either assigned in add_branch_padding_frag_p
8947 or never be used. */
8948 enum mf_jcc_kind mf_jcc = mf_jcc_jo;
2bbd9c25 8949
b4a3a7b4
L
8950#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8951 if (IS_ELF && x86_used_note)
8952 {
8953 if (i.tm.cpu_flags.bitfield.cpucmov)
8954 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_CMOV;
8955 if (i.tm.cpu_flags.bitfield.cpusse)
8956 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE;
8957 if (i.tm.cpu_flags.bitfield.cpusse2)
8958 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE2;
8959 if (i.tm.cpu_flags.bitfield.cpusse3)
8960 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE3;
8961 if (i.tm.cpu_flags.bitfield.cpussse3)
8962 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSSE3;
8963 if (i.tm.cpu_flags.bitfield.cpusse4_1)
8964 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE4_1;
8965 if (i.tm.cpu_flags.bitfield.cpusse4_2)
8966 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE4_2;
8967 if (i.tm.cpu_flags.bitfield.cpuavx)
8968 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX;
8969 if (i.tm.cpu_flags.bitfield.cpuavx2)
8970 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX2;
8971 if (i.tm.cpu_flags.bitfield.cpufma)
8972 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_FMA;
8973 if (i.tm.cpu_flags.bitfield.cpuavx512f)
8974 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512F;
8975 if (i.tm.cpu_flags.bitfield.cpuavx512cd)
8976 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512CD;
8977 if (i.tm.cpu_flags.bitfield.cpuavx512er)
8978 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512ER;
8979 if (i.tm.cpu_flags.bitfield.cpuavx512pf)
8980 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512PF;
8981 if (i.tm.cpu_flags.bitfield.cpuavx512vl)
8982 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512VL;
8983 if (i.tm.cpu_flags.bitfield.cpuavx512dq)
8984 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512DQ;
8985 if (i.tm.cpu_flags.bitfield.cpuavx512bw)
8986 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512BW;
8987 if (i.tm.cpu_flags.bitfield.cpuavx512_4fmaps)
8988 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_4FMAPS;
8989 if (i.tm.cpu_flags.bitfield.cpuavx512_4vnniw)
8990 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_4VNNIW;
8991 if (i.tm.cpu_flags.bitfield.cpuavx512_bitalg)
8992 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_BITALG;
8993 if (i.tm.cpu_flags.bitfield.cpuavx512ifma)
8994 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_IFMA;
8995 if (i.tm.cpu_flags.bitfield.cpuavx512vbmi)
8996 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_VBMI;
8997 if (i.tm.cpu_flags.bitfield.cpuavx512_vbmi2)
8998 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_VBMI2;
8999 if (i.tm.cpu_flags.bitfield.cpuavx512_vnni)
9000 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_VNNI;
462cac58
L
9001 if (i.tm.cpu_flags.bitfield.cpuavx512_bf16)
9002 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_BF16;
b4a3a7b4
L
9003
9004 if (i.tm.cpu_flags.bitfield.cpu8087
9005 || i.tm.cpu_flags.bitfield.cpu287
9006 || i.tm.cpu_flags.bitfield.cpu387
9007 || i.tm.cpu_flags.bitfield.cpu687
9008 || i.tm.cpu_flags.bitfield.cpufisttp)
9009 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_X87;
319ff62c
JB
9010 if (i.has_regmmx
9011 || i.tm.base_opcode == 0xf77 /* emms */
a7e12755
L
9012 || i.tm.base_opcode == 0xf0e /* femms */
9013 || i.tm.base_opcode == 0xf2a /* cvtpi2ps */
9014 || i.tm.base_opcode == 0x660f2a /* cvtpi2pd */)
b4a3a7b4
L
9015 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_MMX;
9016 if (i.has_regxmm)
9017 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XMM;
9018 if (i.has_regymm)
9019 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_YMM;
9020 if (i.has_regzmm)
9021 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_ZMM;
9022 if (i.tm.cpu_flags.bitfield.cpufxsr)
9023 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_FXSR;
9024 if (i.tm.cpu_flags.bitfield.cpuxsave)
9025 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XSAVE;
9026 if (i.tm.cpu_flags.bitfield.cpuxsaveopt)
9027 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XSAVEOPT;
9028 if (i.tm.cpu_flags.bitfield.cpuxsavec)
9029 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XSAVEC;
9030 }
9031#endif
9032
29b0f896
AM
9033 /* Tie dwarf2 debug info to the address at the start of the insn.
9034 We can't do this after the insn has been output as the current
9035 frag may have been closed off. eg. by frag_var. */
9036 dwarf2_emit_insn (0);
9037
2bbd9c25
JJ
9038 insn_start_frag = frag_now;
9039 insn_start_off = frag_now_fix ();
9040
79d72f45 9041 if (add_branch_padding_frag_p (&branch, &mf_jcc))
e379e5f3
L
9042 {
9043 char *p;
9044 /* Branch can be 8 bytes. Leave some room for prefixes. */
9045 unsigned int max_branch_padding_size = 14;
9046
9047 /* Align section to boundary. */
9048 record_alignment (now_seg, align_branch_power);
9049
9050 /* Make room for padding. */
9051 frag_grow (max_branch_padding_size);
9052
9053 /* Start of the padding. */
9054 p = frag_more (0);
9055
9056 fragP = frag_now;
9057
9058 frag_var (rs_machine_dependent, max_branch_padding_size, 0,
9059 ENCODE_RELAX_STATE (BRANCH_PADDING, 0),
9060 NULL, 0, p);
9061
79d72f45 9062 fragP->tc_frag_data.mf_type = mf_jcc;
e379e5f3
L
9063 fragP->tc_frag_data.branch_type = branch;
9064 fragP->tc_frag_data.max_bytes = max_branch_padding_size;
9065 }
9066
29b0f896 9067 /* Output jumps. */
0cfa3eb3 9068 if (i.tm.opcode_modifier.jump == JUMP)
29b0f896 9069 output_branch ();
0cfa3eb3
JB
9070 else if (i.tm.opcode_modifier.jump == JUMP_BYTE
9071 || i.tm.opcode_modifier.jump == JUMP_DWORD)
29b0f896 9072 output_jump ();
0cfa3eb3 9073 else if (i.tm.opcode_modifier.jump == JUMP_INTERSEGMENT)
29b0f896
AM
9074 output_interseg_jump ();
9075 else
9076 {
9077 /* Output normal instructions here. */
9078 char *p;
9079 unsigned char *q;
47465058 9080 unsigned int j;
331d2d0d 9081 unsigned int prefix;
79d72f45 9082 enum mf_cmp_kind mf_cmp;
4dffcebc 9083
e4e00185 9084 if (avoid_fence
c3949f43
JB
9085 && (i.tm.base_opcode == 0xfaee8
9086 || i.tm.base_opcode == 0xfaef0
9087 || i.tm.base_opcode == 0xfaef8))
e4e00185
AS
9088 {
9089 /* Encode lfence, mfence, and sfence as
9090 f0 83 04 24 00 lock addl $0x0, (%{re}sp). */
9091 offsetT val = 0x240483f0ULL;
9092 p = frag_more (5);
9093 md_number_to_chars (p, val, 5);
9094 return;
9095 }
9096
d022bddd
IT
9097 /* Some processors fail on LOCK prefix. This options makes
9098 assembler ignore LOCK prefix and serves as a workaround. */
9099 if (omit_lock_prefix)
9100 {
9101 if (i.tm.base_opcode == LOCK_PREFIX_OPCODE)
9102 return;
9103 i.prefix[LOCK_PREFIX] = 0;
9104 }
9105
e379e5f3
L
9106 if (branch)
9107 /* Skip if this is a branch. */
9108 ;
79d72f45 9109 else if (add_fused_jcc_padding_frag_p (&mf_cmp))
e379e5f3
L
9110 {
9111 /* Make room for padding. */
9112 frag_grow (MAX_FUSED_JCC_PADDING_SIZE);
9113 p = frag_more (0);
9114
9115 fragP = frag_now;
9116
9117 frag_var (rs_machine_dependent, MAX_FUSED_JCC_PADDING_SIZE, 0,
9118 ENCODE_RELAX_STATE (FUSED_JCC_PADDING, 0),
9119 NULL, 0, p);
9120
79d72f45 9121 fragP->tc_frag_data.mf_type = mf_cmp;
e379e5f3
L
9122 fragP->tc_frag_data.branch_type = align_branch_fused;
9123 fragP->tc_frag_data.max_bytes = MAX_FUSED_JCC_PADDING_SIZE;
9124 }
9125 else if (add_branch_prefix_frag_p ())
9126 {
9127 unsigned int max_prefix_size = align_branch_prefix_size;
9128
9129 /* Make room for padding. */
9130 frag_grow (max_prefix_size);
9131 p = frag_more (0);
9132
9133 fragP = frag_now;
9134
9135 frag_var (rs_machine_dependent, max_prefix_size, 0,
9136 ENCODE_RELAX_STATE (BRANCH_PREFIX, 0),
9137 NULL, 0, p);
9138
9139 fragP->tc_frag_data.max_bytes = max_prefix_size;
9140 }
9141
43234a1e
L
9142 /* Since the VEX/EVEX prefix contains the implicit prefix, we
9143 don't need the explicit prefix. */
9144 if (!i.tm.opcode_modifier.vex && !i.tm.opcode_modifier.evex)
bc4bd9ab 9145 {
c0f3af97 9146 switch (i.tm.opcode_length)
bc4bd9ab 9147 {
c0f3af97
L
9148 case 3:
9149 if (i.tm.base_opcode & 0xff000000)
4dffcebc 9150 {
c0f3af97 9151 prefix = (i.tm.base_opcode >> 24) & 0xff;
c3949f43
JB
9152 if (!i.tm.cpu_flags.bitfield.cpupadlock
9153 || prefix != REPE_PREFIX_OPCODE
9154 || (i.prefix[REP_PREFIX] != REPE_PREFIX_OPCODE))
9155 add_prefix (prefix);
c0f3af97
L
9156 }
9157 break;
9158 case 2:
9159 if ((i.tm.base_opcode & 0xff0000) != 0)
9160 {
9161 prefix = (i.tm.base_opcode >> 16) & 0xff;
c3949f43 9162 add_prefix (prefix);
4dffcebc 9163 }
c0f3af97
L
9164 break;
9165 case 1:
9166 break;
390c91cf
L
9167 case 0:
9168 /* Check for pseudo prefixes. */
9169 as_bad_where (insn_start_frag->fr_file,
9170 insn_start_frag->fr_line,
9171 _("pseudo prefix without instruction"));
9172 return;
c0f3af97
L
9173 default:
9174 abort ();
bc4bd9ab 9175 }
c0f3af97 9176
6d19a37a 9177#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
cf61b747
L
9178 /* For x32, add a dummy REX_OPCODE prefix for mov/add with
9179 R_X86_64_GOTTPOFF relocation so that linker can safely
14470f07
L
9180 perform IE->LE optimization. A dummy REX_OPCODE prefix
9181 is also needed for lea with R_X86_64_GOTPC32_TLSDESC
9182 relocation for GDesc -> IE/LE optimization. */
cf61b747
L
9183 if (x86_elf_abi == X86_64_X32_ABI
9184 && i.operands == 2
14470f07
L
9185 && (i.reloc[0] == BFD_RELOC_X86_64_GOTTPOFF
9186 || i.reloc[0] == BFD_RELOC_X86_64_GOTPC32_TLSDESC)
cf61b747
L
9187 && i.prefix[REX_PREFIX] == 0)
9188 add_prefix (REX_OPCODE);
6d19a37a 9189#endif
cf61b747 9190
c0f3af97
L
9191 /* The prefix bytes. */
9192 for (j = ARRAY_SIZE (i.prefix), q = i.prefix; j > 0; j--, q++)
9193 if (*q)
9194 FRAG_APPEND_1_CHAR (*q);
0f10071e 9195 }
ae5c1c7b 9196 else
c0f3af97
L
9197 {
9198 for (j = 0, q = i.prefix; j < ARRAY_SIZE (i.prefix); j++, q++)
9199 if (*q)
9200 switch (j)
9201 {
9202 case REX_PREFIX:
9203 /* REX byte is encoded in VEX prefix. */
9204 break;
9205 case SEG_PREFIX:
9206 case ADDR_PREFIX:
9207 FRAG_APPEND_1_CHAR (*q);
9208 break;
9209 default:
9210 /* There should be no other prefixes for instructions
9211 with VEX prefix. */
9212 abort ();
9213 }
9214
43234a1e
L
9215 /* For EVEX instructions i.vrex should become 0 after
9216 build_evex_prefix. For VEX instructions upper 16 registers
9217 aren't available, so VREX should be 0. */
9218 if (i.vrex)
9219 abort ();
c0f3af97
L
9220 /* Now the VEX prefix. */
9221 p = frag_more (i.vex.length);
9222 for (j = 0; j < i.vex.length; j++)
9223 p[j] = i.vex.bytes[j];
9224 }
252b5132 9225
29b0f896 9226 /* Now the opcode; be careful about word order here! */
4dffcebc 9227 if (i.tm.opcode_length == 1)
29b0f896
AM
9228 {
9229 FRAG_APPEND_1_CHAR (i.tm.base_opcode);
9230 }
9231 else
9232 {
4dffcebc 9233 switch (i.tm.opcode_length)
331d2d0d 9234 {
43234a1e
L
9235 case 4:
9236 p = frag_more (4);
9237 *p++ = (i.tm.base_opcode >> 24) & 0xff;
9238 *p++ = (i.tm.base_opcode >> 16) & 0xff;
9239 break;
4dffcebc 9240 case 3:
331d2d0d
L
9241 p = frag_more (3);
9242 *p++ = (i.tm.base_opcode >> 16) & 0xff;
4dffcebc
L
9243 break;
9244 case 2:
9245 p = frag_more (2);
9246 break;
9247 default:
9248 abort ();
9249 break;
331d2d0d 9250 }
0f10071e 9251
29b0f896
AM
9252 /* Put out high byte first: can't use md_number_to_chars! */
9253 *p++ = (i.tm.base_opcode >> 8) & 0xff;
9254 *p = i.tm.base_opcode & 0xff;
9255 }
3e73aa7c 9256
29b0f896 9257 /* Now the modrm byte and sib byte (if present). */
40fb9820 9258 if (i.tm.opcode_modifier.modrm)
29b0f896 9259 {
4a3523fa
L
9260 FRAG_APPEND_1_CHAR ((i.rm.regmem << 0
9261 | i.rm.reg << 3
9262 | i.rm.mode << 6));
29b0f896
AM
9263 /* If i.rm.regmem == ESP (4)
9264 && i.rm.mode != (Register mode)
9265 && not 16 bit
9266 ==> need second modrm byte. */
9267 if (i.rm.regmem == ESCAPE_TO_TWO_BYTE_ADDRESSING
9268 && i.rm.mode != 3
dc821c5f 9269 && !(i.base_reg && i.base_reg->reg_type.bitfield.word))
4a3523fa
L
9270 FRAG_APPEND_1_CHAR ((i.sib.base << 0
9271 | i.sib.index << 3
9272 | i.sib.scale << 6));
29b0f896 9273 }
3e73aa7c 9274
29b0f896 9275 if (i.disp_operands)
2bbd9c25 9276 output_disp (insn_start_frag, insn_start_off);
3e73aa7c 9277
29b0f896 9278 if (i.imm_operands)
2bbd9c25 9279 output_imm (insn_start_frag, insn_start_off);
9c33702b
JB
9280
9281 /*
9282 * frag_now_fix () returning plain abs_section_offset when we're in the
9283 * absolute section, and abs_section_offset not getting updated as data
9284 * gets added to the frag breaks the logic below.
9285 */
9286 if (now_seg != absolute_section)
9287 {
9288 j = encoding_length (insn_start_frag, insn_start_off, frag_more (0));
9289 if (j > 15)
9290 as_warn (_("instruction length of %u bytes exceeds the limit of 15"),
9291 j);
e379e5f3
L
9292 else if (fragP)
9293 {
9294 /* NB: Don't add prefix with GOTPC relocation since
9295 output_disp() above depends on the fixed encoding
9296 length. Can't add prefix with TLS relocation since
9297 it breaks TLS linker optimization. */
9298 unsigned int max = i.has_gotpc_tls_reloc ? 0 : 15 - j;
9299 /* Prefix count on the current instruction. */
9300 unsigned int count = i.vex.length;
9301 unsigned int k;
9302 for (k = 0; k < ARRAY_SIZE (i.prefix); k++)
9303 /* REX byte is encoded in VEX/EVEX prefix. */
9304 if (i.prefix[k] && (k != REX_PREFIX || !i.vex.length))
9305 count++;
9306
9307 /* Count prefixes for extended opcode maps. */
9308 if (!i.vex.length)
9309 switch (i.tm.opcode_length)
9310 {
9311 case 3:
9312 if (((i.tm.base_opcode >> 16) & 0xff) == 0xf)
9313 {
9314 count++;
9315 switch ((i.tm.base_opcode >> 8) & 0xff)
9316 {
9317 case 0x38:
9318 case 0x3a:
9319 count++;
9320 break;
9321 default:
9322 break;
9323 }
9324 }
9325 break;
9326 case 2:
9327 if (((i.tm.base_opcode >> 8) & 0xff) == 0xf)
9328 count++;
9329 break;
9330 case 1:
9331 break;
9332 default:
9333 abort ();
9334 }
9335
9336 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype)
9337 == BRANCH_PREFIX)
9338 {
9339 /* Set the maximum prefix size in BRANCH_PREFIX
9340 frag. */
9341 if (fragP->tc_frag_data.max_bytes > max)
9342 fragP->tc_frag_data.max_bytes = max;
9343 if (fragP->tc_frag_data.max_bytes > count)
9344 fragP->tc_frag_data.max_bytes -= count;
9345 else
9346 fragP->tc_frag_data.max_bytes = 0;
9347 }
9348 else
9349 {
9350 /* Remember the maximum prefix size in FUSED_JCC_PADDING
9351 frag. */
9352 unsigned int max_prefix_size;
9353 if (align_branch_prefix_size > max)
9354 max_prefix_size = max;
9355 else
9356 max_prefix_size = align_branch_prefix_size;
9357 if (max_prefix_size > count)
9358 fragP->tc_frag_data.max_prefix_length
9359 = max_prefix_size - count;
9360 }
9361
9362 /* Use existing segment prefix if possible. Use CS
9363 segment prefix in 64-bit mode. In 32-bit mode, use SS
9364 segment prefix with ESP/EBP base register and use DS
9365 segment prefix without ESP/EBP base register. */
9366 if (i.prefix[SEG_PREFIX])
9367 fragP->tc_frag_data.default_prefix = i.prefix[SEG_PREFIX];
9368 else if (flag_code == CODE_64BIT)
9369 fragP->tc_frag_data.default_prefix = CS_PREFIX_OPCODE;
9370 else if (i.base_reg
9371 && (i.base_reg->reg_num == 4
9372 || i.base_reg->reg_num == 5))
9373 fragP->tc_frag_data.default_prefix = SS_PREFIX_OPCODE;
9374 else
9375 fragP->tc_frag_data.default_prefix = DS_PREFIX_OPCODE;
9376 }
9c33702b 9377 }
29b0f896 9378 }
252b5132 9379
e379e5f3
L
9380 /* NB: Don't work with COND_JUMP86 without i386. */
9381 if (align_branch_power
9382 && now_seg != absolute_section
9383 && cpu_arch_flags.bitfield.cpui386)
9384 {
9385 /* Terminate each frag so that we can add prefix and check for
9386 fused jcc. */
9387 frag_wane (frag_now);
9388 frag_new (0);
9389 }
9390
29b0f896
AM
9391#ifdef DEBUG386
9392 if (flag_debug)
9393 {
7b81dfbb 9394 pi ("" /*line*/, &i);
29b0f896
AM
9395 }
9396#endif /* DEBUG386 */
9397}
252b5132 9398
e205caa7
L
9399/* Return the size of the displacement operand N. */
9400
9401static int
9402disp_size (unsigned int n)
9403{
9404 int size = 4;
43234a1e 9405
b5014f7a 9406 if (i.types[n].bitfield.disp64)
40fb9820
L
9407 size = 8;
9408 else if (i.types[n].bitfield.disp8)
9409 size = 1;
9410 else if (i.types[n].bitfield.disp16)
9411 size = 2;
e205caa7
L
9412 return size;
9413}
9414
9415/* Return the size of the immediate operand N. */
9416
9417static int
9418imm_size (unsigned int n)
9419{
9420 int size = 4;
40fb9820
L
9421 if (i.types[n].bitfield.imm64)
9422 size = 8;
9423 else if (i.types[n].bitfield.imm8 || i.types[n].bitfield.imm8s)
9424 size = 1;
9425 else if (i.types[n].bitfield.imm16)
9426 size = 2;
e205caa7
L
9427 return size;
9428}
9429
29b0f896 9430static void
64e74474 9431output_disp (fragS *insn_start_frag, offsetT insn_start_off)
29b0f896
AM
9432{
9433 char *p;
9434 unsigned int n;
252b5132 9435
29b0f896
AM
9436 for (n = 0; n < i.operands; n++)
9437 {
b5014f7a 9438 if (operand_type_check (i.types[n], disp))
29b0f896
AM
9439 {
9440 if (i.op[n].disps->X_op == O_constant)
9441 {
e205caa7 9442 int size = disp_size (n);
43234a1e 9443 offsetT val = i.op[n].disps->X_add_number;
252b5132 9444
629cfaf1
JB
9445 val = offset_in_range (val >> (size == 1 ? i.memshift : 0),
9446 size);
29b0f896
AM
9447 p = frag_more (size);
9448 md_number_to_chars (p, val, size);
9449 }
9450 else
9451 {
f86103b7 9452 enum bfd_reloc_code_real reloc_type;
e205caa7 9453 int size = disp_size (n);
40fb9820 9454 int sign = i.types[n].bitfield.disp32s;
29b0f896 9455 int pcrel = (i.flags[n] & Operand_PCrel) != 0;
02a86693 9456 fixS *fixP;
29b0f896 9457
e205caa7 9458 /* We can't have 8 bit displacement here. */
9c2799c2 9459 gas_assert (!i.types[n].bitfield.disp8);
e205caa7 9460
29b0f896
AM
9461 /* The PC relative address is computed relative
9462 to the instruction boundary, so in case immediate
9463 fields follows, we need to adjust the value. */
9464 if (pcrel && i.imm_operands)
9465 {
29b0f896 9466 unsigned int n1;
e205caa7 9467 int sz = 0;
252b5132 9468
29b0f896 9469 for (n1 = 0; n1 < i.operands; n1++)
40fb9820 9470 if (operand_type_check (i.types[n1], imm))
252b5132 9471 {
e205caa7
L
9472 /* Only one immediate is allowed for PC
9473 relative address. */
9c2799c2 9474 gas_assert (sz == 0);
e205caa7
L
9475 sz = imm_size (n1);
9476 i.op[n].disps->X_add_number -= sz;
252b5132 9477 }
29b0f896 9478 /* We should find the immediate. */
9c2799c2 9479 gas_assert (sz != 0);
29b0f896 9480 }
520dc8e8 9481
29b0f896 9482 p = frag_more (size);
d258b828 9483 reloc_type = reloc (size, pcrel, sign, i.reloc[n]);
d6ab8113 9484 if (GOT_symbol
2bbd9c25 9485 && GOT_symbol == i.op[n].disps->X_add_symbol
d6ab8113 9486 && (((reloc_type == BFD_RELOC_32
7b81dfbb
AJ
9487 || reloc_type == BFD_RELOC_X86_64_32S
9488 || (reloc_type == BFD_RELOC_64
9489 && object_64bit))
d6ab8113
JB
9490 && (i.op[n].disps->X_op == O_symbol
9491 || (i.op[n].disps->X_op == O_add
9492 && ((symbol_get_value_expression
9493 (i.op[n].disps->X_op_symbol)->X_op)
9494 == O_subtract))))
9495 || reloc_type == BFD_RELOC_32_PCREL))
2bbd9c25 9496 {
4fa24527 9497 if (!object_64bit)
7b81dfbb
AJ
9498 {
9499 reloc_type = BFD_RELOC_386_GOTPC;
e379e5f3 9500 i.has_gotpc_tls_reloc = TRUE;
d583596c
JB
9501 i.op[n].imms->X_add_number +=
9502 encoding_length (insn_start_frag, insn_start_off, p);
7b81dfbb
AJ
9503 }
9504 else if (reloc_type == BFD_RELOC_64)
9505 reloc_type = BFD_RELOC_X86_64_GOTPC64;
d6ab8113 9506 else
7b81dfbb
AJ
9507 /* Don't do the adjustment for x86-64, as there
9508 the pcrel addressing is relative to the _next_
9509 insn, and that is taken care of in other code. */
d6ab8113 9510 reloc_type = BFD_RELOC_X86_64_GOTPC32;
2bbd9c25 9511 }
e379e5f3
L
9512 else if (align_branch_power)
9513 {
9514 switch (reloc_type)
9515 {
9516 case BFD_RELOC_386_TLS_GD:
9517 case BFD_RELOC_386_TLS_LDM:
9518 case BFD_RELOC_386_TLS_IE:
9519 case BFD_RELOC_386_TLS_IE_32:
9520 case BFD_RELOC_386_TLS_GOTIE:
9521 case BFD_RELOC_386_TLS_GOTDESC:
9522 case BFD_RELOC_386_TLS_DESC_CALL:
9523 case BFD_RELOC_X86_64_TLSGD:
9524 case BFD_RELOC_X86_64_TLSLD:
9525 case BFD_RELOC_X86_64_GOTTPOFF:
9526 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
9527 case BFD_RELOC_X86_64_TLSDESC_CALL:
9528 i.has_gotpc_tls_reloc = TRUE;
9529 default:
9530 break;
9531 }
9532 }
02a86693
L
9533 fixP = fix_new_exp (frag_now, p - frag_now->fr_literal,
9534 size, i.op[n].disps, pcrel,
9535 reloc_type);
9536 /* Check for "call/jmp *mem", "mov mem, %reg",
9537 "test %reg, mem" and "binop mem, %reg" where binop
9538 is one of adc, add, and, cmp, or, sbb, sub, xor
e60f4d3b
L
9539 instructions without data prefix. Always generate
9540 R_386_GOT32X for "sym*GOT" operand in 32-bit mode. */
9541 if (i.prefix[DATA_PREFIX] == 0
9542 && (generate_relax_relocations
9543 || (!object_64bit
9544 && i.rm.mode == 0
9545 && i.rm.regmem == 5))
0cb4071e
L
9546 && (i.rm.mode == 2
9547 || (i.rm.mode == 0 && i.rm.regmem == 5))
2ae4c703 9548 && !is_any_vex_encoding(&i.tm)
02a86693
L
9549 && ((i.operands == 1
9550 && i.tm.base_opcode == 0xff
9551 && (i.rm.reg == 2 || i.rm.reg == 4))
9552 || (i.operands == 2
9553 && (i.tm.base_opcode == 0x8b
9554 || i.tm.base_opcode == 0x85
2ae4c703 9555 || (i.tm.base_opcode & ~0x38) == 0x03))))
02a86693
L
9556 {
9557 if (object_64bit)
9558 {
9559 fixP->fx_tcbit = i.rex != 0;
9560 if (i.base_reg
e968fc9b 9561 && (i.base_reg->reg_num == RegIP))
02a86693
L
9562 fixP->fx_tcbit2 = 1;
9563 }
9564 else
9565 fixP->fx_tcbit2 = 1;
9566 }
29b0f896
AM
9567 }
9568 }
9569 }
9570}
252b5132 9571
29b0f896 9572static void
64e74474 9573output_imm (fragS *insn_start_frag, offsetT insn_start_off)
29b0f896
AM
9574{
9575 char *p;
9576 unsigned int n;
252b5132 9577
29b0f896
AM
9578 for (n = 0; n < i.operands; n++)
9579 {
43234a1e
L
9580 /* Skip SAE/RC Imm operand in EVEX. They are already handled. */
9581 if (i.rounding && (int) n == i.rounding->operand)
9582 continue;
9583
40fb9820 9584 if (operand_type_check (i.types[n], imm))
29b0f896
AM
9585 {
9586 if (i.op[n].imms->X_op == O_constant)
9587 {
e205caa7 9588 int size = imm_size (n);
29b0f896 9589 offsetT val;
b4cac588 9590
29b0f896
AM
9591 val = offset_in_range (i.op[n].imms->X_add_number,
9592 size);
9593 p = frag_more (size);
9594 md_number_to_chars (p, val, size);
9595 }
9596 else
9597 {
9598 /* Not absolute_section.
9599 Need a 32-bit fixup (don't support 8bit
9600 non-absolute imms). Try to support other
9601 sizes ... */
f86103b7 9602 enum bfd_reloc_code_real reloc_type;
e205caa7
L
9603 int size = imm_size (n);
9604 int sign;
29b0f896 9605
40fb9820 9606 if (i.types[n].bitfield.imm32s
a7d61044 9607 && (i.suffix == QWORD_MNEM_SUFFIX
40fb9820 9608 || (!i.suffix && i.tm.opcode_modifier.no_lsuf)))
29b0f896 9609 sign = 1;
e205caa7
L
9610 else
9611 sign = 0;
520dc8e8 9612
29b0f896 9613 p = frag_more (size);
d258b828 9614 reloc_type = reloc (size, 0, sign, i.reloc[n]);
f86103b7 9615
2bbd9c25
JJ
9616 /* This is tough to explain. We end up with this one if we
9617 * have operands that look like
9618 * "_GLOBAL_OFFSET_TABLE_+[.-.L284]". The goal here is to
9619 * obtain the absolute address of the GOT, and it is strongly
9620 * preferable from a performance point of view to avoid using
9621 * a runtime relocation for this. The actual sequence of
9622 * instructions often look something like:
9623 *
9624 * call .L66
9625 * .L66:
9626 * popl %ebx
9627 * addl $_GLOBAL_OFFSET_TABLE_+[.-.L66],%ebx
9628 *
9629 * The call and pop essentially return the absolute address
9630 * of the label .L66 and store it in %ebx. The linker itself
9631 * will ultimately change the first operand of the addl so
9632 * that %ebx points to the GOT, but to keep things simple, the
9633 * .o file must have this operand set so that it generates not
9634 * the absolute address of .L66, but the absolute address of
9635 * itself. This allows the linker itself simply treat a GOTPC
9636 * relocation as asking for a pcrel offset to the GOT to be
9637 * added in, and the addend of the relocation is stored in the
9638 * operand field for the instruction itself.
9639 *
9640 * Our job here is to fix the operand so that it would add
9641 * the correct offset so that %ebx would point to itself. The
9642 * thing that is tricky is that .-.L66 will point to the
9643 * beginning of the instruction, so we need to further modify
9644 * the operand so that it will point to itself. There are
9645 * other cases where you have something like:
9646 *
9647 * .long $_GLOBAL_OFFSET_TABLE_+[.-.L66]
9648 *
9649 * and here no correction would be required. Internally in
9650 * the assembler we treat operands of this form as not being
9651 * pcrel since the '.' is explicitly mentioned, and I wonder
9652 * whether it would simplify matters to do it this way. Who
9653 * knows. In earlier versions of the PIC patches, the
9654 * pcrel_adjust field was used to store the correction, but
9655 * since the expression is not pcrel, I felt it would be
9656 * confusing to do it this way. */
9657
d6ab8113 9658 if ((reloc_type == BFD_RELOC_32
7b81dfbb
AJ
9659 || reloc_type == BFD_RELOC_X86_64_32S
9660 || reloc_type == BFD_RELOC_64)
29b0f896
AM
9661 && GOT_symbol
9662 && GOT_symbol == i.op[n].imms->X_add_symbol
9663 && (i.op[n].imms->X_op == O_symbol
9664 || (i.op[n].imms->X_op == O_add
9665 && ((symbol_get_value_expression
9666 (i.op[n].imms->X_op_symbol)->X_op)
9667 == O_subtract))))
9668 {
4fa24527 9669 if (!object_64bit)
d6ab8113 9670 reloc_type = BFD_RELOC_386_GOTPC;
7b81dfbb 9671 else if (size == 4)
d6ab8113 9672 reloc_type = BFD_RELOC_X86_64_GOTPC32;
7b81dfbb
AJ
9673 else if (size == 8)
9674 reloc_type = BFD_RELOC_X86_64_GOTPC64;
e379e5f3 9675 i.has_gotpc_tls_reloc = TRUE;
d583596c
JB
9676 i.op[n].imms->X_add_number +=
9677 encoding_length (insn_start_frag, insn_start_off, p);
29b0f896 9678 }
29b0f896
AM
9679 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
9680 i.op[n].imms, 0, reloc_type);
9681 }
9682 }
9683 }
252b5132
RH
9684}
9685\f
d182319b
JB
9686/* x86_cons_fix_new is called via the expression parsing code when a
9687 reloc is needed. We use this hook to get the correct .got reloc. */
d182319b
JB
9688static int cons_sign = -1;
9689
9690void
e3bb37b5 9691x86_cons_fix_new (fragS *frag, unsigned int off, unsigned int len,
62ebcb5c 9692 expressionS *exp, bfd_reloc_code_real_type r)
d182319b 9693{
d258b828 9694 r = reloc (len, 0, cons_sign, r);
d182319b
JB
9695
9696#ifdef TE_PE
9697 if (exp->X_op == O_secrel)
9698 {
9699 exp->X_op = O_symbol;
9700 r = BFD_RELOC_32_SECREL;
9701 }
9702#endif
9703
9704 fix_new_exp (frag, off, len, exp, 0, r);
9705}
9706
357d1bd8
L
9707/* Export the ABI address size for use by TC_ADDRESS_BYTES for the
9708 purpose of the `.dc.a' internal pseudo-op. */
9709
9710int
9711x86_address_bytes (void)
9712{
9713 if ((stdoutput->arch_info->mach & bfd_mach_x64_32))
9714 return 4;
9715 return stdoutput->arch_info->bits_per_address / 8;
9716}
9717
d382c579
TG
9718#if !(defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) || defined (OBJ_MACH_O)) \
9719 || defined (LEX_AT)
d258b828 9720# define lex_got(reloc, adjust, types) NULL
718ddfc0 9721#else
f3c180ae
AM
9722/* Parse operands of the form
9723 <symbol>@GOTOFF+<nnn>
9724 and similar .plt or .got references.
9725
9726 If we find one, set up the correct relocation in RELOC and copy the
9727 input string, minus the `@GOTOFF' into a malloc'd buffer for
9728 parsing by the calling routine. Return this buffer, and if ADJUST
9729 is non-null set it to the length of the string we removed from the
9730 input line. Otherwise return NULL. */
9731static char *
91d6fa6a 9732lex_got (enum bfd_reloc_code_real *rel,
64e74474 9733 int *adjust,
d258b828 9734 i386_operand_type *types)
f3c180ae 9735{
7b81dfbb
AJ
9736 /* Some of the relocations depend on the size of what field is to
9737 be relocated. But in our callers i386_immediate and i386_displacement
9738 we don't yet know the operand size (this will be set by insn
9739 matching). Hence we record the word32 relocation here,
9740 and adjust the reloc according to the real size in reloc(). */
f3c180ae
AM
9741 static const struct {
9742 const char *str;
cff8d58a 9743 int len;
4fa24527 9744 const enum bfd_reloc_code_real rel[2];
40fb9820 9745 const i386_operand_type types64;
f3c180ae 9746 } gotrel[] = {
8ce3d284 9747#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8fd4256d
L
9748 { STRING_COMMA_LEN ("SIZE"), { BFD_RELOC_SIZE32,
9749 BFD_RELOC_SIZE32 },
9750 OPERAND_TYPE_IMM32_64 },
8ce3d284 9751#endif
cff8d58a
L
9752 { STRING_COMMA_LEN ("PLTOFF"), { _dummy_first_bfd_reloc_code_real,
9753 BFD_RELOC_X86_64_PLTOFF64 },
40fb9820 9754 OPERAND_TYPE_IMM64 },
cff8d58a
L
9755 { STRING_COMMA_LEN ("PLT"), { BFD_RELOC_386_PLT32,
9756 BFD_RELOC_X86_64_PLT32 },
40fb9820 9757 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9758 { STRING_COMMA_LEN ("GOTPLT"), { _dummy_first_bfd_reloc_code_real,
9759 BFD_RELOC_X86_64_GOTPLT64 },
40fb9820 9760 OPERAND_TYPE_IMM64_DISP64 },
cff8d58a
L
9761 { STRING_COMMA_LEN ("GOTOFF"), { BFD_RELOC_386_GOTOFF,
9762 BFD_RELOC_X86_64_GOTOFF64 },
40fb9820 9763 OPERAND_TYPE_IMM64_DISP64 },
cff8d58a
L
9764 { STRING_COMMA_LEN ("GOTPCREL"), { _dummy_first_bfd_reloc_code_real,
9765 BFD_RELOC_X86_64_GOTPCREL },
40fb9820 9766 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9767 { STRING_COMMA_LEN ("TLSGD"), { BFD_RELOC_386_TLS_GD,
9768 BFD_RELOC_X86_64_TLSGD },
40fb9820 9769 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9770 { STRING_COMMA_LEN ("TLSLDM"), { BFD_RELOC_386_TLS_LDM,
9771 _dummy_first_bfd_reloc_code_real },
40fb9820 9772 OPERAND_TYPE_NONE },
cff8d58a
L
9773 { STRING_COMMA_LEN ("TLSLD"), { _dummy_first_bfd_reloc_code_real,
9774 BFD_RELOC_X86_64_TLSLD },
40fb9820 9775 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9776 { STRING_COMMA_LEN ("GOTTPOFF"), { BFD_RELOC_386_TLS_IE_32,
9777 BFD_RELOC_X86_64_GOTTPOFF },
40fb9820 9778 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9779 { STRING_COMMA_LEN ("TPOFF"), { BFD_RELOC_386_TLS_LE_32,
9780 BFD_RELOC_X86_64_TPOFF32 },
40fb9820 9781 OPERAND_TYPE_IMM32_32S_64_DISP32_64 },
cff8d58a
L
9782 { STRING_COMMA_LEN ("NTPOFF"), { BFD_RELOC_386_TLS_LE,
9783 _dummy_first_bfd_reloc_code_real },
40fb9820 9784 OPERAND_TYPE_NONE },
cff8d58a
L
9785 { STRING_COMMA_LEN ("DTPOFF"), { BFD_RELOC_386_TLS_LDO_32,
9786 BFD_RELOC_X86_64_DTPOFF32 },
40fb9820 9787 OPERAND_TYPE_IMM32_32S_64_DISP32_64 },
cff8d58a
L
9788 { STRING_COMMA_LEN ("GOTNTPOFF"),{ BFD_RELOC_386_TLS_GOTIE,
9789 _dummy_first_bfd_reloc_code_real },
40fb9820 9790 OPERAND_TYPE_NONE },
cff8d58a
L
9791 { STRING_COMMA_LEN ("INDNTPOFF"),{ BFD_RELOC_386_TLS_IE,
9792 _dummy_first_bfd_reloc_code_real },
40fb9820 9793 OPERAND_TYPE_NONE },
cff8d58a
L
9794 { STRING_COMMA_LEN ("GOT"), { BFD_RELOC_386_GOT32,
9795 BFD_RELOC_X86_64_GOT32 },
40fb9820 9796 OPERAND_TYPE_IMM32_32S_64_DISP32 },
cff8d58a
L
9797 { STRING_COMMA_LEN ("TLSDESC"), { BFD_RELOC_386_TLS_GOTDESC,
9798 BFD_RELOC_X86_64_GOTPC32_TLSDESC },
40fb9820 9799 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9800 { STRING_COMMA_LEN ("TLSCALL"), { BFD_RELOC_386_TLS_DESC_CALL,
9801 BFD_RELOC_X86_64_TLSDESC_CALL },
40fb9820 9802 OPERAND_TYPE_IMM32_32S_DISP32 },
f3c180ae
AM
9803 };
9804 char *cp;
9805 unsigned int j;
9806
d382c579 9807#if defined (OBJ_MAYBE_ELF)
718ddfc0
JB
9808 if (!IS_ELF)
9809 return NULL;
d382c579 9810#endif
718ddfc0 9811
f3c180ae 9812 for (cp = input_line_pointer; *cp != '@'; cp++)
67c11a9b 9813 if (is_end_of_line[(unsigned char) *cp] || *cp == ',')
f3c180ae
AM
9814 return NULL;
9815
47465058 9816 for (j = 0; j < ARRAY_SIZE (gotrel); j++)
f3c180ae 9817 {
cff8d58a 9818 int len = gotrel[j].len;
28f81592 9819 if (strncasecmp (cp + 1, gotrel[j].str, len) == 0)
f3c180ae 9820 {
4fa24527 9821 if (gotrel[j].rel[object_64bit] != 0)
f3c180ae 9822 {
28f81592
AM
9823 int first, second;
9824 char *tmpbuf, *past_reloc;
f3c180ae 9825
91d6fa6a 9826 *rel = gotrel[j].rel[object_64bit];
f3c180ae 9827
3956db08
JB
9828 if (types)
9829 {
9830 if (flag_code != CODE_64BIT)
40fb9820
L
9831 {
9832 types->bitfield.imm32 = 1;
9833 types->bitfield.disp32 = 1;
9834 }
3956db08
JB
9835 else
9836 *types = gotrel[j].types64;
9837 }
9838
8fd4256d 9839 if (j != 0 && GOT_symbol == NULL)
f3c180ae
AM
9840 GOT_symbol = symbol_find_or_make (GLOBAL_OFFSET_TABLE_NAME);
9841
28f81592 9842 /* The length of the first part of our input line. */
f3c180ae 9843 first = cp - input_line_pointer;
28f81592
AM
9844
9845 /* The second part goes from after the reloc token until
67c11a9b 9846 (and including) an end_of_line char or comma. */
28f81592 9847 past_reloc = cp + 1 + len;
67c11a9b
AM
9848 cp = past_reloc;
9849 while (!is_end_of_line[(unsigned char) *cp] && *cp != ',')
9850 ++cp;
9851 second = cp + 1 - past_reloc;
28f81592
AM
9852
9853 /* Allocate and copy string. The trailing NUL shouldn't
9854 be necessary, but be safe. */
add39d23 9855 tmpbuf = XNEWVEC (char, first + second + 2);
f3c180ae 9856 memcpy (tmpbuf, input_line_pointer, first);
0787a12d
AM
9857 if (second != 0 && *past_reloc != ' ')
9858 /* Replace the relocation token with ' ', so that
9859 errors like foo@GOTOFF1 will be detected. */
9860 tmpbuf[first++] = ' ';
af89796a
L
9861 else
9862 /* Increment length by 1 if the relocation token is
9863 removed. */
9864 len++;
9865 if (adjust)
9866 *adjust = len;
0787a12d
AM
9867 memcpy (tmpbuf + first, past_reloc, second);
9868 tmpbuf[first + second] = '\0';
f3c180ae
AM
9869 return tmpbuf;
9870 }
9871
4fa24527
JB
9872 as_bad (_("@%s reloc is not supported with %d-bit output format"),
9873 gotrel[j].str, 1 << (5 + object_64bit));
f3c180ae
AM
9874 return NULL;
9875 }
9876 }
9877
9878 /* Might be a symbol version string. Don't as_bad here. */
9879 return NULL;
9880}
4e4f7c87 9881#endif
f3c180ae 9882
a988325c
NC
9883#ifdef TE_PE
9884#ifdef lex_got
9885#undef lex_got
9886#endif
9887/* Parse operands of the form
9888 <symbol>@SECREL32+<nnn>
9889
9890 If we find one, set up the correct relocation in RELOC and copy the
9891 input string, minus the `@SECREL32' into a malloc'd buffer for
9892 parsing by the calling routine. Return this buffer, and if ADJUST
9893 is non-null set it to the length of the string we removed from the
34bca508
L
9894 input line. Otherwise return NULL.
9895
a988325c
NC
9896 This function is copied from the ELF version above adjusted for PE targets. */
9897
9898static char *
9899lex_got (enum bfd_reloc_code_real *rel ATTRIBUTE_UNUSED,
9900 int *adjust ATTRIBUTE_UNUSED,
d258b828 9901 i386_operand_type *types)
a988325c
NC
9902{
9903 static const struct
9904 {
9905 const char *str;
9906 int len;
9907 const enum bfd_reloc_code_real rel[2];
9908 const i386_operand_type types64;
9909 }
9910 gotrel[] =
9911 {
9912 { STRING_COMMA_LEN ("SECREL32"), { BFD_RELOC_32_SECREL,
9913 BFD_RELOC_32_SECREL },
9914 OPERAND_TYPE_IMM32_32S_64_DISP32_64 },
9915 };
9916
9917 char *cp;
9918 unsigned j;
9919
9920 for (cp = input_line_pointer; *cp != '@'; cp++)
9921 if (is_end_of_line[(unsigned char) *cp] || *cp == ',')
9922 return NULL;
9923
9924 for (j = 0; j < ARRAY_SIZE (gotrel); j++)
9925 {
9926 int len = gotrel[j].len;
9927
9928 if (strncasecmp (cp + 1, gotrel[j].str, len) == 0)
9929 {
9930 if (gotrel[j].rel[object_64bit] != 0)
9931 {
9932 int first, second;
9933 char *tmpbuf, *past_reloc;
9934
9935 *rel = gotrel[j].rel[object_64bit];
9936 if (adjust)
9937 *adjust = len;
9938
9939 if (types)
9940 {
9941 if (flag_code != CODE_64BIT)
9942 {
9943 types->bitfield.imm32 = 1;
9944 types->bitfield.disp32 = 1;
9945 }
9946 else
9947 *types = gotrel[j].types64;
9948 }
9949
9950 /* The length of the first part of our input line. */
9951 first = cp - input_line_pointer;
9952
9953 /* The second part goes from after the reloc token until
9954 (and including) an end_of_line char or comma. */
9955 past_reloc = cp + 1 + len;
9956 cp = past_reloc;
9957 while (!is_end_of_line[(unsigned char) *cp] && *cp != ',')
9958 ++cp;
9959 second = cp + 1 - past_reloc;
9960
9961 /* Allocate and copy string. The trailing NUL shouldn't
9962 be necessary, but be safe. */
add39d23 9963 tmpbuf = XNEWVEC (char, first + second + 2);
a988325c
NC
9964 memcpy (tmpbuf, input_line_pointer, first);
9965 if (second != 0 && *past_reloc != ' ')
9966 /* Replace the relocation token with ' ', so that
9967 errors like foo@SECLREL321 will be detected. */
9968 tmpbuf[first++] = ' ';
9969 memcpy (tmpbuf + first, past_reloc, second);
9970 tmpbuf[first + second] = '\0';
9971 return tmpbuf;
9972 }
9973
9974 as_bad (_("@%s reloc is not supported with %d-bit output format"),
9975 gotrel[j].str, 1 << (5 + object_64bit));
9976 return NULL;
9977 }
9978 }
9979
9980 /* Might be a symbol version string. Don't as_bad here. */
9981 return NULL;
9982}
9983
9984#endif /* TE_PE */
9985
62ebcb5c 9986bfd_reloc_code_real_type
e3bb37b5 9987x86_cons (expressionS *exp, int size)
f3c180ae 9988{
62ebcb5c
AM
9989 bfd_reloc_code_real_type got_reloc = NO_RELOC;
9990
ee86248c
JB
9991 intel_syntax = -intel_syntax;
9992
3c7b9c2c 9993 exp->X_md = 0;
4fa24527 9994 if (size == 4 || (object_64bit && size == 8))
f3c180ae
AM
9995 {
9996 /* Handle @GOTOFF and the like in an expression. */
9997 char *save;
9998 char *gotfree_input_line;
4a57f2cf 9999 int adjust = 0;
f3c180ae
AM
10000
10001 save = input_line_pointer;
d258b828 10002 gotfree_input_line = lex_got (&got_reloc, &adjust, NULL);
f3c180ae
AM
10003 if (gotfree_input_line)
10004 input_line_pointer = gotfree_input_line;
10005
10006 expression (exp);
10007
10008 if (gotfree_input_line)
10009 {
10010 /* expression () has merrily parsed up to the end of line,
10011 or a comma - in the wrong buffer. Transfer how far
10012 input_line_pointer has moved to the right buffer. */
10013 input_line_pointer = (save
10014 + (input_line_pointer - gotfree_input_line)
10015 + adjust);
10016 free (gotfree_input_line);
3992d3b7
AM
10017 if (exp->X_op == O_constant
10018 || exp->X_op == O_absent
10019 || exp->X_op == O_illegal
0398aac5 10020 || exp->X_op == O_register
3992d3b7
AM
10021 || exp->X_op == O_big)
10022 {
10023 char c = *input_line_pointer;
10024 *input_line_pointer = 0;
10025 as_bad (_("missing or invalid expression `%s'"), save);
10026 *input_line_pointer = c;
10027 }
b9519cfe
L
10028 else if ((got_reloc == BFD_RELOC_386_PLT32
10029 || got_reloc == BFD_RELOC_X86_64_PLT32)
10030 && exp->X_op != O_symbol)
10031 {
10032 char c = *input_line_pointer;
10033 *input_line_pointer = 0;
10034 as_bad (_("invalid PLT expression `%s'"), save);
10035 *input_line_pointer = c;
10036 }
f3c180ae
AM
10037 }
10038 }
10039 else
10040 expression (exp);
ee86248c
JB
10041
10042 intel_syntax = -intel_syntax;
10043
10044 if (intel_syntax)
10045 i386_intel_simplify (exp);
62ebcb5c
AM
10046
10047 return got_reloc;
f3c180ae 10048}
f3c180ae 10049
9f32dd5b
L
10050static void
10051signed_cons (int size)
6482c264 10052{
d182319b
JB
10053 if (flag_code == CODE_64BIT)
10054 cons_sign = 1;
10055 cons (size);
10056 cons_sign = -1;
6482c264
NC
10057}
10058
d182319b 10059#ifdef TE_PE
6482c264 10060static void
7016a5d5 10061pe_directive_secrel (int dummy ATTRIBUTE_UNUSED)
6482c264
NC
10062{
10063 expressionS exp;
10064
10065 do
10066 {
10067 expression (&exp);
10068 if (exp.X_op == O_symbol)
10069 exp.X_op = O_secrel;
10070
10071 emit_expr (&exp, 4);
10072 }
10073 while (*input_line_pointer++ == ',');
10074
10075 input_line_pointer--;
10076 demand_empty_rest_of_line ();
10077}
6482c264
NC
10078#endif
10079
43234a1e
L
10080/* Handle Vector operations. */
10081
10082static char *
10083check_VecOperations (char *op_string, char *op_end)
10084{
10085 const reg_entry *mask;
10086 const char *saved;
10087 char *end_op;
10088
10089 while (*op_string
10090 && (op_end == NULL || op_string < op_end))
10091 {
10092 saved = op_string;
10093 if (*op_string == '{')
10094 {
10095 op_string++;
10096
10097 /* Check broadcasts. */
10098 if (strncmp (op_string, "1to", 3) == 0)
10099 {
10100 int bcst_type;
10101
10102 if (i.broadcast)
10103 goto duplicated_vec_op;
10104
10105 op_string += 3;
10106 if (*op_string == '8')
8e6e0792 10107 bcst_type = 8;
b28d1bda 10108 else if (*op_string == '4')
8e6e0792 10109 bcst_type = 4;
b28d1bda 10110 else if (*op_string == '2')
8e6e0792 10111 bcst_type = 2;
43234a1e
L
10112 else if (*op_string == '1'
10113 && *(op_string+1) == '6')
10114 {
8e6e0792 10115 bcst_type = 16;
43234a1e
L
10116 op_string++;
10117 }
10118 else
10119 {
10120 as_bad (_("Unsupported broadcast: `%s'"), saved);
10121 return NULL;
10122 }
10123 op_string++;
10124
10125 broadcast_op.type = bcst_type;
10126 broadcast_op.operand = this_operand;
1f75763a 10127 broadcast_op.bytes = 0;
43234a1e
L
10128 i.broadcast = &broadcast_op;
10129 }
10130 /* Check masking operation. */
10131 else if ((mask = parse_register (op_string, &end_op)) != NULL)
10132 {
10133 /* k0 can't be used for write mask. */
f74a6307 10134 if (mask->reg_type.bitfield.class != RegMask || !mask->reg_num)
43234a1e 10135 {
6d2cd6b2
JB
10136 as_bad (_("`%s%s' can't be used for write mask"),
10137 register_prefix, mask->reg_name);
43234a1e
L
10138 return NULL;
10139 }
10140
10141 if (!i.mask)
10142 {
10143 mask_op.mask = mask;
10144 mask_op.zeroing = 0;
10145 mask_op.operand = this_operand;
10146 i.mask = &mask_op;
10147 }
10148 else
10149 {
10150 if (i.mask->mask)
10151 goto duplicated_vec_op;
10152
10153 i.mask->mask = mask;
10154
10155 /* Only "{z}" is allowed here. No need to check
10156 zeroing mask explicitly. */
10157 if (i.mask->operand != this_operand)
10158 {
10159 as_bad (_("invalid write mask `%s'"), saved);
10160 return NULL;
10161 }
10162 }
10163
10164 op_string = end_op;
10165 }
10166 /* Check zeroing-flag for masking operation. */
10167 else if (*op_string == 'z')
10168 {
10169 if (!i.mask)
10170 {
10171 mask_op.mask = NULL;
10172 mask_op.zeroing = 1;
10173 mask_op.operand = this_operand;
10174 i.mask = &mask_op;
10175 }
10176 else
10177 {
10178 if (i.mask->zeroing)
10179 {
10180 duplicated_vec_op:
10181 as_bad (_("duplicated `%s'"), saved);
10182 return NULL;
10183 }
10184
10185 i.mask->zeroing = 1;
10186
10187 /* Only "{%k}" is allowed here. No need to check mask
10188 register explicitly. */
10189 if (i.mask->operand != this_operand)
10190 {
10191 as_bad (_("invalid zeroing-masking `%s'"),
10192 saved);
10193 return NULL;
10194 }
10195 }
10196
10197 op_string++;
10198 }
10199 else
10200 goto unknown_vec_op;
10201
10202 if (*op_string != '}')
10203 {
10204 as_bad (_("missing `}' in `%s'"), saved);
10205 return NULL;
10206 }
10207 op_string++;
0ba3a731
L
10208
10209 /* Strip whitespace since the addition of pseudo prefixes
10210 changed how the scrubber treats '{'. */
10211 if (is_space_char (*op_string))
10212 ++op_string;
10213
43234a1e
L
10214 continue;
10215 }
10216 unknown_vec_op:
10217 /* We don't know this one. */
10218 as_bad (_("unknown vector operation: `%s'"), saved);
10219 return NULL;
10220 }
10221
6d2cd6b2
JB
10222 if (i.mask && i.mask->zeroing && !i.mask->mask)
10223 {
10224 as_bad (_("zeroing-masking only allowed with write mask"));
10225 return NULL;
10226 }
10227
43234a1e
L
10228 return op_string;
10229}
10230
252b5132 10231static int
70e41ade 10232i386_immediate (char *imm_start)
252b5132
RH
10233{
10234 char *save_input_line_pointer;
f3c180ae 10235 char *gotfree_input_line;
252b5132 10236 segT exp_seg = 0;
47926f60 10237 expressionS *exp;
40fb9820
L
10238 i386_operand_type types;
10239
0dfbf9d7 10240 operand_type_set (&types, ~0);
252b5132
RH
10241
10242 if (i.imm_operands == MAX_IMMEDIATE_OPERANDS)
10243 {
31b2323c
L
10244 as_bad (_("at most %d immediate operands are allowed"),
10245 MAX_IMMEDIATE_OPERANDS);
252b5132
RH
10246 return 0;
10247 }
10248
10249 exp = &im_expressions[i.imm_operands++];
520dc8e8 10250 i.op[this_operand].imms = exp;
252b5132
RH
10251
10252 if (is_space_char (*imm_start))
10253 ++imm_start;
10254
10255 save_input_line_pointer = input_line_pointer;
10256 input_line_pointer = imm_start;
10257
d258b828 10258 gotfree_input_line = lex_got (&i.reloc[this_operand], NULL, &types);
f3c180ae
AM
10259 if (gotfree_input_line)
10260 input_line_pointer = gotfree_input_line;
252b5132
RH
10261
10262 exp_seg = expression (exp);
10263
83183c0c 10264 SKIP_WHITESPACE ();
43234a1e
L
10265
10266 /* Handle vector operations. */
10267 if (*input_line_pointer == '{')
10268 {
10269 input_line_pointer = check_VecOperations (input_line_pointer,
10270 NULL);
10271 if (input_line_pointer == NULL)
10272 return 0;
10273 }
10274
252b5132 10275 if (*input_line_pointer)
f3c180ae 10276 as_bad (_("junk `%s' after expression"), input_line_pointer);
252b5132
RH
10277
10278 input_line_pointer = save_input_line_pointer;
f3c180ae 10279 if (gotfree_input_line)
ee86248c
JB
10280 {
10281 free (gotfree_input_line);
10282
10283 if (exp->X_op == O_constant || exp->X_op == O_register)
10284 exp->X_op = O_illegal;
10285 }
10286
10287 return i386_finalize_immediate (exp_seg, exp, types, imm_start);
10288}
252b5132 10289
ee86248c
JB
10290static int
10291i386_finalize_immediate (segT exp_seg ATTRIBUTE_UNUSED, expressionS *exp,
10292 i386_operand_type types, const char *imm_start)
10293{
10294 if (exp->X_op == O_absent || exp->X_op == O_illegal || exp->X_op == O_big)
252b5132 10295 {
313c53d1
L
10296 if (imm_start)
10297 as_bad (_("missing or invalid immediate expression `%s'"),
10298 imm_start);
3992d3b7 10299 return 0;
252b5132 10300 }
3e73aa7c 10301 else if (exp->X_op == O_constant)
252b5132 10302 {
47926f60 10303 /* Size it properly later. */
40fb9820 10304 i.types[this_operand].bitfield.imm64 = 1;
13f864ae
L
10305 /* If not 64bit, sign extend val. */
10306 if (flag_code != CODE_64BIT
4eed87de
AM
10307 && (exp->X_add_number & ~(((addressT) 2 << 31) - 1)) == 0)
10308 exp->X_add_number
10309 = (exp->X_add_number ^ ((addressT) 1 << 31)) - ((addressT) 1 << 31);
252b5132 10310 }
4c63da97 10311#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
f86103b7 10312 else if (OUTPUT_FLAVOR == bfd_target_aout_flavour
31312f95 10313 && exp_seg != absolute_section
47926f60 10314 && exp_seg != text_section
24eab124
AM
10315 && exp_seg != data_section
10316 && exp_seg != bss_section
10317 && exp_seg != undefined_section
f86103b7 10318 && !bfd_is_com_section (exp_seg))
252b5132 10319 {
d0b47220 10320 as_bad (_("unimplemented segment %s in operand"), exp_seg->name);
252b5132
RH
10321 return 0;
10322 }
10323#endif
a841bdf5 10324 else if (!intel_syntax && exp_seg == reg_section)
bb8f5920 10325 {
313c53d1
L
10326 if (imm_start)
10327 as_bad (_("illegal immediate register operand %s"), imm_start);
bb8f5920
L
10328 return 0;
10329 }
252b5132
RH
10330 else
10331 {
10332 /* This is an address. The size of the address will be
24eab124 10333 determined later, depending on destination register,
3e73aa7c 10334 suffix, or the default for the section. */
40fb9820
L
10335 i.types[this_operand].bitfield.imm8 = 1;
10336 i.types[this_operand].bitfield.imm16 = 1;
10337 i.types[this_operand].bitfield.imm32 = 1;
10338 i.types[this_operand].bitfield.imm32s = 1;
10339 i.types[this_operand].bitfield.imm64 = 1;
c6fb90c8
L
10340 i.types[this_operand] = operand_type_and (i.types[this_operand],
10341 types);
252b5132
RH
10342 }
10343
10344 return 1;
10345}
10346
551c1ca1 10347static char *
e3bb37b5 10348i386_scale (char *scale)
252b5132 10349{
551c1ca1
AM
10350 offsetT val;
10351 char *save = input_line_pointer;
252b5132 10352
551c1ca1
AM
10353 input_line_pointer = scale;
10354 val = get_absolute_expression ();
10355
10356 switch (val)
252b5132 10357 {
551c1ca1 10358 case 1:
252b5132
RH
10359 i.log2_scale_factor = 0;
10360 break;
551c1ca1 10361 case 2:
252b5132
RH
10362 i.log2_scale_factor = 1;
10363 break;
551c1ca1 10364 case 4:
252b5132
RH
10365 i.log2_scale_factor = 2;
10366 break;
551c1ca1 10367 case 8:
252b5132
RH
10368 i.log2_scale_factor = 3;
10369 break;
10370 default:
a724f0f4
JB
10371 {
10372 char sep = *input_line_pointer;
10373
10374 *input_line_pointer = '\0';
10375 as_bad (_("expecting scale factor of 1, 2, 4, or 8: got `%s'"),
10376 scale);
10377 *input_line_pointer = sep;
10378 input_line_pointer = save;
10379 return NULL;
10380 }
252b5132 10381 }
29b0f896 10382 if (i.log2_scale_factor != 0 && i.index_reg == 0)
252b5132
RH
10383 {
10384 as_warn (_("scale factor of %d without an index register"),
24eab124 10385 1 << i.log2_scale_factor);
252b5132 10386 i.log2_scale_factor = 0;
252b5132 10387 }
551c1ca1
AM
10388 scale = input_line_pointer;
10389 input_line_pointer = save;
10390 return scale;
252b5132
RH
10391}
10392
252b5132 10393static int
e3bb37b5 10394i386_displacement (char *disp_start, char *disp_end)
252b5132 10395{
29b0f896 10396 expressionS *exp;
252b5132
RH
10397 segT exp_seg = 0;
10398 char *save_input_line_pointer;
f3c180ae 10399 char *gotfree_input_line;
40fb9820
L
10400 int override;
10401 i386_operand_type bigdisp, types = anydisp;
3992d3b7 10402 int ret;
252b5132 10403
31b2323c
L
10404 if (i.disp_operands == MAX_MEMORY_OPERANDS)
10405 {
10406 as_bad (_("at most %d displacement operands are allowed"),
10407 MAX_MEMORY_OPERANDS);
10408 return 0;
10409 }
10410
0dfbf9d7 10411 operand_type_set (&bigdisp, 0);
6f2f06be 10412 if (i.jumpabsolute
48bcea9f 10413 || i.types[this_operand].bitfield.baseindex
0cfa3eb3
JB
10414 || (current_templates->start->opcode_modifier.jump != JUMP
10415 && current_templates->start->opcode_modifier.jump != JUMP_DWORD))
e05278af 10416 {
48bcea9f 10417 i386_addressing_mode ();
e05278af 10418 override = (i.prefix[ADDR_PREFIX] != 0);
40fb9820
L
10419 if (flag_code == CODE_64BIT)
10420 {
10421 if (!override)
10422 {
10423 bigdisp.bitfield.disp32s = 1;
10424 bigdisp.bitfield.disp64 = 1;
10425 }
48bcea9f
JB
10426 else
10427 bigdisp.bitfield.disp32 = 1;
40fb9820
L
10428 }
10429 else if ((flag_code == CODE_16BIT) ^ override)
40fb9820 10430 bigdisp.bitfield.disp16 = 1;
48bcea9f
JB
10431 else
10432 bigdisp.bitfield.disp32 = 1;
e05278af
JB
10433 }
10434 else
10435 {
376cd056
JB
10436 /* For PC-relative branches, the width of the displacement may be
10437 dependent upon data size, but is never dependent upon address size.
10438 Also make sure to not unintentionally match against a non-PC-relative
10439 branch template. */
10440 static templates aux_templates;
10441 const insn_template *t = current_templates->start;
10442 bfd_boolean has_intel64 = FALSE;
10443
10444 aux_templates.start = t;
10445 while (++t < current_templates->end)
10446 {
10447 if (t->opcode_modifier.jump
10448 != current_templates->start->opcode_modifier.jump)
10449 break;
4b5aaf5f 10450 if ((t->opcode_modifier.isa64 >= INTEL64))
376cd056
JB
10451 has_intel64 = TRUE;
10452 }
10453 if (t < current_templates->end)
10454 {
10455 aux_templates.end = t;
10456 current_templates = &aux_templates;
10457 }
10458
e05278af 10459 override = (i.prefix[DATA_PREFIX] != 0);
40fb9820
L
10460 if (flag_code == CODE_64BIT)
10461 {
376cd056
JB
10462 if ((override || i.suffix == WORD_MNEM_SUFFIX)
10463 && (!intel64 || !has_intel64))
40fb9820
L
10464 bigdisp.bitfield.disp16 = 1;
10465 else
48bcea9f 10466 bigdisp.bitfield.disp32s = 1;
40fb9820
L
10467 }
10468 else
e05278af
JB
10469 {
10470 if (!override)
10471 override = (i.suffix == (flag_code != CODE_16BIT
10472 ? WORD_MNEM_SUFFIX
10473 : LONG_MNEM_SUFFIX));
40fb9820
L
10474 bigdisp.bitfield.disp32 = 1;
10475 if ((flag_code == CODE_16BIT) ^ override)
10476 {
10477 bigdisp.bitfield.disp32 = 0;
10478 bigdisp.bitfield.disp16 = 1;
10479 }
e05278af 10480 }
e05278af 10481 }
c6fb90c8
L
10482 i.types[this_operand] = operand_type_or (i.types[this_operand],
10483 bigdisp);
252b5132
RH
10484
10485 exp = &disp_expressions[i.disp_operands];
520dc8e8 10486 i.op[this_operand].disps = exp;
252b5132
RH
10487 i.disp_operands++;
10488 save_input_line_pointer = input_line_pointer;
10489 input_line_pointer = disp_start;
10490 END_STRING_AND_SAVE (disp_end);
10491
10492#ifndef GCC_ASM_O_HACK
10493#define GCC_ASM_O_HACK 0
10494#endif
10495#if GCC_ASM_O_HACK
10496 END_STRING_AND_SAVE (disp_end + 1);
40fb9820 10497 if (i.types[this_operand].bitfield.baseIndex
24eab124 10498 && displacement_string_end[-1] == '+')
252b5132
RH
10499 {
10500 /* This hack is to avoid a warning when using the "o"
24eab124
AM
10501 constraint within gcc asm statements.
10502 For instance:
10503
10504 #define _set_tssldt_desc(n,addr,limit,type) \
10505 __asm__ __volatile__ ( \
10506 "movw %w2,%0\n\t" \
10507 "movw %w1,2+%0\n\t" \
10508 "rorl $16,%1\n\t" \
10509 "movb %b1,4+%0\n\t" \
10510 "movb %4,5+%0\n\t" \
10511 "movb $0,6+%0\n\t" \
10512 "movb %h1,7+%0\n\t" \
10513 "rorl $16,%1" \
10514 : "=o"(*(n)) : "q" (addr), "ri"(limit), "i"(type))
10515
10516 This works great except that the output assembler ends
10517 up looking a bit weird if it turns out that there is
10518 no offset. You end up producing code that looks like:
10519
10520 #APP
10521 movw $235,(%eax)
10522 movw %dx,2+(%eax)
10523 rorl $16,%edx
10524 movb %dl,4+(%eax)
10525 movb $137,5+(%eax)
10526 movb $0,6+(%eax)
10527 movb %dh,7+(%eax)
10528 rorl $16,%edx
10529 #NO_APP
10530
47926f60 10531 So here we provide the missing zero. */
24eab124
AM
10532
10533 *displacement_string_end = '0';
252b5132
RH
10534 }
10535#endif
d258b828 10536 gotfree_input_line = lex_got (&i.reloc[this_operand], NULL, &types);
f3c180ae
AM
10537 if (gotfree_input_line)
10538 input_line_pointer = gotfree_input_line;
252b5132 10539
24eab124 10540 exp_seg = expression (exp);
252b5132 10541
636c26b0
AM
10542 SKIP_WHITESPACE ();
10543 if (*input_line_pointer)
10544 as_bad (_("junk `%s' after expression"), input_line_pointer);
10545#if GCC_ASM_O_HACK
10546 RESTORE_END_STRING (disp_end + 1);
10547#endif
636c26b0 10548 input_line_pointer = save_input_line_pointer;
636c26b0 10549 if (gotfree_input_line)
ee86248c
JB
10550 {
10551 free (gotfree_input_line);
10552
10553 if (exp->X_op == O_constant || exp->X_op == O_register)
10554 exp->X_op = O_illegal;
10555 }
10556
10557 ret = i386_finalize_displacement (exp_seg, exp, types, disp_start);
10558
10559 RESTORE_END_STRING (disp_end);
10560
10561 return ret;
10562}
10563
10564static int
10565i386_finalize_displacement (segT exp_seg ATTRIBUTE_UNUSED, expressionS *exp,
10566 i386_operand_type types, const char *disp_start)
10567{
10568 i386_operand_type bigdisp;
10569 int ret = 1;
636c26b0 10570
24eab124
AM
10571 /* We do this to make sure that the section symbol is in
10572 the symbol table. We will ultimately change the relocation
47926f60 10573 to be relative to the beginning of the section. */
1ae12ab7 10574 if (i.reloc[this_operand] == BFD_RELOC_386_GOTOFF
d6ab8113
JB
10575 || i.reloc[this_operand] == BFD_RELOC_X86_64_GOTPCREL
10576 || i.reloc[this_operand] == BFD_RELOC_X86_64_GOTOFF64)
24eab124 10577 {
636c26b0 10578 if (exp->X_op != O_symbol)
3992d3b7 10579 goto inv_disp;
636c26b0 10580
e5cb08ac 10581 if (S_IS_LOCAL (exp->X_add_symbol)
c64efb4b
L
10582 && S_GET_SEGMENT (exp->X_add_symbol) != undefined_section
10583 && S_GET_SEGMENT (exp->X_add_symbol) != expr_section)
24eab124 10584 section_symbol (S_GET_SEGMENT (exp->X_add_symbol));
24eab124
AM
10585 exp->X_op = O_subtract;
10586 exp->X_op_symbol = GOT_symbol;
1ae12ab7 10587 if (i.reloc[this_operand] == BFD_RELOC_X86_64_GOTPCREL)
29b0f896 10588 i.reloc[this_operand] = BFD_RELOC_32_PCREL;
d6ab8113
JB
10589 else if (i.reloc[this_operand] == BFD_RELOC_X86_64_GOTOFF64)
10590 i.reloc[this_operand] = BFD_RELOC_64;
23df1078 10591 else
29b0f896 10592 i.reloc[this_operand] = BFD_RELOC_32;
24eab124 10593 }
252b5132 10594
3992d3b7
AM
10595 else if (exp->X_op == O_absent
10596 || exp->X_op == O_illegal
ee86248c 10597 || exp->X_op == O_big)
2daf4fd8 10598 {
3992d3b7
AM
10599 inv_disp:
10600 as_bad (_("missing or invalid displacement expression `%s'"),
2daf4fd8 10601 disp_start);
3992d3b7 10602 ret = 0;
2daf4fd8
AM
10603 }
10604
0e1147d9
L
10605 else if (flag_code == CODE_64BIT
10606 && !i.prefix[ADDR_PREFIX]
10607 && exp->X_op == O_constant)
10608 {
10609 /* Since displacement is signed extended to 64bit, don't allow
10610 disp32 and turn off disp32s if they are out of range. */
10611 i.types[this_operand].bitfield.disp32 = 0;
10612 if (!fits_in_signed_long (exp->X_add_number))
10613 {
10614 i.types[this_operand].bitfield.disp32s = 0;
10615 if (i.types[this_operand].bitfield.baseindex)
10616 {
10617 as_bad (_("0x%lx out range of signed 32bit displacement"),
10618 (long) exp->X_add_number);
10619 ret = 0;
10620 }
10621 }
10622 }
10623
4c63da97 10624#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
3992d3b7
AM
10625 else if (exp->X_op != O_constant
10626 && OUTPUT_FLAVOR == bfd_target_aout_flavour
10627 && exp_seg != absolute_section
10628 && exp_seg != text_section
10629 && exp_seg != data_section
10630 && exp_seg != bss_section
10631 && exp_seg != undefined_section
10632 && !bfd_is_com_section (exp_seg))
24eab124 10633 {
d0b47220 10634 as_bad (_("unimplemented segment %s in operand"), exp_seg->name);
3992d3b7 10635 ret = 0;
24eab124 10636 }
252b5132 10637#endif
3956db08 10638
48bcea9f
JB
10639 if (current_templates->start->opcode_modifier.jump == JUMP_BYTE
10640 /* Constants get taken care of by optimize_disp(). */
10641 && exp->X_op != O_constant)
10642 i.types[this_operand].bitfield.disp8 = 1;
10643
40fb9820
L
10644 /* Check if this is a displacement only operand. */
10645 bigdisp = i.types[this_operand];
10646 bigdisp.bitfield.disp8 = 0;
10647 bigdisp.bitfield.disp16 = 0;
10648 bigdisp.bitfield.disp32 = 0;
10649 bigdisp.bitfield.disp32s = 0;
10650 bigdisp.bitfield.disp64 = 0;
0dfbf9d7 10651 if (operand_type_all_zero (&bigdisp))
c6fb90c8
L
10652 i.types[this_operand] = operand_type_and (i.types[this_operand],
10653 types);
3956db08 10654
3992d3b7 10655 return ret;
252b5132
RH
10656}
10657
2abc2bec
JB
10658/* Return the active addressing mode, taking address override and
10659 registers forming the address into consideration. Update the
10660 address override prefix if necessary. */
47926f60 10661
2abc2bec
JB
10662static enum flag_code
10663i386_addressing_mode (void)
252b5132 10664{
be05d201
L
10665 enum flag_code addr_mode;
10666
10667 if (i.prefix[ADDR_PREFIX])
10668 addr_mode = flag_code == CODE_32BIT ? CODE_16BIT : CODE_32BIT;
a23b33b3
JB
10669 else if (flag_code == CODE_16BIT
10670 && current_templates->start->cpu_flags.bitfield.cpumpx
10671 /* Avoid replacing the "16-bit addressing not allowed" diagnostic
10672 from md_assemble() by "is not a valid base/index expression"
10673 when there is a base and/or index. */
10674 && !i.types[this_operand].bitfield.baseindex)
10675 {
10676 /* MPX insn memory operands with neither base nor index must be forced
10677 to use 32-bit addressing in 16-bit mode. */
10678 addr_mode = CODE_32BIT;
10679 i.prefix[ADDR_PREFIX] = ADDR_PREFIX_OPCODE;
10680 ++i.prefixes;
10681 gas_assert (!i.types[this_operand].bitfield.disp16);
10682 gas_assert (!i.types[this_operand].bitfield.disp32);
10683 }
be05d201
L
10684 else
10685 {
10686 addr_mode = flag_code;
10687
24eab124 10688#if INFER_ADDR_PREFIX
be05d201
L
10689 if (i.mem_operands == 0)
10690 {
10691 /* Infer address prefix from the first memory operand. */
10692 const reg_entry *addr_reg = i.base_reg;
10693
10694 if (addr_reg == NULL)
10695 addr_reg = i.index_reg;
eecb386c 10696
be05d201
L
10697 if (addr_reg)
10698 {
e968fc9b 10699 if (addr_reg->reg_type.bitfield.dword)
be05d201
L
10700 addr_mode = CODE_32BIT;
10701 else if (flag_code != CODE_64BIT
dc821c5f 10702 && addr_reg->reg_type.bitfield.word)
be05d201
L
10703 addr_mode = CODE_16BIT;
10704
10705 if (addr_mode != flag_code)
10706 {
10707 i.prefix[ADDR_PREFIX] = ADDR_PREFIX_OPCODE;
10708 i.prefixes += 1;
10709 /* Change the size of any displacement too. At most one
10710 of Disp16 or Disp32 is set.
10711 FIXME. There doesn't seem to be any real need for
10712 separate Disp16 and Disp32 flags. The same goes for
10713 Imm16 and Imm32. Removing them would probably clean
10714 up the code quite a lot. */
10715 if (flag_code != CODE_64BIT
10716 && (i.types[this_operand].bitfield.disp16
10717 || i.types[this_operand].bitfield.disp32))
10718 i.types[this_operand]
10719 = operand_type_xor (i.types[this_operand], disp16_32);
10720 }
10721 }
10722 }
24eab124 10723#endif
be05d201
L
10724 }
10725
2abc2bec
JB
10726 return addr_mode;
10727}
10728
10729/* Make sure the memory operand we've been dealt is valid.
10730 Return 1 on success, 0 on a failure. */
10731
10732static int
10733i386_index_check (const char *operand_string)
10734{
10735 const char *kind = "base/index";
10736 enum flag_code addr_mode = i386_addressing_mode ();
10737
fc0763e6 10738 if (current_templates->start->opcode_modifier.isstring
c3949f43 10739 && !current_templates->start->cpu_flags.bitfield.cpupadlock
fc0763e6
JB
10740 && (current_templates->end[-1].opcode_modifier.isstring
10741 || i.mem_operands))
10742 {
10743 /* Memory operands of string insns are special in that they only allow
10744 a single register (rDI, rSI, or rBX) as their memory address. */
be05d201
L
10745 const reg_entry *expected_reg;
10746 static const char *di_si[][2] =
10747 {
10748 { "esi", "edi" },
10749 { "si", "di" },
10750 { "rsi", "rdi" }
10751 };
10752 static const char *bx[] = { "ebx", "bx", "rbx" };
fc0763e6
JB
10753
10754 kind = "string address";
10755
8325cc63 10756 if (current_templates->start->opcode_modifier.repprefixok)
fc0763e6 10757 {
51c8edf6
JB
10758 int es_op = current_templates->end[-1].opcode_modifier.isstring
10759 - IS_STRING_ES_OP0;
10760 int op = 0;
fc0763e6 10761
51c8edf6 10762 if (!current_templates->end[-1].operand_types[0].bitfield.baseindex
fc0763e6
JB
10763 || ((!i.mem_operands != !intel_syntax)
10764 && current_templates->end[-1].operand_types[1]
10765 .bitfield.baseindex))
51c8edf6
JB
10766 op = 1;
10767 expected_reg = hash_find (reg_hash, di_si[addr_mode][op == es_op]);
fc0763e6
JB
10768 }
10769 else
be05d201 10770 expected_reg = hash_find (reg_hash, bx[addr_mode]);
fc0763e6 10771
be05d201
L
10772 if (i.base_reg != expected_reg
10773 || i.index_reg
fc0763e6 10774 || operand_type_check (i.types[this_operand], disp))
fc0763e6 10775 {
be05d201
L
10776 /* The second memory operand must have the same size as
10777 the first one. */
10778 if (i.mem_operands
10779 && i.base_reg
10780 && !((addr_mode == CODE_64BIT
dc821c5f 10781 && i.base_reg->reg_type.bitfield.qword)
be05d201 10782 || (addr_mode == CODE_32BIT
dc821c5f
JB
10783 ? i.base_reg->reg_type.bitfield.dword
10784 : i.base_reg->reg_type.bitfield.word)))
be05d201
L
10785 goto bad_address;
10786
fc0763e6
JB
10787 as_warn (_("`%s' is not valid here (expected `%c%s%s%c')"),
10788 operand_string,
10789 intel_syntax ? '[' : '(',
10790 register_prefix,
be05d201 10791 expected_reg->reg_name,
fc0763e6 10792 intel_syntax ? ']' : ')');
be05d201 10793 return 1;
fc0763e6 10794 }
be05d201
L
10795 else
10796 return 1;
10797
dc1e8a47 10798 bad_address:
be05d201
L
10799 as_bad (_("`%s' is not a valid %s expression"),
10800 operand_string, kind);
10801 return 0;
3e73aa7c
JH
10802 }
10803 else
10804 {
be05d201
L
10805 if (addr_mode != CODE_16BIT)
10806 {
10807 /* 32-bit/64-bit checks. */
10808 if ((i.base_reg
e968fc9b
JB
10809 && ((addr_mode == CODE_64BIT
10810 ? !i.base_reg->reg_type.bitfield.qword
10811 : !i.base_reg->reg_type.bitfield.dword)
10812 || (i.index_reg && i.base_reg->reg_num == RegIP)
10813 || i.base_reg->reg_num == RegIZ))
be05d201 10814 || (i.index_reg
1b54b8d7
JB
10815 && !i.index_reg->reg_type.bitfield.xmmword
10816 && !i.index_reg->reg_type.bitfield.ymmword
10817 && !i.index_reg->reg_type.bitfield.zmmword
be05d201 10818 && ((addr_mode == CODE_64BIT
e968fc9b
JB
10819 ? !i.index_reg->reg_type.bitfield.qword
10820 : !i.index_reg->reg_type.bitfield.dword)
be05d201
L
10821 || !i.index_reg->reg_type.bitfield.baseindex)))
10822 goto bad_address;
8178be5b
JB
10823
10824 /* bndmk, bndldx, and bndstx have special restrictions. */
10825 if (current_templates->start->base_opcode == 0xf30f1b
10826 || (current_templates->start->base_opcode & ~1) == 0x0f1a)
10827 {
10828 /* They cannot use RIP-relative addressing. */
e968fc9b 10829 if (i.base_reg && i.base_reg->reg_num == RegIP)
8178be5b
JB
10830 {
10831 as_bad (_("`%s' cannot be used here"), operand_string);
10832 return 0;
10833 }
10834
10835 /* bndldx and bndstx ignore their scale factor. */
10836 if (current_templates->start->base_opcode != 0xf30f1b
10837 && i.log2_scale_factor)
10838 as_warn (_("register scaling is being ignored here"));
10839 }
be05d201
L
10840 }
10841 else
3e73aa7c 10842 {
be05d201 10843 /* 16-bit checks. */
3e73aa7c 10844 if ((i.base_reg
dc821c5f 10845 && (!i.base_reg->reg_type.bitfield.word
40fb9820 10846 || !i.base_reg->reg_type.bitfield.baseindex))
3e73aa7c 10847 || (i.index_reg
dc821c5f 10848 && (!i.index_reg->reg_type.bitfield.word
40fb9820 10849 || !i.index_reg->reg_type.bitfield.baseindex
29b0f896
AM
10850 || !(i.base_reg
10851 && i.base_reg->reg_num < 6
10852 && i.index_reg->reg_num >= 6
10853 && i.log2_scale_factor == 0))))
be05d201 10854 goto bad_address;
3e73aa7c
JH
10855 }
10856 }
be05d201 10857 return 1;
24eab124 10858}
252b5132 10859
43234a1e
L
10860/* Handle vector immediates. */
10861
10862static int
10863RC_SAE_immediate (const char *imm_start)
10864{
10865 unsigned int match_found, j;
10866 const char *pstr = imm_start;
10867 expressionS *exp;
10868
10869 if (*pstr != '{')
10870 return 0;
10871
10872 pstr++;
10873 match_found = 0;
10874 for (j = 0; j < ARRAY_SIZE (RC_NamesTable); j++)
10875 {
10876 if (!strncmp (pstr, RC_NamesTable[j].name, RC_NamesTable[j].len))
10877 {
10878 if (!i.rounding)
10879 {
10880 rc_op.type = RC_NamesTable[j].type;
10881 rc_op.operand = this_operand;
10882 i.rounding = &rc_op;
10883 }
10884 else
10885 {
10886 as_bad (_("duplicated `%s'"), imm_start);
10887 return 0;
10888 }
10889 pstr += RC_NamesTable[j].len;
10890 match_found = 1;
10891 break;
10892 }
10893 }
10894 if (!match_found)
10895 return 0;
10896
10897 if (*pstr++ != '}')
10898 {
10899 as_bad (_("Missing '}': '%s'"), imm_start);
10900 return 0;
10901 }
10902 /* RC/SAE immediate string should contain nothing more. */;
10903 if (*pstr != 0)
10904 {
10905 as_bad (_("Junk after '}': '%s'"), imm_start);
10906 return 0;
10907 }
10908
10909 exp = &im_expressions[i.imm_operands++];
10910 i.op[this_operand].imms = exp;
10911
10912 exp->X_op = O_constant;
10913 exp->X_add_number = 0;
10914 exp->X_add_symbol = (symbolS *) 0;
10915 exp->X_op_symbol = (symbolS *) 0;
10916
10917 i.types[this_operand].bitfield.imm8 = 1;
10918 return 1;
10919}
10920
8325cc63
JB
10921/* Only string instructions can have a second memory operand, so
10922 reduce current_templates to just those if it contains any. */
10923static int
10924maybe_adjust_templates (void)
10925{
10926 const insn_template *t;
10927
10928 gas_assert (i.mem_operands == 1);
10929
10930 for (t = current_templates->start; t < current_templates->end; ++t)
10931 if (t->opcode_modifier.isstring)
10932 break;
10933
10934 if (t < current_templates->end)
10935 {
10936 static templates aux_templates;
10937 bfd_boolean recheck;
10938
10939 aux_templates.start = t;
10940 for (; t < current_templates->end; ++t)
10941 if (!t->opcode_modifier.isstring)
10942 break;
10943 aux_templates.end = t;
10944
10945 /* Determine whether to re-check the first memory operand. */
10946 recheck = (aux_templates.start != current_templates->start
10947 || t != current_templates->end);
10948
10949 current_templates = &aux_templates;
10950
10951 if (recheck)
10952 {
10953 i.mem_operands = 0;
10954 if (i.memop1_string != NULL
10955 && i386_index_check (i.memop1_string) == 0)
10956 return 0;
10957 i.mem_operands = 1;
10958 }
10959 }
10960
10961 return 1;
10962}
10963
fc0763e6 10964/* Parse OPERAND_STRING into the i386_insn structure I. Returns zero
47926f60 10965 on error. */
252b5132 10966
252b5132 10967static int
a7619375 10968i386_att_operand (char *operand_string)
252b5132 10969{
af6bdddf
AM
10970 const reg_entry *r;
10971 char *end_op;
24eab124 10972 char *op_string = operand_string;
252b5132 10973
24eab124 10974 if (is_space_char (*op_string))
252b5132
RH
10975 ++op_string;
10976
24eab124 10977 /* We check for an absolute prefix (differentiating,
47926f60 10978 for example, 'jmp pc_relative_label' from 'jmp *absolute_label'. */
24eab124
AM
10979 if (*op_string == ABSOLUTE_PREFIX)
10980 {
10981 ++op_string;
10982 if (is_space_char (*op_string))
10983 ++op_string;
6f2f06be 10984 i.jumpabsolute = TRUE;
24eab124 10985 }
252b5132 10986
47926f60 10987 /* Check if operand is a register. */
4d1bb795 10988 if ((r = parse_register (op_string, &end_op)) != NULL)
24eab124 10989 {
40fb9820
L
10990 i386_operand_type temp;
10991
24eab124
AM
10992 /* Check for a segment override by searching for ':' after a
10993 segment register. */
10994 op_string = end_op;
10995 if (is_space_char (*op_string))
10996 ++op_string;
00cee14f 10997 if (*op_string == ':' && r->reg_type.bitfield.class == SReg)
24eab124
AM
10998 {
10999 switch (r->reg_num)
11000 {
11001 case 0:
11002 i.seg[i.mem_operands] = &es;
11003 break;
11004 case 1:
11005 i.seg[i.mem_operands] = &cs;
11006 break;
11007 case 2:
11008 i.seg[i.mem_operands] = &ss;
11009 break;
11010 case 3:
11011 i.seg[i.mem_operands] = &ds;
11012 break;
11013 case 4:
11014 i.seg[i.mem_operands] = &fs;
11015 break;
11016 case 5:
11017 i.seg[i.mem_operands] = &gs;
11018 break;
11019 }
252b5132 11020
24eab124 11021 /* Skip the ':' and whitespace. */
252b5132
RH
11022 ++op_string;
11023 if (is_space_char (*op_string))
24eab124 11024 ++op_string;
252b5132 11025
24eab124
AM
11026 if (!is_digit_char (*op_string)
11027 && !is_identifier_char (*op_string)
11028 && *op_string != '('
11029 && *op_string != ABSOLUTE_PREFIX)
11030 {
11031 as_bad (_("bad memory operand `%s'"), op_string);
11032 return 0;
11033 }
47926f60 11034 /* Handle case of %es:*foo. */
24eab124
AM
11035 if (*op_string == ABSOLUTE_PREFIX)
11036 {
11037 ++op_string;
11038 if (is_space_char (*op_string))
11039 ++op_string;
6f2f06be 11040 i.jumpabsolute = TRUE;
24eab124
AM
11041 }
11042 goto do_memory_reference;
11043 }
43234a1e
L
11044
11045 /* Handle vector operations. */
11046 if (*op_string == '{')
11047 {
11048 op_string = check_VecOperations (op_string, NULL);
11049 if (op_string == NULL)
11050 return 0;
11051 }
11052
24eab124
AM
11053 if (*op_string)
11054 {
d0b47220 11055 as_bad (_("junk `%s' after register"), op_string);
24eab124
AM
11056 return 0;
11057 }
40fb9820
L
11058 temp = r->reg_type;
11059 temp.bitfield.baseindex = 0;
c6fb90c8
L
11060 i.types[this_operand] = operand_type_or (i.types[this_operand],
11061 temp);
7d5e4556 11062 i.types[this_operand].bitfield.unspecified = 0;
520dc8e8 11063 i.op[this_operand].regs = r;
24eab124
AM
11064 i.reg_operands++;
11065 }
af6bdddf
AM
11066 else if (*op_string == REGISTER_PREFIX)
11067 {
11068 as_bad (_("bad register name `%s'"), op_string);
11069 return 0;
11070 }
24eab124 11071 else if (*op_string == IMMEDIATE_PREFIX)
ce8a8b2f 11072 {
24eab124 11073 ++op_string;
6f2f06be 11074 if (i.jumpabsolute)
24eab124 11075 {
d0b47220 11076 as_bad (_("immediate operand illegal with absolute jump"));
24eab124
AM
11077 return 0;
11078 }
11079 if (!i386_immediate (op_string))
11080 return 0;
11081 }
43234a1e
L
11082 else if (RC_SAE_immediate (operand_string))
11083 {
11084 /* If it is a RC or SAE immediate, do nothing. */
11085 ;
11086 }
24eab124
AM
11087 else if (is_digit_char (*op_string)
11088 || is_identifier_char (*op_string)
d02603dc 11089 || *op_string == '"'
e5cb08ac 11090 || *op_string == '(')
24eab124 11091 {
47926f60 11092 /* This is a memory reference of some sort. */
af6bdddf 11093 char *base_string;
252b5132 11094
47926f60 11095 /* Start and end of displacement string expression (if found). */
eecb386c
AM
11096 char *displacement_string_start;
11097 char *displacement_string_end;
43234a1e 11098 char *vop_start;
252b5132 11099
24eab124 11100 do_memory_reference:
8325cc63
JB
11101 if (i.mem_operands == 1 && !maybe_adjust_templates ())
11102 return 0;
24eab124 11103 if ((i.mem_operands == 1
40fb9820 11104 && !current_templates->start->opcode_modifier.isstring)
24eab124
AM
11105 || i.mem_operands == 2)
11106 {
11107 as_bad (_("too many memory references for `%s'"),
11108 current_templates->start->name);
11109 return 0;
11110 }
252b5132 11111
24eab124
AM
11112 /* Check for base index form. We detect the base index form by
11113 looking for an ')' at the end of the operand, searching
11114 for the '(' matching it, and finding a REGISTER_PREFIX or ','
11115 after the '('. */
af6bdddf 11116 base_string = op_string + strlen (op_string);
c3332e24 11117
43234a1e
L
11118 /* Handle vector operations. */
11119 vop_start = strchr (op_string, '{');
11120 if (vop_start && vop_start < base_string)
11121 {
11122 if (check_VecOperations (vop_start, base_string) == NULL)
11123 return 0;
11124 base_string = vop_start;
11125 }
11126
af6bdddf
AM
11127 --base_string;
11128 if (is_space_char (*base_string))
11129 --base_string;
252b5132 11130
47926f60 11131 /* If we only have a displacement, set-up for it to be parsed later. */
af6bdddf
AM
11132 displacement_string_start = op_string;
11133 displacement_string_end = base_string + 1;
252b5132 11134
24eab124
AM
11135 if (*base_string == ')')
11136 {
af6bdddf 11137 char *temp_string;
24eab124
AM
11138 unsigned int parens_balanced = 1;
11139 /* We've already checked that the number of left & right ()'s are
47926f60 11140 equal, so this loop will not be infinite. */
24eab124
AM
11141 do
11142 {
11143 base_string--;
11144 if (*base_string == ')')
11145 parens_balanced++;
11146 if (*base_string == '(')
11147 parens_balanced--;
11148 }
11149 while (parens_balanced);
c3332e24 11150
af6bdddf 11151 temp_string = base_string;
c3332e24 11152
24eab124 11153 /* Skip past '(' and whitespace. */
252b5132
RH
11154 ++base_string;
11155 if (is_space_char (*base_string))
24eab124 11156 ++base_string;
252b5132 11157
af6bdddf 11158 if (*base_string == ','
4eed87de
AM
11159 || ((i.base_reg = parse_register (base_string, &end_op))
11160 != NULL))
252b5132 11161 {
af6bdddf 11162 displacement_string_end = temp_string;
252b5132 11163
40fb9820 11164 i.types[this_operand].bitfield.baseindex = 1;
252b5132 11165
af6bdddf 11166 if (i.base_reg)
24eab124 11167 {
24eab124
AM
11168 base_string = end_op;
11169 if (is_space_char (*base_string))
11170 ++base_string;
af6bdddf
AM
11171 }
11172
11173 /* There may be an index reg or scale factor here. */
11174 if (*base_string == ',')
11175 {
11176 ++base_string;
11177 if (is_space_char (*base_string))
11178 ++base_string;
11179
4eed87de
AM
11180 if ((i.index_reg = parse_register (base_string, &end_op))
11181 != NULL)
24eab124 11182 {
af6bdddf 11183 base_string = end_op;
24eab124
AM
11184 if (is_space_char (*base_string))
11185 ++base_string;
af6bdddf
AM
11186 if (*base_string == ',')
11187 {
11188 ++base_string;
11189 if (is_space_char (*base_string))
11190 ++base_string;
11191 }
e5cb08ac 11192 else if (*base_string != ')')
af6bdddf 11193 {
4eed87de
AM
11194 as_bad (_("expecting `,' or `)' "
11195 "after index register in `%s'"),
af6bdddf
AM
11196 operand_string);
11197 return 0;
11198 }
24eab124 11199 }
af6bdddf 11200 else if (*base_string == REGISTER_PREFIX)
24eab124 11201 {
f76bf5e0
L
11202 end_op = strchr (base_string, ',');
11203 if (end_op)
11204 *end_op = '\0';
af6bdddf 11205 as_bad (_("bad register name `%s'"), base_string);
24eab124
AM
11206 return 0;
11207 }
252b5132 11208
47926f60 11209 /* Check for scale factor. */
551c1ca1 11210 if (*base_string != ')')
af6bdddf 11211 {
551c1ca1
AM
11212 char *end_scale = i386_scale (base_string);
11213
11214 if (!end_scale)
af6bdddf 11215 return 0;
24eab124 11216
551c1ca1 11217 base_string = end_scale;
af6bdddf
AM
11218 if (is_space_char (*base_string))
11219 ++base_string;
11220 if (*base_string != ')')
11221 {
4eed87de
AM
11222 as_bad (_("expecting `)' "
11223 "after scale factor in `%s'"),
af6bdddf
AM
11224 operand_string);
11225 return 0;
11226 }
11227 }
11228 else if (!i.index_reg)
24eab124 11229 {
4eed87de
AM
11230 as_bad (_("expecting index register or scale factor "
11231 "after `,'; got '%c'"),
af6bdddf 11232 *base_string);
24eab124
AM
11233 return 0;
11234 }
11235 }
af6bdddf 11236 else if (*base_string != ')')
24eab124 11237 {
4eed87de
AM
11238 as_bad (_("expecting `,' or `)' "
11239 "after base register in `%s'"),
af6bdddf 11240 operand_string);
24eab124
AM
11241 return 0;
11242 }
c3332e24 11243 }
af6bdddf 11244 else if (*base_string == REGISTER_PREFIX)
c3332e24 11245 {
f76bf5e0
L
11246 end_op = strchr (base_string, ',');
11247 if (end_op)
11248 *end_op = '\0';
af6bdddf 11249 as_bad (_("bad register name `%s'"), base_string);
24eab124 11250 return 0;
c3332e24 11251 }
24eab124
AM
11252 }
11253
11254 /* If there's an expression beginning the operand, parse it,
11255 assuming displacement_string_start and
11256 displacement_string_end are meaningful. */
11257 if (displacement_string_start != displacement_string_end)
11258 {
11259 if (!i386_displacement (displacement_string_start,
11260 displacement_string_end))
11261 return 0;
11262 }
11263
11264 /* Special case for (%dx) while doing input/output op. */
11265 if (i.base_reg
75e5731b
JB
11266 && i.base_reg->reg_type.bitfield.instance == RegD
11267 && i.base_reg->reg_type.bitfield.word
24eab124
AM
11268 && i.index_reg == 0
11269 && i.log2_scale_factor == 0
11270 && i.seg[i.mem_operands] == 0
40fb9820 11271 && !operand_type_check (i.types[this_operand], disp))
24eab124 11272 {
2fb5be8d 11273 i.types[this_operand] = i.base_reg->reg_type;
24eab124
AM
11274 return 1;
11275 }
11276
eecb386c
AM
11277 if (i386_index_check (operand_string) == 0)
11278 return 0;
c48dadc9 11279 i.flags[this_operand] |= Operand_Mem;
8325cc63
JB
11280 if (i.mem_operands == 0)
11281 i.memop1_string = xstrdup (operand_string);
24eab124
AM
11282 i.mem_operands++;
11283 }
11284 else
ce8a8b2f
AM
11285 {
11286 /* It's not a memory operand; argh! */
24eab124
AM
11287 as_bad (_("invalid char %s beginning operand %d `%s'"),
11288 output_invalid (*op_string),
11289 this_operand + 1,
11290 op_string);
11291 return 0;
11292 }
47926f60 11293 return 1; /* Normal return. */
252b5132
RH
11294}
11295\f
fa94de6b
RM
11296/* Calculate the maximum variable size (i.e., excluding fr_fix)
11297 that an rs_machine_dependent frag may reach. */
11298
11299unsigned int
11300i386_frag_max_var (fragS *frag)
11301{
11302 /* The only relaxable frags are for jumps.
11303 Unconditional jumps can grow by 4 bytes and others by 5 bytes. */
11304 gas_assert (frag->fr_type == rs_machine_dependent);
11305 return TYPE_FROM_RELAX_STATE (frag->fr_subtype) == UNCOND_JUMP ? 4 : 5;
11306}
11307
b084df0b
L
11308#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
11309static int
8dcea932 11310elf_symbol_resolved_in_segment_p (symbolS *fr_symbol, offsetT fr_var)
b084df0b
L
11311{
11312 /* STT_GNU_IFUNC symbol must go through PLT. */
11313 if ((symbol_get_bfdsym (fr_symbol)->flags
11314 & BSF_GNU_INDIRECT_FUNCTION) != 0)
11315 return 0;
11316
11317 if (!S_IS_EXTERNAL (fr_symbol))
11318 /* Symbol may be weak or local. */
11319 return !S_IS_WEAK (fr_symbol);
11320
8dcea932
L
11321 /* Global symbols with non-default visibility can't be preempted. */
11322 if (ELF_ST_VISIBILITY (S_GET_OTHER (fr_symbol)) != STV_DEFAULT)
11323 return 1;
11324
11325 if (fr_var != NO_RELOC)
11326 switch ((enum bfd_reloc_code_real) fr_var)
11327 {
11328 case BFD_RELOC_386_PLT32:
11329 case BFD_RELOC_X86_64_PLT32:
33eaf5de 11330 /* Symbol with PLT relocation may be preempted. */
8dcea932
L
11331 return 0;
11332 default:
11333 abort ();
11334 }
11335
b084df0b
L
11336 /* Global symbols with default visibility in a shared library may be
11337 preempted by another definition. */
8dcea932 11338 return !shared;
b084df0b
L
11339}
11340#endif
11341
79d72f45
HL
11342/* Table 3-2. Macro-Fusible Instructions in Haswell Microarchitecture
11343 Note also work for Skylake and Cascadelake.
11344---------------------------------------------------------------------
11345| JCC | ADD/SUB/CMP | INC/DEC | TEST/AND |
11346| ------ | ----------- | ------- | -------- |
11347| Jo | N | N | Y |
11348| Jno | N | N | Y |
11349| Jc/Jb | Y | N | Y |
11350| Jae/Jnb | Y | N | Y |
11351| Je/Jz | Y | Y | Y |
11352| Jne/Jnz | Y | Y | Y |
11353| Jna/Jbe | Y | N | Y |
11354| Ja/Jnbe | Y | N | Y |
11355| Js | N | N | Y |
11356| Jns | N | N | Y |
11357| Jp/Jpe | N | N | Y |
11358| Jnp/Jpo | N | N | Y |
11359| Jl/Jnge | Y | Y | Y |
11360| Jge/Jnl | Y | Y | Y |
11361| Jle/Jng | Y | Y | Y |
11362| Jg/Jnle | Y | Y | Y |
11363--------------------------------------------------------------------- */
11364static int
11365i386_macro_fusible_p (enum mf_cmp_kind mf_cmp, enum mf_jcc_kind mf_jcc)
11366{
11367 if (mf_cmp == mf_cmp_alu_cmp)
11368 return ((mf_jcc >= mf_jcc_jc && mf_jcc <= mf_jcc_jna)
11369 || mf_jcc == mf_jcc_jl || mf_jcc == mf_jcc_jle);
11370 if (mf_cmp == mf_cmp_incdec)
11371 return (mf_jcc == mf_jcc_je || mf_jcc == mf_jcc_jl
11372 || mf_jcc == mf_jcc_jle);
11373 if (mf_cmp == mf_cmp_test_and)
11374 return 1;
11375 return 0;
11376}
11377
e379e5f3
L
11378/* Return the next non-empty frag. */
11379
11380static fragS *
11381i386_next_non_empty_frag (fragS *fragP)
11382{
11383 /* There may be a frag with a ".fill 0" when there is no room in
11384 the current frag for frag_grow in output_insn. */
11385 for (fragP = fragP->fr_next;
11386 (fragP != NULL
11387 && fragP->fr_type == rs_fill
11388 && fragP->fr_fix == 0);
11389 fragP = fragP->fr_next)
11390 ;
11391 return fragP;
11392}
11393
11394/* Return the next jcc frag after BRANCH_PADDING. */
11395
11396static fragS *
79d72f45 11397i386_next_fusible_jcc_frag (fragS *maybe_cmp_fragP, fragS *pad_fragP)
e379e5f3 11398{
79d72f45
HL
11399 fragS *branch_fragP;
11400 if (!pad_fragP)
e379e5f3
L
11401 return NULL;
11402
79d72f45
HL
11403 if (pad_fragP->fr_type == rs_machine_dependent
11404 && (TYPE_FROM_RELAX_STATE (pad_fragP->fr_subtype)
e379e5f3
L
11405 == BRANCH_PADDING))
11406 {
79d72f45
HL
11407 branch_fragP = i386_next_non_empty_frag (pad_fragP);
11408 if (branch_fragP->fr_type != rs_machine_dependent)
e379e5f3 11409 return NULL;
79d72f45
HL
11410 if (TYPE_FROM_RELAX_STATE (branch_fragP->fr_subtype) == COND_JUMP
11411 && i386_macro_fusible_p (maybe_cmp_fragP->tc_frag_data.mf_type,
11412 pad_fragP->tc_frag_data.mf_type))
11413 return branch_fragP;
e379e5f3
L
11414 }
11415
11416 return NULL;
11417}
11418
11419/* Classify BRANCH_PADDING, BRANCH_PREFIX and FUSED_JCC_PADDING frags. */
11420
11421static void
11422i386_classify_machine_dependent_frag (fragS *fragP)
11423{
11424 fragS *cmp_fragP;
11425 fragS *pad_fragP;
11426 fragS *branch_fragP;
11427 fragS *next_fragP;
11428 unsigned int max_prefix_length;
11429
11430 if (fragP->tc_frag_data.classified)
11431 return;
11432
11433 /* First scan for BRANCH_PADDING and FUSED_JCC_PADDING. Convert
11434 FUSED_JCC_PADDING and merge BRANCH_PADDING. */
11435 for (next_fragP = fragP;
11436 next_fragP != NULL;
11437 next_fragP = next_fragP->fr_next)
11438 {
11439 next_fragP->tc_frag_data.classified = 1;
11440 if (next_fragP->fr_type == rs_machine_dependent)
11441 switch (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype))
11442 {
11443 case BRANCH_PADDING:
11444 /* The BRANCH_PADDING frag must be followed by a branch
11445 frag. */
11446 branch_fragP = i386_next_non_empty_frag (next_fragP);
11447 next_fragP->tc_frag_data.u.branch_fragP = branch_fragP;
11448 break;
11449 case FUSED_JCC_PADDING:
11450 /* Check if this is a fused jcc:
11451 FUSED_JCC_PADDING
11452 CMP like instruction
11453 BRANCH_PADDING
11454 COND_JUMP
11455 */
11456 cmp_fragP = i386_next_non_empty_frag (next_fragP);
11457 pad_fragP = i386_next_non_empty_frag (cmp_fragP);
79d72f45 11458 branch_fragP = i386_next_fusible_jcc_frag (next_fragP, pad_fragP);
e379e5f3
L
11459 if (branch_fragP)
11460 {
11461 /* The BRANCH_PADDING frag is merged with the
11462 FUSED_JCC_PADDING frag. */
11463 next_fragP->tc_frag_data.u.branch_fragP = branch_fragP;
11464 /* CMP like instruction size. */
11465 next_fragP->tc_frag_data.cmp_size = cmp_fragP->fr_fix;
11466 frag_wane (pad_fragP);
11467 /* Skip to branch_fragP. */
11468 next_fragP = branch_fragP;
11469 }
11470 else if (next_fragP->tc_frag_data.max_prefix_length)
11471 {
11472 /* Turn FUSED_JCC_PADDING into BRANCH_PREFIX if it isn't
11473 a fused jcc. */
11474 next_fragP->fr_subtype
11475 = ENCODE_RELAX_STATE (BRANCH_PREFIX, 0);
11476 next_fragP->tc_frag_data.max_bytes
11477 = next_fragP->tc_frag_data.max_prefix_length;
11478 /* This will be updated in the BRANCH_PREFIX scan. */
11479 next_fragP->tc_frag_data.max_prefix_length = 0;
11480 }
11481 else
11482 frag_wane (next_fragP);
11483 break;
11484 }
11485 }
11486
11487 /* Stop if there is no BRANCH_PREFIX. */
11488 if (!align_branch_prefix_size)
11489 return;
11490
11491 /* Scan for BRANCH_PREFIX. */
11492 for (; fragP != NULL; fragP = fragP->fr_next)
11493 {
11494 if (fragP->fr_type != rs_machine_dependent
11495 || (TYPE_FROM_RELAX_STATE (fragP->fr_subtype)
11496 != BRANCH_PREFIX))
11497 continue;
11498
11499 /* Count all BRANCH_PREFIX frags before BRANCH_PADDING and
11500 COND_JUMP_PREFIX. */
11501 max_prefix_length = 0;
11502 for (next_fragP = fragP;
11503 next_fragP != NULL;
11504 next_fragP = next_fragP->fr_next)
11505 {
11506 if (next_fragP->fr_type == rs_fill)
11507 /* Skip rs_fill frags. */
11508 continue;
11509 else if (next_fragP->fr_type != rs_machine_dependent)
11510 /* Stop for all other frags. */
11511 break;
11512
11513 /* rs_machine_dependent frags. */
11514 if (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
11515 == BRANCH_PREFIX)
11516 {
11517 /* Count BRANCH_PREFIX frags. */
11518 if (max_prefix_length >= MAX_FUSED_JCC_PADDING_SIZE)
11519 {
11520 max_prefix_length = MAX_FUSED_JCC_PADDING_SIZE;
11521 frag_wane (next_fragP);
11522 }
11523 else
11524 max_prefix_length
11525 += next_fragP->tc_frag_data.max_bytes;
11526 }
11527 else if ((TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
11528 == BRANCH_PADDING)
11529 || (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
11530 == FUSED_JCC_PADDING))
11531 {
11532 /* Stop at BRANCH_PADDING and FUSED_JCC_PADDING. */
11533 fragP->tc_frag_data.u.padding_fragP = next_fragP;
11534 break;
11535 }
11536 else
11537 /* Stop for other rs_machine_dependent frags. */
11538 break;
11539 }
11540
11541 fragP->tc_frag_data.max_prefix_length = max_prefix_length;
11542
11543 /* Skip to the next frag. */
11544 fragP = next_fragP;
11545 }
11546}
11547
11548/* Compute padding size for
11549
11550 FUSED_JCC_PADDING
11551 CMP like instruction
11552 BRANCH_PADDING
11553 COND_JUMP/UNCOND_JUMP
11554
11555 or
11556
11557 BRANCH_PADDING
11558 COND_JUMP/UNCOND_JUMP
11559 */
11560
11561static int
11562i386_branch_padding_size (fragS *fragP, offsetT address)
11563{
11564 unsigned int offset, size, padding_size;
11565 fragS *branch_fragP = fragP->tc_frag_data.u.branch_fragP;
11566
11567 /* The start address of the BRANCH_PADDING or FUSED_JCC_PADDING frag. */
11568 if (!address)
11569 address = fragP->fr_address;
11570 address += fragP->fr_fix;
11571
11572 /* CMP like instrunction size. */
11573 size = fragP->tc_frag_data.cmp_size;
11574
11575 /* The base size of the branch frag. */
11576 size += branch_fragP->fr_fix;
11577
11578 /* Add opcode and displacement bytes for the rs_machine_dependent
11579 branch frag. */
11580 if (branch_fragP->fr_type == rs_machine_dependent)
11581 size += md_relax_table[branch_fragP->fr_subtype].rlx_length;
11582
11583 /* Check if branch is within boundary and doesn't end at the last
11584 byte. */
11585 offset = address & ((1U << align_branch_power) - 1);
11586 if ((offset + size) >= (1U << align_branch_power))
11587 /* Padding needed to avoid crossing boundary. */
11588 padding_size = (1U << align_branch_power) - offset;
11589 else
11590 /* No padding needed. */
11591 padding_size = 0;
11592
11593 /* The return value may be saved in tc_frag_data.length which is
11594 unsigned byte. */
11595 if (!fits_in_unsigned_byte (padding_size))
11596 abort ();
11597
11598 return padding_size;
11599}
11600
11601/* i386_generic_table_relax_frag()
11602
11603 Handle BRANCH_PADDING, BRANCH_PREFIX and FUSED_JCC_PADDING frags to
11604 grow/shrink padding to align branch frags. Hand others to
11605 relax_frag(). */
11606
11607long
11608i386_generic_table_relax_frag (segT segment, fragS *fragP, long stretch)
11609{
11610 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PADDING
11611 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == FUSED_JCC_PADDING)
11612 {
11613 long padding_size = i386_branch_padding_size (fragP, 0);
11614 long grow = padding_size - fragP->tc_frag_data.length;
11615
11616 /* When the BRANCH_PREFIX frag is used, the computed address
11617 must match the actual address and there should be no padding. */
11618 if (fragP->tc_frag_data.padding_address
11619 && (fragP->tc_frag_data.padding_address != fragP->fr_address
11620 || padding_size))
11621 abort ();
11622
11623 /* Update the padding size. */
11624 if (grow)
11625 fragP->tc_frag_data.length = padding_size;
11626
11627 return grow;
11628 }
11629 else if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PREFIX)
11630 {
11631 fragS *padding_fragP, *next_fragP;
11632 long padding_size, left_size, last_size;
11633
11634 padding_fragP = fragP->tc_frag_data.u.padding_fragP;
11635 if (!padding_fragP)
11636 /* Use the padding set by the leading BRANCH_PREFIX frag. */
11637 return (fragP->tc_frag_data.length
11638 - fragP->tc_frag_data.last_length);
11639
11640 /* Compute the relative address of the padding frag in the very
11641 first time where the BRANCH_PREFIX frag sizes are zero. */
11642 if (!fragP->tc_frag_data.padding_address)
11643 fragP->tc_frag_data.padding_address
11644 = padding_fragP->fr_address - (fragP->fr_address - stretch);
11645
11646 /* First update the last length from the previous interation. */
11647 left_size = fragP->tc_frag_data.prefix_length;
11648 for (next_fragP = fragP;
11649 next_fragP != padding_fragP;
11650 next_fragP = next_fragP->fr_next)
11651 if (next_fragP->fr_type == rs_machine_dependent
11652 && (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
11653 == BRANCH_PREFIX))
11654 {
11655 if (left_size)
11656 {
11657 int max = next_fragP->tc_frag_data.max_bytes;
11658 if (max)
11659 {
11660 int size;
11661 if (max > left_size)
11662 size = left_size;
11663 else
11664 size = max;
11665 left_size -= size;
11666 next_fragP->tc_frag_data.last_length = size;
11667 }
11668 }
11669 else
11670 next_fragP->tc_frag_data.last_length = 0;
11671 }
11672
11673 /* Check the padding size for the padding frag. */
11674 padding_size = i386_branch_padding_size
11675 (padding_fragP, (fragP->fr_address
11676 + fragP->tc_frag_data.padding_address));
11677
11678 last_size = fragP->tc_frag_data.prefix_length;
11679 /* Check if there is change from the last interation. */
11680 if (padding_size == last_size)
11681 {
11682 /* Update the expected address of the padding frag. */
11683 padding_fragP->tc_frag_data.padding_address
11684 = (fragP->fr_address + padding_size
11685 + fragP->tc_frag_data.padding_address);
11686 return 0;
11687 }
11688
11689 if (padding_size > fragP->tc_frag_data.max_prefix_length)
11690 {
11691 /* No padding if there is no sufficient room. Clear the
11692 expected address of the padding frag. */
11693 padding_fragP->tc_frag_data.padding_address = 0;
11694 padding_size = 0;
11695 }
11696 else
11697 /* Store the expected address of the padding frag. */
11698 padding_fragP->tc_frag_data.padding_address
11699 = (fragP->fr_address + padding_size
11700 + fragP->tc_frag_data.padding_address);
11701
11702 fragP->tc_frag_data.prefix_length = padding_size;
11703
11704 /* Update the length for the current interation. */
11705 left_size = padding_size;
11706 for (next_fragP = fragP;
11707 next_fragP != padding_fragP;
11708 next_fragP = next_fragP->fr_next)
11709 if (next_fragP->fr_type == rs_machine_dependent
11710 && (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
11711 == BRANCH_PREFIX))
11712 {
11713 if (left_size)
11714 {
11715 int max = next_fragP->tc_frag_data.max_bytes;
11716 if (max)
11717 {
11718 int size;
11719 if (max > left_size)
11720 size = left_size;
11721 else
11722 size = max;
11723 left_size -= size;
11724 next_fragP->tc_frag_data.length = size;
11725 }
11726 }
11727 else
11728 next_fragP->tc_frag_data.length = 0;
11729 }
11730
11731 return (fragP->tc_frag_data.length
11732 - fragP->tc_frag_data.last_length);
11733 }
11734 return relax_frag (segment, fragP, stretch);
11735}
11736
ee7fcc42
AM
11737/* md_estimate_size_before_relax()
11738
11739 Called just before relax() for rs_machine_dependent frags. The x86
11740 assembler uses these frags to handle variable size jump
11741 instructions.
11742
11743 Any symbol that is now undefined will not become defined.
11744 Return the correct fr_subtype in the frag.
11745 Return the initial "guess for variable size of frag" to caller.
11746 The guess is actually the growth beyond the fixed part. Whatever
11747 we do to grow the fixed or variable part contributes to our
11748 returned value. */
11749
252b5132 11750int
7016a5d5 11751md_estimate_size_before_relax (fragS *fragP, segT segment)
252b5132 11752{
e379e5f3
L
11753 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PADDING
11754 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PREFIX
11755 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == FUSED_JCC_PADDING)
11756 {
11757 i386_classify_machine_dependent_frag (fragP);
11758 return fragP->tc_frag_data.length;
11759 }
11760
252b5132 11761 /* We've already got fragP->fr_subtype right; all we have to do is
b98ef147
AM
11762 check for un-relaxable symbols. On an ELF system, we can't relax
11763 an externally visible symbol, because it may be overridden by a
11764 shared library. */
11765 if (S_GET_SEGMENT (fragP->fr_symbol) != segment
6d249963 11766#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 11767 || (IS_ELF
8dcea932
L
11768 && !elf_symbol_resolved_in_segment_p (fragP->fr_symbol,
11769 fragP->fr_var))
fbeb56a4
DK
11770#endif
11771#if defined (OBJ_COFF) && defined (TE_PE)
7ab9ffdd 11772 || (OUTPUT_FLAVOR == bfd_target_coff_flavour
fbeb56a4 11773 && S_IS_WEAK (fragP->fr_symbol))
b98ef147
AM
11774#endif
11775 )
252b5132 11776 {
b98ef147
AM
11777 /* Symbol is undefined in this segment, or we need to keep a
11778 reloc so that weak symbols can be overridden. */
11779 int size = (fragP->fr_subtype & CODE16) ? 2 : 4;
f86103b7 11780 enum bfd_reloc_code_real reloc_type;
ee7fcc42
AM
11781 unsigned char *opcode;
11782 int old_fr_fix;
f6af82bd 11783
ee7fcc42 11784 if (fragP->fr_var != NO_RELOC)
1e9cc1c2 11785 reloc_type = (enum bfd_reloc_code_real) fragP->fr_var;
b98ef147 11786 else if (size == 2)
f6af82bd 11787 reloc_type = BFD_RELOC_16_PCREL;
bd7ab16b
L
11788#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
11789 else if (need_plt32_p (fragP->fr_symbol))
11790 reloc_type = BFD_RELOC_X86_64_PLT32;
11791#endif
f6af82bd
AM
11792 else
11793 reloc_type = BFD_RELOC_32_PCREL;
252b5132 11794
ee7fcc42
AM
11795 old_fr_fix = fragP->fr_fix;
11796 opcode = (unsigned char *) fragP->fr_opcode;
11797
fddf5b5b 11798 switch (TYPE_FROM_RELAX_STATE (fragP->fr_subtype))
252b5132 11799 {
fddf5b5b
AM
11800 case UNCOND_JUMP:
11801 /* Make jmp (0xeb) a (d)word displacement jump. */
47926f60 11802 opcode[0] = 0xe9;
252b5132 11803 fragP->fr_fix += size;
062cd5e7
AS
11804 fix_new (fragP, old_fr_fix, size,
11805 fragP->fr_symbol,
11806 fragP->fr_offset, 1,
11807 reloc_type);
252b5132
RH
11808 break;
11809
fddf5b5b 11810 case COND_JUMP86:
412167cb
AM
11811 if (size == 2
11812 && (!no_cond_jump_promotion || fragP->fr_var != NO_RELOC))
fddf5b5b
AM
11813 {
11814 /* Negate the condition, and branch past an
11815 unconditional jump. */
11816 opcode[0] ^= 1;
11817 opcode[1] = 3;
11818 /* Insert an unconditional jump. */
11819 opcode[2] = 0xe9;
11820 /* We added two extra opcode bytes, and have a two byte
11821 offset. */
11822 fragP->fr_fix += 2 + 2;
062cd5e7
AS
11823 fix_new (fragP, old_fr_fix + 2, 2,
11824 fragP->fr_symbol,
11825 fragP->fr_offset, 1,
11826 reloc_type);
fddf5b5b
AM
11827 break;
11828 }
11829 /* Fall through. */
11830
11831 case COND_JUMP:
412167cb
AM
11832 if (no_cond_jump_promotion && fragP->fr_var == NO_RELOC)
11833 {
3e02c1cc
AM
11834 fixS *fixP;
11835
412167cb 11836 fragP->fr_fix += 1;
3e02c1cc
AM
11837 fixP = fix_new (fragP, old_fr_fix, 1,
11838 fragP->fr_symbol,
11839 fragP->fr_offset, 1,
11840 BFD_RELOC_8_PCREL);
11841 fixP->fx_signed = 1;
412167cb
AM
11842 break;
11843 }
93c2a809 11844
24eab124 11845 /* This changes the byte-displacement jump 0x7N
fddf5b5b 11846 to the (d)word-displacement jump 0x0f,0x8N. */
252b5132 11847 opcode[1] = opcode[0] + 0x10;
f6af82bd 11848 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
47926f60
KH
11849 /* We've added an opcode byte. */
11850 fragP->fr_fix += 1 + size;
062cd5e7
AS
11851 fix_new (fragP, old_fr_fix + 1, size,
11852 fragP->fr_symbol,
11853 fragP->fr_offset, 1,
11854 reloc_type);
252b5132 11855 break;
fddf5b5b
AM
11856
11857 default:
11858 BAD_CASE (fragP->fr_subtype);
11859 break;
252b5132
RH
11860 }
11861 frag_wane (fragP);
ee7fcc42 11862 return fragP->fr_fix - old_fr_fix;
252b5132 11863 }
93c2a809 11864
93c2a809
AM
11865 /* Guess size depending on current relax state. Initially the relax
11866 state will correspond to a short jump and we return 1, because
11867 the variable part of the frag (the branch offset) is one byte
11868 long. However, we can relax a section more than once and in that
11869 case we must either set fr_subtype back to the unrelaxed state,
11870 or return the value for the appropriate branch. */
11871 return md_relax_table[fragP->fr_subtype].rlx_length;
ee7fcc42
AM
11872}
11873
47926f60
KH
11874/* Called after relax() is finished.
11875
11876 In: Address of frag.
11877 fr_type == rs_machine_dependent.
11878 fr_subtype is what the address relaxed to.
11879
11880 Out: Any fixSs and constants are set up.
11881 Caller will turn frag into a ".space 0". */
11882
252b5132 11883void
7016a5d5
TG
11884md_convert_frag (bfd *abfd ATTRIBUTE_UNUSED, segT sec ATTRIBUTE_UNUSED,
11885 fragS *fragP)
252b5132 11886{
29b0f896 11887 unsigned char *opcode;
252b5132 11888 unsigned char *where_to_put_displacement = NULL;
847f7ad4
AM
11889 offsetT target_address;
11890 offsetT opcode_address;
252b5132 11891 unsigned int extension = 0;
847f7ad4 11892 offsetT displacement_from_opcode_start;
252b5132 11893
e379e5f3
L
11894 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PADDING
11895 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == FUSED_JCC_PADDING
11896 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PREFIX)
11897 {
11898 /* Generate nop padding. */
11899 unsigned int size = fragP->tc_frag_data.length;
11900 if (size)
11901 {
11902 if (size > fragP->tc_frag_data.max_bytes)
11903 abort ();
11904
11905 if (flag_debug)
11906 {
11907 const char *msg;
11908 const char *branch = "branch";
11909 const char *prefix = "";
11910 fragS *padding_fragP;
11911 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype)
11912 == BRANCH_PREFIX)
11913 {
11914 padding_fragP = fragP->tc_frag_data.u.padding_fragP;
11915 switch (fragP->tc_frag_data.default_prefix)
11916 {
11917 default:
11918 abort ();
11919 break;
11920 case CS_PREFIX_OPCODE:
11921 prefix = " cs";
11922 break;
11923 case DS_PREFIX_OPCODE:
11924 prefix = " ds";
11925 break;
11926 case ES_PREFIX_OPCODE:
11927 prefix = " es";
11928 break;
11929 case FS_PREFIX_OPCODE:
11930 prefix = " fs";
11931 break;
11932 case GS_PREFIX_OPCODE:
11933 prefix = " gs";
11934 break;
11935 case SS_PREFIX_OPCODE:
11936 prefix = " ss";
11937 break;
11938 }
11939 if (padding_fragP)
11940 msg = _("%s:%u: add %d%s at 0x%llx to align "
11941 "%s within %d-byte boundary\n");
11942 else
11943 msg = _("%s:%u: add additional %d%s at 0x%llx to "
11944 "align %s within %d-byte boundary\n");
11945 }
11946 else
11947 {
11948 padding_fragP = fragP;
11949 msg = _("%s:%u: add %d%s-byte nop at 0x%llx to align "
11950 "%s within %d-byte boundary\n");
11951 }
11952
11953 if (padding_fragP)
11954 switch (padding_fragP->tc_frag_data.branch_type)
11955 {
11956 case align_branch_jcc:
11957 branch = "jcc";
11958 break;
11959 case align_branch_fused:
11960 branch = "fused jcc";
11961 break;
11962 case align_branch_jmp:
11963 branch = "jmp";
11964 break;
11965 case align_branch_call:
11966 branch = "call";
11967 break;
11968 case align_branch_indirect:
11969 branch = "indiret branch";
11970 break;
11971 case align_branch_ret:
11972 branch = "ret";
11973 break;
11974 default:
11975 break;
11976 }
11977
11978 fprintf (stdout, msg,
11979 fragP->fr_file, fragP->fr_line, size, prefix,
11980 (long long) fragP->fr_address, branch,
11981 1 << align_branch_power);
11982 }
11983 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PREFIX)
11984 memset (fragP->fr_opcode,
11985 fragP->tc_frag_data.default_prefix, size);
11986 else
11987 i386_generate_nops (fragP, (char *) fragP->fr_opcode,
11988 size, 0);
11989 fragP->fr_fix += size;
11990 }
11991 return;
11992 }
11993
252b5132
RH
11994 opcode = (unsigned char *) fragP->fr_opcode;
11995
47926f60 11996 /* Address we want to reach in file space. */
252b5132 11997 target_address = S_GET_VALUE (fragP->fr_symbol) + fragP->fr_offset;
252b5132 11998
47926f60 11999 /* Address opcode resides at in file space. */
252b5132
RH
12000 opcode_address = fragP->fr_address + fragP->fr_fix;
12001
47926f60 12002 /* Displacement from opcode start to fill into instruction. */
252b5132
RH
12003 displacement_from_opcode_start = target_address - opcode_address;
12004
fddf5b5b 12005 if ((fragP->fr_subtype & BIG) == 0)
252b5132 12006 {
47926f60
KH
12007 /* Don't have to change opcode. */
12008 extension = 1; /* 1 opcode + 1 displacement */
252b5132 12009 where_to_put_displacement = &opcode[1];
fddf5b5b
AM
12010 }
12011 else
12012 {
12013 if (no_cond_jump_promotion
12014 && TYPE_FROM_RELAX_STATE (fragP->fr_subtype) != UNCOND_JUMP)
4eed87de
AM
12015 as_warn_where (fragP->fr_file, fragP->fr_line,
12016 _("long jump required"));
252b5132 12017
fddf5b5b
AM
12018 switch (fragP->fr_subtype)
12019 {
12020 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG):
12021 extension = 4; /* 1 opcode + 4 displacement */
12022 opcode[0] = 0xe9;
12023 where_to_put_displacement = &opcode[1];
12024 break;
252b5132 12025
fddf5b5b
AM
12026 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16):
12027 extension = 2; /* 1 opcode + 2 displacement */
12028 opcode[0] = 0xe9;
12029 where_to_put_displacement = &opcode[1];
12030 break;
252b5132 12031
fddf5b5b
AM
12032 case ENCODE_RELAX_STATE (COND_JUMP, BIG):
12033 case ENCODE_RELAX_STATE (COND_JUMP86, BIG):
12034 extension = 5; /* 2 opcode + 4 displacement */
12035 opcode[1] = opcode[0] + 0x10;
12036 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
12037 where_to_put_displacement = &opcode[2];
12038 break;
252b5132 12039
fddf5b5b
AM
12040 case ENCODE_RELAX_STATE (COND_JUMP, BIG16):
12041 extension = 3; /* 2 opcode + 2 displacement */
12042 opcode[1] = opcode[0] + 0x10;
12043 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
12044 where_to_put_displacement = &opcode[2];
12045 break;
252b5132 12046
fddf5b5b
AM
12047 case ENCODE_RELAX_STATE (COND_JUMP86, BIG16):
12048 extension = 4;
12049 opcode[0] ^= 1;
12050 opcode[1] = 3;
12051 opcode[2] = 0xe9;
12052 where_to_put_displacement = &opcode[3];
12053 break;
12054
12055 default:
12056 BAD_CASE (fragP->fr_subtype);
12057 break;
12058 }
252b5132 12059 }
fddf5b5b 12060
7b81dfbb
AJ
12061 /* If size if less then four we are sure that the operand fits,
12062 but if it's 4, then it could be that the displacement is larger
12063 then -/+ 2GB. */
12064 if (DISP_SIZE_FROM_RELAX_STATE (fragP->fr_subtype) == 4
12065 && object_64bit
12066 && ((addressT) (displacement_from_opcode_start - extension
4eed87de
AM
12067 + ((addressT) 1 << 31))
12068 > (((addressT) 2 << 31) - 1)))
7b81dfbb
AJ
12069 {
12070 as_bad_where (fragP->fr_file, fragP->fr_line,
12071 _("jump target out of range"));
12072 /* Make us emit 0. */
12073 displacement_from_opcode_start = extension;
12074 }
47926f60 12075 /* Now put displacement after opcode. */
252b5132
RH
12076 md_number_to_chars ((char *) where_to_put_displacement,
12077 (valueT) (displacement_from_opcode_start - extension),
fddf5b5b 12078 DISP_SIZE_FROM_RELAX_STATE (fragP->fr_subtype));
252b5132
RH
12079 fragP->fr_fix += extension;
12080}
12081\f
7016a5d5 12082/* Apply a fixup (fixP) to segment data, once it has been determined
252b5132
RH
12083 by our caller that we have all the info we need to fix it up.
12084
7016a5d5
TG
12085 Parameter valP is the pointer to the value of the bits.
12086
252b5132
RH
12087 On the 386, immediates, displacements, and data pointers are all in
12088 the same (little-endian) format, so we don't need to care about which
12089 we are handling. */
12090
94f592af 12091void
7016a5d5 12092md_apply_fix (fixS *fixP, valueT *valP, segT seg ATTRIBUTE_UNUSED)
252b5132 12093{
94f592af 12094 char *p = fixP->fx_where + fixP->fx_frag->fr_literal;
c6682705 12095 valueT value = *valP;
252b5132 12096
f86103b7 12097#if !defined (TE_Mach)
93382f6d
AM
12098 if (fixP->fx_pcrel)
12099 {
12100 switch (fixP->fx_r_type)
12101 {
5865bb77
ILT
12102 default:
12103 break;
12104
d6ab8113
JB
12105 case BFD_RELOC_64:
12106 fixP->fx_r_type = BFD_RELOC_64_PCREL;
12107 break;
93382f6d 12108 case BFD_RELOC_32:
ae8887b5 12109 case BFD_RELOC_X86_64_32S:
93382f6d
AM
12110 fixP->fx_r_type = BFD_RELOC_32_PCREL;
12111 break;
12112 case BFD_RELOC_16:
12113 fixP->fx_r_type = BFD_RELOC_16_PCREL;
12114 break;
12115 case BFD_RELOC_8:
12116 fixP->fx_r_type = BFD_RELOC_8_PCREL;
12117 break;
12118 }
12119 }
252b5132 12120
a161fe53 12121 if (fixP->fx_addsy != NULL
31312f95 12122 && (fixP->fx_r_type == BFD_RELOC_32_PCREL
d6ab8113 12123 || fixP->fx_r_type == BFD_RELOC_64_PCREL
31312f95 12124 || fixP->fx_r_type == BFD_RELOC_16_PCREL
d258b828 12125 || fixP->fx_r_type == BFD_RELOC_8_PCREL)
31312f95 12126 && !use_rela_relocations)
252b5132 12127 {
31312f95
AM
12128 /* This is a hack. There should be a better way to handle this.
12129 This covers for the fact that bfd_install_relocation will
12130 subtract the current location (for partial_inplace, PC relative
12131 relocations); see more below. */
252b5132 12132#ifndef OBJ_AOUT
718ddfc0 12133 if (IS_ELF
252b5132
RH
12134#ifdef TE_PE
12135 || OUTPUT_FLAVOR == bfd_target_coff_flavour
12136#endif
12137 )
12138 value += fixP->fx_where + fixP->fx_frag->fr_address;
12139#endif
12140#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 12141 if (IS_ELF)
252b5132 12142 {
6539b54b 12143 segT sym_seg = S_GET_SEGMENT (fixP->fx_addsy);
2f66722d 12144
6539b54b 12145 if ((sym_seg == seg
2f66722d 12146 || (symbol_section_p (fixP->fx_addsy)
6539b54b 12147 && sym_seg != absolute_section))
af65af87 12148 && !generic_force_reloc (fixP))
2f66722d
AM
12149 {
12150 /* Yes, we add the values in twice. This is because
6539b54b
AM
12151 bfd_install_relocation subtracts them out again. I think
12152 bfd_install_relocation is broken, but I don't dare change
2f66722d
AM
12153 it. FIXME. */
12154 value += fixP->fx_where + fixP->fx_frag->fr_address;
12155 }
252b5132
RH
12156 }
12157#endif
12158#if defined (OBJ_COFF) && defined (TE_PE)
977cdf5a
NC
12159 /* For some reason, the PE format does not store a
12160 section address offset for a PC relative symbol. */
12161 if (S_GET_SEGMENT (fixP->fx_addsy) != seg
7be1c489 12162 || S_IS_WEAK (fixP->fx_addsy))
252b5132
RH
12163 value += md_pcrel_from (fixP);
12164#endif
12165 }
fbeb56a4 12166#if defined (OBJ_COFF) && defined (TE_PE)
f01c1a09
NC
12167 if (fixP->fx_addsy != NULL
12168 && S_IS_WEAK (fixP->fx_addsy)
12169 /* PR 16858: Do not modify weak function references. */
12170 && ! fixP->fx_pcrel)
fbeb56a4 12171 {
296a8689
NC
12172#if !defined (TE_PEP)
12173 /* For x86 PE weak function symbols are neither PC-relative
12174 nor do they set S_IS_FUNCTION. So the only reliable way
12175 to detect them is to check the flags of their containing
12176 section. */
12177 if (S_GET_SEGMENT (fixP->fx_addsy) != NULL
12178 && S_GET_SEGMENT (fixP->fx_addsy)->flags & SEC_CODE)
12179 ;
12180 else
12181#endif
fbeb56a4
DK
12182 value -= S_GET_VALUE (fixP->fx_addsy);
12183 }
12184#endif
252b5132
RH
12185
12186 /* Fix a few things - the dynamic linker expects certain values here,
0234cb7c 12187 and we must not disappoint it. */
252b5132 12188#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 12189 if (IS_ELF && fixP->fx_addsy)
47926f60
KH
12190 switch (fixP->fx_r_type)
12191 {
12192 case BFD_RELOC_386_PLT32:
3e73aa7c 12193 case BFD_RELOC_X86_64_PLT32:
b9519cfe
L
12194 /* Make the jump instruction point to the address of the operand.
12195 At runtime we merely add the offset to the actual PLT entry.
12196 NB: Subtract the offset size only for jump instructions. */
12197 if (fixP->fx_pcrel)
12198 value = -4;
47926f60 12199 break;
31312f95 12200
13ae64f3
JJ
12201 case BFD_RELOC_386_TLS_GD:
12202 case BFD_RELOC_386_TLS_LDM:
13ae64f3 12203 case BFD_RELOC_386_TLS_IE_32:
37e55690
JJ
12204 case BFD_RELOC_386_TLS_IE:
12205 case BFD_RELOC_386_TLS_GOTIE:
67a4f2b7 12206 case BFD_RELOC_386_TLS_GOTDESC:
bffbf940
JJ
12207 case BFD_RELOC_X86_64_TLSGD:
12208 case BFD_RELOC_X86_64_TLSLD:
12209 case BFD_RELOC_X86_64_GOTTPOFF:
67a4f2b7 12210 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
00f7efb6
JJ
12211 value = 0; /* Fully resolved at runtime. No addend. */
12212 /* Fallthrough */
12213 case BFD_RELOC_386_TLS_LE:
12214 case BFD_RELOC_386_TLS_LDO_32:
12215 case BFD_RELOC_386_TLS_LE_32:
12216 case BFD_RELOC_X86_64_DTPOFF32:
d6ab8113 12217 case BFD_RELOC_X86_64_DTPOFF64:
00f7efb6 12218 case BFD_RELOC_X86_64_TPOFF32:
d6ab8113 12219 case BFD_RELOC_X86_64_TPOFF64:
00f7efb6
JJ
12220 S_SET_THREAD_LOCAL (fixP->fx_addsy);
12221 break;
12222
67a4f2b7
AO
12223 case BFD_RELOC_386_TLS_DESC_CALL:
12224 case BFD_RELOC_X86_64_TLSDESC_CALL:
12225 value = 0; /* Fully resolved at runtime. No addend. */
12226 S_SET_THREAD_LOCAL (fixP->fx_addsy);
12227 fixP->fx_done = 0;
12228 return;
12229
47926f60
KH
12230 case BFD_RELOC_VTABLE_INHERIT:
12231 case BFD_RELOC_VTABLE_ENTRY:
12232 fixP->fx_done = 0;
94f592af 12233 return;
47926f60
KH
12234
12235 default:
12236 break;
12237 }
12238#endif /* defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) */
c6682705 12239 *valP = value;
f86103b7 12240#endif /* !defined (TE_Mach) */
3e73aa7c 12241
3e73aa7c 12242 /* Are we finished with this relocation now? */
c6682705 12243 if (fixP->fx_addsy == NULL)
3e73aa7c 12244 fixP->fx_done = 1;
fbeb56a4
DK
12245#if defined (OBJ_COFF) && defined (TE_PE)
12246 else if (fixP->fx_addsy != NULL && S_IS_WEAK (fixP->fx_addsy))
12247 {
12248 fixP->fx_done = 0;
12249 /* Remember value for tc_gen_reloc. */
12250 fixP->fx_addnumber = value;
12251 /* Clear out the frag for now. */
12252 value = 0;
12253 }
12254#endif
3e73aa7c
JH
12255 else if (use_rela_relocations)
12256 {
12257 fixP->fx_no_overflow = 1;
062cd5e7
AS
12258 /* Remember value for tc_gen_reloc. */
12259 fixP->fx_addnumber = value;
3e73aa7c
JH
12260 value = 0;
12261 }
f86103b7 12262
94f592af 12263 md_number_to_chars (p, value, fixP->fx_size);
252b5132 12264}
252b5132 12265\f
6d4af3c2 12266const char *
499ac353 12267md_atof (int type, char *litP, int *sizeP)
252b5132 12268{
499ac353
NC
12269 /* This outputs the LITTLENUMs in REVERSE order;
12270 in accord with the bigendian 386. */
12271 return ieee_md_atof (type, litP, sizeP, FALSE);
252b5132
RH
12272}
12273\f
2d545b82 12274static char output_invalid_buf[sizeof (unsigned char) * 2 + 6];
252b5132 12275
252b5132 12276static char *
e3bb37b5 12277output_invalid (int c)
252b5132 12278{
3882b010 12279 if (ISPRINT (c))
f9f21a03
L
12280 snprintf (output_invalid_buf, sizeof (output_invalid_buf),
12281 "'%c'", c);
252b5132 12282 else
f9f21a03 12283 snprintf (output_invalid_buf, sizeof (output_invalid_buf),
2d545b82 12284 "(0x%x)", (unsigned char) c);
252b5132
RH
12285 return output_invalid_buf;
12286}
12287
af6bdddf 12288/* REG_STRING starts *before* REGISTER_PREFIX. */
252b5132
RH
12289
12290static const reg_entry *
4d1bb795 12291parse_real_register (char *reg_string, char **end_op)
252b5132 12292{
af6bdddf
AM
12293 char *s = reg_string;
12294 char *p;
252b5132
RH
12295 char reg_name_given[MAX_REG_NAME_SIZE + 1];
12296 const reg_entry *r;
12297
12298 /* Skip possible REGISTER_PREFIX and possible whitespace. */
12299 if (*s == REGISTER_PREFIX)
12300 ++s;
12301
12302 if (is_space_char (*s))
12303 ++s;
12304
12305 p = reg_name_given;
af6bdddf 12306 while ((*p++ = register_chars[(unsigned char) *s]) != '\0')
252b5132
RH
12307 {
12308 if (p >= reg_name_given + MAX_REG_NAME_SIZE)
af6bdddf
AM
12309 return (const reg_entry *) NULL;
12310 s++;
252b5132
RH
12311 }
12312
6588847e
DN
12313 /* For naked regs, make sure that we are not dealing with an identifier.
12314 This prevents confusing an identifier like `eax_var' with register
12315 `eax'. */
12316 if (allow_naked_reg && identifier_chars[(unsigned char) *s])
12317 return (const reg_entry *) NULL;
12318
af6bdddf 12319 *end_op = s;
252b5132
RH
12320
12321 r = (const reg_entry *) hash_find (reg_hash, reg_name_given);
12322
5f47d35b 12323 /* Handle floating point regs, allowing spaces in the (i) part. */
47926f60 12324 if (r == i386_regtab /* %st is first entry of table */)
5f47d35b 12325 {
0e0eea78
JB
12326 if (!cpu_arch_flags.bitfield.cpu8087
12327 && !cpu_arch_flags.bitfield.cpu287
12328 && !cpu_arch_flags.bitfield.cpu387)
12329 return (const reg_entry *) NULL;
12330
5f47d35b
AM
12331 if (is_space_char (*s))
12332 ++s;
12333 if (*s == '(')
12334 {
af6bdddf 12335 ++s;
5f47d35b
AM
12336 if (is_space_char (*s))
12337 ++s;
12338 if (*s >= '0' && *s <= '7')
12339 {
db557034 12340 int fpr = *s - '0';
af6bdddf 12341 ++s;
5f47d35b
AM
12342 if (is_space_char (*s))
12343 ++s;
12344 if (*s == ')')
12345 {
12346 *end_op = s + 1;
1e9cc1c2 12347 r = (const reg_entry *) hash_find (reg_hash, "st(0)");
db557034
AM
12348 know (r);
12349 return r + fpr;
5f47d35b 12350 }
5f47d35b 12351 }
47926f60 12352 /* We have "%st(" then garbage. */
5f47d35b
AM
12353 return (const reg_entry *) NULL;
12354 }
12355 }
12356
a60de03c
JB
12357 if (r == NULL || allow_pseudo_reg)
12358 return r;
12359
0dfbf9d7 12360 if (operand_type_all_zero (&r->reg_type))
a60de03c
JB
12361 return (const reg_entry *) NULL;
12362
dc821c5f 12363 if ((r->reg_type.bitfield.dword
00cee14f 12364 || (r->reg_type.bitfield.class == SReg && r->reg_num > 3)
4a5c67ed
JB
12365 || r->reg_type.bitfield.class == RegCR
12366 || r->reg_type.bitfield.class == RegDR
12367 || r->reg_type.bitfield.class == RegTR)
192dc9c6
JB
12368 && !cpu_arch_flags.bitfield.cpui386)
12369 return (const reg_entry *) NULL;
12370
3528c362 12371 if (r->reg_type.bitfield.class == RegMMX && !cpu_arch_flags.bitfield.cpummx)
192dc9c6
JB
12372 return (const reg_entry *) NULL;
12373
6e041cf4
JB
12374 if (!cpu_arch_flags.bitfield.cpuavx512f)
12375 {
f74a6307
JB
12376 if (r->reg_type.bitfield.zmmword
12377 || r->reg_type.bitfield.class == RegMask)
6e041cf4 12378 return (const reg_entry *) NULL;
40f12533 12379
6e041cf4
JB
12380 if (!cpu_arch_flags.bitfield.cpuavx)
12381 {
12382 if (r->reg_type.bitfield.ymmword)
12383 return (const reg_entry *) NULL;
1848e567 12384
6e041cf4
JB
12385 if (!cpu_arch_flags.bitfield.cpusse && r->reg_type.bitfield.xmmword)
12386 return (const reg_entry *) NULL;
12387 }
12388 }
43234a1e 12389
f74a6307 12390 if (r->reg_type.bitfield.class == RegBND && !cpu_arch_flags.bitfield.cpumpx)
1adf7f56
JB
12391 return (const reg_entry *) NULL;
12392
db51cc60 12393 /* Don't allow fake index register unless allow_index_reg isn't 0. */
e968fc9b 12394 if (!allow_index_reg && r->reg_num == RegIZ)
db51cc60
L
12395 return (const reg_entry *) NULL;
12396
1d3f8286
JB
12397 /* Upper 16 vector registers are only available with VREX in 64bit
12398 mode, and require EVEX encoding. */
12399 if (r->reg_flags & RegVRex)
43234a1e 12400 {
e951d5ca 12401 if (!cpu_arch_flags.bitfield.cpuavx512f
43234a1e
L
12402 || flag_code != CODE_64BIT)
12403 return (const reg_entry *) NULL;
1d3f8286
JB
12404
12405 i.vec_encoding = vex_encoding_evex;
43234a1e
L
12406 }
12407
4787f4a5 12408 if (((r->reg_flags & (RegRex64 | RegRex)) || r->reg_type.bitfield.qword)
4a5c67ed 12409 && (!cpu_arch_flags.bitfield.cpulm || r->reg_type.bitfield.class != RegCR)
1ae00879 12410 && flag_code != CODE_64BIT)
20f0a1fc 12411 return (const reg_entry *) NULL;
1ae00879 12412
00cee14f
JB
12413 if (r->reg_type.bitfield.class == SReg && r->reg_num == RegFlat
12414 && !intel_syntax)
b7240065
JB
12415 return (const reg_entry *) NULL;
12416
252b5132
RH
12417 return r;
12418}
4d1bb795
JB
12419
12420/* REG_STRING starts *before* REGISTER_PREFIX. */
12421
12422static const reg_entry *
12423parse_register (char *reg_string, char **end_op)
12424{
12425 const reg_entry *r;
12426
12427 if (*reg_string == REGISTER_PREFIX || allow_naked_reg)
12428 r = parse_real_register (reg_string, end_op);
12429 else
12430 r = NULL;
12431 if (!r)
12432 {
12433 char *save = input_line_pointer;
12434 char c;
12435 symbolS *symbolP;
12436
12437 input_line_pointer = reg_string;
d02603dc 12438 c = get_symbol_name (&reg_string);
4d1bb795
JB
12439 symbolP = symbol_find (reg_string);
12440 if (symbolP && S_GET_SEGMENT (symbolP) == reg_section)
12441 {
12442 const expressionS *e = symbol_get_value_expression (symbolP);
12443
0398aac5 12444 know (e->X_op == O_register);
4eed87de 12445 know (e->X_add_number >= 0
c3fe08fa 12446 && (valueT) e->X_add_number < i386_regtab_size);
4d1bb795 12447 r = i386_regtab + e->X_add_number;
d3bb6b49 12448 if ((r->reg_flags & RegVRex))
86fa6981 12449 i.vec_encoding = vex_encoding_evex;
4d1bb795
JB
12450 *end_op = input_line_pointer;
12451 }
12452 *input_line_pointer = c;
12453 input_line_pointer = save;
12454 }
12455 return r;
12456}
12457
12458int
12459i386_parse_name (char *name, expressionS *e, char *nextcharP)
12460{
12461 const reg_entry *r;
12462 char *end = input_line_pointer;
12463
12464 *end = *nextcharP;
12465 r = parse_register (name, &input_line_pointer);
12466 if (r && end <= input_line_pointer)
12467 {
12468 *nextcharP = *input_line_pointer;
12469 *input_line_pointer = 0;
12470 e->X_op = O_register;
12471 e->X_add_number = r - i386_regtab;
12472 return 1;
12473 }
12474 input_line_pointer = end;
12475 *end = 0;
ee86248c 12476 return intel_syntax ? i386_intel_parse_name (name, e) : 0;
4d1bb795
JB
12477}
12478
12479void
12480md_operand (expressionS *e)
12481{
ee86248c
JB
12482 char *end;
12483 const reg_entry *r;
4d1bb795 12484
ee86248c
JB
12485 switch (*input_line_pointer)
12486 {
12487 case REGISTER_PREFIX:
12488 r = parse_real_register (input_line_pointer, &end);
4d1bb795
JB
12489 if (r)
12490 {
12491 e->X_op = O_register;
12492 e->X_add_number = r - i386_regtab;
12493 input_line_pointer = end;
12494 }
ee86248c
JB
12495 break;
12496
12497 case '[':
9c2799c2 12498 gas_assert (intel_syntax);
ee86248c
JB
12499 end = input_line_pointer++;
12500 expression (e);
12501 if (*input_line_pointer == ']')
12502 {
12503 ++input_line_pointer;
12504 e->X_op_symbol = make_expr_symbol (e);
12505 e->X_add_symbol = NULL;
12506 e->X_add_number = 0;
12507 e->X_op = O_index;
12508 }
12509 else
12510 {
12511 e->X_op = O_absent;
12512 input_line_pointer = end;
12513 }
12514 break;
4d1bb795
JB
12515 }
12516}
12517
252b5132 12518\f
4cc782b5 12519#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
b6f8c7c4 12520const char *md_shortopts = "kVQ:sqnO::";
252b5132 12521#else
b6f8c7c4 12522const char *md_shortopts = "qnO::";
252b5132 12523#endif
6e0b89ee 12524
3e73aa7c 12525#define OPTION_32 (OPTION_MD_BASE + 0)
b3b91714
AM
12526#define OPTION_64 (OPTION_MD_BASE + 1)
12527#define OPTION_DIVIDE (OPTION_MD_BASE + 2)
9103f4f4
L
12528#define OPTION_MARCH (OPTION_MD_BASE + 3)
12529#define OPTION_MTUNE (OPTION_MD_BASE + 4)
1efbbeb4
L
12530#define OPTION_MMNEMONIC (OPTION_MD_BASE + 5)
12531#define OPTION_MSYNTAX (OPTION_MD_BASE + 6)
12532#define OPTION_MINDEX_REG (OPTION_MD_BASE + 7)
12533#define OPTION_MNAKED_REG (OPTION_MD_BASE + 8)
bd5dea88 12534#define OPTION_MRELAX_RELOCATIONS (OPTION_MD_BASE + 9)
c0f3af97 12535#define OPTION_MSSE2AVX (OPTION_MD_BASE + 10)
daf50ae7 12536#define OPTION_MSSE_CHECK (OPTION_MD_BASE + 11)
7bab8ab5
JB
12537#define OPTION_MOPERAND_CHECK (OPTION_MD_BASE + 12)
12538#define OPTION_MAVXSCALAR (OPTION_MD_BASE + 13)
12539#define OPTION_X32 (OPTION_MD_BASE + 14)
7e8b059b 12540#define OPTION_MADD_BND_PREFIX (OPTION_MD_BASE + 15)
43234a1e
L
12541#define OPTION_MEVEXLIG (OPTION_MD_BASE + 16)
12542#define OPTION_MEVEXWIG (OPTION_MD_BASE + 17)
167ad85b 12543#define OPTION_MBIG_OBJ (OPTION_MD_BASE + 18)
d1982f93 12544#define OPTION_MOMIT_LOCK_PREFIX (OPTION_MD_BASE + 19)
d3d3c6db 12545#define OPTION_MEVEXRCIG (OPTION_MD_BASE + 20)
8dcea932 12546#define OPTION_MSHARED (OPTION_MD_BASE + 21)
5db04b09
L
12547#define OPTION_MAMD64 (OPTION_MD_BASE + 22)
12548#define OPTION_MINTEL64 (OPTION_MD_BASE + 23)
e4e00185 12549#define OPTION_MFENCE_AS_LOCK_ADD (OPTION_MD_BASE + 24)
b4a3a7b4 12550#define OPTION_X86_USED_NOTE (OPTION_MD_BASE + 25)
03751133 12551#define OPTION_MVEXWIG (OPTION_MD_BASE + 26)
e379e5f3
L
12552#define OPTION_MALIGN_BRANCH_BOUNDARY (OPTION_MD_BASE + 27)
12553#define OPTION_MALIGN_BRANCH_PREFIX_SIZE (OPTION_MD_BASE + 28)
12554#define OPTION_MALIGN_BRANCH (OPTION_MD_BASE + 29)
76cf450b 12555#define OPTION_MBRANCHES_WITH_32B_BOUNDARIES (OPTION_MD_BASE + 30)
ae531041
L
12556#define OPTION_MLFENCE_AFTER_LOAD (OPTION_MD_BASE + 31)
12557#define OPTION_MLFENCE_BEFORE_INDIRECT_BRANCH (OPTION_MD_BASE + 32)
12558#define OPTION_MLFENCE_BEFORE_RET (OPTION_MD_BASE + 33)
b3b91714 12559
99ad8390
NC
12560struct option md_longopts[] =
12561{
3e73aa7c 12562 {"32", no_argument, NULL, OPTION_32},
321098a5 12563#if (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
d382c579 12564 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
3e73aa7c 12565 {"64", no_argument, NULL, OPTION_64},
351f65ca
L
12566#endif
12567#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
570561f7 12568 {"x32", no_argument, NULL, OPTION_X32},
8dcea932 12569 {"mshared", no_argument, NULL, OPTION_MSHARED},
b4a3a7b4 12570 {"mx86-used-note", required_argument, NULL, OPTION_X86_USED_NOTE},
6e0b89ee 12571#endif
b3b91714 12572 {"divide", no_argument, NULL, OPTION_DIVIDE},
9103f4f4
L
12573 {"march", required_argument, NULL, OPTION_MARCH},
12574 {"mtune", required_argument, NULL, OPTION_MTUNE},
1efbbeb4
L
12575 {"mmnemonic", required_argument, NULL, OPTION_MMNEMONIC},
12576 {"msyntax", required_argument, NULL, OPTION_MSYNTAX},
12577 {"mindex-reg", no_argument, NULL, OPTION_MINDEX_REG},
12578 {"mnaked-reg", no_argument, NULL, OPTION_MNAKED_REG},
c0f3af97 12579 {"msse2avx", no_argument, NULL, OPTION_MSSE2AVX},
daf50ae7 12580 {"msse-check", required_argument, NULL, OPTION_MSSE_CHECK},
7bab8ab5 12581 {"moperand-check", required_argument, NULL, OPTION_MOPERAND_CHECK},
539f890d 12582 {"mavxscalar", required_argument, NULL, OPTION_MAVXSCALAR},
03751133 12583 {"mvexwig", required_argument, NULL, OPTION_MVEXWIG},
7e8b059b 12584 {"madd-bnd-prefix", no_argument, NULL, OPTION_MADD_BND_PREFIX},
43234a1e
L
12585 {"mevexlig", required_argument, NULL, OPTION_MEVEXLIG},
12586 {"mevexwig", required_argument, NULL, OPTION_MEVEXWIG},
167ad85b
TG
12587# if defined (TE_PE) || defined (TE_PEP)
12588 {"mbig-obj", no_argument, NULL, OPTION_MBIG_OBJ},
12589#endif
d1982f93 12590 {"momit-lock-prefix", required_argument, NULL, OPTION_MOMIT_LOCK_PREFIX},
e4e00185 12591 {"mfence-as-lock-add", required_argument, NULL, OPTION_MFENCE_AS_LOCK_ADD},
0cb4071e 12592 {"mrelax-relocations", required_argument, NULL, OPTION_MRELAX_RELOCATIONS},
d3d3c6db 12593 {"mevexrcig", required_argument, NULL, OPTION_MEVEXRCIG},
e379e5f3
L
12594 {"malign-branch-boundary", required_argument, NULL, OPTION_MALIGN_BRANCH_BOUNDARY},
12595 {"malign-branch-prefix-size", required_argument, NULL, OPTION_MALIGN_BRANCH_PREFIX_SIZE},
12596 {"malign-branch", required_argument, NULL, OPTION_MALIGN_BRANCH},
76cf450b 12597 {"mbranches-within-32B-boundaries", no_argument, NULL, OPTION_MBRANCHES_WITH_32B_BOUNDARIES},
ae531041
L
12598 {"mlfence-after-load", required_argument, NULL, OPTION_MLFENCE_AFTER_LOAD},
12599 {"mlfence-before-indirect-branch", required_argument, NULL,
12600 OPTION_MLFENCE_BEFORE_INDIRECT_BRANCH},
12601 {"mlfence-before-ret", required_argument, NULL, OPTION_MLFENCE_BEFORE_RET},
5db04b09
L
12602 {"mamd64", no_argument, NULL, OPTION_MAMD64},
12603 {"mintel64", no_argument, NULL, OPTION_MINTEL64},
252b5132
RH
12604 {NULL, no_argument, NULL, 0}
12605};
12606size_t md_longopts_size = sizeof (md_longopts);
12607
12608int
17b9d67d 12609md_parse_option (int c, const char *arg)
252b5132 12610{
91d6fa6a 12611 unsigned int j;
e379e5f3 12612 char *arch, *next, *saved, *type;
9103f4f4 12613
252b5132
RH
12614 switch (c)
12615 {
12b55ccc
L
12616 case 'n':
12617 optimize_align_code = 0;
12618 break;
12619
a38cf1db
AM
12620 case 'q':
12621 quiet_warnings = 1;
252b5132
RH
12622 break;
12623
12624#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
a38cf1db
AM
12625 /* -Qy, -Qn: SVR4 arguments controlling whether a .comment section
12626 should be emitted or not. FIXME: Not implemented. */
12627 case 'Q':
d4693039
JB
12628 if ((arg[0] != 'y' && arg[0] != 'n') || arg[1])
12629 return 0;
252b5132
RH
12630 break;
12631
12632 /* -V: SVR4 argument to print version ID. */
12633 case 'V':
12634 print_version_id ();
12635 break;
12636
a38cf1db
AM
12637 /* -k: Ignore for FreeBSD compatibility. */
12638 case 'k':
252b5132 12639 break;
4cc782b5
ILT
12640
12641 case 's':
12642 /* -s: On i386 Solaris, this tells the native assembler to use
29b0f896 12643 .stab instead of .stab.excl. We always use .stab anyhow. */
4cc782b5 12644 break;
8dcea932
L
12645
12646 case OPTION_MSHARED:
12647 shared = 1;
12648 break;
b4a3a7b4
L
12649
12650 case OPTION_X86_USED_NOTE:
12651 if (strcasecmp (arg, "yes") == 0)
12652 x86_used_note = 1;
12653 else if (strcasecmp (arg, "no") == 0)
12654 x86_used_note = 0;
12655 else
12656 as_fatal (_("invalid -mx86-used-note= option: `%s'"), arg);
12657 break;
12658
12659
99ad8390 12660#endif
321098a5 12661#if (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
d382c579 12662 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
3e73aa7c
JH
12663 case OPTION_64:
12664 {
12665 const char **list, **l;
12666
3e73aa7c
JH
12667 list = bfd_target_list ();
12668 for (l = list; *l != NULL; l++)
8620418b 12669 if (CONST_STRNEQ (*l, "elf64-x86-64")
99ad8390
NC
12670 || strcmp (*l, "coff-x86-64") == 0
12671 || strcmp (*l, "pe-x86-64") == 0
d382c579
TG
12672 || strcmp (*l, "pei-x86-64") == 0
12673 || strcmp (*l, "mach-o-x86-64") == 0)
6e0b89ee
AM
12674 {
12675 default_arch = "x86_64";
12676 break;
12677 }
3e73aa7c 12678 if (*l == NULL)
2b5d6a91 12679 as_fatal (_("no compiled in support for x86_64"));
3e73aa7c
JH
12680 free (list);
12681 }
12682 break;
12683#endif
252b5132 12684
351f65ca 12685#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
570561f7 12686 case OPTION_X32:
351f65ca
L
12687 if (IS_ELF)
12688 {
12689 const char **list, **l;
12690
12691 list = bfd_target_list ();
12692 for (l = list; *l != NULL; l++)
12693 if (CONST_STRNEQ (*l, "elf32-x86-64"))
12694 {
12695 default_arch = "x86_64:32";
12696 break;
12697 }
12698 if (*l == NULL)
2b5d6a91 12699 as_fatal (_("no compiled in support for 32bit x86_64"));
351f65ca
L
12700 free (list);
12701 }
12702 else
12703 as_fatal (_("32bit x86_64 is only supported for ELF"));
12704 break;
12705#endif
12706
6e0b89ee
AM
12707 case OPTION_32:
12708 default_arch = "i386";
12709 break;
12710
b3b91714
AM
12711 case OPTION_DIVIDE:
12712#ifdef SVR4_COMMENT_CHARS
12713 {
12714 char *n, *t;
12715 const char *s;
12716
add39d23 12717 n = XNEWVEC (char, strlen (i386_comment_chars) + 1);
b3b91714
AM
12718 t = n;
12719 for (s = i386_comment_chars; *s != '\0'; s++)
12720 if (*s != '/')
12721 *t++ = *s;
12722 *t = '\0';
12723 i386_comment_chars = n;
12724 }
12725#endif
12726 break;
12727
9103f4f4 12728 case OPTION_MARCH:
293f5f65
L
12729 saved = xstrdup (arg);
12730 arch = saved;
12731 /* Allow -march=+nosse. */
12732 if (*arch == '+')
12733 arch++;
6305a203 12734 do
9103f4f4 12735 {
6305a203 12736 if (*arch == '.')
2b5d6a91 12737 as_fatal (_("invalid -march= option: `%s'"), arg);
6305a203
L
12738 next = strchr (arch, '+');
12739 if (next)
12740 *next++ = '\0';
91d6fa6a 12741 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
9103f4f4 12742 {
91d6fa6a 12743 if (strcmp (arch, cpu_arch [j].name) == 0)
ccc9c027 12744 {
6305a203 12745 /* Processor. */
1ded5609
JB
12746 if (! cpu_arch[j].flags.bitfield.cpui386)
12747 continue;
12748
91d6fa6a 12749 cpu_arch_name = cpu_arch[j].name;
6305a203 12750 cpu_sub_arch_name = NULL;
91d6fa6a
NC
12751 cpu_arch_flags = cpu_arch[j].flags;
12752 cpu_arch_isa = cpu_arch[j].type;
12753 cpu_arch_isa_flags = cpu_arch[j].flags;
6305a203
L
12754 if (!cpu_arch_tune_set)
12755 {
12756 cpu_arch_tune = cpu_arch_isa;
12757 cpu_arch_tune_flags = cpu_arch_isa_flags;
12758 }
12759 break;
12760 }
91d6fa6a
NC
12761 else if (*cpu_arch [j].name == '.'
12762 && strcmp (arch, cpu_arch [j].name + 1) == 0)
6305a203 12763 {
33eaf5de 12764 /* ISA extension. */
6305a203 12765 i386_cpu_flags flags;
309d3373 12766
293f5f65
L
12767 flags = cpu_flags_or (cpu_arch_flags,
12768 cpu_arch[j].flags);
81486035 12769
5b64d091 12770 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
6305a203
L
12771 {
12772 if (cpu_sub_arch_name)
12773 {
12774 char *name = cpu_sub_arch_name;
12775 cpu_sub_arch_name = concat (name,
91d6fa6a 12776 cpu_arch[j].name,
1bf57e9f 12777 (const char *) NULL);
6305a203
L
12778 free (name);
12779 }
12780 else
91d6fa6a 12781 cpu_sub_arch_name = xstrdup (cpu_arch[j].name);
6305a203 12782 cpu_arch_flags = flags;
a586129e 12783 cpu_arch_isa_flags = flags;
6305a203 12784 }
0089dace
L
12785 else
12786 cpu_arch_isa_flags
12787 = cpu_flags_or (cpu_arch_isa_flags,
12788 cpu_arch[j].flags);
6305a203 12789 break;
ccc9c027 12790 }
9103f4f4 12791 }
6305a203 12792
293f5f65
L
12793 if (j >= ARRAY_SIZE (cpu_arch))
12794 {
33eaf5de 12795 /* Disable an ISA extension. */
293f5f65
L
12796 for (j = 0; j < ARRAY_SIZE (cpu_noarch); j++)
12797 if (strcmp (arch, cpu_noarch [j].name) == 0)
12798 {
12799 i386_cpu_flags flags;
12800
12801 flags = cpu_flags_and_not (cpu_arch_flags,
12802 cpu_noarch[j].flags);
12803 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
12804 {
12805 if (cpu_sub_arch_name)
12806 {
12807 char *name = cpu_sub_arch_name;
12808 cpu_sub_arch_name = concat (arch,
12809 (const char *) NULL);
12810 free (name);
12811 }
12812 else
12813 cpu_sub_arch_name = xstrdup (arch);
12814 cpu_arch_flags = flags;
12815 cpu_arch_isa_flags = flags;
12816 }
12817 break;
12818 }
12819
12820 if (j >= ARRAY_SIZE (cpu_noarch))
12821 j = ARRAY_SIZE (cpu_arch);
12822 }
12823
91d6fa6a 12824 if (j >= ARRAY_SIZE (cpu_arch))
2b5d6a91 12825 as_fatal (_("invalid -march= option: `%s'"), arg);
6305a203
L
12826
12827 arch = next;
9103f4f4 12828 }
293f5f65
L
12829 while (next != NULL);
12830 free (saved);
9103f4f4
L
12831 break;
12832
12833 case OPTION_MTUNE:
12834 if (*arg == '.')
2b5d6a91 12835 as_fatal (_("invalid -mtune= option: `%s'"), arg);
91d6fa6a 12836 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
9103f4f4 12837 {
91d6fa6a 12838 if (strcmp (arg, cpu_arch [j].name) == 0)
9103f4f4 12839 {
ccc9c027 12840 cpu_arch_tune_set = 1;
91d6fa6a
NC
12841 cpu_arch_tune = cpu_arch [j].type;
12842 cpu_arch_tune_flags = cpu_arch[j].flags;
9103f4f4
L
12843 break;
12844 }
12845 }
91d6fa6a 12846 if (j >= ARRAY_SIZE (cpu_arch))
2b5d6a91 12847 as_fatal (_("invalid -mtune= option: `%s'"), arg);
9103f4f4
L
12848 break;
12849
1efbbeb4
L
12850 case OPTION_MMNEMONIC:
12851 if (strcasecmp (arg, "att") == 0)
12852 intel_mnemonic = 0;
12853 else if (strcasecmp (arg, "intel") == 0)
12854 intel_mnemonic = 1;
12855 else
2b5d6a91 12856 as_fatal (_("invalid -mmnemonic= option: `%s'"), arg);
1efbbeb4
L
12857 break;
12858
12859 case OPTION_MSYNTAX:
12860 if (strcasecmp (arg, "att") == 0)
12861 intel_syntax = 0;
12862 else if (strcasecmp (arg, "intel") == 0)
12863 intel_syntax = 1;
12864 else
2b5d6a91 12865 as_fatal (_("invalid -msyntax= option: `%s'"), arg);
1efbbeb4
L
12866 break;
12867
12868 case OPTION_MINDEX_REG:
12869 allow_index_reg = 1;
12870 break;
12871
12872 case OPTION_MNAKED_REG:
12873 allow_naked_reg = 1;
12874 break;
12875
c0f3af97
L
12876 case OPTION_MSSE2AVX:
12877 sse2avx = 1;
12878 break;
12879
daf50ae7
L
12880 case OPTION_MSSE_CHECK:
12881 if (strcasecmp (arg, "error") == 0)
7bab8ab5 12882 sse_check = check_error;
daf50ae7 12883 else if (strcasecmp (arg, "warning") == 0)
7bab8ab5 12884 sse_check = check_warning;
daf50ae7 12885 else if (strcasecmp (arg, "none") == 0)
7bab8ab5 12886 sse_check = check_none;
daf50ae7 12887 else
2b5d6a91 12888 as_fatal (_("invalid -msse-check= option: `%s'"), arg);
daf50ae7
L
12889 break;
12890
7bab8ab5
JB
12891 case OPTION_MOPERAND_CHECK:
12892 if (strcasecmp (arg, "error") == 0)
12893 operand_check = check_error;
12894 else if (strcasecmp (arg, "warning") == 0)
12895 operand_check = check_warning;
12896 else if (strcasecmp (arg, "none") == 0)
12897 operand_check = check_none;
12898 else
12899 as_fatal (_("invalid -moperand-check= option: `%s'"), arg);
12900 break;
12901
539f890d
L
12902 case OPTION_MAVXSCALAR:
12903 if (strcasecmp (arg, "128") == 0)
12904 avxscalar = vex128;
12905 else if (strcasecmp (arg, "256") == 0)
12906 avxscalar = vex256;
12907 else
2b5d6a91 12908 as_fatal (_("invalid -mavxscalar= option: `%s'"), arg);
539f890d
L
12909 break;
12910
03751133
L
12911 case OPTION_MVEXWIG:
12912 if (strcmp (arg, "0") == 0)
40c9c8de 12913 vexwig = vexw0;
03751133 12914 else if (strcmp (arg, "1") == 0)
40c9c8de 12915 vexwig = vexw1;
03751133
L
12916 else
12917 as_fatal (_("invalid -mvexwig= option: `%s'"), arg);
12918 break;
12919
7e8b059b
L
12920 case OPTION_MADD_BND_PREFIX:
12921 add_bnd_prefix = 1;
12922 break;
12923
43234a1e
L
12924 case OPTION_MEVEXLIG:
12925 if (strcmp (arg, "128") == 0)
12926 evexlig = evexl128;
12927 else if (strcmp (arg, "256") == 0)
12928 evexlig = evexl256;
12929 else if (strcmp (arg, "512") == 0)
12930 evexlig = evexl512;
12931 else
12932 as_fatal (_("invalid -mevexlig= option: `%s'"), arg);
12933 break;
12934
d3d3c6db
IT
12935 case OPTION_MEVEXRCIG:
12936 if (strcmp (arg, "rne") == 0)
12937 evexrcig = rne;
12938 else if (strcmp (arg, "rd") == 0)
12939 evexrcig = rd;
12940 else if (strcmp (arg, "ru") == 0)
12941 evexrcig = ru;
12942 else if (strcmp (arg, "rz") == 0)
12943 evexrcig = rz;
12944 else
12945 as_fatal (_("invalid -mevexrcig= option: `%s'"), arg);
12946 break;
12947
43234a1e
L
12948 case OPTION_MEVEXWIG:
12949 if (strcmp (arg, "0") == 0)
12950 evexwig = evexw0;
12951 else if (strcmp (arg, "1") == 0)
12952 evexwig = evexw1;
12953 else
12954 as_fatal (_("invalid -mevexwig= option: `%s'"), arg);
12955 break;
12956
167ad85b
TG
12957# if defined (TE_PE) || defined (TE_PEP)
12958 case OPTION_MBIG_OBJ:
12959 use_big_obj = 1;
12960 break;
12961#endif
12962
d1982f93 12963 case OPTION_MOMIT_LOCK_PREFIX:
d022bddd
IT
12964 if (strcasecmp (arg, "yes") == 0)
12965 omit_lock_prefix = 1;
12966 else if (strcasecmp (arg, "no") == 0)
12967 omit_lock_prefix = 0;
12968 else
12969 as_fatal (_("invalid -momit-lock-prefix= option: `%s'"), arg);
12970 break;
12971
e4e00185
AS
12972 case OPTION_MFENCE_AS_LOCK_ADD:
12973 if (strcasecmp (arg, "yes") == 0)
12974 avoid_fence = 1;
12975 else if (strcasecmp (arg, "no") == 0)
12976 avoid_fence = 0;
12977 else
12978 as_fatal (_("invalid -mfence-as-lock-add= option: `%s'"), arg);
12979 break;
12980
ae531041
L
12981 case OPTION_MLFENCE_AFTER_LOAD:
12982 if (strcasecmp (arg, "yes") == 0)
12983 lfence_after_load = 1;
12984 else if (strcasecmp (arg, "no") == 0)
12985 lfence_after_load = 0;
12986 else
12987 as_fatal (_("invalid -mlfence-after-load= option: `%s'"), arg);
12988 break;
12989
12990 case OPTION_MLFENCE_BEFORE_INDIRECT_BRANCH:
12991 if (strcasecmp (arg, "all") == 0)
12992 lfence_before_indirect_branch = lfence_branch_all;
12993 else if (strcasecmp (arg, "memory") == 0)
12994 lfence_before_indirect_branch = lfence_branch_memory;
12995 else if (strcasecmp (arg, "register") == 0)
12996 lfence_before_indirect_branch = lfence_branch_register;
12997 else if (strcasecmp (arg, "none") == 0)
12998 lfence_before_indirect_branch = lfence_branch_none;
12999 else
13000 as_fatal (_("invalid -mlfence-before-indirect-branch= option: `%s'"),
13001 arg);
13002 break;
13003
13004 case OPTION_MLFENCE_BEFORE_RET:
13005 if (strcasecmp (arg, "or") == 0)
13006 lfence_before_ret = lfence_before_ret_or;
13007 else if (strcasecmp (arg, "not") == 0)
13008 lfence_before_ret = lfence_before_ret_not;
13009 else if (strcasecmp (arg, "none") == 0)
13010 lfence_before_ret = lfence_before_ret_none;
13011 else
13012 as_fatal (_("invalid -mlfence-before-ret= option: `%s'"),
13013 arg);
13014 break;
13015
0cb4071e
L
13016 case OPTION_MRELAX_RELOCATIONS:
13017 if (strcasecmp (arg, "yes") == 0)
13018 generate_relax_relocations = 1;
13019 else if (strcasecmp (arg, "no") == 0)
13020 generate_relax_relocations = 0;
13021 else
13022 as_fatal (_("invalid -mrelax-relocations= option: `%s'"), arg);
13023 break;
13024
e379e5f3
L
13025 case OPTION_MALIGN_BRANCH_BOUNDARY:
13026 {
13027 char *end;
13028 long int align = strtoul (arg, &end, 0);
13029 if (*end == '\0')
13030 {
13031 if (align == 0)
13032 {
13033 align_branch_power = 0;
13034 break;
13035 }
13036 else if (align >= 16)
13037 {
13038 int align_power;
13039 for (align_power = 0;
13040 (align & 1) == 0;
13041 align >>= 1, align_power++)
13042 continue;
13043 /* Limit alignment power to 31. */
13044 if (align == 1 && align_power < 32)
13045 {
13046 align_branch_power = align_power;
13047 break;
13048 }
13049 }
13050 }
13051 as_fatal (_("invalid -malign-branch-boundary= value: %s"), arg);
13052 }
13053 break;
13054
13055 case OPTION_MALIGN_BRANCH_PREFIX_SIZE:
13056 {
13057 char *end;
13058 int align = strtoul (arg, &end, 0);
13059 /* Some processors only support 5 prefixes. */
13060 if (*end == '\0' && align >= 0 && align < 6)
13061 {
13062 align_branch_prefix_size = align;
13063 break;
13064 }
13065 as_fatal (_("invalid -malign-branch-prefix-size= value: %s"),
13066 arg);
13067 }
13068 break;
13069
13070 case OPTION_MALIGN_BRANCH:
13071 align_branch = 0;
13072 saved = xstrdup (arg);
13073 type = saved;
13074 do
13075 {
13076 next = strchr (type, '+');
13077 if (next)
13078 *next++ = '\0';
13079 if (strcasecmp (type, "jcc") == 0)
13080 align_branch |= align_branch_jcc_bit;
13081 else if (strcasecmp (type, "fused") == 0)
13082 align_branch |= align_branch_fused_bit;
13083 else if (strcasecmp (type, "jmp") == 0)
13084 align_branch |= align_branch_jmp_bit;
13085 else if (strcasecmp (type, "call") == 0)
13086 align_branch |= align_branch_call_bit;
13087 else if (strcasecmp (type, "ret") == 0)
13088 align_branch |= align_branch_ret_bit;
13089 else if (strcasecmp (type, "indirect") == 0)
13090 align_branch |= align_branch_indirect_bit;
13091 else
13092 as_fatal (_("invalid -malign-branch= option: `%s'"), arg);
13093 type = next;
13094 }
13095 while (next != NULL);
13096 free (saved);
13097 break;
13098
76cf450b
L
13099 case OPTION_MBRANCHES_WITH_32B_BOUNDARIES:
13100 align_branch_power = 5;
13101 align_branch_prefix_size = 5;
13102 align_branch = (align_branch_jcc_bit
13103 | align_branch_fused_bit
13104 | align_branch_jmp_bit);
13105 break;
13106
5db04b09 13107 case OPTION_MAMD64:
4b5aaf5f 13108 isa64 = amd64;
5db04b09
L
13109 break;
13110
13111 case OPTION_MINTEL64:
4b5aaf5f 13112 isa64 = intel64;
5db04b09
L
13113 break;
13114
b6f8c7c4
L
13115 case 'O':
13116 if (arg == NULL)
13117 {
13118 optimize = 1;
13119 /* Turn off -Os. */
13120 optimize_for_space = 0;
13121 }
13122 else if (*arg == 's')
13123 {
13124 optimize_for_space = 1;
13125 /* Turn on all encoding optimizations. */
41fd2579 13126 optimize = INT_MAX;
b6f8c7c4
L
13127 }
13128 else
13129 {
13130 optimize = atoi (arg);
13131 /* Turn off -Os. */
13132 optimize_for_space = 0;
13133 }
13134 break;
13135
252b5132
RH
13136 default:
13137 return 0;
13138 }
13139 return 1;
13140}
13141
8a2c8fef
L
13142#define MESSAGE_TEMPLATE \
13143" "
13144
293f5f65
L
13145static char *
13146output_message (FILE *stream, char *p, char *message, char *start,
13147 int *left_p, const char *name, int len)
13148{
13149 int size = sizeof (MESSAGE_TEMPLATE);
13150 int left = *left_p;
13151
13152 /* Reserve 2 spaces for ", " or ",\0" */
13153 left -= len + 2;
13154
13155 /* Check if there is any room. */
13156 if (left >= 0)
13157 {
13158 if (p != start)
13159 {
13160 *p++ = ',';
13161 *p++ = ' ';
13162 }
13163 p = mempcpy (p, name, len);
13164 }
13165 else
13166 {
13167 /* Output the current message now and start a new one. */
13168 *p++ = ',';
13169 *p = '\0';
13170 fprintf (stream, "%s\n", message);
13171 p = start;
13172 left = size - (start - message) - len - 2;
13173
13174 gas_assert (left >= 0);
13175
13176 p = mempcpy (p, name, len);
13177 }
13178
13179 *left_p = left;
13180 return p;
13181}
13182
8a2c8fef 13183static void
1ded5609 13184show_arch (FILE *stream, int ext, int check)
8a2c8fef
L
13185{
13186 static char message[] = MESSAGE_TEMPLATE;
13187 char *start = message + 27;
13188 char *p;
13189 int size = sizeof (MESSAGE_TEMPLATE);
13190 int left;
13191 const char *name;
13192 int len;
13193 unsigned int j;
13194
13195 p = start;
13196 left = size - (start - message);
13197 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
13198 {
13199 /* Should it be skipped? */
13200 if (cpu_arch [j].skip)
13201 continue;
13202
13203 name = cpu_arch [j].name;
13204 len = cpu_arch [j].len;
13205 if (*name == '.')
13206 {
13207 /* It is an extension. Skip if we aren't asked to show it. */
13208 if (ext)
13209 {
13210 name++;
13211 len--;
13212 }
13213 else
13214 continue;
13215 }
13216 else if (ext)
13217 {
13218 /* It is an processor. Skip if we show only extension. */
13219 continue;
13220 }
1ded5609
JB
13221 else if (check && ! cpu_arch[j].flags.bitfield.cpui386)
13222 {
13223 /* It is an impossible processor - skip. */
13224 continue;
13225 }
8a2c8fef 13226
293f5f65 13227 p = output_message (stream, p, message, start, &left, name, len);
8a2c8fef
L
13228 }
13229
293f5f65
L
13230 /* Display disabled extensions. */
13231 if (ext)
13232 for (j = 0; j < ARRAY_SIZE (cpu_noarch); j++)
13233 {
13234 name = cpu_noarch [j].name;
13235 len = cpu_noarch [j].len;
13236 p = output_message (stream, p, message, start, &left, name,
13237 len);
13238 }
13239
8a2c8fef
L
13240 *p = '\0';
13241 fprintf (stream, "%s\n", message);
13242}
13243
252b5132 13244void
8a2c8fef 13245md_show_usage (FILE *stream)
252b5132 13246{
4cc782b5
ILT
13247#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
13248 fprintf (stream, _("\
d4693039 13249 -Qy, -Qn ignored\n\
a38cf1db 13250 -V print assembler version number\n\
b3b91714
AM
13251 -k ignored\n"));
13252#endif
13253 fprintf (stream, _("\
12b55ccc 13254 -n Do not optimize code alignment\n\
b3b91714
AM
13255 -q quieten some warnings\n"));
13256#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
13257 fprintf (stream, _("\
a38cf1db 13258 -s ignored\n"));
b3b91714 13259#endif
d7f449c0
L
13260#if defined BFD64 && (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
13261 || defined (TE_PE) || defined (TE_PEP))
751d281c 13262 fprintf (stream, _("\
570561f7 13263 --32/--64/--x32 generate 32bit/64bit/x32 code\n"));
751d281c 13264#endif
b3b91714
AM
13265#ifdef SVR4_COMMENT_CHARS
13266 fprintf (stream, _("\
13267 --divide do not treat `/' as a comment character\n"));
a38cf1db
AM
13268#else
13269 fprintf (stream, _("\
b3b91714 13270 --divide ignored\n"));
4cc782b5 13271#endif
9103f4f4 13272 fprintf (stream, _("\
6305a203 13273 -march=CPU[,+EXTENSION...]\n\
8a2c8fef 13274 generate code for CPU and EXTENSION, CPU is one of:\n"));
1ded5609 13275 show_arch (stream, 0, 1);
8a2c8fef
L
13276 fprintf (stream, _("\
13277 EXTENSION is combination of:\n"));
1ded5609 13278 show_arch (stream, 1, 0);
6305a203 13279 fprintf (stream, _("\
8a2c8fef 13280 -mtune=CPU optimize for CPU, CPU is one of:\n"));
1ded5609 13281 show_arch (stream, 0, 0);
ba104c83 13282 fprintf (stream, _("\
c0f3af97
L
13283 -msse2avx encode SSE instructions with VEX prefix\n"));
13284 fprintf (stream, _("\
7c5c05ef 13285 -msse-check=[none|error|warning] (default: warning)\n\
daf50ae7
L
13286 check SSE instructions\n"));
13287 fprintf (stream, _("\
7c5c05ef 13288 -moperand-check=[none|error|warning] (default: warning)\n\
7bab8ab5
JB
13289 check operand combinations for validity\n"));
13290 fprintf (stream, _("\
7c5c05ef
L
13291 -mavxscalar=[128|256] (default: 128)\n\
13292 encode scalar AVX instructions with specific vector\n\
539f890d
L
13293 length\n"));
13294 fprintf (stream, _("\
03751133
L
13295 -mvexwig=[0|1] (default: 0)\n\
13296 encode VEX instructions with specific VEX.W value\n\
13297 for VEX.W bit ignored instructions\n"));
13298 fprintf (stream, _("\
7c5c05ef
L
13299 -mevexlig=[128|256|512] (default: 128)\n\
13300 encode scalar EVEX instructions with specific vector\n\
43234a1e
L
13301 length\n"));
13302 fprintf (stream, _("\
7c5c05ef
L
13303 -mevexwig=[0|1] (default: 0)\n\
13304 encode EVEX instructions with specific EVEX.W value\n\
43234a1e
L
13305 for EVEX.W bit ignored instructions\n"));
13306 fprintf (stream, _("\
7c5c05ef 13307 -mevexrcig=[rne|rd|ru|rz] (default: rne)\n\
d3d3c6db
IT
13308 encode EVEX instructions with specific EVEX.RC value\n\
13309 for SAE-only ignored instructions\n"));
13310 fprintf (stream, _("\
7c5c05ef
L
13311 -mmnemonic=[att|intel] "));
13312 if (SYSV386_COMPAT)
13313 fprintf (stream, _("(default: att)\n"));
13314 else
13315 fprintf (stream, _("(default: intel)\n"));
13316 fprintf (stream, _("\
13317 use AT&T/Intel mnemonic\n"));
ba104c83 13318 fprintf (stream, _("\
7c5c05ef
L
13319 -msyntax=[att|intel] (default: att)\n\
13320 use AT&T/Intel syntax\n"));
ba104c83
L
13321 fprintf (stream, _("\
13322 -mindex-reg support pseudo index registers\n"));
13323 fprintf (stream, _("\
13324 -mnaked-reg don't require `%%' prefix for registers\n"));
13325 fprintf (stream, _("\
7e8b059b 13326 -madd-bnd-prefix add BND prefix for all valid branches\n"));
b4a3a7b4 13327#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8dcea932
L
13328 fprintf (stream, _("\
13329 -mshared disable branch optimization for shared code\n"));
b4a3a7b4
L
13330 fprintf (stream, _("\
13331 -mx86-used-note=[no|yes] "));
13332 if (DEFAULT_X86_USED_NOTE)
13333 fprintf (stream, _("(default: yes)\n"));
13334 else
13335 fprintf (stream, _("(default: no)\n"));
13336 fprintf (stream, _("\
13337 generate x86 used ISA and feature properties\n"));
13338#endif
13339#if defined (TE_PE) || defined (TE_PEP)
167ad85b
TG
13340 fprintf (stream, _("\
13341 -mbig-obj generate big object files\n"));
13342#endif
d022bddd 13343 fprintf (stream, _("\
7c5c05ef 13344 -momit-lock-prefix=[no|yes] (default: no)\n\
d022bddd 13345 strip all lock prefixes\n"));
5db04b09 13346 fprintf (stream, _("\
7c5c05ef 13347 -mfence-as-lock-add=[no|yes] (default: no)\n\
e4e00185
AS
13348 encode lfence, mfence and sfence as\n\
13349 lock addl $0x0, (%%{re}sp)\n"));
13350 fprintf (stream, _("\
7c5c05ef
L
13351 -mrelax-relocations=[no|yes] "));
13352 if (DEFAULT_GENERATE_X86_RELAX_RELOCATIONS)
13353 fprintf (stream, _("(default: yes)\n"));
13354 else
13355 fprintf (stream, _("(default: no)\n"));
13356 fprintf (stream, _("\
0cb4071e
L
13357 generate relax relocations\n"));
13358 fprintf (stream, _("\
e379e5f3
L
13359 -malign-branch-boundary=NUM (default: 0)\n\
13360 align branches within NUM byte boundary\n"));
13361 fprintf (stream, _("\
13362 -malign-branch=TYPE[+TYPE...] (default: jcc+fused+jmp)\n\
13363 TYPE is combination of jcc, fused, jmp, call, ret,\n\
13364 indirect\n\
13365 specify types of branches to align\n"));
13366 fprintf (stream, _("\
13367 -malign-branch-prefix-size=NUM (default: 5)\n\
13368 align branches with NUM prefixes per instruction\n"));
13369 fprintf (stream, _("\
76cf450b
L
13370 -mbranches-within-32B-boundaries\n\
13371 align branches within 32 byte boundary\n"));
13372 fprintf (stream, _("\
ae531041
L
13373 -mlfence-after-load=[no|yes] (default: no)\n\
13374 generate lfence after load\n"));
13375 fprintf (stream, _("\
13376 -mlfence-before-indirect-branch=[none|all|register|memory] (default: none)\n\
13377 generate lfence before indirect near branch\n"));
13378 fprintf (stream, _("\
13379 -mlfence-before-ret=[none|or|not] (default: none)\n\
13380 generate lfence before ret\n"));
13381 fprintf (stream, _("\
7c5c05ef 13382 -mamd64 accept only AMD64 ISA [default]\n"));
5db04b09
L
13383 fprintf (stream, _("\
13384 -mintel64 accept only Intel64 ISA\n"));
252b5132
RH
13385}
13386
3e73aa7c 13387#if ((defined (OBJ_MAYBE_COFF) && defined (OBJ_MAYBE_AOUT)) \
321098a5 13388 || defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
e57f8c65 13389 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
252b5132
RH
13390
13391/* Pick the target format to use. */
13392
47926f60 13393const char *
e3bb37b5 13394i386_target_format (void)
252b5132 13395{
351f65ca
L
13396 if (!strncmp (default_arch, "x86_64", 6))
13397 {
13398 update_code_flag (CODE_64BIT, 1);
13399 if (default_arch[6] == '\0')
7f56bc95 13400 x86_elf_abi = X86_64_ABI;
351f65ca 13401 else
7f56bc95 13402 x86_elf_abi = X86_64_X32_ABI;
351f65ca 13403 }
3e73aa7c 13404 else if (!strcmp (default_arch, "i386"))
78f12dd3 13405 update_code_flag (CODE_32BIT, 1);
5197d474
L
13406 else if (!strcmp (default_arch, "iamcu"))
13407 {
13408 update_code_flag (CODE_32BIT, 1);
13409 if (cpu_arch_isa == PROCESSOR_UNKNOWN)
13410 {
13411 static const i386_cpu_flags iamcu_flags = CPU_IAMCU_FLAGS;
13412 cpu_arch_name = "iamcu";
13413 cpu_sub_arch_name = NULL;
13414 cpu_arch_flags = iamcu_flags;
13415 cpu_arch_isa = PROCESSOR_IAMCU;
13416 cpu_arch_isa_flags = iamcu_flags;
13417 if (!cpu_arch_tune_set)
13418 {
13419 cpu_arch_tune = cpu_arch_isa;
13420 cpu_arch_tune_flags = cpu_arch_isa_flags;
13421 }
13422 }
8d471ec1 13423 else if (cpu_arch_isa != PROCESSOR_IAMCU)
5197d474
L
13424 as_fatal (_("Intel MCU doesn't support `%s' architecture"),
13425 cpu_arch_name);
13426 }
3e73aa7c 13427 else
2b5d6a91 13428 as_fatal (_("unknown architecture"));
89507696
JB
13429
13430 if (cpu_flags_all_zero (&cpu_arch_isa_flags))
13431 cpu_arch_isa_flags = cpu_arch[flag_code == CODE_64BIT].flags;
13432 if (cpu_flags_all_zero (&cpu_arch_tune_flags))
13433 cpu_arch_tune_flags = cpu_arch[flag_code == CODE_64BIT].flags;
13434
252b5132
RH
13435 switch (OUTPUT_FLAVOR)
13436 {
9384f2ff 13437#if defined (OBJ_MAYBE_AOUT) || defined (OBJ_AOUT)
4c63da97 13438 case bfd_target_aout_flavour:
47926f60 13439 return AOUT_TARGET_FORMAT;
4c63da97 13440#endif
9384f2ff
AM
13441#if defined (OBJ_MAYBE_COFF) || defined (OBJ_COFF)
13442# if defined (TE_PE) || defined (TE_PEP)
13443 case bfd_target_coff_flavour:
167ad85b
TG
13444 if (flag_code == CODE_64BIT)
13445 return use_big_obj ? "pe-bigobj-x86-64" : "pe-x86-64";
13446 else
13447 return "pe-i386";
9384f2ff 13448# elif defined (TE_GO32)
0561d57c
JK
13449 case bfd_target_coff_flavour:
13450 return "coff-go32";
9384f2ff 13451# else
252b5132
RH
13452 case bfd_target_coff_flavour:
13453 return "coff-i386";
9384f2ff 13454# endif
4c63da97 13455#endif
3e73aa7c 13456#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
252b5132 13457 case bfd_target_elf_flavour:
3e73aa7c 13458 {
351f65ca
L
13459 const char *format;
13460
13461 switch (x86_elf_abi)
4fa24527 13462 {
351f65ca
L
13463 default:
13464 format = ELF_TARGET_FORMAT;
e379e5f3
L
13465#ifndef TE_SOLARIS
13466 tls_get_addr = "___tls_get_addr";
13467#endif
351f65ca 13468 break;
7f56bc95 13469 case X86_64_ABI:
351f65ca 13470 use_rela_relocations = 1;
4fa24527 13471 object_64bit = 1;
e379e5f3
L
13472#ifndef TE_SOLARIS
13473 tls_get_addr = "__tls_get_addr";
13474#endif
351f65ca
L
13475 format = ELF_TARGET_FORMAT64;
13476 break;
7f56bc95 13477 case X86_64_X32_ABI:
4fa24527 13478 use_rela_relocations = 1;
351f65ca 13479 object_64bit = 1;
e379e5f3
L
13480#ifndef TE_SOLARIS
13481 tls_get_addr = "__tls_get_addr";
13482#endif
862be3fb 13483 disallow_64bit_reloc = 1;
351f65ca
L
13484 format = ELF_TARGET_FORMAT32;
13485 break;
4fa24527 13486 }
3632d14b 13487 if (cpu_arch_isa == PROCESSOR_L1OM)
8a9036a4 13488 {
7f56bc95 13489 if (x86_elf_abi != X86_64_ABI)
8a9036a4
L
13490 as_fatal (_("Intel L1OM is 64bit only"));
13491 return ELF_TARGET_L1OM_FORMAT;
13492 }
b49f93f6 13493 else if (cpu_arch_isa == PROCESSOR_K1OM)
7a9068fe
L
13494 {
13495 if (x86_elf_abi != X86_64_ABI)
13496 as_fatal (_("Intel K1OM is 64bit only"));
13497 return ELF_TARGET_K1OM_FORMAT;
13498 }
81486035
L
13499 else if (cpu_arch_isa == PROCESSOR_IAMCU)
13500 {
13501 if (x86_elf_abi != I386_ABI)
13502 as_fatal (_("Intel MCU is 32bit only"));
13503 return ELF_TARGET_IAMCU_FORMAT;
13504 }
8a9036a4 13505 else
351f65ca 13506 return format;
3e73aa7c 13507 }
e57f8c65
TG
13508#endif
13509#if defined (OBJ_MACH_O)
13510 case bfd_target_mach_o_flavour:
d382c579
TG
13511 if (flag_code == CODE_64BIT)
13512 {
13513 use_rela_relocations = 1;
13514 object_64bit = 1;
13515 return "mach-o-x86-64";
13516 }
13517 else
13518 return "mach-o-i386";
4c63da97 13519#endif
252b5132
RH
13520 default:
13521 abort ();
13522 return NULL;
13523 }
13524}
13525
47926f60 13526#endif /* OBJ_MAYBE_ more than one */
252b5132 13527\f
252b5132 13528symbolS *
7016a5d5 13529md_undefined_symbol (char *name)
252b5132 13530{
18dc2407
ILT
13531 if (name[0] == GLOBAL_OFFSET_TABLE_NAME[0]
13532 && name[1] == GLOBAL_OFFSET_TABLE_NAME[1]
13533 && name[2] == GLOBAL_OFFSET_TABLE_NAME[2]
13534 && strcmp (name, GLOBAL_OFFSET_TABLE_NAME) == 0)
24eab124
AM
13535 {
13536 if (!GOT_symbol)
13537 {
13538 if (symbol_find (name))
13539 as_bad (_("GOT already in symbol table"));
13540 GOT_symbol = symbol_new (name, undefined_section,
13541 (valueT) 0, &zero_address_frag);
13542 };
13543 return GOT_symbol;
13544 }
252b5132
RH
13545 return 0;
13546}
13547
13548/* Round up a section size to the appropriate boundary. */
47926f60 13549
252b5132 13550valueT
7016a5d5 13551md_section_align (segT segment ATTRIBUTE_UNUSED, valueT size)
252b5132 13552{
4c63da97
AM
13553#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
13554 if (OUTPUT_FLAVOR == bfd_target_aout_flavour)
13555 {
13556 /* For a.out, force the section size to be aligned. If we don't do
13557 this, BFD will align it for us, but it will not write out the
13558 final bytes of the section. This may be a bug in BFD, but it is
13559 easier to fix it here since that is how the other a.out targets
13560 work. */
13561 int align;
13562
fd361982 13563 align = bfd_section_alignment (segment);
8d3842cd 13564 size = ((size + (1 << align) - 1) & (-((valueT) 1 << align)));
4c63da97 13565 }
252b5132
RH
13566#endif
13567
13568 return size;
13569}
13570
13571/* On the i386, PC-relative offsets are relative to the start of the
13572 next instruction. That is, the address of the offset, plus its
13573 size, since the offset is always the last part of the insn. */
13574
13575long
e3bb37b5 13576md_pcrel_from (fixS *fixP)
252b5132
RH
13577{
13578 return fixP->fx_size + fixP->fx_where + fixP->fx_frag->fr_address;
13579}
13580
13581#ifndef I386COFF
13582
13583static void
e3bb37b5 13584s_bss (int ignore ATTRIBUTE_UNUSED)
252b5132 13585{
29b0f896 13586 int temp;
252b5132 13587
8a75718c
JB
13588#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
13589 if (IS_ELF)
13590 obj_elf_section_change_hook ();
13591#endif
252b5132
RH
13592 temp = get_absolute_expression ();
13593 subseg_set (bss_section, (subsegT) temp);
13594 demand_empty_rest_of_line ();
13595}
13596
13597#endif
13598
e379e5f3
L
13599/* Remember constant directive. */
13600
13601void
13602i386_cons_align (int ignore ATTRIBUTE_UNUSED)
13603{
13604 if (last_insn.kind != last_insn_directive
13605 && (bfd_section_flags (now_seg) & SEC_CODE))
13606 {
13607 last_insn.seg = now_seg;
13608 last_insn.kind = last_insn_directive;
13609 last_insn.name = "constant directive";
13610 last_insn.file = as_where (&last_insn.line);
ae531041
L
13611 if (lfence_before_ret != lfence_before_ret_none)
13612 {
13613 if (lfence_before_indirect_branch != lfence_branch_none)
13614 as_warn (_("constant directive skips -mlfence-before-ret "
13615 "and -mlfence-before-indirect-branch"));
13616 else
13617 as_warn (_("constant directive skips -mlfence-before-ret"));
13618 }
13619 else if (lfence_before_indirect_branch != lfence_branch_none)
13620 as_warn (_("constant directive skips -mlfence-before-indirect-branch"));
e379e5f3
L
13621 }
13622}
13623
252b5132 13624void
e3bb37b5 13625i386_validate_fix (fixS *fixp)
252b5132 13626{
02a86693 13627 if (fixp->fx_subsy)
252b5132 13628 {
02a86693 13629 if (fixp->fx_subsy == GOT_symbol)
23df1078 13630 {
02a86693
L
13631 if (fixp->fx_r_type == BFD_RELOC_32_PCREL)
13632 {
13633 if (!object_64bit)
13634 abort ();
13635#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
13636 if (fixp->fx_tcbit2)
56ceb5b5
L
13637 fixp->fx_r_type = (fixp->fx_tcbit
13638 ? BFD_RELOC_X86_64_REX_GOTPCRELX
13639 : BFD_RELOC_X86_64_GOTPCRELX);
02a86693
L
13640 else
13641#endif
13642 fixp->fx_r_type = BFD_RELOC_X86_64_GOTPCREL;
13643 }
d6ab8113 13644 else
02a86693
L
13645 {
13646 if (!object_64bit)
13647 fixp->fx_r_type = BFD_RELOC_386_GOTOFF;
13648 else
13649 fixp->fx_r_type = BFD_RELOC_X86_64_GOTOFF64;
13650 }
13651 fixp->fx_subsy = 0;
23df1078 13652 }
252b5132 13653 }
02a86693
L
13654#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
13655 else if (!object_64bit)
13656 {
13657 if (fixp->fx_r_type == BFD_RELOC_386_GOT32
13658 && fixp->fx_tcbit2)
13659 fixp->fx_r_type = BFD_RELOC_386_GOT32X;
13660 }
13661#endif
252b5132
RH
13662}
13663
252b5132 13664arelent *
7016a5d5 13665tc_gen_reloc (asection *section ATTRIBUTE_UNUSED, fixS *fixp)
252b5132
RH
13666{
13667 arelent *rel;
13668 bfd_reloc_code_real_type code;
13669
13670 switch (fixp->fx_r_type)
13671 {
8ce3d284 13672#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8fd4256d
L
13673 case BFD_RELOC_SIZE32:
13674 case BFD_RELOC_SIZE64:
13675 if (S_IS_DEFINED (fixp->fx_addsy)
13676 && !S_IS_EXTERNAL (fixp->fx_addsy))
13677 {
13678 /* Resolve size relocation against local symbol to size of
13679 the symbol plus addend. */
13680 valueT value = S_GET_SIZE (fixp->fx_addsy) + fixp->fx_offset;
13681 if (fixp->fx_r_type == BFD_RELOC_SIZE32
13682 && !fits_in_unsigned_long (value))
13683 as_bad_where (fixp->fx_file, fixp->fx_line,
13684 _("symbol size computation overflow"));
13685 fixp->fx_addsy = NULL;
13686 fixp->fx_subsy = NULL;
13687 md_apply_fix (fixp, (valueT *) &value, NULL);
13688 return NULL;
13689 }
8ce3d284 13690#endif
1a0670f3 13691 /* Fall through. */
8fd4256d 13692
3e73aa7c
JH
13693 case BFD_RELOC_X86_64_PLT32:
13694 case BFD_RELOC_X86_64_GOT32:
13695 case BFD_RELOC_X86_64_GOTPCREL:
56ceb5b5
L
13696 case BFD_RELOC_X86_64_GOTPCRELX:
13697 case BFD_RELOC_X86_64_REX_GOTPCRELX:
252b5132
RH
13698 case BFD_RELOC_386_PLT32:
13699 case BFD_RELOC_386_GOT32:
02a86693 13700 case BFD_RELOC_386_GOT32X:
252b5132
RH
13701 case BFD_RELOC_386_GOTOFF:
13702 case BFD_RELOC_386_GOTPC:
13ae64f3
JJ
13703 case BFD_RELOC_386_TLS_GD:
13704 case BFD_RELOC_386_TLS_LDM:
13705 case BFD_RELOC_386_TLS_LDO_32:
13706 case BFD_RELOC_386_TLS_IE_32:
37e55690
JJ
13707 case BFD_RELOC_386_TLS_IE:
13708 case BFD_RELOC_386_TLS_GOTIE:
13ae64f3
JJ
13709 case BFD_RELOC_386_TLS_LE_32:
13710 case BFD_RELOC_386_TLS_LE:
67a4f2b7
AO
13711 case BFD_RELOC_386_TLS_GOTDESC:
13712 case BFD_RELOC_386_TLS_DESC_CALL:
bffbf940
JJ
13713 case BFD_RELOC_X86_64_TLSGD:
13714 case BFD_RELOC_X86_64_TLSLD:
13715 case BFD_RELOC_X86_64_DTPOFF32:
d6ab8113 13716 case BFD_RELOC_X86_64_DTPOFF64:
bffbf940
JJ
13717 case BFD_RELOC_X86_64_GOTTPOFF:
13718 case BFD_RELOC_X86_64_TPOFF32:
d6ab8113
JB
13719 case BFD_RELOC_X86_64_TPOFF64:
13720 case BFD_RELOC_X86_64_GOTOFF64:
13721 case BFD_RELOC_X86_64_GOTPC32:
7b81dfbb
AJ
13722 case BFD_RELOC_X86_64_GOT64:
13723 case BFD_RELOC_X86_64_GOTPCREL64:
13724 case BFD_RELOC_X86_64_GOTPC64:
13725 case BFD_RELOC_X86_64_GOTPLT64:
13726 case BFD_RELOC_X86_64_PLTOFF64:
67a4f2b7
AO
13727 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
13728 case BFD_RELOC_X86_64_TLSDESC_CALL:
252b5132
RH
13729 case BFD_RELOC_RVA:
13730 case BFD_RELOC_VTABLE_ENTRY:
13731 case BFD_RELOC_VTABLE_INHERIT:
6482c264
NC
13732#ifdef TE_PE
13733 case BFD_RELOC_32_SECREL:
13734#endif
252b5132
RH
13735 code = fixp->fx_r_type;
13736 break;
dbbaec26
L
13737 case BFD_RELOC_X86_64_32S:
13738 if (!fixp->fx_pcrel)
13739 {
13740 /* Don't turn BFD_RELOC_X86_64_32S into BFD_RELOC_32. */
13741 code = fixp->fx_r_type;
13742 break;
13743 }
1a0670f3 13744 /* Fall through. */
252b5132 13745 default:
93382f6d 13746 if (fixp->fx_pcrel)
252b5132 13747 {
93382f6d
AM
13748 switch (fixp->fx_size)
13749 {
13750 default:
b091f402
AM
13751 as_bad_where (fixp->fx_file, fixp->fx_line,
13752 _("can not do %d byte pc-relative relocation"),
13753 fixp->fx_size);
93382f6d
AM
13754 code = BFD_RELOC_32_PCREL;
13755 break;
13756 case 1: code = BFD_RELOC_8_PCREL; break;
13757 case 2: code = BFD_RELOC_16_PCREL; break;
d258b828 13758 case 4: code = BFD_RELOC_32_PCREL; break;
d6ab8113
JB
13759#ifdef BFD64
13760 case 8: code = BFD_RELOC_64_PCREL; break;
13761#endif
93382f6d
AM
13762 }
13763 }
13764 else
13765 {
13766 switch (fixp->fx_size)
13767 {
13768 default:
b091f402
AM
13769 as_bad_where (fixp->fx_file, fixp->fx_line,
13770 _("can not do %d byte relocation"),
13771 fixp->fx_size);
93382f6d
AM
13772 code = BFD_RELOC_32;
13773 break;
13774 case 1: code = BFD_RELOC_8; break;
13775 case 2: code = BFD_RELOC_16; break;
13776 case 4: code = BFD_RELOC_32; break;
937149dd 13777#ifdef BFD64
3e73aa7c 13778 case 8: code = BFD_RELOC_64; break;
937149dd 13779#endif
93382f6d 13780 }
252b5132
RH
13781 }
13782 break;
13783 }
252b5132 13784
d182319b
JB
13785 if ((code == BFD_RELOC_32
13786 || code == BFD_RELOC_32_PCREL
13787 || code == BFD_RELOC_X86_64_32S)
252b5132
RH
13788 && GOT_symbol
13789 && fixp->fx_addsy == GOT_symbol)
3e73aa7c 13790 {
4fa24527 13791 if (!object_64bit)
d6ab8113
JB
13792 code = BFD_RELOC_386_GOTPC;
13793 else
13794 code = BFD_RELOC_X86_64_GOTPC32;
3e73aa7c 13795 }
7b81dfbb
AJ
13796 if ((code == BFD_RELOC_64 || code == BFD_RELOC_64_PCREL)
13797 && GOT_symbol
13798 && fixp->fx_addsy == GOT_symbol)
13799 {
13800 code = BFD_RELOC_X86_64_GOTPC64;
13801 }
252b5132 13802
add39d23
TS
13803 rel = XNEW (arelent);
13804 rel->sym_ptr_ptr = XNEW (asymbol *);
49309057 13805 *rel->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
252b5132
RH
13806
13807 rel->address = fixp->fx_frag->fr_address + fixp->fx_where;
c87db184 13808
3e73aa7c
JH
13809 if (!use_rela_relocations)
13810 {
13811 /* HACK: Since i386 ELF uses Rel instead of Rela, encode the
13812 vtable entry to be used in the relocation's section offset. */
13813 if (fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
13814 rel->address = fixp->fx_offset;
fbeb56a4
DK
13815#if defined (OBJ_COFF) && defined (TE_PE)
13816 else if (fixp->fx_addsy && S_IS_WEAK (fixp->fx_addsy))
13817 rel->addend = fixp->fx_addnumber - (S_GET_VALUE (fixp->fx_addsy) * 2);
13818 else
13819#endif
c6682705 13820 rel->addend = 0;
3e73aa7c
JH
13821 }
13822 /* Use the rela in 64bit mode. */
252b5132 13823 else
3e73aa7c 13824 {
862be3fb
L
13825 if (disallow_64bit_reloc)
13826 switch (code)
13827 {
862be3fb
L
13828 case BFD_RELOC_X86_64_DTPOFF64:
13829 case BFD_RELOC_X86_64_TPOFF64:
13830 case BFD_RELOC_64_PCREL:
13831 case BFD_RELOC_X86_64_GOTOFF64:
13832 case BFD_RELOC_X86_64_GOT64:
13833 case BFD_RELOC_X86_64_GOTPCREL64:
13834 case BFD_RELOC_X86_64_GOTPC64:
13835 case BFD_RELOC_X86_64_GOTPLT64:
13836 case BFD_RELOC_X86_64_PLTOFF64:
13837 as_bad_where (fixp->fx_file, fixp->fx_line,
13838 _("cannot represent relocation type %s in x32 mode"),
13839 bfd_get_reloc_code_name (code));
13840 break;
13841 default:
13842 break;
13843 }
13844
062cd5e7
AS
13845 if (!fixp->fx_pcrel)
13846 rel->addend = fixp->fx_offset;
13847 else
13848 switch (code)
13849 {
13850 case BFD_RELOC_X86_64_PLT32:
13851 case BFD_RELOC_X86_64_GOT32:
13852 case BFD_RELOC_X86_64_GOTPCREL:
56ceb5b5
L
13853 case BFD_RELOC_X86_64_GOTPCRELX:
13854 case BFD_RELOC_X86_64_REX_GOTPCRELX:
bffbf940
JJ
13855 case BFD_RELOC_X86_64_TLSGD:
13856 case BFD_RELOC_X86_64_TLSLD:
13857 case BFD_RELOC_X86_64_GOTTPOFF:
67a4f2b7
AO
13858 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
13859 case BFD_RELOC_X86_64_TLSDESC_CALL:
062cd5e7
AS
13860 rel->addend = fixp->fx_offset - fixp->fx_size;
13861 break;
13862 default:
13863 rel->addend = (section->vma
13864 - fixp->fx_size
13865 + fixp->fx_addnumber
13866 + md_pcrel_from (fixp));
13867 break;
13868 }
3e73aa7c
JH
13869 }
13870
252b5132
RH
13871 rel->howto = bfd_reloc_type_lookup (stdoutput, code);
13872 if (rel->howto == NULL)
13873 {
13874 as_bad_where (fixp->fx_file, fixp->fx_line,
d0b47220 13875 _("cannot represent relocation type %s"),
252b5132
RH
13876 bfd_get_reloc_code_name (code));
13877 /* Set howto to a garbage value so that we can keep going. */
13878 rel->howto = bfd_reloc_type_lookup (stdoutput, BFD_RELOC_32);
9c2799c2 13879 gas_assert (rel->howto != NULL);
252b5132
RH
13880 }
13881
13882 return rel;
13883}
13884
ee86248c 13885#include "tc-i386-intel.c"
54cfded0 13886
a60de03c
JB
13887void
13888tc_x86_parse_to_dw2regnum (expressionS *exp)
54cfded0 13889{
a60de03c
JB
13890 int saved_naked_reg;
13891 char saved_register_dot;
54cfded0 13892
a60de03c
JB
13893 saved_naked_reg = allow_naked_reg;
13894 allow_naked_reg = 1;
13895 saved_register_dot = register_chars['.'];
13896 register_chars['.'] = '.';
13897 allow_pseudo_reg = 1;
13898 expression_and_evaluate (exp);
13899 allow_pseudo_reg = 0;
13900 register_chars['.'] = saved_register_dot;
13901 allow_naked_reg = saved_naked_reg;
13902
e96d56a1 13903 if (exp->X_op == O_register && exp->X_add_number >= 0)
54cfded0 13904 {
a60de03c
JB
13905 if ((addressT) exp->X_add_number < i386_regtab_size)
13906 {
13907 exp->X_op = O_constant;
13908 exp->X_add_number = i386_regtab[exp->X_add_number]
13909 .dw2_regnum[flag_code >> 1];
13910 }
13911 else
13912 exp->X_op = O_illegal;
54cfded0 13913 }
54cfded0
AM
13914}
13915
13916void
13917tc_x86_frame_initial_instructions (void)
13918{
a60de03c
JB
13919 static unsigned int sp_regno[2];
13920
13921 if (!sp_regno[flag_code >> 1])
13922 {
13923 char *saved_input = input_line_pointer;
13924 char sp[][4] = {"esp", "rsp"};
13925 expressionS exp;
a4447b93 13926
a60de03c
JB
13927 input_line_pointer = sp[flag_code >> 1];
13928 tc_x86_parse_to_dw2regnum (&exp);
9c2799c2 13929 gas_assert (exp.X_op == O_constant);
a60de03c
JB
13930 sp_regno[flag_code >> 1] = exp.X_add_number;
13931 input_line_pointer = saved_input;
13932 }
a4447b93 13933
61ff971f
L
13934 cfi_add_CFA_def_cfa (sp_regno[flag_code >> 1], -x86_cie_data_alignment);
13935 cfi_add_CFA_offset (x86_dwarf2_return_column, x86_cie_data_alignment);
54cfded0 13936}
d2b2c203 13937
d7921315
L
13938int
13939x86_dwarf2_addr_size (void)
13940{
13941#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
13942 if (x86_elf_abi == X86_64_X32_ABI)
13943 return 4;
13944#endif
13945 return bfd_arch_bits_per_address (stdoutput) / 8;
13946}
13947
d2b2c203
DJ
13948int
13949i386_elf_section_type (const char *str, size_t len)
13950{
13951 if (flag_code == CODE_64BIT
13952 && len == sizeof ("unwind") - 1
13953 && strncmp (str, "unwind", 6) == 0)
13954 return SHT_X86_64_UNWIND;
13955
13956 return -1;
13957}
bb41ade5 13958
ad5fec3b
EB
13959#ifdef TE_SOLARIS
13960void
13961i386_solaris_fix_up_eh_frame (segT sec)
13962{
13963 if (flag_code == CODE_64BIT)
13964 elf_section_type (sec) = SHT_X86_64_UNWIND;
13965}
13966#endif
13967
bb41ade5
AM
13968#ifdef TE_PE
13969void
13970tc_pe_dwarf2_emit_offset (symbolS *symbol, unsigned int size)
13971{
91d6fa6a 13972 expressionS exp;
bb41ade5 13973
91d6fa6a
NC
13974 exp.X_op = O_secrel;
13975 exp.X_add_symbol = symbol;
13976 exp.X_add_number = 0;
13977 emit_expr (&exp, size);
bb41ade5
AM
13978}
13979#endif
3b22753a
L
13980
13981#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
13982/* For ELF on x86-64, add support for SHF_X86_64_LARGE. */
13983
01e1a5bc 13984bfd_vma
6d4af3c2 13985x86_64_section_letter (int letter, const char **ptr_msg)
3b22753a
L
13986{
13987 if (flag_code == CODE_64BIT)
13988 {
13989 if (letter == 'l')
13990 return SHF_X86_64_LARGE;
13991
8f3bae45 13992 *ptr_msg = _("bad .section directive: want a,l,w,x,M,S,G,T in string");
64e74474 13993 }
3b22753a 13994 else
8f3bae45 13995 *ptr_msg = _("bad .section directive: want a,w,x,M,S,G,T in string");
3b22753a
L
13996 return -1;
13997}
13998
01e1a5bc 13999bfd_vma
3b22753a
L
14000x86_64_section_word (char *str, size_t len)
14001{
8620418b 14002 if (len == 5 && flag_code == CODE_64BIT && CONST_STRNEQ (str, "large"))
3b22753a
L
14003 return SHF_X86_64_LARGE;
14004
14005 return -1;
14006}
14007
14008static void
14009handle_large_common (int small ATTRIBUTE_UNUSED)
14010{
14011 if (flag_code != CODE_64BIT)
14012 {
14013 s_comm_internal (0, elf_common_parse);
14014 as_warn (_(".largecomm supported only in 64bit mode, producing .comm"));
14015 }
14016 else
14017 {
14018 static segT lbss_section;
14019 asection *saved_com_section_ptr = elf_com_section_ptr;
14020 asection *saved_bss_section = bss_section;
14021
14022 if (lbss_section == NULL)
14023 {
14024 flagword applicable;
14025 segT seg = now_seg;
14026 subsegT subseg = now_subseg;
14027
14028 /* The .lbss section is for local .largecomm symbols. */
14029 lbss_section = subseg_new (".lbss", 0);
14030 applicable = bfd_applicable_section_flags (stdoutput);
fd361982 14031 bfd_set_section_flags (lbss_section, applicable & SEC_ALLOC);
3b22753a
L
14032 seg_info (lbss_section)->bss = 1;
14033
14034 subseg_set (seg, subseg);
14035 }
14036
14037 elf_com_section_ptr = &_bfd_elf_large_com_section;
14038 bss_section = lbss_section;
14039
14040 s_comm_internal (0, elf_common_parse);
14041
14042 elf_com_section_ptr = saved_com_section_ptr;
14043 bss_section = saved_bss_section;
14044 }
14045}
14046#endif /* OBJ_ELF || OBJ_MAYBE_ELF */
This page took 2.399493 seconds and 4 git commands to generate.