* dwarf_reader.h (class Sized_dwarf_line_info): Add
[deliverable/binutils-gdb.git] / gas / config / tc-mips.c
CommitLineData
252b5132 1/* tc-mips.c -- assemble code for a MIPS chip.
81912461 2 Copyright 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000, 2001, 2002,
c67a084a
NC
3 2003, 2004, 2005, 2006, 2007, 2008, 2009, 2010
4 Free Software Foundation, Inc.
252b5132
RH
5 Contributed by the OSF and Ralph Campbell.
6 Written by Keith Knowles and Ralph Campbell, working independently.
7 Modified for ECOFF and R4000 support by Ian Lance Taylor of Cygnus
8 Support.
9
10 This file is part of GAS.
11
12 GAS is free software; you can redistribute it and/or modify
13 it under the terms of the GNU General Public License as published by
ec2655a6 14 the Free Software Foundation; either version 3, or (at your option)
252b5132
RH
15 any later version.
16
17 GAS is distributed in the hope that it will be useful,
18 but WITHOUT ANY WARRANTY; without even the implied warranty of
19 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 GNU General Public License for more details.
21
22 You should have received a copy of the GNU General Public License
23 along with GAS; see the file COPYING. If not, write to the Free
4b4da160
NC
24 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
25 02110-1301, USA. */
252b5132
RH
26
27#include "as.h"
28#include "config.h"
29#include "subsegs.h"
3882b010 30#include "safe-ctype.h"
252b5132 31
252b5132
RH
32#include "opcode/mips.h"
33#include "itbl-ops.h"
c5dd6aab 34#include "dwarf2dbg.h"
5862107c 35#include "dw2gencfi.h"
252b5132
RH
36
37#ifdef DEBUG
38#define DBG(x) printf x
39#else
40#define DBG(x)
41#endif
42
43#ifdef OBJ_MAYBE_ELF
44/* Clean up namespace so we can include obj-elf.h too. */
17a2f251
TS
45static int mips_output_flavor (void);
46static int mips_output_flavor (void) { return OUTPUT_FLAVOR; }
252b5132
RH
47#undef OBJ_PROCESS_STAB
48#undef OUTPUT_FLAVOR
49#undef S_GET_ALIGN
50#undef S_GET_SIZE
51#undef S_SET_ALIGN
52#undef S_SET_SIZE
252b5132
RH
53#undef obj_frob_file
54#undef obj_frob_file_after_relocs
55#undef obj_frob_symbol
56#undef obj_pop_insert
57#undef obj_sec_sym_ok_for_reloc
58#undef OBJ_COPY_SYMBOL_ATTRIBUTES
59
60#include "obj-elf.h"
61/* Fix any of them that we actually care about. */
62#undef OUTPUT_FLAVOR
63#define OUTPUT_FLAVOR mips_output_flavor()
64#endif
65
66#if defined (OBJ_ELF)
67#include "elf/mips.h"
68#endif
69
70#ifndef ECOFF_DEBUGGING
71#define NO_ECOFF_DEBUGGING
72#define ECOFF_DEBUGGING 0
73#endif
74
ecb4347a
DJ
75int mips_flag_mdebug = -1;
76
dcd410fe
RO
77/* Control generation of .pdr sections. Off by default on IRIX: the native
78 linker doesn't know about and discards them, but relocations against them
79 remain, leading to rld crashes. */
80#ifdef TE_IRIX
81int mips_flag_pdr = FALSE;
82#else
83int mips_flag_pdr = TRUE;
84#endif
85
252b5132
RH
86#include "ecoff.h"
87
88#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
89static char *mips_regmask_frag;
90#endif
91
85b51719 92#define ZERO 0
741fe287 93#define ATREG 1
252b5132
RH
94#define TREG 24
95#define PIC_CALL_REG 25
96#define KT0 26
97#define KT1 27
98#define GP 28
99#define SP 29
100#define FP 30
101#define RA 31
102
103#define ILLEGAL_REG (32)
104
741fe287
MR
105#define AT mips_opts.at
106
252b5132
RH
107/* Allow override of standard little-endian ECOFF format. */
108
109#ifndef ECOFF_LITTLE_FORMAT
110#define ECOFF_LITTLE_FORMAT "ecoff-littlemips"
111#endif
112
113extern int target_big_endian;
114
252b5132 115/* The name of the readonly data section. */
4d0d148d 116#define RDATA_SECTION_NAME (OUTPUT_FLAVOR == bfd_target_ecoff_flavour \
252b5132 117 ? ".rdata" \
056350c6
NC
118 : OUTPUT_FLAVOR == bfd_target_coff_flavour \
119 ? ".rdata" \
252b5132
RH
120 : OUTPUT_FLAVOR == bfd_target_elf_flavour \
121 ? ".rodata" \
122 : (abort (), ""))
123
47e39b9d
RS
124/* Information about an instruction, including its format, operands
125 and fixups. */
126struct mips_cl_insn
127{
128 /* The opcode's entry in mips_opcodes or mips16_opcodes. */
129 const struct mips_opcode *insn_mo;
130
131 /* True if this is a mips16 instruction and if we want the extended
132 form of INSN_MO. */
133 bfd_boolean use_extend;
134
135 /* The 16-bit extension instruction to use when USE_EXTEND is true. */
136 unsigned short extend;
137
138 /* The 16-bit or 32-bit bitstring of the instruction itself. This is
139 a copy of INSN_MO->match with the operands filled in. */
140 unsigned long insn_opcode;
141
142 /* The frag that contains the instruction. */
143 struct frag *frag;
144
145 /* The offset into FRAG of the first instruction byte. */
146 long where;
147
148 /* The relocs associated with the instruction, if any. */
149 fixS *fixp[3];
150
a38419a5
RS
151 /* True if this entry cannot be moved from its current position. */
152 unsigned int fixed_p : 1;
47e39b9d 153
708587a4 154 /* True if this instruction occurred in a .set noreorder block. */
47e39b9d
RS
155 unsigned int noreorder_p : 1;
156
2fa15973
RS
157 /* True for mips16 instructions that jump to an absolute address. */
158 unsigned int mips16_absolute_jump_p : 1;
47e39b9d
RS
159};
160
a325df1d
TS
161/* The ABI to use. */
162enum mips_abi_level
163{
164 NO_ABI = 0,
165 O32_ABI,
166 O64_ABI,
167 N32_ABI,
168 N64_ABI,
169 EABI_ABI
170};
171
172/* MIPS ABI we are using for this output file. */
316f5878 173static enum mips_abi_level mips_abi = NO_ABI;
a325df1d 174
143d77c5
EC
175/* Whether or not we have code that can call pic code. */
176int mips_abicalls = FALSE;
177
aa6975fb
ILT
178/* Whether or not we have code which can be put into a shared
179 library. */
180static bfd_boolean mips_in_shared = TRUE;
181
252b5132
RH
182/* This is the set of options which may be modified by the .set
183 pseudo-op. We use a struct so that .set push and .set pop are more
184 reliable. */
185
e972090a
NC
186struct mips_set_options
187{
252b5132
RH
188 /* MIPS ISA (Instruction Set Architecture) level. This is set to -1
189 if it has not been initialized. Changed by `.set mipsN', and the
190 -mipsN command line option, and the default CPU. */
191 int isa;
1f25f5d3
CD
192 /* Enabled Application Specific Extensions (ASEs). These are set to -1
193 if they have not been initialized. Changed by `.set <asename>', by
194 command line options, and based on the default architecture. */
195 int ase_mips3d;
deec1734 196 int ase_mdmx;
e16bfa71 197 int ase_smartmips;
74cd071d 198 int ase_dsp;
8b082fb1 199 int ase_dspr2;
ef2e4d86 200 int ase_mt;
252b5132
RH
201 /* Whether we are assembling for the mips16 processor. 0 if we are
202 not, 1 if we are, and -1 if the value has not been initialized.
203 Changed by `.set mips16' and `.set nomips16', and the -mips16 and
204 -nomips16 command line options, and the default CPU. */
205 int mips16;
206 /* Non-zero if we should not reorder instructions. Changed by `.set
207 reorder' and `.set noreorder'. */
208 int noreorder;
741fe287
MR
209 /* Non-zero if we should not permit the register designated "assembler
210 temporary" to be used in instructions. The value is the register
211 number, normally $at ($1). Changed by `.set at=REG', `.set noat'
212 (same as `.set at=$0') and `.set at' (same as `.set at=$1'). */
213 unsigned int at;
252b5132
RH
214 /* Non-zero if we should warn when a macro instruction expands into
215 more than one machine instruction. Changed by `.set nomacro' and
216 `.set macro'. */
217 int warn_about_macros;
218 /* Non-zero if we should not move instructions. Changed by `.set
219 move', `.set volatile', `.set nomove', and `.set novolatile'. */
220 int nomove;
221 /* Non-zero if we should not optimize branches by moving the target
222 of the branch into the delay slot. Actually, we don't perform
223 this optimization anyhow. Changed by `.set bopt' and `.set
224 nobopt'. */
225 int nobopt;
226 /* Non-zero if we should not autoextend mips16 instructions.
227 Changed by `.set autoextend' and `.set noautoextend'. */
228 int noautoextend;
a325df1d
TS
229 /* Restrict general purpose registers and floating point registers
230 to 32 bit. This is initially determined when -mgp32 or -mfp32
231 is passed but can changed if the assembler code uses .set mipsN. */
232 int gp32;
233 int fp32;
fef14a42
TS
234 /* MIPS architecture (CPU) type. Changed by .set arch=FOO, the -march
235 command line option, and the default CPU. */
236 int arch;
aed1a261
RS
237 /* True if ".set sym32" is in effect. */
238 bfd_boolean sym32;
037b32b9
AN
239 /* True if floating-point operations are not allowed. Changed by .set
240 softfloat or .set hardfloat, by command line options -msoft-float or
241 -mhard-float. The default is false. */
242 bfd_boolean soft_float;
243
244 /* True if only single-precision floating-point operations are allowed.
245 Changed by .set singlefloat or .set doublefloat, command-line options
246 -msingle-float or -mdouble-float. The default is false. */
247 bfd_boolean single_float;
252b5132
RH
248};
249
037b32b9
AN
250/* This is the struct we use to hold the current set of options. Note
251 that we must set the isa field to ISA_UNKNOWN and the ASE fields to
252 -1 to indicate that they have not been initialized. */
253
a325df1d 254/* True if -mgp32 was passed. */
a8e8e863 255static int file_mips_gp32 = -1;
a325df1d
TS
256
257/* True if -mfp32 was passed. */
a8e8e863 258static int file_mips_fp32 = -1;
a325df1d 259
037b32b9
AN
260/* 1 if -msoft-float, 0 if -mhard-float. The default is 0. */
261static int file_mips_soft_float = 0;
262
263/* 1 if -msingle-float, 0 if -mdouble-float. The default is 0. */
264static int file_mips_single_float = 0;
252b5132 265
e972090a
NC
266static struct mips_set_options mips_opts =
267{
037b32b9
AN
268 /* isa */ ISA_UNKNOWN, /* ase_mips3d */ -1, /* ase_mdmx */ -1,
269 /* ase_smartmips */ 0, /* ase_dsp */ -1, /* ase_dspr2 */ -1, /* ase_mt */ -1,
270 /* mips16 */ -1, /* noreorder */ 0, /* at */ ATREG,
271 /* warn_about_macros */ 0, /* nomove */ 0, /* nobopt */ 0,
272 /* noautoextend */ 0, /* gp32 */ 0, /* fp32 */ 0, /* arch */ CPU_UNKNOWN,
273 /* sym32 */ FALSE, /* soft_float */ FALSE, /* single_float */ FALSE
e7af610e 274};
252b5132
RH
275
276/* These variables are filled in with the masks of registers used.
277 The object format code reads them and puts them in the appropriate
278 place. */
279unsigned long mips_gprmask;
280unsigned long mips_cprmask[4];
281
282/* MIPS ISA we are using for this output file. */
e7af610e 283static int file_mips_isa = ISA_UNKNOWN;
252b5132 284
a4672219
TS
285/* True if -mips16 was passed or implied by arguments passed on the
286 command line (e.g., by -march). */
287static int file_ase_mips16;
288
3994f87e
TS
289#define ISA_SUPPORTS_MIPS16E (mips_opts.isa == ISA_MIPS32 \
290 || mips_opts.isa == ISA_MIPS32R2 \
291 || mips_opts.isa == ISA_MIPS64 \
292 || mips_opts.isa == ISA_MIPS64R2)
293
b12dd2e4
CF
294/* True if we want to create R_MIPS_JALR for jalr $25. */
295#ifdef TE_IRIX
1180b5a4 296#define MIPS_JALR_HINT_P(EXPR) HAVE_NEWABI
b12dd2e4 297#else
1180b5a4
RS
298/* As a GNU extension, we use R_MIPS_JALR for o32 too. However,
299 because there's no place for any addend, the only acceptable
300 expression is a bare symbol. */
301#define MIPS_JALR_HINT_P(EXPR) \
302 (!HAVE_IN_PLACE_ADDENDS \
303 || ((EXPR)->X_op == O_symbol && (EXPR)->X_add_number == 0))
b12dd2e4
CF
304#endif
305
1f25f5d3
CD
306/* True if -mips3d was passed or implied by arguments passed on the
307 command line (e.g., by -march). */
308static int file_ase_mips3d;
309
deec1734
CD
310/* True if -mdmx was passed or implied by arguments passed on the
311 command line (e.g., by -march). */
312static int file_ase_mdmx;
313
e16bfa71
TS
314/* True if -msmartmips was passed or implied by arguments passed on the
315 command line (e.g., by -march). */
316static int file_ase_smartmips;
317
ad3fea08
TS
318#define ISA_SUPPORTS_SMARTMIPS (mips_opts.isa == ISA_MIPS32 \
319 || mips_opts.isa == ISA_MIPS32R2)
e16bfa71 320
74cd071d
CF
321/* True if -mdsp was passed or implied by arguments passed on the
322 command line (e.g., by -march). */
323static int file_ase_dsp;
324
ad3fea08
TS
325#define ISA_SUPPORTS_DSP_ASE (mips_opts.isa == ISA_MIPS32R2 \
326 || mips_opts.isa == ISA_MIPS64R2)
327
65263ce3
TS
328#define ISA_SUPPORTS_DSP64_ASE (mips_opts.isa == ISA_MIPS64R2)
329
8b082fb1
TS
330/* True if -mdspr2 was passed or implied by arguments passed on the
331 command line (e.g., by -march). */
332static int file_ase_dspr2;
333
334#define ISA_SUPPORTS_DSPR2_ASE (mips_opts.isa == ISA_MIPS32R2 \
335 || mips_opts.isa == ISA_MIPS64R2)
336
ef2e4d86
CF
337/* True if -mmt was passed or implied by arguments passed on the
338 command line (e.g., by -march). */
339static int file_ase_mt;
340
ad3fea08
TS
341#define ISA_SUPPORTS_MT_ASE (mips_opts.isa == ISA_MIPS32R2 \
342 || mips_opts.isa == ISA_MIPS64R2)
343
ec68c924 344/* The argument of the -march= flag. The architecture we are assembling. */
fef14a42 345static int file_mips_arch = CPU_UNKNOWN;
316f5878 346static const char *mips_arch_string;
ec68c924
EC
347
348/* The argument of the -mtune= flag. The architecture for which we
349 are optimizing. */
350static int mips_tune = CPU_UNKNOWN;
316f5878 351static const char *mips_tune_string;
ec68c924 352
316f5878 353/* True when generating 32-bit code for a 64-bit processor. */
252b5132
RH
354static int mips_32bitmode = 0;
355
316f5878
RS
356/* True if the given ABI requires 32-bit registers. */
357#define ABI_NEEDS_32BIT_REGS(ABI) ((ABI) == O32_ABI)
358
359/* Likewise 64-bit registers. */
707bfff6
TS
360#define ABI_NEEDS_64BIT_REGS(ABI) \
361 ((ABI) == N32_ABI \
362 || (ABI) == N64_ABI \
316f5878
RS
363 || (ABI) == O64_ABI)
364
ad3fea08 365/* Return true if ISA supports 64 bit wide gp registers. */
707bfff6
TS
366#define ISA_HAS_64BIT_REGS(ISA) \
367 ((ISA) == ISA_MIPS3 \
368 || (ISA) == ISA_MIPS4 \
369 || (ISA) == ISA_MIPS5 \
370 || (ISA) == ISA_MIPS64 \
371 || (ISA) == ISA_MIPS64R2)
9ce8a5dd 372
ad3fea08
TS
373/* Return true if ISA supports 64 bit wide float registers. */
374#define ISA_HAS_64BIT_FPRS(ISA) \
375 ((ISA) == ISA_MIPS3 \
376 || (ISA) == ISA_MIPS4 \
377 || (ISA) == ISA_MIPS5 \
378 || (ISA) == ISA_MIPS32R2 \
379 || (ISA) == ISA_MIPS64 \
380 || (ISA) == ISA_MIPS64R2)
381
af7ee8bf
CD
382/* Return true if ISA supports 64-bit right rotate (dror et al.)
383 instructions. */
707bfff6
TS
384#define ISA_HAS_DROR(ISA) \
385 ((ISA) == ISA_MIPS64R2)
af7ee8bf
CD
386
387/* Return true if ISA supports 32-bit right rotate (ror et al.)
388 instructions. */
707bfff6
TS
389#define ISA_HAS_ROR(ISA) \
390 ((ISA) == ISA_MIPS32R2 \
391 || (ISA) == ISA_MIPS64R2 \
392 || mips_opts.ase_smartmips)
393
7455baf8
TS
394/* Return true if ISA supports single-precision floats in odd registers. */
395#define ISA_HAS_ODD_SINGLE_FPR(ISA) \
396 ((ISA) == ISA_MIPS32 \
397 || (ISA) == ISA_MIPS32R2 \
398 || (ISA) == ISA_MIPS64 \
399 || (ISA) == ISA_MIPS64R2)
af7ee8bf 400
ad3fea08
TS
401/* Return true if ISA supports move to/from high part of a 64-bit
402 floating-point register. */
403#define ISA_HAS_MXHC1(ISA) \
404 ((ISA) == ISA_MIPS32R2 \
405 || (ISA) == ISA_MIPS64R2)
406
e013f690 407#define HAVE_32BIT_GPRS \
ad3fea08 408 (mips_opts.gp32 || !ISA_HAS_64BIT_REGS (mips_opts.isa))
ca4e0257 409
e013f690 410#define HAVE_32BIT_FPRS \
ad3fea08 411 (mips_opts.fp32 || !ISA_HAS_64BIT_FPRS (mips_opts.isa))
ca4e0257 412
ad3fea08
TS
413#define HAVE_64BIT_GPRS (!HAVE_32BIT_GPRS)
414#define HAVE_64BIT_FPRS (!HAVE_32BIT_FPRS)
ca4e0257 415
316f5878 416#define HAVE_NEWABI (mips_abi == N32_ABI || mips_abi == N64_ABI)
e013f690 417
316f5878 418#define HAVE_64BIT_OBJECTS (mips_abi == N64_ABI)
e013f690 419
3b91255e
RS
420/* True if relocations are stored in-place. */
421#define HAVE_IN_PLACE_ADDENDS (!HAVE_NEWABI)
422
aed1a261
RS
423/* The ABI-derived address size. */
424#define HAVE_64BIT_ADDRESSES \
425 (HAVE_64BIT_GPRS && (mips_abi == EABI_ABI || mips_abi == N64_ABI))
426#define HAVE_32BIT_ADDRESSES (!HAVE_64BIT_ADDRESSES)
e013f690 427
aed1a261
RS
428/* The size of symbolic constants (i.e., expressions of the form
429 "SYMBOL" or "SYMBOL + OFFSET"). */
430#define HAVE_32BIT_SYMBOLS \
431 (HAVE_32BIT_ADDRESSES || !HAVE_64BIT_OBJECTS || mips_opts.sym32)
432#define HAVE_64BIT_SYMBOLS (!HAVE_32BIT_SYMBOLS)
ca4e0257 433
b7c7d6c1
TS
434/* Addresses are loaded in different ways, depending on the address size
435 in use. The n32 ABI Documentation also mandates the use of additions
436 with overflow checking, but existing implementations don't follow it. */
f899b4b8 437#define ADDRESS_ADD_INSN \
b7c7d6c1 438 (HAVE_32BIT_ADDRESSES ? "addu" : "daddu")
f899b4b8
TS
439
440#define ADDRESS_ADDI_INSN \
b7c7d6c1 441 (HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu")
f899b4b8
TS
442
443#define ADDRESS_LOAD_INSN \
444 (HAVE_32BIT_ADDRESSES ? "lw" : "ld")
445
446#define ADDRESS_STORE_INSN \
447 (HAVE_32BIT_ADDRESSES ? "sw" : "sd")
448
a4672219 449/* Return true if the given CPU supports the MIPS16 ASE. */
3396de36
TS
450#define CPU_HAS_MIPS16(cpu) \
451 (strncmp (TARGET_CPU, "mips16", sizeof ("mips16") - 1) == 0 \
452 || strncmp (TARGET_CANONICAL, "mips-lsi-elf", sizeof ("mips-lsi-elf") - 1) == 0)
a4672219 453
60b63b72
RS
454/* True if CPU has a dror instruction. */
455#define CPU_HAS_DROR(CPU) ((CPU) == CPU_VR5400 || (CPU) == CPU_VR5500)
456
457/* True if CPU has a ror instruction. */
458#define CPU_HAS_ROR(CPU) CPU_HAS_DROR (CPU)
459
dd3cbb7e
NC
460/* True if CPU has seq/sne and seqi/snei instructions. */
461#define CPU_HAS_SEQ(CPU) ((CPU) == CPU_OCTEON)
462
b19e8a9b
AN
463/* True if CPU does not implement the all the coprocessor insns. For these
464 CPUs only those COP insns are accepted that are explicitly marked to be
465 available on the CPU. ISA membership for COP insns is ignored. */
466#define NO_ISA_COP(CPU) ((CPU) == CPU_OCTEON)
467
c8978940
CD
468/* True if mflo and mfhi can be immediately followed by instructions
469 which write to the HI and LO registers.
470
471 According to MIPS specifications, MIPS ISAs I, II, and III need
472 (at least) two instructions between the reads of HI/LO and
473 instructions which write them, and later ISAs do not. Contradicting
474 the MIPS specifications, some MIPS IV processor user manuals (e.g.
475 the UM for the NEC Vr5000) document needing the instructions between
476 HI/LO reads and writes, as well. Therefore, we declare only MIPS32,
477 MIPS64 and later ISAs to have the interlocks, plus any specific
478 earlier-ISA CPUs for which CPU documentation declares that the
479 instructions are really interlocked. */
480#define hilo_interlocks \
481 (mips_opts.isa == ISA_MIPS32 \
482 || mips_opts.isa == ISA_MIPS32R2 \
483 || mips_opts.isa == ISA_MIPS64 \
484 || mips_opts.isa == ISA_MIPS64R2 \
485 || mips_opts.arch == CPU_R4010 \
486 || mips_opts.arch == CPU_R10000 \
487 || mips_opts.arch == CPU_R12000 \
3aa3176b
TS
488 || mips_opts.arch == CPU_R14000 \
489 || mips_opts.arch == CPU_R16000 \
c8978940 490 || mips_opts.arch == CPU_RM7000 \
c8978940
CD
491 || mips_opts.arch == CPU_VR5500 \
492 )
252b5132
RH
493
494/* Whether the processor uses hardware interlocks to protect reads
81912461
ILT
495 from the GPRs after they are loaded from memory, and thus does not
496 require nops to be inserted. This applies to instructions marked
497 INSN_LOAD_MEMORY_DELAY. These nops are only required at MIPS ISA
498 level I. */
252b5132 499#define gpr_interlocks \
e7af610e 500 (mips_opts.isa != ISA_MIPS1 \
fef14a42 501 || mips_opts.arch == CPU_R3900)
252b5132 502
81912461
ILT
503/* Whether the processor uses hardware interlocks to avoid delays
504 required by coprocessor instructions, and thus does not require
505 nops to be inserted. This applies to instructions marked
506 INSN_LOAD_COPROC_DELAY, INSN_COPROC_MOVE_DELAY, and to delays
507 between instructions marked INSN_WRITE_COND_CODE and ones marked
508 INSN_READ_COND_CODE. These nops are only required at MIPS ISA
509 levels I, II, and III. */
bdaaa2e1 510/* Itbl support may require additional care here. */
81912461
ILT
511#define cop_interlocks \
512 ((mips_opts.isa != ISA_MIPS1 \
513 && mips_opts.isa != ISA_MIPS2 \
514 && mips_opts.isa != ISA_MIPS3) \
515 || mips_opts.arch == CPU_R4300 \
81912461
ILT
516 )
517
518/* Whether the processor uses hardware interlocks to protect reads
519 from coprocessor registers after they are loaded from memory, and
520 thus does not require nops to be inserted. This applies to
521 instructions marked INSN_COPROC_MEMORY_DELAY. These nops are only
522 requires at MIPS ISA level I. */
523#define cop_mem_interlocks (mips_opts.isa != ISA_MIPS1)
252b5132 524
6b76fefe
CM
525/* Is this a mfhi or mflo instruction? */
526#define MF_HILO_INSN(PINFO) \
b19e8a9b
AN
527 ((PINFO & INSN_READ_HI) || (PINFO & INSN_READ_LO))
528
529/* Returns true for a (non floating-point) coprocessor instruction. Reading
530 or writing the condition code is only possible on the coprocessors and
531 these insns are not marked with INSN_COP. Thus for these insns use the
a242dc0d 532 condition-code flags. */
b19e8a9b
AN
533#define COP_INSN(PINFO) \
534 (PINFO != INSN_MACRO \
a242dc0d
AN
535 && ((PINFO) & (FP_S | FP_D)) == 0 \
536 && ((PINFO) & (INSN_COP | INSN_READ_COND_CODE | INSN_WRITE_COND_CODE)))
6b76fefe 537
252b5132
RH
538/* MIPS PIC level. */
539
a161fe53 540enum mips_pic_level mips_pic;
252b5132 541
c9914766 542/* 1 if we should generate 32 bit offsets from the $gp register in
252b5132 543 SVR4_PIC mode. Currently has no meaning in other modes. */
c9914766 544static int mips_big_got = 0;
252b5132
RH
545
546/* 1 if trap instructions should used for overflow rather than break
547 instructions. */
c9914766 548static int mips_trap = 0;
252b5132 549
119d663a 550/* 1 if double width floating point constants should not be constructed
b6ff326e 551 by assembling two single width halves into two single width floating
119d663a
NC
552 point registers which just happen to alias the double width destination
553 register. On some architectures this aliasing can be disabled by a bit
d547a75e 554 in the status register, and the setting of this bit cannot be determined
119d663a
NC
555 automatically at assemble time. */
556static int mips_disable_float_construction;
557
252b5132
RH
558/* Non-zero if any .set noreorder directives were used. */
559
560static int mips_any_noreorder;
561
6b76fefe
CM
562/* Non-zero if nops should be inserted when the register referenced in
563 an mfhi/mflo instruction is read in the next two instructions. */
564static int mips_7000_hilo_fix;
565
02ffd3e4 566/* The size of objects in the small data section. */
156c2f8b 567static unsigned int g_switch_value = 8;
252b5132
RH
568/* Whether the -G option was used. */
569static int g_switch_seen = 0;
570
571#define N_RMASK 0xc4
572#define N_VFP 0xd4
573
574/* If we can determine in advance that GP optimization won't be
575 possible, we can skip the relaxation stuff that tries to produce
576 GP-relative references. This makes delay slot optimization work
577 better.
578
579 This function can only provide a guess, but it seems to work for
fba2b7f9
GK
580 gcc output. It needs to guess right for gcc, otherwise gcc
581 will put what it thinks is a GP-relative instruction in a branch
582 delay slot.
252b5132
RH
583
584 I don't know if a fix is needed for the SVR4_PIC mode. I've only
585 fixed it for the non-PIC mode. KR 95/04/07 */
17a2f251 586static int nopic_need_relax (symbolS *, int);
252b5132
RH
587
588/* handle of the OPCODE hash table */
589static struct hash_control *op_hash = NULL;
590
591/* The opcode hash table we use for the mips16. */
592static struct hash_control *mips16_op_hash = NULL;
593
594/* This array holds the chars that always start a comment. If the
595 pre-processor is disabled, these aren't very useful */
596const char comment_chars[] = "#";
597
598/* This array holds the chars that only start a comment at the beginning of
599 a line. If the line seems to have the form '# 123 filename'
600 .line and .file directives will appear in the pre-processed output */
601/* Note that input_file.c hand checks for '#' at the beginning of the
602 first line of the input file. This is because the compiler outputs
bdaaa2e1 603 #NO_APP at the beginning of its output. */
252b5132
RH
604/* Also note that C style comments are always supported. */
605const char line_comment_chars[] = "#";
606
bdaaa2e1 607/* This array holds machine specific line separator characters. */
63a0b638 608const char line_separator_chars[] = ";";
252b5132
RH
609
610/* Chars that can be used to separate mant from exp in floating point nums */
611const char EXP_CHARS[] = "eE";
612
613/* Chars that mean this number is a floating point constant */
614/* As in 0f12.456 */
615/* or 0d1.2345e12 */
616const char FLT_CHARS[] = "rRsSfFdDxXpP";
617
618/* Also be aware that MAXIMUM_NUMBER_OF_CHARS_FOR_FLOAT may have to be
619 changed in read.c . Ideally it shouldn't have to know about it at all,
620 but nothing is ideal around here.
621 */
622
623static char *insn_error;
624
625static int auto_align = 1;
626
627/* When outputting SVR4 PIC code, the assembler needs to know the
628 offset in the stack frame from which to restore the $gp register.
629 This is set by the .cprestore pseudo-op, and saved in this
630 variable. */
631static offsetT mips_cprestore_offset = -1;
632
67c1ffbe 633/* Similar for NewABI PIC code, where $gp is callee-saved. NewABI has some
6478892d 634 more optimizations, it can use a register value instead of a memory-saved
956cd1d6 635 offset and even an other register than $gp as global pointer. */
6478892d
TS
636static offsetT mips_cpreturn_offset = -1;
637static int mips_cpreturn_register = -1;
638static int mips_gp_register = GP;
def2e0dd 639static int mips_gprel_offset = 0;
6478892d 640
7a621144
DJ
641/* Whether mips_cprestore_offset has been set in the current function
642 (or whether it has already been warned about, if not). */
643static int mips_cprestore_valid = 0;
644
252b5132
RH
645/* This is the register which holds the stack frame, as set by the
646 .frame pseudo-op. This is needed to implement .cprestore. */
647static int mips_frame_reg = SP;
648
7a621144
DJ
649/* Whether mips_frame_reg has been set in the current function
650 (or whether it has already been warned about, if not). */
651static int mips_frame_reg_valid = 0;
652
252b5132
RH
653/* To output NOP instructions correctly, we need to keep information
654 about the previous two instructions. */
655
656/* Whether we are optimizing. The default value of 2 means to remove
657 unneeded NOPs and swap branch instructions when possible. A value
658 of 1 means to not swap branches. A value of 0 means to always
659 insert NOPs. */
660static int mips_optimize = 2;
661
662/* Debugging level. -g sets this to 2. -gN sets this to N. -g0 is
663 equivalent to seeing no -g option at all. */
664static int mips_debug = 0;
665
7d8e00cf
RS
666/* The maximum number of NOPs needed to avoid the VR4130 mflo/mfhi errata. */
667#define MAX_VR4130_NOPS 4
668
669/* The maximum number of NOPs needed to fill delay slots. */
670#define MAX_DELAY_NOPS 2
671
672/* The maximum number of NOPs needed for any purpose. */
673#define MAX_NOPS 4
71400594
RS
674
675/* A list of previous instructions, with index 0 being the most recent.
676 We need to look back MAX_NOPS instructions when filling delay slots
677 or working around processor errata. We need to look back one
678 instruction further if we're thinking about using history[0] to
679 fill a branch delay slot. */
680static struct mips_cl_insn history[1 + MAX_NOPS];
252b5132 681
1e915849
RS
682/* Nop instructions used by emit_nop. */
683static struct mips_cl_insn nop_insn, mips16_nop_insn;
684
685/* The appropriate nop for the current mode. */
686#define NOP_INSN (mips_opts.mips16 ? &mips16_nop_insn : &nop_insn)
252b5132 687
252b5132
RH
688/* If this is set, it points to a frag holding nop instructions which
689 were inserted before the start of a noreorder section. If those
690 nops turn out to be unnecessary, the size of the frag can be
691 decreased. */
692static fragS *prev_nop_frag;
693
694/* The number of nop instructions we created in prev_nop_frag. */
695static int prev_nop_frag_holds;
696
697/* The number of nop instructions that we know we need in
bdaaa2e1 698 prev_nop_frag. */
252b5132
RH
699static int prev_nop_frag_required;
700
701/* The number of instructions we've seen since prev_nop_frag. */
702static int prev_nop_frag_since;
703
704/* For ECOFF and ELF, relocations against symbols are done in two
705 parts, with a HI relocation and a LO relocation. Each relocation
706 has only 16 bits of space to store an addend. This means that in
707 order for the linker to handle carries correctly, it must be able
708 to locate both the HI and the LO relocation. This means that the
709 relocations must appear in order in the relocation table.
710
711 In order to implement this, we keep track of each unmatched HI
712 relocation. We then sort them so that they immediately precede the
bdaaa2e1 713 corresponding LO relocation. */
252b5132 714
e972090a
NC
715struct mips_hi_fixup
716{
252b5132
RH
717 /* Next HI fixup. */
718 struct mips_hi_fixup *next;
719 /* This fixup. */
720 fixS *fixp;
721 /* The section this fixup is in. */
722 segT seg;
723};
724
725/* The list of unmatched HI relocs. */
726
727static struct mips_hi_fixup *mips_hi_fixup_list;
728
64bdfcaf
RS
729/* The frag containing the last explicit relocation operator.
730 Null if explicit relocations have not been used. */
731
732static fragS *prev_reloc_op_frag;
733
252b5132
RH
734/* Map normal MIPS register numbers to mips16 register numbers. */
735
736#define X ILLEGAL_REG
e972090a
NC
737static const int mips32_to_16_reg_map[] =
738{
252b5132
RH
739 X, X, 2, 3, 4, 5, 6, 7,
740 X, X, X, X, X, X, X, X,
741 0, 1, X, X, X, X, X, X,
742 X, X, X, X, X, X, X, X
743};
744#undef X
745
746/* Map mips16 register numbers to normal MIPS register numbers. */
747
e972090a
NC
748static const unsigned int mips16_to_32_reg_map[] =
749{
252b5132
RH
750 16, 17, 2, 3, 4, 5, 6, 7
751};
60b63b72 752
71400594
RS
753/* Classifies the kind of instructions we're interested in when
754 implementing -mfix-vr4120. */
c67a084a
NC
755enum fix_vr4120_class
756{
71400594
RS
757 FIX_VR4120_MACC,
758 FIX_VR4120_DMACC,
759 FIX_VR4120_MULT,
760 FIX_VR4120_DMULT,
761 FIX_VR4120_DIV,
762 FIX_VR4120_MTHILO,
763 NUM_FIX_VR4120_CLASSES
764};
765
c67a084a
NC
766/* ...likewise -mfix-loongson2f-jump. */
767static bfd_boolean mips_fix_loongson2f_jump;
768
769/* ...likewise -mfix-loongson2f-nop. */
770static bfd_boolean mips_fix_loongson2f_nop;
771
772/* True if -mfix-loongson2f-nop or -mfix-loongson2f-jump passed. */
773static bfd_boolean mips_fix_loongson2f;
774
71400594
RS
775/* Given two FIX_VR4120_* values X and Y, bit Y of element X is set if
776 there must be at least one other instruction between an instruction
777 of type X and an instruction of type Y. */
778static unsigned int vr4120_conflicts[NUM_FIX_VR4120_CLASSES];
779
780/* True if -mfix-vr4120 is in force. */
d766e8ec 781static int mips_fix_vr4120;
4a6a3df4 782
7d8e00cf
RS
783/* ...likewise -mfix-vr4130. */
784static int mips_fix_vr4130;
785
6a32d874
CM
786/* ...likewise -mfix-24k. */
787static int mips_fix_24k;
788
d954098f
DD
789/* ...likewise -mfix-cn63xxp1 */
790static bfd_boolean mips_fix_cn63xxp1;
791
4a6a3df4
AO
792/* We don't relax branches by default, since this causes us to expand
793 `la .l2 - .l1' if there's a branch between .l1 and .l2, because we
794 fail to compute the offset before expanding the macro to the most
795 efficient expansion. */
796
797static int mips_relax_branch;
252b5132 798\f
4d7206a2
RS
799/* The expansion of many macros depends on the type of symbol that
800 they refer to. For example, when generating position-dependent code,
801 a macro that refers to a symbol may have two different expansions,
802 one which uses GP-relative addresses and one which uses absolute
803 addresses. When generating SVR4-style PIC, a macro may have
804 different expansions for local and global symbols.
805
806 We handle these situations by generating both sequences and putting
807 them in variant frags. In position-dependent code, the first sequence
808 will be the GP-relative one and the second sequence will be the
809 absolute one. In SVR4 PIC, the first sequence will be for global
810 symbols and the second will be for local symbols.
811
584892a6
RS
812 The frag's "subtype" is RELAX_ENCODE (FIRST, SECOND), where FIRST and
813 SECOND are the lengths of the two sequences in bytes. These fields
814 can be extracted using RELAX_FIRST() and RELAX_SECOND(). In addition,
815 the subtype has the following flags:
4d7206a2 816
584892a6
RS
817 RELAX_USE_SECOND
818 Set if it has been decided that we should use the second
819 sequence instead of the first.
820
821 RELAX_SECOND_LONGER
822 Set in the first variant frag if the macro's second implementation
823 is longer than its first. This refers to the macro as a whole,
824 not an individual relaxation.
825
826 RELAX_NOMACRO
827 Set in the first variant frag if the macro appeared in a .set nomacro
828 block and if one alternative requires a warning but the other does not.
829
830 RELAX_DELAY_SLOT
831 Like RELAX_NOMACRO, but indicates that the macro appears in a branch
832 delay slot.
4d7206a2
RS
833
834 The frag's "opcode" points to the first fixup for relaxable code.
835
836 Relaxable macros are generated using a sequence such as:
837
838 relax_start (SYMBOL);
839 ... generate first expansion ...
840 relax_switch ();
841 ... generate second expansion ...
842 relax_end ();
843
844 The code and fixups for the unwanted alternative are discarded
845 by md_convert_frag. */
584892a6 846#define RELAX_ENCODE(FIRST, SECOND) (((FIRST) << 8) | (SECOND))
4d7206a2 847
584892a6
RS
848#define RELAX_FIRST(X) (((X) >> 8) & 0xff)
849#define RELAX_SECOND(X) ((X) & 0xff)
850#define RELAX_USE_SECOND 0x10000
851#define RELAX_SECOND_LONGER 0x20000
852#define RELAX_NOMACRO 0x40000
853#define RELAX_DELAY_SLOT 0x80000
252b5132 854
4a6a3df4
AO
855/* Branch without likely bit. If label is out of range, we turn:
856
857 beq reg1, reg2, label
858 delay slot
859
860 into
861
862 bne reg1, reg2, 0f
863 nop
864 j label
865 0: delay slot
866
867 with the following opcode replacements:
868
869 beq <-> bne
870 blez <-> bgtz
871 bltz <-> bgez
872 bc1f <-> bc1t
873
874 bltzal <-> bgezal (with jal label instead of j label)
875
876 Even though keeping the delay slot instruction in the delay slot of
877 the branch would be more efficient, it would be very tricky to do
878 correctly, because we'd have to introduce a variable frag *after*
879 the delay slot instruction, and expand that instead. Let's do it
880 the easy way for now, even if the branch-not-taken case now costs
881 one additional instruction. Out-of-range branches are not supposed
882 to be common, anyway.
883
884 Branch likely. If label is out of range, we turn:
885
886 beql reg1, reg2, label
887 delay slot (annulled if branch not taken)
888
889 into
890
891 beql reg1, reg2, 1f
892 nop
893 beql $0, $0, 2f
894 nop
895 1: j[al] label
896 delay slot (executed only if branch taken)
897 2:
898
899 It would be possible to generate a shorter sequence by losing the
900 likely bit, generating something like:
b34976b6 901
4a6a3df4
AO
902 bne reg1, reg2, 0f
903 nop
904 j[al] label
905 delay slot (executed only if branch taken)
906 0:
907
908 beql -> bne
909 bnel -> beq
910 blezl -> bgtz
911 bgtzl -> blez
912 bltzl -> bgez
913 bgezl -> bltz
914 bc1fl -> bc1t
915 bc1tl -> bc1f
916
917 bltzall -> bgezal (with jal label instead of j label)
918 bgezall -> bltzal (ditto)
919
920
921 but it's not clear that it would actually improve performance. */
af6ae2ad 922#define RELAX_BRANCH_ENCODE(uncond, likely, link, toofar) \
4a6a3df4
AO
923 ((relax_substateT) \
924 (0xc0000000 \
925 | ((toofar) ? 1 : 0) \
926 | ((link) ? 2 : 0) \
927 | ((likely) ? 4 : 0) \
af6ae2ad 928 | ((uncond) ? 8 : 0)))
4a6a3df4 929#define RELAX_BRANCH_P(i) (((i) & 0xf0000000) == 0xc0000000)
4a6a3df4
AO
930#define RELAX_BRANCH_UNCOND(i) (((i) & 8) != 0)
931#define RELAX_BRANCH_LIKELY(i) (((i) & 4) != 0)
932#define RELAX_BRANCH_LINK(i) (((i) & 2) != 0)
ae6063d4 933#define RELAX_BRANCH_TOOFAR(i) (((i) & 1) != 0)
4a6a3df4 934
252b5132
RH
935/* For mips16 code, we use an entirely different form of relaxation.
936 mips16 supports two versions of most instructions which take
937 immediate values: a small one which takes some small value, and a
938 larger one which takes a 16 bit value. Since branches also follow
939 this pattern, relaxing these values is required.
940
941 We can assemble both mips16 and normal MIPS code in a single
942 object. Therefore, we need to support this type of relaxation at
943 the same time that we support the relaxation described above. We
944 use the high bit of the subtype field to distinguish these cases.
945
946 The information we store for this type of relaxation is the
947 argument code found in the opcode file for this relocation, whether
948 the user explicitly requested a small or extended form, and whether
949 the relocation is in a jump or jal delay slot. That tells us the
950 size of the value, and how it should be stored. We also store
951 whether the fragment is considered to be extended or not. We also
952 store whether this is known to be a branch to a different section,
953 whether we have tried to relax this frag yet, and whether we have
954 ever extended a PC relative fragment because of a shift count. */
955#define RELAX_MIPS16_ENCODE(type, small, ext, dslot, jal_dslot) \
956 (0x80000000 \
957 | ((type) & 0xff) \
958 | ((small) ? 0x100 : 0) \
959 | ((ext) ? 0x200 : 0) \
960 | ((dslot) ? 0x400 : 0) \
961 | ((jal_dslot) ? 0x800 : 0))
4a6a3df4 962#define RELAX_MIPS16_P(i) (((i) & 0xc0000000) == 0x80000000)
252b5132
RH
963#define RELAX_MIPS16_TYPE(i) ((i) & 0xff)
964#define RELAX_MIPS16_USER_SMALL(i) (((i) & 0x100) != 0)
965#define RELAX_MIPS16_USER_EXT(i) (((i) & 0x200) != 0)
966#define RELAX_MIPS16_DSLOT(i) (((i) & 0x400) != 0)
967#define RELAX_MIPS16_JAL_DSLOT(i) (((i) & 0x800) != 0)
968#define RELAX_MIPS16_EXTENDED(i) (((i) & 0x1000) != 0)
969#define RELAX_MIPS16_MARK_EXTENDED(i) ((i) | 0x1000)
970#define RELAX_MIPS16_CLEAR_EXTENDED(i) ((i) &~ 0x1000)
971#define RELAX_MIPS16_LONG_BRANCH(i) (((i) & 0x2000) != 0)
972#define RELAX_MIPS16_MARK_LONG_BRANCH(i) ((i) | 0x2000)
973#define RELAX_MIPS16_CLEAR_LONG_BRANCH(i) ((i) &~ 0x2000)
885add95
CD
974
975/* Is the given value a sign-extended 32-bit value? */
976#define IS_SEXT_32BIT_NUM(x) \
977 (((x) &~ (offsetT) 0x7fffffff) == 0 \
978 || (((x) &~ (offsetT) 0x7fffffff) == ~ (offsetT) 0x7fffffff))
979
980/* Is the given value a sign-extended 16-bit value? */
981#define IS_SEXT_16BIT_NUM(x) \
982 (((x) &~ (offsetT) 0x7fff) == 0 \
983 || (((x) &~ (offsetT) 0x7fff) == ~ (offsetT) 0x7fff))
984
2051e8c4
MR
985/* Is the given value a zero-extended 32-bit value? Or a negated one? */
986#define IS_ZEXT_32BIT_NUM(x) \
987 (((x) &~ (offsetT) 0xffffffff) == 0 \
988 || (((x) &~ (offsetT) 0xffffffff) == ~ (offsetT) 0xffffffff))
989
bf12938e
RS
990/* Replace bits MASK << SHIFT of STRUCT with the equivalent bits in
991 VALUE << SHIFT. VALUE is evaluated exactly once. */
992#define INSERT_BITS(STRUCT, VALUE, MASK, SHIFT) \
993 (STRUCT) = (((STRUCT) & ~((MASK) << (SHIFT))) \
994 | (((VALUE) & (MASK)) << (SHIFT)))
995
996/* Extract bits MASK << SHIFT from STRUCT and shift them right
997 SHIFT places. */
998#define EXTRACT_BITS(STRUCT, MASK, SHIFT) \
999 (((STRUCT) >> (SHIFT)) & (MASK))
1000
1001/* Change INSN's opcode so that the operand given by FIELD has value VALUE.
1002 INSN is a mips_cl_insn structure and VALUE is evaluated exactly once.
1003
1004 include/opcode/mips.h specifies operand fields using the macros
1005 OP_MASK_<FIELD> and OP_SH_<FIELD>. The MIPS16 equivalents start
1006 with "MIPS16OP" instead of "OP". */
1007#define INSERT_OPERAND(FIELD, INSN, VALUE) \
1008 INSERT_BITS ((INSN).insn_opcode, VALUE, OP_MASK_##FIELD, OP_SH_##FIELD)
1009#define MIPS16_INSERT_OPERAND(FIELD, INSN, VALUE) \
1010 INSERT_BITS ((INSN).insn_opcode, VALUE, \
1011 MIPS16OP_MASK_##FIELD, MIPS16OP_SH_##FIELD)
1012
1013/* Extract the operand given by FIELD from mips_cl_insn INSN. */
1014#define EXTRACT_OPERAND(FIELD, INSN) \
1015 EXTRACT_BITS ((INSN).insn_opcode, OP_MASK_##FIELD, OP_SH_##FIELD)
1016#define MIPS16_EXTRACT_OPERAND(FIELD, INSN) \
1017 EXTRACT_BITS ((INSN).insn_opcode, \
1018 MIPS16OP_MASK_##FIELD, \
1019 MIPS16OP_SH_##FIELD)
4d7206a2
RS
1020\f
1021/* Global variables used when generating relaxable macros. See the
1022 comment above RELAX_ENCODE for more details about how relaxation
1023 is used. */
1024static struct {
1025 /* 0 if we're not emitting a relaxable macro.
1026 1 if we're emitting the first of the two relaxation alternatives.
1027 2 if we're emitting the second alternative. */
1028 int sequence;
1029
1030 /* The first relaxable fixup in the current frag. (In other words,
1031 the first fixup that refers to relaxable code.) */
1032 fixS *first_fixup;
1033
1034 /* sizes[0] says how many bytes of the first alternative are stored in
1035 the current frag. Likewise sizes[1] for the second alternative. */
1036 unsigned int sizes[2];
1037
1038 /* The symbol on which the choice of sequence depends. */
1039 symbolS *symbol;
1040} mips_relax;
252b5132 1041\f
584892a6
RS
1042/* Global variables used to decide whether a macro needs a warning. */
1043static struct {
1044 /* True if the macro is in a branch delay slot. */
1045 bfd_boolean delay_slot_p;
1046
1047 /* For relaxable macros, sizes[0] is the length of the first alternative
1048 in bytes and sizes[1] is the length of the second alternative.
1049 For non-relaxable macros, both elements give the length of the
1050 macro in bytes. */
1051 unsigned int sizes[2];
1052
1053 /* The first variant frag for this macro. */
1054 fragS *first_frag;
1055} mips_macro_warning;
1056\f
252b5132
RH
1057/* Prototypes for static functions. */
1058
17a2f251 1059#define internalError() \
252b5132 1060 as_fatal (_("internal Error, line %d, %s"), __LINE__, __FILE__)
252b5132
RH
1061
1062enum mips_regclass { MIPS_GR_REG, MIPS_FP_REG, MIPS16_REG };
1063
b34976b6 1064static void append_insn
c67a084a 1065 (struct mips_cl_insn *, expressionS *, bfd_reloc_code_real_type *);
7d10b47d 1066static void mips_no_prev_insn (void);
c67a084a 1067static void macro_build (expressionS *, const char *, const char *, ...);
b34976b6 1068static void mips16_macro_build
03ea81db 1069 (expressionS *, const char *, const char *, va_list *);
67c0d1eb 1070static void load_register (int, expressionS *, int);
584892a6
RS
1071static void macro_start (void);
1072static void macro_end (void);
17a2f251
TS
1073static void macro (struct mips_cl_insn * ip);
1074static void mips16_macro (struct mips_cl_insn * ip);
17a2f251
TS
1075static void mips_ip (char *str, struct mips_cl_insn * ip);
1076static void mips16_ip (char *str, struct mips_cl_insn * ip);
b34976b6 1077static void mips16_immed
17a2f251
TS
1078 (char *, unsigned int, int, offsetT, bfd_boolean, bfd_boolean, bfd_boolean,
1079 unsigned long *, bfd_boolean *, unsigned short *);
5e0116d5 1080static size_t my_getSmallExpression
17a2f251
TS
1081 (expressionS *, bfd_reloc_code_real_type *, char *);
1082static void my_getExpression (expressionS *, char *);
1083static void s_align (int);
1084static void s_change_sec (int);
1085static void s_change_section (int);
1086static void s_cons (int);
1087static void s_float_cons (int);
1088static void s_mips_globl (int);
1089static void s_option (int);
1090static void s_mipsset (int);
1091static void s_abicalls (int);
1092static void s_cpload (int);
1093static void s_cpsetup (int);
1094static void s_cplocal (int);
1095static void s_cprestore (int);
1096static void s_cpreturn (int);
741d6ea8
JM
1097static void s_dtprelword (int);
1098static void s_dtpreldword (int);
17a2f251
TS
1099static void s_gpvalue (int);
1100static void s_gpword (int);
1101static void s_gpdword (int);
1102static void s_cpadd (int);
1103static void s_insn (int);
1104static void md_obj_begin (void);
1105static void md_obj_end (void);
1106static void s_mips_ent (int);
1107static void s_mips_end (int);
1108static void s_mips_frame (int);
1109static void s_mips_mask (int reg_type);
1110static void s_mips_stab (int);
1111static void s_mips_weakext (int);
1112static void s_mips_file (int);
1113static void s_mips_loc (int);
1114static bfd_boolean pic_need_relax (symbolS *, asection *);
4a6a3df4 1115static int relaxed_branch_length (fragS *, asection *, int);
17a2f251 1116static int validate_mips_insn (const struct mips_opcode *);
e7af610e
NC
1117
1118/* Table and functions used to map between CPU/ISA names, and
1119 ISA levels, and CPU numbers. */
1120
e972090a
NC
1121struct mips_cpu_info
1122{
e7af610e 1123 const char *name; /* CPU or ISA name. */
ad3fea08 1124 int flags; /* ASEs available, or ISA flag. */
e7af610e
NC
1125 int isa; /* ISA level. */
1126 int cpu; /* CPU number (default CPU if ISA). */
1127};
1128
ad3fea08
TS
1129#define MIPS_CPU_IS_ISA 0x0001 /* Is this an ISA? (If 0, a CPU.) */
1130#define MIPS_CPU_ASE_SMARTMIPS 0x0002 /* CPU implements SmartMIPS ASE */
1131#define MIPS_CPU_ASE_DSP 0x0004 /* CPU implements DSP ASE */
1132#define MIPS_CPU_ASE_MT 0x0008 /* CPU implements MT ASE */
1133#define MIPS_CPU_ASE_MIPS3D 0x0010 /* CPU implements MIPS-3D ASE */
1134#define MIPS_CPU_ASE_MDMX 0x0020 /* CPU implements MDMX ASE */
8b082fb1 1135#define MIPS_CPU_ASE_DSPR2 0x0040 /* CPU implements DSP R2 ASE */
ad3fea08 1136
17a2f251
TS
1137static const struct mips_cpu_info *mips_parse_cpu (const char *, const char *);
1138static const struct mips_cpu_info *mips_cpu_info_from_isa (int);
1139static const struct mips_cpu_info *mips_cpu_info_from_arch (int);
252b5132
RH
1140\f
1141/* Pseudo-op table.
1142
1143 The following pseudo-ops from the Kane and Heinrich MIPS book
1144 should be defined here, but are currently unsupported: .alias,
1145 .galive, .gjaldef, .gjrlive, .livereg, .noalias.
1146
1147 The following pseudo-ops from the Kane and Heinrich MIPS book are
1148 specific to the type of debugging information being generated, and
1149 should be defined by the object format: .aent, .begin, .bend,
1150 .bgnb, .end, .endb, .ent, .fmask, .frame, .loc, .mask, .verstamp,
1151 .vreg.
1152
1153 The following pseudo-ops from the Kane and Heinrich MIPS book are
1154 not MIPS CPU specific, but are also not specific to the object file
1155 format. This file is probably the best place to define them, but
d84bcf09 1156 they are not currently supported: .asm0, .endr, .lab, .struct. */
252b5132 1157
e972090a
NC
1158static const pseudo_typeS mips_pseudo_table[] =
1159{
beae10d5 1160 /* MIPS specific pseudo-ops. */
252b5132
RH
1161 {"option", s_option, 0},
1162 {"set", s_mipsset, 0},
1163 {"rdata", s_change_sec, 'r'},
1164 {"sdata", s_change_sec, 's'},
1165 {"livereg", s_ignore, 0},
1166 {"abicalls", s_abicalls, 0},
1167 {"cpload", s_cpload, 0},
6478892d
TS
1168 {"cpsetup", s_cpsetup, 0},
1169 {"cplocal", s_cplocal, 0},
252b5132 1170 {"cprestore", s_cprestore, 0},
6478892d 1171 {"cpreturn", s_cpreturn, 0},
741d6ea8
JM
1172 {"dtprelword", s_dtprelword, 0},
1173 {"dtpreldword", s_dtpreldword, 0},
6478892d 1174 {"gpvalue", s_gpvalue, 0},
252b5132 1175 {"gpword", s_gpword, 0},
10181a0d 1176 {"gpdword", s_gpdword, 0},
252b5132
RH
1177 {"cpadd", s_cpadd, 0},
1178 {"insn", s_insn, 0},
1179
beae10d5 1180 /* Relatively generic pseudo-ops that happen to be used on MIPS
252b5132 1181 chips. */
38a57ae7 1182 {"asciiz", stringer, 8 + 1},
252b5132
RH
1183 {"bss", s_change_sec, 'b'},
1184 {"err", s_err, 0},
1185 {"half", s_cons, 1},
1186 {"dword", s_cons, 3},
1187 {"weakext", s_mips_weakext, 0},
7c752c2a
TS
1188 {"origin", s_org, 0},
1189 {"repeat", s_rept, 0},
252b5132 1190
998b3c36
MR
1191 /* For MIPS this is non-standard, but we define it for consistency. */
1192 {"sbss", s_change_sec, 'B'},
1193
beae10d5 1194 /* These pseudo-ops are defined in read.c, but must be overridden
252b5132
RH
1195 here for one reason or another. */
1196 {"align", s_align, 0},
1197 {"byte", s_cons, 0},
1198 {"data", s_change_sec, 'd'},
1199 {"double", s_float_cons, 'd'},
1200 {"float", s_float_cons, 'f'},
1201 {"globl", s_mips_globl, 0},
1202 {"global", s_mips_globl, 0},
1203 {"hword", s_cons, 1},
1204 {"int", s_cons, 2},
1205 {"long", s_cons, 2},
1206 {"octa", s_cons, 4},
1207 {"quad", s_cons, 3},
cca86cc8 1208 {"section", s_change_section, 0},
252b5132
RH
1209 {"short", s_cons, 1},
1210 {"single", s_float_cons, 'f'},
1211 {"stabn", s_mips_stab, 'n'},
1212 {"text", s_change_sec, 't'},
1213 {"word", s_cons, 2},
add56521 1214
add56521 1215 { "extern", ecoff_directive_extern, 0},
add56521 1216
43841e91 1217 { NULL, NULL, 0 },
252b5132
RH
1218};
1219
e972090a
NC
1220static const pseudo_typeS mips_nonecoff_pseudo_table[] =
1221{
beae10d5
KH
1222 /* These pseudo-ops should be defined by the object file format.
1223 However, a.out doesn't support them, so we have versions here. */
252b5132
RH
1224 {"aent", s_mips_ent, 1},
1225 {"bgnb", s_ignore, 0},
1226 {"end", s_mips_end, 0},
1227 {"endb", s_ignore, 0},
1228 {"ent", s_mips_ent, 0},
c5dd6aab 1229 {"file", s_mips_file, 0},
252b5132
RH
1230 {"fmask", s_mips_mask, 'F'},
1231 {"frame", s_mips_frame, 0},
c5dd6aab 1232 {"loc", s_mips_loc, 0},
252b5132
RH
1233 {"mask", s_mips_mask, 'R'},
1234 {"verstamp", s_ignore, 0},
43841e91 1235 { NULL, NULL, 0 },
252b5132
RH
1236};
1237
17a2f251 1238extern void pop_insert (const pseudo_typeS *);
252b5132
RH
1239
1240void
17a2f251 1241mips_pop_insert (void)
252b5132
RH
1242{
1243 pop_insert (mips_pseudo_table);
1244 if (! ECOFF_DEBUGGING)
1245 pop_insert (mips_nonecoff_pseudo_table);
1246}
1247\f
1248/* Symbols labelling the current insn. */
1249
e972090a
NC
1250struct insn_label_list
1251{
252b5132
RH
1252 struct insn_label_list *next;
1253 symbolS *label;
1254};
1255
252b5132 1256static struct insn_label_list *free_insn_labels;
742a56fe 1257#define label_list tc_segment_info_data.labels
252b5132 1258
17a2f251 1259static void mips_clear_insn_labels (void);
252b5132
RH
1260
1261static inline void
17a2f251 1262mips_clear_insn_labels (void)
252b5132
RH
1263{
1264 register struct insn_label_list **pl;
a8dbcb85 1265 segment_info_type *si;
252b5132 1266
a8dbcb85
TS
1267 if (now_seg)
1268 {
1269 for (pl = &free_insn_labels; *pl != NULL; pl = &(*pl)->next)
1270 ;
1271
1272 si = seg_info (now_seg);
1273 *pl = si->label_list;
1274 si->label_list = NULL;
1275 }
252b5132 1276}
a8dbcb85 1277
252b5132
RH
1278\f
1279static char *expr_end;
1280
1281/* Expressions which appear in instructions. These are set by
1282 mips_ip. */
1283
1284static expressionS imm_expr;
5f74bc13 1285static expressionS imm2_expr;
252b5132
RH
1286static expressionS offset_expr;
1287
1288/* Relocs associated with imm_expr and offset_expr. */
1289
f6688943
TS
1290static bfd_reloc_code_real_type imm_reloc[3]
1291 = {BFD_RELOC_UNUSED, BFD_RELOC_UNUSED, BFD_RELOC_UNUSED};
1292static bfd_reloc_code_real_type offset_reloc[3]
1293 = {BFD_RELOC_UNUSED, BFD_RELOC_UNUSED, BFD_RELOC_UNUSED};
252b5132 1294
252b5132
RH
1295/* These are set by mips16_ip if an explicit extension is used. */
1296
b34976b6 1297static bfd_boolean mips16_small, mips16_ext;
252b5132 1298
7ed4a06a 1299#ifdef OBJ_ELF
ecb4347a
DJ
1300/* The pdr segment for per procedure frame/regmask info. Not used for
1301 ECOFF debugging. */
252b5132
RH
1302
1303static segT pdr_seg;
7ed4a06a 1304#endif
252b5132 1305
e013f690
TS
1306/* The default target format to use. */
1307
1308const char *
17a2f251 1309mips_target_format (void)
e013f690
TS
1310{
1311 switch (OUTPUT_FLAVOR)
1312 {
e013f690
TS
1313 case bfd_target_ecoff_flavour:
1314 return target_big_endian ? "ecoff-bigmips" : ECOFF_LITTLE_FORMAT;
1315 case bfd_target_coff_flavour:
1316 return "pe-mips";
1317 case bfd_target_elf_flavour:
0a44bf69
RS
1318#ifdef TE_VXWORKS
1319 if (!HAVE_64BIT_OBJECTS && !HAVE_NEWABI)
1320 return (target_big_endian
1321 ? "elf32-bigmips-vxworks"
1322 : "elf32-littlemips-vxworks");
1323#endif
e013f690 1324#ifdef TE_TMIPS
cfe86eaa 1325 /* This is traditional mips. */
e013f690 1326 return (target_big_endian
cfe86eaa
TS
1327 ? (HAVE_64BIT_OBJECTS
1328 ? "elf64-tradbigmips"
1329 : (HAVE_NEWABI
1330 ? "elf32-ntradbigmips" : "elf32-tradbigmips"))
1331 : (HAVE_64BIT_OBJECTS
1332 ? "elf64-tradlittlemips"
1333 : (HAVE_NEWABI
1334 ? "elf32-ntradlittlemips" : "elf32-tradlittlemips")));
e013f690
TS
1335#else
1336 return (target_big_endian
cfe86eaa
TS
1337 ? (HAVE_64BIT_OBJECTS
1338 ? "elf64-bigmips"
1339 : (HAVE_NEWABI
1340 ? "elf32-nbigmips" : "elf32-bigmips"))
1341 : (HAVE_64BIT_OBJECTS
1342 ? "elf64-littlemips"
1343 : (HAVE_NEWABI
1344 ? "elf32-nlittlemips" : "elf32-littlemips")));
e013f690
TS
1345#endif
1346 default:
1347 abort ();
1348 return NULL;
1349 }
1350}
1351
1e915849
RS
1352/* Return the length of instruction INSN. */
1353
1354static inline unsigned int
1355insn_length (const struct mips_cl_insn *insn)
1356{
1357 if (!mips_opts.mips16)
1358 return 4;
1359 return insn->mips16_absolute_jump_p || insn->use_extend ? 4 : 2;
1360}
1361
1362/* Initialise INSN from opcode entry MO. Leave its position unspecified. */
1363
1364static void
1365create_insn (struct mips_cl_insn *insn, const struct mips_opcode *mo)
1366{
1367 size_t i;
1368
1369 insn->insn_mo = mo;
1370 insn->use_extend = FALSE;
1371 insn->extend = 0;
1372 insn->insn_opcode = mo->match;
1373 insn->frag = NULL;
1374 insn->where = 0;
1375 for (i = 0; i < ARRAY_SIZE (insn->fixp); i++)
1376 insn->fixp[i] = NULL;
1377 insn->fixed_p = (mips_opts.noreorder > 0);
1378 insn->noreorder_p = (mips_opts.noreorder > 0);
1379 insn->mips16_absolute_jump_p = 0;
1380}
1381
742a56fe
RS
1382/* Record the current MIPS16 mode in now_seg. */
1383
1384static void
1385mips_record_mips16_mode (void)
1386{
1387 segment_info_type *si;
1388
1389 si = seg_info (now_seg);
1390 if (si->tc_segment_info_data.mips16 != mips_opts.mips16)
1391 si->tc_segment_info_data.mips16 = mips_opts.mips16;
1392}
1393
1e915849
RS
1394/* Install INSN at the location specified by its "frag" and "where" fields. */
1395
1396static void
1397install_insn (const struct mips_cl_insn *insn)
1398{
1399 char *f = insn->frag->fr_literal + insn->where;
1400 if (!mips_opts.mips16)
1401 md_number_to_chars (f, insn->insn_opcode, 4);
1402 else if (insn->mips16_absolute_jump_p)
1403 {
1404 md_number_to_chars (f, insn->insn_opcode >> 16, 2);
1405 md_number_to_chars (f + 2, insn->insn_opcode & 0xffff, 2);
1406 }
1407 else
1408 {
1409 if (insn->use_extend)
1410 {
1411 md_number_to_chars (f, 0xf000 | insn->extend, 2);
1412 f += 2;
1413 }
1414 md_number_to_chars (f, insn->insn_opcode, 2);
1415 }
742a56fe 1416 mips_record_mips16_mode ();
1e915849
RS
1417}
1418
1419/* Move INSN to offset WHERE in FRAG. Adjust the fixups accordingly
1420 and install the opcode in the new location. */
1421
1422static void
1423move_insn (struct mips_cl_insn *insn, fragS *frag, long where)
1424{
1425 size_t i;
1426
1427 insn->frag = frag;
1428 insn->where = where;
1429 for (i = 0; i < ARRAY_SIZE (insn->fixp); i++)
1430 if (insn->fixp[i] != NULL)
1431 {
1432 insn->fixp[i]->fx_frag = frag;
1433 insn->fixp[i]->fx_where = where;
1434 }
1435 install_insn (insn);
1436}
1437
1438/* Add INSN to the end of the output. */
1439
1440static void
1441add_fixed_insn (struct mips_cl_insn *insn)
1442{
1443 char *f = frag_more (insn_length (insn));
1444 move_insn (insn, frag_now, f - frag_now->fr_literal);
1445}
1446
1447/* Start a variant frag and move INSN to the start of the variant part,
1448 marking it as fixed. The other arguments are as for frag_var. */
1449
1450static void
1451add_relaxed_insn (struct mips_cl_insn *insn, int max_chars, int var,
1452 relax_substateT subtype, symbolS *symbol, offsetT offset)
1453{
1454 frag_grow (max_chars);
1455 move_insn (insn, frag_now, frag_more (0) - frag_now->fr_literal);
1456 insn->fixed_p = 1;
1457 frag_var (rs_machine_dependent, max_chars, var,
1458 subtype, symbol, offset, NULL);
1459}
1460
1461/* Insert N copies of INSN into the history buffer, starting at
1462 position FIRST. Neither FIRST nor N need to be clipped. */
1463
1464static void
1465insert_into_history (unsigned int first, unsigned int n,
1466 const struct mips_cl_insn *insn)
1467{
1468 if (mips_relax.sequence != 2)
1469 {
1470 unsigned int i;
1471
1472 for (i = ARRAY_SIZE (history); i-- > first;)
1473 if (i >= first + n)
1474 history[i] = history[i - n];
1475 else
1476 history[i] = *insn;
1477 }
1478}
1479
1480/* Emit a nop instruction, recording it in the history buffer. */
1481
1482static void
1483emit_nop (void)
1484{
1485 add_fixed_insn (NOP_INSN);
1486 insert_into_history (0, 1, NOP_INSN);
1487}
1488
71400594
RS
1489/* Initialize vr4120_conflicts. There is a bit of duplication here:
1490 the idea is to make it obvious at a glance that each errata is
1491 included. */
1492
1493static void
1494init_vr4120_conflicts (void)
1495{
1496#define CONFLICT(FIRST, SECOND) \
1497 vr4120_conflicts[FIX_VR4120_##FIRST] |= 1 << FIX_VR4120_##SECOND
1498
1499 /* Errata 21 - [D]DIV[U] after [D]MACC */
1500 CONFLICT (MACC, DIV);
1501 CONFLICT (DMACC, DIV);
1502
1503 /* Errata 23 - Continuous DMULT[U]/DMACC instructions. */
1504 CONFLICT (DMULT, DMULT);
1505 CONFLICT (DMULT, DMACC);
1506 CONFLICT (DMACC, DMULT);
1507 CONFLICT (DMACC, DMACC);
1508
1509 /* Errata 24 - MT{LO,HI} after [D]MACC */
1510 CONFLICT (MACC, MTHILO);
1511 CONFLICT (DMACC, MTHILO);
1512
1513 /* VR4181A errata MD(1): "If a MULT, MULTU, DMULT or DMULTU
1514 instruction is executed immediately after a MACC or DMACC
1515 instruction, the result of [either instruction] is incorrect." */
1516 CONFLICT (MACC, MULT);
1517 CONFLICT (MACC, DMULT);
1518 CONFLICT (DMACC, MULT);
1519 CONFLICT (DMACC, DMULT);
1520
1521 /* VR4181A errata MD(4): "If a MACC or DMACC instruction is
1522 executed immediately after a DMULT, DMULTU, DIV, DIVU,
1523 DDIV or DDIVU instruction, the result of the MACC or
1524 DMACC instruction is incorrect.". */
1525 CONFLICT (DMULT, MACC);
1526 CONFLICT (DMULT, DMACC);
1527 CONFLICT (DIV, MACC);
1528 CONFLICT (DIV, DMACC);
1529
1530#undef CONFLICT
1531}
1532
707bfff6
TS
1533struct regname {
1534 const char *name;
1535 unsigned int num;
1536};
1537
1538#define RTYPE_MASK 0x1ff00
1539#define RTYPE_NUM 0x00100
1540#define RTYPE_FPU 0x00200
1541#define RTYPE_FCC 0x00400
1542#define RTYPE_VEC 0x00800
1543#define RTYPE_GP 0x01000
1544#define RTYPE_CP0 0x02000
1545#define RTYPE_PC 0x04000
1546#define RTYPE_ACC 0x08000
1547#define RTYPE_CCC 0x10000
1548#define RNUM_MASK 0x000ff
1549#define RWARN 0x80000
1550
1551#define GENERIC_REGISTER_NUMBERS \
1552 {"$0", RTYPE_NUM | 0}, \
1553 {"$1", RTYPE_NUM | 1}, \
1554 {"$2", RTYPE_NUM | 2}, \
1555 {"$3", RTYPE_NUM | 3}, \
1556 {"$4", RTYPE_NUM | 4}, \
1557 {"$5", RTYPE_NUM | 5}, \
1558 {"$6", RTYPE_NUM | 6}, \
1559 {"$7", RTYPE_NUM | 7}, \
1560 {"$8", RTYPE_NUM | 8}, \
1561 {"$9", RTYPE_NUM | 9}, \
1562 {"$10", RTYPE_NUM | 10}, \
1563 {"$11", RTYPE_NUM | 11}, \
1564 {"$12", RTYPE_NUM | 12}, \
1565 {"$13", RTYPE_NUM | 13}, \
1566 {"$14", RTYPE_NUM | 14}, \
1567 {"$15", RTYPE_NUM | 15}, \
1568 {"$16", RTYPE_NUM | 16}, \
1569 {"$17", RTYPE_NUM | 17}, \
1570 {"$18", RTYPE_NUM | 18}, \
1571 {"$19", RTYPE_NUM | 19}, \
1572 {"$20", RTYPE_NUM | 20}, \
1573 {"$21", RTYPE_NUM | 21}, \
1574 {"$22", RTYPE_NUM | 22}, \
1575 {"$23", RTYPE_NUM | 23}, \
1576 {"$24", RTYPE_NUM | 24}, \
1577 {"$25", RTYPE_NUM | 25}, \
1578 {"$26", RTYPE_NUM | 26}, \
1579 {"$27", RTYPE_NUM | 27}, \
1580 {"$28", RTYPE_NUM | 28}, \
1581 {"$29", RTYPE_NUM | 29}, \
1582 {"$30", RTYPE_NUM | 30}, \
1583 {"$31", RTYPE_NUM | 31}
1584
1585#define FPU_REGISTER_NAMES \
1586 {"$f0", RTYPE_FPU | 0}, \
1587 {"$f1", RTYPE_FPU | 1}, \
1588 {"$f2", RTYPE_FPU | 2}, \
1589 {"$f3", RTYPE_FPU | 3}, \
1590 {"$f4", RTYPE_FPU | 4}, \
1591 {"$f5", RTYPE_FPU | 5}, \
1592 {"$f6", RTYPE_FPU | 6}, \
1593 {"$f7", RTYPE_FPU | 7}, \
1594 {"$f8", RTYPE_FPU | 8}, \
1595 {"$f9", RTYPE_FPU | 9}, \
1596 {"$f10", RTYPE_FPU | 10}, \
1597 {"$f11", RTYPE_FPU | 11}, \
1598 {"$f12", RTYPE_FPU | 12}, \
1599 {"$f13", RTYPE_FPU | 13}, \
1600 {"$f14", RTYPE_FPU | 14}, \
1601 {"$f15", RTYPE_FPU | 15}, \
1602 {"$f16", RTYPE_FPU | 16}, \
1603 {"$f17", RTYPE_FPU | 17}, \
1604 {"$f18", RTYPE_FPU | 18}, \
1605 {"$f19", RTYPE_FPU | 19}, \
1606 {"$f20", RTYPE_FPU | 20}, \
1607 {"$f21", RTYPE_FPU | 21}, \
1608 {"$f22", RTYPE_FPU | 22}, \
1609 {"$f23", RTYPE_FPU | 23}, \
1610 {"$f24", RTYPE_FPU | 24}, \
1611 {"$f25", RTYPE_FPU | 25}, \
1612 {"$f26", RTYPE_FPU | 26}, \
1613 {"$f27", RTYPE_FPU | 27}, \
1614 {"$f28", RTYPE_FPU | 28}, \
1615 {"$f29", RTYPE_FPU | 29}, \
1616 {"$f30", RTYPE_FPU | 30}, \
1617 {"$f31", RTYPE_FPU | 31}
1618
1619#define FPU_CONDITION_CODE_NAMES \
1620 {"$fcc0", RTYPE_FCC | 0}, \
1621 {"$fcc1", RTYPE_FCC | 1}, \
1622 {"$fcc2", RTYPE_FCC | 2}, \
1623 {"$fcc3", RTYPE_FCC | 3}, \
1624 {"$fcc4", RTYPE_FCC | 4}, \
1625 {"$fcc5", RTYPE_FCC | 5}, \
1626 {"$fcc6", RTYPE_FCC | 6}, \
1627 {"$fcc7", RTYPE_FCC | 7}
1628
1629#define COPROC_CONDITION_CODE_NAMES \
1630 {"$cc0", RTYPE_FCC | RTYPE_CCC | 0}, \
1631 {"$cc1", RTYPE_FCC | RTYPE_CCC | 1}, \
1632 {"$cc2", RTYPE_FCC | RTYPE_CCC | 2}, \
1633 {"$cc3", RTYPE_FCC | RTYPE_CCC | 3}, \
1634 {"$cc4", RTYPE_FCC | RTYPE_CCC | 4}, \
1635 {"$cc5", RTYPE_FCC | RTYPE_CCC | 5}, \
1636 {"$cc6", RTYPE_FCC | RTYPE_CCC | 6}, \
1637 {"$cc7", RTYPE_FCC | RTYPE_CCC | 7}
1638
1639#define N32N64_SYMBOLIC_REGISTER_NAMES \
1640 {"$a4", RTYPE_GP | 8}, \
1641 {"$a5", RTYPE_GP | 9}, \
1642 {"$a6", RTYPE_GP | 10}, \
1643 {"$a7", RTYPE_GP | 11}, \
1644 {"$ta0", RTYPE_GP | 8}, /* alias for $a4 */ \
1645 {"$ta1", RTYPE_GP | 9}, /* alias for $a5 */ \
1646 {"$ta2", RTYPE_GP | 10}, /* alias for $a6 */ \
1647 {"$ta3", RTYPE_GP | 11}, /* alias for $a7 */ \
1648 {"$t0", RTYPE_GP | 12}, \
1649 {"$t1", RTYPE_GP | 13}, \
1650 {"$t2", RTYPE_GP | 14}, \
1651 {"$t3", RTYPE_GP | 15}
1652
1653#define O32_SYMBOLIC_REGISTER_NAMES \
1654 {"$t0", RTYPE_GP | 8}, \
1655 {"$t1", RTYPE_GP | 9}, \
1656 {"$t2", RTYPE_GP | 10}, \
1657 {"$t3", RTYPE_GP | 11}, \
1658 {"$t4", RTYPE_GP | 12}, \
1659 {"$t5", RTYPE_GP | 13}, \
1660 {"$t6", RTYPE_GP | 14}, \
1661 {"$t7", RTYPE_GP | 15}, \
1662 {"$ta0", RTYPE_GP | 12}, /* alias for $t4 */ \
1663 {"$ta1", RTYPE_GP | 13}, /* alias for $t5 */ \
1664 {"$ta2", RTYPE_GP | 14}, /* alias for $t6 */ \
1665 {"$ta3", RTYPE_GP | 15} /* alias for $t7 */
1666
1667/* Remaining symbolic register names */
1668#define SYMBOLIC_REGISTER_NAMES \
1669 {"$zero", RTYPE_GP | 0}, \
1670 {"$at", RTYPE_GP | 1}, \
1671 {"$AT", RTYPE_GP | 1}, \
1672 {"$v0", RTYPE_GP | 2}, \
1673 {"$v1", RTYPE_GP | 3}, \
1674 {"$a0", RTYPE_GP | 4}, \
1675 {"$a1", RTYPE_GP | 5}, \
1676 {"$a2", RTYPE_GP | 6}, \
1677 {"$a3", RTYPE_GP | 7}, \
1678 {"$s0", RTYPE_GP | 16}, \
1679 {"$s1", RTYPE_GP | 17}, \
1680 {"$s2", RTYPE_GP | 18}, \
1681 {"$s3", RTYPE_GP | 19}, \
1682 {"$s4", RTYPE_GP | 20}, \
1683 {"$s5", RTYPE_GP | 21}, \
1684 {"$s6", RTYPE_GP | 22}, \
1685 {"$s7", RTYPE_GP | 23}, \
1686 {"$t8", RTYPE_GP | 24}, \
1687 {"$t9", RTYPE_GP | 25}, \
1688 {"$k0", RTYPE_GP | 26}, \
1689 {"$kt0", RTYPE_GP | 26}, \
1690 {"$k1", RTYPE_GP | 27}, \
1691 {"$kt1", RTYPE_GP | 27}, \
1692 {"$gp", RTYPE_GP | 28}, \
1693 {"$sp", RTYPE_GP | 29}, \
1694 {"$s8", RTYPE_GP | 30}, \
1695 {"$fp", RTYPE_GP | 30}, \
1696 {"$ra", RTYPE_GP | 31}
1697
1698#define MIPS16_SPECIAL_REGISTER_NAMES \
1699 {"$pc", RTYPE_PC | 0}
1700
1701#define MDMX_VECTOR_REGISTER_NAMES \
1702 /* {"$v0", RTYPE_VEC | 0}, clash with REG 2 above */ \
1703 /* {"$v1", RTYPE_VEC | 1}, clash with REG 3 above */ \
1704 {"$v2", RTYPE_VEC | 2}, \
1705 {"$v3", RTYPE_VEC | 3}, \
1706 {"$v4", RTYPE_VEC | 4}, \
1707 {"$v5", RTYPE_VEC | 5}, \
1708 {"$v6", RTYPE_VEC | 6}, \
1709 {"$v7", RTYPE_VEC | 7}, \
1710 {"$v8", RTYPE_VEC | 8}, \
1711 {"$v9", RTYPE_VEC | 9}, \
1712 {"$v10", RTYPE_VEC | 10}, \
1713 {"$v11", RTYPE_VEC | 11}, \
1714 {"$v12", RTYPE_VEC | 12}, \
1715 {"$v13", RTYPE_VEC | 13}, \
1716 {"$v14", RTYPE_VEC | 14}, \
1717 {"$v15", RTYPE_VEC | 15}, \
1718 {"$v16", RTYPE_VEC | 16}, \
1719 {"$v17", RTYPE_VEC | 17}, \
1720 {"$v18", RTYPE_VEC | 18}, \
1721 {"$v19", RTYPE_VEC | 19}, \
1722 {"$v20", RTYPE_VEC | 20}, \
1723 {"$v21", RTYPE_VEC | 21}, \
1724 {"$v22", RTYPE_VEC | 22}, \
1725 {"$v23", RTYPE_VEC | 23}, \
1726 {"$v24", RTYPE_VEC | 24}, \
1727 {"$v25", RTYPE_VEC | 25}, \
1728 {"$v26", RTYPE_VEC | 26}, \
1729 {"$v27", RTYPE_VEC | 27}, \
1730 {"$v28", RTYPE_VEC | 28}, \
1731 {"$v29", RTYPE_VEC | 29}, \
1732 {"$v30", RTYPE_VEC | 30}, \
1733 {"$v31", RTYPE_VEC | 31}
1734
1735#define MIPS_DSP_ACCUMULATOR_NAMES \
1736 {"$ac0", RTYPE_ACC | 0}, \
1737 {"$ac1", RTYPE_ACC | 1}, \
1738 {"$ac2", RTYPE_ACC | 2}, \
1739 {"$ac3", RTYPE_ACC | 3}
1740
1741static const struct regname reg_names[] = {
1742 GENERIC_REGISTER_NUMBERS,
1743 FPU_REGISTER_NAMES,
1744 FPU_CONDITION_CODE_NAMES,
1745 COPROC_CONDITION_CODE_NAMES,
1746
1747 /* The $txx registers depends on the abi,
1748 these will be added later into the symbol table from
1749 one of the tables below once mips_abi is set after
1750 parsing of arguments from the command line. */
1751 SYMBOLIC_REGISTER_NAMES,
1752
1753 MIPS16_SPECIAL_REGISTER_NAMES,
1754 MDMX_VECTOR_REGISTER_NAMES,
1755 MIPS_DSP_ACCUMULATOR_NAMES,
1756 {0, 0}
1757};
1758
1759static const struct regname reg_names_o32[] = {
1760 O32_SYMBOLIC_REGISTER_NAMES,
1761 {0, 0}
1762};
1763
1764static const struct regname reg_names_n32n64[] = {
1765 N32N64_SYMBOLIC_REGISTER_NAMES,
1766 {0, 0}
1767};
1768
1769static int
1770reg_lookup (char **s, unsigned int types, unsigned int *regnop)
1771{
1772 symbolS *symbolP;
1773 char *e;
1774 char save_c;
1775 int reg = -1;
1776
1777 /* Find end of name. */
1778 e = *s;
1779 if (is_name_beginner (*e))
1780 ++e;
1781 while (is_part_of_name (*e))
1782 ++e;
1783
1784 /* Terminate name. */
1785 save_c = *e;
1786 *e = '\0';
1787
1788 /* Look for a register symbol. */
1789 if ((symbolP = symbol_find (*s)) && S_GET_SEGMENT (symbolP) == reg_section)
1790 {
1791 int r = S_GET_VALUE (symbolP);
1792 if (r & types)
1793 reg = r & RNUM_MASK;
1794 else if ((types & RTYPE_VEC) && (r & ~1) == (RTYPE_GP | 2))
1795 /* Convert GP reg $v0/1 to MDMX reg $v0/1! */
1796 reg = (r & RNUM_MASK) - 2;
1797 }
1798 /* Else see if this is a register defined in an itbl entry. */
1799 else if ((types & RTYPE_GP) && itbl_have_entries)
1800 {
1801 char *n = *s;
1802 unsigned long r;
1803
1804 if (*n == '$')
1805 ++n;
1806 if (itbl_get_reg_val (n, &r))
1807 reg = r & RNUM_MASK;
1808 }
1809
1810 /* Advance to next token if a register was recognised. */
1811 if (reg >= 0)
1812 *s = e;
1813 else if (types & RWARN)
20203fb9 1814 as_warn (_("Unrecognized register name `%s'"), *s);
707bfff6
TS
1815
1816 *e = save_c;
1817 if (regnop)
1818 *regnop = reg;
1819 return reg >= 0;
1820}
1821
037b32b9 1822/* Return TRUE if opcode MO is valid on the currently selected ISA and
f79e2745 1823 architecture. Use is_opcode_valid_16 for MIPS16 opcodes. */
037b32b9
AN
1824
1825static bfd_boolean
f79e2745 1826is_opcode_valid (const struct mips_opcode *mo)
037b32b9
AN
1827{
1828 int isa = mips_opts.isa;
1829 int fp_s, fp_d;
1830
1831 if (mips_opts.ase_mdmx)
1832 isa |= INSN_MDMX;
1833 if (mips_opts.ase_dsp)
1834 isa |= INSN_DSP;
1835 if (mips_opts.ase_dsp && ISA_SUPPORTS_DSP64_ASE)
1836 isa |= INSN_DSP64;
1837 if (mips_opts.ase_dspr2)
1838 isa |= INSN_DSPR2;
1839 if (mips_opts.ase_mt)
1840 isa |= INSN_MT;
1841 if (mips_opts.ase_mips3d)
1842 isa |= INSN_MIPS3D;
1843 if (mips_opts.ase_smartmips)
1844 isa |= INSN_SMARTMIPS;
1845
b19e8a9b
AN
1846 /* Don't accept instructions based on the ISA if the CPU does not implement
1847 all the coprocessor insns. */
1848 if (NO_ISA_COP (mips_opts.arch)
1849 && COP_INSN (mo->pinfo))
1850 isa = 0;
1851
037b32b9
AN
1852 if (!OPCODE_IS_MEMBER (mo, isa, mips_opts.arch))
1853 return FALSE;
1854
1855 /* Check whether the instruction or macro requires single-precision or
1856 double-precision floating-point support. Note that this information is
1857 stored differently in the opcode table for insns and macros. */
1858 if (mo->pinfo == INSN_MACRO)
1859 {
1860 fp_s = mo->pinfo2 & INSN2_M_FP_S;
1861 fp_d = mo->pinfo2 & INSN2_M_FP_D;
1862 }
1863 else
1864 {
1865 fp_s = mo->pinfo & FP_S;
1866 fp_d = mo->pinfo & FP_D;
1867 }
1868
1869 if (fp_d && (mips_opts.soft_float || mips_opts.single_float))
1870 return FALSE;
1871
1872 if (fp_s && mips_opts.soft_float)
1873 return FALSE;
1874
1875 return TRUE;
1876}
1877
1878/* Return TRUE if the MIPS16 opcode MO is valid on the currently
1879 selected ISA and architecture. */
1880
1881static bfd_boolean
1882is_opcode_valid_16 (const struct mips_opcode *mo)
1883{
1884 return OPCODE_IS_MEMBER (mo, mips_opts.isa, mips_opts.arch) ? TRUE : FALSE;
1885}
1886
707bfff6
TS
1887/* This function is called once, at assembler startup time. It should set up
1888 all the tables, etc. that the MD part of the assembler will need. */
156c2f8b 1889
252b5132 1890void
17a2f251 1891md_begin (void)
252b5132 1892{
3994f87e 1893 const char *retval = NULL;
156c2f8b 1894 int i = 0;
252b5132 1895 int broken = 0;
1f25f5d3 1896
0a44bf69
RS
1897 if (mips_pic != NO_PIC)
1898 {
1899 if (g_switch_seen && g_switch_value != 0)
1900 as_bad (_("-G may not be used in position-independent code"));
1901 g_switch_value = 0;
1902 }
1903
fef14a42 1904 if (! bfd_set_arch_mach (stdoutput, bfd_arch_mips, file_mips_arch))
252b5132
RH
1905 as_warn (_("Could not set architecture and machine"));
1906
252b5132
RH
1907 op_hash = hash_new ();
1908
1909 for (i = 0; i < NUMOPCODES;)
1910 {
1911 const char *name = mips_opcodes[i].name;
1912
17a2f251 1913 retval = hash_insert (op_hash, name, (void *) &mips_opcodes[i]);
252b5132
RH
1914 if (retval != NULL)
1915 {
1916 fprintf (stderr, _("internal error: can't hash `%s': %s\n"),
1917 mips_opcodes[i].name, retval);
1918 /* Probably a memory allocation problem? Give up now. */
1919 as_fatal (_("Broken assembler. No assembly attempted."));
1920 }
1921 do
1922 {
1923 if (mips_opcodes[i].pinfo != INSN_MACRO)
1924 {
1925 if (!validate_mips_insn (&mips_opcodes[i]))
1926 broken = 1;
1e915849
RS
1927 if (nop_insn.insn_mo == NULL && strcmp (name, "nop") == 0)
1928 {
1929 create_insn (&nop_insn, mips_opcodes + i);
c67a084a
NC
1930 if (mips_fix_loongson2f_nop)
1931 nop_insn.insn_opcode = LOONGSON2F_NOP_INSN;
1e915849
RS
1932 nop_insn.fixed_p = 1;
1933 }
252b5132
RH
1934 }
1935 ++i;
1936 }
1937 while ((i < NUMOPCODES) && !strcmp (mips_opcodes[i].name, name));
1938 }
1939
1940 mips16_op_hash = hash_new ();
1941
1942 i = 0;
1943 while (i < bfd_mips16_num_opcodes)
1944 {
1945 const char *name = mips16_opcodes[i].name;
1946
17a2f251 1947 retval = hash_insert (mips16_op_hash, name, (void *) &mips16_opcodes[i]);
252b5132
RH
1948 if (retval != NULL)
1949 as_fatal (_("internal: can't hash `%s': %s"),
1950 mips16_opcodes[i].name, retval);
1951 do
1952 {
1953 if (mips16_opcodes[i].pinfo != INSN_MACRO
1954 && ((mips16_opcodes[i].match & mips16_opcodes[i].mask)
1955 != mips16_opcodes[i].match))
1956 {
1957 fprintf (stderr, _("internal error: bad mips16 opcode: %s %s\n"),
1958 mips16_opcodes[i].name, mips16_opcodes[i].args);
1959 broken = 1;
1960 }
1e915849
RS
1961 if (mips16_nop_insn.insn_mo == NULL && strcmp (name, "nop") == 0)
1962 {
1963 create_insn (&mips16_nop_insn, mips16_opcodes + i);
1964 mips16_nop_insn.fixed_p = 1;
1965 }
252b5132
RH
1966 ++i;
1967 }
1968 while (i < bfd_mips16_num_opcodes
1969 && strcmp (mips16_opcodes[i].name, name) == 0);
1970 }
1971
1972 if (broken)
1973 as_fatal (_("Broken assembler. No assembly attempted."));
1974
1975 /* We add all the general register names to the symbol table. This
1976 helps us detect invalid uses of them. */
707bfff6
TS
1977 for (i = 0; reg_names[i].name; i++)
1978 symbol_table_insert (symbol_new (reg_names[i].name, reg_section,
8fc4ee9b 1979 reg_names[i].num, /* & RNUM_MASK, */
707bfff6
TS
1980 &zero_address_frag));
1981 if (HAVE_NEWABI)
1982 for (i = 0; reg_names_n32n64[i].name; i++)
1983 symbol_table_insert (symbol_new (reg_names_n32n64[i].name, reg_section,
8fc4ee9b 1984 reg_names_n32n64[i].num, /* & RNUM_MASK, */
252b5132 1985 &zero_address_frag));
707bfff6
TS
1986 else
1987 for (i = 0; reg_names_o32[i].name; i++)
1988 symbol_table_insert (symbol_new (reg_names_o32[i].name, reg_section,
8fc4ee9b 1989 reg_names_o32[i].num, /* & RNUM_MASK, */
6047c971 1990 &zero_address_frag));
6047c971 1991
7d10b47d 1992 mips_no_prev_insn ();
252b5132
RH
1993
1994 mips_gprmask = 0;
1995 mips_cprmask[0] = 0;
1996 mips_cprmask[1] = 0;
1997 mips_cprmask[2] = 0;
1998 mips_cprmask[3] = 0;
1999
2000 /* set the default alignment for the text section (2**2) */
2001 record_alignment (text_section, 2);
2002
4d0d148d 2003 bfd_set_gp_size (stdoutput, g_switch_value);
252b5132 2004
707bfff6 2005#ifdef OBJ_ELF
f43abd2b 2006 if (IS_ELF)
252b5132 2007 {
0a44bf69
RS
2008 /* On a native system other than VxWorks, sections must be aligned
2009 to 16 byte boundaries. When configured for an embedded ELF
2010 target, we don't bother. */
c41e87e3
CF
2011 if (strncmp (TARGET_OS, "elf", 3) != 0
2012 && strncmp (TARGET_OS, "vxworks", 7) != 0)
252b5132
RH
2013 {
2014 (void) bfd_set_section_alignment (stdoutput, text_section, 4);
2015 (void) bfd_set_section_alignment (stdoutput, data_section, 4);
2016 (void) bfd_set_section_alignment (stdoutput, bss_section, 4);
2017 }
2018
2019 /* Create a .reginfo section for register masks and a .mdebug
2020 section for debugging information. */
2021 {
2022 segT seg;
2023 subsegT subseg;
2024 flagword flags;
2025 segT sec;
2026
2027 seg = now_seg;
2028 subseg = now_subseg;
2029
2030 /* The ABI says this section should be loaded so that the
2031 running program can access it. However, we don't load it
2032 if we are configured for an embedded target */
2033 flags = SEC_READONLY | SEC_DATA;
c41e87e3 2034 if (strncmp (TARGET_OS, "elf", 3) != 0)
252b5132
RH
2035 flags |= SEC_ALLOC | SEC_LOAD;
2036
316f5878 2037 if (mips_abi != N64_ABI)
252b5132
RH
2038 {
2039 sec = subseg_new (".reginfo", (subsegT) 0);
2040
195325d2
TS
2041 bfd_set_section_flags (stdoutput, sec, flags);
2042 bfd_set_section_alignment (stdoutput, sec, HAVE_NEWABI ? 3 : 2);
bdaaa2e1 2043
252b5132 2044 mips_regmask_frag = frag_more (sizeof (Elf32_External_RegInfo));
252b5132
RH
2045 }
2046 else
2047 {
2048 /* The 64-bit ABI uses a .MIPS.options section rather than
2049 .reginfo section. */
2050 sec = subseg_new (".MIPS.options", (subsegT) 0);
195325d2
TS
2051 bfd_set_section_flags (stdoutput, sec, flags);
2052 bfd_set_section_alignment (stdoutput, sec, 3);
252b5132 2053
252b5132
RH
2054 /* Set up the option header. */
2055 {
2056 Elf_Internal_Options opthdr;
2057 char *f;
2058
2059 opthdr.kind = ODK_REGINFO;
2060 opthdr.size = (sizeof (Elf_External_Options)
2061 + sizeof (Elf64_External_RegInfo));
2062 opthdr.section = 0;
2063 opthdr.info = 0;
2064 f = frag_more (sizeof (Elf_External_Options));
2065 bfd_mips_elf_swap_options_out (stdoutput, &opthdr,
2066 (Elf_External_Options *) f);
2067
2068 mips_regmask_frag = frag_more (sizeof (Elf64_External_RegInfo));
2069 }
252b5132
RH
2070 }
2071
2072 if (ECOFF_DEBUGGING)
2073 {
2074 sec = subseg_new (".mdebug", (subsegT) 0);
2075 (void) bfd_set_section_flags (stdoutput, sec,
2076 SEC_HAS_CONTENTS | SEC_READONLY);
2077 (void) bfd_set_section_alignment (stdoutput, sec, 2);
2078 }
f43abd2b 2079 else if (mips_flag_pdr)
ecb4347a
DJ
2080 {
2081 pdr_seg = subseg_new (".pdr", (subsegT) 0);
2082 (void) bfd_set_section_flags (stdoutput, pdr_seg,
2083 SEC_READONLY | SEC_RELOC
2084 | SEC_DEBUGGING);
2085 (void) bfd_set_section_alignment (stdoutput, pdr_seg, 2);
2086 }
252b5132
RH
2087
2088 subseg_set (seg, subseg);
2089 }
2090 }
707bfff6 2091#endif /* OBJ_ELF */
252b5132
RH
2092
2093 if (! ECOFF_DEBUGGING)
2094 md_obj_begin ();
71400594
RS
2095
2096 if (mips_fix_vr4120)
2097 init_vr4120_conflicts ();
252b5132
RH
2098}
2099
2100void
17a2f251 2101md_mips_end (void)
252b5132
RH
2102{
2103 if (! ECOFF_DEBUGGING)
2104 md_obj_end ();
2105}
2106
2107void
17a2f251 2108md_assemble (char *str)
252b5132
RH
2109{
2110 struct mips_cl_insn insn;
f6688943
TS
2111 bfd_reloc_code_real_type unused_reloc[3]
2112 = {BFD_RELOC_UNUSED, BFD_RELOC_UNUSED, BFD_RELOC_UNUSED};
252b5132
RH
2113
2114 imm_expr.X_op = O_absent;
5f74bc13 2115 imm2_expr.X_op = O_absent;
252b5132 2116 offset_expr.X_op = O_absent;
f6688943
TS
2117 imm_reloc[0] = BFD_RELOC_UNUSED;
2118 imm_reloc[1] = BFD_RELOC_UNUSED;
2119 imm_reloc[2] = BFD_RELOC_UNUSED;
2120 offset_reloc[0] = BFD_RELOC_UNUSED;
2121 offset_reloc[1] = BFD_RELOC_UNUSED;
2122 offset_reloc[2] = BFD_RELOC_UNUSED;
252b5132
RH
2123
2124 if (mips_opts.mips16)
2125 mips16_ip (str, &insn);
2126 else
2127 {
2128 mips_ip (str, &insn);
beae10d5
KH
2129 DBG ((_("returned from mips_ip(%s) insn_opcode = 0x%x\n"),
2130 str, insn.insn_opcode));
252b5132
RH
2131 }
2132
2133 if (insn_error)
2134 {
2135 as_bad ("%s `%s'", insn_error, str);
2136 return;
2137 }
2138
2139 if (insn.insn_mo->pinfo == INSN_MACRO)
2140 {
584892a6 2141 macro_start ();
252b5132
RH
2142 if (mips_opts.mips16)
2143 mips16_macro (&insn);
2144 else
2145 macro (&insn);
584892a6 2146 macro_end ();
252b5132
RH
2147 }
2148 else
2149 {
2150 if (imm_expr.X_op != O_absent)
4d7206a2 2151 append_insn (&insn, &imm_expr, imm_reloc);
252b5132 2152 else if (offset_expr.X_op != O_absent)
4d7206a2 2153 append_insn (&insn, &offset_expr, offset_reloc);
252b5132 2154 else
4d7206a2 2155 append_insn (&insn, NULL, unused_reloc);
252b5132
RH
2156 }
2157}
2158
738e5348
RS
2159/* Convenience functions for abstracting away the differences between
2160 MIPS16 and non-MIPS16 relocations. */
2161
2162static inline bfd_boolean
2163mips16_reloc_p (bfd_reloc_code_real_type reloc)
2164{
2165 switch (reloc)
2166 {
2167 case BFD_RELOC_MIPS16_JMP:
2168 case BFD_RELOC_MIPS16_GPREL:
2169 case BFD_RELOC_MIPS16_GOT16:
2170 case BFD_RELOC_MIPS16_CALL16:
2171 case BFD_RELOC_MIPS16_HI16_S:
2172 case BFD_RELOC_MIPS16_HI16:
2173 case BFD_RELOC_MIPS16_LO16:
2174 return TRUE;
2175
2176 default:
2177 return FALSE;
2178 }
2179}
2180
2181static inline bfd_boolean
2182got16_reloc_p (bfd_reloc_code_real_type reloc)
2183{
2184 return reloc == BFD_RELOC_MIPS_GOT16 || reloc == BFD_RELOC_MIPS16_GOT16;
2185}
2186
2187static inline bfd_boolean
2188hi16_reloc_p (bfd_reloc_code_real_type reloc)
2189{
2190 return reloc == BFD_RELOC_HI16_S || reloc == BFD_RELOC_MIPS16_HI16_S;
2191}
2192
2193static inline bfd_boolean
2194lo16_reloc_p (bfd_reloc_code_real_type reloc)
2195{
2196 return reloc == BFD_RELOC_LO16 || reloc == BFD_RELOC_MIPS16_LO16;
2197}
2198
5919d012 2199/* Return true if the given relocation might need a matching %lo().
0a44bf69
RS
2200 This is only "might" because SVR4 R_MIPS_GOT16 relocations only
2201 need a matching %lo() when applied to local symbols. */
5919d012
RS
2202
2203static inline bfd_boolean
17a2f251 2204reloc_needs_lo_p (bfd_reloc_code_real_type reloc)
5919d012 2205{
3b91255e 2206 return (HAVE_IN_PLACE_ADDENDS
738e5348 2207 && (hi16_reloc_p (reloc)
0a44bf69
RS
2208 /* VxWorks R_MIPS_GOT16 relocs never need a matching %lo();
2209 all GOT16 relocations evaluate to "G". */
738e5348
RS
2210 || (got16_reloc_p (reloc) && mips_pic != VXWORKS_PIC)));
2211}
2212
2213/* Return the type of %lo() reloc needed by RELOC, given that
2214 reloc_needs_lo_p. */
2215
2216static inline bfd_reloc_code_real_type
2217matching_lo_reloc (bfd_reloc_code_real_type reloc)
2218{
2219 return mips16_reloc_p (reloc) ? BFD_RELOC_MIPS16_LO16 : BFD_RELOC_LO16;
5919d012
RS
2220}
2221
2222/* Return true if the given fixup is followed by a matching R_MIPS_LO16
2223 relocation. */
2224
2225static inline bfd_boolean
17a2f251 2226fixup_has_matching_lo_p (fixS *fixp)
5919d012
RS
2227{
2228 return (fixp->fx_next != NULL
738e5348 2229 && fixp->fx_next->fx_r_type == matching_lo_reloc (fixp->fx_r_type)
5919d012
RS
2230 && fixp->fx_addsy == fixp->fx_next->fx_addsy
2231 && fixp->fx_offset == fixp->fx_next->fx_offset);
2232}
2233
252b5132
RH
2234/* See whether instruction IP reads register REG. CLASS is the type
2235 of register. */
2236
2237static int
71400594 2238insn_uses_reg (const struct mips_cl_insn *ip, unsigned int reg,
96d56e9f 2239 enum mips_regclass regclass)
252b5132 2240{
96d56e9f 2241 if (regclass == MIPS16_REG)
252b5132 2242 {
9c2799c2 2243 gas_assert (mips_opts.mips16);
252b5132 2244 reg = mips16_to_32_reg_map[reg];
96d56e9f 2245 regclass = MIPS_GR_REG;
252b5132
RH
2246 }
2247
85b51719 2248 /* Don't report on general register ZERO, since it never changes. */
96d56e9f 2249 if (regclass == MIPS_GR_REG && reg == ZERO)
252b5132
RH
2250 return 0;
2251
96d56e9f 2252 if (regclass == MIPS_FP_REG)
252b5132 2253 {
9c2799c2 2254 gas_assert (! mips_opts.mips16);
252b5132
RH
2255 /* If we are called with either $f0 or $f1, we must check $f0.
2256 This is not optimal, because it will introduce an unnecessary
2257 NOP between "lwc1 $f0" and "swc1 $f1". To fix this we would
2258 need to distinguish reading both $f0 and $f1 or just one of
2259 them. Note that we don't have to check the other way,
2260 because there is no instruction that sets both $f0 and $f1
2261 and requires a delay. */
2262 if ((ip->insn_mo->pinfo & INSN_READ_FPR_S)
bf12938e 2263 && ((EXTRACT_OPERAND (FS, *ip) & ~(unsigned) 1)
252b5132
RH
2264 == (reg &~ (unsigned) 1)))
2265 return 1;
2266 if ((ip->insn_mo->pinfo & INSN_READ_FPR_T)
bf12938e 2267 && ((EXTRACT_OPERAND (FT, *ip) & ~(unsigned) 1)
252b5132
RH
2268 == (reg &~ (unsigned) 1)))
2269 return 1;
2270 }
2271 else if (! mips_opts.mips16)
2272 {
2273 if ((ip->insn_mo->pinfo & INSN_READ_GPR_S)
bf12938e 2274 && EXTRACT_OPERAND (RS, *ip) == reg)
252b5132
RH
2275 return 1;
2276 if ((ip->insn_mo->pinfo & INSN_READ_GPR_T)
bf12938e 2277 && EXTRACT_OPERAND (RT, *ip) == reg)
252b5132
RH
2278 return 1;
2279 }
2280 else
2281 {
2282 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_X)
bf12938e 2283 && mips16_to_32_reg_map[MIPS16_EXTRACT_OPERAND (RX, *ip)] == reg)
252b5132
RH
2284 return 1;
2285 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_Y)
bf12938e 2286 && mips16_to_32_reg_map[MIPS16_EXTRACT_OPERAND (RY, *ip)] == reg)
252b5132
RH
2287 return 1;
2288 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_Z)
bf12938e 2289 && (mips16_to_32_reg_map[MIPS16_EXTRACT_OPERAND (MOVE32Z, *ip)]
252b5132
RH
2290 == reg))
2291 return 1;
2292 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_T) && reg == TREG)
2293 return 1;
2294 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_SP) && reg == SP)
2295 return 1;
2296 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_31) && reg == RA)
2297 return 1;
2298 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_GPR_X)
bf12938e 2299 && MIPS16_EXTRACT_OPERAND (REGR32, *ip) == reg)
252b5132
RH
2300 return 1;
2301 }
2302
2303 return 0;
2304}
2305
2306/* This function returns true if modifying a register requires a
2307 delay. */
2308
2309static int
17a2f251 2310reg_needs_delay (unsigned int reg)
252b5132
RH
2311{
2312 unsigned long prev_pinfo;
2313
47e39b9d 2314 prev_pinfo = history[0].insn_mo->pinfo;
252b5132 2315 if (! mips_opts.noreorder
81912461
ILT
2316 && (((prev_pinfo & INSN_LOAD_MEMORY_DELAY)
2317 && ! gpr_interlocks)
2318 || ((prev_pinfo & INSN_LOAD_COPROC_DELAY)
2319 && ! cop_interlocks)))
252b5132 2320 {
81912461
ILT
2321 /* A load from a coprocessor or from memory. All load delays
2322 delay the use of general register rt for one instruction. */
bdaaa2e1 2323 /* Itbl support may require additional care here. */
252b5132 2324 know (prev_pinfo & INSN_WRITE_GPR_T);
bf12938e 2325 if (reg == EXTRACT_OPERAND (RT, history[0]))
252b5132
RH
2326 return 1;
2327 }
2328
2329 return 0;
2330}
2331
404a8071
RS
2332/* Move all labels in insn_labels to the current insertion point. */
2333
2334static void
2335mips_move_labels (void)
2336{
a8dbcb85 2337 segment_info_type *si = seg_info (now_seg);
404a8071
RS
2338 struct insn_label_list *l;
2339 valueT val;
2340
a8dbcb85 2341 for (l = si->label_list; l != NULL; l = l->next)
404a8071 2342 {
9c2799c2 2343 gas_assert (S_GET_SEGMENT (l->label) == now_seg);
404a8071
RS
2344 symbol_set_frag (l->label, frag_now);
2345 val = (valueT) frag_now_fix ();
2346 /* mips16 text labels are stored as odd. */
2347 if (mips_opts.mips16)
2348 ++val;
2349 S_SET_VALUE (l->label, val);
2350 }
2351}
2352
5f0fe04b
TS
2353static bfd_boolean
2354s_is_linkonce (symbolS *sym, segT from_seg)
2355{
2356 bfd_boolean linkonce = FALSE;
2357 segT symseg = S_GET_SEGMENT (sym);
2358
2359 if (symseg != from_seg && !S_IS_LOCAL (sym))
2360 {
2361 if ((bfd_get_section_flags (stdoutput, symseg) & SEC_LINK_ONCE))
2362 linkonce = TRUE;
2363#ifdef OBJ_ELF
2364 /* The GNU toolchain uses an extension for ELF: a section
2365 beginning with the magic string .gnu.linkonce is a
2366 linkonce section. */
2367 if (strncmp (segment_name (symseg), ".gnu.linkonce",
2368 sizeof ".gnu.linkonce" - 1) == 0)
2369 linkonce = TRUE;
2370#endif
2371 }
2372 return linkonce;
2373}
2374
252b5132
RH
2375/* Mark instruction labels in mips16 mode. This permits the linker to
2376 handle them specially, such as generating jalx instructions when
2377 needed. We also make them odd for the duration of the assembly, in
2378 order to generate the right sort of code. We will make them even
2379 in the adjust_symtab routine, while leaving them marked. This is
2380 convenient for the debugger and the disassembler. The linker knows
2381 to make them odd again. */
2382
2383static void
17a2f251 2384mips16_mark_labels (void)
252b5132 2385{
a8dbcb85
TS
2386 segment_info_type *si = seg_info (now_seg);
2387 struct insn_label_list *l;
252b5132 2388
a8dbcb85
TS
2389 if (!mips_opts.mips16)
2390 return;
2391
2392 for (l = si->label_list; l != NULL; l = l->next)
2393 {
2394 symbolS *label = l->label;
2395
2396#if defined(OBJ_ELF) || defined(OBJ_MAYBE_ELF)
f43abd2b 2397 if (IS_ELF)
30c09090 2398 S_SET_OTHER (label, ELF_ST_SET_MIPS16 (S_GET_OTHER (label)));
252b5132 2399#endif
5f0fe04b
TS
2400 if ((S_GET_VALUE (label) & 1) == 0
2401 /* Don't adjust the address if the label is global or weak, or
2402 in a link-once section, since we'll be emitting symbol reloc
2403 references to it which will be patched up by the linker, and
2404 the final value of the symbol may or may not be MIPS16. */
2405 && ! S_IS_WEAK (label)
2406 && ! S_IS_EXTERNAL (label)
2407 && ! s_is_linkonce (label, now_seg))
a8dbcb85 2408 S_SET_VALUE (label, S_GET_VALUE (label) | 1);
252b5132
RH
2409 }
2410}
2411
4d7206a2
RS
2412/* End the current frag. Make it a variant frag and record the
2413 relaxation info. */
2414
2415static void
2416relax_close_frag (void)
2417{
584892a6 2418 mips_macro_warning.first_frag = frag_now;
4d7206a2 2419 frag_var (rs_machine_dependent, 0, 0,
584892a6 2420 RELAX_ENCODE (mips_relax.sizes[0], mips_relax.sizes[1]),
4d7206a2
RS
2421 mips_relax.symbol, 0, (char *) mips_relax.first_fixup);
2422
2423 memset (&mips_relax.sizes, 0, sizeof (mips_relax.sizes));
2424 mips_relax.first_fixup = 0;
2425}
2426
2427/* Start a new relaxation sequence whose expansion depends on SYMBOL.
2428 See the comment above RELAX_ENCODE for more details. */
2429
2430static void
2431relax_start (symbolS *symbol)
2432{
9c2799c2 2433 gas_assert (mips_relax.sequence == 0);
4d7206a2
RS
2434 mips_relax.sequence = 1;
2435 mips_relax.symbol = symbol;
2436}
2437
2438/* Start generating the second version of a relaxable sequence.
2439 See the comment above RELAX_ENCODE for more details. */
252b5132
RH
2440
2441static void
4d7206a2
RS
2442relax_switch (void)
2443{
9c2799c2 2444 gas_assert (mips_relax.sequence == 1);
4d7206a2
RS
2445 mips_relax.sequence = 2;
2446}
2447
2448/* End the current relaxable sequence. */
2449
2450static void
2451relax_end (void)
2452{
9c2799c2 2453 gas_assert (mips_relax.sequence == 2);
4d7206a2
RS
2454 relax_close_frag ();
2455 mips_relax.sequence = 0;
2456}
2457
71400594
RS
2458/* Classify an instruction according to the FIX_VR4120_* enumeration.
2459 Return NUM_FIX_VR4120_CLASSES if the instruction isn't affected
2460 by VR4120 errata. */
4d7206a2 2461
71400594
RS
2462static unsigned int
2463classify_vr4120_insn (const char *name)
252b5132 2464{
71400594
RS
2465 if (strncmp (name, "macc", 4) == 0)
2466 return FIX_VR4120_MACC;
2467 if (strncmp (name, "dmacc", 5) == 0)
2468 return FIX_VR4120_DMACC;
2469 if (strncmp (name, "mult", 4) == 0)
2470 return FIX_VR4120_MULT;
2471 if (strncmp (name, "dmult", 5) == 0)
2472 return FIX_VR4120_DMULT;
2473 if (strstr (name, "div"))
2474 return FIX_VR4120_DIV;
2475 if (strcmp (name, "mtlo") == 0 || strcmp (name, "mthi") == 0)
2476 return FIX_VR4120_MTHILO;
2477 return NUM_FIX_VR4120_CLASSES;
2478}
252b5132 2479
ff239038
CM
2480#define INSN_ERET 0x42000018
2481#define INSN_DERET 0x4200001f
2482
71400594
RS
2483/* Return the number of instructions that must separate INSN1 and INSN2,
2484 where INSN1 is the earlier instruction. Return the worst-case value
2485 for any INSN2 if INSN2 is null. */
252b5132 2486
71400594
RS
2487static unsigned int
2488insns_between (const struct mips_cl_insn *insn1,
2489 const struct mips_cl_insn *insn2)
2490{
2491 unsigned long pinfo1, pinfo2;
2492
2493 /* This function needs to know which pinfo flags are set for INSN2
2494 and which registers INSN2 uses. The former is stored in PINFO2 and
2495 the latter is tested via INSN2_USES_REG. If INSN2 is null, PINFO2
2496 will have every flag set and INSN2_USES_REG will always return true. */
2497 pinfo1 = insn1->insn_mo->pinfo;
2498 pinfo2 = insn2 ? insn2->insn_mo->pinfo : ~0U;
252b5132 2499
71400594
RS
2500#define INSN2_USES_REG(REG, CLASS) \
2501 (insn2 == NULL || insn_uses_reg (insn2, REG, CLASS))
2502
2503 /* For most targets, write-after-read dependencies on the HI and LO
2504 registers must be separated by at least two instructions. */
2505 if (!hilo_interlocks)
252b5132 2506 {
71400594
RS
2507 if ((pinfo1 & INSN_READ_LO) && (pinfo2 & INSN_WRITE_LO))
2508 return 2;
2509 if ((pinfo1 & INSN_READ_HI) && (pinfo2 & INSN_WRITE_HI))
2510 return 2;
2511 }
2512
2513 /* If we're working around r7000 errata, there must be two instructions
2514 between an mfhi or mflo and any instruction that uses the result. */
2515 if (mips_7000_hilo_fix
2516 && MF_HILO_INSN (pinfo1)
2517 && INSN2_USES_REG (EXTRACT_OPERAND (RD, *insn1), MIPS_GR_REG))
2518 return 2;
2519
ff239038
CM
2520 /* If we're working around 24K errata, one instruction is required
2521 if an ERET or DERET is followed by a branch instruction. */
2522 if (mips_fix_24k)
2523 {
2524 if (insn1->insn_opcode == INSN_ERET
2525 || insn1->insn_opcode == INSN_DERET)
2526 {
2527 if (insn2 == NULL
2528 || insn2->insn_opcode == INSN_ERET
2529 || insn2->insn_opcode == INSN_DERET
2530 || (insn2->insn_mo->pinfo
2531 & (INSN_UNCOND_BRANCH_DELAY
2532 | INSN_COND_BRANCH_DELAY
2533 | INSN_COND_BRANCH_LIKELY)) != 0)
2534 return 1;
2535 }
2536 }
2537
71400594
RS
2538 /* If working around VR4120 errata, check for combinations that need
2539 a single intervening instruction. */
2540 if (mips_fix_vr4120)
2541 {
2542 unsigned int class1, class2;
252b5132 2543
71400594
RS
2544 class1 = classify_vr4120_insn (insn1->insn_mo->name);
2545 if (class1 != NUM_FIX_VR4120_CLASSES && vr4120_conflicts[class1] != 0)
252b5132 2546 {
71400594
RS
2547 if (insn2 == NULL)
2548 return 1;
2549 class2 = classify_vr4120_insn (insn2->insn_mo->name);
2550 if (vr4120_conflicts[class1] & (1 << class2))
2551 return 1;
252b5132 2552 }
71400594
RS
2553 }
2554
2555 if (!mips_opts.mips16)
2556 {
2557 /* Check for GPR or coprocessor load delays. All such delays
2558 are on the RT register. */
2559 /* Itbl support may require additional care here. */
2560 if ((!gpr_interlocks && (pinfo1 & INSN_LOAD_MEMORY_DELAY))
2561 || (!cop_interlocks && (pinfo1 & INSN_LOAD_COPROC_DELAY)))
252b5132 2562 {
71400594
RS
2563 know (pinfo1 & INSN_WRITE_GPR_T);
2564 if (INSN2_USES_REG (EXTRACT_OPERAND (RT, *insn1), MIPS_GR_REG))
2565 return 1;
2566 }
2567
2568 /* Check for generic coprocessor hazards.
2569
2570 This case is not handled very well. There is no special
2571 knowledge of CP0 handling, and the coprocessors other than
2572 the floating point unit are not distinguished at all. */
2573 /* Itbl support may require additional care here. FIXME!
2574 Need to modify this to include knowledge about
2575 user specified delays! */
2576 else if ((!cop_interlocks && (pinfo1 & INSN_COPROC_MOVE_DELAY))
2577 || (!cop_mem_interlocks && (pinfo1 & INSN_COPROC_MEMORY_DELAY)))
2578 {
2579 /* Handle cases where INSN1 writes to a known general coprocessor
2580 register. There must be a one instruction delay before INSN2
2581 if INSN2 reads that register, otherwise no delay is needed. */
2582 if (pinfo1 & INSN_WRITE_FPR_T)
252b5132 2583 {
71400594
RS
2584 if (INSN2_USES_REG (EXTRACT_OPERAND (FT, *insn1), MIPS_FP_REG))
2585 return 1;
252b5132 2586 }
71400594 2587 else if (pinfo1 & INSN_WRITE_FPR_S)
252b5132 2588 {
71400594
RS
2589 if (INSN2_USES_REG (EXTRACT_OPERAND (FS, *insn1), MIPS_FP_REG))
2590 return 1;
252b5132
RH
2591 }
2592 else
2593 {
71400594
RS
2594 /* Read-after-write dependencies on the control registers
2595 require a two-instruction gap. */
2596 if ((pinfo1 & INSN_WRITE_COND_CODE)
2597 && (pinfo2 & INSN_READ_COND_CODE))
2598 return 2;
2599
2600 /* We don't know exactly what INSN1 does. If INSN2 is
2601 also a coprocessor instruction, assume there must be
2602 a one instruction gap. */
2603 if (pinfo2 & INSN_COP)
2604 return 1;
252b5132
RH
2605 }
2606 }
6b76fefe 2607
71400594
RS
2608 /* Check for read-after-write dependencies on the coprocessor
2609 control registers in cases where INSN1 does not need a general
2610 coprocessor delay. This means that INSN1 is a floating point
2611 comparison instruction. */
2612 /* Itbl support may require additional care here. */
2613 else if (!cop_interlocks
2614 && (pinfo1 & INSN_WRITE_COND_CODE)
2615 && (pinfo2 & INSN_READ_COND_CODE))
2616 return 1;
2617 }
6b76fefe 2618
71400594 2619#undef INSN2_USES_REG
6b76fefe 2620
71400594
RS
2621 return 0;
2622}
6b76fefe 2623
7d8e00cf
RS
2624/* Return the number of nops that would be needed to work around the
2625 VR4130 mflo/mfhi errata if instruction INSN immediately followed
91d6fa6a 2626 the MAX_VR4130_NOPS instructions described by HIST. */
7d8e00cf
RS
2627
2628static int
91d6fa6a 2629nops_for_vr4130 (const struct mips_cl_insn *hist,
7d8e00cf
RS
2630 const struct mips_cl_insn *insn)
2631{
2632 int i, j, reg;
2633
2634 /* Check if the instruction writes to HI or LO. MTHI and MTLO
2635 are not affected by the errata. */
2636 if (insn != 0
2637 && ((insn->insn_mo->pinfo & (INSN_WRITE_HI | INSN_WRITE_LO)) == 0
2638 || strcmp (insn->insn_mo->name, "mtlo") == 0
2639 || strcmp (insn->insn_mo->name, "mthi") == 0))
2640 return 0;
2641
2642 /* Search for the first MFLO or MFHI. */
2643 for (i = 0; i < MAX_VR4130_NOPS; i++)
91d6fa6a 2644 if (MF_HILO_INSN (hist[i].insn_mo->pinfo))
7d8e00cf
RS
2645 {
2646 /* Extract the destination register. */
2647 if (mips_opts.mips16)
91d6fa6a 2648 reg = mips16_to_32_reg_map[MIPS16_EXTRACT_OPERAND (RX, hist[i])];
7d8e00cf 2649 else
91d6fa6a 2650 reg = EXTRACT_OPERAND (RD, hist[i]);
7d8e00cf
RS
2651
2652 /* No nops are needed if INSN reads that register. */
2653 if (insn != NULL && insn_uses_reg (insn, reg, MIPS_GR_REG))
2654 return 0;
2655
2656 /* ...or if any of the intervening instructions do. */
2657 for (j = 0; j < i; j++)
91d6fa6a 2658 if (insn_uses_reg (&hist[j], reg, MIPS_GR_REG))
7d8e00cf
RS
2659 return 0;
2660
2661 return MAX_VR4130_NOPS - i;
2662 }
2663 return 0;
2664}
2665
71400594 2666/* Return the number of nops that would be needed if instruction INSN
91d6fa6a
NC
2667 immediately followed the MAX_NOPS instructions given by HIST,
2668 where HIST[0] is the most recent instruction. If INSN is null,
71400594 2669 return the worse-case number of nops for any instruction. */
bdaaa2e1 2670
71400594 2671static int
91d6fa6a 2672nops_for_insn (const struct mips_cl_insn *hist,
71400594
RS
2673 const struct mips_cl_insn *insn)
2674{
2675 int i, nops, tmp_nops;
bdaaa2e1 2676
71400594 2677 nops = 0;
7d8e00cf 2678 for (i = 0; i < MAX_DELAY_NOPS; i++)
65b02341 2679 {
91d6fa6a 2680 tmp_nops = insns_between (hist + i, insn) - i;
65b02341
RS
2681 if (tmp_nops > nops)
2682 nops = tmp_nops;
2683 }
7d8e00cf
RS
2684
2685 if (mips_fix_vr4130)
2686 {
91d6fa6a 2687 tmp_nops = nops_for_vr4130 (hist, insn);
7d8e00cf
RS
2688 if (tmp_nops > nops)
2689 nops = tmp_nops;
2690 }
2691
71400594
RS
2692 return nops;
2693}
252b5132 2694
71400594 2695/* The variable arguments provide NUM_INSNS extra instructions that
91d6fa6a 2696 might be added to HIST. Return the largest number of nops that
71400594 2697 would be needed after the extended sequence. */
252b5132 2698
71400594 2699static int
91d6fa6a 2700nops_for_sequence (int num_insns, const struct mips_cl_insn *hist, ...)
71400594
RS
2701{
2702 va_list args;
2703 struct mips_cl_insn buffer[MAX_NOPS];
2704 struct mips_cl_insn *cursor;
2705 int nops;
2706
91d6fa6a 2707 va_start (args, hist);
71400594 2708 cursor = buffer + num_insns;
91d6fa6a 2709 memcpy (cursor, hist, (MAX_NOPS - num_insns) * sizeof (*cursor));
71400594
RS
2710 while (cursor > buffer)
2711 *--cursor = *va_arg (args, const struct mips_cl_insn *);
2712
2713 nops = nops_for_insn (buffer, NULL);
2714 va_end (args);
2715 return nops;
2716}
252b5132 2717
71400594
RS
2718/* Like nops_for_insn, but if INSN is a branch, take into account the
2719 worst-case delay for the branch target. */
252b5132 2720
71400594 2721static int
91d6fa6a 2722nops_for_insn_or_target (const struct mips_cl_insn *hist,
71400594
RS
2723 const struct mips_cl_insn *insn)
2724{
2725 int nops, tmp_nops;
60b63b72 2726
91d6fa6a 2727 nops = nops_for_insn (hist, insn);
71400594
RS
2728 if (insn->insn_mo->pinfo & (INSN_UNCOND_BRANCH_DELAY
2729 | INSN_COND_BRANCH_DELAY
2730 | INSN_COND_BRANCH_LIKELY))
2731 {
91d6fa6a 2732 tmp_nops = nops_for_sequence (2, hist, insn, NOP_INSN);
71400594
RS
2733 if (tmp_nops > nops)
2734 nops = tmp_nops;
2735 }
9a2c7088
MR
2736 else if (mips_opts.mips16
2737 && (insn->insn_mo->pinfo & (MIPS16_INSN_UNCOND_BRANCH
2738 | MIPS16_INSN_COND_BRANCH)))
71400594 2739 {
91d6fa6a 2740 tmp_nops = nops_for_sequence (1, hist, insn);
71400594
RS
2741 if (tmp_nops > nops)
2742 nops = tmp_nops;
2743 }
2744 return nops;
2745}
2746
c67a084a
NC
2747/* Fix NOP issue: Replace nops by "or at,at,zero". */
2748
2749static void
2750fix_loongson2f_nop (struct mips_cl_insn * ip)
2751{
2752 if (strcmp (ip->insn_mo->name, "nop") == 0)
2753 ip->insn_opcode = LOONGSON2F_NOP_INSN;
2754}
2755
2756/* Fix Jump Issue: Eliminate instruction fetch from outside 256M region
2757 jr target pc &= 'hffff_ffff_cfff_ffff. */
2758
2759static void
2760fix_loongson2f_jump (struct mips_cl_insn * ip)
2761{
2762 if (strcmp (ip->insn_mo->name, "j") == 0
2763 || strcmp (ip->insn_mo->name, "jr") == 0
2764 || strcmp (ip->insn_mo->name, "jalr") == 0)
2765 {
2766 int sreg;
2767 expressionS ep;
2768
2769 if (! mips_opts.at)
2770 return;
2771
2772 sreg = EXTRACT_OPERAND (RS, *ip);
2773 if (sreg == ZERO || sreg == KT0 || sreg == KT1 || sreg == ATREG)
2774 return;
2775
2776 ep.X_op = O_constant;
2777 ep.X_add_number = 0xcfff0000;
2778 macro_build (&ep, "lui", "t,u", ATREG, BFD_RELOC_HI16);
2779 ep.X_add_number = 0xffff;
2780 macro_build (&ep, "ori", "t,r,i", ATREG, ATREG, BFD_RELOC_LO16);
2781 macro_build (NULL, "and", "d,v,t", sreg, sreg, ATREG);
2782 }
2783}
2784
2785static void
2786fix_loongson2f (struct mips_cl_insn * ip)
2787{
2788 if (mips_fix_loongson2f_nop)
2789 fix_loongson2f_nop (ip);
2790
2791 if (mips_fix_loongson2f_jump)
2792 fix_loongson2f_jump (ip);
2793}
2794
71400594
RS
2795/* Output an instruction. IP is the instruction information.
2796 ADDRESS_EXPR is an operand of the instruction to be used with
2797 RELOC_TYPE. */
2798
2799static void
2800append_insn (struct mips_cl_insn *ip, expressionS *address_expr,
2801 bfd_reloc_code_real_type *reloc_type)
2802{
3994f87e 2803 unsigned long prev_pinfo, pinfo;
71400594
RS
2804 relax_stateT prev_insn_frag_type = 0;
2805 bfd_boolean relaxed_branch = FALSE;
a8dbcb85 2806 segment_info_type *si = seg_info (now_seg);
71400594 2807
c67a084a
NC
2808 if (mips_fix_loongson2f)
2809 fix_loongson2f (ip);
2810
71400594
RS
2811 /* Mark instruction labels in mips16 mode. */
2812 mips16_mark_labels ();
2813
2814 prev_pinfo = history[0].insn_mo->pinfo;
2815 pinfo = ip->insn_mo->pinfo;
2816
2817 if (mips_relax.sequence != 2 && !mips_opts.noreorder)
2818 {
2819 /* There are a lot of optimizations we could do that we don't.
2820 In particular, we do not, in general, reorder instructions.
2821 If you use gcc with optimization, it will reorder
2822 instructions and generally do much more optimization then we
2823 do here; repeating all that work in the assembler would only
2824 benefit hand written assembly code, and does not seem worth
2825 it. */
2826 int nops = (mips_optimize == 0
2827 ? nops_for_insn (history, NULL)
2828 : nops_for_insn_or_target (history, ip));
2829 if (nops > 0)
252b5132
RH
2830 {
2831 fragS *old_frag;
2832 unsigned long old_frag_offset;
2833 int i;
252b5132
RH
2834
2835 old_frag = frag_now;
2836 old_frag_offset = frag_now_fix ();
2837
2838 for (i = 0; i < nops; i++)
2839 emit_nop ();
2840
2841 if (listing)
2842 {
2843 listing_prev_line ();
2844 /* We may be at the start of a variant frag. In case we
2845 are, make sure there is enough space for the frag
2846 after the frags created by listing_prev_line. The
2847 argument to frag_grow here must be at least as large
2848 as the argument to all other calls to frag_grow in
2849 this file. We don't have to worry about being in the
2850 middle of a variant frag, because the variants insert
2851 all needed nop instructions themselves. */
2852 frag_grow (40);
2853 }
2854
404a8071 2855 mips_move_labels ();
252b5132
RH
2856
2857#ifndef NO_ECOFF_DEBUGGING
2858 if (ECOFF_DEBUGGING)
2859 ecoff_fix_loc (old_frag, old_frag_offset);
2860#endif
2861 }
71400594
RS
2862 }
2863 else if (mips_relax.sequence != 2 && prev_nop_frag != NULL)
2864 {
2865 /* Work out how many nops in prev_nop_frag are needed by IP. */
2866 int nops = nops_for_insn_or_target (history, ip);
9c2799c2 2867 gas_assert (nops <= prev_nop_frag_holds);
252b5132 2868
71400594
RS
2869 /* Enforce NOPS as a minimum. */
2870 if (nops > prev_nop_frag_required)
2871 prev_nop_frag_required = nops;
252b5132 2872
71400594
RS
2873 if (prev_nop_frag_holds == prev_nop_frag_required)
2874 {
2875 /* Settle for the current number of nops. Update the history
2876 accordingly (for the benefit of any future .set reorder code). */
2877 prev_nop_frag = NULL;
2878 insert_into_history (prev_nop_frag_since,
2879 prev_nop_frag_holds, NOP_INSN);
2880 }
2881 else
2882 {
2883 /* Allow this instruction to replace one of the nops that was
2884 tentatively added to prev_nop_frag. */
2885 prev_nop_frag->fr_fix -= mips_opts.mips16 ? 2 : 4;
2886 prev_nop_frag_holds--;
2887 prev_nop_frag_since++;
252b5132
RH
2888 }
2889 }
2890
58e2ea4d
MR
2891#ifdef OBJ_ELF
2892 /* The value passed to dwarf2_emit_insn is the distance between
2893 the beginning of the current instruction and the address that
2894 should be recorded in the debug tables. For MIPS16 debug info
2895 we want to use ISA-encoded addresses, so we pass -1 for an
2896 address higher by one than the current. */
2897 dwarf2_emit_insn (mips_opts.mips16 ? -1 : 0);
2898#endif
2899
895921c9 2900 /* Record the frag type before frag_var. */
47e39b9d
RS
2901 if (history[0].frag)
2902 prev_insn_frag_type = history[0].frag->fr_type;
895921c9 2903
4d7206a2 2904 if (address_expr
0b25d3e6 2905 && *reloc_type == BFD_RELOC_16_PCREL_S2
4a6a3df4
AO
2906 && (pinfo & INSN_UNCOND_BRANCH_DELAY || pinfo & INSN_COND_BRANCH_DELAY
2907 || pinfo & INSN_COND_BRANCH_LIKELY)
2908 && mips_relax_branch
2909 /* Don't try branch relaxation within .set nomacro, or within
2910 .set noat if we use $at for PIC computations. If it turns
2911 out that the branch was out-of-range, we'll get an error. */
2912 && !mips_opts.warn_about_macros
741fe287 2913 && (mips_opts.at || mips_pic == NO_PIC)
4a6a3df4
AO
2914 && !mips_opts.mips16)
2915 {
895921c9 2916 relaxed_branch = TRUE;
1e915849
RS
2917 add_relaxed_insn (ip, (relaxed_branch_length
2918 (NULL, NULL,
2919 (pinfo & INSN_UNCOND_BRANCH_DELAY) ? -1
2920 : (pinfo & INSN_COND_BRANCH_LIKELY) ? 1
2921 : 0)), 4,
2922 RELAX_BRANCH_ENCODE
2923 (pinfo & INSN_UNCOND_BRANCH_DELAY,
2924 pinfo & INSN_COND_BRANCH_LIKELY,
2925 pinfo & INSN_WRITE_GPR_31,
2926 0),
2927 address_expr->X_add_symbol,
2928 address_expr->X_add_number);
4a6a3df4
AO
2929 *reloc_type = BFD_RELOC_UNUSED;
2930 }
2931 else if (*reloc_type > BFD_RELOC_UNUSED)
252b5132
RH
2932 {
2933 /* We need to set up a variant frag. */
9c2799c2 2934 gas_assert (mips_opts.mips16 && address_expr != NULL);
1e915849
RS
2935 add_relaxed_insn (ip, 4, 0,
2936 RELAX_MIPS16_ENCODE
2937 (*reloc_type - BFD_RELOC_UNUSED,
2938 mips16_small, mips16_ext,
2939 prev_pinfo & INSN_UNCOND_BRANCH_DELAY,
2940 history[0].mips16_absolute_jump_p),
2941 make_expr_symbol (address_expr), 0);
252b5132 2942 }
252b5132
RH
2943 else if (mips_opts.mips16
2944 && ! ip->use_extend
f6688943 2945 && *reloc_type != BFD_RELOC_MIPS16_JMP)
9497f5ac 2946 {
b8ee1a6e
DU
2947 if ((pinfo & INSN_UNCOND_BRANCH_DELAY) == 0)
2948 /* Make sure there is enough room to swap this instruction with
2949 a following jump instruction. */
2950 frag_grow (6);
1e915849 2951 add_fixed_insn (ip);
252b5132
RH
2952 }
2953 else
2954 {
2955 if (mips_opts.mips16
2956 && mips_opts.noreorder
2957 && (prev_pinfo & INSN_UNCOND_BRANCH_DELAY) != 0)
2958 as_warn (_("extended instruction in delay slot"));
2959
4d7206a2
RS
2960 if (mips_relax.sequence)
2961 {
2962 /* If we've reached the end of this frag, turn it into a variant
2963 frag and record the information for the instructions we've
2964 written so far. */
2965 if (frag_room () < 4)
2966 relax_close_frag ();
2967 mips_relax.sizes[mips_relax.sequence - 1] += 4;
2968 }
2969
584892a6
RS
2970 if (mips_relax.sequence != 2)
2971 mips_macro_warning.sizes[0] += 4;
2972 if (mips_relax.sequence != 1)
2973 mips_macro_warning.sizes[1] += 4;
2974
1e915849
RS
2975 if (mips_opts.mips16)
2976 {
2977 ip->fixed_p = 1;
2978 ip->mips16_absolute_jump_p = (*reloc_type == BFD_RELOC_MIPS16_JMP);
2979 }
2980 add_fixed_insn (ip);
252b5132
RH
2981 }
2982
01a3f561 2983 if (address_expr != NULL && *reloc_type <= BFD_RELOC_UNUSED)
252b5132
RH
2984 {
2985 if (address_expr->X_op == O_constant)
2986 {
f17c130b 2987 unsigned int tmp;
f6688943
TS
2988
2989 switch (*reloc_type)
252b5132
RH
2990 {
2991 case BFD_RELOC_32:
2992 ip->insn_opcode |= address_expr->X_add_number;
2993 break;
2994
f6688943 2995 case BFD_RELOC_MIPS_HIGHEST:
f17c130b
AM
2996 tmp = (address_expr->X_add_number + 0x800080008000ull) >> 48;
2997 ip->insn_opcode |= tmp & 0xffff;
f6688943
TS
2998 break;
2999
3000 case BFD_RELOC_MIPS_HIGHER:
f17c130b
AM
3001 tmp = (address_expr->X_add_number + 0x80008000ull) >> 32;
3002 ip->insn_opcode |= tmp & 0xffff;
f6688943
TS
3003 break;
3004
3005 case BFD_RELOC_HI16_S:
f17c130b
AM
3006 tmp = (address_expr->X_add_number + 0x8000) >> 16;
3007 ip->insn_opcode |= tmp & 0xffff;
f6688943
TS
3008 break;
3009
3010 case BFD_RELOC_HI16:
3011 ip->insn_opcode |= (address_expr->X_add_number >> 16) & 0xffff;
3012 break;
3013
01a3f561 3014 case BFD_RELOC_UNUSED:
252b5132 3015 case BFD_RELOC_LO16:
ed6fb7bd 3016 case BFD_RELOC_MIPS_GOT_DISP:
252b5132
RH
3017 ip->insn_opcode |= address_expr->X_add_number & 0xffff;
3018 break;
3019
3020 case BFD_RELOC_MIPS_JMP:
3021 if ((address_expr->X_add_number & 3) != 0)
3022 as_bad (_("jump to misaligned address (0x%lx)"),
3023 (unsigned long) address_expr->X_add_number);
3024 ip->insn_opcode |= (address_expr->X_add_number >> 2) & 0x3ffffff;
3025 break;
3026
3027 case BFD_RELOC_MIPS16_JMP:
3028 if ((address_expr->X_add_number & 3) != 0)
3029 as_bad (_("jump to misaligned address (0x%lx)"),
3030 (unsigned long) address_expr->X_add_number);
3031 ip->insn_opcode |=
3032 (((address_expr->X_add_number & 0x7c0000) << 3)
3033 | ((address_expr->X_add_number & 0xf800000) >> 7)
3034 | ((address_expr->X_add_number & 0x3fffc) >> 2));
3035 break;
3036
252b5132 3037 case BFD_RELOC_16_PCREL_S2:
bad36eac
DJ
3038 if ((address_expr->X_add_number & 3) != 0)
3039 as_bad (_("branch to misaligned address (0x%lx)"),
3040 (unsigned long) address_expr->X_add_number);
3041 if (mips_relax_branch)
3042 goto need_reloc;
3043 if ((address_expr->X_add_number + 0x20000) & ~0x3ffff)
3044 as_bad (_("branch address range overflow (0x%lx)"),
3045 (unsigned long) address_expr->X_add_number);
3046 ip->insn_opcode |= (address_expr->X_add_number >> 2) & 0xffff;
3047 break;
252b5132
RH
3048
3049 default:
3050 internalError ();
3051 }
3052 }
01a3f561 3053 else if (*reloc_type < BFD_RELOC_UNUSED)
252b5132 3054 need_reloc:
4d7206a2
RS
3055 {
3056 reloc_howto_type *howto;
3057 int i;
34ce925e 3058
4d7206a2
RS
3059 /* In a compound relocation, it is the final (outermost)
3060 operator that determines the relocated field. */
3061 for (i = 1; i < 3; i++)
3062 if (reloc_type[i] == BFD_RELOC_UNUSED)
3063 break;
34ce925e 3064
4d7206a2 3065 howto = bfd_reloc_type_lookup (stdoutput, reloc_type[i - 1]);
23fce1e3
NC
3066 if (howto == NULL)
3067 {
3068 /* To reproduce this failure try assembling gas/testsuites/
3069 gas/mips/mips16-intermix.s with a mips-ecoff targeted
3070 assembler. */
3071 as_bad (_("Unsupported MIPS relocation number %d"), reloc_type[i - 1]);
3072 howto = bfd_reloc_type_lookup (stdoutput, BFD_RELOC_16);
3073 }
3074
1e915849
RS
3075 ip->fixp[0] = fix_new_exp (ip->frag, ip->where,
3076 bfd_get_reloc_size (howto),
3077 address_expr,
3078 reloc_type[0] == BFD_RELOC_16_PCREL_S2,
3079 reloc_type[0]);
4d7206a2 3080
b314ec0e
RS
3081 /* Tag symbols that have a R_MIPS16_26 relocation against them. */
3082 if (reloc_type[0] == BFD_RELOC_MIPS16_JMP
3083 && ip->fixp[0]->fx_addsy)
3084 *symbol_get_tc (ip->fixp[0]->fx_addsy) = 1;
3085
4d7206a2
RS
3086 /* These relocations can have an addend that won't fit in
3087 4 octets for 64bit assembly. */
3088 if (HAVE_64BIT_GPRS
3089 && ! howto->partial_inplace
3090 && (reloc_type[0] == BFD_RELOC_16
3091 || reloc_type[0] == BFD_RELOC_32
3092 || reloc_type[0] == BFD_RELOC_MIPS_JMP
4d7206a2
RS
3093 || reloc_type[0] == BFD_RELOC_GPREL16
3094 || reloc_type[0] == BFD_RELOC_MIPS_LITERAL
3095 || reloc_type[0] == BFD_RELOC_GPREL32
3096 || reloc_type[0] == BFD_RELOC_64
3097 || reloc_type[0] == BFD_RELOC_CTOR
3098 || reloc_type[0] == BFD_RELOC_MIPS_SUB
3099 || reloc_type[0] == BFD_RELOC_MIPS_HIGHEST
3100 || reloc_type[0] == BFD_RELOC_MIPS_HIGHER
3101 || reloc_type[0] == BFD_RELOC_MIPS_SCN_DISP
3102 || reloc_type[0] == BFD_RELOC_MIPS_REL16
d6f16593
MR
3103 || reloc_type[0] == BFD_RELOC_MIPS_RELGOT
3104 || reloc_type[0] == BFD_RELOC_MIPS16_GPREL
738e5348
RS
3105 || hi16_reloc_p (reloc_type[0])
3106 || lo16_reloc_p (reloc_type[0])))
1e915849 3107 ip->fixp[0]->fx_no_overflow = 1;
4d7206a2
RS
3108
3109 if (mips_relax.sequence)
3110 {
3111 if (mips_relax.first_fixup == 0)
1e915849 3112 mips_relax.first_fixup = ip->fixp[0];
4d7206a2
RS
3113 }
3114 else if (reloc_needs_lo_p (*reloc_type))
3115 {
3116 struct mips_hi_fixup *hi_fixup;
252b5132 3117
4d7206a2
RS
3118 /* Reuse the last entry if it already has a matching %lo. */
3119 hi_fixup = mips_hi_fixup_list;
3120 if (hi_fixup == 0
3121 || !fixup_has_matching_lo_p (hi_fixup->fixp))
3122 {
3123 hi_fixup = ((struct mips_hi_fixup *)
3124 xmalloc (sizeof (struct mips_hi_fixup)));
3125 hi_fixup->next = mips_hi_fixup_list;
3126 mips_hi_fixup_list = hi_fixup;
252b5132 3127 }
1e915849 3128 hi_fixup->fixp = ip->fixp[0];
4d7206a2
RS
3129 hi_fixup->seg = now_seg;
3130 }
f6688943 3131
4d7206a2
RS
3132 /* Add fixups for the second and third relocations, if given.
3133 Note that the ABI allows the second relocation to be
3134 against RSS_UNDEF, RSS_GP, RSS_GP0 or RSS_LOC. At the
3135 moment we only use RSS_UNDEF, but we could add support
3136 for the others if it ever becomes necessary. */
3137 for (i = 1; i < 3; i++)
3138 if (reloc_type[i] != BFD_RELOC_UNUSED)
3139 {
1e915849
RS
3140 ip->fixp[i] = fix_new (ip->frag, ip->where,
3141 ip->fixp[0]->fx_size, NULL, 0,
3142 FALSE, reloc_type[i]);
b1dca8ee
RS
3143
3144 /* Use fx_tcbit to mark compound relocs. */
1e915849
RS
3145 ip->fixp[0]->fx_tcbit = 1;
3146 ip->fixp[i]->fx_tcbit = 1;
4d7206a2 3147 }
252b5132
RH
3148 }
3149 }
1e915849 3150 install_insn (ip);
252b5132
RH
3151
3152 /* Update the register mask information. */
3153 if (! mips_opts.mips16)
3154 {
3155 if (pinfo & INSN_WRITE_GPR_D)
bf12938e 3156 mips_gprmask |= 1 << EXTRACT_OPERAND (RD, *ip);
252b5132 3157 if ((pinfo & (INSN_WRITE_GPR_T | INSN_READ_GPR_T)) != 0)
bf12938e 3158 mips_gprmask |= 1 << EXTRACT_OPERAND (RT, *ip);
252b5132 3159 if (pinfo & INSN_READ_GPR_S)
bf12938e 3160 mips_gprmask |= 1 << EXTRACT_OPERAND (RS, *ip);
252b5132 3161 if (pinfo & INSN_WRITE_GPR_31)
f9419b05 3162 mips_gprmask |= 1 << RA;
252b5132 3163 if (pinfo & INSN_WRITE_FPR_D)
bf12938e 3164 mips_cprmask[1] |= 1 << EXTRACT_OPERAND (FD, *ip);
252b5132 3165 if ((pinfo & (INSN_WRITE_FPR_S | INSN_READ_FPR_S)) != 0)
bf12938e 3166 mips_cprmask[1] |= 1 << EXTRACT_OPERAND (FS, *ip);
252b5132 3167 if ((pinfo & (INSN_WRITE_FPR_T | INSN_READ_FPR_T)) != 0)
bf12938e 3168 mips_cprmask[1] |= 1 << EXTRACT_OPERAND (FT, *ip);
252b5132 3169 if ((pinfo & INSN_READ_FPR_R) != 0)
bf12938e 3170 mips_cprmask[1] |= 1 << EXTRACT_OPERAND (FR, *ip);
252b5132
RH
3171 if (pinfo & INSN_COP)
3172 {
bdaaa2e1
KH
3173 /* We don't keep enough information to sort these cases out.
3174 The itbl support does keep this information however, although
3175 we currently don't support itbl fprmats as part of the cop
3176 instruction. May want to add this support in the future. */
252b5132
RH
3177 }
3178 /* Never set the bit for $0, which is always zero. */
beae10d5 3179 mips_gprmask &= ~1 << 0;
252b5132
RH
3180 }
3181 else
3182 {
3183 if (pinfo & (MIPS16_INSN_WRITE_X | MIPS16_INSN_READ_X))
bf12938e 3184 mips_gprmask |= 1 << MIPS16_EXTRACT_OPERAND (RX, *ip);
252b5132 3185 if (pinfo & (MIPS16_INSN_WRITE_Y | MIPS16_INSN_READ_Y))
bf12938e 3186 mips_gprmask |= 1 << MIPS16_EXTRACT_OPERAND (RY, *ip);
252b5132 3187 if (pinfo & MIPS16_INSN_WRITE_Z)
bf12938e 3188 mips_gprmask |= 1 << MIPS16_EXTRACT_OPERAND (RZ, *ip);
252b5132
RH
3189 if (pinfo & (MIPS16_INSN_WRITE_T | MIPS16_INSN_READ_T))
3190 mips_gprmask |= 1 << TREG;
3191 if (pinfo & (MIPS16_INSN_WRITE_SP | MIPS16_INSN_READ_SP))
3192 mips_gprmask |= 1 << SP;
3193 if (pinfo & (MIPS16_INSN_WRITE_31 | MIPS16_INSN_READ_31))
3194 mips_gprmask |= 1 << RA;
3195 if (pinfo & MIPS16_INSN_WRITE_GPR_Y)
3196 mips_gprmask |= 1 << MIPS16OP_EXTRACT_REG32R (ip->insn_opcode);
3197 if (pinfo & MIPS16_INSN_READ_Z)
bf12938e 3198 mips_gprmask |= 1 << MIPS16_EXTRACT_OPERAND (MOVE32Z, *ip);
252b5132 3199 if (pinfo & MIPS16_INSN_READ_GPR_X)
bf12938e 3200 mips_gprmask |= 1 << MIPS16_EXTRACT_OPERAND (REGR32, *ip);
252b5132
RH
3201 }
3202
4d7206a2 3203 if (mips_relax.sequence != 2 && !mips_opts.noreorder)
252b5132
RH
3204 {
3205 /* Filling the branch delay slot is more complex. We try to
3206 switch the branch with the previous instruction, which we can
3207 do if the previous instruction does not set up a condition
3208 that the branch tests and if the branch is not itself the
3209 target of any branch. */
3210 if ((pinfo & INSN_UNCOND_BRANCH_DELAY)
3211 || (pinfo & INSN_COND_BRANCH_DELAY))
3212 {
3213 if (mips_optimize < 2
3214 /* If we have seen .set volatile or .set nomove, don't
3215 optimize. */
3216 || mips_opts.nomove != 0
a38419a5
RS
3217 /* We can't swap if the previous instruction's position
3218 is fixed. */
3219 || history[0].fixed_p
252b5132
RH
3220 /* If the previous previous insn was in a .set
3221 noreorder, we can't swap. Actually, the MIPS
3222 assembler will swap in this situation. However, gcc
3223 configured -with-gnu-as will generate code like
3224 .set noreorder
3225 lw $4,XXX
3226 .set reorder
3227 INSN
3228 bne $4,$0,foo
3229 in which we can not swap the bne and INSN. If gcc is
3230 not configured -with-gnu-as, it does not output the
a38419a5 3231 .set pseudo-ops. */
47e39b9d 3232 || history[1].noreorder_p
252b5132
RH
3233 /* If the branch is itself the target of a branch, we
3234 can not swap. We cheat on this; all we check for is
3235 whether there is a label on this instruction. If
3236 there are any branches to anything other than a
3237 label, users must use .set noreorder. */
a8dbcb85 3238 || si->label_list != NULL
895921c9
MR
3239 /* If the previous instruction is in a variant frag
3240 other than this branch's one, we cannot do the swap.
3241 This does not apply to the mips16, which uses variant
3242 frags for different purposes. */
252b5132 3243 || (! mips_opts.mips16
895921c9 3244 && prev_insn_frag_type == rs_machine_dependent)
71400594
RS
3245 /* Check for conflicts between the branch and the instructions
3246 before the candidate delay slot. */
3247 || nops_for_insn (history + 1, ip) > 0
3248 /* Check for conflicts between the swapped sequence and the
3249 target of the branch. */
3250 || nops_for_sequence (2, history + 1, ip, history) > 0
252b5132
RH
3251 /* We do not swap with a trap instruction, since it
3252 complicates trap handlers to have the trap
3253 instruction be in a delay slot. */
3254 || (prev_pinfo & INSN_TRAP)
3255 /* If the branch reads a register that the previous
3256 instruction sets, we can not swap. */
3257 || (! mips_opts.mips16
3258 && (prev_pinfo & INSN_WRITE_GPR_T)
bf12938e 3259 && insn_uses_reg (ip, EXTRACT_OPERAND (RT, history[0]),
252b5132
RH
3260 MIPS_GR_REG))
3261 || (! mips_opts.mips16
3262 && (prev_pinfo & INSN_WRITE_GPR_D)
bf12938e 3263 && insn_uses_reg (ip, EXTRACT_OPERAND (RD, history[0]),
252b5132
RH
3264 MIPS_GR_REG))
3265 || (mips_opts.mips16
3266 && (((prev_pinfo & MIPS16_INSN_WRITE_X)
bf12938e
RS
3267 && (insn_uses_reg
3268 (ip, MIPS16_EXTRACT_OPERAND (RX, history[0]),
3269 MIPS16_REG)))
252b5132 3270 || ((prev_pinfo & MIPS16_INSN_WRITE_Y)
bf12938e
RS
3271 && (insn_uses_reg
3272 (ip, MIPS16_EXTRACT_OPERAND (RY, history[0]),
3273 MIPS16_REG)))
252b5132 3274 || ((prev_pinfo & MIPS16_INSN_WRITE_Z)
bf12938e
RS
3275 && (insn_uses_reg
3276 (ip, MIPS16_EXTRACT_OPERAND (RZ, history[0]),
3277 MIPS16_REG)))
252b5132
RH
3278 || ((prev_pinfo & MIPS16_INSN_WRITE_T)
3279 && insn_uses_reg (ip, TREG, MIPS_GR_REG))
3280 || ((prev_pinfo & MIPS16_INSN_WRITE_31)
3281 && insn_uses_reg (ip, RA, MIPS_GR_REG))
3282 || ((prev_pinfo & MIPS16_INSN_WRITE_GPR_Y)
3283 && insn_uses_reg (ip,
47e39b9d
RS
3284 MIPS16OP_EXTRACT_REG32R
3285 (history[0].insn_opcode),
252b5132
RH
3286 MIPS_GR_REG))))
3287 /* If the branch writes a register that the previous
3288 instruction sets, we can not swap (we know that
3289 branches write only to RD or to $31). */
3290 || (! mips_opts.mips16
3291 && (prev_pinfo & INSN_WRITE_GPR_T)
3292 && (((pinfo & INSN_WRITE_GPR_D)
bf12938e
RS
3293 && (EXTRACT_OPERAND (RT, history[0])
3294 == EXTRACT_OPERAND (RD, *ip)))
252b5132 3295 || ((pinfo & INSN_WRITE_GPR_31)
bf12938e 3296 && EXTRACT_OPERAND (RT, history[0]) == RA)))
252b5132
RH
3297 || (! mips_opts.mips16
3298 && (prev_pinfo & INSN_WRITE_GPR_D)
3299 && (((pinfo & INSN_WRITE_GPR_D)
bf12938e
RS
3300 && (EXTRACT_OPERAND (RD, history[0])
3301 == EXTRACT_OPERAND (RD, *ip)))
252b5132 3302 || ((pinfo & INSN_WRITE_GPR_31)
bf12938e 3303 && EXTRACT_OPERAND (RD, history[0]) == RA)))
252b5132
RH
3304 || (mips_opts.mips16
3305 && (pinfo & MIPS16_INSN_WRITE_31)
3306 && ((prev_pinfo & MIPS16_INSN_WRITE_31)
3307 || ((prev_pinfo & MIPS16_INSN_WRITE_GPR_Y)
47e39b9d 3308 && (MIPS16OP_EXTRACT_REG32R (history[0].insn_opcode)
252b5132
RH
3309 == RA))))
3310 /* If the branch writes a register that the previous
3311 instruction reads, we can not swap (we know that
3312 branches only write to RD or to $31). */
3313 || (! mips_opts.mips16
3314 && (pinfo & INSN_WRITE_GPR_D)
47e39b9d 3315 && insn_uses_reg (&history[0],
bf12938e 3316 EXTRACT_OPERAND (RD, *ip),
252b5132
RH
3317 MIPS_GR_REG))
3318 || (! mips_opts.mips16
3319 && (pinfo & INSN_WRITE_GPR_31)
47e39b9d 3320 && insn_uses_reg (&history[0], RA, MIPS_GR_REG))
252b5132
RH
3321 || (mips_opts.mips16
3322 && (pinfo & MIPS16_INSN_WRITE_31)
47e39b9d 3323 && insn_uses_reg (&history[0], RA, MIPS_GR_REG))
252b5132
RH
3324 /* If one instruction sets a condition code and the
3325 other one uses a condition code, we can not swap. */
3326 || ((pinfo & INSN_READ_COND_CODE)
3327 && (prev_pinfo & INSN_WRITE_COND_CODE))
3328 || ((pinfo & INSN_WRITE_COND_CODE)
3329 && (prev_pinfo & INSN_READ_COND_CODE))
3330 /* If the previous instruction uses the PC, we can not
3331 swap. */
3332 || (mips_opts.mips16
3333 && (prev_pinfo & MIPS16_INSN_READ_PC))
252b5132
RH
3334 /* If the previous instruction had a fixup in mips16
3335 mode, we can not swap. This normally means that the
3336 previous instruction was a 4 byte branch anyhow. */
47e39b9d 3337 || (mips_opts.mips16 && history[0].fixp[0])
bdaaa2e1
KH
3338 /* If the previous instruction is a sync, sync.l, or
3339 sync.p, we can not swap. */
6a32d874
CM
3340 || (prev_pinfo & INSN_SYNC)
3341 /* If the previous instruction is an ERET or
3342 DERET, avoid the swap. */
3343 || (history[0].insn_opcode == INSN_ERET)
3344 || (history[0].insn_opcode == INSN_DERET))
252b5132 3345 {
29024861
DU
3346 if (mips_opts.mips16
3347 && (pinfo & INSN_UNCOND_BRANCH_DELAY)
3348 && (pinfo & (MIPS16_INSN_READ_X | MIPS16_INSN_READ_31))
3994f87e 3349 && ISA_SUPPORTS_MIPS16E)
29024861
DU
3350 {
3351 /* Convert MIPS16 jr/jalr into a "compact" jump. */
3352 ip->insn_opcode |= 0x0080;
3353 install_insn (ip);
3354 insert_into_history (0, 1, ip);
3355 }
3356 else
3357 {
3358 /* We could do even better for unconditional branches to
3359 portions of this object file; we could pick up the
3360 instruction at the destination, put it in the delay
3361 slot, and bump the destination address. */
3362 insert_into_history (0, 1, ip);
3363 emit_nop ();
3364 }
3365
dd22970f
ILT
3366 if (mips_relax.sequence)
3367 mips_relax.sizes[mips_relax.sequence - 1] += 4;
252b5132
RH
3368 }
3369 else
3370 {
3371 /* It looks like we can actually do the swap. */
1e915849
RS
3372 struct mips_cl_insn delay = history[0];
3373 if (mips_opts.mips16)
252b5132 3374 {
b8ee1a6e
DU
3375 know (delay.frag == ip->frag);
3376 move_insn (ip, delay.frag, delay.where);
3377 move_insn (&delay, ip->frag, ip->where + insn_length (ip));
1e915849
RS
3378 }
3379 else if (relaxed_branch)
3380 {
3381 /* Add the delay slot instruction to the end of the
3382 current frag and shrink the fixed part of the
3383 original frag. If the branch occupies the tail of
3384 the latter, move it backwards to cover the gap. */
3385 delay.frag->fr_fix -= 4;
3386 if (delay.frag == ip->frag)
3387 move_insn (ip, ip->frag, ip->where - 4);
3388 add_fixed_insn (&delay);
252b5132
RH
3389 }
3390 else
3391 {
1e915849
RS
3392 move_insn (&delay, ip->frag, ip->where);
3393 move_insn (ip, history[0].frag, history[0].where);
252b5132 3394 }
1e915849
RS
3395 history[0] = *ip;
3396 delay.fixed_p = 1;
3397 insert_into_history (0, 1, &delay);
252b5132 3398 }
252b5132
RH
3399
3400 /* If that was an unconditional branch, forget the previous
3401 insn information. */
3402 if (pinfo & INSN_UNCOND_BRANCH_DELAY)
6a32d874 3403 {
6a32d874
CM
3404 mips_no_prev_insn ();
3405 }
252b5132
RH
3406 }
3407 else if (pinfo & INSN_COND_BRANCH_LIKELY)
3408 {
3409 /* We don't yet optimize a branch likely. What we should do
3410 is look at the target, copy the instruction found there
3411 into the delay slot, and increment the branch to jump to
3412 the next instruction. */
1e915849 3413 insert_into_history (0, 1, ip);
252b5132 3414 emit_nop ();
252b5132
RH
3415 }
3416 else
1e915849 3417 insert_into_history (0, 1, ip);
252b5132 3418 }
1e915849
RS
3419 else
3420 insert_into_history (0, 1, ip);
252b5132
RH
3421
3422 /* We just output an insn, so the next one doesn't have a label. */
3423 mips_clear_insn_labels ();
252b5132
RH
3424}
3425
7d10b47d 3426/* Forget that there was any previous instruction or label. */
252b5132
RH
3427
3428static void
7d10b47d 3429mips_no_prev_insn (void)
252b5132 3430{
7d10b47d
RS
3431 prev_nop_frag = NULL;
3432 insert_into_history (0, ARRAY_SIZE (history), NOP_INSN);
252b5132
RH
3433 mips_clear_insn_labels ();
3434}
3435
7d10b47d
RS
3436/* This function must be called before we emit something other than
3437 instructions. It is like mips_no_prev_insn except that it inserts
3438 any NOPS that might be needed by previous instructions. */
252b5132 3439
7d10b47d
RS
3440void
3441mips_emit_delays (void)
252b5132
RH
3442{
3443 if (! mips_opts.noreorder)
3444 {
71400594 3445 int nops = nops_for_insn (history, NULL);
252b5132
RH
3446 if (nops > 0)
3447 {
7d10b47d
RS
3448 while (nops-- > 0)
3449 add_fixed_insn (NOP_INSN);
3450 mips_move_labels ();
3451 }
3452 }
3453 mips_no_prev_insn ();
3454}
3455
3456/* Start a (possibly nested) noreorder block. */
3457
3458static void
3459start_noreorder (void)
3460{
3461 if (mips_opts.noreorder == 0)
3462 {
3463 unsigned int i;
3464 int nops;
3465
3466 /* None of the instructions before the .set noreorder can be moved. */
3467 for (i = 0; i < ARRAY_SIZE (history); i++)
3468 history[i].fixed_p = 1;
3469
3470 /* Insert any nops that might be needed between the .set noreorder
3471 block and the previous instructions. We will later remove any
3472 nops that turn out not to be needed. */
3473 nops = nops_for_insn (history, NULL);
3474 if (nops > 0)
3475 {
3476 if (mips_optimize != 0)
252b5132
RH
3477 {
3478 /* Record the frag which holds the nop instructions, so
3479 that we can remove them if we don't need them. */
3480 frag_grow (mips_opts.mips16 ? nops * 2 : nops * 4);
3481 prev_nop_frag = frag_now;
3482 prev_nop_frag_holds = nops;
3483 prev_nop_frag_required = 0;
3484 prev_nop_frag_since = 0;
3485 }
3486
3487 for (; nops > 0; --nops)
1e915849 3488 add_fixed_insn (NOP_INSN);
252b5132 3489
7d10b47d
RS
3490 /* Move on to a new frag, so that it is safe to simply
3491 decrease the size of prev_nop_frag. */
3492 frag_wane (frag_now);
3493 frag_new (0);
404a8071 3494 mips_move_labels ();
252b5132 3495 }
7d10b47d
RS
3496 mips16_mark_labels ();
3497 mips_clear_insn_labels ();
252b5132 3498 }
7d10b47d
RS
3499 mips_opts.noreorder++;
3500 mips_any_noreorder = 1;
3501}
252b5132 3502
7d10b47d 3503/* End a nested noreorder block. */
252b5132 3504
7d10b47d
RS
3505static void
3506end_noreorder (void)
3507{
6a32d874 3508
7d10b47d
RS
3509 mips_opts.noreorder--;
3510 if (mips_opts.noreorder == 0 && prev_nop_frag != NULL)
3511 {
3512 /* Commit to inserting prev_nop_frag_required nops and go back to
3513 handling nop insertion the .set reorder way. */
3514 prev_nop_frag->fr_fix -= ((prev_nop_frag_holds - prev_nop_frag_required)
3515 * (mips_opts.mips16 ? 2 : 4));
3516 insert_into_history (prev_nop_frag_since,
3517 prev_nop_frag_required, NOP_INSN);
3518 prev_nop_frag = NULL;
3519 }
252b5132
RH
3520}
3521
584892a6
RS
3522/* Set up global variables for the start of a new macro. */
3523
3524static void
3525macro_start (void)
3526{
3527 memset (&mips_macro_warning.sizes, 0, sizeof (mips_macro_warning.sizes));
3528 mips_macro_warning.delay_slot_p = (mips_opts.noreorder
47e39b9d 3529 && (history[0].insn_mo->pinfo
584892a6
RS
3530 & (INSN_UNCOND_BRANCH_DELAY
3531 | INSN_COND_BRANCH_DELAY
3532 | INSN_COND_BRANCH_LIKELY)) != 0);
3533}
3534
3535/* Given that a macro is longer than 4 bytes, return the appropriate warning
3536 for it. Return null if no warning is needed. SUBTYPE is a bitmask of
3537 RELAX_DELAY_SLOT and RELAX_NOMACRO. */
3538
3539static const char *
3540macro_warning (relax_substateT subtype)
3541{
3542 if (subtype & RELAX_DELAY_SLOT)
3543 return _("Macro instruction expanded into multiple instructions"
3544 " in a branch delay slot");
3545 else if (subtype & RELAX_NOMACRO)
3546 return _("Macro instruction expanded into multiple instructions");
3547 else
3548 return 0;
3549}
3550
3551/* Finish up a macro. Emit warnings as appropriate. */
3552
3553static void
3554macro_end (void)
3555{
3556 if (mips_macro_warning.sizes[0] > 4 || mips_macro_warning.sizes[1] > 4)
3557 {
3558 relax_substateT subtype;
3559
3560 /* Set up the relaxation warning flags. */
3561 subtype = 0;
3562 if (mips_macro_warning.sizes[1] > mips_macro_warning.sizes[0])
3563 subtype |= RELAX_SECOND_LONGER;
3564 if (mips_opts.warn_about_macros)
3565 subtype |= RELAX_NOMACRO;
3566 if (mips_macro_warning.delay_slot_p)
3567 subtype |= RELAX_DELAY_SLOT;
3568
3569 if (mips_macro_warning.sizes[0] > 4 && mips_macro_warning.sizes[1] > 4)
3570 {
3571 /* Either the macro has a single implementation or both
3572 implementations are longer than 4 bytes. Emit the
3573 warning now. */
3574 const char *msg = macro_warning (subtype);
3575 if (msg != 0)
520725ea 3576 as_warn ("%s", msg);
584892a6
RS
3577 }
3578 else
3579 {
3580 /* One implementation might need a warning but the other
3581 definitely doesn't. */
3582 mips_macro_warning.first_frag->fr_subtype |= subtype;
3583 }
3584 }
3585}
3586
6e1304d8
RS
3587/* Read a macro's relocation codes from *ARGS and store them in *R.
3588 The first argument in *ARGS will be either the code for a single
3589 relocation or -1 followed by the three codes that make up a
3590 composite relocation. */
3591
3592static void
3593macro_read_relocs (va_list *args, bfd_reloc_code_real_type *r)
3594{
3595 int i, next;
3596
3597 next = va_arg (*args, int);
3598 if (next >= 0)
3599 r[0] = (bfd_reloc_code_real_type) next;
3600 else
3601 for (i = 0; i < 3; i++)
3602 r[i] = (bfd_reloc_code_real_type) va_arg (*args, int);
3603}
3604
252b5132
RH
3605/* Build an instruction created by a macro expansion. This is passed
3606 a pointer to the count of instructions created so far, an
3607 expression, the name of the instruction to build, an operand format
3608 string, and corresponding arguments. */
3609
252b5132 3610static void
67c0d1eb 3611macro_build (expressionS *ep, const char *name, const char *fmt, ...)
252b5132 3612{
1e915849 3613 const struct mips_opcode *mo;
252b5132 3614 struct mips_cl_insn insn;
f6688943 3615 bfd_reloc_code_real_type r[3];
252b5132 3616 va_list args;
252b5132 3617
252b5132 3618 va_start (args, fmt);
252b5132 3619
252b5132
RH
3620 if (mips_opts.mips16)
3621 {
03ea81db 3622 mips16_macro_build (ep, name, fmt, &args);
252b5132
RH
3623 va_end (args);
3624 return;
3625 }
3626
f6688943
TS
3627 r[0] = BFD_RELOC_UNUSED;
3628 r[1] = BFD_RELOC_UNUSED;
3629 r[2] = BFD_RELOC_UNUSED;
1e915849 3630 mo = (struct mips_opcode *) hash_find (op_hash, name);
9c2799c2
NC
3631 gas_assert (mo);
3632 gas_assert (strcmp (name, mo->name) == 0);
1e915849 3633
8b082fb1
TS
3634 while (1)
3635 {
3636 /* Search until we get a match for NAME. It is assumed here that
3637 macros will never generate MDMX, MIPS-3D, or MT instructions. */
3638 if (strcmp (fmt, mo->args) == 0
3639 && mo->pinfo != INSN_MACRO
f79e2745 3640 && is_opcode_valid (mo))
8b082fb1
TS
3641 break;
3642
1e915849 3643 ++mo;
9c2799c2
NC
3644 gas_assert (mo->name);
3645 gas_assert (strcmp (name, mo->name) == 0);
252b5132
RH
3646 }
3647
1e915849 3648 create_insn (&insn, mo);
252b5132
RH
3649 for (;;)
3650 {
3651 switch (*fmt++)
3652 {
3653 case '\0':
3654 break;
3655
3656 case ',':
3657 case '(':
3658 case ')':
3659 continue;
3660
5f74bc13
CD
3661 case '+':
3662 switch (*fmt++)
3663 {
3664 case 'A':
3665 case 'E':
bf12938e 3666 INSERT_OPERAND (SHAMT, insn, va_arg (args, int));
5f74bc13
CD
3667 continue;
3668
3669 case 'B':
3670 case 'F':
3671 /* Note that in the macro case, these arguments are already
3672 in MSB form. (When handling the instruction in the
3673 non-macro case, these arguments are sizes from which
3674 MSB values must be calculated.) */
bf12938e 3675 INSERT_OPERAND (INSMSB, insn, va_arg (args, int));
5f74bc13
CD
3676 continue;
3677
3678 case 'C':
3679 case 'G':
3680 case 'H':
3681 /* Note that in the macro case, these arguments are already
3682 in MSBD form. (When handling the instruction in the
3683 non-macro case, these arguments are sizes from which
3684 MSBD values must be calculated.) */
bf12938e 3685 INSERT_OPERAND (EXTMSBD, insn, va_arg (args, int));
5f74bc13
CD
3686 continue;
3687
dd3cbb7e
NC
3688 case 'Q':
3689 INSERT_OPERAND (SEQI, insn, va_arg (args, int));
3690 continue;
3691
5f74bc13
CD
3692 default:
3693 internalError ();
3694 }
3695 continue;
3696
8b082fb1
TS
3697 case '2':
3698 INSERT_OPERAND (BP, insn, va_arg (args, int));
3699 continue;
3700
252b5132
RH
3701 case 't':
3702 case 'w':
3703 case 'E':
bf12938e 3704 INSERT_OPERAND (RT, insn, va_arg (args, int));
252b5132
RH
3705 continue;
3706
3707 case 'c':
bf12938e 3708 INSERT_OPERAND (CODE, insn, va_arg (args, int));
38487616
TS
3709 continue;
3710
252b5132
RH
3711 case 'T':
3712 case 'W':
bf12938e 3713 INSERT_OPERAND (FT, insn, va_arg (args, int));
252b5132
RH
3714 continue;
3715
3716 case 'd':
3717 case 'G':
af7ee8bf 3718 case 'K':
bf12938e 3719 INSERT_OPERAND (RD, insn, va_arg (args, int));
252b5132
RH
3720 continue;
3721
4372b673
NC
3722 case 'U':
3723 {
3724 int tmp = va_arg (args, int);
3725
bf12938e
RS
3726 INSERT_OPERAND (RT, insn, tmp);
3727 INSERT_OPERAND (RD, insn, tmp);
beae10d5 3728 continue;
4372b673
NC
3729 }
3730
252b5132
RH
3731 case 'V':
3732 case 'S':
bf12938e 3733 INSERT_OPERAND (FS, insn, va_arg (args, int));
252b5132
RH
3734 continue;
3735
3736 case 'z':
3737 continue;
3738
3739 case '<':
bf12938e 3740 INSERT_OPERAND (SHAMT, insn, va_arg (args, int));
252b5132
RH
3741 continue;
3742
3743 case 'D':
bf12938e 3744 INSERT_OPERAND (FD, insn, va_arg (args, int));
252b5132
RH
3745 continue;
3746
3747 case 'B':
bf12938e 3748 INSERT_OPERAND (CODE20, insn, va_arg (args, int));
252b5132
RH
3749 continue;
3750
4372b673 3751 case 'J':
bf12938e 3752 INSERT_OPERAND (CODE19, insn, va_arg (args, int));
4372b673
NC
3753 continue;
3754
252b5132 3755 case 'q':
bf12938e 3756 INSERT_OPERAND (CODE2, insn, va_arg (args, int));
252b5132
RH
3757 continue;
3758
3759 case 'b':
3760 case 's':
3761 case 'r':
3762 case 'v':
bf12938e 3763 INSERT_OPERAND (RS, insn, va_arg (args, int));
252b5132
RH
3764 continue;
3765
3766 case 'i':
3767 case 'j':
6e1304d8 3768 macro_read_relocs (&args, r);
9c2799c2 3769 gas_assert (*r == BFD_RELOC_GPREL16
e391c024
RS
3770 || *r == BFD_RELOC_MIPS_HIGHER
3771 || *r == BFD_RELOC_HI16_S
3772 || *r == BFD_RELOC_LO16
3773 || *r == BFD_RELOC_MIPS_GOT_OFST);
3774 continue;
3775
3776 case 'o':
3777 macro_read_relocs (&args, r);
252b5132
RH
3778 continue;
3779
3780 case 'u':
6e1304d8 3781 macro_read_relocs (&args, r);
9c2799c2 3782 gas_assert (ep != NULL
252b5132
RH
3783 && (ep->X_op == O_constant
3784 || (ep->X_op == O_symbol
f6688943
TS
3785 && (*r == BFD_RELOC_MIPS_HIGHEST
3786 || *r == BFD_RELOC_HI16_S
3787 || *r == BFD_RELOC_HI16
3788 || *r == BFD_RELOC_GPREL16
3789 || *r == BFD_RELOC_MIPS_GOT_HI16
3e722fb5 3790 || *r == BFD_RELOC_MIPS_CALL_HI16))));
252b5132
RH
3791 continue;
3792
3793 case 'p':
9c2799c2 3794 gas_assert (ep != NULL);
bad36eac 3795
252b5132
RH
3796 /*
3797 * This allows macro() to pass an immediate expression for
3798 * creating short branches without creating a symbol.
bad36eac
DJ
3799 *
3800 * We don't allow branch relaxation for these branches, as
3801 * they should only appear in ".set nomacro" anyway.
252b5132
RH
3802 */
3803 if (ep->X_op == O_constant)
3804 {
bad36eac
DJ
3805 if ((ep->X_add_number & 3) != 0)
3806 as_bad (_("branch to misaligned address (0x%lx)"),
3807 (unsigned long) ep->X_add_number);
3808 if ((ep->X_add_number + 0x20000) & ~0x3ffff)
3809 as_bad (_("branch address range overflow (0x%lx)"),
3810 (unsigned long) ep->X_add_number);
252b5132
RH
3811 insn.insn_opcode |= (ep->X_add_number >> 2) & 0xffff;
3812 ep = NULL;
3813 }
3814 else
0b25d3e6 3815 *r = BFD_RELOC_16_PCREL_S2;
252b5132
RH
3816 continue;
3817
3818 case 'a':
9c2799c2 3819 gas_assert (ep != NULL);
f6688943 3820 *r = BFD_RELOC_MIPS_JMP;
252b5132
RH
3821 continue;
3822
3823 case 'C':
a9e24354 3824 INSERT_OPERAND (COPZ, insn, va_arg (args, unsigned long));
252b5132
RH
3825 continue;
3826
d43b4baf 3827 case 'k':
a9e24354 3828 INSERT_OPERAND (CACHE, insn, va_arg (args, unsigned long));
d43b4baf
TS
3829 continue;
3830
252b5132
RH
3831 default:
3832 internalError ();
3833 }
3834 break;
3835 }
3836 va_end (args);
9c2799c2 3837 gas_assert (*r == BFD_RELOC_UNUSED ? ep == NULL : ep != NULL);
252b5132 3838
4d7206a2 3839 append_insn (&insn, ep, r);
252b5132
RH
3840}
3841
3842static void
67c0d1eb 3843mips16_macro_build (expressionS *ep, const char *name, const char *fmt,
03ea81db 3844 va_list *args)
252b5132 3845{
1e915849 3846 struct mips_opcode *mo;
252b5132 3847 struct mips_cl_insn insn;
f6688943
TS
3848 bfd_reloc_code_real_type r[3]
3849 = {BFD_RELOC_UNUSED, BFD_RELOC_UNUSED, BFD_RELOC_UNUSED};
252b5132 3850
1e915849 3851 mo = (struct mips_opcode *) hash_find (mips16_op_hash, name);
9c2799c2
NC
3852 gas_assert (mo);
3853 gas_assert (strcmp (name, mo->name) == 0);
252b5132 3854
1e915849 3855 while (strcmp (fmt, mo->args) != 0 || mo->pinfo == INSN_MACRO)
252b5132 3856 {
1e915849 3857 ++mo;
9c2799c2
NC
3858 gas_assert (mo->name);
3859 gas_assert (strcmp (name, mo->name) == 0);
252b5132
RH
3860 }
3861
1e915849 3862 create_insn (&insn, mo);
252b5132
RH
3863 for (;;)
3864 {
3865 int c;
3866
3867 c = *fmt++;
3868 switch (c)
3869 {
3870 case '\0':
3871 break;
3872
3873 case ',':
3874 case '(':
3875 case ')':
3876 continue;
3877
3878 case 'y':
3879 case 'w':
03ea81db 3880 MIPS16_INSERT_OPERAND (RY, insn, va_arg (*args, int));
252b5132
RH
3881 continue;
3882
3883 case 'x':
3884 case 'v':
03ea81db 3885 MIPS16_INSERT_OPERAND (RX, insn, va_arg (*args, int));
252b5132
RH
3886 continue;
3887
3888 case 'z':
03ea81db 3889 MIPS16_INSERT_OPERAND (RZ, insn, va_arg (*args, int));
252b5132
RH
3890 continue;
3891
3892 case 'Z':
03ea81db 3893 MIPS16_INSERT_OPERAND (MOVE32Z, insn, va_arg (*args, int));
252b5132
RH
3894 continue;
3895
3896 case '0':
3897 case 'S':
3898 case 'P':
3899 case 'R':
3900 continue;
3901
3902 case 'X':
03ea81db 3903 MIPS16_INSERT_OPERAND (REGR32, insn, va_arg (*args, int));
252b5132
RH
3904 continue;
3905
3906 case 'Y':
3907 {
3908 int regno;
3909
03ea81db 3910 regno = va_arg (*args, int);
252b5132 3911 regno = ((regno & 7) << 2) | ((regno & 0x18) >> 3);
a9e24354 3912 MIPS16_INSERT_OPERAND (REG32R, insn, regno);
252b5132
RH
3913 }
3914 continue;
3915
3916 case '<':
3917 case '>':
3918 case '4':
3919 case '5':
3920 case 'H':
3921 case 'W':
3922 case 'D':
3923 case 'j':
3924 case '8':
3925 case 'V':
3926 case 'C':
3927 case 'U':
3928 case 'k':
3929 case 'K':
3930 case 'p':
3931 case 'q':
3932 {
9c2799c2 3933 gas_assert (ep != NULL);
252b5132
RH
3934
3935 if (ep->X_op != O_constant)
874e8986 3936 *r = (int) BFD_RELOC_UNUSED + c;
252b5132
RH
3937 else
3938 {
b34976b6
AM
3939 mips16_immed (NULL, 0, c, ep->X_add_number, FALSE, FALSE,
3940 FALSE, &insn.insn_opcode, &insn.use_extend,
c4e7957c 3941 &insn.extend);
252b5132 3942 ep = NULL;
f6688943 3943 *r = BFD_RELOC_UNUSED;
252b5132
RH
3944 }
3945 }
3946 continue;
3947
3948 case '6':
03ea81db 3949 MIPS16_INSERT_OPERAND (IMM6, insn, va_arg (*args, int));
252b5132
RH
3950 continue;
3951 }
3952
3953 break;
3954 }
3955
9c2799c2 3956 gas_assert (*r == BFD_RELOC_UNUSED ? ep == NULL : ep != NULL);
252b5132 3957
4d7206a2 3958 append_insn (&insn, ep, r);
252b5132
RH
3959}
3960
2051e8c4
MR
3961/*
3962 * Sign-extend 32-bit mode constants that have bit 31 set and all
3963 * higher bits unset.
3964 */
9f872bbe 3965static void
2051e8c4
MR
3966normalize_constant_expr (expressionS *ex)
3967{
9ee2a2d4 3968 if (ex->X_op == O_constant
2051e8c4
MR
3969 && IS_ZEXT_32BIT_NUM (ex->X_add_number))
3970 ex->X_add_number = (((ex->X_add_number & 0xffffffff) ^ 0x80000000)
3971 - 0x80000000);
3972}
3973
3974/*
3975 * Sign-extend 32-bit mode address offsets that have bit 31 set and
3976 * all higher bits unset.
3977 */
3978static void
3979normalize_address_expr (expressionS *ex)
3980{
3981 if (((ex->X_op == O_constant && HAVE_32BIT_ADDRESSES)
3982 || (ex->X_op == O_symbol && HAVE_32BIT_SYMBOLS))
3983 && IS_ZEXT_32BIT_NUM (ex->X_add_number))
3984 ex->X_add_number = (((ex->X_add_number & 0xffffffff) ^ 0x80000000)
3985 - 0x80000000);
3986}
3987
438c16b8
TS
3988/*
3989 * Generate a "jalr" instruction with a relocation hint to the called
3990 * function. This occurs in NewABI PIC code.
3991 */
3992static void
67c0d1eb 3993macro_build_jalr (expressionS *ep)
438c16b8 3994{
685736be 3995 char *f = NULL;
b34976b6 3996
1180b5a4 3997 if (MIPS_JALR_HINT_P (ep))
f21f8242 3998 {
cc3d92a5 3999 frag_grow (8);
f21f8242
AO
4000 f = frag_more (0);
4001 }
67c0d1eb 4002 macro_build (NULL, "jalr", "d,s", RA, PIC_CALL_REG);
1180b5a4 4003 if (MIPS_JALR_HINT_P (ep))
f21f8242 4004 fix_new_exp (frag_now, f - frag_now->fr_literal,
a105a300 4005 4, ep, FALSE, BFD_RELOC_MIPS_JALR);
438c16b8
TS
4006}
4007
252b5132
RH
4008/*
4009 * Generate a "lui" instruction.
4010 */
4011static void
67c0d1eb 4012macro_build_lui (expressionS *ep, int regnum)
252b5132
RH
4013{
4014 expressionS high_expr;
1e915849 4015 const struct mips_opcode *mo;
252b5132 4016 struct mips_cl_insn insn;
f6688943
TS
4017 bfd_reloc_code_real_type r[3]
4018 = {BFD_RELOC_UNUSED, BFD_RELOC_UNUSED, BFD_RELOC_UNUSED};
5a38dc70
AM
4019 const char *name = "lui";
4020 const char *fmt = "t,u";
252b5132 4021
9c2799c2 4022 gas_assert (! mips_opts.mips16);
252b5132 4023
4d7206a2 4024 high_expr = *ep;
252b5132
RH
4025
4026 if (high_expr.X_op == O_constant)
4027 {
54f4ddb3 4028 /* We can compute the instruction now without a relocation entry. */
e7d556df
TS
4029 high_expr.X_add_number = ((high_expr.X_add_number + 0x8000)
4030 >> 16) & 0xffff;
f6688943 4031 *r = BFD_RELOC_UNUSED;
252b5132 4032 }
78e1bb40 4033 else
252b5132 4034 {
9c2799c2 4035 gas_assert (ep->X_op == O_symbol);
bbe506e8
TS
4036 /* _gp_disp is a special case, used from s_cpload.
4037 __gnu_local_gp is used if mips_no_shared. */
9c2799c2 4038 gas_assert (mips_pic == NO_PIC
78e1bb40 4039 || (! HAVE_NEWABI
aa6975fb
ILT
4040 && strcmp (S_GET_NAME (ep->X_add_symbol), "_gp_disp") == 0)
4041 || (! mips_in_shared
bbe506e8
TS
4042 && strcmp (S_GET_NAME (ep->X_add_symbol),
4043 "__gnu_local_gp") == 0));
f6688943 4044 *r = BFD_RELOC_HI16_S;
252b5132
RH
4045 }
4046
1e915849 4047 mo = hash_find (op_hash, name);
9c2799c2
NC
4048 gas_assert (strcmp (name, mo->name) == 0);
4049 gas_assert (strcmp (fmt, mo->args) == 0);
1e915849 4050 create_insn (&insn, mo);
252b5132 4051
bf12938e
RS
4052 insn.insn_opcode = insn.insn_mo->match;
4053 INSERT_OPERAND (RT, insn, regnum);
f6688943 4054 if (*r == BFD_RELOC_UNUSED)
252b5132
RH
4055 {
4056 insn.insn_opcode |= high_expr.X_add_number;
4d7206a2 4057 append_insn (&insn, NULL, r);
252b5132
RH
4058 }
4059 else
4d7206a2 4060 append_insn (&insn, &high_expr, r);
252b5132
RH
4061}
4062
885add95
CD
4063/* Generate a sequence of instructions to do a load or store from a constant
4064 offset off of a base register (breg) into/from a target register (treg),
4065 using AT if necessary. */
4066static void
67c0d1eb
RS
4067macro_build_ldst_constoffset (expressionS *ep, const char *op,
4068 int treg, int breg, int dbl)
885add95 4069{
9c2799c2 4070 gas_assert (ep->X_op == O_constant);
885add95 4071
256ab948 4072 /* Sign-extending 32-bit constants makes their handling easier. */
2051e8c4
MR
4073 if (!dbl)
4074 normalize_constant_expr (ep);
256ab948 4075
67c1ffbe 4076 /* Right now, this routine can only handle signed 32-bit constants. */
ecd13cd3 4077 if (! IS_SEXT_32BIT_NUM(ep->X_add_number + 0x8000))
885add95
CD
4078 as_warn (_("operand overflow"));
4079
4080 if (IS_SEXT_16BIT_NUM(ep->X_add_number))
4081 {
4082 /* Signed 16-bit offset will fit in the op. Easy! */
67c0d1eb 4083 macro_build (ep, op, "t,o(b)", treg, BFD_RELOC_LO16, breg);
885add95
CD
4084 }
4085 else
4086 {
4087 /* 32-bit offset, need multiple instructions and AT, like:
4088 lui $tempreg,const_hi (BFD_RELOC_HI16_S)
4089 addu $tempreg,$tempreg,$breg
4090 <op> $treg,const_lo($tempreg) (BFD_RELOC_LO16)
4091 to handle the complete offset. */
67c0d1eb
RS
4092 macro_build_lui (ep, AT);
4093 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", AT, AT, breg);
4094 macro_build (ep, op, "t,o(b)", treg, BFD_RELOC_LO16, AT);
885add95 4095
741fe287 4096 if (!mips_opts.at)
8fc2e39e 4097 as_bad (_("Macro used $at after \".set noat\""));
885add95
CD
4098 }
4099}
4100
252b5132
RH
4101/* set_at()
4102 * Generates code to set the $at register to true (one)
4103 * if reg is less than the immediate expression.
4104 */
4105static void
67c0d1eb 4106set_at (int reg, int unsignedp)
252b5132
RH
4107{
4108 if (imm_expr.X_op == O_constant
4109 && imm_expr.X_add_number >= -0x8000
4110 && imm_expr.X_add_number < 0x8000)
67c0d1eb
RS
4111 macro_build (&imm_expr, unsignedp ? "sltiu" : "slti", "t,r,j",
4112 AT, reg, BFD_RELOC_LO16);
252b5132
RH
4113 else
4114 {
67c0d1eb
RS
4115 load_register (AT, &imm_expr, HAVE_64BIT_GPRS);
4116 macro_build (NULL, unsignedp ? "sltu" : "slt", "d,v,t", AT, reg, AT);
252b5132
RH
4117 }
4118}
4119
4120/* Warn if an expression is not a constant. */
4121
4122static void
17a2f251 4123check_absolute_expr (struct mips_cl_insn *ip, expressionS *ex)
252b5132
RH
4124{
4125 if (ex->X_op == O_big)
4126 as_bad (_("unsupported large constant"));
4127 else if (ex->X_op != O_constant)
9ee2a2d4
MR
4128 as_bad (_("Instruction %s requires absolute expression"),
4129 ip->insn_mo->name);
13757d0c 4130
9ee2a2d4
MR
4131 if (HAVE_32BIT_GPRS)
4132 normalize_constant_expr (ex);
252b5132
RH
4133}
4134
4135/* Count the leading zeroes by performing a binary chop. This is a
4136 bulky bit of source, but performance is a LOT better for the
4137 majority of values than a simple loop to count the bits:
4138 for (lcnt = 0; (lcnt < 32); lcnt++)
4139 if ((v) & (1 << (31 - lcnt)))
4140 break;
4141 However it is not code size friendly, and the gain will drop a bit
4142 on certain cached systems.
4143*/
4144#define COUNT_TOP_ZEROES(v) \
4145 (((v) & ~0xffff) == 0 \
4146 ? ((v) & ~0xff) == 0 \
4147 ? ((v) & ~0xf) == 0 \
4148 ? ((v) & ~0x3) == 0 \
4149 ? ((v) & ~0x1) == 0 \
4150 ? !(v) \
4151 ? 32 \
4152 : 31 \
4153 : 30 \
4154 : ((v) & ~0x7) == 0 \
4155 ? 29 \
4156 : 28 \
4157 : ((v) & ~0x3f) == 0 \
4158 ? ((v) & ~0x1f) == 0 \
4159 ? 27 \
4160 : 26 \
4161 : ((v) & ~0x7f) == 0 \
4162 ? 25 \
4163 : 24 \
4164 : ((v) & ~0xfff) == 0 \
4165 ? ((v) & ~0x3ff) == 0 \
4166 ? ((v) & ~0x1ff) == 0 \
4167 ? 23 \
4168 : 22 \
4169 : ((v) & ~0x7ff) == 0 \
4170 ? 21 \
4171 : 20 \
4172 : ((v) & ~0x3fff) == 0 \
4173 ? ((v) & ~0x1fff) == 0 \
4174 ? 19 \
4175 : 18 \
4176 : ((v) & ~0x7fff) == 0 \
4177 ? 17 \
4178 : 16 \
4179 : ((v) & ~0xffffff) == 0 \
4180 ? ((v) & ~0xfffff) == 0 \
4181 ? ((v) & ~0x3ffff) == 0 \
4182 ? ((v) & ~0x1ffff) == 0 \
4183 ? 15 \
4184 : 14 \
4185 : ((v) & ~0x7ffff) == 0 \
4186 ? 13 \
4187 : 12 \
4188 : ((v) & ~0x3fffff) == 0 \
4189 ? ((v) & ~0x1fffff) == 0 \
4190 ? 11 \
4191 : 10 \
4192 : ((v) & ~0x7fffff) == 0 \
4193 ? 9 \
4194 : 8 \
4195 : ((v) & ~0xfffffff) == 0 \
4196 ? ((v) & ~0x3ffffff) == 0 \
4197 ? ((v) & ~0x1ffffff) == 0 \
4198 ? 7 \
4199 : 6 \
4200 : ((v) & ~0x7ffffff) == 0 \
4201 ? 5 \
4202 : 4 \
4203 : ((v) & ~0x3fffffff) == 0 \
4204 ? ((v) & ~0x1fffffff) == 0 \
4205 ? 3 \
4206 : 2 \
4207 : ((v) & ~0x7fffffff) == 0 \
4208 ? 1 \
4209 : 0)
4210
4211/* load_register()
67c1ffbe 4212 * This routine generates the least number of instructions necessary to load
252b5132
RH
4213 * an absolute expression value into a register.
4214 */
4215static void
67c0d1eb 4216load_register (int reg, expressionS *ep, int dbl)
252b5132
RH
4217{
4218 int freg;
4219 expressionS hi32, lo32;
4220
4221 if (ep->X_op != O_big)
4222 {
9c2799c2 4223 gas_assert (ep->X_op == O_constant);
256ab948
TS
4224
4225 /* Sign-extending 32-bit constants makes their handling easier. */
2051e8c4
MR
4226 if (!dbl)
4227 normalize_constant_expr (ep);
256ab948
TS
4228
4229 if (IS_SEXT_16BIT_NUM (ep->X_add_number))
252b5132
RH
4230 {
4231 /* We can handle 16 bit signed values with an addiu to
4232 $zero. No need to ever use daddiu here, since $zero and
4233 the result are always correct in 32 bit mode. */
67c0d1eb 4234 macro_build (ep, "addiu", "t,r,j", reg, 0, BFD_RELOC_LO16);
252b5132
RH
4235 return;
4236 }
4237 else if (ep->X_add_number >= 0 && ep->X_add_number < 0x10000)
4238 {
4239 /* We can handle 16 bit unsigned values with an ori to
4240 $zero. */
67c0d1eb 4241 macro_build (ep, "ori", "t,r,i", reg, 0, BFD_RELOC_LO16);
252b5132
RH
4242 return;
4243 }
256ab948 4244 else if ((IS_SEXT_32BIT_NUM (ep->X_add_number)))
252b5132
RH
4245 {
4246 /* 32 bit values require an lui. */
67c0d1eb 4247 macro_build (ep, "lui", "t,u", reg, BFD_RELOC_HI16);
252b5132 4248 if ((ep->X_add_number & 0xffff) != 0)
67c0d1eb 4249 macro_build (ep, "ori", "t,r,i", reg, reg, BFD_RELOC_LO16);
252b5132
RH
4250 return;
4251 }
4252 }
4253
4254 /* The value is larger than 32 bits. */
4255
2051e8c4 4256 if (!dbl || HAVE_32BIT_GPRS)
252b5132 4257 {
55e08f71
NC
4258 char value[32];
4259
4260 sprintf_vma (value, ep->X_add_number);
20e1fcfd 4261 as_bad (_("Number (0x%s) larger than 32 bits"), value);
67c0d1eb 4262 macro_build (ep, "addiu", "t,r,j", reg, 0, BFD_RELOC_LO16);
252b5132
RH
4263 return;
4264 }
4265
4266 if (ep->X_op != O_big)
4267 {
4268 hi32 = *ep;
4269 hi32.X_add_number = (valueT) hi32.X_add_number >> 16;
4270 hi32.X_add_number = (valueT) hi32.X_add_number >> 16;
4271 hi32.X_add_number &= 0xffffffff;
4272 lo32 = *ep;
4273 lo32.X_add_number &= 0xffffffff;
4274 }
4275 else
4276 {
9c2799c2 4277 gas_assert (ep->X_add_number > 2);
252b5132
RH
4278 if (ep->X_add_number == 3)
4279 generic_bignum[3] = 0;
4280 else if (ep->X_add_number > 4)
4281 as_bad (_("Number larger than 64 bits"));
4282 lo32.X_op = O_constant;
4283 lo32.X_add_number = generic_bignum[0] + (generic_bignum[1] << 16);
4284 hi32.X_op = O_constant;
4285 hi32.X_add_number = generic_bignum[2] + (generic_bignum[3] << 16);
4286 }
4287
4288 if (hi32.X_add_number == 0)
4289 freg = 0;
4290 else
4291 {
4292 int shift, bit;
4293 unsigned long hi, lo;
4294
956cd1d6 4295 if (hi32.X_add_number == (offsetT) 0xffffffff)
beae10d5
KH
4296 {
4297 if ((lo32.X_add_number & 0xffff8000) == 0xffff8000)
4298 {
67c0d1eb 4299 macro_build (&lo32, "addiu", "t,r,j", reg, 0, BFD_RELOC_LO16);
beae10d5
KH
4300 return;
4301 }
4302 if (lo32.X_add_number & 0x80000000)
4303 {
67c0d1eb 4304 macro_build (&lo32, "lui", "t,u", reg, BFD_RELOC_HI16);
252b5132 4305 if (lo32.X_add_number & 0xffff)
67c0d1eb 4306 macro_build (&lo32, "ori", "t,r,i", reg, reg, BFD_RELOC_LO16);
beae10d5
KH
4307 return;
4308 }
4309 }
252b5132
RH
4310
4311 /* Check for 16bit shifted constant. We know that hi32 is
4312 non-zero, so start the mask on the first bit of the hi32
4313 value. */
4314 shift = 17;
4315 do
beae10d5
KH
4316 {
4317 unsigned long himask, lomask;
4318
4319 if (shift < 32)
4320 {
4321 himask = 0xffff >> (32 - shift);
4322 lomask = (0xffff << shift) & 0xffffffff;
4323 }
4324 else
4325 {
4326 himask = 0xffff << (shift - 32);
4327 lomask = 0;
4328 }
4329 if ((hi32.X_add_number & ~(offsetT) himask) == 0
4330 && (lo32.X_add_number & ~(offsetT) lomask) == 0)
4331 {
4332 expressionS tmp;
4333
4334 tmp.X_op = O_constant;
4335 if (shift < 32)
4336 tmp.X_add_number = ((hi32.X_add_number << (32 - shift))
4337 | (lo32.X_add_number >> shift));
4338 else
4339 tmp.X_add_number = hi32.X_add_number >> (shift - 32);
67c0d1eb
RS
4340 macro_build (&tmp, "ori", "t,r,i", reg, 0, BFD_RELOC_LO16);
4341 macro_build (NULL, (shift >= 32) ? "dsll32" : "dsll", "d,w,<",
4342 reg, reg, (shift >= 32) ? shift - 32 : shift);
beae10d5
KH
4343 return;
4344 }
f9419b05 4345 ++shift;
beae10d5
KH
4346 }
4347 while (shift <= (64 - 16));
252b5132
RH
4348
4349 /* Find the bit number of the lowest one bit, and store the
4350 shifted value in hi/lo. */
4351 hi = (unsigned long) (hi32.X_add_number & 0xffffffff);
4352 lo = (unsigned long) (lo32.X_add_number & 0xffffffff);
4353 if (lo != 0)
4354 {
4355 bit = 0;
4356 while ((lo & 1) == 0)
4357 {
4358 lo >>= 1;
4359 ++bit;
4360 }
4361 lo |= (hi & (((unsigned long) 1 << bit) - 1)) << (32 - bit);
4362 hi >>= bit;
4363 }
4364 else
4365 {
4366 bit = 32;
4367 while ((hi & 1) == 0)
4368 {
4369 hi >>= 1;
4370 ++bit;
4371 }
4372 lo = hi;
4373 hi = 0;
4374 }
4375
4376 /* Optimize if the shifted value is a (power of 2) - 1. */
4377 if ((hi == 0 && ((lo + 1) & lo) == 0)
4378 || (lo == 0xffffffff && ((hi + 1) & hi) == 0))
beae10d5
KH
4379 {
4380 shift = COUNT_TOP_ZEROES ((unsigned int) hi32.X_add_number);
252b5132 4381 if (shift != 0)
beae10d5 4382 {
252b5132
RH
4383 expressionS tmp;
4384
4385 /* This instruction will set the register to be all
4386 ones. */
beae10d5
KH
4387 tmp.X_op = O_constant;
4388 tmp.X_add_number = (offsetT) -1;
67c0d1eb 4389 macro_build (&tmp, "addiu", "t,r,j", reg, 0, BFD_RELOC_LO16);
beae10d5
KH
4390 if (bit != 0)
4391 {
4392 bit += shift;
67c0d1eb
RS
4393 macro_build (NULL, (bit >= 32) ? "dsll32" : "dsll", "d,w,<",
4394 reg, reg, (bit >= 32) ? bit - 32 : bit);
beae10d5 4395 }
67c0d1eb
RS
4396 macro_build (NULL, (shift >= 32) ? "dsrl32" : "dsrl", "d,w,<",
4397 reg, reg, (shift >= 32) ? shift - 32 : shift);
beae10d5
KH
4398 return;
4399 }
4400 }
252b5132
RH
4401
4402 /* Sign extend hi32 before calling load_register, because we can
4403 generally get better code when we load a sign extended value. */
4404 if ((hi32.X_add_number & 0x80000000) != 0)
beae10d5 4405 hi32.X_add_number |= ~(offsetT) 0xffffffff;
67c0d1eb 4406 load_register (reg, &hi32, 0);
252b5132
RH
4407 freg = reg;
4408 }
4409 if ((lo32.X_add_number & 0xffff0000) == 0)
4410 {
4411 if (freg != 0)
4412 {
67c0d1eb 4413 macro_build (NULL, "dsll32", "d,w,<", reg, freg, 0);
252b5132
RH
4414 freg = reg;
4415 }
4416 }
4417 else
4418 {
4419 expressionS mid16;
4420
956cd1d6 4421 if ((freg == 0) && (lo32.X_add_number == (offsetT) 0xffffffff))
beae10d5 4422 {
67c0d1eb
RS
4423 macro_build (&lo32, "lui", "t,u", reg, BFD_RELOC_HI16);
4424 macro_build (NULL, "dsrl32", "d,w,<", reg, reg, 0);
beae10d5
KH
4425 return;
4426 }
252b5132
RH
4427
4428 if (freg != 0)
4429 {
67c0d1eb 4430 macro_build (NULL, "dsll", "d,w,<", reg, freg, 16);
252b5132
RH
4431 freg = reg;
4432 }
4433 mid16 = lo32;
4434 mid16.X_add_number >>= 16;
67c0d1eb
RS
4435 macro_build (&mid16, "ori", "t,r,i", reg, freg, BFD_RELOC_LO16);
4436 macro_build (NULL, "dsll", "d,w,<", reg, reg, 16);
252b5132
RH
4437 freg = reg;
4438 }
4439 if ((lo32.X_add_number & 0xffff) != 0)
67c0d1eb 4440 macro_build (&lo32, "ori", "t,r,i", reg, freg, BFD_RELOC_LO16);
252b5132
RH
4441}
4442
269137b2
TS
4443static inline void
4444load_delay_nop (void)
4445{
4446 if (!gpr_interlocks)
4447 macro_build (NULL, "nop", "");
4448}
4449
252b5132
RH
4450/* Load an address into a register. */
4451
4452static void
67c0d1eb 4453load_address (int reg, expressionS *ep, int *used_at)
252b5132 4454{
252b5132
RH
4455 if (ep->X_op != O_constant
4456 && ep->X_op != O_symbol)
4457 {
4458 as_bad (_("expression too complex"));
4459 ep->X_op = O_constant;
4460 }
4461
4462 if (ep->X_op == O_constant)
4463 {
67c0d1eb 4464 load_register (reg, ep, HAVE_64BIT_ADDRESSES);
252b5132
RH
4465 return;
4466 }
4467
4468 if (mips_pic == NO_PIC)
4469 {
4470 /* If this is a reference to a GP relative symbol, we want
cdf6fd85 4471 addiu $reg,$gp,<sym> (BFD_RELOC_GPREL16)
252b5132
RH
4472 Otherwise we want
4473 lui $reg,<sym> (BFD_RELOC_HI16_S)
4474 addiu $reg,$reg,<sym> (BFD_RELOC_LO16)
d6bc6245 4475 If we have an addend, we always use the latter form.
76b3015f 4476
d6bc6245
TS
4477 With 64bit address space and a usable $at we want
4478 lui $reg,<sym> (BFD_RELOC_MIPS_HIGHEST)
4479 lui $at,<sym> (BFD_RELOC_HI16_S)
4480 daddiu $reg,<sym> (BFD_RELOC_MIPS_HIGHER)
4481 daddiu $at,<sym> (BFD_RELOC_LO16)
4482 dsll32 $reg,0
3a482fd5 4483 daddu $reg,$reg,$at
76b3015f 4484
c03099e6 4485 If $at is already in use, we use a path which is suboptimal
d6bc6245
TS
4486 on superscalar processors.
4487 lui $reg,<sym> (BFD_RELOC_MIPS_HIGHEST)
4488 daddiu $reg,<sym> (BFD_RELOC_MIPS_HIGHER)
4489 dsll $reg,16
4490 daddiu $reg,<sym> (BFD_RELOC_HI16_S)
4491 dsll $reg,16
4492 daddiu $reg,<sym> (BFD_RELOC_LO16)
6caf9ef4
TS
4493
4494 For GP relative symbols in 64bit address space we can use
4495 the same sequence as in 32bit address space. */
aed1a261 4496 if (HAVE_64BIT_SYMBOLS)
d6bc6245 4497 {
6caf9ef4
TS
4498 if ((valueT) ep->X_add_number <= MAX_GPREL_OFFSET
4499 && !nopic_need_relax (ep->X_add_symbol, 1))
4500 {
4501 relax_start (ep->X_add_symbol);
4502 macro_build (ep, ADDRESS_ADDI_INSN, "t,r,j", reg,
4503 mips_gp_register, BFD_RELOC_GPREL16);
4504 relax_switch ();
4505 }
d6bc6245 4506
741fe287 4507 if (*used_at == 0 && mips_opts.at)
d6bc6245 4508 {
67c0d1eb
RS
4509 macro_build (ep, "lui", "t,u", reg, BFD_RELOC_MIPS_HIGHEST);
4510 macro_build (ep, "lui", "t,u", AT, BFD_RELOC_HI16_S);
4511 macro_build (ep, "daddiu", "t,r,j", reg, reg,
4512 BFD_RELOC_MIPS_HIGHER);
4513 macro_build (ep, "daddiu", "t,r,j", AT, AT, BFD_RELOC_LO16);
4514 macro_build (NULL, "dsll32", "d,w,<", reg, reg, 0);
4515 macro_build (NULL, "daddu", "d,v,t", reg, reg, AT);
d6bc6245
TS
4516 *used_at = 1;
4517 }
4518 else
4519 {
67c0d1eb
RS
4520 macro_build (ep, "lui", "t,u", reg, BFD_RELOC_MIPS_HIGHEST);
4521 macro_build (ep, "daddiu", "t,r,j", reg, reg,
4522 BFD_RELOC_MIPS_HIGHER);
4523 macro_build (NULL, "dsll", "d,w,<", reg, reg, 16);
4524 macro_build (ep, "daddiu", "t,r,j", reg, reg, BFD_RELOC_HI16_S);
4525 macro_build (NULL, "dsll", "d,w,<", reg, reg, 16);
4526 macro_build (ep, "daddiu", "t,r,j", reg, reg, BFD_RELOC_LO16);
d6bc6245 4527 }
6caf9ef4
TS
4528
4529 if (mips_relax.sequence)
4530 relax_end ();
d6bc6245 4531 }
252b5132
RH
4532 else
4533 {
d6bc6245 4534 if ((valueT) ep->X_add_number <= MAX_GPREL_OFFSET
6caf9ef4 4535 && !nopic_need_relax (ep->X_add_symbol, 1))
d6bc6245 4536 {
4d7206a2 4537 relax_start (ep->X_add_symbol);
67c0d1eb 4538 macro_build (ep, ADDRESS_ADDI_INSN, "t,r,j", reg,
17a2f251 4539 mips_gp_register, BFD_RELOC_GPREL16);
4d7206a2 4540 relax_switch ();
d6bc6245 4541 }
67c0d1eb
RS
4542 macro_build_lui (ep, reg);
4543 macro_build (ep, ADDRESS_ADDI_INSN, "t,r,j",
4544 reg, reg, BFD_RELOC_LO16);
4d7206a2
RS
4545 if (mips_relax.sequence)
4546 relax_end ();
d6bc6245 4547 }
252b5132 4548 }
0a44bf69 4549 else if (!mips_big_got)
252b5132
RH
4550 {
4551 expressionS ex;
4552
4553 /* If this is a reference to an external symbol, we want
4554 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
4555 Otherwise we want
4556 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
4557 nop
4558 addiu $reg,$reg,<sym> (BFD_RELOC_LO16)
f5040a92
AO
4559 If there is a constant, it must be added in after.
4560
ed6fb7bd 4561 If we have NewABI, we want
f5040a92
AO
4562 lw $reg,<sym+cst>($gp) (BFD_RELOC_MIPS_GOT_DISP)
4563 unless we're referencing a global symbol with a non-zero
4564 offset, in which case cst must be added separately. */
ed6fb7bd
SC
4565 if (HAVE_NEWABI)
4566 {
f5040a92
AO
4567 if (ep->X_add_number)
4568 {
4d7206a2 4569 ex.X_add_number = ep->X_add_number;
f5040a92 4570 ep->X_add_number = 0;
4d7206a2 4571 relax_start (ep->X_add_symbol);
67c0d1eb
RS
4572 macro_build (ep, ADDRESS_LOAD_INSN, "t,o(b)", reg,
4573 BFD_RELOC_MIPS_GOT_DISP, mips_gp_register);
f5040a92
AO
4574 if (ex.X_add_number < -0x8000 || ex.X_add_number >= 0x8000)
4575 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
4576 ex.X_op = O_constant;
67c0d1eb 4577 macro_build (&ex, ADDRESS_ADDI_INSN, "t,r,j",
17a2f251 4578 reg, reg, BFD_RELOC_LO16);
f5040a92 4579 ep->X_add_number = ex.X_add_number;
4d7206a2 4580 relax_switch ();
f5040a92 4581 }
67c0d1eb 4582 macro_build (ep, ADDRESS_LOAD_INSN, "t,o(b)", reg,
17a2f251 4583 BFD_RELOC_MIPS_GOT_DISP, mips_gp_register);
4d7206a2
RS
4584 if (mips_relax.sequence)
4585 relax_end ();
ed6fb7bd
SC
4586 }
4587 else
4588 {
f5040a92
AO
4589 ex.X_add_number = ep->X_add_number;
4590 ep->X_add_number = 0;
67c0d1eb
RS
4591 macro_build (ep, ADDRESS_LOAD_INSN, "t,o(b)", reg,
4592 BFD_RELOC_MIPS_GOT16, mips_gp_register);
269137b2 4593 load_delay_nop ();
4d7206a2
RS
4594 relax_start (ep->X_add_symbol);
4595 relax_switch ();
67c0d1eb 4596 macro_build (ep, ADDRESS_ADDI_INSN, "t,r,j", reg, reg,
17a2f251 4597 BFD_RELOC_LO16);
4d7206a2 4598 relax_end ();
ed6fb7bd 4599
f5040a92
AO
4600 if (ex.X_add_number != 0)
4601 {
4602 if (ex.X_add_number < -0x8000 || ex.X_add_number >= 0x8000)
4603 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
4604 ex.X_op = O_constant;
67c0d1eb 4605 macro_build (&ex, ADDRESS_ADDI_INSN, "t,r,j",
17a2f251 4606 reg, reg, BFD_RELOC_LO16);
f5040a92 4607 }
252b5132
RH
4608 }
4609 }
0a44bf69 4610 else if (mips_big_got)
252b5132
RH
4611 {
4612 expressionS ex;
252b5132
RH
4613
4614 /* This is the large GOT case. If this is a reference to an
4615 external symbol, we want
4616 lui $reg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
4617 addu $reg,$reg,$gp
4618 lw $reg,<sym>($reg) (BFD_RELOC_MIPS_GOT_LO16)
f5040a92
AO
4619
4620 Otherwise, for a reference to a local symbol in old ABI, we want
252b5132
RH
4621 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
4622 nop
4623 addiu $reg,$reg,<sym> (BFD_RELOC_LO16)
684022ea 4624 If there is a constant, it must be added in after.
f5040a92
AO
4625
4626 In the NewABI, for local symbols, with or without offsets, we want:
438c16b8
TS
4627 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT_PAGE)
4628 addiu $reg,$reg,<sym> (BFD_RELOC_MIPS_GOT_OFST)
f5040a92 4629 */
438c16b8
TS
4630 if (HAVE_NEWABI)
4631 {
4d7206a2 4632 ex.X_add_number = ep->X_add_number;
f5040a92 4633 ep->X_add_number = 0;
4d7206a2 4634 relax_start (ep->X_add_symbol);
67c0d1eb
RS
4635 macro_build (ep, "lui", "t,u", reg, BFD_RELOC_MIPS_GOT_HI16);
4636 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
4637 reg, reg, mips_gp_register);
4638 macro_build (ep, ADDRESS_LOAD_INSN, "t,o(b)",
4639 reg, BFD_RELOC_MIPS_GOT_LO16, reg);
f5040a92
AO
4640 if (ex.X_add_number < -0x8000 || ex.X_add_number >= 0x8000)
4641 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
4642 else if (ex.X_add_number)
4643 {
4644 ex.X_op = O_constant;
67c0d1eb
RS
4645 macro_build (&ex, ADDRESS_ADDI_INSN, "t,r,j", reg, reg,
4646 BFD_RELOC_LO16);
f5040a92
AO
4647 }
4648
4649 ep->X_add_number = ex.X_add_number;
4d7206a2 4650 relax_switch ();
67c0d1eb 4651 macro_build (ep, ADDRESS_LOAD_INSN, "t,o(b)", reg,
17a2f251 4652 BFD_RELOC_MIPS_GOT_PAGE, mips_gp_register);
67c0d1eb
RS
4653 macro_build (ep, ADDRESS_ADDI_INSN, "t,r,j", reg, reg,
4654 BFD_RELOC_MIPS_GOT_OFST);
4d7206a2 4655 relax_end ();
438c16b8 4656 }
252b5132 4657 else
438c16b8 4658 {
f5040a92
AO
4659 ex.X_add_number = ep->X_add_number;
4660 ep->X_add_number = 0;
4d7206a2 4661 relax_start (ep->X_add_symbol);
67c0d1eb
RS
4662 macro_build (ep, "lui", "t,u", reg, BFD_RELOC_MIPS_GOT_HI16);
4663 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
4664 reg, reg, mips_gp_register);
4665 macro_build (ep, ADDRESS_LOAD_INSN, "t,o(b)",
4666 reg, BFD_RELOC_MIPS_GOT_LO16, reg);
4d7206a2
RS
4667 relax_switch ();
4668 if (reg_needs_delay (mips_gp_register))
438c16b8
TS
4669 {
4670 /* We need a nop before loading from $gp. This special
4671 check is required because the lui which starts the main
4672 instruction stream does not refer to $gp, and so will not
4673 insert the nop which may be required. */
67c0d1eb 4674 macro_build (NULL, "nop", "");
438c16b8 4675 }
67c0d1eb 4676 macro_build (ep, ADDRESS_LOAD_INSN, "t,o(b)", reg,
17a2f251 4677 BFD_RELOC_MIPS_GOT16, mips_gp_register);
269137b2 4678 load_delay_nop ();
67c0d1eb 4679 macro_build (ep, ADDRESS_ADDI_INSN, "t,r,j", reg, reg,
17a2f251 4680 BFD_RELOC_LO16);
4d7206a2 4681 relax_end ();
438c16b8 4682
f5040a92
AO
4683 if (ex.X_add_number != 0)
4684 {
4685 if (ex.X_add_number < -0x8000 || ex.X_add_number >= 0x8000)
4686 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
4687 ex.X_op = O_constant;
67c0d1eb
RS
4688 macro_build (&ex, ADDRESS_ADDI_INSN, "t,r,j", reg, reg,
4689 BFD_RELOC_LO16);
f5040a92 4690 }
252b5132
RH
4691 }
4692 }
252b5132
RH
4693 else
4694 abort ();
8fc2e39e 4695
741fe287 4696 if (!mips_opts.at && *used_at == 1)
8fc2e39e 4697 as_bad (_("Macro used $at after \".set noat\""));
252b5132
RH
4698}
4699
ea1fb5dc
RS
4700/* Move the contents of register SOURCE into register DEST. */
4701
4702static void
67c0d1eb 4703move_register (int dest, int source)
ea1fb5dc 4704{
67c0d1eb
RS
4705 macro_build (NULL, HAVE_32BIT_GPRS ? "addu" : "daddu", "d,v,t",
4706 dest, source, 0);
ea1fb5dc
RS
4707}
4708
4d7206a2 4709/* Emit an SVR4 PIC sequence to load address LOCAL into DEST, where
f6a22291
MR
4710 LOCAL is the sum of a symbol and a 16-bit or 32-bit displacement.
4711 The two alternatives are:
4d7206a2
RS
4712
4713 Global symbol Local sybmol
4714 ------------- ------------
4715 lw DEST,%got(SYMBOL) lw DEST,%got(SYMBOL + OFFSET)
4716 ... ...
4717 addiu DEST,DEST,OFFSET addiu DEST,DEST,%lo(SYMBOL + OFFSET)
4718
4719 load_got_offset emits the first instruction and add_got_offset
f6a22291
MR
4720 emits the second for a 16-bit offset or add_got_offset_hilo emits
4721 a sequence to add a 32-bit offset using a scratch register. */
4d7206a2
RS
4722
4723static void
67c0d1eb 4724load_got_offset (int dest, expressionS *local)
4d7206a2
RS
4725{
4726 expressionS global;
4727
4728 global = *local;
4729 global.X_add_number = 0;
4730
4731 relax_start (local->X_add_symbol);
67c0d1eb
RS
4732 macro_build (&global, ADDRESS_LOAD_INSN, "t,o(b)", dest,
4733 BFD_RELOC_MIPS_GOT16, mips_gp_register);
4d7206a2 4734 relax_switch ();
67c0d1eb
RS
4735 macro_build (local, ADDRESS_LOAD_INSN, "t,o(b)", dest,
4736 BFD_RELOC_MIPS_GOT16, mips_gp_register);
4d7206a2
RS
4737 relax_end ();
4738}
4739
4740static void
67c0d1eb 4741add_got_offset (int dest, expressionS *local)
4d7206a2
RS
4742{
4743 expressionS global;
4744
4745 global.X_op = O_constant;
4746 global.X_op_symbol = NULL;
4747 global.X_add_symbol = NULL;
4748 global.X_add_number = local->X_add_number;
4749
4750 relax_start (local->X_add_symbol);
67c0d1eb 4751 macro_build (&global, ADDRESS_ADDI_INSN, "t,r,j",
4d7206a2
RS
4752 dest, dest, BFD_RELOC_LO16);
4753 relax_switch ();
67c0d1eb 4754 macro_build (local, ADDRESS_ADDI_INSN, "t,r,j", dest, dest, BFD_RELOC_LO16);
4d7206a2
RS
4755 relax_end ();
4756}
4757
f6a22291
MR
4758static void
4759add_got_offset_hilo (int dest, expressionS *local, int tmp)
4760{
4761 expressionS global;
4762 int hold_mips_optimize;
4763
4764 global.X_op = O_constant;
4765 global.X_op_symbol = NULL;
4766 global.X_add_symbol = NULL;
4767 global.X_add_number = local->X_add_number;
4768
4769 relax_start (local->X_add_symbol);
4770 load_register (tmp, &global, HAVE_64BIT_ADDRESSES);
4771 relax_switch ();
4772 /* Set mips_optimize around the lui instruction to avoid
4773 inserting an unnecessary nop after the lw. */
4774 hold_mips_optimize = mips_optimize;
4775 mips_optimize = 2;
4776 macro_build_lui (&global, tmp);
4777 mips_optimize = hold_mips_optimize;
4778 macro_build (local, ADDRESS_ADDI_INSN, "t,r,j", tmp, tmp, BFD_RELOC_LO16);
4779 relax_end ();
4780
4781 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", dest, dest, tmp);
4782}
4783
252b5132
RH
4784/*
4785 * Build macros
4786 * This routine implements the seemingly endless macro or synthesized
4787 * instructions and addressing modes in the mips assembly language. Many
4788 * of these macros are simple and are similar to each other. These could
67c1ffbe 4789 * probably be handled by some kind of table or grammar approach instead of
252b5132
RH
4790 * this verbose method. Others are not simple macros but are more like
4791 * optimizing code generation.
4792 * One interesting optimization is when several store macros appear
67c1ffbe 4793 * consecutively that would load AT with the upper half of the same address.
252b5132
RH
4794 * The ensuing load upper instructions are ommited. This implies some kind
4795 * of global optimization. We currently only optimize within a single macro.
4796 * For many of the load and store macros if the address is specified as a
4797 * constant expression in the first 64k of memory (ie ld $2,0x4000c) we
4798 * first load register 'at' with zero and use it as the base register. The
4799 * mips assembler simply uses register $zero. Just one tiny optimization
4800 * we're missing.
4801 */
4802static void
17a2f251 4803macro (struct mips_cl_insn *ip)
252b5132 4804{
741fe287
MR
4805 unsigned int treg, sreg, dreg, breg;
4806 unsigned int tempreg;
252b5132 4807 int mask;
43841e91 4808 int used_at = 0;
252b5132
RH
4809 expressionS expr1;
4810 const char *s;
4811 const char *s2;
4812 const char *fmt;
4813 int likely = 0;
4814 int dbl = 0;
4815 int coproc = 0;
4816 int lr = 0;
4817 int imm = 0;
1abe91b1 4818 int call = 0;
252b5132 4819 int off;
67c0d1eb 4820 offsetT maxnum;
252b5132 4821 bfd_reloc_code_real_type r;
252b5132
RH
4822 int hold_mips_optimize;
4823
9c2799c2 4824 gas_assert (! mips_opts.mips16);
252b5132
RH
4825
4826 treg = (ip->insn_opcode >> 16) & 0x1f;
4827 dreg = (ip->insn_opcode >> 11) & 0x1f;
4828 sreg = breg = (ip->insn_opcode >> 21) & 0x1f;
4829 mask = ip->insn_mo->mask;
4830
4831 expr1.X_op = O_constant;
4832 expr1.X_op_symbol = NULL;
4833 expr1.X_add_symbol = NULL;
4834 expr1.X_add_number = 1;
4835
4836 switch (mask)
4837 {
4838 case M_DABS:
4839 dbl = 1;
4840 case M_ABS:
4841 /* bgez $a0,.+12
4842 move v0,$a0
4843 sub v0,$zero,$a0
4844 */
4845
7d10b47d 4846 start_noreorder ();
252b5132
RH
4847
4848 expr1.X_add_number = 8;
67c0d1eb 4849 macro_build (&expr1, "bgez", "s,p", sreg);
252b5132 4850 if (dreg == sreg)
67c0d1eb 4851 macro_build (NULL, "nop", "", 0);
252b5132 4852 else
67c0d1eb
RS
4853 move_register (dreg, sreg);
4854 macro_build (NULL, dbl ? "dsub" : "sub", "d,v,t", dreg, 0, sreg);
252b5132 4855
7d10b47d 4856 end_noreorder ();
8fc2e39e 4857 break;
252b5132
RH
4858
4859 case M_ADD_I:
4860 s = "addi";
4861 s2 = "add";
4862 goto do_addi;
4863 case M_ADDU_I:
4864 s = "addiu";
4865 s2 = "addu";
4866 goto do_addi;
4867 case M_DADD_I:
4868 dbl = 1;
4869 s = "daddi";
4870 s2 = "dadd";
4871 goto do_addi;
4872 case M_DADDU_I:
4873 dbl = 1;
4874 s = "daddiu";
4875 s2 = "daddu";
4876 do_addi:
4877 if (imm_expr.X_op == O_constant
4878 && imm_expr.X_add_number >= -0x8000
4879 && imm_expr.X_add_number < 0x8000)
4880 {
67c0d1eb 4881 macro_build (&imm_expr, s, "t,r,j", treg, sreg, BFD_RELOC_LO16);
8fc2e39e 4882 break;
252b5132 4883 }
8fc2e39e 4884 used_at = 1;
67c0d1eb
RS
4885 load_register (AT, &imm_expr, dbl);
4886 macro_build (NULL, s2, "d,v,t", treg, sreg, AT);
252b5132
RH
4887 break;
4888
4889 case M_AND_I:
4890 s = "andi";
4891 s2 = "and";
4892 goto do_bit;
4893 case M_OR_I:
4894 s = "ori";
4895 s2 = "or";
4896 goto do_bit;
4897 case M_NOR_I:
4898 s = "";
4899 s2 = "nor";
4900 goto do_bit;
4901 case M_XOR_I:
4902 s = "xori";
4903 s2 = "xor";
4904 do_bit:
4905 if (imm_expr.X_op == O_constant
4906 && imm_expr.X_add_number >= 0
4907 && imm_expr.X_add_number < 0x10000)
4908 {
4909 if (mask != M_NOR_I)
67c0d1eb 4910 macro_build (&imm_expr, s, "t,r,i", treg, sreg, BFD_RELOC_LO16);
252b5132
RH
4911 else
4912 {
67c0d1eb
RS
4913 macro_build (&imm_expr, "ori", "t,r,i",
4914 treg, sreg, BFD_RELOC_LO16);
4915 macro_build (NULL, "nor", "d,v,t", treg, treg, 0);
252b5132 4916 }
8fc2e39e 4917 break;
252b5132
RH
4918 }
4919
8fc2e39e 4920 used_at = 1;
67c0d1eb
RS
4921 load_register (AT, &imm_expr, HAVE_64BIT_GPRS);
4922 macro_build (NULL, s2, "d,v,t", treg, sreg, AT);
252b5132
RH
4923 break;
4924
8b082fb1
TS
4925 case M_BALIGN:
4926 switch (imm_expr.X_add_number)
4927 {
4928 case 0:
4929 macro_build (NULL, "nop", "");
4930 break;
4931 case 2:
4932 macro_build (NULL, "packrl.ph", "d,s,t", treg, treg, sreg);
4933 break;
4934 default:
4935 macro_build (NULL, "balign", "t,s,2", treg, sreg,
4936 (int)imm_expr.X_add_number);
4937 break;
4938 }
4939 break;
4940
252b5132
RH
4941 case M_BEQ_I:
4942 s = "beq";
4943 goto beq_i;
4944 case M_BEQL_I:
4945 s = "beql";
4946 likely = 1;
4947 goto beq_i;
4948 case M_BNE_I:
4949 s = "bne";
4950 goto beq_i;
4951 case M_BNEL_I:
4952 s = "bnel";
4953 likely = 1;
4954 beq_i:
4955 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
4956 {
67c0d1eb 4957 macro_build (&offset_expr, s, "s,t,p", sreg, 0);
8fc2e39e 4958 break;
252b5132 4959 }
8fc2e39e 4960 used_at = 1;
67c0d1eb
RS
4961 load_register (AT, &imm_expr, HAVE_64BIT_GPRS);
4962 macro_build (&offset_expr, s, "s,t,p", sreg, AT);
252b5132
RH
4963 break;
4964
4965 case M_BGEL:
4966 likely = 1;
4967 case M_BGE:
4968 if (treg == 0)
4969 {
67c0d1eb 4970 macro_build (&offset_expr, likely ? "bgezl" : "bgez", "s,p", sreg);
8fc2e39e 4971 break;
252b5132
RH
4972 }
4973 if (sreg == 0)
4974 {
67c0d1eb 4975 macro_build (&offset_expr, likely ? "blezl" : "blez", "s,p", treg);
8fc2e39e 4976 break;
252b5132 4977 }
8fc2e39e 4978 used_at = 1;
67c0d1eb
RS
4979 macro_build (NULL, "slt", "d,v,t", AT, sreg, treg);
4980 macro_build (&offset_expr, likely ? "beql" : "beq", "s,t,p", AT, 0);
252b5132
RH
4981 break;
4982
4983 case M_BGTL_I:
4984 likely = 1;
4985 case M_BGT_I:
4986 /* check for > max integer */
4987 maxnum = 0x7fffffff;
ca4e0257 4988 if (HAVE_64BIT_GPRS && sizeof (maxnum) > 4)
252b5132
RH
4989 {
4990 maxnum <<= 16;
4991 maxnum |= 0xffff;
4992 maxnum <<= 16;
4993 maxnum |= 0xffff;
4994 }
4995 if (imm_expr.X_op == O_constant
4996 && imm_expr.X_add_number >= maxnum
ca4e0257 4997 && (HAVE_32BIT_GPRS || sizeof (maxnum) > 4))
252b5132
RH
4998 {
4999 do_false:
5000 /* result is always false */
5001 if (! likely)
67c0d1eb 5002 macro_build (NULL, "nop", "", 0);
252b5132 5003 else
67c0d1eb 5004 macro_build (&offset_expr, "bnel", "s,t,p", 0, 0);
8fc2e39e 5005 break;
252b5132
RH
5006 }
5007 if (imm_expr.X_op != O_constant)
5008 as_bad (_("Unsupported large constant"));
f9419b05 5009 ++imm_expr.X_add_number;
252b5132
RH
5010 /* FALLTHROUGH */
5011 case M_BGE_I:
5012 case M_BGEL_I:
5013 if (mask == M_BGEL_I)
5014 likely = 1;
5015 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
5016 {
67c0d1eb 5017 macro_build (&offset_expr, likely ? "bgezl" : "bgez", "s,p", sreg);
8fc2e39e 5018 break;
252b5132
RH
5019 }
5020 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1)
5021 {
67c0d1eb 5022 macro_build (&offset_expr, likely ? "bgtzl" : "bgtz", "s,p", sreg);
8fc2e39e 5023 break;
252b5132
RH
5024 }
5025 maxnum = 0x7fffffff;
ca4e0257 5026 if (HAVE_64BIT_GPRS && sizeof (maxnum) > 4)
252b5132
RH
5027 {
5028 maxnum <<= 16;
5029 maxnum |= 0xffff;
5030 maxnum <<= 16;
5031 maxnum |= 0xffff;
5032 }
5033 maxnum = - maxnum - 1;
5034 if (imm_expr.X_op == O_constant
5035 && imm_expr.X_add_number <= maxnum
ca4e0257 5036 && (HAVE_32BIT_GPRS || sizeof (maxnum) > 4))
252b5132
RH
5037 {
5038 do_true:
5039 /* result is always true */
5040 as_warn (_("Branch %s is always true"), ip->insn_mo->name);
67c0d1eb 5041 macro_build (&offset_expr, "b", "p");
8fc2e39e 5042 break;
252b5132 5043 }
8fc2e39e 5044 used_at = 1;
67c0d1eb
RS
5045 set_at (sreg, 0);
5046 macro_build (&offset_expr, likely ? "beql" : "beq", "s,t,p", AT, 0);
252b5132
RH
5047 break;
5048
5049 case M_BGEUL:
5050 likely = 1;
5051 case M_BGEU:
5052 if (treg == 0)
5053 goto do_true;
5054 if (sreg == 0)
5055 {
67c0d1eb 5056 macro_build (&offset_expr, likely ? "beql" : "beq",
17a2f251 5057 "s,t,p", 0, treg);
8fc2e39e 5058 break;
252b5132 5059 }
8fc2e39e 5060 used_at = 1;
67c0d1eb
RS
5061 macro_build (NULL, "sltu", "d,v,t", AT, sreg, treg);
5062 macro_build (&offset_expr, likely ? "beql" : "beq", "s,t,p", AT, 0);
252b5132
RH
5063 break;
5064
5065 case M_BGTUL_I:
5066 likely = 1;
5067 case M_BGTU_I:
5068 if (sreg == 0
ca4e0257 5069 || (HAVE_32BIT_GPRS
252b5132 5070 && imm_expr.X_op == O_constant
956cd1d6 5071 && imm_expr.X_add_number == (offsetT) 0xffffffff))
252b5132
RH
5072 goto do_false;
5073 if (imm_expr.X_op != O_constant)
5074 as_bad (_("Unsupported large constant"));
f9419b05 5075 ++imm_expr.X_add_number;
252b5132
RH
5076 /* FALLTHROUGH */
5077 case M_BGEU_I:
5078 case M_BGEUL_I:
5079 if (mask == M_BGEUL_I)
5080 likely = 1;
5081 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
5082 goto do_true;
5083 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1)
5084 {
67c0d1eb 5085 macro_build (&offset_expr, likely ? "bnel" : "bne",
17a2f251 5086 "s,t,p", sreg, 0);
8fc2e39e 5087 break;
252b5132 5088 }
8fc2e39e 5089 used_at = 1;
67c0d1eb
RS
5090 set_at (sreg, 1);
5091 macro_build (&offset_expr, likely ? "beql" : "beq", "s,t,p", AT, 0);
252b5132
RH
5092 break;
5093
5094 case M_BGTL:
5095 likely = 1;
5096 case M_BGT:
5097 if (treg == 0)
5098 {
67c0d1eb 5099 macro_build (&offset_expr, likely ? "bgtzl" : "bgtz", "s,p", sreg);
8fc2e39e 5100 break;
252b5132
RH
5101 }
5102 if (sreg == 0)
5103 {
67c0d1eb 5104 macro_build (&offset_expr, likely ? "bltzl" : "bltz", "s,p", treg);
8fc2e39e 5105 break;
252b5132 5106 }
8fc2e39e 5107 used_at = 1;
67c0d1eb
RS
5108 macro_build (NULL, "slt", "d,v,t", AT, treg, sreg);
5109 macro_build (&offset_expr, likely ? "bnel" : "bne", "s,t,p", AT, 0);
252b5132
RH
5110 break;
5111
5112 case M_BGTUL:
5113 likely = 1;
5114 case M_BGTU:
5115 if (treg == 0)
5116 {
67c0d1eb 5117 macro_build (&offset_expr, likely ? "bnel" : "bne",
17a2f251 5118 "s,t,p", sreg, 0);
8fc2e39e 5119 break;
252b5132
RH
5120 }
5121 if (sreg == 0)
5122 goto do_false;
8fc2e39e 5123 used_at = 1;
67c0d1eb
RS
5124 macro_build (NULL, "sltu", "d,v,t", AT, treg, sreg);
5125 macro_build (&offset_expr, likely ? "bnel" : "bne", "s,t,p", AT, 0);
252b5132
RH
5126 break;
5127
5128 case M_BLEL:
5129 likely = 1;
5130 case M_BLE:
5131 if (treg == 0)
5132 {
67c0d1eb 5133 macro_build (&offset_expr, likely ? "blezl" : "blez", "s,p", sreg);
8fc2e39e 5134 break;
252b5132
RH
5135 }
5136 if (sreg == 0)
5137 {
67c0d1eb 5138 macro_build (&offset_expr, likely ? "bgezl" : "bgez", "s,p", treg);
8fc2e39e 5139 break;
252b5132 5140 }
8fc2e39e 5141 used_at = 1;
67c0d1eb
RS
5142 macro_build (NULL, "slt", "d,v,t", AT, treg, sreg);
5143 macro_build (&offset_expr, likely ? "beql" : "beq", "s,t,p", AT, 0);
252b5132
RH
5144 break;
5145
5146 case M_BLEL_I:
5147 likely = 1;
5148 case M_BLE_I:
5149 maxnum = 0x7fffffff;
ca4e0257 5150 if (HAVE_64BIT_GPRS && sizeof (maxnum) > 4)
252b5132
RH
5151 {
5152 maxnum <<= 16;
5153 maxnum |= 0xffff;
5154 maxnum <<= 16;
5155 maxnum |= 0xffff;
5156 }
5157 if (imm_expr.X_op == O_constant
5158 && imm_expr.X_add_number >= maxnum
ca4e0257 5159 && (HAVE_32BIT_GPRS || sizeof (maxnum) > 4))
252b5132
RH
5160 goto do_true;
5161 if (imm_expr.X_op != O_constant)
5162 as_bad (_("Unsupported large constant"));
f9419b05 5163 ++imm_expr.X_add_number;
252b5132
RH
5164 /* FALLTHROUGH */
5165 case M_BLT_I:
5166 case M_BLTL_I:
5167 if (mask == M_BLTL_I)
5168 likely = 1;
5169 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
5170 {
67c0d1eb 5171 macro_build (&offset_expr, likely ? "bltzl" : "bltz", "s,p", sreg);
8fc2e39e 5172 break;
252b5132
RH
5173 }
5174 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1)
5175 {
67c0d1eb 5176 macro_build (&offset_expr, likely ? "blezl" : "blez", "s,p", sreg);
8fc2e39e 5177 break;
252b5132 5178 }
8fc2e39e 5179 used_at = 1;
67c0d1eb
RS
5180 set_at (sreg, 0);
5181 macro_build (&offset_expr, likely ? "bnel" : "bne", "s,t,p", AT, 0);
252b5132
RH
5182 break;
5183
5184 case M_BLEUL:
5185 likely = 1;
5186 case M_BLEU:
5187 if (treg == 0)
5188 {
67c0d1eb 5189 macro_build (&offset_expr, likely ? "beql" : "beq",
17a2f251 5190 "s,t,p", sreg, 0);
8fc2e39e 5191 break;
252b5132
RH
5192 }
5193 if (sreg == 0)
5194 goto do_true;
8fc2e39e 5195 used_at = 1;
67c0d1eb
RS
5196 macro_build (NULL, "sltu", "d,v,t", AT, treg, sreg);
5197 macro_build (&offset_expr, likely ? "beql" : "beq", "s,t,p", AT, 0);
252b5132
RH
5198 break;
5199
5200 case M_BLEUL_I:
5201 likely = 1;
5202 case M_BLEU_I:
5203 if (sreg == 0
ca4e0257 5204 || (HAVE_32BIT_GPRS
252b5132 5205 && imm_expr.X_op == O_constant
956cd1d6 5206 && imm_expr.X_add_number == (offsetT) 0xffffffff))
252b5132
RH
5207 goto do_true;
5208 if (imm_expr.X_op != O_constant)
5209 as_bad (_("Unsupported large constant"));
f9419b05 5210 ++imm_expr.X_add_number;
252b5132
RH
5211 /* FALLTHROUGH */
5212 case M_BLTU_I:
5213 case M_BLTUL_I:
5214 if (mask == M_BLTUL_I)
5215 likely = 1;
5216 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
5217 goto do_false;
5218 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1)
5219 {
67c0d1eb 5220 macro_build (&offset_expr, likely ? "beql" : "beq",
252b5132 5221 "s,t,p", sreg, 0);
8fc2e39e 5222 break;
252b5132 5223 }
8fc2e39e 5224 used_at = 1;
67c0d1eb
RS
5225 set_at (sreg, 1);
5226 macro_build (&offset_expr, likely ? "bnel" : "bne", "s,t,p", AT, 0);
252b5132
RH
5227 break;
5228
5229 case M_BLTL:
5230 likely = 1;
5231 case M_BLT:
5232 if (treg == 0)
5233 {
67c0d1eb 5234 macro_build (&offset_expr, likely ? "bltzl" : "bltz", "s,p", sreg);
8fc2e39e 5235 break;
252b5132
RH
5236 }
5237 if (sreg == 0)
5238 {
67c0d1eb 5239 macro_build (&offset_expr, likely ? "bgtzl" : "bgtz", "s,p", treg);
8fc2e39e 5240 break;
252b5132 5241 }
8fc2e39e 5242 used_at = 1;
67c0d1eb
RS
5243 macro_build (NULL, "slt", "d,v,t", AT, sreg, treg);
5244 macro_build (&offset_expr, likely ? "bnel" : "bne", "s,t,p", AT, 0);
252b5132
RH
5245 break;
5246
5247 case M_BLTUL:
5248 likely = 1;
5249 case M_BLTU:
5250 if (treg == 0)
5251 goto do_false;
5252 if (sreg == 0)
5253 {
67c0d1eb 5254 macro_build (&offset_expr, likely ? "bnel" : "bne",
17a2f251 5255 "s,t,p", 0, treg);
8fc2e39e 5256 break;
252b5132 5257 }
8fc2e39e 5258 used_at = 1;
67c0d1eb
RS
5259 macro_build (NULL, "sltu", "d,v,t", AT, sreg, treg);
5260 macro_build (&offset_expr, likely ? "bnel" : "bne", "s,t,p", AT, 0);
252b5132
RH
5261 break;
5262
5f74bc13
CD
5263 case M_DEXT:
5264 {
5265 unsigned long pos;
5266 unsigned long size;
5267
5268 if (imm_expr.X_op != O_constant || imm2_expr.X_op != O_constant)
5269 {
5270 as_bad (_("Unsupported large constant"));
5271 pos = size = 1;
5272 }
5273 else
5274 {
5275 pos = (unsigned long) imm_expr.X_add_number;
5276 size = (unsigned long) imm2_expr.X_add_number;
5277 }
5278
5279 if (pos > 63)
5280 {
5281 as_bad (_("Improper position (%lu)"), pos);
5282 pos = 1;
5283 }
5284 if (size == 0 || size > 64
5285 || (pos + size - 1) > 63)
5286 {
5287 as_bad (_("Improper extract size (%lu, position %lu)"),
5288 size, pos);
5289 size = 1;
5290 }
5291
5292 if (size <= 32 && pos < 32)
5293 {
5294 s = "dext";
5295 fmt = "t,r,+A,+C";
5296 }
5297 else if (size <= 32)
5298 {
5299 s = "dextu";
5300 fmt = "t,r,+E,+H";
5301 }
5302 else
5303 {
5304 s = "dextm";
5305 fmt = "t,r,+A,+G";
5306 }
67c0d1eb 5307 macro_build ((expressionS *) NULL, s, fmt, treg, sreg, pos, size - 1);
5f74bc13 5308 }
8fc2e39e 5309 break;
5f74bc13
CD
5310
5311 case M_DINS:
5312 {
5313 unsigned long pos;
5314 unsigned long size;
5315
5316 if (imm_expr.X_op != O_constant || imm2_expr.X_op != O_constant)
5317 {
5318 as_bad (_("Unsupported large constant"));
5319 pos = size = 1;
5320 }
5321 else
5322 {
5323 pos = (unsigned long) imm_expr.X_add_number;
5324 size = (unsigned long) imm2_expr.X_add_number;
5325 }
5326
5327 if (pos > 63)
5328 {
5329 as_bad (_("Improper position (%lu)"), pos);
5330 pos = 1;
5331 }
5332 if (size == 0 || size > 64
5333 || (pos + size - 1) > 63)
5334 {
5335 as_bad (_("Improper insert size (%lu, position %lu)"),
5336 size, pos);
5337 size = 1;
5338 }
5339
5340 if (pos < 32 && (pos + size - 1) < 32)
5341 {
5342 s = "dins";
5343 fmt = "t,r,+A,+B";
5344 }
5345 else if (pos >= 32)
5346 {
5347 s = "dinsu";
5348 fmt = "t,r,+E,+F";
5349 }
5350 else
5351 {
5352 s = "dinsm";
5353 fmt = "t,r,+A,+F";
5354 }
750bdd57
AS
5355 macro_build ((expressionS *) NULL, s, fmt, treg, sreg, (int) pos,
5356 (int) (pos + size - 1));
5f74bc13 5357 }
8fc2e39e 5358 break;
5f74bc13 5359
252b5132
RH
5360 case M_DDIV_3:
5361 dbl = 1;
5362 case M_DIV_3:
5363 s = "mflo";
5364 goto do_div3;
5365 case M_DREM_3:
5366 dbl = 1;
5367 case M_REM_3:
5368 s = "mfhi";
5369 do_div3:
5370 if (treg == 0)
5371 {
5372 as_warn (_("Divide by zero."));
5373 if (mips_trap)
67c0d1eb 5374 macro_build (NULL, "teq", "s,t,q", 0, 0, 7);
252b5132 5375 else
67c0d1eb 5376 macro_build (NULL, "break", "c", 7);
8fc2e39e 5377 break;
252b5132
RH
5378 }
5379
7d10b47d 5380 start_noreorder ();
252b5132
RH
5381 if (mips_trap)
5382 {
67c0d1eb
RS
5383 macro_build (NULL, "teq", "s,t,q", treg, 0, 7);
5384 macro_build (NULL, dbl ? "ddiv" : "div", "z,s,t", sreg, treg);
252b5132
RH
5385 }
5386 else
5387 {
5388 expr1.X_add_number = 8;
67c0d1eb
RS
5389 macro_build (&expr1, "bne", "s,t,p", treg, 0);
5390 macro_build (NULL, dbl ? "ddiv" : "div", "z,s,t", sreg, treg);
5391 macro_build (NULL, "break", "c", 7);
252b5132
RH
5392 }
5393 expr1.X_add_number = -1;
8fc2e39e 5394 used_at = 1;
f6a22291 5395 load_register (AT, &expr1, dbl);
252b5132 5396 expr1.X_add_number = mips_trap ? (dbl ? 12 : 8) : (dbl ? 20 : 16);
67c0d1eb 5397 macro_build (&expr1, "bne", "s,t,p", treg, AT);
252b5132
RH
5398 if (dbl)
5399 {
5400 expr1.X_add_number = 1;
f6a22291 5401 load_register (AT, &expr1, dbl);
67c0d1eb 5402 macro_build (NULL, "dsll32", "d,w,<", AT, AT, 31);
252b5132
RH
5403 }
5404 else
5405 {
5406 expr1.X_add_number = 0x80000000;
67c0d1eb 5407 macro_build (&expr1, "lui", "t,u", AT, BFD_RELOC_HI16);
252b5132
RH
5408 }
5409 if (mips_trap)
5410 {
67c0d1eb 5411 macro_build (NULL, "teq", "s,t,q", sreg, AT, 6);
252b5132
RH
5412 /* We want to close the noreorder block as soon as possible, so
5413 that later insns are available for delay slot filling. */
7d10b47d 5414 end_noreorder ();
252b5132
RH
5415 }
5416 else
5417 {
5418 expr1.X_add_number = 8;
67c0d1eb
RS
5419 macro_build (&expr1, "bne", "s,t,p", sreg, AT);
5420 macro_build (NULL, "nop", "", 0);
252b5132
RH
5421
5422 /* We want to close the noreorder block as soon as possible, so
5423 that later insns are available for delay slot filling. */
7d10b47d 5424 end_noreorder ();
252b5132 5425
67c0d1eb 5426 macro_build (NULL, "break", "c", 6);
252b5132 5427 }
67c0d1eb 5428 macro_build (NULL, s, "d", dreg);
252b5132
RH
5429 break;
5430
5431 case M_DIV_3I:
5432 s = "div";
5433 s2 = "mflo";
5434 goto do_divi;
5435 case M_DIVU_3I:
5436 s = "divu";
5437 s2 = "mflo";
5438 goto do_divi;
5439 case M_REM_3I:
5440 s = "div";
5441 s2 = "mfhi";
5442 goto do_divi;
5443 case M_REMU_3I:
5444 s = "divu";
5445 s2 = "mfhi";
5446 goto do_divi;
5447 case M_DDIV_3I:
5448 dbl = 1;
5449 s = "ddiv";
5450 s2 = "mflo";
5451 goto do_divi;
5452 case M_DDIVU_3I:
5453 dbl = 1;
5454 s = "ddivu";
5455 s2 = "mflo";
5456 goto do_divi;
5457 case M_DREM_3I:
5458 dbl = 1;
5459 s = "ddiv";
5460 s2 = "mfhi";
5461 goto do_divi;
5462 case M_DREMU_3I:
5463 dbl = 1;
5464 s = "ddivu";
5465 s2 = "mfhi";
5466 do_divi:
5467 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
5468 {
5469 as_warn (_("Divide by zero."));
5470 if (mips_trap)
67c0d1eb 5471 macro_build (NULL, "teq", "s,t,q", 0, 0, 7);
252b5132 5472 else
67c0d1eb 5473 macro_build (NULL, "break", "c", 7);
8fc2e39e 5474 break;
252b5132
RH
5475 }
5476 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1)
5477 {
5478 if (strcmp (s2, "mflo") == 0)
67c0d1eb 5479 move_register (dreg, sreg);
252b5132 5480 else
67c0d1eb 5481 move_register (dreg, 0);
8fc2e39e 5482 break;
252b5132
RH
5483 }
5484 if (imm_expr.X_op == O_constant
5485 && imm_expr.X_add_number == -1
5486 && s[strlen (s) - 1] != 'u')
5487 {
5488 if (strcmp (s2, "mflo") == 0)
5489 {
67c0d1eb 5490 macro_build (NULL, dbl ? "dneg" : "neg", "d,w", dreg, sreg);
252b5132
RH
5491 }
5492 else
67c0d1eb 5493 move_register (dreg, 0);
8fc2e39e 5494 break;
252b5132
RH
5495 }
5496
8fc2e39e 5497 used_at = 1;
67c0d1eb
RS
5498 load_register (AT, &imm_expr, dbl);
5499 macro_build (NULL, s, "z,s,t", sreg, AT);
5500 macro_build (NULL, s2, "d", dreg);
252b5132
RH
5501 break;
5502
5503 case M_DIVU_3:
5504 s = "divu";
5505 s2 = "mflo";
5506 goto do_divu3;
5507 case M_REMU_3:
5508 s = "divu";
5509 s2 = "mfhi";
5510 goto do_divu3;
5511 case M_DDIVU_3:
5512 s = "ddivu";
5513 s2 = "mflo";
5514 goto do_divu3;
5515 case M_DREMU_3:
5516 s = "ddivu";
5517 s2 = "mfhi";
5518 do_divu3:
7d10b47d 5519 start_noreorder ();
252b5132
RH
5520 if (mips_trap)
5521 {
67c0d1eb
RS
5522 macro_build (NULL, "teq", "s,t,q", treg, 0, 7);
5523 macro_build (NULL, s, "z,s,t", sreg, treg);
252b5132
RH
5524 /* We want to close the noreorder block as soon as possible, so
5525 that later insns are available for delay slot filling. */
7d10b47d 5526 end_noreorder ();
252b5132
RH
5527 }
5528 else
5529 {
5530 expr1.X_add_number = 8;
67c0d1eb
RS
5531 macro_build (&expr1, "bne", "s,t,p", treg, 0);
5532 macro_build (NULL, s, "z,s,t", sreg, treg);
252b5132
RH
5533
5534 /* We want to close the noreorder block as soon as possible, so
5535 that later insns are available for delay slot filling. */
7d10b47d 5536 end_noreorder ();
67c0d1eb 5537 macro_build (NULL, "break", "c", 7);
252b5132 5538 }
67c0d1eb 5539 macro_build (NULL, s2, "d", dreg);
8fc2e39e 5540 break;
252b5132 5541
1abe91b1
MR
5542 case M_DLCA_AB:
5543 dbl = 1;
5544 case M_LCA_AB:
5545 call = 1;
5546 goto do_la;
252b5132
RH
5547 case M_DLA_AB:
5548 dbl = 1;
5549 case M_LA_AB:
1abe91b1 5550 do_la:
252b5132
RH
5551 /* Load the address of a symbol into a register. If breg is not
5552 zero, we then add a base register to it. */
5553
3bec30a8
TS
5554 if (dbl && HAVE_32BIT_GPRS)
5555 as_warn (_("dla used to load 32-bit register"));
5556
c90bbe5b 5557 if (! dbl && HAVE_64BIT_OBJECTS)
3bec30a8
TS
5558 as_warn (_("la used to load 64-bit address"));
5559
0c11417f
MR
5560 if (offset_expr.X_op == O_constant
5561 && offset_expr.X_add_number >= -0x8000
5562 && offset_expr.X_add_number < 0x8000)
5563 {
aed1a261 5564 macro_build (&offset_expr, ADDRESS_ADDI_INSN,
17a2f251 5565 "t,r,j", treg, sreg, BFD_RELOC_LO16);
8fc2e39e 5566 break;
0c11417f
MR
5567 }
5568
741fe287 5569 if (mips_opts.at && (treg == breg))
afdbd6d0
CD
5570 {
5571 tempreg = AT;
5572 used_at = 1;
5573 }
5574 else
5575 {
5576 tempreg = treg;
afdbd6d0
CD
5577 }
5578
252b5132
RH
5579 if (offset_expr.X_op != O_symbol
5580 && offset_expr.X_op != O_constant)
5581 {
5582 as_bad (_("expression too complex"));
5583 offset_expr.X_op = O_constant;
5584 }
5585
252b5132 5586 if (offset_expr.X_op == O_constant)
aed1a261 5587 load_register (tempreg, &offset_expr, HAVE_64BIT_ADDRESSES);
252b5132
RH
5588 else if (mips_pic == NO_PIC)
5589 {
d6bc6245 5590 /* If this is a reference to a GP relative symbol, we want
cdf6fd85 5591 addiu $tempreg,$gp,<sym> (BFD_RELOC_GPREL16)
252b5132
RH
5592 Otherwise we want
5593 lui $tempreg,<sym> (BFD_RELOC_HI16_S)
5594 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
5595 If we have a constant, we need two instructions anyhow,
d6bc6245 5596 so we may as well always use the latter form.
76b3015f 5597
6caf9ef4
TS
5598 With 64bit address space and a usable $at we want
5599 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
5600 lui $at,<sym> (BFD_RELOC_HI16_S)
5601 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
5602 daddiu $at,<sym> (BFD_RELOC_LO16)
5603 dsll32 $tempreg,0
5604 daddu $tempreg,$tempreg,$at
5605
5606 If $at is already in use, we use a path which is suboptimal
5607 on superscalar processors.
5608 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
5609 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
5610 dsll $tempreg,16
5611 daddiu $tempreg,<sym> (BFD_RELOC_HI16_S)
5612 dsll $tempreg,16
5613 daddiu $tempreg,<sym> (BFD_RELOC_LO16)
5614
5615 For GP relative symbols in 64bit address space we can use
5616 the same sequence as in 32bit address space. */
aed1a261 5617 if (HAVE_64BIT_SYMBOLS)
252b5132 5618 {
6caf9ef4
TS
5619 if ((valueT) offset_expr.X_add_number <= MAX_GPREL_OFFSET
5620 && !nopic_need_relax (offset_expr.X_add_symbol, 1))
5621 {
5622 relax_start (offset_expr.X_add_symbol);
5623 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
5624 tempreg, mips_gp_register, BFD_RELOC_GPREL16);
5625 relax_switch ();
5626 }
d6bc6245 5627
741fe287 5628 if (used_at == 0 && mips_opts.at)
98d3f06f 5629 {
67c0d1eb 5630 macro_build (&offset_expr, "lui", "t,u",
17a2f251 5631 tempreg, BFD_RELOC_MIPS_HIGHEST);
67c0d1eb 5632 macro_build (&offset_expr, "lui", "t,u",
17a2f251 5633 AT, BFD_RELOC_HI16_S);
67c0d1eb 5634 macro_build (&offset_expr, "daddiu", "t,r,j",
17a2f251 5635 tempreg, tempreg, BFD_RELOC_MIPS_HIGHER);
67c0d1eb 5636 macro_build (&offset_expr, "daddiu", "t,r,j",
17a2f251 5637 AT, AT, BFD_RELOC_LO16);
67c0d1eb
RS
5638 macro_build (NULL, "dsll32", "d,w,<", tempreg, tempreg, 0);
5639 macro_build (NULL, "daddu", "d,v,t", tempreg, tempreg, AT);
98d3f06f
KH
5640 used_at = 1;
5641 }
5642 else
5643 {
67c0d1eb 5644 macro_build (&offset_expr, "lui", "t,u",
17a2f251 5645 tempreg, BFD_RELOC_MIPS_HIGHEST);
67c0d1eb 5646 macro_build (&offset_expr, "daddiu", "t,r,j",
17a2f251 5647 tempreg, tempreg, BFD_RELOC_MIPS_HIGHER);
67c0d1eb
RS
5648 macro_build (NULL, "dsll", "d,w,<", tempreg, tempreg, 16);
5649 macro_build (&offset_expr, "daddiu", "t,r,j",
17a2f251 5650 tempreg, tempreg, BFD_RELOC_HI16_S);
67c0d1eb
RS
5651 macro_build (NULL, "dsll", "d,w,<", tempreg, tempreg, 16);
5652 macro_build (&offset_expr, "daddiu", "t,r,j",
17a2f251 5653 tempreg, tempreg, BFD_RELOC_LO16);
98d3f06f 5654 }
6caf9ef4
TS
5655
5656 if (mips_relax.sequence)
5657 relax_end ();
98d3f06f
KH
5658 }
5659 else
5660 {
5661 if ((valueT) offset_expr.X_add_number <= MAX_GPREL_OFFSET
6caf9ef4 5662 && !nopic_need_relax (offset_expr.X_add_symbol, 1))
98d3f06f 5663 {
4d7206a2 5664 relax_start (offset_expr.X_add_symbol);
67c0d1eb
RS
5665 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
5666 tempreg, mips_gp_register, BFD_RELOC_GPREL16);
4d7206a2 5667 relax_switch ();
98d3f06f 5668 }
6943caf0
ILT
5669 if (!IS_SEXT_32BIT_NUM (offset_expr.X_add_number))
5670 as_bad (_("offset too large"));
67c0d1eb
RS
5671 macro_build_lui (&offset_expr, tempreg);
5672 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
5673 tempreg, tempreg, BFD_RELOC_LO16);
4d7206a2
RS
5674 if (mips_relax.sequence)
5675 relax_end ();
98d3f06f 5676 }
252b5132 5677 }
0a44bf69 5678 else if (!mips_big_got && !HAVE_NEWABI)
252b5132 5679 {
9117d219
NC
5680 int lw_reloc_type = (int) BFD_RELOC_MIPS_GOT16;
5681
252b5132
RH
5682 /* If this is a reference to an external symbol, and there
5683 is no constant, we want
5684 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
1abe91b1 5685 or for lca or if tempreg is PIC_CALL_REG
9117d219 5686 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_CALL16)
252b5132
RH
5687 For a local symbol, we want
5688 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
5689 nop
5690 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
5691
5692 If we have a small constant, and this is a reference to
5693 an external symbol, we want
5694 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
5695 nop
5696 addiu $tempreg,$tempreg,<constant>
5697 For a local symbol, we want the same instruction
5698 sequence, but we output a BFD_RELOC_LO16 reloc on the
5699 addiu instruction.
5700
5701 If we have a large constant, and this is a reference to
5702 an external symbol, we want
5703 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
5704 lui $at,<hiconstant>
5705 addiu $at,$at,<loconstant>
5706 addu $tempreg,$tempreg,$at
5707 For a local symbol, we want the same instruction
5708 sequence, but we output a BFD_RELOC_LO16 reloc on the
ed6fb7bd 5709 addiu instruction.
ed6fb7bd
SC
5710 */
5711
4d7206a2 5712 if (offset_expr.X_add_number == 0)
252b5132 5713 {
0a44bf69
RS
5714 if (mips_pic == SVR4_PIC
5715 && breg == 0
5716 && (call || tempreg == PIC_CALL_REG))
4d7206a2
RS
5717 lw_reloc_type = (int) BFD_RELOC_MIPS_CALL16;
5718
5719 relax_start (offset_expr.X_add_symbol);
67c0d1eb
RS
5720 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
5721 lw_reloc_type, mips_gp_register);
4d7206a2 5722 if (breg != 0)
252b5132
RH
5723 {
5724 /* We're going to put in an addu instruction using
5725 tempreg, so we may as well insert the nop right
5726 now. */
269137b2 5727 load_delay_nop ();
252b5132 5728 }
4d7206a2 5729 relax_switch ();
67c0d1eb
RS
5730 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
5731 tempreg, BFD_RELOC_MIPS_GOT16, mips_gp_register);
269137b2 5732 load_delay_nop ();
67c0d1eb
RS
5733 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
5734 tempreg, tempreg, BFD_RELOC_LO16);
4d7206a2 5735 relax_end ();
252b5132
RH
5736 /* FIXME: If breg == 0, and the next instruction uses
5737 $tempreg, then if this variant case is used an extra
5738 nop will be generated. */
5739 }
4d7206a2
RS
5740 else if (offset_expr.X_add_number >= -0x8000
5741 && offset_expr.X_add_number < 0x8000)
252b5132 5742 {
67c0d1eb 5743 load_got_offset (tempreg, &offset_expr);
269137b2 5744 load_delay_nop ();
67c0d1eb 5745 add_got_offset (tempreg, &offset_expr);
252b5132
RH
5746 }
5747 else
5748 {
4d7206a2
RS
5749 expr1.X_add_number = offset_expr.X_add_number;
5750 offset_expr.X_add_number =
5751 ((offset_expr.X_add_number + 0x8000) & 0xffff) - 0x8000;
67c0d1eb 5752 load_got_offset (tempreg, &offset_expr);
f6a22291 5753 offset_expr.X_add_number = expr1.X_add_number;
252b5132
RH
5754 /* If we are going to add in a base register, and the
5755 target register and the base register are the same,
5756 then we are using AT as a temporary register. Since
5757 we want to load the constant into AT, we add our
5758 current AT (from the global offset table) and the
5759 register into the register now, and pretend we were
5760 not using a base register. */
67c0d1eb 5761 if (breg == treg)
252b5132 5762 {
269137b2 5763 load_delay_nop ();
67c0d1eb 5764 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 5765 treg, AT, breg);
252b5132
RH
5766 breg = 0;
5767 tempreg = treg;
252b5132 5768 }
f6a22291 5769 add_got_offset_hilo (tempreg, &offset_expr, AT);
252b5132
RH
5770 used_at = 1;
5771 }
5772 }
0a44bf69 5773 else if (!mips_big_got && HAVE_NEWABI)
f5040a92 5774 {
67c0d1eb 5775 int add_breg_early = 0;
f5040a92
AO
5776
5777 /* If this is a reference to an external, and there is no
5778 constant, or local symbol (*), with or without a
5779 constant, we want
5780 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT_DISP)
1abe91b1 5781 or for lca or if tempreg is PIC_CALL_REG
f5040a92
AO
5782 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_CALL16)
5783
5784 If we have a small constant, and this is a reference to
5785 an external symbol, we want
5786 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT_DISP)
5787 addiu $tempreg,$tempreg,<constant>
5788
5789 If we have a large constant, and this is a reference to
5790 an external symbol, we want
5791 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT_DISP)
5792 lui $at,<hiconstant>
5793 addiu $at,$at,<loconstant>
5794 addu $tempreg,$tempreg,$at
5795
5796 (*) Other assemblers seem to prefer GOT_PAGE/GOT_OFST for
5797 local symbols, even though it introduces an additional
5798 instruction. */
5799
f5040a92
AO
5800 if (offset_expr.X_add_number)
5801 {
4d7206a2 5802 expr1.X_add_number = offset_expr.X_add_number;
f5040a92
AO
5803 offset_expr.X_add_number = 0;
5804
4d7206a2 5805 relax_start (offset_expr.X_add_symbol);
67c0d1eb
RS
5806 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
5807 BFD_RELOC_MIPS_GOT_DISP, mips_gp_register);
f5040a92
AO
5808
5809 if (expr1.X_add_number >= -0x8000
5810 && expr1.X_add_number < 0x8000)
5811 {
67c0d1eb
RS
5812 macro_build (&expr1, ADDRESS_ADDI_INSN, "t,r,j",
5813 tempreg, tempreg, BFD_RELOC_LO16);
f5040a92 5814 }
ecd13cd3 5815 else if (IS_SEXT_32BIT_NUM (expr1.X_add_number + 0x8000))
f5040a92 5816 {
f5040a92
AO
5817 /* If we are going to add in a base register, and the
5818 target register and the base register are the same,
5819 then we are using AT as a temporary register. Since
5820 we want to load the constant into AT, we add our
5821 current AT (from the global offset table) and the
5822 register into the register now, and pretend we were
5823 not using a base register. */
5824 if (breg != treg)
5825 dreg = tempreg;
5826 else
5827 {
9c2799c2 5828 gas_assert (tempreg == AT);
67c0d1eb
RS
5829 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
5830 treg, AT, breg);
f5040a92 5831 dreg = treg;
67c0d1eb 5832 add_breg_early = 1;
f5040a92
AO
5833 }
5834
f6a22291 5835 load_register (AT, &expr1, HAVE_64BIT_ADDRESSES);
67c0d1eb 5836 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 5837 dreg, dreg, AT);
f5040a92 5838
f5040a92
AO
5839 used_at = 1;
5840 }
5841 else
5842 as_bad (_("PIC code offset overflow (max 32 signed bits)"));
5843
4d7206a2 5844 relax_switch ();
f5040a92
AO
5845 offset_expr.X_add_number = expr1.X_add_number;
5846
67c0d1eb
RS
5847 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
5848 BFD_RELOC_MIPS_GOT_DISP, mips_gp_register);
5849 if (add_breg_early)
f5040a92 5850 {
67c0d1eb 5851 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
f899b4b8 5852 treg, tempreg, breg);
f5040a92
AO
5853 breg = 0;
5854 tempreg = treg;
5855 }
4d7206a2 5856 relax_end ();
f5040a92 5857 }
4d7206a2 5858 else if (breg == 0 && (call || tempreg == PIC_CALL_REG))
f5040a92 5859 {
4d7206a2 5860 relax_start (offset_expr.X_add_symbol);
67c0d1eb
RS
5861 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
5862 BFD_RELOC_MIPS_CALL16, mips_gp_register);
4d7206a2 5863 relax_switch ();
67c0d1eb
RS
5864 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
5865 BFD_RELOC_MIPS_GOT_DISP, mips_gp_register);
4d7206a2 5866 relax_end ();
f5040a92 5867 }
4d7206a2 5868 else
f5040a92 5869 {
67c0d1eb
RS
5870 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
5871 BFD_RELOC_MIPS_GOT_DISP, mips_gp_register);
f5040a92
AO
5872 }
5873 }
0a44bf69 5874 else if (mips_big_got && !HAVE_NEWABI)
252b5132 5875 {
67c0d1eb 5876 int gpdelay;
9117d219
NC
5877 int lui_reloc_type = (int) BFD_RELOC_MIPS_GOT_HI16;
5878 int lw_reloc_type = (int) BFD_RELOC_MIPS_GOT_LO16;
ed6fb7bd 5879 int local_reloc_type = (int) BFD_RELOC_MIPS_GOT16;
252b5132
RH
5880
5881 /* This is the large GOT case. If this is a reference to an
5882 external symbol, and there is no constant, we want
5883 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
5884 addu $tempreg,$tempreg,$gp
5885 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
1abe91b1 5886 or for lca or if tempreg is PIC_CALL_REG
9117d219
NC
5887 lui $tempreg,<sym> (BFD_RELOC_MIPS_CALL_HI16)
5888 addu $tempreg,$tempreg,$gp
5889 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_CALL_LO16)
252b5132
RH
5890 For a local symbol, we want
5891 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
5892 nop
5893 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
5894
5895 If we have a small constant, and this is a reference to
5896 an external symbol, we want
5897 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
5898 addu $tempreg,$tempreg,$gp
5899 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
5900 nop
5901 addiu $tempreg,$tempreg,<constant>
5902 For a local symbol, we want
5903 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
5904 nop
5905 addiu $tempreg,$tempreg,<constant> (BFD_RELOC_LO16)
5906
5907 If we have a large constant, and this is a reference to
5908 an external symbol, we want
5909 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
5910 addu $tempreg,$tempreg,$gp
5911 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
5912 lui $at,<hiconstant>
5913 addiu $at,$at,<loconstant>
5914 addu $tempreg,$tempreg,$at
5915 For a local symbol, we want
5916 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
5917 lui $at,<hiconstant>
5918 addiu $at,$at,<loconstant> (BFD_RELOC_LO16)
5919 addu $tempreg,$tempreg,$at
f5040a92 5920 */
438c16b8 5921
252b5132
RH
5922 expr1.X_add_number = offset_expr.X_add_number;
5923 offset_expr.X_add_number = 0;
4d7206a2 5924 relax_start (offset_expr.X_add_symbol);
67c0d1eb 5925 gpdelay = reg_needs_delay (mips_gp_register);
1abe91b1
MR
5926 if (expr1.X_add_number == 0 && breg == 0
5927 && (call || tempreg == PIC_CALL_REG))
9117d219
NC
5928 {
5929 lui_reloc_type = (int) BFD_RELOC_MIPS_CALL_HI16;
5930 lw_reloc_type = (int) BFD_RELOC_MIPS_CALL_LO16;
5931 }
67c0d1eb
RS
5932 macro_build (&offset_expr, "lui", "t,u", tempreg, lui_reloc_type);
5933 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 5934 tempreg, tempreg, mips_gp_register);
67c0d1eb 5935 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
17a2f251 5936 tempreg, lw_reloc_type, tempreg);
252b5132
RH
5937 if (expr1.X_add_number == 0)
5938 {
67c0d1eb 5939 if (breg != 0)
252b5132
RH
5940 {
5941 /* We're going to put in an addu instruction using
5942 tempreg, so we may as well insert the nop right
5943 now. */
269137b2 5944 load_delay_nop ();
252b5132 5945 }
252b5132
RH
5946 }
5947 else if (expr1.X_add_number >= -0x8000
5948 && expr1.X_add_number < 0x8000)
5949 {
269137b2 5950 load_delay_nop ();
67c0d1eb 5951 macro_build (&expr1, ADDRESS_ADDI_INSN, "t,r,j",
17a2f251 5952 tempreg, tempreg, BFD_RELOC_LO16);
252b5132
RH
5953 }
5954 else
5955 {
252b5132
RH
5956 /* If we are going to add in a base register, and the
5957 target register and the base register are the same,
5958 then we are using AT as a temporary register. Since
5959 we want to load the constant into AT, we add our
5960 current AT (from the global offset table) and the
5961 register into the register now, and pretend we were
5962 not using a base register. */
5963 if (breg != treg)
67c0d1eb 5964 dreg = tempreg;
252b5132
RH
5965 else
5966 {
9c2799c2 5967 gas_assert (tempreg == AT);
269137b2 5968 load_delay_nop ();
67c0d1eb 5969 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 5970 treg, AT, breg);
252b5132 5971 dreg = treg;
252b5132
RH
5972 }
5973
f6a22291 5974 load_register (AT, &expr1, HAVE_64BIT_ADDRESSES);
67c0d1eb 5975 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", dreg, dreg, AT);
252b5132 5976
252b5132
RH
5977 used_at = 1;
5978 }
4d7206a2
RS
5979 offset_expr.X_add_number =
5980 ((expr1.X_add_number + 0x8000) & 0xffff) - 0x8000;
5981 relax_switch ();
252b5132 5982
67c0d1eb 5983 if (gpdelay)
252b5132
RH
5984 {
5985 /* This is needed because this instruction uses $gp, but
f5040a92 5986 the first instruction on the main stream does not. */
67c0d1eb 5987 macro_build (NULL, "nop", "");
252b5132 5988 }
ed6fb7bd 5989
67c0d1eb
RS
5990 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
5991 local_reloc_type, mips_gp_register);
f5040a92 5992 if (expr1.X_add_number >= -0x8000
252b5132
RH
5993 && expr1.X_add_number < 0x8000)
5994 {
269137b2 5995 load_delay_nop ();
67c0d1eb
RS
5996 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
5997 tempreg, tempreg, BFD_RELOC_LO16);
252b5132 5998 /* FIXME: If add_number is 0, and there was no base
f5040a92
AO
5999 register, the external symbol case ended with a load,
6000 so if the symbol turns out to not be external, and
6001 the next instruction uses tempreg, an unnecessary nop
6002 will be inserted. */
252b5132
RH
6003 }
6004 else
6005 {
6006 if (breg == treg)
6007 {
6008 /* We must add in the base register now, as in the
f5040a92 6009 external symbol case. */
9c2799c2 6010 gas_assert (tempreg == AT);
269137b2 6011 load_delay_nop ();
67c0d1eb 6012 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 6013 treg, AT, breg);
252b5132
RH
6014 tempreg = treg;
6015 /* We set breg to 0 because we have arranged to add
f5040a92 6016 it in in both cases. */
252b5132
RH
6017 breg = 0;
6018 }
6019
67c0d1eb
RS
6020 macro_build_lui (&expr1, AT);
6021 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
17a2f251 6022 AT, AT, BFD_RELOC_LO16);
67c0d1eb 6023 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 6024 tempreg, tempreg, AT);
8fc2e39e 6025 used_at = 1;
252b5132 6026 }
4d7206a2 6027 relax_end ();
252b5132 6028 }
0a44bf69 6029 else if (mips_big_got && HAVE_NEWABI)
f5040a92 6030 {
f5040a92
AO
6031 int lui_reloc_type = (int) BFD_RELOC_MIPS_GOT_HI16;
6032 int lw_reloc_type = (int) BFD_RELOC_MIPS_GOT_LO16;
67c0d1eb 6033 int add_breg_early = 0;
f5040a92
AO
6034
6035 /* This is the large GOT case. If this is a reference to an
6036 external symbol, and there is no constant, we want
6037 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
6038 add $tempreg,$tempreg,$gp
6039 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
1abe91b1 6040 or for lca or if tempreg is PIC_CALL_REG
f5040a92
AO
6041 lui $tempreg,<sym> (BFD_RELOC_MIPS_CALL_HI16)
6042 add $tempreg,$tempreg,$gp
6043 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_CALL_LO16)
6044
6045 If we have a small constant, and this is a reference to
6046 an external symbol, we want
6047 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
6048 add $tempreg,$tempreg,$gp
6049 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
6050 addi $tempreg,$tempreg,<constant>
6051
6052 If we have a large constant, and this is a reference to
6053 an external symbol, we want
6054 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
6055 addu $tempreg,$tempreg,$gp
6056 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
6057 lui $at,<hiconstant>
6058 addi $at,$at,<loconstant>
6059 add $tempreg,$tempreg,$at
6060
6061 If we have NewABI, and we know it's a local symbol, we want
6062 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT_PAGE)
6063 addiu $reg,$reg,<sym> (BFD_RELOC_MIPS_GOT_OFST)
6064 otherwise we have to resort to GOT_HI16/GOT_LO16. */
6065
4d7206a2 6066 relax_start (offset_expr.X_add_symbol);
f5040a92 6067
4d7206a2 6068 expr1.X_add_number = offset_expr.X_add_number;
f5040a92
AO
6069 offset_expr.X_add_number = 0;
6070
1abe91b1
MR
6071 if (expr1.X_add_number == 0 && breg == 0
6072 && (call || tempreg == PIC_CALL_REG))
f5040a92
AO
6073 {
6074 lui_reloc_type = (int) BFD_RELOC_MIPS_CALL_HI16;
6075 lw_reloc_type = (int) BFD_RELOC_MIPS_CALL_LO16;
6076 }
67c0d1eb
RS
6077 macro_build (&offset_expr, "lui", "t,u", tempreg, lui_reloc_type);
6078 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 6079 tempreg, tempreg, mips_gp_register);
67c0d1eb
RS
6080 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
6081 tempreg, lw_reloc_type, tempreg);
f5040a92
AO
6082
6083 if (expr1.X_add_number == 0)
4d7206a2 6084 ;
f5040a92
AO
6085 else if (expr1.X_add_number >= -0x8000
6086 && expr1.X_add_number < 0x8000)
6087 {
67c0d1eb 6088 macro_build (&expr1, ADDRESS_ADDI_INSN, "t,r,j",
17a2f251 6089 tempreg, tempreg, BFD_RELOC_LO16);
f5040a92 6090 }
ecd13cd3 6091 else if (IS_SEXT_32BIT_NUM (expr1.X_add_number + 0x8000))
f5040a92 6092 {
f5040a92
AO
6093 /* If we are going to add in a base register, and the
6094 target register and the base register are the same,
6095 then we are using AT as a temporary register. Since
6096 we want to load the constant into AT, we add our
6097 current AT (from the global offset table) and the
6098 register into the register now, and pretend we were
6099 not using a base register. */
6100 if (breg != treg)
6101 dreg = tempreg;
6102 else
6103 {
9c2799c2 6104 gas_assert (tempreg == AT);
67c0d1eb 6105 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 6106 treg, AT, breg);
f5040a92 6107 dreg = treg;
67c0d1eb 6108 add_breg_early = 1;
f5040a92
AO
6109 }
6110
f6a22291 6111 load_register (AT, &expr1, HAVE_64BIT_ADDRESSES);
67c0d1eb 6112 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", dreg, dreg, AT);
f5040a92 6113
f5040a92
AO
6114 used_at = 1;
6115 }
6116 else
6117 as_bad (_("PIC code offset overflow (max 32 signed bits)"));
6118
4d7206a2 6119 relax_switch ();
f5040a92 6120 offset_expr.X_add_number = expr1.X_add_number;
67c0d1eb
RS
6121 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
6122 BFD_RELOC_MIPS_GOT_PAGE, mips_gp_register);
6123 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j", tempreg,
6124 tempreg, BFD_RELOC_MIPS_GOT_OFST);
6125 if (add_breg_early)
f5040a92 6126 {
67c0d1eb 6127 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 6128 treg, tempreg, breg);
f5040a92
AO
6129 breg = 0;
6130 tempreg = treg;
6131 }
4d7206a2 6132 relax_end ();
f5040a92 6133 }
252b5132
RH
6134 else
6135 abort ();
6136
6137 if (breg != 0)
aed1a261 6138 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", treg, tempreg, breg);
252b5132
RH
6139 break;
6140
52b6b6b9
JM
6141 case M_MSGSND:
6142 {
6143 unsigned long temp = (treg << 16) | (0x01);
6144 macro_build (NULL, "c2", "C", temp);
6145 }
6146 /* AT is not used, just return */
6147 return;
6148
6149 case M_MSGLD:
6150 {
6151 unsigned long temp = (0x02);
6152 macro_build (NULL, "c2", "C", temp);
6153 }
6154 /* AT is not used, just return */
6155 return;
6156
6157 case M_MSGLD_T:
6158 {
6159 unsigned long temp = (treg << 16) | (0x02);
6160 macro_build (NULL, "c2", "C", temp);
6161 }
6162 /* AT is not used, just return */
6163 return;
6164
6165 case M_MSGWAIT:
6166 macro_build (NULL, "c2", "C", 3);
6167 /* AT is not used, just return */
6168 return;
6169
6170 case M_MSGWAIT_T:
6171 {
6172 unsigned long temp = (treg << 16) | 0x03;
6173 macro_build (NULL, "c2", "C", temp);
6174 }
6175 /* AT is not used, just return */
6176 return;
6177
252b5132
RH
6178 case M_J_A:
6179 /* The j instruction may not be used in PIC code, since it
6180 requires an absolute address. We convert it to a b
6181 instruction. */
6182 if (mips_pic == NO_PIC)
67c0d1eb 6183 macro_build (&offset_expr, "j", "a");
252b5132 6184 else
67c0d1eb 6185 macro_build (&offset_expr, "b", "p");
8fc2e39e 6186 break;
252b5132
RH
6187
6188 /* The jal instructions must be handled as macros because when
6189 generating PIC code they expand to multi-instruction
6190 sequences. Normally they are simple instructions. */
6191 case M_JAL_1:
6192 dreg = RA;
6193 /* Fall through. */
6194 case M_JAL_2:
3e722fb5 6195 if (mips_pic == NO_PIC)
67c0d1eb 6196 macro_build (NULL, "jalr", "d,s", dreg, sreg);
0a44bf69 6197 else
252b5132
RH
6198 {
6199 if (sreg != PIC_CALL_REG)
6200 as_warn (_("MIPS PIC call to register other than $25"));
bdaaa2e1 6201
67c0d1eb 6202 macro_build (NULL, "jalr", "d,s", dreg, sreg);
0a44bf69 6203 if (mips_pic == SVR4_PIC && !HAVE_NEWABI)
252b5132 6204 {
6478892d
TS
6205 if (mips_cprestore_offset < 0)
6206 as_warn (_("No .cprestore pseudo-op used in PIC code"));
6207 else
6208 {
7a621144
DJ
6209 if (! mips_frame_reg_valid)
6210 {
6211 as_warn (_("No .frame pseudo-op used in PIC code"));
6212 /* Quiet this warning. */
6213 mips_frame_reg_valid = 1;
6214 }
6215 if (! mips_cprestore_valid)
6216 {
6217 as_warn (_("No .cprestore pseudo-op used in PIC code"));
6218 /* Quiet this warning. */
6219 mips_cprestore_valid = 1;
6220 }
d3fca0b5
MR
6221 if (mips_opts.noreorder)
6222 macro_build (NULL, "nop", "");
6478892d 6223 expr1.X_add_number = mips_cprestore_offset;
67c0d1eb 6224 macro_build_ldst_constoffset (&expr1, ADDRESS_LOAD_INSN,
f899b4b8 6225 mips_gp_register,
256ab948
TS
6226 mips_frame_reg,
6227 HAVE_64BIT_ADDRESSES);
6478892d 6228 }
252b5132
RH
6229 }
6230 }
252b5132 6231
8fc2e39e 6232 break;
252b5132
RH
6233
6234 case M_JAL_A:
6235 if (mips_pic == NO_PIC)
67c0d1eb 6236 macro_build (&offset_expr, "jal", "a");
252b5132
RH
6237 else if (mips_pic == SVR4_PIC)
6238 {
6239 /* If this is a reference to an external symbol, and we are
6240 using a small GOT, we want
6241 lw $25,<sym>($gp) (BFD_RELOC_MIPS_CALL16)
6242 nop
f9419b05 6243 jalr $ra,$25
252b5132
RH
6244 nop
6245 lw $gp,cprestore($sp)
6246 The cprestore value is set using the .cprestore
6247 pseudo-op. If we are using a big GOT, we want
6248 lui $25,<sym> (BFD_RELOC_MIPS_CALL_HI16)
6249 addu $25,$25,$gp
6250 lw $25,<sym>($25) (BFD_RELOC_MIPS_CALL_LO16)
6251 nop
f9419b05 6252 jalr $ra,$25
252b5132
RH
6253 nop
6254 lw $gp,cprestore($sp)
6255 If the symbol is not external, we want
6256 lw $25,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
6257 nop
6258 addiu $25,$25,<sym> (BFD_RELOC_LO16)
f9419b05 6259 jalr $ra,$25
252b5132 6260 nop
438c16b8 6261 lw $gp,cprestore($sp)
f5040a92
AO
6262
6263 For NewABI, we use the same CALL16 or CALL_HI16/CALL_LO16
6264 sequences above, minus nops, unless the symbol is local,
6265 which enables us to use GOT_PAGE/GOT_OFST (big got) or
6266 GOT_DISP. */
438c16b8 6267 if (HAVE_NEWABI)
252b5132 6268 {
f5040a92
AO
6269 if (! mips_big_got)
6270 {
4d7206a2 6271 relax_start (offset_expr.X_add_symbol);
67c0d1eb
RS
6272 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
6273 PIC_CALL_REG, BFD_RELOC_MIPS_CALL16,
f5040a92 6274 mips_gp_register);
4d7206a2 6275 relax_switch ();
67c0d1eb
RS
6276 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
6277 PIC_CALL_REG, BFD_RELOC_MIPS_GOT_DISP,
4d7206a2
RS
6278 mips_gp_register);
6279 relax_end ();
f5040a92
AO
6280 }
6281 else
6282 {
4d7206a2 6283 relax_start (offset_expr.X_add_symbol);
67c0d1eb
RS
6284 macro_build (&offset_expr, "lui", "t,u", PIC_CALL_REG,
6285 BFD_RELOC_MIPS_CALL_HI16);
6286 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", PIC_CALL_REG,
6287 PIC_CALL_REG, mips_gp_register);
6288 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
6289 PIC_CALL_REG, BFD_RELOC_MIPS_CALL_LO16,
6290 PIC_CALL_REG);
4d7206a2 6291 relax_switch ();
67c0d1eb
RS
6292 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
6293 PIC_CALL_REG, BFD_RELOC_MIPS_GOT_PAGE,
6294 mips_gp_register);
6295 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
6296 PIC_CALL_REG, PIC_CALL_REG,
17a2f251 6297 BFD_RELOC_MIPS_GOT_OFST);
4d7206a2 6298 relax_end ();
f5040a92 6299 }
684022ea 6300
67c0d1eb 6301 macro_build_jalr (&offset_expr);
252b5132
RH
6302 }
6303 else
6304 {
4d7206a2 6305 relax_start (offset_expr.X_add_symbol);
438c16b8
TS
6306 if (! mips_big_got)
6307 {
67c0d1eb
RS
6308 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
6309 PIC_CALL_REG, BFD_RELOC_MIPS_CALL16,
17a2f251 6310 mips_gp_register);
269137b2 6311 load_delay_nop ();
4d7206a2 6312 relax_switch ();
438c16b8 6313 }
252b5132 6314 else
252b5132 6315 {
67c0d1eb
RS
6316 int gpdelay;
6317
6318 gpdelay = reg_needs_delay (mips_gp_register);
6319 macro_build (&offset_expr, "lui", "t,u", PIC_CALL_REG,
6320 BFD_RELOC_MIPS_CALL_HI16);
6321 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", PIC_CALL_REG,
6322 PIC_CALL_REG, mips_gp_register);
6323 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
6324 PIC_CALL_REG, BFD_RELOC_MIPS_CALL_LO16,
6325 PIC_CALL_REG);
269137b2 6326 load_delay_nop ();
4d7206a2 6327 relax_switch ();
67c0d1eb
RS
6328 if (gpdelay)
6329 macro_build (NULL, "nop", "");
252b5132 6330 }
67c0d1eb
RS
6331 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
6332 PIC_CALL_REG, BFD_RELOC_MIPS_GOT16,
4d7206a2 6333 mips_gp_register);
269137b2 6334 load_delay_nop ();
67c0d1eb
RS
6335 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
6336 PIC_CALL_REG, PIC_CALL_REG, BFD_RELOC_LO16);
4d7206a2 6337 relax_end ();
67c0d1eb 6338 macro_build_jalr (&offset_expr);
438c16b8 6339
6478892d
TS
6340 if (mips_cprestore_offset < 0)
6341 as_warn (_("No .cprestore pseudo-op used in PIC code"));
6342 else
6343 {
7a621144
DJ
6344 if (! mips_frame_reg_valid)
6345 {
6346 as_warn (_("No .frame pseudo-op used in PIC code"));
6347 /* Quiet this warning. */
6348 mips_frame_reg_valid = 1;
6349 }
6350 if (! mips_cprestore_valid)
6351 {
6352 as_warn (_("No .cprestore pseudo-op used in PIC code"));
6353 /* Quiet this warning. */
6354 mips_cprestore_valid = 1;
6355 }
6478892d 6356 if (mips_opts.noreorder)
67c0d1eb 6357 macro_build (NULL, "nop", "");
6478892d 6358 expr1.X_add_number = mips_cprestore_offset;
67c0d1eb 6359 macro_build_ldst_constoffset (&expr1, ADDRESS_LOAD_INSN,
f899b4b8 6360 mips_gp_register,
256ab948
TS
6361 mips_frame_reg,
6362 HAVE_64BIT_ADDRESSES);
6478892d 6363 }
252b5132
RH
6364 }
6365 }
0a44bf69
RS
6366 else if (mips_pic == VXWORKS_PIC)
6367 as_bad (_("Non-PIC jump used in PIC library"));
252b5132
RH
6368 else
6369 abort ();
6370
8fc2e39e 6371 break;
252b5132
RH
6372
6373 case M_LB_AB:
6374 s = "lb";
6375 goto ld;
6376 case M_LBU_AB:
6377 s = "lbu";
6378 goto ld;
6379 case M_LH_AB:
6380 s = "lh";
6381 goto ld;
6382 case M_LHU_AB:
6383 s = "lhu";
6384 goto ld;
6385 case M_LW_AB:
6386 s = "lw";
6387 goto ld;
6388 case M_LWC0_AB:
6389 s = "lwc0";
bdaaa2e1 6390 /* Itbl support may require additional care here. */
252b5132
RH
6391 coproc = 1;
6392 goto ld;
6393 case M_LWC1_AB:
6394 s = "lwc1";
bdaaa2e1 6395 /* Itbl support may require additional care here. */
252b5132
RH
6396 coproc = 1;
6397 goto ld;
6398 case M_LWC2_AB:
6399 s = "lwc2";
bdaaa2e1 6400 /* Itbl support may require additional care here. */
252b5132
RH
6401 coproc = 1;
6402 goto ld;
6403 case M_LWC3_AB:
6404 s = "lwc3";
bdaaa2e1 6405 /* Itbl support may require additional care here. */
252b5132
RH
6406 coproc = 1;
6407 goto ld;
6408 case M_LWL_AB:
6409 s = "lwl";
6410 lr = 1;
6411 goto ld;
6412 case M_LWR_AB:
6413 s = "lwr";
6414 lr = 1;
6415 goto ld;
6416 case M_LDC1_AB:
252b5132 6417 s = "ldc1";
bdaaa2e1 6418 /* Itbl support may require additional care here. */
252b5132
RH
6419 coproc = 1;
6420 goto ld;
6421 case M_LDC2_AB:
6422 s = "ldc2";
bdaaa2e1 6423 /* Itbl support may require additional care here. */
252b5132
RH
6424 coproc = 1;
6425 goto ld;
6426 case M_LDC3_AB:
6427 s = "ldc3";
bdaaa2e1 6428 /* Itbl support may require additional care here. */
252b5132
RH
6429 coproc = 1;
6430 goto ld;
6431 case M_LDL_AB:
6432 s = "ldl";
6433 lr = 1;
6434 goto ld;
6435 case M_LDR_AB:
6436 s = "ldr";
6437 lr = 1;
6438 goto ld;
6439 case M_LL_AB:
6440 s = "ll";
6441 goto ld;
6442 case M_LLD_AB:
6443 s = "lld";
6444 goto ld;
6445 case M_LWU_AB:
6446 s = "lwu";
6447 ld:
8fc2e39e 6448 if (breg == treg || coproc || lr)
252b5132
RH
6449 {
6450 tempreg = AT;
6451 used_at = 1;
6452 }
6453 else
6454 {
6455 tempreg = treg;
252b5132
RH
6456 }
6457 goto ld_st;
6458 case M_SB_AB:
6459 s = "sb";
6460 goto st;
6461 case M_SH_AB:
6462 s = "sh";
6463 goto st;
6464 case M_SW_AB:
6465 s = "sw";
6466 goto st;
6467 case M_SWC0_AB:
6468 s = "swc0";
bdaaa2e1 6469 /* Itbl support may require additional care here. */
252b5132
RH
6470 coproc = 1;
6471 goto st;
6472 case M_SWC1_AB:
6473 s = "swc1";
bdaaa2e1 6474 /* Itbl support may require additional care here. */
252b5132
RH
6475 coproc = 1;
6476 goto st;
6477 case M_SWC2_AB:
6478 s = "swc2";
bdaaa2e1 6479 /* Itbl support may require additional care here. */
252b5132
RH
6480 coproc = 1;
6481 goto st;
6482 case M_SWC3_AB:
6483 s = "swc3";
bdaaa2e1 6484 /* Itbl support may require additional care here. */
252b5132
RH
6485 coproc = 1;
6486 goto st;
6487 case M_SWL_AB:
6488 s = "swl";
6489 goto st;
6490 case M_SWR_AB:
6491 s = "swr";
6492 goto st;
6493 case M_SC_AB:
6494 s = "sc";
6495 goto st;
6496 case M_SCD_AB:
6497 s = "scd";
6498 goto st;
d43b4baf
TS
6499 case M_CACHE_AB:
6500 s = "cache";
6501 goto st;
252b5132 6502 case M_SDC1_AB:
252b5132
RH
6503 s = "sdc1";
6504 coproc = 1;
bdaaa2e1 6505 /* Itbl support may require additional care here. */
252b5132
RH
6506 goto st;
6507 case M_SDC2_AB:
6508 s = "sdc2";
bdaaa2e1 6509 /* Itbl support may require additional care here. */
252b5132
RH
6510 coproc = 1;
6511 goto st;
6512 case M_SDC3_AB:
6513 s = "sdc3";
bdaaa2e1 6514 /* Itbl support may require additional care here. */
252b5132
RH
6515 coproc = 1;
6516 goto st;
6517 case M_SDL_AB:
6518 s = "sdl";
6519 goto st;
6520 case M_SDR_AB:
6521 s = "sdr";
6522 st:
8fc2e39e
TS
6523 tempreg = AT;
6524 used_at = 1;
252b5132 6525 ld_st:
b19e8a9b
AN
6526 if (coproc
6527 && NO_ISA_COP (mips_opts.arch)
6528 && (ip->insn_mo->pinfo2 & (INSN2_M_FP_S | INSN2_M_FP_D)) == 0)
6529 {
6530 as_bad (_("opcode not supported on this processor: %s"),
6531 mips_cpu_info_from_arch (mips_opts.arch)->name);
6532 break;
6533 }
6534
bdaaa2e1 6535 /* Itbl support may require additional care here. */
252b5132
RH
6536 if (mask == M_LWC1_AB
6537 || mask == M_SWC1_AB
6538 || mask == M_LDC1_AB
6539 || mask == M_SDC1_AB
6540 || mask == M_L_DAB
6541 || mask == M_S_DAB)
6542 fmt = "T,o(b)";
d43b4baf
TS
6543 else if (mask == M_CACHE_AB)
6544 fmt = "k,o(b)";
252b5132
RH
6545 else if (coproc)
6546 fmt = "E,o(b)";
6547 else
6548 fmt = "t,o(b)";
6549
6550 if (offset_expr.X_op != O_constant
6551 && offset_expr.X_op != O_symbol)
6552 {
6553 as_bad (_("expression too complex"));
6554 offset_expr.X_op = O_constant;
6555 }
6556
2051e8c4
MR
6557 if (HAVE_32BIT_ADDRESSES
6558 && !IS_SEXT_32BIT_NUM (offset_expr.X_add_number))
55e08f71
NC
6559 {
6560 char value [32];
6561
6562 sprintf_vma (value, offset_expr.X_add_number);
20e1fcfd 6563 as_bad (_("Number (0x%s) larger than 32 bits"), value);
55e08f71 6564 }
2051e8c4 6565
252b5132
RH
6566 /* A constant expression in PIC code can be handled just as it
6567 is in non PIC code. */
aed1a261
RS
6568 if (offset_expr.X_op == O_constant)
6569 {
aed1a261
RS
6570 expr1.X_add_number = ((offset_expr.X_add_number + 0x8000)
6571 & ~(bfd_vma) 0xffff);
2051e8c4 6572 normalize_address_expr (&expr1);
aed1a261
RS
6573 load_register (tempreg, &expr1, HAVE_64BIT_ADDRESSES);
6574 if (breg != 0)
6575 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
6576 tempreg, tempreg, breg);
6577 macro_build (&offset_expr, s, fmt, treg, BFD_RELOC_LO16, tempreg);
6578 }
6579 else if (mips_pic == NO_PIC)
252b5132
RH
6580 {
6581 /* If this is a reference to a GP relative symbol, and there
6582 is no base register, we want
cdf6fd85 6583 <op> $treg,<sym>($gp) (BFD_RELOC_GPREL16)
252b5132
RH
6584 Otherwise, if there is no base register, we want
6585 lui $tempreg,<sym> (BFD_RELOC_HI16_S)
6586 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
6587 If we have a constant, we need two instructions anyhow,
6588 so we always use the latter form.
6589
6590 If we have a base register, and this is a reference to a
6591 GP relative symbol, we want
6592 addu $tempreg,$breg,$gp
cdf6fd85 6593 <op> $treg,<sym>($tempreg) (BFD_RELOC_GPREL16)
252b5132
RH
6594 Otherwise we want
6595 lui $tempreg,<sym> (BFD_RELOC_HI16_S)
6596 addu $tempreg,$tempreg,$breg
6597 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
d6bc6245 6598 With a constant we always use the latter case.
76b3015f 6599
d6bc6245
TS
6600 With 64bit address space and no base register and $at usable,
6601 we want
6602 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
6603 lui $at,<sym> (BFD_RELOC_HI16_S)
6604 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
6605 dsll32 $tempreg,0
6606 daddu $tempreg,$at
6607 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
6608 If we have a base register, we want
6609 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
6610 lui $at,<sym> (BFD_RELOC_HI16_S)
6611 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
6612 daddu $at,$breg
6613 dsll32 $tempreg,0
6614 daddu $tempreg,$at
6615 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
6616
6617 Without $at we can't generate the optimal path for superscalar
6618 processors here since this would require two temporary registers.
6619 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
6620 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
6621 dsll $tempreg,16
6622 daddiu $tempreg,<sym> (BFD_RELOC_HI16_S)
6623 dsll $tempreg,16
6624 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
6625 If we have a base register, we want
6626 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
6627 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
6628 dsll $tempreg,16
6629 daddiu $tempreg,<sym> (BFD_RELOC_HI16_S)
6630 dsll $tempreg,16
6631 daddu $tempreg,$tempreg,$breg
6632 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
6373ee54 6633
6caf9ef4 6634 For GP relative symbols in 64bit address space we can use
aed1a261
RS
6635 the same sequence as in 32bit address space. */
6636 if (HAVE_64BIT_SYMBOLS)
d6bc6245 6637 {
aed1a261 6638 if ((valueT) offset_expr.X_add_number <= MAX_GPREL_OFFSET
6caf9ef4
TS
6639 && !nopic_need_relax (offset_expr.X_add_symbol, 1))
6640 {
6641 relax_start (offset_expr.X_add_symbol);
6642 if (breg == 0)
6643 {
6644 macro_build (&offset_expr, s, fmt, treg,
6645 BFD_RELOC_GPREL16, mips_gp_register);
6646 }
6647 else
6648 {
6649 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
6650 tempreg, breg, mips_gp_register);
6651 macro_build (&offset_expr, s, fmt, treg,
6652 BFD_RELOC_GPREL16, tempreg);
6653 }
6654 relax_switch ();
6655 }
d6bc6245 6656
741fe287 6657 if (used_at == 0 && mips_opts.at)
d6bc6245 6658 {
67c0d1eb
RS
6659 macro_build (&offset_expr, "lui", "t,u", tempreg,
6660 BFD_RELOC_MIPS_HIGHEST);
6661 macro_build (&offset_expr, "lui", "t,u", AT,
6662 BFD_RELOC_HI16_S);
6663 macro_build (&offset_expr, "daddiu", "t,r,j", tempreg,
6664 tempreg, BFD_RELOC_MIPS_HIGHER);
d6bc6245 6665 if (breg != 0)
67c0d1eb
RS
6666 macro_build (NULL, "daddu", "d,v,t", AT, AT, breg);
6667 macro_build (NULL, "dsll32", "d,w,<", tempreg, tempreg, 0);
6668 macro_build (NULL, "daddu", "d,v,t", tempreg, tempreg, AT);
6669 macro_build (&offset_expr, s, fmt, treg, BFD_RELOC_LO16,
6670 tempreg);
d6bc6245
TS
6671 used_at = 1;
6672 }
6673 else
6674 {
67c0d1eb
RS
6675 macro_build (&offset_expr, "lui", "t,u", tempreg,
6676 BFD_RELOC_MIPS_HIGHEST);
6677 macro_build (&offset_expr, "daddiu", "t,r,j", tempreg,
6678 tempreg, BFD_RELOC_MIPS_HIGHER);
6679 macro_build (NULL, "dsll", "d,w,<", tempreg, tempreg, 16);
6680 macro_build (&offset_expr, "daddiu", "t,r,j", tempreg,
6681 tempreg, BFD_RELOC_HI16_S);
6682 macro_build (NULL, "dsll", "d,w,<", tempreg, tempreg, 16);
d6bc6245 6683 if (breg != 0)
67c0d1eb 6684 macro_build (NULL, "daddu", "d,v,t",
17a2f251 6685 tempreg, tempreg, breg);
67c0d1eb 6686 macro_build (&offset_expr, s, fmt, treg,
17a2f251 6687 BFD_RELOC_LO16, tempreg);
d6bc6245 6688 }
6caf9ef4
TS
6689
6690 if (mips_relax.sequence)
6691 relax_end ();
8fc2e39e 6692 break;
d6bc6245 6693 }
256ab948 6694
252b5132
RH
6695 if (breg == 0)
6696 {
67c0d1eb 6697 if ((valueT) offset_expr.X_add_number <= MAX_GPREL_OFFSET
6caf9ef4 6698 && !nopic_need_relax (offset_expr.X_add_symbol, 1))
252b5132 6699 {
4d7206a2 6700 relax_start (offset_expr.X_add_symbol);
67c0d1eb
RS
6701 macro_build (&offset_expr, s, fmt, treg, BFD_RELOC_GPREL16,
6702 mips_gp_register);
4d7206a2 6703 relax_switch ();
252b5132 6704 }
67c0d1eb
RS
6705 macro_build_lui (&offset_expr, tempreg);
6706 macro_build (&offset_expr, s, fmt, treg,
17a2f251 6707 BFD_RELOC_LO16, tempreg);
4d7206a2
RS
6708 if (mips_relax.sequence)
6709 relax_end ();
252b5132
RH
6710 }
6711 else
6712 {
67c0d1eb 6713 if ((valueT) offset_expr.X_add_number <= MAX_GPREL_OFFSET
6caf9ef4 6714 && !nopic_need_relax (offset_expr.X_add_symbol, 1))
252b5132 6715 {
4d7206a2 6716 relax_start (offset_expr.X_add_symbol);
67c0d1eb 6717 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 6718 tempreg, breg, mips_gp_register);
67c0d1eb 6719 macro_build (&offset_expr, s, fmt, treg,
17a2f251 6720 BFD_RELOC_GPREL16, tempreg);
4d7206a2 6721 relax_switch ();
252b5132 6722 }
67c0d1eb
RS
6723 macro_build_lui (&offset_expr, tempreg);
6724 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 6725 tempreg, tempreg, breg);
67c0d1eb 6726 macro_build (&offset_expr, s, fmt, treg,
17a2f251 6727 BFD_RELOC_LO16, tempreg);
4d7206a2
RS
6728 if (mips_relax.sequence)
6729 relax_end ();
252b5132
RH
6730 }
6731 }
0a44bf69 6732 else if (!mips_big_got)
252b5132 6733 {
ed6fb7bd 6734 int lw_reloc_type = (int) BFD_RELOC_MIPS_GOT16;
f9419b05 6735
252b5132
RH
6736 /* If this is a reference to an external symbol, we want
6737 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
6738 nop
6739 <op> $treg,0($tempreg)
6740 Otherwise we want
6741 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
6742 nop
6743 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
6744 <op> $treg,0($tempreg)
f5040a92
AO
6745
6746 For NewABI, we want
6747 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT_PAGE)
6748 <op> $treg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_OFST)
6749
252b5132
RH
6750 If there is a base register, we add it to $tempreg before
6751 the <op>. If there is a constant, we stick it in the
6752 <op> instruction. We don't handle constants larger than
6753 16 bits, because we have no way to load the upper 16 bits
6754 (actually, we could handle them for the subset of cases
6755 in which we are not using $at). */
9c2799c2 6756 gas_assert (offset_expr.X_op == O_symbol);
f5040a92
AO
6757 if (HAVE_NEWABI)
6758 {
67c0d1eb
RS
6759 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
6760 BFD_RELOC_MIPS_GOT_PAGE, mips_gp_register);
f5040a92 6761 if (breg != 0)
67c0d1eb 6762 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 6763 tempreg, tempreg, breg);
67c0d1eb 6764 macro_build (&offset_expr, s, fmt, treg,
17a2f251 6765 BFD_RELOC_MIPS_GOT_OFST, tempreg);
f5040a92
AO
6766 break;
6767 }
252b5132
RH
6768 expr1.X_add_number = offset_expr.X_add_number;
6769 offset_expr.X_add_number = 0;
6770 if (expr1.X_add_number < -0x8000
6771 || expr1.X_add_number >= 0x8000)
6772 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
67c0d1eb
RS
6773 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
6774 lw_reloc_type, mips_gp_register);
269137b2 6775 load_delay_nop ();
4d7206a2
RS
6776 relax_start (offset_expr.X_add_symbol);
6777 relax_switch ();
67c0d1eb
RS
6778 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j", tempreg,
6779 tempreg, BFD_RELOC_LO16);
4d7206a2 6780 relax_end ();
252b5132 6781 if (breg != 0)
67c0d1eb 6782 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 6783 tempreg, tempreg, breg);
67c0d1eb 6784 macro_build (&expr1, s, fmt, treg, BFD_RELOC_LO16, tempreg);
252b5132 6785 }
0a44bf69 6786 else if (mips_big_got && !HAVE_NEWABI)
252b5132 6787 {
67c0d1eb 6788 int gpdelay;
252b5132
RH
6789
6790 /* If this is a reference to an external symbol, we want
6791 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
6792 addu $tempreg,$tempreg,$gp
6793 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
6794 <op> $treg,0($tempreg)
6795 Otherwise we want
6796 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
6797 nop
6798 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
6799 <op> $treg,0($tempreg)
6800 If there is a base register, we add it to $tempreg before
6801 the <op>. If there is a constant, we stick it in the
6802 <op> instruction. We don't handle constants larger than
6803 16 bits, because we have no way to load the upper 16 bits
6804 (actually, we could handle them for the subset of cases
f5040a92 6805 in which we are not using $at). */
9c2799c2 6806 gas_assert (offset_expr.X_op == O_symbol);
252b5132
RH
6807 expr1.X_add_number = offset_expr.X_add_number;
6808 offset_expr.X_add_number = 0;
6809 if (expr1.X_add_number < -0x8000
6810 || expr1.X_add_number >= 0x8000)
6811 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
67c0d1eb 6812 gpdelay = reg_needs_delay (mips_gp_register);
4d7206a2 6813 relax_start (offset_expr.X_add_symbol);
67c0d1eb 6814 macro_build (&offset_expr, "lui", "t,u", tempreg,
17a2f251 6815 BFD_RELOC_MIPS_GOT_HI16);
67c0d1eb
RS
6816 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", tempreg, tempreg,
6817 mips_gp_register);
6818 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
6819 BFD_RELOC_MIPS_GOT_LO16, tempreg);
4d7206a2 6820 relax_switch ();
67c0d1eb
RS
6821 if (gpdelay)
6822 macro_build (NULL, "nop", "");
6823 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
6824 BFD_RELOC_MIPS_GOT16, mips_gp_register);
269137b2 6825 load_delay_nop ();
67c0d1eb
RS
6826 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j", tempreg,
6827 tempreg, BFD_RELOC_LO16);
4d7206a2
RS
6828 relax_end ();
6829
252b5132 6830 if (breg != 0)
67c0d1eb 6831 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 6832 tempreg, tempreg, breg);
67c0d1eb 6833 macro_build (&expr1, s, fmt, treg, BFD_RELOC_LO16, tempreg);
252b5132 6834 }
0a44bf69 6835 else if (mips_big_got && HAVE_NEWABI)
f5040a92 6836 {
f5040a92
AO
6837 /* If this is a reference to an external symbol, we want
6838 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
6839 add $tempreg,$tempreg,$gp
6840 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
6841 <op> $treg,<ofst>($tempreg)
6842 Otherwise, for local symbols, we want:
6843 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT_PAGE)
6844 <op> $treg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_OFST) */
9c2799c2 6845 gas_assert (offset_expr.X_op == O_symbol);
4d7206a2 6846 expr1.X_add_number = offset_expr.X_add_number;
f5040a92
AO
6847 offset_expr.X_add_number = 0;
6848 if (expr1.X_add_number < -0x8000
6849 || expr1.X_add_number >= 0x8000)
6850 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
4d7206a2 6851 relax_start (offset_expr.X_add_symbol);
67c0d1eb 6852 macro_build (&offset_expr, "lui", "t,u", tempreg,
17a2f251 6853 BFD_RELOC_MIPS_GOT_HI16);
67c0d1eb
RS
6854 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", tempreg, tempreg,
6855 mips_gp_register);
6856 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
6857 BFD_RELOC_MIPS_GOT_LO16, tempreg);
f5040a92 6858 if (breg != 0)
67c0d1eb 6859 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 6860 tempreg, tempreg, breg);
67c0d1eb 6861 macro_build (&expr1, s, fmt, treg, BFD_RELOC_LO16, tempreg);
684022ea 6862
4d7206a2 6863 relax_switch ();
f5040a92 6864 offset_expr.X_add_number = expr1.X_add_number;
67c0d1eb
RS
6865 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
6866 BFD_RELOC_MIPS_GOT_PAGE, mips_gp_register);
f5040a92 6867 if (breg != 0)
67c0d1eb 6868 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 6869 tempreg, tempreg, breg);
67c0d1eb 6870 macro_build (&offset_expr, s, fmt, treg,
17a2f251 6871 BFD_RELOC_MIPS_GOT_OFST, tempreg);
4d7206a2 6872 relax_end ();
f5040a92 6873 }
252b5132
RH
6874 else
6875 abort ();
6876
252b5132
RH
6877 break;
6878
6879 case M_LI:
6880 case M_LI_S:
67c0d1eb 6881 load_register (treg, &imm_expr, 0);
8fc2e39e 6882 break;
252b5132
RH
6883
6884 case M_DLI:
67c0d1eb 6885 load_register (treg, &imm_expr, 1);
8fc2e39e 6886 break;
252b5132
RH
6887
6888 case M_LI_SS:
6889 if (imm_expr.X_op == O_constant)
6890 {
8fc2e39e 6891 used_at = 1;
67c0d1eb
RS
6892 load_register (AT, &imm_expr, 0);
6893 macro_build (NULL, "mtc1", "t,G", AT, treg);
252b5132
RH
6894 break;
6895 }
6896 else
6897 {
9c2799c2 6898 gas_assert (offset_expr.X_op == O_symbol
252b5132
RH
6899 && strcmp (segment_name (S_GET_SEGMENT
6900 (offset_expr.X_add_symbol)),
6901 ".lit4") == 0
6902 && offset_expr.X_add_number == 0);
67c0d1eb 6903 macro_build (&offset_expr, "lwc1", "T,o(b)", treg,
17a2f251 6904 BFD_RELOC_MIPS_LITERAL, mips_gp_register);
8fc2e39e 6905 break;
252b5132
RH
6906 }
6907
6908 case M_LI_D:
ca4e0257
RS
6909 /* Check if we have a constant in IMM_EXPR. If the GPRs are 64 bits
6910 wide, IMM_EXPR is the entire value. Otherwise IMM_EXPR is the high
6911 order 32 bits of the value and the low order 32 bits are either
6912 zero or in OFFSET_EXPR. */
252b5132
RH
6913 if (imm_expr.X_op == O_constant || imm_expr.X_op == O_big)
6914 {
ca4e0257 6915 if (HAVE_64BIT_GPRS)
67c0d1eb 6916 load_register (treg, &imm_expr, 1);
252b5132
RH
6917 else
6918 {
6919 int hreg, lreg;
6920
6921 if (target_big_endian)
6922 {
6923 hreg = treg;
6924 lreg = treg + 1;
6925 }
6926 else
6927 {
6928 hreg = treg + 1;
6929 lreg = treg;
6930 }
6931
6932 if (hreg <= 31)
67c0d1eb 6933 load_register (hreg, &imm_expr, 0);
252b5132
RH
6934 if (lreg <= 31)
6935 {
6936 if (offset_expr.X_op == O_absent)
67c0d1eb 6937 move_register (lreg, 0);
252b5132
RH
6938 else
6939 {
9c2799c2 6940 gas_assert (offset_expr.X_op == O_constant);
67c0d1eb 6941 load_register (lreg, &offset_expr, 0);
252b5132
RH
6942 }
6943 }
6944 }
8fc2e39e 6945 break;
252b5132
RH
6946 }
6947
6948 /* We know that sym is in the .rdata section. First we get the
6949 upper 16 bits of the address. */
6950 if (mips_pic == NO_PIC)
6951 {
67c0d1eb 6952 macro_build_lui (&offset_expr, AT);
8fc2e39e 6953 used_at = 1;
252b5132 6954 }
0a44bf69 6955 else
252b5132 6956 {
67c0d1eb
RS
6957 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", AT,
6958 BFD_RELOC_MIPS_GOT16, mips_gp_register);
8fc2e39e 6959 used_at = 1;
252b5132 6960 }
bdaaa2e1 6961
252b5132 6962 /* Now we load the register(s). */
ca4e0257 6963 if (HAVE_64BIT_GPRS)
8fc2e39e
TS
6964 {
6965 used_at = 1;
6966 macro_build (&offset_expr, "ld", "t,o(b)", treg, BFD_RELOC_LO16, AT);
6967 }
252b5132
RH
6968 else
6969 {
8fc2e39e 6970 used_at = 1;
67c0d1eb 6971 macro_build (&offset_expr, "lw", "t,o(b)", treg, BFD_RELOC_LO16, AT);
f9419b05 6972 if (treg != RA)
252b5132
RH
6973 {
6974 /* FIXME: How in the world do we deal with the possible
6975 overflow here? */
6976 offset_expr.X_add_number += 4;
67c0d1eb 6977 macro_build (&offset_expr, "lw", "t,o(b)",
17a2f251 6978 treg + 1, BFD_RELOC_LO16, AT);
252b5132
RH
6979 }
6980 }
252b5132
RH
6981 break;
6982
6983 case M_LI_DD:
ca4e0257
RS
6984 /* Check if we have a constant in IMM_EXPR. If the FPRs are 64 bits
6985 wide, IMM_EXPR is the entire value and the GPRs are known to be 64
6986 bits wide as well. Otherwise IMM_EXPR is the high order 32 bits of
6987 the value and the low order 32 bits are either zero or in
6988 OFFSET_EXPR. */
252b5132
RH
6989 if (imm_expr.X_op == O_constant || imm_expr.X_op == O_big)
6990 {
8fc2e39e 6991 used_at = 1;
67c0d1eb 6992 load_register (AT, &imm_expr, HAVE_64BIT_FPRS);
ca4e0257
RS
6993 if (HAVE_64BIT_FPRS)
6994 {
9c2799c2 6995 gas_assert (HAVE_64BIT_GPRS);
67c0d1eb 6996 macro_build (NULL, "dmtc1", "t,S", AT, treg);
ca4e0257 6997 }
252b5132
RH
6998 else
6999 {
67c0d1eb 7000 macro_build (NULL, "mtc1", "t,G", AT, treg + 1);
252b5132 7001 if (offset_expr.X_op == O_absent)
67c0d1eb 7002 macro_build (NULL, "mtc1", "t,G", 0, treg);
252b5132
RH
7003 else
7004 {
9c2799c2 7005 gas_assert (offset_expr.X_op == O_constant);
67c0d1eb
RS
7006 load_register (AT, &offset_expr, 0);
7007 macro_build (NULL, "mtc1", "t,G", AT, treg);
252b5132
RH
7008 }
7009 }
7010 break;
7011 }
7012
9c2799c2 7013 gas_assert (offset_expr.X_op == O_symbol
252b5132
RH
7014 && offset_expr.X_add_number == 0);
7015 s = segment_name (S_GET_SEGMENT (offset_expr.X_add_symbol));
7016 if (strcmp (s, ".lit8") == 0)
7017 {
e7af610e 7018 if (mips_opts.isa != ISA_MIPS1)
252b5132 7019 {
67c0d1eb 7020 macro_build (&offset_expr, "ldc1", "T,o(b)", treg,
17a2f251 7021 BFD_RELOC_MIPS_LITERAL, mips_gp_register);
8fc2e39e 7022 break;
252b5132 7023 }
c9914766 7024 breg = mips_gp_register;
252b5132
RH
7025 r = BFD_RELOC_MIPS_LITERAL;
7026 goto dob;
7027 }
7028 else
7029 {
9c2799c2 7030 gas_assert (strcmp (s, RDATA_SECTION_NAME) == 0);
8fc2e39e 7031 used_at = 1;
0a44bf69 7032 if (mips_pic != NO_PIC)
67c0d1eb
RS
7033 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", AT,
7034 BFD_RELOC_MIPS_GOT16, mips_gp_register);
252b5132
RH
7035 else
7036 {
7037 /* FIXME: This won't work for a 64 bit address. */
67c0d1eb 7038 macro_build_lui (&offset_expr, AT);
252b5132 7039 }
bdaaa2e1 7040
e7af610e 7041 if (mips_opts.isa != ISA_MIPS1)
252b5132 7042 {
67c0d1eb
RS
7043 macro_build (&offset_expr, "ldc1", "T,o(b)",
7044 treg, BFD_RELOC_LO16, AT);
252b5132
RH
7045 break;
7046 }
7047 breg = AT;
7048 r = BFD_RELOC_LO16;
7049 goto dob;
7050 }
7051
7052 case M_L_DOB:
252b5132
RH
7053 /* Even on a big endian machine $fn comes before $fn+1. We have
7054 to adjust when loading from memory. */
7055 r = BFD_RELOC_LO16;
7056 dob:
9c2799c2 7057 gas_assert (mips_opts.isa == ISA_MIPS1);
67c0d1eb 7058 macro_build (&offset_expr, "lwc1", "T,o(b)",
17a2f251 7059 target_big_endian ? treg + 1 : treg, r, breg);
252b5132
RH
7060 /* FIXME: A possible overflow which I don't know how to deal
7061 with. */
7062 offset_expr.X_add_number += 4;
67c0d1eb 7063 macro_build (&offset_expr, "lwc1", "T,o(b)",
17a2f251 7064 target_big_endian ? treg : treg + 1, r, breg);
252b5132
RH
7065 break;
7066
7067 case M_L_DAB:
7068 /*
7069 * The MIPS assembler seems to check for X_add_number not
7070 * being double aligned and generating:
7071 * lui at,%hi(foo+1)
7072 * addu at,at,v1
7073 * addiu at,at,%lo(foo+1)
7074 * lwc1 f2,0(at)
7075 * lwc1 f3,4(at)
7076 * But, the resulting address is the same after relocation so why
7077 * generate the extra instruction?
7078 */
bdaaa2e1 7079 /* Itbl support may require additional care here. */
252b5132 7080 coproc = 1;
e7af610e 7081 if (mips_opts.isa != ISA_MIPS1)
252b5132
RH
7082 {
7083 s = "ldc1";
7084 goto ld;
7085 }
7086
7087 s = "lwc1";
7088 fmt = "T,o(b)";
7089 goto ldd_std;
7090
7091 case M_S_DAB:
e7af610e 7092 if (mips_opts.isa != ISA_MIPS1)
252b5132
RH
7093 {
7094 s = "sdc1";
7095 goto st;
7096 }
7097
7098 s = "swc1";
7099 fmt = "T,o(b)";
bdaaa2e1 7100 /* Itbl support may require additional care here. */
252b5132
RH
7101 coproc = 1;
7102 goto ldd_std;
7103
7104 case M_LD_AB:
ca4e0257 7105 if (HAVE_64BIT_GPRS)
252b5132
RH
7106 {
7107 s = "ld";
7108 goto ld;
7109 }
7110
7111 s = "lw";
7112 fmt = "t,o(b)";
7113 goto ldd_std;
7114
7115 case M_SD_AB:
ca4e0257 7116 if (HAVE_64BIT_GPRS)
252b5132
RH
7117 {
7118 s = "sd";
7119 goto st;
7120 }
7121
7122 s = "sw";
7123 fmt = "t,o(b)";
7124
7125 ldd_std:
7126 if (offset_expr.X_op != O_symbol
7127 && offset_expr.X_op != O_constant)
7128 {
7129 as_bad (_("expression too complex"));
7130 offset_expr.X_op = O_constant;
7131 }
7132
2051e8c4
MR
7133 if (HAVE_32BIT_ADDRESSES
7134 && !IS_SEXT_32BIT_NUM (offset_expr.X_add_number))
55e08f71
NC
7135 {
7136 char value [32];
7137
7138 sprintf_vma (value, offset_expr.X_add_number);
20e1fcfd 7139 as_bad (_("Number (0x%s) larger than 32 bits"), value);
55e08f71 7140 }
2051e8c4 7141
252b5132
RH
7142 /* Even on a big endian machine $fn comes before $fn+1. We have
7143 to adjust when loading from memory. We set coproc if we must
7144 load $fn+1 first. */
bdaaa2e1 7145 /* Itbl support may require additional care here. */
252b5132
RH
7146 if (! target_big_endian)
7147 coproc = 0;
7148
7149 if (mips_pic == NO_PIC
7150 || offset_expr.X_op == O_constant)
7151 {
7152 /* If this is a reference to a GP relative symbol, we want
cdf6fd85
TS
7153 <op> $treg,<sym>($gp) (BFD_RELOC_GPREL16)
7154 <op> $treg+1,<sym>+4($gp) (BFD_RELOC_GPREL16)
252b5132
RH
7155 If we have a base register, we use this
7156 addu $at,$breg,$gp
cdf6fd85
TS
7157 <op> $treg,<sym>($at) (BFD_RELOC_GPREL16)
7158 <op> $treg+1,<sym>+4($at) (BFD_RELOC_GPREL16)
252b5132
RH
7159 If this is not a GP relative symbol, we want
7160 lui $at,<sym> (BFD_RELOC_HI16_S)
7161 <op> $treg,<sym>($at) (BFD_RELOC_LO16)
7162 <op> $treg+1,<sym>+4($at) (BFD_RELOC_LO16)
7163 If there is a base register, we add it to $at after the
7164 lui instruction. If there is a constant, we always use
7165 the last case. */
39a59cf8
MR
7166 if (offset_expr.X_op == O_symbol
7167 && (valueT) offset_expr.X_add_number <= MAX_GPREL_OFFSET
6caf9ef4 7168 && !nopic_need_relax (offset_expr.X_add_symbol, 1))
252b5132 7169 {
4d7206a2 7170 relax_start (offset_expr.X_add_symbol);
252b5132
RH
7171 if (breg == 0)
7172 {
c9914766 7173 tempreg = mips_gp_register;
252b5132
RH
7174 }
7175 else
7176 {
67c0d1eb 7177 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 7178 AT, breg, mips_gp_register);
252b5132 7179 tempreg = AT;
252b5132
RH
7180 used_at = 1;
7181 }
7182
beae10d5 7183 /* Itbl support may require additional care here. */
67c0d1eb 7184 macro_build (&offset_expr, s, fmt, coproc ? treg + 1 : treg,
17a2f251 7185 BFD_RELOC_GPREL16, tempreg);
252b5132
RH
7186 offset_expr.X_add_number += 4;
7187
7188 /* Set mips_optimize to 2 to avoid inserting an
7189 undesired nop. */
7190 hold_mips_optimize = mips_optimize;
7191 mips_optimize = 2;
beae10d5 7192 /* Itbl support may require additional care here. */
67c0d1eb 7193 macro_build (&offset_expr, s, fmt, coproc ? treg : treg + 1,
17a2f251 7194 BFD_RELOC_GPREL16, tempreg);
252b5132
RH
7195 mips_optimize = hold_mips_optimize;
7196
4d7206a2 7197 relax_switch ();
252b5132 7198
0970e49e 7199 offset_expr.X_add_number -= 4;
252b5132 7200 }
8fc2e39e 7201 used_at = 1;
67c0d1eb 7202 macro_build_lui (&offset_expr, AT);
252b5132 7203 if (breg != 0)
67c0d1eb 7204 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", AT, breg, AT);
beae10d5 7205 /* Itbl support may require additional care here. */
67c0d1eb 7206 macro_build (&offset_expr, s, fmt, coproc ? treg + 1 : treg,
17a2f251 7207 BFD_RELOC_LO16, AT);
252b5132
RH
7208 /* FIXME: How do we handle overflow here? */
7209 offset_expr.X_add_number += 4;
beae10d5 7210 /* Itbl support may require additional care here. */
67c0d1eb 7211 macro_build (&offset_expr, s, fmt, coproc ? treg : treg + 1,
17a2f251 7212 BFD_RELOC_LO16, AT);
4d7206a2
RS
7213 if (mips_relax.sequence)
7214 relax_end ();
bdaaa2e1 7215 }
0a44bf69 7216 else if (!mips_big_got)
252b5132 7217 {
252b5132
RH
7218 /* If this is a reference to an external symbol, we want
7219 lw $at,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
7220 nop
7221 <op> $treg,0($at)
7222 <op> $treg+1,4($at)
7223 Otherwise we want
7224 lw $at,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
7225 nop
7226 <op> $treg,<sym>($at) (BFD_RELOC_LO16)
7227 <op> $treg+1,<sym>+4($at) (BFD_RELOC_LO16)
7228 If there is a base register we add it to $at before the
7229 lwc1 instructions. If there is a constant we include it
7230 in the lwc1 instructions. */
7231 used_at = 1;
7232 expr1.X_add_number = offset_expr.X_add_number;
252b5132
RH
7233 if (expr1.X_add_number < -0x8000
7234 || expr1.X_add_number >= 0x8000 - 4)
7235 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
67c0d1eb 7236 load_got_offset (AT, &offset_expr);
269137b2 7237 load_delay_nop ();
252b5132 7238 if (breg != 0)
67c0d1eb 7239 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", AT, breg, AT);
252b5132
RH
7240
7241 /* Set mips_optimize to 2 to avoid inserting an undesired
7242 nop. */
7243 hold_mips_optimize = mips_optimize;
7244 mips_optimize = 2;
4d7206a2 7245
beae10d5 7246 /* Itbl support may require additional care here. */
4d7206a2 7247 relax_start (offset_expr.X_add_symbol);
67c0d1eb
RS
7248 macro_build (&expr1, s, fmt, coproc ? treg + 1 : treg,
7249 BFD_RELOC_LO16, AT);
4d7206a2 7250 expr1.X_add_number += 4;
67c0d1eb
RS
7251 macro_build (&expr1, s, fmt, coproc ? treg : treg + 1,
7252 BFD_RELOC_LO16, AT);
4d7206a2 7253 relax_switch ();
67c0d1eb
RS
7254 macro_build (&offset_expr, s, fmt, coproc ? treg + 1 : treg,
7255 BFD_RELOC_LO16, AT);
4d7206a2 7256 offset_expr.X_add_number += 4;
67c0d1eb
RS
7257 macro_build (&offset_expr, s, fmt, coproc ? treg : treg + 1,
7258 BFD_RELOC_LO16, AT);
4d7206a2 7259 relax_end ();
252b5132 7260
4d7206a2 7261 mips_optimize = hold_mips_optimize;
252b5132 7262 }
0a44bf69 7263 else if (mips_big_got)
252b5132 7264 {
67c0d1eb 7265 int gpdelay;
252b5132
RH
7266
7267 /* If this is a reference to an external symbol, we want
7268 lui $at,<sym> (BFD_RELOC_MIPS_GOT_HI16)
7269 addu $at,$at,$gp
7270 lw $at,<sym>($at) (BFD_RELOC_MIPS_GOT_LO16)
7271 nop
7272 <op> $treg,0($at)
7273 <op> $treg+1,4($at)
7274 Otherwise we want
7275 lw $at,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
7276 nop
7277 <op> $treg,<sym>($at) (BFD_RELOC_LO16)
7278 <op> $treg+1,<sym>+4($at) (BFD_RELOC_LO16)
7279 If there is a base register we add it to $at before the
7280 lwc1 instructions. If there is a constant we include it
7281 in the lwc1 instructions. */
7282 used_at = 1;
7283 expr1.X_add_number = offset_expr.X_add_number;
7284 offset_expr.X_add_number = 0;
7285 if (expr1.X_add_number < -0x8000
7286 || expr1.X_add_number >= 0x8000 - 4)
7287 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
67c0d1eb 7288 gpdelay = reg_needs_delay (mips_gp_register);
4d7206a2 7289 relax_start (offset_expr.X_add_symbol);
67c0d1eb
RS
7290 macro_build (&offset_expr, "lui", "t,u",
7291 AT, BFD_RELOC_MIPS_GOT_HI16);
7292 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 7293 AT, AT, mips_gp_register);
67c0d1eb 7294 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
17a2f251 7295 AT, BFD_RELOC_MIPS_GOT_LO16, AT);
269137b2 7296 load_delay_nop ();
252b5132 7297 if (breg != 0)
67c0d1eb 7298 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", AT, breg, AT);
beae10d5 7299 /* Itbl support may require additional care here. */
67c0d1eb 7300 macro_build (&expr1, s, fmt, coproc ? treg + 1 : treg,
17a2f251 7301 BFD_RELOC_LO16, AT);
252b5132
RH
7302 expr1.X_add_number += 4;
7303
7304 /* Set mips_optimize to 2 to avoid inserting an undesired
7305 nop. */
7306 hold_mips_optimize = mips_optimize;
7307 mips_optimize = 2;
beae10d5 7308 /* Itbl support may require additional care here. */
67c0d1eb 7309 macro_build (&expr1, s, fmt, coproc ? treg : treg + 1,
17a2f251 7310 BFD_RELOC_LO16, AT);
252b5132
RH
7311 mips_optimize = hold_mips_optimize;
7312 expr1.X_add_number -= 4;
7313
4d7206a2
RS
7314 relax_switch ();
7315 offset_expr.X_add_number = expr1.X_add_number;
67c0d1eb
RS
7316 if (gpdelay)
7317 macro_build (NULL, "nop", "");
7318 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", AT,
7319 BFD_RELOC_MIPS_GOT16, mips_gp_register);
269137b2 7320 load_delay_nop ();
252b5132 7321 if (breg != 0)
67c0d1eb 7322 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", AT, breg, AT);
beae10d5 7323 /* Itbl support may require additional care here. */
67c0d1eb
RS
7324 macro_build (&offset_expr, s, fmt, coproc ? treg + 1 : treg,
7325 BFD_RELOC_LO16, AT);
4d7206a2 7326 offset_expr.X_add_number += 4;
252b5132
RH
7327
7328 /* Set mips_optimize to 2 to avoid inserting an undesired
7329 nop. */
7330 hold_mips_optimize = mips_optimize;
7331 mips_optimize = 2;
beae10d5 7332 /* Itbl support may require additional care here. */
67c0d1eb
RS
7333 macro_build (&offset_expr, s, fmt, coproc ? treg : treg + 1,
7334 BFD_RELOC_LO16, AT);
252b5132 7335 mips_optimize = hold_mips_optimize;
4d7206a2 7336 relax_end ();
252b5132 7337 }
252b5132
RH
7338 else
7339 abort ();
7340
252b5132
RH
7341 break;
7342
7343 case M_LD_OB:
704897fb 7344 s = HAVE_64BIT_GPRS ? "ld" : "lw";
252b5132
RH
7345 goto sd_ob;
7346 case M_SD_OB:
704897fb 7347 s = HAVE_64BIT_GPRS ? "sd" : "sw";
252b5132 7348 sd_ob:
4614d845
MR
7349 macro_build (&offset_expr, s, "t,o(b)", treg,
7350 -1, offset_reloc[0], offset_reloc[1], offset_reloc[2],
7351 breg);
704897fb
MR
7352 if (!HAVE_64BIT_GPRS)
7353 {
7354 offset_expr.X_add_number += 4;
7355 macro_build (&offset_expr, s, "t,o(b)", treg + 1,
4614d845
MR
7356 -1, offset_reloc[0], offset_reloc[1], offset_reloc[2],
7357 breg);
704897fb 7358 }
8fc2e39e 7359 break;
252b5132
RH
7360
7361 /* New code added to support COPZ instructions.
7362 This code builds table entries out of the macros in mip_opcodes.
7363 R4000 uses interlocks to handle coproc delays.
7364 Other chips (like the R3000) require nops to be inserted for delays.
7365
f72c8c98 7366 FIXME: Currently, we require that the user handle delays.
252b5132
RH
7367 In order to fill delay slots for non-interlocked chips,
7368 we must have a way to specify delays based on the coprocessor.
7369 Eg. 4 cycles if load coproc reg from memory, 1 if in cache, etc.
7370 What are the side-effects of the cop instruction?
7371 What cache support might we have and what are its effects?
7372 Both coprocessor & memory require delays. how long???
bdaaa2e1 7373 What registers are read/set/modified?
252b5132
RH
7374
7375 If an itbl is provided to interpret cop instructions,
bdaaa2e1 7376 this knowledge can be encoded in the itbl spec. */
252b5132
RH
7377
7378 case M_COP0:
7379 s = "c0";
7380 goto copz;
7381 case M_COP1:
7382 s = "c1";
7383 goto copz;
7384 case M_COP2:
7385 s = "c2";
7386 goto copz;
7387 case M_COP3:
7388 s = "c3";
7389 copz:
b19e8a9b
AN
7390 if (NO_ISA_COP (mips_opts.arch)
7391 && (ip->insn_mo->pinfo2 & INSN2_M_FP_S) == 0)
7392 {
7393 as_bad (_("opcode not supported on this processor: %s"),
7394 mips_cpu_info_from_arch (mips_opts.arch)->name);
7395 break;
7396 }
7397
252b5132
RH
7398 /* For now we just do C (same as Cz). The parameter will be
7399 stored in insn_opcode by mips_ip. */
67c0d1eb 7400 macro_build (NULL, s, "C", ip->insn_opcode);
8fc2e39e 7401 break;
252b5132 7402
ea1fb5dc 7403 case M_MOVE:
67c0d1eb 7404 move_register (dreg, sreg);
8fc2e39e 7405 break;
ea1fb5dc 7406
252b5132
RH
7407 case M_DMUL:
7408 dbl = 1;
7409 case M_MUL:
67c0d1eb
RS
7410 macro_build (NULL, dbl ? "dmultu" : "multu", "s,t", sreg, treg);
7411 macro_build (NULL, "mflo", "d", dreg);
8fc2e39e 7412 break;
252b5132
RH
7413
7414 case M_DMUL_I:
7415 dbl = 1;
7416 case M_MUL_I:
7417 /* The MIPS assembler some times generates shifts and adds. I'm
7418 not trying to be that fancy. GCC should do this for us
7419 anyway. */
8fc2e39e 7420 used_at = 1;
67c0d1eb
RS
7421 load_register (AT, &imm_expr, dbl);
7422 macro_build (NULL, dbl ? "dmult" : "mult", "s,t", sreg, AT);
7423 macro_build (NULL, "mflo", "d", dreg);
252b5132
RH
7424 break;
7425
7426 case M_DMULO_I:
7427 dbl = 1;
7428 case M_MULO_I:
7429 imm = 1;
7430 goto do_mulo;
7431
7432 case M_DMULO:
7433 dbl = 1;
7434 case M_MULO:
7435 do_mulo:
7d10b47d 7436 start_noreorder ();
8fc2e39e 7437 used_at = 1;
252b5132 7438 if (imm)
67c0d1eb
RS
7439 load_register (AT, &imm_expr, dbl);
7440 macro_build (NULL, dbl ? "dmult" : "mult", "s,t", sreg, imm ? AT : treg);
7441 macro_build (NULL, "mflo", "d", dreg);
7442 macro_build (NULL, dbl ? "dsra32" : "sra", "d,w,<", dreg, dreg, RA);
7443 macro_build (NULL, "mfhi", "d", AT);
252b5132 7444 if (mips_trap)
67c0d1eb 7445 macro_build (NULL, "tne", "s,t,q", dreg, AT, 6);
252b5132
RH
7446 else
7447 {
7448 expr1.X_add_number = 8;
67c0d1eb
RS
7449 macro_build (&expr1, "beq", "s,t,p", dreg, AT);
7450 macro_build (NULL, "nop", "", 0);
7451 macro_build (NULL, "break", "c", 6);
252b5132 7452 }
7d10b47d 7453 end_noreorder ();
67c0d1eb 7454 macro_build (NULL, "mflo", "d", dreg);
252b5132
RH
7455 break;
7456
7457 case M_DMULOU_I:
7458 dbl = 1;
7459 case M_MULOU_I:
7460 imm = 1;
7461 goto do_mulou;
7462
7463 case M_DMULOU:
7464 dbl = 1;
7465 case M_MULOU:
7466 do_mulou:
7d10b47d 7467 start_noreorder ();
8fc2e39e 7468 used_at = 1;
252b5132 7469 if (imm)
67c0d1eb
RS
7470 load_register (AT, &imm_expr, dbl);
7471 macro_build (NULL, dbl ? "dmultu" : "multu", "s,t",
17a2f251 7472 sreg, imm ? AT : treg);
67c0d1eb
RS
7473 macro_build (NULL, "mfhi", "d", AT);
7474 macro_build (NULL, "mflo", "d", dreg);
252b5132 7475 if (mips_trap)
67c0d1eb 7476 macro_build (NULL, "tne", "s,t,q", AT, 0, 6);
252b5132
RH
7477 else
7478 {
7479 expr1.X_add_number = 8;
67c0d1eb
RS
7480 macro_build (&expr1, "beq", "s,t,p", AT, 0);
7481 macro_build (NULL, "nop", "", 0);
7482 macro_build (NULL, "break", "c", 6);
252b5132 7483 }
7d10b47d 7484 end_noreorder ();
252b5132
RH
7485 break;
7486
771c7ce4 7487 case M_DROL:
fef14a42 7488 if (ISA_HAS_DROR (mips_opts.isa) || CPU_HAS_DROR (mips_opts.arch))
82dd0097
CD
7489 {
7490 if (dreg == sreg)
7491 {
7492 tempreg = AT;
7493 used_at = 1;
7494 }
7495 else
7496 {
7497 tempreg = dreg;
82dd0097 7498 }
67c0d1eb
RS
7499 macro_build (NULL, "dnegu", "d,w", tempreg, treg);
7500 macro_build (NULL, "drorv", "d,t,s", dreg, sreg, tempreg);
8fc2e39e 7501 break;
82dd0097 7502 }
8fc2e39e 7503 used_at = 1;
67c0d1eb
RS
7504 macro_build (NULL, "dsubu", "d,v,t", AT, 0, treg);
7505 macro_build (NULL, "dsrlv", "d,t,s", AT, sreg, AT);
7506 macro_build (NULL, "dsllv", "d,t,s", dreg, sreg, treg);
7507 macro_build (NULL, "or", "d,v,t", dreg, dreg, AT);
771c7ce4
TS
7508 break;
7509
252b5132 7510 case M_ROL:
fef14a42 7511 if (ISA_HAS_ROR (mips_opts.isa) || CPU_HAS_ROR (mips_opts.arch))
82dd0097
CD
7512 {
7513 if (dreg == sreg)
7514 {
7515 tempreg = AT;
7516 used_at = 1;
7517 }
7518 else
7519 {
7520 tempreg = dreg;
82dd0097 7521 }
67c0d1eb
RS
7522 macro_build (NULL, "negu", "d,w", tempreg, treg);
7523 macro_build (NULL, "rorv", "d,t,s", dreg, sreg, tempreg);
8fc2e39e 7524 break;
82dd0097 7525 }
8fc2e39e 7526 used_at = 1;
67c0d1eb
RS
7527 macro_build (NULL, "subu", "d,v,t", AT, 0, treg);
7528 macro_build (NULL, "srlv", "d,t,s", AT, sreg, AT);
7529 macro_build (NULL, "sllv", "d,t,s", dreg, sreg, treg);
7530 macro_build (NULL, "or", "d,v,t", dreg, dreg, AT);
252b5132
RH
7531 break;
7532
771c7ce4
TS
7533 case M_DROL_I:
7534 {
7535 unsigned int rot;
91d6fa6a
NC
7536 char *l;
7537 char *rr;
771c7ce4
TS
7538
7539 if (imm_expr.X_op != O_constant)
82dd0097 7540 as_bad (_("Improper rotate count"));
771c7ce4 7541 rot = imm_expr.X_add_number & 0x3f;
fef14a42 7542 if (ISA_HAS_DROR (mips_opts.isa) || CPU_HAS_DROR (mips_opts.arch))
60b63b72
RS
7543 {
7544 rot = (64 - rot) & 0x3f;
7545 if (rot >= 32)
67c0d1eb 7546 macro_build (NULL, "dror32", "d,w,<", dreg, sreg, rot - 32);
60b63b72 7547 else
67c0d1eb 7548 macro_build (NULL, "dror", "d,w,<", dreg, sreg, rot);
8fc2e39e 7549 break;
60b63b72 7550 }
483fc7cd 7551 if (rot == 0)
483fc7cd 7552 {
67c0d1eb 7553 macro_build (NULL, "dsrl", "d,w,<", dreg, sreg, 0);
8fc2e39e 7554 break;
483fc7cd 7555 }
82dd0097 7556 l = (rot < 0x20) ? "dsll" : "dsll32";
91d6fa6a 7557 rr = ((0x40 - rot) < 0x20) ? "dsrl" : "dsrl32";
82dd0097 7558 rot &= 0x1f;
8fc2e39e 7559 used_at = 1;
67c0d1eb 7560 macro_build (NULL, l, "d,w,<", AT, sreg, rot);
91d6fa6a 7561 macro_build (NULL, rr, "d,w,<", dreg, sreg, (0x20 - rot) & 0x1f);
67c0d1eb 7562 macro_build (NULL, "or", "d,v,t", dreg, dreg, AT);
771c7ce4
TS
7563 }
7564 break;
7565
252b5132 7566 case M_ROL_I:
771c7ce4
TS
7567 {
7568 unsigned int rot;
7569
7570 if (imm_expr.X_op != O_constant)
82dd0097 7571 as_bad (_("Improper rotate count"));
771c7ce4 7572 rot = imm_expr.X_add_number & 0x1f;
fef14a42 7573 if (ISA_HAS_ROR (mips_opts.isa) || CPU_HAS_ROR (mips_opts.arch))
60b63b72 7574 {
67c0d1eb 7575 macro_build (NULL, "ror", "d,w,<", dreg, sreg, (32 - rot) & 0x1f);
8fc2e39e 7576 break;
60b63b72 7577 }
483fc7cd 7578 if (rot == 0)
483fc7cd 7579 {
67c0d1eb 7580 macro_build (NULL, "srl", "d,w,<", dreg, sreg, 0);
8fc2e39e 7581 break;
483fc7cd 7582 }
8fc2e39e 7583 used_at = 1;
67c0d1eb
RS
7584 macro_build (NULL, "sll", "d,w,<", AT, sreg, rot);
7585 macro_build (NULL, "srl", "d,w,<", dreg, sreg, (0x20 - rot) & 0x1f);
7586 macro_build (NULL, "or", "d,v,t", dreg, dreg, AT);
771c7ce4
TS
7587 }
7588 break;
7589
7590 case M_DROR:
fef14a42 7591 if (ISA_HAS_DROR (mips_opts.isa) || CPU_HAS_DROR (mips_opts.arch))
82dd0097 7592 {
67c0d1eb 7593 macro_build (NULL, "drorv", "d,t,s", dreg, sreg, treg);
8fc2e39e 7594 break;
82dd0097 7595 }
8fc2e39e 7596 used_at = 1;
67c0d1eb
RS
7597 macro_build (NULL, "dsubu", "d,v,t", AT, 0, treg);
7598 macro_build (NULL, "dsllv", "d,t,s", AT, sreg, AT);
7599 macro_build (NULL, "dsrlv", "d,t,s", dreg, sreg, treg);
7600 macro_build (NULL, "or", "d,v,t", dreg, dreg, AT);
252b5132
RH
7601 break;
7602
7603 case M_ROR:
fef14a42 7604 if (ISA_HAS_ROR (mips_opts.isa) || CPU_HAS_ROR (mips_opts.arch))
82dd0097 7605 {
67c0d1eb 7606 macro_build (NULL, "rorv", "d,t,s", dreg, sreg, treg);
8fc2e39e 7607 break;
82dd0097 7608 }
8fc2e39e 7609 used_at = 1;
67c0d1eb
RS
7610 macro_build (NULL, "subu", "d,v,t", AT, 0, treg);
7611 macro_build (NULL, "sllv", "d,t,s", AT, sreg, AT);
7612 macro_build (NULL, "srlv", "d,t,s", dreg, sreg, treg);
7613 macro_build (NULL, "or", "d,v,t", dreg, dreg, AT);
252b5132
RH
7614 break;
7615
771c7ce4
TS
7616 case M_DROR_I:
7617 {
7618 unsigned int rot;
91d6fa6a
NC
7619 char *l;
7620 char *rr;
771c7ce4
TS
7621
7622 if (imm_expr.X_op != O_constant)
82dd0097 7623 as_bad (_("Improper rotate count"));
771c7ce4 7624 rot = imm_expr.X_add_number & 0x3f;
fef14a42 7625 if (ISA_HAS_DROR (mips_opts.isa) || CPU_HAS_DROR (mips_opts.arch))
82dd0097
CD
7626 {
7627 if (rot >= 32)
67c0d1eb 7628 macro_build (NULL, "dror32", "d,w,<", dreg, sreg, rot - 32);
82dd0097 7629 else
67c0d1eb 7630 macro_build (NULL, "dror", "d,w,<", dreg, sreg, rot);
8fc2e39e 7631 break;
82dd0097 7632 }
483fc7cd 7633 if (rot == 0)
483fc7cd 7634 {
67c0d1eb 7635 macro_build (NULL, "dsrl", "d,w,<", dreg, sreg, 0);
8fc2e39e 7636 break;
483fc7cd 7637 }
91d6fa6a 7638 rr = (rot < 0x20) ? "dsrl" : "dsrl32";
82dd0097
CD
7639 l = ((0x40 - rot) < 0x20) ? "dsll" : "dsll32";
7640 rot &= 0x1f;
8fc2e39e 7641 used_at = 1;
91d6fa6a 7642 macro_build (NULL, rr, "d,w,<", AT, sreg, rot);
67c0d1eb
RS
7643 macro_build (NULL, l, "d,w,<", dreg, sreg, (0x20 - rot) & 0x1f);
7644 macro_build (NULL, "or", "d,v,t", dreg, dreg, AT);
771c7ce4
TS
7645 }
7646 break;
7647
252b5132 7648 case M_ROR_I:
771c7ce4
TS
7649 {
7650 unsigned int rot;
7651
7652 if (imm_expr.X_op != O_constant)
82dd0097 7653 as_bad (_("Improper rotate count"));
771c7ce4 7654 rot = imm_expr.X_add_number & 0x1f;
fef14a42 7655 if (ISA_HAS_ROR (mips_opts.isa) || CPU_HAS_ROR (mips_opts.arch))
82dd0097 7656 {
67c0d1eb 7657 macro_build (NULL, "ror", "d,w,<", dreg, sreg, rot);
8fc2e39e 7658 break;
82dd0097 7659 }
483fc7cd 7660 if (rot == 0)
483fc7cd 7661 {
67c0d1eb 7662 macro_build (NULL, "srl", "d,w,<", dreg, sreg, 0);
8fc2e39e 7663 break;
483fc7cd 7664 }
8fc2e39e 7665 used_at = 1;
67c0d1eb
RS
7666 macro_build (NULL, "srl", "d,w,<", AT, sreg, rot);
7667 macro_build (NULL, "sll", "d,w,<", dreg, sreg, (0x20 - rot) & 0x1f);
7668 macro_build (NULL, "or", "d,v,t", dreg, dreg, AT);
771c7ce4 7669 }
252b5132
RH
7670 break;
7671
7672 case M_S_DOB:
9c2799c2 7673 gas_assert (mips_opts.isa == ISA_MIPS1);
252b5132
RH
7674 /* Even on a big endian machine $fn comes before $fn+1. We have
7675 to adjust when storing to memory. */
67c0d1eb
RS
7676 macro_build (&offset_expr, "swc1", "T,o(b)",
7677 target_big_endian ? treg + 1 : treg, BFD_RELOC_LO16, breg);
252b5132 7678 offset_expr.X_add_number += 4;
67c0d1eb
RS
7679 macro_build (&offset_expr, "swc1", "T,o(b)",
7680 target_big_endian ? treg : treg + 1, BFD_RELOC_LO16, breg);
8fc2e39e 7681 break;
252b5132
RH
7682
7683 case M_SEQ:
7684 if (sreg == 0)
67c0d1eb 7685 macro_build (&expr1, "sltiu", "t,r,j", dreg, treg, BFD_RELOC_LO16);
252b5132 7686 else if (treg == 0)
67c0d1eb 7687 macro_build (&expr1, "sltiu", "t,r,j", dreg, sreg, BFD_RELOC_LO16);
252b5132
RH
7688 else
7689 {
67c0d1eb
RS
7690 macro_build (NULL, "xor", "d,v,t", dreg, sreg, treg);
7691 macro_build (&expr1, "sltiu", "t,r,j", dreg, dreg, BFD_RELOC_LO16);
252b5132 7692 }
8fc2e39e 7693 break;
252b5132
RH
7694
7695 case M_SEQ_I:
7696 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
7697 {
67c0d1eb 7698 macro_build (&expr1, "sltiu", "t,r,j", dreg, sreg, BFD_RELOC_LO16);
8fc2e39e 7699 break;
252b5132
RH
7700 }
7701 if (sreg == 0)
7702 {
7703 as_warn (_("Instruction %s: result is always false"),
7704 ip->insn_mo->name);
67c0d1eb 7705 move_register (dreg, 0);
8fc2e39e 7706 break;
252b5132 7707 }
dd3cbb7e
NC
7708 if (CPU_HAS_SEQ (mips_opts.arch)
7709 && -512 <= imm_expr.X_add_number
7710 && imm_expr.X_add_number < 512)
7711 {
7712 macro_build (NULL, "seqi", "t,r,+Q", dreg, sreg,
750bdd57 7713 (int) imm_expr.X_add_number);
dd3cbb7e
NC
7714 break;
7715 }
252b5132
RH
7716 if (imm_expr.X_op == O_constant
7717 && imm_expr.X_add_number >= 0
7718 && imm_expr.X_add_number < 0x10000)
7719 {
67c0d1eb 7720 macro_build (&imm_expr, "xori", "t,r,i", dreg, sreg, BFD_RELOC_LO16);
252b5132
RH
7721 }
7722 else if (imm_expr.X_op == O_constant
7723 && imm_expr.X_add_number > -0x8000
7724 && imm_expr.X_add_number < 0)
7725 {
7726 imm_expr.X_add_number = -imm_expr.X_add_number;
67c0d1eb 7727 macro_build (&imm_expr, HAVE_32BIT_GPRS ? "addiu" : "daddiu",
17a2f251 7728 "t,r,j", dreg, sreg, BFD_RELOC_LO16);
252b5132 7729 }
dd3cbb7e
NC
7730 else if (CPU_HAS_SEQ (mips_opts.arch))
7731 {
7732 used_at = 1;
7733 load_register (AT, &imm_expr, HAVE_64BIT_GPRS);
7734 macro_build (NULL, "seq", "d,v,t", dreg, sreg, AT);
7735 break;
7736 }
252b5132
RH
7737 else
7738 {
67c0d1eb
RS
7739 load_register (AT, &imm_expr, HAVE_64BIT_GPRS);
7740 macro_build (NULL, "xor", "d,v,t", dreg, sreg, AT);
252b5132
RH
7741 used_at = 1;
7742 }
67c0d1eb 7743 macro_build (&expr1, "sltiu", "t,r,j", dreg, dreg, BFD_RELOC_LO16);
8fc2e39e 7744 break;
252b5132
RH
7745
7746 case M_SGE: /* sreg >= treg <==> not (sreg < treg) */
7747 s = "slt";
7748 goto sge;
7749 case M_SGEU:
7750 s = "sltu";
7751 sge:
67c0d1eb
RS
7752 macro_build (NULL, s, "d,v,t", dreg, sreg, treg);
7753 macro_build (&expr1, "xori", "t,r,i", dreg, dreg, BFD_RELOC_LO16);
8fc2e39e 7754 break;
252b5132
RH
7755
7756 case M_SGE_I: /* sreg >= I <==> not (sreg < I) */
7757 case M_SGEU_I:
7758 if (imm_expr.X_op == O_constant
7759 && imm_expr.X_add_number >= -0x8000
7760 && imm_expr.X_add_number < 0x8000)
7761 {
67c0d1eb
RS
7762 macro_build (&imm_expr, mask == M_SGE_I ? "slti" : "sltiu", "t,r,j",
7763 dreg, sreg, BFD_RELOC_LO16);
252b5132
RH
7764 }
7765 else
7766 {
67c0d1eb
RS
7767 load_register (AT, &imm_expr, HAVE_64BIT_GPRS);
7768 macro_build (NULL, mask == M_SGE_I ? "slt" : "sltu", "d,v,t",
7769 dreg, sreg, AT);
252b5132
RH
7770 used_at = 1;
7771 }
67c0d1eb 7772 macro_build (&expr1, "xori", "t,r,i", dreg, dreg, BFD_RELOC_LO16);
8fc2e39e 7773 break;
252b5132
RH
7774
7775 case M_SGT: /* sreg > treg <==> treg < sreg */
7776 s = "slt";
7777 goto sgt;
7778 case M_SGTU:
7779 s = "sltu";
7780 sgt:
67c0d1eb 7781 macro_build (NULL, s, "d,v,t", dreg, treg, sreg);
8fc2e39e 7782 break;
252b5132
RH
7783
7784 case M_SGT_I: /* sreg > I <==> I < sreg */
7785 s = "slt";
7786 goto sgti;
7787 case M_SGTU_I:
7788 s = "sltu";
7789 sgti:
8fc2e39e 7790 used_at = 1;
67c0d1eb
RS
7791 load_register (AT, &imm_expr, HAVE_64BIT_GPRS);
7792 macro_build (NULL, s, "d,v,t", dreg, AT, sreg);
252b5132
RH
7793 break;
7794
2396cfb9 7795 case M_SLE: /* sreg <= treg <==> treg >= sreg <==> not (treg < sreg) */
252b5132
RH
7796 s = "slt";
7797 goto sle;
7798 case M_SLEU:
7799 s = "sltu";
7800 sle:
67c0d1eb
RS
7801 macro_build (NULL, s, "d,v,t", dreg, treg, sreg);
7802 macro_build (&expr1, "xori", "t,r,i", dreg, dreg, BFD_RELOC_LO16);
8fc2e39e 7803 break;
252b5132 7804
2396cfb9 7805 case M_SLE_I: /* sreg <= I <==> I >= sreg <==> not (I < sreg) */
252b5132
RH
7806 s = "slt";
7807 goto slei;
7808 case M_SLEU_I:
7809 s = "sltu";
7810 slei:
8fc2e39e 7811 used_at = 1;
67c0d1eb
RS
7812 load_register (AT, &imm_expr, HAVE_64BIT_GPRS);
7813 macro_build (NULL, s, "d,v,t", dreg, AT, sreg);
7814 macro_build (&expr1, "xori", "t,r,i", dreg, dreg, BFD_RELOC_LO16);
252b5132
RH
7815 break;
7816
7817 case M_SLT_I:
7818 if (imm_expr.X_op == O_constant
7819 && imm_expr.X_add_number >= -0x8000
7820 && imm_expr.X_add_number < 0x8000)
7821 {
67c0d1eb 7822 macro_build (&imm_expr, "slti", "t,r,j", dreg, sreg, BFD_RELOC_LO16);
8fc2e39e 7823 break;
252b5132 7824 }
8fc2e39e 7825 used_at = 1;
67c0d1eb
RS
7826 load_register (AT, &imm_expr, HAVE_64BIT_GPRS);
7827 macro_build (NULL, "slt", "d,v,t", dreg, sreg, AT);
252b5132
RH
7828 break;
7829
7830 case M_SLTU_I:
7831 if (imm_expr.X_op == O_constant
7832 && imm_expr.X_add_number >= -0x8000
7833 && imm_expr.X_add_number < 0x8000)
7834 {
67c0d1eb 7835 macro_build (&imm_expr, "sltiu", "t,r,j", dreg, sreg,
17a2f251 7836 BFD_RELOC_LO16);
8fc2e39e 7837 break;
252b5132 7838 }
8fc2e39e 7839 used_at = 1;
67c0d1eb
RS
7840 load_register (AT, &imm_expr, HAVE_64BIT_GPRS);
7841 macro_build (NULL, "sltu", "d,v,t", dreg, sreg, AT);
252b5132
RH
7842 break;
7843
7844 case M_SNE:
7845 if (sreg == 0)
67c0d1eb 7846 macro_build (NULL, "sltu", "d,v,t", dreg, 0, treg);
252b5132 7847 else if (treg == 0)
67c0d1eb 7848 macro_build (NULL, "sltu", "d,v,t", dreg, 0, sreg);
252b5132
RH
7849 else
7850 {
67c0d1eb
RS
7851 macro_build (NULL, "xor", "d,v,t", dreg, sreg, treg);
7852 macro_build (NULL, "sltu", "d,v,t", dreg, 0, dreg);
252b5132 7853 }
8fc2e39e 7854 break;
252b5132
RH
7855
7856 case M_SNE_I:
7857 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
7858 {
67c0d1eb 7859 macro_build (NULL, "sltu", "d,v,t", dreg, 0, sreg);
8fc2e39e 7860 break;
252b5132
RH
7861 }
7862 if (sreg == 0)
7863 {
7864 as_warn (_("Instruction %s: result is always true"),
7865 ip->insn_mo->name);
67c0d1eb
RS
7866 macro_build (&expr1, HAVE_32BIT_GPRS ? "addiu" : "daddiu", "t,r,j",
7867 dreg, 0, BFD_RELOC_LO16);
8fc2e39e 7868 break;
252b5132 7869 }
dd3cbb7e
NC
7870 if (CPU_HAS_SEQ (mips_opts.arch)
7871 && -512 <= imm_expr.X_add_number
7872 && imm_expr.X_add_number < 512)
7873 {
7874 macro_build (NULL, "snei", "t,r,+Q", dreg, sreg,
750bdd57 7875 (int) imm_expr.X_add_number);
dd3cbb7e
NC
7876 break;
7877 }
252b5132
RH
7878 if (imm_expr.X_op == O_constant
7879 && imm_expr.X_add_number >= 0
7880 && imm_expr.X_add_number < 0x10000)
7881 {
67c0d1eb 7882 macro_build (&imm_expr, "xori", "t,r,i", dreg, sreg, BFD_RELOC_LO16);
252b5132
RH
7883 }
7884 else if (imm_expr.X_op == O_constant
7885 && imm_expr.X_add_number > -0x8000
7886 && imm_expr.X_add_number < 0)
7887 {
7888 imm_expr.X_add_number = -imm_expr.X_add_number;
67c0d1eb 7889 macro_build (&imm_expr, HAVE_32BIT_GPRS ? "addiu" : "daddiu",
17a2f251 7890 "t,r,j", dreg, sreg, BFD_RELOC_LO16);
252b5132 7891 }
dd3cbb7e
NC
7892 else if (CPU_HAS_SEQ (mips_opts.arch))
7893 {
7894 used_at = 1;
7895 load_register (AT, &imm_expr, HAVE_64BIT_GPRS);
7896 macro_build (NULL, "sne", "d,v,t", dreg, sreg, AT);
7897 break;
7898 }
252b5132
RH
7899 else
7900 {
67c0d1eb
RS
7901 load_register (AT, &imm_expr, HAVE_64BIT_GPRS);
7902 macro_build (NULL, "xor", "d,v,t", dreg, sreg, AT);
252b5132
RH
7903 used_at = 1;
7904 }
67c0d1eb 7905 macro_build (NULL, "sltu", "d,v,t", dreg, 0, dreg);
8fc2e39e 7906 break;
252b5132
RH
7907
7908 case M_DSUB_I:
7909 dbl = 1;
7910 case M_SUB_I:
7911 if (imm_expr.X_op == O_constant
7912 && imm_expr.X_add_number > -0x8000
7913 && imm_expr.X_add_number <= 0x8000)
7914 {
7915 imm_expr.X_add_number = -imm_expr.X_add_number;
67c0d1eb
RS
7916 macro_build (&imm_expr, dbl ? "daddi" : "addi", "t,r,j",
7917 dreg, sreg, BFD_RELOC_LO16);
8fc2e39e 7918 break;
252b5132 7919 }
8fc2e39e 7920 used_at = 1;
67c0d1eb
RS
7921 load_register (AT, &imm_expr, dbl);
7922 macro_build (NULL, dbl ? "dsub" : "sub", "d,v,t", dreg, sreg, AT);
252b5132
RH
7923 break;
7924
7925 case M_DSUBU_I:
7926 dbl = 1;
7927 case M_SUBU_I:
7928 if (imm_expr.X_op == O_constant
7929 && imm_expr.X_add_number > -0x8000
7930 && imm_expr.X_add_number <= 0x8000)
7931 {
7932 imm_expr.X_add_number = -imm_expr.X_add_number;
67c0d1eb
RS
7933 macro_build (&imm_expr, dbl ? "daddiu" : "addiu", "t,r,j",
7934 dreg, sreg, BFD_RELOC_LO16);
8fc2e39e 7935 break;
252b5132 7936 }
8fc2e39e 7937 used_at = 1;
67c0d1eb
RS
7938 load_register (AT, &imm_expr, dbl);
7939 macro_build (NULL, dbl ? "dsubu" : "subu", "d,v,t", dreg, sreg, AT);
252b5132
RH
7940 break;
7941
7942 case M_TEQ_I:
7943 s = "teq";
7944 goto trap;
7945 case M_TGE_I:
7946 s = "tge";
7947 goto trap;
7948 case M_TGEU_I:
7949 s = "tgeu";
7950 goto trap;
7951 case M_TLT_I:
7952 s = "tlt";
7953 goto trap;
7954 case M_TLTU_I:
7955 s = "tltu";
7956 goto trap;
7957 case M_TNE_I:
7958 s = "tne";
7959 trap:
8fc2e39e 7960 used_at = 1;
67c0d1eb
RS
7961 load_register (AT, &imm_expr, HAVE_64BIT_GPRS);
7962 macro_build (NULL, s, "s,t", sreg, AT);
252b5132
RH
7963 break;
7964
252b5132 7965 case M_TRUNCWS:
43841e91 7966 case M_TRUNCWD:
9c2799c2 7967 gas_assert (mips_opts.isa == ISA_MIPS1);
8fc2e39e 7968 used_at = 1;
252b5132
RH
7969 sreg = (ip->insn_opcode >> 11) & 0x1f; /* floating reg */
7970 dreg = (ip->insn_opcode >> 06) & 0x1f; /* floating reg */
7971
7972 /*
7973 * Is the double cfc1 instruction a bug in the mips assembler;
7974 * or is there a reason for it?
7975 */
7d10b47d 7976 start_noreorder ();
67c0d1eb
RS
7977 macro_build (NULL, "cfc1", "t,G", treg, RA);
7978 macro_build (NULL, "cfc1", "t,G", treg, RA);
7979 macro_build (NULL, "nop", "");
252b5132 7980 expr1.X_add_number = 3;
67c0d1eb 7981 macro_build (&expr1, "ori", "t,r,i", AT, treg, BFD_RELOC_LO16);
252b5132 7982 expr1.X_add_number = 2;
67c0d1eb
RS
7983 macro_build (&expr1, "xori", "t,r,i", AT, AT, BFD_RELOC_LO16);
7984 macro_build (NULL, "ctc1", "t,G", AT, RA);
7985 macro_build (NULL, "nop", "");
7986 macro_build (NULL, mask == M_TRUNCWD ? "cvt.w.d" : "cvt.w.s", "D,S",
7987 dreg, sreg);
7988 macro_build (NULL, "ctc1", "t,G", treg, RA);
7989 macro_build (NULL, "nop", "");
7d10b47d 7990 end_noreorder ();
252b5132
RH
7991 break;
7992
7993 case M_ULH:
7994 s = "lb";
7995 goto ulh;
7996 case M_ULHU:
7997 s = "lbu";
7998 ulh:
8fc2e39e 7999 used_at = 1;
252b5132
RH
8000 if (offset_expr.X_add_number >= 0x7fff)
8001 as_bad (_("operand overflow"));
252b5132 8002 if (! target_big_endian)
f9419b05 8003 ++offset_expr.X_add_number;
67c0d1eb 8004 macro_build (&offset_expr, s, "t,o(b)", AT, BFD_RELOC_LO16, breg);
252b5132 8005 if (! target_big_endian)
f9419b05 8006 --offset_expr.X_add_number;
252b5132 8007 else
f9419b05 8008 ++offset_expr.X_add_number;
67c0d1eb
RS
8009 macro_build (&offset_expr, "lbu", "t,o(b)", treg, BFD_RELOC_LO16, breg);
8010 macro_build (NULL, "sll", "d,w,<", AT, AT, 8);
8011 macro_build (NULL, "or", "d,v,t", treg, treg, AT);
252b5132
RH
8012 break;
8013
8014 case M_ULD:
8015 s = "ldl";
8016 s2 = "ldr";
8017 off = 7;
8018 goto ulw;
8019 case M_ULW:
8020 s = "lwl";
8021 s2 = "lwr";
8022 off = 3;
8023 ulw:
8024 if (offset_expr.X_add_number >= 0x8000 - off)
8025 as_bad (_("operand overflow"));
af22f5b2
CD
8026 if (treg != breg)
8027 tempreg = treg;
8028 else
8fc2e39e
TS
8029 {
8030 used_at = 1;
8031 tempreg = AT;
8032 }
252b5132
RH
8033 if (! target_big_endian)
8034 offset_expr.X_add_number += off;
67c0d1eb 8035 macro_build (&offset_expr, s, "t,o(b)", tempreg, BFD_RELOC_LO16, breg);
252b5132
RH
8036 if (! target_big_endian)
8037 offset_expr.X_add_number -= off;
8038 else
8039 offset_expr.X_add_number += off;
67c0d1eb 8040 macro_build (&offset_expr, s2, "t,o(b)", tempreg, BFD_RELOC_LO16, breg);
af22f5b2
CD
8041
8042 /* If necessary, move the result in tempreg the final destination. */
8043 if (treg == tempreg)
8fc2e39e 8044 break;
af22f5b2 8045 /* Protect second load's delay slot. */
017315e4 8046 load_delay_nop ();
67c0d1eb 8047 move_register (treg, tempreg);
af22f5b2 8048 break;
252b5132
RH
8049
8050 case M_ULD_A:
8051 s = "ldl";
8052 s2 = "ldr";
8053 off = 7;
8054 goto ulwa;
8055 case M_ULW_A:
8056 s = "lwl";
8057 s2 = "lwr";
8058 off = 3;
8059 ulwa:
d6bc6245 8060 used_at = 1;
67c0d1eb 8061 load_address (AT, &offset_expr, &used_at);
252b5132 8062 if (breg != 0)
67c0d1eb 8063 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", AT, AT, breg);
252b5132
RH
8064 if (! target_big_endian)
8065 expr1.X_add_number = off;
8066 else
8067 expr1.X_add_number = 0;
67c0d1eb 8068 macro_build (&expr1, s, "t,o(b)", treg, BFD_RELOC_LO16, AT);
252b5132
RH
8069 if (! target_big_endian)
8070 expr1.X_add_number = 0;
8071 else
8072 expr1.X_add_number = off;
67c0d1eb 8073 macro_build (&expr1, s2, "t,o(b)", treg, BFD_RELOC_LO16, AT);
252b5132
RH
8074 break;
8075
8076 case M_ULH_A:
8077 case M_ULHU_A:
d6bc6245 8078 used_at = 1;
67c0d1eb 8079 load_address (AT, &offset_expr, &used_at);
252b5132 8080 if (breg != 0)
67c0d1eb 8081 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", AT, AT, breg);
252b5132
RH
8082 if (target_big_endian)
8083 expr1.X_add_number = 0;
67c0d1eb 8084 macro_build (&expr1, mask == M_ULH_A ? "lb" : "lbu", "t,o(b)",
17a2f251 8085 treg, BFD_RELOC_LO16, AT);
252b5132
RH
8086 if (target_big_endian)
8087 expr1.X_add_number = 1;
8088 else
8089 expr1.X_add_number = 0;
67c0d1eb
RS
8090 macro_build (&expr1, "lbu", "t,o(b)", AT, BFD_RELOC_LO16, AT);
8091 macro_build (NULL, "sll", "d,w,<", treg, treg, 8);
8092 macro_build (NULL, "or", "d,v,t", treg, treg, AT);
252b5132
RH
8093 break;
8094
8095 case M_USH:
8fc2e39e 8096 used_at = 1;
252b5132
RH
8097 if (offset_expr.X_add_number >= 0x7fff)
8098 as_bad (_("operand overflow"));
8099 if (target_big_endian)
f9419b05 8100 ++offset_expr.X_add_number;
67c0d1eb
RS
8101 macro_build (&offset_expr, "sb", "t,o(b)", treg, BFD_RELOC_LO16, breg);
8102 macro_build (NULL, "srl", "d,w,<", AT, treg, 8);
252b5132 8103 if (target_big_endian)
f9419b05 8104 --offset_expr.X_add_number;
252b5132 8105 else
f9419b05 8106 ++offset_expr.X_add_number;
67c0d1eb 8107 macro_build (&offset_expr, "sb", "t,o(b)", AT, BFD_RELOC_LO16, breg);
252b5132
RH
8108 break;
8109
8110 case M_USD:
8111 s = "sdl";
8112 s2 = "sdr";
8113 off = 7;
8114 goto usw;
8115 case M_USW:
8116 s = "swl";
8117 s2 = "swr";
8118 off = 3;
8119 usw:
8120 if (offset_expr.X_add_number >= 0x8000 - off)
8121 as_bad (_("operand overflow"));
8122 if (! target_big_endian)
8123 offset_expr.X_add_number += off;
67c0d1eb 8124 macro_build (&offset_expr, s, "t,o(b)", treg, BFD_RELOC_LO16, breg);
252b5132
RH
8125 if (! target_big_endian)
8126 offset_expr.X_add_number -= off;
8127 else
8128 offset_expr.X_add_number += off;
67c0d1eb 8129 macro_build (&offset_expr, s2, "t,o(b)", treg, BFD_RELOC_LO16, breg);
8fc2e39e 8130 break;
252b5132
RH
8131
8132 case M_USD_A:
8133 s = "sdl";
8134 s2 = "sdr";
8135 off = 7;
8136 goto uswa;
8137 case M_USW_A:
8138 s = "swl";
8139 s2 = "swr";
8140 off = 3;
8141 uswa:
d6bc6245 8142 used_at = 1;
67c0d1eb 8143 load_address (AT, &offset_expr, &used_at);
252b5132 8144 if (breg != 0)
67c0d1eb 8145 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", AT, AT, breg);
252b5132
RH
8146 if (! target_big_endian)
8147 expr1.X_add_number = off;
8148 else
8149 expr1.X_add_number = 0;
67c0d1eb 8150 macro_build (&expr1, s, "t,o(b)", treg, BFD_RELOC_LO16, AT);
252b5132
RH
8151 if (! target_big_endian)
8152 expr1.X_add_number = 0;
8153 else
8154 expr1.X_add_number = off;
67c0d1eb 8155 macro_build (&expr1, s2, "t,o(b)", treg, BFD_RELOC_LO16, AT);
252b5132
RH
8156 break;
8157
8158 case M_USH_A:
d6bc6245 8159 used_at = 1;
67c0d1eb 8160 load_address (AT, &offset_expr, &used_at);
252b5132 8161 if (breg != 0)
67c0d1eb 8162 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", AT, AT, breg);
252b5132
RH
8163 if (! target_big_endian)
8164 expr1.X_add_number = 0;
67c0d1eb
RS
8165 macro_build (&expr1, "sb", "t,o(b)", treg, BFD_RELOC_LO16, AT);
8166 macro_build (NULL, "srl", "d,w,<", treg, treg, 8);
252b5132
RH
8167 if (! target_big_endian)
8168 expr1.X_add_number = 1;
8169 else
8170 expr1.X_add_number = 0;
67c0d1eb 8171 macro_build (&expr1, "sb", "t,o(b)", treg, BFD_RELOC_LO16, AT);
252b5132
RH
8172 if (! target_big_endian)
8173 expr1.X_add_number = 0;
8174 else
8175 expr1.X_add_number = 1;
67c0d1eb
RS
8176 macro_build (&expr1, "lbu", "t,o(b)", AT, BFD_RELOC_LO16, AT);
8177 macro_build (NULL, "sll", "d,w,<", treg, treg, 8);
8178 macro_build (NULL, "or", "d,v,t", treg, treg, AT);
252b5132
RH
8179 break;
8180
8181 default:
8182 /* FIXME: Check if this is one of the itbl macros, since they
bdaaa2e1 8183 are added dynamically. */
252b5132
RH
8184 as_bad (_("Macro %s not implemented yet"), ip->insn_mo->name);
8185 break;
8186 }
741fe287 8187 if (!mips_opts.at && used_at)
8fc2e39e 8188 as_bad (_("Macro used $at after \".set noat\""));
252b5132
RH
8189}
8190
8191/* Implement macros in mips16 mode. */
8192
8193static void
17a2f251 8194mips16_macro (struct mips_cl_insn *ip)
252b5132
RH
8195{
8196 int mask;
8197 int xreg, yreg, zreg, tmp;
252b5132
RH
8198 expressionS expr1;
8199 int dbl;
8200 const char *s, *s2, *s3;
8201
8202 mask = ip->insn_mo->mask;
8203
bf12938e
RS
8204 xreg = MIPS16_EXTRACT_OPERAND (RX, *ip);
8205 yreg = MIPS16_EXTRACT_OPERAND (RY, *ip);
8206 zreg = MIPS16_EXTRACT_OPERAND (RZ, *ip);
252b5132 8207
252b5132
RH
8208 expr1.X_op = O_constant;
8209 expr1.X_op_symbol = NULL;
8210 expr1.X_add_symbol = NULL;
8211 expr1.X_add_number = 1;
8212
8213 dbl = 0;
8214
8215 switch (mask)
8216 {
8217 default:
8218 internalError ();
8219
8220 case M_DDIV_3:
8221 dbl = 1;
8222 case M_DIV_3:
8223 s = "mflo";
8224 goto do_div3;
8225 case M_DREM_3:
8226 dbl = 1;
8227 case M_REM_3:
8228 s = "mfhi";
8229 do_div3:
7d10b47d 8230 start_noreorder ();
67c0d1eb 8231 macro_build (NULL, dbl ? "ddiv" : "div", "0,x,y", xreg, yreg);
252b5132 8232 expr1.X_add_number = 2;
67c0d1eb
RS
8233 macro_build (&expr1, "bnez", "x,p", yreg);
8234 macro_build (NULL, "break", "6", 7);
bdaaa2e1 8235
252b5132
RH
8236 /* FIXME: The normal code checks for of -1 / -0x80000000 here,
8237 since that causes an overflow. We should do that as well,
8238 but I don't see how to do the comparisons without a temporary
8239 register. */
7d10b47d 8240 end_noreorder ();
67c0d1eb 8241 macro_build (NULL, s, "x", zreg);
252b5132
RH
8242 break;
8243
8244 case M_DIVU_3:
8245 s = "divu";
8246 s2 = "mflo";
8247 goto do_divu3;
8248 case M_REMU_3:
8249 s = "divu";
8250 s2 = "mfhi";
8251 goto do_divu3;
8252 case M_DDIVU_3:
8253 s = "ddivu";
8254 s2 = "mflo";
8255 goto do_divu3;
8256 case M_DREMU_3:
8257 s = "ddivu";
8258 s2 = "mfhi";
8259 do_divu3:
7d10b47d 8260 start_noreorder ();
67c0d1eb 8261 macro_build (NULL, s, "0,x,y", xreg, yreg);
252b5132 8262 expr1.X_add_number = 2;
67c0d1eb
RS
8263 macro_build (&expr1, "bnez", "x,p", yreg);
8264 macro_build (NULL, "break", "6", 7);
7d10b47d 8265 end_noreorder ();
67c0d1eb 8266 macro_build (NULL, s2, "x", zreg);
252b5132
RH
8267 break;
8268
8269 case M_DMUL:
8270 dbl = 1;
8271 case M_MUL:
67c0d1eb
RS
8272 macro_build (NULL, dbl ? "dmultu" : "multu", "x,y", xreg, yreg);
8273 macro_build (NULL, "mflo", "x", zreg);
8fc2e39e 8274 break;
252b5132
RH
8275
8276 case M_DSUBU_I:
8277 dbl = 1;
8278 goto do_subu;
8279 case M_SUBU_I:
8280 do_subu:
8281 if (imm_expr.X_op != O_constant)
8282 as_bad (_("Unsupported large constant"));
8283 imm_expr.X_add_number = -imm_expr.X_add_number;
67c0d1eb 8284 macro_build (&imm_expr, dbl ? "daddiu" : "addiu", "y,x,4", yreg, xreg);
252b5132
RH
8285 break;
8286
8287 case M_SUBU_I_2:
8288 if (imm_expr.X_op != O_constant)
8289 as_bad (_("Unsupported large constant"));
8290 imm_expr.X_add_number = -imm_expr.X_add_number;
67c0d1eb 8291 macro_build (&imm_expr, "addiu", "x,k", xreg);
252b5132
RH
8292 break;
8293
8294 case M_DSUBU_I_2:
8295 if (imm_expr.X_op != O_constant)
8296 as_bad (_("Unsupported large constant"));
8297 imm_expr.X_add_number = -imm_expr.X_add_number;
67c0d1eb 8298 macro_build (&imm_expr, "daddiu", "y,j", yreg);
252b5132
RH
8299 break;
8300
8301 case M_BEQ:
8302 s = "cmp";
8303 s2 = "bteqz";
8304 goto do_branch;
8305 case M_BNE:
8306 s = "cmp";
8307 s2 = "btnez";
8308 goto do_branch;
8309 case M_BLT:
8310 s = "slt";
8311 s2 = "btnez";
8312 goto do_branch;
8313 case M_BLTU:
8314 s = "sltu";
8315 s2 = "btnez";
8316 goto do_branch;
8317 case M_BLE:
8318 s = "slt";
8319 s2 = "bteqz";
8320 goto do_reverse_branch;
8321 case M_BLEU:
8322 s = "sltu";
8323 s2 = "bteqz";
8324 goto do_reverse_branch;
8325 case M_BGE:
8326 s = "slt";
8327 s2 = "bteqz";
8328 goto do_branch;
8329 case M_BGEU:
8330 s = "sltu";
8331 s2 = "bteqz";
8332 goto do_branch;
8333 case M_BGT:
8334 s = "slt";
8335 s2 = "btnez";
8336 goto do_reverse_branch;
8337 case M_BGTU:
8338 s = "sltu";
8339 s2 = "btnez";
8340
8341 do_reverse_branch:
8342 tmp = xreg;
8343 xreg = yreg;
8344 yreg = tmp;
8345
8346 do_branch:
67c0d1eb
RS
8347 macro_build (NULL, s, "x,y", xreg, yreg);
8348 macro_build (&offset_expr, s2, "p");
252b5132
RH
8349 break;
8350
8351 case M_BEQ_I:
8352 s = "cmpi";
8353 s2 = "bteqz";
8354 s3 = "x,U";
8355 goto do_branch_i;
8356 case M_BNE_I:
8357 s = "cmpi";
8358 s2 = "btnez";
8359 s3 = "x,U";
8360 goto do_branch_i;
8361 case M_BLT_I:
8362 s = "slti";
8363 s2 = "btnez";
8364 s3 = "x,8";
8365 goto do_branch_i;
8366 case M_BLTU_I:
8367 s = "sltiu";
8368 s2 = "btnez";
8369 s3 = "x,8";
8370 goto do_branch_i;
8371 case M_BLE_I:
8372 s = "slti";
8373 s2 = "btnez";
8374 s3 = "x,8";
8375 goto do_addone_branch_i;
8376 case M_BLEU_I:
8377 s = "sltiu";
8378 s2 = "btnez";
8379 s3 = "x,8";
8380 goto do_addone_branch_i;
8381 case M_BGE_I:
8382 s = "slti";
8383 s2 = "bteqz";
8384 s3 = "x,8";
8385 goto do_branch_i;
8386 case M_BGEU_I:
8387 s = "sltiu";
8388 s2 = "bteqz";
8389 s3 = "x,8";
8390 goto do_branch_i;
8391 case M_BGT_I:
8392 s = "slti";
8393 s2 = "bteqz";
8394 s3 = "x,8";
8395 goto do_addone_branch_i;
8396 case M_BGTU_I:
8397 s = "sltiu";
8398 s2 = "bteqz";
8399 s3 = "x,8";
8400
8401 do_addone_branch_i:
8402 if (imm_expr.X_op != O_constant)
8403 as_bad (_("Unsupported large constant"));
8404 ++imm_expr.X_add_number;
8405
8406 do_branch_i:
67c0d1eb
RS
8407 macro_build (&imm_expr, s, s3, xreg);
8408 macro_build (&offset_expr, s2, "p");
252b5132
RH
8409 break;
8410
8411 case M_ABS:
8412 expr1.X_add_number = 0;
67c0d1eb 8413 macro_build (&expr1, "slti", "x,8", yreg);
252b5132 8414 if (xreg != yreg)
67c0d1eb 8415 move_register (xreg, yreg);
252b5132 8416 expr1.X_add_number = 2;
67c0d1eb
RS
8417 macro_build (&expr1, "bteqz", "p");
8418 macro_build (NULL, "neg", "x,w", xreg, xreg);
252b5132
RH
8419 }
8420}
8421
8422/* For consistency checking, verify that all bits are specified either
8423 by the match/mask part of the instruction definition, or by the
8424 operand list. */
8425static int
17a2f251 8426validate_mips_insn (const struct mips_opcode *opc)
252b5132
RH
8427{
8428 const char *p = opc->args;
8429 char c;
8430 unsigned long used_bits = opc->mask;
8431
8432 if ((used_bits & opc->match) != opc->match)
8433 {
8434 as_bad (_("internal: bad mips opcode (mask error): %s %s"),
8435 opc->name, opc->args);
8436 return 0;
8437 }
8438#define USE_BITS(mask,shift) (used_bits |= ((mask) << (shift)))
8439 while (*p)
8440 switch (c = *p++)
8441 {
8442 case ',': break;
8443 case '(': break;
8444 case ')': break;
af7ee8bf
CD
8445 case '+':
8446 switch (c = *p++)
8447 {
9bcd4f99
TS
8448 case '1': USE_BITS (OP_MASK_UDI1, OP_SH_UDI1); break;
8449 case '2': USE_BITS (OP_MASK_UDI2, OP_SH_UDI2); break;
8450 case '3': USE_BITS (OP_MASK_UDI3, OP_SH_UDI3); break;
8451 case '4': USE_BITS (OP_MASK_UDI4, OP_SH_UDI4); break;
af7ee8bf
CD
8452 case 'A': USE_BITS (OP_MASK_SHAMT, OP_SH_SHAMT); break;
8453 case 'B': USE_BITS (OP_MASK_INSMSB, OP_SH_INSMSB); break;
8454 case 'C': USE_BITS (OP_MASK_EXTMSBD, OP_SH_EXTMSBD); break;
bbcc0807
CD
8455 case 'D': USE_BITS (OP_MASK_RD, OP_SH_RD);
8456 USE_BITS (OP_MASK_SEL, OP_SH_SEL); break;
5f74bc13
CD
8457 case 'E': USE_BITS (OP_MASK_SHAMT, OP_SH_SHAMT); break;
8458 case 'F': USE_BITS (OP_MASK_INSMSB, OP_SH_INSMSB); break;
8459 case 'G': USE_BITS (OP_MASK_EXTMSBD, OP_SH_EXTMSBD); break;
8460 case 'H': USE_BITS (OP_MASK_EXTMSBD, OP_SH_EXTMSBD); break;
8461 case 'I': break;
ef2e4d86
CF
8462 case 't': USE_BITS (OP_MASK_RT, OP_SH_RT); break;
8463 case 'T': USE_BITS (OP_MASK_RT, OP_SH_RT);
8464 USE_BITS (OP_MASK_SEL, OP_SH_SEL); break;
bb35fb24
NC
8465 case 'x': USE_BITS (OP_MASK_BBITIND, OP_SH_BBITIND); break;
8466 case 'X': USE_BITS (OP_MASK_BBITIND, OP_SH_BBITIND); break;
8467 case 'p': USE_BITS (OP_MASK_CINSPOS, OP_SH_CINSPOS); break;
8468 case 'P': USE_BITS (OP_MASK_CINSPOS, OP_SH_CINSPOS); break;
dd3cbb7e 8469 case 'Q': USE_BITS (OP_MASK_SEQI, OP_SH_SEQI); break;
bb35fb24
NC
8470 case 's': USE_BITS (OP_MASK_CINSLM1, OP_SH_CINSLM1); break;
8471 case 'S': USE_BITS (OP_MASK_CINSLM1, OP_SH_CINSLM1); break;
8472
af7ee8bf
CD
8473 default:
8474 as_bad (_("internal: bad mips opcode (unknown extension operand type `+%c'): %s %s"),
8475 c, opc->name, opc->args);
8476 return 0;
8477 }
8478 break;
252b5132
RH
8479 case '<': USE_BITS (OP_MASK_SHAMT, OP_SH_SHAMT); break;
8480 case '>': USE_BITS (OP_MASK_SHAMT, OP_SH_SHAMT); break;
8481 case 'A': break;
4372b673 8482 case 'B': USE_BITS (OP_MASK_CODE20, OP_SH_CODE20); break;
252b5132
RH
8483 case 'C': USE_BITS (OP_MASK_COPZ, OP_SH_COPZ); break;
8484 case 'D': USE_BITS (OP_MASK_FD, OP_SH_FD); break;
8485 case 'E': USE_BITS (OP_MASK_RT, OP_SH_RT); break;
8486 case 'F': break;
8487 case 'G': USE_BITS (OP_MASK_RD, OP_SH_RD); break;
156c2f8b 8488 case 'H': USE_BITS (OP_MASK_SEL, OP_SH_SEL); break;
252b5132 8489 case 'I': break;
e972090a 8490 case 'J': USE_BITS (OP_MASK_CODE19, OP_SH_CODE19); break;
af7ee8bf 8491 case 'K': USE_BITS (OP_MASK_RD, OP_SH_RD); break;
252b5132
RH
8492 case 'L': break;
8493 case 'M': USE_BITS (OP_MASK_CCC, OP_SH_CCC); break;
8494 case 'N': USE_BITS (OP_MASK_BCC, OP_SH_BCC); break;
deec1734
CD
8495 case 'O': USE_BITS (OP_MASK_ALN, OP_SH_ALN); break;
8496 case 'Q': USE_BITS (OP_MASK_VSEL, OP_SH_VSEL);
8497 USE_BITS (OP_MASK_FT, OP_SH_FT); break;
252b5132
RH
8498 case 'R': USE_BITS (OP_MASK_FR, OP_SH_FR); break;
8499 case 'S': USE_BITS (OP_MASK_FS, OP_SH_FS); break;
8500 case 'T': USE_BITS (OP_MASK_FT, OP_SH_FT); break;
8501 case 'V': USE_BITS (OP_MASK_FS, OP_SH_FS); break;
8502 case 'W': USE_BITS (OP_MASK_FT, OP_SH_FT); break;
deec1734
CD
8503 case 'X': USE_BITS (OP_MASK_FD, OP_SH_FD); break;
8504 case 'Y': USE_BITS (OP_MASK_FS, OP_SH_FS); break;
8505 case 'Z': USE_BITS (OP_MASK_FT, OP_SH_FT); break;
252b5132
RH
8506 case 'a': USE_BITS (OP_MASK_TARGET, OP_SH_TARGET); break;
8507 case 'b': USE_BITS (OP_MASK_RS, OP_SH_RS); break;
8508 case 'c': USE_BITS (OP_MASK_CODE, OP_SH_CODE); break;
8509 case 'd': USE_BITS (OP_MASK_RD, OP_SH_RD); break;
8510 case 'f': break;
8511 case 'h': USE_BITS (OP_MASK_PREFX, OP_SH_PREFX); break;
8512 case 'i': USE_BITS (OP_MASK_IMMEDIATE, OP_SH_IMMEDIATE); break;
8513 case 'j': USE_BITS (OP_MASK_DELTA, OP_SH_DELTA); break;
8514 case 'k': USE_BITS (OP_MASK_CACHE, OP_SH_CACHE); break;
8515 case 'l': break;
8516 case 'o': USE_BITS (OP_MASK_DELTA, OP_SH_DELTA); break;
8517 case 'p': USE_BITS (OP_MASK_DELTA, OP_SH_DELTA); break;
8518 case 'q': USE_BITS (OP_MASK_CODE2, OP_SH_CODE2); break;
8519 case 'r': USE_BITS (OP_MASK_RS, OP_SH_RS); break;
8520 case 's': USE_BITS (OP_MASK_RS, OP_SH_RS); break;
8521 case 't': USE_BITS (OP_MASK_RT, OP_SH_RT); break;
8522 case 'u': USE_BITS (OP_MASK_IMMEDIATE, OP_SH_IMMEDIATE); break;
8523 case 'v': USE_BITS (OP_MASK_RS, OP_SH_RS); break;
8524 case 'w': USE_BITS (OP_MASK_RT, OP_SH_RT); break;
8525 case 'x': break;
8526 case 'z': break;
8527 case 'P': USE_BITS (OP_MASK_PERFREG, OP_SH_PERFREG); break;
4372b673
NC
8528 case 'U': USE_BITS (OP_MASK_RD, OP_SH_RD);
8529 USE_BITS (OP_MASK_RT, OP_SH_RT); break;
60b63b72
RS
8530 case 'e': USE_BITS (OP_MASK_VECBYTE, OP_SH_VECBYTE); break;
8531 case '%': USE_BITS (OP_MASK_VECALIGN, OP_SH_VECALIGN); break;
8532 case '[': break;
8533 case ']': break;
620edafd 8534 case '1': USE_BITS (OP_MASK_SHAMT, OP_SH_SHAMT); break;
8b082fb1 8535 case '2': USE_BITS (OP_MASK_BP, OP_SH_BP); break;
74cd071d
CF
8536 case '3': USE_BITS (OP_MASK_SA3, OP_SH_SA3); break;
8537 case '4': USE_BITS (OP_MASK_SA4, OP_SH_SA4); break;
8538 case '5': USE_BITS (OP_MASK_IMM8, OP_SH_IMM8); break;
8539 case '6': USE_BITS (OP_MASK_RS, OP_SH_RS); break;
8540 case '7': USE_BITS (OP_MASK_DSPACC, OP_SH_DSPACC); break;
8541 case '8': USE_BITS (OP_MASK_WRDSP, OP_SH_WRDSP); break;
8542 case '9': USE_BITS (OP_MASK_DSPACC_S, OP_SH_DSPACC_S);break;
8543 case '0': USE_BITS (OP_MASK_DSPSFT, OP_SH_DSPSFT); break;
8544 case '\'': USE_BITS (OP_MASK_RDDSP, OP_SH_RDDSP); break;
8545 case ':': USE_BITS (OP_MASK_DSPSFT_7, OP_SH_DSPSFT_7);break;
8546 case '@': USE_BITS (OP_MASK_IMM10, OP_SH_IMM10); break;
ef2e4d86
CF
8547 case '!': USE_BITS (OP_MASK_MT_U, OP_SH_MT_U); break;
8548 case '$': USE_BITS (OP_MASK_MT_H, OP_SH_MT_H); break;
8549 case '*': USE_BITS (OP_MASK_MTACC_T, OP_SH_MTACC_T); break;
8550 case '&': USE_BITS (OP_MASK_MTACC_D, OP_SH_MTACC_D); break;
8551 case 'g': USE_BITS (OP_MASK_RD, OP_SH_RD); break;
252b5132
RH
8552 default:
8553 as_bad (_("internal: bad mips opcode (unknown operand type `%c'): %s %s"),
8554 c, opc->name, opc->args);
8555 return 0;
8556 }
8557#undef USE_BITS
8558 if (used_bits != 0xffffffff)
8559 {
8560 as_bad (_("internal: bad mips opcode (bits 0x%lx undefined): %s %s"),
8561 ~used_bits & 0xffffffff, opc->name, opc->args);
8562 return 0;
8563 }
8564 return 1;
8565}
8566
9bcd4f99
TS
8567/* UDI immediates. */
8568struct mips_immed {
8569 char type;
8570 unsigned int shift;
8571 unsigned long mask;
8572 const char * desc;
8573};
8574
8575static const struct mips_immed mips_immed[] = {
8576 { '1', OP_SH_UDI1, OP_MASK_UDI1, 0},
8577 { '2', OP_SH_UDI2, OP_MASK_UDI2, 0},
8578 { '3', OP_SH_UDI3, OP_MASK_UDI3, 0},
8579 { '4', OP_SH_UDI4, OP_MASK_UDI4, 0},
8580 { 0,0,0,0 }
8581};
8582
7455baf8
TS
8583/* Check whether an odd floating-point register is allowed. */
8584static int
8585mips_oddfpreg_ok (const struct mips_opcode *insn, int argnum)
8586{
8587 const char *s = insn->name;
8588
8589 if (insn->pinfo == INSN_MACRO)
8590 /* Let a macro pass, we'll catch it later when it is expanded. */
8591 return 1;
8592
8593 if (ISA_HAS_ODD_SINGLE_FPR (mips_opts.isa))
8594 {
8595 /* Allow odd registers for single-precision ops. */
8596 switch (insn->pinfo & (FP_S | FP_D))
8597 {
8598 case FP_S:
8599 case 0:
8600 return 1; /* both single precision - ok */
8601 case FP_D:
8602 return 0; /* both double precision - fail */
8603 default:
8604 break;
8605 }
8606
8607 /* Cvt.w.x and cvt.x.w allow an odd register for a 'w' or 's' operand. */
8608 s = strchr (insn->name, '.');
8609 if (argnum == 2)
8610 s = s != NULL ? strchr (s + 1, '.') : NULL;
8611 return (s != NULL && (s[1] == 'w' || s[1] == 's'));
8612 }
8613
8614 /* Single-precision coprocessor loads and moves are OK too. */
8615 if ((insn->pinfo & FP_S)
8616 && (insn->pinfo & (INSN_COPROC_MEMORY_DELAY | INSN_STORE_MEMORY
8617 | INSN_LOAD_COPROC_DELAY | INSN_COPROC_MOVE_DELAY)))
8618 return 1;
8619
8620 return 0;
8621}
8622
252b5132
RH
8623/* This routine assembles an instruction into its binary format. As a
8624 side effect, it sets one of the global variables imm_reloc or
8625 offset_reloc to the type of relocation to do if one of the operands
8626 is an address expression. */
8627
8628static void
17a2f251 8629mips_ip (char *str, struct mips_cl_insn *ip)
252b5132
RH
8630{
8631 char *s;
8632 const char *args;
43841e91 8633 char c = 0;
252b5132
RH
8634 struct mips_opcode *insn;
8635 char *argsStart;
8636 unsigned int regno;
8637 unsigned int lastregno = 0;
af7ee8bf 8638 unsigned int lastpos = 0;
071742cf 8639 unsigned int limlo, limhi;
252b5132
RH
8640 char *s_reset;
8641 char save_c = 0;
74cd071d 8642 offsetT min_range, max_range;
707bfff6
TS
8643 int argnum;
8644 unsigned int rtype;
252b5132
RH
8645
8646 insn_error = NULL;
8647
8648 /* If the instruction contains a '.', we first try to match an instruction
8649 including the '.'. Then we try again without the '.'. */
8650 insn = NULL;
3882b010 8651 for (s = str; *s != '\0' && !ISSPACE (*s); ++s)
252b5132
RH
8652 continue;
8653
8654 /* If we stopped on whitespace, then replace the whitespace with null for
8655 the call to hash_find. Save the character we replaced just in case we
8656 have to re-parse the instruction. */
3882b010 8657 if (ISSPACE (*s))
252b5132
RH
8658 {
8659 save_c = *s;
8660 *s++ = '\0';
8661 }
bdaaa2e1 8662
252b5132
RH
8663 insn = (struct mips_opcode *) hash_find (op_hash, str);
8664
8665 /* If we didn't find the instruction in the opcode table, try again, but
8666 this time with just the instruction up to, but not including the
8667 first '.'. */
8668 if (insn == NULL)
8669 {
bdaaa2e1 8670 /* Restore the character we overwrite above (if any). */
252b5132
RH
8671 if (save_c)
8672 *(--s) = save_c;
8673
8674 /* Scan up to the first '.' or whitespace. */
3882b010
L
8675 for (s = str;
8676 *s != '\0' && *s != '.' && !ISSPACE (*s);
8677 ++s)
252b5132
RH
8678 continue;
8679
8680 /* If we did not find a '.', then we can quit now. */
8681 if (*s != '.')
8682 {
20203fb9 8683 insn_error = _("unrecognized opcode");
252b5132
RH
8684 return;
8685 }
8686
8687 /* Lookup the instruction in the hash table. */
8688 *s++ = '\0';
8689 if ((insn = (struct mips_opcode *) hash_find (op_hash, str)) == NULL)
8690 {
20203fb9 8691 insn_error = _("unrecognized opcode");
252b5132
RH
8692 return;
8693 }
252b5132
RH
8694 }
8695
8696 argsStart = s;
8697 for (;;)
8698 {
b34976b6 8699 bfd_boolean ok;
252b5132 8700
9c2799c2 8701 gas_assert (strcmp (insn->name, str) == 0);
252b5132 8702
f79e2745 8703 ok = is_opcode_valid (insn);
252b5132
RH
8704 if (! ok)
8705 {
8706 if (insn + 1 < &mips_opcodes[NUMOPCODES]
8707 && strcmp (insn->name, insn[1].name) == 0)
8708 {
8709 ++insn;
8710 continue;
8711 }
252b5132 8712 else
beae10d5 8713 {
268f6bed
L
8714 if (!insn_error)
8715 {
8716 static char buf[100];
fef14a42
TS
8717 sprintf (buf,
8718 _("opcode not supported on this processor: %s (%s)"),
8719 mips_cpu_info_from_arch (mips_opts.arch)->name,
8720 mips_cpu_info_from_isa (mips_opts.isa)->name);
268f6bed
L
8721 insn_error = buf;
8722 }
8723 if (save_c)
8724 *(--s) = save_c;
2bd7f1f3 8725 return;
252b5132 8726 }
252b5132
RH
8727 }
8728
1e915849 8729 create_insn (ip, insn);
268f6bed 8730 insn_error = NULL;
707bfff6 8731 argnum = 1;
24864476 8732 lastregno = 0xffffffff;
252b5132
RH
8733 for (args = insn->args;; ++args)
8734 {
deec1734
CD
8735 int is_mdmx;
8736
ad8d3bb3 8737 s += strspn (s, " \t");
deec1734 8738 is_mdmx = 0;
252b5132
RH
8739 switch (*args)
8740 {
8741 case '\0': /* end of args */
8742 if (*s == '\0')
8743 return;
8744 break;
8745
8b082fb1
TS
8746 case '2': /* dsp 2-bit unsigned immediate in bit 11 */
8747 my_getExpression (&imm_expr, s);
8748 check_absolute_expr (ip, &imm_expr);
8749 if ((unsigned long) imm_expr.X_add_number != 1
8750 && (unsigned long) imm_expr.X_add_number != 3)
8751 {
8752 as_bad (_("BALIGN immediate not 1 or 3 (%lu)"),
8753 (unsigned long) imm_expr.X_add_number);
8754 }
8755 INSERT_OPERAND (BP, *ip, imm_expr.X_add_number);
8756 imm_expr.X_op = O_absent;
8757 s = expr_end;
8758 continue;
8759
74cd071d
CF
8760 case '3': /* dsp 3-bit unsigned immediate in bit 21 */
8761 my_getExpression (&imm_expr, s);
8762 check_absolute_expr (ip, &imm_expr);
8763 if (imm_expr.X_add_number & ~OP_MASK_SA3)
8764 {
a9e24354
TS
8765 as_bad (_("DSP immediate not in range 0..%d (%lu)"),
8766 OP_MASK_SA3, (unsigned long) imm_expr.X_add_number);
74cd071d 8767 }
a9e24354 8768 INSERT_OPERAND (SA3, *ip, imm_expr.X_add_number);
74cd071d
CF
8769 imm_expr.X_op = O_absent;
8770 s = expr_end;
8771 continue;
8772
8773 case '4': /* dsp 4-bit unsigned immediate in bit 21 */
8774 my_getExpression (&imm_expr, s);
8775 check_absolute_expr (ip, &imm_expr);
8776 if (imm_expr.X_add_number & ~OP_MASK_SA4)
8777 {
a9e24354
TS
8778 as_bad (_("DSP immediate not in range 0..%d (%lu)"),
8779 OP_MASK_SA4, (unsigned long) imm_expr.X_add_number);
74cd071d 8780 }
a9e24354 8781 INSERT_OPERAND (SA4, *ip, imm_expr.X_add_number);
74cd071d
CF
8782 imm_expr.X_op = O_absent;
8783 s = expr_end;
8784 continue;
8785
8786 case '5': /* dsp 8-bit unsigned immediate in bit 16 */
8787 my_getExpression (&imm_expr, s);
8788 check_absolute_expr (ip, &imm_expr);
8789 if (imm_expr.X_add_number & ~OP_MASK_IMM8)
8790 {
a9e24354
TS
8791 as_bad (_("DSP immediate not in range 0..%d (%lu)"),
8792 OP_MASK_IMM8, (unsigned long) imm_expr.X_add_number);
74cd071d 8793 }
a9e24354 8794 INSERT_OPERAND (IMM8, *ip, imm_expr.X_add_number);
74cd071d
CF
8795 imm_expr.X_op = O_absent;
8796 s = expr_end;
8797 continue;
8798
8799 case '6': /* dsp 5-bit unsigned immediate in bit 21 */
8800 my_getExpression (&imm_expr, s);
8801 check_absolute_expr (ip, &imm_expr);
8802 if (imm_expr.X_add_number & ~OP_MASK_RS)
8803 {
a9e24354
TS
8804 as_bad (_("DSP immediate not in range 0..%d (%lu)"),
8805 OP_MASK_RS, (unsigned long) imm_expr.X_add_number);
74cd071d 8806 }
a9e24354 8807 INSERT_OPERAND (RS, *ip, imm_expr.X_add_number);
74cd071d
CF
8808 imm_expr.X_op = O_absent;
8809 s = expr_end;
8810 continue;
8811
8812 case '7': /* four dsp accumulators in bits 11,12 */
8813 if (s[0] == '$' && s[1] == 'a' && s[2] == 'c' &&
8814 s[3] >= '0' && s[3] <= '3')
8815 {
8816 regno = s[3] - '0';
8817 s += 4;
a9e24354 8818 INSERT_OPERAND (DSPACC, *ip, regno);
74cd071d
CF
8819 continue;
8820 }
8821 else
8822 as_bad (_("Invalid dsp acc register"));
8823 break;
8824
8825 case '8': /* dsp 6-bit unsigned immediate in bit 11 */
8826 my_getExpression (&imm_expr, s);
8827 check_absolute_expr (ip, &imm_expr);
8828 if (imm_expr.X_add_number & ~OP_MASK_WRDSP)
8829 {
a9e24354
TS
8830 as_bad (_("DSP immediate not in range 0..%d (%lu)"),
8831 OP_MASK_WRDSP,
8832 (unsigned long) imm_expr.X_add_number);
74cd071d 8833 }
a9e24354 8834 INSERT_OPERAND (WRDSP, *ip, imm_expr.X_add_number);
74cd071d
CF
8835 imm_expr.X_op = O_absent;
8836 s = expr_end;
8837 continue;
8838
8839 case '9': /* four dsp accumulators in bits 21,22 */
8840 if (s[0] == '$' && s[1] == 'a' && s[2] == 'c' &&
8841 s[3] >= '0' && s[3] <= '3')
8842 {
8843 regno = s[3] - '0';
8844 s += 4;
a9e24354 8845 INSERT_OPERAND (DSPACC_S, *ip, regno);
74cd071d
CF
8846 continue;
8847 }
8848 else
8849 as_bad (_("Invalid dsp acc register"));
8850 break;
8851
8852 case '0': /* dsp 6-bit signed immediate in bit 20 */
8853 my_getExpression (&imm_expr, s);
8854 check_absolute_expr (ip, &imm_expr);
8855 min_range = -((OP_MASK_DSPSFT + 1) >> 1);
8856 max_range = ((OP_MASK_DSPSFT + 1) >> 1) - 1;
8857 if (imm_expr.X_add_number < min_range ||
8858 imm_expr.X_add_number > max_range)
8859 {
a9e24354
TS
8860 as_bad (_("DSP immediate not in range %ld..%ld (%ld)"),
8861 (long) min_range, (long) max_range,
8862 (long) imm_expr.X_add_number);
74cd071d 8863 }
a9e24354 8864 INSERT_OPERAND (DSPSFT, *ip, imm_expr.X_add_number);
74cd071d
CF
8865 imm_expr.X_op = O_absent;
8866 s = expr_end;
8867 continue;
8868
8869 case '\'': /* dsp 6-bit unsigned immediate in bit 16 */
8870 my_getExpression (&imm_expr, s);
8871 check_absolute_expr (ip, &imm_expr);
8872 if (imm_expr.X_add_number & ~OP_MASK_RDDSP)
8873 {
a9e24354
TS
8874 as_bad (_("DSP immediate not in range 0..%d (%lu)"),
8875 OP_MASK_RDDSP,
8876 (unsigned long) imm_expr.X_add_number);
74cd071d 8877 }
a9e24354 8878 INSERT_OPERAND (RDDSP, *ip, imm_expr.X_add_number);
74cd071d
CF
8879 imm_expr.X_op = O_absent;
8880 s = expr_end;
8881 continue;
8882
8883 case ':': /* dsp 7-bit signed immediate in bit 19 */
8884 my_getExpression (&imm_expr, s);
8885 check_absolute_expr (ip, &imm_expr);
8886 min_range = -((OP_MASK_DSPSFT_7 + 1) >> 1);
8887 max_range = ((OP_MASK_DSPSFT_7 + 1) >> 1) - 1;
8888 if (imm_expr.X_add_number < min_range ||
8889 imm_expr.X_add_number > max_range)
8890 {
a9e24354
TS
8891 as_bad (_("DSP immediate not in range %ld..%ld (%ld)"),
8892 (long) min_range, (long) max_range,
8893 (long) imm_expr.X_add_number);
74cd071d 8894 }
a9e24354 8895 INSERT_OPERAND (DSPSFT_7, *ip, imm_expr.X_add_number);
74cd071d
CF
8896 imm_expr.X_op = O_absent;
8897 s = expr_end;
8898 continue;
8899
8900 case '@': /* dsp 10-bit signed immediate in bit 16 */
8901 my_getExpression (&imm_expr, s);
8902 check_absolute_expr (ip, &imm_expr);
8903 min_range = -((OP_MASK_IMM10 + 1) >> 1);
8904 max_range = ((OP_MASK_IMM10 + 1) >> 1) - 1;
8905 if (imm_expr.X_add_number < min_range ||
8906 imm_expr.X_add_number > max_range)
8907 {
a9e24354
TS
8908 as_bad (_("DSP immediate not in range %ld..%ld (%ld)"),
8909 (long) min_range, (long) max_range,
8910 (long) imm_expr.X_add_number);
74cd071d 8911 }
a9e24354 8912 INSERT_OPERAND (IMM10, *ip, imm_expr.X_add_number);
74cd071d
CF
8913 imm_expr.X_op = O_absent;
8914 s = expr_end;
8915 continue;
8916
a9e24354 8917 case '!': /* MT usermode flag bit. */
ef2e4d86
CF
8918 my_getExpression (&imm_expr, s);
8919 check_absolute_expr (ip, &imm_expr);
8920 if (imm_expr.X_add_number & ~OP_MASK_MT_U)
a9e24354
TS
8921 as_bad (_("MT usermode bit not 0 or 1 (%lu)"),
8922 (unsigned long) imm_expr.X_add_number);
8923 INSERT_OPERAND (MT_U, *ip, imm_expr.X_add_number);
ef2e4d86
CF
8924 imm_expr.X_op = O_absent;
8925 s = expr_end;
8926 continue;
8927
a9e24354 8928 case '$': /* MT load high flag bit. */
ef2e4d86
CF
8929 my_getExpression (&imm_expr, s);
8930 check_absolute_expr (ip, &imm_expr);
8931 if (imm_expr.X_add_number & ~OP_MASK_MT_H)
a9e24354
TS
8932 as_bad (_("MT load high bit not 0 or 1 (%lu)"),
8933 (unsigned long) imm_expr.X_add_number);
8934 INSERT_OPERAND (MT_H, *ip, imm_expr.X_add_number);
ef2e4d86
CF
8935 imm_expr.X_op = O_absent;
8936 s = expr_end;
8937 continue;
8938
8939 case '*': /* four dsp accumulators in bits 18,19 */
8940 if (s[0] == '$' && s[1] == 'a' && s[2] == 'c' &&
8941 s[3] >= '0' && s[3] <= '3')
8942 {
8943 regno = s[3] - '0';
8944 s += 4;
a9e24354 8945 INSERT_OPERAND (MTACC_T, *ip, regno);
ef2e4d86
CF
8946 continue;
8947 }
8948 else
8949 as_bad (_("Invalid dsp/smartmips acc register"));
8950 break;
8951
8952 case '&': /* four dsp accumulators in bits 13,14 */
8953 if (s[0] == '$' && s[1] == 'a' && s[2] == 'c' &&
8954 s[3] >= '0' && s[3] <= '3')
8955 {
8956 regno = s[3] - '0';
8957 s += 4;
a9e24354 8958 INSERT_OPERAND (MTACC_D, *ip, regno);
ef2e4d86
CF
8959 continue;
8960 }
8961 else
8962 as_bad (_("Invalid dsp/smartmips acc register"));
8963 break;
8964
252b5132 8965 case ',':
a339155f 8966 ++argnum;
252b5132
RH
8967 if (*s++ == *args)
8968 continue;
8969 s--;
8970 switch (*++args)
8971 {
8972 case 'r':
8973 case 'v':
bf12938e 8974 INSERT_OPERAND (RS, *ip, lastregno);
252b5132
RH
8975 continue;
8976
8977 case 'w':
bf12938e 8978 INSERT_OPERAND (RT, *ip, lastregno);
38487616
TS
8979 continue;
8980
252b5132 8981 case 'W':
bf12938e 8982 INSERT_OPERAND (FT, *ip, lastregno);
252b5132
RH
8983 continue;
8984
8985 case 'V':
bf12938e 8986 INSERT_OPERAND (FS, *ip, lastregno);
252b5132
RH
8987 continue;
8988 }
8989 break;
8990
8991 case '(':
8992 /* Handle optional base register.
8993 Either the base register is omitted or
bdaaa2e1 8994 we must have a left paren. */
252b5132
RH
8995 /* This is dependent on the next operand specifier
8996 is a base register specification. */
9c2799c2 8997 gas_assert (args[1] == 'b' || args[1] == '5'
252b5132
RH
8998 || args[1] == '-' || args[1] == '4');
8999 if (*s == '\0')
9000 return;
9001
9002 case ')': /* these must match exactly */
60b63b72
RS
9003 case '[':
9004 case ']':
252b5132
RH
9005 if (*s++ == *args)
9006 continue;
9007 break;
9008
af7ee8bf
CD
9009 case '+': /* Opcode extension character. */
9010 switch (*++args)
9011 {
9bcd4f99
TS
9012 case '1': /* UDI immediates. */
9013 case '2':
9014 case '3':
9015 case '4':
9016 {
9017 const struct mips_immed *imm = mips_immed;
9018
9019 while (imm->type && imm->type != *args)
9020 ++imm;
9021 if (! imm->type)
9022 internalError ();
9023 my_getExpression (&imm_expr, s);
9024 check_absolute_expr (ip, &imm_expr);
9025 if ((unsigned long) imm_expr.X_add_number & ~imm->mask)
9026 {
9027 as_warn (_("Illegal %s number (%lu, 0x%lx)"),
9028 imm->desc ? imm->desc : ip->insn_mo->name,
9029 (unsigned long) imm_expr.X_add_number,
9030 (unsigned long) imm_expr.X_add_number);
9031 imm_expr.X_add_number &= imm->mask;
9032 }
9033 ip->insn_opcode |= ((unsigned long) imm_expr.X_add_number
9034 << imm->shift);
9035 imm_expr.X_op = O_absent;
9036 s = expr_end;
9037 }
9038 continue;
9039
071742cf
CD
9040 case 'A': /* ins/ext position, becomes LSB. */
9041 limlo = 0;
9042 limhi = 31;
5f74bc13
CD
9043 goto do_lsb;
9044 case 'E':
9045 limlo = 32;
9046 limhi = 63;
9047 goto do_lsb;
9048do_lsb:
071742cf
CD
9049 my_getExpression (&imm_expr, s);
9050 check_absolute_expr (ip, &imm_expr);
9051 if ((unsigned long) imm_expr.X_add_number < limlo
9052 || (unsigned long) imm_expr.X_add_number > limhi)
9053 {
9054 as_bad (_("Improper position (%lu)"),
9055 (unsigned long) imm_expr.X_add_number);
9056 imm_expr.X_add_number = limlo;
9057 }
9058 lastpos = imm_expr.X_add_number;
bf12938e 9059 INSERT_OPERAND (SHAMT, *ip, imm_expr.X_add_number);
071742cf
CD
9060 imm_expr.X_op = O_absent;
9061 s = expr_end;
9062 continue;
9063
9064 case 'B': /* ins size, becomes MSB. */
9065 limlo = 1;
9066 limhi = 32;
5f74bc13
CD
9067 goto do_msb;
9068 case 'F':
9069 limlo = 33;
9070 limhi = 64;
9071 goto do_msb;
9072do_msb:
071742cf
CD
9073 my_getExpression (&imm_expr, s);
9074 check_absolute_expr (ip, &imm_expr);
9075 /* Check for negative input so that small negative numbers
9076 will not succeed incorrectly. The checks against
9077 (pos+size) transitively check "size" itself,
9078 assuming that "pos" is reasonable. */
9079 if ((long) imm_expr.X_add_number < 0
9080 || ((unsigned long) imm_expr.X_add_number
9081 + lastpos) < limlo
9082 || ((unsigned long) imm_expr.X_add_number
9083 + lastpos) > limhi)
9084 {
9085 as_bad (_("Improper insert size (%lu, position %lu)"),
9086 (unsigned long) imm_expr.X_add_number,
9087 (unsigned long) lastpos);
9088 imm_expr.X_add_number = limlo - lastpos;
9089 }
bf12938e
RS
9090 INSERT_OPERAND (INSMSB, *ip,
9091 lastpos + imm_expr.X_add_number - 1);
071742cf
CD
9092 imm_expr.X_op = O_absent;
9093 s = expr_end;
9094 continue;
9095
9096 case 'C': /* ext size, becomes MSBD. */
9097 limlo = 1;
9098 limhi = 32;
5f74bc13
CD
9099 goto do_msbd;
9100 case 'G':
9101 limlo = 33;
9102 limhi = 64;
9103 goto do_msbd;
9104 case 'H':
9105 limlo = 33;
9106 limhi = 64;
9107 goto do_msbd;
9108do_msbd:
071742cf
CD
9109 my_getExpression (&imm_expr, s);
9110 check_absolute_expr (ip, &imm_expr);
9111 /* Check for negative input so that small negative numbers
9112 will not succeed incorrectly. The checks against
9113 (pos+size) transitively check "size" itself,
9114 assuming that "pos" is reasonable. */
9115 if ((long) imm_expr.X_add_number < 0
9116 || ((unsigned long) imm_expr.X_add_number
9117 + lastpos) < limlo
9118 || ((unsigned long) imm_expr.X_add_number
9119 + lastpos) > limhi)
9120 {
9121 as_bad (_("Improper extract size (%lu, position %lu)"),
9122 (unsigned long) imm_expr.X_add_number,
9123 (unsigned long) lastpos);
9124 imm_expr.X_add_number = limlo - lastpos;
9125 }
bf12938e 9126 INSERT_OPERAND (EXTMSBD, *ip, imm_expr.X_add_number - 1);
071742cf
CD
9127 imm_expr.X_op = O_absent;
9128 s = expr_end;
9129 continue;
af7ee8bf 9130
bbcc0807
CD
9131 case 'D':
9132 /* +D is for disassembly only; never match. */
9133 break;
9134
5f74bc13
CD
9135 case 'I':
9136 /* "+I" is like "I", except that imm2_expr is used. */
9137 my_getExpression (&imm2_expr, s);
9138 if (imm2_expr.X_op != O_big
9139 && imm2_expr.X_op != O_constant)
9140 insn_error = _("absolute expression required");
9ee2a2d4
MR
9141 if (HAVE_32BIT_GPRS)
9142 normalize_constant_expr (&imm2_expr);
5f74bc13
CD
9143 s = expr_end;
9144 continue;
9145
707bfff6 9146 case 'T': /* Coprocessor register. */
ef2e4d86
CF
9147 /* +T is for disassembly only; never match. */
9148 break;
9149
707bfff6 9150 case 't': /* Coprocessor register number. */
ef2e4d86
CF
9151 if (s[0] == '$' && ISDIGIT (s[1]))
9152 {
9153 ++s;
9154 regno = 0;
9155 do
9156 {
9157 regno *= 10;
9158 regno += *s - '0';
9159 ++s;
9160 }
9161 while (ISDIGIT (*s));
9162 if (regno > 31)
9163 as_bad (_("Invalid register number (%d)"), regno);
9164 else
9165 {
a9e24354 9166 INSERT_OPERAND (RT, *ip, regno);
ef2e4d86
CF
9167 continue;
9168 }
9169 }
9170 else
9171 as_bad (_("Invalid coprocessor 0 register number"));
9172 break;
9173
bb35fb24
NC
9174 case 'x':
9175 /* bbit[01] and bbit[01]32 bit index. Give error if index
9176 is not in the valid range. */
9177 my_getExpression (&imm_expr, s);
9178 check_absolute_expr (ip, &imm_expr);
9179 if ((unsigned) imm_expr.X_add_number > 31)
9180 {
9181 as_bad (_("Improper bit index (%lu)"),
9182 (unsigned long) imm_expr.X_add_number);
9183 imm_expr.X_add_number = 0;
9184 }
9185 INSERT_OPERAND (BBITIND, *ip, imm_expr.X_add_number);
9186 imm_expr.X_op = O_absent;
9187 s = expr_end;
9188 continue;
9189
9190 case 'X':
9191 /* bbit[01] bit index when bbit is used but we generate
9192 bbit[01]32 because the index is over 32. Move to the
9193 next candidate if index is not in the valid range. */
9194 my_getExpression (&imm_expr, s);
9195 check_absolute_expr (ip, &imm_expr);
9196 if ((unsigned) imm_expr.X_add_number < 32
9197 || (unsigned) imm_expr.X_add_number > 63)
9198 break;
9199 INSERT_OPERAND (BBITIND, *ip, imm_expr.X_add_number - 32);
9200 imm_expr.X_op = O_absent;
9201 s = expr_end;
9202 continue;
9203
9204 case 'p':
9205 /* cins, cins32, exts and exts32 position field. Give error
9206 if it's not in the valid range. */
9207 my_getExpression (&imm_expr, s);
9208 check_absolute_expr (ip, &imm_expr);
9209 if ((unsigned) imm_expr.X_add_number > 31)
9210 {
9211 as_bad (_("Improper position (%lu)"),
9212 (unsigned long) imm_expr.X_add_number);
9213 imm_expr.X_add_number = 0;
9214 }
9215 /* Make the pos explicit to simplify +S. */
9216 lastpos = imm_expr.X_add_number + 32;
9217 INSERT_OPERAND (CINSPOS, *ip, imm_expr.X_add_number);
9218 imm_expr.X_op = O_absent;
9219 s = expr_end;
9220 continue;
9221
9222 case 'P':
9223 /* cins, cins32, exts and exts32 position field. Move to
9224 the next candidate if it's not in the valid range. */
9225 my_getExpression (&imm_expr, s);
9226 check_absolute_expr (ip, &imm_expr);
9227 if ((unsigned) imm_expr.X_add_number < 32
9228 || (unsigned) imm_expr.X_add_number > 63)
9229 break;
9230 lastpos = imm_expr.X_add_number;
9231 INSERT_OPERAND (CINSPOS, *ip, imm_expr.X_add_number - 32);
9232 imm_expr.X_op = O_absent;
9233 s = expr_end;
9234 continue;
9235
9236 case 's':
9237 /* cins and exts length-minus-one field. */
9238 my_getExpression (&imm_expr, s);
9239 check_absolute_expr (ip, &imm_expr);
9240 if ((unsigned long) imm_expr.X_add_number > 31)
9241 {
9242 as_bad (_("Improper size (%lu)"),
9243 (unsigned long) imm_expr.X_add_number);
9244 imm_expr.X_add_number = 0;
9245 }
9246 INSERT_OPERAND (CINSLM1, *ip, imm_expr.X_add_number);
9247 imm_expr.X_op = O_absent;
9248 s = expr_end;
9249 continue;
9250
9251 case 'S':
9252 /* cins32/exts32 and cins/exts aliasing cint32/exts32
9253 length-minus-one field. */
9254 my_getExpression (&imm_expr, s);
9255 check_absolute_expr (ip, &imm_expr);
9256 if ((long) imm_expr.X_add_number < 0
9257 || (unsigned long) imm_expr.X_add_number + lastpos > 63)
9258 {
9259 as_bad (_("Improper size (%lu)"),
9260 (unsigned long) imm_expr.X_add_number);
9261 imm_expr.X_add_number = 0;
9262 }
9263 INSERT_OPERAND (CINSLM1, *ip, imm_expr.X_add_number);
9264 imm_expr.X_op = O_absent;
9265 s = expr_end;
9266 continue;
9267
dd3cbb7e
NC
9268 case 'Q':
9269 /* seqi/snei immediate field. */
9270 my_getExpression (&imm_expr, s);
9271 check_absolute_expr (ip, &imm_expr);
9272 if ((long) imm_expr.X_add_number < -512
9273 || (long) imm_expr.X_add_number >= 512)
9274 {
9275 as_bad (_("Improper immediate (%ld)"),
9276 (long) imm_expr.X_add_number);
9277 imm_expr.X_add_number = 0;
9278 }
9279 INSERT_OPERAND (SEQI, *ip, imm_expr.X_add_number);
9280 imm_expr.X_op = O_absent;
9281 s = expr_end;
9282 continue;
9283
af7ee8bf
CD
9284 default:
9285 as_bad (_("internal: bad mips opcode (unknown extension operand type `+%c'): %s %s"),
9286 *args, insn->name, insn->args);
9287 /* Further processing is fruitless. */
9288 return;
9289 }
9290 break;
9291
252b5132
RH
9292 case '<': /* must be at least one digit */
9293 /*
9294 * According to the manual, if the shift amount is greater
b6ff326e
KH
9295 * than 31 or less than 0, then the shift amount should be
9296 * mod 32. In reality the mips assembler issues an error.
252b5132
RH
9297 * We issue a warning and mask out all but the low 5 bits.
9298 */
9299 my_getExpression (&imm_expr, s);
9300 check_absolute_expr (ip, &imm_expr);
9301 if ((unsigned long) imm_expr.X_add_number > 31)
bf12938e
RS
9302 as_warn (_("Improper shift amount (%lu)"),
9303 (unsigned long) imm_expr.X_add_number);
9304 INSERT_OPERAND (SHAMT, *ip, imm_expr.X_add_number);
252b5132
RH
9305 imm_expr.X_op = O_absent;
9306 s = expr_end;
9307 continue;
9308
9309 case '>': /* shift amount minus 32 */
9310 my_getExpression (&imm_expr, s);
9311 check_absolute_expr (ip, &imm_expr);
9312 if ((unsigned long) imm_expr.X_add_number < 32
9313 || (unsigned long) imm_expr.X_add_number > 63)
9314 break;
bf12938e 9315 INSERT_OPERAND (SHAMT, *ip, imm_expr.X_add_number - 32);
252b5132
RH
9316 imm_expr.X_op = O_absent;
9317 s = expr_end;
9318 continue;
9319
252b5132
RH
9320 case 'k': /* cache code */
9321 case 'h': /* prefx code */
620edafd 9322 case '1': /* sync type */
252b5132
RH
9323 my_getExpression (&imm_expr, s);
9324 check_absolute_expr (ip, &imm_expr);
9325 if ((unsigned long) imm_expr.X_add_number > 31)
bf12938e
RS
9326 as_warn (_("Invalid value for `%s' (%lu)"),
9327 ip->insn_mo->name,
9328 (unsigned long) imm_expr.X_add_number);
252b5132 9329 if (*args == 'k')
d954098f
DD
9330 {
9331 if (mips_fix_cn63xxp1 && strcmp ("pref", insn->name) == 0)
9332 switch (imm_expr.X_add_number)
9333 {
9334 case 5:
9335 case 25:
9336 case 26:
9337 case 27:
9338 case 28:
9339 case 29:
9340 case 30:
9341 case 31: /* These are ok. */
9342 break;
9343
9344 default: /* The rest must be changed to 28. */
9345 imm_expr.X_add_number = 28;
9346 break;
9347 }
9348 INSERT_OPERAND (CACHE, *ip, imm_expr.X_add_number);
9349 }
620edafd 9350 else if (*args == 'h')
bf12938e 9351 INSERT_OPERAND (PREFX, *ip, imm_expr.X_add_number);
620edafd
CF
9352 else
9353 INSERT_OPERAND (SHAMT, *ip, imm_expr.X_add_number);
252b5132
RH
9354 imm_expr.X_op = O_absent;
9355 s = expr_end;
9356 continue;
9357
9358 case 'c': /* break code */
9359 my_getExpression (&imm_expr, s);
9360 check_absolute_expr (ip, &imm_expr);
a9e24354
TS
9361 if ((unsigned long) imm_expr.X_add_number > OP_MASK_CODE)
9362 as_warn (_("Code for %s not in range 0..1023 (%lu)"),
9363 ip->insn_mo->name,
bf12938e
RS
9364 (unsigned long) imm_expr.X_add_number);
9365 INSERT_OPERAND (CODE, *ip, imm_expr.X_add_number);
252b5132
RH
9366 imm_expr.X_op = O_absent;
9367 s = expr_end;
9368 continue;
9369
9370 case 'q': /* lower break code */
9371 my_getExpression (&imm_expr, s);
9372 check_absolute_expr (ip, &imm_expr);
a9e24354
TS
9373 if ((unsigned long) imm_expr.X_add_number > OP_MASK_CODE2)
9374 as_warn (_("Lower code for %s not in range 0..1023 (%lu)"),
9375 ip->insn_mo->name,
bf12938e
RS
9376 (unsigned long) imm_expr.X_add_number);
9377 INSERT_OPERAND (CODE2, *ip, imm_expr.X_add_number);
252b5132
RH
9378 imm_expr.X_op = O_absent;
9379 s = expr_end;
9380 continue;
9381
4372b673 9382 case 'B': /* 20-bit syscall/break code. */
156c2f8b 9383 my_getExpression (&imm_expr, s);
156c2f8b 9384 check_absolute_expr (ip, &imm_expr);
793b27f4 9385 if ((unsigned long) imm_expr.X_add_number > OP_MASK_CODE20)
a9e24354
TS
9386 as_warn (_("Code for %s not in range 0..1048575 (%lu)"),
9387 ip->insn_mo->name,
793b27f4 9388 (unsigned long) imm_expr.X_add_number);
bf12938e 9389 INSERT_OPERAND (CODE20, *ip, imm_expr.X_add_number);
252b5132
RH
9390 imm_expr.X_op = O_absent;
9391 s = expr_end;
9392 continue;
9393
98d3f06f 9394 case 'C': /* Coprocessor code */
beae10d5 9395 my_getExpression (&imm_expr, s);
252b5132 9396 check_absolute_expr (ip, &imm_expr);
a9e24354 9397 if ((unsigned long) imm_expr.X_add_number > OP_MASK_COPZ)
252b5132 9398 {
793b27f4
TS
9399 as_warn (_("Coproccesor code > 25 bits (%lu)"),
9400 (unsigned long) imm_expr.X_add_number);
a9e24354 9401 imm_expr.X_add_number &= OP_MASK_COPZ;
252b5132 9402 }
a9e24354 9403 INSERT_OPERAND (COPZ, *ip, imm_expr.X_add_number);
beae10d5
KH
9404 imm_expr.X_op = O_absent;
9405 s = expr_end;
9406 continue;
252b5132 9407
4372b673
NC
9408 case 'J': /* 19-bit wait code. */
9409 my_getExpression (&imm_expr, s);
9410 check_absolute_expr (ip, &imm_expr);
793b27f4 9411 if ((unsigned long) imm_expr.X_add_number > OP_MASK_CODE19)
a9e24354
TS
9412 {
9413 as_warn (_("Illegal 19-bit code (%lu)"),
9414 (unsigned long) imm_expr.X_add_number);
9415 imm_expr.X_add_number &= OP_MASK_CODE19;
9416 }
bf12938e 9417 INSERT_OPERAND (CODE19, *ip, imm_expr.X_add_number);
4372b673
NC
9418 imm_expr.X_op = O_absent;
9419 s = expr_end;
9420 continue;
9421
707bfff6 9422 case 'P': /* Performance register. */
beae10d5 9423 my_getExpression (&imm_expr, s);
252b5132 9424 check_absolute_expr (ip, &imm_expr);
beae10d5 9425 if (imm_expr.X_add_number != 0 && imm_expr.X_add_number != 1)
bf12938e
RS
9426 as_warn (_("Invalid performance register (%lu)"),
9427 (unsigned long) imm_expr.X_add_number);
9428 INSERT_OPERAND (PERFREG, *ip, imm_expr.X_add_number);
beae10d5
KH
9429 imm_expr.X_op = O_absent;
9430 s = expr_end;
9431 continue;
252b5132 9432
707bfff6
TS
9433 case 'G': /* Coprocessor destination register. */
9434 if (((ip->insn_opcode >> OP_SH_OP) & OP_MASK_OP) == OP_OP_COP0)
9435 ok = reg_lookup (&s, RTYPE_NUM | RTYPE_CP0, &regno);
9436 else
9437 ok = reg_lookup (&s, RTYPE_NUM | RTYPE_GP, &regno);
a9e24354 9438 INSERT_OPERAND (RD, *ip, regno);
707bfff6
TS
9439 if (ok)
9440 {
9441 lastregno = regno;
9442 continue;
9443 }
9444 else
9445 break;
9446
252b5132
RH
9447 case 'b': /* base register */
9448 case 'd': /* destination register */
9449 case 's': /* source register */
9450 case 't': /* target register */
9451 case 'r': /* both target and source */
9452 case 'v': /* both dest and source */
9453 case 'w': /* both dest and target */
9454 case 'E': /* coprocessor target register */
af7ee8bf 9455 case 'K': /* 'rdhwr' destination register */
252b5132
RH
9456 case 'x': /* ignore register name */
9457 case 'z': /* must be zero register */
4372b673 9458 case 'U': /* destination register (clo/clz). */
ef2e4d86 9459 case 'g': /* coprocessor destination register */
707bfff6
TS
9460 s_reset = s;
9461 if (*args == 'E' || *args == 'K')
9462 ok = reg_lookup (&s, RTYPE_NUM, &regno);
9463 else
9464 {
9465 ok = reg_lookup (&s, RTYPE_NUM | RTYPE_GP, &regno);
741fe287
MR
9466 if (regno == AT && mips_opts.at)
9467 {
9468 if (mips_opts.at == ATREG)
9469 as_warn (_("used $at without \".set noat\""));
9470 else
9471 as_warn (_("used $%u with \".set at=$%u\""),
9472 regno, mips_opts.at);
9473 }
707bfff6
TS
9474 }
9475 if (ok)
252b5132 9476 {
252b5132
RH
9477 c = *args;
9478 if (*s == ' ')
f9419b05 9479 ++s;
252b5132
RH
9480 if (args[1] != *s)
9481 {
9482 if (c == 'r' || c == 'v' || c == 'w')
9483 {
9484 regno = lastregno;
9485 s = s_reset;
f9419b05 9486 ++args;
252b5132
RH
9487 }
9488 }
9489 /* 'z' only matches $0. */
9490 if (c == 'z' && regno != 0)
9491 break;
9492
24864476 9493 if (c == 's' && !strncmp (ip->insn_mo->name, "jalr", 4))
e7c604dd
CM
9494 {
9495 if (regno == lastregno)
9496 {
24864476 9497 insn_error = _("source and destination must be different");
e7c604dd
CM
9498 continue;
9499 }
24864476 9500 if (regno == 31 && lastregno == 0xffffffff)
e7c604dd
CM
9501 {
9502 insn_error = _("a destination register must be supplied");
9503 continue;
9504 }
9505 }
bdaaa2e1
KH
9506 /* Now that we have assembled one operand, we use the args string
9507 * to figure out where it goes in the instruction. */
252b5132
RH
9508 switch (c)
9509 {
9510 case 'r':
9511 case 's':
9512 case 'v':
9513 case 'b':
bf12938e 9514 INSERT_OPERAND (RS, *ip, regno);
252b5132
RH
9515 break;
9516 case 'd':
9517 case 'G':
af7ee8bf 9518 case 'K':
ef2e4d86 9519 case 'g':
bf12938e 9520 INSERT_OPERAND (RD, *ip, regno);
252b5132 9521 break;
4372b673 9522 case 'U':
bf12938e
RS
9523 INSERT_OPERAND (RD, *ip, regno);
9524 INSERT_OPERAND (RT, *ip, regno);
4372b673 9525 break;
252b5132
RH
9526 case 'w':
9527 case 't':
9528 case 'E':
bf12938e 9529 INSERT_OPERAND (RT, *ip, regno);
252b5132
RH
9530 break;
9531 case 'x':
9532 /* This case exists because on the r3000 trunc
9533 expands into a macro which requires a gp
9534 register. On the r6000 or r4000 it is
9535 assembled into a single instruction which
9536 ignores the register. Thus the insn version
9537 is MIPS_ISA2 and uses 'x', and the macro
9538 version is MIPS_ISA1 and uses 't'. */
9539 break;
9540 case 'z':
9541 /* This case is for the div instruction, which
9542 acts differently if the destination argument
9543 is $0. This only matches $0, and is checked
9544 outside the switch. */
9545 break;
9546 case 'D':
9547 /* Itbl operand; not yet implemented. FIXME ?? */
9548 break;
9549 /* What about all other operands like 'i', which
9550 can be specified in the opcode table? */
9551 }
9552 lastregno = regno;
9553 continue;
9554 }
252b5132
RH
9555 switch (*args++)
9556 {
9557 case 'r':
9558 case 'v':
bf12938e 9559 INSERT_OPERAND (RS, *ip, lastregno);
252b5132
RH
9560 continue;
9561 case 'w':
bf12938e 9562 INSERT_OPERAND (RT, *ip, lastregno);
252b5132
RH
9563 continue;
9564 }
9565 break;
9566
deec1734
CD
9567 case 'O': /* MDMX alignment immediate constant. */
9568 my_getExpression (&imm_expr, s);
9569 check_absolute_expr (ip, &imm_expr);
9570 if ((unsigned long) imm_expr.X_add_number > OP_MASK_ALN)
20203fb9 9571 as_warn (_("Improper align amount (%ld), using low bits"),
bf12938e
RS
9572 (long) imm_expr.X_add_number);
9573 INSERT_OPERAND (ALN, *ip, imm_expr.X_add_number);
deec1734
CD
9574 imm_expr.X_op = O_absent;
9575 s = expr_end;
9576 continue;
9577
9578 case 'Q': /* MDMX vector, element sel, or const. */
9579 if (s[0] != '$')
9580 {
9581 /* MDMX Immediate. */
9582 my_getExpression (&imm_expr, s);
9583 check_absolute_expr (ip, &imm_expr);
9584 if ((unsigned long) imm_expr.X_add_number > OP_MASK_FT)
bf12938e
RS
9585 as_warn (_("Invalid MDMX Immediate (%ld)"),
9586 (long) imm_expr.X_add_number);
9587 INSERT_OPERAND (FT, *ip, imm_expr.X_add_number);
deec1734
CD
9588 if (ip->insn_opcode & (OP_MASK_VSEL << OP_SH_VSEL))
9589 ip->insn_opcode |= MDMX_FMTSEL_IMM_QH << OP_SH_VSEL;
9590 else
9591 ip->insn_opcode |= MDMX_FMTSEL_IMM_OB << OP_SH_VSEL;
deec1734
CD
9592 imm_expr.X_op = O_absent;
9593 s = expr_end;
9594 continue;
9595 }
9596 /* Not MDMX Immediate. Fall through. */
9597 case 'X': /* MDMX destination register. */
9598 case 'Y': /* MDMX source register. */
9599 case 'Z': /* MDMX target register. */
9600 is_mdmx = 1;
252b5132
RH
9601 case 'D': /* floating point destination register */
9602 case 'S': /* floating point source register */
9603 case 'T': /* floating point target register */
9604 case 'R': /* floating point source register */
9605 case 'V':
9606 case 'W':
707bfff6
TS
9607 rtype = RTYPE_FPU;
9608 if (is_mdmx
9609 || (mips_opts.ase_mdmx
9610 && (ip->insn_mo->pinfo & FP_D)
9611 && (ip->insn_mo->pinfo & (INSN_COPROC_MOVE_DELAY
9612 | INSN_COPROC_MEMORY_DELAY
9613 | INSN_LOAD_COPROC_DELAY
9614 | INSN_LOAD_MEMORY_DELAY
9615 | INSN_STORE_MEMORY))))
9616 rtype |= RTYPE_VEC;
252b5132 9617 s_reset = s;
707bfff6 9618 if (reg_lookup (&s, rtype, &regno))
252b5132 9619 {
252b5132 9620 if ((regno & 1) != 0
ca4e0257 9621 && HAVE_32BIT_FPRS
7455baf8 9622 && ! mips_oddfpreg_ok (ip->insn_mo, argnum))
252b5132
RH
9623 as_warn (_("Float register should be even, was %d"),
9624 regno);
9625
9626 c = *args;
9627 if (*s == ' ')
f9419b05 9628 ++s;
252b5132
RH
9629 if (args[1] != *s)
9630 {
9631 if (c == 'V' || c == 'W')
9632 {
9633 regno = lastregno;
9634 s = s_reset;
f9419b05 9635 ++args;
252b5132
RH
9636 }
9637 }
9638 switch (c)
9639 {
9640 case 'D':
deec1734 9641 case 'X':
bf12938e 9642 INSERT_OPERAND (FD, *ip, regno);
252b5132
RH
9643 break;
9644 case 'V':
9645 case 'S':
deec1734 9646 case 'Y':
bf12938e 9647 INSERT_OPERAND (FS, *ip, regno);
252b5132 9648 break;
deec1734
CD
9649 case 'Q':
9650 /* This is like 'Z', but also needs to fix the MDMX
9651 vector/scalar select bits. Note that the
9652 scalar immediate case is handled above. */
9653 if (*s == '[')
9654 {
9655 int is_qh = (ip->insn_opcode & (1 << OP_SH_VSEL));
9656 int max_el = (is_qh ? 3 : 7);
9657 s++;
9658 my_getExpression(&imm_expr, s);
9659 check_absolute_expr (ip, &imm_expr);
9660 s = expr_end;
9661 if (imm_expr.X_add_number > max_el)
20203fb9
NC
9662 as_bad (_("Bad element selector %ld"),
9663 (long) imm_expr.X_add_number);
deec1734
CD
9664 imm_expr.X_add_number &= max_el;
9665 ip->insn_opcode |= (imm_expr.X_add_number
9666 << (OP_SH_VSEL +
9667 (is_qh ? 2 : 1)));
01a3f561 9668 imm_expr.X_op = O_absent;
deec1734 9669 if (*s != ']')
20203fb9 9670 as_warn (_("Expecting ']' found '%s'"), s);
deec1734
CD
9671 else
9672 s++;
9673 }
9674 else
9675 {
9676 if (ip->insn_opcode & (OP_MASK_VSEL << OP_SH_VSEL))
9677 ip->insn_opcode |= (MDMX_FMTSEL_VEC_QH
9678 << OP_SH_VSEL);
9679 else
9680 ip->insn_opcode |= (MDMX_FMTSEL_VEC_OB <<
9681 OP_SH_VSEL);
9682 }
9683 /* Fall through */
252b5132
RH
9684 case 'W':
9685 case 'T':
deec1734 9686 case 'Z':
bf12938e 9687 INSERT_OPERAND (FT, *ip, regno);
252b5132
RH
9688 break;
9689 case 'R':
bf12938e 9690 INSERT_OPERAND (FR, *ip, regno);
252b5132
RH
9691 break;
9692 }
9693 lastregno = regno;
9694 continue;
9695 }
9696
252b5132
RH
9697 switch (*args++)
9698 {
9699 case 'V':
bf12938e 9700 INSERT_OPERAND (FS, *ip, lastregno);
252b5132
RH
9701 continue;
9702 case 'W':
bf12938e 9703 INSERT_OPERAND (FT, *ip, lastregno);
252b5132
RH
9704 continue;
9705 }
9706 break;
9707
9708 case 'I':
9709 my_getExpression (&imm_expr, s);
9710 if (imm_expr.X_op != O_big
9711 && imm_expr.X_op != O_constant)
9712 insn_error = _("absolute expression required");
9ee2a2d4
MR
9713 if (HAVE_32BIT_GPRS)
9714 normalize_constant_expr (&imm_expr);
252b5132
RH
9715 s = expr_end;
9716 continue;
9717
9718 case 'A':
9719 my_getExpression (&offset_expr, s);
2051e8c4 9720 normalize_address_expr (&offset_expr);
f6688943 9721 *imm_reloc = BFD_RELOC_32;
252b5132
RH
9722 s = expr_end;
9723 continue;
9724
9725 case 'F':
9726 case 'L':
9727 case 'f':
9728 case 'l':
9729 {
9730 int f64;
ca4e0257 9731 int using_gprs;
252b5132
RH
9732 char *save_in;
9733 char *err;
9734 unsigned char temp[8];
9735 int len;
9736 unsigned int length;
9737 segT seg;
9738 subsegT subseg;
9739 char *p;
9740
9741 /* These only appear as the last operand in an
9742 instruction, and every instruction that accepts
9743 them in any variant accepts them in all variants.
9744 This means we don't have to worry about backing out
9745 any changes if the instruction does not match.
9746
9747 The difference between them is the size of the
9748 floating point constant and where it goes. For 'F'
9749 and 'L' the constant is 64 bits; for 'f' and 'l' it
9750 is 32 bits. Where the constant is placed is based
9751 on how the MIPS assembler does things:
9752 F -- .rdata
9753 L -- .lit8
9754 f -- immediate value
9755 l -- .lit4
9756
9757 The .lit4 and .lit8 sections are only used if
9758 permitted by the -G argument.
9759
ca4e0257
RS
9760 The code below needs to know whether the target register
9761 is 32 or 64 bits wide. It relies on the fact 'f' and
9762 'F' are used with GPR-based instructions and 'l' and
9763 'L' are used with FPR-based instructions. */
252b5132
RH
9764
9765 f64 = *args == 'F' || *args == 'L';
ca4e0257 9766 using_gprs = *args == 'F' || *args == 'f';
252b5132
RH
9767
9768 save_in = input_line_pointer;
9769 input_line_pointer = s;
9770 err = md_atof (f64 ? 'd' : 'f', (char *) temp, &len);
9771 length = len;
9772 s = input_line_pointer;
9773 input_line_pointer = save_in;
9774 if (err != NULL && *err != '\0')
9775 {
9776 as_bad (_("Bad floating point constant: %s"), err);
9777 memset (temp, '\0', sizeof temp);
9778 length = f64 ? 8 : 4;
9779 }
9780
9c2799c2 9781 gas_assert (length == (unsigned) (f64 ? 8 : 4));
252b5132
RH
9782
9783 if (*args == 'f'
9784 || (*args == 'l'
3e722fb5 9785 && (g_switch_value < 4
252b5132
RH
9786 || (temp[0] == 0 && temp[1] == 0)
9787 || (temp[2] == 0 && temp[3] == 0))))
9788 {
9789 imm_expr.X_op = O_constant;
9790 if (! target_big_endian)
9791 imm_expr.X_add_number = bfd_getl32 (temp);
9792 else
9793 imm_expr.X_add_number = bfd_getb32 (temp);
9794 }
9795 else if (length > 4
119d663a 9796 && ! mips_disable_float_construction
ca4e0257
RS
9797 /* Constants can only be constructed in GPRs and
9798 copied to FPRs if the GPRs are at least as wide
9799 as the FPRs. Force the constant into memory if
9800 we are using 64-bit FPRs but the GPRs are only
9801 32 bits wide. */
9802 && (using_gprs
9803 || ! (HAVE_64BIT_FPRS && HAVE_32BIT_GPRS))
252b5132
RH
9804 && ((temp[0] == 0 && temp[1] == 0)
9805 || (temp[2] == 0 && temp[3] == 0))
9806 && ((temp[4] == 0 && temp[5] == 0)
9807 || (temp[6] == 0 && temp[7] == 0)))
9808 {
ca4e0257
RS
9809 /* The value is simple enough to load with a couple of
9810 instructions. If using 32-bit registers, set
9811 imm_expr to the high order 32 bits and offset_expr to
9812 the low order 32 bits. Otherwise, set imm_expr to
9813 the entire 64 bit constant. */
9814 if (using_gprs ? HAVE_32BIT_GPRS : HAVE_32BIT_FPRS)
252b5132
RH
9815 {
9816 imm_expr.X_op = O_constant;
9817 offset_expr.X_op = O_constant;
9818 if (! target_big_endian)
9819 {
9820 imm_expr.X_add_number = bfd_getl32 (temp + 4);
9821 offset_expr.X_add_number = bfd_getl32 (temp);
9822 }
9823 else
9824 {
9825 imm_expr.X_add_number = bfd_getb32 (temp);
9826 offset_expr.X_add_number = bfd_getb32 (temp + 4);
9827 }
9828 if (offset_expr.X_add_number == 0)
9829 offset_expr.X_op = O_absent;
9830 }
9831 else if (sizeof (imm_expr.X_add_number) > 4)
9832 {
9833 imm_expr.X_op = O_constant;
9834 if (! target_big_endian)
9835 imm_expr.X_add_number = bfd_getl64 (temp);
9836 else
9837 imm_expr.X_add_number = bfd_getb64 (temp);
9838 }
9839 else
9840 {
9841 imm_expr.X_op = O_big;
9842 imm_expr.X_add_number = 4;
9843 if (! target_big_endian)
9844 {
9845 generic_bignum[0] = bfd_getl16 (temp);
9846 generic_bignum[1] = bfd_getl16 (temp + 2);
9847 generic_bignum[2] = bfd_getl16 (temp + 4);
9848 generic_bignum[3] = bfd_getl16 (temp + 6);
9849 }
9850 else
9851 {
9852 generic_bignum[0] = bfd_getb16 (temp + 6);
9853 generic_bignum[1] = bfd_getb16 (temp + 4);
9854 generic_bignum[2] = bfd_getb16 (temp + 2);
9855 generic_bignum[3] = bfd_getb16 (temp);
9856 }
9857 }
9858 }
9859 else
9860 {
9861 const char *newname;
9862 segT new_seg;
9863
9864 /* Switch to the right section. */
9865 seg = now_seg;
9866 subseg = now_subseg;
9867 switch (*args)
9868 {
9869 default: /* unused default case avoids warnings. */
9870 case 'L':
9871 newname = RDATA_SECTION_NAME;
3e722fb5 9872 if (g_switch_value >= 8)
252b5132
RH
9873 newname = ".lit8";
9874 break;
9875 case 'F':
3e722fb5 9876 newname = RDATA_SECTION_NAME;
252b5132
RH
9877 break;
9878 case 'l':
9c2799c2 9879 gas_assert (g_switch_value >= 4);
252b5132
RH
9880 newname = ".lit4";
9881 break;
9882 }
9883 new_seg = subseg_new (newname, (subsegT) 0);
f43abd2b 9884 if (IS_ELF)
252b5132
RH
9885 bfd_set_section_flags (stdoutput, new_seg,
9886 (SEC_ALLOC
9887 | SEC_LOAD
9888 | SEC_READONLY
9889 | SEC_DATA));
9890 frag_align (*args == 'l' ? 2 : 3, 0, 0);
c41e87e3 9891 if (IS_ELF && strncmp (TARGET_OS, "elf", 3) != 0)
252b5132
RH
9892 record_alignment (new_seg, 4);
9893 else
9894 record_alignment (new_seg, *args == 'l' ? 2 : 3);
9895 if (seg == now_seg)
9896 as_bad (_("Can't use floating point insn in this section"));
9897
9898 /* Set the argument to the current address in the
9899 section. */
9900 offset_expr.X_op = O_symbol;
8680f6e1 9901 offset_expr.X_add_symbol = symbol_temp_new_now ();
252b5132
RH
9902 offset_expr.X_add_number = 0;
9903
9904 /* Put the floating point number into the section. */
9905 p = frag_more ((int) length);
9906 memcpy (p, temp, length);
9907
9908 /* Switch back to the original section. */
9909 subseg_set (seg, subseg);
9910 }
9911 }
9912 continue;
9913
9914 case 'i': /* 16 bit unsigned immediate */
9915 case 'j': /* 16 bit signed immediate */
f6688943 9916 *imm_reloc = BFD_RELOC_LO16;
5e0116d5 9917 if (my_getSmallExpression (&imm_expr, imm_reloc, s) == 0)
252b5132
RH
9918 {
9919 int more;
5e0116d5
RS
9920 offsetT minval, maxval;
9921
9922 more = (insn + 1 < &mips_opcodes[NUMOPCODES]
9923 && strcmp (insn->name, insn[1].name) == 0);
9924
9925 /* If the expression was written as an unsigned number,
9926 only treat it as signed if there are no more
9927 alternatives. */
9928 if (more
9929 && *args == 'j'
9930 && sizeof (imm_expr.X_add_number) <= 4
9931 && imm_expr.X_op == O_constant
9932 && imm_expr.X_add_number < 0
9933 && imm_expr.X_unsigned
9934 && HAVE_64BIT_GPRS)
9935 break;
9936
9937 /* For compatibility with older assemblers, we accept
9938 0x8000-0xffff as signed 16-bit numbers when only
9939 signed numbers are allowed. */
9940 if (*args == 'i')
9941 minval = 0, maxval = 0xffff;
9942 else if (more)
9943 minval = -0x8000, maxval = 0x7fff;
252b5132 9944 else
5e0116d5
RS
9945 minval = -0x8000, maxval = 0xffff;
9946
9947 if (imm_expr.X_op != O_constant
9948 || imm_expr.X_add_number < minval
9949 || imm_expr.X_add_number > maxval)
252b5132
RH
9950 {
9951 if (more)
9952 break;
2ae7e77b
AH
9953 if (imm_expr.X_op == O_constant
9954 || imm_expr.X_op == O_big)
5e0116d5 9955 as_bad (_("expression out of range"));
252b5132
RH
9956 }
9957 }
9958 s = expr_end;
9959 continue;
9960
9961 case 'o': /* 16 bit offset */
4614d845
MR
9962 offset_reloc[0] = BFD_RELOC_LO16;
9963 offset_reloc[1] = BFD_RELOC_UNUSED;
9964 offset_reloc[2] = BFD_RELOC_UNUSED;
9965
5e0116d5
RS
9966 /* Check whether there is only a single bracketed expression
9967 left. If so, it must be the base register and the
9968 constant must be zero. */
e391c024
RS
9969 offset_reloc[0] = BFD_RELOC_LO16;
9970 offset_reloc[1] = BFD_RELOC_UNUSED;
9971 offset_reloc[2] = BFD_RELOC_UNUSED;
5e0116d5
RS
9972 if (*s == '(' && strchr (s + 1, '(') == 0)
9973 {
9974 offset_expr.X_op = O_constant;
9975 offset_expr.X_add_number = 0;
9976 continue;
9977 }
252b5132
RH
9978
9979 /* If this value won't fit into a 16 bit offset, then go
9980 find a macro that will generate the 32 bit offset
afdbd6d0 9981 code pattern. */
5e0116d5 9982 if (my_getSmallExpression (&offset_expr, offset_reloc, s) == 0
252b5132
RH
9983 && (offset_expr.X_op != O_constant
9984 || offset_expr.X_add_number >= 0x8000
afdbd6d0 9985 || offset_expr.X_add_number < -0x8000))
252b5132
RH
9986 break;
9987
252b5132
RH
9988 s = expr_end;
9989 continue;
9990
9991 case 'p': /* pc relative offset */
0b25d3e6 9992 *offset_reloc = BFD_RELOC_16_PCREL_S2;
252b5132
RH
9993 my_getExpression (&offset_expr, s);
9994 s = expr_end;
9995 continue;
9996
9997 case 'u': /* upper 16 bits */
5e0116d5
RS
9998 if (my_getSmallExpression (&imm_expr, imm_reloc, s) == 0
9999 && imm_expr.X_op == O_constant
10000 && (imm_expr.X_add_number < 0
10001 || imm_expr.X_add_number >= 0x10000))
252b5132
RH
10002 as_bad (_("lui expression not in range 0..65535"));
10003 s = expr_end;
10004 continue;
10005
10006 case 'a': /* 26 bit address */
10007 my_getExpression (&offset_expr, s);
10008 s = expr_end;
f6688943 10009 *offset_reloc = BFD_RELOC_MIPS_JMP;
252b5132
RH
10010 continue;
10011
10012 case 'N': /* 3 bit branch condition code */
10013 case 'M': /* 3 bit compare condition code */
707bfff6
TS
10014 rtype = RTYPE_CCC;
10015 if (ip->insn_mo->pinfo & (FP_D| FP_S))
10016 rtype |= RTYPE_FCC;
10017 if (!reg_lookup (&s, rtype, &regno))
252b5132 10018 break;
30c378fd
CD
10019 if ((strcmp(str + strlen(str) - 3, ".ps") == 0
10020 || strcmp(str + strlen(str) - 5, "any2f") == 0
10021 || strcmp(str + strlen(str) - 5, "any2t") == 0)
10022 && (regno & 1) != 0)
20203fb9
NC
10023 as_warn (_("Condition code register should be even for %s, was %d"),
10024 str, regno);
30c378fd
CD
10025 if ((strcmp(str + strlen(str) - 5, "any4f") == 0
10026 || strcmp(str + strlen(str) - 5, "any4t") == 0)
10027 && (regno & 3) != 0)
20203fb9
NC
10028 as_warn (_("Condition code register should be 0 or 4 for %s, was %d"),
10029 str, regno);
252b5132 10030 if (*args == 'N')
bf12938e 10031 INSERT_OPERAND (BCC, *ip, regno);
252b5132 10032 else
bf12938e 10033 INSERT_OPERAND (CCC, *ip, regno);
beae10d5 10034 continue;
252b5132 10035
156c2f8b
NC
10036 case 'H':
10037 if (s[0] == '0' && (s[1] == 'x' || s[1] == 'X'))
10038 s += 2;
3882b010 10039 if (ISDIGIT (*s))
156c2f8b
NC
10040 {
10041 c = 0;
10042 do
10043 {
10044 c *= 10;
10045 c += *s - '0';
10046 ++s;
10047 }
3882b010 10048 while (ISDIGIT (*s));
156c2f8b
NC
10049 }
10050 else
10051 c = 8; /* Invalid sel value. */
10052
10053 if (c > 7)
10054 as_bad (_("invalid coprocessor sub-selection value (0-7)"));
10055 ip->insn_opcode |= c;
10056 continue;
10057
60b63b72
RS
10058 case 'e':
10059 /* Must be at least one digit. */
10060 my_getExpression (&imm_expr, s);
10061 check_absolute_expr (ip, &imm_expr);
10062
10063 if ((unsigned long) imm_expr.X_add_number
10064 > (unsigned long) OP_MASK_VECBYTE)
10065 {
10066 as_bad (_("bad byte vector index (%ld)"),
10067 (long) imm_expr.X_add_number);
10068 imm_expr.X_add_number = 0;
10069 }
10070
bf12938e 10071 INSERT_OPERAND (VECBYTE, *ip, imm_expr.X_add_number);
60b63b72
RS
10072 imm_expr.X_op = O_absent;
10073 s = expr_end;
10074 continue;
10075
10076 case '%':
10077 my_getExpression (&imm_expr, s);
10078 check_absolute_expr (ip, &imm_expr);
10079
10080 if ((unsigned long) imm_expr.X_add_number
10081 > (unsigned long) OP_MASK_VECALIGN)
10082 {
10083 as_bad (_("bad byte vector index (%ld)"),
10084 (long) imm_expr.X_add_number);
10085 imm_expr.X_add_number = 0;
10086 }
10087
bf12938e 10088 INSERT_OPERAND (VECALIGN, *ip, imm_expr.X_add_number);
60b63b72
RS
10089 imm_expr.X_op = O_absent;
10090 s = expr_end;
10091 continue;
10092
252b5132
RH
10093 default:
10094 as_bad (_("bad char = '%c'\n"), *args);
10095 internalError ();
10096 }
10097 break;
10098 }
10099 /* Args don't match. */
10100 if (insn + 1 < &mips_opcodes[NUMOPCODES] &&
10101 !strcmp (insn->name, insn[1].name))
10102 {
10103 ++insn;
10104 s = argsStart;
268f6bed 10105 insn_error = _("illegal operands");
252b5132
RH
10106 continue;
10107 }
268f6bed 10108 if (save_c)
570de991 10109 *(--argsStart) = save_c;
252b5132
RH
10110 insn_error = _("illegal operands");
10111 return;
10112 }
10113}
10114
0499d65b
TS
10115#define SKIP_SPACE_TABS(S) { while (*(S) == ' ' || *(S) == '\t') ++(S); }
10116
252b5132
RH
10117/* This routine assembles an instruction into its binary format when
10118 assembling for the mips16. As a side effect, it sets one of the
10119 global variables imm_reloc or offset_reloc to the type of
10120 relocation to do if one of the operands is an address expression.
10121 It also sets mips16_small and mips16_ext if the user explicitly
10122 requested a small or extended instruction. */
10123
10124static void
17a2f251 10125mips16_ip (char *str, struct mips_cl_insn *ip)
252b5132
RH
10126{
10127 char *s;
10128 const char *args;
10129 struct mips_opcode *insn;
10130 char *argsstart;
10131 unsigned int regno;
10132 unsigned int lastregno = 0;
10133 char *s_reset;
d6f16593 10134 size_t i;
252b5132
RH
10135
10136 insn_error = NULL;
10137
b34976b6
AM
10138 mips16_small = FALSE;
10139 mips16_ext = FALSE;
252b5132 10140
3882b010 10141 for (s = str; ISLOWER (*s); ++s)
252b5132
RH
10142 ;
10143 switch (*s)
10144 {
10145 case '\0':
10146 break;
10147
10148 case ' ':
10149 *s++ = '\0';
10150 break;
10151
10152 case '.':
10153 if (s[1] == 't' && s[2] == ' ')
10154 {
10155 *s = '\0';
b34976b6 10156 mips16_small = TRUE;
252b5132
RH
10157 s += 3;
10158 break;
10159 }
10160 else if (s[1] == 'e' && s[2] == ' ')
10161 {
10162 *s = '\0';
b34976b6 10163 mips16_ext = TRUE;
252b5132
RH
10164 s += 3;
10165 break;
10166 }
10167 /* Fall through. */
10168 default:
10169 insn_error = _("unknown opcode");
10170 return;
10171 }
10172
10173 if (mips_opts.noautoextend && ! mips16_ext)
b34976b6 10174 mips16_small = TRUE;
252b5132
RH
10175
10176 if ((insn = (struct mips_opcode *) hash_find (mips16_op_hash, str)) == NULL)
10177 {
10178 insn_error = _("unrecognized opcode");
10179 return;
10180 }
10181
10182 argsstart = s;
10183 for (;;)
10184 {
9b3f89ee
TS
10185 bfd_boolean ok;
10186
9c2799c2 10187 gas_assert (strcmp (insn->name, str) == 0);
252b5132 10188
037b32b9 10189 ok = is_opcode_valid_16 (insn);
9b3f89ee
TS
10190 if (! ok)
10191 {
10192 if (insn + 1 < &mips16_opcodes[bfd_mips16_num_opcodes]
10193 && strcmp (insn->name, insn[1].name) == 0)
10194 {
10195 ++insn;
10196 continue;
10197 }
10198 else
10199 {
10200 if (!insn_error)
10201 {
10202 static char buf[100];
10203 sprintf (buf,
10204 _("opcode not supported on this processor: %s (%s)"),
10205 mips_cpu_info_from_arch (mips_opts.arch)->name,
10206 mips_cpu_info_from_isa (mips_opts.isa)->name);
10207 insn_error = buf;
10208 }
10209 return;
10210 }
10211 }
10212
1e915849 10213 create_insn (ip, insn);
252b5132 10214 imm_expr.X_op = O_absent;
f6688943
TS
10215 imm_reloc[0] = BFD_RELOC_UNUSED;
10216 imm_reloc[1] = BFD_RELOC_UNUSED;
10217 imm_reloc[2] = BFD_RELOC_UNUSED;
5f74bc13 10218 imm2_expr.X_op = O_absent;
252b5132 10219 offset_expr.X_op = O_absent;
f6688943
TS
10220 offset_reloc[0] = BFD_RELOC_UNUSED;
10221 offset_reloc[1] = BFD_RELOC_UNUSED;
10222 offset_reloc[2] = BFD_RELOC_UNUSED;
252b5132
RH
10223 for (args = insn->args; 1; ++args)
10224 {
10225 int c;
10226
10227 if (*s == ' ')
10228 ++s;
10229
10230 /* In this switch statement we call break if we did not find
10231 a match, continue if we did find a match, or return if we
10232 are done. */
10233
10234 c = *args;
10235 switch (c)
10236 {
10237 case '\0':
10238 if (*s == '\0')
10239 {
10240 /* Stuff the immediate value in now, if we can. */
10241 if (imm_expr.X_op == O_constant
f6688943 10242 && *imm_reloc > BFD_RELOC_UNUSED
738e5348
RS
10243 && *imm_reloc != BFD_RELOC_MIPS16_GOT16
10244 && *imm_reloc != BFD_RELOC_MIPS16_CALL16
252b5132
RH
10245 && insn->pinfo != INSN_MACRO)
10246 {
d6f16593
MR
10247 valueT tmp;
10248
10249 switch (*offset_reloc)
10250 {
10251 case BFD_RELOC_MIPS16_HI16_S:
10252 tmp = (imm_expr.X_add_number + 0x8000) >> 16;
10253 break;
10254
10255 case BFD_RELOC_MIPS16_HI16:
10256 tmp = imm_expr.X_add_number >> 16;
10257 break;
10258
10259 case BFD_RELOC_MIPS16_LO16:
10260 tmp = ((imm_expr.X_add_number + 0x8000) & 0xffff)
10261 - 0x8000;
10262 break;
10263
10264 case BFD_RELOC_UNUSED:
10265 tmp = imm_expr.X_add_number;
10266 break;
10267
10268 default:
10269 internalError ();
10270 }
10271 *offset_reloc = BFD_RELOC_UNUSED;
10272
c4e7957c 10273 mips16_immed (NULL, 0, *imm_reloc - BFD_RELOC_UNUSED,
d6f16593 10274 tmp, TRUE, mips16_small,
252b5132
RH
10275 mips16_ext, &ip->insn_opcode,
10276 &ip->use_extend, &ip->extend);
10277 imm_expr.X_op = O_absent;
f6688943 10278 *imm_reloc = BFD_RELOC_UNUSED;
252b5132
RH
10279 }
10280
10281 return;
10282 }
10283 break;
10284
10285 case ',':
10286 if (*s++ == c)
10287 continue;
10288 s--;
10289 switch (*++args)
10290 {
10291 case 'v':
bf12938e 10292 MIPS16_INSERT_OPERAND (RX, *ip, lastregno);
252b5132
RH
10293 continue;
10294 case 'w':
bf12938e 10295 MIPS16_INSERT_OPERAND (RY, *ip, lastregno);
252b5132
RH
10296 continue;
10297 }
10298 break;
10299
10300 case '(':
10301 case ')':
10302 if (*s++ == c)
10303 continue;
10304 break;
10305
10306 case 'v':
10307 case 'w':
10308 if (s[0] != '$')
10309 {
10310 if (c == 'v')
bf12938e 10311 MIPS16_INSERT_OPERAND (RX, *ip, lastregno);
252b5132 10312 else
bf12938e 10313 MIPS16_INSERT_OPERAND (RY, *ip, lastregno);
252b5132
RH
10314 ++args;
10315 continue;
10316 }
10317 /* Fall through. */
10318 case 'x':
10319 case 'y':
10320 case 'z':
10321 case 'Z':
10322 case '0':
10323 case 'S':
10324 case 'R':
10325 case 'X':
10326 case 'Y':
707bfff6
TS
10327 s_reset = s;
10328 if (!reg_lookup (&s, RTYPE_NUM | RTYPE_GP, &regno))
252b5132 10329 {
707bfff6 10330 if (c == 'v' || c == 'w')
85b51719 10331 {
707bfff6 10332 if (c == 'v')
a9e24354 10333 MIPS16_INSERT_OPERAND (RX, *ip, lastregno);
707bfff6 10334 else
a9e24354 10335 MIPS16_INSERT_OPERAND (RY, *ip, lastregno);
707bfff6
TS
10336 ++args;
10337 continue;
85b51719 10338 }
707bfff6 10339 break;
252b5132
RH
10340 }
10341
10342 if (*s == ' ')
10343 ++s;
10344 if (args[1] != *s)
10345 {
10346 if (c == 'v' || c == 'w')
10347 {
10348 regno = mips16_to_32_reg_map[lastregno];
10349 s = s_reset;
f9419b05 10350 ++args;
252b5132
RH
10351 }
10352 }
10353
10354 switch (c)
10355 {
10356 case 'x':
10357 case 'y':
10358 case 'z':
10359 case 'v':
10360 case 'w':
10361 case 'Z':
10362 regno = mips32_to_16_reg_map[regno];
10363 break;
10364
10365 case '0':
10366 if (regno != 0)
10367 regno = ILLEGAL_REG;
10368 break;
10369
10370 case 'S':
10371 if (regno != SP)
10372 regno = ILLEGAL_REG;
10373 break;
10374
10375 case 'R':
10376 if (regno != RA)
10377 regno = ILLEGAL_REG;
10378 break;
10379
10380 case 'X':
10381 case 'Y':
741fe287
MR
10382 if (regno == AT && mips_opts.at)
10383 {
10384 if (mips_opts.at == ATREG)
10385 as_warn (_("used $at without \".set noat\""));
10386 else
10387 as_warn (_("used $%u with \".set at=$%u\""),
10388 regno, mips_opts.at);
10389 }
252b5132
RH
10390 break;
10391
10392 default:
10393 internalError ();
10394 }
10395
10396 if (regno == ILLEGAL_REG)
10397 break;
10398
10399 switch (c)
10400 {
10401 case 'x':
10402 case 'v':
bf12938e 10403 MIPS16_INSERT_OPERAND (RX, *ip, regno);
252b5132
RH
10404 break;
10405 case 'y':
10406 case 'w':
bf12938e 10407 MIPS16_INSERT_OPERAND (RY, *ip, regno);
252b5132
RH
10408 break;
10409 case 'z':
bf12938e 10410 MIPS16_INSERT_OPERAND (RZ, *ip, regno);
252b5132
RH
10411 break;
10412 case 'Z':
bf12938e 10413 MIPS16_INSERT_OPERAND (MOVE32Z, *ip, regno);
252b5132
RH
10414 case '0':
10415 case 'S':
10416 case 'R':
10417 break;
10418 case 'X':
bf12938e 10419 MIPS16_INSERT_OPERAND (REGR32, *ip, regno);
252b5132
RH
10420 break;
10421 case 'Y':
10422 regno = ((regno & 7) << 2) | ((regno & 0x18) >> 3);
bf12938e 10423 MIPS16_INSERT_OPERAND (REG32R, *ip, regno);
252b5132
RH
10424 break;
10425 default:
10426 internalError ();
10427 }
10428
10429 lastregno = regno;
10430 continue;
10431
10432 case 'P':
10433 if (strncmp (s, "$pc", 3) == 0)
10434 {
10435 s += 3;
10436 continue;
10437 }
10438 break;
10439
252b5132
RH
10440 case '5':
10441 case 'H':
10442 case 'W':
10443 case 'D':
10444 case 'j':
252b5132
RH
10445 case 'V':
10446 case 'C':
10447 case 'U':
10448 case 'k':
10449 case 'K':
d6f16593
MR
10450 i = my_getSmallExpression (&imm_expr, imm_reloc, s);
10451 if (i > 0)
252b5132 10452 {
d6f16593 10453 if (imm_expr.X_op != O_constant)
252b5132 10454 {
b34976b6 10455 mips16_ext = TRUE;
b34976b6 10456 ip->use_extend = TRUE;
252b5132 10457 ip->extend = 0;
252b5132 10458 }
d6f16593
MR
10459 else
10460 {
10461 /* We need to relax this instruction. */
10462 *offset_reloc = *imm_reloc;
10463 *imm_reloc = (int) BFD_RELOC_UNUSED + c;
10464 }
10465 s = expr_end;
10466 continue;
252b5132 10467 }
d6f16593
MR
10468 *imm_reloc = BFD_RELOC_UNUSED;
10469 /* Fall through. */
10470 case '<':
10471 case '>':
10472 case '[':
10473 case ']':
10474 case '4':
10475 case '8':
10476 my_getExpression (&imm_expr, s);
252b5132
RH
10477 if (imm_expr.X_op == O_register)
10478 {
10479 /* What we thought was an expression turned out to
10480 be a register. */
10481
10482 if (s[0] == '(' && args[1] == '(')
10483 {
10484 /* It looks like the expression was omitted
10485 before a register indirection, which means
10486 that the expression is implicitly zero. We
10487 still set up imm_expr, so that we handle
10488 explicit extensions correctly. */
10489 imm_expr.X_op = O_constant;
10490 imm_expr.X_add_number = 0;
f6688943 10491 *imm_reloc = (int) BFD_RELOC_UNUSED + c;
252b5132
RH
10492 continue;
10493 }
10494
10495 break;
10496 }
10497
10498 /* We need to relax this instruction. */
f6688943 10499 *imm_reloc = (int) BFD_RELOC_UNUSED + c;
252b5132
RH
10500 s = expr_end;
10501 continue;
10502
10503 case 'p':
10504 case 'q':
10505 case 'A':
10506 case 'B':
10507 case 'E':
10508 /* We use offset_reloc rather than imm_reloc for the PC
10509 relative operands. This lets macros with both
10510 immediate and address operands work correctly. */
10511 my_getExpression (&offset_expr, s);
10512
10513 if (offset_expr.X_op == O_register)
10514 break;
10515
10516 /* We need to relax this instruction. */
f6688943 10517 *offset_reloc = (int) BFD_RELOC_UNUSED + c;
252b5132
RH
10518 s = expr_end;
10519 continue;
10520
10521 case '6': /* break code */
10522 my_getExpression (&imm_expr, s);
10523 check_absolute_expr (ip, &imm_expr);
10524 if ((unsigned long) imm_expr.X_add_number > 63)
bf12938e
RS
10525 as_warn (_("Invalid value for `%s' (%lu)"),
10526 ip->insn_mo->name,
10527 (unsigned long) imm_expr.X_add_number);
10528 MIPS16_INSERT_OPERAND (IMM6, *ip, imm_expr.X_add_number);
252b5132
RH
10529 imm_expr.X_op = O_absent;
10530 s = expr_end;
10531 continue;
10532
10533 case 'a': /* 26 bit address */
10534 my_getExpression (&offset_expr, s);
10535 s = expr_end;
f6688943 10536 *offset_reloc = BFD_RELOC_MIPS16_JMP;
252b5132
RH
10537 ip->insn_opcode <<= 16;
10538 continue;
10539
10540 case 'l': /* register list for entry macro */
10541 case 'L': /* register list for exit macro */
10542 {
10543 int mask;
10544
10545 if (c == 'l')
10546 mask = 0;
10547 else
10548 mask = 7 << 3;
10549 while (*s != '\0')
10550 {
707bfff6 10551 unsigned int freg, reg1, reg2;
252b5132
RH
10552
10553 while (*s == ' ' || *s == ',')
10554 ++s;
707bfff6 10555 if (reg_lookup (&s, RTYPE_GP | RTYPE_NUM, &reg1))
252b5132 10556 freg = 0;
707bfff6
TS
10557 else if (reg_lookup (&s, RTYPE_FPU, &reg1))
10558 freg = 1;
252b5132
RH
10559 else
10560 {
707bfff6
TS
10561 as_bad (_("can't parse register list"));
10562 break;
252b5132
RH
10563 }
10564 if (*s == ' ')
10565 ++s;
10566 if (*s != '-')
10567 reg2 = reg1;
10568 else
10569 {
10570 ++s;
707bfff6
TS
10571 if (!reg_lookup (&s, freg ? RTYPE_FPU
10572 : (RTYPE_GP | RTYPE_NUM), &reg2))
252b5132 10573 {
707bfff6
TS
10574 as_bad (_("invalid register list"));
10575 break;
252b5132
RH
10576 }
10577 }
10578 if (freg && reg1 == 0 && reg2 == 0 && c == 'L')
10579 {
10580 mask &= ~ (7 << 3);
10581 mask |= 5 << 3;
10582 }
10583 else if (freg && reg1 == 0 && reg2 == 1 && c == 'L')
10584 {
10585 mask &= ~ (7 << 3);
10586 mask |= 6 << 3;
10587 }
10588 else if (reg1 == 4 && reg2 >= 4 && reg2 <= 7 && c != 'L')
10589 mask |= (reg2 - 3) << 3;
10590 else if (reg1 == 16 && reg2 >= 16 && reg2 <= 17)
10591 mask |= (reg2 - 15) << 1;
f9419b05 10592 else if (reg1 == RA && reg2 == RA)
252b5132
RH
10593 mask |= 1;
10594 else
10595 {
10596 as_bad (_("invalid register list"));
10597 break;
10598 }
10599 }
10600 /* The mask is filled in in the opcode table for the
10601 benefit of the disassembler. We remove it before
10602 applying the actual mask. */
10603 ip->insn_opcode &= ~ ((7 << 3) << MIPS16OP_SH_IMM6);
10604 ip->insn_opcode |= mask << MIPS16OP_SH_IMM6;
10605 }
10606 continue;
10607
0499d65b
TS
10608 case 'm': /* Register list for save insn. */
10609 case 'M': /* Register list for restore insn. */
10610 {
10611 int opcode = 0;
10612 int framesz = 0, seen_framesz = 0;
91d6fa6a 10613 int nargs = 0, statics = 0, sregs = 0;
0499d65b
TS
10614
10615 while (*s != '\0')
10616 {
10617 unsigned int reg1, reg2;
10618
10619 SKIP_SPACE_TABS (s);
10620 while (*s == ',')
10621 ++s;
10622 SKIP_SPACE_TABS (s);
10623
10624 my_getExpression (&imm_expr, s);
10625 if (imm_expr.X_op == O_constant)
10626 {
10627 /* Handle the frame size. */
10628 if (seen_framesz)
10629 {
10630 as_bad (_("more than one frame size in list"));
10631 break;
10632 }
10633 seen_framesz = 1;
10634 framesz = imm_expr.X_add_number;
10635 imm_expr.X_op = O_absent;
10636 s = expr_end;
10637 continue;
10638 }
10639
707bfff6 10640 if (! reg_lookup (&s, RTYPE_GP | RTYPE_NUM, &reg1))
0499d65b
TS
10641 {
10642 as_bad (_("can't parse register list"));
10643 break;
10644 }
0499d65b 10645
707bfff6
TS
10646 while (*s == ' ')
10647 ++s;
10648
0499d65b
TS
10649 if (*s != '-')
10650 reg2 = reg1;
10651 else
10652 {
10653 ++s;
707bfff6
TS
10654 if (! reg_lookup (&s, RTYPE_GP | RTYPE_NUM, &reg2)
10655 || reg2 < reg1)
0499d65b
TS
10656 {
10657 as_bad (_("can't parse register list"));
10658 break;
10659 }
0499d65b
TS
10660 }
10661
10662 while (reg1 <= reg2)
10663 {
10664 if (reg1 >= 4 && reg1 <= 7)
10665 {
3a93f742 10666 if (!seen_framesz)
0499d65b 10667 /* args $a0-$a3 */
91d6fa6a 10668 nargs |= 1 << (reg1 - 4);
0499d65b
TS
10669 else
10670 /* statics $a0-$a3 */
10671 statics |= 1 << (reg1 - 4);
10672 }
10673 else if ((reg1 >= 16 && reg1 <= 23) || reg1 == 30)
10674 {
10675 /* $s0-$s8 */
10676 sregs |= 1 << ((reg1 == 30) ? 8 : (reg1 - 16));
10677 }
10678 else if (reg1 == 31)
10679 {
10680 /* Add $ra to insn. */
10681 opcode |= 0x40;
10682 }
10683 else
10684 {
10685 as_bad (_("unexpected register in list"));
10686 break;
10687 }
10688 if (++reg1 == 24)
10689 reg1 = 30;
10690 }
10691 }
10692
10693 /* Encode args/statics combination. */
91d6fa6a 10694 if (nargs & statics)
0499d65b 10695 as_bad (_("arg/static registers overlap"));
91d6fa6a 10696 else if (nargs == 0xf)
0499d65b
TS
10697 /* All $a0-$a3 are args. */
10698 opcode |= MIPS16_ALL_ARGS << 16;
10699 else if (statics == 0xf)
10700 /* All $a0-$a3 are statics. */
10701 opcode |= MIPS16_ALL_STATICS << 16;
10702 else
10703 {
10704 int narg = 0, nstat = 0;
10705
10706 /* Count arg registers. */
91d6fa6a 10707 while (nargs & 0x1)
0499d65b 10708 {
91d6fa6a 10709 nargs >>= 1;
0499d65b
TS
10710 narg++;
10711 }
91d6fa6a 10712 if (nargs != 0)
0499d65b
TS
10713 as_bad (_("invalid arg register list"));
10714
10715 /* Count static registers. */
10716 while (statics & 0x8)
10717 {
10718 statics = (statics << 1) & 0xf;
10719 nstat++;
10720 }
10721 if (statics != 0)
10722 as_bad (_("invalid static register list"));
10723
10724 /* Encode args/statics. */
10725 opcode |= ((narg << 2) | nstat) << 16;
10726 }
10727
10728 /* Encode $s0/$s1. */
10729 if (sregs & (1 << 0)) /* $s0 */
10730 opcode |= 0x20;
10731 if (sregs & (1 << 1)) /* $s1 */
10732 opcode |= 0x10;
10733 sregs >>= 2;
10734
10735 if (sregs != 0)
10736 {
10737 /* Count regs $s2-$s8. */
10738 int nsreg = 0;
10739 while (sregs & 1)
10740 {
10741 sregs >>= 1;
10742 nsreg++;
10743 }
10744 if (sregs != 0)
10745 as_bad (_("invalid static register list"));
10746 /* Encode $s2-$s8. */
10747 opcode |= nsreg << 24;
10748 }
10749
10750 /* Encode frame size. */
10751 if (!seen_framesz)
10752 as_bad (_("missing frame size"));
10753 else if ((framesz & 7) != 0 || framesz < 0
10754 || framesz > 0xff * 8)
10755 as_bad (_("invalid frame size"));
10756 else if (framesz != 128 || (opcode >> 16) != 0)
10757 {
10758 framesz /= 8;
10759 opcode |= (((framesz & 0xf0) << 16)
10760 | (framesz & 0x0f));
10761 }
10762
10763 /* Finally build the instruction. */
10764 if ((opcode >> 16) != 0 || framesz == 0)
10765 {
10766 ip->use_extend = TRUE;
10767 ip->extend = opcode >> 16;
10768 }
10769 ip->insn_opcode |= opcode & 0x7f;
10770 }
10771 continue;
10772
252b5132
RH
10773 case 'e': /* extend code */
10774 my_getExpression (&imm_expr, s);
10775 check_absolute_expr (ip, &imm_expr);
10776 if ((unsigned long) imm_expr.X_add_number > 0x7ff)
10777 {
10778 as_warn (_("Invalid value for `%s' (%lu)"),
10779 ip->insn_mo->name,
10780 (unsigned long) imm_expr.X_add_number);
10781 imm_expr.X_add_number &= 0x7ff;
10782 }
10783 ip->insn_opcode |= imm_expr.X_add_number;
10784 imm_expr.X_op = O_absent;
10785 s = expr_end;
10786 continue;
10787
10788 default:
10789 internalError ();
10790 }
10791 break;
10792 }
10793
10794 /* Args don't match. */
10795 if (insn + 1 < &mips16_opcodes[bfd_mips16_num_opcodes] &&
10796 strcmp (insn->name, insn[1].name) == 0)
10797 {
10798 ++insn;
10799 s = argsstart;
10800 continue;
10801 }
10802
10803 insn_error = _("illegal operands");
10804
10805 return;
10806 }
10807}
10808
10809/* This structure holds information we know about a mips16 immediate
10810 argument type. */
10811
e972090a
NC
10812struct mips16_immed_operand
10813{
252b5132
RH
10814 /* The type code used in the argument string in the opcode table. */
10815 int type;
10816 /* The number of bits in the short form of the opcode. */
10817 int nbits;
10818 /* The number of bits in the extended form of the opcode. */
10819 int extbits;
10820 /* The amount by which the short form is shifted when it is used;
10821 for example, the sw instruction has a shift count of 2. */
10822 int shift;
10823 /* The amount by which the short form is shifted when it is stored
10824 into the instruction code. */
10825 int op_shift;
10826 /* Non-zero if the short form is unsigned. */
10827 int unsp;
10828 /* Non-zero if the extended form is unsigned. */
10829 int extu;
10830 /* Non-zero if the value is PC relative. */
10831 int pcrel;
10832};
10833
10834/* The mips16 immediate operand types. */
10835
10836static const struct mips16_immed_operand mips16_immed_operands[] =
10837{
10838 { '<', 3, 5, 0, MIPS16OP_SH_RZ, 1, 1, 0 },
10839 { '>', 3, 5, 0, MIPS16OP_SH_RX, 1, 1, 0 },
10840 { '[', 3, 6, 0, MIPS16OP_SH_RZ, 1, 1, 0 },
10841 { ']', 3, 6, 0, MIPS16OP_SH_RX, 1, 1, 0 },
10842 { '4', 4, 15, 0, MIPS16OP_SH_IMM4, 0, 0, 0 },
10843 { '5', 5, 16, 0, MIPS16OP_SH_IMM5, 1, 0, 0 },
10844 { 'H', 5, 16, 1, MIPS16OP_SH_IMM5, 1, 0, 0 },
10845 { 'W', 5, 16, 2, MIPS16OP_SH_IMM5, 1, 0, 0 },
10846 { 'D', 5, 16, 3, MIPS16OP_SH_IMM5, 1, 0, 0 },
10847 { 'j', 5, 16, 0, MIPS16OP_SH_IMM5, 0, 0, 0 },
10848 { '8', 8, 16, 0, MIPS16OP_SH_IMM8, 1, 0, 0 },
10849 { 'V', 8, 16, 2, MIPS16OP_SH_IMM8, 1, 0, 0 },
10850 { 'C', 8, 16, 3, MIPS16OP_SH_IMM8, 1, 0, 0 },
10851 { 'U', 8, 16, 0, MIPS16OP_SH_IMM8, 1, 1, 0 },
10852 { 'k', 8, 16, 0, MIPS16OP_SH_IMM8, 0, 0, 0 },
10853 { 'K', 8, 16, 3, MIPS16OP_SH_IMM8, 0, 0, 0 },
10854 { 'p', 8, 16, 0, MIPS16OP_SH_IMM8, 0, 0, 1 },
10855 { 'q', 11, 16, 0, MIPS16OP_SH_IMM8, 0, 0, 1 },
10856 { 'A', 8, 16, 2, MIPS16OP_SH_IMM8, 1, 0, 1 },
10857 { 'B', 5, 16, 3, MIPS16OP_SH_IMM5, 1, 0, 1 },
10858 { 'E', 5, 16, 2, MIPS16OP_SH_IMM5, 1, 0, 1 }
10859};
10860
10861#define MIPS16_NUM_IMMED \
10862 (sizeof mips16_immed_operands / sizeof mips16_immed_operands[0])
10863
10864/* Handle a mips16 instruction with an immediate value. This or's the
10865 small immediate value into *INSN. It sets *USE_EXTEND to indicate
10866 whether an extended value is needed; if one is needed, it sets
10867 *EXTEND to the value. The argument type is TYPE. The value is VAL.
10868 If SMALL is true, an unextended opcode was explicitly requested.
10869 If EXT is true, an extended opcode was explicitly requested. If
10870 WARN is true, warn if EXT does not match reality. */
10871
10872static void
17a2f251
TS
10873mips16_immed (char *file, unsigned int line, int type, offsetT val,
10874 bfd_boolean warn, bfd_boolean small, bfd_boolean ext,
10875 unsigned long *insn, bfd_boolean *use_extend,
10876 unsigned short *extend)
252b5132 10877{
3994f87e 10878 const struct mips16_immed_operand *op;
252b5132 10879 int mintiny, maxtiny;
b34976b6 10880 bfd_boolean needext;
252b5132
RH
10881
10882 op = mips16_immed_operands;
10883 while (op->type != type)
10884 {
10885 ++op;
9c2799c2 10886 gas_assert (op < mips16_immed_operands + MIPS16_NUM_IMMED);
252b5132
RH
10887 }
10888
10889 if (op->unsp)
10890 {
10891 if (type == '<' || type == '>' || type == '[' || type == ']')
10892 {
10893 mintiny = 1;
10894 maxtiny = 1 << op->nbits;
10895 }
10896 else
10897 {
10898 mintiny = 0;
10899 maxtiny = (1 << op->nbits) - 1;
10900 }
10901 }
10902 else
10903 {
10904 mintiny = - (1 << (op->nbits - 1));
10905 maxtiny = (1 << (op->nbits - 1)) - 1;
10906 }
10907
10908 /* Branch offsets have an implicit 0 in the lowest bit. */
10909 if (type == 'p' || type == 'q')
10910 val /= 2;
10911
10912 if ((val & ((1 << op->shift) - 1)) != 0
10913 || val < (mintiny << op->shift)
10914 || val > (maxtiny << op->shift))
b34976b6 10915 needext = TRUE;
252b5132 10916 else
b34976b6 10917 needext = FALSE;
252b5132
RH
10918
10919 if (warn && ext && ! needext)
beae10d5
KH
10920 as_warn_where (file, line,
10921 _("extended operand requested but not required"));
252b5132
RH
10922 if (small && needext)
10923 as_bad_where (file, line, _("invalid unextended operand value"));
10924
10925 if (small || (! ext && ! needext))
10926 {
10927 int insnval;
10928
b34976b6 10929 *use_extend = FALSE;
252b5132
RH
10930 insnval = ((val >> op->shift) & ((1 << op->nbits) - 1));
10931 insnval <<= op->op_shift;
10932 *insn |= insnval;
10933 }
10934 else
10935 {
10936 long minext, maxext;
10937 int extval;
10938
10939 if (op->extu)
10940 {
10941 minext = 0;
10942 maxext = (1 << op->extbits) - 1;
10943 }
10944 else
10945 {
10946 minext = - (1 << (op->extbits - 1));
10947 maxext = (1 << (op->extbits - 1)) - 1;
10948 }
10949 if (val < minext || val > maxext)
10950 as_bad_where (file, line,
10951 _("operand value out of range for instruction"));
10952
b34976b6 10953 *use_extend = TRUE;
252b5132
RH
10954 if (op->extbits == 16)
10955 {
10956 extval = ((val >> 11) & 0x1f) | (val & 0x7e0);
10957 val &= 0x1f;
10958 }
10959 else if (op->extbits == 15)
10960 {
10961 extval = ((val >> 11) & 0xf) | (val & 0x7f0);
10962 val &= 0xf;
10963 }
10964 else
10965 {
10966 extval = ((val & 0x1f) << 6) | (val & 0x20);
10967 val = 0;
10968 }
10969
10970 *extend = (unsigned short) extval;
10971 *insn |= val;
10972 }
10973}
10974\f
d6f16593 10975struct percent_op_match
ad8d3bb3 10976{
5e0116d5
RS
10977 const char *str;
10978 bfd_reloc_code_real_type reloc;
d6f16593
MR
10979};
10980
10981static const struct percent_op_match mips_percent_op[] =
ad8d3bb3 10982{
5e0116d5 10983 {"%lo", BFD_RELOC_LO16},
ad8d3bb3 10984#ifdef OBJ_ELF
5e0116d5
RS
10985 {"%call_hi", BFD_RELOC_MIPS_CALL_HI16},
10986 {"%call_lo", BFD_RELOC_MIPS_CALL_LO16},
10987 {"%call16", BFD_RELOC_MIPS_CALL16},
10988 {"%got_disp", BFD_RELOC_MIPS_GOT_DISP},
10989 {"%got_page", BFD_RELOC_MIPS_GOT_PAGE},
10990 {"%got_ofst", BFD_RELOC_MIPS_GOT_OFST},
10991 {"%got_hi", BFD_RELOC_MIPS_GOT_HI16},
10992 {"%got_lo", BFD_RELOC_MIPS_GOT_LO16},
10993 {"%got", BFD_RELOC_MIPS_GOT16},
10994 {"%gp_rel", BFD_RELOC_GPREL16},
10995 {"%half", BFD_RELOC_16},
10996 {"%highest", BFD_RELOC_MIPS_HIGHEST},
10997 {"%higher", BFD_RELOC_MIPS_HIGHER},
10998 {"%neg", BFD_RELOC_MIPS_SUB},
3f98094e
DJ
10999 {"%tlsgd", BFD_RELOC_MIPS_TLS_GD},
11000 {"%tlsldm", BFD_RELOC_MIPS_TLS_LDM},
11001 {"%dtprel_hi", BFD_RELOC_MIPS_TLS_DTPREL_HI16},
11002 {"%dtprel_lo", BFD_RELOC_MIPS_TLS_DTPREL_LO16},
11003 {"%tprel_hi", BFD_RELOC_MIPS_TLS_TPREL_HI16},
11004 {"%tprel_lo", BFD_RELOC_MIPS_TLS_TPREL_LO16},
11005 {"%gottprel", BFD_RELOC_MIPS_TLS_GOTTPREL},
ad8d3bb3 11006#endif
5e0116d5 11007 {"%hi", BFD_RELOC_HI16_S}
ad8d3bb3
TS
11008};
11009
d6f16593
MR
11010static const struct percent_op_match mips16_percent_op[] =
11011{
11012 {"%lo", BFD_RELOC_MIPS16_LO16},
11013 {"%gprel", BFD_RELOC_MIPS16_GPREL},
738e5348
RS
11014 {"%got", BFD_RELOC_MIPS16_GOT16},
11015 {"%call16", BFD_RELOC_MIPS16_CALL16},
d6f16593
MR
11016 {"%hi", BFD_RELOC_MIPS16_HI16_S}
11017};
11018
252b5132 11019
5e0116d5
RS
11020/* Return true if *STR points to a relocation operator. When returning true,
11021 move *STR over the operator and store its relocation code in *RELOC.
11022 Leave both *STR and *RELOC alone when returning false. */
11023
11024static bfd_boolean
17a2f251 11025parse_relocation (char **str, bfd_reloc_code_real_type *reloc)
252b5132 11026{
d6f16593
MR
11027 const struct percent_op_match *percent_op;
11028 size_t limit, i;
11029
11030 if (mips_opts.mips16)
11031 {
11032 percent_op = mips16_percent_op;
11033 limit = ARRAY_SIZE (mips16_percent_op);
11034 }
11035 else
11036 {
11037 percent_op = mips_percent_op;
11038 limit = ARRAY_SIZE (mips_percent_op);
11039 }
76b3015f 11040
d6f16593 11041 for (i = 0; i < limit; i++)
5e0116d5 11042 if (strncasecmp (*str, percent_op[i].str, strlen (percent_op[i].str)) == 0)
394f9b3a 11043 {
3f98094e
DJ
11044 int len = strlen (percent_op[i].str);
11045
11046 if (!ISSPACE ((*str)[len]) && (*str)[len] != '(')
11047 continue;
11048
5e0116d5
RS
11049 *str += strlen (percent_op[i].str);
11050 *reloc = percent_op[i].reloc;
394f9b3a 11051
5e0116d5
RS
11052 /* Check whether the output BFD supports this relocation.
11053 If not, issue an error and fall back on something safe. */
11054 if (!bfd_reloc_type_lookup (stdoutput, percent_op[i].reloc))
394f9b3a 11055 {
20203fb9 11056 as_bad (_("relocation %s isn't supported by the current ABI"),
5e0116d5 11057 percent_op[i].str);
01a3f561 11058 *reloc = BFD_RELOC_UNUSED;
394f9b3a 11059 }
5e0116d5 11060 return TRUE;
394f9b3a 11061 }
5e0116d5 11062 return FALSE;
394f9b3a 11063}
ad8d3bb3 11064
ad8d3bb3 11065
5e0116d5
RS
11066/* Parse string STR as a 16-bit relocatable operand. Store the
11067 expression in *EP and the relocations in the array starting
11068 at RELOC. Return the number of relocation operators used.
ad8d3bb3 11069
01a3f561 11070 On exit, EXPR_END points to the first character after the expression. */
ad8d3bb3 11071
5e0116d5 11072static size_t
17a2f251
TS
11073my_getSmallExpression (expressionS *ep, bfd_reloc_code_real_type *reloc,
11074 char *str)
ad8d3bb3 11075{
5e0116d5
RS
11076 bfd_reloc_code_real_type reversed_reloc[3];
11077 size_t reloc_index, i;
09b8f35a
RS
11078 int crux_depth, str_depth;
11079 char *crux;
5e0116d5
RS
11080
11081 /* Search for the start of the main expression, recoding relocations
09b8f35a
RS
11082 in REVERSED_RELOC. End the loop with CRUX pointing to the start
11083 of the main expression and with CRUX_DEPTH containing the number
11084 of open brackets at that point. */
11085 reloc_index = -1;
11086 str_depth = 0;
11087 do
fb1b3232 11088 {
09b8f35a
RS
11089 reloc_index++;
11090 crux = str;
11091 crux_depth = str_depth;
11092
11093 /* Skip over whitespace and brackets, keeping count of the number
11094 of brackets. */
11095 while (*str == ' ' || *str == '\t' || *str == '(')
11096 if (*str++ == '(')
11097 str_depth++;
5e0116d5 11098 }
09b8f35a
RS
11099 while (*str == '%'
11100 && reloc_index < (HAVE_NEWABI ? 3 : 1)
11101 && parse_relocation (&str, &reversed_reloc[reloc_index]));
ad8d3bb3 11102
09b8f35a 11103 my_getExpression (ep, crux);
5e0116d5 11104 str = expr_end;
394f9b3a 11105
5e0116d5 11106 /* Match every open bracket. */
09b8f35a 11107 while (crux_depth > 0 && (*str == ')' || *str == ' ' || *str == '\t'))
5e0116d5 11108 if (*str++ == ')')
09b8f35a 11109 crux_depth--;
394f9b3a 11110
09b8f35a 11111 if (crux_depth > 0)
20203fb9 11112 as_bad (_("unclosed '('"));
394f9b3a 11113
5e0116d5 11114 expr_end = str;
252b5132 11115
01a3f561 11116 if (reloc_index != 0)
64bdfcaf
RS
11117 {
11118 prev_reloc_op_frag = frag_now;
11119 for (i = 0; i < reloc_index; i++)
11120 reloc[i] = reversed_reloc[reloc_index - 1 - i];
11121 }
fb1b3232 11122
5e0116d5 11123 return reloc_index;
252b5132
RH
11124}
11125
11126static void
17a2f251 11127my_getExpression (expressionS *ep, char *str)
252b5132
RH
11128{
11129 char *save_in;
98aa84af 11130 valueT val;
252b5132
RH
11131
11132 save_in = input_line_pointer;
11133 input_line_pointer = str;
11134 expression (ep);
11135 expr_end = input_line_pointer;
11136 input_line_pointer = save_in;
11137
11138 /* If we are in mips16 mode, and this is an expression based on `.',
11139 then we bump the value of the symbol by 1 since that is how other
11140 text symbols are handled. We don't bother to handle complex
11141 expressions, just `.' plus or minus a constant. */
11142 if (mips_opts.mips16
11143 && ep->X_op == O_symbol
11144 && strcmp (S_GET_NAME (ep->X_add_symbol), FAKE_LABEL_NAME) == 0
11145 && S_GET_SEGMENT (ep->X_add_symbol) == now_seg
49309057
ILT
11146 && symbol_get_frag (ep->X_add_symbol) == frag_now
11147 && symbol_constant_p (ep->X_add_symbol)
98aa84af
AM
11148 && (val = S_GET_VALUE (ep->X_add_symbol)) == frag_now_fix ())
11149 S_SET_VALUE (ep->X_add_symbol, val + 1);
252b5132
RH
11150}
11151
252b5132 11152char *
17a2f251 11153md_atof (int type, char *litP, int *sizeP)
252b5132 11154{
499ac353 11155 return ieee_md_atof (type, litP, sizeP, target_big_endian);
252b5132
RH
11156}
11157
11158void
17a2f251 11159md_number_to_chars (char *buf, valueT val, int n)
252b5132
RH
11160{
11161 if (target_big_endian)
11162 number_to_chars_bigendian (buf, val, n);
11163 else
11164 number_to_chars_littleendian (buf, val, n);
11165}
11166\f
ae948b86 11167#ifdef OBJ_ELF
e013f690
TS
11168static int support_64bit_objects(void)
11169{
11170 const char **list, **l;
aa3d8fdf 11171 int yes;
e013f690
TS
11172
11173 list = bfd_target_list ();
11174 for (l = list; *l != NULL; l++)
11175#ifdef TE_TMIPS
11176 /* This is traditional mips */
11177 if (strcmp (*l, "elf64-tradbigmips") == 0
11178 || strcmp (*l, "elf64-tradlittlemips") == 0)
11179#else
11180 if (strcmp (*l, "elf64-bigmips") == 0
11181 || strcmp (*l, "elf64-littlemips") == 0)
11182#endif
11183 break;
aa3d8fdf 11184 yes = (*l != NULL);
e013f690 11185 free (list);
aa3d8fdf 11186 return yes;
e013f690 11187}
ae948b86 11188#endif /* OBJ_ELF */
e013f690 11189
78849248 11190const char *md_shortopts = "O::g::G:";
252b5132 11191
23fce1e3
NC
11192enum options
11193 {
11194 OPTION_MARCH = OPTION_MD_BASE,
11195 OPTION_MTUNE,
11196 OPTION_MIPS1,
11197 OPTION_MIPS2,
11198 OPTION_MIPS3,
11199 OPTION_MIPS4,
11200 OPTION_MIPS5,
11201 OPTION_MIPS32,
11202 OPTION_MIPS64,
11203 OPTION_MIPS32R2,
11204 OPTION_MIPS64R2,
11205 OPTION_MIPS16,
11206 OPTION_NO_MIPS16,
11207 OPTION_MIPS3D,
11208 OPTION_NO_MIPS3D,
11209 OPTION_MDMX,
11210 OPTION_NO_MDMX,
11211 OPTION_DSP,
11212 OPTION_NO_DSP,
11213 OPTION_MT,
11214 OPTION_NO_MT,
11215 OPTION_SMARTMIPS,
11216 OPTION_NO_SMARTMIPS,
11217 OPTION_DSPR2,
11218 OPTION_NO_DSPR2,
11219 OPTION_COMPAT_ARCH_BASE,
11220 OPTION_M4650,
11221 OPTION_NO_M4650,
11222 OPTION_M4010,
11223 OPTION_NO_M4010,
11224 OPTION_M4100,
11225 OPTION_NO_M4100,
11226 OPTION_M3900,
11227 OPTION_NO_M3900,
11228 OPTION_M7000_HILO_FIX,
6a32d874
CM
11229 OPTION_MNO_7000_HILO_FIX,
11230 OPTION_FIX_24K,
11231 OPTION_NO_FIX_24K,
c67a084a
NC
11232 OPTION_FIX_LOONGSON2F_JUMP,
11233 OPTION_NO_FIX_LOONGSON2F_JUMP,
11234 OPTION_FIX_LOONGSON2F_NOP,
11235 OPTION_NO_FIX_LOONGSON2F_NOP,
23fce1e3
NC
11236 OPTION_FIX_VR4120,
11237 OPTION_NO_FIX_VR4120,
11238 OPTION_FIX_VR4130,
11239 OPTION_NO_FIX_VR4130,
d954098f
DD
11240 OPTION_FIX_CN63XXP1,
11241 OPTION_NO_FIX_CN63XXP1,
23fce1e3
NC
11242 OPTION_TRAP,
11243 OPTION_BREAK,
11244 OPTION_EB,
11245 OPTION_EL,
11246 OPTION_FP32,
11247 OPTION_GP32,
11248 OPTION_CONSTRUCT_FLOATS,
11249 OPTION_NO_CONSTRUCT_FLOATS,
11250 OPTION_FP64,
11251 OPTION_GP64,
11252 OPTION_RELAX_BRANCH,
11253 OPTION_NO_RELAX_BRANCH,
11254 OPTION_MSHARED,
11255 OPTION_MNO_SHARED,
11256 OPTION_MSYM32,
11257 OPTION_MNO_SYM32,
11258 OPTION_SOFT_FLOAT,
11259 OPTION_HARD_FLOAT,
11260 OPTION_SINGLE_FLOAT,
11261 OPTION_DOUBLE_FLOAT,
11262 OPTION_32,
11263#ifdef OBJ_ELF
11264 OPTION_CALL_SHARED,
11265 OPTION_CALL_NONPIC,
11266 OPTION_NON_SHARED,
11267 OPTION_XGOT,
11268 OPTION_MABI,
11269 OPTION_N32,
11270 OPTION_64,
11271 OPTION_MDEBUG,
11272 OPTION_NO_MDEBUG,
11273 OPTION_PDR,
11274 OPTION_NO_PDR,
11275 OPTION_MVXWORKS_PIC,
11276#endif /* OBJ_ELF */
11277 OPTION_END_OF_ENUM
11278 };
11279
e972090a
NC
11280struct option md_longopts[] =
11281{
f9b4148d 11282 /* Options which specify architecture. */
f9b4148d 11283 {"march", required_argument, NULL, OPTION_MARCH},
f9b4148d 11284 {"mtune", required_argument, NULL, OPTION_MTUNE},
252b5132
RH
11285 {"mips0", no_argument, NULL, OPTION_MIPS1},
11286 {"mips1", no_argument, NULL, OPTION_MIPS1},
252b5132 11287 {"mips2", no_argument, NULL, OPTION_MIPS2},
252b5132 11288 {"mips3", no_argument, NULL, OPTION_MIPS3},
252b5132 11289 {"mips4", no_argument, NULL, OPTION_MIPS4},
ae948b86 11290 {"mips5", no_argument, NULL, OPTION_MIPS5},
ae948b86 11291 {"mips32", no_argument, NULL, OPTION_MIPS32},
ae948b86 11292 {"mips64", no_argument, NULL, OPTION_MIPS64},
f9b4148d 11293 {"mips32r2", no_argument, NULL, OPTION_MIPS32R2},
5f74bc13 11294 {"mips64r2", no_argument, NULL, OPTION_MIPS64R2},
f9b4148d
CD
11295
11296 /* Options which specify Application Specific Extensions (ASEs). */
f9b4148d 11297 {"mips16", no_argument, NULL, OPTION_MIPS16},
f9b4148d 11298 {"no-mips16", no_argument, NULL, OPTION_NO_MIPS16},
f9b4148d 11299 {"mips3d", no_argument, NULL, OPTION_MIPS3D},
f9b4148d 11300 {"no-mips3d", no_argument, NULL, OPTION_NO_MIPS3D},
f9b4148d 11301 {"mdmx", no_argument, NULL, OPTION_MDMX},
f9b4148d 11302 {"no-mdmx", no_argument, NULL, OPTION_NO_MDMX},
74cd071d 11303 {"mdsp", no_argument, NULL, OPTION_DSP},
74cd071d 11304 {"mno-dsp", no_argument, NULL, OPTION_NO_DSP},
ef2e4d86 11305 {"mmt", no_argument, NULL, OPTION_MT},
ef2e4d86 11306 {"mno-mt", no_argument, NULL, OPTION_NO_MT},
e16bfa71 11307 {"msmartmips", no_argument, NULL, OPTION_SMARTMIPS},
e16bfa71 11308 {"mno-smartmips", no_argument, NULL, OPTION_NO_SMARTMIPS},
8b082fb1 11309 {"mdspr2", no_argument, NULL, OPTION_DSPR2},
8b082fb1 11310 {"mno-dspr2", no_argument, NULL, OPTION_NO_DSPR2},
f9b4148d
CD
11311
11312 /* Old-style architecture options. Don't add more of these. */
f9b4148d 11313 {"m4650", no_argument, NULL, OPTION_M4650},
f9b4148d 11314 {"no-m4650", no_argument, NULL, OPTION_NO_M4650},
f9b4148d 11315 {"m4010", no_argument, NULL, OPTION_M4010},
f9b4148d 11316 {"no-m4010", no_argument, NULL, OPTION_NO_M4010},
f9b4148d 11317 {"m4100", no_argument, NULL, OPTION_M4100},
f9b4148d 11318 {"no-m4100", no_argument, NULL, OPTION_NO_M4100},
f9b4148d 11319 {"m3900", no_argument, NULL, OPTION_M3900},
f9b4148d
CD
11320 {"no-m3900", no_argument, NULL, OPTION_NO_M3900},
11321
11322 /* Options which enable bug fixes. */
f9b4148d 11323 {"mfix7000", no_argument, NULL, OPTION_M7000_HILO_FIX},
f9b4148d
CD
11324 {"no-fix-7000", no_argument, NULL, OPTION_MNO_7000_HILO_FIX},
11325 {"mno-fix7000", no_argument, NULL, OPTION_MNO_7000_HILO_FIX},
c67a084a
NC
11326 {"mfix-loongson2f-jump", no_argument, NULL, OPTION_FIX_LOONGSON2F_JUMP},
11327 {"mno-fix-loongson2f-jump", no_argument, NULL, OPTION_NO_FIX_LOONGSON2F_JUMP},
11328 {"mfix-loongson2f-nop", no_argument, NULL, OPTION_FIX_LOONGSON2F_NOP},
11329 {"mno-fix-loongson2f-nop", no_argument, NULL, OPTION_NO_FIX_LOONGSON2F_NOP},
d766e8ec
RS
11330 {"mfix-vr4120", no_argument, NULL, OPTION_FIX_VR4120},
11331 {"mno-fix-vr4120", no_argument, NULL, OPTION_NO_FIX_VR4120},
7d8e00cf
RS
11332 {"mfix-vr4130", no_argument, NULL, OPTION_FIX_VR4130},
11333 {"mno-fix-vr4130", no_argument, NULL, OPTION_NO_FIX_VR4130},
6a32d874
CM
11334 {"mfix-24k", no_argument, NULL, OPTION_FIX_24K},
11335 {"mno-fix-24k", no_argument, NULL, OPTION_NO_FIX_24K},
d954098f
DD
11336 {"mfix-cn63xxp1", no_argument, NULL, OPTION_FIX_CN63XXP1},
11337 {"mno-fix-cn63xxp1", no_argument, NULL, OPTION_NO_FIX_CN63XXP1},
f9b4148d
CD
11338
11339 /* Miscellaneous options. */
252b5132
RH
11340 {"trap", no_argument, NULL, OPTION_TRAP},
11341 {"no-break", no_argument, NULL, OPTION_TRAP},
252b5132
RH
11342 {"break", no_argument, NULL, OPTION_BREAK},
11343 {"no-trap", no_argument, NULL, OPTION_BREAK},
252b5132 11344 {"EB", no_argument, NULL, OPTION_EB},
252b5132 11345 {"EL", no_argument, NULL, OPTION_EL},
ae948b86 11346 {"mfp32", no_argument, NULL, OPTION_FP32},
c97ef257 11347 {"mgp32", no_argument, NULL, OPTION_GP32},
119d663a 11348 {"construct-floats", no_argument, NULL, OPTION_CONSTRUCT_FLOATS},
119d663a 11349 {"no-construct-floats", no_argument, NULL, OPTION_NO_CONSTRUCT_FLOATS},
316f5878 11350 {"mfp64", no_argument, NULL, OPTION_FP64},
ae948b86 11351 {"mgp64", no_argument, NULL, OPTION_GP64},
4a6a3df4
AO
11352 {"relax-branch", no_argument, NULL, OPTION_RELAX_BRANCH},
11353 {"no-relax-branch", no_argument, NULL, OPTION_NO_RELAX_BRANCH},
aa6975fb
ILT
11354 {"mshared", no_argument, NULL, OPTION_MSHARED},
11355 {"mno-shared", no_argument, NULL, OPTION_MNO_SHARED},
aed1a261
RS
11356 {"msym32", no_argument, NULL, OPTION_MSYM32},
11357 {"mno-sym32", no_argument, NULL, OPTION_MNO_SYM32},
037b32b9
AN
11358 {"msoft-float", no_argument, NULL, OPTION_SOFT_FLOAT},
11359 {"mhard-float", no_argument, NULL, OPTION_HARD_FLOAT},
037b32b9
AN
11360 {"msingle-float", no_argument, NULL, OPTION_SINGLE_FLOAT},
11361 {"mdouble-float", no_argument, NULL, OPTION_DOUBLE_FLOAT},
23fce1e3
NC
11362
11363 /* Strictly speaking this next option is ELF specific,
11364 but we allow it for other ports as well in order to
11365 make testing easier. */
11366 {"32", no_argument, NULL, OPTION_32},
037b32b9 11367
f9b4148d 11368 /* ELF-specific options. */
156c2f8b 11369#ifdef OBJ_ELF
156c2f8b
NC
11370 {"KPIC", no_argument, NULL, OPTION_CALL_SHARED},
11371 {"call_shared", no_argument, NULL, OPTION_CALL_SHARED},
861fb55a 11372 {"call_nonpic", no_argument, NULL, OPTION_CALL_NONPIC},
156c2f8b
NC
11373 {"non_shared", no_argument, NULL, OPTION_NON_SHARED},
11374 {"xgot", no_argument, NULL, OPTION_XGOT},
ae948b86 11375 {"mabi", required_argument, NULL, OPTION_MABI},
e013f690 11376 {"n32", no_argument, NULL, OPTION_N32},
156c2f8b 11377 {"64", no_argument, NULL, OPTION_64},
ecb4347a 11378 {"mdebug", no_argument, NULL, OPTION_MDEBUG},
ecb4347a 11379 {"no-mdebug", no_argument, NULL, OPTION_NO_MDEBUG},
dcd410fe 11380 {"mpdr", no_argument, NULL, OPTION_PDR},
dcd410fe 11381 {"mno-pdr", no_argument, NULL, OPTION_NO_PDR},
0a44bf69 11382 {"mvxworks-pic", no_argument, NULL, OPTION_MVXWORKS_PIC},
ae948b86 11383#endif /* OBJ_ELF */
f9b4148d 11384
252b5132
RH
11385 {NULL, no_argument, NULL, 0}
11386};
156c2f8b 11387size_t md_longopts_size = sizeof (md_longopts);
252b5132 11388
316f5878
RS
11389/* Set STRING_PTR (either &mips_arch_string or &mips_tune_string) to
11390 NEW_VALUE. Warn if another value was already specified. Note:
11391 we have to defer parsing the -march and -mtune arguments in order
11392 to handle 'from-abi' correctly, since the ABI might be specified
11393 in a later argument. */
11394
11395static void
17a2f251 11396mips_set_option_string (const char **string_ptr, const char *new_value)
316f5878
RS
11397{
11398 if (*string_ptr != 0 && strcasecmp (*string_ptr, new_value) != 0)
11399 as_warn (_("A different %s was already specified, is now %s"),
11400 string_ptr == &mips_arch_string ? "-march" : "-mtune",
11401 new_value);
11402
11403 *string_ptr = new_value;
11404}
11405
252b5132 11406int
17a2f251 11407md_parse_option (int c, char *arg)
252b5132
RH
11408{
11409 switch (c)
11410 {
119d663a
NC
11411 case OPTION_CONSTRUCT_FLOATS:
11412 mips_disable_float_construction = 0;
11413 break;
bdaaa2e1 11414
119d663a
NC
11415 case OPTION_NO_CONSTRUCT_FLOATS:
11416 mips_disable_float_construction = 1;
11417 break;
bdaaa2e1 11418
252b5132
RH
11419 case OPTION_TRAP:
11420 mips_trap = 1;
11421 break;
11422
11423 case OPTION_BREAK:
11424 mips_trap = 0;
11425 break;
11426
11427 case OPTION_EB:
11428 target_big_endian = 1;
11429 break;
11430
11431 case OPTION_EL:
11432 target_big_endian = 0;
11433 break;
11434
11435 case 'O':
4ffff32f
TS
11436 if (arg == NULL)
11437 mips_optimize = 1;
11438 else if (arg[0] == '0')
11439 mips_optimize = 0;
11440 else if (arg[0] == '1')
252b5132
RH
11441 mips_optimize = 1;
11442 else
11443 mips_optimize = 2;
11444 break;
11445
11446 case 'g':
11447 if (arg == NULL)
11448 mips_debug = 2;
11449 else
11450 mips_debug = atoi (arg);
252b5132
RH
11451 break;
11452
11453 case OPTION_MIPS1:
316f5878 11454 file_mips_isa = ISA_MIPS1;
252b5132
RH
11455 break;
11456
11457 case OPTION_MIPS2:
316f5878 11458 file_mips_isa = ISA_MIPS2;
252b5132
RH
11459 break;
11460
11461 case OPTION_MIPS3:
316f5878 11462 file_mips_isa = ISA_MIPS3;
252b5132
RH
11463 break;
11464
11465 case OPTION_MIPS4:
316f5878 11466 file_mips_isa = ISA_MIPS4;
e7af610e
NC
11467 break;
11468
84ea6cf2 11469 case OPTION_MIPS5:
316f5878 11470 file_mips_isa = ISA_MIPS5;
84ea6cf2
NC
11471 break;
11472
e7af610e 11473 case OPTION_MIPS32:
316f5878 11474 file_mips_isa = ISA_MIPS32;
252b5132
RH
11475 break;
11476
af7ee8bf
CD
11477 case OPTION_MIPS32R2:
11478 file_mips_isa = ISA_MIPS32R2;
11479 break;
11480
5f74bc13
CD
11481 case OPTION_MIPS64R2:
11482 file_mips_isa = ISA_MIPS64R2;
11483 break;
11484
84ea6cf2 11485 case OPTION_MIPS64:
316f5878 11486 file_mips_isa = ISA_MIPS64;
84ea6cf2
NC
11487 break;
11488
ec68c924 11489 case OPTION_MTUNE:
316f5878
RS
11490 mips_set_option_string (&mips_tune_string, arg);
11491 break;
ec68c924 11492
316f5878
RS
11493 case OPTION_MARCH:
11494 mips_set_option_string (&mips_arch_string, arg);
252b5132
RH
11495 break;
11496
11497 case OPTION_M4650:
316f5878
RS
11498 mips_set_option_string (&mips_arch_string, "4650");
11499 mips_set_option_string (&mips_tune_string, "4650");
252b5132
RH
11500 break;
11501
11502 case OPTION_NO_M4650:
11503 break;
11504
11505 case OPTION_M4010:
316f5878
RS
11506 mips_set_option_string (&mips_arch_string, "4010");
11507 mips_set_option_string (&mips_tune_string, "4010");
252b5132
RH
11508 break;
11509
11510 case OPTION_NO_M4010:
11511 break;
11512
11513 case OPTION_M4100:
316f5878
RS
11514 mips_set_option_string (&mips_arch_string, "4100");
11515 mips_set_option_string (&mips_tune_string, "4100");
252b5132
RH
11516 break;
11517
11518 case OPTION_NO_M4100:
11519 break;
11520
252b5132 11521 case OPTION_M3900:
316f5878
RS
11522 mips_set_option_string (&mips_arch_string, "3900");
11523 mips_set_option_string (&mips_tune_string, "3900");
252b5132 11524 break;
bdaaa2e1 11525
252b5132
RH
11526 case OPTION_NO_M3900:
11527 break;
11528
deec1734
CD
11529 case OPTION_MDMX:
11530 mips_opts.ase_mdmx = 1;
11531 break;
11532
11533 case OPTION_NO_MDMX:
11534 mips_opts.ase_mdmx = 0;
11535 break;
11536
74cd071d
CF
11537 case OPTION_DSP:
11538 mips_opts.ase_dsp = 1;
8b082fb1 11539 mips_opts.ase_dspr2 = 0;
74cd071d
CF
11540 break;
11541
11542 case OPTION_NO_DSP:
8b082fb1
TS
11543 mips_opts.ase_dsp = 0;
11544 mips_opts.ase_dspr2 = 0;
11545 break;
11546
11547 case OPTION_DSPR2:
11548 mips_opts.ase_dspr2 = 1;
11549 mips_opts.ase_dsp = 1;
11550 break;
11551
11552 case OPTION_NO_DSPR2:
11553 mips_opts.ase_dspr2 = 0;
74cd071d
CF
11554 mips_opts.ase_dsp = 0;
11555 break;
11556
ef2e4d86
CF
11557 case OPTION_MT:
11558 mips_opts.ase_mt = 1;
11559 break;
11560
11561 case OPTION_NO_MT:
11562 mips_opts.ase_mt = 0;
11563 break;
11564
252b5132
RH
11565 case OPTION_MIPS16:
11566 mips_opts.mips16 = 1;
7d10b47d 11567 mips_no_prev_insn ();
252b5132
RH
11568 break;
11569
11570 case OPTION_NO_MIPS16:
11571 mips_opts.mips16 = 0;
7d10b47d 11572 mips_no_prev_insn ();
252b5132
RH
11573 break;
11574
1f25f5d3
CD
11575 case OPTION_MIPS3D:
11576 mips_opts.ase_mips3d = 1;
11577 break;
11578
11579 case OPTION_NO_MIPS3D:
11580 mips_opts.ase_mips3d = 0;
11581 break;
11582
e16bfa71
TS
11583 case OPTION_SMARTMIPS:
11584 mips_opts.ase_smartmips = 1;
11585 break;
11586
11587 case OPTION_NO_SMARTMIPS:
11588 mips_opts.ase_smartmips = 0;
11589 break;
11590
6a32d874
CM
11591 case OPTION_FIX_24K:
11592 mips_fix_24k = 1;
11593 break;
11594
11595 case OPTION_NO_FIX_24K:
11596 mips_fix_24k = 0;
11597 break;
11598
c67a084a
NC
11599 case OPTION_FIX_LOONGSON2F_JUMP:
11600 mips_fix_loongson2f_jump = TRUE;
11601 break;
11602
11603 case OPTION_NO_FIX_LOONGSON2F_JUMP:
11604 mips_fix_loongson2f_jump = FALSE;
11605 break;
11606
11607 case OPTION_FIX_LOONGSON2F_NOP:
11608 mips_fix_loongson2f_nop = TRUE;
11609 break;
11610
11611 case OPTION_NO_FIX_LOONGSON2F_NOP:
11612 mips_fix_loongson2f_nop = FALSE;
11613 break;
11614
d766e8ec
RS
11615 case OPTION_FIX_VR4120:
11616 mips_fix_vr4120 = 1;
60b63b72
RS
11617 break;
11618
d766e8ec
RS
11619 case OPTION_NO_FIX_VR4120:
11620 mips_fix_vr4120 = 0;
60b63b72
RS
11621 break;
11622
7d8e00cf
RS
11623 case OPTION_FIX_VR4130:
11624 mips_fix_vr4130 = 1;
11625 break;
11626
11627 case OPTION_NO_FIX_VR4130:
11628 mips_fix_vr4130 = 0;
11629 break;
11630
d954098f
DD
11631 case OPTION_FIX_CN63XXP1:
11632 mips_fix_cn63xxp1 = TRUE;
11633 break;
11634
11635 case OPTION_NO_FIX_CN63XXP1:
11636 mips_fix_cn63xxp1 = FALSE;
11637 break;
11638
4a6a3df4
AO
11639 case OPTION_RELAX_BRANCH:
11640 mips_relax_branch = 1;
11641 break;
11642
11643 case OPTION_NO_RELAX_BRANCH:
11644 mips_relax_branch = 0;
11645 break;
11646
aa6975fb
ILT
11647 case OPTION_MSHARED:
11648 mips_in_shared = TRUE;
11649 break;
11650
11651 case OPTION_MNO_SHARED:
11652 mips_in_shared = FALSE;
11653 break;
11654
aed1a261
RS
11655 case OPTION_MSYM32:
11656 mips_opts.sym32 = TRUE;
11657 break;
11658
11659 case OPTION_MNO_SYM32:
11660 mips_opts.sym32 = FALSE;
11661 break;
11662
0f074f60 11663#ifdef OBJ_ELF
252b5132
RH
11664 /* When generating ELF code, we permit -KPIC and -call_shared to
11665 select SVR4_PIC, and -non_shared to select no PIC. This is
11666 intended to be compatible with Irix 5. */
11667 case OPTION_CALL_SHARED:
f43abd2b 11668 if (!IS_ELF)
252b5132
RH
11669 {
11670 as_bad (_("-call_shared is supported only for ELF format"));
11671 return 0;
11672 }
11673 mips_pic = SVR4_PIC;
143d77c5 11674 mips_abicalls = TRUE;
252b5132
RH
11675 break;
11676
861fb55a
DJ
11677 case OPTION_CALL_NONPIC:
11678 if (!IS_ELF)
11679 {
11680 as_bad (_("-call_nonpic is supported only for ELF format"));
11681 return 0;
11682 }
11683 mips_pic = NO_PIC;
11684 mips_abicalls = TRUE;
11685 break;
11686
252b5132 11687 case OPTION_NON_SHARED:
f43abd2b 11688 if (!IS_ELF)
252b5132
RH
11689 {
11690 as_bad (_("-non_shared is supported only for ELF format"));
11691 return 0;
11692 }
11693 mips_pic = NO_PIC;
143d77c5 11694 mips_abicalls = FALSE;
252b5132
RH
11695 break;
11696
44075ae2
TS
11697 /* The -xgot option tells the assembler to use 32 bit offsets
11698 when accessing the got in SVR4_PIC mode. It is for Irix
252b5132
RH
11699 compatibility. */
11700 case OPTION_XGOT:
11701 mips_big_got = 1;
11702 break;
0f074f60 11703#endif /* OBJ_ELF */
252b5132
RH
11704
11705 case 'G':
6caf9ef4
TS
11706 g_switch_value = atoi (arg);
11707 g_switch_seen = 1;
252b5132
RH
11708 break;
11709
34ba82a8
TS
11710 /* The -32, -n32 and -64 options are shortcuts for -mabi=32, -mabi=n32
11711 and -mabi=64. */
252b5132 11712 case OPTION_32:
23fce1e3
NC
11713 if (IS_ELF)
11714 mips_abi = O32_ABI;
11715 /* We silently ignore -32 for non-ELF targets. This greatly
11716 simplifies the construction of the MIPS GAS test cases. */
252b5132
RH
11717 break;
11718
23fce1e3 11719#ifdef OBJ_ELF
e013f690 11720 case OPTION_N32:
f43abd2b 11721 if (!IS_ELF)
34ba82a8
TS
11722 {
11723 as_bad (_("-n32 is supported for ELF format only"));
11724 return 0;
11725 }
316f5878 11726 mips_abi = N32_ABI;
e013f690 11727 break;
252b5132 11728
e013f690 11729 case OPTION_64:
f43abd2b 11730 if (!IS_ELF)
34ba82a8
TS
11731 {
11732 as_bad (_("-64 is supported for ELF format only"));
11733 return 0;
11734 }
316f5878 11735 mips_abi = N64_ABI;
f43abd2b 11736 if (!support_64bit_objects())
e013f690 11737 as_fatal (_("No compiled in support for 64 bit object file format"));
252b5132 11738 break;
ae948b86 11739#endif /* OBJ_ELF */
252b5132 11740
c97ef257 11741 case OPTION_GP32:
a325df1d 11742 file_mips_gp32 = 1;
c97ef257
AH
11743 break;
11744
11745 case OPTION_GP64:
a325df1d 11746 file_mips_gp32 = 0;
c97ef257 11747 break;
252b5132 11748
ca4e0257 11749 case OPTION_FP32:
a325df1d 11750 file_mips_fp32 = 1;
316f5878
RS
11751 break;
11752
11753 case OPTION_FP64:
11754 file_mips_fp32 = 0;
ca4e0257
RS
11755 break;
11756
037b32b9
AN
11757 case OPTION_SINGLE_FLOAT:
11758 file_mips_single_float = 1;
11759 break;
11760
11761 case OPTION_DOUBLE_FLOAT:
11762 file_mips_single_float = 0;
11763 break;
11764
11765 case OPTION_SOFT_FLOAT:
11766 file_mips_soft_float = 1;
11767 break;
11768
11769 case OPTION_HARD_FLOAT:
11770 file_mips_soft_float = 0;
11771 break;
11772
ae948b86 11773#ifdef OBJ_ELF
252b5132 11774 case OPTION_MABI:
f43abd2b 11775 if (!IS_ELF)
34ba82a8
TS
11776 {
11777 as_bad (_("-mabi is supported for ELF format only"));
11778 return 0;
11779 }
e013f690 11780 if (strcmp (arg, "32") == 0)
316f5878 11781 mips_abi = O32_ABI;
e013f690 11782 else if (strcmp (arg, "o64") == 0)
316f5878 11783 mips_abi = O64_ABI;
e013f690 11784 else if (strcmp (arg, "n32") == 0)
316f5878 11785 mips_abi = N32_ABI;
e013f690
TS
11786 else if (strcmp (arg, "64") == 0)
11787 {
316f5878 11788 mips_abi = N64_ABI;
e013f690
TS
11789 if (! support_64bit_objects())
11790 as_fatal (_("No compiled in support for 64 bit object file "
11791 "format"));
11792 }
11793 else if (strcmp (arg, "eabi") == 0)
316f5878 11794 mips_abi = EABI_ABI;
e013f690 11795 else
da0e507f
TS
11796 {
11797 as_fatal (_("invalid abi -mabi=%s"), arg);
11798 return 0;
11799 }
252b5132 11800 break;
e013f690 11801#endif /* OBJ_ELF */
252b5132 11802
6b76fefe 11803 case OPTION_M7000_HILO_FIX:
b34976b6 11804 mips_7000_hilo_fix = TRUE;
6b76fefe
CM
11805 break;
11806
9ee72ff1 11807 case OPTION_MNO_7000_HILO_FIX:
b34976b6 11808 mips_7000_hilo_fix = FALSE;
6b76fefe
CM
11809 break;
11810
ecb4347a
DJ
11811#ifdef OBJ_ELF
11812 case OPTION_MDEBUG:
b34976b6 11813 mips_flag_mdebug = TRUE;
ecb4347a
DJ
11814 break;
11815
11816 case OPTION_NO_MDEBUG:
b34976b6 11817 mips_flag_mdebug = FALSE;
ecb4347a 11818 break;
dcd410fe
RO
11819
11820 case OPTION_PDR:
11821 mips_flag_pdr = TRUE;
11822 break;
11823
11824 case OPTION_NO_PDR:
11825 mips_flag_pdr = FALSE;
11826 break;
0a44bf69
RS
11827
11828 case OPTION_MVXWORKS_PIC:
11829 mips_pic = VXWORKS_PIC;
11830 break;
ecb4347a
DJ
11831#endif /* OBJ_ELF */
11832
252b5132
RH
11833 default:
11834 return 0;
11835 }
11836
c67a084a
NC
11837 mips_fix_loongson2f = mips_fix_loongson2f_nop || mips_fix_loongson2f_jump;
11838
252b5132
RH
11839 return 1;
11840}
316f5878
RS
11841\f
11842/* Set up globals to generate code for the ISA or processor
11843 described by INFO. */
252b5132 11844
252b5132 11845static void
17a2f251 11846mips_set_architecture (const struct mips_cpu_info *info)
252b5132 11847{
316f5878 11848 if (info != 0)
252b5132 11849 {
fef14a42
TS
11850 file_mips_arch = info->cpu;
11851 mips_opts.arch = info->cpu;
316f5878 11852 mips_opts.isa = info->isa;
252b5132 11853 }
252b5132
RH
11854}
11855
252b5132 11856
316f5878 11857/* Likewise for tuning. */
252b5132 11858
316f5878 11859static void
17a2f251 11860mips_set_tune (const struct mips_cpu_info *info)
316f5878
RS
11861{
11862 if (info != 0)
fef14a42 11863 mips_tune = info->cpu;
316f5878 11864}
80cc45a5 11865
34ba82a8 11866
252b5132 11867void
17a2f251 11868mips_after_parse_args (void)
e9670677 11869{
fef14a42
TS
11870 const struct mips_cpu_info *arch_info = 0;
11871 const struct mips_cpu_info *tune_info = 0;
11872
e9670677 11873 /* GP relative stuff not working for PE */
6caf9ef4 11874 if (strncmp (TARGET_OS, "pe", 2) == 0)
e9670677 11875 {
6caf9ef4 11876 if (g_switch_seen && g_switch_value != 0)
e9670677
MR
11877 as_bad (_("-G not supported in this configuration."));
11878 g_switch_value = 0;
11879 }
11880
cac012d6
AO
11881 if (mips_abi == NO_ABI)
11882 mips_abi = MIPS_DEFAULT_ABI;
11883
22923709
RS
11884 /* The following code determines the architecture and register size.
11885 Similar code was added to GCC 3.3 (see override_options() in
11886 config/mips/mips.c). The GAS and GCC code should be kept in sync
11887 as much as possible. */
e9670677 11888
316f5878 11889 if (mips_arch_string != 0)
fef14a42 11890 arch_info = mips_parse_cpu ("-march", mips_arch_string);
e9670677 11891
316f5878 11892 if (file_mips_isa != ISA_UNKNOWN)
e9670677 11893 {
316f5878 11894 /* Handle -mipsN. At this point, file_mips_isa contains the
fef14a42 11895 ISA level specified by -mipsN, while arch_info->isa contains
316f5878 11896 the -march selection (if any). */
fef14a42 11897 if (arch_info != 0)
e9670677 11898 {
316f5878
RS
11899 /* -march takes precedence over -mipsN, since it is more descriptive.
11900 There's no harm in specifying both as long as the ISA levels
11901 are the same. */
fef14a42 11902 if (file_mips_isa != arch_info->isa)
316f5878
RS
11903 as_bad (_("-%s conflicts with the other architecture options, which imply -%s"),
11904 mips_cpu_info_from_isa (file_mips_isa)->name,
fef14a42 11905 mips_cpu_info_from_isa (arch_info->isa)->name);
e9670677 11906 }
316f5878 11907 else
fef14a42 11908 arch_info = mips_cpu_info_from_isa (file_mips_isa);
e9670677
MR
11909 }
11910
fef14a42
TS
11911 if (arch_info == 0)
11912 arch_info = mips_parse_cpu ("default CPU", MIPS_CPU_STRING_DEFAULT);
e9670677 11913
fef14a42 11914 if (ABI_NEEDS_64BIT_REGS (mips_abi) && !ISA_HAS_64BIT_REGS (arch_info->isa))
20203fb9 11915 as_bad (_("-march=%s is not compatible with the selected ABI"),
fef14a42
TS
11916 arch_info->name);
11917
11918 mips_set_architecture (arch_info);
11919
11920 /* Optimize for file_mips_arch, unless -mtune selects a different processor. */
11921 if (mips_tune_string != 0)
11922 tune_info = mips_parse_cpu ("-mtune", mips_tune_string);
e9670677 11923
fef14a42
TS
11924 if (tune_info == 0)
11925 mips_set_tune (arch_info);
11926 else
11927 mips_set_tune (tune_info);
e9670677 11928
316f5878 11929 if (file_mips_gp32 >= 0)
e9670677 11930 {
316f5878
RS
11931 /* The user specified the size of the integer registers. Make sure
11932 it agrees with the ABI and ISA. */
11933 if (file_mips_gp32 == 0 && !ISA_HAS_64BIT_REGS (mips_opts.isa))
11934 as_bad (_("-mgp64 used with a 32-bit processor"));
11935 else if (file_mips_gp32 == 1 && ABI_NEEDS_64BIT_REGS (mips_abi))
11936 as_bad (_("-mgp32 used with a 64-bit ABI"));
11937 else if (file_mips_gp32 == 0 && ABI_NEEDS_32BIT_REGS (mips_abi))
11938 as_bad (_("-mgp64 used with a 32-bit ABI"));
e9670677
MR
11939 }
11940 else
11941 {
316f5878
RS
11942 /* Infer the integer register size from the ABI and processor.
11943 Restrict ourselves to 32-bit registers if that's all the
11944 processor has, or if the ABI cannot handle 64-bit registers. */
11945 file_mips_gp32 = (ABI_NEEDS_32BIT_REGS (mips_abi)
11946 || !ISA_HAS_64BIT_REGS (mips_opts.isa));
e9670677
MR
11947 }
11948
ad3fea08
TS
11949 switch (file_mips_fp32)
11950 {
11951 default:
11952 case -1:
11953 /* No user specified float register size.
11954 ??? GAS treats single-float processors as though they had 64-bit
11955 float registers (although it complains when double-precision
11956 instructions are used). As things stand, saying they have 32-bit
11957 registers would lead to spurious "register must be even" messages.
11958 So here we assume float registers are never smaller than the
11959 integer ones. */
11960 if (file_mips_gp32 == 0)
11961 /* 64-bit integer registers implies 64-bit float registers. */
11962 file_mips_fp32 = 0;
11963 else if ((mips_opts.ase_mips3d > 0 || mips_opts.ase_mdmx > 0)
11964 && ISA_HAS_64BIT_FPRS (mips_opts.isa))
11965 /* -mips3d and -mdmx imply 64-bit float registers, if possible. */
11966 file_mips_fp32 = 0;
11967 else
11968 /* 32-bit float registers. */
11969 file_mips_fp32 = 1;
11970 break;
11971
11972 /* The user specified the size of the float registers. Check if it
11973 agrees with the ABI and ISA. */
11974 case 0:
11975 if (!ISA_HAS_64BIT_FPRS (mips_opts.isa))
11976 as_bad (_("-mfp64 used with a 32-bit fpu"));
11977 else if (ABI_NEEDS_32BIT_REGS (mips_abi)
11978 && !ISA_HAS_MXHC1 (mips_opts.isa))
11979 as_warn (_("-mfp64 used with a 32-bit ABI"));
11980 break;
11981 case 1:
11982 if (ABI_NEEDS_64BIT_REGS (mips_abi))
11983 as_warn (_("-mfp32 used with a 64-bit ABI"));
11984 break;
11985 }
e9670677 11986
316f5878 11987 /* End of GCC-shared inference code. */
e9670677 11988
17a2f251
TS
11989 /* This flag is set when we have a 64-bit capable CPU but use only
11990 32-bit wide registers. Note that EABI does not use it. */
11991 if (ISA_HAS_64BIT_REGS (mips_opts.isa)
11992 && ((mips_abi == NO_ABI && file_mips_gp32 == 1)
11993 || mips_abi == O32_ABI))
316f5878 11994 mips_32bitmode = 1;
e9670677
MR
11995
11996 if (mips_opts.isa == ISA_MIPS1 && mips_trap)
11997 as_bad (_("trap exception not supported at ISA 1"));
11998
e9670677
MR
11999 /* If the selected architecture includes support for ASEs, enable
12000 generation of code for them. */
a4672219 12001 if (mips_opts.mips16 == -1)
fef14a42 12002 mips_opts.mips16 = (CPU_HAS_MIPS16 (file_mips_arch)) ? 1 : 0;
ffdefa66 12003 if (mips_opts.ase_mips3d == -1)
65263ce3 12004 mips_opts.ase_mips3d = ((arch_info->flags & MIPS_CPU_ASE_MIPS3D)
ad3fea08
TS
12005 && file_mips_fp32 == 0) ? 1 : 0;
12006 if (mips_opts.ase_mips3d && file_mips_fp32 == 1)
12007 as_bad (_("-mfp32 used with -mips3d"));
12008
ffdefa66 12009 if (mips_opts.ase_mdmx == -1)
65263ce3 12010 mips_opts.ase_mdmx = ((arch_info->flags & MIPS_CPU_ASE_MDMX)
ad3fea08
TS
12011 && file_mips_fp32 == 0) ? 1 : 0;
12012 if (mips_opts.ase_mdmx && file_mips_fp32 == 1)
12013 as_bad (_("-mfp32 used with -mdmx"));
12014
12015 if (mips_opts.ase_smartmips == -1)
12016 mips_opts.ase_smartmips = (arch_info->flags & MIPS_CPU_ASE_SMARTMIPS) ? 1 : 0;
12017 if (mips_opts.ase_smartmips && !ISA_SUPPORTS_SMARTMIPS)
20203fb9
NC
12018 as_warn (_("%s ISA does not support SmartMIPS"),
12019 mips_cpu_info_from_isa (mips_opts.isa)->name);
ad3fea08 12020
74cd071d 12021 if (mips_opts.ase_dsp == -1)
ad3fea08
TS
12022 mips_opts.ase_dsp = (arch_info->flags & MIPS_CPU_ASE_DSP) ? 1 : 0;
12023 if (mips_opts.ase_dsp && !ISA_SUPPORTS_DSP_ASE)
20203fb9
NC
12024 as_warn (_("%s ISA does not support DSP ASE"),
12025 mips_cpu_info_from_isa (mips_opts.isa)->name);
ad3fea08 12026
8b082fb1
TS
12027 if (mips_opts.ase_dspr2 == -1)
12028 {
12029 mips_opts.ase_dspr2 = (arch_info->flags & MIPS_CPU_ASE_DSPR2) ? 1 : 0;
12030 mips_opts.ase_dsp = (arch_info->flags & MIPS_CPU_ASE_DSP) ? 1 : 0;
12031 }
12032 if (mips_opts.ase_dspr2 && !ISA_SUPPORTS_DSPR2_ASE)
20203fb9
NC
12033 as_warn (_("%s ISA does not support DSP R2 ASE"),
12034 mips_cpu_info_from_isa (mips_opts.isa)->name);
8b082fb1 12035
ef2e4d86 12036 if (mips_opts.ase_mt == -1)
ad3fea08
TS
12037 mips_opts.ase_mt = (arch_info->flags & MIPS_CPU_ASE_MT) ? 1 : 0;
12038 if (mips_opts.ase_mt && !ISA_SUPPORTS_MT_ASE)
20203fb9
NC
12039 as_warn (_("%s ISA does not support MT ASE"),
12040 mips_cpu_info_from_isa (mips_opts.isa)->name);
e9670677 12041
e9670677 12042 file_mips_isa = mips_opts.isa;
a4672219 12043 file_ase_mips16 = mips_opts.mips16;
e9670677
MR
12044 file_ase_mips3d = mips_opts.ase_mips3d;
12045 file_ase_mdmx = mips_opts.ase_mdmx;
e16bfa71 12046 file_ase_smartmips = mips_opts.ase_smartmips;
74cd071d 12047 file_ase_dsp = mips_opts.ase_dsp;
8b082fb1 12048 file_ase_dspr2 = mips_opts.ase_dspr2;
ef2e4d86 12049 file_ase_mt = mips_opts.ase_mt;
e9670677
MR
12050 mips_opts.gp32 = file_mips_gp32;
12051 mips_opts.fp32 = file_mips_fp32;
037b32b9
AN
12052 mips_opts.soft_float = file_mips_soft_float;
12053 mips_opts.single_float = file_mips_single_float;
e9670677 12054
ecb4347a
DJ
12055 if (mips_flag_mdebug < 0)
12056 {
12057#ifdef OBJ_MAYBE_ECOFF
12058 if (OUTPUT_FLAVOR == bfd_target_ecoff_flavour)
12059 mips_flag_mdebug = 1;
12060 else
12061#endif /* OBJ_MAYBE_ECOFF */
12062 mips_flag_mdebug = 0;
12063 }
e9670677
MR
12064}
12065\f
12066void
17a2f251 12067mips_init_after_args (void)
252b5132
RH
12068{
12069 /* initialize opcodes */
12070 bfd_mips_num_opcodes = bfd_mips_num_builtin_opcodes;
beae10d5 12071 mips_opcodes = (struct mips_opcode *) mips_builtin_opcodes;
252b5132
RH
12072}
12073
12074long
17a2f251 12075md_pcrel_from (fixS *fixP)
252b5132 12076{
a7ebbfdf
TS
12077 valueT addr = fixP->fx_where + fixP->fx_frag->fr_address;
12078 switch (fixP->fx_r_type)
12079 {
12080 case BFD_RELOC_16_PCREL_S2:
12081 case BFD_RELOC_MIPS_JMP:
12082 /* Return the address of the delay slot. */
12083 return addr + 4;
12084 default:
58ea3d6a 12085 /* We have no relocation type for PC relative MIPS16 instructions. */
64817874
TS
12086 if (fixP->fx_addsy && S_GET_SEGMENT (fixP->fx_addsy) != now_seg)
12087 as_bad_where (fixP->fx_file, fixP->fx_line,
12088 _("PC relative MIPS16 instruction references a different section"));
a7ebbfdf
TS
12089 return addr;
12090 }
252b5132
RH
12091}
12092
252b5132
RH
12093/* This is called before the symbol table is processed. In order to
12094 work with gcc when using mips-tfile, we must keep all local labels.
12095 However, in other cases, we want to discard them. If we were
12096 called with -g, but we didn't see any debugging information, it may
12097 mean that gcc is smuggling debugging information through to
12098 mips-tfile, in which case we must generate all local labels. */
12099
12100void
17a2f251 12101mips_frob_file_before_adjust (void)
252b5132
RH
12102{
12103#ifndef NO_ECOFF_DEBUGGING
12104 if (ECOFF_DEBUGGING
12105 && mips_debug != 0
12106 && ! ecoff_debugging_seen)
12107 flag_keep_locals = 1;
12108#endif
12109}
12110
3b91255e 12111/* Sort any unmatched HI16 and GOT16 relocs so that they immediately precede
55cf6793 12112 the corresponding LO16 reloc. This is called before md_apply_fix and
3b91255e
RS
12113 tc_gen_reloc. Unmatched relocs can only be generated by use of explicit
12114 relocation operators.
12115
12116 For our purposes, a %lo() expression matches a %got() or %hi()
12117 expression if:
12118
12119 (a) it refers to the same symbol; and
12120 (b) the offset applied in the %lo() expression is no lower than
12121 the offset applied in the %got() or %hi().
12122
12123 (b) allows us to cope with code like:
12124
12125 lui $4,%hi(foo)
12126 lh $4,%lo(foo+2)($4)
12127
12128 ...which is legal on RELA targets, and has a well-defined behaviour
12129 if the user knows that adding 2 to "foo" will not induce a carry to
12130 the high 16 bits.
12131
12132 When several %lo()s match a particular %got() or %hi(), we use the
12133 following rules to distinguish them:
12134
12135 (1) %lo()s with smaller offsets are a better match than %lo()s with
12136 higher offsets.
12137
12138 (2) %lo()s with no matching %got() or %hi() are better than those
12139 that already have a matching %got() or %hi().
12140
12141 (3) later %lo()s are better than earlier %lo()s.
12142
12143 These rules are applied in order.
12144
12145 (1) means, among other things, that %lo()s with identical offsets are
12146 chosen if they exist.
12147
12148 (2) means that we won't associate several high-part relocations with
12149 the same low-part relocation unless there's no alternative. Having
12150 several high parts for the same low part is a GNU extension; this rule
12151 allows careful users to avoid it.
12152
12153 (3) is purely cosmetic. mips_hi_fixup_list is is in reverse order,
12154 with the last high-part relocation being at the front of the list.
12155 It therefore makes sense to choose the last matching low-part
12156 relocation, all other things being equal. It's also easier
12157 to code that way. */
252b5132
RH
12158
12159void
17a2f251 12160mips_frob_file (void)
252b5132
RH
12161{
12162 struct mips_hi_fixup *l;
35903be0 12163 bfd_reloc_code_real_type looking_for_rtype = BFD_RELOC_UNUSED;
252b5132
RH
12164
12165 for (l = mips_hi_fixup_list; l != NULL; l = l->next)
12166 {
12167 segment_info_type *seginfo;
3b91255e
RS
12168 bfd_boolean matched_lo_p;
12169 fixS **hi_pos, **lo_pos, **pos;
252b5132 12170
9c2799c2 12171 gas_assert (reloc_needs_lo_p (l->fixp->fx_r_type));
252b5132 12172
5919d012
RS
12173 /* If a GOT16 relocation turns out to be against a global symbol,
12174 there isn't supposed to be a matching LO. */
738e5348 12175 if (got16_reloc_p (l->fixp->fx_r_type)
5919d012
RS
12176 && !pic_need_relax (l->fixp->fx_addsy, l->seg))
12177 continue;
12178
12179 /* Check quickly whether the next fixup happens to be a matching %lo. */
12180 if (fixup_has_matching_lo_p (l->fixp))
252b5132
RH
12181 continue;
12182
252b5132 12183 seginfo = seg_info (l->seg);
252b5132 12184
3b91255e
RS
12185 /* Set HI_POS to the position of this relocation in the chain.
12186 Set LO_POS to the position of the chosen low-part relocation.
12187 MATCHED_LO_P is true on entry to the loop if *POS is a low-part
12188 relocation that matches an immediately-preceding high-part
12189 relocation. */
12190 hi_pos = NULL;
12191 lo_pos = NULL;
12192 matched_lo_p = FALSE;
738e5348 12193 looking_for_rtype = matching_lo_reloc (l->fixp->fx_r_type);
35903be0 12194
3b91255e
RS
12195 for (pos = &seginfo->fix_root; *pos != NULL; pos = &(*pos)->fx_next)
12196 {
12197 if (*pos == l->fixp)
12198 hi_pos = pos;
12199
35903be0 12200 if ((*pos)->fx_r_type == looking_for_rtype
30cfc97a 12201 && symbol_same_p ((*pos)->fx_addsy, l->fixp->fx_addsy)
3b91255e
RS
12202 && (*pos)->fx_offset >= l->fixp->fx_offset
12203 && (lo_pos == NULL
12204 || (*pos)->fx_offset < (*lo_pos)->fx_offset
12205 || (!matched_lo_p
12206 && (*pos)->fx_offset == (*lo_pos)->fx_offset)))
12207 lo_pos = pos;
12208
12209 matched_lo_p = (reloc_needs_lo_p ((*pos)->fx_r_type)
12210 && fixup_has_matching_lo_p (*pos));
12211 }
12212
12213 /* If we found a match, remove the high-part relocation from its
12214 current position and insert it before the low-part relocation.
12215 Make the offsets match so that fixup_has_matching_lo_p()
12216 will return true.
12217
12218 We don't warn about unmatched high-part relocations since some
12219 versions of gcc have been known to emit dead "lui ...%hi(...)"
12220 instructions. */
12221 if (lo_pos != NULL)
12222 {
12223 l->fixp->fx_offset = (*lo_pos)->fx_offset;
12224 if (l->fixp->fx_next != *lo_pos)
252b5132 12225 {
3b91255e
RS
12226 *hi_pos = l->fixp->fx_next;
12227 l->fixp->fx_next = *lo_pos;
12228 *lo_pos = l->fixp;
252b5132 12229 }
252b5132
RH
12230 }
12231 }
12232}
12233
3e722fb5 12234/* We may have combined relocations without symbols in the N32/N64 ABI.
f6688943 12235 We have to prevent gas from dropping them. */
252b5132 12236
252b5132 12237int
17a2f251 12238mips_force_relocation (fixS *fixp)
252b5132 12239{
ae6063d4 12240 if (generic_force_reloc (fixp))
252b5132
RH
12241 return 1;
12242
f6688943
TS
12243 if (HAVE_NEWABI
12244 && S_GET_SEGMENT (fixp->fx_addsy) == bfd_abs_section_ptr
12245 && (fixp->fx_r_type == BFD_RELOC_MIPS_SUB
738e5348
RS
12246 || hi16_reloc_p (fixp->fx_r_type)
12247 || lo16_reloc_p (fixp->fx_r_type)))
f6688943
TS
12248 return 1;
12249
3e722fb5 12250 return 0;
252b5132
RH
12251}
12252
12253/* Apply a fixup to the object file. */
12254
94f592af 12255void
55cf6793 12256md_apply_fix (fixS *fixP, valueT *valP, segT seg ATTRIBUTE_UNUSED)
252b5132 12257{
874e8986 12258 bfd_byte *buf;
98aa84af 12259 long insn;
a7ebbfdf 12260 reloc_howto_type *howto;
252b5132 12261
a7ebbfdf
TS
12262 /* We ignore generic BFD relocations we don't know about. */
12263 howto = bfd_reloc_type_lookup (stdoutput, fixP->fx_r_type);
12264 if (! howto)
12265 return;
65551fa4 12266
9c2799c2 12267 gas_assert (fixP->fx_size == 4
252b5132
RH
12268 || fixP->fx_r_type == BFD_RELOC_16
12269 || fixP->fx_r_type == BFD_RELOC_64
f6688943
TS
12270 || fixP->fx_r_type == BFD_RELOC_CTOR
12271 || fixP->fx_r_type == BFD_RELOC_MIPS_SUB
252b5132 12272 || fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
741d6ea8
JM
12273 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY
12274 || fixP->fx_r_type == BFD_RELOC_MIPS_TLS_DTPREL64);
252b5132 12275
a7ebbfdf 12276 buf = (bfd_byte *) (fixP->fx_frag->fr_literal + fixP->fx_where);
252b5132 12277
9c2799c2 12278 gas_assert (!fixP->fx_pcrel || fixP->fx_r_type == BFD_RELOC_16_PCREL_S2);
b1dca8ee
RS
12279
12280 /* Don't treat parts of a composite relocation as done. There are two
12281 reasons for this:
12282
12283 (1) The second and third parts will be against 0 (RSS_UNDEF) but
12284 should nevertheless be emitted if the first part is.
12285
12286 (2) In normal usage, composite relocations are never assembly-time
12287 constants. The easiest way of dealing with the pathological
12288 exceptions is to generate a relocation against STN_UNDEF and
12289 leave everything up to the linker. */
3994f87e 12290 if (fixP->fx_addsy == NULL && !fixP->fx_pcrel && fixP->fx_tcbit == 0)
252b5132
RH
12291 fixP->fx_done = 1;
12292
12293 switch (fixP->fx_r_type)
12294 {
3f98094e
DJ
12295 case BFD_RELOC_MIPS_TLS_GD:
12296 case BFD_RELOC_MIPS_TLS_LDM:
741d6ea8
JM
12297 case BFD_RELOC_MIPS_TLS_DTPREL32:
12298 case BFD_RELOC_MIPS_TLS_DTPREL64:
3f98094e
DJ
12299 case BFD_RELOC_MIPS_TLS_DTPREL_HI16:
12300 case BFD_RELOC_MIPS_TLS_DTPREL_LO16:
12301 case BFD_RELOC_MIPS_TLS_GOTTPREL:
12302 case BFD_RELOC_MIPS_TLS_TPREL_HI16:
12303 case BFD_RELOC_MIPS_TLS_TPREL_LO16:
12304 S_SET_THREAD_LOCAL (fixP->fx_addsy);
12305 /* fall through */
12306
252b5132 12307 case BFD_RELOC_MIPS_JMP:
e369bcce
TS
12308 case BFD_RELOC_MIPS_SHIFT5:
12309 case BFD_RELOC_MIPS_SHIFT6:
12310 case BFD_RELOC_MIPS_GOT_DISP:
12311 case BFD_RELOC_MIPS_GOT_PAGE:
12312 case BFD_RELOC_MIPS_GOT_OFST:
12313 case BFD_RELOC_MIPS_SUB:
12314 case BFD_RELOC_MIPS_INSERT_A:
12315 case BFD_RELOC_MIPS_INSERT_B:
12316 case BFD_RELOC_MIPS_DELETE:
12317 case BFD_RELOC_MIPS_HIGHEST:
12318 case BFD_RELOC_MIPS_HIGHER:
12319 case BFD_RELOC_MIPS_SCN_DISP:
12320 case BFD_RELOC_MIPS_REL16:
12321 case BFD_RELOC_MIPS_RELGOT:
12322 case BFD_RELOC_MIPS_JALR:
252b5132
RH
12323 case BFD_RELOC_HI16:
12324 case BFD_RELOC_HI16_S:
cdf6fd85 12325 case BFD_RELOC_GPREL16:
252b5132
RH
12326 case BFD_RELOC_MIPS_LITERAL:
12327 case BFD_RELOC_MIPS_CALL16:
12328 case BFD_RELOC_MIPS_GOT16:
cdf6fd85 12329 case BFD_RELOC_GPREL32:
252b5132
RH
12330 case BFD_RELOC_MIPS_GOT_HI16:
12331 case BFD_RELOC_MIPS_GOT_LO16:
12332 case BFD_RELOC_MIPS_CALL_HI16:
12333 case BFD_RELOC_MIPS_CALL_LO16:
12334 case BFD_RELOC_MIPS16_GPREL:
738e5348
RS
12335 case BFD_RELOC_MIPS16_GOT16:
12336 case BFD_RELOC_MIPS16_CALL16:
d6f16593
MR
12337 case BFD_RELOC_MIPS16_HI16:
12338 case BFD_RELOC_MIPS16_HI16_S:
252b5132 12339 case BFD_RELOC_MIPS16_JMP:
54f4ddb3 12340 /* Nothing needed to do. The value comes from the reloc entry. */
252b5132
RH
12341 break;
12342
252b5132
RH
12343 case BFD_RELOC_64:
12344 /* This is handled like BFD_RELOC_32, but we output a sign
12345 extended value if we are only 32 bits. */
3e722fb5 12346 if (fixP->fx_done)
252b5132
RH
12347 {
12348 if (8 <= sizeof (valueT))
2132e3a3 12349 md_number_to_chars ((char *) buf, *valP, 8);
252b5132
RH
12350 else
12351 {
a7ebbfdf 12352 valueT hiv;
252b5132 12353
a7ebbfdf 12354 if ((*valP & 0x80000000) != 0)
252b5132
RH
12355 hiv = 0xffffffff;
12356 else
12357 hiv = 0;
b215186b 12358 md_number_to_chars ((char *)(buf + (target_big_endian ? 4 : 0)),
a7ebbfdf 12359 *valP, 4);
b215186b 12360 md_number_to_chars ((char *)(buf + (target_big_endian ? 0 : 4)),
a7ebbfdf 12361 hiv, 4);
252b5132
RH
12362 }
12363 }
12364 break;
12365
056350c6 12366 case BFD_RELOC_RVA:
252b5132 12367 case BFD_RELOC_32:
252b5132
RH
12368 case BFD_RELOC_16:
12369 /* If we are deleting this reloc entry, we must fill in the
54f4ddb3
TS
12370 value now. This can happen if we have a .word which is not
12371 resolved when it appears but is later defined. */
252b5132 12372 if (fixP->fx_done)
54f4ddb3 12373 md_number_to_chars ((char *) buf, *valP, fixP->fx_size);
252b5132
RH
12374 break;
12375
12376 case BFD_RELOC_LO16:
d6f16593 12377 case BFD_RELOC_MIPS16_LO16:
3e722fb5
CD
12378 /* FIXME: Now that embedded-PIC is gone, some of this code/comment
12379 may be safe to remove, but if so it's not obvious. */
252b5132
RH
12380 /* When handling an embedded PIC switch statement, we can wind
12381 up deleting a LO16 reloc. See the 'o' case in mips_ip. */
12382 if (fixP->fx_done)
12383 {
a7ebbfdf 12384 if (*valP + 0x8000 > 0xffff)
252b5132
RH
12385 as_bad_where (fixP->fx_file, fixP->fx_line,
12386 _("relocation overflow"));
252b5132
RH
12387 if (target_big_endian)
12388 buf += 2;
2132e3a3 12389 md_number_to_chars ((char *) buf, *valP, 2);
252b5132
RH
12390 }
12391 break;
12392
12393 case BFD_RELOC_16_PCREL_S2:
a7ebbfdf 12394 if ((*valP & 0x3) != 0)
cb56d3d3 12395 as_bad_where (fixP->fx_file, fixP->fx_line,
bad36eac 12396 _("Branch to misaligned address (%lx)"), (long) *valP);
cb56d3d3 12397
54f4ddb3
TS
12398 /* We need to save the bits in the instruction since fixup_segment()
12399 might be deleting the relocation entry (i.e., a branch within
12400 the current segment). */
a7ebbfdf 12401 if (! fixP->fx_done)
bb2d6cd7 12402 break;
252b5132 12403
54f4ddb3 12404 /* Update old instruction data. */
252b5132
RH
12405 if (target_big_endian)
12406 insn = (buf[0] << 24) | (buf[1] << 16) | (buf[2] << 8) | buf[3];
12407 else
12408 insn = (buf[3] << 24) | (buf[2] << 16) | (buf[1] << 8) | buf[0];
12409
a7ebbfdf
TS
12410 if (*valP + 0x20000 <= 0x3ffff)
12411 {
12412 insn |= (*valP >> 2) & 0xffff;
2132e3a3 12413 md_number_to_chars ((char *) buf, insn, 4);
a7ebbfdf
TS
12414 }
12415 else if (mips_pic == NO_PIC
12416 && fixP->fx_done
12417 && fixP->fx_frag->fr_address >= text_section->vma
12418 && (fixP->fx_frag->fr_address
587aac4e 12419 < text_section->vma + bfd_get_section_size (text_section))
a7ebbfdf
TS
12420 && ((insn & 0xffff0000) == 0x10000000 /* beq $0,$0 */
12421 || (insn & 0xffff0000) == 0x04010000 /* bgez $0 */
12422 || (insn & 0xffff0000) == 0x04110000)) /* bgezal $0 */
252b5132
RH
12423 {
12424 /* The branch offset is too large. If this is an
12425 unconditional branch, and we are not generating PIC code,
12426 we can convert it to an absolute jump instruction. */
a7ebbfdf
TS
12427 if ((insn & 0xffff0000) == 0x04110000) /* bgezal $0 */
12428 insn = 0x0c000000; /* jal */
252b5132 12429 else
a7ebbfdf
TS
12430 insn = 0x08000000; /* j */
12431 fixP->fx_r_type = BFD_RELOC_MIPS_JMP;
12432 fixP->fx_done = 0;
12433 fixP->fx_addsy = section_symbol (text_section);
12434 *valP += md_pcrel_from (fixP);
2132e3a3 12435 md_number_to_chars ((char *) buf, insn, 4);
a7ebbfdf
TS
12436 }
12437 else
12438 {
12439 /* If we got here, we have branch-relaxation disabled,
12440 and there's nothing we can do to fix this instruction
12441 without turning it into a longer sequence. */
12442 as_bad_where (fixP->fx_file, fixP->fx_line,
12443 _("Branch out of range"));
252b5132 12444 }
252b5132
RH
12445 break;
12446
12447 case BFD_RELOC_VTABLE_INHERIT:
12448 fixP->fx_done = 0;
12449 if (fixP->fx_addsy
12450 && !S_IS_DEFINED (fixP->fx_addsy)
12451 && !S_IS_WEAK (fixP->fx_addsy))
12452 S_SET_WEAK (fixP->fx_addsy);
12453 break;
12454
12455 case BFD_RELOC_VTABLE_ENTRY:
12456 fixP->fx_done = 0;
12457 break;
12458
12459 default:
12460 internalError ();
12461 }
a7ebbfdf
TS
12462
12463 /* Remember value for tc_gen_reloc. */
12464 fixP->fx_addnumber = *valP;
252b5132
RH
12465}
12466
252b5132 12467static symbolS *
17a2f251 12468get_symbol (void)
252b5132
RH
12469{
12470 int c;
12471 char *name;
12472 symbolS *p;
12473
12474 name = input_line_pointer;
12475 c = get_symbol_end ();
12476 p = (symbolS *) symbol_find_or_make (name);
12477 *input_line_pointer = c;
12478 return p;
12479}
12480
742a56fe
RS
12481/* Align the current frag to a given power of two. If a particular
12482 fill byte should be used, FILL points to an integer that contains
12483 that byte, otherwise FILL is null.
12484
12485 The MIPS assembler also automatically adjusts any preceding
12486 label. */
252b5132
RH
12487
12488static void
742a56fe 12489mips_align (int to, int *fill, symbolS *label)
252b5132 12490{
7d10b47d 12491 mips_emit_delays ();
742a56fe
RS
12492 mips_record_mips16_mode ();
12493 if (fill == NULL && subseg_text_p (now_seg))
12494 frag_align_code (to, 0);
12495 else
12496 frag_align (to, fill ? *fill : 0, 0);
252b5132
RH
12497 record_alignment (now_seg, to);
12498 if (label != NULL)
12499 {
9c2799c2 12500 gas_assert (S_GET_SEGMENT (label) == now_seg);
49309057 12501 symbol_set_frag (label, frag_now);
252b5132
RH
12502 S_SET_VALUE (label, (valueT) frag_now_fix ());
12503 }
12504}
12505
12506/* Align to a given power of two. .align 0 turns off the automatic
12507 alignment used by the data creating pseudo-ops. */
12508
12509static void
17a2f251 12510s_align (int x ATTRIBUTE_UNUSED)
252b5132 12511{
742a56fe 12512 int temp, fill_value, *fill_ptr;
49954fb4 12513 long max_alignment = 28;
252b5132 12514
54f4ddb3 12515 /* o Note that the assembler pulls down any immediately preceding label
252b5132 12516 to the aligned address.
54f4ddb3 12517 o It's not documented but auto alignment is reinstated by
252b5132 12518 a .align pseudo instruction.
54f4ddb3 12519 o Note also that after auto alignment is turned off the mips assembler
252b5132 12520 issues an error on attempt to assemble an improperly aligned data item.
54f4ddb3 12521 We don't. */
252b5132
RH
12522
12523 temp = get_absolute_expression ();
12524 if (temp > max_alignment)
12525 as_bad (_("Alignment too large: %d. assumed."), temp = max_alignment);
12526 else if (temp < 0)
12527 {
12528 as_warn (_("Alignment negative: 0 assumed."));
12529 temp = 0;
12530 }
12531 if (*input_line_pointer == ',')
12532 {
f9419b05 12533 ++input_line_pointer;
742a56fe
RS
12534 fill_value = get_absolute_expression ();
12535 fill_ptr = &fill_value;
252b5132
RH
12536 }
12537 else
742a56fe 12538 fill_ptr = 0;
252b5132
RH
12539 if (temp)
12540 {
a8dbcb85
TS
12541 segment_info_type *si = seg_info (now_seg);
12542 struct insn_label_list *l = si->label_list;
54f4ddb3 12543 /* Auto alignment should be switched on by next section change. */
252b5132 12544 auto_align = 1;
742a56fe 12545 mips_align (temp, fill_ptr, l != NULL ? l->label : NULL);
252b5132
RH
12546 }
12547 else
12548 {
12549 auto_align = 0;
12550 }
12551
12552 demand_empty_rest_of_line ();
12553}
12554
252b5132 12555static void
17a2f251 12556s_change_sec (int sec)
252b5132
RH
12557{
12558 segT seg;
12559
252b5132
RH
12560#ifdef OBJ_ELF
12561 /* The ELF backend needs to know that we are changing sections, so
12562 that .previous works correctly. We could do something like check
b6ff326e 12563 for an obj_section_change_hook macro, but that might be confusing
252b5132
RH
12564 as it would not be appropriate to use it in the section changing
12565 functions in read.c, since obj-elf.c intercepts those. FIXME:
12566 This should be cleaner, somehow. */
f43abd2b
TS
12567 if (IS_ELF)
12568 obj_elf_section_change_hook ();
252b5132
RH
12569#endif
12570
7d10b47d 12571 mips_emit_delays ();
6a32d874 12572
252b5132
RH
12573 switch (sec)
12574 {
12575 case 't':
12576 s_text (0);
12577 break;
12578 case 'd':
12579 s_data (0);
12580 break;
12581 case 'b':
12582 subseg_set (bss_section, (subsegT) get_absolute_expression ());
12583 demand_empty_rest_of_line ();
12584 break;
12585
12586 case 'r':
4d0d148d
TS
12587 seg = subseg_new (RDATA_SECTION_NAME,
12588 (subsegT) get_absolute_expression ());
f43abd2b 12589 if (IS_ELF)
252b5132 12590 {
4d0d148d
TS
12591 bfd_set_section_flags (stdoutput, seg, (SEC_ALLOC | SEC_LOAD
12592 | SEC_READONLY | SEC_RELOC
12593 | SEC_DATA));
c41e87e3 12594 if (strncmp (TARGET_OS, "elf", 3) != 0)
4d0d148d 12595 record_alignment (seg, 4);
252b5132 12596 }
4d0d148d 12597 demand_empty_rest_of_line ();
252b5132
RH
12598 break;
12599
12600 case 's':
4d0d148d 12601 seg = subseg_new (".sdata", (subsegT) get_absolute_expression ());
f43abd2b 12602 if (IS_ELF)
252b5132 12603 {
4d0d148d
TS
12604 bfd_set_section_flags (stdoutput, seg,
12605 SEC_ALLOC | SEC_LOAD | SEC_RELOC | SEC_DATA);
c41e87e3 12606 if (strncmp (TARGET_OS, "elf", 3) != 0)
4d0d148d 12607 record_alignment (seg, 4);
252b5132 12608 }
4d0d148d
TS
12609 demand_empty_rest_of_line ();
12610 break;
998b3c36
MR
12611
12612 case 'B':
12613 seg = subseg_new (".sbss", (subsegT) get_absolute_expression ());
12614 if (IS_ELF)
12615 {
12616 bfd_set_section_flags (stdoutput, seg, SEC_ALLOC);
12617 if (strncmp (TARGET_OS, "elf", 3) != 0)
12618 record_alignment (seg, 4);
12619 }
12620 demand_empty_rest_of_line ();
12621 break;
252b5132
RH
12622 }
12623
12624 auto_align = 1;
12625}
b34976b6 12626
cca86cc8 12627void
17a2f251 12628s_change_section (int ignore ATTRIBUTE_UNUSED)
cca86cc8 12629{
7ed4a06a 12630#ifdef OBJ_ELF
cca86cc8
SC
12631 char *section_name;
12632 char c;
684022ea 12633 char next_c = 0;
cca86cc8
SC
12634 int section_type;
12635 int section_flag;
12636 int section_entry_size;
12637 int section_alignment;
b34976b6 12638
f43abd2b 12639 if (!IS_ELF)
7ed4a06a
TS
12640 return;
12641
cca86cc8
SC
12642 section_name = input_line_pointer;
12643 c = get_symbol_end ();
a816d1ed
AO
12644 if (c)
12645 next_c = *(input_line_pointer + 1);
cca86cc8 12646
4cf0dd0d
TS
12647 /* Do we have .section Name<,"flags">? */
12648 if (c != ',' || (c == ',' && next_c == '"'))
cca86cc8 12649 {
4cf0dd0d
TS
12650 /* just after name is now '\0'. */
12651 *input_line_pointer = c;
cca86cc8
SC
12652 input_line_pointer = section_name;
12653 obj_elf_section (ignore);
12654 return;
12655 }
12656 input_line_pointer++;
12657
12658 /* Do we have .section Name<,type><,flag><,entry_size><,alignment> */
12659 if (c == ',')
12660 section_type = get_absolute_expression ();
12661 else
12662 section_type = 0;
12663 if (*input_line_pointer++ == ',')
12664 section_flag = get_absolute_expression ();
12665 else
12666 section_flag = 0;
12667 if (*input_line_pointer++ == ',')
12668 section_entry_size = get_absolute_expression ();
12669 else
12670 section_entry_size = 0;
12671 if (*input_line_pointer++ == ',')
12672 section_alignment = get_absolute_expression ();
12673 else
12674 section_alignment = 0;
87975d2a
AM
12675 /* FIXME: really ignore? */
12676 (void) section_alignment;
cca86cc8 12677
a816d1ed
AO
12678 section_name = xstrdup (section_name);
12679
8ab8a5c8
RS
12680 /* When using the generic form of .section (as implemented by obj-elf.c),
12681 there's no way to set the section type to SHT_MIPS_DWARF. Users have
12682 traditionally had to fall back on the more common @progbits instead.
12683
12684 There's nothing really harmful in this, since bfd will correct
12685 SHT_PROGBITS to SHT_MIPS_DWARF before writing out the file. But it
708587a4 12686 means that, for backwards compatibility, the special_section entries
8ab8a5c8
RS
12687 for dwarf sections must use SHT_PROGBITS rather than SHT_MIPS_DWARF.
12688
12689 Even so, we shouldn't force users of the MIPS .section syntax to
12690 incorrectly label the sections as SHT_PROGBITS. The best compromise
12691 seems to be to map SHT_MIPS_DWARF to SHT_PROGBITS before calling the
12692 generic type-checking code. */
12693 if (section_type == SHT_MIPS_DWARF)
12694 section_type = SHT_PROGBITS;
12695
cca86cc8
SC
12696 obj_elf_change_section (section_name, section_type, section_flag,
12697 section_entry_size, 0, 0, 0);
a816d1ed
AO
12698
12699 if (now_seg->name != section_name)
12700 free (section_name);
7ed4a06a 12701#endif /* OBJ_ELF */
cca86cc8 12702}
252b5132
RH
12703
12704void
17a2f251 12705mips_enable_auto_align (void)
252b5132
RH
12706{
12707 auto_align = 1;
12708}
12709
12710static void
17a2f251 12711s_cons (int log_size)
252b5132 12712{
a8dbcb85
TS
12713 segment_info_type *si = seg_info (now_seg);
12714 struct insn_label_list *l = si->label_list;
252b5132
RH
12715 symbolS *label;
12716
a8dbcb85 12717 label = l != NULL ? l->label : NULL;
7d10b47d 12718 mips_emit_delays ();
252b5132
RH
12719 if (log_size > 0 && auto_align)
12720 mips_align (log_size, 0, label);
12721 mips_clear_insn_labels ();
12722 cons (1 << log_size);
12723}
12724
12725static void
17a2f251 12726s_float_cons (int type)
252b5132 12727{
a8dbcb85
TS
12728 segment_info_type *si = seg_info (now_seg);
12729 struct insn_label_list *l = si->label_list;
252b5132
RH
12730 symbolS *label;
12731
a8dbcb85 12732 label = l != NULL ? l->label : NULL;
252b5132 12733
7d10b47d 12734 mips_emit_delays ();
252b5132
RH
12735
12736 if (auto_align)
49309057
ILT
12737 {
12738 if (type == 'd')
12739 mips_align (3, 0, label);
12740 else
12741 mips_align (2, 0, label);
12742 }
252b5132
RH
12743
12744 mips_clear_insn_labels ();
12745
12746 float_cons (type);
12747}
12748
12749/* Handle .globl. We need to override it because on Irix 5 you are
12750 permitted to say
12751 .globl foo .text
12752 where foo is an undefined symbol, to mean that foo should be
12753 considered to be the address of a function. */
12754
12755static void
17a2f251 12756s_mips_globl (int x ATTRIBUTE_UNUSED)
252b5132
RH
12757{
12758 char *name;
12759 int c;
12760 symbolS *symbolP;
12761 flagword flag;
12762
8a06b769 12763 do
252b5132 12764 {
8a06b769 12765 name = input_line_pointer;
252b5132 12766 c = get_symbol_end ();
8a06b769
TS
12767 symbolP = symbol_find_or_make (name);
12768 S_SET_EXTERNAL (symbolP);
12769
252b5132 12770 *input_line_pointer = c;
8a06b769 12771 SKIP_WHITESPACE ();
252b5132 12772
8a06b769
TS
12773 /* On Irix 5, every global symbol that is not explicitly labelled as
12774 being a function is apparently labelled as being an object. */
12775 flag = BSF_OBJECT;
252b5132 12776
8a06b769
TS
12777 if (!is_end_of_line[(unsigned char) *input_line_pointer]
12778 && (*input_line_pointer != ','))
12779 {
12780 char *secname;
12781 asection *sec;
12782
12783 secname = input_line_pointer;
12784 c = get_symbol_end ();
12785 sec = bfd_get_section_by_name (stdoutput, secname);
12786 if (sec == NULL)
12787 as_bad (_("%s: no such section"), secname);
12788 *input_line_pointer = c;
12789
12790 if (sec != NULL && (sec->flags & SEC_CODE) != 0)
12791 flag = BSF_FUNCTION;
12792 }
12793
12794 symbol_get_bfdsym (symbolP)->flags |= flag;
12795
12796 c = *input_line_pointer;
12797 if (c == ',')
12798 {
12799 input_line_pointer++;
12800 SKIP_WHITESPACE ();
12801 if (is_end_of_line[(unsigned char) *input_line_pointer])
12802 c = '\n';
12803 }
12804 }
12805 while (c == ',');
252b5132 12806
252b5132
RH
12807 demand_empty_rest_of_line ();
12808}
12809
12810static void
17a2f251 12811s_option (int x ATTRIBUTE_UNUSED)
252b5132
RH
12812{
12813 char *opt;
12814 char c;
12815
12816 opt = input_line_pointer;
12817 c = get_symbol_end ();
12818
12819 if (*opt == 'O')
12820 {
12821 /* FIXME: What does this mean? */
12822 }
12823 else if (strncmp (opt, "pic", 3) == 0)
12824 {
12825 int i;
12826
12827 i = atoi (opt + 3);
12828 if (i == 0)
12829 mips_pic = NO_PIC;
12830 else if (i == 2)
143d77c5 12831 {
252b5132 12832 mips_pic = SVR4_PIC;
143d77c5
EC
12833 mips_abicalls = TRUE;
12834 }
252b5132
RH
12835 else
12836 as_bad (_(".option pic%d not supported"), i);
12837
4d0d148d 12838 if (mips_pic == SVR4_PIC)
252b5132
RH
12839 {
12840 if (g_switch_seen && g_switch_value != 0)
12841 as_warn (_("-G may not be used with SVR4 PIC code"));
12842 g_switch_value = 0;
12843 bfd_set_gp_size (stdoutput, 0);
12844 }
12845 }
12846 else
12847 as_warn (_("Unrecognized option \"%s\""), opt);
12848
12849 *input_line_pointer = c;
12850 demand_empty_rest_of_line ();
12851}
12852
12853/* This structure is used to hold a stack of .set values. */
12854
e972090a
NC
12855struct mips_option_stack
12856{
252b5132
RH
12857 struct mips_option_stack *next;
12858 struct mips_set_options options;
12859};
12860
12861static struct mips_option_stack *mips_opts_stack;
12862
12863/* Handle the .set pseudo-op. */
12864
12865static void
17a2f251 12866s_mipsset (int x ATTRIBUTE_UNUSED)
252b5132
RH
12867{
12868 char *name = input_line_pointer, ch;
12869
12870 while (!is_end_of_line[(unsigned char) *input_line_pointer])
f9419b05 12871 ++input_line_pointer;
252b5132
RH
12872 ch = *input_line_pointer;
12873 *input_line_pointer = '\0';
12874
12875 if (strcmp (name, "reorder") == 0)
12876 {
7d10b47d
RS
12877 if (mips_opts.noreorder)
12878 end_noreorder ();
252b5132
RH
12879 }
12880 else if (strcmp (name, "noreorder") == 0)
12881 {
7d10b47d
RS
12882 if (!mips_opts.noreorder)
12883 start_noreorder ();
252b5132 12884 }
741fe287
MR
12885 else if (strncmp (name, "at=", 3) == 0)
12886 {
12887 char *s = name + 3;
12888
12889 if (!reg_lookup (&s, RTYPE_NUM | RTYPE_GP, &mips_opts.at))
12890 as_bad (_("Unrecognized register name `%s'"), s);
12891 }
252b5132
RH
12892 else if (strcmp (name, "at") == 0)
12893 {
741fe287 12894 mips_opts.at = ATREG;
252b5132
RH
12895 }
12896 else if (strcmp (name, "noat") == 0)
12897 {
741fe287 12898 mips_opts.at = ZERO;
252b5132
RH
12899 }
12900 else if (strcmp (name, "macro") == 0)
12901 {
12902 mips_opts.warn_about_macros = 0;
12903 }
12904 else if (strcmp (name, "nomacro") == 0)
12905 {
12906 if (mips_opts.noreorder == 0)
12907 as_bad (_("`noreorder' must be set before `nomacro'"));
12908 mips_opts.warn_about_macros = 1;
12909 }
12910 else if (strcmp (name, "move") == 0 || strcmp (name, "novolatile") == 0)
12911 {
12912 mips_opts.nomove = 0;
12913 }
12914 else if (strcmp (name, "nomove") == 0 || strcmp (name, "volatile") == 0)
12915 {
12916 mips_opts.nomove = 1;
12917 }
12918 else if (strcmp (name, "bopt") == 0)
12919 {
12920 mips_opts.nobopt = 0;
12921 }
12922 else if (strcmp (name, "nobopt") == 0)
12923 {
12924 mips_opts.nobopt = 1;
12925 }
ad3fea08
TS
12926 else if (strcmp (name, "gp=default") == 0)
12927 mips_opts.gp32 = file_mips_gp32;
12928 else if (strcmp (name, "gp=32") == 0)
12929 mips_opts.gp32 = 1;
12930 else if (strcmp (name, "gp=64") == 0)
12931 {
12932 if (!ISA_HAS_64BIT_REGS (mips_opts.isa))
20203fb9 12933 as_warn (_("%s isa does not support 64-bit registers"),
ad3fea08
TS
12934 mips_cpu_info_from_isa (mips_opts.isa)->name);
12935 mips_opts.gp32 = 0;
12936 }
12937 else if (strcmp (name, "fp=default") == 0)
12938 mips_opts.fp32 = file_mips_fp32;
12939 else if (strcmp (name, "fp=32") == 0)
12940 mips_opts.fp32 = 1;
12941 else if (strcmp (name, "fp=64") == 0)
12942 {
12943 if (!ISA_HAS_64BIT_FPRS (mips_opts.isa))
20203fb9 12944 as_warn (_("%s isa does not support 64-bit floating point registers"),
ad3fea08
TS
12945 mips_cpu_info_from_isa (mips_opts.isa)->name);
12946 mips_opts.fp32 = 0;
12947 }
037b32b9
AN
12948 else if (strcmp (name, "softfloat") == 0)
12949 mips_opts.soft_float = 1;
12950 else if (strcmp (name, "hardfloat") == 0)
12951 mips_opts.soft_float = 0;
12952 else if (strcmp (name, "singlefloat") == 0)
12953 mips_opts.single_float = 1;
12954 else if (strcmp (name, "doublefloat") == 0)
12955 mips_opts.single_float = 0;
252b5132
RH
12956 else if (strcmp (name, "mips16") == 0
12957 || strcmp (name, "MIPS-16") == 0)
12958 mips_opts.mips16 = 1;
12959 else if (strcmp (name, "nomips16") == 0
12960 || strcmp (name, "noMIPS-16") == 0)
12961 mips_opts.mips16 = 0;
e16bfa71
TS
12962 else if (strcmp (name, "smartmips") == 0)
12963 {
ad3fea08 12964 if (!ISA_SUPPORTS_SMARTMIPS)
20203fb9 12965 as_warn (_("%s ISA does not support SmartMIPS ASE"),
e16bfa71
TS
12966 mips_cpu_info_from_isa (mips_opts.isa)->name);
12967 mips_opts.ase_smartmips = 1;
12968 }
12969 else if (strcmp (name, "nosmartmips") == 0)
12970 mips_opts.ase_smartmips = 0;
1f25f5d3
CD
12971 else if (strcmp (name, "mips3d") == 0)
12972 mips_opts.ase_mips3d = 1;
12973 else if (strcmp (name, "nomips3d") == 0)
12974 mips_opts.ase_mips3d = 0;
a4672219
TS
12975 else if (strcmp (name, "mdmx") == 0)
12976 mips_opts.ase_mdmx = 1;
12977 else if (strcmp (name, "nomdmx") == 0)
12978 mips_opts.ase_mdmx = 0;
74cd071d 12979 else if (strcmp (name, "dsp") == 0)
ad3fea08
TS
12980 {
12981 if (!ISA_SUPPORTS_DSP_ASE)
20203fb9 12982 as_warn (_("%s ISA does not support DSP ASE"),
ad3fea08
TS
12983 mips_cpu_info_from_isa (mips_opts.isa)->name);
12984 mips_opts.ase_dsp = 1;
8b082fb1 12985 mips_opts.ase_dspr2 = 0;
ad3fea08 12986 }
74cd071d 12987 else if (strcmp (name, "nodsp") == 0)
8b082fb1
TS
12988 {
12989 mips_opts.ase_dsp = 0;
12990 mips_opts.ase_dspr2 = 0;
12991 }
12992 else if (strcmp (name, "dspr2") == 0)
12993 {
12994 if (!ISA_SUPPORTS_DSPR2_ASE)
20203fb9 12995 as_warn (_("%s ISA does not support DSP R2 ASE"),
8b082fb1
TS
12996 mips_cpu_info_from_isa (mips_opts.isa)->name);
12997 mips_opts.ase_dspr2 = 1;
12998 mips_opts.ase_dsp = 1;
12999 }
13000 else if (strcmp (name, "nodspr2") == 0)
13001 {
13002 mips_opts.ase_dspr2 = 0;
13003 mips_opts.ase_dsp = 0;
13004 }
ef2e4d86 13005 else if (strcmp (name, "mt") == 0)
ad3fea08
TS
13006 {
13007 if (!ISA_SUPPORTS_MT_ASE)
20203fb9 13008 as_warn (_("%s ISA does not support MT ASE"),
ad3fea08
TS
13009 mips_cpu_info_from_isa (mips_opts.isa)->name);
13010 mips_opts.ase_mt = 1;
13011 }
ef2e4d86
CF
13012 else if (strcmp (name, "nomt") == 0)
13013 mips_opts.ase_mt = 0;
1a2c1fad 13014 else if (strncmp (name, "mips", 4) == 0 || strncmp (name, "arch=", 5) == 0)
252b5132 13015 {
af7ee8bf 13016 int reset = 0;
252b5132 13017
1a2c1fad
CD
13018 /* Permit the user to change the ISA and architecture on the fly.
13019 Needless to say, misuse can cause serious problems. */
81a21e38 13020 if (strcmp (name, "mips0") == 0 || strcmp (name, "arch=default") == 0)
af7ee8bf
CD
13021 {
13022 reset = 1;
13023 mips_opts.isa = file_mips_isa;
1a2c1fad 13024 mips_opts.arch = file_mips_arch;
1a2c1fad
CD
13025 }
13026 else if (strncmp (name, "arch=", 5) == 0)
13027 {
13028 const struct mips_cpu_info *p;
13029
13030 p = mips_parse_cpu("internal use", name + 5);
13031 if (!p)
13032 as_bad (_("unknown architecture %s"), name + 5);
13033 else
13034 {
13035 mips_opts.arch = p->cpu;
13036 mips_opts.isa = p->isa;
13037 }
13038 }
81a21e38
TS
13039 else if (strncmp (name, "mips", 4) == 0)
13040 {
13041 const struct mips_cpu_info *p;
13042
13043 p = mips_parse_cpu("internal use", name);
13044 if (!p)
13045 as_bad (_("unknown ISA level %s"), name + 4);
13046 else
13047 {
13048 mips_opts.arch = p->cpu;
13049 mips_opts.isa = p->isa;
13050 }
13051 }
af7ee8bf 13052 else
81a21e38 13053 as_bad (_("unknown ISA or architecture %s"), name);
af7ee8bf
CD
13054
13055 switch (mips_opts.isa)
98d3f06f
KH
13056 {
13057 case 0:
98d3f06f 13058 break;
af7ee8bf
CD
13059 case ISA_MIPS1:
13060 case ISA_MIPS2:
13061 case ISA_MIPS32:
13062 case ISA_MIPS32R2:
98d3f06f
KH
13063 mips_opts.gp32 = 1;
13064 mips_opts.fp32 = 1;
13065 break;
af7ee8bf
CD
13066 case ISA_MIPS3:
13067 case ISA_MIPS4:
13068 case ISA_MIPS5:
13069 case ISA_MIPS64:
5f74bc13 13070 case ISA_MIPS64R2:
98d3f06f
KH
13071 mips_opts.gp32 = 0;
13072 mips_opts.fp32 = 0;
13073 break;
13074 default:
13075 as_bad (_("unknown ISA level %s"), name + 4);
13076 break;
13077 }
af7ee8bf 13078 if (reset)
98d3f06f 13079 {
af7ee8bf
CD
13080 mips_opts.gp32 = file_mips_gp32;
13081 mips_opts.fp32 = file_mips_fp32;
98d3f06f 13082 }
252b5132
RH
13083 }
13084 else if (strcmp (name, "autoextend") == 0)
13085 mips_opts.noautoextend = 0;
13086 else if (strcmp (name, "noautoextend") == 0)
13087 mips_opts.noautoextend = 1;
13088 else if (strcmp (name, "push") == 0)
13089 {
13090 struct mips_option_stack *s;
13091
13092 s = (struct mips_option_stack *) xmalloc (sizeof *s);
13093 s->next = mips_opts_stack;
13094 s->options = mips_opts;
13095 mips_opts_stack = s;
13096 }
13097 else if (strcmp (name, "pop") == 0)
13098 {
13099 struct mips_option_stack *s;
13100
13101 s = mips_opts_stack;
13102 if (s == NULL)
13103 as_bad (_(".set pop with no .set push"));
13104 else
13105 {
13106 /* If we're changing the reorder mode we need to handle
13107 delay slots correctly. */
13108 if (s->options.noreorder && ! mips_opts.noreorder)
7d10b47d 13109 start_noreorder ();
252b5132 13110 else if (! s->options.noreorder && mips_opts.noreorder)
7d10b47d 13111 end_noreorder ();
252b5132
RH
13112
13113 mips_opts = s->options;
13114 mips_opts_stack = s->next;
13115 free (s);
13116 }
13117 }
aed1a261
RS
13118 else if (strcmp (name, "sym32") == 0)
13119 mips_opts.sym32 = TRUE;
13120 else if (strcmp (name, "nosym32") == 0)
13121 mips_opts.sym32 = FALSE;
e6559e01
JM
13122 else if (strchr (name, ','))
13123 {
13124 /* Generic ".set" directive; use the generic handler. */
13125 *input_line_pointer = ch;
13126 input_line_pointer = name;
13127 s_set (0);
13128 return;
13129 }
252b5132
RH
13130 else
13131 {
13132 as_warn (_("Tried to set unrecognized symbol: %s\n"), name);
13133 }
13134 *input_line_pointer = ch;
13135 demand_empty_rest_of_line ();
13136}
13137
13138/* Handle the .abicalls pseudo-op. I believe this is equivalent to
13139 .option pic2. It means to generate SVR4 PIC calls. */
13140
13141static void
17a2f251 13142s_abicalls (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
13143{
13144 mips_pic = SVR4_PIC;
143d77c5 13145 mips_abicalls = TRUE;
4d0d148d
TS
13146
13147 if (g_switch_seen && g_switch_value != 0)
13148 as_warn (_("-G may not be used with SVR4 PIC code"));
13149 g_switch_value = 0;
13150
252b5132
RH
13151 bfd_set_gp_size (stdoutput, 0);
13152 demand_empty_rest_of_line ();
13153}
13154
13155/* Handle the .cpload pseudo-op. This is used when generating SVR4
13156 PIC code. It sets the $gp register for the function based on the
13157 function address, which is in the register named in the argument.
13158 This uses a relocation against _gp_disp, which is handled specially
13159 by the linker. The result is:
13160 lui $gp,%hi(_gp_disp)
13161 addiu $gp,$gp,%lo(_gp_disp)
13162 addu $gp,$gp,.cpload argument
aa6975fb
ILT
13163 The .cpload argument is normally $25 == $t9.
13164
13165 The -mno-shared option changes this to:
bbe506e8
TS
13166 lui $gp,%hi(__gnu_local_gp)
13167 addiu $gp,$gp,%lo(__gnu_local_gp)
aa6975fb
ILT
13168 and the argument is ignored. This saves an instruction, but the
13169 resulting code is not position independent; it uses an absolute
bbe506e8
TS
13170 address for __gnu_local_gp. Thus code assembled with -mno-shared
13171 can go into an ordinary executable, but not into a shared library. */
252b5132
RH
13172
13173static void
17a2f251 13174s_cpload (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
13175{
13176 expressionS ex;
aa6975fb
ILT
13177 int reg;
13178 int in_shared;
252b5132 13179
6478892d
TS
13180 /* If we are not generating SVR4 PIC code, or if this is NewABI code,
13181 .cpload is ignored. */
13182 if (mips_pic != SVR4_PIC || HAVE_NEWABI)
252b5132
RH
13183 {
13184 s_ignore (0);
13185 return;
13186 }
13187
d3ecfc59 13188 /* .cpload should be in a .set noreorder section. */
252b5132
RH
13189 if (mips_opts.noreorder == 0)
13190 as_warn (_(".cpload not in noreorder section"));
13191
aa6975fb
ILT
13192 reg = tc_get_register (0);
13193
13194 /* If we need to produce a 64-bit address, we are better off using
13195 the default instruction sequence. */
aed1a261 13196 in_shared = mips_in_shared || HAVE_64BIT_SYMBOLS;
aa6975fb 13197
252b5132 13198 ex.X_op = O_symbol;
bbe506e8
TS
13199 ex.X_add_symbol = symbol_find_or_make (in_shared ? "_gp_disp" :
13200 "__gnu_local_gp");
252b5132
RH
13201 ex.X_op_symbol = NULL;
13202 ex.X_add_number = 0;
13203
13204 /* In ELF, this symbol is implicitly an STT_OBJECT symbol. */
49309057 13205 symbol_get_bfdsym (ex.X_add_symbol)->flags |= BSF_OBJECT;
252b5132 13206
584892a6 13207 macro_start ();
67c0d1eb
RS
13208 macro_build_lui (&ex, mips_gp_register);
13209 macro_build (&ex, "addiu", "t,r,j", mips_gp_register,
17a2f251 13210 mips_gp_register, BFD_RELOC_LO16);
aa6975fb
ILT
13211 if (in_shared)
13212 macro_build (NULL, "addu", "d,v,t", mips_gp_register,
13213 mips_gp_register, reg);
584892a6 13214 macro_end ();
252b5132
RH
13215
13216 demand_empty_rest_of_line ();
13217}
13218
6478892d
TS
13219/* Handle the .cpsetup pseudo-op defined for NewABI PIC code. The syntax is:
13220 .cpsetup $reg1, offset|$reg2, label
13221
13222 If offset is given, this results in:
13223 sd $gp, offset($sp)
956cd1d6 13224 lui $gp, %hi(%neg(%gp_rel(label)))
698b7d9d
TS
13225 addiu $gp, $gp, %lo(%neg(%gp_rel(label)))
13226 daddu $gp, $gp, $reg1
6478892d
TS
13227
13228 If $reg2 is given, this results in:
13229 daddu $reg2, $gp, $0
956cd1d6 13230 lui $gp, %hi(%neg(%gp_rel(label)))
698b7d9d
TS
13231 addiu $gp, $gp, %lo(%neg(%gp_rel(label)))
13232 daddu $gp, $gp, $reg1
aa6975fb
ILT
13233 $reg1 is normally $25 == $t9.
13234
13235 The -mno-shared option replaces the last three instructions with
13236 lui $gp,%hi(_gp)
54f4ddb3 13237 addiu $gp,$gp,%lo(_gp) */
aa6975fb 13238
6478892d 13239static void
17a2f251 13240s_cpsetup (int ignore ATTRIBUTE_UNUSED)
6478892d
TS
13241{
13242 expressionS ex_off;
13243 expressionS ex_sym;
13244 int reg1;
6478892d 13245
8586fc66 13246 /* If we are not generating SVR4 PIC code, .cpsetup is ignored.
6478892d
TS
13247 We also need NewABI support. */
13248 if (mips_pic != SVR4_PIC || ! HAVE_NEWABI)
13249 {
13250 s_ignore (0);
13251 return;
13252 }
13253
13254 reg1 = tc_get_register (0);
13255 SKIP_WHITESPACE ();
13256 if (*input_line_pointer != ',')
13257 {
13258 as_bad (_("missing argument separator ',' for .cpsetup"));
13259 return;
13260 }
13261 else
80245285 13262 ++input_line_pointer;
6478892d
TS
13263 SKIP_WHITESPACE ();
13264 if (*input_line_pointer == '$')
80245285
TS
13265 {
13266 mips_cpreturn_register = tc_get_register (0);
13267 mips_cpreturn_offset = -1;
13268 }
6478892d 13269 else
80245285
TS
13270 {
13271 mips_cpreturn_offset = get_absolute_expression ();
13272 mips_cpreturn_register = -1;
13273 }
6478892d
TS
13274 SKIP_WHITESPACE ();
13275 if (*input_line_pointer != ',')
13276 {
13277 as_bad (_("missing argument separator ',' for .cpsetup"));
13278 return;
13279 }
13280 else
f9419b05 13281 ++input_line_pointer;
6478892d 13282 SKIP_WHITESPACE ();
f21f8242 13283 expression (&ex_sym);
6478892d 13284
584892a6 13285 macro_start ();
6478892d
TS
13286 if (mips_cpreturn_register == -1)
13287 {
13288 ex_off.X_op = O_constant;
13289 ex_off.X_add_symbol = NULL;
13290 ex_off.X_op_symbol = NULL;
13291 ex_off.X_add_number = mips_cpreturn_offset;
13292
67c0d1eb 13293 macro_build (&ex_off, "sd", "t,o(b)", mips_gp_register,
17a2f251 13294 BFD_RELOC_LO16, SP);
6478892d
TS
13295 }
13296 else
67c0d1eb 13297 macro_build (NULL, "daddu", "d,v,t", mips_cpreturn_register,
17a2f251 13298 mips_gp_register, 0);
6478892d 13299
aed1a261 13300 if (mips_in_shared || HAVE_64BIT_SYMBOLS)
aa6975fb
ILT
13301 {
13302 macro_build (&ex_sym, "lui", "t,u", mips_gp_register,
13303 -1, BFD_RELOC_GPREL16, BFD_RELOC_MIPS_SUB,
13304 BFD_RELOC_HI16_S);
13305
13306 macro_build (&ex_sym, "addiu", "t,r,j", mips_gp_register,
13307 mips_gp_register, -1, BFD_RELOC_GPREL16,
13308 BFD_RELOC_MIPS_SUB, BFD_RELOC_LO16);
13309
13310 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", mips_gp_register,
13311 mips_gp_register, reg1);
13312 }
13313 else
13314 {
13315 expressionS ex;
13316
13317 ex.X_op = O_symbol;
4184909a 13318 ex.X_add_symbol = symbol_find_or_make ("__gnu_local_gp");
aa6975fb
ILT
13319 ex.X_op_symbol = NULL;
13320 ex.X_add_number = 0;
6e1304d8 13321
aa6975fb
ILT
13322 /* In ELF, this symbol is implicitly an STT_OBJECT symbol. */
13323 symbol_get_bfdsym (ex.X_add_symbol)->flags |= BSF_OBJECT;
13324
13325 macro_build_lui (&ex, mips_gp_register);
13326 macro_build (&ex, "addiu", "t,r,j", mips_gp_register,
13327 mips_gp_register, BFD_RELOC_LO16);
13328 }
f21f8242 13329
584892a6 13330 macro_end ();
6478892d
TS
13331
13332 demand_empty_rest_of_line ();
13333}
13334
13335static void
17a2f251 13336s_cplocal (int ignore ATTRIBUTE_UNUSED)
6478892d
TS
13337{
13338 /* If we are not generating SVR4 PIC code, or if this is not NewABI code,
54f4ddb3 13339 .cplocal is ignored. */
6478892d
TS
13340 if (mips_pic != SVR4_PIC || ! HAVE_NEWABI)
13341 {
13342 s_ignore (0);
13343 return;
13344 }
13345
13346 mips_gp_register = tc_get_register (0);
85b51719 13347 demand_empty_rest_of_line ();
6478892d
TS
13348}
13349
252b5132
RH
13350/* Handle the .cprestore pseudo-op. This stores $gp into a given
13351 offset from $sp. The offset is remembered, and after making a PIC
13352 call $gp is restored from that location. */
13353
13354static void
17a2f251 13355s_cprestore (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
13356{
13357 expressionS ex;
252b5132 13358
6478892d 13359 /* If we are not generating SVR4 PIC code, or if this is NewABI code,
c9914766 13360 .cprestore is ignored. */
6478892d 13361 if (mips_pic != SVR4_PIC || HAVE_NEWABI)
252b5132
RH
13362 {
13363 s_ignore (0);
13364 return;
13365 }
13366
13367 mips_cprestore_offset = get_absolute_expression ();
7a621144 13368 mips_cprestore_valid = 1;
252b5132
RH
13369
13370 ex.X_op = O_constant;
13371 ex.X_add_symbol = NULL;
13372 ex.X_op_symbol = NULL;
13373 ex.X_add_number = mips_cprestore_offset;
13374
584892a6 13375 macro_start ();
67c0d1eb
RS
13376 macro_build_ldst_constoffset (&ex, ADDRESS_STORE_INSN, mips_gp_register,
13377 SP, HAVE_64BIT_ADDRESSES);
584892a6 13378 macro_end ();
252b5132
RH
13379
13380 demand_empty_rest_of_line ();
13381}
13382
6478892d 13383/* Handle the .cpreturn pseudo-op defined for NewABI PIC code. If an offset
67c1ffbe 13384 was given in the preceding .cpsetup, it results in:
6478892d 13385 ld $gp, offset($sp)
76b3015f 13386
6478892d 13387 If a register $reg2 was given there, it results in:
54f4ddb3
TS
13388 daddu $gp, $reg2, $0 */
13389
6478892d 13390static void
17a2f251 13391s_cpreturn (int ignore ATTRIBUTE_UNUSED)
6478892d
TS
13392{
13393 expressionS ex;
6478892d
TS
13394
13395 /* If we are not generating SVR4 PIC code, .cpreturn is ignored.
13396 We also need NewABI support. */
13397 if (mips_pic != SVR4_PIC || ! HAVE_NEWABI)
13398 {
13399 s_ignore (0);
13400 return;
13401 }
13402
584892a6 13403 macro_start ();
6478892d
TS
13404 if (mips_cpreturn_register == -1)
13405 {
13406 ex.X_op = O_constant;
13407 ex.X_add_symbol = NULL;
13408 ex.X_op_symbol = NULL;
13409 ex.X_add_number = mips_cpreturn_offset;
13410
67c0d1eb 13411 macro_build (&ex, "ld", "t,o(b)", mips_gp_register, BFD_RELOC_LO16, SP);
6478892d
TS
13412 }
13413 else
67c0d1eb 13414 macro_build (NULL, "daddu", "d,v,t", mips_gp_register,
17a2f251 13415 mips_cpreturn_register, 0);
584892a6 13416 macro_end ();
6478892d
TS
13417
13418 demand_empty_rest_of_line ();
13419}
13420
741d6ea8
JM
13421/* Handle the .dtprelword and .dtpreldword pseudo-ops. They generate
13422 a 32-bit or 64-bit DTP-relative relocation (BYTES says which) for
13423 use in DWARF debug information. */
13424
13425static void
13426s_dtprel_internal (size_t bytes)
13427{
13428 expressionS ex;
13429 char *p;
13430
13431 expression (&ex);
13432
13433 if (ex.X_op != O_symbol)
13434 {
13435 as_bad (_("Unsupported use of %s"), (bytes == 8
13436 ? ".dtpreldword"
13437 : ".dtprelword"));
13438 ignore_rest_of_line ();
13439 }
13440
13441 p = frag_more (bytes);
13442 md_number_to_chars (p, 0, bytes);
13443 fix_new_exp (frag_now, p - frag_now->fr_literal, bytes, &ex, FALSE,
13444 (bytes == 8
13445 ? BFD_RELOC_MIPS_TLS_DTPREL64
13446 : BFD_RELOC_MIPS_TLS_DTPREL32));
13447
13448 demand_empty_rest_of_line ();
13449}
13450
13451/* Handle .dtprelword. */
13452
13453static void
13454s_dtprelword (int ignore ATTRIBUTE_UNUSED)
13455{
13456 s_dtprel_internal (4);
13457}
13458
13459/* Handle .dtpreldword. */
13460
13461static void
13462s_dtpreldword (int ignore ATTRIBUTE_UNUSED)
13463{
13464 s_dtprel_internal (8);
13465}
13466
6478892d
TS
13467/* Handle the .gpvalue pseudo-op. This is used when generating NewABI PIC
13468 code. It sets the offset to use in gp_rel relocations. */
13469
13470static void
17a2f251 13471s_gpvalue (int ignore ATTRIBUTE_UNUSED)
6478892d
TS
13472{
13473 /* If we are not generating SVR4 PIC code, .gpvalue is ignored.
13474 We also need NewABI support. */
13475 if (mips_pic != SVR4_PIC || ! HAVE_NEWABI)
13476 {
13477 s_ignore (0);
13478 return;
13479 }
13480
def2e0dd 13481 mips_gprel_offset = get_absolute_expression ();
6478892d
TS
13482
13483 demand_empty_rest_of_line ();
13484}
13485
252b5132
RH
13486/* Handle the .gpword pseudo-op. This is used when generating PIC
13487 code. It generates a 32 bit GP relative reloc. */
13488
13489static void
17a2f251 13490s_gpword (int ignore ATTRIBUTE_UNUSED)
252b5132 13491{
a8dbcb85
TS
13492 segment_info_type *si;
13493 struct insn_label_list *l;
252b5132
RH
13494 symbolS *label;
13495 expressionS ex;
13496 char *p;
13497
13498 /* When not generating PIC code, this is treated as .word. */
13499 if (mips_pic != SVR4_PIC)
13500 {
13501 s_cons (2);
13502 return;
13503 }
13504
a8dbcb85
TS
13505 si = seg_info (now_seg);
13506 l = si->label_list;
13507 label = l != NULL ? l->label : NULL;
7d10b47d 13508 mips_emit_delays ();
252b5132
RH
13509 if (auto_align)
13510 mips_align (2, 0, label);
13511 mips_clear_insn_labels ();
13512
13513 expression (&ex);
13514
13515 if (ex.X_op != O_symbol || ex.X_add_number != 0)
13516 {
13517 as_bad (_("Unsupported use of .gpword"));
13518 ignore_rest_of_line ();
13519 }
13520
13521 p = frag_more (4);
17a2f251 13522 md_number_to_chars (p, 0, 4);
b34976b6 13523 fix_new_exp (frag_now, p - frag_now->fr_literal, 4, &ex, FALSE,
cdf6fd85 13524 BFD_RELOC_GPREL32);
252b5132
RH
13525
13526 demand_empty_rest_of_line ();
13527}
13528
10181a0d 13529static void
17a2f251 13530s_gpdword (int ignore ATTRIBUTE_UNUSED)
10181a0d 13531{
a8dbcb85
TS
13532 segment_info_type *si;
13533 struct insn_label_list *l;
10181a0d
AO
13534 symbolS *label;
13535 expressionS ex;
13536 char *p;
13537
13538 /* When not generating PIC code, this is treated as .dword. */
13539 if (mips_pic != SVR4_PIC)
13540 {
13541 s_cons (3);
13542 return;
13543 }
13544
a8dbcb85
TS
13545 si = seg_info (now_seg);
13546 l = si->label_list;
13547 label = l != NULL ? l->label : NULL;
7d10b47d 13548 mips_emit_delays ();
10181a0d
AO
13549 if (auto_align)
13550 mips_align (3, 0, label);
13551 mips_clear_insn_labels ();
13552
13553 expression (&ex);
13554
13555 if (ex.X_op != O_symbol || ex.X_add_number != 0)
13556 {
13557 as_bad (_("Unsupported use of .gpdword"));
13558 ignore_rest_of_line ();
13559 }
13560
13561 p = frag_more (8);
17a2f251 13562 md_number_to_chars (p, 0, 8);
a105a300 13563 fix_new_exp (frag_now, p - frag_now->fr_literal, 4, &ex, FALSE,
6e1304d8 13564 BFD_RELOC_GPREL32)->fx_tcbit = 1;
10181a0d
AO
13565
13566 /* GPREL32 composed with 64 gives a 64-bit GP offset. */
6e1304d8
RS
13567 fix_new (frag_now, p - frag_now->fr_literal, 8, NULL, 0,
13568 FALSE, BFD_RELOC_64)->fx_tcbit = 1;
10181a0d
AO
13569
13570 demand_empty_rest_of_line ();
13571}
13572
252b5132
RH
13573/* Handle the .cpadd pseudo-op. This is used when dealing with switch
13574 tables in SVR4 PIC code. */
13575
13576static void
17a2f251 13577s_cpadd (int ignore ATTRIBUTE_UNUSED)
252b5132 13578{
252b5132
RH
13579 int reg;
13580
10181a0d
AO
13581 /* This is ignored when not generating SVR4 PIC code. */
13582 if (mips_pic != SVR4_PIC)
252b5132
RH
13583 {
13584 s_ignore (0);
13585 return;
13586 }
13587
13588 /* Add $gp to the register named as an argument. */
584892a6 13589 macro_start ();
252b5132 13590 reg = tc_get_register (0);
67c0d1eb 13591 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", reg, reg, mips_gp_register);
584892a6 13592 macro_end ();
252b5132 13593
bdaaa2e1 13594 demand_empty_rest_of_line ();
252b5132
RH
13595}
13596
13597/* Handle the .insn pseudo-op. This marks instruction labels in
13598 mips16 mode. This permits the linker to handle them specially,
13599 such as generating jalx instructions when needed. We also make
13600 them odd for the duration of the assembly, in order to generate the
13601 right sort of code. We will make them even in the adjust_symtab
13602 routine, while leaving them marked. This is convenient for the
13603 debugger and the disassembler. The linker knows to make them odd
13604 again. */
13605
13606static void
17a2f251 13607s_insn (int ignore ATTRIBUTE_UNUSED)
252b5132 13608{
f9419b05 13609 mips16_mark_labels ();
252b5132
RH
13610
13611 demand_empty_rest_of_line ();
13612}
13613
13614/* Handle a .stabn directive. We need these in order to mark a label
13615 as being a mips16 text label correctly. Sometimes the compiler
13616 will emit a label, followed by a .stabn, and then switch sections.
13617 If the label and .stabn are in mips16 mode, then the label is
13618 really a mips16 text label. */
13619
13620static void
17a2f251 13621s_mips_stab (int type)
252b5132 13622{
f9419b05 13623 if (type == 'n')
252b5132
RH
13624 mips16_mark_labels ();
13625
13626 s_stab (type);
13627}
13628
54f4ddb3 13629/* Handle the .weakext pseudo-op as defined in Kane and Heinrich. */
252b5132
RH
13630
13631static void
17a2f251 13632s_mips_weakext (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
13633{
13634 char *name;
13635 int c;
13636 symbolS *symbolP;
13637 expressionS exp;
13638
13639 name = input_line_pointer;
13640 c = get_symbol_end ();
13641 symbolP = symbol_find_or_make (name);
13642 S_SET_WEAK (symbolP);
13643 *input_line_pointer = c;
13644
13645 SKIP_WHITESPACE ();
13646
13647 if (! is_end_of_line[(unsigned char) *input_line_pointer])
13648 {
13649 if (S_IS_DEFINED (symbolP))
13650 {
20203fb9 13651 as_bad (_("ignoring attempt to redefine symbol %s"),
252b5132
RH
13652 S_GET_NAME (symbolP));
13653 ignore_rest_of_line ();
13654 return;
13655 }
bdaaa2e1 13656
252b5132
RH
13657 if (*input_line_pointer == ',')
13658 {
13659 ++input_line_pointer;
13660 SKIP_WHITESPACE ();
13661 }
bdaaa2e1 13662
252b5132
RH
13663 expression (&exp);
13664 if (exp.X_op != O_symbol)
13665 {
20203fb9 13666 as_bad (_("bad .weakext directive"));
98d3f06f 13667 ignore_rest_of_line ();
252b5132
RH
13668 return;
13669 }
49309057 13670 symbol_set_value_expression (symbolP, &exp);
252b5132
RH
13671 }
13672
13673 demand_empty_rest_of_line ();
13674}
13675
13676/* Parse a register string into a number. Called from the ECOFF code
13677 to parse .frame. The argument is non-zero if this is the frame
13678 register, so that we can record it in mips_frame_reg. */
13679
13680int
17a2f251 13681tc_get_register (int frame)
252b5132 13682{
707bfff6 13683 unsigned int reg;
252b5132
RH
13684
13685 SKIP_WHITESPACE ();
707bfff6
TS
13686 if (! reg_lookup (&input_line_pointer, RWARN | RTYPE_NUM | RTYPE_GP, &reg))
13687 reg = 0;
252b5132 13688 if (frame)
7a621144
DJ
13689 {
13690 mips_frame_reg = reg != 0 ? reg : SP;
13691 mips_frame_reg_valid = 1;
13692 mips_cprestore_valid = 0;
13693 }
252b5132
RH
13694 return reg;
13695}
13696
13697valueT
17a2f251 13698md_section_align (asection *seg, valueT addr)
252b5132
RH
13699{
13700 int align = bfd_get_section_alignment (stdoutput, seg);
13701
b4c71f56
TS
13702 if (IS_ELF)
13703 {
13704 /* We don't need to align ELF sections to the full alignment.
13705 However, Irix 5 may prefer that we align them at least to a 16
13706 byte boundary. We don't bother to align the sections if we
13707 are targeted for an embedded system. */
c41e87e3 13708 if (strncmp (TARGET_OS, "elf", 3) == 0)
b4c71f56
TS
13709 return addr;
13710 if (align > 4)
13711 align = 4;
13712 }
252b5132
RH
13713
13714 return ((addr + (1 << align) - 1) & (-1 << align));
13715}
13716
13717/* Utility routine, called from above as well. If called while the
13718 input file is still being read, it's only an approximation. (For
13719 example, a symbol may later become defined which appeared to be
13720 undefined earlier.) */
13721
13722static int
17a2f251 13723nopic_need_relax (symbolS *sym, int before_relaxing)
252b5132
RH
13724{
13725 if (sym == 0)
13726 return 0;
13727
4d0d148d 13728 if (g_switch_value > 0)
252b5132
RH
13729 {
13730 const char *symname;
13731 int change;
13732
c9914766 13733 /* Find out whether this symbol can be referenced off the $gp
252b5132
RH
13734 register. It can be if it is smaller than the -G size or if
13735 it is in the .sdata or .sbss section. Certain symbols can
c9914766 13736 not be referenced off the $gp, although it appears as though
252b5132
RH
13737 they can. */
13738 symname = S_GET_NAME (sym);
13739 if (symname != (const char *) NULL
13740 && (strcmp (symname, "eprol") == 0
13741 || strcmp (symname, "etext") == 0
13742 || strcmp (symname, "_gp") == 0
13743 || strcmp (symname, "edata") == 0
13744 || strcmp (symname, "_fbss") == 0
13745 || strcmp (symname, "_fdata") == 0
13746 || strcmp (symname, "_ftext") == 0
13747 || strcmp (symname, "end") == 0
13748 || strcmp (symname, "_gp_disp") == 0))
13749 change = 1;
13750 else if ((! S_IS_DEFINED (sym) || S_IS_COMMON (sym))
13751 && (0
13752#ifndef NO_ECOFF_DEBUGGING
49309057
ILT
13753 || (symbol_get_obj (sym)->ecoff_extern_size != 0
13754 && (symbol_get_obj (sym)->ecoff_extern_size
13755 <= g_switch_value))
252b5132
RH
13756#endif
13757 /* We must defer this decision until after the whole
13758 file has been read, since there might be a .extern
13759 after the first use of this symbol. */
13760 || (before_relaxing
13761#ifndef NO_ECOFF_DEBUGGING
49309057 13762 && symbol_get_obj (sym)->ecoff_extern_size == 0
252b5132
RH
13763#endif
13764 && S_GET_VALUE (sym) == 0)
13765 || (S_GET_VALUE (sym) != 0
13766 && S_GET_VALUE (sym) <= g_switch_value)))
13767 change = 0;
13768 else
13769 {
13770 const char *segname;
13771
13772 segname = segment_name (S_GET_SEGMENT (sym));
9c2799c2 13773 gas_assert (strcmp (segname, ".lit8") != 0
252b5132
RH
13774 && strcmp (segname, ".lit4") != 0);
13775 change = (strcmp (segname, ".sdata") != 0
fba2b7f9
GK
13776 && strcmp (segname, ".sbss") != 0
13777 && strncmp (segname, ".sdata.", 7) != 0
d4dc2f22
TS
13778 && strncmp (segname, ".sbss.", 6) != 0
13779 && strncmp (segname, ".gnu.linkonce.sb.", 17) != 0
fba2b7f9 13780 && strncmp (segname, ".gnu.linkonce.s.", 16) != 0);
252b5132
RH
13781 }
13782 return change;
13783 }
13784 else
c9914766 13785 /* We are not optimizing for the $gp register. */
252b5132
RH
13786 return 1;
13787}
13788
5919d012
RS
13789
13790/* Return true if the given symbol should be considered local for SVR4 PIC. */
13791
13792static bfd_boolean
17a2f251 13793pic_need_relax (symbolS *sym, asection *segtype)
5919d012
RS
13794{
13795 asection *symsec;
5919d012
RS
13796
13797 /* Handle the case of a symbol equated to another symbol. */
13798 while (symbol_equated_reloc_p (sym))
13799 {
13800 symbolS *n;
13801
5f0fe04b 13802 /* It's possible to get a loop here in a badly written program. */
5919d012
RS
13803 n = symbol_get_value_expression (sym)->X_add_symbol;
13804 if (n == sym)
13805 break;
13806 sym = n;
13807 }
13808
df1f3cda
DD
13809 if (symbol_section_p (sym))
13810 return TRUE;
13811
5919d012
RS
13812 symsec = S_GET_SEGMENT (sym);
13813
5919d012
RS
13814 /* This must duplicate the test in adjust_reloc_syms. */
13815 return (symsec != &bfd_und_section
13816 && symsec != &bfd_abs_section
5f0fe04b
TS
13817 && !bfd_is_com_section (symsec)
13818 && !s_is_linkonce (sym, segtype)
5919d012
RS
13819#ifdef OBJ_ELF
13820 /* A global or weak symbol is treated as external. */
f43abd2b 13821 && (!IS_ELF || (! S_IS_WEAK (sym) && ! S_IS_EXTERNAL (sym)))
5919d012
RS
13822#endif
13823 );
13824}
13825
13826
252b5132
RH
13827/* Given a mips16 variant frag FRAGP, return non-zero if it needs an
13828 extended opcode. SEC is the section the frag is in. */
13829
13830static int
17a2f251 13831mips16_extended_frag (fragS *fragp, asection *sec, long stretch)
252b5132
RH
13832{
13833 int type;
3994f87e 13834 const struct mips16_immed_operand *op;
252b5132
RH
13835 offsetT val;
13836 int mintiny, maxtiny;
13837 segT symsec;
98aa84af 13838 fragS *sym_frag;
252b5132
RH
13839
13840 if (RELAX_MIPS16_USER_SMALL (fragp->fr_subtype))
13841 return 0;
13842 if (RELAX_MIPS16_USER_EXT (fragp->fr_subtype))
13843 return 1;
13844
13845 type = RELAX_MIPS16_TYPE (fragp->fr_subtype);
13846 op = mips16_immed_operands;
13847 while (op->type != type)
13848 {
13849 ++op;
9c2799c2 13850 gas_assert (op < mips16_immed_operands + MIPS16_NUM_IMMED);
252b5132
RH
13851 }
13852
13853 if (op->unsp)
13854 {
13855 if (type == '<' || type == '>' || type == '[' || type == ']')
13856 {
13857 mintiny = 1;
13858 maxtiny = 1 << op->nbits;
13859 }
13860 else
13861 {
13862 mintiny = 0;
13863 maxtiny = (1 << op->nbits) - 1;
13864 }
13865 }
13866 else
13867 {
13868 mintiny = - (1 << (op->nbits - 1));
13869 maxtiny = (1 << (op->nbits - 1)) - 1;
13870 }
13871
98aa84af 13872 sym_frag = symbol_get_frag (fragp->fr_symbol);
ac62c346 13873 val = S_GET_VALUE (fragp->fr_symbol);
98aa84af 13874 symsec = S_GET_SEGMENT (fragp->fr_symbol);
252b5132
RH
13875
13876 if (op->pcrel)
13877 {
13878 addressT addr;
13879
13880 /* We won't have the section when we are called from
13881 mips_relax_frag. However, we will always have been called
13882 from md_estimate_size_before_relax first. If this is a
13883 branch to a different section, we mark it as such. If SEC is
13884 NULL, and the frag is not marked, then it must be a branch to
13885 the same section. */
13886 if (sec == NULL)
13887 {
13888 if (RELAX_MIPS16_LONG_BRANCH (fragp->fr_subtype))
13889 return 1;
13890 }
13891 else
13892 {
98aa84af 13893 /* Must have been called from md_estimate_size_before_relax. */
252b5132
RH
13894 if (symsec != sec)
13895 {
13896 fragp->fr_subtype =
13897 RELAX_MIPS16_MARK_LONG_BRANCH (fragp->fr_subtype);
13898
13899 /* FIXME: We should support this, and let the linker
13900 catch branches and loads that are out of range. */
13901 as_bad_where (fragp->fr_file, fragp->fr_line,
13902 _("unsupported PC relative reference to different section"));
13903
13904 return 1;
13905 }
98aa84af
AM
13906 if (fragp != sym_frag && sym_frag->fr_address == 0)
13907 /* Assume non-extended on the first relaxation pass.
13908 The address we have calculated will be bogus if this is
13909 a forward branch to another frag, as the forward frag
13910 will have fr_address == 0. */
13911 return 0;
252b5132
RH
13912 }
13913
13914 /* In this case, we know for sure that the symbol fragment is in
98aa84af
AM
13915 the same section. If the relax_marker of the symbol fragment
13916 differs from the relax_marker of this fragment, we have not
13917 yet adjusted the symbol fragment fr_address. We want to add
252b5132
RH
13918 in STRETCH in order to get a better estimate of the address.
13919 This particularly matters because of the shift bits. */
13920 if (stretch != 0
98aa84af 13921 && sym_frag->relax_marker != fragp->relax_marker)
252b5132
RH
13922 {
13923 fragS *f;
13924
13925 /* Adjust stretch for any alignment frag. Note that if have
13926 been expanding the earlier code, the symbol may be
13927 defined in what appears to be an earlier frag. FIXME:
13928 This doesn't handle the fr_subtype field, which specifies
13929 a maximum number of bytes to skip when doing an
13930 alignment. */
98aa84af 13931 for (f = fragp; f != NULL && f != sym_frag; f = f->fr_next)
252b5132
RH
13932 {
13933 if (f->fr_type == rs_align || f->fr_type == rs_align_code)
13934 {
13935 if (stretch < 0)
13936 stretch = - ((- stretch)
13937 & ~ ((1 << (int) f->fr_offset) - 1));
13938 else
13939 stretch &= ~ ((1 << (int) f->fr_offset) - 1);
13940 if (stretch == 0)
13941 break;
13942 }
13943 }
13944 if (f != NULL)
13945 val += stretch;
13946 }
13947
13948 addr = fragp->fr_address + fragp->fr_fix;
13949
13950 /* The base address rules are complicated. The base address of
13951 a branch is the following instruction. The base address of a
13952 PC relative load or add is the instruction itself, but if it
13953 is in a delay slot (in which case it can not be extended) use
13954 the address of the instruction whose delay slot it is in. */
13955 if (type == 'p' || type == 'q')
13956 {
13957 addr += 2;
13958
13959 /* If we are currently assuming that this frag should be
13960 extended, then, the current address is two bytes
bdaaa2e1 13961 higher. */
252b5132
RH
13962 if (RELAX_MIPS16_EXTENDED (fragp->fr_subtype))
13963 addr += 2;
13964
13965 /* Ignore the low bit in the target, since it will be set
13966 for a text label. */
13967 if ((val & 1) != 0)
13968 --val;
13969 }
13970 else if (RELAX_MIPS16_JAL_DSLOT (fragp->fr_subtype))
13971 addr -= 4;
13972 else if (RELAX_MIPS16_DSLOT (fragp->fr_subtype))
13973 addr -= 2;
13974
13975 val -= addr & ~ ((1 << op->shift) - 1);
13976
13977 /* Branch offsets have an implicit 0 in the lowest bit. */
13978 if (type == 'p' || type == 'q')
13979 val /= 2;
13980
13981 /* If any of the shifted bits are set, we must use an extended
13982 opcode. If the address depends on the size of this
13983 instruction, this can lead to a loop, so we arrange to always
13984 use an extended opcode. We only check this when we are in
13985 the main relaxation loop, when SEC is NULL. */
13986 if ((val & ((1 << op->shift) - 1)) != 0 && sec == NULL)
13987 {
13988 fragp->fr_subtype =
13989 RELAX_MIPS16_MARK_LONG_BRANCH (fragp->fr_subtype);
13990 return 1;
13991 }
13992
13993 /* If we are about to mark a frag as extended because the value
13994 is precisely maxtiny + 1, then there is a chance of an
13995 infinite loop as in the following code:
13996 la $4,foo
13997 .skip 1020
13998 .align 2
13999 foo:
14000 In this case when the la is extended, foo is 0x3fc bytes
14001 away, so the la can be shrunk, but then foo is 0x400 away, so
14002 the la must be extended. To avoid this loop, we mark the
14003 frag as extended if it was small, and is about to become
14004 extended with a value of maxtiny + 1. */
14005 if (val == ((maxtiny + 1) << op->shift)
14006 && ! RELAX_MIPS16_EXTENDED (fragp->fr_subtype)
14007 && sec == NULL)
14008 {
14009 fragp->fr_subtype =
14010 RELAX_MIPS16_MARK_LONG_BRANCH (fragp->fr_subtype);
14011 return 1;
14012 }
14013 }
14014 else if (symsec != absolute_section && sec != NULL)
14015 as_bad_where (fragp->fr_file, fragp->fr_line, _("unsupported relocation"));
14016
14017 if ((val & ((1 << op->shift) - 1)) != 0
14018 || val < (mintiny << op->shift)
14019 || val > (maxtiny << op->shift))
14020 return 1;
14021 else
14022 return 0;
14023}
14024
4a6a3df4
AO
14025/* Compute the length of a branch sequence, and adjust the
14026 RELAX_BRANCH_TOOFAR bit accordingly. If FRAGP is NULL, the
14027 worst-case length is computed, with UPDATE being used to indicate
14028 whether an unconditional (-1), branch-likely (+1) or regular (0)
14029 branch is to be computed. */
14030static int
17a2f251 14031relaxed_branch_length (fragS *fragp, asection *sec, int update)
4a6a3df4 14032{
b34976b6 14033 bfd_boolean toofar;
4a6a3df4
AO
14034 int length;
14035
14036 if (fragp
14037 && S_IS_DEFINED (fragp->fr_symbol)
14038 && sec == S_GET_SEGMENT (fragp->fr_symbol))
14039 {
14040 addressT addr;
14041 offsetT val;
14042
14043 val = S_GET_VALUE (fragp->fr_symbol) + fragp->fr_offset;
14044
14045 addr = fragp->fr_address + fragp->fr_fix + 4;
14046
14047 val -= addr;
14048
14049 toofar = val < - (0x8000 << 2) || val >= (0x8000 << 2);
14050 }
14051 else if (fragp)
14052 /* If the symbol is not defined or it's in a different segment,
14053 assume the user knows what's going on and emit a short
14054 branch. */
b34976b6 14055 toofar = FALSE;
4a6a3df4 14056 else
b34976b6 14057 toofar = TRUE;
4a6a3df4
AO
14058
14059 if (fragp && update && toofar != RELAX_BRANCH_TOOFAR (fragp->fr_subtype))
14060 fragp->fr_subtype
af6ae2ad 14061 = RELAX_BRANCH_ENCODE (RELAX_BRANCH_UNCOND (fragp->fr_subtype),
4a6a3df4
AO
14062 RELAX_BRANCH_LIKELY (fragp->fr_subtype),
14063 RELAX_BRANCH_LINK (fragp->fr_subtype),
14064 toofar);
14065
14066 length = 4;
14067 if (toofar)
14068 {
14069 if (fragp ? RELAX_BRANCH_LIKELY (fragp->fr_subtype) : (update > 0))
14070 length += 8;
14071
14072 if (mips_pic != NO_PIC)
14073 {
14074 /* Additional space for PIC loading of target address. */
14075 length += 8;
14076 if (mips_opts.isa == ISA_MIPS1)
14077 /* Additional space for $at-stabilizing nop. */
14078 length += 4;
14079 }
14080
14081 /* If branch is conditional. */
14082 if (fragp ? !RELAX_BRANCH_UNCOND (fragp->fr_subtype) : (update >= 0))
14083 length += 8;
14084 }
b34976b6 14085
4a6a3df4
AO
14086 return length;
14087}
14088
252b5132
RH
14089/* Estimate the size of a frag before relaxing. Unless this is the
14090 mips16, we are not really relaxing here, and the final size is
14091 encoded in the subtype information. For the mips16, we have to
14092 decide whether we are using an extended opcode or not. */
14093
252b5132 14094int
17a2f251 14095md_estimate_size_before_relax (fragS *fragp, asection *segtype)
252b5132 14096{
5919d012 14097 int change;
252b5132 14098
4a6a3df4
AO
14099 if (RELAX_BRANCH_P (fragp->fr_subtype))
14100 {
14101
b34976b6
AM
14102 fragp->fr_var = relaxed_branch_length (fragp, segtype, FALSE);
14103
4a6a3df4
AO
14104 return fragp->fr_var;
14105 }
14106
252b5132 14107 if (RELAX_MIPS16_P (fragp->fr_subtype))
177b4a6a
AO
14108 /* We don't want to modify the EXTENDED bit here; it might get us
14109 into infinite loops. We change it only in mips_relax_frag(). */
14110 return (RELAX_MIPS16_EXTENDED (fragp->fr_subtype) ? 4 : 2);
252b5132
RH
14111
14112 if (mips_pic == NO_PIC)
5919d012 14113 change = nopic_need_relax (fragp->fr_symbol, 0);
252b5132 14114 else if (mips_pic == SVR4_PIC)
5919d012 14115 change = pic_need_relax (fragp->fr_symbol, segtype);
0a44bf69
RS
14116 else if (mips_pic == VXWORKS_PIC)
14117 /* For vxworks, GOT16 relocations never have a corresponding LO16. */
14118 change = 0;
252b5132
RH
14119 else
14120 abort ();
14121
14122 if (change)
14123 {
4d7206a2 14124 fragp->fr_subtype |= RELAX_USE_SECOND;
4d7206a2 14125 return -RELAX_FIRST (fragp->fr_subtype);
252b5132 14126 }
4d7206a2
RS
14127 else
14128 return -RELAX_SECOND (fragp->fr_subtype);
252b5132
RH
14129}
14130
14131/* This is called to see whether a reloc against a defined symbol
de7e6852 14132 should be converted into a reloc against a section. */
252b5132
RH
14133
14134int
17a2f251 14135mips_fix_adjustable (fixS *fixp)
252b5132 14136{
252b5132
RH
14137 if (fixp->fx_r_type == BFD_RELOC_VTABLE_INHERIT
14138 || fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
14139 return 0;
a161fe53 14140
252b5132
RH
14141 if (fixp->fx_addsy == NULL)
14142 return 1;
a161fe53 14143
de7e6852
RS
14144 /* If symbol SYM is in a mergeable section, relocations of the form
14145 SYM + 0 can usually be made section-relative. The mergeable data
14146 is then identified by the section offset rather than by the symbol.
14147
14148 However, if we're generating REL LO16 relocations, the offset is split
14149 between the LO16 and parterning high part relocation. The linker will
14150 need to recalculate the complete offset in order to correctly identify
14151 the merge data.
14152
14153 The linker has traditionally not looked for the parterning high part
14154 relocation, and has thus allowed orphaned R_MIPS_LO16 relocations to be
14155 placed anywhere. Rather than break backwards compatibility by changing
14156 this, it seems better not to force the issue, and instead keep the
14157 original symbol. This will work with either linker behavior. */
738e5348 14158 if ((lo16_reloc_p (fixp->fx_r_type)
704803a9 14159 || reloc_needs_lo_p (fixp->fx_r_type))
de7e6852
RS
14160 && HAVE_IN_PLACE_ADDENDS
14161 && (S_GET_SEGMENT (fixp->fx_addsy)->flags & SEC_MERGE) != 0)
14162 return 0;
14163
1180b5a4
RS
14164 /* There is no place to store an in-place offset for JALR relocations. */
14165 if (fixp->fx_r_type == BFD_RELOC_MIPS_JALR && HAVE_IN_PLACE_ADDENDS)
14166 return 0;
14167
252b5132 14168#ifdef OBJ_ELF
b314ec0e
RS
14169 /* R_MIPS16_26 relocations against non-MIPS16 functions might resolve
14170 to a floating-point stub. The same is true for non-R_MIPS16_26
14171 relocations against MIPS16 functions; in this case, the stub becomes
14172 the function's canonical address.
14173
14174 Floating-point stubs are stored in unique .mips16.call.* or
14175 .mips16.fn.* sections. If a stub T for function F is in section S,
14176 the first relocation in section S must be against F; this is how the
14177 linker determines the target function. All relocations that might
14178 resolve to T must also be against F. We therefore have the following
14179 restrictions, which are given in an intentionally-redundant way:
14180
14181 1. We cannot reduce R_MIPS16_26 relocations against non-MIPS16
14182 symbols.
14183
14184 2. We cannot reduce a stub's relocations against non-MIPS16 symbols
14185 if that stub might be used.
14186
14187 3. We cannot reduce non-R_MIPS16_26 relocations against MIPS16
14188 symbols.
14189
14190 4. We cannot reduce a stub's relocations against MIPS16 symbols if
14191 that stub might be used.
14192
14193 There is a further restriction:
14194
14195 5. We cannot reduce R_MIPS16_26 relocations against MIPS16 symbols
14196 on targets with in-place addends; the relocation field cannot
14197 encode the low bit.
14198
14199 For simplicity, we deal with (3)-(5) by not reducing _any_ relocation
14200 against a MIPS16 symbol.
14201
14202 We deal with (1)-(2) by saying that, if there's a R_MIPS16_26
14203 relocation against some symbol R, no relocation against R may be
14204 reduced. (Note that this deals with (2) as well as (1) because
14205 relocations against global symbols will never be reduced on ELF
14206 targets.) This approach is a little simpler than trying to detect
14207 stub sections, and gives the "all or nothing" per-symbol consistency
14208 that we have for MIPS16 symbols. */
f43abd2b 14209 if (IS_ELF
b314ec0e 14210 && fixp->fx_subsy == NULL
30c09090 14211 && (ELF_ST_IS_MIPS16 (S_GET_OTHER (fixp->fx_addsy))
b314ec0e 14212 || *symbol_get_tc (fixp->fx_addsy)))
252b5132
RH
14213 return 0;
14214#endif
a161fe53 14215
252b5132
RH
14216 return 1;
14217}
14218
14219/* Translate internal representation of relocation info to BFD target
14220 format. */
14221
14222arelent **
17a2f251 14223tc_gen_reloc (asection *section ATTRIBUTE_UNUSED, fixS *fixp)
252b5132
RH
14224{
14225 static arelent *retval[4];
14226 arelent *reloc;
14227 bfd_reloc_code_real_type code;
14228
4b0cff4e
TS
14229 memset (retval, 0, sizeof(retval));
14230 reloc = retval[0] = (arelent *) xcalloc (1, sizeof (arelent));
49309057
ILT
14231 reloc->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
14232 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
252b5132
RH
14233 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
14234
bad36eac
DJ
14235 if (fixp->fx_pcrel)
14236 {
9c2799c2 14237 gas_assert (fixp->fx_r_type == BFD_RELOC_16_PCREL_S2);
bad36eac
DJ
14238
14239 /* At this point, fx_addnumber is "symbol offset - pcrel address".
14240 Relocations want only the symbol offset. */
14241 reloc->addend = fixp->fx_addnumber + reloc->address;
f43abd2b 14242 if (!IS_ELF)
bad36eac
DJ
14243 {
14244 /* A gruesome hack which is a result of the gruesome gas
14245 reloc handling. What's worse, for COFF (as opposed to
14246 ECOFF), we might need yet another copy of reloc->address.
14247 See bfd_install_relocation. */
14248 reloc->addend += reloc->address;
14249 }
14250 }
14251 else
14252 reloc->addend = fixp->fx_addnumber;
252b5132 14253
438c16b8
TS
14254 /* Since the old MIPS ELF ABI uses Rel instead of Rela, encode the vtable
14255 entry to be used in the relocation's section offset. */
14256 if (! HAVE_NEWABI && fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
252b5132
RH
14257 {
14258 reloc->address = reloc->addend;
14259 reloc->addend = 0;
14260 }
14261
252b5132 14262 code = fixp->fx_r_type;
252b5132 14263
bad36eac 14264 reloc->howto = bfd_reloc_type_lookup (stdoutput, code);
252b5132
RH
14265 if (reloc->howto == NULL)
14266 {
14267 as_bad_where (fixp->fx_file, fixp->fx_line,
14268 _("Can not represent %s relocation in this object file format"),
14269 bfd_get_reloc_code_name (code));
14270 retval[0] = NULL;
14271 }
14272
14273 return retval;
14274}
14275
14276/* Relax a machine dependent frag. This returns the amount by which
14277 the current size of the frag should change. */
14278
14279int
17a2f251 14280mips_relax_frag (asection *sec, fragS *fragp, long stretch)
252b5132 14281{
4a6a3df4
AO
14282 if (RELAX_BRANCH_P (fragp->fr_subtype))
14283 {
14284 offsetT old_var = fragp->fr_var;
b34976b6
AM
14285
14286 fragp->fr_var = relaxed_branch_length (fragp, sec, TRUE);
4a6a3df4
AO
14287
14288 return fragp->fr_var - old_var;
14289 }
14290
252b5132
RH
14291 if (! RELAX_MIPS16_P (fragp->fr_subtype))
14292 return 0;
14293
c4e7957c 14294 if (mips16_extended_frag (fragp, NULL, stretch))
252b5132
RH
14295 {
14296 if (RELAX_MIPS16_EXTENDED (fragp->fr_subtype))
14297 return 0;
14298 fragp->fr_subtype = RELAX_MIPS16_MARK_EXTENDED (fragp->fr_subtype);
14299 return 2;
14300 }
14301 else
14302 {
14303 if (! RELAX_MIPS16_EXTENDED (fragp->fr_subtype))
14304 return 0;
14305 fragp->fr_subtype = RELAX_MIPS16_CLEAR_EXTENDED (fragp->fr_subtype);
14306 return -2;
14307 }
14308
14309 return 0;
14310}
14311
14312/* Convert a machine dependent frag. */
14313
14314void
17a2f251 14315md_convert_frag (bfd *abfd ATTRIBUTE_UNUSED, segT asec, fragS *fragp)
252b5132 14316{
4a6a3df4
AO
14317 if (RELAX_BRANCH_P (fragp->fr_subtype))
14318 {
14319 bfd_byte *buf;
14320 unsigned long insn;
14321 expressionS exp;
14322 fixS *fixp;
b34976b6 14323
4a6a3df4
AO
14324 buf = (bfd_byte *)fragp->fr_literal + fragp->fr_fix;
14325
14326 if (target_big_endian)
14327 insn = bfd_getb32 (buf);
14328 else
14329 insn = bfd_getl32 (buf);
b34976b6 14330
4a6a3df4
AO
14331 if (!RELAX_BRANCH_TOOFAR (fragp->fr_subtype))
14332 {
14333 /* We generate a fixup instead of applying it right now
14334 because, if there are linker relaxations, we're going to
14335 need the relocations. */
14336 exp.X_op = O_symbol;
14337 exp.X_add_symbol = fragp->fr_symbol;
14338 exp.X_add_number = fragp->fr_offset;
14339
14340 fixp = fix_new_exp (fragp, buf - (bfd_byte *)fragp->fr_literal,
3994f87e 14341 4, &exp, TRUE, BFD_RELOC_16_PCREL_S2);
4a6a3df4
AO
14342 fixp->fx_file = fragp->fr_file;
14343 fixp->fx_line = fragp->fr_line;
b34976b6 14344
2132e3a3 14345 md_number_to_chars ((char *) buf, insn, 4);
4a6a3df4
AO
14346 buf += 4;
14347 }
14348 else
14349 {
14350 int i;
14351
14352 as_warn_where (fragp->fr_file, fragp->fr_line,
14353 _("relaxed out-of-range branch into a jump"));
14354
14355 if (RELAX_BRANCH_UNCOND (fragp->fr_subtype))
14356 goto uncond;
14357
14358 if (!RELAX_BRANCH_LIKELY (fragp->fr_subtype))
14359 {
14360 /* Reverse the branch. */
14361 switch ((insn >> 28) & 0xf)
14362 {
14363 case 4:
14364 /* bc[0-3][tf]l? and bc1any[24][ft] instructions can
14365 have the condition reversed by tweaking a single
14366 bit, and their opcodes all have 0x4???????. */
9c2799c2 14367 gas_assert ((insn & 0xf1000000) == 0x41000000);
4a6a3df4
AO
14368 insn ^= 0x00010000;
14369 break;
14370
14371 case 0:
14372 /* bltz 0x04000000 bgez 0x04010000
54f4ddb3 14373 bltzal 0x04100000 bgezal 0x04110000 */
9c2799c2 14374 gas_assert ((insn & 0xfc0e0000) == 0x04000000);
4a6a3df4
AO
14375 insn ^= 0x00010000;
14376 break;
b34976b6 14377
4a6a3df4
AO
14378 case 1:
14379 /* beq 0x10000000 bne 0x14000000
54f4ddb3 14380 blez 0x18000000 bgtz 0x1c000000 */
4a6a3df4
AO
14381 insn ^= 0x04000000;
14382 break;
14383
14384 default:
14385 abort ();
14386 }
14387 }
14388
14389 if (RELAX_BRANCH_LINK (fragp->fr_subtype))
14390 {
14391 /* Clear the and-link bit. */
9c2799c2 14392 gas_assert ((insn & 0xfc1c0000) == 0x04100000);
4a6a3df4 14393
54f4ddb3
TS
14394 /* bltzal 0x04100000 bgezal 0x04110000
14395 bltzall 0x04120000 bgezall 0x04130000 */
4a6a3df4
AO
14396 insn &= ~0x00100000;
14397 }
14398
14399 /* Branch over the branch (if the branch was likely) or the
14400 full jump (not likely case). Compute the offset from the
14401 current instruction to branch to. */
14402 if (RELAX_BRANCH_LIKELY (fragp->fr_subtype))
14403 i = 16;
14404 else
14405 {
14406 /* How many bytes in instructions we've already emitted? */
14407 i = buf - (bfd_byte *)fragp->fr_literal - fragp->fr_fix;
14408 /* How many bytes in instructions from here to the end? */
14409 i = fragp->fr_var - i;
14410 }
14411 /* Convert to instruction count. */
14412 i >>= 2;
14413 /* Branch counts from the next instruction. */
b34976b6 14414 i--;
4a6a3df4
AO
14415 insn |= i;
14416 /* Branch over the jump. */
2132e3a3 14417 md_number_to_chars ((char *) buf, insn, 4);
4a6a3df4
AO
14418 buf += 4;
14419
54f4ddb3 14420 /* nop */
2132e3a3 14421 md_number_to_chars ((char *) buf, 0, 4);
4a6a3df4
AO
14422 buf += 4;
14423
14424 if (RELAX_BRANCH_LIKELY (fragp->fr_subtype))
14425 {
14426 /* beql $0, $0, 2f */
14427 insn = 0x50000000;
14428 /* Compute the PC offset from the current instruction to
14429 the end of the variable frag. */
14430 /* How many bytes in instructions we've already emitted? */
14431 i = buf - (bfd_byte *)fragp->fr_literal - fragp->fr_fix;
14432 /* How many bytes in instructions from here to the end? */
14433 i = fragp->fr_var - i;
14434 /* Convert to instruction count. */
14435 i >>= 2;
14436 /* Don't decrement i, because we want to branch over the
14437 delay slot. */
14438
14439 insn |= i;
2132e3a3 14440 md_number_to_chars ((char *) buf, insn, 4);
4a6a3df4
AO
14441 buf += 4;
14442
2132e3a3 14443 md_number_to_chars ((char *) buf, 0, 4);
4a6a3df4
AO
14444 buf += 4;
14445 }
14446
14447 uncond:
14448 if (mips_pic == NO_PIC)
14449 {
14450 /* j or jal. */
14451 insn = (RELAX_BRANCH_LINK (fragp->fr_subtype)
14452 ? 0x0c000000 : 0x08000000);
14453 exp.X_op = O_symbol;
14454 exp.X_add_symbol = fragp->fr_symbol;
14455 exp.X_add_number = fragp->fr_offset;
14456
14457 fixp = fix_new_exp (fragp, buf - (bfd_byte *)fragp->fr_literal,
3994f87e 14458 4, &exp, FALSE, BFD_RELOC_MIPS_JMP);
4a6a3df4
AO
14459 fixp->fx_file = fragp->fr_file;
14460 fixp->fx_line = fragp->fr_line;
14461
2132e3a3 14462 md_number_to_chars ((char *) buf, insn, 4);
4a6a3df4
AO
14463 buf += 4;
14464 }
14465 else
14466 {
14467 /* lw/ld $at, <sym>($gp) R_MIPS_GOT16 */
14468 insn = HAVE_64BIT_ADDRESSES ? 0xdf810000 : 0x8f810000;
14469 exp.X_op = O_symbol;
14470 exp.X_add_symbol = fragp->fr_symbol;
14471 exp.X_add_number = fragp->fr_offset;
14472
14473 if (fragp->fr_offset)
14474 {
14475 exp.X_add_symbol = make_expr_symbol (&exp);
14476 exp.X_add_number = 0;
14477 }
14478
14479 fixp = fix_new_exp (fragp, buf - (bfd_byte *)fragp->fr_literal,
3994f87e 14480 4, &exp, FALSE, BFD_RELOC_MIPS_GOT16);
4a6a3df4
AO
14481 fixp->fx_file = fragp->fr_file;
14482 fixp->fx_line = fragp->fr_line;
14483
2132e3a3 14484 md_number_to_chars ((char *) buf, insn, 4);
4a6a3df4 14485 buf += 4;
b34976b6 14486
4a6a3df4
AO
14487 if (mips_opts.isa == ISA_MIPS1)
14488 {
14489 /* nop */
2132e3a3 14490 md_number_to_chars ((char *) buf, 0, 4);
4a6a3df4
AO
14491 buf += 4;
14492 }
14493
14494 /* d/addiu $at, $at, <sym> R_MIPS_LO16 */
14495 insn = HAVE_64BIT_ADDRESSES ? 0x64210000 : 0x24210000;
14496
14497 fixp = fix_new_exp (fragp, buf - (bfd_byte *)fragp->fr_literal,
3994f87e 14498 4, &exp, FALSE, BFD_RELOC_LO16);
4a6a3df4
AO
14499 fixp->fx_file = fragp->fr_file;
14500 fixp->fx_line = fragp->fr_line;
b34976b6 14501
2132e3a3 14502 md_number_to_chars ((char *) buf, insn, 4);
4a6a3df4
AO
14503 buf += 4;
14504
14505 /* j(al)r $at. */
14506 if (RELAX_BRANCH_LINK (fragp->fr_subtype))
14507 insn = 0x0020f809;
14508 else
14509 insn = 0x00200008;
14510
2132e3a3 14511 md_number_to_chars ((char *) buf, insn, 4);
4a6a3df4
AO
14512 buf += 4;
14513 }
14514 }
14515
9c2799c2 14516 gas_assert (buf == (bfd_byte *)fragp->fr_literal
4a6a3df4
AO
14517 + fragp->fr_fix + fragp->fr_var);
14518
14519 fragp->fr_fix += fragp->fr_var;
14520
14521 return;
14522 }
14523
252b5132
RH
14524 if (RELAX_MIPS16_P (fragp->fr_subtype))
14525 {
14526 int type;
3994f87e 14527 const struct mips16_immed_operand *op;
b34976b6 14528 bfd_boolean small, ext;
252b5132
RH
14529 offsetT val;
14530 bfd_byte *buf;
14531 unsigned long insn;
b34976b6 14532 bfd_boolean use_extend;
252b5132
RH
14533 unsigned short extend;
14534
14535 type = RELAX_MIPS16_TYPE (fragp->fr_subtype);
14536 op = mips16_immed_operands;
14537 while (op->type != type)
14538 ++op;
14539
14540 if (RELAX_MIPS16_EXTENDED (fragp->fr_subtype))
14541 {
b34976b6
AM
14542 small = FALSE;
14543 ext = TRUE;
252b5132
RH
14544 }
14545 else
14546 {
b34976b6
AM
14547 small = TRUE;
14548 ext = FALSE;
252b5132
RH
14549 }
14550
6386f3a7 14551 resolve_symbol_value (fragp->fr_symbol);
252b5132
RH
14552 val = S_GET_VALUE (fragp->fr_symbol);
14553 if (op->pcrel)
14554 {
14555 addressT addr;
14556
14557 addr = fragp->fr_address + fragp->fr_fix;
14558
14559 /* The rules for the base address of a PC relative reloc are
14560 complicated; see mips16_extended_frag. */
14561 if (type == 'p' || type == 'q')
14562 {
14563 addr += 2;
14564 if (ext)
14565 addr += 2;
14566 /* Ignore the low bit in the target, since it will be
14567 set for a text label. */
14568 if ((val & 1) != 0)
14569 --val;
14570 }
14571 else if (RELAX_MIPS16_JAL_DSLOT (fragp->fr_subtype))
14572 addr -= 4;
14573 else if (RELAX_MIPS16_DSLOT (fragp->fr_subtype))
14574 addr -= 2;
14575
14576 addr &= ~ (addressT) ((1 << op->shift) - 1);
14577 val -= addr;
14578
14579 /* Make sure the section winds up with the alignment we have
14580 assumed. */
14581 if (op->shift > 0)
14582 record_alignment (asec, op->shift);
14583 }
14584
14585 if (ext
14586 && (RELAX_MIPS16_JAL_DSLOT (fragp->fr_subtype)
14587 || RELAX_MIPS16_DSLOT (fragp->fr_subtype)))
14588 as_warn_where (fragp->fr_file, fragp->fr_line,
14589 _("extended instruction in delay slot"));
14590
14591 buf = (bfd_byte *) (fragp->fr_literal + fragp->fr_fix);
14592
14593 if (target_big_endian)
14594 insn = bfd_getb16 (buf);
14595 else
14596 insn = bfd_getl16 (buf);
14597
14598 mips16_immed (fragp->fr_file, fragp->fr_line, type, val,
14599 RELAX_MIPS16_USER_EXT (fragp->fr_subtype),
14600 small, ext, &insn, &use_extend, &extend);
14601
14602 if (use_extend)
14603 {
2132e3a3 14604 md_number_to_chars ((char *) buf, 0xf000 | extend, 2);
252b5132
RH
14605 fragp->fr_fix += 2;
14606 buf += 2;
14607 }
14608
2132e3a3 14609 md_number_to_chars ((char *) buf, insn, 2);
252b5132
RH
14610 fragp->fr_fix += 2;
14611 buf += 2;
14612 }
14613 else
14614 {
4d7206a2
RS
14615 int first, second;
14616 fixS *fixp;
252b5132 14617
4d7206a2
RS
14618 first = RELAX_FIRST (fragp->fr_subtype);
14619 second = RELAX_SECOND (fragp->fr_subtype);
14620 fixp = (fixS *) fragp->fr_opcode;
252b5132 14621
584892a6
RS
14622 /* Possibly emit a warning if we've chosen the longer option. */
14623 if (((fragp->fr_subtype & RELAX_USE_SECOND) != 0)
14624 == ((fragp->fr_subtype & RELAX_SECOND_LONGER) != 0))
14625 {
14626 const char *msg = macro_warning (fragp->fr_subtype);
14627 if (msg != 0)
520725ea 14628 as_warn_where (fragp->fr_file, fragp->fr_line, "%s", msg);
584892a6
RS
14629 }
14630
4d7206a2
RS
14631 /* Go through all the fixups for the first sequence. Disable them
14632 (by marking them as done) if we're going to use the second
14633 sequence instead. */
14634 while (fixp
14635 && fixp->fx_frag == fragp
14636 && fixp->fx_where < fragp->fr_fix - second)
14637 {
14638 if (fragp->fr_subtype & RELAX_USE_SECOND)
14639 fixp->fx_done = 1;
14640 fixp = fixp->fx_next;
14641 }
252b5132 14642
4d7206a2
RS
14643 /* Go through the fixups for the second sequence. Disable them if
14644 we're going to use the first sequence, otherwise adjust their
14645 addresses to account for the relaxation. */
14646 while (fixp && fixp->fx_frag == fragp)
14647 {
14648 if (fragp->fr_subtype & RELAX_USE_SECOND)
14649 fixp->fx_where -= first;
14650 else
14651 fixp->fx_done = 1;
14652 fixp = fixp->fx_next;
14653 }
14654
14655 /* Now modify the frag contents. */
14656 if (fragp->fr_subtype & RELAX_USE_SECOND)
14657 {
14658 char *start;
14659
14660 start = fragp->fr_literal + fragp->fr_fix - first - second;
14661 memmove (start, start + first, second);
14662 fragp->fr_fix -= first;
14663 }
14664 else
14665 fragp->fr_fix -= second;
252b5132
RH
14666 }
14667}
14668
14669#ifdef OBJ_ELF
14670
14671/* This function is called after the relocs have been generated.
14672 We've been storing mips16 text labels as odd. Here we convert them
14673 back to even for the convenience of the debugger. */
14674
14675void
17a2f251 14676mips_frob_file_after_relocs (void)
252b5132
RH
14677{
14678 asymbol **syms;
14679 unsigned int count, i;
14680
f43abd2b 14681 if (!IS_ELF)
252b5132
RH
14682 return;
14683
14684 syms = bfd_get_outsymbols (stdoutput);
14685 count = bfd_get_symcount (stdoutput);
14686 for (i = 0; i < count; i++, syms++)
14687 {
30c09090 14688 if (ELF_ST_IS_MIPS16 (elf_symbol (*syms)->internal_elf_sym.st_other)
252b5132
RH
14689 && ((*syms)->value & 1) != 0)
14690 {
14691 (*syms)->value &= ~1;
14692 /* If the symbol has an odd size, it was probably computed
14693 incorrectly, so adjust that as well. */
14694 if ((elf_symbol (*syms)->internal_elf_sym.st_size & 1) != 0)
14695 ++elf_symbol (*syms)->internal_elf_sym.st_size;
14696 }
14697 }
14698}
14699
14700#endif
14701
14702/* This function is called whenever a label is defined. It is used
14703 when handling branch delays; if a branch has a label, we assume we
14704 can not move it. */
14705
14706void
17a2f251 14707mips_define_label (symbolS *sym)
252b5132 14708{
a8dbcb85 14709 segment_info_type *si = seg_info (now_seg);
252b5132
RH
14710 struct insn_label_list *l;
14711
14712 if (free_insn_labels == NULL)
14713 l = (struct insn_label_list *) xmalloc (sizeof *l);
14714 else
14715 {
14716 l = free_insn_labels;
14717 free_insn_labels = l->next;
14718 }
14719
14720 l->label = sym;
a8dbcb85
TS
14721 l->next = si->label_list;
14722 si->label_list = l;
07a53e5c
RH
14723
14724#ifdef OBJ_ELF
14725 dwarf2_emit_label (sym);
14726#endif
252b5132
RH
14727}
14728\f
14729#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
14730
14731/* Some special processing for a MIPS ELF file. */
14732
14733void
17a2f251 14734mips_elf_final_processing (void)
252b5132
RH
14735{
14736 /* Write out the register information. */
316f5878 14737 if (mips_abi != N64_ABI)
252b5132
RH
14738 {
14739 Elf32_RegInfo s;
14740
14741 s.ri_gprmask = mips_gprmask;
14742 s.ri_cprmask[0] = mips_cprmask[0];
14743 s.ri_cprmask[1] = mips_cprmask[1];
14744 s.ri_cprmask[2] = mips_cprmask[2];
14745 s.ri_cprmask[3] = mips_cprmask[3];
14746 /* The gp_value field is set by the MIPS ELF backend. */
14747
14748 bfd_mips_elf32_swap_reginfo_out (stdoutput, &s,
14749 ((Elf32_External_RegInfo *)
14750 mips_regmask_frag));
14751 }
14752 else
14753 {
14754 Elf64_Internal_RegInfo s;
14755
14756 s.ri_gprmask = mips_gprmask;
14757 s.ri_pad = 0;
14758 s.ri_cprmask[0] = mips_cprmask[0];
14759 s.ri_cprmask[1] = mips_cprmask[1];
14760 s.ri_cprmask[2] = mips_cprmask[2];
14761 s.ri_cprmask[3] = mips_cprmask[3];
14762 /* The gp_value field is set by the MIPS ELF backend. */
14763
14764 bfd_mips_elf64_swap_reginfo_out (stdoutput, &s,
14765 ((Elf64_External_RegInfo *)
14766 mips_regmask_frag));
14767 }
14768
14769 /* Set the MIPS ELF flag bits. FIXME: There should probably be some
14770 sort of BFD interface for this. */
14771 if (mips_any_noreorder)
14772 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_NOREORDER;
14773 if (mips_pic != NO_PIC)
143d77c5 14774 {
252b5132 14775 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_PIC;
143d77c5
EC
14776 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_CPIC;
14777 }
14778 if (mips_abicalls)
14779 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_CPIC;
252b5132 14780
98d3f06f 14781 /* Set MIPS ELF flags for ASEs. */
74cd071d
CF
14782 /* We may need to define a new flag for DSP ASE, and set this flag when
14783 file_ase_dsp is true. */
8b082fb1 14784 /* Same for DSP R2. */
ef2e4d86
CF
14785 /* We may need to define a new flag for MT ASE, and set this flag when
14786 file_ase_mt is true. */
a4672219
TS
14787 if (file_ase_mips16)
14788 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_ARCH_ASE_M16;
1f25f5d3
CD
14789#if 0 /* XXX FIXME */
14790 if (file_ase_mips3d)
14791 elf_elfheader (stdoutput)->e_flags |= ???;
14792#endif
deec1734
CD
14793 if (file_ase_mdmx)
14794 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_ARCH_ASE_MDMX;
1f25f5d3 14795
bdaaa2e1 14796 /* Set the MIPS ELF ABI flags. */
316f5878 14797 if (mips_abi == O32_ABI && USE_E_MIPS_ABI_O32)
252b5132 14798 elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_O32;
316f5878 14799 else if (mips_abi == O64_ABI)
252b5132 14800 elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_O64;
316f5878 14801 else if (mips_abi == EABI_ABI)
252b5132 14802 {
316f5878 14803 if (!file_mips_gp32)
252b5132
RH
14804 elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_EABI64;
14805 else
14806 elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_EABI32;
14807 }
316f5878 14808 else if (mips_abi == N32_ABI)
be00bddd
TS
14809 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_ABI2;
14810
c9914766 14811 /* Nothing to do for N64_ABI. */
252b5132
RH
14812
14813 if (mips_32bitmode)
14814 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_32BITMODE;
ad3fea08
TS
14815
14816#if 0 /* XXX FIXME */
14817 /* 32 bit code with 64 bit FP registers. */
14818 if (!file_mips_fp32 && ABI_NEEDS_32BIT_REGS (mips_abi))
14819 elf_elfheader (stdoutput)->e_flags |= ???;
14820#endif
252b5132
RH
14821}
14822
14823#endif /* OBJ_ELF || OBJ_MAYBE_ELF */
14824\f
beae10d5 14825typedef struct proc {
9b2f1d35
EC
14826 symbolS *func_sym;
14827 symbolS *func_end_sym;
beae10d5
KH
14828 unsigned long reg_mask;
14829 unsigned long reg_offset;
14830 unsigned long fpreg_mask;
14831 unsigned long fpreg_offset;
14832 unsigned long frame_offset;
14833 unsigned long frame_reg;
14834 unsigned long pc_reg;
14835} procS;
252b5132
RH
14836
14837static procS cur_proc;
14838static procS *cur_proc_ptr;
14839static int numprocs;
14840
742a56fe
RS
14841/* Implement NOP_OPCODE. We encode a MIPS16 nop as "1" and a normal
14842 nop as "0". */
14843
14844char
14845mips_nop_opcode (void)
14846{
14847 return seg_info (now_seg)->tc_segment_info_data.mips16;
14848}
14849
14850/* Fill in an rs_align_code fragment. This only needs to do something
14851 for MIPS16 code, where 0 is not a nop. */
a19d8eb0 14852
0a9ef439 14853void
17a2f251 14854mips_handle_align (fragS *fragp)
a19d8eb0 14855{
742a56fe 14856 char *p;
c67a084a
NC
14857 int bytes, size, excess;
14858 valueT opcode;
742a56fe 14859
0a9ef439
RH
14860 if (fragp->fr_type != rs_align_code)
14861 return;
14862
742a56fe
RS
14863 p = fragp->fr_literal + fragp->fr_fix;
14864 if (*p)
a19d8eb0 14865 {
c67a084a
NC
14866 opcode = mips16_nop_insn.insn_opcode;
14867 size = 2;
14868 }
14869 else
14870 {
14871 opcode = nop_insn.insn_opcode;
14872 size = 4;
14873 }
a19d8eb0 14874
c67a084a
NC
14875 bytes = fragp->fr_next->fr_address - fragp->fr_address - fragp->fr_fix;
14876 excess = bytes % size;
14877 if (excess != 0)
14878 {
14879 /* If we're not inserting a whole number of instructions,
14880 pad the end of the fixed part of the frag with zeros. */
14881 memset (p, 0, excess);
14882 p += excess;
14883 fragp->fr_fix += excess;
a19d8eb0 14884 }
c67a084a
NC
14885
14886 md_number_to_chars (p, opcode, size);
14887 fragp->fr_var = size;
a19d8eb0
CP
14888}
14889
252b5132 14890static void
17a2f251 14891md_obj_begin (void)
252b5132
RH
14892{
14893}
14894
14895static void
17a2f251 14896md_obj_end (void)
252b5132 14897{
54f4ddb3 14898 /* Check for premature end, nesting errors, etc. */
252b5132 14899 if (cur_proc_ptr)
9a41af64 14900 as_warn (_("missing .end at end of assembly"));
252b5132
RH
14901}
14902
14903static long
17a2f251 14904get_number (void)
252b5132
RH
14905{
14906 int negative = 0;
14907 long val = 0;
14908
14909 if (*input_line_pointer == '-')
14910 {
14911 ++input_line_pointer;
14912 negative = 1;
14913 }
3882b010 14914 if (!ISDIGIT (*input_line_pointer))
956cd1d6 14915 as_bad (_("expected simple number"));
252b5132
RH
14916 if (input_line_pointer[0] == '0')
14917 {
14918 if (input_line_pointer[1] == 'x')
14919 {
14920 input_line_pointer += 2;
3882b010 14921 while (ISXDIGIT (*input_line_pointer))
252b5132
RH
14922 {
14923 val <<= 4;
14924 val |= hex_value (*input_line_pointer++);
14925 }
14926 return negative ? -val : val;
14927 }
14928 else
14929 {
14930 ++input_line_pointer;
3882b010 14931 while (ISDIGIT (*input_line_pointer))
252b5132
RH
14932 {
14933 val <<= 3;
14934 val |= *input_line_pointer++ - '0';
14935 }
14936 return negative ? -val : val;
14937 }
14938 }
3882b010 14939 if (!ISDIGIT (*input_line_pointer))
252b5132
RH
14940 {
14941 printf (_(" *input_line_pointer == '%c' 0x%02x\n"),
14942 *input_line_pointer, *input_line_pointer);
956cd1d6 14943 as_warn (_("invalid number"));
252b5132
RH
14944 return -1;
14945 }
3882b010 14946 while (ISDIGIT (*input_line_pointer))
252b5132
RH
14947 {
14948 val *= 10;
14949 val += *input_line_pointer++ - '0';
14950 }
14951 return negative ? -val : val;
14952}
14953
14954/* The .file directive; just like the usual .file directive, but there
c5dd6aab
DJ
14955 is an initial number which is the ECOFF file index. In the non-ECOFF
14956 case .file implies DWARF-2. */
14957
14958static void
17a2f251 14959s_mips_file (int x ATTRIBUTE_UNUSED)
c5dd6aab 14960{
ecb4347a
DJ
14961 static int first_file_directive = 0;
14962
c5dd6aab
DJ
14963 if (ECOFF_DEBUGGING)
14964 {
14965 get_number ();
14966 s_app_file (0);
14967 }
14968 else
ecb4347a
DJ
14969 {
14970 char *filename;
14971
14972 filename = dwarf2_directive_file (0);
14973
14974 /* Versions of GCC up to 3.1 start files with a ".file"
14975 directive even for stabs output. Make sure that this
14976 ".file" is handled. Note that you need a version of GCC
14977 after 3.1 in order to support DWARF-2 on MIPS. */
14978 if (filename != NULL && ! first_file_directive)
14979 {
14980 (void) new_logical_line (filename, -1);
c04f5787 14981 s_app_file_string (filename, 0);
ecb4347a
DJ
14982 }
14983 first_file_directive = 1;
14984 }
c5dd6aab
DJ
14985}
14986
14987/* The .loc directive, implying DWARF-2. */
252b5132
RH
14988
14989static void
17a2f251 14990s_mips_loc (int x ATTRIBUTE_UNUSED)
252b5132 14991{
c5dd6aab
DJ
14992 if (!ECOFF_DEBUGGING)
14993 dwarf2_directive_loc (0);
252b5132
RH
14994}
14995
252b5132
RH
14996/* The .end directive. */
14997
14998static void
17a2f251 14999s_mips_end (int x ATTRIBUTE_UNUSED)
252b5132
RH
15000{
15001 symbolS *p;
252b5132 15002
7a621144
DJ
15003 /* Following functions need their own .frame and .cprestore directives. */
15004 mips_frame_reg_valid = 0;
15005 mips_cprestore_valid = 0;
15006
252b5132
RH
15007 if (!is_end_of_line[(unsigned char) *input_line_pointer])
15008 {
15009 p = get_symbol ();
15010 demand_empty_rest_of_line ();
15011 }
15012 else
15013 p = NULL;
15014
14949570 15015 if ((bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE) == 0)
252b5132
RH
15016 as_warn (_(".end not in text section"));
15017
15018 if (!cur_proc_ptr)
15019 {
15020 as_warn (_(".end directive without a preceding .ent directive."));
15021 demand_empty_rest_of_line ();
15022 return;
15023 }
15024
15025 if (p != NULL)
15026 {
9c2799c2 15027 gas_assert (S_GET_NAME (p));
9b2f1d35 15028 if (strcmp (S_GET_NAME (p), S_GET_NAME (cur_proc_ptr->func_sym)))
252b5132 15029 as_warn (_(".end symbol does not match .ent symbol."));
ecb4347a
DJ
15030
15031 if (debug_type == DEBUG_STABS)
15032 stabs_generate_asm_endfunc (S_GET_NAME (p),
15033 S_GET_NAME (p));
252b5132
RH
15034 }
15035 else
15036 as_warn (_(".end directive missing or unknown symbol"));
15037
2132e3a3 15038#ifdef OBJ_ELF
9b2f1d35
EC
15039 /* Create an expression to calculate the size of the function. */
15040 if (p && cur_proc_ptr)
15041 {
15042 OBJ_SYMFIELD_TYPE *obj = symbol_get_obj (p);
15043 expressionS *exp = xmalloc (sizeof (expressionS));
15044
15045 obj->size = exp;
15046 exp->X_op = O_subtract;
15047 exp->X_add_symbol = symbol_temp_new_now ();
15048 exp->X_op_symbol = p;
15049 exp->X_add_number = 0;
15050
15051 cur_proc_ptr->func_end_sym = exp->X_add_symbol;
15052 }
15053
ecb4347a 15054 /* Generate a .pdr section. */
f43abd2b 15055 if (IS_ELF && !ECOFF_DEBUGGING && mips_flag_pdr)
ecb4347a
DJ
15056 {
15057 segT saved_seg = now_seg;
15058 subsegT saved_subseg = now_subseg;
ecb4347a
DJ
15059 expressionS exp;
15060 char *fragp;
252b5132 15061
252b5132 15062#ifdef md_flush_pending_output
ecb4347a 15063 md_flush_pending_output ();
252b5132
RH
15064#endif
15065
9c2799c2 15066 gas_assert (pdr_seg);
ecb4347a 15067 subseg_set (pdr_seg, 0);
252b5132 15068
ecb4347a
DJ
15069 /* Write the symbol. */
15070 exp.X_op = O_symbol;
15071 exp.X_add_symbol = p;
15072 exp.X_add_number = 0;
15073 emit_expr (&exp, 4);
252b5132 15074
ecb4347a 15075 fragp = frag_more (7 * 4);
252b5132 15076
17a2f251
TS
15077 md_number_to_chars (fragp, cur_proc_ptr->reg_mask, 4);
15078 md_number_to_chars (fragp + 4, cur_proc_ptr->reg_offset, 4);
15079 md_number_to_chars (fragp + 8, cur_proc_ptr->fpreg_mask, 4);
15080 md_number_to_chars (fragp + 12, cur_proc_ptr->fpreg_offset, 4);
15081 md_number_to_chars (fragp + 16, cur_proc_ptr->frame_offset, 4);
15082 md_number_to_chars (fragp + 20, cur_proc_ptr->frame_reg, 4);
15083 md_number_to_chars (fragp + 24, cur_proc_ptr->pc_reg, 4);
252b5132 15084
ecb4347a
DJ
15085 subseg_set (saved_seg, saved_subseg);
15086 }
15087#endif /* OBJ_ELF */
252b5132
RH
15088
15089 cur_proc_ptr = NULL;
15090}
15091
15092/* The .aent and .ent directives. */
15093
15094static void
17a2f251 15095s_mips_ent (int aent)
252b5132 15096{
252b5132 15097 symbolS *symbolP;
252b5132
RH
15098
15099 symbolP = get_symbol ();
15100 if (*input_line_pointer == ',')
f9419b05 15101 ++input_line_pointer;
252b5132 15102 SKIP_WHITESPACE ();
3882b010 15103 if (ISDIGIT (*input_line_pointer)
d9a62219 15104 || *input_line_pointer == '-')
874e8986 15105 get_number ();
252b5132 15106
14949570 15107 if ((bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE) == 0)
252b5132
RH
15108 as_warn (_(".ent or .aent not in text section."));
15109
15110 if (!aent && cur_proc_ptr)
9a41af64 15111 as_warn (_("missing .end"));
252b5132
RH
15112
15113 if (!aent)
15114 {
7a621144
DJ
15115 /* This function needs its own .frame and .cprestore directives. */
15116 mips_frame_reg_valid = 0;
15117 mips_cprestore_valid = 0;
15118
252b5132
RH
15119 cur_proc_ptr = &cur_proc;
15120 memset (cur_proc_ptr, '\0', sizeof (procS));
15121
9b2f1d35 15122 cur_proc_ptr->func_sym = symbolP;
252b5132 15123
f9419b05 15124 ++numprocs;
ecb4347a
DJ
15125
15126 if (debug_type == DEBUG_STABS)
15127 stabs_generate_asm_func (S_GET_NAME (symbolP),
15128 S_GET_NAME (symbolP));
252b5132
RH
15129 }
15130
7c0fc524
MR
15131 symbol_get_bfdsym (symbolP)->flags |= BSF_FUNCTION;
15132
252b5132
RH
15133 demand_empty_rest_of_line ();
15134}
15135
15136/* The .frame directive. If the mdebug section is present (IRIX 5 native)
bdaaa2e1 15137 then ecoff.c (ecoff_directive_frame) is used. For embedded targets,
252b5132 15138 s_mips_frame is used so that we can set the PDR information correctly.
bdaaa2e1 15139 We can't use the ecoff routines because they make reference to the ecoff
252b5132
RH
15140 symbol table (in the mdebug section). */
15141
15142static void
17a2f251 15143s_mips_frame (int ignore ATTRIBUTE_UNUSED)
252b5132 15144{
ecb4347a 15145#ifdef OBJ_ELF
f43abd2b 15146 if (IS_ELF && !ECOFF_DEBUGGING)
ecb4347a
DJ
15147 {
15148 long val;
252b5132 15149
ecb4347a
DJ
15150 if (cur_proc_ptr == (procS *) NULL)
15151 {
15152 as_warn (_(".frame outside of .ent"));
15153 demand_empty_rest_of_line ();
15154 return;
15155 }
252b5132 15156
ecb4347a
DJ
15157 cur_proc_ptr->frame_reg = tc_get_register (1);
15158
15159 SKIP_WHITESPACE ();
15160 if (*input_line_pointer++ != ','
15161 || get_absolute_expression_and_terminator (&val) != ',')
15162 {
15163 as_warn (_("Bad .frame directive"));
15164 --input_line_pointer;
15165 demand_empty_rest_of_line ();
15166 return;
15167 }
252b5132 15168
ecb4347a
DJ
15169 cur_proc_ptr->frame_offset = val;
15170 cur_proc_ptr->pc_reg = tc_get_register (0);
252b5132 15171
252b5132 15172 demand_empty_rest_of_line ();
252b5132 15173 }
ecb4347a
DJ
15174 else
15175#endif /* OBJ_ELF */
15176 s_ignore (ignore);
252b5132
RH
15177}
15178
bdaaa2e1
KH
15179/* The .fmask and .mask directives. If the mdebug section is present
15180 (IRIX 5 native) then ecoff.c (ecoff_directive_mask) is used. For
252b5132 15181 embedded targets, s_mips_mask is used so that we can set the PDR
bdaaa2e1 15182 information correctly. We can't use the ecoff routines because they
252b5132
RH
15183 make reference to the ecoff symbol table (in the mdebug section). */
15184
15185static void
17a2f251 15186s_mips_mask (int reg_type)
252b5132 15187{
ecb4347a 15188#ifdef OBJ_ELF
f43abd2b 15189 if (IS_ELF && !ECOFF_DEBUGGING)
252b5132 15190 {
ecb4347a 15191 long mask, off;
252b5132 15192
ecb4347a
DJ
15193 if (cur_proc_ptr == (procS *) NULL)
15194 {
15195 as_warn (_(".mask/.fmask outside of .ent"));
15196 demand_empty_rest_of_line ();
15197 return;
15198 }
252b5132 15199
ecb4347a
DJ
15200 if (get_absolute_expression_and_terminator (&mask) != ',')
15201 {
15202 as_warn (_("Bad .mask/.fmask directive"));
15203 --input_line_pointer;
15204 demand_empty_rest_of_line ();
15205 return;
15206 }
252b5132 15207
ecb4347a
DJ
15208 off = get_absolute_expression ();
15209
15210 if (reg_type == 'F')
15211 {
15212 cur_proc_ptr->fpreg_mask = mask;
15213 cur_proc_ptr->fpreg_offset = off;
15214 }
15215 else
15216 {
15217 cur_proc_ptr->reg_mask = mask;
15218 cur_proc_ptr->reg_offset = off;
15219 }
15220
15221 demand_empty_rest_of_line ();
252b5132
RH
15222 }
15223 else
ecb4347a
DJ
15224#endif /* OBJ_ELF */
15225 s_ignore (reg_type);
252b5132
RH
15226}
15227
316f5878
RS
15228/* A table describing all the processors gas knows about. Names are
15229 matched in the order listed.
e7af610e 15230
316f5878
RS
15231 To ease comparison, please keep this table in the same order as
15232 gcc's mips_cpu_info_table[]. */
e972090a
NC
15233static const struct mips_cpu_info mips_cpu_info_table[] =
15234{
316f5878 15235 /* Entries for generic ISAs */
ad3fea08
TS
15236 { "mips1", MIPS_CPU_IS_ISA, ISA_MIPS1, CPU_R3000 },
15237 { "mips2", MIPS_CPU_IS_ISA, ISA_MIPS2, CPU_R6000 },
15238 { "mips3", MIPS_CPU_IS_ISA, ISA_MIPS3, CPU_R4000 },
15239 { "mips4", MIPS_CPU_IS_ISA, ISA_MIPS4, CPU_R8000 },
15240 { "mips5", MIPS_CPU_IS_ISA, ISA_MIPS5, CPU_MIPS5 },
15241 { "mips32", MIPS_CPU_IS_ISA, ISA_MIPS32, CPU_MIPS32 },
15242 { "mips32r2", MIPS_CPU_IS_ISA, ISA_MIPS32R2, CPU_MIPS32R2 },
15243 { "mips64", MIPS_CPU_IS_ISA, ISA_MIPS64, CPU_MIPS64 },
15244 { "mips64r2", MIPS_CPU_IS_ISA, ISA_MIPS64R2, CPU_MIPS64R2 },
316f5878
RS
15245
15246 /* MIPS I */
ad3fea08
TS
15247 { "r3000", 0, ISA_MIPS1, CPU_R3000 },
15248 { "r2000", 0, ISA_MIPS1, CPU_R3000 },
15249 { "r3900", 0, ISA_MIPS1, CPU_R3900 },
316f5878
RS
15250
15251 /* MIPS II */
ad3fea08 15252 { "r6000", 0, ISA_MIPS2, CPU_R6000 },
316f5878
RS
15253
15254 /* MIPS III */
ad3fea08
TS
15255 { "r4000", 0, ISA_MIPS3, CPU_R4000 },
15256 { "r4010", 0, ISA_MIPS2, CPU_R4010 },
15257 { "vr4100", 0, ISA_MIPS3, CPU_VR4100 },
15258 { "vr4111", 0, ISA_MIPS3, CPU_R4111 },
15259 { "vr4120", 0, ISA_MIPS3, CPU_VR4120 },
15260 { "vr4130", 0, ISA_MIPS3, CPU_VR4120 },
15261 { "vr4181", 0, ISA_MIPS3, CPU_R4111 },
15262 { "vr4300", 0, ISA_MIPS3, CPU_R4300 },
15263 { "r4400", 0, ISA_MIPS3, CPU_R4400 },
15264 { "r4600", 0, ISA_MIPS3, CPU_R4600 },
15265 { "orion", 0, ISA_MIPS3, CPU_R4600 },
15266 { "r4650", 0, ISA_MIPS3, CPU_R4650 },
b15591bb
AN
15267 /* ST Microelectronics Loongson 2E and 2F cores */
15268 { "loongson2e", 0, ISA_MIPS3, CPU_LOONGSON_2E },
15269 { "loongson2f", 0, ISA_MIPS3, CPU_LOONGSON_2F },
316f5878
RS
15270
15271 /* MIPS IV */
ad3fea08
TS
15272 { "r8000", 0, ISA_MIPS4, CPU_R8000 },
15273 { "r10000", 0, ISA_MIPS4, CPU_R10000 },
15274 { "r12000", 0, ISA_MIPS4, CPU_R12000 },
3aa3176b
TS
15275 { "r14000", 0, ISA_MIPS4, CPU_R14000 },
15276 { "r16000", 0, ISA_MIPS4, CPU_R16000 },
ad3fea08
TS
15277 { "vr5000", 0, ISA_MIPS4, CPU_R5000 },
15278 { "vr5400", 0, ISA_MIPS4, CPU_VR5400 },
15279 { "vr5500", 0, ISA_MIPS4, CPU_VR5500 },
15280 { "rm5200", 0, ISA_MIPS4, CPU_R5000 },
15281 { "rm5230", 0, ISA_MIPS4, CPU_R5000 },
15282 { "rm5231", 0, ISA_MIPS4, CPU_R5000 },
15283 { "rm5261", 0, ISA_MIPS4, CPU_R5000 },
15284 { "rm5721", 0, ISA_MIPS4, CPU_R5000 },
15285 { "rm7000", 0, ISA_MIPS4, CPU_RM7000 },
15286 { "rm9000", 0, ISA_MIPS4, CPU_RM9000 },
316f5878
RS
15287
15288 /* MIPS 32 */
ad3fea08
TS
15289 { "4kc", 0, ISA_MIPS32, CPU_MIPS32 },
15290 { "4km", 0, ISA_MIPS32, CPU_MIPS32 },
15291 { "4kp", 0, ISA_MIPS32, CPU_MIPS32 },
15292 { "4ksc", MIPS_CPU_ASE_SMARTMIPS, ISA_MIPS32, CPU_MIPS32 },
15293
15294 /* MIPS 32 Release 2 */
15295 { "4kec", 0, ISA_MIPS32R2, CPU_MIPS32R2 },
15296 { "4kem", 0, ISA_MIPS32R2, CPU_MIPS32R2 },
15297 { "4kep", 0, ISA_MIPS32R2, CPU_MIPS32R2 },
15298 { "4ksd", MIPS_CPU_ASE_SMARTMIPS, ISA_MIPS32R2, CPU_MIPS32R2 },
15299 { "m4k", 0, ISA_MIPS32R2, CPU_MIPS32R2 },
15300 { "m4kp", 0, ISA_MIPS32R2, CPU_MIPS32R2 },
ad3fea08 15301 { "24kc", 0, ISA_MIPS32R2, CPU_MIPS32R2 },
0fdf1951 15302 { "24kf2_1", 0, ISA_MIPS32R2, CPU_MIPS32R2 },
ad3fea08 15303 { "24kf", 0, ISA_MIPS32R2, CPU_MIPS32R2 },
0fdf1951
RS
15304 { "24kf1_1", 0, ISA_MIPS32R2, CPU_MIPS32R2 },
15305 /* Deprecated forms of the above. */
15306 { "24kfx", 0, ISA_MIPS32R2, CPU_MIPS32R2 },
ad3fea08 15307 { "24kx", 0, ISA_MIPS32R2, CPU_MIPS32R2 },
01fd108f 15308 /* 24KE is a 24K with DSP ASE, other ASEs are optional. */
ad3fea08 15309 { "24kec", MIPS_CPU_ASE_DSP, ISA_MIPS32R2, CPU_MIPS32R2 },
0fdf1951 15310 { "24kef2_1", MIPS_CPU_ASE_DSP, ISA_MIPS32R2, CPU_MIPS32R2 },
ad3fea08 15311 { "24kef", MIPS_CPU_ASE_DSP, ISA_MIPS32R2, CPU_MIPS32R2 },
0fdf1951
RS
15312 { "24kef1_1", MIPS_CPU_ASE_DSP, ISA_MIPS32R2, CPU_MIPS32R2 },
15313 /* Deprecated forms of the above. */
15314 { "24kefx", MIPS_CPU_ASE_DSP, ISA_MIPS32R2, CPU_MIPS32R2 },
65263ce3 15315 { "24kex", MIPS_CPU_ASE_DSP, ISA_MIPS32R2, CPU_MIPS32R2 },
01fd108f 15316 /* 34K is a 24K with DSP and MT ASE, other ASEs are optional. */
a360e743
TS
15317 { "34kc", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_MT,
15318 ISA_MIPS32R2, CPU_MIPS32R2 },
0fdf1951
RS
15319 { "34kf2_1", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_MT,
15320 ISA_MIPS32R2, CPU_MIPS32R2 },
a360e743
TS
15321 { "34kf", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_MT,
15322 ISA_MIPS32R2, CPU_MIPS32R2 },
0fdf1951
RS
15323 { "34kf1_1", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_MT,
15324 ISA_MIPS32R2, CPU_MIPS32R2 },
15325 /* Deprecated forms of the above. */
15326 { "34kfx", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_MT,
15327 ISA_MIPS32R2, CPU_MIPS32R2 },
a360e743
TS
15328 { "34kx", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_MT,
15329 ISA_MIPS32R2, CPU_MIPS32R2 },
01fd108f
TS
15330 /* 74K with DSP and DSPR2 ASE, other ASEs are optional. */
15331 { "74kc", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_DSPR2,
15332 ISA_MIPS32R2, CPU_MIPS32R2 },
0fdf1951
RS
15333 { "74kf2_1", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_DSPR2,
15334 ISA_MIPS32R2, CPU_MIPS32R2 },
01fd108f
TS
15335 { "74kf", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_DSPR2,
15336 ISA_MIPS32R2, CPU_MIPS32R2 },
0fdf1951
RS
15337 { "74kf1_1", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_DSPR2,
15338 ISA_MIPS32R2, CPU_MIPS32R2 },
15339 { "74kf3_2", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_DSPR2,
15340 ISA_MIPS32R2, CPU_MIPS32R2 },
15341 /* Deprecated forms of the above. */
15342 { "74kfx", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_DSPR2,
15343 ISA_MIPS32R2, CPU_MIPS32R2 },
01fd108f
TS
15344 { "74kx", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_DSPR2,
15345 ISA_MIPS32R2, CPU_MIPS32R2 },
30f8113a
SL
15346 /* 1004K cores are multiprocessor versions of the 34K. */
15347 { "1004kc", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_MT,
15348 ISA_MIPS32R2, CPU_MIPS32R2 },
15349 { "1004kf2_1", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_MT,
15350 ISA_MIPS32R2, CPU_MIPS32R2 },
15351 { "1004kf", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_MT,
15352 ISA_MIPS32R2, CPU_MIPS32R2 },
15353 { "1004kf1_1", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_MT,
15354 ISA_MIPS32R2, CPU_MIPS32R2 },
32b26a03 15355
316f5878 15356 /* MIPS 64 */
ad3fea08
TS
15357 { "5kc", 0, ISA_MIPS64, CPU_MIPS64 },
15358 { "5kf", 0, ISA_MIPS64, CPU_MIPS64 },
15359 { "20kc", MIPS_CPU_ASE_MIPS3D, ISA_MIPS64, CPU_MIPS64 },
7764b395 15360 { "25kf", MIPS_CPU_ASE_MIPS3D, ISA_MIPS64, CPU_MIPS64 },
ad3fea08 15361
c7a23324 15362 /* Broadcom SB-1 CPU core */
65263ce3
TS
15363 { "sb1", MIPS_CPU_ASE_MIPS3D | MIPS_CPU_ASE_MDMX,
15364 ISA_MIPS64, CPU_SB1 },
1e85aad8
JW
15365 /* Broadcom SB-1A CPU core */
15366 { "sb1a", MIPS_CPU_ASE_MIPS3D | MIPS_CPU_ASE_MDMX,
15367 ISA_MIPS64, CPU_SB1 },
d051516a
NC
15368
15369 { "loongson3a", 0, ISA_MIPS64, CPU_LOONGSON_3A },
e7af610e 15370
ed163775
MR
15371 /* MIPS 64 Release 2 */
15372
967344c6
AN
15373 /* Cavium Networks Octeon CPU core */
15374 { "octeon", 0, ISA_MIPS64R2, CPU_OCTEON },
15375
52b6b6b9
JM
15376 /* RMI Xlr */
15377 { "xlr", 0, ISA_MIPS64, CPU_XLR },
15378
316f5878
RS
15379 /* End marker */
15380 { NULL, 0, 0, 0 }
15381};
e7af610e 15382
84ea6cf2 15383
316f5878
RS
15384/* Return true if GIVEN is the same as CANONICAL, or if it is CANONICAL
15385 with a final "000" replaced by "k". Ignore case.
e7af610e 15386
316f5878 15387 Note: this function is shared between GCC and GAS. */
c6c98b38 15388
b34976b6 15389static bfd_boolean
17a2f251 15390mips_strict_matching_cpu_name_p (const char *canonical, const char *given)
316f5878
RS
15391{
15392 while (*given != 0 && TOLOWER (*given) == TOLOWER (*canonical))
15393 given++, canonical++;
15394
15395 return ((*given == 0 && *canonical == 0)
15396 || (strcmp (canonical, "000") == 0 && strcasecmp (given, "k") == 0));
15397}
15398
15399
15400/* Return true if GIVEN matches CANONICAL, where GIVEN is a user-supplied
15401 CPU name. We've traditionally allowed a lot of variation here.
15402
15403 Note: this function is shared between GCC and GAS. */
15404
b34976b6 15405static bfd_boolean
17a2f251 15406mips_matching_cpu_name_p (const char *canonical, const char *given)
316f5878
RS
15407{
15408 /* First see if the name matches exactly, or with a final "000"
15409 turned into "k". */
15410 if (mips_strict_matching_cpu_name_p (canonical, given))
b34976b6 15411 return TRUE;
316f5878
RS
15412
15413 /* If not, try comparing based on numerical designation alone.
15414 See if GIVEN is an unadorned number, or 'r' followed by a number. */
15415 if (TOLOWER (*given) == 'r')
15416 given++;
15417 if (!ISDIGIT (*given))
b34976b6 15418 return FALSE;
316f5878
RS
15419
15420 /* Skip over some well-known prefixes in the canonical name,
15421 hoping to find a number there too. */
15422 if (TOLOWER (canonical[0]) == 'v' && TOLOWER (canonical[1]) == 'r')
15423 canonical += 2;
15424 else if (TOLOWER (canonical[0]) == 'r' && TOLOWER (canonical[1]) == 'm')
15425 canonical += 2;
15426 else if (TOLOWER (canonical[0]) == 'r')
15427 canonical += 1;
15428
15429 return mips_strict_matching_cpu_name_p (canonical, given);
15430}
15431
15432
15433/* Parse an option that takes the name of a processor as its argument.
15434 OPTION is the name of the option and CPU_STRING is the argument.
15435 Return the corresponding processor enumeration if the CPU_STRING is
15436 recognized, otherwise report an error and return null.
15437
15438 A similar function exists in GCC. */
e7af610e
NC
15439
15440static const struct mips_cpu_info *
17a2f251 15441mips_parse_cpu (const char *option, const char *cpu_string)
e7af610e 15442{
316f5878 15443 const struct mips_cpu_info *p;
e7af610e 15444
316f5878
RS
15445 /* 'from-abi' selects the most compatible architecture for the given
15446 ABI: MIPS I for 32-bit ABIs and MIPS III for 64-bit ABIs. For the
15447 EABIs, we have to decide whether we're using the 32-bit or 64-bit
15448 version. Look first at the -mgp options, if given, otherwise base
15449 the choice on MIPS_DEFAULT_64BIT.
e7af610e 15450
316f5878
RS
15451 Treat NO_ABI like the EABIs. One reason to do this is that the
15452 plain 'mips' and 'mips64' configs have 'from-abi' as their default
15453 architecture. This code picks MIPS I for 'mips' and MIPS III for
15454 'mips64', just as we did in the days before 'from-abi'. */
15455 if (strcasecmp (cpu_string, "from-abi") == 0)
15456 {
15457 if (ABI_NEEDS_32BIT_REGS (mips_abi))
15458 return mips_cpu_info_from_isa (ISA_MIPS1);
15459
15460 if (ABI_NEEDS_64BIT_REGS (mips_abi))
15461 return mips_cpu_info_from_isa (ISA_MIPS3);
15462
15463 if (file_mips_gp32 >= 0)
15464 return mips_cpu_info_from_isa (file_mips_gp32 ? ISA_MIPS1 : ISA_MIPS3);
15465
15466 return mips_cpu_info_from_isa (MIPS_DEFAULT_64BIT
15467 ? ISA_MIPS3
15468 : ISA_MIPS1);
15469 }
15470
15471 /* 'default' has traditionally been a no-op. Probably not very useful. */
15472 if (strcasecmp (cpu_string, "default") == 0)
15473 return 0;
15474
15475 for (p = mips_cpu_info_table; p->name != 0; p++)
15476 if (mips_matching_cpu_name_p (p->name, cpu_string))
15477 return p;
15478
20203fb9 15479 as_bad (_("Bad value (%s) for %s"), cpu_string, option);
316f5878 15480 return 0;
e7af610e
NC
15481}
15482
316f5878
RS
15483/* Return the canonical processor information for ISA (a member of the
15484 ISA_MIPS* enumeration). */
15485
e7af610e 15486static const struct mips_cpu_info *
17a2f251 15487mips_cpu_info_from_isa (int isa)
e7af610e
NC
15488{
15489 int i;
15490
15491 for (i = 0; mips_cpu_info_table[i].name != NULL; i++)
ad3fea08 15492 if ((mips_cpu_info_table[i].flags & MIPS_CPU_IS_ISA)
316f5878 15493 && isa == mips_cpu_info_table[i].isa)
e7af610e
NC
15494 return (&mips_cpu_info_table[i]);
15495
e972090a 15496 return NULL;
e7af610e 15497}
fef14a42
TS
15498
15499static const struct mips_cpu_info *
17a2f251 15500mips_cpu_info_from_arch (int arch)
fef14a42
TS
15501{
15502 int i;
15503
15504 for (i = 0; mips_cpu_info_table[i].name != NULL; i++)
15505 if (arch == mips_cpu_info_table[i].cpu)
15506 return (&mips_cpu_info_table[i]);
15507
15508 return NULL;
15509}
316f5878
RS
15510\f
15511static void
17a2f251 15512show (FILE *stream, const char *string, int *col_p, int *first_p)
316f5878
RS
15513{
15514 if (*first_p)
15515 {
15516 fprintf (stream, "%24s", "");
15517 *col_p = 24;
15518 }
15519 else
15520 {
15521 fprintf (stream, ", ");
15522 *col_p += 2;
15523 }
e7af610e 15524
316f5878
RS
15525 if (*col_p + strlen (string) > 72)
15526 {
15527 fprintf (stream, "\n%24s", "");
15528 *col_p = 24;
15529 }
15530
15531 fprintf (stream, "%s", string);
15532 *col_p += strlen (string);
15533
15534 *first_p = 0;
15535}
15536
15537void
17a2f251 15538md_show_usage (FILE *stream)
e7af610e 15539{
316f5878
RS
15540 int column, first;
15541 size_t i;
15542
15543 fprintf (stream, _("\
15544MIPS options:\n\
316f5878
RS
15545-EB generate big endian output\n\
15546-EL generate little endian output\n\
15547-g, -g2 do not remove unneeded NOPs or swap branches\n\
15548-G NUM allow referencing objects up to NUM bytes\n\
15549 implicitly with the gp register [default 8]\n"));
15550 fprintf (stream, _("\
15551-mips1 generate MIPS ISA I instructions\n\
15552-mips2 generate MIPS ISA II instructions\n\
15553-mips3 generate MIPS ISA III instructions\n\
15554-mips4 generate MIPS ISA IV instructions\n\
15555-mips5 generate MIPS ISA V instructions\n\
15556-mips32 generate MIPS32 ISA instructions\n\
af7ee8bf 15557-mips32r2 generate MIPS32 release 2 ISA instructions\n\
316f5878 15558-mips64 generate MIPS64 ISA instructions\n\
5f74bc13 15559-mips64r2 generate MIPS64 release 2 ISA instructions\n\
316f5878
RS
15560-march=CPU/-mtune=CPU generate code/schedule for CPU, where CPU is one of:\n"));
15561
15562 first = 1;
e7af610e
NC
15563
15564 for (i = 0; mips_cpu_info_table[i].name != NULL; i++)
316f5878
RS
15565 show (stream, mips_cpu_info_table[i].name, &column, &first);
15566 show (stream, "from-abi", &column, &first);
15567 fputc ('\n', stream);
e7af610e 15568
316f5878
RS
15569 fprintf (stream, _("\
15570-mCPU equivalent to -march=CPU -mtune=CPU. Deprecated.\n\
15571-no-mCPU don't generate code specific to CPU.\n\
15572 For -mCPU and -no-mCPU, CPU must be one of:\n"));
15573
15574 first = 1;
15575
15576 show (stream, "3900", &column, &first);
15577 show (stream, "4010", &column, &first);
15578 show (stream, "4100", &column, &first);
15579 show (stream, "4650", &column, &first);
15580 fputc ('\n', stream);
15581
15582 fprintf (stream, _("\
15583-mips16 generate mips16 instructions\n\
15584-no-mips16 do not generate mips16 instructions\n"));
15585 fprintf (stream, _("\
e16bfa71
TS
15586-msmartmips generate smartmips instructions\n\
15587-mno-smartmips do not generate smartmips instructions\n"));
15588 fprintf (stream, _("\
74cd071d
CF
15589-mdsp generate DSP instructions\n\
15590-mno-dsp do not generate DSP instructions\n"));
15591 fprintf (stream, _("\
8b082fb1
TS
15592-mdspr2 generate DSP R2 instructions\n\
15593-mno-dspr2 do not generate DSP R2 instructions\n"));
15594 fprintf (stream, _("\
ef2e4d86
CF
15595-mmt generate MT instructions\n\
15596-mno-mt do not generate MT instructions\n"));
15597 fprintf (stream, _("\
c67a084a
NC
15598-mfix-loongson2f-jump work around Loongson2F JUMP instructions\n\
15599-mfix-loongson2f-nop work around Loongson2F NOP errata\n\
d766e8ec 15600-mfix-vr4120 work around certain VR4120 errata\n\
7d8e00cf 15601-mfix-vr4130 work around VR4130 mflo/mfhi errata\n\
6a32d874 15602-mfix-24k insert a nop after ERET and DERET instructions\n\
d954098f 15603-mfix-cn63xxp1 work around CN63XXP1 PREF errata\n\
316f5878
RS
15604-mgp32 use 32-bit GPRs, regardless of the chosen ISA\n\
15605-mfp32 use 32-bit FPRs, regardless of the chosen ISA\n\
aed1a261 15606-msym32 assume all symbols have 32-bit values\n\
316f5878
RS
15607-O0 remove unneeded NOPs, do not swap branches\n\
15608-O remove unneeded NOPs and swap branches\n\
316f5878
RS
15609--trap, --no-break trap exception on div by 0 and mult overflow\n\
15610--break, --no-trap break exception on div by 0 and mult overflow\n"));
037b32b9
AN
15611 fprintf (stream, _("\
15612-mhard-float allow floating-point instructions\n\
15613-msoft-float do not allow floating-point instructions\n\
15614-msingle-float only allow 32-bit floating-point operations\n\
15615-mdouble-float allow 32-bit and 64-bit floating-point operations\n\
15616--[no-]construct-floats [dis]allow floating point values to be constructed\n"
15617 ));
316f5878
RS
15618#ifdef OBJ_ELF
15619 fprintf (stream, _("\
15620-KPIC, -call_shared generate SVR4 position independent code\n\
861fb55a 15621-call_nonpic generate non-PIC code that can operate with DSOs\n\
0c000745 15622-mvxworks-pic generate VxWorks position independent code\n\
861fb55a 15623-non_shared do not generate code that can operate with DSOs\n\
316f5878 15624-xgot assume a 32 bit GOT\n\
dcd410fe 15625-mpdr, -mno-pdr enable/disable creation of .pdr sections\n\
bbe506e8 15626-mshared, -mno-shared disable/enable .cpload optimization for\n\
d821e36b 15627 position dependent (non shared) code\n\
316f5878
RS
15628-mabi=ABI create ABI conformant object file for:\n"));
15629
15630 first = 1;
15631
15632 show (stream, "32", &column, &first);
15633 show (stream, "o64", &column, &first);
15634 show (stream, "n32", &column, &first);
15635 show (stream, "64", &column, &first);
15636 show (stream, "eabi", &column, &first);
15637
15638 fputc ('\n', stream);
15639
15640 fprintf (stream, _("\
15641-32 create o32 ABI object file (default)\n\
15642-n32 create n32 ABI object file\n\
15643-64 create 64 ABI object file\n"));
15644#endif
e7af610e 15645}
14e777e0 15646
1575952e 15647#ifdef TE_IRIX
14e777e0 15648enum dwarf2_format
413a266c 15649mips_dwarf2_format (asection *sec ATTRIBUTE_UNUSED)
14e777e0 15650{
369943fe 15651 if (HAVE_64BIT_SYMBOLS)
1575952e 15652 return dwarf2_format_64bit_irix;
14e777e0
KB
15653 else
15654 return dwarf2_format_32bit;
15655}
1575952e 15656#endif
73369e65
EC
15657
15658int
15659mips_dwarf2_addr_size (void)
15660{
6b6b3450 15661 if (HAVE_64BIT_OBJECTS)
73369e65 15662 return 8;
73369e65
EC
15663 else
15664 return 4;
15665}
5862107c
EC
15666
15667/* Standard calling conventions leave the CFA at SP on entry. */
15668void
15669mips_cfi_frame_initial_instructions (void)
15670{
15671 cfi_add_CFA_def_cfa_register (SP);
15672}
15673
707bfff6
TS
15674int
15675tc_mips_regname_to_dw2regnum (char *regname)
15676{
15677 unsigned int regnum = -1;
15678 unsigned int reg;
15679
15680 if (reg_lookup (&regname, RTYPE_GP | RTYPE_NUM, &reg))
15681 regnum = reg;
15682
15683 return regnum;
15684}
This page took 1.928034 seconds and 4 git commands to generate.