[ bfd/ChangeLog ]
[deliverable/binutils-gdb.git] / gas / config / tc-mips.c
CommitLineData
252b5132 1/* tc-mips.c -- assemble code for a MIPS chip.
071742cf 2 Copyright 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000, 2001, 2002, 2003
82efde3a 3 Free Software Foundation, Inc.
252b5132
RH
4 Contributed by the OSF and Ralph Campbell.
5 Written by Keith Knowles and Ralph Campbell, working independently.
6 Modified for ECOFF and R4000 support by Ian Lance Taylor of Cygnus
7 Support.
8
9 This file is part of GAS.
10
11 GAS is free software; you can redistribute it and/or modify
12 it under the terms of the GNU General Public License as published by
13 the Free Software Foundation; either version 2, or (at your option)
14 any later version.
15
16 GAS is distributed in the hope that it will be useful,
17 but WITHOUT ANY WARRANTY; without even the implied warranty of
18 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 GNU General Public License for more details.
20
21 You should have received a copy of the GNU General Public License
22 along with GAS; see the file COPYING. If not, write to the Free
23 Software Foundation, 59 Temple Place - Suite 330, Boston, MA
24 02111-1307, USA. */
25
26#include "as.h"
27#include "config.h"
28#include "subsegs.h"
3882b010 29#include "safe-ctype.h"
252b5132 30
252b5132 31#include <stdarg.h>
252b5132
RH
32
33#include "opcode/mips.h"
34#include "itbl-ops.h"
c5dd6aab 35#include "dwarf2dbg.h"
252b5132
RH
36
37#ifdef DEBUG
38#define DBG(x) printf x
39#else
40#define DBG(x)
41#endif
42
43#ifdef OBJ_MAYBE_ELF
44/* Clean up namespace so we can include obj-elf.h too. */
17a2f251
TS
45static int mips_output_flavor (void);
46static int mips_output_flavor (void) { return OUTPUT_FLAVOR; }
252b5132
RH
47#undef OBJ_PROCESS_STAB
48#undef OUTPUT_FLAVOR
49#undef S_GET_ALIGN
50#undef S_GET_SIZE
51#undef S_SET_ALIGN
52#undef S_SET_SIZE
252b5132
RH
53#undef obj_frob_file
54#undef obj_frob_file_after_relocs
55#undef obj_frob_symbol
56#undef obj_pop_insert
57#undef obj_sec_sym_ok_for_reloc
58#undef OBJ_COPY_SYMBOL_ATTRIBUTES
59
60#include "obj-elf.h"
61/* Fix any of them that we actually care about. */
62#undef OUTPUT_FLAVOR
63#define OUTPUT_FLAVOR mips_output_flavor()
64#endif
65
66#if defined (OBJ_ELF)
67#include "elf/mips.h"
68#endif
69
70#ifndef ECOFF_DEBUGGING
71#define NO_ECOFF_DEBUGGING
72#define ECOFF_DEBUGGING 0
73#endif
74
ecb4347a
DJ
75int mips_flag_mdebug = -1;
76
dcd410fe
RO
77/* Control generation of .pdr sections. Off by default on IRIX: the native
78 linker doesn't know about and discards them, but relocations against them
79 remain, leading to rld crashes. */
80#ifdef TE_IRIX
81int mips_flag_pdr = FALSE;
82#else
83int mips_flag_pdr = TRUE;
84#endif
85
252b5132
RH
86#include "ecoff.h"
87
88#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
89static char *mips_regmask_frag;
90#endif
91
85b51719 92#define ZERO 0
252b5132
RH
93#define AT 1
94#define TREG 24
95#define PIC_CALL_REG 25
96#define KT0 26
97#define KT1 27
98#define GP 28
99#define SP 29
100#define FP 30
101#define RA 31
102
103#define ILLEGAL_REG (32)
104
105/* Allow override of standard little-endian ECOFF format. */
106
107#ifndef ECOFF_LITTLE_FORMAT
108#define ECOFF_LITTLE_FORMAT "ecoff-littlemips"
109#endif
110
111extern int target_big_endian;
112
252b5132
RH
113/* The name of the readonly data section. */
114#define RDATA_SECTION_NAME (OUTPUT_FLAVOR == bfd_target_aout_flavour \
115 ? ".data" \
116 : OUTPUT_FLAVOR == bfd_target_ecoff_flavour \
117 ? ".rdata" \
056350c6
NC
118 : OUTPUT_FLAVOR == bfd_target_coff_flavour \
119 ? ".rdata" \
252b5132
RH
120 : OUTPUT_FLAVOR == bfd_target_elf_flavour \
121 ? ".rodata" \
122 : (abort (), ""))
123
a325df1d
TS
124/* The ABI to use. */
125enum mips_abi_level
126{
127 NO_ABI = 0,
128 O32_ABI,
129 O64_ABI,
130 N32_ABI,
131 N64_ABI,
132 EABI_ABI
133};
134
135/* MIPS ABI we are using for this output file. */
316f5878 136static enum mips_abi_level mips_abi = NO_ABI;
a325df1d 137
143d77c5
EC
138/* Whether or not we have code that can call pic code. */
139int mips_abicalls = FALSE;
140
252b5132
RH
141/* This is the set of options which may be modified by the .set
142 pseudo-op. We use a struct so that .set push and .set pop are more
143 reliable. */
144
e972090a
NC
145struct mips_set_options
146{
252b5132
RH
147 /* MIPS ISA (Instruction Set Architecture) level. This is set to -1
148 if it has not been initialized. Changed by `.set mipsN', and the
149 -mipsN command line option, and the default CPU. */
150 int isa;
1f25f5d3
CD
151 /* Enabled Application Specific Extensions (ASEs). These are set to -1
152 if they have not been initialized. Changed by `.set <asename>', by
153 command line options, and based on the default architecture. */
154 int ase_mips3d;
deec1734 155 int ase_mdmx;
252b5132
RH
156 /* Whether we are assembling for the mips16 processor. 0 if we are
157 not, 1 if we are, and -1 if the value has not been initialized.
158 Changed by `.set mips16' and `.set nomips16', and the -mips16 and
159 -nomips16 command line options, and the default CPU. */
160 int mips16;
161 /* Non-zero if we should not reorder instructions. Changed by `.set
162 reorder' and `.set noreorder'. */
163 int noreorder;
164 /* Non-zero if we should not permit the $at ($1) register to be used
165 in instructions. Changed by `.set at' and `.set noat'. */
166 int noat;
167 /* Non-zero if we should warn when a macro instruction expands into
168 more than one machine instruction. Changed by `.set nomacro' and
169 `.set macro'. */
170 int warn_about_macros;
171 /* Non-zero if we should not move instructions. Changed by `.set
172 move', `.set volatile', `.set nomove', and `.set novolatile'. */
173 int nomove;
174 /* Non-zero if we should not optimize branches by moving the target
175 of the branch into the delay slot. Actually, we don't perform
176 this optimization anyhow. Changed by `.set bopt' and `.set
177 nobopt'. */
178 int nobopt;
179 /* Non-zero if we should not autoextend mips16 instructions.
180 Changed by `.set autoextend' and `.set noautoextend'. */
181 int noautoextend;
a325df1d
TS
182 /* Restrict general purpose registers and floating point registers
183 to 32 bit. This is initially determined when -mgp32 or -mfp32
184 is passed but can changed if the assembler code uses .set mipsN. */
185 int gp32;
186 int fp32;
fef14a42
TS
187 /* MIPS architecture (CPU) type. Changed by .set arch=FOO, the -march
188 command line option, and the default CPU. */
189 int arch;
252b5132
RH
190};
191
a325df1d 192/* True if -mgp32 was passed. */
a8e8e863 193static int file_mips_gp32 = -1;
a325df1d
TS
194
195/* True if -mfp32 was passed. */
a8e8e863 196static int file_mips_fp32 = -1;
a325df1d 197
252b5132 198/* This is the struct we use to hold the current set of options. Note
a4672219 199 that we must set the isa field to ISA_UNKNOWN and the ASE fields to
e7af610e 200 -1 to indicate that they have not been initialized. */
252b5132 201
e972090a
NC
202static struct mips_set_options mips_opts =
203{
fef14a42 204 ISA_UNKNOWN, -1, -1, -1, 0, 0, 0, 0, 0, 0, 0, 0, CPU_UNKNOWN
e7af610e 205};
252b5132
RH
206
207/* These variables are filled in with the masks of registers used.
208 The object format code reads them and puts them in the appropriate
209 place. */
210unsigned long mips_gprmask;
211unsigned long mips_cprmask[4];
212
213/* MIPS ISA we are using for this output file. */
e7af610e 214static int file_mips_isa = ISA_UNKNOWN;
252b5132 215
a4672219
TS
216/* True if -mips16 was passed or implied by arguments passed on the
217 command line (e.g., by -march). */
218static int file_ase_mips16;
219
1f25f5d3
CD
220/* True if -mips3d was passed or implied by arguments passed on the
221 command line (e.g., by -march). */
222static int file_ase_mips3d;
223
deec1734
CD
224/* True if -mdmx was passed or implied by arguments passed on the
225 command line (e.g., by -march). */
226static int file_ase_mdmx;
227
ec68c924 228/* The argument of the -march= flag. The architecture we are assembling. */
fef14a42 229static int file_mips_arch = CPU_UNKNOWN;
316f5878 230static const char *mips_arch_string;
ec68c924
EC
231
232/* The argument of the -mtune= flag. The architecture for which we
233 are optimizing. */
234static int mips_tune = CPU_UNKNOWN;
316f5878 235static const char *mips_tune_string;
ec68c924 236
316f5878 237/* True when generating 32-bit code for a 64-bit processor. */
252b5132
RH
238static int mips_32bitmode = 0;
239
9ce8a5dd
GRK
240/* Some ISA's have delay slots for instructions which read or write
241 from a coprocessor (eg. mips1-mips3); some don't (eg mips4).
bdaaa2e1 242 Return true if instructions marked INSN_LOAD_COPROC_DELAY,
9ce8a5dd
GRK
243 INSN_COPROC_MOVE_DELAY, or INSN_WRITE_COND_CODE actually have a
244 delay slot in this ISA. The uses of this macro assume that any
245 ISA that has delay slots for one of these, has them for all. They
246 also assume that ISAs which don't have delays for these insns, don't
bdaaa2e1 247 have delays for the INSN_LOAD_MEMORY_DELAY instructions either. */
9ce8a5dd 248#define ISA_HAS_COPROC_DELAYS(ISA) ( \
e7af610e
NC
249 (ISA) == ISA_MIPS1 \
250 || (ISA) == ISA_MIPS2 \
251 || (ISA) == ISA_MIPS3 \
9ce8a5dd
GRK
252 )
253
316f5878
RS
254/* True if the given ABI requires 32-bit registers. */
255#define ABI_NEEDS_32BIT_REGS(ABI) ((ABI) == O32_ABI)
256
257/* Likewise 64-bit registers. */
258#define ABI_NEEDS_64BIT_REGS(ABI) \
259 ((ABI) == N32_ABI \
260 || (ABI) == N64_ABI \
261 || (ABI) == O64_ABI)
262
bdaaa2e1 263/* Return true if ISA supports 64 bit gp register instructions. */
9ce8a5dd 264#define ISA_HAS_64BIT_REGS(ISA) ( \
e7af610e
NC
265 (ISA) == ISA_MIPS3 \
266 || (ISA) == ISA_MIPS4 \
84ea6cf2 267 || (ISA) == ISA_MIPS5 \
d1cf510e 268 || (ISA) == ISA_MIPS64 \
5f74bc13 269 || (ISA) == ISA_MIPS64R2 \
9ce8a5dd
GRK
270 )
271
af7ee8bf
CD
272/* Return true if ISA supports 64-bit right rotate (dror et al.)
273 instructions. */
274#define ISA_HAS_DROR(ISA) ( \
5f74bc13 275 (ISA) == ISA_MIPS64R2 \
af7ee8bf
CD
276 )
277
278/* Return true if ISA supports 32-bit right rotate (ror et al.)
279 instructions. */
280#define ISA_HAS_ROR(ISA) ( \
281 (ISA) == ISA_MIPS32R2 \
5f74bc13 282 || (ISA) == ISA_MIPS64R2 \
af7ee8bf
CD
283 )
284
e013f690 285#define HAVE_32BIT_GPRS \
316f5878 286 (mips_opts.gp32 || ! ISA_HAS_64BIT_REGS (mips_opts.isa))
ca4e0257 287
e013f690 288#define HAVE_32BIT_FPRS \
316f5878 289 (mips_opts.fp32 || ! ISA_HAS_64BIT_REGS (mips_opts.isa))
ca4e0257
RS
290
291#define HAVE_64BIT_GPRS (! HAVE_32BIT_GPRS)
292#define HAVE_64BIT_FPRS (! HAVE_32BIT_FPRS)
293
316f5878 294#define HAVE_NEWABI (mips_abi == N32_ABI || mips_abi == N64_ABI)
e013f690 295
316f5878 296#define HAVE_64BIT_OBJECTS (mips_abi == N64_ABI)
e013f690
TS
297
298/* We can only have 64bit addresses if the object file format
299 supports it. */
afdbd6d0
CD
300#define HAVE_32BIT_ADDRESSES \
301 (HAVE_32BIT_GPRS \
302 || ((bfd_arch_bits_per_address (stdoutput) == 32 \
303 || ! HAVE_64BIT_OBJECTS) \
304 && mips_pic != EMBEDDED_PIC))
e013f690
TS
305
306#define HAVE_64BIT_ADDRESSES (! HAVE_32BIT_ADDRESSES)
ca4e0257 307
b7c7d6c1
TS
308/* Addresses are loaded in different ways, depending on the address size
309 in use. The n32 ABI Documentation also mandates the use of additions
310 with overflow checking, but existing implementations don't follow it. */
f899b4b8 311#define ADDRESS_ADD_INSN \
b7c7d6c1 312 (HAVE_32BIT_ADDRESSES ? "addu" : "daddu")
f899b4b8
TS
313
314#define ADDRESS_ADDI_INSN \
b7c7d6c1 315 (HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu")
f899b4b8
TS
316
317#define ADDRESS_LOAD_INSN \
318 (HAVE_32BIT_ADDRESSES ? "lw" : "ld")
319
320#define ADDRESS_STORE_INSN \
321 (HAVE_32BIT_ADDRESSES ? "sw" : "sd")
322
a4672219 323/* Return true if the given CPU supports the MIPS16 ASE. */
3396de36
TS
324#define CPU_HAS_MIPS16(cpu) \
325 (strncmp (TARGET_CPU, "mips16", sizeof ("mips16") - 1) == 0 \
326 || strncmp (TARGET_CANONICAL, "mips-lsi-elf", sizeof ("mips-lsi-elf") - 1) == 0)
a4672219 327
1f25f5d3
CD
328/* Return true if the given CPU supports the MIPS3D ASE. */
329#define CPU_HAS_MIPS3D(cpu) ((cpu) == CPU_SB1 \
330 )
331
deec1734 332/* Return true if the given CPU supports the MDMX ASE. */
b34976b6 333#define CPU_HAS_MDMX(cpu) (FALSE \
deec1734
CD
334 )
335
60b63b72
RS
336/* True if CPU has a dror instruction. */
337#define CPU_HAS_DROR(CPU) ((CPU) == CPU_VR5400 || (CPU) == CPU_VR5500)
338
339/* True if CPU has a ror instruction. */
340#define CPU_HAS_ROR(CPU) CPU_HAS_DROR (CPU)
341
bdaaa2e1 342/* Whether the processor uses hardware interlocks to protect
252b5132 343 reads from the HI and LO registers, and thus does not
ec68c924 344 require nops to be inserted. */
252b5132 345
fef14a42
TS
346#define hilo_interlocks (mips_opts.arch == CPU_R4010 \
347 || mips_opts.arch == CPU_VR5500 \
5a7ea749 348 || mips_opts.arch == CPU_RM7000 \
fef14a42 349 || mips_opts.arch == CPU_SB1 \
252b5132
RH
350 )
351
352/* Whether the processor uses hardware interlocks to protect reads
353 from the GPRs, and thus does not require nops to be inserted. */
354#define gpr_interlocks \
e7af610e 355 (mips_opts.isa != ISA_MIPS1 \
fef14a42
TS
356 || mips_opts.arch == CPU_VR5400 \
357 || mips_opts.arch == CPU_VR5500 \
358 || mips_opts.arch == CPU_R3900)
252b5132
RH
359
360/* As with other "interlocks" this is used by hardware that has FP
361 (co-processor) interlocks. */
bdaaa2e1 362/* Itbl support may require additional care here. */
fef14a42
TS
363#define cop_interlocks (mips_opts.arch == CPU_R4300 \
364 || mips_opts.arch == CPU_VR5400 \
365 || mips_opts.arch == CPU_VR5500 \
366 || mips_opts.arch == CPU_SB1 \
252b5132
RH
367 )
368
6b76fefe
CM
369/* Is this a mfhi or mflo instruction? */
370#define MF_HILO_INSN(PINFO) \
371 ((PINFO & INSN_READ_HI) || (PINFO & INSN_READ_LO))
372
252b5132
RH
373/* MIPS PIC level. */
374
a161fe53 375enum mips_pic_level mips_pic;
252b5132 376
39c0a331
L
377/* Warn about all NOPS that the assembler generates. */
378static int warn_nops = 0;
379
c9914766 380/* 1 if we should generate 32 bit offsets from the $gp register in
252b5132 381 SVR4_PIC mode. Currently has no meaning in other modes. */
c9914766 382static int mips_big_got = 0;
252b5132
RH
383
384/* 1 if trap instructions should used for overflow rather than break
385 instructions. */
c9914766 386static int mips_trap = 0;
252b5132 387
119d663a 388/* 1 if double width floating point constants should not be constructed
b6ff326e 389 by assembling two single width halves into two single width floating
119d663a
NC
390 point registers which just happen to alias the double width destination
391 register. On some architectures this aliasing can be disabled by a bit
d547a75e 392 in the status register, and the setting of this bit cannot be determined
119d663a
NC
393 automatically at assemble time. */
394static int mips_disable_float_construction;
395
252b5132
RH
396/* Non-zero if any .set noreorder directives were used. */
397
398static int mips_any_noreorder;
399
6b76fefe
CM
400/* Non-zero if nops should be inserted when the register referenced in
401 an mfhi/mflo instruction is read in the next two instructions. */
402static int mips_7000_hilo_fix;
403
252b5132 404/* The size of the small data section. */
156c2f8b 405static unsigned int g_switch_value = 8;
252b5132
RH
406/* Whether the -G option was used. */
407static int g_switch_seen = 0;
408
409#define N_RMASK 0xc4
410#define N_VFP 0xd4
411
412/* If we can determine in advance that GP optimization won't be
413 possible, we can skip the relaxation stuff that tries to produce
414 GP-relative references. This makes delay slot optimization work
415 better.
416
417 This function can only provide a guess, but it seems to work for
fba2b7f9
GK
418 gcc output. It needs to guess right for gcc, otherwise gcc
419 will put what it thinks is a GP-relative instruction in a branch
420 delay slot.
252b5132
RH
421
422 I don't know if a fix is needed for the SVR4_PIC mode. I've only
423 fixed it for the non-PIC mode. KR 95/04/07 */
17a2f251 424static int nopic_need_relax (symbolS *, int);
252b5132
RH
425
426/* handle of the OPCODE hash table */
427static struct hash_control *op_hash = NULL;
428
429/* The opcode hash table we use for the mips16. */
430static struct hash_control *mips16_op_hash = NULL;
431
432/* This array holds the chars that always start a comment. If the
433 pre-processor is disabled, these aren't very useful */
434const char comment_chars[] = "#";
435
436/* This array holds the chars that only start a comment at the beginning of
437 a line. If the line seems to have the form '# 123 filename'
438 .line and .file directives will appear in the pre-processed output */
439/* Note that input_file.c hand checks for '#' at the beginning of the
440 first line of the input file. This is because the compiler outputs
bdaaa2e1 441 #NO_APP at the beginning of its output. */
252b5132
RH
442/* Also note that C style comments are always supported. */
443const char line_comment_chars[] = "#";
444
bdaaa2e1 445/* This array holds machine specific line separator characters. */
63a0b638 446const char line_separator_chars[] = ";";
252b5132
RH
447
448/* Chars that can be used to separate mant from exp in floating point nums */
449const char EXP_CHARS[] = "eE";
450
451/* Chars that mean this number is a floating point constant */
452/* As in 0f12.456 */
453/* or 0d1.2345e12 */
454const char FLT_CHARS[] = "rRsSfFdDxXpP";
455
456/* Also be aware that MAXIMUM_NUMBER_OF_CHARS_FOR_FLOAT may have to be
457 changed in read.c . Ideally it shouldn't have to know about it at all,
458 but nothing is ideal around here.
459 */
460
461static char *insn_error;
462
463static int auto_align = 1;
464
465/* When outputting SVR4 PIC code, the assembler needs to know the
466 offset in the stack frame from which to restore the $gp register.
467 This is set by the .cprestore pseudo-op, and saved in this
468 variable. */
469static offsetT mips_cprestore_offset = -1;
470
6478892d
TS
471/* Similiar for NewABI PIC code, where $gp is callee-saved. NewABI has some
472 more optimizations, it can use a register value instead of a memory-saved
956cd1d6 473 offset and even an other register than $gp as global pointer. */
6478892d
TS
474static offsetT mips_cpreturn_offset = -1;
475static int mips_cpreturn_register = -1;
476static int mips_gp_register = GP;
def2e0dd 477static int mips_gprel_offset = 0;
6478892d 478
7a621144
DJ
479/* Whether mips_cprestore_offset has been set in the current function
480 (or whether it has already been warned about, if not). */
481static int mips_cprestore_valid = 0;
482
252b5132
RH
483/* This is the register which holds the stack frame, as set by the
484 .frame pseudo-op. This is needed to implement .cprestore. */
485static int mips_frame_reg = SP;
486
7a621144
DJ
487/* Whether mips_frame_reg has been set in the current function
488 (or whether it has already been warned about, if not). */
489static int mips_frame_reg_valid = 0;
490
252b5132
RH
491/* To output NOP instructions correctly, we need to keep information
492 about the previous two instructions. */
493
494/* Whether we are optimizing. The default value of 2 means to remove
495 unneeded NOPs and swap branch instructions when possible. A value
496 of 1 means to not swap branches. A value of 0 means to always
497 insert NOPs. */
498static int mips_optimize = 2;
499
500/* Debugging level. -g sets this to 2. -gN sets this to N. -g0 is
501 equivalent to seeing no -g option at all. */
502static int mips_debug = 0;
503
504/* The previous instruction. */
505static struct mips_cl_insn prev_insn;
506
507/* The instruction before prev_insn. */
508static struct mips_cl_insn prev_prev_insn;
509
510/* If we don't want information for prev_insn or prev_prev_insn, we
511 point the insn_mo field at this dummy integer. */
43841e91 512static const struct mips_opcode dummy_opcode = { NULL, NULL, 0, 0, 0, 0 };
252b5132
RH
513
514/* Non-zero if prev_insn is valid. */
515static int prev_insn_valid;
516
517/* The frag for the previous instruction. */
518static struct frag *prev_insn_frag;
519
520/* The offset into prev_insn_frag for the previous instruction. */
521static long prev_insn_where;
522
523/* The reloc type for the previous instruction, if any. */
f6688943 524static bfd_reloc_code_real_type prev_insn_reloc_type[3];
252b5132
RH
525
526/* The reloc for the previous instruction, if any. */
f6688943 527static fixS *prev_insn_fixp[3];
252b5132
RH
528
529/* Non-zero if the previous instruction was in a delay slot. */
530static int prev_insn_is_delay_slot;
531
532/* Non-zero if the previous instruction was in a .set noreorder. */
533static int prev_insn_unreordered;
534
535/* Non-zero if the previous instruction uses an extend opcode (if
536 mips16). */
537static int prev_insn_extended;
538
539/* Non-zero if the previous previous instruction was in a .set
540 noreorder. */
541static int prev_prev_insn_unreordered;
542
543/* If this is set, it points to a frag holding nop instructions which
544 were inserted before the start of a noreorder section. If those
545 nops turn out to be unnecessary, the size of the frag can be
546 decreased. */
547static fragS *prev_nop_frag;
548
549/* The number of nop instructions we created in prev_nop_frag. */
550static int prev_nop_frag_holds;
551
552/* The number of nop instructions that we know we need in
bdaaa2e1 553 prev_nop_frag. */
252b5132
RH
554static int prev_nop_frag_required;
555
556/* The number of instructions we've seen since prev_nop_frag. */
557static int prev_nop_frag_since;
558
559/* For ECOFF and ELF, relocations against symbols are done in two
560 parts, with a HI relocation and a LO relocation. Each relocation
561 has only 16 bits of space to store an addend. This means that in
562 order for the linker to handle carries correctly, it must be able
563 to locate both the HI and the LO relocation. This means that the
564 relocations must appear in order in the relocation table.
565
566 In order to implement this, we keep track of each unmatched HI
567 relocation. We then sort them so that they immediately precede the
bdaaa2e1 568 corresponding LO relocation. */
252b5132 569
e972090a
NC
570struct mips_hi_fixup
571{
252b5132
RH
572 /* Next HI fixup. */
573 struct mips_hi_fixup *next;
574 /* This fixup. */
575 fixS *fixp;
576 /* The section this fixup is in. */
577 segT seg;
578};
579
580/* The list of unmatched HI relocs. */
581
582static struct mips_hi_fixup *mips_hi_fixup_list;
583
64bdfcaf
RS
584/* The frag containing the last explicit relocation operator.
585 Null if explicit relocations have not been used. */
586
587static fragS *prev_reloc_op_frag;
588
252b5132
RH
589/* Map normal MIPS register numbers to mips16 register numbers. */
590
591#define X ILLEGAL_REG
e972090a
NC
592static const int mips32_to_16_reg_map[] =
593{
252b5132
RH
594 X, X, 2, 3, 4, 5, 6, 7,
595 X, X, X, X, X, X, X, X,
596 0, 1, X, X, X, X, X, X,
597 X, X, X, X, X, X, X, X
598};
599#undef X
600
601/* Map mips16 register numbers to normal MIPS register numbers. */
602
e972090a
NC
603static const unsigned int mips16_to_32_reg_map[] =
604{
252b5132
RH
605 16, 17, 2, 3, 4, 5, 6, 7
606};
60b63b72
RS
607
608static int mips_fix_4122_bugs;
4a6a3df4
AO
609
610/* We don't relax branches by default, since this causes us to expand
611 `la .l2 - .l1' if there's a branch between .l1 and .l2, because we
612 fail to compute the offset before expanding the macro to the most
613 efficient expansion. */
614
615static int mips_relax_branch;
252b5132
RH
616\f
617/* Since the MIPS does not have multiple forms of PC relative
618 instructions, we do not have to do relaxing as is done on other
619 platforms. However, we do have to handle GP relative addressing
620 correctly, which turns out to be a similar problem.
621
622 Every macro that refers to a symbol can occur in (at least) two
623 forms, one with GP relative addressing and one without. For
624 example, loading a global variable into a register generally uses
625 a macro instruction like this:
626 lw $4,i
627 If i can be addressed off the GP register (this is true if it is in
628 the .sbss or .sdata section, or if it is known to be smaller than
629 the -G argument) this will generate the following instruction:
630 lw $4,i($gp)
631 This instruction will use a GPREL reloc. If i can not be addressed
632 off the GP register, the following instruction sequence will be used:
633 lui $at,i
634 lw $4,i($at)
635 In this case the first instruction will have a HI16 reloc, and the
636 second reloc will have a LO16 reloc. Both relocs will be against
637 the symbol i.
638
639 The issue here is that we may not know whether i is GP addressable
640 until after we see the instruction that uses it. Therefore, we
641 want to be able to choose the final instruction sequence only at
642 the end of the assembly. This is similar to the way other
643 platforms choose the size of a PC relative instruction only at the
644 end of assembly.
645
646 When generating position independent code we do not use GP
647 addressing in quite the same way, but the issue still arises as
648 external symbols and local symbols must be handled differently.
649
650 We handle these issues by actually generating both possible
651 instruction sequences. The longer one is put in a frag_var with
652 type rs_machine_dependent. We encode what to do with the frag in
653 the subtype field. We encode (1) the number of existing bytes to
654 replace, (2) the number of new bytes to use, (3) the offset from
655 the start of the existing bytes to the first reloc we must generate
656 (that is, the offset is applied from the start of the existing
657 bytes after they are replaced by the new bytes, if any), (4) the
658 offset from the start of the existing bytes to the second reloc,
659 (5) whether a third reloc is needed (the third reloc is always four
660 bytes after the second reloc), and (6) whether to warn if this
661 variant is used (this is sometimes needed if .set nomacro or .set
662 noat is in effect). All these numbers are reasonably small.
663
664 Generating two instruction sequences must be handled carefully to
665 ensure that delay slots are handled correctly. Fortunately, there
666 are a limited number of cases. When the second instruction
667 sequence is generated, append_insn is directed to maintain the
668 existing delay slot information, so it continues to apply to any
669 code after the second instruction sequence. This means that the
670 second instruction sequence must not impose any requirements not
671 required by the first instruction sequence.
672
673 These variant frags are then handled in functions called by the
674 machine independent code. md_estimate_size_before_relax returns
675 the final size of the frag. md_convert_frag sets up the final form
676 of the frag. tc_gen_reloc adjust the first reloc and adds a second
677 one if needed. */
678#define RELAX_ENCODE(old, new, reloc1, reloc2, reloc3, warn) \
679 ((relax_substateT) \
680 (((old) << 23) \
681 | ((new) << 16) \
682 | (((reloc1) + 64) << 9) \
683 | (((reloc2) + 64) << 2) \
684 | ((reloc3) ? (1 << 1) : 0) \
685 | ((warn) ? 1 : 0)))
686#define RELAX_OLD(i) (((i) >> 23) & 0x7f)
687#define RELAX_NEW(i) (((i) >> 16) & 0x7f)
9a41af64
TS
688#define RELAX_RELOC1(i) ((valueT) (((i) >> 9) & 0x7f) - 64)
689#define RELAX_RELOC2(i) ((valueT) (((i) >> 2) & 0x7f) - 64)
252b5132
RH
690#define RELAX_RELOC3(i) (((i) >> 1) & 1)
691#define RELAX_WARN(i) ((i) & 1)
692
4a6a3df4
AO
693/* Branch without likely bit. If label is out of range, we turn:
694
695 beq reg1, reg2, label
696 delay slot
697
698 into
699
700 bne reg1, reg2, 0f
701 nop
702 j label
703 0: delay slot
704
705 with the following opcode replacements:
706
707 beq <-> bne
708 blez <-> bgtz
709 bltz <-> bgez
710 bc1f <-> bc1t
711
712 bltzal <-> bgezal (with jal label instead of j label)
713
714 Even though keeping the delay slot instruction in the delay slot of
715 the branch would be more efficient, it would be very tricky to do
716 correctly, because we'd have to introduce a variable frag *after*
717 the delay slot instruction, and expand that instead. Let's do it
718 the easy way for now, even if the branch-not-taken case now costs
719 one additional instruction. Out-of-range branches are not supposed
720 to be common, anyway.
721
722 Branch likely. If label is out of range, we turn:
723
724 beql reg1, reg2, label
725 delay slot (annulled if branch not taken)
726
727 into
728
729 beql reg1, reg2, 1f
730 nop
731 beql $0, $0, 2f
732 nop
733 1: j[al] label
734 delay slot (executed only if branch taken)
735 2:
736
737 It would be possible to generate a shorter sequence by losing the
738 likely bit, generating something like:
b34976b6 739
4a6a3df4
AO
740 bne reg1, reg2, 0f
741 nop
742 j[al] label
743 delay slot (executed only if branch taken)
744 0:
745
746 beql -> bne
747 bnel -> beq
748 blezl -> bgtz
749 bgtzl -> blez
750 bltzl -> bgez
751 bgezl -> bltz
752 bc1fl -> bc1t
753 bc1tl -> bc1f
754
755 bltzall -> bgezal (with jal label instead of j label)
756 bgezall -> bltzal (ditto)
757
758
759 but it's not clear that it would actually improve performance. */
af6ae2ad 760#define RELAX_BRANCH_ENCODE(uncond, likely, link, toofar) \
4a6a3df4
AO
761 ((relax_substateT) \
762 (0xc0000000 \
763 | ((toofar) ? 1 : 0) \
764 | ((link) ? 2 : 0) \
765 | ((likely) ? 4 : 0) \
af6ae2ad 766 | ((uncond) ? 8 : 0)))
4a6a3df4 767#define RELAX_BRANCH_P(i) (((i) & 0xf0000000) == 0xc0000000)
4a6a3df4
AO
768#define RELAX_BRANCH_UNCOND(i) (((i) & 8) != 0)
769#define RELAX_BRANCH_LIKELY(i) (((i) & 4) != 0)
770#define RELAX_BRANCH_LINK(i) (((i) & 2) != 0)
ae6063d4 771#define RELAX_BRANCH_TOOFAR(i) (((i) & 1) != 0)
4a6a3df4 772
252b5132
RH
773/* For mips16 code, we use an entirely different form of relaxation.
774 mips16 supports two versions of most instructions which take
775 immediate values: a small one which takes some small value, and a
776 larger one which takes a 16 bit value. Since branches also follow
777 this pattern, relaxing these values is required.
778
779 We can assemble both mips16 and normal MIPS code in a single
780 object. Therefore, we need to support this type of relaxation at
781 the same time that we support the relaxation described above. We
782 use the high bit of the subtype field to distinguish these cases.
783
784 The information we store for this type of relaxation is the
785 argument code found in the opcode file for this relocation, whether
786 the user explicitly requested a small or extended form, and whether
787 the relocation is in a jump or jal delay slot. That tells us the
788 size of the value, and how it should be stored. We also store
789 whether the fragment is considered to be extended or not. We also
790 store whether this is known to be a branch to a different section,
791 whether we have tried to relax this frag yet, and whether we have
792 ever extended a PC relative fragment because of a shift count. */
793#define RELAX_MIPS16_ENCODE(type, small, ext, dslot, jal_dslot) \
794 (0x80000000 \
795 | ((type) & 0xff) \
796 | ((small) ? 0x100 : 0) \
797 | ((ext) ? 0x200 : 0) \
798 | ((dslot) ? 0x400 : 0) \
799 | ((jal_dslot) ? 0x800 : 0))
4a6a3df4 800#define RELAX_MIPS16_P(i) (((i) & 0xc0000000) == 0x80000000)
252b5132
RH
801#define RELAX_MIPS16_TYPE(i) ((i) & 0xff)
802#define RELAX_MIPS16_USER_SMALL(i) (((i) & 0x100) != 0)
803#define RELAX_MIPS16_USER_EXT(i) (((i) & 0x200) != 0)
804#define RELAX_MIPS16_DSLOT(i) (((i) & 0x400) != 0)
805#define RELAX_MIPS16_JAL_DSLOT(i) (((i) & 0x800) != 0)
806#define RELAX_MIPS16_EXTENDED(i) (((i) & 0x1000) != 0)
807#define RELAX_MIPS16_MARK_EXTENDED(i) ((i) | 0x1000)
808#define RELAX_MIPS16_CLEAR_EXTENDED(i) ((i) &~ 0x1000)
809#define RELAX_MIPS16_LONG_BRANCH(i) (((i) & 0x2000) != 0)
810#define RELAX_MIPS16_MARK_LONG_BRANCH(i) ((i) | 0x2000)
811#define RELAX_MIPS16_CLEAR_LONG_BRANCH(i) ((i) &~ 0x2000)
885add95
CD
812
813/* Is the given value a sign-extended 32-bit value? */
814#define IS_SEXT_32BIT_NUM(x) \
815 (((x) &~ (offsetT) 0x7fffffff) == 0 \
816 || (((x) &~ (offsetT) 0x7fffffff) == ~ (offsetT) 0x7fffffff))
817
818/* Is the given value a sign-extended 16-bit value? */
819#define IS_SEXT_16BIT_NUM(x) \
820 (((x) &~ (offsetT) 0x7fff) == 0 \
821 || (((x) &~ (offsetT) 0x7fff) == ~ (offsetT) 0x7fff))
822
252b5132
RH
823\f
824/* Prototypes for static functions. */
825
17a2f251 826#define internalError() \
252b5132 827 as_fatal (_("internal Error, line %d, %s"), __LINE__, __FILE__)
252b5132
RH
828
829enum mips_regclass { MIPS_GR_REG, MIPS_FP_REG, MIPS16_REG };
830
b34976b6 831static void append_insn
17a2f251
TS
832 (char *place, struct mips_cl_insn *ip, expressionS *p,
833 bfd_reloc_code_real_type *r);
834static void mips_no_prev_insn (int);
b34976b6 835static void mips16_macro_build
17a2f251
TS
836 (char *, int *, expressionS *, const char *, const char *, va_list);
837static void load_register (int *, int, expressionS *, int);
838static void macro (struct mips_cl_insn * ip);
839static void mips16_macro (struct mips_cl_insn * ip);
252b5132 840#ifdef LOSING_COMPILER
17a2f251 841static void macro2 (struct mips_cl_insn * ip);
252b5132 842#endif
17a2f251
TS
843static void mips_ip (char *str, struct mips_cl_insn * ip);
844static void mips16_ip (char *str, struct mips_cl_insn * ip);
b34976b6 845static void mips16_immed
17a2f251
TS
846 (char *, unsigned int, int, offsetT, bfd_boolean, bfd_boolean, bfd_boolean,
847 unsigned long *, bfd_boolean *, unsigned short *);
5e0116d5 848static size_t my_getSmallExpression
17a2f251
TS
849 (expressionS *, bfd_reloc_code_real_type *, char *);
850static void my_getExpression (expressionS *, char *);
851static void s_align (int);
852static void s_change_sec (int);
853static void s_change_section (int);
854static void s_cons (int);
855static void s_float_cons (int);
856static void s_mips_globl (int);
857static void s_option (int);
858static void s_mipsset (int);
859static void s_abicalls (int);
860static void s_cpload (int);
861static void s_cpsetup (int);
862static void s_cplocal (int);
863static void s_cprestore (int);
864static void s_cpreturn (int);
865static void s_gpvalue (int);
866static void s_gpword (int);
867static void s_gpdword (int);
868static void s_cpadd (int);
869static void s_insn (int);
870static void md_obj_begin (void);
871static void md_obj_end (void);
872static void s_mips_ent (int);
873static void s_mips_end (int);
874static void s_mips_frame (int);
875static void s_mips_mask (int reg_type);
876static void s_mips_stab (int);
877static void s_mips_weakext (int);
878static void s_mips_file (int);
879static void s_mips_loc (int);
880static bfd_boolean pic_need_relax (symbolS *, asection *);
4a6a3df4 881static int relaxed_branch_length (fragS *, asection *, int);
17a2f251 882static int validate_mips_insn (const struct mips_opcode *);
e7af610e
NC
883
884/* Table and functions used to map between CPU/ISA names, and
885 ISA levels, and CPU numbers. */
886
e972090a
NC
887struct mips_cpu_info
888{
e7af610e
NC
889 const char *name; /* CPU or ISA name. */
890 int is_isa; /* Is this an ISA? (If 0, a CPU.) */
891 int isa; /* ISA level. */
892 int cpu; /* CPU number (default CPU if ISA). */
893};
894
17a2f251
TS
895static const struct mips_cpu_info *mips_parse_cpu (const char *, const char *);
896static const struct mips_cpu_info *mips_cpu_info_from_isa (int);
897static const struct mips_cpu_info *mips_cpu_info_from_arch (int);
252b5132
RH
898\f
899/* Pseudo-op table.
900
901 The following pseudo-ops from the Kane and Heinrich MIPS book
902 should be defined here, but are currently unsupported: .alias,
903 .galive, .gjaldef, .gjrlive, .livereg, .noalias.
904
905 The following pseudo-ops from the Kane and Heinrich MIPS book are
906 specific to the type of debugging information being generated, and
907 should be defined by the object format: .aent, .begin, .bend,
908 .bgnb, .end, .endb, .ent, .fmask, .frame, .loc, .mask, .verstamp,
909 .vreg.
910
911 The following pseudo-ops from the Kane and Heinrich MIPS book are
912 not MIPS CPU specific, but are also not specific to the object file
913 format. This file is probably the best place to define them, but
914 they are not currently supported: .asm0, .endr, .lab, .repeat,
915 .struct. */
916
e972090a
NC
917static const pseudo_typeS mips_pseudo_table[] =
918{
beae10d5 919 /* MIPS specific pseudo-ops. */
252b5132
RH
920 {"option", s_option, 0},
921 {"set", s_mipsset, 0},
922 {"rdata", s_change_sec, 'r'},
923 {"sdata", s_change_sec, 's'},
924 {"livereg", s_ignore, 0},
925 {"abicalls", s_abicalls, 0},
926 {"cpload", s_cpload, 0},
6478892d
TS
927 {"cpsetup", s_cpsetup, 0},
928 {"cplocal", s_cplocal, 0},
252b5132 929 {"cprestore", s_cprestore, 0},
6478892d
TS
930 {"cpreturn", s_cpreturn, 0},
931 {"gpvalue", s_gpvalue, 0},
252b5132 932 {"gpword", s_gpword, 0},
10181a0d 933 {"gpdword", s_gpdword, 0},
252b5132
RH
934 {"cpadd", s_cpadd, 0},
935 {"insn", s_insn, 0},
936
beae10d5 937 /* Relatively generic pseudo-ops that happen to be used on MIPS
252b5132
RH
938 chips. */
939 {"asciiz", stringer, 1},
940 {"bss", s_change_sec, 'b'},
941 {"err", s_err, 0},
942 {"half", s_cons, 1},
943 {"dword", s_cons, 3},
944 {"weakext", s_mips_weakext, 0},
945
beae10d5 946 /* These pseudo-ops are defined in read.c, but must be overridden
252b5132
RH
947 here for one reason or another. */
948 {"align", s_align, 0},
949 {"byte", s_cons, 0},
950 {"data", s_change_sec, 'd'},
951 {"double", s_float_cons, 'd'},
952 {"float", s_float_cons, 'f'},
953 {"globl", s_mips_globl, 0},
954 {"global", s_mips_globl, 0},
955 {"hword", s_cons, 1},
956 {"int", s_cons, 2},
957 {"long", s_cons, 2},
958 {"octa", s_cons, 4},
959 {"quad", s_cons, 3},
cca86cc8 960 {"section", s_change_section, 0},
252b5132
RH
961 {"short", s_cons, 1},
962 {"single", s_float_cons, 'f'},
963 {"stabn", s_mips_stab, 'n'},
964 {"text", s_change_sec, 't'},
965 {"word", s_cons, 2},
add56521 966
add56521 967 { "extern", ecoff_directive_extern, 0},
add56521 968
43841e91 969 { NULL, NULL, 0 },
252b5132
RH
970};
971
e972090a
NC
972static const pseudo_typeS mips_nonecoff_pseudo_table[] =
973{
beae10d5
KH
974 /* These pseudo-ops should be defined by the object file format.
975 However, a.out doesn't support them, so we have versions here. */
252b5132
RH
976 {"aent", s_mips_ent, 1},
977 {"bgnb", s_ignore, 0},
978 {"end", s_mips_end, 0},
979 {"endb", s_ignore, 0},
980 {"ent", s_mips_ent, 0},
c5dd6aab 981 {"file", s_mips_file, 0},
252b5132
RH
982 {"fmask", s_mips_mask, 'F'},
983 {"frame", s_mips_frame, 0},
c5dd6aab 984 {"loc", s_mips_loc, 0},
252b5132
RH
985 {"mask", s_mips_mask, 'R'},
986 {"verstamp", s_ignore, 0},
43841e91 987 { NULL, NULL, 0 },
252b5132
RH
988};
989
17a2f251 990extern void pop_insert (const pseudo_typeS *);
252b5132
RH
991
992void
17a2f251 993mips_pop_insert (void)
252b5132
RH
994{
995 pop_insert (mips_pseudo_table);
996 if (! ECOFF_DEBUGGING)
997 pop_insert (mips_nonecoff_pseudo_table);
998}
999\f
1000/* Symbols labelling the current insn. */
1001
e972090a
NC
1002struct insn_label_list
1003{
252b5132
RH
1004 struct insn_label_list *next;
1005 symbolS *label;
1006};
1007
1008static struct insn_label_list *insn_labels;
1009static struct insn_label_list *free_insn_labels;
1010
17a2f251 1011static void mips_clear_insn_labels (void);
252b5132
RH
1012
1013static inline void
17a2f251 1014mips_clear_insn_labels (void)
252b5132
RH
1015{
1016 register struct insn_label_list **pl;
1017
1018 for (pl = &free_insn_labels; *pl != NULL; pl = &(*pl)->next)
1019 ;
1020 *pl = insn_labels;
1021 insn_labels = NULL;
1022}
1023\f
1024static char *expr_end;
1025
1026/* Expressions which appear in instructions. These are set by
1027 mips_ip. */
1028
1029static expressionS imm_expr;
5f74bc13 1030static expressionS imm2_expr;
252b5132
RH
1031static expressionS offset_expr;
1032
1033/* Relocs associated with imm_expr and offset_expr. */
1034
f6688943
TS
1035static bfd_reloc_code_real_type imm_reloc[3]
1036 = {BFD_RELOC_UNUSED, BFD_RELOC_UNUSED, BFD_RELOC_UNUSED};
1037static bfd_reloc_code_real_type offset_reloc[3]
1038 = {BFD_RELOC_UNUSED, BFD_RELOC_UNUSED, BFD_RELOC_UNUSED};
252b5132 1039
252b5132
RH
1040/* These are set by mips16_ip if an explicit extension is used. */
1041
b34976b6 1042static bfd_boolean mips16_small, mips16_ext;
252b5132 1043
7ed4a06a 1044#ifdef OBJ_ELF
ecb4347a
DJ
1045/* The pdr segment for per procedure frame/regmask info. Not used for
1046 ECOFF debugging. */
252b5132
RH
1047
1048static segT pdr_seg;
7ed4a06a 1049#endif
252b5132 1050
e013f690
TS
1051/* The default target format to use. */
1052
1053const char *
17a2f251 1054mips_target_format (void)
e013f690
TS
1055{
1056 switch (OUTPUT_FLAVOR)
1057 {
1058 case bfd_target_aout_flavour:
1059 return target_big_endian ? "a.out-mips-big" : "a.out-mips-little";
1060 case bfd_target_ecoff_flavour:
1061 return target_big_endian ? "ecoff-bigmips" : ECOFF_LITTLE_FORMAT;
1062 case bfd_target_coff_flavour:
1063 return "pe-mips";
1064 case bfd_target_elf_flavour:
1065#ifdef TE_TMIPS
cfe86eaa 1066 /* This is traditional mips. */
e013f690 1067 return (target_big_endian
cfe86eaa
TS
1068 ? (HAVE_64BIT_OBJECTS
1069 ? "elf64-tradbigmips"
1070 : (HAVE_NEWABI
1071 ? "elf32-ntradbigmips" : "elf32-tradbigmips"))
1072 : (HAVE_64BIT_OBJECTS
1073 ? "elf64-tradlittlemips"
1074 : (HAVE_NEWABI
1075 ? "elf32-ntradlittlemips" : "elf32-tradlittlemips")));
e013f690
TS
1076#else
1077 return (target_big_endian
cfe86eaa
TS
1078 ? (HAVE_64BIT_OBJECTS
1079 ? "elf64-bigmips"
1080 : (HAVE_NEWABI
1081 ? "elf32-nbigmips" : "elf32-bigmips"))
1082 : (HAVE_64BIT_OBJECTS
1083 ? "elf64-littlemips"
1084 : (HAVE_NEWABI
1085 ? "elf32-nlittlemips" : "elf32-littlemips")));
e013f690
TS
1086#endif
1087 default:
1088 abort ();
1089 return NULL;
1090 }
1091}
1092
156c2f8b
NC
1093/* This function is called once, at assembler startup time. It should
1094 set up all the tables, etc. that the MD part of the assembler will need. */
1095
252b5132 1096void
17a2f251 1097md_begin (void)
252b5132 1098{
252b5132 1099 register const char *retval = NULL;
156c2f8b 1100 int i = 0;
252b5132 1101 int broken = 0;
1f25f5d3 1102
fef14a42 1103 if (! bfd_set_arch_mach (stdoutput, bfd_arch_mips, file_mips_arch))
252b5132
RH
1104 as_warn (_("Could not set architecture and machine"));
1105
252b5132
RH
1106 op_hash = hash_new ();
1107
1108 for (i = 0; i < NUMOPCODES;)
1109 {
1110 const char *name = mips_opcodes[i].name;
1111
17a2f251 1112 retval = hash_insert (op_hash, name, (void *) &mips_opcodes[i]);
252b5132
RH
1113 if (retval != NULL)
1114 {
1115 fprintf (stderr, _("internal error: can't hash `%s': %s\n"),
1116 mips_opcodes[i].name, retval);
1117 /* Probably a memory allocation problem? Give up now. */
1118 as_fatal (_("Broken assembler. No assembly attempted."));
1119 }
1120 do
1121 {
1122 if (mips_opcodes[i].pinfo != INSN_MACRO)
1123 {
1124 if (!validate_mips_insn (&mips_opcodes[i]))
1125 broken = 1;
1126 }
1127 ++i;
1128 }
1129 while ((i < NUMOPCODES) && !strcmp (mips_opcodes[i].name, name));
1130 }
1131
1132 mips16_op_hash = hash_new ();
1133
1134 i = 0;
1135 while (i < bfd_mips16_num_opcodes)
1136 {
1137 const char *name = mips16_opcodes[i].name;
1138
17a2f251 1139 retval = hash_insert (mips16_op_hash, name, (void *) &mips16_opcodes[i]);
252b5132
RH
1140 if (retval != NULL)
1141 as_fatal (_("internal: can't hash `%s': %s"),
1142 mips16_opcodes[i].name, retval);
1143 do
1144 {
1145 if (mips16_opcodes[i].pinfo != INSN_MACRO
1146 && ((mips16_opcodes[i].match & mips16_opcodes[i].mask)
1147 != mips16_opcodes[i].match))
1148 {
1149 fprintf (stderr, _("internal error: bad mips16 opcode: %s %s\n"),
1150 mips16_opcodes[i].name, mips16_opcodes[i].args);
1151 broken = 1;
1152 }
1153 ++i;
1154 }
1155 while (i < bfd_mips16_num_opcodes
1156 && strcmp (mips16_opcodes[i].name, name) == 0);
1157 }
1158
1159 if (broken)
1160 as_fatal (_("Broken assembler. No assembly attempted."));
1161
1162 /* We add all the general register names to the symbol table. This
1163 helps us detect invalid uses of them. */
1164 for (i = 0; i < 32; i++)
1165 {
1166 char buf[5];
1167
1168 sprintf (buf, "$%d", i);
1169 symbol_table_insert (symbol_new (buf, reg_section, i,
1170 &zero_address_frag));
1171 }
76db943d
TS
1172 symbol_table_insert (symbol_new ("$ra", reg_section, RA,
1173 &zero_address_frag));
252b5132
RH
1174 symbol_table_insert (symbol_new ("$fp", reg_section, FP,
1175 &zero_address_frag));
1176 symbol_table_insert (symbol_new ("$sp", reg_section, SP,
1177 &zero_address_frag));
1178 symbol_table_insert (symbol_new ("$gp", reg_section, GP,
1179 &zero_address_frag));
1180 symbol_table_insert (symbol_new ("$at", reg_section, AT,
1181 &zero_address_frag));
1182 symbol_table_insert (symbol_new ("$kt0", reg_section, KT0,
1183 &zero_address_frag));
1184 symbol_table_insert (symbol_new ("$kt1", reg_section, KT1,
1185 &zero_address_frag));
85b51719
TS
1186 symbol_table_insert (symbol_new ("$zero", reg_section, ZERO,
1187 &zero_address_frag));
252b5132
RH
1188 symbol_table_insert (symbol_new ("$pc", reg_section, -1,
1189 &zero_address_frag));
1190
6047c971
AO
1191 /* If we don't add these register names to the symbol table, they
1192 may end up being added as regular symbols by operand(), and then
1193 make it to the object file as undefined in case they're not
1194 regarded as local symbols. They're local in o32, since `$' is a
1195 local symbol prefix, but not in n32 or n64. */
1196 for (i = 0; i < 8; i++)
1197 {
1198 char buf[6];
1199
1200 sprintf (buf, "$fcc%i", i);
1201 symbol_table_insert (symbol_new (buf, reg_section, -1,
1202 &zero_address_frag));
1203 }
1204
b34976b6 1205 mips_no_prev_insn (FALSE);
252b5132
RH
1206
1207 mips_gprmask = 0;
1208 mips_cprmask[0] = 0;
1209 mips_cprmask[1] = 0;
1210 mips_cprmask[2] = 0;
1211 mips_cprmask[3] = 0;
1212
1213 /* set the default alignment for the text section (2**2) */
1214 record_alignment (text_section, 2);
1215
1216 if (USE_GLOBAL_POINTER_OPT)
1217 bfd_set_gp_size (stdoutput, g_switch_value);
1218
1219 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
1220 {
1221 /* On a native system, sections must be aligned to 16 byte
1222 boundaries. When configured for an embedded ELF target, we
1223 don't bother. */
1224 if (strcmp (TARGET_OS, "elf") != 0)
1225 {
1226 (void) bfd_set_section_alignment (stdoutput, text_section, 4);
1227 (void) bfd_set_section_alignment (stdoutput, data_section, 4);
1228 (void) bfd_set_section_alignment (stdoutput, bss_section, 4);
1229 }
1230
1231 /* Create a .reginfo section for register masks and a .mdebug
1232 section for debugging information. */
1233 {
1234 segT seg;
1235 subsegT subseg;
1236 flagword flags;
1237 segT sec;
1238
1239 seg = now_seg;
1240 subseg = now_subseg;
1241
1242 /* The ABI says this section should be loaded so that the
1243 running program can access it. However, we don't load it
1244 if we are configured for an embedded target */
1245 flags = SEC_READONLY | SEC_DATA;
1246 if (strcmp (TARGET_OS, "elf") != 0)
1247 flags |= SEC_ALLOC | SEC_LOAD;
1248
316f5878 1249 if (mips_abi != N64_ABI)
252b5132
RH
1250 {
1251 sec = subseg_new (".reginfo", (subsegT) 0);
1252
195325d2
TS
1253 bfd_set_section_flags (stdoutput, sec, flags);
1254 bfd_set_section_alignment (stdoutput, sec, HAVE_NEWABI ? 3 : 2);
bdaaa2e1 1255
252b5132
RH
1256#ifdef OBJ_ELF
1257 mips_regmask_frag = frag_more (sizeof (Elf32_External_RegInfo));
1258#endif
1259 }
1260 else
1261 {
1262 /* The 64-bit ABI uses a .MIPS.options section rather than
1263 .reginfo section. */
1264 sec = subseg_new (".MIPS.options", (subsegT) 0);
195325d2
TS
1265 bfd_set_section_flags (stdoutput, sec, flags);
1266 bfd_set_section_alignment (stdoutput, sec, 3);
252b5132
RH
1267
1268#ifdef OBJ_ELF
1269 /* Set up the option header. */
1270 {
1271 Elf_Internal_Options opthdr;
1272 char *f;
1273
1274 opthdr.kind = ODK_REGINFO;
1275 opthdr.size = (sizeof (Elf_External_Options)
1276 + sizeof (Elf64_External_RegInfo));
1277 opthdr.section = 0;
1278 opthdr.info = 0;
1279 f = frag_more (sizeof (Elf_External_Options));
1280 bfd_mips_elf_swap_options_out (stdoutput, &opthdr,
1281 (Elf_External_Options *) f);
1282
1283 mips_regmask_frag = frag_more (sizeof (Elf64_External_RegInfo));
1284 }
1285#endif
1286 }
1287
1288 if (ECOFF_DEBUGGING)
1289 {
1290 sec = subseg_new (".mdebug", (subsegT) 0);
1291 (void) bfd_set_section_flags (stdoutput, sec,
1292 SEC_HAS_CONTENTS | SEC_READONLY);
1293 (void) bfd_set_section_alignment (stdoutput, sec, 2);
1294 }
ecb4347a 1295#ifdef OBJ_ELF
dcd410fe 1296 else if (OUTPUT_FLAVOR == bfd_target_elf_flavour && mips_flag_pdr)
ecb4347a
DJ
1297 {
1298 pdr_seg = subseg_new (".pdr", (subsegT) 0);
1299 (void) bfd_set_section_flags (stdoutput, pdr_seg,
1300 SEC_READONLY | SEC_RELOC
1301 | SEC_DEBUGGING);
1302 (void) bfd_set_section_alignment (stdoutput, pdr_seg, 2);
1303 }
252b5132
RH
1304#endif
1305
1306 subseg_set (seg, subseg);
1307 }
1308 }
1309
1310 if (! ECOFF_DEBUGGING)
1311 md_obj_begin ();
1312}
1313
1314void
17a2f251 1315md_mips_end (void)
252b5132
RH
1316{
1317 if (! ECOFF_DEBUGGING)
1318 md_obj_end ();
1319}
1320
1321void
17a2f251 1322md_assemble (char *str)
252b5132
RH
1323{
1324 struct mips_cl_insn insn;
f6688943
TS
1325 bfd_reloc_code_real_type unused_reloc[3]
1326 = {BFD_RELOC_UNUSED, BFD_RELOC_UNUSED, BFD_RELOC_UNUSED};
252b5132
RH
1327
1328 imm_expr.X_op = O_absent;
5f74bc13 1329 imm2_expr.X_op = O_absent;
252b5132 1330 offset_expr.X_op = O_absent;
f6688943
TS
1331 imm_reloc[0] = BFD_RELOC_UNUSED;
1332 imm_reloc[1] = BFD_RELOC_UNUSED;
1333 imm_reloc[2] = BFD_RELOC_UNUSED;
1334 offset_reloc[0] = BFD_RELOC_UNUSED;
1335 offset_reloc[1] = BFD_RELOC_UNUSED;
1336 offset_reloc[2] = BFD_RELOC_UNUSED;
252b5132
RH
1337
1338 if (mips_opts.mips16)
1339 mips16_ip (str, &insn);
1340 else
1341 {
1342 mips_ip (str, &insn);
beae10d5
KH
1343 DBG ((_("returned from mips_ip(%s) insn_opcode = 0x%x\n"),
1344 str, insn.insn_opcode));
252b5132
RH
1345 }
1346
1347 if (insn_error)
1348 {
1349 as_bad ("%s `%s'", insn_error, str);
1350 return;
1351 }
1352
1353 if (insn.insn_mo->pinfo == INSN_MACRO)
1354 {
1355 if (mips_opts.mips16)
1356 mips16_macro (&insn);
1357 else
1358 macro (&insn);
1359 }
1360 else
1361 {
1362 if (imm_expr.X_op != O_absent)
5e0116d5 1363 append_insn (NULL, &insn, &imm_expr, imm_reloc);
252b5132 1364 else if (offset_expr.X_op != O_absent)
5e0116d5 1365 append_insn (NULL, &insn, &offset_expr, offset_reloc);
252b5132 1366 else
5e0116d5 1367 append_insn (NULL, &insn, NULL, unused_reloc);
252b5132
RH
1368 }
1369}
1370
5919d012
RS
1371/* Return true if the given relocation might need a matching %lo().
1372 Note that R_MIPS_GOT16 relocations only need a matching %lo() when
1373 applied to local symbols. */
1374
1375static inline bfd_boolean
17a2f251 1376reloc_needs_lo_p (bfd_reloc_code_real_type reloc)
5919d012
RS
1377{
1378 return (reloc == BFD_RELOC_HI16_S
1379 || reloc == BFD_RELOC_MIPS_GOT16);
1380}
1381
1382/* Return true if the given fixup is followed by a matching R_MIPS_LO16
1383 relocation. */
1384
1385static inline bfd_boolean
17a2f251 1386fixup_has_matching_lo_p (fixS *fixp)
5919d012
RS
1387{
1388 return (fixp->fx_next != NULL
1389 && fixp->fx_next->fx_r_type == BFD_RELOC_LO16
1390 && fixp->fx_addsy == fixp->fx_next->fx_addsy
1391 && fixp->fx_offset == fixp->fx_next->fx_offset);
1392}
1393
252b5132
RH
1394/* See whether instruction IP reads register REG. CLASS is the type
1395 of register. */
1396
1397static int
17a2f251
TS
1398insn_uses_reg (struct mips_cl_insn *ip, unsigned int reg,
1399 enum mips_regclass class)
252b5132
RH
1400{
1401 if (class == MIPS16_REG)
1402 {
1403 assert (mips_opts.mips16);
1404 reg = mips16_to_32_reg_map[reg];
1405 class = MIPS_GR_REG;
1406 }
1407
85b51719
TS
1408 /* Don't report on general register ZERO, since it never changes. */
1409 if (class == MIPS_GR_REG && reg == ZERO)
252b5132
RH
1410 return 0;
1411
1412 if (class == MIPS_FP_REG)
1413 {
1414 assert (! mips_opts.mips16);
1415 /* If we are called with either $f0 or $f1, we must check $f0.
1416 This is not optimal, because it will introduce an unnecessary
1417 NOP between "lwc1 $f0" and "swc1 $f1". To fix this we would
1418 need to distinguish reading both $f0 and $f1 or just one of
1419 them. Note that we don't have to check the other way,
1420 because there is no instruction that sets both $f0 and $f1
1421 and requires a delay. */
1422 if ((ip->insn_mo->pinfo & INSN_READ_FPR_S)
1423 && ((((ip->insn_opcode >> OP_SH_FS) & OP_MASK_FS) &~(unsigned)1)
1424 == (reg &~ (unsigned) 1)))
1425 return 1;
1426 if ((ip->insn_mo->pinfo & INSN_READ_FPR_T)
1427 && ((((ip->insn_opcode >> OP_SH_FT) & OP_MASK_FT) &~(unsigned)1)
1428 == (reg &~ (unsigned) 1)))
1429 return 1;
1430 }
1431 else if (! mips_opts.mips16)
1432 {
1433 if ((ip->insn_mo->pinfo & INSN_READ_GPR_S)
1434 && ((ip->insn_opcode >> OP_SH_RS) & OP_MASK_RS) == reg)
1435 return 1;
1436 if ((ip->insn_mo->pinfo & INSN_READ_GPR_T)
1437 && ((ip->insn_opcode >> OP_SH_RT) & OP_MASK_RT) == reg)
1438 return 1;
1439 }
1440 else
1441 {
1442 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_X)
1443 && (mips16_to_32_reg_map[((ip->insn_opcode >> MIPS16OP_SH_RX)
1444 & MIPS16OP_MASK_RX)]
1445 == reg))
1446 return 1;
1447 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_Y)
1448 && (mips16_to_32_reg_map[((ip->insn_opcode >> MIPS16OP_SH_RY)
1449 & MIPS16OP_MASK_RY)]
1450 == reg))
1451 return 1;
1452 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_Z)
1453 && (mips16_to_32_reg_map[((ip->insn_opcode >> MIPS16OP_SH_MOVE32Z)
1454 & MIPS16OP_MASK_MOVE32Z)]
1455 == reg))
1456 return 1;
1457 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_T) && reg == TREG)
1458 return 1;
1459 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_SP) && reg == SP)
1460 return 1;
1461 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_31) && reg == RA)
1462 return 1;
1463 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_GPR_X)
1464 && ((ip->insn_opcode >> MIPS16OP_SH_REGR32)
1465 & MIPS16OP_MASK_REGR32) == reg)
1466 return 1;
1467 }
1468
1469 return 0;
1470}
1471
1472/* This function returns true if modifying a register requires a
1473 delay. */
1474
1475static int
17a2f251 1476reg_needs_delay (unsigned int reg)
252b5132
RH
1477{
1478 unsigned long prev_pinfo;
1479
1480 prev_pinfo = prev_insn.insn_mo->pinfo;
1481 if (! mips_opts.noreorder
9ce8a5dd 1482 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
252b5132
RH
1483 && ((prev_pinfo & INSN_LOAD_COPROC_DELAY)
1484 || (! gpr_interlocks
1485 && (prev_pinfo & INSN_LOAD_MEMORY_DELAY))))
1486 {
1487 /* A load from a coprocessor or from memory. All load
1488 delays delay the use of general register rt for one
1489 instruction on the r3000. The r6000 and r4000 use
1490 interlocks. */
bdaaa2e1 1491 /* Itbl support may require additional care here. */
252b5132
RH
1492 know (prev_pinfo & INSN_WRITE_GPR_T);
1493 if (reg == ((prev_insn.insn_opcode >> OP_SH_RT) & OP_MASK_RT))
1494 return 1;
1495 }
1496
1497 return 0;
1498}
1499
1500/* Mark instruction labels in mips16 mode. This permits the linker to
1501 handle them specially, such as generating jalx instructions when
1502 needed. We also make them odd for the duration of the assembly, in
1503 order to generate the right sort of code. We will make them even
1504 in the adjust_symtab routine, while leaving them marked. This is
1505 convenient for the debugger and the disassembler. The linker knows
1506 to make them odd again. */
1507
1508static void
17a2f251 1509mips16_mark_labels (void)
252b5132
RH
1510{
1511 if (mips_opts.mips16)
1512 {
1513 struct insn_label_list *l;
98aa84af 1514 valueT val;
252b5132
RH
1515
1516 for (l = insn_labels; l != NULL; l = l->next)
1517 {
1518#ifdef OBJ_ELF
1519 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
1520 S_SET_OTHER (l->label, STO_MIPS16);
1521#endif
98aa84af
AM
1522 val = S_GET_VALUE (l->label);
1523 if ((val & 1) == 0)
1524 S_SET_VALUE (l->label, val + 1);
252b5132
RH
1525 }
1526 }
1527}
1528
1529/* Output an instruction. PLACE is where to put the instruction; if
1530 it is NULL, this uses frag_more to get room. IP is the instruction
1531 information. ADDRESS_EXPR is an operand of the instruction to be
1532 used with RELOC_TYPE. */
1533
1534static void
17a2f251
TS
1535append_insn (char *place, struct mips_cl_insn *ip, expressionS *address_expr,
1536 bfd_reloc_code_real_type *reloc_type)
252b5132
RH
1537{
1538 register unsigned long prev_pinfo, pinfo;
1539 char *f;
f6688943 1540 fixS *fixp[3];
252b5132 1541 int nops = 0;
f5040a92 1542 bfd_boolean force_new_frag = FALSE;
252b5132
RH
1543
1544 /* Mark instruction labels in mips16 mode. */
f9419b05 1545 mips16_mark_labels ();
252b5132
RH
1546
1547 prev_pinfo = prev_insn.insn_mo->pinfo;
1548 pinfo = ip->insn_mo->pinfo;
1549
1550 if (place == NULL && (! mips_opts.noreorder || prev_nop_frag != NULL))
1551 {
1552 int prev_prev_nop;
1553
1554 /* If the previous insn required any delay slots, see if we need
1555 to insert a NOP or two. There are eight kinds of possible
1556 hazards, of which an instruction can have at most one type.
1557 (1) a load from memory delay
1558 (2) a load from a coprocessor delay
1559 (3) an unconditional branch delay
1560 (4) a conditional branch delay
1561 (5) a move to coprocessor register delay
1562 (6) a load coprocessor register from memory delay
1563 (7) a coprocessor condition code delay
1564 (8) a HI/LO special register delay
1565
1566 There are a lot of optimizations we could do that we don't.
1567 In particular, we do not, in general, reorder instructions.
1568 If you use gcc with optimization, it will reorder
1569 instructions and generally do much more optimization then we
1570 do here; repeating all that work in the assembler would only
1571 benefit hand written assembly code, and does not seem worth
1572 it. */
1573
1574 /* This is how a NOP is emitted. */
1575#define emit_nop() \
1576 (mips_opts.mips16 \
1577 ? md_number_to_chars (frag_more (2), 0x6500, 2) \
1578 : md_number_to_chars (frag_more (4), 0, 4))
1579
1580 /* The previous insn might require a delay slot, depending upon
1581 the contents of the current insn. */
1582 if (! mips_opts.mips16
9ce8a5dd 1583 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
252b5132
RH
1584 && (((prev_pinfo & INSN_LOAD_COPROC_DELAY)
1585 && ! cop_interlocks)
1586 || (! gpr_interlocks
1587 && (prev_pinfo & INSN_LOAD_MEMORY_DELAY))))
1588 {
1589 /* A load from a coprocessor or from memory. All load
1590 delays delay the use of general register rt for one
1591 instruction on the r3000. The r6000 and r4000 use
1592 interlocks. */
beae10d5 1593 /* Itbl support may require additional care here. */
252b5132
RH
1594 know (prev_pinfo & INSN_WRITE_GPR_T);
1595 if (mips_optimize == 0
1596 || insn_uses_reg (ip,
1597 ((prev_insn.insn_opcode >> OP_SH_RT)
1598 & OP_MASK_RT),
1599 MIPS_GR_REG))
1600 ++nops;
1601 }
1602 else if (! mips_opts.mips16
9ce8a5dd 1603 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
252b5132 1604 && (((prev_pinfo & INSN_COPROC_MOVE_DELAY)
beae10d5 1605 && ! cop_interlocks)
e7af610e 1606 || (mips_opts.isa == ISA_MIPS1
252b5132
RH
1607 && (prev_pinfo & INSN_COPROC_MEMORY_DELAY))))
1608 {
1609 /* A generic coprocessor delay. The previous instruction
1610 modified a coprocessor general or control register. If
1611 it modified a control register, we need to avoid any
1612 coprocessor instruction (this is probably not always
1613 required, but it sometimes is). If it modified a general
1614 register, we avoid using that register.
1615
1616 On the r6000 and r4000 loading a coprocessor register
1617 from memory is interlocked, and does not require a delay.
1618
1619 This case is not handled very well. There is no special
1620 knowledge of CP0 handling, and the coprocessors other
1621 than the floating point unit are not distinguished at
1622 all. */
1623 /* Itbl support may require additional care here. FIXME!
bdaaa2e1 1624 Need to modify this to include knowledge about
252b5132
RH
1625 user specified delays! */
1626 if (prev_pinfo & INSN_WRITE_FPR_T)
1627 {
1628 if (mips_optimize == 0
1629 || insn_uses_reg (ip,
1630 ((prev_insn.insn_opcode >> OP_SH_FT)
1631 & OP_MASK_FT),
1632 MIPS_FP_REG))
1633 ++nops;
1634 }
1635 else if (prev_pinfo & INSN_WRITE_FPR_S)
1636 {
1637 if (mips_optimize == 0
1638 || insn_uses_reg (ip,
1639 ((prev_insn.insn_opcode >> OP_SH_FS)
1640 & OP_MASK_FS),
1641 MIPS_FP_REG))
1642 ++nops;
1643 }
1644 else
1645 {
1646 /* We don't know exactly what the previous instruction
1647 does. If the current instruction uses a coprocessor
1648 register, we must insert a NOP. If previous
1649 instruction may set the condition codes, and the
1650 current instruction uses them, we must insert two
1651 NOPS. */
bdaaa2e1 1652 /* Itbl support may require additional care here. */
252b5132
RH
1653 if (mips_optimize == 0
1654 || ((prev_pinfo & INSN_WRITE_COND_CODE)
1655 && (pinfo & INSN_READ_COND_CODE)))
1656 nops += 2;
1657 else if (pinfo & INSN_COP)
1658 ++nops;
1659 }
1660 }
1661 else if (! mips_opts.mips16
9ce8a5dd 1662 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
252b5132
RH
1663 && (prev_pinfo & INSN_WRITE_COND_CODE)
1664 && ! cop_interlocks)
1665 {
1666 /* The previous instruction sets the coprocessor condition
1667 codes, but does not require a general coprocessor delay
1668 (this means it is a floating point comparison
1669 instruction). If this instruction uses the condition
1670 codes, we need to insert a single NOP. */
beae10d5 1671 /* Itbl support may require additional care here. */
252b5132
RH
1672 if (mips_optimize == 0
1673 || (pinfo & INSN_READ_COND_CODE))
1674 ++nops;
1675 }
6b76fefe
CM
1676
1677 /* If we're fixing up mfhi/mflo for the r7000 and the
1678 previous insn was an mfhi/mflo and the current insn
1679 reads the register that the mfhi/mflo wrote to, then
1680 insert two nops. */
1681
1682 else if (mips_7000_hilo_fix
1683 && MF_HILO_INSN (prev_pinfo)
1684 && insn_uses_reg (ip, ((prev_insn.insn_opcode >> OP_SH_RD)
beae10d5
KH
1685 & OP_MASK_RD),
1686 MIPS_GR_REG))
6b76fefe
CM
1687 {
1688 nops += 2;
1689 }
1690
1691 /* If we're fixing up mfhi/mflo for the r7000 and the
1692 2nd previous insn was an mfhi/mflo and the current insn
1693 reads the register that the mfhi/mflo wrote to, then
1694 insert one nop. */
1695
1696 else if (mips_7000_hilo_fix
1697 && MF_HILO_INSN (prev_prev_insn.insn_opcode)
1698 && insn_uses_reg (ip, ((prev_prev_insn.insn_opcode >> OP_SH_RD)
1699 & OP_MASK_RD),
1700 MIPS_GR_REG))
bdaaa2e1 1701
6b76fefe 1702 {
f9419b05 1703 ++nops;
6b76fefe 1704 }
bdaaa2e1 1705
252b5132
RH
1706 else if (prev_pinfo & INSN_READ_LO)
1707 {
1708 /* The previous instruction reads the LO register; if the
1709 current instruction writes to the LO register, we must
bdaaa2e1
KH
1710 insert two NOPS. Some newer processors have interlocks.
1711 Also the tx39's multiply instructions can be exectuted
252b5132 1712 immediatly after a read from HI/LO (without the delay),
bdaaa2e1
KH
1713 though the tx39's divide insns still do require the
1714 delay. */
252b5132 1715 if (! (hilo_interlocks
ec68c924 1716 || (mips_tune == CPU_R3900 && (pinfo & INSN_MULT)))
252b5132
RH
1717 && (mips_optimize == 0
1718 || (pinfo & INSN_WRITE_LO)))
1719 nops += 2;
1720 /* Most mips16 branch insns don't have a delay slot.
1721 If a read from LO is immediately followed by a branch
1722 to a write to LO we have a read followed by a write
1723 less than 2 insns away. We assume the target of
1724 a branch might be a write to LO, and insert a nop
bdaaa2e1 1725 between a read and an immediately following branch. */
252b5132
RH
1726 else if (mips_opts.mips16
1727 && (mips_optimize == 0
1728 || (pinfo & MIPS16_INSN_BRANCH)))
f9419b05 1729 ++nops;
252b5132
RH
1730 }
1731 else if (prev_insn.insn_mo->pinfo & INSN_READ_HI)
1732 {
1733 /* The previous instruction reads the HI register; if the
1734 current instruction writes to the HI register, we must
1735 insert a NOP. Some newer processors have interlocks.
bdaaa2e1 1736 Also the note tx39's multiply above. */
252b5132 1737 if (! (hilo_interlocks
ec68c924 1738 || (mips_tune == CPU_R3900 && (pinfo & INSN_MULT)))
252b5132
RH
1739 && (mips_optimize == 0
1740 || (pinfo & INSN_WRITE_HI)))
1741 nops += 2;
1742 /* Most mips16 branch insns don't have a delay slot.
1743 If a read from HI is immediately followed by a branch
1744 to a write to HI we have a read followed by a write
1745 less than 2 insns away. We assume the target of
1746 a branch might be a write to HI, and insert a nop
bdaaa2e1 1747 between a read and an immediately following branch. */
252b5132
RH
1748 else if (mips_opts.mips16
1749 && (mips_optimize == 0
1750 || (pinfo & MIPS16_INSN_BRANCH)))
f9419b05 1751 ++nops;
252b5132
RH
1752 }
1753
1754 /* If the previous instruction was in a noreorder section, then
1755 we don't want to insert the nop after all. */
bdaaa2e1 1756 /* Itbl support may require additional care here. */
252b5132
RH
1757 if (prev_insn_unreordered)
1758 nops = 0;
1759
1760 /* There are two cases which require two intervening
1761 instructions: 1) setting the condition codes using a move to
1762 coprocessor instruction which requires a general coprocessor
1763 delay and then reading the condition codes 2) reading the HI
1764 or LO register and then writing to it (except on processors
1765 which have interlocks). If we are not already emitting a NOP
1766 instruction, we must check for these cases compared to the
1767 instruction previous to the previous instruction. */
1768 if ((! mips_opts.mips16
9ce8a5dd 1769 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
252b5132
RH
1770 && (prev_prev_insn.insn_mo->pinfo & INSN_COPROC_MOVE_DELAY)
1771 && (prev_prev_insn.insn_mo->pinfo & INSN_WRITE_COND_CODE)
1772 && (pinfo & INSN_READ_COND_CODE)
1773 && ! cop_interlocks)
1774 || ((prev_prev_insn.insn_mo->pinfo & INSN_READ_LO)
1775 && (pinfo & INSN_WRITE_LO)
1776 && ! (hilo_interlocks
ec68c924 1777 || (mips_tune == CPU_R3900 && (pinfo & INSN_MULT))))
252b5132
RH
1778 || ((prev_prev_insn.insn_mo->pinfo & INSN_READ_HI)
1779 && (pinfo & INSN_WRITE_HI)
1780 && ! (hilo_interlocks
ec68c924 1781 || (mips_tune == CPU_R3900 && (pinfo & INSN_MULT)))))
252b5132
RH
1782 prev_prev_nop = 1;
1783 else
1784 prev_prev_nop = 0;
1785
1786 if (prev_prev_insn_unreordered)
1787 prev_prev_nop = 0;
1788
1789 if (prev_prev_nop && nops == 0)
1790 ++nops;
1791
60b63b72
RS
1792 if (mips_fix_4122_bugs && prev_insn.insn_mo->name)
1793 {
1794 /* We're out of bits in pinfo, so we must resort to string
1795 ops here. Shortcuts are selected based on opcodes being
1796 limited to the VR4122 instruction set. */
1797 int min_nops = 0;
1798 const char *pn = prev_insn.insn_mo->name;
1799 const char *tn = ip->insn_mo->name;
1800 if (strncmp(pn, "macc", 4) == 0
1801 || strncmp(pn, "dmacc", 5) == 0)
1802 {
1803 /* Errata 21 - [D]DIV[U] after [D]MACC */
1804 if (strstr (tn, "div"))
1805 {
1806 min_nops = 1;
1807 }
1808
1809 /* Errata 23 - Continuous DMULT[U]/DMACC instructions */
1810 if (pn[0] == 'd' /* dmacc */
1811 && (strncmp(tn, "dmult", 5) == 0
1812 || strncmp(tn, "dmacc", 5) == 0))
1813 {
1814 min_nops = 1;
1815 }
1816
1817 /* Errata 24 - MT{LO,HI} after [D]MACC */
1818 if (strcmp (tn, "mtlo") == 0
1819 || strcmp (tn, "mthi") == 0)
1820 {
1821 min_nops = 1;
1822 }
1823
1824 }
1825 else if (strncmp(pn, "dmult", 5) == 0
1826 && (strncmp(tn, "dmult", 5) == 0
1827 || strncmp(tn, "dmacc", 5) == 0))
1828 {
1829 /* Here is the rest of errata 23. */
1830 min_nops = 1;
1831 }
1832 if (nops < min_nops)
1833 nops = min_nops;
1834 }
1835
252b5132
RH
1836 /* If we are being given a nop instruction, don't bother with
1837 one of the nops we would otherwise output. This will only
1838 happen when a nop instruction is used with mips_optimize set
1839 to 0. */
1840 if (nops > 0
1841 && ! mips_opts.noreorder
156c2f8b 1842 && ip->insn_opcode == (unsigned) (mips_opts.mips16 ? 0x6500 : 0))
252b5132
RH
1843 --nops;
1844
1845 /* Now emit the right number of NOP instructions. */
1846 if (nops > 0 && ! mips_opts.noreorder)
1847 {
1848 fragS *old_frag;
1849 unsigned long old_frag_offset;
1850 int i;
1851 struct insn_label_list *l;
1852
1853 old_frag = frag_now;
1854 old_frag_offset = frag_now_fix ();
1855
1856 for (i = 0; i < nops; i++)
1857 emit_nop ();
1858
1859 if (listing)
1860 {
1861 listing_prev_line ();
1862 /* We may be at the start of a variant frag. In case we
1863 are, make sure there is enough space for the frag
1864 after the frags created by listing_prev_line. The
1865 argument to frag_grow here must be at least as large
1866 as the argument to all other calls to frag_grow in
1867 this file. We don't have to worry about being in the
1868 middle of a variant frag, because the variants insert
1869 all needed nop instructions themselves. */
1870 frag_grow (40);
1871 }
1872
1873 for (l = insn_labels; l != NULL; l = l->next)
1874 {
98aa84af
AM
1875 valueT val;
1876
252b5132 1877 assert (S_GET_SEGMENT (l->label) == now_seg);
49309057 1878 symbol_set_frag (l->label, frag_now);
98aa84af 1879 val = (valueT) frag_now_fix ();
252b5132
RH
1880 /* mips16 text labels are stored as odd. */
1881 if (mips_opts.mips16)
f9419b05 1882 ++val;
98aa84af 1883 S_SET_VALUE (l->label, val);
252b5132
RH
1884 }
1885
1886#ifndef NO_ECOFF_DEBUGGING
1887 if (ECOFF_DEBUGGING)
1888 ecoff_fix_loc (old_frag, old_frag_offset);
1889#endif
1890 }
1891 else if (prev_nop_frag != NULL)
1892 {
1893 /* We have a frag holding nops we may be able to remove. If
1894 we don't need any nops, we can decrease the size of
1895 prev_nop_frag by the size of one instruction. If we do
bdaaa2e1 1896 need some nops, we count them in prev_nops_required. */
252b5132
RH
1897 if (prev_nop_frag_since == 0)
1898 {
1899 if (nops == 0)
1900 {
1901 prev_nop_frag->fr_fix -= mips_opts.mips16 ? 2 : 4;
1902 --prev_nop_frag_holds;
1903 }
1904 else
1905 prev_nop_frag_required += nops;
1906 }
1907 else
1908 {
1909 if (prev_prev_nop == 0)
1910 {
1911 prev_nop_frag->fr_fix -= mips_opts.mips16 ? 2 : 4;
1912 --prev_nop_frag_holds;
1913 }
1914 else
1915 ++prev_nop_frag_required;
1916 }
1917
1918 if (prev_nop_frag_holds <= prev_nop_frag_required)
1919 prev_nop_frag = NULL;
1920
1921 ++prev_nop_frag_since;
1922
1923 /* Sanity check: by the time we reach the second instruction
1924 after prev_nop_frag, we should have used up all the nops
1925 one way or another. */
1926 assert (prev_nop_frag_since <= 1 || prev_nop_frag == NULL);
1927 }
1928 }
1929
4a6a3df4
AO
1930 if (place == NULL
1931 && address_expr
0b25d3e6 1932 && *reloc_type == BFD_RELOC_16_PCREL_S2
4a6a3df4
AO
1933 && (pinfo & INSN_UNCOND_BRANCH_DELAY || pinfo & INSN_COND_BRANCH_DELAY
1934 || pinfo & INSN_COND_BRANCH_LIKELY)
1935 && mips_relax_branch
1936 /* Don't try branch relaxation within .set nomacro, or within
1937 .set noat if we use $at for PIC computations. If it turns
1938 out that the branch was out-of-range, we'll get an error. */
1939 && !mips_opts.warn_about_macros
1940 && !(mips_opts.noat && mips_pic != NO_PIC)
1941 && !mips_opts.mips16)
1942 {
1943 f = frag_var (rs_machine_dependent,
1944 relaxed_branch_length
1945 (NULL, NULL,
1946 (pinfo & INSN_UNCOND_BRANCH_DELAY) ? -1
1947 : (pinfo & INSN_COND_BRANCH_LIKELY) ? 1 : 0), 4,
1948 RELAX_BRANCH_ENCODE
af6ae2ad 1949 (pinfo & INSN_UNCOND_BRANCH_DELAY,
4a6a3df4
AO
1950 pinfo & INSN_COND_BRANCH_LIKELY,
1951 pinfo & INSN_WRITE_GPR_31,
1952 0),
1953 address_expr->X_add_symbol,
1954 address_expr->X_add_number,
1955 0);
1956 *reloc_type = BFD_RELOC_UNUSED;
1957 }
1958 else if (*reloc_type > BFD_RELOC_UNUSED)
252b5132
RH
1959 {
1960 /* We need to set up a variant frag. */
1961 assert (mips_opts.mips16 && address_expr != NULL);
1962 f = frag_var (rs_machine_dependent, 4, 0,
f6688943 1963 RELAX_MIPS16_ENCODE (*reloc_type - BFD_RELOC_UNUSED,
252b5132
RH
1964 mips16_small, mips16_ext,
1965 (prev_pinfo
1966 & INSN_UNCOND_BRANCH_DELAY),
f6688943 1967 (*prev_insn_reloc_type
252b5132 1968 == BFD_RELOC_MIPS16_JMP)),
c4e7957c 1969 make_expr_symbol (address_expr), 0, NULL);
252b5132
RH
1970 }
1971 else if (place != NULL)
1972 f = place;
1973 else if (mips_opts.mips16
1974 && ! ip->use_extend
f6688943 1975 && *reloc_type != BFD_RELOC_MIPS16_JMP)
252b5132
RH
1976 {
1977 /* Make sure there is enough room to swap this instruction with
1978 a following jump instruction. */
1979 frag_grow (6);
1980 f = frag_more (2);
1981 }
1982 else
1983 {
1984 if (mips_opts.mips16
1985 && mips_opts.noreorder
1986 && (prev_pinfo & INSN_UNCOND_BRANCH_DELAY) != 0)
1987 as_warn (_("extended instruction in delay slot"));
1988
1989 f = frag_more (4);
1990 }
1991
f6688943
TS
1992 fixp[0] = fixp[1] = fixp[2] = NULL;
1993 if (address_expr != NULL && *reloc_type < BFD_RELOC_UNUSED)
252b5132
RH
1994 {
1995 if (address_expr->X_op == O_constant)
1996 {
4db1a35d 1997 valueT tmp;
f6688943
TS
1998
1999 switch (*reloc_type)
252b5132
RH
2000 {
2001 case BFD_RELOC_32:
2002 ip->insn_opcode |= address_expr->X_add_number;
2003 break;
2004
f6688943 2005 case BFD_RELOC_MIPS_HIGHEST:
6344efa4
AM
2006 tmp = (address_expr->X_add_number
2007 + ((valueT) 0x8000 << 32) + 0x80008000) >> 16;
f6688943
TS
2008 tmp >>= 16;
2009 ip->insn_opcode |= (tmp >> 16) & 0xffff;
2010 break;
2011
2012 case BFD_RELOC_MIPS_HIGHER:
2013 tmp = (address_expr->X_add_number + 0x80008000) >> 16;
2014 ip->insn_opcode |= (tmp >> 16) & 0xffff;
2015 break;
2016
2017 case BFD_RELOC_HI16_S:
2018 ip->insn_opcode |= ((address_expr->X_add_number + 0x8000)
2019 >> 16) & 0xffff;
2020 break;
2021
2022 case BFD_RELOC_HI16:
2023 ip->insn_opcode |= (address_expr->X_add_number >> 16) & 0xffff;
2024 break;
2025
252b5132 2026 case BFD_RELOC_LO16:
ed6fb7bd 2027 case BFD_RELOC_MIPS_GOT_DISP:
252b5132
RH
2028 ip->insn_opcode |= address_expr->X_add_number & 0xffff;
2029 break;
2030
2031 case BFD_RELOC_MIPS_JMP:
2032 if ((address_expr->X_add_number & 3) != 0)
2033 as_bad (_("jump to misaligned address (0x%lx)"),
2034 (unsigned long) address_expr->X_add_number);
f3c0ec86 2035 if (address_expr->X_add_number & ~0xfffffff)
7496292d
TS
2036 as_bad (_("jump address range overflow (0x%lx)"),
2037 (unsigned long) address_expr->X_add_number);
252b5132
RH
2038 ip->insn_opcode |= (address_expr->X_add_number >> 2) & 0x3ffffff;
2039 break;
2040
2041 case BFD_RELOC_MIPS16_JMP:
2042 if ((address_expr->X_add_number & 3) != 0)
2043 as_bad (_("jump to misaligned address (0x%lx)"),
2044 (unsigned long) address_expr->X_add_number);
f3c0ec86 2045 if (address_expr->X_add_number & ~0xfffffff)
7496292d
TS
2046 as_bad (_("jump address range overflow (0x%lx)"),
2047 (unsigned long) address_expr->X_add_number);
252b5132
RH
2048 ip->insn_opcode |=
2049 (((address_expr->X_add_number & 0x7c0000) << 3)
2050 | ((address_expr->X_add_number & 0xf800000) >> 7)
2051 | ((address_expr->X_add_number & 0x3fffc) >> 2));
2052 break;
2053
252b5132
RH
2054 case BFD_RELOC_16_PCREL_S2:
2055 goto need_reloc;
2056
2057 default:
2058 internalError ();
2059 }
2060 }
2061 else
2062 {
2063 need_reloc:
f6688943 2064 /* Don't generate a reloc if we are writing into a variant frag. */
252b5132
RH
2065 if (place == NULL)
2066 {
34ce925e
RS
2067 reloc_howto_type *howto;
2068 int i;
2069
2070 /* In a compound relocation, it is the final (outermost)
2071 operator that determines the relocated field. */
2072 for (i = 1; i < 3; i++)
2073 if (reloc_type[i] == BFD_RELOC_UNUSED)
2074 break;
2075
2076 howto = bfd_reloc_type_lookup (stdoutput, reloc_type[i - 1]);
a105a300
TS
2077 fixp[0] = fix_new_exp (frag_now, f - frag_now->fr_literal,
2078 bfd_get_reloc_size(howto),
f6688943 2079 address_expr,
a105a300 2080 reloc_type[0] == BFD_RELOC_16_PCREL_S2,
f6688943
TS
2081 reloc_type[0]);
2082
b6ff326e 2083 /* These relocations can have an addend that won't fit in
f6688943 2084 4 octets for 64bit assembly. */
a105a300
TS
2085 if (HAVE_64BIT_GPRS
2086 && ! howto->partial_inplace
2087 && (reloc_type[0] == BFD_RELOC_16
2088 || reloc_type[0] == BFD_RELOC_32
2089 || reloc_type[0] == BFD_RELOC_MIPS_JMP
2090 || reloc_type[0] == BFD_RELOC_HI16_S
2091 || reloc_type[0] == BFD_RELOC_LO16
2092 || reloc_type[0] == BFD_RELOC_GPREL16
2093 || reloc_type[0] == BFD_RELOC_MIPS_LITERAL
2094 || reloc_type[0] == BFD_RELOC_GPREL32
2095 || reloc_type[0] == BFD_RELOC_64
2096 || reloc_type[0] == BFD_RELOC_CTOR
2097 || reloc_type[0] == BFD_RELOC_MIPS_SUB
2098 || reloc_type[0] == BFD_RELOC_MIPS_HIGHEST
2099 || reloc_type[0] == BFD_RELOC_MIPS_HIGHER
2100 || reloc_type[0] == BFD_RELOC_MIPS_SCN_DISP
2101 || reloc_type[0] == BFD_RELOC_MIPS_REL16
2102 || reloc_type[0] == BFD_RELOC_MIPS_RELGOT))
f6688943
TS
2103 fixp[0]->fx_no_overflow = 1;
2104
5919d012 2105 if (reloc_needs_lo_p (*reloc_type))
252b5132
RH
2106 {
2107 struct mips_hi_fixup *hi_fixup;
2108
5919d012
RS
2109 /* Reuse the last entry if it already has a matching %lo. */
2110 hi_fixup = mips_hi_fixup_list;
2111 if (hi_fixup == 0
2112 || !fixup_has_matching_lo_p (hi_fixup->fixp))
2113 {
2114 hi_fixup = ((struct mips_hi_fixup *)
2115 xmalloc (sizeof (struct mips_hi_fixup)));
2116 hi_fixup->next = mips_hi_fixup_list;
2117 mips_hi_fixup_list = hi_fixup;
2118 }
f6688943 2119 hi_fixup->fixp = fixp[0];
252b5132 2120 hi_fixup->seg = now_seg;
252b5132 2121 }
f6688943 2122
34ce925e
RS
2123 /* Add fixups for the second and third relocations, if given.
2124 Note that the ABI allows the second relocation to be
2125 against RSS_UNDEF, RSS_GP, RSS_GP0 or RSS_LOC. At the
2126 moment we only use RSS_UNDEF, but we could add support
2127 for the others if it ever becomes necessary. */
2128 for (i = 1; i < 3; i++)
2129 if (reloc_type[i] != BFD_RELOC_UNUSED)
2130 {
2131 address_expr->X_op = O_absent;
2132 address_expr->X_add_symbol = 0;
2133 address_expr->X_add_number = 0;
2134
2135 fixp[i] = fix_new_exp (frag_now, fixp[0]->fx_where,
2136 fixp[0]->fx_size, address_expr,
2137 FALSE, reloc_type[i]);
2138 }
252b5132
RH
2139 }
2140 }
2141 }
2142
2143 if (! mips_opts.mips16)
c5dd6aab
DJ
2144 {
2145 md_number_to_chars (f, ip->insn_opcode, 4);
2146#ifdef OBJ_ELF
2147 dwarf2_emit_insn (4);
2148#endif
2149 }
f6688943 2150 else if (*reloc_type == BFD_RELOC_MIPS16_JMP)
252b5132
RH
2151 {
2152 md_number_to_chars (f, ip->insn_opcode >> 16, 2);
2153 md_number_to_chars (f + 2, ip->insn_opcode & 0xffff, 2);
c5dd6aab
DJ
2154#ifdef OBJ_ELF
2155 dwarf2_emit_insn (4);
2156#endif
252b5132
RH
2157 }
2158 else
2159 {
2160 if (ip->use_extend)
2161 {
2162 md_number_to_chars (f, 0xf000 | ip->extend, 2);
2163 f += 2;
2164 }
2165 md_number_to_chars (f, ip->insn_opcode, 2);
c5dd6aab
DJ
2166#ifdef OBJ_ELF
2167 dwarf2_emit_insn (ip->use_extend ? 4 : 2);
2168#endif
252b5132
RH
2169 }
2170
2171 /* Update the register mask information. */
2172 if (! mips_opts.mips16)
2173 {
2174 if (pinfo & INSN_WRITE_GPR_D)
2175 mips_gprmask |= 1 << ((ip->insn_opcode >> OP_SH_RD) & OP_MASK_RD);
2176 if ((pinfo & (INSN_WRITE_GPR_T | INSN_READ_GPR_T)) != 0)
2177 mips_gprmask |= 1 << ((ip->insn_opcode >> OP_SH_RT) & OP_MASK_RT);
2178 if (pinfo & INSN_READ_GPR_S)
2179 mips_gprmask |= 1 << ((ip->insn_opcode >> OP_SH_RS) & OP_MASK_RS);
2180 if (pinfo & INSN_WRITE_GPR_31)
f9419b05 2181 mips_gprmask |= 1 << RA;
252b5132
RH
2182 if (pinfo & INSN_WRITE_FPR_D)
2183 mips_cprmask[1] |= 1 << ((ip->insn_opcode >> OP_SH_FD) & OP_MASK_FD);
2184 if ((pinfo & (INSN_WRITE_FPR_S | INSN_READ_FPR_S)) != 0)
2185 mips_cprmask[1] |= 1 << ((ip->insn_opcode >> OP_SH_FS) & OP_MASK_FS);
2186 if ((pinfo & (INSN_WRITE_FPR_T | INSN_READ_FPR_T)) != 0)
2187 mips_cprmask[1] |= 1 << ((ip->insn_opcode >> OP_SH_FT) & OP_MASK_FT);
2188 if ((pinfo & INSN_READ_FPR_R) != 0)
2189 mips_cprmask[1] |= 1 << ((ip->insn_opcode >> OP_SH_FR) & OP_MASK_FR);
2190 if (pinfo & INSN_COP)
2191 {
bdaaa2e1
KH
2192 /* We don't keep enough information to sort these cases out.
2193 The itbl support does keep this information however, although
2194 we currently don't support itbl fprmats as part of the cop
2195 instruction. May want to add this support in the future. */
252b5132
RH
2196 }
2197 /* Never set the bit for $0, which is always zero. */
beae10d5 2198 mips_gprmask &= ~1 << 0;
252b5132
RH
2199 }
2200 else
2201 {
2202 if (pinfo & (MIPS16_INSN_WRITE_X | MIPS16_INSN_READ_X))
2203 mips_gprmask |= 1 << ((ip->insn_opcode >> MIPS16OP_SH_RX)
2204 & MIPS16OP_MASK_RX);
2205 if (pinfo & (MIPS16_INSN_WRITE_Y | MIPS16_INSN_READ_Y))
2206 mips_gprmask |= 1 << ((ip->insn_opcode >> MIPS16OP_SH_RY)
2207 & MIPS16OP_MASK_RY);
2208 if (pinfo & MIPS16_INSN_WRITE_Z)
2209 mips_gprmask |= 1 << ((ip->insn_opcode >> MIPS16OP_SH_RZ)
2210 & MIPS16OP_MASK_RZ);
2211 if (pinfo & (MIPS16_INSN_WRITE_T | MIPS16_INSN_READ_T))
2212 mips_gprmask |= 1 << TREG;
2213 if (pinfo & (MIPS16_INSN_WRITE_SP | MIPS16_INSN_READ_SP))
2214 mips_gprmask |= 1 << SP;
2215 if (pinfo & (MIPS16_INSN_WRITE_31 | MIPS16_INSN_READ_31))
2216 mips_gprmask |= 1 << RA;
2217 if (pinfo & MIPS16_INSN_WRITE_GPR_Y)
2218 mips_gprmask |= 1 << MIPS16OP_EXTRACT_REG32R (ip->insn_opcode);
2219 if (pinfo & MIPS16_INSN_READ_Z)
2220 mips_gprmask |= 1 << ((ip->insn_opcode >> MIPS16OP_SH_MOVE32Z)
2221 & MIPS16OP_MASK_MOVE32Z);
2222 if (pinfo & MIPS16_INSN_READ_GPR_X)
2223 mips_gprmask |= 1 << ((ip->insn_opcode >> MIPS16OP_SH_REGR32)
2224 & MIPS16OP_MASK_REGR32);
2225 }
2226
2227 if (place == NULL && ! mips_opts.noreorder)
2228 {
2229 /* Filling the branch delay slot is more complex. We try to
2230 switch the branch with the previous instruction, which we can
2231 do if the previous instruction does not set up a condition
2232 that the branch tests and if the branch is not itself the
2233 target of any branch. */
2234 if ((pinfo & INSN_UNCOND_BRANCH_DELAY)
2235 || (pinfo & INSN_COND_BRANCH_DELAY))
2236 {
2237 if (mips_optimize < 2
2238 /* If we have seen .set volatile or .set nomove, don't
2239 optimize. */
2240 || mips_opts.nomove != 0
2241 /* If we had to emit any NOP instructions, then we
2242 already know we can not swap. */
2243 || nops != 0
2244 /* If we don't even know the previous insn, we can not
bdaaa2e1 2245 swap. */
252b5132
RH
2246 || ! prev_insn_valid
2247 /* If the previous insn is already in a branch delay
2248 slot, then we can not swap. */
2249 || prev_insn_is_delay_slot
2250 /* If the previous previous insn was in a .set
2251 noreorder, we can't swap. Actually, the MIPS
2252 assembler will swap in this situation. However, gcc
2253 configured -with-gnu-as will generate code like
2254 .set noreorder
2255 lw $4,XXX
2256 .set reorder
2257 INSN
2258 bne $4,$0,foo
2259 in which we can not swap the bne and INSN. If gcc is
2260 not configured -with-gnu-as, it does not output the
2261 .set pseudo-ops. We don't have to check
2262 prev_insn_unreordered, because prev_insn_valid will
2263 be 0 in that case. We don't want to use
2264 prev_prev_insn_valid, because we do want to be able
2265 to swap at the start of a function. */
2266 || prev_prev_insn_unreordered
2267 /* If the branch is itself the target of a branch, we
2268 can not swap. We cheat on this; all we check for is
2269 whether there is a label on this instruction. If
2270 there are any branches to anything other than a
2271 label, users must use .set noreorder. */
2272 || insn_labels != NULL
2273 /* If the previous instruction is in a variant frag, we
2274 can not do the swap. This does not apply to the
2275 mips16, which uses variant frags for different
2276 purposes. */
2277 || (! mips_opts.mips16
2278 && prev_insn_frag->fr_type == rs_machine_dependent)
2279 /* If the branch reads the condition codes, we don't
2280 even try to swap, because in the sequence
2281 ctc1 $X,$31
2282 INSN
2283 INSN
2284 bc1t LABEL
2285 we can not swap, and I don't feel like handling that
2286 case. */
2287 || (! mips_opts.mips16
9ce8a5dd 2288 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
252b5132
RH
2289 && (pinfo & INSN_READ_COND_CODE))
2290 /* We can not swap with an instruction that requires a
2291 delay slot, becase the target of the branch might
2292 interfere with that instruction. */
2293 || (! mips_opts.mips16
9ce8a5dd 2294 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
252b5132 2295 && (prev_pinfo
bdaaa2e1 2296 /* Itbl support may require additional care here. */
252b5132
RH
2297 & (INSN_LOAD_COPROC_DELAY
2298 | INSN_COPROC_MOVE_DELAY
2299 | INSN_WRITE_COND_CODE)))
2300 || (! (hilo_interlocks
ec68c924 2301 || (mips_tune == CPU_R3900 && (pinfo & INSN_MULT)))
252b5132
RH
2302 && (prev_pinfo
2303 & (INSN_READ_LO
2304 | INSN_READ_HI)))
2305 || (! mips_opts.mips16
2306 && ! gpr_interlocks
2307 && (prev_pinfo & INSN_LOAD_MEMORY_DELAY))
2308 || (! mips_opts.mips16
e7af610e 2309 && mips_opts.isa == ISA_MIPS1
bdaaa2e1 2310 /* Itbl support may require additional care here. */
252b5132
RH
2311 && (prev_pinfo & INSN_COPROC_MEMORY_DELAY))
2312 /* We can not swap with a branch instruction. */
2313 || (prev_pinfo
2314 & (INSN_UNCOND_BRANCH_DELAY
2315 | INSN_COND_BRANCH_DELAY
2316 | INSN_COND_BRANCH_LIKELY))
2317 /* We do not swap with a trap instruction, since it
2318 complicates trap handlers to have the trap
2319 instruction be in a delay slot. */
2320 || (prev_pinfo & INSN_TRAP)
2321 /* If the branch reads a register that the previous
2322 instruction sets, we can not swap. */
2323 || (! mips_opts.mips16
2324 && (prev_pinfo & INSN_WRITE_GPR_T)
2325 && insn_uses_reg (ip,
2326 ((prev_insn.insn_opcode >> OP_SH_RT)
2327 & OP_MASK_RT),
2328 MIPS_GR_REG))
2329 || (! mips_opts.mips16
2330 && (prev_pinfo & INSN_WRITE_GPR_D)
2331 && insn_uses_reg (ip,
2332 ((prev_insn.insn_opcode >> OP_SH_RD)
2333 & OP_MASK_RD),
2334 MIPS_GR_REG))
2335 || (mips_opts.mips16
2336 && (((prev_pinfo & MIPS16_INSN_WRITE_X)
2337 && insn_uses_reg (ip,
2338 ((prev_insn.insn_opcode
2339 >> MIPS16OP_SH_RX)
2340 & MIPS16OP_MASK_RX),
2341 MIPS16_REG))
2342 || ((prev_pinfo & MIPS16_INSN_WRITE_Y)
2343 && insn_uses_reg (ip,
2344 ((prev_insn.insn_opcode
2345 >> MIPS16OP_SH_RY)
2346 & MIPS16OP_MASK_RY),
2347 MIPS16_REG))
2348 || ((prev_pinfo & MIPS16_INSN_WRITE_Z)
2349 && insn_uses_reg (ip,
2350 ((prev_insn.insn_opcode
2351 >> MIPS16OP_SH_RZ)
2352 & MIPS16OP_MASK_RZ),
2353 MIPS16_REG))
2354 || ((prev_pinfo & MIPS16_INSN_WRITE_T)
2355 && insn_uses_reg (ip, TREG, MIPS_GR_REG))
2356 || ((prev_pinfo & MIPS16_INSN_WRITE_31)
2357 && insn_uses_reg (ip, RA, MIPS_GR_REG))
2358 || ((prev_pinfo & MIPS16_INSN_WRITE_GPR_Y)
2359 && insn_uses_reg (ip,
2360 MIPS16OP_EXTRACT_REG32R (prev_insn.
2361 insn_opcode),
2362 MIPS_GR_REG))))
2363 /* If the branch writes a register that the previous
2364 instruction sets, we can not swap (we know that
2365 branches write only to RD or to $31). */
2366 || (! mips_opts.mips16
2367 && (prev_pinfo & INSN_WRITE_GPR_T)
2368 && (((pinfo & INSN_WRITE_GPR_D)
2369 && (((prev_insn.insn_opcode >> OP_SH_RT) & OP_MASK_RT)
2370 == ((ip->insn_opcode >> OP_SH_RD) & OP_MASK_RD)))
2371 || ((pinfo & INSN_WRITE_GPR_31)
2372 && (((prev_insn.insn_opcode >> OP_SH_RT)
2373 & OP_MASK_RT)
f9419b05 2374 == RA))))
252b5132
RH
2375 || (! mips_opts.mips16
2376 && (prev_pinfo & INSN_WRITE_GPR_D)
2377 && (((pinfo & INSN_WRITE_GPR_D)
2378 && (((prev_insn.insn_opcode >> OP_SH_RD) & OP_MASK_RD)
2379 == ((ip->insn_opcode >> OP_SH_RD) & OP_MASK_RD)))
2380 || ((pinfo & INSN_WRITE_GPR_31)
2381 && (((prev_insn.insn_opcode >> OP_SH_RD)
2382 & OP_MASK_RD)
f9419b05 2383 == RA))))
252b5132
RH
2384 || (mips_opts.mips16
2385 && (pinfo & MIPS16_INSN_WRITE_31)
2386 && ((prev_pinfo & MIPS16_INSN_WRITE_31)
2387 || ((prev_pinfo & MIPS16_INSN_WRITE_GPR_Y)
2388 && (MIPS16OP_EXTRACT_REG32R (prev_insn.insn_opcode)
2389 == RA))))
2390 /* If the branch writes a register that the previous
2391 instruction reads, we can not swap (we know that
2392 branches only write to RD or to $31). */
2393 || (! mips_opts.mips16
2394 && (pinfo & INSN_WRITE_GPR_D)
2395 && insn_uses_reg (&prev_insn,
2396 ((ip->insn_opcode >> OP_SH_RD)
2397 & OP_MASK_RD),
2398 MIPS_GR_REG))
2399 || (! mips_opts.mips16
2400 && (pinfo & INSN_WRITE_GPR_31)
f9419b05 2401 && insn_uses_reg (&prev_insn, RA, MIPS_GR_REG))
252b5132
RH
2402 || (mips_opts.mips16
2403 && (pinfo & MIPS16_INSN_WRITE_31)
2404 && insn_uses_reg (&prev_insn, RA, MIPS_GR_REG))
2405 /* If we are generating embedded PIC code, the branch
2406 might be expanded into a sequence which uses $at, so
2407 we can't swap with an instruction which reads it. */
2408 || (mips_pic == EMBEDDED_PIC
2409 && insn_uses_reg (&prev_insn, AT, MIPS_GR_REG))
2410 /* If the previous previous instruction has a load
2411 delay, and sets a register that the branch reads, we
2412 can not swap. */
2413 || (! mips_opts.mips16
9ce8a5dd 2414 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
bdaaa2e1 2415 /* Itbl support may require additional care here. */
252b5132
RH
2416 && ((prev_prev_insn.insn_mo->pinfo & INSN_LOAD_COPROC_DELAY)
2417 || (! gpr_interlocks
2418 && (prev_prev_insn.insn_mo->pinfo
2419 & INSN_LOAD_MEMORY_DELAY)))
2420 && insn_uses_reg (ip,
2421 ((prev_prev_insn.insn_opcode >> OP_SH_RT)
2422 & OP_MASK_RT),
2423 MIPS_GR_REG))
2424 /* If one instruction sets a condition code and the
2425 other one uses a condition code, we can not swap. */
2426 || ((pinfo & INSN_READ_COND_CODE)
2427 && (prev_pinfo & INSN_WRITE_COND_CODE))
2428 || ((pinfo & INSN_WRITE_COND_CODE)
2429 && (prev_pinfo & INSN_READ_COND_CODE))
2430 /* If the previous instruction uses the PC, we can not
2431 swap. */
2432 || (mips_opts.mips16
2433 && (prev_pinfo & MIPS16_INSN_READ_PC))
2434 /* If the previous instruction was extended, we can not
2435 swap. */
2436 || (mips_opts.mips16 && prev_insn_extended)
2437 /* If the previous instruction had a fixup in mips16
2438 mode, we can not swap. This normally means that the
2439 previous instruction was a 4 byte branch anyhow. */
f6688943 2440 || (mips_opts.mips16 && prev_insn_fixp[0])
bdaaa2e1
KH
2441 /* If the previous instruction is a sync, sync.l, or
2442 sync.p, we can not swap. */
f173e82e 2443 || (prev_pinfo & INSN_SYNC))
252b5132
RH
2444 {
2445 /* We could do even better for unconditional branches to
2446 portions of this object file; we could pick up the
2447 instruction at the destination, put it in the delay
2448 slot, and bump the destination address. */
2449 emit_nop ();
2450 /* Update the previous insn information. */
2451 prev_prev_insn = *ip;
2452 prev_insn.insn_mo = &dummy_opcode;
2453 }
2454 else
2455 {
2456 /* It looks like we can actually do the swap. */
2457 if (! mips_opts.mips16)
2458 {
2459 char *prev_f;
2460 char temp[4];
2461
2462 prev_f = prev_insn_frag->fr_literal + prev_insn_where;
2463 memcpy (temp, prev_f, 4);
2464 memcpy (prev_f, f, 4);
2465 memcpy (f, temp, 4);
f6688943
TS
2466 if (prev_insn_fixp[0])
2467 {
2468 prev_insn_fixp[0]->fx_frag = frag_now;
2469 prev_insn_fixp[0]->fx_where = f - frag_now->fr_literal;
2470 }
2471 if (prev_insn_fixp[1])
2472 {
2473 prev_insn_fixp[1]->fx_frag = frag_now;
2474 prev_insn_fixp[1]->fx_where = f - frag_now->fr_literal;
2475 }
2476 if (prev_insn_fixp[2])
252b5132 2477 {
f6688943
TS
2478 prev_insn_fixp[2]->fx_frag = frag_now;
2479 prev_insn_fixp[2]->fx_where = f - frag_now->fr_literal;
252b5132 2480 }
f5040a92
AO
2481 if (prev_insn_fixp[0] && HAVE_NEWABI
2482 && prev_insn_frag != frag_now
2483 && (prev_insn_fixp[0]->fx_r_type
2484 == BFD_RELOC_MIPS_GOT_DISP
2485 || (prev_insn_fixp[0]->fx_r_type
2486 == BFD_RELOC_MIPS_CALL16)))
2487 {
2488 /* To avoid confusion in tc_gen_reloc, we must
2489 ensure that this does not become a variant
2490 frag. */
2491 force_new_frag = TRUE;
2492 }
f6688943 2493 if (fixp[0])
252b5132 2494 {
f6688943
TS
2495 fixp[0]->fx_frag = prev_insn_frag;
2496 fixp[0]->fx_where = prev_insn_where;
2497 }
2498 if (fixp[1])
2499 {
2500 fixp[1]->fx_frag = prev_insn_frag;
2501 fixp[1]->fx_where = prev_insn_where;
2502 }
2503 if (fixp[2])
2504 {
2505 fixp[2]->fx_frag = prev_insn_frag;
2506 fixp[2]->fx_where = prev_insn_where;
252b5132
RH
2507 }
2508 }
2509 else
2510 {
2511 char *prev_f;
2512 char temp[2];
2513
f6688943
TS
2514 assert (prev_insn_fixp[0] == NULL);
2515 assert (prev_insn_fixp[1] == NULL);
2516 assert (prev_insn_fixp[2] == NULL);
252b5132
RH
2517 prev_f = prev_insn_frag->fr_literal + prev_insn_where;
2518 memcpy (temp, prev_f, 2);
2519 memcpy (prev_f, f, 2);
f6688943 2520 if (*reloc_type != BFD_RELOC_MIPS16_JMP)
252b5132 2521 {
f6688943 2522 assert (*reloc_type == BFD_RELOC_UNUSED);
252b5132
RH
2523 memcpy (f, temp, 2);
2524 }
2525 else
2526 {
2527 memcpy (f, f + 2, 2);
2528 memcpy (f + 2, temp, 2);
2529 }
f6688943
TS
2530 if (fixp[0])
2531 {
2532 fixp[0]->fx_frag = prev_insn_frag;
2533 fixp[0]->fx_where = prev_insn_where;
2534 }
2535 if (fixp[1])
2536 {
2537 fixp[1]->fx_frag = prev_insn_frag;
2538 fixp[1]->fx_where = prev_insn_where;
2539 }
2540 if (fixp[2])
252b5132 2541 {
f6688943
TS
2542 fixp[2]->fx_frag = prev_insn_frag;
2543 fixp[2]->fx_where = prev_insn_where;
252b5132
RH
2544 }
2545 }
2546
2547 /* Update the previous insn information; leave prev_insn
2548 unchanged. */
2549 prev_prev_insn = *ip;
2550 }
2551 prev_insn_is_delay_slot = 1;
2552
2553 /* If that was an unconditional branch, forget the previous
2554 insn information. */
2555 if (pinfo & INSN_UNCOND_BRANCH_DELAY)
2556 {
2557 prev_prev_insn.insn_mo = &dummy_opcode;
2558 prev_insn.insn_mo = &dummy_opcode;
2559 }
2560
f6688943
TS
2561 prev_insn_fixp[0] = NULL;
2562 prev_insn_fixp[1] = NULL;
2563 prev_insn_fixp[2] = NULL;
2564 prev_insn_reloc_type[0] = BFD_RELOC_UNUSED;
2565 prev_insn_reloc_type[1] = BFD_RELOC_UNUSED;
2566 prev_insn_reloc_type[2] = BFD_RELOC_UNUSED;
252b5132
RH
2567 prev_insn_extended = 0;
2568 }
2569 else if (pinfo & INSN_COND_BRANCH_LIKELY)
2570 {
2571 /* We don't yet optimize a branch likely. What we should do
2572 is look at the target, copy the instruction found there
2573 into the delay slot, and increment the branch to jump to
2574 the next instruction. */
2575 emit_nop ();
2576 /* Update the previous insn information. */
2577 prev_prev_insn = *ip;
2578 prev_insn.insn_mo = &dummy_opcode;
f6688943
TS
2579 prev_insn_fixp[0] = NULL;
2580 prev_insn_fixp[1] = NULL;
2581 prev_insn_fixp[2] = NULL;
2582 prev_insn_reloc_type[0] = BFD_RELOC_UNUSED;
2583 prev_insn_reloc_type[1] = BFD_RELOC_UNUSED;
2584 prev_insn_reloc_type[2] = BFD_RELOC_UNUSED;
252b5132
RH
2585 prev_insn_extended = 0;
2586 }
2587 else
2588 {
2589 /* Update the previous insn information. */
2590 if (nops > 0)
2591 prev_prev_insn.insn_mo = &dummy_opcode;
2592 else
2593 prev_prev_insn = prev_insn;
2594 prev_insn = *ip;
2595
2596 /* Any time we see a branch, we always fill the delay slot
2597 immediately; since this insn is not a branch, we know it
2598 is not in a delay slot. */
2599 prev_insn_is_delay_slot = 0;
2600
f6688943
TS
2601 prev_insn_fixp[0] = fixp[0];
2602 prev_insn_fixp[1] = fixp[1];
2603 prev_insn_fixp[2] = fixp[2];
2604 prev_insn_reloc_type[0] = reloc_type[0];
2605 prev_insn_reloc_type[1] = reloc_type[1];
2606 prev_insn_reloc_type[2] = reloc_type[2];
252b5132
RH
2607 if (mips_opts.mips16)
2608 prev_insn_extended = (ip->use_extend
f6688943 2609 || *reloc_type > BFD_RELOC_UNUSED);
252b5132
RH
2610 }
2611
2612 prev_prev_insn_unreordered = prev_insn_unreordered;
2613 prev_insn_unreordered = 0;
2614 prev_insn_frag = frag_now;
2615 prev_insn_where = f - frag_now->fr_literal;
2616 prev_insn_valid = 1;
2617 }
2618 else if (place == NULL)
2619 {
2620 /* We need to record a bit of information even when we are not
2621 reordering, in order to determine the base address for mips16
2622 PC relative relocs. */
2623 prev_prev_insn = prev_insn;
2624 prev_insn = *ip;
f6688943
TS
2625 prev_insn_reloc_type[0] = reloc_type[0];
2626 prev_insn_reloc_type[1] = reloc_type[1];
2627 prev_insn_reloc_type[2] = reloc_type[2];
252b5132
RH
2628 prev_prev_insn_unreordered = prev_insn_unreordered;
2629 prev_insn_unreordered = 1;
2630 }
2631
2632 /* We just output an insn, so the next one doesn't have a label. */
2633 mips_clear_insn_labels ();
f5040a92
AO
2634
2635 /* We must ensure that the frag to which an instruction that was
2636 moved from a non-variant frag doesn't become a variant frag,
2637 otherwise tc_gen_reloc may get confused. */
2638 if (force_new_frag)
2639 {
2640 frag_wane (frag_now);
2641 frag_new (0);
2642 }
252b5132
RH
2643}
2644
2645/* This function forgets that there was any previous instruction or
2646 label. If PRESERVE is non-zero, it remembers enough information to
bdaaa2e1 2647 know whether nops are needed before a noreorder section. */
252b5132
RH
2648
2649static void
17a2f251 2650mips_no_prev_insn (int preserve)
252b5132
RH
2651{
2652 if (! preserve)
2653 {
2654 prev_insn.insn_mo = &dummy_opcode;
2655 prev_prev_insn.insn_mo = &dummy_opcode;
2656 prev_nop_frag = NULL;
2657 prev_nop_frag_holds = 0;
2658 prev_nop_frag_required = 0;
2659 prev_nop_frag_since = 0;
2660 }
2661 prev_insn_valid = 0;
2662 prev_insn_is_delay_slot = 0;
2663 prev_insn_unreordered = 0;
2664 prev_insn_extended = 0;
f6688943
TS
2665 prev_insn_reloc_type[0] = BFD_RELOC_UNUSED;
2666 prev_insn_reloc_type[1] = BFD_RELOC_UNUSED;
2667 prev_insn_reloc_type[2] = BFD_RELOC_UNUSED;
252b5132
RH
2668 prev_prev_insn_unreordered = 0;
2669 mips_clear_insn_labels ();
2670}
2671
2672/* This function must be called whenever we turn on noreorder or emit
2673 something other than instructions. It inserts any NOPS which might
2674 be needed by the previous instruction, and clears the information
2675 kept for the previous instructions. The INSNS parameter is true if
bdaaa2e1 2676 instructions are to follow. */
252b5132
RH
2677
2678static void
17a2f251 2679mips_emit_delays (bfd_boolean insns)
252b5132
RH
2680{
2681 if (! mips_opts.noreorder)
2682 {
2683 int nops;
2684
2685 nops = 0;
2686 if ((! mips_opts.mips16
9ce8a5dd 2687 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
252b5132
RH
2688 && (! cop_interlocks
2689 && (prev_insn.insn_mo->pinfo
2690 & (INSN_LOAD_COPROC_DELAY
2691 | INSN_COPROC_MOVE_DELAY
2692 | INSN_WRITE_COND_CODE))))
2693 || (! hilo_interlocks
2694 && (prev_insn.insn_mo->pinfo
2695 & (INSN_READ_LO
2696 | INSN_READ_HI)))
2697 || (! mips_opts.mips16
2698 && ! gpr_interlocks
bdaaa2e1 2699 && (prev_insn.insn_mo->pinfo
252b5132
RH
2700 & INSN_LOAD_MEMORY_DELAY))
2701 || (! mips_opts.mips16
e7af610e 2702 && mips_opts.isa == ISA_MIPS1
252b5132
RH
2703 && (prev_insn.insn_mo->pinfo
2704 & INSN_COPROC_MEMORY_DELAY)))
2705 {
beae10d5 2706 /* Itbl support may require additional care here. */
252b5132
RH
2707 ++nops;
2708 if ((! mips_opts.mips16
9ce8a5dd 2709 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
252b5132
RH
2710 && (! cop_interlocks
2711 && prev_insn.insn_mo->pinfo & INSN_WRITE_COND_CODE))
2712 || (! hilo_interlocks
2713 && ((prev_insn.insn_mo->pinfo & INSN_READ_HI)
2714 || (prev_insn.insn_mo->pinfo & INSN_READ_LO))))
2715 ++nops;
2716
2717 if (prev_insn_unreordered)
2718 nops = 0;
2719 }
2720 else if ((! mips_opts.mips16
9ce8a5dd 2721 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
252b5132
RH
2722 && (! cop_interlocks
2723 && prev_prev_insn.insn_mo->pinfo & INSN_WRITE_COND_CODE))
2724 || (! hilo_interlocks
2725 && ((prev_prev_insn.insn_mo->pinfo & INSN_READ_HI)
2726 || (prev_prev_insn.insn_mo->pinfo & INSN_READ_LO))))
2727 {
beae10d5 2728 /* Itbl support may require additional care here. */
252b5132
RH
2729 if (! prev_prev_insn_unreordered)
2730 ++nops;
2731 }
2732
60b63b72
RS
2733 if (mips_fix_4122_bugs && prev_insn.insn_mo->name)
2734 {
2735 int min_nops = 0;
2736 const char *pn = prev_insn.insn_mo->name;
2737 if (strncmp(pn, "macc", 4) == 0
2738 || strncmp(pn, "dmacc", 5) == 0
2739 || strncmp(pn, "dmult", 5) == 0)
2740 {
2741 min_nops = 1;
2742 }
2743 if (nops < min_nops)
2744 nops = min_nops;
2745 }
2746
252b5132
RH
2747 if (nops > 0)
2748 {
2749 struct insn_label_list *l;
2750
2751 if (insns)
2752 {
2753 /* Record the frag which holds the nop instructions, so
2754 that we can remove them if we don't need them. */
2755 frag_grow (mips_opts.mips16 ? nops * 2 : nops * 4);
2756 prev_nop_frag = frag_now;
2757 prev_nop_frag_holds = nops;
2758 prev_nop_frag_required = 0;
2759 prev_nop_frag_since = 0;
2760 }
2761
2762 for (; nops > 0; --nops)
2763 emit_nop ();
2764
2765 if (insns)
2766 {
2767 /* Move on to a new frag, so that it is safe to simply
bdaaa2e1 2768 decrease the size of prev_nop_frag. */
252b5132
RH
2769 frag_wane (frag_now);
2770 frag_new (0);
2771 }
2772
2773 for (l = insn_labels; l != NULL; l = l->next)
2774 {
98aa84af
AM
2775 valueT val;
2776
252b5132 2777 assert (S_GET_SEGMENT (l->label) == now_seg);
49309057 2778 symbol_set_frag (l->label, frag_now);
98aa84af 2779 val = (valueT) frag_now_fix ();
252b5132
RH
2780 /* mips16 text labels are stored as odd. */
2781 if (mips_opts.mips16)
f9419b05 2782 ++val;
98aa84af 2783 S_SET_VALUE (l->label, val);
252b5132
RH
2784 }
2785 }
2786 }
2787
2788 /* Mark instruction labels in mips16 mode. */
f9419b05 2789 if (insns)
252b5132
RH
2790 mips16_mark_labels ();
2791
2792 mips_no_prev_insn (insns);
2793}
2794
2795/* Build an instruction created by a macro expansion. This is passed
2796 a pointer to the count of instructions created so far, an
2797 expression, the name of the instruction to build, an operand format
2798 string, and corresponding arguments. */
2799
252b5132 2800static void
17a2f251
TS
2801macro_build (char *place, int *counter, expressionS *ep, const char *name,
2802 const char *fmt, ...)
252b5132
RH
2803{
2804 struct mips_cl_insn insn;
f6688943 2805 bfd_reloc_code_real_type r[3];
252b5132 2806 va_list args;
252b5132 2807
252b5132 2808 va_start (args, fmt);
252b5132
RH
2809
2810 /*
2811 * If the macro is about to expand into a second instruction,
2812 * print a warning if needed. We need to pass ip as a parameter
2813 * to generate a better warning message here...
2814 */
2815 if (mips_opts.warn_about_macros && place == NULL && *counter == 1)
2816 as_warn (_("Macro instruction expanded into multiple instructions"));
2817
80cc45a5
EC
2818 /*
2819 * If the macro is about to expand into a second instruction,
2820 * and it is in a delay slot, print a warning.
2821 */
2822 if (place == NULL
2823 && *counter == 1
2824 && mips_opts.noreorder
2825 && (prev_prev_insn.insn_mo->pinfo
2826 & (INSN_UNCOND_BRANCH_DELAY | INSN_COND_BRANCH_DELAY
2b2e39bf 2827 | INSN_COND_BRANCH_LIKELY)) != 0)
80cc45a5
EC
2828 as_warn (_("Macro instruction expanded into multiple instructions in a branch delay slot"));
2829
252b5132 2830 if (place == NULL)
f9419b05 2831 ++*counter; /* bump instruction counter */
252b5132
RH
2832
2833 if (mips_opts.mips16)
2834 {
2835 mips16_macro_build (place, counter, ep, name, fmt, args);
2836 va_end (args);
2837 return;
2838 }
2839
f6688943
TS
2840 r[0] = BFD_RELOC_UNUSED;
2841 r[1] = BFD_RELOC_UNUSED;
2842 r[2] = BFD_RELOC_UNUSED;
252b5132
RH
2843 insn.insn_mo = (struct mips_opcode *) hash_find (op_hash, name);
2844 assert (insn.insn_mo);
2845 assert (strcmp (name, insn.insn_mo->name) == 0);
2846
2847 /* Search until we get a match for NAME. */
2848 while (1)
2849 {
b34976b6 2850 /* It is assumed here that macros will never generate
deec1734 2851 MDMX or MIPS-3D instructions. */
252b5132
RH
2852 if (strcmp (fmt, insn.insn_mo->args) == 0
2853 && insn.insn_mo->pinfo != INSN_MACRO
aec421e0
TS
2854 && OPCODE_IS_MEMBER (insn.insn_mo,
2855 (mips_opts.isa
3396de36 2856 | (file_ase_mips16 ? INSN_MIPS16 : 0)),
fef14a42
TS
2857 mips_opts.arch)
2858 && (mips_opts.arch != CPU_R4650 || (insn.insn_mo->pinfo & FP_D) == 0))
252b5132
RH
2859 break;
2860
2861 ++insn.insn_mo;
2862 assert (insn.insn_mo->name);
2863 assert (strcmp (name, insn.insn_mo->name) == 0);
2864 }
2865
2866 insn.insn_opcode = insn.insn_mo->match;
2867 for (;;)
2868 {
2869 switch (*fmt++)
2870 {
2871 case '\0':
2872 break;
2873
2874 case ',':
2875 case '(':
2876 case ')':
2877 continue;
2878
5f74bc13
CD
2879 case '+':
2880 switch (*fmt++)
2881 {
2882 case 'A':
2883 case 'E':
2884 insn.insn_opcode |= (va_arg (args, int)
2885 & OP_MASK_SHAMT) << OP_SH_SHAMT;
2886 continue;
2887
2888 case 'B':
2889 case 'F':
2890 /* Note that in the macro case, these arguments are already
2891 in MSB form. (When handling the instruction in the
2892 non-macro case, these arguments are sizes from which
2893 MSB values must be calculated.) */
2894 insn.insn_opcode |= (va_arg (args, int)
2895 & OP_MASK_INSMSB) << OP_SH_INSMSB;
2896 continue;
2897
2898 case 'C':
2899 case 'G':
2900 case 'H':
2901 /* Note that in the macro case, these arguments are already
2902 in MSBD form. (When handling the instruction in the
2903 non-macro case, these arguments are sizes from which
2904 MSBD values must be calculated.) */
2905 insn.insn_opcode |= (va_arg (args, int)
2906 & OP_MASK_EXTMSBD) << OP_SH_EXTMSBD;
2907 continue;
2908
2909 default:
2910 internalError ();
2911 }
2912 continue;
2913
252b5132
RH
2914 case 't':
2915 case 'w':
2916 case 'E':
38487616 2917 insn.insn_opcode |= va_arg (args, int) << OP_SH_RT;
252b5132
RH
2918 continue;
2919
2920 case 'c':
38487616
TS
2921 insn.insn_opcode |= va_arg (args, int) << OP_SH_CODE;
2922 continue;
2923
252b5132
RH
2924 case 'T':
2925 case 'W':
38487616 2926 insn.insn_opcode |= va_arg (args, int) << OP_SH_FT;
252b5132
RH
2927 continue;
2928
2929 case 'd':
2930 case 'G':
af7ee8bf 2931 case 'K':
38487616 2932 insn.insn_opcode |= va_arg (args, int) << OP_SH_RD;
252b5132
RH
2933 continue;
2934
4372b673
NC
2935 case 'U':
2936 {
2937 int tmp = va_arg (args, int);
2938
38487616
TS
2939 insn.insn_opcode |= tmp << OP_SH_RT;
2940 insn.insn_opcode |= tmp << OP_SH_RD;
beae10d5 2941 continue;
4372b673
NC
2942 }
2943
252b5132
RH
2944 case 'V':
2945 case 'S':
38487616 2946 insn.insn_opcode |= va_arg (args, int) << OP_SH_FS;
252b5132
RH
2947 continue;
2948
2949 case 'z':
2950 continue;
2951
2952 case '<':
38487616 2953 insn.insn_opcode |= va_arg (args, int) << OP_SH_SHAMT;
252b5132
RH
2954 continue;
2955
2956 case 'D':
38487616 2957 insn.insn_opcode |= va_arg (args, int) << OP_SH_FD;
252b5132
RH
2958 continue;
2959
2960 case 'B':
38487616 2961 insn.insn_opcode |= va_arg (args, int) << OP_SH_CODE20;
252b5132
RH
2962 continue;
2963
4372b673 2964 case 'J':
38487616 2965 insn.insn_opcode |= va_arg (args, int) << OP_SH_CODE19;
4372b673
NC
2966 continue;
2967
252b5132 2968 case 'q':
38487616 2969 insn.insn_opcode |= va_arg (args, int) << OP_SH_CODE2;
252b5132
RH
2970 continue;
2971
2972 case 'b':
2973 case 's':
2974 case 'r':
2975 case 'v':
38487616 2976 insn.insn_opcode |= va_arg (args, int) << OP_SH_RS;
252b5132
RH
2977 continue;
2978
2979 case 'i':
2980 case 'j':
2981 case 'o':
f6688943 2982 *r = (bfd_reloc_code_real_type) va_arg (args, int);
cdf6fd85 2983 assert (*r == BFD_RELOC_GPREL16
f6688943
TS
2984 || *r == BFD_RELOC_MIPS_LITERAL
2985 || *r == BFD_RELOC_MIPS_HIGHER
2986 || *r == BFD_RELOC_HI16_S
2987 || *r == BFD_RELOC_LO16
2988 || *r == BFD_RELOC_MIPS_GOT16
2989 || *r == BFD_RELOC_MIPS_CALL16
438c16b8
TS
2990 || *r == BFD_RELOC_MIPS_GOT_DISP
2991 || *r == BFD_RELOC_MIPS_GOT_PAGE
2992 || *r == BFD_RELOC_MIPS_GOT_OFST
f6688943
TS
2993 || *r == BFD_RELOC_MIPS_GOT_LO16
2994 || *r == BFD_RELOC_MIPS_CALL_LO16
252b5132 2995 || (ep->X_op == O_subtract
f6688943 2996 && *r == BFD_RELOC_PCREL_LO16));
252b5132
RH
2997 continue;
2998
2999 case 'u':
f6688943 3000 *r = (bfd_reloc_code_real_type) va_arg (args, int);
252b5132
RH
3001 assert (ep != NULL
3002 && (ep->X_op == O_constant
3003 || (ep->X_op == O_symbol
f6688943
TS
3004 && (*r == BFD_RELOC_MIPS_HIGHEST
3005 || *r == BFD_RELOC_HI16_S
3006 || *r == BFD_RELOC_HI16
3007 || *r == BFD_RELOC_GPREL16
3008 || *r == BFD_RELOC_MIPS_GOT_HI16
3009 || *r == BFD_RELOC_MIPS_CALL_HI16))
252b5132 3010 || (ep->X_op == O_subtract
f6688943 3011 && *r == BFD_RELOC_PCREL_HI16_S)));
252b5132
RH
3012 continue;
3013
3014 case 'p':
3015 assert (ep != NULL);
3016 /*
3017 * This allows macro() to pass an immediate expression for
3018 * creating short branches without creating a symbol.
0b25d3e6
AO
3019 * Note that the expression still might come from the assembly
3020 * input, in which case the value is not checked for range nor
3021 * is a relocation entry generated (yuck).
252b5132
RH
3022 */
3023 if (ep->X_op == O_constant)
3024 {
3025 insn.insn_opcode |= (ep->X_add_number >> 2) & 0xffff;
3026 ep = NULL;
3027 }
3028 else
0b25d3e6 3029 *r = BFD_RELOC_16_PCREL_S2;
252b5132
RH
3030 continue;
3031
3032 case 'a':
3033 assert (ep != NULL);
f6688943 3034 *r = BFD_RELOC_MIPS_JMP;
252b5132
RH
3035 continue;
3036
3037 case 'C':
3038 insn.insn_opcode |= va_arg (args, unsigned long);
3039 continue;
3040
3041 default:
3042 internalError ();
3043 }
3044 break;
3045 }
3046 va_end (args);
f6688943 3047 assert (*r == BFD_RELOC_UNUSED ? ep == NULL : ep != NULL);
252b5132 3048
5e0116d5 3049 append_insn (place, &insn, ep, r);
252b5132
RH
3050}
3051
3052static void
17a2f251
TS
3053mips16_macro_build (char *place, int *counter ATTRIBUTE_UNUSED,
3054 expressionS *ep, const char *name, const char *fmt,
3055 va_list args)
252b5132
RH
3056{
3057 struct mips_cl_insn insn;
f6688943
TS
3058 bfd_reloc_code_real_type r[3]
3059 = {BFD_RELOC_UNUSED, BFD_RELOC_UNUSED, BFD_RELOC_UNUSED};
252b5132 3060
252b5132
RH
3061 insn.insn_mo = (struct mips_opcode *) hash_find (mips16_op_hash, name);
3062 assert (insn.insn_mo);
3063 assert (strcmp (name, insn.insn_mo->name) == 0);
3064
3065 while (strcmp (fmt, insn.insn_mo->args) != 0
3066 || insn.insn_mo->pinfo == INSN_MACRO)
3067 {
3068 ++insn.insn_mo;
3069 assert (insn.insn_mo->name);
3070 assert (strcmp (name, insn.insn_mo->name) == 0);
3071 }
3072
3073 insn.insn_opcode = insn.insn_mo->match;
b34976b6 3074 insn.use_extend = FALSE;
252b5132
RH
3075
3076 for (;;)
3077 {
3078 int c;
3079
3080 c = *fmt++;
3081 switch (c)
3082 {
3083 case '\0':
3084 break;
3085
3086 case ',':
3087 case '(':
3088 case ')':
3089 continue;
3090
3091 case 'y':
3092 case 'w':
3093 insn.insn_opcode |= va_arg (args, int) << MIPS16OP_SH_RY;
3094 continue;
3095
3096 case 'x':
3097 case 'v':
3098 insn.insn_opcode |= va_arg (args, int) << MIPS16OP_SH_RX;
3099 continue;
3100
3101 case 'z':
3102 insn.insn_opcode |= va_arg (args, int) << MIPS16OP_SH_RZ;
3103 continue;
3104
3105 case 'Z':
3106 insn.insn_opcode |= va_arg (args, int) << MIPS16OP_SH_MOVE32Z;
3107 continue;
3108
3109 case '0':
3110 case 'S':
3111 case 'P':
3112 case 'R':
3113 continue;
3114
3115 case 'X':
3116 insn.insn_opcode |= va_arg (args, int) << MIPS16OP_SH_REGR32;
3117 continue;
3118
3119 case 'Y':
3120 {
3121 int regno;
3122
3123 regno = va_arg (args, int);
3124 regno = ((regno & 7) << 2) | ((regno & 0x18) >> 3);
3125 insn.insn_opcode |= regno << MIPS16OP_SH_REG32R;
3126 }
3127 continue;
3128
3129 case '<':
3130 case '>':
3131 case '4':
3132 case '5':
3133 case 'H':
3134 case 'W':
3135 case 'D':
3136 case 'j':
3137 case '8':
3138 case 'V':
3139 case 'C':
3140 case 'U':
3141 case 'k':
3142 case 'K':
3143 case 'p':
3144 case 'q':
3145 {
3146 assert (ep != NULL);
3147
3148 if (ep->X_op != O_constant)
874e8986 3149 *r = (int) BFD_RELOC_UNUSED + c;
252b5132
RH
3150 else
3151 {
b34976b6
AM
3152 mips16_immed (NULL, 0, c, ep->X_add_number, FALSE, FALSE,
3153 FALSE, &insn.insn_opcode, &insn.use_extend,
c4e7957c 3154 &insn.extend);
252b5132 3155 ep = NULL;
f6688943 3156 *r = BFD_RELOC_UNUSED;
252b5132
RH
3157 }
3158 }
3159 continue;
3160
3161 case '6':
3162 insn.insn_opcode |= va_arg (args, int) << MIPS16OP_SH_IMM6;
3163 continue;
3164 }
3165
3166 break;
3167 }
3168
f6688943 3169 assert (*r == BFD_RELOC_UNUSED ? ep == NULL : ep != NULL);
252b5132 3170
5e0116d5 3171 append_insn (place, &insn, ep, r);
252b5132
RH
3172}
3173
438c16b8
TS
3174/*
3175 * Generate a "jalr" instruction with a relocation hint to the called
3176 * function. This occurs in NewABI PIC code.
3177 */
3178static void
17a2f251 3179macro_build_jalr (int icnt, expressionS *ep)
438c16b8 3180{
685736be 3181 char *f = NULL;
b34976b6 3182
438c16b8 3183 if (HAVE_NEWABI)
f21f8242
AO
3184 {
3185 frag_grow (4);
3186 f = frag_more (0);
3187 }
17a2f251 3188 macro_build (NULL, &icnt, NULL, "jalr", "d,s", RA, PIC_CALL_REG);
438c16b8 3189 if (HAVE_NEWABI)
f21f8242 3190 fix_new_exp (frag_now, f - frag_now->fr_literal,
a105a300 3191 4, ep, FALSE, BFD_RELOC_MIPS_JALR);
438c16b8
TS
3192}
3193
252b5132
RH
3194/*
3195 * Generate a "lui" instruction.
3196 */
3197static void
17a2f251 3198macro_build_lui (char *place, int *counter, expressionS *ep, int regnum)
252b5132
RH
3199{
3200 expressionS high_expr;
3201 struct mips_cl_insn insn;
f6688943
TS
3202 bfd_reloc_code_real_type r[3]
3203 = {BFD_RELOC_UNUSED, BFD_RELOC_UNUSED, BFD_RELOC_UNUSED};
5a38dc70
AM
3204 const char *name = "lui";
3205 const char *fmt = "t,u";
252b5132
RH
3206
3207 assert (! mips_opts.mips16);
3208
3209 if (place == NULL)
3210 high_expr = *ep;
3211 else
3212 {
3213 high_expr.X_op = O_constant;
3214 high_expr.X_add_number = ep->X_add_number;
3215 }
3216
3217 if (high_expr.X_op == O_constant)
3218 {
3219 /* we can compute the instruction now without a relocation entry */
e7d556df
TS
3220 high_expr.X_add_number = ((high_expr.X_add_number + 0x8000)
3221 >> 16) & 0xffff;
f6688943 3222 *r = BFD_RELOC_UNUSED;
252b5132 3223 }
78e1bb40 3224 else
252b5132
RH
3225 {
3226 assert (ep->X_op == O_symbol);
3227 /* _gp_disp is a special case, used from s_cpload. */
3228 assert (mips_pic == NO_PIC
78e1bb40
AO
3229 || (! HAVE_NEWABI
3230 && strcmp (S_GET_NAME (ep->X_add_symbol), "_gp_disp") == 0));
f6688943 3231 *r = BFD_RELOC_HI16_S;
252b5132
RH
3232 }
3233
3234 /*
3235 * If the macro is about to expand into a second instruction,
3236 * print a warning if needed. We need to pass ip as a parameter
3237 * to generate a better warning message here...
3238 */
3239 if (mips_opts.warn_about_macros && place == NULL && *counter == 1)
3240 as_warn (_("Macro instruction expanded into multiple instructions"));
3241
3242 if (place == NULL)
f9419b05 3243 ++*counter; /* bump instruction counter */
252b5132
RH
3244
3245 insn.insn_mo = (struct mips_opcode *) hash_find (op_hash, name);
3246 assert (insn.insn_mo);
3247 assert (strcmp (name, insn.insn_mo->name) == 0);
3248 assert (strcmp (fmt, insn.insn_mo->args) == 0);
3249
3250 insn.insn_opcode = insn.insn_mo->match | (regnum << OP_SH_RT);
f6688943 3251 if (*r == BFD_RELOC_UNUSED)
252b5132
RH
3252 {
3253 insn.insn_opcode |= high_expr.X_add_number;
5e0116d5 3254 append_insn (place, &insn, NULL, r);
252b5132
RH
3255 }
3256 else
5e0116d5 3257 append_insn (place, &insn, &high_expr, r);
252b5132
RH
3258}
3259
885add95
CD
3260/* Generate a sequence of instructions to do a load or store from a constant
3261 offset off of a base register (breg) into/from a target register (treg),
3262 using AT if necessary. */
3263static void
17a2f251 3264macro_build_ldst_constoffset (char *place, int *counter, expressionS *ep,
256ab948 3265 const char *op, int treg, int breg, int dbl)
885add95
CD
3266{
3267 assert (ep->X_op == O_constant);
3268
256ab948
TS
3269 /* Sign-extending 32-bit constants makes their handling easier. */
3270 if (! dbl)
ae826530
TS
3271 {
3272 if (ep->X_add_number & ~((bfd_vma) 0xffffffff)
3273 && ~(ep->X_add_number | 0xffffffff))
3274 as_bad (_("too large constant specified"));
3275
256ab948
TS
3276 ep->X_add_number = (((ep->X_add_number & 0xffffffff) ^ 0x80000000)
3277 - 0x80000000);
ae826530 3278 }
256ab948 3279
885add95
CD
3280 /* Right now, this routine can only handle signed 32-bit contants. */
3281 if (! IS_SEXT_32BIT_NUM(ep->X_add_number))
3282 as_warn (_("operand overflow"));
3283
3284 if (IS_SEXT_16BIT_NUM(ep->X_add_number))
3285 {
3286 /* Signed 16-bit offset will fit in the op. Easy! */
17a2f251
TS
3287 macro_build (place, counter, ep, op, "t,o(b)", treg, BFD_RELOC_LO16,
3288 breg);
885add95
CD
3289 }
3290 else
3291 {
3292 /* 32-bit offset, need multiple instructions and AT, like:
3293 lui $tempreg,const_hi (BFD_RELOC_HI16_S)
3294 addu $tempreg,$tempreg,$breg
3295 <op> $treg,const_lo($tempreg) (BFD_RELOC_LO16)
3296 to handle the complete offset. */
3297 macro_build_lui (place, counter, ep, AT);
3298 if (place != NULL)
3299 place += 4;
17a2f251
TS
3300 macro_build (place, counter, NULL, ADDRESS_ADD_INSN, "d,v,t", AT, AT,
3301 breg);
885add95
CD
3302 if (place != NULL)
3303 place += 4;
17a2f251
TS
3304 macro_build (place, counter, ep, op, "t,o(b)", treg, BFD_RELOC_LO16,
3305 AT);
885add95
CD
3306
3307 if (mips_opts.noat)
3308 as_warn (_("Macro used $at after \".set noat\""));
3309 }
3310}
3311
252b5132
RH
3312/* set_at()
3313 * Generates code to set the $at register to true (one)
3314 * if reg is less than the immediate expression.
3315 */
3316static void
17a2f251 3317set_at (int *counter, int reg, int unsignedp)
252b5132
RH
3318{
3319 if (imm_expr.X_op == O_constant
3320 && imm_expr.X_add_number >= -0x8000
3321 && imm_expr.X_add_number < 0x8000)
17a2f251
TS
3322 macro_build (NULL, counter, &imm_expr, unsignedp ? "sltiu" : "slti",
3323 "t,r,j", AT, reg, BFD_RELOC_LO16);
252b5132
RH
3324 else
3325 {
4d34fb5f 3326 load_register (counter, AT, &imm_expr, HAVE_64BIT_GPRS);
17a2f251 3327 macro_build (NULL, counter, NULL, unsignedp ? "sltu" : "slt",
252b5132
RH
3328 "d,v,t", AT, reg, AT);
3329 }
3330}
3331
3332/* Warn if an expression is not a constant. */
3333
3334static void
17a2f251 3335check_absolute_expr (struct mips_cl_insn *ip, expressionS *ex)
252b5132
RH
3336{
3337 if (ex->X_op == O_big)
3338 as_bad (_("unsupported large constant"));
3339 else if (ex->X_op != O_constant)
3340 as_bad (_("Instruction %s requires absolute expression"), ip->insn_mo->name);
3341}
3342
3343/* Count the leading zeroes by performing a binary chop. This is a
3344 bulky bit of source, but performance is a LOT better for the
3345 majority of values than a simple loop to count the bits:
3346 for (lcnt = 0; (lcnt < 32); lcnt++)
3347 if ((v) & (1 << (31 - lcnt)))
3348 break;
3349 However it is not code size friendly, and the gain will drop a bit
3350 on certain cached systems.
3351*/
3352#define COUNT_TOP_ZEROES(v) \
3353 (((v) & ~0xffff) == 0 \
3354 ? ((v) & ~0xff) == 0 \
3355 ? ((v) & ~0xf) == 0 \
3356 ? ((v) & ~0x3) == 0 \
3357 ? ((v) & ~0x1) == 0 \
3358 ? !(v) \
3359 ? 32 \
3360 : 31 \
3361 : 30 \
3362 : ((v) & ~0x7) == 0 \
3363 ? 29 \
3364 : 28 \
3365 : ((v) & ~0x3f) == 0 \
3366 ? ((v) & ~0x1f) == 0 \
3367 ? 27 \
3368 : 26 \
3369 : ((v) & ~0x7f) == 0 \
3370 ? 25 \
3371 : 24 \
3372 : ((v) & ~0xfff) == 0 \
3373 ? ((v) & ~0x3ff) == 0 \
3374 ? ((v) & ~0x1ff) == 0 \
3375 ? 23 \
3376 : 22 \
3377 : ((v) & ~0x7ff) == 0 \
3378 ? 21 \
3379 : 20 \
3380 : ((v) & ~0x3fff) == 0 \
3381 ? ((v) & ~0x1fff) == 0 \
3382 ? 19 \
3383 : 18 \
3384 : ((v) & ~0x7fff) == 0 \
3385 ? 17 \
3386 : 16 \
3387 : ((v) & ~0xffffff) == 0 \
3388 ? ((v) & ~0xfffff) == 0 \
3389 ? ((v) & ~0x3ffff) == 0 \
3390 ? ((v) & ~0x1ffff) == 0 \
3391 ? 15 \
3392 : 14 \
3393 : ((v) & ~0x7ffff) == 0 \
3394 ? 13 \
3395 : 12 \
3396 : ((v) & ~0x3fffff) == 0 \
3397 ? ((v) & ~0x1fffff) == 0 \
3398 ? 11 \
3399 : 10 \
3400 : ((v) & ~0x7fffff) == 0 \
3401 ? 9 \
3402 : 8 \
3403 : ((v) & ~0xfffffff) == 0 \
3404 ? ((v) & ~0x3ffffff) == 0 \
3405 ? ((v) & ~0x1ffffff) == 0 \
3406 ? 7 \
3407 : 6 \
3408 : ((v) & ~0x7ffffff) == 0 \
3409 ? 5 \
3410 : 4 \
3411 : ((v) & ~0x3fffffff) == 0 \
3412 ? ((v) & ~0x1fffffff) == 0 \
3413 ? 3 \
3414 : 2 \
3415 : ((v) & ~0x7fffffff) == 0 \
3416 ? 1 \
3417 : 0)
3418
3419/* load_register()
3420 * This routine generates the least number of instructions neccessary to load
3421 * an absolute expression value into a register.
3422 */
3423static void
17a2f251 3424load_register (int *counter, int reg, expressionS *ep, int dbl)
252b5132
RH
3425{
3426 int freg;
3427 expressionS hi32, lo32;
3428
3429 if (ep->X_op != O_big)
3430 {
3431 assert (ep->X_op == O_constant);
256ab948
TS
3432
3433 /* Sign-extending 32-bit constants makes their handling easier. */
3434 if (! dbl)
ae826530
TS
3435 {
3436 if (ep->X_add_number & ~((bfd_vma) 0xffffffff)
3437 && ~(ep->X_add_number | 0xffffffff))
3438 as_bad (_("too large constant specified"));
3439
256ab948
TS
3440 ep->X_add_number = (((ep->X_add_number & 0xffffffff) ^ 0x80000000)
3441 - 0x80000000);
ae826530 3442 }
256ab948
TS
3443
3444 if (IS_SEXT_16BIT_NUM (ep->X_add_number))
252b5132
RH
3445 {
3446 /* We can handle 16 bit signed values with an addiu to
3447 $zero. No need to ever use daddiu here, since $zero and
3448 the result are always correct in 32 bit mode. */
17a2f251
TS
3449 macro_build (NULL, counter, ep, "addiu", "t,r,j", reg, 0,
3450 BFD_RELOC_LO16);
252b5132
RH
3451 return;
3452 }
3453 else if (ep->X_add_number >= 0 && ep->X_add_number < 0x10000)
3454 {
3455 /* We can handle 16 bit unsigned values with an ori to
3456 $zero. */
17a2f251
TS
3457 macro_build (NULL, counter, ep, "ori", "t,r,i", reg, 0,
3458 BFD_RELOC_LO16);
252b5132
RH
3459 return;
3460 }
256ab948 3461 else if ((IS_SEXT_32BIT_NUM (ep->X_add_number)))
252b5132
RH
3462 {
3463 /* 32 bit values require an lui. */
17a2f251 3464 macro_build (NULL, counter, ep, "lui", "t,u", reg, BFD_RELOC_HI16);
252b5132 3465 if ((ep->X_add_number & 0xffff) != 0)
17a2f251
TS
3466 macro_build (NULL, counter, ep, "ori", "t,r,i", reg, reg,
3467 BFD_RELOC_LO16);
252b5132
RH
3468 return;
3469 }
3470 }
3471
3472 /* The value is larger than 32 bits. */
3473
ca4e0257 3474 if (HAVE_32BIT_GPRS)
252b5132 3475 {
956cd1d6
TS
3476 as_bad (_("Number (0x%lx) larger than 32 bits"),
3477 (unsigned long) ep->X_add_number);
17a2f251
TS
3478 macro_build (NULL, counter, ep, "addiu", "t,r,j", reg, 0,
3479 BFD_RELOC_LO16);
252b5132
RH
3480 return;
3481 }
3482
3483 if (ep->X_op != O_big)
3484 {
3485 hi32 = *ep;
3486 hi32.X_add_number = (valueT) hi32.X_add_number >> 16;
3487 hi32.X_add_number = (valueT) hi32.X_add_number >> 16;
3488 hi32.X_add_number &= 0xffffffff;
3489 lo32 = *ep;
3490 lo32.X_add_number &= 0xffffffff;
3491 }
3492 else
3493 {
3494 assert (ep->X_add_number > 2);
3495 if (ep->X_add_number == 3)
3496 generic_bignum[3] = 0;
3497 else if (ep->X_add_number > 4)
3498 as_bad (_("Number larger than 64 bits"));
3499 lo32.X_op = O_constant;
3500 lo32.X_add_number = generic_bignum[0] + (generic_bignum[1] << 16);
3501 hi32.X_op = O_constant;
3502 hi32.X_add_number = generic_bignum[2] + (generic_bignum[3] << 16);
3503 }
3504
3505 if (hi32.X_add_number == 0)
3506 freg = 0;
3507 else
3508 {
3509 int shift, bit;
3510 unsigned long hi, lo;
3511
956cd1d6 3512 if (hi32.X_add_number == (offsetT) 0xffffffff)
beae10d5
KH
3513 {
3514 if ((lo32.X_add_number & 0xffff8000) == 0xffff8000)
3515 {
17a2f251
TS
3516 macro_build (NULL, counter, &lo32, "addiu", "t,r,j", reg, 0,
3517 BFD_RELOC_LO16);
beae10d5
KH
3518 return;
3519 }
3520 if (lo32.X_add_number & 0x80000000)
3521 {
17a2f251
TS
3522 macro_build (NULL, counter, &lo32, "lui", "t,u", reg,
3523 BFD_RELOC_HI16);
252b5132 3524 if (lo32.X_add_number & 0xffff)
17a2f251
TS
3525 macro_build (NULL, counter, &lo32, "ori", "t,r,i", reg, reg,
3526 BFD_RELOC_LO16);
beae10d5
KH
3527 return;
3528 }
3529 }
252b5132
RH
3530
3531 /* Check for 16bit shifted constant. We know that hi32 is
3532 non-zero, so start the mask on the first bit of the hi32
3533 value. */
3534 shift = 17;
3535 do
beae10d5
KH
3536 {
3537 unsigned long himask, lomask;
3538
3539 if (shift < 32)
3540 {
3541 himask = 0xffff >> (32 - shift);
3542 lomask = (0xffff << shift) & 0xffffffff;
3543 }
3544 else
3545 {
3546 himask = 0xffff << (shift - 32);
3547 lomask = 0;
3548 }
3549 if ((hi32.X_add_number & ~(offsetT) himask) == 0
3550 && (lo32.X_add_number & ~(offsetT) lomask) == 0)
3551 {
3552 expressionS tmp;
3553
3554 tmp.X_op = O_constant;
3555 if (shift < 32)
3556 tmp.X_add_number = ((hi32.X_add_number << (32 - shift))
3557 | (lo32.X_add_number >> shift));
3558 else
3559 tmp.X_add_number = hi32.X_add_number >> (shift - 32);
17a2f251
TS
3560 macro_build (NULL, counter, &tmp, "ori", "t,r,i", reg, 0,
3561 BFD_RELOC_LO16);
3562 macro_build (NULL, counter, NULL,
beae10d5
KH
3563 (shift >= 32) ? "dsll32" : "dsll",
3564 "d,w,<", reg, reg,
3565 (shift >= 32) ? shift - 32 : shift);
3566 return;
3567 }
f9419b05 3568 ++shift;
beae10d5
KH
3569 }
3570 while (shift <= (64 - 16));
252b5132
RH
3571
3572 /* Find the bit number of the lowest one bit, and store the
3573 shifted value in hi/lo. */
3574 hi = (unsigned long) (hi32.X_add_number & 0xffffffff);
3575 lo = (unsigned long) (lo32.X_add_number & 0xffffffff);
3576 if (lo != 0)
3577 {
3578 bit = 0;
3579 while ((lo & 1) == 0)
3580 {
3581 lo >>= 1;
3582 ++bit;
3583 }
3584 lo |= (hi & (((unsigned long) 1 << bit) - 1)) << (32 - bit);
3585 hi >>= bit;
3586 }
3587 else
3588 {
3589 bit = 32;
3590 while ((hi & 1) == 0)
3591 {
3592 hi >>= 1;
3593 ++bit;
3594 }
3595 lo = hi;
3596 hi = 0;
3597 }
3598
3599 /* Optimize if the shifted value is a (power of 2) - 1. */
3600 if ((hi == 0 && ((lo + 1) & lo) == 0)
3601 || (lo == 0xffffffff && ((hi + 1) & hi) == 0))
beae10d5
KH
3602 {
3603 shift = COUNT_TOP_ZEROES ((unsigned int) hi32.X_add_number);
252b5132 3604 if (shift != 0)
beae10d5 3605 {
252b5132
RH
3606 expressionS tmp;
3607
3608 /* This instruction will set the register to be all
3609 ones. */
beae10d5
KH
3610 tmp.X_op = O_constant;
3611 tmp.X_add_number = (offsetT) -1;
17a2f251
TS
3612 macro_build (NULL, counter, &tmp, "addiu", "t,r,j", reg, 0,
3613 BFD_RELOC_LO16);
beae10d5
KH
3614 if (bit != 0)
3615 {
3616 bit += shift;
17a2f251 3617 macro_build (NULL, counter, NULL,
beae10d5
KH
3618 (bit >= 32) ? "dsll32" : "dsll",
3619 "d,w,<", reg, reg,
3620 (bit >= 32) ? bit - 32 : bit);
3621 }
17a2f251 3622 macro_build (NULL, counter, NULL,
252b5132 3623 (shift >= 32) ? "dsrl32" : "dsrl",
beae10d5 3624 "d,w,<", reg, reg,
252b5132 3625 (shift >= 32) ? shift - 32 : shift);
beae10d5
KH
3626 return;
3627 }
3628 }
252b5132
RH
3629
3630 /* Sign extend hi32 before calling load_register, because we can
3631 generally get better code when we load a sign extended value. */
3632 if ((hi32.X_add_number & 0x80000000) != 0)
beae10d5 3633 hi32.X_add_number |= ~(offsetT) 0xffffffff;
252b5132
RH
3634 load_register (counter, reg, &hi32, 0);
3635 freg = reg;
3636 }
3637 if ((lo32.X_add_number & 0xffff0000) == 0)
3638 {
3639 if (freg != 0)
3640 {
17a2f251 3641 macro_build (NULL, counter, NULL, "dsll32", "d,w,<", reg, freg, 0);
252b5132
RH
3642 freg = reg;
3643 }
3644 }
3645 else
3646 {
3647 expressionS mid16;
3648
956cd1d6 3649 if ((freg == 0) && (lo32.X_add_number == (offsetT) 0xffffffff))
beae10d5 3650 {
17a2f251
TS
3651 macro_build (NULL, counter, &lo32, "lui", "t,u", reg,
3652 BFD_RELOC_HI16);
3653 macro_build (NULL, counter, NULL, "dsrl32", "d,w,<", reg, reg, 0);
beae10d5
KH
3654 return;
3655 }
252b5132
RH
3656
3657 if (freg != 0)
3658 {
17a2f251 3659 macro_build (NULL, counter, NULL, "dsll", "d,w,<", reg, freg, 16);
252b5132
RH
3660 freg = reg;
3661 }
3662 mid16 = lo32;
3663 mid16.X_add_number >>= 16;
17a2f251
TS
3664 macro_build (NULL, counter, &mid16, "ori", "t,r,i", reg, freg,
3665 BFD_RELOC_LO16);
3666 macro_build (NULL, counter, NULL, "dsll", "d,w,<", reg, reg, 16);
252b5132
RH
3667 freg = reg;
3668 }
3669 if ((lo32.X_add_number & 0xffff) != 0)
17a2f251
TS
3670 macro_build (NULL, counter, &lo32, "ori", "t,r,i", reg, freg,
3671 BFD_RELOC_LO16);
252b5132
RH
3672}
3673
3674/* Load an address into a register. */
3675
3676static void
17a2f251 3677load_address (int *counter, int reg, expressionS *ep, int *used_at)
252b5132 3678{
f9419b05 3679 char *p = NULL;
252b5132
RH
3680
3681 if (ep->X_op != O_constant
3682 && ep->X_op != O_symbol)
3683 {
3684 as_bad (_("expression too complex"));
3685 ep->X_op = O_constant;
3686 }
3687
3688 if (ep->X_op == O_constant)
3689 {
c9914766 3690 load_register (counter, reg, ep, HAVE_64BIT_ADDRESSES);
252b5132
RH
3691 return;
3692 }
3693
3694 if (mips_pic == NO_PIC)
3695 {
3696 /* If this is a reference to a GP relative symbol, we want
cdf6fd85 3697 addiu $reg,$gp,<sym> (BFD_RELOC_GPREL16)
252b5132
RH
3698 Otherwise we want
3699 lui $reg,<sym> (BFD_RELOC_HI16_S)
3700 addiu $reg,$reg,<sym> (BFD_RELOC_LO16)
d6bc6245 3701 If we have an addend, we always use the latter form.
76b3015f 3702
d6bc6245
TS
3703 With 64bit address space and a usable $at we want
3704 lui $reg,<sym> (BFD_RELOC_MIPS_HIGHEST)
3705 lui $at,<sym> (BFD_RELOC_HI16_S)
3706 daddiu $reg,<sym> (BFD_RELOC_MIPS_HIGHER)
3707 daddiu $at,<sym> (BFD_RELOC_LO16)
3708 dsll32 $reg,0
3a482fd5 3709 daddu $reg,$reg,$at
76b3015f 3710
c03099e6 3711 If $at is already in use, we use a path which is suboptimal
d6bc6245
TS
3712 on superscalar processors.
3713 lui $reg,<sym> (BFD_RELOC_MIPS_HIGHEST)
3714 daddiu $reg,<sym> (BFD_RELOC_MIPS_HIGHER)
3715 dsll $reg,16
3716 daddiu $reg,<sym> (BFD_RELOC_HI16_S)
3717 dsll $reg,16
3718 daddiu $reg,<sym> (BFD_RELOC_LO16)
3719 */
c9914766 3720 if (HAVE_64BIT_ADDRESSES)
d6bc6245 3721 {
d6bc6245
TS
3722 /* We don't do GP optimization for now because RELAX_ENCODE can't
3723 hold the data for such large chunks. */
3724
460597ba 3725 if (*used_at == 0 && ! mips_opts.noat)
d6bc6245
TS
3726 {
3727 macro_build (p, counter, ep, "lui", "t,u",
17a2f251 3728 reg, BFD_RELOC_MIPS_HIGHEST);
d6bc6245 3729 macro_build (p, counter, ep, "lui", "t,u",
17a2f251 3730 AT, BFD_RELOC_HI16_S);
d6bc6245 3731 macro_build (p, counter, ep, "daddiu", "t,r,j",
17a2f251 3732 reg, reg, BFD_RELOC_MIPS_HIGHER);
d6bc6245 3733 macro_build (p, counter, ep, "daddiu", "t,r,j",
17a2f251
TS
3734 AT, AT, BFD_RELOC_LO16);
3735 macro_build (p, counter, NULL, "dsll32", "d,w,<", reg, reg, 0);
3736 macro_build (p, counter, NULL, "daddu", "d,v,t", reg, reg, AT);
d6bc6245
TS
3737 *used_at = 1;
3738 }
3739 else
3740 {
3741 macro_build (p, counter, ep, "lui", "t,u",
17a2f251 3742 reg, BFD_RELOC_MIPS_HIGHEST);
d6bc6245 3743 macro_build (p, counter, ep, "daddiu", "t,r,j",
17a2f251
TS
3744 reg, reg, BFD_RELOC_MIPS_HIGHER);
3745 macro_build (p, counter, NULL, "dsll", "d,w,<", reg, reg, 16);
d6bc6245 3746 macro_build (p, counter, ep, "daddiu", "t,r,j",
17a2f251
TS
3747 reg, reg, BFD_RELOC_HI16_S);
3748 macro_build (p, counter, NULL, "dsll", "d,w,<", reg, reg, 16);
d6bc6245 3749 macro_build (p, counter, ep, "daddiu", "t,r,j",
17a2f251 3750 reg, reg, BFD_RELOC_LO16);
d6bc6245
TS
3751 }
3752 }
252b5132
RH
3753 else
3754 {
d6bc6245
TS
3755 if ((valueT) ep->X_add_number <= MAX_GPREL_OFFSET
3756 && ! nopic_need_relax (ep->X_add_symbol, 1))
3757 {
3758 frag_grow (20);
17a2f251
TS
3759 macro_build (NULL, counter, ep, ADDRESS_ADDI_INSN, "t,r,j", reg,
3760 mips_gp_register, BFD_RELOC_GPREL16);
d6bc6245
TS
3761 p = frag_var (rs_machine_dependent, 8, 0,
3762 RELAX_ENCODE (4, 8, 0, 4, 0,
3763 mips_opts.warn_about_macros),
956cd1d6 3764 ep->X_add_symbol, 0, NULL);
d6bc6245
TS
3765 }
3766 macro_build_lui (p, counter, ep, reg);
3767 if (p != NULL)
3768 p += 4;
17a2f251
TS
3769 macro_build (p, counter, ep, ADDRESS_ADDI_INSN, "t,r,j", reg, reg,
3770 BFD_RELOC_LO16);
d6bc6245 3771 }
252b5132
RH
3772 }
3773 else if (mips_pic == SVR4_PIC && ! mips_big_got)
3774 {
3775 expressionS ex;
3776
3777 /* If this is a reference to an external symbol, we want
3778 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
3779 Otherwise we want
3780 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
3781 nop
3782 addiu $reg,$reg,<sym> (BFD_RELOC_LO16)
f5040a92
AO
3783 If there is a constant, it must be added in after.
3784
ed6fb7bd 3785 If we have NewABI, we want
f5040a92
AO
3786 lw $reg,<sym+cst>($gp) (BFD_RELOC_MIPS_GOT_DISP)
3787 unless we're referencing a global symbol with a non-zero
3788 offset, in which case cst must be added separately. */
ed6fb7bd
SC
3789 if (HAVE_NEWABI)
3790 {
f5040a92 3791 frag_grow (12);
684022ea 3792
f5040a92
AO
3793 if (ep->X_add_number)
3794 {
3795 frag_now->tc_frag_data.tc_fr_offset =
3796 ex.X_add_number = ep->X_add_number;
3797 ep->X_add_number = 0;
17a2f251
TS
3798 macro_build (NULL, counter, ep, ADDRESS_LOAD_INSN, "t,o(b)",
3799 reg, BFD_RELOC_MIPS_GOT_DISP, mips_gp_register);
f5040a92
AO
3800 if (ex.X_add_number < -0x8000 || ex.X_add_number >= 0x8000)
3801 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
3802 ex.X_op = O_constant;
17a2f251
TS
3803 macro_build (NULL, counter, &ex, ADDRESS_ADDI_INSN, "t,r,j",
3804 reg, reg, BFD_RELOC_LO16);
f5040a92
AO
3805 p = frag_var (rs_machine_dependent, 8, 0,
3806 RELAX_ENCODE (8, 4, 0, 0, 0,
3807 mips_opts.warn_about_macros),
17a2f251 3808 ep->X_add_symbol, 0, NULL);
f5040a92
AO
3809 ep->X_add_number = ex.X_add_number;
3810 }
3811
f899b4b8 3812 macro_build (p, counter, ep, ADDRESS_LOAD_INSN, "t,o(b)", reg,
17a2f251 3813 BFD_RELOC_MIPS_GOT_DISP, mips_gp_register);
f5040a92
AO
3814
3815 if (! p)
3816 {
3817 /* To avoid confusion in tc_gen_reloc, we must ensure
3818 that this does not become a variant frag. */
3819 frag_wane (frag_now);
3820 frag_new (0);
3821 }
ed6fb7bd
SC
3822 }
3823 else
3824 {
f5040a92
AO
3825 ex.X_add_number = ep->X_add_number;
3826 ep->X_add_number = 0;
3827 frag_grow (20);
17a2f251
TS
3828 macro_build (NULL, counter, ep, ADDRESS_LOAD_INSN, "t,o(b)", reg,
3829 BFD_RELOC_MIPS_GOT16,
f899b4b8 3830 mips_gp_register);
17a2f251 3831 macro_build (NULL, counter, NULL, "nop", "");
ed6fb7bd
SC
3832 p = frag_var (rs_machine_dependent, 4, 0,
3833 RELAX_ENCODE (0, 4, -8, 0, 0, mips_opts.warn_about_macros),
17a2f251
TS
3834 ep->X_add_symbol, 0, NULL);
3835 macro_build (p, counter, ep, ADDRESS_ADDI_INSN, "t,r,j", reg, reg,
3836 BFD_RELOC_LO16);
ed6fb7bd 3837
f5040a92
AO
3838 if (ex.X_add_number != 0)
3839 {
3840 if (ex.X_add_number < -0x8000 || ex.X_add_number >= 0x8000)
3841 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
3842 ex.X_op = O_constant;
17a2f251
TS
3843 macro_build (NULL, counter, &ex, ADDRESS_ADDI_INSN, "t,r,j",
3844 reg, reg, BFD_RELOC_LO16);
f5040a92 3845 }
252b5132
RH
3846 }
3847 }
3848 else if (mips_pic == SVR4_PIC)
3849 {
3850 expressionS ex;
3851 int off;
3852
3853 /* This is the large GOT case. If this is a reference to an
3854 external symbol, we want
3855 lui $reg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
3856 addu $reg,$reg,$gp
3857 lw $reg,<sym>($reg) (BFD_RELOC_MIPS_GOT_LO16)
f5040a92
AO
3858
3859 Otherwise, for a reference to a local symbol in old ABI, we want
252b5132
RH
3860 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
3861 nop
3862 addiu $reg,$reg,<sym> (BFD_RELOC_LO16)
684022ea 3863 If there is a constant, it must be added in after.
f5040a92
AO
3864
3865 In the NewABI, for local symbols, with or without offsets, we want:
438c16b8
TS
3866 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT_PAGE)
3867 addiu $reg,$reg,<sym> (BFD_RELOC_MIPS_GOT_OFST)
f5040a92 3868 */
438c16b8
TS
3869 if (HAVE_NEWABI)
3870 {
f5040a92
AO
3871 frag_grow (24);
3872
3873 frag_now->tc_frag_data.tc_fr_offset =
3874 ex.X_add_number = ep->X_add_number;
3875 ep->X_add_number = 0;
17a2f251
TS
3876 macro_build (NULL, counter, ep, "lui", "t,u", reg,
3877 BFD_RELOC_MIPS_GOT_HI16);
3878 macro_build (NULL, counter, NULL, ADDRESS_ADD_INSN, "d,v,t", reg,
3879 reg, mips_gp_register);
3880 macro_build (NULL, counter, ep, ADDRESS_LOAD_INSN, "t,o(b)", reg,
3881 BFD_RELOC_MIPS_GOT_LO16, reg);
f5040a92
AO
3882 if (ex.X_add_number < -0x8000 || ex.X_add_number >= 0x8000)
3883 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
3884 else if (ex.X_add_number)
3885 {
3886 ex.X_op = O_constant;
17a2f251
TS
3887 macro_build (NULL, counter, &ex, ADDRESS_ADDI_INSN, "t,r,j",
3888 reg, reg, BFD_RELOC_LO16);
f5040a92
AO
3889 }
3890
3891 ep->X_add_number = ex.X_add_number;
3892 p = frag_var (rs_machine_dependent, 8, 0,
3893 RELAX_ENCODE (ex.X_add_number ? 16 : 12, 8, 0, 4, 0,
3894 mips_opts.warn_about_macros),
17a2f251 3895 ep->X_add_symbol, 0, NULL);
f899b4b8 3896 macro_build (p, counter, ep, ADDRESS_LOAD_INSN, "t,o(b)", reg,
17a2f251
TS
3897 BFD_RELOC_MIPS_GOT_PAGE, mips_gp_register);
3898 macro_build (p + 4, counter, ep, ADDRESS_ADDI_INSN, "t,r,j", reg,
3899 reg, BFD_RELOC_MIPS_GOT_OFST);
438c16b8 3900 }
252b5132 3901 else
438c16b8 3902 {
f5040a92
AO
3903 ex.X_add_number = ep->X_add_number;
3904 ep->X_add_number = 0;
438c16b8
TS
3905 if (reg_needs_delay (mips_gp_register))
3906 off = 4;
3907 else
3908 off = 0;
3909 frag_grow (32);
17a2f251
TS
3910 macro_build (NULL, counter, ep, "lui", "t,u", reg,
3911 BFD_RELOC_MIPS_GOT_HI16);
3912 macro_build (NULL, counter, NULL, ADDRESS_ADD_INSN, "d,v,t", reg,
3913 reg, mips_gp_register);
3914 macro_build (NULL, counter, ep, ADDRESS_LOAD_INSN, "t,o(b)", reg,
3915 BFD_RELOC_MIPS_GOT_LO16, reg);
438c16b8
TS
3916 p = frag_var (rs_machine_dependent, 12 + off, 0,
3917 RELAX_ENCODE (12, 12 + off, off, 8 + off, 0,
3918 mips_opts.warn_about_macros),
3919 ep->X_add_symbol, 0, NULL);
3920 if (off > 0)
3921 {
3922 /* We need a nop before loading from $gp. This special
3923 check is required because the lui which starts the main
3924 instruction stream does not refer to $gp, and so will not
3925 insert the nop which may be required. */
17a2f251 3926 macro_build (p, counter, NULL, "nop", "");
438c16b8
TS
3927 p += 4;
3928 }
f899b4b8 3929 macro_build (p, counter, ep, ADDRESS_LOAD_INSN, "t,o(b)", reg,
17a2f251 3930 BFD_RELOC_MIPS_GOT16, mips_gp_register);
438c16b8 3931 p += 4;
17a2f251 3932 macro_build (p, counter, NULL, "nop", "");
252b5132 3933 p += 4;
17a2f251
TS
3934 macro_build (p, counter, ep, ADDRESS_ADDI_INSN, "t,r,j", reg, reg,
3935 BFD_RELOC_LO16);
438c16b8 3936
f5040a92
AO
3937 if (ex.X_add_number != 0)
3938 {
3939 if (ex.X_add_number < -0x8000 || ex.X_add_number >= 0x8000)
3940 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
3941 ex.X_op = O_constant;
17a2f251
TS
3942 macro_build (NULL, counter, &ex, ADDRESS_ADDI_INSN, "t,r,j",
3943 reg, reg, BFD_RELOC_LO16);
f5040a92 3944 }
252b5132
RH
3945 }
3946 }
3947 else if (mips_pic == EMBEDDED_PIC)
3948 {
3949 /* We always do
cdf6fd85 3950 addiu $reg,$gp,<sym> (BFD_RELOC_GPREL16)
c9914766 3951 */
17a2f251
TS
3952 macro_build (NULL, counter, ep, ADDRESS_ADDI_INSN, "t,r,j", reg,
3953 mips_gp_register, BFD_RELOC_GPREL16);
252b5132
RH
3954 }
3955 else
3956 abort ();
3957}
3958
ea1fb5dc
RS
3959/* Move the contents of register SOURCE into register DEST. */
3960
3961static void
17a2f251 3962move_register (int *counter, int dest, int source)
ea1fb5dc 3963{
17a2f251 3964 macro_build (NULL, counter, NULL, HAVE_32BIT_GPRS ? "addu" : "daddu",
ea1fb5dc
RS
3965 "d,v,t", dest, source, 0);
3966}
3967
252b5132
RH
3968/*
3969 * Build macros
3970 * This routine implements the seemingly endless macro or synthesized
3971 * instructions and addressing modes in the mips assembly language. Many
3972 * of these macros are simple and are similar to each other. These could
3973 * probably be handled by some kind of table or grammer aproach instead of
3974 * this verbose method. Others are not simple macros but are more like
3975 * optimizing code generation.
3976 * One interesting optimization is when several store macros appear
3977 * consecutivly that would load AT with the upper half of the same address.
3978 * The ensuing load upper instructions are ommited. This implies some kind
3979 * of global optimization. We currently only optimize within a single macro.
3980 * For many of the load and store macros if the address is specified as a
3981 * constant expression in the first 64k of memory (ie ld $2,0x4000c) we
3982 * first load register 'at' with zero and use it as the base register. The
3983 * mips assembler simply uses register $zero. Just one tiny optimization
3984 * we're missing.
3985 */
3986static void
17a2f251 3987macro (struct mips_cl_insn *ip)
252b5132
RH
3988{
3989 register int treg, sreg, dreg, breg;
3990 int tempreg;
3991 int mask;
3992 int icnt = 0;
43841e91 3993 int used_at = 0;
252b5132
RH
3994 expressionS expr1;
3995 const char *s;
3996 const char *s2;
3997 const char *fmt;
3998 int likely = 0;
3999 int dbl = 0;
4000 int coproc = 0;
4001 int lr = 0;
4002 int imm = 0;
4003 offsetT maxnum;
4004 int off;
4005 bfd_reloc_code_real_type r;
252b5132
RH
4006 int hold_mips_optimize;
4007
4008 assert (! mips_opts.mips16);
4009
4010 treg = (ip->insn_opcode >> 16) & 0x1f;
4011 dreg = (ip->insn_opcode >> 11) & 0x1f;
4012 sreg = breg = (ip->insn_opcode >> 21) & 0x1f;
4013 mask = ip->insn_mo->mask;
4014
4015 expr1.X_op = O_constant;
4016 expr1.X_op_symbol = NULL;
4017 expr1.X_add_symbol = NULL;
4018 expr1.X_add_number = 1;
4019
5919d012
RS
4020 /* Umatched fixups should not be put in the same frag as a relaxable
4021 macro. For example, suppose we have:
4022
4023 lui $4,%hi(l1) # 1
4024 la $5,l2 # 2
4025 addiu $4,$4,%lo(l1) # 3
4026
4027 If instructions 1 and 2 were put in the same frag, md_frob_file would
4028 move the fixup for #1 after the fixups for the "unrelaxed" version of
4029 #2. This would confuse tc_gen_reloc, which expects the relocations
4030 for #2 to be the last for that frag.
4031
64bdfcaf
RS
4032 Also, if tc_gen_reloc sees certain relocations in a variant frag,
4033 it assumes that they belong to a relaxable macro. We mustn't put
4034 other uses of such relocations into a variant frag.
4035
4036 To avoid both problems, finish the current frag it contains a
4037 %reloc() operator. The macro then goes into a new frag. */
4038 if (prev_reloc_op_frag == frag_now)
5919d012
RS
4039 {
4040 frag_wane (frag_now);
4041 frag_new (0);
4042 }
4043
252b5132
RH
4044 switch (mask)
4045 {
4046 case M_DABS:
4047 dbl = 1;
4048 case M_ABS:
4049 /* bgez $a0,.+12
4050 move v0,$a0
4051 sub v0,$zero,$a0
4052 */
4053
b34976b6 4054 mips_emit_delays (TRUE);
252b5132
RH
4055 ++mips_opts.noreorder;
4056 mips_any_noreorder = 1;
4057
4058 expr1.X_add_number = 8;
17a2f251 4059 macro_build (NULL, &icnt, &expr1, "bgez", "s,p", sreg);
252b5132 4060 if (dreg == sreg)
17a2f251 4061 macro_build (NULL, &icnt, NULL, "nop", "", 0);
252b5132 4062 else
ea1fb5dc 4063 move_register (&icnt, dreg, sreg);
17a2f251
TS
4064 macro_build (NULL, &icnt, NULL, dbl ? "dsub" : "sub", "d,v,t", dreg, 0,
4065 sreg);
252b5132
RH
4066
4067 --mips_opts.noreorder;
4068 return;
4069
4070 case M_ADD_I:
4071 s = "addi";
4072 s2 = "add";
4073 goto do_addi;
4074 case M_ADDU_I:
4075 s = "addiu";
4076 s2 = "addu";
4077 goto do_addi;
4078 case M_DADD_I:
4079 dbl = 1;
4080 s = "daddi";
4081 s2 = "dadd";
4082 goto do_addi;
4083 case M_DADDU_I:
4084 dbl = 1;
4085 s = "daddiu";
4086 s2 = "daddu";
4087 do_addi:
4088 if (imm_expr.X_op == O_constant
4089 && imm_expr.X_add_number >= -0x8000
4090 && imm_expr.X_add_number < 0x8000)
4091 {
17a2f251
TS
4092 macro_build (NULL, &icnt, &imm_expr, s, "t,r,j", treg, sreg,
4093 BFD_RELOC_LO16);
252b5132
RH
4094 return;
4095 }
4096 load_register (&icnt, AT, &imm_expr, dbl);
17a2f251 4097 macro_build (NULL, &icnt, NULL, s2, "d,v,t", treg, sreg, AT);
252b5132
RH
4098 break;
4099
4100 case M_AND_I:
4101 s = "andi";
4102 s2 = "and";
4103 goto do_bit;
4104 case M_OR_I:
4105 s = "ori";
4106 s2 = "or";
4107 goto do_bit;
4108 case M_NOR_I:
4109 s = "";
4110 s2 = "nor";
4111 goto do_bit;
4112 case M_XOR_I:
4113 s = "xori";
4114 s2 = "xor";
4115 do_bit:
4116 if (imm_expr.X_op == O_constant
4117 && imm_expr.X_add_number >= 0
4118 && imm_expr.X_add_number < 0x10000)
4119 {
4120 if (mask != M_NOR_I)
17a2f251
TS
4121 macro_build (NULL, &icnt, &imm_expr, s, "t,r,i", treg, sreg,
4122 BFD_RELOC_LO16);
252b5132
RH
4123 else
4124 {
17a2f251
TS
4125 macro_build (NULL, &icnt, &imm_expr, "ori", "t,r,i", treg, sreg,
4126 BFD_RELOC_LO16);
4127 macro_build (NULL, &icnt, NULL, "nor", "d,v,t", treg, treg, 0);
252b5132
RH
4128 }
4129 return;
4130 }
4131
d6bc6245 4132 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
17a2f251 4133 macro_build (NULL, &icnt, NULL, s2, "d,v,t", treg, sreg, AT);
252b5132
RH
4134 break;
4135
4136 case M_BEQ_I:
4137 s = "beq";
4138 goto beq_i;
4139 case M_BEQL_I:
4140 s = "beql";
4141 likely = 1;
4142 goto beq_i;
4143 case M_BNE_I:
4144 s = "bne";
4145 goto beq_i;
4146 case M_BNEL_I:
4147 s = "bnel";
4148 likely = 1;
4149 beq_i:
4150 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
4151 {
17a2f251 4152 macro_build (NULL, &icnt, &offset_expr, s, "s,t,p", sreg, 0);
252b5132
RH
4153 return;
4154 }
4d34fb5f 4155 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
17a2f251 4156 macro_build (NULL, &icnt, &offset_expr, s, "s,t,p", sreg, AT);
252b5132
RH
4157 break;
4158
4159 case M_BGEL:
4160 likely = 1;
4161 case M_BGE:
4162 if (treg == 0)
4163 {
17a2f251
TS
4164 macro_build (NULL, &icnt, &offset_expr, likely ? "bgezl" : "bgez",
4165 "s,p", sreg);
252b5132
RH
4166 return;
4167 }
4168 if (sreg == 0)
4169 {
17a2f251
TS
4170 macro_build (NULL, &icnt, &offset_expr, likely ? "blezl" : "blez",
4171 "s,p", treg);
252b5132
RH
4172 return;
4173 }
17a2f251
TS
4174 macro_build (NULL, &icnt, NULL, "slt", "d,v,t", AT, sreg, treg);
4175 macro_build (NULL, &icnt, &offset_expr, likely ? "beql" : "beq",
4176 "s,t,p", AT, 0);
252b5132
RH
4177 break;
4178
4179 case M_BGTL_I:
4180 likely = 1;
4181 case M_BGT_I:
4182 /* check for > max integer */
4183 maxnum = 0x7fffffff;
ca4e0257 4184 if (HAVE_64BIT_GPRS && sizeof (maxnum) > 4)
252b5132
RH
4185 {
4186 maxnum <<= 16;
4187 maxnum |= 0xffff;
4188 maxnum <<= 16;
4189 maxnum |= 0xffff;
4190 }
4191 if (imm_expr.X_op == O_constant
4192 && imm_expr.X_add_number >= maxnum
ca4e0257 4193 && (HAVE_32BIT_GPRS || sizeof (maxnum) > 4))
252b5132
RH
4194 {
4195 do_false:
4196 /* result is always false */
4197 if (! likely)
4198 {
39c0a331
L
4199 if (warn_nops)
4200 as_warn (_("Branch %s is always false (nop)"),
4201 ip->insn_mo->name);
17a2f251 4202 macro_build (NULL, &icnt, NULL, "nop", "", 0);
252b5132
RH
4203 }
4204 else
4205 {
39c0a331
L
4206 if (warn_nops)
4207 as_warn (_("Branch likely %s is always false"),
4208 ip->insn_mo->name);
17a2f251 4209 macro_build (NULL, &icnt, &offset_expr, "bnel", "s,t,p", 0, 0);
252b5132
RH
4210 }
4211 return;
4212 }
4213 if (imm_expr.X_op != O_constant)
4214 as_bad (_("Unsupported large constant"));
f9419b05 4215 ++imm_expr.X_add_number;
252b5132
RH
4216 /* FALLTHROUGH */
4217 case M_BGE_I:
4218 case M_BGEL_I:
4219 if (mask == M_BGEL_I)
4220 likely = 1;
4221 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
4222 {
17a2f251
TS
4223 macro_build (NULL, &icnt, &offset_expr, likely ? "bgezl" : "bgez",
4224 "s,p", sreg);
252b5132
RH
4225 return;
4226 }
4227 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1)
4228 {
17a2f251
TS
4229 macro_build (NULL, &icnt, &offset_expr, likely ? "bgtzl" : "bgtz",
4230 "s,p", sreg);
252b5132
RH
4231 return;
4232 }
4233 maxnum = 0x7fffffff;
ca4e0257 4234 if (HAVE_64BIT_GPRS && sizeof (maxnum) > 4)
252b5132
RH
4235 {
4236 maxnum <<= 16;
4237 maxnum |= 0xffff;
4238 maxnum <<= 16;
4239 maxnum |= 0xffff;
4240 }
4241 maxnum = - maxnum - 1;
4242 if (imm_expr.X_op == O_constant
4243 && imm_expr.X_add_number <= maxnum
ca4e0257 4244 && (HAVE_32BIT_GPRS || sizeof (maxnum) > 4))
252b5132
RH
4245 {
4246 do_true:
4247 /* result is always true */
4248 as_warn (_("Branch %s is always true"), ip->insn_mo->name);
17a2f251 4249 macro_build (NULL, &icnt, &offset_expr, "b", "p");
252b5132
RH
4250 return;
4251 }
4252 set_at (&icnt, sreg, 0);
17a2f251
TS
4253 macro_build (NULL, &icnt, &offset_expr, likely ? "beql" : "beq",
4254 "s,t,p", AT, 0);
252b5132
RH
4255 break;
4256
4257 case M_BGEUL:
4258 likely = 1;
4259 case M_BGEU:
4260 if (treg == 0)
4261 goto do_true;
4262 if (sreg == 0)
4263 {
17a2f251
TS
4264 macro_build (NULL, &icnt, &offset_expr, likely ? "beql" : "beq",
4265 "s,t,p", 0, treg);
252b5132
RH
4266 return;
4267 }
17a2f251
TS
4268 macro_build (NULL, &icnt, NULL, "sltu", "d,v,t", AT, sreg, treg);
4269 macro_build (NULL, &icnt, &offset_expr, likely ? "beql" : "beq",
4270 "s,t,p", AT, 0);
252b5132
RH
4271 break;
4272
4273 case M_BGTUL_I:
4274 likely = 1;
4275 case M_BGTU_I:
4276 if (sreg == 0
ca4e0257 4277 || (HAVE_32BIT_GPRS
252b5132 4278 && imm_expr.X_op == O_constant
956cd1d6 4279 && imm_expr.X_add_number == (offsetT) 0xffffffff))
252b5132
RH
4280 goto do_false;
4281 if (imm_expr.X_op != O_constant)
4282 as_bad (_("Unsupported large constant"));
f9419b05 4283 ++imm_expr.X_add_number;
252b5132
RH
4284 /* FALLTHROUGH */
4285 case M_BGEU_I:
4286 case M_BGEUL_I:
4287 if (mask == M_BGEUL_I)
4288 likely = 1;
4289 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
4290 goto do_true;
4291 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1)
4292 {
17a2f251
TS
4293 macro_build (NULL, &icnt, &offset_expr, likely ? "bnel" : "bne",
4294 "s,t,p", sreg, 0);
252b5132
RH
4295 return;
4296 }
4297 set_at (&icnt, sreg, 1);
17a2f251
TS
4298 macro_build (NULL, &icnt, &offset_expr, likely ? "beql" : "beq",
4299 "s,t,p", AT, 0);
252b5132
RH
4300 break;
4301
4302 case M_BGTL:
4303 likely = 1;
4304 case M_BGT:
4305 if (treg == 0)
4306 {
17a2f251
TS
4307 macro_build (NULL, &icnt, &offset_expr, likely ? "bgtzl" : "bgtz",
4308 "s,p", sreg);
252b5132
RH
4309 return;
4310 }
4311 if (sreg == 0)
4312 {
17a2f251
TS
4313 macro_build (NULL, &icnt, &offset_expr, likely ? "bltzl" : "bltz",
4314 "s,p", treg);
252b5132
RH
4315 return;
4316 }
17a2f251
TS
4317 macro_build (NULL, &icnt, NULL, "slt", "d,v,t", AT, treg, sreg);
4318 macro_build (NULL, &icnt, &offset_expr, likely ? "bnel" : "bne",
4319 "s,t,p", AT, 0);
252b5132
RH
4320 break;
4321
4322 case M_BGTUL:
4323 likely = 1;
4324 case M_BGTU:
4325 if (treg == 0)
4326 {
17a2f251
TS
4327 macro_build (NULL, &icnt, &offset_expr, likely ? "bnel" : "bne",
4328 "s,t,p", sreg, 0);
252b5132
RH
4329 return;
4330 }
4331 if (sreg == 0)
4332 goto do_false;
17a2f251
TS
4333 macro_build (NULL, &icnt, NULL, "sltu", "d,v,t", AT, treg, sreg);
4334 macro_build (NULL, &icnt, &offset_expr, likely ? "bnel" : "bne",
4335 "s,t,p", AT, 0);
252b5132
RH
4336 break;
4337
4338 case M_BLEL:
4339 likely = 1;
4340 case M_BLE:
4341 if (treg == 0)
4342 {
17a2f251
TS
4343 macro_build (NULL, &icnt, &offset_expr, likely ? "blezl" : "blez",
4344 "s,p", sreg);
252b5132
RH
4345 return;
4346 }
4347 if (sreg == 0)
4348 {
17a2f251
TS
4349 macro_build (NULL, &icnt, &offset_expr, likely ? "bgezl" : "bgez",
4350 "s,p", treg);
252b5132
RH
4351 return;
4352 }
17a2f251
TS
4353 macro_build (NULL, &icnt, NULL, "slt", "d,v,t", AT, treg, sreg);
4354 macro_build (NULL, &icnt, &offset_expr, likely ? "beql" : "beq",
4355 "s,t,p", AT, 0);
252b5132
RH
4356 break;
4357
4358 case M_BLEL_I:
4359 likely = 1;
4360 case M_BLE_I:
4361 maxnum = 0x7fffffff;
ca4e0257 4362 if (HAVE_64BIT_GPRS && sizeof (maxnum) > 4)
252b5132
RH
4363 {
4364 maxnum <<= 16;
4365 maxnum |= 0xffff;
4366 maxnum <<= 16;
4367 maxnum |= 0xffff;
4368 }
4369 if (imm_expr.X_op == O_constant
4370 && imm_expr.X_add_number >= maxnum
ca4e0257 4371 && (HAVE_32BIT_GPRS || sizeof (maxnum) > 4))
252b5132
RH
4372 goto do_true;
4373 if (imm_expr.X_op != O_constant)
4374 as_bad (_("Unsupported large constant"));
f9419b05 4375 ++imm_expr.X_add_number;
252b5132
RH
4376 /* FALLTHROUGH */
4377 case M_BLT_I:
4378 case M_BLTL_I:
4379 if (mask == M_BLTL_I)
4380 likely = 1;
4381 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
4382 {
17a2f251
TS
4383 macro_build (NULL, &icnt, &offset_expr, likely ? "bltzl" : "bltz",
4384 "s,p", sreg);
252b5132
RH
4385 return;
4386 }
4387 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1)
4388 {
17a2f251
TS
4389 macro_build (NULL, &icnt, &offset_expr, likely ? "blezl" : "blez",
4390 "s,p", sreg);
252b5132
RH
4391 return;
4392 }
4393 set_at (&icnt, sreg, 0);
17a2f251
TS
4394 macro_build (NULL, &icnt, &offset_expr, likely ? "bnel" : "bne",
4395 "s,t,p", AT, 0);
252b5132
RH
4396 break;
4397
4398 case M_BLEUL:
4399 likely = 1;
4400 case M_BLEU:
4401 if (treg == 0)
4402 {
17a2f251
TS
4403 macro_build (NULL, &icnt, &offset_expr, likely ? "beql" : "beq",
4404 "s,t,p", sreg, 0);
252b5132
RH
4405 return;
4406 }
4407 if (sreg == 0)
4408 goto do_true;
17a2f251
TS
4409 macro_build (NULL, &icnt, NULL, "sltu", "d,v,t", AT, treg, sreg);
4410 macro_build (NULL, &icnt, &offset_expr, likely ? "beql" : "beq",
4411 "s,t,p", AT, 0);
252b5132
RH
4412 break;
4413
4414 case M_BLEUL_I:
4415 likely = 1;
4416 case M_BLEU_I:
4417 if (sreg == 0
ca4e0257 4418 || (HAVE_32BIT_GPRS
252b5132 4419 && imm_expr.X_op == O_constant
956cd1d6 4420 && imm_expr.X_add_number == (offsetT) 0xffffffff))
252b5132
RH
4421 goto do_true;
4422 if (imm_expr.X_op != O_constant)
4423 as_bad (_("Unsupported large constant"));
f9419b05 4424 ++imm_expr.X_add_number;
252b5132
RH
4425 /* FALLTHROUGH */
4426 case M_BLTU_I:
4427 case M_BLTUL_I:
4428 if (mask == M_BLTUL_I)
4429 likely = 1;
4430 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
4431 goto do_false;
4432 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1)
4433 {
17a2f251 4434 macro_build (NULL, &icnt, &offset_expr, likely ? "beql" : "beq",
252b5132
RH
4435 "s,t,p", sreg, 0);
4436 return;
4437 }
4438 set_at (&icnt, sreg, 1);
17a2f251
TS
4439 macro_build (NULL, &icnt, &offset_expr, likely ? "bnel" : "bne",
4440 "s,t,p", AT, 0);
252b5132
RH
4441 break;
4442
4443 case M_BLTL:
4444 likely = 1;
4445 case M_BLT:
4446 if (treg == 0)
4447 {
17a2f251
TS
4448 macro_build (NULL, &icnt, &offset_expr, likely ? "bltzl" : "bltz",
4449 "s,p", sreg);
252b5132
RH
4450 return;
4451 }
4452 if (sreg == 0)
4453 {
17a2f251
TS
4454 macro_build (NULL, &icnt, &offset_expr, likely ? "bgtzl" : "bgtz",
4455 "s,p", treg);
252b5132
RH
4456 return;
4457 }
17a2f251
TS
4458 macro_build (NULL, &icnt, NULL, "slt", "d,v,t", AT, sreg, treg);
4459 macro_build (NULL, &icnt, &offset_expr, likely ? "bnel" : "bne",
4460 "s,t,p", AT, 0);
252b5132
RH
4461 break;
4462
4463 case M_BLTUL:
4464 likely = 1;
4465 case M_BLTU:
4466 if (treg == 0)
4467 goto do_false;
4468 if (sreg == 0)
4469 {
17a2f251
TS
4470 macro_build (NULL, &icnt, &offset_expr, likely ? "bnel" : "bne",
4471 "s,t,p", 0, treg);
252b5132
RH
4472 return;
4473 }
17a2f251
TS
4474 macro_build (NULL, &icnt, NULL, "sltu", "d,v,t", AT, sreg, treg);
4475 macro_build (NULL, &icnt, &offset_expr, likely ? "bnel" : "bne",
4476 "s,t,p", AT, 0);
252b5132
RH
4477 break;
4478
5f74bc13
CD
4479 case M_DEXT:
4480 {
4481 unsigned long pos;
4482 unsigned long size;
4483
4484 if (imm_expr.X_op != O_constant || imm2_expr.X_op != O_constant)
4485 {
4486 as_bad (_("Unsupported large constant"));
4487 pos = size = 1;
4488 }
4489 else
4490 {
4491 pos = (unsigned long) imm_expr.X_add_number;
4492 size = (unsigned long) imm2_expr.X_add_number;
4493 }
4494
4495 if (pos > 63)
4496 {
4497 as_bad (_("Improper position (%lu)"), pos);
4498 pos = 1;
4499 }
4500 if (size == 0 || size > 64
4501 || (pos + size - 1) > 63)
4502 {
4503 as_bad (_("Improper extract size (%lu, position %lu)"),
4504 size, pos);
4505 size = 1;
4506 }
4507
4508 if (size <= 32 && pos < 32)
4509 {
4510 s = "dext";
4511 fmt = "t,r,+A,+C";
4512 }
4513 else if (size <= 32)
4514 {
4515 s = "dextu";
4516 fmt = "t,r,+E,+H";
4517 }
4518 else
4519 {
4520 s = "dextm";
4521 fmt = "t,r,+A,+G";
4522 }
4523 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s,
4524 fmt, treg, sreg, pos, size - 1);
4525 }
4526 return;
4527
4528 case M_DINS:
4529 {
4530 unsigned long pos;
4531 unsigned long size;
4532
4533 if (imm_expr.X_op != O_constant || imm2_expr.X_op != O_constant)
4534 {
4535 as_bad (_("Unsupported large constant"));
4536 pos = size = 1;
4537 }
4538 else
4539 {
4540 pos = (unsigned long) imm_expr.X_add_number;
4541 size = (unsigned long) imm2_expr.X_add_number;
4542 }
4543
4544 if (pos > 63)
4545 {
4546 as_bad (_("Improper position (%lu)"), pos);
4547 pos = 1;
4548 }
4549 if (size == 0 || size > 64
4550 || (pos + size - 1) > 63)
4551 {
4552 as_bad (_("Improper insert size (%lu, position %lu)"),
4553 size, pos);
4554 size = 1;
4555 }
4556
4557 if (pos < 32 && (pos + size - 1) < 32)
4558 {
4559 s = "dins";
4560 fmt = "t,r,+A,+B";
4561 }
4562 else if (pos >= 32)
4563 {
4564 s = "dinsu";
4565 fmt = "t,r,+E,+F";
4566 }
4567 else
4568 {
4569 s = "dinsm";
4570 fmt = "t,r,+A,+F";
4571 }
4572 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s,
4573 fmt, treg, sreg, pos, pos + size - 1);
4574 }
4575 return;
4576
252b5132
RH
4577 case M_DDIV_3:
4578 dbl = 1;
4579 case M_DIV_3:
4580 s = "mflo";
4581 goto do_div3;
4582 case M_DREM_3:
4583 dbl = 1;
4584 case M_REM_3:
4585 s = "mfhi";
4586 do_div3:
4587 if (treg == 0)
4588 {
4589 as_warn (_("Divide by zero."));
4590 if (mips_trap)
17a2f251 4591 macro_build (NULL, &icnt, NULL, "teq", "s,t,q", 0, 0, 7);
252b5132 4592 else
17a2f251 4593 macro_build (NULL, &icnt, NULL, "break", "c", 7);
252b5132
RH
4594 return;
4595 }
4596
b34976b6 4597 mips_emit_delays (TRUE);
252b5132
RH
4598 ++mips_opts.noreorder;
4599 mips_any_noreorder = 1;
4600 if (mips_trap)
4601 {
17a2f251
TS
4602 macro_build (NULL, &icnt, NULL, "teq", "s,t,q", treg, 0, 7);
4603 macro_build (NULL, &icnt, NULL, dbl ? "ddiv" : "div", "z,s,t",
4604 sreg, treg);
252b5132
RH
4605 }
4606 else
4607 {
4608 expr1.X_add_number = 8;
17a2f251
TS
4609 macro_build (NULL, &icnt, &expr1, "bne", "s,t,p", treg, 0);
4610 macro_build (NULL, &icnt, NULL, dbl ? "ddiv" : "div", "z,s,t",
4611 sreg, treg);
4612 macro_build (NULL, &icnt,NULL, "break", "c", 7);
252b5132
RH
4613 }
4614 expr1.X_add_number = -1;
17a2f251
TS
4615 macro_build (NULL, &icnt, &expr1, dbl ? "daddiu" : "addiu", "t,r,j",
4616 AT, 0, BFD_RELOC_LO16);
252b5132 4617 expr1.X_add_number = mips_trap ? (dbl ? 12 : 8) : (dbl ? 20 : 16);
17a2f251 4618 macro_build (NULL, &icnt, &expr1, "bne", "s,t,p", treg, AT);
252b5132
RH
4619 if (dbl)
4620 {
4621 expr1.X_add_number = 1;
17a2f251
TS
4622 macro_build (NULL, &icnt, &expr1, "daddiu", "t,r,j", AT, 0,
4623 BFD_RELOC_LO16);
4624 macro_build (NULL, &icnt, NULL, "dsll32", "d,w,<", AT, AT, 31);
252b5132
RH
4625 }
4626 else
4627 {
4628 expr1.X_add_number = 0x80000000;
17a2f251
TS
4629 macro_build (NULL, &icnt, &expr1, "lui", "t,u", AT,
4630 BFD_RELOC_HI16);
252b5132
RH
4631 }
4632 if (mips_trap)
4633 {
17a2f251 4634 macro_build (NULL, &icnt, NULL, "teq", "s,t,q", sreg, AT, 6);
252b5132
RH
4635 /* We want to close the noreorder block as soon as possible, so
4636 that later insns are available for delay slot filling. */
4637 --mips_opts.noreorder;
4638 }
4639 else
4640 {
4641 expr1.X_add_number = 8;
17a2f251
TS
4642 macro_build (NULL, &icnt, &expr1, "bne", "s,t,p", sreg, AT);
4643 macro_build (NULL, &icnt, NULL, "nop", "", 0);
252b5132
RH
4644
4645 /* We want to close the noreorder block as soon as possible, so
4646 that later insns are available for delay slot filling. */
4647 --mips_opts.noreorder;
4648
17a2f251 4649 macro_build (NULL, &icnt, NULL, "break", "c", 6);
252b5132 4650 }
17a2f251 4651 macro_build (NULL, &icnt, NULL, s, "d", dreg);
252b5132
RH
4652 break;
4653
4654 case M_DIV_3I:
4655 s = "div";
4656 s2 = "mflo";
4657 goto do_divi;
4658 case M_DIVU_3I:
4659 s = "divu";
4660 s2 = "mflo";
4661 goto do_divi;
4662 case M_REM_3I:
4663 s = "div";
4664 s2 = "mfhi";
4665 goto do_divi;
4666 case M_REMU_3I:
4667 s = "divu";
4668 s2 = "mfhi";
4669 goto do_divi;
4670 case M_DDIV_3I:
4671 dbl = 1;
4672 s = "ddiv";
4673 s2 = "mflo";
4674 goto do_divi;
4675 case M_DDIVU_3I:
4676 dbl = 1;
4677 s = "ddivu";
4678 s2 = "mflo";
4679 goto do_divi;
4680 case M_DREM_3I:
4681 dbl = 1;
4682 s = "ddiv";
4683 s2 = "mfhi";
4684 goto do_divi;
4685 case M_DREMU_3I:
4686 dbl = 1;
4687 s = "ddivu";
4688 s2 = "mfhi";
4689 do_divi:
4690 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
4691 {
4692 as_warn (_("Divide by zero."));
4693 if (mips_trap)
17a2f251 4694 macro_build (NULL, &icnt, NULL, "teq", "s,t,q", 0, 0, 7);
252b5132 4695 else
17a2f251 4696 macro_build (NULL, &icnt, NULL, "break", "c", 7);
252b5132
RH
4697 return;
4698 }
4699 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1)
4700 {
4701 if (strcmp (s2, "mflo") == 0)
ea1fb5dc 4702 move_register (&icnt, dreg, sreg);
252b5132 4703 else
ea1fb5dc 4704 move_register (&icnt, dreg, 0);
252b5132
RH
4705 return;
4706 }
4707 if (imm_expr.X_op == O_constant
4708 && imm_expr.X_add_number == -1
4709 && s[strlen (s) - 1] != 'u')
4710 {
4711 if (strcmp (s2, "mflo") == 0)
4712 {
17a2f251
TS
4713 macro_build (NULL, &icnt, NULL, dbl ? "dneg" : "neg", "d,w",
4714 dreg, sreg);
252b5132
RH
4715 }
4716 else
ea1fb5dc 4717 move_register (&icnt, dreg, 0);
252b5132
RH
4718 return;
4719 }
4720
4721 load_register (&icnt, AT, &imm_expr, dbl);
17a2f251
TS
4722 macro_build (NULL, &icnt, NULL, s, "z,s,t", sreg, AT);
4723 macro_build (NULL, &icnt, NULL, s2, "d", dreg);
252b5132
RH
4724 break;
4725
4726 case M_DIVU_3:
4727 s = "divu";
4728 s2 = "mflo";
4729 goto do_divu3;
4730 case M_REMU_3:
4731 s = "divu";
4732 s2 = "mfhi";
4733 goto do_divu3;
4734 case M_DDIVU_3:
4735 s = "ddivu";
4736 s2 = "mflo";
4737 goto do_divu3;
4738 case M_DREMU_3:
4739 s = "ddivu";
4740 s2 = "mfhi";
4741 do_divu3:
b34976b6 4742 mips_emit_delays (TRUE);
252b5132
RH
4743 ++mips_opts.noreorder;
4744 mips_any_noreorder = 1;
4745 if (mips_trap)
4746 {
17a2f251
TS
4747 macro_build (NULL, &icnt, NULL, "teq", "s,t,q", treg, 0, 7);
4748 macro_build (NULL, &icnt, NULL, s, "z,s,t", sreg, treg);
252b5132
RH
4749 /* We want to close the noreorder block as soon as possible, so
4750 that later insns are available for delay slot filling. */
4751 --mips_opts.noreorder;
4752 }
4753 else
4754 {
4755 expr1.X_add_number = 8;
17a2f251
TS
4756 macro_build (NULL, &icnt, &expr1, "bne", "s,t,p", treg, 0);
4757 macro_build (NULL, &icnt, NULL, s, "z,s,t", sreg, treg);
252b5132
RH
4758
4759 /* We want to close the noreorder block as soon as possible, so
4760 that later insns are available for delay slot filling. */
4761 --mips_opts.noreorder;
17a2f251 4762 macro_build (NULL, &icnt, NULL, "break", "c", 7);
252b5132 4763 }
17a2f251 4764 macro_build (NULL, &icnt, NULL, s2, "d", dreg);
252b5132
RH
4765 return;
4766
4767 case M_DLA_AB:
4768 dbl = 1;
4769 case M_LA_AB:
4770 /* Load the address of a symbol into a register. If breg is not
4771 zero, we then add a base register to it. */
4772
3bec30a8
TS
4773 if (dbl && HAVE_32BIT_GPRS)
4774 as_warn (_("dla used to load 32-bit register"));
4775
c90bbe5b 4776 if (! dbl && HAVE_64BIT_OBJECTS)
3bec30a8
TS
4777 as_warn (_("la used to load 64-bit address"));
4778
0c11417f
MR
4779 if (offset_expr.X_op == O_constant
4780 && offset_expr.X_add_number >= -0x8000
4781 && offset_expr.X_add_number < 0x8000)
4782 {
17a2f251 4783 macro_build (NULL, &icnt, &offset_expr,
b7c7d6c1 4784 (dbl || HAVE_64BIT_ADDRESSES) ? "daddiu" : "addiu",
17a2f251 4785 "t,r,j", treg, sreg, BFD_RELOC_LO16);
0c11417f
MR
4786 return;
4787 }
4788
afdbd6d0
CD
4789 if (treg == breg)
4790 {
4791 tempreg = AT;
4792 used_at = 1;
4793 }
4794 else
4795 {
4796 tempreg = treg;
4797 used_at = 0;
4798 }
4799
252b5132
RH
4800 /* When generating embedded PIC code, we permit expressions of
4801 the form
afdbd6d0
CD
4802 la $treg,foo-bar
4803 la $treg,foo-bar($breg)
bb2d6cd7 4804 where bar is an address in the current section. These are used
252b5132
RH
4805 when getting the addresses of functions. We don't permit
4806 X_add_number to be non-zero, because if the symbol is
4807 external the relaxing code needs to know that any addend is
4808 purely the offset to X_op_symbol. */
4809 if (mips_pic == EMBEDDED_PIC
4810 && offset_expr.X_op == O_subtract
49309057 4811 && (symbol_constant_p (offset_expr.X_op_symbol)
bb2d6cd7 4812 ? S_GET_SEGMENT (offset_expr.X_op_symbol) == now_seg
49309057
ILT
4813 : (symbol_equated_p (offset_expr.X_op_symbol)
4814 && (S_GET_SEGMENT
4815 (symbol_get_value_expression (offset_expr.X_op_symbol)
4816 ->X_add_symbol)
bb2d6cd7 4817 == now_seg)))
bb2d6cd7
GK
4818 && (offset_expr.X_add_number == 0
4819 || OUTPUT_FLAVOR == bfd_target_elf_flavour))
252b5132 4820 {
afdbd6d0
CD
4821 if (breg == 0)
4822 {
4823 tempreg = treg;
4824 used_at = 0;
17a2f251
TS
4825 macro_build (NULL, &icnt, &offset_expr, "lui", "t,u", tempreg,
4826 BFD_RELOC_PCREL_HI16_S);
afdbd6d0
CD
4827 }
4828 else
4829 {
17a2f251
TS
4830 macro_build (NULL, &icnt, &offset_expr, "lui", "t,u", tempreg,
4831 BFD_RELOC_PCREL_HI16_S);
4832 macro_build (NULL, &icnt, NULL,
4d34fb5f 4833 (dbl || HAVE_64BIT_ADDRESSES) ? "daddu" : "addu",
afdbd6d0
CD
4834 "d,v,t", tempreg, tempreg, breg);
4835 }
17a2f251 4836 macro_build (NULL, &icnt, &offset_expr,
4d34fb5f 4837 (dbl || HAVE_64BIT_ADDRESSES) ? "daddiu" : "addiu",
17a2f251 4838 "t,r,j", treg, tempreg, BFD_RELOC_PCREL_LO16);
afdbd6d0
CD
4839 if (! used_at)
4840 return;
4841 break;
252b5132
RH
4842 }
4843
4844 if (offset_expr.X_op != O_symbol
4845 && offset_expr.X_op != O_constant)
4846 {
4847 as_bad (_("expression too complex"));
4848 offset_expr.X_op = O_constant;
4849 }
4850
252b5132 4851 if (offset_expr.X_op == O_constant)
4d34fb5f
TS
4852 load_register (&icnt, tempreg, &offset_expr,
4853 ((mips_pic == EMBEDDED_PIC || mips_pic == NO_PIC)
4854 ? (dbl || HAVE_64BIT_ADDRESSES)
4855 : HAVE_64BIT_ADDRESSES));
252b5132
RH
4856 else if (mips_pic == NO_PIC)
4857 {
d6bc6245 4858 /* If this is a reference to a GP relative symbol, we want
cdf6fd85 4859 addiu $tempreg,$gp,<sym> (BFD_RELOC_GPREL16)
252b5132
RH
4860 Otherwise we want
4861 lui $tempreg,<sym> (BFD_RELOC_HI16_S)
4862 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
4863 If we have a constant, we need two instructions anyhow,
d6bc6245 4864 so we may as well always use the latter form.
76b3015f 4865
d6bc6245
TS
4866 With 64bit address space and a usable $at we want
4867 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
4868 lui $at,<sym> (BFD_RELOC_HI16_S)
4869 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
4870 daddiu $at,<sym> (BFD_RELOC_LO16)
4871 dsll32 $tempreg,0
3a482fd5 4872 daddu $tempreg,$tempreg,$at
76b3015f 4873
c03099e6 4874 If $at is already in use, we use a path which is suboptimal
d6bc6245
TS
4875 on superscalar processors.
4876 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
4877 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
4878 dsll $tempreg,16
4879 daddiu $tempreg,<sym> (BFD_RELOC_HI16_S)
4880 dsll $tempreg,16
4881 daddiu $tempreg,<sym> (BFD_RELOC_LO16)
4882 */
f9419b05 4883 char *p = NULL;
d6bc6245 4884 if (HAVE_64BIT_ADDRESSES)
252b5132 4885 {
d6bc6245
TS
4886 /* We don't do GP optimization for now because RELAX_ENCODE can't
4887 hold the data for such large chunks. */
4888
460597ba 4889 if (used_at == 0 && ! mips_opts.noat)
98d3f06f
KH
4890 {
4891 macro_build (p, &icnt, &offset_expr, "lui", "t,u",
17a2f251 4892 tempreg, BFD_RELOC_MIPS_HIGHEST);
98d3f06f 4893 macro_build (p, &icnt, &offset_expr, "lui", "t,u",
17a2f251 4894 AT, BFD_RELOC_HI16_S);
98d3f06f 4895 macro_build (p, &icnt, &offset_expr, "daddiu", "t,r,j",
17a2f251 4896 tempreg, tempreg, BFD_RELOC_MIPS_HIGHER);
98d3f06f 4897 macro_build (p, &icnt, &offset_expr, "daddiu", "t,r,j",
17a2f251
TS
4898 AT, AT, BFD_RELOC_LO16);
4899 macro_build (p, &icnt, NULL, "dsll32", "d,w,<",
4900 tempreg, tempreg, 0);
4901 macro_build (p, &icnt, NULL, "daddu", "d,v,t",
4902 tempreg, tempreg, AT);
98d3f06f
KH
4903 used_at = 1;
4904 }
4905 else
4906 {
4907 macro_build (p, &icnt, &offset_expr, "lui", "t,u",
17a2f251 4908 tempreg, BFD_RELOC_MIPS_HIGHEST);
98d3f06f 4909 macro_build (p, &icnt, &offset_expr, "daddiu", "t,r,j",
17a2f251
TS
4910 tempreg, tempreg, BFD_RELOC_MIPS_HIGHER);
4911 macro_build (p, &icnt, NULL, "dsll", "d,w,<",
98d3f06f
KH
4912 tempreg, tempreg, 16);
4913 macro_build (p, &icnt, &offset_expr, "daddiu", "t,r,j",
17a2f251
TS
4914 tempreg, tempreg, BFD_RELOC_HI16_S);
4915 macro_build (p, &icnt, NULL, "dsll", "d,w,<",
98d3f06f
KH
4916 tempreg, tempreg, 16);
4917 macro_build (p, &icnt, &offset_expr, "daddiu", "t,r,j",
17a2f251 4918 tempreg, tempreg, BFD_RELOC_LO16);
98d3f06f
KH
4919 }
4920 }
4921 else
4922 {
4923 if ((valueT) offset_expr.X_add_number <= MAX_GPREL_OFFSET
4924 && ! nopic_need_relax (offset_expr.X_add_symbol, 1))
4925 {
4926 frag_grow (20);
17a2f251
TS
4927 macro_build (NULL, &icnt, &offset_expr, ADDRESS_ADDI_INSN,
4928 "t,r,j", tempreg, mips_gp_register,
4929 BFD_RELOC_GPREL16);
98d3f06f
KH
4930 p = frag_var (rs_machine_dependent, 8, 0,
4931 RELAX_ENCODE (4, 8, 0, 4, 0,
4932 mips_opts.warn_about_macros),
4933 offset_expr.X_add_symbol, 0, NULL);
4934 }
4935 macro_build_lui (p, &icnt, &offset_expr, tempreg);
4936 if (p != NULL)
4937 p += 4;
f899b4b8 4938 macro_build (p, &icnt, &offset_expr, ADDRESS_ADDI_INSN,
17a2f251 4939 "t,r,j", tempreg, tempreg, BFD_RELOC_LO16);
98d3f06f 4940 }
252b5132 4941 }
f5040a92 4942 else if (mips_pic == SVR4_PIC && ! mips_big_got && ! HAVE_NEWABI)
252b5132 4943 {
9117d219
NC
4944 int lw_reloc_type = (int) BFD_RELOC_MIPS_GOT16;
4945
252b5132
RH
4946 /* If this is a reference to an external symbol, and there
4947 is no constant, we want
4948 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
9117d219
NC
4949 or if tempreg is PIC_CALL_REG
4950 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_CALL16)
252b5132
RH
4951 For a local symbol, we want
4952 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
4953 nop
4954 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
4955
4956 If we have a small constant, and this is a reference to
4957 an external symbol, we want
4958 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
4959 nop
4960 addiu $tempreg,$tempreg,<constant>
4961 For a local symbol, we want the same instruction
4962 sequence, but we output a BFD_RELOC_LO16 reloc on the
4963 addiu instruction.
4964
4965 If we have a large constant, and this is a reference to
4966 an external symbol, we want
4967 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
4968 lui $at,<hiconstant>
4969 addiu $at,$at,<loconstant>
4970 addu $tempreg,$tempreg,$at
4971 For a local symbol, we want the same instruction
4972 sequence, but we output a BFD_RELOC_LO16 reloc on the
ed6fb7bd 4973 addiu instruction.
ed6fb7bd
SC
4974 */
4975
252b5132
RH
4976 expr1.X_add_number = offset_expr.X_add_number;
4977 offset_expr.X_add_number = 0;
4978 frag_grow (32);
9117d219
NC
4979 if (expr1.X_add_number == 0 && tempreg == PIC_CALL_REG)
4980 lw_reloc_type = (int) BFD_RELOC_MIPS_CALL16;
17a2f251
TS
4981 macro_build (NULL, &icnt, &offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
4982 tempreg, lw_reloc_type, mips_gp_register);
252b5132
RH
4983 if (expr1.X_add_number == 0)
4984 {
4985 int off;
f9419b05 4986 char *p;
252b5132
RH
4987
4988 if (breg == 0)
4989 off = 0;
4990 else
4991 {
4992 /* We're going to put in an addu instruction using
4993 tempreg, so we may as well insert the nop right
4994 now. */
17a2f251 4995 macro_build (NULL, &icnt, NULL, "nop", "");
252b5132
RH
4996 off = 4;
4997 }
4998 p = frag_var (rs_machine_dependent, 8 - off, 0,
4999 RELAX_ENCODE (0, 8 - off, -4 - off, 4 - off, 0,
5000 (breg == 0
5001 ? mips_opts.warn_about_macros
5002 : 0)),
c4e7957c 5003 offset_expr.X_add_symbol, 0, NULL);
252b5132
RH
5004 if (breg == 0)
5005 {
17a2f251 5006 macro_build (p, &icnt, NULL, "nop", "");
252b5132
RH
5007 p += 4;
5008 }
f899b4b8 5009 macro_build (p, &icnt, &expr1, ADDRESS_ADDI_INSN,
17a2f251 5010 "t,r,j", tempreg, tempreg, BFD_RELOC_LO16);
252b5132
RH
5011 /* FIXME: If breg == 0, and the next instruction uses
5012 $tempreg, then if this variant case is used an extra
5013 nop will be generated. */
5014 }
5015 else if (expr1.X_add_number >= -0x8000
5016 && expr1.X_add_number < 0x8000)
5017 {
17a2f251
TS
5018 macro_build (NULL, &icnt, NULL, "nop", "");
5019 macro_build (NULL, &icnt, &expr1, ADDRESS_ADDI_INSN,
5020 "t,r,j", tempreg, tempreg, BFD_RELOC_LO16);
c4e7957c
TS
5021 frag_var (rs_machine_dependent, 0, 0,
5022 RELAX_ENCODE (0, 0, -12, -4, 0, 0),
5023 offset_expr.X_add_symbol, 0, NULL);
252b5132
RH
5024 }
5025 else
5026 {
5027 int off1;
5028
5029 /* If we are going to add in a base register, and the
5030 target register and the base register are the same,
5031 then we are using AT as a temporary register. Since
5032 we want to load the constant into AT, we add our
5033 current AT (from the global offset table) and the
5034 register into the register now, and pretend we were
5035 not using a base register. */
5036 if (breg != treg)
5037 off1 = 0;
5038 else
5039 {
17a2f251
TS
5040 macro_build (NULL, &icnt, NULL, "nop", "");
5041 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
5042 treg, AT, breg);
252b5132
RH
5043 breg = 0;
5044 tempreg = treg;
5045 off1 = -8;
5046 }
5047
5048 /* Set mips_optimize around the lui instruction to avoid
5049 inserting an unnecessary nop after the lw. */
5050 hold_mips_optimize = mips_optimize;
5051 mips_optimize = 2;
c4e7957c 5052 macro_build_lui (NULL, &icnt, &expr1, AT);
252b5132
RH
5053 mips_optimize = hold_mips_optimize;
5054
17a2f251
TS
5055 macro_build (NULL, &icnt, &expr1, ADDRESS_ADDI_INSN, "t,r,j",
5056 AT, AT, BFD_RELOC_LO16);
5057 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
5058 tempreg, tempreg, AT);
c4e7957c
TS
5059 frag_var (rs_machine_dependent, 0, 0,
5060 RELAX_ENCODE (0, 0, -16 + off1, -8, 0, 0),
5061 offset_expr.X_add_symbol, 0, NULL);
252b5132
RH
5062 used_at = 1;
5063 }
5064 }
f5040a92
AO
5065 else if (mips_pic == SVR4_PIC && ! mips_big_got && HAVE_NEWABI)
5066 {
5067 char *p = NULL;
5068 int lw_reloc_type = (int) BFD_RELOC_MIPS_GOT_DISP;
5069 int adj = 0;
5070
5071 /* If this is a reference to an external, and there is no
5072 constant, or local symbol (*), with or without a
5073 constant, we want
5074 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT_DISP)
5075 or if tempreg is PIC_CALL_REG
5076 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_CALL16)
5077
5078 If we have a small constant, and this is a reference to
5079 an external symbol, we want
5080 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT_DISP)
5081 addiu $tempreg,$tempreg,<constant>
5082
5083 If we have a large constant, and this is a reference to
5084 an external symbol, we want
5085 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT_DISP)
5086 lui $at,<hiconstant>
5087 addiu $at,$at,<loconstant>
5088 addu $tempreg,$tempreg,$at
5089
5090 (*) Other assemblers seem to prefer GOT_PAGE/GOT_OFST for
5091 local symbols, even though it introduces an additional
5092 instruction. */
5093
5094 frag_grow (28);
5095 if (offset_expr.X_add_number == 0 && tempreg == PIC_CALL_REG)
5096 lw_reloc_type = (int) BFD_RELOC_MIPS_CALL16;
5097 if (offset_expr.X_add_number)
5098 {
5099 frag_now->tc_frag_data.tc_fr_offset =
5100 expr1.X_add_number = offset_expr.X_add_number;
5101 offset_expr.X_add_number = 0;
5102
17a2f251
TS
5103 macro_build (NULL, &icnt, &offset_expr, ADDRESS_LOAD_INSN,
5104 "t,o(b)", tempreg, lw_reloc_type,
5105 mips_gp_register);
f5040a92
AO
5106
5107 if (expr1.X_add_number >= -0x8000
5108 && expr1.X_add_number < 0x8000)
5109 {
17a2f251
TS
5110 macro_build (NULL, &icnt, &expr1, ADDRESS_ADDI_INSN,
5111 "t,r,j", tempreg, tempreg, BFD_RELOC_LO16);
f5040a92
AO
5112 p = frag_var (rs_machine_dependent, 4, 0,
5113 RELAX_ENCODE (8, 4, 0, 0, 0, 0),
5114 offset_expr.X_add_symbol, 0, NULL);
5115 }
5116 else if (IS_SEXT_32BIT_NUM (expr1.X_add_number))
5117 {
5118 int dreg;
5119
5120 /* If we are going to add in a base register, and the
5121 target register and the base register are the same,
5122 then we are using AT as a temporary register. Since
5123 we want to load the constant into AT, we add our
5124 current AT (from the global offset table) and the
5125 register into the register now, and pretend we were
5126 not using a base register. */
5127 if (breg != treg)
5128 dreg = tempreg;
5129 else
5130 {
5131 assert (tempreg == AT);
17a2f251
TS
5132 macro_build (NULL, &icnt,NULL, ADDRESS_ADD_INSN,
5133 "d,v,t", treg, AT, breg);
f5040a92
AO
5134 dreg = treg;
5135 adj = 4;
5136 }
5137
17a2f251
TS
5138 macro_build_lui (NULL, &icnt, &expr1, AT);
5139 macro_build (NULL, &icnt, &expr1, ADDRESS_ADDI_INSN,
5140 "t,r,j", AT, AT, BFD_RELOC_LO16);
5141 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
5142 dreg, dreg, AT);
f5040a92
AO
5143
5144 p = frag_var (rs_machine_dependent, 4 + adj, 0,
5145 RELAX_ENCODE (16 + adj, 4 + adj,
5146 0, 0, 0, 0),
5147 offset_expr.X_add_symbol, 0, NULL);
5148
5149 used_at = 1;
5150 }
5151 else
5152 as_bad (_("PIC code offset overflow (max 32 signed bits)"));
5153
5154 offset_expr.X_add_number = expr1.X_add_number;
5155
f899b4b8 5156 macro_build (p, &icnt, &offset_expr, ADDRESS_LOAD_INSN,
17a2f251 5157 "t,o(b)", tempreg, BFD_RELOC_MIPS_GOT_DISP,
f5040a92
AO
5158 mips_gp_register);
5159 if (adj)
5160 {
17a2f251 5161 macro_build (p + 4, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
f899b4b8 5162 treg, tempreg, breg);
f5040a92
AO
5163 breg = 0;
5164 tempreg = treg;
5165 }
5166 }
5167 else
5168 {
17a2f251
TS
5169 macro_build (NULL, &icnt, &offset_expr, ADDRESS_LOAD_INSN,
5170 "t,o(b)", tempreg, lw_reloc_type,
5171 mips_gp_register);
f5040a92
AO
5172 if (lw_reloc_type != BFD_RELOC_MIPS_GOT_DISP)
5173 p = frag_var (rs_machine_dependent, 0, 0,
5174 RELAX_ENCODE (0, 0, -4, 0, 0, 0),
5175 offset_expr.X_add_symbol, 0, NULL);
5176 }
5177
5178 if (! p)
5179 {
5180 /* To avoid confusion in tc_gen_reloc, we must ensure
5181 that this does not become a variant frag. */
5182 frag_wane (frag_now);
5183 frag_new (0);
5184 }
5185 }
5186 else if (mips_pic == SVR4_PIC && ! HAVE_NEWABI)
252b5132
RH
5187 {
5188 int gpdel;
f9419b05 5189 char *p;
9117d219
NC
5190 int lui_reloc_type = (int) BFD_RELOC_MIPS_GOT_HI16;
5191 int lw_reloc_type = (int) BFD_RELOC_MIPS_GOT_LO16;
ed6fb7bd 5192 int local_reloc_type = (int) BFD_RELOC_MIPS_GOT16;
252b5132
RH
5193
5194 /* This is the large GOT case. If this is a reference to an
5195 external symbol, and there is no constant, we want
5196 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
5197 addu $tempreg,$tempreg,$gp
5198 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
9117d219
NC
5199 or if tempreg is PIC_CALL_REG
5200 lui $tempreg,<sym> (BFD_RELOC_MIPS_CALL_HI16)
5201 addu $tempreg,$tempreg,$gp
5202 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_CALL_LO16)
252b5132
RH
5203 For a local symbol, we want
5204 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
5205 nop
5206 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
5207
5208 If we have a small constant, and this is a reference to
5209 an external symbol, we want
5210 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
5211 addu $tempreg,$tempreg,$gp
5212 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
5213 nop
5214 addiu $tempreg,$tempreg,<constant>
5215 For a local symbol, we want
5216 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
5217 nop
5218 addiu $tempreg,$tempreg,<constant> (BFD_RELOC_LO16)
5219
5220 If we have a large constant, and this is a reference to
5221 an external symbol, we want
5222 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
5223 addu $tempreg,$tempreg,$gp
5224 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
5225 lui $at,<hiconstant>
5226 addiu $at,$at,<loconstant>
5227 addu $tempreg,$tempreg,$at
5228 For a local symbol, we want
5229 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
5230 lui $at,<hiconstant>
5231 addiu $at,$at,<loconstant> (BFD_RELOC_LO16)
5232 addu $tempreg,$tempreg,$at
f5040a92 5233 */
438c16b8 5234
252b5132
RH
5235 expr1.X_add_number = offset_expr.X_add_number;
5236 offset_expr.X_add_number = 0;
5237 frag_grow (52);
f7ea7ef2 5238 if (reg_needs_delay (mips_gp_register))
252b5132
RH
5239 gpdel = 4;
5240 else
5241 gpdel = 0;
9117d219
NC
5242 if (expr1.X_add_number == 0 && tempreg == PIC_CALL_REG)
5243 {
5244 lui_reloc_type = (int) BFD_RELOC_MIPS_CALL_HI16;
5245 lw_reloc_type = (int) BFD_RELOC_MIPS_CALL_LO16;
5246 }
17a2f251 5247 macro_build (NULL, &icnt, &offset_expr, "lui", "t,u",
9117d219 5248 tempreg, lui_reloc_type);
17a2f251
TS
5249 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
5250 tempreg, tempreg, mips_gp_register);
5251 macro_build (NULL, &icnt, &offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
5252 tempreg, lw_reloc_type, tempreg);
252b5132
RH
5253 if (expr1.X_add_number == 0)
5254 {
5255 int off;
5256
5257 if (breg == 0)
5258 off = 0;
5259 else
5260 {
5261 /* We're going to put in an addu instruction using
5262 tempreg, so we may as well insert the nop right
5263 now. */
17a2f251 5264 macro_build (NULL, &icnt, NULL, "nop", "");
252b5132
RH
5265 off = 4;
5266 }
5267
5268 p = frag_var (rs_machine_dependent, 12 + gpdel, 0,
5269 RELAX_ENCODE (12 + off, 12 + gpdel, gpdel,
5270 8 + gpdel, 0,
5271 (breg == 0
5272 ? mips_opts.warn_about_macros
5273 : 0)),
c4e7957c 5274 offset_expr.X_add_symbol, 0, NULL);
252b5132
RH
5275 }
5276 else if (expr1.X_add_number >= -0x8000
5277 && expr1.X_add_number < 0x8000)
5278 {
17a2f251
TS
5279 macro_build (NULL, &icnt, NULL, "nop", "");
5280 macro_build (NULL, &icnt, &expr1, ADDRESS_ADDI_INSN, "t,r,j",
5281 tempreg, tempreg, BFD_RELOC_LO16);
252b5132
RH
5282
5283 p = frag_var (rs_machine_dependent, 12 + gpdel, 0,
5284 RELAX_ENCODE (20, 12 + gpdel, gpdel, 8 + gpdel, 0,
5285 (breg == 0
5286 ? mips_opts.warn_about_macros
5287 : 0)),
c4e7957c 5288 offset_expr.X_add_symbol, 0, NULL);
252b5132
RH
5289 }
5290 else
5291 {
5292 int adj, dreg;
5293
5294 /* If we are going to add in a base register, and the
5295 target register and the base register are the same,
5296 then we are using AT as a temporary register. Since
5297 we want to load the constant into AT, we add our
5298 current AT (from the global offset table) and the
5299 register into the register now, and pretend we were
5300 not using a base register. */
5301 if (breg != treg)
5302 {
5303 adj = 0;
5304 dreg = tempreg;
5305 }
5306 else
5307 {
5308 assert (tempreg == AT);
17a2f251
TS
5309 macro_build (NULL, &icnt, NULL, "nop", "");
5310 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
5311 treg, AT, breg);
252b5132
RH
5312 dreg = treg;
5313 adj = 8;
5314 }
5315
5316 /* Set mips_optimize around the lui instruction to avoid
5317 inserting an unnecessary nop after the lw. */
5318 hold_mips_optimize = mips_optimize;
5319 mips_optimize = 2;
c4e7957c 5320 macro_build_lui (NULL, &icnt, &expr1, AT);
252b5132
RH
5321 mips_optimize = hold_mips_optimize;
5322
17a2f251
TS
5323 macro_build (NULL, &icnt, &expr1, ADDRESS_ADDI_INSN, "t,r,j",
5324 AT, AT, BFD_RELOC_LO16);
5325 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
5326 dreg, dreg, AT);
252b5132
RH
5327
5328 p = frag_var (rs_machine_dependent, 16 + gpdel + adj, 0,
5329 RELAX_ENCODE (24 + adj, 16 + gpdel + adj, gpdel,
5330 8 + gpdel, 0,
5331 (breg == 0
5332 ? mips_opts.warn_about_macros
5333 : 0)),
c4e7957c 5334 offset_expr.X_add_symbol, 0, NULL);
252b5132
RH
5335
5336 used_at = 1;
5337 }
5338
5339 if (gpdel > 0)
5340 {
5341 /* This is needed because this instruction uses $gp, but
f5040a92 5342 the first instruction on the main stream does not. */
17a2f251 5343 macro_build (p, &icnt, NULL, "nop", "");
252b5132
RH
5344 p += 4;
5345 }
ed6fb7bd 5346
f899b4b8
TS
5347 macro_build (p, &icnt, &offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
5348 tempreg, local_reloc_type, mips_gp_register);
252b5132 5349 p += 4;
f5040a92 5350 if (expr1.X_add_number >= -0x8000
252b5132
RH
5351 && expr1.X_add_number < 0x8000)
5352 {
17a2f251 5353 macro_build (p, &icnt, NULL, "nop", "");
252b5132 5354 p += 4;
f899b4b8 5355 macro_build (p, &icnt, &expr1, ADDRESS_ADDI_INSN,
17a2f251 5356 "t,r,j", tempreg, tempreg, BFD_RELOC_LO16);
252b5132 5357 /* FIXME: If add_number is 0, and there was no base
f5040a92
AO
5358 register, the external symbol case ended with a load,
5359 so if the symbol turns out to not be external, and
5360 the next instruction uses tempreg, an unnecessary nop
5361 will be inserted. */
252b5132
RH
5362 }
5363 else
5364 {
5365 if (breg == treg)
5366 {
5367 /* We must add in the base register now, as in the
f5040a92 5368 external symbol case. */
252b5132 5369 assert (tempreg == AT);
17a2f251 5370 macro_build (p, &icnt, NULL, "nop", "");
252b5132 5371 p += 4;
17a2f251
TS
5372 macro_build (p, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
5373 treg, AT, breg);
252b5132
RH
5374 p += 4;
5375 tempreg = treg;
5376 /* We set breg to 0 because we have arranged to add
f5040a92 5377 it in in both cases. */
252b5132
RH
5378 breg = 0;
5379 }
5380
5381 macro_build_lui (p, &icnt, &expr1, AT);
5382 p += 4;
17a2f251
TS
5383 macro_build (p, &icnt, &expr1, ADDRESS_ADDI_INSN, "t,r,j",
5384 AT, AT, BFD_RELOC_LO16);
252b5132 5385 p += 4;
17a2f251
TS
5386 macro_build (p, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
5387 tempreg, tempreg, AT);
252b5132
RH
5388 p += 4;
5389 }
5390 }
f5040a92
AO
5391 else if (mips_pic == SVR4_PIC && HAVE_NEWABI)
5392 {
5393 char *p = NULL;
5394 int lui_reloc_type = (int) BFD_RELOC_MIPS_GOT_HI16;
5395 int lw_reloc_type = (int) BFD_RELOC_MIPS_GOT_LO16;
5396 int adj = 0;
5397
5398 /* This is the large GOT case. If this is a reference to an
5399 external symbol, and there is no constant, we want
5400 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
5401 add $tempreg,$tempreg,$gp
5402 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
5403 or if tempreg is PIC_CALL_REG
5404 lui $tempreg,<sym> (BFD_RELOC_MIPS_CALL_HI16)
5405 add $tempreg,$tempreg,$gp
5406 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_CALL_LO16)
5407
5408 If we have a small constant, and this is a reference to
5409 an external symbol, we want
5410 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
5411 add $tempreg,$tempreg,$gp
5412 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
5413 addi $tempreg,$tempreg,<constant>
5414
5415 If we have a large constant, and this is a reference to
5416 an external symbol, we want
5417 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
5418 addu $tempreg,$tempreg,$gp
5419 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
5420 lui $at,<hiconstant>
5421 addi $at,$at,<loconstant>
5422 add $tempreg,$tempreg,$at
5423
5424 If we have NewABI, and we know it's a local symbol, we want
5425 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT_PAGE)
5426 addiu $reg,$reg,<sym> (BFD_RELOC_MIPS_GOT_OFST)
5427 otherwise we have to resort to GOT_HI16/GOT_LO16. */
5428
5429 frag_grow (40);
5430
5431 frag_now->tc_frag_data.tc_fr_offset =
5432 expr1.X_add_number = offset_expr.X_add_number;
5433 offset_expr.X_add_number = 0;
5434
5435 if (expr1.X_add_number == 0 && tempreg == PIC_CALL_REG)
5436 {
5437 lui_reloc_type = (int) BFD_RELOC_MIPS_CALL_HI16;
5438 lw_reloc_type = (int) BFD_RELOC_MIPS_CALL_LO16;
5439 }
17a2f251 5440 macro_build (NULL, &icnt, &offset_expr, "lui", "t,u",
f5040a92 5441 tempreg, lui_reloc_type);
17a2f251
TS
5442 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
5443 tempreg, tempreg, mips_gp_register);
5444 macro_build (NULL, &icnt, &offset_expr, ADDRESS_LOAD_INSN,
f5040a92
AO
5445 "t,o(b)", tempreg, lw_reloc_type, tempreg);
5446
5447 if (expr1.X_add_number == 0)
5448 {
5449 p = frag_var (rs_machine_dependent, 8, 0,
5450 RELAX_ENCODE (12, 8, 0, 4, 0,
5451 mips_opts.warn_about_macros),
5452 offset_expr.X_add_symbol, 0, NULL);
684022ea 5453 }
f5040a92
AO
5454 else if (expr1.X_add_number >= -0x8000
5455 && expr1.X_add_number < 0x8000)
5456 {
17a2f251
TS
5457 macro_build (NULL, &icnt, &expr1, ADDRESS_ADDI_INSN, "t,r,j",
5458 tempreg, tempreg, BFD_RELOC_LO16);
f5040a92
AO
5459 p = frag_var (rs_machine_dependent, 8, 0,
5460 RELAX_ENCODE (16, 8, 0, 4, 0,
5461 mips_opts.warn_about_macros),
5462 offset_expr.X_add_symbol, 0, NULL);
5463 }
5464 else if (IS_SEXT_32BIT_NUM (expr1.X_add_number))
5465 {
5466 int dreg;
5467
5468 /* If we are going to add in a base register, and the
5469 target register and the base register are the same,
5470 then we are using AT as a temporary register. Since
5471 we want to load the constant into AT, we add our
5472 current AT (from the global offset table) and the
5473 register into the register now, and pretend we were
5474 not using a base register. */
5475 if (breg != treg)
5476 dreg = tempreg;
5477 else
5478 {
5479 assert (tempreg == AT);
17a2f251
TS
5480 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
5481 treg, AT, breg);
f5040a92
AO
5482 dreg = treg;
5483 adj = 4;
5484 }
5485
5486 /* Set mips_optimize around the lui instruction to avoid
5487 inserting an unnecessary nop after the lw. */
17a2f251
TS
5488 macro_build_lui (NULL, &icnt, &expr1, AT);
5489 macro_build (NULL, &icnt, &expr1, ADDRESS_ADDI_INSN,
5490 "t,r,j", AT, AT, BFD_RELOC_LO16);
5491 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
5492 dreg, dreg, AT);
f5040a92
AO
5493
5494 p = frag_var (rs_machine_dependent, 8 + adj, 0,
5495 RELAX_ENCODE (24 + adj, 8 + adj,
5496 0, 4, 0,
5497 (breg == 0
5498 ? mips_opts.warn_about_macros
5499 : 0)),
5500 offset_expr.X_add_symbol, 0, NULL);
5501
5502 used_at = 1;
5503 }
5504 else
5505 as_bad (_("PIC code offset overflow (max 32 signed bits)"));
5506
5507 offset_expr.X_add_number = expr1.X_add_number;
f899b4b8 5508 macro_build (p, &icnt, &offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
17a2f251 5509 tempreg, BFD_RELOC_MIPS_GOT_PAGE, mips_gp_register);
f899b4b8 5510 macro_build (p + 4, &icnt, &offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
17a2f251 5511 tempreg, tempreg, BFD_RELOC_MIPS_GOT_OFST);
f5040a92
AO
5512 if (adj)
5513 {
17a2f251
TS
5514 macro_build (p + 8, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
5515 treg, tempreg, breg);
f5040a92
AO
5516 breg = 0;
5517 tempreg = treg;
5518 }
5519 }
252b5132
RH
5520 else if (mips_pic == EMBEDDED_PIC)
5521 {
5522 /* We use
cdf6fd85 5523 addiu $tempreg,$gp,<sym> (BFD_RELOC_GPREL16)
252b5132 5524 */
17a2f251
TS
5525 macro_build (NULL, &icnt, &offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
5526 tempreg, mips_gp_register, BFD_RELOC_GPREL16);
252b5132
RH
5527 }
5528 else
5529 abort ();
5530
5531 if (breg != 0)
4d34fb5f
TS
5532 {
5533 char *s;
5534
5535 if (mips_pic == EMBEDDED_PIC || mips_pic == NO_PIC)
b7c7d6c1 5536 s = (dbl || HAVE_64BIT_ADDRESSES) ? "daddu" : "addu";
4d34fb5f 5537 else
f899b4b8 5538 s = ADDRESS_ADD_INSN;
4d34fb5f 5539
17a2f251 5540 macro_build (NULL, &icnt, NULL, s, "d,v,t", treg, tempreg, breg);
4d34fb5f 5541 }
252b5132
RH
5542
5543 if (! used_at)
5544 return;
5545
5546 break;
5547
5548 case M_J_A:
5549 /* The j instruction may not be used in PIC code, since it
5550 requires an absolute address. We convert it to a b
5551 instruction. */
5552 if (mips_pic == NO_PIC)
17a2f251 5553 macro_build (NULL, &icnt, &offset_expr, "j", "a");
252b5132 5554 else
17a2f251 5555 macro_build (NULL, &icnt, &offset_expr, "b", "p");
252b5132
RH
5556 return;
5557
5558 /* The jal instructions must be handled as macros because when
5559 generating PIC code they expand to multi-instruction
5560 sequences. Normally they are simple instructions. */
5561 case M_JAL_1:
5562 dreg = RA;
5563 /* Fall through. */
5564 case M_JAL_2:
5565 if (mips_pic == NO_PIC
5566 || mips_pic == EMBEDDED_PIC)
17a2f251 5567 macro_build (NULL, &icnt, NULL, "jalr", "d,s", dreg, sreg);
252b5132
RH
5568 else if (mips_pic == SVR4_PIC)
5569 {
5570 if (sreg != PIC_CALL_REG)
5571 as_warn (_("MIPS PIC call to register other than $25"));
bdaaa2e1 5572
17a2f251 5573 macro_build (NULL, &icnt, NULL, "jalr", "d,s", dreg, sreg);
6478892d 5574 if (! HAVE_NEWABI)
252b5132 5575 {
6478892d
TS
5576 if (mips_cprestore_offset < 0)
5577 as_warn (_("No .cprestore pseudo-op used in PIC code"));
5578 else
5579 {
7a621144
DJ
5580 if (! mips_frame_reg_valid)
5581 {
5582 as_warn (_("No .frame pseudo-op used in PIC code"));
5583 /* Quiet this warning. */
5584 mips_frame_reg_valid = 1;
5585 }
5586 if (! mips_cprestore_valid)
5587 {
5588 as_warn (_("No .cprestore pseudo-op used in PIC code"));
5589 /* Quiet this warning. */
5590 mips_cprestore_valid = 1;
5591 }
6478892d 5592 expr1.X_add_number = mips_cprestore_offset;
17a2f251 5593 macro_build_ldst_constoffset (NULL, &icnt, &expr1,
f899b4b8
TS
5594 ADDRESS_LOAD_INSN,
5595 mips_gp_register,
256ab948
TS
5596 mips_frame_reg,
5597 HAVE_64BIT_ADDRESSES);
6478892d 5598 }
252b5132
RH
5599 }
5600 }
5601 else
5602 abort ();
5603
5604 return;
5605
5606 case M_JAL_A:
5607 if (mips_pic == NO_PIC)
17a2f251 5608 macro_build (NULL, &icnt, &offset_expr, "jal", "a");
252b5132
RH
5609 else if (mips_pic == SVR4_PIC)
5610 {
f9419b05
TS
5611 char *p;
5612
252b5132
RH
5613 /* If this is a reference to an external symbol, and we are
5614 using a small GOT, we want
5615 lw $25,<sym>($gp) (BFD_RELOC_MIPS_CALL16)
5616 nop
f9419b05 5617 jalr $ra,$25
252b5132
RH
5618 nop
5619 lw $gp,cprestore($sp)
5620 The cprestore value is set using the .cprestore
5621 pseudo-op. If we are using a big GOT, we want
5622 lui $25,<sym> (BFD_RELOC_MIPS_CALL_HI16)
5623 addu $25,$25,$gp
5624 lw $25,<sym>($25) (BFD_RELOC_MIPS_CALL_LO16)
5625 nop
f9419b05 5626 jalr $ra,$25
252b5132
RH
5627 nop
5628 lw $gp,cprestore($sp)
5629 If the symbol is not external, we want
5630 lw $25,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
5631 nop
5632 addiu $25,$25,<sym> (BFD_RELOC_LO16)
f9419b05 5633 jalr $ra,$25
252b5132 5634 nop
438c16b8 5635 lw $gp,cprestore($sp)
f5040a92
AO
5636
5637 For NewABI, we use the same CALL16 or CALL_HI16/CALL_LO16
5638 sequences above, minus nops, unless the symbol is local,
5639 which enables us to use GOT_PAGE/GOT_OFST (big got) or
5640 GOT_DISP. */
438c16b8 5641 if (HAVE_NEWABI)
252b5132 5642 {
f5040a92
AO
5643 if (! mips_big_got)
5644 {
5645 frag_grow (4);
17a2f251
TS
5646 macro_build (NULL, &icnt, &offset_expr, ADDRESS_LOAD_INSN,
5647 "t,o(b)", PIC_CALL_REG, BFD_RELOC_MIPS_CALL16,
f5040a92
AO
5648 mips_gp_register);
5649 frag_var (rs_machine_dependent, 0, 0,
5650 RELAX_ENCODE (0, 0, -4, 0, 0, 0),
5651 offset_expr.X_add_symbol, 0, NULL);
5652 }
5653 else
5654 {
5655 frag_grow (20);
17a2f251
TS
5656 macro_build (NULL, &icnt, &offset_expr, "lui", "t,u",
5657 PIC_CALL_REG, BFD_RELOC_MIPS_CALL_HI16);
5658 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
5659 PIC_CALL_REG, PIC_CALL_REG, mips_gp_register);
5660 macro_build (NULL, &icnt, &offset_expr, ADDRESS_LOAD_INSN,
5661 "t,o(b)", PIC_CALL_REG,
5662 BFD_RELOC_MIPS_CALL_LO16, PIC_CALL_REG);
f5040a92
AO
5663 p = frag_var (rs_machine_dependent, 8, 0,
5664 RELAX_ENCODE (12, 8, 0, 4, 0, 0),
5665 offset_expr.X_add_symbol, 0, NULL);
f899b4b8
TS
5666 macro_build (p, &icnt, &offset_expr, ADDRESS_LOAD_INSN,
5667 "t,o(b)", PIC_CALL_REG,
17a2f251 5668 BFD_RELOC_MIPS_GOT_PAGE, mips_gp_register);
f899b4b8 5669 macro_build (p + 4, &icnt, &offset_expr, ADDRESS_ADDI_INSN,
dc9461f6 5670 "t,r,j", PIC_CALL_REG, PIC_CALL_REG,
17a2f251 5671 BFD_RELOC_MIPS_GOT_OFST);
f5040a92 5672 }
684022ea 5673
438c16b8 5674 macro_build_jalr (icnt, &offset_expr);
252b5132
RH
5675 }
5676 else
5677 {
438c16b8
TS
5678 frag_grow (40);
5679 if (! mips_big_got)
5680 {
17a2f251
TS
5681 macro_build (NULL, &icnt, &offset_expr, ADDRESS_LOAD_INSN,
5682 "t,o(b)", PIC_CALL_REG, BFD_RELOC_MIPS_CALL16,
5683 mips_gp_register);
5684 macro_build (NULL, &icnt, NULL, "nop", "");
438c16b8
TS
5685 p = frag_var (rs_machine_dependent, 4, 0,
5686 RELAX_ENCODE (0, 4, -8, 0, 0, 0),
5687 offset_expr.X_add_symbol, 0, NULL);
5688 }
252b5132 5689 else
252b5132 5690 {
438c16b8
TS
5691 int gpdel;
5692
5693 if (reg_needs_delay (mips_gp_register))
5694 gpdel = 4;
5695 else
5696 gpdel = 0;
17a2f251
TS
5697 macro_build (NULL, &icnt, &offset_expr, "lui", "t,u",
5698 PIC_CALL_REG, BFD_RELOC_MIPS_CALL_HI16);
5699 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
5700 PIC_CALL_REG, PIC_CALL_REG, mips_gp_register);
5701 macro_build (NULL, &icnt, &offset_expr, ADDRESS_LOAD_INSN,
5702 "t,o(b)", PIC_CALL_REG,
5703 BFD_RELOC_MIPS_CALL_LO16, PIC_CALL_REG);
5704 macro_build (NULL, &icnt, NULL, "nop", "");
438c16b8
TS
5705 p = frag_var (rs_machine_dependent, 12 + gpdel, 0,
5706 RELAX_ENCODE (16, 12 + gpdel, gpdel,
5707 8 + gpdel, 0, 0),
5708 offset_expr.X_add_symbol, 0, NULL);
5709 if (gpdel > 0)
5710 {
17a2f251 5711 macro_build (p, &icnt, NULL, "nop", "");
438c16b8
TS
5712 p += 4;
5713 }
f899b4b8 5714 macro_build (p, &icnt, &offset_expr, ADDRESS_LOAD_INSN,
17a2f251
TS
5715 "t,o(b)", PIC_CALL_REG, BFD_RELOC_MIPS_GOT16,
5716 mips_gp_register);
438c16b8 5717 p += 4;
17a2f251 5718 macro_build (p, &icnt, NULL, "nop", "");
252b5132
RH
5719 p += 4;
5720 }
f899b4b8 5721 macro_build (p, &icnt, &offset_expr, ADDRESS_ADDI_INSN,
438c16b8 5722 "t,r,j", PIC_CALL_REG, PIC_CALL_REG,
17a2f251 5723 BFD_RELOC_LO16);
438c16b8
TS
5724 macro_build_jalr (icnt, &offset_expr);
5725
6478892d
TS
5726 if (mips_cprestore_offset < 0)
5727 as_warn (_("No .cprestore pseudo-op used in PIC code"));
5728 else
5729 {
7a621144
DJ
5730 if (! mips_frame_reg_valid)
5731 {
5732 as_warn (_("No .frame pseudo-op used in PIC code"));
5733 /* Quiet this warning. */
5734 mips_frame_reg_valid = 1;
5735 }
5736 if (! mips_cprestore_valid)
5737 {
5738 as_warn (_("No .cprestore pseudo-op used in PIC code"));
5739 /* Quiet this warning. */
5740 mips_cprestore_valid = 1;
5741 }
6478892d 5742 if (mips_opts.noreorder)
17a2f251 5743 macro_build (NULL, &icnt, NULL, "nop", "");
6478892d 5744 expr1.X_add_number = mips_cprestore_offset;
17a2f251 5745 macro_build_ldst_constoffset (NULL, &icnt, &expr1,
f899b4b8
TS
5746 ADDRESS_LOAD_INSN,
5747 mips_gp_register,
256ab948
TS
5748 mips_frame_reg,
5749 HAVE_64BIT_ADDRESSES);
6478892d 5750 }
252b5132
RH
5751 }
5752 }
5753 else if (mips_pic == EMBEDDED_PIC)
5754 {
17a2f251 5755 macro_build (NULL, &icnt, &offset_expr, "bal", "p");
252b5132
RH
5756 /* The linker may expand the call to a longer sequence which
5757 uses $at, so we must break rather than return. */
5758 break;
5759 }
5760 else
5761 abort ();
5762
5763 return;
5764
5765 case M_LB_AB:
5766 s = "lb";
5767 goto ld;
5768 case M_LBU_AB:
5769 s = "lbu";
5770 goto ld;
5771 case M_LH_AB:
5772 s = "lh";
5773 goto ld;
5774 case M_LHU_AB:
5775 s = "lhu";
5776 goto ld;
5777 case M_LW_AB:
5778 s = "lw";
5779 goto ld;
5780 case M_LWC0_AB:
5781 s = "lwc0";
bdaaa2e1 5782 /* Itbl support may require additional care here. */
252b5132
RH
5783 coproc = 1;
5784 goto ld;
5785 case M_LWC1_AB:
5786 s = "lwc1";
bdaaa2e1 5787 /* Itbl support may require additional care here. */
252b5132
RH
5788 coproc = 1;
5789 goto ld;
5790 case M_LWC2_AB:
5791 s = "lwc2";
bdaaa2e1 5792 /* Itbl support may require additional care here. */
252b5132
RH
5793 coproc = 1;
5794 goto ld;
5795 case M_LWC3_AB:
5796 s = "lwc3";
bdaaa2e1 5797 /* Itbl support may require additional care here. */
252b5132
RH
5798 coproc = 1;
5799 goto ld;
5800 case M_LWL_AB:
5801 s = "lwl";
5802 lr = 1;
5803 goto ld;
5804 case M_LWR_AB:
5805 s = "lwr";
5806 lr = 1;
5807 goto ld;
5808 case M_LDC1_AB:
fef14a42 5809 if (mips_opts.arch == CPU_R4650)
252b5132
RH
5810 {
5811 as_bad (_("opcode not supported on this processor"));
5812 return;
5813 }
5814 s = "ldc1";
bdaaa2e1 5815 /* Itbl support may require additional care here. */
252b5132
RH
5816 coproc = 1;
5817 goto ld;
5818 case M_LDC2_AB:
5819 s = "ldc2";
bdaaa2e1 5820 /* Itbl support may require additional care here. */
252b5132
RH
5821 coproc = 1;
5822 goto ld;
5823 case M_LDC3_AB:
5824 s = "ldc3";
bdaaa2e1 5825 /* Itbl support may require additional care here. */
252b5132
RH
5826 coproc = 1;
5827 goto ld;
5828 case M_LDL_AB:
5829 s = "ldl";
5830 lr = 1;
5831 goto ld;
5832 case M_LDR_AB:
5833 s = "ldr";
5834 lr = 1;
5835 goto ld;
5836 case M_LL_AB:
5837 s = "ll";
5838 goto ld;
5839 case M_LLD_AB:
5840 s = "lld";
5841 goto ld;
5842 case M_LWU_AB:
5843 s = "lwu";
5844 ld:
5845 if (breg == treg || coproc || lr)
5846 {
5847 tempreg = AT;
5848 used_at = 1;
5849 }
5850 else
5851 {
5852 tempreg = treg;
5853 used_at = 0;
5854 }
5855 goto ld_st;
5856 case M_SB_AB:
5857 s = "sb";
5858 goto st;
5859 case M_SH_AB:
5860 s = "sh";
5861 goto st;
5862 case M_SW_AB:
5863 s = "sw";
5864 goto st;
5865 case M_SWC0_AB:
5866 s = "swc0";
bdaaa2e1 5867 /* Itbl support may require additional care here. */
252b5132
RH
5868 coproc = 1;
5869 goto st;
5870 case M_SWC1_AB:
5871 s = "swc1";
bdaaa2e1 5872 /* Itbl support may require additional care here. */
252b5132
RH
5873 coproc = 1;
5874 goto st;
5875 case M_SWC2_AB:
5876 s = "swc2";
bdaaa2e1 5877 /* Itbl support may require additional care here. */
252b5132
RH
5878 coproc = 1;
5879 goto st;
5880 case M_SWC3_AB:
5881 s = "swc3";
bdaaa2e1 5882 /* Itbl support may require additional care here. */
252b5132
RH
5883 coproc = 1;
5884 goto st;
5885 case M_SWL_AB:
5886 s = "swl";
5887 goto st;
5888 case M_SWR_AB:
5889 s = "swr";
5890 goto st;
5891 case M_SC_AB:
5892 s = "sc";
5893 goto st;
5894 case M_SCD_AB:
5895 s = "scd";
5896 goto st;
5897 case M_SDC1_AB:
fef14a42 5898 if (mips_opts.arch == CPU_R4650)
252b5132
RH
5899 {
5900 as_bad (_("opcode not supported on this processor"));
5901 return;
5902 }
5903 s = "sdc1";
5904 coproc = 1;
bdaaa2e1 5905 /* Itbl support may require additional care here. */
252b5132
RH
5906 goto st;
5907 case M_SDC2_AB:
5908 s = "sdc2";
bdaaa2e1 5909 /* Itbl support may require additional care here. */
252b5132
RH
5910 coproc = 1;
5911 goto st;
5912 case M_SDC3_AB:
5913 s = "sdc3";
bdaaa2e1 5914 /* Itbl support may require additional care here. */
252b5132
RH
5915 coproc = 1;
5916 goto st;
5917 case M_SDL_AB:
5918 s = "sdl";
5919 goto st;
5920 case M_SDR_AB:
5921 s = "sdr";
5922 st:
5923 tempreg = AT;
5924 used_at = 1;
5925 ld_st:
bdaaa2e1 5926 /* Itbl support may require additional care here. */
252b5132
RH
5927 if (mask == M_LWC1_AB
5928 || mask == M_SWC1_AB
5929 || mask == M_LDC1_AB
5930 || mask == M_SDC1_AB
5931 || mask == M_L_DAB
5932 || mask == M_S_DAB)
5933 fmt = "T,o(b)";
5934 else if (coproc)
5935 fmt = "E,o(b)";
5936 else
5937 fmt = "t,o(b)";
5938
256ab948
TS
5939 /* Sign-extending 32-bit constants makes their handling easier.
5940 The HAVE_64BIT_GPRS... part is due to the linux kernel hack
5941 described below. */
5942 if ((! HAVE_64BIT_ADDRESSES
5943 && (! HAVE_64BIT_GPRS && offset_expr.X_op == O_constant))
5944 && (offset_expr.X_op == O_constant))
ae826530
TS
5945 {
5946 if (offset_expr.X_add_number & ~((bfd_vma) 0xffffffff)
5947 && ~(offset_expr.X_add_number | 0xffffffff))
5948 as_bad (_("too large constant specified"));
5949
256ab948
TS
5950 offset_expr.X_add_number = (((offset_expr.X_add_number & 0xffffffff)
5951 ^ 0x80000000) - 0x80000000);
ae826530 5952 }
256ab948 5953
afdbd6d0
CD
5954 /* For embedded PIC, we allow loads where the offset is calculated
5955 by subtracting a symbol in the current segment from an unknown
5956 symbol, relative to a base register, e.g.:
5957 <op> $treg, <sym>-<localsym>($breg)
5958 This is used by the compiler for switch statements. */
76b3015f 5959 if (mips_pic == EMBEDDED_PIC
afdbd6d0
CD
5960 && offset_expr.X_op == O_subtract
5961 && (symbol_constant_p (offset_expr.X_op_symbol)
5962 ? S_GET_SEGMENT (offset_expr.X_op_symbol) == now_seg
5963 : (symbol_equated_p (offset_expr.X_op_symbol)
5964 && (S_GET_SEGMENT
5965 (symbol_get_value_expression (offset_expr.X_op_symbol)
5966 ->X_add_symbol)
5967 == now_seg)))
5968 && breg != 0
5969 && (offset_expr.X_add_number == 0
5970 || OUTPUT_FLAVOR == bfd_target_elf_flavour))
5971 {
5972 /* For this case, we output the instructions:
5973 lui $tempreg,<sym> (BFD_RELOC_PCREL_HI16_S)
5974 addiu $tempreg,$tempreg,$breg
5975 <op> $treg,<sym>($tempreg) (BFD_RELOC_PCREL_LO16)
5976 If the relocation would fit entirely in 16 bits, it would be
5977 nice to emit:
5978 <op> $treg,<sym>($breg) (BFD_RELOC_PCREL_LO16)
5979 instead, but that seems quite difficult. */
17a2f251
TS
5980 macro_build (NULL, &icnt, &offset_expr, "lui", "t,u", tempreg,
5981 BFD_RELOC_PCREL_HI16_S);
5982 macro_build (NULL, &icnt, NULL,
afdbd6d0
CD
5983 ((bfd_arch_bits_per_address (stdoutput) == 32
5984 || ! ISA_HAS_64BIT_REGS (mips_opts.isa))
b7c7d6c1 5985 ? "addu" : "daddu"),
afdbd6d0 5986 "d,v,t", tempreg, tempreg, breg);
17a2f251
TS
5987 macro_build (NULL, &icnt, &offset_expr, s, fmt, treg,
5988 BFD_RELOC_PCREL_LO16, tempreg);
afdbd6d0
CD
5989 if (! used_at)
5990 return;
5991 break;
5992 }
5993
252b5132
RH
5994 if (offset_expr.X_op != O_constant
5995 && offset_expr.X_op != O_symbol)
5996 {
5997 as_bad (_("expression too complex"));
5998 offset_expr.X_op = O_constant;
5999 }
6000
6001 /* A constant expression in PIC code can be handled just as it
6002 is in non PIC code. */
6003 if (mips_pic == NO_PIC
6004 || offset_expr.X_op == O_constant)
6005 {
f9419b05
TS
6006 char *p;
6007
252b5132
RH
6008 /* If this is a reference to a GP relative symbol, and there
6009 is no base register, we want
cdf6fd85 6010 <op> $treg,<sym>($gp) (BFD_RELOC_GPREL16)
252b5132
RH
6011 Otherwise, if there is no base register, we want
6012 lui $tempreg,<sym> (BFD_RELOC_HI16_S)
6013 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
6014 If we have a constant, we need two instructions anyhow,
6015 so we always use the latter form.
6016
6017 If we have a base register, and this is a reference to a
6018 GP relative symbol, we want
6019 addu $tempreg,$breg,$gp
cdf6fd85 6020 <op> $treg,<sym>($tempreg) (BFD_RELOC_GPREL16)
252b5132
RH
6021 Otherwise we want
6022 lui $tempreg,<sym> (BFD_RELOC_HI16_S)
6023 addu $tempreg,$tempreg,$breg
6024 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
d6bc6245 6025 With a constant we always use the latter case.
76b3015f 6026
d6bc6245
TS
6027 With 64bit address space and no base register and $at usable,
6028 we want
6029 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
6030 lui $at,<sym> (BFD_RELOC_HI16_S)
6031 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
6032 dsll32 $tempreg,0
6033 daddu $tempreg,$at
6034 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
6035 If we have a base register, we want
6036 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
6037 lui $at,<sym> (BFD_RELOC_HI16_S)
6038 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
6039 daddu $at,$breg
6040 dsll32 $tempreg,0
6041 daddu $tempreg,$at
6042 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
6043
6044 Without $at we can't generate the optimal path for superscalar
6045 processors here since this would require two temporary registers.
6046 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
6047 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
6048 dsll $tempreg,16
6049 daddiu $tempreg,<sym> (BFD_RELOC_HI16_S)
6050 dsll $tempreg,16
6051 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
6052 If we have a base register, we want
6053 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
6054 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
6055 dsll $tempreg,16
6056 daddiu $tempreg,<sym> (BFD_RELOC_HI16_S)
6057 dsll $tempreg,16
6058 daddu $tempreg,$tempreg,$breg
6059 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
6373ee54
CD
6060
6061 If we have 64-bit addresses, as an optimization, for
6062 addresses which are 32-bit constants (e.g. kseg0/kseg1
6063 addresses) we fall back to the 32-bit address generation
78d32a17
MR
6064 mechanism since it is more efficient. Note that due to
6065 the signed offset used by memory operations, the 32-bit
6066 range is shifted down by 32768 here. This code should
6373ee54
CD
6067 probably attempt to generate 64-bit constants more
6068 efficiently in general.
9214dd3b
AO
6069
6070 As an extension for architectures with 64-bit registers,
6071 we don't truncate 64-bit addresses given as literal
6072 constants down to 32 bits, to support existing practice
6073 in the mips64 Linux (the kernel), that compiles source
6074 files with -mabi=64, assembling them as o32 or n32 (with
6075 -Wa,-32 or -Wa,-n32). This is not beautiful, but since
6076 the whole kernel is loaded into a memory region that is
6077 addressible with sign-extended 32-bit addresses, it is
6078 wasteful to compute the upper 32 bits of every
6079 non-literal address, that takes more space and time.
6080 Some day this should probably be implemented as an
6081 assembler option, such that the kernel doesn't have to
6082 use such ugly hacks, even though it will still have to
6083 end up converting the binary to ELF32 for a number of
6084 platforms whose boot loaders don't support ELF64
6085 binaries. */
256ab948
TS
6086 if ((HAVE_64BIT_ADDRESSES
6087 && ! (offset_expr.X_op == O_constant
6088 && IS_SEXT_32BIT_NUM (offset_expr.X_add_number + 0x8000)))
6089 || (HAVE_64BIT_GPRS
6090 && offset_expr.X_op == O_constant
6091 && ! IS_SEXT_32BIT_NUM (offset_expr.X_add_number + 0x8000)))
d6bc6245
TS
6092 {
6093 p = NULL;
6094
6095 /* We don't do GP optimization for now because RELAX_ENCODE can't
6096 hold the data for such large chunks. */
6097
460597ba 6098 if (used_at == 0 && ! mips_opts.noat)
d6bc6245
TS
6099 {
6100 macro_build (p, &icnt, &offset_expr, "lui", "t,u",
17a2f251 6101 tempreg, BFD_RELOC_MIPS_HIGHEST);
d6bc6245 6102 macro_build (p, &icnt, &offset_expr, "lui", "t,u",
17a2f251 6103 AT, BFD_RELOC_HI16_S);
d6bc6245 6104 macro_build (p, &icnt, &offset_expr, "daddiu", "t,r,j",
17a2f251 6105 tempreg, tempreg, BFD_RELOC_MIPS_HIGHER);
d6bc6245 6106 if (breg != 0)
17a2f251
TS
6107 macro_build (p, &icnt, NULL, "daddu", "d,v,t",
6108 AT, AT, breg);
6109 macro_build (p, &icnt, NULL, "dsll32", "d,w,<",
6110 tempreg, tempreg, 0);
6111 macro_build (p, &icnt, NULL, "daddu", "d,v,t",
6112 tempreg, tempreg, AT);
6113 macro_build (p, &icnt, &offset_expr, s, fmt, treg,
6114 BFD_RELOC_LO16, tempreg);
d6bc6245
TS
6115 used_at = 1;
6116 }
6117 else
6118 {
6119 macro_build (p, &icnt, &offset_expr, "lui", "t,u",
17a2f251 6120 tempreg, BFD_RELOC_MIPS_HIGHEST);
d6bc6245 6121 macro_build (p, &icnt, &offset_expr, "daddiu", "t,r,j",
17a2f251
TS
6122 tempreg, tempreg, BFD_RELOC_MIPS_HIGHER);
6123 macro_build (p, &icnt, NULL, "dsll", "d,w,<",
6124 tempreg, tempreg, 16);
d6bc6245 6125 macro_build (p, &icnt, &offset_expr, "daddiu", "t,r,j",
17a2f251
TS
6126 tempreg, tempreg, BFD_RELOC_HI16_S);
6127 macro_build (p, &icnt, NULL, "dsll", "d,w,<",
6128 tempreg, tempreg, 16);
d6bc6245 6129 if (breg != 0)
17a2f251
TS
6130 macro_build (p, &icnt, NULL, "daddu", "d,v,t",
6131 tempreg, tempreg, breg);
6132 macro_build (p, &icnt, &offset_expr, s, fmt, treg,
6133 BFD_RELOC_LO16, tempreg);
d6bc6245
TS
6134 }
6135
6136 return;
6137 }
256ab948
TS
6138
6139 if (offset_expr.X_op == O_constant
6140 && ! IS_SEXT_32BIT_NUM (offset_expr.X_add_number))
5a7a0b7b 6141 as_bad (_("load/store address overflow (max 32 bits)"));
76b3015f 6142
252b5132
RH
6143 if (breg == 0)
6144 {
e7d556df 6145 if ((valueT) offset_expr.X_add_number > MAX_GPREL_OFFSET
252b5132
RH
6146 || nopic_need_relax (offset_expr.X_add_symbol, 1))
6147 p = NULL;
6148 else
6149 {
6150 frag_grow (20);
17a2f251
TS
6151 macro_build (NULL, &icnt, &offset_expr, s, fmt, treg,
6152 BFD_RELOC_GPREL16, mips_gp_register);
252b5132
RH
6153 p = frag_var (rs_machine_dependent, 8, 0,
6154 RELAX_ENCODE (4, 8, 0, 4, 0,
6155 (mips_opts.warn_about_macros
6156 || (used_at
6157 && mips_opts.noat))),
956cd1d6 6158 offset_expr.X_add_symbol, 0, NULL);
252b5132
RH
6159 used_at = 0;
6160 }
6161 macro_build_lui (p, &icnt, &offset_expr, tempreg);
6162 if (p != NULL)
6163 p += 4;
6164 macro_build (p, &icnt, &offset_expr, s, fmt, treg,
17a2f251 6165 BFD_RELOC_LO16, tempreg);
252b5132
RH
6166 }
6167 else
6168 {
e7d556df 6169 if ((valueT) offset_expr.X_add_number > MAX_GPREL_OFFSET
252b5132
RH
6170 || nopic_need_relax (offset_expr.X_add_symbol, 1))
6171 p = NULL;
6172 else
6173 {
6174 frag_grow (28);
17a2f251
TS
6175 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
6176 tempreg, breg, mips_gp_register);
6177 macro_build (NULL, &icnt, &offset_expr, s, fmt, treg,
6178 BFD_RELOC_GPREL16, tempreg);
252b5132
RH
6179 p = frag_var (rs_machine_dependent, 12, 0,
6180 RELAX_ENCODE (8, 12, 0, 8, 0, 0),
956cd1d6 6181 offset_expr.X_add_symbol, 0, NULL);
252b5132
RH
6182 }
6183 macro_build_lui (p, &icnt, &offset_expr, tempreg);
6184 if (p != NULL)
6185 p += 4;
17a2f251
TS
6186 macro_build (p, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
6187 tempreg, tempreg, breg);
252b5132
RH
6188 if (p != NULL)
6189 p += 4;
6190 macro_build (p, &icnt, &offset_expr, s, fmt, treg,
17a2f251 6191 BFD_RELOC_LO16, tempreg);
252b5132
RH
6192 }
6193 }
6194 else if (mips_pic == SVR4_PIC && ! mips_big_got)
6195 {
f9419b05 6196 char *p;
ed6fb7bd 6197 int lw_reloc_type = (int) BFD_RELOC_MIPS_GOT16;
f9419b05 6198
252b5132
RH
6199 /* If this is a reference to an external symbol, we want
6200 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
6201 nop
6202 <op> $treg,0($tempreg)
6203 Otherwise we want
6204 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
6205 nop
6206 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
6207 <op> $treg,0($tempreg)
f5040a92
AO
6208
6209 For NewABI, we want
6210 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT_PAGE)
6211 <op> $treg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_OFST)
6212
252b5132
RH
6213 If there is a base register, we add it to $tempreg before
6214 the <op>. If there is a constant, we stick it in the
6215 <op> instruction. We don't handle constants larger than
6216 16 bits, because we have no way to load the upper 16 bits
6217 (actually, we could handle them for the subset of cases
6218 in which we are not using $at). */
6219 assert (offset_expr.X_op == O_symbol);
f5040a92
AO
6220 if (HAVE_NEWABI)
6221 {
17a2f251
TS
6222 macro_build (NULL, &icnt, &offset_expr, ADDRESS_LOAD_INSN,
6223 "t,o(b)", tempreg, BFD_RELOC_MIPS_GOT_PAGE,
6224 mips_gp_register);
f5040a92 6225 if (breg != 0)
17a2f251
TS
6226 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
6227 tempreg, tempreg, breg);
6228 macro_build (NULL, &icnt, &offset_expr, s, fmt, treg,
6229 BFD_RELOC_MIPS_GOT_OFST, tempreg);
f5040a92
AO
6230
6231 if (! used_at)
6232 return;
6233
6234 break;
6235 }
252b5132
RH
6236 expr1.X_add_number = offset_expr.X_add_number;
6237 offset_expr.X_add_number = 0;
6238 if (expr1.X_add_number < -0x8000
6239 || expr1.X_add_number >= 0x8000)
6240 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
6241 frag_grow (20);
17a2f251
TS
6242 macro_build (NULL, &icnt, &offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
6243 tempreg, lw_reloc_type, mips_gp_register);
6244 macro_build (NULL, &icnt, NULL, "nop", "");
bdaaa2e1 6245 p = frag_var (rs_machine_dependent, 4, 0,
252b5132 6246 RELAX_ENCODE (0, 4, -8, 0, 0, 0),
c4e7957c 6247 offset_expr.X_add_symbol, 0, NULL);
f899b4b8 6248 macro_build (p, &icnt, &offset_expr, ADDRESS_ADDI_INSN,
17a2f251 6249 "t,r,j", tempreg, tempreg, BFD_RELOC_LO16);
252b5132 6250 if (breg != 0)
17a2f251
TS
6251 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
6252 tempreg, tempreg, breg);
6253 macro_build (NULL, &icnt, &expr1, s, fmt, treg, BFD_RELOC_LO16,
6254 tempreg);
252b5132 6255 }
f5040a92 6256 else if (mips_pic == SVR4_PIC && ! HAVE_NEWABI)
252b5132
RH
6257 {
6258 int gpdel;
f9419b05 6259 char *p;
252b5132
RH
6260
6261 /* If this is a reference to an external symbol, we want
6262 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
6263 addu $tempreg,$tempreg,$gp
6264 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
6265 <op> $treg,0($tempreg)
6266 Otherwise we want
6267 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
6268 nop
6269 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
6270 <op> $treg,0($tempreg)
6271 If there is a base register, we add it to $tempreg before
6272 the <op>. If there is a constant, we stick it in the
6273 <op> instruction. We don't handle constants larger than
6274 16 bits, because we have no way to load the upper 16 bits
6275 (actually, we could handle them for the subset of cases
f5040a92 6276 in which we are not using $at). */
252b5132
RH
6277 assert (offset_expr.X_op == O_symbol);
6278 expr1.X_add_number = offset_expr.X_add_number;
6279 offset_expr.X_add_number = 0;
6280 if (expr1.X_add_number < -0x8000
6281 || expr1.X_add_number >= 0x8000)
6282 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
f7ea7ef2 6283 if (reg_needs_delay (mips_gp_register))
252b5132
RH
6284 gpdel = 4;
6285 else
6286 gpdel = 0;
6287 frag_grow (36);
17a2f251
TS
6288 macro_build (NULL, &icnt, &offset_expr, "lui", "t,u", tempreg,
6289 BFD_RELOC_MIPS_GOT_HI16);
6290 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
6291 tempreg, tempreg, mips_gp_register);
6292 macro_build (NULL, &icnt, &offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
6293 tempreg, BFD_RELOC_MIPS_GOT_LO16, tempreg);
252b5132
RH
6294 p = frag_var (rs_machine_dependent, 12 + gpdel, 0,
6295 RELAX_ENCODE (12, 12 + gpdel, gpdel, 8 + gpdel, 0, 0),
c4e7957c 6296 offset_expr.X_add_symbol, 0, NULL);
252b5132
RH
6297 if (gpdel > 0)
6298 {
17a2f251 6299 macro_build (p, &icnt, NULL, "nop", "");
252b5132
RH
6300 p += 4;
6301 }
17a2f251
TS
6302 macro_build (p, &icnt, &offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
6303 tempreg, BFD_RELOC_MIPS_GOT16, mips_gp_register);
252b5132 6304 p += 4;
17a2f251 6305 macro_build (p, &icnt, NULL, "nop", "");
252b5132 6306 p += 4;
17a2f251
TS
6307 macro_build (p, &icnt, &offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
6308 tempreg, tempreg, BFD_RELOC_LO16);
252b5132 6309 if (breg != 0)
17a2f251
TS
6310 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
6311 tempreg, tempreg, breg);
6312 macro_build (NULL, &icnt, &expr1, s, fmt, treg, BFD_RELOC_LO16,
6313 tempreg);
252b5132 6314 }
f5040a92
AO
6315 else if (mips_pic == SVR4_PIC && HAVE_NEWABI)
6316 {
6317 char *p;
6318 int bregsz = breg != 0 ? 4 : 0;
6319
6320 /* If this is a reference to an external symbol, we want
6321 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
6322 add $tempreg,$tempreg,$gp
6323 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
6324 <op> $treg,<ofst>($tempreg)
6325 Otherwise, for local symbols, we want:
6326 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT_PAGE)
6327 <op> $treg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_OFST) */
6328 assert (offset_expr.X_op == O_symbol);
6329 frag_now->tc_frag_data.tc_fr_offset =
6330 expr1.X_add_number = offset_expr.X_add_number;
6331 offset_expr.X_add_number = 0;
6332 if (expr1.X_add_number < -0x8000
6333 || expr1.X_add_number >= 0x8000)
6334 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
6335 frag_grow (36);
17a2f251
TS
6336 macro_build (NULL, &icnt, &offset_expr, "lui", "t,u", tempreg,
6337 BFD_RELOC_MIPS_GOT_HI16);
6338 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
6339 tempreg, tempreg, mips_gp_register);
6340 macro_build (NULL, &icnt, &offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
6341 tempreg, BFD_RELOC_MIPS_GOT_LO16, tempreg);
f5040a92 6342 if (breg != 0)
17a2f251
TS
6343 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
6344 tempreg, tempreg, breg);
6345 macro_build (NULL, &icnt, &expr1, s, fmt, treg, BFD_RELOC_LO16,
6346 tempreg);
684022ea 6347
f5040a92
AO
6348 offset_expr.X_add_number = expr1.X_add_number;
6349 p = frag_var (rs_machine_dependent, 12 + bregsz, 0,
6350 RELAX_ENCODE (16 + bregsz, 8 + bregsz,
6351 0, 4 + bregsz, 0, 0),
6352 offset_expr.X_add_symbol, 0, NULL);
f899b4b8 6353 macro_build (p, &icnt, &offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
17a2f251 6354 tempreg, BFD_RELOC_MIPS_GOT_PAGE, mips_gp_register);
f5040a92 6355 if (breg != 0)
17a2f251
TS
6356 macro_build (p + 4, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
6357 tempreg, tempreg, breg);
f5040a92 6358 macro_build (p + 4 + bregsz, &icnt, &offset_expr, s, fmt, treg,
17a2f251 6359 BFD_RELOC_MIPS_GOT_OFST, tempreg);
f5040a92 6360 }
252b5132
RH
6361 else if (mips_pic == EMBEDDED_PIC)
6362 {
6363 /* If there is no base register, we want
cdf6fd85 6364 <op> $treg,<sym>($gp) (BFD_RELOC_GPREL16)
252b5132
RH
6365 If there is a base register, we want
6366 addu $tempreg,$breg,$gp
cdf6fd85 6367 <op> $treg,<sym>($tempreg) (BFD_RELOC_GPREL16)
252b5132
RH
6368 */
6369 assert (offset_expr.X_op == O_symbol);
6370 if (breg == 0)
6371 {
17a2f251
TS
6372 macro_build (NULL, &icnt, &offset_expr, s, fmt, treg,
6373 BFD_RELOC_GPREL16, mips_gp_register);
252b5132
RH
6374 used_at = 0;
6375 }
6376 else
6377 {
17a2f251
TS
6378 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
6379 tempreg, breg, mips_gp_register);
6380 macro_build (NULL, &icnt, &offset_expr, s, fmt, treg,
6381 BFD_RELOC_GPREL16, tempreg);
252b5132
RH
6382 }
6383 }
6384 else
6385 abort ();
6386
6387 if (! used_at)
6388 return;
6389
6390 break;
6391
6392 case M_LI:
6393 case M_LI_S:
6394 load_register (&icnt, treg, &imm_expr, 0);
6395 return;
6396
6397 case M_DLI:
6398 load_register (&icnt, treg, &imm_expr, 1);
6399 return;
6400
6401 case M_LI_SS:
6402 if (imm_expr.X_op == O_constant)
6403 {
6404 load_register (&icnt, AT, &imm_expr, 0);
17a2f251 6405 macro_build (NULL, &icnt, NULL, "mtc1", "t,G", AT, treg);
252b5132
RH
6406 break;
6407 }
6408 else
6409 {
6410 assert (offset_expr.X_op == O_symbol
6411 && strcmp (segment_name (S_GET_SEGMENT
6412 (offset_expr.X_add_symbol)),
6413 ".lit4") == 0
6414 && offset_expr.X_add_number == 0);
17a2f251
TS
6415 macro_build (NULL, &icnt, &offset_expr, "lwc1", "T,o(b)", treg,
6416 BFD_RELOC_MIPS_LITERAL, mips_gp_register);
252b5132
RH
6417 return;
6418 }
6419
6420 case M_LI_D:
ca4e0257
RS
6421 /* Check if we have a constant in IMM_EXPR. If the GPRs are 64 bits
6422 wide, IMM_EXPR is the entire value. Otherwise IMM_EXPR is the high
6423 order 32 bits of the value and the low order 32 bits are either
6424 zero or in OFFSET_EXPR. */
252b5132
RH
6425 if (imm_expr.X_op == O_constant || imm_expr.X_op == O_big)
6426 {
ca4e0257 6427 if (HAVE_64BIT_GPRS)
252b5132
RH
6428 load_register (&icnt, treg, &imm_expr, 1);
6429 else
6430 {
6431 int hreg, lreg;
6432
6433 if (target_big_endian)
6434 {
6435 hreg = treg;
6436 lreg = treg + 1;
6437 }
6438 else
6439 {
6440 hreg = treg + 1;
6441 lreg = treg;
6442 }
6443
6444 if (hreg <= 31)
6445 load_register (&icnt, hreg, &imm_expr, 0);
6446 if (lreg <= 31)
6447 {
6448 if (offset_expr.X_op == O_absent)
ea1fb5dc 6449 move_register (&icnt, lreg, 0);
252b5132
RH
6450 else
6451 {
6452 assert (offset_expr.X_op == O_constant);
6453 load_register (&icnt, lreg, &offset_expr, 0);
6454 }
6455 }
6456 }
6457 return;
6458 }
6459
6460 /* We know that sym is in the .rdata section. First we get the
6461 upper 16 bits of the address. */
6462 if (mips_pic == NO_PIC)
6463 {
956cd1d6 6464 macro_build_lui (NULL, &icnt, &offset_expr, AT);
252b5132
RH
6465 }
6466 else if (mips_pic == SVR4_PIC)
6467 {
17a2f251
TS
6468 macro_build (NULL, &icnt, &offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
6469 AT, BFD_RELOC_MIPS_GOT16, mips_gp_register);
252b5132
RH
6470 }
6471 else if (mips_pic == EMBEDDED_PIC)
6472 {
6473 /* For embedded PIC we pick up the entire address off $gp in
6474 a single instruction. */
17a2f251
TS
6475 macro_build (NULL, &icnt, &offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
6476 AT, mips_gp_register, BFD_RELOC_GPREL16);
252b5132
RH
6477 offset_expr.X_op = O_constant;
6478 offset_expr.X_add_number = 0;
6479 }
6480 else
6481 abort ();
bdaaa2e1 6482
252b5132 6483 /* Now we load the register(s). */
ca4e0257 6484 if (HAVE_64BIT_GPRS)
17a2f251
TS
6485 macro_build (NULL, &icnt, &offset_expr, "ld", "t,o(b)", treg,
6486 BFD_RELOC_LO16, AT);
252b5132
RH
6487 else
6488 {
17a2f251
TS
6489 macro_build (NULL, &icnt, &offset_expr, "lw", "t,o(b)", treg,
6490 BFD_RELOC_LO16, AT);
f9419b05 6491 if (treg != RA)
252b5132
RH
6492 {
6493 /* FIXME: How in the world do we deal with the possible
6494 overflow here? */
6495 offset_expr.X_add_number += 4;
17a2f251
TS
6496 macro_build (NULL, &icnt, &offset_expr, "lw", "t,o(b)",
6497 treg + 1, BFD_RELOC_LO16, AT);
252b5132
RH
6498 }
6499 }
6500
6501 /* To avoid confusion in tc_gen_reloc, we must ensure that this
6502 does not become a variant frag. */
6503 frag_wane (frag_now);
6504 frag_new (0);
6505
6506 break;
6507
6508 case M_LI_DD:
ca4e0257
RS
6509 /* Check if we have a constant in IMM_EXPR. If the FPRs are 64 bits
6510 wide, IMM_EXPR is the entire value and the GPRs are known to be 64
6511 bits wide as well. Otherwise IMM_EXPR is the high order 32 bits of
6512 the value and the low order 32 bits are either zero or in
6513 OFFSET_EXPR. */
252b5132
RH
6514 if (imm_expr.X_op == O_constant || imm_expr.X_op == O_big)
6515 {
ca4e0257
RS
6516 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_FPRS);
6517 if (HAVE_64BIT_FPRS)
6518 {
6519 assert (HAVE_64BIT_GPRS);
17a2f251 6520 macro_build (NULL, &icnt, NULL, "dmtc1", "t,S", AT, treg);
ca4e0257 6521 }
252b5132
RH
6522 else
6523 {
17a2f251 6524 macro_build (NULL, &icnt, NULL, "mtc1", "t,G", AT, treg + 1);
252b5132 6525 if (offset_expr.X_op == O_absent)
17a2f251 6526 macro_build (NULL, &icnt, NULL, "mtc1", "t,G", 0, treg);
252b5132
RH
6527 else
6528 {
6529 assert (offset_expr.X_op == O_constant);
6530 load_register (&icnt, AT, &offset_expr, 0);
17a2f251 6531 macro_build (NULL, &icnt, NULL, "mtc1", "t,G", AT, treg);
252b5132
RH
6532 }
6533 }
6534 break;
6535 }
6536
6537 assert (offset_expr.X_op == O_symbol
6538 && offset_expr.X_add_number == 0);
6539 s = segment_name (S_GET_SEGMENT (offset_expr.X_add_symbol));
6540 if (strcmp (s, ".lit8") == 0)
6541 {
e7af610e 6542 if (mips_opts.isa != ISA_MIPS1)
252b5132 6543 {
17a2f251
TS
6544 macro_build (NULL, &icnt, &offset_expr, "ldc1", "T,o(b)", treg,
6545 BFD_RELOC_MIPS_LITERAL, mips_gp_register);
252b5132
RH
6546 return;
6547 }
c9914766 6548 breg = mips_gp_register;
252b5132
RH
6549 r = BFD_RELOC_MIPS_LITERAL;
6550 goto dob;
6551 }
6552 else
6553 {
6554 assert (strcmp (s, RDATA_SECTION_NAME) == 0);
6555 if (mips_pic == SVR4_PIC)
17a2f251
TS
6556 macro_build (NULL, &icnt, &offset_expr, ADDRESS_LOAD_INSN,
6557 "t,o(b)", AT, BFD_RELOC_MIPS_GOT16,
6558 mips_gp_register);
252b5132
RH
6559 else
6560 {
6561 /* FIXME: This won't work for a 64 bit address. */
956cd1d6 6562 macro_build_lui (NULL, &icnt, &offset_expr, AT);
252b5132 6563 }
bdaaa2e1 6564
e7af610e 6565 if (mips_opts.isa != ISA_MIPS1)
252b5132 6566 {
17a2f251
TS
6567 macro_build (NULL, &icnt, &offset_expr, "ldc1", "T,o(b)", treg,
6568 BFD_RELOC_LO16, AT);
252b5132
RH
6569
6570 /* To avoid confusion in tc_gen_reloc, we must ensure
6571 that this does not become a variant frag. */
6572 frag_wane (frag_now);
6573 frag_new (0);
6574
6575 break;
6576 }
6577 breg = AT;
6578 r = BFD_RELOC_LO16;
6579 goto dob;
6580 }
6581
6582 case M_L_DOB:
fef14a42 6583 if (mips_opts.arch == CPU_R4650)
252b5132
RH
6584 {
6585 as_bad (_("opcode not supported on this processor"));
6586 return;
6587 }
6588 /* Even on a big endian machine $fn comes before $fn+1. We have
6589 to adjust when loading from memory. */
6590 r = BFD_RELOC_LO16;
6591 dob:
e7af610e 6592 assert (mips_opts.isa == ISA_MIPS1);
17a2f251
TS
6593 macro_build (NULL, &icnt, &offset_expr, "lwc1", "T,o(b)",
6594 target_big_endian ? treg + 1 : treg, r, breg);
252b5132
RH
6595 /* FIXME: A possible overflow which I don't know how to deal
6596 with. */
6597 offset_expr.X_add_number += 4;
17a2f251
TS
6598 macro_build (NULL, &icnt, &offset_expr, "lwc1", "T,o(b)",
6599 target_big_endian ? treg : treg + 1, r, breg);
252b5132
RH
6600
6601 /* To avoid confusion in tc_gen_reloc, we must ensure that this
6602 does not become a variant frag. */
6603 frag_wane (frag_now);
6604 frag_new (0);
6605
6606 if (breg != AT)
6607 return;
6608 break;
6609
6610 case M_L_DAB:
6611 /*
6612 * The MIPS assembler seems to check for X_add_number not
6613 * being double aligned and generating:
6614 * lui at,%hi(foo+1)
6615 * addu at,at,v1
6616 * addiu at,at,%lo(foo+1)
6617 * lwc1 f2,0(at)
6618 * lwc1 f3,4(at)
6619 * But, the resulting address is the same after relocation so why
6620 * generate the extra instruction?
6621 */
fef14a42 6622 if (mips_opts.arch == CPU_R4650)
252b5132
RH
6623 {
6624 as_bad (_("opcode not supported on this processor"));
6625 return;
6626 }
bdaaa2e1 6627 /* Itbl support may require additional care here. */
252b5132 6628 coproc = 1;
e7af610e 6629 if (mips_opts.isa != ISA_MIPS1)
252b5132
RH
6630 {
6631 s = "ldc1";
6632 goto ld;
6633 }
6634
6635 s = "lwc1";
6636 fmt = "T,o(b)";
6637 goto ldd_std;
6638
6639 case M_S_DAB:
fef14a42 6640 if (mips_opts.arch == CPU_R4650)
252b5132
RH
6641 {
6642 as_bad (_("opcode not supported on this processor"));
6643 return;
6644 }
6645
e7af610e 6646 if (mips_opts.isa != ISA_MIPS1)
252b5132
RH
6647 {
6648 s = "sdc1";
6649 goto st;
6650 }
6651
6652 s = "swc1";
6653 fmt = "T,o(b)";
bdaaa2e1 6654 /* Itbl support may require additional care here. */
252b5132
RH
6655 coproc = 1;
6656 goto ldd_std;
6657
6658 case M_LD_AB:
ca4e0257 6659 if (HAVE_64BIT_GPRS)
252b5132
RH
6660 {
6661 s = "ld";
6662 goto ld;
6663 }
6664
6665 s = "lw";
6666 fmt = "t,o(b)";
6667 goto ldd_std;
6668
6669 case M_SD_AB:
ca4e0257 6670 if (HAVE_64BIT_GPRS)
252b5132
RH
6671 {
6672 s = "sd";
6673 goto st;
6674 }
6675
6676 s = "sw";
6677 fmt = "t,o(b)";
6678
6679 ldd_std:
afdbd6d0
CD
6680 /* We do _not_ bother to allow embedded PIC (symbol-local_symbol)
6681 loads for the case of doing a pair of loads to simulate an 'ld'.
6682 This is not currently done by the compiler, and assembly coders
6683 writing embedded-pic code can cope. */
6684
252b5132
RH
6685 if (offset_expr.X_op != O_symbol
6686 && offset_expr.X_op != O_constant)
6687 {
6688 as_bad (_("expression too complex"));
6689 offset_expr.X_op = O_constant;
6690 }
6691
6692 /* Even on a big endian machine $fn comes before $fn+1. We have
6693 to adjust when loading from memory. We set coproc if we must
6694 load $fn+1 first. */
bdaaa2e1 6695 /* Itbl support may require additional care here. */
252b5132
RH
6696 if (! target_big_endian)
6697 coproc = 0;
6698
6699 if (mips_pic == NO_PIC
6700 || offset_expr.X_op == O_constant)
6701 {
f9419b05
TS
6702 char *p;
6703
252b5132 6704 /* If this is a reference to a GP relative symbol, we want
cdf6fd85
TS
6705 <op> $treg,<sym>($gp) (BFD_RELOC_GPREL16)
6706 <op> $treg+1,<sym>+4($gp) (BFD_RELOC_GPREL16)
252b5132
RH
6707 If we have a base register, we use this
6708 addu $at,$breg,$gp
cdf6fd85
TS
6709 <op> $treg,<sym>($at) (BFD_RELOC_GPREL16)
6710 <op> $treg+1,<sym>+4($at) (BFD_RELOC_GPREL16)
252b5132
RH
6711 If this is not a GP relative symbol, we want
6712 lui $at,<sym> (BFD_RELOC_HI16_S)
6713 <op> $treg,<sym>($at) (BFD_RELOC_LO16)
6714 <op> $treg+1,<sym>+4($at) (BFD_RELOC_LO16)
6715 If there is a base register, we add it to $at after the
6716 lui instruction. If there is a constant, we always use
6717 the last case. */
e7d556df 6718 if ((valueT) offset_expr.X_add_number > MAX_GPREL_OFFSET
252b5132
RH
6719 || nopic_need_relax (offset_expr.X_add_symbol, 1))
6720 {
6721 p = NULL;
6722 used_at = 1;
6723 }
6724 else
6725 {
6726 int off;
6727
6728 if (breg == 0)
6729 {
6730 frag_grow (28);
c9914766 6731 tempreg = mips_gp_register;
252b5132
RH
6732 off = 0;
6733 used_at = 0;
6734 }
6735 else
6736 {
6737 frag_grow (36);
17a2f251
TS
6738 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
6739 AT, breg, mips_gp_register);
252b5132
RH
6740 tempreg = AT;
6741 off = 4;
6742 used_at = 1;
6743 }
6744
beae10d5 6745 /* Itbl support may require additional care here. */
17a2f251 6746 macro_build (NULL, &icnt, &offset_expr, s, fmt,
252b5132 6747 coproc ? treg + 1 : treg,
17a2f251 6748 BFD_RELOC_GPREL16, tempreg);
252b5132
RH
6749 offset_expr.X_add_number += 4;
6750
6751 /* Set mips_optimize to 2 to avoid inserting an
6752 undesired nop. */
6753 hold_mips_optimize = mips_optimize;
6754 mips_optimize = 2;
beae10d5 6755 /* Itbl support may require additional care here. */
17a2f251 6756 macro_build (NULL, &icnt, &offset_expr, s, fmt,
252b5132 6757 coproc ? treg : treg + 1,
17a2f251 6758 BFD_RELOC_GPREL16, tempreg);
252b5132
RH
6759 mips_optimize = hold_mips_optimize;
6760
6761 p = frag_var (rs_machine_dependent, 12 + off, 0,
6762 RELAX_ENCODE (8 + off, 12 + off, 0, 4 + off, 1,
6763 used_at && mips_opts.noat),
956cd1d6 6764 offset_expr.X_add_symbol, 0, NULL);
252b5132
RH
6765
6766 /* We just generated two relocs. When tc_gen_reloc
6767 handles this case, it will skip the first reloc and
6768 handle the second. The second reloc already has an
6769 extra addend of 4, which we added above. We must
6770 subtract it out, and then subtract another 4 to make
6771 the first reloc come out right. The second reloc
6772 will come out right because we are going to add 4 to
6773 offset_expr when we build its instruction below.
6774
6775 If we have a symbol, then we don't want to include
6776 the offset, because it will wind up being included
6777 when we generate the reloc. */
6778
6779 if (offset_expr.X_op == O_constant)
6780 offset_expr.X_add_number -= 8;
6781 else
6782 {
6783 offset_expr.X_add_number = -4;
6784 offset_expr.X_op = O_constant;
6785 }
6786 }
6787 macro_build_lui (p, &icnt, &offset_expr, AT);
6788 if (p != NULL)
6789 p += 4;
6790 if (breg != 0)
6791 {
17a2f251
TS
6792 macro_build (p, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
6793 AT, breg, AT);
252b5132
RH
6794 if (p != NULL)
6795 p += 4;
6796 }
beae10d5 6797 /* Itbl support may require additional care here. */
252b5132
RH
6798 macro_build (p, &icnt, &offset_expr, s, fmt,
6799 coproc ? treg + 1 : treg,
17a2f251 6800 BFD_RELOC_LO16, AT);
252b5132
RH
6801 if (p != NULL)
6802 p += 4;
6803 /* FIXME: How do we handle overflow here? */
6804 offset_expr.X_add_number += 4;
beae10d5 6805 /* Itbl support may require additional care here. */
252b5132
RH
6806 macro_build (p, &icnt, &offset_expr, s, fmt,
6807 coproc ? treg : treg + 1,
17a2f251 6808 BFD_RELOC_LO16, AT);
bdaaa2e1 6809 }
252b5132
RH
6810 else if (mips_pic == SVR4_PIC && ! mips_big_got)
6811 {
6812 int off;
6813
6814 /* If this is a reference to an external symbol, we want
6815 lw $at,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
6816 nop
6817 <op> $treg,0($at)
6818 <op> $treg+1,4($at)
6819 Otherwise we want
6820 lw $at,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
6821 nop
6822 <op> $treg,<sym>($at) (BFD_RELOC_LO16)
6823 <op> $treg+1,<sym>+4($at) (BFD_RELOC_LO16)
6824 If there is a base register we add it to $at before the
6825 lwc1 instructions. If there is a constant we include it
6826 in the lwc1 instructions. */
6827 used_at = 1;
6828 expr1.X_add_number = offset_expr.X_add_number;
6829 offset_expr.X_add_number = 0;
6830 if (expr1.X_add_number < -0x8000
6831 || expr1.X_add_number >= 0x8000 - 4)
6832 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
6833 if (breg == 0)
6834 off = 0;
6835 else
6836 off = 4;
6837 frag_grow (24 + off);
17a2f251
TS
6838 macro_build (NULL, &icnt, &offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
6839 AT, BFD_RELOC_MIPS_GOT16, mips_gp_register);
6840 macro_build (NULL, &icnt, NULL, "nop", "");
252b5132 6841 if (breg != 0)
17a2f251
TS
6842 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
6843 AT, breg, AT);
beae10d5 6844 /* Itbl support may require additional care here. */
17a2f251
TS
6845 macro_build (NULL, &icnt, &expr1, s, fmt, coproc ? treg + 1 : treg,
6846 BFD_RELOC_LO16, AT);
252b5132
RH
6847 expr1.X_add_number += 4;
6848
6849 /* Set mips_optimize to 2 to avoid inserting an undesired
6850 nop. */
6851 hold_mips_optimize = mips_optimize;
6852 mips_optimize = 2;
beae10d5 6853 /* Itbl support may require additional care here. */
17a2f251
TS
6854 macro_build (NULL, &icnt, &expr1, s, fmt, coproc ? treg : treg + 1,
6855 BFD_RELOC_LO16, AT);
252b5132
RH
6856 mips_optimize = hold_mips_optimize;
6857
6858 (void) frag_var (rs_machine_dependent, 0, 0,
6859 RELAX_ENCODE (0, 0, -16 - off, -8, 1, 0),
c4e7957c 6860 offset_expr.X_add_symbol, 0, NULL);
252b5132
RH
6861 }
6862 else if (mips_pic == SVR4_PIC)
6863 {
6864 int gpdel, off;
f9419b05 6865 char *p;
252b5132
RH
6866
6867 /* If this is a reference to an external symbol, we want
6868 lui $at,<sym> (BFD_RELOC_MIPS_GOT_HI16)
6869 addu $at,$at,$gp
6870 lw $at,<sym>($at) (BFD_RELOC_MIPS_GOT_LO16)
6871 nop
6872 <op> $treg,0($at)
6873 <op> $treg+1,4($at)
6874 Otherwise we want
6875 lw $at,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
6876 nop
6877 <op> $treg,<sym>($at) (BFD_RELOC_LO16)
6878 <op> $treg+1,<sym>+4($at) (BFD_RELOC_LO16)
6879 If there is a base register we add it to $at before the
6880 lwc1 instructions. If there is a constant we include it
6881 in the lwc1 instructions. */
6882 used_at = 1;
6883 expr1.X_add_number = offset_expr.X_add_number;
6884 offset_expr.X_add_number = 0;
6885 if (expr1.X_add_number < -0x8000
6886 || expr1.X_add_number >= 0x8000 - 4)
6887 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
c9914766 6888 if (reg_needs_delay (mips_gp_register))
252b5132
RH
6889 gpdel = 4;
6890 else
6891 gpdel = 0;
6892 if (breg == 0)
6893 off = 0;
6894 else
6895 off = 4;
6896 frag_grow (56);
17a2f251
TS
6897 macro_build (NULL, &icnt, &offset_expr, "lui", "t,u", AT,
6898 BFD_RELOC_MIPS_GOT_HI16);
6899 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
6900 AT, AT, mips_gp_register);
6901 macro_build (NULL, &icnt, &offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
6902 AT, BFD_RELOC_MIPS_GOT_LO16, AT);
6903 macro_build (NULL, &icnt, NULL, "nop", "");
252b5132 6904 if (breg != 0)
17a2f251
TS
6905 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
6906 AT, breg, AT);
beae10d5 6907 /* Itbl support may require additional care here. */
17a2f251
TS
6908 macro_build (NULL, &icnt, &expr1, s, fmt, coproc ? treg + 1 : treg,
6909 BFD_RELOC_LO16, AT);
252b5132
RH
6910 expr1.X_add_number += 4;
6911
6912 /* Set mips_optimize to 2 to avoid inserting an undesired
6913 nop. */
6914 hold_mips_optimize = mips_optimize;
6915 mips_optimize = 2;
beae10d5 6916 /* Itbl support may require additional care here. */
17a2f251
TS
6917 macro_build (NULL, &icnt, &expr1, s, fmt, coproc ? treg : treg + 1,
6918 BFD_RELOC_LO16, AT);
252b5132
RH
6919 mips_optimize = hold_mips_optimize;
6920 expr1.X_add_number -= 4;
6921
6922 p = frag_var (rs_machine_dependent, 16 + gpdel + off, 0,
6923 RELAX_ENCODE (24 + off, 16 + gpdel + off, gpdel,
6924 8 + gpdel + off, 1, 0),
c4e7957c 6925 offset_expr.X_add_symbol, 0, NULL);
252b5132
RH
6926 if (gpdel > 0)
6927 {
17a2f251 6928 macro_build (p, &icnt, NULL, "nop", "");
252b5132
RH
6929 p += 4;
6930 }
17a2f251
TS
6931 macro_build (p, &icnt, &offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
6932 AT, BFD_RELOC_MIPS_GOT16, mips_gp_register);
252b5132 6933 p += 4;
17a2f251 6934 macro_build (p, &icnt, NULL, "nop", "");
252b5132
RH
6935 p += 4;
6936 if (breg != 0)
6937 {
17a2f251
TS
6938 macro_build (p, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
6939 AT, breg, AT);
252b5132
RH
6940 p += 4;
6941 }
beae10d5 6942 /* Itbl support may require additional care here. */
17a2f251
TS
6943 macro_build (p, &icnt, &expr1, s, fmt, coproc ? treg + 1 : treg,
6944 BFD_RELOC_LO16, AT);
252b5132
RH
6945 p += 4;
6946 expr1.X_add_number += 4;
6947
6948 /* Set mips_optimize to 2 to avoid inserting an undesired
6949 nop. */
6950 hold_mips_optimize = mips_optimize;
6951 mips_optimize = 2;
beae10d5 6952 /* Itbl support may require additional care here. */
17a2f251
TS
6953 macro_build (p, &icnt, &expr1, s, fmt, coproc ? treg : treg + 1,
6954 BFD_RELOC_LO16, AT);
252b5132
RH
6955 mips_optimize = hold_mips_optimize;
6956 }
6957 else if (mips_pic == EMBEDDED_PIC)
6958 {
6959 /* If there is no base register, we use
cdf6fd85
TS
6960 <op> $treg,<sym>($gp) (BFD_RELOC_GPREL16)
6961 <op> $treg+1,<sym>+4($gp) (BFD_RELOC_GPREL16)
252b5132
RH
6962 If we have a base register, we use
6963 addu $at,$breg,$gp
cdf6fd85
TS
6964 <op> $treg,<sym>($at) (BFD_RELOC_GPREL16)
6965 <op> $treg+1,<sym>+4($at) (BFD_RELOC_GPREL16)
252b5132
RH
6966 */
6967 if (breg == 0)
6968 {
c9914766 6969 tempreg = mips_gp_register;
252b5132
RH
6970 used_at = 0;
6971 }
6972 else
6973 {
17a2f251
TS
6974 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
6975 AT, breg, mips_gp_register);
252b5132
RH
6976 tempreg = AT;
6977 used_at = 1;
6978 }
6979
beae10d5 6980 /* Itbl support may require additional care here. */
17a2f251 6981 macro_build (NULL, &icnt, &offset_expr, s, fmt,
252b5132 6982 coproc ? treg + 1 : treg,
17a2f251 6983 BFD_RELOC_GPREL16, tempreg);
252b5132 6984 offset_expr.X_add_number += 4;
beae10d5 6985 /* Itbl support may require additional care here. */
17a2f251 6986 macro_build (NULL, &icnt, &offset_expr, s, fmt,
252b5132 6987 coproc ? treg : treg + 1,
17a2f251 6988 BFD_RELOC_GPREL16, tempreg);
252b5132
RH
6989 }
6990 else
6991 abort ();
6992
6993 if (! used_at)
6994 return;
6995
6996 break;
6997
6998 case M_LD_OB:
6999 s = "lw";
7000 goto sd_ob;
7001 case M_SD_OB:
7002 s = "sw";
7003 sd_ob:
ca4e0257 7004 assert (HAVE_32BIT_ADDRESSES);
17a2f251
TS
7005 macro_build (NULL, &icnt, &offset_expr, s, "t,o(b)", treg,
7006 BFD_RELOC_LO16, breg);
252b5132 7007 offset_expr.X_add_number += 4;
17a2f251
TS
7008 macro_build (NULL, &icnt, &offset_expr, s, "t,o(b)", treg + 1,
7009 BFD_RELOC_LO16, breg);
252b5132
RH
7010 return;
7011
7012 /* New code added to support COPZ instructions.
7013 This code builds table entries out of the macros in mip_opcodes.
7014 R4000 uses interlocks to handle coproc delays.
7015 Other chips (like the R3000) require nops to be inserted for delays.
7016
f72c8c98 7017 FIXME: Currently, we require that the user handle delays.
252b5132
RH
7018 In order to fill delay slots for non-interlocked chips,
7019 we must have a way to specify delays based on the coprocessor.
7020 Eg. 4 cycles if load coproc reg from memory, 1 if in cache, etc.
7021 What are the side-effects of the cop instruction?
7022 What cache support might we have and what are its effects?
7023 Both coprocessor & memory require delays. how long???
bdaaa2e1 7024 What registers are read/set/modified?
252b5132
RH
7025
7026 If an itbl is provided to interpret cop instructions,
bdaaa2e1 7027 this knowledge can be encoded in the itbl spec. */
252b5132
RH
7028
7029 case M_COP0:
7030 s = "c0";
7031 goto copz;
7032 case M_COP1:
7033 s = "c1";
7034 goto copz;
7035 case M_COP2:
7036 s = "c2";
7037 goto copz;
7038 case M_COP3:
7039 s = "c3";
7040 copz:
7041 /* For now we just do C (same as Cz). The parameter will be
7042 stored in insn_opcode by mips_ip. */
17a2f251 7043 macro_build (NULL, &icnt, NULL, s, "C", ip->insn_opcode);
252b5132
RH
7044 return;
7045
ea1fb5dc
RS
7046 case M_MOVE:
7047 move_register (&icnt, dreg, sreg);
7048 return;
7049
252b5132
RH
7050#ifdef LOSING_COMPILER
7051 default:
7052 /* Try and see if this is a new itbl instruction.
7053 This code builds table entries out of the macros in mip_opcodes.
7054 FIXME: For now we just assemble the expression and pass it's
7055 value along as a 32-bit immediate.
bdaaa2e1 7056 We may want to have the assembler assemble this value,
252b5132
RH
7057 so that we gain the assembler's knowledge of delay slots,
7058 symbols, etc.
7059 Would it be more efficient to use mask (id) here? */
bdaaa2e1 7060 if (itbl_have_entries
252b5132 7061 && (immed_expr = itbl_assemble (ip->insn_mo->name, "")))
beae10d5 7062 {
252b5132
RH
7063 s = ip->insn_mo->name;
7064 s2 = "cop3";
7065 coproc = ITBL_DECODE_PNUM (immed_expr);;
17a2f251 7066 macro_build (NULL, &icnt, &immed_expr, s, "C");
252b5132 7067 return;
beae10d5 7068 }
252b5132
RH
7069 macro2 (ip);
7070 return;
7071 }
7072 if (mips_opts.noat)
7073 as_warn (_("Macro used $at after \".set noat\""));
7074}
bdaaa2e1 7075
252b5132 7076static void
17a2f251 7077macro2 (struct mips_cl_insn *ip)
252b5132
RH
7078{
7079 register int treg, sreg, dreg, breg;
7080 int tempreg;
7081 int mask;
7082 int icnt = 0;
7083 int used_at;
7084 expressionS expr1;
7085 const char *s;
7086 const char *s2;
7087 const char *fmt;
7088 int likely = 0;
7089 int dbl = 0;
7090 int coproc = 0;
7091 int lr = 0;
7092 int imm = 0;
7093 int off;
7094 offsetT maxnum;
7095 bfd_reloc_code_real_type r;
7096 char *p;
bdaaa2e1 7097
252b5132
RH
7098 treg = (ip->insn_opcode >> 16) & 0x1f;
7099 dreg = (ip->insn_opcode >> 11) & 0x1f;
7100 sreg = breg = (ip->insn_opcode >> 21) & 0x1f;
7101 mask = ip->insn_mo->mask;
bdaaa2e1 7102
252b5132
RH
7103 expr1.X_op = O_constant;
7104 expr1.X_op_symbol = NULL;
7105 expr1.X_add_symbol = NULL;
7106 expr1.X_add_number = 1;
bdaaa2e1 7107
252b5132
RH
7108 switch (mask)
7109 {
7110#endif /* LOSING_COMPILER */
7111
7112 case M_DMUL:
7113 dbl = 1;
7114 case M_MUL:
17a2f251
TS
7115 macro_build (NULL, &icnt, NULL, dbl ? "dmultu" : "multu", "s,t",
7116 sreg, treg);
7117 macro_build (NULL, &icnt, NULL, "mflo", "d", dreg);
252b5132
RH
7118 return;
7119
7120 case M_DMUL_I:
7121 dbl = 1;
7122 case M_MUL_I:
7123 /* The MIPS assembler some times generates shifts and adds. I'm
7124 not trying to be that fancy. GCC should do this for us
7125 anyway. */
7126 load_register (&icnt, AT, &imm_expr, dbl);
17a2f251
TS
7127 macro_build (NULL, &icnt, NULL, dbl ? "dmult" : "mult", "s,t",
7128 sreg, AT);
7129 macro_build (NULL, &icnt, NULL, "mflo", "d", dreg);
252b5132
RH
7130 break;
7131
7132 case M_DMULO_I:
7133 dbl = 1;
7134 case M_MULO_I:
7135 imm = 1;
7136 goto do_mulo;
7137
7138 case M_DMULO:
7139 dbl = 1;
7140 case M_MULO:
7141 do_mulo:
b34976b6 7142 mips_emit_delays (TRUE);
252b5132
RH
7143 ++mips_opts.noreorder;
7144 mips_any_noreorder = 1;
7145 if (imm)
7146 load_register (&icnt, AT, &imm_expr, dbl);
17a2f251
TS
7147 macro_build (NULL, &icnt, NULL, dbl ? "dmult" : "mult", "s,t",
7148 sreg, imm ? AT : treg);
7149 macro_build (NULL, &icnt, NULL, "mflo", "d", dreg);
7150 macro_build (NULL, &icnt, NULL, dbl ? "dsra32" : "sra", "d,w,<",
7151 dreg, dreg, RA);
7152 macro_build (NULL, &icnt, NULL, "mfhi", "d", AT);
252b5132 7153 if (mips_trap)
17a2f251 7154 macro_build (NULL, &icnt, NULL, "tne", "s,t,q", dreg, AT, 6);
252b5132
RH
7155 else
7156 {
7157 expr1.X_add_number = 8;
17a2f251
TS
7158 macro_build (NULL, &icnt, &expr1, "beq", "s,t,p", dreg, AT);
7159 macro_build (NULL, &icnt, NULL, "nop", "", 0);
7160 macro_build (NULL, &icnt, NULL, "break", "c", 6);
252b5132
RH
7161 }
7162 --mips_opts.noreorder;
17a2f251 7163 macro_build (NULL, &icnt, NULL, "mflo", "d", dreg);
252b5132
RH
7164 break;
7165
7166 case M_DMULOU_I:
7167 dbl = 1;
7168 case M_MULOU_I:
7169 imm = 1;
7170 goto do_mulou;
7171
7172 case M_DMULOU:
7173 dbl = 1;
7174 case M_MULOU:
7175 do_mulou:
b34976b6 7176 mips_emit_delays (TRUE);
252b5132
RH
7177 ++mips_opts.noreorder;
7178 mips_any_noreorder = 1;
7179 if (imm)
7180 load_register (&icnt, AT, &imm_expr, dbl);
17a2f251
TS
7181 macro_build (NULL, &icnt, NULL, dbl ? "dmultu" : "multu", "s,t",
7182 sreg, imm ? AT : treg);
7183 macro_build (NULL, &icnt, NULL, "mfhi", "d", AT);
7184 macro_build (NULL, &icnt, NULL, "mflo", "d", dreg);
252b5132 7185 if (mips_trap)
17a2f251 7186 macro_build (NULL, &icnt, NULL, "tne", "s,t,q", AT, 0, 6);
252b5132
RH
7187 else
7188 {
7189 expr1.X_add_number = 8;
17a2f251
TS
7190 macro_build (NULL, &icnt, &expr1, "beq", "s,t,p", AT, 0);
7191 macro_build (NULL, &icnt, NULL, "nop", "", 0);
7192 macro_build (NULL, &icnt, NULL, "break", "c", 6);
252b5132
RH
7193 }
7194 --mips_opts.noreorder;
7195 break;
7196
771c7ce4 7197 case M_DROL:
fef14a42 7198 if (ISA_HAS_DROR (mips_opts.isa) || CPU_HAS_DROR (mips_opts.arch))
82dd0097
CD
7199 {
7200 if (dreg == sreg)
7201 {
7202 tempreg = AT;
7203 used_at = 1;
7204 }
7205 else
7206 {
7207 tempreg = dreg;
7208 used_at = 0;
7209 }
17a2f251
TS
7210 macro_build (NULL, &icnt, NULL, "dnegu", "d,w", tempreg, treg);
7211 macro_build (NULL, &icnt, NULL, "drorv", "d,t,s", dreg, sreg,
7212 tempreg);
82dd0097
CD
7213 if (used_at)
7214 break;
7215 return;
7216 }
17a2f251
TS
7217 macro_build (NULL, &icnt, NULL, "dsubu", "d,v,t", AT, 0, treg);
7218 macro_build (NULL, &icnt, NULL, "dsrlv", "d,t,s", AT, sreg, AT);
7219 macro_build (NULL, &icnt, NULL, "dsllv", "d,t,s", dreg, sreg, treg);
7220 macro_build (NULL, &icnt, NULL, "or", "d,v,t", dreg, dreg, AT);
771c7ce4
TS
7221 break;
7222
252b5132 7223 case M_ROL:
fef14a42 7224 if (ISA_HAS_ROR (mips_opts.isa) || CPU_HAS_ROR (mips_opts.arch))
82dd0097
CD
7225 {
7226 if (dreg == sreg)
7227 {
7228 tempreg = AT;
7229 used_at = 1;
7230 }
7231 else
7232 {
7233 tempreg = dreg;
7234 used_at = 0;
7235 }
17a2f251
TS
7236 macro_build (NULL, &icnt, NULL, "negu", "d,w", tempreg, treg);
7237 macro_build (NULL, &icnt, NULL, "rorv", "d,t,s", dreg, sreg,
7238 tempreg);
82dd0097
CD
7239 if (used_at)
7240 break;
7241 return;
7242 }
17a2f251
TS
7243 macro_build (NULL, &icnt, NULL, "subu", "d,v,t", AT, 0, treg);
7244 macro_build (NULL, &icnt, NULL, "srlv", "d,t,s", AT, sreg, AT);
7245 macro_build (NULL, &icnt, NULL, "sllv", "d,t,s", dreg, sreg, treg);
7246 macro_build (NULL, &icnt, NULL, "or", "d,v,t", dreg, dreg, AT);
252b5132
RH
7247 break;
7248
771c7ce4
TS
7249 case M_DROL_I:
7250 {
7251 unsigned int rot;
82dd0097 7252 char *l, *r;
771c7ce4
TS
7253
7254 if (imm_expr.X_op != O_constant)
82dd0097 7255 as_bad (_("Improper rotate count"));
771c7ce4 7256 rot = imm_expr.X_add_number & 0x3f;
fef14a42 7257 if (ISA_HAS_DROR (mips_opts.isa) || CPU_HAS_DROR (mips_opts.arch))
60b63b72
RS
7258 {
7259 rot = (64 - rot) & 0x3f;
7260 if (rot >= 32)
17a2f251
TS
7261 macro_build (NULL, &icnt, NULL, "dror32", "d,w,<",
7262 dreg, sreg, rot - 32);
60b63b72 7263 else
17a2f251
TS
7264 macro_build (NULL, &icnt, NULL, "dror", "d,w,<",
7265 dreg, sreg, rot);
82dd0097 7266 return;
60b63b72 7267 }
483fc7cd 7268 if (rot == 0)
483fc7cd 7269 {
17a2f251 7270 macro_build (NULL, &icnt, NULL, "dsrl", "d,w,<", dreg, sreg, 0);
82dd0097 7271 return;
483fc7cd 7272 }
82dd0097
CD
7273 l = (rot < 0x20) ? "dsll" : "dsll32";
7274 r = ((0x40 - rot) < 0x20) ? "dsrl" : "dsrl32";
7275 rot &= 0x1f;
17a2f251
TS
7276 macro_build (NULL, &icnt, NULL, l, "d,w,<", AT, sreg, rot);
7277 macro_build (NULL, &icnt, NULL, r, "d,w,<", dreg, sreg,
7278 (0x20 - rot) & 0x1f);
7279 macro_build (NULL, &icnt, NULL, "or", "d,v,t", dreg, dreg, AT);
771c7ce4
TS
7280 }
7281 break;
7282
252b5132 7283 case M_ROL_I:
771c7ce4
TS
7284 {
7285 unsigned int rot;
7286
7287 if (imm_expr.X_op != O_constant)
82dd0097 7288 as_bad (_("Improper rotate count"));
771c7ce4 7289 rot = imm_expr.X_add_number & 0x1f;
fef14a42 7290 if (ISA_HAS_ROR (mips_opts.isa) || CPU_HAS_ROR (mips_opts.arch))
60b63b72 7291 {
17a2f251
TS
7292 macro_build (NULL, &icnt, NULL, "ror", "d,w,<", dreg, sreg,
7293 (32 - rot) & 0x1f);
82dd0097 7294 return;
60b63b72 7295 }
483fc7cd 7296 if (rot == 0)
483fc7cd 7297 {
17a2f251 7298 macro_build (NULL, &icnt, NULL, "srl", "d,w,<", dreg, sreg, 0);
82dd0097 7299 return;
483fc7cd 7300 }
17a2f251
TS
7301 macro_build (NULL, &icnt, NULL, "sll", "d,w,<", AT, sreg, rot);
7302 macro_build (NULL, &icnt, NULL, "srl", "d,w,<", dreg, sreg,
7303 (0x20 - rot) & 0x1f);
7304 macro_build (NULL, &icnt, NULL, "or", "d,v,t", dreg, dreg, AT);
771c7ce4
TS
7305 }
7306 break;
7307
7308 case M_DROR:
fef14a42 7309 if (ISA_HAS_DROR (mips_opts.isa) || CPU_HAS_DROR (mips_opts.arch))
82dd0097 7310 {
17a2f251 7311 macro_build (NULL, &icnt, NULL, "drorv", "d,t,s", dreg, sreg, treg);
82dd0097
CD
7312 return;
7313 }
17a2f251
TS
7314 macro_build (NULL, &icnt,NULL, "dsubu", "d,v,t", AT, 0, treg);
7315 macro_build (NULL, &icnt, NULL, "dsllv", "d,t,s", AT, sreg, AT);
7316 macro_build (NULL, &icnt, NULL, "dsrlv", "d,t,s", dreg, sreg, treg);
7317 macro_build (NULL, &icnt, NULL, "or", "d,v,t", dreg, dreg, AT);
252b5132
RH
7318 break;
7319
7320 case M_ROR:
fef14a42 7321 if (ISA_HAS_ROR (mips_opts.isa) || CPU_HAS_ROR (mips_opts.arch))
82dd0097 7322 {
17a2f251 7323 macro_build (NULL, &icnt, NULL, "rorv", "d,t,s", dreg, sreg, treg);
82dd0097
CD
7324 return;
7325 }
17a2f251
TS
7326 macro_build (NULL, &icnt, NULL, "subu", "d,v,t", AT, 0, treg);
7327 macro_build (NULL, &icnt, NULL, "sllv", "d,t,s", AT, sreg, AT);
7328 macro_build (NULL, &icnt, NULL, "srlv", "d,t,s", dreg, sreg, treg);
7329 macro_build (NULL, &icnt, NULL, "or", "d,v,t", dreg, dreg, AT);
252b5132
RH
7330 break;
7331
771c7ce4
TS
7332 case M_DROR_I:
7333 {
7334 unsigned int rot;
82dd0097 7335 char *l, *r;
771c7ce4
TS
7336
7337 if (imm_expr.X_op != O_constant)
82dd0097 7338 as_bad (_("Improper rotate count"));
771c7ce4 7339 rot = imm_expr.X_add_number & 0x3f;
fef14a42 7340 if (ISA_HAS_DROR (mips_opts.isa) || CPU_HAS_DROR (mips_opts.arch))
82dd0097
CD
7341 {
7342 if (rot >= 32)
17a2f251
TS
7343 macro_build (NULL, &icnt, NULL, "dror32", "d,w,<",
7344 dreg, sreg, rot - 32);
82dd0097 7345 else
17a2f251
TS
7346 macro_build (NULL, &icnt, NULL, "dror", "d,w,<",
7347 dreg, sreg, rot);
82dd0097
CD
7348 return;
7349 }
483fc7cd 7350 if (rot == 0)
483fc7cd 7351 {
17a2f251 7352 macro_build (NULL, &icnt, NULL, "dsrl", "d,w,<", dreg, sreg, 0);
82dd0097 7353 return;
483fc7cd 7354 }
82dd0097
CD
7355 r = (rot < 0x20) ? "dsrl" : "dsrl32";
7356 l = ((0x40 - rot) < 0x20) ? "dsll" : "dsll32";
7357 rot &= 0x1f;
17a2f251
TS
7358 macro_build ( NULL, &icnt,NULL, r, "d,w,<", AT, sreg, rot);
7359 macro_build (NULL, &icnt, NULL, l, "d,w,<", dreg, sreg,
7360 (0x20 - rot) & 0x1f);
7361 macro_build (NULL, &icnt, NULL, "or", "d,v,t", dreg, dreg, AT);
771c7ce4
TS
7362 }
7363 break;
7364
252b5132 7365 case M_ROR_I:
771c7ce4
TS
7366 {
7367 unsigned int rot;
7368
7369 if (imm_expr.X_op != O_constant)
82dd0097 7370 as_bad (_("Improper rotate count"));
771c7ce4 7371 rot = imm_expr.X_add_number & 0x1f;
fef14a42 7372 if (ISA_HAS_ROR (mips_opts.isa) || CPU_HAS_ROR (mips_opts.arch))
82dd0097 7373 {
17a2f251 7374 macro_build (NULL, &icnt, NULL, "ror", "d,w,<", dreg, sreg, rot);
82dd0097
CD
7375 return;
7376 }
483fc7cd 7377 if (rot == 0)
483fc7cd 7378 {
17a2f251 7379 macro_build (NULL, &icnt, NULL, "srl", "d,w,<", dreg, sreg, 0);
82dd0097 7380 return;
483fc7cd 7381 }
17a2f251
TS
7382 macro_build (NULL, &icnt, NULL, "srl", "d,w,<", AT, sreg, rot);
7383 macro_build (NULL, &icnt, NULL, "sll", "d,w,<", dreg, sreg,
7384 (0x20 - rot) & 0x1f);
7385 macro_build (NULL, &icnt, NULL, "or", "d,v,t", dreg, dreg, AT);
771c7ce4 7386 }
252b5132
RH
7387 break;
7388
7389 case M_S_DOB:
fef14a42 7390 if (mips_opts.arch == CPU_R4650)
252b5132
RH
7391 {
7392 as_bad (_("opcode not supported on this processor"));
7393 return;
7394 }
e7af610e 7395 assert (mips_opts.isa == ISA_MIPS1);
252b5132
RH
7396 /* Even on a big endian machine $fn comes before $fn+1. We have
7397 to adjust when storing to memory. */
17a2f251 7398 macro_build (NULL, &icnt, &offset_expr, "swc1", "T,o(b)",
252b5132 7399 target_big_endian ? treg + 1 : treg,
17a2f251 7400 BFD_RELOC_LO16, breg);
252b5132 7401 offset_expr.X_add_number += 4;
17a2f251 7402 macro_build (NULL, &icnt, &offset_expr, "swc1", "T,o(b)",
252b5132 7403 target_big_endian ? treg : treg + 1,
17a2f251 7404 BFD_RELOC_LO16, breg);
252b5132
RH
7405 return;
7406
7407 case M_SEQ:
7408 if (sreg == 0)
17a2f251
TS
7409 macro_build (NULL, &icnt, &expr1, "sltiu", "t,r,j", dreg, treg,
7410 BFD_RELOC_LO16);
252b5132 7411 else if (treg == 0)
17a2f251
TS
7412 macro_build (NULL, &icnt, &expr1, "sltiu", "t,r,j", dreg, sreg,
7413 BFD_RELOC_LO16);
252b5132
RH
7414 else
7415 {
17a2f251
TS
7416 macro_build (NULL, &icnt, NULL, "xor", "d,v,t", dreg, sreg, treg);
7417 macro_build (NULL, &icnt, &expr1, "sltiu", "t,r,j", dreg, dreg,
7418 BFD_RELOC_LO16);
252b5132
RH
7419 }
7420 return;
7421
7422 case M_SEQ_I:
7423 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
7424 {
17a2f251
TS
7425 macro_build (NULL, &icnt, &expr1, "sltiu", "t,r,j", dreg, sreg,
7426 BFD_RELOC_LO16);
252b5132
RH
7427 return;
7428 }
7429 if (sreg == 0)
7430 {
7431 as_warn (_("Instruction %s: result is always false"),
7432 ip->insn_mo->name);
ea1fb5dc 7433 move_register (&icnt, dreg, 0);
252b5132
RH
7434 return;
7435 }
7436 if (imm_expr.X_op == O_constant
7437 && imm_expr.X_add_number >= 0
7438 && imm_expr.X_add_number < 0x10000)
7439 {
17a2f251
TS
7440 macro_build (NULL, &icnt, &imm_expr, "xori", "t,r,i", dreg, sreg,
7441 BFD_RELOC_LO16);
252b5132
RH
7442 used_at = 0;
7443 }
7444 else if (imm_expr.X_op == O_constant
7445 && imm_expr.X_add_number > -0x8000
7446 && imm_expr.X_add_number < 0)
7447 {
7448 imm_expr.X_add_number = -imm_expr.X_add_number;
17a2f251 7449 macro_build (NULL, &icnt, &imm_expr,
ca4e0257 7450 HAVE_32BIT_GPRS ? "addiu" : "daddiu",
17a2f251 7451 "t,r,j", dreg, sreg, BFD_RELOC_LO16);
252b5132
RH
7452 used_at = 0;
7453 }
7454 else
7455 {
4d34fb5f 7456 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
17a2f251 7457 macro_build (NULL, &icnt, NULL, "xor", "d,v,t", dreg, sreg, AT);
252b5132
RH
7458 used_at = 1;
7459 }
17a2f251
TS
7460 macro_build (NULL, &icnt, &expr1, "sltiu", "t,r,j", dreg, dreg,
7461 BFD_RELOC_LO16);
252b5132
RH
7462 if (used_at)
7463 break;
7464 return;
7465
7466 case M_SGE: /* sreg >= treg <==> not (sreg < treg) */
7467 s = "slt";
7468 goto sge;
7469 case M_SGEU:
7470 s = "sltu";
7471 sge:
17a2f251
TS
7472 macro_build (NULL, &icnt, NULL, s, "d,v,t", dreg, sreg, treg);
7473 macro_build (NULL, &icnt, &expr1, "xori", "t,r,i", dreg, dreg,
7474 BFD_RELOC_LO16);
252b5132
RH
7475 return;
7476
7477 case M_SGE_I: /* sreg >= I <==> not (sreg < I) */
7478 case M_SGEU_I:
7479 if (imm_expr.X_op == O_constant
7480 && imm_expr.X_add_number >= -0x8000
7481 && imm_expr.X_add_number < 0x8000)
7482 {
17a2f251 7483 macro_build (NULL, &icnt, &imm_expr,
252b5132 7484 mask == M_SGE_I ? "slti" : "sltiu",
17a2f251 7485 "t,r,j", dreg, sreg, BFD_RELOC_LO16);
252b5132
RH
7486 used_at = 0;
7487 }
7488 else
7489 {
4d34fb5f 7490 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
17a2f251
TS
7491 macro_build (NULL, &icnt, NULL, mask == M_SGE_I ? "slt" : "sltu",
7492 "d,v,t", dreg, sreg, AT);
252b5132
RH
7493 used_at = 1;
7494 }
17a2f251
TS
7495 macro_build (NULL, &icnt, &expr1, "xori", "t,r,i", dreg, dreg,
7496 BFD_RELOC_LO16);
252b5132
RH
7497 if (used_at)
7498 break;
7499 return;
7500
7501 case M_SGT: /* sreg > treg <==> treg < sreg */
7502 s = "slt";
7503 goto sgt;
7504 case M_SGTU:
7505 s = "sltu";
7506 sgt:
17a2f251 7507 macro_build (NULL, &icnt, NULL, s, "d,v,t", dreg, treg, sreg);
252b5132
RH
7508 return;
7509
7510 case M_SGT_I: /* sreg > I <==> I < sreg */
7511 s = "slt";
7512 goto sgti;
7513 case M_SGTU_I:
7514 s = "sltu";
7515 sgti:
4d34fb5f 7516 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
17a2f251 7517 macro_build (NULL, &icnt, NULL, s, "d,v,t", dreg, AT, sreg);
252b5132
RH
7518 break;
7519
2396cfb9 7520 case M_SLE: /* sreg <= treg <==> treg >= sreg <==> not (treg < sreg) */
252b5132
RH
7521 s = "slt";
7522 goto sle;
7523 case M_SLEU:
7524 s = "sltu";
7525 sle:
17a2f251
TS
7526 macro_build (NULL, &icnt, NULL, s, "d,v,t", dreg, treg, sreg);
7527 macro_build (NULL, &icnt, &expr1, "xori", "t,r,i", dreg, dreg,
7528 BFD_RELOC_LO16);
252b5132
RH
7529 return;
7530
2396cfb9 7531 case M_SLE_I: /* sreg <= I <==> I >= sreg <==> not (I < sreg) */
252b5132
RH
7532 s = "slt";
7533 goto slei;
7534 case M_SLEU_I:
7535 s = "sltu";
7536 slei:
4d34fb5f 7537 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
17a2f251
TS
7538 macro_build (NULL, &icnt, NULL, s, "d,v,t", dreg, AT, sreg);
7539 macro_build (NULL, &icnt, &expr1, "xori", "t,r,i", dreg, dreg,
7540 BFD_RELOC_LO16);
252b5132
RH
7541 break;
7542
7543 case M_SLT_I:
7544 if (imm_expr.X_op == O_constant
7545 && imm_expr.X_add_number >= -0x8000
7546 && imm_expr.X_add_number < 0x8000)
7547 {
17a2f251
TS
7548 macro_build (NULL, &icnt, &imm_expr, "slti", "t,r,j", dreg, sreg,
7549 BFD_RELOC_LO16);
252b5132
RH
7550 return;
7551 }
4d34fb5f 7552 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
17a2f251 7553 macro_build (NULL, &icnt, NULL, "slt", "d,v,t", dreg, sreg, AT);
252b5132
RH
7554 break;
7555
7556 case M_SLTU_I:
7557 if (imm_expr.X_op == O_constant
7558 && imm_expr.X_add_number >= -0x8000
7559 && imm_expr.X_add_number < 0x8000)
7560 {
17a2f251
TS
7561 macro_build (NULL, &icnt, &imm_expr, "sltiu", "t,r,j", dreg, sreg,
7562 BFD_RELOC_LO16);
252b5132
RH
7563 return;
7564 }
4d34fb5f 7565 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
17a2f251 7566 macro_build (NULL, &icnt, NULL, "sltu", "d,v,t", dreg, sreg, AT);
252b5132
RH
7567 break;
7568
7569 case M_SNE:
7570 if (sreg == 0)
17a2f251 7571 macro_build (NULL, &icnt,NULL, "sltu","d,v,t", dreg, 0, treg);
252b5132 7572 else if (treg == 0)
17a2f251 7573 macro_build (NULL, &icnt, NULL, "sltu", "d,v,t", dreg, 0, sreg);
252b5132
RH
7574 else
7575 {
17a2f251
TS
7576 macro_build (NULL, &icnt, NULL, "xor", "d,v,t", dreg, sreg, treg);
7577 macro_build (NULL, &icnt, NULL, "sltu", "d,v,t", dreg, 0, dreg);
252b5132
RH
7578 }
7579 return;
7580
7581 case M_SNE_I:
7582 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
7583 {
17a2f251 7584 macro_build (NULL, &icnt, NULL, "sltu", "d,v,t", dreg, 0, sreg);
252b5132
RH
7585 return;
7586 }
7587 if (sreg == 0)
7588 {
7589 as_warn (_("Instruction %s: result is always true"),
7590 ip->insn_mo->name);
17a2f251 7591 macro_build (NULL, &icnt, &expr1,
ca4e0257 7592 HAVE_32BIT_GPRS ? "addiu" : "daddiu",
17a2f251 7593 "t,r,j", dreg, 0, BFD_RELOC_LO16);
252b5132
RH
7594 return;
7595 }
7596 if (imm_expr.X_op == O_constant
7597 && imm_expr.X_add_number >= 0
7598 && imm_expr.X_add_number < 0x10000)
7599 {
17a2f251
TS
7600 macro_build (NULL, &icnt, &imm_expr, "xori", "t,r,i", dreg, sreg,
7601 BFD_RELOC_LO16);
252b5132
RH
7602 used_at = 0;
7603 }
7604 else if (imm_expr.X_op == O_constant
7605 && imm_expr.X_add_number > -0x8000
7606 && imm_expr.X_add_number < 0)
7607 {
7608 imm_expr.X_add_number = -imm_expr.X_add_number;
17a2f251 7609 macro_build (NULL, &icnt, &imm_expr,
ca4e0257 7610 HAVE_32BIT_GPRS ? "addiu" : "daddiu",
17a2f251 7611 "t,r,j", dreg, sreg, BFD_RELOC_LO16);
252b5132
RH
7612 used_at = 0;
7613 }
7614 else
7615 {
4d34fb5f 7616 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
17a2f251 7617 macro_build (NULL, &icnt, NULL, "xor", "d,v,t", dreg, sreg, AT);
252b5132
RH
7618 used_at = 1;
7619 }
17a2f251 7620 macro_build (NULL, &icnt, NULL, "sltu", "d,v,t", dreg, 0, dreg);
252b5132
RH
7621 if (used_at)
7622 break;
7623 return;
7624
7625 case M_DSUB_I:
7626 dbl = 1;
7627 case M_SUB_I:
7628 if (imm_expr.X_op == O_constant
7629 && imm_expr.X_add_number > -0x8000
7630 && imm_expr.X_add_number <= 0x8000)
7631 {
7632 imm_expr.X_add_number = -imm_expr.X_add_number;
17a2f251
TS
7633 macro_build (NULL, &icnt, &imm_expr, dbl ? "daddi" : "addi",
7634 "t,r,j", dreg, sreg, BFD_RELOC_LO16);
252b5132
RH
7635 return;
7636 }
7637 load_register (&icnt, AT, &imm_expr, dbl);
17a2f251
TS
7638 macro_build (NULL, &icnt, NULL, dbl ? "dsub" : "sub", "d,v,t",
7639 dreg, sreg, AT);
252b5132
RH
7640 break;
7641
7642 case M_DSUBU_I:
7643 dbl = 1;
7644 case M_SUBU_I:
7645 if (imm_expr.X_op == O_constant
7646 && imm_expr.X_add_number > -0x8000
7647 && imm_expr.X_add_number <= 0x8000)
7648 {
7649 imm_expr.X_add_number = -imm_expr.X_add_number;
17a2f251
TS
7650 macro_build (NULL, &icnt, &imm_expr, dbl ? "daddiu" : "addiu",
7651 "t,r,j", dreg, sreg, BFD_RELOC_LO16);
252b5132
RH
7652 return;
7653 }
7654 load_register (&icnt, AT, &imm_expr, dbl);
17a2f251
TS
7655 macro_build (NULL, &icnt, NULL, dbl ? "dsubu" : "subu", "d,v,t",
7656 dreg, sreg, AT);
252b5132
RH
7657 break;
7658
7659 case M_TEQ_I:
7660 s = "teq";
7661 goto trap;
7662 case M_TGE_I:
7663 s = "tge";
7664 goto trap;
7665 case M_TGEU_I:
7666 s = "tgeu";
7667 goto trap;
7668 case M_TLT_I:
7669 s = "tlt";
7670 goto trap;
7671 case M_TLTU_I:
7672 s = "tltu";
7673 goto trap;
7674 case M_TNE_I:
7675 s = "tne";
7676 trap:
4d34fb5f 7677 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
17a2f251 7678 macro_build (NULL, &icnt, NULL, s, "s,t", sreg, AT);
252b5132
RH
7679 break;
7680
252b5132 7681 case M_TRUNCWS:
43841e91 7682 case M_TRUNCWD:
e7af610e 7683 assert (mips_opts.isa == ISA_MIPS1);
252b5132
RH
7684 sreg = (ip->insn_opcode >> 11) & 0x1f; /* floating reg */
7685 dreg = (ip->insn_opcode >> 06) & 0x1f; /* floating reg */
7686
7687 /*
7688 * Is the double cfc1 instruction a bug in the mips assembler;
7689 * or is there a reason for it?
7690 */
b34976b6 7691 mips_emit_delays (TRUE);
252b5132
RH
7692 ++mips_opts.noreorder;
7693 mips_any_noreorder = 1;
17a2f251
TS
7694 macro_build (NULL, &icnt, NULL, "cfc1", "t,G", treg, RA);
7695 macro_build (NULL, &icnt, NULL, "cfc1", "t,G", treg, RA);
7696 macro_build (NULL, &icnt, NULL, "nop", "");
252b5132 7697 expr1.X_add_number = 3;
17a2f251
TS
7698 macro_build (NULL, &icnt, &expr1, "ori", "t,r,i", AT, treg,
7699 BFD_RELOC_LO16);
252b5132 7700 expr1.X_add_number = 2;
17a2f251
TS
7701 macro_build (NULL, &icnt, &expr1, "xori", "t,r,i", AT, AT,
7702 BFD_RELOC_LO16);
7703 macro_build (NULL, &icnt, NULL, "ctc1", "t,G", AT, RA);
7704 macro_build (NULL, &icnt, NULL, "nop", "");
7705 macro_build (NULL, &icnt, NULL,
7706 mask == M_TRUNCWD ? "cvt.w.d" : "cvt.w.s",
7707 "D,S", dreg, sreg);
7708 macro_build (NULL, &icnt, NULL, "ctc1", "t,G", treg, RA);
7709 macro_build (NULL, &icnt, NULL, "nop", "");
252b5132
RH
7710 --mips_opts.noreorder;
7711 break;
7712
7713 case M_ULH:
7714 s = "lb";
7715 goto ulh;
7716 case M_ULHU:
7717 s = "lbu";
7718 ulh:
7719 if (offset_expr.X_add_number >= 0x7fff)
7720 as_bad (_("operand overflow"));
252b5132 7721 if (! target_big_endian)
f9419b05 7722 ++offset_expr.X_add_number;
17a2f251
TS
7723 macro_build (NULL, &icnt, &offset_expr, s, "t,o(b)", AT,
7724 BFD_RELOC_LO16, breg);
252b5132 7725 if (! target_big_endian)
f9419b05 7726 --offset_expr.X_add_number;
252b5132 7727 else
f9419b05 7728 ++offset_expr.X_add_number;
17a2f251
TS
7729 macro_build (NULL, &icnt, &offset_expr, "lbu", "t,o(b)", treg,
7730 BFD_RELOC_LO16, breg);
7731 macro_build (NULL, &icnt, NULL, "sll", "d,w,<", AT, AT, 8);
7732 macro_build (NULL, &icnt, NULL, "or", "d,v,t", treg, treg, AT);
252b5132
RH
7733 break;
7734
7735 case M_ULD:
7736 s = "ldl";
7737 s2 = "ldr";
7738 off = 7;
7739 goto ulw;
7740 case M_ULW:
7741 s = "lwl";
7742 s2 = "lwr";
7743 off = 3;
7744 ulw:
7745 if (offset_expr.X_add_number >= 0x8000 - off)
7746 as_bad (_("operand overflow"));
af22f5b2
CD
7747 if (treg != breg)
7748 tempreg = treg;
7749 else
7750 tempreg = AT;
252b5132
RH
7751 if (! target_big_endian)
7752 offset_expr.X_add_number += off;
17a2f251
TS
7753 macro_build (NULL, &icnt, &offset_expr, s, "t,o(b)", tempreg,
7754 BFD_RELOC_LO16, breg);
252b5132
RH
7755 if (! target_big_endian)
7756 offset_expr.X_add_number -= off;
7757 else
7758 offset_expr.X_add_number += off;
17a2f251
TS
7759 macro_build (NULL, &icnt, &offset_expr, s2, "t,o(b)", tempreg,
7760 BFD_RELOC_LO16, breg);
af22f5b2
CD
7761
7762 /* If necessary, move the result in tempreg the final destination. */
7763 if (treg == tempreg)
7764 return;
7765 /* Protect second load's delay slot. */
7766 if (!gpr_interlocks)
17a2f251 7767 macro_build (NULL, &icnt, NULL, "nop", "");
af22f5b2
CD
7768 move_register (&icnt, treg, tempreg);
7769 break;
252b5132
RH
7770
7771 case M_ULD_A:
7772 s = "ldl";
7773 s2 = "ldr";
7774 off = 7;
7775 goto ulwa;
7776 case M_ULW_A:
7777 s = "lwl";
7778 s2 = "lwr";
7779 off = 3;
7780 ulwa:
d6bc6245 7781 used_at = 1;
c9914766 7782 load_address (&icnt, AT, &offset_expr, &used_at);
252b5132 7783 if (breg != 0)
17a2f251
TS
7784 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
7785 AT, AT, breg);
252b5132
RH
7786 if (! target_big_endian)
7787 expr1.X_add_number = off;
7788 else
7789 expr1.X_add_number = 0;
17a2f251
TS
7790 macro_build (NULL, &icnt, &expr1, s, "t,o(b)", treg,
7791 BFD_RELOC_LO16, AT);
252b5132
RH
7792 if (! target_big_endian)
7793 expr1.X_add_number = 0;
7794 else
7795 expr1.X_add_number = off;
17a2f251
TS
7796 macro_build (NULL, &icnt, &expr1, s2, "t,o(b)", treg,
7797 BFD_RELOC_LO16, AT);
252b5132
RH
7798 break;
7799
7800 case M_ULH_A:
7801 case M_ULHU_A:
d6bc6245 7802 used_at = 1;
c9914766 7803 load_address (&icnt, AT, &offset_expr, &used_at);
252b5132 7804 if (breg != 0)
17a2f251
TS
7805 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
7806 AT, AT, breg);
252b5132
RH
7807 if (target_big_endian)
7808 expr1.X_add_number = 0;
17a2f251
TS
7809 macro_build (NULL, &icnt, &expr1,
7810 mask == M_ULH_A ? "lb" : "lbu", "t,o(b)",
7811 treg, BFD_RELOC_LO16, AT);
252b5132
RH
7812 if (target_big_endian)
7813 expr1.X_add_number = 1;
7814 else
7815 expr1.X_add_number = 0;
17a2f251
TS
7816 macro_build (NULL, &icnt, &expr1, "lbu", "t,o(b)",
7817 AT, BFD_RELOC_LO16, AT);
7818 macro_build (NULL, &icnt, NULL, "sll", "d,w,<", treg, treg, 8);
7819 macro_build (NULL, &icnt, NULL, "or", "d,v,t", treg, treg, AT);
252b5132
RH
7820 break;
7821
7822 case M_USH:
7823 if (offset_expr.X_add_number >= 0x7fff)
7824 as_bad (_("operand overflow"));
7825 if (target_big_endian)
f9419b05 7826 ++offset_expr.X_add_number;
17a2f251
TS
7827 macro_build (NULL, &icnt, &offset_expr, "sb", "t,o(b)", treg,
7828 BFD_RELOC_LO16, breg);
7829 macro_build (NULL, &icnt, NULL, "srl", "d,w,<", AT, treg, 8);
252b5132 7830 if (target_big_endian)
f9419b05 7831 --offset_expr.X_add_number;
252b5132 7832 else
f9419b05 7833 ++offset_expr.X_add_number;
17a2f251
TS
7834 macro_build (NULL, &icnt, &offset_expr, "sb", "t,o(b)", AT,
7835 BFD_RELOC_LO16, breg);
252b5132
RH
7836 break;
7837
7838 case M_USD:
7839 s = "sdl";
7840 s2 = "sdr";
7841 off = 7;
7842 goto usw;
7843 case M_USW:
7844 s = "swl";
7845 s2 = "swr";
7846 off = 3;
7847 usw:
7848 if (offset_expr.X_add_number >= 0x8000 - off)
7849 as_bad (_("operand overflow"));
7850 if (! target_big_endian)
7851 offset_expr.X_add_number += off;
17a2f251
TS
7852 macro_build (NULL, &icnt, &offset_expr, s, "t,o(b)", treg,
7853 BFD_RELOC_LO16, breg);
252b5132
RH
7854 if (! target_big_endian)
7855 offset_expr.X_add_number -= off;
7856 else
7857 offset_expr.X_add_number += off;
17a2f251
TS
7858 macro_build (NULL, &icnt, &offset_expr, s2, "t,o(b)", treg,
7859 BFD_RELOC_LO16, breg);
252b5132
RH
7860 return;
7861
7862 case M_USD_A:
7863 s = "sdl";
7864 s2 = "sdr";
7865 off = 7;
7866 goto uswa;
7867 case M_USW_A:
7868 s = "swl";
7869 s2 = "swr";
7870 off = 3;
7871 uswa:
d6bc6245 7872 used_at = 1;
c9914766 7873 load_address (&icnt, AT, &offset_expr, &used_at);
252b5132 7874 if (breg != 0)
17a2f251
TS
7875 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
7876 AT, AT, breg);
252b5132
RH
7877 if (! target_big_endian)
7878 expr1.X_add_number = off;
7879 else
7880 expr1.X_add_number = 0;
17a2f251
TS
7881 macro_build (NULL, &icnt, &expr1, s, "t,o(b)", treg,
7882 BFD_RELOC_LO16, AT);
252b5132
RH
7883 if (! target_big_endian)
7884 expr1.X_add_number = 0;
7885 else
7886 expr1.X_add_number = off;
17a2f251
TS
7887 macro_build (NULL, &icnt, &expr1, s2, "t,o(b)", treg,
7888 BFD_RELOC_LO16, AT);
252b5132
RH
7889 break;
7890
7891 case M_USH_A:
d6bc6245 7892 used_at = 1;
c9914766 7893 load_address (&icnt, AT, &offset_expr, &used_at);
252b5132 7894 if (breg != 0)
17a2f251
TS
7895 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
7896 AT, AT, breg);
252b5132
RH
7897 if (! target_big_endian)
7898 expr1.X_add_number = 0;
17a2f251
TS
7899 macro_build (NULL, &icnt, &expr1, "sb", "t,o(b)", treg,
7900 BFD_RELOC_LO16, AT);
7901 macro_build (NULL, &icnt, NULL, "srl", "d,w,<", treg, treg, 8);
252b5132
RH
7902 if (! target_big_endian)
7903 expr1.X_add_number = 1;
7904 else
7905 expr1.X_add_number = 0;
17a2f251
TS
7906 macro_build (NULL, &icnt, &expr1, "sb", "t,o(b)", treg,
7907 BFD_RELOC_LO16, AT);
252b5132
RH
7908 if (! target_big_endian)
7909 expr1.X_add_number = 0;
7910 else
7911 expr1.X_add_number = 1;
17a2f251
TS
7912 macro_build (NULL, &icnt, &expr1, "lbu", "t,o(b)", AT,
7913 BFD_RELOC_LO16, AT);
7914 macro_build (NULL, &icnt, NULL, "sll", "d,w,<", treg, treg, 8);
7915 macro_build (NULL, &icnt, NULL, "or", "d,v,t", treg, treg, AT);
252b5132
RH
7916 break;
7917
7918 default:
7919 /* FIXME: Check if this is one of the itbl macros, since they
bdaaa2e1 7920 are added dynamically. */
252b5132
RH
7921 as_bad (_("Macro %s not implemented yet"), ip->insn_mo->name);
7922 break;
7923 }
7924 if (mips_opts.noat)
7925 as_warn (_("Macro used $at after \".set noat\""));
7926}
7927
7928/* Implement macros in mips16 mode. */
7929
7930static void
17a2f251 7931mips16_macro (struct mips_cl_insn *ip)
252b5132
RH
7932{
7933 int mask;
7934 int xreg, yreg, zreg, tmp;
7935 int icnt;
7936 expressionS expr1;
7937 int dbl;
7938 const char *s, *s2, *s3;
7939
7940 mask = ip->insn_mo->mask;
7941
7942 xreg = (ip->insn_opcode >> MIPS16OP_SH_RX) & MIPS16OP_MASK_RX;
7943 yreg = (ip->insn_opcode >> MIPS16OP_SH_RY) & MIPS16OP_MASK_RY;
7944 zreg = (ip->insn_opcode >> MIPS16OP_SH_RZ) & MIPS16OP_MASK_RZ;
7945
7946 icnt = 0;
7947
7948 expr1.X_op = O_constant;
7949 expr1.X_op_symbol = NULL;
7950 expr1.X_add_symbol = NULL;
7951 expr1.X_add_number = 1;
7952
7953 dbl = 0;
7954
7955 switch (mask)
7956 {
7957 default:
7958 internalError ();
7959
7960 case M_DDIV_3:
7961 dbl = 1;
7962 case M_DIV_3:
7963 s = "mflo";
7964 goto do_div3;
7965 case M_DREM_3:
7966 dbl = 1;
7967 case M_REM_3:
7968 s = "mfhi";
7969 do_div3:
b34976b6 7970 mips_emit_delays (TRUE);
252b5132
RH
7971 ++mips_opts.noreorder;
7972 mips_any_noreorder = 1;
17a2f251
TS
7973 macro_build (NULL, &icnt, NULL, dbl ? "ddiv" : "div", "0,x,y",
7974 xreg, yreg);
252b5132 7975 expr1.X_add_number = 2;
17a2f251
TS
7976 macro_build (NULL, &icnt, &expr1, "bnez", "x,p", yreg);
7977 macro_build (NULL, &icnt, NULL, "break", "6", 7);
bdaaa2e1 7978
252b5132
RH
7979 /* FIXME: The normal code checks for of -1 / -0x80000000 here,
7980 since that causes an overflow. We should do that as well,
7981 but I don't see how to do the comparisons without a temporary
7982 register. */
7983 --mips_opts.noreorder;
17a2f251 7984 macro_build (NULL, &icnt, NULL, s, "x", zreg);
252b5132
RH
7985 break;
7986
7987 case M_DIVU_3:
7988 s = "divu";
7989 s2 = "mflo";
7990 goto do_divu3;
7991 case M_REMU_3:
7992 s = "divu";
7993 s2 = "mfhi";
7994 goto do_divu3;
7995 case M_DDIVU_3:
7996 s = "ddivu";
7997 s2 = "mflo";
7998 goto do_divu3;
7999 case M_DREMU_3:
8000 s = "ddivu";
8001 s2 = "mfhi";
8002 do_divu3:
b34976b6 8003 mips_emit_delays (TRUE);
252b5132
RH
8004 ++mips_opts.noreorder;
8005 mips_any_noreorder = 1;
17a2f251 8006 macro_build (NULL, &icnt, NULL, s, "0,x,y", xreg, yreg);
252b5132 8007 expr1.X_add_number = 2;
17a2f251
TS
8008 macro_build (NULL, &icnt, &expr1, "bnez", "x,p", yreg);
8009 macro_build (NULL, &icnt, NULL, "break", "6", 7);
252b5132 8010 --mips_opts.noreorder;
17a2f251 8011 macro_build (NULL, &icnt, NULL, s2, "x", zreg);
252b5132
RH
8012 break;
8013
8014 case M_DMUL:
8015 dbl = 1;
8016 case M_MUL:
17a2f251
TS
8017 macro_build (NULL, &icnt, NULL, dbl ? "dmultu" : "multu", "x,y",
8018 xreg, yreg);
8019 macro_build (NULL, &icnt, NULL, "mflo", "x", zreg);
252b5132
RH
8020 return;
8021
8022 case M_DSUBU_I:
8023 dbl = 1;
8024 goto do_subu;
8025 case M_SUBU_I:
8026 do_subu:
8027 if (imm_expr.X_op != O_constant)
8028 as_bad (_("Unsupported large constant"));
8029 imm_expr.X_add_number = -imm_expr.X_add_number;
17a2f251
TS
8030 macro_build (NULL, &icnt, &imm_expr, dbl ? "daddiu" : "addiu", "y,x,4",
8031 yreg, xreg);
252b5132
RH
8032 break;
8033
8034 case M_SUBU_I_2:
8035 if (imm_expr.X_op != O_constant)
8036 as_bad (_("Unsupported large constant"));
8037 imm_expr.X_add_number = -imm_expr.X_add_number;
17a2f251 8038 macro_build (NULL, &icnt, &imm_expr, "addiu", "x,k", xreg);
252b5132
RH
8039 break;
8040
8041 case M_DSUBU_I_2:
8042 if (imm_expr.X_op != O_constant)
8043 as_bad (_("Unsupported large constant"));
8044 imm_expr.X_add_number = -imm_expr.X_add_number;
17a2f251 8045 macro_build (NULL, &icnt, &imm_expr, "daddiu", "y,j", yreg);
252b5132
RH
8046 break;
8047
8048 case M_BEQ:
8049 s = "cmp";
8050 s2 = "bteqz";
8051 goto do_branch;
8052 case M_BNE:
8053 s = "cmp";
8054 s2 = "btnez";
8055 goto do_branch;
8056 case M_BLT:
8057 s = "slt";
8058 s2 = "btnez";
8059 goto do_branch;
8060 case M_BLTU:
8061 s = "sltu";
8062 s2 = "btnez";
8063 goto do_branch;
8064 case M_BLE:
8065 s = "slt";
8066 s2 = "bteqz";
8067 goto do_reverse_branch;
8068 case M_BLEU:
8069 s = "sltu";
8070 s2 = "bteqz";
8071 goto do_reverse_branch;
8072 case M_BGE:
8073 s = "slt";
8074 s2 = "bteqz";
8075 goto do_branch;
8076 case M_BGEU:
8077 s = "sltu";
8078 s2 = "bteqz";
8079 goto do_branch;
8080 case M_BGT:
8081 s = "slt";
8082 s2 = "btnez";
8083 goto do_reverse_branch;
8084 case M_BGTU:
8085 s = "sltu";
8086 s2 = "btnez";
8087
8088 do_reverse_branch:
8089 tmp = xreg;
8090 xreg = yreg;
8091 yreg = tmp;
8092
8093 do_branch:
17a2f251
TS
8094 macro_build (NULL, &icnt, NULL, s, "x,y", xreg, yreg);
8095 macro_build (NULL, &icnt, &offset_expr, s2, "p");
252b5132
RH
8096 break;
8097
8098 case M_BEQ_I:
8099 s = "cmpi";
8100 s2 = "bteqz";
8101 s3 = "x,U";
8102 goto do_branch_i;
8103 case M_BNE_I:
8104 s = "cmpi";
8105 s2 = "btnez";
8106 s3 = "x,U";
8107 goto do_branch_i;
8108 case M_BLT_I:
8109 s = "slti";
8110 s2 = "btnez";
8111 s3 = "x,8";
8112 goto do_branch_i;
8113 case M_BLTU_I:
8114 s = "sltiu";
8115 s2 = "btnez";
8116 s3 = "x,8";
8117 goto do_branch_i;
8118 case M_BLE_I:
8119 s = "slti";
8120 s2 = "btnez";
8121 s3 = "x,8";
8122 goto do_addone_branch_i;
8123 case M_BLEU_I:
8124 s = "sltiu";
8125 s2 = "btnez";
8126 s3 = "x,8";
8127 goto do_addone_branch_i;
8128 case M_BGE_I:
8129 s = "slti";
8130 s2 = "bteqz";
8131 s3 = "x,8";
8132 goto do_branch_i;
8133 case M_BGEU_I:
8134 s = "sltiu";
8135 s2 = "bteqz";
8136 s3 = "x,8";
8137 goto do_branch_i;
8138 case M_BGT_I:
8139 s = "slti";
8140 s2 = "bteqz";
8141 s3 = "x,8";
8142 goto do_addone_branch_i;
8143 case M_BGTU_I:
8144 s = "sltiu";
8145 s2 = "bteqz";
8146 s3 = "x,8";
8147
8148 do_addone_branch_i:
8149 if (imm_expr.X_op != O_constant)
8150 as_bad (_("Unsupported large constant"));
8151 ++imm_expr.X_add_number;
8152
8153 do_branch_i:
17a2f251
TS
8154 macro_build (NULL, &icnt, &imm_expr, s, s3, xreg);
8155 macro_build (NULL, &icnt, &offset_expr, s2, "p");
252b5132
RH
8156 break;
8157
8158 case M_ABS:
8159 expr1.X_add_number = 0;
17a2f251 8160 macro_build (NULL, &icnt, &expr1, "slti", "x,8", yreg);
252b5132 8161 if (xreg != yreg)
ea1fb5dc 8162 move_register (&icnt, xreg, yreg);
252b5132 8163 expr1.X_add_number = 2;
17a2f251
TS
8164 macro_build (NULL, &icnt, &expr1, "bteqz", "p");
8165 macro_build (NULL, &icnt, NULL, "neg", "x,w", xreg, xreg);
252b5132
RH
8166 }
8167}
8168
8169/* For consistency checking, verify that all bits are specified either
8170 by the match/mask part of the instruction definition, or by the
8171 operand list. */
8172static int
17a2f251 8173validate_mips_insn (const struct mips_opcode *opc)
252b5132
RH
8174{
8175 const char *p = opc->args;
8176 char c;
8177 unsigned long used_bits = opc->mask;
8178
8179 if ((used_bits & opc->match) != opc->match)
8180 {
8181 as_bad (_("internal: bad mips opcode (mask error): %s %s"),
8182 opc->name, opc->args);
8183 return 0;
8184 }
8185#define USE_BITS(mask,shift) (used_bits |= ((mask) << (shift)))
8186 while (*p)
8187 switch (c = *p++)
8188 {
8189 case ',': break;
8190 case '(': break;
8191 case ')': break;
af7ee8bf
CD
8192 case '+':
8193 switch (c = *p++)
8194 {
8195 case 'A': USE_BITS (OP_MASK_SHAMT, OP_SH_SHAMT); break;
8196 case 'B': USE_BITS (OP_MASK_INSMSB, OP_SH_INSMSB); break;
8197 case 'C': USE_BITS (OP_MASK_EXTMSBD, OP_SH_EXTMSBD); break;
bbcc0807
CD
8198 case 'D': USE_BITS (OP_MASK_RD, OP_SH_RD);
8199 USE_BITS (OP_MASK_SEL, OP_SH_SEL); break;
5f74bc13
CD
8200 case 'E': USE_BITS (OP_MASK_SHAMT, OP_SH_SHAMT); break;
8201 case 'F': USE_BITS (OP_MASK_INSMSB, OP_SH_INSMSB); break;
8202 case 'G': USE_BITS (OP_MASK_EXTMSBD, OP_SH_EXTMSBD); break;
8203 case 'H': USE_BITS (OP_MASK_EXTMSBD, OP_SH_EXTMSBD); break;
8204 case 'I': break;
af7ee8bf
CD
8205 default:
8206 as_bad (_("internal: bad mips opcode (unknown extension operand type `+%c'): %s %s"),
8207 c, opc->name, opc->args);
8208 return 0;
8209 }
8210 break;
252b5132
RH
8211 case '<': USE_BITS (OP_MASK_SHAMT, OP_SH_SHAMT); break;
8212 case '>': USE_BITS (OP_MASK_SHAMT, OP_SH_SHAMT); break;
8213 case 'A': break;
4372b673 8214 case 'B': USE_BITS (OP_MASK_CODE20, OP_SH_CODE20); break;
252b5132
RH
8215 case 'C': USE_BITS (OP_MASK_COPZ, OP_SH_COPZ); break;
8216 case 'D': USE_BITS (OP_MASK_FD, OP_SH_FD); break;
8217 case 'E': USE_BITS (OP_MASK_RT, OP_SH_RT); break;
8218 case 'F': break;
8219 case 'G': USE_BITS (OP_MASK_RD, OP_SH_RD); break;
156c2f8b 8220 case 'H': USE_BITS (OP_MASK_SEL, OP_SH_SEL); break;
252b5132 8221 case 'I': break;
e972090a 8222 case 'J': USE_BITS (OP_MASK_CODE19, OP_SH_CODE19); break;
af7ee8bf 8223 case 'K': USE_BITS (OP_MASK_RD, OP_SH_RD); break;
252b5132
RH
8224 case 'L': break;
8225 case 'M': USE_BITS (OP_MASK_CCC, OP_SH_CCC); break;
8226 case 'N': USE_BITS (OP_MASK_BCC, OP_SH_BCC); break;
deec1734
CD
8227 case 'O': USE_BITS (OP_MASK_ALN, OP_SH_ALN); break;
8228 case 'Q': USE_BITS (OP_MASK_VSEL, OP_SH_VSEL);
8229 USE_BITS (OP_MASK_FT, OP_SH_FT); break;
252b5132
RH
8230 case 'R': USE_BITS (OP_MASK_FR, OP_SH_FR); break;
8231 case 'S': USE_BITS (OP_MASK_FS, OP_SH_FS); break;
8232 case 'T': USE_BITS (OP_MASK_FT, OP_SH_FT); break;
8233 case 'V': USE_BITS (OP_MASK_FS, OP_SH_FS); break;
8234 case 'W': USE_BITS (OP_MASK_FT, OP_SH_FT); break;
deec1734
CD
8235 case 'X': USE_BITS (OP_MASK_FD, OP_SH_FD); break;
8236 case 'Y': USE_BITS (OP_MASK_FS, OP_SH_FS); break;
8237 case 'Z': USE_BITS (OP_MASK_FT, OP_SH_FT); break;
252b5132
RH
8238 case 'a': USE_BITS (OP_MASK_TARGET, OP_SH_TARGET); break;
8239 case 'b': USE_BITS (OP_MASK_RS, OP_SH_RS); break;
8240 case 'c': USE_BITS (OP_MASK_CODE, OP_SH_CODE); break;
8241 case 'd': USE_BITS (OP_MASK_RD, OP_SH_RD); break;
8242 case 'f': break;
8243 case 'h': USE_BITS (OP_MASK_PREFX, OP_SH_PREFX); break;
8244 case 'i': USE_BITS (OP_MASK_IMMEDIATE, OP_SH_IMMEDIATE); break;
8245 case 'j': USE_BITS (OP_MASK_DELTA, OP_SH_DELTA); break;
8246 case 'k': USE_BITS (OP_MASK_CACHE, OP_SH_CACHE); break;
8247 case 'l': break;
8248 case 'o': USE_BITS (OP_MASK_DELTA, OP_SH_DELTA); break;
8249 case 'p': USE_BITS (OP_MASK_DELTA, OP_SH_DELTA); break;
8250 case 'q': USE_BITS (OP_MASK_CODE2, OP_SH_CODE2); break;
8251 case 'r': USE_BITS (OP_MASK_RS, OP_SH_RS); break;
8252 case 's': USE_BITS (OP_MASK_RS, OP_SH_RS); break;
8253 case 't': USE_BITS (OP_MASK_RT, OP_SH_RT); break;
8254 case 'u': USE_BITS (OP_MASK_IMMEDIATE, OP_SH_IMMEDIATE); break;
8255 case 'v': USE_BITS (OP_MASK_RS, OP_SH_RS); break;
8256 case 'w': USE_BITS (OP_MASK_RT, OP_SH_RT); break;
8257 case 'x': break;
8258 case 'z': break;
8259 case 'P': USE_BITS (OP_MASK_PERFREG, OP_SH_PERFREG); break;
4372b673
NC
8260 case 'U': USE_BITS (OP_MASK_RD, OP_SH_RD);
8261 USE_BITS (OP_MASK_RT, OP_SH_RT); break;
60b63b72
RS
8262 case 'e': USE_BITS (OP_MASK_VECBYTE, OP_SH_VECBYTE); break;
8263 case '%': USE_BITS (OP_MASK_VECALIGN, OP_SH_VECALIGN); break;
8264 case '[': break;
8265 case ']': break;
252b5132
RH
8266 default:
8267 as_bad (_("internal: bad mips opcode (unknown operand type `%c'): %s %s"),
8268 c, opc->name, opc->args);
8269 return 0;
8270 }
8271#undef USE_BITS
8272 if (used_bits != 0xffffffff)
8273 {
8274 as_bad (_("internal: bad mips opcode (bits 0x%lx undefined): %s %s"),
8275 ~used_bits & 0xffffffff, opc->name, opc->args);
8276 return 0;
8277 }
8278 return 1;
8279}
8280
8281/* This routine assembles an instruction into its binary format. As a
8282 side effect, it sets one of the global variables imm_reloc or
8283 offset_reloc to the type of relocation to do if one of the operands
8284 is an address expression. */
8285
8286static void
17a2f251 8287mips_ip (char *str, struct mips_cl_insn *ip)
252b5132
RH
8288{
8289 char *s;
8290 const char *args;
43841e91 8291 char c = 0;
252b5132
RH
8292 struct mips_opcode *insn;
8293 char *argsStart;
8294 unsigned int regno;
8295 unsigned int lastregno = 0;
af7ee8bf 8296 unsigned int lastpos = 0;
071742cf 8297 unsigned int limlo, limhi;
252b5132
RH
8298 char *s_reset;
8299 char save_c = 0;
252b5132
RH
8300
8301 insn_error = NULL;
8302
8303 /* If the instruction contains a '.', we first try to match an instruction
8304 including the '.'. Then we try again without the '.'. */
8305 insn = NULL;
3882b010 8306 for (s = str; *s != '\0' && !ISSPACE (*s); ++s)
252b5132
RH
8307 continue;
8308
8309 /* If we stopped on whitespace, then replace the whitespace with null for
8310 the call to hash_find. Save the character we replaced just in case we
8311 have to re-parse the instruction. */
3882b010 8312 if (ISSPACE (*s))
252b5132
RH
8313 {
8314 save_c = *s;
8315 *s++ = '\0';
8316 }
bdaaa2e1 8317
252b5132
RH
8318 insn = (struct mips_opcode *) hash_find (op_hash, str);
8319
8320 /* If we didn't find the instruction in the opcode table, try again, but
8321 this time with just the instruction up to, but not including the
8322 first '.'. */
8323 if (insn == NULL)
8324 {
bdaaa2e1 8325 /* Restore the character we overwrite above (if any). */
252b5132
RH
8326 if (save_c)
8327 *(--s) = save_c;
8328
8329 /* Scan up to the first '.' or whitespace. */
3882b010
L
8330 for (s = str;
8331 *s != '\0' && *s != '.' && !ISSPACE (*s);
8332 ++s)
252b5132
RH
8333 continue;
8334
8335 /* If we did not find a '.', then we can quit now. */
8336 if (*s != '.')
8337 {
8338 insn_error = "unrecognized opcode";
8339 return;
8340 }
8341
8342 /* Lookup the instruction in the hash table. */
8343 *s++ = '\0';
8344 if ((insn = (struct mips_opcode *) hash_find (op_hash, str)) == NULL)
8345 {
8346 insn_error = "unrecognized opcode";
8347 return;
8348 }
252b5132
RH
8349 }
8350
8351 argsStart = s;
8352 for (;;)
8353 {
b34976b6 8354 bfd_boolean ok;
252b5132
RH
8355
8356 assert (strcmp (insn->name, str) == 0);
8357
1f25f5d3
CD
8358 if (OPCODE_IS_MEMBER (insn,
8359 (mips_opts.isa
3396de36 8360 | (file_ase_mips16 ? INSN_MIPS16 : 0)
deec1734 8361 | (mips_opts.ase_mdmx ? INSN_MDMX : 0)
98d3f06f 8362 | (mips_opts.ase_mips3d ? INSN_MIPS3D : 0)),
fef14a42 8363 mips_opts.arch))
b34976b6 8364 ok = TRUE;
bdaaa2e1 8365 else
b34976b6 8366 ok = FALSE;
bdaaa2e1 8367
252b5132
RH
8368 if (insn->pinfo != INSN_MACRO)
8369 {
fef14a42 8370 if (mips_opts.arch == CPU_R4650 && (insn->pinfo & FP_D) != 0)
b34976b6 8371 ok = FALSE;
252b5132
RH
8372 }
8373
8374 if (! ok)
8375 {
8376 if (insn + 1 < &mips_opcodes[NUMOPCODES]
8377 && strcmp (insn->name, insn[1].name) == 0)
8378 {
8379 ++insn;
8380 continue;
8381 }
252b5132 8382 else
beae10d5 8383 {
268f6bed
L
8384 if (!insn_error)
8385 {
8386 static char buf[100];
fef14a42
TS
8387 sprintf (buf,
8388 _("opcode not supported on this processor: %s (%s)"),
8389 mips_cpu_info_from_arch (mips_opts.arch)->name,
8390 mips_cpu_info_from_isa (mips_opts.isa)->name);
268f6bed
L
8391 insn_error = buf;
8392 }
8393 if (save_c)
8394 *(--s) = save_c;
2bd7f1f3 8395 return;
252b5132 8396 }
252b5132
RH
8397 }
8398
8399 ip->insn_mo = insn;
8400 ip->insn_opcode = insn->match;
268f6bed 8401 insn_error = NULL;
252b5132
RH
8402 for (args = insn->args;; ++args)
8403 {
deec1734
CD
8404 int is_mdmx;
8405
ad8d3bb3 8406 s += strspn (s, " \t");
deec1734 8407 is_mdmx = 0;
252b5132
RH
8408 switch (*args)
8409 {
8410 case '\0': /* end of args */
8411 if (*s == '\0')
8412 return;
8413 break;
8414
8415 case ',':
8416 if (*s++ == *args)
8417 continue;
8418 s--;
8419 switch (*++args)
8420 {
8421 case 'r':
8422 case 'v':
38487616 8423 ip->insn_opcode |= lastregno << OP_SH_RS;
252b5132
RH
8424 continue;
8425
8426 case 'w':
38487616
TS
8427 ip->insn_opcode |= lastregno << OP_SH_RT;
8428 continue;
8429
252b5132 8430 case 'W':
38487616 8431 ip->insn_opcode |= lastregno << OP_SH_FT;
252b5132
RH
8432 continue;
8433
8434 case 'V':
38487616 8435 ip->insn_opcode |= lastregno << OP_SH_FS;
252b5132
RH
8436 continue;
8437 }
8438 break;
8439
8440 case '(':
8441 /* Handle optional base register.
8442 Either the base register is omitted or
bdaaa2e1 8443 we must have a left paren. */
252b5132
RH
8444 /* This is dependent on the next operand specifier
8445 is a base register specification. */
8446 assert (args[1] == 'b' || args[1] == '5'
8447 || args[1] == '-' || args[1] == '4');
8448 if (*s == '\0')
8449 return;
8450
8451 case ')': /* these must match exactly */
60b63b72
RS
8452 case '[':
8453 case ']':
252b5132
RH
8454 if (*s++ == *args)
8455 continue;
8456 break;
8457
af7ee8bf
CD
8458 case '+': /* Opcode extension character. */
8459 switch (*++args)
8460 {
071742cf
CD
8461 case 'A': /* ins/ext position, becomes LSB. */
8462 limlo = 0;
8463 limhi = 31;
5f74bc13
CD
8464 goto do_lsb;
8465 case 'E':
8466 limlo = 32;
8467 limhi = 63;
8468 goto do_lsb;
8469do_lsb:
071742cf
CD
8470 my_getExpression (&imm_expr, s);
8471 check_absolute_expr (ip, &imm_expr);
8472 if ((unsigned long) imm_expr.X_add_number < limlo
8473 || (unsigned long) imm_expr.X_add_number > limhi)
8474 {
8475 as_bad (_("Improper position (%lu)"),
8476 (unsigned long) imm_expr.X_add_number);
8477 imm_expr.X_add_number = limlo;
8478 }
8479 lastpos = imm_expr.X_add_number;
8480 ip->insn_opcode |= (imm_expr.X_add_number
8481 & OP_MASK_SHAMT) << OP_SH_SHAMT;
8482 imm_expr.X_op = O_absent;
8483 s = expr_end;
8484 continue;
8485
8486 case 'B': /* ins size, becomes MSB. */
8487 limlo = 1;
8488 limhi = 32;
5f74bc13
CD
8489 goto do_msb;
8490 case 'F':
8491 limlo = 33;
8492 limhi = 64;
8493 goto do_msb;
8494do_msb:
071742cf
CD
8495 my_getExpression (&imm_expr, s);
8496 check_absolute_expr (ip, &imm_expr);
8497 /* Check for negative input so that small negative numbers
8498 will not succeed incorrectly. The checks against
8499 (pos+size) transitively check "size" itself,
8500 assuming that "pos" is reasonable. */
8501 if ((long) imm_expr.X_add_number < 0
8502 || ((unsigned long) imm_expr.X_add_number
8503 + lastpos) < limlo
8504 || ((unsigned long) imm_expr.X_add_number
8505 + lastpos) > limhi)
8506 {
8507 as_bad (_("Improper insert size (%lu, position %lu)"),
8508 (unsigned long) imm_expr.X_add_number,
8509 (unsigned long) lastpos);
8510 imm_expr.X_add_number = limlo - lastpos;
8511 }
8512 ip->insn_opcode |= ((lastpos + imm_expr.X_add_number - 1)
8513 & OP_MASK_INSMSB) << OP_SH_INSMSB;
8514 imm_expr.X_op = O_absent;
8515 s = expr_end;
8516 continue;
8517
8518 case 'C': /* ext size, becomes MSBD. */
8519 limlo = 1;
8520 limhi = 32;
5f74bc13
CD
8521 goto do_msbd;
8522 case 'G':
8523 limlo = 33;
8524 limhi = 64;
8525 goto do_msbd;
8526 case 'H':
8527 limlo = 33;
8528 limhi = 64;
8529 goto do_msbd;
8530do_msbd:
071742cf
CD
8531 my_getExpression (&imm_expr, s);
8532 check_absolute_expr (ip, &imm_expr);
8533 /* Check for negative input so that small negative numbers
8534 will not succeed incorrectly. The checks against
8535 (pos+size) transitively check "size" itself,
8536 assuming that "pos" is reasonable. */
8537 if ((long) imm_expr.X_add_number < 0
8538 || ((unsigned long) imm_expr.X_add_number
8539 + lastpos) < limlo
8540 || ((unsigned long) imm_expr.X_add_number
8541 + lastpos) > limhi)
8542 {
8543 as_bad (_("Improper extract size (%lu, position %lu)"),
8544 (unsigned long) imm_expr.X_add_number,
8545 (unsigned long) lastpos);
8546 imm_expr.X_add_number = limlo - lastpos;
8547 }
8548 ip->insn_opcode |= ((imm_expr.X_add_number - 1)
8549 & OP_MASK_EXTMSBD) << OP_SH_EXTMSBD;
8550 imm_expr.X_op = O_absent;
8551 s = expr_end;
8552 continue;
af7ee8bf 8553
bbcc0807
CD
8554 case 'D':
8555 /* +D is for disassembly only; never match. */
8556 break;
8557
5f74bc13
CD
8558 case 'I':
8559 /* "+I" is like "I", except that imm2_expr is used. */
8560 my_getExpression (&imm2_expr, s);
8561 if (imm2_expr.X_op != O_big
8562 && imm2_expr.X_op != O_constant)
8563 insn_error = _("absolute expression required");
8564 s = expr_end;
8565 continue;
8566
af7ee8bf
CD
8567 default:
8568 as_bad (_("internal: bad mips opcode (unknown extension operand type `+%c'): %s %s"),
8569 *args, insn->name, insn->args);
8570 /* Further processing is fruitless. */
8571 return;
8572 }
8573 break;
8574
252b5132
RH
8575 case '<': /* must be at least one digit */
8576 /*
8577 * According to the manual, if the shift amount is greater
b6ff326e
KH
8578 * than 31 or less than 0, then the shift amount should be
8579 * mod 32. In reality the mips assembler issues an error.
252b5132
RH
8580 * We issue a warning and mask out all but the low 5 bits.
8581 */
8582 my_getExpression (&imm_expr, s);
8583 check_absolute_expr (ip, &imm_expr);
8584 if ((unsigned long) imm_expr.X_add_number > 31)
8585 {
793b27f4
TS
8586 as_warn (_("Improper shift amount (%lu)"),
8587 (unsigned long) imm_expr.X_add_number);
38487616 8588 imm_expr.X_add_number &= OP_MASK_SHAMT;
252b5132 8589 }
38487616 8590 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_SHAMT;
252b5132
RH
8591 imm_expr.X_op = O_absent;
8592 s = expr_end;
8593 continue;
8594
8595 case '>': /* shift amount minus 32 */
8596 my_getExpression (&imm_expr, s);
8597 check_absolute_expr (ip, &imm_expr);
8598 if ((unsigned long) imm_expr.X_add_number < 32
8599 || (unsigned long) imm_expr.X_add_number > 63)
8600 break;
38487616 8601 ip->insn_opcode |= (imm_expr.X_add_number - 32) << OP_SH_SHAMT;
252b5132
RH
8602 imm_expr.X_op = O_absent;
8603 s = expr_end;
8604 continue;
8605
252b5132
RH
8606 case 'k': /* cache code */
8607 case 'h': /* prefx code */
8608 my_getExpression (&imm_expr, s);
8609 check_absolute_expr (ip, &imm_expr);
8610 if ((unsigned long) imm_expr.X_add_number > 31)
8611 {
8612 as_warn (_("Invalid value for `%s' (%lu)"),
8613 ip->insn_mo->name,
8614 (unsigned long) imm_expr.X_add_number);
8615 imm_expr.X_add_number &= 0x1f;
8616 }
8617 if (*args == 'k')
8618 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_CACHE;
8619 else
8620 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_PREFX;
8621 imm_expr.X_op = O_absent;
8622 s = expr_end;
8623 continue;
8624
8625 case 'c': /* break code */
8626 my_getExpression (&imm_expr, s);
8627 check_absolute_expr (ip, &imm_expr);
793b27f4 8628 if ((unsigned long) imm_expr.X_add_number > 1023)
252b5132 8629 {
793b27f4
TS
8630 as_warn (_("Illegal break code (%lu)"),
8631 (unsigned long) imm_expr.X_add_number);
38487616 8632 imm_expr.X_add_number &= OP_MASK_CODE;
252b5132 8633 }
38487616 8634 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_CODE;
252b5132
RH
8635 imm_expr.X_op = O_absent;
8636 s = expr_end;
8637 continue;
8638
8639 case 'q': /* lower break code */
8640 my_getExpression (&imm_expr, s);
8641 check_absolute_expr (ip, &imm_expr);
793b27f4 8642 if ((unsigned long) imm_expr.X_add_number > 1023)
252b5132 8643 {
793b27f4
TS
8644 as_warn (_("Illegal lower break code (%lu)"),
8645 (unsigned long) imm_expr.X_add_number);
38487616 8646 imm_expr.X_add_number &= OP_MASK_CODE2;
252b5132 8647 }
38487616 8648 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_CODE2;
252b5132
RH
8649 imm_expr.X_op = O_absent;
8650 s = expr_end;
8651 continue;
8652
4372b673 8653 case 'B': /* 20-bit syscall/break code. */
156c2f8b 8654 my_getExpression (&imm_expr, s);
156c2f8b 8655 check_absolute_expr (ip, &imm_expr);
793b27f4
TS
8656 if ((unsigned long) imm_expr.X_add_number > OP_MASK_CODE20)
8657 as_warn (_("Illegal 20-bit code (%lu)"),
8658 (unsigned long) imm_expr.X_add_number);
38487616 8659 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_CODE20;
252b5132
RH
8660 imm_expr.X_op = O_absent;
8661 s = expr_end;
8662 continue;
8663
98d3f06f 8664 case 'C': /* Coprocessor code */
beae10d5 8665 my_getExpression (&imm_expr, s);
252b5132 8666 check_absolute_expr (ip, &imm_expr);
98d3f06f 8667 if ((unsigned long) imm_expr.X_add_number >= (1 << 25))
252b5132 8668 {
793b27f4
TS
8669 as_warn (_("Coproccesor code > 25 bits (%lu)"),
8670 (unsigned long) imm_expr.X_add_number);
98d3f06f 8671 imm_expr.X_add_number &= ((1 << 25) - 1);
252b5132 8672 }
beae10d5
KH
8673 ip->insn_opcode |= imm_expr.X_add_number;
8674 imm_expr.X_op = O_absent;
8675 s = expr_end;
8676 continue;
252b5132 8677
4372b673
NC
8678 case 'J': /* 19-bit wait code. */
8679 my_getExpression (&imm_expr, s);
8680 check_absolute_expr (ip, &imm_expr);
793b27f4
TS
8681 if ((unsigned long) imm_expr.X_add_number > OP_MASK_CODE19)
8682 as_warn (_("Illegal 19-bit code (%lu)"),
8683 (unsigned long) imm_expr.X_add_number);
38487616 8684 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_CODE19;
4372b673
NC
8685 imm_expr.X_op = O_absent;
8686 s = expr_end;
8687 continue;
8688
252b5132 8689 case 'P': /* Performance register */
beae10d5 8690 my_getExpression (&imm_expr, s);
252b5132 8691 check_absolute_expr (ip, &imm_expr);
beae10d5 8692 if (imm_expr.X_add_number != 0 && imm_expr.X_add_number != 1)
252b5132 8693 {
793b27f4
TS
8694 as_warn (_("Invalid performance register (%lu)"),
8695 (unsigned long) imm_expr.X_add_number);
38487616 8696 imm_expr.X_add_number &= OP_MASK_PERFREG;
252b5132 8697 }
38487616 8698 ip->insn_opcode |= (imm_expr.X_add_number << OP_SH_PERFREG);
beae10d5
KH
8699 imm_expr.X_op = O_absent;
8700 s = expr_end;
8701 continue;
252b5132
RH
8702
8703 case 'b': /* base register */
8704 case 'd': /* destination register */
8705 case 's': /* source register */
8706 case 't': /* target register */
8707 case 'r': /* both target and source */
8708 case 'v': /* both dest and source */
8709 case 'w': /* both dest and target */
8710 case 'E': /* coprocessor target register */
8711 case 'G': /* coprocessor destination register */
af7ee8bf 8712 case 'K': /* 'rdhwr' destination register */
252b5132
RH
8713 case 'x': /* ignore register name */
8714 case 'z': /* must be zero register */
4372b673 8715 case 'U': /* destination register (clo/clz). */
252b5132
RH
8716 s_reset = s;
8717 if (s[0] == '$')
8718 {
8719
3882b010 8720 if (ISDIGIT (s[1]))
252b5132
RH
8721 {
8722 ++s;
8723 regno = 0;
8724 do
8725 {
8726 regno *= 10;
8727 regno += *s - '0';
8728 ++s;
8729 }
3882b010 8730 while (ISDIGIT (*s));
252b5132
RH
8731 if (regno > 31)
8732 as_bad (_("Invalid register number (%d)"), regno);
8733 }
af7ee8bf 8734 else if (*args == 'E' || *args == 'G' || *args == 'K')
252b5132
RH
8735 goto notreg;
8736 else
8737 {
76db943d
TS
8738 if (s[1] == 'r' && s[2] == 'a')
8739 {
8740 s += 3;
8741 regno = RA;
8742 }
8743 else if (s[1] == 'f' && s[2] == 'p')
252b5132
RH
8744 {
8745 s += 3;
8746 regno = FP;
8747 }
8748 else if (s[1] == 's' && s[2] == 'p')
8749 {
8750 s += 3;
8751 regno = SP;
8752 }
8753 else if (s[1] == 'g' && s[2] == 'p')
8754 {
8755 s += 3;
8756 regno = GP;
8757 }
8758 else if (s[1] == 'a' && s[2] == 't')
8759 {
8760 s += 3;
8761 regno = AT;
8762 }
8763 else if (s[1] == 'k' && s[2] == 't' && s[3] == '0')
8764 {
8765 s += 4;
8766 regno = KT0;
8767 }
8768 else if (s[1] == 'k' && s[2] == 't' && s[3] == '1')
8769 {
8770 s += 4;
8771 regno = KT1;
8772 }
85b51719
TS
8773 else if (s[1] == 'z' && s[2] == 'e' && s[3] == 'r' && s[4] == 'o')
8774 {
8775 s += 5;
8776 regno = ZERO;
8777 }
252b5132
RH
8778 else if (itbl_have_entries)
8779 {
8780 char *p, *n;
d7ba4a77 8781 unsigned long r;
252b5132 8782
d7ba4a77 8783 p = s + 1; /* advance past '$' */
252b5132
RH
8784 n = itbl_get_field (&p); /* n is name */
8785
d7ba4a77
ILT
8786 /* See if this is a register defined in an
8787 itbl entry. */
8788 if (itbl_get_reg_val (n, &r))
252b5132
RH
8789 {
8790 /* Get_field advances to the start of
8791 the next field, so we need to back
d7ba4a77 8792 rack to the end of the last field. */
bdaaa2e1 8793 if (p)
252b5132 8794 s = p - 1;
bdaaa2e1 8795 else
d7ba4a77 8796 s = strchr (s, '\0');
252b5132
RH
8797 regno = r;
8798 }
8799 else
8800 goto notreg;
beae10d5 8801 }
252b5132
RH
8802 else
8803 goto notreg;
8804 }
8805 if (regno == AT
8806 && ! mips_opts.noat
8807 && *args != 'E'
af7ee8bf
CD
8808 && *args != 'G'
8809 && *args != 'K')
252b5132
RH
8810 as_warn (_("Used $at without \".set noat\""));
8811 c = *args;
8812 if (*s == ' ')
f9419b05 8813 ++s;
252b5132
RH
8814 if (args[1] != *s)
8815 {
8816 if (c == 'r' || c == 'v' || c == 'w')
8817 {
8818 regno = lastregno;
8819 s = s_reset;
f9419b05 8820 ++args;
252b5132
RH
8821 }
8822 }
8823 /* 'z' only matches $0. */
8824 if (c == 'z' && regno != 0)
8825 break;
8826
bdaaa2e1
KH
8827 /* Now that we have assembled one operand, we use the args string
8828 * to figure out where it goes in the instruction. */
252b5132
RH
8829 switch (c)
8830 {
8831 case 'r':
8832 case 's':
8833 case 'v':
8834 case 'b':
38487616 8835 ip->insn_opcode |= regno << OP_SH_RS;
252b5132
RH
8836 break;
8837 case 'd':
8838 case 'G':
af7ee8bf 8839 case 'K':
38487616 8840 ip->insn_opcode |= regno << OP_SH_RD;
252b5132 8841 break;
4372b673 8842 case 'U':
38487616
TS
8843 ip->insn_opcode |= regno << OP_SH_RD;
8844 ip->insn_opcode |= regno << OP_SH_RT;
4372b673 8845 break;
252b5132
RH
8846 case 'w':
8847 case 't':
8848 case 'E':
38487616 8849 ip->insn_opcode |= regno << OP_SH_RT;
252b5132
RH
8850 break;
8851 case 'x':
8852 /* This case exists because on the r3000 trunc
8853 expands into a macro which requires a gp
8854 register. On the r6000 or r4000 it is
8855 assembled into a single instruction which
8856 ignores the register. Thus the insn version
8857 is MIPS_ISA2 and uses 'x', and the macro
8858 version is MIPS_ISA1 and uses 't'. */
8859 break;
8860 case 'z':
8861 /* This case is for the div instruction, which
8862 acts differently if the destination argument
8863 is $0. This only matches $0, and is checked
8864 outside the switch. */
8865 break;
8866 case 'D':
8867 /* Itbl operand; not yet implemented. FIXME ?? */
8868 break;
8869 /* What about all other operands like 'i', which
8870 can be specified in the opcode table? */
8871 }
8872 lastregno = regno;
8873 continue;
8874 }
8875 notreg:
8876 switch (*args++)
8877 {
8878 case 'r':
8879 case 'v':
38487616 8880 ip->insn_opcode |= lastregno << OP_SH_RS;
252b5132
RH
8881 continue;
8882 case 'w':
38487616 8883 ip->insn_opcode |= lastregno << OP_SH_RT;
252b5132
RH
8884 continue;
8885 }
8886 break;
8887
deec1734
CD
8888 case 'O': /* MDMX alignment immediate constant. */
8889 my_getExpression (&imm_expr, s);
8890 check_absolute_expr (ip, &imm_expr);
8891 if ((unsigned long) imm_expr.X_add_number > OP_MASK_ALN)
8892 {
8893 as_warn ("Improper align amount (%ld), using low bits",
8894 (long) imm_expr.X_add_number);
8895 imm_expr.X_add_number &= OP_MASK_ALN;
8896 }
8897 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_ALN;
8898 imm_expr.X_op = O_absent;
8899 s = expr_end;
8900 continue;
8901
8902 case 'Q': /* MDMX vector, element sel, or const. */
8903 if (s[0] != '$')
8904 {
8905 /* MDMX Immediate. */
8906 my_getExpression (&imm_expr, s);
8907 check_absolute_expr (ip, &imm_expr);
8908 if ((unsigned long) imm_expr.X_add_number > OP_MASK_FT)
8909 {
8910 as_warn (_("Invalid MDMX Immediate (%ld)"),
8911 (long) imm_expr.X_add_number);
8912 imm_expr.X_add_number &= OP_MASK_FT;
8913 }
8914 imm_expr.X_add_number &= OP_MASK_FT;
8915 if (ip->insn_opcode & (OP_MASK_VSEL << OP_SH_VSEL))
8916 ip->insn_opcode |= MDMX_FMTSEL_IMM_QH << OP_SH_VSEL;
8917 else
8918 ip->insn_opcode |= MDMX_FMTSEL_IMM_OB << OP_SH_VSEL;
8919 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_FT;
8920 imm_expr.X_op = O_absent;
8921 s = expr_end;
8922 continue;
8923 }
8924 /* Not MDMX Immediate. Fall through. */
8925 case 'X': /* MDMX destination register. */
8926 case 'Y': /* MDMX source register. */
8927 case 'Z': /* MDMX target register. */
8928 is_mdmx = 1;
252b5132
RH
8929 case 'D': /* floating point destination register */
8930 case 'S': /* floating point source register */
8931 case 'T': /* floating point target register */
8932 case 'R': /* floating point source register */
8933 case 'V':
8934 case 'W':
8935 s_reset = s;
deec1734
CD
8936 /* Accept $fN for FP and MDMX register numbers, and in
8937 addition accept $vN for MDMX register numbers. */
8938 if ((s[0] == '$' && s[1] == 'f' && ISDIGIT (s[2]))
8939 || (is_mdmx != 0 && s[0] == '$' && s[1] == 'v'
8940 && ISDIGIT (s[2])))
252b5132
RH
8941 {
8942 s += 2;
8943 regno = 0;
8944 do
8945 {
8946 regno *= 10;
8947 regno += *s - '0';
8948 ++s;
8949 }
3882b010 8950 while (ISDIGIT (*s));
252b5132
RH
8951
8952 if (regno > 31)
8953 as_bad (_("Invalid float register number (%d)"), regno);
8954
8955 if ((regno & 1) != 0
ca4e0257 8956 && HAVE_32BIT_FPRS
252b5132
RH
8957 && ! (strcmp (str, "mtc1") == 0
8958 || strcmp (str, "mfc1") == 0
8959 || strcmp (str, "lwc1") == 0
8960 || strcmp (str, "swc1") == 0
8961 || strcmp (str, "l.s") == 0
8962 || strcmp (str, "s.s") == 0))
8963 as_warn (_("Float register should be even, was %d"),
8964 regno);
8965
8966 c = *args;
8967 if (*s == ' ')
f9419b05 8968 ++s;
252b5132
RH
8969 if (args[1] != *s)
8970 {
8971 if (c == 'V' || c == 'W')
8972 {
8973 regno = lastregno;
8974 s = s_reset;
f9419b05 8975 ++args;
252b5132
RH
8976 }
8977 }
8978 switch (c)
8979 {
8980 case 'D':
deec1734 8981 case 'X':
38487616 8982 ip->insn_opcode |= regno << OP_SH_FD;
252b5132
RH
8983 break;
8984 case 'V':
8985 case 'S':
deec1734 8986 case 'Y':
38487616 8987 ip->insn_opcode |= regno << OP_SH_FS;
252b5132 8988 break;
deec1734
CD
8989 case 'Q':
8990 /* This is like 'Z', but also needs to fix the MDMX
8991 vector/scalar select bits. Note that the
8992 scalar immediate case is handled above. */
8993 if (*s == '[')
8994 {
8995 int is_qh = (ip->insn_opcode & (1 << OP_SH_VSEL));
8996 int max_el = (is_qh ? 3 : 7);
8997 s++;
8998 my_getExpression(&imm_expr, s);
8999 check_absolute_expr (ip, &imm_expr);
9000 s = expr_end;
9001 if (imm_expr.X_add_number > max_el)
9002 as_bad(_("Bad element selector %ld"),
9003 (long) imm_expr.X_add_number);
9004 imm_expr.X_add_number &= max_el;
9005 ip->insn_opcode |= (imm_expr.X_add_number
9006 << (OP_SH_VSEL +
9007 (is_qh ? 2 : 1)));
9008 if (*s != ']')
9009 as_warn(_("Expecting ']' found '%s'"), s);
9010 else
9011 s++;
9012 }
9013 else
9014 {
9015 if (ip->insn_opcode & (OP_MASK_VSEL << OP_SH_VSEL))
9016 ip->insn_opcode |= (MDMX_FMTSEL_VEC_QH
9017 << OP_SH_VSEL);
9018 else
9019 ip->insn_opcode |= (MDMX_FMTSEL_VEC_OB <<
9020 OP_SH_VSEL);
9021 }
9022 /* Fall through */
252b5132
RH
9023 case 'W':
9024 case 'T':
deec1734 9025 case 'Z':
38487616 9026 ip->insn_opcode |= regno << OP_SH_FT;
252b5132
RH
9027 break;
9028 case 'R':
38487616 9029 ip->insn_opcode |= regno << OP_SH_FR;
252b5132
RH
9030 break;
9031 }
9032 lastregno = regno;
9033 continue;
9034 }
9035
252b5132
RH
9036 switch (*args++)
9037 {
9038 case 'V':
38487616 9039 ip->insn_opcode |= lastregno << OP_SH_FS;
252b5132
RH
9040 continue;
9041 case 'W':
38487616 9042 ip->insn_opcode |= lastregno << OP_SH_FT;
252b5132
RH
9043 continue;
9044 }
9045 break;
9046
9047 case 'I':
9048 my_getExpression (&imm_expr, s);
9049 if (imm_expr.X_op != O_big
9050 && imm_expr.X_op != O_constant)
9051 insn_error = _("absolute expression required");
9052 s = expr_end;
9053 continue;
9054
9055 case 'A':
9056 my_getExpression (&offset_expr, s);
f6688943 9057 *imm_reloc = BFD_RELOC_32;
252b5132
RH
9058 s = expr_end;
9059 continue;
9060
9061 case 'F':
9062 case 'L':
9063 case 'f':
9064 case 'l':
9065 {
9066 int f64;
ca4e0257 9067 int using_gprs;
252b5132
RH
9068 char *save_in;
9069 char *err;
9070 unsigned char temp[8];
9071 int len;
9072 unsigned int length;
9073 segT seg;
9074 subsegT subseg;
9075 char *p;
9076
9077 /* These only appear as the last operand in an
9078 instruction, and every instruction that accepts
9079 them in any variant accepts them in all variants.
9080 This means we don't have to worry about backing out
9081 any changes if the instruction does not match.
9082
9083 The difference between them is the size of the
9084 floating point constant and where it goes. For 'F'
9085 and 'L' the constant is 64 bits; for 'f' and 'l' it
9086 is 32 bits. Where the constant is placed is based
9087 on how the MIPS assembler does things:
9088 F -- .rdata
9089 L -- .lit8
9090 f -- immediate value
9091 l -- .lit4
9092
9093 The .lit4 and .lit8 sections are only used if
9094 permitted by the -G argument.
9095
9096 When generating embedded PIC code, we use the
9097 .lit8 section but not the .lit4 section (we can do
9098 .lit4 inline easily; we need to put .lit8
9099 somewhere in the data segment, and using .lit8
9100 permits the linker to eventually combine identical
ca4e0257
RS
9101 .lit8 entries).
9102
9103 The code below needs to know whether the target register
9104 is 32 or 64 bits wide. It relies on the fact 'f' and
9105 'F' are used with GPR-based instructions and 'l' and
9106 'L' are used with FPR-based instructions. */
252b5132
RH
9107
9108 f64 = *args == 'F' || *args == 'L';
ca4e0257 9109 using_gprs = *args == 'F' || *args == 'f';
252b5132
RH
9110
9111 save_in = input_line_pointer;
9112 input_line_pointer = s;
9113 err = md_atof (f64 ? 'd' : 'f', (char *) temp, &len);
9114 length = len;
9115 s = input_line_pointer;
9116 input_line_pointer = save_in;
9117 if (err != NULL && *err != '\0')
9118 {
9119 as_bad (_("Bad floating point constant: %s"), err);
9120 memset (temp, '\0', sizeof temp);
9121 length = f64 ? 8 : 4;
9122 }
9123
156c2f8b 9124 assert (length == (unsigned) (f64 ? 8 : 4));
252b5132
RH
9125
9126 if (*args == 'f'
9127 || (*args == 'l'
9128 && (! USE_GLOBAL_POINTER_OPT
9129 || mips_pic == EMBEDDED_PIC
9130 || g_switch_value < 4
9131 || (temp[0] == 0 && temp[1] == 0)
9132 || (temp[2] == 0 && temp[3] == 0))))
9133 {
9134 imm_expr.X_op = O_constant;
9135 if (! target_big_endian)
9136 imm_expr.X_add_number = bfd_getl32 (temp);
9137 else
9138 imm_expr.X_add_number = bfd_getb32 (temp);
9139 }
9140 else if (length > 4
119d663a 9141 && ! mips_disable_float_construction
ca4e0257
RS
9142 /* Constants can only be constructed in GPRs and
9143 copied to FPRs if the GPRs are at least as wide
9144 as the FPRs. Force the constant into memory if
9145 we are using 64-bit FPRs but the GPRs are only
9146 32 bits wide. */
9147 && (using_gprs
9148 || ! (HAVE_64BIT_FPRS && HAVE_32BIT_GPRS))
252b5132
RH
9149 && ((temp[0] == 0 && temp[1] == 0)
9150 || (temp[2] == 0 && temp[3] == 0))
9151 && ((temp[4] == 0 && temp[5] == 0)
9152 || (temp[6] == 0 && temp[7] == 0)))
9153 {
ca4e0257
RS
9154 /* The value is simple enough to load with a couple of
9155 instructions. If using 32-bit registers, set
9156 imm_expr to the high order 32 bits and offset_expr to
9157 the low order 32 bits. Otherwise, set imm_expr to
9158 the entire 64 bit constant. */
9159 if (using_gprs ? HAVE_32BIT_GPRS : HAVE_32BIT_FPRS)
252b5132
RH
9160 {
9161 imm_expr.X_op = O_constant;
9162 offset_expr.X_op = O_constant;
9163 if (! target_big_endian)
9164 {
9165 imm_expr.X_add_number = bfd_getl32 (temp + 4);
9166 offset_expr.X_add_number = bfd_getl32 (temp);
9167 }
9168 else
9169 {
9170 imm_expr.X_add_number = bfd_getb32 (temp);
9171 offset_expr.X_add_number = bfd_getb32 (temp + 4);
9172 }
9173 if (offset_expr.X_add_number == 0)
9174 offset_expr.X_op = O_absent;
9175 }
9176 else if (sizeof (imm_expr.X_add_number) > 4)
9177 {
9178 imm_expr.X_op = O_constant;
9179 if (! target_big_endian)
9180 imm_expr.X_add_number = bfd_getl64 (temp);
9181 else
9182 imm_expr.X_add_number = bfd_getb64 (temp);
9183 }
9184 else
9185 {
9186 imm_expr.X_op = O_big;
9187 imm_expr.X_add_number = 4;
9188 if (! target_big_endian)
9189 {
9190 generic_bignum[0] = bfd_getl16 (temp);
9191 generic_bignum[1] = bfd_getl16 (temp + 2);
9192 generic_bignum[2] = bfd_getl16 (temp + 4);
9193 generic_bignum[3] = bfd_getl16 (temp + 6);
9194 }
9195 else
9196 {
9197 generic_bignum[0] = bfd_getb16 (temp + 6);
9198 generic_bignum[1] = bfd_getb16 (temp + 4);
9199 generic_bignum[2] = bfd_getb16 (temp + 2);
9200 generic_bignum[3] = bfd_getb16 (temp);
9201 }
9202 }
9203 }
9204 else
9205 {
9206 const char *newname;
9207 segT new_seg;
9208
9209 /* Switch to the right section. */
9210 seg = now_seg;
9211 subseg = now_subseg;
9212 switch (*args)
9213 {
9214 default: /* unused default case avoids warnings. */
9215 case 'L':
9216 newname = RDATA_SECTION_NAME;
bb2d6cd7
GK
9217 if ((USE_GLOBAL_POINTER_OPT && g_switch_value >= 8)
9218 || mips_pic == EMBEDDED_PIC)
252b5132
RH
9219 newname = ".lit8";
9220 break;
9221 case 'F':
bb2d6cd7
GK
9222 if (mips_pic == EMBEDDED_PIC)
9223 newname = ".lit8";
9224 else
9225 newname = RDATA_SECTION_NAME;
252b5132
RH
9226 break;
9227 case 'l':
9228 assert (!USE_GLOBAL_POINTER_OPT
9229 || g_switch_value >= 4);
9230 newname = ".lit4";
9231 break;
9232 }
9233 new_seg = subseg_new (newname, (subsegT) 0);
9234 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
9235 bfd_set_section_flags (stdoutput, new_seg,
9236 (SEC_ALLOC
9237 | SEC_LOAD
9238 | SEC_READONLY
9239 | SEC_DATA));
9240 frag_align (*args == 'l' ? 2 : 3, 0, 0);
9241 if (OUTPUT_FLAVOR == bfd_target_elf_flavour
9242 && strcmp (TARGET_OS, "elf") != 0)
9243 record_alignment (new_seg, 4);
9244 else
9245 record_alignment (new_seg, *args == 'l' ? 2 : 3);
9246 if (seg == now_seg)
9247 as_bad (_("Can't use floating point insn in this section"));
9248
9249 /* Set the argument to the current address in the
9250 section. */
9251 offset_expr.X_op = O_symbol;
9252 offset_expr.X_add_symbol =
9253 symbol_new ("L0\001", now_seg,
9254 (valueT) frag_now_fix (), frag_now);
9255 offset_expr.X_add_number = 0;
9256
9257 /* Put the floating point number into the section. */
9258 p = frag_more ((int) length);
9259 memcpy (p, temp, length);
9260
9261 /* Switch back to the original section. */
9262 subseg_set (seg, subseg);
9263 }
9264 }
9265 continue;
9266
9267 case 'i': /* 16 bit unsigned immediate */
9268 case 'j': /* 16 bit signed immediate */
f6688943 9269 *imm_reloc = BFD_RELOC_LO16;
5e0116d5 9270 if (my_getSmallExpression (&imm_expr, imm_reloc, s) == 0)
252b5132
RH
9271 {
9272 int more;
5e0116d5
RS
9273 offsetT minval, maxval;
9274
9275 more = (insn + 1 < &mips_opcodes[NUMOPCODES]
9276 && strcmp (insn->name, insn[1].name) == 0);
9277
9278 /* If the expression was written as an unsigned number,
9279 only treat it as signed if there are no more
9280 alternatives. */
9281 if (more
9282 && *args == 'j'
9283 && sizeof (imm_expr.X_add_number) <= 4
9284 && imm_expr.X_op == O_constant
9285 && imm_expr.X_add_number < 0
9286 && imm_expr.X_unsigned
9287 && HAVE_64BIT_GPRS)
9288 break;
9289
9290 /* For compatibility with older assemblers, we accept
9291 0x8000-0xffff as signed 16-bit numbers when only
9292 signed numbers are allowed. */
9293 if (*args == 'i')
9294 minval = 0, maxval = 0xffff;
9295 else if (more)
9296 minval = -0x8000, maxval = 0x7fff;
252b5132 9297 else
5e0116d5
RS
9298 minval = -0x8000, maxval = 0xffff;
9299
9300 if (imm_expr.X_op != O_constant
9301 || imm_expr.X_add_number < minval
9302 || imm_expr.X_add_number > maxval)
252b5132
RH
9303 {
9304 if (more)
9305 break;
2ae7e77b
AH
9306 if (imm_expr.X_op == O_constant
9307 || imm_expr.X_op == O_big)
5e0116d5 9308 as_bad (_("expression out of range"));
252b5132
RH
9309 }
9310 }
9311 s = expr_end;
9312 continue;
9313
9314 case 'o': /* 16 bit offset */
5e0116d5
RS
9315 /* Check whether there is only a single bracketed expression
9316 left. If so, it must be the base register and the
9317 constant must be zero. */
9318 if (*s == '(' && strchr (s + 1, '(') == 0)
9319 {
9320 offset_expr.X_op = O_constant;
9321 offset_expr.X_add_number = 0;
9322 continue;
9323 }
252b5132
RH
9324
9325 /* If this value won't fit into a 16 bit offset, then go
9326 find a macro that will generate the 32 bit offset
afdbd6d0 9327 code pattern. */
5e0116d5 9328 if (my_getSmallExpression (&offset_expr, offset_reloc, s) == 0
252b5132
RH
9329 && (offset_expr.X_op != O_constant
9330 || offset_expr.X_add_number >= 0x8000
afdbd6d0 9331 || offset_expr.X_add_number < -0x8000))
252b5132
RH
9332 break;
9333
252b5132
RH
9334 s = expr_end;
9335 continue;
9336
9337 case 'p': /* pc relative offset */
0b25d3e6 9338 *offset_reloc = BFD_RELOC_16_PCREL_S2;
252b5132
RH
9339 my_getExpression (&offset_expr, s);
9340 s = expr_end;
9341 continue;
9342
9343 case 'u': /* upper 16 bits */
5e0116d5
RS
9344 if (my_getSmallExpression (&imm_expr, imm_reloc, s) == 0
9345 && imm_expr.X_op == O_constant
9346 && (imm_expr.X_add_number < 0
9347 || imm_expr.X_add_number >= 0x10000))
252b5132
RH
9348 as_bad (_("lui expression not in range 0..65535"));
9349 s = expr_end;
9350 continue;
9351
9352 case 'a': /* 26 bit address */
9353 my_getExpression (&offset_expr, s);
9354 s = expr_end;
f6688943 9355 *offset_reloc = BFD_RELOC_MIPS_JMP;
252b5132
RH
9356 continue;
9357
9358 case 'N': /* 3 bit branch condition code */
9359 case 'M': /* 3 bit compare condition code */
9360 if (strncmp (s, "$fcc", 4) != 0)
9361 break;
9362 s += 4;
9363 regno = 0;
9364 do
9365 {
9366 regno *= 10;
9367 regno += *s - '0';
9368 ++s;
9369 }
3882b010 9370 while (ISDIGIT (*s));
252b5132
RH
9371 if (regno > 7)
9372 as_bad (_("invalid condition code register $fcc%d"), regno);
9373 if (*args == 'N')
9374 ip->insn_opcode |= regno << OP_SH_BCC;
9375 else
9376 ip->insn_opcode |= regno << OP_SH_CCC;
beae10d5 9377 continue;
252b5132 9378
156c2f8b
NC
9379 case 'H':
9380 if (s[0] == '0' && (s[1] == 'x' || s[1] == 'X'))
9381 s += 2;
3882b010 9382 if (ISDIGIT (*s))
156c2f8b
NC
9383 {
9384 c = 0;
9385 do
9386 {
9387 c *= 10;
9388 c += *s - '0';
9389 ++s;
9390 }
3882b010 9391 while (ISDIGIT (*s));
156c2f8b
NC
9392 }
9393 else
9394 c = 8; /* Invalid sel value. */
9395
9396 if (c > 7)
9397 as_bad (_("invalid coprocessor sub-selection value (0-7)"));
9398 ip->insn_opcode |= c;
9399 continue;
9400
60b63b72
RS
9401 case 'e':
9402 /* Must be at least one digit. */
9403 my_getExpression (&imm_expr, s);
9404 check_absolute_expr (ip, &imm_expr);
9405
9406 if ((unsigned long) imm_expr.X_add_number
9407 > (unsigned long) OP_MASK_VECBYTE)
9408 {
9409 as_bad (_("bad byte vector index (%ld)"),
9410 (long) imm_expr.X_add_number);
9411 imm_expr.X_add_number = 0;
9412 }
9413
9414 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_VECBYTE;
9415 imm_expr.X_op = O_absent;
9416 s = expr_end;
9417 continue;
9418
9419 case '%':
9420 my_getExpression (&imm_expr, s);
9421 check_absolute_expr (ip, &imm_expr);
9422
9423 if ((unsigned long) imm_expr.X_add_number
9424 > (unsigned long) OP_MASK_VECALIGN)
9425 {
9426 as_bad (_("bad byte vector index (%ld)"),
9427 (long) imm_expr.X_add_number);
9428 imm_expr.X_add_number = 0;
9429 }
9430
9431 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_VECALIGN;
9432 imm_expr.X_op = O_absent;
9433 s = expr_end;
9434 continue;
9435
252b5132
RH
9436 default:
9437 as_bad (_("bad char = '%c'\n"), *args);
9438 internalError ();
9439 }
9440 break;
9441 }
9442 /* Args don't match. */
9443 if (insn + 1 < &mips_opcodes[NUMOPCODES] &&
9444 !strcmp (insn->name, insn[1].name))
9445 {
9446 ++insn;
9447 s = argsStart;
268f6bed 9448 insn_error = _("illegal operands");
252b5132
RH
9449 continue;
9450 }
268f6bed
L
9451 if (save_c)
9452 *(--s) = save_c;
252b5132
RH
9453 insn_error = _("illegal operands");
9454 return;
9455 }
9456}
9457
9458/* This routine assembles an instruction into its binary format when
9459 assembling for the mips16. As a side effect, it sets one of the
9460 global variables imm_reloc or offset_reloc to the type of
9461 relocation to do if one of the operands is an address expression.
9462 It also sets mips16_small and mips16_ext if the user explicitly
9463 requested a small or extended instruction. */
9464
9465static void
17a2f251 9466mips16_ip (char *str, struct mips_cl_insn *ip)
252b5132
RH
9467{
9468 char *s;
9469 const char *args;
9470 struct mips_opcode *insn;
9471 char *argsstart;
9472 unsigned int regno;
9473 unsigned int lastregno = 0;
9474 char *s_reset;
9475
9476 insn_error = NULL;
9477
b34976b6
AM
9478 mips16_small = FALSE;
9479 mips16_ext = FALSE;
252b5132 9480
3882b010 9481 for (s = str; ISLOWER (*s); ++s)
252b5132
RH
9482 ;
9483 switch (*s)
9484 {
9485 case '\0':
9486 break;
9487
9488 case ' ':
9489 *s++ = '\0';
9490 break;
9491
9492 case '.':
9493 if (s[1] == 't' && s[2] == ' ')
9494 {
9495 *s = '\0';
b34976b6 9496 mips16_small = TRUE;
252b5132
RH
9497 s += 3;
9498 break;
9499 }
9500 else if (s[1] == 'e' && s[2] == ' ')
9501 {
9502 *s = '\0';
b34976b6 9503 mips16_ext = TRUE;
252b5132
RH
9504 s += 3;
9505 break;
9506 }
9507 /* Fall through. */
9508 default:
9509 insn_error = _("unknown opcode");
9510 return;
9511 }
9512
9513 if (mips_opts.noautoextend && ! mips16_ext)
b34976b6 9514 mips16_small = TRUE;
252b5132
RH
9515
9516 if ((insn = (struct mips_opcode *) hash_find (mips16_op_hash, str)) == NULL)
9517 {
9518 insn_error = _("unrecognized opcode");
9519 return;
9520 }
9521
9522 argsstart = s;
9523 for (;;)
9524 {
9525 assert (strcmp (insn->name, str) == 0);
9526
9527 ip->insn_mo = insn;
9528 ip->insn_opcode = insn->match;
b34976b6 9529 ip->use_extend = FALSE;
252b5132 9530 imm_expr.X_op = O_absent;
f6688943
TS
9531 imm_reloc[0] = BFD_RELOC_UNUSED;
9532 imm_reloc[1] = BFD_RELOC_UNUSED;
9533 imm_reloc[2] = BFD_RELOC_UNUSED;
5f74bc13 9534 imm2_expr.X_op = O_absent;
252b5132 9535 offset_expr.X_op = O_absent;
f6688943
TS
9536 offset_reloc[0] = BFD_RELOC_UNUSED;
9537 offset_reloc[1] = BFD_RELOC_UNUSED;
9538 offset_reloc[2] = BFD_RELOC_UNUSED;
252b5132
RH
9539 for (args = insn->args; 1; ++args)
9540 {
9541 int c;
9542
9543 if (*s == ' ')
9544 ++s;
9545
9546 /* In this switch statement we call break if we did not find
9547 a match, continue if we did find a match, or return if we
9548 are done. */
9549
9550 c = *args;
9551 switch (c)
9552 {
9553 case '\0':
9554 if (*s == '\0')
9555 {
9556 /* Stuff the immediate value in now, if we can. */
9557 if (imm_expr.X_op == O_constant
f6688943 9558 && *imm_reloc > BFD_RELOC_UNUSED
252b5132
RH
9559 && insn->pinfo != INSN_MACRO)
9560 {
c4e7957c 9561 mips16_immed (NULL, 0, *imm_reloc - BFD_RELOC_UNUSED,
b34976b6 9562 imm_expr.X_add_number, TRUE, mips16_small,
252b5132
RH
9563 mips16_ext, &ip->insn_opcode,
9564 &ip->use_extend, &ip->extend);
9565 imm_expr.X_op = O_absent;
f6688943 9566 *imm_reloc = BFD_RELOC_UNUSED;
252b5132
RH
9567 }
9568
9569 return;
9570 }
9571 break;
9572
9573 case ',':
9574 if (*s++ == c)
9575 continue;
9576 s--;
9577 switch (*++args)
9578 {
9579 case 'v':
9580 ip->insn_opcode |= lastregno << MIPS16OP_SH_RX;
9581 continue;
9582 case 'w':
9583 ip->insn_opcode |= lastregno << MIPS16OP_SH_RY;
9584 continue;
9585 }
9586 break;
9587
9588 case '(':
9589 case ')':
9590 if (*s++ == c)
9591 continue;
9592 break;
9593
9594 case 'v':
9595 case 'w':
9596 if (s[0] != '$')
9597 {
9598 if (c == 'v')
9599 ip->insn_opcode |= lastregno << MIPS16OP_SH_RX;
9600 else
9601 ip->insn_opcode |= lastregno << MIPS16OP_SH_RY;
9602 ++args;
9603 continue;
9604 }
9605 /* Fall through. */
9606 case 'x':
9607 case 'y':
9608 case 'z':
9609 case 'Z':
9610 case '0':
9611 case 'S':
9612 case 'R':
9613 case 'X':
9614 case 'Y':
9615 if (s[0] != '$')
9616 break;
9617 s_reset = s;
3882b010 9618 if (ISDIGIT (s[1]))
252b5132
RH
9619 {
9620 ++s;
9621 regno = 0;
9622 do
9623 {
9624 regno *= 10;
9625 regno += *s - '0';
9626 ++s;
9627 }
3882b010 9628 while (ISDIGIT (*s));
252b5132
RH
9629 if (regno > 31)
9630 {
9631 as_bad (_("invalid register number (%d)"), regno);
9632 regno = 2;
9633 }
9634 }
9635 else
9636 {
76db943d
TS
9637 if (s[1] == 'r' && s[2] == 'a')
9638 {
9639 s += 3;
9640 regno = RA;
9641 }
9642 else if (s[1] == 'f' && s[2] == 'p')
252b5132
RH
9643 {
9644 s += 3;
9645 regno = FP;
9646 }
9647 else if (s[1] == 's' && s[2] == 'p')
9648 {
9649 s += 3;
9650 regno = SP;
9651 }
9652 else if (s[1] == 'g' && s[2] == 'p')
9653 {
9654 s += 3;
9655 regno = GP;
9656 }
9657 else if (s[1] == 'a' && s[2] == 't')
9658 {
9659 s += 3;
9660 regno = AT;
9661 }
9662 else if (s[1] == 'k' && s[2] == 't' && s[3] == '0')
9663 {
9664 s += 4;
9665 regno = KT0;
9666 }
9667 else if (s[1] == 'k' && s[2] == 't' && s[3] == '1')
9668 {
9669 s += 4;
9670 regno = KT1;
9671 }
85b51719
TS
9672 else if (s[1] == 'z' && s[2] == 'e' && s[3] == 'r' && s[4] == 'o')
9673 {
9674 s += 5;
9675 regno = ZERO;
9676 }
252b5132
RH
9677 else
9678 break;
9679 }
9680
9681 if (*s == ' ')
9682 ++s;
9683 if (args[1] != *s)
9684 {
9685 if (c == 'v' || c == 'w')
9686 {
9687 regno = mips16_to_32_reg_map[lastregno];
9688 s = s_reset;
f9419b05 9689 ++args;
252b5132
RH
9690 }
9691 }
9692
9693 switch (c)
9694 {
9695 case 'x':
9696 case 'y':
9697 case 'z':
9698 case 'v':
9699 case 'w':
9700 case 'Z':
9701 regno = mips32_to_16_reg_map[regno];
9702 break;
9703
9704 case '0':
9705 if (regno != 0)
9706 regno = ILLEGAL_REG;
9707 break;
9708
9709 case 'S':
9710 if (regno != SP)
9711 regno = ILLEGAL_REG;
9712 break;
9713
9714 case 'R':
9715 if (regno != RA)
9716 regno = ILLEGAL_REG;
9717 break;
9718
9719 case 'X':
9720 case 'Y':
9721 if (regno == AT && ! mips_opts.noat)
9722 as_warn (_("used $at without \".set noat\""));
9723 break;
9724
9725 default:
9726 internalError ();
9727 }
9728
9729 if (regno == ILLEGAL_REG)
9730 break;
9731
9732 switch (c)
9733 {
9734 case 'x':
9735 case 'v':
9736 ip->insn_opcode |= regno << MIPS16OP_SH_RX;
9737 break;
9738 case 'y':
9739 case 'w':
9740 ip->insn_opcode |= regno << MIPS16OP_SH_RY;
9741 break;
9742 case 'z':
9743 ip->insn_opcode |= regno << MIPS16OP_SH_RZ;
9744 break;
9745 case 'Z':
9746 ip->insn_opcode |= regno << MIPS16OP_SH_MOVE32Z;
9747 case '0':
9748 case 'S':
9749 case 'R':
9750 break;
9751 case 'X':
9752 ip->insn_opcode |= regno << MIPS16OP_SH_REGR32;
9753 break;
9754 case 'Y':
9755 regno = ((regno & 7) << 2) | ((regno & 0x18) >> 3);
9756 ip->insn_opcode |= regno << MIPS16OP_SH_REG32R;
9757 break;
9758 default:
9759 internalError ();
9760 }
9761
9762 lastregno = regno;
9763 continue;
9764
9765 case 'P':
9766 if (strncmp (s, "$pc", 3) == 0)
9767 {
9768 s += 3;
9769 continue;
9770 }
9771 break;
9772
9773 case '<':
9774 case '>':
9775 case '[':
9776 case ']':
9777 case '4':
9778 case '5':
9779 case 'H':
9780 case 'W':
9781 case 'D':
9782 case 'j':
9783 case '8':
9784 case 'V':
9785 case 'C':
9786 case 'U':
9787 case 'k':
9788 case 'K':
9789 if (s[0] == '%'
9790 && strncmp (s + 1, "gprel(", sizeof "gprel(" - 1) == 0)
9791 {
9792 /* This is %gprel(SYMBOL). We need to read SYMBOL,
9793 and generate the appropriate reloc. If the text
9794 inside %gprel is not a symbol name with an
9795 optional offset, then we generate a normal reloc
9796 and will probably fail later. */
9797 my_getExpression (&imm_expr, s + sizeof "%gprel" - 1);
9798 if (imm_expr.X_op == O_symbol)
9799 {
b34976b6 9800 mips16_ext = TRUE;
f6688943 9801 *imm_reloc = BFD_RELOC_MIPS16_GPREL;
252b5132 9802 s = expr_end;
b34976b6 9803 ip->use_extend = TRUE;
252b5132
RH
9804 ip->extend = 0;
9805 continue;
9806 }
9807 }
9808 else
9809 {
9810 /* Just pick up a normal expression. */
9811 my_getExpression (&imm_expr, s);
9812 }
9813
9814 if (imm_expr.X_op == O_register)
9815 {
9816 /* What we thought was an expression turned out to
9817 be a register. */
9818
9819 if (s[0] == '(' && args[1] == '(')
9820 {
9821 /* It looks like the expression was omitted
9822 before a register indirection, which means
9823 that the expression is implicitly zero. We
9824 still set up imm_expr, so that we handle
9825 explicit extensions correctly. */
9826 imm_expr.X_op = O_constant;
9827 imm_expr.X_add_number = 0;
f6688943 9828 *imm_reloc = (int) BFD_RELOC_UNUSED + c;
252b5132
RH
9829 continue;
9830 }
9831
9832 break;
9833 }
9834
9835 /* We need to relax this instruction. */
f6688943 9836 *imm_reloc = (int) BFD_RELOC_UNUSED + c;
252b5132
RH
9837 s = expr_end;
9838 continue;
9839
9840 case 'p':
9841 case 'q':
9842 case 'A':
9843 case 'B':
9844 case 'E':
9845 /* We use offset_reloc rather than imm_reloc for the PC
9846 relative operands. This lets macros with both
9847 immediate and address operands work correctly. */
9848 my_getExpression (&offset_expr, s);
9849
9850 if (offset_expr.X_op == O_register)
9851 break;
9852
9853 /* We need to relax this instruction. */
f6688943 9854 *offset_reloc = (int) BFD_RELOC_UNUSED + c;
252b5132
RH
9855 s = expr_end;
9856 continue;
9857
9858 case '6': /* break code */
9859 my_getExpression (&imm_expr, s);
9860 check_absolute_expr (ip, &imm_expr);
9861 if ((unsigned long) imm_expr.X_add_number > 63)
9862 {
9863 as_warn (_("Invalid value for `%s' (%lu)"),
9864 ip->insn_mo->name,
9865 (unsigned long) imm_expr.X_add_number);
9866 imm_expr.X_add_number &= 0x3f;
9867 }
9868 ip->insn_opcode |= imm_expr.X_add_number << MIPS16OP_SH_IMM6;
9869 imm_expr.X_op = O_absent;
9870 s = expr_end;
9871 continue;
9872
9873 case 'a': /* 26 bit address */
9874 my_getExpression (&offset_expr, s);
9875 s = expr_end;
f6688943 9876 *offset_reloc = BFD_RELOC_MIPS16_JMP;
252b5132
RH
9877 ip->insn_opcode <<= 16;
9878 continue;
9879
9880 case 'l': /* register list for entry macro */
9881 case 'L': /* register list for exit macro */
9882 {
9883 int mask;
9884
9885 if (c == 'l')
9886 mask = 0;
9887 else
9888 mask = 7 << 3;
9889 while (*s != '\0')
9890 {
9891 int freg, reg1, reg2;
9892
9893 while (*s == ' ' || *s == ',')
9894 ++s;
9895 if (*s != '$')
9896 {
9897 as_bad (_("can't parse register list"));
9898 break;
9899 }
9900 ++s;
9901 if (*s != 'f')
9902 freg = 0;
9903 else
9904 {
9905 freg = 1;
9906 ++s;
9907 }
9908 reg1 = 0;
3882b010 9909 while (ISDIGIT (*s))
252b5132
RH
9910 {
9911 reg1 *= 10;
9912 reg1 += *s - '0';
9913 ++s;
9914 }
9915 if (*s == ' ')
9916 ++s;
9917 if (*s != '-')
9918 reg2 = reg1;
9919 else
9920 {
9921 ++s;
9922 if (*s != '$')
9923 break;
9924 ++s;
9925 if (freg)
9926 {
9927 if (*s == 'f')
9928 ++s;
9929 else
9930 {
9931 as_bad (_("invalid register list"));
9932 break;
9933 }
9934 }
9935 reg2 = 0;
3882b010 9936 while (ISDIGIT (*s))
252b5132
RH
9937 {
9938 reg2 *= 10;
9939 reg2 += *s - '0';
9940 ++s;
9941 }
9942 }
9943 if (freg && reg1 == 0 && reg2 == 0 && c == 'L')
9944 {
9945 mask &= ~ (7 << 3);
9946 mask |= 5 << 3;
9947 }
9948 else if (freg && reg1 == 0 && reg2 == 1 && c == 'L')
9949 {
9950 mask &= ~ (7 << 3);
9951 mask |= 6 << 3;
9952 }
9953 else if (reg1 == 4 && reg2 >= 4 && reg2 <= 7 && c != 'L')
9954 mask |= (reg2 - 3) << 3;
9955 else if (reg1 == 16 && reg2 >= 16 && reg2 <= 17)
9956 mask |= (reg2 - 15) << 1;
f9419b05 9957 else if (reg1 == RA && reg2 == RA)
252b5132
RH
9958 mask |= 1;
9959 else
9960 {
9961 as_bad (_("invalid register list"));
9962 break;
9963 }
9964 }
9965 /* The mask is filled in in the opcode table for the
9966 benefit of the disassembler. We remove it before
9967 applying the actual mask. */
9968 ip->insn_opcode &= ~ ((7 << 3) << MIPS16OP_SH_IMM6);
9969 ip->insn_opcode |= mask << MIPS16OP_SH_IMM6;
9970 }
9971 continue;
9972
9973 case 'e': /* extend code */
9974 my_getExpression (&imm_expr, s);
9975 check_absolute_expr (ip, &imm_expr);
9976 if ((unsigned long) imm_expr.X_add_number > 0x7ff)
9977 {
9978 as_warn (_("Invalid value for `%s' (%lu)"),
9979 ip->insn_mo->name,
9980 (unsigned long) imm_expr.X_add_number);
9981 imm_expr.X_add_number &= 0x7ff;
9982 }
9983 ip->insn_opcode |= imm_expr.X_add_number;
9984 imm_expr.X_op = O_absent;
9985 s = expr_end;
9986 continue;
9987
9988 default:
9989 internalError ();
9990 }
9991 break;
9992 }
9993
9994 /* Args don't match. */
9995 if (insn + 1 < &mips16_opcodes[bfd_mips16_num_opcodes] &&
9996 strcmp (insn->name, insn[1].name) == 0)
9997 {
9998 ++insn;
9999 s = argsstart;
10000 continue;
10001 }
10002
10003 insn_error = _("illegal operands");
10004
10005 return;
10006 }
10007}
10008
10009/* This structure holds information we know about a mips16 immediate
10010 argument type. */
10011
e972090a
NC
10012struct mips16_immed_operand
10013{
252b5132
RH
10014 /* The type code used in the argument string in the opcode table. */
10015 int type;
10016 /* The number of bits in the short form of the opcode. */
10017 int nbits;
10018 /* The number of bits in the extended form of the opcode. */
10019 int extbits;
10020 /* The amount by which the short form is shifted when it is used;
10021 for example, the sw instruction has a shift count of 2. */
10022 int shift;
10023 /* The amount by which the short form is shifted when it is stored
10024 into the instruction code. */
10025 int op_shift;
10026 /* Non-zero if the short form is unsigned. */
10027 int unsp;
10028 /* Non-zero if the extended form is unsigned. */
10029 int extu;
10030 /* Non-zero if the value is PC relative. */
10031 int pcrel;
10032};
10033
10034/* The mips16 immediate operand types. */
10035
10036static const struct mips16_immed_operand mips16_immed_operands[] =
10037{
10038 { '<', 3, 5, 0, MIPS16OP_SH_RZ, 1, 1, 0 },
10039 { '>', 3, 5, 0, MIPS16OP_SH_RX, 1, 1, 0 },
10040 { '[', 3, 6, 0, MIPS16OP_SH_RZ, 1, 1, 0 },
10041 { ']', 3, 6, 0, MIPS16OP_SH_RX, 1, 1, 0 },
10042 { '4', 4, 15, 0, MIPS16OP_SH_IMM4, 0, 0, 0 },
10043 { '5', 5, 16, 0, MIPS16OP_SH_IMM5, 1, 0, 0 },
10044 { 'H', 5, 16, 1, MIPS16OP_SH_IMM5, 1, 0, 0 },
10045 { 'W', 5, 16, 2, MIPS16OP_SH_IMM5, 1, 0, 0 },
10046 { 'D', 5, 16, 3, MIPS16OP_SH_IMM5, 1, 0, 0 },
10047 { 'j', 5, 16, 0, MIPS16OP_SH_IMM5, 0, 0, 0 },
10048 { '8', 8, 16, 0, MIPS16OP_SH_IMM8, 1, 0, 0 },
10049 { 'V', 8, 16, 2, MIPS16OP_SH_IMM8, 1, 0, 0 },
10050 { 'C', 8, 16, 3, MIPS16OP_SH_IMM8, 1, 0, 0 },
10051 { 'U', 8, 16, 0, MIPS16OP_SH_IMM8, 1, 1, 0 },
10052 { 'k', 8, 16, 0, MIPS16OP_SH_IMM8, 0, 0, 0 },
10053 { 'K', 8, 16, 3, MIPS16OP_SH_IMM8, 0, 0, 0 },
10054 { 'p', 8, 16, 0, MIPS16OP_SH_IMM8, 0, 0, 1 },
10055 { 'q', 11, 16, 0, MIPS16OP_SH_IMM8, 0, 0, 1 },
10056 { 'A', 8, 16, 2, MIPS16OP_SH_IMM8, 1, 0, 1 },
10057 { 'B', 5, 16, 3, MIPS16OP_SH_IMM5, 1, 0, 1 },
10058 { 'E', 5, 16, 2, MIPS16OP_SH_IMM5, 1, 0, 1 }
10059};
10060
10061#define MIPS16_NUM_IMMED \
10062 (sizeof mips16_immed_operands / sizeof mips16_immed_operands[0])
10063
10064/* Handle a mips16 instruction with an immediate value. This or's the
10065 small immediate value into *INSN. It sets *USE_EXTEND to indicate
10066 whether an extended value is needed; if one is needed, it sets
10067 *EXTEND to the value. The argument type is TYPE. The value is VAL.
10068 If SMALL is true, an unextended opcode was explicitly requested.
10069 If EXT is true, an extended opcode was explicitly requested. If
10070 WARN is true, warn if EXT does not match reality. */
10071
10072static void
17a2f251
TS
10073mips16_immed (char *file, unsigned int line, int type, offsetT val,
10074 bfd_boolean warn, bfd_boolean small, bfd_boolean ext,
10075 unsigned long *insn, bfd_boolean *use_extend,
10076 unsigned short *extend)
252b5132
RH
10077{
10078 register const struct mips16_immed_operand *op;
10079 int mintiny, maxtiny;
b34976b6 10080 bfd_boolean needext;
252b5132
RH
10081
10082 op = mips16_immed_operands;
10083 while (op->type != type)
10084 {
10085 ++op;
10086 assert (op < mips16_immed_operands + MIPS16_NUM_IMMED);
10087 }
10088
10089 if (op->unsp)
10090 {
10091 if (type == '<' || type == '>' || type == '[' || type == ']')
10092 {
10093 mintiny = 1;
10094 maxtiny = 1 << op->nbits;
10095 }
10096 else
10097 {
10098 mintiny = 0;
10099 maxtiny = (1 << op->nbits) - 1;
10100 }
10101 }
10102 else
10103 {
10104 mintiny = - (1 << (op->nbits - 1));
10105 maxtiny = (1 << (op->nbits - 1)) - 1;
10106 }
10107
10108 /* Branch offsets have an implicit 0 in the lowest bit. */
10109 if (type == 'p' || type == 'q')
10110 val /= 2;
10111
10112 if ((val & ((1 << op->shift) - 1)) != 0
10113 || val < (mintiny << op->shift)
10114 || val > (maxtiny << op->shift))
b34976b6 10115 needext = TRUE;
252b5132 10116 else
b34976b6 10117 needext = FALSE;
252b5132
RH
10118
10119 if (warn && ext && ! needext)
beae10d5
KH
10120 as_warn_where (file, line,
10121 _("extended operand requested but not required"));
252b5132
RH
10122 if (small && needext)
10123 as_bad_where (file, line, _("invalid unextended operand value"));
10124
10125 if (small || (! ext && ! needext))
10126 {
10127 int insnval;
10128
b34976b6 10129 *use_extend = FALSE;
252b5132
RH
10130 insnval = ((val >> op->shift) & ((1 << op->nbits) - 1));
10131 insnval <<= op->op_shift;
10132 *insn |= insnval;
10133 }
10134 else
10135 {
10136 long minext, maxext;
10137 int extval;
10138
10139 if (op->extu)
10140 {
10141 minext = 0;
10142 maxext = (1 << op->extbits) - 1;
10143 }
10144 else
10145 {
10146 minext = - (1 << (op->extbits - 1));
10147 maxext = (1 << (op->extbits - 1)) - 1;
10148 }
10149 if (val < minext || val > maxext)
10150 as_bad_where (file, line,
10151 _("operand value out of range for instruction"));
10152
b34976b6 10153 *use_extend = TRUE;
252b5132
RH
10154 if (op->extbits == 16)
10155 {
10156 extval = ((val >> 11) & 0x1f) | (val & 0x7e0);
10157 val &= 0x1f;
10158 }
10159 else if (op->extbits == 15)
10160 {
10161 extval = ((val >> 11) & 0xf) | (val & 0x7f0);
10162 val &= 0xf;
10163 }
10164 else
10165 {
10166 extval = ((val & 0x1f) << 6) | (val & 0x20);
10167 val = 0;
10168 }
10169
10170 *extend = (unsigned short) extval;
10171 *insn |= val;
10172 }
10173}
10174\f
5e0116d5 10175static const struct percent_op_match
ad8d3bb3 10176{
5e0116d5
RS
10177 const char *str;
10178 bfd_reloc_code_real_type reloc;
ad8d3bb3
TS
10179} percent_op[] =
10180{
5e0116d5 10181 {"%lo", BFD_RELOC_LO16},
ad8d3bb3 10182#ifdef OBJ_ELF
5e0116d5
RS
10183 {"%call_hi", BFD_RELOC_MIPS_CALL_HI16},
10184 {"%call_lo", BFD_RELOC_MIPS_CALL_LO16},
10185 {"%call16", BFD_RELOC_MIPS_CALL16},
10186 {"%got_disp", BFD_RELOC_MIPS_GOT_DISP},
10187 {"%got_page", BFD_RELOC_MIPS_GOT_PAGE},
10188 {"%got_ofst", BFD_RELOC_MIPS_GOT_OFST},
10189 {"%got_hi", BFD_RELOC_MIPS_GOT_HI16},
10190 {"%got_lo", BFD_RELOC_MIPS_GOT_LO16},
10191 {"%got", BFD_RELOC_MIPS_GOT16},
10192 {"%gp_rel", BFD_RELOC_GPREL16},
10193 {"%half", BFD_RELOC_16},
10194 {"%highest", BFD_RELOC_MIPS_HIGHEST},
10195 {"%higher", BFD_RELOC_MIPS_HIGHER},
10196 {"%neg", BFD_RELOC_MIPS_SUB},
ad8d3bb3 10197#endif
5e0116d5 10198 {"%hi", BFD_RELOC_HI16_S}
ad8d3bb3
TS
10199};
10200
252b5132 10201
5e0116d5
RS
10202/* Return true if *STR points to a relocation operator. When returning true,
10203 move *STR over the operator and store its relocation code in *RELOC.
10204 Leave both *STR and *RELOC alone when returning false. */
10205
10206static bfd_boolean
17a2f251 10207parse_relocation (char **str, bfd_reloc_code_real_type *reloc)
252b5132 10208{
5e0116d5 10209 size_t i;
76b3015f 10210
5e0116d5
RS
10211 for (i = 0; i < ARRAY_SIZE (percent_op); i++)
10212 if (strncasecmp (*str, percent_op[i].str, strlen (percent_op[i].str)) == 0)
394f9b3a 10213 {
5e0116d5
RS
10214 *str += strlen (percent_op[i].str);
10215 *reloc = percent_op[i].reloc;
394f9b3a 10216
5e0116d5
RS
10217 /* Check whether the output BFD supports this relocation.
10218 If not, issue an error and fall back on something safe. */
10219 if (!bfd_reloc_type_lookup (stdoutput, percent_op[i].reloc))
394f9b3a 10220 {
5e0116d5
RS
10221 as_bad ("relocation %s isn't supported by the current ABI",
10222 percent_op[i].str);
10223 *reloc = BFD_RELOC_LO16;
394f9b3a 10224 }
5e0116d5 10225 return TRUE;
394f9b3a 10226 }
5e0116d5 10227 return FALSE;
394f9b3a 10228}
ad8d3bb3 10229
ad8d3bb3 10230
5e0116d5
RS
10231/* Parse string STR as a 16-bit relocatable operand. Store the
10232 expression in *EP and the relocations in the array starting
10233 at RELOC. Return the number of relocation operators used.
ad8d3bb3 10234
5e0116d5
RS
10235 On exit, EXPR_END points to the first character after the expression.
10236 If no relocation operators are used, RELOC[0] is set to BFD_RELOC_LO16. */
ad8d3bb3 10237
5e0116d5 10238static size_t
17a2f251
TS
10239my_getSmallExpression (expressionS *ep, bfd_reloc_code_real_type *reloc,
10240 char *str)
ad8d3bb3 10241{
5e0116d5
RS
10242 bfd_reloc_code_real_type reversed_reloc[3];
10243 size_t reloc_index, i;
09b8f35a
RS
10244 int crux_depth, str_depth;
10245 char *crux;
5e0116d5
RS
10246
10247 /* Search for the start of the main expression, recoding relocations
09b8f35a
RS
10248 in REVERSED_RELOC. End the loop with CRUX pointing to the start
10249 of the main expression and with CRUX_DEPTH containing the number
10250 of open brackets at that point. */
10251 reloc_index = -1;
10252 str_depth = 0;
10253 do
fb1b3232 10254 {
09b8f35a
RS
10255 reloc_index++;
10256 crux = str;
10257 crux_depth = str_depth;
10258
10259 /* Skip over whitespace and brackets, keeping count of the number
10260 of brackets. */
10261 while (*str == ' ' || *str == '\t' || *str == '(')
10262 if (*str++ == '(')
10263 str_depth++;
5e0116d5 10264 }
09b8f35a
RS
10265 while (*str == '%'
10266 && reloc_index < (HAVE_NEWABI ? 3 : 1)
10267 && parse_relocation (&str, &reversed_reloc[reloc_index]));
ad8d3bb3 10268
09b8f35a 10269 my_getExpression (ep, crux);
5e0116d5 10270 str = expr_end;
394f9b3a 10271
5e0116d5 10272 /* Match every open bracket. */
09b8f35a 10273 while (crux_depth > 0 && (*str == ')' || *str == ' ' || *str == '\t'))
5e0116d5 10274 if (*str++ == ')')
09b8f35a 10275 crux_depth--;
394f9b3a 10276
09b8f35a 10277 if (crux_depth > 0)
5e0116d5 10278 as_bad ("unclosed '('");
394f9b3a 10279
5e0116d5 10280 expr_end = str;
252b5132 10281
64bdfcaf
RS
10282 if (reloc_index == 0)
10283 reloc[0] = BFD_RELOC_LO16;
10284 else
10285 {
10286 prev_reloc_op_frag = frag_now;
10287 for (i = 0; i < reloc_index; i++)
10288 reloc[i] = reversed_reloc[reloc_index - 1 - i];
10289 }
fb1b3232 10290
5e0116d5 10291 return reloc_index;
252b5132
RH
10292}
10293
10294static void
17a2f251 10295my_getExpression (expressionS *ep, char *str)
252b5132
RH
10296{
10297 char *save_in;
98aa84af 10298 valueT val;
252b5132
RH
10299
10300 save_in = input_line_pointer;
10301 input_line_pointer = str;
10302 expression (ep);
10303 expr_end = input_line_pointer;
10304 input_line_pointer = save_in;
10305
10306 /* If we are in mips16 mode, and this is an expression based on `.',
10307 then we bump the value of the symbol by 1 since that is how other
10308 text symbols are handled. We don't bother to handle complex
10309 expressions, just `.' plus or minus a constant. */
10310 if (mips_opts.mips16
10311 && ep->X_op == O_symbol
10312 && strcmp (S_GET_NAME (ep->X_add_symbol), FAKE_LABEL_NAME) == 0
10313 && S_GET_SEGMENT (ep->X_add_symbol) == now_seg
49309057
ILT
10314 && symbol_get_frag (ep->X_add_symbol) == frag_now
10315 && symbol_constant_p (ep->X_add_symbol)
98aa84af
AM
10316 && (val = S_GET_VALUE (ep->X_add_symbol)) == frag_now_fix ())
10317 S_SET_VALUE (ep->X_add_symbol, val + 1);
252b5132
RH
10318}
10319
10320/* Turn a string in input_line_pointer into a floating point constant
bc0d738a
NC
10321 of type TYPE, and store the appropriate bytes in *LITP. The number
10322 of LITTLENUMS emitted is stored in *SIZEP. An error message is
252b5132
RH
10323 returned, or NULL on OK. */
10324
10325char *
17a2f251 10326md_atof (int type, char *litP, int *sizeP)
252b5132
RH
10327{
10328 int prec;
10329 LITTLENUM_TYPE words[4];
10330 char *t;
10331 int i;
10332
10333 switch (type)
10334 {
10335 case 'f':
10336 prec = 2;
10337 break;
10338
10339 case 'd':
10340 prec = 4;
10341 break;
10342
10343 default:
10344 *sizeP = 0;
10345 return _("bad call to md_atof");
10346 }
10347
10348 t = atof_ieee (input_line_pointer, type, words);
10349 if (t)
10350 input_line_pointer = t;
10351
10352 *sizeP = prec * 2;
10353
10354 if (! target_big_endian)
10355 {
10356 for (i = prec - 1; i >= 0; i--)
10357 {
17a2f251 10358 md_number_to_chars (litP, words[i], 2);
252b5132
RH
10359 litP += 2;
10360 }
10361 }
10362 else
10363 {
10364 for (i = 0; i < prec; i++)
10365 {
17a2f251 10366 md_number_to_chars (litP, words[i], 2);
252b5132
RH
10367 litP += 2;
10368 }
10369 }
bdaaa2e1 10370
252b5132
RH
10371 return NULL;
10372}
10373
10374void
17a2f251 10375md_number_to_chars (char *buf, valueT val, int n)
252b5132
RH
10376{
10377 if (target_big_endian)
10378 number_to_chars_bigendian (buf, val, n);
10379 else
10380 number_to_chars_littleendian (buf, val, n);
10381}
10382\f
ae948b86 10383#ifdef OBJ_ELF
e013f690
TS
10384static int support_64bit_objects(void)
10385{
10386 const char **list, **l;
aa3d8fdf 10387 int yes;
e013f690
TS
10388
10389 list = bfd_target_list ();
10390 for (l = list; *l != NULL; l++)
10391#ifdef TE_TMIPS
10392 /* This is traditional mips */
10393 if (strcmp (*l, "elf64-tradbigmips") == 0
10394 || strcmp (*l, "elf64-tradlittlemips") == 0)
10395#else
10396 if (strcmp (*l, "elf64-bigmips") == 0
10397 || strcmp (*l, "elf64-littlemips") == 0)
10398#endif
10399 break;
aa3d8fdf 10400 yes = (*l != NULL);
e013f690 10401 free (list);
aa3d8fdf 10402 return yes;
e013f690 10403}
ae948b86 10404#endif /* OBJ_ELF */
e013f690 10405
5a38dc70 10406const char *md_shortopts = "nO::g::G:";
252b5132 10407
e972090a
NC
10408struct option md_longopts[] =
10409{
f9b4148d
CD
10410 /* Options which specify architecture. */
10411#define OPTION_ARCH_BASE (OPTION_MD_BASE)
10412#define OPTION_MARCH (OPTION_ARCH_BASE + 0)
10413 {"march", required_argument, NULL, OPTION_MARCH},
10414#define OPTION_MTUNE (OPTION_ARCH_BASE + 1)
10415 {"mtune", required_argument, NULL, OPTION_MTUNE},
10416#define OPTION_MIPS1 (OPTION_ARCH_BASE + 2)
252b5132
RH
10417 {"mips0", no_argument, NULL, OPTION_MIPS1},
10418 {"mips1", no_argument, NULL, OPTION_MIPS1},
f9b4148d 10419#define OPTION_MIPS2 (OPTION_ARCH_BASE + 3)
252b5132 10420 {"mips2", no_argument, NULL, OPTION_MIPS2},
f9b4148d 10421#define OPTION_MIPS3 (OPTION_ARCH_BASE + 4)
252b5132 10422 {"mips3", no_argument, NULL, OPTION_MIPS3},
f9b4148d 10423#define OPTION_MIPS4 (OPTION_ARCH_BASE + 5)
252b5132 10424 {"mips4", no_argument, NULL, OPTION_MIPS4},
f9b4148d 10425#define OPTION_MIPS5 (OPTION_ARCH_BASE + 6)
ae948b86 10426 {"mips5", no_argument, NULL, OPTION_MIPS5},
f9b4148d 10427#define OPTION_MIPS32 (OPTION_ARCH_BASE + 7)
ae948b86 10428 {"mips32", no_argument, NULL, OPTION_MIPS32},
f9b4148d 10429#define OPTION_MIPS64 (OPTION_ARCH_BASE + 8)
ae948b86 10430 {"mips64", no_argument, NULL, OPTION_MIPS64},
f9b4148d
CD
10431#define OPTION_MIPS32R2 (OPTION_ARCH_BASE + 9)
10432 {"mips32r2", no_argument, NULL, OPTION_MIPS32R2},
5f74bc13
CD
10433#define OPTION_MIPS64R2 (OPTION_ARCH_BASE + 10)
10434 {"mips64r2", no_argument, NULL, OPTION_MIPS64R2},
f9b4148d
CD
10435
10436 /* Options which specify Application Specific Extensions (ASEs). */
5f74bc13 10437#define OPTION_ASE_BASE (OPTION_ARCH_BASE + 11)
f9b4148d
CD
10438#define OPTION_MIPS16 (OPTION_ASE_BASE + 0)
10439 {"mips16", no_argument, NULL, OPTION_MIPS16},
10440#define OPTION_NO_MIPS16 (OPTION_ASE_BASE + 1)
10441 {"no-mips16", no_argument, NULL, OPTION_NO_MIPS16},
10442#define OPTION_MIPS3D (OPTION_ASE_BASE + 2)
10443 {"mips3d", no_argument, NULL, OPTION_MIPS3D},
10444#define OPTION_NO_MIPS3D (OPTION_ASE_BASE + 3)
10445 {"no-mips3d", no_argument, NULL, OPTION_NO_MIPS3D},
10446#define OPTION_MDMX (OPTION_ASE_BASE + 4)
10447 {"mdmx", no_argument, NULL, OPTION_MDMX},
10448#define OPTION_NO_MDMX (OPTION_ASE_BASE + 5)
10449 {"no-mdmx", no_argument, NULL, OPTION_NO_MDMX},
10450
10451 /* Old-style architecture options. Don't add more of these. */
10452#define OPTION_COMPAT_ARCH_BASE (OPTION_ASE_BASE + 6)
10453#define OPTION_M4650 (OPTION_COMPAT_ARCH_BASE + 0)
10454 {"m4650", no_argument, NULL, OPTION_M4650},
10455#define OPTION_NO_M4650 (OPTION_COMPAT_ARCH_BASE + 1)
10456 {"no-m4650", no_argument, NULL, OPTION_NO_M4650},
10457#define OPTION_M4010 (OPTION_COMPAT_ARCH_BASE + 2)
10458 {"m4010", no_argument, NULL, OPTION_M4010},
10459#define OPTION_NO_M4010 (OPTION_COMPAT_ARCH_BASE + 3)
10460 {"no-m4010", no_argument, NULL, OPTION_NO_M4010},
10461#define OPTION_M4100 (OPTION_COMPAT_ARCH_BASE + 4)
10462 {"m4100", no_argument, NULL, OPTION_M4100},
10463#define OPTION_NO_M4100 (OPTION_COMPAT_ARCH_BASE + 5)
10464 {"no-m4100", no_argument, NULL, OPTION_NO_M4100},
10465#define OPTION_M3900 (OPTION_COMPAT_ARCH_BASE + 6)
10466 {"m3900", no_argument, NULL, OPTION_M3900},
10467#define OPTION_NO_M3900 (OPTION_COMPAT_ARCH_BASE + 7)
10468 {"no-m3900", no_argument, NULL, OPTION_NO_M3900},
10469
10470 /* Options which enable bug fixes. */
10471#define OPTION_FIX_BASE (OPTION_COMPAT_ARCH_BASE + 8)
10472#define OPTION_M7000_HILO_FIX (OPTION_FIX_BASE + 0)
10473 {"mfix7000", no_argument, NULL, OPTION_M7000_HILO_FIX},
10474#define OPTION_MNO_7000_HILO_FIX (OPTION_FIX_BASE + 1)
10475 {"no-fix-7000", no_argument, NULL, OPTION_MNO_7000_HILO_FIX},
10476 {"mno-fix7000", no_argument, NULL, OPTION_MNO_7000_HILO_FIX},
10477#define OPTION_FIX_VR4122 (OPTION_FIX_BASE + 2)
10478#define OPTION_NO_FIX_VR4122 (OPTION_FIX_BASE + 3)
10479 {"mfix-vr4122-bugs", no_argument, NULL, OPTION_FIX_VR4122},
10480 {"no-mfix-vr4122-bugs", no_argument, NULL, OPTION_NO_FIX_VR4122},
10481
10482 /* Miscellaneous options. */
10483#define OPTION_MISC_BASE (OPTION_FIX_BASE + 4)
10484#define OPTION_MEMBEDDED_PIC (OPTION_MISC_BASE + 0)
252b5132 10485 {"membedded-pic", no_argument, NULL, OPTION_MEMBEDDED_PIC},
f9b4148d 10486#define OPTION_TRAP (OPTION_MISC_BASE + 1)
252b5132
RH
10487 {"trap", no_argument, NULL, OPTION_TRAP},
10488 {"no-break", no_argument, NULL, OPTION_TRAP},
f9b4148d 10489#define OPTION_BREAK (OPTION_MISC_BASE + 2)
252b5132
RH
10490 {"break", no_argument, NULL, OPTION_BREAK},
10491 {"no-trap", no_argument, NULL, OPTION_BREAK},
f9b4148d 10492#define OPTION_EB (OPTION_MISC_BASE + 3)
252b5132 10493 {"EB", no_argument, NULL, OPTION_EB},
f9b4148d 10494#define OPTION_EL (OPTION_MISC_BASE + 4)
252b5132 10495 {"EL", no_argument, NULL, OPTION_EL},
f9b4148d 10496#define OPTION_FP32 (OPTION_MISC_BASE + 5)
ae948b86 10497 {"mfp32", no_argument, NULL, OPTION_FP32},
f9b4148d 10498#define OPTION_GP32 (OPTION_MISC_BASE + 6)
c97ef257 10499 {"mgp32", no_argument, NULL, OPTION_GP32},
f9b4148d 10500#define OPTION_CONSTRUCT_FLOATS (OPTION_MISC_BASE + 7)
119d663a 10501 {"construct-floats", no_argument, NULL, OPTION_CONSTRUCT_FLOATS},
f9b4148d 10502#define OPTION_NO_CONSTRUCT_FLOATS (OPTION_MISC_BASE + 8)
119d663a 10503 {"no-construct-floats", no_argument, NULL, OPTION_NO_CONSTRUCT_FLOATS},
f9b4148d 10504#define OPTION_FP64 (OPTION_MISC_BASE + 9)
316f5878 10505 {"mfp64", no_argument, NULL, OPTION_FP64},
f9b4148d 10506#define OPTION_GP64 (OPTION_MISC_BASE + 10)
ae948b86 10507 {"mgp64", no_argument, NULL, OPTION_GP64},
f9b4148d
CD
10508#define OPTION_RELAX_BRANCH (OPTION_MISC_BASE + 11)
10509#define OPTION_NO_RELAX_BRANCH (OPTION_MISC_BASE + 12)
4a6a3df4
AO
10510 {"relax-branch", no_argument, NULL, OPTION_RELAX_BRANCH},
10511 {"no-relax-branch", no_argument, NULL, OPTION_NO_RELAX_BRANCH},
f9b4148d
CD
10512
10513 /* ELF-specific options. */
156c2f8b 10514#ifdef OBJ_ELF
f9b4148d 10515#define OPTION_ELF_BASE (OPTION_MISC_BASE + 13)
156c2f8b 10516#define OPTION_CALL_SHARED (OPTION_ELF_BASE + 0)
156c2f8b
NC
10517 {"KPIC", no_argument, NULL, OPTION_CALL_SHARED},
10518 {"call_shared", no_argument, NULL, OPTION_CALL_SHARED},
ae948b86 10519#define OPTION_NON_SHARED (OPTION_ELF_BASE + 1)
156c2f8b 10520 {"non_shared", no_argument, NULL, OPTION_NON_SHARED},
ae948b86 10521#define OPTION_XGOT (OPTION_ELF_BASE + 2)
156c2f8b 10522 {"xgot", no_argument, NULL, OPTION_XGOT},
ae948b86
TS
10523#define OPTION_MABI (OPTION_ELF_BASE + 3)
10524 {"mabi", required_argument, NULL, OPTION_MABI},
10525#define OPTION_32 (OPTION_ELF_BASE + 4)
156c2f8b 10526 {"32", no_argument, NULL, OPTION_32},
ae948b86 10527#define OPTION_N32 (OPTION_ELF_BASE + 5)
e013f690 10528 {"n32", no_argument, NULL, OPTION_N32},
ae948b86 10529#define OPTION_64 (OPTION_ELF_BASE + 6)
156c2f8b 10530 {"64", no_argument, NULL, OPTION_64},
ecb4347a
DJ
10531#define OPTION_MDEBUG (OPTION_ELF_BASE + 7)
10532 {"mdebug", no_argument, NULL, OPTION_MDEBUG},
10533#define OPTION_NO_MDEBUG (OPTION_ELF_BASE + 8)
10534 {"no-mdebug", no_argument, NULL, OPTION_NO_MDEBUG},
dcd410fe
RO
10535#define OPTION_PDR (OPTION_ELF_BASE + 9)
10536 {"mpdr", no_argument, NULL, OPTION_PDR},
10537#define OPTION_NO_PDR (OPTION_ELF_BASE + 10)
10538 {"mno-pdr", no_argument, NULL, OPTION_NO_PDR},
ae948b86 10539#endif /* OBJ_ELF */
f9b4148d 10540
252b5132
RH
10541 {NULL, no_argument, NULL, 0}
10542};
156c2f8b 10543size_t md_longopts_size = sizeof (md_longopts);
252b5132 10544
316f5878
RS
10545/* Set STRING_PTR (either &mips_arch_string or &mips_tune_string) to
10546 NEW_VALUE. Warn if another value was already specified. Note:
10547 we have to defer parsing the -march and -mtune arguments in order
10548 to handle 'from-abi' correctly, since the ABI might be specified
10549 in a later argument. */
10550
10551static void
17a2f251 10552mips_set_option_string (const char **string_ptr, const char *new_value)
316f5878
RS
10553{
10554 if (*string_ptr != 0 && strcasecmp (*string_ptr, new_value) != 0)
10555 as_warn (_("A different %s was already specified, is now %s"),
10556 string_ptr == &mips_arch_string ? "-march" : "-mtune",
10557 new_value);
10558
10559 *string_ptr = new_value;
10560}
10561
252b5132 10562int
17a2f251 10563md_parse_option (int c, char *arg)
252b5132
RH
10564{
10565 switch (c)
10566 {
119d663a
NC
10567 case OPTION_CONSTRUCT_FLOATS:
10568 mips_disable_float_construction = 0;
10569 break;
bdaaa2e1 10570
119d663a
NC
10571 case OPTION_NO_CONSTRUCT_FLOATS:
10572 mips_disable_float_construction = 1;
10573 break;
bdaaa2e1 10574
252b5132
RH
10575 case OPTION_TRAP:
10576 mips_trap = 1;
10577 break;
10578
10579 case OPTION_BREAK:
10580 mips_trap = 0;
10581 break;
10582
10583 case OPTION_EB:
10584 target_big_endian = 1;
10585 break;
10586
10587 case OPTION_EL:
10588 target_big_endian = 0;
10589 break;
10590
39c0a331
L
10591 case 'n':
10592 warn_nops = 1;
10593 break;
10594
252b5132
RH
10595 case 'O':
10596 if (arg && arg[1] == '0')
10597 mips_optimize = 1;
10598 else
10599 mips_optimize = 2;
10600 break;
10601
10602 case 'g':
10603 if (arg == NULL)
10604 mips_debug = 2;
10605 else
10606 mips_debug = atoi (arg);
10607 /* When the MIPS assembler sees -g or -g2, it does not do
10608 optimizations which limit full symbolic debugging. We take
10609 that to be equivalent to -O0. */
10610 if (mips_debug == 2)
10611 mips_optimize = 1;
10612 break;
10613
10614 case OPTION_MIPS1:
316f5878 10615 file_mips_isa = ISA_MIPS1;
252b5132
RH
10616 break;
10617
10618 case OPTION_MIPS2:
316f5878 10619 file_mips_isa = ISA_MIPS2;
252b5132
RH
10620 break;
10621
10622 case OPTION_MIPS3:
316f5878 10623 file_mips_isa = ISA_MIPS3;
252b5132
RH
10624 break;
10625
10626 case OPTION_MIPS4:
316f5878 10627 file_mips_isa = ISA_MIPS4;
e7af610e
NC
10628 break;
10629
84ea6cf2 10630 case OPTION_MIPS5:
316f5878 10631 file_mips_isa = ISA_MIPS5;
84ea6cf2
NC
10632 break;
10633
e7af610e 10634 case OPTION_MIPS32:
316f5878 10635 file_mips_isa = ISA_MIPS32;
252b5132
RH
10636 break;
10637
af7ee8bf
CD
10638 case OPTION_MIPS32R2:
10639 file_mips_isa = ISA_MIPS32R2;
10640 break;
10641
5f74bc13
CD
10642 case OPTION_MIPS64R2:
10643 file_mips_isa = ISA_MIPS64R2;
10644 break;
10645
84ea6cf2 10646 case OPTION_MIPS64:
316f5878 10647 file_mips_isa = ISA_MIPS64;
84ea6cf2
NC
10648 break;
10649
ec68c924 10650 case OPTION_MTUNE:
316f5878
RS
10651 mips_set_option_string (&mips_tune_string, arg);
10652 break;
ec68c924 10653
316f5878
RS
10654 case OPTION_MARCH:
10655 mips_set_option_string (&mips_arch_string, arg);
252b5132
RH
10656 break;
10657
10658 case OPTION_M4650:
316f5878
RS
10659 mips_set_option_string (&mips_arch_string, "4650");
10660 mips_set_option_string (&mips_tune_string, "4650");
252b5132
RH
10661 break;
10662
10663 case OPTION_NO_M4650:
10664 break;
10665
10666 case OPTION_M4010:
316f5878
RS
10667 mips_set_option_string (&mips_arch_string, "4010");
10668 mips_set_option_string (&mips_tune_string, "4010");
252b5132
RH
10669 break;
10670
10671 case OPTION_NO_M4010:
10672 break;
10673
10674 case OPTION_M4100:
316f5878
RS
10675 mips_set_option_string (&mips_arch_string, "4100");
10676 mips_set_option_string (&mips_tune_string, "4100");
252b5132
RH
10677 break;
10678
10679 case OPTION_NO_M4100:
10680 break;
10681
252b5132 10682 case OPTION_M3900:
316f5878
RS
10683 mips_set_option_string (&mips_arch_string, "3900");
10684 mips_set_option_string (&mips_tune_string, "3900");
252b5132 10685 break;
bdaaa2e1 10686
252b5132
RH
10687 case OPTION_NO_M3900:
10688 break;
10689
deec1734
CD
10690 case OPTION_MDMX:
10691 mips_opts.ase_mdmx = 1;
10692 break;
10693
10694 case OPTION_NO_MDMX:
10695 mips_opts.ase_mdmx = 0;
10696 break;
10697
252b5132
RH
10698 case OPTION_MIPS16:
10699 mips_opts.mips16 = 1;
b34976b6 10700 mips_no_prev_insn (FALSE);
252b5132
RH
10701 break;
10702
10703 case OPTION_NO_MIPS16:
10704 mips_opts.mips16 = 0;
b34976b6 10705 mips_no_prev_insn (FALSE);
252b5132
RH
10706 break;
10707
1f25f5d3
CD
10708 case OPTION_MIPS3D:
10709 mips_opts.ase_mips3d = 1;
10710 break;
10711
10712 case OPTION_NO_MIPS3D:
10713 mips_opts.ase_mips3d = 0;
10714 break;
10715
252b5132
RH
10716 case OPTION_MEMBEDDED_PIC:
10717 mips_pic = EMBEDDED_PIC;
10718 if (USE_GLOBAL_POINTER_OPT && g_switch_seen)
10719 {
10720 as_bad (_("-G may not be used with embedded PIC code"));
10721 return 0;
10722 }
10723 g_switch_value = 0x7fffffff;
10724 break;
10725
60b63b72
RS
10726 case OPTION_FIX_VR4122:
10727 mips_fix_4122_bugs = 1;
10728 break;
10729
10730 case OPTION_NO_FIX_VR4122:
10731 mips_fix_4122_bugs = 0;
10732 break;
10733
4a6a3df4
AO
10734 case OPTION_RELAX_BRANCH:
10735 mips_relax_branch = 1;
10736 break;
10737
10738 case OPTION_NO_RELAX_BRANCH:
10739 mips_relax_branch = 0;
10740 break;
10741
0f074f60 10742#ifdef OBJ_ELF
252b5132
RH
10743 /* When generating ELF code, we permit -KPIC and -call_shared to
10744 select SVR4_PIC, and -non_shared to select no PIC. This is
10745 intended to be compatible with Irix 5. */
10746 case OPTION_CALL_SHARED:
10747 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
10748 {
10749 as_bad (_("-call_shared is supported only for ELF format"));
10750 return 0;
10751 }
10752 mips_pic = SVR4_PIC;
143d77c5 10753 mips_abicalls = TRUE;
252b5132
RH
10754 if (g_switch_seen && g_switch_value != 0)
10755 {
10756 as_bad (_("-G may not be used with SVR4 PIC code"));
10757 return 0;
10758 }
10759 g_switch_value = 0;
10760 break;
10761
10762 case OPTION_NON_SHARED:
10763 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
10764 {
10765 as_bad (_("-non_shared is supported only for ELF format"));
10766 return 0;
10767 }
10768 mips_pic = NO_PIC;
143d77c5 10769 mips_abicalls = FALSE;
252b5132
RH
10770 break;
10771
10772 /* The -xgot option tells the assembler to use 32 offsets when
10773 accessing the got in SVR4_PIC mode. It is for Irix
10774 compatibility. */
10775 case OPTION_XGOT:
10776 mips_big_got = 1;
10777 break;
0f074f60 10778#endif /* OBJ_ELF */
252b5132
RH
10779
10780 case 'G':
10781 if (! USE_GLOBAL_POINTER_OPT)
10782 {
10783 as_bad (_("-G is not supported for this configuration"));
10784 return 0;
10785 }
10786 else if (mips_pic == SVR4_PIC || mips_pic == EMBEDDED_PIC)
10787 {
10788 as_bad (_("-G may not be used with SVR4 or embedded PIC code"));
10789 return 0;
10790 }
10791 else
10792 g_switch_value = atoi (arg);
10793 g_switch_seen = 1;
10794 break;
10795
0f074f60 10796#ifdef OBJ_ELF
34ba82a8
TS
10797 /* The -32, -n32 and -64 options are shortcuts for -mabi=32, -mabi=n32
10798 and -mabi=64. */
252b5132 10799 case OPTION_32:
34ba82a8
TS
10800 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
10801 {
10802 as_bad (_("-32 is supported for ELF format only"));
10803 return 0;
10804 }
316f5878 10805 mips_abi = O32_ABI;
252b5132
RH
10806 break;
10807
e013f690 10808 case OPTION_N32:
34ba82a8
TS
10809 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
10810 {
10811 as_bad (_("-n32 is supported for ELF format only"));
10812 return 0;
10813 }
316f5878 10814 mips_abi = N32_ABI;
e013f690 10815 break;
252b5132 10816
e013f690 10817 case OPTION_64:
34ba82a8
TS
10818 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
10819 {
10820 as_bad (_("-64 is supported for ELF format only"));
10821 return 0;
10822 }
316f5878 10823 mips_abi = N64_ABI;
e013f690
TS
10824 if (! support_64bit_objects())
10825 as_fatal (_("No compiled in support for 64 bit object file format"));
252b5132 10826 break;
ae948b86 10827#endif /* OBJ_ELF */
252b5132 10828
c97ef257 10829 case OPTION_GP32:
a325df1d 10830 file_mips_gp32 = 1;
c97ef257
AH
10831 break;
10832
10833 case OPTION_GP64:
a325df1d 10834 file_mips_gp32 = 0;
c97ef257 10835 break;
252b5132 10836
ca4e0257 10837 case OPTION_FP32:
a325df1d 10838 file_mips_fp32 = 1;
316f5878
RS
10839 break;
10840
10841 case OPTION_FP64:
10842 file_mips_fp32 = 0;
ca4e0257
RS
10843 break;
10844
ae948b86 10845#ifdef OBJ_ELF
252b5132 10846 case OPTION_MABI:
34ba82a8
TS
10847 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
10848 {
10849 as_bad (_("-mabi is supported for ELF format only"));
10850 return 0;
10851 }
e013f690 10852 if (strcmp (arg, "32") == 0)
316f5878 10853 mips_abi = O32_ABI;
e013f690 10854 else if (strcmp (arg, "o64") == 0)
316f5878 10855 mips_abi = O64_ABI;
e013f690 10856 else if (strcmp (arg, "n32") == 0)
316f5878 10857 mips_abi = N32_ABI;
e013f690
TS
10858 else if (strcmp (arg, "64") == 0)
10859 {
316f5878 10860 mips_abi = N64_ABI;
e013f690
TS
10861 if (! support_64bit_objects())
10862 as_fatal (_("No compiled in support for 64 bit object file "
10863 "format"));
10864 }
10865 else if (strcmp (arg, "eabi") == 0)
316f5878 10866 mips_abi = EABI_ABI;
e013f690 10867 else
da0e507f
TS
10868 {
10869 as_fatal (_("invalid abi -mabi=%s"), arg);
10870 return 0;
10871 }
252b5132 10872 break;
e013f690 10873#endif /* OBJ_ELF */
252b5132 10874
6b76fefe 10875 case OPTION_M7000_HILO_FIX:
b34976b6 10876 mips_7000_hilo_fix = TRUE;
6b76fefe
CM
10877 break;
10878
9ee72ff1 10879 case OPTION_MNO_7000_HILO_FIX:
b34976b6 10880 mips_7000_hilo_fix = FALSE;
6b76fefe
CM
10881 break;
10882
ecb4347a
DJ
10883#ifdef OBJ_ELF
10884 case OPTION_MDEBUG:
b34976b6 10885 mips_flag_mdebug = TRUE;
ecb4347a
DJ
10886 break;
10887
10888 case OPTION_NO_MDEBUG:
b34976b6 10889 mips_flag_mdebug = FALSE;
ecb4347a 10890 break;
dcd410fe
RO
10891
10892 case OPTION_PDR:
10893 mips_flag_pdr = TRUE;
10894 break;
10895
10896 case OPTION_NO_PDR:
10897 mips_flag_pdr = FALSE;
10898 break;
ecb4347a
DJ
10899#endif /* OBJ_ELF */
10900
252b5132
RH
10901 default:
10902 return 0;
10903 }
10904
10905 return 1;
10906}
316f5878
RS
10907\f
10908/* Set up globals to generate code for the ISA or processor
10909 described by INFO. */
252b5132 10910
252b5132 10911static void
17a2f251 10912mips_set_architecture (const struct mips_cpu_info *info)
252b5132 10913{
316f5878 10914 if (info != 0)
252b5132 10915 {
fef14a42
TS
10916 file_mips_arch = info->cpu;
10917 mips_opts.arch = info->cpu;
316f5878 10918 mips_opts.isa = info->isa;
252b5132 10919 }
252b5132
RH
10920}
10921
252b5132 10922
316f5878 10923/* Likewise for tuning. */
252b5132 10924
316f5878 10925static void
17a2f251 10926mips_set_tune (const struct mips_cpu_info *info)
316f5878
RS
10927{
10928 if (info != 0)
fef14a42 10929 mips_tune = info->cpu;
316f5878 10930}
80cc45a5 10931
34ba82a8 10932
252b5132 10933void
17a2f251 10934mips_after_parse_args (void)
e9670677 10935{
fef14a42
TS
10936 const struct mips_cpu_info *arch_info = 0;
10937 const struct mips_cpu_info *tune_info = 0;
10938
e9670677
MR
10939 /* GP relative stuff not working for PE */
10940 if (strncmp (TARGET_OS, "pe", 2) == 0
10941 && g_switch_value != 0)
10942 {
10943 if (g_switch_seen)
10944 as_bad (_("-G not supported in this configuration."));
10945 g_switch_value = 0;
10946 }
10947
cac012d6
AO
10948 if (mips_abi == NO_ABI)
10949 mips_abi = MIPS_DEFAULT_ABI;
10950
22923709
RS
10951 /* The following code determines the architecture and register size.
10952 Similar code was added to GCC 3.3 (see override_options() in
10953 config/mips/mips.c). The GAS and GCC code should be kept in sync
10954 as much as possible. */
e9670677 10955
316f5878 10956 if (mips_arch_string != 0)
fef14a42 10957 arch_info = mips_parse_cpu ("-march", mips_arch_string);
e9670677 10958
316f5878 10959 if (file_mips_isa != ISA_UNKNOWN)
e9670677 10960 {
316f5878 10961 /* Handle -mipsN. At this point, file_mips_isa contains the
fef14a42 10962 ISA level specified by -mipsN, while arch_info->isa contains
316f5878 10963 the -march selection (if any). */
fef14a42 10964 if (arch_info != 0)
e9670677 10965 {
316f5878
RS
10966 /* -march takes precedence over -mipsN, since it is more descriptive.
10967 There's no harm in specifying both as long as the ISA levels
10968 are the same. */
fef14a42 10969 if (file_mips_isa != arch_info->isa)
316f5878
RS
10970 as_bad (_("-%s conflicts with the other architecture options, which imply -%s"),
10971 mips_cpu_info_from_isa (file_mips_isa)->name,
fef14a42 10972 mips_cpu_info_from_isa (arch_info->isa)->name);
e9670677 10973 }
316f5878 10974 else
fef14a42 10975 arch_info = mips_cpu_info_from_isa (file_mips_isa);
e9670677
MR
10976 }
10977
fef14a42
TS
10978 if (arch_info == 0)
10979 arch_info = mips_parse_cpu ("default CPU", MIPS_CPU_STRING_DEFAULT);
e9670677 10980
fef14a42 10981 if (ABI_NEEDS_64BIT_REGS (mips_abi) && !ISA_HAS_64BIT_REGS (arch_info->isa))
316f5878 10982 as_bad ("-march=%s is not compatible with the selected ABI",
fef14a42
TS
10983 arch_info->name);
10984
10985 mips_set_architecture (arch_info);
10986
10987 /* Optimize for file_mips_arch, unless -mtune selects a different processor. */
10988 if (mips_tune_string != 0)
10989 tune_info = mips_parse_cpu ("-mtune", mips_tune_string);
e9670677 10990
fef14a42
TS
10991 if (tune_info == 0)
10992 mips_set_tune (arch_info);
10993 else
10994 mips_set_tune (tune_info);
e9670677 10995
316f5878 10996 if (file_mips_gp32 >= 0)
e9670677 10997 {
316f5878
RS
10998 /* The user specified the size of the integer registers. Make sure
10999 it agrees with the ABI and ISA. */
11000 if (file_mips_gp32 == 0 && !ISA_HAS_64BIT_REGS (mips_opts.isa))
11001 as_bad (_("-mgp64 used with a 32-bit processor"));
11002 else if (file_mips_gp32 == 1 && ABI_NEEDS_64BIT_REGS (mips_abi))
11003 as_bad (_("-mgp32 used with a 64-bit ABI"));
11004 else if (file_mips_gp32 == 0 && ABI_NEEDS_32BIT_REGS (mips_abi))
11005 as_bad (_("-mgp64 used with a 32-bit ABI"));
e9670677
MR
11006 }
11007 else
11008 {
316f5878
RS
11009 /* Infer the integer register size from the ABI and processor.
11010 Restrict ourselves to 32-bit registers if that's all the
11011 processor has, or if the ABI cannot handle 64-bit registers. */
11012 file_mips_gp32 = (ABI_NEEDS_32BIT_REGS (mips_abi)
11013 || !ISA_HAS_64BIT_REGS (mips_opts.isa));
e9670677
MR
11014 }
11015
316f5878
RS
11016 /* ??? GAS treats single-float processors as though they had 64-bit
11017 float registers (although it complains when double-precision
11018 instructions are used). As things stand, saying they have 32-bit
11019 registers would lead to spurious "register must be even" messages.
11020 So here we assume float registers are always the same size as
11021 integer ones, unless the user says otherwise. */
11022 if (file_mips_fp32 < 0)
11023 file_mips_fp32 = file_mips_gp32;
e9670677 11024
316f5878 11025 /* End of GCC-shared inference code. */
e9670677 11026
17a2f251
TS
11027 /* This flag is set when we have a 64-bit capable CPU but use only
11028 32-bit wide registers. Note that EABI does not use it. */
11029 if (ISA_HAS_64BIT_REGS (mips_opts.isa)
11030 && ((mips_abi == NO_ABI && file_mips_gp32 == 1)
11031 || mips_abi == O32_ABI))
316f5878 11032 mips_32bitmode = 1;
e9670677
MR
11033
11034 if (mips_opts.isa == ISA_MIPS1 && mips_trap)
11035 as_bad (_("trap exception not supported at ISA 1"));
11036
e9670677
MR
11037 /* If the selected architecture includes support for ASEs, enable
11038 generation of code for them. */
a4672219 11039 if (mips_opts.mips16 == -1)
fef14a42 11040 mips_opts.mips16 = (CPU_HAS_MIPS16 (file_mips_arch)) ? 1 : 0;
ffdefa66 11041 if (mips_opts.ase_mips3d == -1)
fef14a42 11042 mips_opts.ase_mips3d = (CPU_HAS_MIPS3D (file_mips_arch)) ? 1 : 0;
ffdefa66 11043 if (mips_opts.ase_mdmx == -1)
fef14a42 11044 mips_opts.ase_mdmx = (CPU_HAS_MDMX (file_mips_arch)) ? 1 : 0;
e9670677 11045
e9670677 11046 file_mips_isa = mips_opts.isa;
a4672219 11047 file_ase_mips16 = mips_opts.mips16;
e9670677
MR
11048 file_ase_mips3d = mips_opts.ase_mips3d;
11049 file_ase_mdmx = mips_opts.ase_mdmx;
11050 mips_opts.gp32 = file_mips_gp32;
11051 mips_opts.fp32 = file_mips_fp32;
11052
ecb4347a
DJ
11053 if (mips_flag_mdebug < 0)
11054 {
11055#ifdef OBJ_MAYBE_ECOFF
11056 if (OUTPUT_FLAVOR == bfd_target_ecoff_flavour)
11057 mips_flag_mdebug = 1;
11058 else
11059#endif /* OBJ_MAYBE_ECOFF */
11060 mips_flag_mdebug = 0;
11061 }
e9670677
MR
11062}
11063\f
11064void
17a2f251 11065mips_init_after_args (void)
252b5132
RH
11066{
11067 /* initialize opcodes */
11068 bfd_mips_num_opcodes = bfd_mips_num_builtin_opcodes;
beae10d5 11069 mips_opcodes = (struct mips_opcode *) mips_builtin_opcodes;
252b5132
RH
11070}
11071
11072long
17a2f251 11073md_pcrel_from (fixS *fixP)
252b5132 11074{
a7ebbfdf
TS
11075 valueT addr = fixP->fx_where + fixP->fx_frag->fr_address;
11076 switch (fixP->fx_r_type)
11077 {
11078 case BFD_RELOC_16_PCREL_S2:
11079 case BFD_RELOC_MIPS_JMP:
11080 /* Return the address of the delay slot. */
11081 return addr + 4;
11082 default:
11083 return addr;
11084 }
252b5132
RH
11085}
11086
252b5132
RH
11087/* This is called before the symbol table is processed. In order to
11088 work with gcc when using mips-tfile, we must keep all local labels.
11089 However, in other cases, we want to discard them. If we were
11090 called with -g, but we didn't see any debugging information, it may
11091 mean that gcc is smuggling debugging information through to
11092 mips-tfile, in which case we must generate all local labels. */
11093
11094void
17a2f251 11095mips_frob_file_before_adjust (void)
252b5132
RH
11096{
11097#ifndef NO_ECOFF_DEBUGGING
11098 if (ECOFF_DEBUGGING
11099 && mips_debug != 0
11100 && ! ecoff_debugging_seen)
11101 flag_keep_locals = 1;
11102#endif
11103}
11104
11105/* Sort any unmatched HI16_S relocs so that they immediately precede
94f592af 11106 the corresponding LO reloc. This is called before md_apply_fix3 and
252b5132
RH
11107 tc_gen_reloc. Unmatched HI16_S relocs can only be generated by
11108 explicit use of the %hi modifier. */
11109
11110void
17a2f251 11111mips_frob_file (void)
252b5132
RH
11112{
11113 struct mips_hi_fixup *l;
11114
11115 for (l = mips_hi_fixup_list; l != NULL; l = l->next)
11116 {
11117 segment_info_type *seginfo;
11118 int pass;
11119
5919d012 11120 assert (reloc_needs_lo_p (l->fixp->fx_r_type));
252b5132 11121
5919d012
RS
11122 /* If a GOT16 relocation turns out to be against a global symbol,
11123 there isn't supposed to be a matching LO. */
11124 if (l->fixp->fx_r_type == BFD_RELOC_MIPS_GOT16
11125 && !pic_need_relax (l->fixp->fx_addsy, l->seg))
11126 continue;
11127
11128 /* Check quickly whether the next fixup happens to be a matching %lo. */
11129 if (fixup_has_matching_lo_p (l->fixp))
252b5132
RH
11130 continue;
11131
11132 /* Look through the fixups for this segment for a matching %lo.
11133 When we find one, move the %hi just in front of it. We do
11134 this in two passes. In the first pass, we try to find a
11135 unique %lo. In the second pass, we permit multiple %hi
11136 relocs for a single %lo (this is a GNU extension). */
11137 seginfo = seg_info (l->seg);
11138 for (pass = 0; pass < 2; pass++)
11139 {
11140 fixS *f, *prev;
11141
11142 prev = NULL;
11143 for (f = seginfo->fix_root; f != NULL; f = f->fx_next)
11144 {
11145 /* Check whether this is a %lo fixup which matches l->fixp. */
11146 if (f->fx_r_type == BFD_RELOC_LO16
11147 && f->fx_addsy == l->fixp->fx_addsy
11148 && f->fx_offset == l->fixp->fx_offset
11149 && (pass == 1
11150 || prev == NULL
5919d012
RS
11151 || !reloc_needs_lo_p (prev->fx_r_type)
11152 || !fixup_has_matching_lo_p (prev)))
252b5132
RH
11153 {
11154 fixS **pf;
11155
11156 /* Move l->fixp before f. */
11157 for (pf = &seginfo->fix_root;
11158 *pf != l->fixp;
11159 pf = &(*pf)->fx_next)
11160 assert (*pf != NULL);
11161
11162 *pf = l->fixp->fx_next;
11163
11164 l->fixp->fx_next = f;
11165 if (prev == NULL)
11166 seginfo->fix_root = l->fixp;
11167 else
11168 prev->fx_next = l->fixp;
11169
11170 break;
11171 }
11172
11173 prev = f;
11174 }
11175
11176 if (f != NULL)
11177 break;
11178
11179#if 0 /* GCC code motion plus incomplete dead code elimination
11180 can leave a %hi without a %lo. */
11181 if (pass == 1)
11182 as_warn_where (l->fixp->fx_file, l->fixp->fx_line,
11183 _("Unmatched %%hi reloc"));
11184#endif
11185 }
11186 }
11187}
11188
11189/* When generating embedded PIC code we need to use a special
11190 relocation to represent the difference of two symbols in the .text
11191 section (switch tables use a difference of this sort). See
11192 include/coff/mips.h for details. This macro checks whether this
11193 fixup requires the special reloc. */
11194#define SWITCH_TABLE(fixp) \
11195 ((fixp)->fx_r_type == BFD_RELOC_32 \
bb2d6cd7 11196 && OUTPUT_FLAVOR != bfd_target_elf_flavour \
252b5132
RH
11197 && (fixp)->fx_addsy != NULL \
11198 && (fixp)->fx_subsy != NULL \
11199 && S_GET_SEGMENT ((fixp)->fx_addsy) == text_section \
11200 && S_GET_SEGMENT ((fixp)->fx_subsy) == text_section)
11201
11202/* When generating embedded PIC code we must keep all PC relative
11203 relocations, in case the linker has to relax a call. We also need
f6688943
TS
11204 to keep relocations for switch table entries.
11205
11206 We may have combined relocations without symbols in the N32/N64 ABI.
11207 We have to prevent gas from dropping them. */
252b5132 11208
252b5132 11209int
17a2f251 11210mips_force_relocation (fixS *fixp)
252b5132 11211{
ae6063d4 11212 if (generic_force_reloc (fixp))
252b5132
RH
11213 return 1;
11214
f6688943
TS
11215 if (HAVE_NEWABI
11216 && S_GET_SEGMENT (fixp->fx_addsy) == bfd_abs_section_ptr
11217 && (fixp->fx_r_type == BFD_RELOC_MIPS_SUB
11218 || fixp->fx_r_type == BFD_RELOC_HI16_S
11219 || fixp->fx_r_type == BFD_RELOC_LO16))
11220 return 1;
11221
252b5132
RH
11222 return (mips_pic == EMBEDDED_PIC
11223 && (fixp->fx_pcrel
11224 || SWITCH_TABLE (fixp)
11225 || fixp->fx_r_type == BFD_RELOC_PCREL_HI16_S
11226 || fixp->fx_r_type == BFD_RELOC_PCREL_LO16));
11227}
11228
45f8dfe8
AO
11229/* This hook is called before a fix is simplified. We don't really
11230 decide whether to skip a fix here. Rather, we turn global symbols
11231 used as branch targets into local symbols, such that they undergo
11232 simplification. We can only do this if the symbol is defined and
11233 it is in the same section as the branch. If this doesn't hold, we
11234 emit a better error message than just saying the relocation is not
11235 valid for the selected object format.
11236
11237 FIXP is the fix-up we're going to try to simplify, SEG is the
11238 segment in which the fix up occurs. The return value should be
11239 non-zero to indicate the fix-up is valid for further
11240 simplifications. */
11241
11242int
17a2f251 11243mips_validate_fix (struct fix *fixP, asection *seg)
45f8dfe8
AO
11244{
11245 /* There's a lot of discussion on whether it should be possible to
11246 use R_MIPS_PC16 to represent branch relocations. The outcome
11247 seems to be that it can, but gas/bfd are very broken in creating
11248 RELA relocations for this, so for now we only accept branches to
11249 symbols in the same section. Anything else is of dubious value,
11250 since there's no guarantee that at link time the symbol would be
11251 in range. Even for branches to local symbols this is arguably
11252 wrong, since it we assume the symbol is not going to be
11253 overridden, which should be possible per ELF library semantics,
11254 but then, there isn't a dynamic relocation that could be used to
11255 this effect, and the target would likely be out of range as well.
11256
11257 Unfortunately, it seems that there is too much code out there
11258 that relies on branches to symbols that are global to be resolved
11259 as if they were local, like the IRIX tools do, so we do it as
11260 well, but with a warning so that people are reminded to fix their
11261 code. If we ever get back to using R_MIPS_PC16 for branch
11262 targets, this entire block should go away (and probably the
11263 whole function). */
11264
11265 if (fixP->fx_r_type == BFD_RELOC_16_PCREL_S2
11266 && (((OUTPUT_FLAVOR == bfd_target_ecoff_flavour
11267 || OUTPUT_FLAVOR == bfd_target_elf_flavour)
11268 && mips_pic != EMBEDDED_PIC)
11269 || bfd_reloc_type_lookup (stdoutput, BFD_RELOC_16_PCREL_S2) == NULL)
11270 && fixP->fx_addsy)
11271 {
11272 if (! S_IS_DEFINED (fixP->fx_addsy))
11273 {
11274 as_bad_where (fixP->fx_file, fixP->fx_line,
11275 _("Cannot branch to undefined symbol."));
11276 /* Avoid any further errors about this fixup. */
11277 fixP->fx_done = 1;
11278 }
11279 else if (S_GET_SEGMENT (fixP->fx_addsy) != seg)
11280 {
11281 as_bad_where (fixP->fx_file, fixP->fx_line,
11282 _("Cannot branch to symbol in another section."));
11283 fixP->fx_done = 1;
11284 }
11285 else if (S_IS_EXTERNAL (fixP->fx_addsy))
11286 {
11287 symbolS *sym = fixP->fx_addsy;
11288
115695a8
CD
11289 if (mips_pic == SVR4_PIC)
11290 as_warn_where (fixP->fx_file, fixP->fx_line,
11291 _("Pretending global symbol used as branch target is local."));
45f8dfe8
AO
11292
11293 fixP->fx_addsy = symbol_create (S_GET_NAME (sym),
11294 S_GET_SEGMENT (sym),
11295 S_GET_VALUE (sym),
11296 symbol_get_frag (sym));
11297 copy_symbol_attributes (fixP->fx_addsy, sym);
11298 S_CLEAR_EXTERNAL (fixP->fx_addsy);
11299 assert (symbol_resolved_p (sym));
11300 symbol_mark_resolved (fixP->fx_addsy);
11301 }
11302 }
11303
11304 return 1;
11305}
11306
add55e1f
RS
11307#ifdef OBJ_ELF
11308static int
17a2f251 11309mips_need_elf_addend_fixup (fixS *fixP)
add55e1f 11310{
2d2bf3e0
CD
11311 if (S_GET_OTHER (fixP->fx_addsy) == STO_MIPS16)
11312 return 1;
b25a253c
CD
11313 if (mips_pic == EMBEDDED_PIC
11314 && S_IS_WEAK (fixP->fx_addsy))
11315 return 1;
11316 if (mips_pic != EMBEDDED_PIC
11317 && (S_IS_WEAK (fixP->fx_addsy)
bad9ca53 11318 || S_IS_EXTERNAL (fixP->fx_addsy))
2d2bf3e0
CD
11319 && !S_IS_COMMON (fixP->fx_addsy))
11320 return 1;
9204e615
DJ
11321 if (((bfd_get_section_flags (stdoutput,
11322 S_GET_SEGMENT (fixP->fx_addsy))
11323 & (SEC_LINK_ONCE | SEC_MERGE)) != 0)
11324 || !strncmp (segment_name (S_GET_SEGMENT (fixP->fx_addsy)),
11325 ".gnu.linkonce",
11326 sizeof (".gnu.linkonce") - 1))
2d2bf3e0
CD
11327 return 1;
11328 return 0;
add55e1f
RS
11329}
11330#endif
11331
252b5132
RH
11332/* Apply a fixup to the object file. */
11333
94f592af 11334void
17a2f251 11335md_apply_fix3 (fixS *fixP, valueT *valP, segT seg ATTRIBUTE_UNUSED)
252b5132 11336{
874e8986 11337 bfd_byte *buf;
98aa84af 11338 long insn;
ed6fb7bd 11339 static int previous_fx_r_type = 0;
a7ebbfdf 11340 reloc_howto_type *howto;
252b5132 11341
a7ebbfdf
TS
11342 /* We ignore generic BFD relocations we don't know about. */
11343 howto = bfd_reloc_type_lookup (stdoutput, fixP->fx_r_type);
11344 if (! howto)
11345 return;
65551fa4 11346
252b5132
RH
11347 assert (fixP->fx_size == 4
11348 || fixP->fx_r_type == BFD_RELOC_16
11349 || fixP->fx_r_type == BFD_RELOC_64
f6688943
TS
11350 || fixP->fx_r_type == BFD_RELOC_CTOR
11351 || fixP->fx_r_type == BFD_RELOC_MIPS_SUB
252b5132 11352 || fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
a7ebbfdf 11353 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY);
252b5132 11354
a7ebbfdf 11355 buf = (bfd_byte *) (fixP->fx_frag->fr_literal + fixP->fx_where);
252b5132
RH
11356
11357 /* If we aren't adjusting this fixup to be against the section
11358 symbol, we need to adjust the value. */
11359#ifdef OBJ_ELF
11360 if (fixP->fx_addsy != NULL && OUTPUT_FLAVOR == bfd_target_elf_flavour)
bb2d6cd7 11361 {
a7ebbfdf
TS
11362 if (mips_need_elf_addend_fixup (fixP)
11363 && howto->partial_inplace
11364 && fixP->fx_r_type != BFD_RELOC_GPREL16
11365 && fixP->fx_r_type != BFD_RELOC_GPREL32
11366 && fixP->fx_r_type != BFD_RELOC_MIPS16_GPREL)
11367 {
11368 /* In this case, the bfd_install_relocation routine will
11369 incorrectly add the symbol value back in. We just want
11370 the addend to appear in the object file.
11371
11372 The condition above used to include
11373 "&& (! fixP->fx_pcrel || howto->pcrel_offset)".
11374
11375 However, howto can't be trusted here, because we
11376 might change the reloc type in tc_gen_reloc. We can
11377 check howto->partial_inplace because that conversion
11378 happens to preserve howto->partial_inplace; but it
11379 does not preserve howto->pcrel_offset. I've just
11380 eliminated the check, because all MIPS PC-relative
11381 relocations are marked howto->pcrel_offset.
11382
11383 howto->pcrel_offset was originally added for
11384 R_MIPS_PC16, which is generated for code like
11385
11386 globl g1 .text
11387 .text
11388 .space 20
11389 g1:
11390 x:
11391 bal g1
11392 */
11393 *valP -= S_GET_VALUE (fixP->fx_addsy);
98aa84af 11394 }
252b5132 11395
bb2d6cd7
GK
11396 /* This code was generated using trial and error and so is
11397 fragile and not trustworthy. If you change it, you should
11398 rerun the elf-rel, elf-rel2, and empic testcases and ensure
11399 they still pass. */
a7ebbfdf 11400 if (fixP->fx_pcrel)
bb2d6cd7 11401 {
a7ebbfdf 11402 *valP += fixP->fx_frag->fr_address + fixP->fx_where;
bb2d6cd7
GK
11403
11404 /* BFD's REL handling, for MIPS, is _very_ weird.
11405 This gives the right results, but it can't possibly
11406 be the way things are supposed to work. */
a7ebbfdf 11407 *valP += fixP->fx_frag->fr_address + fixP->fx_where;
bb2d6cd7
GK
11408 }
11409 }
11410#endif
252b5132 11411
ed6fb7bd
SC
11412 /* We are not done if this is a composite relocation to set up gp. */
11413 if (fixP->fx_addsy == NULL && ! fixP->fx_pcrel
11414 && !(fixP->fx_r_type == BFD_RELOC_MIPS_SUB
10181a0d
AO
11415 || (fixP->fx_r_type == BFD_RELOC_64
11416 && (previous_fx_r_type == BFD_RELOC_GPREL32
11417 || previous_fx_r_type == BFD_RELOC_GPREL16))
ed6fb7bd
SC
11418 || (previous_fx_r_type == BFD_RELOC_MIPS_SUB
11419 && (fixP->fx_r_type == BFD_RELOC_HI16_S
11420 || fixP->fx_r_type == BFD_RELOC_LO16))))
252b5132 11421 fixP->fx_done = 1;
ed6fb7bd 11422 previous_fx_r_type = fixP->fx_r_type;
252b5132
RH
11423
11424 switch (fixP->fx_r_type)
11425 {
11426 case BFD_RELOC_MIPS_JMP:
e369bcce
TS
11427 case BFD_RELOC_MIPS_SHIFT5:
11428 case BFD_RELOC_MIPS_SHIFT6:
11429 case BFD_RELOC_MIPS_GOT_DISP:
11430 case BFD_RELOC_MIPS_GOT_PAGE:
11431 case BFD_RELOC_MIPS_GOT_OFST:
11432 case BFD_RELOC_MIPS_SUB:
11433 case BFD_RELOC_MIPS_INSERT_A:
11434 case BFD_RELOC_MIPS_INSERT_B:
11435 case BFD_RELOC_MIPS_DELETE:
11436 case BFD_RELOC_MIPS_HIGHEST:
11437 case BFD_RELOC_MIPS_HIGHER:
11438 case BFD_RELOC_MIPS_SCN_DISP:
11439 case BFD_RELOC_MIPS_REL16:
11440 case BFD_RELOC_MIPS_RELGOT:
11441 case BFD_RELOC_MIPS_JALR:
252b5132
RH
11442 case BFD_RELOC_HI16:
11443 case BFD_RELOC_HI16_S:
cdf6fd85 11444 case BFD_RELOC_GPREL16:
252b5132
RH
11445 case BFD_RELOC_MIPS_LITERAL:
11446 case BFD_RELOC_MIPS_CALL16:
11447 case BFD_RELOC_MIPS_GOT16:
cdf6fd85 11448 case BFD_RELOC_GPREL32:
252b5132
RH
11449 case BFD_RELOC_MIPS_GOT_HI16:
11450 case BFD_RELOC_MIPS_GOT_LO16:
11451 case BFD_RELOC_MIPS_CALL_HI16:
11452 case BFD_RELOC_MIPS_CALL_LO16:
11453 case BFD_RELOC_MIPS16_GPREL:
11454 if (fixP->fx_pcrel)
11455 as_bad_where (fixP->fx_file, fixP->fx_line,
11456 _("Invalid PC relative reloc"));
11457 /* Nothing needed to do. The value comes from the reloc entry */
11458 break;
11459
11460 case BFD_RELOC_MIPS16_JMP:
11461 /* We currently always generate a reloc against a symbol, which
11462 means that we don't want an addend even if the symbol is
11463 defined. */
a7ebbfdf 11464 *valP = 0;
252b5132
RH
11465 break;
11466
11467 case BFD_RELOC_PCREL_HI16_S:
11468 /* The addend for this is tricky if it is internal, so we just
11469 do everything here rather than in bfd_install_relocation. */
a7ebbfdf 11470 if (OUTPUT_FLAVOR == bfd_target_elf_flavour && !fixP->fx_done)
bb2d6cd7
GK
11471 break;
11472 if (fixP->fx_addsy
11473 && (symbol_get_bfdsym (fixP->fx_addsy)->flags & BSF_SECTION_SYM) == 0)
252b5132
RH
11474 {
11475 /* For an external symbol adjust by the address to make it
11476 pcrel_offset. We use the address of the RELLO reloc
11477 which follows this one. */
a7ebbfdf 11478 *valP += (fixP->fx_next->fx_frag->fr_address
252b5132
RH
11479 + fixP->fx_next->fx_where);
11480 }
a7ebbfdf 11481 *valP = ((*valP + 0x8000) >> 16) & 0xffff;
252b5132
RH
11482 if (target_big_endian)
11483 buf += 2;
17a2f251 11484 md_number_to_chars (buf, *valP, 2);
252b5132
RH
11485 break;
11486
11487 case BFD_RELOC_PCREL_LO16:
11488 /* The addend for this is tricky if it is internal, so we just
11489 do everything here rather than in bfd_install_relocation. */
a7ebbfdf 11490 if (OUTPUT_FLAVOR == bfd_target_elf_flavour && !fixP->fx_done)
bb2d6cd7
GK
11491 break;
11492 if (fixP->fx_addsy
11493 && (symbol_get_bfdsym (fixP->fx_addsy)->flags & BSF_SECTION_SYM) == 0)
a7ebbfdf 11494 *valP += fixP->fx_frag->fr_address + fixP->fx_where;
252b5132
RH
11495 if (target_big_endian)
11496 buf += 2;
17a2f251 11497 md_number_to_chars (buf, *valP, 2);
252b5132
RH
11498 break;
11499
11500 case BFD_RELOC_64:
11501 /* This is handled like BFD_RELOC_32, but we output a sign
11502 extended value if we are only 32 bits. */
11503 if (fixP->fx_done
11504 || (mips_pic == EMBEDDED_PIC && SWITCH_TABLE (fixP)))
11505 {
11506 if (8 <= sizeof (valueT))
a7ebbfdf 11507 md_number_to_chars (buf, *valP, 8);
252b5132
RH
11508 else
11509 {
a7ebbfdf 11510 valueT hiv;
252b5132 11511
a7ebbfdf 11512 if ((*valP & 0x80000000) != 0)
252b5132
RH
11513 hiv = 0xffffffff;
11514 else
11515 hiv = 0;
a7ebbfdf
TS
11516 md_number_to_chars ((char *)(buf + target_big_endian ? 4 : 0),
11517 *valP, 4);
11518 md_number_to_chars ((char *)(buf + target_big_endian ? 0 : 4),
11519 hiv, 4);
252b5132
RH
11520 }
11521 }
11522 break;
11523
056350c6 11524 case BFD_RELOC_RVA:
252b5132
RH
11525 case BFD_RELOC_32:
11526 /* If we are deleting this reloc entry, we must fill in the
11527 value now. This can happen if we have a .word which is not
11528 resolved when it appears but is later defined. We also need
11529 to fill in the value if this is an embedded PIC switch table
11530 entry. */
11531 if (fixP->fx_done
11532 || (mips_pic == EMBEDDED_PIC && SWITCH_TABLE (fixP)))
a7ebbfdf 11533 md_number_to_chars (buf, *valP, 4);
252b5132
RH
11534 break;
11535
11536 case BFD_RELOC_16:
11537 /* If we are deleting this reloc entry, we must fill in the
11538 value now. */
11539 assert (fixP->fx_size == 2);
11540 if (fixP->fx_done)
a7ebbfdf 11541 md_number_to_chars (buf, *valP, 2);
252b5132
RH
11542 break;
11543
11544 case BFD_RELOC_LO16:
11545 /* When handling an embedded PIC switch statement, we can wind
11546 up deleting a LO16 reloc. See the 'o' case in mips_ip. */
11547 if (fixP->fx_done)
11548 {
a7ebbfdf 11549 if (*valP + 0x8000 > 0xffff)
252b5132
RH
11550 as_bad_where (fixP->fx_file, fixP->fx_line,
11551 _("relocation overflow"));
252b5132
RH
11552 if (target_big_endian)
11553 buf += 2;
17a2f251 11554 md_number_to_chars (buf, *valP, 2);
252b5132
RH
11555 }
11556 break;
11557
11558 case BFD_RELOC_16_PCREL_S2:
a7ebbfdf 11559 if ((*valP & 0x3) != 0)
cb56d3d3 11560 as_bad_where (fixP->fx_file, fixP->fx_line,
a7ebbfdf 11561 _("Branch to odd address (%lx)"), (long) *valP);
cb56d3d3 11562
252b5132
RH
11563 /*
11564 * We need to save the bits in the instruction since fixup_segment()
11565 * might be deleting the relocation entry (i.e., a branch within
11566 * the current segment).
11567 */
a7ebbfdf 11568 if (! fixP->fx_done)
bb2d6cd7 11569 break;
252b5132
RH
11570
11571 /* update old instruction data */
252b5132
RH
11572 if (target_big_endian)
11573 insn = (buf[0] << 24) | (buf[1] << 16) | (buf[2] << 8) | buf[3];
11574 else
11575 insn = (buf[3] << 24) | (buf[2] << 16) | (buf[1] << 8) | buf[0];
11576
a7ebbfdf
TS
11577 if (*valP + 0x20000 <= 0x3ffff)
11578 {
11579 insn |= (*valP >> 2) & 0xffff;
17a2f251 11580 md_number_to_chars (buf, insn, 4);
a7ebbfdf
TS
11581 }
11582 else if (mips_pic == NO_PIC
11583 && fixP->fx_done
11584 && fixP->fx_frag->fr_address >= text_section->vma
11585 && (fixP->fx_frag->fr_address
11586 < text_section->vma + text_section->_raw_size)
11587 && ((insn & 0xffff0000) == 0x10000000 /* beq $0,$0 */
11588 || (insn & 0xffff0000) == 0x04010000 /* bgez $0 */
11589 || (insn & 0xffff0000) == 0x04110000)) /* bgezal $0 */
252b5132
RH
11590 {
11591 /* The branch offset is too large. If this is an
11592 unconditional branch, and we are not generating PIC code,
11593 we can convert it to an absolute jump instruction. */
a7ebbfdf
TS
11594 if ((insn & 0xffff0000) == 0x04110000) /* bgezal $0 */
11595 insn = 0x0c000000; /* jal */
252b5132 11596 else
a7ebbfdf
TS
11597 insn = 0x08000000; /* j */
11598 fixP->fx_r_type = BFD_RELOC_MIPS_JMP;
11599 fixP->fx_done = 0;
11600 fixP->fx_addsy = section_symbol (text_section);
11601 *valP += md_pcrel_from (fixP);
17a2f251 11602 md_number_to_chars (buf, insn, 4);
a7ebbfdf
TS
11603 }
11604 else
11605 {
11606 /* If we got here, we have branch-relaxation disabled,
11607 and there's nothing we can do to fix this instruction
11608 without turning it into a longer sequence. */
11609 as_bad_where (fixP->fx_file, fixP->fx_line,
11610 _("Branch out of range"));
252b5132 11611 }
252b5132
RH
11612 break;
11613
11614 case BFD_RELOC_VTABLE_INHERIT:
11615 fixP->fx_done = 0;
11616 if (fixP->fx_addsy
11617 && !S_IS_DEFINED (fixP->fx_addsy)
11618 && !S_IS_WEAK (fixP->fx_addsy))
11619 S_SET_WEAK (fixP->fx_addsy);
11620 break;
11621
11622 case BFD_RELOC_VTABLE_ENTRY:
11623 fixP->fx_done = 0;
11624 break;
11625
11626 default:
11627 internalError ();
11628 }
a7ebbfdf
TS
11629
11630 /* Remember value for tc_gen_reloc. */
11631 fixP->fx_addnumber = *valP;
252b5132
RH
11632}
11633
11634#if 0
11635void
17a2f251 11636printInsn (unsigned long oc)
252b5132
RH
11637{
11638 const struct mips_opcode *p;
11639 int treg, sreg, dreg, shamt;
11640 short imm;
11641 const char *args;
11642 int i;
11643
11644 for (i = 0; i < NUMOPCODES; ++i)
11645 {
11646 p = &mips_opcodes[i];
11647 if (((oc & p->mask) == p->match) && (p->pinfo != INSN_MACRO))
11648 {
11649 printf ("%08lx %s\t", oc, p->name);
11650 treg = (oc >> 16) & 0x1f;
11651 sreg = (oc >> 21) & 0x1f;
11652 dreg = (oc >> 11) & 0x1f;
11653 shamt = (oc >> 6) & 0x1f;
11654 imm = oc;
11655 for (args = p->args;; ++args)
11656 {
11657 switch (*args)
11658 {
11659 case '\0':
11660 printf ("\n");
11661 break;
11662
11663 case ',':
11664 case '(':
11665 case ')':
11666 printf ("%c", *args);
11667 continue;
11668
11669 case 'r':
11670 assert (treg == sreg);
11671 printf ("$%d,$%d", treg, sreg);
11672 continue;
11673
11674 case 'd':
11675 case 'G':
11676 printf ("$%d", dreg);
11677 continue;
11678
11679 case 't':
11680 case 'E':
11681 printf ("$%d", treg);
11682 continue;
11683
11684 case 'k':
11685 printf ("0x%x", treg);
11686 continue;
11687
11688 case 'b':
11689 case 's':
11690 printf ("$%d", sreg);
11691 continue;
11692
11693 case 'a':
11694 printf ("0x%08lx", oc & 0x1ffffff);
11695 continue;
11696
11697 case 'i':
11698 case 'j':
11699 case 'o':
11700 case 'u':
11701 printf ("%d", imm);
11702 continue;
11703
11704 case '<':
11705 case '>':
11706 printf ("$%d", shamt);
11707 continue;
11708
11709 default:
11710 internalError ();
11711 }
11712 break;
11713 }
11714 return;
11715 }
11716 }
11717 printf (_("%08lx UNDEFINED\n"), oc);
11718}
11719#endif
11720
11721static symbolS *
17a2f251 11722get_symbol (void)
252b5132
RH
11723{
11724 int c;
11725 char *name;
11726 symbolS *p;
11727
11728 name = input_line_pointer;
11729 c = get_symbol_end ();
11730 p = (symbolS *) symbol_find_or_make (name);
11731 *input_line_pointer = c;
11732 return p;
11733}
11734
11735/* Align the current frag to a given power of two. The MIPS assembler
11736 also automatically adjusts any preceding label. */
11737
11738static void
17a2f251 11739mips_align (int to, int fill, symbolS *label)
252b5132 11740{
b34976b6 11741 mips_emit_delays (FALSE);
252b5132
RH
11742 frag_align (to, fill, 0);
11743 record_alignment (now_seg, to);
11744 if (label != NULL)
11745 {
11746 assert (S_GET_SEGMENT (label) == now_seg);
49309057 11747 symbol_set_frag (label, frag_now);
252b5132
RH
11748 S_SET_VALUE (label, (valueT) frag_now_fix ());
11749 }
11750}
11751
11752/* Align to a given power of two. .align 0 turns off the automatic
11753 alignment used by the data creating pseudo-ops. */
11754
11755static void
17a2f251 11756s_align (int x ATTRIBUTE_UNUSED)
252b5132
RH
11757{
11758 register int temp;
11759 register long temp_fill;
11760 long max_alignment = 15;
11761
11762 /*
11763
11764 o Note that the assembler pulls down any immediately preceeding label
11765 to the aligned address.
11766 o It's not documented but auto alignment is reinstated by
11767 a .align pseudo instruction.
11768 o Note also that after auto alignment is turned off the mips assembler
11769 issues an error on attempt to assemble an improperly aligned data item.
11770 We don't.
11771
11772 */
11773
11774 temp = get_absolute_expression ();
11775 if (temp > max_alignment)
11776 as_bad (_("Alignment too large: %d. assumed."), temp = max_alignment);
11777 else if (temp < 0)
11778 {
11779 as_warn (_("Alignment negative: 0 assumed."));
11780 temp = 0;
11781 }
11782 if (*input_line_pointer == ',')
11783 {
f9419b05 11784 ++input_line_pointer;
252b5132
RH
11785 temp_fill = get_absolute_expression ();
11786 }
11787 else
11788 temp_fill = 0;
11789 if (temp)
11790 {
11791 auto_align = 1;
11792 mips_align (temp, (int) temp_fill,
11793 insn_labels != NULL ? insn_labels->label : NULL);
11794 }
11795 else
11796 {
11797 auto_align = 0;
11798 }
11799
11800 demand_empty_rest_of_line ();
11801}
11802
11803void
17a2f251 11804mips_flush_pending_output (void)
252b5132 11805{
b34976b6 11806 mips_emit_delays (FALSE);
252b5132
RH
11807 mips_clear_insn_labels ();
11808}
11809
11810static void
17a2f251 11811s_change_sec (int sec)
252b5132
RH
11812{
11813 segT seg;
11814
11815 /* When generating embedded PIC code, we only use the .text, .lit8,
11816 .sdata and .sbss sections. We change the .data and .rdata
11817 pseudo-ops to use .sdata. */
11818 if (mips_pic == EMBEDDED_PIC
11819 && (sec == 'd' || sec == 'r'))
11820 sec = 's';
11821
11822#ifdef OBJ_ELF
11823 /* The ELF backend needs to know that we are changing sections, so
11824 that .previous works correctly. We could do something like check
b6ff326e 11825 for an obj_section_change_hook macro, but that might be confusing
252b5132
RH
11826 as it would not be appropriate to use it in the section changing
11827 functions in read.c, since obj-elf.c intercepts those. FIXME:
11828 This should be cleaner, somehow. */
11829 obj_elf_section_change_hook ();
11830#endif
11831
b34976b6 11832 mips_emit_delays (FALSE);
252b5132
RH
11833 switch (sec)
11834 {
11835 case 't':
11836 s_text (0);
11837 break;
11838 case 'd':
11839 s_data (0);
11840 break;
11841 case 'b':
11842 subseg_set (bss_section, (subsegT) get_absolute_expression ());
11843 demand_empty_rest_of_line ();
11844 break;
11845
11846 case 'r':
11847 if (USE_GLOBAL_POINTER_OPT)
11848 {
11849 seg = subseg_new (RDATA_SECTION_NAME,
11850 (subsegT) get_absolute_expression ());
11851 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
11852 {
11853 bfd_set_section_flags (stdoutput, seg,
11854 (SEC_ALLOC
11855 | SEC_LOAD
11856 | SEC_READONLY
11857 | SEC_RELOC
11858 | SEC_DATA));
11859 if (strcmp (TARGET_OS, "elf") != 0)
e799a695 11860 record_alignment (seg, 4);
252b5132
RH
11861 }
11862 demand_empty_rest_of_line ();
11863 }
11864 else
11865 {
11866 as_bad (_("No read only data section in this object file format"));
11867 demand_empty_rest_of_line ();
11868 return;
11869 }
11870 break;
11871
11872 case 's':
11873 if (USE_GLOBAL_POINTER_OPT)
11874 {
11875 seg = subseg_new (".sdata", (subsegT) get_absolute_expression ());
11876 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
11877 {
11878 bfd_set_section_flags (stdoutput, seg,
11879 SEC_ALLOC | SEC_LOAD | SEC_RELOC
11880 | SEC_DATA);
11881 if (strcmp (TARGET_OS, "elf") != 0)
e799a695 11882 record_alignment (seg, 4);
252b5132
RH
11883 }
11884 demand_empty_rest_of_line ();
11885 break;
11886 }
11887 else
11888 {
11889 as_bad (_("Global pointers not supported; recompile -G 0"));
11890 demand_empty_rest_of_line ();
11891 return;
11892 }
11893 }
11894
11895 auto_align = 1;
11896}
b34976b6 11897
cca86cc8 11898void
17a2f251 11899s_change_section (int ignore ATTRIBUTE_UNUSED)
cca86cc8 11900{
7ed4a06a 11901#ifdef OBJ_ELF
cca86cc8
SC
11902 char *section_name;
11903 char c;
684022ea 11904 char next_c = 0;
cca86cc8
SC
11905 int section_type;
11906 int section_flag;
11907 int section_entry_size;
11908 int section_alignment;
b34976b6 11909
7ed4a06a
TS
11910 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
11911 return;
11912
cca86cc8
SC
11913 section_name = input_line_pointer;
11914 c = get_symbol_end ();
a816d1ed
AO
11915 if (c)
11916 next_c = *(input_line_pointer + 1);
cca86cc8 11917
4cf0dd0d
TS
11918 /* Do we have .section Name<,"flags">? */
11919 if (c != ',' || (c == ',' && next_c == '"'))
cca86cc8 11920 {
4cf0dd0d
TS
11921 /* just after name is now '\0'. */
11922 *input_line_pointer = c;
cca86cc8
SC
11923 input_line_pointer = section_name;
11924 obj_elf_section (ignore);
11925 return;
11926 }
11927 input_line_pointer++;
11928
11929 /* Do we have .section Name<,type><,flag><,entry_size><,alignment> */
11930 if (c == ',')
11931 section_type = get_absolute_expression ();
11932 else
11933 section_type = 0;
11934 if (*input_line_pointer++ == ',')
11935 section_flag = get_absolute_expression ();
11936 else
11937 section_flag = 0;
11938 if (*input_line_pointer++ == ',')
11939 section_entry_size = get_absolute_expression ();
11940 else
11941 section_entry_size = 0;
11942 if (*input_line_pointer++ == ',')
11943 section_alignment = get_absolute_expression ();
11944 else
11945 section_alignment = 0;
11946
a816d1ed
AO
11947 section_name = xstrdup (section_name);
11948
cca86cc8
SC
11949 obj_elf_change_section (section_name, section_type, section_flag,
11950 section_entry_size, 0, 0, 0);
a816d1ed
AO
11951
11952 if (now_seg->name != section_name)
11953 free (section_name);
7ed4a06a 11954#endif /* OBJ_ELF */
cca86cc8 11955}
252b5132
RH
11956
11957void
17a2f251 11958mips_enable_auto_align (void)
252b5132
RH
11959{
11960 auto_align = 1;
11961}
11962
11963static void
17a2f251 11964s_cons (int log_size)
252b5132
RH
11965{
11966 symbolS *label;
11967
11968 label = insn_labels != NULL ? insn_labels->label : NULL;
b34976b6 11969 mips_emit_delays (FALSE);
252b5132
RH
11970 if (log_size > 0 && auto_align)
11971 mips_align (log_size, 0, label);
11972 mips_clear_insn_labels ();
11973 cons (1 << log_size);
11974}
11975
11976static void
17a2f251 11977s_float_cons (int type)
252b5132
RH
11978{
11979 symbolS *label;
11980
11981 label = insn_labels != NULL ? insn_labels->label : NULL;
11982
b34976b6 11983 mips_emit_delays (FALSE);
252b5132
RH
11984
11985 if (auto_align)
49309057
ILT
11986 {
11987 if (type == 'd')
11988 mips_align (3, 0, label);
11989 else
11990 mips_align (2, 0, label);
11991 }
252b5132
RH
11992
11993 mips_clear_insn_labels ();
11994
11995 float_cons (type);
11996}
11997
11998/* Handle .globl. We need to override it because on Irix 5 you are
11999 permitted to say
12000 .globl foo .text
12001 where foo is an undefined symbol, to mean that foo should be
12002 considered to be the address of a function. */
12003
12004static void
17a2f251 12005s_mips_globl (int x ATTRIBUTE_UNUSED)
252b5132
RH
12006{
12007 char *name;
12008 int c;
12009 symbolS *symbolP;
12010 flagword flag;
12011
12012 name = input_line_pointer;
12013 c = get_symbol_end ();
12014 symbolP = symbol_find_or_make (name);
12015 *input_line_pointer = c;
12016 SKIP_WHITESPACE ();
12017
12018 /* On Irix 5, every global symbol that is not explicitly labelled as
12019 being a function is apparently labelled as being an object. */
12020 flag = BSF_OBJECT;
12021
12022 if (! is_end_of_line[(unsigned char) *input_line_pointer])
12023 {
12024 char *secname;
12025 asection *sec;
12026
12027 secname = input_line_pointer;
12028 c = get_symbol_end ();
12029 sec = bfd_get_section_by_name (stdoutput, secname);
12030 if (sec == NULL)
12031 as_bad (_("%s: no such section"), secname);
12032 *input_line_pointer = c;
12033
12034 if (sec != NULL && (sec->flags & SEC_CODE) != 0)
12035 flag = BSF_FUNCTION;
12036 }
12037
49309057 12038 symbol_get_bfdsym (symbolP)->flags |= flag;
252b5132
RH
12039
12040 S_SET_EXTERNAL (symbolP);
12041 demand_empty_rest_of_line ();
12042}
12043
12044static void
17a2f251 12045s_option (int x ATTRIBUTE_UNUSED)
252b5132
RH
12046{
12047 char *opt;
12048 char c;
12049
12050 opt = input_line_pointer;
12051 c = get_symbol_end ();
12052
12053 if (*opt == 'O')
12054 {
12055 /* FIXME: What does this mean? */
12056 }
12057 else if (strncmp (opt, "pic", 3) == 0)
12058 {
12059 int i;
12060
12061 i = atoi (opt + 3);
12062 if (i == 0)
12063 mips_pic = NO_PIC;
12064 else if (i == 2)
143d77c5 12065 {
252b5132 12066 mips_pic = SVR4_PIC;
143d77c5
EC
12067 mips_abicalls = TRUE;
12068 }
252b5132
RH
12069 else
12070 as_bad (_(".option pic%d not supported"), i);
12071
12072 if (USE_GLOBAL_POINTER_OPT && mips_pic == SVR4_PIC)
12073 {
12074 if (g_switch_seen && g_switch_value != 0)
12075 as_warn (_("-G may not be used with SVR4 PIC code"));
12076 g_switch_value = 0;
12077 bfd_set_gp_size (stdoutput, 0);
12078 }
12079 }
12080 else
12081 as_warn (_("Unrecognized option \"%s\""), opt);
12082
12083 *input_line_pointer = c;
12084 demand_empty_rest_of_line ();
12085}
12086
12087/* This structure is used to hold a stack of .set values. */
12088
e972090a
NC
12089struct mips_option_stack
12090{
252b5132
RH
12091 struct mips_option_stack *next;
12092 struct mips_set_options options;
12093};
12094
12095static struct mips_option_stack *mips_opts_stack;
12096
12097/* Handle the .set pseudo-op. */
12098
12099static void
17a2f251 12100s_mipsset (int x ATTRIBUTE_UNUSED)
252b5132
RH
12101{
12102 char *name = input_line_pointer, ch;
12103
12104 while (!is_end_of_line[(unsigned char) *input_line_pointer])
f9419b05 12105 ++input_line_pointer;
252b5132
RH
12106 ch = *input_line_pointer;
12107 *input_line_pointer = '\0';
12108
12109 if (strcmp (name, "reorder") == 0)
12110 {
12111 if (mips_opts.noreorder && prev_nop_frag != NULL)
12112 {
12113 /* If we still have pending nops, we can discard them. The
12114 usual nop handling will insert any that are still
bdaaa2e1 12115 needed. */
252b5132
RH
12116 prev_nop_frag->fr_fix -= (prev_nop_frag_holds
12117 * (mips_opts.mips16 ? 2 : 4));
12118 prev_nop_frag = NULL;
12119 }
12120 mips_opts.noreorder = 0;
12121 }
12122 else if (strcmp (name, "noreorder") == 0)
12123 {
b34976b6 12124 mips_emit_delays (TRUE);
252b5132
RH
12125 mips_opts.noreorder = 1;
12126 mips_any_noreorder = 1;
12127 }
12128 else if (strcmp (name, "at") == 0)
12129 {
12130 mips_opts.noat = 0;
12131 }
12132 else if (strcmp (name, "noat") == 0)
12133 {
12134 mips_opts.noat = 1;
12135 }
12136 else if (strcmp (name, "macro") == 0)
12137 {
12138 mips_opts.warn_about_macros = 0;
12139 }
12140 else if (strcmp (name, "nomacro") == 0)
12141 {
12142 if (mips_opts.noreorder == 0)
12143 as_bad (_("`noreorder' must be set before `nomacro'"));
12144 mips_opts.warn_about_macros = 1;
12145 }
12146 else if (strcmp (name, "move") == 0 || strcmp (name, "novolatile") == 0)
12147 {
12148 mips_opts.nomove = 0;
12149 }
12150 else if (strcmp (name, "nomove") == 0 || strcmp (name, "volatile") == 0)
12151 {
12152 mips_opts.nomove = 1;
12153 }
12154 else if (strcmp (name, "bopt") == 0)
12155 {
12156 mips_opts.nobopt = 0;
12157 }
12158 else if (strcmp (name, "nobopt") == 0)
12159 {
12160 mips_opts.nobopt = 1;
12161 }
12162 else if (strcmp (name, "mips16") == 0
12163 || strcmp (name, "MIPS-16") == 0)
12164 mips_opts.mips16 = 1;
12165 else if (strcmp (name, "nomips16") == 0
12166 || strcmp (name, "noMIPS-16") == 0)
12167 mips_opts.mips16 = 0;
1f25f5d3
CD
12168 else if (strcmp (name, "mips3d") == 0)
12169 mips_opts.ase_mips3d = 1;
12170 else if (strcmp (name, "nomips3d") == 0)
12171 mips_opts.ase_mips3d = 0;
a4672219
TS
12172 else if (strcmp (name, "mdmx") == 0)
12173 mips_opts.ase_mdmx = 1;
12174 else if (strcmp (name, "nomdmx") == 0)
12175 mips_opts.ase_mdmx = 0;
1a2c1fad 12176 else if (strncmp (name, "mips", 4) == 0 || strncmp (name, "arch=", 5) == 0)
252b5132 12177 {
af7ee8bf 12178 int reset = 0;
252b5132 12179
1a2c1fad
CD
12180 /* Permit the user to change the ISA and architecture on the fly.
12181 Needless to say, misuse can cause serious problems. */
af7ee8bf
CD
12182 if (strcmp (name, "mips0") == 0)
12183 {
12184 reset = 1;
12185 mips_opts.isa = file_mips_isa;
12186 }
12187 else if (strcmp (name, "mips1") == 0)
12188 mips_opts.isa = ISA_MIPS1;
12189 else if (strcmp (name, "mips2") == 0)
12190 mips_opts.isa = ISA_MIPS2;
12191 else if (strcmp (name, "mips3") == 0)
12192 mips_opts.isa = ISA_MIPS3;
12193 else if (strcmp (name, "mips4") == 0)
12194 mips_opts.isa = ISA_MIPS4;
12195 else if (strcmp (name, "mips5") == 0)
12196 mips_opts.isa = ISA_MIPS5;
12197 else if (strcmp (name, "mips32") == 0)
12198 mips_opts.isa = ISA_MIPS32;
12199 else if (strcmp (name, "mips32r2") == 0)
12200 mips_opts.isa = ISA_MIPS32R2;
12201 else if (strcmp (name, "mips64") == 0)
12202 mips_opts.isa = ISA_MIPS64;
5f74bc13
CD
12203 else if (strcmp (name, "mips64r2") == 0)
12204 mips_opts.isa = ISA_MIPS64R2;
1a2c1fad
CD
12205 else if (strcmp (name, "arch=default") == 0)
12206 {
12207 reset = 1;
12208 mips_opts.arch = file_mips_arch;
12209 mips_opts.isa = file_mips_isa;
12210 }
12211 else if (strncmp (name, "arch=", 5) == 0)
12212 {
12213 const struct mips_cpu_info *p;
12214
12215 p = mips_parse_cpu("internal use", name + 5);
12216 if (!p)
12217 as_bad (_("unknown architecture %s"), name + 5);
12218 else
12219 {
12220 mips_opts.arch = p->cpu;
12221 mips_opts.isa = p->isa;
12222 }
12223 }
af7ee8bf
CD
12224 else
12225 as_bad (_("unknown ISA level %s"), name + 4);
12226
12227 switch (mips_opts.isa)
98d3f06f
KH
12228 {
12229 case 0:
98d3f06f 12230 break;
af7ee8bf
CD
12231 case ISA_MIPS1:
12232 case ISA_MIPS2:
12233 case ISA_MIPS32:
12234 case ISA_MIPS32R2:
98d3f06f
KH
12235 mips_opts.gp32 = 1;
12236 mips_opts.fp32 = 1;
12237 break;
af7ee8bf
CD
12238 case ISA_MIPS3:
12239 case ISA_MIPS4:
12240 case ISA_MIPS5:
12241 case ISA_MIPS64:
5f74bc13 12242 case ISA_MIPS64R2:
98d3f06f
KH
12243 mips_opts.gp32 = 0;
12244 mips_opts.fp32 = 0;
12245 break;
12246 default:
12247 as_bad (_("unknown ISA level %s"), name + 4);
12248 break;
12249 }
af7ee8bf 12250 if (reset)
98d3f06f 12251 {
af7ee8bf
CD
12252 mips_opts.gp32 = file_mips_gp32;
12253 mips_opts.fp32 = file_mips_fp32;
98d3f06f 12254 }
252b5132
RH
12255 }
12256 else if (strcmp (name, "autoextend") == 0)
12257 mips_opts.noautoextend = 0;
12258 else if (strcmp (name, "noautoextend") == 0)
12259 mips_opts.noautoextend = 1;
12260 else if (strcmp (name, "push") == 0)
12261 {
12262 struct mips_option_stack *s;
12263
12264 s = (struct mips_option_stack *) xmalloc (sizeof *s);
12265 s->next = mips_opts_stack;
12266 s->options = mips_opts;
12267 mips_opts_stack = s;
12268 }
12269 else if (strcmp (name, "pop") == 0)
12270 {
12271 struct mips_option_stack *s;
12272
12273 s = mips_opts_stack;
12274 if (s == NULL)
12275 as_bad (_(".set pop with no .set push"));
12276 else
12277 {
12278 /* If we're changing the reorder mode we need to handle
12279 delay slots correctly. */
12280 if (s->options.noreorder && ! mips_opts.noreorder)
b34976b6 12281 mips_emit_delays (TRUE);
252b5132
RH
12282 else if (! s->options.noreorder && mips_opts.noreorder)
12283 {
12284 if (prev_nop_frag != NULL)
12285 {
12286 prev_nop_frag->fr_fix -= (prev_nop_frag_holds
12287 * (mips_opts.mips16 ? 2 : 4));
12288 prev_nop_frag = NULL;
12289 }
12290 }
12291
12292 mips_opts = s->options;
12293 mips_opts_stack = s->next;
12294 free (s);
12295 }
12296 }
12297 else
12298 {
12299 as_warn (_("Tried to set unrecognized symbol: %s\n"), name);
12300 }
12301 *input_line_pointer = ch;
12302 demand_empty_rest_of_line ();
12303}
12304
12305/* Handle the .abicalls pseudo-op. I believe this is equivalent to
12306 .option pic2. It means to generate SVR4 PIC calls. */
12307
12308static void
17a2f251 12309s_abicalls (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
12310{
12311 mips_pic = SVR4_PIC;
143d77c5 12312 mips_abicalls = TRUE;
252b5132
RH
12313 if (USE_GLOBAL_POINTER_OPT)
12314 {
12315 if (g_switch_seen && g_switch_value != 0)
12316 as_warn (_("-G may not be used with SVR4 PIC code"));
12317 g_switch_value = 0;
12318 }
12319 bfd_set_gp_size (stdoutput, 0);
12320 demand_empty_rest_of_line ();
12321}
12322
12323/* Handle the .cpload pseudo-op. This is used when generating SVR4
12324 PIC code. It sets the $gp register for the function based on the
12325 function address, which is in the register named in the argument.
12326 This uses a relocation against _gp_disp, which is handled specially
12327 by the linker. The result is:
12328 lui $gp,%hi(_gp_disp)
12329 addiu $gp,$gp,%lo(_gp_disp)
12330 addu $gp,$gp,.cpload argument
12331 The .cpload argument is normally $25 == $t9. */
12332
12333static void
17a2f251 12334s_cpload (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
12335{
12336 expressionS ex;
12337 int icnt = 0;
12338
6478892d
TS
12339 /* If we are not generating SVR4 PIC code, or if this is NewABI code,
12340 .cpload is ignored. */
12341 if (mips_pic != SVR4_PIC || HAVE_NEWABI)
252b5132
RH
12342 {
12343 s_ignore (0);
12344 return;
12345 }
12346
d3ecfc59 12347 /* .cpload should be in a .set noreorder section. */
252b5132
RH
12348 if (mips_opts.noreorder == 0)
12349 as_warn (_(".cpload not in noreorder section"));
12350
12351 ex.X_op = O_symbol;
12352 ex.X_add_symbol = symbol_find_or_make ("_gp_disp");
12353 ex.X_op_symbol = NULL;
12354 ex.X_add_number = 0;
12355
12356 /* In ELF, this symbol is implicitly an STT_OBJECT symbol. */
49309057 12357 symbol_get_bfdsym (ex.X_add_symbol)->flags |= BSF_OBJECT;
252b5132 12358
c9914766 12359 macro_build_lui (NULL, &icnt, &ex, mips_gp_register);
17a2f251
TS
12360 macro_build (NULL, &icnt, &ex, "addiu", "t,r,j", mips_gp_register,
12361 mips_gp_register, BFD_RELOC_LO16);
252b5132 12362
17a2f251
TS
12363 macro_build (NULL, &icnt, NULL, "addu", "d,v,t", mips_gp_register,
12364 mips_gp_register, tc_get_register (0));
252b5132
RH
12365
12366 demand_empty_rest_of_line ();
12367}
12368
6478892d
TS
12369/* Handle the .cpsetup pseudo-op defined for NewABI PIC code. The syntax is:
12370 .cpsetup $reg1, offset|$reg2, label
12371
12372 If offset is given, this results in:
12373 sd $gp, offset($sp)
956cd1d6 12374 lui $gp, %hi(%neg(%gp_rel(label)))
698b7d9d
TS
12375 addiu $gp, $gp, %lo(%neg(%gp_rel(label)))
12376 daddu $gp, $gp, $reg1
6478892d
TS
12377
12378 If $reg2 is given, this results in:
12379 daddu $reg2, $gp, $0
956cd1d6 12380 lui $gp, %hi(%neg(%gp_rel(label)))
698b7d9d
TS
12381 addiu $gp, $gp, %lo(%neg(%gp_rel(label)))
12382 daddu $gp, $gp, $reg1
12383 $reg1 is normally $25 == $t9. */
6478892d 12384static void
17a2f251 12385s_cpsetup (int ignore ATTRIBUTE_UNUSED)
6478892d
TS
12386{
12387 expressionS ex_off;
12388 expressionS ex_sym;
12389 int reg1;
12390 int icnt = 0;
f21f8242 12391 char *f;
6478892d 12392
8586fc66 12393 /* If we are not generating SVR4 PIC code, .cpsetup is ignored.
6478892d
TS
12394 We also need NewABI support. */
12395 if (mips_pic != SVR4_PIC || ! HAVE_NEWABI)
12396 {
12397 s_ignore (0);
12398 return;
12399 }
12400
12401 reg1 = tc_get_register (0);
12402 SKIP_WHITESPACE ();
12403 if (*input_line_pointer != ',')
12404 {
12405 as_bad (_("missing argument separator ',' for .cpsetup"));
12406 return;
12407 }
12408 else
80245285 12409 ++input_line_pointer;
6478892d
TS
12410 SKIP_WHITESPACE ();
12411 if (*input_line_pointer == '$')
80245285
TS
12412 {
12413 mips_cpreturn_register = tc_get_register (0);
12414 mips_cpreturn_offset = -1;
12415 }
6478892d 12416 else
80245285
TS
12417 {
12418 mips_cpreturn_offset = get_absolute_expression ();
12419 mips_cpreturn_register = -1;
12420 }
6478892d
TS
12421 SKIP_WHITESPACE ();
12422 if (*input_line_pointer != ',')
12423 {
12424 as_bad (_("missing argument separator ',' for .cpsetup"));
12425 return;
12426 }
12427 else
f9419b05 12428 ++input_line_pointer;
6478892d 12429 SKIP_WHITESPACE ();
f21f8242 12430 expression (&ex_sym);
6478892d
TS
12431
12432 if (mips_cpreturn_register == -1)
12433 {
12434 ex_off.X_op = O_constant;
12435 ex_off.X_add_symbol = NULL;
12436 ex_off.X_op_symbol = NULL;
12437 ex_off.X_add_number = mips_cpreturn_offset;
12438
17a2f251
TS
12439 macro_build (NULL, &icnt, &ex_off, "sd", "t,o(b)", mips_gp_register,
12440 BFD_RELOC_LO16, SP);
6478892d
TS
12441 }
12442 else
17a2f251
TS
12443 macro_build (NULL, &icnt, NULL, "daddu", "d,v,t", mips_cpreturn_register,
12444 mips_gp_register, 0);
6478892d 12445
f21f8242
AO
12446 /* Ensure there's room for the next two instructions, so that `f'
12447 doesn't end up with an address in the wrong frag. */
12448 frag_grow (8);
12449 f = frag_more (0);
17a2f251
TS
12450 macro_build (NULL, &icnt, &ex_sym, "lui", "t,u", mips_gp_register,
12451 BFD_RELOC_GPREL16);
f21f8242 12452 fix_new (frag_now, f - frag_now->fr_literal,
a105a300 12453 8, NULL, 0, 0, BFD_RELOC_MIPS_SUB);
f21f8242 12454 fix_new (frag_now, f - frag_now->fr_literal,
a105a300 12455 4, NULL, 0, 0, BFD_RELOC_HI16_S);
f21f8242
AO
12456
12457 f = frag_more (0);
17a2f251
TS
12458 macro_build (NULL, &icnt, &ex_sym, "addiu", "t,r,j", mips_gp_register,
12459 mips_gp_register, BFD_RELOC_GPREL16);
f21f8242 12460 fix_new (frag_now, f - frag_now->fr_literal,
a105a300 12461 8, NULL, 0, 0, BFD_RELOC_MIPS_SUB);
f21f8242 12462 fix_new (frag_now, f - frag_now->fr_literal,
a105a300 12463 4, NULL, 0, 0, BFD_RELOC_LO16);
f21f8242 12464
17a2f251
TS
12465 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t", mips_gp_register,
12466 mips_gp_register, reg1);
6478892d
TS
12467
12468 demand_empty_rest_of_line ();
12469}
12470
12471static void
17a2f251 12472s_cplocal (int ignore ATTRIBUTE_UNUSED)
6478892d
TS
12473{
12474 /* If we are not generating SVR4 PIC code, or if this is not NewABI code,
12475 .cplocal is ignored. */
12476 if (mips_pic != SVR4_PIC || ! HAVE_NEWABI)
12477 {
12478 s_ignore (0);
12479 return;
12480 }
12481
12482 mips_gp_register = tc_get_register (0);
85b51719 12483 demand_empty_rest_of_line ();
6478892d
TS
12484}
12485
252b5132
RH
12486/* Handle the .cprestore pseudo-op. This stores $gp into a given
12487 offset from $sp. The offset is remembered, and after making a PIC
12488 call $gp is restored from that location. */
12489
12490static void
17a2f251 12491s_cprestore (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
12492{
12493 expressionS ex;
12494 int icnt = 0;
12495
6478892d 12496 /* If we are not generating SVR4 PIC code, or if this is NewABI code,
c9914766 12497 .cprestore is ignored. */
6478892d 12498 if (mips_pic != SVR4_PIC || HAVE_NEWABI)
252b5132
RH
12499 {
12500 s_ignore (0);
12501 return;
12502 }
12503
12504 mips_cprestore_offset = get_absolute_expression ();
7a621144 12505 mips_cprestore_valid = 1;
252b5132
RH
12506
12507 ex.X_op = O_constant;
12508 ex.X_add_symbol = NULL;
12509 ex.X_op_symbol = NULL;
12510 ex.X_add_number = mips_cprestore_offset;
12511
17a2f251 12512 macro_build_ldst_constoffset (NULL, &icnt, &ex, ADDRESS_STORE_INSN,
256ab948 12513 mips_gp_register, SP, HAVE_64BIT_ADDRESSES);
252b5132
RH
12514
12515 demand_empty_rest_of_line ();
12516}
12517
6478892d
TS
12518/* Handle the .cpreturn pseudo-op defined for NewABI PIC code. If an offset
12519 was given in the preceeding .gpsetup, it results in:
12520 ld $gp, offset($sp)
76b3015f 12521
6478892d
TS
12522 If a register $reg2 was given there, it results in:
12523 daddiu $gp, $gp, $reg2
12524 */
12525static void
17a2f251 12526s_cpreturn (int ignore ATTRIBUTE_UNUSED)
6478892d
TS
12527{
12528 expressionS ex;
12529 int icnt = 0;
12530
12531 /* If we are not generating SVR4 PIC code, .cpreturn is ignored.
12532 We also need NewABI support. */
12533 if (mips_pic != SVR4_PIC || ! HAVE_NEWABI)
12534 {
12535 s_ignore (0);
12536 return;
12537 }
12538
12539 if (mips_cpreturn_register == -1)
12540 {
12541 ex.X_op = O_constant;
12542 ex.X_add_symbol = NULL;
12543 ex.X_op_symbol = NULL;
12544 ex.X_add_number = mips_cpreturn_offset;
12545
17a2f251
TS
12546 macro_build (NULL, &icnt, &ex, "ld", "t,o(b)", mips_gp_register,
12547 BFD_RELOC_LO16, SP);
6478892d
TS
12548 }
12549 else
17a2f251
TS
12550 macro_build (NULL, &icnt, NULL, "daddu", "d,v,t", mips_gp_register,
12551 mips_cpreturn_register, 0);
6478892d
TS
12552
12553 demand_empty_rest_of_line ();
12554}
12555
12556/* Handle the .gpvalue pseudo-op. This is used when generating NewABI PIC
12557 code. It sets the offset to use in gp_rel relocations. */
12558
12559static void
17a2f251 12560s_gpvalue (int ignore ATTRIBUTE_UNUSED)
6478892d
TS
12561{
12562 /* If we are not generating SVR4 PIC code, .gpvalue is ignored.
12563 We also need NewABI support. */
12564 if (mips_pic != SVR4_PIC || ! HAVE_NEWABI)
12565 {
12566 s_ignore (0);
12567 return;
12568 }
12569
def2e0dd 12570 mips_gprel_offset = get_absolute_expression ();
6478892d
TS
12571
12572 demand_empty_rest_of_line ();
12573}
12574
252b5132
RH
12575/* Handle the .gpword pseudo-op. This is used when generating PIC
12576 code. It generates a 32 bit GP relative reloc. */
12577
12578static void
17a2f251 12579s_gpword (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
12580{
12581 symbolS *label;
12582 expressionS ex;
12583 char *p;
12584
12585 /* When not generating PIC code, this is treated as .word. */
12586 if (mips_pic != SVR4_PIC)
12587 {
12588 s_cons (2);
12589 return;
12590 }
12591
12592 label = insn_labels != NULL ? insn_labels->label : NULL;
b34976b6 12593 mips_emit_delays (TRUE);
252b5132
RH
12594 if (auto_align)
12595 mips_align (2, 0, label);
12596 mips_clear_insn_labels ();
12597
12598 expression (&ex);
12599
12600 if (ex.X_op != O_symbol || ex.X_add_number != 0)
12601 {
12602 as_bad (_("Unsupported use of .gpword"));
12603 ignore_rest_of_line ();
12604 }
12605
12606 p = frag_more (4);
17a2f251 12607 md_number_to_chars (p, 0, 4);
b34976b6 12608 fix_new_exp (frag_now, p - frag_now->fr_literal, 4, &ex, FALSE,
cdf6fd85 12609 BFD_RELOC_GPREL32);
252b5132
RH
12610
12611 demand_empty_rest_of_line ();
12612}
12613
10181a0d 12614static void
17a2f251 12615s_gpdword (int ignore ATTRIBUTE_UNUSED)
10181a0d
AO
12616{
12617 symbolS *label;
12618 expressionS ex;
12619 char *p;
12620
12621 /* When not generating PIC code, this is treated as .dword. */
12622 if (mips_pic != SVR4_PIC)
12623 {
12624 s_cons (3);
12625 return;
12626 }
12627
12628 label = insn_labels != NULL ? insn_labels->label : NULL;
b34976b6 12629 mips_emit_delays (TRUE);
10181a0d
AO
12630 if (auto_align)
12631 mips_align (3, 0, label);
12632 mips_clear_insn_labels ();
12633
12634 expression (&ex);
12635
12636 if (ex.X_op != O_symbol || ex.X_add_number != 0)
12637 {
12638 as_bad (_("Unsupported use of .gpdword"));
12639 ignore_rest_of_line ();
12640 }
12641
12642 p = frag_more (8);
17a2f251 12643 md_number_to_chars (p, 0, 8);
a105a300 12644 fix_new_exp (frag_now, p - frag_now->fr_literal, 4, &ex, FALSE,
10181a0d
AO
12645 BFD_RELOC_GPREL32);
12646
12647 /* GPREL32 composed with 64 gives a 64-bit GP offset. */
12648 ex.X_op = O_absent;
12649 ex.X_add_symbol = 0;
12650 ex.X_add_number = 0;
b34976b6 12651 fix_new_exp (frag_now, p - frag_now->fr_literal, 8, &ex, FALSE,
10181a0d
AO
12652 BFD_RELOC_64);
12653
12654 demand_empty_rest_of_line ();
12655}
12656
252b5132
RH
12657/* Handle the .cpadd pseudo-op. This is used when dealing with switch
12658 tables in SVR4 PIC code. */
12659
12660static void
17a2f251 12661s_cpadd (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
12662{
12663 int icnt = 0;
12664 int reg;
12665
10181a0d
AO
12666 /* This is ignored when not generating SVR4 PIC code. */
12667 if (mips_pic != SVR4_PIC)
252b5132
RH
12668 {
12669 s_ignore (0);
12670 return;
12671 }
12672
12673 /* Add $gp to the register named as an argument. */
12674 reg = tc_get_register (0);
17a2f251
TS
12675 macro_build (NULL, &icnt, NULL, ADDRESS_ADD_INSN, "d,v,t",
12676 reg, reg, mips_gp_register);
252b5132 12677
bdaaa2e1 12678 demand_empty_rest_of_line ();
252b5132
RH
12679}
12680
12681/* Handle the .insn pseudo-op. This marks instruction labels in
12682 mips16 mode. This permits the linker to handle them specially,
12683 such as generating jalx instructions when needed. We also make
12684 them odd for the duration of the assembly, in order to generate the
12685 right sort of code. We will make them even in the adjust_symtab
12686 routine, while leaving them marked. This is convenient for the
12687 debugger and the disassembler. The linker knows to make them odd
12688 again. */
12689
12690static void
17a2f251 12691s_insn (int ignore ATTRIBUTE_UNUSED)
252b5132 12692{
f9419b05 12693 mips16_mark_labels ();
252b5132
RH
12694
12695 demand_empty_rest_of_line ();
12696}
12697
12698/* Handle a .stabn directive. We need these in order to mark a label
12699 as being a mips16 text label correctly. Sometimes the compiler
12700 will emit a label, followed by a .stabn, and then switch sections.
12701 If the label and .stabn are in mips16 mode, then the label is
12702 really a mips16 text label. */
12703
12704static void
17a2f251 12705s_mips_stab (int type)
252b5132 12706{
f9419b05 12707 if (type == 'n')
252b5132
RH
12708 mips16_mark_labels ();
12709
12710 s_stab (type);
12711}
12712
12713/* Handle the .weakext pseudo-op as defined in Kane and Heinrich.
12714 */
12715
12716static void
17a2f251 12717s_mips_weakext (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
12718{
12719 char *name;
12720 int c;
12721 symbolS *symbolP;
12722 expressionS exp;
12723
12724 name = input_line_pointer;
12725 c = get_symbol_end ();
12726 symbolP = symbol_find_or_make (name);
12727 S_SET_WEAK (symbolP);
12728 *input_line_pointer = c;
12729
12730 SKIP_WHITESPACE ();
12731
12732 if (! is_end_of_line[(unsigned char) *input_line_pointer])
12733 {
12734 if (S_IS_DEFINED (symbolP))
12735 {
956cd1d6 12736 as_bad ("ignoring attempt to redefine symbol %s",
252b5132
RH
12737 S_GET_NAME (symbolP));
12738 ignore_rest_of_line ();
12739 return;
12740 }
bdaaa2e1 12741
252b5132
RH
12742 if (*input_line_pointer == ',')
12743 {
12744 ++input_line_pointer;
12745 SKIP_WHITESPACE ();
12746 }
bdaaa2e1 12747
252b5132
RH
12748 expression (&exp);
12749 if (exp.X_op != O_symbol)
12750 {
12751 as_bad ("bad .weakext directive");
98d3f06f 12752 ignore_rest_of_line ();
252b5132
RH
12753 return;
12754 }
49309057 12755 symbol_set_value_expression (symbolP, &exp);
252b5132
RH
12756 }
12757
12758 demand_empty_rest_of_line ();
12759}
12760
12761/* Parse a register string into a number. Called from the ECOFF code
12762 to parse .frame. The argument is non-zero if this is the frame
12763 register, so that we can record it in mips_frame_reg. */
12764
12765int
17a2f251 12766tc_get_register (int frame)
252b5132
RH
12767{
12768 int reg;
12769
12770 SKIP_WHITESPACE ();
12771 if (*input_line_pointer++ != '$')
12772 {
12773 as_warn (_("expected `$'"));
85b51719 12774 reg = ZERO;
252b5132 12775 }
3882b010 12776 else if (ISDIGIT (*input_line_pointer))
252b5132
RH
12777 {
12778 reg = get_absolute_expression ();
12779 if (reg < 0 || reg >= 32)
12780 {
12781 as_warn (_("Bad register number"));
85b51719 12782 reg = ZERO;
252b5132
RH
12783 }
12784 }
12785 else
12786 {
76db943d 12787 if (strncmp (input_line_pointer, "ra", 2) == 0)
85b51719
TS
12788 {
12789 reg = RA;
12790 input_line_pointer += 2;
12791 }
76db943d 12792 else if (strncmp (input_line_pointer, "fp", 2) == 0)
85b51719
TS
12793 {
12794 reg = FP;
12795 input_line_pointer += 2;
12796 }
252b5132 12797 else if (strncmp (input_line_pointer, "sp", 2) == 0)
85b51719
TS
12798 {
12799 reg = SP;
12800 input_line_pointer += 2;
12801 }
252b5132 12802 else if (strncmp (input_line_pointer, "gp", 2) == 0)
85b51719
TS
12803 {
12804 reg = GP;
12805 input_line_pointer += 2;
12806 }
252b5132 12807 else if (strncmp (input_line_pointer, "at", 2) == 0)
85b51719
TS
12808 {
12809 reg = AT;
12810 input_line_pointer += 2;
12811 }
12812 else if (strncmp (input_line_pointer, "kt0", 3) == 0)
12813 {
12814 reg = KT0;
12815 input_line_pointer += 3;
12816 }
12817 else if (strncmp (input_line_pointer, "kt1", 3) == 0)
12818 {
12819 reg = KT1;
12820 input_line_pointer += 3;
12821 }
12822 else if (strncmp (input_line_pointer, "zero", 4) == 0)
12823 {
12824 reg = ZERO;
12825 input_line_pointer += 4;
12826 }
252b5132
RH
12827 else
12828 {
12829 as_warn (_("Unrecognized register name"));
85b51719
TS
12830 reg = ZERO;
12831 while (ISALNUM(*input_line_pointer))
12832 input_line_pointer++;
252b5132 12833 }
252b5132
RH
12834 }
12835 if (frame)
7a621144
DJ
12836 {
12837 mips_frame_reg = reg != 0 ? reg : SP;
12838 mips_frame_reg_valid = 1;
12839 mips_cprestore_valid = 0;
12840 }
252b5132
RH
12841 return reg;
12842}
12843
12844valueT
17a2f251 12845md_section_align (asection *seg, valueT addr)
252b5132
RH
12846{
12847 int align = bfd_get_section_alignment (stdoutput, seg);
12848
12849#ifdef OBJ_ELF
12850 /* We don't need to align ELF sections to the full alignment.
12851 However, Irix 5 may prefer that we align them at least to a 16
12852 byte boundary. We don't bother to align the sections if we are
12853 targeted for an embedded system. */
12854 if (strcmp (TARGET_OS, "elf") == 0)
12855 return addr;
12856 if (align > 4)
12857 align = 4;
12858#endif
12859
12860 return ((addr + (1 << align) - 1) & (-1 << align));
12861}
12862
12863/* Utility routine, called from above as well. If called while the
12864 input file is still being read, it's only an approximation. (For
12865 example, a symbol may later become defined which appeared to be
12866 undefined earlier.) */
12867
12868static int
17a2f251 12869nopic_need_relax (symbolS *sym, int before_relaxing)
252b5132
RH
12870{
12871 if (sym == 0)
12872 return 0;
12873
6478892d 12874 if (USE_GLOBAL_POINTER_OPT && g_switch_value > 0)
252b5132
RH
12875 {
12876 const char *symname;
12877 int change;
12878
c9914766 12879 /* Find out whether this symbol can be referenced off the $gp
252b5132
RH
12880 register. It can be if it is smaller than the -G size or if
12881 it is in the .sdata or .sbss section. Certain symbols can
c9914766 12882 not be referenced off the $gp, although it appears as though
252b5132
RH
12883 they can. */
12884 symname = S_GET_NAME (sym);
12885 if (symname != (const char *) NULL
12886 && (strcmp (symname, "eprol") == 0
12887 || strcmp (symname, "etext") == 0
12888 || strcmp (symname, "_gp") == 0
12889 || strcmp (symname, "edata") == 0
12890 || strcmp (symname, "_fbss") == 0
12891 || strcmp (symname, "_fdata") == 0
12892 || strcmp (symname, "_ftext") == 0
12893 || strcmp (symname, "end") == 0
12894 || strcmp (symname, "_gp_disp") == 0))
12895 change = 1;
12896 else if ((! S_IS_DEFINED (sym) || S_IS_COMMON (sym))
12897 && (0
12898#ifndef NO_ECOFF_DEBUGGING
49309057
ILT
12899 || (symbol_get_obj (sym)->ecoff_extern_size != 0
12900 && (symbol_get_obj (sym)->ecoff_extern_size
12901 <= g_switch_value))
252b5132
RH
12902#endif
12903 /* We must defer this decision until after the whole
12904 file has been read, since there might be a .extern
12905 after the first use of this symbol. */
12906 || (before_relaxing
12907#ifndef NO_ECOFF_DEBUGGING
49309057 12908 && symbol_get_obj (sym)->ecoff_extern_size == 0
252b5132
RH
12909#endif
12910 && S_GET_VALUE (sym) == 0)
12911 || (S_GET_VALUE (sym) != 0
12912 && S_GET_VALUE (sym) <= g_switch_value)))
12913 change = 0;
12914 else
12915 {
12916 const char *segname;
12917
12918 segname = segment_name (S_GET_SEGMENT (sym));
12919 assert (strcmp (segname, ".lit8") != 0
12920 && strcmp (segname, ".lit4") != 0);
12921 change = (strcmp (segname, ".sdata") != 0
fba2b7f9
GK
12922 && strcmp (segname, ".sbss") != 0
12923 && strncmp (segname, ".sdata.", 7) != 0
12924 && strncmp (segname, ".gnu.linkonce.s.", 16) != 0);
252b5132
RH
12925 }
12926 return change;
12927 }
12928 else
c9914766 12929 /* We are not optimizing for the $gp register. */
252b5132
RH
12930 return 1;
12931}
12932
5919d012
RS
12933
12934/* Return true if the given symbol should be considered local for SVR4 PIC. */
12935
12936static bfd_boolean
17a2f251 12937pic_need_relax (symbolS *sym, asection *segtype)
5919d012
RS
12938{
12939 asection *symsec;
12940 bfd_boolean linkonce;
12941
12942 /* Handle the case of a symbol equated to another symbol. */
12943 while (symbol_equated_reloc_p (sym))
12944 {
12945 symbolS *n;
12946
12947 /* It's possible to get a loop here in a badly written
12948 program. */
12949 n = symbol_get_value_expression (sym)->X_add_symbol;
12950 if (n == sym)
12951 break;
12952 sym = n;
12953 }
12954
12955 symsec = S_GET_SEGMENT (sym);
12956
12957 /* duplicate the test for LINK_ONCE sections as in adjust_reloc_syms */
12958 linkonce = FALSE;
12959 if (symsec != segtype && ! S_IS_LOCAL (sym))
12960 {
12961 if ((bfd_get_section_flags (stdoutput, symsec) & SEC_LINK_ONCE)
12962 != 0)
12963 linkonce = TRUE;
12964
12965 /* The GNU toolchain uses an extension for ELF: a section
12966 beginning with the magic string .gnu.linkonce is a linkonce
12967 section. */
12968 if (strncmp (segment_name (symsec), ".gnu.linkonce",
12969 sizeof ".gnu.linkonce" - 1) == 0)
12970 linkonce = TRUE;
12971 }
12972
12973 /* This must duplicate the test in adjust_reloc_syms. */
12974 return (symsec != &bfd_und_section
12975 && symsec != &bfd_abs_section
12976 && ! bfd_is_com_section (symsec)
12977 && !linkonce
12978#ifdef OBJ_ELF
12979 /* A global or weak symbol is treated as external. */
12980 && (OUTPUT_FLAVOR != bfd_target_elf_flavour
12981 || (! S_IS_WEAK (sym)
12982 && (! S_IS_EXTERNAL (sym)
12983 || mips_pic == EMBEDDED_PIC)))
12984#endif
12985 );
12986}
12987
12988
252b5132
RH
12989/* Given a mips16 variant frag FRAGP, return non-zero if it needs an
12990 extended opcode. SEC is the section the frag is in. */
12991
12992static int
17a2f251 12993mips16_extended_frag (fragS *fragp, asection *sec, long stretch)
252b5132
RH
12994{
12995 int type;
12996 register const struct mips16_immed_operand *op;
12997 offsetT val;
12998 int mintiny, maxtiny;
12999 segT symsec;
98aa84af 13000 fragS *sym_frag;
252b5132
RH
13001
13002 if (RELAX_MIPS16_USER_SMALL (fragp->fr_subtype))
13003 return 0;
13004 if (RELAX_MIPS16_USER_EXT (fragp->fr_subtype))
13005 return 1;
13006
13007 type = RELAX_MIPS16_TYPE (fragp->fr_subtype);
13008 op = mips16_immed_operands;
13009 while (op->type != type)
13010 {
13011 ++op;
13012 assert (op < mips16_immed_operands + MIPS16_NUM_IMMED);
13013 }
13014
13015 if (op->unsp)
13016 {
13017 if (type == '<' || type == '>' || type == '[' || type == ']')
13018 {
13019 mintiny = 1;
13020 maxtiny = 1 << op->nbits;
13021 }
13022 else
13023 {
13024 mintiny = 0;
13025 maxtiny = (1 << op->nbits) - 1;
13026 }
13027 }
13028 else
13029 {
13030 mintiny = - (1 << (op->nbits - 1));
13031 maxtiny = (1 << (op->nbits - 1)) - 1;
13032 }
13033
98aa84af 13034 sym_frag = symbol_get_frag (fragp->fr_symbol);
ac62c346 13035 val = S_GET_VALUE (fragp->fr_symbol);
98aa84af 13036 symsec = S_GET_SEGMENT (fragp->fr_symbol);
252b5132
RH
13037
13038 if (op->pcrel)
13039 {
13040 addressT addr;
13041
13042 /* We won't have the section when we are called from
13043 mips_relax_frag. However, we will always have been called
13044 from md_estimate_size_before_relax first. If this is a
13045 branch to a different section, we mark it as such. If SEC is
13046 NULL, and the frag is not marked, then it must be a branch to
13047 the same section. */
13048 if (sec == NULL)
13049 {
13050 if (RELAX_MIPS16_LONG_BRANCH (fragp->fr_subtype))
13051 return 1;
13052 }
13053 else
13054 {
98aa84af 13055 /* Must have been called from md_estimate_size_before_relax. */
252b5132
RH
13056 if (symsec != sec)
13057 {
13058 fragp->fr_subtype =
13059 RELAX_MIPS16_MARK_LONG_BRANCH (fragp->fr_subtype);
13060
13061 /* FIXME: We should support this, and let the linker
13062 catch branches and loads that are out of range. */
13063 as_bad_where (fragp->fr_file, fragp->fr_line,
13064 _("unsupported PC relative reference to different section"));
13065
13066 return 1;
13067 }
98aa84af
AM
13068 if (fragp != sym_frag && sym_frag->fr_address == 0)
13069 /* Assume non-extended on the first relaxation pass.
13070 The address we have calculated will be bogus if this is
13071 a forward branch to another frag, as the forward frag
13072 will have fr_address == 0. */
13073 return 0;
252b5132
RH
13074 }
13075
13076 /* In this case, we know for sure that the symbol fragment is in
98aa84af
AM
13077 the same section. If the relax_marker of the symbol fragment
13078 differs from the relax_marker of this fragment, we have not
13079 yet adjusted the symbol fragment fr_address. We want to add
252b5132
RH
13080 in STRETCH in order to get a better estimate of the address.
13081 This particularly matters because of the shift bits. */
13082 if (stretch != 0
98aa84af 13083 && sym_frag->relax_marker != fragp->relax_marker)
252b5132
RH
13084 {
13085 fragS *f;
13086
13087 /* Adjust stretch for any alignment frag. Note that if have
13088 been expanding the earlier code, the symbol may be
13089 defined in what appears to be an earlier frag. FIXME:
13090 This doesn't handle the fr_subtype field, which specifies
13091 a maximum number of bytes to skip when doing an
13092 alignment. */
98aa84af 13093 for (f = fragp; f != NULL && f != sym_frag; f = f->fr_next)
252b5132
RH
13094 {
13095 if (f->fr_type == rs_align || f->fr_type == rs_align_code)
13096 {
13097 if (stretch < 0)
13098 stretch = - ((- stretch)
13099 & ~ ((1 << (int) f->fr_offset) - 1));
13100 else
13101 stretch &= ~ ((1 << (int) f->fr_offset) - 1);
13102 if (stretch == 0)
13103 break;
13104 }
13105 }
13106 if (f != NULL)
13107 val += stretch;
13108 }
13109
13110 addr = fragp->fr_address + fragp->fr_fix;
13111
13112 /* The base address rules are complicated. The base address of
13113 a branch is the following instruction. The base address of a
13114 PC relative load or add is the instruction itself, but if it
13115 is in a delay slot (in which case it can not be extended) use
13116 the address of the instruction whose delay slot it is in. */
13117 if (type == 'p' || type == 'q')
13118 {
13119 addr += 2;
13120
13121 /* If we are currently assuming that this frag should be
13122 extended, then, the current address is two bytes
bdaaa2e1 13123 higher. */
252b5132
RH
13124 if (RELAX_MIPS16_EXTENDED (fragp->fr_subtype))
13125 addr += 2;
13126
13127 /* Ignore the low bit in the target, since it will be set
13128 for a text label. */
13129 if ((val & 1) != 0)
13130 --val;
13131 }
13132 else if (RELAX_MIPS16_JAL_DSLOT (fragp->fr_subtype))
13133 addr -= 4;
13134 else if (RELAX_MIPS16_DSLOT (fragp->fr_subtype))
13135 addr -= 2;
13136
13137 val -= addr & ~ ((1 << op->shift) - 1);
13138
13139 /* Branch offsets have an implicit 0 in the lowest bit. */
13140 if (type == 'p' || type == 'q')
13141 val /= 2;
13142
13143 /* If any of the shifted bits are set, we must use an extended
13144 opcode. If the address depends on the size of this
13145 instruction, this can lead to a loop, so we arrange to always
13146 use an extended opcode. We only check this when we are in
13147 the main relaxation loop, when SEC is NULL. */
13148 if ((val & ((1 << op->shift) - 1)) != 0 && sec == NULL)
13149 {
13150 fragp->fr_subtype =
13151 RELAX_MIPS16_MARK_LONG_BRANCH (fragp->fr_subtype);
13152 return 1;
13153 }
13154
13155 /* If we are about to mark a frag as extended because the value
13156 is precisely maxtiny + 1, then there is a chance of an
13157 infinite loop as in the following code:
13158 la $4,foo
13159 .skip 1020
13160 .align 2
13161 foo:
13162 In this case when the la is extended, foo is 0x3fc bytes
13163 away, so the la can be shrunk, but then foo is 0x400 away, so
13164 the la must be extended. To avoid this loop, we mark the
13165 frag as extended if it was small, and is about to become
13166 extended with a value of maxtiny + 1. */
13167 if (val == ((maxtiny + 1) << op->shift)
13168 && ! RELAX_MIPS16_EXTENDED (fragp->fr_subtype)
13169 && sec == NULL)
13170 {
13171 fragp->fr_subtype =
13172 RELAX_MIPS16_MARK_LONG_BRANCH (fragp->fr_subtype);
13173 return 1;
13174 }
13175 }
13176 else if (symsec != absolute_section && sec != NULL)
13177 as_bad_where (fragp->fr_file, fragp->fr_line, _("unsupported relocation"));
13178
13179 if ((val & ((1 << op->shift) - 1)) != 0
13180 || val < (mintiny << op->shift)
13181 || val > (maxtiny << op->shift))
13182 return 1;
13183 else
13184 return 0;
13185}
13186
4a6a3df4
AO
13187/* Compute the length of a branch sequence, and adjust the
13188 RELAX_BRANCH_TOOFAR bit accordingly. If FRAGP is NULL, the
13189 worst-case length is computed, with UPDATE being used to indicate
13190 whether an unconditional (-1), branch-likely (+1) or regular (0)
13191 branch is to be computed. */
13192static int
17a2f251 13193relaxed_branch_length (fragS *fragp, asection *sec, int update)
4a6a3df4 13194{
b34976b6 13195 bfd_boolean toofar;
4a6a3df4
AO
13196 int length;
13197
13198 if (fragp
13199 && S_IS_DEFINED (fragp->fr_symbol)
13200 && sec == S_GET_SEGMENT (fragp->fr_symbol))
13201 {
13202 addressT addr;
13203 offsetT val;
13204
13205 val = S_GET_VALUE (fragp->fr_symbol) + fragp->fr_offset;
13206
13207 addr = fragp->fr_address + fragp->fr_fix + 4;
13208
13209 val -= addr;
13210
13211 toofar = val < - (0x8000 << 2) || val >= (0x8000 << 2);
13212 }
13213 else if (fragp)
13214 /* If the symbol is not defined or it's in a different segment,
13215 assume the user knows what's going on and emit a short
13216 branch. */
b34976b6 13217 toofar = FALSE;
4a6a3df4 13218 else
b34976b6 13219 toofar = TRUE;
4a6a3df4
AO
13220
13221 if (fragp && update && toofar != RELAX_BRANCH_TOOFAR (fragp->fr_subtype))
13222 fragp->fr_subtype
af6ae2ad 13223 = RELAX_BRANCH_ENCODE (RELAX_BRANCH_UNCOND (fragp->fr_subtype),
4a6a3df4
AO
13224 RELAX_BRANCH_LIKELY (fragp->fr_subtype),
13225 RELAX_BRANCH_LINK (fragp->fr_subtype),
13226 toofar);
13227
13228 length = 4;
13229 if (toofar)
13230 {
13231 if (fragp ? RELAX_BRANCH_LIKELY (fragp->fr_subtype) : (update > 0))
13232 length += 8;
13233
13234 if (mips_pic != NO_PIC)
13235 {
13236 /* Additional space for PIC loading of target address. */
13237 length += 8;
13238 if (mips_opts.isa == ISA_MIPS1)
13239 /* Additional space for $at-stabilizing nop. */
13240 length += 4;
13241 }
13242
13243 /* If branch is conditional. */
13244 if (fragp ? !RELAX_BRANCH_UNCOND (fragp->fr_subtype) : (update >= 0))
13245 length += 8;
13246 }
b34976b6 13247
4a6a3df4
AO
13248 return length;
13249}
13250
252b5132
RH
13251/* Estimate the size of a frag before relaxing. Unless this is the
13252 mips16, we are not really relaxing here, and the final size is
13253 encoded in the subtype information. For the mips16, we have to
13254 decide whether we are using an extended opcode or not. */
13255
252b5132 13256int
17a2f251 13257md_estimate_size_before_relax (fragS *fragp, asection *segtype)
252b5132 13258{
5919d012 13259 int change;
252b5132 13260
4a6a3df4
AO
13261 if (RELAX_BRANCH_P (fragp->fr_subtype))
13262 {
13263
b34976b6
AM
13264 fragp->fr_var = relaxed_branch_length (fragp, segtype, FALSE);
13265
4a6a3df4
AO
13266 return fragp->fr_var;
13267 }
13268
252b5132 13269 if (RELAX_MIPS16_P (fragp->fr_subtype))
177b4a6a
AO
13270 /* We don't want to modify the EXTENDED bit here; it might get us
13271 into infinite loops. We change it only in mips_relax_frag(). */
13272 return (RELAX_MIPS16_EXTENDED (fragp->fr_subtype) ? 4 : 2);
252b5132
RH
13273
13274 if (mips_pic == NO_PIC)
5919d012 13275 change = nopic_need_relax (fragp->fr_symbol, 0);
252b5132 13276 else if (mips_pic == SVR4_PIC)
5919d012 13277 change = pic_need_relax (fragp->fr_symbol, segtype);
252b5132
RH
13278 else
13279 abort ();
13280
13281 if (change)
13282 {
13283 /* Record the offset to the first reloc in the fr_opcode field.
13284 This lets md_convert_frag and tc_gen_reloc know that the code
13285 must be expanded. */
13286 fragp->fr_opcode = (fragp->fr_literal
13287 + fragp->fr_fix
13288 - RELAX_OLD (fragp->fr_subtype)
13289 + RELAX_RELOC1 (fragp->fr_subtype));
13290 /* FIXME: This really needs as_warn_where. */
13291 if (RELAX_WARN (fragp->fr_subtype))
9a41af64
TS
13292 as_warn (_("AT used after \".set noat\" or macro used after "
13293 "\".set nomacro\""));
13294
13295 return RELAX_NEW (fragp->fr_subtype) - RELAX_OLD (fragp->fr_subtype);
252b5132
RH
13296 }
13297
9a41af64 13298 return 0;
252b5132
RH
13299}
13300
13301/* This is called to see whether a reloc against a defined symbol
13302 should be converted into a reloc against a section. Don't adjust
13303 MIPS16 jump relocations, so we don't have to worry about the format
13304 of the offset in the .o file. Don't adjust relocations against
13305 mips16 symbols, so that the linker can find them if it needs to set
13306 up a stub. */
13307
13308int
17a2f251 13309mips_fix_adjustable (fixS *fixp)
252b5132
RH
13310{
13311 if (fixp->fx_r_type == BFD_RELOC_MIPS16_JMP)
13312 return 0;
a161fe53 13313
252b5132
RH
13314 if (fixp->fx_r_type == BFD_RELOC_VTABLE_INHERIT
13315 || fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
13316 return 0;
a161fe53 13317
252b5132
RH
13318 if (fixp->fx_addsy == NULL)
13319 return 1;
a161fe53 13320
252b5132
RH
13321#ifdef OBJ_ELF
13322 if (OUTPUT_FLAVOR == bfd_target_elf_flavour
13323 && S_GET_OTHER (fixp->fx_addsy) == STO_MIPS16
13324 && fixp->fx_subsy == NULL)
13325 return 0;
13326#endif
a161fe53 13327
252b5132
RH
13328 return 1;
13329}
13330
13331/* Translate internal representation of relocation info to BFD target
13332 format. */
13333
13334arelent **
17a2f251 13335tc_gen_reloc (asection *section ATTRIBUTE_UNUSED, fixS *fixp)
252b5132
RH
13336{
13337 static arelent *retval[4];
13338 arelent *reloc;
13339 bfd_reloc_code_real_type code;
13340
4b0cff4e
TS
13341 memset (retval, 0, sizeof(retval));
13342 reloc = retval[0] = (arelent *) xcalloc (1, sizeof (arelent));
49309057
ILT
13343 reloc->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
13344 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
252b5132
RH
13345 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
13346
13347 if (mips_pic == EMBEDDED_PIC
13348 && SWITCH_TABLE (fixp))
13349 {
13350 /* For a switch table entry we use a special reloc. The addend
13351 is actually the difference between the reloc address and the
13352 subtrahend. */
13353 reloc->addend = reloc->address - S_GET_VALUE (fixp->fx_subsy);
13354 if (OUTPUT_FLAVOR != bfd_target_ecoff_flavour)
13355 as_fatal (_("Double check fx_r_type in tc-mips.c:tc_gen_reloc"));
13356 fixp->fx_r_type = BFD_RELOC_GPREL32;
13357 }
13358 else if (fixp->fx_r_type == BFD_RELOC_PCREL_LO16)
13359 {
4514d474
CD
13360 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
13361 reloc->addend = fixp->fx_addnumber;
252b5132 13362 else
4514d474
CD
13363 {
13364 /* We use a special addend for an internal RELLO reloc. */
13365 if (symbol_section_p (fixp->fx_addsy))
13366 reloc->addend = reloc->address - S_GET_VALUE (fixp->fx_subsy);
13367 else
13368 reloc->addend = fixp->fx_addnumber + reloc->address;
13369 }
252b5132
RH
13370 }
13371 else if (fixp->fx_r_type == BFD_RELOC_PCREL_HI16_S)
13372 {
13373 assert (fixp->fx_next != NULL
13374 && fixp->fx_next->fx_r_type == BFD_RELOC_PCREL_LO16);
4514d474
CD
13375
13376 /* The reloc is relative to the RELLO; adjust the addend
252b5132 13377 accordingly. */
4514d474
CD
13378 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
13379 reloc->addend = fixp->fx_next->fx_addnumber;
252b5132 13380 else
4514d474
CD
13381 {
13382 /* We use a special addend for an internal RELHI reloc. */
13383 if (symbol_section_p (fixp->fx_addsy))
13384 reloc->addend = (fixp->fx_next->fx_frag->fr_address
13385 + fixp->fx_next->fx_where
13386 - S_GET_VALUE (fixp->fx_subsy));
13387 else
13388 reloc->addend = (fixp->fx_addnumber
13389 + fixp->fx_next->fx_frag->fr_address
13390 + fixp->fx_next->fx_where);
13391 }
252b5132 13392 }
4514d474
CD
13393 else if (fixp->fx_pcrel == 0 || OUTPUT_FLAVOR == bfd_target_elf_flavour)
13394 reloc->addend = fixp->fx_addnumber;
252b5132
RH
13395 else
13396 {
13397 if (OUTPUT_FLAVOR != bfd_target_aout_flavour)
13398 /* A gruesome hack which is a result of the gruesome gas reloc
13399 handling. */
13400 reloc->addend = reloc->address;
13401 else
13402 reloc->addend = -reloc->address;
13403 }
13404
13405 /* If this is a variant frag, we may need to adjust the existing
13406 reloc and generate a new one. */
13407 if (fixp->fx_frag->fr_opcode != NULL
ed6fb7bd
SC
13408 && ((fixp->fx_r_type == BFD_RELOC_GPREL16
13409 && ! HAVE_NEWABI)
f5040a92
AO
13410 || (fixp->fx_r_type == BFD_RELOC_MIPS_GOT_DISP
13411 && HAVE_NEWABI)
252b5132
RH
13412 || fixp->fx_r_type == BFD_RELOC_MIPS_GOT16
13413 || fixp->fx_r_type == BFD_RELOC_MIPS_CALL16
13414 || fixp->fx_r_type == BFD_RELOC_MIPS_GOT_HI16
13415 || fixp->fx_r_type == BFD_RELOC_MIPS_GOT_LO16
13416 || fixp->fx_r_type == BFD_RELOC_MIPS_CALL_HI16
6478892d 13417 || fixp->fx_r_type == BFD_RELOC_MIPS_CALL_LO16)
ed6fb7bd 13418 )
252b5132
RH
13419 {
13420 arelent *reloc2;
13421
13422 assert (! RELAX_MIPS16_P (fixp->fx_frag->fr_subtype));
13423
13424 /* If this is not the last reloc in this frag, then we have two
13425 GPREL relocs, or a GOT_HI16/GOT_LO16 pair, or a
13426 CALL_HI16/CALL_LO16, both of which are being replaced. Let
13427 the second one handle all of them. */
13428 if (fixp->fx_next != NULL
13429 && fixp->fx_frag == fixp->fx_next->fx_frag)
13430 {
cdf6fd85
TS
13431 assert ((fixp->fx_r_type == BFD_RELOC_GPREL16
13432 && fixp->fx_next->fx_r_type == BFD_RELOC_GPREL16)
252b5132
RH
13433 || (fixp->fx_r_type == BFD_RELOC_MIPS_GOT_HI16
13434 && (fixp->fx_next->fx_r_type
13435 == BFD_RELOC_MIPS_GOT_LO16))
13436 || (fixp->fx_r_type == BFD_RELOC_MIPS_CALL_HI16
13437 && (fixp->fx_next->fx_r_type
13438 == BFD_RELOC_MIPS_CALL_LO16)));
13439 retval[0] = NULL;
13440 return retval;
13441 }
13442
13443 fixp->fx_where = fixp->fx_frag->fr_opcode - fixp->fx_frag->fr_literal;
13444 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
f5040a92 13445 reloc->addend += fixp->fx_frag->tc_frag_data.tc_fr_offset;
252b5132 13446 reloc2 = retval[1] = (arelent *) xmalloc (sizeof (arelent));
49309057
ILT
13447 reloc2->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
13448 *reloc2->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
252b5132
RH
13449 reloc2->address = (reloc->address
13450 + (RELAX_RELOC2 (fixp->fx_frag->fr_subtype)
13451 - RELAX_RELOC1 (fixp->fx_frag->fr_subtype)));
a7ebbfdf 13452 reloc2->addend = fixp->fx_addnumber - S_GET_VALUE (fixp->fx_addsy)
f5040a92 13453 + fixp->fx_frag->tc_frag_data.tc_fr_offset;
252b5132
RH
13454 reloc2->howto = bfd_reloc_type_lookup (stdoutput, BFD_RELOC_LO16);
13455 assert (reloc2->howto != NULL);
13456
13457 if (RELAX_RELOC3 (fixp->fx_frag->fr_subtype))
13458 {
13459 arelent *reloc3;
13460
13461 reloc3 = retval[2] = (arelent *) xmalloc (sizeof (arelent));
252b5132
RH
13462 *reloc3 = *reloc2;
13463 reloc3->address += 4;
13464 }
13465
13466 if (mips_pic == NO_PIC)
13467 {
cdf6fd85 13468 assert (fixp->fx_r_type == BFD_RELOC_GPREL16);
252b5132
RH
13469 fixp->fx_r_type = BFD_RELOC_HI16_S;
13470 }
13471 else if (mips_pic == SVR4_PIC)
13472 {
13473 switch (fixp->fx_r_type)
13474 {
13475 default:
13476 abort ();
13477 case BFD_RELOC_MIPS_GOT16:
13478 break;
252b5132
RH
13479 case BFD_RELOC_MIPS_GOT_LO16:
13480 case BFD_RELOC_MIPS_CALL_LO16:
ed6fb7bd
SC
13481 if (HAVE_NEWABI)
13482 {
ed6fb7bd
SC
13483 fixp->fx_r_type = BFD_RELOC_MIPS_GOT_PAGE;
13484 reloc2->howto = bfd_reloc_type_lookup
13485 (stdoutput, BFD_RELOC_MIPS_GOT_OFST);
13486 }
13487 else
13488 fixp->fx_r_type = BFD_RELOC_MIPS_GOT16;
13489 break;
f5040a92
AO
13490 case BFD_RELOC_MIPS_CALL16:
13491 case BFD_RELOC_MIPS_GOT_OFST:
13492 case BFD_RELOC_MIPS_GOT_DISP:
13493 if (HAVE_NEWABI)
13494 {
13495 /* It may seem nonsensical to relax GOT_DISP to
13496 GOT_DISP, but we're actually turning a GOT_DISP
13497 without offset into a GOT_DISP with an offset,
13498 getting rid of the separate addition, which we can
13499 do when the symbol is found to be local. */
13500 fixp->fx_r_type = BFD_RELOC_MIPS_GOT_DISP;
13501 retval[1] = NULL;
13502 }
13503 else
13504 fixp->fx_r_type = BFD_RELOC_MIPS_GOT16;
13505 break;
252b5132
RH
13506 }
13507 }
13508 else
13509 abort ();
13510 }
13511
438c16b8
TS
13512 /* Since the old MIPS ELF ABI uses Rel instead of Rela, encode the vtable
13513 entry to be used in the relocation's section offset. */
13514 if (! HAVE_NEWABI && fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
252b5132
RH
13515 {
13516 reloc->address = reloc->addend;
13517 reloc->addend = 0;
13518 }
13519
13520 /* Since DIFF_EXPR_OK is defined in tc-mips.h, it is possible that
13521 fixup_segment converted a non-PC relative reloc into a PC
13522 relative reloc. In such a case, we need to convert the reloc
13523 code. */
13524 code = fixp->fx_r_type;
13525 if (fixp->fx_pcrel)
13526 {
13527 switch (code)
13528 {
13529 case BFD_RELOC_8:
13530 code = BFD_RELOC_8_PCREL;
13531 break;
13532 case BFD_RELOC_16:
13533 code = BFD_RELOC_16_PCREL;
13534 break;
13535 case BFD_RELOC_32:
13536 code = BFD_RELOC_32_PCREL;
13537 break;
13538 case BFD_RELOC_64:
13539 code = BFD_RELOC_64_PCREL;
13540 break;
13541 case BFD_RELOC_8_PCREL:
13542 case BFD_RELOC_16_PCREL:
13543 case BFD_RELOC_32_PCREL:
13544 case BFD_RELOC_64_PCREL:
13545 case BFD_RELOC_16_PCREL_S2:
13546 case BFD_RELOC_PCREL_HI16_S:
13547 case BFD_RELOC_PCREL_LO16:
13548 break;
13549 default:
13550 as_bad_where (fixp->fx_file, fixp->fx_line,
13551 _("Cannot make %s relocation PC relative"),
13552 bfd_get_reloc_code_name (code));
13553 }
13554 }
13555
0b25d3e6
AO
13556 /* To support a PC relative reloc when generating embedded PIC code
13557 for ECOFF, we use a Cygnus extension. We check for that here to
13558 make sure that we don't let such a reloc escape normally. */
13559 if ((OUTPUT_FLAVOR == bfd_target_ecoff_flavour
13560 || OUTPUT_FLAVOR == bfd_target_elf_flavour)
13561 && code == BFD_RELOC_16_PCREL_S2
13562 && mips_pic != EMBEDDED_PIC)
13563 reloc->howto = NULL;
13564 else
13565 reloc->howto = bfd_reloc_type_lookup (stdoutput, code);
13566
252b5132
RH
13567 if (reloc->howto == NULL)
13568 {
13569 as_bad_where (fixp->fx_file, fixp->fx_line,
13570 _("Can not represent %s relocation in this object file format"),
13571 bfd_get_reloc_code_name (code));
13572 retval[0] = NULL;
13573 }
13574
13575 return retval;
13576}
13577
13578/* Relax a machine dependent frag. This returns the amount by which
13579 the current size of the frag should change. */
13580
13581int
17a2f251 13582mips_relax_frag (asection *sec, fragS *fragp, long stretch)
252b5132 13583{
4a6a3df4
AO
13584 if (RELAX_BRANCH_P (fragp->fr_subtype))
13585 {
13586 offsetT old_var = fragp->fr_var;
b34976b6
AM
13587
13588 fragp->fr_var = relaxed_branch_length (fragp, sec, TRUE);
4a6a3df4
AO
13589
13590 return fragp->fr_var - old_var;
13591 }
13592
252b5132
RH
13593 if (! RELAX_MIPS16_P (fragp->fr_subtype))
13594 return 0;
13595
c4e7957c 13596 if (mips16_extended_frag (fragp, NULL, stretch))
252b5132
RH
13597 {
13598 if (RELAX_MIPS16_EXTENDED (fragp->fr_subtype))
13599 return 0;
13600 fragp->fr_subtype = RELAX_MIPS16_MARK_EXTENDED (fragp->fr_subtype);
13601 return 2;
13602 }
13603 else
13604 {
13605 if (! RELAX_MIPS16_EXTENDED (fragp->fr_subtype))
13606 return 0;
13607 fragp->fr_subtype = RELAX_MIPS16_CLEAR_EXTENDED (fragp->fr_subtype);
13608 return -2;
13609 }
13610
13611 return 0;
13612}
13613
13614/* Convert a machine dependent frag. */
13615
13616void
17a2f251 13617md_convert_frag (bfd *abfd ATTRIBUTE_UNUSED, segT asec, fragS *fragp)
252b5132
RH
13618{
13619 int old, new;
13620 char *fixptr;
13621
4a6a3df4
AO
13622 if (RELAX_BRANCH_P (fragp->fr_subtype))
13623 {
13624 bfd_byte *buf;
13625 unsigned long insn;
13626 expressionS exp;
13627 fixS *fixp;
b34976b6 13628
4a6a3df4
AO
13629 buf = (bfd_byte *)fragp->fr_literal + fragp->fr_fix;
13630
13631 if (target_big_endian)
13632 insn = bfd_getb32 (buf);
13633 else
13634 insn = bfd_getl32 (buf);
b34976b6 13635
4a6a3df4
AO
13636 if (!RELAX_BRANCH_TOOFAR (fragp->fr_subtype))
13637 {
13638 /* We generate a fixup instead of applying it right now
13639 because, if there are linker relaxations, we're going to
13640 need the relocations. */
13641 exp.X_op = O_symbol;
13642 exp.X_add_symbol = fragp->fr_symbol;
13643 exp.X_add_number = fragp->fr_offset;
13644
13645 fixp = fix_new_exp (fragp, buf - (bfd_byte *)fragp->fr_literal,
0b25d3e6
AO
13646 4, &exp, 1,
13647 BFD_RELOC_16_PCREL_S2);
4a6a3df4
AO
13648 fixp->fx_file = fragp->fr_file;
13649 fixp->fx_line = fragp->fr_line;
b34976b6 13650
17a2f251 13651 md_number_to_chars (buf, insn, 4);
4a6a3df4
AO
13652 buf += 4;
13653 }
13654 else
13655 {
13656 int i;
13657
13658 as_warn_where (fragp->fr_file, fragp->fr_line,
13659 _("relaxed out-of-range branch into a jump"));
13660
13661 if (RELAX_BRANCH_UNCOND (fragp->fr_subtype))
13662 goto uncond;
13663
13664 if (!RELAX_BRANCH_LIKELY (fragp->fr_subtype))
13665 {
13666 /* Reverse the branch. */
13667 switch ((insn >> 28) & 0xf)
13668 {
13669 case 4:
13670 /* bc[0-3][tf]l? and bc1any[24][ft] instructions can
13671 have the condition reversed by tweaking a single
13672 bit, and their opcodes all have 0x4???????. */
13673 assert ((insn & 0xf1000000) == 0x41000000);
13674 insn ^= 0x00010000;
13675 break;
13676
13677 case 0:
13678 /* bltz 0x04000000 bgez 0x04010000
13679 bltzal 0x04100000 bgezal 0x04110000 */
13680 assert ((insn & 0xfc0e0000) == 0x04000000);
13681 insn ^= 0x00010000;
13682 break;
b34976b6 13683
4a6a3df4
AO
13684 case 1:
13685 /* beq 0x10000000 bne 0x14000000
13686 blez 0x18000000 bgtz 0x1c000000 */
13687 insn ^= 0x04000000;
13688 break;
13689
13690 default:
13691 abort ();
13692 }
13693 }
13694
13695 if (RELAX_BRANCH_LINK (fragp->fr_subtype))
13696 {
13697 /* Clear the and-link bit. */
13698 assert ((insn & 0xfc1c0000) == 0x04100000);
13699
13700 /* bltzal 0x04100000 bgezal 0x04110000
13701 bltzall 0x04120000 bgezall 0x04130000 */
13702 insn &= ~0x00100000;
13703 }
13704
13705 /* Branch over the branch (if the branch was likely) or the
13706 full jump (not likely case). Compute the offset from the
13707 current instruction to branch to. */
13708 if (RELAX_BRANCH_LIKELY (fragp->fr_subtype))
13709 i = 16;
13710 else
13711 {
13712 /* How many bytes in instructions we've already emitted? */
13713 i = buf - (bfd_byte *)fragp->fr_literal - fragp->fr_fix;
13714 /* How many bytes in instructions from here to the end? */
13715 i = fragp->fr_var - i;
13716 }
13717 /* Convert to instruction count. */
13718 i >>= 2;
13719 /* Branch counts from the next instruction. */
b34976b6 13720 i--;
4a6a3df4
AO
13721 insn |= i;
13722 /* Branch over the jump. */
17a2f251 13723 md_number_to_chars (buf, insn, 4);
4a6a3df4
AO
13724 buf += 4;
13725
13726 /* Nop */
17a2f251 13727 md_number_to_chars (buf, 0, 4);
4a6a3df4
AO
13728 buf += 4;
13729
13730 if (RELAX_BRANCH_LIKELY (fragp->fr_subtype))
13731 {
13732 /* beql $0, $0, 2f */
13733 insn = 0x50000000;
13734 /* Compute the PC offset from the current instruction to
13735 the end of the variable frag. */
13736 /* How many bytes in instructions we've already emitted? */
13737 i = buf - (bfd_byte *)fragp->fr_literal - fragp->fr_fix;
13738 /* How many bytes in instructions from here to the end? */
13739 i = fragp->fr_var - i;
13740 /* Convert to instruction count. */
13741 i >>= 2;
13742 /* Don't decrement i, because we want to branch over the
13743 delay slot. */
13744
13745 insn |= i;
17a2f251 13746 md_number_to_chars (buf, insn, 4);
4a6a3df4
AO
13747 buf += 4;
13748
17a2f251 13749 md_number_to_chars (buf, 0, 4);
4a6a3df4
AO
13750 buf += 4;
13751 }
13752
13753 uncond:
13754 if (mips_pic == NO_PIC)
13755 {
13756 /* j or jal. */
13757 insn = (RELAX_BRANCH_LINK (fragp->fr_subtype)
13758 ? 0x0c000000 : 0x08000000);
13759 exp.X_op = O_symbol;
13760 exp.X_add_symbol = fragp->fr_symbol;
13761 exp.X_add_number = fragp->fr_offset;
13762
13763 fixp = fix_new_exp (fragp, buf - (bfd_byte *)fragp->fr_literal,
13764 4, &exp, 0, BFD_RELOC_MIPS_JMP);
13765 fixp->fx_file = fragp->fr_file;
13766 fixp->fx_line = fragp->fr_line;
13767
17a2f251 13768 md_number_to_chars (buf, insn, 4);
4a6a3df4
AO
13769 buf += 4;
13770 }
13771 else
13772 {
13773 /* lw/ld $at, <sym>($gp) R_MIPS_GOT16 */
13774 insn = HAVE_64BIT_ADDRESSES ? 0xdf810000 : 0x8f810000;
13775 exp.X_op = O_symbol;
13776 exp.X_add_symbol = fragp->fr_symbol;
13777 exp.X_add_number = fragp->fr_offset;
13778
13779 if (fragp->fr_offset)
13780 {
13781 exp.X_add_symbol = make_expr_symbol (&exp);
13782 exp.X_add_number = 0;
13783 }
13784
13785 fixp = fix_new_exp (fragp, buf - (bfd_byte *)fragp->fr_literal,
13786 4, &exp, 0, BFD_RELOC_MIPS_GOT16);
13787 fixp->fx_file = fragp->fr_file;
13788 fixp->fx_line = fragp->fr_line;
13789
17a2f251 13790 md_number_to_chars (buf, insn, 4);
4a6a3df4 13791 buf += 4;
b34976b6 13792
4a6a3df4
AO
13793 if (mips_opts.isa == ISA_MIPS1)
13794 {
13795 /* nop */
17a2f251 13796 md_number_to_chars (buf, 0, 4);
4a6a3df4
AO
13797 buf += 4;
13798 }
13799
13800 /* d/addiu $at, $at, <sym> R_MIPS_LO16 */
13801 insn = HAVE_64BIT_ADDRESSES ? 0x64210000 : 0x24210000;
13802
13803 fixp = fix_new_exp (fragp, buf - (bfd_byte *)fragp->fr_literal,
13804 4, &exp, 0, BFD_RELOC_LO16);
13805 fixp->fx_file = fragp->fr_file;
13806 fixp->fx_line = fragp->fr_line;
b34976b6 13807
17a2f251 13808 md_number_to_chars (buf, insn, 4);
4a6a3df4
AO
13809 buf += 4;
13810
13811 /* j(al)r $at. */
13812 if (RELAX_BRANCH_LINK (fragp->fr_subtype))
13813 insn = 0x0020f809;
13814 else
13815 insn = 0x00200008;
13816
17a2f251 13817 md_number_to_chars (buf, insn, 4);
4a6a3df4
AO
13818 buf += 4;
13819 }
13820 }
13821
13822 assert (buf == (bfd_byte *)fragp->fr_literal
13823 + fragp->fr_fix + fragp->fr_var);
13824
13825 fragp->fr_fix += fragp->fr_var;
13826
13827 return;
13828 }
13829
252b5132
RH
13830 if (RELAX_MIPS16_P (fragp->fr_subtype))
13831 {
13832 int type;
13833 register const struct mips16_immed_operand *op;
b34976b6 13834 bfd_boolean small, ext;
252b5132
RH
13835 offsetT val;
13836 bfd_byte *buf;
13837 unsigned long insn;
b34976b6 13838 bfd_boolean use_extend;
252b5132
RH
13839 unsigned short extend;
13840
13841 type = RELAX_MIPS16_TYPE (fragp->fr_subtype);
13842 op = mips16_immed_operands;
13843 while (op->type != type)
13844 ++op;
13845
13846 if (RELAX_MIPS16_EXTENDED (fragp->fr_subtype))
13847 {
b34976b6
AM
13848 small = FALSE;
13849 ext = TRUE;
252b5132
RH
13850 }
13851 else
13852 {
b34976b6
AM
13853 small = TRUE;
13854 ext = FALSE;
252b5132
RH
13855 }
13856
6386f3a7 13857 resolve_symbol_value (fragp->fr_symbol);
252b5132
RH
13858 val = S_GET_VALUE (fragp->fr_symbol);
13859 if (op->pcrel)
13860 {
13861 addressT addr;
13862
13863 addr = fragp->fr_address + fragp->fr_fix;
13864
13865 /* The rules for the base address of a PC relative reloc are
13866 complicated; see mips16_extended_frag. */
13867 if (type == 'p' || type == 'q')
13868 {
13869 addr += 2;
13870 if (ext)
13871 addr += 2;
13872 /* Ignore the low bit in the target, since it will be
13873 set for a text label. */
13874 if ((val & 1) != 0)
13875 --val;
13876 }
13877 else if (RELAX_MIPS16_JAL_DSLOT (fragp->fr_subtype))
13878 addr -= 4;
13879 else if (RELAX_MIPS16_DSLOT (fragp->fr_subtype))
13880 addr -= 2;
13881
13882 addr &= ~ (addressT) ((1 << op->shift) - 1);
13883 val -= addr;
13884
13885 /* Make sure the section winds up with the alignment we have
13886 assumed. */
13887 if (op->shift > 0)
13888 record_alignment (asec, op->shift);
13889 }
13890
13891 if (ext
13892 && (RELAX_MIPS16_JAL_DSLOT (fragp->fr_subtype)
13893 || RELAX_MIPS16_DSLOT (fragp->fr_subtype)))
13894 as_warn_where (fragp->fr_file, fragp->fr_line,
13895 _("extended instruction in delay slot"));
13896
13897 buf = (bfd_byte *) (fragp->fr_literal + fragp->fr_fix);
13898
13899 if (target_big_endian)
13900 insn = bfd_getb16 (buf);
13901 else
13902 insn = bfd_getl16 (buf);
13903
13904 mips16_immed (fragp->fr_file, fragp->fr_line, type, val,
13905 RELAX_MIPS16_USER_EXT (fragp->fr_subtype),
13906 small, ext, &insn, &use_extend, &extend);
13907
13908 if (use_extend)
13909 {
17a2f251 13910 md_number_to_chars (buf, 0xf000 | extend, 2);
252b5132
RH
13911 fragp->fr_fix += 2;
13912 buf += 2;
13913 }
13914
17a2f251 13915 md_number_to_chars (buf, insn, 2);
252b5132
RH
13916 fragp->fr_fix += 2;
13917 buf += 2;
13918 }
13919 else
13920 {
13921 if (fragp->fr_opcode == NULL)
13922 return;
13923
13924 old = RELAX_OLD (fragp->fr_subtype);
13925 new = RELAX_NEW (fragp->fr_subtype);
13926 fixptr = fragp->fr_literal + fragp->fr_fix;
13927
13928 if (new > 0)
f5040a92 13929 memmove (fixptr - old, fixptr, new);
252b5132
RH
13930
13931 fragp->fr_fix += new - old;
13932 }
13933}
13934
13935#ifdef OBJ_ELF
13936
13937/* This function is called after the relocs have been generated.
13938 We've been storing mips16 text labels as odd. Here we convert them
13939 back to even for the convenience of the debugger. */
13940
13941void
17a2f251 13942mips_frob_file_after_relocs (void)
252b5132
RH
13943{
13944 asymbol **syms;
13945 unsigned int count, i;
13946
13947 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
13948 return;
13949
13950 syms = bfd_get_outsymbols (stdoutput);
13951 count = bfd_get_symcount (stdoutput);
13952 for (i = 0; i < count; i++, syms++)
13953 {
13954 if (elf_symbol (*syms)->internal_elf_sym.st_other == STO_MIPS16
13955 && ((*syms)->value & 1) != 0)
13956 {
13957 (*syms)->value &= ~1;
13958 /* If the symbol has an odd size, it was probably computed
13959 incorrectly, so adjust that as well. */
13960 if ((elf_symbol (*syms)->internal_elf_sym.st_size & 1) != 0)
13961 ++elf_symbol (*syms)->internal_elf_sym.st_size;
13962 }
13963 }
13964}
13965
13966#endif
13967
13968/* This function is called whenever a label is defined. It is used
13969 when handling branch delays; if a branch has a label, we assume we
13970 can not move it. */
13971
13972void
17a2f251 13973mips_define_label (symbolS *sym)
252b5132
RH
13974{
13975 struct insn_label_list *l;
13976
13977 if (free_insn_labels == NULL)
13978 l = (struct insn_label_list *) xmalloc (sizeof *l);
13979 else
13980 {
13981 l = free_insn_labels;
13982 free_insn_labels = l->next;
13983 }
13984
13985 l->label = sym;
13986 l->next = insn_labels;
13987 insn_labels = l;
13988}
13989\f
13990#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
13991
13992/* Some special processing for a MIPS ELF file. */
13993
13994void
17a2f251 13995mips_elf_final_processing (void)
252b5132
RH
13996{
13997 /* Write out the register information. */
316f5878 13998 if (mips_abi != N64_ABI)
252b5132
RH
13999 {
14000 Elf32_RegInfo s;
14001
14002 s.ri_gprmask = mips_gprmask;
14003 s.ri_cprmask[0] = mips_cprmask[0];
14004 s.ri_cprmask[1] = mips_cprmask[1];
14005 s.ri_cprmask[2] = mips_cprmask[2];
14006 s.ri_cprmask[3] = mips_cprmask[3];
14007 /* The gp_value field is set by the MIPS ELF backend. */
14008
14009 bfd_mips_elf32_swap_reginfo_out (stdoutput, &s,
14010 ((Elf32_External_RegInfo *)
14011 mips_regmask_frag));
14012 }
14013 else
14014 {
14015 Elf64_Internal_RegInfo s;
14016
14017 s.ri_gprmask = mips_gprmask;
14018 s.ri_pad = 0;
14019 s.ri_cprmask[0] = mips_cprmask[0];
14020 s.ri_cprmask[1] = mips_cprmask[1];
14021 s.ri_cprmask[2] = mips_cprmask[2];
14022 s.ri_cprmask[3] = mips_cprmask[3];
14023 /* The gp_value field is set by the MIPS ELF backend. */
14024
14025 bfd_mips_elf64_swap_reginfo_out (stdoutput, &s,
14026 ((Elf64_External_RegInfo *)
14027 mips_regmask_frag));
14028 }
14029
14030 /* Set the MIPS ELF flag bits. FIXME: There should probably be some
14031 sort of BFD interface for this. */
14032 if (mips_any_noreorder)
14033 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_NOREORDER;
14034 if (mips_pic != NO_PIC)
143d77c5 14035 {
252b5132 14036 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_PIC;
143d77c5
EC
14037 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_CPIC;
14038 }
14039 if (mips_abicalls)
14040 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_CPIC;
252b5132 14041
98d3f06f 14042 /* Set MIPS ELF flags for ASEs. */
a4672219
TS
14043 if (file_ase_mips16)
14044 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_ARCH_ASE_M16;
1f25f5d3
CD
14045#if 0 /* XXX FIXME */
14046 if (file_ase_mips3d)
14047 elf_elfheader (stdoutput)->e_flags |= ???;
14048#endif
deec1734
CD
14049 if (file_ase_mdmx)
14050 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_ARCH_ASE_MDMX;
1f25f5d3 14051
bdaaa2e1 14052 /* Set the MIPS ELF ABI flags. */
316f5878 14053 if (mips_abi == O32_ABI && USE_E_MIPS_ABI_O32)
252b5132 14054 elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_O32;
316f5878 14055 else if (mips_abi == O64_ABI)
252b5132 14056 elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_O64;
316f5878 14057 else if (mips_abi == EABI_ABI)
252b5132 14058 {
316f5878 14059 if (!file_mips_gp32)
252b5132
RH
14060 elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_EABI64;
14061 else
14062 elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_EABI32;
14063 }
316f5878 14064 else if (mips_abi == N32_ABI)
be00bddd
TS
14065 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_ABI2;
14066
c9914766 14067 /* Nothing to do for N64_ABI. */
252b5132
RH
14068
14069 if (mips_32bitmode)
14070 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_32BITMODE;
14071}
14072
14073#endif /* OBJ_ELF || OBJ_MAYBE_ELF */
14074\f
beae10d5
KH
14075typedef struct proc {
14076 symbolS *isym;
14077 unsigned long reg_mask;
14078 unsigned long reg_offset;
14079 unsigned long fpreg_mask;
14080 unsigned long fpreg_offset;
14081 unsigned long frame_offset;
14082 unsigned long frame_reg;
14083 unsigned long pc_reg;
14084} procS;
252b5132
RH
14085
14086static procS cur_proc;
14087static procS *cur_proc_ptr;
14088static int numprocs;
14089
0a9ef439 14090/* Fill in an rs_align_code fragment. */
a19d8eb0 14091
0a9ef439 14092void
17a2f251 14093mips_handle_align (fragS *fragp)
a19d8eb0 14094{
0a9ef439
RH
14095 if (fragp->fr_type != rs_align_code)
14096 return;
14097
14098 if (mips_opts.mips16)
a19d8eb0
CP
14099 {
14100 static const unsigned char be_nop[] = { 0x65, 0x00 };
14101 static const unsigned char le_nop[] = { 0x00, 0x65 };
14102
0a9ef439
RH
14103 int bytes;
14104 char *p;
a19d8eb0 14105
0a9ef439
RH
14106 bytes = fragp->fr_next->fr_address - fragp->fr_address - fragp->fr_fix;
14107 p = fragp->fr_literal + fragp->fr_fix;
14108
14109 if (bytes & 1)
14110 {
14111 *p++ = 0;
f9419b05 14112 fragp->fr_fix++;
0a9ef439
RH
14113 }
14114
14115 memcpy (p, (target_big_endian ? be_nop : le_nop), 2);
14116 fragp->fr_var = 2;
a19d8eb0
CP
14117 }
14118
0a9ef439 14119 /* For mips32, a nop is a zero, which we trivially get by doing nothing. */
a19d8eb0
CP
14120}
14121
252b5132 14122static void
17a2f251 14123md_obj_begin (void)
252b5132
RH
14124{
14125}
14126
14127static void
17a2f251 14128md_obj_end (void)
252b5132
RH
14129{
14130 /* check for premature end, nesting errors, etc */
14131 if (cur_proc_ptr)
9a41af64 14132 as_warn (_("missing .end at end of assembly"));
252b5132
RH
14133}
14134
14135static long
17a2f251 14136get_number (void)
252b5132
RH
14137{
14138 int negative = 0;
14139 long val = 0;
14140
14141 if (*input_line_pointer == '-')
14142 {
14143 ++input_line_pointer;
14144 negative = 1;
14145 }
3882b010 14146 if (!ISDIGIT (*input_line_pointer))
956cd1d6 14147 as_bad (_("expected simple number"));
252b5132
RH
14148 if (input_line_pointer[0] == '0')
14149 {
14150 if (input_line_pointer[1] == 'x')
14151 {
14152 input_line_pointer += 2;
3882b010 14153 while (ISXDIGIT (*input_line_pointer))
252b5132
RH
14154 {
14155 val <<= 4;
14156 val |= hex_value (*input_line_pointer++);
14157 }
14158 return negative ? -val : val;
14159 }
14160 else
14161 {
14162 ++input_line_pointer;
3882b010 14163 while (ISDIGIT (*input_line_pointer))
252b5132
RH
14164 {
14165 val <<= 3;
14166 val |= *input_line_pointer++ - '0';
14167 }
14168 return negative ? -val : val;
14169 }
14170 }
3882b010 14171 if (!ISDIGIT (*input_line_pointer))
252b5132
RH
14172 {
14173 printf (_(" *input_line_pointer == '%c' 0x%02x\n"),
14174 *input_line_pointer, *input_line_pointer);
956cd1d6 14175 as_warn (_("invalid number"));
252b5132
RH
14176 return -1;
14177 }
3882b010 14178 while (ISDIGIT (*input_line_pointer))
252b5132
RH
14179 {
14180 val *= 10;
14181 val += *input_line_pointer++ - '0';
14182 }
14183 return negative ? -val : val;
14184}
14185
14186/* The .file directive; just like the usual .file directive, but there
c5dd6aab
DJ
14187 is an initial number which is the ECOFF file index. In the non-ECOFF
14188 case .file implies DWARF-2. */
14189
14190static void
17a2f251 14191s_mips_file (int x ATTRIBUTE_UNUSED)
c5dd6aab 14192{
ecb4347a
DJ
14193 static int first_file_directive = 0;
14194
c5dd6aab
DJ
14195 if (ECOFF_DEBUGGING)
14196 {
14197 get_number ();
14198 s_app_file (0);
14199 }
14200 else
ecb4347a
DJ
14201 {
14202 char *filename;
14203
14204 filename = dwarf2_directive_file (0);
14205
14206 /* Versions of GCC up to 3.1 start files with a ".file"
14207 directive even for stabs output. Make sure that this
14208 ".file" is handled. Note that you need a version of GCC
14209 after 3.1 in order to support DWARF-2 on MIPS. */
14210 if (filename != NULL && ! first_file_directive)
14211 {
14212 (void) new_logical_line (filename, -1);
14213 s_app_file_string (filename);
14214 }
14215 first_file_directive = 1;
14216 }
c5dd6aab
DJ
14217}
14218
14219/* The .loc directive, implying DWARF-2. */
252b5132
RH
14220
14221static void
17a2f251 14222s_mips_loc (int x ATTRIBUTE_UNUSED)
252b5132 14223{
c5dd6aab
DJ
14224 if (!ECOFF_DEBUGGING)
14225 dwarf2_directive_loc (0);
252b5132
RH
14226}
14227
252b5132
RH
14228/* The .end directive. */
14229
14230static void
17a2f251 14231s_mips_end (int x ATTRIBUTE_UNUSED)
252b5132
RH
14232{
14233 symbolS *p;
252b5132 14234
7a621144
DJ
14235 /* Following functions need their own .frame and .cprestore directives. */
14236 mips_frame_reg_valid = 0;
14237 mips_cprestore_valid = 0;
14238
252b5132
RH
14239 if (!is_end_of_line[(unsigned char) *input_line_pointer])
14240 {
14241 p = get_symbol ();
14242 demand_empty_rest_of_line ();
14243 }
14244 else
14245 p = NULL;
14246
14949570 14247 if ((bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE) == 0)
252b5132
RH
14248 as_warn (_(".end not in text section"));
14249
14250 if (!cur_proc_ptr)
14251 {
14252 as_warn (_(".end directive without a preceding .ent directive."));
14253 demand_empty_rest_of_line ();
14254 return;
14255 }
14256
14257 if (p != NULL)
14258 {
14259 assert (S_GET_NAME (p));
14260 if (strcmp (S_GET_NAME (p), S_GET_NAME (cur_proc_ptr->isym)))
14261 as_warn (_(".end symbol does not match .ent symbol."));
ecb4347a
DJ
14262
14263 if (debug_type == DEBUG_STABS)
14264 stabs_generate_asm_endfunc (S_GET_NAME (p),
14265 S_GET_NAME (p));
252b5132
RH
14266 }
14267 else
14268 as_warn (_(".end directive missing or unknown symbol"));
14269
ecb4347a
DJ
14270#ifdef OBJ_ELF
14271 /* Generate a .pdr section. */
dcd410fe
RO
14272 if (OUTPUT_FLAVOR == bfd_target_elf_flavour && ! ECOFF_DEBUGGING
14273 && mips_flag_pdr)
ecb4347a
DJ
14274 {
14275 segT saved_seg = now_seg;
14276 subsegT saved_subseg = now_subseg;
14277 valueT dot;
14278 expressionS exp;
14279 char *fragp;
252b5132 14280
ecb4347a 14281 dot = frag_now_fix ();
252b5132
RH
14282
14283#ifdef md_flush_pending_output
ecb4347a 14284 md_flush_pending_output ();
252b5132
RH
14285#endif
14286
ecb4347a
DJ
14287 assert (pdr_seg);
14288 subseg_set (pdr_seg, 0);
252b5132 14289
ecb4347a
DJ
14290 /* Write the symbol. */
14291 exp.X_op = O_symbol;
14292 exp.X_add_symbol = p;
14293 exp.X_add_number = 0;
14294 emit_expr (&exp, 4);
252b5132 14295
ecb4347a 14296 fragp = frag_more (7 * 4);
252b5132 14297
17a2f251
TS
14298 md_number_to_chars (fragp, cur_proc_ptr->reg_mask, 4);
14299 md_number_to_chars (fragp + 4, cur_proc_ptr->reg_offset, 4);
14300 md_number_to_chars (fragp + 8, cur_proc_ptr->fpreg_mask, 4);
14301 md_number_to_chars (fragp + 12, cur_proc_ptr->fpreg_offset, 4);
14302 md_number_to_chars (fragp + 16, cur_proc_ptr->frame_offset, 4);
14303 md_number_to_chars (fragp + 20, cur_proc_ptr->frame_reg, 4);
14304 md_number_to_chars (fragp + 24, cur_proc_ptr->pc_reg, 4);
252b5132 14305
ecb4347a
DJ
14306 subseg_set (saved_seg, saved_subseg);
14307 }
14308#endif /* OBJ_ELF */
252b5132
RH
14309
14310 cur_proc_ptr = NULL;
14311}
14312
14313/* The .aent and .ent directives. */
14314
14315static void
17a2f251 14316s_mips_ent (int aent)
252b5132 14317{
252b5132 14318 symbolS *symbolP;
252b5132
RH
14319
14320 symbolP = get_symbol ();
14321 if (*input_line_pointer == ',')
f9419b05 14322 ++input_line_pointer;
252b5132 14323 SKIP_WHITESPACE ();
3882b010 14324 if (ISDIGIT (*input_line_pointer)
d9a62219 14325 || *input_line_pointer == '-')
874e8986 14326 get_number ();
252b5132 14327
14949570 14328 if ((bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE) == 0)
252b5132
RH
14329 as_warn (_(".ent or .aent not in text section."));
14330
14331 if (!aent && cur_proc_ptr)
9a41af64 14332 as_warn (_("missing .end"));
252b5132
RH
14333
14334 if (!aent)
14335 {
7a621144
DJ
14336 /* This function needs its own .frame and .cprestore directives. */
14337 mips_frame_reg_valid = 0;
14338 mips_cprestore_valid = 0;
14339
252b5132
RH
14340 cur_proc_ptr = &cur_proc;
14341 memset (cur_proc_ptr, '\0', sizeof (procS));
14342
14343 cur_proc_ptr->isym = symbolP;
14344
49309057 14345 symbol_get_bfdsym (symbolP)->flags |= BSF_FUNCTION;
252b5132 14346
f9419b05 14347 ++numprocs;
ecb4347a
DJ
14348
14349 if (debug_type == DEBUG_STABS)
14350 stabs_generate_asm_func (S_GET_NAME (symbolP),
14351 S_GET_NAME (symbolP));
252b5132
RH
14352 }
14353
14354 demand_empty_rest_of_line ();
14355}
14356
14357/* The .frame directive. If the mdebug section is present (IRIX 5 native)
bdaaa2e1 14358 then ecoff.c (ecoff_directive_frame) is used. For embedded targets,
252b5132 14359 s_mips_frame is used so that we can set the PDR information correctly.
bdaaa2e1 14360 We can't use the ecoff routines because they make reference to the ecoff
252b5132
RH
14361 symbol table (in the mdebug section). */
14362
14363static void
17a2f251 14364s_mips_frame (int ignore ATTRIBUTE_UNUSED)
252b5132 14365{
ecb4347a
DJ
14366#ifdef OBJ_ELF
14367 if (OUTPUT_FLAVOR == bfd_target_elf_flavour && ! ECOFF_DEBUGGING)
14368 {
14369 long val;
252b5132 14370
ecb4347a
DJ
14371 if (cur_proc_ptr == (procS *) NULL)
14372 {
14373 as_warn (_(".frame outside of .ent"));
14374 demand_empty_rest_of_line ();
14375 return;
14376 }
252b5132 14377
ecb4347a
DJ
14378 cur_proc_ptr->frame_reg = tc_get_register (1);
14379
14380 SKIP_WHITESPACE ();
14381 if (*input_line_pointer++ != ','
14382 || get_absolute_expression_and_terminator (&val) != ',')
14383 {
14384 as_warn (_("Bad .frame directive"));
14385 --input_line_pointer;
14386 demand_empty_rest_of_line ();
14387 return;
14388 }
252b5132 14389
ecb4347a
DJ
14390 cur_proc_ptr->frame_offset = val;
14391 cur_proc_ptr->pc_reg = tc_get_register (0);
252b5132 14392
252b5132 14393 demand_empty_rest_of_line ();
252b5132 14394 }
ecb4347a
DJ
14395 else
14396#endif /* OBJ_ELF */
14397 s_ignore (ignore);
252b5132
RH
14398}
14399
bdaaa2e1
KH
14400/* The .fmask and .mask directives. If the mdebug section is present
14401 (IRIX 5 native) then ecoff.c (ecoff_directive_mask) is used. For
252b5132 14402 embedded targets, s_mips_mask is used so that we can set the PDR
bdaaa2e1 14403 information correctly. We can't use the ecoff routines because they
252b5132
RH
14404 make reference to the ecoff symbol table (in the mdebug section). */
14405
14406static void
17a2f251 14407s_mips_mask (int reg_type)
252b5132 14408{
ecb4347a
DJ
14409#ifdef OBJ_ELF
14410 if (OUTPUT_FLAVOR == bfd_target_elf_flavour && ! ECOFF_DEBUGGING)
252b5132 14411 {
ecb4347a 14412 long mask, off;
252b5132 14413
ecb4347a
DJ
14414 if (cur_proc_ptr == (procS *) NULL)
14415 {
14416 as_warn (_(".mask/.fmask outside of .ent"));
14417 demand_empty_rest_of_line ();
14418 return;
14419 }
252b5132 14420
ecb4347a
DJ
14421 if (get_absolute_expression_and_terminator (&mask) != ',')
14422 {
14423 as_warn (_("Bad .mask/.fmask directive"));
14424 --input_line_pointer;
14425 demand_empty_rest_of_line ();
14426 return;
14427 }
252b5132 14428
ecb4347a
DJ
14429 off = get_absolute_expression ();
14430
14431 if (reg_type == 'F')
14432 {
14433 cur_proc_ptr->fpreg_mask = mask;
14434 cur_proc_ptr->fpreg_offset = off;
14435 }
14436 else
14437 {
14438 cur_proc_ptr->reg_mask = mask;
14439 cur_proc_ptr->reg_offset = off;
14440 }
14441
14442 demand_empty_rest_of_line ();
252b5132
RH
14443 }
14444 else
ecb4347a
DJ
14445#endif /* OBJ_ELF */
14446 s_ignore (reg_type);
252b5132
RH
14447}
14448
14449/* The .loc directive. */
14450
14451#if 0
14452static void
17a2f251 14453s_loc (int x)
252b5132
RH
14454{
14455 symbolS *symbolP;
14456 int lineno;
14457 int addroff;
14458
14459 assert (now_seg == text_section);
14460
14461 lineno = get_number ();
14462 addroff = frag_now_fix ();
14463
14464 symbolP = symbol_new ("", N_SLINE, addroff, frag_now);
14465 S_SET_TYPE (symbolP, N_SLINE);
14466 S_SET_OTHER (symbolP, 0);
14467 S_SET_DESC (symbolP, lineno);
14468 symbolP->sy_segment = now_seg;
14469}
14470#endif
e7af610e 14471
316f5878
RS
14472/* A table describing all the processors gas knows about. Names are
14473 matched in the order listed.
e7af610e 14474
316f5878
RS
14475 To ease comparison, please keep this table in the same order as
14476 gcc's mips_cpu_info_table[]. */
e972090a
NC
14477static const struct mips_cpu_info mips_cpu_info_table[] =
14478{
316f5878
RS
14479 /* Entries for generic ISAs */
14480 { "mips1", 1, ISA_MIPS1, CPU_R3000 },
14481 { "mips2", 1, ISA_MIPS2, CPU_R6000 },
14482 { "mips3", 1, ISA_MIPS3, CPU_R4000 },
14483 { "mips4", 1, ISA_MIPS4, CPU_R8000 },
14484 { "mips5", 1, ISA_MIPS5, CPU_MIPS5 },
14485 { "mips32", 1, ISA_MIPS32, CPU_MIPS32 },
af7ee8bf 14486 { "mips32r2", 1, ISA_MIPS32R2, CPU_MIPS32R2 },
316f5878 14487 { "mips64", 1, ISA_MIPS64, CPU_MIPS64 },
5f74bc13 14488 { "mips64r2", 1, ISA_MIPS64R2, CPU_MIPS64R2 },
316f5878
RS
14489
14490 /* MIPS I */
14491 { "r3000", 0, ISA_MIPS1, CPU_R3000 },
14492 { "r2000", 0, ISA_MIPS1, CPU_R3000 },
14493 { "r3900", 0, ISA_MIPS1, CPU_R3900 },
14494
14495 /* MIPS II */
14496 { "r6000", 0, ISA_MIPS2, CPU_R6000 },
14497
14498 /* MIPS III */
14499 { "r4000", 0, ISA_MIPS3, CPU_R4000 },
14500 { "r4010", 0, ISA_MIPS2, CPU_R4010 },
14501 { "vr4100", 0, ISA_MIPS3, CPU_VR4100 },
14502 { "vr4111", 0, ISA_MIPS3, CPU_R4111 },
60b63b72
RS
14503 { "vr4120", 0, ISA_MIPS3, CPU_VR4120 },
14504 { "vr4130", 0, ISA_MIPS3, CPU_VR4120 },
14505 { "vr4181", 0, ISA_MIPS3, CPU_R4111 },
316f5878
RS
14506 { "vr4300", 0, ISA_MIPS3, CPU_R4300 },
14507 { "r4400", 0, ISA_MIPS3, CPU_R4400 },
14508 { "r4600", 0, ISA_MIPS3, CPU_R4600 },
14509 { "orion", 0, ISA_MIPS3, CPU_R4600 },
14510 { "r4650", 0, ISA_MIPS3, CPU_R4650 },
14511
14512 /* MIPS IV */
14513 { "r8000", 0, ISA_MIPS4, CPU_R8000 },
14514 { "r10000", 0, ISA_MIPS4, CPU_R10000 },
14515 { "r12000", 0, ISA_MIPS4, CPU_R12000 },
14516 { "vr5000", 0, ISA_MIPS4, CPU_R5000 },
60b63b72
RS
14517 { "vr5400", 0, ISA_MIPS4, CPU_VR5400 },
14518 { "vr5500", 0, ISA_MIPS4, CPU_VR5500 },
316f5878
RS
14519 { "rm5200", 0, ISA_MIPS4, CPU_R5000 },
14520 { "rm5230", 0, ISA_MIPS4, CPU_R5000 },
14521 { "rm5231", 0, ISA_MIPS4, CPU_R5000 },
14522 { "rm5261", 0, ISA_MIPS4, CPU_R5000 },
14523 { "rm5721", 0, ISA_MIPS4, CPU_R5000 },
5a7ea749
RS
14524 { "rm7000", 0, ISA_MIPS4, CPU_RM7000 },
14525 { "rm9000", 0, ISA_MIPS4, CPU_RM7000 },
316f5878
RS
14526
14527 /* MIPS 32 */
fef14a42 14528 { "4kc", 0, ISA_MIPS32, CPU_MIPS32 },
316f5878
RS
14529 { "4km", 0, ISA_MIPS32, CPU_MIPS32 },
14530 { "4kp", 0, ISA_MIPS32, CPU_MIPS32 },
e7af610e 14531
316f5878
RS
14532 /* MIPS 64 */
14533 { "5kc", 0, ISA_MIPS64, CPU_MIPS64 },
14534 { "20kc", 0, ISA_MIPS64, CPU_MIPS64 },
e7af610e 14535
c7a23324 14536 /* Broadcom SB-1 CPU core */
316f5878 14537 { "sb1", 0, ISA_MIPS64, CPU_SB1 },
e7af610e 14538
316f5878
RS
14539 /* End marker */
14540 { NULL, 0, 0, 0 }
14541};
e7af610e 14542
84ea6cf2 14543
316f5878
RS
14544/* Return true if GIVEN is the same as CANONICAL, or if it is CANONICAL
14545 with a final "000" replaced by "k". Ignore case.
e7af610e 14546
316f5878 14547 Note: this function is shared between GCC and GAS. */
c6c98b38 14548
b34976b6 14549static bfd_boolean
17a2f251 14550mips_strict_matching_cpu_name_p (const char *canonical, const char *given)
316f5878
RS
14551{
14552 while (*given != 0 && TOLOWER (*given) == TOLOWER (*canonical))
14553 given++, canonical++;
14554
14555 return ((*given == 0 && *canonical == 0)
14556 || (strcmp (canonical, "000") == 0 && strcasecmp (given, "k") == 0));
14557}
14558
14559
14560/* Return true if GIVEN matches CANONICAL, where GIVEN is a user-supplied
14561 CPU name. We've traditionally allowed a lot of variation here.
14562
14563 Note: this function is shared between GCC and GAS. */
14564
b34976b6 14565static bfd_boolean
17a2f251 14566mips_matching_cpu_name_p (const char *canonical, const char *given)
316f5878
RS
14567{
14568 /* First see if the name matches exactly, or with a final "000"
14569 turned into "k". */
14570 if (mips_strict_matching_cpu_name_p (canonical, given))
b34976b6 14571 return TRUE;
316f5878
RS
14572
14573 /* If not, try comparing based on numerical designation alone.
14574 See if GIVEN is an unadorned number, or 'r' followed by a number. */
14575 if (TOLOWER (*given) == 'r')
14576 given++;
14577 if (!ISDIGIT (*given))
b34976b6 14578 return FALSE;
316f5878
RS
14579
14580 /* Skip over some well-known prefixes in the canonical name,
14581 hoping to find a number there too. */
14582 if (TOLOWER (canonical[0]) == 'v' && TOLOWER (canonical[1]) == 'r')
14583 canonical += 2;
14584 else if (TOLOWER (canonical[0]) == 'r' && TOLOWER (canonical[1]) == 'm')
14585 canonical += 2;
14586 else if (TOLOWER (canonical[0]) == 'r')
14587 canonical += 1;
14588
14589 return mips_strict_matching_cpu_name_p (canonical, given);
14590}
14591
14592
14593/* Parse an option that takes the name of a processor as its argument.
14594 OPTION is the name of the option and CPU_STRING is the argument.
14595 Return the corresponding processor enumeration if the CPU_STRING is
14596 recognized, otherwise report an error and return null.
14597
14598 A similar function exists in GCC. */
e7af610e
NC
14599
14600static const struct mips_cpu_info *
17a2f251 14601mips_parse_cpu (const char *option, const char *cpu_string)
e7af610e 14602{
316f5878 14603 const struct mips_cpu_info *p;
e7af610e 14604
316f5878
RS
14605 /* 'from-abi' selects the most compatible architecture for the given
14606 ABI: MIPS I for 32-bit ABIs and MIPS III for 64-bit ABIs. For the
14607 EABIs, we have to decide whether we're using the 32-bit or 64-bit
14608 version. Look first at the -mgp options, if given, otherwise base
14609 the choice on MIPS_DEFAULT_64BIT.
e7af610e 14610
316f5878
RS
14611 Treat NO_ABI like the EABIs. One reason to do this is that the
14612 plain 'mips' and 'mips64' configs have 'from-abi' as their default
14613 architecture. This code picks MIPS I for 'mips' and MIPS III for
14614 'mips64', just as we did in the days before 'from-abi'. */
14615 if (strcasecmp (cpu_string, "from-abi") == 0)
14616 {
14617 if (ABI_NEEDS_32BIT_REGS (mips_abi))
14618 return mips_cpu_info_from_isa (ISA_MIPS1);
14619
14620 if (ABI_NEEDS_64BIT_REGS (mips_abi))
14621 return mips_cpu_info_from_isa (ISA_MIPS3);
14622
14623 if (file_mips_gp32 >= 0)
14624 return mips_cpu_info_from_isa (file_mips_gp32 ? ISA_MIPS1 : ISA_MIPS3);
14625
14626 return mips_cpu_info_from_isa (MIPS_DEFAULT_64BIT
14627 ? ISA_MIPS3
14628 : ISA_MIPS1);
14629 }
14630
14631 /* 'default' has traditionally been a no-op. Probably not very useful. */
14632 if (strcasecmp (cpu_string, "default") == 0)
14633 return 0;
14634
14635 for (p = mips_cpu_info_table; p->name != 0; p++)
14636 if (mips_matching_cpu_name_p (p->name, cpu_string))
14637 return p;
14638
14639 as_bad ("Bad value (%s) for %s", cpu_string, option);
14640 return 0;
e7af610e
NC
14641}
14642
316f5878
RS
14643/* Return the canonical processor information for ISA (a member of the
14644 ISA_MIPS* enumeration). */
14645
e7af610e 14646static const struct mips_cpu_info *
17a2f251 14647mips_cpu_info_from_isa (int isa)
e7af610e
NC
14648{
14649 int i;
14650
14651 for (i = 0; mips_cpu_info_table[i].name != NULL; i++)
14652 if (mips_cpu_info_table[i].is_isa
316f5878 14653 && isa == mips_cpu_info_table[i].isa)
e7af610e
NC
14654 return (&mips_cpu_info_table[i]);
14655
e972090a 14656 return NULL;
e7af610e 14657}
fef14a42
TS
14658
14659static const struct mips_cpu_info *
17a2f251 14660mips_cpu_info_from_arch (int arch)
fef14a42
TS
14661{
14662 int i;
14663
14664 for (i = 0; mips_cpu_info_table[i].name != NULL; i++)
14665 if (arch == mips_cpu_info_table[i].cpu)
14666 return (&mips_cpu_info_table[i]);
14667
14668 return NULL;
14669}
316f5878
RS
14670\f
14671static void
17a2f251 14672show (FILE *stream, const char *string, int *col_p, int *first_p)
316f5878
RS
14673{
14674 if (*first_p)
14675 {
14676 fprintf (stream, "%24s", "");
14677 *col_p = 24;
14678 }
14679 else
14680 {
14681 fprintf (stream, ", ");
14682 *col_p += 2;
14683 }
e7af610e 14684
316f5878
RS
14685 if (*col_p + strlen (string) > 72)
14686 {
14687 fprintf (stream, "\n%24s", "");
14688 *col_p = 24;
14689 }
14690
14691 fprintf (stream, "%s", string);
14692 *col_p += strlen (string);
14693
14694 *first_p = 0;
14695}
14696
14697void
17a2f251 14698md_show_usage (FILE *stream)
e7af610e 14699{
316f5878
RS
14700 int column, first;
14701 size_t i;
14702
14703 fprintf (stream, _("\
14704MIPS options:\n\
14705-membedded-pic generate embedded position independent code\n\
14706-EB generate big endian output\n\
14707-EL generate little endian output\n\
14708-g, -g2 do not remove unneeded NOPs or swap branches\n\
14709-G NUM allow referencing objects up to NUM bytes\n\
14710 implicitly with the gp register [default 8]\n"));
14711 fprintf (stream, _("\
14712-mips1 generate MIPS ISA I instructions\n\
14713-mips2 generate MIPS ISA II instructions\n\
14714-mips3 generate MIPS ISA III instructions\n\
14715-mips4 generate MIPS ISA IV instructions\n\
14716-mips5 generate MIPS ISA V instructions\n\
14717-mips32 generate MIPS32 ISA instructions\n\
af7ee8bf 14718-mips32r2 generate MIPS32 release 2 ISA instructions\n\
316f5878 14719-mips64 generate MIPS64 ISA instructions\n\
5f74bc13 14720-mips64r2 generate MIPS64 release 2 ISA instructions\n\
316f5878
RS
14721-march=CPU/-mtune=CPU generate code/schedule for CPU, where CPU is one of:\n"));
14722
14723 first = 1;
e7af610e
NC
14724
14725 for (i = 0; mips_cpu_info_table[i].name != NULL; i++)
316f5878
RS
14726 show (stream, mips_cpu_info_table[i].name, &column, &first);
14727 show (stream, "from-abi", &column, &first);
14728 fputc ('\n', stream);
e7af610e 14729
316f5878
RS
14730 fprintf (stream, _("\
14731-mCPU equivalent to -march=CPU -mtune=CPU. Deprecated.\n\
14732-no-mCPU don't generate code specific to CPU.\n\
14733 For -mCPU and -no-mCPU, CPU must be one of:\n"));
14734
14735 first = 1;
14736
14737 show (stream, "3900", &column, &first);
14738 show (stream, "4010", &column, &first);
14739 show (stream, "4100", &column, &first);
14740 show (stream, "4650", &column, &first);
14741 fputc ('\n', stream);
14742
14743 fprintf (stream, _("\
14744-mips16 generate mips16 instructions\n\
14745-no-mips16 do not generate mips16 instructions\n"));
14746 fprintf (stream, _("\
14747-mgp32 use 32-bit GPRs, regardless of the chosen ISA\n\
14748-mfp32 use 32-bit FPRs, regardless of the chosen ISA\n\
14749-O0 remove unneeded NOPs, do not swap branches\n\
14750-O remove unneeded NOPs and swap branches\n\
14751-n warn about NOPs generated from macros\n\
14752--[no-]construct-floats [dis]allow floating point values to be constructed\n\
14753--trap, --no-break trap exception on div by 0 and mult overflow\n\
14754--break, --no-trap break exception on div by 0 and mult overflow\n"));
14755#ifdef OBJ_ELF
14756 fprintf (stream, _("\
14757-KPIC, -call_shared generate SVR4 position independent code\n\
14758-non_shared do not generate position independent code\n\
14759-xgot assume a 32 bit GOT\n\
dcd410fe 14760-mpdr, -mno-pdr enable/disable creation of .pdr sections\n\
316f5878
RS
14761-mabi=ABI create ABI conformant object file for:\n"));
14762
14763 first = 1;
14764
14765 show (stream, "32", &column, &first);
14766 show (stream, "o64", &column, &first);
14767 show (stream, "n32", &column, &first);
14768 show (stream, "64", &column, &first);
14769 show (stream, "eabi", &column, &first);
14770
14771 fputc ('\n', stream);
14772
14773 fprintf (stream, _("\
14774-32 create o32 ABI object file (default)\n\
14775-n32 create n32 ABI object file\n\
14776-64 create 64 ABI object file\n"));
14777#endif
e7af610e 14778}
14e777e0
KB
14779
14780enum dwarf2_format
17a2f251 14781mips_dwarf2_format (void)
14e777e0
KB
14782{
14783 if (mips_abi == N64_ABI)
1de5b6a1
AO
14784 {
14785#ifdef TE_IRIX
14786 return dwarf2_format_64bit_irix;
14787#else
14788 return dwarf2_format_64bit;
14789#endif
14790 }
14e777e0
KB
14791 else
14792 return dwarf2_format_32bit;
14793}
This page took 1.301953 seconds and 4 git commands to generate.