* i387-nat.c (i387_supply_register, i387_fill_fsave,
[deliverable/binutils-gdb.git] / gas / config / tc-sh.c
CommitLineData
252b5132 1/* tc-sh.c -- Assemble code for the Hitachi Super-H
aae6ddf9 2 Copyright 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000, 2001, 2002
f7e42eb4 3 Free Software Foundation, Inc.
252b5132
RH
4
5 This file is part of GAS, the GNU Assembler.
6
7 GAS is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 2, or (at your option)
10 any later version.
11
12 GAS is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
16
17 You should have received a copy of the GNU General Public License
18 along with GAS; see the file COPYING. If not, write to
19 the Free Software Foundation, 59 Temple Place - Suite 330,
20 Boston, MA 02111-1307, USA. */
21
6b31947e 22/* Written By Steve Chamberlain <sac@cygnus.com> */
252b5132
RH
23
24#include <stdio.h>
25#include "as.h"
26#include "bfd.h"
27#include "subsegs.h"
28#define DEFINE_TABLE
29#include "opcodes/sh-opc.h"
3882b010 30#include "safe-ctype.h"
43841e91 31#include "struc-symbol.h"
d4845d57
JR
32
33#ifdef OBJ_ELF
34#include "elf/sh.h"
35#endif
36
0d10e182 37#include "dwarf2dbg.h"
0d10e182 38
e08ae979
HPN
39typedef struct
40 {
41 sh_arg_type type;
42 int reg;
43 expressionS immediate;
44 }
45sh_operand_info;
46
252b5132
RH
47const char comment_chars[] = "!";
48const char line_separator_chars[] = ";";
49const char line_comment_chars[] = "!#";
50
51static void s_uses PARAMS ((int));
52
53static void sh_count_relocs PARAMS ((bfd *, segT, PTR));
54static void sh_frob_section PARAMS ((bfd *, segT, PTR));
55
252b5132 56static void s_uacons PARAMS ((int));
d4845d57 57static sh_opcode_info *find_cooked_opcode PARAMS ((char **));
0d10e182 58static unsigned int assemble_ppi PARAMS ((char *, sh_opcode_info *));
e08ae979 59static void little PARAMS ((int));
05982cac 60static void big PARAMS ((int));
e08ae979 61static int parse_reg PARAMS ((char *, int *, int *));
e08ae979
HPN
62static char *parse_exp PARAMS ((char *, sh_operand_info *));
63static char *parse_at PARAMS ((char *, sh_operand_info *));
64static void get_operand PARAMS ((char **, sh_operand_info *));
65static char *get_operands
66 PARAMS ((sh_opcode_info *, char *, sh_operand_info *));
67static sh_opcode_info *get_specific
68 PARAMS ((sh_opcode_info *, sh_operand_info *));
69static void insert PARAMS ((char *, int, int, sh_operand_info *));
70static void build_relax PARAMS ((sh_opcode_info *, sh_operand_info *));
71static char *insert_loop_bounds PARAMS ((char *, sh_operand_info *));
72static unsigned int build_Mytes
73 PARAMS ((sh_opcode_info *, sh_operand_info *));
252b5132 74
a1cc9221
AO
75#ifdef OBJ_ELF
76static void sh_elf_cons PARAMS ((int));
77
538cd60f
AO
78inline static int sh_PIC_related_p PARAMS ((symbolS *));
79static int sh_check_fixup PARAMS ((expressionS *, bfd_reloc_code_real_type *));
80inline static char *sh_end_of_match PARAMS ((char *, char *));
81
a1cc9221
AO
82symbolS *GOT_symbol; /* Pre-defined "_GLOBAL_OFFSET_TABLE_" */
83#endif
84
05982cac
HPN
85static void
86big (ignore)
87 int ignore ATTRIBUTE_UNUSED;
88{
89 if (! target_big_endian)
90 as_bad (_("directive .big encountered when option -big required"));
91
92 /* Stop further messages. */
93 target_big_endian = 1;
94}
252b5132
RH
95
96static void
97little (ignore)
43841e91 98 int ignore ATTRIBUTE_UNUSED;
252b5132 99{
05982cac
HPN
100 if (target_big_endian)
101 as_bad (_("directive .little encountered when option -little required"));
102
103 /* Stop further messages. */
252b5132
RH
104 target_big_endian = 0;
105}
106
d4845d57
JR
107/* This table describes all the machine specific pseudo-ops the assembler
108 has to support. The fields are:
109 pseudo-op name without dot
110 function to call to execute this pseudo-op
6b31947e 111 Integer arg to pass to the function. */
d4845d57 112
252b5132
RH
113const pseudo_typeS md_pseudo_table[] =
114{
a1cc9221
AO
115#ifdef OBJ_ELF
116 {"long", sh_elf_cons, 4},
117 {"int", sh_elf_cons, 4},
118 {"word", sh_elf_cons, 2},
119 {"short", sh_elf_cons, 2},
120#else
252b5132
RH
121 {"int", cons, 4},
122 {"word", cons, 2},
a1cc9221 123#endif /* OBJ_ELF */
05982cac 124 {"big", big, 0},
252b5132
RH
125 {"form", listing_psize, 0},
126 {"little", little, 0},
127 {"heading", listing_title, 0},
128 {"import", s_ignore, 0},
129 {"page", listing_eject, 0},
130 {"program", s_ignore, 0},
131 {"uses", s_uses, 0},
132 {"uaword", s_uacons, 2},
133 {"ualong", s_uacons, 4},
de68de20
AO
134 {"uaquad", s_uacons, 8},
135 {"2byte", s_uacons, 2},
136 {"4byte", s_uacons, 4},
137 {"8byte", s_uacons, 8},
2bc0a128 138#ifdef BFD_ASSEMBLER
de68de20
AO
139 {"file", dwarf2_directive_file, 0 },
140 {"loc", dwarf2_directive_loc, 0 },
2bc0a128 141#endif
324bfcf3
AO
142#ifdef HAVE_SH64
143 {"mode", s_sh64_mode, 0 },
144
145 /* Have the old name too. */
146 {"isa", s_sh64_mode, 0 },
147
148 /* Assert that the right ABI is used. */
149 {"abi", s_sh64_abi, 0 },
150
151 { "vtable_inherit", sh64_vtable_inherit, 0 },
152 { "vtable_entry", sh64_vtable_entry, 0 },
153#endif /* HAVE_SH64 */
252b5132
RH
154 {0, 0, 0}
155};
156
157/*int md_reloc_size; */
158
159int sh_relax; /* set if -relax seen */
160
161/* Whether -small was seen. */
162
163int sh_small;
164
d4845d57
JR
165/* Whether -dsp was seen. */
166
167static int sh_dsp;
168
169/* The bit mask of architectures that could
170 accomodate the insns seen so far. */
171static int valid_arch;
172
252b5132
RH
173const char EXP_CHARS[] = "eE";
174
6b31947e 175/* Chars that mean this number is a floating point constant. */
252b5132
RH
176/* As in 0f12.456 */
177/* or 0d1.2345e12 */
178const char FLT_CHARS[] = "rRsSfFdDxXpP";
179
180#define C(a,b) ENCODE_RELAX(a,b)
181
252b5132
RH
182#define ENCODE_RELAX(what,length) (((what) << 4) + (length))
183#define GET_WHAT(x) ((x>>4))
184
6b31947e 185/* These are the three types of relaxable instrction. */
324bfcf3
AO
186/* These are the types of relaxable instructions; except for END which is
187 a marker. */
252b5132
RH
188#define COND_JUMP 1
189#define COND_JUMP_DELAY 2
190#define UNCOND_JUMP 3
324bfcf3
AO
191
192#ifdef HAVE_SH64
193
194/* A 16-bit (times four) pc-relative operand, at most expanded to 32 bits. */
195#define SH64PCREL16_32 4
196/* A 16-bit (times four) pc-relative operand, at most expanded to 64 bits. */
197#define SH64PCREL16_64 5
198
199/* Variants of the above for adjusting the insn to PTA or PTB according to
200 the label. */
201#define SH64PCREL16PT_32 6
202#define SH64PCREL16PT_64 7
203
204/* A MOVI expansion, expanding to at most 32 or 64 bits. */
205#define MOVI_IMM_32 8
206#define MOVI_IMM_32_PCREL 9
207#define MOVI_IMM_64 10
208#define MOVI_IMM_64_PCREL 11
209#define END 12
210
211#else /* HAVE_SH64 */
212
252b5132
RH
213#define END 4
214
324bfcf3
AO
215#endif /* HAVE_SH64 */
216
252b5132
RH
217#define UNDEF_DISP 0
218#define COND8 1
219#define COND12 2
220#define COND32 3
252b5132
RH
221#define UNDEF_WORD_DISP 4
222
223#define UNCOND12 1
224#define UNCOND32 2
225
324bfcf3
AO
226#ifdef HAVE_SH64
227#define UNDEF_SH64PCREL 0
228#define SH64PCREL16 1
229#define SH64PCREL32 2
230#define SH64PCREL48 3
231#define SH64PCREL64 4
232#define SH64PCRELPLT 5
233
234#define UNDEF_MOVI 0
235#define MOVI_16 1
236#define MOVI_32 2
237#define MOVI_48 3
238#define MOVI_64 4
239#define MOVI_PLT 5
240#define MOVI_GOTOFF 6
241#define MOVI_GOTPC 7
242#endif /* HAVE_SH64 */
243
252b5132
RH
244/* Branch displacements are from the address of the branch plus
245 four, thus all minimum and maximum values have 4 added to them. */
246#define COND8_F 258
247#define COND8_M -252
248#define COND8_LENGTH 2
249
250/* There is one extra instruction before the branch, so we must add
251 two more bytes to account for it. */
252#define COND12_F 4100
253#define COND12_M -4090
254#define COND12_LENGTH 6
255
256#define COND12_DELAY_LENGTH 4
257
258/* ??? The minimum and maximum values are wrong, but this does not matter
259 since this relocation type is not supported yet. */
260#define COND32_F (1<<30)
261#define COND32_M -(1<<30)
262#define COND32_LENGTH 14
263
264#define UNCOND12_F 4098
265#define UNCOND12_M -4092
266#define UNCOND12_LENGTH 2
267
268/* ??? The minimum and maximum values are wrong, but this does not matter
269 since this relocation type is not supported yet. */
270#define UNCOND32_F (1<<30)
271#define UNCOND32_M -(1<<30)
272#define UNCOND32_LENGTH 14
273
324bfcf3
AO
274#ifdef HAVE_SH64
275/* The trivial expansion of a SH64PCREL16 relaxation is just a "PT label,
276 TRd" as is the current insn, so no extra length. Note that the "reach"
277 is calculated from the address *after* that insn, but the offset in the
278 insn is calculated from the beginning of the insn. We also need to
279 take into account the implicit 1 coded as the "A" in PTA when counting
280 forward. If PTB reaches an odd address, we trap that as an error
281 elsewhere, so we don't have to have different relaxation entries. We
282 don't add a one to the negative range, since PTB would then have the
283 farthest backward-reaching value skipped, not generated at relaxation. */
284#define SH64PCREL16_F (32767 * 4 - 4 + 1)
285#define SH64PCREL16_M (-32768 * 4 - 4)
286#define SH64PCREL16_LENGTH 0
287
288/* The next step is to change that PT insn into
289 MOVI ((label - datalabel Ln) >> 16) & 65535, R25
290 SHORI (label - datalabel Ln) & 65535, R25
291 Ln:
292 PTREL R25,TRd
293 which means two extra insns, 8 extra bytes. This is the limit for the
294 32-bit ABI.
295
296 The expressions look a bit bad since we have to adjust this to avoid overflow on a
297 32-bit host. */
298#define SH64PCREL32_F ((((long) 1 << 30) - 1) * 2 + 1 - 4)
299#define SH64PCREL32_LENGTH (2 * 4)
300
301/* Similarly, we just change the MOVI and add a SHORI for the 48-bit
302 expansion. */
303#if BFD_HOST_64BIT_LONG
304/* The "reach" type is long, so we can only do this for a 64-bit-long
305 host. */
306#define SH64PCREL32_M (((long) -1 << 30) * 2 - 4)
307#define SH64PCREL48_F ((((long) 1 << 47) - 1) - 4)
308#define SH64PCREL48_M (((long) -1 << 47) - 4)
309#define SH64PCREL48_LENGTH (3 * 4)
310#else
311/* If the host does not have 64-bit longs, just make this state identical
312 in reach to the 32-bit state. Note that we have a slightly incorrect
313 reach, but the correct one above will overflow a 32-bit number. */
314#define SH64PCREL32_M (((long) -1 << 30) * 2)
315#define SH64PCREL48_F SH64PCREL32_F
316#define SH64PCREL48_M SH64PCREL32_M
317#define SH64PCREL48_LENGTH (3 * 4)
318#endif /* BFD_HOST_64BIT_LONG */
319
320/* And similarly for the 64-bit expansion; a MOVI + SHORI + SHORI + SHORI
321 + PTREL sequence. */
322#define SH64PCREL64_LENGTH (4 * 4)
323
324/* For MOVI, we make the MOVI + SHORI... expansion you can see in the
325 SH64PCREL expansions. The PCREL one is similar, but the other has no
326 pc-relative reach; it must be fully expanded in
327 shmedia_md_estimate_size_before_relax. */
328#define MOVI_16_LENGTH 0
329#define MOVI_16_F (32767 - 4)
330#define MOVI_16_M (-32768 - 4)
331#define MOVI_32_LENGTH 4
332#define MOVI_32_F ((((long) 1 << 30) - 1) * 2 + 1 - 4)
333#define MOVI_48_LENGTH 8
334
335#if BFD_HOST_64BIT_LONG
336/* The "reach" type is long, so we can only do this for a 64-bit-long
337 host. */
338#define MOVI_32_M (((long) -1 << 30) * 2 - 4)
339#define MOVI_48_F ((((long) 1 << 47) - 1) - 4)
340#define MOVI_48_M (((long) -1 << 47) - 4)
341#else
342/* If the host does not have 64-bit longs, just make this state identical
343 in reach to the 32-bit state. Note that we have a slightly incorrect
344 reach, but the correct one above will overflow a 32-bit number. */
345#define MOVI_32_M (((long) -1 << 30) * 2)
346#define MOVI_48_F MOVI_32_F
347#define MOVI_48_M MOVI_32_M
348#endif /* BFD_HOST_64BIT_LONG */
349
350#define MOVI_64_LENGTH 12
351#endif /* HAVE_SH64 */
352
43841e91
NC
353#define EMPTY { 0, 0, 0, 0 }
354
252b5132 355const relax_typeS md_relax_table[C (END, 0)] = {
43841e91
NC
356 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
357 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
252b5132 358
43841e91 359 EMPTY,
252b5132
RH
360 /* C (COND_JUMP, COND8) */
361 { COND8_F, COND8_M, COND8_LENGTH, C (COND_JUMP, COND12) },
362 /* C (COND_JUMP, COND12) */
363 { COND12_F, COND12_M, COND12_LENGTH, C (COND_JUMP, COND32), },
364 /* C (COND_JUMP, COND32) */
365 { COND32_F, COND32_M, COND32_LENGTH, 0, },
e66457fb
AM
366 /* C (COND_JUMP, UNDEF_WORD_DISP) */
367 { 0, 0, COND32_LENGTH, 0, },
368 EMPTY, EMPTY, EMPTY,
43841e91 369 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
252b5132 370
43841e91 371 EMPTY,
252b5132
RH
372 /* C (COND_JUMP_DELAY, COND8) */
373 { COND8_F, COND8_M, COND8_LENGTH, C (COND_JUMP_DELAY, COND12) },
374 /* C (COND_JUMP_DELAY, COND12) */
375 { COND12_F, COND12_M, COND12_DELAY_LENGTH, C (COND_JUMP_DELAY, COND32), },
376 /* C (COND_JUMP_DELAY, COND32) */
377 { COND32_F, COND32_M, COND32_LENGTH, 0, },
e66457fb
AM
378 /* C (COND_JUMP_DELAY, UNDEF_WORD_DISP) */
379 { 0, 0, COND32_LENGTH, 0, },
380 EMPTY, EMPTY, EMPTY,
43841e91 381 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
252b5132 382
43841e91 383 EMPTY,
252b5132
RH
384 /* C (UNCOND_JUMP, UNCOND12) */
385 { UNCOND12_F, UNCOND12_M, UNCOND12_LENGTH, C (UNCOND_JUMP, UNCOND32), },
386 /* C (UNCOND_JUMP, UNCOND32) */
387 { UNCOND32_F, UNCOND32_M, UNCOND32_LENGTH, 0, },
e66457fb
AM
388 EMPTY,
389 /* C (UNCOND_JUMP, UNDEF_WORD_DISP) */
390 { 0, 0, UNCOND32_LENGTH, 0, },
391 EMPTY, EMPTY, EMPTY,
43841e91 392 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
324bfcf3
AO
393
394#ifdef HAVE_SH64
395 /* C (SH64PCREL16_32, SH64PCREL16) */
396 EMPTY,
397 { SH64PCREL16_F, SH64PCREL16_M, SH64PCREL16_LENGTH, C (SH64PCREL16_32, SH64PCREL32) },
398 /* C (SH64PCREL16_32, SH64PCREL32) */
399 { 0, 0, SH64PCREL32_LENGTH, 0 },
400 EMPTY, EMPTY,
401 /* C (SH64PCREL16_32, SH64PCRELPLT) */
402 { 0, 0, SH64PCREL32_LENGTH, 0 },
403 EMPTY, EMPTY,
404 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
405
406 /* C (SH64PCREL16_64, SH64PCREL16) */
407 EMPTY,
408 { SH64PCREL16_F, SH64PCREL16_M, SH64PCREL16_LENGTH, C (SH64PCREL16_64, SH64PCREL32) },
409 /* C (SH64PCREL16_64, SH64PCREL32) */
410 { SH64PCREL32_F, SH64PCREL32_M, SH64PCREL32_LENGTH, C (SH64PCREL16_64, SH64PCREL48) },
411 /* C (SH64PCREL16_64, SH64PCREL48) */
412 { SH64PCREL48_F, SH64PCREL48_M, SH64PCREL48_LENGTH, C (SH64PCREL16_64, SH64PCREL64) },
413 /* C (SH64PCREL16_64, SH64PCREL64) */
414 { 0, 0, SH64PCREL64_LENGTH, 0 },
415 /* C (SH64PCREL16_64, SH64PCRELPLT) */
416 { 0, 0, SH64PCREL64_LENGTH, 0 },
417 EMPTY, EMPTY,
418 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
419
420 /* C (SH64PCREL16PT_32, SH64PCREL16) */
421 EMPTY,
422 { SH64PCREL16_F, SH64PCREL16_M, SH64PCREL16_LENGTH, C (SH64PCREL16PT_32, SH64PCREL32) },
423 /* C (SH64PCREL16PT_32, SH64PCREL32) */
424 { 0, 0, SH64PCREL32_LENGTH, 0 },
425 EMPTY, EMPTY,
426 /* C (SH64PCREL16PT_32, SH64PCRELPLT) */
427 { 0, 0, SH64PCREL32_LENGTH, 0 },
428 EMPTY, EMPTY,
429 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
430
431 /* C (SH64PCREL16PT_64, SH64PCREL16) */
432 EMPTY,
433 { SH64PCREL16_F, SH64PCREL16_M, SH64PCREL16_LENGTH, C (SH64PCREL16PT_64, SH64PCREL32) },
434 /* C (SH64PCREL16PT_64, SH64PCREL32) */
435 { SH64PCREL32_F,
5d6255fe 436 SH64PCREL32_M,
324bfcf3
AO
437 SH64PCREL32_LENGTH,
438 C (SH64PCREL16PT_64, SH64PCREL48) },
439 /* C (SH64PCREL16PT_64, SH64PCREL48) */
440 { SH64PCREL48_F, SH64PCREL48_M, SH64PCREL48_LENGTH, C (SH64PCREL16PT_64, SH64PCREL64) },
441 /* C (SH64PCREL16PT_64, SH64PCREL64) */
442 { 0, 0, SH64PCREL64_LENGTH, 0 },
443 /* C (SH64PCREL16PT_64, SH64PCRELPLT) */
444 { 0, 0, SH64PCREL64_LENGTH, 0},
445 EMPTY, EMPTY,
446 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
447
448 /* C (MOVI_IMM_32, UNDEF_MOVI) */
449 { 0, 0, MOVI_32_LENGTH, 0 },
450 /* C (MOVI_IMM_32, MOVI_16) */
451 { MOVI_16_F, MOVI_16_M, MOVI_16_LENGTH, C (MOVI_IMM_32, MOVI_32) },
452 /* C (MOVI_IMM_32, MOVI_32) */
453 { MOVI_32_F, MOVI_32_M, MOVI_32_LENGTH, 0 },
454 EMPTY, EMPTY, EMPTY,
455 /* C (MOVI_IMM_32, MOVI_GOTOFF) */
456 { 0, 0, MOVI_32_LENGTH, 0 },
457 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
458
459 /* C (MOVI_IMM_32_PCREL, MOVI_16) */
460 EMPTY,
461 { MOVI_16_F, MOVI_16_M, MOVI_16_LENGTH, C (MOVI_IMM_32_PCREL, MOVI_32) },
462 /* C (MOVI_IMM_32_PCREL, MOVI_32) */
463 { 0, 0, MOVI_32_LENGTH, 0 },
464 EMPTY, EMPTY,
465 /* C (MOVI_IMM_32_PCREL, MOVI_PLT) */
466 { 0, 0, MOVI_32_LENGTH, 0 },
467 EMPTY,
468 /* C (MOVI_IMM_32_PCREL, MOVI_GOTPC) */
469 { 0, 0, MOVI_32_LENGTH, 0 },
470 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
471
472 /* C (MOVI_IMM_64, UNDEF_MOVI) */
473 { 0, 0, MOVI_64_LENGTH, 0 },
474 /* C (MOVI_IMM_64, MOVI_16) */
475 { MOVI_16_F, MOVI_16_M, MOVI_16_LENGTH, C (MOVI_IMM_64, MOVI_32) },
476 /* C (MOVI_IMM_64, MOVI_32) */
477 { MOVI_32_F, MOVI_32_M, MOVI_32_LENGTH, C (MOVI_IMM_64, MOVI_48) },
478 /* C (MOVI_IMM_64, MOVI_48) */
479 { MOVI_48_F, MOVI_48_M, MOVI_48_LENGTH, C (MOVI_IMM_64, MOVI_64) },
480 /* C (MOVI_IMM_64, MOVI_64) */
481 { 0, 0, MOVI_64_LENGTH, 0 },
482 EMPTY,
483 /* C (MOVI_IMM_64, MOVI_GOTOFF) */
484 { 0, 0, MOVI_64_LENGTH, 0 },
485 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
486
487 /* C (MOVI_IMM_64_PCREL, MOVI_16) */
488 EMPTY,
489 { MOVI_16_F, MOVI_16_M, MOVI_16_LENGTH, C (MOVI_IMM_64_PCREL, MOVI_32) },
490 /* C (MOVI_IMM_64_PCREL, MOVI_32) */
491 { MOVI_32_F, MOVI_32_M, MOVI_32_LENGTH, C (MOVI_IMM_64_PCREL, MOVI_48) },
492 /* C (MOVI_IMM_64_PCREL, MOVI_48) */
493 { MOVI_48_F, MOVI_48_M, MOVI_48_LENGTH, C (MOVI_IMM_64_PCREL, MOVI_64) },
494 /* C (MOVI_IMM_64_PCREL, MOVI_64) */
495 { 0, 0, MOVI_64_LENGTH, 0 },
496 /* C (MOVI_IMM_64_PCREL, MOVI_PLT) */
497 { 0, 0, MOVI_64_LENGTH, 0 },
498 EMPTY,
499 /* C (MOVI_IMM_64_PCREL, MOVI_GOTPC) */
500 { 0, 0, MOVI_64_LENGTH, 0 },
501 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
502
503#endif /* HAVE_SH64 */
504
252b5132
RH
505};
506
43841e91
NC
507#undef EMPTY
508
252b5132
RH
509static struct hash_control *opcode_hash_control; /* Opcode mnemonics */
510
a1cc9221
AO
511\f
512#ifdef OBJ_ELF
538cd60f
AO
513/* Determinet whether the symbol needs any kind of PIC relocation. */
514
515inline static int
516sh_PIC_related_p (sym)
517 symbolS *sym;
a1cc9221 518{
538cd60f 519 expressionS *exp;
a1cc9221 520
538cd60f
AO
521 if (! sym)
522 return 0;
523
524 if (sym == GOT_symbol)
525 return 1;
526
324bfcf3
AO
527#ifdef HAVE_SH64
528 if (sh_PIC_related_p (*symbol_get_tc (sym)))
529 return 1;
530#endif
531
538cd60f
AO
532 exp = symbol_get_value_expression (sym);
533
534 return (exp->X_op == O_PIC_reloc
535 || sh_PIC_related_p (exp->X_add_symbol)
536 || sh_PIC_related_p (exp->X_op_symbol));
537}
538
539/* Determine the relocation type to be used to represent the
540 expression, that may be rearranged. */
541
542static int
543sh_check_fixup (main_exp, r_type_p)
544 expressionS *main_exp;
545 bfd_reloc_code_real_type *r_type_p;
546{
547 expressionS *exp = main_exp;
548
549 /* This is here for backward-compatibility only. GCC used to generated:
550
551 f@PLT + . - (.LPCS# + 2)
552
553 but we'd rather be able to handle this as a PIC-related reference
554 plus/minus a symbol. However, gas' parser gives us:
555
556 O_subtract (O_add (f@PLT, .), .LPCS#+2)
5d6255fe 557
538cd60f
AO
558 so we attempt to transform this into:
559
560 O_subtract (f@PLT, O_subtract (.LPCS#+2, .))
561
5d6255fe 562 which we can handle simply below. */
538cd60f
AO
563 if (exp->X_op == O_subtract)
564 {
565 if (sh_PIC_related_p (exp->X_op_symbol))
566 return 1;
567
568 exp = symbol_get_value_expression (exp->X_add_symbol);
569
570 if (exp && sh_PIC_related_p (exp->X_op_symbol))
571 return 1;
572
573 if (exp && exp->X_op == O_add
574 && sh_PIC_related_p (exp->X_add_symbol))
575 {
576 symbolS *sym = exp->X_add_symbol;
577
578 exp->X_op = O_subtract;
579 exp->X_add_symbol = main_exp->X_op_symbol;
580
581 main_exp->X_op_symbol = main_exp->X_add_symbol;
582 main_exp->X_add_symbol = sym;
583
584 main_exp->X_add_number += exp->X_add_number;
585 exp->X_add_number = 0;
586 }
587
588 exp = main_exp;
589 }
590 else if (exp->X_op == O_add && sh_PIC_related_p (exp->X_op_symbol))
591 return 1;
592
593 if (exp->X_op == O_symbol || exp->X_op == O_add || exp->X_op == O_subtract)
594 {
324bfcf3
AO
595#ifdef HAVE_SH64
596 if (exp->X_add_symbol
597 && (exp->X_add_symbol == GOT_symbol
598 || (GOT_symbol
599 && *symbol_get_tc (exp->X_add_symbol) == GOT_symbol)))
600 {
601 switch (*r_type_p)
602 {
603 case BFD_RELOC_SH_IMM_LOW16:
604 *r_type_p = BFD_RELOC_SH_GOTPC_LOW16;
605 break;
606
607 case BFD_RELOC_SH_IMM_MEDLOW16:
608 *r_type_p = BFD_RELOC_SH_GOTPC_MEDLOW16;
609 break;
610
611 case BFD_RELOC_SH_IMM_MEDHI16:
612 *r_type_p = BFD_RELOC_SH_GOTPC_MEDHI16;
613 break;
614
615 case BFD_RELOC_SH_IMM_HI16:
616 *r_type_p = BFD_RELOC_SH_GOTPC_HI16;
617 break;
618
619 case BFD_RELOC_NONE:
620 case BFD_RELOC_UNUSED:
621 *r_type_p = BFD_RELOC_SH_GOTPC;
622 break;
5d6255fe 623
324bfcf3
AO
624 default:
625 abort ();
626 }
627 return 0;
628 }
629#else
538cd60f
AO
630 if (exp->X_add_symbol && exp->X_add_symbol == GOT_symbol)
631 {
632 *r_type_p = BFD_RELOC_SH_GOTPC;
633 return 0;
634 }
324bfcf3 635#endif
538cd60f
AO
636 exp = symbol_get_value_expression (exp->X_add_symbol);
637 if (! exp)
638 return 0;
639 }
640
641 if (exp->X_op == O_PIC_reloc)
642 {
324bfcf3
AO
643#ifdef HAVE_SH64
644 switch (*r_type_p)
645 {
646 case BFD_RELOC_NONE:
647 case BFD_RELOC_UNUSED:
648 *r_type_p = exp->X_md;
649 break;
650
651 case BFD_RELOC_SH_IMM_LOW16:
652 switch (exp->X_md)
653 {
654 case BFD_RELOC_32_GOTOFF:
655 *r_type_p = BFD_RELOC_SH_GOTOFF_LOW16;
656 break;
5d6255fe 657
324bfcf3
AO
658 case BFD_RELOC_SH_GOTPLT32:
659 *r_type_p = BFD_RELOC_SH_GOTPLT_LOW16;
660 break;
5d6255fe 661
324bfcf3
AO
662 case BFD_RELOC_32_GOT_PCREL:
663 *r_type_p = BFD_RELOC_SH_GOT_LOW16;
664 break;
5d6255fe 665
324bfcf3
AO
666 case BFD_RELOC_32_PLT_PCREL:
667 *r_type_p = BFD_RELOC_SH_PLT_LOW16;
668 break;
669
670 default:
671 abort ();
672 }
673 break;
674
675 case BFD_RELOC_SH_IMM_MEDLOW16:
676 switch (exp->X_md)
677 {
678 case BFD_RELOC_32_GOTOFF:
679 *r_type_p = BFD_RELOC_SH_GOTOFF_MEDLOW16;
680 break;
5d6255fe 681
324bfcf3
AO
682 case BFD_RELOC_SH_GOTPLT32:
683 *r_type_p = BFD_RELOC_SH_GOTPLT_MEDLOW16;
684 break;
5d6255fe 685
324bfcf3
AO
686 case BFD_RELOC_32_GOT_PCREL:
687 *r_type_p = BFD_RELOC_SH_GOT_MEDLOW16;
688 break;
5d6255fe 689
324bfcf3
AO
690 case BFD_RELOC_32_PLT_PCREL:
691 *r_type_p = BFD_RELOC_SH_PLT_MEDLOW16;
692 break;
693
694 default:
695 abort ();
696 }
697 break;
698
699 case BFD_RELOC_SH_IMM_MEDHI16:
700 switch (exp->X_md)
701 {
702 case BFD_RELOC_32_GOTOFF:
703 *r_type_p = BFD_RELOC_SH_GOTOFF_MEDHI16;
704 break;
5d6255fe 705
324bfcf3
AO
706 case BFD_RELOC_SH_GOTPLT32:
707 *r_type_p = BFD_RELOC_SH_GOTPLT_MEDHI16;
708 break;
5d6255fe 709
324bfcf3
AO
710 case BFD_RELOC_32_GOT_PCREL:
711 *r_type_p = BFD_RELOC_SH_GOT_MEDHI16;
712 break;
5d6255fe 713
324bfcf3
AO
714 case BFD_RELOC_32_PLT_PCREL:
715 *r_type_p = BFD_RELOC_SH_PLT_MEDHI16;
716 break;
717
718 default:
719 abort ();
720 }
721 break;
722
723 case BFD_RELOC_SH_IMM_HI16:
724 switch (exp->X_md)
725 {
726 case BFD_RELOC_32_GOTOFF:
727 *r_type_p = BFD_RELOC_SH_GOTOFF_HI16;
728 break;
5d6255fe 729
324bfcf3
AO
730 case BFD_RELOC_SH_GOTPLT32:
731 *r_type_p = BFD_RELOC_SH_GOTPLT_HI16;
732 break;
5d6255fe 733
324bfcf3
AO
734 case BFD_RELOC_32_GOT_PCREL:
735 *r_type_p = BFD_RELOC_SH_GOT_HI16;
736 break;
5d6255fe 737
324bfcf3
AO
738 case BFD_RELOC_32_PLT_PCREL:
739 *r_type_p = BFD_RELOC_SH_PLT_HI16;
740 break;
741
742 default:
743 abort ();
744 }
745 break;
746
747 default:
748 abort ();
749 }
750#else
538cd60f 751 *r_type_p = exp->X_md;
324bfcf3 752#endif
538cd60f
AO
753 if (exp == main_exp)
754 exp->X_op = O_symbol;
755 else
756 {
757 main_exp->X_add_symbol = exp->X_add_symbol;
758 main_exp->X_add_number += exp->X_add_number;
759 }
760 }
761 else
762 return (sh_PIC_related_p (exp->X_add_symbol)
763 || sh_PIC_related_p (exp->X_op_symbol));
764
765 return 0;
766}
767
768/* Add expression EXP of SIZE bytes to offset OFF of fragment FRAG. */
769
770void
771sh_cons_fix_new (frag, off, size, exp)
772 fragS *frag;
773 int off, size;
774 expressionS *exp;
775{
776 bfd_reloc_code_real_type r_type = BFD_RELOC_UNUSED;
777
778 if (sh_check_fixup (exp, &r_type))
779 as_bad (_("Invalid PIC expression."));
780
781 if (r_type == BFD_RELOC_UNUSED)
782 switch (size)
a1cc9221 783 {
538cd60f
AO
784 case 1:
785 r_type = BFD_RELOC_8;
786 break;
a1cc9221 787
538cd60f
AO
788 case 2:
789 r_type = BFD_RELOC_16;
790 break;
791
792 case 4:
793 r_type = BFD_RELOC_32;
794 break;
a1cc9221 795
324bfcf3
AO
796#ifdef HAVE_SH64
797 case 8:
798 r_type = BFD_RELOC_64;
799 break;
800#endif
801
538cd60f
AO
802 default:
803 goto error;
804 }
805 else if (size != 4)
806 {
807 error:
808 as_bad (_("unsupported BFD relocation size %u"), size);
809 r_type = BFD_RELOC_UNUSED;
810 }
5d6255fe 811
538cd60f 812 fix_new_exp (frag, off, size, exp, 0, r_type);
a1cc9221
AO
813}
814
815/* The regular cons() function, that reads constants, doesn't support
816 suffixes such as @GOT, @GOTOFF and @PLT, that generate
817 machine-specific relocation types. So we must define it here. */
818/* Clobbers input_line_pointer, checks end-of-line. */
819static void
820sh_elf_cons (nbytes)
821 register int nbytes; /* 1=.byte, 2=.word, 4=.long */
822{
538cd60f 823 expressionS exp;
a1cc9221 824
324bfcf3
AO
825#ifdef HAVE_SH64
826
827 /* Update existing range to include a previous insn, if there was one. */
828 sh64_update_contents_mark (true);
829
830 /* We need to make sure the contents type is set to data. */
831 sh64_flag_output ();
832
833#endif /* HAVE_SH64 */
834
a1cc9221
AO
835 if (is_it_end_of_statement ())
836 {
837 demand_empty_rest_of_line ();
838 return;
839 }
840
841 do
842 {
843 expression (&exp);
538cd60f 844 emit_expr (&exp, (unsigned int) nbytes);
a1cc9221
AO
845 }
846 while (*input_line_pointer++ == ',');
847
81d4177b 848 input_line_pointer--; /* Put terminator back into stream. */
a1cc9221
AO
849 if (*input_line_pointer == '#' || *input_line_pointer == '!')
850 {
dda5ecfc 851 while (! is_end_of_line[(unsigned char) *input_line_pointer++]);
a1cc9221
AO
852 }
853 else
854 demand_empty_rest_of_line ();
855}
856#endif /* OBJ_ELF */
857
858\f
6b31947e
NC
859/* This function is called once, at assembler startup time. This should
860 set up all the tables, etc that the MD part of the assembler needs. */
252b5132
RH
861
862void
863md_begin ()
864{
865 sh_opcode_info *opcode;
866 char *prev_name = "";
d4845d57 867 int target_arch;
252b5132 868
d4845d57
JR
869 target_arch = arch_sh1_up & ~(sh_dsp ? arch_sh3e_up : arch_sh_dsp_up);
870 valid_arch = target_arch;
871
324bfcf3
AO
872#ifdef HAVE_SH64
873 shmedia_md_begin ();
874#endif
875
252b5132
RH
876 opcode_hash_control = hash_new ();
877
6b31947e 878 /* Insert unique names into hash table. */
252b5132
RH
879 for (opcode = sh_table; opcode->name; opcode++)
880 {
a37c8f88 881 if (strcmp (prev_name, opcode->name))
252b5132 882 {
a37c8f88
JR
883 if (! (opcode->arch & target_arch))
884 continue;
252b5132
RH
885 prev_name = opcode->name;
886 hash_insert (opcode_hash_control, opcode->name, (char *) opcode);
887 }
888 else
889 {
890 /* Make all the opcodes with the same name point to the same
6b31947e 891 string. */
252b5132
RH
892 opcode->name = prev_name;
893 }
894 }
895}
896
897static int reg_m;
898static int reg_n;
d4845d57
JR
899static int reg_x, reg_y;
900static int reg_efg;
252b5132
RH
901static int reg_b;
902
3882b010 903#define IDENT_CHAR(c) (ISALNUM (c) || (c) == '_')
dead1419 904
6b31947e
NC
905/* Try to parse a reg name. Return the number of chars consumed. */
906
252b5132
RH
907static int
908parse_reg (src, mode, reg)
909 char *src;
910 int *mode;
911 int *reg;
912{
3882b010
L
913 char l0 = TOLOWER (src[0]);
914 char l1 = l0 ? TOLOWER (src[1]) : 0;
e46fee70 915
dead1419 916 /* We use ! IDENT_CHAR for the next character after the register name, to
252b5132 917 make sure that we won't accidentally recognize a symbol name such as
dead1419 918 'sram' or sr_ram as being a reference to the register 'sr'. */
252b5132 919
e46fee70 920 if (l0 == 'r')
252b5132 921 {
e46fee70 922 if (l1 == '1')
d4845d57
JR
923 {
924 if (src[2] >= '0' && src[2] <= '5'
dead1419 925 && ! IDENT_CHAR ((unsigned char) src[3]))
d4845d57
JR
926 {
927 *mode = A_REG_N;
928 *reg = 10 + src[2] - '0';
929 return 3;
930 }
931 }
e46fee70 932 if (l1 >= '0' && l1 <= '9'
dead1419 933 && ! IDENT_CHAR ((unsigned char) src[2]))
d4845d57
JR
934 {
935 *mode = A_REG_N;
e46fee70 936 *reg = (l1 - '0');
d4845d57
JR
937 return 2;
938 }
e46fee70 939 if (l1 >= '0' && l1 <= '7' && strncasecmp (&src[2], "_bank", 5) == 0
dead1419
JR
940 && ! IDENT_CHAR ((unsigned char) src[7]))
941 {
942 *mode = A_REG_B;
e46fee70 943 *reg = (l1 - '0');
dead1419
JR
944 return 7;
945 }
d4845d57 946
e46fee70 947 if (l1 == 'e' && ! IDENT_CHAR ((unsigned char) src[2]))
d4845d57
JR
948 {
949 *mode = A_RE;
950 return 2;
951 }
e46fee70 952 if (l1 == 's' && ! IDENT_CHAR ((unsigned char) src[2]))
d4845d57
JR
953 {
954 *mode = A_RS;
955 return 2;
956 }
252b5132
RH
957 }
958
e46fee70 959 if (l0 == 'a')
252b5132 960 {
e46fee70 961 if (l1 == '0')
d4845d57 962 {
dead1419 963 if (! IDENT_CHAR ((unsigned char) src[2]))
d4845d57
JR
964 {
965 *mode = DSP_REG_N;
966 *reg = A_A0_NUM;
967 return 2;
968 }
3882b010 969 if (TOLOWER (src[2]) == 'g' && ! IDENT_CHAR ((unsigned char) src[3]))
d4845d57
JR
970 {
971 *mode = DSP_REG_N;
972 *reg = A_A0G_NUM;
973 return 3;
974 }
975 }
e46fee70 976 if (l1 == '1')
252b5132 977 {
dead1419 978 if (! IDENT_CHAR ((unsigned char) src[2]))
252b5132 979 {
d4845d57
JR
980 *mode = DSP_REG_N;
981 *reg = A_A1_NUM;
982 return 2;
983 }
3882b010 984 if (TOLOWER (src[2]) == 'g' && ! IDENT_CHAR ((unsigned char) src[3]))
d4845d57
JR
985 {
986 *mode = DSP_REG_N;
987 *reg = A_A1G_NUM;
252b5132
RH
988 return 3;
989 }
990 }
d4845d57 991
e46fee70 992 if (l1 == 'x' && src[2] >= '0' && src[2] <= '1'
dead1419 993 && ! IDENT_CHAR ((unsigned char) src[3]))
252b5132
RH
994 {
995 *mode = A_REG_N;
e46fee70 996 *reg = 4 + (l1 - '0');
d4845d57
JR
997 return 3;
998 }
e46fee70 999 if (l1 == 'y' && src[2] >= '0' && src[2] <= '1'
dead1419 1000 && ! IDENT_CHAR ((unsigned char) src[3]))
d4845d57
JR
1001 {
1002 *mode = A_REG_N;
e46fee70 1003 *reg = 6 + (l1 - '0');
d4845d57
JR
1004 return 3;
1005 }
e46fee70 1006 if (l1 == 's' && src[2] >= '0' && src[2] <= '3'
dead1419 1007 && ! IDENT_CHAR ((unsigned char) src[3]))
d4845d57 1008 {
e46fee70 1009 int n = l1 - '0';
d4845d57
JR
1010
1011 *mode = A_REG_N;
1012 *reg = n | ((~n & 2) << 1);
1013 return 3;
1014 }
1015 }
1016
912a07db 1017 if (l0 == 'i' && l1 && ! IDENT_CHAR ((unsigned char) src[2]))
d4845d57 1018 {
e46fee70 1019 if (l1 == 's')
d4845d57
JR
1020 {
1021 *mode = A_REG_N;
1022 *reg = 8;
252b5132
RH
1023 return 2;
1024 }
e46fee70 1025 if (l1 == 'x')
d4845d57
JR
1026 {
1027 *mode = A_REG_N;
1028 *reg = 8;
1029 return 2;
1030 }
e46fee70 1031 if (l1 == 'y')
d4845d57
JR
1032 {
1033 *mode = A_REG_N;
1034 *reg = 9;
1035 return 2;
1036 }
1037 }
1038
e46fee70 1039 if (l0 == 'x' && l1 >= '0' && l1 <= '1'
dead1419 1040 && ! IDENT_CHAR ((unsigned char) src[2]))
d4845d57
JR
1041 {
1042 *mode = DSP_REG_N;
e46fee70 1043 *reg = A_X0_NUM + l1 - '0';
d4845d57
JR
1044 return 2;
1045 }
1046
e46fee70 1047 if (l0 == 'y' && l1 >= '0' && l1 <= '1'
dead1419 1048 && ! IDENT_CHAR ((unsigned char) src[2]))
d4845d57
JR
1049 {
1050 *mode = DSP_REG_N;
e46fee70 1051 *reg = A_Y0_NUM + l1 - '0';
d4845d57
JR
1052 return 2;
1053 }
1054
e46fee70 1055 if (l0 == 'm' && l1 >= '0' && l1 <= '1'
dead1419 1056 && ! IDENT_CHAR ((unsigned char) src[2]))
d4845d57
JR
1057 {
1058 *mode = DSP_REG_N;
e46fee70 1059 *reg = l1 == '0' ? A_M0_NUM : A_M1_NUM;
d4845d57 1060 return 2;
252b5132
RH
1061 }
1062
e46fee70
HPN
1063 if (l0 == 's'
1064 && l1 == 's'
3882b010 1065 && TOLOWER (src[2]) == 'r' && ! IDENT_CHAR ((unsigned char) src[3]))
252b5132
RH
1066 {
1067 *mode = A_SSR;
1068 return 3;
1069 }
1070
3882b010 1071 if (l0 == 's' && l1 == 'p' && TOLOWER (src[2]) == 'c'
dead1419 1072 && ! IDENT_CHAR ((unsigned char) src[3]))
252b5132
RH
1073 {
1074 *mode = A_SPC;
1075 return 3;
1076 }
1077
3882b010 1078 if (l0 == 's' && l1 == 'g' && TOLOWER (src[2]) == 'r'
dead1419 1079 && ! IDENT_CHAR ((unsigned char) src[3]))
252b5132
RH
1080 {
1081 *mode = A_SGR;
1082 return 3;
1083 }
1084
3882b010 1085 if (l0 == 'd' && l1 == 's' && TOLOWER (src[2]) == 'r'
dead1419 1086 && ! IDENT_CHAR ((unsigned char) src[3]))
d4845d57
JR
1087 {
1088 *mode = A_DSR;
1089 return 3;
1090 }
1091
3882b010 1092 if (l0 == 'd' && l1 == 'b' && TOLOWER (src[2]) == 'r'
dead1419 1093 && ! IDENT_CHAR ((unsigned char) src[3]))
252b5132
RH
1094 {
1095 *mode = A_DBR;
1096 return 3;
1097 }
1098
e46fee70 1099 if (l0 == 's' && l1 == 'r' && ! IDENT_CHAR ((unsigned char) src[2]))
252b5132
RH
1100 {
1101 *mode = A_SR;
1102 return 2;
1103 }
1104
e46fee70 1105 if (l0 == 's' && l1 == 'p' && ! IDENT_CHAR ((unsigned char) src[2]))
252b5132
RH
1106 {
1107 *mode = A_REG_N;
1108 *reg = 15;
1109 return 2;
1110 }
1111
e46fee70 1112 if (l0 == 'p' && l1 == 'r' && ! IDENT_CHAR ((unsigned char) src[2]))
252b5132
RH
1113 {
1114 *mode = A_PR;
1115 return 2;
1116 }
e46fee70 1117 if (l0 == 'p' && l1 == 'c' && ! IDENT_CHAR ((unsigned char) src[2]))
252b5132 1118 {
015551fc
JR
1119 /* Don't use A_DISP_PC here - that would accept stuff like 'mova pc,r0'
1120 and use an uninitialized immediate. */
1121 *mode = A_PC;
252b5132
RH
1122 return 2;
1123 }
3882b010 1124 if (l0 == 'g' && l1 == 'b' && TOLOWER (src[2]) == 'r'
dead1419 1125 && ! IDENT_CHAR ((unsigned char) src[3]))
252b5132
RH
1126 {
1127 *mode = A_GBR;
1128 return 3;
1129 }
3882b010 1130 if (l0 == 'v' && l1 == 'b' && TOLOWER (src[2]) == 'r'
dead1419 1131 && ! IDENT_CHAR ((unsigned char) src[3]))
252b5132
RH
1132 {
1133 *mode = A_VBR;
1134 return 3;
1135 }
1136
3882b010 1137 if (l0 == 'm' && l1 == 'a' && TOLOWER (src[2]) == 'c'
dead1419 1138 && ! IDENT_CHAR ((unsigned char) src[4]))
252b5132 1139 {
3882b010 1140 if (TOLOWER (src[3]) == 'l')
252b5132
RH
1141 {
1142 *mode = A_MACL;
1143 return 4;
1144 }
3882b010 1145 if (TOLOWER (src[3]) == 'h')
252b5132
RH
1146 {
1147 *mode = A_MACH;
1148 return 4;
1149 }
1150 }
3882b010 1151 if (l0 == 'm' && l1 == 'o' && TOLOWER (src[2]) == 'd'
912a07db 1152 && ! IDENT_CHAR ((unsigned char) src[3]))
d4845d57
JR
1153 {
1154 *mode = A_MOD;
1155 return 3;
1156 }
e46fee70 1157 if (l0 == 'f' && l1 == 'r')
252b5132
RH
1158 {
1159 if (src[2] == '1')
1160 {
1161 if (src[3] >= '0' && src[3] <= '5'
dead1419 1162 && ! IDENT_CHAR ((unsigned char) src[4]))
252b5132
RH
1163 {
1164 *mode = F_REG_N;
1165 *reg = 10 + src[3] - '0';
1166 return 4;
1167 }
1168 }
1169 if (src[2] >= '0' && src[2] <= '9'
dead1419 1170 && ! IDENT_CHAR ((unsigned char) src[3]))
252b5132
RH
1171 {
1172 *mode = F_REG_N;
1173 *reg = (src[2] - '0');
1174 return 3;
1175 }
1176 }
e46fee70 1177 if (l0 == 'd' && l1 == 'r')
252b5132
RH
1178 {
1179 if (src[2] == '1')
1180 {
1181 if (src[3] >= '0' && src[3] <= '4' && ! ((src[3] - '0') & 1)
dead1419 1182 && ! IDENT_CHAR ((unsigned char) src[4]))
252b5132
RH
1183 {
1184 *mode = D_REG_N;
1185 *reg = 10 + src[3] - '0';
1186 return 4;
1187 }
1188 }
1189 if (src[2] >= '0' && src[2] <= '8' && ! ((src[2] - '0') & 1)
dead1419 1190 && ! IDENT_CHAR ((unsigned char) src[3]))
252b5132
RH
1191 {
1192 *mode = D_REG_N;
1193 *reg = (src[2] - '0');
1194 return 3;
1195 }
1196 }
e46fee70 1197 if (l0 == 'x' && l1 == 'd')
252b5132
RH
1198 {
1199 if (src[2] == '1')
1200 {
1201 if (src[3] >= '0' && src[3] <= '4' && ! ((src[3] - '0') & 1)
dead1419 1202 && ! IDENT_CHAR ((unsigned char) src[4]))
252b5132
RH
1203 {
1204 *mode = X_REG_N;
1205 *reg = 11 + src[3] - '0';
1206 return 4;
1207 }
1208 }
1209 if (src[2] >= '0' && src[2] <= '8' && ! ((src[2] - '0') & 1)
dead1419 1210 && ! IDENT_CHAR ((unsigned char) src[3]))
252b5132
RH
1211 {
1212 *mode = X_REG_N;
1213 *reg = (src[2] - '0') + 1;
1214 return 3;
1215 }
1216 }
e46fee70 1217 if (l0 == 'f' && l1 == 'v')
252b5132 1218 {
dead1419 1219 if (src[2] == '1'&& src[3] == '2' && ! IDENT_CHAR ((unsigned char) src[4]))
252b5132
RH
1220 {
1221 *mode = V_REG_N;
1222 *reg = 12;
1223 return 4;
1224 }
1225 if ((src[2] == '0' || src[2] == '4' || src[2] == '8')
dead1419 1226 && ! IDENT_CHAR ((unsigned char) src[3]))
252b5132
RH
1227 {
1228 *mode = V_REG_N;
1229 *reg = (src[2] - '0');
1230 return 3;
1231 }
1232 }
3882b010
L
1233 if (l0 == 'f' && l1 == 'p' && TOLOWER (src[2]) == 'u'
1234 && TOLOWER (src[3]) == 'l'
dead1419 1235 && ! IDENT_CHAR ((unsigned char) src[4]))
252b5132
RH
1236 {
1237 *mode = FPUL_N;
1238 return 4;
1239 }
1240
3882b010
L
1241 if (l0 == 'f' && l1 == 'p' && TOLOWER (src[2]) == 's'
1242 && TOLOWER (src[3]) == 'c'
1243 && TOLOWER (src[4]) == 'r' && ! IDENT_CHAR ((unsigned char) src[5]))
252b5132
RH
1244 {
1245 *mode = FPSCR_N;
1246 return 5;
1247 }
1248
3882b010
L
1249 if (l0 == 'x' && l1 == 'm' && TOLOWER (src[2]) == 't'
1250 && TOLOWER (src[3]) == 'r'
1251 && TOLOWER (src[4]) == 'x' && ! IDENT_CHAR ((unsigned char) src[5]))
252b5132
RH
1252 {
1253 *mode = XMTRX_M4;
1254 return 5;
1255 }
1256
1257 return 0;
1258}
1259
c4aa876b 1260static char *
015551fc 1261parse_exp (s, op)
252b5132 1262 char *s;
015551fc 1263 sh_operand_info *op;
252b5132
RH
1264{
1265 char *save;
1266 char *new;
1267
1268 save = input_line_pointer;
1269 input_line_pointer = s;
015551fc
JR
1270 expression (&op->immediate);
1271 if (op->immediate.X_op == O_absent)
252b5132 1272 as_bad (_("missing operand"));
538cd60f
AO
1273#ifdef OBJ_ELF
1274 else if (op->immediate.X_op == O_PIC_reloc
1275 || sh_PIC_related_p (op->immediate.X_add_symbol)
1276 || sh_PIC_related_p (op->immediate.X_op_symbol))
1277 as_bad (_("misplaced PIC operand"));
1278#endif
252b5132
RH
1279 new = input_line_pointer;
1280 input_line_pointer = save;
1281 return new;
1282}
1283
252b5132
RH
1284/* The many forms of operand:
1285
1286 Rn Register direct
1287 @Rn Register indirect
1288 @Rn+ Autoincrement
1289 @-Rn Autodecrement
1290 @(disp:4,Rn)
1291 @(disp:8,GBR)
1292 @(disp:8,PC)
1293
1294 @(R0,Rn)
1295 @(R0,GBR)
1296
1297 disp:8
1298 disp:12
1299 #imm8
1300 pr, gbr, vbr, macl, mach
252b5132
RH
1301 */
1302
c4aa876b 1303static char *
252b5132
RH
1304parse_at (src, op)
1305 char *src;
1306 sh_operand_info *op;
1307{
1308 int len;
1309 int mode;
1310 src++;
1311 if (src[0] == '-')
1312 {
6b31947e 1313 /* Must be predecrement. */
252b5132
RH
1314 src++;
1315
1316 len = parse_reg (src, &mode, &(op->reg));
1317 if (mode != A_REG_N)
1318 as_bad (_("illegal register after @-"));
1319
1320 op->type = A_DEC_N;
1321 src += len;
1322 }
1323 else if (src[0] == '(')
1324 {
1325 /* Could be @(disp, rn), @(disp, gbr), @(disp, pc), @(r0, gbr) or
8d4d84c2 1326 @(r0, rn). */
252b5132
RH
1327 src++;
1328 len = parse_reg (src, &mode, &(op->reg));
1329 if (len && mode == A_REG_N)
1330 {
1331 src += len;
1332 if (op->reg != 0)
1333 {
1334 as_bad (_("must be @(r0,...)"));
1335 }
1336 if (src[0] == ',')
252b5132 1337 {
8d4d84c2
AO
1338 src++;
1339 /* Now can be rn or gbr. */
1340 len = parse_reg (src, &mode, &(op->reg));
1341 }
1342 else
1343 {
1344 len = 0;
252b5132 1345 }
8d4d84c2 1346 if (len)
252b5132 1347 {
8d4d84c2
AO
1348 if (mode == A_GBR)
1349 {
1350 op->type = A_R0_GBR;
1351 }
1352 else if (mode == A_REG_N)
1353 {
1354 op->type = A_IND_R0_REG_N;
1355 }
1356 else
1357 {
1358 as_bad (_("syntax error in @(r0,...)"));
1359 }
252b5132
RH
1360 }
1361 else
1362 {
8d4d84c2 1363 as_bad (_("syntax error in @(r0...)"));
252b5132
RH
1364 }
1365 }
1366 else
1367 {
8d4d84c2 1368 /* Must be an @(disp,.. thing). */
015551fc 1369 src = parse_exp (src, op);
252b5132
RH
1370 if (src[0] == ',')
1371 src++;
8d4d84c2 1372 /* Now can be rn, gbr or pc. */
252b5132
RH
1373 len = parse_reg (src, &mode, &op->reg);
1374 if (len)
1375 {
1376 if (mode == A_REG_N)
1377 {
1378 op->type = A_DISP_REG_N;
1379 }
1380 else if (mode == A_GBR)
1381 {
1382 op->type = A_DISP_GBR;
1383 }
015551fc 1384 else if (mode == A_PC)
252b5132 1385 {
6b32719e
AO
1386 op->type = A_DISP_PC_ABS;
1387 /* Such operands don't get corrected for PC==.+4, so
1388 make the correction here. */
1389 op->immediate.X_add_number -= 4;
252b5132
RH
1390 }
1391 else
1392 {
1393 as_bad (_("syntax error in @(disp,[Rn, gbr, pc])"));
1394 }
1395 }
1396 else
1397 {
1398 as_bad (_("syntax error in @(disp,[Rn, gbr, pc])"));
1399 }
1400 }
1401 src += len;
1402 if (src[0] != ')')
1403 as_bad (_("expecting )"));
1404 else
1405 src++;
1406 }
1407 else
1408 {
1409 src += parse_reg (src, &mode, &(op->reg));
1410 if (mode != A_REG_N)
006299d3
NC
1411 as_bad (_("illegal register after @"));
1412
252b5132
RH
1413 if (src[0] == '+')
1414 {
1000a02a
NC
1415 char l0, l1;
1416
252b5132 1417 src++;
1000a02a
NC
1418 l0 = TOLOWER (src[0]);
1419 l1 = TOLOWER (src[1]);
1420
1421 if ((l0 == 'r' && l1 == '8')
1422 || (l0 == 'i' && (l1 == 'x' || l1 == 's')))
d4845d57
JR
1423 {
1424 src += 2;
1425 op->type = A_PMOD_N;
1426 }
006299d3
NC
1427 else if ( (l0 == 'r' && l1 == '9')
1428 || (l0 == 'i' && l1 == 'y'))
d4845d57
JR
1429 {
1430 src += 2;
1431 op->type = A_PMODY_N;
1432 }
1433 else
1434 op->type = A_INC_N;
252b5132
RH
1435 }
1436 else
006299d3 1437 op->type = A_IND_N;
252b5132
RH
1438 }
1439 return src;
1440}
1441
1442static void
1443get_operand (ptr, op)
1444 char **ptr;
1445 sh_operand_info *op;
1446{
1447 char *src = *ptr;
1448 int mode = -1;
1449 unsigned int len;
1450
1451 if (src[0] == '#')
1452 {
1453 src++;
015551fc 1454 *ptr = parse_exp (src, op);
252b5132
RH
1455 op->type = A_IMM;
1456 return;
1457 }
1458
1459 else if (src[0] == '@')
1460 {
1461 *ptr = parse_at (src, op);
1462 return;
1463 }
1464 len = parse_reg (src, &mode, &(op->reg));
1465 if (len)
1466 {
1467 *ptr = src + len;
1468 op->type = mode;
1469 return;
1470 }
1471 else
1472 {
6b31947e 1473 /* Not a reg, the only thing left is a displacement. */
015551fc 1474 *ptr = parse_exp (src, op);
252b5132
RH
1475 op->type = A_DISP_PC;
1476 return;
1477 }
1478}
1479
c4aa876b 1480static char *
252b5132
RH
1481get_operands (info, args, operand)
1482 sh_opcode_info *info;
1483 char *args;
1484 sh_operand_info *operand;
252b5132
RH
1485{
1486 char *ptr = args;
1487 if (info->arg[0])
1488 {
d4845d57
JR
1489 /* The pre-processor will eliminate whitespace in front of '@'
1490 after the first argument; we may be called multiple times
1491 from assemble_ppi, so don't insist on finding whitespace here. */
1492 if (*ptr == ' ')
1493 ptr++;
252b5132
RH
1494
1495 get_operand (&ptr, operand + 0);
1496 if (info->arg[1])
1497 {
1498 if (*ptr == ',')
1499 {
1500 ptr++;
1501 }
1502 get_operand (&ptr, operand + 1);
52ccafd0
JR
1503 /* ??? Hack: psha/pshl have a varying operand number depending on
1504 the type of the first operand. We handle this by having the
1505 three-operand version first and reducing the number of operands
1506 parsed to two if we see that the first operand is an immediate.
1507 This works because no insn with three operands has an immediate
1508 as first operand. */
1509 if (info->arg[2] && operand[0].type != A_IMM)
252b5132
RH
1510 {
1511 if (*ptr == ',')
1512 {
1513 ptr++;
1514 }
1515 get_operand (&ptr, operand + 2);
1516 }
1517 else
1518 {
1519 operand[2].type = 0;
1520 }
1521 }
1522 else
1523 {
1524 operand[1].type = 0;
1525 operand[2].type = 0;
1526 }
1527 }
1528 else
1529 {
1530 operand[0].type = 0;
1531 operand[1].type = 0;
1532 operand[2].type = 0;
1533 }
1534 return ptr;
1535}
1536
1537/* Passed a pointer to a list of opcodes which use different
1538 addressing modes, return the opcode which matches the opcodes
6b31947e 1539 provided. */
252b5132 1540
c4aa876b 1541static sh_opcode_info *
252b5132
RH
1542get_specific (opcode, operands)
1543 sh_opcode_info *opcode;
1544 sh_operand_info *operands;
1545{
1546 sh_opcode_info *this_try = opcode;
1547 char *name = opcode->name;
1548 int n = 0;
c4aa876b 1549
252b5132
RH
1550 while (opcode->name)
1551 {
1552 this_try = opcode++;
1553 if (this_try->name != name)
1554 {
1555 /* We've looked so far down the table that we've run out of
6b31947e 1556 opcodes with the same name. */
252b5132
RH
1557 return 0;
1558 }
c4aa876b 1559
6b31947e 1560 /* Look at both operands needed by the opcodes and provided by
252b5132
RH
1561 the user - since an arg test will often fail on the same arg
1562 again and again, we'll try and test the last failing arg the
6b31947e 1563 first on each opcode try. */
252b5132
RH
1564 for (n = 0; this_try->arg[n]; n++)
1565 {
1566 sh_operand_info *user = operands + n;
1567 sh_arg_type arg = this_try->arg[n];
c4aa876b 1568
d8731e7d
NC
1569 /* If this is a parallel insn check to see if both
1570 parts have the same destination register. */
1571 if ((n == 2) && (this_try->nibbles[0] == PPI))
1572 {
1573 static boolean bIsPPI = false;
1574 static int nLastDestReg;
1575
1576 if (!bIsPPI)
1577 {
1578 bIsPPI = true;
1579 nLastDestReg = user->reg;
1580 }
1581 else /* Second insn. */
1582 {
1583 if (nLastDestReg == user->reg)
1584 as_warn (_("destination register is same for parallel insns"));
5d6255fe 1585
d8731e7d
NC
1586 bIsPPI = false;
1587 }
1588 }
1589
252b5132
RH
1590 switch (arg)
1591 {
7679ead9
AO
1592 case A_DISP_PC:
1593 if (user->type == A_DISP_PC_ABS)
1594 break;
1595 /* Fall through. */
252b5132
RH
1596 case A_IMM:
1597 case A_BDISP12:
1598 case A_BDISP8:
1599 case A_DISP_GBR:
252b5132
RH
1600 case A_MACH:
1601 case A_PR:
1602 case A_MACL:
1603 if (user->type != arg)
1604 goto fail;
1605 break;
1606 case A_R0:
1607 /* opcode needs r0 */
1608 if (user->type != A_REG_N || user->reg != 0)
1609 goto fail;
1610 break;
1611 case A_R0_GBR:
1612 if (user->type != A_R0_GBR || user->reg != 0)
1613 goto fail;
1614 break;
1615 case F_FR0:
1616 if (user->type != F_REG_N || user->reg != 0)
1617 goto fail;
1618 break;
1619
1620 case A_REG_N:
1621 case A_INC_N:
1622 case A_DEC_N:
1623 case A_IND_N:
1624 case A_IND_R0_REG_N:
1625 case A_DISP_REG_N:
1626 case F_REG_N:
1627 case D_REG_N:
1628 case X_REG_N:
1629 case V_REG_N:
1630 case FPUL_N:
1631 case FPSCR_N:
d4845d57
JR
1632 case A_PMOD_N:
1633 case A_PMODY_N:
1634 case DSP_REG_N:
252b5132
RH
1635 /* Opcode needs rn */
1636 if (user->type != arg)
1637 goto fail;
1638 reg_n = user->reg;
1639 break;
252b5132
RH
1640 case DX_REG_N:
1641 if (user->type != D_REG_N && user->type != X_REG_N)
1642 goto fail;
1643 reg_n = user->reg;
1644 break;
1645 case A_GBR:
1646 case A_SR:
1647 case A_VBR:
d4845d57
JR
1648 case A_DSR:
1649 case A_MOD:
1650 case A_RE:
1651 case A_RS:
252b5132
RH
1652 case A_SSR:
1653 case A_SPC:
1654 case A_SGR:
1655 case A_DBR:
1656 if (user->type != arg)
1657 goto fail;
1658 break;
1659
c4aa876b 1660 case A_REG_B:
252b5132
RH
1661 if (user->type != arg)
1662 goto fail;
1663 reg_b = user->reg;
1664 break;
1665
1666 case A_REG_M:
1667 case A_INC_M:
1668 case A_DEC_M:
1669 case A_IND_M:
1670 case A_IND_R0_REG_M:
1671 case A_DISP_REG_M:
d4845d57 1672 case DSP_REG_M:
252b5132
RH
1673 /* Opcode needs rn */
1674 if (user->type != arg - A_REG_M + A_REG_N)
1675 goto fail;
1676 reg_m = user->reg;
1677 break;
1678
d4845d57
JR
1679 case DSP_REG_X:
1680 if (user->type != DSP_REG_N)
1681 goto fail;
1682 switch (user->reg)
1683 {
1684 case A_X0_NUM:
1685 reg_x = 0;
1686 break;
1687 case A_X1_NUM:
1688 reg_x = 1;
1689 break;
1690 case A_A0_NUM:
1691 reg_x = 2;
1692 break;
1693 case A_A1_NUM:
1694 reg_x = 3;
1695 break;
1696 default:
1697 goto fail;
1698 }
1699 break;
1700
1701 case DSP_REG_Y:
1702 if (user->type != DSP_REG_N)
1703 goto fail;
1704 switch (user->reg)
1705 {
1706 case A_Y0_NUM:
1707 reg_y = 0;
1708 break;
1709 case A_Y1_NUM:
1710 reg_y = 1;
1711 break;
1712 case A_M0_NUM:
1713 reg_y = 2;
1714 break;
1715 case A_M1_NUM:
1716 reg_y = 3;
1717 break;
1718 default:
1719 goto fail;
1720 }
1721 break;
1722
1723 case DSP_REG_E:
1724 if (user->type != DSP_REG_N)
1725 goto fail;
1726 switch (user->reg)
1727 {
1728 case A_X0_NUM:
1729 reg_efg = 0 << 10;
1730 break;
1731 case A_X1_NUM:
1732 reg_efg = 1 << 10;
1733 break;
1734 case A_Y0_NUM:
1735 reg_efg = 2 << 10;
1736 break;
1737 case A_A1_NUM:
1738 reg_efg = 3 << 10;
1739 break;
1740 default:
1741 goto fail;
1742 }
1743 break;
1744
1745 case DSP_REG_F:
1746 if (user->type != DSP_REG_N)
1747 goto fail;
1748 switch (user->reg)
1749 {
1750 case A_Y0_NUM:
1751 reg_efg |= 0 << 8;
1752 break;
1753 case A_Y1_NUM:
1754 reg_efg |= 1 << 8;
1755 break;
1756 case A_X0_NUM:
1757 reg_efg |= 2 << 8;
1758 break;
1759 case A_A1_NUM:
1760 reg_efg |= 3 << 8;
1761 break;
1762 default:
1763 goto fail;
1764 }
1765 break;
1766
1767 case DSP_REG_G:
1768 if (user->type != DSP_REG_N)
1769 goto fail;
1770 switch (user->reg)
1771 {
1772 case A_M0_NUM:
1773 reg_efg |= 0 << 2;
1774 break;
1775 case A_M1_NUM:
1776 reg_efg |= 1 << 2;
1777 break;
1778 case A_A0_NUM:
1779 reg_efg |= 2 << 2;
1780 break;
1781 case A_A1_NUM:
1782 reg_efg |= 3 << 2;
1783 break;
1784 default:
1785 goto fail;
1786 }
1787 break;
1788
1789 case A_A0:
1790 if (user->type != DSP_REG_N || user->reg != A_A0_NUM)
1791 goto fail;
1792 break;
1793 case A_X0:
1794 if (user->type != DSP_REG_N || user->reg != A_X0_NUM)
1795 goto fail;
1796 break;
1797 case A_X1:
1798 if (user->type != DSP_REG_N || user->reg != A_X1_NUM)
1799 goto fail;
1800 break;
1801 case A_Y0:
1802 if (user->type != DSP_REG_N || user->reg != A_Y0_NUM)
1803 goto fail;
1804 break;
1805 case A_Y1:
1806 if (user->type != DSP_REG_N || user->reg != A_Y1_NUM)
1807 goto fail;
1808 break;
1809
252b5132
RH
1810 case F_REG_M:
1811 case D_REG_M:
1812 case X_REG_M:
1813 case V_REG_M:
1814 case FPUL_M:
1815 case FPSCR_M:
1816 /* Opcode needs rn */
1817 if (user->type != arg - F_REG_M + F_REG_N)
1818 goto fail;
1819 reg_m = user->reg;
1820 break;
1821 case DX_REG_M:
1822 if (user->type != D_REG_N && user->type != X_REG_N)
1823 goto fail;
1824 reg_m = user->reg;
1825 break;
1826 case XMTRX_M4:
1827 if (user->type != XMTRX_M4)
1828 goto fail;
1829 reg_m = 4;
1830 break;
c4aa876b 1831
252b5132
RH
1832 default:
1833 printf (_("unhandled %d\n"), arg);
1834 goto fail;
1835 }
1836 }
a37c8f88
JR
1837 if ( !(valid_arch & this_try->arch))
1838 goto fail;
d4845d57 1839 valid_arch &= this_try->arch;
252b5132 1840 return this_try;
c4aa876b
NC
1841 fail:
1842 ;
252b5132
RH
1843 }
1844
1845 return 0;
1846}
1847
252b5132 1848static void
015551fc 1849insert (where, how, pcrel, op)
252b5132
RH
1850 char *where;
1851 int how;
1852 int pcrel;
015551fc 1853 sh_operand_info *op;
252b5132
RH
1854{
1855 fix_new_exp (frag_now,
1856 where - frag_now->fr_literal,
1857 2,
015551fc 1858 &op->immediate,
252b5132
RH
1859 pcrel,
1860 how);
1861}
1862
1863static void
015551fc 1864build_relax (opcode, op)
252b5132 1865 sh_opcode_info *opcode;
015551fc 1866 sh_operand_info *op;
252b5132
RH
1867{
1868 int high_byte = target_big_endian ? 0 : 1;
1869 char *p;
1870
1871 if (opcode->arg[0] == A_BDISP8)
1872 {
1873 int what = (opcode->nibbles[1] & 4) ? COND_JUMP_DELAY : COND_JUMP;
1874 p = frag_var (rs_machine_dependent,
1875 md_relax_table[C (what, COND32)].rlx_length,
1876 md_relax_table[C (what, COND8)].rlx_length,
1877 C (what, 0),
015551fc
JR
1878 op->immediate.X_add_symbol,
1879 op->immediate.X_add_number,
252b5132
RH
1880 0);
1881 p[high_byte] = (opcode->nibbles[0] << 4) | (opcode->nibbles[1]);
1882 }
1883 else if (opcode->arg[0] == A_BDISP12)
1884 {
1885 p = frag_var (rs_machine_dependent,
1886 md_relax_table[C (UNCOND_JUMP, UNCOND32)].rlx_length,
1887 md_relax_table[C (UNCOND_JUMP, UNCOND12)].rlx_length,
1888 C (UNCOND_JUMP, 0),
015551fc
JR
1889 op->immediate.X_add_symbol,
1890 op->immediate.X_add_number,
252b5132
RH
1891 0);
1892 p[high_byte] = (opcode->nibbles[0] << 4);
1893 }
1894
1895}
1896
6b31947e 1897/* Insert ldrs & ldre with fancy relocations that relaxation can recognize. */
d67b5d6d 1898
015551fc
JR
1899static char *
1900insert_loop_bounds (output, operand)
1901 char *output;
1902 sh_operand_info *operand;
1903{
1904 char *name;
1905 symbolS *end_sym;
1906
1907 /* Since the low byte of the opcode will be overwritten by the reloc, we
1908 can just stash the high byte into both bytes and ignore endianness. */
1909 output[0] = 0x8c;
1910 output[1] = 0x8c;
1911 insert (output, BFD_RELOC_SH_LOOP_START, 1, operand);
1912 insert (output, BFD_RELOC_SH_LOOP_END, 1, operand + 1);
1913
1914 if (sh_relax)
1915 {
1916 static int count = 0;
1917
1918 /* If the last loop insn is a two-byte-insn, it is in danger of being
1919 swapped with the insn after it. To prevent this, create a new
1920 symbol - complete with SH_LABEL reloc - after the last loop insn.
1921 If the last loop insn is four bytes long, the symbol will be
1922 right in the middle, but four byte insns are not swapped anyways. */
1923 /* A REPEAT takes 6 bytes. The SH has a 32 bit address space.
1924 Hence a 9 digit number should be enough to count all REPEATs. */
1925 name = alloca (11);
1926 sprintf (name, "_R%x", count++ & 0x3fffffff);
c4aa876b 1927 end_sym = symbol_new (name, undefined_section, 0, &zero_address_frag);
015551fc
JR
1928 /* Make this a local symbol. */
1929#ifdef OBJ_COFF
1930 SF_SET_LOCAL (end_sym);
1931#endif /* OBJ_COFF */
1932 symbol_table_insert (end_sym);
1933 end_sym->sy_value = operand[1].immediate;
1934 end_sym->sy_value.X_add_number += 2;
1935 fix_new (frag_now, frag_now_fix (), 2, end_sym, 0, 1, BFD_RELOC_SH_LABEL);
1936 }
1937
1938 output = frag_more (2);
1939 output[0] = 0x8e;
1940 output[1] = 0x8e;
1941 insert (output, BFD_RELOC_SH_LOOP_START, 1, operand);
1942 insert (output, BFD_RELOC_SH_LOOP_END, 1, operand + 1);
1943
1944 return frag_more (2);
1945}
1946
d67b5d6d 1947/* Now we know what sort of opcodes it is, let's build the bytes. */
6b31947e 1948
0d10e182 1949static unsigned int
252b5132
RH
1950build_Mytes (opcode, operand)
1951 sh_opcode_info *opcode;
1952 sh_operand_info *operand;
252b5132
RH
1953{
1954 int index;
1955 char nbuf[4];
1956 char *output = frag_more (2);
0d10e182 1957 unsigned int size = 2;
252b5132
RH
1958 int low_byte = target_big_endian ? 1 : 0;
1959 nbuf[0] = 0;
1960 nbuf[1] = 0;
1961 nbuf[2] = 0;
1962 nbuf[3] = 0;
1963
1964 for (index = 0; index < 4; index++)
1965 {
1966 sh_nibble_type i = opcode->nibbles[index];
1967 if (i < 16)
1968 {
1969 nbuf[index] = i;
1970 }
1971 else
1972 {
1973 switch (i)
1974 {
1975 case REG_N:
1976 nbuf[index] = reg_n;
1977 break;
1978 case REG_M:
1979 nbuf[index] = reg_m;
1980 break;
d4845d57
JR
1981 case SDT_REG_N:
1982 if (reg_n < 2 || reg_n > 5)
1983 as_bad (_("Invalid register: 'r%d'"), reg_n);
1984 nbuf[index] = (reg_n & 3) | 4;
1985 break;
252b5132
RH
1986 case REG_NM:
1987 nbuf[index] = reg_n | (reg_m >> 2);
1988 break;
c4aa876b 1989 case REG_B:
252b5132
RH
1990 nbuf[index] = reg_b | 0x08;
1991 break;
015551fc
JR
1992 case IMM0_4BY4:
1993 insert (output + low_byte, BFD_RELOC_SH_IMM4BY4, 0, operand);
1994 break;
1995 case IMM0_4BY2:
1996 insert (output + low_byte, BFD_RELOC_SH_IMM4BY2, 0, operand);
1997 break;
1998 case IMM0_4:
1999 insert (output + low_byte, BFD_RELOC_SH_IMM4, 0, operand);
2000 break;
2001 case IMM1_4BY4:
2002 insert (output + low_byte, BFD_RELOC_SH_IMM4BY4, 0, operand + 1);
2003 break;
2004 case IMM1_4BY2:
2005 insert (output + low_byte, BFD_RELOC_SH_IMM4BY2, 0, operand + 1);
252b5132 2006 break;
015551fc
JR
2007 case IMM1_4:
2008 insert (output + low_byte, BFD_RELOC_SH_IMM4, 0, operand + 1);
252b5132 2009 break;
015551fc
JR
2010 case IMM0_8BY4:
2011 insert (output + low_byte, BFD_RELOC_SH_IMM8BY4, 0, operand);
252b5132 2012 break;
015551fc
JR
2013 case IMM0_8BY2:
2014 insert (output + low_byte, BFD_RELOC_SH_IMM8BY2, 0, operand);
252b5132 2015 break;
015551fc
JR
2016 case IMM0_8:
2017 insert (output + low_byte, BFD_RELOC_SH_IMM8, 0, operand);
252b5132 2018 break;
015551fc
JR
2019 case IMM1_8BY4:
2020 insert (output + low_byte, BFD_RELOC_SH_IMM8BY4, 0, operand + 1);
252b5132 2021 break;
015551fc
JR
2022 case IMM1_8BY2:
2023 insert (output + low_byte, BFD_RELOC_SH_IMM8BY2, 0, operand + 1);
2024 break;
2025 case IMM1_8:
2026 insert (output + low_byte, BFD_RELOC_SH_IMM8, 0, operand + 1);
252b5132
RH
2027 break;
2028 case PCRELIMM_8BY4:
7679ead9
AO
2029 insert (output, BFD_RELOC_SH_PCRELIMM8BY4,
2030 operand->type != A_DISP_PC_ABS, operand);
252b5132
RH
2031 break;
2032 case PCRELIMM_8BY2:
7679ead9
AO
2033 insert (output, BFD_RELOC_SH_PCRELIMM8BY2,
2034 operand->type != A_DISP_PC_ABS, operand);
015551fc
JR
2035 break;
2036 case REPEAT:
2037 output = insert_loop_bounds (output, operand);
2038 nbuf[index] = opcode->nibbles[3];
2039 operand += 2;
252b5132
RH
2040 break;
2041 default:
2042 printf (_("failed for %d\n"), i);
2043 }
2044 }
2045 }
c4aa876b
NC
2046 if (!target_big_endian)
2047 {
2048 output[1] = (nbuf[0] << 4) | (nbuf[1]);
2049 output[0] = (nbuf[2] << 4) | (nbuf[3]);
2050 }
2051 else
2052 {
2053 output[0] = (nbuf[0] << 4) | (nbuf[1]);
2054 output[1] = (nbuf[2] << 4) | (nbuf[3]);
2055 }
0d10e182 2056 return size;
252b5132
RH
2057}
2058
d4845d57
JR
2059/* Find an opcode at the start of *STR_P in the hash table, and set
2060 *STR_P to the first character after the last one read. */
252b5132 2061
d4845d57
JR
2062static sh_opcode_info *
2063find_cooked_opcode (str_p)
2064 char **str_p;
252b5132 2065{
d4845d57 2066 char *str = *str_p;
252b5132
RH
2067 unsigned char *op_start;
2068 unsigned char *op_end;
252b5132
RH
2069 char name[20];
2070 int nlen = 0;
c4aa876b 2071
6b31947e 2072 /* Drop leading whitespace. */
252b5132
RH
2073 while (*str == ' ')
2074 str++;
2075
d4845d57
JR
2076 /* Find the op code end.
2077 The pre-processor will eliminate whitespace in front of
2078 any '@' after the first argument; we may be called from
2079 assemble_ppi, so the opcode might be terminated by an '@'. */
252b5132
RH
2080 for (op_start = op_end = (unsigned char *) (str);
2081 *op_end
2082 && nlen < 20
d4845d57 2083 && !is_end_of_line[*op_end] && *op_end != ' ' && *op_end != '@';
252b5132
RH
2084 op_end++)
2085 {
2086 unsigned char c = op_start[nlen];
2087
2088 /* The machine independent code will convert CMP/EQ into cmp/EQ
d4845d57
JR
2089 because it thinks the '/' is the end of the symbol. Moreover,
2090 all but the first sub-insn is a parallel processing insn won't
3882b010 2091 be capitalized. Instead of hacking up the machine independent
d4845d57 2092 code, we just deal with it here. */
3882b010 2093 c = TOLOWER (c);
252b5132
RH
2094 name[nlen] = c;
2095 nlen++;
2096 }
c4aa876b 2097
252b5132 2098 name[nlen] = 0;
d4845d57 2099 *str_p = op_end;
252b5132
RH
2100
2101 if (nlen == 0)
6b31947e 2102 as_bad (_("can't find opcode "));
252b5132 2103
d4845d57
JR
2104 return (sh_opcode_info *) hash_find (opcode_hash_control, name);
2105}
2106
2107/* Assemble a parallel processing insn. */
2108#define DDT_BASE 0xf000 /* Base value for double data transfer insns */
6b31947e 2109
0d10e182 2110static unsigned int
d4845d57
JR
2111assemble_ppi (op_end, opcode)
2112 char *op_end;
2113 sh_opcode_info *opcode;
2114{
2115 int movx = 0;
2116 int movy = 0;
2117 int cond = 0;
2118 int field_b = 0;
2119 char *output;
2120 int move_code;
0d10e182 2121 unsigned int size;
d4845d57
JR
2122
2123 /* Some insn ignore one or more register fields, e.g. psts machl,a0.
2124 Make sure we encode a defined insn pattern. */
2125 reg_x = 0;
2126 reg_y = 0;
2127
2128 for (;;)
2129 {
2130 sh_operand_info operand[3];
2131
2132 if (opcode->arg[0] != A_END)
2133 op_end = get_operands (opcode, op_end, operand);
2134 opcode = get_specific (opcode, operand);
2135 if (opcode == 0)
2136 {
6b31947e 2137 /* Couldn't find an opcode which matched the operands. */
d4845d57 2138 char *where = frag_more (2);
0d10e182 2139 size = 2;
d4845d57
JR
2140
2141 where[0] = 0x0;
2142 where[1] = 0x0;
2143 as_bad (_("invalid operands for opcode"));
0d10e182 2144 return size;
d4845d57 2145 }
c4aa876b 2146
d4845d57
JR
2147 if (opcode->nibbles[0] != PPI)
2148 as_bad (_("insn can't be combined with parallel processing insn"));
2149
2150 switch (opcode->nibbles[1])
2151 {
2152
2153 case NOPX:
2154 if (movx)
2155 as_bad (_("multiple movx specifications"));
2156 movx = DDT_BASE;
2157 break;
2158 case NOPY:
2159 if (movy)
2160 as_bad (_("multiple movy specifications"));
2161 movy = DDT_BASE;
2162 break;
2163
2164 case MOVX:
2165 if (movx)
2166 as_bad (_("multiple movx specifications"));
2167 if (reg_n < 4 || reg_n > 5)
2168 as_bad (_("invalid movx address register"));
2169 if (opcode->nibbles[2] & 8)
2170 {
2171 if (reg_m == A_A1_NUM)
2172 movx = 1 << 7;
2173 else if (reg_m != A_A0_NUM)
2174 as_bad (_("invalid movx dsp register"));
2175 }
2176 else
2177 {
2178 if (reg_x > 1)
2179 as_bad (_("invalid movx dsp register"));
2180 movx = reg_x << 7;
2181 }
2182 movx += ((reg_n - 4) << 9) + (opcode->nibbles[2] << 2) + DDT_BASE;
2183 break;
2184
2185 case MOVY:
2186 if (movy)
2187 as_bad (_("multiple movy specifications"));
2188 if (opcode->nibbles[2] & 8)
2189 {
2190 /* Bit 3 in nibbles[2] is intended for bit 4 of the opcode,
2191 so add 8 more. */
2192 movy = 8;
2193 if (reg_m == A_A1_NUM)
2194 movy += 1 << 6;
2195 else if (reg_m != A_A0_NUM)
2196 as_bad (_("invalid movy dsp register"));
2197 }
2198 else
2199 {
2200 if (reg_y > 1)
2201 as_bad (_("invalid movy dsp register"));
2202 movy = reg_y << 6;
2203 }
2204 if (reg_n < 6 || reg_n > 7)
2205 as_bad (_("invalid movy address register"));
2206 movy += ((reg_n - 6) << 8) + opcode->nibbles[2] + DDT_BASE;
2207 break;
2208
2209 case PSH:
015551fc 2210 if (operand[0].immediate.X_op != O_constant)
d4845d57
JR
2211 as_bad (_("dsp immediate shift value not constant"));
2212 field_b = ((opcode->nibbles[2] << 12)
015551fc 2213 | (operand[0].immediate.X_add_number & 127) << 4
d4845d57
JR
2214 | reg_n);
2215 break;
2216 case PPI3:
2217 if (field_b)
2218 as_bad (_("multiple parallel processing specifications"));
2219 field_b = ((opcode->nibbles[2] << 12) + (opcode->nibbles[3] << 8)
2220 + (reg_x << 6) + (reg_y << 4) + reg_n);
2221 break;
2222 case PDC:
2223 if (cond)
2224 as_bad (_("multiple condition specifications"));
2225 cond = opcode->nibbles[2] << 8;
2226 if (*op_end)
2227 goto skip_cond_check;
2228 break;
2229 case PPIC:
2230 if (field_b)
2231 as_bad (_("multiple parallel processing specifications"));
2232 field_b = ((opcode->nibbles[2] << 12) + (opcode->nibbles[3] << 8)
2233 + cond + (reg_x << 6) + (reg_y << 4) + reg_n);
2234 cond = 0;
2235 break;
2236 case PMUL:
2237 if (field_b)
2238 {
2239 if ((field_b & 0xef00) != 0xa100)
2240 as_bad (_("insn cannot be combined with pmuls"));
2241 field_b -= 0x8100;
2242 switch (field_b & 0xf)
2243 {
2244 case A_X0_NUM:
2245 field_b += 0 - A_X0_NUM;
2246 break;
2247 case A_Y0_NUM:
2248 field_b += 1 - A_Y0_NUM;
2249 break;
2250 case A_A0_NUM:
2251 field_b += 2 - A_A0_NUM;
2252 break;
2253 case A_A1_NUM:
2254 field_b += 3 - A_A1_NUM;
2255 break;
2256 default:
2257 as_bad (_("bad padd / psub pmuls output operand"));
2258 }
2259 }
2260 field_b += 0x4000 + reg_efg;
2261 break;
2262 default:
2263 abort ();
2264 }
2265 if (cond)
2266 {
2267 as_bad (_("condition not followed by conditionalizable insn"));
2268 cond = 0;
2269 }
2270 if (! *op_end)
2271 break;
2272 skip_cond_check:
2273 opcode = find_cooked_opcode (&op_end);
2274 if (opcode == NULL)
2275 {
2276 (as_bad
2277 (_("unrecognized characters at end of parallel processing insn")));
2278 break;
2279 }
2280 }
2281
2282 move_code = movx | movy;
2283 if (field_b)
2284 {
2285 /* Parallel processing insn. */
2286 unsigned long ppi_code = (movx | movy | 0xf800) << 16 | field_b;
2287
2288 output = frag_more (4);
0d10e182 2289 size = 4;
d4845d57
JR
2290 if (! target_big_endian)
2291 {
2292 output[3] = ppi_code >> 8;
2293 output[2] = ppi_code;
2294 }
2295 else
2296 {
2297 output[2] = ppi_code >> 8;
2298 output[3] = ppi_code;
2299 }
2300 move_code |= 0xf800;
2301 }
2302 else
0d10e182
JL
2303 {
2304 /* Just a double data transfer. */
2305 output = frag_more (2);
2306 size = 2;
2307 }
d4845d57
JR
2308 if (! target_big_endian)
2309 {
2310 output[1] = move_code >> 8;
2311 output[0] = move_code;
2312 }
2313 else
2314 {
2315 output[0] = move_code >> 8;
2316 output[1] = move_code;
2317 }
0d10e182 2318 return size;
d4845d57
JR
2319}
2320
2321/* This is the guts of the machine-dependent assembler. STR points to a
2322 machine dependent instruction. This function is supposed to emit
6b31947e 2323 the frags/bytes it assembles to. */
d4845d57
JR
2324
2325void
2326md_assemble (str)
2327 char *str;
2328{
2329 unsigned char *op_end;
2330 sh_operand_info operand[3];
2331 sh_opcode_info *opcode;
dda5ecfc 2332 unsigned int size = 0;
d4845d57 2333
324bfcf3
AO
2334#ifdef HAVE_SH64
2335 if (sh64_isa_mode == sh64_isa_shmedia)
2336 {
2337 shmedia_md_assemble (str);
2338 return;
2339 }
2340 else
2341 {
2342 /* If we've seen pseudo-directives, make sure any emitted data or
2343 frags are marked as data. */
2344 if (seen_insn == false)
2345 {
2346 sh64_update_contents_mark (true);
2347 sh64_set_contents_type (CRT_SH5_ISA16);
2348 }
2349
2350 seen_insn = true;
2351 }
2352#endif /* HAVE_SH64 */
2353
d4845d57
JR
2354 opcode = find_cooked_opcode (&str);
2355 op_end = str;
252b5132
RH
2356
2357 if (opcode == NULL)
2358 {
2359 as_bad (_("unknown opcode"));
2360 return;
2361 }
2362
2363 if (sh_relax
2364 && ! seg_info (now_seg)->tc_segment_info_data.in_code)
2365 {
2366 /* Output a CODE reloc to tell the linker that the following
2367 bytes are instructions, not data. */
2368 fix_new (frag_now, frag_now_fix (), 2, &abs_symbol, 0, 0,
2369 BFD_RELOC_SH_CODE);
2370 seg_info (now_seg)->tc_segment_info_data.in_code = 1;
2371 }
2372
d4845d57
JR
2373 if (opcode->nibbles[0] == PPI)
2374 {
0d10e182 2375 size = assemble_ppi (op_end, opcode);
252b5132
RH
2376 }
2377 else
2378 {
0d10e182
JL
2379 if (opcode->arg[0] == A_BDISP12
2380 || opcode->arg[0] == A_BDISP8)
252b5132 2381 {
0d10e182
JL
2382 parse_exp (op_end + 1, &operand[0]);
2383 build_relax (opcode, &operand[0]);
5fc44b2d
JR
2384 }
2385 else
2386 {
0d10e182
JL
2387 if (opcode->arg[0] == A_END)
2388 {
2389 /* Ignore trailing whitespace. If there is any, it has already
2390 been compressed to a single space. */
2391 if (*op_end == ' ')
2392 op_end++;
2393 }
2394 else
2395 {
2396 op_end = get_operands (opcode, op_end, operand);
2397 }
2398 opcode = get_specific (opcode, operand);
252b5132 2399
0d10e182
JL
2400 if (opcode == 0)
2401 {
2402 /* Couldn't find an opcode which matched the operands. */
2403 char *where = frag_more (2);
2404 size = 2;
252b5132 2405
0d10e182
JL
2406 where[0] = 0x0;
2407 where[1] = 0x0;
2408 as_bad (_("invalid operands for opcode"));
2409 }
2410 else
2411 {
2412 if (*op_end)
2413 as_bad (_("excess operands: '%s'"), op_end);
2414
2415 size = build_Mytes (opcode, operand);
2416 }
252b5132 2417 }
0d10e182 2418 }
252b5132 2419
2bc0a128 2420#ifdef BFD_ASSEMBLER
4dc7ead9 2421 dwarf2_emit_insn (size);
2bc0a128 2422#endif
252b5132
RH
2423}
2424
2425/* This routine is called each time a label definition is seen. It
2426 emits a BFD_RELOC_SH_LABEL reloc if necessary. */
2427
2428void
2429sh_frob_label ()
2430{
2431 static fragS *last_label_frag;
2432 static int last_label_offset;
2433
2434 if (sh_relax
2435 && seg_info (now_seg)->tc_segment_info_data.in_code)
2436 {
2437 int offset;
2438
2439 offset = frag_now_fix ();
2440 if (frag_now != last_label_frag
2441 || offset != last_label_offset)
c4aa876b 2442 {
252b5132
RH
2443 fix_new (frag_now, offset, 2, &abs_symbol, 0, 0, BFD_RELOC_SH_LABEL);
2444 last_label_frag = frag_now;
2445 last_label_offset = offset;
2446 }
2447 }
2448}
2449
2450/* This routine is called when the assembler is about to output some
2451 data. It emits a BFD_RELOC_SH_DATA reloc if necessary. */
2452
2453void
2454sh_flush_pending_output ()
2455{
2456 if (sh_relax
2457 && seg_info (now_seg)->tc_segment_info_data.in_code)
2458 {
2459 fix_new (frag_now, frag_now_fix (), 2, &abs_symbol, 0, 0,
2460 BFD_RELOC_SH_DATA);
2461 seg_info (now_seg)->tc_segment_info_data.in_code = 0;
2462 }
2463}
2464
2465symbolS *
c0fecd35 2466md_undefined_symbol (name)
538cd60f 2467 char *name ATTRIBUTE_UNUSED;
252b5132
RH
2468{
2469 return 0;
2470}
2471
2472#ifdef OBJ_COFF
056350c6 2473#ifndef BFD_ASSEMBLER
252b5132
RH
2474
2475void
c0fecd35
AM
2476tc_crawl_symbol_chain (headers)
2477 object_headers *headers;
252b5132
RH
2478{
2479 printf (_("call to tc_crawl_symbol_chain \n"));
2480}
2481
2482void
c0fecd35
AM
2483tc_headers_hook (headers)
2484 object_headers *headers;
252b5132
RH
2485{
2486 printf (_("call to tc_headers_hook \n"));
2487}
2488
056350c6 2489#endif
252b5132
RH
2490#endif
2491
6b31947e
NC
2492/* Various routines to kill one day. */
2493/* Equal to MAX_PRECISION in atof-ieee.c. */
252b5132
RH
2494#define MAX_LITTLENUMS 6
2495
6b31947e
NC
2496/* Turn a string in input_line_pointer into a floating point constant
2497 of type TYPE, and store the appropriate bytes in *LITP. The number
2498 of LITTLENUMS emitted is stored in *SIZEP . An error message is
2499 returned, or NULL on OK. */
2500
252b5132
RH
2501char *
2502md_atof (type, litP, sizeP)
2503 int type;
2504 char *litP;
2505 int *sizeP;
2506{
2507 int prec;
2508 LITTLENUM_TYPE words[4];
2509 char *t;
2510 int i;
2511
2512 switch (type)
2513 {
2514 case 'f':
2515 prec = 2;
2516 break;
2517
2518 case 'd':
2519 prec = 4;
2520 break;
2521
2522 default:
2523 *sizeP = 0;
2524 return _("bad call to md_atof");
2525 }
2526
2527 t = atof_ieee (input_line_pointer, type, words);
2528 if (t)
2529 input_line_pointer = t;
2530
2531 *sizeP = prec * 2;
2532
2533 if (! target_big_endian)
2534 {
2535 for (i = prec - 1; i >= 0; i--)
2536 {
2537 md_number_to_chars (litP, (valueT) words[i], 2);
2538 litP += 2;
2539 }
2540 }
2541 else
2542 {
2543 for (i = 0; i < prec; i++)
2544 {
2545 md_number_to_chars (litP, (valueT) words[i], 2);
2546 litP += 2;
2547 }
2548 }
c4aa876b 2549
252b5132
RH
2550 return NULL;
2551}
2552
2553/* Handle the .uses pseudo-op. This pseudo-op is used just before a
2554 call instruction. It refers to a label of the instruction which
2555 loads the register which the call uses. We use it to generate a
2556 special reloc for the linker. */
2557
2558static void
2559s_uses (ignore)
43841e91 2560 int ignore ATTRIBUTE_UNUSED;
252b5132
RH
2561{
2562 expressionS ex;
2563
2564 if (! sh_relax)
2565 as_warn (_(".uses pseudo-op seen when not relaxing"));
2566
2567 expression (&ex);
2568
2569 if (ex.X_op != O_symbol || ex.X_add_number != 0)
2570 {
2571 as_bad (_("bad .uses format"));
2572 ignore_rest_of_line ();
2573 return;
2574 }
2575
2576 fix_new_exp (frag_now, frag_now_fix (), 2, &ex, 1, BFD_RELOC_SH_USES);
2577
2578 demand_empty_rest_of_line ();
2579}
2580\f
2581CONST char *md_shortopts = "";
6b31947e
NC
2582struct option md_longopts[] =
2583{
252b5132 2584#define OPTION_RELAX (OPTION_MD_BASE)
05982cac
HPN
2585#define OPTION_BIG (OPTION_MD_BASE + 1)
2586#define OPTION_LITTLE (OPTION_BIG + 1)
252b5132 2587#define OPTION_SMALL (OPTION_LITTLE + 1)
d4845d57 2588#define OPTION_DSP (OPTION_SMALL + 1)
252b5132
RH
2589
2590 {"relax", no_argument, NULL, OPTION_RELAX},
05982cac 2591 {"big", no_argument, NULL, OPTION_BIG},
252b5132
RH
2592 {"little", no_argument, NULL, OPTION_LITTLE},
2593 {"small", no_argument, NULL, OPTION_SMALL},
d4845d57 2594 {"dsp", no_argument, NULL, OPTION_DSP},
324bfcf3
AO
2595#ifdef HAVE_SH64
2596#define OPTION_ISA (OPTION_DSP + 1)
2597#define OPTION_ABI (OPTION_ISA + 1)
2598#define OPTION_NO_MIX (OPTION_ABI + 1)
2599#define OPTION_SHCOMPACT_CONST_CRANGE (OPTION_NO_MIX + 1)
2600#define OPTION_NO_EXPAND (OPTION_SHCOMPACT_CONST_CRANGE + 1)
2601#define OPTION_PT32 (OPTION_NO_EXPAND + 1)
2602 {"isa", required_argument, NULL, OPTION_ISA},
2603 {"abi", required_argument, NULL, OPTION_ABI},
2604 {"no-mix", no_argument, NULL, OPTION_NO_MIX},
2605 {"shcompact-const-crange", no_argument, NULL, OPTION_SHCOMPACT_CONST_CRANGE},
2606 {"no-expand", no_argument, NULL, OPTION_NO_EXPAND},
2607 {"expand-pt32", no_argument, NULL, OPTION_PT32},
2608#endif /* HAVE_SH64 */
2609
252b5132
RH
2610 {NULL, no_argument, NULL, 0}
2611};
c4aa876b 2612size_t md_longopts_size = sizeof (md_longopts);
252b5132
RH
2613
2614int
2615md_parse_option (c, arg)
2616 int c;
43841e91 2617 char *arg ATTRIBUTE_UNUSED;
252b5132
RH
2618{
2619 switch (c)
2620 {
2621 case OPTION_RELAX:
2622 sh_relax = 1;
2623 break;
2624
05982cac
HPN
2625 case OPTION_BIG:
2626 target_big_endian = 1;
2627 break;
2628
252b5132 2629 case OPTION_LITTLE:
252b5132
RH
2630 target_big_endian = 0;
2631 break;
2632
2633 case OPTION_SMALL:
2634 sh_small = 1;
2635 break;
2636
d4845d57
JR
2637 case OPTION_DSP:
2638 sh_dsp = 1;
2639 break;
2640
324bfcf3
AO
2641#ifdef HAVE_SH64
2642 case OPTION_ISA:
2643 if (strcasecmp (arg, "shmedia") == 0)
2644 {
2645 if (sh64_isa_mode == sh64_isa_shcompact)
2646 as_bad (_("Invalid combination: --isa=SHcompact with --isa=SHmedia"));
2647 sh64_isa_mode = sh64_isa_shmedia;
2648 }
2649 else if (strcasecmp (arg, "shcompact") == 0)
2650 {
2651 if (sh64_isa_mode == sh64_isa_shmedia)
2652 as_bad (_("Invalid combination: --isa=SHmedia with --isa=SHcompact"));
2653 if (sh64_abi == sh64_abi_64)
2654 as_bad (_("Invalid combination: --abi=64 with --isa=SHcompact"));
2655 sh64_isa_mode = sh64_isa_shcompact;
2656 }
2657 else
2658 as_bad ("Invalid argument to --isa option: %s", arg);
2659 break;
2660
2661 case OPTION_ABI:
2662 if (strcmp (arg, "32") == 0)
2663 {
2664 if (sh64_abi == sh64_abi_64)
2665 as_bad (_("Invalid combination: --abi=32 with --abi=64"));
2666 sh64_abi = sh64_abi_32;
2667 }
2668 else if (strcmp (arg, "64") == 0)
2669 {
2670 if (sh64_abi == sh64_abi_32)
2671 as_bad (_("Invalid combination: --abi=64 with --abi=32"));
2672 if (sh64_isa_mode == sh64_isa_shcompact)
2673 as_bad (_("Invalid combination: --isa=SHcompact with --abi=64"));
2674 sh64_abi = sh64_abi_64;
2675 }
2676 else
2677 as_bad ("Invalid argument to --abi option: %s", arg);
2678 break;
2679
2680 case OPTION_NO_MIX:
2681 sh64_mix = false;
2682 break;
2683
2684 case OPTION_SHCOMPACT_CONST_CRANGE:
2685 sh64_shcompact_const_crange = true;
2686 break;
2687
2688 case OPTION_NO_EXPAND:
2689 sh64_expand = false;
2690 break;
2691
2692 case OPTION_PT32:
2693 sh64_pt32 = true;
2694 break;
2695#endif /* HAVE_SH64 */
2696
252b5132
RH
2697 default:
2698 return 0;
2699 }
2700
2701 return 1;
2702}
2703
2704void
2705md_show_usage (stream)
2706 FILE *stream;
2707{
c4aa876b 2708 fprintf (stream, _("\
252b5132
RH
2709SH options:\n\
2710-little generate little endian code\n\
05982cac 2711-big generate big endian code\n\
252b5132 2712-relax alter jump instructions for long displacements\n\
5b8274e3 2713-small align sections to 4 byte boundaries, not 16\n\
182e89d3 2714-dsp enable sh-dsp insns, and disable sh3e / sh4 insns.\n"));
324bfcf3
AO
2715#ifdef HAVE_SH64
2716 fprintf (stream, _("\
2717-isa=[shmedia set default instruction set for SH64\n\
2718 | SHmedia\n\
2719 | shcompact\n\
2720 | SHcompact]\n\
2721-abi=[32|64] set size of expanded SHmedia operands and object\n\
2722 file type\n\
2723-shcompact-const-crange emit code-range descriptors for constants in\n\
2724 SHcompact code sections\n\
2725-no-mix disallow SHmedia code in the same section as\n\
2726 constants and SHcompact code\n\
2727-no-expand do not expand MOVI, PT, PTA or PTB instructions\n\
2728-expand-pt32 with -abi=64, expand PT, PTA and PTB instructions\n\
2729 to 32 bits only"));
2730#endif /* HAVE_SH64 */
252b5132
RH
2731}
2732\f
252b5132
RH
2733/* This struct is used to pass arguments to sh_count_relocs through
2734 bfd_map_over_sections. */
2735
2736struct sh_count_relocs
2737{
2738 /* Symbol we are looking for. */
2739 symbolS *sym;
2740 /* Count of relocs found. */
2741 int count;
2742};
2743
2744/* Count the number of fixups in a section which refer to a particular
2745 symbol. When using BFD_ASSEMBLER, this is called via
2746 bfd_map_over_sections. */
2747
252b5132
RH
2748static void
2749sh_count_relocs (abfd, sec, data)
43841e91 2750 bfd *abfd ATTRIBUTE_UNUSED;
252b5132
RH
2751 segT sec;
2752 PTR data;
2753{
2754 struct sh_count_relocs *info = (struct sh_count_relocs *) data;
2755 segment_info_type *seginfo;
2756 symbolS *sym;
2757 fixS *fix;
2758
2759 seginfo = seg_info (sec);
2760 if (seginfo == NULL)
2761 return;
2762
2763 sym = info->sym;
2764 for (fix = seginfo->fix_root; fix != NULL; fix = fix->fx_next)
2765 {
2766 if (fix->fx_addsy == sym)
2767 {
2768 ++info->count;
2769 fix->fx_tcbit = 1;
2770 }
2771 }
2772}
2773
2774/* Handle the count relocs for a particular section. When using
2775 BFD_ASSEMBLER, this is called via bfd_map_over_sections. */
2776
252b5132
RH
2777static void
2778sh_frob_section (abfd, sec, ignore)
43841e91 2779 bfd *abfd ATTRIBUTE_UNUSED;
252b5132 2780 segT sec;
43841e91 2781 PTR ignore ATTRIBUTE_UNUSED;
252b5132
RH
2782{
2783 segment_info_type *seginfo;
2784 fixS *fix;
2785
2786 seginfo = seg_info (sec);
2787 if (seginfo == NULL)
2788 return;
2789
2790 for (fix = seginfo->fix_root; fix != NULL; fix = fix->fx_next)
2791 {
2792 symbolS *sym;
2793 bfd_vma val;
2794 fixS *fscan;
2795 struct sh_count_relocs info;
2796
2797 if (fix->fx_r_type != BFD_RELOC_SH_USES)
2798 continue;
2799
2800 /* The BFD_RELOC_SH_USES reloc should refer to a defined local
2801 symbol in the same section. */
2802 sym = fix->fx_addsy;
2803 if (sym == NULL
2804 || fix->fx_subsy != NULL
2805 || fix->fx_addnumber != 0
2806 || S_GET_SEGMENT (sym) != sec
2807#if ! defined (BFD_ASSEMBLER) && defined (OBJ_COFF)
2808 || S_GET_STORAGE_CLASS (sym) == C_EXT
2809#endif
2810 || S_IS_EXTERNAL (sym))
2811 {
2812 as_warn_where (fix->fx_file, fix->fx_line,
2813 _(".uses does not refer to a local symbol in the same section"));
2814 continue;
2815 }
2816
2817 /* Look through the fixups again, this time looking for one
2818 at the same location as sym. */
2819 val = S_GET_VALUE (sym);
2820 for (fscan = seginfo->fix_root;
2821 fscan != NULL;
2822 fscan = fscan->fx_next)
2823 if (val == fscan->fx_frag->fr_address + fscan->fx_where
2824 && fscan->fx_r_type != BFD_RELOC_SH_ALIGN
2825 && fscan->fx_r_type != BFD_RELOC_SH_CODE
2826 && fscan->fx_r_type != BFD_RELOC_SH_DATA
2827 && fscan->fx_r_type != BFD_RELOC_SH_LABEL)
2828 break;
2829 if (fscan == NULL)
2830 {
2831 as_warn_where (fix->fx_file, fix->fx_line,
2832 _("can't find fixup pointed to by .uses"));
2833 continue;
2834 }
2835
2836 if (fscan->fx_tcbit)
2837 {
2838 /* We've already done this one. */
2839 continue;
2840 }
2841
6b31947e
NC
2842 /* The variable fscan should also be a fixup to a local symbol
2843 in the same section. */
252b5132
RH
2844 sym = fscan->fx_addsy;
2845 if (sym == NULL
2846 || fscan->fx_subsy != NULL
2847 || fscan->fx_addnumber != 0
2848 || S_GET_SEGMENT (sym) != sec
2849#if ! defined (BFD_ASSEMBLER) && defined (OBJ_COFF)
2850 || S_GET_STORAGE_CLASS (sym) == C_EXT
2851#endif
2852 || S_IS_EXTERNAL (sym))
2853 {
2854 as_warn_where (fix->fx_file, fix->fx_line,
2855 _(".uses target does not refer to a local symbol in the same section"));
2856 continue;
2857 }
2858
2859 /* Now we look through all the fixups of all the sections,
2860 counting the number of times we find a reference to sym. */
2861 info.sym = sym;
2862 info.count = 0;
2863#ifdef BFD_ASSEMBLER
2864 bfd_map_over_sections (stdoutput, sh_count_relocs, (PTR) &info);
2865#else
2866 {
2867 int iscan;
2868
2869 for (iscan = SEG_E0; iscan < SEG_UNKNOWN; iscan++)
2870 sh_count_relocs ((bfd *) NULL, iscan, (PTR) &info);
2871 }
2872#endif
2873
2874 if (info.count < 1)
2875 abort ();
2876
2877 /* Generate a BFD_RELOC_SH_COUNT fixup at the location of sym.
2878 We have already adjusted the value of sym to include the
2879 fragment address, so we undo that adjustment here. */
2880 subseg_change (sec, 0);
7bcad3e5
NC
2881 fix_new (fscan->fx_frag,
2882 S_GET_VALUE (sym) - fscan->fx_frag->fr_address,
252b5132
RH
2883 4, &abs_symbol, info.count, 0, BFD_RELOC_SH_COUNT);
2884 }
2885}
2886
2887/* This function is called after the symbol table has been completed,
2888 but before the relocs or section contents have been written out.
2889 If we have seen any .uses pseudo-ops, they point to an instruction
2890 which loads a register with the address of a function. We look
2891 through the fixups to find where the function address is being
2892 loaded from. We then generate a COUNT reloc giving the number of
2893 times that function address is referred to. The linker uses this
2894 information when doing relaxing, to decide when it can eliminate
2895 the stored function address entirely. */
2896
2897void
2898sh_frob_file ()
2899{
324bfcf3
AO
2900#ifdef HAVE_SH64
2901 shmedia_frob_file_before_adjust ();
2902#endif
2903
252b5132
RH
2904 if (! sh_relax)
2905 return;
2906
2907#ifdef BFD_ASSEMBLER
2908 bfd_map_over_sections (stdoutput, sh_frob_section, (PTR) NULL);
2909#else
2910 {
2911 int iseg;
2912
2913 for (iseg = SEG_E0; iseg < SEG_UNKNOWN; iseg++)
2914 sh_frob_section ((bfd *) NULL, iseg, (PTR) NULL);
2915 }
2916#endif
2917}
2918
2919/* Called after relaxing. Set the correct sizes of the fragments, and
94f592af 2920 create relocs so that md_apply_fix3 will fill in the correct values. */
252b5132
RH
2921
2922void
2923md_convert_frag (headers, seg, fragP)
2924#ifdef BFD_ASSEMBLER
43841e91 2925 bfd *headers ATTRIBUTE_UNUSED;
252b5132
RH
2926#else
2927 object_headers *headers;
2928#endif
2929 segT seg;
2930 fragS *fragP;
2931{
2932 int donerelax = 0;
2933
2934 switch (fragP->fr_subtype)
2935 {
2936 case C (COND_JUMP, COND8):
2937 case C (COND_JUMP_DELAY, COND8):
2938 subseg_change (seg, 0);
2939 fix_new (fragP, fragP->fr_fix, 2, fragP->fr_symbol, fragP->fr_offset,
2940 1, BFD_RELOC_SH_PCDISP8BY2);
2941 fragP->fr_fix += 2;
2942 fragP->fr_var = 0;
2943 break;
2944
2945 case C (UNCOND_JUMP, UNCOND12):
2946 subseg_change (seg, 0);
2947 fix_new (fragP, fragP->fr_fix, 2, fragP->fr_symbol, fragP->fr_offset,
2948 1, BFD_RELOC_SH_PCDISP12BY2);
2949 fragP->fr_fix += 2;
2950 fragP->fr_var = 0;
2951 break;
2952
2953 case C (UNCOND_JUMP, UNCOND32):
2954 case C (UNCOND_JUMP, UNDEF_WORD_DISP):
2955 if (fragP->fr_symbol == NULL)
99b222b4
HPN
2956 as_bad_where (fragP->fr_file, fragP->fr_line,
2957 _("displacement overflows 12-bit field"));
252b5132 2958 else if (S_IS_DEFINED (fragP->fr_symbol))
99b222b4
HPN
2959 as_bad_where (fragP->fr_file, fragP->fr_line,
2960 _("displacement to defined symbol %s overflows 12-bit field"),
2961 S_GET_NAME (fragP->fr_symbol));
252b5132 2962 else
99b222b4
HPN
2963 as_bad_where (fragP->fr_file, fragP->fr_line,
2964 _("displacement to undefined symbol %s overflows 12-bit field"),
2965 S_GET_NAME (fragP->fr_symbol));
2966 /* Stabilize this frag, so we don't trip an assert. */
2967 fragP->fr_fix += fragP->fr_var;
2968 fragP->fr_var = 0;
252b5132
RH
2969 break;
2970
2971 case C (COND_JUMP, COND12):
2972 case C (COND_JUMP_DELAY, COND12):
6b31947e 2973 /* A bcond won't fit, so turn it into a b!cond; bra disp; nop. */
252b5132
RH
2974 /* I found that a relax failure for gcc.c-torture/execute/930628-1.c
2975 was due to gas incorrectly relaxing an out-of-range conditional
2976 branch with delay slot. It turned:
2977 bf.s L6 (slot mov.l r12,@(44,r0))
2978 into:
c4aa876b 2979
252b5132
RH
29802c: 8f 01 a0 8b bf.s 32 <_main+32> (slot bra L6)
298130: 00 09 nop
298232: 10 cb mov.l r12,@(44,r0)
2983 Therefore, branches with delay slots have to be handled
2984 differently from ones without delay slots. */
2985 {
2986 unsigned char *buffer =
2987 (unsigned char *) (fragP->fr_fix + fragP->fr_literal);
2988 int highbyte = target_big_endian ? 0 : 1;
2989 int lowbyte = target_big_endian ? 1 : 0;
2990 int delay = fragP->fr_subtype == C (COND_JUMP_DELAY, COND12);
2991
2992 /* Toggle the true/false bit of the bcond. */
2993 buffer[highbyte] ^= 0x2;
2994
d3ecfc59 2995 /* If this is a delayed branch, we may not put the bra in the
252b5132
RH
2996 slot. So we change it to a non-delayed branch, like that:
2997 b! cond slot_label; bra disp; slot_label: slot_insn
2998 ??? We should try if swapping the conditional branch and
2999 its delay-slot insn already makes the branch reach. */
3000
3001 /* Build a relocation to six / four bytes farther on. */
3002 subseg_change (seg, 0);
3003 fix_new (fragP, fragP->fr_fix, 2,
3004#ifdef BFD_ASSEMBLER
3005 section_symbol (seg),
3006#else
3007 seg_info (seg)->dot,
3008#endif
3009 fragP->fr_address + fragP->fr_fix + (delay ? 4 : 6),
3010 1, BFD_RELOC_SH_PCDISP8BY2);
3011
3012 /* Set up a jump instruction. */
3013 buffer[highbyte + 2] = 0xa0;
3014 buffer[lowbyte + 2] = 0;
3015 fix_new (fragP, fragP->fr_fix + 2, 2, fragP->fr_symbol,
3016 fragP->fr_offset, 1, BFD_RELOC_SH_PCDISP12BY2);
3017
3018 if (delay)
3019 {
3020 buffer[highbyte] &= ~0x4; /* Removes delay slot from branch. */
3021 fragP->fr_fix += 4;
3022 }
3023 else
3024 {
3025 /* Fill in a NOP instruction. */
3026 buffer[highbyte + 4] = 0x0;
3027 buffer[lowbyte + 4] = 0x9;
3028
3029 fragP->fr_fix += 6;
3030 }
3031 fragP->fr_var = 0;
3032 donerelax = 1;
3033 }
3034 break;
3035
3036 case C (COND_JUMP, COND32):
3037 case C (COND_JUMP_DELAY, COND32):
3038 case C (COND_JUMP, UNDEF_WORD_DISP):
3039 case C (COND_JUMP_DELAY, UNDEF_WORD_DISP):
3040 if (fragP->fr_symbol == NULL)
99b222b4
HPN
3041 as_bad_where (fragP->fr_file, fragP->fr_line,
3042 _("displacement overflows 8-bit field"));
252b5132 3043 else if (S_IS_DEFINED (fragP->fr_symbol))
99b222b4
HPN
3044 as_bad_where (fragP->fr_file, fragP->fr_line,
3045 _("displacement to defined symbol %s overflows 8-bit field"),
3046 S_GET_NAME (fragP->fr_symbol));
252b5132 3047 else
99b222b4
HPN
3048 as_bad_where (fragP->fr_file, fragP->fr_line,
3049 _("displacement to undefined symbol %s overflows 8-bit field "),
3050 S_GET_NAME (fragP->fr_symbol));
3051 /* Stabilize this frag, so we don't trip an assert. */
3052 fragP->fr_fix += fragP->fr_var;
3053 fragP->fr_var = 0;
252b5132
RH
3054 break;
3055
3056 default:
324bfcf3
AO
3057#ifdef HAVE_SH64
3058 shmedia_md_convert_frag (headers, seg, fragP, true);
3059#else
252b5132 3060 abort ();
324bfcf3 3061#endif
252b5132
RH
3062 }
3063
3064 if (donerelax && !sh_relax)
3065 as_warn_where (fragP->fr_file, fragP->fr_line,
3066 _("overflow in branch to %s; converted into longer instruction sequence"),
3067 (fragP->fr_symbol != NULL
3068 ? S_GET_NAME (fragP->fr_symbol)
3069 : ""));
3070}
3071
3072valueT
c0fecd35 3073md_section_align (seg, size)
dda5ecfc 3074 segT seg ATTRIBUTE_UNUSED;
c0fecd35 3075 valueT size;
252b5132
RH
3076{
3077#ifdef BFD_ASSEMBLER
3078#ifdef OBJ_ELF
3079 return size;
3080#else /* ! OBJ_ELF */
3081 return ((size + (1 << bfd_get_section_alignment (stdoutput, seg)) - 1)
3082 & (-1 << bfd_get_section_alignment (stdoutput, seg)));
3083#endif /* ! OBJ_ELF */
3084#else /* ! BFD_ASSEMBLER */
3085 return ((size + (1 << section_alignment[(int) seg]) - 1)
3086 & (-1 << section_alignment[(int) seg]));
3087#endif /* ! BFD_ASSEMBLER */
3088}
3089
3090/* This static variable is set by s_uacons to tell sh_cons_align that
3091 the expession does not need to be aligned. */
3092
3093static int sh_no_align_cons = 0;
3094
3095/* This handles the unaligned space allocation pseudo-ops, such as
3096 .uaword. .uaword is just like .word, but the value does not need
3097 to be aligned. */
3098
3099static void
3100s_uacons (bytes)
3101 int bytes;
3102{
3103 /* Tell sh_cons_align not to align this value. */
3104 sh_no_align_cons = 1;
3105 cons (bytes);
3106}
3107
3108/* If a .word, et. al., pseud-op is seen, warn if the value is not
3109 aligned correctly. Note that this can cause warnings to be issued
3110 when assembling initialized structured which were declared with the
3111 packed attribute. FIXME: Perhaps we should require an option to
3112 enable this warning? */
3113
3114void
3115sh_cons_align (nbytes)
3116 int nbytes;
3117{
3118 int nalign;
3119 char *p;
3120
3121 if (sh_no_align_cons)
3122 {
3123 /* This is an unaligned pseudo-op. */
3124 sh_no_align_cons = 0;
3125 return;
3126 }
3127
3128 nalign = 0;
3129 while ((nbytes & 1) == 0)
3130 {
3131 ++nalign;
3132 nbytes >>= 1;
3133 }
3134
3135 if (nalign == 0)
3136 return;
3137
3138 if (now_seg == absolute_section)
3139 {
3140 if ((abs_section_offset & ((1 << nalign) - 1)) != 0)
3141 as_warn (_("misaligned data"));
3142 return;
3143 }
3144
0a9ef439 3145 p = frag_var (rs_align_test, 1, 1, (relax_substateT) 0,
252b5132
RH
3146 (symbolS *) NULL, (offsetT) nalign, (char *) NULL);
3147
3148 record_alignment (now_seg, nalign);
3149}
3150
3151/* When relaxing, we need to output a reloc for any .align directive
3152 that requests alignment to a four byte boundary or larger. This is
3153 also where we check for misaligned data. */
3154
3155void
3156sh_handle_align (frag)
3157 fragS *frag;
3158{
0a9ef439
RH
3159 int bytes = frag->fr_next->fr_address - frag->fr_address - frag->fr_fix;
3160
3161 if (frag->fr_type == rs_align_code)
3162 {
3163 static const unsigned char big_nop_pattern[] = { 0x00, 0x09 };
3164 static const unsigned char little_nop_pattern[] = { 0x09, 0x00 };
3165
3166 char *p = frag->fr_literal + frag->fr_fix;
3167
3168 if (bytes & 1)
3169 {
3170 *p++ = 0;
3171 bytes--;
3172 frag->fr_fix += 1;
3173 }
3174
3175 if (target_big_endian)
3176 {
3177 memcpy (p, big_nop_pattern, sizeof big_nop_pattern);
3178 frag->fr_var = sizeof big_nop_pattern;
3179 }
3180 else
3181 {
3182 memcpy (p, little_nop_pattern, sizeof little_nop_pattern);
3183 frag->fr_var = sizeof little_nop_pattern;
3184 }
3185 }
3186 else if (frag->fr_type == rs_align_test)
3187 {
3188 if (bytes != 0)
3189 as_warn_where (frag->fr_file, frag->fr_line, _("misaligned data"));
3190 }
3191
252b5132 3192 if (sh_relax
0a9ef439
RH
3193 && (frag->fr_type == rs_align
3194 || frag->fr_type == rs_align_code)
252b5132
RH
3195 && frag->fr_address + frag->fr_fix > 0
3196 && frag->fr_offset > 1
3197 && now_seg != bss_section)
3198 fix_new (frag, frag->fr_fix, 2, &abs_symbol, frag->fr_offset, 0,
3199 BFD_RELOC_SH_ALIGN);
252b5132
RH
3200}
3201
3202/* This macro decides whether a particular reloc is an entry in a
3203 switch table. It is used when relaxing, because the linker needs
3204 to know about all such entries so that it can adjust them if
3205 necessary. */
3206
3207#ifdef BFD_ASSEMBLER
3208#define SWITCH_TABLE_CONS(fix) (0)
3209#else
3210#define SWITCH_TABLE_CONS(fix) \
3211 ((fix)->fx_r_type == 0 \
3212 && ((fix)->fx_size == 2 \
3213 || (fix)->fx_size == 1 \
3214 || (fix)->fx_size == 4))
3215#endif
3216
3217#define SWITCH_TABLE(fix) \
3218 ((fix)->fx_addsy != NULL \
3219 && (fix)->fx_subsy != NULL \
3220 && S_GET_SEGMENT ((fix)->fx_addsy) == text_section \
3221 && S_GET_SEGMENT ((fix)->fx_subsy) == text_section \
3222 && ((fix)->fx_r_type == BFD_RELOC_32 \
3223 || (fix)->fx_r_type == BFD_RELOC_16 \
3224 || (fix)->fx_r_type == BFD_RELOC_8 \
3225 || SWITCH_TABLE_CONS (fix)))
3226
3227/* See whether we need to force a relocation into the output file.
3228 This is used to force out switch and PC relative relocations when
3229 relaxing. */
3230
3231int
3232sh_force_relocation (fix)
3233 fixS *fix;
3234{
3235
3236 if (fix->fx_r_type == BFD_RELOC_VTABLE_INHERIT
015551fc
JR
3237 || fix->fx_r_type == BFD_RELOC_VTABLE_ENTRY
3238 || fix->fx_r_type == BFD_RELOC_SH_LOOP_START
3239 || fix->fx_r_type == BFD_RELOC_SH_LOOP_END)
252b5132
RH
3240 return 1;
3241
3242 if (! sh_relax)
3243 return 0;
3244
3245 return (fix->fx_pcrel
3246 || SWITCH_TABLE (fix)
3247 || fix->fx_r_type == BFD_RELOC_SH_COUNT
3248 || fix->fx_r_type == BFD_RELOC_SH_ALIGN
3249 || fix->fx_r_type == BFD_RELOC_SH_CODE
3250 || fix->fx_r_type == BFD_RELOC_SH_DATA
324bfcf3
AO
3251#ifdef HAVE_SH64
3252 || fix->fx_r_type == BFD_RELOC_SH_SHMEDIA_CODE
3253#endif
252b5132
RH
3254 || fix->fx_r_type == BFD_RELOC_SH_LABEL);
3255}
3256
3257#ifdef OBJ_ELF
3258boolean
3259sh_fix_adjustable (fixP)
3260 fixS *fixP;
3261{
3262
3263 if (fixP->fx_addsy == NULL)
3264 return 1;
c4aa876b 3265
a1cc9221
AO
3266 if (fixP->fx_r_type == BFD_RELOC_SH_PCDISP8BY2
3267 || fixP->fx_r_type == BFD_RELOC_SH_PCDISP12BY2
3268 || fixP->fx_r_type == BFD_RELOC_SH_PCRELIMM8BY2
3269 || fixP->fx_r_type == BFD_RELOC_SH_PCRELIMM8BY4
3270 || fixP->fx_r_type == BFD_RELOC_8_PCREL
3271 || fixP->fx_r_type == BFD_RELOC_SH_SWITCH16
3272 || fixP->fx_r_type == BFD_RELOC_SH_SWITCH32)
3273 return 1;
3274
3275 if (! TC_RELOC_RTSYM_LOC_FIXUP (fixP)
a1cc9221
AO
3276 || fixP->fx_r_type == BFD_RELOC_RVA)
3277 return 0;
3278
252b5132
RH
3279 /* We need the symbol name for the VTABLE entries */
3280 if (fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
3281 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
3282 return 0;
3283
3284 return 1;
3285}
d4845d57 3286
6b31947e
NC
3287void
3288sh_elf_final_processing ()
d4845d57
JR
3289{
3290 int val;
3291
3292 /* Set file-specific flags to indicate if this code needs
3293 a processor with the sh-dsp / sh3e ISA to execute. */
324bfcf3
AO
3294#ifdef HAVE_SH64
3295 /* SH5 and above don't know about the valid_arch arch_sh* bits defined
3296 in sh-opc.h, so check SH64 mode before checking valid_arch. */
3297 if (sh64_isa_mode != sh64_isa_unspecified)
3298 val = EF_SH5;
3299 else
3300#endif /* HAVE_SH64 */
d4845d57
JR
3301 if (valid_arch & arch_sh1)
3302 val = EF_SH1;
3303 else if (valid_arch & arch_sh2)
3304 val = EF_SH2;
3305 else if (valid_arch & arch_sh_dsp)
3306 val = EF_SH_DSP;
3307 else if (valid_arch & arch_sh3)
3308 val = EF_SH3;
3309 else if (valid_arch & arch_sh3_dsp)
3310 val = EF_SH_DSP;
3311 else if (valid_arch & arch_sh3e)
3312 val = EF_SH3E;
3313 else if (valid_arch & arch_sh4)
3314 val = EF_SH4;
3315 else
3316 abort ();
3317
3318 elf_elfheader (stdoutput)->e_flags &= ~EF_SH_MACH_MASK;
3319 elf_elfheader (stdoutput)->e_flags |= val;
3320}
252b5132
RH
3321#endif
3322
3323/* Apply a fixup to the object file. */
3324
252b5132 3325void
94f592af
NC
3326md_apply_fix3 (fixP, valP, seg)
3327 fixS * fixP;
3328 valueT * valP;
3329 segT seg ATTRIBUTE_UNUSED;
252b5132
RH
3330{
3331 char *buf = fixP->fx_where + fixP->fx_frag->fr_literal;
3332 int lowbyte = target_big_endian ? 1 : 0;
3333 int highbyte = target_big_endian ? 0 : 1;
2ed5f585 3334 long val = (long) *valP;
252b5132
RH
3335 long max, min;
3336 int shift;
3337
3338#ifdef BFD_ASSEMBLER
a1cc9221
AO
3339 /* A difference between two symbols, the second of which is in the
3340 current section, is transformed in a PC-relative relocation to
3341 the other symbol. We have to adjust the relocation type here. */
3342 if (fixP->fx_pcrel)
3343 {
3344 switch (fixP->fx_r_type)
3345 {
3346 default:
3347 break;
3348
3349 case BFD_RELOC_32:
3350 fixP->fx_r_type = BFD_RELOC_32_PCREL;
3351 break;
3352
3353 /* Currently, we only support 32-bit PCREL relocations.
3354 We'd need a new reloc type to handle 16_PCREL, and
3355 8_PCREL is already taken for R_SH_SWITCH8, which
3356 apparently does something completely different than what
3357 we need. FIXME. */
3358 case BFD_RELOC_16:
3359 bfd_set_error (bfd_error_bad_value);
94f592af 3360 return;
81d4177b 3361
a1cc9221
AO
3362 case BFD_RELOC_8:
3363 bfd_set_error (bfd_error_bad_value);
94f592af 3364 return;
a1cc9221
AO
3365 }
3366 }
3367
6b31947e
NC
3368 /* The function adjust_reloc_syms won't convert a reloc against a weak
3369 symbol into a reloc against a section, but bfd_install_relocation
3370 will screw up if the symbol is defined, so we have to adjust val here
1308f14c
HPN
3371 to avoid the screw up later.
3372
3373 For ordinary relocs, this does not happen for ELF, since for ELF,
3374 bfd_install_relocation uses the "special function" field of the
3375 howto, and does not execute the code that needs to be undone, as long
3376 as the special function does not return bfd_reloc_continue.
3377 It can happen for GOT- and PLT-type relocs the way they are
3378 described in elf32-sh.c as they use bfd_elf_generic_reloc, but it
3379 doesn't matter here since those relocs don't use VAL; see below. */
3380 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
3381 && fixP->fx_addsy != NULL
252b5132
RH
3382 && S_IS_WEAK (fixP->fx_addsy))
3383 val -= S_GET_VALUE (fixP->fx_addsy);
3384#endif
3385
3386#ifndef BFD_ASSEMBLER
3387 if (fixP->fx_r_type == 0)
3388 {
3389 if (fixP->fx_size == 2)
3390 fixP->fx_r_type = BFD_RELOC_16;
3391 else if (fixP->fx_size == 4)
3392 fixP->fx_r_type = BFD_RELOC_32;
3393 else if (fixP->fx_size == 1)
3394 fixP->fx_r_type = BFD_RELOC_8;
3395 else
3396 abort ();
3397 }
3398#endif
3399
3400 max = min = 0;
3401 shift = 0;
3402 switch (fixP->fx_r_type)
3403 {
3404 case BFD_RELOC_SH_IMM4:
3405 max = 0xf;
3406 *buf = (*buf & 0xf0) | (val & 0xf);
3407 break;
3408
3409 case BFD_RELOC_SH_IMM4BY2:
3410 max = 0xf;
3411 shift = 1;
3412 *buf = (*buf & 0xf0) | ((val >> 1) & 0xf);
3413 break;
3414
3415 case BFD_RELOC_SH_IMM4BY4:
3416 max = 0xf;
3417 shift = 2;
3418 *buf = (*buf & 0xf0) | ((val >> 2) & 0xf);
3419 break;
3420
3421 case BFD_RELOC_SH_IMM8BY2:
3422 max = 0xff;
3423 shift = 1;
3424 *buf = val >> 1;
3425 break;
3426
3427 case BFD_RELOC_SH_IMM8BY4:
3428 max = 0xff;
3429 shift = 2;
3430 *buf = val >> 2;
3431 break;
3432
3433 case BFD_RELOC_8:
3434 case BFD_RELOC_SH_IMM8:
3435 /* Sometimes the 8 bit value is sign extended (e.g., add) and
3436 sometimes it is not (e.g., and). We permit any 8 bit value.
3437 Note that adding further restrictions may invalidate
3438 reasonable looking assembly code, such as ``and -0x1,r0''. */
3439 max = 0xff;
c4aa876b 3440 min = -0xff;
252b5132
RH
3441 *buf++ = val;
3442 break;
3443
3444 case BFD_RELOC_SH_PCRELIMM8BY4:
3445 /* The lower two bits of the PC are cleared before the
3446 displacement is added in. We can assume that the destination
3447 is on a 4 byte bounday. If this instruction is also on a 4
3448 byte boundary, then we want
3449 (target - here) / 4
3450 and target - here is a multiple of 4.
3451 Otherwise, we are on a 2 byte boundary, and we want
3452 (target - (here - 2)) / 4
3453 and target - here is not a multiple of 4. Computing
3454 (target - (here - 2)) / 4 == (target - here + 2) / 4
3455 works for both cases, since in the first case the addition of
3456 2 will be removed by the division. target - here is in the
3457 variable val. */
3458 val = (val + 2) / 4;
3459 if (val & ~0xff)
3460 as_bad_where (fixP->fx_file, fixP->fx_line, _("pcrel too far"));
3461 buf[lowbyte] = val;
3462 break;
3463
3464 case BFD_RELOC_SH_PCRELIMM8BY2:
3465 val /= 2;
3466 if (val & ~0xff)
3467 as_bad_where (fixP->fx_file, fixP->fx_line, _("pcrel too far"));
3468 buf[lowbyte] = val;
3469 break;
3470
3471 case BFD_RELOC_SH_PCDISP8BY2:
3472 val /= 2;
3473 if (val < -0x80 || val > 0x7f)
3474 as_bad_where (fixP->fx_file, fixP->fx_line, _("pcrel too far"));
3475 buf[lowbyte] = val;
3476 break;
3477
3478 case BFD_RELOC_SH_PCDISP12BY2:
3479 val /= 2;
8637c045 3480 if (val < -0x800 || val > 0x7ff)
252b5132
RH
3481 as_bad_where (fixP->fx_file, fixP->fx_line, _("pcrel too far"));
3482 buf[lowbyte] = val & 0xff;
3483 buf[highbyte] |= (val >> 8) & 0xf;
3484 break;
3485
3486 case BFD_RELOC_32:
a1cc9221 3487 case BFD_RELOC_32_PCREL:
1db77c8e 3488 md_number_to_chars (buf, val, 4);
252b5132
RH
3489 break;
3490
3491 case BFD_RELOC_16:
1db77c8e 3492 md_number_to_chars (buf, val, 2);
252b5132
RH
3493 break;
3494
3495 case BFD_RELOC_SH_USES:
3496 /* Pass the value into sh_coff_reloc_mangle. */
3497 fixP->fx_addnumber = val;
3498 break;
3499
3500 case BFD_RELOC_SH_COUNT:
3501 case BFD_RELOC_SH_ALIGN:
3502 case BFD_RELOC_SH_CODE:
3503 case BFD_RELOC_SH_DATA:
3504 case BFD_RELOC_SH_LABEL:
3505 /* Nothing to do here. */
3506 break;
3507
015551fc
JR
3508 case BFD_RELOC_SH_LOOP_START:
3509 case BFD_RELOC_SH_LOOP_END:
3510
252b5132
RH
3511 case BFD_RELOC_VTABLE_INHERIT:
3512 case BFD_RELOC_VTABLE_ENTRY:
3513 fixP->fx_done = 0;
3514 return;
3515
a1cc9221
AO
3516#ifdef OBJ_ELF
3517 case BFD_RELOC_32_PLT_PCREL:
3518 /* Make the jump instruction point to the address of the operand. At
81d4177b 3519 runtime we merely add the offset to the actual PLT entry. */
94f592af 3520 * valP = 0xfffffffc;
ac3f04d7
AO
3521 val = fixP->fx_addnumber;
3522 if (fixP->fx_subsy)
3523 val -= S_GET_VALUE (fixP->fx_subsy);
538cd60f 3524 md_number_to_chars (buf, val, 4);
a1cc9221
AO
3525 break;
3526
3527 case BFD_RELOC_SH_GOTPC:
3528 /* This is tough to explain. We end up with this one if we have
3529 operands that look like "_GLOBAL_OFFSET_TABLE_+[.-.L284]".
3530 The goal here is to obtain the absolute address of the GOT,
3531 and it is strongly preferable from a performance point of
3532 view to avoid using a runtime relocation for this. There are
3533 cases where you have something like:
81d4177b 3534
a1cc9221 3535 .long _GLOBAL_OFFSET_TABLE_+[.-.L66]
81d4177b 3536
a1cc9221
AO
3537 and here no correction would be required. Internally in the
3538 assembler we treat operands of this form as not being pcrel
3539 since the '.' is explicitly mentioned, and I wonder whether
3540 it would simplify matters to do it this way. Who knows. In
3541 earlier versions of the PIC patches, the pcrel_adjust field
3542 was used to store the correction, but since the expression is
3543 not pcrel, I felt it would be confusing to do it this way. */
94f592af 3544 * valP -= 1;
a1cc9221
AO
3545 md_number_to_chars (buf, val, 4);
3546 break;
3547
3548 case BFD_RELOC_32_GOT_PCREL:
324bfcf3 3549 case BFD_RELOC_SH_GOTPLT32:
94f592af 3550 * valP = 0; /* Fully resolved at runtime. No addend. */
a1cc9221
AO
3551 md_number_to_chars (buf, 0, 4);
3552 break;
3553
3554 case BFD_RELOC_32_GOTOFF:
538cd60f 3555 md_number_to_chars (buf, val, 4);
a1cc9221
AO
3556 break;
3557#endif
3558
252b5132 3559 default:
324bfcf3
AO
3560#ifdef HAVE_SH64
3561 shmedia_md_apply_fix3 (fixP, valP);
3562 return;
3563#else
252b5132 3564 abort ();
324bfcf3 3565#endif
252b5132
RH
3566 }
3567
3568 if (shift != 0)
3569 {
3570 if ((val & ((1 << shift) - 1)) != 0)
3571 as_bad_where (fixP->fx_file, fixP->fx_line, _("misaligned offset"));
3572 if (val >= 0)
3573 val >>= shift;
3574 else
3575 val = ((val >> shift)
3576 | ((long) -1 & ~ ((long) -1 >> shift)));
3577 }
3578 if (max != 0 && (val < min || val > max))
3579 as_bad_where (fixP->fx_file, fixP->fx_line, _("offset out of range"));
3580
94f592af
NC
3581 if (fixP->fx_addsy == NULL && fixP->fx_pcrel == 0)
3582 fixP->fx_done = 1;
252b5132
RH
3583}
3584
3585/* Called just before address relaxation. Return the length
3586 by which a fragment must grow to reach it's destination. */
3587
3588int
3589md_estimate_size_before_relax (fragP, segment_type)
3590 register fragS *fragP;
3591 register segT segment_type;
3592{
e66457fb
AM
3593 int what;
3594
252b5132
RH
3595 switch (fragP->fr_subtype)
3596 {
93c2a809 3597 default:
324bfcf3
AO
3598#ifdef HAVE_SH64
3599 return shmedia_md_estimate_size_before_relax (fragP, segment_type);
3600#else
93c2a809 3601 abort ();
324bfcf3
AO
3602#endif
3603
93c2a809 3604
252b5132 3605 case C (UNCOND_JUMP, UNDEF_DISP):
6b31947e 3606 /* Used to be a branch to somewhere which was unknown. */
252b5132
RH
3607 if (!fragP->fr_symbol)
3608 {
3609 fragP->fr_subtype = C (UNCOND_JUMP, UNCOND12);
252b5132
RH
3610 }
3611 else if (S_GET_SEGMENT (fragP->fr_symbol) == segment_type)
3612 {
3613 fragP->fr_subtype = C (UNCOND_JUMP, UNCOND12);
252b5132
RH
3614 }
3615 else
3616 {
3617 fragP->fr_subtype = C (UNCOND_JUMP, UNDEF_WORD_DISP);
252b5132
RH
3618 }
3619 break;
3620
252b5132
RH
3621 case C (COND_JUMP, UNDEF_DISP):
3622 case C (COND_JUMP_DELAY, UNDEF_DISP):
e66457fb 3623 what = GET_WHAT (fragP->fr_subtype);
6b31947e 3624 /* Used to be a branch to somewhere which was unknown. */
252b5132
RH
3625 if (fragP->fr_symbol
3626 && S_GET_SEGMENT (fragP->fr_symbol) == segment_type)
3627 {
252b5132 3628 /* Got a symbol and it's defined in this segment, become byte
6b31947e 3629 sized - maybe it will fix up. */
252b5132 3630 fragP->fr_subtype = C (what, COND8);
252b5132
RH
3631 }
3632 else if (fragP->fr_symbol)
3633 {
6b31947e 3634 /* Its got a segment, but its not ours, so it will always be long. */
252b5132 3635 fragP->fr_subtype = C (what, UNDEF_WORD_DISP);
252b5132
RH
3636 }
3637 else
3638 {
6b31947e 3639 /* We know the abs value. */
252b5132 3640 fragP->fr_subtype = C (what, COND8);
252b5132 3641 }
93c2a809 3642 break;
252b5132 3643
93c2a809 3644 case C (UNCOND_JUMP, UNCOND12):
e66457fb 3645 case C (UNCOND_JUMP, UNCOND32):
93c2a809
AM
3646 case C (UNCOND_JUMP, UNDEF_WORD_DISP):
3647 case C (COND_JUMP, COND8):
e66457fb
AM
3648 case C (COND_JUMP, COND12):
3649 case C (COND_JUMP, COND32):
93c2a809
AM
3650 case C (COND_JUMP, UNDEF_WORD_DISP):
3651 case C (COND_JUMP_DELAY, COND8):
e66457fb
AM
3652 case C (COND_JUMP_DELAY, COND12):
3653 case C (COND_JUMP_DELAY, COND32):
93c2a809
AM
3654 case C (COND_JUMP_DELAY, UNDEF_WORD_DISP):
3655 /* When relaxing a section for the second time, we don't need to
e66457fb 3656 do anything besides return the current size. */
252b5132
RH
3657 break;
3658 }
e66457fb
AM
3659
3660 fragP->fr_var = md_relax_table[fragP->fr_subtype].rlx_length;
252b5132
RH
3661 return fragP->fr_var;
3662}
3663
6b31947e 3664/* Put number into target byte order. */
252b5132
RH
3665
3666void
3667md_number_to_chars (ptr, use, nbytes)
3668 char *ptr;
3669 valueT use;
3670 int nbytes;
3671{
324bfcf3
AO
3672#ifdef HAVE_SH64
3673 /* We might need to set the contents type to data. */
3674 sh64_flag_output ();
3675#endif
3676
252b5132
RH
3677 if (! target_big_endian)
3678 number_to_chars_littleendian (ptr, use, nbytes);
3679 else
3680 number_to_chars_bigendian (ptr, use, nbytes);
3681}
3682
3683long
ef17112f 3684md_pcrel_from_section (fixP, sec)
252b5132 3685 fixS *fixP;
ef17112f 3686 segT sec;
252b5132 3687{
ef17112f
HPN
3688 if (fixP->fx_addsy != (symbolS *) NULL
3689 && (! S_IS_DEFINED (fixP->fx_addsy)
3690 || S_IS_EXTERN (fixP->fx_addsy)
3691 || S_IS_WEAK (fixP->fx_addsy)
3692 || S_GET_SEGMENT (fixP->fx_addsy) != sec))
3693 {
3694 /* The symbol is undefined (or is defined but not in this section,
3695 or we're not sure about it being the final definition). Let the
3696 linker figure it out. We need to adjust the subtraction of a
3697 symbol to the position of the relocated data, though. */
3698 return fixP->fx_subsy ? fixP->fx_where + fixP->fx_frag->fr_address : 0;
3699 }
3700
252b5132
RH
3701 return fixP->fx_size + fixP->fx_where + fixP->fx_frag->fr_address + 2;
3702}
3703
3704#ifdef OBJ_COFF
3705
3706int
3707tc_coff_sizemachdep (frag)
3708 fragS *frag;
3709{
3710 return md_relax_table[frag->fr_subtype].rlx_length;
3711}
3712
3713#endif /* OBJ_COFF */
3714
252b5132
RH
3715#ifndef BFD_ASSEMBLER
3716#ifdef OBJ_COFF
3717
3718/* Map BFD relocs to SH COFF relocs. */
3719
3720struct reloc_map
3721{
3722 bfd_reloc_code_real_type bfd_reloc;
3723 int sh_reloc;
3724};
3725
3726static const struct reloc_map coff_reloc_map[] =
3727{
3728 { BFD_RELOC_32, R_SH_IMM32 },
3729 { BFD_RELOC_16, R_SH_IMM16 },
3730 { BFD_RELOC_8, R_SH_IMM8 },
3731 { BFD_RELOC_SH_PCDISP8BY2, R_SH_PCDISP8BY2 },
3732 { BFD_RELOC_SH_PCDISP12BY2, R_SH_PCDISP },
3733 { BFD_RELOC_SH_IMM4, R_SH_IMM4 },
3734 { BFD_RELOC_SH_IMM4BY2, R_SH_IMM4BY2 },
3735 { BFD_RELOC_SH_IMM4BY4, R_SH_IMM4BY4 },
3736 { BFD_RELOC_SH_IMM8, R_SH_IMM8 },
3737 { BFD_RELOC_SH_IMM8BY2, R_SH_IMM8BY2 },
3738 { BFD_RELOC_SH_IMM8BY4, R_SH_IMM8BY4 },
3739 { BFD_RELOC_SH_PCRELIMM8BY2, R_SH_PCRELIMM8BY2 },
3740 { BFD_RELOC_SH_PCRELIMM8BY4, R_SH_PCRELIMM8BY4 },
3741 { BFD_RELOC_8_PCREL, R_SH_SWITCH8 },
3742 { BFD_RELOC_SH_SWITCH16, R_SH_SWITCH16 },
3743 { BFD_RELOC_SH_SWITCH32, R_SH_SWITCH32 },
3744 { BFD_RELOC_SH_USES, R_SH_USES },
3745 { BFD_RELOC_SH_COUNT, R_SH_COUNT },
3746 { BFD_RELOC_SH_ALIGN, R_SH_ALIGN },
3747 { BFD_RELOC_SH_CODE, R_SH_CODE },
3748 { BFD_RELOC_SH_DATA, R_SH_DATA },
3749 { BFD_RELOC_SH_LABEL, R_SH_LABEL },
3750 { BFD_RELOC_UNUSED, 0 }
3751};
3752
3753/* Adjust a reloc for the SH. This is similar to the generic code,
3754 but does some minor tweaking. */
3755
3756void
3757sh_coff_reloc_mangle (seg, fix, intr, paddr)
3758 segment_info_type *seg;
3759 fixS *fix;
3760 struct internal_reloc *intr;
3761 unsigned int paddr;
3762{
3763 symbolS *symbol_ptr = fix->fx_addsy;
3764 symbolS *dot;
3765
3766 intr->r_vaddr = paddr + fix->fx_frag->fr_address + fix->fx_where;
3767
3768 if (! SWITCH_TABLE (fix))
3769 {
3770 const struct reloc_map *rm;
3771
3772 for (rm = coff_reloc_map; rm->bfd_reloc != BFD_RELOC_UNUSED; rm++)
3773 if (rm->bfd_reloc == (bfd_reloc_code_real_type) fix->fx_r_type)
3774 break;
3775 if (rm->bfd_reloc == BFD_RELOC_UNUSED)
3776 as_bad_where (fix->fx_file, fix->fx_line,
3777 _("Can not represent %s relocation in this object file format"),
3778 bfd_get_reloc_code_name (fix->fx_r_type));
3779 intr->r_type = rm->sh_reloc;
3780 intr->r_offset = 0;
3781 }
3782 else
3783 {
3784 know (sh_relax);
3785
3786 if (fix->fx_r_type == BFD_RELOC_16)
3787 intr->r_type = R_SH_SWITCH16;
3788 else if (fix->fx_r_type == BFD_RELOC_8)
3789 intr->r_type = R_SH_SWITCH8;
3790 else if (fix->fx_r_type == BFD_RELOC_32)
3791 intr->r_type = R_SH_SWITCH32;
3792 else
3793 abort ();
3794
3795 /* For a switch reloc, we set r_offset to the difference between
3796 the reloc address and the subtrahend. When the linker is
3797 doing relaxing, it can use the determine the starting and
3798 ending points of the switch difference expression. */
3799 intr->r_offset = intr->r_vaddr - S_GET_VALUE (fix->fx_subsy);
3800 }
3801
3802 /* PC relative relocs are always against the current section. */
3803 if (symbol_ptr == NULL)
3804 {
3805 switch (fix->fx_r_type)
3806 {
3807 case BFD_RELOC_SH_PCRELIMM8BY2:
3808 case BFD_RELOC_SH_PCRELIMM8BY4:
3809 case BFD_RELOC_SH_PCDISP8BY2:
3810 case BFD_RELOC_SH_PCDISP12BY2:
3811 case BFD_RELOC_SH_USES:
3812 symbol_ptr = seg->dot;
3813 break;
3814 default:
3815 break;
3816 }
3817 }
3818
3819 if (fix->fx_r_type == BFD_RELOC_SH_USES)
3820 {
3821 /* We can't store the offset in the object file, since this
3822 reloc does not take up any space, so we store it in r_offset.
94f592af 3823 The fx_addnumber field was set in md_apply_fix3. */
252b5132
RH
3824 intr->r_offset = fix->fx_addnumber;
3825 }
3826 else if (fix->fx_r_type == BFD_RELOC_SH_COUNT)
3827 {
3828 /* We can't store the count in the object file, since this reloc
3829 does not take up any space, so we store it in r_offset. The
3830 fx_offset field was set when the fixup was created in
3831 sh_coff_frob_file. */
3832 intr->r_offset = fix->fx_offset;
3833 /* This reloc is always absolute. */
3834 symbol_ptr = NULL;
3835 }
3836 else if (fix->fx_r_type == BFD_RELOC_SH_ALIGN)
3837 {
3838 /* Store the alignment in the r_offset field. */
3839 intr->r_offset = fix->fx_offset;
3840 /* This reloc is always absolute. */
3841 symbol_ptr = NULL;
3842 }
3843 else if (fix->fx_r_type == BFD_RELOC_SH_CODE
3844 || fix->fx_r_type == BFD_RELOC_SH_DATA
3845 || fix->fx_r_type == BFD_RELOC_SH_LABEL)
3846 {
3847 /* These relocs are always absolute. */
3848 symbol_ptr = NULL;
3849 }
3850
3851 /* Turn the segment of the symbol into an offset. */
3852 if (symbol_ptr != NULL)
3853 {
3854 dot = segment_info[S_GET_SEGMENT (symbol_ptr)].dot;
3855 if (dot != NULL)
3856 intr->r_symndx = dot->sy_number;
3857 else
3858 intr->r_symndx = symbol_ptr->sy_number;
3859 }
3860 else
3861 intr->r_symndx = -1;
3862}
3863
3864#endif /* OBJ_COFF */
3865#endif /* ! BFD_ASSEMBLER */
3866
3867#ifdef BFD_ASSEMBLER
3868
3869/* Create a reloc. */
3870
3871arelent *
3872tc_gen_reloc (section, fixp)
43841e91 3873 asection *section ATTRIBUTE_UNUSED;
252b5132
RH
3874 fixS *fixp;
3875{
3876 arelent *rel;
3877 bfd_reloc_code_real_type r_type;
3878
3879 rel = (arelent *) xmalloc (sizeof (arelent));
49309057
ILT
3880 rel->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
3881 *rel->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
252b5132
RH
3882 rel->address = fixp->fx_frag->fr_address + fixp->fx_where;
3883
538cd60f
AO
3884 if (fixp->fx_subsy
3885 && S_GET_SEGMENT (fixp->fx_subsy) == absolute_section)
3886 {
3887 fixp->fx_addnumber -= S_GET_VALUE (fixp->fx_subsy);
3888 fixp->fx_subsy = 0;
3889 }
3890
252b5132
RH
3891 r_type = fixp->fx_r_type;
3892
3893 if (SWITCH_TABLE (fixp))
3894 {
3895 rel->addend = rel->address - S_GET_VALUE (fixp->fx_subsy);
3896 if (r_type == BFD_RELOC_16)
3897 r_type = BFD_RELOC_SH_SWITCH16;
3898 else if (r_type == BFD_RELOC_8)
3899 r_type = BFD_RELOC_8_PCREL;
3900 else if (r_type == BFD_RELOC_32)
3901 r_type = BFD_RELOC_SH_SWITCH32;
3902 else
3903 abort ();
3904 }
3905 else if (r_type == BFD_RELOC_SH_USES)
3906 rel->addend = fixp->fx_addnumber;
3907 else if (r_type == BFD_RELOC_SH_COUNT)
3908 rel->addend = fixp->fx_offset;
3909 else if (r_type == BFD_RELOC_SH_ALIGN)
3910 rel->addend = fixp->fx_offset;
3911 else if (r_type == BFD_RELOC_VTABLE_INHERIT
3912 || r_type == BFD_RELOC_VTABLE_ENTRY)
3913 rel->addend = fixp->fx_offset;
015551fc
JR
3914 else if (r_type == BFD_RELOC_SH_LOOP_START
3915 || r_type == BFD_RELOC_SH_LOOP_END)
3916 rel->addend = fixp->fx_offset;
3917 else if (r_type == BFD_RELOC_SH_LABEL && fixp->fx_pcrel)
3918 {
3919 rel->addend = 0;
3920 rel->address = rel->addend = fixp->fx_offset;
3921 }
324bfcf3
AO
3922#ifdef HAVE_SH64
3923 else if (shmedia_init_reloc (rel, fixp))
3924 ;
3925#endif
252b5132
RH
3926 else if (fixp->fx_pcrel)
3927 rel->addend = fixp->fx_addnumber;
a1cc9221
AO
3928 else if (r_type == BFD_RELOC_32 || r_type == BFD_RELOC_32_GOTOFF)
3929 rel->addend = fixp->fx_addnumber;
252b5132
RH
3930 else
3931 rel->addend = 0;
3932
3933 rel->howto = bfd_reloc_type_lookup (stdoutput, r_type);
538cd60f 3934 if (rel->howto == NULL || fixp->fx_subsy)
252b5132
RH
3935 {
3936 as_bad_where (fixp->fx_file, fixp->fx_line,
3937 _("Cannot represent relocation type %s"),
3938 bfd_get_reloc_code_name (r_type));
3939 /* Set howto to a garbage value so that we can keep going. */
3940 rel->howto = bfd_reloc_type_lookup (stdoutput, BFD_RELOC_32);
3941 assert (rel->howto != NULL);
3942 }
3943
3944 return rel;
3945}
3946
538cd60f
AO
3947#ifdef OBJ_ELF
3948inline static char *
3949sh_end_of_match (cont, what)
3950 char *cont, *what;
3951{
3952 int len = strlen (what);
3953
3954 if (strncasecmp (cont, what, strlen (what)) == 0
3955 && ! is_part_of_name (cont[len]))
3956 return cont + len;
3957
3958 return NULL;
5d6255fe 3959}
538cd60f
AO
3960
3961int
3962sh_parse_name (name, exprP, nextcharP)
3963 char const *name;
3964 expressionS *exprP;
3965 char *nextcharP;
3966{
3967 char *next = input_line_pointer;
3968 char *next_end;
3969 int reloc_type;
3970 segT segment;
3971
3972 exprP->X_op_symbol = NULL;
3973
3974 if (strcmp (name, GLOBAL_OFFSET_TABLE_NAME) == 0)
3975 {
3976 if (! GOT_symbol)
3977 GOT_symbol = symbol_find_or_make (name);
3978
3979 exprP->X_add_symbol = GOT_symbol;
3980 no_suffix:
3981 /* If we have an absolute symbol or a reg, then we know its
3982 value now. */
3983 segment = S_GET_SEGMENT (exprP->X_add_symbol);
3984 if (segment == absolute_section)
3985 {
3986 exprP->X_op = O_constant;
3987 exprP->X_add_number = S_GET_VALUE (exprP->X_add_symbol);
3988 exprP->X_add_symbol = NULL;
3989 }
3990 else if (segment == reg_section)
3991 {
3992 exprP->X_op = O_register;
3993 exprP->X_add_number = S_GET_VALUE (exprP->X_add_symbol);
3994 exprP->X_add_symbol = NULL;
3995 }
3996 else
3997 {
3998 exprP->X_op = O_symbol;
3999 exprP->X_add_number = 0;
4000 }
4001
4002 return 1;
4003 }
4004
4005 exprP->X_add_symbol = symbol_find_or_make (name);
5d6255fe 4006
538cd60f
AO
4007 if (*nextcharP != '@')
4008 goto no_suffix;
4009 else if ((next_end = sh_end_of_match (next + 1, "GOTOFF")))
4010 reloc_type = BFD_RELOC_32_GOTOFF;
324bfcf3
AO
4011 else if ((next_end = sh_end_of_match (next + 1, "GOTPLT")))
4012 reloc_type = BFD_RELOC_SH_GOTPLT32;
538cd60f
AO
4013 else if ((next_end = sh_end_of_match (next + 1, "GOT")))
4014 reloc_type = BFD_RELOC_32_GOT_PCREL;
4015 else if ((next_end = sh_end_of_match (next + 1, "PLT")))
4016 reloc_type = BFD_RELOC_32_PLT_PCREL;
4017 else
4018 goto no_suffix;
4019
4020 *input_line_pointer = *nextcharP;
4021 input_line_pointer = next_end;
4022 *nextcharP = *input_line_pointer;
4023 *input_line_pointer = '\0';
4024
4025 exprP->X_op = O_PIC_reloc;
4026 exprP->X_add_number = 0;
4027 exprP->X_md = reloc_type;
4028
4029 return 1;
4030}
4031#endif
252b5132 4032#endif /* BFD_ASSEMBLER */
This page took 0.47102 seconds and 4 git commands to generate.