2002-10-02 Elena Zannoni <ezannoni@redhat.com>
[deliverable/binutils-gdb.git] / gas / config / tc-sh.c
CommitLineData
252b5132 1/* tc-sh.c -- Assemble code for the Hitachi Super-H
aae6ddf9 2 Copyright 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000, 2001, 2002
f7e42eb4 3 Free Software Foundation, Inc.
252b5132
RH
4
5 This file is part of GAS, the GNU Assembler.
6
7 GAS is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 2, or (at your option)
10 any later version.
11
12 GAS is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
16
17 You should have received a copy of the GNU General Public License
18 along with GAS; see the file COPYING. If not, write to
19 the Free Software Foundation, 59 Temple Place - Suite 330,
20 Boston, MA 02111-1307, USA. */
21
6b31947e 22/* Written By Steve Chamberlain <sac@cygnus.com> */
252b5132
RH
23
24#include <stdio.h>
25#include "as.h"
26#include "bfd.h"
27#include "subsegs.h"
28#define DEFINE_TABLE
29#include "opcodes/sh-opc.h"
3882b010 30#include "safe-ctype.h"
43841e91 31#include "struc-symbol.h"
d4845d57
JR
32
33#ifdef OBJ_ELF
34#include "elf/sh.h"
35#endif
36
0d10e182 37#include "dwarf2dbg.h"
0d10e182 38
e08ae979
HPN
39typedef struct
40 {
41 sh_arg_type type;
42 int reg;
43 expressionS immediate;
44 }
45sh_operand_info;
46
252b5132
RH
47const char comment_chars[] = "!";
48const char line_separator_chars[] = ";";
49const char line_comment_chars[] = "!#";
50
51static void s_uses PARAMS ((int));
52
53static void sh_count_relocs PARAMS ((bfd *, segT, PTR));
54static void sh_frob_section PARAMS ((bfd *, segT, PTR));
55
252b5132 56static void s_uacons PARAMS ((int));
d4845d57 57static sh_opcode_info *find_cooked_opcode PARAMS ((char **));
0d10e182 58static unsigned int assemble_ppi PARAMS ((char *, sh_opcode_info *));
e08ae979 59static void little PARAMS ((int));
05982cac 60static void big PARAMS ((int));
e08ae979 61static int parse_reg PARAMS ((char *, int *, int *));
e08ae979
HPN
62static char *parse_exp PARAMS ((char *, sh_operand_info *));
63static char *parse_at PARAMS ((char *, sh_operand_info *));
64static void get_operand PARAMS ((char **, sh_operand_info *));
65static char *get_operands
66 PARAMS ((sh_opcode_info *, char *, sh_operand_info *));
67static sh_opcode_info *get_specific
68 PARAMS ((sh_opcode_info *, sh_operand_info *));
69static void insert PARAMS ((char *, int, int, sh_operand_info *));
70static void build_relax PARAMS ((sh_opcode_info *, sh_operand_info *));
71static char *insert_loop_bounds PARAMS ((char *, sh_operand_info *));
72static unsigned int build_Mytes
73 PARAMS ((sh_opcode_info *, sh_operand_info *));
252b5132 74
a1cc9221
AO
75#ifdef OBJ_ELF
76static void sh_elf_cons PARAMS ((int));
77
538cd60f
AO
78inline static int sh_PIC_related_p PARAMS ((symbolS *));
79static int sh_check_fixup PARAMS ((expressionS *, bfd_reloc_code_real_type *));
80inline static char *sh_end_of_match PARAMS ((char *, char *));
81
a1cc9221
AO
82symbolS *GOT_symbol; /* Pre-defined "_GLOBAL_OFFSET_TABLE_" */
83#endif
84
05982cac
HPN
85static void
86big (ignore)
87 int ignore ATTRIBUTE_UNUSED;
88{
89 if (! target_big_endian)
90 as_bad (_("directive .big encountered when option -big required"));
91
92 /* Stop further messages. */
93 target_big_endian = 1;
94}
252b5132
RH
95
96static void
97little (ignore)
43841e91 98 int ignore ATTRIBUTE_UNUSED;
252b5132 99{
05982cac
HPN
100 if (target_big_endian)
101 as_bad (_("directive .little encountered when option -little required"));
102
103 /* Stop further messages. */
252b5132
RH
104 target_big_endian = 0;
105}
106
d4845d57
JR
107/* This table describes all the machine specific pseudo-ops the assembler
108 has to support. The fields are:
109 pseudo-op name without dot
110 function to call to execute this pseudo-op
6b31947e 111 Integer arg to pass to the function. */
d4845d57 112
252b5132
RH
113const pseudo_typeS md_pseudo_table[] =
114{
a1cc9221
AO
115#ifdef OBJ_ELF
116 {"long", sh_elf_cons, 4},
117 {"int", sh_elf_cons, 4},
118 {"word", sh_elf_cons, 2},
119 {"short", sh_elf_cons, 2},
120#else
252b5132
RH
121 {"int", cons, 4},
122 {"word", cons, 2},
a1cc9221 123#endif /* OBJ_ELF */
05982cac 124 {"big", big, 0},
252b5132
RH
125 {"form", listing_psize, 0},
126 {"little", little, 0},
127 {"heading", listing_title, 0},
128 {"import", s_ignore, 0},
129 {"page", listing_eject, 0},
130 {"program", s_ignore, 0},
131 {"uses", s_uses, 0},
132 {"uaword", s_uacons, 2},
133 {"ualong", s_uacons, 4},
de68de20
AO
134 {"uaquad", s_uacons, 8},
135 {"2byte", s_uacons, 2},
136 {"4byte", s_uacons, 4},
137 {"8byte", s_uacons, 8},
2bc0a128 138#ifdef BFD_ASSEMBLER
9f1838ed 139 {"file", (void (*) PARAMS ((int))) dwarf2_directive_file, 0 },
de68de20 140 {"loc", dwarf2_directive_loc, 0 },
2bc0a128 141#endif
324bfcf3
AO
142#ifdef HAVE_SH64
143 {"mode", s_sh64_mode, 0 },
144
145 /* Have the old name too. */
146 {"isa", s_sh64_mode, 0 },
147
148 /* Assert that the right ABI is used. */
149 {"abi", s_sh64_abi, 0 },
150
151 { "vtable_inherit", sh64_vtable_inherit, 0 },
152 { "vtable_entry", sh64_vtable_entry, 0 },
153#endif /* HAVE_SH64 */
252b5132
RH
154 {0, 0, 0}
155};
156
157/*int md_reloc_size; */
158
159int sh_relax; /* set if -relax seen */
160
161/* Whether -small was seen. */
162
163int sh_small;
164
d4845d57
JR
165/* Whether -dsp was seen. */
166
167static int sh_dsp;
168
169/* The bit mask of architectures that could
170 accomodate the insns seen so far. */
171static int valid_arch;
172
252b5132
RH
173const char EXP_CHARS[] = "eE";
174
6b31947e 175/* Chars that mean this number is a floating point constant. */
252b5132
RH
176/* As in 0f12.456 */
177/* or 0d1.2345e12 */
178const char FLT_CHARS[] = "rRsSfFdDxXpP";
179
180#define C(a,b) ENCODE_RELAX(a,b)
181
252b5132
RH
182#define ENCODE_RELAX(what,length) (((what) << 4) + (length))
183#define GET_WHAT(x) ((x>>4))
184
6b31947e 185/* These are the three types of relaxable instrction. */
324bfcf3
AO
186/* These are the types of relaxable instructions; except for END which is
187 a marker. */
252b5132
RH
188#define COND_JUMP 1
189#define COND_JUMP_DELAY 2
190#define UNCOND_JUMP 3
324bfcf3
AO
191
192#ifdef HAVE_SH64
193
194/* A 16-bit (times four) pc-relative operand, at most expanded to 32 bits. */
195#define SH64PCREL16_32 4
196/* A 16-bit (times four) pc-relative operand, at most expanded to 64 bits. */
197#define SH64PCREL16_64 5
198
199/* Variants of the above for adjusting the insn to PTA or PTB according to
200 the label. */
201#define SH64PCREL16PT_32 6
202#define SH64PCREL16PT_64 7
203
204/* A MOVI expansion, expanding to at most 32 or 64 bits. */
205#define MOVI_IMM_32 8
206#define MOVI_IMM_32_PCREL 9
207#define MOVI_IMM_64 10
208#define MOVI_IMM_64_PCREL 11
209#define END 12
210
211#else /* HAVE_SH64 */
212
252b5132
RH
213#define END 4
214
324bfcf3
AO
215#endif /* HAVE_SH64 */
216
252b5132
RH
217#define UNDEF_DISP 0
218#define COND8 1
219#define COND12 2
220#define COND32 3
252b5132
RH
221#define UNDEF_WORD_DISP 4
222
223#define UNCOND12 1
224#define UNCOND32 2
225
324bfcf3
AO
226#ifdef HAVE_SH64
227#define UNDEF_SH64PCREL 0
228#define SH64PCREL16 1
229#define SH64PCREL32 2
230#define SH64PCREL48 3
231#define SH64PCREL64 4
232#define SH64PCRELPLT 5
233
234#define UNDEF_MOVI 0
235#define MOVI_16 1
236#define MOVI_32 2
237#define MOVI_48 3
238#define MOVI_64 4
239#define MOVI_PLT 5
240#define MOVI_GOTOFF 6
241#define MOVI_GOTPC 7
242#endif /* HAVE_SH64 */
243
252b5132
RH
244/* Branch displacements are from the address of the branch plus
245 four, thus all minimum and maximum values have 4 added to them. */
246#define COND8_F 258
247#define COND8_M -252
248#define COND8_LENGTH 2
249
250/* There is one extra instruction before the branch, so we must add
251 two more bytes to account for it. */
252#define COND12_F 4100
253#define COND12_M -4090
254#define COND12_LENGTH 6
255
256#define COND12_DELAY_LENGTH 4
257
258/* ??? The minimum and maximum values are wrong, but this does not matter
259 since this relocation type is not supported yet. */
260#define COND32_F (1<<30)
261#define COND32_M -(1<<30)
262#define COND32_LENGTH 14
263
264#define UNCOND12_F 4098
265#define UNCOND12_M -4092
266#define UNCOND12_LENGTH 2
267
268/* ??? The minimum and maximum values are wrong, but this does not matter
269 since this relocation type is not supported yet. */
270#define UNCOND32_F (1<<30)
271#define UNCOND32_M -(1<<30)
272#define UNCOND32_LENGTH 14
273
324bfcf3
AO
274#ifdef HAVE_SH64
275/* The trivial expansion of a SH64PCREL16 relaxation is just a "PT label,
276 TRd" as is the current insn, so no extra length. Note that the "reach"
277 is calculated from the address *after* that insn, but the offset in the
278 insn is calculated from the beginning of the insn. We also need to
279 take into account the implicit 1 coded as the "A" in PTA when counting
280 forward. If PTB reaches an odd address, we trap that as an error
281 elsewhere, so we don't have to have different relaxation entries. We
282 don't add a one to the negative range, since PTB would then have the
283 farthest backward-reaching value skipped, not generated at relaxation. */
284#define SH64PCREL16_F (32767 * 4 - 4 + 1)
285#define SH64PCREL16_M (-32768 * 4 - 4)
286#define SH64PCREL16_LENGTH 0
287
288/* The next step is to change that PT insn into
289 MOVI ((label - datalabel Ln) >> 16) & 65535, R25
290 SHORI (label - datalabel Ln) & 65535, R25
291 Ln:
292 PTREL R25,TRd
293 which means two extra insns, 8 extra bytes. This is the limit for the
294 32-bit ABI.
295
296 The expressions look a bit bad since we have to adjust this to avoid overflow on a
297 32-bit host. */
298#define SH64PCREL32_F ((((long) 1 << 30) - 1) * 2 + 1 - 4)
299#define SH64PCREL32_LENGTH (2 * 4)
300
301/* Similarly, we just change the MOVI and add a SHORI for the 48-bit
302 expansion. */
303#if BFD_HOST_64BIT_LONG
304/* The "reach" type is long, so we can only do this for a 64-bit-long
305 host. */
306#define SH64PCREL32_M (((long) -1 << 30) * 2 - 4)
307#define SH64PCREL48_F ((((long) 1 << 47) - 1) - 4)
308#define SH64PCREL48_M (((long) -1 << 47) - 4)
309#define SH64PCREL48_LENGTH (3 * 4)
310#else
311/* If the host does not have 64-bit longs, just make this state identical
312 in reach to the 32-bit state. Note that we have a slightly incorrect
313 reach, but the correct one above will overflow a 32-bit number. */
314#define SH64PCREL32_M (((long) -1 << 30) * 2)
315#define SH64PCREL48_F SH64PCREL32_F
316#define SH64PCREL48_M SH64PCREL32_M
317#define SH64PCREL48_LENGTH (3 * 4)
318#endif /* BFD_HOST_64BIT_LONG */
319
320/* And similarly for the 64-bit expansion; a MOVI + SHORI + SHORI + SHORI
321 + PTREL sequence. */
322#define SH64PCREL64_LENGTH (4 * 4)
323
324/* For MOVI, we make the MOVI + SHORI... expansion you can see in the
325 SH64PCREL expansions. The PCREL one is similar, but the other has no
326 pc-relative reach; it must be fully expanded in
327 shmedia_md_estimate_size_before_relax. */
328#define MOVI_16_LENGTH 0
329#define MOVI_16_F (32767 - 4)
330#define MOVI_16_M (-32768 - 4)
331#define MOVI_32_LENGTH 4
332#define MOVI_32_F ((((long) 1 << 30) - 1) * 2 + 1 - 4)
333#define MOVI_48_LENGTH 8
334
335#if BFD_HOST_64BIT_LONG
336/* The "reach" type is long, so we can only do this for a 64-bit-long
337 host. */
338#define MOVI_32_M (((long) -1 << 30) * 2 - 4)
339#define MOVI_48_F ((((long) 1 << 47) - 1) - 4)
340#define MOVI_48_M (((long) -1 << 47) - 4)
341#else
342/* If the host does not have 64-bit longs, just make this state identical
343 in reach to the 32-bit state. Note that we have a slightly incorrect
344 reach, but the correct one above will overflow a 32-bit number. */
345#define MOVI_32_M (((long) -1 << 30) * 2)
346#define MOVI_48_F MOVI_32_F
347#define MOVI_48_M MOVI_32_M
348#endif /* BFD_HOST_64BIT_LONG */
349
350#define MOVI_64_LENGTH 12
351#endif /* HAVE_SH64 */
352
43841e91
NC
353#define EMPTY { 0, 0, 0, 0 }
354
252b5132 355const relax_typeS md_relax_table[C (END, 0)] = {
43841e91
NC
356 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
357 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
252b5132 358
43841e91 359 EMPTY,
252b5132
RH
360 /* C (COND_JUMP, COND8) */
361 { COND8_F, COND8_M, COND8_LENGTH, C (COND_JUMP, COND12) },
362 /* C (COND_JUMP, COND12) */
363 { COND12_F, COND12_M, COND12_LENGTH, C (COND_JUMP, COND32), },
364 /* C (COND_JUMP, COND32) */
365 { COND32_F, COND32_M, COND32_LENGTH, 0, },
e66457fb
AM
366 /* C (COND_JUMP, UNDEF_WORD_DISP) */
367 { 0, 0, COND32_LENGTH, 0, },
368 EMPTY, EMPTY, EMPTY,
43841e91 369 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
252b5132 370
43841e91 371 EMPTY,
252b5132
RH
372 /* C (COND_JUMP_DELAY, COND8) */
373 { COND8_F, COND8_M, COND8_LENGTH, C (COND_JUMP_DELAY, COND12) },
374 /* C (COND_JUMP_DELAY, COND12) */
375 { COND12_F, COND12_M, COND12_DELAY_LENGTH, C (COND_JUMP_DELAY, COND32), },
376 /* C (COND_JUMP_DELAY, COND32) */
377 { COND32_F, COND32_M, COND32_LENGTH, 0, },
e66457fb
AM
378 /* C (COND_JUMP_DELAY, UNDEF_WORD_DISP) */
379 { 0, 0, COND32_LENGTH, 0, },
380 EMPTY, EMPTY, EMPTY,
43841e91 381 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
252b5132 382
43841e91 383 EMPTY,
252b5132
RH
384 /* C (UNCOND_JUMP, UNCOND12) */
385 { UNCOND12_F, UNCOND12_M, UNCOND12_LENGTH, C (UNCOND_JUMP, UNCOND32), },
386 /* C (UNCOND_JUMP, UNCOND32) */
387 { UNCOND32_F, UNCOND32_M, UNCOND32_LENGTH, 0, },
e66457fb
AM
388 EMPTY,
389 /* C (UNCOND_JUMP, UNDEF_WORD_DISP) */
390 { 0, 0, UNCOND32_LENGTH, 0, },
391 EMPTY, EMPTY, EMPTY,
43841e91 392 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
324bfcf3
AO
393
394#ifdef HAVE_SH64
395 /* C (SH64PCREL16_32, SH64PCREL16) */
396 EMPTY,
397 { SH64PCREL16_F, SH64PCREL16_M, SH64PCREL16_LENGTH, C (SH64PCREL16_32, SH64PCREL32) },
398 /* C (SH64PCREL16_32, SH64PCREL32) */
399 { 0, 0, SH64PCREL32_LENGTH, 0 },
400 EMPTY, EMPTY,
401 /* C (SH64PCREL16_32, SH64PCRELPLT) */
402 { 0, 0, SH64PCREL32_LENGTH, 0 },
403 EMPTY, EMPTY,
404 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
405
406 /* C (SH64PCREL16_64, SH64PCREL16) */
407 EMPTY,
408 { SH64PCREL16_F, SH64PCREL16_M, SH64PCREL16_LENGTH, C (SH64PCREL16_64, SH64PCREL32) },
409 /* C (SH64PCREL16_64, SH64PCREL32) */
410 { SH64PCREL32_F, SH64PCREL32_M, SH64PCREL32_LENGTH, C (SH64PCREL16_64, SH64PCREL48) },
411 /* C (SH64PCREL16_64, SH64PCREL48) */
412 { SH64PCREL48_F, SH64PCREL48_M, SH64PCREL48_LENGTH, C (SH64PCREL16_64, SH64PCREL64) },
413 /* C (SH64PCREL16_64, SH64PCREL64) */
414 { 0, 0, SH64PCREL64_LENGTH, 0 },
415 /* C (SH64PCREL16_64, SH64PCRELPLT) */
416 { 0, 0, SH64PCREL64_LENGTH, 0 },
417 EMPTY, EMPTY,
418 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
419
420 /* C (SH64PCREL16PT_32, SH64PCREL16) */
421 EMPTY,
422 { SH64PCREL16_F, SH64PCREL16_M, SH64PCREL16_LENGTH, C (SH64PCREL16PT_32, SH64PCREL32) },
423 /* C (SH64PCREL16PT_32, SH64PCREL32) */
424 { 0, 0, SH64PCREL32_LENGTH, 0 },
425 EMPTY, EMPTY,
426 /* C (SH64PCREL16PT_32, SH64PCRELPLT) */
427 { 0, 0, SH64PCREL32_LENGTH, 0 },
428 EMPTY, EMPTY,
429 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
430
431 /* C (SH64PCREL16PT_64, SH64PCREL16) */
432 EMPTY,
433 { SH64PCREL16_F, SH64PCREL16_M, SH64PCREL16_LENGTH, C (SH64PCREL16PT_64, SH64PCREL32) },
434 /* C (SH64PCREL16PT_64, SH64PCREL32) */
435 { SH64PCREL32_F,
5d6255fe 436 SH64PCREL32_M,
324bfcf3
AO
437 SH64PCREL32_LENGTH,
438 C (SH64PCREL16PT_64, SH64PCREL48) },
439 /* C (SH64PCREL16PT_64, SH64PCREL48) */
440 { SH64PCREL48_F, SH64PCREL48_M, SH64PCREL48_LENGTH, C (SH64PCREL16PT_64, SH64PCREL64) },
441 /* C (SH64PCREL16PT_64, SH64PCREL64) */
442 { 0, 0, SH64PCREL64_LENGTH, 0 },
443 /* C (SH64PCREL16PT_64, SH64PCRELPLT) */
444 { 0, 0, SH64PCREL64_LENGTH, 0},
445 EMPTY, EMPTY,
446 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
447
448 /* C (MOVI_IMM_32, UNDEF_MOVI) */
449 { 0, 0, MOVI_32_LENGTH, 0 },
450 /* C (MOVI_IMM_32, MOVI_16) */
451 { MOVI_16_F, MOVI_16_M, MOVI_16_LENGTH, C (MOVI_IMM_32, MOVI_32) },
452 /* C (MOVI_IMM_32, MOVI_32) */
453 { MOVI_32_F, MOVI_32_M, MOVI_32_LENGTH, 0 },
454 EMPTY, EMPTY, EMPTY,
455 /* C (MOVI_IMM_32, MOVI_GOTOFF) */
456 { 0, 0, MOVI_32_LENGTH, 0 },
457 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
458
459 /* C (MOVI_IMM_32_PCREL, MOVI_16) */
460 EMPTY,
461 { MOVI_16_F, MOVI_16_M, MOVI_16_LENGTH, C (MOVI_IMM_32_PCREL, MOVI_32) },
462 /* C (MOVI_IMM_32_PCREL, MOVI_32) */
463 { 0, 0, MOVI_32_LENGTH, 0 },
464 EMPTY, EMPTY,
465 /* C (MOVI_IMM_32_PCREL, MOVI_PLT) */
466 { 0, 0, MOVI_32_LENGTH, 0 },
467 EMPTY,
468 /* C (MOVI_IMM_32_PCREL, MOVI_GOTPC) */
469 { 0, 0, MOVI_32_LENGTH, 0 },
470 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
471
472 /* C (MOVI_IMM_64, UNDEF_MOVI) */
473 { 0, 0, MOVI_64_LENGTH, 0 },
474 /* C (MOVI_IMM_64, MOVI_16) */
475 { MOVI_16_F, MOVI_16_M, MOVI_16_LENGTH, C (MOVI_IMM_64, MOVI_32) },
476 /* C (MOVI_IMM_64, MOVI_32) */
477 { MOVI_32_F, MOVI_32_M, MOVI_32_LENGTH, C (MOVI_IMM_64, MOVI_48) },
478 /* C (MOVI_IMM_64, MOVI_48) */
479 { MOVI_48_F, MOVI_48_M, MOVI_48_LENGTH, C (MOVI_IMM_64, MOVI_64) },
480 /* C (MOVI_IMM_64, MOVI_64) */
481 { 0, 0, MOVI_64_LENGTH, 0 },
482 EMPTY,
483 /* C (MOVI_IMM_64, MOVI_GOTOFF) */
484 { 0, 0, MOVI_64_LENGTH, 0 },
485 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
486
487 /* C (MOVI_IMM_64_PCREL, MOVI_16) */
488 EMPTY,
489 { MOVI_16_F, MOVI_16_M, MOVI_16_LENGTH, C (MOVI_IMM_64_PCREL, MOVI_32) },
490 /* C (MOVI_IMM_64_PCREL, MOVI_32) */
491 { MOVI_32_F, MOVI_32_M, MOVI_32_LENGTH, C (MOVI_IMM_64_PCREL, MOVI_48) },
492 /* C (MOVI_IMM_64_PCREL, MOVI_48) */
493 { MOVI_48_F, MOVI_48_M, MOVI_48_LENGTH, C (MOVI_IMM_64_PCREL, MOVI_64) },
494 /* C (MOVI_IMM_64_PCREL, MOVI_64) */
495 { 0, 0, MOVI_64_LENGTH, 0 },
496 /* C (MOVI_IMM_64_PCREL, MOVI_PLT) */
497 { 0, 0, MOVI_64_LENGTH, 0 },
498 EMPTY,
499 /* C (MOVI_IMM_64_PCREL, MOVI_GOTPC) */
500 { 0, 0, MOVI_64_LENGTH, 0 },
501 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
502
503#endif /* HAVE_SH64 */
504
252b5132
RH
505};
506
43841e91
NC
507#undef EMPTY
508
252b5132
RH
509static struct hash_control *opcode_hash_control; /* Opcode mnemonics */
510
a1cc9221
AO
511\f
512#ifdef OBJ_ELF
538cd60f
AO
513/* Determinet whether the symbol needs any kind of PIC relocation. */
514
515inline static int
516sh_PIC_related_p (sym)
517 symbolS *sym;
a1cc9221 518{
538cd60f 519 expressionS *exp;
a1cc9221 520
538cd60f
AO
521 if (! sym)
522 return 0;
523
524 if (sym == GOT_symbol)
525 return 1;
526
324bfcf3
AO
527#ifdef HAVE_SH64
528 if (sh_PIC_related_p (*symbol_get_tc (sym)))
529 return 1;
530#endif
531
538cd60f
AO
532 exp = symbol_get_value_expression (sym);
533
534 return (exp->X_op == O_PIC_reloc
535 || sh_PIC_related_p (exp->X_add_symbol)
536 || sh_PIC_related_p (exp->X_op_symbol));
537}
538
539/* Determine the relocation type to be used to represent the
540 expression, that may be rearranged. */
541
542static int
543sh_check_fixup (main_exp, r_type_p)
544 expressionS *main_exp;
545 bfd_reloc_code_real_type *r_type_p;
546{
547 expressionS *exp = main_exp;
548
549 /* This is here for backward-compatibility only. GCC used to generated:
550
551 f@PLT + . - (.LPCS# + 2)
552
553 but we'd rather be able to handle this as a PIC-related reference
554 plus/minus a symbol. However, gas' parser gives us:
555
556 O_subtract (O_add (f@PLT, .), .LPCS#+2)
5d6255fe 557
538cd60f
AO
558 so we attempt to transform this into:
559
560 O_subtract (f@PLT, O_subtract (.LPCS#+2, .))
561
5d6255fe 562 which we can handle simply below. */
538cd60f
AO
563 if (exp->X_op == O_subtract)
564 {
565 if (sh_PIC_related_p (exp->X_op_symbol))
566 return 1;
567
568 exp = symbol_get_value_expression (exp->X_add_symbol);
569
570 if (exp && sh_PIC_related_p (exp->X_op_symbol))
571 return 1;
572
573 if (exp && exp->X_op == O_add
574 && sh_PIC_related_p (exp->X_add_symbol))
575 {
576 symbolS *sym = exp->X_add_symbol;
577
578 exp->X_op = O_subtract;
579 exp->X_add_symbol = main_exp->X_op_symbol;
580
581 main_exp->X_op_symbol = main_exp->X_add_symbol;
582 main_exp->X_add_symbol = sym;
583
584 main_exp->X_add_number += exp->X_add_number;
585 exp->X_add_number = 0;
586 }
587
588 exp = main_exp;
589 }
590 else if (exp->X_op == O_add && sh_PIC_related_p (exp->X_op_symbol))
591 return 1;
592
593 if (exp->X_op == O_symbol || exp->X_op == O_add || exp->X_op == O_subtract)
594 {
324bfcf3
AO
595#ifdef HAVE_SH64
596 if (exp->X_add_symbol
597 && (exp->X_add_symbol == GOT_symbol
598 || (GOT_symbol
599 && *symbol_get_tc (exp->X_add_symbol) == GOT_symbol)))
600 {
601 switch (*r_type_p)
602 {
603 case BFD_RELOC_SH_IMM_LOW16:
604 *r_type_p = BFD_RELOC_SH_GOTPC_LOW16;
605 break;
606
607 case BFD_RELOC_SH_IMM_MEDLOW16:
608 *r_type_p = BFD_RELOC_SH_GOTPC_MEDLOW16;
609 break;
610
611 case BFD_RELOC_SH_IMM_MEDHI16:
612 *r_type_p = BFD_RELOC_SH_GOTPC_MEDHI16;
613 break;
614
615 case BFD_RELOC_SH_IMM_HI16:
616 *r_type_p = BFD_RELOC_SH_GOTPC_HI16;
617 break;
618
619 case BFD_RELOC_NONE:
620 case BFD_RELOC_UNUSED:
621 *r_type_p = BFD_RELOC_SH_GOTPC;
622 break;
5d6255fe 623
324bfcf3
AO
624 default:
625 abort ();
626 }
627 return 0;
628 }
629#else
538cd60f
AO
630 if (exp->X_add_symbol && exp->X_add_symbol == GOT_symbol)
631 {
632 *r_type_p = BFD_RELOC_SH_GOTPC;
633 return 0;
634 }
324bfcf3 635#endif
538cd60f
AO
636 exp = symbol_get_value_expression (exp->X_add_symbol);
637 if (! exp)
638 return 0;
639 }
640
641 if (exp->X_op == O_PIC_reloc)
642 {
324bfcf3
AO
643#ifdef HAVE_SH64
644 switch (*r_type_p)
645 {
646 case BFD_RELOC_NONE:
647 case BFD_RELOC_UNUSED:
648 *r_type_p = exp->X_md;
649 break;
650
651 case BFD_RELOC_SH_IMM_LOW16:
652 switch (exp->X_md)
653 {
654 case BFD_RELOC_32_GOTOFF:
655 *r_type_p = BFD_RELOC_SH_GOTOFF_LOW16;
656 break;
5d6255fe 657
324bfcf3
AO
658 case BFD_RELOC_SH_GOTPLT32:
659 *r_type_p = BFD_RELOC_SH_GOTPLT_LOW16;
660 break;
5d6255fe 661
324bfcf3
AO
662 case BFD_RELOC_32_GOT_PCREL:
663 *r_type_p = BFD_RELOC_SH_GOT_LOW16;
664 break;
5d6255fe 665
324bfcf3
AO
666 case BFD_RELOC_32_PLT_PCREL:
667 *r_type_p = BFD_RELOC_SH_PLT_LOW16;
668 break;
669
670 default:
671 abort ();
672 }
673 break;
674
675 case BFD_RELOC_SH_IMM_MEDLOW16:
676 switch (exp->X_md)
677 {
678 case BFD_RELOC_32_GOTOFF:
679 *r_type_p = BFD_RELOC_SH_GOTOFF_MEDLOW16;
680 break;
5d6255fe 681
324bfcf3
AO
682 case BFD_RELOC_SH_GOTPLT32:
683 *r_type_p = BFD_RELOC_SH_GOTPLT_MEDLOW16;
684 break;
5d6255fe 685
324bfcf3
AO
686 case BFD_RELOC_32_GOT_PCREL:
687 *r_type_p = BFD_RELOC_SH_GOT_MEDLOW16;
688 break;
5d6255fe 689
324bfcf3
AO
690 case BFD_RELOC_32_PLT_PCREL:
691 *r_type_p = BFD_RELOC_SH_PLT_MEDLOW16;
692 break;
693
694 default:
695 abort ();
696 }
697 break;
698
699 case BFD_RELOC_SH_IMM_MEDHI16:
700 switch (exp->X_md)
701 {
702 case BFD_RELOC_32_GOTOFF:
703 *r_type_p = BFD_RELOC_SH_GOTOFF_MEDHI16;
704 break;
5d6255fe 705
324bfcf3
AO
706 case BFD_RELOC_SH_GOTPLT32:
707 *r_type_p = BFD_RELOC_SH_GOTPLT_MEDHI16;
708 break;
5d6255fe 709
324bfcf3
AO
710 case BFD_RELOC_32_GOT_PCREL:
711 *r_type_p = BFD_RELOC_SH_GOT_MEDHI16;
712 break;
5d6255fe 713
324bfcf3
AO
714 case BFD_RELOC_32_PLT_PCREL:
715 *r_type_p = BFD_RELOC_SH_PLT_MEDHI16;
716 break;
717
718 default:
719 abort ();
720 }
721 break;
722
723 case BFD_RELOC_SH_IMM_HI16:
724 switch (exp->X_md)
725 {
726 case BFD_RELOC_32_GOTOFF:
727 *r_type_p = BFD_RELOC_SH_GOTOFF_HI16;
728 break;
5d6255fe 729
324bfcf3
AO
730 case BFD_RELOC_SH_GOTPLT32:
731 *r_type_p = BFD_RELOC_SH_GOTPLT_HI16;
732 break;
5d6255fe 733
324bfcf3
AO
734 case BFD_RELOC_32_GOT_PCREL:
735 *r_type_p = BFD_RELOC_SH_GOT_HI16;
736 break;
5d6255fe 737
324bfcf3
AO
738 case BFD_RELOC_32_PLT_PCREL:
739 *r_type_p = BFD_RELOC_SH_PLT_HI16;
740 break;
741
742 default:
743 abort ();
744 }
745 break;
746
747 default:
748 abort ();
749 }
750#else
538cd60f 751 *r_type_p = exp->X_md;
324bfcf3 752#endif
538cd60f
AO
753 if (exp == main_exp)
754 exp->X_op = O_symbol;
755 else
756 {
757 main_exp->X_add_symbol = exp->X_add_symbol;
758 main_exp->X_add_number += exp->X_add_number;
759 }
760 }
761 else
762 return (sh_PIC_related_p (exp->X_add_symbol)
763 || sh_PIC_related_p (exp->X_op_symbol));
764
765 return 0;
766}
767
768/* Add expression EXP of SIZE bytes to offset OFF of fragment FRAG. */
769
770void
771sh_cons_fix_new (frag, off, size, exp)
772 fragS *frag;
773 int off, size;
774 expressionS *exp;
775{
776 bfd_reloc_code_real_type r_type = BFD_RELOC_UNUSED;
777
778 if (sh_check_fixup (exp, &r_type))
779 as_bad (_("Invalid PIC expression."));
780
781 if (r_type == BFD_RELOC_UNUSED)
782 switch (size)
a1cc9221 783 {
538cd60f
AO
784 case 1:
785 r_type = BFD_RELOC_8;
786 break;
a1cc9221 787
538cd60f
AO
788 case 2:
789 r_type = BFD_RELOC_16;
790 break;
791
792 case 4:
793 r_type = BFD_RELOC_32;
794 break;
a1cc9221 795
324bfcf3
AO
796#ifdef HAVE_SH64
797 case 8:
798 r_type = BFD_RELOC_64;
799 break;
800#endif
801
538cd60f
AO
802 default:
803 goto error;
804 }
805 else if (size != 4)
806 {
807 error:
808 as_bad (_("unsupported BFD relocation size %u"), size);
809 r_type = BFD_RELOC_UNUSED;
810 }
5d6255fe 811
538cd60f 812 fix_new_exp (frag, off, size, exp, 0, r_type);
a1cc9221
AO
813}
814
815/* The regular cons() function, that reads constants, doesn't support
816 suffixes such as @GOT, @GOTOFF and @PLT, that generate
817 machine-specific relocation types. So we must define it here. */
818/* Clobbers input_line_pointer, checks end-of-line. */
819static void
820sh_elf_cons (nbytes)
821 register int nbytes; /* 1=.byte, 2=.word, 4=.long */
822{
538cd60f 823 expressionS exp;
a1cc9221 824
324bfcf3
AO
825#ifdef HAVE_SH64
826
827 /* Update existing range to include a previous insn, if there was one. */
828 sh64_update_contents_mark (true);
829
830 /* We need to make sure the contents type is set to data. */
831 sh64_flag_output ();
832
833#endif /* HAVE_SH64 */
834
a1cc9221
AO
835 if (is_it_end_of_statement ())
836 {
837 demand_empty_rest_of_line ();
838 return;
839 }
840
841 do
842 {
843 expression (&exp);
538cd60f 844 emit_expr (&exp, (unsigned int) nbytes);
a1cc9221
AO
845 }
846 while (*input_line_pointer++ == ',');
847
81d4177b 848 input_line_pointer--; /* Put terminator back into stream. */
a1cc9221
AO
849 if (*input_line_pointer == '#' || *input_line_pointer == '!')
850 {
dda5ecfc 851 while (! is_end_of_line[(unsigned char) *input_line_pointer++]);
a1cc9221
AO
852 }
853 else
854 demand_empty_rest_of_line ();
855}
856#endif /* OBJ_ELF */
857
858\f
6b31947e
NC
859/* This function is called once, at assembler startup time. This should
860 set up all the tables, etc that the MD part of the assembler needs. */
252b5132
RH
861
862void
863md_begin ()
864{
865 sh_opcode_info *opcode;
866 char *prev_name = "";
d4845d57 867 int target_arch;
252b5132 868
d4845d57
JR
869 target_arch = arch_sh1_up & ~(sh_dsp ? arch_sh3e_up : arch_sh_dsp_up);
870 valid_arch = target_arch;
871
324bfcf3
AO
872#ifdef HAVE_SH64
873 shmedia_md_begin ();
874#endif
875
252b5132
RH
876 opcode_hash_control = hash_new ();
877
6b31947e 878 /* Insert unique names into hash table. */
252b5132
RH
879 for (opcode = sh_table; opcode->name; opcode++)
880 {
a37c8f88 881 if (strcmp (prev_name, opcode->name))
252b5132 882 {
a37c8f88
JR
883 if (! (opcode->arch & target_arch))
884 continue;
252b5132
RH
885 prev_name = opcode->name;
886 hash_insert (opcode_hash_control, opcode->name, (char *) opcode);
887 }
888 else
889 {
890 /* Make all the opcodes with the same name point to the same
6b31947e 891 string. */
252b5132
RH
892 opcode->name = prev_name;
893 }
894 }
895}
896
897static int reg_m;
898static int reg_n;
d4845d57
JR
899static int reg_x, reg_y;
900static int reg_efg;
252b5132
RH
901static int reg_b;
902
3882b010 903#define IDENT_CHAR(c) (ISALNUM (c) || (c) == '_')
dead1419 904
6b31947e
NC
905/* Try to parse a reg name. Return the number of chars consumed. */
906
252b5132
RH
907static int
908parse_reg (src, mode, reg)
909 char *src;
910 int *mode;
911 int *reg;
912{
3882b010
L
913 char l0 = TOLOWER (src[0]);
914 char l1 = l0 ? TOLOWER (src[1]) : 0;
e46fee70 915
dead1419 916 /* We use ! IDENT_CHAR for the next character after the register name, to
252b5132 917 make sure that we won't accidentally recognize a symbol name such as
dead1419 918 'sram' or sr_ram as being a reference to the register 'sr'. */
252b5132 919
e46fee70 920 if (l0 == 'r')
252b5132 921 {
e46fee70 922 if (l1 == '1')
d4845d57
JR
923 {
924 if (src[2] >= '0' && src[2] <= '5'
dead1419 925 && ! IDENT_CHAR ((unsigned char) src[3]))
d4845d57
JR
926 {
927 *mode = A_REG_N;
928 *reg = 10 + src[2] - '0';
929 return 3;
930 }
931 }
e46fee70 932 if (l1 >= '0' && l1 <= '9'
dead1419 933 && ! IDENT_CHAR ((unsigned char) src[2]))
d4845d57
JR
934 {
935 *mode = A_REG_N;
e46fee70 936 *reg = (l1 - '0');
d4845d57
JR
937 return 2;
938 }
e46fee70 939 if (l1 >= '0' && l1 <= '7' && strncasecmp (&src[2], "_bank", 5) == 0
dead1419
JR
940 && ! IDENT_CHAR ((unsigned char) src[7]))
941 {
942 *mode = A_REG_B;
e46fee70 943 *reg = (l1 - '0');
dead1419
JR
944 return 7;
945 }
d4845d57 946
e46fee70 947 if (l1 == 'e' && ! IDENT_CHAR ((unsigned char) src[2]))
d4845d57
JR
948 {
949 *mode = A_RE;
950 return 2;
951 }
e46fee70 952 if (l1 == 's' && ! IDENT_CHAR ((unsigned char) src[2]))
d4845d57
JR
953 {
954 *mode = A_RS;
955 return 2;
956 }
252b5132
RH
957 }
958
e46fee70 959 if (l0 == 'a')
252b5132 960 {
e46fee70 961 if (l1 == '0')
d4845d57 962 {
dead1419 963 if (! IDENT_CHAR ((unsigned char) src[2]))
d4845d57
JR
964 {
965 *mode = DSP_REG_N;
966 *reg = A_A0_NUM;
967 return 2;
968 }
3882b010 969 if (TOLOWER (src[2]) == 'g' && ! IDENT_CHAR ((unsigned char) src[3]))
d4845d57
JR
970 {
971 *mode = DSP_REG_N;
972 *reg = A_A0G_NUM;
973 return 3;
974 }
975 }
e46fee70 976 if (l1 == '1')
252b5132 977 {
dead1419 978 if (! IDENT_CHAR ((unsigned char) src[2]))
252b5132 979 {
d4845d57
JR
980 *mode = DSP_REG_N;
981 *reg = A_A1_NUM;
982 return 2;
983 }
3882b010 984 if (TOLOWER (src[2]) == 'g' && ! IDENT_CHAR ((unsigned char) src[3]))
d4845d57
JR
985 {
986 *mode = DSP_REG_N;
987 *reg = A_A1G_NUM;
252b5132
RH
988 return 3;
989 }
990 }
d4845d57 991
e46fee70 992 if (l1 == 'x' && src[2] >= '0' && src[2] <= '1'
dead1419 993 && ! IDENT_CHAR ((unsigned char) src[3]))
252b5132
RH
994 {
995 *mode = A_REG_N;
e46fee70 996 *reg = 4 + (l1 - '0');
d4845d57
JR
997 return 3;
998 }
e46fee70 999 if (l1 == 'y' && src[2] >= '0' && src[2] <= '1'
dead1419 1000 && ! IDENT_CHAR ((unsigned char) src[3]))
d4845d57
JR
1001 {
1002 *mode = A_REG_N;
e46fee70 1003 *reg = 6 + (l1 - '0');
d4845d57
JR
1004 return 3;
1005 }
e46fee70 1006 if (l1 == 's' && src[2] >= '0' && src[2] <= '3'
dead1419 1007 && ! IDENT_CHAR ((unsigned char) src[3]))
d4845d57 1008 {
e46fee70 1009 int n = l1 - '0';
d4845d57
JR
1010
1011 *mode = A_REG_N;
1012 *reg = n | ((~n & 2) << 1);
1013 return 3;
1014 }
1015 }
1016
912a07db 1017 if (l0 == 'i' && l1 && ! IDENT_CHAR ((unsigned char) src[2]))
d4845d57 1018 {
e46fee70 1019 if (l1 == 's')
d4845d57
JR
1020 {
1021 *mode = A_REG_N;
1022 *reg = 8;
252b5132
RH
1023 return 2;
1024 }
e46fee70 1025 if (l1 == 'x')
d4845d57
JR
1026 {
1027 *mode = A_REG_N;
1028 *reg = 8;
1029 return 2;
1030 }
e46fee70 1031 if (l1 == 'y')
d4845d57
JR
1032 {
1033 *mode = A_REG_N;
1034 *reg = 9;
1035 return 2;
1036 }
1037 }
1038
e46fee70 1039 if (l0 == 'x' && l1 >= '0' && l1 <= '1'
dead1419 1040 && ! IDENT_CHAR ((unsigned char) src[2]))
d4845d57
JR
1041 {
1042 *mode = DSP_REG_N;
e46fee70 1043 *reg = A_X0_NUM + l1 - '0';
d4845d57
JR
1044 return 2;
1045 }
1046
e46fee70 1047 if (l0 == 'y' && l1 >= '0' && l1 <= '1'
dead1419 1048 && ! IDENT_CHAR ((unsigned char) src[2]))
d4845d57
JR
1049 {
1050 *mode = DSP_REG_N;
e46fee70 1051 *reg = A_Y0_NUM + l1 - '0';
d4845d57
JR
1052 return 2;
1053 }
1054
e46fee70 1055 if (l0 == 'm' && l1 >= '0' && l1 <= '1'
dead1419 1056 && ! IDENT_CHAR ((unsigned char) src[2]))
d4845d57
JR
1057 {
1058 *mode = DSP_REG_N;
e46fee70 1059 *reg = l1 == '0' ? A_M0_NUM : A_M1_NUM;
d4845d57 1060 return 2;
252b5132
RH
1061 }
1062
e46fee70
HPN
1063 if (l0 == 's'
1064 && l1 == 's'
3882b010 1065 && TOLOWER (src[2]) == 'r' && ! IDENT_CHAR ((unsigned char) src[3]))
252b5132
RH
1066 {
1067 *mode = A_SSR;
1068 return 3;
1069 }
1070
3882b010 1071 if (l0 == 's' && l1 == 'p' && TOLOWER (src[2]) == 'c'
dead1419 1072 && ! IDENT_CHAR ((unsigned char) src[3]))
252b5132
RH
1073 {
1074 *mode = A_SPC;
1075 return 3;
1076 }
1077
3882b010 1078 if (l0 == 's' && l1 == 'g' && TOLOWER (src[2]) == 'r'
dead1419 1079 && ! IDENT_CHAR ((unsigned char) src[3]))
252b5132
RH
1080 {
1081 *mode = A_SGR;
1082 return 3;
1083 }
1084
3882b010 1085 if (l0 == 'd' && l1 == 's' && TOLOWER (src[2]) == 'r'
dead1419 1086 && ! IDENT_CHAR ((unsigned char) src[3]))
d4845d57
JR
1087 {
1088 *mode = A_DSR;
1089 return 3;
1090 }
1091
3882b010 1092 if (l0 == 'd' && l1 == 'b' && TOLOWER (src[2]) == 'r'
dead1419 1093 && ! IDENT_CHAR ((unsigned char) src[3]))
252b5132
RH
1094 {
1095 *mode = A_DBR;
1096 return 3;
1097 }
1098
e46fee70 1099 if (l0 == 's' && l1 == 'r' && ! IDENT_CHAR ((unsigned char) src[2]))
252b5132
RH
1100 {
1101 *mode = A_SR;
1102 return 2;
1103 }
1104
e46fee70 1105 if (l0 == 's' && l1 == 'p' && ! IDENT_CHAR ((unsigned char) src[2]))
252b5132
RH
1106 {
1107 *mode = A_REG_N;
1108 *reg = 15;
1109 return 2;
1110 }
1111
e46fee70 1112 if (l0 == 'p' && l1 == 'r' && ! IDENT_CHAR ((unsigned char) src[2]))
252b5132
RH
1113 {
1114 *mode = A_PR;
1115 return 2;
1116 }
e46fee70 1117 if (l0 == 'p' && l1 == 'c' && ! IDENT_CHAR ((unsigned char) src[2]))
252b5132 1118 {
015551fc
JR
1119 /* Don't use A_DISP_PC here - that would accept stuff like 'mova pc,r0'
1120 and use an uninitialized immediate. */
1121 *mode = A_PC;
252b5132
RH
1122 return 2;
1123 }
3882b010 1124 if (l0 == 'g' && l1 == 'b' && TOLOWER (src[2]) == 'r'
dead1419 1125 && ! IDENT_CHAR ((unsigned char) src[3]))
252b5132
RH
1126 {
1127 *mode = A_GBR;
1128 return 3;
1129 }
3882b010 1130 if (l0 == 'v' && l1 == 'b' && TOLOWER (src[2]) == 'r'
dead1419 1131 && ! IDENT_CHAR ((unsigned char) src[3]))
252b5132
RH
1132 {
1133 *mode = A_VBR;
1134 return 3;
1135 }
1136
3882b010 1137 if (l0 == 'm' && l1 == 'a' && TOLOWER (src[2]) == 'c'
dead1419 1138 && ! IDENT_CHAR ((unsigned char) src[4]))
252b5132 1139 {
3882b010 1140 if (TOLOWER (src[3]) == 'l')
252b5132
RH
1141 {
1142 *mode = A_MACL;
1143 return 4;
1144 }
3882b010 1145 if (TOLOWER (src[3]) == 'h')
252b5132
RH
1146 {
1147 *mode = A_MACH;
1148 return 4;
1149 }
1150 }
3882b010 1151 if (l0 == 'm' && l1 == 'o' && TOLOWER (src[2]) == 'd'
912a07db 1152 && ! IDENT_CHAR ((unsigned char) src[3]))
d4845d57
JR
1153 {
1154 *mode = A_MOD;
1155 return 3;
1156 }
e46fee70 1157 if (l0 == 'f' && l1 == 'r')
252b5132
RH
1158 {
1159 if (src[2] == '1')
1160 {
1161 if (src[3] >= '0' && src[3] <= '5'
dead1419 1162 && ! IDENT_CHAR ((unsigned char) src[4]))
252b5132
RH
1163 {
1164 *mode = F_REG_N;
1165 *reg = 10 + src[3] - '0';
1166 return 4;
1167 }
1168 }
1169 if (src[2] >= '0' && src[2] <= '9'
dead1419 1170 && ! IDENT_CHAR ((unsigned char) src[3]))
252b5132
RH
1171 {
1172 *mode = F_REG_N;
1173 *reg = (src[2] - '0');
1174 return 3;
1175 }
1176 }
e46fee70 1177 if (l0 == 'd' && l1 == 'r')
252b5132
RH
1178 {
1179 if (src[2] == '1')
1180 {
1181 if (src[3] >= '0' && src[3] <= '4' && ! ((src[3] - '0') & 1)
dead1419 1182 && ! IDENT_CHAR ((unsigned char) src[4]))
252b5132
RH
1183 {
1184 *mode = D_REG_N;
1185 *reg = 10 + src[3] - '0';
1186 return 4;
1187 }
1188 }
1189 if (src[2] >= '0' && src[2] <= '8' && ! ((src[2] - '0') & 1)
dead1419 1190 && ! IDENT_CHAR ((unsigned char) src[3]))
252b5132
RH
1191 {
1192 *mode = D_REG_N;
1193 *reg = (src[2] - '0');
1194 return 3;
1195 }
1196 }
e46fee70 1197 if (l0 == 'x' && l1 == 'd')
252b5132
RH
1198 {
1199 if (src[2] == '1')
1200 {
1201 if (src[3] >= '0' && src[3] <= '4' && ! ((src[3] - '0') & 1)
dead1419 1202 && ! IDENT_CHAR ((unsigned char) src[4]))
252b5132
RH
1203 {
1204 *mode = X_REG_N;
1205 *reg = 11 + src[3] - '0';
1206 return 4;
1207 }
1208 }
1209 if (src[2] >= '0' && src[2] <= '8' && ! ((src[2] - '0') & 1)
dead1419 1210 && ! IDENT_CHAR ((unsigned char) src[3]))
252b5132
RH
1211 {
1212 *mode = X_REG_N;
1213 *reg = (src[2] - '0') + 1;
1214 return 3;
1215 }
1216 }
e46fee70 1217 if (l0 == 'f' && l1 == 'v')
252b5132 1218 {
dead1419 1219 if (src[2] == '1'&& src[3] == '2' && ! IDENT_CHAR ((unsigned char) src[4]))
252b5132
RH
1220 {
1221 *mode = V_REG_N;
1222 *reg = 12;
1223 return 4;
1224 }
1225 if ((src[2] == '0' || src[2] == '4' || src[2] == '8')
dead1419 1226 && ! IDENT_CHAR ((unsigned char) src[3]))
252b5132
RH
1227 {
1228 *mode = V_REG_N;
1229 *reg = (src[2] - '0');
1230 return 3;
1231 }
1232 }
3882b010
L
1233 if (l0 == 'f' && l1 == 'p' && TOLOWER (src[2]) == 'u'
1234 && TOLOWER (src[3]) == 'l'
dead1419 1235 && ! IDENT_CHAR ((unsigned char) src[4]))
252b5132
RH
1236 {
1237 *mode = FPUL_N;
1238 return 4;
1239 }
1240
3882b010
L
1241 if (l0 == 'f' && l1 == 'p' && TOLOWER (src[2]) == 's'
1242 && TOLOWER (src[3]) == 'c'
1243 && TOLOWER (src[4]) == 'r' && ! IDENT_CHAR ((unsigned char) src[5]))
252b5132
RH
1244 {
1245 *mode = FPSCR_N;
1246 return 5;
1247 }
1248
3882b010
L
1249 if (l0 == 'x' && l1 == 'm' && TOLOWER (src[2]) == 't'
1250 && TOLOWER (src[3]) == 'r'
1251 && TOLOWER (src[4]) == 'x' && ! IDENT_CHAR ((unsigned char) src[5]))
252b5132
RH
1252 {
1253 *mode = XMTRX_M4;
1254 return 5;
1255 }
1256
1257 return 0;
1258}
1259
c4aa876b 1260static char *
015551fc 1261parse_exp (s, op)
252b5132 1262 char *s;
015551fc 1263 sh_operand_info *op;
252b5132
RH
1264{
1265 char *save;
1266 char *new;
1267
1268 save = input_line_pointer;
1269 input_line_pointer = s;
015551fc
JR
1270 expression (&op->immediate);
1271 if (op->immediate.X_op == O_absent)
252b5132 1272 as_bad (_("missing operand"));
538cd60f
AO
1273#ifdef OBJ_ELF
1274 else if (op->immediate.X_op == O_PIC_reloc
1275 || sh_PIC_related_p (op->immediate.X_add_symbol)
1276 || sh_PIC_related_p (op->immediate.X_op_symbol))
1277 as_bad (_("misplaced PIC operand"));
1278#endif
252b5132
RH
1279 new = input_line_pointer;
1280 input_line_pointer = save;
1281 return new;
1282}
1283
252b5132
RH
1284/* The many forms of operand:
1285
1286 Rn Register direct
1287 @Rn Register indirect
1288 @Rn+ Autoincrement
1289 @-Rn Autodecrement
1290 @(disp:4,Rn)
1291 @(disp:8,GBR)
1292 @(disp:8,PC)
1293
1294 @(R0,Rn)
1295 @(R0,GBR)
1296
1297 disp:8
1298 disp:12
1299 #imm8
1300 pr, gbr, vbr, macl, mach
252b5132
RH
1301 */
1302
c4aa876b 1303static char *
252b5132
RH
1304parse_at (src, op)
1305 char *src;
1306 sh_operand_info *op;
1307{
1308 int len;
1309 int mode;
1310 src++;
1311 if (src[0] == '-')
1312 {
6b31947e 1313 /* Must be predecrement. */
252b5132
RH
1314 src++;
1315
1316 len = parse_reg (src, &mode, &(op->reg));
1317 if (mode != A_REG_N)
1318 as_bad (_("illegal register after @-"));
1319
1320 op->type = A_DEC_N;
1321 src += len;
1322 }
1323 else if (src[0] == '(')
1324 {
1325 /* Could be @(disp, rn), @(disp, gbr), @(disp, pc), @(r0, gbr) or
8d4d84c2 1326 @(r0, rn). */
252b5132
RH
1327 src++;
1328 len = parse_reg (src, &mode, &(op->reg));
1329 if (len && mode == A_REG_N)
1330 {
1331 src += len;
1332 if (op->reg != 0)
1333 {
1334 as_bad (_("must be @(r0,...)"));
1335 }
1336 if (src[0] == ',')
252b5132 1337 {
8d4d84c2
AO
1338 src++;
1339 /* Now can be rn or gbr. */
1340 len = parse_reg (src, &mode, &(op->reg));
1341 }
1342 else
1343 {
1344 len = 0;
252b5132 1345 }
8d4d84c2 1346 if (len)
252b5132 1347 {
8d4d84c2
AO
1348 if (mode == A_GBR)
1349 {
1350 op->type = A_R0_GBR;
1351 }
1352 else if (mode == A_REG_N)
1353 {
1354 op->type = A_IND_R0_REG_N;
1355 }
1356 else
1357 {
1358 as_bad (_("syntax error in @(r0,...)"));
1359 }
252b5132
RH
1360 }
1361 else
1362 {
8d4d84c2 1363 as_bad (_("syntax error in @(r0...)"));
252b5132
RH
1364 }
1365 }
1366 else
1367 {
8d4d84c2 1368 /* Must be an @(disp,.. thing). */
015551fc 1369 src = parse_exp (src, op);
252b5132
RH
1370 if (src[0] == ',')
1371 src++;
8d4d84c2 1372 /* Now can be rn, gbr or pc. */
252b5132
RH
1373 len = parse_reg (src, &mode, &op->reg);
1374 if (len)
1375 {
1376 if (mode == A_REG_N)
1377 {
1378 op->type = A_DISP_REG_N;
1379 }
1380 else if (mode == A_GBR)
1381 {
1382 op->type = A_DISP_GBR;
1383 }
015551fc 1384 else if (mode == A_PC)
252b5132 1385 {
dbb4348d
JR
1386 /* We want @(expr, pc) to uniformly address . + expr,
1387 no matter if expr is a constant, or a more complex
1388 expression, e.g. sym-. or sym1-sym2.
1389 However, we also used to accept @(sym,pc)
1390 as adressing sym, i.e. meaning the same as plain sym.
1391 Some existing code does use the @(sym,pc) syntax, so
1392 we give it the old semantics for now, but warn about
1393 its use, so that users have some time to fix their code.
1394
1395 Note that due to this backward compatibility hack,
1396 we'll get unexpected results when @(offset, pc) is used,
1397 and offset is a symbol that is set later to an an address
1398 difference, or an external symbol that is set to an
1399 address difference in another source file, so we want to
1400 eventually remove it. */
9691d64f
JR
1401 if (op->immediate.X_op == O_symbol)
1402 {
1403 op->type = A_DISP_PC;
1404 as_warn (_("Deprecated syntax."));
1405 }
1406 else
1407 {
1408 op->type = A_DISP_PC_ABS;
1409 /* Such operands don't get corrected for PC==.+4, so
1410 make the correction here. */
1411 op->immediate.X_add_number -= 4;
1412 }
252b5132
RH
1413 }
1414 else
1415 {
1416 as_bad (_("syntax error in @(disp,[Rn, gbr, pc])"));
1417 }
1418 }
1419 else
1420 {
1421 as_bad (_("syntax error in @(disp,[Rn, gbr, pc])"));
1422 }
1423 }
1424 src += len;
1425 if (src[0] != ')')
1426 as_bad (_("expecting )"));
1427 else
1428 src++;
1429 }
1430 else
1431 {
1432 src += parse_reg (src, &mode, &(op->reg));
1433 if (mode != A_REG_N)
006299d3
NC
1434 as_bad (_("illegal register after @"));
1435
252b5132
RH
1436 if (src[0] == '+')
1437 {
1000a02a
NC
1438 char l0, l1;
1439
252b5132 1440 src++;
1000a02a
NC
1441 l0 = TOLOWER (src[0]);
1442 l1 = TOLOWER (src[1]);
1443
1444 if ((l0 == 'r' && l1 == '8')
1445 || (l0 == 'i' && (l1 == 'x' || l1 == 's')))
d4845d57
JR
1446 {
1447 src += 2;
1448 op->type = A_PMOD_N;
1449 }
006299d3
NC
1450 else if ( (l0 == 'r' && l1 == '9')
1451 || (l0 == 'i' && l1 == 'y'))
d4845d57
JR
1452 {
1453 src += 2;
1454 op->type = A_PMODY_N;
1455 }
1456 else
1457 op->type = A_INC_N;
252b5132
RH
1458 }
1459 else
006299d3 1460 op->type = A_IND_N;
252b5132
RH
1461 }
1462 return src;
1463}
1464
1465static void
1466get_operand (ptr, op)
1467 char **ptr;
1468 sh_operand_info *op;
1469{
1470 char *src = *ptr;
1471 int mode = -1;
1472 unsigned int len;
1473
1474 if (src[0] == '#')
1475 {
1476 src++;
015551fc 1477 *ptr = parse_exp (src, op);
252b5132
RH
1478 op->type = A_IMM;
1479 return;
1480 }
1481
1482 else if (src[0] == '@')
1483 {
1484 *ptr = parse_at (src, op);
1485 return;
1486 }
1487 len = parse_reg (src, &mode, &(op->reg));
1488 if (len)
1489 {
1490 *ptr = src + len;
1491 op->type = mode;
1492 return;
1493 }
1494 else
1495 {
6b31947e 1496 /* Not a reg, the only thing left is a displacement. */
015551fc 1497 *ptr = parse_exp (src, op);
252b5132
RH
1498 op->type = A_DISP_PC;
1499 return;
1500 }
1501}
1502
c4aa876b 1503static char *
252b5132
RH
1504get_operands (info, args, operand)
1505 sh_opcode_info *info;
1506 char *args;
1507 sh_operand_info *operand;
252b5132
RH
1508{
1509 char *ptr = args;
1510 if (info->arg[0])
1511 {
d4845d57
JR
1512 /* The pre-processor will eliminate whitespace in front of '@'
1513 after the first argument; we may be called multiple times
1514 from assemble_ppi, so don't insist on finding whitespace here. */
1515 if (*ptr == ' ')
1516 ptr++;
252b5132
RH
1517
1518 get_operand (&ptr, operand + 0);
1519 if (info->arg[1])
1520 {
1521 if (*ptr == ',')
1522 {
1523 ptr++;
1524 }
1525 get_operand (&ptr, operand + 1);
52ccafd0
JR
1526 /* ??? Hack: psha/pshl have a varying operand number depending on
1527 the type of the first operand. We handle this by having the
1528 three-operand version first and reducing the number of operands
1529 parsed to two if we see that the first operand is an immediate.
1530 This works because no insn with three operands has an immediate
1531 as first operand. */
1532 if (info->arg[2] && operand[0].type != A_IMM)
252b5132
RH
1533 {
1534 if (*ptr == ',')
1535 {
1536 ptr++;
1537 }
1538 get_operand (&ptr, operand + 2);
1539 }
1540 else
1541 {
1542 operand[2].type = 0;
1543 }
1544 }
1545 else
1546 {
1547 operand[1].type = 0;
1548 operand[2].type = 0;
1549 }
1550 }
1551 else
1552 {
1553 operand[0].type = 0;
1554 operand[1].type = 0;
1555 operand[2].type = 0;
1556 }
1557 return ptr;
1558}
1559
1560/* Passed a pointer to a list of opcodes which use different
1561 addressing modes, return the opcode which matches the opcodes
6b31947e 1562 provided. */
252b5132 1563
c4aa876b 1564static sh_opcode_info *
252b5132
RH
1565get_specific (opcode, operands)
1566 sh_opcode_info *opcode;
1567 sh_operand_info *operands;
1568{
1569 sh_opcode_info *this_try = opcode;
1570 char *name = opcode->name;
1571 int n = 0;
c4aa876b 1572
252b5132
RH
1573 while (opcode->name)
1574 {
1575 this_try = opcode++;
1576 if (this_try->name != name)
1577 {
1578 /* We've looked so far down the table that we've run out of
6b31947e 1579 opcodes with the same name. */
252b5132
RH
1580 return 0;
1581 }
c4aa876b 1582
6b31947e 1583 /* Look at both operands needed by the opcodes and provided by
252b5132
RH
1584 the user - since an arg test will often fail on the same arg
1585 again and again, we'll try and test the last failing arg the
6b31947e 1586 first on each opcode try. */
252b5132
RH
1587 for (n = 0; this_try->arg[n]; n++)
1588 {
1589 sh_operand_info *user = operands + n;
1590 sh_arg_type arg = this_try->arg[n];
c4aa876b 1591
252b5132
RH
1592 switch (arg)
1593 {
7679ead9
AO
1594 case A_DISP_PC:
1595 if (user->type == A_DISP_PC_ABS)
1596 break;
1597 /* Fall through. */
252b5132
RH
1598 case A_IMM:
1599 case A_BDISP12:
1600 case A_BDISP8:
1601 case A_DISP_GBR:
252b5132
RH
1602 case A_MACH:
1603 case A_PR:
1604 case A_MACL:
1605 if (user->type != arg)
1606 goto fail;
1607 break;
1608 case A_R0:
1609 /* opcode needs r0 */
1610 if (user->type != A_REG_N || user->reg != 0)
1611 goto fail;
1612 break;
1613 case A_R0_GBR:
1614 if (user->type != A_R0_GBR || user->reg != 0)
1615 goto fail;
1616 break;
1617 case F_FR0:
1618 if (user->type != F_REG_N || user->reg != 0)
1619 goto fail;
1620 break;
1621
1622 case A_REG_N:
1623 case A_INC_N:
1624 case A_DEC_N:
1625 case A_IND_N:
1626 case A_IND_R0_REG_N:
1627 case A_DISP_REG_N:
1628 case F_REG_N:
1629 case D_REG_N:
1630 case X_REG_N:
1631 case V_REG_N:
1632 case FPUL_N:
1633 case FPSCR_N:
d4845d57
JR
1634 case A_PMOD_N:
1635 case A_PMODY_N:
1636 case DSP_REG_N:
252b5132
RH
1637 /* Opcode needs rn */
1638 if (user->type != arg)
1639 goto fail;
1640 reg_n = user->reg;
1641 break;
252b5132
RH
1642 case DX_REG_N:
1643 if (user->type != D_REG_N && user->type != X_REG_N)
1644 goto fail;
1645 reg_n = user->reg;
1646 break;
1647 case A_GBR:
1648 case A_SR:
1649 case A_VBR:
d4845d57
JR
1650 case A_DSR:
1651 case A_MOD:
1652 case A_RE:
1653 case A_RS:
252b5132
RH
1654 case A_SSR:
1655 case A_SPC:
1656 case A_SGR:
1657 case A_DBR:
1658 if (user->type != arg)
1659 goto fail;
1660 break;
1661
c4aa876b 1662 case A_REG_B:
252b5132
RH
1663 if (user->type != arg)
1664 goto fail;
1665 reg_b = user->reg;
1666 break;
1667
1668 case A_REG_M:
1669 case A_INC_M:
1670 case A_DEC_M:
1671 case A_IND_M:
1672 case A_IND_R0_REG_M:
1673 case A_DISP_REG_M:
d4845d57 1674 case DSP_REG_M:
252b5132
RH
1675 /* Opcode needs rn */
1676 if (user->type != arg - A_REG_M + A_REG_N)
1677 goto fail;
1678 reg_m = user->reg;
1679 break;
1680
d4845d57
JR
1681 case DSP_REG_X:
1682 if (user->type != DSP_REG_N)
1683 goto fail;
1684 switch (user->reg)
1685 {
1686 case A_X0_NUM:
1687 reg_x = 0;
1688 break;
1689 case A_X1_NUM:
1690 reg_x = 1;
1691 break;
1692 case A_A0_NUM:
1693 reg_x = 2;
1694 break;
1695 case A_A1_NUM:
1696 reg_x = 3;
1697 break;
1698 default:
1699 goto fail;
1700 }
1701 break;
1702
1703 case DSP_REG_Y:
1704 if (user->type != DSP_REG_N)
1705 goto fail;
1706 switch (user->reg)
1707 {
1708 case A_Y0_NUM:
1709 reg_y = 0;
1710 break;
1711 case A_Y1_NUM:
1712 reg_y = 1;
1713 break;
1714 case A_M0_NUM:
1715 reg_y = 2;
1716 break;
1717 case A_M1_NUM:
1718 reg_y = 3;
1719 break;
1720 default:
1721 goto fail;
1722 }
1723 break;
1724
1725 case DSP_REG_E:
1726 if (user->type != DSP_REG_N)
1727 goto fail;
1728 switch (user->reg)
1729 {
1730 case A_X0_NUM:
1731 reg_efg = 0 << 10;
1732 break;
1733 case A_X1_NUM:
1734 reg_efg = 1 << 10;
1735 break;
1736 case A_Y0_NUM:
1737 reg_efg = 2 << 10;
1738 break;
1739 case A_A1_NUM:
1740 reg_efg = 3 << 10;
1741 break;
1742 default:
1743 goto fail;
1744 }
1745 break;
1746
1747 case DSP_REG_F:
1748 if (user->type != DSP_REG_N)
1749 goto fail;
1750 switch (user->reg)
1751 {
1752 case A_Y0_NUM:
1753 reg_efg |= 0 << 8;
1754 break;
1755 case A_Y1_NUM:
1756 reg_efg |= 1 << 8;
1757 break;
1758 case A_X0_NUM:
1759 reg_efg |= 2 << 8;
1760 break;
1761 case A_A1_NUM:
1762 reg_efg |= 3 << 8;
1763 break;
1764 default:
1765 goto fail;
1766 }
1767 break;
1768
1769 case DSP_REG_G:
1770 if (user->type != DSP_REG_N)
1771 goto fail;
1772 switch (user->reg)
1773 {
1774 case A_M0_NUM:
1775 reg_efg |= 0 << 2;
1776 break;
1777 case A_M1_NUM:
1778 reg_efg |= 1 << 2;
1779 break;
1780 case A_A0_NUM:
1781 reg_efg |= 2 << 2;
1782 break;
1783 case A_A1_NUM:
1784 reg_efg |= 3 << 2;
1785 break;
1786 default:
1787 goto fail;
1788 }
1789 break;
1790
1791 case A_A0:
1792 if (user->type != DSP_REG_N || user->reg != A_A0_NUM)
1793 goto fail;
1794 break;
1795 case A_X0:
1796 if (user->type != DSP_REG_N || user->reg != A_X0_NUM)
1797 goto fail;
1798 break;
1799 case A_X1:
1800 if (user->type != DSP_REG_N || user->reg != A_X1_NUM)
1801 goto fail;
1802 break;
1803 case A_Y0:
1804 if (user->type != DSP_REG_N || user->reg != A_Y0_NUM)
1805 goto fail;
1806 break;
1807 case A_Y1:
1808 if (user->type != DSP_REG_N || user->reg != A_Y1_NUM)
1809 goto fail;
1810 break;
1811
252b5132
RH
1812 case F_REG_M:
1813 case D_REG_M:
1814 case X_REG_M:
1815 case V_REG_M:
1816 case FPUL_M:
1817 case FPSCR_M:
1818 /* Opcode needs rn */
1819 if (user->type != arg - F_REG_M + F_REG_N)
1820 goto fail;
1821 reg_m = user->reg;
1822 break;
1823 case DX_REG_M:
1824 if (user->type != D_REG_N && user->type != X_REG_N)
1825 goto fail;
1826 reg_m = user->reg;
1827 break;
1828 case XMTRX_M4:
1829 if (user->type != XMTRX_M4)
1830 goto fail;
1831 reg_m = 4;
1832 break;
c4aa876b 1833
252b5132
RH
1834 default:
1835 printf (_("unhandled %d\n"), arg);
1836 goto fail;
1837 }
1838 }
a37c8f88
JR
1839 if ( !(valid_arch & this_try->arch))
1840 goto fail;
d4845d57 1841 valid_arch &= this_try->arch;
252b5132 1842 return this_try;
c4aa876b
NC
1843 fail:
1844 ;
252b5132
RH
1845 }
1846
1847 return 0;
1848}
1849
252b5132 1850static void
015551fc 1851insert (where, how, pcrel, op)
252b5132
RH
1852 char *where;
1853 int how;
1854 int pcrel;
015551fc 1855 sh_operand_info *op;
252b5132
RH
1856{
1857 fix_new_exp (frag_now,
1858 where - frag_now->fr_literal,
1859 2,
015551fc 1860 &op->immediate,
252b5132
RH
1861 pcrel,
1862 how);
1863}
1864
1865static void
015551fc 1866build_relax (opcode, op)
252b5132 1867 sh_opcode_info *opcode;
015551fc 1868 sh_operand_info *op;
252b5132
RH
1869{
1870 int high_byte = target_big_endian ? 0 : 1;
1871 char *p;
1872
1873 if (opcode->arg[0] == A_BDISP8)
1874 {
1875 int what = (opcode->nibbles[1] & 4) ? COND_JUMP_DELAY : COND_JUMP;
1876 p = frag_var (rs_machine_dependent,
1877 md_relax_table[C (what, COND32)].rlx_length,
1878 md_relax_table[C (what, COND8)].rlx_length,
1879 C (what, 0),
015551fc
JR
1880 op->immediate.X_add_symbol,
1881 op->immediate.X_add_number,
252b5132
RH
1882 0);
1883 p[high_byte] = (opcode->nibbles[0] << 4) | (opcode->nibbles[1]);
1884 }
1885 else if (opcode->arg[0] == A_BDISP12)
1886 {
1887 p = frag_var (rs_machine_dependent,
1888 md_relax_table[C (UNCOND_JUMP, UNCOND32)].rlx_length,
1889 md_relax_table[C (UNCOND_JUMP, UNCOND12)].rlx_length,
1890 C (UNCOND_JUMP, 0),
015551fc
JR
1891 op->immediate.X_add_symbol,
1892 op->immediate.X_add_number,
252b5132
RH
1893 0);
1894 p[high_byte] = (opcode->nibbles[0] << 4);
1895 }
1896
1897}
1898
6b31947e 1899/* Insert ldrs & ldre with fancy relocations that relaxation can recognize. */
d67b5d6d 1900
015551fc
JR
1901static char *
1902insert_loop_bounds (output, operand)
1903 char *output;
1904 sh_operand_info *operand;
1905{
1906 char *name;
1907 symbolS *end_sym;
1908
1909 /* Since the low byte of the opcode will be overwritten by the reloc, we
1910 can just stash the high byte into both bytes and ignore endianness. */
1911 output[0] = 0x8c;
1912 output[1] = 0x8c;
1913 insert (output, BFD_RELOC_SH_LOOP_START, 1, operand);
1914 insert (output, BFD_RELOC_SH_LOOP_END, 1, operand + 1);
1915
1916 if (sh_relax)
1917 {
1918 static int count = 0;
1919
1920 /* If the last loop insn is a two-byte-insn, it is in danger of being
1921 swapped with the insn after it. To prevent this, create a new
1922 symbol - complete with SH_LABEL reloc - after the last loop insn.
1923 If the last loop insn is four bytes long, the symbol will be
1924 right in the middle, but four byte insns are not swapped anyways. */
1925 /* A REPEAT takes 6 bytes. The SH has a 32 bit address space.
1926 Hence a 9 digit number should be enough to count all REPEATs. */
1927 name = alloca (11);
1928 sprintf (name, "_R%x", count++ & 0x3fffffff);
c4aa876b 1929 end_sym = symbol_new (name, undefined_section, 0, &zero_address_frag);
015551fc
JR
1930 /* Make this a local symbol. */
1931#ifdef OBJ_COFF
1932 SF_SET_LOCAL (end_sym);
1933#endif /* OBJ_COFF */
1934 symbol_table_insert (end_sym);
1935 end_sym->sy_value = operand[1].immediate;
1936 end_sym->sy_value.X_add_number += 2;
1937 fix_new (frag_now, frag_now_fix (), 2, end_sym, 0, 1, BFD_RELOC_SH_LABEL);
1938 }
1939
1940 output = frag_more (2);
1941 output[0] = 0x8e;
1942 output[1] = 0x8e;
1943 insert (output, BFD_RELOC_SH_LOOP_START, 1, operand);
1944 insert (output, BFD_RELOC_SH_LOOP_END, 1, operand + 1);
1945
1946 return frag_more (2);
1947}
1948
d67b5d6d 1949/* Now we know what sort of opcodes it is, let's build the bytes. */
6b31947e 1950
0d10e182 1951static unsigned int
252b5132
RH
1952build_Mytes (opcode, operand)
1953 sh_opcode_info *opcode;
1954 sh_operand_info *operand;
252b5132
RH
1955{
1956 int index;
1957 char nbuf[4];
1958 char *output = frag_more (2);
0d10e182 1959 unsigned int size = 2;
252b5132
RH
1960 int low_byte = target_big_endian ? 1 : 0;
1961 nbuf[0] = 0;
1962 nbuf[1] = 0;
1963 nbuf[2] = 0;
1964 nbuf[3] = 0;
1965
1966 for (index = 0; index < 4; index++)
1967 {
1968 sh_nibble_type i = opcode->nibbles[index];
1969 if (i < 16)
1970 {
1971 nbuf[index] = i;
1972 }
1973 else
1974 {
1975 switch (i)
1976 {
1977 case REG_N:
1978 nbuf[index] = reg_n;
1979 break;
1980 case REG_M:
1981 nbuf[index] = reg_m;
1982 break;
d4845d57
JR
1983 case SDT_REG_N:
1984 if (reg_n < 2 || reg_n > 5)
1985 as_bad (_("Invalid register: 'r%d'"), reg_n);
1986 nbuf[index] = (reg_n & 3) | 4;
1987 break;
252b5132
RH
1988 case REG_NM:
1989 nbuf[index] = reg_n | (reg_m >> 2);
1990 break;
c4aa876b 1991 case REG_B:
252b5132
RH
1992 nbuf[index] = reg_b | 0x08;
1993 break;
015551fc
JR
1994 case IMM0_4BY4:
1995 insert (output + low_byte, BFD_RELOC_SH_IMM4BY4, 0, operand);
1996 break;
1997 case IMM0_4BY2:
1998 insert (output + low_byte, BFD_RELOC_SH_IMM4BY2, 0, operand);
1999 break;
2000 case IMM0_4:
2001 insert (output + low_byte, BFD_RELOC_SH_IMM4, 0, operand);
2002 break;
2003 case IMM1_4BY4:
2004 insert (output + low_byte, BFD_RELOC_SH_IMM4BY4, 0, operand + 1);
2005 break;
2006 case IMM1_4BY2:
2007 insert (output + low_byte, BFD_RELOC_SH_IMM4BY2, 0, operand + 1);
252b5132 2008 break;
015551fc
JR
2009 case IMM1_4:
2010 insert (output + low_byte, BFD_RELOC_SH_IMM4, 0, operand + 1);
252b5132 2011 break;
015551fc
JR
2012 case IMM0_8BY4:
2013 insert (output + low_byte, BFD_RELOC_SH_IMM8BY4, 0, operand);
252b5132 2014 break;
015551fc
JR
2015 case IMM0_8BY2:
2016 insert (output + low_byte, BFD_RELOC_SH_IMM8BY2, 0, operand);
252b5132 2017 break;
015551fc
JR
2018 case IMM0_8:
2019 insert (output + low_byte, BFD_RELOC_SH_IMM8, 0, operand);
252b5132 2020 break;
015551fc
JR
2021 case IMM1_8BY4:
2022 insert (output + low_byte, BFD_RELOC_SH_IMM8BY4, 0, operand + 1);
252b5132 2023 break;
015551fc
JR
2024 case IMM1_8BY2:
2025 insert (output + low_byte, BFD_RELOC_SH_IMM8BY2, 0, operand + 1);
2026 break;
2027 case IMM1_8:
2028 insert (output + low_byte, BFD_RELOC_SH_IMM8, 0, operand + 1);
252b5132
RH
2029 break;
2030 case PCRELIMM_8BY4:
7679ead9
AO
2031 insert (output, BFD_RELOC_SH_PCRELIMM8BY4,
2032 operand->type != A_DISP_PC_ABS, operand);
252b5132
RH
2033 break;
2034 case PCRELIMM_8BY2:
7679ead9
AO
2035 insert (output, BFD_RELOC_SH_PCRELIMM8BY2,
2036 operand->type != A_DISP_PC_ABS, operand);
015551fc
JR
2037 break;
2038 case REPEAT:
2039 output = insert_loop_bounds (output, operand);
2040 nbuf[index] = opcode->nibbles[3];
2041 operand += 2;
252b5132
RH
2042 break;
2043 default:
2044 printf (_("failed for %d\n"), i);
2045 }
2046 }
2047 }
c4aa876b
NC
2048 if (!target_big_endian)
2049 {
2050 output[1] = (nbuf[0] << 4) | (nbuf[1]);
2051 output[0] = (nbuf[2] << 4) | (nbuf[3]);
2052 }
2053 else
2054 {
2055 output[0] = (nbuf[0] << 4) | (nbuf[1]);
2056 output[1] = (nbuf[2] << 4) | (nbuf[3]);
2057 }
0d10e182 2058 return size;
252b5132
RH
2059}
2060
d4845d57
JR
2061/* Find an opcode at the start of *STR_P in the hash table, and set
2062 *STR_P to the first character after the last one read. */
252b5132 2063
d4845d57
JR
2064static sh_opcode_info *
2065find_cooked_opcode (str_p)
2066 char **str_p;
252b5132 2067{
d4845d57 2068 char *str = *str_p;
252b5132
RH
2069 unsigned char *op_start;
2070 unsigned char *op_end;
252b5132
RH
2071 char name[20];
2072 int nlen = 0;
c4aa876b 2073
6b31947e 2074 /* Drop leading whitespace. */
252b5132
RH
2075 while (*str == ' ')
2076 str++;
2077
d4845d57
JR
2078 /* Find the op code end.
2079 The pre-processor will eliminate whitespace in front of
2080 any '@' after the first argument; we may be called from
2081 assemble_ppi, so the opcode might be terminated by an '@'. */
252b5132
RH
2082 for (op_start = op_end = (unsigned char *) (str);
2083 *op_end
2084 && nlen < 20
d4845d57 2085 && !is_end_of_line[*op_end] && *op_end != ' ' && *op_end != '@';
252b5132
RH
2086 op_end++)
2087 {
2088 unsigned char c = op_start[nlen];
2089
2090 /* The machine independent code will convert CMP/EQ into cmp/EQ
d4845d57
JR
2091 because it thinks the '/' is the end of the symbol. Moreover,
2092 all but the first sub-insn is a parallel processing insn won't
3882b010 2093 be capitalized. Instead of hacking up the machine independent
d4845d57 2094 code, we just deal with it here. */
3882b010 2095 c = TOLOWER (c);
252b5132
RH
2096 name[nlen] = c;
2097 nlen++;
2098 }
c4aa876b 2099
252b5132 2100 name[nlen] = 0;
d4845d57 2101 *str_p = op_end;
252b5132
RH
2102
2103 if (nlen == 0)
6b31947e 2104 as_bad (_("can't find opcode "));
252b5132 2105
d4845d57
JR
2106 return (sh_opcode_info *) hash_find (opcode_hash_control, name);
2107}
2108
2109/* Assemble a parallel processing insn. */
2110#define DDT_BASE 0xf000 /* Base value for double data transfer insns */
6b31947e 2111
0d10e182 2112static unsigned int
d4845d57
JR
2113assemble_ppi (op_end, opcode)
2114 char *op_end;
2115 sh_opcode_info *opcode;
2116{
2117 int movx = 0;
2118 int movy = 0;
2119 int cond = 0;
2120 int field_b = 0;
2121 char *output;
2122 int move_code;
0d10e182 2123 unsigned int size;
d4845d57
JR
2124
2125 /* Some insn ignore one or more register fields, e.g. psts machl,a0.
2126 Make sure we encode a defined insn pattern. */
2127 reg_x = 0;
2128 reg_y = 0;
96f31fc7 2129 reg_n = 0;
d4845d57
JR
2130
2131 for (;;)
2132 {
2133 sh_operand_info operand[3];
2134
2135 if (opcode->arg[0] != A_END)
2136 op_end = get_operands (opcode, op_end, operand);
2137 opcode = get_specific (opcode, operand);
2138 if (opcode == 0)
2139 {
6b31947e 2140 /* Couldn't find an opcode which matched the operands. */
d4845d57 2141 char *where = frag_more (2);
0d10e182 2142 size = 2;
d4845d57
JR
2143
2144 where[0] = 0x0;
2145 where[1] = 0x0;
2146 as_bad (_("invalid operands for opcode"));
0d10e182 2147 return size;
d4845d57 2148 }
c4aa876b 2149
d4845d57
JR
2150 if (opcode->nibbles[0] != PPI)
2151 as_bad (_("insn can't be combined with parallel processing insn"));
2152
2153 switch (opcode->nibbles[1])
2154 {
2155
2156 case NOPX:
2157 if (movx)
2158 as_bad (_("multiple movx specifications"));
2159 movx = DDT_BASE;
2160 break;
2161 case NOPY:
2162 if (movy)
2163 as_bad (_("multiple movy specifications"));
2164 movy = DDT_BASE;
2165 break;
2166
2167 case MOVX:
2168 if (movx)
2169 as_bad (_("multiple movx specifications"));
2170 if (reg_n < 4 || reg_n > 5)
2171 as_bad (_("invalid movx address register"));
2172 if (opcode->nibbles[2] & 8)
2173 {
2174 if (reg_m == A_A1_NUM)
2175 movx = 1 << 7;
2176 else if (reg_m != A_A0_NUM)
2177 as_bad (_("invalid movx dsp register"));
2178 }
2179 else
2180 {
2181 if (reg_x > 1)
2182 as_bad (_("invalid movx dsp register"));
2183 movx = reg_x << 7;
2184 }
2185 movx += ((reg_n - 4) << 9) + (opcode->nibbles[2] << 2) + DDT_BASE;
2186 break;
2187
2188 case MOVY:
2189 if (movy)
2190 as_bad (_("multiple movy specifications"));
2191 if (opcode->nibbles[2] & 8)
2192 {
2193 /* Bit 3 in nibbles[2] is intended for bit 4 of the opcode,
2194 so add 8 more. */
2195 movy = 8;
2196 if (reg_m == A_A1_NUM)
2197 movy += 1 << 6;
2198 else if (reg_m != A_A0_NUM)
2199 as_bad (_("invalid movy dsp register"));
2200 }
2201 else
2202 {
2203 if (reg_y > 1)
2204 as_bad (_("invalid movy dsp register"));
2205 movy = reg_y << 6;
2206 }
2207 if (reg_n < 6 || reg_n > 7)
2208 as_bad (_("invalid movy address register"));
2209 movy += ((reg_n - 6) << 8) + opcode->nibbles[2] + DDT_BASE;
2210 break;
2211
2212 case PSH:
015551fc 2213 if (operand[0].immediate.X_op != O_constant)
d4845d57
JR
2214 as_bad (_("dsp immediate shift value not constant"));
2215 field_b = ((opcode->nibbles[2] << 12)
015551fc 2216 | (operand[0].immediate.X_add_number & 127) << 4
d4845d57
JR
2217 | reg_n);
2218 break;
2219 case PPI3:
2220 if (field_b)
2221 as_bad (_("multiple parallel processing specifications"));
2222 field_b = ((opcode->nibbles[2] << 12) + (opcode->nibbles[3] << 8)
2223 + (reg_x << 6) + (reg_y << 4) + reg_n);
2224 break;
2225 case PDC:
2226 if (cond)
2227 as_bad (_("multiple condition specifications"));
2228 cond = opcode->nibbles[2] << 8;
2229 if (*op_end)
2230 goto skip_cond_check;
2231 break;
2232 case PPIC:
2233 if (field_b)
2234 as_bad (_("multiple parallel processing specifications"));
2235 field_b = ((opcode->nibbles[2] << 12) + (opcode->nibbles[3] << 8)
2236 + cond + (reg_x << 6) + (reg_y << 4) + reg_n);
2237 cond = 0;
2238 break;
2239 case PMUL:
2240 if (field_b)
2241 {
2242 if ((field_b & 0xef00) != 0xa100)
2243 as_bad (_("insn cannot be combined with pmuls"));
2244 field_b -= 0x8100;
2245 switch (field_b & 0xf)
2246 {
2247 case A_X0_NUM:
2248 field_b += 0 - A_X0_NUM;
2249 break;
2250 case A_Y0_NUM:
2251 field_b += 1 - A_Y0_NUM;
2252 break;
2253 case A_A0_NUM:
2254 field_b += 2 - A_A0_NUM;
2255 break;
2256 case A_A1_NUM:
2257 field_b += 3 - A_A1_NUM;
2258 break;
2259 default:
2260 as_bad (_("bad padd / psub pmuls output operand"));
2261 }
7dd04abd
JR
2262 /* Generate warning if the destination register for padd / psub
2263 and pmuls is the same ( only for A0 or A1 ).
2264 If the last nibble is 1010 then A0 is used in both
2265 padd / psub and pmuls. If it is 1111 then A1 is used
2266 as destination register in both padd / psub and pmuls. */
5db33d76
JR
2267
2268 if ((((field_b | reg_efg) & 0x000F) == 0x000A)
2269 || (((field_b | reg_efg) & 0x000F) == 0x000F))
2270 as_warn (_("destination register is same for parallel insns"));
d4845d57
JR
2271 }
2272 field_b += 0x4000 + reg_efg;
2273 break;
2274 default:
2275 abort ();
2276 }
2277 if (cond)
2278 {
2279 as_bad (_("condition not followed by conditionalizable insn"));
2280 cond = 0;
2281 }
2282 if (! *op_end)
2283 break;
2284 skip_cond_check:
2285 opcode = find_cooked_opcode (&op_end);
2286 if (opcode == NULL)
2287 {
2288 (as_bad
2289 (_("unrecognized characters at end of parallel processing insn")));
2290 break;
2291 }
2292 }
2293
2294 move_code = movx | movy;
2295 if (field_b)
2296 {
2297 /* Parallel processing insn. */
2298 unsigned long ppi_code = (movx | movy | 0xf800) << 16 | field_b;
2299
2300 output = frag_more (4);
0d10e182 2301 size = 4;
d4845d57
JR
2302 if (! target_big_endian)
2303 {
2304 output[3] = ppi_code >> 8;
2305 output[2] = ppi_code;
2306 }
2307 else
2308 {
2309 output[2] = ppi_code >> 8;
2310 output[3] = ppi_code;
2311 }
2312 move_code |= 0xf800;
2313 }
2314 else
0d10e182
JL
2315 {
2316 /* Just a double data transfer. */
2317 output = frag_more (2);
2318 size = 2;
2319 }
d4845d57
JR
2320 if (! target_big_endian)
2321 {
2322 output[1] = move_code >> 8;
2323 output[0] = move_code;
2324 }
2325 else
2326 {
2327 output[0] = move_code >> 8;
2328 output[1] = move_code;
2329 }
0d10e182 2330 return size;
d4845d57
JR
2331}
2332
2333/* This is the guts of the machine-dependent assembler. STR points to a
2334 machine dependent instruction. This function is supposed to emit
6b31947e 2335 the frags/bytes it assembles to. */
d4845d57
JR
2336
2337void
2338md_assemble (str)
2339 char *str;
2340{
2341 unsigned char *op_end;
2342 sh_operand_info operand[3];
2343 sh_opcode_info *opcode;
dda5ecfc 2344 unsigned int size = 0;
d4845d57 2345
324bfcf3
AO
2346#ifdef HAVE_SH64
2347 if (sh64_isa_mode == sh64_isa_shmedia)
2348 {
2349 shmedia_md_assemble (str);
2350 return;
2351 }
2352 else
2353 {
2354 /* If we've seen pseudo-directives, make sure any emitted data or
2355 frags are marked as data. */
2356 if (seen_insn == false)
2357 {
2358 sh64_update_contents_mark (true);
2359 sh64_set_contents_type (CRT_SH5_ISA16);
2360 }
2361
2362 seen_insn = true;
2363 }
2364#endif /* HAVE_SH64 */
2365
d4845d57
JR
2366 opcode = find_cooked_opcode (&str);
2367 op_end = str;
252b5132
RH
2368
2369 if (opcode == NULL)
2370 {
2371 as_bad (_("unknown opcode"));
2372 return;
2373 }
2374
2375 if (sh_relax
2376 && ! seg_info (now_seg)->tc_segment_info_data.in_code)
2377 {
2378 /* Output a CODE reloc to tell the linker that the following
2379 bytes are instructions, not data. */
2380 fix_new (frag_now, frag_now_fix (), 2, &abs_symbol, 0, 0,
2381 BFD_RELOC_SH_CODE);
2382 seg_info (now_seg)->tc_segment_info_data.in_code = 1;
2383 }
2384
d4845d57
JR
2385 if (opcode->nibbles[0] == PPI)
2386 {
0d10e182 2387 size = assemble_ppi (op_end, opcode);
252b5132
RH
2388 }
2389 else
2390 {
0d10e182
JL
2391 if (opcode->arg[0] == A_BDISP12
2392 || opcode->arg[0] == A_BDISP8)
252b5132 2393 {
0d10e182
JL
2394 parse_exp (op_end + 1, &operand[0]);
2395 build_relax (opcode, &operand[0]);
5fc44b2d
JR
2396 }
2397 else
2398 {
0d10e182
JL
2399 if (opcode->arg[0] == A_END)
2400 {
2401 /* Ignore trailing whitespace. If there is any, it has already
2402 been compressed to a single space. */
2403 if (*op_end == ' ')
2404 op_end++;
2405 }
2406 else
2407 {
2408 op_end = get_operands (opcode, op_end, operand);
2409 }
2410 opcode = get_specific (opcode, operand);
252b5132 2411
0d10e182
JL
2412 if (opcode == 0)
2413 {
2414 /* Couldn't find an opcode which matched the operands. */
2415 char *where = frag_more (2);
2416 size = 2;
252b5132 2417
0d10e182
JL
2418 where[0] = 0x0;
2419 where[1] = 0x0;
2420 as_bad (_("invalid operands for opcode"));
2421 }
2422 else
2423 {
2424 if (*op_end)
2425 as_bad (_("excess operands: '%s'"), op_end);
2426
2427 size = build_Mytes (opcode, operand);
2428 }
252b5132 2429 }
0d10e182 2430 }
252b5132 2431
2bc0a128 2432#ifdef BFD_ASSEMBLER
4dc7ead9 2433 dwarf2_emit_insn (size);
2bc0a128 2434#endif
252b5132
RH
2435}
2436
2437/* This routine is called each time a label definition is seen. It
2438 emits a BFD_RELOC_SH_LABEL reloc if necessary. */
2439
2440void
2441sh_frob_label ()
2442{
2443 static fragS *last_label_frag;
2444 static int last_label_offset;
2445
2446 if (sh_relax
2447 && seg_info (now_seg)->tc_segment_info_data.in_code)
2448 {
2449 int offset;
2450
2451 offset = frag_now_fix ();
2452 if (frag_now != last_label_frag
2453 || offset != last_label_offset)
c4aa876b 2454 {
252b5132
RH
2455 fix_new (frag_now, offset, 2, &abs_symbol, 0, 0, BFD_RELOC_SH_LABEL);
2456 last_label_frag = frag_now;
2457 last_label_offset = offset;
2458 }
2459 }
2460}
2461
2462/* This routine is called when the assembler is about to output some
2463 data. It emits a BFD_RELOC_SH_DATA reloc if necessary. */
2464
2465void
2466sh_flush_pending_output ()
2467{
2468 if (sh_relax
2469 && seg_info (now_seg)->tc_segment_info_data.in_code)
2470 {
2471 fix_new (frag_now, frag_now_fix (), 2, &abs_symbol, 0, 0,
2472 BFD_RELOC_SH_DATA);
2473 seg_info (now_seg)->tc_segment_info_data.in_code = 0;
2474 }
2475}
2476
2477symbolS *
c0fecd35 2478md_undefined_symbol (name)
538cd60f 2479 char *name ATTRIBUTE_UNUSED;
252b5132
RH
2480{
2481 return 0;
2482}
2483
2484#ifdef OBJ_COFF
056350c6 2485#ifndef BFD_ASSEMBLER
252b5132
RH
2486
2487void
c0fecd35 2488tc_crawl_symbol_chain (headers)
cce5a618 2489 object_headers *headers ATTRIBUTE_UNUSED;
252b5132
RH
2490{
2491 printf (_("call to tc_crawl_symbol_chain \n"));
2492}
2493
2494void
c0fecd35 2495tc_headers_hook (headers)
cce5a618 2496 object_headers *headers ATTRIBUTE_UNUSED;
252b5132
RH
2497{
2498 printf (_("call to tc_headers_hook \n"));
2499}
2500
056350c6 2501#endif
252b5132
RH
2502#endif
2503
6b31947e
NC
2504/* Various routines to kill one day. */
2505/* Equal to MAX_PRECISION in atof-ieee.c. */
252b5132
RH
2506#define MAX_LITTLENUMS 6
2507
6b31947e
NC
2508/* Turn a string in input_line_pointer into a floating point constant
2509 of type TYPE, and store the appropriate bytes in *LITP. The number
2510 of LITTLENUMS emitted is stored in *SIZEP . An error message is
2511 returned, or NULL on OK. */
2512
252b5132
RH
2513char *
2514md_atof (type, litP, sizeP)
2515 int type;
2516 char *litP;
2517 int *sizeP;
2518{
2519 int prec;
2520 LITTLENUM_TYPE words[4];
2521 char *t;
2522 int i;
2523
2524 switch (type)
2525 {
2526 case 'f':
2527 prec = 2;
2528 break;
2529
2530 case 'd':
2531 prec = 4;
2532 break;
2533
2534 default:
2535 *sizeP = 0;
2536 return _("bad call to md_atof");
2537 }
2538
2539 t = atof_ieee (input_line_pointer, type, words);
2540 if (t)
2541 input_line_pointer = t;
2542
2543 *sizeP = prec * 2;
2544
2545 if (! target_big_endian)
2546 {
2547 for (i = prec - 1; i >= 0; i--)
2548 {
2549 md_number_to_chars (litP, (valueT) words[i], 2);
2550 litP += 2;
2551 }
2552 }
2553 else
2554 {
2555 for (i = 0; i < prec; i++)
2556 {
2557 md_number_to_chars (litP, (valueT) words[i], 2);
2558 litP += 2;
2559 }
2560 }
c4aa876b 2561
252b5132
RH
2562 return NULL;
2563}
2564
2565/* Handle the .uses pseudo-op. This pseudo-op is used just before a
2566 call instruction. It refers to a label of the instruction which
2567 loads the register which the call uses. We use it to generate a
2568 special reloc for the linker. */
2569
2570static void
2571s_uses (ignore)
43841e91 2572 int ignore ATTRIBUTE_UNUSED;
252b5132
RH
2573{
2574 expressionS ex;
2575
2576 if (! sh_relax)
2577 as_warn (_(".uses pseudo-op seen when not relaxing"));
2578
2579 expression (&ex);
2580
2581 if (ex.X_op != O_symbol || ex.X_add_number != 0)
2582 {
2583 as_bad (_("bad .uses format"));
2584 ignore_rest_of_line ();
2585 return;
2586 }
2587
2588 fix_new_exp (frag_now, frag_now_fix (), 2, &ex, 1, BFD_RELOC_SH_USES);
2589
2590 demand_empty_rest_of_line ();
2591}
2592\f
5a38dc70 2593const char *md_shortopts = "";
6b31947e
NC
2594struct option md_longopts[] =
2595{
252b5132 2596#define OPTION_RELAX (OPTION_MD_BASE)
05982cac
HPN
2597#define OPTION_BIG (OPTION_MD_BASE + 1)
2598#define OPTION_LITTLE (OPTION_BIG + 1)
252b5132 2599#define OPTION_SMALL (OPTION_LITTLE + 1)
d4845d57 2600#define OPTION_DSP (OPTION_SMALL + 1)
252b5132
RH
2601
2602 {"relax", no_argument, NULL, OPTION_RELAX},
05982cac 2603 {"big", no_argument, NULL, OPTION_BIG},
252b5132
RH
2604 {"little", no_argument, NULL, OPTION_LITTLE},
2605 {"small", no_argument, NULL, OPTION_SMALL},
d4845d57 2606 {"dsp", no_argument, NULL, OPTION_DSP},
324bfcf3
AO
2607#ifdef HAVE_SH64
2608#define OPTION_ISA (OPTION_DSP + 1)
2609#define OPTION_ABI (OPTION_ISA + 1)
2610#define OPTION_NO_MIX (OPTION_ABI + 1)
2611#define OPTION_SHCOMPACT_CONST_CRANGE (OPTION_NO_MIX + 1)
2612#define OPTION_NO_EXPAND (OPTION_SHCOMPACT_CONST_CRANGE + 1)
2613#define OPTION_PT32 (OPTION_NO_EXPAND + 1)
2614 {"isa", required_argument, NULL, OPTION_ISA},
2615 {"abi", required_argument, NULL, OPTION_ABI},
2616 {"no-mix", no_argument, NULL, OPTION_NO_MIX},
2617 {"shcompact-const-crange", no_argument, NULL, OPTION_SHCOMPACT_CONST_CRANGE},
2618 {"no-expand", no_argument, NULL, OPTION_NO_EXPAND},
2619 {"expand-pt32", no_argument, NULL, OPTION_PT32},
2620#endif /* HAVE_SH64 */
2621
252b5132
RH
2622 {NULL, no_argument, NULL, 0}
2623};
c4aa876b 2624size_t md_longopts_size = sizeof (md_longopts);
252b5132
RH
2625
2626int
2627md_parse_option (c, arg)
2628 int c;
43841e91 2629 char *arg ATTRIBUTE_UNUSED;
252b5132
RH
2630{
2631 switch (c)
2632 {
2633 case OPTION_RELAX:
2634 sh_relax = 1;
2635 break;
2636
05982cac
HPN
2637 case OPTION_BIG:
2638 target_big_endian = 1;
2639 break;
2640
252b5132 2641 case OPTION_LITTLE:
252b5132
RH
2642 target_big_endian = 0;
2643 break;
2644
2645 case OPTION_SMALL:
2646 sh_small = 1;
2647 break;
2648
d4845d57
JR
2649 case OPTION_DSP:
2650 sh_dsp = 1;
2651 break;
2652
324bfcf3
AO
2653#ifdef HAVE_SH64
2654 case OPTION_ISA:
2655 if (strcasecmp (arg, "shmedia") == 0)
2656 {
2657 if (sh64_isa_mode == sh64_isa_shcompact)
2658 as_bad (_("Invalid combination: --isa=SHcompact with --isa=SHmedia"));
2659 sh64_isa_mode = sh64_isa_shmedia;
2660 }
2661 else if (strcasecmp (arg, "shcompact") == 0)
2662 {
2663 if (sh64_isa_mode == sh64_isa_shmedia)
2664 as_bad (_("Invalid combination: --isa=SHmedia with --isa=SHcompact"));
2665 if (sh64_abi == sh64_abi_64)
2666 as_bad (_("Invalid combination: --abi=64 with --isa=SHcompact"));
2667 sh64_isa_mode = sh64_isa_shcompact;
2668 }
2669 else
2670 as_bad ("Invalid argument to --isa option: %s", arg);
2671 break;
2672
2673 case OPTION_ABI:
2674 if (strcmp (arg, "32") == 0)
2675 {
2676 if (sh64_abi == sh64_abi_64)
2677 as_bad (_("Invalid combination: --abi=32 with --abi=64"));
2678 sh64_abi = sh64_abi_32;
2679 }
2680 else if (strcmp (arg, "64") == 0)
2681 {
2682 if (sh64_abi == sh64_abi_32)
2683 as_bad (_("Invalid combination: --abi=64 with --abi=32"));
2684 if (sh64_isa_mode == sh64_isa_shcompact)
2685 as_bad (_("Invalid combination: --isa=SHcompact with --abi=64"));
2686 sh64_abi = sh64_abi_64;
2687 }
2688 else
2689 as_bad ("Invalid argument to --abi option: %s", arg);
2690 break;
2691
2692 case OPTION_NO_MIX:
2693 sh64_mix = false;
2694 break;
2695
2696 case OPTION_SHCOMPACT_CONST_CRANGE:
2697 sh64_shcompact_const_crange = true;
2698 break;
2699
2700 case OPTION_NO_EXPAND:
2701 sh64_expand = false;
2702 break;
2703
2704 case OPTION_PT32:
2705 sh64_pt32 = true;
2706 break;
2707#endif /* HAVE_SH64 */
2708
252b5132
RH
2709 default:
2710 return 0;
2711 }
2712
2713 return 1;
2714}
2715
2716void
2717md_show_usage (stream)
2718 FILE *stream;
2719{
c4aa876b 2720 fprintf (stream, _("\
252b5132
RH
2721SH options:\n\
2722-little generate little endian code\n\
05982cac 2723-big generate big endian code\n\
252b5132 2724-relax alter jump instructions for long displacements\n\
5b8274e3 2725-small align sections to 4 byte boundaries, not 16\n\
182e89d3 2726-dsp enable sh-dsp insns, and disable sh3e / sh4 insns.\n"));
324bfcf3
AO
2727#ifdef HAVE_SH64
2728 fprintf (stream, _("\
2729-isa=[shmedia set default instruction set for SH64\n\
2730 | SHmedia\n\
2731 | shcompact\n\
2732 | SHcompact]\n\
2733-abi=[32|64] set size of expanded SHmedia operands and object\n\
2734 file type\n\
2735-shcompact-const-crange emit code-range descriptors for constants in\n\
2736 SHcompact code sections\n\
2737-no-mix disallow SHmedia code in the same section as\n\
2738 constants and SHcompact code\n\
2739-no-expand do not expand MOVI, PT, PTA or PTB instructions\n\
2740-expand-pt32 with -abi=64, expand PT, PTA and PTB instructions\n\
2741 to 32 bits only"));
2742#endif /* HAVE_SH64 */
252b5132
RH
2743}
2744\f
252b5132
RH
2745/* This struct is used to pass arguments to sh_count_relocs through
2746 bfd_map_over_sections. */
2747
2748struct sh_count_relocs
2749{
2750 /* Symbol we are looking for. */
2751 symbolS *sym;
2752 /* Count of relocs found. */
2753 int count;
2754};
2755
2756/* Count the number of fixups in a section which refer to a particular
2757 symbol. When using BFD_ASSEMBLER, this is called via
2758 bfd_map_over_sections. */
2759
252b5132
RH
2760static void
2761sh_count_relocs (abfd, sec, data)
43841e91 2762 bfd *abfd ATTRIBUTE_UNUSED;
252b5132
RH
2763 segT sec;
2764 PTR data;
2765{
2766 struct sh_count_relocs *info = (struct sh_count_relocs *) data;
2767 segment_info_type *seginfo;
2768 symbolS *sym;
2769 fixS *fix;
2770
2771 seginfo = seg_info (sec);
2772 if (seginfo == NULL)
2773 return;
2774
2775 sym = info->sym;
2776 for (fix = seginfo->fix_root; fix != NULL; fix = fix->fx_next)
2777 {
2778 if (fix->fx_addsy == sym)
2779 {
2780 ++info->count;
2781 fix->fx_tcbit = 1;
2782 }
2783 }
2784}
2785
2786/* Handle the count relocs for a particular section. When using
2787 BFD_ASSEMBLER, this is called via bfd_map_over_sections. */
2788
252b5132
RH
2789static void
2790sh_frob_section (abfd, sec, ignore)
43841e91 2791 bfd *abfd ATTRIBUTE_UNUSED;
252b5132 2792 segT sec;
43841e91 2793 PTR ignore ATTRIBUTE_UNUSED;
252b5132
RH
2794{
2795 segment_info_type *seginfo;
2796 fixS *fix;
2797
2798 seginfo = seg_info (sec);
2799 if (seginfo == NULL)
2800 return;
2801
2802 for (fix = seginfo->fix_root; fix != NULL; fix = fix->fx_next)
2803 {
2804 symbolS *sym;
2805 bfd_vma val;
2806 fixS *fscan;
2807 struct sh_count_relocs info;
2808
2809 if (fix->fx_r_type != BFD_RELOC_SH_USES)
2810 continue;
2811
2812 /* The BFD_RELOC_SH_USES reloc should refer to a defined local
2813 symbol in the same section. */
2814 sym = fix->fx_addsy;
2815 if (sym == NULL
2816 || fix->fx_subsy != NULL
2817 || fix->fx_addnumber != 0
2818 || S_GET_SEGMENT (sym) != sec
2819#if ! defined (BFD_ASSEMBLER) && defined (OBJ_COFF)
2820 || S_GET_STORAGE_CLASS (sym) == C_EXT
2821#endif
2822 || S_IS_EXTERNAL (sym))
2823 {
2824 as_warn_where (fix->fx_file, fix->fx_line,
2825 _(".uses does not refer to a local symbol in the same section"));
2826 continue;
2827 }
2828
2829 /* Look through the fixups again, this time looking for one
2830 at the same location as sym. */
2831 val = S_GET_VALUE (sym);
2832 for (fscan = seginfo->fix_root;
2833 fscan != NULL;
2834 fscan = fscan->fx_next)
2835 if (val == fscan->fx_frag->fr_address + fscan->fx_where
2836 && fscan->fx_r_type != BFD_RELOC_SH_ALIGN
2837 && fscan->fx_r_type != BFD_RELOC_SH_CODE
2838 && fscan->fx_r_type != BFD_RELOC_SH_DATA
2839 && fscan->fx_r_type != BFD_RELOC_SH_LABEL)
2840 break;
2841 if (fscan == NULL)
2842 {
2843 as_warn_where (fix->fx_file, fix->fx_line,
2844 _("can't find fixup pointed to by .uses"));
2845 continue;
2846 }
2847
2848 if (fscan->fx_tcbit)
2849 {
2850 /* We've already done this one. */
2851 continue;
2852 }
2853
6b31947e
NC
2854 /* The variable fscan should also be a fixup to a local symbol
2855 in the same section. */
252b5132
RH
2856 sym = fscan->fx_addsy;
2857 if (sym == NULL
2858 || fscan->fx_subsy != NULL
2859 || fscan->fx_addnumber != 0
2860 || S_GET_SEGMENT (sym) != sec
2861#if ! defined (BFD_ASSEMBLER) && defined (OBJ_COFF)
2862 || S_GET_STORAGE_CLASS (sym) == C_EXT
2863#endif
2864 || S_IS_EXTERNAL (sym))
2865 {
2866 as_warn_where (fix->fx_file, fix->fx_line,
2867 _(".uses target does not refer to a local symbol in the same section"));
2868 continue;
2869 }
2870
2871 /* Now we look through all the fixups of all the sections,
2872 counting the number of times we find a reference to sym. */
2873 info.sym = sym;
2874 info.count = 0;
2875#ifdef BFD_ASSEMBLER
2876 bfd_map_over_sections (stdoutput, sh_count_relocs, (PTR) &info);
2877#else
2878 {
2879 int iscan;
2880
2881 for (iscan = SEG_E0; iscan < SEG_UNKNOWN; iscan++)
2882 sh_count_relocs ((bfd *) NULL, iscan, (PTR) &info);
2883 }
2884#endif
2885
2886 if (info.count < 1)
2887 abort ();
2888
2889 /* Generate a BFD_RELOC_SH_COUNT fixup at the location of sym.
2890 We have already adjusted the value of sym to include the
2891 fragment address, so we undo that adjustment here. */
2892 subseg_change (sec, 0);
7bcad3e5
NC
2893 fix_new (fscan->fx_frag,
2894 S_GET_VALUE (sym) - fscan->fx_frag->fr_address,
252b5132
RH
2895 4, &abs_symbol, info.count, 0, BFD_RELOC_SH_COUNT);
2896 }
2897}
2898
2899/* This function is called after the symbol table has been completed,
2900 but before the relocs or section contents have been written out.
2901 If we have seen any .uses pseudo-ops, they point to an instruction
2902 which loads a register with the address of a function. We look
2903 through the fixups to find where the function address is being
2904 loaded from. We then generate a COUNT reloc giving the number of
2905 times that function address is referred to. The linker uses this
2906 information when doing relaxing, to decide when it can eliminate
2907 the stored function address entirely. */
2908
2909void
2910sh_frob_file ()
2911{
324bfcf3
AO
2912#ifdef HAVE_SH64
2913 shmedia_frob_file_before_adjust ();
2914#endif
2915
252b5132
RH
2916 if (! sh_relax)
2917 return;
2918
2919#ifdef BFD_ASSEMBLER
2920 bfd_map_over_sections (stdoutput, sh_frob_section, (PTR) NULL);
2921#else
2922 {
2923 int iseg;
2924
2925 for (iseg = SEG_E0; iseg < SEG_UNKNOWN; iseg++)
2926 sh_frob_section ((bfd *) NULL, iseg, (PTR) NULL);
2927 }
2928#endif
2929}
2930
2931/* Called after relaxing. Set the correct sizes of the fragments, and
94f592af 2932 create relocs so that md_apply_fix3 will fill in the correct values. */
252b5132
RH
2933
2934void
2935md_convert_frag (headers, seg, fragP)
2936#ifdef BFD_ASSEMBLER
43841e91 2937 bfd *headers ATTRIBUTE_UNUSED;
252b5132 2938#else
cce5a618 2939 object_headers *headers ATTRIBUTE_UNUSED;
252b5132
RH
2940#endif
2941 segT seg;
2942 fragS *fragP;
2943{
2944 int donerelax = 0;
2945
2946 switch (fragP->fr_subtype)
2947 {
2948 case C (COND_JUMP, COND8):
2949 case C (COND_JUMP_DELAY, COND8):
2950 subseg_change (seg, 0);
2951 fix_new (fragP, fragP->fr_fix, 2, fragP->fr_symbol, fragP->fr_offset,
2952 1, BFD_RELOC_SH_PCDISP8BY2);
2953 fragP->fr_fix += 2;
2954 fragP->fr_var = 0;
2955 break;
2956
2957 case C (UNCOND_JUMP, UNCOND12):
2958 subseg_change (seg, 0);
2959 fix_new (fragP, fragP->fr_fix, 2, fragP->fr_symbol, fragP->fr_offset,
2960 1, BFD_RELOC_SH_PCDISP12BY2);
2961 fragP->fr_fix += 2;
2962 fragP->fr_var = 0;
2963 break;
2964
2965 case C (UNCOND_JUMP, UNCOND32):
2966 case C (UNCOND_JUMP, UNDEF_WORD_DISP):
2967 if (fragP->fr_symbol == NULL)
99b222b4
HPN
2968 as_bad_where (fragP->fr_file, fragP->fr_line,
2969 _("displacement overflows 12-bit field"));
252b5132 2970 else if (S_IS_DEFINED (fragP->fr_symbol))
99b222b4
HPN
2971 as_bad_where (fragP->fr_file, fragP->fr_line,
2972 _("displacement to defined symbol %s overflows 12-bit field"),
2973 S_GET_NAME (fragP->fr_symbol));
252b5132 2974 else
99b222b4
HPN
2975 as_bad_where (fragP->fr_file, fragP->fr_line,
2976 _("displacement to undefined symbol %s overflows 12-bit field"),
2977 S_GET_NAME (fragP->fr_symbol));
2978 /* Stabilize this frag, so we don't trip an assert. */
2979 fragP->fr_fix += fragP->fr_var;
2980 fragP->fr_var = 0;
252b5132
RH
2981 break;
2982
2983 case C (COND_JUMP, COND12):
2984 case C (COND_JUMP_DELAY, COND12):
6b31947e 2985 /* A bcond won't fit, so turn it into a b!cond; bra disp; nop. */
252b5132
RH
2986 /* I found that a relax failure for gcc.c-torture/execute/930628-1.c
2987 was due to gas incorrectly relaxing an out-of-range conditional
2988 branch with delay slot. It turned:
2989 bf.s L6 (slot mov.l r12,@(44,r0))
2990 into:
c4aa876b 2991
252b5132
RH
29922c: 8f 01 a0 8b bf.s 32 <_main+32> (slot bra L6)
299330: 00 09 nop
299432: 10 cb mov.l r12,@(44,r0)
2995 Therefore, branches with delay slots have to be handled
2996 differently from ones without delay slots. */
2997 {
2998 unsigned char *buffer =
2999 (unsigned char *) (fragP->fr_fix + fragP->fr_literal);
3000 int highbyte = target_big_endian ? 0 : 1;
3001 int lowbyte = target_big_endian ? 1 : 0;
3002 int delay = fragP->fr_subtype == C (COND_JUMP_DELAY, COND12);
3003
3004 /* Toggle the true/false bit of the bcond. */
3005 buffer[highbyte] ^= 0x2;
3006
d3ecfc59 3007 /* If this is a delayed branch, we may not put the bra in the
252b5132
RH
3008 slot. So we change it to a non-delayed branch, like that:
3009 b! cond slot_label; bra disp; slot_label: slot_insn
3010 ??? We should try if swapping the conditional branch and
3011 its delay-slot insn already makes the branch reach. */
3012
3013 /* Build a relocation to six / four bytes farther on. */
3014 subseg_change (seg, 0);
3015 fix_new (fragP, fragP->fr_fix, 2,
3016#ifdef BFD_ASSEMBLER
3017 section_symbol (seg),
3018#else
3019 seg_info (seg)->dot,
3020#endif
3021 fragP->fr_address + fragP->fr_fix + (delay ? 4 : 6),
3022 1, BFD_RELOC_SH_PCDISP8BY2);
3023
3024 /* Set up a jump instruction. */
3025 buffer[highbyte + 2] = 0xa0;
3026 buffer[lowbyte + 2] = 0;
3027 fix_new (fragP, fragP->fr_fix + 2, 2, fragP->fr_symbol,
3028 fragP->fr_offset, 1, BFD_RELOC_SH_PCDISP12BY2);
3029
3030 if (delay)
3031 {
3032 buffer[highbyte] &= ~0x4; /* Removes delay slot from branch. */
3033 fragP->fr_fix += 4;
3034 }
3035 else
3036 {
3037 /* Fill in a NOP instruction. */
3038 buffer[highbyte + 4] = 0x0;
3039 buffer[lowbyte + 4] = 0x9;
3040
3041 fragP->fr_fix += 6;
3042 }
3043 fragP->fr_var = 0;
3044 donerelax = 1;
3045 }
3046 break;
3047
3048 case C (COND_JUMP, COND32):
3049 case C (COND_JUMP_DELAY, COND32):
3050 case C (COND_JUMP, UNDEF_WORD_DISP):
3051 case C (COND_JUMP_DELAY, UNDEF_WORD_DISP):
3052 if (fragP->fr_symbol == NULL)
99b222b4
HPN
3053 as_bad_where (fragP->fr_file, fragP->fr_line,
3054 _("displacement overflows 8-bit field"));
252b5132 3055 else if (S_IS_DEFINED (fragP->fr_symbol))
99b222b4
HPN
3056 as_bad_where (fragP->fr_file, fragP->fr_line,
3057 _("displacement to defined symbol %s overflows 8-bit field"),
3058 S_GET_NAME (fragP->fr_symbol));
252b5132 3059 else
99b222b4
HPN
3060 as_bad_where (fragP->fr_file, fragP->fr_line,
3061 _("displacement to undefined symbol %s overflows 8-bit field "),
3062 S_GET_NAME (fragP->fr_symbol));
3063 /* Stabilize this frag, so we don't trip an assert. */
3064 fragP->fr_fix += fragP->fr_var;
3065 fragP->fr_var = 0;
252b5132
RH
3066 break;
3067
3068 default:
324bfcf3
AO
3069#ifdef HAVE_SH64
3070 shmedia_md_convert_frag (headers, seg, fragP, true);
3071#else
252b5132 3072 abort ();
324bfcf3 3073#endif
252b5132
RH
3074 }
3075
3076 if (donerelax && !sh_relax)
3077 as_warn_where (fragP->fr_file, fragP->fr_line,
3078 _("overflow in branch to %s; converted into longer instruction sequence"),
3079 (fragP->fr_symbol != NULL
3080 ? S_GET_NAME (fragP->fr_symbol)
3081 : ""));
3082}
3083
3084valueT
c0fecd35 3085md_section_align (seg, size)
dda5ecfc 3086 segT seg ATTRIBUTE_UNUSED;
c0fecd35 3087 valueT size;
252b5132
RH
3088{
3089#ifdef BFD_ASSEMBLER
3090#ifdef OBJ_ELF
3091 return size;
3092#else /* ! OBJ_ELF */
3093 return ((size + (1 << bfd_get_section_alignment (stdoutput, seg)) - 1)
3094 & (-1 << bfd_get_section_alignment (stdoutput, seg)));
3095#endif /* ! OBJ_ELF */
3096#else /* ! BFD_ASSEMBLER */
3097 return ((size + (1 << section_alignment[(int) seg]) - 1)
3098 & (-1 << section_alignment[(int) seg]));
3099#endif /* ! BFD_ASSEMBLER */
3100}
3101
3102/* This static variable is set by s_uacons to tell sh_cons_align that
3103 the expession does not need to be aligned. */
3104
3105static int sh_no_align_cons = 0;
3106
3107/* This handles the unaligned space allocation pseudo-ops, such as
3108 .uaword. .uaword is just like .word, but the value does not need
3109 to be aligned. */
3110
3111static void
3112s_uacons (bytes)
3113 int bytes;
3114{
3115 /* Tell sh_cons_align not to align this value. */
3116 sh_no_align_cons = 1;
3117 cons (bytes);
3118}
3119
3120/* If a .word, et. al., pseud-op is seen, warn if the value is not
3121 aligned correctly. Note that this can cause warnings to be issued
3122 when assembling initialized structured which were declared with the
3123 packed attribute. FIXME: Perhaps we should require an option to
3124 enable this warning? */
3125
3126void
3127sh_cons_align (nbytes)
3128 int nbytes;
3129{
3130 int nalign;
3131 char *p;
3132
3133 if (sh_no_align_cons)
3134 {
3135 /* This is an unaligned pseudo-op. */
3136 sh_no_align_cons = 0;
3137 return;
3138 }
3139
3140 nalign = 0;
3141 while ((nbytes & 1) == 0)
3142 {
3143 ++nalign;
3144 nbytes >>= 1;
3145 }
3146
3147 if (nalign == 0)
3148 return;
3149
3150 if (now_seg == absolute_section)
3151 {
3152 if ((abs_section_offset & ((1 << nalign) - 1)) != 0)
3153 as_warn (_("misaligned data"));
3154 return;
3155 }
3156
0a9ef439 3157 p = frag_var (rs_align_test, 1, 1, (relax_substateT) 0,
252b5132
RH
3158 (symbolS *) NULL, (offsetT) nalign, (char *) NULL);
3159
3160 record_alignment (now_seg, nalign);
3161}
3162
3163/* When relaxing, we need to output a reloc for any .align directive
3164 that requests alignment to a four byte boundary or larger. This is
3165 also where we check for misaligned data. */
3166
3167void
3168sh_handle_align (frag)
3169 fragS *frag;
3170{
0a9ef439
RH
3171 int bytes = frag->fr_next->fr_address - frag->fr_address - frag->fr_fix;
3172
3173 if (frag->fr_type == rs_align_code)
3174 {
3175 static const unsigned char big_nop_pattern[] = { 0x00, 0x09 };
3176 static const unsigned char little_nop_pattern[] = { 0x09, 0x00 };
3177
3178 char *p = frag->fr_literal + frag->fr_fix;
3179
3180 if (bytes & 1)
3181 {
3182 *p++ = 0;
3183 bytes--;
3184 frag->fr_fix += 1;
3185 }
3186
3187 if (target_big_endian)
3188 {
3189 memcpy (p, big_nop_pattern, sizeof big_nop_pattern);
3190 frag->fr_var = sizeof big_nop_pattern;
3191 }
3192 else
3193 {
3194 memcpy (p, little_nop_pattern, sizeof little_nop_pattern);
3195 frag->fr_var = sizeof little_nop_pattern;
3196 }
3197 }
3198 else if (frag->fr_type == rs_align_test)
3199 {
3200 if (bytes != 0)
3201 as_warn_where (frag->fr_file, frag->fr_line, _("misaligned data"));
3202 }
3203
252b5132 3204 if (sh_relax
0a9ef439
RH
3205 && (frag->fr_type == rs_align
3206 || frag->fr_type == rs_align_code)
252b5132
RH
3207 && frag->fr_address + frag->fr_fix > 0
3208 && frag->fr_offset > 1
3209 && now_seg != bss_section)
3210 fix_new (frag, frag->fr_fix, 2, &abs_symbol, frag->fr_offset, 0,
3211 BFD_RELOC_SH_ALIGN);
252b5132
RH
3212}
3213
252b5132
RH
3214/* See whether we need to force a relocation into the output file.
3215 This is used to force out switch and PC relative relocations when
3216 relaxing. */
3217
3218int
3219sh_force_relocation (fix)
3220 fixS *fix;
3221{
8ba4dac0
DJ
3222 /* These relocations can't make it into a DSO, so no use forcing
3223 them for global symbols. */
3224 if (! sh_relax
3225 && (fix->fx_r_type == BFD_RELOC_SH_PCDISP8BY2
3226 || fix->fx_r_type == BFD_RELOC_SH_PCDISP12BY2
3227 || fix->fx_r_type == BFD_RELOC_SH_PCRELIMM8BY2
3228 || fix->fx_r_type == BFD_RELOC_SH_PCRELIMM8BY4
3229 || fix->fx_r_type == BFD_RELOC_8_PCREL
3230 || fix->fx_r_type == BFD_RELOC_SH_SWITCH16
3231 || fix->fx_r_type == BFD_RELOC_SH_SWITCH32))
3232 return 0;
3233
252b5132 3234 if (fix->fx_r_type == BFD_RELOC_VTABLE_INHERIT
015551fc
JR
3235 || fix->fx_r_type == BFD_RELOC_VTABLE_ENTRY
3236 || fix->fx_r_type == BFD_RELOC_SH_LOOP_START
a161fe53
AM
3237 || fix->fx_r_type == BFD_RELOC_SH_LOOP_END
3238 || S_FORCE_RELOC (fix->fx_addsy))
252b5132
RH
3239 return 1;
3240
3241 if (! sh_relax)
3242 return 0;
3243
3244 return (fix->fx_pcrel
3245 || SWITCH_TABLE (fix)
3246 || fix->fx_r_type == BFD_RELOC_SH_COUNT
3247 || fix->fx_r_type == BFD_RELOC_SH_ALIGN
3248 || fix->fx_r_type == BFD_RELOC_SH_CODE
3249 || fix->fx_r_type == BFD_RELOC_SH_DATA
324bfcf3
AO
3250#ifdef HAVE_SH64
3251 || fix->fx_r_type == BFD_RELOC_SH_SHMEDIA_CODE
3252#endif
252b5132
RH
3253 || fix->fx_r_type == BFD_RELOC_SH_LABEL);
3254}
3255
3256#ifdef OBJ_ELF
3257boolean
3258sh_fix_adjustable (fixP)
3259 fixS *fixP;
3260{
a161fe53
AM
3261 if (fixP->fx_r_type == BFD_RELOC_32_PLT_PCREL
3262 || fixP->fx_r_type == BFD_RELOC_32_GOT_PCREL
3263 || fixP->fx_r_type == BFD_RELOC_SH_GOTPC
a1cc9221
AO
3264 || fixP->fx_r_type == BFD_RELOC_RVA)
3265 return 0;
3266
252b5132
RH
3267 /* We need the symbol name for the VTABLE entries */
3268 if (fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
3269 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
3270 return 0;
3271
3272 return 1;
3273}
d4845d57 3274
6b31947e
NC
3275void
3276sh_elf_final_processing ()
d4845d57
JR
3277{
3278 int val;
3279
3280 /* Set file-specific flags to indicate if this code needs
3281 a processor with the sh-dsp / sh3e ISA to execute. */
324bfcf3
AO
3282#ifdef HAVE_SH64
3283 /* SH5 and above don't know about the valid_arch arch_sh* bits defined
3284 in sh-opc.h, so check SH64 mode before checking valid_arch. */
3285 if (sh64_isa_mode != sh64_isa_unspecified)
3286 val = EF_SH5;
3287 else
3288#endif /* HAVE_SH64 */
d4845d57
JR
3289 if (valid_arch & arch_sh1)
3290 val = EF_SH1;
3291 else if (valid_arch & arch_sh2)
3292 val = EF_SH2;
3293 else if (valid_arch & arch_sh_dsp)
3294 val = EF_SH_DSP;
3295 else if (valid_arch & arch_sh3)
3296 val = EF_SH3;
3297 else if (valid_arch & arch_sh3_dsp)
3298 val = EF_SH_DSP;
3299 else if (valid_arch & arch_sh3e)
3300 val = EF_SH3E;
3301 else if (valid_arch & arch_sh4)
3302 val = EF_SH4;
3303 else
3304 abort ();
3305
3306 elf_elfheader (stdoutput)->e_flags &= ~EF_SH_MACH_MASK;
3307 elf_elfheader (stdoutput)->e_flags |= val;
3308}
252b5132
RH
3309#endif
3310
3311/* Apply a fixup to the object file. */
3312
252b5132 3313void
94f592af
NC
3314md_apply_fix3 (fixP, valP, seg)
3315 fixS * fixP;
3316 valueT * valP;
3317 segT seg ATTRIBUTE_UNUSED;
252b5132
RH
3318{
3319 char *buf = fixP->fx_where + fixP->fx_frag->fr_literal;
3320 int lowbyte = target_big_endian ? 1 : 0;
3321 int highbyte = target_big_endian ? 0 : 1;
2ed5f585 3322 long val = (long) *valP;
252b5132
RH
3323 long max, min;
3324 int shift;
3325
3326#ifdef BFD_ASSEMBLER
a1cc9221
AO
3327 /* A difference between two symbols, the second of which is in the
3328 current section, is transformed in a PC-relative relocation to
3329 the other symbol. We have to adjust the relocation type here. */
3330 if (fixP->fx_pcrel)
3331 {
3332 switch (fixP->fx_r_type)
3333 {
3334 default:
3335 break;
3336
3337 case BFD_RELOC_32:
3338 fixP->fx_r_type = BFD_RELOC_32_PCREL;
3339 break;
3340
3341 /* Currently, we only support 32-bit PCREL relocations.
3342 We'd need a new reloc type to handle 16_PCREL, and
3343 8_PCREL is already taken for R_SH_SWITCH8, which
3344 apparently does something completely different than what
3345 we need. FIXME. */
3346 case BFD_RELOC_16:
3347 bfd_set_error (bfd_error_bad_value);
94f592af 3348 return;
81d4177b 3349
a1cc9221
AO
3350 case BFD_RELOC_8:
3351 bfd_set_error (bfd_error_bad_value);
94f592af 3352 return;
a1cc9221
AO
3353 }
3354 }
3355
6b31947e
NC
3356 /* The function adjust_reloc_syms won't convert a reloc against a weak
3357 symbol into a reloc against a section, but bfd_install_relocation
3358 will screw up if the symbol is defined, so we have to adjust val here
1308f14c
HPN
3359 to avoid the screw up later.
3360
3361 For ordinary relocs, this does not happen for ELF, since for ELF,
3362 bfd_install_relocation uses the "special function" field of the
3363 howto, and does not execute the code that needs to be undone, as long
3364 as the special function does not return bfd_reloc_continue.
3365 It can happen for GOT- and PLT-type relocs the way they are
3366 described in elf32-sh.c as they use bfd_elf_generic_reloc, but it
3367 doesn't matter here since those relocs don't use VAL; see below. */
3368 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
3369 && fixP->fx_addsy != NULL
252b5132
RH
3370 && S_IS_WEAK (fixP->fx_addsy))
3371 val -= S_GET_VALUE (fixP->fx_addsy);
3372#endif
3373
3374#ifndef BFD_ASSEMBLER
3375 if (fixP->fx_r_type == 0)
3376 {
3377 if (fixP->fx_size == 2)
3378 fixP->fx_r_type = BFD_RELOC_16;
3379 else if (fixP->fx_size == 4)
3380 fixP->fx_r_type = BFD_RELOC_32;
3381 else if (fixP->fx_size == 1)
3382 fixP->fx_r_type = BFD_RELOC_8;
3383 else
3384 abort ();
3385 }
3386#endif
3387
3388 max = min = 0;
3389 shift = 0;
3390 switch (fixP->fx_r_type)
3391 {
3392 case BFD_RELOC_SH_IMM4:
3393 max = 0xf;
3394 *buf = (*buf & 0xf0) | (val & 0xf);
3395 break;
3396
3397 case BFD_RELOC_SH_IMM4BY2:
3398 max = 0xf;
3399 shift = 1;
3400 *buf = (*buf & 0xf0) | ((val >> 1) & 0xf);
3401 break;
3402
3403 case BFD_RELOC_SH_IMM4BY4:
3404 max = 0xf;
3405 shift = 2;
3406 *buf = (*buf & 0xf0) | ((val >> 2) & 0xf);
3407 break;
3408
3409 case BFD_RELOC_SH_IMM8BY2:
3410 max = 0xff;
3411 shift = 1;
3412 *buf = val >> 1;
3413 break;
3414
3415 case BFD_RELOC_SH_IMM8BY4:
3416 max = 0xff;
3417 shift = 2;
3418 *buf = val >> 2;
3419 break;
3420
3421 case BFD_RELOC_8:
3422 case BFD_RELOC_SH_IMM8:
3423 /* Sometimes the 8 bit value is sign extended (e.g., add) and
3424 sometimes it is not (e.g., and). We permit any 8 bit value.
3425 Note that adding further restrictions may invalidate
3426 reasonable looking assembly code, such as ``and -0x1,r0''. */
3427 max = 0xff;
c4aa876b 3428 min = -0xff;
252b5132
RH
3429 *buf++ = val;
3430 break;
3431
3432 case BFD_RELOC_SH_PCRELIMM8BY4:
3433 /* The lower two bits of the PC are cleared before the
3434 displacement is added in. We can assume that the destination
3435 is on a 4 byte bounday. If this instruction is also on a 4
3436 byte boundary, then we want
3437 (target - here) / 4
3438 and target - here is a multiple of 4.
3439 Otherwise, we are on a 2 byte boundary, and we want
3440 (target - (here - 2)) / 4
3441 and target - here is not a multiple of 4. Computing
3442 (target - (here - 2)) / 4 == (target - here + 2) / 4
3443 works for both cases, since in the first case the addition of
3444 2 will be removed by the division. target - here is in the
3445 variable val. */
3446 val = (val + 2) / 4;
3447 if (val & ~0xff)
3448 as_bad_where (fixP->fx_file, fixP->fx_line, _("pcrel too far"));
3449 buf[lowbyte] = val;
3450 break;
3451
3452 case BFD_RELOC_SH_PCRELIMM8BY2:
3453 val /= 2;
3454 if (val & ~0xff)
3455 as_bad_where (fixP->fx_file, fixP->fx_line, _("pcrel too far"));
3456 buf[lowbyte] = val;
3457 break;
3458
3459 case BFD_RELOC_SH_PCDISP8BY2:
3460 val /= 2;
3461 if (val < -0x80 || val > 0x7f)
3462 as_bad_where (fixP->fx_file, fixP->fx_line, _("pcrel too far"));
3463 buf[lowbyte] = val;
3464 break;
3465
3466 case BFD_RELOC_SH_PCDISP12BY2:
3467 val /= 2;
8637c045 3468 if (val < -0x800 || val > 0x7ff)
252b5132
RH
3469 as_bad_where (fixP->fx_file, fixP->fx_line, _("pcrel too far"));
3470 buf[lowbyte] = val & 0xff;
3471 buf[highbyte] |= (val >> 8) & 0xf;
3472 break;
3473
3474 case BFD_RELOC_32:
a1cc9221 3475 case BFD_RELOC_32_PCREL:
1db77c8e 3476 md_number_to_chars (buf, val, 4);
252b5132
RH
3477 break;
3478
3479 case BFD_RELOC_16:
1db77c8e 3480 md_number_to_chars (buf, val, 2);
252b5132
RH
3481 break;
3482
3483 case BFD_RELOC_SH_USES:
3484 /* Pass the value into sh_coff_reloc_mangle. */
3485 fixP->fx_addnumber = val;
3486 break;
3487
3488 case BFD_RELOC_SH_COUNT:
3489 case BFD_RELOC_SH_ALIGN:
3490 case BFD_RELOC_SH_CODE:
3491 case BFD_RELOC_SH_DATA:
3492 case BFD_RELOC_SH_LABEL:
3493 /* Nothing to do here. */
3494 break;
3495
015551fc
JR
3496 case BFD_RELOC_SH_LOOP_START:
3497 case BFD_RELOC_SH_LOOP_END:
3498
252b5132
RH
3499 case BFD_RELOC_VTABLE_INHERIT:
3500 case BFD_RELOC_VTABLE_ENTRY:
3501 fixP->fx_done = 0;
3502 return;
3503
a1cc9221
AO
3504#ifdef OBJ_ELF
3505 case BFD_RELOC_32_PLT_PCREL:
3506 /* Make the jump instruction point to the address of the operand. At
81d4177b 3507 runtime we merely add the offset to the actual PLT entry. */
94f592af 3508 * valP = 0xfffffffc;
a161fe53 3509 val = 0;
ac3f04d7
AO
3510 if (fixP->fx_subsy)
3511 val -= S_GET_VALUE (fixP->fx_subsy);
a161fe53 3512 fixP->fx_addnumber = val;
538cd60f 3513 md_number_to_chars (buf, val, 4);
a1cc9221
AO
3514 break;
3515
3516 case BFD_RELOC_SH_GOTPC:
3517 /* This is tough to explain. We end up with this one if we have
3518 operands that look like "_GLOBAL_OFFSET_TABLE_+[.-.L284]".
3519 The goal here is to obtain the absolute address of the GOT,
3520 and it is strongly preferable from a performance point of
3521 view to avoid using a runtime relocation for this. There are
3522 cases where you have something like:
81d4177b 3523
a1cc9221 3524 .long _GLOBAL_OFFSET_TABLE_+[.-.L66]
81d4177b 3525
a1cc9221
AO
3526 and here no correction would be required. Internally in the
3527 assembler we treat operands of this form as not being pcrel
3528 since the '.' is explicitly mentioned, and I wonder whether
3529 it would simplify matters to do it this way. Who knows. In
3530 earlier versions of the PIC patches, the pcrel_adjust field
3531 was used to store the correction, but since the expression is
3532 not pcrel, I felt it would be confusing to do it this way. */
94f592af 3533 * valP -= 1;
a1cc9221
AO
3534 md_number_to_chars (buf, val, 4);
3535 break;
3536
3537 case BFD_RELOC_32_GOT_PCREL:
324bfcf3 3538 case BFD_RELOC_SH_GOTPLT32:
94f592af 3539 * valP = 0; /* Fully resolved at runtime. No addend. */
a1cc9221
AO
3540 md_number_to_chars (buf, 0, 4);
3541 break;
3542
3543 case BFD_RELOC_32_GOTOFF:
538cd60f 3544 md_number_to_chars (buf, val, 4);
a1cc9221
AO
3545 break;
3546#endif
3547
252b5132 3548 default:
324bfcf3
AO
3549#ifdef HAVE_SH64
3550 shmedia_md_apply_fix3 (fixP, valP);
3551 return;
3552#else
252b5132 3553 abort ();
324bfcf3 3554#endif
252b5132
RH
3555 }
3556
3557 if (shift != 0)
3558 {
3559 if ((val & ((1 << shift) - 1)) != 0)
3560 as_bad_where (fixP->fx_file, fixP->fx_line, _("misaligned offset"));
3561 if (val >= 0)
3562 val >>= shift;
3563 else
3564 val = ((val >> shift)
3565 | ((long) -1 & ~ ((long) -1 >> shift)));
3566 }
3567 if (max != 0 && (val < min || val > max))
3568 as_bad_where (fixP->fx_file, fixP->fx_line, _("offset out of range"));
3569
94f592af
NC
3570 if (fixP->fx_addsy == NULL && fixP->fx_pcrel == 0)
3571 fixP->fx_done = 1;
252b5132
RH
3572}
3573
3574/* Called just before address relaxation. Return the length
3575 by which a fragment must grow to reach it's destination. */
3576
3577int
3578md_estimate_size_before_relax (fragP, segment_type)
3579 register fragS *fragP;
3580 register segT segment_type;
3581{
e66457fb
AM
3582 int what;
3583
252b5132
RH
3584 switch (fragP->fr_subtype)
3585 {
93c2a809 3586 default:
324bfcf3
AO
3587#ifdef HAVE_SH64
3588 return shmedia_md_estimate_size_before_relax (fragP, segment_type);
3589#else
93c2a809 3590 abort ();
324bfcf3
AO
3591#endif
3592
93c2a809 3593
252b5132 3594 case C (UNCOND_JUMP, UNDEF_DISP):
6b31947e 3595 /* Used to be a branch to somewhere which was unknown. */
252b5132
RH
3596 if (!fragP->fr_symbol)
3597 {
3598 fragP->fr_subtype = C (UNCOND_JUMP, UNCOND12);
252b5132
RH
3599 }
3600 else if (S_GET_SEGMENT (fragP->fr_symbol) == segment_type)
3601 {
3602 fragP->fr_subtype = C (UNCOND_JUMP, UNCOND12);
252b5132
RH
3603 }
3604 else
3605 {
3606 fragP->fr_subtype = C (UNCOND_JUMP, UNDEF_WORD_DISP);
252b5132
RH
3607 }
3608 break;
3609
252b5132
RH
3610 case C (COND_JUMP, UNDEF_DISP):
3611 case C (COND_JUMP_DELAY, UNDEF_DISP):
e66457fb 3612 what = GET_WHAT (fragP->fr_subtype);
6b31947e 3613 /* Used to be a branch to somewhere which was unknown. */
252b5132
RH
3614 if (fragP->fr_symbol
3615 && S_GET_SEGMENT (fragP->fr_symbol) == segment_type)
3616 {
252b5132 3617 /* Got a symbol and it's defined in this segment, become byte
6b31947e 3618 sized - maybe it will fix up. */
252b5132 3619 fragP->fr_subtype = C (what, COND8);
252b5132
RH
3620 }
3621 else if (fragP->fr_symbol)
3622 {
6b31947e 3623 /* Its got a segment, but its not ours, so it will always be long. */
252b5132 3624 fragP->fr_subtype = C (what, UNDEF_WORD_DISP);
252b5132
RH
3625 }
3626 else
3627 {
6b31947e 3628 /* We know the abs value. */
252b5132 3629 fragP->fr_subtype = C (what, COND8);
252b5132 3630 }
93c2a809 3631 break;
252b5132 3632
93c2a809 3633 case C (UNCOND_JUMP, UNCOND12):
e66457fb 3634 case C (UNCOND_JUMP, UNCOND32):
93c2a809
AM
3635 case C (UNCOND_JUMP, UNDEF_WORD_DISP):
3636 case C (COND_JUMP, COND8):
e66457fb
AM
3637 case C (COND_JUMP, COND12):
3638 case C (COND_JUMP, COND32):
93c2a809
AM
3639 case C (COND_JUMP, UNDEF_WORD_DISP):
3640 case C (COND_JUMP_DELAY, COND8):
e66457fb
AM
3641 case C (COND_JUMP_DELAY, COND12):
3642 case C (COND_JUMP_DELAY, COND32):
93c2a809
AM
3643 case C (COND_JUMP_DELAY, UNDEF_WORD_DISP):
3644 /* When relaxing a section for the second time, we don't need to
e66457fb 3645 do anything besides return the current size. */
252b5132
RH
3646 break;
3647 }
e66457fb
AM
3648
3649 fragP->fr_var = md_relax_table[fragP->fr_subtype].rlx_length;
252b5132
RH
3650 return fragP->fr_var;
3651}
3652
6b31947e 3653/* Put number into target byte order. */
252b5132
RH
3654
3655void
3656md_number_to_chars (ptr, use, nbytes)
3657 char *ptr;
3658 valueT use;
3659 int nbytes;
3660{
324bfcf3
AO
3661#ifdef HAVE_SH64
3662 /* We might need to set the contents type to data. */
3663 sh64_flag_output ();
3664#endif
3665
252b5132
RH
3666 if (! target_big_endian)
3667 number_to_chars_littleendian (ptr, use, nbytes);
3668 else
3669 number_to_chars_bigendian (ptr, use, nbytes);
3670}
3671
cce5a618
NC
3672/* This version is used in obj-coff.c when not using BFD_ASSEMBLER.
3673 eg for the sh-hms target. */
3674
3675long
3676md_pcrel_from (fixP)
3677 fixS *fixP;
3678{
3679 return fixP->fx_size + fixP->fx_where + fixP->fx_frag->fr_address + 2;
3680}
3681
252b5132 3682long
ef17112f 3683md_pcrel_from_section (fixP, sec)
252b5132 3684 fixS *fixP;
ef17112f 3685 segT sec;
252b5132 3686{
ef17112f
HPN
3687 if (fixP->fx_addsy != (symbolS *) NULL
3688 && (! S_IS_DEFINED (fixP->fx_addsy)
3689 || S_IS_EXTERN (fixP->fx_addsy)
3690 || S_IS_WEAK (fixP->fx_addsy)
3691 || S_GET_SEGMENT (fixP->fx_addsy) != sec))
3692 {
3693 /* The symbol is undefined (or is defined but not in this section,
3694 or we're not sure about it being the final definition). Let the
3695 linker figure it out. We need to adjust the subtraction of a
3696 symbol to the position of the relocated data, though. */
3697 return fixP->fx_subsy ? fixP->fx_where + fixP->fx_frag->fr_address : 0;
3698 }
3699
cce5a618 3700 return md_pcrel_from (fixP);
252b5132
RH
3701}
3702
3703#ifdef OBJ_COFF
3704
3705int
3706tc_coff_sizemachdep (frag)
3707 fragS *frag;
3708{
3709 return md_relax_table[frag->fr_subtype].rlx_length;
3710}
3711
3712#endif /* OBJ_COFF */
3713
252b5132
RH
3714#ifndef BFD_ASSEMBLER
3715#ifdef OBJ_COFF
3716
3717/* Map BFD relocs to SH COFF relocs. */
3718
3719struct reloc_map
3720{
3721 bfd_reloc_code_real_type bfd_reloc;
3722 int sh_reloc;
3723};
3724
3725static const struct reloc_map coff_reloc_map[] =
3726{
3727 { BFD_RELOC_32, R_SH_IMM32 },
3728 { BFD_RELOC_16, R_SH_IMM16 },
3729 { BFD_RELOC_8, R_SH_IMM8 },
3730 { BFD_RELOC_SH_PCDISP8BY2, R_SH_PCDISP8BY2 },
3731 { BFD_RELOC_SH_PCDISP12BY2, R_SH_PCDISP },
3732 { BFD_RELOC_SH_IMM4, R_SH_IMM4 },
3733 { BFD_RELOC_SH_IMM4BY2, R_SH_IMM4BY2 },
3734 { BFD_RELOC_SH_IMM4BY4, R_SH_IMM4BY4 },
3735 { BFD_RELOC_SH_IMM8, R_SH_IMM8 },
3736 { BFD_RELOC_SH_IMM8BY2, R_SH_IMM8BY2 },
3737 { BFD_RELOC_SH_IMM8BY4, R_SH_IMM8BY4 },
3738 { BFD_RELOC_SH_PCRELIMM8BY2, R_SH_PCRELIMM8BY2 },
3739 { BFD_RELOC_SH_PCRELIMM8BY4, R_SH_PCRELIMM8BY4 },
3740 { BFD_RELOC_8_PCREL, R_SH_SWITCH8 },
3741 { BFD_RELOC_SH_SWITCH16, R_SH_SWITCH16 },
3742 { BFD_RELOC_SH_SWITCH32, R_SH_SWITCH32 },
3743 { BFD_RELOC_SH_USES, R_SH_USES },
3744 { BFD_RELOC_SH_COUNT, R_SH_COUNT },
3745 { BFD_RELOC_SH_ALIGN, R_SH_ALIGN },
3746 { BFD_RELOC_SH_CODE, R_SH_CODE },
3747 { BFD_RELOC_SH_DATA, R_SH_DATA },
3748 { BFD_RELOC_SH_LABEL, R_SH_LABEL },
3749 { BFD_RELOC_UNUSED, 0 }
3750};
3751
3752/* Adjust a reloc for the SH. This is similar to the generic code,
3753 but does some minor tweaking. */
3754
3755void
3756sh_coff_reloc_mangle (seg, fix, intr, paddr)
3757 segment_info_type *seg;
3758 fixS *fix;
3759 struct internal_reloc *intr;
3760 unsigned int paddr;
3761{
3762 symbolS *symbol_ptr = fix->fx_addsy;
3763 symbolS *dot;
3764
3765 intr->r_vaddr = paddr + fix->fx_frag->fr_address + fix->fx_where;
3766
3767 if (! SWITCH_TABLE (fix))
3768 {
3769 const struct reloc_map *rm;
3770
3771 for (rm = coff_reloc_map; rm->bfd_reloc != BFD_RELOC_UNUSED; rm++)
3772 if (rm->bfd_reloc == (bfd_reloc_code_real_type) fix->fx_r_type)
3773 break;
3774 if (rm->bfd_reloc == BFD_RELOC_UNUSED)
3775 as_bad_where (fix->fx_file, fix->fx_line,
3776 _("Can not represent %s relocation in this object file format"),
3777 bfd_get_reloc_code_name (fix->fx_r_type));
3778 intr->r_type = rm->sh_reloc;
3779 intr->r_offset = 0;
3780 }
3781 else
3782 {
3783 know (sh_relax);
3784
3785 if (fix->fx_r_type == BFD_RELOC_16)
3786 intr->r_type = R_SH_SWITCH16;
3787 else if (fix->fx_r_type == BFD_RELOC_8)
3788 intr->r_type = R_SH_SWITCH8;
3789 else if (fix->fx_r_type == BFD_RELOC_32)
3790 intr->r_type = R_SH_SWITCH32;
3791 else
3792 abort ();
3793
3794 /* For a switch reloc, we set r_offset to the difference between
3795 the reloc address and the subtrahend. When the linker is
3796 doing relaxing, it can use the determine the starting and
3797 ending points of the switch difference expression. */
3798 intr->r_offset = intr->r_vaddr - S_GET_VALUE (fix->fx_subsy);
3799 }
3800
3801 /* PC relative relocs are always against the current section. */
3802 if (symbol_ptr == NULL)
3803 {
3804 switch (fix->fx_r_type)
3805 {
3806 case BFD_RELOC_SH_PCRELIMM8BY2:
3807 case BFD_RELOC_SH_PCRELIMM8BY4:
3808 case BFD_RELOC_SH_PCDISP8BY2:
3809 case BFD_RELOC_SH_PCDISP12BY2:
3810 case BFD_RELOC_SH_USES:
3811 symbol_ptr = seg->dot;
3812 break;
3813 default:
3814 break;
3815 }
3816 }
3817
3818 if (fix->fx_r_type == BFD_RELOC_SH_USES)
3819 {
3820 /* We can't store the offset in the object file, since this
3821 reloc does not take up any space, so we store it in r_offset.
94f592af 3822 The fx_addnumber field was set in md_apply_fix3. */
252b5132
RH
3823 intr->r_offset = fix->fx_addnumber;
3824 }
3825 else if (fix->fx_r_type == BFD_RELOC_SH_COUNT)
3826 {
3827 /* We can't store the count in the object file, since this reloc
3828 does not take up any space, so we store it in r_offset. The
3829 fx_offset field was set when the fixup was created in
3830 sh_coff_frob_file. */
3831 intr->r_offset = fix->fx_offset;
3832 /* This reloc is always absolute. */
3833 symbol_ptr = NULL;
3834 }
3835 else if (fix->fx_r_type == BFD_RELOC_SH_ALIGN)
3836 {
3837 /* Store the alignment in the r_offset field. */
3838 intr->r_offset = fix->fx_offset;
3839 /* This reloc is always absolute. */
3840 symbol_ptr = NULL;
3841 }
3842 else if (fix->fx_r_type == BFD_RELOC_SH_CODE
3843 || fix->fx_r_type == BFD_RELOC_SH_DATA
3844 || fix->fx_r_type == BFD_RELOC_SH_LABEL)
3845 {
3846 /* These relocs are always absolute. */
3847 symbol_ptr = NULL;
3848 }
3849
3850 /* Turn the segment of the symbol into an offset. */
3851 if (symbol_ptr != NULL)
3852 {
3853 dot = segment_info[S_GET_SEGMENT (symbol_ptr)].dot;
3854 if (dot != NULL)
3855 intr->r_symndx = dot->sy_number;
3856 else
3857 intr->r_symndx = symbol_ptr->sy_number;
3858 }
3859 else
3860 intr->r_symndx = -1;
3861}
3862
3863#endif /* OBJ_COFF */
3864#endif /* ! BFD_ASSEMBLER */
3865
3866#ifdef BFD_ASSEMBLER
3867
3868/* Create a reloc. */
3869
3870arelent *
3871tc_gen_reloc (section, fixp)
43841e91 3872 asection *section ATTRIBUTE_UNUSED;
252b5132
RH
3873 fixS *fixp;
3874{
3875 arelent *rel;
3876 bfd_reloc_code_real_type r_type;
3877
3878 rel = (arelent *) xmalloc (sizeof (arelent));
49309057
ILT
3879 rel->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
3880 *rel->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
252b5132
RH
3881 rel->address = fixp->fx_frag->fr_address + fixp->fx_where;
3882
3883 r_type = fixp->fx_r_type;
3884
3885 if (SWITCH_TABLE (fixp))
3886 {
3887 rel->addend = rel->address - S_GET_VALUE (fixp->fx_subsy);
3888 if (r_type == BFD_RELOC_16)
3889 r_type = BFD_RELOC_SH_SWITCH16;
3890 else if (r_type == BFD_RELOC_8)
3891 r_type = BFD_RELOC_8_PCREL;
3892 else if (r_type == BFD_RELOC_32)
3893 r_type = BFD_RELOC_SH_SWITCH32;
3894 else
3895 abort ();
3896 }
3897 else if (r_type == BFD_RELOC_SH_USES)
3898 rel->addend = fixp->fx_addnumber;
3899 else if (r_type == BFD_RELOC_SH_COUNT)
3900 rel->addend = fixp->fx_offset;
3901 else if (r_type == BFD_RELOC_SH_ALIGN)
3902 rel->addend = fixp->fx_offset;
3903 else if (r_type == BFD_RELOC_VTABLE_INHERIT
3904 || r_type == BFD_RELOC_VTABLE_ENTRY)
3905 rel->addend = fixp->fx_offset;
015551fc
JR
3906 else if (r_type == BFD_RELOC_SH_LOOP_START
3907 || r_type == BFD_RELOC_SH_LOOP_END)
3908 rel->addend = fixp->fx_offset;
3909 else if (r_type == BFD_RELOC_SH_LABEL && fixp->fx_pcrel)
3910 {
3911 rel->addend = 0;
3912 rel->address = rel->addend = fixp->fx_offset;
3913 }
324bfcf3
AO
3914#ifdef HAVE_SH64
3915 else if (shmedia_init_reloc (rel, fixp))
3916 ;
3917#endif
252b5132
RH
3918 else if (fixp->fx_pcrel)
3919 rel->addend = fixp->fx_addnumber;
a1cc9221
AO
3920 else if (r_type == BFD_RELOC_32 || r_type == BFD_RELOC_32_GOTOFF)
3921 rel->addend = fixp->fx_addnumber;
252b5132
RH
3922 else
3923 rel->addend = 0;
3924
3925 rel->howto = bfd_reloc_type_lookup (stdoutput, r_type);
a161fe53 3926 if (rel->howto == NULL)
252b5132
RH
3927 {
3928 as_bad_where (fixp->fx_file, fixp->fx_line,
3929 _("Cannot represent relocation type %s"),
3930 bfd_get_reloc_code_name (r_type));
3931 /* Set howto to a garbage value so that we can keep going. */
3932 rel->howto = bfd_reloc_type_lookup (stdoutput, BFD_RELOC_32);
3933 assert (rel->howto != NULL);
3934 }
3935
3936 return rel;
3937}
3938
538cd60f
AO
3939#ifdef OBJ_ELF
3940inline static char *
3941sh_end_of_match (cont, what)
3942 char *cont, *what;
3943{
3944 int len = strlen (what);
3945
3946 if (strncasecmp (cont, what, strlen (what)) == 0
3947 && ! is_part_of_name (cont[len]))
3948 return cont + len;
3949
3950 return NULL;
5d6255fe 3951}
538cd60f
AO
3952
3953int
3954sh_parse_name (name, exprP, nextcharP)
3955 char const *name;
3956 expressionS *exprP;
3957 char *nextcharP;
3958{
3959 char *next = input_line_pointer;
3960 char *next_end;
3961 int reloc_type;
3962 segT segment;
3963
3964 exprP->X_op_symbol = NULL;
3965
3966 if (strcmp (name, GLOBAL_OFFSET_TABLE_NAME) == 0)
3967 {
3968 if (! GOT_symbol)
3969 GOT_symbol = symbol_find_or_make (name);
3970
3971 exprP->X_add_symbol = GOT_symbol;
3972 no_suffix:
3973 /* If we have an absolute symbol or a reg, then we know its
3974 value now. */
3975 segment = S_GET_SEGMENT (exprP->X_add_symbol);
3976 if (segment == absolute_section)
3977 {
3978 exprP->X_op = O_constant;
3979 exprP->X_add_number = S_GET_VALUE (exprP->X_add_symbol);
3980 exprP->X_add_symbol = NULL;
3981 }
3982 else if (segment == reg_section)
3983 {
3984 exprP->X_op = O_register;
3985 exprP->X_add_number = S_GET_VALUE (exprP->X_add_symbol);
3986 exprP->X_add_symbol = NULL;
3987 }
3988 else
3989 {
3990 exprP->X_op = O_symbol;
3991 exprP->X_add_number = 0;
3992 }
3993
3994 return 1;
3995 }
3996
3997 exprP->X_add_symbol = symbol_find_or_make (name);
5d6255fe 3998
538cd60f
AO
3999 if (*nextcharP != '@')
4000 goto no_suffix;
4001 else if ((next_end = sh_end_of_match (next + 1, "GOTOFF")))
4002 reloc_type = BFD_RELOC_32_GOTOFF;
324bfcf3
AO
4003 else if ((next_end = sh_end_of_match (next + 1, "GOTPLT")))
4004 reloc_type = BFD_RELOC_SH_GOTPLT32;
538cd60f
AO
4005 else if ((next_end = sh_end_of_match (next + 1, "GOT")))
4006 reloc_type = BFD_RELOC_32_GOT_PCREL;
4007 else if ((next_end = sh_end_of_match (next + 1, "PLT")))
4008 reloc_type = BFD_RELOC_32_PLT_PCREL;
4009 else
4010 goto no_suffix;
4011
4012 *input_line_pointer = *nextcharP;
4013 input_line_pointer = next_end;
4014 *nextcharP = *input_line_pointer;
4015 *input_line_pointer = '\0';
4016
4017 exprP->X_op = O_PIC_reloc;
4018 exprP->X_add_number = 0;
4019 exprP->X_md = reloc_type;
4020
4021 return 1;
4022}
4023#endif
252b5132 4024#endif /* BFD_ASSEMBLER */
This page took 0.354376 seconds and 4 git commands to generate.