ChangeLog rotatation and copyright year update
[deliverable/binutils-gdb.git] / gas / config / tc-sparc.c
CommitLineData
252b5132 1/* tc-sparc.c -- Assemble for the SPARC
b90efa5b 2 Copyright (C) 1989-2015 Free Software Foundation, Inc.
252b5132
RH
3 This file is part of GAS, the GNU Assembler.
4
5 GAS is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
ec2655a6 7 the Free Software Foundation; either version 3, or (at your option)
252b5132
RH
8 any later version.
9
10 GAS is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public
16 License along with GAS; see the file COPYING. If not, write
4b4da160
NC
17 to the Free Software Foundation, 51 Franklin Street - Fifth Floor,
18 Boston, MA 02110-1301, USA. */
252b5132 19
252b5132 20#include "as.h"
3882b010 21#include "safe-ctype.h"
252b5132
RH
22#include "subsegs.h"
23
24#include "opcode/sparc.h"
364b6d8b 25#include "dw2gencfi.h"
252b5132
RH
26
27#ifdef OBJ_ELF
28#include "elf/sparc.h"
732d96b6 29#include "dwarf2dbg.h"
252b5132
RH
30#endif
31
6c1b24e4
AO
32/* Some ancient Sun C compilers would not take such hex constants as
33 unsigned, and would end up sign-extending them to form an offsetT,
34 so use these constants instead. */
35#define U0xffffffff ((((unsigned long) 1 << 16) << 16) - 1)
36#define U0x80000000 ((((unsigned long) 1 << 16) << 15))
37
5a49b8ac
AM
38static int sparc_ip (char *, const struct sparc_opcode **);
39static int parse_keyword_arg (int (*) (const char *), char **, int *);
40static int parse_const_expr_arg (char **, int *);
41static int get_expression (char *);
252b5132
RH
42
43/* Default architecture. */
44/* ??? The default value should be V8, but sparclite support was added
45 by making it the default. GCC now passes -Asparclite, so maybe sometime in
46 the future we can set this to V8. */
47#ifndef DEFAULT_ARCH
48#define DEFAULT_ARCH "sparclite"
49#endif
50static char *default_arch = DEFAULT_ARCH;
51
52/* Non-zero if the initial values of `max_architecture' and `sparc_arch_size'
53 have been set. */
54static int default_init_p;
55
56/* Current architecture. We don't bump up unless necessary. */
57static enum sparc_opcode_arch_val current_architecture = SPARC_OPCODE_ARCH_V6;
58
59/* The maximum architecture level we can bump up to.
60 In a 32 bit environment, don't allow bumping up to v9 by default.
61 The native assembler works this way. The user is required to pass
62 an explicit argument before we'll create v9 object files. However, if
63 we don't see any v9 insns, a v8plus object file is not created. */
64static enum sparc_opcode_arch_val max_architecture;
65
66/* Either 32 or 64, selects file format. */
67static int sparc_arch_size;
68/* Initial (default) value, recorded separately in case a user option
69 changes the value before md_show_usage is called. */
70static int default_arch_size;
71
72#ifdef OBJ_ELF
73/* The currently selected v9 memory model. Currently only used for
74 ELF. */
75static enum { MM_TSO, MM_PSO, MM_RMO } sparc_memory_model = MM_RMO;
9e8c70f9
DM
76
77#ifndef TE_SOLARIS
78/* Bitmask of instruction types seen so far, used to populate the
79 GNU attributes section with hwcap information. */
3d68f91c 80static bfd_uint64_t hwcap_seen;
9e8c70f9 81#endif
252b5132
RH
82#endif
83
3d68f91c 84static bfd_uint64_t hwcap_allowed;
4bafe00e 85
252b5132
RH
86static int architecture_requested;
87static int warn_on_bump;
88
89/* If warn_on_bump and the needed architecture is higher than this
90 architecture, issue a warning. */
91static enum sparc_opcode_arch_val warn_after_architecture;
92
6d8809aa
RH
93/* Non-zero if as should generate error if an undeclared g[23] register
94 has been used in -64. */
95static int no_undeclared_regs;
96
6faf3d66
JJ
97/* Non-zero if we should try to relax jumps and calls. */
98static int sparc_relax;
99
252b5132
RH
100/* Non-zero if we are generating PIC code. */
101int sparc_pic_code;
102
103/* Non-zero if we should give an error when misaligned data is seen. */
104static int enforce_aligned_data;
105
106extern int target_big_endian;
107
108static int target_little_endian_data;
109
6d8809aa
RH
110/* Symbols for global registers on v9. */
111static symbolS *globals[8];
112
364b6d8b
JJ
113/* The dwarf2 data alignment, adjusted for 32 or 64 bit. */
114int sparc_cie_data_alignment;
115
252b5132
RH
116/* V9 and 86x have big and little endian data, but instructions are always big
117 endian. The sparclet has bi-endian support but both data and insns have
118 the same endianness. Global `target_big_endian' is used for data.
119 The following macro is used for instructions. */
120#ifndef INSN_BIG_ENDIAN
121#define INSN_BIG_ENDIAN (target_big_endian \
122 || default_arch_type == sparc86x \
123 || SPARC_OPCODE_ARCH_V9_P (max_architecture))
124#endif
125
e0c6ed95 126/* Handle of the OPCODE hash table. */
252b5132
RH
127static struct hash_control *op_hash;
128
5a49b8ac
AM
129static void s_data1 (void);
130static void s_seg (int);
131static void s_proc (int);
132static void s_reserve (int);
133static void s_common (int);
134static void s_empty (int);
135static void s_uacons (int);
136static void s_ncons (int);
a7982600 137#ifdef OBJ_ELF
5a49b8ac 138static void s_register (int);
a7982600 139#endif
252b5132
RH
140
141const pseudo_typeS md_pseudo_table[] =
142{
e0c6ed95 143 {"align", s_align_bytes, 0}, /* Defaulting is invalid (0). */
252b5132
RH
144 {"common", s_common, 0},
145 {"empty", s_empty, 0},
146 {"global", s_globl, 0},
147 {"half", cons, 2},
cf9a1301 148 {"nword", s_ncons, 0},
252b5132
RH
149 {"optim", s_ignore, 0},
150 {"proc", s_proc, 0},
151 {"reserve", s_reserve, 0},
152 {"seg", s_seg, 0},
153 {"skip", s_space, 0},
154 {"word", cons, 4},
155 {"xword", cons, 8},
156 {"uahalf", s_uacons, 2},
157 {"uaword", s_uacons, 4},
158 {"uaxword", s_uacons, 8},
159#ifdef OBJ_ELF
e0c6ed95 160 /* These are specific to sparc/svr4. */
252b5132
RH
161 {"2byte", s_uacons, 2},
162 {"4byte", s_uacons, 4},
163 {"8byte", s_uacons, 8},
6d8809aa 164 {"register", s_register, 0},
252b5132
RH
165#endif
166 {NULL, 0, 0},
167};
168
252b5132 169/* This array holds the chars that always start a comment. If the
e0c6ed95
AM
170 pre-processor is disabled, these aren't very useful. */
171const char comment_chars[] = "!"; /* JF removed '|' from
172 comment_chars. */
252b5132
RH
173
174/* This array holds the chars that only start a comment at the beginning of
175 a line. If the line seems to have the form '# 123 filename'
e0c6ed95 176 .line and .file directives will appear in the pre-processed output. */
252b5132
RH
177/* Note that input_file.c hand checks for '#' at the beginning of the
178 first line of the input file. This is because the compiler outputs
e0c6ed95 179 #NO_APP at the beginning of its output. */
252b5132 180/* Also note that comments started like this one will always
e0c6ed95 181 work if '/' isn't otherwise defined. */
252b5132
RH
182const char line_comment_chars[] = "#";
183
63a0b638 184const char line_separator_chars[] = ";";
252b5132 185
e0c6ed95
AM
186/* Chars that can be used to separate mant from exp in floating point
187 nums. */
252b5132
RH
188const char EXP_CHARS[] = "eE";
189
e0c6ed95
AM
190/* Chars that mean this number is a floating point constant.
191 As in 0f12.456
192 or 0d1.2345e12 */
252b5132
RH
193const char FLT_CHARS[] = "rRsSfFdDxXpP";
194
195/* Also be aware that MAXIMUM_NUMBER_OF_CHARS_FOR_FLOAT may have to be
196 changed in read.c. Ideally it shouldn't have to know about it at all,
197 but nothing is ideal around here. */
198
74b56d1f 199#define isoctal(c) ((unsigned) ((c) - '0') < 8)
252b5132
RH
200
201struct sparc_it
202 {
203 char *error;
204 unsigned long opcode;
205 struct nlist *nlistp;
206 expressionS exp;
cf9a1301 207 expressionS exp2;
252b5132
RH
208 int pcrel;
209 bfd_reloc_code_real_type reloc;
210 };
211
212struct sparc_it the_insn, set_insn;
213
5a49b8ac 214static void output_insn (const struct sparc_opcode *, struct sparc_it *);
252b5132
RH
215\f
216/* Table of arguments to -A.
217 The sparc_opcode_arch table in sparc-opc.c is insufficient and incorrect
218 for this use. That table is for opcodes only. This table is for opcodes
219 and file formats. */
220
d6787ef9 221enum sparc_arch_types {v6, v7, v8, leon, sparclet, sparclite, sparc86x, v8plus,
19f7b010 222 v8plusa, v9, v9a, v9b, v9_64};
252b5132 223
3d68f91c
JM
224/* Hardware capability sets, used to keep sparc_arch_table easy to
225 read. */
226#define HWS_V8 HWCAP_MUL32 | HWCAP_DIV32 | HWCAP_FSMULD
227#define HWS_V9 HWS_V8 | HWCAP_POPC
228#define HWS_VA HWS_V9 | HWCAP_VIS
229#define HWS_VB HWS_VA | HWCAP_VIS2
230#define HWS_VC HWS_VB | HWCAP_ASI_BLK_INIT
231#define HWS_VD HWS_VC | HWCAP_FMAF | HWCAP_VIS3 | HWCAP_HPC
232#define HWS_VE HWS_VD \
233 | HWCAP_AES | HWCAP_DES | HWCAP_KASUMI | HWCAP_CAMELLIA \
234 | HWCAP_MD5 | HWCAP_SHA1 | HWCAP_SHA256 |HWCAP_SHA512 | HWCAP_MPMUL \
235 | HWCAP_MONT | HWCAP_CRC32C | HWCAP_CBCOND | HWCAP_PAUSE
236#define HWS_VV HWS_VE | HWCAP_FJFMAU | HWCAP_IMA
237#define HWS_VM HWS_VV
238
239#define HWS2_VM \
240 HWCAP2_VIS3B | HWCAP2_ADP | HWCAP2_SPARC5 | HWCAP2_MWAIT \
241 | HWCAP2_XMPMUL | HWCAP2_XMONT
242
252b5132
RH
243static struct sparc_arch {
244 char *name;
245 char *opcode_arch;
246 enum sparc_arch_types arch_type;
247 /* Default word size, as specified during configuration.
248 A value of zero means can't be used to specify default architecture. */
249 int default_arch_size;
250 /* Allowable arg to -A? */
251 int user_option_p;
4bafe00e 252 int hwcap_allowed;
3d68f91c 253 int hwcap2_allowed;
252b5132 254} sparc_arch_table[] = {
3d68f91c
JM
255 { "v6", "v6", v6, 0, 1, 0, 0 },
256 { "v7", "v7", v7, 0, 1, 0, 0 },
257 { "v8", "v8", v8, 32, 1, HWS_V8, 0 },
258 { "v8a", "v8", v8, 32, 1, HWS_V8, 0 },
259 { "sparc", "v9", v9, 0, 1, HWCAP_V8PLUS|HWS_V9, 0 },
260 { "sparcvis", "v9a", v9, 0, 1, HWS_VA, 0 },
261 { "sparcvis2", "v9b", v9, 0, 1, HWS_VB, 0 },
262 { "sparcfmaf", "v9b", v9, 0, 1, HWS_VB|HWCAP_FMAF, 0 },
263 { "sparcima", "v9b", v9, 0, 1, HWS_VB|HWCAP_FMAF|HWCAP_IMA, 0 },
264 { "sparcvis3", "v9b", v9, 0, 1, HWS_VB|HWCAP_FMAF|HWCAP_VIS3|HWCAP_HPC, 0 },
265 { "sparcvis3r", "v9b", v9, 0, 1, HWS_VB|HWCAP_FMAF|HWCAP_VIS3|HWCAP_HPC|HWCAP_FJFMAU, 0 },
266
267 { "sparc4", "v9b", v9, 0, 1, HWS_VV, 0 },
268 { "sparc5", "v9b", v9, 0, 1, HWS_VM, HWS2_VM },
269
270 { "leon", "leon", leon, 32, 1, HWS_V8, 0 },
271 { "sparclet", "sparclet", sparclet, 32, 1, HWS_V8, 0 },
272 { "sparclite", "sparclite", sparclite, 32, 1, HWS_V8, 0 },
273 { "sparc86x", "sparclite", sparc86x, 32, 1, HWS_V8, 0 },
274
275 { "v8plus", "v9", v9, 0, 1, HWCAP_V8PLUS|HWS_V9, 0 },
276 { "v8plusa", "v9a", v9, 0, 1, HWCAP_V8PLUS|HWS_VA, 0 },
277 { "v8plusb", "v9b", v9, 0, 1, HWCAP_V8PLUS|HWS_VB, 0 },
278 { "v8plusc", "v9b", v9, 0, 1, HWCAP_V8PLUS|HWS_VC, 0 },
279 { "v8plusd", "v9b", v9, 0, 1, HWCAP_V8PLUS|HWS_VD, 0 },
280 { "v8pluse", "v9b", v9, 0, 1, HWCAP_V8PLUS|HWS_VE, 0 },
281 { "v8plusv", "v9b", v9, 0, 1, HWCAP_V8PLUS|HWS_VV, 0 },
282 { "v8plusm", "v9b", v9, 0, 1, HWCAP_V8PLUS|HWS_VM, 0 },
283
284 { "v9", "v9", v9, 0, 1, HWS_V9, 0 },
285 { "v9a", "v9a", v9, 0, 1, HWS_VA, 0 },
286 { "v9b", "v9b", v9, 0, 1, HWS_VB, 0 },
287 { "v9c", "v9b", v9, 0, 1, HWS_VC, 0 },
288 { "v9d", "v9b", v9, 0, 1, HWS_VD, 0 },
289 { "v9e", "v9b", v9, 0, 1, HWS_VE, 0 },
290 { "v9v", "v9b", v9, 0, 1, HWS_VV, 0 },
291 { "v9m", "v9b", v9, 0, 1, HWS_VM, HWS2_VM },
292
1110793a 293 /* This exists to allow configure.tgt to pass one
252b5132 294 value to specify both the default machine and default word size. */
3d68f91c
JM
295 { "v9-64", "v9", v9, 64, 0, HWS_V9, 0 },
296 { NULL, NULL, v8, 0, 0, 0, 0 }
252b5132
RH
297};
298
299/* Variant of default_arch */
300static enum sparc_arch_types default_arch_type;
301
302static struct sparc_arch *
5a49b8ac 303lookup_arch (char *name)
252b5132
RH
304{
305 struct sparc_arch *sa;
306
307 for (sa = &sparc_arch_table[0]; sa->name != NULL; sa++)
308 if (strcmp (sa->name, name) == 0)
309 break;
310 if (sa->name == NULL)
311 return NULL;
312 return sa;
313}
314
315/* Initialize the default opcode arch and word size from the default
316 architecture name. */
317
318static void
5a49b8ac 319init_default_arch (void)
252b5132
RH
320{
321 struct sparc_arch *sa = lookup_arch (default_arch);
322
323 if (sa == NULL
324 || sa->default_arch_size == 0)
325 as_fatal (_("Invalid default architecture, broken assembler."));
326
327 max_architecture = sparc_opcode_lookup_arch (sa->opcode_arch);
328 if (max_architecture == SPARC_OPCODE_ARCH_BAD)
329 as_fatal (_("Bad opcode table, broken assembler."));
330 default_arch_size = sparc_arch_size = sa->default_arch_size;
331 default_init_p = 1;
332 default_arch_type = sa->arch_type;
333}
334
335/* Called by TARGET_FORMAT. */
336
337const char *
5a49b8ac 338sparc_target_format (void)
252b5132
RH
339{
340 /* We don't get a chance to initialize anything before we're called,
341 so handle that now. */
342 if (! default_init_p)
343 init_default_arch ();
344
345#ifdef OBJ_AOUT
346#ifdef TE_NetBSD
347 return "a.out-sparc-netbsd";
348#else
349#ifdef TE_SPARCAOUT
350 if (target_big_endian)
351 return "a.out-sunos-big";
352 else if (default_arch_type == sparc86x && target_little_endian_data)
353 return "a.out-sunos-big";
ab3e48dc
KH
354 else
355 return "a.out-sparc-little";
252b5132
RH
356#else
357 return "a.out-sunos-big";
358#endif
359#endif
360#endif
361
362#ifdef OBJ_BOUT
363 return "b.out.big";
364#endif
365
366#ifdef OBJ_COFF
367#ifdef TE_LYNX
368 return "coff-sparc-lynx";
369#else
370 return "coff-sparc";
371#endif
372#endif
373
910600e9
RS
374#ifdef TE_VXWORKS
375 return "elf32-sparc-vxworks";
376#endif
377
252b5132 378#ifdef OBJ_ELF
71a75f6f 379 return sparc_arch_size == 64 ? ELF64_TARGET_FORMAT : ELF_TARGET_FORMAT;
252b5132
RH
380#endif
381
382 abort ();
383}
384\f
e0c6ed95 385/* md_parse_option
252b5132
RH
386 * Invocation line includes a switch not recognized by the base assembler.
387 * See if it's a processor-specific option. These are:
388 *
389 * -bump
390 * Warn on architecture bumps. See also -A.
391 *
d6787ef9 392 * -Av6, -Av7, -Av8, -Aleon, -Asparclite, -Asparclet
252b5132 393 * Standard 32 bit architectures.
19f7b010 394 * -Av9, -Av9a, -Av9b
252b5132
RH
395 * Sparc64 in either a 32 or 64 bit world (-32/-64 says which).
396 * This used to only mean 64 bits, but properly specifying it
397 * complicated gcc's ASM_SPECs, so now opcode selection is
398 * specified orthogonally to word size (except when specifying
399 * the default, but that is an internal implementation detail).
19f7b010
JJ
400 * -Av8plus, -Av8plusa, -Av8plusb
401 * Same as -Av9{,a,b}.
402 * -xarch=v8plus, -xarch=v8plusa, -xarch=v8plusb
403 * Same as -Av8plus{,a,b} -32, for compatibility with Sun's
404 * assembler.
405 * -xarch=v9, -xarch=v9a, -xarch=v9b
406 * Same as -Av9{,a,b} -64, for compatibility with Sun's
c2158c24 407 * assembler.
252b5132
RH
408 *
409 * Select the architecture and possibly the file format.
410 * Instructions or features not supported by the selected
411 * architecture cause fatal errors.
412 *
413 * The default is to start at v6, and bump the architecture up
414 * whenever an instruction is seen at a higher level. In 32 bit
415 * environments, v9 is not bumped up to, the user must pass
19f7b010 416 * -Av8plus{,a,b}.
252b5132
RH
417 *
418 * If -bump is specified, a warning is printing when bumping to
419 * higher levels.
420 *
421 * If an architecture is specified, all instructions must match
422 * that architecture. Any higher level instructions are flagged
423 * as errors. Note that in the 32 bit environment specifying
424 * -Av8plus does not automatically create a v8plus object file, a
425 * v9 insn must be seen.
426 *
427 * If both an architecture and -bump are specified, the
428 * architecture starts at the specified level, but bumps are
429 * warnings. Note that we can't set `current_architecture' to
430 * the requested level in this case: in the 32 bit environment,
431 * we still must avoid creating v8plus object files unless v9
432 * insns are seen.
433 *
434 * Note:
435 * Bumping between incompatible architectures is always an
436 * error. For example, from sparclite to v9.
437 */
438
439#ifdef OBJ_ELF
5a38dc70 440const char *md_shortopts = "A:K:VQ:sq";
252b5132
RH
441#else
442#ifdef OBJ_AOUT
5a38dc70 443const char *md_shortopts = "A:k";
252b5132 444#else
5a38dc70 445const char *md_shortopts = "A:";
252b5132
RH
446#endif
447#endif
448struct option md_longopts[] = {
449#define OPTION_BUMP (OPTION_MD_BASE)
450 {"bump", no_argument, NULL, OPTION_BUMP},
451#define OPTION_SPARC (OPTION_MD_BASE + 1)
452 {"sparc", no_argument, NULL, OPTION_SPARC},
453#define OPTION_XARCH (OPTION_MD_BASE + 2)
454 {"xarch", required_argument, NULL, OPTION_XARCH},
455#ifdef OBJ_ELF
456#define OPTION_32 (OPTION_MD_BASE + 3)
457 {"32", no_argument, NULL, OPTION_32},
458#define OPTION_64 (OPTION_MD_BASE + 4)
459 {"64", no_argument, NULL, OPTION_64},
460#define OPTION_TSO (OPTION_MD_BASE + 5)
461 {"TSO", no_argument, NULL, OPTION_TSO},
462#define OPTION_PSO (OPTION_MD_BASE + 6)
463 {"PSO", no_argument, NULL, OPTION_PSO},
464#define OPTION_RMO (OPTION_MD_BASE + 7)
465 {"RMO", no_argument, NULL, OPTION_RMO},
466#endif
467#ifdef SPARC_BIENDIAN
468#define OPTION_LITTLE_ENDIAN (OPTION_MD_BASE + 8)
469 {"EL", no_argument, NULL, OPTION_LITTLE_ENDIAN},
470#define OPTION_BIG_ENDIAN (OPTION_MD_BASE + 9)
471 {"EB", no_argument, NULL, OPTION_BIG_ENDIAN},
472#endif
473#define OPTION_ENFORCE_ALIGNED_DATA (OPTION_MD_BASE + 10)
474 {"enforce-aligned-data", no_argument, NULL, OPTION_ENFORCE_ALIGNED_DATA},
475#define OPTION_LITTLE_ENDIAN_DATA (OPTION_MD_BASE + 11)
476 {"little-endian-data", no_argument, NULL, OPTION_LITTLE_ENDIAN_DATA},
6d8809aa
RH
477#ifdef OBJ_ELF
478#define OPTION_NO_UNDECLARED_REGS (OPTION_MD_BASE + 12)
479 {"no-undeclared-regs", no_argument, NULL, OPTION_NO_UNDECLARED_REGS},
a25fe906
ILT
480#define OPTION_UNDECLARED_REGS (OPTION_MD_BASE + 13)
481 {"undeclared-regs", no_argument, NULL, OPTION_UNDECLARED_REGS},
6d8809aa 482#endif
6faf3d66
JJ
483#define OPTION_RELAX (OPTION_MD_BASE + 14)
484 {"relax", no_argument, NULL, OPTION_RELAX},
485#define OPTION_NO_RELAX (OPTION_MD_BASE + 15)
486 {"no-relax", no_argument, NULL, OPTION_NO_RELAX},
252b5132
RH
487 {NULL, no_argument, NULL, 0}
488};
e0c6ed95
AM
489
490size_t md_longopts_size = sizeof (md_longopts);
252b5132
RH
491
492int
5a49b8ac 493md_parse_option (int c, char *arg)
252b5132
RH
494{
495 /* We don't get a chance to initialize anything before we're called,
496 so handle that now. */
497 if (! default_init_p)
498 init_default_arch ();
499
500 switch (c)
501 {
502 case OPTION_BUMP:
503 warn_on_bump = 1;
504 warn_after_architecture = SPARC_OPCODE_ARCH_V6;
505 break;
506
507 case OPTION_XARCH:
c2158c24 508#ifdef OBJ_ELF
668b27ea 509 if (!strncmp (arg, "v9", 2))
c2158c24 510 md_parse_option (OPTION_64, NULL);
668b27ea
DM
511 else
512 {
513 if (!strncmp (arg, "v8", 2)
514 || !strncmp (arg, "v7", 2)
515 || !strncmp (arg, "v6", 2)
516 || !strcmp (arg, "sparclet")
517 || !strcmp (arg, "sparclite")
518 || !strcmp (arg, "sparc86x"))
519 md_parse_option (OPTION_32, NULL);
520 }
c2158c24 521#endif
e0c6ed95 522 /* Fall through. */
252b5132
RH
523
524 case 'A':
525 {
526 struct sparc_arch *sa;
527 enum sparc_opcode_arch_val opcode_arch;
528
529 sa = lookup_arch (arg);
530 if (sa == NULL
531 || ! sa->user_option_p)
532 {
c2158c24
JJ
533 if (c == OPTION_XARCH)
534 as_bad (_("invalid architecture -xarch=%s"), arg);
535 else
536 as_bad (_("invalid architecture -A%s"), arg);
252b5132
RH
537 return 0;
538 }
539
540 opcode_arch = sparc_opcode_lookup_arch (sa->opcode_arch);
541 if (opcode_arch == SPARC_OPCODE_ARCH_BAD)
542 as_fatal (_("Bad opcode table, broken assembler."));
543
4bafe00e
DM
544 if (!architecture_requested
545 || opcode_arch > max_architecture)
546 max_architecture = opcode_arch;
3d68f91c
JM
547 hwcap_allowed
548 |= (((bfd_uint64_t) sa->hwcap2_allowed) << 32) | sa->hwcap_allowed;
252b5132
RH
549 architecture_requested = 1;
550 }
551 break;
552
553 case OPTION_SPARC:
554 /* Ignore -sparc, used by SunOS make default .s.o rule. */
555 break;
556
557 case OPTION_ENFORCE_ALIGNED_DATA:
558 enforce_aligned_data = 1;
559 break;
560
561#ifdef SPARC_BIENDIAN
562 case OPTION_LITTLE_ENDIAN:
563 target_big_endian = 0;
564 if (default_arch_type != sparclet)
565 as_fatal ("This target does not support -EL");
566 break;
567 case OPTION_LITTLE_ENDIAN_DATA:
568 target_little_endian_data = 1;
569 target_big_endian = 0;
570 if (default_arch_type != sparc86x
571 && default_arch_type != v9)
572 as_fatal ("This target does not support --little-endian-data");
573 break;
574 case OPTION_BIG_ENDIAN:
575 target_big_endian = 1;
576 break;
577#endif
578
579#ifdef OBJ_AOUT
580 case 'k':
581 sparc_pic_code = 1;
582 break;
583#endif
584
585#ifdef OBJ_ELF
586 case OPTION_32:
587 case OPTION_64:
588 {
589 const char **list, **l;
590
591 sparc_arch_size = c == OPTION_32 ? 32 : 64;
592 list = bfd_target_list ();
593 for (l = list; *l != NULL; l++)
594 {
595 if (sparc_arch_size == 32)
596 {
71a75f6f 597 if (CONST_STRNEQ (*l, "elf32-sparc"))
252b5132
RH
598 break;
599 }
600 else
601 {
71a75f6f 602 if (CONST_STRNEQ (*l, "elf64-sparc"))
252b5132
RH
603 break;
604 }
605 }
606 if (*l == NULL)
607 as_fatal (_("No compiled in support for %d bit object file format"),
608 sparc_arch_size);
609 free (list);
b7cac25f
DM
610
611 if (sparc_arch_size == 64
612 && max_architecture < SPARC_OPCODE_ARCH_V9)
613 max_architecture = SPARC_OPCODE_ARCH_V9;
252b5132
RH
614 }
615 break;
616
617 case OPTION_TSO:
618 sparc_memory_model = MM_TSO;
619 break;
620
621 case OPTION_PSO:
622 sparc_memory_model = MM_PSO;
623 break;
624
625 case OPTION_RMO:
626 sparc_memory_model = MM_RMO;
627 break;
628
629 case 'V':
630 print_version_id ();
631 break;
632
633 case 'Q':
634 /* Qy - do emit .comment
e0c6ed95 635 Qn - do not emit .comment. */
252b5132
RH
636 break;
637
638 case 's':
e0c6ed95 639 /* Use .stab instead of .stab.excl. */
252b5132
RH
640 break;
641
642 case 'q':
e0c6ed95 643 /* quick -- Native assembler does fewer checks. */
252b5132
RH
644 break;
645
646 case 'K':
647 if (strcmp (arg, "PIC") != 0)
648 as_warn (_("Unrecognized option following -K"));
649 else
650 sparc_pic_code = 1;
651 break;
6d8809aa
RH
652
653 case OPTION_NO_UNDECLARED_REGS:
654 no_undeclared_regs = 1;
655 break;
a25fe906
ILT
656
657 case OPTION_UNDECLARED_REGS:
658 no_undeclared_regs = 0;
659 break;
252b5132
RH
660#endif
661
6faf3d66
JJ
662 case OPTION_RELAX:
663 sparc_relax = 1;
664 break;
665
666 case OPTION_NO_RELAX:
667 sparc_relax = 0;
668 break;
669
252b5132
RH
670 default:
671 return 0;
672 }
673
674 return 1;
675}
676
677void
5a49b8ac 678md_show_usage (FILE *stream)
252b5132
RH
679{
680 const struct sparc_arch *arch;
c2158c24 681 int column;
252b5132
RH
682
683 /* We don't get a chance to initialize anything before we're called,
684 so handle that now. */
685 if (! default_init_p)
686 init_default_arch ();
687
e0c6ed95 688 fprintf (stream, _("SPARC options:\n"));
c2158c24 689 column = 0;
252b5132
RH
690 for (arch = &sparc_arch_table[0]; arch->name; arch++)
691 {
c2158c24
JJ
692 if (!arch->user_option_p)
693 continue;
252b5132
RH
694 if (arch != &sparc_arch_table[0])
695 fprintf (stream, " | ");
07726851 696 if (column + strlen (arch->name) > 70)
c2158c24
JJ
697 {
698 column = 0;
699 fputc ('\n', stream);
700 }
07726851 701 column += 5 + 2 + strlen (arch->name);
c2158c24 702 fprintf (stream, "-A%s", arch->name);
252b5132 703 }
c2158c24
JJ
704 for (arch = &sparc_arch_table[0]; arch->name; arch++)
705 {
706 if (!arch->user_option_p)
707 continue;
708 fprintf (stream, " | ");
07726851 709 if (column + strlen (arch->name) > 65)
c2158c24
JJ
710 {
711 column = 0;
712 fputc ('\n', stream);
713 }
07726851 714 column += 5 + 7 + strlen (arch->name);
c2158c24
JJ
715 fprintf (stream, "-xarch=%s", arch->name);
716 }
717 fprintf (stream, _("\n\
252b5132
RH
718 specify variant of SPARC architecture\n\
719-bump warn when assembler switches architectures\n\
720-sparc ignored\n\
6faf3d66
JJ
721--enforce-aligned-data force .long, etc., to be aligned correctly\n\
722-relax relax jumps and branches (default)\n\
723-no-relax avoid changing any jumps and branches\n"));
252b5132
RH
724#ifdef OBJ_AOUT
725 fprintf (stream, _("\
726-k generate PIC\n"));
727#endif
728#ifdef OBJ_ELF
729 fprintf (stream, _("\
730-32 create 32 bit object file\n\
731-64 create 64 bit object file\n"));
732 fprintf (stream, _("\
733 [default is %d]\n"), default_arch_size);
734 fprintf (stream, _("\
735-TSO use Total Store Ordering\n\
736-PSO use Partial Store Ordering\n\
737-RMO use Relaxed Memory Ordering\n"));
738 fprintf (stream, _("\
739 [default is %s]\n"), (default_arch_size == 64) ? "RMO" : "TSO");
740 fprintf (stream, _("\
741-KPIC generate PIC\n\
742-V print assembler version number\n\
a25fe906
ILT
743-undeclared-regs ignore application global register usage without\n\
744 appropriate .register directive (default)\n\
745-no-undeclared-regs force error on application global register usage\n\
746 without appropriate .register directive\n\
252b5132
RH
747-q ignored\n\
748-Qy, -Qn ignored\n\
749-s ignored\n"));
750#endif
751#ifdef SPARC_BIENDIAN
752 fprintf (stream, _("\
753-EL generate code for a little endian machine\n\
754-EB generate code for a big endian machine\n\
755--little-endian-data generate code for a machine having big endian\n\
c20f4f8c 756 instructions and little endian data.\n"));
252b5132
RH
757#endif
758}
759\f
e0c6ed95 760/* Native operand size opcode translation. */
cf9a1301
RH
761struct
762 {
763 char *name;
764 char *name32;
765 char *name64;
766 } native_op_table[] =
767{
768 {"ldn", "ld", "ldx"},
769 {"ldna", "lda", "ldxa"},
770 {"stn", "st", "stx"},
771 {"stna", "sta", "stxa"},
772 {"slln", "sll", "sllx"},
773 {"srln", "srl", "srlx"},
774 {"sran", "sra", "srax"},
775 {"casn", "cas", "casx"},
776 {"casna", "casa", "casxa"},
777 {"clrn", "clr", "clrx"},
778 {NULL, NULL, NULL},
779};
780\f
10156f83 781/* sparc64 privileged and hyperprivileged registers. */
252b5132
RH
782
783struct priv_reg_entry
ab3e48dc
KH
784{
785 char *name;
786 int regnum;
787};
252b5132
RH
788
789struct priv_reg_entry priv_reg_table[] =
790{
791 {"tpc", 0},
792 {"tnpc", 1},
793 {"tstate", 2},
794 {"tt", 3},
795 {"tick", 4},
796 {"tba", 5},
797 {"pstate", 6},
798 {"tl", 7},
799 {"pil", 8},
800 {"cwp", 9},
801 {"cansave", 10},
802 {"canrestore", 11},
803 {"cleanwin", 12},
804 {"otherwin", 13},
805 {"wstate", 14},
806 {"fq", 15},
10156f83 807 {"gl", 16},
252b5132 808 {"ver", 31},
e0c6ed95 809 {"", -1}, /* End marker. */
252b5132
RH
810};
811
10156f83
DM
812struct priv_reg_entry hpriv_reg_table[] =
813{
814 {"hpstate", 0},
815 {"htstate", 1},
816 {"hintp", 3},
817 {"htba", 5},
818 {"hver", 6},
ec92c392
JM
819 {"hstick_offset", 28},
820 {"hstick_enable", 29},
10156f83
DM
821 {"hstick_cmpr", 31},
822 {"", -1}, /* End marker. */
823};
824
1a6b486f
DM
825/* v9a specific asrs. This table is ordered by initial
826 letter, in reverse. */
252b5132
RH
827
828struct priv_reg_entry v9a_asr_table[] =
829{
830 {"tick_cmpr", 23},
19f7b010
JJ
831 {"sys_tick_cmpr", 25},
832 {"sys_tick", 24},
1a6b486f
DM
833 {"stick_cmpr", 25},
834 {"stick", 24},
f04d18b7
DM
835 {"softint_clear", 21},
836 {"softint_set", 20},
2b661f3d 837 {"softint", 22},
252b5132 838 {"set_softint", 20},
58004e23 839 {"pause", 27},
252b5132
RH
840 {"pic", 17},
841 {"pcr", 16},
3d68f91c 842 {"mwait", 28},
252b5132
RH
843 {"gsr", 19},
844 {"dcr", 18},
2e52845b 845 {"cfr", 26},
252b5132 846 {"clear_softint", 21},
e0c6ed95 847 {"", -1}, /* End marker. */
252b5132
RH
848};
849
850static int
5a49b8ac 851cmp_reg_entry (const void *parg, const void *qarg)
252b5132
RH
852{
853 const struct priv_reg_entry *p = (const struct priv_reg_entry *) parg;
854 const struct priv_reg_entry *q = (const struct priv_reg_entry *) qarg;
855
856 return strcmp (q->name, p->name);
857}
858\f
859/* This function is called once, at assembler startup time. It should
e0c6ed95
AM
860 set up all the tables, etc. that the MD part of the assembler will
861 need. */
252b5132
RH
862
863void
5a49b8ac 864md_begin (void)
252b5132 865{
ed9e98c2 866 const char *retval = NULL;
252b5132 867 int lose = 0;
ed9e98c2 868 unsigned int i = 0;
252b5132
RH
869
870 /* We don't get a chance to initialize anything before md_parse_option
871 is called, and it may not be called, so handle default initialization
872 now if not already done. */
873 if (! default_init_p)
874 init_default_arch ();
875
364b6d8b 876 sparc_cie_data_alignment = sparc_arch_size == 64 ? -8 : -4;
252b5132
RH
877 op_hash = hash_new ();
878
879 while (i < (unsigned int) sparc_num_opcodes)
880 {
881 const char *name = sparc_opcodes[i].name;
5a49b8ac 882 retval = hash_insert (op_hash, name, (void *) &sparc_opcodes[i]);
252b5132
RH
883 if (retval != NULL)
884 {
cf9a1301
RH
885 as_bad (_("Internal error: can't hash `%s': %s\n"),
886 sparc_opcodes[i].name, retval);
252b5132
RH
887 lose = 1;
888 }
889 do
890 {
891 if (sparc_opcodes[i].match & sparc_opcodes[i].lose)
892 {
cf9a1301
RH
893 as_bad (_("Internal error: losing opcode: `%s' \"%s\"\n"),
894 sparc_opcodes[i].name, sparc_opcodes[i].args);
252b5132
RH
895 lose = 1;
896 }
897 ++i;
898 }
899 while (i < (unsigned int) sparc_num_opcodes
900 && !strcmp (sparc_opcodes[i].name, name));
901 }
902
cf9a1301
RH
903 for (i = 0; native_op_table[i].name; i++)
904 {
905 const struct sparc_opcode *insn;
3d4ae3c0
NC
906 char *name = ((sparc_arch_size == 32)
907 ? native_op_table[i].name32
908 : native_op_table[i].name64);
e0c6ed95 909 insn = (struct sparc_opcode *) hash_find (op_hash, name);
cf9a1301 910 if (insn == NULL)
e0c6ed95
AM
911 {
912 as_bad (_("Internal error: can't find opcode `%s' for `%s'\n"),
913 name, native_op_table[i].name);
914 lose = 1;
915 }
cf9a1301
RH
916 else
917 {
5a49b8ac
AM
918 retval = hash_insert (op_hash, native_op_table[i].name,
919 (void *) insn);
cf9a1301
RH
920 if (retval != NULL)
921 {
922 as_bad (_("Internal error: can't hash `%s': %s\n"),
923 sparc_opcodes[i].name, retval);
924 lose = 1;
925 }
926 }
927 }
928
252b5132
RH
929 if (lose)
930 as_fatal (_("Broken assembler. No assembly attempted."));
931
252b5132
RH
932 qsort (priv_reg_table, sizeof (priv_reg_table) / sizeof (priv_reg_table[0]),
933 sizeof (priv_reg_table[0]), cmp_reg_entry);
934
935 /* If -bump, record the architecture level at which we start issuing
936 warnings. The behaviour is different depending upon whether an
937 architecture was explicitly specified. If it wasn't, we issue warnings
938 for all upwards bumps. If it was, we don't start issuing warnings until
939 we need to bump beyond the requested architecture or when we bump between
940 conflicting architectures. */
941
942 if (warn_on_bump
943 && architecture_requested)
944 {
945 /* `max_architecture' records the requested architecture.
946 Issue warnings if we go above it. */
947 warn_after_architecture = max_architecture;
252b5132 948 }
75ac3a7f
JM
949
950 /* Find the highest architecture level that doesn't conflict with
951 the requested one. */
952
953 if (warn_on_bump
954 || !architecture_requested)
955 {
956 enum sparc_opcode_arch_val current_max_architecture
957 = max_architecture;
958
959 for (max_architecture = SPARC_OPCODE_ARCH_MAX;
960 max_architecture > warn_after_architecture;
961 --max_architecture)
962 if (! SPARC_OPCODE_CONFLICT_P (max_architecture,
963 current_max_architecture))
964 break;
965 }
252b5132
RH
966}
967
968/* Called after all assembly has been done. */
969
970void
5a49b8ac 971sparc_md_end (void)
252b5132 972{
19f7b010 973 unsigned long mach = bfd_mach_sparc;
daf5e10e 974#if defined(OBJ_ELF) && !defined(TE_SOLARIS)
3d68f91c 975 int hwcaps, hwcaps2;
daf5e10e 976#endif
19f7b010 977
252b5132 978 if (sparc_arch_size == 64)
19f7b010
JJ
979 switch (current_architecture)
980 {
981 case SPARC_OPCODE_ARCH_V9A: mach = bfd_mach_sparc_v9a; break;
982 case SPARC_OPCODE_ARCH_V9B: mach = bfd_mach_sparc_v9b; break;
983 default: mach = bfd_mach_sparc_v9; break;
984 }
252b5132 985 else
19f7b010
JJ
986 switch (current_architecture)
987 {
988 case SPARC_OPCODE_ARCH_SPARCLET: mach = bfd_mach_sparc_sparclet; break;
989 case SPARC_OPCODE_ARCH_V9: mach = bfd_mach_sparc_v8plus; break;
990 case SPARC_OPCODE_ARCH_V9A: mach = bfd_mach_sparc_v8plusa; break;
991 case SPARC_OPCODE_ARCH_V9B: mach = bfd_mach_sparc_v8plusb; break;
992 /* The sparclite is treated like a normal sparc. Perhaps it shouldn't
993 be but for now it is (since that's the way it's always been
994 treated). */
995 default: break;
996 }
997 bfd_set_arch_mach (stdoutput, bfd_arch_sparc, mach);
9e8c70f9
DM
998
999#if defined(OBJ_ELF) && !defined(TE_SOLARIS)
3d68f91c
JM
1000 hwcaps = hwcap_seen & U0xffffffff;
1001 hwcaps2 = hwcap_seen >> 32;
1002
1003 if (hwcaps)
1004 bfd_elf_add_obj_attr_int (stdoutput, OBJ_ATTR_GNU, Tag_GNU_Sparc_HWCAPS, hwcaps);
1005 if (hwcaps2)
1006 bfd_elf_add_obj_attr_int (stdoutput, OBJ_ATTR_GNU, Tag_GNU_Sparc_HWCAPS2, hwcaps2);
9e8c70f9 1007#endif
252b5132
RH
1008}
1009\f
1010/* Return non-zero if VAL is in the range -(MAX+1) to MAX. */
1011
5a49b8ac
AM
1012static inline int
1013in_signed_range (bfd_signed_vma val, bfd_signed_vma max)
252b5132
RH
1014{
1015 if (max <= 0)
1016 abort ();
1017 /* Sign-extend the value from the architecture word size, so that
1018 0xffffffff is always considered -1 on sparc32. */
1019 if (sparc_arch_size == 32)
1020 {
e0c6ed95 1021 bfd_signed_vma sign = (bfd_signed_vma) 1 << 31;
6c1b24e4 1022 val = ((val & U0xffffffff) ^ sign) - sign;
252b5132
RH
1023 }
1024 if (val > max)
1025 return 0;
1026 if (val < ~max)
1027 return 0;
1028 return 1;
1029}
1030
1031/* Return non-zero if VAL is in the range 0 to MAX. */
1032
5a49b8ac
AM
1033static inline int
1034in_unsigned_range (bfd_vma val, bfd_vma max)
252b5132
RH
1035{
1036 if (val > max)
1037 return 0;
1038 return 1;
1039}
1040
1041/* Return non-zero if VAL is in the range -(MAX/2+1) to MAX.
1042 (e.g. -15 to +31). */
1043
5a49b8ac
AM
1044static inline int
1045in_bitfield_range (bfd_signed_vma val, bfd_signed_vma max)
252b5132
RH
1046{
1047 if (max <= 0)
1048 abort ();
1049 if (val > max)
1050 return 0;
1051 if (val < ~(max >> 1))
1052 return 0;
1053 return 1;
1054}
1055
1056static int
5a49b8ac 1057sparc_ffs (unsigned int mask)
252b5132
RH
1058{
1059 int i;
1060
1061 if (mask == 0)
1062 return -1;
1063
1064 for (i = 0; (mask & 1) == 0; ++i)
1065 mask >>= 1;
1066 return i;
1067}
1068
1069/* Implement big shift right. */
1070static bfd_vma
5a49b8ac 1071BSR (bfd_vma val, int amount)
252b5132
RH
1072{
1073 if (sizeof (bfd_vma) <= 4 && amount >= 32)
1074 as_fatal (_("Support for 64-bit arithmetic not compiled in."));
1075 return val >> amount;
1076}
1077\f
1078/* For communication between sparc_ip and get_expression. */
1079static char *expr_end;
1080
252b5132
RH
1081/* Values for `special_case'.
1082 Instructions that require wierd handling because they're longer than
1083 4 bytes. */
1084#define SPECIAL_CASE_NONE 0
1085#define SPECIAL_CASE_SET 1
1086#define SPECIAL_CASE_SETSW 2
1087#define SPECIAL_CASE_SETX 3
1088/* FIXME: sparc-opc.c doesn't have necessary "S" trigger to enable this. */
1089#define SPECIAL_CASE_FDIV 4
1090
1091/* Bit masks of various insns. */
1092#define NOP_INSN 0x01000000
1093#define OR_INSN 0x80100000
63fab58c 1094#define XOR_INSN 0x80180000
252b5132
RH
1095#define FMOVS_INSN 0x81A00020
1096#define SETHI_INSN 0x01000000
1097#define SLLX_INSN 0x81281000
1098#define SRA_INSN 0x81380000
1099
1100/* The last instruction to be assembled. */
1101static const struct sparc_opcode *last_insn;
1102/* The assembled opcode of `last_insn'. */
1103static unsigned long last_opcode;
1104\f
a22b281c 1105/* Handle the set and setuw synthetic instructions. */
e0c6ed95 1106
a22b281c 1107static void
5a49b8ac 1108synthetize_setuw (const struct sparc_opcode *insn)
a22b281c
RH
1109{
1110 int need_hi22_p = 0;
1111 int rd = (the_insn.opcode & RD (~0)) >> 25;
1112
1113 if (the_insn.exp.X_op == O_constant)
1114 {
1115 if (SPARC_OPCODE_ARCH_V9_P (max_architecture))
1116 {
e0c6ed95 1117 if (sizeof (offsetT) > 4
a22b281c 1118 && (the_insn.exp.X_add_number < 0
6c1b24e4 1119 || the_insn.exp.X_add_number > (offsetT) U0xffffffff))
a22b281c
RH
1120 as_warn (_("set: number not in 0..4294967295 range"));
1121 }
1122 else
1123 {
e0c6ed95 1124 if (sizeof (offsetT) > 4
6c1b24e4
AO
1125 && (the_insn.exp.X_add_number < -(offsetT) U0x80000000
1126 || the_insn.exp.X_add_number > (offsetT) U0xffffffff))
a22b281c 1127 as_warn (_("set: number not in -2147483648..4294967295 range"));
e0c6ed95 1128 the_insn.exp.X_add_number = (int) the_insn.exp.X_add_number;
a22b281c
RH
1129 }
1130 }
1131
1132 /* See if operand is absolute and small; skip sethi if so. */
1133 if (the_insn.exp.X_op != O_constant
1134 || the_insn.exp.X_add_number >= (1 << 12)
1135 || the_insn.exp.X_add_number < -(1 << 12))
1136 {
1137 the_insn.opcode = (SETHI_INSN | RD (rd)
1138 | ((the_insn.exp.X_add_number >> 10)
ab3e48dc
KH
1139 & (the_insn.exp.X_op == O_constant
1140 ? 0x3fffff : 0)));
a22b281c 1141 the_insn.reloc = (the_insn.exp.X_op != O_constant
ab3e48dc 1142 ? BFD_RELOC_HI22 : BFD_RELOC_NONE);
a22b281c
RH
1143 output_insn (insn, &the_insn);
1144 need_hi22_p = 1;
1145 }
1146
1147 /* See if operand has no low-order bits; skip OR if so. */
1148 if (the_insn.exp.X_op != O_constant
1149 || (need_hi22_p && (the_insn.exp.X_add_number & 0x3FF) != 0)
1150 || ! need_hi22_p)
1151 {
1152 the_insn.opcode = (OR_INSN | (need_hi22_p ? RS1 (rd) : 0)
1153 | RD (rd) | IMMED
1154 | (the_insn.exp.X_add_number
ab3e48dc
KH
1155 & (the_insn.exp.X_op != O_constant
1156 ? 0 : need_hi22_p ? 0x3ff : 0x1fff)));
a22b281c 1157 the_insn.reloc = (the_insn.exp.X_op != O_constant
ab3e48dc 1158 ? BFD_RELOC_LO10 : BFD_RELOC_NONE);
a22b281c
RH
1159 output_insn (insn, &the_insn);
1160 }
1161}
e0c6ed95 1162
a22b281c 1163/* Handle the setsw synthetic instruction. */
e0c6ed95 1164
a22b281c 1165static void
5a49b8ac 1166synthetize_setsw (const struct sparc_opcode *insn)
a22b281c
RH
1167{
1168 int low32, rd, opc;
1169
1170 rd = (the_insn.opcode & RD (~0)) >> 25;
1171
1172 if (the_insn.exp.X_op != O_constant)
1173 {
1174 synthetize_setuw (insn);
1175
1176 /* Need to sign extend it. */
1177 the_insn.opcode = (SRA_INSN | RS1 (rd) | RD (rd));
1178 the_insn.reloc = BFD_RELOC_NONE;
1179 output_insn (insn, &the_insn);
1180 return;
1181 }
1182
e0c6ed95 1183 if (sizeof (offsetT) > 4
6c1b24e4
AO
1184 && (the_insn.exp.X_add_number < -(offsetT) U0x80000000
1185 || the_insn.exp.X_add_number > (offsetT) U0xffffffff))
a22b281c
RH
1186 as_warn (_("setsw: number not in -2147483648..4294967295 range"));
1187
e0c6ed95
AM
1188 low32 = the_insn.exp.X_add_number;
1189
a22b281c
RH
1190 if (low32 >= 0)
1191 {
1192 synthetize_setuw (insn);
1193 return;
1194 }
1195
1196 opc = OR_INSN;
e0c6ed95 1197
a22b281c
RH
1198 the_insn.reloc = BFD_RELOC_NONE;
1199 /* See if operand is absolute and small; skip sethi if so. */
1200 if (low32 < -(1 << 12))
1201 {
1202 the_insn.opcode = (SETHI_INSN | RD (rd)
1203 | (((~the_insn.exp.X_add_number) >> 10) & 0x3fffff));
1204 output_insn (insn, &the_insn);
1205 low32 = 0x1c00 | (low32 & 0x3ff);
1206 opc = RS1 (rd) | XOR_INSN;
1207 }
1208
1209 the_insn.opcode = (opc | RD (rd) | IMMED
1210 | (low32 & 0x1fff));
1211 output_insn (insn, &the_insn);
1212}
1213
1214/* Handle the setsw synthetic instruction. */
e0c6ed95 1215
a22b281c 1216static void
5a49b8ac 1217synthetize_setx (const struct sparc_opcode *insn)
a22b281c
RH
1218{
1219 int upper32, lower32;
1220 int tmpreg = (the_insn.opcode & RS1 (~0)) >> 14;
1221 int dstreg = (the_insn.opcode & RD (~0)) >> 25;
1222 int upper_dstreg;
1223 int need_hh22_p = 0, need_hm10_p = 0, need_hi22_p = 0, need_lo10_p = 0;
1224 int need_xor10_p = 0;
e0c6ed95 1225
6c1b24e4 1226#define SIGNEXT32(x) ((((x) & U0xffffffff) ^ U0x80000000) - U0x80000000)
a22b281c
RH
1227 lower32 = SIGNEXT32 (the_insn.exp.X_add_number);
1228 upper32 = SIGNEXT32 (BSR (the_insn.exp.X_add_number, 32));
1229#undef SIGNEXT32
1230
1231 upper_dstreg = tmpreg;
1232 /* The tmp reg should not be the dst reg. */
1233 if (tmpreg == dstreg)
1234 as_warn (_("setx: temporary register same as destination register"));
1235
1236 /* ??? Obviously there are other optimizations we can do
1237 (e.g. sethi+shift for 0x1f0000000) and perhaps we shouldn't be
1238 doing some of these. Later. If you do change things, try to
1239 change all of this to be table driven as well. */
1240 /* What to output depends on the number if it's constant.
1241 Compute that first, then output what we've decided upon. */
1242 if (the_insn.exp.X_op != O_constant)
1243 {
1244 if (sparc_arch_size == 32)
1245 {
1246 /* When arch size is 32, we want setx to be equivalent
1247 to setuw for anything but constants. */
1248 the_insn.exp.X_add_number &= 0xffffffff;
1249 synthetize_setuw (insn);
1250 return;
1251 }
1252 need_hh22_p = need_hm10_p = need_hi22_p = need_lo10_p = 1;
ab3e48dc
KH
1253 lower32 = 0;
1254 upper32 = 0;
a22b281c
RH
1255 }
1256 else
1257 {
1258 /* Reset X_add_number, we've extracted it as upper32/lower32.
1259 Otherwise fixup_segment will complain about not being able to
1260 write an 8 byte number in a 4 byte field. */
1261 the_insn.exp.X_add_number = 0;
e0c6ed95 1262
a22b281c
RH
1263 /* Only need hh22 if `or' insn can't handle constant. */
1264 if (upper32 < -(1 << 12) || upper32 >= (1 << 12))
1265 need_hh22_p = 1;
e0c6ed95 1266
a22b281c
RH
1267 /* Does bottom part (after sethi) have bits? */
1268 if ((need_hh22_p && (upper32 & 0x3ff) != 0)
1269 /* No hh22, but does upper32 still have bits we can't set
1270 from lower32? */
1271 || (! need_hh22_p && upper32 != 0 && upper32 != -1))
1272 need_hm10_p = 1;
e0c6ed95 1273
a22b281c
RH
1274 /* If the lower half is all zero, we build the upper half directly
1275 into the dst reg. */
1276 if (lower32 != 0
1277 /* Need lower half if number is zero or 0xffffffff00000000. */
1278 || (! need_hh22_p && ! need_hm10_p))
1279 {
1280 /* No need for sethi if `or' insn can handle constant. */
1281 if (lower32 < -(1 << 12) || lower32 >= (1 << 12)
1282 /* Note that we can't use a negative constant in the `or'
1283 insn unless the upper 32 bits are all ones. */
1284 || (lower32 < 0 && upper32 != -1)
1285 || (lower32 >= 0 && upper32 == -1))
1286 need_hi22_p = 1;
e0c6ed95 1287
a22b281c
RH
1288 if (need_hi22_p && upper32 == -1)
1289 need_xor10_p = 1;
1290
1291 /* Does bottom part (after sethi) have bits? */
1292 else if ((need_hi22_p && (lower32 & 0x3ff) != 0)
1293 /* No sethi. */
1294 || (! need_hi22_p && (lower32 & 0x1fff) != 0)
1295 /* Need `or' if we didn't set anything else. */
1296 || (! need_hi22_p && ! need_hh22_p && ! need_hm10_p))
1297 need_lo10_p = 1;
1298 }
1299 else
1300 /* Output directly to dst reg if lower 32 bits are all zero. */
1301 upper_dstreg = dstreg;
1302 }
e0c6ed95 1303
a22b281c
RH
1304 if (!upper_dstreg && dstreg)
1305 as_warn (_("setx: illegal temporary register g0"));
1306
1307 if (need_hh22_p)
1308 {
1309 the_insn.opcode = (SETHI_INSN | RD (upper_dstreg)
1310 | ((upper32 >> 10) & 0x3fffff));
1311 the_insn.reloc = (the_insn.exp.X_op != O_constant
1312 ? BFD_RELOC_SPARC_HH22 : BFD_RELOC_NONE);
1313 output_insn (insn, &the_insn);
1314 }
e0c6ed95 1315
a22b281c
RH
1316 if (need_hi22_p)
1317 {
1318 the_insn.opcode = (SETHI_INSN | RD (dstreg)
1319 | (((need_xor10_p ? ~lower32 : lower32)
ab3e48dc 1320 >> 10) & 0x3fffff));
a22b281c
RH
1321 the_insn.reloc = (the_insn.exp.X_op != O_constant
1322 ? BFD_RELOC_SPARC_LM22 : BFD_RELOC_NONE);
1323 output_insn (insn, &the_insn);
1324 }
1325
1326 if (need_hm10_p)
1327 {
1328 the_insn.opcode = (OR_INSN
1329 | (need_hh22_p ? RS1 (upper_dstreg) : 0)
1330 | RD (upper_dstreg)
1331 | IMMED
1332 | (upper32 & (need_hh22_p ? 0x3ff : 0x1fff)));
1333 the_insn.reloc = (the_insn.exp.X_op != O_constant
1334 ? BFD_RELOC_SPARC_HM10 : BFD_RELOC_NONE);
1335 output_insn (insn, &the_insn);
1336 }
e0c6ed95 1337
a22b281c
RH
1338 if (need_lo10_p)
1339 {
1340 /* FIXME: One nice optimization to do here is to OR the low part
1341 with the highpart if hi22 isn't needed and the low part is
1342 positive. */
1343 the_insn.opcode = (OR_INSN | (need_hi22_p ? RS1 (dstreg) : 0)
1344 | RD (dstreg)
1345 | IMMED
1346 | (lower32 & (need_hi22_p ? 0x3ff : 0x1fff)));
1347 the_insn.reloc = (the_insn.exp.X_op != O_constant
1348 ? BFD_RELOC_LO10 : BFD_RELOC_NONE);
1349 output_insn (insn, &the_insn);
1350 }
e0c6ed95 1351
a22b281c
RH
1352 /* If we needed to build the upper part, shift it into place. */
1353 if (need_hh22_p || need_hm10_p)
1354 {
1355 the_insn.opcode = (SLLX_INSN | RS1 (upper_dstreg) | RD (upper_dstreg)
1356 | IMMED | 32);
1357 the_insn.reloc = BFD_RELOC_NONE;
1358 output_insn (insn, &the_insn);
1359 }
e0c6ed95 1360
a22b281c
RH
1361 /* To get -1 in upper32, we do sethi %hi(~x), r; xor r, -0x400 | x, r. */
1362 if (need_xor10_p)
1363 {
1364 the_insn.opcode = (XOR_INSN | RS1 (dstreg) | RD (dstreg) | IMMED
1365 | 0x1c00 | (lower32 & 0x3ff));
1366 the_insn.reloc = BFD_RELOC_NONE;
1367 output_insn (insn, &the_insn);
1368 }
1369
1370 /* If we needed to build both upper and lower parts, OR them together. */
1371 else if ((need_hh22_p || need_hm10_p) && (need_hi22_p || need_lo10_p))
1372 {
1373 the_insn.opcode = (OR_INSN | RS1 (dstreg) | RS2 (upper_dstreg)
1374 | RD (dstreg));
1375 the_insn.reloc = BFD_RELOC_NONE;
1376 output_insn (insn, &the_insn);
1377 }
1378}
1379\f
252b5132
RH
1380/* Main entry point to assemble one instruction. */
1381
1382void
5a49b8ac 1383md_assemble (char *str)
252b5132
RH
1384{
1385 const struct sparc_opcode *insn;
a22b281c 1386 int special_case;
252b5132
RH
1387
1388 know (str);
a22b281c 1389 special_case = sparc_ip (str, &insn);
b0825cc2
DM
1390 if (insn == NULL)
1391 return;
252b5132
RH
1392
1393 /* We warn about attempts to put a floating point branch in a delay slot,
1394 unless the delay slot has been annulled. */
b0825cc2 1395 if (last_insn != NULL
252b5132
RH
1396 && (insn->flags & F_FBR) != 0
1397 && (last_insn->flags & F_DELAYED) != 0
1398 /* ??? This test isn't completely accurate. We assume anything with
1399 F_{UNBR,CONDBR,FBR} set is annullable. */
1400 && ((last_insn->flags & (F_UNBR | F_CONDBR | F_FBR)) == 0
1401 || (last_opcode & ANNUL) == 0))
1402 as_warn (_("FP branch in delay slot"));
1403
1404 /* SPARC before v9 requires a nop instruction between a floating
1405 point instruction and a floating point branch. We insert one
1406 automatically, with a warning. */
1407 if (max_architecture < SPARC_OPCODE_ARCH_V9
252b5132
RH
1408 && last_insn != NULL
1409 && (insn->flags & F_FBR) != 0
1410 && (last_insn->flags & F_FLOAT) != 0)
1411 {
1412 struct sparc_it nop_insn;
1413
1414 nop_insn.opcode = NOP_INSN;
1415 nop_insn.reloc = BFD_RELOC_NONE;
1416 output_insn (insn, &nop_insn);
1417 as_warn (_("FP branch preceded by FP instruction; NOP inserted"));
1418 }
1419
a22b281c
RH
1420 switch (special_case)
1421 {
1422 case SPECIAL_CASE_NONE:
e0c6ed95 1423 /* Normal insn. */
a22b281c
RH
1424 output_insn (insn, &the_insn);
1425 break;
252b5132 1426
a22b281c
RH
1427 case SPECIAL_CASE_SETSW:
1428 synthetize_setsw (insn);
1429 break;
e0c6ed95 1430
a22b281c
RH
1431 case SPECIAL_CASE_SET:
1432 synthetize_setuw (insn);
1433 break;
252b5132 1434
a22b281c
RH
1435 case SPECIAL_CASE_SETX:
1436 synthetize_setx (insn);
1437 break;
e0c6ed95 1438
a22b281c
RH
1439 case SPECIAL_CASE_FDIV:
1440 {
1441 int rd = (the_insn.opcode >> 25) & 0x1f;
e0c6ed95 1442
a22b281c 1443 output_insn (insn, &the_insn);
e0c6ed95 1444
a22b281c
RH
1445 /* According to information leaked from Sun, the "fdiv" instructions
1446 on early SPARC machines would produce incorrect results sometimes.
1447 The workaround is to add an fmovs of the destination register to
1448 itself just after the instruction. This was true on machines
e0c6ed95 1449 with Weitek 1165 float chips, such as the Sun-4/260 and /280. */
9c2799c2 1450 gas_assert (the_insn.reloc == BFD_RELOC_NONE);
a22b281c
RH
1451 the_insn.opcode = FMOVS_INSN | rd | RD (rd);
1452 output_insn (insn, &the_insn);
1453 return;
1454 }
e0c6ed95 1455
a22b281c
RH
1456 default:
1457 as_fatal (_("failed special case insn sanity check"));
252b5132
RH
1458 }
1459}
1460
4bafe00e 1461static const char *
3d68f91c 1462get_hwcap_name (bfd_uint64_t mask)
4bafe00e 1463{
ec668d69 1464 if (mask & HWCAP_MUL32)
4bafe00e 1465 return "mul32";
ec668d69 1466 if (mask & HWCAP_DIV32)
4bafe00e 1467 return "div32";
ec668d69 1468 if (mask & HWCAP_FSMULD)
4bafe00e 1469 return "fsmuld";
ec668d69 1470 if (mask & HWCAP_V8PLUS)
4bafe00e 1471 return "v8plus";
ec668d69 1472 if (mask & HWCAP_POPC)
4bafe00e 1473 return "popc";
ec668d69 1474 if (mask & HWCAP_VIS)
4bafe00e 1475 return "vis";
ec668d69 1476 if (mask & HWCAP_VIS2)
4bafe00e 1477 return "vis2";
ec668d69 1478 if (mask & HWCAP_ASI_BLK_INIT)
4bafe00e 1479 return "ASIBlkInit";
ec668d69 1480 if (mask & HWCAP_FMAF)
4bafe00e 1481 return "fmaf";
ec668d69 1482 if (mask & HWCAP_VIS3)
4bafe00e 1483 return "vis3";
ec668d69 1484 if (mask & HWCAP_HPC)
4bafe00e 1485 return "hpc";
ec668d69 1486 if (mask & HWCAP_RANDOM)
4bafe00e 1487 return "random";
ec668d69 1488 if (mask & HWCAP_TRANS)
4bafe00e 1489 return "trans";
ec668d69 1490 if (mask & HWCAP_FJFMAU)
4bafe00e 1491 return "fjfmau";
ec668d69 1492 if (mask & HWCAP_IMA)
4bafe00e 1493 return "ima";
ec668d69 1494 if (mask & HWCAP_ASI_CACHE_SPARING)
4bafe00e 1495 return "cspare";
ec668d69
DM
1496 if (mask & HWCAP_AES)
1497 return "aes";
1498 if (mask & HWCAP_DES)
1499 return "des";
1500 if (mask & HWCAP_KASUMI)
1501 return "kasumi";
1502 if (mask & HWCAP_CAMELLIA)
1503 return "camellia";
1504 if (mask & HWCAP_MD5)
1505 return "md5";
1506 if (mask & HWCAP_SHA1)
1507 return "sha1";
1508 if (mask & HWCAP_SHA256)
1509 return "sha256";
1510 if (mask & HWCAP_SHA512)
1511 return "sha512";
1512 if (mask & HWCAP_MPMUL)
1513 return "mpmul";
1514 if (mask & HWCAP_MONT)
1515 return "mont";
1516 if (mask & HWCAP_PAUSE)
1517 return "pause";
1518 if (mask & HWCAP_CBCOND)
1519 return "cbcond";
1520 if (mask & HWCAP_CRC32C)
1521 return "crc32c";
3d68f91c
JM
1522
1523 mask = mask >> 32;
1524 if (mask & HWCAP2_FJATHPLUS)
1525 return "fjathplus";
1526 if (mask & HWCAP2_VIS3B)
1527 return "vis3b";
1528 if (mask & HWCAP2_ADP)
1529 return "adp";
1530 if (mask & HWCAP2_SPARC5)
1531 return "sparc5";
1532 if (mask & HWCAP2_MWAIT)
1533 return "mwait";
1534 if (mask & HWCAP2_XMPMUL)
1535 return "xmpmul";
1536 if (mask & HWCAP2_XMONT)
1537 return "xmont";
1538 if (mask & HWCAP2_NSEC)
1539 return "nsec";
1540
4bafe00e
DM
1541 return "UNKNOWN";
1542}
1543
252b5132
RH
1544/* Subroutine of md_assemble to do the actual parsing. */
1545
a22b281c 1546static int
5a49b8ac 1547sparc_ip (char *str, const struct sparc_opcode **pinsn)
252b5132
RH
1548{
1549 char *error_message = "";
1550 char *s;
1551 const char *args;
1552 char c;
1553 const struct sparc_opcode *insn;
1554 char *argsStart;
1555 unsigned long opcode;
1556 unsigned int mask = 0;
1557 int match = 0;
1558 int comma = 0;
1559 int v9_arg_p;
a22b281c 1560 int special_case = SPECIAL_CASE_NONE;
252b5132
RH
1561
1562 s = str;
3882b010 1563 if (ISLOWER (*s))
252b5132
RH
1564 {
1565 do
1566 ++s;
6cda1326 1567 while (ISLOWER (*s) || ISDIGIT (*s) || *s == '_');
252b5132
RH
1568 }
1569
1570 switch (*s)
1571 {
1572 case '\0':
1573 break;
1574
1575 case ',':
1576 comma = 1;
e0c6ed95 1577 /* Fall through. */
252b5132
RH
1578
1579 case ' ':
1580 *s++ = '\0';
1581 break;
1582
1583 default:
b0825cc2
DM
1584 as_bad (_("Unknown opcode: `%s'"), str);
1585 *pinsn = NULL;
1586 return special_case;
252b5132
RH
1587 }
1588 insn = (struct sparc_opcode *) hash_find (op_hash, str);
1589 *pinsn = insn;
1590 if (insn == NULL)
1591 {
1592 as_bad (_("Unknown opcode: `%s'"), str);
a22b281c 1593 return special_case;
252b5132
RH
1594 }
1595 if (comma)
1596 {
1597 *--s = ',';
1598 }
1599
1600 argsStart = s;
1601 for (;;)
1602 {
1603 opcode = insn->match;
1604 memset (&the_insn, '\0', sizeof (the_insn));
1605 the_insn.reloc = BFD_RELOC_NONE;
1606 v9_arg_p = 0;
1607
e0c6ed95
AM
1608 /* Build the opcode, checking as we go to make sure that the
1609 operands match. */
252b5132
RH
1610 for (args = insn->args;; ++args)
1611 {
1612 switch (*args)
1613 {
1614 case 'K':
1615 {
1616 int kmask = 0;
1617
1618 /* Parse a series of masks. */
1619 if (*s == '#')
1620 {
1621 while (*s == '#')
1622 {
91d6fa6a 1623 int jmask;
252b5132
RH
1624
1625 if (! parse_keyword_arg (sparc_encode_membar, &s,
91d6fa6a 1626 &jmask))
252b5132
RH
1627 {
1628 error_message = _(": invalid membar mask name");
1629 goto error;
1630 }
91d6fa6a 1631 kmask |= jmask;
47926f60
KH
1632 while (*s == ' ')
1633 ++s;
252b5132
RH
1634 if (*s == '|' || *s == '+')
1635 ++s;
47926f60
KH
1636 while (*s == ' ')
1637 ++s;
252b5132
RH
1638 }
1639 }
1640 else
1641 {
1642 if (! parse_const_expr_arg (&s, &kmask))
1643 {
1644 error_message = _(": invalid membar mask expression");
1645 goto error;
1646 }
1647 if (kmask < 0 || kmask > 127)
1648 {
1649 error_message = _(": invalid membar mask number");
1650 goto error;
1651 }
1652 }
1653
1654 opcode |= MEMBAR (kmask);
1655 continue;
1656 }
1657
19f7b010
JJ
1658 case '3':
1659 {
1660 int smask = 0;
1661
1662 if (! parse_const_expr_arg (&s, &smask))
1663 {
1664 error_message = _(": invalid siam mode expression");
1665 goto error;
1666 }
1667 if (smask < 0 || smask > 7)
1668 {
1669 error_message = _(": invalid siam mode number");
1670 goto error;
1671 }
1672 opcode |= smask;
1673 continue;
1674 }
1675
252b5132
RH
1676 case '*':
1677 {
1678 int fcn = 0;
1679
1680 /* Parse a prefetch function. */
1681 if (*s == '#')
1682 {
1683 if (! parse_keyword_arg (sparc_encode_prefetch, &s, &fcn))
1684 {
1685 error_message = _(": invalid prefetch function name");
1686 goto error;
1687 }
1688 }
1689 else
1690 {
1691 if (! parse_const_expr_arg (&s, &fcn))
1692 {
1693 error_message = _(": invalid prefetch function expression");
1694 goto error;
1695 }
1696 if (fcn < 0 || fcn > 31)
1697 {
1698 error_message = _(": invalid prefetch function number");
1699 goto error;
1700 }
1701 }
1702 opcode |= RD (fcn);
1703 continue;
1704 }
1705
1706 case '!':
1707 case '?':
1708 /* Parse a sparc64 privileged register. */
1709 if (*s == '%')
1710 {
1711 struct priv_reg_entry *p = priv_reg_table;
e0c6ed95 1712 unsigned int len = 9999999; /* Init to make gcc happy. */
252b5132
RH
1713
1714 s += 1;
1715 while (p->name[0] > s[0])
1716 p++;
1717 while (p->name[0] == s[0])
1718 {
1719 len = strlen (p->name);
1720 if (strncmp (p->name, s, len) == 0)
1721 break;
1722 p++;
1723 }
1724 if (p->name[0] != s[0])
1725 {
1726 error_message = _(": unrecognizable privileged register");
1727 goto error;
1728 }
1729 if (*args == '?')
1730 opcode |= (p->regnum << 14);
1731 else
1732 opcode |= (p->regnum << 25);
1733 s += len;
1734 continue;
1735 }
1736 else
1737 {
1738 error_message = _(": unrecognizable privileged register");
1739 goto error;
1740 }
1741
10156f83
DM
1742 case '$':
1743 case '%':
1744 /* Parse a sparc64 hyperprivileged register. */
1745 if (*s == '%')
1746 {
1747 struct priv_reg_entry *p = hpriv_reg_table;
1748 unsigned int len = 9999999; /* Init to make gcc happy. */
1749
1750 s += 1;
1751 while (p->name[0] > s[0])
1752 p++;
1753 while (p->name[0] == s[0])
1754 {
1755 len = strlen (p->name);
1756 if (strncmp (p->name, s, len) == 0)
1757 break;
1758 p++;
1759 }
1760 if (p->name[0] != s[0])
1761 {
1762 error_message = _(": unrecognizable hyperprivileged register");
1763 goto error;
1764 }
1765 if (*args == '$')
1766 opcode |= (p->regnum << 14);
1767 else
1768 opcode |= (p->regnum << 25);
1769 s += len;
1770 continue;
1771 }
1772 else
1773 {
1774 error_message = _(": unrecognizable hyperprivileged register");
1775 goto error;
1776 }
1777
252b5132
RH
1778 case '_':
1779 case '/':
19f7b010 1780 /* Parse a v9a/v9b ancillary state register. */
252b5132
RH
1781 if (*s == '%')
1782 {
1783 struct priv_reg_entry *p = v9a_asr_table;
e0c6ed95 1784 unsigned int len = 9999999; /* Init to make gcc happy. */
252b5132
RH
1785
1786 s += 1;
1787 while (p->name[0] > s[0])
1788 p++;
1789 while (p->name[0] == s[0])
1790 {
1791 len = strlen (p->name);
1792 if (strncmp (p->name, s, len) == 0)
1793 break;
1794 p++;
1795 }
1796 if (p->name[0] != s[0])
1797 {
19f7b010 1798 error_message = _(": unrecognizable v9a or v9b ancillary state register");
252b5132
RH
1799 goto error;
1800 }
1801 if (*args == '/' && (p->regnum == 20 || p->regnum == 21))
1802 {
1803 error_message = _(": rd on write only ancillary state register");
1804 goto error;
e0c6ed95 1805 }
19f7b010
JJ
1806 if (p->regnum >= 24
1807 && (insn->architecture
1808 & SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V9A)))
1809 {
1810 /* %sys_tick and %sys_tick_cmpr are v9bnotv9a */
1811 error_message = _(": unrecognizable v9a ancillary state register");
1812 goto error;
1813 }
252b5132
RH
1814 if (*args == '/')
1815 opcode |= (p->regnum << 14);
1816 else
1817 opcode |= (p->regnum << 25);
1818 s += len;
1819 continue;
1820 }
1821 else
1822 {
19f7b010 1823 error_message = _(": unrecognizable v9a or v9b ancillary state register");
252b5132
RH
1824 goto error;
1825 }
1826
1827 case 'M':
1828 case 'm':
1829 if (strncmp (s, "%asr", 4) == 0)
1830 {
1831 s += 4;
1832
3882b010 1833 if (ISDIGIT (*s))
252b5132
RH
1834 {
1835 long num = 0;
1836
3882b010 1837 while (ISDIGIT (*s))
252b5132
RH
1838 {
1839 num = num * 10 + *s - '0';
1840 ++s;
1841 }
1842
1843 if (current_architecture >= SPARC_OPCODE_ARCH_V9)
1844 {
1845 if (num < 16 || 31 < num)
1846 {
1847 error_message = _(": asr number must be between 16 and 31");
1848 goto error;
1849 }
1850 }
1851 else
1852 {
1853 if (num < 0 || 31 < num)
1854 {
1855 error_message = _(": asr number must be between 0 and 31");
1856 goto error;
1857 }
1858 }
1859
1860 opcode |= (*args == 'M' ? RS1 (num) : RD (num));
1861 continue;
1862 }
1863 else
1864 {
1865 error_message = _(": expecting %asrN");
1866 goto error;
1867 }
e0c6ed95 1868 } /* if %asr */
252b5132
RH
1869 break;
1870
1871 case 'I':
1872 the_insn.reloc = BFD_RELOC_SPARC_11;
1873 goto immediate;
1874
1875 case 'j':
1876 the_insn.reloc = BFD_RELOC_SPARC_10;
1877 goto immediate;
1878
6cda1326
DM
1879 case ')':
1880 if (*s == ' ')
1881 s++;
1882 if ((s[0] == '0' && s[1] == 'x' && ISXDIGIT (s[2]))
1883 || ISDIGIT (*s))
1884 {
1885 long num = 0;
1886
1887 if (s[0] == '0' && s[1] == 'x')
1888 {
1889 s += 2;
1890 while (ISXDIGIT (*s))
1891 {
1892 num <<= 4;
1893 num |= hex_value (*s);
1894 ++s;
1895 }
1896 }
1897 else
1898 {
1899 while (ISDIGIT (*s))
1900 {
1901 num = num * 10 + *s - '0';
1902 ++s;
1903 }
1904 }
1905 if (num < 0 || num > 31)
1906 {
1907 error_message = _(": crypto immediate must be between 0 and 31");
1908 goto error;
1909 }
1910
1911 opcode |= RS3 (num);
1912 continue;
1913 }
1914 else
1915 {
1916 error_message = _(": expecting crypto immediate");
1917 goto error;
1918 }
1919
252b5132
RH
1920 case 'X':
1921 /* V8 systems don't understand BFD_RELOC_SPARC_5. */
1922 if (SPARC_OPCODE_ARCH_V9_P (max_architecture))
1923 the_insn.reloc = BFD_RELOC_SPARC_5;
1924 else
1925 the_insn.reloc = BFD_RELOC_SPARC13;
1926 /* These fields are unsigned, but for upward compatibility,
1927 allow negative values as well. */
1928 goto immediate;
1929
1930 case 'Y':
1931 /* V8 systems don't understand BFD_RELOC_SPARC_6. */
1932 if (SPARC_OPCODE_ARCH_V9_P (max_architecture))
1933 the_insn.reloc = BFD_RELOC_SPARC_6;
1934 else
1935 the_insn.reloc = BFD_RELOC_SPARC13;
1936 /* These fields are unsigned, but for upward compatibility,
1937 allow negative values as well. */
1938 goto immediate;
1939
1940 case 'k':
1941 the_insn.reloc = /* RELOC_WDISP2_14 */ BFD_RELOC_SPARC_WDISP16;
1942 the_insn.pcrel = 1;
1943 goto immediate;
1944
2615994e
DM
1945 case '=':
1946 the_insn.reloc = /* RELOC_WDISP2_8 */ BFD_RELOC_SPARC_WDISP10;
1947 the_insn.pcrel = 1;
1948 goto immediate;
1949
252b5132
RH
1950 case 'G':
1951 the_insn.reloc = BFD_RELOC_SPARC_WDISP19;
1952 the_insn.pcrel = 1;
1953 goto immediate;
1954
1955 case 'N':
1956 if (*s == 'p' && s[1] == 'n')
1957 {
1958 s += 2;
1959 continue;
1960 }
1961 break;
1962
1963 case 'T':
1964 if (*s == 'p' && s[1] == 't')
1965 {
1966 s += 2;
1967 continue;
1968 }
1969 break;
1970
1971 case 'z':
1972 if (*s == ' ')
1973 {
1974 ++s;
1975 }
1976 if (strncmp (s, "%icc", 4) == 0)
1977 {
1978 s += 4;
1979 continue;
1980 }
1981 break;
1982
1983 case 'Z':
1984 if (*s == ' ')
1985 {
1986 ++s;
1987 }
1988 if (strncmp (s, "%xcc", 4) == 0)
1989 {
1990 s += 4;
1991 continue;
1992 }
1993 break;
1994
1995 case '6':
1996 if (*s == ' ')
1997 {
1998 ++s;
1999 }
2000 if (strncmp (s, "%fcc0", 5) == 0)
2001 {
2002 s += 5;
2003 continue;
2004 }
2005 break;
2006
2007 case '7':
2008 if (*s == ' ')
2009 {
2010 ++s;
2011 }
2012 if (strncmp (s, "%fcc1", 5) == 0)
2013 {
2014 s += 5;
2015 continue;
2016 }
2017 break;
2018
2019 case '8':
2020 if (*s == ' ')
2021 {
2022 ++s;
2023 }
2024 if (strncmp (s, "%fcc2", 5) == 0)
2025 {
2026 s += 5;
2027 continue;
2028 }
2029 break;
2030
2031 case '9':
2032 if (*s == ' ')
2033 {
2034 ++s;
2035 }
2036 if (strncmp (s, "%fcc3", 5) == 0)
2037 {
2038 s += 5;
2039 continue;
2040 }
2041 break;
2042
2043 case 'P':
2044 if (strncmp (s, "%pc", 3) == 0)
2045 {
2046 s += 3;
2047 continue;
2048 }
2049 break;
2050
2051 case 'W':
2052 if (strncmp (s, "%tick", 5) == 0)
2053 {
2054 s += 5;
2055 continue;
2056 }
2057 break;
2058
e0c6ed95 2059 case '\0': /* End of args. */
b9734f35 2060 if (s[0] == ',' && s[1] == '%')
252b5132 2061 {
739f7f82 2062 static const struct ops
dfeb0666 2063 {
b9734f35
JJ
2064 /* The name as it appears in assembler. */
2065 char *name;
2066 /* strlen (name), precomputed for speed */
2067 int len;
2068 /* The reloc this pseudo-op translates to. */
2069 int reloc;
739f7f82
DM
2070 /* 1 if tls call. */
2071 int tls_call;
dfeb0666 2072 }
739f7f82 2073 ops[] =
dfeb0666 2074 {
b9734f35
JJ
2075 { "tgd_add", 7, BFD_RELOC_SPARC_TLS_GD_ADD, 0 },
2076 { "tgd_call", 8, BFD_RELOC_SPARC_TLS_GD_CALL, 1 },
2077 { "tldm_add", 8, BFD_RELOC_SPARC_TLS_LDM_ADD, 0 },
2078 { "tldm_call", 9, BFD_RELOC_SPARC_TLS_LDM_CALL, 1 },
2079 { "tldo_add", 8, BFD_RELOC_SPARC_TLS_LDO_ADD, 0 },
2080 { "tie_ldx", 7, BFD_RELOC_SPARC_TLS_IE_LDX, 0 },
2081 { "tie_ld", 6, BFD_RELOC_SPARC_TLS_IE_LD, 0 },
dfeb0666 2082 { "tie_add", 7, BFD_RELOC_SPARC_TLS_IE_ADD, 0 },
739f7f82 2083 { "gdop", 4, BFD_RELOC_SPARC_GOTDATA_OP, 0 },
dfeb0666 2084 { NULL, 0, 0, 0 }
b9734f35 2085 };
739f7f82 2086 const struct ops *o;
b9734f35
JJ
2087 char *s1;
2088 int npar = 0;
2089
739f7f82 2090 for (o = ops; o->name; o++)
b9734f35
JJ
2091 if (strncmp (s + 2, o->name, o->len) == 0)
2092 break;
2093 if (o->name == NULL)
2094 break;
2095
2096 if (s[o->len + 2] != '(')
2097 {
2098 as_bad (_("Illegal operands: %%%s requires arguments in ()"), o->name);
2099 return special_case;
2100 }
2101
739f7f82 2102 if (! o->tls_call && the_insn.reloc != BFD_RELOC_NONE)
b9734f35
JJ
2103 {
2104 as_bad (_("Illegal operands: %%%s cannot be used together with other relocs in the insn ()"),
2105 o->name);
2106 return special_case;
2107 }
2108
739f7f82 2109 if (o->tls_call
b9734f35
JJ
2110 && (the_insn.reloc != BFD_RELOC_32_PCREL_S2
2111 || the_insn.exp.X_add_number != 0
2112 || the_insn.exp.X_add_symbol
2113 != symbol_find_or_make ("__tls_get_addr")))
2114 {
2115 as_bad (_("Illegal operands: %%%s can be only used with call __tls_get_addr"),
2116 o->name);
2117 return special_case;
2118 }
2119
2120 the_insn.reloc = o->reloc;
2121 memset (&the_insn.exp, 0, sizeof (the_insn.exp));
2122 s += o->len + 3;
2123
2124 for (s1 = s; *s1 && *s1 != ',' && *s1 != ']'; s1++)
2125 if (*s1 == '(')
2126 npar++;
2127 else if (*s1 == ')')
2128 {
2129 if (!npar)
2130 break;
2131 npar--;
2132 }
2133
2134 if (*s1 != ')')
2135 {
2136 as_bad (_("Illegal operands: %%%s requires arguments in ()"), o->name);
2137 return special_case;
2138 }
2139
2140 *s1 = '\0';
2141 (void) get_expression (s);
2142 *s1 = ')';
2143 s = s1 + 1;
252b5132 2144 }
b9734f35
JJ
2145 if (*s == '\0')
2146 match = 1;
252b5132
RH
2147 break;
2148
2149 case '+':
2150 if (*s == '+')
2151 {
2152 ++s;
2153 continue;
2154 }
2155 if (*s == '-')
2156 {
2157 continue;
2158 }
2159 break;
2160
e0c6ed95 2161 case '[': /* These must match exactly. */
252b5132
RH
2162 case ']':
2163 case ',':
2164 case ' ':
2165 if (*s++ == *args)
2166 continue;
2167 break;
2168
e0c6ed95 2169 case '#': /* Must be at least one digit. */
3882b010 2170 if (ISDIGIT (*s++))
252b5132 2171 {
3882b010 2172 while (ISDIGIT (*s))
252b5132
RH
2173 {
2174 ++s;
2175 }
2176 continue;
2177 }
2178 break;
2179
e0c6ed95 2180 case 'C': /* Coprocessor state register. */
252b5132
RH
2181 if (strncmp (s, "%csr", 4) == 0)
2182 {
2183 s += 4;
2184 continue;
2185 }
2186 break;
2187
e0c6ed95 2188 case 'b': /* Next operand is a coprocessor register. */
252b5132
RH
2189 case 'c':
2190 case 'D':
3882b010 2191 if (*s++ == '%' && *s++ == 'c' && ISDIGIT (*s))
252b5132
RH
2192 {
2193 mask = *s++;
3882b010 2194 if (ISDIGIT (*s))
252b5132
RH
2195 {
2196 mask = 10 * (mask - '0') + (*s++ - '0');
2197 if (mask >= 32)
2198 {
2199 break;
2200 }
2201 }
2202 else
2203 {
2204 mask -= '0';
2205 }
2206 switch (*args)
2207 {
2208
2209 case 'b':
2210 opcode |= mask << 14;
2211 continue;
2212
2213 case 'c':
2214 opcode |= mask;
2215 continue;
2216
2217 case 'D':
2218 opcode |= mask << 25;
2219 continue;
2220 }
2221 }
2222 break;
2223
2224 case 'r': /* next operand must be a register */
2225 case 'O':
2226 case '1':
2227 case '2':
2228 case 'd':
2229 if (*s++ == '%')
2230 {
2231 switch (c = *s++)
2232 {
2233
2234 case 'f': /* frame pointer */
2235 if (*s++ == 'p')
2236 {
2237 mask = 0x1e;
2238 break;
2239 }
2240 goto error;
2241
2242 case 'g': /* global register */
a22b281c
RH
2243 c = *s++;
2244 if (isoctal (c))
252b5132
RH
2245 {
2246 mask = c - '0';
2247 break;
2248 }
2249 goto error;
2250
2251 case 'i': /* in register */
a22b281c
RH
2252 c = *s++;
2253 if (isoctal (c))
252b5132
RH
2254 {
2255 mask = c - '0' + 24;
2256 break;
2257 }
2258 goto error;
2259
2260 case 'l': /* local register */
a22b281c
RH
2261 c = *s++;
2262 if (isoctal (c))
252b5132
RH
2263 {
2264 mask = (c - '0' + 16);
2265 break;
2266 }
2267 goto error;
2268
2269 case 'o': /* out register */
a22b281c
RH
2270 c = *s++;
2271 if (isoctal (c))
252b5132
RH
2272 {
2273 mask = (c - '0' + 8);
2274 break;
2275 }
2276 goto error;
2277
2278 case 's': /* stack pointer */
2279 if (*s++ == 'p')
2280 {
2281 mask = 0xe;
2282 break;
2283 }
2284 goto error;
2285
2286 case 'r': /* any register */
3882b010 2287 if (!ISDIGIT ((c = *s++)))
252b5132
RH
2288 {
2289 goto error;
2290 }
2291 /* FALLTHROUGH */
2292 case '0':
2293 case '1':
2294 case '2':
2295 case '3':
2296 case '4':
2297 case '5':
2298 case '6':
2299 case '7':
2300 case '8':
2301 case '9':
3882b010 2302 if (ISDIGIT (*s))
252b5132
RH
2303 {
2304 if ((c = 10 * (c - '0') + (*s++ - '0')) >= 32)
2305 {
2306 goto error;
2307 }
2308 }
2309 else
2310 {
2311 c -= '0';
2312 }
2313 mask = c;
2314 break;
2315
2316 default:
2317 goto error;
2318 }
2319
6d8809aa 2320 if ((mask & ~1) == 2 && sparc_arch_size == 64
e0c6ed95 2321 && no_undeclared_regs && ! globals[mask])
79bd78be 2322 as_bad (_("detected global register use not covered by .register pseudo-op"));
6d8809aa 2323
252b5132
RH
2324 /* Got the register, now figure out where
2325 it goes in the opcode. */
2326 switch (*args)
2327 {
2328 case '1':
2329 opcode |= mask << 14;
2330 continue;
2331
2332 case '2':
2333 opcode |= mask;
2334 continue;
2335
2336 case 'd':
2337 opcode |= mask << 25;
2338 continue;
2339
2340 case 'r':
2341 opcode |= (mask << 25) | (mask << 14);
2342 continue;
2343
2344 case 'O':
2345 opcode |= (mask << 25) | (mask << 0);
2346 continue;
2347 }
2348 }
2349 break;
2350
2351 case 'e': /* next operand is a floating point register */
2352 case 'v':
2353 case 'V':
2354
2355 case 'f':
2356 case 'B':
2357 case 'R':
2358
ea783ef3
DM
2359 case '4':
2360 case '5':
2361
252b5132
RH
2362 case 'g':
2363 case 'H':
2364 case 'J':
3d68f91c 2365 case '}':
252b5132
RH
2366 {
2367 char format;
2368
2369 if (*s++ == '%'
2370 && ((format = *s) == 'f')
3882b010 2371 && ISDIGIT (*++s))
252b5132 2372 {
3882b010 2373 for (mask = 0; ISDIGIT (*s); ++s)
252b5132
RH
2374 {
2375 mask = 10 * mask + (*s - '0');
2376 } /* read the number */
2377
2378 if ((*args == 'v'
2379 || *args == 'B'
ea783ef3 2380 || *args == '5'
252b5132
RH
2381 || *args == 'H')
2382 && (mask & 1))
2383 {
2384 break;
2385 } /* register must be even numbered */
2386
2387 if ((*args == 'V'
2388 || *args == 'R'
2389 || *args == 'J')
2390 && (mask & 3))
2391 {
2392 break;
2393 } /* register must be multiple of 4 */
2394
2395 if (mask >= 64)
2396 {
2397 if (SPARC_OPCODE_ARCH_V9_P (max_architecture))
2398 error_message = _(": There are only 64 f registers; [0-63]");
2399 else
2400 error_message = _(": There are only 32 f registers; [0-31]");
2401 goto error;
2402 } /* on error */
2403 else if (mask >= 32)
2404 {
2405 if (SPARC_OPCODE_ARCH_V9_P (max_architecture))
2406 {
26664553
JJ
2407 if (*args == 'e' || *args == 'f' || *args == 'g')
2408 {
2409 error_message
2410 = _(": There are only 32 single precision f registers; [0-31]");
2411 goto error;
2412 }
252b5132
RH
2413 v9_arg_p = 1;
2414 mask -= 31; /* wrap high bit */
2415 }
2416 else
2417 {
2418 error_message = _(": There are only 32 f registers; [0-31]");
2419 goto error;
2420 }
2421 }
2422 }
2423 else
2424 {
2425 break;
ab3e48dc 2426 } /* if not an 'f' register. */
252b5132 2427
3d68f91c
JM
2428 if (*args == '}' && mask != RS2 (opcode))
2429 {
2430 error_message
2431 = _(": Instruction requires frs2 and frsd must be the same register");
2432 goto error;
2433 }
2434
252b5132
RH
2435 switch (*args)
2436 {
2437 case 'v':
2438 case 'V':
2439 case 'e':
2440 opcode |= RS1 (mask);
2441 continue;
2442
252b5132
RH
2443 case 'f':
2444 case 'B':
2445 case 'R':
2446 opcode |= RS2 (mask);
2447 continue;
2448
ea783ef3
DM
2449 case '4':
2450 case '5':
2451 opcode |= RS3 (mask);
2452 continue;
2453
252b5132
RH
2454 case 'g':
2455 case 'H':
2456 case 'J':
3d68f91c 2457 case '}':
252b5132
RH
2458 opcode |= RD (mask);
2459 continue;
ab3e48dc 2460 } /* Pack it in. */
252b5132
RH
2461
2462 know (0);
2463 break;
ab3e48dc 2464 } /* float arg */
252b5132
RH
2465
2466 case 'F':
2467 if (strncmp (s, "%fsr", 4) == 0)
2468 {
2469 s += 4;
2470 continue;
2471 }
2472 break;
2473
ea783ef3
DM
2474 case '(':
2475 if (strncmp (s, "%efsr", 5) == 0)
2476 {
2477 s += 5;
2478 continue;
2479 }
2480 break;
2481
ab3e48dc
KH
2482 case '0': /* 64 bit immediate (set, setsw, setx insn) */
2483 the_insn.reloc = BFD_RELOC_NONE; /* reloc handled elsewhere */
252b5132
RH
2484 goto immediate;
2485
ab3e48dc 2486 case 'l': /* 22 bit PC relative immediate */
252b5132
RH
2487 the_insn.reloc = BFD_RELOC_SPARC_WDISP22;
2488 the_insn.pcrel = 1;
2489 goto immediate;
2490
ab3e48dc 2491 case 'L': /* 30 bit immediate */
252b5132
RH
2492 the_insn.reloc = BFD_RELOC_32_PCREL_S2;
2493 the_insn.pcrel = 1;
2494 goto immediate;
2495
63fab58c 2496 case 'h':
ab3e48dc 2497 case 'n': /* 22 bit immediate */
252b5132
RH
2498 the_insn.reloc = BFD_RELOC_SPARC22;
2499 goto immediate;
2500
ab3e48dc 2501 case 'i': /* 13 bit immediate */
252b5132
RH
2502 the_insn.reloc = BFD_RELOC_SPARC13;
2503
2504 /* fallthrough */
2505
2506 immediate:
2507 if (*s == ' ')
2508 s++;
2509
cf9a1301
RH
2510 {
2511 char *s1;
2512 char *op_arg = NULL;
30eb9c17 2513 static expressionS op_exp;
cf9a1301
RH
2514 bfd_reloc_code_real_type old_reloc = the_insn.reloc;
2515
2516 /* Check for %hi, etc. */
2517 if (*s == '%')
2518 {
2519 static const struct ops {
2520 /* The name as it appears in assembler. */
2521 char *name;
2522 /* strlen (name), precomputed for speed */
2523 int len;
2524 /* The reloc this pseudo-op translates to. */
2525 int reloc;
2526 /* Non-zero if for v9 only. */
2527 int v9_p;
2528 /* Non-zero if can be used in pc-relative contexts. */
2529 int pcrel_p;/*FIXME:wip*/
2530 } ops[] = {
2531 /* hix/lox must appear before hi/lo so %hix won't be
2532 mistaken for %hi. */
2533 { "hix", 3, BFD_RELOC_SPARC_HIX22, 1, 0 },
2534 { "lox", 3, BFD_RELOC_SPARC_LOX10, 1, 0 },
2535 { "hi", 2, BFD_RELOC_HI22, 0, 1 },
2536 { "lo", 2, BFD_RELOC_LO10, 0, 1 },
14865d76
DM
2537 { "pc22", 4, BFD_RELOC_SPARC_PC22, 0, 1 },
2538 { "pc10", 4, BFD_RELOC_SPARC_PC10, 0, 1 },
cf9a1301
RH
2539 { "hh", 2, BFD_RELOC_SPARC_HH22, 1, 1 },
2540 { "hm", 2, BFD_RELOC_SPARC_HM10, 1, 1 },
2541 { "lm", 2, BFD_RELOC_SPARC_LM22, 1, 1 },
2615994e
DM
2542 { "h34", 3, BFD_RELOC_SPARC_H34, 1, 0 },
2543 { "l34", 3, BFD_RELOC_SPARC_L44, 1, 0 },
cf9a1301
RH
2544 { "h44", 3, BFD_RELOC_SPARC_H44, 1, 0 },
2545 { "m44", 3, BFD_RELOC_SPARC_M44, 1, 0 },
2546 { "l44", 3, BFD_RELOC_SPARC_L44, 1, 0 },
2547 { "uhi", 3, BFD_RELOC_SPARC_HH22, 1, 0 },
2548 { "ulo", 3, BFD_RELOC_SPARC_HM10, 1, 0 },
b9734f35
JJ
2549 { "tgd_hi22", 8, BFD_RELOC_SPARC_TLS_GD_HI22, 0, 0 },
2550 { "tgd_lo10", 8, BFD_RELOC_SPARC_TLS_GD_LO10, 0, 0 },
2551 { "tldm_hi22", 9, BFD_RELOC_SPARC_TLS_LDM_HI22, 0, 0 },
2552 { "tldm_lo10", 9, BFD_RELOC_SPARC_TLS_LDM_LO10, 0, 0 },
2553 { "tldo_hix22", 10, BFD_RELOC_SPARC_TLS_LDO_HIX22, 0,
2554 0 },
2555 { "tldo_lox10", 10, BFD_RELOC_SPARC_TLS_LDO_LOX10, 0,
2556 0 },
2557 { "tie_hi22", 8, BFD_RELOC_SPARC_TLS_IE_HI22, 0, 0 },
2558 { "tie_lo10", 8, BFD_RELOC_SPARC_TLS_IE_LO10, 0, 0 },
2559 { "tle_hix22", 9, BFD_RELOC_SPARC_TLS_LE_HIX22, 0, 0 },
2560 { "tle_lox10", 9, BFD_RELOC_SPARC_TLS_LE_LOX10, 0, 0 },
739f7f82
DM
2561 { "gdop_hix22", 10, BFD_RELOC_SPARC_GOTDATA_OP_HIX22,
2562 0, 0 },
2563 { "gdop_lox10", 10, BFD_RELOC_SPARC_GOTDATA_OP_LOX10,
2564 0, 0 },
c2158c24 2565 { NULL, 0, 0, 0, 0 }
cf9a1301
RH
2566 };
2567 const struct ops *o;
e0c6ed95 2568
cf9a1301
RH
2569 for (o = ops; o->name; o++)
2570 if (strncmp (s + 1, o->name, o->len) == 0)
2571 break;
2572 if (o->name == NULL)
252b5132 2573 break;
e0c6ed95 2574
cf9a1301
RH
2575 if (s[o->len + 1] != '(')
2576 {
2577 as_bad (_("Illegal operands: %%%s requires arguments in ()"), o->name);
a22b281c 2578 return special_case;
cf9a1301 2579 }
252b5132 2580
cf9a1301
RH
2581 op_arg = o->name;
2582 the_insn.reloc = o->reloc;
2583 s += o->len + 2;
2584 v9_arg_p = o->v9_p;
2585 }
2586
2587 /* Note that if the get_expression() fails, we will still
2588 have created U entries in the symbol table for the
2589 'symbols' in the input string. Try not to create U
2590 symbols for registers, etc. */
252b5132 2591
252b5132
RH
2592 /* This stuff checks to see if the expression ends in
2593 +%reg. If it does, it removes the register from
2594 the expression, and re-sets 's' to point to the
2595 right place. */
2596
cf9a1301
RH
2597 if (op_arg)
2598 {
2599 int npar = 0;
2600
2601 for (s1 = s; *s1 && *s1 != ',' && *s1 != ']'; s1++)
2602 if (*s1 == '(')
2603 npar++;
2604 else if (*s1 == ')')
2605 {
2606 if (!npar)
2607 break;
2608 npar--;
2609 }
2610
2611 if (*s1 != ')')
2612 {
2613 as_bad (_("Illegal operands: %%%s requires arguments in ()"), op_arg);
a22b281c 2614 return special_case;
cf9a1301 2615 }
e0c6ed95 2616
cf9a1301
RH
2617 *s1 = '\0';
2618 (void) get_expression (s);
2619 *s1 = ')';
2620 s = s1 + 1;
2621 if (*s == ',' || *s == ']' || !*s)
2622 continue;
2623 if (*s != '+' && *s != '-')
2624 {
2625 as_bad (_("Illegal operands: Can't do arithmetics other than + and - involving %%%s()"), op_arg);
a22b281c 2626 return special_case;
cf9a1301
RH
2627 }
2628 *s1 = '0';
2629 s = s1;
2630 op_exp = the_insn.exp;
e0c6ed95 2631 memset (&the_insn.exp, 0, sizeof (the_insn.exp));
cf9a1301 2632 }
252b5132 2633
e0c6ed95
AM
2634 for (s1 = s; *s1 && *s1 != ',' && *s1 != ']'; s1++)
2635 ;
252b5132 2636
3882b010 2637 if (s1 != s && ISDIGIT (s1[-1]))
252b5132
RH
2638 {
2639 if (s1[-2] == '%' && s1[-3] == '+')
cf9a1301 2640 s1 -= 3;
f124dd4f 2641 else if (strchr ("golir0123456789", s1[-2]) && s1[-3] == '%' && s1[-4] == '+')
cf9a1301 2642 s1 -= 4;
f124dd4f
DM
2643 else if (s1[-3] == 'r' && s1[-4] == '%' && s1[-5] == '+')
2644 s1 -= 5;
cf9a1301
RH
2645 else
2646 s1 = NULL;
2647 if (s1)
252b5132 2648 {
252b5132 2649 *s1 = '\0';
1eb7027c
RH
2650 if (op_arg && s1 == s + 1)
2651 the_insn.exp.X_op = O_absent;
2652 else
2653 (void) get_expression (s);
252b5132 2654 *s1 = '+';
cf9a1301
RH
2655 if (op_arg)
2656 *s = ')';
252b5132 2657 s = s1;
252b5132 2658 }
cf9a1301
RH
2659 }
2660 else
2661 s1 = NULL;
2662
2663 if (!s1)
2664 {
2665 (void) get_expression (s);
2666 if (op_arg)
2667 *s = ')';
2668 s = expr_end;
2669 }
2670
2671 if (op_arg)
2672 {
2673 the_insn.exp2 = the_insn.exp;
2674 the_insn.exp = op_exp;
2675 if (the_insn.exp2.X_op == O_absent)
2676 the_insn.exp2.X_op = O_illegal;
2677 else if (the_insn.exp.X_op == O_absent)
252b5132 2678 {
cf9a1301
RH
2679 the_insn.exp = the_insn.exp2;
2680 the_insn.exp2.X_op = O_illegal;
2681 }
2682 else if (the_insn.exp.X_op == O_constant)
2683 {
2684 valueT val = the_insn.exp.X_add_number;
2685 switch (the_insn.reloc)
2686 {
1b50c718
ILT
2687 default:
2688 break;
2689
cf9a1301
RH
2690 case BFD_RELOC_SPARC_HH22:
2691 val = BSR (val, 32);
e0c6ed95 2692 /* Fall through. */
cf9a1301
RH
2693
2694 case BFD_RELOC_SPARC_LM22:
2695 case BFD_RELOC_HI22:
2696 val = (val >> 10) & 0x3fffff;
2697 break;
2698
2699 case BFD_RELOC_SPARC_HM10:
2700 val = BSR (val, 32);
e0c6ed95 2701 /* Fall through. */
cf9a1301
RH
2702
2703 case BFD_RELOC_LO10:
2704 val &= 0x3ff;
2705 break;
2706
2615994e
DM
2707 case BFD_RELOC_SPARC_H34:
2708 val >>= 12;
2709 val &= 0x3fffff;
2710 break;
2711
cf9a1301
RH
2712 case BFD_RELOC_SPARC_H44:
2713 val >>= 22;
2714 val &= 0x3fffff;
2715 break;
2716
2717 case BFD_RELOC_SPARC_M44:
2718 val >>= 12;
2719 val &= 0x3ff;
2720 break;
2721
2722 case BFD_RELOC_SPARC_L44:
2723 val &= 0xfff;
2724 break;
2725
2726 case BFD_RELOC_SPARC_HIX22:
ab3e48dc 2727 val = ~val;
cf9a1301
RH
2728 val = (val >> 10) & 0x3fffff;
2729 break;
2730
2731 case BFD_RELOC_SPARC_LOX10:
2732 val = (val & 0x3ff) | 0x1c00;
2733 break;
2734 }
2735 the_insn.exp = the_insn.exp2;
2736 the_insn.exp.X_add_number += val;
2737 the_insn.exp2.X_op = O_illegal;
2738 the_insn.reloc = old_reloc;
2739 }
2740 else if (the_insn.exp2.X_op != O_constant)
2741 {
2742 as_bad (_("Illegal operands: Can't add non-constant expression to %%%s()"), op_arg);
a22b281c 2743 return special_case;
cf9a1301
RH
2744 }
2745 else
2746 {
dabe3bbc 2747 if (old_reloc != BFD_RELOC_SPARC13
cf9a1301
RH
2748 || the_insn.reloc != BFD_RELOC_LO10
2749 || sparc_arch_size != 64
2750 || sparc_pic_code)
2751 {
2752 as_bad (_("Illegal operands: Can't do arithmetics involving %%%s() of a relocatable symbol"), op_arg);
a22b281c 2753 return special_case;
cf9a1301
RH
2754 }
2755 the_insn.reloc = BFD_RELOC_SPARC_OLO10;
252b5132
RH
2756 }
2757 }
2758 }
252b5132
RH
2759 /* Check for constants that don't require emitting a reloc. */
2760 if (the_insn.exp.X_op == O_constant
2761 && the_insn.exp.X_add_symbol == 0
2762 && the_insn.exp.X_op_symbol == 0)
2763 {
2764 /* For pc-relative call instructions, we reject
2765 constants to get better code. */
2766 if (the_insn.pcrel
2767 && the_insn.reloc == BFD_RELOC_32_PCREL_S2
2768 && in_signed_range (the_insn.exp.X_add_number, 0x3fff))
2769 {
2770 error_message = _(": PC-relative operand can't be a constant");
2771 goto error;
2772 }
2773
b9734f35
JJ
2774 if (the_insn.reloc >= BFD_RELOC_SPARC_TLS_GD_HI22
2775 && the_insn.reloc <= BFD_RELOC_SPARC_TLS_TPOFF64)
2776 {
2777 error_message = _(": TLS operand can't be a constant");
2778 goto error;
2779 }
2780
55cf6793 2781 /* Constants that won't fit are checked in md_apply_fix
252b5132
RH
2782 and bfd_install_relocation.
2783 ??? It would be preferable to install the constants
2784 into the insn here and save having to create a fixS
2785 for each one. There already exists code to handle
55cf6793 2786 all the various cases (e.g. in md_apply_fix and
252b5132
RH
2787 bfd_install_relocation) so duplicating all that code
2788 here isn't right. */
698544e1
DM
2789
2790 /* This is a special case to handle cbcond instructions
2791 properly, which can need two relocations. The first
2792 one is for the 5-bit immediate field and the latter
2793 is going to be for the WDISP10 branch part. We
2794 handle the R_SPARC_5 immediate directly here so that
2795 we don't need to add support for multiple relocations
2796 in one instruction just yet. */
2797 if (the_insn.reloc == BFD_RELOC_SPARC_5)
2798 {
2799 valueT val = the_insn.exp.X_add_number;
2800
2801 if (! in_bitfield_range (val, 0x1f))
2802 {
2803 error_message = _(": Immediate value in cbcond is out of range.");
2804 goto error;
2805 }
2806 opcode |= val & 0x1f;
2807 the_insn.reloc = BFD_RELOC_NONE;
2808 }
252b5132
RH
2809 }
2810
2811 continue;
2812
2813 case 'a':
2814 if (*s++ == 'a')
2815 {
2816 opcode |= ANNUL;
2817 continue;
2818 }
2819 break;
2820
2821 case 'A':
2822 {
2823 int asi = 0;
2824
2825 /* Parse an asi. */
2826 if (*s == '#')
2827 {
2828 if (! parse_keyword_arg (sparc_encode_asi, &s, &asi))
2829 {
2830 error_message = _(": invalid ASI name");
2831 goto error;
2832 }
2833 }
2834 else
2835 {
2836 if (! parse_const_expr_arg (&s, &asi))
2837 {
2838 error_message = _(": invalid ASI expression");
2839 goto error;
2840 }
2841 if (asi < 0 || asi > 255)
2842 {
2843 error_message = _(": invalid ASI number");
2844 goto error;
2845 }
2846 }
2847 opcode |= ASI (asi);
2848 continue;
e0c6ed95 2849 } /* Alternate space. */
252b5132
RH
2850
2851 case 'p':
2852 if (strncmp (s, "%psr", 4) == 0)
2853 {
2854 s += 4;
2855 continue;
2856 }
2857 break;
2858
e0c6ed95 2859 case 'q': /* Floating point queue. */
252b5132
RH
2860 if (strncmp (s, "%fq", 3) == 0)
2861 {
2862 s += 3;
2863 continue;
2864 }
2865 break;
2866
e0c6ed95 2867 case 'Q': /* Coprocessor queue. */
252b5132
RH
2868 if (strncmp (s, "%cq", 3) == 0)
2869 {
2870 s += 3;
2871 continue;
2872 }
2873 break;
2874
2875 case 'S':
2876 if (strcmp (str, "set") == 0
2877 || strcmp (str, "setuw") == 0)
2878 {
2879 special_case = SPECIAL_CASE_SET;
2880 continue;
2881 }
2882 else if (strcmp (str, "setsw") == 0)
2883 {
2884 special_case = SPECIAL_CASE_SETSW;
2885 continue;
2886 }
2887 else if (strcmp (str, "setx") == 0)
2888 {
2889 special_case = SPECIAL_CASE_SETX;
2890 continue;
2891 }
2892 else if (strncmp (str, "fdiv", 4) == 0)
2893 {
2894 special_case = SPECIAL_CASE_FDIV;
2895 continue;
2896 }
2897 break;
2898
2899 case 'o':
2900 if (strncmp (s, "%asi", 4) != 0)
2901 break;
2902 s += 4;
2903 continue;
2904
2905 case 's':
2906 if (strncmp (s, "%fprs", 5) != 0)
2907 break;
2908 s += 5;
2909 continue;
2910
3d68f91c
JM
2911 case '{':
2912 if (strncmp (s, "%mcdper",7) != 0)
2913 break;
2914 s += 7;
2915 continue;
2916
252b5132
RH
2917 case 'E':
2918 if (strncmp (s, "%ccr", 4) != 0)
2919 break;
2920 s += 4;
2921 continue;
2922
2923 case 't':
2924 if (strncmp (s, "%tbr", 4) != 0)
2925 break;
2926 s += 4;
2927 continue;
2928
2929 case 'w':
2930 if (strncmp (s, "%wim", 4) != 0)
2931 break;
2932 s += 4;
2933 continue;
2934
2935 case 'x':
2936 {
2937 char *push = input_line_pointer;
2938 expressionS e;
2939
2940 input_line_pointer = s;
2941 expression (&e);
2942 if (e.X_op == O_constant)
2943 {
2944 int n = e.X_add_number;
2945 if (n != e.X_add_number || (n & ~0x1ff) != 0)
2946 as_bad (_("OPF immediate operand out of range (0-0x1ff)"));
2947 else
2948 opcode |= e.X_add_number << 5;
2949 }
2950 else
2951 as_bad (_("non-immediate OPF operand, ignored"));
2952 s = input_line_pointer;
2953 input_line_pointer = push;
2954 continue;
2955 }
2956
2957 case 'y':
2958 if (strncmp (s, "%y", 2) != 0)
2959 break;
2960 s += 2;
2961 continue;
2962
2963 case 'u':
2964 case 'U':
2965 {
2966 /* Parse a sparclet cpreg. */
2967 int cpreg;
2968 if (! parse_keyword_arg (sparc_encode_sparclet_cpreg, &s, &cpreg))
2969 {
2970 error_message = _(": invalid cpreg name");
2971 goto error;
2972 }
2973 opcode |= (*args == 'U' ? RS1 (cpreg) : RD (cpreg));
2974 continue;
2975 }
2976
2977 default:
2978 as_fatal (_("failed sanity check."));
e0c6ed95 2979 } /* switch on arg code. */
252b5132
RH
2980
2981 /* Break out of for() loop. */
2982 break;
e0c6ed95 2983 } /* For each arg that we expect. */
252b5132
RH
2984
2985 error:
2986 if (match == 0)
2987 {
e0c6ed95 2988 /* Args don't match. */
252b5132
RH
2989 if (&insn[1] - sparc_opcodes < sparc_num_opcodes
2990 && (insn->name == insn[1].name
2991 || !strcmp (insn->name, insn[1].name)))
2992 {
2993 ++insn;
2994 s = argsStart;
2995 continue;
2996 }
2997 else
2998 {
2999 as_bad (_("Illegal operands%s"), error_message);
a22b281c 3000 return special_case;
252b5132
RH
3001 }
3002 }
3003 else
3004 {
e0c6ed95 3005 /* We have a match. Now see if the architecture is OK. */
252b5132 3006 int needed_arch_mask = insn->architecture;
3d68f91c
JM
3007 bfd_uint64_t hwcaps
3008 = (((bfd_uint64_t) insn->hwcaps2) << 32) | insn->hwcaps;
252b5132 3009
4bafe00e 3010#if defined(OBJ_ELF) && !defined(TE_SOLARIS)
9e8c70f9
DM
3011 if (hwcaps)
3012 hwcap_seen |= hwcaps;
3013#endif
252b5132
RH
3014 if (v9_arg_p)
3015 {
19f7b010
JJ
3016 needed_arch_mask &=
3017 ~(SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V9) - 1);
3018 if (! needed_arch_mask)
3019 needed_arch_mask =
3020 SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V9);
252b5132
RH
3021 }
3022
e0c6ed95
AM
3023 if (needed_arch_mask
3024 & SPARC_OPCODE_SUPPORTED (current_architecture))
3025 /* OK. */
3026 ;
252b5132 3027 /* Can we bump up the architecture? */
e0c6ed95
AM
3028 else if (needed_arch_mask
3029 & SPARC_OPCODE_SUPPORTED (max_architecture))
252b5132
RH
3030 {
3031 enum sparc_opcode_arch_val needed_architecture =
3032 sparc_ffs (SPARC_OPCODE_SUPPORTED (max_architecture)
3033 & needed_arch_mask);
3034
9c2799c2 3035 gas_assert (needed_architecture <= SPARC_OPCODE_ARCH_MAX);
252b5132
RH
3036 if (warn_on_bump
3037 && needed_architecture > warn_after_architecture)
3038 {
3039 as_warn (_("architecture bumped from \"%s\" to \"%s\" on \"%s\""),
3040 sparc_opcode_archs[current_architecture].name,
3041 sparc_opcode_archs[needed_architecture].name,
3042 str);
3043 warn_after_architecture = needed_architecture;
3044 }
3045 current_architecture = needed_architecture;
75ac3a7f 3046 hwcap_allowed |= hwcaps;
252b5132
RH
3047 }
3048 /* Conflict. */
3049 /* ??? This seems to be a bit fragile. What if the next entry in
3050 the opcode table is the one we want and it is supported?
3051 It is possible to arrange the table today so that this can't
3052 happen but what about tomorrow? */
3053 else
3054 {
e0c6ed95 3055 int arch, printed_one_p = 0;
252b5132
RH
3056 char *p;
3057 char required_archs[SPARC_OPCODE_ARCH_MAX * 16];
3058
3059 /* Create a list of the architectures that support the insn. */
e0c6ed95 3060 needed_arch_mask &= ~SPARC_OPCODE_SUPPORTED (max_architecture);
252b5132
RH
3061 p = required_archs;
3062 arch = sparc_ffs (needed_arch_mask);
3063 while ((1 << arch) <= needed_arch_mask)
3064 {
3065 if ((1 << arch) & needed_arch_mask)
3066 {
3067 if (printed_one_p)
3068 *p++ = '|';
3069 strcpy (p, sparc_opcode_archs[arch].name);
3070 p += strlen (p);
3071 printed_one_p = 1;
3072 }
3073 ++arch;
3074 }
3075
3076 as_bad (_("Architecture mismatch on \"%s\"."), str);
3077 as_tsktsk (_(" (Requires %s; requested architecture is %s.)"),
3078 required_archs,
3079 sparc_opcode_archs[max_architecture].name);
a22b281c 3080 return special_case;
252b5132 3081 }
4bafe00e 3082
9aff4b7a 3083 /* Make sure the hwcaps used by the instruction are
4bafe00e
DM
3084 currently enabled. */
3085 if (hwcaps & ~hwcap_allowed)
3086 {
3087 const char *hwcap_name = get_hwcap_name(hwcaps & ~hwcap_allowed);
3088
3089 as_bad (_("Hardware capability \"%s\" not enabled for \"%s\"."),
3090 hwcap_name, str);
3091 return special_case;
3092 }
e0c6ed95 3093 } /* If no match. */
252b5132
RH
3094
3095 break;
e0c6ed95 3096 } /* Forever looking for a match. */
252b5132
RH
3097
3098 the_insn.opcode = opcode;
a22b281c 3099 return special_case;
252b5132
RH
3100}
3101
3102/* Parse an argument that can be expressed as a keyword.
3103 (eg: #StoreStore or %ccfr).
3104 The result is a boolean indicating success.
3105 If successful, INPUT_POINTER is updated. */
3106
3107static int
5a49b8ac
AM
3108parse_keyword_arg (int (*lookup_fn) (const char *),
3109 char **input_pointerP,
3110 int *valueP)
252b5132
RH
3111{
3112 int value;
3113 char c, *p, *q;
3114
3115 p = *input_pointerP;
3116 for (q = p + (*p == '#' || *p == '%');
3882b010 3117 ISALNUM (*q) || *q == '_';
252b5132
RH
3118 ++q)
3119 continue;
3120 c = *q;
3121 *q = 0;
3122 value = (*lookup_fn) (p);
3123 *q = c;
3124 if (value == -1)
3125 return 0;
3126 *valueP = value;
3127 *input_pointerP = q;
3128 return 1;
3129}
3130
3131/* Parse an argument that is a constant expression.
3132 The result is a boolean indicating success. */
3133
3134static int
5a49b8ac 3135parse_const_expr_arg (char **input_pointerP, int *valueP)
252b5132
RH
3136{
3137 char *save = input_line_pointer;
3138 expressionS exp;
3139
3140 input_line_pointer = *input_pointerP;
3141 /* The next expression may be something other than a constant
3142 (say if we're not processing the right variant of the insn).
3143 Don't call expression unless we're sure it will succeed as it will
3144 signal an error (which we want to defer until later). */
3145 /* FIXME: It might be better to define md_operand and have it recognize
3146 things like %asi, etc. but continuing that route through to the end
3147 is a lot of work. */
3148 if (*input_line_pointer == '%')
3149 {
3150 input_line_pointer = save;
3151 return 0;
3152 }
3153 expression (&exp);
3154 *input_pointerP = input_line_pointer;
3155 input_line_pointer = save;
3156 if (exp.X_op != O_constant)
3157 return 0;
3158 *valueP = exp.X_add_number;
3159 return 1;
3160}
3161
3162/* Subroutine of sparc_ip to parse an expression. */
3163
3164static int
5a49b8ac 3165get_expression (char *str)
252b5132
RH
3166{
3167 char *save_in;
3168 segT seg;
3169
3170 save_in = input_line_pointer;
3171 input_line_pointer = str;
3172 seg = expression (&the_insn.exp);
3173 if (seg != absolute_section
3174 && seg != text_section
3175 && seg != data_section
3176 && seg != bss_section
3177 && seg != undefined_section)
3178 {
3179 the_insn.error = _("bad segment");
3180 expr_end = input_line_pointer;
3181 input_line_pointer = save_in;
3182 return 1;
3183 }
3184 expr_end = input_line_pointer;
3185 input_line_pointer = save_in;
3186 return 0;
3187}
3188
3189/* Subroutine of md_assemble to output one insn. */
3190
3191static void
91d6fa6a 3192output_insn (const struct sparc_opcode *insn, struct sparc_it *theinsn)
252b5132
RH
3193{
3194 char *toP = frag_more (4);
3195
e0c6ed95 3196 /* Put out the opcode. */
252b5132 3197 if (INSN_BIG_ENDIAN)
91d6fa6a 3198 number_to_chars_bigendian (toP, (valueT) theinsn->opcode, 4);
252b5132 3199 else
91d6fa6a 3200 number_to_chars_littleendian (toP, (valueT) theinsn->opcode, 4);
252b5132 3201
e0c6ed95 3202 /* Put out the symbol-dependent stuff. */
91d6fa6a 3203 if (theinsn->reloc != BFD_RELOC_NONE)
252b5132 3204 {
e0c6ed95
AM
3205 fixS *fixP = fix_new_exp (frag_now, /* Which frag. */
3206 (toP - frag_now->fr_literal), /* Where. */
3207 4, /* Size. */
91d6fa6a
NC
3208 &theinsn->exp,
3209 theinsn->pcrel,
3210 theinsn->reloc);
252b5132 3211 /* Turn off overflow checking in fixup_segment. We'll do our
55cf6793 3212 own overflow checking in md_apply_fix. This is necessary because
252b5132
RH
3213 the insn size is 4 and fixup_segment will signal an overflow for
3214 large 8 byte quantities. */
3215 fixP->fx_no_overflow = 1;
91d6fa6a
NC
3216 if (theinsn->reloc == BFD_RELOC_SPARC_OLO10)
3217 fixP->tc_fix_data = theinsn->exp2.X_add_number;
252b5132
RH
3218 }
3219
3220 last_insn = insn;
91d6fa6a 3221 last_opcode = theinsn->opcode;
732d96b6
JJ
3222
3223#ifdef OBJ_ELF
3224 dwarf2_emit_insn (4);
3225#endif
252b5132
RH
3226}
3227\f
252b5132 3228char *
499ac353 3229md_atof (int type, char *litP, int *sizeP)
252b5132 3230{
499ac353 3231 return ieee_md_atof (type, litP, sizeP, target_big_endian);
252b5132
RH
3232}
3233
3234/* Write a value out to the object file, using the appropriate
3235 endianness. */
3236
3237void
5a49b8ac 3238md_number_to_chars (char *buf, valueT val, int n)
252b5132
RH
3239{
3240 if (target_big_endian)
3241 number_to_chars_bigendian (buf, val, n);
3242 else if (target_little_endian_data
3243 && ((n == 4 || n == 2) && ~now_seg->flags & SEC_ALLOC))
e0c6ed95
AM
3244 /* Output debug words, which are not in allocated sections, as big
3245 endian. */
252b5132
RH
3246 number_to_chars_bigendian (buf, val, n);
3247 else if (target_little_endian_data || ! target_big_endian)
3248 number_to_chars_littleendian (buf, val, n);
3249}
3250\f
3251/* Apply a fixS to the frags, now that we know the value it ought to
81d4177b 3252 hold. */
252b5132 3253
94f592af 3254void
5a49b8ac 3255md_apply_fix (fixS *fixP, valueT *valP, segT segment ATTRIBUTE_UNUSED)
252b5132
RH
3256{
3257 char *buf = fixP->fx_where + fixP->fx_frag->fr_literal;
94f592af 3258 offsetT val = * (offsetT *) valP;
252b5132
RH
3259 long insn;
3260
9c2799c2 3261 gas_assert (fixP->fx_r_type < BFD_RELOC_UNUSED);
252b5132 3262
e0c6ed95 3263 fixP->fx_addnumber = val; /* Remember value for emit_reloc. */
252b5132
RH
3264
3265#ifdef OBJ_ELF
a161fe53 3266 /* SPARC ELF relocations don't use an addend in the data field. */
252b5132 3267 if (fixP->fx_addsy != NULL)
7c1d0959
L
3268 {
3269 switch (fixP->fx_r_type)
3270 {
3271 case BFD_RELOC_SPARC_TLS_GD_HI22:
3272 case BFD_RELOC_SPARC_TLS_GD_LO10:
3273 case BFD_RELOC_SPARC_TLS_GD_ADD:
3274 case BFD_RELOC_SPARC_TLS_GD_CALL:
3275 case BFD_RELOC_SPARC_TLS_LDM_HI22:
3276 case BFD_RELOC_SPARC_TLS_LDM_LO10:
3277 case BFD_RELOC_SPARC_TLS_LDM_ADD:
3278 case BFD_RELOC_SPARC_TLS_LDM_CALL:
3279 case BFD_RELOC_SPARC_TLS_LDO_HIX22:
3280 case BFD_RELOC_SPARC_TLS_LDO_LOX10:
3281 case BFD_RELOC_SPARC_TLS_LDO_ADD:
3282 case BFD_RELOC_SPARC_TLS_IE_HI22:
3283 case BFD_RELOC_SPARC_TLS_IE_LO10:
3284 case BFD_RELOC_SPARC_TLS_IE_LD:
3285 case BFD_RELOC_SPARC_TLS_IE_LDX:
3286 case BFD_RELOC_SPARC_TLS_IE_ADD:
3287 case BFD_RELOC_SPARC_TLS_LE_HIX22:
3288 case BFD_RELOC_SPARC_TLS_LE_LOX10:
3289 case BFD_RELOC_SPARC_TLS_DTPMOD32:
3290 case BFD_RELOC_SPARC_TLS_DTPMOD64:
3291 case BFD_RELOC_SPARC_TLS_DTPOFF32:
3292 case BFD_RELOC_SPARC_TLS_DTPOFF64:
3293 case BFD_RELOC_SPARC_TLS_TPOFF32:
3294 case BFD_RELOC_SPARC_TLS_TPOFF64:
3295 S_SET_THREAD_LOCAL (fixP->fx_addsy);
3296
3297 default:
3298 break;
3299 }
3300
3301 return;
3302 }
252b5132
RH
3303#endif
3304
3305 /* This is a hack. There should be a better way to
3306 handle this. Probably in terms of howto fields, once
3307 we can look at these fixups in terms of howtos. */
3308 if (fixP->fx_r_type == BFD_RELOC_32_PCREL_S2 && fixP->fx_addsy)
3309 val += fixP->fx_where + fixP->fx_frag->fr_address;
3310
3311#ifdef OBJ_AOUT
3312 /* FIXME: More ridiculous gas reloc hacking. If we are going to
3313 generate a reloc, then we just want to let the reloc addend set
3314 the value. We do not want to also stuff the addend into the
3315 object file. Including the addend in the object file works when
3316 doing a static link, because the linker will ignore the object
3317 file contents. However, the dynamic linker does not ignore the
3318 object file contents. */
3319 if (fixP->fx_addsy != NULL
3320 && fixP->fx_r_type != BFD_RELOC_32_PCREL_S2)
3321 val = 0;
3322
3323 /* When generating PIC code, we do not want an addend for a reloc
3324 against a local symbol. We adjust fx_addnumber to cancel out the
3325 value already included in val, and to also cancel out the
3326 adjustment which bfd_install_relocation will create. */
3327 if (sparc_pic_code
3328 && fixP->fx_r_type != BFD_RELOC_32_PCREL_S2
3329 && fixP->fx_addsy != NULL
3330 && ! S_IS_COMMON (fixP->fx_addsy)
49309057 3331 && symbol_section_p (fixP->fx_addsy))
252b5132
RH
3332 fixP->fx_addnumber -= 2 * S_GET_VALUE (fixP->fx_addsy);
3333
3334 /* When generating PIC code, we need to fiddle to get
3335 bfd_install_relocation to do the right thing for a PC relative
3336 reloc against a local symbol which we are going to keep. */
3337 if (sparc_pic_code
3338 && fixP->fx_r_type == BFD_RELOC_32_PCREL_S2
3339 && fixP->fx_addsy != NULL
3340 && (S_IS_EXTERNAL (fixP->fx_addsy)
3341 || S_IS_WEAK (fixP->fx_addsy))
3342 && S_IS_DEFINED (fixP->fx_addsy)
3343 && ! S_IS_COMMON (fixP->fx_addsy))
3344 {
3345 val = 0;
3346 fixP->fx_addnumber -= 2 * S_GET_VALUE (fixP->fx_addsy);
3347 }
3348#endif
3349
3350 /* If this is a data relocation, just output VAL. */
3351
a7bbf4e9
DM
3352 if (fixP->fx_r_type == BFD_RELOC_8)
3353 {
3354 md_number_to_chars (buf, val, 1);
3355 }
3356 else if (fixP->fx_r_type == BFD_RELOC_16
3357 || fixP->fx_r_type == BFD_RELOC_SPARC_UA16)
252b5132
RH
3358 {
3359 md_number_to_chars (buf, val, 2);
3360 }
3361 else if (fixP->fx_r_type == BFD_RELOC_32
0f2712ed 3362 || fixP->fx_r_type == BFD_RELOC_SPARC_UA32
252b5132
RH
3363 || fixP->fx_r_type == BFD_RELOC_SPARC_REV32)
3364 {
3365 md_number_to_chars (buf, val, 4);
3366 }
0f2712ed
NC
3367 else if (fixP->fx_r_type == BFD_RELOC_64
3368 || fixP->fx_r_type == BFD_RELOC_SPARC_UA64)
252b5132
RH
3369 {
3370 md_number_to_chars (buf, val, 8);
3371 }
e0c6ed95 3372 else if (fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
252b5132
RH
3373 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
3374 {
3375 fixP->fx_done = 0;
94f592af 3376 return;
252b5132
RH
3377 }
3378 else
3379 {
3380 /* It's a relocation against an instruction. */
3381
3382 if (INSN_BIG_ENDIAN)
3383 insn = bfd_getb32 ((unsigned char *) buf);
3384 else
3385 insn = bfd_getl32 ((unsigned char *) buf);
e0c6ed95 3386
252b5132
RH
3387 switch (fixP->fx_r_type)
3388 {
3389 case BFD_RELOC_32_PCREL_S2:
3390 val = val >> 2;
3391 /* FIXME: This increment-by-one deserves a comment of why it's
3392 being done! */
3393 if (! sparc_pic_code
3394 || fixP->fx_addsy == NULL
49309057 3395 || symbol_section_p (fixP->fx_addsy))
252b5132 3396 ++val;
6faf3d66 3397
252b5132 3398 insn |= val & 0x3fffffff;
6faf3d66 3399
e0c6ed95 3400 /* See if we have a delay slot. */
6faf3d66
JJ
3401 if (sparc_relax && fixP->fx_where + 8 <= fixP->fx_frag->fr_fix)
3402 {
3403#define G0 0
3404#define O7 15
3405#define XCC (2 << 20)
3406#define COND(x) (((x)&0xf)<<25)
3407#define CONDA COND(0x8)
3408#define INSN_BPA (F2(0,1) | CONDA | BPRED | XCC)
3409#define INSN_BA (F2(0,2) | CONDA)
3410#define INSN_OR F3(2, 0x2, 0)
3411#define INSN_NOP F2(0,4)
3412
3413 long delay;
3414
3415 /* If the instruction is a call with either:
3416 restore
3417 arithmetic instruction with rd == %o7
3418 where rs1 != %o7 and rs2 if it is register != %o7
3419 then we can optimize if the call destination is near
3420 by changing the call into a branch always. */
3421 if (INSN_BIG_ENDIAN)
3422 delay = bfd_getb32 ((unsigned char *) buf + 4);
3423 else
3424 delay = bfd_getl32 ((unsigned char *) buf + 4);
e0c6ed95 3425 if ((insn & OP (~0)) != OP (1) || (delay & OP (~0)) != OP (2))
6faf3d66 3426 break;
e0c6ed95
AM
3427 if ((delay & OP3 (~0)) != OP3 (0x3d) /* Restore. */
3428 && ((delay & OP3 (0x28)) != 0 /* Arithmetic. */
3429 || ((delay & RD (~0)) != RD (O7))))
6faf3d66 3430 break;
e0c6ed95
AM
3431 if ((delay & RS1 (~0)) == RS1 (O7)
3432 || ((delay & F3I (~0)) == 0
3433 && (delay & RS2 (~0)) == RS2 (O7)))
6faf3d66
JJ
3434 break;
3435 /* Ensure the branch will fit into simm22. */
3436 if ((val & 0x3fe00000)
3437 && (val & 0x3fe00000) != 0x3fe00000)
3438 break;
3439 /* Check if the arch is v9 and branch will fit
3440 into simm19. */
3441 if (((val & 0x3c0000) == 0
3442 || (val & 0x3c0000) == 0x3c0000)
3443 && (sparc_arch_size == 64
3444 || current_architecture >= SPARC_OPCODE_ARCH_V9))
e0c6ed95 3445 /* ba,pt %xcc */
6faf3d66
JJ
3446 insn = INSN_BPA | (val & 0x7ffff);
3447 else
e0c6ed95 3448 /* ba */
6faf3d66
JJ
3449 insn = INSN_BA | (val & 0x3fffff);
3450 if (fixP->fx_where >= 4
e0c6ed95
AM
3451 && ((delay & (0xffffffff ^ RS1 (~0)))
3452 == (INSN_OR | RD (O7) | RS2 (G0))))
6faf3d66
JJ
3453 {
3454 long setter;
3455 int reg;
3456
3457 if (INSN_BIG_ENDIAN)
3458 setter = bfd_getb32 ((unsigned char *) buf - 4);
3459 else
3460 setter = bfd_getl32 ((unsigned char *) buf - 4);
e0c6ed95 3461 if ((setter & (0xffffffff ^ RD (~0)))
ab3e48dc 3462 != (INSN_OR | RS1 (O7) | RS2 (G0)))
6faf3d66
JJ
3463 break;
3464 /* The sequence was
3465 or %o7, %g0, %rN
3466 call foo
3467 or %rN, %g0, %o7
3468
3469 If call foo was replaced with ba, replace
3470 or %rN, %g0, %o7 with nop. */
e0c6ed95
AM
3471 reg = (delay & RS1 (~0)) >> 14;
3472 if (reg != ((setter & RD (~0)) >> 25)
6faf3d66
JJ
3473 || reg == G0 || reg == O7)
3474 break;
3475
3476 if (INSN_BIG_ENDIAN)
3477 bfd_putb32 (INSN_NOP, (unsigned char *) buf + 4);
3478 else
3479 bfd_putl32 (INSN_NOP, (unsigned char *) buf + 4);
3480 }
3481 }
252b5132
RH
3482 break;
3483
3484 case BFD_RELOC_SPARC_11:
3485 if (! in_signed_range (val, 0x7ff))
3486 as_bad_where (fixP->fx_file, fixP->fx_line,
3487 _("relocation overflow"));
3488 insn |= val & 0x7ff;
3489 break;
3490
3491 case BFD_RELOC_SPARC_10:
3492 if (! in_signed_range (val, 0x3ff))
3493 as_bad_where (fixP->fx_file, fixP->fx_line,
3494 _("relocation overflow"));
3495 insn |= val & 0x3ff;
3496 break;
3497
3498 case BFD_RELOC_SPARC_7:
3499 if (! in_bitfield_range (val, 0x7f))
3500 as_bad_where (fixP->fx_file, fixP->fx_line,
3501 _("relocation overflow"));
3502 insn |= val & 0x7f;
3503 break;
3504
3505 case BFD_RELOC_SPARC_6:
3506 if (! in_bitfield_range (val, 0x3f))
3507 as_bad_where (fixP->fx_file, fixP->fx_line,
3508 _("relocation overflow"));
3509 insn |= val & 0x3f;
3510 break;
3511
3512 case BFD_RELOC_SPARC_5:
3513 if (! in_bitfield_range (val, 0x1f))
3514 as_bad_where (fixP->fx_file, fixP->fx_line,
3515 _("relocation overflow"));
3516 insn |= val & 0x1f;
3517 break;
3518
2615994e
DM
3519 case BFD_RELOC_SPARC_WDISP10:
3520 if ((val & 3)
3521 || val >= 0x007fc
3522 || val <= -(offsetT) 0x808)
3523 as_bad_where (fixP->fx_file, fixP->fx_line,
3524 _("relocation overflow"));
3525 /* FIXME: The +1 deserves a comment. */
3526 val = (val >> 2) + 1;
3527 insn |= ((val & 0x300) << 11)
3528 | ((val & 0xff) << 5);
3529 break;
3530
252b5132 3531 case BFD_RELOC_SPARC_WDISP16:
c699f087
JJ
3532 if ((val & 3)
3533 || val >= 0x1fffc
3534 || val <= -(offsetT) 0x20008)
252b5132
RH
3535 as_bad_where (fixP->fx_file, fixP->fx_line,
3536 _("relocation overflow"));
3537 /* FIXME: The +1 deserves a comment. */
3538 val = (val >> 2) + 1;
3539 insn |= ((val & 0xc000) << 6) | (val & 0x3fff);
3540 break;
3541
3542 case BFD_RELOC_SPARC_WDISP19:
c699f087
JJ
3543 if ((val & 3)
3544 || val >= 0xffffc
3545 || val <= -(offsetT) 0x100008)
252b5132
RH
3546 as_bad_where (fixP->fx_file, fixP->fx_line,
3547 _("relocation overflow"));
3548 /* FIXME: The +1 deserves a comment. */
3549 val = (val >> 2) + 1;
3550 insn |= val & 0x7ffff;
3551 break;
3552
3553 case BFD_RELOC_SPARC_HH22:
3554 val = BSR (val, 32);
e0c6ed95 3555 /* Fall through. */
252b5132
RH
3556
3557 case BFD_RELOC_SPARC_LM22:
3558 case BFD_RELOC_HI22:
3559 if (!fixP->fx_addsy)
94f592af 3560 insn |= (val >> 10) & 0x3fffff;
252b5132 3561 else
94f592af
NC
3562 /* FIXME: Need comment explaining why we do this. */
3563 insn &= ~0xffff;
252b5132
RH
3564 break;
3565
3566 case BFD_RELOC_SPARC22:
3567 if (val & ~0x003fffff)
3568 as_bad_where (fixP->fx_file, fixP->fx_line,
3569 _("relocation overflow"));
3570 insn |= (val & 0x3fffff);
3571 break;
3572
3573 case BFD_RELOC_SPARC_HM10:
3574 val = BSR (val, 32);
e0c6ed95 3575 /* Fall through. */
252b5132
RH
3576
3577 case BFD_RELOC_LO10:
3578 if (!fixP->fx_addsy)
94f592af 3579 insn |= val & 0x3ff;
252b5132 3580 else
94f592af
NC
3581 /* FIXME: Need comment explaining why we do this. */
3582 insn &= ~0xff;
252b5132
RH
3583 break;
3584
dabe3bbc
RH
3585 case BFD_RELOC_SPARC_OLO10:
3586 val &= 0x3ff;
3587 val += fixP->tc_fix_data;
e0c6ed95 3588 /* Fall through. */
dabe3bbc 3589
252b5132
RH
3590 case BFD_RELOC_SPARC13:
3591 if (! in_signed_range (val, 0x1fff))
3592 as_bad_where (fixP->fx_file, fixP->fx_line,
3593 _("relocation overflow"));
3594 insn |= val & 0x1fff;
3595 break;
3596
3597 case BFD_RELOC_SPARC_WDISP22:
3598 val = (val >> 2) + 1;
e0c6ed95 3599 /* Fall through. */
252b5132
RH
3600 case BFD_RELOC_SPARC_BASE22:
3601 insn |= val & 0x3fffff;
3602 break;
3603
2615994e
DM
3604 case BFD_RELOC_SPARC_H34:
3605 if (!fixP->fx_addsy)
3606 {
3607 bfd_vma tval = val;
3608 tval >>= 12;
3609 insn |= tval & 0x3fffff;
3610 }
3611 break;
3612
252b5132
RH
3613 case BFD_RELOC_SPARC_H44:
3614 if (!fixP->fx_addsy)
3615 {
3616 bfd_vma tval = val;
3617 tval >>= 22;
3618 insn |= tval & 0x3fffff;
3619 }
3620 break;
3621
3622 case BFD_RELOC_SPARC_M44:
3623 if (!fixP->fx_addsy)
3624 insn |= (val >> 12) & 0x3ff;
3625 break;
3626
3627 case BFD_RELOC_SPARC_L44:
3628 if (!fixP->fx_addsy)
3629 insn |= val & 0xfff;
3630 break;
3631
3632 case BFD_RELOC_SPARC_HIX22:
3633 if (!fixP->fx_addsy)
3634 {
ab3e48dc 3635 val ^= ~(offsetT) 0;
252b5132
RH
3636 insn |= (val >> 10) & 0x3fffff;
3637 }
3638 break;
3639
3640 case BFD_RELOC_SPARC_LOX10:
3641 if (!fixP->fx_addsy)
3642 insn |= 0x1c00 | (val & 0x3ff);
3643 break;
3644
3645 case BFD_RELOC_NONE:
3646 default:
3647 as_bad_where (fixP->fx_file, fixP->fx_line,
3648 _("bad or unhandled relocation type: 0x%02x"),
3649 fixP->fx_r_type);
3650 break;
3651 }
3652
3653 if (INSN_BIG_ENDIAN)
3654 bfd_putb32 (insn, (unsigned char *) buf);
3655 else
3656 bfd_putl32 (insn, (unsigned char *) buf);
3657 }
3658
3659 /* Are we finished with this relocation now? */
3660 if (fixP->fx_addsy == 0 && !fixP->fx_pcrel)
3661 fixP->fx_done = 1;
252b5132
RH
3662}
3663
3664/* Translate internal representation of relocation info to BFD target
3665 format. */
e0c6ed95 3666
dabe3bbc 3667arelent **
5a49b8ac 3668tc_gen_reloc (asection *section, fixS *fixp)
252b5132 3669{
dabe3bbc 3670 static arelent *relocs[3];
252b5132
RH
3671 arelent *reloc;
3672 bfd_reloc_code_real_type code;
3673
dabe3bbc
RH
3674 relocs[0] = reloc = (arelent *) xmalloc (sizeof (arelent));
3675 relocs[1] = NULL;
252b5132 3676
49309057
ILT
3677 reloc->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
3678 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
252b5132
RH
3679 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
3680
3681 switch (fixp->fx_r_type)
3682 {
3683 case BFD_RELOC_16:
3684 case BFD_RELOC_32:
3685 case BFD_RELOC_HI22:
3686 case BFD_RELOC_LO10:
3687 case BFD_RELOC_32_PCREL_S2:
3688 case BFD_RELOC_SPARC13:
63fab58c 3689 case BFD_RELOC_SPARC22:
1a6b486f
DM
3690 case BFD_RELOC_SPARC_PC22:
3691 case BFD_RELOC_SPARC_PC10:
252b5132 3692 case BFD_RELOC_SPARC_BASE13:
2615994e 3693 case BFD_RELOC_SPARC_WDISP10:
252b5132
RH
3694 case BFD_RELOC_SPARC_WDISP16:
3695 case BFD_RELOC_SPARC_WDISP19:
3696 case BFD_RELOC_SPARC_WDISP22:
3697 case BFD_RELOC_64:
3698 case BFD_RELOC_SPARC_5:
3699 case BFD_RELOC_SPARC_6:
3700 case BFD_RELOC_SPARC_7:
3701 case BFD_RELOC_SPARC_10:
3702 case BFD_RELOC_SPARC_11:
3703 case BFD_RELOC_SPARC_HH22:
3704 case BFD_RELOC_SPARC_HM10:
3705 case BFD_RELOC_SPARC_LM22:
3706 case BFD_RELOC_SPARC_PC_HH22:
3707 case BFD_RELOC_SPARC_PC_HM10:
3708 case BFD_RELOC_SPARC_PC_LM22:
2615994e 3709 case BFD_RELOC_SPARC_H34:
252b5132
RH
3710 case BFD_RELOC_SPARC_H44:
3711 case BFD_RELOC_SPARC_M44:
3712 case BFD_RELOC_SPARC_L44:
3713 case BFD_RELOC_SPARC_HIX22:
3714 case BFD_RELOC_SPARC_LOX10:
3715 case BFD_RELOC_SPARC_REV32:
dabe3bbc 3716 case BFD_RELOC_SPARC_OLO10:
0f2712ed
NC
3717 case BFD_RELOC_SPARC_UA16:
3718 case BFD_RELOC_SPARC_UA32:
3719 case BFD_RELOC_SPARC_UA64:
bd5e6e7e
JJ
3720 case BFD_RELOC_8_PCREL:
3721 case BFD_RELOC_16_PCREL:
3722 case BFD_RELOC_32_PCREL:
3723 case BFD_RELOC_64_PCREL:
3724 case BFD_RELOC_SPARC_PLT32:
3725 case BFD_RELOC_SPARC_PLT64:
252b5132
RH
3726 case BFD_RELOC_VTABLE_ENTRY:
3727 case BFD_RELOC_VTABLE_INHERIT:
b9734f35
JJ
3728 case BFD_RELOC_SPARC_TLS_GD_HI22:
3729 case BFD_RELOC_SPARC_TLS_GD_LO10:
3730 case BFD_RELOC_SPARC_TLS_GD_ADD:
3731 case BFD_RELOC_SPARC_TLS_GD_CALL:
3732 case BFD_RELOC_SPARC_TLS_LDM_HI22:
3733 case BFD_RELOC_SPARC_TLS_LDM_LO10:
3734 case BFD_RELOC_SPARC_TLS_LDM_ADD:
3735 case BFD_RELOC_SPARC_TLS_LDM_CALL:
3736 case BFD_RELOC_SPARC_TLS_LDO_HIX22:
3737 case BFD_RELOC_SPARC_TLS_LDO_LOX10:
3738 case BFD_RELOC_SPARC_TLS_LDO_ADD:
3739 case BFD_RELOC_SPARC_TLS_IE_HI22:
3740 case BFD_RELOC_SPARC_TLS_IE_LO10:
3741 case BFD_RELOC_SPARC_TLS_IE_LD:
3742 case BFD_RELOC_SPARC_TLS_IE_LDX:
3743 case BFD_RELOC_SPARC_TLS_IE_ADD:
3744 case BFD_RELOC_SPARC_TLS_LE_HIX22:
3745 case BFD_RELOC_SPARC_TLS_LE_LOX10:
3746 case BFD_RELOC_SPARC_TLS_DTPOFF32:
3747 case BFD_RELOC_SPARC_TLS_DTPOFF64:
739f7f82
DM
3748 case BFD_RELOC_SPARC_GOTDATA_OP_HIX22:
3749 case BFD_RELOC_SPARC_GOTDATA_OP_LOX10:
3750 case BFD_RELOC_SPARC_GOTDATA_OP:
252b5132
RH
3751 code = fixp->fx_r_type;
3752 break;
3753 default:
3754 abort ();
3755 return NULL;
3756 }
3757
3758#if defined (OBJ_ELF) || defined (OBJ_AOUT)
3759 /* If we are generating PIC code, we need to generate a different
3760 set of relocs. */
3761
3762#ifdef OBJ_ELF
3763#define GOT_NAME "_GLOBAL_OFFSET_TABLE_"
3764#else
3765#define GOT_NAME "__GLOBAL_OFFSET_TABLE_"
910600e9
RS
3766#endif
3767#ifdef TE_VXWORKS
3768#define GOTT_BASE "__GOTT_BASE__"
3769#define GOTT_INDEX "__GOTT_INDEX__"
252b5132
RH
3770#endif
3771
153b546a
ILT
3772 /* This code must be parallel to the OBJ_ELF tc_fix_adjustable. */
3773
252b5132
RH
3774 if (sparc_pic_code)
3775 {
3776 switch (code)
3777 {
3778 case BFD_RELOC_32_PCREL_S2:
ae6063d4 3779 if (generic_force_reloc (fixp))
252b5132
RH
3780 code = BFD_RELOC_SPARC_WPLT30;
3781 break;
3782 case BFD_RELOC_HI22:
910600e9
RS
3783 code = BFD_RELOC_SPARC_GOT22;
3784 if (fixp->fx_addsy != NULL)
3785 {
3786 if (strcmp (S_GET_NAME (fixp->fx_addsy), GOT_NAME) == 0)
3787 code = BFD_RELOC_SPARC_PC22;
3788#ifdef TE_VXWORKS
3789 if (strcmp (S_GET_NAME (fixp->fx_addsy), GOTT_BASE) == 0
3790 || strcmp (S_GET_NAME (fixp->fx_addsy), GOTT_INDEX) == 0)
3791 code = BFD_RELOC_HI22; /* Unchanged. */
3792#endif
3793 }
252b5132
RH
3794 break;
3795 case BFD_RELOC_LO10:
910600e9
RS
3796 code = BFD_RELOC_SPARC_GOT10;
3797 if (fixp->fx_addsy != NULL)
3798 {
3799 if (strcmp (S_GET_NAME (fixp->fx_addsy), GOT_NAME) == 0)
3800 code = BFD_RELOC_SPARC_PC10;
3801#ifdef TE_VXWORKS
3802 if (strcmp (S_GET_NAME (fixp->fx_addsy), GOTT_BASE) == 0
3803 || strcmp (S_GET_NAME (fixp->fx_addsy), GOTT_INDEX) == 0)
3804 code = BFD_RELOC_LO10; /* Unchanged. */
3805#endif
3806 }
252b5132
RH
3807 break;
3808 case BFD_RELOC_SPARC13:
3809 code = BFD_RELOC_SPARC_GOT13;
3810 break;
3811 default:
3812 break;
3813 }
3814 }
e0c6ed95 3815#endif /* defined (OBJ_ELF) || defined (OBJ_AOUT) */
252b5132 3816
062cf837
EB
3817 /* Nothing is aligned in DWARF debugging sections. */
3818 if (bfd_get_section_flags (stdoutput, section) & SEC_DEBUGGING)
3819 switch (code)
3820 {
3821 case BFD_RELOC_16: code = BFD_RELOC_SPARC_UA16; break;
3822 case BFD_RELOC_32: code = BFD_RELOC_SPARC_UA32; break;
3823 case BFD_RELOC_64: code = BFD_RELOC_SPARC_UA64; break;
3824 default: break;
3825 }
3826
dabe3bbc
RH
3827 if (code == BFD_RELOC_SPARC_OLO10)
3828 reloc->howto = bfd_reloc_type_lookup (stdoutput, BFD_RELOC_LO10);
3829 else
3830 reloc->howto = bfd_reloc_type_lookup (stdoutput, code);
252b5132
RH
3831 if (reloc->howto == 0)
3832 {
3833 as_bad_where (fixp->fx_file, fixp->fx_line,
3834 _("internal error: can't export reloc type %d (`%s')"),
3835 fixp->fx_r_type, bfd_get_reloc_code_name (code));
dabe3bbc
RH
3836 xfree (reloc);
3837 relocs[0] = NULL;
3838 return relocs;
252b5132
RH
3839 }
3840
3841 /* @@ Why fx_addnumber sometimes and fx_offset other times? */
3842#ifdef OBJ_AOUT
3843
3844 if (reloc->howto->pc_relative == 0
3845 || code == BFD_RELOC_SPARC_PC10
3846 || code == BFD_RELOC_SPARC_PC22)
3847 reloc->addend = fixp->fx_addnumber;
3848 else if (sparc_pic_code
3849 && fixp->fx_r_type == BFD_RELOC_32_PCREL_S2
3850 && fixp->fx_addsy != NULL
3851 && (S_IS_EXTERNAL (fixp->fx_addsy)
3852 || S_IS_WEAK (fixp->fx_addsy))
3853 && S_IS_DEFINED (fixp->fx_addsy)
3854 && ! S_IS_COMMON (fixp->fx_addsy))
3855 reloc->addend = fixp->fx_addnumber;
3856 else
3857 reloc->addend = fixp->fx_offset - reloc->address;
3858
e0c6ed95 3859#else /* elf or coff */
252b5132 3860
bd5e6e7e
JJ
3861 if (code != BFD_RELOC_32_PCREL_S2
3862 && code != BFD_RELOC_SPARC_WDISP22
3863 && code != BFD_RELOC_SPARC_WDISP16
3864 && code != BFD_RELOC_SPARC_WDISP19
2615994e 3865 && code != BFD_RELOC_SPARC_WDISP10
b9734f35
JJ
3866 && code != BFD_RELOC_SPARC_WPLT30
3867 && code != BFD_RELOC_SPARC_TLS_GD_CALL
3868 && code != BFD_RELOC_SPARC_TLS_LDM_CALL)
252b5132 3869 reloc->addend = fixp->fx_addnumber;
49309057 3870 else if (symbol_section_p (fixp->fx_addsy))
252b5132
RH
3871 reloc->addend = (section->vma
3872 + fixp->fx_addnumber
3873 + md_pcrel_from (fixp));
3874 else
3875 reloc->addend = fixp->fx_offset;
3876#endif
3877
dabe3bbc
RH
3878 /* We expand R_SPARC_OLO10 to R_SPARC_LO10 and R_SPARC_13
3879 on the same location. */
3880 if (code == BFD_RELOC_SPARC_OLO10)
3881 {
3882 relocs[1] = reloc = (arelent *) xmalloc (sizeof (arelent));
3883 relocs[2] = NULL;
3884
3885 reloc->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
ab3e48dc
KH
3886 *reloc->sym_ptr_ptr
3887 = symbol_get_bfdsym (section_symbol (absolute_section));
dabe3bbc
RH
3888 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
3889 reloc->howto = bfd_reloc_type_lookup (stdoutput, BFD_RELOC_SPARC13);
3890 reloc->addend = fixp->tc_fix_data;
3891 }
3892
3893 return relocs;
252b5132
RH
3894}
3895\f
e0c6ed95 3896/* We have no need to default values of symbols. */
252b5132 3897
252b5132 3898symbolS *
5a49b8ac 3899md_undefined_symbol (char *name ATTRIBUTE_UNUSED)
252b5132
RH
3900{
3901 return 0;
e0c6ed95
AM
3902}
3903
3904/* Round up a section size to the appropriate boundary. */
252b5132 3905
252b5132 3906valueT
5a49b8ac 3907md_section_align (segT segment ATTRIBUTE_UNUSED, valueT size)
252b5132
RH
3908{
3909#ifndef OBJ_ELF
3910 /* This is not right for ELF; a.out wants it, and COFF will force
3911 the alignment anyways. */
3912 valueT align = ((valueT) 1
3913 << (valueT) bfd_get_section_alignment (stdoutput, segment));
3914 valueT newsize;
e0c6ed95
AM
3915
3916 /* Turn alignment value into a mask. */
252b5132
RH
3917 align--;
3918 newsize = (size + align) & ~align;
3919 return newsize;
3920#else
3921 return size;
3922#endif
3923}
3924
3925/* Exactly what point is a PC-relative offset relative TO?
3926 On the sparc, they're relative to the address of the offset, plus
3927 its size. This gets us to the following instruction.
e0c6ed95
AM
3928 (??? Is this right? FIXME-SOON) */
3929long
5a49b8ac 3930md_pcrel_from (fixS *fixP)
252b5132
RH
3931{
3932 long ret;
3933
3934 ret = fixP->fx_where + fixP->fx_frag->fr_address;
3935 if (! sparc_pic_code
3936 || fixP->fx_addsy == NULL
49309057 3937 || symbol_section_p (fixP->fx_addsy))
252b5132
RH
3938 ret += fixP->fx_size;
3939 return ret;
3940}
3941\f
3942/* Return log2 (VALUE), or -1 if VALUE is not an exact positive power
3943 of two. */
3944
3945static int
5a49b8ac 3946mylog2 (int value)
252b5132
RH
3947{
3948 int shift;
3949
3950 if (value <= 0)
3951 return -1;
3952
3953 for (shift = 0; (value & 1) == 0; value >>= 1)
3954 ++shift;
3955
3956 return (value == 1) ? shift : -1;
3957}
3958
e0c6ed95 3959/* Sort of like s_lcomm. */
252b5132
RH
3960
3961#ifndef OBJ_ELF
3962static int max_alignment = 15;
3963#endif
3964
3965static void
5a49b8ac 3966s_reserve (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
3967{
3968 char *name;
3969 char *p;
3970 char c;
3971 int align;
3972 int size;
3973 int temp;
3974 symbolS *symbolP;
3975
3976 name = input_line_pointer;
3977 c = get_symbol_end ();
3978 p = input_line_pointer;
3979 *p = c;
3980 SKIP_WHITESPACE ();
3981
3982 if (*input_line_pointer != ',')
3983 {
3984 as_bad (_("Expected comma after name"));
3985 ignore_rest_of_line ();
3986 return;
3987 }
3988
3989 ++input_line_pointer;
3990
3991 if ((size = get_absolute_expression ()) < 0)
3992 {
3993 as_bad (_("BSS length (%d.) <0! Ignored."), size);
3994 ignore_rest_of_line ();
3995 return;
e0c6ed95 3996 } /* Bad length. */
252b5132
RH
3997
3998 *p = 0;
3999 symbolP = symbol_find_or_make (name);
4000 *p = c;
4001
4002 if (strncmp (input_line_pointer, ",\"bss\"", 6) != 0
4003 && strncmp (input_line_pointer, ",\".bss\"", 7) != 0)
4004 {
4005 as_bad (_("bad .reserve segment -- expected BSS segment"));
4006 return;
4007 }
4008
4009 if (input_line_pointer[2] == '.')
4010 input_line_pointer += 7;
4011 else
4012 input_line_pointer += 6;
4013 SKIP_WHITESPACE ();
4014
4015 if (*input_line_pointer == ',')
4016 {
4017 ++input_line_pointer;
4018
4019 SKIP_WHITESPACE ();
4020 if (*input_line_pointer == '\n')
4021 {
4022 as_bad (_("missing alignment"));
4023 ignore_rest_of_line ();
4024 return;
4025 }
4026
4027 align = (int) get_absolute_expression ();
4028
4029#ifndef OBJ_ELF
4030 if (align > max_alignment)
4031 {
4032 align = max_alignment;
4033 as_warn (_("alignment too large; assuming %d"), align);
4034 }
4035#endif
4036
4037 if (align < 0)
4038 {
4039 as_bad (_("negative alignment"));
4040 ignore_rest_of_line ();
4041 return;
4042 }
4043
4044 if (align != 0)
4045 {
f17c130b 4046 temp = mylog2 (align);
252b5132
RH
4047 if (temp < 0)
4048 {
4049 as_bad (_("alignment not a power of 2"));
4050 ignore_rest_of_line ();
4051 return;
4052 }
4053
4054 align = temp;
4055 }
4056
4057 record_alignment (bss_section, align);
4058 }
4059 else
4060 align = 0;
4061
4062 if (!S_IS_DEFINED (symbolP)
4063#ifdef OBJ_AOUT
4064 && S_GET_OTHER (symbolP) == 0
4065 && S_GET_DESC (symbolP) == 0
4066#endif
4067 )
4068 {
4069 if (! need_pass_2)
4070 {
4071 char *pfrag;
4072 segT current_seg = now_seg;
4073 subsegT current_subseg = now_subseg;
4074
e0c6ed95
AM
4075 /* Switch to bss. */
4076 subseg_set (bss_section, 1);
252b5132
RH
4077
4078 if (align)
e0c6ed95
AM
4079 /* Do alignment. */
4080 frag_align (align, 0, 0);
252b5132 4081
e0c6ed95 4082 /* Detach from old frag. */
ab3e48dc 4083 if (S_GET_SEGMENT (symbolP) == bss_section)
49309057 4084 symbol_get_frag (symbolP)->fr_symbol = NULL;
252b5132 4085
49309057 4086 symbol_set_frag (symbolP, frag_now);
e0c6ed95
AM
4087 pfrag = frag_var (rs_org, 1, 1, (relax_substateT) 0, symbolP,
4088 (offsetT) size, (char *) 0);
252b5132
RH
4089 *pfrag = 0;
4090
4091 S_SET_SEGMENT (symbolP, bss_section);
4092
4093 subseg_set (current_seg, current_subseg);
4094
4095#ifdef OBJ_ELF
4096 S_SET_SIZE (symbolP, size);
4097#endif
4098 }
4099 }
4100 else
4101 {
20203fb9 4102 as_warn (_("Ignoring attempt to re-define symbol %s"),
ab3e48dc 4103 S_GET_NAME (symbolP));
20203fb9 4104 }
252b5132
RH
4105
4106 demand_empty_rest_of_line ();
4107}
4108
4109static void
5a49b8ac 4110s_common (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4111{
4112 char *name;
4113 char c;
4114 char *p;
685736be 4115 offsetT temp, size;
252b5132
RH
4116 symbolS *symbolP;
4117
4118 name = input_line_pointer;
4119 c = get_symbol_end ();
e0c6ed95 4120 /* Just after name is now '\0'. */
252b5132
RH
4121 p = input_line_pointer;
4122 *p = c;
4123 SKIP_WHITESPACE ();
4124 if (*input_line_pointer != ',')
4125 {
4126 as_bad (_("Expected comma after symbol-name"));
4127 ignore_rest_of_line ();
4128 return;
4129 }
e0c6ed95
AM
4130
4131 /* Skip ','. */
4132 input_line_pointer++;
4133
252b5132
RH
4134 if ((temp = get_absolute_expression ()) < 0)
4135 {
685736be
NC
4136 as_bad (_(".COMMon length (%lu) out of range ignored"),
4137 (unsigned long) temp);
252b5132
RH
4138 ignore_rest_of_line ();
4139 return;
4140 }
4141 size = temp;
4142 *p = 0;
4143 symbolP = symbol_find_or_make (name);
4144 *p = c;
4145 if (S_IS_DEFINED (symbolP) && ! S_IS_COMMON (symbolP))
4146 {
4147 as_bad (_("Ignoring attempt to re-define symbol"));
4148 ignore_rest_of_line ();
4149 return;
4150 }
4151 if (S_GET_VALUE (symbolP) != 0)
4152 {
4153 if (S_GET_VALUE (symbolP) != (valueT) size)
4154 {
364b6d8b
JJ
4155 as_warn (_("Length of .comm \"%s\" is already %ld. Not changed to %ld."),
4156 S_GET_NAME (symbolP), (long) S_GET_VALUE (symbolP), (long) size);
252b5132
RH
4157 }
4158 }
4159 else
4160 {
4161#ifndef OBJ_ELF
4162 S_SET_VALUE (symbolP, (valueT) size);
4163 S_SET_EXTERNAL (symbolP);
4164#endif
4165 }
7dcc9865 4166 know (symbol_get_frag (symbolP) == &zero_address_frag);
252b5132
RH
4167 if (*input_line_pointer != ',')
4168 {
4169 as_bad (_("Expected comma after common length"));
4170 ignore_rest_of_line ();
4171 return;
4172 }
4173 input_line_pointer++;
4174 SKIP_WHITESPACE ();
4175 if (*input_line_pointer != '"')
4176 {
4177 temp = get_absolute_expression ();
4178
4179#ifndef OBJ_ELF
4180 if (temp > max_alignment)
4181 {
4182 temp = max_alignment;
f17c130b 4183 as_warn (_("alignment too large; assuming %ld"), (long) temp);
252b5132
RH
4184 }
4185#endif
4186
4187 if (temp < 0)
4188 {
4189 as_bad (_("negative alignment"));
4190 ignore_rest_of_line ();
4191 return;
4192 }
4193
4194#ifdef OBJ_ELF
49309057 4195 if (symbol_get_obj (symbolP)->local)
252b5132
RH
4196 {
4197 segT old_sec;
4198 int old_subsec;
252b5132
RH
4199 int align;
4200
4201 old_sec = now_seg;
4202 old_subsec = now_subseg;
4203
4204 if (temp == 0)
4205 align = 0;
4206 else
f17c130b 4207 align = mylog2 (temp);
252b5132
RH
4208
4209 if (align < 0)
4210 {
4211 as_bad (_("alignment not a power of 2"));
4212 ignore_rest_of_line ();
4213 return;
4214 }
4215
4216 record_alignment (bss_section, align);
4217 subseg_set (bss_section, 0);
4218 if (align)
4219 frag_align (align, 0, 0);
4220 if (S_GET_SEGMENT (symbolP) == bss_section)
49309057
ILT
4221 symbol_get_frag (symbolP)->fr_symbol = 0;
4222 symbol_set_frag (symbolP, frag_now);
252b5132
RH
4223 p = frag_var (rs_org, 1, 1, (relax_substateT) 0, symbolP,
4224 (offsetT) size, (char *) 0);
4225 *p = 0;
4226 S_SET_SEGMENT (symbolP, bss_section);
4227 S_CLEAR_EXTERNAL (symbolP);
4228 S_SET_SIZE (symbolP, size);
4229 subseg_set (old_sec, old_subsec);
4230 }
4231 else
e0c6ed95 4232#endif /* OBJ_ELF */
252b5132
RH
4233 {
4234 allocate_common:
4235 S_SET_VALUE (symbolP, (valueT) size);
4236#ifdef OBJ_ELF
4237 S_SET_ALIGN (symbolP, temp);
4238 S_SET_SIZE (symbolP, size);
4239#endif
4240 S_SET_EXTERNAL (symbolP);
4241 S_SET_SEGMENT (symbolP, bfd_com_section_ptr);
4242 }
4243 }
4244 else
4245 {
4246 input_line_pointer++;
4247 /* @@ Some use the dot, some don't. Can we get some consistency?? */
4248 if (*input_line_pointer == '.')
4249 input_line_pointer++;
4250 /* @@ Some say data, some say bss. */
4251 if (strncmp (input_line_pointer, "bss\"", 4)
4252 && strncmp (input_line_pointer, "data\"", 5))
4253 {
4254 while (*--input_line_pointer != '"')
4255 ;
4256 input_line_pointer--;
4257 goto bad_common_segment;
4258 }
4259 while (*input_line_pointer++ != '"')
4260 ;
4261 goto allocate_common;
4262 }
4263
49309057 4264 symbol_get_bfdsym (symbolP)->flags |= BSF_OBJECT;
252b5132
RH
4265
4266 demand_empty_rest_of_line ();
4267 return;
4268
4269 {
4270 bad_common_segment:
4271 p = input_line_pointer;
4272 while (*p && *p != '\n')
4273 p++;
4274 c = *p;
4275 *p = '\0';
4276 as_bad (_("bad .common segment %s"), input_line_pointer + 1);
4277 *p = c;
4278 input_line_pointer = p;
4279 ignore_rest_of_line ();
4280 return;
4281 }
4282}
4283
67c1ffbe 4284/* Handle the .empty pseudo-op. This suppresses the warnings about
252b5132
RH
4285 invalid delay slot usage. */
4286
4287static void
5a49b8ac 4288s_empty (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4289{
4290 /* The easy way to implement is to just forget about the last
4291 instruction. */
4292 last_insn = NULL;
4293}
4294
4295static void
5a49b8ac 4296s_seg (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4297{
4298
4299 if (strncmp (input_line_pointer, "\"text\"", 6) == 0)
4300 {
4301 input_line_pointer += 6;
4302 s_text (0);
4303 return;
4304 }
4305 if (strncmp (input_line_pointer, "\"data\"", 6) == 0)
4306 {
4307 input_line_pointer += 6;
4308 s_data (0);
4309 return;
4310 }
4311 if (strncmp (input_line_pointer, "\"data1\"", 7) == 0)
4312 {
4313 input_line_pointer += 7;
4314 s_data1 ();
4315 return;
4316 }
4317 if (strncmp (input_line_pointer, "\"bss\"", 5) == 0)
4318 {
4319 input_line_pointer += 5;
4320 /* We only support 2 segments -- text and data -- for now, so
4321 things in the "bss segment" will have to go into data for now.
e0c6ed95
AM
4322 You can still allocate SEG_BSS stuff with .lcomm or .reserve. */
4323 subseg_set (data_section, 255); /* FIXME-SOMEDAY. */
252b5132
RH
4324 return;
4325 }
4326 as_bad (_("Unknown segment type"));
4327 demand_empty_rest_of_line ();
4328}
4329
4330static void
5a49b8ac 4331s_data1 (void)
252b5132
RH
4332{
4333 subseg_set (data_section, 1);
4334 demand_empty_rest_of_line ();
4335}
4336
4337static void
5a49b8ac 4338s_proc (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4339{
4340 while (!is_end_of_line[(unsigned char) *input_line_pointer])
4341 {
4342 ++input_line_pointer;
4343 }
4344 ++input_line_pointer;
4345}
4346
4347/* This static variable is set by s_uacons to tell sparc_cons_align
67c1ffbe 4348 that the expression does not need to be aligned. */
252b5132
RH
4349
4350static int sparc_no_align_cons = 0;
4351
4352/* This handles the unaligned space allocation pseudo-ops, such as
4353 .uaword. .uaword is just like .word, but the value does not need
4354 to be aligned. */
4355
4356static void
5a49b8ac 4357s_uacons (int bytes)
252b5132
RH
4358{
4359 /* Tell sparc_cons_align not to align this value. */
4360 sparc_no_align_cons = 1;
4361 cons (bytes);
4ffadb11 4362 sparc_no_align_cons = 0;
252b5132
RH
4363}
4364
cf9a1301
RH
4365/* This handles the native word allocation pseudo-op .nword.
4366 For sparc_arch_size 32 it is equivalent to .word, for
4367 sparc_arch_size 64 it is equivalent to .xword. */
4368
4369static void
5a49b8ac 4370s_ncons (int bytes ATTRIBUTE_UNUSED)
cf9a1301
RH
4371{
4372 cons (sparc_arch_size == 32 ? 4 : 8);
4373}
4374
6d8809aa
RH
4375#ifdef OBJ_ELF
4376/* Handle the SPARC ELF .register pseudo-op. This sets the binding of a
4377 global register.
4378 The syntax is:
e0c6ed95 4379
6d8809aa 4380 .register %g[2367],{#scratch|symbolname|#ignore}
e0c6ed95 4381*/
6d8809aa
RH
4382
4383static void
5a49b8ac 4384s_register (int ignore ATTRIBUTE_UNUSED)
6d8809aa
RH
4385{
4386 char c;
4387 int reg;
4388 int flags;
4389 const char *regname;
4390
4391 if (input_line_pointer[0] != '%'
4392 || input_line_pointer[1] != 'g'
4393 || ((input_line_pointer[2] & ~1) != '2'
4394 && (input_line_pointer[2] & ~1) != '6')
4395 || input_line_pointer[3] != ',')
4396 as_bad (_("register syntax is .register %%g[2367],{#scratch|symbolname|#ignore}"));
4397 reg = input_line_pointer[2] - '0';
4398 input_line_pointer += 4;
4399
4400 if (*input_line_pointer == '#')
4401 {
4402 ++input_line_pointer;
4403 regname = input_line_pointer;
4404 c = get_symbol_end ();
4405 if (strcmp (regname, "scratch") && strcmp (regname, "ignore"))
4406 as_bad (_("register syntax is .register %%g[2367],{#scratch|symbolname|#ignore}"));
ab3e48dc 4407 if (regname[0] == 'i')
6d8809aa
RH
4408 regname = NULL;
4409 else
4410 regname = "";
4411 }
4412 else
4413 {
4414 regname = input_line_pointer;
4415 c = get_symbol_end ();
4416 }
4417 if (sparc_arch_size == 64)
4418 {
e0c6ed95 4419 if (globals[reg])
6d8809aa 4420 {
e0c6ed95
AM
4421 if ((regname && globals[reg] != (symbolS *) 1
4422 && strcmp (S_GET_NAME (globals[reg]), regname))
4423 || ((regname != NULL) ^ (globals[reg] != (symbolS *) 1)))
6d8809aa
RH
4424 as_bad (_("redefinition of global register"));
4425 }
4426 else
4427 {
4428 if (regname == NULL)
e0c6ed95 4429 globals[reg] = (symbolS *) 1;
6d8809aa
RH
4430 else
4431 {
4432 if (*regname)
4433 {
4434 if (symbol_find (regname))
4435 as_bad (_("Register symbol %s already defined."),
4436 regname);
4437 }
e0c6ed95
AM
4438 globals[reg] = symbol_make (regname);
4439 flags = symbol_get_bfdsym (globals[reg])->flags;
6d8809aa
RH
4440 if (! *regname)
4441 flags = flags & ~(BSF_GLOBAL|BSF_LOCAL|BSF_WEAK);
4442 if (! (flags & (BSF_GLOBAL|BSF_LOCAL|BSF_WEAK)))
4443 flags |= BSF_GLOBAL;
e0c6ed95
AM
4444 symbol_get_bfdsym (globals[reg])->flags = flags;
4445 S_SET_VALUE (globals[reg], (valueT) reg);
4446 S_SET_ALIGN (globals[reg], reg);
4447 S_SET_SIZE (globals[reg], 0);
6d8809aa
RH
4448 /* Although we actually want undefined_section here,
4449 we have to use absolute_section, because otherwise
4450 generic as code will make it a COM section.
4451 We fix this up in sparc_adjust_symtab. */
e0c6ed95
AM
4452 S_SET_SEGMENT (globals[reg], absolute_section);
4453 S_SET_OTHER (globals[reg], 0);
4454 elf_symbol (symbol_get_bfdsym (globals[reg]))
6d8809aa
RH
4455 ->internal_elf_sym.st_info =
4456 ELF_ST_INFO(STB_GLOBAL, STT_REGISTER);
e0c6ed95 4457 elf_symbol (symbol_get_bfdsym (globals[reg]))
6d8809aa
RH
4458 ->internal_elf_sym.st_shndx = SHN_UNDEF;
4459 }
4460 }
4461 }
4462
4463 *input_line_pointer = c;
4464
4465 demand_empty_rest_of_line ();
4466}
4467
4468/* Adjust the symbol table. We set undefined sections for STT_REGISTER
4469 symbols which need it. */
e0c6ed95 4470
6d8809aa 4471void
5a49b8ac 4472sparc_adjust_symtab (void)
6d8809aa
RH
4473{
4474 symbolS *sym;
e0c6ed95 4475
6d8809aa
RH
4476 for (sym = symbol_rootP; sym != NULL; sym = symbol_next (sym))
4477 {
4478 if (ELF_ST_TYPE (elf_symbol (symbol_get_bfdsym (sym))
4479 ->internal_elf_sym.st_info) != STT_REGISTER)
4480 continue;
4481
4482 if (ELF_ST_TYPE (elf_symbol (symbol_get_bfdsym (sym))
4483 ->internal_elf_sym.st_shndx != SHN_UNDEF))
4484 continue;
4485
4486 S_SET_SEGMENT (sym, undefined_section);
4487 }
4488}
4489#endif
4490
252b5132
RH
4491/* If the --enforce-aligned-data option is used, we require .word,
4492 et. al., to be aligned correctly. We do it by setting up an
4493 rs_align_code frag, and checking in HANDLE_ALIGN to make sure that
4494 no unexpected alignment was introduced.
4495
4496 The SunOS and Solaris native assemblers enforce aligned data by
4497 default. We don't want to do that, because gcc can deliberately
4498 generate misaligned data if the packed attribute is used. Instead,
4499 we permit misaligned data by default, and permit the user to set an
4500 option to check for it. */
4501
4502void
5a49b8ac 4503sparc_cons_align (int nbytes)
252b5132
RH
4504{
4505 int nalign;
252b5132
RH
4506
4507 /* Only do this if we are enforcing aligned data. */
4508 if (! enforce_aligned_data)
4509 return;
4510
0f2712ed 4511 /* Don't align if this is an unaligned pseudo-op. */
252b5132 4512 if (sparc_no_align_cons)
0f2712ed 4513 return;
252b5132 4514
f17c130b 4515 nalign = mylog2 (nbytes);
252b5132
RH
4516 if (nalign == 0)
4517 return;
4518
9c2799c2 4519 gas_assert (nalign > 0);
252b5132
RH
4520
4521 if (now_seg == absolute_section)
4522 {
4523 if ((abs_section_offset & ((1 << nalign) - 1)) != 0)
4524 as_bad (_("misaligned data"));
4525 return;
4526 }
4527
87975d2a
AM
4528 frag_var (rs_align_test, 1, 1, (relax_substateT) 0,
4529 (symbolS *) NULL, (offsetT) nalign, (char *) NULL);
252b5132
RH
4530
4531 record_alignment (now_seg, nalign);
4532}
4533
0a9ef439 4534/* This is called from HANDLE_ALIGN in tc-sparc.h. */
252b5132
RH
4535
4536void
5a49b8ac 4537sparc_handle_align (fragS *fragp)
252b5132 4538{
0a9ef439
RH
4539 int count, fix;
4540 char *p;
4541
4542 count = fragp->fr_next->fr_address - fragp->fr_address - fragp->fr_fix;
bfb32b52 4543
0a9ef439 4544 switch (fragp->fr_type)
252b5132 4545 {
0a9ef439
RH
4546 case rs_align_test:
4547 if (count != 0)
4548 as_bad_where (fragp->fr_file, fragp->fr_line, _("misaligned data"));
4549 break;
e0c6ed95 4550
0a9ef439
RH
4551 case rs_align_code:
4552 p = fragp->fr_literal + fragp->fr_fix;
4553 fix = 0;
e0c6ed95 4554
0a9ef439
RH
4555 if (count & 3)
4556 {
4557 fix = count & 3;
4558 memset (p, 0, fix);
4559 p += fix;
4560 count -= fix;
4561 }
e0c6ed95 4562
0a9ef439
RH
4563 if (SPARC_OPCODE_ARCH_V9_P (max_architecture) && count > 8)
4564 {
4565 unsigned wval = (0x30680000 | count >> 2); /* ba,a,pt %xcc, 1f */
4566 if (INSN_BIG_ENDIAN)
4567 number_to_chars_bigendian (p, wval, 4);
4568 else
4569 number_to_chars_littleendian (p, wval, 4);
4570 p += 4;
4571 count -= 4;
4572 fix += 4;
e0c6ed95 4573 }
0a9ef439
RH
4574
4575 if (INSN_BIG_ENDIAN)
4576 number_to_chars_bigendian (p, 0x01000000, 4);
4577 else
4578 number_to_chars_littleendian (p, 0x01000000, 4);
4579
4580 fragp->fr_fix += fix;
4581 fragp->fr_var = 4;
4582 break;
4583
4584 default:
4585 break;
252b5132
RH
4586 }
4587}
4588
4589#ifdef OBJ_ELF
4590/* Some special processing for a Sparc ELF file. */
4591
4592void
5a49b8ac 4593sparc_elf_final_processing (void)
252b5132
RH
4594{
4595 /* Set the Sparc ELF flag bits. FIXME: There should probably be some
4596 sort of BFD interface for this. */
4597 if (sparc_arch_size == 64)
4598 {
4599 switch (sparc_memory_model)
4600 {
4601 case MM_RMO:
4602 elf_elfheader (stdoutput)->e_flags |= EF_SPARCV9_RMO;
4603 break;
4604 case MM_PSO:
4605 elf_elfheader (stdoutput)->e_flags |= EF_SPARCV9_PSO;
4606 break;
4607 default:
4608 break;
4609 }
4610 }
4611 else if (current_architecture >= SPARC_OPCODE_ARCH_V9)
4612 elf_elfheader (stdoutput)->e_flags |= EF_SPARC_32PLUS;
4613 if (current_architecture == SPARC_OPCODE_ARCH_V9A)
4614 elf_elfheader (stdoutput)->e_flags |= EF_SPARC_SUN_US1;
19f7b010
JJ
4615 else if (current_architecture == SPARC_OPCODE_ARCH_V9B)
4616 elf_elfheader (stdoutput)->e_flags |= EF_SPARC_SUN_US1|EF_SPARC_SUN_US3;
252b5132 4617}
bd5e6e7e 4618
62ebcb5c 4619const char *
5a49b8ac 4620sparc_cons (expressionS *exp, int size)
bd5e6e7e
JJ
4621{
4622 char *save;
62ebcb5c 4623 const char *sparc_cons_special_reloc = NULL;
bd5e6e7e
JJ
4624
4625 SKIP_WHITESPACE ();
bd5e6e7e
JJ
4626 save = input_line_pointer;
4627 if (input_line_pointer[0] == '%'
4628 && input_line_pointer[1] == 'r'
4629 && input_line_pointer[2] == '_')
4630 {
4631 if (strncmp (input_line_pointer + 3, "disp", 4) == 0)
4632 {
4633 input_line_pointer += 7;
4634 sparc_cons_special_reloc = "disp";
4635 }
4636 else if (strncmp (input_line_pointer + 3, "plt", 3) == 0)
4637 {
4638 if (size != 4 && size != 8)
4639 as_bad (_("Illegal operands: %%r_plt in %d-byte data field"), size);
4640 else
4641 {
4642 input_line_pointer += 6;
4643 sparc_cons_special_reloc = "plt";
4644 }
4645 }
b9734f35
JJ
4646 else if (strncmp (input_line_pointer + 3, "tls_dtpoff", 10) == 0)
4647 {
4648 if (size != 4 && size != 8)
4649 as_bad (_("Illegal operands: %%r_tls_dtpoff in %d-byte data field"), size);
4650 else
4651 {
4652 input_line_pointer += 13;
4653 sparc_cons_special_reloc = "tls_dtpoff";
4654 }
4655 }
bd5e6e7e
JJ
4656 if (sparc_cons_special_reloc)
4657 {
4658 int bad = 0;
4659
4660 switch (size)
4661 {
4662 case 1:
4663 if (*input_line_pointer != '8')
4664 bad = 1;
4665 input_line_pointer--;
4666 break;
4667 case 2:
4668 if (input_line_pointer[0] != '1' || input_line_pointer[1] != '6')
4669 bad = 1;
4670 break;
4671 case 4:
4672 if (input_line_pointer[0] != '3' || input_line_pointer[1] != '2')
4673 bad = 1;
4674 break;
4675 case 8:
4676 if (input_line_pointer[0] != '6' || input_line_pointer[1] != '4')
4677 bad = 1;
4678 break;
4679 default:
4680 bad = 1;
4681 break;
4682 }
4683
4684 if (bad)
4685 {
4686 as_bad (_("Illegal operands: Only %%r_%s%d allowed in %d-byte data fields"),
4687 sparc_cons_special_reloc, size * 8, size);
4688 }
4689 else
4690 {
4691 input_line_pointer += 2;
4692 if (*input_line_pointer != '(')
4693 {
4694 as_bad (_("Illegal operands: %%r_%s%d requires arguments in ()"),
4695 sparc_cons_special_reloc, size * 8);
4696 bad = 1;
4697 }
4698 }
4699
4700 if (bad)
4701 {
4702 input_line_pointer = save;
4703 sparc_cons_special_reloc = NULL;
4704 }
4705 else
4706 {
4707 int c;
4708 char *end = ++input_line_pointer;
4709 int npar = 0;
4710
4711 while (! is_end_of_line[(c = *end)])
4712 {
4713 if (c == '(')
4714 npar++;
4715 else if (c == ')')
4716 {
4717 if (!npar)
4718 break;
4719 npar--;
4720 }
4721 end++;
4722 }
4723
4724 if (c != ')')
4725 as_bad (_("Illegal operands: %%r_%s%d requires arguments in ()"),
4726 sparc_cons_special_reloc, size * 8);
4727 else
4728 {
4729 *end = '\0';
4730 expression (exp);
4731 *end = c;
4732 if (input_line_pointer != end)
4733 {
4734 as_bad (_("Illegal operands: %%r_%s%d requires arguments in ()"),
4735 sparc_cons_special_reloc, size * 8);
4736 }
4737 else
4738 {
4739 input_line_pointer++;
4740 SKIP_WHITESPACE ();
4741 c = *input_line_pointer;
4742 if (! is_end_of_line[c] && c != ',')
4743 as_bad (_("Illegal operands: garbage after %%r_%s%d()"),
4744 sparc_cons_special_reloc, size * 8);
4745 }
4746 }
4747 }
4748 }
4749 }
4750 if (sparc_cons_special_reloc == NULL)
4751 expression (exp);
62ebcb5c 4752 return sparc_cons_special_reloc;
bd5e6e7e
JJ
4753}
4754
252b5132
RH
4755#endif
4756
4757/* This is called by emit_expr via TC_CONS_FIX_NEW when creating a
4758 reloc for a cons. We could use the definition there, except that
4759 we want to handle little endian relocs specially. */
4760
4761void
5a49b8ac
AM
4762cons_fix_new_sparc (fragS *frag,
4763 int where,
4764 unsigned int nbytes,
62ebcb5c
AM
4765 expressionS *exp,
4766 const char *sparc_cons_special_reloc)
252b5132
RH
4767{
4768 bfd_reloc_code_real_type r;
4769
4770 r = (nbytes == 1 ? BFD_RELOC_8 :
4771 (nbytes == 2 ? BFD_RELOC_16 :
4772 (nbytes == 4 ? BFD_RELOC_32 : BFD_RELOC_64)));
4773
0f2712ed
NC
4774 if (target_little_endian_data
4775 && nbytes == 4
e0c6ed95 4776 && now_seg->flags & SEC_ALLOC)
252b5132 4777 r = BFD_RELOC_SPARC_REV32;
0f2712ed 4778
bd5e6e7e
JJ
4779 if (sparc_cons_special_reloc)
4780 {
4781 if (*sparc_cons_special_reloc == 'd')
4782 switch (nbytes)
4783 {
4784 case 1: r = BFD_RELOC_8_PCREL; break;
4785 case 2: r = BFD_RELOC_16_PCREL; break;
4786 case 4: r = BFD_RELOC_32_PCREL; break;
4787 case 8: r = BFD_RELOC_64_PCREL; break;
4788 default: abort ();
4789 }
b9734f35 4790 else if (*sparc_cons_special_reloc == 'p')
bd5e6e7e
JJ
4791 switch (nbytes)
4792 {
4793 case 4: r = BFD_RELOC_SPARC_PLT32; break;
4794 case 8: r = BFD_RELOC_SPARC_PLT64; break;
4795 }
b9734f35
JJ
4796 else
4797 switch (nbytes)
4798 {
4799 case 4: r = BFD_RELOC_SPARC_TLS_DTPOFF32; break;
4800 case 8: r = BFD_RELOC_SPARC_TLS_DTPOFF64; break;
4801 }
bd5e6e7e
JJ
4802 }
4803 else if (sparc_no_align_cons)
0f2712ed
NC
4804 {
4805 switch (nbytes)
4806 {
4807 case 2: r = BFD_RELOC_SPARC_UA16; break;
4808 case 4: r = BFD_RELOC_SPARC_UA32; break;
4809 case 8: r = BFD_RELOC_SPARC_UA64; break;
4810 default: abort ();
4811 }
4ffadb11 4812 }
0f2712ed 4813
252b5132 4814 fix_new_exp (frag, where, (int) nbytes, exp, 0, r);
364b6d8b
JJ
4815}
4816
4817void
5a49b8ac 4818sparc_cfi_frame_initial_instructions (void)
364b6d8b
JJ
4819{
4820 cfi_add_CFA_def_cfa (14, sparc_arch_size == 64 ? 0x7ff : 0);
4821}
4822
4823int
1df69f4f 4824sparc_regname_to_dw2regnum (char *regname)
364b6d8b
JJ
4825{
4826 char *p, *q;
4827
4828 if (!regname[0])
4829 return -1;
4830
4831 q = "goli";
4832 p = strchr (q, regname[0]);
4833 if (p)
4834 {
4835 if (regname[1] < '0' || regname[1] > '8' || regname[2])
4836 return -1;
4837 return (p - q) * 8 + regname[1] - '0';
4838 }
4839 if (regname[0] == 's' && regname[1] == 'p' && !regname[2])
4840 return 14;
4841 if (regname[0] == 'f' && regname[1] == 'p' && !regname[2])
4842 return 30;
4843 if (regname[0] == 'f' || regname[0] == 'r')
4844 {
4845 unsigned int regnum;
4846
4847 regnum = strtoul (regname + 1, &q, 10);
4848 if (p == q || *q)
4849 return -1;
4850 if (regnum >= ((regname[0] == 'f'
4851 && SPARC_OPCODE_ARCH_V9_P (max_architecture))
4852 ? 64 : 32))
4853 return -1;
4854 if (regname[0] == 'f')
4855 {
4856 regnum += 32;
4857 if (regnum >= 64 && (regnum & 1))
4858 return -1;
4859 }
4860 return regnum;
4861 }
4862 return -1;
4863}
4864
4865void
4866sparc_cfi_emit_pcrel_expr (expressionS *exp, unsigned int nbytes)
4867{
364b6d8b 4868 sparc_no_align_cons = 1;
62ebcb5c 4869 emit_expr_with_reloc (exp, nbytes, "disp");
364b6d8b 4870 sparc_no_align_cons = 0;
252b5132 4871}
This page took 1.221087 seconds and 4 git commands to generate.