Commit | Line | Data |
---|---|---|
e0001a05 | 1 | /* tc-xtensa.c -- Assemble Xtensa instructions. |
219d1afa | 2 | Copyright (C) 2003-2018 Free Software Foundation, Inc. |
e0001a05 NC |
3 | |
4 | This file is part of GAS, the GNU Assembler. | |
5 | ||
6 | GAS is free software; you can redistribute it and/or modify | |
7 | it under the terms of the GNU General Public License as published by | |
ec2655a6 | 8 | the Free Software Foundation; either version 3, or (at your option) |
e0001a05 NC |
9 | any later version. |
10 | ||
11 | GAS is distributed in the hope that it will be useful, | |
12 | but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
14 | GNU General Public License for more details. | |
15 | ||
16 | You should have received a copy of the GNU General Public License | |
17 | along with GAS; see the file COPYING. If not, write to | |
4b4da160 NC |
18 | the Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston, |
19 | MA 02110-1301, USA. */ | |
e0001a05 | 20 | |
e0001a05 | 21 | #include "as.h" |
df7b86aa | 22 | #include <limits.h> |
e0001a05 NC |
23 | #include "sb.h" |
24 | #include "safe-ctype.h" | |
25 | #include "tc-xtensa.h" | |
e0001a05 NC |
26 | #include "subsegs.h" |
27 | #include "xtensa-relax.h" | |
cda2eb9e | 28 | #include "dwarf2dbg.h" |
b224e962 | 29 | #include "xtensa-istack.h" |
e0001a05 NC |
30 | #include "struc-symbol.h" |
31 | #include "xtensa-config.h" | |
b0b79343 | 32 | #include "elf/xtensa.h" |
e0001a05 | 33 | |
2caa7ca0 BW |
34 | /* Provide default values for new configuration settings. */ |
35 | #ifndef XSHAL_ABI | |
36 | #define XSHAL_ABI 0 | |
37 | #endif | |
38 | ||
e0001a05 NC |
39 | #ifndef uint32 |
40 | #define uint32 unsigned int | |
41 | #endif | |
42 | #ifndef int32 | |
43 | #define int32 signed int | |
44 | #endif | |
45 | ||
46 | /* Notes: | |
47 | ||
e0001a05 NC |
48 | Naming conventions (used somewhat inconsistently): |
49 | The xtensa_ functions are exported | |
50 | The xg_ functions are internal | |
51 | ||
52 | We also have a couple of different extensibility mechanisms. | |
53 | 1) The idiom replacement: | |
54 | This is used when a line is first parsed to | |
55 | replace an instruction pattern with another instruction | |
56 | It is currently limited to replacements of instructions | |
57 | with constant operands. | |
58 | 2) The xtensa-relax.c mechanism that has stronger instruction | |
59 | replacement patterns. When an instruction's immediate field | |
60 | does not fit the next instruction sequence is attempted. | |
61 | In addition, "narrow" opcodes are supported this way. */ | |
62 | ||
63 | ||
64 | /* Define characters with special meanings to GAS. */ | |
65 | const char comment_chars[] = "#"; | |
66 | const char line_comment_chars[] = "#"; | |
67 | const char line_separator_chars[] = ";"; | |
68 | const char EXP_CHARS[] = "eE"; | |
69 | const char FLT_CHARS[] = "rRsSfFdDxXpP"; | |
70 | ||
71 | ||
43cd72b9 BW |
72 | /* Flags to indicate whether the hardware supports the density and |
73 | absolute literals options. */ | |
e0001a05 | 74 | |
f7e16c2a MF |
75 | bfd_boolean density_supported; |
76 | bfd_boolean absolute_literals_supported; | |
43cd72b9 | 77 | |
43cd72b9 BW |
78 | static vliw_insn cur_vinsn; |
79 | ||
77cba8a3 | 80 | unsigned xtensa_num_pipe_stages; |
f7e16c2a | 81 | unsigned xtensa_fetch_width; |
43cd72b9 BW |
82 | |
83 | static enum debug_info_type xt_saved_debug_type = DEBUG_NONE; | |
84 | ||
85 | /* Some functions are only valid in the front end. This variable | |
c138bc38 | 86 | allows us to assert that we haven't crossed over into the |
43cd72b9 BW |
87 | back end. */ |
88 | static bfd_boolean past_xtensa_end = FALSE; | |
e0001a05 NC |
89 | |
90 | /* Flags for properties of the last instruction in a segment. */ | |
91 | #define FLAG_IS_A0_WRITER 0x1 | |
92 | #define FLAG_IS_BAD_LOOPEND 0x2 | |
93 | ||
94 | ||
95 | /* We define a special segment names ".literal" to place literals | |
96 | into. The .fini and .init sections are special because they | |
97 | contain code that is moved together by the linker. We give them | |
98 | their own special .fini.literal and .init.literal sections. */ | |
99 | ||
100 | #define LITERAL_SECTION_NAME xtensa_section_rename (".literal") | |
43cd72b9 | 101 | #define LIT4_SECTION_NAME xtensa_section_rename (".lit4") |
e0001a05 | 102 | #define INIT_SECTION_NAME xtensa_section_rename (".init") |
74869ac7 | 103 | #define FINI_SECTION_NAME xtensa_section_rename (".fini") |
e0001a05 NC |
104 | |
105 | ||
43cd72b9 | 106 | /* This type is used for the directive_stack to keep track of the |
74869ac7 BW |
107 | state of the literal collection pools. If lit_prefix is set, it is |
108 | used to determine the literal section names; otherwise, the literal | |
109 | sections are determined based on the current text section. The | |
110 | lit_seg and lit4_seg fields cache these literal sections, with the | |
111 | current_text_seg field used a tag to indicate whether the cached | |
112 | values are valid. */ | |
e0001a05 NC |
113 | |
114 | typedef struct lit_state_struct | |
115 | { | |
74869ac7 BW |
116 | char *lit_prefix; |
117 | segT current_text_seg; | |
e0001a05 | 118 | segT lit_seg; |
43cd72b9 | 119 | segT lit4_seg; |
e0001a05 NC |
120 | } lit_state; |
121 | ||
122 | static lit_state default_lit_sections; | |
123 | ||
124 | ||
74869ac7 BW |
125 | /* We keep a list of literal segments. The seg_list type is the node |
126 | for this list. The literal_head pointer is the head of the list, | |
127 | with the literal_head_h dummy node at the start. */ | |
e0001a05 NC |
128 | |
129 | typedef struct seg_list_struct | |
130 | { | |
131 | struct seg_list_struct *next; | |
132 | segT seg; | |
133 | } seg_list; | |
134 | ||
135 | static seg_list literal_head_h; | |
136 | static seg_list *literal_head = &literal_head_h; | |
e0001a05 NC |
137 | |
138 | ||
82e7541d BW |
139 | /* Lists of symbols. We keep a list of symbols that label the current |
140 | instruction, so that we can adjust the symbols when inserting alignment | |
141 | for various instructions. We also keep a list of all the symbols on | |
142 | literals, so that we can fix up those symbols when the literals are | |
143 | later moved into the text sections. */ | |
144 | ||
145 | typedef struct sym_list_struct | |
146 | { | |
147 | struct sym_list_struct *next; | |
148 | symbolS *sym; | |
149 | } sym_list; | |
150 | ||
151 | static sym_list *insn_labels = NULL; | |
152 | static sym_list *free_insn_labels = NULL; | |
153 | static sym_list *saved_insn_labels = NULL; | |
154 | ||
155 | static sym_list *literal_syms; | |
156 | ||
157 | ||
43cd72b9 BW |
158 | /* Flags to determine whether to prefer const16 or l32r |
159 | if both options are available. */ | |
160 | int prefer_const16 = 0; | |
161 | int prefer_l32r = 0; | |
162 | ||
e0001a05 NC |
163 | /* Global flag to indicate when we are emitting literals. */ |
164 | int generating_literals = 0; | |
165 | ||
43cd72b9 BW |
166 | /* The following PROPERTY table definitions are copied from |
167 | <elf/xtensa.h> and must be kept in sync with the code there. */ | |
168 | ||
169 | /* Flags in the property tables to specify whether blocks of memory | |
170 | are literals, instructions, data, or unreachable. For | |
171 | instructions, blocks that begin loop targets and branch targets are | |
172 | designated. Blocks that do not allow density, instruction | |
173 | reordering or transformation are also specified. Finally, for | |
174 | branch targets, branch target alignment priority is included. | |
175 | Alignment of the next block is specified in the current block | |
176 | and the size of the current block does not include any fill required | |
177 | to align to the next block. */ | |
178 | ||
179 | #define XTENSA_PROP_LITERAL 0x00000001 | |
180 | #define XTENSA_PROP_INSN 0x00000002 | |
181 | #define XTENSA_PROP_DATA 0x00000004 | |
182 | #define XTENSA_PROP_UNREACHABLE 0x00000008 | |
183 | /* Instruction only properties at beginning of code. */ | |
184 | #define XTENSA_PROP_INSN_LOOP_TARGET 0x00000010 | |
185 | #define XTENSA_PROP_INSN_BRANCH_TARGET 0x00000020 | |
186 | /* Instruction only properties about code. */ | |
187 | #define XTENSA_PROP_INSN_NO_DENSITY 0x00000040 | |
188 | #define XTENSA_PROP_INSN_NO_REORDER 0x00000080 | |
99ded152 BW |
189 | /* Historically, NO_TRANSFORM was a property of instructions, |
190 | but it should apply to literals under certain circumstances. */ | |
191 | #define XTENSA_PROP_NO_TRANSFORM 0x00000100 | |
43cd72b9 BW |
192 | |
193 | /* Branch target alignment information. This transmits information | |
194 | to the linker optimization about the priority of aligning a | |
195 | particular block for branch target alignment: None, low priority, | |
196 | high priority, or required. These only need to be checked in | |
197 | instruction blocks marked as XTENSA_PROP_INSN_BRANCH_TARGET. | |
198 | Common usage is | |
199 | ||
200 | switch (GET_XTENSA_PROP_BT_ALIGN (flags)) | |
201 | case XTENSA_PROP_BT_ALIGN_NONE: | |
202 | case XTENSA_PROP_BT_ALIGN_LOW: | |
203 | case XTENSA_PROP_BT_ALIGN_HIGH: | |
204 | case XTENSA_PROP_BT_ALIGN_REQUIRE: | |
205 | */ | |
206 | #define XTENSA_PROP_BT_ALIGN_MASK 0x00000600 | |
207 | ||
208 | /* No branch target alignment. */ | |
209 | #define XTENSA_PROP_BT_ALIGN_NONE 0x0 | |
210 | /* Low priority branch target alignment. */ | |
211 | #define XTENSA_PROP_BT_ALIGN_LOW 0x1 | |
212 | /* High priority branch target alignment. */ | |
213 | #define XTENSA_PROP_BT_ALIGN_HIGH 0x2 | |
214 | /* Required branch target alignment. */ | |
215 | #define XTENSA_PROP_BT_ALIGN_REQUIRE 0x3 | |
216 | ||
43cd72b9 BW |
217 | #define SET_XTENSA_PROP_BT_ALIGN(flag, align) \ |
218 | (((flag) & (~XTENSA_PROP_BT_ALIGN_MASK)) | \ | |
219 | (((align) << 9) & XTENSA_PROP_BT_ALIGN_MASK)) | |
220 | ||
221 | ||
222 | /* Alignment is specified in the block BEFORE the one that needs | |
223 | alignment. Up to 5 bits. Use GET_XTENSA_PROP_ALIGNMENT(flags) to | |
224 | get the required alignment specified as a power of 2. Use | |
225 | SET_XTENSA_PROP_ALIGNMENT(flags, pow2) to set the required | |
226 | alignment. Be careful of side effects since the SET will evaluate | |
227 | flags twice. Also, note that the SIZE of a block in the property | |
228 | table does not include the alignment size, so the alignment fill | |
229 | must be calculated to determine if two blocks are contiguous. | |
230 | TEXT_ALIGN is not currently implemented but is a placeholder for a | |
231 | possible future implementation. */ | |
232 | ||
233 | #define XTENSA_PROP_ALIGN 0x00000800 | |
234 | ||
235 | #define XTENSA_PROP_ALIGNMENT_MASK 0x0001f000 | |
236 | ||
43cd72b9 BW |
237 | #define SET_XTENSA_PROP_ALIGNMENT(flag, align) \ |
238 | (((flag) & (~XTENSA_PROP_ALIGNMENT_MASK)) | \ | |
239 | (((align) << 12) & XTENSA_PROP_ALIGNMENT_MASK)) | |
240 | ||
241 | #define XTENSA_PROP_INSN_ABSLIT 0x00020000 | |
242 | ||
243 | ||
244 | /* Structure for saving instruction and alignment per-fragment data | |
245 | that will be written to the object file. This structure is | |
246 | equivalent to the actual data that will be written out to the file | |
247 | but is easier to use. We provide a conversion to file flags | |
248 | in frag_flags_to_number. */ | |
249 | ||
250 | typedef struct frag_flags_struct frag_flags; | |
251 | ||
252 | struct frag_flags_struct | |
253 | { | |
254 | /* is_literal should only be used after xtensa_move_literals. | |
255 | If you need to check if you are generating a literal fragment, | |
256 | then use the generating_literals global. */ | |
257 | ||
258 | unsigned is_literal : 1; | |
259 | unsigned is_insn : 1; | |
260 | unsigned is_data : 1; | |
261 | unsigned is_unreachable : 1; | |
262 | ||
99ded152 BW |
263 | /* is_specific_opcode implies no_transform. */ |
264 | unsigned is_no_transform : 1; | |
265 | ||
43cd72b9 BW |
266 | struct |
267 | { | |
268 | unsigned is_loop_target : 1; | |
269 | unsigned is_branch_target : 1; /* Branch targets have a priority. */ | |
270 | unsigned bt_align_priority : 2; | |
271 | ||
272 | unsigned is_no_density : 1; | |
273 | /* no_longcalls flag does not need to be placed in the object file. */ | |
43cd72b9 BW |
274 | |
275 | unsigned is_no_reorder : 1; | |
276 | ||
277 | /* Uses absolute literal addressing for l32r. */ | |
278 | unsigned is_abslit : 1; | |
279 | } insn; | |
280 | unsigned is_align : 1; | |
281 | unsigned alignment : 5; | |
282 | }; | |
283 | ||
284 | ||
285 | /* Structure for saving information about a block of property data | |
286 | for frags that have the same flags. */ | |
287 | struct xtensa_block_info_struct | |
288 | { | |
289 | segT sec; | |
290 | bfd_vma offset; | |
291 | size_t size; | |
292 | frag_flags flags; | |
293 | struct xtensa_block_info_struct *next; | |
294 | }; | |
295 | ||
e0001a05 NC |
296 | |
297 | /* Structure for saving the current state before emitting literals. */ | |
298 | typedef struct emit_state_struct | |
299 | { | |
300 | const char *name; | |
301 | segT now_seg; | |
302 | subsegT now_subseg; | |
303 | int generating_literals; | |
304 | } emit_state; | |
305 | ||
306 | ||
43cd72b9 BW |
307 | /* Opcode placement information */ |
308 | ||
309 | typedef unsigned long long bitfield; | |
310 | #define bit_is_set(bit, bf) ((bf) & (0x01ll << (bit))) | |
311 | #define set_bit(bit, bf) ((bf) |= (0x01ll << (bit))) | |
312 | #define clear_bit(bit, bf) ((bf) &= ~(0x01ll << (bit))) | |
313 | ||
314 | #define MAX_FORMATS 32 | |
315 | ||
316 | typedef struct op_placement_info_struct | |
317 | { | |
318 | int num_formats; | |
319 | /* A number describing how restrictive the issue is for this | |
320 | opcode. For example, an opcode that fits lots of different | |
c138bc38 | 321 | formats has a high freedom, as does an opcode that fits |
43cd72b9 | 322 | only one format but many slots in that format. The most |
c138bc38 | 323 | restrictive is the opcode that fits only one slot in one |
43cd72b9 BW |
324 | format. */ |
325 | int issuef; | |
43cd72b9 | 326 | xtensa_format narrowest; |
43cd72b9 | 327 | char narrowest_size; |
b2d179be | 328 | char narrowest_slot; |
43cd72b9 BW |
329 | |
330 | /* formats is a bitfield with the Nth bit set | |
331 | if the opcode fits in the Nth xtensa_format. */ | |
332 | bitfield formats; | |
333 | ||
334 | /* slots[N]'s Mth bit is set if the op fits in the | |
335 | Mth slot of the Nth xtensa_format. */ | |
336 | bitfield slots[MAX_FORMATS]; | |
337 | ||
338 | /* A count of the number of slots in a given format | |
339 | an op can fit (i.e., the bitcount of the slot field above). */ | |
340 | char slots_in_format[MAX_FORMATS]; | |
341 | ||
342 | } op_placement_info, *op_placement_info_table; | |
343 | ||
344 | op_placement_info_table op_placement_table; | |
345 | ||
346 | ||
347 | /* Extra expression types. */ | |
348 | ||
349 | #define O_pltrel O_md1 /* like O_symbol but use a PLT reloc */ | |
350 | #define O_hi16 O_md2 /* use high 16 bits of symbolic value */ | |
351 | #define O_lo16 O_md3 /* use low 16 bits of symbolic value */ | |
1bbb5f21 | 352 | #define O_pcrel O_md4 /* value is a PC-relative offset */ |
28dbbc02 BW |
353 | #define O_tlsfunc O_md5 /* TLS_FUNC/TLSDESC_FN relocation */ |
354 | #define O_tlsarg O_md6 /* TLS_ARG/TLSDESC_ARG relocation */ | |
355 | #define O_tlscall O_md7 /* TLS_CALL relocation */ | |
356 | #define O_tpoff O_md8 /* TPOFF relocation */ | |
357 | #define O_dtpoff O_md9 /* DTPOFF relocation */ | |
43cd72b9 | 358 | |
bbdd25a8 BW |
359 | struct suffix_reloc_map |
360 | { | |
b9bb4a93 | 361 | const char *suffix; |
bbdd25a8 BW |
362 | int length; |
363 | bfd_reloc_code_real_type reloc; | |
cc34adb2 | 364 | operatorT operator; |
bbdd25a8 BW |
365 | }; |
366 | ||
367 | #define SUFFIX_MAP(str, reloc, op) { str, sizeof (str) - 1, reloc, op } | |
368 | ||
369 | static struct suffix_reloc_map suffix_relocs[] = | |
370 | { | |
371 | SUFFIX_MAP ("l", BFD_RELOC_LO16, O_lo16), | |
372 | SUFFIX_MAP ("h", BFD_RELOC_HI16, O_hi16), | |
373 | SUFFIX_MAP ("plt", BFD_RELOC_XTENSA_PLT, O_pltrel), | |
1bbb5f21 | 374 | SUFFIX_MAP ("pcrel", BFD_RELOC_32_PCREL, O_pcrel), |
28dbbc02 BW |
375 | SUFFIX_MAP ("tlsfunc", BFD_RELOC_XTENSA_TLS_FUNC, O_tlsfunc), |
376 | SUFFIX_MAP ("tlsarg", BFD_RELOC_XTENSA_TLS_ARG, O_tlsarg), | |
377 | SUFFIX_MAP ("tlscall", BFD_RELOC_XTENSA_TLS_CALL, O_tlscall), | |
378 | SUFFIX_MAP ("tpoff", BFD_RELOC_XTENSA_TLS_TPOFF, O_tpoff), | |
379 | SUFFIX_MAP ("dtpoff", BFD_RELOC_XTENSA_TLS_DTPOFF, O_dtpoff), | |
bbdd25a8 BW |
380 | }; |
381 | ||
43cd72b9 | 382 | |
e0001a05 NC |
383 | /* Directives. */ |
384 | ||
385 | typedef enum | |
386 | { | |
387 | directive_none = 0, | |
388 | directive_literal, | |
389 | directive_density, | |
43cd72b9 | 390 | directive_transform, |
e0001a05 NC |
391 | directive_freeregs, |
392 | directive_longcalls, | |
43cd72b9 BW |
393 | directive_literal_prefix, |
394 | directive_schedule, | |
395 | directive_absolute_literals, | |
396 | directive_last_directive | |
e0001a05 NC |
397 | } directiveE; |
398 | ||
399 | typedef struct | |
400 | { | |
401 | const char *name; | |
402 | bfd_boolean can_be_negated; | |
403 | } directive_infoS; | |
404 | ||
405 | const directive_infoS directive_info[] = | |
406 | { | |
43cd72b9 BW |
407 | { "none", FALSE }, |
408 | { "literal", FALSE }, | |
409 | { "density", TRUE }, | |
410 | { "transform", TRUE }, | |
411 | { "freeregs", FALSE }, | |
412 | { "longcalls", TRUE }, | |
413 | { "literal_prefix", FALSE }, | |
414 | { "schedule", TRUE }, | |
415 | { "absolute-literals", TRUE } | |
e0001a05 NC |
416 | }; |
417 | ||
418 | bfd_boolean directive_state[] = | |
419 | { | |
420 | FALSE, /* none */ | |
421 | FALSE, /* literal */ | |
e0001a05 | 422 | FALSE, /* density */ |
43cd72b9 | 423 | TRUE, /* transform */ |
e0001a05 NC |
424 | FALSE, /* freeregs */ |
425 | FALSE, /* longcalls */ | |
43cd72b9 | 426 | FALSE, /* literal_prefix */ |
2caa7ca0 | 427 | FALSE, /* schedule */ |
43cd72b9 | 428 | FALSE /* absolute_literals */ |
e0001a05 NC |
429 | }; |
430 | ||
b46824bd MF |
431 | /* A circular list of all potential and actual literal pool locations |
432 | in a segment. */ | |
433 | struct litpool_frag | |
434 | { | |
435 | struct litpool_frag *next; | |
436 | struct litpool_frag *prev; | |
437 | fragS *fragP; | |
438 | addressT addr; | |
439 | short priority; /* 1, 2, or 3 -- 1 is highest */ | |
440 | short original_priority; | |
cd665a94 | 441 | int literal_count; |
b46824bd MF |
442 | }; |
443 | ||
444 | /* Map a segment to its litpool_frag list. */ | |
445 | struct litpool_seg | |
446 | { | |
447 | struct litpool_seg *next; | |
448 | asection *seg; | |
449 | struct litpool_frag frag_list; | |
450 | int frag_count; /* since last litpool location */ | |
451 | }; | |
452 | ||
453 | static struct litpool_seg litpool_seg_list; | |
454 | ||
cd665a94 MF |
455 | /* Limit maximal size of auto litpool by half of the j range. */ |
456 | #define MAX_AUTO_POOL_LITERALS 16384 | |
457 | ||
458 | /* Limit maximal size of explicit literal pool by l32r range. */ | |
459 | #define MAX_EXPLICIT_POOL_LITERALS 65536 | |
460 | ||
461 | #define MAX_POOL_LITERALS \ | |
462 | (auto_litpools ? MAX_AUTO_POOL_LITERALS : MAX_EXPLICIT_POOL_LITERALS) | |
e0001a05 NC |
463 | |
464 | /* Directive functions. */ | |
465 | ||
7fa3d080 BW |
466 | static void xtensa_begin_directive (int); |
467 | static void xtensa_end_directive (int); | |
74869ac7 | 468 | static void xtensa_literal_prefix (void); |
7fa3d080 BW |
469 | static void xtensa_literal_position (int); |
470 | static void xtensa_literal_pseudo (int); | |
471 | static void xtensa_frequency_pseudo (int); | |
472 | static void xtensa_elf_cons (int); | |
fb227da0 | 473 | static void xtensa_leb128 (int); |
e0001a05 | 474 | |
7fa3d080 | 475 | /* Parsing and Idiom Translation. */ |
e0001a05 | 476 | |
7fa3d080 | 477 | static bfd_reloc_code_real_type xtensa_elf_suffix (char **, expressionS *); |
e0001a05 | 478 | |
e0001a05 NC |
479 | /* Various Other Internal Functions. */ |
480 | ||
84b08ed9 BW |
481 | extern bfd_boolean xg_is_single_relaxable_insn (TInsn *, TInsn *, bfd_boolean); |
482 | static bfd_boolean xg_build_to_insn (TInsn *, TInsn *, BuildInstr *); | |
7fa3d080 BW |
483 | static void xtensa_mark_literal_pool_location (void); |
484 | static addressT get_expanded_loop_offset (xtensa_opcode); | |
485 | static fragS *get_literal_pool_location (segT); | |
486 | static void set_literal_pool_location (segT, fragS *); | |
487 | static void xtensa_set_frag_assembly_state (fragS *); | |
488 | static void finish_vinsn (vliw_insn *); | |
489 | static bfd_boolean emit_single_op (TInsn *); | |
34e41783 | 490 | static int total_frag_text_expansion (fragS *); |
a82c7d90 DW |
491 | static bfd_boolean use_trampolines = TRUE; |
492 | static void xtensa_check_frag_count (void); | |
493 | static void xtensa_create_trampoline_frag (bfd_boolean); | |
494 | static void xtensa_maybe_create_trampoline_frag (void); | |
495 | struct trampoline_frag; | |
46888d71 MF |
496 | static int init_trampoline_frag (fragS *); |
497 | static fixS *xg_append_jump (fragS *fragP, symbolS *sym, offsetT offset); | |
b46824bd MF |
498 | static void xtensa_maybe_create_literal_pool_frag (bfd_boolean, bfd_boolean); |
499 | static bfd_boolean auto_litpools = FALSE; | |
cd665a94 | 500 | static int auto_litpool_limit = 0; |
e0001a05 NC |
501 | |
502 | /* Alignment Functions. */ | |
503 | ||
d77b99c9 BW |
504 | static int get_text_align_power (unsigned); |
505 | static int get_text_align_max_fill_size (int, bfd_boolean, bfd_boolean); | |
664df4e4 | 506 | static int branch_align_power (segT); |
e0001a05 NC |
507 | |
508 | /* Helpers for xtensa_relax_frag(). */ | |
509 | ||
7fa3d080 | 510 | static long relax_frag_add_nop (fragS *); |
e0001a05 | 511 | |
b08b5071 | 512 | /* Accessors for additional per-subsegment information. */ |
e0001a05 | 513 | |
7fa3d080 BW |
514 | static unsigned get_last_insn_flags (segT, subsegT); |
515 | static void set_last_insn_flags (segT, subsegT, unsigned, bfd_boolean); | |
b08b5071 BW |
516 | static float get_subseg_total_freq (segT, subsegT); |
517 | static float get_subseg_target_freq (segT, subsegT); | |
518 | static void set_subseg_freq (segT, subsegT, float, float); | |
e0001a05 NC |
519 | |
520 | /* Segment list functions. */ | |
521 | ||
7fa3d080 BW |
522 | static void xtensa_move_literals (void); |
523 | static void xtensa_reorder_segments (void); | |
524 | static void xtensa_switch_to_literal_fragment (emit_state *); | |
525 | static void xtensa_switch_to_non_abs_literal_fragment (emit_state *); | |
526 | static void xtensa_switch_section_emit_state (emit_state *, segT, subsegT); | |
527 | static void xtensa_restore_emit_state (emit_state *); | |
74869ac7 | 528 | static segT cache_literal_section (bfd_boolean); |
e0001a05 | 529 | |
43cd72b9 BW |
530 | /* op_placement_info functions. */ |
531 | ||
7fa3d080 BW |
532 | static void init_op_placement_info_table (void); |
533 | extern bfd_boolean opcode_fits_format_slot (xtensa_opcode, xtensa_format, int); | |
534 | static int xg_get_single_size (xtensa_opcode); | |
535 | static xtensa_format xg_get_single_format (xtensa_opcode); | |
b2d179be | 536 | static int xg_get_single_slot (xtensa_opcode); |
43cd72b9 | 537 | |
e0001a05 | 538 | /* TInsn and IStack functions. */ |
43cd72b9 | 539 | |
7fa3d080 BW |
540 | static bfd_boolean tinsn_has_symbolic_operands (const TInsn *); |
541 | static bfd_boolean tinsn_has_invalid_symbolic_operands (const TInsn *); | |
542 | static bfd_boolean tinsn_has_complex_operands (const TInsn *); | |
543 | static bfd_boolean tinsn_to_insnbuf (TInsn *, xtensa_insnbuf); | |
544 | static bfd_boolean tinsn_check_arguments (const TInsn *); | |
545 | static void tinsn_from_chars (TInsn *, char *, int); | |
546 | static void tinsn_immed_from_frag (TInsn *, fragS *, int); | |
547 | static int get_num_stack_text_bytes (IStack *); | |
548 | static int get_num_stack_literal_bytes (IStack *); | |
a82c7d90 | 549 | static bfd_boolean tinsn_to_slotbuf (xtensa_format, int, TInsn *, xtensa_insnbuf); |
e0001a05 | 550 | |
43cd72b9 BW |
551 | /* vliw_insn functions. */ |
552 | ||
7fa3d080 | 553 | static void xg_init_vinsn (vliw_insn *); |
d8392fd9 | 554 | static void xg_copy_vinsn (vliw_insn *, vliw_insn *); |
7fa3d080 BW |
555 | static void xg_clear_vinsn (vliw_insn *); |
556 | static bfd_boolean vinsn_has_specific_opcodes (vliw_insn *); | |
557 | static void xg_free_vinsn (vliw_insn *); | |
43cd72b9 | 558 | static bfd_boolean vinsn_to_insnbuf |
7fa3d080 BW |
559 | (vliw_insn *, char *, fragS *, bfd_boolean); |
560 | static void vinsn_from_chars (vliw_insn *, char *); | |
43cd72b9 | 561 | |
e0001a05 | 562 | /* Expression Utilities. */ |
43cd72b9 | 563 | |
7fa3d080 BW |
564 | bfd_boolean expr_is_const (const expressionS *); |
565 | offsetT get_expr_const (const expressionS *); | |
566 | void set_expr_const (expressionS *, offsetT); | |
567 | bfd_boolean expr_is_register (const expressionS *); | |
568 | offsetT get_expr_register (const expressionS *); | |
569 | void set_expr_symbol_offset (expressionS *, symbolS *, offsetT); | |
7fa3d080 BW |
570 | bfd_boolean expr_is_equal (expressionS *, expressionS *); |
571 | static void copy_expr (expressionS *, const expressionS *); | |
e0001a05 | 572 | |
9456465c BW |
573 | /* Section renaming. */ |
574 | ||
7fa3d080 | 575 | static void build_section_rename (const char *); |
e0001a05 | 576 | |
e0001a05 NC |
577 | |
578 | /* ISA imported from bfd. */ | |
579 | extern xtensa_isa xtensa_default_isa; | |
580 | ||
581 | extern int target_big_endian; | |
582 | ||
583 | static xtensa_opcode xtensa_addi_opcode; | |
584 | static xtensa_opcode xtensa_addmi_opcode; | |
585 | static xtensa_opcode xtensa_call0_opcode; | |
586 | static xtensa_opcode xtensa_call4_opcode; | |
587 | static xtensa_opcode xtensa_call8_opcode; | |
588 | static xtensa_opcode xtensa_call12_opcode; | |
589 | static xtensa_opcode xtensa_callx0_opcode; | |
590 | static xtensa_opcode xtensa_callx4_opcode; | |
591 | static xtensa_opcode xtensa_callx8_opcode; | |
592 | static xtensa_opcode xtensa_callx12_opcode; | |
43cd72b9 | 593 | static xtensa_opcode xtensa_const16_opcode; |
e0001a05 | 594 | static xtensa_opcode xtensa_entry_opcode; |
d12f9798 | 595 | static xtensa_opcode xtensa_extui_opcode; |
43cd72b9 BW |
596 | static xtensa_opcode xtensa_movi_opcode; |
597 | static xtensa_opcode xtensa_movi_n_opcode; | |
e0001a05 | 598 | static xtensa_opcode xtensa_isync_opcode; |
19e8f41a | 599 | static xtensa_opcode xtensa_j_opcode; |
e0001a05 | 600 | static xtensa_opcode xtensa_jx_opcode; |
43cd72b9 | 601 | static xtensa_opcode xtensa_l32r_opcode; |
e0001a05 NC |
602 | static xtensa_opcode xtensa_loop_opcode; |
603 | static xtensa_opcode xtensa_loopnez_opcode; | |
604 | static xtensa_opcode xtensa_loopgtz_opcode; | |
43cd72b9 | 605 | static xtensa_opcode xtensa_nop_opcode; |
e0001a05 NC |
606 | static xtensa_opcode xtensa_nop_n_opcode; |
607 | static xtensa_opcode xtensa_or_opcode; | |
608 | static xtensa_opcode xtensa_ret_opcode; | |
609 | static xtensa_opcode xtensa_ret_n_opcode; | |
610 | static xtensa_opcode xtensa_retw_opcode; | |
611 | static xtensa_opcode xtensa_retw_n_opcode; | |
43cd72b9 | 612 | static xtensa_opcode xtensa_rsr_lcount_opcode; |
e0001a05 | 613 | static xtensa_opcode xtensa_waiti_opcode; |
62af60e2 | 614 | static int config_max_slots = 0; |
e0001a05 NC |
615 | |
616 | \f | |
617 | /* Command-line Options. */ | |
618 | ||
619 | bfd_boolean use_literal_section = TRUE; | |
19fc3723 | 620 | enum flix_level produce_flix = FLIX_ALL; |
e0001a05 | 621 | static bfd_boolean align_targets = TRUE; |
43cd72b9 | 622 | static bfd_boolean warn_unaligned_branch_targets = FALSE; |
e0001a05 | 623 | static bfd_boolean has_a0_b_retw = FALSE; |
43cd72b9 BW |
624 | static bfd_boolean workaround_a0_b_retw = FALSE; |
625 | static bfd_boolean workaround_b_j_loop_end = FALSE; | |
626 | static bfd_boolean workaround_short_loop = FALSE; | |
e0001a05 | 627 | static bfd_boolean maybe_has_short_loop = FALSE; |
43cd72b9 | 628 | static bfd_boolean workaround_close_loop_end = FALSE; |
e0001a05 | 629 | static bfd_boolean maybe_has_close_loop_end = FALSE; |
03aaa593 | 630 | static bfd_boolean enforce_three_byte_loop_align = FALSE; |
e0001a05 | 631 | |
43cd72b9 BW |
632 | /* When workaround_short_loops is TRUE, all loops with early exits must |
633 | have at least 3 instructions. workaround_all_short_loops is a modifier | |
634 | to the workaround_short_loop flag. In addition to the | |
635 | workaround_short_loop actions, all straightline loopgtz and loopnez | |
636 | must have at least 3 instructions. */ | |
e0001a05 | 637 | |
43cd72b9 | 638 | static bfd_boolean workaround_all_short_loops = FALSE; |
e0001a05 | 639 | |
8255c61b MF |
640 | /* Generate individual property section for every section. |
641 | This option is defined in BDF library. */ | |
642 | extern bfd_boolean elf32xtensa_separate_props; | |
7fa3d080 BW |
643 | |
644 | static void | |
645 | xtensa_setup_hw_workarounds (int earliest, int latest) | |
646 | { | |
647 | if (earliest > latest) | |
648 | as_fatal (_("illegal range of target hardware versions")); | |
649 | ||
650 | /* Enable all workarounds for pre-T1050.0 hardware. */ | |
651 | if (earliest < 105000 || latest < 105000) | |
652 | { | |
653 | workaround_a0_b_retw |= TRUE; | |
654 | workaround_b_j_loop_end |= TRUE; | |
655 | workaround_short_loop |= TRUE; | |
656 | workaround_close_loop_end |= TRUE; | |
657 | workaround_all_short_loops |= TRUE; | |
03aaa593 | 658 | enforce_three_byte_loop_align = TRUE; |
7fa3d080 BW |
659 | } |
660 | } | |
661 | ||
662 | ||
e0001a05 NC |
663 | enum |
664 | { | |
665 | option_density = OPTION_MD_BASE, | |
666 | option_no_density, | |
667 | ||
19fc3723 SA |
668 | option_flix, |
669 | option_no_generate_flix, | |
670 | option_no_flix, | |
671 | ||
e0001a05 NC |
672 | option_relax, |
673 | option_no_relax, | |
674 | ||
43cd72b9 BW |
675 | option_link_relax, |
676 | option_no_link_relax, | |
677 | ||
e0001a05 NC |
678 | option_generics, |
679 | option_no_generics, | |
680 | ||
43cd72b9 BW |
681 | option_transform, |
682 | option_no_transform, | |
683 | ||
e0001a05 NC |
684 | option_text_section_literals, |
685 | option_no_text_section_literals, | |
686 | ||
43cd72b9 BW |
687 | option_absolute_literals, |
688 | option_no_absolute_literals, | |
689 | ||
e0001a05 NC |
690 | option_align_targets, |
691 | option_no_align_targets, | |
692 | ||
43cd72b9 | 693 | option_warn_unaligned_targets, |
e0001a05 NC |
694 | |
695 | option_longcalls, | |
696 | option_no_longcalls, | |
697 | ||
698 | option_workaround_a0_b_retw, | |
699 | option_no_workaround_a0_b_retw, | |
700 | ||
701 | option_workaround_b_j_loop_end, | |
702 | option_no_workaround_b_j_loop_end, | |
703 | ||
704 | option_workaround_short_loop, | |
705 | option_no_workaround_short_loop, | |
706 | ||
707 | option_workaround_all_short_loops, | |
708 | option_no_workaround_all_short_loops, | |
709 | ||
710 | option_workaround_close_loop_end, | |
711 | option_no_workaround_close_loop_end, | |
712 | ||
713 | option_no_workarounds, | |
714 | ||
e0001a05 | 715 | option_rename_section_name, |
e0001a05 | 716 | |
43cd72b9 BW |
717 | option_prefer_l32r, |
718 | option_prefer_const16, | |
719 | ||
a82c7d90 DW |
720 | option_target_hardware, |
721 | ||
722 | option_trampolines, | |
723 | option_no_trampolines, | |
b46824bd MF |
724 | |
725 | option_auto_litpools, | |
726 | option_no_auto_litpools, | |
727 | option_auto_litpool_limit, | |
8255c61b MF |
728 | |
729 | option_separate_props, | |
730 | option_no_separate_props, | |
e0001a05 NC |
731 | }; |
732 | ||
733 | const char *md_shortopts = ""; | |
734 | ||
735 | struct option md_longopts[] = | |
736 | { | |
43cd72b9 BW |
737 | { "density", no_argument, NULL, option_density }, |
738 | { "no-density", no_argument, NULL, option_no_density }, | |
739 | ||
19fc3723 SA |
740 | { "flix", no_argument, NULL, option_flix }, |
741 | { "no-generate-flix", no_argument, NULL, option_no_generate_flix }, | |
742 | { "no-allow-flix", no_argument, NULL, option_no_flix }, | |
743 | ||
43cd72b9 BW |
744 | /* Both "relax" and "generics" are deprecated and treated as equivalent |
745 | to the "transform" option. */ | |
746 | { "relax", no_argument, NULL, option_relax }, | |
747 | { "no-relax", no_argument, NULL, option_no_relax }, | |
748 | { "generics", no_argument, NULL, option_generics }, | |
749 | { "no-generics", no_argument, NULL, option_no_generics }, | |
750 | ||
751 | { "transform", no_argument, NULL, option_transform }, | |
752 | { "no-transform", no_argument, NULL, option_no_transform }, | |
753 | { "text-section-literals", no_argument, NULL, option_text_section_literals }, | |
754 | { "no-text-section-literals", no_argument, NULL, | |
755 | option_no_text_section_literals }, | |
756 | { "absolute-literals", no_argument, NULL, option_absolute_literals }, | |
757 | { "no-absolute-literals", no_argument, NULL, option_no_absolute_literals }, | |
e0001a05 NC |
758 | /* This option was changed from -align-target to -target-align |
759 | because it conflicted with the "-al" option. */ | |
43cd72b9 | 760 | { "target-align", no_argument, NULL, option_align_targets }, |
7fa3d080 BW |
761 | { "no-target-align", no_argument, NULL, option_no_align_targets }, |
762 | { "warn-unaligned-targets", no_argument, NULL, | |
763 | option_warn_unaligned_targets }, | |
43cd72b9 BW |
764 | { "longcalls", no_argument, NULL, option_longcalls }, |
765 | { "no-longcalls", no_argument, NULL, option_no_longcalls }, | |
766 | ||
767 | { "no-workaround-a0-b-retw", no_argument, NULL, | |
768 | option_no_workaround_a0_b_retw }, | |
769 | { "workaround-a0-b-retw", no_argument, NULL, option_workaround_a0_b_retw }, | |
e0001a05 | 770 | |
43cd72b9 BW |
771 | { "no-workaround-b-j-loop-end", no_argument, NULL, |
772 | option_no_workaround_b_j_loop_end }, | |
773 | { "workaround-b-j-loop-end", no_argument, NULL, | |
774 | option_workaround_b_j_loop_end }, | |
e0001a05 | 775 | |
43cd72b9 BW |
776 | { "no-workaround-short-loops", no_argument, NULL, |
777 | option_no_workaround_short_loop }, | |
7fa3d080 BW |
778 | { "workaround-short-loops", no_argument, NULL, |
779 | option_workaround_short_loop }, | |
e0001a05 | 780 | |
43cd72b9 BW |
781 | { "no-workaround-all-short-loops", no_argument, NULL, |
782 | option_no_workaround_all_short_loops }, | |
783 | { "workaround-all-short-loop", no_argument, NULL, | |
784 | option_workaround_all_short_loops }, | |
785 | ||
786 | { "prefer-l32r", no_argument, NULL, option_prefer_l32r }, | |
787 | { "prefer-const16", no_argument, NULL, option_prefer_const16 }, | |
788 | ||
789 | { "no-workarounds", no_argument, NULL, option_no_workarounds }, | |
790 | ||
791 | { "no-workaround-close-loop-end", no_argument, NULL, | |
792 | option_no_workaround_close_loop_end }, | |
793 | { "workaround-close-loop-end", no_argument, NULL, | |
794 | option_workaround_close_loop_end }, | |
e0001a05 | 795 | |
7fa3d080 | 796 | { "rename-section", required_argument, NULL, option_rename_section_name }, |
e0001a05 | 797 | |
43cd72b9 BW |
798 | { "link-relax", no_argument, NULL, option_link_relax }, |
799 | { "no-link-relax", no_argument, NULL, option_no_link_relax }, | |
800 | ||
801 | { "target-hardware", required_argument, NULL, option_target_hardware }, | |
802 | ||
a82c7d90 DW |
803 | { "trampolines", no_argument, NULL, option_trampolines }, |
804 | { "no-trampolines", no_argument, NULL, option_no_trampolines }, | |
805 | ||
b46824bd MF |
806 | { "auto-litpools", no_argument, NULL, option_auto_litpools }, |
807 | { "no-auto-litpools", no_argument, NULL, option_no_auto_litpools }, | |
808 | { "auto-litpool-limit", required_argument, NULL, option_auto_litpool_limit }, | |
809 | ||
8255c61b MF |
810 | { "separate-prop-tables", no_argument, NULL, option_separate_props }, |
811 | ||
43cd72b9 | 812 | { NULL, no_argument, NULL, 0 } |
e0001a05 NC |
813 | }; |
814 | ||
815 | size_t md_longopts_size = sizeof md_longopts; | |
816 | ||
817 | ||
818 | int | |
17b9d67d | 819 | md_parse_option (int c, const char *arg) |
e0001a05 NC |
820 | { |
821 | switch (c) | |
822 | { | |
823 | case option_density: | |
43cd72b9 | 824 | as_warn (_("--density option is ignored")); |
e0001a05 NC |
825 | return 1; |
826 | case option_no_density: | |
43cd72b9 | 827 | as_warn (_("--no-density option is ignored")); |
e0001a05 | 828 | return 1; |
43cd72b9 BW |
829 | case option_link_relax: |
830 | linkrelax = 1; | |
e0001a05 | 831 | return 1; |
43cd72b9 BW |
832 | case option_no_link_relax: |
833 | linkrelax = 0; | |
e0001a05 | 834 | return 1; |
19fc3723 SA |
835 | case option_flix: |
836 | produce_flix = FLIX_ALL; | |
837 | return 1; | |
838 | case option_no_generate_flix: | |
839 | produce_flix = FLIX_NO_GENERATE; | |
840 | return 1; | |
841 | case option_no_flix: | |
842 | produce_flix = FLIX_NONE; | |
843 | return 1; | |
43cd72b9 BW |
844 | case option_generics: |
845 | as_warn (_("--generics is deprecated; use --transform instead")); | |
846 | return md_parse_option (option_transform, arg); | |
847 | case option_no_generics: | |
848 | as_warn (_("--no-generics is deprecated; use --no-transform instead")); | |
849 | return md_parse_option (option_no_transform, arg); | |
850 | case option_relax: | |
851 | as_warn (_("--relax is deprecated; use --transform instead")); | |
852 | return md_parse_option (option_transform, arg); | |
853 | case option_no_relax: | |
854 | as_warn (_("--no-relax is deprecated; use --no-transform instead")); | |
855 | return md_parse_option (option_no_transform, arg); | |
e0001a05 NC |
856 | case option_longcalls: |
857 | directive_state[directive_longcalls] = TRUE; | |
858 | return 1; | |
859 | case option_no_longcalls: | |
860 | directive_state[directive_longcalls] = FALSE; | |
861 | return 1; | |
862 | case option_text_section_literals: | |
863 | use_literal_section = FALSE; | |
864 | return 1; | |
865 | case option_no_text_section_literals: | |
866 | use_literal_section = TRUE; | |
867 | return 1; | |
43cd72b9 BW |
868 | case option_absolute_literals: |
869 | if (!absolute_literals_supported) | |
870 | { | |
871 | as_fatal (_("--absolute-literals option not supported in this Xtensa configuration")); | |
872 | return 0; | |
873 | } | |
874 | directive_state[directive_absolute_literals] = TRUE; | |
875 | return 1; | |
876 | case option_no_absolute_literals: | |
877 | directive_state[directive_absolute_literals] = FALSE; | |
878 | return 1; | |
879 | ||
e0001a05 NC |
880 | case option_workaround_a0_b_retw: |
881 | workaround_a0_b_retw = TRUE; | |
e0001a05 NC |
882 | return 1; |
883 | case option_no_workaround_a0_b_retw: | |
884 | workaround_a0_b_retw = FALSE; | |
e0001a05 NC |
885 | return 1; |
886 | case option_workaround_b_j_loop_end: | |
887 | workaround_b_j_loop_end = TRUE; | |
e0001a05 NC |
888 | return 1; |
889 | case option_no_workaround_b_j_loop_end: | |
890 | workaround_b_j_loop_end = FALSE; | |
e0001a05 NC |
891 | return 1; |
892 | ||
893 | case option_workaround_short_loop: | |
894 | workaround_short_loop = TRUE; | |
e0001a05 NC |
895 | return 1; |
896 | case option_no_workaround_short_loop: | |
897 | workaround_short_loop = FALSE; | |
e0001a05 NC |
898 | return 1; |
899 | ||
900 | case option_workaround_all_short_loops: | |
901 | workaround_all_short_loops = TRUE; | |
e0001a05 NC |
902 | return 1; |
903 | case option_no_workaround_all_short_loops: | |
904 | workaround_all_short_loops = FALSE; | |
e0001a05 NC |
905 | return 1; |
906 | ||
907 | case option_workaround_close_loop_end: | |
908 | workaround_close_loop_end = TRUE; | |
e0001a05 NC |
909 | return 1; |
910 | case option_no_workaround_close_loop_end: | |
911 | workaround_close_loop_end = FALSE; | |
e0001a05 NC |
912 | return 1; |
913 | ||
914 | case option_no_workarounds: | |
915 | workaround_a0_b_retw = FALSE; | |
e0001a05 | 916 | workaround_b_j_loop_end = FALSE; |
e0001a05 | 917 | workaround_short_loop = FALSE; |
e0001a05 | 918 | workaround_all_short_loops = FALSE; |
e0001a05 | 919 | workaround_close_loop_end = FALSE; |
e0001a05 | 920 | return 1; |
43cd72b9 | 921 | |
e0001a05 NC |
922 | case option_align_targets: |
923 | align_targets = TRUE; | |
924 | return 1; | |
925 | case option_no_align_targets: | |
926 | align_targets = FALSE; | |
927 | return 1; | |
928 | ||
43cd72b9 BW |
929 | case option_warn_unaligned_targets: |
930 | warn_unaligned_branch_targets = TRUE; | |
e0001a05 NC |
931 | return 1; |
932 | ||
e0001a05 NC |
933 | case option_rename_section_name: |
934 | build_section_rename (arg); | |
935 | return 1; | |
e0001a05 NC |
936 | |
937 | case 'Q': | |
938 | /* -Qy, -Qn: SVR4 arguments controlling whether a .comment section | |
939 | should be emitted or not. FIXME: Not implemented. */ | |
940 | return 1; | |
c138bc38 | 941 | |
43cd72b9 BW |
942 | case option_prefer_l32r: |
943 | if (prefer_const16) | |
944 | as_fatal (_("prefer-l32r conflicts with prefer-const16")); | |
945 | prefer_l32r = 1; | |
946 | return 1; | |
947 | ||
948 | case option_prefer_const16: | |
949 | if (prefer_l32r) | |
950 | as_fatal (_("prefer-const16 conflicts with prefer-l32r")); | |
951 | prefer_const16 = 1; | |
952 | return 1; | |
953 | ||
c138bc38 | 954 | case option_target_hardware: |
43cd72b9 BW |
955 | { |
956 | int earliest, latest = 0; | |
17b9d67d | 957 | char *end; |
43cd72b9 BW |
958 | if (*arg == 0 || *arg == '-') |
959 | as_fatal (_("invalid target hardware version")); | |
960 | ||
17b9d67d | 961 | earliest = strtol (arg, &end, 0); |
43cd72b9 | 962 | |
17b9d67d | 963 | if (*end == 0) |
43cd72b9 | 964 | latest = earliest; |
17b9d67d | 965 | else if (*end == '-') |
43cd72b9 | 966 | { |
17b9d67d | 967 | if (*++end == 0) |
43cd72b9 | 968 | as_fatal (_("invalid target hardware version")); |
17b9d67d | 969 | latest = strtol (end, &end, 0); |
43cd72b9 | 970 | } |
17b9d67d | 971 | if (*end != 0) |
43cd72b9 BW |
972 | as_fatal (_("invalid target hardware version")); |
973 | ||
974 | xtensa_setup_hw_workarounds (earliest, latest); | |
975 | return 1; | |
976 | } | |
977 | ||
978 | case option_transform: | |
979 | /* This option has no affect other than to use the defaults, | |
980 | which are already set. */ | |
981 | return 1; | |
982 | ||
983 | case option_no_transform: | |
984 | /* This option turns off all transformations of any kind. | |
985 | However, because we want to preserve the state of other | |
986 | directives, we only change its own field. Thus, before | |
987 | you perform any transformation, always check if transform | |
988 | is available. If you use the functions we provide for this | |
989 | purpose, you will be ok. */ | |
990 | directive_state[directive_transform] = FALSE; | |
991 | return 1; | |
992 | ||
a82c7d90 DW |
993 | case option_trampolines: |
994 | use_trampolines = TRUE; | |
995 | return 1; | |
996 | ||
997 | case option_no_trampolines: | |
998 | use_trampolines = FALSE; | |
999 | return 1; | |
1000 | ||
b46824bd MF |
1001 | case option_auto_litpools: |
1002 | auto_litpools = TRUE; | |
1003 | use_literal_section = FALSE; | |
cd665a94 MF |
1004 | if (auto_litpool_limit <= 0) |
1005 | auto_litpool_limit = MAX_AUTO_POOL_LITERALS / 2; | |
b46824bd MF |
1006 | return 1; |
1007 | ||
1008 | case option_no_auto_litpools: | |
1009 | auto_litpools = FALSE; | |
1010 | auto_litpool_limit = -1; | |
1011 | return 1; | |
1012 | ||
1013 | case option_auto_litpool_limit: | |
1014 | { | |
1015 | int value = 0; | |
17b9d67d | 1016 | char *end; |
b46824bd MF |
1017 | if (auto_litpool_limit < 0) |
1018 | as_fatal (_("no-auto-litpools is incompatible with auto-litpool-limit")); | |
1019 | if (*arg == 0 || *arg == '-') | |
1020 | as_fatal (_("invalid auto-litpool-limit argument")); | |
17b9d67d TS |
1021 | value = strtol (arg, &end, 10); |
1022 | if (*end != 0) | |
b46824bd MF |
1023 | as_fatal (_("invalid auto-litpool-limit argument")); |
1024 | if (value < 100 || value > 10000) | |
1025 | as_fatal (_("invalid auto-litpool-limit argument (range is 100-10000)")); | |
1026 | auto_litpool_limit = value; | |
1027 | auto_litpools = TRUE; | |
1028 | use_literal_section = FALSE; | |
1029 | return 1; | |
1030 | } | |
1031 | ||
8255c61b MF |
1032 | case option_separate_props: |
1033 | elf32xtensa_separate_props = TRUE; | |
1034 | return 1; | |
1035 | ||
1036 | case option_no_separate_props: | |
1037 | elf32xtensa_separate_props = FALSE; | |
1038 | return 1; | |
1039 | ||
e0001a05 NC |
1040 | default: |
1041 | return 0; | |
1042 | } | |
1043 | } | |
1044 | ||
1045 | ||
1046 | void | |
7fa3d080 | 1047 | md_show_usage (FILE *stream) |
e0001a05 | 1048 | { |
43cd72b9 BW |
1049 | fputs ("\n\ |
1050 | Xtensa options:\n\ | |
9456465c BW |
1051 | --[no-]text-section-literals\n\ |
1052 | [Do not] put literals in the text section\n\ | |
1053 | --[no-]absolute-literals\n\ | |
1054 | [Do not] default to use non-PC-relative literals\n\ | |
1055 | --[no-]target-align [Do not] try to align branch targets\n\ | |
1056 | --[no-]longcalls [Do not] emit 32-bit call sequences\n\ | |
1057 | --[no-]transform [Do not] transform instructions\n\ | |
19fc3723 SA |
1058 | --flix both allow hand-written and generate flix bundles\n\ |
1059 | --no-generate-flix allow hand-written but do not generate\n\ | |
1060 | flix bundles\n\ | |
1061 | --no-allow-flix neither allow hand-written nor generate\n\ | |
1062 | flix bundles\n\ | |
a82c7d90 DW |
1063 | --rename-section old=new Rename section 'old' to 'new'\n\ |
1064 | --[no-]trampolines [Do not] generate trampolines (jumps to jumps)\n\ | |
b46824bd MF |
1065 | when jumps do not reach their targets\n\ |
1066 | --[no-]auto-litpools [Do not] automatically create literal pools\n\ | |
1067 | --auto-litpool-limit=<value>\n\ | |
1068 | (range 100-10000) Maximum number of blocks of\n\ | |
1069 | instructions to emit between literal pool\n\ | |
8255c61b MF |
1070 | locations; implies --auto-litpools flag\n\ |
1071 | --[no-]separate-prop-tables\n\ | |
1072 | [Do not] place Xtensa property records into\n\ | |
1073 | individual property sections for each section.\n\ | |
1074 | Default is to generate single property section.\n", stream); | |
e0001a05 NC |
1075 | } |
1076 | ||
7fa3d080 BW |
1077 | \f |
1078 | /* Functions related to the list of current label symbols. */ | |
43cd72b9 BW |
1079 | |
1080 | static void | |
7fa3d080 | 1081 | xtensa_add_insn_label (symbolS *sym) |
43cd72b9 | 1082 | { |
7fa3d080 | 1083 | sym_list *l; |
43cd72b9 | 1084 | |
7fa3d080 | 1085 | if (!free_insn_labels) |
325801bd | 1086 | l = XNEW (sym_list); |
7fa3d080 | 1087 | else |
43cd72b9 | 1088 | { |
7fa3d080 BW |
1089 | l = free_insn_labels; |
1090 | free_insn_labels = l->next; | |
1091 | } | |
1092 | ||
1093 | l->sym = sym; | |
1094 | l->next = insn_labels; | |
1095 | insn_labels = l; | |
1096 | } | |
1097 | ||
1098 | ||
1099 | static void | |
1100 | xtensa_clear_insn_labels (void) | |
1101 | { | |
1102 | sym_list **pl; | |
1103 | ||
1104 | for (pl = &free_insn_labels; *pl != NULL; pl = &(*pl)->next) | |
1105 | ; | |
1106 | *pl = insn_labels; | |
1107 | insn_labels = NULL; | |
1108 | } | |
1109 | ||
1110 | ||
7fa3d080 | 1111 | static void |
c3ea6048 | 1112 | xtensa_move_labels (fragS *new_frag, valueT new_offset) |
7fa3d080 BW |
1113 | { |
1114 | sym_list *lit; | |
1115 | ||
1116 | for (lit = insn_labels; lit; lit = lit->next) | |
1117 | { | |
1118 | symbolS *lit_sym = lit->sym; | |
c3ea6048 BW |
1119 | S_SET_VALUE (lit_sym, new_offset); |
1120 | symbol_set_frag (lit_sym, new_frag); | |
43cd72b9 BW |
1121 | } |
1122 | } | |
1123 | ||
e0001a05 NC |
1124 | \f |
1125 | /* Directive data and functions. */ | |
1126 | ||
1127 | typedef struct state_stackS_struct | |
1128 | { | |
1129 | directiveE directive; | |
1130 | bfd_boolean negated; | |
1131 | bfd_boolean old_state; | |
1132 | const char *file; | |
1133 | unsigned int line; | |
1134 | const void *datum; | |
1135 | struct state_stackS_struct *prev; | |
1136 | } state_stackS; | |
1137 | ||
1138 | state_stackS *directive_state_stack; | |
1139 | ||
1140 | const pseudo_typeS md_pseudo_table[] = | |
1141 | { | |
43cd72b9 BW |
1142 | { "align", s_align_bytes, 0 }, /* Defaulting is invalid (0). */ |
1143 | { "literal_position", xtensa_literal_position, 0 }, | |
1144 | { "frame", s_ignore, 0 }, /* Formerly used for STABS debugging. */ | |
1145 | { "long", xtensa_elf_cons, 4 }, | |
1146 | { "word", xtensa_elf_cons, 4 }, | |
1bbb5f21 | 1147 | { "4byte", xtensa_elf_cons, 4 }, |
43cd72b9 | 1148 | { "short", xtensa_elf_cons, 2 }, |
1bbb5f21 | 1149 | { "2byte", xtensa_elf_cons, 2 }, |
fb227da0 BW |
1150 | { "sleb128", xtensa_leb128, 1}, |
1151 | { "uleb128", xtensa_leb128, 0}, | |
43cd72b9 BW |
1152 | { "begin", xtensa_begin_directive, 0 }, |
1153 | { "end", xtensa_end_directive, 0 }, | |
43cd72b9 BW |
1154 | { "literal", xtensa_literal_pseudo, 0 }, |
1155 | { "frequency", xtensa_frequency_pseudo, 0 }, | |
1156 | { NULL, 0, 0 }, | |
e0001a05 NC |
1157 | }; |
1158 | ||
1159 | ||
7fa3d080 BW |
1160 | static bfd_boolean |
1161 | use_transform (void) | |
e0001a05 | 1162 | { |
43cd72b9 BW |
1163 | /* After md_end, you should be checking frag by frag, rather |
1164 | than state directives. */ | |
9c2799c2 | 1165 | gas_assert (!past_xtensa_end); |
43cd72b9 | 1166 | return directive_state[directive_transform]; |
e0001a05 NC |
1167 | } |
1168 | ||
1169 | ||
7fa3d080 BW |
1170 | static bfd_boolean |
1171 | do_align_targets (void) | |
e0001a05 | 1172 | { |
7b1cc377 BW |
1173 | /* Do not use this function after md_end; just look at align_targets |
1174 | instead. There is no target-align directive, so alignment is either | |
1175 | enabled for all frags or not done at all. */ | |
9c2799c2 | 1176 | gas_assert (!past_xtensa_end); |
43cd72b9 | 1177 | return align_targets && use_transform (); |
e0001a05 NC |
1178 | } |
1179 | ||
1180 | ||
1181 | static void | |
7fa3d080 | 1182 | directive_push (directiveE directive, bfd_boolean negated, const void *datum) |
e0001a05 | 1183 | { |
3b4dbbbf | 1184 | const char *file; |
e0001a05 | 1185 | unsigned int line; |
325801bd | 1186 | state_stackS *stack = XNEW (state_stackS); |
e0001a05 | 1187 | |
3b4dbbbf | 1188 | file = as_where (&line); |
e0001a05 NC |
1189 | |
1190 | stack->directive = directive; | |
1191 | stack->negated = negated; | |
1192 | stack->old_state = directive_state[directive]; | |
1193 | stack->file = file; | |
1194 | stack->line = line; | |
1195 | stack->datum = datum; | |
1196 | stack->prev = directive_state_stack; | |
1197 | directive_state_stack = stack; | |
1198 | ||
1199 | directive_state[directive] = !negated; | |
1200 | } | |
1201 | ||
7fa3d080 | 1202 | |
e0001a05 | 1203 | static void |
7fa3d080 BW |
1204 | directive_pop (directiveE *directive, |
1205 | bfd_boolean *negated, | |
1206 | const char **file, | |
1207 | unsigned int *line, | |
1208 | const void **datum) | |
e0001a05 NC |
1209 | { |
1210 | state_stackS *top = directive_state_stack; | |
1211 | ||
1212 | if (!directive_state_stack) | |
1213 | { | |
33eaf5de | 1214 | as_bad (_("unmatched .end directive")); |
e0001a05 NC |
1215 | *directive = directive_none; |
1216 | return; | |
1217 | } | |
1218 | ||
1219 | directive_state[directive_state_stack->directive] = top->old_state; | |
1220 | *directive = top->directive; | |
1221 | *negated = top->negated; | |
1222 | *file = top->file; | |
1223 | *line = top->line; | |
1224 | *datum = top->datum; | |
1225 | directive_state_stack = top->prev; | |
1226 | free (top); | |
1227 | } | |
1228 | ||
1229 | ||
1230 | static void | |
7fa3d080 | 1231 | directive_balance (void) |
e0001a05 NC |
1232 | { |
1233 | while (directive_state_stack) | |
1234 | { | |
1235 | directiveE directive; | |
1236 | bfd_boolean negated; | |
1237 | const char *file; | |
1238 | unsigned int line; | |
1239 | const void *datum; | |
1240 | ||
1241 | directive_pop (&directive, &negated, &file, &line, &datum); | |
1242 | as_warn_where ((char *) file, line, | |
1243 | _(".begin directive with no matching .end directive")); | |
1244 | } | |
1245 | } | |
1246 | ||
1247 | ||
1248 | static bfd_boolean | |
7fa3d080 | 1249 | inside_directive (directiveE dir) |
e0001a05 NC |
1250 | { |
1251 | state_stackS *top = directive_state_stack; | |
1252 | ||
1253 | while (top && top->directive != dir) | |
1254 | top = top->prev; | |
1255 | ||
1256 | return (top != NULL); | |
1257 | } | |
1258 | ||
1259 | ||
1260 | static void | |
7fa3d080 | 1261 | get_directive (directiveE *directive, bfd_boolean *negated) |
e0001a05 NC |
1262 | { |
1263 | int len; | |
1264 | unsigned i; | |
b9bb4a93 | 1265 | const char *directive_string; |
e0001a05 NC |
1266 | |
1267 | if (strncmp (input_line_pointer, "no-", 3) != 0) | |
1268 | *negated = FALSE; | |
1269 | else | |
1270 | { | |
1271 | *negated = TRUE; | |
1272 | input_line_pointer += 3; | |
1273 | } | |
1274 | ||
1275 | len = strspn (input_line_pointer, | |
43cd72b9 BW |
1276 | "abcdefghijklmnopqrstuvwxyz_-/0123456789."); |
1277 | ||
1278 | /* This code is a hack to make .begin [no-][generics|relax] exactly | |
1279 | equivalent to .begin [no-]transform. We should remove it when | |
1280 | we stop accepting those options. */ | |
c138bc38 | 1281 | |
43cd72b9 BW |
1282 | if (strncmp (input_line_pointer, "generics", strlen ("generics")) == 0) |
1283 | { | |
1284 | as_warn (_("[no-]generics is deprecated; use [no-]transform instead")); | |
1285 | directive_string = "transform"; | |
1286 | } | |
1287 | else if (strncmp (input_line_pointer, "relax", strlen ("relax")) == 0) | |
1288 | { | |
1289 | as_warn (_("[no-]relax is deprecated; use [no-]transform instead")); | |
1290 | directive_string = "transform"; | |
c138bc38 | 1291 | } |
43cd72b9 BW |
1292 | else |
1293 | directive_string = input_line_pointer; | |
e0001a05 NC |
1294 | |
1295 | for (i = 0; i < sizeof (directive_info) / sizeof (*directive_info); ++i) | |
1296 | { | |
43cd72b9 | 1297 | if (strncmp (directive_string, directive_info[i].name, len) == 0) |
e0001a05 NC |
1298 | { |
1299 | input_line_pointer += len; | |
1300 | *directive = (directiveE) i; | |
1301 | if (*negated && !directive_info[i].can_be_negated) | |
43cd72b9 | 1302 | as_bad (_("directive %s cannot be negated"), |
e0001a05 NC |
1303 | directive_info[i].name); |
1304 | return; | |
1305 | } | |
1306 | } | |
1307 | ||
1308 | as_bad (_("unknown directive")); | |
1309 | *directive = (directiveE) XTENSA_UNDEFINED; | |
1310 | } | |
1311 | ||
1312 | ||
1313 | static void | |
7fa3d080 | 1314 | xtensa_begin_directive (int ignore ATTRIBUTE_UNUSED) |
e0001a05 NC |
1315 | { |
1316 | directiveE directive; | |
1317 | bfd_boolean negated; | |
1318 | emit_state *state; | |
e0001a05 NC |
1319 | lit_state *ls; |
1320 | ||
1321 | get_directive (&directive, &negated); | |
1322 | if (directive == (directiveE) XTENSA_UNDEFINED) | |
1323 | { | |
1324 | discard_rest_of_line (); | |
1325 | return; | |
1326 | } | |
1327 | ||
43cd72b9 BW |
1328 | if (cur_vinsn.inside_bundle) |
1329 | as_bad (_("directives are not valid inside bundles")); | |
1330 | ||
e0001a05 NC |
1331 | switch (directive) |
1332 | { | |
1333 | case directive_literal: | |
82e7541d BW |
1334 | if (!inside_directive (directive_literal)) |
1335 | { | |
1336 | /* Previous labels go with whatever follows this directive, not with | |
1337 | the literal, so save them now. */ | |
1338 | saved_insn_labels = insn_labels; | |
1339 | insn_labels = NULL; | |
1340 | } | |
43cd72b9 | 1341 | as_warn (_(".begin literal is deprecated; use .literal instead")); |
325801bd | 1342 | state = XNEW (emit_state); |
e0001a05 NC |
1343 | xtensa_switch_to_literal_fragment (state); |
1344 | directive_push (directive_literal, negated, state); | |
1345 | break; | |
1346 | ||
1347 | case directive_literal_prefix: | |
c138bc38 | 1348 | /* Have to flush pending output because a movi relaxed to an l32r |
43cd72b9 BW |
1349 | might produce a literal. */ |
1350 | md_flush_pending_output (); | |
e0001a05 NC |
1351 | /* Check to see if the current fragment is a literal |
1352 | fragment. If it is, then this operation is not allowed. */ | |
43cd72b9 | 1353 | if (generating_literals) |
e0001a05 NC |
1354 | { |
1355 | as_bad (_("cannot set literal_prefix inside literal fragment")); | |
1356 | return; | |
1357 | } | |
1358 | ||
1359 | /* Allocate the literal state for this section and push | |
1360 | onto the directive stack. */ | |
325801bd | 1361 | ls = XNEW (lit_state); |
9c2799c2 | 1362 | gas_assert (ls); |
e0001a05 NC |
1363 | |
1364 | *ls = default_lit_sections; | |
e0001a05 NC |
1365 | directive_push (directive_literal_prefix, negated, ls); |
1366 | ||
e0001a05 | 1367 | /* Process the new prefix. */ |
74869ac7 | 1368 | xtensa_literal_prefix (); |
e0001a05 NC |
1369 | break; |
1370 | ||
1371 | case directive_freeregs: | |
1372 | /* This information is currently unused, but we'll accept the statement | |
1373 | and just discard the rest of the line. This won't check the syntax, | |
1374 | but it will accept every correct freeregs directive. */ | |
1375 | input_line_pointer += strcspn (input_line_pointer, "\n"); | |
1376 | directive_push (directive_freeregs, negated, 0); | |
1377 | break; | |
1378 | ||
43cd72b9 BW |
1379 | case directive_schedule: |
1380 | md_flush_pending_output (); | |
1381 | frag_var (rs_fill, 0, 0, frag_now->fr_subtype, | |
1382 | frag_now->fr_symbol, frag_now->fr_offset, NULL); | |
1383 | directive_push (directive_schedule, negated, 0); | |
1384 | xtensa_set_frag_assembly_state (frag_now); | |
1385 | break; | |
1386 | ||
e0001a05 | 1387 | case directive_density: |
43cd72b9 BW |
1388 | as_warn (_(".begin [no-]density is ignored")); |
1389 | break; | |
1390 | ||
1391 | case directive_absolute_literals: | |
1392 | md_flush_pending_output (); | |
1393 | if (!absolute_literals_supported && !negated) | |
e0001a05 | 1394 | { |
43cd72b9 | 1395 | as_warn (_("Xtensa absolute literals option not supported; ignored")); |
e0001a05 NC |
1396 | break; |
1397 | } | |
43cd72b9 BW |
1398 | xtensa_set_frag_assembly_state (frag_now); |
1399 | directive_push (directive, negated, 0); | |
1400 | break; | |
e0001a05 NC |
1401 | |
1402 | default: | |
43cd72b9 BW |
1403 | md_flush_pending_output (); |
1404 | xtensa_set_frag_assembly_state (frag_now); | |
e0001a05 NC |
1405 | directive_push (directive, negated, 0); |
1406 | break; | |
1407 | } | |
1408 | ||
1409 | demand_empty_rest_of_line (); | |
1410 | } | |
1411 | ||
1412 | ||
1413 | static void | |
7fa3d080 | 1414 | xtensa_end_directive (int ignore ATTRIBUTE_UNUSED) |
e0001a05 NC |
1415 | { |
1416 | directiveE begin_directive, end_directive; | |
1417 | bfd_boolean begin_negated, end_negated; | |
1418 | const char *file; | |
1419 | unsigned int line; | |
1420 | emit_state *state; | |
43cd72b9 | 1421 | emit_state **state_ptr; |
e0001a05 NC |
1422 | lit_state *s; |
1423 | ||
43cd72b9 BW |
1424 | if (cur_vinsn.inside_bundle) |
1425 | as_bad (_("directives are not valid inside bundles")); | |
82e7541d | 1426 | |
e0001a05 | 1427 | get_directive (&end_directive, &end_negated); |
43cd72b9 BW |
1428 | |
1429 | md_flush_pending_output (); | |
1430 | ||
87975d2a | 1431 | switch ((int) end_directive) |
e0001a05 | 1432 | { |
87975d2a | 1433 | case XTENSA_UNDEFINED: |
e0001a05 NC |
1434 | discard_rest_of_line (); |
1435 | return; | |
e0001a05 | 1436 | |
87975d2a | 1437 | case (int) directive_density: |
43cd72b9 | 1438 | as_warn (_(".end [no-]density is ignored")); |
e0001a05 | 1439 | demand_empty_rest_of_line (); |
43cd72b9 BW |
1440 | break; |
1441 | ||
87975d2a | 1442 | case (int) directive_absolute_literals: |
43cd72b9 BW |
1443 | if (!absolute_literals_supported && !end_negated) |
1444 | { | |
1445 | as_warn (_("Xtensa absolute literals option not supported; ignored")); | |
1446 | demand_empty_rest_of_line (); | |
1447 | return; | |
1448 | } | |
1449 | break; | |
1450 | ||
1451 | default: | |
1452 | break; | |
e0001a05 NC |
1453 | } |
1454 | ||
43cd72b9 | 1455 | state_ptr = &state; /* use state_ptr to avoid type-punning warning */ |
e0001a05 | 1456 | directive_pop (&begin_directive, &begin_negated, &file, &line, |
43cd72b9 | 1457 | (const void **) state_ptr); |
e0001a05 NC |
1458 | |
1459 | if (begin_directive != directive_none) | |
1460 | { | |
1461 | if (begin_directive != end_directive || begin_negated != end_negated) | |
1462 | { | |
1463 | as_bad (_("does not match begin %s%s at %s:%d"), | |
1464 | begin_negated ? "no-" : "", | |
1465 | directive_info[begin_directive].name, file, line); | |
1466 | } | |
1467 | else | |
1468 | { | |
1469 | switch (end_directive) | |
1470 | { | |
1471 | case directive_literal: | |
1472 | frag_var (rs_fill, 0, 0, 0, NULL, 0, NULL); | |
1473 | xtensa_restore_emit_state (state); | |
43cd72b9 | 1474 | xtensa_set_frag_assembly_state (frag_now); |
e0001a05 | 1475 | free (state); |
82e7541d BW |
1476 | if (!inside_directive (directive_literal)) |
1477 | { | |
1478 | /* Restore the list of current labels. */ | |
1479 | xtensa_clear_insn_labels (); | |
1480 | insn_labels = saved_insn_labels; | |
1481 | } | |
e0001a05 NC |
1482 | break; |
1483 | ||
e0001a05 NC |
1484 | case directive_literal_prefix: |
1485 | /* Restore the default collection sections from saved state. */ | |
1486 | s = (lit_state *) state; | |
9c2799c2 | 1487 | gas_assert (s); |
e8247da7 | 1488 | default_lit_sections = *s; |
e0001a05 | 1489 | |
74869ac7 BW |
1490 | /* Free the state storage. */ |
1491 | free (s->lit_prefix); | |
e0001a05 NC |
1492 | free (s); |
1493 | break; | |
1494 | ||
43cd72b9 BW |
1495 | case directive_schedule: |
1496 | case directive_freeregs: | |
1497 | break; | |
1498 | ||
e0001a05 | 1499 | default: |
43cd72b9 | 1500 | xtensa_set_frag_assembly_state (frag_now); |
e0001a05 NC |
1501 | break; |
1502 | } | |
1503 | } | |
1504 | } | |
1505 | ||
1506 | demand_empty_rest_of_line (); | |
1507 | } | |
1508 | ||
1509 | ||
1510 | /* Place an aligned literal fragment at the current location. */ | |
1511 | ||
1512 | static void | |
7fa3d080 | 1513 | xtensa_literal_position (int ignore ATTRIBUTE_UNUSED) |
e0001a05 | 1514 | { |
43cd72b9 BW |
1515 | md_flush_pending_output (); |
1516 | ||
e0001a05 NC |
1517 | if (inside_directive (directive_literal)) |
1518 | as_warn (_(".literal_position inside literal directive; ignoring")); | |
43cd72b9 | 1519 | xtensa_mark_literal_pool_location (); |
e0001a05 NC |
1520 | |
1521 | demand_empty_rest_of_line (); | |
82e7541d | 1522 | xtensa_clear_insn_labels (); |
e0001a05 NC |
1523 | } |
1524 | ||
1525 | ||
43cd72b9 | 1526 | /* Support .literal label, expr, ... */ |
e0001a05 NC |
1527 | |
1528 | static void | |
7fa3d080 | 1529 | xtensa_literal_pseudo (int ignored ATTRIBUTE_UNUSED) |
e0001a05 NC |
1530 | { |
1531 | emit_state state; | |
1745fcba | 1532 | char *p, *base_name; |
e0001a05 | 1533 | char c; |
e0001a05 NC |
1534 | segT dest_seg; |
1535 | ||
82e7541d BW |
1536 | if (inside_directive (directive_literal)) |
1537 | { | |
1538 | as_bad (_(".literal not allowed inside .begin literal region")); | |
1539 | ignore_rest_of_line (); | |
1540 | return; | |
1541 | } | |
1542 | ||
43cd72b9 BW |
1543 | md_flush_pending_output (); |
1544 | ||
82e7541d BW |
1545 | /* Previous labels go with whatever follows this directive, not with |
1546 | the literal, so save them now. */ | |
1547 | saved_insn_labels = insn_labels; | |
1548 | insn_labels = NULL; | |
1549 | ||
e0001a05 NC |
1550 | /* If we are using text-section literals, then this is the right value... */ |
1551 | dest_seg = now_seg; | |
1552 | ||
1553 | base_name = input_line_pointer; | |
1554 | ||
1555 | xtensa_switch_to_literal_fragment (&state); | |
1556 | ||
43cd72b9 | 1557 | /* ...but if we aren't using text-section-literals, then we |
e0001a05 | 1558 | need to put them in the section we just switched to. */ |
43cd72b9 | 1559 | if (use_literal_section || directive_state[directive_absolute_literals]) |
e0001a05 NC |
1560 | dest_seg = now_seg; |
1561 | ||
87975d2a AM |
1562 | /* FIXME, despite the previous comments, dest_seg is unused... */ |
1563 | (void) dest_seg; | |
1564 | ||
43cd72b9 BW |
1565 | /* All literals are aligned to four-byte boundaries. */ |
1566 | frag_align (2, 0, 0); | |
1567 | record_alignment (now_seg, 2); | |
e0001a05 | 1568 | |
d02603dc | 1569 | c = get_symbol_name (&base_name); |
e0001a05 NC |
1570 | /* Just after name is now '\0'. */ |
1571 | p = input_line_pointer; | |
1572 | *p = c; | |
d02603dc | 1573 | SKIP_WHITESPACE_AFTER_NAME (); |
e0001a05 NC |
1574 | |
1575 | if (*input_line_pointer != ',' && *input_line_pointer != ':') | |
1576 | { | |
1577 | as_bad (_("expected comma or colon after symbol name; " | |
1578 | "rest of line ignored")); | |
1579 | ignore_rest_of_line (); | |
1580 | xtensa_restore_emit_state (&state); | |
1581 | return; | |
1582 | } | |
e0001a05 | 1583 | |
d02603dc | 1584 | *p = 0; |
e0001a05 | 1585 | colon (base_name); |
e0001a05 | 1586 | *p = c; |
d02603dc | 1587 | |
43cd72b9 | 1588 | input_line_pointer++; /* skip ',' or ':' */ |
e0001a05 | 1589 | |
43cd72b9 | 1590 | xtensa_elf_cons (4); |
e0001a05 NC |
1591 | |
1592 | xtensa_restore_emit_state (&state); | |
82e7541d BW |
1593 | |
1594 | /* Restore the list of current labels. */ | |
1595 | xtensa_clear_insn_labels (); | |
1596 | insn_labels = saved_insn_labels; | |
e0001a05 NC |
1597 | } |
1598 | ||
1599 | ||
1600 | static void | |
74869ac7 | 1601 | xtensa_literal_prefix (void) |
e0001a05 | 1602 | { |
74869ac7 BW |
1603 | char *name; |
1604 | int len; | |
1605 | ||
1606 | /* Parse the new prefix from the input_line_pointer. */ | |
1607 | SKIP_WHITESPACE (); | |
1608 | len = strspn (input_line_pointer, | |
1609 | "ABCDEFGHIJKLMNOPQRSTUVWXYZ" | |
1610 | "abcdefghijklmnopqrstuvwxyz_/0123456789.$"); | |
e0001a05 NC |
1611 | |
1612 | /* Get a null-terminated copy of the name. */ | |
29a2809e | 1613 | name = xmemdup0 (input_line_pointer, len); |
e0001a05 | 1614 | |
74869ac7 BW |
1615 | /* Skip the name in the input line. */ |
1616 | input_line_pointer += len; | |
43cd72b9 | 1617 | |
74869ac7 | 1618 | default_lit_sections.lit_prefix = name; |
43cd72b9 | 1619 | |
74869ac7 | 1620 | /* Clear cached literal sections, since the prefix has changed. */ |
43cd72b9 BW |
1621 | default_lit_sections.lit_seg = NULL; |
1622 | default_lit_sections.lit4_seg = NULL; | |
43cd72b9 BW |
1623 | } |
1624 | ||
1625 | ||
1626 | /* Support ".frequency branch_target_frequency fall_through_frequency". */ | |
1627 | ||
1628 | static void | |
7fa3d080 | 1629 | xtensa_frequency_pseudo (int ignored ATTRIBUTE_UNUSED) |
43cd72b9 BW |
1630 | { |
1631 | float fall_through_f, target_f; | |
43cd72b9 BW |
1632 | |
1633 | fall_through_f = (float) strtod (input_line_pointer, &input_line_pointer); | |
1634 | if (fall_through_f < 0) | |
1635 | { | |
1636 | as_bad (_("fall through frequency must be greater than 0")); | |
1637 | ignore_rest_of_line (); | |
1638 | return; | |
1639 | } | |
1640 | ||
1641 | target_f = (float) strtod (input_line_pointer, &input_line_pointer); | |
1642 | if (target_f < 0) | |
1643 | { | |
1644 | as_bad (_("branch target frequency must be greater than 0")); | |
1645 | ignore_rest_of_line (); | |
1646 | return; | |
1647 | } | |
1648 | ||
b08b5071 | 1649 | set_subseg_freq (now_seg, now_subseg, target_f + fall_through_f, target_f); |
43cd72b9 BW |
1650 | |
1651 | demand_empty_rest_of_line (); | |
1652 | } | |
1653 | ||
1654 | ||
1655 | /* Like normal .long/.short/.word, except support @plt, etc. | |
1656 | Clobbers input_line_pointer, checks end-of-line. */ | |
1657 | ||
1658 | static void | |
7fa3d080 | 1659 | xtensa_elf_cons (int nbytes) |
43cd72b9 BW |
1660 | { |
1661 | expressionS exp; | |
1662 | bfd_reloc_code_real_type reloc; | |
1663 | ||
1664 | md_flush_pending_output (); | |
1665 | ||
1666 | if (cur_vinsn.inside_bundle) | |
1667 | as_bad (_("directives are not valid inside bundles")); | |
1668 | ||
1669 | if (is_it_end_of_statement ()) | |
1670 | { | |
1671 | demand_empty_rest_of_line (); | |
1672 | return; | |
1673 | } | |
1674 | ||
1675 | do | |
1676 | { | |
1677 | expression (&exp); | |
1678 | if (exp.X_op == O_symbol | |
1679 | && *input_line_pointer == '@' | |
1680 | && ((reloc = xtensa_elf_suffix (&input_line_pointer, &exp)) | |
1681 | != BFD_RELOC_NONE)) | |
1682 | { | |
1683 | reloc_howto_type *reloc_howto = | |
1684 | bfd_reloc_type_lookup (stdoutput, reloc); | |
1685 | ||
1686 | if (reloc == BFD_RELOC_UNUSED || !reloc_howto) | |
1687 | as_bad (_("unsupported relocation")); | |
1688 | else if ((reloc >= BFD_RELOC_XTENSA_SLOT0_OP | |
1689 | && reloc <= BFD_RELOC_XTENSA_SLOT14_OP) | |
1690 | || (reloc >= BFD_RELOC_XTENSA_SLOT0_ALT | |
1691 | && reloc <= BFD_RELOC_XTENSA_SLOT14_ALT)) | |
1692 | as_bad (_("opcode-specific %s relocation used outside " | |
1693 | "an instruction"), reloc_howto->name); | |
1694 | else if (nbytes != (int) bfd_get_reloc_size (reloc_howto)) | |
992a06ee AM |
1695 | as_bad (ngettext ("%s relocations do not fit in %d byte", |
1696 | "%s relocations do not fit in %d bytes", | |
1697 | nbytes), | |
43cd72b9 | 1698 | reloc_howto->name, nbytes); |
28dbbc02 BW |
1699 | else if (reloc == BFD_RELOC_XTENSA_TLS_FUNC |
1700 | || reloc == BFD_RELOC_XTENSA_TLS_ARG | |
1701 | || reloc == BFD_RELOC_XTENSA_TLS_CALL) | |
1702 | as_bad (_("invalid use of %s relocation"), reloc_howto->name); | |
43cd72b9 BW |
1703 | else |
1704 | { | |
1705 | char *p = frag_more ((int) nbytes); | |
1706 | xtensa_set_frag_assembly_state (frag_now); | |
1707 | fix_new_exp (frag_now, p - frag_now->fr_literal, | |
1bbb5f21 | 1708 | nbytes, &exp, reloc_howto->pc_relative, reloc); |
43cd72b9 BW |
1709 | } |
1710 | } | |
1711 | else | |
1f7efbae BW |
1712 | { |
1713 | xtensa_set_frag_assembly_state (frag_now); | |
1714 | emit_expr (&exp, (unsigned int) nbytes); | |
1715 | } | |
43cd72b9 BW |
1716 | } |
1717 | while (*input_line_pointer++ == ','); | |
1718 | ||
1719 | input_line_pointer--; /* Put terminator back into stream. */ | |
1720 | demand_empty_rest_of_line (); | |
1721 | } | |
1722 | ||
fb227da0 BW |
1723 | static bfd_boolean is_leb128_expr; |
1724 | ||
1725 | static void | |
1726 | xtensa_leb128 (int sign) | |
1727 | { | |
1728 | is_leb128_expr = TRUE; | |
1729 | s_leb128 (sign); | |
1730 | is_leb128_expr = FALSE; | |
1731 | } | |
1732 | ||
7fa3d080 BW |
1733 | \f |
1734 | /* Parsing and Idiom Translation. */ | |
43cd72b9 BW |
1735 | |
1736 | /* Parse @plt, etc. and return the desired relocation. */ | |
1737 | static bfd_reloc_code_real_type | |
7fa3d080 | 1738 | xtensa_elf_suffix (char **str_p, expressionS *exp_p) |
43cd72b9 | 1739 | { |
43cd72b9 BW |
1740 | char ident[20]; |
1741 | char *str = *str_p; | |
1742 | char *str2; | |
1743 | int ch; | |
1744 | int len; | |
e066bf5f | 1745 | unsigned int i; |
43cd72b9 BW |
1746 | |
1747 | if (*str++ != '@') | |
1748 | return BFD_RELOC_NONE; | |
1749 | ||
1750 | for (ch = *str, str2 = ident; | |
1751 | (str2 < ident + sizeof (ident) - 1 | |
1752 | && (ISALNUM (ch) || ch == '@')); | |
1753 | ch = *++str) | |
1754 | { | |
1755 | *str2++ = (ISLOWER (ch)) ? ch : TOLOWER (ch); | |
1756 | } | |
1757 | ||
1758 | *str2 = '\0'; | |
1759 | len = str2 - ident; | |
1760 | ||
1761 | ch = ident[0]; | |
e066bf5f TS |
1762 | for (i = 0; i < ARRAY_SIZE (suffix_relocs); i++) |
1763 | if (ch == suffix_relocs[i].suffix[0] | |
1764 | && len == suffix_relocs[i].length | |
1765 | && memcmp (ident, suffix_relocs[i].suffix, suffix_relocs[i].length) == 0) | |
43cd72b9 BW |
1766 | { |
1767 | /* Now check for "identifier@suffix+constant". */ | |
1768 | if (*str == '-' || *str == '+') | |
1769 | { | |
1770 | char *orig_line = input_line_pointer; | |
1771 | expressionS new_exp; | |
1772 | ||
1773 | input_line_pointer = str; | |
1774 | expression (&new_exp); | |
1775 | if (new_exp.X_op == O_constant) | |
1776 | { | |
1777 | exp_p->X_add_number += new_exp.X_add_number; | |
1778 | str = input_line_pointer; | |
1779 | } | |
1780 | ||
1781 | if (&input_line_pointer != str_p) | |
1782 | input_line_pointer = orig_line; | |
1783 | } | |
1784 | ||
1785 | *str_p = str; | |
e066bf5f | 1786 | return suffix_relocs[i].reloc; |
43cd72b9 BW |
1787 | } |
1788 | ||
1789 | return BFD_RELOC_UNUSED; | |
e0001a05 NC |
1790 | } |
1791 | ||
e0001a05 | 1792 | |
bbdd25a8 | 1793 | /* Find the matching operator type. */ |
cc34adb2 | 1794 | static operatorT |
bbdd25a8 BW |
1795 | map_suffix_reloc_to_operator (bfd_reloc_code_real_type reloc) |
1796 | { | |
cc34adb2 | 1797 | operatorT operator = O_illegal; |
e066bf5f | 1798 | unsigned int i; |
3739860c | 1799 | |
e066bf5f | 1800 | for (i = 0; i < ARRAY_SIZE (suffix_relocs); i++) |
bbdd25a8 | 1801 | { |
e066bf5f | 1802 | if (suffix_relocs[i].reloc == reloc) |
bbdd25a8 | 1803 | { |
e066bf5f | 1804 | operator = suffix_relocs[i].operator; |
bbdd25a8 BW |
1805 | break; |
1806 | } | |
1807 | } | |
cc34adb2 | 1808 | gas_assert (operator != O_illegal); |
bbdd25a8 BW |
1809 | return operator; |
1810 | } | |
1811 | ||
1812 | ||
1813 | /* Find the matching reloc type. */ | |
1814 | static bfd_reloc_code_real_type | |
28dbbc02 | 1815 | map_operator_to_reloc (unsigned char operator, bfd_boolean is_literal) |
bbdd25a8 | 1816 | { |
e066bf5f | 1817 | unsigned int i; |
bbdd25a8 BW |
1818 | bfd_reloc_code_real_type reloc = BFD_RELOC_UNUSED; |
1819 | ||
e066bf5f | 1820 | for (i = 0; i < ARRAY_SIZE (suffix_relocs); i++) |
bbdd25a8 | 1821 | { |
e066bf5f | 1822 | if (suffix_relocs[i].operator == operator) |
bbdd25a8 | 1823 | { |
e066bf5f | 1824 | reloc = suffix_relocs[i].reloc; |
bbdd25a8 BW |
1825 | break; |
1826 | } | |
1827 | } | |
1828 | ||
28dbbc02 BW |
1829 | if (is_literal) |
1830 | { | |
1831 | if (reloc == BFD_RELOC_XTENSA_TLS_FUNC) | |
1832 | return BFD_RELOC_XTENSA_TLSDESC_FN; | |
1833 | else if (reloc == BFD_RELOC_XTENSA_TLS_ARG) | |
1834 | return BFD_RELOC_XTENSA_TLSDESC_ARG; | |
1835 | } | |
1836 | ||
bbdd25a8 BW |
1837 | if (reloc == BFD_RELOC_UNUSED) |
1838 | return BFD_RELOC_32; | |
1839 | ||
1840 | return reloc; | |
1841 | } | |
1842 | ||
1843 | ||
e0001a05 | 1844 | static const char * |
7fa3d080 | 1845 | expression_end (const char *name) |
e0001a05 NC |
1846 | { |
1847 | while (1) | |
1848 | { | |
1849 | switch (*name) | |
1850 | { | |
43cd72b9 | 1851 | case '}': |
e0001a05 NC |
1852 | case ';': |
1853 | case '\0': | |
1854 | case ',': | |
43cd72b9 | 1855 | case ':': |
e0001a05 NC |
1856 | return name; |
1857 | case ' ': | |
1858 | case '\t': | |
1859 | ++name; | |
1860 | continue; | |
1861 | default: | |
1862 | return 0; | |
1863 | } | |
1864 | } | |
1865 | } | |
1866 | ||
1867 | ||
1868 | #define ERROR_REG_NUM ((unsigned) -1) | |
1869 | ||
1870 | static unsigned | |
7fa3d080 | 1871 | tc_get_register (const char *prefix) |
e0001a05 NC |
1872 | { |
1873 | unsigned reg; | |
1874 | const char *next_expr; | |
1875 | const char *old_line_pointer; | |
1876 | ||
1877 | SKIP_WHITESPACE (); | |
1878 | old_line_pointer = input_line_pointer; | |
1879 | ||
1880 | if (*input_line_pointer == '$') | |
1881 | ++input_line_pointer; | |
1882 | ||
1883 | /* Accept "sp" as a synonym for "a1". */ | |
1884 | if (input_line_pointer[0] == 's' && input_line_pointer[1] == 'p' | |
1885 | && expression_end (input_line_pointer + 2)) | |
1886 | { | |
1887 | input_line_pointer += 2; | |
1888 | return 1; /* AR[1] */ | |
1889 | } | |
1890 | ||
1891 | while (*input_line_pointer++ == *prefix++) | |
1892 | ; | |
1893 | --input_line_pointer; | |
1894 | --prefix; | |
1895 | ||
1896 | if (*prefix) | |
1897 | { | |
1898 | as_bad (_("bad register name: %s"), old_line_pointer); | |
1899 | return ERROR_REG_NUM; | |
1900 | } | |
1901 | ||
1902 | if (!ISDIGIT ((unsigned char) *input_line_pointer)) | |
1903 | { | |
1904 | as_bad (_("bad register number: %s"), input_line_pointer); | |
1905 | return ERROR_REG_NUM; | |
1906 | } | |
1907 | ||
1908 | reg = 0; | |
1909 | ||
1910 | while (ISDIGIT ((int) *input_line_pointer)) | |
1911 | reg = reg * 10 + *input_line_pointer++ - '0'; | |
1912 | ||
1913 | if (!(next_expr = expression_end (input_line_pointer))) | |
1914 | { | |
1915 | as_bad (_("bad register name: %s"), old_line_pointer); | |
1916 | return ERROR_REG_NUM; | |
1917 | } | |
1918 | ||
1919 | input_line_pointer = (char *) next_expr; | |
1920 | ||
1921 | return reg; | |
1922 | } | |
1923 | ||
1924 | ||
e0001a05 | 1925 | static void |
7fa3d080 | 1926 | expression_maybe_register (xtensa_opcode opc, int opnd, expressionS *tok) |
e0001a05 | 1927 | { |
43cd72b9 | 1928 | xtensa_isa isa = xtensa_default_isa; |
e0001a05 | 1929 | |
43cd72b9 BW |
1930 | /* Check if this is an immediate operand. */ |
1931 | if (xtensa_operand_is_register (isa, opc, opnd) == 0) | |
e0001a05 | 1932 | { |
43cd72b9 | 1933 | bfd_reloc_code_real_type reloc; |
e0001a05 | 1934 | segT t = expression (tok); |
91d6fa6a | 1935 | |
43cd72b9 BW |
1936 | if (t == absolute_section |
1937 | && xtensa_operand_is_PCrelative (isa, opc, opnd) == 1) | |
e0001a05 | 1938 | { |
9c2799c2 | 1939 | gas_assert (tok->X_op == O_constant); |
e0001a05 NC |
1940 | tok->X_op = O_symbol; |
1941 | tok->X_add_symbol = &abs_symbol; | |
1942 | } | |
43cd72b9 BW |
1943 | |
1944 | if ((tok->X_op == O_constant || tok->X_op == O_symbol) | |
bbdd25a8 BW |
1945 | && ((reloc = xtensa_elf_suffix (&input_line_pointer, tok)) |
1946 | != BFD_RELOC_NONE)) | |
e0001a05 | 1947 | { |
1bbb5f21 | 1948 | switch (reloc) |
43cd72b9 | 1949 | { |
1bbb5f21 BW |
1950 | case BFD_RELOC_LO16: |
1951 | if (tok->X_op == O_constant) | |
bbdd25a8 | 1952 | { |
43cd72b9 | 1953 | tok->X_add_number &= 0xffff; |
bbdd25a8 | 1954 | return; |
1bbb5f21 BW |
1955 | } |
1956 | break; | |
1957 | case BFD_RELOC_HI16: | |
1958 | if (tok->X_op == O_constant) | |
1959 | { | |
43cd72b9 | 1960 | tok->X_add_number = ((unsigned) tok->X_add_number) >> 16; |
bbdd25a8 | 1961 | return; |
bbdd25a8 | 1962 | } |
1bbb5f21 BW |
1963 | break; |
1964 | case BFD_RELOC_UNUSED: | |
1965 | as_bad (_("unsupported relocation")); | |
1966 | return; | |
1967 | case BFD_RELOC_32_PCREL: | |
1968 | as_bad (_("pcrel relocation not allowed in an instruction")); | |
1969 | return; | |
1970 | default: | |
1971 | break; | |
43cd72b9 | 1972 | } |
bbdd25a8 | 1973 | tok->X_op = map_suffix_reloc_to_operator (reloc); |
e0001a05 | 1974 | } |
e0001a05 NC |
1975 | } |
1976 | else | |
1977 | { | |
43cd72b9 BW |
1978 | xtensa_regfile opnd_rf = xtensa_operand_regfile (isa, opc, opnd); |
1979 | unsigned reg = tc_get_register (xtensa_regfile_shortname (isa, opnd_rf)); | |
e0001a05 NC |
1980 | |
1981 | if (reg != ERROR_REG_NUM) /* Already errored */ | |
1982 | { | |
1983 | uint32 buf = reg; | |
43cd72b9 | 1984 | if (xtensa_operand_encode (isa, opc, opnd, &buf)) |
e0001a05 NC |
1985 | as_bad (_("register number out of range")); |
1986 | } | |
1987 | ||
1988 | tok->X_op = O_register; | |
1989 | tok->X_add_symbol = 0; | |
1990 | tok->X_add_number = reg; | |
1991 | } | |
1992 | } | |
1993 | ||
1994 | ||
1995 | /* Split up the arguments for an opcode or pseudo-op. */ | |
1996 | ||
1997 | static int | |
7fa3d080 | 1998 | tokenize_arguments (char **args, char *str) |
e0001a05 NC |
1999 | { |
2000 | char *old_input_line_pointer; | |
2001 | bfd_boolean saw_comma = FALSE; | |
2002 | bfd_boolean saw_arg = FALSE; | |
43cd72b9 | 2003 | bfd_boolean saw_colon = FALSE; |
e0001a05 NC |
2004 | int num_args = 0; |
2005 | char *arg_end, *arg; | |
2006 | int arg_len; | |
43cd72b9 BW |
2007 | |
2008 | /* Save and restore input_line_pointer around this function. */ | |
e0001a05 NC |
2009 | old_input_line_pointer = input_line_pointer; |
2010 | input_line_pointer = str; | |
2011 | ||
2012 | while (*input_line_pointer) | |
2013 | { | |
2014 | SKIP_WHITESPACE (); | |
2015 | switch (*input_line_pointer) | |
2016 | { | |
2017 | case '\0': | |
43cd72b9 | 2018 | case '}': |
e0001a05 NC |
2019 | goto fini; |
2020 | ||
43cd72b9 BW |
2021 | case ':': |
2022 | input_line_pointer++; | |
2023 | if (saw_comma || saw_colon || !saw_arg) | |
2024 | goto err; | |
2025 | saw_colon = TRUE; | |
2026 | break; | |
2027 | ||
e0001a05 NC |
2028 | case ',': |
2029 | input_line_pointer++; | |
43cd72b9 | 2030 | if (saw_comma || saw_colon || !saw_arg) |
e0001a05 NC |
2031 | goto err; |
2032 | saw_comma = TRUE; | |
2033 | break; | |
2034 | ||
2035 | default: | |
43cd72b9 | 2036 | if (!saw_comma && !saw_colon && saw_arg) |
e0001a05 NC |
2037 | goto err; |
2038 | ||
2039 | arg_end = input_line_pointer + 1; | |
2040 | while (!expression_end (arg_end)) | |
2041 | arg_end += 1; | |
43cd72b9 | 2042 | |
e0001a05 | 2043 | arg_len = arg_end - input_line_pointer; |
325801bd | 2044 | arg = XNEWVEC (char, (saw_colon ? 1 : 0) + arg_len + 1); |
e0001a05 NC |
2045 | args[num_args] = arg; |
2046 | ||
43cd72b9 BW |
2047 | if (saw_colon) |
2048 | *arg++ = ':'; | |
e0001a05 NC |
2049 | strncpy (arg, input_line_pointer, arg_len); |
2050 | arg[arg_len] = '\0'; | |
43cd72b9 | 2051 | |
e0001a05 NC |
2052 | input_line_pointer = arg_end; |
2053 | num_args += 1; | |
c138bc38 | 2054 | saw_comma = FALSE; |
43cd72b9 | 2055 | saw_colon = FALSE; |
c138bc38 | 2056 | saw_arg = TRUE; |
e0001a05 NC |
2057 | break; |
2058 | } | |
2059 | } | |
2060 | ||
2061 | fini: | |
43cd72b9 | 2062 | if (saw_comma || saw_colon) |
e0001a05 NC |
2063 | goto err; |
2064 | input_line_pointer = old_input_line_pointer; | |
2065 | return num_args; | |
2066 | ||
2067 | err: | |
43cd72b9 BW |
2068 | if (saw_comma) |
2069 | as_bad (_("extra comma")); | |
2070 | else if (saw_colon) | |
2071 | as_bad (_("extra colon")); | |
2072 | else if (!saw_arg) | |
c138bc38 | 2073 | as_bad (_("missing argument")); |
43cd72b9 BW |
2074 | else |
2075 | as_bad (_("missing comma or colon")); | |
e0001a05 NC |
2076 | input_line_pointer = old_input_line_pointer; |
2077 | return -1; | |
2078 | } | |
2079 | ||
2080 | ||
43cd72b9 | 2081 | /* Parse the arguments to an opcode. Return TRUE on error. */ |
e0001a05 NC |
2082 | |
2083 | static bfd_boolean | |
7fa3d080 | 2084 | parse_arguments (TInsn *insn, int num_args, char **arg_strings) |
e0001a05 | 2085 | { |
43cd72b9 | 2086 | expressionS *tok, *last_tok; |
e0001a05 NC |
2087 | xtensa_opcode opcode = insn->opcode; |
2088 | bfd_boolean had_error = TRUE; | |
43cd72b9 BW |
2089 | xtensa_isa isa = xtensa_default_isa; |
2090 | int n, num_regs = 0; | |
e0001a05 | 2091 | int opcode_operand_count; |
43cd72b9 BW |
2092 | int opnd_cnt, last_opnd_cnt; |
2093 | unsigned int next_reg = 0; | |
e0001a05 NC |
2094 | char *old_input_line_pointer; |
2095 | ||
2096 | if (insn->insn_type == ITYPE_LITERAL) | |
2097 | opcode_operand_count = 1; | |
2098 | else | |
43cd72b9 | 2099 | opcode_operand_count = xtensa_opcode_num_operands (isa, opcode); |
e0001a05 | 2100 | |
43cd72b9 | 2101 | tok = insn->tok; |
e0001a05 NC |
2102 | memset (tok, 0, sizeof (*tok) * MAX_INSN_ARGS); |
2103 | ||
2104 | /* Save and restore input_line_pointer around this function. */ | |
43cd72b9 BW |
2105 | old_input_line_pointer = input_line_pointer; |
2106 | ||
2107 | last_tok = 0; | |
2108 | last_opnd_cnt = -1; | |
2109 | opnd_cnt = 0; | |
2110 | ||
2111 | /* Skip invisible operands. */ | |
2112 | while (xtensa_operand_is_visible (isa, opcode, opnd_cnt) == 0) | |
2113 | { | |
2114 | opnd_cnt += 1; | |
2115 | tok++; | |
2116 | } | |
e0001a05 NC |
2117 | |
2118 | for (n = 0; n < num_args; n++) | |
43cd72b9 | 2119 | { |
e0001a05 | 2120 | input_line_pointer = arg_strings[n]; |
43cd72b9 BW |
2121 | if (*input_line_pointer == ':') |
2122 | { | |
2123 | xtensa_regfile opnd_rf; | |
2124 | input_line_pointer++; | |
2125 | if (num_regs == 0) | |
2126 | goto err; | |
9c2799c2 | 2127 | gas_assert (opnd_cnt > 0); |
43cd72b9 BW |
2128 | num_regs--; |
2129 | opnd_rf = xtensa_operand_regfile (isa, opcode, last_opnd_cnt); | |
2130 | if (next_reg | |
2131 | != tc_get_register (xtensa_regfile_shortname (isa, opnd_rf))) | |
2132 | as_warn (_("incorrect register number, ignoring")); | |
2133 | next_reg++; | |
2134 | } | |
2135 | else | |
2136 | { | |
2137 | if (opnd_cnt >= opcode_operand_count) | |
2138 | { | |
2139 | as_warn (_("too many arguments")); | |
2140 | goto err; | |
2141 | } | |
9c2799c2 | 2142 | gas_assert (opnd_cnt < MAX_INSN_ARGS); |
43cd72b9 BW |
2143 | |
2144 | expression_maybe_register (opcode, opnd_cnt, tok); | |
2145 | next_reg = tok->X_add_number + 1; | |
2146 | ||
2147 | if (tok->X_op == O_illegal || tok->X_op == O_absent) | |
2148 | goto err; | |
2149 | if (xtensa_operand_is_register (isa, opcode, opnd_cnt) == 1) | |
2150 | { | |
2151 | num_regs = xtensa_operand_num_regs (isa, opcode, opnd_cnt) - 1; | |
2152 | /* minus 1 because we are seeing one right now */ | |
2153 | } | |
2154 | else | |
2155 | num_regs = 0; | |
e0001a05 | 2156 | |
43cd72b9 BW |
2157 | last_tok = tok; |
2158 | last_opnd_cnt = opnd_cnt; | |
1ec520b7 | 2159 | demand_empty_rest_of_line (); |
e0001a05 | 2160 | |
43cd72b9 BW |
2161 | do |
2162 | { | |
2163 | opnd_cnt += 1; | |
2164 | tok++; | |
2165 | } | |
2166 | while (xtensa_operand_is_visible (isa, opcode, opnd_cnt) == 0); | |
2167 | } | |
2168 | } | |
e0001a05 | 2169 | |
43cd72b9 BW |
2170 | if (num_regs > 0 && ((int) next_reg != last_tok->X_add_number + 1)) |
2171 | goto err; | |
e0001a05 NC |
2172 | |
2173 | insn->ntok = tok - insn->tok; | |
c138bc38 | 2174 | had_error = FALSE; |
e0001a05 NC |
2175 | |
2176 | err: | |
43cd72b9 | 2177 | input_line_pointer = old_input_line_pointer; |
e0001a05 NC |
2178 | return had_error; |
2179 | } | |
2180 | ||
2181 | ||
43cd72b9 | 2182 | static int |
7fa3d080 | 2183 | get_invisible_operands (TInsn *insn) |
43cd72b9 BW |
2184 | { |
2185 | xtensa_isa isa = xtensa_default_isa; | |
2186 | static xtensa_insnbuf slotbuf = NULL; | |
2187 | xtensa_format fmt; | |
2188 | xtensa_opcode opc = insn->opcode; | |
2189 | int slot, opnd, fmt_found; | |
2190 | unsigned val; | |
2191 | ||
2192 | if (!slotbuf) | |
2193 | slotbuf = xtensa_insnbuf_alloc (isa); | |
2194 | ||
2195 | /* Find format/slot where this can be encoded. */ | |
2196 | fmt_found = 0; | |
2197 | slot = 0; | |
2198 | for (fmt = 0; fmt < xtensa_isa_num_formats (isa); fmt++) | |
2199 | { | |
2200 | for (slot = 0; slot < xtensa_format_num_slots (isa, fmt); slot++) | |
2201 | { | |
2202 | if (xtensa_opcode_encode (isa, fmt, slot, slotbuf, opc) == 0) | |
2203 | { | |
2204 | fmt_found = 1; | |
2205 | break; | |
2206 | } | |
2207 | } | |
2208 | if (fmt_found) break; | |
2209 | } | |
2210 | ||
2211 | if (!fmt_found) | |
2212 | { | |
2213 | as_bad (_("cannot encode opcode \"%s\""), xtensa_opcode_name (isa, opc)); | |
2214 | return -1; | |
2215 | } | |
2216 | ||
2217 | /* First encode all the visible operands | |
2218 | (to deal with shared field operands). */ | |
2219 | for (opnd = 0; opnd < insn->ntok; opnd++) | |
2220 | { | |
2221 | if (xtensa_operand_is_visible (isa, opc, opnd) == 1 | |
2222 | && (insn->tok[opnd].X_op == O_register | |
2223 | || insn->tok[opnd].X_op == O_constant)) | |
2224 | { | |
2225 | val = insn->tok[opnd].X_add_number; | |
2226 | xtensa_operand_encode (isa, opc, opnd, &val); | |
2227 | xtensa_operand_set_field (isa, opc, opnd, fmt, slot, slotbuf, val); | |
2228 | } | |
2229 | } | |
2230 | ||
2231 | /* Then pull out the values for the invisible ones. */ | |
2232 | for (opnd = 0; opnd < insn->ntok; opnd++) | |
2233 | { | |
2234 | if (xtensa_operand_is_visible (isa, opc, opnd) == 0) | |
2235 | { | |
2236 | xtensa_operand_get_field (isa, opc, opnd, fmt, slot, slotbuf, &val); | |
2237 | xtensa_operand_decode (isa, opc, opnd, &val); | |
2238 | insn->tok[opnd].X_add_number = val; | |
2239 | if (xtensa_operand_is_register (isa, opc, opnd) == 1) | |
2240 | insn->tok[opnd].X_op = O_register; | |
2241 | else | |
2242 | insn->tok[opnd].X_op = O_constant; | |
2243 | } | |
2244 | } | |
2245 | ||
2246 | return 0; | |
2247 | } | |
2248 | ||
2249 | ||
e0001a05 | 2250 | static void |
7fa3d080 | 2251 | xg_reverse_shift_count (char **cnt_argp) |
e0001a05 NC |
2252 | { |
2253 | char *cnt_arg, *new_arg; | |
2254 | cnt_arg = *cnt_argp; | |
2255 | ||
2256 | /* replace the argument with "31-(argument)" */ | |
78fb7e37 | 2257 | new_arg = concat ("31-(", cnt_arg, ")", (char *) NULL); |
e0001a05 NC |
2258 | |
2259 | free (cnt_arg); | |
2260 | *cnt_argp = new_arg; | |
2261 | } | |
2262 | ||
2263 | ||
2264 | /* If "arg" is a constant expression, return non-zero with the value | |
2265 | in *valp. */ | |
2266 | ||
2267 | static int | |
7fa3d080 | 2268 | xg_arg_is_constant (char *arg, offsetT *valp) |
e0001a05 NC |
2269 | { |
2270 | expressionS exp; | |
2271 | char *save_ptr = input_line_pointer; | |
2272 | ||
2273 | input_line_pointer = arg; | |
2274 | expression (&exp); | |
2275 | input_line_pointer = save_ptr; | |
2276 | ||
2277 | if (exp.X_op == O_constant) | |
2278 | { | |
2279 | *valp = exp.X_add_number; | |
2280 | return 1; | |
2281 | } | |
2282 | ||
2283 | return 0; | |
2284 | } | |
2285 | ||
2286 | ||
2287 | static void | |
b9bb4a93 | 2288 | xg_replace_opname (char **popname, const char *newop) |
e0001a05 NC |
2289 | { |
2290 | free (*popname); | |
4ec9d7d5 | 2291 | *popname = xstrdup (newop); |
e0001a05 NC |
2292 | } |
2293 | ||
2294 | ||
2295 | static int | |
7fa3d080 BW |
2296 | xg_check_num_args (int *pnum_args, |
2297 | int expected_num, | |
2298 | char *opname, | |
2299 | char **arg_strings) | |
e0001a05 NC |
2300 | { |
2301 | int num_args = *pnum_args; | |
2302 | ||
43cd72b9 | 2303 | if (num_args < expected_num) |
e0001a05 NC |
2304 | { |
2305 | as_bad (_("not enough operands (%d) for '%s'; expected %d"), | |
2306 | num_args, opname, expected_num); | |
2307 | return -1; | |
2308 | } | |
2309 | ||
2310 | if (num_args > expected_num) | |
2311 | { | |
2312 | as_warn (_("too many operands (%d) for '%s'; expected %d"), | |
2313 | num_args, opname, expected_num); | |
2314 | while (num_args-- > expected_num) | |
2315 | { | |
2316 | free (arg_strings[num_args]); | |
2317 | arg_strings[num_args] = 0; | |
2318 | } | |
2319 | *pnum_args = expected_num; | |
2320 | return -1; | |
2321 | } | |
2322 | ||
2323 | return 0; | |
2324 | } | |
2325 | ||
2326 | ||
43cd72b9 BW |
2327 | /* If the register is not specified as part of the opcode, |
2328 | then get it from the operand and move it to the opcode. */ | |
2329 | ||
e0001a05 | 2330 | static int |
7fa3d080 | 2331 | xg_translate_sysreg_op (char **popname, int *pnum_args, char **arg_strings) |
e0001a05 | 2332 | { |
43cd72b9 BW |
2333 | xtensa_isa isa = xtensa_default_isa; |
2334 | xtensa_sysreg sr; | |
e0001a05 | 2335 | char *opname, *new_opname; |
43cd72b9 BW |
2336 | const char *sr_name; |
2337 | int is_user, is_write; | |
e0001a05 NC |
2338 | |
2339 | opname = *popname; | |
2340 | if (*opname == '_') | |
80ca4e2c | 2341 | opname += 1; |
43cd72b9 BW |
2342 | is_user = (opname[1] == 'u'); |
2343 | is_write = (opname[0] == 'w'); | |
e0001a05 | 2344 | |
43cd72b9 | 2345 | /* Opname == [rw]ur or [rwx]sr... */ |
e0001a05 | 2346 | |
43cd72b9 BW |
2347 | if (xg_check_num_args (pnum_args, 2, opname, arg_strings)) |
2348 | return -1; | |
e0001a05 | 2349 | |
43cd72b9 BW |
2350 | /* Check if the argument is a symbolic register name. */ |
2351 | sr = xtensa_sysreg_lookup_name (isa, arg_strings[1]); | |
2352 | /* Handle WSR to "INTSET" as a special case. */ | |
2353 | if (sr == XTENSA_UNDEFINED && is_write && !is_user | |
2354 | && !strcasecmp (arg_strings[1], "intset")) | |
2355 | sr = xtensa_sysreg_lookup_name (isa, "interrupt"); | |
2356 | if (sr == XTENSA_UNDEFINED | |
2357 | || (xtensa_sysreg_is_user (isa, sr) == 1) != is_user) | |
2358 | { | |
2359 | /* Maybe it's a register number.... */ | |
2360 | offsetT val; | |
e0001a05 NC |
2361 | if (!xg_arg_is_constant (arg_strings[1], &val)) |
2362 | { | |
43cd72b9 BW |
2363 | as_bad (_("invalid register '%s' for '%s' instruction"), |
2364 | arg_strings[1], opname); | |
e0001a05 NC |
2365 | return -1; |
2366 | } | |
43cd72b9 BW |
2367 | sr = xtensa_sysreg_lookup (isa, val, is_user); |
2368 | if (sr == XTENSA_UNDEFINED) | |
e0001a05 | 2369 | { |
43cd72b9 | 2370 | as_bad (_("invalid register number (%ld) for '%s' instruction"), |
dd49a749 | 2371 | (long) val, opname); |
e0001a05 NC |
2372 | return -1; |
2373 | } | |
43cd72b9 | 2374 | } |
e0001a05 | 2375 | |
43cd72b9 BW |
2376 | /* Remove the last argument, which is now part of the opcode. */ |
2377 | free (arg_strings[1]); | |
2378 | arg_strings[1] = 0; | |
2379 | *pnum_args = 1; | |
2380 | ||
2381 | /* Translate the opcode. */ | |
2382 | sr_name = xtensa_sysreg_name (isa, sr); | |
2383 | /* Another special case for "WSR.INTSET".... */ | |
2384 | if (is_write && !is_user && !strcasecmp ("interrupt", sr_name)) | |
2385 | sr_name = "intset"; | |
4ec9d7d5 | 2386 | new_opname = concat (*popname, ".", sr_name, (char *) NULL); |
43cd72b9 BW |
2387 | free (*popname); |
2388 | *popname = new_opname; | |
2389 | ||
2390 | return 0; | |
2391 | } | |
2392 | ||
2393 | ||
2394 | static int | |
7fa3d080 | 2395 | xtensa_translate_old_userreg_ops (char **popname) |
43cd72b9 BW |
2396 | { |
2397 | xtensa_isa isa = xtensa_default_isa; | |
2398 | xtensa_sysreg sr; | |
2399 | char *opname, *new_opname; | |
2400 | const char *sr_name; | |
2401 | bfd_boolean has_underbar = FALSE; | |
2402 | ||
2403 | opname = *popname; | |
2404 | if (opname[0] == '_') | |
2405 | { | |
2406 | has_underbar = TRUE; | |
2407 | opname += 1; | |
2408 | } | |
2409 | ||
2410 | sr = xtensa_sysreg_lookup_name (isa, opname + 1); | |
2411 | if (sr != XTENSA_UNDEFINED) | |
2412 | { | |
2413 | /* The new default name ("nnn") is different from the old default | |
2414 | name ("URnnn"). The old default is handled below, and we don't | |
2415 | want to recognize [RW]nnn, so do nothing if the name is the (new) | |
2416 | default. */ | |
2417 | static char namebuf[10]; | |
2418 | sprintf (namebuf, "%d", xtensa_sysreg_number (isa, sr)); | |
2419 | if (strcmp (namebuf, opname + 1) == 0) | |
2420 | return 0; | |
2421 | } | |
2422 | else | |
2423 | { | |
2424 | offsetT val; | |
2425 | char *end; | |
2426 | ||
2427 | /* Only continue if the reg name is "URnnn". */ | |
2428 | if (opname[1] != 'u' || opname[2] != 'r') | |
2429 | return 0; | |
2430 | val = strtoul (opname + 3, &end, 10); | |
2431 | if (*end != '\0') | |
2432 | return 0; | |
2433 | ||
2434 | sr = xtensa_sysreg_lookup (isa, val, 1); | |
2435 | if (sr == XTENSA_UNDEFINED) | |
2436 | { | |
2437 | as_bad (_("invalid register number (%ld) for '%s'"), | |
dd49a749 | 2438 | (long) val, opname); |
43cd72b9 BW |
2439 | return -1; |
2440 | } | |
2441 | } | |
2442 | ||
2443 | /* Translate the opcode. */ | |
2444 | sr_name = xtensa_sysreg_name (isa, sr); | |
add39d23 | 2445 | new_opname = XNEWVEC (char, strlen (sr_name) + 6); |
43cd72b9 BW |
2446 | sprintf (new_opname, "%s%cur.%s", (has_underbar ? "_" : ""), |
2447 | opname[0], sr_name); | |
2448 | free (*popname); | |
2449 | *popname = new_opname; | |
2450 | ||
2451 | return 0; | |
2452 | } | |
2453 | ||
2454 | ||
2455 | static int | |
b9bb4a93 TS |
2456 | xtensa_translate_zero_immed (const char *old_op, |
2457 | const char *new_op, | |
7fa3d080 BW |
2458 | char **popname, |
2459 | int *pnum_args, | |
2460 | char **arg_strings) | |
43cd72b9 BW |
2461 | { |
2462 | char *opname; | |
2463 | offsetT val; | |
2464 | ||
2465 | opname = *popname; | |
9c2799c2 | 2466 | gas_assert (opname[0] != '_'); |
43cd72b9 BW |
2467 | |
2468 | if (strcmp (opname, old_op) != 0) | |
2469 | return 0; | |
e0001a05 | 2470 | |
43cd72b9 BW |
2471 | if (xg_check_num_args (pnum_args, 3, opname, arg_strings)) |
2472 | return -1; | |
2473 | if (xg_arg_is_constant (arg_strings[1], &val) && val == 0) | |
2474 | { | |
2475 | xg_replace_opname (popname, new_op); | |
2476 | free (arg_strings[1]); | |
2477 | arg_strings[1] = arg_strings[2]; | |
2478 | arg_strings[2] = 0; | |
2479 | *pnum_args = 2; | |
e0001a05 NC |
2480 | } |
2481 | ||
2482 | return 0; | |
2483 | } | |
2484 | ||
2485 | ||
2486 | /* If the instruction is an idiom (i.e., a built-in macro), translate it. | |
2487 | Returns non-zero if an error was found. */ | |
2488 | ||
2489 | static int | |
7fa3d080 | 2490 | xg_translate_idioms (char **popname, int *pnum_args, char **arg_strings) |
e0001a05 NC |
2491 | { |
2492 | char *opname = *popname; | |
2493 | bfd_boolean has_underbar = FALSE; | |
2494 | ||
2495 | if (*opname == '_') | |
2496 | { | |
2497 | has_underbar = TRUE; | |
2498 | opname += 1; | |
2499 | } | |
2500 | ||
2501 | if (strcmp (opname, "mov") == 0) | |
2502 | { | |
43cd72b9 | 2503 | if (use_transform () && !has_underbar && density_supported) |
e0001a05 NC |
2504 | xg_replace_opname (popname, "mov.n"); |
2505 | else | |
2506 | { | |
2507 | if (xg_check_num_args (pnum_args, 2, opname, arg_strings)) | |
2508 | return -1; | |
2509 | xg_replace_opname (popname, (has_underbar ? "_or" : "or")); | |
4ec9d7d5 | 2510 | arg_strings[2] = xstrdup (arg_strings[1]); |
e0001a05 NC |
2511 | *pnum_args = 3; |
2512 | } | |
2513 | return 0; | |
2514 | } | |
2515 | ||
2516 | if (strcmp (opname, "bbsi.l") == 0) | |
2517 | { | |
2518 | if (xg_check_num_args (pnum_args, 3, opname, arg_strings)) | |
2519 | return -1; | |
2520 | xg_replace_opname (popname, (has_underbar ? "_bbsi" : "bbsi")); | |
2521 | if (target_big_endian) | |
2522 | xg_reverse_shift_count (&arg_strings[1]); | |
2523 | return 0; | |
2524 | } | |
2525 | ||
2526 | if (strcmp (opname, "bbci.l") == 0) | |
2527 | { | |
2528 | if (xg_check_num_args (pnum_args, 3, opname, arg_strings)) | |
2529 | return -1; | |
2530 | xg_replace_opname (popname, (has_underbar ? "_bbci" : "bbci")); | |
2531 | if (target_big_endian) | |
2532 | xg_reverse_shift_count (&arg_strings[1]); | |
2533 | return 0; | |
2534 | } | |
2535 | ||
eb6d9dce | 2536 | /* Don't do anything special with NOPs inside FLIX instructions. They |
3739860c | 2537 | are handled elsewhere. Real NOP instructions are always available |
eb6d9dce BW |
2538 | in configurations with FLIX, so this should never be an issue but |
2539 | check for it anyway. */ | |
2540 | if (!cur_vinsn.inside_bundle && xtensa_nop_opcode == XTENSA_UNDEFINED | |
43cd72b9 | 2541 | && strcmp (opname, "nop") == 0) |
e0001a05 | 2542 | { |
43cd72b9 | 2543 | if (use_transform () && !has_underbar && density_supported) |
e0001a05 NC |
2544 | xg_replace_opname (popname, "nop.n"); |
2545 | else | |
2546 | { | |
2547 | if (xg_check_num_args (pnum_args, 0, opname, arg_strings)) | |
2548 | return -1; | |
2549 | xg_replace_opname (popname, (has_underbar ? "_or" : "or")); | |
4ec9d7d5 TS |
2550 | arg_strings[0] = xstrdup ("a1"); |
2551 | arg_strings[1] = xstrdup ("a1"); | |
2552 | arg_strings[2] = xstrdup ("a1"); | |
e0001a05 NC |
2553 | *pnum_args = 3; |
2554 | } | |
2555 | return 0; | |
2556 | } | |
2557 | ||
43cd72b9 BW |
2558 | /* Recognize [RW]UR and [RWX]SR. */ |
2559 | if ((((opname[0] == 'r' || opname[0] == 'w') | |
2560 | && (opname[1] == 'u' || opname[1] == 's')) | |
2561 | || (opname[0] == 'x' && opname[1] == 's')) | |
2562 | && opname[2] == 'r' | |
2563 | && opname[3] == '\0') | |
e0001a05 NC |
2564 | return xg_translate_sysreg_op (popname, pnum_args, arg_strings); |
2565 | ||
43cd72b9 BW |
2566 | /* Backward compatibility for RUR and WUR: Recognize [RW]UR<nnn> and |
2567 | [RW]<name> if <name> is the non-default name of a user register. */ | |
2568 | if ((opname[0] == 'r' || opname[0] == 'w') | |
2569 | && xtensa_opcode_lookup (xtensa_default_isa, opname) == XTENSA_UNDEFINED) | |
2570 | return xtensa_translate_old_userreg_ops (popname); | |
e0001a05 | 2571 | |
43cd72b9 BW |
2572 | /* Relax branches that don't allow comparisons against an immediate value |
2573 | of zero to the corresponding branches with implicit zero immediates. */ | |
2574 | if (!has_underbar && use_transform ()) | |
2575 | { | |
2576 | if (xtensa_translate_zero_immed ("bnei", "bnez", popname, | |
2577 | pnum_args, arg_strings)) | |
2578 | return -1; | |
e0001a05 | 2579 | |
43cd72b9 BW |
2580 | if (xtensa_translate_zero_immed ("beqi", "beqz", popname, |
2581 | pnum_args, arg_strings)) | |
2582 | return -1; | |
e0001a05 | 2583 | |
43cd72b9 BW |
2584 | if (xtensa_translate_zero_immed ("bgei", "bgez", popname, |
2585 | pnum_args, arg_strings)) | |
2586 | return -1; | |
e0001a05 | 2587 | |
43cd72b9 BW |
2588 | if (xtensa_translate_zero_immed ("blti", "bltz", popname, |
2589 | pnum_args, arg_strings)) | |
2590 | return -1; | |
2591 | } | |
e0001a05 | 2592 | |
43cd72b9 BW |
2593 | return 0; |
2594 | } | |
e0001a05 | 2595 | |
43cd72b9 BW |
2596 | \f |
2597 | /* Functions for dealing with the Xtensa ISA. */ | |
e0001a05 | 2598 | |
43cd72b9 BW |
2599 | /* Currently the assembler only allows us to use a single target per |
2600 | fragment. Because of this, only one operand for a given | |
2601 | instruction may be symbolic. If there is a PC-relative operand, | |
2602 | the last one is chosen. Otherwise, the result is the number of the | |
2603 | last immediate operand, and if there are none of those, we fail and | |
2604 | return -1. */ | |
e0001a05 | 2605 | |
7fa3d080 BW |
2606 | static int |
2607 | get_relaxable_immed (xtensa_opcode opcode) | |
43cd72b9 BW |
2608 | { |
2609 | int last_immed = -1; | |
2610 | int noperands, opi; | |
e0001a05 | 2611 | |
43cd72b9 BW |
2612 | if (opcode == XTENSA_UNDEFINED) |
2613 | return -1; | |
e0001a05 | 2614 | |
43cd72b9 BW |
2615 | noperands = xtensa_opcode_num_operands (xtensa_default_isa, opcode); |
2616 | for (opi = noperands - 1; opi >= 0; opi--) | |
2617 | { | |
2618 | if (xtensa_operand_is_visible (xtensa_default_isa, opcode, opi) == 0) | |
2619 | continue; | |
2620 | if (xtensa_operand_is_PCrelative (xtensa_default_isa, opcode, opi) == 1) | |
2621 | return opi; | |
2622 | if (last_immed == -1 | |
2623 | && xtensa_operand_is_register (xtensa_default_isa, opcode, opi) == 0) | |
2624 | last_immed = opi; | |
e0001a05 | 2625 | } |
43cd72b9 | 2626 | return last_immed; |
e0001a05 NC |
2627 | } |
2628 | ||
e0001a05 | 2629 | |
43cd72b9 | 2630 | static xtensa_opcode |
7fa3d080 | 2631 | get_opcode_from_buf (const char *buf, int slot) |
e0001a05 | 2632 | { |
43cd72b9 BW |
2633 | static xtensa_insnbuf insnbuf = NULL; |
2634 | static xtensa_insnbuf slotbuf = NULL; | |
2635 | xtensa_isa isa = xtensa_default_isa; | |
2636 | xtensa_format fmt; | |
2637 | ||
2638 | if (!insnbuf) | |
e0001a05 | 2639 | { |
43cd72b9 BW |
2640 | insnbuf = xtensa_insnbuf_alloc (isa); |
2641 | slotbuf = xtensa_insnbuf_alloc (isa); | |
e0001a05 | 2642 | } |
e0001a05 | 2643 | |
d77b99c9 | 2644 | xtensa_insnbuf_from_chars (isa, insnbuf, (const unsigned char *) buf, 0); |
43cd72b9 BW |
2645 | fmt = xtensa_format_decode (isa, insnbuf); |
2646 | if (fmt == XTENSA_UNDEFINED) | |
2647 | return XTENSA_UNDEFINED; | |
e0001a05 | 2648 | |
43cd72b9 BW |
2649 | if (slot >= xtensa_format_num_slots (isa, fmt)) |
2650 | return XTENSA_UNDEFINED; | |
e0001a05 | 2651 | |
43cd72b9 BW |
2652 | xtensa_format_get_slot (isa, fmt, slot, insnbuf, slotbuf); |
2653 | return xtensa_opcode_decode (isa, fmt, slot, slotbuf); | |
e0001a05 NC |
2654 | } |
2655 | ||
2656 | ||
43cd72b9 | 2657 | #ifdef TENSILICA_DEBUG |
e0001a05 | 2658 | |
43cd72b9 | 2659 | /* For debugging, print out the mapping of opcode numbers to opcodes. */ |
e0001a05 | 2660 | |
7fa3d080 BW |
2661 | static void |
2662 | xtensa_print_insn_table (void) | |
43cd72b9 BW |
2663 | { |
2664 | int num_opcodes, num_operands; | |
2665 | xtensa_opcode opcode; | |
2666 | xtensa_isa isa = xtensa_default_isa; | |
e0001a05 | 2667 | |
43cd72b9 BW |
2668 | num_opcodes = xtensa_isa_num_opcodes (xtensa_default_isa); |
2669 | for (opcode = 0; opcode < num_opcodes; opcode++) | |
e0001a05 | 2670 | { |
43cd72b9 BW |
2671 | int opn; |
2672 | fprintf (stderr, "%d: %s: ", opcode, xtensa_opcode_name (isa, opcode)); | |
2673 | num_operands = xtensa_opcode_num_operands (isa, opcode); | |
2674 | for (opn = 0; opn < num_operands; opn++) | |
2675 | { | |
2676 | if (xtensa_operand_is_visible (isa, opcode, opn) == 0) | |
2677 | continue; | |
2678 | if (xtensa_operand_is_register (isa, opcode, opn) == 1) | |
2679 | { | |
2680 | xtensa_regfile opnd_rf = | |
2681 | xtensa_operand_regfile (isa, opcode, opn); | |
2682 | fprintf (stderr, "%s ", xtensa_regfile_shortname (isa, opnd_rf)); | |
2683 | } | |
2684 | else if (xtensa_operand_is_PCrelative (isa, opcode, opn) == 1) | |
2685 | fputs ("[lLr] ", stderr); | |
2686 | else | |
2687 | fputs ("i ", stderr); | |
2688 | } | |
2689 | fprintf (stderr, "\n"); | |
e0001a05 | 2690 | } |
e0001a05 NC |
2691 | } |
2692 | ||
2693 | ||
43cd72b9 | 2694 | static void |
7fa3d080 | 2695 | print_vliw_insn (xtensa_insnbuf vbuf) |
e0001a05 | 2696 | { |
e0001a05 | 2697 | xtensa_isa isa = xtensa_default_isa; |
43cd72b9 BW |
2698 | xtensa_format f = xtensa_format_decode (isa, vbuf); |
2699 | xtensa_insnbuf sbuf = xtensa_insnbuf_alloc (isa); | |
2700 | int op; | |
e0001a05 | 2701 | |
43cd72b9 | 2702 | fprintf (stderr, "format = %d\n", f); |
e0001a05 | 2703 | |
43cd72b9 BW |
2704 | for (op = 0; op < xtensa_format_num_slots (isa, f); op++) |
2705 | { | |
2706 | xtensa_opcode opcode; | |
2707 | const char *opname; | |
2708 | int operands; | |
2709 | ||
2710 | xtensa_format_get_slot (isa, f, op, vbuf, sbuf); | |
2711 | opcode = xtensa_opcode_decode (isa, f, op, sbuf); | |
2712 | opname = xtensa_opcode_name (isa, opcode); | |
2713 | ||
2714 | fprintf (stderr, "op in slot %i is %s;\n", op, opname); | |
2715 | fprintf (stderr, " operands = "); | |
2716 | for (operands = 0; | |
2717 | operands < xtensa_opcode_num_operands (isa, opcode); | |
2718 | operands++) | |
2719 | { | |
2720 | unsigned int val; | |
2721 | if (xtensa_operand_is_visible (isa, opcode, operands) == 0) | |
2722 | continue; | |
2723 | xtensa_operand_get_field (isa, opcode, operands, f, op, sbuf, &val); | |
2724 | xtensa_operand_decode (isa, opcode, operands, &val); | |
2725 | fprintf (stderr, "%d ", val); | |
2726 | } | |
2727 | fprintf (stderr, "\n"); | |
2728 | } | |
2729 | xtensa_insnbuf_free (isa, sbuf); | |
e0001a05 NC |
2730 | } |
2731 | ||
43cd72b9 BW |
2732 | #endif /* TENSILICA_DEBUG */ |
2733 | ||
e0001a05 NC |
2734 | |
2735 | static bfd_boolean | |
7fa3d080 | 2736 | is_direct_call_opcode (xtensa_opcode opcode) |
e0001a05 | 2737 | { |
43cd72b9 BW |
2738 | xtensa_isa isa = xtensa_default_isa; |
2739 | int n, num_operands; | |
e0001a05 | 2740 | |
64b607e6 | 2741 | if (xtensa_opcode_is_call (isa, opcode) != 1) |
e0001a05 NC |
2742 | return FALSE; |
2743 | ||
43cd72b9 BW |
2744 | num_operands = xtensa_opcode_num_operands (isa, opcode); |
2745 | for (n = 0; n < num_operands; n++) | |
2746 | { | |
2747 | if (xtensa_operand_is_register (isa, opcode, n) == 0 | |
2748 | && xtensa_operand_is_PCrelative (isa, opcode, n) == 1) | |
2749 | return TRUE; | |
2750 | } | |
2751 | return FALSE; | |
e0001a05 NC |
2752 | } |
2753 | ||
2754 | ||
43cd72b9 BW |
2755 | /* Convert from BFD relocation type code to slot and operand number. |
2756 | Returns non-zero on failure. */ | |
e0001a05 | 2757 | |
43cd72b9 | 2758 | static int |
7fa3d080 | 2759 | decode_reloc (bfd_reloc_code_real_type reloc, int *slot, bfd_boolean *is_alt) |
e0001a05 | 2760 | { |
43cd72b9 BW |
2761 | if (reloc >= BFD_RELOC_XTENSA_SLOT0_OP |
2762 | && reloc <= BFD_RELOC_XTENSA_SLOT14_OP) | |
e0001a05 | 2763 | { |
43cd72b9 BW |
2764 | *slot = reloc - BFD_RELOC_XTENSA_SLOT0_OP; |
2765 | *is_alt = FALSE; | |
e0001a05 | 2766 | } |
43cd72b9 BW |
2767 | else if (reloc >= BFD_RELOC_XTENSA_SLOT0_ALT |
2768 | && reloc <= BFD_RELOC_XTENSA_SLOT14_ALT) | |
e0001a05 | 2769 | { |
43cd72b9 BW |
2770 | *slot = reloc - BFD_RELOC_XTENSA_SLOT0_ALT; |
2771 | *is_alt = TRUE; | |
e0001a05 | 2772 | } |
43cd72b9 BW |
2773 | else |
2774 | return -1; | |
2775 | ||
2776 | return 0; | |
e0001a05 NC |
2777 | } |
2778 | ||
2779 | ||
43cd72b9 BW |
2780 | /* Convert from slot number to BFD relocation type code for the |
2781 | standard PC-relative relocations. Return BFD_RELOC_NONE on | |
2782 | failure. */ | |
e0001a05 | 2783 | |
43cd72b9 | 2784 | static bfd_reloc_code_real_type |
7fa3d080 | 2785 | encode_reloc (int slot) |
e0001a05 | 2786 | { |
43cd72b9 BW |
2787 | if (slot < 0 || slot > 14) |
2788 | return BFD_RELOC_NONE; | |
2789 | ||
2790 | return BFD_RELOC_XTENSA_SLOT0_OP + slot; | |
e0001a05 NC |
2791 | } |
2792 | ||
2793 | ||
43cd72b9 BW |
2794 | /* Convert from slot numbers to BFD relocation type code for the |
2795 | "alternate" relocations. Return BFD_RELOC_NONE on failure. */ | |
e0001a05 | 2796 | |
43cd72b9 | 2797 | static bfd_reloc_code_real_type |
7fa3d080 | 2798 | encode_alt_reloc (int slot) |
e0001a05 | 2799 | { |
43cd72b9 BW |
2800 | if (slot < 0 || slot > 14) |
2801 | return BFD_RELOC_NONE; | |
2802 | ||
2803 | return BFD_RELOC_XTENSA_SLOT0_ALT + slot; | |
e0001a05 NC |
2804 | } |
2805 | ||
2806 | ||
2807 | static void | |
7fa3d080 BW |
2808 | xtensa_insnbuf_set_operand (xtensa_insnbuf slotbuf, |
2809 | xtensa_format fmt, | |
2810 | int slot, | |
2811 | xtensa_opcode opcode, | |
2812 | int operand, | |
2813 | uint32 value, | |
2814 | const char *file, | |
2815 | unsigned int line) | |
e0001a05 | 2816 | { |
e0001a05 NC |
2817 | uint32 valbuf = value; |
2818 | ||
43cd72b9 | 2819 | if (xtensa_operand_encode (xtensa_default_isa, opcode, operand, &valbuf)) |
e0001a05 | 2820 | { |
43cd72b9 BW |
2821 | if (xtensa_operand_is_PCrelative (xtensa_default_isa, opcode, operand) |
2822 | == 1) | |
2823 | as_bad_where ((char *) file, line, | |
3739860c | 2824 | _("operand %d of '%s' has out of range value '%u'"), |
d7c531cd BW |
2825 | operand + 1, |
2826 | xtensa_opcode_name (xtensa_default_isa, opcode), | |
2827 | value); | |
43cd72b9 BW |
2828 | else |
2829 | as_bad_where ((char *) file, line, | |
d7c531cd BW |
2830 | _("operand %d of '%s' has invalid value '%u'"), |
2831 | operand + 1, | |
2832 | xtensa_opcode_name (xtensa_default_isa, opcode), | |
2833 | value); | |
43cd72b9 | 2834 | return; |
e0001a05 NC |
2835 | } |
2836 | ||
43cd72b9 BW |
2837 | xtensa_operand_set_field (xtensa_default_isa, opcode, operand, fmt, slot, |
2838 | slotbuf, valbuf); | |
e0001a05 NC |
2839 | } |
2840 | ||
2841 | ||
2842 | static uint32 | |
7fa3d080 BW |
2843 | xtensa_insnbuf_get_operand (xtensa_insnbuf slotbuf, |
2844 | xtensa_format fmt, | |
2845 | int slot, | |
2846 | xtensa_opcode opcode, | |
2847 | int opnum) | |
e0001a05 | 2848 | { |
43cd72b9 BW |
2849 | uint32 val = 0; |
2850 | (void) xtensa_operand_get_field (xtensa_default_isa, opcode, opnum, | |
2851 | fmt, slot, slotbuf, &val); | |
2852 | (void) xtensa_operand_decode (xtensa_default_isa, opcode, opnum, &val); | |
2853 | return val; | |
e0001a05 NC |
2854 | } |
2855 | ||
e0001a05 | 2856 | \f |
7fa3d080 | 2857 | /* Checks for rules from xtensa-relax tables. */ |
e0001a05 | 2858 | |
7fa3d080 BW |
2859 | /* The routine xg_instruction_matches_option_term must return TRUE |
2860 | when a given option term is true. The meaning of all of the option | |
19e8f41a | 2861 | terms is given interpretation by this function. */ |
e0001a05 | 2862 | |
7fa3d080 | 2863 | static bfd_boolean |
19e8f41a | 2864 | xg_instruction_matches_option_term (TInsn *insn, const ReqOrOption *option) |
e0001a05 | 2865 | { |
7fa3d080 BW |
2866 | if (strcmp (option->option_name, "realnop") == 0 |
2867 | || strncmp (option->option_name, "IsaUse", 6) == 0) | |
2868 | { | |
2869 | /* These conditions were evaluated statically when building the | |
2870 | relaxation table. There's no need to reevaluate them now. */ | |
2871 | return TRUE; | |
2872 | } | |
19e8f41a BW |
2873 | else if (strcmp (option->option_name, "FREEREG") == 0) |
2874 | return insn->extra_arg.X_op == O_register; | |
7fa3d080 BW |
2875 | else |
2876 | { | |
2877 | as_fatal (_("internal error: unknown option name '%s'"), | |
2878 | option->option_name); | |
2879 | } | |
e0001a05 NC |
2880 | } |
2881 | ||
2882 | ||
7fa3d080 BW |
2883 | static bfd_boolean |
2884 | xg_instruction_matches_or_options (TInsn *insn, | |
2885 | const ReqOrOptionList *or_option) | |
e0001a05 | 2886 | { |
7fa3d080 BW |
2887 | const ReqOrOption *option; |
2888 | /* Must match each of the AND terms. */ | |
2889 | for (option = or_option; option != NULL; option = option->next) | |
e0001a05 | 2890 | { |
7fa3d080 BW |
2891 | if (xg_instruction_matches_option_term (insn, option)) |
2892 | return TRUE; | |
e0001a05 | 2893 | } |
7fa3d080 | 2894 | return FALSE; |
e0001a05 NC |
2895 | } |
2896 | ||
2897 | ||
7fa3d080 BW |
2898 | static bfd_boolean |
2899 | xg_instruction_matches_options (TInsn *insn, const ReqOptionList *options) | |
e0001a05 | 2900 | { |
7fa3d080 BW |
2901 | const ReqOption *req_options; |
2902 | /* Must match each of the AND terms. */ | |
2903 | for (req_options = options; | |
2904 | req_options != NULL; | |
2905 | req_options = req_options->next) | |
e0001a05 | 2906 | { |
7fa3d080 BW |
2907 | /* Must match one of the OR clauses. */ |
2908 | if (!xg_instruction_matches_or_options (insn, | |
2909 | req_options->or_option_terms)) | |
2910 | return FALSE; | |
e0001a05 | 2911 | } |
7fa3d080 | 2912 | return TRUE; |
e0001a05 NC |
2913 | } |
2914 | ||
2915 | ||
7fa3d080 | 2916 | /* Return the transition rule that matches or NULL if none matches. */ |
e0001a05 | 2917 | |
7fa3d080 BW |
2918 | static bfd_boolean |
2919 | xg_instruction_matches_rule (TInsn *insn, TransitionRule *rule) | |
e0001a05 | 2920 | { |
7fa3d080 | 2921 | PreconditionList *condition_l; |
e0001a05 | 2922 | |
7fa3d080 BW |
2923 | if (rule->opcode != insn->opcode) |
2924 | return FALSE; | |
e0001a05 | 2925 | |
7fa3d080 BW |
2926 | for (condition_l = rule->conditions; |
2927 | condition_l != NULL; | |
2928 | condition_l = condition_l->next) | |
e0001a05 | 2929 | { |
7fa3d080 BW |
2930 | expressionS *exp1; |
2931 | expressionS *exp2; | |
2932 | Precondition *cond = condition_l->precond; | |
e0001a05 | 2933 | |
7fa3d080 | 2934 | switch (cond->typ) |
e0001a05 | 2935 | { |
7fa3d080 BW |
2936 | case OP_CONSTANT: |
2937 | /* The expression must be the constant. */ | |
9c2799c2 | 2938 | gas_assert (cond->op_num < insn->ntok); |
7fa3d080 BW |
2939 | exp1 = &insn->tok[cond->op_num]; |
2940 | if (expr_is_const (exp1)) | |
2941 | { | |
2942 | switch (cond->cmp) | |
2943 | { | |
2944 | case OP_EQUAL: | |
2945 | if (get_expr_const (exp1) != cond->op_data) | |
2946 | return FALSE; | |
2947 | break; | |
2948 | case OP_NOTEQUAL: | |
2949 | if (get_expr_const (exp1) == cond->op_data) | |
2950 | return FALSE; | |
2951 | break; | |
2952 | default: | |
2953 | return FALSE; | |
2954 | } | |
2955 | } | |
2956 | else if (expr_is_register (exp1)) | |
2957 | { | |
2958 | switch (cond->cmp) | |
2959 | { | |
2960 | case OP_EQUAL: | |
2961 | if (get_expr_register (exp1) != cond->op_data) | |
2962 | return FALSE; | |
2963 | break; | |
2964 | case OP_NOTEQUAL: | |
2965 | if (get_expr_register (exp1) == cond->op_data) | |
2966 | return FALSE; | |
2967 | break; | |
2968 | default: | |
2969 | return FALSE; | |
2970 | } | |
2971 | } | |
2972 | else | |
2973 | return FALSE; | |
2974 | break; | |
2975 | ||
2976 | case OP_OPERAND: | |
9c2799c2 NC |
2977 | gas_assert (cond->op_num < insn->ntok); |
2978 | gas_assert (cond->op_data < insn->ntok); | |
7fa3d080 BW |
2979 | exp1 = &insn->tok[cond->op_num]; |
2980 | exp2 = &insn->tok[cond->op_data]; | |
2981 | ||
2982 | switch (cond->cmp) | |
2983 | { | |
2984 | case OP_EQUAL: | |
2985 | if (!expr_is_equal (exp1, exp2)) | |
2986 | return FALSE; | |
2987 | break; | |
2988 | case OP_NOTEQUAL: | |
2989 | if (expr_is_equal (exp1, exp2)) | |
2990 | return FALSE; | |
2991 | break; | |
2992 | } | |
2993 | break; | |
2994 | ||
2995 | case OP_LITERAL: | |
2996 | case OP_LABEL: | |
2997 | default: | |
2998 | return FALSE; | |
2999 | } | |
3000 | } | |
3001 | if (!xg_instruction_matches_options (insn, rule->options)) | |
3002 | return FALSE; | |
3003 | ||
3004 | return TRUE; | |
3005 | } | |
3006 | ||
3007 | ||
3008 | static int | |
3009 | transition_rule_cmp (const TransitionRule *a, const TransitionRule *b) | |
3010 | { | |
3011 | bfd_boolean a_greater = FALSE; | |
3012 | bfd_boolean b_greater = FALSE; | |
3013 | ||
3014 | ReqOptionList *l_a = a->options; | |
3015 | ReqOptionList *l_b = b->options; | |
3016 | ||
3017 | /* We only care if they both are the same except for | |
3018 | a const16 vs. an l32r. */ | |
3019 | ||
3020 | while (l_a && l_b && ((l_a->next == NULL) == (l_b->next == NULL))) | |
3021 | { | |
3022 | ReqOrOptionList *l_or_a = l_a->or_option_terms; | |
3023 | ReqOrOptionList *l_or_b = l_b->or_option_terms; | |
3024 | while (l_or_a && l_or_b && ((l_a->next == NULL) == (l_b->next == NULL))) | |
3025 | { | |
3026 | if (l_or_a->is_true != l_or_b->is_true) | |
3027 | return 0; | |
3028 | if (strcmp (l_or_a->option_name, l_or_b->option_name) != 0) | |
3029 | { | |
3030 | /* This is the case we care about. */ | |
3031 | if (strcmp (l_or_a->option_name, "IsaUseConst16") == 0 | |
3032 | && strcmp (l_or_b->option_name, "IsaUseL32R") == 0) | |
3033 | { | |
3034 | if (prefer_const16) | |
3035 | a_greater = TRUE; | |
3036 | else | |
3037 | b_greater = TRUE; | |
3038 | } | |
3039 | else if (strcmp (l_or_a->option_name, "IsaUseL32R") == 0 | |
3040 | && strcmp (l_or_b->option_name, "IsaUseConst16") == 0) | |
3041 | { | |
3042 | if (prefer_const16) | |
3043 | b_greater = TRUE; | |
3044 | else | |
3045 | a_greater = TRUE; | |
3046 | } | |
3047 | else | |
3048 | return 0; | |
3049 | } | |
3050 | l_or_a = l_or_a->next; | |
3051 | l_or_b = l_or_b->next; | |
3052 | } | |
3053 | if (l_or_a || l_or_b) | |
3054 | return 0; | |
3055 | ||
3056 | l_a = l_a->next; | |
3057 | l_b = l_b->next; | |
3058 | } | |
3059 | if (l_a || l_b) | |
3060 | return 0; | |
3061 | ||
3062 | /* Incomparable if the substitution was used differently in two cases. */ | |
3063 | if (a_greater && b_greater) | |
3064 | return 0; | |
3065 | ||
3066 | if (b_greater) | |
3067 | return 1; | |
3068 | if (a_greater) | |
3069 | return -1; | |
3070 | ||
3071 | return 0; | |
3072 | } | |
3073 | ||
3074 | ||
3075 | static TransitionRule * | |
3076 | xg_instruction_match (TInsn *insn) | |
3077 | { | |
3078 | TransitionTable *table = xg_build_simplify_table (&transition_rule_cmp); | |
3079 | TransitionList *l; | |
9c2799c2 | 3080 | gas_assert (insn->opcode < table->num_opcodes); |
7fa3d080 BW |
3081 | |
3082 | /* Walk through all of the possible transitions. */ | |
3083 | for (l = table->table[insn->opcode]; l != NULL; l = l->next) | |
3084 | { | |
3085 | TransitionRule *rule = l->rule; | |
3086 | if (xg_instruction_matches_rule (insn, rule)) | |
3087 | return rule; | |
3088 | } | |
3089 | return NULL; | |
3090 | } | |
3091 | ||
3092 | \f | |
3093 | /* Various Other Internal Functions. */ | |
3094 | ||
3095 | static bfd_boolean | |
3096 | is_unique_insn_expansion (TransitionRule *r) | |
3097 | { | |
3098 | if (!r->to_instr || r->to_instr->next != NULL) | |
3099 | return FALSE; | |
3100 | if (r->to_instr->typ != INSTR_INSTR) | |
3101 | return FALSE; | |
3102 | return TRUE; | |
3103 | } | |
3104 | ||
3105 | ||
84b08ed9 BW |
3106 | /* Check if there is exactly one relaxation for INSN that converts it to |
3107 | another instruction of equal or larger size. If so, and if TARG is | |
3108 | non-null, go ahead and generate the relaxed instruction into TARG. If | |
3109 | NARROW_ONLY is true, then only consider relaxations that widen a narrow | |
3110 | instruction, i.e., ignore relaxations that convert to an instruction of | |
3111 | equal size. In some contexts where this function is used, only | |
c138bc38 | 3112 | a single widening is allowed and the NARROW_ONLY argument is used to |
84b08ed9 BW |
3113 | exclude cases like ADDI being "widened" to an ADDMI, which may |
3114 | later be relaxed to an ADDMI/ADDI pair. */ | |
7fa3d080 | 3115 | |
84b08ed9 BW |
3116 | bfd_boolean |
3117 | xg_is_single_relaxable_insn (TInsn *insn, TInsn *targ, bfd_boolean narrow_only) | |
7fa3d080 BW |
3118 | { |
3119 | TransitionTable *table = xg_build_widen_table (&transition_rule_cmp); | |
3120 | TransitionList *l; | |
84b08ed9 | 3121 | TransitionRule *match = 0; |
7fa3d080 | 3122 | |
9c2799c2 NC |
3123 | gas_assert (insn->insn_type == ITYPE_INSN); |
3124 | gas_assert (insn->opcode < table->num_opcodes); | |
7fa3d080 BW |
3125 | |
3126 | for (l = table->table[insn->opcode]; l != NULL; l = l->next) | |
3127 | { | |
3128 | TransitionRule *rule = l->rule; | |
3129 | ||
3130 | if (xg_instruction_matches_rule (insn, rule) | |
84b08ed9 BW |
3131 | && is_unique_insn_expansion (rule) |
3132 | && (xg_get_single_size (insn->opcode) + (narrow_only ? 1 : 0) | |
3133 | <= xg_get_single_size (rule->to_instr->opcode))) | |
7fa3d080 | 3134 | { |
84b08ed9 BW |
3135 | if (match) |
3136 | return FALSE; | |
3137 | match = rule; | |
7fa3d080 BW |
3138 | } |
3139 | } | |
84b08ed9 BW |
3140 | if (!match) |
3141 | return FALSE; | |
3142 | ||
3143 | if (targ) | |
3144 | xg_build_to_insn (targ, insn, match->to_instr); | |
3145 | return TRUE; | |
7fa3d080 BW |
3146 | } |
3147 | ||
3148 | ||
3149 | /* Return the maximum number of bytes this opcode can expand to. */ | |
3150 | ||
3151 | static int | |
3152 | xg_get_max_insn_widen_size (xtensa_opcode opcode) | |
3153 | { | |
3154 | TransitionTable *table = xg_build_widen_table (&transition_rule_cmp); | |
3155 | TransitionList *l; | |
3156 | int max_size = xg_get_single_size (opcode); | |
3157 | ||
9c2799c2 | 3158 | gas_assert (opcode < table->num_opcodes); |
7fa3d080 BW |
3159 | |
3160 | for (l = table->table[opcode]; l != NULL; l = l->next) | |
3161 | { | |
3162 | TransitionRule *rule = l->rule; | |
3163 | BuildInstr *build_list; | |
3164 | int this_size = 0; | |
3165 | ||
3166 | if (!rule) | |
3167 | continue; | |
3168 | build_list = rule->to_instr; | |
3169 | if (is_unique_insn_expansion (rule)) | |
3170 | { | |
9c2799c2 | 3171 | gas_assert (build_list->typ == INSTR_INSTR); |
7fa3d080 BW |
3172 | this_size = xg_get_max_insn_widen_size (build_list->opcode); |
3173 | } | |
3174 | else | |
3175 | for (; build_list != NULL; build_list = build_list->next) | |
3176 | { | |
3177 | switch (build_list->typ) | |
3178 | { | |
3179 | case INSTR_INSTR: | |
3180 | this_size += xg_get_single_size (build_list->opcode); | |
3181 | break; | |
3182 | case INSTR_LITERAL_DEF: | |
3183 | case INSTR_LABEL_DEF: | |
e0001a05 NC |
3184 | default: |
3185 | break; | |
3186 | } | |
3187 | } | |
3188 | if (this_size > max_size) | |
3189 | max_size = this_size; | |
3190 | } | |
3191 | return max_size; | |
3192 | } | |
3193 | ||
3194 | ||
3195 | /* Return the maximum number of literal bytes this opcode can generate. */ | |
3196 | ||
7fa3d080 BW |
3197 | static int |
3198 | xg_get_max_insn_widen_literal_size (xtensa_opcode opcode) | |
e0001a05 | 3199 | { |
43cd72b9 | 3200 | TransitionTable *table = xg_build_widen_table (&transition_rule_cmp); |
e0001a05 NC |
3201 | TransitionList *l; |
3202 | int max_size = 0; | |
3203 | ||
9c2799c2 | 3204 | gas_assert (opcode < table->num_opcodes); |
e0001a05 NC |
3205 | |
3206 | for (l = table->table[opcode]; l != NULL; l = l->next) | |
3207 | { | |
3208 | TransitionRule *rule = l->rule; | |
3209 | BuildInstr *build_list; | |
3210 | int this_size = 0; | |
3211 | ||
3212 | if (!rule) | |
3213 | continue; | |
3214 | build_list = rule->to_instr; | |
3215 | if (is_unique_insn_expansion (rule)) | |
3216 | { | |
9c2799c2 | 3217 | gas_assert (build_list->typ == INSTR_INSTR); |
e0001a05 NC |
3218 | this_size = xg_get_max_insn_widen_literal_size (build_list->opcode); |
3219 | } | |
3220 | else | |
3221 | for (; build_list != NULL; build_list = build_list->next) | |
3222 | { | |
3223 | switch (build_list->typ) | |
3224 | { | |
3225 | case INSTR_LITERAL_DEF: | |
43cd72b9 | 3226 | /* Hard-coded 4-byte literal. */ |
e0001a05 NC |
3227 | this_size += 4; |
3228 | break; | |
3229 | case INSTR_INSTR: | |
3230 | case INSTR_LABEL_DEF: | |
3231 | default: | |
3232 | break; | |
3233 | } | |
3234 | } | |
3235 | if (this_size > max_size) | |
3236 | max_size = this_size; | |
3237 | } | |
3238 | return max_size; | |
3239 | } | |
3240 | ||
3241 | ||
7fa3d080 BW |
3242 | static bfd_boolean |
3243 | xg_is_relaxable_insn (TInsn *insn, int lateral_steps) | |
3244 | { | |
3245 | int steps_taken = 0; | |
3246 | TransitionTable *table = xg_build_widen_table (&transition_rule_cmp); | |
3247 | TransitionList *l; | |
3248 | ||
9c2799c2 NC |
3249 | gas_assert (insn->insn_type == ITYPE_INSN); |
3250 | gas_assert (insn->opcode < table->num_opcodes); | |
7fa3d080 BW |
3251 | |
3252 | for (l = table->table[insn->opcode]; l != NULL; l = l->next) | |
3253 | { | |
3254 | TransitionRule *rule = l->rule; | |
3255 | ||
3256 | if (xg_instruction_matches_rule (insn, rule)) | |
3257 | { | |
3258 | if (steps_taken == lateral_steps) | |
3259 | return TRUE; | |
3260 | steps_taken++; | |
3261 | } | |
3262 | } | |
3263 | return FALSE; | |
3264 | } | |
3265 | ||
3266 | ||
3267 | static symbolS * | |
3268 | get_special_literal_symbol (void) | |
3269 | { | |
3270 | static symbolS *sym = NULL; | |
3271 | ||
3272 | if (sym == NULL) | |
3273 | sym = symbol_find_or_make ("SPECIAL_LITERAL0\001"); | |
3274 | return sym; | |
3275 | } | |
3276 | ||
3277 | ||
3278 | static symbolS * | |
3279 | get_special_label_symbol (void) | |
3280 | { | |
3281 | static symbolS *sym = NULL; | |
3282 | ||
3283 | if (sym == NULL) | |
3284 | sym = symbol_find_or_make ("SPECIAL_LABEL0\001"); | |
3285 | return sym; | |
3286 | } | |
3287 | ||
3288 | ||
3289 | static bfd_boolean | |
3290 | xg_valid_literal_expression (const expressionS *exp) | |
3291 | { | |
3292 | switch (exp->X_op) | |
3293 | { | |
3294 | case O_constant: | |
3295 | case O_symbol: | |
3296 | case O_big: | |
3297 | case O_uminus: | |
3298 | case O_subtract: | |
3299 | case O_pltrel: | |
1bbb5f21 | 3300 | case O_pcrel: |
28dbbc02 BW |
3301 | case O_tlsfunc: |
3302 | case O_tlsarg: | |
3303 | case O_tpoff: | |
3304 | case O_dtpoff: | |
7fa3d080 BW |
3305 | return TRUE; |
3306 | default: | |
3307 | return FALSE; | |
3308 | } | |
3309 | } | |
3310 | ||
3311 | ||
3312 | /* This will check to see if the value can be converted into the | |
3313 | operand type. It will return TRUE if it does not fit. */ | |
3314 | ||
3315 | static bfd_boolean | |
3316 | xg_check_operand (int32 value, xtensa_opcode opcode, int operand) | |
3317 | { | |
3318 | uint32 valbuf = value; | |
3319 | if (xtensa_operand_encode (xtensa_default_isa, opcode, operand, &valbuf)) | |
3320 | return TRUE; | |
3321 | return FALSE; | |
3322 | } | |
3323 | ||
3324 | ||
3325 | /* Assumes: All immeds are constants. Check that all constants fit | |
3326 | into their immeds; return FALSE if not. */ | |
3327 | ||
3328 | static bfd_boolean | |
3329 | xg_immeds_fit (const TInsn *insn) | |
3330 | { | |
3331 | xtensa_isa isa = xtensa_default_isa; | |
3332 | int i; | |
3333 | ||
3334 | int n = insn->ntok; | |
9c2799c2 | 3335 | gas_assert (insn->insn_type == ITYPE_INSN); |
7fa3d080 BW |
3336 | for (i = 0; i < n; ++i) |
3337 | { | |
91d6fa6a NC |
3338 | const expressionS *exp = &insn->tok[i]; |
3339 | ||
7fa3d080 BW |
3340 | if (xtensa_operand_is_register (isa, insn->opcode, i) == 1) |
3341 | continue; | |
3342 | ||
91d6fa6a | 3343 | switch (exp->X_op) |
7fa3d080 BW |
3344 | { |
3345 | case O_register: | |
3346 | case O_constant: | |
91d6fa6a | 3347 | if (xg_check_operand (exp->X_add_number, insn->opcode, i)) |
7fa3d080 BW |
3348 | return FALSE; |
3349 | break; | |
3350 | ||
3351 | default: | |
3352 | /* The symbol should have a fixup associated with it. */ | |
9c2799c2 | 3353 | gas_assert (FALSE); |
7fa3d080 BW |
3354 | break; |
3355 | } | |
3356 | } | |
3357 | return TRUE; | |
3358 | } | |
3359 | ||
3360 | ||
3361 | /* This should only be called after we have an initial | |
3362 | estimate of the addresses. */ | |
3363 | ||
3364 | static bfd_boolean | |
3365 | xg_symbolic_immeds_fit (const TInsn *insn, | |
3366 | segT pc_seg, | |
3367 | fragS *pc_frag, | |
3368 | offsetT pc_offset, | |
3369 | long stretch) | |
e0001a05 | 3370 | { |
7fa3d080 BW |
3371 | xtensa_isa isa = xtensa_default_isa; |
3372 | symbolS *symbolP; | |
3373 | fragS *sym_frag; | |
3374 | offsetT target, pc; | |
3375 | uint32 new_offset; | |
3376 | int i; | |
3377 | int n = insn->ntok; | |
e0001a05 | 3378 | |
9c2799c2 | 3379 | gas_assert (insn->insn_type == ITYPE_INSN); |
e0001a05 | 3380 | |
7fa3d080 | 3381 | for (i = 0; i < n; ++i) |
e0001a05 | 3382 | { |
91d6fa6a NC |
3383 | const expressionS *exp = &insn->tok[i]; |
3384 | ||
7fa3d080 BW |
3385 | if (xtensa_operand_is_register (isa, insn->opcode, i) == 1) |
3386 | continue; | |
e0001a05 | 3387 | |
91d6fa6a | 3388 | switch (exp->X_op) |
e0001a05 | 3389 | { |
7fa3d080 BW |
3390 | case O_register: |
3391 | case O_constant: | |
91d6fa6a | 3392 | if (xg_check_operand (exp->X_add_number, insn->opcode, i)) |
7fa3d080 BW |
3393 | return FALSE; |
3394 | break; | |
e0001a05 | 3395 | |
7fa3d080 BW |
3396 | case O_lo16: |
3397 | case O_hi16: | |
3398 | /* Check for the worst case. */ | |
3399 | if (xg_check_operand (0xffff, insn->opcode, i)) | |
3400 | return FALSE; | |
3401 | break; | |
e0001a05 | 3402 | |
7fa3d080 | 3403 | case O_symbol: |
7c834684 | 3404 | /* We only allow symbols for PC-relative references. |
7fa3d080 | 3405 | If pc_frag == 0, then we don't have frag locations yet. */ |
7c834684 BW |
3406 | if (pc_frag == 0 |
3407 | || xtensa_operand_is_PCrelative (isa, insn->opcode, i) == 0) | |
7fa3d080 | 3408 | return FALSE; |
e0001a05 | 3409 | |
8e6bc631 BW |
3410 | /* If it is a weak symbol or a symbol in a different section, |
3411 | it cannot be known to fit at assembly time. */ | |
91d6fa6a NC |
3412 | if (S_IS_WEAK (exp->X_add_symbol) |
3413 | || S_GET_SEGMENT (exp->X_add_symbol) != pc_seg) | |
7c834684 | 3414 | { |
8e6bc631 | 3415 | /* For a direct call with --no-longcalls, be optimistic and |
38f9cb7f BW |
3416 | assume it will be in range. If the symbol is weak and |
3417 | undefined, it may remain undefined at link-time, in which | |
3418 | case it will have a zero value and almost certainly be out | |
3419 | of range for a direct call; thus, relax for undefined weak | |
3420 | symbols even if longcalls is not enabled. */ | |
8e6bc631 | 3421 | if (is_direct_call_opcode (insn->opcode) |
38f9cb7f | 3422 | && ! pc_frag->tc_frag_data.use_longcalls |
91d6fa6a NC |
3423 | && (! S_IS_WEAK (exp->X_add_symbol) |
3424 | || S_IS_DEFINED (exp->X_add_symbol))) | |
7c834684 | 3425 | return TRUE; |
7c834684 | 3426 | |
8e6bc631 BW |
3427 | return FALSE; |
3428 | } | |
e0001a05 | 3429 | |
91d6fa6a | 3430 | symbolP = exp->X_add_symbol; |
7fa3d080 | 3431 | sym_frag = symbol_get_frag (symbolP); |
91d6fa6a | 3432 | target = S_GET_VALUE (symbolP) + exp->X_add_number; |
7fa3d080 | 3433 | pc = pc_frag->fr_address + pc_offset; |
e0001a05 | 3434 | |
7fa3d080 BW |
3435 | /* If frag has yet to be reached on this pass, assume it |
3436 | will move by STRETCH just as we did. If this is not so, | |
3437 | it will be because some frag between grows, and that will | |
3438 | force another pass. Beware zero-length frags. There | |
3439 | should be a faster way to do this. */ | |
3440 | ||
3441 | if (stretch != 0 | |
3442 | && sym_frag->relax_marker != pc_frag->relax_marker | |
3443 | && S_GET_SEGMENT (symbolP) == pc_seg) | |
3444 | { | |
3445 | target += stretch; | |
3446 | } | |
c138bc38 | 3447 | |
7fa3d080 BW |
3448 | new_offset = target; |
3449 | xtensa_operand_do_reloc (isa, insn->opcode, i, &new_offset, pc); | |
3450 | if (xg_check_operand (new_offset, insn->opcode, i)) | |
3451 | return FALSE; | |
3452 | break; | |
3453 | ||
3454 | default: | |
3455 | /* The symbol should have a fixup associated with it. */ | |
3456 | return FALSE; | |
3457 | } | |
3458 | } | |
3459 | ||
3460 | return TRUE; | |
e0001a05 NC |
3461 | } |
3462 | ||
3463 | ||
43cd72b9 | 3464 | /* Return TRUE on success. */ |
e0001a05 | 3465 | |
7fa3d080 BW |
3466 | static bfd_boolean |
3467 | xg_build_to_insn (TInsn *targ, TInsn *insn, BuildInstr *bi) | |
e0001a05 NC |
3468 | { |
3469 | BuildOp *op; | |
3470 | symbolS *sym; | |
3471 | ||
60242db2 | 3472 | tinsn_init (targ); |
b224e962 BW |
3473 | targ->debug_line = insn->debug_line; |
3474 | targ->loc_directive_seen = insn->loc_directive_seen; | |
e0001a05 NC |
3475 | switch (bi->typ) |
3476 | { | |
3477 | case INSTR_INSTR: | |
3478 | op = bi->ops; | |
3479 | targ->opcode = bi->opcode; | |
3480 | targ->insn_type = ITYPE_INSN; | |
3481 | targ->is_specific_opcode = FALSE; | |
3482 | ||
3483 | for (; op != NULL; op = op->next) | |
3484 | { | |
3485 | int op_num = op->op_num; | |
3486 | int op_data = op->op_data; | |
3487 | ||
9c2799c2 | 3488 | gas_assert (op->op_num < MAX_INSN_ARGS); |
e0001a05 NC |
3489 | |
3490 | if (targ->ntok <= op_num) | |
3491 | targ->ntok = op_num + 1; | |
3492 | ||
3493 | switch (op->typ) | |
3494 | { | |
3495 | case OP_CONSTANT: | |
3496 | set_expr_const (&targ->tok[op_num], op_data); | |
3497 | break; | |
3498 | case OP_OPERAND: | |
9c2799c2 | 3499 | gas_assert (op_data < insn->ntok); |
e0001a05 NC |
3500 | copy_expr (&targ->tok[op_num], &insn->tok[op_data]); |
3501 | break; | |
19e8f41a BW |
3502 | case OP_FREEREG: |
3503 | if (insn->extra_arg.X_op != O_register) | |
3504 | return FALSE; | |
3505 | copy_expr (&targ->tok[op_num], &insn->extra_arg); | |
3506 | break; | |
e0001a05 NC |
3507 | case OP_LITERAL: |
3508 | sym = get_special_literal_symbol (); | |
3509 | set_expr_symbol_offset (&targ->tok[op_num], sym, 0); | |
28dbbc02 BW |
3510 | if (insn->tok[op_data].X_op == O_tlsfunc |
3511 | || insn->tok[op_data].X_op == O_tlsarg) | |
19e8f41a | 3512 | copy_expr (&targ->extra_arg, &insn->tok[op_data]); |
e0001a05 NC |
3513 | break; |
3514 | case OP_LABEL: | |
3515 | sym = get_special_label_symbol (); | |
3516 | set_expr_symbol_offset (&targ->tok[op_num], sym, 0); | |
3517 | break; | |
43cd72b9 BW |
3518 | case OP_OPERAND_HI16U: |
3519 | case OP_OPERAND_LOW16U: | |
9c2799c2 | 3520 | gas_assert (op_data < insn->ntok); |
43cd72b9 BW |
3521 | if (expr_is_const (&insn->tok[op_data])) |
3522 | { | |
3523 | long val; | |
3524 | copy_expr (&targ->tok[op_num], &insn->tok[op_data]); | |
3525 | val = xg_apply_userdef_op_fn (op->typ, | |
3526 | targ->tok[op_num]. | |
3527 | X_add_number); | |
3528 | targ->tok[op_num].X_add_number = val; | |
3529 | } | |
3530 | else | |
3531 | { | |
3532 | /* For const16 we can create relocations for these. */ | |
3533 | if (targ->opcode == XTENSA_UNDEFINED | |
3534 | || (targ->opcode != xtensa_const16_opcode)) | |
3535 | return FALSE; | |
9c2799c2 | 3536 | gas_assert (op_data < insn->ntok); |
43cd72b9 BW |
3537 | /* Need to build a O_lo16 or O_hi16. */ |
3538 | copy_expr (&targ->tok[op_num], &insn->tok[op_data]); | |
3539 | if (targ->tok[op_num].X_op == O_symbol) | |
3540 | { | |
3541 | if (op->typ == OP_OPERAND_HI16U) | |
3542 | targ->tok[op_num].X_op = O_hi16; | |
3543 | else if (op->typ == OP_OPERAND_LOW16U) | |
3544 | targ->tok[op_num].X_op = O_lo16; | |
3545 | else | |
3546 | return FALSE; | |
3547 | } | |
3548 | } | |
3549 | break; | |
e0001a05 NC |
3550 | default: |
3551 | /* currently handles: | |
3552 | OP_OPERAND_LOW8 | |
3553 | OP_OPERAND_HI24S | |
3554 | OP_OPERAND_F32MINUS */ | |
3555 | if (xg_has_userdef_op_fn (op->typ)) | |
3556 | { | |
9c2799c2 | 3557 | gas_assert (op_data < insn->ntok); |
e0001a05 NC |
3558 | if (expr_is_const (&insn->tok[op_data])) |
3559 | { | |
3560 | long val; | |
3561 | copy_expr (&targ->tok[op_num], &insn->tok[op_data]); | |
3562 | val = xg_apply_userdef_op_fn (op->typ, | |
3563 | targ->tok[op_num]. | |
3564 | X_add_number); | |
3565 | targ->tok[op_num].X_add_number = val; | |
3566 | } | |
3567 | else | |
3568 | return FALSE; /* We cannot use a relocation for this. */ | |
3569 | break; | |
3570 | } | |
9c2799c2 | 3571 | gas_assert (0); |
e0001a05 NC |
3572 | break; |
3573 | } | |
3574 | } | |
3575 | break; | |
3576 | ||
3577 | case INSTR_LITERAL_DEF: | |
3578 | op = bi->ops; | |
3579 | targ->opcode = XTENSA_UNDEFINED; | |
3580 | targ->insn_type = ITYPE_LITERAL; | |
3581 | targ->is_specific_opcode = FALSE; | |
3582 | for (; op != NULL; op = op->next) | |
3583 | { | |
3584 | int op_num = op->op_num; | |
3585 | int op_data = op->op_data; | |
9c2799c2 | 3586 | gas_assert (op->op_num < MAX_INSN_ARGS); |
e0001a05 NC |
3587 | |
3588 | if (targ->ntok <= op_num) | |
3589 | targ->ntok = op_num + 1; | |
3590 | ||
3591 | switch (op->typ) | |
3592 | { | |
3593 | case OP_OPERAND: | |
9c2799c2 | 3594 | gas_assert (op_data < insn->ntok); |
43cd72b9 BW |
3595 | /* We can only pass resolvable literals through. */ |
3596 | if (!xg_valid_literal_expression (&insn->tok[op_data])) | |
3597 | return FALSE; | |
e0001a05 NC |
3598 | copy_expr (&targ->tok[op_num], &insn->tok[op_data]); |
3599 | break; | |
3600 | case OP_LITERAL: | |
3601 | case OP_CONSTANT: | |
3602 | case OP_LABEL: | |
3603 | default: | |
9c2799c2 | 3604 | gas_assert (0); |
e0001a05 NC |
3605 | break; |
3606 | } | |
3607 | } | |
3608 | break; | |
3609 | ||
3610 | case INSTR_LABEL_DEF: | |
3611 | op = bi->ops; | |
3612 | targ->opcode = XTENSA_UNDEFINED; | |
3613 | targ->insn_type = ITYPE_LABEL; | |
3614 | targ->is_specific_opcode = FALSE; | |
43cd72b9 | 3615 | /* Literal with no ops is a label? */ |
9c2799c2 | 3616 | gas_assert (op == NULL); |
e0001a05 NC |
3617 | break; |
3618 | ||
3619 | default: | |
9c2799c2 | 3620 | gas_assert (0); |
e0001a05 NC |
3621 | } |
3622 | ||
3623 | return TRUE; | |
3624 | } | |
3625 | ||
3626 | ||
43cd72b9 | 3627 | /* Return TRUE on success. */ |
e0001a05 | 3628 | |
7fa3d080 BW |
3629 | static bfd_boolean |
3630 | xg_build_to_stack (IStack *istack, TInsn *insn, BuildInstr *bi) | |
e0001a05 NC |
3631 | { |
3632 | for (; bi != NULL; bi = bi->next) | |
3633 | { | |
3634 | TInsn *next_insn = istack_push_space (istack); | |
3635 | ||
3636 | if (!xg_build_to_insn (next_insn, insn, bi)) | |
3637 | return FALSE; | |
3638 | } | |
3639 | return TRUE; | |
3640 | } | |
3641 | ||
3642 | ||
43cd72b9 | 3643 | /* Return TRUE on valid expansion. */ |
e0001a05 | 3644 | |
7fa3d080 BW |
3645 | static bfd_boolean |
3646 | xg_expand_to_stack (IStack *istack, TInsn *insn, int lateral_steps) | |
e0001a05 NC |
3647 | { |
3648 | int stack_size = istack->ninsn; | |
3649 | int steps_taken = 0; | |
43cd72b9 | 3650 | TransitionTable *table = xg_build_widen_table (&transition_rule_cmp); |
e0001a05 NC |
3651 | TransitionList *l; |
3652 | ||
9c2799c2 NC |
3653 | gas_assert (insn->insn_type == ITYPE_INSN); |
3654 | gas_assert (insn->opcode < table->num_opcodes); | |
e0001a05 NC |
3655 | |
3656 | for (l = table->table[insn->opcode]; l != NULL; l = l->next) | |
3657 | { | |
3658 | TransitionRule *rule = l->rule; | |
3659 | ||
3660 | if (xg_instruction_matches_rule (insn, rule)) | |
3661 | { | |
3662 | if (lateral_steps == steps_taken) | |
3663 | { | |
3664 | int i; | |
3665 | ||
3666 | /* This is it. Expand the rule to the stack. */ | |
3667 | if (!xg_build_to_stack (istack, insn, rule->to_instr)) | |
3668 | return FALSE; | |
3669 | ||
3670 | /* Check to see if it fits. */ | |
3671 | for (i = stack_size; i < istack->ninsn; i++) | |
3672 | { | |
91d6fa6a | 3673 | TInsn *tinsn = &istack->insn[i]; |
e0001a05 | 3674 | |
91d6fa6a NC |
3675 | if (tinsn->insn_type == ITYPE_INSN |
3676 | && !tinsn_has_symbolic_operands (tinsn) | |
3677 | && !xg_immeds_fit (tinsn)) | |
e0001a05 NC |
3678 | { |
3679 | istack->ninsn = stack_size; | |
3680 | return FALSE; | |
3681 | } | |
3682 | } | |
3683 | return TRUE; | |
3684 | } | |
3685 | steps_taken++; | |
3686 | } | |
3687 | } | |
3688 | return FALSE; | |
3689 | } | |
3690 | ||
43cd72b9 | 3691 | \f |
43cd72b9 | 3692 | /* Relax the assembly instruction at least "min_steps". |
b81bf389 BW |
3693 | Return the number of steps taken. |
3694 | ||
3695 | For relaxation to correctly terminate, every relaxation chain must | |
3696 | terminate in one of two ways: | |
3697 | ||
3698 | 1. If the chain from one instruction to the next consists entirely of | |
3699 | single instructions, then the chain *must* handle all possible | |
3700 | immediates without failing. It must not ever fail because an | |
3701 | immediate is out of range. The MOVI.N -> MOVI -> L32R relaxation | |
3702 | chain is one example. L32R loads 32 bits, and there cannot be an | |
3703 | immediate larger than 32 bits, so it satisfies this condition. | |
3704 | Single instruction relaxation chains are as defined by | |
3705 | xg_is_single_relaxable_instruction. | |
3706 | ||
3707 | 2. Otherwise, the chain must end in a multi-instruction expansion: e.g., | |
3708 | BNEZ.N -> BNEZ -> BNEZ.W15 -> BENZ.N/J | |
3709 | ||
3710 | Strictly speaking, in most cases you can violate condition 1 and be OK | |
3711 | -- in particular when the last two instructions have the same single | |
3712 | size. But nevertheless, you should guarantee the above two conditions. | |
3713 | ||
3714 | We could fix this so that single-instruction expansions correctly | |
3715 | terminate when they can't handle the range, but the error messages are | |
3716 | worse, and it actually turns out that in every case but one (18-bit wide | |
3717 | branches), you need a multi-instruction expansion to get the full range | |
3718 | anyway. And because 18-bit branches are handled identically to 15-bit | |
3719 | branches, there isn't any point in changing it. */ | |
e0001a05 | 3720 | |
7fa3d080 BW |
3721 | static int |
3722 | xg_assembly_relax (IStack *istack, | |
3723 | TInsn *insn, | |
3724 | segT pc_seg, | |
3725 | fragS *pc_frag, /* if pc_frag == 0, not pc-relative */ | |
3726 | offsetT pc_offset, /* offset in fragment */ | |
3727 | int min_steps, /* minimum conversion steps */ | |
3728 | long stretch) /* number of bytes stretched so far */ | |
e0001a05 NC |
3729 | { |
3730 | int steps_taken = 0; | |
3731 | ||
b81bf389 BW |
3732 | /* Some of its immeds don't fit. Try to build a relaxed version. |
3733 | This may go through a couple of stages of single instruction | |
3734 | transformations before we get there. */ | |
e0001a05 NC |
3735 | |
3736 | TInsn single_target; | |
3737 | TInsn current_insn; | |
3738 | int lateral_steps = 0; | |
3739 | int istack_size = istack->ninsn; | |
3740 | ||
3741 | if (xg_symbolic_immeds_fit (insn, pc_seg, pc_frag, pc_offset, stretch) | |
3742 | && steps_taken >= min_steps) | |
3743 | { | |
3744 | istack_push (istack, insn); | |
3745 | return steps_taken; | |
3746 | } | |
43cd72b9 | 3747 | current_insn = *insn; |
e0001a05 | 3748 | |
7c834684 | 3749 | /* Walk through all of the single instruction expansions. */ |
84b08ed9 | 3750 | while (xg_is_single_relaxable_insn (¤t_insn, &single_target, FALSE)) |
e0001a05 | 3751 | { |
21af2bbd | 3752 | steps_taken++; |
e0001a05 NC |
3753 | if (xg_symbolic_immeds_fit (&single_target, pc_seg, pc_frag, pc_offset, |
3754 | stretch)) | |
3755 | { | |
e0001a05 NC |
3756 | if (steps_taken >= min_steps) |
3757 | { | |
3758 | istack_push (istack, &single_target); | |
3759 | return steps_taken; | |
3760 | } | |
3761 | } | |
43cd72b9 | 3762 | current_insn = single_target; |
e0001a05 NC |
3763 | } |
3764 | ||
3765 | /* Now check for a multi-instruction expansion. */ | |
3766 | while (xg_is_relaxable_insn (¤t_insn, lateral_steps)) | |
3767 | { | |
3768 | if (xg_symbolic_immeds_fit (¤t_insn, pc_seg, pc_frag, pc_offset, | |
3769 | stretch)) | |
3770 | { | |
3771 | if (steps_taken >= min_steps) | |
3772 | { | |
3773 | istack_push (istack, ¤t_insn); | |
3774 | return steps_taken; | |
3775 | } | |
3776 | } | |
3777 | steps_taken++; | |
3778 | if (xg_expand_to_stack (istack, ¤t_insn, lateral_steps)) | |
3779 | { | |
3780 | if (steps_taken >= min_steps) | |
3781 | return steps_taken; | |
3782 | } | |
3783 | lateral_steps++; | |
3784 | istack->ninsn = istack_size; | |
3785 | } | |
3786 | ||
3787 | /* It's not going to work -- use the original. */ | |
3788 | istack_push (istack, insn); | |
3789 | return steps_taken; | |
3790 | } | |
3791 | ||
3792 | ||
7fa3d080 BW |
3793 | static void |
3794 | xg_finish_frag (char *last_insn, | |
3795 | enum xtensa_relax_statesE frag_state, | |
3796 | enum xtensa_relax_statesE slot0_state, | |
3797 | int max_growth, | |
3798 | bfd_boolean is_insn) | |
e0001a05 NC |
3799 | { |
3800 | /* Finish off this fragment so that it has at LEAST the desired | |
3801 | max_growth. If it doesn't fit in this fragment, close this one | |
3802 | and start a new one. In either case, return a pointer to the | |
3803 | beginning of the growth area. */ | |
3804 | ||
3805 | fragS *old_frag; | |
43cd72b9 | 3806 | |
542f8b94 | 3807 | frag_grow (max_growth); |
e0001a05 NC |
3808 | old_frag = frag_now; |
3809 | ||
3810 | frag_now->fr_opcode = last_insn; | |
3811 | if (is_insn) | |
3812 | frag_now->tc_frag_data.is_insn = TRUE; | |
3813 | ||
3814 | frag_var (rs_machine_dependent, max_growth, max_growth, | |
43cd72b9 BW |
3815 | frag_state, frag_now->fr_symbol, frag_now->fr_offset, last_insn); |
3816 | ||
3817 | old_frag->tc_frag_data.slot_subtypes[0] = slot0_state; | |
3818 | xtensa_set_frag_assembly_state (frag_now); | |
e0001a05 NC |
3819 | |
3820 | /* Just to make sure that we did not split it up. */ | |
9c2799c2 | 3821 | gas_assert (old_frag->fr_next == frag_now); |
e0001a05 NC |
3822 | } |
3823 | ||
3824 | ||
7fa3d080 BW |
3825 | /* Return TRUE if the target frag is one of the next non-empty frags. */ |
3826 | ||
3827 | static bfd_boolean | |
3828 | is_next_frag_target (const fragS *fragP, const fragS *target) | |
3829 | { | |
3830 | if (fragP == NULL) | |
3831 | return FALSE; | |
3832 | ||
3833 | for (; fragP; fragP = fragP->fr_next) | |
3834 | { | |
3835 | if (fragP == target) | |
3836 | return TRUE; | |
3837 | if (fragP->fr_fix != 0) | |
3838 | return FALSE; | |
3839 | if (fragP->fr_type == rs_fill && fragP->fr_offset != 0) | |
3840 | return FALSE; | |
3841 | if ((fragP->fr_type == rs_align || fragP->fr_type == rs_align_code) | |
3842 | && ((fragP->fr_address % (1 << fragP->fr_offset)) != 0)) | |
3843 | return FALSE; | |
3844 | if (fragP->fr_type == rs_space) | |
3845 | return FALSE; | |
3846 | } | |
3847 | return FALSE; | |
3848 | } | |
3849 | ||
3850 | ||
e0001a05 | 3851 | static bfd_boolean |
7fa3d080 | 3852 | is_branch_jmp_to_next (TInsn *insn, fragS *fragP) |
e0001a05 NC |
3853 | { |
3854 | xtensa_isa isa = xtensa_default_isa; | |
3855 | int i; | |
43cd72b9 | 3856 | int num_ops = xtensa_opcode_num_operands (isa, insn->opcode); |
e0001a05 NC |
3857 | int target_op = -1; |
3858 | symbolS *sym; | |
3859 | fragS *target_frag; | |
3860 | ||
64b607e6 BW |
3861 | if (xtensa_opcode_is_branch (isa, insn->opcode) != 1 |
3862 | && xtensa_opcode_is_jump (isa, insn->opcode) != 1) | |
e0001a05 NC |
3863 | return FALSE; |
3864 | ||
3865 | for (i = 0; i < num_ops; i++) | |
3866 | { | |
43cd72b9 | 3867 | if (xtensa_operand_is_PCrelative (isa, insn->opcode, i) == 1) |
e0001a05 NC |
3868 | { |
3869 | target_op = i; | |
3870 | break; | |
3871 | } | |
3872 | } | |
3873 | if (target_op == -1) | |
3874 | return FALSE; | |
3875 | ||
3876 | if (insn->ntok <= target_op) | |
3877 | return FALSE; | |
3878 | ||
3879 | if (insn->tok[target_op].X_op != O_symbol) | |
3880 | return FALSE; | |
3881 | ||
3882 | sym = insn->tok[target_op].X_add_symbol; | |
3883 | if (sym == NULL) | |
3884 | return FALSE; | |
3885 | ||
3886 | if (insn->tok[target_op].X_add_number != 0) | |
3887 | return FALSE; | |
3888 | ||
3889 | target_frag = symbol_get_frag (sym); | |
3890 | if (target_frag == NULL) | |
3891 | return FALSE; | |
3892 | ||
c138bc38 | 3893 | if (is_next_frag_target (fragP->fr_next, target_frag) |
e0001a05 NC |
3894 | && S_GET_VALUE (sym) == target_frag->fr_address) |
3895 | return TRUE; | |
3896 | ||
3897 | return FALSE; | |
3898 | } | |
3899 | ||
3900 | ||
3901 | static void | |
7fa3d080 | 3902 | xg_add_branch_and_loop_targets (TInsn *insn) |
e0001a05 NC |
3903 | { |
3904 | xtensa_isa isa = xtensa_default_isa; | |
7fa3d080 | 3905 | int num_ops = xtensa_opcode_num_operands (isa, insn->opcode); |
43cd72b9 | 3906 | |
7fa3d080 BW |
3907 | if (xtensa_opcode_is_loop (isa, insn->opcode) == 1) |
3908 | { | |
3909 | int i = 1; | |
3910 | if (xtensa_operand_is_PCrelative (isa, insn->opcode, i) == 1 | |
3911 | && insn->tok[i].X_op == O_symbol) | |
3912 | symbol_get_tc (insn->tok[i].X_add_symbol)->is_loop_target = TRUE; | |
3913 | return; | |
3914 | } | |
e0001a05 | 3915 | |
7fa3d080 BW |
3916 | if (xtensa_opcode_is_branch (isa, insn->opcode) == 1 |
3917 | || xtensa_opcode_is_loop (isa, insn->opcode) == 1) | |
e0001a05 | 3918 | { |
7fa3d080 BW |
3919 | int i; |
3920 | ||
3921 | for (i = 0; i < insn->ntok && i < num_ops; i++) | |
3922 | { | |
3923 | if (xtensa_operand_is_PCrelative (isa, insn->opcode, i) == 1 | |
3924 | && insn->tok[i].X_op == O_symbol) | |
3925 | { | |
3926 | symbolS *sym = insn->tok[i].X_add_symbol; | |
3927 | symbol_get_tc (sym)->is_branch_target = TRUE; | |
3928 | if (S_IS_DEFINED (sym)) | |
3929 | symbol_get_frag (sym)->tc_frag_data.is_branch_target = TRUE; | |
3930 | } | |
3931 | } | |
e0001a05 | 3932 | } |
e0001a05 NC |
3933 | } |
3934 | ||
3935 | ||
43cd72b9 | 3936 | /* Return FALSE if no error. */ |
e0001a05 | 3937 | |
7fa3d080 BW |
3938 | static bfd_boolean |
3939 | xg_build_token_insn (BuildInstr *instr_spec, TInsn *old_insn, TInsn *new_insn) | |
e0001a05 NC |
3940 | { |
3941 | int num_ops = 0; | |
3942 | BuildOp *b_op; | |
3943 | ||
3944 | switch (instr_spec->typ) | |
3945 | { | |
3946 | case INSTR_INSTR: | |
3947 | new_insn->insn_type = ITYPE_INSN; | |
3948 | new_insn->opcode = instr_spec->opcode; | |
e0001a05 NC |
3949 | break; |
3950 | case INSTR_LITERAL_DEF: | |
3951 | new_insn->insn_type = ITYPE_LITERAL; | |
3952 | new_insn->opcode = XTENSA_UNDEFINED; | |
e0001a05 NC |
3953 | break; |
3954 | case INSTR_LABEL_DEF: | |
b224e962 | 3955 | abort (); |
e0001a05 | 3956 | } |
b224e962 BW |
3957 | new_insn->is_specific_opcode = FALSE; |
3958 | new_insn->debug_line = old_insn->debug_line; | |
3959 | new_insn->loc_directive_seen = old_insn->loc_directive_seen; | |
e0001a05 NC |
3960 | |
3961 | for (b_op = instr_spec->ops; b_op != NULL; b_op = b_op->next) | |
3962 | { | |
3963 | expressionS *exp; | |
3964 | const expressionS *src_exp; | |
3965 | ||
3966 | num_ops++; | |
3967 | switch (b_op->typ) | |
3968 | { | |
3969 | case OP_CONSTANT: | |
3970 | /* The expression must be the constant. */ | |
9c2799c2 | 3971 | gas_assert (b_op->op_num < MAX_INSN_ARGS); |
e0001a05 NC |
3972 | exp = &new_insn->tok[b_op->op_num]; |
3973 | set_expr_const (exp, b_op->op_data); | |
3974 | break; | |
3975 | ||
3976 | case OP_OPERAND: | |
9c2799c2 NC |
3977 | gas_assert (b_op->op_num < MAX_INSN_ARGS); |
3978 | gas_assert (b_op->op_data < (unsigned) old_insn->ntok); | |
e0001a05 NC |
3979 | src_exp = &old_insn->tok[b_op->op_data]; |
3980 | exp = &new_insn->tok[b_op->op_num]; | |
3981 | copy_expr (exp, src_exp); | |
3982 | break; | |
3983 | ||
3984 | case OP_LITERAL: | |
3985 | case OP_LABEL: | |
3986 | as_bad (_("can't handle generation of literal/labels yet")); | |
9c2799c2 | 3987 | gas_assert (0); |
e0001a05 NC |
3988 | |
3989 | default: | |
3990 | as_bad (_("can't handle undefined OP TYPE")); | |
9c2799c2 | 3991 | gas_assert (0); |
e0001a05 NC |
3992 | } |
3993 | } | |
3994 | ||
3995 | new_insn->ntok = num_ops; | |
3996 | return FALSE; | |
3997 | } | |
3998 | ||
3999 | ||
43cd72b9 | 4000 | /* Return TRUE if it was simplified. */ |
e0001a05 | 4001 | |
7fa3d080 BW |
4002 | static bfd_boolean |
4003 | xg_simplify_insn (TInsn *old_insn, TInsn *new_insn) | |
e0001a05 | 4004 | { |
43cd72b9 | 4005 | TransitionRule *rule; |
e0001a05 | 4006 | BuildInstr *insn_spec; |
43cd72b9 BW |
4007 | |
4008 | if (old_insn->is_specific_opcode || !density_supported) | |
4009 | return FALSE; | |
4010 | ||
4011 | rule = xg_instruction_match (old_insn); | |
e0001a05 NC |
4012 | if (rule == NULL) |
4013 | return FALSE; | |
4014 | ||
4015 | insn_spec = rule->to_instr; | |
4016 | /* There should only be one. */ | |
9c2799c2 NC |
4017 | gas_assert (insn_spec != NULL); |
4018 | gas_assert (insn_spec->next == NULL); | |
e0001a05 NC |
4019 | if (insn_spec->next != NULL) |
4020 | return FALSE; | |
4021 | ||
4022 | xg_build_token_insn (insn_spec, old_insn, new_insn); | |
4023 | ||
4024 | return TRUE; | |
4025 | } | |
4026 | ||
4027 | ||
4028 | /* xg_expand_assembly_insn: (1) Simplify the instruction, i.e., l32i -> | |
4029 | l32i.n. (2) Check the number of operands. (3) Place the instruction | |
7c834684 BW |
4030 | tokens into the stack or relax it and place multiple |
4031 | instructions/literals onto the stack. Return FALSE if no error. */ | |
e0001a05 NC |
4032 | |
4033 | static bfd_boolean | |
7fa3d080 | 4034 | xg_expand_assembly_insn (IStack *istack, TInsn *orig_insn) |
e0001a05 NC |
4035 | { |
4036 | int noperands; | |
4037 | TInsn new_insn; | |
7c834684 BW |
4038 | bfd_boolean do_expand; |
4039 | ||
60242db2 | 4040 | tinsn_init (&new_insn); |
e0001a05 | 4041 | |
43cd72b9 BW |
4042 | /* Narrow it if we can. xg_simplify_insn now does all the |
4043 | appropriate checking (e.g., for the density option). */ | |
4044 | if (xg_simplify_insn (orig_insn, &new_insn)) | |
4045 | orig_insn = &new_insn; | |
e0001a05 | 4046 | |
43cd72b9 BW |
4047 | noperands = xtensa_opcode_num_operands (xtensa_default_isa, |
4048 | orig_insn->opcode); | |
e0001a05 NC |
4049 | if (orig_insn->ntok < noperands) |
4050 | { | |
992a06ee AM |
4051 | as_bad (ngettext ("found %d operand for '%s': Expected %d", |
4052 | "found %d operands for '%s': Expected %d", | |
4053 | orig_insn->ntok), | |
e0001a05 NC |
4054 | orig_insn->ntok, |
4055 | xtensa_opcode_name (xtensa_default_isa, orig_insn->opcode), | |
4056 | noperands); | |
4057 | return TRUE; | |
4058 | } | |
4059 | if (orig_insn->ntok > noperands) | |
992a06ee AM |
4060 | as_warn (ngettext ("found %d operand for '%s': Expected %d", |
4061 | "found %d operands for '%s': Expected %d", | |
4062 | orig_insn->ntok), | |
e0001a05 NC |
4063 | orig_insn->ntok, |
4064 | xtensa_opcode_name (xtensa_default_isa, orig_insn->opcode), | |
4065 | noperands); | |
4066 | ||
43cd72b9 | 4067 | /* If there are not enough operands, we will assert above. If there |
e0001a05 | 4068 | are too many, just cut out the extras here. */ |
e0001a05 NC |
4069 | orig_insn->ntok = noperands; |
4070 | ||
e0001a05 NC |
4071 | if (tinsn_has_invalid_symbolic_operands (orig_insn)) |
4072 | return TRUE; | |
4073 | ||
d12f9798 BW |
4074 | /* Special case for extui opcode which has constraints not handled |
4075 | by the ordinary operand encoding checks. The number of operands | |
4076 | and related syntax issues have already been checked. */ | |
4077 | if (orig_insn->opcode == xtensa_extui_opcode) | |
4078 | { | |
4079 | int shiftimm = orig_insn->tok[2].X_add_number; | |
4080 | int maskimm = orig_insn->tok[3].X_add_number; | |
4081 | if (shiftimm + maskimm > 32) | |
4082 | { | |
4083 | as_bad (_("immediate operands sum to greater than 32")); | |
4084 | return TRUE; | |
4085 | } | |
4086 | } | |
4087 | ||
7c834684 BW |
4088 | /* If the instruction will definitely need to be relaxed, it is better |
4089 | to expand it now for better scheduling. Decide whether to expand | |
4090 | now.... */ | |
4091 | do_expand = (!orig_insn->is_specific_opcode && use_transform ()); | |
4092 | ||
4093 | /* Calls should be expanded to longcalls only in the backend relaxation | |
4094 | so that the assembly scheduler will keep the L32R/CALLX instructions | |
4095 | adjacent. */ | |
4096 | if (is_direct_call_opcode (orig_insn->opcode)) | |
4097 | do_expand = FALSE; | |
e0001a05 NC |
4098 | |
4099 | if (tinsn_has_symbolic_operands (orig_insn)) | |
4100 | { | |
7c834684 BW |
4101 | /* The values of symbolic operands are not known yet, so only expand |
4102 | now if an operand is "complex" (e.g., difference of symbols) and | |
4103 | will have to be stored as a literal regardless of the value. */ | |
4104 | if (!tinsn_has_complex_operands (orig_insn)) | |
4105 | do_expand = FALSE; | |
e0001a05 | 4106 | } |
7c834684 BW |
4107 | else if (xg_immeds_fit (orig_insn)) |
4108 | do_expand = FALSE; | |
4109 | ||
4110 | if (do_expand) | |
4111 | xg_assembly_relax (istack, orig_insn, 0, 0, 0, 0, 0); | |
e0001a05 | 4112 | else |
7c834684 | 4113 | istack_push (istack, orig_insn); |
e0001a05 | 4114 | |
e0001a05 NC |
4115 | return FALSE; |
4116 | } | |
4117 | ||
4118 | ||
7fa3d080 | 4119 | /* Return TRUE if the section flags are marked linkonce |
74869ac7 BW |
4120 | or the name is .gnu.linkonce.*. */ |
4121 | ||
4122 | static int linkonce_len = sizeof (".gnu.linkonce.") - 1; | |
7fa3d080 BW |
4123 | |
4124 | static bfd_boolean | |
4125 | get_is_linkonce_section (bfd *abfd ATTRIBUTE_UNUSED, segT sec) | |
4126 | { | |
4127 | flagword flags, link_once_flags; | |
4128 | ||
4129 | flags = bfd_get_section_flags (abfd, sec); | |
4130 | link_once_flags = (flags & SEC_LINK_ONCE); | |
4131 | ||
4132 | /* Flags might not be set yet. */ | |
74869ac7 BW |
4133 | if (!link_once_flags |
4134 | && strncmp (segment_name (sec), ".gnu.linkonce.", linkonce_len) == 0) | |
4135 | link_once_flags = SEC_LINK_ONCE; | |
7fa3d080 | 4136 | |
7fa3d080 BW |
4137 | return (link_once_flags != 0); |
4138 | } | |
4139 | ||
4140 | ||
4141 | static void | |
4142 | xtensa_add_literal_sym (symbolS *sym) | |
4143 | { | |
4144 | sym_list *l; | |
4145 | ||
325801bd | 4146 | l = XNEW (sym_list); |
7fa3d080 BW |
4147 | l->sym = sym; |
4148 | l->next = literal_syms; | |
4149 | literal_syms = l; | |
4150 | } | |
4151 | ||
4152 | ||
4153 | static symbolS * | |
4154 | xtensa_create_literal_symbol (segT sec, fragS *frag) | |
4155 | { | |
4156 | static int lit_num = 0; | |
4157 | static char name[256]; | |
4158 | symbolS *symbolP; | |
4159 | ||
4160 | sprintf (name, ".L_lit_sym%d", lit_num); | |
4161 | ||
4162 | /* Create a local symbol. If it is in a linkonce section, we have to | |
4163 | be careful to make sure that if it is used in a relocation that the | |
4164 | symbol will be in the output file. */ | |
4165 | if (get_is_linkonce_section (stdoutput, sec)) | |
4166 | { | |
4167 | symbolP = symbol_new (name, sec, 0, frag); | |
4168 | S_CLEAR_EXTERNAL (symbolP); | |
4169 | /* symbolP->local = 1; */ | |
4170 | } | |
4171 | else | |
4172 | symbolP = symbol_new (name, sec, 0, frag); | |
4173 | ||
4174 | xtensa_add_literal_sym (symbolP); | |
4175 | ||
7fa3d080 BW |
4176 | lit_num++; |
4177 | return symbolP; | |
4178 | } | |
4179 | ||
4180 | ||
e0001a05 NC |
4181 | /* Currently all literals that are generated here are 32-bit L32R targets. */ |
4182 | ||
7fa3d080 BW |
4183 | static symbolS * |
4184 | xg_assemble_literal (/* const */ TInsn *insn) | |
e0001a05 NC |
4185 | { |
4186 | emit_state state; | |
4187 | symbolS *lit_sym = NULL; | |
bbdd25a8 | 4188 | bfd_reloc_code_real_type reloc; |
1bbb5f21 | 4189 | bfd_boolean pcrel = FALSE; |
bbdd25a8 | 4190 | char *p; |
e0001a05 NC |
4191 | |
4192 | /* size = 4 for L32R. It could easily be larger when we move to | |
4193 | larger constants. Add a parameter later. */ | |
4194 | offsetT litsize = 4; | |
4195 | offsetT litalign = 2; /* 2^2 = 4 */ | |
4196 | expressionS saved_loc; | |
43cd72b9 BW |
4197 | expressionS * emit_val; |
4198 | ||
e0001a05 NC |
4199 | set_expr_symbol_offset (&saved_loc, frag_now->fr_symbol, frag_now_fix ()); |
4200 | ||
9c2799c2 NC |
4201 | gas_assert (insn->insn_type == ITYPE_LITERAL); |
4202 | gas_assert (insn->ntok == 1); /* must be only one token here */ | |
e0001a05 NC |
4203 | |
4204 | xtensa_switch_to_literal_fragment (&state); | |
4205 | ||
43cd72b9 BW |
4206 | emit_val = &insn->tok[0]; |
4207 | if (emit_val->X_op == O_big) | |
4208 | { | |
4209 | int size = emit_val->X_add_number * CHARS_PER_LITTLENUM; | |
4210 | if (size > litsize) | |
4211 | { | |
4212 | /* This happens when someone writes a "movi a2, big_number". */ | |
c138bc38 | 4213 | as_bad_where (frag_now->fr_file, frag_now->fr_line, |
43cd72b9 BW |
4214 | _("invalid immediate")); |
4215 | xtensa_restore_emit_state (&state); | |
4216 | return NULL; | |
4217 | } | |
4218 | } | |
4219 | ||
e0001a05 NC |
4220 | /* Force a 4-byte align here. Note that this opens a new frag, so all |
4221 | literals done with this function have a frag to themselves. That's | |
4222 | important for the way text section literals work. */ | |
4223 | frag_align (litalign, 0, 0); | |
43cd72b9 | 4224 | record_alignment (now_seg, litalign); |
e0001a05 | 4225 | |
bbdd25a8 | 4226 | switch (emit_val->X_op) |
43cd72b9 | 4227 | { |
1bbb5f21 BW |
4228 | case O_pcrel: |
4229 | pcrel = TRUE; | |
4230 | /* fall through */ | |
bbdd25a8 | 4231 | case O_pltrel: |
28dbbc02 BW |
4232 | case O_tlsfunc: |
4233 | case O_tlsarg: | |
4234 | case O_tpoff: | |
4235 | case O_dtpoff: | |
bbdd25a8 | 4236 | p = frag_more (litsize); |
43cd72b9 | 4237 | xtensa_set_frag_assembly_state (frag_now); |
28dbbc02 | 4238 | reloc = map_operator_to_reloc (emit_val->X_op, TRUE); |
43cd72b9 BW |
4239 | if (emit_val->X_add_symbol) |
4240 | emit_val->X_op = O_symbol; | |
4241 | else | |
4242 | emit_val->X_op = O_constant; | |
4243 | fix_new_exp (frag_now, p - frag_now->fr_literal, | |
1bbb5f21 | 4244 | litsize, emit_val, pcrel, reloc); |
bbdd25a8 BW |
4245 | break; |
4246 | ||
4247 | default: | |
4248 | emit_expr (emit_val, litsize); | |
4249 | break; | |
43cd72b9 | 4250 | } |
e0001a05 | 4251 | |
9c2799c2 | 4252 | gas_assert (frag_now->tc_frag_data.literal_frag == NULL); |
e0001a05 NC |
4253 | frag_now->tc_frag_data.literal_frag = get_literal_pool_location (now_seg); |
4254 | frag_now->fr_symbol = xtensa_create_literal_symbol (now_seg, frag_now); | |
4255 | lit_sym = frag_now->fr_symbol; | |
e0001a05 NC |
4256 | |
4257 | /* Go back. */ | |
4258 | xtensa_restore_emit_state (&state); | |
4259 | return lit_sym; | |
4260 | } | |
4261 | ||
4262 | ||
4263 | static void | |
7fa3d080 | 4264 | xg_assemble_literal_space (/* const */ int size, int slot) |
e0001a05 NC |
4265 | { |
4266 | emit_state state; | |
43cd72b9 | 4267 | /* We might have to do something about this alignment. It only |
e0001a05 NC |
4268 | takes effect if something is placed here. */ |
4269 | offsetT litalign = 2; /* 2^2 = 4 */ | |
4270 | fragS *lit_saved_frag; | |
4271 | ||
9c2799c2 | 4272 | gas_assert (size % 4 == 0); |
e0001a05 NC |
4273 | |
4274 | xtensa_switch_to_literal_fragment (&state); | |
4275 | ||
4276 | /* Force a 4-byte align here. */ | |
4277 | frag_align (litalign, 0, 0); | |
43cd72b9 | 4278 | record_alignment (now_seg, litalign); |
e0001a05 | 4279 | |
542f8b94 | 4280 | frag_grow (size); |
e0001a05 NC |
4281 | |
4282 | lit_saved_frag = frag_now; | |
4283 | frag_now->tc_frag_data.literal_frag = get_literal_pool_location (now_seg); | |
e0001a05 | 4284 | frag_now->fr_symbol = xtensa_create_literal_symbol (now_seg, frag_now); |
43cd72b9 | 4285 | xg_finish_frag (0, RELAX_LITERAL, 0, size, FALSE); |
e0001a05 NC |
4286 | |
4287 | /* Go back. */ | |
4288 | xtensa_restore_emit_state (&state); | |
43cd72b9 | 4289 | frag_now->tc_frag_data.literal_frags[slot] = lit_saved_frag; |
e0001a05 NC |
4290 | } |
4291 | ||
4292 | ||
e0001a05 | 4293 | /* Put in a fixup record based on the opcode. |
43cd72b9 | 4294 | Return TRUE on success. */ |
e0001a05 | 4295 | |
7fa3d080 BW |
4296 | static bfd_boolean |
4297 | xg_add_opcode_fix (TInsn *tinsn, | |
4298 | int opnum, | |
4299 | xtensa_format fmt, | |
4300 | int slot, | |
91d6fa6a | 4301 | expressionS *exp, |
7fa3d080 BW |
4302 | fragS *fragP, |
4303 | offsetT offset) | |
43cd72b9 BW |
4304 | { |
4305 | xtensa_opcode opcode = tinsn->opcode; | |
4306 | bfd_reloc_code_real_type reloc; | |
4307 | reloc_howto_type *howto; | |
4308 | int fmt_length; | |
e0001a05 NC |
4309 | fixS *the_fix; |
4310 | ||
43cd72b9 BW |
4311 | reloc = BFD_RELOC_NONE; |
4312 | ||
4313 | /* First try the special cases for "alternate" relocs. */ | |
4314 | if (opcode == xtensa_l32r_opcode) | |
4315 | { | |
4316 | if (fragP->tc_frag_data.use_absolute_literals) | |
4317 | reloc = encode_alt_reloc (slot); | |
4318 | } | |
4319 | else if (opcode == xtensa_const16_opcode) | |
4320 | { | |
91d6fa6a | 4321 | if (exp->X_op == O_lo16) |
43cd72b9 BW |
4322 | { |
4323 | reloc = encode_reloc (slot); | |
91d6fa6a | 4324 | exp->X_op = O_symbol; |
43cd72b9 | 4325 | } |
91d6fa6a | 4326 | else if (exp->X_op == O_hi16) |
43cd72b9 BW |
4327 | { |
4328 | reloc = encode_alt_reloc (slot); | |
91d6fa6a | 4329 | exp->X_op = O_symbol; |
43cd72b9 BW |
4330 | } |
4331 | } | |
4332 | ||
4333 | if (opnum != get_relaxable_immed (opcode)) | |
e0001a05 | 4334 | { |
43cd72b9 | 4335 | as_bad (_("invalid relocation for operand %i of '%s'"), |
431ad2d0 | 4336 | opnum + 1, xtensa_opcode_name (xtensa_default_isa, opcode)); |
e0001a05 NC |
4337 | return FALSE; |
4338 | } | |
4339 | ||
43cd72b9 BW |
4340 | /* Handle erroneous "@h" and "@l" expressions here before they propagate |
4341 | into the symbol table where the generic portions of the assembler | |
4342 | won't know what to do with them. */ | |
91d6fa6a | 4343 | if (exp->X_op == O_lo16 || exp->X_op == O_hi16) |
43cd72b9 BW |
4344 | { |
4345 | as_bad (_("invalid expression for operand %i of '%s'"), | |
431ad2d0 | 4346 | opnum + 1, xtensa_opcode_name (xtensa_default_isa, opcode)); |
43cd72b9 BW |
4347 | return FALSE; |
4348 | } | |
4349 | ||
4350 | /* Next try the generic relocs. */ | |
4351 | if (reloc == BFD_RELOC_NONE) | |
4352 | reloc = encode_reloc (slot); | |
4353 | if (reloc == BFD_RELOC_NONE) | |
4354 | { | |
4355 | as_bad (_("invalid relocation in instruction slot %i"), slot); | |
4356 | return FALSE; | |
4357 | } | |
e0001a05 | 4358 | |
43cd72b9 | 4359 | howto = bfd_reloc_type_lookup (stdoutput, reloc); |
e0001a05 NC |
4360 | if (!howto) |
4361 | { | |
43cd72b9 | 4362 | as_bad (_("undefined symbol for opcode \"%s\""), |
e0001a05 NC |
4363 | xtensa_opcode_name (xtensa_default_isa, opcode)); |
4364 | return FALSE; | |
4365 | } | |
4366 | ||
43cd72b9 | 4367 | fmt_length = xtensa_format_length (xtensa_default_isa, fmt); |
91d6fa6a | 4368 | the_fix = fix_new_exp (fragP, offset, fmt_length, exp, |
e0001a05 | 4369 | howto->pc_relative, reloc); |
d9740523 | 4370 | the_fix->fx_no_overflow = 1; |
91d6fa6a NC |
4371 | the_fix->tc_fix_data.X_add_symbol = exp->X_add_symbol; |
4372 | the_fix->tc_fix_data.X_add_number = exp->X_add_number; | |
7fa3d080 | 4373 | the_fix->tc_fix_data.slot = slot; |
c138bc38 | 4374 | |
7fa3d080 BW |
4375 | return TRUE; |
4376 | } | |
4377 | ||
4378 | ||
4379 | static bfd_boolean | |
4380 | xg_emit_insn_to_buf (TInsn *tinsn, | |
7fa3d080 BW |
4381 | char *buf, |
4382 | fragS *fragP, | |
4383 | offsetT offset, | |
4384 | bfd_boolean build_fix) | |
4385 | { | |
4386 | static xtensa_insnbuf insnbuf = NULL; | |
4387 | bfd_boolean has_symbolic_immed = FALSE; | |
4388 | bfd_boolean ok = TRUE; | |
b2d179be | 4389 | |
7fa3d080 BW |
4390 | if (!insnbuf) |
4391 | insnbuf = xtensa_insnbuf_alloc (xtensa_default_isa); | |
4392 | ||
4393 | has_symbolic_immed = tinsn_to_insnbuf (tinsn, insnbuf); | |
4394 | if (has_symbolic_immed && build_fix) | |
4395 | { | |
4396 | /* Add a fixup. */ | |
b2d179be BW |
4397 | xtensa_format fmt = xg_get_single_format (tinsn->opcode); |
4398 | int slot = xg_get_single_slot (tinsn->opcode); | |
7fa3d080 BW |
4399 | int opnum = get_relaxable_immed (tinsn->opcode); |
4400 | expressionS *exp = &tinsn->tok[opnum]; | |
43cd72b9 | 4401 | |
b2d179be | 4402 | if (!xg_add_opcode_fix (tinsn, opnum, fmt, slot, exp, fragP, offset)) |
7fa3d080 BW |
4403 | ok = FALSE; |
4404 | } | |
4405 | fragP->tc_frag_data.is_insn = TRUE; | |
d77b99c9 BW |
4406 | xtensa_insnbuf_to_chars (xtensa_default_isa, insnbuf, |
4407 | (unsigned char *) buf, 0); | |
7fa3d080 | 4408 | return ok; |
e0001a05 NC |
4409 | } |
4410 | ||
4411 | ||
7fa3d080 BW |
4412 | static void |
4413 | xg_resolve_literals (TInsn *insn, symbolS *lit_sym) | |
e0001a05 NC |
4414 | { |
4415 | symbolS *sym = get_special_literal_symbol (); | |
4416 | int i; | |
4417 | if (lit_sym == 0) | |
4418 | return; | |
9c2799c2 | 4419 | gas_assert (insn->insn_type == ITYPE_INSN); |
e0001a05 NC |
4420 | for (i = 0; i < insn->ntok; i++) |
4421 | if (insn->tok[i].X_add_symbol == sym) | |
4422 | insn->tok[i].X_add_symbol = lit_sym; | |
4423 | ||
4424 | } | |
4425 | ||
4426 | ||
7fa3d080 BW |
4427 | static void |
4428 | xg_resolve_labels (TInsn *insn, symbolS *label_sym) | |
e0001a05 NC |
4429 | { |
4430 | symbolS *sym = get_special_label_symbol (); | |
4431 | int i; | |
e0001a05 NC |
4432 | for (i = 0; i < insn->ntok; i++) |
4433 | if (insn->tok[i].X_add_symbol == sym) | |
4434 | insn->tok[i].X_add_symbol = label_sym; | |
4435 | ||
4436 | } | |
4437 | ||
4438 | ||
43cd72b9 | 4439 | /* Return TRUE if the instruction can write to the specified |
e0001a05 NC |
4440 | integer register. */ |
4441 | ||
4442 | static bfd_boolean | |
7fa3d080 | 4443 | is_register_writer (const TInsn *insn, const char *regset, int regnum) |
e0001a05 NC |
4444 | { |
4445 | int i; | |
4446 | int num_ops; | |
4447 | xtensa_isa isa = xtensa_default_isa; | |
4448 | ||
43cd72b9 | 4449 | num_ops = xtensa_opcode_num_operands (isa, insn->opcode); |
e0001a05 NC |
4450 | |
4451 | for (i = 0; i < num_ops; i++) | |
4452 | { | |
43cd72b9 BW |
4453 | char inout; |
4454 | inout = xtensa_operand_inout (isa, insn->opcode, i); | |
4455 | if ((inout == 'o' || inout == 'm') | |
4456 | && xtensa_operand_is_register (isa, insn->opcode, i) == 1) | |
e0001a05 | 4457 | { |
43cd72b9 BW |
4458 | xtensa_regfile opnd_rf = |
4459 | xtensa_operand_regfile (isa, insn->opcode, i); | |
4460 | if (!strcmp (xtensa_regfile_shortname (isa, opnd_rf), regset)) | |
e0001a05 NC |
4461 | { |
4462 | if ((insn->tok[i].X_op == O_register) | |
4463 | && (insn->tok[i].X_add_number == regnum)) | |
4464 | return TRUE; | |
4465 | } | |
4466 | } | |
4467 | } | |
4468 | return FALSE; | |
4469 | } | |
4470 | ||
4471 | ||
4472 | static bfd_boolean | |
7fa3d080 | 4473 | is_bad_loopend_opcode (const TInsn *tinsn) |
e0001a05 NC |
4474 | { |
4475 | xtensa_opcode opcode = tinsn->opcode; | |
4476 | ||
4477 | if (opcode == XTENSA_UNDEFINED) | |
4478 | return FALSE; | |
4479 | ||
4480 | if (opcode == xtensa_call0_opcode | |
4481 | || opcode == xtensa_callx0_opcode | |
4482 | || opcode == xtensa_call4_opcode | |
4483 | || opcode == xtensa_callx4_opcode | |
4484 | || opcode == xtensa_call8_opcode | |
4485 | || opcode == xtensa_callx8_opcode | |
4486 | || opcode == xtensa_call12_opcode | |
4487 | || opcode == xtensa_callx12_opcode | |
4488 | || opcode == xtensa_isync_opcode | |
4489 | || opcode == xtensa_ret_opcode | |
4490 | || opcode == xtensa_ret_n_opcode | |
4491 | || opcode == xtensa_retw_opcode | |
4492 | || opcode == xtensa_retw_n_opcode | |
43cd72b9 BW |
4493 | || opcode == xtensa_waiti_opcode |
4494 | || opcode == xtensa_rsr_lcount_opcode) | |
e0001a05 | 4495 | return TRUE; |
c138bc38 | 4496 | |
e0001a05 NC |
4497 | return FALSE; |
4498 | } | |
4499 | ||
4500 | ||
4501 | /* Labels that begin with ".Ln" or ".LM" are unaligned. | |
4502 | This allows the debugger to add unaligned labels. | |
4503 | Also, the assembler generates stabs labels that need | |
4504 | not be aligned: FAKE_LABEL_NAME . {"F", "L", "endfunc"}. */ | |
4505 | ||
7fa3d080 BW |
4506 | static bfd_boolean |
4507 | is_unaligned_label (symbolS *sym) | |
e0001a05 NC |
4508 | { |
4509 | const char *name = S_GET_NAME (sym); | |
4510 | static size_t fake_size = 0; | |
4511 | ||
4512 | if (name | |
4513 | && name[0] == '.' | |
4514 | && name[1] == 'L' && (name[2] == 'n' || name[2] == 'M')) | |
4515 | return TRUE; | |
4516 | ||
4517 | /* FAKE_LABEL_NAME followed by "F", "L" or "endfunc" */ | |
4518 | if (fake_size == 0) | |
4519 | fake_size = strlen (FAKE_LABEL_NAME); | |
4520 | ||
43cd72b9 | 4521 | if (name |
e0001a05 NC |
4522 | && strncmp (FAKE_LABEL_NAME, name, fake_size) == 0 |
4523 | && (name[fake_size] == 'F' | |
4524 | || name[fake_size] == 'L' | |
4525 | || (name[fake_size] == 'e' | |
4526 | && strncmp ("endfunc", name+fake_size, 7) == 0))) | |
4527 | return TRUE; | |
4528 | ||
4529 | return FALSE; | |
4530 | } | |
4531 | ||
4532 | ||
7fa3d080 BW |
4533 | static fragS * |
4534 | next_non_empty_frag (const fragS *fragP) | |
e0001a05 NC |
4535 | { |
4536 | fragS *next_fragP = fragP->fr_next; | |
4537 | ||
c138bc38 | 4538 | /* Sometimes an empty will end up here due storage allocation issues. |
e0001a05 NC |
4539 | So we have to skip until we find something legit. */ |
4540 | while (next_fragP && next_fragP->fr_fix == 0) | |
4541 | next_fragP = next_fragP->fr_next; | |
4542 | ||
4543 | if (next_fragP == NULL || next_fragP->fr_fix == 0) | |
4544 | return NULL; | |
4545 | ||
4546 | return next_fragP; | |
4547 | } | |
4548 | ||
4549 | ||
43cd72b9 | 4550 | static bfd_boolean |
7fa3d080 | 4551 | next_frag_opcode_is_loop (const fragS *fragP, xtensa_opcode *opcode) |
43cd72b9 BW |
4552 | { |
4553 | xtensa_opcode out_opcode; | |
4554 | const fragS *next_fragP = next_non_empty_frag (fragP); | |
4555 | ||
4556 | if (next_fragP == NULL) | |
4557 | return FALSE; | |
4558 | ||
4559 | out_opcode = get_opcode_from_buf (next_fragP->fr_literal, 0); | |
4560 | if (xtensa_opcode_is_loop (xtensa_default_isa, out_opcode) == 1) | |
4561 | { | |
4562 | *opcode = out_opcode; | |
4563 | return TRUE; | |
4564 | } | |
4565 | return FALSE; | |
4566 | } | |
4567 | ||
4568 | ||
4569 | static int | |
7fa3d080 | 4570 | frag_format_size (const fragS *fragP) |
43cd72b9 | 4571 | { |
e0001a05 NC |
4572 | static xtensa_insnbuf insnbuf = NULL; |
4573 | xtensa_isa isa = xtensa_default_isa; | |
43cd72b9 | 4574 | xtensa_format fmt; |
c138bc38 | 4575 | int fmt_size; |
e0001a05 NC |
4576 | |
4577 | if (!insnbuf) | |
4578 | insnbuf = xtensa_insnbuf_alloc (isa); | |
4579 | ||
43cd72b9 BW |
4580 | if (fragP == NULL) |
4581 | return XTENSA_UNDEFINED; | |
4582 | ||
d77b99c9 BW |
4583 | xtensa_insnbuf_from_chars (isa, insnbuf, |
4584 | (unsigned char *) fragP->fr_literal, 0); | |
43cd72b9 BW |
4585 | |
4586 | fmt = xtensa_format_decode (isa, insnbuf); | |
4587 | if (fmt == XTENSA_UNDEFINED) | |
e0001a05 | 4588 | return XTENSA_UNDEFINED; |
43cd72b9 BW |
4589 | fmt_size = xtensa_format_length (isa, fmt); |
4590 | ||
4591 | /* If the next format won't be changing due to relaxation, just | |
4592 | return the length of the first format. */ | |
4593 | if (fragP->fr_opcode != fragP->fr_literal) | |
4594 | return fmt_size; | |
4595 | ||
c138bc38 | 4596 | /* If during relaxation we have to pull an instruction out of a |
43cd72b9 BW |
4597 | multi-slot instruction, we will return the more conservative |
4598 | number. This works because alignment on bigger instructions | |
4599 | is more restrictive than alignment on smaller instructions. | |
4600 | This is more conservative than we would like, but it happens | |
4601 | infrequently. */ | |
4602 | ||
4603 | if (xtensa_format_num_slots (xtensa_default_isa, fmt) > 1) | |
4604 | return fmt_size; | |
4605 | ||
4606 | /* If we aren't doing one of our own relaxations or it isn't | |
4607 | slot-based, then the insn size won't change. */ | |
4608 | if (fragP->fr_type != rs_machine_dependent) | |
4609 | return fmt_size; | |
4610 | if (fragP->fr_subtype != RELAX_SLOTS) | |
4611 | return fmt_size; | |
4612 | ||
4613 | /* If an instruction is about to grow, return the longer size. */ | |
4614 | if (fragP->tc_frag_data.slot_subtypes[0] == RELAX_IMMED_STEP1 | |
b81bf389 BW |
4615 | || fragP->tc_frag_data.slot_subtypes[0] == RELAX_IMMED_STEP2 |
4616 | || fragP->tc_frag_data.slot_subtypes[0] == RELAX_IMMED_STEP3) | |
def13efb BW |
4617 | { |
4618 | /* For most frags at RELAX_IMMED_STEPX, with X > 0, the first | |
4619 | instruction in the relaxed version is of length 3. (The case | |
4620 | where we have to pull the instruction out of a FLIX bundle | |
4621 | is handled conservatively above.) However, frags with opcodes | |
4622 | that are expanding to wide branches end up having formats that | |
4623 | are not determinable by the RELAX_IMMED_STEPX enumeration, and | |
4624 | we can't tell directly what format the relaxer picked. This | |
4625 | is a wart in the design of the relaxer that should someday be | |
4626 | fixed, but would require major changes, or at least should | |
4627 | be accompanied by major changes to make use of that data. | |
4628 | ||
4629 | In any event, we can tell that we are expanding from a single-slot | |
19ef5f3d | 4630 | format to a wider one with the logic below. */ |
def13efb | 4631 | |
19ef5f3d SA |
4632 | int i; |
4633 | int relaxed_size = fmt_size + fragP->tc_frag_data.text_expansion[0]; | |
4634 | ||
4635 | for (i = 0; i < xtensa_isa_num_formats (isa); i++) | |
4636 | { | |
4637 | if (relaxed_size == xtensa_format_length (isa, i)) | |
4638 | return relaxed_size; | |
4639 | } | |
4640 | ||
4641 | return 3; | |
def13efb | 4642 | } |
c138bc38 | 4643 | |
43cd72b9 BW |
4644 | if (fragP->tc_frag_data.slot_subtypes[0] == RELAX_NARROW) |
4645 | return 2 + fragP->tc_frag_data.text_expansion[0]; | |
e0001a05 | 4646 | |
43cd72b9 | 4647 | return fmt_size; |
e0001a05 NC |
4648 | } |
4649 | ||
4650 | ||
7fa3d080 BW |
4651 | static int |
4652 | next_frag_format_size (const fragS *fragP) | |
e0001a05 | 4653 | { |
7fa3d080 BW |
4654 | const fragS *next_fragP = next_non_empty_frag (fragP); |
4655 | return frag_format_size (next_fragP); | |
e0001a05 NC |
4656 | } |
4657 | ||
4658 | ||
03aaa593 BW |
4659 | /* In early Xtensa Processors, for reasons that are unclear, the ISA |
4660 | required two-byte instructions to be treated as three-byte instructions | |
4661 | for loop instruction alignment. This restriction was removed beginning | |
4662 | with Xtensa LX. Now the only requirement on loop instruction alignment | |
4663 | is that the first instruction of the loop must appear at an address that | |
4664 | does not cross a fetch boundary. */ | |
4665 | ||
4666 | static int | |
4667 | get_loop_align_size (int insn_size) | |
4668 | { | |
4669 | if (insn_size == XTENSA_UNDEFINED) | |
4670 | return xtensa_fetch_width; | |
4671 | ||
4672 | if (enforce_three_byte_loop_align && insn_size == 2) | |
4673 | return 3; | |
4674 | ||
4675 | return insn_size; | |
4676 | } | |
4677 | ||
4678 | ||
e0001a05 NC |
4679 | /* If the next legit fragment is an end-of-loop marker, |
4680 | switch its state so it will instantiate a NOP. */ | |
4681 | ||
4682 | static void | |
1d19a770 | 4683 | update_next_frag_state (fragS *fragP) |
e0001a05 NC |
4684 | { |
4685 | fragS *next_fragP = fragP->fr_next; | |
43cd72b9 | 4686 | fragS *new_target = NULL; |
e0001a05 | 4687 | |
7b1cc377 | 4688 | if (align_targets) |
43cd72b9 BW |
4689 | { |
4690 | /* We are guaranteed there will be one of these... */ | |
4691 | while (!(next_fragP->fr_type == rs_machine_dependent | |
4692 | && (next_fragP->fr_subtype == RELAX_MAYBE_UNREACHABLE | |
4693 | || next_fragP->fr_subtype == RELAX_UNREACHABLE))) | |
4694 | next_fragP = next_fragP->fr_next; | |
4695 | ||
9c2799c2 | 4696 | gas_assert (next_fragP->fr_type == rs_machine_dependent |
43cd72b9 BW |
4697 | && (next_fragP->fr_subtype == RELAX_MAYBE_UNREACHABLE |
4698 | || next_fragP->fr_subtype == RELAX_UNREACHABLE)); | |
4699 | ||
4700 | /* ...and one of these. */ | |
4701 | new_target = next_fragP->fr_next; | |
4702 | while (!(new_target->fr_type == rs_machine_dependent | |
4703 | && (new_target->fr_subtype == RELAX_MAYBE_DESIRE_ALIGN | |
4704 | || new_target->fr_subtype == RELAX_DESIRE_ALIGN))) | |
4705 | new_target = new_target->fr_next; | |
4706 | ||
9c2799c2 | 4707 | gas_assert (new_target->fr_type == rs_machine_dependent |
43cd72b9 BW |
4708 | && (new_target->fr_subtype == RELAX_MAYBE_DESIRE_ALIGN |
4709 | || new_target->fr_subtype == RELAX_DESIRE_ALIGN)); | |
4710 | } | |
43cd72b9 | 4711 | |
1d19a770 | 4712 | while (next_fragP && next_fragP->fr_fix == 0) |
43cd72b9 | 4713 | { |
1d19a770 BW |
4714 | if (next_fragP->fr_type == rs_machine_dependent |
4715 | && next_fragP->fr_subtype == RELAX_LOOP_END) | |
43cd72b9 | 4716 | { |
1d19a770 BW |
4717 | next_fragP->fr_subtype = RELAX_LOOP_END_ADD_NOP; |
4718 | return; | |
e0001a05 | 4719 | } |
1d19a770 BW |
4720 | |
4721 | next_fragP = next_fragP->fr_next; | |
e0001a05 NC |
4722 | } |
4723 | } | |
4724 | ||
4725 | ||
4726 | static bfd_boolean | |
7fa3d080 | 4727 | next_frag_is_branch_target (const fragS *fragP) |
e0001a05 | 4728 | { |
43cd72b9 | 4729 | /* Sometimes an empty will end up here due to storage allocation issues, |
e0001a05 NC |
4730 | so we have to skip until we find something legit. */ |
4731 | for (fragP = fragP->fr_next; fragP; fragP = fragP->fr_next) | |
4732 | { | |
4733 | if (fragP->tc_frag_data.is_branch_target) | |
4734 | return TRUE; | |
4735 | if (fragP->fr_fix != 0) | |
4736 | break; | |
4737 | } | |
4738 | return FALSE; | |
4739 | } | |
4740 | ||
4741 | ||
4742 | static bfd_boolean | |
7fa3d080 | 4743 | next_frag_is_loop_target (const fragS *fragP) |
e0001a05 | 4744 | { |
c138bc38 | 4745 | /* Sometimes an empty will end up here due storage allocation issues. |
e0001a05 NC |
4746 | So we have to skip until we find something legit. */ |
4747 | for (fragP = fragP->fr_next; fragP; fragP = fragP->fr_next) | |
4748 | { | |
4749 | if (fragP->tc_frag_data.is_loop_target) | |
4750 | return TRUE; | |
4751 | if (fragP->fr_fix != 0) | |
4752 | break; | |
4753 | } | |
4754 | return FALSE; | |
4755 | } | |
4756 | ||
4757 | ||
3a1e9c4a SA |
4758 | /* As specified in the relaxation table, when a loop instruction is |
4759 | relaxed, there are 24 bytes between the loop instruction itself and | |
4760 | the first instruction in the loop. */ | |
4761 | ||
4762 | #define RELAXED_LOOP_INSN_BYTES 24 | |
4763 | ||
e0001a05 | 4764 | static addressT |
7fa3d080 | 4765 | next_frag_pre_opcode_bytes (const fragS *fragp) |
e0001a05 NC |
4766 | { |
4767 | const fragS *next_fragp = fragp->fr_next; | |
43cd72b9 | 4768 | xtensa_opcode next_opcode; |
e0001a05 | 4769 | |
43cd72b9 | 4770 | if (!next_frag_opcode_is_loop (fragp, &next_opcode)) |
e0001a05 NC |
4771 | return 0; |
4772 | ||
43cd72b9 BW |
4773 | /* Sometimes an empty will end up here due to storage allocation issues, |
4774 | so we have to skip until we find something legit. */ | |
e0001a05 NC |
4775 | while (next_fragp->fr_fix == 0) |
4776 | next_fragp = next_fragp->fr_next; | |
4777 | ||
4778 | if (next_fragp->fr_type != rs_machine_dependent) | |
4779 | return 0; | |
4780 | ||
4781 | /* There is some implicit knowledge encoded in here. | |
4782 | The LOOP instructions that are NOT RELAX_IMMED have | |
43cd72b9 BW |
4783 | been relaxed. Note that we can assume that the LOOP |
4784 | instruction is in slot 0 because loops aren't bundleable. */ | |
4785 | if (next_fragp->tc_frag_data.slot_subtypes[0] > RELAX_IMMED) | |
3a1e9c4a | 4786 | return get_expanded_loop_offset (next_opcode) + RELAXED_LOOP_INSN_BYTES; |
e0001a05 NC |
4787 | |
4788 | return 0; | |
4789 | } | |
4790 | ||
4791 | ||
4792 | /* Mark a location where we can later insert literal frags. Update | |
4793 | the section's literal_pool_loc, so subsequent literals can be | |
4794 | placed nearest to their use. */ | |
4795 | ||
4796 | static void | |
7fa3d080 | 4797 | xtensa_mark_literal_pool_location (void) |
e0001a05 NC |
4798 | { |
4799 | /* Any labels pointing to the current location need | |
4800 | to be adjusted to after the literal pool. */ | |
4801 | emit_state s; | |
e0001a05 | 4802 | fragS *pool_location; |
e0001a05 | 4803 | |
1f2a7e38 | 4804 | if (use_literal_section) |
43cd72b9 BW |
4805 | return; |
4806 | ||
dd49a749 BW |
4807 | /* We stash info in these frags so we can later move the literal's |
4808 | fixes into this frchain's fix list. */ | |
e0001a05 | 4809 | pool_location = frag_now; |
dd49a749 | 4810 | frag_now->tc_frag_data.lit_frchain = frchain_now; |
c48aaca0 | 4811 | frag_now->tc_frag_data.literal_frag = frag_now; |
b46824bd MF |
4812 | /* Just record this frag. */ |
4813 | xtensa_maybe_create_literal_pool_frag (FALSE, FALSE); | |
dd49a749 | 4814 | frag_variant (rs_machine_dependent, 0, 0, |
e0001a05 | 4815 | RELAX_LITERAL_POOL_BEGIN, NULL, 0, NULL); |
43cd72b9 | 4816 | xtensa_set_frag_assembly_state (frag_now); |
dd49a749 BW |
4817 | frag_now->tc_frag_data.lit_seg = now_seg; |
4818 | frag_variant (rs_machine_dependent, 0, 0, | |
e0001a05 | 4819 | RELAX_LITERAL_POOL_END, NULL, 0, NULL); |
43cd72b9 | 4820 | xtensa_set_frag_assembly_state (frag_now); |
e0001a05 NC |
4821 | |
4822 | /* Now put a frag into the literal pool that points to this location. */ | |
4823 | set_literal_pool_location (now_seg, pool_location); | |
43cd72b9 BW |
4824 | xtensa_switch_to_non_abs_literal_fragment (&s); |
4825 | frag_align (2, 0, 0); | |
4826 | record_alignment (now_seg, 2); | |
e0001a05 NC |
4827 | |
4828 | /* Close whatever frag is there. */ | |
4829 | frag_variant (rs_fill, 0, 0, 0, NULL, 0, NULL); | |
43cd72b9 | 4830 | xtensa_set_frag_assembly_state (frag_now); |
e0001a05 NC |
4831 | frag_now->tc_frag_data.literal_frag = pool_location; |
4832 | frag_variant (rs_fill, 0, 0, 0, NULL, 0, NULL); | |
4833 | xtensa_restore_emit_state (&s); | |
43cd72b9 | 4834 | xtensa_set_frag_assembly_state (frag_now); |
e0001a05 NC |
4835 | } |
4836 | ||
4837 | ||
43cd72b9 BW |
4838 | /* Build a nop of the correct size into tinsn. */ |
4839 | ||
4840 | static void | |
7fa3d080 | 4841 | build_nop (TInsn *tinsn, int size) |
43cd72b9 BW |
4842 | { |
4843 | tinsn_init (tinsn); | |
4844 | switch (size) | |
4845 | { | |
4846 | case 2: | |
4847 | tinsn->opcode = xtensa_nop_n_opcode; | |
4848 | tinsn->ntok = 0; | |
4849 | if (tinsn->opcode == XTENSA_UNDEFINED) | |
4850 | as_fatal (_("opcode 'NOP.N' unavailable in this configuration")); | |
4851 | break; | |
4852 | ||
4853 | case 3: | |
4854 | if (xtensa_nop_opcode == XTENSA_UNDEFINED) | |
4855 | { | |
4856 | tinsn->opcode = xtensa_or_opcode; | |
4857 | set_expr_const (&tinsn->tok[0], 1); | |
4858 | set_expr_const (&tinsn->tok[1], 1); | |
4859 | set_expr_const (&tinsn->tok[2], 1); | |
4860 | tinsn->ntok = 3; | |
4861 | } | |
4862 | else | |
4863 | tinsn->opcode = xtensa_nop_opcode; | |
4864 | ||
9c2799c2 | 4865 | gas_assert (tinsn->opcode != XTENSA_UNDEFINED); |
43cd72b9 BW |
4866 | } |
4867 | } | |
4868 | ||
4869 | ||
e0001a05 NC |
4870 | /* Assemble a NOP of the requested size in the buffer. User must have |
4871 | allocated "buf" with at least "size" bytes. */ | |
4872 | ||
7fa3d080 | 4873 | static void |
d77b99c9 | 4874 | assemble_nop (int size, char *buf) |
e0001a05 NC |
4875 | { |
4876 | static xtensa_insnbuf insnbuf = NULL; | |
43cd72b9 | 4877 | TInsn tinsn; |
e0001a05 | 4878 | |
43cd72b9 | 4879 | build_nop (&tinsn, size); |
e0001a05 | 4880 | |
43cd72b9 BW |
4881 | if (!insnbuf) |
4882 | insnbuf = xtensa_insnbuf_alloc (xtensa_default_isa); | |
e0001a05 | 4883 | |
43cd72b9 | 4884 | tinsn_to_insnbuf (&tinsn, insnbuf); |
d77b99c9 BW |
4885 | xtensa_insnbuf_to_chars (xtensa_default_isa, insnbuf, |
4886 | (unsigned char *) buf, 0); | |
e0001a05 NC |
4887 | } |
4888 | ||
4889 | ||
4890 | /* Return the number of bytes for the offset of the expanded loop | |
4891 | instruction. This should be incorporated into the relaxation | |
4892 | specification but is hard-coded here. This is used to auto-align | |
4893 | the loop instruction. It is invalid to call this function if the | |
4894 | configuration does not have loops or if the opcode is not a loop | |
4895 | opcode. */ | |
4896 | ||
4897 | static addressT | |
7fa3d080 | 4898 | get_expanded_loop_offset (xtensa_opcode opcode) |
e0001a05 NC |
4899 | { |
4900 | /* This is the OFFSET of the loop instruction in the expanded loop. | |
4901 | This MUST correspond directly to the specification of the loop | |
4902 | expansion. It will be validated on fragment conversion. */ | |
9c2799c2 | 4903 | gas_assert (opcode != XTENSA_UNDEFINED); |
e0001a05 NC |
4904 | if (opcode == xtensa_loop_opcode) |
4905 | return 0; | |
4906 | if (opcode == xtensa_loopnez_opcode) | |
4907 | return 3; | |
4908 | if (opcode == xtensa_loopgtz_opcode) | |
4909 | return 6; | |
4910 | as_fatal (_("get_expanded_loop_offset: invalid opcode")); | |
4911 | return 0; | |
4912 | } | |
4913 | ||
4914 | ||
7fa3d080 BW |
4915 | static fragS * |
4916 | get_literal_pool_location (segT seg) | |
e0001a05 | 4917 | { |
b46824bd MF |
4918 | struct litpool_seg *lps = litpool_seg_list.next; |
4919 | struct litpool_frag *lpf; | |
4920 | for ( ; lps && lps->seg->id != seg->id; lps = lps->next) | |
4921 | ; | |
4922 | if (lps) | |
4923 | { | |
4924 | for (lpf = lps->frag_list.prev; lpf->fragP; lpf = lpf->prev) | |
4925 | { /* Skip "candidates" for now. */ | |
4926 | if (lpf->fragP->fr_subtype == RELAX_LITERAL_POOL_BEGIN && | |
4927 | lpf->priority == 1) | |
4928 | return lpf->fragP; | |
4929 | } | |
4930 | /* Must convert a lower-priority pool. */ | |
4931 | for (lpf = lps->frag_list.prev; lpf->fragP; lpf = lpf->prev) | |
4932 | { | |
4933 | if (lpf->fragP->fr_subtype == RELAX_LITERAL_POOL_BEGIN) | |
4934 | return lpf->fragP; | |
4935 | } | |
4936 | /* Still no match -- try for a low priority pool. */ | |
4937 | for (lpf = lps->frag_list.prev; lpf->fragP; lpf = lpf->prev) | |
4938 | { | |
4939 | if (lpf->fragP->fr_subtype == RELAX_LITERAL_POOL_CANDIDATE_BEGIN) | |
4940 | return lpf->fragP; | |
4941 | } | |
4942 | } | |
e0001a05 NC |
4943 | return seg_info (seg)->tc_segment_info_data.literal_pool_loc; |
4944 | } | |
4945 | ||
4946 | ||
4947 | static void | |
7fa3d080 | 4948 | set_literal_pool_location (segT seg, fragS *literal_pool_loc) |
e0001a05 NC |
4949 | { |
4950 | seg_info (seg)->tc_segment_info_data.literal_pool_loc = literal_pool_loc; | |
4951 | } | |
4952 | ||
43cd72b9 BW |
4953 | |
4954 | /* Set frag assembly state should be called when a new frag is | |
4955 | opened and after a frag has been closed. */ | |
4956 | ||
7fa3d080 BW |
4957 | static void |
4958 | xtensa_set_frag_assembly_state (fragS *fragP) | |
43cd72b9 BW |
4959 | { |
4960 | if (!density_supported) | |
4961 | fragP->tc_frag_data.is_no_density = TRUE; | |
4962 | ||
4963 | /* This function is called from subsegs_finish, which is called | |
c138bc38 | 4964 | after xtensa_end, so we can't use "use_transform" or |
43cd72b9 BW |
4965 | "use_schedule" here. */ |
4966 | if (!directive_state[directive_transform]) | |
4967 | fragP->tc_frag_data.is_no_transform = TRUE; | |
7c834684 BW |
4968 | if (directive_state[directive_longcalls]) |
4969 | fragP->tc_frag_data.use_longcalls = TRUE; | |
43cd72b9 BW |
4970 | fragP->tc_frag_data.use_absolute_literals = |
4971 | directive_state[directive_absolute_literals]; | |
4972 | fragP->tc_frag_data.is_assembly_state_set = TRUE; | |
4973 | } | |
4974 | ||
4975 | ||
7fa3d080 BW |
4976 | static bfd_boolean |
4977 | relaxable_section (asection *sec) | |
43cd72b9 | 4978 | { |
11ac2671 BW |
4979 | return ((sec->flags & SEC_DEBUGGING) == 0 |
4980 | && strcmp (sec->name, ".eh_frame") != 0); | |
43cd72b9 BW |
4981 | } |
4982 | ||
4983 | ||
99ded152 BW |
4984 | static void |
4985 | xtensa_mark_frags_for_org (void) | |
4986 | { | |
4987 | segT *seclist; | |
4988 | ||
4989 | /* Walk over each fragment of all of the current segments. If we find | |
4990 | a .org frag in any of the segments, mark all frags prior to it as | |
4991 | "no transform", which will prevent linker optimizations from messing | |
4992 | up the .org distance. This should be done after | |
4993 | xtensa_find_unmarked_state_frags, because we don't want to worry here | |
4994 | about that function trashing the data we save here. */ | |
4995 | ||
4996 | for (seclist = &stdoutput->sections; | |
4997 | seclist && *seclist; | |
4998 | seclist = &(*seclist)->next) | |
4999 | { | |
5000 | segT sec = *seclist; | |
5001 | segment_info_type *seginfo; | |
5002 | fragS *fragP; | |
5003 | flagword flags; | |
5004 | flags = bfd_get_section_flags (stdoutput, sec); | |
5005 | if (flags & SEC_DEBUGGING) | |
5006 | continue; | |
5007 | if (!(flags & SEC_ALLOC)) | |
5008 | continue; | |
5009 | ||
5010 | seginfo = seg_info (sec); | |
5011 | if (seginfo && seginfo->frchainP) | |
5012 | { | |
5013 | fragS *last_fragP = seginfo->frchainP->frch_root; | |
5014 | for (fragP = seginfo->frchainP->frch_root; fragP; | |
5015 | fragP = fragP->fr_next) | |
5016 | { | |
5017 | /* cvt_frag_to_fill has changed the fr_type of org frags to | |
5018 | rs_fill, so use the value as cached in rs_subtype here. */ | |
5019 | if (fragP->fr_subtype == RELAX_ORG) | |
5020 | { | |
5021 | while (last_fragP != fragP->fr_next) | |
5022 | { | |
5023 | last_fragP->tc_frag_data.is_no_transform = TRUE; | |
5024 | last_fragP = last_fragP->fr_next; | |
5025 | } | |
5026 | } | |
5027 | } | |
5028 | } | |
5029 | } | |
5030 | } | |
5031 | ||
5032 | ||
43cd72b9 | 5033 | static void |
7fa3d080 | 5034 | xtensa_find_unmarked_state_frags (void) |
43cd72b9 BW |
5035 | { |
5036 | segT *seclist; | |
5037 | ||
5038 | /* Walk over each fragment of all of the current segments. For each | |
5039 | unmarked fragment, mark it with the same info as the previous | |
5040 | fragment. */ | |
5041 | for (seclist = &stdoutput->sections; | |
5042 | seclist && *seclist; | |
5043 | seclist = &(*seclist)->next) | |
5044 | { | |
5045 | segT sec = *seclist; | |
5046 | segment_info_type *seginfo; | |
5047 | fragS *fragP; | |
5048 | flagword flags; | |
5049 | flags = bfd_get_section_flags (stdoutput, sec); | |
5050 | if (flags & SEC_DEBUGGING) | |
5051 | continue; | |
5052 | if (!(flags & SEC_ALLOC)) | |
5053 | continue; | |
5054 | ||
5055 | seginfo = seg_info (sec); | |
5056 | if (seginfo && seginfo->frchainP) | |
5057 | { | |
5058 | fragS *last_fragP = 0; | |
5059 | for (fragP = seginfo->frchainP->frch_root; fragP; | |
5060 | fragP = fragP->fr_next) | |
5061 | { | |
5062 | if (fragP->fr_fix != 0 | |
5063 | && !fragP->tc_frag_data.is_assembly_state_set) | |
5064 | { | |
5065 | if (last_fragP == 0) | |
5066 | { | |
5067 | as_warn_where (fragP->fr_file, fragP->fr_line, | |
5068 | _("assembly state not set for first frag in section %s"), | |
5069 | sec->name); | |
5070 | } | |
5071 | else | |
5072 | { | |
5073 | fragP->tc_frag_data.is_assembly_state_set = TRUE; | |
5074 | fragP->tc_frag_data.is_no_density = | |
5075 | last_fragP->tc_frag_data.is_no_density; | |
5076 | fragP->tc_frag_data.is_no_transform = | |
5077 | last_fragP->tc_frag_data.is_no_transform; | |
7c834684 BW |
5078 | fragP->tc_frag_data.use_longcalls = |
5079 | last_fragP->tc_frag_data.use_longcalls; | |
43cd72b9 BW |
5080 | fragP->tc_frag_data.use_absolute_literals = |
5081 | last_fragP->tc_frag_data.use_absolute_literals; | |
5082 | } | |
5083 | } | |
5084 | if (fragP->tc_frag_data.is_assembly_state_set) | |
5085 | last_fragP = fragP; | |
5086 | } | |
5087 | } | |
5088 | } | |
5089 | } | |
5090 | ||
5091 | ||
5092 | static void | |
7fa3d080 BW |
5093 | xtensa_find_unaligned_branch_targets (bfd *abfd ATTRIBUTE_UNUSED, |
5094 | asection *sec, | |
5095 | void *unused ATTRIBUTE_UNUSED) | |
43cd72b9 BW |
5096 | { |
5097 | flagword flags = bfd_get_section_flags (abfd, sec); | |
5098 | segment_info_type *seginfo = seg_info (sec); | |
5099 | fragS *frag = seginfo->frchainP->frch_root; | |
c138bc38 | 5100 | |
43cd72b9 | 5101 | if (flags & SEC_CODE) |
c138bc38 | 5102 | { |
43cd72b9 BW |
5103 | xtensa_isa isa = xtensa_default_isa; |
5104 | xtensa_insnbuf insnbuf = xtensa_insnbuf_alloc (isa); | |
5105 | while (frag != NULL) | |
5106 | { | |
5107 | if (frag->tc_frag_data.is_branch_target) | |
5108 | { | |
5109 | int op_size; | |
664df4e4 | 5110 | addressT branch_align, frag_addr; |
43cd72b9 BW |
5111 | xtensa_format fmt; |
5112 | ||
d77b99c9 BW |
5113 | xtensa_insnbuf_from_chars |
5114 | (isa, insnbuf, (unsigned char *) frag->fr_literal, 0); | |
43cd72b9 BW |
5115 | fmt = xtensa_format_decode (isa, insnbuf); |
5116 | op_size = xtensa_format_length (isa, fmt); | |
664df4e4 BW |
5117 | branch_align = 1 << branch_align_power (sec); |
5118 | frag_addr = frag->fr_address % branch_align; | |
5119 | if (frag_addr + op_size > branch_align) | |
43cd72b9 BW |
5120 | as_warn_where (frag->fr_file, frag->fr_line, |
5121 | _("unaligned branch target: %d bytes at 0x%lx"), | |
dd49a749 | 5122 | op_size, (long) frag->fr_address); |
43cd72b9 BW |
5123 | } |
5124 | frag = frag->fr_next; | |
5125 | } | |
5126 | xtensa_insnbuf_free (isa, insnbuf); | |
5127 | } | |
5128 | } | |
5129 | ||
5130 | ||
5131 | static void | |
7fa3d080 BW |
5132 | xtensa_find_unaligned_loops (bfd *abfd ATTRIBUTE_UNUSED, |
5133 | asection *sec, | |
5134 | void *unused ATTRIBUTE_UNUSED) | |
43cd72b9 BW |
5135 | { |
5136 | flagword flags = bfd_get_section_flags (abfd, sec); | |
5137 | segment_info_type *seginfo = seg_info (sec); | |
5138 | fragS *frag = seginfo->frchainP->frch_root; | |
5139 | xtensa_isa isa = xtensa_default_isa; | |
c138bc38 | 5140 | |
43cd72b9 | 5141 | if (flags & SEC_CODE) |
c138bc38 | 5142 | { |
43cd72b9 BW |
5143 | xtensa_insnbuf insnbuf = xtensa_insnbuf_alloc (isa); |
5144 | while (frag != NULL) | |
5145 | { | |
5146 | if (frag->tc_frag_data.is_first_loop_insn) | |
5147 | { | |
5148 | int op_size; | |
d77b99c9 | 5149 | addressT frag_addr; |
43cd72b9 BW |
5150 | xtensa_format fmt; |
5151 | ||
3c83b96e SA |
5152 | if (frag->fr_fix == 0) |
5153 | frag = next_non_empty_frag (frag); | |
3739860c | 5154 | |
3c83b96e SA |
5155 | if (frag) |
5156 | { | |
5157 | xtensa_insnbuf_from_chars | |
5158 | (isa, insnbuf, (unsigned char *) frag->fr_literal, 0); | |
5159 | fmt = xtensa_format_decode (isa, insnbuf); | |
5160 | op_size = xtensa_format_length (isa, fmt); | |
5161 | frag_addr = frag->fr_address % xtensa_fetch_width; | |
3739860c | 5162 | |
3c83b96e SA |
5163 | if (frag_addr + op_size > xtensa_fetch_width) |
5164 | as_warn_where (frag->fr_file, frag->fr_line, | |
5165 | _("unaligned loop: %d bytes at 0x%lx"), | |
5166 | op_size, (long) frag->fr_address); | |
5167 | } | |
43cd72b9 BW |
5168 | } |
5169 | frag = frag->fr_next; | |
5170 | } | |
5171 | xtensa_insnbuf_free (isa, insnbuf); | |
5172 | } | |
5173 | } | |
5174 | ||
5175 | ||
30f725a1 BW |
5176 | static int |
5177 | xg_apply_fix_value (fixS *fixP, valueT val) | |
43cd72b9 BW |
5178 | { |
5179 | xtensa_isa isa = xtensa_default_isa; | |
5180 | static xtensa_insnbuf insnbuf = NULL; | |
5181 | static xtensa_insnbuf slotbuf = NULL; | |
5182 | xtensa_format fmt; | |
5183 | int slot; | |
5184 | bfd_boolean alt_reloc; | |
5185 | xtensa_opcode opcode; | |
5186 | char *const fixpos = fixP->fx_frag->fr_literal + fixP->fx_where; | |
5187 | ||
1b6e95c2 BW |
5188 | if (decode_reloc (fixP->fx_r_type, &slot, &alt_reloc) |
5189 | || alt_reloc) | |
43cd72b9 BW |
5190 | as_fatal (_("unexpected fix")); |
5191 | ||
5192 | if (!insnbuf) | |
5193 | { | |
5194 | insnbuf = xtensa_insnbuf_alloc (isa); | |
5195 | slotbuf = xtensa_insnbuf_alloc (isa); | |
5196 | } | |
5197 | ||
d77b99c9 | 5198 | xtensa_insnbuf_from_chars (isa, insnbuf, (unsigned char *) fixpos, 0); |
43cd72b9 BW |
5199 | fmt = xtensa_format_decode (isa, insnbuf); |
5200 | if (fmt == XTENSA_UNDEFINED) | |
5201 | as_fatal (_("undecodable fix")); | |
5202 | xtensa_format_get_slot (isa, fmt, slot, insnbuf, slotbuf); | |
5203 | opcode = xtensa_opcode_decode (isa, fmt, slot, slotbuf); | |
5204 | if (opcode == XTENSA_UNDEFINED) | |
5205 | as_fatal (_("undecodable fix")); | |
5206 | ||
5207 | /* CONST16 immediates are not PC-relative, despite the fact that we | |
5208 | reuse the normal PC-relative operand relocations for the low part | |
30f725a1 | 5209 | of a CONST16 operand. */ |
43cd72b9 | 5210 | if (opcode == xtensa_const16_opcode) |
30f725a1 | 5211 | return 0; |
43cd72b9 BW |
5212 | |
5213 | xtensa_insnbuf_set_operand (slotbuf, fmt, slot, opcode, | |
5214 | get_relaxable_immed (opcode), val, | |
5215 | fixP->fx_file, fixP->fx_line); | |
5216 | ||
5217 | xtensa_format_set_slot (isa, fmt, slot, insnbuf, slotbuf); | |
d77b99c9 | 5218 | xtensa_insnbuf_to_chars (isa, insnbuf, (unsigned char *) fixpos, 0); |
30f725a1 BW |
5219 | |
5220 | return 1; | |
43cd72b9 BW |
5221 | } |
5222 | ||
e0001a05 NC |
5223 | \f |
5224 | /* External Functions and Other GAS Hooks. */ | |
5225 | ||
5226 | const char * | |
7fa3d080 | 5227 | xtensa_target_format (void) |
e0001a05 NC |
5228 | { |
5229 | return (target_big_endian ? "elf32-xtensa-be" : "elf32-xtensa-le"); | |
5230 | } | |
5231 | ||
5232 | ||
5233 | void | |
7fa3d080 | 5234 | xtensa_file_arch_init (bfd *abfd) |
e0001a05 NC |
5235 | { |
5236 | bfd_set_private_flags (abfd, 0x100 | 0x200); | |
5237 | } | |
5238 | ||
5239 | ||
5240 | void | |
7fa3d080 | 5241 | md_number_to_chars (char *buf, valueT val, int n) |
e0001a05 NC |
5242 | { |
5243 | if (target_big_endian) | |
5244 | number_to_chars_bigendian (buf, val, n); | |
5245 | else | |
5246 | number_to_chars_littleendian (buf, val, n); | |
5247 | } | |
5248 | ||
f7e16c2a MF |
5249 | static void |
5250 | xg_init_global_config (void) | |
5251 | { | |
5252 | target_big_endian = XCHAL_HAVE_BE; | |
5253 | ||
5254 | density_supported = XCHAL_HAVE_DENSITY; | |
5255 | absolute_literals_supported = XSHAL_USE_ABSOLUTE_LITERALS; | |
5256 | xtensa_fetch_width = XCHAL_INST_FETCH_WIDTH; | |
5257 | ||
5258 | directive_state[directive_density] = XCHAL_HAVE_DENSITY; | |
5259 | directive_state[directive_absolute_literals] = XSHAL_USE_ABSOLUTE_LITERALS; | |
5260 | } | |
5261 | ||
5262 | void | |
5263 | xtensa_init (int argc ATTRIBUTE_UNUSED, char **argv ATTRIBUTE_UNUSED) | |
5264 | { | |
5265 | xg_init_global_config (); | |
5266 | } | |
e0001a05 NC |
5267 | |
5268 | /* This function is called once, at assembler startup time. It should | |
5269 | set up all the tables, etc. that the MD part of the assembler will | |
5270 | need. */ | |
5271 | ||
5272 | void | |
7fa3d080 | 5273 | md_begin (void) |
e0001a05 NC |
5274 | { |
5275 | segT current_section = now_seg; | |
5276 | int current_subsec = now_subseg; | |
5277 | xtensa_isa isa; | |
62af60e2 | 5278 | int i; |
e0001a05 | 5279 | |
43cd72b9 | 5280 | xtensa_default_isa = xtensa_isa_init (0, 0); |
e0001a05 | 5281 | isa = xtensa_default_isa; |
e0001a05 | 5282 | |
43cd72b9 BW |
5283 | linkrelax = 1; |
5284 | ||
74869ac7 | 5285 | /* Set up the literal sections. */ |
e0001a05 | 5286 | memset (&default_lit_sections, 0, sizeof (default_lit_sections)); |
e0001a05 NC |
5287 | |
5288 | subseg_set (current_section, current_subsec); | |
5289 | ||
5290 | xtensa_addi_opcode = xtensa_opcode_lookup (isa, "addi"); | |
5291 | xtensa_addmi_opcode = xtensa_opcode_lookup (isa, "addmi"); | |
5292 | xtensa_call0_opcode = xtensa_opcode_lookup (isa, "call0"); | |
5293 | xtensa_call4_opcode = xtensa_opcode_lookup (isa, "call4"); | |
5294 | xtensa_call8_opcode = xtensa_opcode_lookup (isa, "call8"); | |
5295 | xtensa_call12_opcode = xtensa_opcode_lookup (isa, "call12"); | |
5296 | xtensa_callx0_opcode = xtensa_opcode_lookup (isa, "callx0"); | |
5297 | xtensa_callx4_opcode = xtensa_opcode_lookup (isa, "callx4"); | |
5298 | xtensa_callx8_opcode = xtensa_opcode_lookup (isa, "callx8"); | |
5299 | xtensa_callx12_opcode = xtensa_opcode_lookup (isa, "callx12"); | |
43cd72b9 | 5300 | xtensa_const16_opcode = xtensa_opcode_lookup (isa, "const16"); |
e0001a05 | 5301 | xtensa_entry_opcode = xtensa_opcode_lookup (isa, "entry"); |
d12f9798 | 5302 | xtensa_extui_opcode = xtensa_opcode_lookup (isa, "extui"); |
43cd72b9 BW |
5303 | xtensa_movi_opcode = xtensa_opcode_lookup (isa, "movi"); |
5304 | xtensa_movi_n_opcode = xtensa_opcode_lookup (isa, "movi.n"); | |
e0001a05 | 5305 | xtensa_isync_opcode = xtensa_opcode_lookup (isa, "isync"); |
19e8f41a | 5306 | xtensa_j_opcode = xtensa_opcode_lookup (isa, "j"); |
e0001a05 | 5307 | xtensa_jx_opcode = xtensa_opcode_lookup (isa, "jx"); |
43cd72b9 | 5308 | xtensa_l32r_opcode = xtensa_opcode_lookup (isa, "l32r"); |
e0001a05 NC |
5309 | xtensa_loop_opcode = xtensa_opcode_lookup (isa, "loop"); |
5310 | xtensa_loopnez_opcode = xtensa_opcode_lookup (isa, "loopnez"); | |
5311 | xtensa_loopgtz_opcode = xtensa_opcode_lookup (isa, "loopgtz"); | |
43cd72b9 | 5312 | xtensa_nop_opcode = xtensa_opcode_lookup (isa, "nop"); |
e0001a05 NC |
5313 | xtensa_nop_n_opcode = xtensa_opcode_lookup (isa, "nop.n"); |
5314 | xtensa_or_opcode = xtensa_opcode_lookup (isa, "or"); | |
5315 | xtensa_ret_opcode = xtensa_opcode_lookup (isa, "ret"); | |
5316 | xtensa_ret_n_opcode = xtensa_opcode_lookup (isa, "ret.n"); | |
5317 | xtensa_retw_opcode = xtensa_opcode_lookup (isa, "retw"); | |
5318 | xtensa_retw_n_opcode = xtensa_opcode_lookup (isa, "retw.n"); | |
43cd72b9 | 5319 | xtensa_rsr_lcount_opcode = xtensa_opcode_lookup (isa, "rsr.lcount"); |
e0001a05 | 5320 | xtensa_waiti_opcode = xtensa_opcode_lookup (isa, "waiti"); |
43cd72b9 | 5321 | |
3739860c | 5322 | for (i = 0; i < xtensa_isa_num_formats (isa); i++) |
62af60e2 SA |
5323 | { |
5324 | int format_slots = xtensa_format_num_slots (isa, i); | |
5325 | if (format_slots > config_max_slots) | |
5326 | config_max_slots = format_slots; | |
5327 | } | |
5328 | ||
5329 | xg_init_vinsn (&cur_vinsn); | |
5330 | ||
77cba8a3 BW |
5331 | xtensa_num_pipe_stages = xtensa_isa_num_pipe_stages (isa); |
5332 | ||
43cd72b9 BW |
5333 | init_op_placement_info_table (); |
5334 | ||
5335 | /* Set up the assembly state. */ | |
5336 | if (!frag_now->tc_frag_data.is_assembly_state_set) | |
5337 | xtensa_set_frag_assembly_state (frag_now); | |
5338 | } | |
5339 | ||
5340 | ||
5341 | /* TC_INIT_FIX_DATA hook */ | |
5342 | ||
5343 | void | |
7fa3d080 | 5344 | xtensa_init_fix_data (fixS *x) |
43cd72b9 BW |
5345 | { |
5346 | x->tc_fix_data.slot = 0; | |
5347 | x->tc_fix_data.X_add_symbol = NULL; | |
5348 | x->tc_fix_data.X_add_number = 0; | |
e0001a05 NC |
5349 | } |
5350 | ||
5351 | ||
5352 | /* tc_frob_label hook */ | |
5353 | ||
5354 | void | |
7fa3d080 | 5355 | xtensa_frob_label (symbolS *sym) |
e0001a05 | 5356 | { |
3ea38ac2 BW |
5357 | float freq; |
5358 | ||
5359 | if (cur_vinsn.inside_bundle) | |
5360 | { | |
5361 | as_bad (_("labels are not valid inside bundles")); | |
5362 | return; | |
5363 | } | |
5364 | ||
5365 | freq = get_subseg_target_freq (now_seg, now_subseg); | |
7b1cc377 | 5366 | |
43cd72b9 BW |
5367 | /* Since the label was already attached to a frag associated with the |
5368 | previous basic block, it now needs to be reset to the current frag. */ | |
5369 | symbol_set_frag (sym, frag_now); | |
5370 | S_SET_VALUE (sym, (valueT) frag_now_fix ()); | |
5371 | ||
82e7541d BW |
5372 | if (generating_literals) |
5373 | xtensa_add_literal_sym (sym); | |
5374 | else | |
5375 | xtensa_add_insn_label (sym); | |
5376 | ||
7b1cc377 BW |
5377 | if (symbol_get_tc (sym)->is_loop_target) |
5378 | { | |
5379 | if ((get_last_insn_flags (now_seg, now_subseg) | |
e0001a05 | 5380 | & FLAG_IS_BAD_LOOPEND) != 0) |
7b1cc377 BW |
5381 | as_bad (_("invalid last instruction for a zero-overhead loop")); |
5382 | ||
5383 | xtensa_set_frag_assembly_state (frag_now); | |
5384 | frag_var (rs_machine_dependent, 4, 4, RELAX_LOOP_END, | |
5385 | frag_now->fr_symbol, frag_now->fr_offset, NULL); | |
5386 | ||
5387 | xtensa_set_frag_assembly_state (frag_now); | |
c3ea6048 | 5388 | xtensa_move_labels (frag_now, 0); |
07a53e5c | 5389 | } |
e0001a05 NC |
5390 | |
5391 | /* No target aligning in the absolute section. */ | |
61846f28 | 5392 | if (now_seg != absolute_section |
61846f28 | 5393 | && !is_unaligned_label (sym) |
43cd72b9 BW |
5394 | && !generating_literals) |
5395 | { | |
43cd72b9 BW |
5396 | xtensa_set_frag_assembly_state (frag_now); |
5397 | ||
b7afdeef SA |
5398 | if (do_align_targets ()) |
5399 | frag_var (rs_machine_dependent, 0, (int) freq, | |
5400 | RELAX_DESIRE_ALIGN_IF_TARGET, frag_now->fr_symbol, | |
5401 | frag_now->fr_offset, NULL); | |
5402 | else | |
5403 | frag_var (rs_fill, 0, 0, frag_now->fr_subtype, | |
5404 | frag_now->fr_symbol, frag_now->fr_offset, NULL); | |
43cd72b9 | 5405 | xtensa_set_frag_assembly_state (frag_now); |
c3ea6048 | 5406 | xtensa_move_labels (frag_now, 0); |
43cd72b9 BW |
5407 | } |
5408 | ||
5409 | /* We need to mark the following properties even if we aren't aligning. */ | |
5410 | ||
5411 | /* If the label is already known to be a branch target, i.e., a | |
5412 | forward branch, mark the frag accordingly. Backward branches | |
5413 | are handled by xg_add_branch_and_loop_targets. */ | |
5414 | if (symbol_get_tc (sym)->is_branch_target) | |
5415 | symbol_get_frag (sym)->tc_frag_data.is_branch_target = TRUE; | |
5416 | ||
5417 | /* Loops only go forward, so they can be identified here. */ | |
5418 | if (symbol_get_tc (sym)->is_loop_target) | |
5419 | symbol_get_frag (sym)->tc_frag_data.is_loop_target = TRUE; | |
07a53e5c RH |
5420 | |
5421 | dwarf2_emit_label (sym); | |
43cd72b9 BW |
5422 | } |
5423 | ||
5424 | ||
5425 | /* tc_unrecognized_line hook */ | |
5426 | ||
5427 | int | |
7fa3d080 | 5428 | xtensa_unrecognized_line (int ch) |
43cd72b9 BW |
5429 | { |
5430 | switch (ch) | |
5431 | { | |
5432 | case '{' : | |
5433 | if (cur_vinsn.inside_bundle == 0) | |
5434 | { | |
5435 | /* PR8110: Cannot emit line number info inside a FLIX bundle | |
5436 | when using --gstabs. Temporarily disable debug info. */ | |
5437 | generate_lineno_debug (); | |
5438 | if (debug_type == DEBUG_STABS) | |
5439 | { | |
5440 | xt_saved_debug_type = debug_type; | |
5441 | debug_type = DEBUG_NONE; | |
5442 | } | |
82e7541d | 5443 | |
43cd72b9 BW |
5444 | cur_vinsn.inside_bundle = 1; |
5445 | } | |
5446 | else | |
5447 | { | |
5448 | as_bad (_("extra opening brace")); | |
5449 | return 0; | |
5450 | } | |
5451 | break; | |
82e7541d | 5452 | |
43cd72b9 BW |
5453 | case '}' : |
5454 | if (cur_vinsn.inside_bundle) | |
5455 | finish_vinsn (&cur_vinsn); | |
5456 | else | |
5457 | { | |
5458 | as_bad (_("extra closing brace")); | |
5459 | return 0; | |
5460 | } | |
5461 | break; | |
5462 | default: | |
5463 | as_bad (_("syntax error")); | |
5464 | return 0; | |
e0001a05 | 5465 | } |
43cd72b9 | 5466 | return 1; |
e0001a05 NC |
5467 | } |
5468 | ||
5469 | ||
5470 | /* md_flush_pending_output hook */ | |
5471 | ||
5472 | void | |
7fa3d080 | 5473 | xtensa_flush_pending_output (void) |
e0001a05 | 5474 | { |
a3582eee BW |
5475 | /* This line fixes a bug where automatically generated gstabs info |
5476 | separates a function label from its entry instruction, ending up | |
5477 | with the literal position between the function label and the entry | |
5478 | instruction and crashing code. It only happens with --gstabs and | |
5479 | --text-section-literals, and when several other obscure relaxation | |
5480 | conditions are met. */ | |
5481 | if (outputting_stabs_line_debug) | |
5482 | return; | |
5483 | ||
43cd72b9 BW |
5484 | if (cur_vinsn.inside_bundle) |
5485 | as_bad (_("missing closing brace")); | |
5486 | ||
e0001a05 NC |
5487 | /* If there is a non-zero instruction fragment, close it. */ |
5488 | if (frag_now_fix () != 0 && frag_now->tc_frag_data.is_insn) | |
5489 | { | |
5490 | frag_wane (frag_now); | |
5491 | frag_new (0); | |
43cd72b9 | 5492 | xtensa_set_frag_assembly_state (frag_now); |
e0001a05 NC |
5493 | } |
5494 | frag_now->tc_frag_data.is_insn = FALSE; | |
82e7541d BW |
5495 | |
5496 | xtensa_clear_insn_labels (); | |
e0001a05 NC |
5497 | } |
5498 | ||
5499 | ||
43cd72b9 BW |
5500 | /* We had an error while parsing an instruction. The string might look |
5501 | like this: "insn arg1, arg2 }". If so, we need to see the closing | |
5502 | brace and reset some fields. Otherwise, the vinsn never gets closed | |
5503 | and the num_slots field will grow past the end of the array of slots, | |
5504 | and bad things happen. */ | |
5505 | ||
5506 | static void | |
7fa3d080 | 5507 | error_reset_cur_vinsn (void) |
43cd72b9 BW |
5508 | { |
5509 | if (cur_vinsn.inside_bundle) | |
5510 | { | |
5511 | if (*input_line_pointer == '}' | |
5512 | || *(input_line_pointer - 1) == '}' | |
5513 | || *(input_line_pointer - 2) == '}') | |
5514 | xg_clear_vinsn (&cur_vinsn); | |
5515 | } | |
5516 | } | |
5517 | ||
5518 | ||
e0001a05 | 5519 | void |
7fa3d080 | 5520 | md_assemble (char *str) |
e0001a05 NC |
5521 | { |
5522 | xtensa_isa isa = xtensa_default_isa; | |
b224e962 | 5523 | char *opname; |
e0001a05 NC |
5524 | unsigned opnamelen; |
5525 | bfd_boolean has_underbar = FALSE; | |
43cd72b9 | 5526 | char *arg_strings[MAX_INSN_ARGS]; |
e0001a05 | 5527 | int num_args; |
e0001a05 | 5528 | TInsn orig_insn; /* Original instruction from the input. */ |
e0001a05 | 5529 | |
e0001a05 NC |
5530 | tinsn_init (&orig_insn); |
5531 | ||
5532 | /* Split off the opcode. */ | |
5533 | opnamelen = strspn (str, "abcdefghijklmnopqrstuvwxyz_/0123456789."); | |
4ec9d7d5 | 5534 | opname = xstrndup (str, opnamelen); |
e0001a05 NC |
5535 | |
5536 | num_args = tokenize_arguments (arg_strings, str + opnamelen); | |
5537 | if (num_args == -1) | |
5538 | { | |
5539 | as_bad (_("syntax error")); | |
5540 | return; | |
5541 | } | |
5542 | ||
5543 | if (xg_translate_idioms (&opname, &num_args, arg_strings)) | |
5544 | return; | |
5545 | ||
5546 | /* Check for an underbar prefix. */ | |
5547 | if (*opname == '_') | |
5548 | { | |
5549 | has_underbar = TRUE; | |
5550 | opname += 1; | |
5551 | } | |
5552 | ||
5553 | orig_insn.insn_type = ITYPE_INSN; | |
5554 | orig_insn.ntok = 0; | |
43cd72b9 | 5555 | orig_insn.is_specific_opcode = (has_underbar || !use_transform ()); |
e0001a05 | 5556 | orig_insn.opcode = xtensa_opcode_lookup (isa, opname); |
28dbbc02 | 5557 | |
2b0f3761 | 5558 | /* Special case: Check for "CALLXn.TLS" pseudo op. If found, grab its |
28dbbc02 BW |
5559 | extra argument and set the opcode to "CALLXn". */ |
5560 | if (orig_insn.opcode == XTENSA_UNDEFINED | |
5561 | && strncasecmp (opname, "callx", 5) == 0) | |
5562 | { | |
5563 | unsigned long window_size; | |
5564 | char *suffix; | |
5565 | ||
5566 | window_size = strtoul (opname + 5, &suffix, 10); | |
5567 | if (suffix != opname + 5 | |
5568 | && (window_size == 0 | |
5569 | || window_size == 4 | |
5570 | || window_size == 8 | |
5571 | || window_size == 12) | |
5572 | && strcasecmp (suffix, ".tls") == 0) | |
5573 | { | |
5574 | switch (window_size) | |
5575 | { | |
5576 | case 0: orig_insn.opcode = xtensa_callx0_opcode; break; | |
5577 | case 4: orig_insn.opcode = xtensa_callx4_opcode; break; | |
5578 | case 8: orig_insn.opcode = xtensa_callx8_opcode; break; | |
5579 | case 12: orig_insn.opcode = xtensa_callx12_opcode; break; | |
5580 | } | |
5581 | ||
5582 | if (num_args != 2) | |
5583 | as_bad (_("wrong number of operands for '%s'"), opname); | |
5584 | else | |
5585 | { | |
5586 | bfd_reloc_code_real_type reloc; | |
5587 | char *old_input_line_pointer; | |
19e8f41a | 5588 | expressionS *tok = &orig_insn.extra_arg; |
28dbbc02 BW |
5589 | |
5590 | old_input_line_pointer = input_line_pointer; | |
5591 | input_line_pointer = arg_strings[num_args - 1]; | |
5592 | ||
87975d2a | 5593 | expression (tok); |
28dbbc02 BW |
5594 | if (tok->X_op == O_symbol |
5595 | && ((reloc = xtensa_elf_suffix (&input_line_pointer, tok)) | |
5596 | == BFD_RELOC_XTENSA_TLS_CALL)) | |
5597 | tok->X_op = map_suffix_reloc_to_operator (reloc); | |
5598 | else | |
5599 | as_bad (_("bad relocation expression for '%s'"), opname); | |
5600 | ||
5601 | input_line_pointer = old_input_line_pointer; | |
5602 | num_args -= 1; | |
5603 | } | |
5604 | } | |
5605 | } | |
5606 | ||
2b0f3761 | 5607 | /* Special case: Check for "j.l" pseudo op. */ |
19e8f41a BW |
5608 | if (orig_insn.opcode == XTENSA_UNDEFINED |
5609 | && strncasecmp (opname, "j.l", 3) == 0) | |
5610 | { | |
5611 | if (num_args != 2) | |
5612 | as_bad (_("wrong number of operands for '%s'"), opname); | |
5613 | else | |
5614 | { | |
5615 | char *old_input_line_pointer; | |
5616 | expressionS *tok = &orig_insn.extra_arg; | |
5617 | ||
5618 | old_input_line_pointer = input_line_pointer; | |
5619 | input_line_pointer = arg_strings[num_args - 1]; | |
5620 | ||
5621 | expression_maybe_register (xtensa_jx_opcode, 0, tok); | |
5622 | input_line_pointer = old_input_line_pointer; | |
5623 | ||
5624 | num_args -= 1; | |
5625 | orig_insn.opcode = xtensa_j_opcode; | |
5626 | } | |
5627 | } | |
5628 | ||
e0001a05 NC |
5629 | if (orig_insn.opcode == XTENSA_UNDEFINED) |
5630 | { | |
43cd72b9 BW |
5631 | xtensa_format fmt = xtensa_format_lookup (isa, opname); |
5632 | if (fmt == XTENSA_UNDEFINED) | |
5633 | { | |
5634 | as_bad (_("unknown opcode or format name '%s'"), opname); | |
5635 | error_reset_cur_vinsn (); | |
5636 | return; | |
5637 | } | |
5638 | if (!cur_vinsn.inside_bundle) | |
5639 | { | |
5640 | as_bad (_("format names only valid inside bundles")); | |
5641 | error_reset_cur_vinsn (); | |
5642 | return; | |
5643 | } | |
5644 | if (cur_vinsn.format != XTENSA_UNDEFINED) | |
5645 | as_warn (_("multiple formats specified for one bundle; using '%s'"), | |
5646 | opname); | |
5647 | cur_vinsn.format = fmt; | |
5648 | free (has_underbar ? opname - 1 : opname); | |
5649 | error_reset_cur_vinsn (); | |
e0001a05 NC |
5650 | return; |
5651 | } | |
5652 | ||
e0001a05 NC |
5653 | /* Parse the arguments. */ |
5654 | if (parse_arguments (&orig_insn, num_args, arg_strings)) | |
5655 | { | |
5656 | as_bad (_("syntax error")); | |
43cd72b9 | 5657 | error_reset_cur_vinsn (); |
e0001a05 NC |
5658 | return; |
5659 | } | |
5660 | ||
5661 | /* Free the opcode and argument strings, now that they've been parsed. */ | |
5662 | free (has_underbar ? opname - 1 : opname); | |
5663 | opname = 0; | |
5664 | while (num_args-- > 0) | |
5665 | free (arg_strings[num_args]); | |
5666 | ||
43cd72b9 BW |
5667 | /* Get expressions for invisible operands. */ |
5668 | if (get_invisible_operands (&orig_insn)) | |
5669 | { | |
5670 | error_reset_cur_vinsn (); | |
5671 | return; | |
5672 | } | |
5673 | ||
e0001a05 NC |
5674 | /* Check for the right number and type of arguments. */ |
5675 | if (tinsn_check_arguments (&orig_insn)) | |
e0001a05 | 5676 | { |
43cd72b9 BW |
5677 | error_reset_cur_vinsn (); |
5678 | return; | |
e0001a05 NC |
5679 | } |
5680 | ||
b224e962 BW |
5681 | /* Record the line number for each TInsn, because a FLIX bundle may be |
5682 | spread across multiple input lines and individual instructions may be | |
5683 | moved around in some cases. */ | |
5684 | orig_insn.loc_directive_seen = dwarf2_loc_directive_seen; | |
5685 | dwarf2_where (&orig_insn.debug_line); | |
5686 | dwarf2_consume_line_info (); | |
c138bc38 | 5687 | |
43cd72b9 BW |
5688 | xg_add_branch_and_loop_targets (&orig_insn); |
5689 | ||
431ad2d0 BW |
5690 | /* Check that immediate value for ENTRY is >= 16. */ |
5691 | if (orig_insn.opcode == xtensa_entry_opcode && orig_insn.ntok >= 3) | |
e0001a05 | 5692 | { |
431ad2d0 BW |
5693 | expressionS *exp = &orig_insn.tok[2]; |
5694 | if (exp->X_op == O_constant && exp->X_add_number < 16) | |
5695 | as_warn (_("entry instruction with stack decrement < 16")); | |
e0001a05 NC |
5696 | } |
5697 | ||
e0001a05 | 5698 | /* Finish it off: |
43cd72b9 BW |
5699 | assemble_tokens (opcode, tok, ntok); |
5700 | expand the tokens from the orig_insn into the | |
5701 | stack of instructions that will not expand | |
e0001a05 | 5702 | unless required at relaxation time. */ |
e0001a05 | 5703 | |
43cd72b9 BW |
5704 | if (!cur_vinsn.inside_bundle) |
5705 | emit_single_op (&orig_insn); | |
5706 | else /* We are inside a bundle. */ | |
e0001a05 | 5707 | { |
43cd72b9 BW |
5708 | cur_vinsn.slots[cur_vinsn.num_slots] = orig_insn; |
5709 | cur_vinsn.num_slots++; | |
5710 | if (*input_line_pointer == '}' | |
5711 | || *(input_line_pointer - 1) == '}' | |
5712 | || *(input_line_pointer - 2) == '}') | |
5713 | finish_vinsn (&cur_vinsn); | |
e0001a05 NC |
5714 | } |
5715 | ||
43cd72b9 BW |
5716 | /* We've just emitted a new instruction so clear the list of labels. */ |
5717 | xtensa_clear_insn_labels (); | |
a82c7d90 DW |
5718 | |
5719 | xtensa_check_frag_count (); | |
e0001a05 NC |
5720 | } |
5721 | ||
5722 | ||
43cd72b9 | 5723 | /* HANDLE_ALIGN hook */ |
e0001a05 | 5724 | |
43cd72b9 BW |
5725 | /* For a .align directive, we mark the previous block with the alignment |
5726 | information. This will be placed in the object file in the | |
5727 | property section corresponding to this section. */ | |
e0001a05 | 5728 | |
43cd72b9 | 5729 | void |
7fa3d080 | 5730 | xtensa_handle_align (fragS *fragP) |
43cd72b9 BW |
5731 | { |
5732 | if (linkrelax | |
b08b5071 | 5733 | && ! fragP->tc_frag_data.is_literal |
43cd72b9 BW |
5734 | && (fragP->fr_type == rs_align |
5735 | || fragP->fr_type == rs_align_code) | |
43cd72b9 BW |
5736 | && fragP->fr_offset > 0 |
5737 | && now_seg != bss_section) | |
e0001a05 | 5738 | { |
43cd72b9 BW |
5739 | fragP->tc_frag_data.is_align = TRUE; |
5740 | fragP->tc_frag_data.alignment = fragP->fr_offset; | |
e0001a05 NC |
5741 | } |
5742 | ||
43cd72b9 | 5743 | if (fragP->fr_type == rs_align_test) |
e0001a05 | 5744 | { |
43cd72b9 BW |
5745 | int count; |
5746 | count = fragP->fr_next->fr_address - fragP->fr_address - fragP->fr_fix; | |
5747 | if (count != 0) | |
c138bc38 | 5748 | as_bad_where (fragP->fr_file, fragP->fr_line, |
43cd72b9 | 5749 | _("unaligned entry instruction")); |
e0001a05 | 5750 | } |
99ded152 BW |
5751 | |
5752 | if (linkrelax && fragP->fr_type == rs_org) | |
5753 | fragP->fr_subtype = RELAX_ORG; | |
e0001a05 | 5754 | } |
43cd72b9 | 5755 | |
e0001a05 NC |
5756 | |
5757 | /* TC_FRAG_INIT hook */ | |
5758 | ||
5759 | void | |
7fa3d080 | 5760 | xtensa_frag_init (fragS *frag) |
e0001a05 | 5761 | { |
43cd72b9 | 5762 | xtensa_set_frag_assembly_state (frag); |
e0001a05 NC |
5763 | } |
5764 | ||
5765 | ||
5766 | symbolS * | |
7fa3d080 | 5767 | md_undefined_symbol (char *name ATTRIBUTE_UNUSED) |
e0001a05 NC |
5768 | { |
5769 | return NULL; | |
5770 | } | |
5771 | ||
5772 | ||
5773 | /* Round up a section size to the appropriate boundary. */ | |
5774 | ||
5775 | valueT | |
7fa3d080 | 5776 | md_section_align (segT segment ATTRIBUTE_UNUSED, valueT size) |
e0001a05 NC |
5777 | { |
5778 | return size; /* Byte alignment is fine. */ | |
5779 | } | |
5780 | ||
5781 | ||
5782 | long | |
7fa3d080 | 5783 | md_pcrel_from (fixS *fixP) |
e0001a05 NC |
5784 | { |
5785 | char *insn_p; | |
5786 | static xtensa_insnbuf insnbuf = NULL; | |
43cd72b9 | 5787 | static xtensa_insnbuf slotbuf = NULL; |
e0001a05 | 5788 | int opnum; |
43cd72b9 | 5789 | uint32 opnd_value; |
e0001a05 | 5790 | xtensa_opcode opcode; |
43cd72b9 BW |
5791 | xtensa_format fmt; |
5792 | int slot; | |
e0001a05 NC |
5793 | xtensa_isa isa = xtensa_default_isa; |
5794 | valueT addr = fixP->fx_where + fixP->fx_frag->fr_address; | |
43cd72b9 | 5795 | bfd_boolean alt_reloc; |
e0001a05 | 5796 | |
e0001a05 | 5797 | if (fixP->fx_r_type == BFD_RELOC_XTENSA_ASM_EXPAND) |
30f725a1 | 5798 | return 0; |
e0001a05 | 5799 | |
1bbb5f21 BW |
5800 | if (fixP->fx_r_type == BFD_RELOC_32_PCREL) |
5801 | return addr; | |
5802 | ||
e0001a05 | 5803 | if (!insnbuf) |
43cd72b9 BW |
5804 | { |
5805 | insnbuf = xtensa_insnbuf_alloc (isa); | |
5806 | slotbuf = xtensa_insnbuf_alloc (isa); | |
5807 | } | |
e0001a05 NC |
5808 | |
5809 | insn_p = &fixP->fx_frag->fr_literal[fixP->fx_where]; | |
d77b99c9 | 5810 | xtensa_insnbuf_from_chars (isa, insnbuf, (unsigned char *) insn_p, 0); |
43cd72b9 BW |
5811 | fmt = xtensa_format_decode (isa, insnbuf); |
5812 | ||
5813 | if (fmt == XTENSA_UNDEFINED) | |
5814 | as_fatal (_("bad instruction format")); | |
5815 | ||
5816 | if (decode_reloc (fixP->fx_r_type, &slot, &alt_reloc) != 0) | |
5817 | as_fatal (_("invalid relocation")); | |
5818 | ||
5819 | xtensa_format_get_slot (isa, fmt, slot, insnbuf, slotbuf); | |
5820 | opcode = xtensa_opcode_decode (isa, fmt, slot, slotbuf); | |
5821 | ||
30f725a1 BW |
5822 | /* Check for "alternate" relocations (operand not specified). None |
5823 | of the current uses for these are really PC-relative. */ | |
43cd72b9 BW |
5824 | if (alt_reloc || opcode == xtensa_const16_opcode) |
5825 | { | |
5826 | if (opcode != xtensa_l32r_opcode | |
5827 | && opcode != xtensa_const16_opcode) | |
5828 | as_fatal (_("invalid relocation for '%s' instruction"), | |
5829 | xtensa_opcode_name (isa, opcode)); | |
30f725a1 | 5830 | return 0; |
e0001a05 NC |
5831 | } |
5832 | ||
43cd72b9 BW |
5833 | opnum = get_relaxable_immed (opcode); |
5834 | opnd_value = 0; | |
5835 | if (xtensa_operand_is_PCrelative (isa, opcode, opnum) != 1 | |
5836 | || xtensa_operand_do_reloc (isa, opcode, opnum, &opnd_value, addr)) | |
e0001a05 NC |
5837 | { |
5838 | as_bad_where (fixP->fx_file, | |
5839 | fixP->fx_line, | |
5840 | _("invalid relocation for operand %d of '%s'"), | |
5841 | opnum, xtensa_opcode_name (isa, opcode)); | |
30f725a1 | 5842 | return 0; |
e0001a05 | 5843 | } |
43cd72b9 BW |
5844 | return 0 - opnd_value; |
5845 | } | |
5846 | ||
5847 | ||
5848 | /* TC_FORCE_RELOCATION hook */ | |
5849 | ||
5850 | int | |
7fa3d080 | 5851 | xtensa_force_relocation (fixS *fix) |
43cd72b9 BW |
5852 | { |
5853 | switch (fix->fx_r_type) | |
30f725a1 BW |
5854 | { |
5855 | case BFD_RELOC_XTENSA_ASM_EXPAND: | |
43cd72b9 BW |
5856 | case BFD_RELOC_XTENSA_SLOT0_ALT: |
5857 | case BFD_RELOC_XTENSA_SLOT1_ALT: | |
5858 | case BFD_RELOC_XTENSA_SLOT2_ALT: | |
5859 | case BFD_RELOC_XTENSA_SLOT3_ALT: | |
5860 | case BFD_RELOC_XTENSA_SLOT4_ALT: | |
5861 | case BFD_RELOC_XTENSA_SLOT5_ALT: | |
5862 | case BFD_RELOC_XTENSA_SLOT6_ALT: | |
5863 | case BFD_RELOC_XTENSA_SLOT7_ALT: | |
5864 | case BFD_RELOC_XTENSA_SLOT8_ALT: | |
5865 | case BFD_RELOC_XTENSA_SLOT9_ALT: | |
5866 | case BFD_RELOC_XTENSA_SLOT10_ALT: | |
5867 | case BFD_RELOC_XTENSA_SLOT11_ALT: | |
5868 | case BFD_RELOC_XTENSA_SLOT12_ALT: | |
5869 | case BFD_RELOC_XTENSA_SLOT13_ALT: | |
5870 | case BFD_RELOC_XTENSA_SLOT14_ALT: | |
43cd72b9 BW |
5871 | return 1; |
5872 | default: | |
5873 | break; | |
e0001a05 NC |
5874 | } |
5875 | ||
43cd72b9 BW |
5876 | if (linkrelax && fix->fx_addsy |
5877 | && relaxable_section (S_GET_SEGMENT (fix->fx_addsy))) | |
5878 | return 1; | |
5879 | ||
5880 | return generic_force_reloc (fix); | |
5881 | } | |
5882 | ||
5883 | ||
30f725a1 BW |
5884 | /* TC_VALIDATE_FIX_SUB hook */ |
5885 | ||
5886 | int | |
5887 | xtensa_validate_fix_sub (fixS *fix) | |
5888 | { | |
5889 | segT add_symbol_segment, sub_symbol_segment; | |
5890 | ||
5891 | /* The difference of two symbols should be resolved by the assembler when | |
5892 | linkrelax is not set. If the linker may relax the section containing | |
5893 | the symbols, then an Xtensa DIFF relocation must be generated so that | |
5894 | the linker knows to adjust the difference value. */ | |
5895 | if (!linkrelax || fix->fx_addsy == NULL) | |
5896 | return 0; | |
5897 | ||
5898 | /* Make sure both symbols are in the same segment, and that segment is | |
5899 | "normal" and relaxable. If the segment is not "normal", then the | |
5900 | fix is not valid. If the segment is not "relaxable", then the fix | |
5901 | should have been handled earlier. */ | |
5902 | add_symbol_segment = S_GET_SEGMENT (fix->fx_addsy); | |
5903 | if (! SEG_NORMAL (add_symbol_segment) || | |
5904 | ! relaxable_section (add_symbol_segment)) | |
5905 | return 0; | |
5906 | sub_symbol_segment = S_GET_SEGMENT (fix->fx_subsy); | |
5907 | return (sub_symbol_segment == add_symbol_segment); | |
5908 | } | |
5909 | ||
5910 | ||
43cd72b9 BW |
5911 | /* NO_PSEUDO_DOT hook */ |
5912 | ||
5913 | /* This function has nothing to do with pseudo dots, but this is the | |
5914 | nearest macro to where the check needs to take place. FIXME: This | |
5915 | seems wrong. */ | |
5916 | ||
5917 | bfd_boolean | |
7fa3d080 | 5918 | xtensa_check_inside_bundle (void) |
43cd72b9 BW |
5919 | { |
5920 | if (cur_vinsn.inside_bundle && input_line_pointer[-1] == '.') | |
5921 | as_bad (_("directives are not valid inside bundles")); | |
5922 | ||
5923 | /* This function must always return FALSE because it is called via a | |
5924 | macro that has nothing to do with bundling. */ | |
5925 | return FALSE; | |
e0001a05 NC |
5926 | } |
5927 | ||
5928 | ||
43cd72b9 | 5929 | /* md_elf_section_change_hook */ |
e0001a05 NC |
5930 | |
5931 | void | |
7fa3d080 | 5932 | xtensa_elf_section_change_hook (void) |
e0001a05 | 5933 | { |
43cd72b9 BW |
5934 | /* Set up the assembly state. */ |
5935 | if (!frag_now->tc_frag_data.is_assembly_state_set) | |
5936 | xtensa_set_frag_assembly_state (frag_now); | |
e0001a05 NC |
5937 | } |
5938 | ||
5939 | ||
5940 | /* tc_fix_adjustable hook */ | |
5941 | ||
5942 | bfd_boolean | |
7fa3d080 | 5943 | xtensa_fix_adjustable (fixS *fixP) |
e0001a05 NC |
5944 | { |
5945 | /* We need the symbol name for the VTABLE entries. */ | |
5946 | if (fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT | |
5947 | || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY) | |
5948 | return 0; | |
5949 | ||
5950 | return 1; | |
5951 | } | |
5952 | ||
5953 | ||
6a7eedfe BW |
5954 | /* tc_symbol_new_hook */ |
5955 | ||
5956 | symbolS *expr_symbols = NULL; | |
5957 | ||
3739860c | 5958 | void |
6a7eedfe BW |
5959 | xtensa_symbol_new_hook (symbolS *sym) |
5960 | { | |
fb227da0 | 5961 | if (is_leb128_expr && S_GET_SEGMENT (sym) == expr_section) |
6a7eedfe BW |
5962 | { |
5963 | symbol_get_tc (sym)->next_expr_symbol = expr_symbols; | |
5964 | expr_symbols = sym; | |
5965 | } | |
5966 | } | |
5967 | ||
5968 | ||
e0001a05 | 5969 | void |
55cf6793 | 5970 | md_apply_fix (fixS *fixP, valueT *valP, segT seg) |
e0001a05 | 5971 | { |
30f725a1 | 5972 | char *const fixpos = fixP->fx_frag->fr_literal + fixP->fx_where; |
d47d412e | 5973 | valueT val = 0; |
30f725a1 | 5974 | |
e7da6241 BW |
5975 | /* Subtracted symbols are only allowed for a few relocation types, and |
5976 | unless linkrelax is enabled, they should not make it to this point. */ | |
5977 | if (fixP->fx_subsy && !(linkrelax && (fixP->fx_r_type == BFD_RELOC_32 | |
5978 | || fixP->fx_r_type == BFD_RELOC_16 | |
5979 | || fixP->fx_r_type == BFD_RELOC_8))) | |
5980 | as_bad_where (fixP->fx_file, fixP->fx_line, _("expression too complex")); | |
5981 | ||
30f725a1 | 5982 | switch (fixP->fx_r_type) |
e0001a05 | 5983 | { |
1bbb5f21 | 5984 | case BFD_RELOC_32_PCREL: |
30f725a1 BW |
5985 | case BFD_RELOC_32: |
5986 | case BFD_RELOC_16: | |
5987 | case BFD_RELOC_8: | |
e7da6241 | 5988 | if (fixP->fx_subsy) |
30f725a1 BW |
5989 | { |
5990 | switch (fixP->fx_r_type) | |
5991 | { | |
5992 | case BFD_RELOC_8: | |
5993 | fixP->fx_r_type = BFD_RELOC_XTENSA_DIFF8; | |
ea173078 | 5994 | fixP->fx_signed = 0; |
30f725a1 BW |
5995 | break; |
5996 | case BFD_RELOC_16: | |
5997 | fixP->fx_r_type = BFD_RELOC_XTENSA_DIFF16; | |
ea173078 | 5998 | fixP->fx_signed = 0; |
30f725a1 BW |
5999 | break; |
6000 | case BFD_RELOC_32: | |
6001 | fixP->fx_r_type = BFD_RELOC_XTENSA_DIFF32; | |
ea173078 | 6002 | fixP->fx_signed = 0; |
30f725a1 BW |
6003 | break; |
6004 | default: | |
6005 | break; | |
6006 | } | |
e0001a05 | 6007 | |
30f725a1 BW |
6008 | val = (S_GET_VALUE (fixP->fx_addsy) + fixP->fx_offset |
6009 | - S_GET_VALUE (fixP->fx_subsy)); | |
6010 | ||
6011 | /* The difference value gets written out, and the DIFF reloc | |
6012 | identifies the address of the subtracted symbol (i.e., the one | |
6013 | with the lowest address). */ | |
6014 | *valP = val; | |
6015 | fixP->fx_offset -= val; | |
6016 | fixP->fx_subsy = NULL; | |
6017 | } | |
6018 | else if (! fixP->fx_addsy) | |
e0001a05 | 6019 | { |
30f725a1 | 6020 | val = *valP; |
e0001a05 | 6021 | fixP->fx_done = 1; |
30f725a1 | 6022 | } |
d47d412e BW |
6023 | /* fall through */ |
6024 | ||
6025 | case BFD_RELOC_XTENSA_PLT: | |
30f725a1 BW |
6026 | md_number_to_chars (fixpos, val, fixP->fx_size); |
6027 | fixP->fx_no_overflow = 0; /* Use the standard overflow check. */ | |
6028 | break; | |
e0001a05 | 6029 | |
28dbbc02 BW |
6030 | case BFD_RELOC_XTENSA_TLSDESC_FN: |
6031 | case BFD_RELOC_XTENSA_TLSDESC_ARG: | |
6032 | case BFD_RELOC_XTENSA_TLS_TPOFF: | |
6033 | case BFD_RELOC_XTENSA_TLS_DTPOFF: | |
6034 | S_SET_THREAD_LOCAL (fixP->fx_addsy); | |
6035 | md_number_to_chars (fixpos, 0, fixP->fx_size); | |
6036 | fixP->fx_no_overflow = 0; /* Use the standard overflow check. */ | |
6037 | break; | |
6038 | ||
30f725a1 BW |
6039 | case BFD_RELOC_XTENSA_SLOT0_OP: |
6040 | case BFD_RELOC_XTENSA_SLOT1_OP: | |
6041 | case BFD_RELOC_XTENSA_SLOT2_OP: | |
6042 | case BFD_RELOC_XTENSA_SLOT3_OP: | |
6043 | case BFD_RELOC_XTENSA_SLOT4_OP: | |
6044 | case BFD_RELOC_XTENSA_SLOT5_OP: | |
6045 | case BFD_RELOC_XTENSA_SLOT6_OP: | |
6046 | case BFD_RELOC_XTENSA_SLOT7_OP: | |
6047 | case BFD_RELOC_XTENSA_SLOT8_OP: | |
6048 | case BFD_RELOC_XTENSA_SLOT9_OP: | |
6049 | case BFD_RELOC_XTENSA_SLOT10_OP: | |
6050 | case BFD_RELOC_XTENSA_SLOT11_OP: | |
6051 | case BFD_RELOC_XTENSA_SLOT12_OP: | |
6052 | case BFD_RELOC_XTENSA_SLOT13_OP: | |
6053 | case BFD_RELOC_XTENSA_SLOT14_OP: | |
6054 | if (linkrelax) | |
6055 | { | |
6056 | /* Write the tentative value of a PC-relative relocation to a | |
6057 | local symbol into the instruction. The value will be ignored | |
6058 | by the linker, and it makes the object file disassembly | |
6059 | readable when all branch targets are encoded in relocations. */ | |
6060 | ||
9c2799c2 | 6061 | gas_assert (fixP->fx_addsy); |
20ee54e8 | 6062 | if (S_GET_SEGMENT (fixP->fx_addsy) == seg |
30f725a1 BW |
6063 | && !S_FORCE_RELOC (fixP->fx_addsy, 1)) |
6064 | { | |
6065 | val = (S_GET_VALUE (fixP->fx_addsy) + fixP->fx_offset | |
6066 | - md_pcrel_from (fixP)); | |
6067 | (void) xg_apply_fix_value (fixP, val); | |
6068 | } | |
6069 | } | |
6070 | else if (! fixP->fx_addsy) | |
6071 | { | |
6072 | val = *valP; | |
6073 | if (xg_apply_fix_value (fixP, val)) | |
6074 | fixP->fx_done = 1; | |
6075 | } | |
6076 | break; | |
e0001a05 | 6077 | |
30f725a1 | 6078 | case BFD_RELOC_XTENSA_ASM_EXPAND: |
28dbbc02 BW |
6079 | case BFD_RELOC_XTENSA_TLS_FUNC: |
6080 | case BFD_RELOC_XTENSA_TLS_ARG: | |
6081 | case BFD_RELOC_XTENSA_TLS_CALL: | |
30f725a1 BW |
6082 | case BFD_RELOC_XTENSA_SLOT0_ALT: |
6083 | case BFD_RELOC_XTENSA_SLOT1_ALT: | |
6084 | case BFD_RELOC_XTENSA_SLOT2_ALT: | |
6085 | case BFD_RELOC_XTENSA_SLOT3_ALT: | |
6086 | case BFD_RELOC_XTENSA_SLOT4_ALT: | |
6087 | case BFD_RELOC_XTENSA_SLOT5_ALT: | |
6088 | case BFD_RELOC_XTENSA_SLOT6_ALT: | |
6089 | case BFD_RELOC_XTENSA_SLOT7_ALT: | |
6090 | case BFD_RELOC_XTENSA_SLOT8_ALT: | |
6091 | case BFD_RELOC_XTENSA_SLOT9_ALT: | |
6092 | case BFD_RELOC_XTENSA_SLOT10_ALT: | |
6093 | case BFD_RELOC_XTENSA_SLOT11_ALT: | |
6094 | case BFD_RELOC_XTENSA_SLOT12_ALT: | |
6095 | case BFD_RELOC_XTENSA_SLOT13_ALT: | |
6096 | case BFD_RELOC_XTENSA_SLOT14_ALT: | |
6097 | /* These all need to be resolved at link-time. Do nothing now. */ | |
6098 | break; | |
e0001a05 | 6099 | |
30f725a1 BW |
6100 | case BFD_RELOC_VTABLE_INHERIT: |
6101 | case BFD_RELOC_VTABLE_ENTRY: | |
6102 | fixP->fx_done = 0; | |
6103 | break; | |
e0001a05 | 6104 | |
30f725a1 BW |
6105 | default: |
6106 | as_bad (_("unhandled local relocation fix %s"), | |
6107 | bfd_get_reloc_code_name (fixP->fx_r_type)); | |
e0001a05 NC |
6108 | } |
6109 | } | |
6110 | ||
6111 | ||
6d4af3c2 | 6112 | const char * |
7fa3d080 | 6113 | md_atof (int type, char *litP, int *sizeP) |
e0001a05 | 6114 | { |
499ac353 | 6115 | return ieee_md_atof (type, litP, sizeP, target_big_endian); |
e0001a05 NC |
6116 | } |
6117 | ||
6118 | ||
6119 | int | |
7fa3d080 | 6120 | md_estimate_size_before_relax (fragS *fragP, segT seg ATTRIBUTE_UNUSED) |
e0001a05 | 6121 | { |
34e41783 | 6122 | return total_frag_text_expansion (fragP); |
e0001a05 NC |
6123 | } |
6124 | ||
6125 | ||
6126 | /* Translate internal representation of relocation info to BFD target | |
6127 | format. */ | |
6128 | ||
6129 | arelent * | |
30f725a1 | 6130 | tc_gen_reloc (asection *section ATTRIBUTE_UNUSED, fixS *fixp) |
e0001a05 NC |
6131 | { |
6132 | arelent *reloc; | |
6133 | ||
325801bd TS |
6134 | reloc = XNEW (arelent); |
6135 | reloc->sym_ptr_ptr = XNEW (asymbol *); | |
e0001a05 NC |
6136 | *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy); |
6137 | reloc->address = fixp->fx_frag->fr_address + fixp->fx_where; | |
6138 | ||
6139 | /* Make sure none of our internal relocations make it this far. | |
6140 | They'd better have been fully resolved by this point. */ | |
9c2799c2 | 6141 | gas_assert ((int) fixp->fx_r_type > 0); |
e0001a05 | 6142 | |
30f725a1 | 6143 | reloc->addend = fixp->fx_offset; |
43cd72b9 | 6144 | |
e0001a05 NC |
6145 | reloc->howto = bfd_reloc_type_lookup (stdoutput, fixp->fx_r_type); |
6146 | if (reloc->howto == NULL) | |
6147 | { | |
6148 | as_bad_where (fixp->fx_file, fixp->fx_line, | |
6149 | _("cannot represent `%s' relocation in object file"), | |
6150 | bfd_get_reloc_code_name (fixp->fx_r_type)); | |
43cd72b9 BW |
6151 | free (reloc->sym_ptr_ptr); |
6152 | free (reloc); | |
e0001a05 NC |
6153 | return NULL; |
6154 | } | |
6155 | ||
6156 | if (!fixp->fx_pcrel != !reloc->howto->pc_relative) | |
1bbb5f21 | 6157 | as_fatal (_("internal error; cannot generate `%s' relocation"), |
43cd72b9 | 6158 | bfd_get_reloc_code_name (fixp->fx_r_type)); |
e0001a05 | 6159 | |
e0001a05 NC |
6160 | return reloc; |
6161 | } | |
6162 | ||
7fa3d080 BW |
6163 | \f |
6164 | /* Checks for resource conflicts between instructions. */ | |
6165 | ||
c138bc38 BW |
6166 | /* The func unit stuff could be implemented as bit-vectors rather |
6167 | than the iterative approach here. If it ends up being too | |
7fa3d080 BW |
6168 | slow, we will switch it. */ |
6169 | ||
c138bc38 | 6170 | resource_table * |
7fa3d080 BW |
6171 | new_resource_table (void *data, |
6172 | int cycles, | |
6173 | int nu, | |
6174 | unit_num_copies_func uncf, | |
6175 | opcode_num_units_func onuf, | |
6176 | opcode_funcUnit_use_unit_func ouuf, | |
6177 | opcode_funcUnit_use_stage_func ousf) | |
6178 | { | |
6179 | int i; | |
325801bd | 6180 | resource_table *rt = XNEW (resource_table); |
7fa3d080 BW |
6181 | rt->data = data; |
6182 | rt->cycles = cycles; | |
6183 | rt->allocated_cycles = cycles; | |
6184 | rt->num_units = nu; | |
6185 | rt->unit_num_copies = uncf; | |
6186 | rt->opcode_num_units = onuf; | |
6187 | rt->opcode_unit_use = ouuf; | |
6188 | rt->opcode_unit_stage = ousf; | |
6189 | ||
add39d23 | 6190 | rt->units = XCNEWVEC (unsigned char *, cycles); |
7fa3d080 | 6191 | for (i = 0; i < cycles; i++) |
add39d23 | 6192 | rt->units[i] = XCNEWVEC (unsigned char, nu); |
7fa3d080 BW |
6193 | |
6194 | return rt; | |
6195 | } | |
6196 | ||
6197 | ||
c138bc38 | 6198 | void |
7fa3d080 BW |
6199 | clear_resource_table (resource_table *rt) |
6200 | { | |
6201 | int i, j; | |
6202 | for (i = 0; i < rt->allocated_cycles; i++) | |
6203 | for (j = 0; j < rt->num_units; j++) | |
6204 | rt->units[i][j] = 0; | |
6205 | } | |
6206 | ||
6207 | ||
6208 | /* We never shrink it, just fake it into thinking so. */ | |
6209 | ||
c138bc38 | 6210 | void |
7fa3d080 BW |
6211 | resize_resource_table (resource_table *rt, int cycles) |
6212 | { | |
6213 | int i, old_cycles; | |
6214 | ||
6215 | rt->cycles = cycles; | |
6216 | if (cycles <= rt->allocated_cycles) | |
6217 | return; | |
6218 | ||
6219 | old_cycles = rt->allocated_cycles; | |
6220 | rt->allocated_cycles = cycles; | |
6221 | ||
325801bd | 6222 | rt->units = XRESIZEVEC (unsigned char *, rt->units, rt->allocated_cycles); |
7fa3d080 | 6223 | for (i = 0; i < old_cycles; i++) |
325801bd | 6224 | rt->units[i] = XRESIZEVEC (unsigned char, rt->units[i], rt->num_units); |
7fa3d080 | 6225 | for (i = old_cycles; i < cycles; i++) |
add39d23 | 6226 | rt->units[i] = XCNEWVEC (unsigned char, rt->num_units); |
7fa3d080 BW |
6227 | } |
6228 | ||
6229 | ||
c138bc38 | 6230 | bfd_boolean |
7fa3d080 BW |
6231 | resources_available (resource_table *rt, xtensa_opcode opcode, int cycle) |
6232 | { | |
6233 | int i; | |
6234 | int uses = (rt->opcode_num_units) (rt->data, opcode); | |
6235 | ||
c138bc38 | 6236 | for (i = 0; i < uses; i++) |
7fa3d080 BW |
6237 | { |
6238 | xtensa_funcUnit unit = (rt->opcode_unit_use) (rt->data, opcode, i); | |
6239 | int stage = (rt->opcode_unit_stage) (rt->data, opcode, i); | |
6240 | int copies_in_use = rt->units[stage + cycle][unit]; | |
6241 | int copies = (rt->unit_num_copies) (rt->data, unit); | |
6242 | if (copies_in_use >= copies) | |
6243 | return FALSE; | |
6244 | } | |
6245 | return TRUE; | |
6246 | } | |
7fa3d080 | 6247 | |
c138bc38 BW |
6248 | |
6249 | void | |
7fa3d080 BW |
6250 | reserve_resources (resource_table *rt, xtensa_opcode opcode, int cycle) |
6251 | { | |
6252 | int i; | |
6253 | int uses = (rt->opcode_num_units) (rt->data, opcode); | |
6254 | ||
c138bc38 | 6255 | for (i = 0; i < uses; i++) |
7fa3d080 BW |
6256 | { |
6257 | xtensa_funcUnit unit = (rt->opcode_unit_use) (rt->data, opcode, i); | |
6258 | int stage = (rt->opcode_unit_stage) (rt->data, opcode, i); | |
c138bc38 BW |
6259 | /* Note that this allows resources to be oversubscribed. That's |
6260 | essential to the way the optional scheduler works. | |
7fa3d080 BW |
6261 | resources_available reports when a resource is over-subscribed, |
6262 | so it's easy to tell. */ | |
6263 | rt->units[stage + cycle][unit]++; | |
6264 | } | |
6265 | } | |
6266 | ||
6267 | ||
c138bc38 | 6268 | void |
7fa3d080 BW |
6269 | release_resources (resource_table *rt, xtensa_opcode opcode, int cycle) |
6270 | { | |
6271 | int i; | |
6272 | int uses = (rt->opcode_num_units) (rt->data, opcode); | |
6273 | ||
c138bc38 | 6274 | for (i = 0; i < uses; i++) |
7fa3d080 BW |
6275 | { |
6276 | xtensa_funcUnit unit = (rt->opcode_unit_use) (rt->data, opcode, i); | |
6277 | int stage = (rt->opcode_unit_stage) (rt->data, opcode, i); | |
9c2799c2 | 6278 | gas_assert (rt->units[stage + cycle][unit] > 0); |
7fa3d080 | 6279 | rt->units[stage + cycle][unit]--; |
7fa3d080 BW |
6280 | } |
6281 | } | |
c138bc38 | 6282 | |
7fa3d080 BW |
6283 | |
6284 | /* Wrapper functions make parameterized resource reservation | |
6285 | more convenient. */ | |
6286 | ||
c138bc38 | 6287 | int |
7fa3d080 BW |
6288 | opcode_funcUnit_use_unit (void *data, xtensa_opcode opcode, int idx) |
6289 | { | |
6290 | xtensa_funcUnit_use *use = xtensa_opcode_funcUnit_use (data, opcode, idx); | |
c138bc38 | 6291 | return use->unit; |
7fa3d080 BW |
6292 | } |
6293 | ||
6294 | ||
c138bc38 | 6295 | int |
7fa3d080 BW |
6296 | opcode_funcUnit_use_stage (void *data, xtensa_opcode opcode, int idx) |
6297 | { | |
6298 | xtensa_funcUnit_use *use = xtensa_opcode_funcUnit_use (data, opcode, idx); | |
6299 | return use->stage; | |
6300 | } | |
6301 | ||
6302 | ||
6303 | /* Note that this function does not check issue constraints, but | |
6304 | solely whether the hardware is available to execute the given | |
c138bc38 | 6305 | instructions together. It also doesn't check if the tinsns |
7fa3d080 | 6306 | write the same state, or access the same tieports. That is |
a1ace8d8 | 6307 | checked by check_t1_t2_reads_and_writes. */ |
7fa3d080 BW |
6308 | |
6309 | static bfd_boolean | |
6310 | resources_conflict (vliw_insn *vinsn) | |
6311 | { | |
6312 | int i; | |
6313 | static resource_table *rt = NULL; | |
6314 | ||
6315 | /* This is the most common case by far. Optimize it. */ | |
6316 | if (vinsn->num_slots == 1) | |
6317 | return FALSE; | |
43cd72b9 | 6318 | |
c138bc38 | 6319 | if (rt == NULL) |
7fa3d080 BW |
6320 | { |
6321 | xtensa_isa isa = xtensa_default_isa; | |
6322 | rt = new_resource_table | |
77cba8a3 | 6323 | (isa, xtensa_num_pipe_stages, |
7fa3d080 BW |
6324 | xtensa_isa_num_funcUnits (isa), |
6325 | (unit_num_copies_func) xtensa_funcUnit_num_copies, | |
6326 | (opcode_num_units_func) xtensa_opcode_num_funcUnit_uses, | |
6327 | opcode_funcUnit_use_unit, | |
6328 | opcode_funcUnit_use_stage); | |
6329 | } | |
43cd72b9 | 6330 | |
7fa3d080 | 6331 | clear_resource_table (rt); |
43cd72b9 | 6332 | |
7fa3d080 BW |
6333 | for (i = 0; i < vinsn->num_slots; i++) |
6334 | { | |
6335 | if (!resources_available (rt, vinsn->slots[i].opcode, 0)) | |
6336 | return TRUE; | |
6337 | reserve_resources (rt, vinsn->slots[i].opcode, 0); | |
6338 | } | |
e0001a05 | 6339 | |
7fa3d080 BW |
6340 | return FALSE; |
6341 | } | |
e0001a05 | 6342 | |
7fa3d080 BW |
6343 | \f |
6344 | /* finish_vinsn, emit_single_op and helper functions. */ | |
e0001a05 | 6345 | |
7fa3d080 BW |
6346 | static bfd_boolean find_vinsn_conflicts (vliw_insn *); |
6347 | static xtensa_format xg_find_narrowest_format (vliw_insn *); | |
7fa3d080 | 6348 | static void xg_assemble_vliw_tokens (vliw_insn *); |
e0001a05 NC |
6349 | |
6350 | ||
43cd72b9 BW |
6351 | /* We have reached the end of a bundle; emit into the frag. */ |
6352 | ||
e0001a05 | 6353 | static void |
7fa3d080 | 6354 | finish_vinsn (vliw_insn *vinsn) |
e0001a05 | 6355 | { |
43cd72b9 BW |
6356 | IStack slotstack; |
6357 | int i; | |
bf3d1399 | 6358 | int slots; |
e0001a05 | 6359 | |
43cd72b9 | 6360 | if (find_vinsn_conflicts (vinsn)) |
a1ace8d8 BW |
6361 | { |
6362 | xg_clear_vinsn (vinsn); | |
6363 | return; | |
6364 | } | |
43cd72b9 BW |
6365 | |
6366 | /* First, find a format that works. */ | |
6367 | if (vinsn->format == XTENSA_UNDEFINED) | |
6368 | vinsn->format = xg_find_narrowest_format (vinsn); | |
6369 | ||
bf3d1399 AM |
6370 | slots = xtensa_format_num_slots (xtensa_default_isa, vinsn->format); |
6371 | if (slots > 1 | |
19fc3723 SA |
6372 | && produce_flix == FLIX_NONE) |
6373 | { | |
6374 | as_bad (_("The option \"--no-allow-flix\" prohibits multi-slot flix.")); | |
6375 | xg_clear_vinsn (vinsn); | |
6376 | return; | |
6377 | } | |
6378 | ||
43cd72b9 BW |
6379 | if (vinsn->format == XTENSA_UNDEFINED) |
6380 | { | |
3b4dbbbf | 6381 | as_bad (_("couldn't find a valid instruction format")); |
43cd72b9 BW |
6382 | fprintf (stderr, _(" ops were: ")); |
6383 | for (i = 0; i < vinsn->num_slots; i++) | |
6384 | fprintf (stderr, _(" %s;"), | |
6385 | xtensa_opcode_name (xtensa_default_isa, | |
6386 | vinsn->slots[i].opcode)); | |
6387 | fprintf (stderr, _("\n")); | |
6388 | xg_clear_vinsn (vinsn); | |
6389 | return; | |
6390 | } | |
6391 | ||
bf3d1399 | 6392 | if (vinsn->num_slots != slots) |
e0001a05 | 6393 | { |
bf3d1399 AM |
6394 | as_bad (_("mismatch for format '%s': #slots = %d, #opcodes = %d"), |
6395 | xtensa_format_name (xtensa_default_isa, vinsn->format), | |
6e98b342 | 6396 | slots, vinsn->num_slots); |
43cd72b9 BW |
6397 | xg_clear_vinsn (vinsn); |
6398 | return; | |
6399 | } | |
e0001a05 | 6400 | |
c138bc38 | 6401 | if (resources_conflict (vinsn)) |
43cd72b9 | 6402 | { |
3b4dbbbf | 6403 | as_bad (_("illegal resource usage in bundle")); |
43cd72b9 BW |
6404 | fprintf (stderr, " ops were: "); |
6405 | for (i = 0; i < vinsn->num_slots; i++) | |
6406 | fprintf (stderr, " %s;", | |
6407 | xtensa_opcode_name (xtensa_default_isa, | |
6408 | vinsn->slots[i].opcode)); | |
6409 | fprintf (stderr, "\n"); | |
6410 | xg_clear_vinsn (vinsn); | |
6411 | return; | |
6412 | } | |
6413 | ||
6414 | for (i = 0; i < vinsn->num_slots; i++) | |
6415 | { | |
6416 | if (vinsn->slots[i].opcode != XTENSA_UNDEFINED) | |
e0001a05 | 6417 | { |
43cd72b9 BW |
6418 | symbolS *lit_sym = NULL; |
6419 | int j; | |
6420 | bfd_boolean e = FALSE; | |
6421 | bfd_boolean saved_density = density_supported; | |
6422 | ||
6423 | /* We don't want to narrow ops inside multi-slot bundles. */ | |
6424 | if (vinsn->num_slots > 1) | |
6425 | density_supported = FALSE; | |
6426 | ||
6427 | istack_init (&slotstack); | |
6428 | if (vinsn->slots[i].opcode == xtensa_nop_opcode) | |
e0001a05 | 6429 | { |
43cd72b9 BW |
6430 | vinsn->slots[i].opcode = |
6431 | xtensa_format_slot_nop_opcode (xtensa_default_isa, | |
6432 | vinsn->format, i); | |
6433 | vinsn->slots[i].ntok = 0; | |
6434 | } | |
e0001a05 | 6435 | |
43cd72b9 BW |
6436 | if (xg_expand_assembly_insn (&slotstack, &vinsn->slots[i])) |
6437 | { | |
6438 | e = TRUE; | |
6439 | continue; | |
e0001a05 | 6440 | } |
e0001a05 | 6441 | |
43cd72b9 | 6442 | density_supported = saved_density; |
e0001a05 | 6443 | |
43cd72b9 BW |
6444 | if (e) |
6445 | { | |
6446 | xg_clear_vinsn (vinsn); | |
6447 | return; | |
6448 | } | |
e0001a05 | 6449 | |
0fa77c95 | 6450 | for (j = 0; j < slotstack.ninsn; j++) |
43cd72b9 BW |
6451 | { |
6452 | TInsn *insn = &slotstack.insn[j]; | |
6453 | if (insn->insn_type == ITYPE_LITERAL) | |
6454 | { | |
9c2799c2 | 6455 | gas_assert (lit_sym == NULL); |
43cd72b9 BW |
6456 | lit_sym = xg_assemble_literal (insn); |
6457 | } | |
6458 | else | |
6459 | { | |
9c2799c2 | 6460 | gas_assert (insn->insn_type == ITYPE_INSN); |
43cd72b9 BW |
6461 | if (lit_sym) |
6462 | xg_resolve_literals (insn, lit_sym); | |
0fa77c95 BW |
6463 | if (j != slotstack.ninsn - 1) |
6464 | emit_single_op (insn); | |
43cd72b9 BW |
6465 | } |
6466 | } | |
6467 | ||
6468 | if (vinsn->num_slots > 1) | |
6469 | { | |
6470 | if (opcode_fits_format_slot | |
6471 | (slotstack.insn[slotstack.ninsn - 1].opcode, | |
6472 | vinsn->format, i)) | |
6473 | { | |
6474 | vinsn->slots[i] = slotstack.insn[slotstack.ninsn - 1]; | |
6475 | } | |
6476 | else | |
6477 | { | |
b2d179be | 6478 | emit_single_op (&slotstack.insn[slotstack.ninsn - 1]); |
43cd72b9 BW |
6479 | if (vinsn->format == XTENSA_UNDEFINED) |
6480 | vinsn->slots[i].opcode = xtensa_nop_opcode; | |
6481 | else | |
c138bc38 | 6482 | vinsn->slots[i].opcode |
43cd72b9 BW |
6483 | = xtensa_format_slot_nop_opcode (xtensa_default_isa, |
6484 | vinsn->format, i); | |
6485 | ||
6486 | vinsn->slots[i].ntok = 0; | |
6487 | } | |
6488 | } | |
6489 | else | |
6490 | { | |
6491 | vinsn->slots[0] = slotstack.insn[slotstack.ninsn - 1]; | |
6492 | vinsn->format = XTENSA_UNDEFINED; | |
6493 | } | |
6494 | } | |
6495 | } | |
6496 | ||
6497 | /* Now check resource conflicts on the modified bundle. */ | |
c138bc38 | 6498 | if (resources_conflict (vinsn)) |
43cd72b9 | 6499 | { |
3b4dbbbf | 6500 | as_bad (_("illegal resource usage in bundle")); |
43cd72b9 BW |
6501 | fprintf (stderr, " ops were: "); |
6502 | for (i = 0; i < vinsn->num_slots; i++) | |
6503 | fprintf (stderr, " %s;", | |
6504 | xtensa_opcode_name (xtensa_default_isa, | |
6505 | vinsn->slots[i].opcode)); | |
6506 | fprintf (stderr, "\n"); | |
6507 | xg_clear_vinsn (vinsn); | |
6508 | return; | |
6509 | } | |
6510 | ||
6511 | /* First, find a format that works. */ | |
6512 | if (vinsn->format == XTENSA_UNDEFINED) | |
6513 | vinsn->format = xg_find_narrowest_format (vinsn); | |
6514 | ||
6515 | xg_assemble_vliw_tokens (vinsn); | |
6516 | ||
6517 | xg_clear_vinsn (vinsn); | |
a82c7d90 DW |
6518 | |
6519 | xtensa_check_frag_count (); | |
43cd72b9 BW |
6520 | } |
6521 | ||
6522 | ||
6523 | /* Given an vliw instruction, what conflicts are there in register | |
6524 | usage and in writes to states and queues? | |
6525 | ||
6526 | This function does two things: | |
6527 | 1. Reports an error when a vinsn contains illegal combinations | |
6528 | of writes to registers states or queues. | |
6529 | 2. Marks individual tinsns as not relaxable if the combination | |
6530 | contains antidependencies. | |
6531 | ||
6532 | Job 2 handles things like swap semantics in instructions that need | |
6533 | to be relaxed. For example, | |
6534 | ||
6535 | addi a0, a1, 100000 | |
6536 | ||
6537 | normally would be relaxed to | |
6538 | ||
6539 | l32r a0, some_label | |
6540 | add a0, a1, a0 | |
6541 | ||
6542 | _but_, if the above instruction is bundled with an a0 reader, e.g., | |
6543 | ||
6544 | { addi a0, a1, 10000 ; add a2, a0, a4 ; } | |
6545 | ||
6546 | then we can't relax it into | |
6547 | ||
6548 | l32r a0, some_label | |
6549 | { add a0, a1, a0 ; add a2, a0, a4 ; } | |
6550 | ||
6551 | because the value of a0 is trashed before the second add can read it. */ | |
6552 | ||
7fa3d080 BW |
6553 | static char check_t1_t2_reads_and_writes (TInsn *, TInsn *); |
6554 | ||
43cd72b9 | 6555 | static bfd_boolean |
7fa3d080 | 6556 | find_vinsn_conflicts (vliw_insn *vinsn) |
43cd72b9 BW |
6557 | { |
6558 | int i, j; | |
6559 | int branches = 0; | |
6560 | xtensa_isa isa = xtensa_default_isa; | |
6561 | ||
9c2799c2 | 6562 | gas_assert (!past_xtensa_end); |
43cd72b9 BW |
6563 | |
6564 | for (i = 0 ; i < vinsn->num_slots; i++) | |
6565 | { | |
6566 | TInsn *op1 = &vinsn->slots[i]; | |
6567 | if (op1->is_specific_opcode) | |
6568 | op1->keep_wide = TRUE; | |
6569 | else | |
6570 | op1->keep_wide = FALSE; | |
6571 | } | |
6572 | ||
6573 | for (i = 0 ; i < vinsn->num_slots; i++) | |
6574 | { | |
6575 | TInsn *op1 = &vinsn->slots[i]; | |
6576 | ||
6577 | if (xtensa_opcode_is_branch (isa, op1->opcode) == 1) | |
6578 | branches++; | |
6579 | ||
6580 | for (j = 0; j < vinsn->num_slots; j++) | |
6581 | { | |
6582 | if (i != j) | |
6583 | { | |
6584 | TInsn *op2 = &vinsn->slots[j]; | |
6585 | char conflict_type = check_t1_t2_reads_and_writes (op1, op2); | |
6586 | switch (conflict_type) | |
6587 | { | |
6588 | case 'c': | |
6589 | as_bad (_("opcodes '%s' (slot %d) and '%s' (slot %d) write the same register"), | |
6590 | xtensa_opcode_name (isa, op1->opcode), i, | |
6591 | xtensa_opcode_name (isa, op2->opcode), j); | |
6592 | return TRUE; | |
6593 | case 'd': | |
6594 | as_bad (_("opcodes '%s' (slot %d) and '%s' (slot %d) write the same state"), | |
6595 | xtensa_opcode_name (isa, op1->opcode), i, | |
6596 | xtensa_opcode_name (isa, op2->opcode), j); | |
6597 | return TRUE; | |
6598 | case 'e': | |
53dfbcc7 | 6599 | as_bad (_("opcodes '%s' (slot %d) and '%s' (slot %d) write the same port"), |
43cd72b9 BW |
6600 | xtensa_opcode_name (isa, op1->opcode), i, |
6601 | xtensa_opcode_name (isa, op2->opcode), j); | |
6602 | return TRUE; | |
6603 | case 'f': | |
53dfbcc7 | 6604 | as_bad (_("opcodes '%s' (slot %d) and '%s' (slot %d) both have volatile port accesses"), |
43cd72b9 BW |
6605 | xtensa_opcode_name (isa, op1->opcode), i, |
6606 | xtensa_opcode_name (isa, op2->opcode), j); | |
6607 | return TRUE; | |
6608 | default: | |
6609 | /* Everything is OK. */ | |
6610 | break; | |
6611 | } | |
6612 | op2->is_specific_opcode = (op2->is_specific_opcode | |
6613 | || conflict_type == 'a'); | |
6614 | } | |
6615 | } | |
6616 | } | |
6617 | ||
6618 | if (branches > 1) | |
6619 | { | |
6620 | as_bad (_("multiple branches or jumps in the same bundle")); | |
6621 | return TRUE; | |
6622 | } | |
6623 | ||
6624 | return FALSE; | |
6625 | } | |
6626 | ||
6627 | ||
a1ace8d8 | 6628 | /* Check how the state used by t1 and t2 relate. |
43cd72b9 BW |
6629 | Cases found are: |
6630 | ||
6631 | case A: t1 reads a register t2 writes (an antidependency within a bundle) | |
6632 | case B: no relationship between what is read and written (both could | |
6633 | read the same reg though) | |
c138bc38 | 6634 | case C: t1 writes a register t2 writes (a register conflict within a |
43cd72b9 BW |
6635 | bundle) |
6636 | case D: t1 writes a state that t2 also writes | |
6637 | case E: t1 writes a tie queue that t2 also writes | |
a1ace8d8 | 6638 | case F: two volatile queue accesses |
43cd72b9 BW |
6639 | */ |
6640 | ||
6641 | static char | |
7fa3d080 | 6642 | check_t1_t2_reads_and_writes (TInsn *t1, TInsn *t2) |
43cd72b9 BW |
6643 | { |
6644 | xtensa_isa isa = xtensa_default_isa; | |
6645 | xtensa_regfile t1_regfile, t2_regfile; | |
6646 | int t1_reg, t2_reg; | |
6647 | int t1_base_reg, t1_last_reg; | |
6648 | int t2_base_reg, t2_last_reg; | |
6649 | char t1_inout, t2_inout; | |
6650 | int i, j; | |
6651 | char conflict = 'b'; | |
6652 | int t1_states; | |
6653 | int t2_states; | |
6654 | int t1_interfaces; | |
6655 | int t2_interfaces; | |
6656 | bfd_boolean t1_volatile = FALSE; | |
6657 | bfd_boolean t2_volatile = FALSE; | |
6658 | ||
6659 | /* Check registers. */ | |
6660 | for (j = 0; j < t2->ntok; j++) | |
6661 | { | |
6662 | if (xtensa_operand_is_register (isa, t2->opcode, j) != 1) | |
6663 | continue; | |
6664 | ||
6665 | t2_regfile = xtensa_operand_regfile (isa, t2->opcode, j); | |
6666 | t2_base_reg = t2->tok[j].X_add_number; | |
6667 | t2_last_reg = t2_base_reg + xtensa_operand_num_regs (isa, t2->opcode, j); | |
6668 | ||
6669 | for (i = 0; i < t1->ntok; i++) | |
6670 | { | |
6671 | if (xtensa_operand_is_register (isa, t1->opcode, i) != 1) | |
6672 | continue; | |
6673 | ||
6674 | t1_regfile = xtensa_operand_regfile (isa, t1->opcode, i); | |
6675 | ||
6676 | if (t1_regfile != t2_regfile) | |
6677 | continue; | |
6678 | ||
6679 | t1_inout = xtensa_operand_inout (isa, t1->opcode, i); | |
6680 | t2_inout = xtensa_operand_inout (isa, t2->opcode, j); | |
6681 | ||
6682 | if (xtensa_operand_is_known_reg (isa, t1->opcode, i) == 0 | |
6683 | || xtensa_operand_is_known_reg (isa, t2->opcode, j) == 0) | |
6684 | { | |
6685 | if (t1_inout == 'm' || t1_inout == 'o' | |
6686 | || t2_inout == 'm' || t2_inout == 'o') | |
6687 | { | |
6688 | conflict = 'a'; | |
6689 | continue; | |
6690 | } | |
6691 | } | |
6692 | ||
6693 | t1_base_reg = t1->tok[i].X_add_number; | |
6694 | t1_last_reg = (t1_base_reg | |
6695 | + xtensa_operand_num_regs (isa, t1->opcode, i)); | |
6696 | ||
6697 | for (t1_reg = t1_base_reg; t1_reg < t1_last_reg; t1_reg++) | |
6698 | { | |
6699 | for (t2_reg = t2_base_reg; t2_reg < t2_last_reg; t2_reg++) | |
6700 | { | |
6701 | if (t1_reg != t2_reg) | |
6702 | continue; | |
6703 | ||
6704 | if (t2_inout == 'i' && (t1_inout == 'm' || t1_inout == 'o')) | |
7fa3d080 BW |
6705 | { |
6706 | conflict = 'a'; | |
6707 | continue; | |
6708 | } | |
43cd72b9 | 6709 | |
7fa3d080 BW |
6710 | if (t1_inout == 'i' && (t2_inout == 'm' || t2_inout == 'o')) |
6711 | { | |
6712 | conflict = 'a'; | |
6713 | continue; | |
6714 | } | |
43cd72b9 | 6715 | |
7fa3d080 BW |
6716 | if (t1_inout != 'i' && t2_inout != 'i') |
6717 | return 'c'; | |
6718 | } | |
6719 | } | |
6720 | } | |
6721 | } | |
43cd72b9 | 6722 | |
7fa3d080 BW |
6723 | /* Check states. */ |
6724 | t1_states = xtensa_opcode_num_stateOperands (isa, t1->opcode); | |
6725 | t2_states = xtensa_opcode_num_stateOperands (isa, t2->opcode); | |
6726 | for (j = 0; j < t2_states; j++) | |
43cd72b9 | 6727 | { |
7fa3d080 BW |
6728 | xtensa_state t2_so = xtensa_stateOperand_state (isa, t2->opcode, j); |
6729 | t2_inout = xtensa_stateOperand_inout (isa, t2->opcode, j); | |
6730 | for (i = 0; i < t1_states; i++) | |
6731 | { | |
6732 | xtensa_state t1_so = xtensa_stateOperand_state (isa, t1->opcode, i); | |
6733 | t1_inout = xtensa_stateOperand_inout (isa, t1->opcode, i); | |
1fa3cd83 | 6734 | if (t1_so != t2_so || xtensa_state_is_shared_or (isa, t1_so) == 1) |
7fa3d080 | 6735 | continue; |
43cd72b9 | 6736 | |
7fa3d080 BW |
6737 | if (t2_inout == 'i' && (t1_inout == 'm' || t1_inout == 'o')) |
6738 | { | |
6739 | conflict = 'a'; | |
6740 | continue; | |
6741 | } | |
c138bc38 | 6742 | |
7fa3d080 BW |
6743 | if (t1_inout == 'i' && (t2_inout == 'm' || t2_inout == 'o')) |
6744 | { | |
6745 | conflict = 'a'; | |
6746 | continue; | |
6747 | } | |
c138bc38 | 6748 | |
7fa3d080 BW |
6749 | if (t1_inout != 'i' && t2_inout != 'i') |
6750 | return 'd'; | |
c138bc38 | 6751 | } |
7fa3d080 | 6752 | } |
43cd72b9 | 6753 | |
7fa3d080 BW |
6754 | /* Check tieports. */ |
6755 | t1_interfaces = xtensa_opcode_num_interfaceOperands (isa, t1->opcode); | |
6756 | t2_interfaces = xtensa_opcode_num_interfaceOperands (isa, t2->opcode); | |
c138bc38 | 6757 | for (j = 0; j < t2_interfaces; j++) |
43cd72b9 | 6758 | { |
7fa3d080 BW |
6759 | xtensa_interface t2_int |
6760 | = xtensa_interfaceOperand_interface (isa, t2->opcode, j); | |
a1ace8d8 BW |
6761 | int t2_class = xtensa_interface_class_id (isa, t2_int); |
6762 | ||
53dfbcc7 | 6763 | t2_inout = xtensa_interface_inout (isa, t2_int); |
a1ace8d8 | 6764 | if (xtensa_interface_has_side_effect (isa, t2_int) == 1) |
7fa3d080 | 6765 | t2_volatile = TRUE; |
a1ace8d8 | 6766 | |
7fa3d080 BW |
6767 | for (i = 0; i < t1_interfaces; i++) |
6768 | { | |
6769 | xtensa_interface t1_int | |
6770 | = xtensa_interfaceOperand_interface (isa, t1->opcode, j); | |
2eccd1b4 | 6771 | int t1_class = xtensa_interface_class_id (isa, t1_int); |
a1ace8d8 | 6772 | |
53dfbcc7 | 6773 | t1_inout = xtensa_interface_inout (isa, t1_int); |
a1ace8d8 | 6774 | if (xtensa_interface_has_side_effect (isa, t1_int) == 1) |
7fa3d080 | 6775 | t1_volatile = TRUE; |
a1ace8d8 BW |
6776 | |
6777 | if (t1_volatile && t2_volatile && (t1_class == t2_class)) | |
6778 | return 'f'; | |
c138bc38 | 6779 | |
7fa3d080 BW |
6780 | if (t1_int != t2_int) |
6781 | continue; | |
c138bc38 | 6782 | |
7fa3d080 BW |
6783 | if (t2_inout == 'i' && t1_inout == 'o') |
6784 | { | |
6785 | conflict = 'a'; | |
6786 | continue; | |
6787 | } | |
c138bc38 | 6788 | |
7fa3d080 BW |
6789 | if (t1_inout == 'i' && t2_inout == 'o') |
6790 | { | |
6791 | conflict = 'a'; | |
6792 | continue; | |
6793 | } | |
c138bc38 | 6794 | |
7fa3d080 BW |
6795 | if (t1_inout != 'i' && t2_inout != 'i') |
6796 | return 'e'; | |
6797 | } | |
43cd72b9 | 6798 | } |
c138bc38 | 6799 | |
7fa3d080 | 6800 | return conflict; |
43cd72b9 BW |
6801 | } |
6802 | ||
6803 | ||
6804 | static xtensa_format | |
7fa3d080 | 6805 | xg_find_narrowest_format (vliw_insn *vinsn) |
43cd72b9 BW |
6806 | { |
6807 | /* Right now we assume that the ops within the vinsn are properly | |
6808 | ordered for the slots that the programmer wanted them in. In | |
6809 | other words, we don't rearrange the ops in hopes of finding a | |
6810 | better format. The scheduler handles that. */ | |
6811 | ||
6812 | xtensa_isa isa = xtensa_default_isa; | |
6813 | xtensa_format format; | |
43cd72b9 BW |
6814 | xtensa_opcode nop_opcode = xtensa_nop_opcode; |
6815 | ||
65738a7d BW |
6816 | if (vinsn->num_slots == 1) |
6817 | return xg_get_single_format (vinsn->slots[0].opcode); | |
6818 | ||
43cd72b9 BW |
6819 | for (format = 0; format < xtensa_isa_num_formats (isa); format++) |
6820 | { | |
d8392fd9 SA |
6821 | vliw_insn v_copy; |
6822 | xg_copy_vinsn (&v_copy, vinsn); | |
43cd72b9 BW |
6823 | if (xtensa_format_num_slots (isa, format) == v_copy.num_slots) |
6824 | { | |
6825 | int slot; | |
6826 | int fit = 0; | |
6827 | for (slot = 0; slot < v_copy.num_slots; slot++) | |
6828 | { | |
6829 | if (v_copy.slots[slot].opcode == nop_opcode) | |
6830 | { | |
6831 | v_copy.slots[slot].opcode = | |
6832 | xtensa_format_slot_nop_opcode (isa, format, slot); | |
6833 | v_copy.slots[slot].ntok = 0; | |
6834 | } | |
6835 | ||
6836 | if (opcode_fits_format_slot (v_copy.slots[slot].opcode, | |
6837 | format, slot)) | |
6838 | fit++; | |
7fa3d080 | 6839 | else if (v_copy.num_slots > 1) |
43cd72b9 | 6840 | { |
7fa3d080 BW |
6841 | TInsn widened; |
6842 | /* Try the widened version. */ | |
6843 | if (!v_copy.slots[slot].keep_wide | |
6844 | && !v_copy.slots[slot].is_specific_opcode | |
84b08ed9 BW |
6845 | && xg_is_single_relaxable_insn (&v_copy.slots[slot], |
6846 | &widened, TRUE) | |
7fa3d080 BW |
6847 | && opcode_fits_format_slot (widened.opcode, |
6848 | format, slot)) | |
43cd72b9 | 6849 | { |
7fa3d080 BW |
6850 | v_copy.slots[slot] = widened; |
6851 | fit++; | |
43cd72b9 BW |
6852 | } |
6853 | } | |
6854 | } | |
6855 | if (fit == v_copy.num_slots) | |
6856 | { | |
d8392fd9 | 6857 | xg_copy_vinsn (vinsn, &v_copy); |
43cd72b9 BW |
6858 | xtensa_format_encode (isa, format, vinsn->insnbuf); |
6859 | vinsn->format = format; | |
6860 | break; | |
6861 | } | |
6862 | } | |
6863 | } | |
6864 | ||
6865 | if (format == xtensa_isa_num_formats (isa)) | |
6866 | return XTENSA_UNDEFINED; | |
6867 | ||
6868 | return format; | |
6869 | } | |
6870 | ||
6871 | ||
6872 | /* Return the additional space needed in a frag | |
6873 | for possible relaxations of any ops in a VLIW insn. | |
6874 | Also fill out the relaxations that might be required of | |
6875 | each tinsn in the vinsn. */ | |
6876 | ||
6877 | static int | |
e7da6241 | 6878 | relaxation_requirements (vliw_insn *vinsn, bfd_boolean *pfinish_frag) |
43cd72b9 | 6879 | { |
e7da6241 | 6880 | bfd_boolean finish_frag = FALSE; |
43cd72b9 BW |
6881 | int extra_space = 0; |
6882 | int slot; | |
6883 | ||
6884 | for (slot = 0; slot < vinsn->num_slots; slot++) | |
6885 | { | |
6886 | TInsn *tinsn = &vinsn->slots[slot]; | |
6887 | if (!tinsn_has_symbolic_operands (tinsn)) | |
6888 | { | |
6889 | /* A narrow instruction could be widened later to help | |
6890 | alignment issues. */ | |
84b08ed9 | 6891 | if (xg_is_single_relaxable_insn (tinsn, 0, TRUE) |
43cd72b9 BW |
6892 | && !tinsn->is_specific_opcode |
6893 | && vinsn->num_slots == 1) | |
6894 | { | |
6895 | /* Difference in bytes between narrow and wide insns... */ | |
6896 | extra_space += 1; | |
6897 | tinsn->subtype = RELAX_NARROW; | |
43cd72b9 BW |
6898 | } |
6899 | } | |
6900 | else | |
6901 | { | |
b08b5071 BW |
6902 | if (workaround_b_j_loop_end |
6903 | && tinsn->opcode == xtensa_jx_opcode | |
43cd72b9 BW |
6904 | && use_transform ()) |
6905 | { | |
6906 | /* Add 2 of these. */ | |
6907 | extra_space += 3; /* for the nop size */ | |
6908 | tinsn->subtype = RELAX_ADD_NOP_IF_PRE_LOOP_END; | |
6909 | } | |
c138bc38 | 6910 | |
43cd72b9 BW |
6911 | /* Need to assemble it with space for the relocation. */ |
6912 | if (xg_is_relaxable_insn (tinsn, 0) | |
6913 | && !tinsn->is_specific_opcode) | |
6914 | { | |
6915 | int max_size = xg_get_max_insn_widen_size (tinsn->opcode); | |
6916 | int max_literal_size = | |
6917 | xg_get_max_insn_widen_literal_size (tinsn->opcode); | |
c138bc38 | 6918 | |
43cd72b9 | 6919 | tinsn->literal_space = max_literal_size; |
c138bc38 | 6920 | |
43cd72b9 | 6921 | tinsn->subtype = RELAX_IMMED; |
43cd72b9 BW |
6922 | extra_space += max_size; |
6923 | } | |
6924 | else | |
6925 | { | |
e7da6241 BW |
6926 | /* A fix record will be added for this instruction prior |
6927 | to relaxation, so make it end the frag. */ | |
6928 | finish_frag = TRUE; | |
43cd72b9 BW |
6929 | } |
6930 | } | |
6931 | } | |
e7da6241 | 6932 | *pfinish_frag = finish_frag; |
43cd72b9 BW |
6933 | return extra_space; |
6934 | } | |
6935 | ||
6936 | ||
6937 | static void | |
b2d179be | 6938 | bundle_tinsn (TInsn *tinsn, vliw_insn *vinsn) |
43cd72b9 BW |
6939 | { |
6940 | xtensa_isa isa = xtensa_default_isa; | |
b2d179be | 6941 | int slot, chosen_slot; |
43cd72b9 | 6942 | |
b2d179be | 6943 | vinsn->format = xg_get_single_format (tinsn->opcode); |
9c2799c2 | 6944 | gas_assert (vinsn->format != XTENSA_UNDEFINED); |
b2d179be | 6945 | vinsn->num_slots = xtensa_format_num_slots (isa, vinsn->format); |
43cd72b9 | 6946 | |
b2d179be BW |
6947 | chosen_slot = xg_get_single_slot (tinsn->opcode); |
6948 | for (slot = 0; slot < vinsn->num_slots; slot++) | |
43cd72b9 | 6949 | { |
b2d179be BW |
6950 | if (slot == chosen_slot) |
6951 | vinsn->slots[slot] = *tinsn; | |
6952 | else | |
6953 | { | |
6954 | vinsn->slots[slot].opcode = | |
6955 | xtensa_format_slot_nop_opcode (isa, vinsn->format, slot); | |
6956 | vinsn->slots[slot].ntok = 0; | |
6957 | vinsn->slots[slot].insn_type = ITYPE_INSN; | |
6958 | } | |
43cd72b9 | 6959 | } |
43cd72b9 BW |
6960 | } |
6961 | ||
6962 | ||
6963 | static bfd_boolean | |
7fa3d080 | 6964 | emit_single_op (TInsn *orig_insn) |
43cd72b9 BW |
6965 | { |
6966 | int i; | |
6967 | IStack istack; /* put instructions into here */ | |
6968 | symbolS *lit_sym = NULL; | |
6969 | symbolS *label_sym = NULL; | |
6970 | ||
6971 | istack_init (&istack); | |
6972 | ||
6973 | /* Special-case for "movi aX, foo" which is guaranteed to need relaxing. | |
c138bc38 BW |
6974 | Because the scheduling and bundling characteristics of movi and |
6975 | l32r or const16 are so different, we can do much better if we relax | |
43cd72b9 | 6976 | it prior to scheduling and bundling, rather than after. */ |
c138bc38 | 6977 | if ((orig_insn->opcode == xtensa_movi_opcode |
b08b5071 BW |
6978 | || orig_insn->opcode == xtensa_movi_n_opcode) |
6979 | && !cur_vinsn.inside_bundle | |
43cd72b9 | 6980 | && (orig_insn->tok[1].X_op == O_symbol |
28dbbc02 BW |
6981 | || orig_insn->tok[1].X_op == O_pltrel |
6982 | || orig_insn->tok[1].X_op == O_tlsfunc | |
6983 | || orig_insn->tok[1].X_op == O_tlsarg | |
6984 | || orig_insn->tok[1].X_op == O_tpoff | |
6985 | || orig_insn->tok[1].X_op == O_dtpoff) | |
482fd9f9 | 6986 | && !orig_insn->is_specific_opcode && use_transform ()) |
43cd72b9 BW |
6987 | xg_assembly_relax (&istack, orig_insn, now_seg, frag_now, 0, 1, 0); |
6988 | else | |
6989 | if (xg_expand_assembly_insn (&istack, orig_insn)) | |
6990 | return TRUE; | |
6991 | ||
6992 | for (i = 0; i < istack.ninsn; i++) | |
6993 | { | |
6994 | TInsn *insn = &istack.insn[i]; | |
c138bc38 | 6995 | switch (insn->insn_type) |
43cd72b9 BW |
6996 | { |
6997 | case ITYPE_LITERAL: | |
9c2799c2 | 6998 | gas_assert (lit_sym == NULL); |
43cd72b9 BW |
6999 | lit_sym = xg_assemble_literal (insn); |
7000 | break; | |
7001 | case ITYPE_LABEL: | |
7002 | { | |
7003 | static int relaxed_sym_idx = 0; | |
325801bd | 7004 | char *label = XNEWVEC (char, strlen (FAKE_LABEL_NAME) + 12); |
43cd72b9 BW |
7005 | sprintf (label, "%s_rl_%x", FAKE_LABEL_NAME, relaxed_sym_idx++); |
7006 | colon (label); | |
9c2799c2 | 7007 | gas_assert (label_sym == NULL); |
43cd72b9 | 7008 | label_sym = symbol_find_or_make (label); |
9c2799c2 | 7009 | gas_assert (label_sym); |
43cd72b9 BW |
7010 | free (label); |
7011 | } | |
7012 | break; | |
7013 | case ITYPE_INSN: | |
b2d179be BW |
7014 | { |
7015 | vliw_insn v; | |
7016 | if (lit_sym) | |
7017 | xg_resolve_literals (insn, lit_sym); | |
7018 | if (label_sym) | |
7019 | xg_resolve_labels (insn, label_sym); | |
7020 | xg_init_vinsn (&v); | |
7021 | bundle_tinsn (insn, &v); | |
7022 | finish_vinsn (&v); | |
7023 | xg_free_vinsn (&v); | |
7024 | } | |
43cd72b9 BW |
7025 | break; |
7026 | default: | |
9c2799c2 | 7027 | gas_assert (0); |
43cd72b9 BW |
7028 | break; |
7029 | } | |
7030 | } | |
7031 | return FALSE; | |
7032 | } | |
7033 | ||
7034 | ||
34e41783 BW |
7035 | static int |
7036 | total_frag_text_expansion (fragS *fragP) | |
7037 | { | |
7038 | int slot; | |
7039 | int total_expansion = 0; | |
7040 | ||
62af60e2 | 7041 | for (slot = 0; slot < config_max_slots; slot++) |
34e41783 BW |
7042 | total_expansion += fragP->tc_frag_data.text_expansion[slot]; |
7043 | ||
7044 | return total_expansion; | |
7045 | } | |
7046 | ||
7047 | ||
43cd72b9 BW |
7048 | /* Emit a vliw instruction to the current fragment. */ |
7049 | ||
7fa3d080 BW |
7050 | static void |
7051 | xg_assemble_vliw_tokens (vliw_insn *vinsn) | |
43cd72b9 | 7052 | { |
e7da6241 | 7053 | bfd_boolean finish_frag; |
43cd72b9 BW |
7054 | bfd_boolean is_jump = FALSE; |
7055 | bfd_boolean is_branch = FALSE; | |
7056 | xtensa_isa isa = xtensa_default_isa; | |
43cd72b9 BW |
7057 | int insn_size; |
7058 | int extra_space; | |
7059 | char *f = NULL; | |
7060 | int slot; | |
b224e962 BW |
7061 | struct dwarf2_line_info debug_line; |
7062 | bfd_boolean loc_directive_seen = FALSE; | |
7063 | TInsn *tinsn; | |
43cd72b9 | 7064 | |
b224e962 | 7065 | memset (&debug_line, 0, sizeof (struct dwarf2_line_info)); |
43cd72b9 BW |
7066 | |
7067 | if (generating_literals) | |
7068 | { | |
7069 | static int reported = 0; | |
7070 | if (reported < 4) | |
7071 | as_bad_where (frag_now->fr_file, frag_now->fr_line, | |
7072 | _("cannot assemble into a literal fragment")); | |
7073 | if (reported == 3) | |
7074 | as_bad (_("...")); | |
7075 | reported++; | |
7076 | return; | |
7077 | } | |
7078 | ||
7079 | if (frag_now_fix () != 0 | |
b08b5071 | 7080 | && (! frag_now->tc_frag_data.is_insn |
43cd72b9 | 7081 | || (vinsn_has_specific_opcodes (vinsn) && use_transform ()) |
28a0da39 | 7082 | || (!use_transform ()) != frag_now->tc_frag_data.is_no_transform |
7c834684 BW |
7083 | || (directive_state[directive_longcalls] |
7084 | != frag_now->tc_frag_data.use_longcalls) | |
43cd72b9 BW |
7085 | || (directive_state[directive_absolute_literals] |
7086 | != frag_now->tc_frag_data.use_absolute_literals))) | |
7087 | { | |
7088 | frag_wane (frag_now); | |
7089 | frag_new (0); | |
7090 | xtensa_set_frag_assembly_state (frag_now); | |
7091 | } | |
7092 | ||
7093 | if (workaround_a0_b_retw | |
7094 | && vinsn->num_slots == 1 | |
7095 | && (get_last_insn_flags (now_seg, now_subseg) & FLAG_IS_A0_WRITER) != 0 | |
7096 | && xtensa_opcode_is_branch (isa, vinsn->slots[0].opcode) == 1 | |
7097 | && use_transform ()) | |
7098 | { | |
7099 | has_a0_b_retw = TRUE; | |
7100 | ||
7101 | /* Mark this fragment with the special RELAX_ADD_NOP_IF_A0_B_RETW. | |
7102 | After the first assembly pass we will check all of them and | |
7103 | add a nop if needed. */ | |
7104 | frag_now->tc_frag_data.is_insn = TRUE; | |
7105 | frag_var (rs_machine_dependent, 4, 4, | |
7106 | RELAX_ADD_NOP_IF_A0_B_RETW, | |
7107 | frag_now->fr_symbol, | |
7108 | frag_now->fr_offset, | |
7109 | NULL); | |
7110 | xtensa_set_frag_assembly_state (frag_now); | |
7111 | frag_now->tc_frag_data.is_insn = TRUE; | |
7112 | frag_var (rs_machine_dependent, 4, 4, | |
7113 | RELAX_ADD_NOP_IF_A0_B_RETW, | |
7114 | frag_now->fr_symbol, | |
7115 | frag_now->fr_offset, | |
7116 | NULL); | |
7117 | xtensa_set_frag_assembly_state (frag_now); | |
7118 | } | |
7119 | ||
b224e962 | 7120 | for (slot = 0; slot < vinsn->num_slots; slot++) |
43cd72b9 | 7121 | { |
b224e962 BW |
7122 | tinsn = &vinsn->slots[slot]; |
7123 | ||
43cd72b9 | 7124 | /* See if the instruction implies an aligned section. */ |
b224e962 | 7125 | if (xtensa_opcode_is_loop (isa, tinsn->opcode) == 1) |
43cd72b9 | 7126 | record_alignment (now_seg, 2); |
c138bc38 | 7127 | |
b224e962 BW |
7128 | /* Determine the best line number for debug info. */ |
7129 | if ((tinsn->loc_directive_seen || !loc_directive_seen) | |
7130 | && (tinsn->debug_line.filenum != debug_line.filenum | |
7131 | || tinsn->debug_line.line < debug_line.line | |
7132 | || tinsn->debug_line.column < debug_line.column)) | |
7133 | debug_line = tinsn->debug_line; | |
7134 | if (tinsn->loc_directive_seen) | |
7135 | loc_directive_seen = TRUE; | |
43cd72b9 BW |
7136 | } |
7137 | ||
7138 | /* Special cases for instructions that force an alignment... */ | |
7139 | /* None of these opcodes are bundle-able. */ | |
7140 | if (xtensa_opcode_is_loop (isa, vinsn->slots[0].opcode) == 1) | |
7141 | { | |
d77b99c9 | 7142 | int max_fill; |
c138bc38 | 7143 | |
05d58145 BW |
7144 | /* Remember the symbol that marks the end of the loop in the frag |
7145 | that marks the start of the loop. This way we can easily find | |
7146 | the end of the loop at the beginning, without adding special code | |
7147 | to mark the loop instructions themselves. */ | |
7148 | symbolS *target_sym = NULL; | |
7149 | if (vinsn->slots[0].tok[1].X_op == O_symbol) | |
7150 | target_sym = vinsn->slots[0].tok[1].X_add_symbol; | |
7151 | ||
43cd72b9 BW |
7152 | xtensa_set_frag_assembly_state (frag_now); |
7153 | frag_now->tc_frag_data.is_insn = TRUE; | |
c138bc38 | 7154 | |
43cd72b9 BW |
7155 | max_fill = get_text_align_max_fill_size |
7156 | (get_text_align_power (xtensa_fetch_width), | |
7157 | TRUE, frag_now->tc_frag_data.is_no_density); | |
7158 | ||
7159 | if (use_transform ()) | |
7160 | frag_var (rs_machine_dependent, max_fill, max_fill, | |
05d58145 | 7161 | RELAX_ALIGN_NEXT_OPCODE, target_sym, 0, NULL); |
43cd72b9 | 7162 | else |
c138bc38 | 7163 | frag_var (rs_machine_dependent, 0, 0, |
05d58145 | 7164 | RELAX_CHECK_ALIGN_NEXT_OPCODE, target_sym, 0, NULL); |
43cd72b9 | 7165 | xtensa_set_frag_assembly_state (frag_now); |
43cd72b9 BW |
7166 | } |
7167 | ||
b08b5071 | 7168 | if (vinsn->slots[0].opcode == xtensa_entry_opcode |
43cd72b9 BW |
7169 | && !vinsn->slots[0].is_specific_opcode) |
7170 | { | |
7171 | xtensa_mark_literal_pool_location (); | |
c3ea6048 | 7172 | xtensa_move_labels (frag_now, 0); |
43cd72b9 BW |
7173 | frag_var (rs_align_test, 1, 1, 0, NULL, 2, NULL); |
7174 | } | |
7175 | ||
7176 | if (vinsn->num_slots == 1) | |
7177 | { | |
7178 | if (workaround_a0_b_retw && use_transform ()) | |
7179 | set_last_insn_flags (now_seg, now_subseg, FLAG_IS_A0_WRITER, | |
7180 | is_register_writer (&vinsn->slots[0], "a", 0)); | |
7181 | ||
7182 | set_last_insn_flags (now_seg, now_subseg, FLAG_IS_BAD_LOOPEND, | |
7183 | is_bad_loopend_opcode (&vinsn->slots[0])); | |
7184 | } | |
7185 | else | |
7186 | set_last_insn_flags (now_seg, now_subseg, FLAG_IS_BAD_LOOPEND, FALSE); | |
7187 | ||
7188 | insn_size = xtensa_format_length (isa, vinsn->format); | |
7189 | ||
e7da6241 | 7190 | extra_space = relaxation_requirements (vinsn, &finish_frag); |
43cd72b9 BW |
7191 | |
7192 | /* vinsn_to_insnbuf will produce the error. */ | |
7193 | if (vinsn->format != XTENSA_UNDEFINED) | |
7194 | { | |
d77b99c9 | 7195 | f = frag_more (insn_size + extra_space); |
43cd72b9 BW |
7196 | xtensa_set_frag_assembly_state (frag_now); |
7197 | frag_now->tc_frag_data.is_insn = TRUE; | |
7198 | } | |
7199 | ||
e7da6241 | 7200 | vinsn_to_insnbuf (vinsn, f, frag_now, FALSE); |
43cd72b9 BW |
7201 | if (vinsn->format == XTENSA_UNDEFINED) |
7202 | return; | |
7203 | ||
d77b99c9 | 7204 | xtensa_insnbuf_to_chars (isa, vinsn->insnbuf, (unsigned char *) f, 0); |
c138bc38 | 7205 | |
b224e962 BW |
7206 | if (debug_type == DEBUG_DWARF2 || loc_directive_seen) |
7207 | dwarf2_gen_line_info (frag_now_fix () - (insn_size + extra_space), | |
7208 | &debug_line); | |
43cd72b9 BW |
7209 | |
7210 | for (slot = 0; slot < vinsn->num_slots; slot++) | |
7211 | { | |
b224e962 | 7212 | tinsn = &vinsn->slots[slot]; |
43cd72b9 | 7213 | frag_now->tc_frag_data.slot_subtypes[slot] = tinsn->subtype; |
7c834684 | 7214 | frag_now->tc_frag_data.slot_symbols[slot] = tinsn->symbol; |
7c834684 | 7215 | frag_now->tc_frag_data.slot_offsets[slot] = tinsn->offset; |
43cd72b9 | 7216 | frag_now->tc_frag_data.literal_frags[slot] = tinsn->literal_frag; |
b46824bd MF |
7217 | if (tinsn->opcode == xtensa_l32r_opcode) |
7218 | { | |
7219 | frag_now->tc_frag_data.literal_frags[slot] = | |
7220 | tinsn->tok[1].X_add_symbol->sy_frag; | |
7221 | } | |
43cd72b9 BW |
7222 | if (tinsn->literal_space != 0) |
7223 | xg_assemble_literal_space (tinsn->literal_space, slot); | |
19e8f41a | 7224 | frag_now->tc_frag_data.free_reg[slot] = tinsn->extra_arg; |
43cd72b9 BW |
7225 | |
7226 | if (tinsn->subtype == RELAX_NARROW) | |
9c2799c2 | 7227 | gas_assert (vinsn->num_slots == 1); |
43cd72b9 BW |
7228 | if (xtensa_opcode_is_jump (isa, tinsn->opcode) == 1) |
7229 | is_jump = TRUE; | |
7230 | if (xtensa_opcode_is_branch (isa, tinsn->opcode) == 1) | |
7231 | is_branch = TRUE; | |
7232 | ||
e7da6241 BW |
7233 | if (tinsn->subtype || tinsn->symbol || tinsn->offset |
7234 | || tinsn->literal_frag || is_jump || is_branch) | |
43cd72b9 BW |
7235 | finish_frag = TRUE; |
7236 | } | |
7237 | ||
7238 | if (vinsn_has_specific_opcodes (vinsn) && use_transform ()) | |
b08b5071 | 7239 | frag_now->tc_frag_data.is_specific_opcode = TRUE; |
43cd72b9 BW |
7240 | |
7241 | if (finish_frag) | |
7242 | { | |
7243 | frag_variant (rs_machine_dependent, | |
7244 | extra_space, extra_space, RELAX_SLOTS, | |
7245 | frag_now->fr_symbol, frag_now->fr_offset, f); | |
7246 | xtensa_set_frag_assembly_state (frag_now); | |
7247 | } | |
7248 | ||
7249 | /* Special cases for loops: | |
7250 | close_loop_end should be inserted AFTER short_loop. | |
7251 | Make sure that CLOSE loops are processed BEFORE short_loops | |
7252 | when converting them. */ | |
7253 | ||
7254 | /* "short_loop": Add a NOP if the loop is < 4 bytes. */ | |
64b607e6 | 7255 | if (xtensa_opcode_is_loop (isa, vinsn->slots[0].opcode) == 1 |
43cd72b9 BW |
7256 | && !vinsn->slots[0].is_specific_opcode) |
7257 | { | |
7258 | if (workaround_short_loop && use_transform ()) | |
7259 | { | |
7260 | maybe_has_short_loop = TRUE; | |
7261 | frag_now->tc_frag_data.is_insn = TRUE; | |
7262 | frag_var (rs_machine_dependent, 4, 4, | |
7263 | RELAX_ADD_NOP_IF_SHORT_LOOP, | |
7264 | frag_now->fr_symbol, frag_now->fr_offset, NULL); | |
7265 | frag_now->tc_frag_data.is_insn = TRUE; | |
7266 | frag_var (rs_machine_dependent, 4, 4, | |
7267 | RELAX_ADD_NOP_IF_SHORT_LOOP, | |
7268 | frag_now->fr_symbol, frag_now->fr_offset, NULL); | |
7269 | } | |
7270 | ||
7271 | /* "close_loop_end": Add up to 12 bytes of NOPs to keep a | |
7272 | loop at least 12 bytes away from another loop's end. */ | |
7273 | if (workaround_close_loop_end && use_transform ()) | |
7274 | { | |
7275 | maybe_has_close_loop_end = TRUE; | |
7276 | frag_now->tc_frag_data.is_insn = TRUE; | |
7277 | frag_var (rs_machine_dependent, 12, 12, | |
7278 | RELAX_ADD_NOP_IF_CLOSE_LOOP_END, | |
7279 | frag_now->fr_symbol, frag_now->fr_offset, NULL); | |
7280 | } | |
7281 | } | |
7282 | ||
7283 | if (use_transform ()) | |
7284 | { | |
7285 | if (is_jump) | |
7286 | { | |
9c2799c2 | 7287 | gas_assert (finish_frag); |
43cd72b9 | 7288 | frag_var (rs_machine_dependent, |
1beeb686 | 7289 | xtensa_fetch_width, xtensa_fetch_width, |
43cd72b9 BW |
7290 | RELAX_UNREACHABLE, |
7291 | frag_now->fr_symbol, frag_now->fr_offset, NULL); | |
7292 | xtensa_set_frag_assembly_state (frag_now); | |
a82c7d90 | 7293 | xtensa_maybe_create_trampoline_frag (); |
b46824bd MF |
7294 | /* Always create one here. */ |
7295 | xtensa_maybe_create_literal_pool_frag (TRUE, FALSE); | |
43cd72b9 | 7296 | } |
7b1cc377 | 7297 | else if (is_branch && do_align_targets ()) |
43cd72b9 | 7298 | { |
9c2799c2 | 7299 | gas_assert (finish_frag); |
43cd72b9 | 7300 | frag_var (rs_machine_dependent, |
1beeb686 | 7301 | xtensa_fetch_width, xtensa_fetch_width, |
43cd72b9 BW |
7302 | RELAX_MAYBE_UNREACHABLE, |
7303 | frag_now->fr_symbol, frag_now->fr_offset, NULL); | |
7304 | xtensa_set_frag_assembly_state (frag_now); | |
7305 | frag_var (rs_machine_dependent, | |
7306 | 0, 0, | |
7307 | RELAX_MAYBE_DESIRE_ALIGN, | |
7308 | frag_now->fr_symbol, frag_now->fr_offset, NULL); | |
7309 | xtensa_set_frag_assembly_state (frag_now); | |
7310 | } | |
7311 | } | |
7312 | ||
7313 | /* Now, if the original opcode was a call... */ | |
7314 | if (do_align_targets () | |
7315 | && xtensa_opcode_is_call (isa, vinsn->slots[0].opcode) == 1) | |
7316 | { | |
b08b5071 | 7317 | float freq = get_subseg_total_freq (now_seg, now_subseg); |
43cd72b9 BW |
7318 | frag_now->tc_frag_data.is_insn = TRUE; |
7319 | frag_var (rs_machine_dependent, 4, (int) freq, RELAX_DESIRE_ALIGN, | |
7320 | frag_now->fr_symbol, frag_now->fr_offset, NULL); | |
7321 | xtensa_set_frag_assembly_state (frag_now); | |
7322 | } | |
7323 | ||
7324 | if (vinsn_has_specific_opcodes (vinsn) && use_transform ()) | |
7325 | { | |
7326 | frag_wane (frag_now); | |
7327 | frag_new (0); | |
7328 | xtensa_set_frag_assembly_state (frag_now); | |
7329 | } | |
7330 | } | |
7331 | ||
7332 | \f | |
7fa3d080 BW |
7333 | /* xtensa_end and helper functions. */ |
7334 | ||
7335 | static void xtensa_cleanup_align_frags (void); | |
7336 | static void xtensa_fix_target_frags (void); | |
7337 | static void xtensa_mark_narrow_branches (void); | |
7338 | static void xtensa_mark_zcl_first_insns (void); | |
6a7eedfe | 7339 | static void xtensa_mark_difference_of_two_symbols (void); |
7fa3d080 BW |
7340 | static void xtensa_fix_a0_b_retw_frags (void); |
7341 | static void xtensa_fix_b_j_loop_end_frags (void); | |
7342 | static void xtensa_fix_close_loop_end_frags (void); | |
7343 | static void xtensa_fix_short_loop_frags (void); | |
7344 | static void xtensa_sanity_check (void); | |
2caa7ca0 | 7345 | static void xtensa_add_config_info (void); |
7fa3d080 | 7346 | |
43cd72b9 | 7347 | void |
7fa3d080 | 7348 | xtensa_end (void) |
43cd72b9 BW |
7349 | { |
7350 | directive_balance (); | |
7351 | xtensa_flush_pending_output (); | |
7352 | ||
7353 | past_xtensa_end = TRUE; | |
7354 | ||
7355 | xtensa_move_literals (); | |
7356 | ||
7357 | xtensa_reorder_segments (); | |
7358 | xtensa_cleanup_align_frags (); | |
7359 | xtensa_fix_target_frags (); | |
7360 | if (workaround_a0_b_retw && has_a0_b_retw) | |
7361 | xtensa_fix_a0_b_retw_frags (); | |
7362 | if (workaround_b_j_loop_end) | |
7363 | xtensa_fix_b_j_loop_end_frags (); | |
7364 | ||
7365 | /* "close_loop_end" should be processed BEFORE "short_loop". */ | |
7366 | if (workaround_close_loop_end && maybe_has_close_loop_end) | |
7367 | xtensa_fix_close_loop_end_frags (); | |
7368 | ||
7369 | if (workaround_short_loop && maybe_has_short_loop) | |
7370 | xtensa_fix_short_loop_frags (); | |
03aaa593 BW |
7371 | if (align_targets) |
7372 | xtensa_mark_narrow_branches (); | |
43cd72b9 BW |
7373 | xtensa_mark_zcl_first_insns (); |
7374 | ||
7375 | xtensa_sanity_check (); | |
2caa7ca0 BW |
7376 | |
7377 | xtensa_add_config_info (); | |
a82c7d90 DW |
7378 | |
7379 | xtensa_check_frag_count (); | |
43cd72b9 BW |
7380 | } |
7381 | ||
148d6384 MF |
7382 | struct trampoline_chain_entry |
7383 | { | |
7384 | symbolS *sym; | |
7385 | addressT offset; | |
7386 | }; | |
7387 | ||
7388 | /* Trampoline chain for a given (sym, offset) pair is a sorted array | |
7389 | of locations of trampoline jumps leading there. Jumps are represented | |
7390 | as pairs (sym, offset): trampoline frag symbol and offset of the jump | |
7391 | inside the frag. */ | |
7392 | struct trampoline_chain | |
7393 | { | |
7394 | struct trampoline_chain_entry target; | |
7395 | struct trampoline_chain_entry *entry; | |
7396 | size_t n_entries; | |
7397 | size_t n_max; | |
7398 | bfd_boolean needs_sorting; | |
7399 | }; | |
7400 | ||
7401 | struct trampoline_chain_index | |
7402 | { | |
7403 | struct trampoline_chain *entry; | |
7404 | size_t n_entries; | |
7405 | size_t n_max; | |
7406 | bfd_boolean needs_sorting; | |
7407 | }; | |
7408 | ||
fe6c2f1b MF |
7409 | struct trampoline_index |
7410 | { | |
7411 | fragS **entry; | |
7412 | size_t n_entries; | |
7413 | size_t n_max; | |
7414 | }; | |
43cd72b9 | 7415 | |
a82c7d90 DW |
7416 | struct trampoline_seg |
7417 | { | |
7418 | struct trampoline_seg *next; | |
7419 | asection *seg; | |
148d6384 | 7420 | /* Trampolines ordered by their frag fr_address */ |
fe6c2f1b | 7421 | struct trampoline_index index; |
148d6384 MF |
7422 | /* Known trampoline chains ordered by (sym, offset) pair */ |
7423 | struct trampoline_chain_index chain_index; | |
a82c7d90 DW |
7424 | }; |
7425 | ||
7426 | static struct trampoline_seg trampoline_seg_list; | |
7427 | #define J_RANGE (128 * 1024) | |
fe6c2f1b | 7428 | #define J_MARGIN 4096 |
a82c7d90 DW |
7429 | |
7430 | static int unreachable_count = 0; | |
7431 | ||
7432 | ||
7433 | static void | |
7434 | xtensa_maybe_create_trampoline_frag (void) | |
7435 | { | |
7436 | if (!use_trampolines) | |
7437 | return; | |
7438 | ||
7439 | /* We create an area for possible trampolines every 10 unreachable frags. | |
7440 | These are preferred over the ones not preceded by an unreachable frag, | |
7441 | because we don't have to jump around them. This function is called after | |
7442 | each RELAX_UNREACHABLE frag is created. */ | |
7443 | ||
7444 | if (++unreachable_count > 10) | |
7445 | { | |
7446 | xtensa_create_trampoline_frag (FALSE); | |
7447 | clear_frag_count (); | |
7448 | unreachable_count = 0; | |
7449 | } | |
7450 | } | |
7451 | ||
7452 | static void | |
7453 | xtensa_check_frag_count (void) | |
7454 | { | |
7455 | if (!use_trampolines || frag_now->tc_frag_data.is_no_transform) | |
7456 | return; | |
7457 | ||
7458 | /* We create an area for possible trampolines every 8000 frags or so. This | |
7459 | is an estimate based on the max range of a "j" insn (+/-128K) divided | |
7460 | by a typical frag byte count (16), minus a few for safety. This function | |
7461 | is called after each source line is processed. */ | |
7462 | ||
7463 | if (get_frag_count () > 8000) | |
7464 | { | |
7465 | xtensa_create_trampoline_frag (TRUE); | |
7466 | clear_frag_count (); | |
7467 | unreachable_count = 0; | |
7468 | } | |
b46824bd MF |
7469 | |
7470 | /* We create an area for a possible literal pool every N (default 5000) | |
7471 | frags or so. */ | |
7472 | xtensa_maybe_create_literal_pool_frag (TRUE, TRUE); | |
a82c7d90 DW |
7473 | } |
7474 | ||
7475 | static xtensa_insnbuf trampoline_buf = NULL; | |
7476 | static xtensa_insnbuf trampoline_slotbuf = NULL; | |
7477 | ||
b46824bd MF |
7478 | static xtensa_insnbuf litpool_buf = NULL; |
7479 | static xtensa_insnbuf litpool_slotbuf = NULL; | |
7480 | ||
a82c7d90 DW |
7481 | #define TRAMPOLINE_FRAG_SIZE 3000 |
7482 | ||
1c2649f5 MF |
7483 | static struct trampoline_seg * |
7484 | find_trampoline_seg (asection *seg) | |
7485 | { | |
7486 | struct trampoline_seg *ts = trampoline_seg_list.next; | |
407e1140 MF |
7487 | static struct trampoline_seg *mr; |
7488 | ||
7489 | if (mr && mr->seg == seg) | |
7490 | return mr; | |
1c2649f5 MF |
7491 | |
7492 | for ( ; ts; ts = ts->next) | |
7493 | { | |
7494 | if (ts->seg == seg) | |
407e1140 MF |
7495 | { |
7496 | mr = ts; | |
7497 | return ts; | |
7498 | } | |
1c2649f5 MF |
7499 | } |
7500 | ||
7501 | return NULL; | |
7502 | } | |
7503 | ||
fe6c2f1b MF |
7504 | static size_t xg_find_trampoline (const struct trampoline_index *idx, |
7505 | addressT addr) | |
7506 | { | |
7507 | size_t a = 0; | |
7508 | size_t b = idx->n_entries; | |
7509 | ||
7510 | while (b - a > 1) | |
7511 | { | |
7512 | size_t c = (a + b) / 2; | |
7513 | ||
7514 | if (idx->entry[c]->fr_address <= addr) | |
7515 | a = c; | |
7516 | else | |
7517 | b = c; | |
7518 | } | |
7519 | return a; | |
7520 | } | |
7521 | ||
7522 | static void xg_add_trampoline_to_index (struct trampoline_index *idx, | |
7523 | fragS *fragP) | |
7524 | { | |
7525 | if (idx->n_entries == idx->n_max) | |
7526 | { | |
7527 | idx->n_max = (idx->n_entries + 1) * 2; | |
7528 | idx->entry = xrealloc (idx->entry, | |
7529 | sizeof (*idx->entry) * idx->n_max); | |
7530 | } | |
7531 | idx->entry[idx->n_entries] = fragP; | |
7532 | ++idx->n_entries; | |
7533 | } | |
7534 | ||
7535 | static void xg_remove_trampoline_from_index (struct trampoline_index *idx, | |
7536 | size_t i) | |
7537 | { | |
7538 | gas_assert (i < idx->n_entries); | |
7539 | memmove (idx->entry + i, idx->entry + i + 1, | |
7540 | (idx->n_entries - i - 1) * sizeof (*idx->entry)); | |
7541 | --idx->n_entries; | |
7542 | } | |
7543 | ||
7544 | static void xg_add_trampoline_to_seg (struct trampoline_seg *ts, | |
7545 | fragS *fragP) | |
7546 | { | |
7547 | xg_add_trampoline_to_index (&ts->index, fragP); | |
7548 | } | |
1c2649f5 | 7549 | |
a82c7d90 DW |
7550 | static void |
7551 | xtensa_create_trampoline_frag (bfd_boolean needs_jump_around) | |
7552 | { | |
7553 | /* Emit a frag where we can place intermediate jump instructions, | |
7554 | in case we need to jump farther than 128K bytes. | |
7555 | Each jump instruction takes three bytes. | |
7556 | We allocate enough for 1000 trampolines in each frag. | |
7557 | If that's not enough, oh well. */ | |
7558 | ||
1c2649f5 | 7559 | struct trampoline_seg *ts = find_trampoline_seg (now_seg); |
a82c7d90 DW |
7560 | char *varP; |
7561 | fragS *fragP; | |
7562 | int size = TRAMPOLINE_FRAG_SIZE; | |
7563 | ||
a82c7d90 DW |
7564 | if (ts == NULL) |
7565 | { | |
add39d23 | 7566 | ts = XCNEW(struct trampoline_seg); |
a82c7d90 DW |
7567 | ts->next = trampoline_seg_list.next; |
7568 | trampoline_seg_list.next = ts; | |
7569 | ts->seg = now_seg; | |
7570 | } | |
7571 | ||
7572 | frag_wane (frag_now); | |
7573 | frag_new (0); | |
7574 | xtensa_set_frag_assembly_state (frag_now); | |
7575 | varP = frag_var (rs_machine_dependent, size, size, RELAX_TRAMPOLINE, NULL, 0, NULL); | |
7576 | fragP = (fragS *)(varP - SIZEOF_STRUCT_FRAG); | |
7577 | if (trampoline_buf == NULL) | |
7578 | { | |
7579 | trampoline_buf = xtensa_insnbuf_alloc (xtensa_default_isa); | |
7580 | trampoline_slotbuf = xtensa_insnbuf_alloc (xtensa_default_isa); | |
7581 | } | |
46888d71 | 7582 | fragP->tc_frag_data.needs_jump_around = needs_jump_around; |
fe6c2f1b | 7583 | xg_add_trampoline_to_seg (ts, fragP); |
a82c7d90 DW |
7584 | } |
7585 | ||
fe6c2f1b MF |
7586 | static bfd_boolean xg_is_trampoline_frag_full (const fragS *fragP) |
7587 | { | |
7588 | return fragP->fr_var < 3; | |
7589 | } | |
a82c7d90 | 7590 | |
148d6384 MF |
7591 | static int xg_order_trampoline_chain_entry (const void *a, const void *b) |
7592 | { | |
7593 | const struct trampoline_chain_entry *pa = a; | |
7594 | const struct trampoline_chain_entry *pb = b; | |
7595 | ||
7596 | if (pa->sym == pb->sym || | |
7597 | S_GET_VALUE (pa->sym) == S_GET_VALUE (pb->sym)) | |
7598 | if (pa->offset == pb->offset) | |
7599 | return 0; | |
7600 | else | |
7601 | return pa->offset < pb->offset ? -1 : 1; | |
7602 | else | |
7603 | return S_GET_VALUE (pa->sym) < S_GET_VALUE (pb->sym) ? -1 : 1; | |
7604 | } | |
7605 | ||
7606 | static void xg_sort_trampoline_chain (struct trampoline_chain *tc) | |
7607 | { | |
7608 | qsort (tc->entry, tc->n_entries, sizeof (*tc->entry), | |
7609 | xg_order_trampoline_chain_entry); | |
7610 | tc->needs_sorting = FALSE; | |
7611 | } | |
7612 | ||
7613 | /* Find entry index in the given chain with maximal address <= source. */ | |
7614 | static size_t xg_find_chain_entry (struct trampoline_chain *tc, | |
7615 | addressT source) | |
7616 | { | |
7617 | size_t a = 0; | |
7618 | size_t b = tc->n_entries; | |
7619 | ||
7620 | if (tc->needs_sorting) | |
7621 | xg_sort_trampoline_chain (tc); | |
7622 | ||
7623 | while (b - a > 1) | |
7624 | { | |
7625 | size_t c = (a + b) / 2; | |
7626 | struct trampoline_chain_entry *e = tc->entry + c; | |
7627 | ||
7628 | if (S_GET_VALUE(e->sym) + e->offset <= source) | |
7629 | a = c; | |
7630 | else | |
7631 | b = c; | |
7632 | } | |
7633 | return a; | |
7634 | } | |
7635 | ||
7636 | /* Find the best jump target for the source in the given trampoline chain. | |
7637 | The best jump target is the one that results in the shortest path to the | |
7638 | final target, it's the location of the jump closest to the final target, | |
7639 | but within the J_RANGE - J_MARGIN from the source. */ | |
7640 | static struct trampoline_chain_entry * | |
7641 | xg_get_best_chain_entry (struct trampoline_chain *tc, addressT source) | |
7642 | { | |
7643 | addressT target = S_GET_VALUE(tc->target.sym) + tc->target.offset; | |
7644 | size_t i = xg_find_chain_entry (tc, source); | |
7645 | struct trampoline_chain_entry *e = tc->entry + i; | |
7646 | int step = target < source ? -1 : 1; | |
7647 | addressT chained_target; | |
7648 | offsetT off; | |
7649 | ||
7650 | if (target > source && | |
7651 | S_GET_VALUE(e->sym) + e->offset <= source && | |
7652 | i + 1 < tc->n_entries) | |
7653 | ++i; | |
7654 | ||
7655 | while (i + step < tc->n_entries) | |
7656 | { | |
7657 | struct trampoline_chain_entry *next = tc->entry + i + step; | |
7658 | ||
7659 | chained_target = S_GET_VALUE(next->sym) + next->offset; | |
7660 | off = source - chained_target; | |
7661 | ||
7662 | if (labs (off) >= J_RANGE - J_MARGIN) | |
7663 | break; | |
7664 | ||
7665 | i += step; | |
7666 | } | |
7667 | ||
7668 | e = tc->entry + i; | |
7669 | chained_target = S_GET_VALUE(e->sym) + e->offset; | |
7670 | off = source - chained_target; | |
7671 | ||
7672 | if (labs (off) < J_MARGIN || | |
7673 | labs (off) >= J_RANGE - J_MARGIN) | |
7674 | return &tc->target; | |
7675 | return tc->entry + i; | |
7676 | } | |
7677 | ||
7678 | static int xg_order_trampoline_chain (const void *a, const void *b) | |
7679 | { | |
10af2a65 MF |
7680 | const struct trampoline_chain *_pa = a; |
7681 | const struct trampoline_chain *_pb = b; | |
7682 | const struct trampoline_chain_entry *pa = &_pa->target; | |
7683 | const struct trampoline_chain_entry *pb = &_pb->target; | |
7684 | symbolS *s1 = pa->sym; | |
7685 | symbolS *s2 = pb->sym; | |
7686 | ||
7687 | if (s1->sy_flags.sy_local_symbol | |
7688 | && local_symbol_converted_p ((struct local_symbol *) s1)) | |
7689 | s1 = local_symbol_get_real_symbol ((struct local_symbol *) s1); | |
7690 | ||
7691 | if (s2->sy_flags.sy_local_symbol | |
7692 | && local_symbol_converted_p ((struct local_symbol *) s2)) | |
7693 | s2 = local_symbol_get_real_symbol ((struct local_symbol *) s2); | |
7694 | ||
7695 | if (s1 == s2) | |
7696 | if (pa->offset == pb->offset) | |
7697 | return 0; | |
7698 | else | |
7699 | return pa->offset < pb->offset ? -1 : 1; | |
7700 | else | |
7701 | return s1 < s2 ? -1 : 1; | |
148d6384 MF |
7702 | } |
7703 | ||
7704 | static struct trampoline_chain * | |
7705 | xg_get_trampoline_chain (struct trampoline_seg *ts, | |
7706 | symbolS *sym, | |
7707 | addressT offset) | |
7708 | { | |
7709 | struct trampoline_chain_index *idx = &ts->chain_index; | |
7710 | struct trampoline_chain c; | |
7711 | ||
7712 | if (idx->needs_sorting) | |
7713 | { | |
7714 | qsort (idx->entry, idx->n_entries, sizeof (*idx->entry), | |
7715 | xg_order_trampoline_chain); | |
7716 | idx->needs_sorting = FALSE; | |
7717 | } | |
7718 | c.target.sym = sym; | |
7719 | c.target.offset = offset; | |
7720 | return bsearch (&c, idx->entry, idx->n_entries, | |
7721 | sizeof (struct trampoline_chain), | |
7722 | xg_order_trampoline_chain); | |
7723 | } | |
7724 | ||
7725 | /* Find trampoline chain in the given trampoline segment that is going | |
7726 | to the *sym + *offset. If found, replace *sym and *offset with the | |
7727 | best jump target in that chain. */ | |
7728 | static struct trampoline_chain * | |
7729 | xg_find_best_eq_target (struct trampoline_seg *ts, | |
7730 | addressT source, symbolS **sym, | |
7731 | addressT *offset) | |
7732 | { | |
7733 | struct trampoline_chain *tc = xg_get_trampoline_chain (ts, *sym, *offset); | |
7734 | ||
7735 | if (tc) | |
7736 | { | |
7737 | struct trampoline_chain_entry *e = xg_get_best_chain_entry (tc, source); | |
7738 | ||
7739 | *sym = e->sym; | |
7740 | *offset = e->offset; | |
7741 | } | |
7742 | return tc; | |
7743 | } | |
7744 | ||
7745 | static void xg_add_location_to_chain (struct trampoline_chain *tc, | |
7746 | symbolS *sym, addressT offset) | |
7747 | { | |
7748 | struct trampoline_chain_entry *e; | |
7749 | ||
7750 | if (tc->n_entries == tc->n_max) | |
7751 | { | |
7752 | tc->n_max = (tc->n_max + 1) * 2; | |
7753 | tc->entry = xrealloc (tc->entry, sizeof (*tc->entry) * tc->n_max); | |
7754 | } | |
7755 | e = tc->entry + tc->n_entries; | |
7756 | e->sym = sym; | |
7757 | e->offset = offset; | |
7758 | ++tc->n_entries; | |
7759 | tc->needs_sorting = TRUE; | |
7760 | } | |
7761 | ||
7762 | static struct trampoline_chain * | |
7763 | xg_create_trampoline_chain (struct trampoline_seg *ts, | |
7764 | symbolS *sym, addressT offset) | |
7765 | { | |
7766 | struct trampoline_chain_index *idx = &ts->chain_index; | |
7767 | struct trampoline_chain *tc; | |
7768 | ||
7769 | if (idx->n_entries == idx->n_max) | |
7770 | { | |
7771 | idx->n_max = (idx->n_max + 1) * 2; | |
7772 | idx->entry = xrealloc (idx->entry, | |
7773 | sizeof (*idx->entry) * idx->n_max); | |
7774 | } | |
7775 | ||
7776 | tc = idx->entry + idx->n_entries; | |
7777 | tc->target.sym = sym; | |
7778 | tc->target.offset = offset; | |
7779 | tc->entry = NULL; | |
7780 | tc->n_entries = 0; | |
7781 | tc->n_max = 0; | |
7782 | xg_add_location_to_chain (tc, sym, offset); | |
7783 | ||
7784 | ++idx->n_entries; | |
7785 | idx->needs_sorting = TRUE; | |
7786 | ||
7787 | return tc; | |
7788 | } | |
7789 | ||
a82c7d90 DW |
7790 | void dump_trampolines (void); |
7791 | ||
7792 | void | |
7793 | dump_trampolines (void) | |
7794 | { | |
7795 | struct trampoline_seg *ts = trampoline_seg_list.next; | |
7796 | ||
7797 | for ( ; ts; ts = ts->next) | |
7798 | { | |
fe6c2f1b | 7799 | size_t i; |
a82c7d90 DW |
7800 | asection *seg = ts->seg; |
7801 | ||
7802 | if (seg == NULL) | |
7803 | continue; | |
7804 | fprintf(stderr, "SECTION %s\n", seg->name); | |
fe6c2f1b MF |
7805 | |
7806 | for (i = 0; i < ts->index.n_entries; ++i) | |
a82c7d90 | 7807 | { |
fe6c2f1b MF |
7808 | fragS *tf = ts->index.entry[i]; |
7809 | ||
a82c7d90 | 7810 | fprintf(stderr, " 0x%08x: fix=%d, jump_around=%s\n", |
46888d71 MF |
7811 | (int)tf->fr_address, (int)tf->fr_fix, |
7812 | tf->tc_frag_data.needs_jump_around ? "T" : "F"); | |
a82c7d90 DW |
7813 | } |
7814 | } | |
7815 | } | |
7816 | ||
b46824bd MF |
7817 | static void dump_litpools (void) __attribute__ ((unused)); |
7818 | ||
7819 | static void | |
7820 | dump_litpools (void) | |
7821 | { | |
7822 | struct litpool_seg *lps = litpool_seg_list.next; | |
7823 | struct litpool_frag *lpf; | |
7824 | ||
7825 | for ( ; lps ; lps = lps->next ) | |
7826 | { | |
7827 | printf("litpool seg %s\n", lps->seg->name); | |
7828 | for ( lpf = lps->frag_list.next; lpf->fragP; lpf = lpf->next ) | |
7829 | { | |
7830 | fragS *litfrag = lpf->fragP->fr_next; | |
7831 | int count = 0; | |
7832 | while (litfrag && litfrag->fr_subtype != RELAX_LITERAL_POOL_END) | |
7833 | { | |
7834 | if (litfrag->fr_fix == 4) | |
7835 | count++; | |
7836 | litfrag = litfrag->fr_next; | |
7837 | } | |
7838 | printf(" %ld <%d:%d> (%d) [%d]: ", | |
7839 | lpf->addr, lpf->priority, lpf->original_priority, | |
7840 | lpf->fragP->fr_line, count); | |
7841 | //dump_frag(lpf->fragP); | |
7842 | } | |
7843 | } | |
7844 | } | |
7845 | ||
7846 | static void | |
7847 | xtensa_maybe_create_literal_pool_frag (bfd_boolean create, | |
7848 | bfd_boolean only_if_needed) | |
7849 | { | |
7850 | struct litpool_seg *lps = litpool_seg_list.next; | |
7851 | fragS *fragP; | |
7852 | struct litpool_frag *lpf; | |
7853 | bfd_boolean needed = FALSE; | |
7854 | ||
7855 | if (use_literal_section || !auto_litpools) | |
7856 | return; | |
7857 | ||
7858 | for ( ; lps ; lps = lps->next ) | |
7859 | { | |
7860 | if (lps->seg == now_seg) | |
7861 | break; | |
7862 | } | |
7863 | ||
7864 | if (lps == NULL) | |
7865 | { | |
add39d23 | 7866 | lps = XCNEW (struct litpool_seg); |
b46824bd MF |
7867 | lps->next = litpool_seg_list.next; |
7868 | litpool_seg_list.next = lps; | |
7869 | lps->seg = now_seg; | |
7870 | lps->frag_list.next = &lps->frag_list; | |
7871 | lps->frag_list.prev = &lps->frag_list; | |
947fa914 MF |
7872 | /* Put candidate literal pool at the beginning of every section, |
7873 | so that even when section starts with literal load there's a | |
7874 | literal pool available. */ | |
7875 | lps->frag_count = auto_litpool_limit; | |
b46824bd MF |
7876 | } |
7877 | ||
7878 | lps->frag_count++; | |
7879 | ||
7880 | if (create) | |
7881 | { | |
7882 | if (only_if_needed) | |
7883 | { | |
7884 | if (past_xtensa_end || !use_transform() || | |
7885 | frag_now->tc_frag_data.is_no_transform) | |
7886 | { | |
7887 | return; | |
7888 | } | |
7889 | if (auto_litpool_limit <= 0) | |
7890 | { | |
7891 | /* Don't create a litpool based only on frag count. */ | |
7892 | return; | |
7893 | } | |
7894 | else if (lps->frag_count > auto_litpool_limit) | |
7895 | { | |
7896 | needed = TRUE; | |
7897 | } | |
7898 | else | |
7899 | { | |
7900 | return; | |
7901 | } | |
7902 | } | |
7903 | else | |
7904 | { | |
7905 | needed = TRUE; | |
7906 | } | |
7907 | } | |
7908 | ||
7909 | if (needed) | |
7910 | { | |
7911 | int size = (only_if_needed) ? 3 : 0; /* Space for a "j" insn. */ | |
7912 | /* Create a potential site for a literal pool. */ | |
7913 | frag_wane (frag_now); | |
7914 | frag_new (0); | |
7915 | xtensa_set_frag_assembly_state (frag_now); | |
7916 | fragP = frag_now; | |
7917 | fragP->tc_frag_data.lit_frchain = frchain_now; | |
7918 | fragP->tc_frag_data.literal_frag = fragP; | |
7919 | frag_var (rs_machine_dependent, size, size, | |
7920 | (only_if_needed) ? | |
7921 | RELAX_LITERAL_POOL_CANDIDATE_BEGIN : | |
7922 | RELAX_LITERAL_POOL_BEGIN, | |
7923 | NULL, 0, NULL); | |
7924 | frag_now->tc_frag_data.lit_seg = now_seg; | |
7925 | frag_variant (rs_machine_dependent, 0, 0, | |
7926 | RELAX_LITERAL_POOL_END, NULL, 0, NULL); | |
7927 | xtensa_set_frag_assembly_state (frag_now); | |
7928 | } | |
7929 | else | |
7930 | { | |
7931 | /* RELAX_LITERAL_POOL_BEGIN frag is being created; | |
7932 | just record it here. */ | |
7933 | fragP = frag_now; | |
7934 | } | |
7935 | ||
325801bd | 7936 | lpf = XNEW (struct litpool_frag); |
b46824bd MF |
7937 | /* Insert at tail of circular list. */ |
7938 | lpf->addr = 0; | |
7939 | lps->frag_list.prev->next = lpf; | |
7940 | lpf->next = &lps->frag_list; | |
7941 | lpf->prev = lps->frag_list.prev; | |
7942 | lps->frag_list.prev = lpf; | |
7943 | lpf->fragP = fragP; | |
7944 | lpf->priority = (needed) ? (only_if_needed) ? 3 : 2 : 1; | |
7945 | lpf->original_priority = lpf->priority; | |
cd665a94 | 7946 | lpf->literal_count = 0; |
b46824bd MF |
7947 | |
7948 | lps->frag_count = 0; | |
7949 | } | |
7950 | ||
43cd72b9 | 7951 | static void |
7fa3d080 | 7952 | xtensa_cleanup_align_frags (void) |
43cd72b9 BW |
7953 | { |
7954 | frchainS *frchP; | |
c9049d30 | 7955 | asection *s; |
43cd72b9 | 7956 | |
c9049d30 AM |
7957 | for (s = stdoutput->sections; s; s = s->next) |
7958 | for (frchP = seg_info (s)->frchainP; frchP; frchP = frchP->frch_next) | |
7959 | { | |
7960 | fragS *fragP; | |
7961 | /* Walk over all of the fragments in a subsection. */ | |
7962 | for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next) | |
7963 | { | |
7964 | if ((fragP->fr_type == rs_align | |
7965 | || fragP->fr_type == rs_align_code | |
7966 | || (fragP->fr_type == rs_machine_dependent | |
7967 | && (fragP->fr_subtype == RELAX_DESIRE_ALIGN | |
7968 | || fragP->fr_subtype == RELAX_DESIRE_ALIGN_IF_TARGET))) | |
7969 | && fragP->fr_fix == 0) | |
7970 | { | |
7971 | fragS *next = fragP->fr_next; | |
7972 | ||
7973 | while (next | |
7974 | && next->fr_fix == 0 | |
7975 | && next->fr_type == rs_machine_dependent | |
7976 | && next->fr_subtype == RELAX_DESIRE_ALIGN_IF_TARGET) | |
7977 | { | |
7978 | frag_wane (next); | |
7979 | next = next->fr_next; | |
7980 | } | |
7981 | } | |
7982 | /* If we don't widen branch targets, then they | |
7983 | will be easier to align. */ | |
7984 | if (fragP->tc_frag_data.is_branch_target | |
7985 | && fragP->fr_opcode == fragP->fr_literal | |
7986 | && fragP->fr_type == rs_machine_dependent | |
7987 | && fragP->fr_subtype == RELAX_SLOTS | |
7988 | && fragP->tc_frag_data.slot_subtypes[0] == RELAX_NARROW) | |
7989 | frag_wane (fragP); | |
7990 | if (fragP->fr_type == rs_machine_dependent | |
7991 | && fragP->fr_subtype == RELAX_UNREACHABLE) | |
7992 | fragP->tc_frag_data.is_unreachable = TRUE; | |
7993 | } | |
7994 | } | |
43cd72b9 BW |
7995 | } |
7996 | ||
7997 | ||
7998 | /* Re-process all of the fragments looking to convert all of the | |
7999 | RELAX_DESIRE_ALIGN_IF_TARGET fragments. If there is a branch | |
8000 | target in the next fragment, convert this to RELAX_DESIRE_ALIGN. | |
7b1cc377 | 8001 | Otherwise, convert to a .fill 0. */ |
7fa3d080 | 8002 | |
43cd72b9 | 8003 | static void |
7fa3d080 | 8004 | xtensa_fix_target_frags (void) |
e0001a05 NC |
8005 | { |
8006 | frchainS *frchP; | |
c9049d30 | 8007 | asection *s; |
e0001a05 NC |
8008 | |
8009 | /* When this routine is called, all of the subsections are still intact | |
8010 | so we walk over subsections instead of sections. */ | |
c9049d30 AM |
8011 | for (s = stdoutput->sections; s; s = s->next) |
8012 | for (frchP = seg_info (s)->frchainP; frchP; frchP = frchP->frch_next) | |
8013 | { | |
8014 | fragS *fragP; | |
e0001a05 | 8015 | |
c9049d30 AM |
8016 | /* Walk over all of the fragments in a subsection. */ |
8017 | for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next) | |
8018 | { | |
8019 | if (fragP->fr_type == rs_machine_dependent | |
8020 | && fragP->fr_subtype == RELAX_DESIRE_ALIGN_IF_TARGET) | |
8021 | { | |
8022 | if (next_frag_is_branch_target (fragP)) | |
8023 | fragP->fr_subtype = RELAX_DESIRE_ALIGN; | |
8024 | else | |
8025 | frag_wane (fragP); | |
8026 | } | |
8027 | } | |
8028 | } | |
e0001a05 NC |
8029 | } |
8030 | ||
8031 | ||
7fa3d080 BW |
8032 | static bfd_boolean is_narrow_branch_guaranteed_in_range (fragS *, TInsn *); |
8033 | ||
43cd72b9 | 8034 | static void |
7fa3d080 | 8035 | xtensa_mark_narrow_branches (void) |
43cd72b9 BW |
8036 | { |
8037 | frchainS *frchP; | |
c9049d30 | 8038 | asection *s; |
43cd72b9 | 8039 | |
c9049d30 AM |
8040 | for (s = stdoutput->sections; s; s = s->next) |
8041 | for (frchP = seg_info (s)->frchainP; frchP; frchP = frchP->frch_next) | |
8042 | { | |
8043 | fragS *fragP; | |
8044 | /* Walk over all of the fragments in a subsection. */ | |
8045 | for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next) | |
8046 | { | |
8047 | if (fragP->fr_type == rs_machine_dependent | |
8048 | && fragP->fr_subtype == RELAX_SLOTS | |
8049 | && fragP->tc_frag_data.slot_subtypes[0] == RELAX_IMMED) | |
8050 | { | |
8051 | vliw_insn vinsn; | |
8052 | ||
8053 | vinsn_from_chars (&vinsn, fragP->fr_opcode); | |
8054 | tinsn_immed_from_frag (&vinsn.slots[0], fragP, 0); | |
8055 | ||
8056 | if (vinsn.num_slots == 1 | |
8057 | && xtensa_opcode_is_branch (xtensa_default_isa, | |
64b607e6 | 8058 | vinsn.slots[0].opcode) == 1 |
c9049d30 AM |
8059 | && xg_get_single_size (vinsn.slots[0].opcode) == 2 |
8060 | && is_narrow_branch_guaranteed_in_range (fragP, | |
8061 | &vinsn.slots[0])) | |
8062 | { | |
8063 | fragP->fr_subtype = RELAX_SLOTS; | |
8064 | fragP->tc_frag_data.slot_subtypes[0] = RELAX_NARROW; | |
8065 | fragP->tc_frag_data.is_aligning_branch = 1; | |
8066 | } | |
8067 | } | |
8068 | } | |
8069 | } | |
43cd72b9 BW |
8070 | } |
8071 | ||
8072 | ||
8073 | /* A branch is typically widened only when its target is out of | |
8074 | range. However, we would like to widen them to align a subsequent | |
8075 | branch target when possible. | |
8076 | ||
8077 | Because the branch relaxation code is so convoluted, the optimal solution | |
8078 | (combining the two cases) is difficult to get right in all circumstances. | |
8079 | We therefore go with an "almost as good" solution, where we only | |
8080 | use for alignment narrow branches that definitely will not expand to a | |
8081 | jump and a branch. These functions find and mark these cases. */ | |
8082 | ||
a67517f4 BW |
8083 | /* The range in bytes of BNEZ.N and BEQZ.N. The target operand is encoded |
8084 | as PC + 4 + imm6, where imm6 is a 6-bit immediate ranging from 0 to 63. | |
8085 | We start counting beginning with the frag after the 2-byte branch, so the | |
8086 | maximum offset is (4 - 2) + 63 = 65. */ | |
8087 | #define MAX_IMMED6 65 | |
43cd72b9 | 8088 | |
d77b99c9 | 8089 | static offsetT unrelaxed_frag_max_size (fragS *); |
7fa3d080 | 8090 | |
43cd72b9 | 8091 | static bfd_boolean |
7fa3d080 | 8092 | is_narrow_branch_guaranteed_in_range (fragS *fragP, TInsn *tinsn) |
43cd72b9 | 8093 | { |
91d6fa6a NC |
8094 | const expressionS *exp = &tinsn->tok[1]; |
8095 | symbolS *symbolP = exp->X_add_symbol; | |
8096 | offsetT max_distance = exp->X_add_number; | |
e7da6241 BW |
8097 | fragS *target_frag; |
8098 | ||
91d6fa6a | 8099 | if (exp->X_op != O_symbol) |
e7da6241 BW |
8100 | return FALSE; |
8101 | ||
8102 | target_frag = symbol_get_frag (symbolP); | |
8103 | ||
43cd72b9 BW |
8104 | max_distance += (S_GET_VALUE (symbolP) - target_frag->fr_address); |
8105 | if (is_branch_jmp_to_next (tinsn, fragP)) | |
8106 | return FALSE; | |
8107 | ||
8108 | /* The branch doesn't branch over it's own frag, | |
8109 | but over the subsequent ones. */ | |
8110 | fragP = fragP->fr_next; | |
8111 | while (fragP != NULL && fragP != target_frag && max_distance <= MAX_IMMED6) | |
8112 | { | |
8113 | max_distance += unrelaxed_frag_max_size (fragP); | |
8114 | fragP = fragP->fr_next; | |
8115 | } | |
8116 | if (max_distance <= MAX_IMMED6 && fragP == target_frag) | |
8117 | return TRUE; | |
e0001a05 NC |
8118 | return FALSE; |
8119 | } | |
8120 | ||
8121 | ||
43cd72b9 | 8122 | static void |
7fa3d080 | 8123 | xtensa_mark_zcl_first_insns (void) |
43cd72b9 BW |
8124 | { |
8125 | frchainS *frchP; | |
c9049d30 | 8126 | asection *s; |
43cd72b9 | 8127 | |
c9049d30 AM |
8128 | for (s = stdoutput->sections; s; s = s->next) |
8129 | for (frchP = seg_info (s)->frchainP; frchP; frchP = frchP->frch_next) | |
8130 | { | |
8131 | fragS *fragP; | |
8132 | /* Walk over all of the fragments in a subsection. */ | |
8133 | for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next) | |
8134 | { | |
8135 | if (fragP->fr_type == rs_machine_dependent | |
8136 | && (fragP->fr_subtype == RELAX_ALIGN_NEXT_OPCODE | |
8137 | || fragP->fr_subtype == RELAX_CHECK_ALIGN_NEXT_OPCODE)) | |
8138 | { | |
8139 | /* Find the loop frag. */ | |
3a1e9c4a | 8140 | fragS *loop_frag = next_non_empty_frag (fragP); |
c9049d30 | 8141 | /* Find the first insn frag. */ |
3a1e9c4a SA |
8142 | fragS *targ_frag = next_non_empty_frag (loop_frag); |
8143 | ||
8144 | /* Handle a corner case that comes up in hardware | |
8145 | diagnostics. The original assembly looks like this: | |
3739860c | 8146 | |
3a1e9c4a SA |
8147 | loop aX, LabelA |
8148 | <empty_frag>--not found by next_non_empty_frag | |
8149 | loop aY, LabelB | |
8150 | ||
8151 | Depending on the start address, the assembler may or | |
8152 | may not change it to look something like this: | |
8153 | ||
8154 | loop aX, LabelA | |
8155 | nop--frag isn't empty anymore | |
8156 | loop aY, LabelB | |
8157 | ||
8158 | So set up to check the alignment of the nop if it | |
8159 | exists */ | |
8160 | while (loop_frag != targ_frag) | |
8161 | { | |
8162 | if (loop_frag->fr_type == rs_machine_dependent | |
8163 | && (loop_frag->fr_subtype == RELAX_ALIGN_NEXT_OPCODE | |
3739860c | 8164 | || loop_frag->fr_subtype |
3a1e9c4a SA |
8165 | == RELAX_CHECK_ALIGN_NEXT_OPCODE)) |
8166 | targ_frag = loop_frag; | |
8167 | else | |
8168 | loop_frag = loop_frag->fr_next; | |
8169 | } | |
c9049d30 AM |
8170 | |
8171 | /* Of course, sometimes (mostly for toy test cases) a | |
8172 | zero-cost loop instruction is the last in a section. */ | |
8173 | if (targ_frag) | |
8174 | { | |
8175 | targ_frag->tc_frag_data.is_first_loop_insn = TRUE; | |
8176 | /* Do not widen a frag that is the first instruction of a | |
8177 | zero-cost loop. It makes that loop harder to align. */ | |
8178 | if (targ_frag->fr_type == rs_machine_dependent | |
8179 | && targ_frag->fr_subtype == RELAX_SLOTS | |
8180 | && (targ_frag->tc_frag_data.slot_subtypes[0] | |
8181 | == RELAX_NARROW)) | |
8182 | { | |
8183 | if (targ_frag->tc_frag_data.is_aligning_branch) | |
8184 | targ_frag->tc_frag_data.slot_subtypes[0] = RELAX_IMMED; | |
8185 | else | |
8186 | { | |
8187 | frag_wane (targ_frag); | |
8188 | targ_frag->tc_frag_data.slot_subtypes[0] = 0; | |
8189 | } | |
8190 | } | |
8191 | } | |
8192 | if (fragP->fr_subtype == RELAX_CHECK_ALIGN_NEXT_OPCODE) | |
8193 | frag_wane (fragP); | |
8194 | } | |
8195 | } | |
8196 | } | |
43cd72b9 BW |
8197 | } |
8198 | ||
8199 | ||
fb227da0 BW |
8200 | /* When a difference-of-symbols expression is encoded as a uleb128 or |
8201 | sleb128 value, the linker is unable to adjust that value to account for | |
8202 | link-time relaxation. Mark all the code between such symbols so that | |
8203 | its size cannot be changed by linker relaxation. */ | |
3739860c | 8204 | |
6a7eedfe BW |
8205 | static void |
8206 | xtensa_mark_difference_of_two_symbols (void) | |
8207 | { | |
8208 | symbolS *expr_sym; | |
8209 | ||
3739860c | 8210 | for (expr_sym = expr_symbols; expr_sym; |
6a7eedfe BW |
8211 | expr_sym = symbol_get_tc (expr_sym)->next_expr_symbol) |
8212 | { | |
91d6fa6a | 8213 | expressionS *exp = symbol_get_value_expression (expr_sym); |
6a7eedfe | 8214 | |
91d6fa6a | 8215 | if (exp->X_op == O_subtract) |
6a7eedfe | 8216 | { |
91d6fa6a NC |
8217 | symbolS *left = exp->X_add_symbol; |
8218 | symbolS *right = exp->X_op_symbol; | |
3739860c | 8219 | |
6a7eedfe BW |
8220 | /* Difference of two symbols not in the same section |
8221 | are handled with relocations in the linker. */ | |
8222 | if (S_GET_SEGMENT (left) == S_GET_SEGMENT (right)) | |
8223 | { | |
8224 | fragS *start; | |
8225 | fragS *end; | |
983f90e3 | 8226 | fragS *walk; |
6a7eedfe | 8227 | |
3739860c | 8228 | if (symbol_get_frag (left)->fr_address |
6a7eedfe BW |
8229 | <= symbol_get_frag (right)->fr_address) |
8230 | { | |
8231 | start = symbol_get_frag (left); | |
8232 | end = symbol_get_frag (right); | |
8233 | } | |
8234 | else | |
8235 | { | |
8236 | start = symbol_get_frag (right); | |
8237 | end = symbol_get_frag (left); | |
8238 | } | |
983f90e3 SA |
8239 | |
8240 | if (start->tc_frag_data.no_transform_end != NULL) | |
8241 | walk = start->tc_frag_data.no_transform_end; | |
8242 | else | |
8243 | walk = start; | |
3739860c | 8244 | do |
6a7eedfe | 8245 | { |
983f90e3 SA |
8246 | walk->tc_frag_data.is_no_transform = 1; |
8247 | walk = walk->fr_next; | |
6a7eedfe | 8248 | } |
983f90e3 SA |
8249 | while (walk && walk->fr_address < end->fr_address); |
8250 | ||
8251 | start->tc_frag_data.no_transform_end = walk; | |
6a7eedfe BW |
8252 | } |
8253 | } | |
8254 | } | |
8255 | } | |
8256 | ||
8257 | ||
e0001a05 NC |
8258 | /* Re-process all of the fragments looking to convert all of the |
8259 | RELAX_ADD_NOP_IF_A0_B_RETW. If the next instruction is a | |
8260 | conditional branch or a retw/retw.n, convert this frag to one that | |
8261 | will generate a NOP. In any case close it off with a .fill 0. */ | |
8262 | ||
7fa3d080 BW |
8263 | static bfd_boolean next_instrs_are_b_retw (fragS *); |
8264 | ||
e0001a05 | 8265 | static void |
7fa3d080 | 8266 | xtensa_fix_a0_b_retw_frags (void) |
e0001a05 NC |
8267 | { |
8268 | frchainS *frchP; | |
c9049d30 | 8269 | asection *s; |
e0001a05 NC |
8270 | |
8271 | /* When this routine is called, all of the subsections are still intact | |
8272 | so we walk over subsections instead of sections. */ | |
c9049d30 AM |
8273 | for (s = stdoutput->sections; s; s = s->next) |
8274 | for (frchP = seg_info (s)->frchainP; frchP; frchP = frchP->frch_next) | |
8275 | { | |
8276 | fragS *fragP; | |
e0001a05 | 8277 | |
c9049d30 AM |
8278 | /* Walk over all of the fragments in a subsection. */ |
8279 | for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next) | |
8280 | { | |
8281 | if (fragP->fr_type == rs_machine_dependent | |
8282 | && fragP->fr_subtype == RELAX_ADD_NOP_IF_A0_B_RETW) | |
8283 | { | |
8284 | if (next_instrs_are_b_retw (fragP)) | |
8285 | { | |
8286 | if (fragP->tc_frag_data.is_no_transform) | |
8287 | as_bad (_("instruction sequence (write a0, branch, retw) may trigger hardware errata")); | |
8288 | else | |
8289 | relax_frag_add_nop (fragP); | |
8290 | } | |
8291 | frag_wane (fragP); | |
8292 | } | |
8293 | } | |
8294 | } | |
e0001a05 NC |
8295 | } |
8296 | ||
8297 | ||
7fa3d080 BW |
8298 | static bfd_boolean |
8299 | next_instrs_are_b_retw (fragS *fragP) | |
e0001a05 NC |
8300 | { |
8301 | xtensa_opcode opcode; | |
43cd72b9 | 8302 | xtensa_format fmt; |
e0001a05 NC |
8303 | const fragS *next_fragP = next_non_empty_frag (fragP); |
8304 | static xtensa_insnbuf insnbuf = NULL; | |
43cd72b9 | 8305 | static xtensa_insnbuf slotbuf = NULL; |
e0001a05 NC |
8306 | xtensa_isa isa = xtensa_default_isa; |
8307 | int offset = 0; | |
43cd72b9 BW |
8308 | int slot; |
8309 | bfd_boolean branch_seen = FALSE; | |
e0001a05 NC |
8310 | |
8311 | if (!insnbuf) | |
43cd72b9 BW |
8312 | { |
8313 | insnbuf = xtensa_insnbuf_alloc (isa); | |
8314 | slotbuf = xtensa_insnbuf_alloc (isa); | |
8315 | } | |
e0001a05 NC |
8316 | |
8317 | if (next_fragP == NULL) | |
8318 | return FALSE; | |
8319 | ||
8320 | /* Check for the conditional branch. */ | |
d77b99c9 BW |
8321 | xtensa_insnbuf_from_chars |
8322 | (isa, insnbuf, (unsigned char *) &next_fragP->fr_literal[offset], 0); | |
43cd72b9 BW |
8323 | fmt = xtensa_format_decode (isa, insnbuf); |
8324 | if (fmt == XTENSA_UNDEFINED) | |
8325 | return FALSE; | |
8326 | ||
8327 | for (slot = 0; slot < xtensa_format_num_slots (isa, fmt); slot++) | |
8328 | { | |
8329 | xtensa_format_get_slot (isa, fmt, slot, insnbuf, slotbuf); | |
8330 | opcode = xtensa_opcode_decode (isa, fmt, slot, slotbuf); | |
8331 | ||
8332 | branch_seen = (branch_seen | |
8333 | || xtensa_opcode_is_branch (isa, opcode) == 1); | |
8334 | } | |
e0001a05 | 8335 | |
43cd72b9 | 8336 | if (!branch_seen) |
e0001a05 NC |
8337 | return FALSE; |
8338 | ||
43cd72b9 | 8339 | offset += xtensa_format_length (isa, fmt); |
e0001a05 NC |
8340 | if (offset == next_fragP->fr_fix) |
8341 | { | |
8342 | next_fragP = next_non_empty_frag (next_fragP); | |
8343 | offset = 0; | |
8344 | } | |
43cd72b9 | 8345 | |
e0001a05 NC |
8346 | if (next_fragP == NULL) |
8347 | return FALSE; | |
8348 | ||
8349 | /* Check for the retw/retw.n. */ | |
d77b99c9 BW |
8350 | xtensa_insnbuf_from_chars |
8351 | (isa, insnbuf, (unsigned char *) &next_fragP->fr_literal[offset], 0); | |
43cd72b9 BW |
8352 | fmt = xtensa_format_decode (isa, insnbuf); |
8353 | ||
8354 | /* Because RETW[.N] is not bundleable, a VLIW bundle here means that we | |
8355 | have no problems. */ | |
8356 | if (fmt == XTENSA_UNDEFINED | |
8357 | || xtensa_format_num_slots (isa, fmt) != 1) | |
8358 | return FALSE; | |
8359 | ||
8360 | xtensa_format_get_slot (isa, fmt, 0, insnbuf, slotbuf); | |
8361 | opcode = xtensa_opcode_decode (isa, fmt, 0, slotbuf); | |
e0001a05 | 8362 | |
b08b5071 | 8363 | if (opcode == xtensa_retw_opcode || opcode == xtensa_retw_n_opcode) |
e0001a05 | 8364 | return TRUE; |
43cd72b9 | 8365 | |
e0001a05 NC |
8366 | return FALSE; |
8367 | } | |
8368 | ||
8369 | ||
8370 | /* Re-process all of the fragments looking to convert all of the | |
8371 | RELAX_ADD_NOP_IF_PRE_LOOP_END. If there is one instruction and a | |
8372 | loop end label, convert this frag to one that will generate a NOP. | |
8373 | In any case close it off with a .fill 0. */ | |
8374 | ||
7fa3d080 BW |
8375 | static bfd_boolean next_instr_is_loop_end (fragS *); |
8376 | ||
e0001a05 | 8377 | static void |
7fa3d080 | 8378 | xtensa_fix_b_j_loop_end_frags (void) |
e0001a05 NC |
8379 | { |
8380 | frchainS *frchP; | |
c9049d30 | 8381 | asection *s; |
e0001a05 NC |
8382 | |
8383 | /* When this routine is called, all of the subsections are still intact | |
8384 | so we walk over subsections instead of sections. */ | |
c9049d30 AM |
8385 | for (s = stdoutput->sections; s; s = s->next) |
8386 | for (frchP = seg_info (s)->frchainP; frchP; frchP = frchP->frch_next) | |
8387 | { | |
8388 | fragS *fragP; | |
e0001a05 | 8389 | |
c9049d30 AM |
8390 | /* Walk over all of the fragments in a subsection. */ |
8391 | for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next) | |
8392 | { | |
8393 | if (fragP->fr_type == rs_machine_dependent | |
8394 | && fragP->fr_subtype == RELAX_ADD_NOP_IF_PRE_LOOP_END) | |
8395 | { | |
8396 | if (next_instr_is_loop_end (fragP)) | |
8397 | { | |
8398 | if (fragP->tc_frag_data.is_no_transform) | |
8399 | as_bad (_("branching or jumping to a loop end may trigger hardware errata")); | |
8400 | else | |
8401 | relax_frag_add_nop (fragP); | |
8402 | } | |
8403 | frag_wane (fragP); | |
8404 | } | |
8405 | } | |
8406 | } | |
e0001a05 NC |
8407 | } |
8408 | ||
8409 | ||
7fa3d080 BW |
8410 | static bfd_boolean |
8411 | next_instr_is_loop_end (fragS *fragP) | |
e0001a05 NC |
8412 | { |
8413 | const fragS *next_fragP; | |
8414 | ||
8415 | if (next_frag_is_loop_target (fragP)) | |
8416 | return FALSE; | |
8417 | ||
8418 | next_fragP = next_non_empty_frag (fragP); | |
8419 | if (next_fragP == NULL) | |
8420 | return FALSE; | |
8421 | ||
8422 | if (!next_frag_is_loop_target (next_fragP)) | |
8423 | return FALSE; | |
8424 | ||
8425 | /* If the size is >= 3 then there is more than one instruction here. | |
8426 | The hardware bug will not fire. */ | |
8427 | if (next_fragP->fr_fix > 3) | |
8428 | return FALSE; | |
8429 | ||
8430 | return TRUE; | |
8431 | } | |
8432 | ||
8433 | ||
8434 | /* Re-process all of the fragments looking to convert all of the | |
8435 | RELAX_ADD_NOP_IF_CLOSE_LOOP_END. If there is an loop end that is | |
8436 | not MY loop's loop end within 12 bytes, add enough nops here to | |
8437 | make it at least 12 bytes away. In any case close it off with a | |
8438 | .fill 0. */ | |
8439 | ||
d77b99c9 | 8440 | static offsetT min_bytes_to_other_loop_end |
05d58145 | 8441 | (fragS *, fragS *, offsetT); |
7fa3d080 | 8442 | |
e0001a05 | 8443 | static void |
7fa3d080 | 8444 | xtensa_fix_close_loop_end_frags (void) |
e0001a05 NC |
8445 | { |
8446 | frchainS *frchP; | |
c9049d30 | 8447 | asection *s; |
e0001a05 NC |
8448 | |
8449 | /* When this routine is called, all of the subsections are still intact | |
8450 | so we walk over subsections instead of sections. */ | |
c9049d30 AM |
8451 | for (s = stdoutput->sections; s; s = s->next) |
8452 | for (frchP = seg_info (s)->frchainP; frchP; frchP = frchP->frch_next) | |
8453 | { | |
8454 | fragS *fragP; | |
e0001a05 | 8455 | |
c9049d30 | 8456 | fragS *current_target = NULL; |
e0001a05 | 8457 | |
c9049d30 AM |
8458 | /* Walk over all of the fragments in a subsection. */ |
8459 | for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next) | |
8460 | { | |
8461 | if (fragP->fr_type == rs_machine_dependent | |
8462 | && ((fragP->fr_subtype == RELAX_ALIGN_NEXT_OPCODE) | |
8463 | || (fragP->fr_subtype == RELAX_CHECK_ALIGN_NEXT_OPCODE))) | |
05d58145 | 8464 | current_target = symbol_get_frag (fragP->fr_symbol); |
e0001a05 | 8465 | |
c9049d30 AM |
8466 | if (current_target |
8467 | && fragP->fr_type == rs_machine_dependent | |
8468 | && fragP->fr_subtype == RELAX_ADD_NOP_IF_CLOSE_LOOP_END) | |
8469 | { | |
8470 | offsetT min_bytes; | |
8471 | int bytes_added = 0; | |
e0001a05 NC |
8472 | |
8473 | #define REQUIRED_LOOP_DIVIDING_BYTES 12 | |
c9049d30 AM |
8474 | /* Max out at 12. */ |
8475 | min_bytes = min_bytes_to_other_loop_end | |
8476 | (fragP->fr_next, current_target, REQUIRED_LOOP_DIVIDING_BYTES); | |
8477 | ||
8478 | if (min_bytes < REQUIRED_LOOP_DIVIDING_BYTES) | |
8479 | { | |
8480 | if (fragP->tc_frag_data.is_no_transform) | |
8481 | as_bad (_("loop end too close to another loop end may trigger hardware errata")); | |
8482 | else | |
8483 | { | |
8484 | while (min_bytes + bytes_added | |
8485 | < REQUIRED_LOOP_DIVIDING_BYTES) | |
8486 | { | |
8487 | int length = 3; | |
8488 | ||
8489 | if (fragP->fr_var < length) | |
8490 | as_fatal (_("fr_var %lu < length %d"), | |
8491 | (long) fragP->fr_var, length); | |
8492 | else | |
8493 | { | |
8494 | assemble_nop (length, | |
8495 | fragP->fr_literal + fragP->fr_fix); | |
8496 | fragP->fr_fix += length; | |
8497 | fragP->fr_var -= length; | |
8498 | } | |
8499 | bytes_added += length; | |
8500 | } | |
8501 | } | |
8502 | } | |
8503 | frag_wane (fragP); | |
8504 | } | |
9c2799c2 | 8505 | gas_assert (fragP->fr_type != rs_machine_dependent |
c9049d30 AM |
8506 | || fragP->fr_subtype != RELAX_ADD_NOP_IF_CLOSE_LOOP_END); |
8507 | } | |
8508 | } | |
e0001a05 NC |
8509 | } |
8510 | ||
8511 | ||
d77b99c9 | 8512 | static offsetT unrelaxed_frag_min_size (fragS *); |
7fa3d080 | 8513 | |
d77b99c9 | 8514 | static offsetT |
7fa3d080 BW |
8515 | min_bytes_to_other_loop_end (fragS *fragP, |
8516 | fragS *current_target, | |
d77b99c9 | 8517 | offsetT max_size) |
e0001a05 | 8518 | { |
d77b99c9 | 8519 | offsetT offset = 0; |
e0001a05 NC |
8520 | fragS *current_fragP; |
8521 | ||
8522 | for (current_fragP = fragP; | |
8523 | current_fragP; | |
8524 | current_fragP = current_fragP->fr_next) | |
8525 | { | |
8526 | if (current_fragP->tc_frag_data.is_loop_target | |
8527 | && current_fragP != current_target) | |
05d58145 | 8528 | return offset; |
e0001a05 NC |
8529 | |
8530 | offset += unrelaxed_frag_min_size (current_fragP); | |
8531 | ||
05d58145 | 8532 | if (offset >= max_size) |
e0001a05 NC |
8533 | return max_size; |
8534 | } | |
8535 | return max_size; | |
8536 | } | |
8537 | ||
8538 | ||
d77b99c9 | 8539 | static offsetT |
7fa3d080 | 8540 | unrelaxed_frag_min_size (fragS *fragP) |
e0001a05 | 8541 | { |
d77b99c9 | 8542 | offsetT size = fragP->fr_fix; |
e0001a05 | 8543 | |
d77b99c9 | 8544 | /* Add fill size. */ |
e0001a05 NC |
8545 | if (fragP->fr_type == rs_fill) |
8546 | size += fragP->fr_offset; | |
8547 | ||
8548 | return size; | |
8549 | } | |
8550 | ||
8551 | ||
d77b99c9 | 8552 | static offsetT |
7fa3d080 | 8553 | unrelaxed_frag_max_size (fragS *fragP) |
43cd72b9 | 8554 | { |
d77b99c9 | 8555 | offsetT size = fragP->fr_fix; |
43cd72b9 BW |
8556 | switch (fragP->fr_type) |
8557 | { | |
8558 | case 0: | |
c138bc38 | 8559 | /* Empty frags created by the obstack allocation scheme |
43cd72b9 BW |
8560 | end up with type 0. */ |
8561 | break; | |
8562 | case rs_fill: | |
8563 | case rs_org: | |
8564 | case rs_space: | |
8565 | size += fragP->fr_offset; | |
8566 | break; | |
8567 | case rs_align: | |
8568 | case rs_align_code: | |
8569 | case rs_align_test: | |
8570 | case rs_leb128: | |
8571 | case rs_cfa: | |
8572 | case rs_dwarf2dbg: | |
8573 | /* No further adjustments needed. */ | |
8574 | break; | |
8575 | case rs_machine_dependent: | |
8576 | if (fragP->fr_subtype != RELAX_DESIRE_ALIGN) | |
8577 | size += fragP->fr_var; | |
8578 | break; | |
8579 | default: | |
8580 | /* We had darn well better know how big it is. */ | |
9c2799c2 | 8581 | gas_assert (0); |
43cd72b9 BW |
8582 | break; |
8583 | } | |
8584 | ||
8585 | return size; | |
8586 | } | |
8587 | ||
8588 | ||
e0001a05 NC |
8589 | /* Re-process all of the fragments looking to convert all |
8590 | of the RELAX_ADD_NOP_IF_SHORT_LOOP. If: | |
8591 | ||
8592 | A) | |
8593 | 1) the instruction size count to the loop end label | |
8594 | is too short (<= 2 instructions), | |
8595 | 2) loop has a jump or branch in it | |
8596 | ||
8597 | or B) | |
43cd72b9 | 8598 | 1) workaround_all_short_loops is TRUE |
e0001a05 NC |
8599 | 2) The generating loop was a 'loopgtz' or 'loopnez' |
8600 | 3) the instruction size count to the loop end label is too short | |
8601 | (<= 2 instructions) | |
8602 | then convert this frag (and maybe the next one) to generate a NOP. | |
8603 | In any case close it off with a .fill 0. */ | |
8604 | ||
d77b99c9 | 8605 | static int count_insns_to_loop_end (fragS *, bfd_boolean, int); |
7fa3d080 BW |
8606 | static bfd_boolean branch_before_loop_end (fragS *); |
8607 | ||
e0001a05 | 8608 | static void |
7fa3d080 | 8609 | xtensa_fix_short_loop_frags (void) |
e0001a05 NC |
8610 | { |
8611 | frchainS *frchP; | |
c9049d30 | 8612 | asection *s; |
e0001a05 NC |
8613 | |
8614 | /* When this routine is called, all of the subsections are still intact | |
8615 | so we walk over subsections instead of sections. */ | |
c9049d30 AM |
8616 | for (s = stdoutput->sections; s; s = s->next) |
8617 | for (frchP = seg_info (s)->frchainP; frchP; frchP = frchP->frch_next) | |
8618 | { | |
8619 | fragS *fragP; | |
c9049d30 | 8620 | xtensa_opcode current_opcode = XTENSA_UNDEFINED; |
e0001a05 | 8621 | |
c9049d30 AM |
8622 | /* Walk over all of the fragments in a subsection. */ |
8623 | for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next) | |
8624 | { | |
8625 | if (fragP->fr_type == rs_machine_dependent | |
8626 | && ((fragP->fr_subtype == RELAX_ALIGN_NEXT_OPCODE) | |
8627 | || (fragP->fr_subtype == RELAX_CHECK_ALIGN_NEXT_OPCODE))) | |
8628 | { | |
8629 | TInsn t_insn; | |
8630 | fragS *loop_frag = next_non_empty_frag (fragP); | |
8631 | tinsn_from_chars (&t_insn, loop_frag->fr_opcode, 0); | |
c9049d30 | 8632 | current_opcode = t_insn.opcode; |
9c2799c2 | 8633 | gas_assert (xtensa_opcode_is_loop (xtensa_default_isa, |
64b607e6 | 8634 | current_opcode) == 1); |
c9049d30 | 8635 | } |
e0001a05 | 8636 | |
c9049d30 AM |
8637 | if (fragP->fr_type == rs_machine_dependent |
8638 | && fragP->fr_subtype == RELAX_ADD_NOP_IF_SHORT_LOOP) | |
8639 | { | |
8640 | if (count_insns_to_loop_end (fragP->fr_next, TRUE, 3) < 3 | |
8641 | && (branch_before_loop_end (fragP->fr_next) | |
8642 | || (workaround_all_short_loops | |
8643 | && current_opcode != XTENSA_UNDEFINED | |
8644 | && current_opcode != xtensa_loop_opcode))) | |
8645 | { | |
8646 | if (fragP->tc_frag_data.is_no_transform) | |
8647 | as_bad (_("loop containing less than three instructions may trigger hardware errata")); | |
8648 | else | |
8649 | relax_frag_add_nop (fragP); | |
8650 | } | |
8651 | frag_wane (fragP); | |
8652 | } | |
8653 | } | |
8654 | } | |
e0001a05 NC |
8655 | } |
8656 | ||
8657 | ||
d77b99c9 | 8658 | static int unrelaxed_frag_min_insn_count (fragS *); |
7fa3d080 | 8659 | |
d77b99c9 | 8660 | static int |
7fa3d080 BW |
8661 | count_insns_to_loop_end (fragS *base_fragP, |
8662 | bfd_boolean count_relax_add, | |
d77b99c9 | 8663 | int max_count) |
e0001a05 NC |
8664 | { |
8665 | fragS *fragP = NULL; | |
d77b99c9 | 8666 | int insn_count = 0; |
e0001a05 NC |
8667 | |
8668 | fragP = base_fragP; | |
8669 | ||
8670 | for (; fragP && !fragP->tc_frag_data.is_loop_target; fragP = fragP->fr_next) | |
8671 | { | |
8672 | insn_count += unrelaxed_frag_min_insn_count (fragP); | |
8673 | if (insn_count >= max_count) | |
8674 | return max_count; | |
8675 | ||
8676 | if (count_relax_add) | |
8677 | { | |
8678 | if (fragP->fr_type == rs_machine_dependent | |
8679 | && fragP->fr_subtype == RELAX_ADD_NOP_IF_SHORT_LOOP) | |
8680 | { | |
8681 | /* In order to add the appropriate number of | |
8682 | NOPs, we count an instruction for downstream | |
8683 | occurrences. */ | |
8684 | insn_count++; | |
8685 | if (insn_count >= max_count) | |
8686 | return max_count; | |
8687 | } | |
8688 | } | |
8689 | } | |
8690 | return insn_count; | |
8691 | } | |
8692 | ||
8693 | ||
d77b99c9 | 8694 | static int |
7fa3d080 | 8695 | unrelaxed_frag_min_insn_count (fragS *fragP) |
e0001a05 | 8696 | { |
43cd72b9 BW |
8697 | xtensa_isa isa = xtensa_default_isa; |
8698 | static xtensa_insnbuf insnbuf = NULL; | |
d77b99c9 | 8699 | int insn_count = 0; |
e0001a05 NC |
8700 | int offset = 0; |
8701 | ||
8702 | if (!fragP->tc_frag_data.is_insn) | |
8703 | return insn_count; | |
8704 | ||
43cd72b9 BW |
8705 | if (!insnbuf) |
8706 | insnbuf = xtensa_insnbuf_alloc (isa); | |
8707 | ||
e0001a05 NC |
8708 | /* Decode the fixed instructions. */ |
8709 | while (offset < fragP->fr_fix) | |
8710 | { | |
43cd72b9 BW |
8711 | xtensa_format fmt; |
8712 | ||
d77b99c9 BW |
8713 | xtensa_insnbuf_from_chars |
8714 | (isa, insnbuf, (unsigned char *) fragP->fr_literal + offset, 0); | |
43cd72b9 BW |
8715 | fmt = xtensa_format_decode (isa, insnbuf); |
8716 | ||
8717 | if (fmt == XTENSA_UNDEFINED) | |
e0001a05 NC |
8718 | { |
8719 | as_fatal (_("undecodable instruction in instruction frag")); | |
8720 | return insn_count; | |
8721 | } | |
43cd72b9 | 8722 | offset += xtensa_format_length (isa, fmt); |
e0001a05 NC |
8723 | insn_count++; |
8724 | } | |
8725 | ||
8726 | return insn_count; | |
8727 | } | |
8728 | ||
8729 | ||
7fa3d080 BW |
8730 | static bfd_boolean unrelaxed_frag_has_b_j (fragS *); |
8731 | ||
43cd72b9 | 8732 | static bfd_boolean |
7fa3d080 | 8733 | branch_before_loop_end (fragS *base_fragP) |
e0001a05 NC |
8734 | { |
8735 | fragS *fragP; | |
8736 | ||
8737 | for (fragP = base_fragP; | |
8738 | fragP && !fragP->tc_frag_data.is_loop_target; | |
8739 | fragP = fragP->fr_next) | |
8740 | { | |
8741 | if (unrelaxed_frag_has_b_j (fragP)) | |
8742 | return TRUE; | |
8743 | } | |
8744 | return FALSE; | |
8745 | } | |
8746 | ||
8747 | ||
43cd72b9 | 8748 | static bfd_boolean |
7fa3d080 | 8749 | unrelaxed_frag_has_b_j (fragS *fragP) |
e0001a05 | 8750 | { |
43cd72b9 BW |
8751 | static xtensa_insnbuf insnbuf = NULL; |
8752 | xtensa_isa isa = xtensa_default_isa; | |
e0001a05 NC |
8753 | int offset = 0; |
8754 | ||
8755 | if (!fragP->tc_frag_data.is_insn) | |
8756 | return FALSE; | |
8757 | ||
43cd72b9 BW |
8758 | if (!insnbuf) |
8759 | insnbuf = xtensa_insnbuf_alloc (isa); | |
8760 | ||
e0001a05 NC |
8761 | /* Decode the fixed instructions. */ |
8762 | while (offset < fragP->fr_fix) | |
8763 | { | |
43cd72b9 BW |
8764 | xtensa_format fmt; |
8765 | int slot; | |
8766 | ||
d77b99c9 BW |
8767 | xtensa_insnbuf_from_chars |
8768 | (isa, insnbuf, (unsigned char *) fragP->fr_literal + offset, 0); | |
43cd72b9 BW |
8769 | fmt = xtensa_format_decode (isa, insnbuf); |
8770 | if (fmt == XTENSA_UNDEFINED) | |
8771 | return FALSE; | |
8772 | ||
8773 | for (slot = 0; slot < xtensa_format_num_slots (isa, fmt); slot++) | |
e0001a05 | 8774 | { |
43cd72b9 BW |
8775 | xtensa_opcode opcode = |
8776 | get_opcode_from_buf (fragP->fr_literal + offset, slot); | |
8777 | if (xtensa_opcode_is_branch (isa, opcode) == 1 | |
8778 | || xtensa_opcode_is_jump (isa, opcode) == 1) | |
8779 | return TRUE; | |
e0001a05 | 8780 | } |
43cd72b9 | 8781 | offset += xtensa_format_length (isa, fmt); |
e0001a05 NC |
8782 | } |
8783 | return FALSE; | |
8784 | } | |
8785 | ||
8786 | ||
8787 | /* Checks to be made after initial assembly but before relaxation. */ | |
8788 | ||
7fa3d080 BW |
8789 | static bfd_boolean is_empty_loop (const TInsn *, fragS *); |
8790 | static bfd_boolean is_local_forward_loop (const TInsn *, fragS *); | |
8791 | ||
e0001a05 | 8792 | static void |
7fa3d080 | 8793 | xtensa_sanity_check (void) |
e0001a05 | 8794 | { |
3b4dbbbf | 8795 | const char *file_name; |
d77b99c9 | 8796 | unsigned line; |
e0001a05 | 8797 | frchainS *frchP; |
c9049d30 | 8798 | asection *s; |
e0001a05 | 8799 | |
3b4dbbbf | 8800 | file_name = as_where (&line); |
c9049d30 AM |
8801 | for (s = stdoutput->sections; s; s = s->next) |
8802 | for (frchP = seg_info (s)->frchainP; frchP; frchP = frchP->frch_next) | |
8803 | { | |
8804 | fragS *fragP; | |
e0001a05 | 8805 | |
c9049d30 AM |
8806 | /* Walk over all of the fragments in a subsection. */ |
8807 | for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next) | |
8808 | { | |
c9049d30 | 8809 | if (fragP->fr_type == rs_machine_dependent |
3739860c | 8810 | && fragP->fr_subtype == RELAX_SLOTS |
a7284bf1 | 8811 | && fragP->tc_frag_data.slot_subtypes[0] == RELAX_IMMED) |
c9049d30 AM |
8812 | { |
8813 | static xtensa_insnbuf insnbuf = NULL; | |
8814 | TInsn t_insn; | |
8815 | ||
8816 | if (fragP->fr_opcode != NULL) | |
8817 | { | |
8818 | if (!insnbuf) | |
8819 | insnbuf = xtensa_insnbuf_alloc (xtensa_default_isa); | |
8820 | tinsn_from_chars (&t_insn, fragP->fr_opcode, 0); | |
8821 | tinsn_immed_from_frag (&t_insn, fragP, 0); | |
8822 | ||
8823 | if (xtensa_opcode_is_loop (xtensa_default_isa, | |
8824 | t_insn.opcode) == 1) | |
8825 | { | |
8826 | if (is_empty_loop (&t_insn, fragP)) | |
8827 | { | |
8828 | new_logical_line (fragP->fr_file, fragP->fr_line); | |
8829 | as_bad (_("invalid empty loop")); | |
8830 | } | |
8831 | if (!is_local_forward_loop (&t_insn, fragP)) | |
8832 | { | |
8833 | new_logical_line (fragP->fr_file, fragP->fr_line); | |
8834 | as_bad (_("loop target does not follow " | |
8835 | "loop instruction in section")); | |
8836 | } | |
8837 | } | |
8838 | } | |
8839 | } | |
8840 | } | |
8841 | } | |
e0001a05 NC |
8842 | new_logical_line (file_name, line); |
8843 | } | |
8844 | ||
8845 | ||
8846 | #define LOOP_IMMED_OPN 1 | |
8847 | ||
43cd72b9 | 8848 | /* Return TRUE if the loop target is the next non-zero fragment. */ |
e0001a05 | 8849 | |
7fa3d080 BW |
8850 | static bfd_boolean |
8851 | is_empty_loop (const TInsn *insn, fragS *fragP) | |
e0001a05 | 8852 | { |
91d6fa6a | 8853 | const expressionS *exp; |
e0001a05 NC |
8854 | symbolS *symbolP; |
8855 | fragS *next_fragP; | |
8856 | ||
8857 | if (insn->insn_type != ITYPE_INSN) | |
8858 | return FALSE; | |
8859 | ||
43cd72b9 | 8860 | if (xtensa_opcode_is_loop (xtensa_default_isa, insn->opcode) != 1) |
e0001a05 NC |
8861 | return FALSE; |
8862 | ||
8863 | if (insn->ntok <= LOOP_IMMED_OPN) | |
8864 | return FALSE; | |
8865 | ||
91d6fa6a | 8866 | exp = &insn->tok[LOOP_IMMED_OPN]; |
e0001a05 | 8867 | |
91d6fa6a | 8868 | if (exp->X_op != O_symbol) |
e0001a05 NC |
8869 | return FALSE; |
8870 | ||
91d6fa6a | 8871 | symbolP = exp->X_add_symbol; |
e0001a05 NC |
8872 | if (!symbolP) |
8873 | return FALSE; | |
8874 | ||
8875 | if (symbol_get_frag (symbolP) == NULL) | |
8876 | return FALSE; | |
8877 | ||
8878 | if (S_GET_VALUE (symbolP) != 0) | |
8879 | return FALSE; | |
8880 | ||
8881 | /* Walk through the zero-size fragments from this one. If we find | |
8882 | the target fragment, then this is a zero-size loop. */ | |
43cd72b9 | 8883 | |
e0001a05 NC |
8884 | for (next_fragP = fragP->fr_next; |
8885 | next_fragP != NULL; | |
8886 | next_fragP = next_fragP->fr_next) | |
8887 | { | |
8888 | if (next_fragP == symbol_get_frag (symbolP)) | |
8889 | return TRUE; | |
8890 | if (next_fragP->fr_fix != 0) | |
8891 | return FALSE; | |
8892 | } | |
8893 | return FALSE; | |
8894 | } | |
8895 | ||
8896 | ||
7fa3d080 BW |
8897 | static bfd_boolean |
8898 | is_local_forward_loop (const TInsn *insn, fragS *fragP) | |
e0001a05 | 8899 | { |
91d6fa6a | 8900 | const expressionS *exp; |
e0001a05 NC |
8901 | symbolS *symbolP; |
8902 | fragS *next_fragP; | |
8903 | ||
8904 | if (insn->insn_type != ITYPE_INSN) | |
8905 | return FALSE; | |
8906 | ||
64b607e6 | 8907 | if (xtensa_opcode_is_loop (xtensa_default_isa, insn->opcode) != 1) |
e0001a05 NC |
8908 | return FALSE; |
8909 | ||
8910 | if (insn->ntok <= LOOP_IMMED_OPN) | |
8911 | return FALSE; | |
8912 | ||
91d6fa6a | 8913 | exp = &insn->tok[LOOP_IMMED_OPN]; |
e0001a05 | 8914 | |
91d6fa6a | 8915 | if (exp->X_op != O_symbol) |
e0001a05 NC |
8916 | return FALSE; |
8917 | ||
91d6fa6a | 8918 | symbolP = exp->X_add_symbol; |
e0001a05 NC |
8919 | if (!symbolP) |
8920 | return FALSE; | |
8921 | ||
8922 | if (symbol_get_frag (symbolP) == NULL) | |
8923 | return FALSE; | |
8924 | ||
8925 | /* Walk through fragments until we find the target. | |
8926 | If we do not find the target, then this is an invalid loop. */ | |
43cd72b9 | 8927 | |
e0001a05 NC |
8928 | for (next_fragP = fragP->fr_next; |
8929 | next_fragP != NULL; | |
8930 | next_fragP = next_fragP->fr_next) | |
43cd72b9 BW |
8931 | { |
8932 | if (next_fragP == symbol_get_frag (symbolP)) | |
8933 | return TRUE; | |
8934 | } | |
e0001a05 NC |
8935 | |
8936 | return FALSE; | |
8937 | } | |
8938 | ||
2caa7ca0 BW |
8939 | |
8940 | #define XTINFO_NAME "Xtensa_Info" | |
8941 | #define XTINFO_NAMESZ 12 | |
8942 | #define XTINFO_TYPE 1 | |
8943 | ||
8944 | static void | |
8945 | xtensa_add_config_info (void) | |
8946 | { | |
8947 | asection *info_sec; | |
8948 | char *data, *p; | |
8949 | int sz; | |
8950 | ||
8951 | info_sec = subseg_new (".xtensa.info", 0); | |
8952 | bfd_set_section_flags (stdoutput, info_sec, SEC_HAS_CONTENTS | SEC_READONLY); | |
8953 | ||
325801bd | 8954 | data = XNEWVEC (char, 100); |
2caa7ca0 BW |
8955 | sprintf (data, "USE_ABSOLUTE_LITERALS=%d\nABI=%d\n", |
8956 | XSHAL_USE_ABSOLUTE_LITERALS, XSHAL_ABI); | |
8957 | sz = strlen (data) + 1; | |
8958 | ||
8959 | /* Add enough null terminators to pad to a word boundary. */ | |
8960 | do | |
8961 | data[sz++] = 0; | |
8962 | while ((sz & 3) != 0); | |
8963 | ||
8964 | /* Follow the standard note section layout: | |
8965 | First write the length of the name string. */ | |
8966 | p = frag_more (4); | |
8967 | md_number_to_chars (p, (valueT) XTINFO_NAMESZ, 4); | |
8968 | ||
8969 | /* Next comes the length of the "descriptor", i.e., the actual data. */ | |
8970 | p = frag_more (4); | |
8971 | md_number_to_chars (p, (valueT) sz, 4); | |
8972 | ||
8973 | /* Write the note type. */ | |
8974 | p = frag_more (4); | |
8975 | md_number_to_chars (p, (valueT) XTINFO_TYPE, 4); | |
8976 | ||
8977 | /* Write the name field. */ | |
8978 | p = frag_more (XTINFO_NAMESZ); | |
8979 | memcpy (p, XTINFO_NAME, XTINFO_NAMESZ); | |
8980 | ||
8981 | /* Finally, write the descriptor. */ | |
8982 | p = frag_more (sz); | |
8983 | memcpy (p, data, sz); | |
8984 | ||
8985 | free (data); | |
8986 | } | |
8987 | ||
e0001a05 NC |
8988 | \f |
8989 | /* Alignment Functions. */ | |
8990 | ||
d77b99c9 BW |
8991 | static int |
8992 | get_text_align_power (unsigned target_size) | |
e0001a05 | 8993 | { |
03aaa593 BW |
8994 | if (target_size <= 4) |
8995 | return 2; | |
19ef5f3d SA |
8996 | |
8997 | if (target_size <= 8) | |
8998 | return 3; | |
8999 | ||
9000 | if (target_size <= 16) | |
9001 | return 4; | |
9002 | ||
9003 | if (target_size <= 32) | |
9004 | return 5; | |
9005 | ||
9006 | if (target_size <= 64) | |
9007 | return 6; | |
9008 | ||
9009 | if (target_size <= 128) | |
9010 | return 7; | |
9011 | ||
9012 | if (target_size <= 256) | |
9013 | return 8; | |
9014 | ||
9015 | if (target_size <= 512) | |
9016 | return 9; | |
9017 | ||
9018 | if (target_size <= 1024) | |
9019 | return 10; | |
9020 | ||
9021 | gas_assert (0); | |
9022 | return 0; | |
e0001a05 NC |
9023 | } |
9024 | ||
9025 | ||
d77b99c9 | 9026 | static int |
7fa3d080 BW |
9027 | get_text_align_max_fill_size (int align_pow, |
9028 | bfd_boolean use_nops, | |
9029 | bfd_boolean use_no_density) | |
e0001a05 NC |
9030 | { |
9031 | if (!use_nops) | |
9032 | return (1 << align_pow); | |
9033 | if (use_no_density) | |
9034 | return 3 * (1 << align_pow); | |
9035 | ||
9036 | return 1 + (1 << align_pow); | |
9037 | } | |
9038 | ||
9039 | ||
d77b99c9 BW |
9040 | /* Calculate the minimum bytes of fill needed at "address" to align a |
9041 | target instruction of size "target_size" so that it does not cross a | |
9042 | power-of-two boundary specified by "align_pow". If "use_nops" is FALSE, | |
9043 | the fill can be an arbitrary number of bytes. Otherwise, the space must | |
9044 | be filled by NOP instructions. */ | |
e0001a05 | 9045 | |
d77b99c9 | 9046 | static int |
7fa3d080 BW |
9047 | get_text_align_fill_size (addressT address, |
9048 | int align_pow, | |
9049 | int target_size, | |
9050 | bfd_boolean use_nops, | |
9051 | bfd_boolean use_no_density) | |
e0001a05 | 9052 | { |
d77b99c9 BW |
9053 | addressT alignment, fill, fill_limit, fill_step; |
9054 | bfd_boolean skip_one = FALSE; | |
e0001a05 | 9055 | |
d77b99c9 | 9056 | alignment = (1 << align_pow); |
9c2799c2 | 9057 | gas_assert (target_size > 0 && alignment >= (addressT) target_size); |
c138bc38 | 9058 | |
e0001a05 NC |
9059 | if (!use_nops) |
9060 | { | |
d77b99c9 BW |
9061 | fill_limit = alignment; |
9062 | fill_step = 1; | |
e0001a05 | 9063 | } |
d77b99c9 | 9064 | else if (!use_no_density) |
e0001a05 | 9065 | { |
d77b99c9 BW |
9066 | /* Combine 2- and 3-byte NOPs to fill anything larger than one. */ |
9067 | fill_limit = alignment * 2; | |
9068 | fill_step = 1; | |
9069 | skip_one = TRUE; | |
e0001a05 NC |
9070 | } |
9071 | else | |
9072 | { | |
d77b99c9 BW |
9073 | /* Fill with 3-byte NOPs -- can only fill multiples of 3. */ |
9074 | fill_limit = alignment * 3; | |
9075 | fill_step = 3; | |
9076 | } | |
e0001a05 | 9077 | |
d77b99c9 BW |
9078 | /* Try all fill sizes until finding one that works. */ |
9079 | for (fill = 0; fill < fill_limit; fill += fill_step) | |
9080 | { | |
9081 | if (skip_one && fill == 1) | |
9082 | continue; | |
9083 | if ((address + fill) >> align_pow | |
9084 | == (address + fill + target_size - 1) >> align_pow) | |
9085 | return fill; | |
e0001a05 | 9086 | } |
9c2799c2 | 9087 | gas_assert (0); |
e0001a05 NC |
9088 | return 0; |
9089 | } | |
9090 | ||
9091 | ||
664df4e4 BW |
9092 | static int |
9093 | branch_align_power (segT sec) | |
9094 | { | |
19ef5f3d SA |
9095 | /* If the Xtensa processor has a fetch width of X, and |
9096 | the section is aligned to at least that boundary, then a branch | |
9097 | target need only fit within that aligned block of memory to avoid | |
9098 | a stall. Otherwise, try to fit branch targets within 4-byte | |
9099 | aligned blocks (which may be insufficient, e.g., if the section | |
9100 | has no alignment, but it's good enough). */ | |
9101 | int fetch_align = get_text_align_power(xtensa_fetch_width); | |
9102 | int sec_align = get_recorded_alignment (sec); | |
9103 | ||
9104 | if (sec_align >= fetch_align) | |
9105 | return fetch_align; | |
664df4e4 BW |
9106 | |
9107 | return 2; | |
9108 | } | |
9109 | ||
9110 | ||
e0001a05 NC |
9111 | /* This will assert if it is not possible. */ |
9112 | ||
d77b99c9 BW |
9113 | static int |
9114 | get_text_align_nop_count (offsetT fill_size, bfd_boolean use_no_density) | |
e0001a05 | 9115 | { |
d77b99c9 BW |
9116 | int count = 0; |
9117 | ||
e0001a05 NC |
9118 | if (use_no_density) |
9119 | { | |
9c2799c2 | 9120 | gas_assert (fill_size % 3 == 0); |
e0001a05 NC |
9121 | return (fill_size / 3); |
9122 | } | |
9123 | ||
9c2799c2 | 9124 | gas_assert (fill_size != 1); /* Bad argument. */ |
e0001a05 NC |
9125 | |
9126 | while (fill_size > 1) | |
9127 | { | |
d77b99c9 | 9128 | int insn_size = 3; |
e0001a05 NC |
9129 | if (fill_size == 2 || fill_size == 4) |
9130 | insn_size = 2; | |
9131 | fill_size -= insn_size; | |
9132 | count++; | |
9133 | } | |
9c2799c2 | 9134 | gas_assert (fill_size != 1); /* Bad algorithm. */ |
e0001a05 NC |
9135 | return count; |
9136 | } | |
9137 | ||
9138 | ||
d77b99c9 BW |
9139 | static int |
9140 | get_text_align_nth_nop_size (offsetT fill_size, | |
9141 | int n, | |
7fa3d080 | 9142 | bfd_boolean use_no_density) |
e0001a05 | 9143 | { |
d77b99c9 | 9144 | int count = 0; |
e0001a05 NC |
9145 | |
9146 | if (use_no_density) | |
9147 | return 3; | |
9148 | ||
9c2799c2 | 9149 | gas_assert (fill_size != 1); /* Bad argument. */ |
d77b99c9 | 9150 | |
e0001a05 NC |
9151 | while (fill_size > 1) |
9152 | { | |
d77b99c9 | 9153 | int insn_size = 3; |
e0001a05 NC |
9154 | if (fill_size == 2 || fill_size == 4) |
9155 | insn_size = 2; | |
9156 | fill_size -= insn_size; | |
9157 | count++; | |
9158 | if (n + 1 == count) | |
9159 | return insn_size; | |
9160 | } | |
9c2799c2 | 9161 | gas_assert (0); |
e0001a05 NC |
9162 | return 0; |
9163 | } | |
9164 | ||
9165 | ||
9166 | /* For the given fragment, find the appropriate address | |
9167 | for it to begin at if we are using NOPs to align it. */ | |
9168 | ||
9169 | static addressT | |
7fa3d080 | 9170 | get_noop_aligned_address (fragS *fragP, addressT address) |
e0001a05 | 9171 | { |
43cd72b9 BW |
9172 | /* The rule is: get next fragment's FIRST instruction. Find |
9173 | the smallest number of bytes that need to be added to | |
9174 | ensure that the next fragment's FIRST instruction will fit | |
9175 | in a single word. | |
c138bc38 | 9176 | |
43cd72b9 BW |
9177 | E.G., 2 bytes : 0, 1, 2 mod 4 |
9178 | 3 bytes: 0, 1 mod 4 | |
c138bc38 | 9179 | |
43cd72b9 BW |
9180 | If the FIRST instruction MIGHT be relaxed, |
9181 | assume that it will become a 3-byte instruction. | |
c138bc38 | 9182 | |
43cd72b9 BW |
9183 | Note again here that LOOP instructions are not bundleable, |
9184 | and this relaxation only applies to LOOP opcodes. */ | |
c138bc38 | 9185 | |
d77b99c9 | 9186 | int fill_size = 0; |
43cd72b9 BW |
9187 | int first_insn_size; |
9188 | int loop_insn_size; | |
9189 | addressT pre_opcode_bytes; | |
d77b99c9 | 9190 | int align_power; |
43cd72b9 BW |
9191 | fragS *first_insn; |
9192 | xtensa_opcode opcode; | |
9193 | bfd_boolean is_loop; | |
e0001a05 | 9194 | |
9c2799c2 NC |
9195 | gas_assert (fragP->fr_type == rs_machine_dependent); |
9196 | gas_assert (fragP->fr_subtype == RELAX_ALIGN_NEXT_OPCODE); | |
e0001a05 | 9197 | |
43cd72b9 BW |
9198 | /* Find the loop frag. */ |
9199 | first_insn = next_non_empty_frag (fragP); | |
9200 | /* Now find the first insn frag. */ | |
9201 | first_insn = next_non_empty_frag (first_insn); | |
e0001a05 | 9202 | |
43cd72b9 | 9203 | is_loop = next_frag_opcode_is_loop (fragP, &opcode); |
9c2799c2 | 9204 | gas_assert (is_loop); |
43cd72b9 | 9205 | loop_insn_size = xg_get_single_size (opcode); |
e0001a05 | 9206 | |
43cd72b9 BW |
9207 | pre_opcode_bytes = next_frag_pre_opcode_bytes (fragP); |
9208 | pre_opcode_bytes += loop_insn_size; | |
e0001a05 | 9209 | |
43cd72b9 BW |
9210 | /* For loops, the alignment depends on the size of the |
9211 | instruction following the loop, not the LOOP instruction. */ | |
e0001a05 | 9212 | |
43cd72b9 | 9213 | if (first_insn == NULL) |
03aaa593 BW |
9214 | first_insn_size = xtensa_fetch_width; |
9215 | else | |
9216 | first_insn_size = get_loop_align_size (frag_format_size (first_insn)); | |
e0001a05 | 9217 | |
43cd72b9 | 9218 | /* If it was 8, then we'll need a larger alignment for the section. */ |
d77b99c9 BW |
9219 | align_power = get_text_align_power (first_insn_size); |
9220 | record_alignment (now_seg, align_power); | |
c138bc38 | 9221 | |
43cd72b9 | 9222 | fill_size = get_text_align_fill_size |
d77b99c9 BW |
9223 | (address + pre_opcode_bytes, align_power, first_insn_size, TRUE, |
9224 | fragP->tc_frag_data.is_no_density); | |
e0001a05 NC |
9225 | |
9226 | return address + fill_size; | |
9227 | } | |
9228 | ||
9229 | ||
43cd72b9 BW |
9230 | /* 3 mechanisms for relaxing an alignment: |
9231 | ||
9232 | Align to a power of 2. | |
9233 | Align so the next fragment's instruction does not cross a word boundary. | |
9234 | Align the current instruction so that if the next instruction | |
9235 | were 3 bytes, it would not cross a word boundary. | |
9236 | ||
e0001a05 NC |
9237 | We can align with: |
9238 | ||
43cd72b9 BW |
9239 | zeros - This is easy; always insert zeros. |
9240 | nops - 3-byte and 2-byte instructions | |
9241 | 2 - 2-byte nop | |
9242 | 3 - 3-byte nop | |
9243 | 4 - 2 2-byte nops | |
9244 | >=5 : 3-byte instruction + fn (n-3) | |
e0001a05 NC |
9245 | widening - widen previous instructions. */ |
9246 | ||
d77b99c9 BW |
9247 | static offsetT |
9248 | get_aligned_diff (fragS *fragP, addressT address, offsetT *max_diff) | |
e0001a05 | 9249 | { |
43cd72b9 BW |
9250 | addressT target_address, loop_insn_offset; |
9251 | int target_size; | |
9252 | xtensa_opcode loop_opcode; | |
9253 | bfd_boolean is_loop; | |
d77b99c9 BW |
9254 | int align_power; |
9255 | offsetT opt_diff; | |
5f9084e9 | 9256 | offsetT branch_align; |
def13efb | 9257 | fragS *loop_frag; |
e0001a05 | 9258 | |
9c2799c2 | 9259 | gas_assert (fragP->fr_type == rs_machine_dependent); |
43cd72b9 | 9260 | switch (fragP->fr_subtype) |
e0001a05 | 9261 | { |
43cd72b9 BW |
9262 | case RELAX_DESIRE_ALIGN: |
9263 | target_size = next_frag_format_size (fragP); | |
9264 | if (target_size == XTENSA_UNDEFINED) | |
9265 | target_size = 3; | |
664df4e4 BW |
9266 | align_power = branch_align_power (now_seg); |
9267 | branch_align = 1 << align_power; | |
0e5cd789 BW |
9268 | /* Don't count on the section alignment being as large as the target. */ |
9269 | if (target_size > branch_align) | |
9270 | target_size = branch_align; | |
d77b99c9 | 9271 | opt_diff = get_text_align_fill_size (address, align_power, |
43cd72b9 BW |
9272 | target_size, FALSE, FALSE); |
9273 | ||
664df4e4 BW |
9274 | *max_diff = (opt_diff + branch_align |
9275 | - (target_size + ((address + opt_diff) % branch_align))); | |
9c2799c2 | 9276 | gas_assert (*max_diff >= opt_diff); |
43cd72b9 | 9277 | return opt_diff; |
e0001a05 | 9278 | |
43cd72b9 | 9279 | case RELAX_ALIGN_NEXT_OPCODE: |
def13efb BW |
9280 | /* The next non-empty frag after this one holds the LOOP instruction |
9281 | that needs to be aligned. The required alignment depends on the | |
9282 | size of the next non-empty frag after the loop frag, i.e., the | |
9283 | first instruction in the loop. */ | |
9284 | loop_frag = next_non_empty_frag (fragP); | |
9285 | target_size = get_loop_align_size (next_frag_format_size (loop_frag)); | |
43cd72b9 BW |
9286 | loop_insn_offset = 0; |
9287 | is_loop = next_frag_opcode_is_loop (fragP, &loop_opcode); | |
9c2799c2 | 9288 | gas_assert (is_loop); |
43cd72b9 BW |
9289 | |
9290 | /* If the loop has been expanded then the LOOP instruction | |
9291 | could be at an offset from this fragment. */ | |
def13efb | 9292 | if (loop_frag->tc_frag_data.slot_subtypes[0] != RELAX_IMMED) |
43cd72b9 BW |
9293 | loop_insn_offset = get_expanded_loop_offset (loop_opcode); |
9294 | ||
43cd72b9 BW |
9295 | /* In an ideal world, which is what we are shooting for here, |
9296 | we wouldn't need to use any NOPs immediately prior to the | |
9297 | LOOP instruction. If this approach fails, relax_frag_loop_align | |
9298 | will call get_noop_aligned_address. */ | |
9299 | target_address = | |
9300 | address + loop_insn_offset + xg_get_single_size (loop_opcode); | |
def13efb | 9301 | align_power = get_text_align_power (target_size); |
d77b99c9 | 9302 | opt_diff = get_text_align_fill_size (target_address, align_power, |
43cd72b9 BW |
9303 | target_size, FALSE, FALSE); |
9304 | ||
9305 | *max_diff = xtensa_fetch_width | |
9306 | - ((target_address + opt_diff) % xtensa_fetch_width) | |
9307 | - target_size + opt_diff; | |
9c2799c2 | 9308 | gas_assert (*max_diff >= opt_diff); |
43cd72b9 | 9309 | return opt_diff; |
e0001a05 | 9310 | |
43cd72b9 BW |
9311 | default: |
9312 | break; | |
e0001a05 | 9313 | } |
9c2799c2 | 9314 | gas_assert (0); |
43cd72b9 | 9315 | return 0; |
e0001a05 NC |
9316 | } |
9317 | ||
9318 | \f | |
9319 | /* md_relax_frag Hook and Helper Functions. */ | |
9320 | ||
7fa3d080 BW |
9321 | static long relax_frag_loop_align (fragS *, long); |
9322 | static long relax_frag_for_align (fragS *, long); | |
9323 | static long relax_frag_immed | |
9324 | (segT, fragS *, long, int, xtensa_format, int, int *, bfd_boolean); | |
9325 | ||
fe6c2f1b MF |
9326 | /* Get projected address for the first fulcrum on a path from source to |
9327 | target. */ | |
9328 | static addressT xg_get_fulcrum (addressT source, addressT target) | |
b76f99d7 | 9329 | { |
fe6c2f1b MF |
9330 | offsetT delta = target - source; |
9331 | int n; | |
b76f99d7 | 9332 | |
fe6c2f1b MF |
9333 | n = (labs (delta) + J_RANGE - J_MARGIN - 1) / (J_RANGE - J_MARGIN); |
9334 | return source + delta / n; | |
9335 | } | |
b76f99d7 | 9336 | |
fe6c2f1b MF |
9337 | /* Given trampoline index, source and target of a jump find the best |
9338 | candidate trampoline for the first fulcrum. The best trampoline is | |
9339 | the one in the reach of "j' instruction from the source, closest to | |
9340 | the projected fulcrum address, and preferrably w/o a jump around or | |
9341 | with already initialized jump around. */ | |
9342 | static size_t xg_find_best_trampoline (struct trampoline_index *idx, | |
9343 | addressT source, addressT target) | |
b76f99d7 | 9344 | { |
fe6c2f1b MF |
9345 | addressT fulcrum = xg_get_fulcrum (source, target); |
9346 | size_t dist = 0; | |
9347 | size_t best = -1; | |
9348 | size_t base_tr = xg_find_trampoline (idx, fulcrum); | |
9349 | int checked = 1; | |
b76f99d7 | 9350 | |
fe6c2f1b MF |
9351 | /* Check trampoline frags around the base_tr to find the best. */ |
9352 | for (dist = 0; checked; ++dist) | |
b76f99d7 | 9353 | { |
fe6c2f1b MF |
9354 | int i; |
9355 | size_t tr = base_tr - dist; | |
9356 | ||
9357 | checked = 0; | |
9358 | ||
9359 | /* Trampolines are checked in the following order: | |
9360 | base_tr, base_tr + 1, base_tr - 1, base_tr + 2, base_tr - 2 */ | |
9361 | for (i = 0; i < 2; ++i, tr = base_tr + dist + 1) | |
9362 | if (tr < idx->n_entries) | |
9363 | { | |
9364 | fragS *trampoline_frag = idx->entry[tr]; | |
9365 | offsetT off; | |
9366 | ||
9367 | /* Don't check trampolines outside source - target interval. */ | |
9368 | if ((trampoline_frag->fr_address < source && | |
9369 | trampoline_frag->fr_address < target) || | |
9370 | (trampoline_frag->fr_address > source && | |
9371 | trampoline_frag->fr_address > target)) | |
9372 | continue; | |
9373 | ||
db5d5ad1 MF |
9374 | /* Don't choose trampoline that contains the source. */ |
9375 | if (source >= trampoline_frag->fr_address | |
9376 | && source <= trampoline_frag->fr_address + | |
9377 | trampoline_frag->fr_fix) | |
9378 | continue; | |
9379 | ||
fe6c2f1b MF |
9380 | off = trampoline_frag->fr_address - fulcrum; |
9381 | /* Stop if some trampoline is found and the search is more than | |
9382 | J_RANGE / 4 from the projected fulcrum. A trampoline w/o jump | |
9383 | around is nice, but it shouldn't have much overhead. */ | |
9384 | if (best < idx->n_entries && labs (off) > J_RANGE / 4) | |
9385 | return best; | |
9386 | ||
9387 | off = trampoline_frag->fr_address - source; | |
9388 | if (labs (off) < J_RANGE - J_MARGIN) | |
9389 | { | |
9390 | ++checked; | |
9391 | /* Stop if a trampoline w/o jump around is found or initialized | |
9392 | trampoline with jump around is found. */ | |
9393 | if (!trampoline_frag->tc_frag_data.needs_jump_around || | |
9394 | trampoline_frag->fr_fix) | |
9395 | return tr; | |
9396 | else if (best >= idx->n_entries) | |
9397 | best = tr; | |
9398 | } | |
9399 | } | |
b76f99d7 | 9400 | } |
fe6c2f1b MF |
9401 | |
9402 | if (best < idx->n_entries) | |
9403 | return best; | |
9404 | else | |
9405 | as_fatal (_("cannot find suitable trampoline")); | |
b76f99d7 MF |
9406 | } |
9407 | ||
fe6c2f1b MF |
9408 | static fixS *xg_relax_fixup (struct trampoline_index *idx, fixS *fixP) |
9409 | { | |
9410 | symbolS *s = fixP->fx_addsy; | |
9411 | addressT source = fixP->fx_frag->fr_address; | |
9412 | addressT target = S_GET_VALUE (s) + fixP->fx_offset; | |
9413 | size_t tr = xg_find_best_trampoline (idx, source, target); | |
9414 | fragS *trampoline_frag = idx->entry[tr]; | |
9415 | fixS *newfixP; | |
9416 | ||
9417 | init_trampoline_frag (trampoline_frag); | |
9418 | newfixP = xg_append_jump (trampoline_frag, | |
9419 | fixP->fx_addsy, fixP->fx_offset); | |
9420 | ||
9421 | /* Adjust the fixup for the original "j" instruction to | |
9422 | point to the newly added jump. */ | |
9423 | fixP->fx_addsy = trampoline_frag->fr_symbol; | |
9424 | fixP->fx_offset = trampoline_frag->fr_fix - 3; | |
9425 | fixP->tc_fix_data.X_add_symbol = trampoline_frag->fr_symbol; | |
9426 | fixP->tc_fix_data.X_add_number = trampoline_frag->fr_fix - 3; | |
9427 | ||
9428 | trampoline_frag->tc_frag_data.relax_seen = FALSE; | |
9429 | ||
9430 | if (xg_is_trampoline_frag_full (trampoline_frag)) | |
9431 | xg_remove_trampoline_from_index (idx, tr); | |
9432 | ||
9433 | return newfixP; | |
9434 | } | |
9435 | ||
9436 | static bfd_boolean xg_is_relaxable_fixup (fixS *fixP) | |
b76f99d7 MF |
9437 | { |
9438 | xtensa_isa isa = xtensa_default_isa; | |
fe6c2f1b MF |
9439 | addressT addr = fixP->fx_frag->fr_address; |
9440 | addressT target; | |
9441 | offsetT delta; | |
b76f99d7 MF |
9442 | symbolS *s = fixP->fx_addsy; |
9443 | int slot; | |
9444 | xtensa_format fmt; | |
9445 | xtensa_opcode opcode; | |
9446 | ||
9447 | if (fixP->fx_r_type < BFD_RELOC_XTENSA_SLOT0_OP || | |
9448 | fixP->fx_r_type > BFD_RELOC_XTENSA_SLOT14_OP) | |
9449 | return FALSE; | |
fe6c2f1b MF |
9450 | |
9451 | target = S_GET_VALUE (s) + fixP->fx_offset; | |
b76f99d7 MF |
9452 | delta = target - addr; |
9453 | ||
fe6c2f1b | 9454 | if (labs (delta) < J_RANGE - J_MARGIN) |
b76f99d7 MF |
9455 | return FALSE; |
9456 | ||
9457 | xtensa_insnbuf_from_chars (isa, trampoline_buf, | |
9458 | (unsigned char *) fixP->fx_frag->fr_literal + | |
9459 | fixP->fx_where, 0); | |
9460 | fmt = xtensa_format_decode (isa, trampoline_buf); | |
9461 | gas_assert (fmt != XTENSA_UNDEFINED); | |
9462 | slot = fixP->tc_fix_data.slot; | |
9463 | xtensa_format_get_slot (isa, fmt, slot, trampoline_buf, trampoline_slotbuf); | |
9464 | opcode = xtensa_opcode_decode (isa, fmt, slot, trampoline_slotbuf); | |
fe6c2f1b | 9465 | return opcode == xtensa_j_opcode; |
b76f99d7 MF |
9466 | } |
9467 | ||
fe6c2f1b | 9468 | static void xg_relax_fixups (struct trampoline_seg *ts) |
b76f99d7 | 9469 | { |
fe6c2f1b MF |
9470 | struct trampoline_index *idx = &ts->index; |
9471 | segment_info_type *seginfo = seg_info (now_seg); | |
9472 | fixS *fx; | |
b76f99d7 | 9473 | |
fe6c2f1b | 9474 | for (fx = seginfo->fix_root; fx; fx = fx->fx_next) |
b76f99d7 | 9475 | { |
fe6c2f1b | 9476 | fixS *fixP = fx; |
148d6384 MF |
9477 | struct trampoline_chain *tc = NULL; |
9478 | ||
9479 | if (xg_is_relaxable_fixup (fixP)) | |
9480 | { | |
9481 | tc = xg_find_best_eq_target (ts, fixP->fx_frag->fr_address, | |
9482 | &fixP->fx_addsy, &fixP->fx_offset); | |
9483 | if (!tc) | |
9484 | tc = xg_create_trampoline_chain (ts, fixP->fx_addsy, | |
9485 | fixP->fx_offset); | |
9486 | gas_assert (tc); | |
9487 | } | |
b76f99d7 | 9488 | |
fe6c2f1b | 9489 | while (xg_is_relaxable_fixup (fixP)) |
148d6384 MF |
9490 | { |
9491 | fixP = xg_relax_fixup (idx, fixP); | |
9492 | xg_add_location_to_chain (tc, fixP->fx_frag->fr_symbol, | |
9493 | fixP->fx_where); | |
9494 | } | |
b76f99d7 | 9495 | } |
b76f99d7 | 9496 | } |
7fa3d080 | 9497 | |
fe6c2f1b MF |
9498 | /* Given a trampoline frag relax all jumps that might want to use this |
9499 | trampoline. Only do real work once per relaxation cycle, when | |
9500 | xg_relax_trampoline is called for the first trampoline in the now_seg. | |
9501 | Don't use stretch, don't update new_stretch: place fulcrums with a | |
9502 | slack to tolerate code movement. In the worst case if a jump between | |
9503 | two trampolines wouldn't reach the next relaxation pass will fix it. */ | |
9504 | static void xg_relax_trampoline (fragS *fragP, long stretch ATTRIBUTE_UNUSED, | |
9505 | long *new_stretch ATTRIBUTE_UNUSED) | |
120bc8b8 | 9506 | { |
fe6c2f1b | 9507 | struct trampoline_seg *ts = find_trampoline_seg (now_seg); |
120bc8b8 | 9508 | |
fe6c2f1b MF |
9509 | if (ts->index.n_entries && ts->index.entry[0] == fragP) |
9510 | xg_relax_fixups (ts); | |
120bc8b8 MF |
9511 | } |
9512 | ||
e0001a05 NC |
9513 | /* Return the number of bytes added to this fragment, given that the |
9514 | input has been stretched already by "stretch". */ | |
9515 | ||
9516 | long | |
7fa3d080 | 9517 | xtensa_relax_frag (fragS *fragP, long stretch, int *stretched_p) |
e0001a05 | 9518 | { |
43cd72b9 | 9519 | xtensa_isa isa = xtensa_default_isa; |
e0001a05 NC |
9520 | int unreported = fragP->tc_frag_data.unreported_expansion; |
9521 | long new_stretch = 0; | |
3b4dbbbf | 9522 | const char *file_name; |
d77b99c9 BW |
9523 | unsigned line; |
9524 | int lit_size; | |
43cd72b9 BW |
9525 | static xtensa_insnbuf vbuf = NULL; |
9526 | int slot, num_slots; | |
9527 | xtensa_format fmt; | |
e0001a05 | 9528 | |
3b4dbbbf | 9529 | file_name = as_where (&line); |
e0001a05 NC |
9530 | new_logical_line (fragP->fr_file, fragP->fr_line); |
9531 | ||
9532 | fragP->tc_frag_data.unreported_expansion = 0; | |
9533 | ||
9534 | switch (fragP->fr_subtype) | |
9535 | { | |
9536 | case RELAX_ALIGN_NEXT_OPCODE: | |
9537 | /* Always convert. */ | |
43cd72b9 BW |
9538 | if (fragP->tc_frag_data.relax_seen) |
9539 | new_stretch = relax_frag_loop_align (fragP, stretch); | |
e0001a05 NC |
9540 | break; |
9541 | ||
9542 | case RELAX_LOOP_END: | |
9543 | /* Do nothing. */ | |
9544 | break; | |
9545 | ||
9546 | case RELAX_LOOP_END_ADD_NOP: | |
9547 | /* Add a NOP and switch to .fill 0. */ | |
9548 | new_stretch = relax_frag_add_nop (fragP); | |
43cd72b9 | 9549 | frag_wane (fragP); |
e0001a05 NC |
9550 | break; |
9551 | ||
9552 | case RELAX_DESIRE_ALIGN: | |
43cd72b9 | 9553 | /* Do nothing. The narrowing before this frag will either align |
e0001a05 NC |
9554 | it or not. */ |
9555 | break; | |
9556 | ||
9557 | case RELAX_LITERAL: | |
9558 | case RELAX_LITERAL_FINAL: | |
9559 | return 0; | |
9560 | ||
9561 | case RELAX_LITERAL_NR: | |
9562 | lit_size = 4; | |
9563 | fragP->fr_subtype = RELAX_LITERAL_FINAL; | |
9c2799c2 | 9564 | gas_assert (unreported == lit_size); |
e0001a05 NC |
9565 | memset (&fragP->fr_literal[fragP->fr_fix], 0, 4); |
9566 | fragP->fr_var -= lit_size; | |
9567 | fragP->fr_fix += lit_size; | |
9568 | new_stretch = 4; | |
9569 | break; | |
9570 | ||
43cd72b9 BW |
9571 | case RELAX_SLOTS: |
9572 | if (vbuf == NULL) | |
9573 | vbuf = xtensa_insnbuf_alloc (isa); | |
9574 | ||
d77b99c9 BW |
9575 | xtensa_insnbuf_from_chars |
9576 | (isa, vbuf, (unsigned char *) fragP->fr_opcode, 0); | |
43cd72b9 BW |
9577 | fmt = xtensa_format_decode (isa, vbuf); |
9578 | num_slots = xtensa_format_num_slots (isa, fmt); | |
e0001a05 | 9579 | |
43cd72b9 BW |
9580 | for (slot = 0; slot < num_slots; slot++) |
9581 | { | |
9582 | switch (fragP->tc_frag_data.slot_subtypes[slot]) | |
9583 | { | |
9584 | case RELAX_NARROW: | |
9585 | if (fragP->tc_frag_data.relax_seen) | |
9586 | new_stretch += relax_frag_for_align (fragP, stretch); | |
9587 | break; | |
9588 | ||
9589 | case RELAX_IMMED: | |
9590 | case RELAX_IMMED_STEP1: | |
9591 | case RELAX_IMMED_STEP2: | |
b81bf389 | 9592 | case RELAX_IMMED_STEP3: |
43cd72b9 BW |
9593 | /* Place the immediate. */ |
9594 | new_stretch += relax_frag_immed | |
9595 | (now_seg, fragP, stretch, | |
9596 | fragP->tc_frag_data.slot_subtypes[slot] - RELAX_IMMED, | |
9597 | fmt, slot, stretched_p, FALSE); | |
9598 | break; | |
9599 | ||
9600 | default: | |
9601 | /* This is OK; see the note in xg_assemble_vliw_tokens. */ | |
9602 | break; | |
9603 | } | |
9604 | } | |
e0001a05 NC |
9605 | break; |
9606 | ||
9607 | case RELAX_LITERAL_POOL_BEGIN: | |
b46824bd MF |
9608 | if (fragP->fr_var != 0) |
9609 | { | |
9610 | /* We have a converted "candidate" literal pool; | |
9611 | assemble a jump around it. */ | |
9612 | TInsn insn; | |
9613 | if (!litpool_slotbuf) | |
9614 | { | |
9615 | litpool_buf = xtensa_insnbuf_alloc (isa); | |
9616 | litpool_slotbuf = xtensa_insnbuf_alloc (isa); | |
9617 | } | |
9618 | new_stretch += 3; | |
9619 | fragP->tc_frag_data.relax_seen = FALSE; /* Need another pass. */ | |
9620 | fragP->tc_frag_data.is_insn = TRUE; | |
9621 | tinsn_init (&insn); | |
9622 | insn.insn_type = ITYPE_INSN; | |
9623 | insn.opcode = xtensa_j_opcode; | |
9624 | insn.ntok = 1; | |
9625 | set_expr_symbol_offset (&insn.tok[0], fragP->fr_symbol, | |
9626 | fragP->fr_fix); | |
9627 | fmt = xg_get_single_format (xtensa_j_opcode); | |
9628 | tinsn_to_slotbuf (fmt, 0, &insn, litpool_slotbuf); | |
9629 | xtensa_format_set_slot (isa, fmt, 0, litpool_buf, litpool_slotbuf); | |
9630 | xtensa_insnbuf_to_chars (isa, litpool_buf, | |
9631 | (unsigned char *)fragP->fr_literal + | |
9632 | fragP->fr_fix, 3); | |
9633 | fragP->fr_fix += 3; | |
9634 | fragP->fr_var -= 3; | |
9635 | /* Add a fix-up. */ | |
9636 | fix_new (fragP, 0, 3, fragP->fr_symbol, 0, TRUE, | |
9637 | BFD_RELOC_XTENSA_SLOT0_OP); | |
9638 | } | |
9639 | break; | |
9640 | ||
e0001a05 | 9641 | case RELAX_LITERAL_POOL_END: |
b46824bd | 9642 | case RELAX_LITERAL_POOL_CANDIDATE_BEGIN: |
43cd72b9 BW |
9643 | case RELAX_MAYBE_UNREACHABLE: |
9644 | case RELAX_MAYBE_DESIRE_ALIGN: | |
e0001a05 NC |
9645 | /* No relaxation required. */ |
9646 | break; | |
9647 | ||
43cd72b9 BW |
9648 | case RELAX_FILL_NOP: |
9649 | case RELAX_UNREACHABLE: | |
9650 | if (fragP->tc_frag_data.relax_seen) | |
9651 | new_stretch += relax_frag_for_align (fragP, stretch); | |
9652 | break; | |
9653 | ||
a82c7d90 DW |
9654 | case RELAX_TRAMPOLINE: |
9655 | if (fragP->tc_frag_data.relax_seen) | |
120bc8b8 | 9656 | xg_relax_trampoline (fragP, stretch, &new_stretch); |
a82c7d90 DW |
9657 | break; |
9658 | ||
e0001a05 NC |
9659 | default: |
9660 | as_bad (_("bad relaxation state")); | |
9661 | } | |
9662 | ||
43cd72b9 | 9663 | /* Tell gas we need another relaxation pass. */ |
c138bc38 | 9664 | if (! fragP->tc_frag_data.relax_seen) |
43cd72b9 BW |
9665 | { |
9666 | fragP->tc_frag_data.relax_seen = TRUE; | |
9667 | *stretched_p = 1; | |
9668 | } | |
9669 | ||
e0001a05 NC |
9670 | new_logical_line (file_name, line); |
9671 | return new_stretch; | |
9672 | } | |
9673 | ||
9674 | ||
9675 | static long | |
7fa3d080 | 9676 | relax_frag_loop_align (fragS *fragP, long stretch) |
e0001a05 NC |
9677 | { |
9678 | addressT old_address, old_next_address, old_size; | |
9679 | addressT new_address, new_next_address, new_size; | |
9680 | addressT growth; | |
9681 | ||
43cd72b9 BW |
9682 | /* All the frags with relax_frag_for_alignment prior to this one in the |
9683 | section have been done, hopefully eliminating the need for a NOP here. | |
9684 | But, this will put it in if necessary. */ | |
e0001a05 NC |
9685 | |
9686 | /* Calculate the old address of this fragment and the next fragment. */ | |
9687 | old_address = fragP->fr_address - stretch; | |
9688 | old_next_address = (fragP->fr_address - stretch + fragP->fr_fix + | |
43cd72b9 | 9689 | fragP->tc_frag_data.text_expansion[0]); |
e0001a05 NC |
9690 | old_size = old_next_address - old_address; |
9691 | ||
9692 | /* Calculate the new address of this fragment and the next fragment. */ | |
9693 | new_address = fragP->fr_address; | |
9694 | new_next_address = | |
9695 | get_noop_aligned_address (fragP, fragP->fr_address + fragP->fr_fix); | |
9696 | new_size = new_next_address - new_address; | |
9697 | ||
9698 | growth = new_size - old_size; | |
9699 | ||
9700 | /* Fix up the text_expansion field and return the new growth. */ | |
43cd72b9 | 9701 | fragP->tc_frag_data.text_expansion[0] += growth; |
e0001a05 NC |
9702 | return growth; |
9703 | } | |
9704 | ||
9705 | ||
43cd72b9 | 9706 | /* Add a NOP instruction. */ |
e0001a05 NC |
9707 | |
9708 | static long | |
7fa3d080 | 9709 | relax_frag_add_nop (fragS *fragP) |
e0001a05 | 9710 | { |
e0001a05 | 9711 | char *nop_buf = fragP->fr_literal + fragP->fr_fix; |
43cd72b9 BW |
9712 | int length = fragP->tc_frag_data.is_no_density ? 3 : 2; |
9713 | assemble_nop (length, nop_buf); | |
e0001a05 | 9714 | fragP->tc_frag_data.is_insn = TRUE; |
e0001a05 | 9715 | |
e0001a05 NC |
9716 | if (fragP->fr_var < length) |
9717 | { | |
dd49a749 | 9718 | as_fatal (_("fr_var (%ld) < length (%d)"), (long) fragP->fr_var, length); |
e0001a05 NC |
9719 | return 0; |
9720 | } | |
9721 | ||
9722 | fragP->fr_fix += length; | |
9723 | fragP->fr_var -= length; | |
e0001a05 NC |
9724 | return length; |
9725 | } | |
9726 | ||
9727 | ||
7fa3d080 BW |
9728 | static long future_alignment_required (fragS *, long); |
9729 | ||
e0001a05 | 9730 | static long |
7fa3d080 | 9731 | relax_frag_for_align (fragS *fragP, long stretch) |
e0001a05 | 9732 | { |
43cd72b9 BW |
9733 | /* Overview of the relaxation procedure for alignment: |
9734 | We can widen with NOPs or by widening instructions or by filling | |
9735 | bytes after jump instructions. Find the opportune places and widen | |
9736 | them if necessary. */ | |
9737 | ||
9738 | long stretch_me; | |
9739 | long diff; | |
e0001a05 | 9740 | |
9c2799c2 | 9741 | gas_assert (fragP->fr_subtype == RELAX_FILL_NOP |
43cd72b9 BW |
9742 | || fragP->fr_subtype == RELAX_UNREACHABLE |
9743 | || (fragP->fr_subtype == RELAX_SLOTS | |
9744 | && fragP->tc_frag_data.slot_subtypes[0] == RELAX_NARROW)); | |
9745 | ||
9746 | stretch_me = future_alignment_required (fragP, stretch); | |
9747 | diff = stretch_me - fragP->tc_frag_data.text_expansion[0]; | |
9748 | if (diff == 0) | |
9749 | return 0; | |
e0001a05 | 9750 | |
43cd72b9 | 9751 | if (diff < 0) |
e0001a05 | 9752 | { |
43cd72b9 BW |
9753 | /* We expanded on a previous pass. Can we shrink now? */ |
9754 | long shrink = fragP->tc_frag_data.text_expansion[0] - stretch_me; | |
9755 | if (shrink <= stretch && stretch > 0) | |
e0001a05 | 9756 | { |
43cd72b9 BW |
9757 | fragP->tc_frag_data.text_expansion[0] = stretch_me; |
9758 | return -shrink; | |
e0001a05 NC |
9759 | } |
9760 | return 0; | |
9761 | } | |
9762 | ||
43cd72b9 BW |
9763 | /* Below here, diff > 0. */ |
9764 | fragP->tc_frag_data.text_expansion[0] = stretch_me; | |
e0001a05 | 9765 | |
43cd72b9 | 9766 | return diff; |
e0001a05 NC |
9767 | } |
9768 | ||
9769 | ||
43cd72b9 BW |
9770 | /* Return the address of the next frag that should be aligned. |
9771 | ||
9772 | By "address" we mean the address it _would_ be at if there | |
9773 | is no action taken to align it between here and the target frag. | |
9774 | In other words, if no narrows and no fill nops are used between | |
9775 | here and the frag to align, _even_if_ some of the frags we use | |
9776 | to align targets have already expanded on a previous relaxation | |
9777 | pass. | |
9778 | ||
9779 | Also, count each frag that may be used to help align the target. | |
9780 | ||
9781 | Return 0 if there are no frags left in the chain that need to be | |
9782 | aligned. */ | |
9783 | ||
9784 | static addressT | |
7fa3d080 BW |
9785 | find_address_of_next_align_frag (fragS **fragPP, |
9786 | int *wide_nops, | |
9787 | int *narrow_nops, | |
9788 | int *widens, | |
9789 | bfd_boolean *paddable) | |
e0001a05 | 9790 | { |
43cd72b9 BW |
9791 | fragS *fragP = *fragPP; |
9792 | addressT address = fragP->fr_address; | |
9793 | ||
9794 | /* Do not reset the counts to 0. */ | |
e0001a05 NC |
9795 | |
9796 | while (fragP) | |
9797 | { | |
9798 | /* Limit this to a small search. */ | |
b5e4a23d | 9799 | if (*widens >= (int) xtensa_fetch_width) |
43cd72b9 BW |
9800 | { |
9801 | *fragPP = fragP; | |
9802 | return 0; | |
9803 | } | |
e0001a05 NC |
9804 | address += fragP->fr_fix; |
9805 | ||
43cd72b9 BW |
9806 | if (fragP->fr_type == rs_fill) |
9807 | address += fragP->fr_offset * fragP->fr_var; | |
9808 | else if (fragP->fr_type == rs_machine_dependent) | |
e0001a05 | 9809 | { |
e0001a05 NC |
9810 | switch (fragP->fr_subtype) |
9811 | { | |
43cd72b9 BW |
9812 | case RELAX_UNREACHABLE: |
9813 | *paddable = TRUE; | |
9814 | break; | |
9815 | ||
9816 | case RELAX_FILL_NOP: | |
9817 | (*wide_nops)++; | |
9818 | if (!fragP->tc_frag_data.is_no_density) | |
9819 | (*narrow_nops)++; | |
9820 | break; | |
9821 | ||
9822 | case RELAX_SLOTS: | |
9823 | if (fragP->tc_frag_data.slot_subtypes[0] == RELAX_NARROW) | |
9824 | { | |
9825 | (*widens)++; | |
9826 | break; | |
9827 | } | |
5bb3703f | 9828 | address += total_frag_text_expansion (fragP); |
e0001a05 NC |
9829 | break; |
9830 | ||
9831 | case RELAX_IMMED: | |
43cd72b9 | 9832 | address += fragP->tc_frag_data.text_expansion[0]; |
e0001a05 NC |
9833 | break; |
9834 | ||
9835 | case RELAX_ALIGN_NEXT_OPCODE: | |
9836 | case RELAX_DESIRE_ALIGN: | |
43cd72b9 BW |
9837 | *fragPP = fragP; |
9838 | return address; | |
9839 | ||
9840 | case RELAX_MAYBE_UNREACHABLE: | |
9841 | case RELAX_MAYBE_DESIRE_ALIGN: | |
9842 | /* Do nothing. */ | |
e0001a05 NC |
9843 | break; |
9844 | ||
9845 | default: | |
43cd72b9 BW |
9846 | /* Just punt if we don't know the type. */ |
9847 | *fragPP = fragP; | |
9848 | return 0; | |
e0001a05 | 9849 | } |
43cd72b9 | 9850 | } |
c138bc38 | 9851 | else |
43cd72b9 BW |
9852 | { |
9853 | /* Just punt if we don't know the type. */ | |
9854 | *fragPP = fragP; | |
9855 | return 0; | |
9856 | } | |
9857 | fragP = fragP->fr_next; | |
9858 | } | |
9859 | ||
9860 | *fragPP = fragP; | |
9861 | return 0; | |
9862 | } | |
9863 | ||
9864 | ||
7fa3d080 BW |
9865 | static long bytes_to_stretch (fragS *, int, int, int, int); |
9866 | ||
43cd72b9 | 9867 | static long |
7fa3d080 | 9868 | future_alignment_required (fragS *fragP, long stretch ATTRIBUTE_UNUSED) |
43cd72b9 BW |
9869 | { |
9870 | fragS *this_frag = fragP; | |
9871 | long address; | |
9872 | int num_widens = 0; | |
9873 | int wide_nops = 0; | |
9874 | int narrow_nops = 0; | |
9875 | bfd_boolean paddable = FALSE; | |
9876 | offsetT local_opt_diff; | |
9877 | offsetT opt_diff; | |
9878 | offsetT max_diff; | |
9879 | int stretch_amount = 0; | |
9880 | int local_stretch_amount; | |
9881 | int global_stretch_amount; | |
9882 | ||
7fa3d080 BW |
9883 | address = find_address_of_next_align_frag |
9884 | (&fragP, &wide_nops, &narrow_nops, &num_widens, &paddable); | |
43cd72b9 | 9885 | |
b5e4a23d BW |
9886 | if (!address) |
9887 | { | |
9888 | if (this_frag->tc_frag_data.is_aligning_branch) | |
9889 | this_frag->tc_frag_data.slot_subtypes[0] = RELAX_IMMED; | |
9890 | else | |
9891 | frag_wane (this_frag); | |
9892 | } | |
9893 | else | |
43cd72b9 BW |
9894 | { |
9895 | local_opt_diff = get_aligned_diff (fragP, address, &max_diff); | |
9896 | opt_diff = local_opt_diff; | |
9c2799c2 NC |
9897 | gas_assert (opt_diff >= 0); |
9898 | gas_assert (max_diff >= opt_diff); | |
c138bc38 | 9899 | if (max_diff == 0) |
43cd72b9 | 9900 | return 0; |
d2a033cd | 9901 | |
43cd72b9 BW |
9902 | if (fragP) |
9903 | fragP = fragP->fr_next; | |
9904 | ||
9905 | while (fragP && opt_diff < max_diff && address) | |
9906 | { | |
9907 | /* We only use these to determine if we can exit early | |
c138bc38 | 9908 | because there will be plenty of ways to align future |
43cd72b9 | 9909 | align frags. */ |
d77b99c9 | 9910 | int glob_widens = 0; |
43cd72b9 BW |
9911 | int dnn = 0; |
9912 | int dw = 0; | |
9913 | bfd_boolean glob_pad = 0; | |
7fa3d080 BW |
9914 | address = find_address_of_next_align_frag |
9915 | (&fragP, &glob_widens, &dnn, &dw, &glob_pad); | |
43cd72b9 | 9916 | /* If there is a padable portion, then skip. */ |
664df4e4 | 9917 | if (glob_pad || glob_widens >= (1 << branch_align_power (now_seg))) |
b5e4a23d | 9918 | address = 0; |
43cd72b9 | 9919 | |
c138bc38 | 9920 | if (address) |
43cd72b9 BW |
9921 | { |
9922 | offsetT next_m_diff; | |
9923 | offsetT next_o_diff; | |
9924 | ||
9925 | /* Downrange frags haven't had stretch added to them yet. */ | |
9926 | address += stretch; | |
9927 | ||
9928 | /* The address also includes any text expansion from this | |
9929 | frag in a previous pass, but we don't want that. */ | |
9930 | address -= this_frag->tc_frag_data.text_expansion[0]; | |
9931 | ||
9932 | /* Assume we are going to move at least opt_diff. In | |
9933 | reality, we might not be able to, but assuming that | |
9934 | we will helps catch cases where moving opt_diff pushes | |
9935 | the next target from aligned to unaligned. */ | |
9936 | address += opt_diff; | |
9937 | ||
9938 | next_o_diff = get_aligned_diff (fragP, address, &next_m_diff); | |
9939 | ||
9940 | /* Now cleanup for the adjustments to address. */ | |
9941 | next_o_diff += opt_diff; | |
9942 | next_m_diff += opt_diff; | |
9943 | if (next_o_diff <= max_diff && next_o_diff > opt_diff) | |
9944 | opt_diff = next_o_diff; | |
9945 | if (next_m_diff < max_diff) | |
9946 | max_diff = next_m_diff; | |
9947 | fragP = fragP->fr_next; | |
9948 | } | |
9949 | } | |
d2a033cd | 9950 | |
43cd72b9 BW |
9951 | /* If there are enough wideners in between, do it. */ |
9952 | if (paddable) | |
9953 | { | |
9954 | if (this_frag->fr_subtype == RELAX_UNREACHABLE) | |
9955 | { | |
1beeb686 | 9956 | gas_assert (opt_diff <= (signed) xtensa_fetch_width); |
43cd72b9 BW |
9957 | return opt_diff; |
9958 | } | |
9959 | return 0; | |
9960 | } | |
c138bc38 | 9961 | local_stretch_amount |
43cd72b9 BW |
9962 | = bytes_to_stretch (this_frag, wide_nops, narrow_nops, |
9963 | num_widens, local_opt_diff); | |
c138bc38 BW |
9964 | global_stretch_amount |
9965 | = bytes_to_stretch (this_frag, wide_nops, narrow_nops, | |
43cd72b9 | 9966 | num_widens, opt_diff); |
c138bc38 BW |
9967 | /* If the condition below is true, then the frag couldn't |
9968 | stretch the correct amount for the global case, so we just | |
9969 | optimize locally. We'll rely on the subsequent frags to get | |
43cd72b9 BW |
9970 | the correct alignment in the global case. */ |
9971 | if (global_stretch_amount < local_stretch_amount) | |
9972 | stretch_amount = local_stretch_amount; | |
9973 | else | |
9974 | stretch_amount = global_stretch_amount; | |
d2a033cd | 9975 | |
43cd72b9 BW |
9976 | if (this_frag->fr_subtype == RELAX_SLOTS |
9977 | && this_frag->tc_frag_data.slot_subtypes[0] == RELAX_NARROW) | |
9c2799c2 | 9978 | gas_assert (stretch_amount <= 1); |
43cd72b9 BW |
9979 | else if (this_frag->fr_subtype == RELAX_FILL_NOP) |
9980 | { | |
9981 | if (this_frag->tc_frag_data.is_no_density) | |
9c2799c2 | 9982 | gas_assert (stretch_amount == 3 || stretch_amount == 0); |
43cd72b9 | 9983 | else |
9c2799c2 | 9984 | gas_assert (stretch_amount <= 3); |
43cd72b9 BW |
9985 | } |
9986 | } | |
9987 | return stretch_amount; | |
9988 | } | |
9989 | ||
9990 | ||
9991 | /* The idea: widen everything you can to get a target or loop aligned, | |
9992 | then start using NOPs. | |
9993 | ||
43cd72b9 BW |
9994 | wide_nops = the number of wide NOPs available for aligning |
9995 | narrow_nops = the number of narrow NOPs available for aligning | |
9996 | (a subset of wide_nops) | |
9997 | widens = the number of narrow instructions that should be widened | |
9998 | ||
43cd72b9 BW |
9999 | */ |
10000 | ||
10001 | static long | |
7fa3d080 BW |
10002 | bytes_to_stretch (fragS *this_frag, |
10003 | int wide_nops, | |
10004 | int narrow_nops, | |
10005 | int num_widens, | |
10006 | int desired_diff) | |
43cd72b9 | 10007 | { |
19ef5f3d SA |
10008 | int nops_needed; |
10009 | int nop_bytes; | |
10010 | int extra_bytes; | |
43cd72b9 BW |
10011 | int bytes_short = desired_diff - num_widens; |
10012 | ||
3739860c | 10013 | gas_assert (desired_diff >= 0 |
1beeb686 | 10014 | && desired_diff < (signed) xtensa_fetch_width); |
43cd72b9 BW |
10015 | if (desired_diff == 0) |
10016 | return 0; | |
c138bc38 | 10017 | |
9c2799c2 | 10018 | gas_assert (wide_nops > 0 || num_widens > 0); |
e0001a05 | 10019 | |
43cd72b9 BW |
10020 | /* Always prefer widening to NOP-filling. */ |
10021 | if (bytes_short < 0) | |
10022 | { | |
10023 | /* There are enough RELAX_NARROW frags after this one | |
10024 | to align the target without widening this frag in any way. */ | |
10025 | return 0; | |
10026 | } | |
c138bc38 | 10027 | |
43cd72b9 BW |
10028 | if (bytes_short == 0) |
10029 | { | |
10030 | /* Widen every narrow between here and the align target | |
10031 | and the align target will be properly aligned. */ | |
10032 | if (this_frag->fr_subtype == RELAX_FILL_NOP) | |
10033 | return 0; | |
10034 | else | |
10035 | return 1; | |
10036 | } | |
c138bc38 | 10037 | |
43cd72b9 BW |
10038 | /* From here we will need at least one NOP to get an alignment. |
10039 | However, we may not be able to align at all, in which case, | |
10040 | don't widen. */ | |
19ef5f3d SA |
10041 | nops_needed = desired_diff / 3; |
10042 | ||
10043 | /* If there aren't enough nops, don't widen. */ | |
10044 | if (nops_needed > wide_nops) | |
10045 | return 0; | |
10046 | ||
10047 | /* First try it with all wide nops. */ | |
10048 | nop_bytes = nops_needed * 3; | |
10049 | extra_bytes = desired_diff - nop_bytes; | |
10050 | ||
10051 | if (nop_bytes + num_widens >= desired_diff) | |
43cd72b9 | 10052 | { |
19ef5f3d SA |
10053 | if (this_frag->fr_subtype == RELAX_FILL_NOP) |
10054 | return 3; | |
10055 | else if (num_widens == extra_bytes) | |
10056 | return 1; | |
10057 | return 0; | |
e0001a05 | 10058 | } |
19ef5f3d SA |
10059 | |
10060 | /* Add a narrow nop. */ | |
10061 | nops_needed++; | |
10062 | nop_bytes += 2; | |
10063 | extra_bytes -= 2; | |
10064 | if (narrow_nops == 0 || nops_needed > wide_nops) | |
10065 | return 0; | |
10066 | ||
10067 | if (nop_bytes + num_widens >= desired_diff && extra_bytes >= 0) | |
43cd72b9 | 10068 | { |
19ef5f3d SA |
10069 | if (this_frag->fr_subtype == RELAX_FILL_NOP) |
10070 | return !this_frag->tc_frag_data.is_no_density ? 2 : 3; | |
10071 | else if (num_widens == extra_bytes) | |
10072 | return 1; | |
10073 | return 0; | |
10074 | } | |
e0001a05 | 10075 | |
19ef5f3d SA |
10076 | /* Replace a wide nop with a narrow nop--we can get here if |
10077 | extra_bytes was negative in the previous conditional. */ | |
10078 | if (narrow_nops == 1) | |
10079 | return 0; | |
10080 | nop_bytes--; | |
10081 | extra_bytes++; | |
10082 | if (nop_bytes + num_widens >= desired_diff) | |
10083 | { | |
10084 | if (this_frag->fr_subtype == RELAX_FILL_NOP) | |
10085 | return !this_frag->tc_frag_data.is_no_density ? 2 : 3; | |
10086 | else if (num_widens == extra_bytes) | |
10087 | return 1; | |
10088 | return 0; | |
43cd72b9 | 10089 | } |
19ef5f3d SA |
10090 | |
10091 | /* If we can't satisfy any of the above cases, then we can't align | |
10092 | using padding or fill nops. */ | |
43cd72b9 | 10093 | return 0; |
e0001a05 NC |
10094 | } |
10095 | ||
10096 | ||
46888d71 | 10097 | static fragS * |
76a493ab | 10098 | xg_find_best_trampoline_for_tinsn (TInsn *tinsn, fragS *fragP) |
a82c7d90 | 10099 | { |
76a493ab MF |
10100 | symbolS *sym = tinsn->tok[0].X_add_symbol; |
10101 | addressT source = fragP->fr_address; | |
10102 | addressT target = S_GET_VALUE (sym) + tinsn->tok[0].X_add_number; | |
a82c7d90 | 10103 | struct trampoline_seg *ts = find_trampoline_seg (now_seg); |
fe6c2f1b | 10104 | size_t i; |
a82c7d90 | 10105 | |
76a493ab MF |
10106 | if (!ts || !ts->index.n_entries) |
10107 | return NULL; | |
a82c7d90 | 10108 | |
76a493ab | 10109 | i = xg_find_best_trampoline (&ts->index, source, target); |
a82c7d90 | 10110 | |
76a493ab | 10111 | return ts->index.entry[i]; |
a82c7d90 DW |
10112 | } |
10113 | ||
10114 | ||
fe6c2f1b MF |
10115 | /* Append jump to sym + offset to the end of the trampoline frag fragP. |
10116 | Adjust fragP's jump around if it's present. Adjust fragP's fr_fix/fr_var | |
10117 | and finish the frag if it's full (but don't remove it from the trampoline | |
10118 | frag index). Return fixup for the newly created jump. */ | |
46888d71 | 10119 | static fixS *xg_append_jump (fragS *fragP, symbolS *sym, offsetT offset) |
fec68fb1 MF |
10120 | { |
10121 | fixS *fixP; | |
10122 | TInsn insn; | |
10123 | xtensa_format fmt; | |
10124 | xtensa_isa isa = xtensa_default_isa; | |
10125 | ||
10126 | gas_assert (fragP->fr_var >= 3); | |
10127 | tinsn_init (&insn); | |
10128 | insn.insn_type = ITYPE_INSN; | |
10129 | insn.opcode = xtensa_j_opcode; | |
10130 | insn.ntok = 1; | |
10131 | set_expr_symbol_offset (&insn.tok[0], sym, offset); | |
10132 | fmt = xg_get_single_format (xtensa_j_opcode); | |
10133 | tinsn_to_slotbuf (fmt, 0, &insn, trampoline_slotbuf); | |
10134 | xtensa_format_set_slot (isa, fmt, 0, trampoline_buf, trampoline_slotbuf); | |
10135 | xtensa_insnbuf_to_chars (isa, trampoline_buf, | |
10136 | (unsigned char *)fragP->fr_literal + fragP->fr_fix, 3); | |
10137 | fixP = fix_new (fragP, fragP->fr_fix, 3, sym, offset, TRUE, | |
10138 | BFD_RELOC_XTENSA_SLOT0_OP); | |
10139 | fixP->tc_fix_data.slot = 0; | |
10140 | ||
10141 | fragP->fr_fix += 3; | |
10142 | fragP->fr_var -= 3; | |
10143 | ||
10144 | /* Adjust the jump around this trampoline (if present). */ | |
46888d71 MF |
10145 | if (fragP->tc_frag_data.jump_around_fix) |
10146 | fragP->tc_frag_data.jump_around_fix->fx_offset += 3; | |
fec68fb1 | 10147 | |
fe6c2f1b MF |
10148 | /* Do we have room for more? */ |
10149 | if (xg_is_trampoline_frag_full (fragP)) | |
10150 | { | |
10151 | frag_wane (fragP); | |
10152 | fragP->fr_subtype = 0; | |
10153 | } | |
10154 | ||
fec68fb1 MF |
10155 | return fixP; |
10156 | } | |
10157 | ||
a82c7d90 DW |
10158 | |
10159 | static int | |
46888d71 | 10160 | init_trampoline_frag (fragS *fp) |
a82c7d90 | 10161 | { |
a82c7d90 DW |
10162 | int growth = 0; |
10163 | ||
10164 | if (fp->fr_fix == 0) | |
10165 | { | |
10166 | symbolS *lsym; | |
10167 | char label[10 + 2 * sizeof(fp)]; | |
a82c7d90 | 10168 | |
fec68fb1 | 10169 | sprintf (label, ".L0_TR_%p", fp); |
a82c7d90 DW |
10170 | lsym = (symbolS *)local_symbol_make (label, now_seg, 0, fp); |
10171 | fp->fr_symbol = lsym; | |
46888d71 | 10172 | if (fp->tc_frag_data.needs_jump_around) |
a82c7d90 | 10173 | { |
46888d71 | 10174 | fp->tc_frag_data.jump_around_fix = xg_append_jump (fp, lsym, 3); |
a82c7d90 | 10175 | growth = 3; |
a82c7d90 DW |
10176 | } |
10177 | } | |
10178 | return growth; | |
10179 | } | |
10180 | ||
a82c7d90 | 10181 | static int |
148d6384 | 10182 | xg_get_single_symbol_slot (fragS *fragP) |
a82c7d90 | 10183 | { |
148d6384 MF |
10184 | int i; |
10185 | int slot = -1; | |
24e5b4e6 MF |
10186 | |
10187 | for (i = 0; i < MAX_SLOTS; ++i) | |
148d6384 | 10188 | if (fragP->tc_frag_data.slot_symbols[i]) |
24e5b4e6 MF |
10189 | { |
10190 | gas_assert (slot == -1); | |
10191 | slot = i; | |
10192 | } | |
10193 | ||
10194 | gas_assert (slot >= 0 && slot < MAX_SLOTS); | |
a82c7d90 | 10195 | |
148d6384 MF |
10196 | return slot; |
10197 | } | |
10198 | ||
10199 | static fixS * | |
10200 | add_jump_to_trampoline (fragS *tramp, fragS *origfrag) | |
10201 | { | |
10202 | int slot = xg_get_single_symbol_slot (origfrag); | |
10203 | fixS *fixP; | |
10204 | ||
a82c7d90 | 10205 | /* Assemble a jump to the target label in the trampoline frag. */ |
148d6384 MF |
10206 | fixP = xg_append_jump (tramp, |
10207 | origfrag->tc_frag_data.slot_symbols[slot], | |
10208 | origfrag->tc_frag_data.slot_offsets[slot]); | |
fec68fb1 | 10209 | |
a82c7d90 | 10210 | /* Modify the original j to point here. */ |
fec68fb1 | 10211 | origfrag->tc_frag_data.slot_symbols[slot] = tramp->fr_symbol; |
24e5b4e6 | 10212 | origfrag->tc_frag_data.slot_offsets[slot] = tramp->fr_fix - 3; |
fec68fb1 | 10213 | |
a82c7d90 | 10214 | /* If trampoline is full, remove it from the list. */ |
fe6c2f1b MF |
10215 | if (xg_is_trampoline_frag_full (tramp)) |
10216 | { | |
10217 | struct trampoline_seg *ts = find_trampoline_seg (now_seg); | |
10218 | size_t tr = xg_find_trampoline (&ts->index, tramp->fr_address); | |
10219 | ||
10220 | gas_assert (ts->index.entry[tr] == tramp); | |
10221 | xg_remove_trampoline_from_index (&ts->index, tr); | |
10222 | } | |
a82c7d90 | 10223 | |
148d6384 | 10224 | return fixP; |
a82c7d90 DW |
10225 | } |
10226 | ||
10227 | ||
e0001a05 | 10228 | static long |
7fa3d080 BW |
10229 | relax_frag_immed (segT segP, |
10230 | fragS *fragP, | |
10231 | long stretch, | |
10232 | int min_steps, | |
10233 | xtensa_format fmt, | |
10234 | int slot, | |
10235 | int *stretched_p, | |
10236 | bfd_boolean estimate_only) | |
e0001a05 | 10237 | { |
43cd72b9 | 10238 | TInsn tinsn; |
e0001a05 NC |
10239 | int old_size; |
10240 | bfd_boolean negatable_branch = FALSE; | |
10241 | bfd_boolean branch_jmp_to_next = FALSE; | |
def13efb | 10242 | bfd_boolean from_wide_insn = FALSE; |
43cd72b9 | 10243 | xtensa_isa isa = xtensa_default_isa; |
e0001a05 NC |
10244 | IStack istack; |
10245 | offsetT frag_offset; | |
10246 | int num_steps; | |
e0001a05 | 10247 | int num_text_bytes, num_literal_bytes; |
2276bc20 | 10248 | int literal_diff, total_text_diff, this_text_diff; |
e0001a05 | 10249 | |
9c2799c2 | 10250 | gas_assert (fragP->fr_opcode != NULL); |
e0001a05 | 10251 | |
b5e4a23d BW |
10252 | xg_clear_vinsn (&cur_vinsn); |
10253 | vinsn_from_chars (&cur_vinsn, fragP->fr_opcode); | |
b2d179be | 10254 | if (cur_vinsn.num_slots > 1) |
def13efb | 10255 | from_wide_insn = TRUE; |
43cd72b9 | 10256 | |
b5e4a23d | 10257 | tinsn = cur_vinsn.slots[slot]; |
43cd72b9 | 10258 | tinsn_immed_from_frag (&tinsn, fragP, slot); |
e0001a05 | 10259 | |
64b607e6 | 10260 | if (estimate_only && xtensa_opcode_is_loop (isa, tinsn.opcode) == 1) |
43cd72b9 | 10261 | return 0; |
e0001a05 | 10262 | |
b08b5071 | 10263 | if (workaround_b_j_loop_end && ! fragP->tc_frag_data.is_no_transform) |
43cd72b9 | 10264 | branch_jmp_to_next = is_branch_jmp_to_next (&tinsn, fragP); |
e0001a05 | 10265 | |
43cd72b9 | 10266 | negatable_branch = (xtensa_opcode_is_branch (isa, tinsn.opcode) == 1); |
e0001a05 | 10267 | |
43cd72b9 | 10268 | old_size = xtensa_format_length (isa, fmt); |
e0001a05 NC |
10269 | |
10270 | /* Special case: replace a branch to the next instruction with a NOP. | |
10271 | This is required to work around a hardware bug in T1040.0 and also | |
10272 | serves as an optimization. */ | |
10273 | ||
10274 | if (branch_jmp_to_next | |
10275 | && ((old_size == 2) || (old_size == 3)) | |
10276 | && !next_frag_is_loop_target (fragP)) | |
10277 | return 0; | |
10278 | ||
10279 | /* Here is the fun stuff: Get the immediate field from this | |
10280 | instruction. If it fits, we are done. If not, find the next | |
10281 | instruction sequence that fits. */ | |
10282 | ||
10283 | frag_offset = fragP->fr_opcode - fragP->fr_literal; | |
10284 | istack_init (&istack); | |
43cd72b9 | 10285 | num_steps = xg_assembly_relax (&istack, &tinsn, segP, fragP, frag_offset, |
e0001a05 | 10286 | min_steps, stretch); |
9c2799c2 | 10287 | gas_assert (num_steps >= min_steps && num_steps <= RELAX_IMMED_MAXSTEPS); |
e0001a05 | 10288 | |
43cd72b9 | 10289 | fragP->tc_frag_data.slot_subtypes[slot] = (int) RELAX_IMMED + num_steps; |
e0001a05 NC |
10290 | |
10291 | /* Figure out the number of bytes needed. */ | |
e0001a05 | 10292 | num_literal_bytes = get_num_stack_literal_bytes (&istack); |
2276bc20 BW |
10293 | literal_diff |
10294 | = num_literal_bytes - fragP->tc_frag_data.literal_expansion[slot]; | |
43cd72b9 | 10295 | num_text_bytes = get_num_stack_text_bytes (&istack); |
def13efb BW |
10296 | |
10297 | if (from_wide_insn) | |
43cd72b9 | 10298 | { |
2276bc20 BW |
10299 | int first = 0; |
10300 | while (istack.insn[first].opcode == XTENSA_UNDEFINED) | |
10301 | first++; | |
10302 | ||
43cd72b9 BW |
10303 | num_text_bytes += old_size; |
10304 | if (opcode_fits_format_slot (istack.insn[first].opcode, fmt, slot)) | |
10305 | num_text_bytes -= xg_get_single_size (istack.insn[first].opcode); | |
2276bc20 BW |
10306 | else |
10307 | { | |
10308 | /* The first instruction in the relaxed sequence will go after | |
10309 | the current wide instruction, and thus its symbolic immediates | |
10310 | might not fit. */ | |
3739860c | 10311 | |
2276bc20 | 10312 | istack_init (&istack); |
3739860c | 10313 | num_steps = xg_assembly_relax (&istack, &tinsn, segP, fragP, |
2276bc20 BW |
10314 | frag_offset + old_size, |
10315 | min_steps, stretch + old_size); | |
9c2799c2 | 10316 | gas_assert (num_steps >= min_steps && num_steps <= RELAX_IMMED_MAXSTEPS); |
2276bc20 | 10317 | |
3739860c | 10318 | fragP->tc_frag_data.slot_subtypes[slot] |
2276bc20 BW |
10319 | = (int) RELAX_IMMED + num_steps; |
10320 | ||
10321 | num_literal_bytes = get_num_stack_literal_bytes (&istack); | |
3739860c | 10322 | literal_diff |
2276bc20 | 10323 | = num_literal_bytes - fragP->tc_frag_data.literal_expansion[slot]; |
3739860c | 10324 | |
2276bc20 BW |
10325 | num_text_bytes = get_num_stack_text_bytes (&istack) + old_size; |
10326 | } | |
43cd72b9 | 10327 | } |
def13efb | 10328 | |
43cd72b9 BW |
10329 | total_text_diff = num_text_bytes - old_size; |
10330 | this_text_diff = total_text_diff - fragP->tc_frag_data.text_expansion[slot]; | |
e0001a05 NC |
10331 | |
10332 | /* It MUST get larger. If not, we could get an infinite loop. */ | |
9c2799c2 NC |
10333 | gas_assert (num_text_bytes >= 0); |
10334 | gas_assert (literal_diff >= 0); | |
10335 | gas_assert (total_text_diff >= 0); | |
e0001a05 | 10336 | |
43cd72b9 BW |
10337 | fragP->tc_frag_data.text_expansion[slot] = total_text_diff; |
10338 | fragP->tc_frag_data.literal_expansion[slot] = num_literal_bytes; | |
9c2799c2 NC |
10339 | gas_assert (fragP->tc_frag_data.text_expansion[slot] >= 0); |
10340 | gas_assert (fragP->tc_frag_data.literal_expansion[slot] >= 0); | |
e0001a05 NC |
10341 | |
10342 | /* Find the associated expandable literal for this. */ | |
10343 | if (literal_diff != 0) | |
10344 | { | |
2276bc20 | 10345 | fragS *lit_fragP = fragP->tc_frag_data.literal_frags[slot]; |
e0001a05 NC |
10346 | if (lit_fragP) |
10347 | { | |
9c2799c2 | 10348 | gas_assert (literal_diff == 4); |
e0001a05 NC |
10349 | lit_fragP->tc_frag_data.unreported_expansion += literal_diff; |
10350 | ||
10351 | /* We expect that the literal section state has NOT been | |
10352 | modified yet. */ | |
9c2799c2 | 10353 | gas_assert (lit_fragP->fr_type == rs_machine_dependent |
e0001a05 NC |
10354 | && lit_fragP->fr_subtype == RELAX_LITERAL); |
10355 | lit_fragP->fr_subtype = RELAX_LITERAL_NR; | |
10356 | ||
10357 | /* We need to mark this section for another iteration | |
10358 | of relaxation. */ | |
10359 | (*stretched_p)++; | |
10360 | } | |
10361 | } | |
10362 | ||
43cd72b9 | 10363 | if (negatable_branch && istack.ninsn > 1) |
1d19a770 | 10364 | update_next_frag_state (fragP); |
e0001a05 | 10365 | |
a82c7d90 DW |
10366 | /* If last insn is a jump, and it cannot reach its target, try to find a trampoline. */ |
10367 | if (istack.ninsn > 2 && | |
10368 | istack.insn[istack.ninsn - 1].insn_type == ITYPE_LABEL && | |
10369 | istack.insn[istack.ninsn - 2].insn_type == ITYPE_INSN && | |
10370 | istack.insn[istack.ninsn - 2].opcode == xtensa_j_opcode) | |
10371 | { | |
10372 | TInsn *jinsn = &istack.insn[istack.ninsn - 2]; | |
148d6384 MF |
10373 | struct trampoline_seg *ts = find_trampoline_seg (segP); |
10374 | struct trampoline_chain *tc = NULL; | |
10375 | ||
10376 | if (ts && | |
10377 | !xg_symbolic_immeds_fit (jinsn, segP, fragP, fragP->fr_offset, | |
10378 | total_text_diff)) | |
10379 | { | |
10380 | int s = xg_get_single_symbol_slot (fragP); | |
10381 | addressT offset = fragP->tc_frag_data.slot_offsets[s]; | |
10382 | ||
10383 | tc = xg_find_best_eq_target (ts, fragP->fr_address, | |
10384 | &fragP->tc_frag_data.slot_symbols[s], | |
10385 | &offset); | |
10386 | ||
10387 | if (!tc) | |
10388 | tc = xg_create_trampoline_chain (ts, | |
10389 | fragP->tc_frag_data.slot_symbols[s], | |
10390 | offset); | |
10391 | fragP->tc_frag_data.slot_offsets[s] = offset; | |
10392 | tinsn_immed_from_frag (jinsn, fragP, s); | |
10393 | } | |
a82c7d90 | 10394 | |
148d6384 MF |
10395 | if (!xg_symbolic_immeds_fit (jinsn, segP, fragP, fragP->fr_offset, |
10396 | total_text_diff)) | |
a82c7d90 | 10397 | { |
76a493ab | 10398 | fragS *tf = xg_find_best_trampoline_for_tinsn (jinsn, fragP); |
a82c7d90 DW |
10399 | |
10400 | if (tf) | |
10401 | { | |
148d6384 MF |
10402 | fixS *fixP; |
10403 | ||
10404 | this_text_diff += init_trampoline_frag (tf) + 3; | |
10405 | fixP = add_jump_to_trampoline (tf, fragP); | |
10406 | xg_add_location_to_chain (tc, fixP->fx_frag->fr_symbol, | |
10407 | fixP->fx_where); | |
10408 | fragP->tc_frag_data.relax_seen = FALSE; | |
a82c7d90 DW |
10409 | } |
10410 | else | |
10411 | { | |
10412 | /* If target symbol is undefined, assume it will reach once linked. */ | |
10413 | expressionS *exp = &istack.insn[istack.ninsn - 2].tok[0]; | |
10414 | ||
10415 | if (exp->X_op == O_symbol && S_IS_DEFINED (exp->X_add_symbol)) | |
10416 | { | |
10417 | as_bad_where (fragP->fr_file, fragP->fr_line, | |
10418 | _("jump target out of range; no usable trampoline found")); | |
10419 | } | |
10420 | } | |
10421 | } | |
10422 | } | |
10423 | ||
43cd72b9 | 10424 | return this_text_diff; |
e0001a05 NC |
10425 | } |
10426 | ||
10427 | \f | |
10428 | /* md_convert_frag Hook and Helper Functions. */ | |
10429 | ||
7fa3d080 BW |
10430 | static void convert_frag_align_next_opcode (fragS *); |
10431 | static void convert_frag_narrow (segT, fragS *, xtensa_format, int); | |
10432 | static void convert_frag_fill_nop (fragS *); | |
10433 | static void convert_frag_immed (segT, fragS *, int, xtensa_format, int); | |
10434 | ||
e0001a05 | 10435 | void |
7fa3d080 | 10436 | md_convert_frag (bfd *abfd ATTRIBUTE_UNUSED, segT sec, fragS *fragp) |
e0001a05 | 10437 | { |
43cd72b9 BW |
10438 | static xtensa_insnbuf vbuf = NULL; |
10439 | xtensa_isa isa = xtensa_default_isa; | |
10440 | int slot; | |
10441 | int num_slots; | |
10442 | xtensa_format fmt; | |
3b4dbbbf | 10443 | const char *file_name; |
d77b99c9 | 10444 | unsigned line; |
e0001a05 | 10445 | |
3b4dbbbf | 10446 | file_name = as_where (&line); |
e0001a05 NC |
10447 | new_logical_line (fragp->fr_file, fragp->fr_line); |
10448 | ||
10449 | switch (fragp->fr_subtype) | |
10450 | { | |
10451 | case RELAX_ALIGN_NEXT_OPCODE: | |
10452 | /* Always convert. */ | |
10453 | convert_frag_align_next_opcode (fragp); | |
10454 | break; | |
10455 | ||
10456 | case RELAX_DESIRE_ALIGN: | |
10457 | /* Do nothing. If not aligned already, too bad. */ | |
10458 | break; | |
10459 | ||
43cd72b9 BW |
10460 | case RELAX_LITERAL: |
10461 | case RELAX_LITERAL_FINAL: | |
10462 | break; | |
10463 | ||
10464 | case RELAX_SLOTS: | |
10465 | if (vbuf == NULL) | |
10466 | vbuf = xtensa_insnbuf_alloc (isa); | |
10467 | ||
d77b99c9 BW |
10468 | xtensa_insnbuf_from_chars |
10469 | (isa, vbuf, (unsigned char *) fragp->fr_opcode, 0); | |
43cd72b9 BW |
10470 | fmt = xtensa_format_decode (isa, vbuf); |
10471 | num_slots = xtensa_format_num_slots (isa, fmt); | |
10472 | ||
10473 | for (slot = 0; slot < num_slots; slot++) | |
10474 | { | |
10475 | switch (fragp->tc_frag_data.slot_subtypes[slot]) | |
10476 | { | |
10477 | case RELAX_NARROW: | |
10478 | convert_frag_narrow (sec, fragp, fmt, slot); | |
10479 | break; | |
10480 | ||
10481 | case RELAX_IMMED: | |
10482 | case RELAX_IMMED_STEP1: | |
10483 | case RELAX_IMMED_STEP2: | |
b81bf389 | 10484 | case RELAX_IMMED_STEP3: |
43cd72b9 BW |
10485 | /* Place the immediate. */ |
10486 | convert_frag_immed | |
10487 | (sec, fragp, | |
10488 | fragp->tc_frag_data.slot_subtypes[slot] - RELAX_IMMED, | |
10489 | fmt, slot); | |
10490 | break; | |
10491 | ||
10492 | default: | |
10493 | /* This is OK because some slots could have | |
10494 | relaxations and others have none. */ | |
10495 | break; | |
10496 | } | |
10497 | } | |
10498 | break; | |
10499 | ||
10500 | case RELAX_UNREACHABLE: | |
10501 | memset (&fragp->fr_literal[fragp->fr_fix], 0, fragp->fr_var); | |
10502 | fragp->fr_fix += fragp->tc_frag_data.text_expansion[0]; | |
10503 | fragp->fr_var -= fragp->tc_frag_data.text_expansion[0]; | |
10504 | frag_wane (fragp); | |
e0001a05 NC |
10505 | break; |
10506 | ||
43cd72b9 BW |
10507 | case RELAX_MAYBE_UNREACHABLE: |
10508 | case RELAX_MAYBE_DESIRE_ALIGN: | |
10509 | frag_wane (fragp); | |
e0001a05 NC |
10510 | break; |
10511 | ||
43cd72b9 BW |
10512 | case RELAX_FILL_NOP: |
10513 | convert_frag_fill_nop (fragp); | |
e0001a05 NC |
10514 | break; |
10515 | ||
10516 | case RELAX_LITERAL_NR: | |
10517 | if (use_literal_section) | |
10518 | { | |
10519 | /* This should have been handled during relaxation. When | |
10520 | relaxing a code segment, literals sometimes need to be | |
10521 | added to the corresponding literal segment. If that | |
10522 | literal segment has already been relaxed, then we end up | |
10523 | in this situation. Marking the literal segments as data | |
10524 | would make this happen less often (since GAS always relaxes | |
10525 | code before data), but we could still get into trouble if | |
10526 | there are instructions in a segment that is not marked as | |
10527 | containing code. Until we can implement a better solution, | |
10528 | cheat and adjust the addresses of all the following frags. | |
10529 | This could break subsequent alignments, but the linker's | |
10530 | literal coalescing will do that anyway. */ | |
10531 | ||
10532 | fragS *f; | |
10533 | fragp->fr_subtype = RELAX_LITERAL_FINAL; | |
9c2799c2 | 10534 | gas_assert (fragp->tc_frag_data.unreported_expansion == 4); |
e0001a05 NC |
10535 | memset (&fragp->fr_literal[fragp->fr_fix], 0, 4); |
10536 | fragp->fr_var -= 4; | |
10537 | fragp->fr_fix += 4; | |
10538 | for (f = fragp->fr_next; f; f = f->fr_next) | |
10539 | f->fr_address += 4; | |
10540 | } | |
10541 | else | |
10542 | as_bad (_("invalid relaxation fragment result")); | |
10543 | break; | |
a82c7d90 DW |
10544 | |
10545 | case RELAX_TRAMPOLINE: | |
10546 | break; | |
e0001a05 NC |
10547 | } |
10548 | ||
10549 | fragp->fr_var = 0; | |
10550 | new_logical_line (file_name, line); | |
10551 | } | |
10552 | ||
10553 | ||
7fa3d080 BW |
10554 | static void |
10555 | convert_frag_align_next_opcode (fragS *fragp) | |
e0001a05 NC |
10556 | { |
10557 | char *nop_buf; /* Location for Writing. */ | |
e0001a05 NC |
10558 | bfd_boolean use_no_density = fragp->tc_frag_data.is_no_density; |
10559 | addressT aligned_address; | |
d77b99c9 BW |
10560 | offsetT fill_size; |
10561 | int nop, nop_count; | |
e0001a05 NC |
10562 | |
10563 | aligned_address = get_noop_aligned_address (fragp, fragp->fr_address + | |
10564 | fragp->fr_fix); | |
10565 | fill_size = aligned_address - (fragp->fr_address + fragp->fr_fix); | |
10566 | nop_count = get_text_align_nop_count (fill_size, use_no_density); | |
10567 | nop_buf = fragp->fr_literal + fragp->fr_fix; | |
10568 | ||
d77b99c9 | 10569 | for (nop = 0; nop < nop_count; nop++) |
e0001a05 | 10570 | { |
d77b99c9 BW |
10571 | int nop_size; |
10572 | nop_size = get_text_align_nth_nop_size (fill_size, nop, use_no_density); | |
e0001a05 NC |
10573 | |
10574 | assemble_nop (nop_size, nop_buf); | |
10575 | nop_buf += nop_size; | |
10576 | } | |
10577 | ||
10578 | fragp->fr_fix += fill_size; | |
10579 | fragp->fr_var -= fill_size; | |
10580 | } | |
10581 | ||
10582 | ||
10583 | static void | |
7fa3d080 | 10584 | convert_frag_narrow (segT segP, fragS *fragP, xtensa_format fmt, int slot) |
e0001a05 | 10585 | { |
43cd72b9 | 10586 | TInsn tinsn, single_target; |
84b08ed9 | 10587 | int size, old_size, diff; |
e0001a05 NC |
10588 | offsetT frag_offset; |
10589 | ||
9c2799c2 | 10590 | gas_assert (slot == 0); |
43cd72b9 BW |
10591 | tinsn_from_chars (&tinsn, fragP->fr_opcode, 0); |
10592 | ||
b5e4a23d | 10593 | if (fragP->tc_frag_data.is_aligning_branch == 1) |
43cd72b9 | 10594 | { |
9c2799c2 | 10595 | gas_assert (fragP->tc_frag_data.text_expansion[0] == 1 |
43cd72b9 BW |
10596 | || fragP->tc_frag_data.text_expansion[0] == 0); |
10597 | convert_frag_immed (segP, fragP, fragP->tc_frag_data.text_expansion[0], | |
10598 | fmt, slot); | |
10599 | return; | |
10600 | } | |
10601 | ||
10602 | if (fragP->tc_frag_data.text_expansion[0] == 0) | |
e0001a05 NC |
10603 | { |
10604 | /* No conversion. */ | |
10605 | fragP->fr_var = 0; | |
10606 | return; | |
10607 | } | |
10608 | ||
9c2799c2 | 10609 | gas_assert (fragP->fr_opcode != NULL); |
e0001a05 | 10610 | |
43cd72b9 BW |
10611 | /* Frags in this relaxation state should only contain |
10612 | single instruction bundles. */ | |
10613 | tinsn_immed_from_frag (&tinsn, fragP, 0); | |
e0001a05 NC |
10614 | |
10615 | /* Just convert it to a wide form.... */ | |
10616 | size = 0; | |
43cd72b9 | 10617 | old_size = xg_get_single_size (tinsn.opcode); |
e0001a05 NC |
10618 | |
10619 | tinsn_init (&single_target); | |
10620 | frag_offset = fragP->fr_opcode - fragP->fr_literal; | |
10621 | ||
84b08ed9 | 10622 | if (! xg_is_single_relaxable_insn (&tinsn, &single_target, FALSE)) |
43cd72b9 BW |
10623 | { |
10624 | as_bad (_("unable to widen instruction")); | |
10625 | return; | |
10626 | } | |
10627 | ||
10628 | size = xg_get_single_size (single_target.opcode); | |
b2d179be BW |
10629 | xg_emit_insn_to_buf (&single_target, fragP->fr_opcode, fragP, |
10630 | frag_offset, TRUE); | |
e0001a05 NC |
10631 | |
10632 | diff = size - old_size; | |
9c2799c2 NC |
10633 | gas_assert (diff >= 0); |
10634 | gas_assert (diff <= fragP->fr_var); | |
e0001a05 NC |
10635 | fragP->fr_var -= diff; |
10636 | fragP->fr_fix += diff; | |
10637 | ||
10638 | /* clean it up */ | |
10639 | fragP->fr_var = 0; | |
10640 | } | |
10641 | ||
10642 | ||
10643 | static void | |
7fa3d080 | 10644 | convert_frag_fill_nop (fragS *fragP) |
43cd72b9 BW |
10645 | { |
10646 | char *loc = &fragP->fr_literal[fragP->fr_fix]; | |
10647 | int size = fragP->tc_frag_data.text_expansion[0]; | |
9c2799c2 | 10648 | gas_assert ((unsigned) size == (fragP->fr_next->fr_address |
43cd72b9 BW |
10649 | - fragP->fr_address - fragP->fr_fix)); |
10650 | if (size == 0) | |
10651 | { | |
10652 | /* No conversion. */ | |
10653 | fragP->fr_var = 0; | |
10654 | return; | |
10655 | } | |
10656 | assemble_nop (size, loc); | |
10657 | fragP->tc_frag_data.is_insn = TRUE; | |
10658 | fragP->fr_var -= size; | |
10659 | fragP->fr_fix += size; | |
10660 | frag_wane (fragP); | |
10661 | } | |
10662 | ||
10663 | ||
7fa3d080 BW |
10664 | static fixS *fix_new_exp_in_seg |
10665 | (segT, subsegT, fragS *, int, int, expressionS *, int, | |
10666 | bfd_reloc_code_real_type); | |
10667 | static void convert_frag_immed_finish_loop (segT, fragS *, TInsn *); | |
10668 | ||
43cd72b9 | 10669 | static void |
7fa3d080 BW |
10670 | convert_frag_immed (segT segP, |
10671 | fragS *fragP, | |
10672 | int min_steps, | |
10673 | xtensa_format fmt, | |
10674 | int slot) | |
e0001a05 NC |
10675 | { |
10676 | char *immed_instr = fragP->fr_opcode; | |
43cd72b9 | 10677 | TInsn orig_tinsn; |
e0001a05 | 10678 | bfd_boolean expanded = FALSE; |
e0001a05 | 10679 | bfd_boolean branch_jmp_to_next = FALSE; |
43cd72b9 | 10680 | char *fr_opcode = fragP->fr_opcode; |
43cd72b9 | 10681 | xtensa_isa isa = xtensa_default_isa; |
def13efb | 10682 | bfd_boolean from_wide_insn = FALSE; |
43cd72b9 BW |
10683 | int bytes; |
10684 | bfd_boolean is_loop; | |
e0001a05 | 10685 | |
9c2799c2 | 10686 | gas_assert (fr_opcode != NULL); |
e0001a05 | 10687 | |
b5e4a23d | 10688 | xg_clear_vinsn (&cur_vinsn); |
e0001a05 | 10689 | |
b5e4a23d | 10690 | vinsn_from_chars (&cur_vinsn, fr_opcode); |
b2d179be | 10691 | if (cur_vinsn.num_slots > 1) |
def13efb | 10692 | from_wide_insn = TRUE; |
e0001a05 | 10693 | |
b5e4a23d | 10694 | orig_tinsn = cur_vinsn.slots[slot]; |
43cd72b9 BW |
10695 | tinsn_immed_from_frag (&orig_tinsn, fragP, slot); |
10696 | ||
10697 | is_loop = xtensa_opcode_is_loop (xtensa_default_isa, orig_tinsn.opcode) == 1; | |
e0001a05 | 10698 | |
b08b5071 | 10699 | if (workaround_b_j_loop_end && ! fragP->tc_frag_data.is_no_transform) |
43cd72b9 | 10700 | branch_jmp_to_next = is_branch_jmp_to_next (&orig_tinsn, fragP); |
e0001a05 NC |
10701 | |
10702 | if (branch_jmp_to_next && !next_frag_is_loop_target (fragP)) | |
10703 | { | |
10704 | /* Conversion just inserts a NOP and marks the fix as completed. */ | |
43cd72b9 BW |
10705 | bytes = xtensa_format_length (isa, fmt); |
10706 | if (bytes >= 4) | |
10707 | { | |
b5e4a23d BW |
10708 | cur_vinsn.slots[slot].opcode = |
10709 | xtensa_format_slot_nop_opcode (isa, cur_vinsn.format, slot); | |
10710 | cur_vinsn.slots[slot].ntok = 0; | |
43cd72b9 BW |
10711 | } |
10712 | else | |
10713 | { | |
10714 | bytes += fragP->tc_frag_data.text_expansion[0]; | |
9c2799c2 | 10715 | gas_assert (bytes == 2 || bytes == 3); |
b5e4a23d | 10716 | build_nop (&cur_vinsn.slots[0], bytes); |
43cd72b9 BW |
10717 | fragP->fr_fix += fragP->tc_frag_data.text_expansion[0]; |
10718 | } | |
e7da6241 | 10719 | vinsn_to_insnbuf (&cur_vinsn, fr_opcode, frag_now, TRUE); |
d77b99c9 | 10720 | xtensa_insnbuf_to_chars |
b5e4a23d | 10721 | (isa, cur_vinsn.insnbuf, (unsigned char *) fr_opcode, 0); |
e0001a05 NC |
10722 | fragP->fr_var = 0; |
10723 | } | |
7c834684 | 10724 | else |
e0001a05 | 10725 | { |
43cd72b9 BW |
10726 | /* Here is the fun stuff: Get the immediate field from this |
10727 | instruction. If it fits, we're done. If not, find the next | |
10728 | instruction sequence that fits. */ | |
10729 | ||
e0001a05 NC |
10730 | IStack istack; |
10731 | int i; | |
10732 | symbolS *lit_sym = NULL; | |
10733 | int total_size = 0; | |
43cd72b9 | 10734 | int target_offset = 0; |
e0001a05 NC |
10735 | int old_size; |
10736 | int diff; | |
10737 | symbolS *gen_label = NULL; | |
10738 | offsetT frag_offset; | |
43cd72b9 | 10739 | bfd_boolean first = TRUE; |
e0001a05 | 10740 | |
43cd72b9 | 10741 | /* It does not fit. Find something that does and |
e0001a05 | 10742 | convert immediately. */ |
43cd72b9 | 10743 | frag_offset = fr_opcode - fragP->fr_literal; |
e0001a05 | 10744 | istack_init (&istack); |
43cd72b9 | 10745 | xg_assembly_relax (&istack, &orig_tinsn, |
e0001a05 NC |
10746 | segP, fragP, frag_offset, min_steps, 0); |
10747 | ||
43cd72b9 | 10748 | old_size = xtensa_format_length (isa, fmt); |
e0001a05 NC |
10749 | |
10750 | /* Assemble this right inline. */ | |
10751 | ||
10752 | /* First, create the mapping from a label name to the REAL label. */ | |
43cd72b9 | 10753 | target_offset = 0; |
e0001a05 NC |
10754 | for (i = 0; i < istack.ninsn; i++) |
10755 | { | |
43cd72b9 | 10756 | TInsn *tinsn = &istack.insn[i]; |
e0001a05 NC |
10757 | fragS *lit_frag; |
10758 | ||
43cd72b9 | 10759 | switch (tinsn->insn_type) |
e0001a05 NC |
10760 | { |
10761 | case ITYPE_LITERAL: | |
10762 | if (lit_sym != NULL) | |
10763 | as_bad (_("multiple literals in expansion")); | |
10764 | /* First find the appropriate space in the literal pool. */ | |
43cd72b9 | 10765 | lit_frag = fragP->tc_frag_data.literal_frags[slot]; |
e0001a05 NC |
10766 | if (lit_frag == NULL) |
10767 | as_bad (_("no registered fragment for literal")); | |
43cd72b9 | 10768 | if (tinsn->ntok != 1) |
e0001a05 NC |
10769 | as_bad (_("number of literal tokens != 1")); |
10770 | ||
10771 | /* Set the literal symbol and add a fixup. */ | |
10772 | lit_sym = lit_frag->fr_symbol; | |
10773 | break; | |
10774 | ||
10775 | case ITYPE_LABEL: | |
43cd72b9 BW |
10776 | if (align_targets && !is_loop) |
10777 | { | |
10778 | fragS *unreach = fragP->fr_next; | |
10779 | while (!(unreach->fr_type == rs_machine_dependent | |
10780 | && (unreach->fr_subtype == RELAX_MAYBE_UNREACHABLE | |
10781 | || unreach->fr_subtype == RELAX_UNREACHABLE))) | |
10782 | { | |
10783 | unreach = unreach->fr_next; | |
10784 | } | |
10785 | ||
9c2799c2 | 10786 | gas_assert (unreach->fr_type == rs_machine_dependent |
43cd72b9 BW |
10787 | && (unreach->fr_subtype == RELAX_MAYBE_UNREACHABLE |
10788 | || unreach->fr_subtype == RELAX_UNREACHABLE)); | |
10789 | ||
10790 | target_offset += unreach->tc_frag_data.text_expansion[0]; | |
10791 | } | |
9c2799c2 | 10792 | gas_assert (gen_label == NULL); |
e0001a05 | 10793 | gen_label = symbol_new (FAKE_LABEL_NAME, now_seg, |
43cd72b9 BW |
10794 | fr_opcode - fragP->fr_literal |
10795 | + target_offset, fragP); | |
e0001a05 NC |
10796 | break; |
10797 | ||
10798 | case ITYPE_INSN: | |
def13efb | 10799 | if (first && from_wide_insn) |
43cd72b9 BW |
10800 | { |
10801 | target_offset += xtensa_format_length (isa, fmt); | |
10802 | first = FALSE; | |
10803 | if (!opcode_fits_format_slot (tinsn->opcode, fmt, slot)) | |
10804 | target_offset += xg_get_single_size (tinsn->opcode); | |
10805 | } | |
10806 | else | |
10807 | target_offset += xg_get_single_size (tinsn->opcode); | |
e0001a05 NC |
10808 | break; |
10809 | } | |
10810 | } | |
10811 | ||
10812 | total_size = 0; | |
43cd72b9 | 10813 | first = TRUE; |
e0001a05 NC |
10814 | for (i = 0; i < istack.ninsn; i++) |
10815 | { | |
43cd72b9 | 10816 | TInsn *tinsn = &istack.insn[i]; |
e0001a05 NC |
10817 | fragS *lit_frag; |
10818 | int size; | |
10819 | segT target_seg; | |
43cd72b9 | 10820 | bfd_reloc_code_real_type reloc_type; |
e0001a05 | 10821 | |
43cd72b9 | 10822 | switch (tinsn->insn_type) |
e0001a05 NC |
10823 | { |
10824 | case ITYPE_LITERAL: | |
43cd72b9 BW |
10825 | lit_frag = fragP->tc_frag_data.literal_frags[slot]; |
10826 | /* Already checked. */ | |
9c2799c2 NC |
10827 | gas_assert (lit_frag != NULL); |
10828 | gas_assert (lit_sym != NULL); | |
10829 | gas_assert (tinsn->ntok == 1); | |
43cd72b9 | 10830 | /* Add a fixup. */ |
e0001a05 | 10831 | target_seg = S_GET_SEGMENT (lit_sym); |
9c2799c2 | 10832 | gas_assert (target_seg); |
28dbbc02 | 10833 | reloc_type = map_operator_to_reloc (tinsn->tok[0].X_op, TRUE); |
e0001a05 | 10834 | fix_new_exp_in_seg (target_seg, 0, lit_frag, 0, 4, |
43cd72b9 | 10835 | &tinsn->tok[0], FALSE, reloc_type); |
e0001a05 NC |
10836 | break; |
10837 | ||
10838 | case ITYPE_LABEL: | |
10839 | break; | |
10840 | ||
10841 | case ITYPE_INSN: | |
43cd72b9 BW |
10842 | xg_resolve_labels (tinsn, gen_label); |
10843 | xg_resolve_literals (tinsn, lit_sym); | |
def13efb | 10844 | if (from_wide_insn && first) |
43cd72b9 BW |
10845 | { |
10846 | first = FALSE; | |
10847 | if (opcode_fits_format_slot (tinsn->opcode, fmt, slot)) | |
10848 | { | |
b5e4a23d | 10849 | cur_vinsn.slots[slot] = *tinsn; |
43cd72b9 BW |
10850 | } |
10851 | else | |
10852 | { | |
b5e4a23d | 10853 | cur_vinsn.slots[slot].opcode = |
43cd72b9 | 10854 | xtensa_format_slot_nop_opcode (isa, fmt, slot); |
b5e4a23d | 10855 | cur_vinsn.slots[slot].ntok = 0; |
43cd72b9 | 10856 | } |
b5e4a23d BW |
10857 | vinsn_to_insnbuf (&cur_vinsn, immed_instr, fragP, TRUE); |
10858 | xtensa_insnbuf_to_chars (isa, cur_vinsn.insnbuf, | |
d77b99c9 | 10859 | (unsigned char *) immed_instr, 0); |
43cd72b9 BW |
10860 | fragP->tc_frag_data.is_insn = TRUE; |
10861 | size = xtensa_format_length (isa, fmt); | |
10862 | if (!opcode_fits_format_slot (tinsn->opcode, fmt, slot)) | |
10863 | { | |
43cd72b9 | 10864 | xg_emit_insn_to_buf |
b2d179be | 10865 | (tinsn, immed_instr + size, fragP, |
43cd72b9 BW |
10866 | immed_instr - fragP->fr_literal + size, TRUE); |
10867 | size += xg_get_single_size (tinsn->opcode); | |
10868 | } | |
10869 | } | |
10870 | else | |
10871 | { | |
43cd72b9 | 10872 | size = xg_get_single_size (tinsn->opcode); |
b2d179be | 10873 | xg_emit_insn_to_buf (tinsn, immed_instr, fragP, |
43cd72b9 | 10874 | immed_instr - fragP->fr_literal, TRUE); |
43cd72b9 | 10875 | } |
e0001a05 | 10876 | immed_instr += size; |
43cd72b9 | 10877 | total_size += size; |
e0001a05 NC |
10878 | break; |
10879 | } | |
10880 | } | |
10881 | ||
10882 | diff = total_size - old_size; | |
9c2799c2 | 10883 | gas_assert (diff >= 0); |
e0001a05 NC |
10884 | if (diff != 0) |
10885 | expanded = TRUE; | |
9c2799c2 | 10886 | gas_assert (diff <= fragP->fr_var); |
e0001a05 NC |
10887 | fragP->fr_var -= diff; |
10888 | fragP->fr_fix += diff; | |
10889 | } | |
10890 | ||
e0001a05 | 10891 | /* Check for undefined immediates in LOOP instructions. */ |
43cd72b9 | 10892 | if (is_loop) |
e0001a05 NC |
10893 | { |
10894 | symbolS *sym; | |
43cd72b9 | 10895 | sym = orig_tinsn.tok[1].X_add_symbol; |
e0001a05 NC |
10896 | if (sym != NULL && !S_IS_DEFINED (sym)) |
10897 | { | |
10898 | as_bad (_("unresolved loop target symbol: %s"), S_GET_NAME (sym)); | |
10899 | return; | |
10900 | } | |
43cd72b9 | 10901 | sym = orig_tinsn.tok[1].X_op_symbol; |
e0001a05 NC |
10902 | if (sym != NULL && !S_IS_DEFINED (sym)) |
10903 | { | |
10904 | as_bad (_("unresolved loop target symbol: %s"), S_GET_NAME (sym)); | |
10905 | return; | |
10906 | } | |
10907 | } | |
10908 | ||
43cd72b9 BW |
10909 | if (expanded && xtensa_opcode_is_loop (isa, orig_tinsn.opcode) == 1) |
10910 | convert_frag_immed_finish_loop (segP, fragP, &orig_tinsn); | |
e0001a05 | 10911 | |
43cd72b9 | 10912 | if (expanded && is_direct_call_opcode (orig_tinsn.opcode)) |
e0001a05 NC |
10913 | { |
10914 | /* Add an expansion note on the expanded instruction. */ | |
10915 | fix_new_exp_in_seg (now_seg, 0, fragP, fr_opcode - fragP->fr_literal, 4, | |
43cd72b9 | 10916 | &orig_tinsn.tok[0], TRUE, |
e0001a05 | 10917 | BFD_RELOC_XTENSA_ASM_EXPAND); |
e0001a05 NC |
10918 | } |
10919 | } | |
10920 | ||
10921 | ||
10922 | /* Add a new fix expression into the desired segment. We have to | |
10923 | switch to that segment to do this. */ | |
10924 | ||
10925 | static fixS * | |
7fa3d080 BW |
10926 | fix_new_exp_in_seg (segT new_seg, |
10927 | subsegT new_subseg, | |
10928 | fragS *frag, | |
10929 | int where, | |
10930 | int size, | |
10931 | expressionS *exp, | |
10932 | int pcrel, | |
10933 | bfd_reloc_code_real_type r_type) | |
e0001a05 NC |
10934 | { |
10935 | fixS *new_fix; | |
10936 | segT seg = now_seg; | |
10937 | subsegT subseg = now_subseg; | |
43cd72b9 | 10938 | |
9c2799c2 | 10939 | gas_assert (new_seg != 0); |
e0001a05 NC |
10940 | subseg_set (new_seg, new_subseg); |
10941 | ||
e0001a05 NC |
10942 | new_fix = fix_new_exp (frag, where, size, exp, pcrel, r_type); |
10943 | subseg_set (seg, subseg); | |
10944 | return new_fix; | |
10945 | } | |
10946 | ||
10947 | ||
43cd72b9 BW |
10948 | /* Relax a loop instruction so that it can span loop >256 bytes. |
10949 | ||
10950 | loop as, .L1 | |
10951 | .L0: | |
10952 | rsr as, LEND | |
10953 | wsr as, LBEG | |
10954 | addi as, as, lo8 (label-.L1) | |
10955 | addmi as, as, mid8 (label-.L1) | |
10956 | wsr as, LEND | |
10957 | isync | |
10958 | rsr as, LCOUNT | |
10959 | addi as, as, 1 | |
10960 | .L1: | |
10961 | <<body>> | |
10962 | label: | |
10963 | */ | |
e0001a05 NC |
10964 | |
10965 | static void | |
7fa3d080 | 10966 | convert_frag_immed_finish_loop (segT segP, fragS *fragP, TInsn *tinsn) |
e0001a05 NC |
10967 | { |
10968 | TInsn loop_insn; | |
10969 | TInsn addi_insn; | |
10970 | TInsn addmi_insn; | |
10971 | unsigned long target; | |
10972 | static xtensa_insnbuf insnbuf = NULL; | |
10973 | unsigned int loop_length, loop_length_hi, loop_length_lo; | |
10974 | xtensa_isa isa = xtensa_default_isa; | |
10975 | addressT loop_offset; | |
10976 | addressT addi_offset = 9; | |
10977 | addressT addmi_offset = 12; | |
43cd72b9 | 10978 | fragS *next_fragP; |
d77b99c9 | 10979 | int target_count; |
e0001a05 NC |
10980 | |
10981 | if (!insnbuf) | |
10982 | insnbuf = xtensa_insnbuf_alloc (isa); | |
10983 | ||
10984 | /* Get the loop offset. */ | |
43cd72b9 | 10985 | loop_offset = get_expanded_loop_offset (tinsn->opcode); |
e0001a05 | 10986 | |
43cd72b9 BW |
10987 | /* Validate that there really is a LOOP at the loop_offset. Because |
10988 | loops are not bundleable, we can assume that the instruction will be | |
10989 | in slot 0. */ | |
10990 | tinsn_from_chars (&loop_insn, fragP->fr_opcode + loop_offset, 0); | |
10991 | tinsn_immed_from_frag (&loop_insn, fragP, 0); | |
10992 | ||
9c2799c2 | 10993 | gas_assert (xtensa_opcode_is_loop (isa, loop_insn.opcode) == 1); |
e0001a05 NC |
10994 | addi_offset += loop_offset; |
10995 | addmi_offset += loop_offset; | |
10996 | ||
9c2799c2 | 10997 | gas_assert (tinsn->ntok == 2); |
b08b5071 BW |
10998 | if (tinsn->tok[1].X_op == O_constant) |
10999 | target = tinsn->tok[1].X_add_number; | |
11000 | else if (tinsn->tok[1].X_op == O_symbol) | |
11001 | { | |
11002 | /* Find the fragment. */ | |
11003 | symbolS *sym = tinsn->tok[1].X_add_symbol; | |
9c2799c2 | 11004 | gas_assert (S_GET_SEGMENT (sym) == segP |
b08b5071 BW |
11005 | || S_GET_SEGMENT (sym) == absolute_section); |
11006 | target = (S_GET_VALUE (sym) + tinsn->tok[1].X_add_number); | |
11007 | } | |
11008 | else | |
11009 | { | |
11010 | as_bad (_("invalid expression evaluation type %d"), tinsn->tok[1].X_op); | |
11011 | target = 0; | |
11012 | } | |
e0001a05 | 11013 | |
e0001a05 NC |
11014 | loop_length = target - (fragP->fr_address + fragP->fr_fix); |
11015 | loop_length_hi = loop_length & ~0x0ff; | |
11016 | loop_length_lo = loop_length & 0x0ff; | |
11017 | if (loop_length_lo >= 128) | |
11018 | { | |
11019 | loop_length_lo -= 256; | |
11020 | loop_length_hi += 256; | |
11021 | } | |
11022 | ||
43cd72b9 | 11023 | /* Because addmi sign-extends the immediate, 'loop_length_hi' can be at most |
e0001a05 NC |
11024 | 32512. If the loop is larger than that, then we just fail. */ |
11025 | if (loop_length_hi > 32512) | |
11026 | as_bad_where (fragP->fr_file, fragP->fr_line, | |
11027 | _("loop too long for LOOP instruction")); | |
11028 | ||
43cd72b9 | 11029 | tinsn_from_chars (&addi_insn, fragP->fr_opcode + addi_offset, 0); |
9c2799c2 | 11030 | gas_assert (addi_insn.opcode == xtensa_addi_opcode); |
e0001a05 | 11031 | |
43cd72b9 | 11032 | tinsn_from_chars (&addmi_insn, fragP->fr_opcode + addmi_offset, 0); |
9c2799c2 | 11033 | gas_assert (addmi_insn.opcode == xtensa_addmi_opcode); |
e0001a05 NC |
11034 | |
11035 | set_expr_const (&addi_insn.tok[2], loop_length_lo); | |
11036 | tinsn_to_insnbuf (&addi_insn, insnbuf); | |
43cd72b9 | 11037 | |
e0001a05 | 11038 | fragP->tc_frag_data.is_insn = TRUE; |
d77b99c9 BW |
11039 | xtensa_insnbuf_to_chars |
11040 | (isa, insnbuf, (unsigned char *) fragP->fr_opcode + addi_offset, 0); | |
e0001a05 NC |
11041 | |
11042 | set_expr_const (&addmi_insn.tok[2], loop_length_hi); | |
11043 | tinsn_to_insnbuf (&addmi_insn, insnbuf); | |
d77b99c9 BW |
11044 | xtensa_insnbuf_to_chars |
11045 | (isa, insnbuf, (unsigned char *) fragP->fr_opcode + addmi_offset, 0); | |
43cd72b9 BW |
11046 | |
11047 | /* Walk through all of the frags from here to the loop end | |
11048 | and mark them as no_transform to keep them from being modified | |
11049 | by the linker. If we ever have a relocation for the | |
11050 | addi/addmi of the difference of two symbols we can remove this. */ | |
11051 | ||
11052 | target_count = 0; | |
11053 | for (next_fragP = fragP; next_fragP != NULL; | |
11054 | next_fragP = next_fragP->fr_next) | |
11055 | { | |
b08b5071 | 11056 | next_fragP->tc_frag_data.is_no_transform = TRUE; |
43cd72b9 BW |
11057 | if (next_fragP->tc_frag_data.is_loop_target) |
11058 | target_count++; | |
11059 | if (target_count == 2) | |
11060 | break; | |
11061 | } | |
e0001a05 NC |
11062 | } |
11063 | ||
b08b5071 BW |
11064 | \f |
11065 | /* A map that keeps information on a per-subsegment basis. This is | |
11066 | maintained during initial assembly, but is invalid once the | |
11067 | subsegments are smashed together. I.E., it cannot be used during | |
11068 | the relaxation. */ | |
e0001a05 | 11069 | |
b08b5071 | 11070 | typedef struct subseg_map_struct |
e0001a05 | 11071 | { |
b08b5071 BW |
11072 | /* the key */ |
11073 | segT seg; | |
11074 | subsegT subseg; | |
e0001a05 | 11075 | |
b08b5071 BW |
11076 | /* the data */ |
11077 | unsigned flags; | |
11078 | float total_freq; /* fall-through + branch target frequency */ | |
11079 | float target_freq; /* branch target frequency alone */ | |
11080 | ||
11081 | struct subseg_map_struct *next; | |
11082 | } subseg_map; | |
e0001a05 | 11083 | |
e0001a05 | 11084 | |
e0001a05 NC |
11085 | static subseg_map *sseg_map = NULL; |
11086 | ||
43cd72b9 | 11087 | static subseg_map * |
7fa3d080 | 11088 | get_subseg_info (segT seg, subsegT subseg) |
e0001a05 NC |
11089 | { |
11090 | subseg_map *subseg_e; | |
11091 | ||
11092 | for (subseg_e = sseg_map; subseg_e; subseg_e = subseg_e->next) | |
e0001a05 | 11093 | { |
43cd72b9 | 11094 | if (seg == subseg_e->seg && subseg == subseg_e->subseg) |
b08b5071 | 11095 | break; |
e0001a05 | 11096 | } |
b08b5071 BW |
11097 | return subseg_e; |
11098 | } | |
11099 | ||
11100 | ||
11101 | static subseg_map * | |
11102 | add_subseg_info (segT seg, subsegT subseg) | |
11103 | { | |
325801bd | 11104 | subseg_map *subseg_e = XNEW (subseg_map); |
43cd72b9 BW |
11105 | memset (subseg_e, 0, sizeof (subseg_map)); |
11106 | subseg_e->seg = seg; | |
11107 | subseg_e->subseg = subseg; | |
11108 | subseg_e->flags = 0; | |
11109 | /* Start off considering every branch target very important. */ | |
b08b5071 BW |
11110 | subseg_e->target_freq = 1.0; |
11111 | subseg_e->total_freq = 1.0; | |
43cd72b9 BW |
11112 | subseg_e->next = sseg_map; |
11113 | sseg_map = subseg_e; | |
43cd72b9 BW |
11114 | return subseg_e; |
11115 | } | |
e0001a05 | 11116 | |
7fa3d080 BW |
11117 | |
11118 | static unsigned | |
11119 | get_last_insn_flags (segT seg, subsegT subseg) | |
11120 | { | |
11121 | subseg_map *subseg_e = get_subseg_info (seg, subseg); | |
b08b5071 BW |
11122 | if (subseg_e) |
11123 | return subseg_e->flags; | |
11124 | return 0; | |
7fa3d080 BW |
11125 | } |
11126 | ||
11127 | ||
43cd72b9 | 11128 | static void |
7fa3d080 BW |
11129 | set_last_insn_flags (segT seg, |
11130 | subsegT subseg, | |
11131 | unsigned fl, | |
11132 | bfd_boolean val) | |
43cd72b9 BW |
11133 | { |
11134 | subseg_map *subseg_e = get_subseg_info (seg, subseg); | |
b08b5071 BW |
11135 | if (! subseg_e) |
11136 | subseg_e = add_subseg_info (seg, subseg); | |
e0001a05 NC |
11137 | if (val) |
11138 | subseg_e->flags |= fl; | |
11139 | else | |
11140 | subseg_e->flags &= ~fl; | |
11141 | } | |
11142 | ||
b08b5071 BW |
11143 | |
11144 | static float | |
11145 | get_subseg_total_freq (segT seg, subsegT subseg) | |
11146 | { | |
11147 | subseg_map *subseg_e = get_subseg_info (seg, subseg); | |
11148 | if (subseg_e) | |
11149 | return subseg_e->total_freq; | |
11150 | return 1.0; | |
11151 | } | |
11152 | ||
11153 | ||
11154 | static float | |
11155 | get_subseg_target_freq (segT seg, subsegT subseg) | |
11156 | { | |
11157 | subseg_map *subseg_e = get_subseg_info (seg, subseg); | |
11158 | if (subseg_e) | |
11159 | return subseg_e->target_freq; | |
11160 | return 1.0; | |
11161 | } | |
11162 | ||
11163 | ||
11164 | static void | |
11165 | set_subseg_freq (segT seg, subsegT subseg, float total_f, float target_f) | |
11166 | { | |
11167 | subseg_map *subseg_e = get_subseg_info (seg, subseg); | |
11168 | if (! subseg_e) | |
11169 | subseg_e = add_subseg_info (seg, subseg); | |
11170 | subseg_e->total_freq = total_f; | |
11171 | subseg_e->target_freq = target_f; | |
11172 | } | |
11173 | ||
e0001a05 NC |
11174 | \f |
11175 | /* Segment Lists and emit_state Stuff. */ | |
11176 | ||
e0001a05 | 11177 | static void |
7fa3d080 | 11178 | xtensa_move_seg_list_to_beginning (seg_list *head) |
e0001a05 NC |
11179 | { |
11180 | head = head->next; | |
11181 | while (head) | |
11182 | { | |
11183 | segT literal_section = head->seg; | |
11184 | ||
11185 | /* Move the literal section to the front of the section list. */ | |
9c2799c2 | 11186 | gas_assert (literal_section); |
69852798 AM |
11187 | if (literal_section != stdoutput->sections) |
11188 | { | |
11189 | bfd_section_list_remove (stdoutput, literal_section); | |
11190 | bfd_section_list_prepend (stdoutput, literal_section); | |
11191 | } | |
e0001a05 NC |
11192 | head = head->next; |
11193 | } | |
11194 | } | |
11195 | ||
11196 | ||
7fa3d080 BW |
11197 | static void mark_literal_frags (seg_list *); |
11198 | ||
947fa914 MF |
11199 | static void |
11200 | xg_promote_candidate_litpool (struct litpool_seg *lps, | |
11201 | struct litpool_frag *lp) | |
11202 | { | |
11203 | fragS *poolbeg; | |
11204 | fragS *poolend; | |
11205 | symbolS *lsym; | |
11206 | char label[10 + 2 * sizeof (fragS *)]; | |
11207 | ||
11208 | poolbeg = lp->fragP; | |
11209 | lp->priority = 1; | |
11210 | poolbeg->fr_subtype = RELAX_LITERAL_POOL_BEGIN; | |
11211 | poolend = poolbeg->fr_next; | |
11212 | gas_assert (poolend->fr_type == rs_machine_dependent && | |
11213 | poolend->fr_subtype == RELAX_LITERAL_POOL_END); | |
11214 | /* Create a local symbol pointing to the | |
11215 | end of the pool. */ | |
11216 | sprintf (label, ".L0_LT_%p", poolbeg); | |
11217 | lsym = (symbolS *)local_symbol_make (label, lps->seg, | |
11218 | 0, poolend); | |
11219 | poolbeg->fr_symbol = lsym; | |
11220 | /* Rest is done in xtensa_relax_frag. */ | |
11221 | } | |
11222 | ||
cd665a94 MF |
11223 | static struct litpool_frag *xg_find_litpool (struct litpool_seg *lps, |
11224 | struct litpool_frag *lpf, | |
11225 | addressT addr) | |
11226 | { | |
11227 | struct litpool_frag *lp = lpf->prev; | |
11228 | ||
11229 | gas_assert (lp->fragP); | |
11230 | ||
11231 | while (lp->fragP->fr_subtype == RELAX_LITERAL_POOL_CANDIDATE_BEGIN) | |
11232 | { | |
11233 | lp = lp->prev; | |
11234 | if (lp->fragP == NULL) | |
11235 | { | |
11236 | /* End of list; have to bite the bullet. | |
11237 | Take the nearest. */ | |
11238 | lp = lpf->prev; | |
11239 | break; | |
11240 | } | |
11241 | /* Does it (conservatively) reach? */ | |
11242 | if (addr - lp->addr <= 128 * 1024) | |
11243 | { | |
11244 | if (lp->fragP->fr_subtype == RELAX_LITERAL_POOL_BEGIN && | |
11245 | lp->literal_count < MAX_POOL_LITERALS) | |
11246 | { | |
11247 | /* Found a good one. */ | |
11248 | break; | |
11249 | } | |
11250 | else if (lp->prev->fragP && | |
11251 | addr - lp->prev->addr > 128 * 1024 && | |
11252 | lp->prev->literal_count < MAX_POOL_LITERALS) | |
11253 | { | |
11254 | /* This is still a "candidate" but the next one | |
11255 | will be too far away, so revert to the nearest | |
11256 | one, convert it and add the jump around. */ | |
11257 | lp = lpf->prev; | |
11258 | break; | |
11259 | } | |
11260 | } | |
11261 | } | |
11262 | ||
11263 | if (lp->literal_count >= MAX_POOL_LITERALS) | |
11264 | { | |
11265 | lp = lpf->prev; | |
11266 | while (lp && lp->fragP && lp->literal_count >= MAX_POOL_LITERALS) | |
11267 | { | |
11268 | lp = lp->prev; | |
11269 | } | |
11270 | gas_assert (lp); | |
11271 | } | |
11272 | ||
11273 | gas_assert (lp && lp->fragP && lp->literal_count < MAX_POOL_LITERALS); | |
11274 | ++lp->literal_count; | |
11275 | ||
11276 | /* Convert candidate and add the jump around. */ | |
11277 | if (lp->fragP->fr_subtype == RELAX_LITERAL_POOL_CANDIDATE_BEGIN) | |
11278 | xg_promote_candidate_litpool (lps, lp); | |
11279 | ||
11280 | return lp; | |
11281 | } | |
11282 | ||
d0ad159d MF |
11283 | static bfd_boolean xtensa_is_init_fini (segT seg) |
11284 | { | |
11285 | if (!seg) | |
11286 | return 0; | |
11287 | return strcmp (segment_name (seg), INIT_SECTION_NAME) == 0 | |
11288 | || strcmp (segment_name (seg), FINI_SECTION_NAME) == 0; | |
11289 | } | |
11290 | ||
7fa3d080 BW |
11291 | static void |
11292 | xtensa_move_literals (void) | |
e0001a05 NC |
11293 | { |
11294 | seg_list *segment; | |
11295 | frchainS *frchain_from, *frchain_to; | |
87975d2a | 11296 | fragS *search_frag, *next_frag, *literal_pool, *insert_after; |
e0001a05 NC |
11297 | fragS **frag_splice; |
11298 | emit_state state; | |
11299 | segT dest_seg; | |
11300 | fixS *fix, *next_fix, **fix_splice; | |
82e7541d | 11301 | sym_list *lit; |
b46824bd | 11302 | struct litpool_seg *lps; |
4111950f MF |
11303 | const char *init_name = INIT_SECTION_NAME; |
11304 | const char *fini_name = FINI_SECTION_NAME; | |
11305 | int init_name_len = strlen(init_name); | |
11306 | int fini_name_len = strlen(fini_name); | |
e0001a05 | 11307 | |
a7877748 | 11308 | mark_literal_frags (literal_head->next); |
e0001a05 NC |
11309 | |
11310 | if (use_literal_section) | |
11311 | return; | |
11312 | ||
b46824bd MF |
11313 | /* Assign addresses (rough estimates) to the potential literal pool locations |
11314 | and create new ones if the gaps are too large. */ | |
11315 | ||
11316 | for (lps = litpool_seg_list.next; lps; lps = lps->next) | |
11317 | { | |
11318 | frchainS *frchP = seg_info (lps->seg)->frchainP; | |
11319 | struct litpool_frag *lpf = lps->frag_list.next; | |
11320 | addressT addr = 0; | |
11321 | ||
d0ad159d MF |
11322 | if (xtensa_is_init_fini (lps->seg)) |
11323 | continue; | |
11324 | ||
b46824bd MF |
11325 | for ( ; frchP; frchP = frchP->frch_next) |
11326 | { | |
11327 | fragS *fragP; | |
11328 | for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next) | |
11329 | { | |
11330 | if (lpf && fragP == lpf->fragP) | |
11331 | { | |
11332 | gas_assert(fragP->fr_type == rs_machine_dependent && | |
11333 | (fragP->fr_subtype == RELAX_LITERAL_POOL_BEGIN || | |
11334 | fragP->fr_subtype == RELAX_LITERAL_POOL_CANDIDATE_BEGIN)); | |
11335 | /* Found a litpool location. */ | |
11336 | lpf->addr = addr; | |
11337 | lpf = lpf->next; | |
11338 | } | |
11339 | if (fragP->fr_type == rs_machine_dependent && | |
11340 | fragP->fr_subtype == RELAX_SLOTS) | |
11341 | { | |
11342 | int slot; | |
11343 | for (slot = 0; slot < MAX_SLOTS; slot++) | |
11344 | { | |
d0ad159d MF |
11345 | fragS *litfrag = fragP->tc_frag_data.literal_frags[slot]; |
11346 | ||
11347 | if (litfrag | |
11348 | && litfrag->tc_frag_data.is_literal | |
11349 | && !litfrag->tc_frag_data.literal_frag) | |
b46824bd | 11350 | { |
d0ad159d MF |
11351 | /* L32R referring .literal or generated as a result |
11352 | of relaxation. Point its literal to the nearest | |
11353 | litpool preferring non-"candidate" positions to | |
11354 | avoid the jump-around. */ | |
11355 | ||
11356 | struct litpool_frag *lp; | |
11357 | ||
11358 | lp = xg_find_litpool (lps, lpf, addr); | |
11359 | /* Take earliest use of this literal to avoid | |
11360 | forward refs. */ | |
11361 | litfrag->tc_frag_data.literal_frag = lp->fragP; | |
b46824bd MF |
11362 | } |
11363 | } | |
11364 | } | |
11365 | addr += fragP->fr_fix; | |
11366 | if (fragP->fr_type == rs_fill) | |
11367 | addr += fragP->fr_offset; | |
11368 | } | |
11369 | } | |
11370 | } | |
11371 | ||
74869ac7 | 11372 | for (segment = literal_head->next; segment; segment = segment->next) |
e0001a05 | 11373 | { |
4111950f MF |
11374 | const char *seg_name = segment_name (segment->seg); |
11375 | ||
74869ac7 | 11376 | /* Keep the literals for .init and .fini in separate sections. */ |
4111950f MF |
11377 | if ((!memcmp (seg_name, init_name, init_name_len) && |
11378 | !strcmp (seg_name + init_name_len, ".literal")) || | |
11379 | (!memcmp (seg_name, fini_name, fini_name_len) && | |
11380 | !strcmp (seg_name + fini_name_len, ".literal"))) | |
74869ac7 BW |
11381 | continue; |
11382 | ||
e0001a05 NC |
11383 | frchain_from = seg_info (segment->seg)->frchainP; |
11384 | search_frag = frchain_from->frch_root; | |
11385 | literal_pool = NULL; | |
11386 | frchain_to = NULL; | |
11387 | frag_splice = &(frchain_from->frch_root); | |
11388 | ||
4de0562a | 11389 | while (search_frag && !search_frag->tc_frag_data.literal_frag) |
e0001a05 | 11390 | { |
9c2799c2 | 11391 | gas_assert (search_frag->fr_fix == 0 |
e0001a05 NC |
11392 | || search_frag->fr_type == rs_align); |
11393 | search_frag = search_frag->fr_next; | |
11394 | } | |
11395 | ||
4de0562a MF |
11396 | if (!search_frag) |
11397 | { | |
11398 | search_frag = frchain_from->frch_root; | |
11399 | as_bad_where (search_frag->fr_file, search_frag->fr_line, | |
11400 | _("literal pool location required for text-section-literals; specify with .literal_position")); | |
11401 | continue; | |
11402 | } | |
11403 | ||
9c2799c2 | 11404 | gas_assert (search_frag->tc_frag_data.literal_frag->fr_subtype |
e0001a05 NC |
11405 | == RELAX_LITERAL_POOL_BEGIN); |
11406 | xtensa_switch_section_emit_state (&state, segment->seg, 0); | |
11407 | ||
11408 | /* Make sure that all the frags in this series are closed, and | |
11409 | that there is at least one left over of zero-size. This | |
11410 | prevents us from making a segment with an frchain without any | |
11411 | frags in it. */ | |
11412 | frag_variant (rs_fill, 0, 0, 0, NULL, 0, NULL); | |
43cd72b9 | 11413 | xtensa_set_frag_assembly_state (frag_now); |
e0001a05 | 11414 | frag_variant (rs_fill, 0, 0, 0, NULL, 0, NULL); |
43cd72b9 | 11415 | xtensa_set_frag_assembly_state (frag_now); |
e0001a05 | 11416 | |
43cd72b9 | 11417 | while (search_frag != frag_now) |
e0001a05 NC |
11418 | { |
11419 | next_frag = search_frag->fr_next; | |
e0001a05 NC |
11420 | if (search_frag->tc_frag_data.literal_frag) |
11421 | { | |
11422 | literal_pool = search_frag->tc_frag_data.literal_frag; | |
9c2799c2 | 11423 | gas_assert (literal_pool->fr_subtype == RELAX_LITERAL_POOL_BEGIN); |
dd49a749 | 11424 | frchain_to = literal_pool->tc_frag_data.lit_frchain; |
9c2799c2 | 11425 | gas_assert (frchain_to); |
e0001a05 | 11426 | } |
b46824bd MF |
11427 | |
11428 | if (search_frag->fr_type == rs_fill && search_frag->fr_fix == 0) | |
11429 | { | |
11430 | /* Skip empty fill frags. */ | |
11431 | *frag_splice = next_frag; | |
11432 | search_frag = next_frag; | |
11433 | continue; | |
11434 | } | |
11435 | ||
11436 | if (search_frag->fr_type == rs_align) | |
11437 | { | |
11438 | /* Skip alignment frags, because the pool as a whole will be | |
11439 | aligned if used, and we don't want to force alignment if the | |
11440 | pool is unused. */ | |
11441 | *frag_splice = next_frag; | |
11442 | search_frag = next_frag; | |
11443 | continue; | |
11444 | } | |
11445 | ||
11446 | /* First, move the frag out of the literal section and | |
11447 | to the appropriate place. */ | |
11448 | ||
33eaf5de | 11449 | /* Insert an alignment frag at start of pool. */ |
b46824bd MF |
11450 | if (literal_pool->fr_next->fr_type == rs_machine_dependent && |
11451 | literal_pool->fr_next->fr_subtype == RELAX_LITERAL_POOL_END) | |
11452 | { | |
11453 | segT pool_seg = literal_pool->fr_next->tc_frag_data.lit_seg; | |
11454 | emit_state prev_state; | |
11455 | fragS *prev_frag; | |
11456 | fragS *align_frag; | |
11457 | xtensa_switch_section_emit_state (&prev_state, pool_seg, 0); | |
11458 | prev_frag = frag_now; | |
11459 | frag_variant (rs_fill, 0, 0, 0, NULL, 0, NULL); | |
11460 | align_frag = frag_now; | |
11461 | frag_align (2, 0, 0); | |
11462 | /* Splice it into the right place. */ | |
11463 | prev_frag->fr_next = align_frag->fr_next; | |
11464 | align_frag->fr_next = literal_pool->fr_next; | |
11465 | literal_pool->fr_next = align_frag; | |
11466 | /* Insert after this one. */ | |
11467 | literal_pool->tc_frag_data.literal_frag = align_frag; | |
11468 | xtensa_restore_emit_state (&prev_state); | |
11469 | } | |
c48aaca0 | 11470 | insert_after = literal_pool->tc_frag_data.literal_frag; |
dd49a749 | 11471 | dest_seg = insert_after->fr_next->tc_frag_data.lit_seg; |
b46824bd MF |
11472 | /* Skip align frag. */ |
11473 | if (insert_after->fr_next->fr_type == rs_align) | |
11474 | { | |
11475 | insert_after = insert_after->fr_next; | |
11476 | } | |
43cd72b9 | 11477 | |
e0001a05 NC |
11478 | *frag_splice = next_frag; |
11479 | search_frag->fr_next = insert_after->fr_next; | |
11480 | insert_after->fr_next = search_frag; | |
11481 | search_frag->tc_frag_data.lit_seg = dest_seg; | |
c48aaca0 | 11482 | literal_pool->tc_frag_data.literal_frag = search_frag; |
e0001a05 NC |
11483 | |
11484 | /* Now move any fixups associated with this frag to the | |
11485 | right section. */ | |
11486 | fix = frchain_from->fix_root; | |
11487 | fix_splice = &(frchain_from->fix_root); | |
11488 | while (fix) | |
11489 | { | |
11490 | next_fix = fix->fx_next; | |
11491 | if (fix->fx_frag == search_frag) | |
11492 | { | |
11493 | *fix_splice = next_fix; | |
11494 | fix->fx_next = frchain_to->fix_root; | |
11495 | frchain_to->fix_root = fix; | |
11496 | if (frchain_to->fix_tail == NULL) | |
11497 | frchain_to->fix_tail = fix; | |
11498 | } | |
11499 | else | |
11500 | fix_splice = &(fix->fx_next); | |
11501 | fix = next_fix; | |
11502 | } | |
11503 | search_frag = next_frag; | |
11504 | } | |
11505 | ||
11506 | if (frchain_from->fix_root != NULL) | |
11507 | { | |
11508 | frchain_from = seg_info (segment->seg)->frchainP; | |
11509 | as_warn (_("fixes not all moved from %s"), segment->seg->name); | |
11510 | ||
9c2799c2 | 11511 | gas_assert (frchain_from->fix_root == NULL); |
e0001a05 NC |
11512 | } |
11513 | frchain_from->fix_tail = NULL; | |
11514 | xtensa_restore_emit_state (&state); | |
e0001a05 NC |
11515 | } |
11516 | ||
82e7541d BW |
11517 | /* Now fix up the SEGMENT value for all the literal symbols. */ |
11518 | for (lit = literal_syms; lit; lit = lit->next) | |
11519 | { | |
11520 | symbolS *lit_sym = lit->sym; | |
91d6fa6a NC |
11521 | segT dseg = symbol_get_frag (lit_sym)->tc_frag_data.lit_seg; |
11522 | if (dseg) | |
11523 | S_SET_SEGMENT (lit_sym, dseg); | |
82e7541d | 11524 | } |
e0001a05 NC |
11525 | } |
11526 | ||
11527 | ||
a7877748 BW |
11528 | /* Walk over all the frags for segments in a list and mark them as |
11529 | containing literals. As clunky as this is, we can't rely on frag_var | |
11530 | and frag_variant to get called in all situations. */ | |
11531 | ||
11532 | static void | |
7fa3d080 | 11533 | mark_literal_frags (seg_list *segment) |
a7877748 BW |
11534 | { |
11535 | frchainS *frchain_from; | |
11536 | fragS *search_frag; | |
11537 | ||
11538 | while (segment) | |
11539 | { | |
11540 | frchain_from = seg_info (segment->seg)->frchainP; | |
11541 | search_frag = frchain_from->frch_root; | |
c138bc38 | 11542 | while (search_frag) |
a7877748 BW |
11543 | { |
11544 | search_frag->tc_frag_data.is_literal = TRUE; | |
11545 | search_frag = search_frag->fr_next; | |
11546 | } | |
11547 | segment = segment->next; | |
11548 | } | |
11549 | } | |
11550 | ||
11551 | ||
e0001a05 | 11552 | static void |
7fa3d080 | 11553 | xtensa_reorder_seg_list (seg_list *head, segT after) |
e0001a05 NC |
11554 | { |
11555 | /* Move all of the sections in the section list to come | |
11556 | after "after" in the gnu segment list. */ | |
11557 | ||
11558 | head = head->next; | |
11559 | while (head) | |
11560 | { | |
11561 | segT literal_section = head->seg; | |
11562 | ||
11563 | /* Move the literal section after "after". */ | |
9c2799c2 | 11564 | gas_assert (literal_section); |
e0001a05 NC |
11565 | if (literal_section != after) |
11566 | { | |
69852798 AM |
11567 | bfd_section_list_remove (stdoutput, literal_section); |
11568 | bfd_section_list_insert_after (stdoutput, after, literal_section); | |
e0001a05 NC |
11569 | } |
11570 | ||
11571 | head = head->next; | |
11572 | } | |
11573 | } | |
11574 | ||
11575 | ||
11576 | /* Push all the literal segments to the end of the gnu list. */ | |
11577 | ||
7fa3d080 BW |
11578 | static void |
11579 | xtensa_reorder_segments (void) | |
e0001a05 NC |
11580 | { |
11581 | segT sec; | |
b08b5071 | 11582 | segT last_sec = 0; |
e0001a05 NC |
11583 | int old_count = 0; |
11584 | int new_count = 0; | |
11585 | ||
11586 | for (sec = stdoutput->sections; sec != NULL; sec = sec->next) | |
b08b5071 BW |
11587 | { |
11588 | last_sec = sec; | |
11589 | old_count++; | |
11590 | } | |
e0001a05 NC |
11591 | |
11592 | /* Now that we have the last section, push all the literal | |
11593 | sections to the end. */ | |
e0001a05 | 11594 | xtensa_reorder_seg_list (literal_head, last_sec); |
e0001a05 NC |
11595 | |
11596 | /* Now perform the final error check. */ | |
11597 | for (sec = stdoutput->sections; sec != NULL; sec = sec->next) | |
11598 | new_count++; | |
9c2799c2 | 11599 | gas_assert (new_count == old_count); |
e0001a05 NC |
11600 | } |
11601 | ||
11602 | ||
e0001a05 NC |
11603 | /* Change the emit state (seg, subseg, and frag related stuff) to the |
11604 | correct location. Return a emit_state which can be passed to | |
11605 | xtensa_restore_emit_state to return to current fragment. */ | |
11606 | ||
7fa3d080 BW |
11607 | static void |
11608 | xtensa_switch_to_literal_fragment (emit_state *result) | |
43cd72b9 BW |
11609 | { |
11610 | if (directive_state[directive_absolute_literals]) | |
11611 | { | |
74869ac7 BW |
11612 | segT lit4_seg = cache_literal_section (TRUE); |
11613 | xtensa_switch_section_emit_state (result, lit4_seg, 0); | |
43cd72b9 BW |
11614 | } |
11615 | else | |
11616 | xtensa_switch_to_non_abs_literal_fragment (result); | |
11617 | ||
11618 | /* Do a 4-byte align here. */ | |
11619 | frag_align (2, 0, 0); | |
11620 | record_alignment (now_seg, 2); | |
11621 | } | |
11622 | ||
11623 | ||
7fa3d080 BW |
11624 | static void |
11625 | xtensa_switch_to_non_abs_literal_fragment (emit_state *result) | |
e0001a05 | 11626 | { |
e0001a05 | 11627 | fragS *pool_location = get_literal_pool_location (now_seg); |
74869ac7 | 11628 | segT lit_seg; |
d0ad159d | 11629 | bfd_boolean is_init_fini = xtensa_is_init_fini (now_seg); |
e0001a05 | 11630 | |
43cd72b9 BW |
11631 | if (pool_location == NULL |
11632 | && !use_literal_section | |
d0ad159d | 11633 | && !is_init_fini) |
e0001a05 | 11634 | { |
b46824bd MF |
11635 | if (!auto_litpools) |
11636 | { | |
11637 | as_bad (_("literal pool location required for text-section-literals; specify with .literal_position")); | |
11638 | } | |
947fa914 MF |
11639 | xtensa_maybe_create_literal_pool_frag (TRUE, TRUE); |
11640 | pool_location = get_literal_pool_location (now_seg); | |
e0001a05 NC |
11641 | } |
11642 | ||
74869ac7 BW |
11643 | lit_seg = cache_literal_section (FALSE); |
11644 | xtensa_switch_section_emit_state (result, lit_seg, 0); | |
e0001a05 | 11645 | |
43cd72b9 | 11646 | if (!use_literal_section |
d0ad159d | 11647 | && !is_init_fini |
43cd72b9 | 11648 | && get_literal_pool_location (now_seg) != pool_location) |
e0001a05 NC |
11649 | { |
11650 | /* Close whatever frag is there. */ | |
11651 | frag_variant (rs_fill, 0, 0, 0, NULL, 0, NULL); | |
43cd72b9 | 11652 | xtensa_set_frag_assembly_state (frag_now); |
e0001a05 NC |
11653 | frag_now->tc_frag_data.literal_frag = pool_location; |
11654 | frag_variant (rs_fill, 0, 0, 0, NULL, 0, NULL); | |
43cd72b9 | 11655 | xtensa_set_frag_assembly_state (frag_now); |
e0001a05 | 11656 | } |
e0001a05 NC |
11657 | } |
11658 | ||
11659 | ||
11660 | /* Call this function before emitting data into the literal section. | |
11661 | This is a helper function for xtensa_switch_to_literal_fragment. | |
11662 | This is similar to a .section new_now_seg subseg. */ | |
11663 | ||
7fa3d080 BW |
11664 | static void |
11665 | xtensa_switch_section_emit_state (emit_state *state, | |
11666 | segT new_now_seg, | |
11667 | subsegT new_now_subseg) | |
e0001a05 NC |
11668 | { |
11669 | state->name = now_seg->name; | |
11670 | state->now_seg = now_seg; | |
11671 | state->now_subseg = now_subseg; | |
11672 | state->generating_literals = generating_literals; | |
11673 | generating_literals++; | |
2b0210eb | 11674 | subseg_set (new_now_seg, new_now_subseg); |
e0001a05 NC |
11675 | } |
11676 | ||
11677 | ||
11678 | /* Use to restore the emitting into the normal place. */ | |
11679 | ||
7fa3d080 BW |
11680 | static void |
11681 | xtensa_restore_emit_state (emit_state *state) | |
e0001a05 NC |
11682 | { |
11683 | generating_literals = state->generating_literals; | |
2b0210eb | 11684 | subseg_set (state->now_seg, state->now_subseg); |
e0001a05 NC |
11685 | } |
11686 | ||
11687 | ||
74869ac7 | 11688 | /* Predicate function used to look up a section in a particular group. */ |
e0001a05 | 11689 | |
74869ac7 BW |
11690 | static bfd_boolean |
11691 | match_section_group (bfd *abfd ATTRIBUTE_UNUSED, asection *sec, void *inf) | |
e0001a05 | 11692 | { |
74869ac7 BW |
11693 | const char *gname = inf; |
11694 | const char *group_name = elf_group_name (sec); | |
3739860c | 11695 | |
74869ac7 BW |
11696 | return (group_name == gname |
11697 | || (group_name != NULL | |
11698 | && gname != NULL | |
11699 | && strcmp (group_name, gname) == 0)); | |
11700 | } | |
e0001a05 | 11701 | |
e0001a05 | 11702 | |
74869ac7 BW |
11703 | /* Get the literal section to be used for the current text section. |
11704 | The result may be cached in the default_lit_sections structure. */ | |
11705 | ||
11706 | static segT | |
11707 | cache_literal_section (bfd_boolean use_abs_literals) | |
11708 | { | |
11709 | const char *text_name, *group_name = 0; | |
b9bb4a93 TS |
11710 | const char *base_name, *suffix; |
11711 | char *name; | |
74869ac7 BW |
11712 | segT *pcached; |
11713 | segT seg, current_section; | |
11714 | int current_subsec; | |
11715 | bfd_boolean linkonce = FALSE; | |
11716 | ||
11717 | /* Save the current section/subsection. */ | |
11718 | current_section = now_seg; | |
11719 | current_subsec = now_subseg; | |
11720 | ||
11721 | /* Clear the cached values if they are no longer valid. */ | |
11722 | if (now_seg != default_lit_sections.current_text_seg) | |
b08b5071 | 11723 | { |
74869ac7 BW |
11724 | default_lit_sections.current_text_seg = now_seg; |
11725 | default_lit_sections.lit_seg = NULL; | |
11726 | default_lit_sections.lit4_seg = NULL; | |
11727 | } | |
11728 | ||
11729 | /* Check if the literal section is already cached. */ | |
11730 | if (use_abs_literals) | |
11731 | pcached = &default_lit_sections.lit4_seg; | |
11732 | else | |
11733 | pcached = &default_lit_sections.lit_seg; | |
11734 | ||
11735 | if (*pcached) | |
11736 | return *pcached; | |
3739860c | 11737 | |
74869ac7 BW |
11738 | text_name = default_lit_sections.lit_prefix; |
11739 | if (! text_name || ! *text_name) | |
11740 | { | |
11741 | text_name = segment_name (current_section); | |
11742 | group_name = elf_group_name (current_section); | |
11743 | linkonce = (current_section->flags & SEC_LINK_ONCE) != 0; | |
11744 | } | |
11745 | ||
11746 | base_name = use_abs_literals ? ".lit4" : ".literal"; | |
11747 | if (group_name) | |
11748 | { | |
4ec9d7d5 | 11749 | name = concat (base_name, ".", group_name, (char *) NULL); |
74869ac7 BW |
11750 | } |
11751 | else if (strncmp (text_name, ".gnu.linkonce.", linkonce_len) == 0) | |
11752 | { | |
11753 | suffix = strchr (text_name + linkonce_len, '.'); | |
11754 | ||
4ec9d7d5 TS |
11755 | name = concat (".gnu.linkonce", base_name, suffix ? suffix : "", |
11756 | (char *) NULL); | |
74869ac7 BW |
11757 | linkonce = TRUE; |
11758 | } | |
11759 | else | |
11760 | { | |
a89c407e SA |
11761 | /* If the section name begins or ends with ".text", then replace |
11762 | that portion instead of appending an additional suffix. */ | |
74869ac7 | 11763 | size_t len = strlen (text_name); |
a89c407e SA |
11764 | if (len >= 5 |
11765 | && (strcmp (text_name + len - 5, ".text") == 0 | |
11766 | || strncmp (text_name, ".text", 5) == 0)) | |
74869ac7 BW |
11767 | len -= 5; |
11768 | ||
add39d23 | 11769 | name = XNEWVEC (char, len + strlen (base_name) + 1); |
a89c407e SA |
11770 | if (strncmp (text_name, ".text", 5) == 0) |
11771 | { | |
11772 | strcpy (name, base_name); | |
11773 | strcat (name, text_name + 5); | |
11774 | } | |
11775 | else | |
11776 | { | |
11777 | strcpy (name, text_name); | |
11778 | strcpy (name + len, base_name); | |
11779 | } | |
b08b5071 | 11780 | } |
e0001a05 | 11781 | |
74869ac7 BW |
11782 | /* Canonicalize section names to allow renaming literal sections. |
11783 | The group name, if any, came from the current text section and | |
11784 | has already been canonicalized. */ | |
11785 | name = tc_canonicalize_symbol_name (name); | |
11786 | ||
11787 | seg = bfd_get_section_by_name_if (stdoutput, name, match_section_group, | |
11788 | (void *) group_name); | |
11789 | if (! seg) | |
e0001a05 | 11790 | { |
74869ac7 BW |
11791 | flagword flags; |
11792 | ||
11793 | seg = subseg_force_new (name, 0); | |
11794 | ||
11795 | if (! use_abs_literals) | |
b08b5071 | 11796 | { |
74869ac7 | 11797 | /* Add the newly created literal segment to the list. */ |
325801bd | 11798 | seg_list *n = XNEW (seg_list); |
b08b5071 | 11799 | n->seg = seg; |
74869ac7 BW |
11800 | n->next = literal_head->next; |
11801 | literal_head->next = n; | |
b08b5071 | 11802 | } |
74869ac7 BW |
11803 | |
11804 | flags = (SEC_HAS_CONTENTS | SEC_READONLY | SEC_ALLOC | SEC_LOAD | |
11805 | | (linkonce ? (SEC_LINK_ONCE | SEC_LINK_DUPLICATES_DISCARD) : 0) | |
11806 | | (use_abs_literals ? SEC_DATA : SEC_CODE)); | |
11807 | ||
11808 | elf_group_name (seg) = group_name; | |
11809 | ||
11810 | bfd_set_section_flags (stdoutput, seg, flags); | |
b08b5071 | 11811 | bfd_set_section_alignment (stdoutput, seg, 2); |
e0001a05 NC |
11812 | } |
11813 | ||
74869ac7 | 11814 | *pcached = seg; |
b08b5071 | 11815 | subseg_set (current_section, current_subsec); |
74869ac7 | 11816 | return seg; |
e0001a05 NC |
11817 | } |
11818 | ||
43cd72b9 BW |
11819 | \f |
11820 | /* Property Tables Stuff. */ | |
11821 | ||
7fa3d080 BW |
11822 | #define XTENSA_INSN_SEC_NAME ".xt.insn" |
11823 | #define XTENSA_LIT_SEC_NAME ".xt.lit" | |
11824 | #define XTENSA_PROP_SEC_NAME ".xt.prop" | |
11825 | ||
11826 | typedef bfd_boolean (*frag_predicate) (const fragS *); | |
11827 | typedef void (*frag_flags_fn) (const fragS *, frag_flags *); | |
11828 | ||
b08b5071 | 11829 | static bfd_boolean get_frag_is_literal (const fragS *); |
7fa3d080 BW |
11830 | static void xtensa_create_property_segments |
11831 | (frag_predicate, frag_predicate, const char *, xt_section_type); | |
11832 | static void xtensa_create_xproperty_segments | |
11833 | (frag_flags_fn, const char *, xt_section_type); | |
532f93bd | 11834 | static bfd_boolean exclude_section_from_property_tables (segT); |
7fa3d080 BW |
11835 | static bfd_boolean section_has_property (segT, frag_predicate); |
11836 | static bfd_boolean section_has_xproperty (segT, frag_flags_fn); | |
11837 | static void add_xt_block_frags | |
542f8b94 | 11838 | (segT, xtensa_block_info **, frag_predicate, frag_predicate); |
7fa3d080 BW |
11839 | static bfd_boolean xtensa_frag_flags_is_empty (const frag_flags *); |
11840 | static void xtensa_frag_flags_init (frag_flags *); | |
11841 | static void get_frag_property_flags (const fragS *, frag_flags *); | |
2f1bf5c1 | 11842 | static flagword frag_flags_to_number (const frag_flags *); |
542f8b94 | 11843 | static void add_xt_prop_frags (segT, xtensa_block_info **, frag_flags_fn); |
7fa3d080 BW |
11844 | |
11845 | /* Set up property tables after relaxation. */ | |
11846 | ||
11847 | void | |
11848 | xtensa_post_relax_hook (void) | |
11849 | { | |
11850 | xtensa_move_seg_list_to_beginning (literal_head); | |
7fa3d080 BW |
11851 | |
11852 | xtensa_find_unmarked_state_frags (); | |
99ded152 | 11853 | xtensa_mark_frags_for_org (); |
6a7eedfe | 11854 | xtensa_mark_difference_of_two_symbols (); |
7fa3d080 | 11855 | |
b29757dc BW |
11856 | xtensa_create_property_segments (get_frag_is_literal, |
11857 | NULL, | |
11858 | XTENSA_LIT_SEC_NAME, | |
11859 | xt_literal_sec); | |
7fa3d080 BW |
11860 | xtensa_create_xproperty_segments (get_frag_property_flags, |
11861 | XTENSA_PROP_SEC_NAME, | |
11862 | xt_prop_sec); | |
11863 | ||
11864 | if (warn_unaligned_branch_targets) | |
11865 | bfd_map_over_sections (stdoutput, xtensa_find_unaligned_branch_targets, 0); | |
11866 | bfd_map_over_sections (stdoutput, xtensa_find_unaligned_loops, 0); | |
11867 | } | |
11868 | ||
11869 | ||
43cd72b9 BW |
11870 | /* This function is only meaningful after xtensa_move_literals. */ |
11871 | ||
11872 | static bfd_boolean | |
7fa3d080 | 11873 | get_frag_is_literal (const fragS *fragP) |
43cd72b9 | 11874 | { |
9c2799c2 | 11875 | gas_assert (fragP != NULL); |
43cd72b9 BW |
11876 | return fragP->tc_frag_data.is_literal; |
11877 | } | |
11878 | ||
11879 | ||
43cd72b9 | 11880 | static void |
7fa3d080 BW |
11881 | xtensa_create_property_segments (frag_predicate property_function, |
11882 | frag_predicate end_property_function, | |
11883 | const char *section_name_base, | |
11884 | xt_section_type sec_type) | |
43cd72b9 BW |
11885 | { |
11886 | segT *seclist; | |
11887 | ||
11888 | /* Walk over all of the current segments. | |
11889 | Walk over each fragment | |
11890 | For each non-empty fragment, | |
11891 | Build a property record (append where possible). */ | |
11892 | ||
11893 | for (seclist = &stdoutput->sections; | |
11894 | seclist && *seclist; | |
11895 | seclist = &(*seclist)->next) | |
11896 | { | |
11897 | segT sec = *seclist; | |
43cd72b9 | 11898 | |
532f93bd | 11899 | if (exclude_section_from_property_tables (sec)) |
43cd72b9 BW |
11900 | continue; |
11901 | ||
11902 | if (section_has_property (sec, property_function)) | |
11903 | { | |
542f8b94 BW |
11904 | segment_info_type *xt_seg_info; |
11905 | xtensa_block_info **xt_blocks; | |
51c8ebc1 | 11906 | segT prop_sec = xtensa_make_property_section (sec, section_name_base); |
542f8b94 BW |
11907 | |
11908 | prop_sec->output_section = prop_sec; | |
11909 | subseg_set (prop_sec, 0); | |
11910 | xt_seg_info = seg_info (prop_sec); | |
11911 | xt_blocks = &xt_seg_info->tc_segment_info_data.blocks[sec_type]; | |
11912 | ||
43cd72b9 | 11913 | /* Walk over all of the frchains here and add new sections. */ |
542f8b94 | 11914 | add_xt_block_frags (sec, xt_blocks, property_function, |
43cd72b9 BW |
11915 | end_property_function); |
11916 | } | |
11917 | } | |
11918 | ||
11919 | /* Now we fill them out.... */ | |
11920 | ||
11921 | for (seclist = &stdoutput->sections; | |
11922 | seclist && *seclist; | |
11923 | seclist = &(*seclist)->next) | |
11924 | { | |
11925 | segment_info_type *seginfo; | |
11926 | xtensa_block_info *block; | |
11927 | segT sec = *seclist; | |
11928 | ||
11929 | seginfo = seg_info (sec); | |
11930 | block = seginfo->tc_segment_info_data.blocks[sec_type]; | |
11931 | ||
11932 | if (block) | |
11933 | { | |
11934 | xtensa_block_info *cur_block; | |
43cd72b9 | 11935 | int num_recs = 0; |
d77b99c9 | 11936 | bfd_size_type rec_size; |
43cd72b9 BW |
11937 | |
11938 | for (cur_block = block; cur_block; cur_block = cur_block->next) | |
11939 | num_recs++; | |
11940 | ||
11941 | rec_size = num_recs * 8; | |
11942 | bfd_set_section_size (stdoutput, sec, rec_size); | |
11943 | ||
43cd72b9 BW |
11944 | if (num_recs) |
11945 | { | |
43cd72b9 | 11946 | char *frag_data; |
542f8b94 | 11947 | int i; |
43cd72b9 | 11948 | |
542f8b94 BW |
11949 | subseg_set (sec, 0); |
11950 | frag_data = frag_more (rec_size); | |
43cd72b9 | 11951 | cur_block = block; |
43cd72b9 BW |
11952 | for (i = 0; i < num_recs; i++) |
11953 | { | |
542f8b94 | 11954 | fixS *fix; |
e0001a05 | 11955 | |
43cd72b9 | 11956 | /* Write the fixup. */ |
9c2799c2 | 11957 | gas_assert (cur_block); |
542f8b94 BW |
11958 | fix = fix_new (frag_now, i * 8, 4, |
11959 | section_symbol (cur_block->sec), | |
11960 | cur_block->offset, | |
11961 | FALSE, BFD_RELOC_32); | |
11962 | fix->fx_file = "<internal>"; | |
43cd72b9 | 11963 | fix->fx_line = 0; |
e0001a05 | 11964 | |
43cd72b9 | 11965 | /* Write the length. */ |
542f8b94 | 11966 | md_number_to_chars (&frag_data[4 + i * 8], |
43cd72b9 BW |
11967 | cur_block->size, 4); |
11968 | cur_block = cur_block->next; | |
11969 | } | |
542f8b94 BW |
11970 | frag_wane (frag_now); |
11971 | frag_new (0); | |
11972 | frag_wane (frag_now); | |
43cd72b9 BW |
11973 | } |
11974 | } | |
11975 | } | |
e0001a05 NC |
11976 | } |
11977 | ||
11978 | ||
7fa3d080 BW |
11979 | static void |
11980 | xtensa_create_xproperty_segments (frag_flags_fn flag_fn, | |
11981 | const char *section_name_base, | |
11982 | xt_section_type sec_type) | |
e0001a05 NC |
11983 | { |
11984 | segT *seclist; | |
11985 | ||
11986 | /* Walk over all of the current segments. | |
43cd72b9 BW |
11987 | Walk over each fragment. |
11988 | For each fragment that has instructions, | |
11989 | build an instruction record (append where possible). */ | |
e0001a05 NC |
11990 | |
11991 | for (seclist = &stdoutput->sections; | |
11992 | seclist && *seclist; | |
11993 | seclist = &(*seclist)->next) | |
11994 | { | |
11995 | segT sec = *seclist; | |
43cd72b9 | 11996 | |
532f93bd | 11997 | if (exclude_section_from_property_tables (sec)) |
43cd72b9 BW |
11998 | continue; |
11999 | ||
12000 | if (section_has_xproperty (sec, flag_fn)) | |
e0001a05 | 12001 | { |
542f8b94 BW |
12002 | segment_info_type *xt_seg_info; |
12003 | xtensa_block_info **xt_blocks; | |
51c8ebc1 | 12004 | segT prop_sec = xtensa_make_property_section (sec, section_name_base); |
542f8b94 BW |
12005 | |
12006 | prop_sec->output_section = prop_sec; | |
12007 | subseg_set (prop_sec, 0); | |
12008 | xt_seg_info = seg_info (prop_sec); | |
12009 | xt_blocks = &xt_seg_info->tc_segment_info_data.blocks[sec_type]; | |
12010 | ||
e0001a05 | 12011 | /* Walk over all of the frchains here and add new sections. */ |
542f8b94 | 12012 | add_xt_prop_frags (sec, xt_blocks, flag_fn); |
e0001a05 NC |
12013 | } |
12014 | } | |
12015 | ||
12016 | /* Now we fill them out.... */ | |
12017 | ||
12018 | for (seclist = &stdoutput->sections; | |
12019 | seclist && *seclist; | |
12020 | seclist = &(*seclist)->next) | |
12021 | { | |
12022 | segment_info_type *seginfo; | |
12023 | xtensa_block_info *block; | |
12024 | segT sec = *seclist; | |
43cd72b9 | 12025 | |
e0001a05 NC |
12026 | seginfo = seg_info (sec); |
12027 | block = seginfo->tc_segment_info_data.blocks[sec_type]; | |
12028 | ||
12029 | if (block) | |
12030 | { | |
12031 | xtensa_block_info *cur_block; | |
43cd72b9 | 12032 | int num_recs = 0; |
d77b99c9 | 12033 | bfd_size_type rec_size; |
e0001a05 NC |
12034 | |
12035 | for (cur_block = block; cur_block; cur_block = cur_block->next) | |
12036 | num_recs++; | |
12037 | ||
43cd72b9 | 12038 | rec_size = num_recs * (8 + 4); |
e0001a05 | 12039 | bfd_set_section_size (stdoutput, sec, rec_size); |
43cd72b9 BW |
12040 | /* elf_section_data (sec)->this_hdr.sh_entsize = 12; */ |
12041 | ||
e0001a05 NC |
12042 | if (num_recs) |
12043 | { | |
e0001a05 | 12044 | char *frag_data; |
542f8b94 | 12045 | int i; |
e0001a05 | 12046 | |
542f8b94 BW |
12047 | subseg_set (sec, 0); |
12048 | frag_data = frag_more (rec_size); | |
e0001a05 | 12049 | cur_block = block; |
e0001a05 NC |
12050 | for (i = 0; i < num_recs; i++) |
12051 | { | |
542f8b94 | 12052 | fixS *fix; |
e0001a05 NC |
12053 | |
12054 | /* Write the fixup. */ | |
9c2799c2 | 12055 | gas_assert (cur_block); |
542f8b94 BW |
12056 | fix = fix_new (frag_now, i * 12, 4, |
12057 | section_symbol (cur_block->sec), | |
12058 | cur_block->offset, | |
12059 | FALSE, BFD_RELOC_32); | |
12060 | fix->fx_file = "<internal>"; | |
e0001a05 NC |
12061 | fix->fx_line = 0; |
12062 | ||
12063 | /* Write the length. */ | |
542f8b94 | 12064 | md_number_to_chars (&frag_data[4 + i * 12], |
e0001a05 | 12065 | cur_block->size, 4); |
542f8b94 | 12066 | md_number_to_chars (&frag_data[8 + i * 12], |
43cd72b9 | 12067 | frag_flags_to_number (&cur_block->flags), |
2f1bf5c1 | 12068 | sizeof (flagword)); |
e0001a05 NC |
12069 | cur_block = cur_block->next; |
12070 | } | |
542f8b94 BW |
12071 | frag_wane (frag_now); |
12072 | frag_new (0); | |
12073 | frag_wane (frag_now); | |
e0001a05 NC |
12074 | } |
12075 | } | |
12076 | } | |
12077 | } | |
12078 | ||
12079 | ||
532f93bd BW |
12080 | static bfd_boolean |
12081 | exclude_section_from_property_tables (segT sec) | |
12082 | { | |
12083 | flagword flags = bfd_get_section_flags (stdoutput, sec); | |
12084 | ||
12085 | /* Sections that don't contribute to the memory footprint are excluded. */ | |
12086 | if ((flags & SEC_DEBUGGING) | |
12087 | || !(flags & SEC_ALLOC) | |
12088 | || (flags & SEC_MERGE)) | |
12089 | return TRUE; | |
12090 | ||
12091 | /* Linker cie and fde optimizations mess up property entries for | |
12092 | eh_frame sections, but there is nothing inside them relevant to | |
12093 | property tables anyway. */ | |
12094 | if (strcmp (sec->name, ".eh_frame") == 0) | |
12095 | return TRUE; | |
12096 | ||
12097 | return FALSE; | |
12098 | } | |
12099 | ||
12100 | ||
7fa3d080 BW |
12101 | static bfd_boolean |
12102 | section_has_property (segT sec, frag_predicate property_function) | |
e0001a05 NC |
12103 | { |
12104 | segment_info_type *seginfo = seg_info (sec); | |
12105 | fragS *fragP; | |
12106 | ||
12107 | if (seginfo && seginfo->frchainP) | |
12108 | { | |
12109 | for (fragP = seginfo->frchainP->frch_root; fragP; fragP = fragP->fr_next) | |
12110 | { | |
12111 | if (property_function (fragP) | |
12112 | && (fragP->fr_type != rs_fill || fragP->fr_fix != 0)) | |
12113 | return TRUE; | |
12114 | } | |
12115 | } | |
12116 | return FALSE; | |
12117 | } | |
12118 | ||
12119 | ||
7fa3d080 BW |
12120 | static bfd_boolean |
12121 | section_has_xproperty (segT sec, frag_flags_fn property_function) | |
43cd72b9 BW |
12122 | { |
12123 | segment_info_type *seginfo = seg_info (sec); | |
12124 | fragS *fragP; | |
12125 | ||
12126 | if (seginfo && seginfo->frchainP) | |
12127 | { | |
12128 | for (fragP = seginfo->frchainP->frch_root; fragP; fragP = fragP->fr_next) | |
12129 | { | |
12130 | frag_flags prop_flags; | |
12131 | property_function (fragP, &prop_flags); | |
12132 | if (!xtensa_frag_flags_is_empty (&prop_flags)) | |
12133 | return TRUE; | |
12134 | } | |
12135 | } | |
12136 | return FALSE; | |
12137 | } | |
12138 | ||
12139 | ||
e0001a05 NC |
12140 | /* Two types of block sections exist right now: literal and insns. */ |
12141 | ||
7fa3d080 BW |
12142 | static void |
12143 | add_xt_block_frags (segT sec, | |
7fa3d080 BW |
12144 | xtensa_block_info **xt_block, |
12145 | frag_predicate property_function, | |
12146 | frag_predicate end_property_function) | |
e0001a05 | 12147 | { |
e0001a05 NC |
12148 | fragS *fragP; |
12149 | ||
e0001a05 NC |
12150 | /* Build it if needed. */ |
12151 | while (*xt_block != NULL) | |
12152 | xt_block = &(*xt_block)->next; | |
12153 | /* We are either at NULL at the beginning or at the end. */ | |
12154 | ||
12155 | /* Walk through the frags. */ | |
542f8b94 | 12156 | if (seg_info (sec)->frchainP) |
e0001a05 | 12157 | { |
542f8b94 | 12158 | for (fragP = seg_info (sec)->frchainP->frch_root; |
e0001a05 NC |
12159 | fragP; |
12160 | fragP = fragP->fr_next) | |
12161 | { | |
12162 | if (property_function (fragP) | |
12163 | && (fragP->fr_type != rs_fill || fragP->fr_fix != 0)) | |
12164 | { | |
12165 | if (*xt_block != NULL) | |
12166 | { | |
12167 | if ((*xt_block)->offset + (*xt_block)->size | |
12168 | == fragP->fr_address) | |
12169 | (*xt_block)->size += fragP->fr_fix; | |
12170 | else | |
12171 | xt_block = &((*xt_block)->next); | |
12172 | } | |
12173 | if (*xt_block == NULL) | |
12174 | { | |
325801bd | 12175 | xtensa_block_info *new_block = XNEW (xtensa_block_info); |
43cd72b9 BW |
12176 | new_block->sec = sec; |
12177 | new_block->offset = fragP->fr_address; | |
12178 | new_block->size = fragP->fr_fix; | |
12179 | new_block->next = NULL; | |
12180 | xtensa_frag_flags_init (&new_block->flags); | |
12181 | *xt_block = new_block; | |
12182 | } | |
12183 | if (end_property_function | |
12184 | && end_property_function (fragP)) | |
12185 | { | |
12186 | xt_block = &((*xt_block)->next); | |
12187 | } | |
12188 | } | |
12189 | } | |
12190 | } | |
12191 | } | |
12192 | ||
12193 | ||
12194 | /* Break the encapsulation of add_xt_prop_frags here. */ | |
12195 | ||
7fa3d080 BW |
12196 | static bfd_boolean |
12197 | xtensa_frag_flags_is_empty (const frag_flags *prop_flags) | |
43cd72b9 BW |
12198 | { |
12199 | if (prop_flags->is_literal | |
12200 | || prop_flags->is_insn | |
12201 | || prop_flags->is_data | |
12202 | || prop_flags->is_unreachable) | |
12203 | return FALSE; | |
12204 | return TRUE; | |
12205 | } | |
12206 | ||
12207 | ||
7fa3d080 BW |
12208 | static void |
12209 | xtensa_frag_flags_init (frag_flags *prop_flags) | |
43cd72b9 BW |
12210 | { |
12211 | memset (prop_flags, 0, sizeof (frag_flags)); | |
12212 | } | |
12213 | ||
12214 | ||
7fa3d080 BW |
12215 | static void |
12216 | get_frag_property_flags (const fragS *fragP, frag_flags *prop_flags) | |
43cd72b9 BW |
12217 | { |
12218 | xtensa_frag_flags_init (prop_flags); | |
12219 | if (fragP->tc_frag_data.is_literal) | |
12220 | prop_flags->is_literal = TRUE; | |
99ded152 BW |
12221 | if (fragP->tc_frag_data.is_specific_opcode |
12222 | || fragP->tc_frag_data.is_no_transform) | |
1f7efbae BW |
12223 | { |
12224 | prop_flags->is_no_transform = TRUE; | |
12225 | if (xtensa_frag_flags_is_empty (prop_flags)) | |
12226 | prop_flags->is_data = TRUE; | |
12227 | } | |
43cd72b9 | 12228 | if (fragP->tc_frag_data.is_unreachable) |
7fa3d080 | 12229 | prop_flags->is_unreachable = TRUE; |
43cd72b9 BW |
12230 | else if (fragP->tc_frag_data.is_insn) |
12231 | { | |
12232 | prop_flags->is_insn = TRUE; | |
12233 | if (fragP->tc_frag_data.is_loop_target) | |
12234 | prop_flags->insn.is_loop_target = TRUE; | |
12235 | if (fragP->tc_frag_data.is_branch_target) | |
12236 | prop_flags->insn.is_branch_target = TRUE; | |
43cd72b9 BW |
12237 | if (fragP->tc_frag_data.is_no_density) |
12238 | prop_flags->insn.is_no_density = TRUE; | |
12239 | if (fragP->tc_frag_data.use_absolute_literals) | |
12240 | prop_flags->insn.is_abslit = TRUE; | |
12241 | } | |
12242 | if (fragP->tc_frag_data.is_align) | |
12243 | { | |
12244 | prop_flags->is_align = TRUE; | |
12245 | prop_flags->alignment = fragP->tc_frag_data.alignment; | |
12246 | if (xtensa_frag_flags_is_empty (prop_flags)) | |
12247 | prop_flags->is_data = TRUE; | |
12248 | } | |
12249 | } | |
12250 | ||
12251 | ||
2f1bf5c1 | 12252 | static flagword |
7fa3d080 | 12253 | frag_flags_to_number (const frag_flags *prop_flags) |
43cd72b9 | 12254 | { |
2f1bf5c1 | 12255 | flagword num = 0; |
43cd72b9 BW |
12256 | if (prop_flags->is_literal) |
12257 | num |= XTENSA_PROP_LITERAL; | |
12258 | if (prop_flags->is_insn) | |
12259 | num |= XTENSA_PROP_INSN; | |
12260 | if (prop_flags->is_data) | |
12261 | num |= XTENSA_PROP_DATA; | |
12262 | if (prop_flags->is_unreachable) | |
12263 | num |= XTENSA_PROP_UNREACHABLE; | |
12264 | if (prop_flags->insn.is_loop_target) | |
12265 | num |= XTENSA_PROP_INSN_LOOP_TARGET; | |
12266 | if (prop_flags->insn.is_branch_target) | |
12267 | { | |
12268 | num |= XTENSA_PROP_INSN_BRANCH_TARGET; | |
12269 | num = SET_XTENSA_PROP_BT_ALIGN (num, prop_flags->insn.bt_align_priority); | |
12270 | } | |
12271 | ||
12272 | if (prop_flags->insn.is_no_density) | |
12273 | num |= XTENSA_PROP_INSN_NO_DENSITY; | |
99ded152 BW |
12274 | if (prop_flags->is_no_transform) |
12275 | num |= XTENSA_PROP_NO_TRANSFORM; | |
43cd72b9 BW |
12276 | if (prop_flags->insn.is_no_reorder) |
12277 | num |= XTENSA_PROP_INSN_NO_REORDER; | |
12278 | if (prop_flags->insn.is_abslit) | |
12279 | num |= XTENSA_PROP_INSN_ABSLIT; | |
12280 | ||
12281 | if (prop_flags->is_align) | |
12282 | { | |
12283 | num |= XTENSA_PROP_ALIGN; | |
12284 | num = SET_XTENSA_PROP_ALIGNMENT (num, prop_flags->alignment); | |
12285 | } | |
12286 | ||
12287 | return num; | |
12288 | } | |
12289 | ||
12290 | ||
12291 | static bfd_boolean | |
7fa3d080 BW |
12292 | xtensa_frag_flags_combinable (const frag_flags *prop_flags_1, |
12293 | const frag_flags *prop_flags_2) | |
43cd72b9 BW |
12294 | { |
12295 | /* Cannot combine with an end marker. */ | |
12296 | ||
12297 | if (prop_flags_1->is_literal != prop_flags_2->is_literal) | |
12298 | return FALSE; | |
12299 | if (prop_flags_1->is_insn != prop_flags_2->is_insn) | |
12300 | return FALSE; | |
12301 | if (prop_flags_1->is_data != prop_flags_2->is_data) | |
12302 | return FALSE; | |
12303 | ||
12304 | if (prop_flags_1->is_insn) | |
12305 | { | |
12306 | /* Properties of the beginning of the frag. */ | |
12307 | if (prop_flags_2->insn.is_loop_target) | |
12308 | return FALSE; | |
12309 | if (prop_flags_2->insn.is_branch_target) | |
12310 | return FALSE; | |
12311 | if (prop_flags_1->insn.is_no_density != | |
12312 | prop_flags_2->insn.is_no_density) | |
12313 | return FALSE; | |
99ded152 BW |
12314 | if (prop_flags_1->is_no_transform != |
12315 | prop_flags_2->is_no_transform) | |
43cd72b9 BW |
12316 | return FALSE; |
12317 | if (prop_flags_1->insn.is_no_reorder != | |
12318 | prop_flags_2->insn.is_no_reorder) | |
12319 | return FALSE; | |
12320 | if (prop_flags_1->insn.is_abslit != | |
12321 | prop_flags_2->insn.is_abslit) | |
12322 | return FALSE; | |
12323 | } | |
12324 | ||
12325 | if (prop_flags_1->is_align) | |
12326 | return FALSE; | |
12327 | ||
12328 | return TRUE; | |
12329 | } | |
12330 | ||
12331 | ||
7fa3d080 BW |
12332 | static bfd_vma |
12333 | xt_block_aligned_size (const xtensa_block_info *xt_block) | |
43cd72b9 BW |
12334 | { |
12335 | bfd_vma end_addr; | |
d77b99c9 | 12336 | unsigned align_bits; |
43cd72b9 BW |
12337 | |
12338 | if (!xt_block->flags.is_align) | |
12339 | return xt_block->size; | |
12340 | ||
12341 | end_addr = xt_block->offset + xt_block->size; | |
12342 | align_bits = xt_block->flags.alignment; | |
12343 | end_addr = ((end_addr + ((1 << align_bits) -1)) >> align_bits) << align_bits; | |
12344 | return end_addr - xt_block->offset; | |
12345 | } | |
12346 | ||
12347 | ||
12348 | static bfd_boolean | |
7fa3d080 BW |
12349 | xtensa_xt_block_combine (xtensa_block_info *xt_block, |
12350 | const xtensa_block_info *xt_block_2) | |
43cd72b9 BW |
12351 | { |
12352 | if (xt_block->sec != xt_block_2->sec) | |
12353 | return FALSE; | |
12354 | if (xt_block->offset + xt_block_aligned_size (xt_block) | |
12355 | != xt_block_2->offset) | |
12356 | return FALSE; | |
12357 | ||
12358 | if (xt_block_2->size == 0 | |
12359 | && (!xt_block_2->flags.is_unreachable | |
12360 | || xt_block->flags.is_unreachable)) | |
12361 | { | |
12362 | if (xt_block_2->flags.is_align | |
12363 | && xt_block->flags.is_align) | |
12364 | { | |
12365 | /* Nothing needed. */ | |
12366 | if (xt_block->flags.alignment >= xt_block_2->flags.alignment) | |
12367 | return TRUE; | |
12368 | } | |
12369 | else | |
12370 | { | |
12371 | if (xt_block_2->flags.is_align) | |
12372 | { | |
12373 | /* Push alignment to previous entry. */ | |
12374 | xt_block->flags.is_align = xt_block_2->flags.is_align; | |
12375 | xt_block->flags.alignment = xt_block_2->flags.alignment; | |
12376 | } | |
12377 | return TRUE; | |
12378 | } | |
12379 | } | |
12380 | if (!xtensa_frag_flags_combinable (&xt_block->flags, | |
12381 | &xt_block_2->flags)) | |
12382 | return FALSE; | |
12383 | ||
12384 | xt_block->size += xt_block_2->size; | |
12385 | ||
12386 | if (xt_block_2->flags.is_align) | |
12387 | { | |
12388 | xt_block->flags.is_align = TRUE; | |
12389 | xt_block->flags.alignment = xt_block_2->flags.alignment; | |
12390 | } | |
12391 | ||
12392 | return TRUE; | |
12393 | } | |
12394 | ||
12395 | ||
7fa3d080 BW |
12396 | static void |
12397 | add_xt_prop_frags (segT sec, | |
7fa3d080 BW |
12398 | xtensa_block_info **xt_block, |
12399 | frag_flags_fn property_function) | |
43cd72b9 | 12400 | { |
43cd72b9 BW |
12401 | fragS *fragP; |
12402 | ||
43cd72b9 BW |
12403 | /* Build it if needed. */ |
12404 | while (*xt_block != NULL) | |
12405 | { | |
12406 | xt_block = &(*xt_block)->next; | |
12407 | } | |
12408 | /* We are either at NULL at the beginning or at the end. */ | |
12409 | ||
12410 | /* Walk through the frags. */ | |
542f8b94 | 12411 | if (seg_info (sec)->frchainP) |
43cd72b9 | 12412 | { |
542f8b94 | 12413 | for (fragP = seg_info (sec)->frchainP->frch_root; fragP; |
43cd72b9 BW |
12414 | fragP = fragP->fr_next) |
12415 | { | |
12416 | xtensa_block_info tmp_block; | |
12417 | tmp_block.sec = sec; | |
12418 | tmp_block.offset = fragP->fr_address; | |
12419 | tmp_block.size = fragP->fr_fix; | |
12420 | tmp_block.next = NULL; | |
12421 | property_function (fragP, &tmp_block.flags); | |
12422 | ||
12423 | if (!xtensa_frag_flags_is_empty (&tmp_block.flags)) | |
12424 | /* && fragP->fr_fix != 0) */ | |
12425 | { | |
12426 | if ((*xt_block) == NULL | |
12427 | || !xtensa_xt_block_combine (*xt_block, &tmp_block)) | |
12428 | { | |
12429 | xtensa_block_info *new_block; | |
12430 | if ((*xt_block) != NULL) | |
12431 | xt_block = &(*xt_block)->next; | |
325801bd | 12432 | new_block = XNEW (xtensa_block_info); |
43cd72b9 BW |
12433 | *new_block = tmp_block; |
12434 | *xt_block = new_block; | |
12435 | } | |
12436 | } | |
12437 | } | |
12438 | } | |
12439 | } | |
12440 | ||
12441 | \f | |
12442 | /* op_placement_info_table */ | |
12443 | ||
12444 | /* op_placement_info makes it easier to determine which | |
12445 | ops can go in which slots. */ | |
12446 | ||
12447 | static void | |
7fa3d080 | 12448 | init_op_placement_info_table (void) |
43cd72b9 BW |
12449 | { |
12450 | xtensa_isa isa = xtensa_default_isa; | |
12451 | xtensa_insnbuf ibuf = xtensa_insnbuf_alloc (isa); | |
12452 | xtensa_opcode opcode; | |
12453 | xtensa_format fmt; | |
12454 | int slot; | |
12455 | int num_opcodes = xtensa_isa_num_opcodes (isa); | |
12456 | ||
325801bd | 12457 | op_placement_table = XNEWVEC (op_placement_info, num_opcodes); |
9c2799c2 | 12458 | gas_assert (xtensa_isa_num_formats (isa) < MAX_FORMATS); |
43cd72b9 BW |
12459 | |
12460 | for (opcode = 0; opcode < num_opcodes; opcode++) | |
12461 | { | |
12462 | op_placement_info *opi = &op_placement_table[opcode]; | |
12463 | /* FIXME: Make tinsn allocation dynamic. */ | |
51add5c3 | 12464 | if (xtensa_opcode_num_operands (isa, opcode) > MAX_INSN_ARGS) |
43cd72b9 | 12465 | as_fatal (_("too many operands in instruction")); |
43cd72b9 BW |
12466 | opi->narrowest = XTENSA_UNDEFINED; |
12467 | opi->narrowest_size = 0x7F; | |
b2d179be | 12468 | opi->narrowest_slot = 0; |
43cd72b9 BW |
12469 | opi->formats = 0; |
12470 | opi->num_formats = 0; | |
12471 | opi->issuef = 0; | |
12472 | for (fmt = 0; fmt < xtensa_isa_num_formats (isa); fmt++) | |
12473 | { | |
12474 | opi->slots[fmt] = 0; | |
12475 | for (slot = 0; slot < xtensa_format_num_slots (isa, fmt); slot++) | |
12476 | { | |
12477 | if (xtensa_opcode_encode (isa, fmt, slot, ibuf, opcode) == 0) | |
12478 | { | |
12479 | int fmt_length = xtensa_format_length (isa, fmt); | |
12480 | opi->issuef++; | |
12481 | set_bit (fmt, opi->formats); | |
12482 | set_bit (slot, opi->slots[fmt]); | |
a02728c8 BW |
12483 | if (fmt_length < opi->narrowest_size |
12484 | || (fmt_length == opi->narrowest_size | |
12485 | && (xtensa_format_num_slots (isa, fmt) | |
12486 | < xtensa_format_num_slots (isa, | |
12487 | opi->narrowest)))) | |
43cd72b9 BW |
12488 | { |
12489 | opi->narrowest = fmt; | |
12490 | opi->narrowest_size = fmt_length; | |
b2d179be | 12491 | opi->narrowest_slot = slot; |
43cd72b9 | 12492 | } |
e0001a05 NC |
12493 | } |
12494 | } | |
43cd72b9 BW |
12495 | if (opi->formats) |
12496 | opi->num_formats++; | |
e0001a05 NC |
12497 | } |
12498 | } | |
43cd72b9 BW |
12499 | xtensa_insnbuf_free (isa, ibuf); |
12500 | } | |
12501 | ||
12502 | ||
12503 | bfd_boolean | |
7fa3d080 | 12504 | opcode_fits_format_slot (xtensa_opcode opcode, xtensa_format fmt, int slot) |
43cd72b9 BW |
12505 | { |
12506 | return bit_is_set (slot, op_placement_table[opcode].slots[fmt]); | |
12507 | } | |
12508 | ||
12509 | ||
12510 | /* If the opcode is available in a single slot format, return its size. */ | |
12511 | ||
7fa3d080 BW |
12512 | static int |
12513 | xg_get_single_size (xtensa_opcode opcode) | |
43cd72b9 | 12514 | { |
b2d179be | 12515 | return op_placement_table[opcode].narrowest_size; |
43cd72b9 BW |
12516 | } |
12517 | ||
12518 | ||
7fa3d080 BW |
12519 | static xtensa_format |
12520 | xg_get_single_format (xtensa_opcode opcode) | |
43cd72b9 | 12521 | { |
b2d179be BW |
12522 | return op_placement_table[opcode].narrowest; |
12523 | } | |
12524 | ||
12525 | ||
12526 | static int | |
12527 | xg_get_single_slot (xtensa_opcode opcode) | |
12528 | { | |
12529 | return op_placement_table[opcode].narrowest_slot; | |
e0001a05 NC |
12530 | } |
12531 | ||
12532 | \f | |
12533 | /* Instruction Stack Functions (from "xtensa-istack.h"). */ | |
12534 | ||
12535 | void | |
7fa3d080 | 12536 | istack_init (IStack *stack) |
e0001a05 | 12537 | { |
e0001a05 NC |
12538 | stack->ninsn = 0; |
12539 | } | |
12540 | ||
12541 | ||
12542 | bfd_boolean | |
7fa3d080 | 12543 | istack_empty (IStack *stack) |
e0001a05 NC |
12544 | { |
12545 | return (stack->ninsn == 0); | |
12546 | } | |
12547 | ||
12548 | ||
12549 | bfd_boolean | |
7fa3d080 | 12550 | istack_full (IStack *stack) |
e0001a05 NC |
12551 | { |
12552 | return (stack->ninsn == MAX_ISTACK); | |
12553 | } | |
12554 | ||
12555 | ||
12556 | /* Return a pointer to the top IStack entry. | |
43cd72b9 | 12557 | It is an error to call this if istack_empty () is TRUE. */ |
e0001a05 NC |
12558 | |
12559 | TInsn * | |
7fa3d080 | 12560 | istack_top (IStack *stack) |
e0001a05 NC |
12561 | { |
12562 | int rec = stack->ninsn - 1; | |
9c2799c2 | 12563 | gas_assert (!istack_empty (stack)); |
e0001a05 NC |
12564 | return &stack->insn[rec]; |
12565 | } | |
12566 | ||
12567 | ||
12568 | /* Add a new TInsn to an IStack. | |
43cd72b9 | 12569 | It is an error to call this if istack_full () is TRUE. */ |
e0001a05 NC |
12570 | |
12571 | void | |
7fa3d080 | 12572 | istack_push (IStack *stack, TInsn *insn) |
e0001a05 NC |
12573 | { |
12574 | int rec = stack->ninsn; | |
9c2799c2 | 12575 | gas_assert (!istack_full (stack)); |
43cd72b9 | 12576 | stack->insn[rec] = *insn; |
e0001a05 NC |
12577 | stack->ninsn++; |
12578 | } | |
12579 | ||
12580 | ||
12581 | /* Clear space for the next TInsn on the IStack and return a pointer | |
43cd72b9 | 12582 | to it. It is an error to call this if istack_full () is TRUE. */ |
e0001a05 NC |
12583 | |
12584 | TInsn * | |
7fa3d080 | 12585 | istack_push_space (IStack *stack) |
e0001a05 NC |
12586 | { |
12587 | int rec = stack->ninsn; | |
12588 | TInsn *insn; | |
9c2799c2 | 12589 | gas_assert (!istack_full (stack)); |
e0001a05 | 12590 | insn = &stack->insn[rec]; |
60242db2 | 12591 | tinsn_init (insn); |
e0001a05 NC |
12592 | stack->ninsn++; |
12593 | return insn; | |
12594 | } | |
12595 | ||
12596 | ||
12597 | /* Remove the last pushed instruction. It is an error to call this if | |
43cd72b9 | 12598 | istack_empty () returns TRUE. */ |
e0001a05 NC |
12599 | |
12600 | void | |
7fa3d080 | 12601 | istack_pop (IStack *stack) |
e0001a05 NC |
12602 | { |
12603 | int rec = stack->ninsn - 1; | |
9c2799c2 | 12604 | gas_assert (!istack_empty (stack)); |
e0001a05 | 12605 | stack->ninsn--; |
60242db2 | 12606 | tinsn_init (&stack->insn[rec]); |
e0001a05 NC |
12607 | } |
12608 | ||
12609 | \f | |
12610 | /* TInsn functions. */ | |
12611 | ||
12612 | void | |
7fa3d080 | 12613 | tinsn_init (TInsn *dst) |
e0001a05 NC |
12614 | { |
12615 | memset (dst, 0, sizeof (TInsn)); | |
12616 | } | |
12617 | ||
12618 | ||
43cd72b9 | 12619 | /* Return TRUE if ANY of the operands in the insn are symbolic. */ |
e0001a05 NC |
12620 | |
12621 | static bfd_boolean | |
7fa3d080 | 12622 | tinsn_has_symbolic_operands (const TInsn *insn) |
e0001a05 NC |
12623 | { |
12624 | int i; | |
12625 | int n = insn->ntok; | |
12626 | ||
9c2799c2 | 12627 | gas_assert (insn->insn_type == ITYPE_INSN); |
e0001a05 NC |
12628 | |
12629 | for (i = 0; i < n; ++i) | |
12630 | { | |
12631 | switch (insn->tok[i].X_op) | |
12632 | { | |
12633 | case O_register: | |
12634 | case O_constant: | |
12635 | break; | |
12636 | default: | |
12637 | return TRUE; | |
12638 | } | |
12639 | } | |
12640 | return FALSE; | |
12641 | } | |
12642 | ||
12643 | ||
12644 | bfd_boolean | |
7fa3d080 | 12645 | tinsn_has_invalid_symbolic_operands (const TInsn *insn) |
e0001a05 | 12646 | { |
43cd72b9 | 12647 | xtensa_isa isa = xtensa_default_isa; |
e0001a05 NC |
12648 | int i; |
12649 | int n = insn->ntok; | |
12650 | ||
9c2799c2 | 12651 | gas_assert (insn->insn_type == ITYPE_INSN); |
e0001a05 NC |
12652 | |
12653 | for (i = 0; i < n; ++i) | |
12654 | { | |
12655 | switch (insn->tok[i].X_op) | |
12656 | { | |
12657 | case O_register: | |
12658 | case O_constant: | |
12659 | break; | |
43cd72b9 BW |
12660 | case O_big: |
12661 | case O_illegal: | |
12662 | case O_absent: | |
12663 | /* Errors for these types are caught later. */ | |
12664 | break; | |
12665 | case O_hi16: | |
12666 | case O_lo16: | |
e0001a05 | 12667 | default: |
43cd72b9 BW |
12668 | /* Symbolic immediates are only allowed on the last immediate |
12669 | operand. At this time, CONST16 is the only opcode where we | |
e7da6241 | 12670 | support non-PC-relative relocations. */ |
43cd72b9 BW |
12671 | if (i != get_relaxable_immed (insn->opcode) |
12672 | || (xtensa_operand_is_PCrelative (isa, insn->opcode, i) != 1 | |
12673 | && insn->opcode != xtensa_const16_opcode)) | |
12674 | { | |
431ad2d0 | 12675 | as_bad (_("invalid symbolic operand")); |
43cd72b9 BW |
12676 | return TRUE; |
12677 | } | |
e0001a05 NC |
12678 | } |
12679 | } | |
12680 | return FALSE; | |
12681 | } | |
12682 | ||
12683 | ||
12684 | /* For assembly code with complex expressions (e.g. subtraction), | |
12685 | we have to build them in the literal pool so that | |
12686 | their results are calculated correctly after relaxation. | |
12687 | The relaxation only handles expressions that | |
12688 | boil down to SYMBOL + OFFSET. */ | |
12689 | ||
12690 | static bfd_boolean | |
7fa3d080 | 12691 | tinsn_has_complex_operands (const TInsn *insn) |
e0001a05 NC |
12692 | { |
12693 | int i; | |
12694 | int n = insn->ntok; | |
9c2799c2 | 12695 | gas_assert (insn->insn_type == ITYPE_INSN); |
e0001a05 NC |
12696 | for (i = 0; i < n; ++i) |
12697 | { | |
12698 | switch (insn->tok[i].X_op) | |
12699 | { | |
12700 | case O_register: | |
12701 | case O_constant: | |
12702 | case O_symbol: | |
43cd72b9 BW |
12703 | case O_lo16: |
12704 | case O_hi16: | |
e0001a05 NC |
12705 | break; |
12706 | default: | |
12707 | return TRUE; | |
12708 | } | |
12709 | } | |
12710 | return FALSE; | |
12711 | } | |
12712 | ||
12713 | ||
b2d179be BW |
12714 | /* Encode a TInsn opcode and its constant operands into slotbuf. |
12715 | Return TRUE if there is a symbol in the immediate field. This | |
12716 | function assumes that: | |
12717 | 1) The number of operands are correct. | |
12718 | 2) The insn_type is ITYPE_INSN. | |
12719 | 3) The opcode can be encoded in the specified format and slot. | |
12720 | 4) Operands are either O_constant or O_symbol, and all constants fit. */ | |
43cd72b9 BW |
12721 | |
12722 | static bfd_boolean | |
7fa3d080 BW |
12723 | tinsn_to_slotbuf (xtensa_format fmt, |
12724 | int slot, | |
12725 | TInsn *tinsn, | |
12726 | xtensa_insnbuf slotbuf) | |
43cd72b9 BW |
12727 | { |
12728 | xtensa_isa isa = xtensa_default_isa; | |
12729 | xtensa_opcode opcode = tinsn->opcode; | |
12730 | bfd_boolean has_fixup = FALSE; | |
12731 | int noperands = xtensa_opcode_num_operands (isa, opcode); | |
12732 | int i; | |
12733 | ||
9c2799c2 | 12734 | gas_assert (tinsn->insn_type == ITYPE_INSN); |
43cd72b9 BW |
12735 | if (noperands != tinsn->ntok) |
12736 | as_fatal (_("operand number mismatch")); | |
12737 | ||
12738 | if (xtensa_opcode_encode (isa, fmt, slot, slotbuf, opcode)) | |
12739 | { | |
12740 | as_bad (_("cannot encode opcode \"%s\" in the given format \"%s\""), | |
12741 | xtensa_opcode_name (isa, opcode), xtensa_format_name (isa, fmt)); | |
12742 | return FALSE; | |
12743 | } | |
12744 | ||
12745 | for (i = 0; i < noperands; i++) | |
12746 | { | |
91d6fa6a | 12747 | expressionS *exp = &tinsn->tok[i]; |
d77b99c9 BW |
12748 | int rc; |
12749 | unsigned line; | |
3b4dbbbf | 12750 | const char *file_name; |
43cd72b9 BW |
12751 | uint32 opnd_value; |
12752 | ||
91d6fa6a | 12753 | switch (exp->X_op) |
43cd72b9 BW |
12754 | { |
12755 | case O_register: | |
12756 | if (xtensa_operand_is_visible (isa, opcode, i) == 0) | |
12757 | break; | |
12758 | /* The register number has already been checked in | |
12759 | expression_maybe_register, so we don't need to check here. */ | |
91d6fa6a | 12760 | opnd_value = exp->X_add_number; |
43cd72b9 BW |
12761 | (void) xtensa_operand_encode (isa, opcode, i, &opnd_value); |
12762 | rc = xtensa_operand_set_field (isa, opcode, i, fmt, slot, slotbuf, | |
12763 | opnd_value); | |
12764 | if (rc != 0) | |
12765 | as_warn (_("xtensa-isa failure: %s"), xtensa_isa_error_msg (isa)); | |
12766 | break; | |
12767 | ||
12768 | case O_constant: | |
12769 | if (xtensa_operand_is_visible (isa, opcode, i) == 0) | |
12770 | break; | |
3b4dbbbf | 12771 | file_name = as_where (&line); |
43cd72b9 BW |
12772 | /* It is a constant and we called this function |
12773 | then we have to try to fit it. */ | |
12774 | xtensa_insnbuf_set_operand (slotbuf, fmt, slot, opcode, i, | |
91d6fa6a | 12775 | exp->X_add_number, file_name, line); |
e0001a05 NC |
12776 | break; |
12777 | ||
e0001a05 NC |
12778 | default: |
12779 | has_fixup = TRUE; | |
12780 | break; | |
12781 | } | |
12782 | } | |
43cd72b9 | 12783 | |
e0001a05 NC |
12784 | return has_fixup; |
12785 | } | |
12786 | ||
12787 | ||
b2d179be BW |
12788 | /* Encode a single TInsn into an insnbuf. If the opcode can only be encoded |
12789 | into a multi-slot instruction, fill the other slots with NOPs. | |
12790 | Return TRUE if there is a symbol in the immediate field. See also the | |
12791 | assumptions listed for tinsn_to_slotbuf. */ | |
12792 | ||
12793 | static bfd_boolean | |
12794 | tinsn_to_insnbuf (TInsn *tinsn, xtensa_insnbuf insnbuf) | |
12795 | { | |
12796 | static xtensa_insnbuf slotbuf = 0; | |
12797 | static vliw_insn vinsn; | |
12798 | xtensa_isa isa = xtensa_default_isa; | |
12799 | bfd_boolean has_fixup = FALSE; | |
12800 | int i; | |
12801 | ||
12802 | if (!slotbuf) | |
12803 | { | |
12804 | slotbuf = xtensa_insnbuf_alloc (isa); | |
12805 | xg_init_vinsn (&vinsn); | |
12806 | } | |
12807 | ||
12808 | xg_clear_vinsn (&vinsn); | |
12809 | ||
12810 | bundle_tinsn (tinsn, &vinsn); | |
12811 | ||
12812 | xtensa_format_encode (isa, vinsn.format, insnbuf); | |
12813 | ||
12814 | for (i = 0; i < vinsn.num_slots; i++) | |
12815 | { | |
12816 | /* Only one slot may have a fix-up because the rest contains NOPs. */ | |
12817 | has_fixup |= | |
12818 | tinsn_to_slotbuf (vinsn.format, i, &vinsn.slots[i], vinsn.slotbuf[i]); | |
12819 | xtensa_format_set_slot (isa, vinsn.format, i, insnbuf, vinsn.slotbuf[i]); | |
12820 | } | |
12821 | ||
12822 | return has_fixup; | |
12823 | } | |
12824 | ||
12825 | ||
43cd72b9 | 12826 | /* Check the instruction arguments. Return TRUE on failure. */ |
e0001a05 | 12827 | |
7fa3d080 BW |
12828 | static bfd_boolean |
12829 | tinsn_check_arguments (const TInsn *insn) | |
e0001a05 NC |
12830 | { |
12831 | xtensa_isa isa = xtensa_default_isa; | |
12832 | xtensa_opcode opcode = insn->opcode; | |
6dc6b655 BW |
12833 | xtensa_regfile t1_regfile, t2_regfile; |
12834 | int t1_reg, t2_reg; | |
12835 | int t1_base_reg, t1_last_reg; | |
12836 | int t2_base_reg, t2_last_reg; | |
12837 | char t1_inout, t2_inout; | |
12838 | int i, j; | |
e0001a05 NC |
12839 | |
12840 | if (opcode == XTENSA_UNDEFINED) | |
12841 | { | |
12842 | as_bad (_("invalid opcode")); | |
12843 | return TRUE; | |
12844 | } | |
12845 | ||
43cd72b9 | 12846 | if (xtensa_opcode_num_operands (isa, opcode) > insn->ntok) |
e0001a05 NC |
12847 | { |
12848 | as_bad (_("too few operands")); | |
12849 | return TRUE; | |
12850 | } | |
12851 | ||
43cd72b9 | 12852 | if (xtensa_opcode_num_operands (isa, opcode) < insn->ntok) |
e0001a05 NC |
12853 | { |
12854 | as_bad (_("too many operands")); | |
12855 | return TRUE; | |
12856 | } | |
6dc6b655 BW |
12857 | |
12858 | /* Check registers. */ | |
12859 | for (j = 0; j < insn->ntok; j++) | |
12860 | { | |
12861 | if (xtensa_operand_is_register (isa, insn->opcode, j) != 1) | |
12862 | continue; | |
12863 | ||
12864 | t2_regfile = xtensa_operand_regfile (isa, insn->opcode, j); | |
12865 | t2_base_reg = insn->tok[j].X_add_number; | |
12866 | t2_last_reg | |
12867 | = t2_base_reg + xtensa_operand_num_regs (isa, insn->opcode, j); | |
12868 | ||
12869 | for (i = 0; i < insn->ntok; i++) | |
12870 | { | |
12871 | if (i == j) | |
12872 | continue; | |
12873 | ||
12874 | if (xtensa_operand_is_register (isa, insn->opcode, i) != 1) | |
12875 | continue; | |
12876 | ||
12877 | t1_regfile = xtensa_operand_regfile (isa, insn->opcode, i); | |
12878 | ||
12879 | if (t1_regfile != t2_regfile) | |
12880 | continue; | |
12881 | ||
12882 | t1_inout = xtensa_operand_inout (isa, insn->opcode, i); | |
12883 | t2_inout = xtensa_operand_inout (isa, insn->opcode, j); | |
12884 | ||
12885 | t1_base_reg = insn->tok[i].X_add_number; | |
12886 | t1_last_reg = (t1_base_reg | |
12887 | + xtensa_operand_num_regs (isa, insn->opcode, i)); | |
12888 | ||
12889 | for (t1_reg = t1_base_reg; t1_reg < t1_last_reg; t1_reg++) | |
12890 | { | |
12891 | for (t2_reg = t2_base_reg; t2_reg < t2_last_reg; t2_reg++) | |
12892 | { | |
12893 | if (t1_reg != t2_reg) | |
12894 | continue; | |
12895 | ||
12896 | if (t1_inout != 'i' && t2_inout != 'i') | |
12897 | { | |
12898 | as_bad (_("multiple writes to the same register")); | |
12899 | return TRUE; | |
12900 | } | |
12901 | } | |
12902 | } | |
12903 | } | |
12904 | } | |
e0001a05 NC |
12905 | return FALSE; |
12906 | } | |
12907 | ||
12908 | ||
12909 | /* Load an instruction from its encoded form. */ | |
12910 | ||
12911 | static void | |
7fa3d080 | 12912 | tinsn_from_chars (TInsn *tinsn, char *f, int slot) |
e0001a05 | 12913 | { |
43cd72b9 | 12914 | vliw_insn vinsn; |
e0001a05 | 12915 | |
43cd72b9 BW |
12916 | xg_init_vinsn (&vinsn); |
12917 | vinsn_from_chars (&vinsn, f); | |
12918 | ||
12919 | *tinsn = vinsn.slots[slot]; | |
12920 | xg_free_vinsn (&vinsn); | |
12921 | } | |
e0001a05 | 12922 | |
43cd72b9 BW |
12923 | |
12924 | static void | |
7fa3d080 BW |
12925 | tinsn_from_insnbuf (TInsn *tinsn, |
12926 | xtensa_insnbuf slotbuf, | |
12927 | xtensa_format fmt, | |
12928 | int slot) | |
43cd72b9 BW |
12929 | { |
12930 | int i; | |
12931 | xtensa_isa isa = xtensa_default_isa; | |
e0001a05 NC |
12932 | |
12933 | /* Find the immed. */ | |
43cd72b9 BW |
12934 | tinsn_init (tinsn); |
12935 | tinsn->insn_type = ITYPE_INSN; | |
12936 | tinsn->is_specific_opcode = FALSE; /* must not be specific */ | |
12937 | tinsn->opcode = xtensa_opcode_decode (isa, fmt, slot, slotbuf); | |
12938 | tinsn->ntok = xtensa_opcode_num_operands (isa, tinsn->opcode); | |
12939 | for (i = 0; i < tinsn->ntok; i++) | |
e0001a05 | 12940 | { |
43cd72b9 BW |
12941 | set_expr_const (&tinsn->tok[i], |
12942 | xtensa_insnbuf_get_operand (slotbuf, fmt, slot, | |
12943 | tinsn->opcode, i)); | |
e0001a05 NC |
12944 | } |
12945 | } | |
12946 | ||
12947 | ||
12948 | /* Read the value of the relaxable immed from the fr_symbol and fr_offset. */ | |
12949 | ||
12950 | static void | |
7fa3d080 | 12951 | tinsn_immed_from_frag (TInsn *tinsn, fragS *fragP, int slot) |
e0001a05 | 12952 | { |
43cd72b9 | 12953 | xtensa_opcode opcode = tinsn->opcode; |
e0001a05 NC |
12954 | int opnum; |
12955 | ||
43cd72b9 | 12956 | if (fragP->tc_frag_data.slot_symbols[slot]) |
e0001a05 NC |
12957 | { |
12958 | opnum = get_relaxable_immed (opcode); | |
9c2799c2 | 12959 | gas_assert (opnum >= 0); |
e7da6241 BW |
12960 | set_expr_symbol_offset (&tinsn->tok[opnum], |
12961 | fragP->tc_frag_data.slot_symbols[slot], | |
12962 | fragP->tc_frag_data.slot_offsets[slot]); | |
e0001a05 | 12963 | } |
19e8f41a | 12964 | tinsn->extra_arg = fragP->tc_frag_data.free_reg[slot]; |
e0001a05 NC |
12965 | } |
12966 | ||
12967 | ||
12968 | static int | |
7fa3d080 | 12969 | get_num_stack_text_bytes (IStack *istack) |
e0001a05 NC |
12970 | { |
12971 | int i; | |
12972 | int text_bytes = 0; | |
12973 | ||
12974 | for (i = 0; i < istack->ninsn; i++) | |
12975 | { | |
43cd72b9 BW |
12976 | TInsn *tinsn = &istack->insn[i]; |
12977 | if (tinsn->insn_type == ITYPE_INSN) | |
12978 | text_bytes += xg_get_single_size (tinsn->opcode); | |
e0001a05 NC |
12979 | } |
12980 | return text_bytes; | |
12981 | } | |
12982 | ||
12983 | ||
12984 | static int | |
7fa3d080 | 12985 | get_num_stack_literal_bytes (IStack *istack) |
e0001a05 NC |
12986 | { |
12987 | int i; | |
12988 | int lit_bytes = 0; | |
12989 | ||
12990 | for (i = 0; i < istack->ninsn; i++) | |
12991 | { | |
43cd72b9 BW |
12992 | TInsn *tinsn = &istack->insn[i]; |
12993 | if (tinsn->insn_type == ITYPE_LITERAL && tinsn->ntok == 1) | |
e0001a05 NC |
12994 | lit_bytes += 4; |
12995 | } | |
12996 | return lit_bytes; | |
12997 | } | |
12998 | ||
43cd72b9 BW |
12999 | \f |
13000 | /* vliw_insn functions. */ | |
13001 | ||
7fa3d080 BW |
13002 | static void |
13003 | xg_init_vinsn (vliw_insn *v) | |
43cd72b9 BW |
13004 | { |
13005 | int i; | |
13006 | xtensa_isa isa = xtensa_default_isa; | |
13007 | ||
13008 | xg_clear_vinsn (v); | |
13009 | ||
13010 | v->insnbuf = xtensa_insnbuf_alloc (isa); | |
13011 | if (v->insnbuf == NULL) | |
13012 | as_fatal (_("out of memory")); | |
13013 | ||
62af60e2 | 13014 | for (i = 0; i < config_max_slots; i++) |
43cd72b9 | 13015 | { |
43cd72b9 BW |
13016 | v->slotbuf[i] = xtensa_insnbuf_alloc (isa); |
13017 | if (v->slotbuf[i] == NULL) | |
13018 | as_fatal (_("out of memory")); | |
13019 | } | |
13020 | } | |
13021 | ||
13022 | ||
7fa3d080 BW |
13023 | static void |
13024 | xg_clear_vinsn (vliw_insn *v) | |
43cd72b9 BW |
13025 | { |
13026 | int i; | |
65738a7d | 13027 | |
3739860c | 13028 | memset (v, 0, offsetof (vliw_insn, slots) |
62af60e2 | 13029 | + sizeof(TInsn) * config_max_slots); |
65738a7d | 13030 | |
43cd72b9 BW |
13031 | v->format = XTENSA_UNDEFINED; |
13032 | v->num_slots = 0; | |
13033 | v->inside_bundle = FALSE; | |
13034 | ||
13035 | if (xt_saved_debug_type != DEBUG_NONE) | |
13036 | debug_type = xt_saved_debug_type; | |
13037 | ||
62af60e2 | 13038 | for (i = 0; i < config_max_slots; i++) |
65738a7d | 13039 | v->slots[i].opcode = XTENSA_UNDEFINED; |
43cd72b9 BW |
13040 | } |
13041 | ||
13042 | ||
d8392fd9 SA |
13043 | static void |
13044 | xg_copy_vinsn (vliw_insn *dst, vliw_insn *src) | |
13045 | { | |
3739860c | 13046 | memcpy (dst, src, |
d8392fd9 SA |
13047 | offsetof(vliw_insn, slots) + src->num_slots * sizeof(TInsn)); |
13048 | dst->insnbuf = src->insnbuf; | |
13049 | memcpy (dst->slotbuf, src->slotbuf, src->num_slots * sizeof(xtensa_insnbuf)); | |
13050 | } | |
13051 | ||
13052 | ||
7fa3d080 BW |
13053 | static bfd_boolean |
13054 | vinsn_has_specific_opcodes (vliw_insn *v) | |
43cd72b9 BW |
13055 | { |
13056 | int i; | |
c138bc38 | 13057 | |
43cd72b9 BW |
13058 | for (i = 0; i < v->num_slots; i++) |
13059 | { | |
13060 | if (v->slots[i].is_specific_opcode) | |
13061 | return TRUE; | |
13062 | } | |
13063 | return FALSE; | |
13064 | } | |
13065 | ||
13066 | ||
7fa3d080 BW |
13067 | static void |
13068 | xg_free_vinsn (vliw_insn *v) | |
43cd72b9 BW |
13069 | { |
13070 | int i; | |
13071 | xtensa_insnbuf_free (xtensa_default_isa, v->insnbuf); | |
62af60e2 | 13072 | for (i = 0; i < config_max_slots; i++) |
43cd72b9 BW |
13073 | xtensa_insnbuf_free (xtensa_default_isa, v->slotbuf[i]); |
13074 | } | |
13075 | ||
13076 | ||
e7da6241 BW |
13077 | /* Encode a vliw_insn into an insnbuf. Return TRUE if there are any symbolic |
13078 | operands. See also the assumptions listed for tinsn_to_slotbuf. */ | |
43cd72b9 BW |
13079 | |
13080 | static bfd_boolean | |
7fa3d080 BW |
13081 | vinsn_to_insnbuf (vliw_insn *vinsn, |
13082 | char *frag_offset, | |
13083 | fragS *fragP, | |
13084 | bfd_boolean record_fixup) | |
43cd72b9 BW |
13085 | { |
13086 | xtensa_isa isa = xtensa_default_isa; | |
13087 | xtensa_format fmt = vinsn->format; | |
13088 | xtensa_insnbuf insnbuf = vinsn->insnbuf; | |
13089 | int slot; | |
13090 | bfd_boolean has_fixup = FALSE; | |
13091 | ||
13092 | xtensa_format_encode (isa, fmt, insnbuf); | |
13093 | ||
13094 | for (slot = 0; slot < vinsn->num_slots; slot++) | |
13095 | { | |
13096 | TInsn *tinsn = &vinsn->slots[slot]; | |
19e8f41a | 13097 | expressionS *extra_arg = &tinsn->extra_arg; |
43cd72b9 BW |
13098 | bfd_boolean tinsn_has_fixup = |
13099 | tinsn_to_slotbuf (vinsn->format, slot, tinsn, | |
13100 | vinsn->slotbuf[slot]); | |
13101 | ||
13102 | xtensa_format_set_slot (isa, fmt, slot, | |
13103 | insnbuf, vinsn->slotbuf[slot]); | |
19e8f41a | 13104 | if (extra_arg->X_op != O_illegal && extra_arg->X_op != O_register) |
28dbbc02 BW |
13105 | { |
13106 | if (vinsn->num_slots != 1) | |
13107 | as_bad (_("TLS relocation not allowed in FLIX bundle")); | |
13108 | else if (record_fixup) | |
13109 | /* Instructions that generate TLS relocations should always be | |
13110 | relaxed in the front-end. If "record_fixup" is set, then this | |
13111 | function is being called during back-end relaxation, so flag | |
13112 | the unexpected behavior as an error. */ | |
13113 | as_bad (_("unexpected TLS relocation")); | |
13114 | else | |
13115 | fix_new (fragP, frag_offset - fragP->fr_literal, | |
13116 | xtensa_format_length (isa, fmt), | |
19e8f41a BW |
13117 | extra_arg->X_add_symbol, extra_arg->X_add_number, |
13118 | FALSE, map_operator_to_reloc (extra_arg->X_op, FALSE)); | |
28dbbc02 | 13119 | } |
e7da6241 | 13120 | if (tinsn_has_fixup) |
43cd72b9 BW |
13121 | { |
13122 | int i; | |
13123 | xtensa_opcode opcode = tinsn->opcode; | |
13124 | int noperands = xtensa_opcode_num_operands (isa, opcode); | |
13125 | has_fixup = TRUE; | |
13126 | ||
13127 | for (i = 0; i < noperands; i++) | |
13128 | { | |
91d6fa6a NC |
13129 | expressionS* exp = &tinsn->tok[i]; |
13130 | switch (exp->X_op) | |
43cd72b9 BW |
13131 | { |
13132 | case O_symbol: | |
13133 | case O_lo16: | |
13134 | case O_hi16: | |
13135 | if (get_relaxable_immed (opcode) == i) | |
13136 | { | |
e7da6241 BW |
13137 | /* Add a fix record for the instruction, except if this |
13138 | function is being called prior to relaxation, i.e., | |
13139 | if record_fixup is false, and the instruction might | |
13140 | be relaxed later. */ | |
13141 | if (record_fixup | |
13142 | || tinsn->is_specific_opcode | |
13143 | || !xg_is_relaxable_insn (tinsn, 0)) | |
43cd72b9 | 13144 | { |
91d6fa6a | 13145 | xg_add_opcode_fix (tinsn, i, fmt, slot, exp, fragP, |
e7da6241 | 13146 | frag_offset - fragP->fr_literal); |
43cd72b9 BW |
13147 | } |
13148 | else | |
13149 | { | |
91d6fa6a | 13150 | if (exp->X_op != O_symbol) |
e7da6241 | 13151 | as_bad (_("invalid operand")); |
91d6fa6a NC |
13152 | tinsn->symbol = exp->X_add_symbol; |
13153 | tinsn->offset = exp->X_add_number; | |
43cd72b9 BW |
13154 | } |
13155 | } | |
13156 | else | |
e7da6241 | 13157 | as_bad (_("symbolic operand not allowed")); |
43cd72b9 BW |
13158 | break; |
13159 | ||
13160 | case O_constant: | |
13161 | case O_register: | |
13162 | break; | |
13163 | ||
43cd72b9 | 13164 | default: |
e7da6241 | 13165 | as_bad (_("expression too complex")); |
43cd72b9 BW |
13166 | break; |
13167 | } | |
13168 | } | |
13169 | } | |
13170 | } | |
13171 | ||
13172 | return has_fixup; | |
13173 | } | |
13174 | ||
13175 | ||
13176 | static void | |
7fa3d080 | 13177 | vinsn_from_chars (vliw_insn *vinsn, char *f) |
43cd72b9 BW |
13178 | { |
13179 | static xtensa_insnbuf insnbuf = NULL; | |
13180 | static xtensa_insnbuf slotbuf = NULL; | |
13181 | int i; | |
13182 | xtensa_format fmt; | |
13183 | xtensa_isa isa = xtensa_default_isa; | |
13184 | ||
13185 | if (!insnbuf) | |
13186 | { | |
13187 | insnbuf = xtensa_insnbuf_alloc (isa); | |
13188 | slotbuf = xtensa_insnbuf_alloc (isa); | |
13189 | } | |
13190 | ||
d77b99c9 | 13191 | xtensa_insnbuf_from_chars (isa, insnbuf, (unsigned char *) f, 0); |
43cd72b9 BW |
13192 | fmt = xtensa_format_decode (isa, insnbuf); |
13193 | if (fmt == XTENSA_UNDEFINED) | |
13194 | as_fatal (_("cannot decode instruction format")); | |
13195 | vinsn->format = fmt; | |
13196 | vinsn->num_slots = xtensa_format_num_slots (isa, fmt); | |
13197 | ||
13198 | for (i = 0; i < vinsn->num_slots; i++) | |
13199 | { | |
13200 | TInsn *tinsn = &vinsn->slots[i]; | |
13201 | xtensa_format_get_slot (isa, fmt, i, insnbuf, slotbuf); | |
13202 | tinsn_from_insnbuf (tinsn, slotbuf, fmt, i); | |
13203 | } | |
13204 | } | |
13205 | ||
e0001a05 NC |
13206 | \f |
13207 | /* Expression utilities. */ | |
13208 | ||
43cd72b9 | 13209 | /* Return TRUE if the expression is an integer constant. */ |
e0001a05 NC |
13210 | |
13211 | bfd_boolean | |
7fa3d080 | 13212 | expr_is_const (const expressionS *s) |
e0001a05 NC |
13213 | { |
13214 | return (s->X_op == O_constant); | |
13215 | } | |
13216 | ||
13217 | ||
13218 | /* Get the expression constant. | |
43cd72b9 | 13219 | Calling this is illegal if expr_is_const () returns TRUE. */ |
e0001a05 NC |
13220 | |
13221 | offsetT | |
7fa3d080 | 13222 | get_expr_const (const expressionS *s) |
e0001a05 | 13223 | { |
9c2799c2 | 13224 | gas_assert (expr_is_const (s)); |
e0001a05 NC |
13225 | return s->X_add_number; |
13226 | } | |
13227 | ||
13228 | ||
13229 | /* Set the expression to a constant value. */ | |
13230 | ||
13231 | void | |
7fa3d080 | 13232 | set_expr_const (expressionS *s, offsetT val) |
e0001a05 NC |
13233 | { |
13234 | s->X_op = O_constant; | |
13235 | s->X_add_number = val; | |
13236 | s->X_add_symbol = NULL; | |
13237 | s->X_op_symbol = NULL; | |
13238 | } | |
13239 | ||
13240 | ||
43cd72b9 | 13241 | bfd_boolean |
7fa3d080 | 13242 | expr_is_register (const expressionS *s) |
43cd72b9 BW |
13243 | { |
13244 | return (s->X_op == O_register); | |
13245 | } | |
13246 | ||
13247 | ||
13248 | /* Get the expression constant. | |
13249 | Calling this is illegal if expr_is_const () returns TRUE. */ | |
13250 | ||
13251 | offsetT | |
7fa3d080 | 13252 | get_expr_register (const expressionS *s) |
43cd72b9 | 13253 | { |
9c2799c2 | 13254 | gas_assert (expr_is_register (s)); |
43cd72b9 BW |
13255 | return s->X_add_number; |
13256 | } | |
13257 | ||
13258 | ||
e0001a05 NC |
13259 | /* Set the expression to a symbol + constant offset. */ |
13260 | ||
13261 | void | |
7fa3d080 | 13262 | set_expr_symbol_offset (expressionS *s, symbolS *sym, offsetT offset) |
e0001a05 NC |
13263 | { |
13264 | s->X_op = O_symbol; | |
13265 | s->X_add_symbol = sym; | |
13266 | s->X_op_symbol = NULL; /* unused */ | |
13267 | s->X_add_number = offset; | |
13268 | } | |
13269 | ||
13270 | ||
43cd72b9 BW |
13271 | /* Return TRUE if the two expressions are equal. */ |
13272 | ||
e0001a05 | 13273 | bfd_boolean |
7fa3d080 | 13274 | expr_is_equal (expressionS *s1, expressionS *s2) |
e0001a05 NC |
13275 | { |
13276 | if (s1->X_op != s2->X_op) | |
13277 | return FALSE; | |
13278 | if (s1->X_add_symbol != s2->X_add_symbol) | |
13279 | return FALSE; | |
13280 | if (s1->X_op_symbol != s2->X_op_symbol) | |
13281 | return FALSE; | |
13282 | if (s1->X_add_number != s2->X_add_number) | |
13283 | return FALSE; | |
13284 | return TRUE; | |
13285 | } | |
13286 | ||
13287 | ||
13288 | static void | |
7fa3d080 | 13289 | copy_expr (expressionS *dst, const expressionS *src) |
e0001a05 NC |
13290 | { |
13291 | memcpy (dst, src, sizeof (expressionS)); | |
13292 | } | |
13293 | ||
13294 | \f | |
9456465c | 13295 | /* Support for the "--rename-section" option. */ |
e0001a05 NC |
13296 | |
13297 | struct rename_section_struct | |
13298 | { | |
e4a0c708 | 13299 | const char *old_name; |
e0001a05 NC |
13300 | char *new_name; |
13301 | struct rename_section_struct *next; | |
13302 | }; | |
13303 | ||
13304 | static struct rename_section_struct *section_rename; | |
13305 | ||
13306 | ||
9456465c BW |
13307 | /* Parse the string "oldname=new_name(:oldname2=new_name2)*" and add |
13308 | entries to the section_rename list. Note: Specifying multiple | |
13309 | renamings separated by colons is not documented and is retained only | |
13310 | for backward compatibility. */ | |
e0001a05 | 13311 | |
7fa3d080 BW |
13312 | static void |
13313 | build_section_rename (const char *arg) | |
e0001a05 | 13314 | { |
9456465c | 13315 | struct rename_section_struct *r; |
e0001a05 NC |
13316 | char *this_arg = NULL; |
13317 | char *next_arg = NULL; | |
13318 | ||
9456465c | 13319 | for (this_arg = xstrdup (arg); this_arg != NULL; this_arg = next_arg) |
e0001a05 | 13320 | { |
9456465c BW |
13321 | char *old_name, *new_name; |
13322 | ||
e0001a05 NC |
13323 | if (this_arg) |
13324 | { | |
13325 | next_arg = strchr (this_arg, ':'); | |
13326 | if (next_arg) | |
13327 | { | |
13328 | *next_arg = '\0'; | |
13329 | next_arg++; | |
13330 | } | |
13331 | } | |
e0001a05 | 13332 | |
9456465c BW |
13333 | old_name = this_arg; |
13334 | new_name = strchr (this_arg, '='); | |
e0001a05 | 13335 | |
9456465c BW |
13336 | if (*old_name == '\0') |
13337 | { | |
13338 | as_warn (_("ignoring extra '-rename-section' delimiter ':'")); | |
13339 | continue; | |
13340 | } | |
13341 | if (!new_name || new_name[1] == '\0') | |
13342 | { | |
13343 | as_warn (_("ignoring invalid '-rename-section' specification: '%s'"), | |
13344 | old_name); | |
13345 | continue; | |
13346 | } | |
13347 | *new_name = '\0'; | |
13348 | new_name++; | |
e0001a05 | 13349 | |
9456465c BW |
13350 | /* Check for invalid section renaming. */ |
13351 | for (r = section_rename; r != NULL; r = r->next) | |
13352 | { | |
13353 | if (strcmp (r->old_name, old_name) == 0) | |
13354 | as_bad (_("section %s renamed multiple times"), old_name); | |
13355 | if (strcmp (r->new_name, new_name) == 0) | |
13356 | as_bad (_("multiple sections remapped to output section %s"), | |
13357 | new_name); | |
13358 | } | |
e0001a05 | 13359 | |
9456465c | 13360 | /* Now add it. */ |
325801bd | 13361 | r = XNEW (struct rename_section_struct); |
9456465c BW |
13362 | r->old_name = xstrdup (old_name); |
13363 | r->new_name = xstrdup (new_name); | |
13364 | r->next = section_rename; | |
13365 | section_rename = r; | |
e0001a05 | 13366 | } |
e0001a05 NC |
13367 | } |
13368 | ||
13369 | ||
9456465c | 13370 | char * |
e4a0c708 | 13371 | xtensa_section_rename (const char *name) |
e0001a05 NC |
13372 | { |
13373 | struct rename_section_struct *r = section_rename; | |
13374 | ||
13375 | for (r = section_rename; r != NULL; r = r->next) | |
43cd72b9 BW |
13376 | { |
13377 | if (strcmp (r->old_name, name) == 0) | |
13378 | return r->new_name; | |
13379 | } | |
e0001a05 | 13380 | |
e4a0c708 | 13381 | return (char *) name; |
e0001a05 | 13382 | } |