[ARC] Prepare strings for automatic translation.
[deliverable/binutils-gdb.git] / gas / doc / c-aarch64.texi
CommitLineData
6f2750fe 1@c Copyright (C) 2009-2016 Free Software Foundation, Inc.
a06ea964
NC
2@c Contributed by ARM Ltd.
3@c This is part of the GAS manual.
4@c For copying conditions, see the file as.texinfo.
5@c man end
6
7@ifset GENERIC
8@page
9@node AArch64-Dependent
10@chapter AArch64 Dependent Features
11@end ifset
12
13@ifclear GENERIC
14@node Machine Dependencies
15@chapter AArch64 Dependent Features
16@end ifclear
17
18@cindex AArch64 support
a06ea964
NC
19@menu
20* AArch64 Options:: Options
df359aa7 21* AArch64 Extensions:: Extensions
a06ea964
NC
22* AArch64 Syntax:: Syntax
23* AArch64 Floating Point:: Floating Point
24* AArch64 Directives:: AArch64 Machine Directives
25* AArch64 Opcodes:: Opcodes
26* AArch64 Mapping Symbols:: Mapping Symbols
27@end menu
28
29@node AArch64 Options
30@section Options
31@cindex AArch64 options (none)
32@cindex options for AArch64 (none)
33
34@c man begin OPTIONS
35@table @gcctabopt
36
df359aa7 37@cindex @option{-EB} command line option, AArch64
a06ea964
NC
38@item -EB
39This option specifies that the output generated by the assembler should
40be marked as being encoded for a big-endian processor.
41
df359aa7 42@cindex @option{-EL} command line option, AArch64
a06ea964
NC
43@item -EL
44This option specifies that the output generated by the assembler should
45be marked as being encoded for a little-endian processor.
46
df359aa7 47@cindex @option{-mabi=} command line option, AArch64
69091a2c
YZ
48@item -mabi=@var{abi}
49Specify which ABI the source code uses. The recognized arguments
50are: @code{ilp32} and @code{lp64}, which decides the generated object
51file in ELF32 and ELF64 format respectively. The default is @code{lp64}.
52
df359aa7
RE
53@cindex @option{-mcpu=} command line option, AArch64
54@item -mcpu=@var{processor}[+@var{extension}@dots{}]
55This option specifies the target processor. The assembler will issue an error
56message if an attempt is made to assemble an instruction which will not execute
57on the target processor. The following processor names are recognized:
9c352f1c 58@code{cortex-a35},
df359aa7
RE
59@code{cortex-a53},
60@code{cortex-a57},
2abdd192 61@code{cortex-a72},
2412d878 62@code{exynos-m1},
6b21c2bf 63@code{qdf24xx},
55fbd992 64@code{thunderx},
0a9ce86d 65@code{xgene1}
df359aa7 66and
0a9ce86d 67@code{xgene2}.
df359aa7
RE
68The special name @code{all} may be used to allow the assembler to accept
69instructions valid for any supported processor, including all optional
70extensions.
71
72In addition to the basic instruction set, the assembler can be told to
73accept, or restrict, various extension mnemonics that extend the
74processor. @xref{AArch64 Extensions}.
75
76If some implementations of a particular processor can have an
77extension, then then those extensions are automatically enabled.
78Consequently, you will not normally have to specify any additional
79extensions.
80
81@cindex @option{-march=} command line option, AArch64
82@item -march=@var{architecture}[+@var{extension}@dots{}]
83This option specifies the target architecture. The assembler will
84issue an error message if an attempt is made to assemble an
85instruction which will not execute on the target architecture. The
acb787b0
MW
86following architecture names are recognized: @code{armv8-a},
87@code{armv8.1-a} and @code{armv8.2-a}.
df359aa7
RE
88
89If both @option{-mcpu} and @option{-march} are specified, the
90assembler will use the setting for @option{-mcpu}. If neither are
91specified, the assembler will default to @option{-mcpu=all}.
92
93The architecture option can be extended with the same instruction set
94extension options as the @option{-mcpu} option. Unlike
95@option{-mcpu}, extensions are not always enabled by default,
96@xref{AArch64 Extensions}.
97
a52e6fd3
YZ
98@cindex @code{-mverbose-error} command line option, AArch64
99@item -mverbose-error
100This option enables verbose error messages for AArch64 gas. This option
101is enabled by default.
102
103@cindex @code{-mno-verbose-error} command line option, AArch64
104@item -mno-verbose-error
105This option disables verbose error messages in AArch64 gas.
106
a06ea964
NC
107@end table
108@c man end
109
df359aa7
RE
110@node AArch64 Extensions
111@section Architecture Extensions
112
113The table below lists the permitted architecture extensions that are
114supported by the assembler and the conditions under which they are
115automatically enabled.
116
117Multiple extensions may be specified, separated by a @code{+}.
118Extension mnemonics may also be removed from those the assembler
119accepts. This is done by prepending @code{no} to the option that adds
120the extension. Extensions that are removed must be listed after all
121extensions that have been added.
122
123Enabling an extension that requires other extensions will
124automatically cause those extensions to be enabled. Similarly,
125disabling an extension that is required by other extensions will
126automatically cause those extensions to be disabled.
127
128@multitable @columnfractions .12 .17 .17 .54
129@headitem Extension @tab Minimum Architecture @tab Enabled by default
130 @tab Description
af117b3c 131@item @code{crc} @tab ARMv8-A @tab ARMv8.1-A or later
df359aa7
RE
132 @tab Enable CRC instructions.
133@item @code{crypto} @tab ARMv8-A @tab No
134 @tab Enable cryptographic extensions. This implies @code{fp} and @code{simd}.
135@item @code{fp} @tab ARMv8-A @tab ARMv8-A or later
136 @tab Enable floating-point extensions.
87018195
MW
137@item @code{fp16} @tab ARMv8.2-A @tab ARMv8.2-A or later
138 @tab Enable ARMv8.2 16-bit floating-point support. This implies
139 @code{fp}.
b607cde1
JG
140@item @code{lor} @tab ARMv8-A @tab ARMv8.1-A or later
141 @tab Enable Limited Ordering Regions extensions.
142@item @code{lse} @tab ARMv8-A @tab ARMv8.1-A or later
143 @tab Enable Large System extensions.
144@item @code{pan} @tab ARMv8-A @tab ARMv8.1-A or later
145 @tab Enable Privileged Access Never support.
73af8ed6
MW
146@item @code{profile} @tab ARMv8.2-A @tab No
147 @tab Enable statistical profiling extensions.
b607cde1
JG
148@item @code{rdma} @tab ARMv8-A @tab ARMv8.1-A or later
149 @tab Enable ARMv8.1 Advanced SIMD extensions. This implies @code{simd}.
150@item @code{simd} @tab ARMv8-A @tab ARMv8-A or later
151 @tab Enable Advanced SIMD extensions. This implies @code{fp}.
df359aa7
RE
152@end multitable
153
a06ea964
NC
154@node AArch64 Syntax
155@section Syntax
156@menu
157* AArch64-Chars:: Special Characters
158* AArch64-Regs:: Register Names
159* AArch64-Relocations:: Relocations
160@end menu
161
162@node AArch64-Chars
163@subsection Special Characters
164
165@cindex line comment character, AArch64
166@cindex AArch64 line comment character
167The presence of a @samp{//} on a line indicates the start of a comment
168that extends to the end of the current line. If a @samp{#} appears as
169the first character of a line, the whole line is treated as a comment.
170
171@cindex line separator, AArch64
172@cindex statement separator, AArch64
173@cindex AArch64 line separator
174The @samp{;} character can be used instead of a newline to separate
175statements.
176
177@cindex immediate character, AArch64
178@cindex AArch64 immediate character
179The @samp{#} can be optionally used to indicate immediate operands.
180
181@node AArch64-Regs
182@subsection Register Names
183
184@cindex AArch64 register names
185@cindex register names, AArch64
186Please refer to the section @samp{4.4 Register Names} of
187@samp{ARMv8 Instruction Set Overview}, which is available at
188@uref{http://infocenter.arm.com}.
189
190@node AArch64-Relocations
191@subsection Relocations
192
193@cindex relocations, AArch64
194@cindex AArch64 relocations
195@cindex MOVN, MOVZ and MOVK group relocations, AArch64
196Relocations for @samp{MOVZ} and @samp{MOVK} instructions can be generated
197by prefixing the label with @samp{#:abs_g2:} etc.
198For example to load the 48-bit absolute address of @var{foo} into x0:
199
200@smallexample
201 movz x0, #:abs_g2:foo // bits 32-47, overflow check
202 movk x0, #:abs_g1_nc:foo // bits 16-31, no overflow check
203 movk x0, #:abs_g0_nc:foo // bits 0-15, no overflow check
204@end smallexample
205
206@cindex ADRP, ADD, LDR/STR group relocations, AArch64
207Relocations for @samp{ADRP}, and @samp{ADD}, @samp{LDR} or @samp{STR}
208instructions can be generated by prefixing the label with
34fd659b 209@samp{:pg_hi21:} and @samp{#:lo12:} respectively.
a06ea964 210
34bca508 211For example to use 33-bit (+/-4GB) pc-relative addressing to
a06ea964
NC
212load the address of @var{foo} into x0:
213
214@smallexample
34fd659b 215 adrp x0, :pg_hi21:foo
a06ea964
NC
216 add x0, x0, #:lo12:foo
217@end smallexample
218
219Or to load the value of @var{foo} into x0:
220
221@smallexample
34fd659b 222 adrp x0, :pg_hi21:foo
a06ea964
NC
223 ldr x0, [x0, #:lo12:foo]
224@end smallexample
225
34fd659b 226Note that @samp{:pg_hi21:} is optional.
a06ea964
NC
227
228@smallexample
229 adrp x0, foo
230@end smallexample
231
232is equivalent to
233
234@smallexample
34fd659b 235 adrp x0, :pg_hi21:foo
a06ea964
NC
236@end smallexample
237
238@node AArch64 Floating Point
239@section Floating Point
240
241@cindex floating point, AArch64 (@sc{ieee})
242@cindex AArch64 floating point (@sc{ieee})
243The AArch64 architecture uses @sc{ieee} floating-point numbers.
244
245@node AArch64 Directives
246@section AArch64 Machine Directives
247
248@cindex machine directives, AArch64
249@cindex AArch64 machine directives
250@table @code
251
252@c AAAAAAAAAAAAAAAAAAAAAAAAA
8e02d7f5
JW
253
254@cindex @code{.arch} directive, AArch64
255@item .arch @var{name}
256Select the target architecture. Valid values for @var{name} are the same as
257for the @option{-march} commandline option.
258
259Specifying @code{.arch} clears any previously selected architecture
260extensions.
261
262@cindex @code{.arch_extension} directive, AArch64
263@item .arch_extension @var{name}
264Add or remove an architecture extension to the target architecture. Valid
265values for @var{name} are the same as those accepted as architectural
266extensions by the @option{-mcpu} commandline option.
267
268@code{.arch_extension} may be used multiple times to add or remove extensions
269incrementally to the architecture being compiled for.
270
a06ea964
NC
271@c BBBBBBBBBBBBBBBBBBBBBBBBBB
272
273@cindex @code{.bss} directive, AArch64
274@item .bss
275This directive switches to the @code{.bss} section.
276
277@c CCCCCCCCCCCCCCCCCCCCCCCCCC
30fab421
NC
278
279@cindex @code{.cpu} directive, AArch64
280@item .cpu @var{name}
281Set the target processor. Valid values for @var{name} are the same as
282those accepted by the @option{-mcpu=} command line option.
283
a06ea964 284@c DDDDDDDDDDDDDDDDDDDDDDDDDD
30fab421
NC
285
286@cindex @code{.dword} directive, AArch64
287@item .dword @var{expressions}
288The @code{.dword} directive produces 64 bit values.
289
a06ea964 290@c EEEEEEEEEEEEEEEEEEEEEEEEEE
30fab421
NC
291
292@cindex @code{.even} directive, AArch64
293@item .even
294The @code{.even} directive aligns the output on the next even byte
295boundary.
296
a06ea964
NC
297@c FFFFFFFFFFFFFFFFFFFFFFFFFF
298@c GGGGGGGGGGGGGGGGGGGGGGGGGG
299@c HHHHHHHHHHHHHHHHHHHHHHHHHH
300@c IIIIIIIIIIIIIIIIIIIIIIIIII
30fab421
NC
301
302@cindex @code{.inst} directive, AArch64
303@item .inst @var{expressions}
304Inserts the expressions into the output as if they were instructions,
305rather than data.
306
a06ea964
NC
307@c JJJJJJJJJJJJJJJJJJJJJJJJJJ
308@c KKKKKKKKKKKKKKKKKKKKKKKKKK
309@c LLLLLLLLLLLLLLLLLLLLLLLLLL
310
311@cindex @code{.ltorg} directive, AArch64
312@item .ltorg
313This directive causes the current contents of the literal pool to be
314dumped into the current section (which is assumed to be the .text
315section) at the current location (aligned to a word boundary).
df359aa7 316GAS maintains a separate literal pool for each section and each
a06ea964
NC
317sub-section. The @code{.ltorg} directive will only affect the literal
318pool of the current section and sub-section. At the end of assembly
319all remaining, un-empty literal pools will automatically be dumped.
320
df359aa7 321Note - older versions of GAS would dump the current literal
a06ea964
NC
322pool any time a section change occurred. This is no longer done, since
323it prevents accurate control of the placement of literal pools.
324
325@c MMMMMMMMMMMMMMMMMMMMMMMMMM
326
327@c NNNNNNNNNNNNNNNNNNNNNNNNNN
328@c OOOOOOOOOOOOOOOOOOOOOOOOOO
329
330@c PPPPPPPPPPPPPPPPPPPPPPPPPP
331
332@cindex @code{.pool} directive, AArch64
333@item .pool
334This is a synonym for .ltorg.
335
336@c QQQQQQQQQQQQQQQQQQQQQQQQQQ
337@c RRRRRRRRRRRRRRRRRRRRRRRRRR
338
339@cindex @code{.req} directive, AArch64
340@item @var{name} .req @var{register name}
341This creates an alias for @var{register name} called @var{name}. For
342example:
343
344@smallexample
345 foo .req w0
346@end smallexample
347
348@c SSSSSSSSSSSSSSSSSSSSSSSSSS
349
350@c TTTTTTTTTTTTTTTTTTTTTTTTTT
351
30fab421
NC
352@cindex @code{.tlsdescadd} directive, AArch64
353@item @code{.tlsdescadd}
354Emits a TLSDESC_ADD reloc on the next instruction.
355
356@cindex @code{.tlsdesccall} directive, AArch64
357@item @code{.tlsdesccall}
358Emits a TLSDESC_CALL reloc on the next instruction.
359
360@cindex @code{.tlsdescldr} directive, AArch64
361@item @code{.tlsdescldr}
362Emits a TLSDESC_LDR reloc on the next instruction.
363
a06ea964
NC
364@c UUUUUUUUUUUUUUUUUUUUUUUUUU
365
366@cindex @code{.unreq} directive, AArch64
367@item .unreq @var{alias-name}
368This undefines a register alias which was previously defined using the
369@code{req} directive. For example:
370
371@smallexample
372 foo .req w0
373 .unreq foo
374@end smallexample
375
376An error occurs if the name is undefined. Note - this pseudo op can
377be used to delete builtin in register name aliases (eg 'w0'). This
378should only be done if it is really necessary.
379
380@c VVVVVVVVVVVVVVVVVVVVVVVVVV
381
382@c WWWWWWWWWWWWWWWWWWWWWWWWWW
383@c XXXXXXXXXXXXXXXXXXXXXXXXXX
a06ea964 384
edc66de9 385@cindex @code{.xword} directive, AArch64
30fab421
NC
386@item .xword @var{expressions}
387The @code{.xword} directive produces 64 bit values. This is the same
388as the @code{.dword} directive.
389
390@c YYYYYYYYYYYYYYYYYYYYYYYYYY
391@c ZZZZZZZZZZZZZZZZZZZZZZZZZZ
edc66de9 392
a06ea964
NC
393@end table
394
395@node AArch64 Opcodes
396@section Opcodes
397
398@cindex AArch64 opcodes
399@cindex opcodes for AArch64
df359aa7 400GAS implements all the standard AArch64 opcodes. It also
a06ea964 401implements several pseudo opcodes, including several synthetic load
34bca508 402instructions.
a06ea964
NC
403
404@table @code
405
406@cindex @code{LDR reg,=<expr>} pseudo op, AArch64
407@item LDR =
408@smallexample
409 ldr <register> , =<expression>
410@end smallexample
411
412The constant expression will be placed into the nearest literal pool (if it not
413already there) and a PC-relative LDR instruction will be generated.
414
415@end table
416
417For more information on the AArch64 instruction set and assembly language
418notation, see @samp{ARMv8 Instruction Set Overview} available at
419@uref{http://infocenter.arm.com}.
420
421
422@node AArch64 Mapping Symbols
423@section Mapping Symbols
424
425The AArch64 ELF specification requires that special symbols be inserted
426into object files to mark certain features:
427
428@table @code
429
430@cindex @code{$x}
431@item $x
432At the start of a region of code containing AArch64 instructions.
433
434@cindex @code{$d}
435@item $d
436At the start of a region of data.
437
438@end table
This page took 0.205656 seconds and 4 git commands to generate.