[AArch64] Add a "compnum" feature
[deliverable/binutils-gdb.git] / gas / doc / c-aarch64.texi
CommitLineData
2571583a 1@c Copyright (C) 2009-2017 Free Software Foundation, Inc.
a06ea964
NC
2@c Contributed by ARM Ltd.
3@c This is part of the GAS manual.
4@c For copying conditions, see the file as.texinfo.
5@c man end
6
7@ifset GENERIC
8@page
9@node AArch64-Dependent
10@chapter AArch64 Dependent Features
11@end ifset
12
13@ifclear GENERIC
14@node Machine Dependencies
15@chapter AArch64 Dependent Features
16@end ifclear
17
18@cindex AArch64 support
a06ea964
NC
19@menu
20* AArch64 Options:: Options
df359aa7 21* AArch64 Extensions:: Extensions
a06ea964
NC
22* AArch64 Syntax:: Syntax
23* AArch64 Floating Point:: Floating Point
24* AArch64 Directives:: AArch64 Machine Directives
25* AArch64 Opcodes:: Opcodes
26* AArch64 Mapping Symbols:: Mapping Symbols
27@end menu
28
29@node AArch64 Options
30@section Options
31@cindex AArch64 options (none)
32@cindex options for AArch64 (none)
33
34@c man begin OPTIONS
35@table @gcctabopt
36
df359aa7 37@cindex @option{-EB} command line option, AArch64
a06ea964
NC
38@item -EB
39This option specifies that the output generated by the assembler should
40be marked as being encoded for a big-endian processor.
41
df359aa7 42@cindex @option{-EL} command line option, AArch64
a06ea964
NC
43@item -EL
44This option specifies that the output generated by the assembler should
45be marked as being encoded for a little-endian processor.
46
df359aa7 47@cindex @option{-mabi=} command line option, AArch64
69091a2c
YZ
48@item -mabi=@var{abi}
49Specify which ABI the source code uses. The recognized arguments
50are: @code{ilp32} and @code{lp64}, which decides the generated object
51file in ELF32 and ELF64 format respectively. The default is @code{lp64}.
52
df359aa7
RE
53@cindex @option{-mcpu=} command line option, AArch64
54@item -mcpu=@var{processor}[+@var{extension}@dots{}]
55This option specifies the target processor. The assembler will issue an error
56message if an attempt is made to assemble an instruction which will not execute
57on the target processor. The following processor names are recognized:
9c352f1c 58@code{cortex-a35},
df359aa7
RE
59@code{cortex-a53},
60@code{cortex-a57},
2abdd192 61@code{cortex-a72},
1aa70332 62@code{cortex-a73},
2412d878 63@code{exynos-m1},
2fe9c2a0 64@code{falkor},
6b21c2bf 65@code{qdf24xx},
55fbd992 66@code{thunderx},
0a8be2fe 67@code{vulcan},
0a9ce86d 68@code{xgene1}
df359aa7 69and
0a9ce86d 70@code{xgene2}.
df359aa7
RE
71The special name @code{all} may be used to allow the assembler to accept
72instructions valid for any supported processor, including all optional
73extensions.
74
75In addition to the basic instruction set, the assembler can be told to
76accept, or restrict, various extension mnemonics that extend the
77processor. @xref{AArch64 Extensions}.
78
79If some implementations of a particular processor can have an
80extension, then then those extensions are automatically enabled.
81Consequently, you will not normally have to specify any additional
82extensions.
83
84@cindex @option{-march=} command line option, AArch64
85@item -march=@var{architecture}[+@var{extension}@dots{}]
86This option specifies the target architecture. The assembler will
87issue an error message if an attempt is made to assemble an
88instruction which will not execute on the target architecture. The
acb787b0 89following architecture names are recognized: @code{armv8-a},
1924ff75 90@code{armv8.1-a}, @code{armv8.2-a} and @code{armv8.3-a}.
df359aa7
RE
91
92If both @option{-mcpu} and @option{-march} are specified, the
93assembler will use the setting for @option{-mcpu}. If neither are
94specified, the assembler will default to @option{-mcpu=all}.
95
96The architecture option can be extended with the same instruction set
97extension options as the @option{-mcpu} option. Unlike
98@option{-mcpu}, extensions are not always enabled by default,
99@xref{AArch64 Extensions}.
100
a52e6fd3
YZ
101@cindex @code{-mverbose-error} command line option, AArch64
102@item -mverbose-error
103This option enables verbose error messages for AArch64 gas. This option
104is enabled by default.
105
106@cindex @code{-mno-verbose-error} command line option, AArch64
107@item -mno-verbose-error
108This option disables verbose error messages in AArch64 gas.
109
a06ea964
NC
110@end table
111@c man end
112
df359aa7
RE
113@node AArch64 Extensions
114@section Architecture Extensions
115
116The table below lists the permitted architecture extensions that are
117supported by the assembler and the conditions under which they are
118automatically enabled.
119
120Multiple extensions may be specified, separated by a @code{+}.
121Extension mnemonics may also be removed from those the assembler
122accepts. This is done by prepending @code{no} to the option that adds
123the extension. Extensions that are removed must be listed after all
124extensions that have been added.
125
126Enabling an extension that requires other extensions will
127automatically cause those extensions to be enabled. Similarly,
128disabling an extension that is required by other extensions will
129automatically cause those extensions to be disabled.
130
131@multitable @columnfractions .12 .17 .17 .54
132@headitem Extension @tab Minimum Architecture @tab Enabled by default
133 @tab Description
f482d304
RS
134@item @code{compnum} @tab ARMv8.2-A @tab ARMv8.3-A or later
135 @tab Enable the complex number SIMD extensions. This implies
136 @code{fp16} and @code{simd}.
af117b3c 137@item @code{crc} @tab ARMv8-A @tab ARMv8.1-A or later
df359aa7
RE
138 @tab Enable CRC instructions.
139@item @code{crypto} @tab ARMv8-A @tab No
140 @tab Enable cryptographic extensions. This implies @code{fp} and @code{simd}.
141@item @code{fp} @tab ARMv8-A @tab ARMv8-A or later
142 @tab Enable floating-point extensions.
87018195
MW
143@item @code{fp16} @tab ARMv8.2-A @tab ARMv8.2-A or later
144 @tab Enable ARMv8.2 16-bit floating-point support. This implies
145 @code{fp}.
b607cde1
JG
146@item @code{lor} @tab ARMv8-A @tab ARMv8.1-A or later
147 @tab Enable Limited Ordering Regions extensions.
148@item @code{lse} @tab ARMv8-A @tab ARMv8.1-A or later
149 @tab Enable Large System extensions.
150@item @code{pan} @tab ARMv8-A @tab ARMv8.1-A or later
151 @tab Enable Privileged Access Never support.
73af8ed6
MW
152@item @code{profile} @tab ARMv8.2-A @tab No
153 @tab Enable statistical profiling extensions.
50cc854c
MW
154@item @code{ras} @tab ARMv8-A @tab ARMv8.2-A or later
155 @tab Enable the Reliability, Availability and Serviceability
156 extension.
b607cde1
JG
157@item @code{rdma} @tab ARMv8-A @tab ARMv8.1-A or later
158 @tab Enable ARMv8.1 Advanced SIMD extensions. This implies @code{simd}.
159@item @code{simd} @tab ARMv8-A @tab ARMv8-A or later
160 @tab Enable Advanced SIMD extensions. This implies @code{fp}.
7a2114e7
RS
161@item @code{sve} @tab ARMv8-A @tab No
162 @tab Enable the Scalable Vector Extensions. This implies @code{simd}.
df359aa7
RE
163@end multitable
164
a06ea964
NC
165@node AArch64 Syntax
166@section Syntax
167@menu
168* AArch64-Chars:: Special Characters
169* AArch64-Regs:: Register Names
170* AArch64-Relocations:: Relocations
171@end menu
172
173@node AArch64-Chars
174@subsection Special Characters
175
176@cindex line comment character, AArch64
177@cindex AArch64 line comment character
178The presence of a @samp{//} on a line indicates the start of a comment
179that extends to the end of the current line. If a @samp{#} appears as
180the first character of a line, the whole line is treated as a comment.
181
182@cindex line separator, AArch64
183@cindex statement separator, AArch64
184@cindex AArch64 line separator
185The @samp{;} character can be used instead of a newline to separate
186statements.
187
188@cindex immediate character, AArch64
189@cindex AArch64 immediate character
190The @samp{#} can be optionally used to indicate immediate operands.
191
192@node AArch64-Regs
193@subsection Register Names
194
195@cindex AArch64 register names
196@cindex register names, AArch64
197Please refer to the section @samp{4.4 Register Names} of
198@samp{ARMv8 Instruction Set Overview}, which is available at
199@uref{http://infocenter.arm.com}.
200
201@node AArch64-Relocations
202@subsection Relocations
203
204@cindex relocations, AArch64
205@cindex AArch64 relocations
206@cindex MOVN, MOVZ and MOVK group relocations, AArch64
207Relocations for @samp{MOVZ} and @samp{MOVK} instructions can be generated
208by prefixing the label with @samp{#:abs_g2:} etc.
209For example to load the 48-bit absolute address of @var{foo} into x0:
210
211@smallexample
212 movz x0, #:abs_g2:foo // bits 32-47, overflow check
213 movk x0, #:abs_g1_nc:foo // bits 16-31, no overflow check
214 movk x0, #:abs_g0_nc:foo // bits 0-15, no overflow check
215@end smallexample
216
217@cindex ADRP, ADD, LDR/STR group relocations, AArch64
218Relocations for @samp{ADRP}, and @samp{ADD}, @samp{LDR} or @samp{STR}
219instructions can be generated by prefixing the label with
34fd659b 220@samp{:pg_hi21:} and @samp{#:lo12:} respectively.
a06ea964 221
34bca508 222For example to use 33-bit (+/-4GB) pc-relative addressing to
a06ea964
NC
223load the address of @var{foo} into x0:
224
225@smallexample
34fd659b 226 adrp x0, :pg_hi21:foo
a06ea964
NC
227 add x0, x0, #:lo12:foo
228@end smallexample
229
230Or to load the value of @var{foo} into x0:
231
232@smallexample
34fd659b 233 adrp x0, :pg_hi21:foo
a06ea964
NC
234 ldr x0, [x0, #:lo12:foo]
235@end smallexample
236
34fd659b 237Note that @samp{:pg_hi21:} is optional.
a06ea964
NC
238
239@smallexample
240 adrp x0, foo
241@end smallexample
242
243is equivalent to
244
245@smallexample
34fd659b 246 adrp x0, :pg_hi21:foo
a06ea964
NC
247@end smallexample
248
249@node AArch64 Floating Point
250@section Floating Point
251
252@cindex floating point, AArch64 (@sc{ieee})
253@cindex AArch64 floating point (@sc{ieee})
254The AArch64 architecture uses @sc{ieee} floating-point numbers.
255
256@node AArch64 Directives
257@section AArch64 Machine Directives
258
259@cindex machine directives, AArch64
260@cindex AArch64 machine directives
261@table @code
262
263@c AAAAAAAAAAAAAAAAAAAAAAAAA
8e02d7f5
JW
264
265@cindex @code{.arch} directive, AArch64
266@item .arch @var{name}
267Select the target architecture. Valid values for @var{name} are the same as
268for the @option{-march} commandline option.
269
270Specifying @code{.arch} clears any previously selected architecture
271extensions.
272
273@cindex @code{.arch_extension} directive, AArch64
274@item .arch_extension @var{name}
275Add or remove an architecture extension to the target architecture. Valid
276values for @var{name} are the same as those accepted as architectural
277extensions by the @option{-mcpu} commandline option.
278
279@code{.arch_extension} may be used multiple times to add or remove extensions
280incrementally to the architecture being compiled for.
281
a06ea964
NC
282@c BBBBBBBBBBBBBBBBBBBBBBBBBB
283
284@cindex @code{.bss} directive, AArch64
285@item .bss
286This directive switches to the @code{.bss} section.
287
288@c CCCCCCCCCCCCCCCCCCCCCCCCCC
30fab421
NC
289
290@cindex @code{.cpu} directive, AArch64
291@item .cpu @var{name}
292Set the target processor. Valid values for @var{name} are the same as
293those accepted by the @option{-mcpu=} command line option.
294
a06ea964 295@c DDDDDDDDDDDDDDDDDDDDDDDDDD
30fab421
NC
296
297@cindex @code{.dword} directive, AArch64
298@item .dword @var{expressions}
299The @code{.dword} directive produces 64 bit values.
300
a06ea964 301@c EEEEEEEEEEEEEEEEEEEEEEEEEE
30fab421
NC
302
303@cindex @code{.even} directive, AArch64
304@item .even
305The @code{.even} directive aligns the output on the next even byte
306boundary.
307
a06ea964
NC
308@c FFFFFFFFFFFFFFFFFFFFFFFFFF
309@c GGGGGGGGGGGGGGGGGGGGGGGGGG
310@c HHHHHHHHHHHHHHHHHHHHHHHHHH
311@c IIIIIIIIIIIIIIIIIIIIIIIIII
30fab421
NC
312
313@cindex @code{.inst} directive, AArch64
314@item .inst @var{expressions}
315Inserts the expressions into the output as if they were instructions,
316rather than data.
317
a06ea964
NC
318@c JJJJJJJJJJJJJJJJJJJJJJJJJJ
319@c KKKKKKKKKKKKKKKKKKKKKKKKKK
320@c LLLLLLLLLLLLLLLLLLLLLLLLLL
321
322@cindex @code{.ltorg} directive, AArch64
323@item .ltorg
324This directive causes the current contents of the literal pool to be
325dumped into the current section (which is assumed to be the .text
326section) at the current location (aligned to a word boundary).
df359aa7 327GAS maintains a separate literal pool for each section and each
a06ea964
NC
328sub-section. The @code{.ltorg} directive will only affect the literal
329pool of the current section and sub-section. At the end of assembly
330all remaining, un-empty literal pools will automatically be dumped.
331
df359aa7 332Note - older versions of GAS would dump the current literal
a06ea964
NC
333pool any time a section change occurred. This is no longer done, since
334it prevents accurate control of the placement of literal pools.
335
336@c MMMMMMMMMMMMMMMMMMMMMMMMMM
337
338@c NNNNNNNNNNNNNNNNNNNNNNNNNN
339@c OOOOOOOOOOOOOOOOOOOOOOOOOO
340
341@c PPPPPPPPPPPPPPPPPPPPPPPPPP
342
343@cindex @code{.pool} directive, AArch64
344@item .pool
345This is a synonym for .ltorg.
346
347@c QQQQQQQQQQQQQQQQQQQQQQQQQQ
348@c RRRRRRRRRRRRRRRRRRRRRRRRRR
349
350@cindex @code{.req} directive, AArch64
351@item @var{name} .req @var{register name}
352This creates an alias for @var{register name} called @var{name}. For
353example:
354
355@smallexample
356 foo .req w0
357@end smallexample
358
359@c SSSSSSSSSSSSSSSSSSSSSSSSSS
360
361@c TTTTTTTTTTTTTTTTTTTTTTTTTT
362
30fab421
NC
363@cindex @code{.tlsdescadd} directive, AArch64
364@item @code{.tlsdescadd}
365Emits a TLSDESC_ADD reloc on the next instruction.
366
367@cindex @code{.tlsdesccall} directive, AArch64
368@item @code{.tlsdesccall}
369Emits a TLSDESC_CALL reloc on the next instruction.
370
371@cindex @code{.tlsdescldr} directive, AArch64
372@item @code{.tlsdescldr}
373Emits a TLSDESC_LDR reloc on the next instruction.
374
a06ea964
NC
375@c UUUUUUUUUUUUUUUUUUUUUUUUUU
376
377@cindex @code{.unreq} directive, AArch64
378@item .unreq @var{alias-name}
379This undefines a register alias which was previously defined using the
380@code{req} directive. For example:
381
382@smallexample
383 foo .req w0
384 .unreq foo
385@end smallexample
386
387An error occurs if the name is undefined. Note - this pseudo op can
388be used to delete builtin in register name aliases (eg 'w0'). This
389should only be done if it is really necessary.
390
391@c VVVVVVVVVVVVVVVVVVVVVVVVVV
392
393@c WWWWWWWWWWWWWWWWWWWWWWWWWW
394@c XXXXXXXXXXXXXXXXXXXXXXXXXX
a06ea964 395
edc66de9 396@cindex @code{.xword} directive, AArch64
30fab421
NC
397@item .xword @var{expressions}
398The @code{.xword} directive produces 64 bit values. This is the same
399as the @code{.dword} directive.
400
401@c YYYYYYYYYYYYYYYYYYYYYYYYYY
402@c ZZZZZZZZZZZZZZZZZZZZZZZZZZ
edc66de9 403
a06ea964
NC
404@end table
405
406@node AArch64 Opcodes
407@section Opcodes
408
409@cindex AArch64 opcodes
410@cindex opcodes for AArch64
df359aa7 411GAS implements all the standard AArch64 opcodes. It also
a06ea964 412implements several pseudo opcodes, including several synthetic load
34bca508 413instructions.
a06ea964
NC
414
415@table @code
416
417@cindex @code{LDR reg,=<expr>} pseudo op, AArch64
418@item LDR =
419@smallexample
420 ldr <register> , =<expression>
421@end smallexample
422
423The constant expression will be placed into the nearest literal pool (if it not
424already there) and a PC-relative LDR instruction will be generated.
425
426@end table
427
428For more information on the AArch64 instruction set and assembly language
429notation, see @samp{ARMv8 Instruction Set Overview} available at
430@uref{http://infocenter.arm.com}.
431
432
433@node AArch64 Mapping Symbols
434@section Mapping Symbols
435
436The AArch64 ELF specification requires that special symbols be inserted
437into object files to mark certain features:
438
439@table @code
440
441@cindex @code{$x}
442@item $x
443At the start of a region of code containing AArch64 instructions.
444
445@cindex @code{$d}
446@item $d
447At the start of a region of data.
448
449@end table
This page took 0.212492 seconds and 4 git commands to generate.