[PATCH, BINUTULS, AARCH64, 9/9] Add SSBS to MSR/MRS
[deliverable/binutils-gdb.git] / gas / doc / c-aarch64.texi
CommitLineData
219d1afa 1@c Copyright (C) 2009-2018 Free Software Foundation, Inc.
a06ea964
NC
2@c Contributed by ARM Ltd.
3@c This is part of the GAS manual.
4@c For copying conditions, see the file as.texinfo.
5@c man end
6
7@ifset GENERIC
8@page
9@node AArch64-Dependent
10@chapter AArch64 Dependent Features
11@end ifset
12
13@ifclear GENERIC
14@node Machine Dependencies
15@chapter AArch64 Dependent Features
16@end ifclear
17
18@cindex AArch64 support
a06ea964
NC
19@menu
20* AArch64 Options:: Options
df359aa7 21* AArch64 Extensions:: Extensions
a06ea964
NC
22* AArch64 Syntax:: Syntax
23* AArch64 Floating Point:: Floating Point
24* AArch64 Directives:: AArch64 Machine Directives
25* AArch64 Opcodes:: Opcodes
26* AArch64 Mapping Symbols:: Mapping Symbols
27@end menu
28
29@node AArch64 Options
30@section Options
31@cindex AArch64 options (none)
32@cindex options for AArch64 (none)
33
34@c man begin OPTIONS
35@table @gcctabopt
36
a05a5b64 37@cindex @option{-EB} command-line option, AArch64
a06ea964
NC
38@item -EB
39This option specifies that the output generated by the assembler should
40be marked as being encoded for a big-endian processor.
41
a05a5b64 42@cindex @option{-EL} command-line option, AArch64
a06ea964
NC
43@item -EL
44This option specifies that the output generated by the assembler should
45be marked as being encoded for a little-endian processor.
46
a05a5b64 47@cindex @option{-mabi=} command-line option, AArch64
69091a2c
YZ
48@item -mabi=@var{abi}
49Specify which ABI the source code uses. The recognized arguments
50are: @code{ilp32} and @code{lp64}, which decides the generated object
51file in ELF32 and ELF64 format respectively. The default is @code{lp64}.
52
a05a5b64 53@cindex @option{-mcpu=} command-line option, AArch64
df359aa7
RE
54@item -mcpu=@var{processor}[+@var{extension}@dots{}]
55This option specifies the target processor. The assembler will issue an error
56message if an attempt is made to assemble an instruction which will not execute
57on the target processor. The following processor names are recognized:
9c352f1c 58@code{cortex-a35},
df359aa7 59@code{cortex-a53},
1e292627 60@code{cortex-a55},
df359aa7 61@code{cortex-a57},
2abdd192 62@code{cortex-a72},
1aa70332 63@code{cortex-a73},
1e292627 64@code{cortex-a75},
c2a0f929 65@code{cortex-a76},
2412d878 66@code{exynos-m1},
2fe9c2a0 67@code{falkor},
6b21c2bf 68@code{qdf24xx},
7605d944 69@code{saphira},
55fbd992 70@code{thunderx},
0a8be2fe 71@code{vulcan},
0a9ce86d 72@code{xgene1}
df359aa7 73and
0a9ce86d 74@code{xgene2}.
df359aa7
RE
75The special name @code{all} may be used to allow the assembler to accept
76instructions valid for any supported processor, including all optional
77extensions.
78
79In addition to the basic instruction set, the assembler can be told to
80accept, or restrict, various extension mnemonics that extend the
81processor. @xref{AArch64 Extensions}.
82
83If some implementations of a particular processor can have an
84extension, then then those extensions are automatically enabled.
85Consequently, you will not normally have to specify any additional
86extensions.
87
a05a5b64 88@cindex @option{-march=} command-line option, AArch64
df359aa7
RE
89@item -march=@var{architecture}[+@var{extension}@dots{}]
90This option specifies the target architecture. The assembler will
91issue an error message if an attempt is made to assemble an
92instruction which will not execute on the target architecture. The
acb787b0 93following architecture names are recognized: @code{armv8-a},
70d56181
SD
94@code{armv8.1-a}, @code{armv8.2-a}, @code{armv8.3-a}, @code{armv8.4-a}
95and @code{armv8.5-a}.
df359aa7
RE
96
97If both @option{-mcpu} and @option{-march} are specified, the
98assembler will use the setting for @option{-mcpu}. If neither are
99specified, the assembler will default to @option{-mcpu=all}.
100
101The architecture option can be extended with the same instruction set
102extension options as the @option{-mcpu} option. Unlike
103@option{-mcpu}, extensions are not always enabled by default,
104@xref{AArch64 Extensions}.
105
a05a5b64 106@cindex @code{-mverbose-error} command-line option, AArch64
a52e6fd3
YZ
107@item -mverbose-error
108This option enables verbose error messages for AArch64 gas. This option
109is enabled by default.
110
a05a5b64 111@cindex @code{-mno-verbose-error} command-line option, AArch64
a52e6fd3
YZ
112@item -mno-verbose-error
113This option disables verbose error messages in AArch64 gas.
114
a06ea964
NC
115@end table
116@c man end
117
df359aa7
RE
118@node AArch64 Extensions
119@section Architecture Extensions
120
121The table below lists the permitted architecture extensions that are
122supported by the assembler and the conditions under which they are
123automatically enabled.
124
125Multiple extensions may be specified, separated by a @code{+}.
126Extension mnemonics may also be removed from those the assembler
127accepts. This is done by prepending @code{no} to the option that adds
128the extension. Extensions that are removed must be listed after all
129extensions that have been added.
130
131Enabling an extension that requires other extensions will
132automatically cause those extensions to be enabled. Similarly,
133disabling an extension that is required by other extensions will
134automatically cause those extensions to be disabled.
135
136@multitable @columnfractions .12 .17 .17 .54
137@headitem Extension @tab Minimum Architecture @tab Enabled by default
138 @tab Description
f482d304
RS
139@item @code{compnum} @tab ARMv8.2-A @tab ARMv8.3-A or later
140 @tab Enable the complex number SIMD extensions. This implies
141 @code{fp16} and @code{simd}.
af117b3c 142@item @code{crc} @tab ARMv8-A @tab ARMv8.1-A or later
df359aa7
RE
143 @tab Enable CRC instructions.
144@item @code{crypto} @tab ARMv8-A @tab No
68ffd936
TC
145 @tab Enable cryptographic extensions. This implies @code{fp}, @code{simd}, @code{aes} and @code{sha2}.
146@item @code{aes} @tab ARMv8-A @tab No
147 @tab Enable the AES cryptographic extensions. This implies @code{fp} and @code{simd}.
148@item @code{sha2} @tab ARMv8-A @tab No
149 @tab Enable the SHA2 cryptographic extensions. This implies @code{fp} and @code{simd}.
150@item @code{sha3} @tab ARMv8.2-A @tab No
151 @tab Enable the ARMv8.2-A SHA2 and SHA3 cryptographic extensions. This implies @code{fp}, @code{simd} and @code{sha2}.
152@item @code{sm4} @tab ARMv8.2-A @tab No
153 @tab Enable the ARMv8.2-A SM3 and SM4 cryptographic extensions. This implies @code{fp} and @code{simd}.
df359aa7
RE
154@item @code{fp} @tab ARMv8-A @tab ARMv8-A or later
155 @tab Enable floating-point extensions.
87018195
MW
156@item @code{fp16} @tab ARMv8.2-A @tab ARMv8.2-A or later
157 @tab Enable ARMv8.2 16-bit floating-point support. This implies
158 @code{fp}.
b607cde1
JG
159@item @code{lor} @tab ARMv8-A @tab ARMv8.1-A or later
160 @tab Enable Limited Ordering Regions extensions.
161@item @code{lse} @tab ARMv8-A @tab ARMv8.1-A or later
162 @tab Enable Large System extensions.
163@item @code{pan} @tab ARMv8-A @tab ARMv8.1-A or later
164 @tab Enable Privileged Access Never support.
73af8ed6
MW
165@item @code{profile} @tab ARMv8.2-A @tab No
166 @tab Enable statistical profiling extensions.
50cc854c
MW
167@item @code{ras} @tab ARMv8-A @tab ARMv8.2-A or later
168 @tab Enable the Reliability, Availability and Serviceability
169 extension.
01cca2f9
SN
170@item @code{rcpc} @tab ARMv8.2-A @tab ARMv8.3-A or later
171 @tab Enable the weak release consistency extension.
b607cde1
JG
172@item @code{rdma} @tab ARMv8-A @tab ARMv8.1-A or later
173 @tab Enable ARMv8.1 Advanced SIMD extensions. This implies @code{simd}.
174@item @code{simd} @tab ARMv8-A @tab ARMv8-A or later
175 @tab Enable Advanced SIMD extensions. This implies @code{fp}.
582e12bf
RS
176@item @code{sve} @tab ARMv8.2-A @tab No
177 @tab Enable the Scalable Vector Extensions. This implies @code{fp16},
178 @code{simd} and @code{compnum}.
68ffd936 179@item @code{dotprod} @tab ARMv8.2-A @tab ARMv8.4-A or later
65a55fbb 180 @tab Enable the Dot Product extension. This implies @code{simd}.
d0f7791c
TC
181@item @code{fp16fml} @tab ARMv8.2-A @tab ARMv8.4-A or later
182 @tab Enable ARMv8.2 16-bit floating-point multiplication variant support.
183 This implies @code{fp16}.
68dfbb92
SD
184@item @code{sb} @tab ARMv8-A @tab ARMv8.5-A or later
185 @tab Enable the speculation barrier instruction sb.
2ac435d4
SD
186@item @code{predres} @tab ARMv8-A @tab ARMv8.5-A or later
187 @tab Enable the Execution and Data and Prediction instructions.
af4bcb4c
SD
188@item @code{rng} @tab ARMv8.5-A @tab No
189 @tab Enable ARMv8.5-A random number instructions.
104fefee
SD
190@item @code{ssbs} @tab ARMv8-A @tab ARMv8.5-A or later
191 @tab Enable Speculative Store Bypassing Safe state read and write.
df359aa7
RE
192@end multitable
193
a06ea964
NC
194@node AArch64 Syntax
195@section Syntax
196@menu
197* AArch64-Chars:: Special Characters
198* AArch64-Regs:: Register Names
199* AArch64-Relocations:: Relocations
200@end menu
201
202@node AArch64-Chars
203@subsection Special Characters
204
205@cindex line comment character, AArch64
206@cindex AArch64 line comment character
207The presence of a @samp{//} on a line indicates the start of a comment
208that extends to the end of the current line. If a @samp{#} appears as
209the first character of a line, the whole line is treated as a comment.
210
211@cindex line separator, AArch64
212@cindex statement separator, AArch64
213@cindex AArch64 line separator
214The @samp{;} character can be used instead of a newline to separate
215statements.
216
217@cindex immediate character, AArch64
218@cindex AArch64 immediate character
219The @samp{#} can be optionally used to indicate immediate operands.
220
221@node AArch64-Regs
222@subsection Register Names
223
224@cindex AArch64 register names
225@cindex register names, AArch64
226Please refer to the section @samp{4.4 Register Names} of
227@samp{ARMv8 Instruction Set Overview}, which is available at
228@uref{http://infocenter.arm.com}.
229
230@node AArch64-Relocations
231@subsection Relocations
232
233@cindex relocations, AArch64
234@cindex AArch64 relocations
235@cindex MOVN, MOVZ and MOVK group relocations, AArch64
236Relocations for @samp{MOVZ} and @samp{MOVK} instructions can be generated
237by prefixing the label with @samp{#:abs_g2:} etc.
238For example to load the 48-bit absolute address of @var{foo} into x0:
239
240@smallexample
241 movz x0, #:abs_g2:foo // bits 32-47, overflow check
242 movk x0, #:abs_g1_nc:foo // bits 16-31, no overflow check
243 movk x0, #:abs_g0_nc:foo // bits 0-15, no overflow check
244@end smallexample
245
246@cindex ADRP, ADD, LDR/STR group relocations, AArch64
247Relocations for @samp{ADRP}, and @samp{ADD}, @samp{LDR} or @samp{STR}
248instructions can be generated by prefixing the label with
34fd659b 249@samp{:pg_hi21:} and @samp{#:lo12:} respectively.
a06ea964 250
34bca508 251For example to use 33-bit (+/-4GB) pc-relative addressing to
a06ea964
NC
252load the address of @var{foo} into x0:
253
254@smallexample
34fd659b 255 adrp x0, :pg_hi21:foo
a06ea964
NC
256 add x0, x0, #:lo12:foo
257@end smallexample
258
259Or to load the value of @var{foo} into x0:
260
261@smallexample
34fd659b 262 adrp x0, :pg_hi21:foo
a06ea964
NC
263 ldr x0, [x0, #:lo12:foo]
264@end smallexample
265
34fd659b 266Note that @samp{:pg_hi21:} is optional.
a06ea964
NC
267
268@smallexample
269 adrp x0, foo
270@end smallexample
271
272is equivalent to
273
274@smallexample
34fd659b 275 adrp x0, :pg_hi21:foo
a06ea964
NC
276@end smallexample
277
278@node AArch64 Floating Point
279@section Floating Point
280
281@cindex floating point, AArch64 (@sc{ieee})
282@cindex AArch64 floating point (@sc{ieee})
283The AArch64 architecture uses @sc{ieee} floating-point numbers.
284
285@node AArch64 Directives
286@section AArch64 Machine Directives
287
288@cindex machine directives, AArch64
289@cindex AArch64 machine directives
290@table @code
291
292@c AAAAAAAAAAAAAAAAAAAAAAAAA
8e02d7f5
JW
293
294@cindex @code{.arch} directive, AArch64
295@item .arch @var{name}
296Select the target architecture. Valid values for @var{name} are the same as
a05a5b64 297for the @option{-march} command-line option.
8e02d7f5
JW
298
299Specifying @code{.arch} clears any previously selected architecture
300extensions.
301
302@cindex @code{.arch_extension} directive, AArch64
303@item .arch_extension @var{name}
304Add or remove an architecture extension to the target architecture. Valid
305values for @var{name} are the same as those accepted as architectural
a05a5b64 306extensions by the @option{-mcpu} command-line option.
8e02d7f5
JW
307
308@code{.arch_extension} may be used multiple times to add or remove extensions
309incrementally to the architecture being compiled for.
310
a06ea964
NC
311@c BBBBBBBBBBBBBBBBBBBBBBBBBB
312
313@cindex @code{.bss} directive, AArch64
314@item .bss
315This directive switches to the @code{.bss} section.
316
317@c CCCCCCCCCCCCCCCCCCCCCCCCCC
30fab421
NC
318
319@cindex @code{.cpu} directive, AArch64
320@item .cpu @var{name}
321Set the target processor. Valid values for @var{name} are the same as
a05a5b64 322those accepted by the @option{-mcpu=} command-line option.
30fab421 323
a06ea964 324@c DDDDDDDDDDDDDDDDDDDDDDDDDD
30fab421
NC
325
326@cindex @code{.dword} directive, AArch64
327@item .dword @var{expressions}
328The @code{.dword} directive produces 64 bit values.
329
a06ea964 330@c EEEEEEEEEEEEEEEEEEEEEEEEEE
30fab421
NC
331
332@cindex @code{.even} directive, AArch64
333@item .even
334The @code{.even} directive aligns the output on the next even byte
335boundary.
336
a06ea964
NC
337@c FFFFFFFFFFFFFFFFFFFFFFFFFF
338@c GGGGGGGGGGGGGGGGGGGGGGGGGG
339@c HHHHHHHHHHHHHHHHHHHHHHHHHH
340@c IIIIIIIIIIIIIIIIIIIIIIIIII
30fab421
NC
341
342@cindex @code{.inst} directive, AArch64
343@item .inst @var{expressions}
344Inserts the expressions into the output as if they were instructions,
345rather than data.
346
a06ea964
NC
347@c JJJJJJJJJJJJJJJJJJJJJJJJJJ
348@c KKKKKKKKKKKKKKKKKKKKKKKKKK
349@c LLLLLLLLLLLLLLLLLLLLLLLLLL
350
351@cindex @code{.ltorg} directive, AArch64
352@item .ltorg
353This directive causes the current contents of the literal pool to be
354dumped into the current section (which is assumed to be the .text
355section) at the current location (aligned to a word boundary).
df359aa7 356GAS maintains a separate literal pool for each section and each
a06ea964
NC
357sub-section. The @code{.ltorg} directive will only affect the literal
358pool of the current section and sub-section. At the end of assembly
359all remaining, un-empty literal pools will automatically be dumped.
360
df359aa7 361Note - older versions of GAS would dump the current literal
a06ea964
NC
362pool any time a section change occurred. This is no longer done, since
363it prevents accurate control of the placement of literal pools.
364
365@c MMMMMMMMMMMMMMMMMMMMMMMMMM
366
367@c NNNNNNNNNNNNNNNNNNNNNNNNNN
368@c OOOOOOOOOOOOOOOOOOOOOOOOOO
369
370@c PPPPPPPPPPPPPPPPPPPPPPPPPP
371
372@cindex @code{.pool} directive, AArch64
373@item .pool
374This is a synonym for .ltorg.
375
376@c QQQQQQQQQQQQQQQQQQQQQQQQQQ
377@c RRRRRRRRRRRRRRRRRRRRRRRRRR
378
379@cindex @code{.req} directive, AArch64
380@item @var{name} .req @var{register name}
381This creates an alias for @var{register name} called @var{name}. For
382example:
383
384@smallexample
385 foo .req w0
386@end smallexample
387
8975f864
RR
388ip0, ip1, lr and fp are automatically defined to
389alias to X16, X17, X30 and X29 respectively.
390
a06ea964
NC
391@c SSSSSSSSSSSSSSSSSSSSSSSSSS
392
393@c TTTTTTTTTTTTTTTTTTTTTTTTTT
394
30fab421
NC
395@cindex @code{.tlsdescadd} directive, AArch64
396@item @code{.tlsdescadd}
397Emits a TLSDESC_ADD reloc on the next instruction.
398
399@cindex @code{.tlsdesccall} directive, AArch64
400@item @code{.tlsdesccall}
401Emits a TLSDESC_CALL reloc on the next instruction.
402
403@cindex @code{.tlsdescldr} directive, AArch64
404@item @code{.tlsdescldr}
405Emits a TLSDESC_LDR reloc on the next instruction.
406
a06ea964
NC
407@c UUUUUUUUUUUUUUUUUUUUUUUUUU
408
409@cindex @code{.unreq} directive, AArch64
410@item .unreq @var{alias-name}
411This undefines a register alias which was previously defined using the
412@code{req} directive. For example:
413
414@smallexample
415 foo .req w0
416 .unreq foo
417@end smallexample
418
419An error occurs if the name is undefined. Note - this pseudo op can
420be used to delete builtin in register name aliases (eg 'w0'). This
421should only be done if it is really necessary.
422
423@c VVVVVVVVVVVVVVVVVVVVVVVVVV
424
425@c WWWWWWWWWWWWWWWWWWWWWWWWWW
426@c XXXXXXXXXXXXXXXXXXXXXXXXXX
a06ea964 427
edc66de9 428@cindex @code{.xword} directive, AArch64
30fab421
NC
429@item .xword @var{expressions}
430The @code{.xword} directive produces 64 bit values. This is the same
431as the @code{.dword} directive.
432
433@c YYYYYYYYYYYYYYYYYYYYYYYYYY
434@c ZZZZZZZZZZZZZZZZZZZZZZZZZZ
edc66de9 435
a06ea964
NC
436@end table
437
438@node AArch64 Opcodes
439@section Opcodes
440
441@cindex AArch64 opcodes
442@cindex opcodes for AArch64
df359aa7 443GAS implements all the standard AArch64 opcodes. It also
a06ea964 444implements several pseudo opcodes, including several synthetic load
34bca508 445instructions.
a06ea964
NC
446
447@table @code
448
449@cindex @code{LDR reg,=<expr>} pseudo op, AArch64
450@item LDR =
451@smallexample
452 ldr <register> , =<expression>
453@end smallexample
454
455The constant expression will be placed into the nearest literal pool (if it not
456already there) and a PC-relative LDR instruction will be generated.
457
458@end table
459
460For more information on the AArch64 instruction set and assembly language
461notation, see @samp{ARMv8 Instruction Set Overview} available at
462@uref{http://infocenter.arm.com}.
463
464
465@node AArch64 Mapping Symbols
466@section Mapping Symbols
467
468The AArch64 ELF specification requires that special symbols be inserted
469into object files to mark certain features:
470
471@table @code
472
473@cindex @code{$x}
474@item $x
475At the start of a region of code containing AArch64 instructions.
476
477@cindex @code{$d}
478@item $d
479At the start of a region of data.
480
481@end table
This page took 0.310419 seconds and 4 git commands to generate.