Automatic date update in version.in
[deliverable/binutils-gdb.git] / gas / doc / c-aarch64.texi
CommitLineData
b90efa5b 1@c Copyright (C) 2009-2015 Free Software Foundation, Inc.
a06ea964
NC
2@c Contributed by ARM Ltd.
3@c This is part of the GAS manual.
4@c For copying conditions, see the file as.texinfo.
5@c man end
6
7@ifset GENERIC
8@page
9@node AArch64-Dependent
10@chapter AArch64 Dependent Features
11@end ifset
12
13@ifclear GENERIC
14@node Machine Dependencies
15@chapter AArch64 Dependent Features
16@end ifclear
17
18@cindex AArch64 support
a06ea964
NC
19@menu
20* AArch64 Options:: Options
df359aa7 21* AArch64 Extensions:: Extensions
a06ea964
NC
22* AArch64 Syntax:: Syntax
23* AArch64 Floating Point:: Floating Point
24* AArch64 Directives:: AArch64 Machine Directives
25* AArch64 Opcodes:: Opcodes
26* AArch64 Mapping Symbols:: Mapping Symbols
27@end menu
28
29@node AArch64 Options
30@section Options
31@cindex AArch64 options (none)
32@cindex options for AArch64 (none)
33
34@c man begin OPTIONS
35@table @gcctabopt
36
df359aa7 37@cindex @option{-EB} command line option, AArch64
a06ea964
NC
38@item -EB
39This option specifies that the output generated by the assembler should
40be marked as being encoded for a big-endian processor.
41
df359aa7 42@cindex @option{-EL} command line option, AArch64
a06ea964
NC
43@item -EL
44This option specifies that the output generated by the assembler should
45be marked as being encoded for a little-endian processor.
46
df359aa7 47@cindex @option{-mabi=} command line option, AArch64
69091a2c
YZ
48@item -mabi=@var{abi}
49Specify which ABI the source code uses. The recognized arguments
50are: @code{ilp32} and @code{lp64}, which decides the generated object
51file in ELF32 and ELF64 format respectively. The default is @code{lp64}.
52
df359aa7
RE
53@cindex @option{-mcpu=} command line option, AArch64
54@item -mcpu=@var{processor}[+@var{extension}@dots{}]
55This option specifies the target processor. The assembler will issue an error
56message if an attempt is made to assemble an instruction which will not execute
57on the target processor. The following processor names are recognized:
58@code{cortex-a53},
59@code{cortex-a57},
2abdd192 60@code{cortex-a72},
2412d878 61@code{exynos-m1},
55fbd992 62@code{thunderx},
0a9ce86d 63@code{xgene1}
df359aa7 64and
0a9ce86d 65@code{xgene2}.
df359aa7
RE
66The special name @code{all} may be used to allow the assembler to accept
67instructions valid for any supported processor, including all optional
68extensions.
69
70In addition to the basic instruction set, the assembler can be told to
71accept, or restrict, various extension mnemonics that extend the
72processor. @xref{AArch64 Extensions}.
73
74If some implementations of a particular processor can have an
75extension, then then those extensions are automatically enabled.
76Consequently, you will not normally have to specify any additional
77extensions.
78
79@cindex @option{-march=} command line option, AArch64
80@item -march=@var{architecture}[+@var{extension}@dots{}]
81This option specifies the target architecture. The assembler will
82issue an error message if an attempt is made to assemble an
83instruction which will not execute on the target architecture. The
88f0ea34
MW
84following architecture names are recognized: @code{armv8-a} and
85@code{armv8.1-a}.
df359aa7
RE
86
87If both @option{-mcpu} and @option{-march} are specified, the
88assembler will use the setting for @option{-mcpu}. If neither are
89specified, the assembler will default to @option{-mcpu=all}.
90
91The architecture option can be extended with the same instruction set
92extension options as the @option{-mcpu} option. Unlike
93@option{-mcpu}, extensions are not always enabled by default,
94@xref{AArch64 Extensions}.
95
a52e6fd3
YZ
96@cindex @code{-mverbose-error} command line option, AArch64
97@item -mverbose-error
98This option enables verbose error messages for AArch64 gas. This option
99is enabled by default.
100
101@cindex @code{-mno-verbose-error} command line option, AArch64
102@item -mno-verbose-error
103This option disables verbose error messages in AArch64 gas.
104
a06ea964
NC
105@end table
106@c man end
107
df359aa7
RE
108@node AArch64 Extensions
109@section Architecture Extensions
110
111The table below lists the permitted architecture extensions that are
112supported by the assembler and the conditions under which they are
113automatically enabled.
114
115Multiple extensions may be specified, separated by a @code{+}.
116Extension mnemonics may also be removed from those the assembler
117accepts. This is done by prepending @code{no} to the option that adds
118the extension. Extensions that are removed must be listed after all
119extensions that have been added.
120
121Enabling an extension that requires other extensions will
122automatically cause those extensions to be enabled. Similarly,
123disabling an extension that is required by other extensions will
124automatically cause those extensions to be disabled.
125
126@multitable @columnfractions .12 .17 .17 .54
127@headitem Extension @tab Minimum Architecture @tab Enabled by default
128 @tab Description
129@item @code{crc} @tab ARMv8-A @tab No
130 @tab Enable CRC instructions.
131@item @code{crypto} @tab ARMv8-A @tab No
132 @tab Enable cryptographic extensions. This implies @code{fp} and @code{simd}.
133@item @code{fp} @tab ARMv8-A @tab ARMv8-A or later
134 @tab Enable floating-point extensions.
135@item @code{simd} @tab ARMv8-A @tab ARMv8-A or later
136 @tab Enable Advanced SIMD extensions. This implies @code{fp}.
72ca8fad
MW
137@item @code{pan} @tab ARMv8-A @tab ARMv8-A or later
138 @tab Enable Privileged Access Never support.
290806fd
MW
139@item @code{lor} @tab ARMv8-A @tab ARMv8-A or later
140 @tab Enable Limited Ordering Regions extensions.
9e1f0fa7
MW
141@item @code{rdma} @tab ARMv8-A @tab ARMv8-A or later
142 @tab Enable ARMv8.1 Advanced SIMD extensions. This implies @code{simd}.
df359aa7
RE
143@end multitable
144
a06ea964
NC
145@node AArch64 Syntax
146@section Syntax
147@menu
148* AArch64-Chars:: Special Characters
149* AArch64-Regs:: Register Names
150* AArch64-Relocations:: Relocations
151@end menu
152
153@node AArch64-Chars
154@subsection Special Characters
155
156@cindex line comment character, AArch64
157@cindex AArch64 line comment character
158The presence of a @samp{//} on a line indicates the start of a comment
159that extends to the end of the current line. If a @samp{#} appears as
160the first character of a line, the whole line is treated as a comment.
161
162@cindex line separator, AArch64
163@cindex statement separator, AArch64
164@cindex AArch64 line separator
165The @samp{;} character can be used instead of a newline to separate
166statements.
167
168@cindex immediate character, AArch64
169@cindex AArch64 immediate character
170The @samp{#} can be optionally used to indicate immediate operands.
171
172@node AArch64-Regs
173@subsection Register Names
174
175@cindex AArch64 register names
176@cindex register names, AArch64
177Please refer to the section @samp{4.4 Register Names} of
178@samp{ARMv8 Instruction Set Overview}, which is available at
179@uref{http://infocenter.arm.com}.
180
181@node AArch64-Relocations
182@subsection Relocations
183
184@cindex relocations, AArch64
185@cindex AArch64 relocations
186@cindex MOVN, MOVZ and MOVK group relocations, AArch64
187Relocations for @samp{MOVZ} and @samp{MOVK} instructions can be generated
188by prefixing the label with @samp{#:abs_g2:} etc.
189For example to load the 48-bit absolute address of @var{foo} into x0:
190
191@smallexample
192 movz x0, #:abs_g2:foo // bits 32-47, overflow check
193 movk x0, #:abs_g1_nc:foo // bits 16-31, no overflow check
194 movk x0, #:abs_g0_nc:foo // bits 0-15, no overflow check
195@end smallexample
196
197@cindex ADRP, ADD, LDR/STR group relocations, AArch64
198Relocations for @samp{ADRP}, and @samp{ADD}, @samp{LDR} or @samp{STR}
199instructions can be generated by prefixing the label with
34fd659b 200@samp{:pg_hi21:} and @samp{#:lo12:} respectively.
a06ea964 201
34bca508 202For example to use 33-bit (+/-4GB) pc-relative addressing to
a06ea964
NC
203load the address of @var{foo} into x0:
204
205@smallexample
34fd659b 206 adrp x0, :pg_hi21:foo
a06ea964
NC
207 add x0, x0, #:lo12:foo
208@end smallexample
209
210Or to load the value of @var{foo} into x0:
211
212@smallexample
34fd659b 213 adrp x0, :pg_hi21:foo
a06ea964
NC
214 ldr x0, [x0, #:lo12:foo]
215@end smallexample
216
34fd659b 217Note that @samp{:pg_hi21:} is optional.
a06ea964
NC
218
219@smallexample
220 adrp x0, foo
221@end smallexample
222
223is equivalent to
224
225@smallexample
34fd659b 226 adrp x0, :pg_hi21:foo
a06ea964
NC
227@end smallexample
228
229@node AArch64 Floating Point
230@section Floating Point
231
232@cindex floating point, AArch64 (@sc{ieee})
233@cindex AArch64 floating point (@sc{ieee})
234The AArch64 architecture uses @sc{ieee} floating-point numbers.
235
236@node AArch64 Directives
237@section AArch64 Machine Directives
238
239@cindex machine directives, AArch64
240@cindex AArch64 machine directives
241@table @code
242
243@c AAAAAAAAAAAAAAAAAAAAAAAAA
8e02d7f5
JW
244
245@cindex @code{.arch} directive, AArch64
246@item .arch @var{name}
247Select the target architecture. Valid values for @var{name} are the same as
248for the @option{-march} commandline option.
249
250Specifying @code{.arch} clears any previously selected architecture
251extensions.
252
253@cindex @code{.arch_extension} directive, AArch64
254@item .arch_extension @var{name}
255Add or remove an architecture extension to the target architecture. Valid
256values for @var{name} are the same as those accepted as architectural
257extensions by the @option{-mcpu} commandline option.
258
259@code{.arch_extension} may be used multiple times to add or remove extensions
260incrementally to the architecture being compiled for.
261
a06ea964
NC
262@c BBBBBBBBBBBBBBBBBBBBBBBBBB
263
264@cindex @code{.bss} directive, AArch64
265@item .bss
266This directive switches to the @code{.bss} section.
267
268@c CCCCCCCCCCCCCCCCCCCCCCCCCC
269@c DDDDDDDDDDDDDDDDDDDDDDDDDD
270@c EEEEEEEEEEEEEEEEEEEEEEEEEE
271@c FFFFFFFFFFFFFFFFFFFFFFFFFF
272@c GGGGGGGGGGGGGGGGGGGGGGGGGG
273@c HHHHHHHHHHHHHHHHHHHHHHHHHH
274@c IIIIIIIIIIIIIIIIIIIIIIIIII
275@c JJJJJJJJJJJJJJJJJJJJJJJJJJ
276@c KKKKKKKKKKKKKKKKKKKKKKKKKK
277@c LLLLLLLLLLLLLLLLLLLLLLLLLL
278
279@cindex @code{.ltorg} directive, AArch64
280@item .ltorg
281This directive causes the current contents of the literal pool to be
282dumped into the current section (which is assumed to be the .text
283section) at the current location (aligned to a word boundary).
df359aa7 284GAS maintains a separate literal pool for each section and each
a06ea964
NC
285sub-section. The @code{.ltorg} directive will only affect the literal
286pool of the current section and sub-section. At the end of assembly
287all remaining, un-empty literal pools will automatically be dumped.
288
df359aa7 289Note - older versions of GAS would dump the current literal
a06ea964
NC
290pool any time a section change occurred. This is no longer done, since
291it prevents accurate control of the placement of literal pools.
292
293@c MMMMMMMMMMMMMMMMMMMMMMMMMM
294
295@c NNNNNNNNNNNNNNNNNNNNNNNNNN
296@c OOOOOOOOOOOOOOOOOOOOOOOOOO
297
298@c PPPPPPPPPPPPPPPPPPPPPPPPPP
299
300@cindex @code{.pool} directive, AArch64
301@item .pool
302This is a synonym for .ltorg.
303
304@c QQQQQQQQQQQQQQQQQQQQQQQQQQ
305@c RRRRRRRRRRRRRRRRRRRRRRRRRR
306
307@cindex @code{.req} directive, AArch64
308@item @var{name} .req @var{register name}
309This creates an alias for @var{register name} called @var{name}. For
310example:
311
312@smallexample
313 foo .req w0
314@end smallexample
315
316@c SSSSSSSSSSSSSSSSSSSSSSSSSS
317
318@c TTTTTTTTTTTTTTTTTTTTTTTTTT
319
320@c UUUUUUUUUUUUUUUUUUUUUUUUUU
321
322@cindex @code{.unreq} directive, AArch64
323@item .unreq @var{alias-name}
324This undefines a register alias which was previously defined using the
325@code{req} directive. For example:
326
327@smallexample
328 foo .req w0
329 .unreq foo
330@end smallexample
331
332An error occurs if the name is undefined. Note - this pseudo op can
333be used to delete builtin in register name aliases (eg 'w0'). This
334should only be done if it is really necessary.
335
336@c VVVVVVVVVVVVVVVVVVVVVVVVVV
337
338@c WWWWWWWWWWWWWWWWWWWWWWWWWW
339@c XXXXXXXXXXXXXXXXXXXXXXXXXX
340@c YYYYYYYYYYYYYYYYYYYYYYYYYY
341@c ZZZZZZZZZZZZZZZZZZZZZZZZZZ
342
343@end table
344
345@node AArch64 Opcodes
346@section Opcodes
347
348@cindex AArch64 opcodes
349@cindex opcodes for AArch64
df359aa7 350GAS implements all the standard AArch64 opcodes. It also
a06ea964 351implements several pseudo opcodes, including several synthetic load
34bca508 352instructions.
a06ea964
NC
353
354@table @code
355
356@cindex @code{LDR reg,=<expr>} pseudo op, AArch64
357@item LDR =
358@smallexample
359 ldr <register> , =<expression>
360@end smallexample
361
362The constant expression will be placed into the nearest literal pool (if it not
363already there) and a PC-relative LDR instruction will be generated.
364
365@end table
366
367For more information on the AArch64 instruction set and assembly language
368notation, see @samp{ARMv8 Instruction Set Overview} available at
369@uref{http://infocenter.arm.com}.
370
371
372@node AArch64 Mapping Symbols
373@section Mapping Symbols
374
375The AArch64 ELF specification requires that special symbols be inserted
376into object files to mark certain features:
377
378@table @code
379
380@cindex @code{$x}
381@item $x
382At the start of a region of code containing AArch64 instructions.
383
384@cindex @code{$d}
385@item $d
386At the start of a region of data.
387
388@end table
This page took 0.149489 seconds and 4 git commands to generate.