[BINUTILS, AArch64] Enable Transactional Memory Extension
[deliverable/binutils-gdb.git] / gas / doc / c-aarch64.texi
CommitLineData
82704155 1@c Copyright (C) 2009-2019 Free Software Foundation, Inc.
a06ea964
NC
2@c Contributed by ARM Ltd.
3@c This is part of the GAS manual.
4@c For copying conditions, see the file as.texinfo.
5@c man end
6
7@ifset GENERIC
8@page
9@node AArch64-Dependent
10@chapter AArch64 Dependent Features
11@end ifset
12
13@ifclear GENERIC
14@node Machine Dependencies
15@chapter AArch64 Dependent Features
16@end ifclear
17
18@cindex AArch64 support
a06ea964
NC
19@menu
20* AArch64 Options:: Options
df359aa7 21* AArch64 Extensions:: Extensions
a06ea964
NC
22* AArch64 Syntax:: Syntax
23* AArch64 Floating Point:: Floating Point
24* AArch64 Directives:: AArch64 Machine Directives
25* AArch64 Opcodes:: Opcodes
26* AArch64 Mapping Symbols:: Mapping Symbols
27@end menu
28
29@node AArch64 Options
30@section Options
31@cindex AArch64 options (none)
32@cindex options for AArch64 (none)
33
34@c man begin OPTIONS
35@table @gcctabopt
36
a05a5b64 37@cindex @option{-EB} command-line option, AArch64
a06ea964
NC
38@item -EB
39This option specifies that the output generated by the assembler should
40be marked as being encoded for a big-endian processor.
41
a05a5b64 42@cindex @option{-EL} command-line option, AArch64
a06ea964
NC
43@item -EL
44This option specifies that the output generated by the assembler should
45be marked as being encoded for a little-endian processor.
46
a05a5b64 47@cindex @option{-mabi=} command-line option, AArch64
69091a2c
YZ
48@item -mabi=@var{abi}
49Specify which ABI the source code uses. The recognized arguments
50are: @code{ilp32} and @code{lp64}, which decides the generated object
51file in ELF32 and ELF64 format respectively. The default is @code{lp64}.
52
a05a5b64 53@cindex @option{-mcpu=} command-line option, AArch64
df359aa7
RE
54@item -mcpu=@var{processor}[+@var{extension}@dots{}]
55This option specifies the target processor. The assembler will issue an error
56message if an attempt is made to assemble an instruction which will not execute
57on the target processor. The following processor names are recognized:
9c352f1c 58@code{cortex-a35},
df359aa7 59@code{cortex-a53},
1e292627 60@code{cortex-a55},
df359aa7 61@code{cortex-a57},
2abdd192 62@code{cortex-a72},
1aa70332 63@code{cortex-a73},
1e292627 64@code{cortex-a75},
c2a0f929 65@code{cortex-a76},
c8fcc360 66@code{ares},
2412d878 67@code{exynos-m1},
2fe9c2a0 68@code{falkor},
38e75bf2 69@code{neoverse-n1},
516dbc44 70@code{neoverse-e1},
6b21c2bf 71@code{qdf24xx},
7605d944 72@code{saphira},
55fbd992 73@code{thunderx},
0a8be2fe 74@code{vulcan},
0a9ce86d 75@code{xgene1}
df359aa7 76and
0a9ce86d 77@code{xgene2}.
df359aa7
RE
78The special name @code{all} may be used to allow the assembler to accept
79instructions valid for any supported processor, including all optional
80extensions.
81
82In addition to the basic instruction set, the assembler can be told to
83accept, or restrict, various extension mnemonics that extend the
84processor. @xref{AArch64 Extensions}.
85
86If some implementations of a particular processor can have an
87extension, then then those extensions are automatically enabled.
88Consequently, you will not normally have to specify any additional
89extensions.
90
a05a5b64 91@cindex @option{-march=} command-line option, AArch64
df359aa7
RE
92@item -march=@var{architecture}[+@var{extension}@dots{}]
93This option specifies the target architecture. The assembler will
94issue an error message if an attempt is made to assemble an
95instruction which will not execute on the target architecture. The
acb787b0 96following architecture names are recognized: @code{armv8-a},
70d56181
SD
97@code{armv8.1-a}, @code{armv8.2-a}, @code{armv8.3-a}, @code{armv8.4-a}
98and @code{armv8.5-a}.
df359aa7
RE
99
100If both @option{-mcpu} and @option{-march} are specified, the
101assembler will use the setting for @option{-mcpu}. If neither are
102specified, the assembler will default to @option{-mcpu=all}.
103
104The architecture option can be extended with the same instruction set
105extension options as the @option{-mcpu} option. Unlike
106@option{-mcpu}, extensions are not always enabled by default,
107@xref{AArch64 Extensions}.
108
a05a5b64 109@cindex @code{-mverbose-error} command-line option, AArch64
a52e6fd3
YZ
110@item -mverbose-error
111This option enables verbose error messages for AArch64 gas. This option
112is enabled by default.
113
a05a5b64 114@cindex @code{-mno-verbose-error} command-line option, AArch64
a52e6fd3
YZ
115@item -mno-verbose-error
116This option disables verbose error messages in AArch64 gas.
117
a06ea964
NC
118@end table
119@c man end
120
df359aa7
RE
121@node AArch64 Extensions
122@section Architecture Extensions
123
124The table below lists the permitted architecture extensions that are
125supported by the assembler and the conditions under which they are
126automatically enabled.
127
128Multiple extensions may be specified, separated by a @code{+}.
129Extension mnemonics may also be removed from those the assembler
130accepts. This is done by prepending @code{no} to the option that adds
131the extension. Extensions that are removed must be listed after all
132extensions that have been added.
133
134Enabling an extension that requires other extensions will
135automatically cause those extensions to be enabled. Similarly,
136disabling an extension that is required by other extensions will
137automatically cause those extensions to be disabled.
138
139@multitable @columnfractions .12 .17 .17 .54
140@headitem Extension @tab Minimum Architecture @tab Enabled by default
141 @tab Description
f482d304
RS
142@item @code{compnum} @tab ARMv8.2-A @tab ARMv8.3-A or later
143 @tab Enable the complex number SIMD extensions. This implies
144 @code{fp16} and @code{simd}.
af117b3c 145@item @code{crc} @tab ARMv8-A @tab ARMv8.1-A or later
df359aa7
RE
146 @tab Enable CRC instructions.
147@item @code{crypto} @tab ARMv8-A @tab No
68ffd936
TC
148 @tab Enable cryptographic extensions. This implies @code{fp}, @code{simd}, @code{aes} and @code{sha2}.
149@item @code{aes} @tab ARMv8-A @tab No
150 @tab Enable the AES cryptographic extensions. This implies @code{fp} and @code{simd}.
151@item @code{sha2} @tab ARMv8-A @tab No
152 @tab Enable the SHA2 cryptographic extensions. This implies @code{fp} and @code{simd}.
153@item @code{sha3} @tab ARMv8.2-A @tab No
154 @tab Enable the ARMv8.2-A SHA2 and SHA3 cryptographic extensions. This implies @code{fp}, @code{simd} and @code{sha2}.
155@item @code{sm4} @tab ARMv8.2-A @tab No
156 @tab Enable the ARMv8.2-A SM3 and SM4 cryptographic extensions. This implies @code{fp} and @code{simd}.
df359aa7
RE
157@item @code{fp} @tab ARMv8-A @tab ARMv8-A or later
158 @tab Enable floating-point extensions.
87018195
MW
159@item @code{fp16} @tab ARMv8.2-A @tab ARMv8.2-A or later
160 @tab Enable ARMv8.2 16-bit floating-point support. This implies
161 @code{fp}.
b607cde1
JG
162@item @code{lor} @tab ARMv8-A @tab ARMv8.1-A or later
163 @tab Enable Limited Ordering Regions extensions.
164@item @code{lse} @tab ARMv8-A @tab ARMv8.1-A or later
165 @tab Enable Large System extensions.
166@item @code{pan} @tab ARMv8-A @tab ARMv8.1-A or later
167 @tab Enable Privileged Access Never support.
73af8ed6
MW
168@item @code{profile} @tab ARMv8.2-A @tab No
169 @tab Enable statistical profiling extensions.
50cc854c
MW
170@item @code{ras} @tab ARMv8-A @tab ARMv8.2-A or later
171 @tab Enable the Reliability, Availability and Serviceability
172 extension.
01cca2f9
SN
173@item @code{rcpc} @tab ARMv8.2-A @tab ARMv8.3-A or later
174 @tab Enable the weak release consistency extension.
b607cde1
JG
175@item @code{rdma} @tab ARMv8-A @tab ARMv8.1-A or later
176 @tab Enable ARMv8.1 Advanced SIMD extensions. This implies @code{simd}.
177@item @code{simd} @tab ARMv8-A @tab ARMv8-A or later
178 @tab Enable Advanced SIMD extensions. This implies @code{fp}.
582e12bf
RS
179@item @code{sve} @tab ARMv8.2-A @tab No
180 @tab Enable the Scalable Vector Extensions. This implies @code{fp16},
181 @code{simd} and @code{compnum}.
68ffd936 182@item @code{dotprod} @tab ARMv8.2-A @tab ARMv8.4-A or later
65a55fbb 183 @tab Enable the Dot Product extension. This implies @code{simd}.
d0f7791c
TC
184@item @code{fp16fml} @tab ARMv8.2-A @tab ARMv8.4-A or later
185 @tab Enable ARMv8.2 16-bit floating-point multiplication variant support.
186 This implies @code{fp16}.
68dfbb92
SD
187@item @code{sb} @tab ARMv8-A @tab ARMv8.5-A or later
188 @tab Enable the speculation barrier instruction sb.
2ac435d4
SD
189@item @code{predres} @tab ARMv8-A @tab ARMv8.5-A or later
190 @tab Enable the Execution and Data and Prediction instructions.
af4bcb4c
SD
191@item @code{rng} @tab ARMv8.5-A @tab No
192 @tab Enable ARMv8.5-A random number instructions.
104fefee
SD
193@item @code{ssbs} @tab ARMv8-A @tab ARMv8.5-A or later
194 @tab Enable Speculative Store Bypassing Safe state read and write.
73b605ec
SD
195@item @code{memtag} @tab ARMv8.5-A @tab No
196 @tab Enable ARMv8.5-A Memory Tagging Extensions.
b83b4b13
SD
197@item @code{tme} @tab ARMv8-A @tab No
198 @tab Enable Transactional Memory Extensions.
df359aa7
RE
199@end multitable
200
a06ea964
NC
201@node AArch64 Syntax
202@section Syntax
203@menu
204* AArch64-Chars:: Special Characters
205* AArch64-Regs:: Register Names
206* AArch64-Relocations:: Relocations
207@end menu
208
209@node AArch64-Chars
210@subsection Special Characters
211
212@cindex line comment character, AArch64
213@cindex AArch64 line comment character
214The presence of a @samp{//} on a line indicates the start of a comment
215that extends to the end of the current line. If a @samp{#} appears as
216the first character of a line, the whole line is treated as a comment.
217
218@cindex line separator, AArch64
219@cindex statement separator, AArch64
220@cindex AArch64 line separator
221The @samp{;} character can be used instead of a newline to separate
222statements.
223
224@cindex immediate character, AArch64
225@cindex AArch64 immediate character
226The @samp{#} can be optionally used to indicate immediate operands.
227
228@node AArch64-Regs
229@subsection Register Names
230
231@cindex AArch64 register names
232@cindex register names, AArch64
233Please refer to the section @samp{4.4 Register Names} of
234@samp{ARMv8 Instruction Set Overview}, which is available at
235@uref{http://infocenter.arm.com}.
236
237@node AArch64-Relocations
238@subsection Relocations
239
240@cindex relocations, AArch64
241@cindex AArch64 relocations
242@cindex MOVN, MOVZ and MOVK group relocations, AArch64
243Relocations for @samp{MOVZ} and @samp{MOVK} instructions can be generated
244by prefixing the label with @samp{#:abs_g2:} etc.
245For example to load the 48-bit absolute address of @var{foo} into x0:
246
247@smallexample
248 movz x0, #:abs_g2:foo // bits 32-47, overflow check
249 movk x0, #:abs_g1_nc:foo // bits 16-31, no overflow check
250 movk x0, #:abs_g0_nc:foo // bits 0-15, no overflow check
251@end smallexample
252
253@cindex ADRP, ADD, LDR/STR group relocations, AArch64
254Relocations for @samp{ADRP}, and @samp{ADD}, @samp{LDR} or @samp{STR}
255instructions can be generated by prefixing the label with
34fd659b 256@samp{:pg_hi21:} and @samp{#:lo12:} respectively.
a06ea964 257
34bca508 258For example to use 33-bit (+/-4GB) pc-relative addressing to
a06ea964
NC
259load the address of @var{foo} into x0:
260
261@smallexample
34fd659b 262 adrp x0, :pg_hi21:foo
a06ea964
NC
263 add x0, x0, #:lo12:foo
264@end smallexample
265
266Or to load the value of @var{foo} into x0:
267
268@smallexample
34fd659b 269 adrp x0, :pg_hi21:foo
a06ea964
NC
270 ldr x0, [x0, #:lo12:foo]
271@end smallexample
272
34fd659b 273Note that @samp{:pg_hi21:} is optional.
a06ea964
NC
274
275@smallexample
276 adrp x0, foo
277@end smallexample
278
279is equivalent to
280
281@smallexample
34fd659b 282 adrp x0, :pg_hi21:foo
a06ea964
NC
283@end smallexample
284
285@node AArch64 Floating Point
286@section Floating Point
287
288@cindex floating point, AArch64 (@sc{ieee})
289@cindex AArch64 floating point (@sc{ieee})
290The AArch64 architecture uses @sc{ieee} floating-point numbers.
291
292@node AArch64 Directives
293@section AArch64 Machine Directives
294
295@cindex machine directives, AArch64
296@cindex AArch64 machine directives
297@table @code
298
299@c AAAAAAAAAAAAAAAAAAAAAAAAA
8e02d7f5
JW
300
301@cindex @code{.arch} directive, AArch64
302@item .arch @var{name}
303Select the target architecture. Valid values for @var{name} are the same as
a05a5b64 304for the @option{-march} command-line option.
8e02d7f5
JW
305
306Specifying @code{.arch} clears any previously selected architecture
307extensions.
308
309@cindex @code{.arch_extension} directive, AArch64
310@item .arch_extension @var{name}
311Add or remove an architecture extension to the target architecture. Valid
312values for @var{name} are the same as those accepted as architectural
a05a5b64 313extensions by the @option{-mcpu} command-line option.
8e02d7f5
JW
314
315@code{.arch_extension} may be used multiple times to add or remove extensions
316incrementally to the architecture being compiled for.
317
a06ea964
NC
318@c BBBBBBBBBBBBBBBBBBBBBBBBBB
319
320@cindex @code{.bss} directive, AArch64
321@item .bss
322This directive switches to the @code{.bss} section.
323
324@c CCCCCCCCCCCCCCCCCCCCCCCCCC
30fab421
NC
325
326@cindex @code{.cpu} directive, AArch64
327@item .cpu @var{name}
328Set the target processor. Valid values for @var{name} are the same as
a05a5b64 329those accepted by the @option{-mcpu=} command-line option.
30fab421 330
a06ea964 331@c DDDDDDDDDDDDDDDDDDDDDDDDDD
30fab421
NC
332
333@cindex @code{.dword} directive, AArch64
334@item .dword @var{expressions}
335The @code{.dword} directive produces 64 bit values.
336
a06ea964 337@c EEEEEEEEEEEEEEEEEEEEEEEEEE
30fab421
NC
338
339@cindex @code{.even} directive, AArch64
340@item .even
341The @code{.even} directive aligns the output on the next even byte
342boundary.
343
a06ea964
NC
344@c FFFFFFFFFFFFFFFFFFFFFFFFFF
345@c GGGGGGGGGGGGGGGGGGGGGGGGGG
346@c HHHHHHHHHHHHHHHHHHHHHHHHHH
347@c IIIIIIIIIIIIIIIIIIIIIIIIII
30fab421
NC
348
349@cindex @code{.inst} directive, AArch64
350@item .inst @var{expressions}
351Inserts the expressions into the output as if they were instructions,
352rather than data.
353
a06ea964
NC
354@c JJJJJJJJJJJJJJJJJJJJJJJJJJ
355@c KKKKKKKKKKKKKKKKKKKKKKKKKK
356@c LLLLLLLLLLLLLLLLLLLLLLLLLL
357
358@cindex @code{.ltorg} directive, AArch64
359@item .ltorg
360This directive causes the current contents of the literal pool to be
361dumped into the current section (which is assumed to be the .text
362section) at the current location (aligned to a word boundary).
df359aa7 363GAS maintains a separate literal pool for each section and each
a06ea964
NC
364sub-section. The @code{.ltorg} directive will only affect the literal
365pool of the current section and sub-section. At the end of assembly
366all remaining, un-empty literal pools will automatically be dumped.
367
df359aa7 368Note - older versions of GAS would dump the current literal
a06ea964
NC
369pool any time a section change occurred. This is no longer done, since
370it prevents accurate control of the placement of literal pools.
371
372@c MMMMMMMMMMMMMMMMMMMMMMMMMM
373
374@c NNNNNNNNNNNNNNNNNNNNNNNNNN
375@c OOOOOOOOOOOOOOOOOOOOOOOOOO
376
377@c PPPPPPPPPPPPPPPPPPPPPPPPPP
378
379@cindex @code{.pool} directive, AArch64
380@item .pool
381This is a synonym for .ltorg.
382
383@c QQQQQQQQQQQQQQQQQQQQQQQQQQ
384@c RRRRRRRRRRRRRRRRRRRRRRRRRR
385
386@cindex @code{.req} directive, AArch64
387@item @var{name} .req @var{register name}
388This creates an alias for @var{register name} called @var{name}. For
389example:
390
391@smallexample
392 foo .req w0
393@end smallexample
394
8975f864
RR
395ip0, ip1, lr and fp are automatically defined to
396alias to X16, X17, X30 and X29 respectively.
397
a06ea964
NC
398@c SSSSSSSSSSSSSSSSSSSSSSSSSS
399
400@c TTTTTTTTTTTTTTTTTTTTTTTTTT
401
30fab421
NC
402@cindex @code{.tlsdescadd} directive, AArch64
403@item @code{.tlsdescadd}
404Emits a TLSDESC_ADD reloc on the next instruction.
405
406@cindex @code{.tlsdesccall} directive, AArch64
407@item @code{.tlsdesccall}
408Emits a TLSDESC_CALL reloc on the next instruction.
409
410@cindex @code{.tlsdescldr} directive, AArch64
411@item @code{.tlsdescldr}
412Emits a TLSDESC_LDR reloc on the next instruction.
413
a06ea964
NC
414@c UUUUUUUUUUUUUUUUUUUUUUUUUU
415
416@cindex @code{.unreq} directive, AArch64
417@item .unreq @var{alias-name}
418This undefines a register alias which was previously defined using the
419@code{req} directive. For example:
420
421@smallexample
422 foo .req w0
423 .unreq foo
424@end smallexample
425
426An error occurs if the name is undefined. Note - this pseudo op can
427be used to delete builtin in register name aliases (eg 'w0'). This
428should only be done if it is really necessary.
429
430@c VVVVVVVVVVVVVVVVVVVVVVVVVV
431
432@c WWWWWWWWWWWWWWWWWWWWWWWWWW
433@c XXXXXXXXXXXXXXXXXXXXXXXXXX
a06ea964 434
edc66de9 435@cindex @code{.xword} directive, AArch64
30fab421
NC
436@item .xword @var{expressions}
437The @code{.xword} directive produces 64 bit values. This is the same
438as the @code{.dword} directive.
439
440@c YYYYYYYYYYYYYYYYYYYYYYYYYY
441@c ZZZZZZZZZZZZZZZZZZZZZZZZZZ
edc66de9 442
3a67e1a6
ST
443@cindex @code{.cfi_b_key_frame} directive, AArch64
444@item @code{.cfi_b_key_frame}
445The @code{.cfi_b_key_frame} directive inserts a 'B' character into the CIE
446corresponding to the current frame's FDE, meaning that its return address has
447been signed with the B-key. If two frames are signed with differing keys then
448they will not share the same CIE. This information is intended to be used by
449the stack unwinder in order to properly authenticate return addresses.
450
a06ea964
NC
451@end table
452
453@node AArch64 Opcodes
454@section Opcodes
455
456@cindex AArch64 opcodes
457@cindex opcodes for AArch64
df359aa7 458GAS implements all the standard AArch64 opcodes. It also
a06ea964 459implements several pseudo opcodes, including several synthetic load
34bca508 460instructions.
a06ea964
NC
461
462@table @code
463
464@cindex @code{LDR reg,=<expr>} pseudo op, AArch64
465@item LDR =
466@smallexample
467 ldr <register> , =<expression>
468@end smallexample
469
470The constant expression will be placed into the nearest literal pool (if it not
471already there) and a PC-relative LDR instruction will be generated.
472
473@end table
474
475For more information on the AArch64 instruction set and assembly language
476notation, see @samp{ARMv8 Instruction Set Overview} available at
477@uref{http://infocenter.arm.com}.
478
479
480@node AArch64 Mapping Symbols
481@section Mapping Symbols
482
483The AArch64 ELF specification requires that special symbols be inserted
484into object files to mark certain features:
485
486@table @code
487
488@cindex @code{$x}
489@item $x
490At the start of a region of code containing AArch64 instructions.
491
492@cindex @code{$d}
493@item $d
494At the start of a region of data.
495
496@end table
This page took 0.336164 seconds and 4 git commands to generate.