Add support for an ARM specific 'y' section attribute flag to mark the section as...
[deliverable/binutils-gdb.git] / gas / doc / c-arm.texi
CommitLineData
6f2750fe 1@c Copyright (C) 1996-2016 Free Software Foundation, Inc.
252b5132
RH
2@c This is part of the GAS manual.
3@c For copying conditions, see the file as.texinfo.
4
5@ifset GENERIC
6@page
7@node ARM-Dependent
8@chapter ARM Dependent Features
9@end ifset
10
11@ifclear GENERIC
12@node Machine Dependencies
13@chapter ARM Dependent Features
14@end ifclear
15
16@cindex ARM support
17@cindex Thumb support
18@menu
19* ARM Options:: Options
20* ARM Syntax:: Syntax
21* ARM Floating Point:: Floating Point
22* ARM Directives:: ARM Machine Directives
23* ARM Opcodes:: Opcodes
6057a28f 24* ARM Mapping Symbols:: Mapping Symbols
7da4f750 25* ARM Unwinding Tutorial:: Unwinding
91f68a68 26* ARM Section Attribute:: Section Attribute
252b5132
RH
27@end menu
28
29@node ARM Options
30@section Options
31@cindex ARM options (none)
32@cindex options for ARM (none)
adcf07e6 33
252b5132 34@table @code
adcf07e6 35
03b1477f 36@cindex @code{-mcpu=} command line option, ARM
92081f48 37@item -mcpu=@var{processor}[+@var{extension}@dots{}]
252b5132
RH
38This option specifies the target processor. The assembler will issue an
39error message if an attempt is made to assemble an instruction which
03b1477f 40will not execute on the target processor. The following processor names are
34bca508 41recognized:
03b1477f
RE
42@code{arm1},
43@code{arm2},
44@code{arm250},
45@code{arm3},
46@code{arm6},
47@code{arm60},
48@code{arm600},
49@code{arm610},
50@code{arm620},
51@code{arm7},
52@code{arm7m},
53@code{arm7d},
54@code{arm7dm},
55@code{arm7di},
56@code{arm7dmi},
57@code{arm70},
58@code{arm700},
59@code{arm700i},
60@code{arm710},
61@code{arm710t},
62@code{arm720},
63@code{arm720t},
64@code{arm740t},
65@code{arm710c},
66@code{arm7100},
67@code{arm7500},
68@code{arm7500fe},
69@code{arm7t},
70@code{arm7tdmi},
1ff4677c 71@code{arm7tdmi-s},
03b1477f
RE
72@code{arm8},
73@code{arm810},
74@code{strongarm},
75@code{strongarm1},
76@code{strongarm110},
77@code{strongarm1100},
78@code{strongarm1110},
79@code{arm9},
80@code{arm920},
81@code{arm920t},
82@code{arm922t},
83@code{arm940t},
84@code{arm9tdmi},
7fac0536
NC
85@code{fa526} (Faraday FA526 processor),
86@code{fa626} (Faraday FA626 processor),
03b1477f 87@code{arm9e},
7de9afa2 88@code{arm926e},
1ff4677c 89@code{arm926ej-s},
03b1477f
RE
90@code{arm946e-r0},
91@code{arm946e},
db8ac8f9 92@code{arm946e-s},
03b1477f
RE
93@code{arm966e-r0},
94@code{arm966e},
db8ac8f9
PB
95@code{arm966e-s},
96@code{arm968e-s},
03b1477f 97@code{arm10t},
db8ac8f9 98@code{arm10tdmi},
03b1477f
RE
99@code{arm10e},
100@code{arm1020},
101@code{arm1020t},
7de9afa2 102@code{arm1020e},
db8ac8f9 103@code{arm1022e},
1ff4677c 104@code{arm1026ej-s},
4a58c4bd
NC
105@code{fa606te} (Faraday FA606TE processor),
106@code{fa616te} (Faraday FA616TE processor),
7fac0536 107@code{fa626te} (Faraday FA626TE processor),
4a58c4bd 108@code{fmp626} (Faraday FMP626 processor),
7fac0536 109@code{fa726te} (Faraday FA726TE processor),
1ff4677c
RE
110@code{arm1136j-s},
111@code{arm1136jf-s},
db8ac8f9
PB
112@code{arm1156t2-s},
113@code{arm1156t2f-s},
0dd132b6
NC
114@code{arm1176jz-s},
115@code{arm1176jzf-s},
116@code{mpcore},
117@code{mpcorenovfp},
b38f9f31 118@code{cortex-a5},
c90460e4 119@code{cortex-a7},
62b3e311 120@code{cortex-a8},
15290f0a 121@code{cortex-a9},
dbb1f804 122@code{cortex-a15},
43cdc0a8 123@code{cortex-a35},
4469186b
KT
124@code{cortex-a53},
125@code{cortex-a57},
126@code{cortex-a72},
62b3e311 127@code{cortex-r4},
307c948d 128@code{cortex-r4f},
70a8bc5b 129@code{cortex-r5},
130@code{cortex-r7},
a715796b 131@code{cortex-m7},
7ef07ba0 132@code{cortex-m4},
62b3e311 133@code{cortex-m3},
5b19eaba
NC
134@code{cortex-m1},
135@code{cortex-m0},
ce32bd10 136@code{cortex-m0plus},
246496bb 137@code{exynos-m1},
ea0d6bb9
PT
138@code{marvell-pj4},
139@code{marvell-whitney},
6b21c2bf 140@code{qdf24xx},
ea0d6bb9
PT
141@code{xgene1},
142@code{xgene2},
03b1477f
RE
143@code{ep9312} (ARM920 with Cirrus Maverick coprocessor),
144@code{i80200} (Intel XScale processor)
e16bb312 145@code{iwmmxt} (Intel(r) XScale processor with Wireless MMX(tm) technology coprocessor)
03b1477f 146and
34bca508 147@code{xscale}.
03b1477f
RE
148The special name @code{all} may be used to allow the
149assembler to accept instructions valid for any ARM processor.
150
34bca508
L
151In addition to the basic instruction set, the assembler can be told to
152accept various extension mnemonics that extend the processor using the
03b1477f 153co-processor instruction space. For example, @code{-mcpu=arm920+maverick}
34bca508 154is equivalent to specifying @code{-mcpu=ep9312}.
69133863 155
34bca508 156Multiple extensions may be specified, separated by a @code{+}. The
69133863
MGD
157extensions should be specified in ascending alphabetical order.
158
34bca508 159Some extensions may be restricted to particular architectures; this is
60e5ef9f
MGD
160documented in the list of extensions below.
161
34bca508
L
162Extension mnemonics may also be removed from those the assembler accepts.
163This is done be prepending @code{no} to the option that adds the extension.
164Extensions that are removed should be listed after all extensions which have
165been added, again in ascending alphabetical order. For example,
69133863
MGD
166@code{-mcpu=ep9312+nomaverick} is equivalent to specifying @code{-mcpu=arm920}.
167
168
eea54501 169The following extensions are currently supported:
ea0d6bb9 170@code{crc}
bca38921
MGD
171@code{crypto} (Cryptography Extensions for v8-A architecture, implies @code{fp+simd}),
172@code{fp} (Floating Point Extensions for v8-A architecture),
173@code{idiv} (Integer Divide Extensions for v7-A and v7-R architectures),
69133863
MGD
174@code{iwmmxt},
175@code{iwmmxt2},
ea0d6bb9 176@code{xscale},
69133863 177@code{maverick},
ea0d6bb9
PT
178@code{mp} (Multiprocessing Extensions for v7-A and v7-R
179architectures),
b2a5fbdc 180@code{os} (Operating System for v6M architecture),
f4c65163 181@code{sec} (Security Extensions for v6K and v7-A architectures),
bca38921 182@code{simd} (Advanced SIMD Extensions for v8-A architecture, implies @code{fp}),
34bca508 183@code{virt} (Virtualization Extensions for v7-A architecture, implies
90ec0d68 184@code{idiv}),
d6b4b13e
MW
185@code{pan} (Priviliged Access Never Extensions for v8-A architecture),
186@code{rdma} (ARMv8.1 Advanced SIMD extensions for v8-A architecture, implies
187@code{simd})
03b1477f 188and
69133863 189@code{xscale}.
03b1477f
RE
190
191@cindex @code{-march=} command line option, ARM
92081f48 192@item -march=@var{architecture}[+@var{extension}@dots{}]
252b5132
RH
193This option specifies the target architecture. The assembler will issue
194an error message if an attempt is made to assemble an instruction which
34bca508
L
195will not execute on the target architecture. The following architecture
196names are recognized:
03b1477f
RE
197@code{armv1},
198@code{armv2},
199@code{armv2a},
200@code{armv2s},
201@code{armv3},
202@code{armv3m},
203@code{armv4},
204@code{armv4xm},
205@code{armv4t},
206@code{armv4txm},
207@code{armv5},
208@code{armv5t},
209@code{armv5txm},
210@code{armv5te},
09d92015 211@code{armv5texp},
c5f98204 212@code{armv6},
1ddd7f43 213@code{armv6j},
0dd132b6
NC
214@code{armv6k},
215@code{armv6z},
f33026a9 216@code{armv6kz},
b2a5fbdc
MGD
217@code{armv6-m},
218@code{armv6s-m},
62b3e311 219@code{armv7},
c450d570 220@code{armv7-a},
c9fb6e58 221@code{armv7ve},
c450d570
PB
222@code{armv7-r},
223@code{armv7-m},
9e3c6df6 224@code{armv7e-m},
bca38921 225@code{armv8-a},
a5932920 226@code{armv8.1-a},
56a1b672 227@code{armv8.2-a},
e16bb312 228@code{iwmmxt}
ea0d6bb9 229@code{iwmmxt2}
03b1477f
RE
230and
231@code{xscale}.
232If both @code{-mcpu} and
233@code{-march} are specified, the assembler will use
234the setting for @code{-mcpu}.
235
236The architecture option can be extended with the same instruction set
237extension options as the @code{-mcpu} option.
238
239@cindex @code{-mfpu=} command line option, ARM
240@item -mfpu=@var{floating-point-format}
241
242This option specifies the floating point format to assemble for. The
243assembler will issue an error message if an attempt is made to assemble
34bca508 244an instruction which will not execute on the target floating point unit.
03b1477f
RE
245The following format options are recognized:
246@code{softfpa},
247@code{fpe},
bc89618b
RE
248@code{fpe2},
249@code{fpe3},
03b1477f
RE
250@code{fpa},
251@code{fpa10},
252@code{fpa11},
253@code{arm7500fe},
254@code{softvfp},
255@code{softvfp+vfp},
256@code{vfp},
257@code{vfp10},
258@code{vfp10-r0},
259@code{vfp9},
260@code{vfpxd},
62f3b8c8
PB
261@code{vfpv2},
262@code{vfpv3},
263@code{vfpv3-fp16},
264@code{vfpv3-d16},
265@code{vfpv3-d16-fp16},
266@code{vfpv3xd},
267@code{vfpv3xd-d16},
268@code{vfpv4},
269@code{vfpv4-d16},
f0cd0667 270@code{fpv4-sp-d16},
a715796b
TG
271@code{fpv5-sp-d16},
272@code{fpv5-d16},
bca38921 273@code{fp-armv8},
09d92015
MM
274@code{arm1020t},
275@code{arm1020e},
b1cc4aeb 276@code{arm1136jf-s},
62f3b8c8
PB
277@code{maverick},
278@code{neon},
bca38921
MGD
279@code{neon-vfpv4},
280@code{neon-fp-armv8},
081e4c7d
MW
281@code{crypto-neon-fp-armv8},
282@code{neon-fp-armv8.1}
d6b4b13e 283and
081e4c7d 284@code{crypto-neon-fp-armv8.1}.
03b1477f
RE
285
286In addition to determining which instructions are assembled, this option
287also affects the way in which the @code{.double} assembler directive behaves
288when assembling little-endian code.
289
34bca508
L
290The default is dependent on the processor selected. For Architecture 5 or
291later, the default is to assembler for VFP instructions; for earlier
03b1477f 292architectures the default is to assemble for FPA instructions.
adcf07e6 293
252b5132
RH
294@cindex @code{-mthumb} command line option, ARM
295@item -mthumb
03b1477f 296This option specifies that the assembler should start assembling Thumb
34bca508 297instructions; that is, it should behave as though the file starts with a
03b1477f 298@code{.code 16} directive.
adcf07e6 299
252b5132
RH
300@cindex @code{-mthumb-interwork} command line option, ARM
301@item -mthumb-interwork
302This option specifies that the output generated by the assembler should
303be marked as supporting interworking.
adcf07e6 304
52970753
NC
305@cindex @code{-mimplicit-it} command line option, ARM
306@item -mimplicit-it=never
307@itemx -mimplicit-it=always
308@itemx -mimplicit-it=arm
309@itemx -mimplicit-it=thumb
310The @code{-mimplicit-it} option controls the behavior of the assembler when
311conditional instructions are not enclosed in IT blocks.
312There are four possible behaviors.
313If @code{never} is specified, such constructs cause a warning in ARM
314code and an error in Thumb-2 code.
315If @code{always} is specified, such constructs are accepted in both
316ARM and Thumb-2 code, where the IT instruction is added implicitly.
317If @code{arm} is specified, such constructs are accepted in ARM code
318and cause an error in Thumb-2 code.
319If @code{thumb} is specified, such constructs cause a warning in ARM
320code and are accepted in Thumb-2 code. If you omit this option, the
321behavior is equivalent to @code{-mimplicit-it=arm}.
e07e6e58 322
5a5829dd
NS
323@cindex @code{-mapcs-26} command line option, ARM
324@cindex @code{-mapcs-32} command line option, ARM
325@item -mapcs-26
326@itemx -mapcs-32
327These options specify that the output generated by the assembler should
252b5132
RH
328be marked as supporting the indicated version of the Arm Procedure.
329Calling Standard.
adcf07e6 330
077b8428
NC
331@cindex @code{-matpcs} command line option, ARM
332@item -matpcs
34bca508 333This option specifies that the output generated by the assembler should
077b8428
NC
334be marked as supporting the Arm/Thumb Procedure Calling Standard. If
335enabled this option will cause the assembler to create an empty
336debugging section in the object file called .arm.atpcs. Debuggers can
337use this to determine the ABI being used by.
338
adcf07e6 339@cindex @code{-mapcs-float} command line option, ARM
252b5132 340@item -mapcs-float
1be59579 341This indicates the floating point variant of the APCS should be
252b5132 342used. In this variant floating point arguments are passed in FP
550262c4 343registers rather than integer registers.
adcf07e6
NC
344
345@cindex @code{-mapcs-reentrant} command line option, ARM
252b5132
RH
346@item -mapcs-reentrant
347This indicates that the reentrant variant of the APCS should be used.
348This variant supports position independent code.
adcf07e6 349
33a392fb
PB
350@cindex @code{-mfloat-abi=} command line option, ARM
351@item -mfloat-abi=@var{abi}
352This option specifies that the output generated by the assembler should be
353marked as using specified floating point ABI.
354The following values are recognized:
355@code{soft},
356@code{softfp}
357and
358@code{hard}.
359
d507cf36
PB
360@cindex @code{-eabi=} command line option, ARM
361@item -meabi=@var{ver}
362This option specifies which EABI version the produced object files should
363conform to.
b45619c0 364The following values are recognized:
3a4a14e9
PB
365@code{gnu},
366@code{4}
d507cf36 367and
3a4a14e9 368@code{5}.
d507cf36 369
252b5132
RH
370@cindex @code{-EB} command line option, ARM
371@item -EB
372This option specifies that the output generated by the assembler should
373be marked as being encoded for a big-endian processor.
adcf07e6 374
080bb7bb
NC
375Note: If a program is being built for a system with big-endian data
376and little-endian instructions then it should be assembled with the
377@option{-EB} option, (all of it, code and data) and then linked with
378the @option{--be8} option. This will reverse the endianness of the
379instructions back to little-endian, but leave the data as big-endian.
380
252b5132
RH
381@cindex @code{-EL} command line option, ARM
382@item -EL
383This option specifies that the output generated by the assembler should
384be marked as being encoded for a little-endian processor.
adcf07e6 385
252b5132
RH
386@cindex @code{-k} command line option, ARM
387@cindex PIC code generation for ARM
388@item -k
a349d9dd
PB
389This option specifies that the output of the assembler should be marked
390as position-independent code (PIC).
adcf07e6 391
845b51d6
PB
392@cindex @code{--fix-v4bx} command line option, ARM
393@item --fix-v4bx
394Allow @code{BX} instructions in ARMv4 code. This is intended for use with
395the linker option of the same name.
396
278df34e
NS
397@cindex @code{-mwarn-deprecated} command line option, ARM
398@item -mwarn-deprecated
399@itemx -mno-warn-deprecated
400Enable or disable warnings about using deprecated options or
401features. The default is to warn.
402
2e6976a8
DG
403@cindex @code{-mccs} command line option, ARM
404@item -mccs
405Turns on CodeComposer Studio assembly syntax compatibility mode.
406
8b2d793c
NC
407@cindex @code{-mwarn-syms} command line option, ARM
408@item -mwarn-syms
409@itemx -mno-warn-syms
410Enable or disable warnings about symbols that match the names of ARM
411instructions. The default is to warn.
412
252b5132
RH
413@end table
414
415
416@node ARM Syntax
417@section Syntax
418@menu
cab7e4d9 419* ARM-Instruction-Set:: Instruction Set
252b5132
RH
420* ARM-Chars:: Special Characters
421* ARM-Regs:: Register Names
b6895b4f 422* ARM-Relocations:: Relocations
99f1a7a7 423* ARM-Neon-Alignment:: NEON Alignment Specifiers
252b5132
RH
424@end menu
425
cab7e4d9
NC
426@node ARM-Instruction-Set
427@subsection Instruction Set Syntax
428Two slightly different syntaxes are support for ARM and THUMB
429instructions. The default, @code{divided}, uses the old style where
430ARM and THUMB instructions had their own, separate syntaxes. The new,
431@code{unified} syntax, which can be selected via the @code{.syntax}
432directive, and has the following main features:
433
9e6f3811
AS
434@itemize @bullet
435@item
cab7e4d9
NC
436Immediate operands do not require a @code{#} prefix.
437
9e6f3811 438@item
cab7e4d9
NC
439The @code{IT} instruction may appear, and if it does it is validated
440against subsequent conditional affixes. In ARM mode it does not
441generate machine code, in THUMB mode it does.
442
9e6f3811 443@item
cab7e4d9
NC
444For ARM instructions the conditional affixes always appear at the end
445of the instruction. For THUMB instructions conditional affixes can be
446used, but only inside the scope of an @code{IT} instruction.
447
9e6f3811 448@item
cab7e4d9
NC
449All of the instructions new to the V6T2 architecture (and later) are
450available. (Only a few such instructions can be written in the
451@code{divided} syntax).
452
9e6f3811 453@item
cab7e4d9
NC
454The @code{.N} and @code{.W} suffixes are recognized and honored.
455
9e6f3811 456@item
cab7e4d9
NC
457All instructions set the flags if and only if they have an @code{s}
458affix.
9e6f3811 459@end itemize
cab7e4d9 460
252b5132
RH
461@node ARM-Chars
462@subsection Special Characters
463
464@cindex line comment character, ARM
465@cindex ARM line comment character
7c31ae13
NC
466The presence of a @samp{@@} anywhere on a line indicates the start of
467a comment that extends to the end of that line.
468
469If a @samp{#} appears as the first character of a line then the whole
470line is treated as a comment, but in this case the line could also be
471a logical line number directive (@pxref{Comments}) or a preprocessor
472control command (@pxref{Preprocessing}).
550262c4
NC
473
474@cindex line separator, ARM
475@cindex statement separator, ARM
476@cindex ARM line separator
a349d9dd
PB
477The @samp{;} character can be used instead of a newline to separate
478statements.
550262c4
NC
479
480@cindex immediate character, ARM
481@cindex ARM immediate character
482Either @samp{#} or @samp{$} can be used to indicate immediate operands.
252b5132
RH
483
484@cindex identifiers, ARM
485@cindex ARM identifiers
486*TODO* Explain about /data modifier on symbols.
487
488@node ARM-Regs
489@subsection Register Names
490
491@cindex ARM register names
492@cindex register names, ARM
493*TODO* Explain about ARM register naming, and the predefined names.
494
b6895b4f
PB
495@node ARM-Relocations
496@subsection ARM relocation generation
497
498@cindex data relocations, ARM
499@cindex ARM data relocations
500Specific data relocations can be generated by putting the relocation name
501in parentheses after the symbol name. For example:
502
503@smallexample
504 .word foo(TARGET1)
505@end smallexample
506
507This will generate an @samp{R_ARM_TARGET1} relocation against the symbol
508@var{foo}.
509The following relocations are supported:
510@code{GOT},
511@code{GOTOFF},
512@code{TARGET1},
513@code{TARGET2},
514@code{SBREL},
515@code{TLSGD},
516@code{TLSLDM},
517@code{TLSLDO},
0855e32b
NS
518@code{TLSDESC},
519@code{TLSCALL},
b43420e6
NC
520@code{GOTTPOFF},
521@code{GOT_PREL}
b6895b4f
PB
522and
523@code{TPOFF}.
524
525For compatibility with older toolchains the assembler also accepts
3da1d841
NC
526@code{(PLT)} after branch targets. On legacy targets this will
527generate the deprecated @samp{R_ARM_PLT32} relocation. On EABI
528targets it will encode either the @samp{R_ARM_CALL} or
529@samp{R_ARM_JUMP24} relocation, as appropriate.
b6895b4f
PB
530
531@cindex MOVW and MOVT relocations, ARM
532Relocations for @samp{MOVW} and @samp{MOVT} instructions can be generated
533by prefixing the value with @samp{#:lower16:} and @samp{#:upper16}
b45619c0 534respectively. For example to load the 32-bit address of foo into r0:
252b5132 535
b6895b4f
PB
536@smallexample
537 MOVW r0, #:lower16:foo
538 MOVT r0, #:upper16:foo
539@end smallexample
252b5132 540
72d98d16
MG
541Relocations @samp{R_ARM_THM_ALU_ABS_G0_NC}, @samp{R_ARM_THM_ALU_ABS_G1_NC},
542@samp{R_ARM_THM_ALU_ABS_G2_NC} and @samp{R_ARM_THM_ALU_ABS_G3_NC} can be
543generated by prefixing the value with @samp{#:lower0_7:#},
544@samp{#:lower8_15:#}, @samp{#:upper0_7:#} and @samp{#:upper8_15:#}
545respectively. For example to load the 32-bit address of foo into r0:
546
547@smallexample
548 MOVS r0, #:upper8_15:#foo
549 LSLS r0, r0, #8
550 ADDS r0, #:upper0_7:#foo
551 LSLS r0, r0, #8
552 ADDS r0, #:lower8_15:#foo
553 LSLS r0, r0, #8
554 ADDS r0, #:lower0_7:#foo
555@end smallexample
556
ba724cfc
NC
557@node ARM-Neon-Alignment
558@subsection NEON Alignment Specifiers
559
560@cindex alignment for NEON instructions
561Some NEON load/store instructions allow an optional address
562alignment qualifier.
563The ARM documentation specifies that this is indicated by
564@samp{@@ @var{align}}. However GAS already interprets
565the @samp{@@} character as a "line comment" start,
566so @samp{: @var{align}} is used instead. For example:
567
568@smallexample
569 vld1.8 @{q0@}, [r0, :128]
570@end smallexample
571
572@node ARM Floating Point
573@section Floating Point
574
575@cindex floating point, ARM (@sc{ieee})
576@cindex ARM floating point (@sc{ieee})
577The ARM family uses @sc{ieee} floating-point numbers.
578
252b5132
RH
579@node ARM Directives
580@section ARM Machine Directives
581
582@cindex machine directives, ARM
583@cindex ARM machine directives
584@table @code
585
4a6bc624
NS
586@c AAAAAAAAAAAAAAAAAAAAAAAAA
587
588@cindex @code{.2byte} directive, ARM
589@cindex @code{.4byte} directive, ARM
590@cindex @code{.8byte} directive, ARM
591@item .2byte @var{expression} [, @var{expression}]*
592@itemx .4byte @var{expression} [, @var{expression}]*
593@itemx .8byte @var{expression} [, @var{expression}]*
594These directives write 2, 4 or 8 byte values to the output section.
595
596@cindex @code{.align} directive, ARM
adcf07e6
NC
597@item .align @var{expression} [, @var{expression}]
598This is the generic @var{.align} directive. For the ARM however if the
599first argument is zero (ie no alignment is needed) the assembler will
600behave as if the argument had been 2 (ie pad to the next four byte
062b7c0c 601boundary). This is for compatibility with ARM's own assembler.
adcf07e6 602
4a6bc624
NS
603@cindex @code{.arch} directive, ARM
604@item .arch @var{name}
605Select the target architecture. Valid values for @var{name} are the same as
606for the @option{-march} commandline option.
252b5132 607
34bca508 608Specifying @code{.arch} clears any previously selected architecture
69133863
MGD
609extensions.
610
611@cindex @code{.arch_extension} directive, ARM
612@item .arch_extension @var{name}
34bca508
L
613Add or remove an architecture extension to the target architecture. Valid
614values for @var{name} are the same as those accepted as architectural
69133863
MGD
615extensions by the @option{-mcpu} commandline option.
616
617@code{.arch_extension} may be used multiple times to add or remove extensions
618incrementally to the architecture being compiled for.
619
4a6bc624
NS
620@cindex @code{.arm} directive, ARM
621@item .arm
622This performs the same action as @var{.code 32}.
252b5132 623
4a6bc624 624@c BBBBBBBBBBBBBBBBBBBBBBBBBB
0bbf2aa4 625
4a6bc624
NS
626@cindex @code{.bss} directive, ARM
627@item .bss
628This directive switches to the @code{.bss} section.
0bbf2aa4 629
4a6bc624
NS
630@c CCCCCCCCCCCCCCCCCCCCCCCCCC
631
632@cindex @code{.cantunwind} directive, ARM
633@item .cantunwind
634Prevents unwinding through the current function. No personality routine
635or exception table data is required or permitted.
636
637@cindex @code{.code} directive, ARM
638@item .code @code{[16|32]}
639This directive selects the instruction set being generated. The value 16
640selects Thumb, with the value 32 selecting ARM.
641
642@cindex @code{.cpu} directive, ARM
643@item .cpu @var{name}
644Select the target processor. Valid values for @var{name} are the same as
645for the @option{-mcpu} commandline option.
646
34bca508 647Specifying @code{.cpu} clears any previously selected architecture
69133863
MGD
648extensions.
649
4a6bc624
NS
650@c DDDDDDDDDDDDDDDDDDDDDDDDDD
651
652@cindex @code{.dn} and @code{.qn} directives, ARM
f467aa98 653@item @var{name} .dn @var{register name} [@var{.type}] [[@var{index}]]
1f9bb1ca 654@itemx @var{name} .qn @var{register name} [@var{.type}] [[@var{index}]]
23753660
JB
655
656The @code{dn} and @code{qn} directives are used to create typed
657and/or indexed register aliases for use in Advanced SIMD Extension
658(Neon) instructions. The former should be used to create aliases
659of double-precision registers, and the latter to create aliases of
660quad-precision registers.
661
662If these directives are used to create typed aliases, those aliases can
663be used in Neon instructions instead of writing types after the mnemonic
664or after each operand. For example:
665
666@smallexample
667 x .dn d2.f32
668 y .dn d3.f32
669 z .dn d4.f32[1]
670 vmul x,y,z
671@end smallexample
672
673This is equivalent to writing the following:
674
675@smallexample
676 vmul.f32 d2,d3,d4[1]
677@end smallexample
678
679Aliases created using @code{dn} or @code{qn} can be destroyed using
680@code{unreq}.
681
4a6bc624 682@c EEEEEEEEEEEEEEEEEEEEEEEEEE
252b5132 683
4a6bc624
NS
684@cindex @code{.eabi_attribute} directive, ARM
685@item .eabi_attribute @var{tag}, @var{value}
686Set the EABI object attribute @var{tag} to @var{value}.
252b5132 687
4a6bc624
NS
688The @var{tag} is either an attribute number, or one of the following:
689@code{Tag_CPU_raw_name}, @code{Tag_CPU_name}, @code{Tag_CPU_arch},
690@code{Tag_CPU_arch_profile}, @code{Tag_ARM_ISA_use},
75375b3e 691@code{Tag_THUMB_ISA_use}, @code{Tag_FP_arch}, @code{Tag_WMMX_arch},
4a6bc624
NS
692@code{Tag_Advanced_SIMD_arch}, @code{Tag_PCS_config},
693@code{Tag_ABI_PCS_R9_use}, @code{Tag_ABI_PCS_RW_data},
694@code{Tag_ABI_PCS_RO_data}, @code{Tag_ABI_PCS_GOT_use},
695@code{Tag_ABI_PCS_wchar_t}, @code{Tag_ABI_FP_rounding},
696@code{Tag_ABI_FP_denormal}, @code{Tag_ABI_FP_exceptions},
697@code{Tag_ABI_FP_user_exceptions}, @code{Tag_ABI_FP_number_model},
75375b3e 698@code{Tag_ABI_align_needed}, @code{Tag_ABI_align_preserved},
4a6bc624
NS
699@code{Tag_ABI_enum_size}, @code{Tag_ABI_HardFP_use},
700@code{Tag_ABI_VFP_args}, @code{Tag_ABI_WMMX_args},
701@code{Tag_ABI_optimization_goals}, @code{Tag_ABI_FP_optimization_goals},
702@code{Tag_compatibility}, @code{Tag_CPU_unaligned_access},
75375b3e 703@code{Tag_FP_HP_extension}, @code{Tag_ABI_FP_16bit_format},
cd21e546 704@code{Tag_MPextension_use}, @code{Tag_DIV_use},
4a6bc624
NS
705@code{Tag_nodefaults}, @code{Tag_also_compatible_with},
706@code{Tag_conformance}, @code{Tag_T2EE_use},
cd21e546 707@code{Tag_Virtualization_use}
4a6bc624
NS
708
709The @var{value} is either a @code{number}, @code{"string"}, or
710@code{number, "string"} depending on the tag.
711
75375b3e 712Note - the following legacy values are also accepted by @var{tag}:
34bca508 713@code{Tag_VFP_arch}, @code{Tag_ABI_align8_needed},
75375b3e
MGD
714@code{Tag_ABI_align8_preserved}, @code{Tag_VFP_HP_extension},
715
4a6bc624
NS
716@cindex @code{.even} directive, ARM
717@item .even
718This directive aligns to an even-numbered address.
719
720@cindex @code{.extend} directive, ARM
721@cindex @code{.ldouble} directive, ARM
722@item .extend @var{expression} [, @var{expression}]*
723@itemx .ldouble @var{expression} [, @var{expression}]*
724These directives write 12byte long double floating-point values to the
725output section. These are not compatible with current ARM processors
726or ABIs.
727
728@c FFFFFFFFFFFFFFFFFFFFFFFFFF
729
730@anchor{arm_fnend}
731@cindex @code{.fnend} directive, ARM
732@item .fnend
733Marks the end of a function with an unwind table entry. The unwind index
734table entry is created when this directive is processed.
252b5132 735
4a6bc624
NS
736If no personality routine has been specified then standard personality
737routine 0 or 1 will be used, depending on the number of unwind opcodes
738required.
739
740@anchor{arm_fnstart}
741@cindex @code{.fnstart} directive, ARM
742@item .fnstart
743Marks the start of a function with an unwind table entry.
744
745@cindex @code{.force_thumb} directive, ARM
252b5132
RH
746@item .force_thumb
747This directive forces the selection of Thumb instructions, even if the
748target processor does not support those instructions
749
4a6bc624
NS
750@cindex @code{.fpu} directive, ARM
751@item .fpu @var{name}
752Select the floating-point unit to assemble for. Valid values for @var{name}
753are the same as for the @option{-mfpu} commandline option.
252b5132 754
4a6bc624
NS
755@c GGGGGGGGGGGGGGGGGGGGGGGGGG
756@c HHHHHHHHHHHHHHHHHHHHHHHHHH
e1da3f5b 757
4a6bc624
NS
758@cindex @code{.handlerdata} directive, ARM
759@item .handlerdata
760Marks the end of the current function, and the start of the exception table
761entry for that function. Anything between this directive and the
762@code{.fnend} directive will be added to the exception table entry.
763
764Must be preceded by a @code{.personality} or @code{.personalityindex}
765directive.
766
767@c IIIIIIIIIIIIIIIIIIIIIIIIII
c921be7d
NC
768
769@cindex @code{.inst} directive, ARM
770@item .inst @var{opcode} [ , @dots{} ]
1f9bb1ca
AS
771@itemx .inst.n @var{opcode} [ , @dots{} ]
772@itemx .inst.w @var{opcode} [ , @dots{} ]
c921be7d
NC
773Generates the instruction corresponding to the numerical value @var{opcode}.
774@code{.inst.n} and @code{.inst.w} allow the Thumb instruction size to be
775specified explicitly, overriding the normal encoding rules.
776
4a6bc624
NS
777@c JJJJJJJJJJJJJJJJJJJJJJJJJJ
778@c KKKKKKKKKKKKKKKKKKKKKKKKKK
779@c LLLLLLLLLLLLLLLLLLLLLLLLLL
780
781@item .ldouble @var{expression} [, @var{expression}]*
782See @code{.extend}.
5395a469 783
252b5132
RH
784@cindex @code{.ltorg} directive, ARM
785@item .ltorg
786This directive causes the current contents of the literal pool to be
787dumped into the current section (which is assumed to be the .text
788section) at the current location (aligned to a word boundary).
3d0c9500
NC
789@code{GAS} maintains a separate literal pool for each section and each
790sub-section. The @code{.ltorg} directive will only affect the literal
791pool of the current section and sub-section. At the end of assembly
792all remaining, un-empty literal pools will automatically be dumped.
793
794Note - older versions of @code{GAS} would dump the current literal
795pool any time a section change occurred. This is no longer done, since
796it prevents accurate control of the placement of literal pools.
252b5132 797
4a6bc624 798@c MMMMMMMMMMMMMMMMMMMMMMMMMM
252b5132 799
4a6bc624
NS
800@cindex @code{.movsp} directive, ARM
801@item .movsp @var{reg} [, #@var{offset}]
802Tell the unwinder that @var{reg} contains an offset from the current
803stack pointer. If @var{offset} is not specified then it is assumed to be
804zero.
7ed4c4c5 805
4a6bc624
NS
806@c NNNNNNNNNNNNNNNNNNNNNNNNNN
807@c OOOOOOOOOOOOOOOOOOOOOOOOOO
7ed4c4c5 808
4a6bc624
NS
809@cindex @code{.object_arch} directive, ARM
810@item .object_arch @var{name}
811Override the architecture recorded in the EABI object attribute section.
812Valid values for @var{name} are the same as for the @code{.arch} directive.
813Typically this is useful when code uses runtime detection of CPU features.
7ed4c4c5 814
4a6bc624
NS
815@c PPPPPPPPPPPPPPPPPPPPPPPPPP
816
817@cindex @code{.packed} directive, ARM
818@item .packed @var{expression} [, @var{expression}]*
819This directive writes 12-byte packed floating-point values to the
820output section. These are not compatible with current ARM processors
821or ABIs.
822
ea4cff4f 823@anchor{arm_pad}
4a6bc624
NS
824@cindex @code{.pad} directive, ARM
825@item .pad #@var{count}
826Generate unwinder annotations for a stack adjustment of @var{count} bytes.
827A positive value indicates the function prologue allocated stack space by
828decrementing the stack pointer.
7ed4c4c5
NC
829
830@cindex @code{.personality} directive, ARM
831@item .personality @var{name}
832Sets the personality routine for the current function to @var{name}.
833
834@cindex @code{.personalityindex} directive, ARM
835@item .personalityindex @var{index}
836Sets the personality routine for the current function to the EABI standard
837routine number @var{index}
838
4a6bc624
NS
839@cindex @code{.pool} directive, ARM
840@item .pool
841This is a synonym for .ltorg.
7ed4c4c5 842
4a6bc624
NS
843@c QQQQQQQQQQQQQQQQQQQQQQQQQQ
844@c RRRRRRRRRRRRRRRRRRRRRRRRRR
845
846@cindex @code{.req} directive, ARM
847@item @var{name} .req @var{register name}
848This creates an alias for @var{register name} called @var{name}. For
849example:
850
851@smallexample
852 foo .req r0
853@end smallexample
854
855@c SSSSSSSSSSSSSSSSSSSSSSSSSS
7ed4c4c5 856
7da4f750 857@anchor{arm_save}
7ed4c4c5
NC
858@cindex @code{.save} directive, ARM
859@item .save @var{reglist}
860Generate unwinder annotations to restore the registers in @var{reglist}.
861The format of @var{reglist} is the same as the corresponding store-multiple
862instruction.
863
864@smallexample
865@exdent @emph{core registers}
866 .save @{r4, r5, r6, lr@}
867 stmfd sp!, @{r4, r5, r6, lr@}
868@exdent @emph{FPA registers}
869 .save f4, 2
870 sfmfd f4, 2, [sp]!
871@exdent @emph{VFP registers}
872 .save @{d8, d9, d10@}
fa073d69 873 fstmdx sp!, @{d8, d9, d10@}
7ed4c4c5
NC
874@exdent @emph{iWMMXt registers}
875 .save @{wr10, wr11@}
876 wstrd wr11, [sp, #-8]!
877 wstrd wr10, [sp, #-8]!
878or
879 .save wr11
880 wstrd wr11, [sp, #-8]!
881 .save wr10
882 wstrd wr10, [sp, #-8]!
883@end smallexample
884
7da4f750 885@anchor{arm_setfp}
7ed4c4c5
NC
886@cindex @code{.setfp} directive, ARM
887@item .setfp @var{fpreg}, @var{spreg} [, #@var{offset}]
4a6bc624 888Make all unwinder annotations relative to a frame pointer. Without this
7ed4c4c5
NC
889the unwinder will use offsets from the stack pointer.
890
a5b82cbe 891The syntax of this directive is the same as the @code{add} or @code{mov}
7ed4c4c5
NC
892instruction used to set the frame pointer. @var{spreg} must be either
893@code{sp} or mentioned in a previous @code{.movsp} directive.
894
895@smallexample
896.movsp ip
897mov ip, sp
898@dots{}
899.setfp fp, ip, #4
a5b82cbe 900add fp, ip, #4
7ed4c4c5
NC
901@end smallexample
902
4a6bc624
NS
903@cindex @code{.secrel32} directive, ARM
904@item .secrel32 @var{expression} [, @var{expression}]*
905This directive emits relocations that evaluate to the section-relative
906offset of each expression's symbol. This directive is only supported
907for PE targets.
908
cab7e4d9
NC
909@cindex @code{.syntax} directive, ARM
910@item .syntax [@code{unified} | @code{divided}]
911This directive sets the Instruction Set Syntax as described in the
912@ref{ARM-Instruction-Set} section.
913
4a6bc624
NS
914@c TTTTTTTTTTTTTTTTTTTTTTTTTT
915
916@cindex @code{.thumb} directive, ARM
917@item .thumb
918This performs the same action as @var{.code 16}.
919
920@cindex @code{.thumb_func} directive, ARM
921@item .thumb_func
922This directive specifies that the following symbol is the name of a
923Thumb encoded function. This information is necessary in order to allow
924the assembler and linker to generate correct code for interworking
925between Arm and Thumb instructions and should be used even if
926interworking is not going to be performed. The presence of this
927directive also implies @code{.thumb}
928
929This directive is not neccessary when generating EABI objects. On these
930targets the encoding is implicit when generating Thumb code.
931
932@cindex @code{.thumb_set} directive, ARM
933@item .thumb_set
934This performs the equivalent of a @code{.set} directive in that it
935creates a symbol which is an alias for another symbol (possibly not yet
936defined). This directive also has the added property in that it marks
937the aliased symbol as being a thumb function entry point, in the same
938way that the @code{.thumb_func} directive does.
939
0855e32b
NS
940@cindex @code{.tlsdescseq} directive, ARM
941@item .tlsdescseq @var{tls-variable}
942This directive is used to annotate parts of an inlined TLS descriptor
943trampoline. Normally the trampoline is provided by the linker, and
944this directive is not needed.
945
4a6bc624
NS
946@c UUUUUUUUUUUUUUUUUUUUUUUUUU
947
948@cindex @code{.unreq} directive, ARM
949@item .unreq @var{alias-name}
950This undefines a register alias which was previously defined using the
951@code{req}, @code{dn} or @code{qn} directives. For example:
952
953@smallexample
954 foo .req r0
955 .unreq foo
956@end smallexample
957
958An error occurs if the name is undefined. Note - this pseudo op can
959be used to delete builtin in register name aliases (eg 'r0'). This
960should only be done if it is really necessary.
961
7ed4c4c5 962@cindex @code{.unwind_raw} directive, ARM
4a6bc624 963@item .unwind_raw @var{offset}, @var{byte1}, @dots{}
7ed4c4c5
NC
964Insert one of more arbitary unwind opcode bytes, which are known to adjust
965the stack pointer by @var{offset} bytes.
966
967For example @code{.unwind_raw 4, 0xb1, 0x01} is equivalent to
968@code{.save @{r0@}}
969
4a6bc624 970@c VVVVVVVVVVVVVVVVVVVVVVVVVV
ee065d83 971
4a6bc624
NS
972@cindex @code{.vsave} directive, ARM
973@item .vsave @var{vfp-reglist}
974Generate unwinder annotations to restore the VFP registers in @var{vfp-reglist}
975using FLDMD. Also works for VFPv3 registers
976that are to be restored using VLDM.
977The format of @var{vfp-reglist} is the same as the corresponding store-multiple
978instruction.
ee065d83 979
4a6bc624
NS
980@smallexample
981@exdent @emph{VFP registers}
982 .vsave @{d8, d9, d10@}
983 fstmdd sp!, @{d8, d9, d10@}
984@exdent @emph{VFPv3 registers}
985 .vsave @{d15, d16, d17@}
986 vstm sp!, @{d15, d16, d17@}
987@end smallexample
e04befd0 988
4a6bc624
NS
989Since FLDMX and FSTMX are now deprecated, this directive should be
990used in favour of @code{.save} for saving VFP registers for ARMv6 and above.
e04befd0 991
4a6bc624
NS
992@c WWWWWWWWWWWWWWWWWWWWWWWWWW
993@c XXXXXXXXXXXXXXXXXXXXXXXXXX
994@c YYYYYYYYYYYYYYYYYYYYYYYYYY
995@c ZZZZZZZZZZZZZZZZZZZZZZZZZZ
ee065d83 996
252b5132
RH
997@end table
998
999@node ARM Opcodes
1000@section Opcodes
1001
1002@cindex ARM opcodes
1003@cindex opcodes for ARM
49a5575c
NC
1004@code{@value{AS}} implements all the standard ARM opcodes. It also
1005implements several pseudo opcodes, including several synthetic load
34bca508 1006instructions.
252b5132 1007
49a5575c
NC
1008@table @code
1009
1010@cindex @code{NOP} pseudo op, ARM
1011@item NOP
1012@smallexample
1013 nop
1014@end smallexample
252b5132 1015
49a5575c
NC
1016This pseudo op will always evaluate to a legal ARM instruction that does
1017nothing. Currently it will evaluate to MOV r0, r0.
252b5132 1018
49a5575c 1019@cindex @code{LDR reg,=<label>} pseudo op, ARM
34bca508 1020@item LDR
252b5132
RH
1021@smallexample
1022 ldr <register> , = <expression>
1023@end smallexample
1024
1025If expression evaluates to a numeric constant then a MOV or MVN
1026instruction will be used in place of the LDR instruction, if the
1027constant can be generated by either of these instructions. Otherwise
1028the constant will be placed into the nearest literal pool (if it not
1029already there) and a PC relative LDR instruction will be generated.
1030
49a5575c
NC
1031@cindex @code{ADR reg,<label>} pseudo op, ARM
1032@item ADR
1033@smallexample
1034 adr <register> <label>
1035@end smallexample
1036
1037This instruction will load the address of @var{label} into the indicated
1038register. The instruction will evaluate to a PC relative ADD or SUB
1039instruction depending upon where the label is located. If the label is
1040out of range, or if it is not defined in the same file (and section) as
1041the ADR instruction, then an error will be generated. This instruction
1042will not make use of the literal pool.
1043
1044@cindex @code{ADRL reg,<label>} pseudo op, ARM
34bca508 1045@item ADRL
49a5575c
NC
1046@smallexample
1047 adrl <register> <label>
1048@end smallexample
1049
1050This instruction will load the address of @var{label} into the indicated
a349d9dd 1051register. The instruction will evaluate to one or two PC relative ADD
49a5575c
NC
1052or SUB instructions depending upon where the label is located. If a
1053second instruction is not needed a NOP instruction will be generated in
1054its place, so that this instruction is always 8 bytes long.
1055
1056If the label is out of range, or if it is not defined in the same file
1057(and section) as the ADRL instruction, then an error will be generated.
1058This instruction will not make use of the literal pool.
1059
1060@end table
1061
252b5132
RH
1062For information on the ARM or Thumb instruction sets, see @cite{ARM
1063Software Development Toolkit Reference Manual}, Advanced RISC Machines
1064Ltd.
1065
6057a28f
NC
1066@node ARM Mapping Symbols
1067@section Mapping Symbols
1068
1069The ARM ELF specification requires that special symbols be inserted
1070into object files to mark certain features:
1071
1072@table @code
1073
1074@cindex @code{$a}
1075@item $a
1076At the start of a region of code containing ARM instructions.
1077
1078@cindex @code{$t}
1079@item $t
1080At the start of a region of code containing THUMB instructions.
1081
1082@cindex @code{$d}
1083@item $d
1084At the start of a region of data.
1085
1086@end table
1087
1088The assembler will automatically insert these symbols for you - there
1089is no need to code them yourself. Support for tagging symbols ($b,
1090$f, $p and $m) which is also mentioned in the current ARM ELF
1091specification is not implemented. This is because they have been
1092dropped from the new EABI and so tools cannot rely upon their
1093presence.
1094
7da4f750
MM
1095@node ARM Unwinding Tutorial
1096@section Unwinding
1097
1098The ABI for the ARM Architecture specifies a standard format for
1099exception unwind information. This information is used when an
1100exception is thrown to determine where control should be transferred.
1101In particular, the unwind information is used to determine which
1102function called the function that threw the exception, and which
1103function called that one, and so forth. This information is also used
1104to restore the values of callee-saved registers in the function
1105catching the exception.
1106
1107If you are writing functions in assembly code, and those functions
1108call other functions that throw exceptions, you must use assembly
1109pseudo ops to ensure that appropriate exception unwind information is
1110generated. Otherwise, if one of the functions called by your assembly
1111code throws an exception, the run-time library will be unable to
1112unwind the stack through your assembly code and your program will not
1113behave correctly.
1114
1115To illustrate the use of these pseudo ops, we will examine the code
1116that G++ generates for the following C++ input:
1117
1118@verbatim
1119void callee (int *);
1120
34bca508
L
1121int
1122caller ()
7da4f750
MM
1123{
1124 int i;
1125 callee (&i);
34bca508 1126 return i;
7da4f750
MM
1127}
1128@end verbatim
1129
1130This example does not show how to throw or catch an exception from
1131assembly code. That is a much more complex operation and should
1132always be done in a high-level language, such as C++, that directly
1133supports exceptions.
1134
1135The code generated by one particular version of G++ when compiling the
1136example above is:
1137
1138@verbatim
1139_Z6callerv:
1140 .fnstart
1141.LFB2:
1142 @ Function supports interworking.
1143 @ args = 0, pretend = 0, frame = 8
1144 @ frame_needed = 1, uses_anonymous_args = 0
1145 stmfd sp!, {fp, lr}
1146 .save {fp, lr}
1147.LCFI0:
1148 .setfp fp, sp, #4
1149 add fp, sp, #4
1150.LCFI1:
1151 .pad #8
1152 sub sp, sp, #8
1153.LCFI2:
1154 sub r3, fp, #8
1155 mov r0, r3
1156 bl _Z6calleePi
1157 ldr r3, [fp, #-8]
1158 mov r0, r3
1159 sub sp, fp, #4
1160 ldmfd sp!, {fp, lr}
1161 bx lr
1162.LFE2:
1163 .fnend
1164@end verbatim
1165
1166Of course, the sequence of instructions varies based on the options
1167you pass to GCC and on the version of GCC in use. The exact
1168instructions are not important since we are focusing on the pseudo ops
1169that are used to generate unwind information.
1170
1171An important assumption made by the unwinder is that the stack frame
1172does not change during the body of the function. In particular, since
1173we assume that the assembly code does not itself throw an exception,
1174the only point where an exception can be thrown is from a call, such
1175as the @code{bl} instruction above. At each call site, the same saved
1176registers (including @code{lr}, which indicates the return address)
1177must be located in the same locations relative to the frame pointer.
1178
1179The @code{.fnstart} (@pxref{arm_fnstart,,.fnstart pseudo op}) pseudo
1180op appears immediately before the first instruction of the function
1181while the @code{.fnend} (@pxref{arm_fnend,,.fnend pseudo op}) pseudo
1182op appears immediately after the last instruction of the function.
34bca508 1183These pseudo ops specify the range of the function.
7da4f750
MM
1184
1185Only the order of the other pseudos ops (e.g., @code{.setfp} or
1186@code{.pad}) matters; their exact locations are irrelevant. In the
1187example above, the compiler emits the pseudo ops with particular
1188instructions. That makes it easier to understand the code, but it is
1189not required for correctness. It would work just as well to emit all
1190of the pseudo ops other than @code{.fnend} in the same order, but
1191immediately after @code{.fnstart}.
1192
1193The @code{.save} (@pxref{arm_save,,.save pseudo op}) pseudo op
1194indicates registers that have been saved to the stack so that they can
1195be restored before the function returns. The argument to the
1196@code{.save} pseudo op is a list of registers to save. If a register
1197is ``callee-saved'' (as specified by the ABI) and is modified by the
1198function you are writing, then your code must save the value before it
1199is modified and restore the original value before the function
1200returns. If an exception is thrown, the run-time library restores the
1201values of these registers from their locations on the stack before
1202returning control to the exception handler. (Of course, if an
1203exception is not thrown, the function that contains the @code{.save}
1204pseudo op restores these registers in the function epilogue, as is
1205done with the @code{ldmfd} instruction above.)
1206
1207You do not have to save callee-saved registers at the very beginning
1208of the function and you do not need to use the @code{.save} pseudo op
1209immediately following the point at which the registers are saved.
1210However, if you modify a callee-saved register, you must save it on
1211the stack before modifying it and before calling any functions which
1212might throw an exception. And, you must use the @code{.save} pseudo
1213op to indicate that you have done so.
1214
1215The @code{.pad} (@pxref{arm_pad,,.pad}) pseudo op indicates a
1216modification of the stack pointer that does not save any registers.
1217The argument is the number of bytes (in decimal) that are subtracted
1218from the stack pointer. (On ARM CPUs, the stack grows downwards, so
1219subtracting from the stack pointer increases the size of the stack.)
1220
1221The @code{.setfp} (@pxref{arm_setfp,,.setfp pseudo op}) pseudo op
1222indicates the register that contains the frame pointer. The first
1223argument is the register that is set, which is typically @code{fp}.
1224The second argument indicates the register from which the frame
1225pointer takes its value. The third argument, if present, is the value
1226(in decimal) added to the register specified by the second argument to
1227compute the value of the frame pointer. You should not modify the
1228frame pointer in the body of the function.
1229
1230If you do not use a frame pointer, then you should not use the
1231@code{.setfp} pseudo op. If you do not use a frame pointer, then you
1232should avoid modifying the stack pointer outside of the function
1233prologue. Otherwise, the run-time library will be unable to find
1234saved registers when it is unwinding the stack.
1235
1236The pseudo ops described above are sufficient for writing assembly
1237code that calls functions which may throw exceptions. If you need to
1238know more about the object-file format used to represent unwind
1239information, you may consult the @cite{Exception Handling ABI for the
1240ARM Architecture} available from @uref{http://infocenter.arm.com}.
91f68a68
MG
1241
1242@node ARM Section Attribute
1243@section Section Attribute
1244
1245@cindex ARM section attribute
1246@table @code
1247@item y
1248This letter specifies a text section with NOREAD attribute for
1249hardware that supports execute-only memory region. If not supported
1250by hardware a section with this attribute will be treated as normal
1251text section.
1252@end table
This page took 0.709445 seconds and 4 git commands to generate.