[binutils][arm] BFloat16 enablement [4/X]
[deliverable/binutils-gdb.git] / gas / doc / c-arm.texi
CommitLineData
82704155 1@c Copyright (C) 1996-2019 Free Software Foundation, Inc.
252b5132
RH
2@c This is part of the GAS manual.
3@c For copying conditions, see the file as.texinfo.
4
5@ifset GENERIC
6@page
7@node ARM-Dependent
8@chapter ARM Dependent Features
9@end ifset
10
11@ifclear GENERIC
12@node Machine Dependencies
13@chapter ARM Dependent Features
14@end ifclear
15
16@cindex ARM support
17@cindex Thumb support
18@menu
19* ARM Options:: Options
20* ARM Syntax:: Syntax
21* ARM Floating Point:: Floating Point
22* ARM Directives:: ARM Machine Directives
23* ARM Opcodes:: Opcodes
6057a28f 24* ARM Mapping Symbols:: Mapping Symbols
7da4f750 25* ARM Unwinding Tutorial:: Unwinding
252b5132
RH
26@end menu
27
28@node ARM Options
29@section Options
30@cindex ARM options (none)
31@cindex options for ARM (none)
adcf07e6 32
252b5132 33@table @code
adcf07e6 34
a05a5b64 35@cindex @code{-mcpu=} command-line option, ARM
92081f48 36@item -mcpu=@var{processor}[+@var{extension}@dots{}]
252b5132
RH
37This option specifies the target processor. The assembler will issue an
38error message if an attempt is made to assemble an instruction which
03b1477f 39will not execute on the target processor. The following processor names are
34bca508 40recognized:
03b1477f
RE
41@code{arm1},
42@code{arm2},
43@code{arm250},
44@code{arm3},
45@code{arm6},
46@code{arm60},
47@code{arm600},
48@code{arm610},
49@code{arm620},
50@code{arm7},
51@code{arm7m},
52@code{arm7d},
53@code{arm7dm},
54@code{arm7di},
55@code{arm7dmi},
56@code{arm70},
57@code{arm700},
58@code{arm700i},
59@code{arm710},
60@code{arm710t},
61@code{arm720},
62@code{arm720t},
63@code{arm740t},
64@code{arm710c},
65@code{arm7100},
66@code{arm7500},
67@code{arm7500fe},
68@code{arm7t},
69@code{arm7tdmi},
1ff4677c 70@code{arm7tdmi-s},
03b1477f
RE
71@code{arm8},
72@code{arm810},
73@code{strongarm},
74@code{strongarm1},
75@code{strongarm110},
76@code{strongarm1100},
77@code{strongarm1110},
78@code{arm9},
79@code{arm920},
80@code{arm920t},
81@code{arm922t},
82@code{arm940t},
83@code{arm9tdmi},
7fac0536
NC
84@code{fa526} (Faraday FA526 processor),
85@code{fa626} (Faraday FA626 processor),
03b1477f 86@code{arm9e},
7de9afa2 87@code{arm926e},
1ff4677c 88@code{arm926ej-s},
03b1477f
RE
89@code{arm946e-r0},
90@code{arm946e},
db8ac8f9 91@code{arm946e-s},
03b1477f
RE
92@code{arm966e-r0},
93@code{arm966e},
db8ac8f9
PB
94@code{arm966e-s},
95@code{arm968e-s},
03b1477f 96@code{arm10t},
db8ac8f9 97@code{arm10tdmi},
03b1477f
RE
98@code{arm10e},
99@code{arm1020},
100@code{arm1020t},
7de9afa2 101@code{arm1020e},
db8ac8f9 102@code{arm1022e},
1ff4677c 103@code{arm1026ej-s},
4a58c4bd
NC
104@code{fa606te} (Faraday FA606TE processor),
105@code{fa616te} (Faraday FA616TE processor),
7fac0536 106@code{fa626te} (Faraday FA626TE processor),
4a58c4bd 107@code{fmp626} (Faraday FMP626 processor),
7fac0536 108@code{fa726te} (Faraday FA726TE processor),
1ff4677c
RE
109@code{arm1136j-s},
110@code{arm1136jf-s},
db8ac8f9
PB
111@code{arm1156t2-s},
112@code{arm1156t2f-s},
0dd132b6
NC
113@code{arm1176jz-s},
114@code{arm1176jzf-s},
115@code{mpcore},
116@code{mpcorenovfp},
b38f9f31 117@code{cortex-a5},
c90460e4 118@code{cortex-a7},
62b3e311 119@code{cortex-a8},
15290f0a 120@code{cortex-a9},
dbb1f804 121@code{cortex-a15},
ed5491b9 122@code{cortex-a17},
6735952f 123@code{cortex-a32},
43cdc0a8 124@code{cortex-a35},
4469186b 125@code{cortex-a53},
15a7695f 126@code{cortex-a55},
4469186b
KT
127@code{cortex-a57},
128@code{cortex-a72},
362a3eba 129@code{cortex-a73},
15a7695f 130@code{cortex-a75},
7ebd1359 131@code{cortex-a76},
0535e5d7
DZ
132@code{cortex-a76ae},
133@code{cortex-a77},
ef8df4ca 134@code{ares},
62b3e311 135@code{cortex-r4},
307c948d 136@code{cortex-r4f},
70a8bc5b 137@code{cortex-r5},
138@code{cortex-r7},
5f474010 139@code{cortex-r8},
0cda1e19 140@code{cortex-r52},
0535e5d7 141@code{cortex-m35p},
b19ea8d2 142@code{cortex-m33},
ce1b0a45 143@code{cortex-m23},
a715796b 144@code{cortex-m7},
7ef07ba0 145@code{cortex-m4},
62b3e311 146@code{cortex-m3},
5b19eaba
NC
147@code{cortex-m1},
148@code{cortex-m0},
ce32bd10 149@code{cortex-m0plus},
246496bb 150@code{exynos-m1},
ea0d6bb9
PT
151@code{marvell-pj4},
152@code{marvell-whitney},
83f43c83 153@code{neoverse-n1},
ea0d6bb9
PT
154@code{xgene1},
155@code{xgene2},
03b1477f
RE
156@code{ep9312} (ARM920 with Cirrus Maverick coprocessor),
157@code{i80200} (Intel XScale processor)
334fe02b 158@code{iwmmxt} (Intel XScale processor with Wireless MMX technology coprocessor)
03b1477f 159and
34bca508 160@code{xscale}.
03b1477f
RE
161The special name @code{all} may be used to allow the
162assembler to accept instructions valid for any ARM processor.
163
34bca508
L
164In addition to the basic instruction set, the assembler can be told to
165accept various extension mnemonics that extend the processor using the
03b1477f 166co-processor instruction space. For example, @code{-mcpu=arm920+maverick}
34bca508 167is equivalent to specifying @code{-mcpu=ep9312}.
69133863 168
34bca508 169Multiple extensions may be specified, separated by a @code{+}. The
69133863
MGD
170extensions should be specified in ascending alphabetical order.
171
34bca508 172Some extensions may be restricted to particular architectures; this is
60e5ef9f
MGD
173documented in the list of extensions below.
174
34bca508
L
175Extension mnemonics may also be removed from those the assembler accepts.
176This is done be prepending @code{no} to the option that adds the extension.
177Extensions that are removed should be listed after all extensions which have
178been added, again in ascending alphabetical order. For example,
69133863
MGD
179@code{-mcpu=ep9312+nomaverick} is equivalent to specifying @code{-mcpu=arm920}.
180
181
eea54501 182The following extensions are currently supported:
aab2c27d 183@code{bf16} (BFloat16 extensions for v8.6-A architecture),
ea0d6bb9 184@code{crc}
bca38921 185@code{crypto} (Cryptography Extensions for v8-A architecture, implies @code{fp+simd}),
c604a79a 186@code{dotprod} (Dot Product Extensions for v8.2-A architecture, implies @code{fp+simd}),
bca38921 187@code{fp} (Floating Point Extensions for v8-A architecture),
01f48020
TC
188@code{fp16} (FP16 Extensions for v8.2-A architecture, implies @code{fp}),
189@code{fp16fml} (FP16 Floating Point Multiplication Variant Extensions for v8.2-A architecture, implies @code{fp16}),
bca38921 190@code{idiv} (Integer Divide Extensions for v7-A and v7-R architectures),
69133863
MGD
191@code{iwmmxt},
192@code{iwmmxt2},
ea0d6bb9 193@code{xscale},
69133863 194@code{maverick},
ea0d6bb9
PT
195@code{mp} (Multiprocessing Extensions for v7-A and v7-R
196architectures),
b2a5fbdc 197@code{os} (Operating System for v6M architecture),
dad0c3bf
SD
198@code{predres} (Execution and Data Prediction Restriction Instruction for
199v8-A architectures, added by default from v8.5-A),
7fadb25d
SD
200@code{sb} (Speculation Barrier Instruction for v8-A architectures, added by
201default from v8.5-A),
f4c65163 202@code{sec} (Security Extensions for v6K and v7-A architectures),
bca38921 203@code{simd} (Advanced SIMD Extensions for v8-A architecture, implies @code{fp}),
34bca508 204@code{virt} (Virtualization Extensions for v7-A architecture, implies
90ec0d68 205@code{idiv}),
33eaf5de 206@code{pan} (Privileged Access Never Extensions for v8-A architecture),
4d1464f2
MW
207@code{ras} (Reliability, Availability and Serviceability extensions
208for v8-A architecture),
d6b4b13e
MW
209@code{rdma} (ARMv8.1 Advanced SIMD extensions for v8-A architecture, implies
210@code{simd})
03b1477f 211and
69133863 212@code{xscale}.
03b1477f 213
a05a5b64 214@cindex @code{-march=} command-line option, ARM
92081f48 215@item -march=@var{architecture}[+@var{extension}@dots{}]
252b5132
RH
216This option specifies the target architecture. The assembler will issue
217an error message if an attempt is made to assemble an instruction which
34bca508
L
218will not execute on the target architecture. The following architecture
219names are recognized:
03b1477f
RE
220@code{armv1},
221@code{armv2},
222@code{armv2a},
223@code{armv2s},
224@code{armv3},
225@code{armv3m},
226@code{armv4},
227@code{armv4xm},
228@code{armv4t},
229@code{armv4txm},
230@code{armv5},
231@code{armv5t},
232@code{armv5txm},
233@code{armv5te},
09d92015 234@code{armv5texp},
c5f98204 235@code{armv6},
1ddd7f43 236@code{armv6j},
0dd132b6
NC
237@code{armv6k},
238@code{armv6z},
f33026a9 239@code{armv6kz},
b2a5fbdc
MGD
240@code{armv6-m},
241@code{armv6s-m},
62b3e311 242@code{armv7},
c450d570 243@code{armv7-a},
c9fb6e58 244@code{armv7ve},
c450d570
PB
245@code{armv7-r},
246@code{armv7-m},
9e3c6df6 247@code{armv7e-m},
bca38921 248@code{armv8-a},
a5932920 249@code{armv8.1-a},
56a1b672 250@code{armv8.2-a},
a12fd8e1 251@code{armv8.3-a},
ced40572 252@code{armv8-r},
dec41383 253@code{armv8.4-a},
23f233a5 254@code{armv8.5-a},
34ef62f4
AV
255@code{armv8-m.base},
256@code{armv8-m.main},
e0991585 257@code{armv8.1-m.main},
aab2c27d 258@code{armv8.6-a},
34ef62f4 259@code{iwmmxt},
ea0d6bb9 260@code{iwmmxt2}
03b1477f
RE
261and
262@code{xscale}.
263If both @code{-mcpu} and
264@code{-march} are specified, the assembler will use
265the setting for @code{-mcpu}.
266
34ef62f4
AV
267The architecture option can be extended with a set extension options. These
268extensions are context sensitive, i.e. the same extension may mean different
269things when used with different architectures. When used together with a
270@code{-mfpu} option, the union of both feature enablement is taken.
271See their availability and meaning below:
272
273For @code{armv5te}, @code{armv5texp}, @code{armv5tej}, @code{armv6}, @code{armv6j}, @code{armv6k}, @code{armv6z}, @code{armv6kz}, @code{armv6zk}, @code{armv6t2}, @code{armv6kt2} and @code{armv6zt2}:
274
275@code{+fp}: Enables VFPv2 instructions.
276@code{+nofp}: Disables all FPU instrunctions.
277
278For @code{armv7}:
279
280@code{+fp}: Enables VFPv3 instructions with 16 double-word registers.
281@code{+nofp}: Disables all FPU instructions.
282
283For @code{armv7-a}:
284
285@code{+fp}: Enables VFPv3 instructions with 16 double-word registers.
286@code{+vfpv3-d16}: Alias for @code{+fp}.
287@code{+vfpv3}: Enables VFPv3 instructions with 32 double-word registers.
288@code{+vfpv3-d16-fp16}: Enables VFPv3 with half precision floating-point
289conversion instructions and 16 double-word registers.
290@code{+vfpv3-fp16}: Enables VFPv3 with half precision floating-point conversion
291instructions and 32 double-word registers.
292@code{+vfpv4-d16}: Enables VFPv4 instructions with 16 double-word registers.
293@code{+vfpv4}: Enables VFPv4 instructions with 32 double-word registers.
294@code{+simd}: Enables VFPv3 and NEONv1 instructions with 32 double-word
295registers.
296@code{+neon}: Alias for @code{+simd}.
297@code{+neon-vfpv3}: Alias for @code{+simd}.
298@code{+neon-fp16}: Enables VFPv3, half precision floating-point conversion and
299NEONv1 instructions with 32 double-word registers.
300@code{+neon-vfpv4}: Enables VFPv4 and NEONv1 with Fused-MAC instructions and 32
301double-word registers.
302@code{+mp}: Enables Multiprocessing Extensions.
303@code{+sec}: Enables Security Extensions.
304@code{+nofp}: Disables all FPU and NEON instructions.
305@code{+nosimd}: Disables all NEON instructions.
306
307For @code{armv7ve}:
308
309@code{+fp}: Enables VFPv4 instructions with 16 double-word registers.
310@code{+vfpv4-d16}: Alias for @code{+fp}.
311@code{+vfpv3-d16}: Enables VFPv3 instructions with 16 double-word registers.
312@code{+vfpv3}: Enables VFPv3 instructions with 32 double-word registers.
313@code{+vfpv3-d16-fp16}: Enables VFPv3 with half precision floating-point
314conversion instructions and 16 double-word registers.
315@code{+vfpv3-fp16}: Enables VFPv3 with half precision floating-point conversion
316instructions and 32 double-word registers.
317@code{+vfpv4}: Enables VFPv4 instructions with 32 double-word registers.
318@code{+simd}: Enables VFPv4 and NEONv1 with Fused-MAC instructions and 32
319double-word registers.
320@code{+neon-vfpv4}: Alias for @code{+simd}.
321@code{+neon}: Enables VFPv3 and NEONv1 instructions with 32 double-word
322registers.
323@code{+neon-vfpv3}: Alias for @code{+neon}.
324@code{+neon-fp16}: Enables VFPv3, half precision floating-point conversion and
325NEONv1 instructions with 32 double-word registers.
326double-word registers.
327@code{+nofp}: Disables all FPU and NEON instructions.
328@code{+nosimd}: Disables all NEON instructions.
329
330For @code{armv7-r}:
331
332@code{+fp.sp}: Enables single-precision only VFPv3 instructions with 16
333double-word registers.
334@code{+vfpv3xd}: Alias for @code{+fp.sp}.
335@code{+fp}: Enables VFPv3 instructions with 16 double-word registers.
336@code{+vfpv3-d16}: Alias for @code{+fp}.
337@code{+vfpv3xd-fp16}: Enables single-precision only VFPv3 and half
338floating-point conversion instructions with 16 double-word registers.
339@code{+vfpv3-d16-fp16}: Enables VFPv3 and half precision floating-point
340conversion instructions with 16 double-word registers.
341@code{+idiv}: Enables integer division instructions in ARM mode.
342@code{+nofp}: Disables all FPU instructions.
343
344For @code{armv7e-m}:
345
346@code{+fp}: Enables single-precision only VFPv4 instructions with 16
347double-word registers.
348@code{+vfpvf4-sp-d16}: Alias for @code{+fp}.
349@code{+fpv5}: Enables single-precision only VFPv5 instructions with 16
350double-word registers.
351@code{+fp.dp}: Enables VFPv5 instructions with 16 double-word registers.
352@code{+fpv5-d16"}: Alias for @code{+fp.dp}.
353@code{+nofp}: Disables all FPU instructions.
354
355For @code{armv8-m.main}:
356
357@code{+dsp}: Enables DSP Extension.
358@code{+fp}: Enables single-precision only VFPv5 instructions with 16
359double-word registers.
360@code{+fp.dp}: Enables VFPv5 instructions with 16 double-word registers.
361@code{+nofp}: Disables all FPU instructions.
362@code{+nodsp}: Disables DSP Extension.
363
e0991585
AV
364For @code{armv8.1-m.main}:
365
366@code{+dsp}: Enables DSP Extension.
367@code{+fp}: Enables single and half precision scalar Floating Point Extensions
368for Armv8.1-M Mainline with 16 double-word registers.
369@code{+fp.dp}: Enables double precision scalar Floating Point Extensions for
370Armv8.1-M Mainline, implies @code{+fp}.
a7ad558c
AV
371@code{+mve}: Enables integer only M-profile Vector Extension for
372Armv8.1-M Mainline, implies @code{+dsp}.
373@code{+mve.fp}: Enables Floating Point M-profile Vector Extension for
374Armv8.1-M Mainline, implies @code{+mve} and @code{+fp}.
e0991585
AV
375@code{+nofp}: Disables all FPU instructions.
376@code{+nodsp}: Disables DSP Extension.
a7ad558c 377@code{+nomve}: Disables all M-profile Vector Extensions.
e0991585 378
34ef62f4
AV
379For @code{armv8-a}:
380
381@code{+crc}: Enables CRC32 Extension.
382@code{+simd}: Enables VFP and NEON for Armv8-A.
383@code{+crypto}: Enables Cryptography Extensions for Armv8-A, implies
384@code{+simd}.
385@code{+sb}: Enables Speculation Barrier Instruction for Armv8-A.
386@code{+predres}: Enables Execution and Data Prediction Restriction Instruction
387for Armv8-A.
388@code{+nofp}: Disables all FPU, NEON and Cryptography Extensions.
389@code{+nocrypto}: Disables Cryptography Extensions.
390
391For @code{armv8.1-a}:
392
393@code{+simd}: Enables VFP and NEON for Armv8.1-A.
394@code{+crypto}: Enables Cryptography Extensions for Armv8-A, implies
395@code{+simd}.
396@code{+sb}: Enables Speculation Barrier Instruction for Armv8-A.
397@code{+predres}: Enables Execution and Data Prediction Restriction Instruction
398for Armv8-A.
399@code{+nofp}: Disables all FPU, NEON and Cryptography Extensions.
400@code{+nocrypto}: Disables Cryptography Extensions.
401
402For @code{armv8.2-a} and @code{armv8.3-a}:
403
404@code{+simd}: Enables VFP and NEON for Armv8.1-A.
405@code{+fp16}: Enables FP16 Extension for Armv8.2-A, implies @code{+simd}.
406@code{+fp16fml}: Enables FP16 Floating Point Multiplication Variant Extensions
407for Armv8.2-A, implies @code{+fp16}.
408@code{+crypto}: Enables Cryptography Extensions for Armv8-A, implies
409@code{+simd}.
410@code{+dotprod}: Enables Dot Product Extensions for Armv8.2-A, implies
411@code{+simd}.
412@code{+sb}: Enables Speculation Barrier Instruction for Armv8-A.
413@code{+predres}: Enables Execution and Data Prediction Restriction Instruction
414for Armv8-A.
415@code{+nofp}: Disables all FPU, NEON, Cryptography and Dot Product Extensions.
416@code{+nocrypto}: Disables Cryptography Extensions.
417
418For @code{armv8.4-a}:
419
420@code{+simd}: Enables VFP and NEON for Armv8.1-A and Dot Product Extensions for
421Armv8.2-A.
422@code{+fp16}: Enables FP16 Floating Point and Floating Point Multiplication
423Variant Extensions for Armv8.2-A, implies @code{+simd}.
424@code{+crypto}: Enables Cryptography Extensions for Armv8-A, implies
425@code{+simd}.
426@code{+sb}: Enables Speculation Barrier Instruction for Armv8-A.
427@code{+predres}: Enables Execution and Data Prediction Restriction Instruction
428for Armv8-A.
429@code{+nofp}: Disables all FPU, NEON, Cryptography and Dot Product Extensions.
430@code{+nocryptp}: Disables Cryptography Extensions.
431
432For @code{armv8.5-a}:
433
434@code{+simd}: Enables VFP and NEON for Armv8.1-A and Dot Product Extensions for
435Armv8.2-A.
436@code{+fp16}: Enables FP16 Floating Point and Floating Point Multiplication
437Variant Extensions for Armv8.2-A, implies @code{+simd}.
438@code{+crypto}: Enables Cryptography Extensions for Armv8-A, implies
439@code{+simd}.
440@code{+nofp}: Disables all FPU, NEON, Cryptography and Dot Product Extensions.
441@code{+nocryptp}: Disables Cryptography Extensions.
442
03b1477f 443
a05a5b64 444@cindex @code{-mfpu=} command-line option, ARM
03b1477f
RE
445@item -mfpu=@var{floating-point-format}
446
447This option specifies the floating point format to assemble for. The
448assembler will issue an error message if an attempt is made to assemble
34bca508 449an instruction which will not execute on the target floating point unit.
03b1477f
RE
450The following format options are recognized:
451@code{softfpa},
452@code{fpe},
bc89618b
RE
453@code{fpe2},
454@code{fpe3},
03b1477f
RE
455@code{fpa},
456@code{fpa10},
457@code{fpa11},
458@code{arm7500fe},
459@code{softvfp},
460@code{softvfp+vfp},
461@code{vfp},
462@code{vfp10},
463@code{vfp10-r0},
464@code{vfp9},
465@code{vfpxd},
62f3b8c8
PB
466@code{vfpv2},
467@code{vfpv3},
468@code{vfpv3-fp16},
469@code{vfpv3-d16},
470@code{vfpv3-d16-fp16},
471@code{vfpv3xd},
472@code{vfpv3xd-d16},
473@code{vfpv4},
474@code{vfpv4-d16},
f0cd0667 475@code{fpv4-sp-d16},
a715796b
TG
476@code{fpv5-sp-d16},
477@code{fpv5-d16},
bca38921 478@code{fp-armv8},
09d92015
MM
479@code{arm1020t},
480@code{arm1020e},
b1cc4aeb 481@code{arm1136jf-s},
62f3b8c8
PB
482@code{maverick},
483@code{neon},
d5e0ba9c
RE
484@code{neon-vfpv3},
485@code{neon-fp16},
bca38921
MGD
486@code{neon-vfpv4},
487@code{neon-fp-armv8},
081e4c7d
MW
488@code{crypto-neon-fp-armv8},
489@code{neon-fp-armv8.1}
d6b4b13e 490and
081e4c7d 491@code{crypto-neon-fp-armv8.1}.
03b1477f
RE
492
493In addition to determining which instructions are assembled, this option
494also affects the way in which the @code{.double} assembler directive behaves
495when assembling little-endian code.
496
34bca508 497The default is dependent on the processor selected. For Architecture 5 or
d5e0ba9c 498later, the default is to assemble for VFP instructions; for earlier
03b1477f 499architectures the default is to assemble for FPA instructions.
adcf07e6 500
5312fe52
BW
501@cindex @code{-mfp16-format=} command-line option
502@item -mfp16-format=@var{format}
503This option specifies the half-precision floating point format to use
504when assembling floating point numbers emitted by the @code{.float16}
505directive.
506The following format options are recognized:
507@code{ieee},
508@code{alternative}.
509If @code{ieee} is specified then the IEEE 754-2008 half-precision floating
510point format is used, if @code{alternative} is specified then the Arm
511alternative half-precision format is used. If this option is set on the
512command line then the format is fixed and cannot be changed with
513the @code{float16_format} directive. If this value is not set then
514the IEEE 754-2008 format is used until the format is explicitly set with
515the @code{float16_format} directive.
516
a05a5b64 517@cindex @code{-mthumb} command-line option, ARM
252b5132 518@item -mthumb
03b1477f 519This option specifies that the assembler should start assembling Thumb
34bca508 520instructions; that is, it should behave as though the file starts with a
03b1477f 521@code{.code 16} directive.
adcf07e6 522
a05a5b64 523@cindex @code{-mthumb-interwork} command-line option, ARM
252b5132
RH
524@item -mthumb-interwork
525This option specifies that the output generated by the assembler should
fc6141f0
NC
526be marked as supporting interworking. It also affects the behaviour
527of the @code{ADR} and @code{ADRL} pseudo opcodes.
adcf07e6 528
a05a5b64 529@cindex @code{-mimplicit-it} command-line option, ARM
52970753
NC
530@item -mimplicit-it=never
531@itemx -mimplicit-it=always
532@itemx -mimplicit-it=arm
533@itemx -mimplicit-it=thumb
534The @code{-mimplicit-it} option controls the behavior of the assembler when
535conditional instructions are not enclosed in IT blocks.
536There are four possible behaviors.
537If @code{never} is specified, such constructs cause a warning in ARM
538code and an error in Thumb-2 code.
539If @code{always} is specified, such constructs are accepted in both
540ARM and Thumb-2 code, where the IT instruction is added implicitly.
541If @code{arm} is specified, such constructs are accepted in ARM code
542and cause an error in Thumb-2 code.
543If @code{thumb} is specified, such constructs cause a warning in ARM
544code and are accepted in Thumb-2 code. If you omit this option, the
545behavior is equivalent to @code{-mimplicit-it=arm}.
e07e6e58 546
a05a5b64
TP
547@cindex @code{-mapcs-26} command-line option, ARM
548@cindex @code{-mapcs-32} command-line option, ARM
5a5829dd
NS
549@item -mapcs-26
550@itemx -mapcs-32
551These options specify that the output generated by the assembler should
252b5132
RH
552be marked as supporting the indicated version of the Arm Procedure.
553Calling Standard.
adcf07e6 554
a05a5b64 555@cindex @code{-matpcs} command-line option, ARM
077b8428 556@item -matpcs
34bca508 557This option specifies that the output generated by the assembler should
077b8428
NC
558be marked as supporting the Arm/Thumb Procedure Calling Standard. If
559enabled this option will cause the assembler to create an empty
560debugging section in the object file called .arm.atpcs. Debuggers can
561use this to determine the ABI being used by.
562
a05a5b64 563@cindex @code{-mapcs-float} command-line option, ARM
252b5132 564@item -mapcs-float
1be59579 565This indicates the floating point variant of the APCS should be
252b5132 566used. In this variant floating point arguments are passed in FP
550262c4 567registers rather than integer registers.
adcf07e6 568
a05a5b64 569@cindex @code{-mapcs-reentrant} command-line option, ARM
252b5132
RH
570@item -mapcs-reentrant
571This indicates that the reentrant variant of the APCS should be used.
572This variant supports position independent code.
adcf07e6 573
a05a5b64 574@cindex @code{-mfloat-abi=} command-line option, ARM
33a392fb
PB
575@item -mfloat-abi=@var{abi}
576This option specifies that the output generated by the assembler should be
577marked as using specified floating point ABI.
578The following values are recognized:
579@code{soft},
580@code{softfp}
581and
582@code{hard}.
583
a05a5b64 584@cindex @code{-eabi=} command-line option, ARM
d507cf36
PB
585@item -meabi=@var{ver}
586This option specifies which EABI version the produced object files should
587conform to.
b45619c0 588The following values are recognized:
3a4a14e9
PB
589@code{gnu},
590@code{4}
d507cf36 591and
3a4a14e9 592@code{5}.
d507cf36 593
a05a5b64 594@cindex @code{-EB} command-line option, ARM
252b5132
RH
595@item -EB
596This option specifies that the output generated by the assembler should
597be marked as being encoded for a big-endian processor.
adcf07e6 598
080bb7bb
NC
599Note: If a program is being built for a system with big-endian data
600and little-endian instructions then it should be assembled with the
601@option{-EB} option, (all of it, code and data) and then linked with
602the @option{--be8} option. This will reverse the endianness of the
603instructions back to little-endian, but leave the data as big-endian.
604
a05a5b64 605@cindex @code{-EL} command-line option, ARM
252b5132
RH
606@item -EL
607This option specifies that the output generated by the assembler should
608be marked as being encoded for a little-endian processor.
adcf07e6 609
a05a5b64 610@cindex @code{-k} command-line option, ARM
252b5132
RH
611@cindex PIC code generation for ARM
612@item -k
a349d9dd
PB
613This option specifies that the output of the assembler should be marked
614as position-independent code (PIC).
adcf07e6 615
a05a5b64 616@cindex @code{--fix-v4bx} command-line option, ARM
845b51d6
PB
617@item --fix-v4bx
618Allow @code{BX} instructions in ARMv4 code. This is intended for use with
619the linker option of the same name.
620
a05a5b64 621@cindex @code{-mwarn-deprecated} command-line option, ARM
278df34e
NS
622@item -mwarn-deprecated
623@itemx -mno-warn-deprecated
624Enable or disable warnings about using deprecated options or
625features. The default is to warn.
626
a05a5b64 627@cindex @code{-mccs} command-line option, ARM
2e6976a8
DG
628@item -mccs
629Turns on CodeComposer Studio assembly syntax compatibility mode.
630
a05a5b64 631@cindex @code{-mwarn-syms} command-line option, ARM
8b2d793c
NC
632@item -mwarn-syms
633@itemx -mno-warn-syms
634Enable or disable warnings about symbols that match the names of ARM
635instructions. The default is to warn.
636
252b5132
RH
637@end table
638
639
640@node ARM Syntax
641@section Syntax
642@menu
cab7e4d9 643* ARM-Instruction-Set:: Instruction Set
252b5132
RH
644* ARM-Chars:: Special Characters
645* ARM-Regs:: Register Names
b6895b4f 646* ARM-Relocations:: Relocations
99f1a7a7 647* ARM-Neon-Alignment:: NEON Alignment Specifiers
252b5132
RH
648@end menu
649
cab7e4d9
NC
650@node ARM-Instruction-Set
651@subsection Instruction Set Syntax
652Two slightly different syntaxes are support for ARM and THUMB
653instructions. The default, @code{divided}, uses the old style where
654ARM and THUMB instructions had their own, separate syntaxes. The new,
655@code{unified} syntax, which can be selected via the @code{.syntax}
656directive, and has the following main features:
657
9e6f3811
AS
658@itemize @bullet
659@item
cab7e4d9
NC
660Immediate operands do not require a @code{#} prefix.
661
9e6f3811 662@item
cab7e4d9
NC
663The @code{IT} instruction may appear, and if it does it is validated
664against subsequent conditional affixes. In ARM mode it does not
665generate machine code, in THUMB mode it does.
666
9e6f3811 667@item
cab7e4d9
NC
668For ARM instructions the conditional affixes always appear at the end
669of the instruction. For THUMB instructions conditional affixes can be
670used, but only inside the scope of an @code{IT} instruction.
671
9e6f3811 672@item
cab7e4d9
NC
673All of the instructions new to the V6T2 architecture (and later) are
674available. (Only a few such instructions can be written in the
675@code{divided} syntax).
676
9e6f3811 677@item
cab7e4d9
NC
678The @code{.N} and @code{.W} suffixes are recognized and honored.
679
9e6f3811 680@item
cab7e4d9
NC
681All instructions set the flags if and only if they have an @code{s}
682affix.
9e6f3811 683@end itemize
cab7e4d9 684
252b5132
RH
685@node ARM-Chars
686@subsection Special Characters
687
688@cindex line comment character, ARM
689@cindex ARM line comment character
7c31ae13
NC
690The presence of a @samp{@@} anywhere on a line indicates the start of
691a comment that extends to the end of that line.
692
693If a @samp{#} appears as the first character of a line then the whole
694line is treated as a comment, but in this case the line could also be
695a logical line number directive (@pxref{Comments}) or a preprocessor
696control command (@pxref{Preprocessing}).
550262c4
NC
697
698@cindex line separator, ARM
699@cindex statement separator, ARM
700@cindex ARM line separator
a349d9dd
PB
701The @samp{;} character can be used instead of a newline to separate
702statements.
550262c4
NC
703
704@cindex immediate character, ARM
705@cindex ARM immediate character
706Either @samp{#} or @samp{$} can be used to indicate immediate operands.
252b5132
RH
707
708@cindex identifiers, ARM
709@cindex ARM identifiers
710*TODO* Explain about /data modifier on symbols.
711
712@node ARM-Regs
713@subsection Register Names
714
715@cindex ARM register names
716@cindex register names, ARM
717*TODO* Explain about ARM register naming, and the predefined names.
718
b6895b4f
PB
719@node ARM-Relocations
720@subsection ARM relocation generation
721
722@cindex data relocations, ARM
723@cindex ARM data relocations
724Specific data relocations can be generated by putting the relocation name
725in parentheses after the symbol name. For example:
726
727@smallexample
728 .word foo(TARGET1)
729@end smallexample
730
731This will generate an @samp{R_ARM_TARGET1} relocation against the symbol
732@var{foo}.
733The following relocations are supported:
734@code{GOT},
735@code{GOTOFF},
736@code{TARGET1},
737@code{TARGET2},
738@code{SBREL},
739@code{TLSGD},
740@code{TLSLDM},
741@code{TLSLDO},
0855e32b
NS
742@code{TLSDESC},
743@code{TLSCALL},
b43420e6
NC
744@code{GOTTPOFF},
745@code{GOT_PREL}
b6895b4f
PB
746and
747@code{TPOFF}.
748
749For compatibility with older toolchains the assembler also accepts
3da1d841
NC
750@code{(PLT)} after branch targets. On legacy targets this will
751generate the deprecated @samp{R_ARM_PLT32} relocation. On EABI
752targets it will encode either the @samp{R_ARM_CALL} or
753@samp{R_ARM_JUMP24} relocation, as appropriate.
b6895b4f
PB
754
755@cindex MOVW and MOVT relocations, ARM
756Relocations for @samp{MOVW} and @samp{MOVT} instructions can be generated
757by prefixing the value with @samp{#:lower16:} and @samp{#:upper16}
b45619c0 758respectively. For example to load the 32-bit address of foo into r0:
252b5132 759
b6895b4f
PB
760@smallexample
761 MOVW r0, #:lower16:foo
762 MOVT r0, #:upper16:foo
763@end smallexample
252b5132 764
72d98d16
MG
765Relocations @samp{R_ARM_THM_ALU_ABS_G0_NC}, @samp{R_ARM_THM_ALU_ABS_G1_NC},
766@samp{R_ARM_THM_ALU_ABS_G2_NC} and @samp{R_ARM_THM_ALU_ABS_G3_NC} can be
767generated by prefixing the value with @samp{#:lower0_7:#},
768@samp{#:lower8_15:#}, @samp{#:upper0_7:#} and @samp{#:upper8_15:#}
769respectively. For example to load the 32-bit address of foo into r0:
770
771@smallexample
772 MOVS r0, #:upper8_15:#foo
773 LSLS r0, r0, #8
774 ADDS r0, #:upper0_7:#foo
775 LSLS r0, r0, #8
776 ADDS r0, #:lower8_15:#foo
777 LSLS r0, r0, #8
778 ADDS r0, #:lower0_7:#foo
779@end smallexample
780
ba724cfc
NC
781@node ARM-Neon-Alignment
782@subsection NEON Alignment Specifiers
783
784@cindex alignment for NEON instructions
785Some NEON load/store instructions allow an optional address
786alignment qualifier.
787The ARM documentation specifies that this is indicated by
788@samp{@@ @var{align}}. However GAS already interprets
789the @samp{@@} character as a "line comment" start,
790so @samp{: @var{align}} is used instead. For example:
791
792@smallexample
793 vld1.8 @{q0@}, [r0, :128]
794@end smallexample
795
796@node ARM Floating Point
797@section Floating Point
798
799@cindex floating point, ARM (@sc{ieee})
800@cindex ARM floating point (@sc{ieee})
801The ARM family uses @sc{ieee} floating-point numbers.
802
252b5132
RH
803@node ARM Directives
804@section ARM Machine Directives
805
806@cindex machine directives, ARM
807@cindex ARM machine directives
808@table @code
809
4a6bc624
NS
810@c AAAAAAAAAAAAAAAAAAAAAAAAA
811
2b841ec2 812@ifclear ELF
4a6bc624
NS
813@cindex @code{.2byte} directive, ARM
814@cindex @code{.4byte} directive, ARM
815@cindex @code{.8byte} directive, ARM
816@item .2byte @var{expression} [, @var{expression}]*
817@itemx .4byte @var{expression} [, @var{expression}]*
818@itemx .8byte @var{expression} [, @var{expression}]*
819These directives write 2, 4 or 8 byte values to the output section.
2b841ec2 820@end ifclear
4a6bc624
NS
821
822@cindex @code{.align} directive, ARM
adcf07e6
NC
823@item .align @var{expression} [, @var{expression}]
824This is the generic @var{.align} directive. For the ARM however if the
825first argument is zero (ie no alignment is needed) the assembler will
826behave as if the argument had been 2 (ie pad to the next four byte
062b7c0c 827boundary). This is for compatibility with ARM's own assembler.
adcf07e6 828
4a6bc624
NS
829@cindex @code{.arch} directive, ARM
830@item .arch @var{name}
831Select the target architecture. Valid values for @var{name} are the same as
54691107
TP
832for the @option{-march} command-line option without the instruction set
833extension.
252b5132 834
34bca508 835Specifying @code{.arch} clears any previously selected architecture
69133863
MGD
836extensions.
837
838@cindex @code{.arch_extension} directive, ARM
839@item .arch_extension @var{name}
34bca508
L
840Add or remove an architecture extension to the target architecture. Valid
841values for @var{name} are the same as those accepted as architectural
a05a5b64 842extensions by the @option{-mcpu} and @option{-march} command-line options.
69133863
MGD
843
844@code{.arch_extension} may be used multiple times to add or remove extensions
845incrementally to the architecture being compiled for.
846
4a6bc624
NS
847@cindex @code{.arm} directive, ARM
848@item .arm
849This performs the same action as @var{.code 32}.
252b5132 850
4a6bc624 851@c BBBBBBBBBBBBBBBBBBBBBBBBBB
0bbf2aa4 852
4a6bc624
NS
853@cindex @code{.bss} directive, ARM
854@item .bss
855This directive switches to the @code{.bss} section.
0bbf2aa4 856
4a6bc624
NS
857@c CCCCCCCCCCCCCCCCCCCCCCCCCC
858
859@cindex @code{.cantunwind} directive, ARM
860@item .cantunwind
861Prevents unwinding through the current function. No personality routine
862or exception table data is required or permitted.
863
864@cindex @code{.code} directive, ARM
865@item .code @code{[16|32]}
866This directive selects the instruction set being generated. The value 16
867selects Thumb, with the value 32 selecting ARM.
868
869@cindex @code{.cpu} directive, ARM
870@item .cpu @var{name}
871Select the target processor. Valid values for @var{name} are the same as
54691107
TP
872for the @option{-mcpu} command-line option without the instruction set
873extension.
4a6bc624 874
34bca508 875Specifying @code{.cpu} clears any previously selected architecture
69133863
MGD
876extensions.
877
4a6bc624
NS
878@c DDDDDDDDDDDDDDDDDDDDDDDDDD
879
880@cindex @code{.dn} and @code{.qn} directives, ARM
f467aa98 881@item @var{name} .dn @var{register name} [@var{.type}] [[@var{index}]]
1f9bb1ca 882@itemx @var{name} .qn @var{register name} [@var{.type}] [[@var{index}]]
23753660
JB
883
884The @code{dn} and @code{qn} directives are used to create typed
885and/or indexed register aliases for use in Advanced SIMD Extension
886(Neon) instructions. The former should be used to create aliases
887of double-precision registers, and the latter to create aliases of
888quad-precision registers.
889
890If these directives are used to create typed aliases, those aliases can
891be used in Neon instructions instead of writing types after the mnemonic
892or after each operand. For example:
893
894@smallexample
895 x .dn d2.f32
896 y .dn d3.f32
897 z .dn d4.f32[1]
898 vmul x,y,z
899@end smallexample
900
901This is equivalent to writing the following:
902
903@smallexample
904 vmul.f32 d2,d3,d4[1]
905@end smallexample
906
907Aliases created using @code{dn} or @code{qn} can be destroyed using
908@code{unreq}.
909
4a6bc624 910@c EEEEEEEEEEEEEEEEEEEEEEEEEE
252b5132 911
4a6bc624
NS
912@cindex @code{.eabi_attribute} directive, ARM
913@item .eabi_attribute @var{tag}, @var{value}
914Set the EABI object attribute @var{tag} to @var{value}.
252b5132 915
4a6bc624
NS
916The @var{tag} is either an attribute number, or one of the following:
917@code{Tag_CPU_raw_name}, @code{Tag_CPU_name}, @code{Tag_CPU_arch},
918@code{Tag_CPU_arch_profile}, @code{Tag_ARM_ISA_use},
75375b3e 919@code{Tag_THUMB_ISA_use}, @code{Tag_FP_arch}, @code{Tag_WMMX_arch},
a7ad558c 920@code{Tag_Advanced_SIMD_arch}, @code{Tag_MVE_arch}, @code{Tag_PCS_config},
4a6bc624
NS
921@code{Tag_ABI_PCS_R9_use}, @code{Tag_ABI_PCS_RW_data},
922@code{Tag_ABI_PCS_RO_data}, @code{Tag_ABI_PCS_GOT_use},
923@code{Tag_ABI_PCS_wchar_t}, @code{Tag_ABI_FP_rounding},
924@code{Tag_ABI_FP_denormal}, @code{Tag_ABI_FP_exceptions},
925@code{Tag_ABI_FP_user_exceptions}, @code{Tag_ABI_FP_number_model},
75375b3e 926@code{Tag_ABI_align_needed}, @code{Tag_ABI_align_preserved},
4a6bc624
NS
927@code{Tag_ABI_enum_size}, @code{Tag_ABI_HardFP_use},
928@code{Tag_ABI_VFP_args}, @code{Tag_ABI_WMMX_args},
929@code{Tag_ABI_optimization_goals}, @code{Tag_ABI_FP_optimization_goals},
930@code{Tag_compatibility}, @code{Tag_CPU_unaligned_access},
75375b3e 931@code{Tag_FP_HP_extension}, @code{Tag_ABI_FP_16bit_format},
cd21e546 932@code{Tag_MPextension_use}, @code{Tag_DIV_use},
4a6bc624
NS
933@code{Tag_nodefaults}, @code{Tag_also_compatible_with},
934@code{Tag_conformance}, @code{Tag_T2EE_use},
cd21e546 935@code{Tag_Virtualization_use}
4a6bc624
NS
936
937The @var{value} is either a @code{number}, @code{"string"}, or
938@code{number, "string"} depending on the tag.
939
75375b3e 940Note - the following legacy values are also accepted by @var{tag}:
34bca508 941@code{Tag_VFP_arch}, @code{Tag_ABI_align8_needed},
75375b3e
MGD
942@code{Tag_ABI_align8_preserved}, @code{Tag_VFP_HP_extension},
943
4a6bc624
NS
944@cindex @code{.even} directive, ARM
945@item .even
946This directive aligns to an even-numbered address.
947
948@cindex @code{.extend} directive, ARM
949@cindex @code{.ldouble} directive, ARM
950@item .extend @var{expression} [, @var{expression}]*
951@itemx .ldouble @var{expression} [, @var{expression}]*
952These directives write 12byte long double floating-point values to the
953output section. These are not compatible with current ARM processors
954or ABIs.
955
956@c FFFFFFFFFFFFFFFFFFFFFFFFFF
957
5312fe52
BW
958@cindex @code{.float16} directive, ARM
959@item .float16 @var{value [,...,value_n]}
960Place the half precision floating point representation of one or more
961floating-point values into the current section. The exact format of the
962encoding is specified by @code{.float16_format}. If the format has not
963been explicitly set yet (either via the @code{.float16_format} directive or
964the command line option) then the IEEE 754-2008 format is used.
965
966@cindex @code{.float16_format} directive, ARM
967@item .float16_format @var{format}
968Set the format to use when encoding float16 values emitted by
969the @code{.float16} directive.
970Once the format has been set it cannot be changed.
971@code{format} should be one of the following: @code{ieee} (encode in
972the IEEE 754-2008 half precision format) or @code{alternative} (encode in
973the Arm alternative half precision format).
974
4a6bc624
NS
975@anchor{arm_fnend}
976@cindex @code{.fnend} directive, ARM
977@item .fnend
978Marks the end of a function with an unwind table entry. The unwind index
979table entry is created when this directive is processed.
252b5132 980
4a6bc624
NS
981If no personality routine has been specified then standard personality
982routine 0 or 1 will be used, depending on the number of unwind opcodes
983required.
984
985@anchor{arm_fnstart}
986@cindex @code{.fnstart} directive, ARM
987@item .fnstart
988Marks the start of a function with an unwind table entry.
989
990@cindex @code{.force_thumb} directive, ARM
252b5132
RH
991@item .force_thumb
992This directive forces the selection of Thumb instructions, even if the
993target processor does not support those instructions
994
4a6bc624
NS
995@cindex @code{.fpu} directive, ARM
996@item .fpu @var{name}
997Select the floating-point unit to assemble for. Valid values for @var{name}
a05a5b64 998are the same as for the @option{-mfpu} command-line option.
252b5132 999
4a6bc624
NS
1000@c GGGGGGGGGGGGGGGGGGGGGGGGGG
1001@c HHHHHHHHHHHHHHHHHHHHHHHHHH
e1da3f5b 1002
4a6bc624
NS
1003@cindex @code{.handlerdata} directive, ARM
1004@item .handlerdata
1005Marks the end of the current function, and the start of the exception table
1006entry for that function. Anything between this directive and the
1007@code{.fnend} directive will be added to the exception table entry.
1008
1009Must be preceded by a @code{.personality} or @code{.personalityindex}
1010directive.
1011
1012@c IIIIIIIIIIIIIIIIIIIIIIIIII
c921be7d
NC
1013
1014@cindex @code{.inst} directive, ARM
1015@item .inst @var{opcode} [ , @dots{} ]
1f9bb1ca
AS
1016@itemx .inst.n @var{opcode} [ , @dots{} ]
1017@itemx .inst.w @var{opcode} [ , @dots{} ]
c921be7d
NC
1018Generates the instruction corresponding to the numerical value @var{opcode}.
1019@code{.inst.n} and @code{.inst.w} allow the Thumb instruction size to be
1020specified explicitly, overriding the normal encoding rules.
1021
4a6bc624
NS
1022@c JJJJJJJJJJJJJJJJJJJJJJJJJJ
1023@c KKKKKKKKKKKKKKKKKKKKKKKKKK
1024@c LLLLLLLLLLLLLLLLLLLLLLLLLL
1025
1026@item .ldouble @var{expression} [, @var{expression}]*
1027See @code{.extend}.
5395a469 1028
252b5132
RH
1029@cindex @code{.ltorg} directive, ARM
1030@item .ltorg
1031This directive causes the current contents of the literal pool to be
1032dumped into the current section (which is assumed to be the .text
1033section) at the current location (aligned to a word boundary).
3d0c9500
NC
1034@code{GAS} maintains a separate literal pool for each section and each
1035sub-section. The @code{.ltorg} directive will only affect the literal
1036pool of the current section and sub-section. At the end of assembly
1037all remaining, un-empty literal pools will automatically be dumped.
1038
1039Note - older versions of @code{GAS} would dump the current literal
1040pool any time a section change occurred. This is no longer done, since
1041it prevents accurate control of the placement of literal pools.
252b5132 1042
4a6bc624 1043@c MMMMMMMMMMMMMMMMMMMMMMMMMM
252b5132 1044
4a6bc624
NS
1045@cindex @code{.movsp} directive, ARM
1046@item .movsp @var{reg} [, #@var{offset}]
1047Tell the unwinder that @var{reg} contains an offset from the current
1048stack pointer. If @var{offset} is not specified then it is assumed to be
1049zero.
7ed4c4c5 1050
4a6bc624
NS
1051@c NNNNNNNNNNNNNNNNNNNNNNNNNN
1052@c OOOOOOOOOOOOOOOOOOOOOOOOOO
7ed4c4c5 1053
4a6bc624
NS
1054@cindex @code{.object_arch} directive, ARM
1055@item .object_arch @var{name}
1056Override the architecture recorded in the EABI object attribute section.
1057Valid values for @var{name} are the same as for the @code{.arch} directive.
1058Typically this is useful when code uses runtime detection of CPU features.
7ed4c4c5 1059
4a6bc624
NS
1060@c PPPPPPPPPPPPPPPPPPPPPPPPPP
1061
1062@cindex @code{.packed} directive, ARM
1063@item .packed @var{expression} [, @var{expression}]*
1064This directive writes 12-byte packed floating-point values to the
1065output section. These are not compatible with current ARM processors
1066or ABIs.
1067
ea4cff4f 1068@anchor{arm_pad}
4a6bc624
NS
1069@cindex @code{.pad} directive, ARM
1070@item .pad #@var{count}
1071Generate unwinder annotations for a stack adjustment of @var{count} bytes.
1072A positive value indicates the function prologue allocated stack space by
1073decrementing the stack pointer.
7ed4c4c5
NC
1074
1075@cindex @code{.personality} directive, ARM
1076@item .personality @var{name}
1077Sets the personality routine for the current function to @var{name}.
1078
1079@cindex @code{.personalityindex} directive, ARM
1080@item .personalityindex @var{index}
1081Sets the personality routine for the current function to the EABI standard
1082routine number @var{index}
1083
4a6bc624
NS
1084@cindex @code{.pool} directive, ARM
1085@item .pool
1086This is a synonym for .ltorg.
7ed4c4c5 1087
4a6bc624
NS
1088@c QQQQQQQQQQQQQQQQQQQQQQQQQQ
1089@c RRRRRRRRRRRRRRRRRRRRRRRRRR
1090
1091@cindex @code{.req} directive, ARM
1092@item @var{name} .req @var{register name}
1093This creates an alias for @var{register name} called @var{name}. For
1094example:
1095
1096@smallexample
1097 foo .req r0
1098@end smallexample
1099
1100@c SSSSSSSSSSSSSSSSSSSSSSSSSS
7ed4c4c5 1101
7da4f750 1102@anchor{arm_save}
7ed4c4c5
NC
1103@cindex @code{.save} directive, ARM
1104@item .save @var{reglist}
1105Generate unwinder annotations to restore the registers in @var{reglist}.
1106The format of @var{reglist} is the same as the corresponding store-multiple
1107instruction.
1108
1109@smallexample
1110@exdent @emph{core registers}
1111 .save @{r4, r5, r6, lr@}
1112 stmfd sp!, @{r4, r5, r6, lr@}
1113@exdent @emph{FPA registers}
1114 .save f4, 2
1115 sfmfd f4, 2, [sp]!
1116@exdent @emph{VFP registers}
1117 .save @{d8, d9, d10@}
fa073d69 1118 fstmdx sp!, @{d8, d9, d10@}
7ed4c4c5
NC
1119@exdent @emph{iWMMXt registers}
1120 .save @{wr10, wr11@}
1121 wstrd wr11, [sp, #-8]!
1122 wstrd wr10, [sp, #-8]!
1123or
1124 .save wr11
1125 wstrd wr11, [sp, #-8]!
1126 .save wr10
1127 wstrd wr10, [sp, #-8]!
1128@end smallexample
1129
7da4f750 1130@anchor{arm_setfp}
7ed4c4c5
NC
1131@cindex @code{.setfp} directive, ARM
1132@item .setfp @var{fpreg}, @var{spreg} [, #@var{offset}]
4a6bc624 1133Make all unwinder annotations relative to a frame pointer. Without this
7ed4c4c5
NC
1134the unwinder will use offsets from the stack pointer.
1135
a5b82cbe 1136The syntax of this directive is the same as the @code{add} or @code{mov}
7ed4c4c5
NC
1137instruction used to set the frame pointer. @var{spreg} must be either
1138@code{sp} or mentioned in a previous @code{.movsp} directive.
1139
1140@smallexample
1141.movsp ip
1142mov ip, sp
1143@dots{}
1144.setfp fp, ip, #4
a5b82cbe 1145add fp, ip, #4
7ed4c4c5
NC
1146@end smallexample
1147
4a6bc624
NS
1148@cindex @code{.secrel32} directive, ARM
1149@item .secrel32 @var{expression} [, @var{expression}]*
1150This directive emits relocations that evaluate to the section-relative
1151offset of each expression's symbol. This directive is only supported
1152for PE targets.
1153
cab7e4d9
NC
1154@cindex @code{.syntax} directive, ARM
1155@item .syntax [@code{unified} | @code{divided}]
1156This directive sets the Instruction Set Syntax as described in the
1157@ref{ARM-Instruction-Set} section.
1158
4a6bc624
NS
1159@c TTTTTTTTTTTTTTTTTTTTTTTTTT
1160
1161@cindex @code{.thumb} directive, ARM
1162@item .thumb
1163This performs the same action as @var{.code 16}.
1164
1165@cindex @code{.thumb_func} directive, ARM
1166@item .thumb_func
1167This directive specifies that the following symbol is the name of a
1168Thumb encoded function. This information is necessary in order to allow
1169the assembler and linker to generate correct code for interworking
1170between Arm and Thumb instructions and should be used even if
1171interworking is not going to be performed. The presence of this
1172directive also implies @code{.thumb}
1173
33eaf5de 1174This directive is not necessary when generating EABI objects. On these
4a6bc624
NS
1175targets the encoding is implicit when generating Thumb code.
1176
1177@cindex @code{.thumb_set} directive, ARM
1178@item .thumb_set
1179This performs the equivalent of a @code{.set} directive in that it
1180creates a symbol which is an alias for another symbol (possibly not yet
1181defined). This directive also has the added property in that it marks
1182the aliased symbol as being a thumb function entry point, in the same
1183way that the @code{.thumb_func} directive does.
1184
0855e32b
NS
1185@cindex @code{.tlsdescseq} directive, ARM
1186@item .tlsdescseq @var{tls-variable}
1187This directive is used to annotate parts of an inlined TLS descriptor
1188trampoline. Normally the trampoline is provided by the linker, and
1189this directive is not needed.
1190
4a6bc624
NS
1191@c UUUUUUUUUUUUUUUUUUUUUUUUUU
1192
1193@cindex @code{.unreq} directive, ARM
1194@item .unreq @var{alias-name}
1195This undefines a register alias which was previously defined using the
1196@code{req}, @code{dn} or @code{qn} directives. For example:
1197
1198@smallexample
1199 foo .req r0
1200 .unreq foo
1201@end smallexample
1202
1203An error occurs if the name is undefined. Note - this pseudo op can
1204be used to delete builtin in register name aliases (eg 'r0'). This
1205should only be done if it is really necessary.
1206
7ed4c4c5 1207@cindex @code{.unwind_raw} directive, ARM
4a6bc624 1208@item .unwind_raw @var{offset}, @var{byte1}, @dots{}
33eaf5de 1209Insert one of more arbitrary unwind opcode bytes, which are known to adjust
7ed4c4c5
NC
1210the stack pointer by @var{offset} bytes.
1211
1212For example @code{.unwind_raw 4, 0xb1, 0x01} is equivalent to
1213@code{.save @{r0@}}
1214
4a6bc624 1215@c VVVVVVVVVVVVVVVVVVVVVVVVVV
ee065d83 1216
4a6bc624
NS
1217@cindex @code{.vsave} directive, ARM
1218@item .vsave @var{vfp-reglist}
1219Generate unwinder annotations to restore the VFP registers in @var{vfp-reglist}
1220using FLDMD. Also works for VFPv3 registers
1221that are to be restored using VLDM.
1222The format of @var{vfp-reglist} is the same as the corresponding store-multiple
1223instruction.
ee065d83 1224
4a6bc624
NS
1225@smallexample
1226@exdent @emph{VFP registers}
1227 .vsave @{d8, d9, d10@}
1228 fstmdd sp!, @{d8, d9, d10@}
1229@exdent @emph{VFPv3 registers}
1230 .vsave @{d15, d16, d17@}
1231 vstm sp!, @{d15, d16, d17@}
1232@end smallexample
e04befd0 1233
4a6bc624
NS
1234Since FLDMX and FSTMX are now deprecated, this directive should be
1235used in favour of @code{.save} for saving VFP registers for ARMv6 and above.
e04befd0 1236
4a6bc624
NS
1237@c WWWWWWWWWWWWWWWWWWWWWWWWWW
1238@c XXXXXXXXXXXXXXXXXXXXXXXXXX
1239@c YYYYYYYYYYYYYYYYYYYYYYYYYY
1240@c ZZZZZZZZZZZZZZZZZZZZZZZZZZ
ee065d83 1241
252b5132
RH
1242@end table
1243
1244@node ARM Opcodes
1245@section Opcodes
1246
1247@cindex ARM opcodes
1248@cindex opcodes for ARM
49a5575c
NC
1249@code{@value{AS}} implements all the standard ARM opcodes. It also
1250implements several pseudo opcodes, including several synthetic load
34bca508 1251instructions.
252b5132 1252
49a5575c
NC
1253@table @code
1254
1255@cindex @code{NOP} pseudo op, ARM
1256@item NOP
1257@smallexample
1258 nop
1259@end smallexample
252b5132 1260
49a5575c
NC
1261This pseudo op will always evaluate to a legal ARM instruction that does
1262nothing. Currently it will evaluate to MOV r0, r0.
252b5132 1263
49a5575c 1264@cindex @code{LDR reg,=<label>} pseudo op, ARM
34bca508 1265@item LDR
252b5132
RH
1266@smallexample
1267 ldr <register> , = <expression>
1268@end smallexample
1269
1270If expression evaluates to a numeric constant then a MOV or MVN
1271instruction will be used in place of the LDR instruction, if the
1272constant can be generated by either of these instructions. Otherwise
1273the constant will be placed into the nearest literal pool (if it not
1274already there) and a PC relative LDR instruction will be generated.
1275
49a5575c
NC
1276@cindex @code{ADR reg,<label>} pseudo op, ARM
1277@item ADR
1278@smallexample
1279 adr <register> <label>
1280@end smallexample
1281
1282This instruction will load the address of @var{label} into the indicated
1283register. The instruction will evaluate to a PC relative ADD or SUB
1284instruction depending upon where the label is located. If the label is
1285out of range, or if it is not defined in the same file (and section) as
1286the ADR instruction, then an error will be generated. This instruction
1287will not make use of the literal pool.
1288
fc6141f0
NC
1289If @var{label} is a thumb function symbol, and thumb interworking has
1290been enabled via the @option{-mthumb-interwork} option then the bottom
1291bit of the value stored into @var{register} will be set. This allows
1292the following sequence to work as expected:
1293
1294@smallexample
1295 adr r0, thumb_function
1296 blx r0
1297@end smallexample
1298
49a5575c 1299@cindex @code{ADRL reg,<label>} pseudo op, ARM
34bca508 1300@item ADRL
49a5575c
NC
1301@smallexample
1302 adrl <register> <label>
1303@end smallexample
1304
1305This instruction will load the address of @var{label} into the indicated
a349d9dd 1306register. The instruction will evaluate to one or two PC relative ADD
49a5575c
NC
1307or SUB instructions depending upon where the label is located. If a
1308second instruction is not needed a NOP instruction will be generated in
1309its place, so that this instruction is always 8 bytes long.
1310
1311If the label is out of range, or if it is not defined in the same file
1312(and section) as the ADRL instruction, then an error will be generated.
1313This instruction will not make use of the literal pool.
1314
fc6141f0
NC
1315If @var{label} is a thumb function symbol, and thumb interworking has
1316been enabled via the @option{-mthumb-interwork} option then the bottom
1317bit of the value stored into @var{register} will be set.
1318
49a5575c
NC
1319@end table
1320
252b5132
RH
1321For information on the ARM or Thumb instruction sets, see @cite{ARM
1322Software Development Toolkit Reference Manual}, Advanced RISC Machines
1323Ltd.
1324
6057a28f
NC
1325@node ARM Mapping Symbols
1326@section Mapping Symbols
1327
1328The ARM ELF specification requires that special symbols be inserted
1329into object files to mark certain features:
1330
1331@table @code
1332
1333@cindex @code{$a}
1334@item $a
1335At the start of a region of code containing ARM instructions.
1336
1337@cindex @code{$t}
1338@item $t
1339At the start of a region of code containing THUMB instructions.
1340
1341@cindex @code{$d}
1342@item $d
1343At the start of a region of data.
1344
1345@end table
1346
1347The assembler will automatically insert these symbols for you - there
1348is no need to code them yourself. Support for tagging symbols ($b,
1349$f, $p and $m) which is also mentioned in the current ARM ELF
1350specification is not implemented. This is because they have been
1351dropped from the new EABI and so tools cannot rely upon their
1352presence.
1353
7da4f750
MM
1354@node ARM Unwinding Tutorial
1355@section Unwinding
1356
1357The ABI for the ARM Architecture specifies a standard format for
1358exception unwind information. This information is used when an
1359exception is thrown to determine where control should be transferred.
1360In particular, the unwind information is used to determine which
1361function called the function that threw the exception, and which
1362function called that one, and so forth. This information is also used
1363to restore the values of callee-saved registers in the function
1364catching the exception.
1365
1366If you are writing functions in assembly code, and those functions
1367call other functions that throw exceptions, you must use assembly
1368pseudo ops to ensure that appropriate exception unwind information is
1369generated. Otherwise, if one of the functions called by your assembly
1370code throws an exception, the run-time library will be unable to
1371unwind the stack through your assembly code and your program will not
1372behave correctly.
1373
1374To illustrate the use of these pseudo ops, we will examine the code
1375that G++ generates for the following C++ input:
1376
1377@verbatim
1378void callee (int *);
1379
34bca508
L
1380int
1381caller ()
7da4f750
MM
1382{
1383 int i;
1384 callee (&i);
34bca508 1385 return i;
7da4f750
MM
1386}
1387@end verbatim
1388
1389This example does not show how to throw or catch an exception from
1390assembly code. That is a much more complex operation and should
1391always be done in a high-level language, such as C++, that directly
1392supports exceptions.
1393
1394The code generated by one particular version of G++ when compiling the
1395example above is:
1396
1397@verbatim
1398_Z6callerv:
1399 .fnstart
1400.LFB2:
1401 @ Function supports interworking.
1402 @ args = 0, pretend = 0, frame = 8
1403 @ frame_needed = 1, uses_anonymous_args = 0
1404 stmfd sp!, {fp, lr}
1405 .save {fp, lr}
1406.LCFI0:
1407 .setfp fp, sp, #4
1408 add fp, sp, #4
1409.LCFI1:
1410 .pad #8
1411 sub sp, sp, #8
1412.LCFI2:
1413 sub r3, fp, #8
1414 mov r0, r3
1415 bl _Z6calleePi
1416 ldr r3, [fp, #-8]
1417 mov r0, r3
1418 sub sp, fp, #4
1419 ldmfd sp!, {fp, lr}
1420 bx lr
1421.LFE2:
1422 .fnend
1423@end verbatim
1424
1425Of course, the sequence of instructions varies based on the options
1426you pass to GCC and on the version of GCC in use. The exact
1427instructions are not important since we are focusing on the pseudo ops
1428that are used to generate unwind information.
1429
1430An important assumption made by the unwinder is that the stack frame
1431does not change during the body of the function. In particular, since
1432we assume that the assembly code does not itself throw an exception,
1433the only point where an exception can be thrown is from a call, such
1434as the @code{bl} instruction above. At each call site, the same saved
1435registers (including @code{lr}, which indicates the return address)
1436must be located in the same locations relative to the frame pointer.
1437
1438The @code{.fnstart} (@pxref{arm_fnstart,,.fnstart pseudo op}) pseudo
1439op appears immediately before the first instruction of the function
1440while the @code{.fnend} (@pxref{arm_fnend,,.fnend pseudo op}) pseudo
1441op appears immediately after the last instruction of the function.
34bca508 1442These pseudo ops specify the range of the function.
7da4f750
MM
1443
1444Only the order of the other pseudos ops (e.g., @code{.setfp} or
1445@code{.pad}) matters; their exact locations are irrelevant. In the
1446example above, the compiler emits the pseudo ops with particular
1447instructions. That makes it easier to understand the code, but it is
1448not required for correctness. It would work just as well to emit all
1449of the pseudo ops other than @code{.fnend} in the same order, but
1450immediately after @code{.fnstart}.
1451
1452The @code{.save} (@pxref{arm_save,,.save pseudo op}) pseudo op
1453indicates registers that have been saved to the stack so that they can
1454be restored before the function returns. The argument to the
1455@code{.save} pseudo op is a list of registers to save. If a register
1456is ``callee-saved'' (as specified by the ABI) and is modified by the
1457function you are writing, then your code must save the value before it
1458is modified and restore the original value before the function
1459returns. If an exception is thrown, the run-time library restores the
1460values of these registers from their locations on the stack before
1461returning control to the exception handler. (Of course, if an
1462exception is not thrown, the function that contains the @code{.save}
1463pseudo op restores these registers in the function epilogue, as is
1464done with the @code{ldmfd} instruction above.)
1465
1466You do not have to save callee-saved registers at the very beginning
1467of the function and you do not need to use the @code{.save} pseudo op
1468immediately following the point at which the registers are saved.
1469However, if you modify a callee-saved register, you must save it on
1470the stack before modifying it and before calling any functions which
1471might throw an exception. And, you must use the @code{.save} pseudo
1472op to indicate that you have done so.
1473
1474The @code{.pad} (@pxref{arm_pad,,.pad}) pseudo op indicates a
1475modification of the stack pointer that does not save any registers.
1476The argument is the number of bytes (in decimal) that are subtracted
1477from the stack pointer. (On ARM CPUs, the stack grows downwards, so
1478subtracting from the stack pointer increases the size of the stack.)
1479
1480The @code{.setfp} (@pxref{arm_setfp,,.setfp pseudo op}) pseudo op
1481indicates the register that contains the frame pointer. The first
1482argument is the register that is set, which is typically @code{fp}.
1483The second argument indicates the register from which the frame
1484pointer takes its value. The third argument, if present, is the value
1485(in decimal) added to the register specified by the second argument to
1486compute the value of the frame pointer. You should not modify the
1487frame pointer in the body of the function.
1488
1489If you do not use a frame pointer, then you should not use the
1490@code{.setfp} pseudo op. If you do not use a frame pointer, then you
1491should avoid modifying the stack pointer outside of the function
1492prologue. Otherwise, the run-time library will be unable to find
1493saved registers when it is unwinding the stack.
1494
1495The pseudo ops described above are sufficient for writing assembly
1496code that calls functions which may throw exceptions. If you need to
1497know more about the object-file format used to represent unwind
1498information, you may consult the @cite{Exception Handling ABI for the
1499ARM Architecture} available from @uref{http://infocenter.arm.com}.
91f68a68 1500
This page took 0.918035 seconds and 4 git commands to generate.