* gas/mips/at-1.d: Handle ECOFF relocations.
[deliverable/binutils-gdb.git] / gas / doc / c-mips.texi
CommitLineData
78849248 1@c Copyright 1991, 1992, 1993, 1994, 1995, 1997, 1999, 2000, 2001,
c67a084a 2@c 2002, 2003, 2004, 2005, 2006, 2007, 2008, 2009, 2010
f7e42eb4 3@c Free Software Foundation, Inc.
252b5132
RH
4@c This is part of the GAS manual.
5@c For copying conditions, see the file as.texinfo.
6@ifset GENERIC
7@page
8@node MIPS-Dependent
9@chapter MIPS Dependent Features
10@end ifset
11@ifclear GENERIC
12@node Machine Dependencies
13@chapter MIPS Dependent Features
14@end ifclear
15
16@cindex MIPS processor
17@sc{gnu} @code{@value{AS}} for @sc{mips} architectures supports several
84ea6cf2 18different @sc{mips} processors, and MIPS ISA levels I through V, MIPS32,
584da044
NC
19and MIPS64. For information about the @sc{mips} instruction set, see
20@cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
21For an overview of @sc{mips} assembly conventions, see ``Appendix D:
22Assembly Language Programming'' in the same work.
252b5132
RH
23
24@menu
25* MIPS Opts:: Assembler options
26* MIPS Object:: ECOFF object code
27* MIPS Stabs:: Directives for debugging information
28* MIPS ISA:: Directives to override the ISA level
aed1a261 29* MIPS symbol sizes:: Directives to override the size of symbols
252b5132
RH
30* MIPS autoextend:: Directives for extending MIPS 16 bit instructions
31* MIPS insn:: Directive to mark data as an instruction
32* MIPS option stack:: Directives to save and restore options
0eb7102d
AJ
33* MIPS ASE instruction generation overrides:: Directives to control
34 generation of MIPS ASE instructions
037b32b9 35* MIPS floating-point:: Directives to override floating-point options
252b5132
RH
36@end menu
37
38@node MIPS Opts
39@section Assembler options
40
41The @sc{mips} configurations of @sc{gnu} @code{@value{AS}} support these
42special options:
43
44@table @code
45@cindex @code{-G} option (MIPS)
46@item -G @var{num}
47This option sets the largest size of an object that can be referenced
48implicitly with the @code{gp} register. It is only accepted for targets
49that use @sc{ecoff} format. The default value is 8.
50
51@cindex @code{-EB} option (MIPS)
52@cindex @code{-EL} option (MIPS)
53@cindex MIPS big-endian output
54@cindex MIPS little-endian output
55@cindex big-endian output, MIPS
56@cindex little-endian output, MIPS
57@item -EB
58@itemx -EL
59Any @sc{mips} configuration of @code{@value{AS}} can select big-endian or
60little-endian output at run time (unlike the other @sc{gnu} development
61tools, which must be configured for one or the other). Use @samp{-EB}
62to select big-endian output, and @samp{-EL} for little-endian.
63
0c000745
RS
64@item -KPIC
65@cindex PIC selection, MIPS
66@cindex @option{-KPIC} option, MIPS
67Generate SVR4-style PIC. This option tells the assembler to generate
68SVR4-style position-independent macro expansions. It also tells the
69assembler to mark the output file as PIC.
70
71@item -mvxworks-pic
72@cindex @option{-mvxworks-pic} option, MIPS
73Generate VxWorks PIC. This option tells the assembler to generate
74VxWorks-style position-independent macro expansions.
75
252b5132
RH
76@cindex MIPS architecture options
77@item -mips1
78@itemx -mips2
79@itemx -mips3
80@itemx -mips4
c67a084a 81@itemx -mips5xo
e7af610e 82@itemx -mips32
af7ee8bf 83@itemx -mips32r2
84ea6cf2 84@itemx -mips64
5f74bc13 85@itemx -mips64r2
252b5132
RH
86Generate code for a particular MIPS Instruction Set Architecture level.
87@samp{-mips1} corresponds to the @sc{r2000} and @sc{r3000} processors,
88@samp{-mips2} to the @sc{r6000} processor, @samp{-mips3} to the
84ea6cf2 89@sc{r4000} processor, and @samp{-mips4} to the @sc{r8000} and
5f74bc13
CD
90@sc{r10000} processors. @samp{-mips5}, @samp{-mips32}, @samp{-mips32r2},
91@samp{-mips64}, and @samp{-mips64r2}
92correspond to generic
93@sc{MIPS V}, @sc{MIPS32}, @sc{MIPS32 Release 2}, @sc{MIPS64},
94and @sc{MIPS64 Release 2}
95ISA processors, respectively. You can also switch
584da044 96instruction sets during the assembly; see @ref{MIPS ISA, Directives to
ec68c924 97override the ISA level}.
252b5132 98
6349b5f4 99@item -mgp32
ca4e0257
RS
100@itemx -mfp32
101Some macros have different expansions for 32-bit and 64-bit registers.
102The register sizes are normally inferred from the ISA and ABI, but these
103flags force a certain group of registers to be treated as 32 bits wide at
104all times. @samp{-mgp32} controls the size of general-purpose registers
105and @samp{-mfp32} controls the size of floating-point registers.
106
ad3fea08
TS
107The @code{.set gp=32} and @code{.set fp=32} directives allow the size
108of registers to be changed for parts of an object. The default value is
109restored by @code{.set gp=default} and @code{.set fp=default}.
110
ca4e0257
RS
111On some MIPS variants there is a 32-bit mode flag; when this flag is
112set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
113save the 32-bit registers on a context switch, so it is essential never
114to use the 64-bit registers.
6349b5f4
AH
115
116@item -mgp64
ad3fea08
TS
117@itemx -mfp64
118Assume that 64-bit registers are available. This is provided in the
119interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
120
121The @code{.set gp=64} and @code{.set fp=64} directives allow the size
122of registers to be changed for parts of an object. The default value is
123restored by @code{.set gp=default} and @code{.set fp=default}.
6349b5f4 124
252b5132
RH
125@item -mips16
126@itemx -no-mips16
127Generate code for the MIPS 16 processor. This is equivalent to putting
ad3fea08 128@code{.set mips16} at the start of the assembly file. @samp{-no-mips16}
252b5132
RH
129turns off this option.
130
e16bfa71
TS
131@item -msmartmips
132@itemx -mno-smartmips
133Enables the SmartMIPS extensions to the MIPS32 instruction set, which
134provides a number of new instructions which target smartcard and
135cryptographic applications. This is equivalent to putting
ad3fea08 136@code{.set smartmips} at the start of the assembly file.
e16bfa71
TS
137@samp{-mno-smartmips} turns off this option.
138
1f25f5d3
CD
139@item -mips3d
140@itemx -no-mips3d
141Generate code for the MIPS-3D Application Specific Extension.
142This tells the assembler to accept MIPS-3D instructions.
143@samp{-no-mips3d} turns off this option.
144
deec1734
CD
145@item -mdmx
146@itemx -no-mdmx
147Generate code for the MDMX Application Specific Extension.
148This tells the assembler to accept MDMX instructions.
149@samp{-no-mdmx} turns off this option.
150
2ef2b9ae
CF
151@item -mdsp
152@itemx -mno-dsp
8b082fb1
TS
153Generate code for the DSP Release 1 Application Specific Extension.
154This tells the assembler to accept DSP Release 1 instructions.
2ef2b9ae
CF
155@samp{-mno-dsp} turns off this option.
156
8b082fb1
TS
157@item -mdspr2
158@itemx -mno-dspr2
159Generate code for the DSP Release 2 Application Specific Extension.
160This option implies -mdsp.
161This tells the assembler to accept DSP Release 2 instructions.
162@samp{-mno-dspr2} turns off this option.
163
ef2e4d86
CF
164@item -mmt
165@itemx -mno-mt
166Generate code for the MT Application Specific Extension.
167This tells the assembler to accept MT instructions.
168@samp{-mno-mt} turns off this option.
169
6b76fefe 170@item -mfix7000
9ee72ff1 171@itemx -mno-fix7000
6b76fefe
CM
172Cause nops to be inserted if the read of the destination register
173of an mfhi or mflo instruction occurs in the following two instructions.
174
c67a084a
NC
175@item -mfix-loongson2f-jump
176@itemx -mno-fix-loongson2f-jump
177Eliminate instruction fetch from outside 256M region to work around the
178Loongson2F @samp{jump} instructions. Without it, under extreme cases,
179the kernel may crash. The issue has been solved in latest processor
180batches, but this fix has no side effect to them.
181
182@item -mfix-loongson2f-nop
183@itemx -mno-fix-loongson2f-nop
184Replace nops by @code{or at,at,zero} to work around the Loongson2F
185@samp{nop} errata. Without it, under extreme cases, cpu might
186deadlock. The issue has been solved in latest loongson2f batches, but
187this fix has no side effect to them.
188
d766e8ec 189@item -mfix-vr4120
2babba43 190@itemx -mno-fix-vr4120
d766e8ec
RS
191Insert nops to work around certain VR4120 errata. This option is
192intended to be used on GCC-generated code: it is not designed to catch
193all problems in hand-written assembler code.
60b63b72 194
11db99f8 195@item -mfix-vr4130
2babba43 196@itemx -mno-fix-vr4130
11db99f8
RS
197Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
198
6a32d874
CM
199@item -mfix-24k
200@itemx -no-mfix-24k
201Insert nops to work around the 24K @samp{eret}/@samp{deret} errata.
202
d954098f
DD
203@item -mfix-cn63xxp1
204@itemx -mno-fix-cn63xxp1
205Replace @code{pref} hints 0 - 4 and 6 - 24 with hint 28 to work around
206certain CN63XXP1 errata.
207
252b5132
RH
208@item -m4010
209@itemx -no-m4010
210Generate code for the LSI @sc{r4010} chip. This tells the assembler to
211accept the @sc{r4010} specific instructions (@samp{addciu}, @samp{ffc},
212etc.), and to not schedule @samp{nop} instructions around accesses to
213the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
214option.
215
216@item -m4650
217@itemx -no-m4650
218Generate code for the MIPS @sc{r4650} chip. This tells the assembler to accept
219the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
220instructions around accesses to the @samp{HI} and @samp{LO} registers.
221@samp{-no-m4650} turns off this option.
222
223@itemx -m3900
224@itemx -no-m3900
225@itemx -m4100
226@itemx -no-m4100
227For each option @samp{-m@var{nnnn}}, generate code for the MIPS
228@sc{r@var{nnnn}} chip. This tells the assembler to accept instructions
229specific to that chip, and to schedule for that chip's hazards.
230
ec68c924 231@item -march=@var{cpu}
252b5132
RH
232Generate code for a particular MIPS cpu. It is exactly equivalent to
233@samp{-m@var{cpu}}, except that there are more value of @var{cpu}
234understood. Valid @var{cpu} value are:
235
236@quotation
2372000,
2383000,
2393900,
2404000,
2414010,
2424100,
2434111,
60b63b72
RS
244vr4120,
245vr4130,
246vr4181,
252b5132
RH
2474300,
2484400,
2494600,
2504650,
2515000,
b946ec34
NC
252rm5200,
253rm5230,
254rm5231,
255rm5261,
256rm5721,
60b63b72
RS
257vr5400,
258vr5500,
252b5132 2596000,
b946ec34 260rm7000,
252b5132 2618000,
963ac363 262rm9000,
e7af610e 26310000,
18ae5d72 26412000,
3aa3176b
TS
26514000,
26616000,
ad3fea08
TS
2674kc,
2684km,
2694kp,
2704ksc,
2714kec,
2724kem,
2734kep,
2744ksd,
275m4k,
276m4kp,
27724kc,
0fdf1951 27824kf2_1,
ad3fea08 27924kf,
0fdf1951 28024kf1_1,
ad3fea08 28124kec,
0fdf1951 28224kef2_1,
ad3fea08 28324kef,
0fdf1951 28424kef1_1,
ad3fea08 28534kc,
0fdf1951 28634kf2_1,
ad3fea08 28734kf,
0fdf1951 28834kf1_1,
f281862d 28974kc,
0fdf1951 29074kf2_1,
f281862d 29174kf,
0fdf1951
RS
29274kf1_1,
29374kf3_2,
30f8113a
SL
2941004kc,
2951004kf2_1,
2961004kf,
2971004kf1_1,
ad3fea08
TS
2985kc,
2995kf,
30020kc,
30125kf,
82100185 302sb1,
350cc38d
MS
303sb1a,
304loongson2e,
037b32b9 305loongson2f,
52b6b6b9
JM
306octeon,
307xlr
252b5132
RH
308@end quotation
309
0fdf1951
RS
310For compatibility reasons, @samp{@var{n}x} and @samp{@var{b}fx} are
311accepted as synonyms for @samp{@var{n}f1_1}. These values are
312deprecated.
313
ec68c924
EC
314@item -mtune=@var{cpu}
315Schedule and tune for a particular MIPS cpu. Valid @var{cpu} values are
316identical to @samp{-march=@var{cpu}}.
317
316f5878
RS
318@item -mabi=@var{abi}
319Record which ABI the source code uses. The recognized arguments
320are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
252b5132 321
aed1a261
RS
322@item -msym32
323@itemx -mno-sym32
324@cindex -msym32
325@cindex -mno-sym32
326Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
327the beginning of the assembler input. @xref{MIPS symbol sizes}.
328
252b5132
RH
329@cindex @code{-nocpp} ignored (MIPS)
330@item -nocpp
331This option is ignored. It is accepted for command-line compatibility with
332other assemblers, which use it to turn off C style preprocessing. With
333@sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
334@sc{gnu} assembler itself never runs the C preprocessor.
335
037b32b9
AN
336@item -msoft-float
337@itemx -mhard-float
338Disable or enable floating-point instructions. Note that by default
339floating-point instructions are always allowed even with CPU targets
340that don't have support for these instructions.
341
342@item -msingle-float
343@itemx -mdouble-float
344Disable or enable double-precision floating-point operations. Note
345that by default double-precision floating-point operations are always
346allowed even with CPU targets that don't have support for these
347operations.
348
119d663a
NC
349@item --construct-floats
350@itemx --no-construct-floats
119d663a
NC
351The @code{--no-construct-floats} option disables the construction of
352double width floating point constants by loading the two halves of the
353value into the two single width floating point registers that make up
354the double width register. This feature is useful if the processor
355support the FR bit in its status register, and this bit is known (by
356the programmer) to be set. This bit prevents the aliasing of the double
357width register by the single width registers.
358
63bf5651 359By default @code{--construct-floats} is selected, allowing construction
119d663a
NC
360of these floating point constants.
361
252b5132
RH
362@item --trap
363@itemx --no-break
364@c FIXME! (1) reflect these options (next item too) in option summaries;
365@c (2) stop teasing, say _which_ instructions expanded _how_.
366@code{@value{AS}} automatically macro expands certain division and
367multiplication instructions to check for overflow and division by zero. This
368option causes @code{@value{AS}} to generate code to take a trap exception
369rather than a break exception when an error is detected. The trap instructions
370are only supported at Instruction Set Architecture level 2 and higher.
371
372@item --break
373@itemx --no-trap
374Generate code to take a break exception rather than a trap exception when an
375error is detected. This is the default.
63486801 376
dcd410fe
RO
377@item -mpdr
378@itemx -mno-pdr
379Control generation of @code{.pdr} sections. Off by default on IRIX, on
380elsewhere.
aa6975fb
ILT
381
382@item -mshared
383@itemx -mno-shared
384When generating code using the Unix calling conventions (selected by
385@samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
386which can go into a shared library. The @samp{-mno-shared} option
387tells gas to generate code which uses the calling convention, but can
388not go into a shared library. The resulting code is slightly more
389efficient. This option only affects the handling of the
390@samp{.cpload} and @samp{.cpsetup} pseudo-ops.
252b5132
RH
391@end table
392
393@node MIPS Object
394@section MIPS ECOFF object code
395
396@cindex ECOFF sections
397@cindex MIPS ECOFF sections
398Assembling for a @sc{mips} @sc{ecoff} target supports some additional sections
399besides the usual @code{.text}, @code{.data} and @code{.bss}. The
400additional sections are @code{.rdata}, used for read-only data,
401@code{.sdata}, used for small data, and @code{.sbss}, used for small
402common objects.
403
404@cindex small objects, MIPS ECOFF
405@cindex @code{gp} register, MIPS
406When assembling for @sc{ecoff}, the assembler uses the @code{$gp} (@code{$28})
407register to form the address of a ``small object''. Any object in the
408@code{.sdata} or @code{.sbss} sections is considered ``small'' in this sense.
409For external objects, or for objects in the @code{.bss} section, you can use
410the @code{@value{GCC}} @samp{-G} option to control the size of objects addressed via
411@code{$gp}; the default value is 8, meaning that a reference to any object
412eight bytes or smaller uses @code{$gp}. Passing @samp{-G 0} to
413@code{@value{AS}} prevents it from using the @code{$gp} register on the basis
414of object size (but the assembler uses @code{$gp} for objects in @code{.sdata}
415or @code{sbss} in any case). The size of an object in the @code{.bss} section
416is set by the @code{.comm} or @code{.lcomm} directive that defines it. The
417size of an external object may be set with the @code{.extern} directive. For
418example, @samp{.extern sym,4} declares that the object at @code{sym} is 4 bytes
419in length, whie leaving @code{sym} otherwise undefined.
420
421Using small @sc{ecoff} objects requires linker support, and assumes that the
422@code{$gp} register is correctly initialized (normally done automatically by
423the startup code). @sc{mips} @sc{ecoff} assembly code must not modify the
424@code{$gp} register.
425
426@node MIPS Stabs
427@section Directives for debugging information
428
429@cindex MIPS debugging directives
430@sc{mips} @sc{ecoff} @code{@value{AS}} supports several directives used for
431generating debugging information which are not support by traditional @sc{mips}
432assemblers. These are @code{.def}, @code{.endef}, @code{.dim}, @code{.file},
433@code{.scl}, @code{.size}, @code{.tag}, @code{.type}, @code{.val},
434@code{.stabd}, @code{.stabn}, and @code{.stabs}. The debugging information
435generated by the three @code{.stab} directives can only be read by @sc{gdb},
436not by traditional @sc{mips} debuggers (this enhancement is required to fully
437support C++ debugging). These directives are primarily used by compilers, not
438assembly language programmers!
439
aed1a261
RS
440@node MIPS symbol sizes
441@section Directives to override the size of symbols
442
443@cindex @code{.set sym32}
444@cindex @code{.set nosym32}
445The n64 ABI allows symbols to have any 64-bit value. Although this
446provides a great deal of flexibility, it means that some macros have
447much longer expansions than their 32-bit counterparts. For example,
448the non-PIC expansion of @samp{dla $4,sym} is usually:
449
450@smallexample
451lui $4,%highest(sym)
452lui $1,%hi(sym)
453daddiu $4,$4,%higher(sym)
454daddiu $1,$1,%lo(sym)
455dsll32 $4,$4,0
456daddu $4,$4,$1
457@end smallexample
458
459whereas the 32-bit expansion is simply:
460
461@smallexample
462lui $4,%hi(sym)
463daddiu $4,$4,%lo(sym)
464@end smallexample
465
466n64 code is sometimes constructed in such a way that all symbolic
467constants are known to have 32-bit values, and in such cases, it's
468preferable to use the 32-bit expansion instead of the 64-bit
469expansion.
470
471You can use the @code{.set sym32} directive to tell the assembler
472that, from this point on, all expressions of the form
473@samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
474have 32-bit values. For example:
475
476@smallexample
477.set sym32
478dla $4,sym
479lw $4,sym+16
480sw $4,sym+0x8000($4)
481@end smallexample
482
483will cause the assembler to treat @samp{sym}, @code{sym+16} and
484@code{sym+0x8000} as 32-bit values. The handling of non-symbolic
485addresses is not affected.
486
487The directive @code{.set nosym32} ends a @code{.set sym32} block and
488reverts to the normal behavior. It is also possible to change the
489symbol size using the command-line options @option{-msym32} and
490@option{-mno-sym32}.
491
492These options and directives are always accepted, but at present,
493they have no effect for anything other than n64.
494
252b5132
RH
495@node MIPS ISA
496@section Directives to override the ISA level
497
498@cindex MIPS ISA override
499@kindex @code{.set mips@var{n}}
500@sc{gnu} @code{@value{AS}} supports an additional directive to change
501the @sc{mips} Instruction Set Architecture level on the fly: @code{.set
5f74bc13
CD
502mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 64
503or 64r2.
071742cf 504The values other than 0 make the assembler accept instructions
584da044
NC
505for the corresponding @sc{isa} level, from that point on in the
506assembly. @code{.set mips@var{n}} affects not only which instructions
507are permitted, but also how certain macros are expanded. @code{.set
508mips0} restores the @sc{isa} level to its original level: either the
509level you selected with command line options, or the default for your
ad3fea08 510configuration. You can use this feature to permit specific @sc{mips3}
584da044 511instructions while assembling in 32 bit mode. Use this directive with
ec68c924 512care!
252b5132 513
ad3fea08
TS
514@cindex MIPS CPU override
515@kindex @code{.set arch=@var{cpu}}
516The @code{.set arch=@var{cpu}} directive provides even finer control.
517It changes the effective CPU target and allows the assembler to use
518instructions specific to a particular CPU. All CPUs supported by the
519@samp{-march} command line option are also selectable by this directive.
520The original value is restored by @code{.set arch=default}.
252b5132 521
ad3fea08
TS
522The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
523in which it will assemble instructions for the MIPS 16 processor. Use
524@code{.set nomips16} to return to normal 32 bit mode.
e16bfa71 525
ec68c924 526Traditional @sc{mips} assemblers do not support this directive.
252b5132
RH
527
528@node MIPS autoextend
529@section Directives for extending MIPS 16 bit instructions
530
531@kindex @code{.set autoextend}
532@kindex @code{.set noautoextend}
533By default, MIPS 16 instructions are automatically extended to 32 bits
ad3fea08
TS
534when necessary. The directive @code{.set noautoextend} will turn this
535off. When @code{.set noautoextend} is in effect, any 32 bit instruction
536must be explicitly extended with the @code{.e} modifier (e.g.,
537@code{li.e $4,1000}). The directive @code{.set autoextend} may be used
252b5132
RH
538to once again automatically extend instructions when necessary.
539
540This directive is only meaningful when in MIPS 16 mode. Traditional
541@sc{mips} assemblers do not support this directive.
542
543@node MIPS insn
544@section Directive to mark data as an instruction
545
546@kindex @code{.insn}
547The @code{.insn} directive tells @code{@value{AS}} that the following
548data is actually instructions. This makes a difference in MIPS 16 mode:
549when loading the address of a label which precedes instructions,
550@code{@value{AS}} automatically adds 1 to the value, so that jumping to
551the loaded address will do the right thing.
552
a946d7e3
NC
553@kindex @code{.global}
554The @code{.global} and @code{.globl} directives supported by
555@code{@value{AS}} will by default mark the symbol as pointing to a
556region of data not code. This means that, for example, any
557instructions following such a symbol will not be disassembled by
f746e6b9 558@code{objdump} as it will regard them as data. To change this
a946d7e3
NC
559behaviour an optional section name can be placed after the symbol name
560in the @code{.global} directive. If this section exists and is known
561to be a code section, then the symbol will be marked as poiting at
562code not data. Ie the syntax for the directive is:
563
564 @code{.global @var{symbol}[ @var{section}][, @var{symbol}[ @var{section}]] ...},
565
566Here is a short example:
567
568@example
569 .global foo .text, bar, baz .data
570foo:
571 nop
572bar:
573 .word 0x0
574baz:
575 .word 0x1
576
577@end example
578
252b5132
RH
579@node MIPS option stack
580@section Directives to save and restore options
581
582@cindex MIPS option stack
583@kindex @code{.set push}
584@kindex @code{.set pop}
585The directives @code{.set push} and @code{.set pop} may be used to save
586and restore the current settings for all the options which are
587controlled by @code{.set}. The @code{.set push} directive saves the
588current settings on a stack. The @code{.set pop} directive pops the
589stack and restores the settings.
590
591These directives can be useful inside an macro which must change an
592option such as the ISA level or instruction reordering but does not want
593to change the state of the code which invoked the macro.
594
595Traditional @sc{mips} assemblers do not support these directives.
1f25f5d3
CD
596
597@node MIPS ASE instruction generation overrides
598@section Directives to control generation of MIPS ASE instructions
599
600@cindex MIPS MIPS-3D instruction generation override
601@kindex @code{.set mips3d}
602@kindex @code{.set nomips3d}
603The directive @code{.set mips3d} makes the assembler accept instructions
604from the MIPS-3D Application Specific Extension from that point on
605in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
606instructions from being accepted.
607
ad3fea08
TS
608@cindex SmartMIPS instruction generation override
609@kindex @code{.set smartmips}
610@kindex @code{.set nosmartmips}
611The directive @code{.set smartmips} makes the assembler accept
612instructions from the SmartMIPS Application Specific Extension to the
613MIPS32 @sc{isa} from that point on in the assembly. The
614@code{.set nosmartmips} directive prevents SmartMIPS instructions from
615being accepted.
616
deec1734
CD
617@cindex MIPS MDMX instruction generation override
618@kindex @code{.set mdmx}
619@kindex @code{.set nomdmx}
620The directive @code{.set mdmx} makes the assembler accept instructions
621from the MDMX Application Specific Extension from that point on
622in the assembly. The @code{.set nomdmx} directive prevents MDMX
623instructions from being accepted.
624
8b082fb1 625@cindex MIPS DSP Release 1 instruction generation override
2ef2b9ae
CF
626@kindex @code{.set dsp}
627@kindex @code{.set nodsp}
628The directive @code{.set dsp} makes the assembler accept instructions
8b082fb1
TS
629from the DSP Release 1 Application Specific Extension from that point
630on in the assembly. The @code{.set nodsp} directive prevents DSP
631Release 1 instructions from being accepted.
632
633@cindex MIPS DSP Release 2 instruction generation override
634@kindex @code{.set dspr2}
635@kindex @code{.set nodspr2}
636The directive @code{.set dspr2} makes the assembler accept instructions
637from the DSP Release 2 Application Specific Extension from that point
638on in the assembly. This dirctive implies @code{.set dsp}. The
639@code{.set nodspr2} directive prevents DSP Release 2 instructions from
640being accepted.
2ef2b9ae 641
ef2e4d86
CF
642@cindex MIPS MT instruction generation override
643@kindex @code{.set mt}
644@kindex @code{.set nomt}
645The directive @code{.set mt} makes the assembler accept instructions
646from the MT Application Specific Extension from that point on
647in the assembly. The @code{.set nomt} directive prevents MT
648instructions from being accepted.
649
1f25f5d3 650Traditional @sc{mips} assemblers do not support these directives.
037b32b9
AN
651
652@node MIPS floating-point
653@section Directives to override floating-point options
654
655@cindex Disable floating-point instructions
656@kindex @code{.set softfloat}
657@kindex @code{.set hardfloat}
658The directives @code{.set softfloat} and @code{.set hardfloat} provide
659finer control of disabling and enabling float-point instructions.
660These directives always override the default (that hard-float
661instructions are accepted) or the command-line options
662(@samp{-msoft-float} and @samp{-mhard-float}).
663
664@cindex Disable single-precision floating-point operations
605b1dd4
NH
665@kindex @code{.set singlefloat}
666@kindex @code{.set doublefloat}
037b32b9
AN
667The directives @code{.set singlefloat} and @code{.set doublefloat}
668provide finer control of disabling and enabling double-precision
669float-point operations. These directives always override the default
670(that double-precision operations are accepted) or the command-line
671options (@samp{-msingle-float} and @samp{-mdouble-float}).
672
673Traditional @sc{mips} assemblers do not support these directives.
This page took 0.456921 seconds and 4 git commands to generate.