include/opcode/
[deliverable/binutils-gdb.git] / gas / doc / c-mips.texi
CommitLineData
78849248
ILT
1@c Copyright 1991, 1992, 1993, 1994, 1995, 1997, 1999, 2000, 2001,
2@c 2002, 2003, 2004
f7e42eb4 3@c Free Software Foundation, Inc.
252b5132
RH
4@c This is part of the GAS manual.
5@c For copying conditions, see the file as.texinfo.
6@ifset GENERIC
7@page
8@node MIPS-Dependent
9@chapter MIPS Dependent Features
10@end ifset
11@ifclear GENERIC
12@node Machine Dependencies
13@chapter MIPS Dependent Features
14@end ifclear
15
16@cindex MIPS processor
17@sc{gnu} @code{@value{AS}} for @sc{mips} architectures supports several
84ea6cf2 18different @sc{mips} processors, and MIPS ISA levels I through V, MIPS32,
584da044
NC
19and MIPS64. For information about the @sc{mips} instruction set, see
20@cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
21For an overview of @sc{mips} assembly conventions, see ``Appendix D:
22Assembly Language Programming'' in the same work.
252b5132
RH
23
24@menu
25* MIPS Opts:: Assembler options
26* MIPS Object:: ECOFF object code
27* MIPS Stabs:: Directives for debugging information
28* MIPS ISA:: Directives to override the ISA level
aed1a261 29* MIPS symbol sizes:: Directives to override the size of symbols
252b5132
RH
30* MIPS autoextend:: Directives for extending MIPS 16 bit instructions
31* MIPS insn:: Directive to mark data as an instruction
32* MIPS option stack:: Directives to save and restore options
0eb7102d
AJ
33* MIPS ASE instruction generation overrides:: Directives to control
34 generation of MIPS ASE instructions
252b5132
RH
35@end menu
36
37@node MIPS Opts
38@section Assembler options
39
40The @sc{mips} configurations of @sc{gnu} @code{@value{AS}} support these
41special options:
42
43@table @code
44@cindex @code{-G} option (MIPS)
45@item -G @var{num}
46This option sets the largest size of an object that can be referenced
47implicitly with the @code{gp} register. It is only accepted for targets
48that use @sc{ecoff} format. The default value is 8.
49
50@cindex @code{-EB} option (MIPS)
51@cindex @code{-EL} option (MIPS)
52@cindex MIPS big-endian output
53@cindex MIPS little-endian output
54@cindex big-endian output, MIPS
55@cindex little-endian output, MIPS
56@item -EB
57@itemx -EL
58Any @sc{mips} configuration of @code{@value{AS}} can select big-endian or
59little-endian output at run time (unlike the other @sc{gnu} development
60tools, which must be configured for one or the other). Use @samp{-EB}
61to select big-endian output, and @samp{-EL} for little-endian.
62
0c000745
RS
63@item -KPIC
64@cindex PIC selection, MIPS
65@cindex @option{-KPIC} option, MIPS
66Generate SVR4-style PIC. This option tells the assembler to generate
67SVR4-style position-independent macro expansions. It also tells the
68assembler to mark the output file as PIC.
69
70@item -mvxworks-pic
71@cindex @option{-mvxworks-pic} option, MIPS
72Generate VxWorks PIC. This option tells the assembler to generate
73VxWorks-style position-independent macro expansions.
74
252b5132
RH
75@cindex MIPS architecture options
76@item -mips1
77@itemx -mips2
78@itemx -mips3
79@itemx -mips4
84ea6cf2 80@itemx -mips5
e7af610e 81@itemx -mips32
af7ee8bf 82@itemx -mips32r2
84ea6cf2 83@itemx -mips64
5f74bc13 84@itemx -mips64r2
252b5132
RH
85Generate code for a particular MIPS Instruction Set Architecture level.
86@samp{-mips1} corresponds to the @sc{r2000} and @sc{r3000} processors,
87@samp{-mips2} to the @sc{r6000} processor, @samp{-mips3} to the
84ea6cf2 88@sc{r4000} processor, and @samp{-mips4} to the @sc{r8000} and
5f74bc13
CD
89@sc{r10000} processors. @samp{-mips5}, @samp{-mips32}, @samp{-mips32r2},
90@samp{-mips64}, and @samp{-mips64r2}
91correspond to generic
92@sc{MIPS V}, @sc{MIPS32}, @sc{MIPS32 Release 2}, @sc{MIPS64},
93and @sc{MIPS64 Release 2}
94ISA processors, respectively. You can also switch
584da044 95instruction sets during the assembly; see @ref{MIPS ISA, Directives to
ec68c924 96override the ISA level}.
252b5132 97
6349b5f4 98@item -mgp32
ca4e0257
RS
99@itemx -mfp32
100Some macros have different expansions for 32-bit and 64-bit registers.
101The register sizes are normally inferred from the ISA and ABI, but these
102flags force a certain group of registers to be treated as 32 bits wide at
103all times. @samp{-mgp32} controls the size of general-purpose registers
104and @samp{-mfp32} controls the size of floating-point registers.
105
ad3fea08
TS
106The @code{.set gp=32} and @code{.set fp=32} directives allow the size
107of registers to be changed for parts of an object. The default value is
108restored by @code{.set gp=default} and @code{.set fp=default}.
109
ca4e0257
RS
110On some MIPS variants there is a 32-bit mode flag; when this flag is
111set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
112save the 32-bit registers on a context switch, so it is essential never
113to use the 64-bit registers.
6349b5f4
AH
114
115@item -mgp64
ad3fea08
TS
116@itemx -mfp64
117Assume that 64-bit registers are available. This is provided in the
118interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
119
120The @code{.set gp=64} and @code{.set fp=64} directives allow the size
121of registers to be changed for parts of an object. The default value is
122restored by @code{.set gp=default} and @code{.set fp=default}.
6349b5f4 123
252b5132
RH
124@item -mips16
125@itemx -no-mips16
126Generate code for the MIPS 16 processor. This is equivalent to putting
ad3fea08 127@code{.set mips16} at the start of the assembly file. @samp{-no-mips16}
252b5132
RH
128turns off this option.
129
e16bfa71
TS
130@item -msmartmips
131@itemx -mno-smartmips
132Enables the SmartMIPS extensions to the MIPS32 instruction set, which
133provides a number of new instructions which target smartcard and
134cryptographic applications. This is equivalent to putting
ad3fea08 135@code{.set smartmips} at the start of the assembly file.
e16bfa71
TS
136@samp{-mno-smartmips} turns off this option.
137
1f25f5d3
CD
138@item -mips3d
139@itemx -no-mips3d
140Generate code for the MIPS-3D Application Specific Extension.
141This tells the assembler to accept MIPS-3D instructions.
142@samp{-no-mips3d} turns off this option.
143
deec1734
CD
144@item -mdmx
145@itemx -no-mdmx
146Generate code for the MDMX Application Specific Extension.
147This tells the assembler to accept MDMX instructions.
148@samp{-no-mdmx} turns off this option.
149
2ef2b9ae
CF
150@item -mdsp
151@itemx -mno-dsp
8b082fb1
TS
152Generate code for the DSP Release 1 Application Specific Extension.
153This tells the assembler to accept DSP Release 1 instructions.
2ef2b9ae
CF
154@samp{-mno-dsp} turns off this option.
155
8b082fb1
TS
156@item -mdspr2
157@itemx -mno-dspr2
158Generate code for the DSP Release 2 Application Specific Extension.
159This option implies -mdsp.
160This tells the assembler to accept DSP Release 2 instructions.
161@samp{-mno-dspr2} turns off this option.
162
ef2e4d86
CF
163@item -mmt
164@itemx -mno-mt
165Generate code for the MT Application Specific Extension.
166This tells the assembler to accept MT instructions.
167@samp{-mno-mt} turns off this option.
168
6b76fefe 169@item -mfix7000
9ee72ff1 170@itemx -mno-fix7000
6b76fefe
CM
171Cause nops to be inserted if the read of the destination register
172of an mfhi or mflo instruction occurs in the following two instructions.
173
d766e8ec
RS
174@item -mfix-vr4120
175@itemx -no-mfix-vr4120
176Insert nops to work around certain VR4120 errata. This option is
177intended to be used on GCC-generated code: it is not designed to catch
178all problems in hand-written assembler code.
60b63b72 179
11db99f8
RS
180@item -mfix-vr4130
181@itemx -no-mfix-vr4130
182Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
183
252b5132
RH
184@item -m4010
185@itemx -no-m4010
186Generate code for the LSI @sc{r4010} chip. This tells the assembler to
187accept the @sc{r4010} specific instructions (@samp{addciu}, @samp{ffc},
188etc.), and to not schedule @samp{nop} instructions around accesses to
189the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
190option.
191
192@item -m4650
193@itemx -no-m4650
194Generate code for the MIPS @sc{r4650} chip. This tells the assembler to accept
195the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
196instructions around accesses to the @samp{HI} and @samp{LO} registers.
197@samp{-no-m4650} turns off this option.
198
199@itemx -m3900
200@itemx -no-m3900
201@itemx -m4100
202@itemx -no-m4100
203For each option @samp{-m@var{nnnn}}, generate code for the MIPS
204@sc{r@var{nnnn}} chip. This tells the assembler to accept instructions
205specific to that chip, and to schedule for that chip's hazards.
206
ec68c924 207@item -march=@var{cpu}
252b5132
RH
208Generate code for a particular MIPS cpu. It is exactly equivalent to
209@samp{-m@var{cpu}}, except that there are more value of @var{cpu}
210understood. Valid @var{cpu} value are:
211
212@quotation
2132000,
2143000,
2153900,
2164000,
2174010,
2184100,
2194111,
60b63b72
RS
220vr4120,
221vr4130,
222vr4181,
252b5132
RH
2234300,
2244400,
2254600,
2264650,
2275000,
b946ec34
NC
228rm5200,
229rm5230,
230rm5231,
231rm5261,
232rm5721,
60b63b72
RS
233vr5400,
234vr5500,
252b5132 2356000,
b946ec34 236rm7000,
252b5132 2378000,
963ac363 238rm9000,
e7af610e 23910000,
18ae5d72 24012000,
ad3fea08
TS
2414kc,
2424km,
2434kp,
2444ksc,
2454kec,
2464kem,
2474kep,
2484ksd,
249m4k,
250m4kp,
25124kc,
0fdf1951 25224kf2_1,
ad3fea08 25324kf,
0fdf1951 25424kf1_1,
ad3fea08 25524kec,
0fdf1951 25624kef2_1,
ad3fea08 25724kef,
0fdf1951 25824kef1_1,
ad3fea08 25934kc,
0fdf1951 26034kf2_1,
ad3fea08 26134kf,
0fdf1951 26234kf1_1,
f281862d 26374kc,
0fdf1951 26474kf2_1,
f281862d 26574kf,
0fdf1951
RS
26674kf1_1,
26774kf3_2,
ad3fea08
TS
2685kc,
2695kf,
27020kc,
27125kf,
82100185
TS
272sb1,
273sb1a
252b5132
RH
274@end quotation
275
0fdf1951
RS
276For compatibility reasons, @samp{@var{n}x} and @samp{@var{b}fx} are
277accepted as synonyms for @samp{@var{n}f1_1}. These values are
278deprecated.
279
ec68c924
EC
280@item -mtune=@var{cpu}
281Schedule and tune for a particular MIPS cpu. Valid @var{cpu} values are
282identical to @samp{-march=@var{cpu}}.
283
316f5878
RS
284@item -mabi=@var{abi}
285Record which ABI the source code uses. The recognized arguments
286are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
252b5132 287
aed1a261
RS
288@item -msym32
289@itemx -mno-sym32
290@cindex -msym32
291@cindex -mno-sym32
292Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
293the beginning of the assembler input. @xref{MIPS symbol sizes}.
294
252b5132
RH
295@cindex @code{-nocpp} ignored (MIPS)
296@item -nocpp
297This option is ignored. It is accepted for command-line compatibility with
298other assemblers, which use it to turn off C style preprocessing. With
299@sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
300@sc{gnu} assembler itself never runs the C preprocessor.
301
119d663a
NC
302@item --construct-floats
303@itemx --no-construct-floats
304@cindex --construct-floats
305@cindex --no-construct-floats
306The @code{--no-construct-floats} option disables the construction of
307double width floating point constants by loading the two halves of the
308value into the two single width floating point registers that make up
309the double width register. This feature is useful if the processor
310support the FR bit in its status register, and this bit is known (by
311the programmer) to be set. This bit prevents the aliasing of the double
312width register by the single width registers.
313
63bf5651 314By default @code{--construct-floats} is selected, allowing construction
119d663a
NC
315of these floating point constants.
316
252b5132
RH
317@item --trap
318@itemx --no-break
319@c FIXME! (1) reflect these options (next item too) in option summaries;
320@c (2) stop teasing, say _which_ instructions expanded _how_.
321@code{@value{AS}} automatically macro expands certain division and
322multiplication instructions to check for overflow and division by zero. This
323option causes @code{@value{AS}} to generate code to take a trap exception
324rather than a break exception when an error is detected. The trap instructions
325are only supported at Instruction Set Architecture level 2 and higher.
326
327@item --break
328@itemx --no-trap
329Generate code to take a break exception rather than a trap exception when an
330error is detected. This is the default.
63486801 331
dcd410fe
RO
332@item -mpdr
333@itemx -mno-pdr
334Control generation of @code{.pdr} sections. Off by default on IRIX, on
335elsewhere.
aa6975fb
ILT
336
337@item -mshared
338@itemx -mno-shared
339When generating code using the Unix calling conventions (selected by
340@samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
341which can go into a shared library. The @samp{-mno-shared} option
342tells gas to generate code which uses the calling convention, but can
343not go into a shared library. The resulting code is slightly more
344efficient. This option only affects the handling of the
345@samp{.cpload} and @samp{.cpsetup} pseudo-ops.
252b5132
RH
346@end table
347
348@node MIPS Object
349@section MIPS ECOFF object code
350
351@cindex ECOFF sections
352@cindex MIPS ECOFF sections
353Assembling for a @sc{mips} @sc{ecoff} target supports some additional sections
354besides the usual @code{.text}, @code{.data} and @code{.bss}. The
355additional sections are @code{.rdata}, used for read-only data,
356@code{.sdata}, used for small data, and @code{.sbss}, used for small
357common objects.
358
359@cindex small objects, MIPS ECOFF
360@cindex @code{gp} register, MIPS
361When assembling for @sc{ecoff}, the assembler uses the @code{$gp} (@code{$28})
362register to form the address of a ``small object''. Any object in the
363@code{.sdata} or @code{.sbss} sections is considered ``small'' in this sense.
364For external objects, or for objects in the @code{.bss} section, you can use
365the @code{@value{GCC}} @samp{-G} option to control the size of objects addressed via
366@code{$gp}; the default value is 8, meaning that a reference to any object
367eight bytes or smaller uses @code{$gp}. Passing @samp{-G 0} to
368@code{@value{AS}} prevents it from using the @code{$gp} register on the basis
369of object size (but the assembler uses @code{$gp} for objects in @code{.sdata}
370or @code{sbss} in any case). The size of an object in the @code{.bss} section
371is set by the @code{.comm} or @code{.lcomm} directive that defines it. The
372size of an external object may be set with the @code{.extern} directive. For
373example, @samp{.extern sym,4} declares that the object at @code{sym} is 4 bytes
374in length, whie leaving @code{sym} otherwise undefined.
375
376Using small @sc{ecoff} objects requires linker support, and assumes that the
377@code{$gp} register is correctly initialized (normally done automatically by
378the startup code). @sc{mips} @sc{ecoff} assembly code must not modify the
379@code{$gp} register.
380
381@node MIPS Stabs
382@section Directives for debugging information
383
384@cindex MIPS debugging directives
385@sc{mips} @sc{ecoff} @code{@value{AS}} supports several directives used for
386generating debugging information which are not support by traditional @sc{mips}
387assemblers. These are @code{.def}, @code{.endef}, @code{.dim}, @code{.file},
388@code{.scl}, @code{.size}, @code{.tag}, @code{.type}, @code{.val},
389@code{.stabd}, @code{.stabn}, and @code{.stabs}. The debugging information
390generated by the three @code{.stab} directives can only be read by @sc{gdb},
391not by traditional @sc{mips} debuggers (this enhancement is required to fully
392support C++ debugging). These directives are primarily used by compilers, not
393assembly language programmers!
394
aed1a261
RS
395@node MIPS symbol sizes
396@section Directives to override the size of symbols
397
398@cindex @code{.set sym32}
399@cindex @code{.set nosym32}
400The n64 ABI allows symbols to have any 64-bit value. Although this
401provides a great deal of flexibility, it means that some macros have
402much longer expansions than their 32-bit counterparts. For example,
403the non-PIC expansion of @samp{dla $4,sym} is usually:
404
405@smallexample
406lui $4,%highest(sym)
407lui $1,%hi(sym)
408daddiu $4,$4,%higher(sym)
409daddiu $1,$1,%lo(sym)
410dsll32 $4,$4,0
411daddu $4,$4,$1
412@end smallexample
413
414whereas the 32-bit expansion is simply:
415
416@smallexample
417lui $4,%hi(sym)
418daddiu $4,$4,%lo(sym)
419@end smallexample
420
421n64 code is sometimes constructed in such a way that all symbolic
422constants are known to have 32-bit values, and in such cases, it's
423preferable to use the 32-bit expansion instead of the 64-bit
424expansion.
425
426You can use the @code{.set sym32} directive to tell the assembler
427that, from this point on, all expressions of the form
428@samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
429have 32-bit values. For example:
430
431@smallexample
432.set sym32
433dla $4,sym
434lw $4,sym+16
435sw $4,sym+0x8000($4)
436@end smallexample
437
438will cause the assembler to treat @samp{sym}, @code{sym+16} and
439@code{sym+0x8000} as 32-bit values. The handling of non-symbolic
440addresses is not affected.
441
442The directive @code{.set nosym32} ends a @code{.set sym32} block and
443reverts to the normal behavior. It is also possible to change the
444symbol size using the command-line options @option{-msym32} and
445@option{-mno-sym32}.
446
447These options and directives are always accepted, but at present,
448they have no effect for anything other than n64.
449
252b5132
RH
450@node MIPS ISA
451@section Directives to override the ISA level
452
453@cindex MIPS ISA override
454@kindex @code{.set mips@var{n}}
455@sc{gnu} @code{@value{AS}} supports an additional directive to change
456the @sc{mips} Instruction Set Architecture level on the fly: @code{.set
5f74bc13
CD
457mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 64
458or 64r2.
071742cf 459The values other than 0 make the assembler accept instructions
584da044
NC
460for the corresponding @sc{isa} level, from that point on in the
461assembly. @code{.set mips@var{n}} affects not only which instructions
462are permitted, but also how certain macros are expanded. @code{.set
463mips0} restores the @sc{isa} level to its original level: either the
464level you selected with command line options, or the default for your
ad3fea08 465configuration. You can use this feature to permit specific @sc{mips3}
584da044 466instructions while assembling in 32 bit mode. Use this directive with
ec68c924 467care!
252b5132 468
ad3fea08
TS
469@cindex MIPS CPU override
470@kindex @code{.set arch=@var{cpu}}
471The @code{.set arch=@var{cpu}} directive provides even finer control.
472It changes the effective CPU target and allows the assembler to use
473instructions specific to a particular CPU. All CPUs supported by the
474@samp{-march} command line option are also selectable by this directive.
475The original value is restored by @code{.set arch=default}.
252b5132 476
ad3fea08
TS
477The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
478in which it will assemble instructions for the MIPS 16 processor. Use
479@code{.set nomips16} to return to normal 32 bit mode.
e16bfa71 480
ec68c924 481Traditional @sc{mips} assemblers do not support this directive.
252b5132
RH
482
483@node MIPS autoextend
484@section Directives for extending MIPS 16 bit instructions
485
486@kindex @code{.set autoextend}
487@kindex @code{.set noautoextend}
488By default, MIPS 16 instructions are automatically extended to 32 bits
ad3fea08
TS
489when necessary. The directive @code{.set noautoextend} will turn this
490off. When @code{.set noautoextend} is in effect, any 32 bit instruction
491must be explicitly extended with the @code{.e} modifier (e.g.,
492@code{li.e $4,1000}). The directive @code{.set autoextend} may be used
252b5132
RH
493to once again automatically extend instructions when necessary.
494
495This directive is only meaningful when in MIPS 16 mode. Traditional
496@sc{mips} assemblers do not support this directive.
497
498@node MIPS insn
499@section Directive to mark data as an instruction
500
501@kindex @code{.insn}
502The @code{.insn} directive tells @code{@value{AS}} that the following
503data is actually instructions. This makes a difference in MIPS 16 mode:
504when loading the address of a label which precedes instructions,
505@code{@value{AS}} automatically adds 1 to the value, so that jumping to
506the loaded address will do the right thing.
507
508@node MIPS option stack
509@section Directives to save and restore options
510
511@cindex MIPS option stack
512@kindex @code{.set push}
513@kindex @code{.set pop}
514The directives @code{.set push} and @code{.set pop} may be used to save
515and restore the current settings for all the options which are
516controlled by @code{.set}. The @code{.set push} directive saves the
517current settings on a stack. The @code{.set pop} directive pops the
518stack and restores the settings.
519
520These directives can be useful inside an macro which must change an
521option such as the ISA level or instruction reordering but does not want
522to change the state of the code which invoked the macro.
523
524Traditional @sc{mips} assemblers do not support these directives.
1f25f5d3
CD
525
526@node MIPS ASE instruction generation overrides
527@section Directives to control generation of MIPS ASE instructions
528
529@cindex MIPS MIPS-3D instruction generation override
530@kindex @code{.set mips3d}
531@kindex @code{.set nomips3d}
532The directive @code{.set mips3d} makes the assembler accept instructions
533from the MIPS-3D Application Specific Extension from that point on
534in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
535instructions from being accepted.
536
ad3fea08
TS
537@cindex SmartMIPS instruction generation override
538@kindex @code{.set smartmips}
539@kindex @code{.set nosmartmips}
540The directive @code{.set smartmips} makes the assembler accept
541instructions from the SmartMIPS Application Specific Extension to the
542MIPS32 @sc{isa} from that point on in the assembly. The
543@code{.set nosmartmips} directive prevents SmartMIPS instructions from
544being accepted.
545
deec1734
CD
546@cindex MIPS MDMX instruction generation override
547@kindex @code{.set mdmx}
548@kindex @code{.set nomdmx}
549The directive @code{.set mdmx} makes the assembler accept instructions
550from the MDMX Application Specific Extension from that point on
551in the assembly. The @code{.set nomdmx} directive prevents MDMX
552instructions from being accepted.
553
8b082fb1 554@cindex MIPS DSP Release 1 instruction generation override
2ef2b9ae
CF
555@kindex @code{.set dsp}
556@kindex @code{.set nodsp}
557The directive @code{.set dsp} makes the assembler accept instructions
8b082fb1
TS
558from the DSP Release 1 Application Specific Extension from that point
559on in the assembly. The @code{.set nodsp} directive prevents DSP
560Release 1 instructions from being accepted.
561
562@cindex MIPS DSP Release 2 instruction generation override
563@kindex @code{.set dspr2}
564@kindex @code{.set nodspr2}
565The directive @code{.set dspr2} makes the assembler accept instructions
566from the DSP Release 2 Application Specific Extension from that point
567on in the assembly. This dirctive implies @code{.set dsp}. The
568@code{.set nodspr2} directive prevents DSP Release 2 instructions from
569being accepted.
2ef2b9ae 570
ef2e4d86
CF
571@cindex MIPS MT instruction generation override
572@kindex @code{.set mt}
573@kindex @code{.set nomt}
574The directive @code{.set mt} makes the assembler accept instructions
575from the MT Application Specific Extension from that point on
576in the assembly. The @code{.set nomt} directive prevents MT
577instructions from being accepted.
578
1f25f5d3 579Traditional @sc{mips} assemblers do not support these directives.
This page took 0.392737 seconds and 4 git commands to generate.