objc-exp.y (parse_number): Cast sscanf arguments to proper type.
[deliverable/binutils-gdb.git] / gas / doc / c-mips.texi
CommitLineData
f7e42eb4
NC
1@c Copyright 1991, 1992, 1993, 1994, 1995, 1997, 1999, 2000
2@c Free Software Foundation, Inc.
252b5132
RH
3@c This is part of the GAS manual.
4@c For copying conditions, see the file as.texinfo.
5@ifset GENERIC
6@page
7@node MIPS-Dependent
8@chapter MIPS Dependent Features
9@end ifset
10@ifclear GENERIC
11@node Machine Dependencies
12@chapter MIPS Dependent Features
13@end ifclear
14
15@cindex MIPS processor
16@sc{gnu} @code{@value{AS}} for @sc{mips} architectures supports several
84ea6cf2 17different @sc{mips} processors, and MIPS ISA levels I through V, MIPS32,
584da044
NC
18and MIPS64. For information about the @sc{mips} instruction set, see
19@cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
20For an overview of @sc{mips} assembly conventions, see ``Appendix D:
21Assembly Language Programming'' in the same work.
252b5132
RH
22
23@menu
24* MIPS Opts:: Assembler options
25* MIPS Object:: ECOFF object code
26* MIPS Stabs:: Directives for debugging information
27* MIPS ISA:: Directives to override the ISA level
28* MIPS autoextend:: Directives for extending MIPS 16 bit instructions
29* MIPS insn:: Directive to mark data as an instruction
30* MIPS option stack:: Directives to save and restore options
0eb7102d
AJ
31* MIPS ASE instruction generation overrides:: Directives to control
32 generation of MIPS ASE instructions
252b5132
RH
33@end menu
34
35@node MIPS Opts
36@section Assembler options
37
38The @sc{mips} configurations of @sc{gnu} @code{@value{AS}} support these
39special options:
40
41@table @code
42@cindex @code{-G} option (MIPS)
43@item -G @var{num}
44This option sets the largest size of an object that can be referenced
45implicitly with the @code{gp} register. It is only accepted for targets
46that use @sc{ecoff} format. The default value is 8.
47
48@cindex @code{-EB} option (MIPS)
49@cindex @code{-EL} option (MIPS)
50@cindex MIPS big-endian output
51@cindex MIPS little-endian output
52@cindex big-endian output, MIPS
53@cindex little-endian output, MIPS
54@item -EB
55@itemx -EL
56Any @sc{mips} configuration of @code{@value{AS}} can select big-endian or
57little-endian output at run time (unlike the other @sc{gnu} development
58tools, which must be configured for one or the other). Use @samp{-EB}
59to select big-endian output, and @samp{-EL} for little-endian.
60
61@cindex MIPS architecture options
62@item -mips1
63@itemx -mips2
64@itemx -mips3
65@itemx -mips4
84ea6cf2 66@itemx -mips5
e7af610e 67@itemx -mips32
84ea6cf2 68@itemx -mips64
252b5132
RH
69Generate code for a particular MIPS Instruction Set Architecture level.
70@samp{-mips1} corresponds to the @sc{r2000} and @sc{r3000} processors,
71@samp{-mips2} to the @sc{r6000} processor, @samp{-mips3} to the
84ea6cf2 72@sc{r4000} processor, and @samp{-mips4} to the @sc{r8000} and
584da044
NC
73@sc{r10000} processors. @samp{-mips5}, @samp{-mips32}, and
74@samp{-mips64} correspond to generic @sc{MIPS V}, @sc{MIPS32}, and
75@sc{MIPS64} ISA processors, respectively. You can also switch
76instruction sets during the assembly; see @ref{MIPS ISA, Directives to
ec68c924 77override the ISA level}.
252b5132 78
6349b5f4 79@item -mgp32
ca4e0257
RS
80@itemx -mfp32
81Some macros have different expansions for 32-bit and 64-bit registers.
82The register sizes are normally inferred from the ISA and ABI, but these
83flags force a certain group of registers to be treated as 32 bits wide at
84all times. @samp{-mgp32} controls the size of general-purpose registers
85and @samp{-mfp32} controls the size of floating-point registers.
86
87On some MIPS variants there is a 32-bit mode flag; when this flag is
88set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
89save the 32-bit registers on a context switch, so it is essential never
90to use the 64-bit registers.
6349b5f4
AH
91
92@item -mgp64
93Assume that 64-bit general purpose registers are available. This is
94provided in the interests of symmetry with -gp32.
95
252b5132
RH
96@item -mips16
97@itemx -no-mips16
98Generate code for the MIPS 16 processor. This is equivalent to putting
99@samp{.set mips16} at the start of the assembly file. @samp{-no-mips16}
100turns off this option.
101
1f25f5d3
CD
102@item -mips3d
103@itemx -no-mips3d
104Generate code for the MIPS-3D Application Specific Extension.
105This tells the assembler to accept MIPS-3D instructions.
106@samp{-no-mips3d} turns off this option.
107
deec1734
CD
108@item -mdmx
109@itemx -no-mdmx
110Generate code for the MDMX Application Specific Extension.
111This tells the assembler to accept MDMX instructions.
112@samp{-no-mdmx} turns off this option.
113
6b76fefe 114@item -mfix7000
9ee72ff1 115@itemx -mno-fix7000
6b76fefe
CM
116Cause nops to be inserted if the read of the destination register
117of an mfhi or mflo instruction occurs in the following two instructions.
118
60b63b72
RS
119@item -mfix-vr4122-bugs
120@itemx -no-mfix-vr4122-bugs
121Insert @samp{nop} instructions to avoid errors in certain versions of
122the vr4122 core. This option is intended to be used on GCC-generated
123code: it is not designed to catch errors in hand-written assembler code.
124
252b5132
RH
125@item -m4010
126@itemx -no-m4010
127Generate code for the LSI @sc{r4010} chip. This tells the assembler to
128accept the @sc{r4010} specific instructions (@samp{addciu}, @samp{ffc},
129etc.), and to not schedule @samp{nop} instructions around accesses to
130the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
131option.
132
133@item -m4650
134@itemx -no-m4650
135Generate code for the MIPS @sc{r4650} chip. This tells the assembler to accept
136the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
137instructions around accesses to the @samp{HI} and @samp{LO} registers.
138@samp{-no-m4650} turns off this option.
139
140@itemx -m3900
141@itemx -no-m3900
142@itemx -m4100
143@itemx -no-m4100
144For each option @samp{-m@var{nnnn}}, generate code for the MIPS
145@sc{r@var{nnnn}} chip. This tells the assembler to accept instructions
146specific to that chip, and to schedule for that chip's hazards.
147
ec68c924 148@item -march=@var{cpu}
252b5132
RH
149Generate code for a particular MIPS cpu. It is exactly equivalent to
150@samp{-m@var{cpu}}, except that there are more value of @var{cpu}
151understood. Valid @var{cpu} value are:
152
153@quotation
1542000,
1553000,
1563900,
1574000,
1584010,
1594100,
1604111,
60b63b72
RS
161vr4120,
162vr4130,
163vr4181,
252b5132
RH
1644300,
1654400,
1664600,
1674650,
1685000,
b946ec34
NC
169rm5200,
170rm5230,
171rm5231,
172rm5261,
173rm5721,
60b63b72
RS
174vr5400,
175vr5500,
252b5132 1766000,
b946ec34 177rm7000,
252b5132 1788000,
e7af610e 17910000,
18ae5d72 18012000,
c6c98b38
NC
181mips32-4k,
182sb1
252b5132
RH
183@end quotation
184
ec68c924
EC
185@item -mtune=@var{cpu}
186Schedule and tune for a particular MIPS cpu. Valid @var{cpu} values are
187identical to @samp{-march=@var{cpu}}.
188
316f5878
RS
189@item -mabi=@var{abi}
190Record which ABI the source code uses. The recognized arguments
191are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
252b5132
RH
192
193@cindex @code{-nocpp} ignored (MIPS)
194@item -nocpp
195This option is ignored. It is accepted for command-line compatibility with
196other assemblers, which use it to turn off C style preprocessing. With
197@sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
198@sc{gnu} assembler itself never runs the C preprocessor.
199
119d663a
NC
200@item --construct-floats
201@itemx --no-construct-floats
202@cindex --construct-floats
203@cindex --no-construct-floats
204The @code{--no-construct-floats} option disables the construction of
205double width floating point constants by loading the two halves of the
206value into the two single width floating point registers that make up
207the double width register. This feature is useful if the processor
208support the FR bit in its status register, and this bit is known (by
209the programmer) to be set. This bit prevents the aliasing of the double
210width register by the single width registers.
211
63bf5651 212By default @code{--construct-floats} is selected, allowing construction
119d663a
NC
213of these floating point constants.
214
252b5132
RH
215@item --trap
216@itemx --no-break
217@c FIXME! (1) reflect these options (next item too) in option summaries;
218@c (2) stop teasing, say _which_ instructions expanded _how_.
219@code{@value{AS}} automatically macro expands certain division and
220multiplication instructions to check for overflow and division by zero. This
221option causes @code{@value{AS}} to generate code to take a trap exception
222rather than a break exception when an error is detected. The trap instructions
223are only supported at Instruction Set Architecture level 2 and higher.
224
225@item --break
226@itemx --no-trap
227Generate code to take a break exception rather than a trap exception when an
228error is detected. This is the default.
63486801
L
229
230@item -n
231When this option is used, @code{@value{AS}} will issue a warning every
232time it generates a nop instruction from a macro.
252b5132
RH
233@end table
234
235@node MIPS Object
236@section MIPS ECOFF object code
237
238@cindex ECOFF sections
239@cindex MIPS ECOFF sections
240Assembling for a @sc{mips} @sc{ecoff} target supports some additional sections
241besides the usual @code{.text}, @code{.data} and @code{.bss}. The
242additional sections are @code{.rdata}, used for read-only data,
243@code{.sdata}, used for small data, and @code{.sbss}, used for small
244common objects.
245
246@cindex small objects, MIPS ECOFF
247@cindex @code{gp} register, MIPS
248When assembling for @sc{ecoff}, the assembler uses the @code{$gp} (@code{$28})
249register to form the address of a ``small object''. Any object in the
250@code{.sdata} or @code{.sbss} sections is considered ``small'' in this sense.
251For external objects, or for objects in the @code{.bss} section, you can use
252the @code{@value{GCC}} @samp{-G} option to control the size of objects addressed via
253@code{$gp}; the default value is 8, meaning that a reference to any object
254eight bytes or smaller uses @code{$gp}. Passing @samp{-G 0} to
255@code{@value{AS}} prevents it from using the @code{$gp} register on the basis
256of object size (but the assembler uses @code{$gp} for objects in @code{.sdata}
257or @code{sbss} in any case). The size of an object in the @code{.bss} section
258is set by the @code{.comm} or @code{.lcomm} directive that defines it. The
259size of an external object may be set with the @code{.extern} directive. For
260example, @samp{.extern sym,4} declares that the object at @code{sym} is 4 bytes
261in length, whie leaving @code{sym} otherwise undefined.
262
263Using small @sc{ecoff} objects requires linker support, and assumes that the
264@code{$gp} register is correctly initialized (normally done automatically by
265the startup code). @sc{mips} @sc{ecoff} assembly code must not modify the
266@code{$gp} register.
267
268@node MIPS Stabs
269@section Directives for debugging information
270
271@cindex MIPS debugging directives
272@sc{mips} @sc{ecoff} @code{@value{AS}} supports several directives used for
273generating debugging information which are not support by traditional @sc{mips}
274assemblers. These are @code{.def}, @code{.endef}, @code{.dim}, @code{.file},
275@code{.scl}, @code{.size}, @code{.tag}, @code{.type}, @code{.val},
276@code{.stabd}, @code{.stabn}, and @code{.stabs}. The debugging information
277generated by the three @code{.stab} directives can only be read by @sc{gdb},
278not by traditional @sc{mips} debuggers (this enhancement is required to fully
279support C++ debugging). These directives are primarily used by compilers, not
280assembly language programmers!
281
282@node MIPS ISA
283@section Directives to override the ISA level
284
285@cindex MIPS ISA override
286@kindex @code{.set mips@var{n}}
287@sc{gnu} @code{@value{AS}} supports an additional directive to change
288the @sc{mips} Instruction Set Architecture level on the fly: @code{.set
84ea6cf2
NC
289mips@var{n}}. @var{n} should be a number from 0 to 5, or 32 or 64.
290The values 1 to 5, 32, and 64 make the assembler accept instructions
584da044
NC
291for the corresponding @sc{isa} level, from that point on in the
292assembly. @code{.set mips@var{n}} affects not only which instructions
293are permitted, but also how certain macros are expanded. @code{.set
294mips0} restores the @sc{isa} level to its original level: either the
295level you selected with command line options, or the default for your
296configuration. You can use this feature to permit specific @sc{r4000}
297instructions while assembling in 32 bit mode. Use this directive with
ec68c924 298care!
252b5132
RH
299
300The directive @samp{.set mips16} puts the assembler into MIPS 16 mode,
301in which it will assemble instructions for the MIPS 16 processor. Use
302@samp{.set nomips16} to return to normal 32 bit mode.
303
ec68c924 304Traditional @sc{mips} assemblers do not support this directive.
252b5132
RH
305
306@node MIPS autoextend
307@section Directives for extending MIPS 16 bit instructions
308
309@kindex @code{.set autoextend}
310@kindex @code{.set noautoextend}
311By default, MIPS 16 instructions are automatically extended to 32 bits
312when necessary. The directive @samp{.set noautoextend} will turn this
313off. When @samp{.set noautoextend} is in effect, any 32 bit instruction
314must be explicitly extended with the @samp{.e} modifier (e.g.,
315@samp{li.e $4,1000}). The directive @samp{.set autoextend} may be used
316to once again automatically extend instructions when necessary.
317
318This directive is only meaningful when in MIPS 16 mode. Traditional
319@sc{mips} assemblers do not support this directive.
320
321@node MIPS insn
322@section Directive to mark data as an instruction
323
324@kindex @code{.insn}
325The @code{.insn} directive tells @code{@value{AS}} that the following
326data is actually instructions. This makes a difference in MIPS 16 mode:
327when loading the address of a label which precedes instructions,
328@code{@value{AS}} automatically adds 1 to the value, so that jumping to
329the loaded address will do the right thing.
330
331@node MIPS option stack
332@section Directives to save and restore options
333
334@cindex MIPS option stack
335@kindex @code{.set push}
336@kindex @code{.set pop}
337The directives @code{.set push} and @code{.set pop} may be used to save
338and restore the current settings for all the options which are
339controlled by @code{.set}. The @code{.set push} directive saves the
340current settings on a stack. The @code{.set pop} directive pops the
341stack and restores the settings.
342
343These directives can be useful inside an macro which must change an
344option such as the ISA level or instruction reordering but does not want
345to change the state of the code which invoked the macro.
346
347Traditional @sc{mips} assemblers do not support these directives.
1f25f5d3
CD
348
349@node MIPS ASE instruction generation overrides
350@section Directives to control generation of MIPS ASE instructions
351
352@cindex MIPS MIPS-3D instruction generation override
353@kindex @code{.set mips3d}
354@kindex @code{.set nomips3d}
355The directive @code{.set mips3d} makes the assembler accept instructions
356from the MIPS-3D Application Specific Extension from that point on
357in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
358instructions from being accepted.
359
deec1734
CD
360@cindex MIPS MDMX instruction generation override
361@kindex @code{.set mdmx}
362@kindex @code{.set nomdmx}
363The directive @code{.set mdmx} makes the assembler accept instructions
364from the MDMX Application Specific Extension from that point on
365in the assembly. The @code{.set nomdmx} directive prevents MDMX
366instructions from being accepted.
367
1f25f5d3 368Traditional @sc{mips} assemblers do not support these directives.
This page took 0.168067 seconds and 4 git commands to generate.