Add MIPS r3 and r5 support.
[deliverable/binutils-gdb.git] / gas / doc / c-mips.texi
CommitLineData
4b95cf5c 1@c Copyright (C) 1991-2014 Free Software Foundation, Inc.
252b5132
RH
2@c This is part of the GAS manual.
3@c For copying conditions, see the file as.texinfo.
4@ifset GENERIC
5@page
6@node MIPS-Dependent
7@chapter MIPS Dependent Features
8@end ifset
9@ifclear GENERIC
10@node Machine Dependencies
11@chapter MIPS Dependent Features
12@end ifclear
13
14@cindex MIPS processor
98508b2a
RS
15@sc{gnu} @code{@value{AS}} for MIPS architectures supports several
16different MIPS processors, and MIPS ISA levels I through V, MIPS32,
17and MIPS64. For information about the MIPS instruction set, see
584da044 18@cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
98508b2a 19For an overview of MIPS assembly conventions, see ``Appendix D:
584da044 20Assembly Language Programming'' in the same work.
252b5132
RH
21
22@menu
98508b2a 23* MIPS Options:: Assembler options
fc16f8cc 24* MIPS Macros:: High-level assembly macros
5a7560b5 25* MIPS Symbol Sizes:: Directives to override the size of symbols
fc16f8cc 26* MIPS Small Data:: Controlling the use of small data accesses
252b5132 27* MIPS ISA:: Directives to override the ISA level
833794fc 28* MIPS assembly options:: Directives to control code generation
252b5132
RH
29* MIPS autoextend:: Directives for extending MIPS 16 bit instructions
30* MIPS insn:: Directive to mark data as an instruction
ba92f887 31* MIPS NaN Encodings:: Directives to record which NaN encoding is being used
98508b2a
RS
32* MIPS Option Stack:: Directives to save and restore options
33* MIPS ASE Instruction Generation Overrides:: Directives to control
0eb7102d 34 generation of MIPS ASE instructions
98508b2a 35* MIPS Floating-Point:: Directives to override floating-point options
7c31ae13 36* MIPS Syntax:: MIPS specific syntactical considerations
252b5132
RH
37@end menu
38
98508b2a 39@node MIPS Options
252b5132
RH
40@section Assembler options
41
98508b2a 42The MIPS configurations of @sc{gnu} @code{@value{AS}} support these
252b5132
RH
43special options:
44
45@table @code
46@cindex @code{-G} option (MIPS)
47@item -G @var{num}
fc16f8cc
RS
48Set the ``small data'' limit to @var{n} bytes. The default limit is 8 bytes.
49@xref{MIPS Small Data,, Controlling the use of small data accesses}.
252b5132
RH
50
51@cindex @code{-EB} option (MIPS)
52@cindex @code{-EL} option (MIPS)
53@cindex MIPS big-endian output
54@cindex MIPS little-endian output
55@cindex big-endian output, MIPS
56@cindex little-endian output, MIPS
57@item -EB
58@itemx -EL
98508b2a 59Any MIPS configuration of @code{@value{AS}} can select big-endian or
252b5132
RH
60little-endian output at run time (unlike the other @sc{gnu} development
61tools, which must be configured for one or the other). Use @samp{-EB}
62to select big-endian output, and @samp{-EL} for little-endian.
63
0c000745
RS
64@item -KPIC
65@cindex PIC selection, MIPS
66@cindex @option{-KPIC} option, MIPS
67Generate SVR4-style PIC. This option tells the assembler to generate
68SVR4-style position-independent macro expansions. It also tells the
69assembler to mark the output file as PIC.
70
71@item -mvxworks-pic
72@cindex @option{-mvxworks-pic} option, MIPS
73Generate VxWorks PIC. This option tells the assembler to generate
74VxWorks-style position-independent macro expansions.
75
252b5132
RH
76@cindex MIPS architecture options
77@item -mips1
78@itemx -mips2
79@itemx -mips3
80@itemx -mips4
b1929900 81@itemx -mips5
e7af610e 82@itemx -mips32
af7ee8bf 83@itemx -mips32r2
ae52f483
AB
84@itemx -mips32r3
85@itemx -mips32r5
84ea6cf2 86@itemx -mips64
5f74bc13 87@itemx -mips64r2
ae52f483
AB
88@itemx -mips64r3
89@itemx -mips64r5
252b5132 90Generate code for a particular MIPS Instruction Set Architecture level.
98508b2a
RS
91@samp{-mips1} corresponds to the R2000 and R3000 processors,
92@samp{-mips2} to the R6000 processor, @samp{-mips3} to the
81566a9b 93R4000 processor, and @samp{-mips4} to the R8000 and R10000 processors.
ae52f483
AB
94@samp{-mips5}, @samp{-mips32}, @samp{-mips32r2}, @samp{-mips32r3},
95@samp{-mips32r5}, @samp{-mips64}, @samp{-mips64r2}, @samp{-mips64r3}, and
96@samp{-mips64r5} correspond to generic MIPS V, MIPS32, MIPS32 Release 2,
97MIPS32 Release 3, MIPS32 Release 5, MIPS64, and MIPS64 Release 2,
98MIPS64 Release 3, and MIPS64 Release 5 ISA processors, respectively. You
99can also switch instruction sets during the assembly; see @ref{MIPS ISA,
81566a9b 100Directives to override the ISA level}.
252b5132 101
6349b5f4 102@item -mgp32
ca4e0257
RS
103@itemx -mfp32
104Some macros have different expansions for 32-bit and 64-bit registers.
105The register sizes are normally inferred from the ISA and ABI, but these
106flags force a certain group of registers to be treated as 32 bits wide at
107all times. @samp{-mgp32} controls the size of general-purpose registers
108and @samp{-mfp32} controls the size of floating-point registers.
109
ad3fea08
TS
110The @code{.set gp=32} and @code{.set fp=32} directives allow the size
111of registers to be changed for parts of an object. The default value is
112restored by @code{.set gp=default} and @code{.set fp=default}.
113
ca4e0257
RS
114On some MIPS variants there is a 32-bit mode flag; when this flag is
115set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
116save the 32-bit registers on a context switch, so it is essential never
117to use the 64-bit registers.
6349b5f4
AH
118
119@item -mgp64
ad3fea08
TS
120@itemx -mfp64
121Assume that 64-bit registers are available. This is provided in the
122interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
123
124The @code{.set gp=64} and @code{.set fp=64} directives allow the size
125of registers to be changed for parts of an object. The default value is
126restored by @code{.set gp=default} and @code{.set fp=default}.
6349b5f4 127
252b5132
RH
128@item -mips16
129@itemx -no-mips16
130Generate code for the MIPS 16 processor. This is equivalent to putting
ad3fea08 131@code{.set mips16} at the start of the assembly file. @samp{-no-mips16}
252b5132
RH
132turns off this option.
133
df58fc94
RS
134@item -mmicromips
135@itemx -mno-micromips
136Generate code for the microMIPS processor. This is equivalent to putting
137@code{.set micromips} at the start of the assembly file. @samp{-mno-micromips}
138turns off this option. This is equivalent to putting @code{.set nomicromips}
139at the start of the assembly file.
140
e16bfa71
TS
141@item -msmartmips
142@itemx -mno-smartmips
143Enables the SmartMIPS extensions to the MIPS32 instruction set, which
144provides a number of new instructions which target smartcard and
145cryptographic applications. This is equivalent to putting
ad3fea08 146@code{.set smartmips} at the start of the assembly file.
e16bfa71
TS
147@samp{-mno-smartmips} turns off this option.
148
1f25f5d3
CD
149@item -mips3d
150@itemx -no-mips3d
151Generate code for the MIPS-3D Application Specific Extension.
152This tells the assembler to accept MIPS-3D instructions.
153@samp{-no-mips3d} turns off this option.
154
deec1734
CD
155@item -mdmx
156@itemx -no-mdmx
157Generate code for the MDMX Application Specific Extension.
158This tells the assembler to accept MDMX instructions.
159@samp{-no-mdmx} turns off this option.
160
2ef2b9ae
CF
161@item -mdsp
162@itemx -mno-dsp
8b082fb1
TS
163Generate code for the DSP Release 1 Application Specific Extension.
164This tells the assembler to accept DSP Release 1 instructions.
2ef2b9ae
CF
165@samp{-mno-dsp} turns off this option.
166
8b082fb1
TS
167@item -mdspr2
168@itemx -mno-dspr2
169Generate code for the DSP Release 2 Application Specific Extension.
170This option implies -mdsp.
171This tells the assembler to accept DSP Release 2 instructions.
172@samp{-mno-dspr2} turns off this option.
173
ef2e4d86
CF
174@item -mmt
175@itemx -mno-mt
176Generate code for the MT Application Specific Extension.
177This tells the assembler to accept MT instructions.
178@samp{-mno-mt} turns off this option.
179
dec0624d
MR
180@item -mmcu
181@itemx -mno-mcu
182Generate code for the MCU Application Specific Extension.
183This tells the assembler to accept MCU instructions.
184@samp{-mno-mcu} turns off this option.
185
56d438b1
CF
186@item -mmsa
187@itemx -mno-msa
188Generate code for the MIPS SIMD Architecture Extension.
189This tells the assembler to accept MSA instructions.
190@samp{-mno-msa} turns off this option.
191
7d64c587
AB
192@item -mxpa
193@itemx -mno-xpa
194Generate code for the MIPS eXtended Physical Address (XPA) Extension.
195This tells the assembler to accept XPA instructions.
196@samp{-mno-xpa} turns off this option.
197
b015e599
AP
198@item -mvirt
199@itemx -mno-virt
200Generate code for the Virtualization Application Specific Extension.
201This tells the assembler to accept Virtualization instructions.
202@samp{-mno-virt} turns off this option.
203
833794fc
MR
204@item -minsn32
205@itemx -mno-insn32
206Only use 32-bit instruction encodings when generating code for the
207microMIPS processor. This option inhibits the use of any 16-bit
208instructions. This is equivalent to putting @code{.set insn32} at
209the start of the assembly file. @samp{-mno-insn32} turns off this
210option. This is equivalent to putting @code{.set noinsn32} at the
211start of the assembly file. By default @samp{-mno-insn32} is
212selected, allowing all instructions to be used.
213
6b76fefe 214@item -mfix7000
9ee72ff1 215@itemx -mno-fix7000
6b76fefe
CM
216Cause nops to be inserted if the read of the destination register
217of an mfhi or mflo instruction occurs in the following two instructions.
218
a8d14a88
CM
219@item -mfix-rm7000
220@itemx -mno-fix-rm7000
221Cause nops to be inserted if a dmult or dmultu instruction is
222followed by a load instruction.
223
c67a084a
NC
224@item -mfix-loongson2f-jump
225@itemx -mno-fix-loongson2f-jump
226Eliminate instruction fetch from outside 256M region to work around the
227Loongson2F @samp{jump} instructions. Without it, under extreme cases,
228the kernel may crash. The issue has been solved in latest processor
229batches, but this fix has no side effect to them.
230
231@item -mfix-loongson2f-nop
232@itemx -mno-fix-loongson2f-nop
233Replace nops by @code{or at,at,zero} to work around the Loongson2F
98508b2a
RS
234@samp{nop} errata. Without it, under extreme cases, the CPU might
235deadlock. The issue has been solved in later Loongson2F batches, but
c67a084a
NC
236this fix has no side effect to them.
237
d766e8ec 238@item -mfix-vr4120
2babba43 239@itemx -mno-fix-vr4120
d766e8ec
RS
240Insert nops to work around certain VR4120 errata. This option is
241intended to be used on GCC-generated code: it is not designed to catch
242all problems in hand-written assembler code.
60b63b72 243
11db99f8 244@item -mfix-vr4130
2babba43 245@itemx -mno-fix-vr4130
11db99f8
RS
246Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
247
6a32d874 248@item -mfix-24k
45e279f5 249@itemx -mno-fix-24k
6a32d874
CM
250Insert nops to work around the 24K @samp{eret}/@samp{deret} errata.
251
d954098f
DD
252@item -mfix-cn63xxp1
253@itemx -mno-fix-cn63xxp1
254Replace @code{pref} hints 0 - 4 and 6 - 24 with hint 28 to work around
255certain CN63XXP1 errata.
256
252b5132
RH
257@item -m4010
258@itemx -no-m4010
98508b2a
RS
259Generate code for the LSI R4010 chip. This tells the assembler to
260accept the R4010-specific instructions (@samp{addciu}, @samp{ffc},
252b5132
RH
261etc.), and to not schedule @samp{nop} instructions around accesses to
262the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
263option.
264
265@item -m4650
266@itemx -no-m4650
98508b2a 267Generate code for the MIPS R4650 chip. This tells the assembler to accept
252b5132
RH
268the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
269instructions around accesses to the @samp{HI} and @samp{LO} registers.
270@samp{-no-m4650} turns off this option.
271
a4ac1c42 272@item -m3900
252b5132
RH
273@itemx -no-m3900
274@itemx -m4100
275@itemx -no-m4100
276For each option @samp{-m@var{nnnn}}, generate code for the MIPS
98508b2a 277R@var{nnnn} chip. This tells the assembler to accept instructions
252b5132
RH
278specific to that chip, and to schedule for that chip's hazards.
279
ec68c924 280@item -march=@var{cpu}
98508b2a 281Generate code for a particular MIPS CPU. It is exactly equivalent to
252b5132
RH
282@samp{-m@var{cpu}}, except that there are more value of @var{cpu}
283understood. Valid @var{cpu} value are:
284
285@quotation
2862000,
2873000,
2883900,
2894000,
2904010,
2914100,
2924111,
60b63b72
RS
293vr4120,
294vr4130,
295vr4181,
252b5132
RH
2964300,
2974400,
2984600,
2994650,
3005000,
b946ec34
NC
301rm5200,
302rm5230,
303rm5231,
304rm5261,
305rm5721,
60b63b72
RS
306vr5400,
307vr5500,
252b5132 3086000,
b946ec34 309rm7000,
252b5132 3108000,
963ac363 311rm9000,
e7af610e 31210000,
18ae5d72 31312000,
3aa3176b
TS
31414000,
31516000,
ad3fea08
TS
3164kc,
3174km,
3184kp,
3194ksc,
3204kec,
3214kem,
3224kep,
3234ksd,
324m4k,
325m4kp,
b5503c7b
MR
326m14k,
327m14kc,
7a795ef4
MR
328m14ke,
329m14kec,
ad3fea08 33024kc,
0fdf1951 33124kf2_1,
ad3fea08 33224kf,
0fdf1951 33324kf1_1,
ad3fea08 33424kec,
0fdf1951 33524kef2_1,
ad3fea08 33624kef,
0fdf1951 33724kef1_1,
ad3fea08 33834kc,
0fdf1951 33934kf2_1,
ad3fea08 34034kf,
0fdf1951 34134kf1_1,
711eefe4 34234kn,
f281862d 34374kc,
0fdf1951 34474kf2_1,
f281862d 34574kf,
0fdf1951
RS
34674kf1_1,
34774kf3_2,
30f8113a
SL
3481004kc,
3491004kf2_1,
3501004kf,
3511004kf1_1,
bbaa46c0 352p5600,
ad3fea08
TS
3535kc,
3545kf,
35520kc,
35625kf,
82100185 357sb1,
350cc38d
MS
358sb1a,
359loongson2e,
037b32b9 360loongson2f,
fd503541 361loongson3a,
52b6b6b9 362octeon,
dd6a37e7 363octeon+,
432233b3 364octeon2,
55a36193
MK
365xlr,
366xlp
252b5132
RH
367@end quotation
368
0fdf1951
RS
369For compatibility reasons, @samp{@var{n}x} and @samp{@var{b}fx} are
370accepted as synonyms for @samp{@var{n}f1_1}. These values are
371deprecated.
372
ec68c924 373@item -mtune=@var{cpu}
98508b2a 374Schedule and tune for a particular MIPS CPU. Valid @var{cpu} values are
ec68c924
EC
375identical to @samp{-march=@var{cpu}}.
376
316f5878
RS
377@item -mabi=@var{abi}
378Record which ABI the source code uses. The recognized arguments
379are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
252b5132 380
aed1a261
RS
381@item -msym32
382@itemx -mno-sym32
383@cindex -msym32
384@cindex -mno-sym32
385Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
5a7560b5 386the beginning of the assembler input. @xref{MIPS Symbol Sizes}.
aed1a261 387
252b5132
RH
388@cindex @code{-nocpp} ignored (MIPS)
389@item -nocpp
390This option is ignored. It is accepted for command-line compatibility with
391other assemblers, which use it to turn off C style preprocessing. With
392@sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
393@sc{gnu} assembler itself never runs the C preprocessor.
394
037b32b9
AN
395@item -msoft-float
396@itemx -mhard-float
397Disable or enable floating-point instructions. Note that by default
398floating-point instructions are always allowed even with CPU targets
399that don't have support for these instructions.
400
401@item -msingle-float
402@itemx -mdouble-float
403Disable or enable double-precision floating-point operations. Note
404that by default double-precision floating-point operations are always
405allowed even with CPU targets that don't have support for these
406operations.
407
119d663a
NC
408@item --construct-floats
409@itemx --no-construct-floats
119d663a
NC
410The @code{--no-construct-floats} option disables the construction of
411double width floating point constants by loading the two halves of the
412value into the two single width floating point registers that make up
413the double width register. This feature is useful if the processor
414support the FR bit in its status register, and this bit is known (by
415the programmer) to be set. This bit prevents the aliasing of the double
416width register by the single width registers.
417
63bf5651 418By default @code{--construct-floats} is selected, allowing construction
119d663a
NC
419of these floating point constants.
420
3bf0dbfb
MR
421@item --relax-branch
422@itemx --no-relax-branch
423The @samp{--relax-branch} option enables the relaxation of out-of-range
424branches. Any branches whose target cannot be reached directly are
425converted to a small instruction sequence including an inverse-condition
426branch to the physically next instruction, and a jump to the original
427target is inserted between the two instructions. In PIC code the jump
428will involve further instructions for address calculation.
429
430The @code{BC1ANY2F}, @code{BC1ANY2T}, @code{BC1ANY4F}, @code{BC1ANY4T},
431@code{BPOSGE32} and @code{BPOSGE64} instructions are excluded from
432relaxation, because they have no complementing counterparts. They could
433be relaxed with the use of a longer sequence involving another branch,
434however this has not been implemented and if their target turns out of
435reach, they produce an error even if branch relaxation is enabled.
436
81566a9b 437Also no MIPS16 branches are ever relaxed.
3bf0dbfb
MR
438
439By default @samp{--no-relax-branch} is selected, causing any out-of-range
440branches to produce an error.
441
ba92f887
MR
442@cindex @option{-mnan=} command line option, MIPS
443@item -mnan=@var{encoding}
444This option indicates whether the source code uses the IEEE 2008
445NaN encoding (@option{-mnan=2008}) or the original MIPS encoding
446(@option{-mnan=legacy}). It is equivalent to adding a @code{.nan}
447directive to the beginning of the source file. @xref{MIPS NaN Encodings}.
448
449@option{-mnan=legacy} is the default if no @option{-mnan} option or
450@code{.nan} directive is used.
451
252b5132
RH
452@item --trap
453@itemx --no-break
454@c FIXME! (1) reflect these options (next item too) in option summaries;
455@c (2) stop teasing, say _which_ instructions expanded _how_.
456@code{@value{AS}} automatically macro expands certain division and
457multiplication instructions to check for overflow and division by zero. This
458option causes @code{@value{AS}} to generate code to take a trap exception
459rather than a break exception when an error is detected. The trap instructions
460are only supported at Instruction Set Architecture level 2 and higher.
461
462@item --break
463@itemx --no-trap
464Generate code to take a break exception rather than a trap exception when an
465error is detected. This is the default.
63486801 466
dcd410fe
RO
467@item -mpdr
468@itemx -mno-pdr
469Control generation of @code{.pdr} sections. Off by default on IRIX, on
470elsewhere.
aa6975fb
ILT
471
472@item -mshared
473@itemx -mno-shared
474When generating code using the Unix calling conventions (selected by
475@samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
476which can go into a shared library. The @samp{-mno-shared} option
477tells gas to generate code which uses the calling convention, but can
478not go into a shared library. The resulting code is slightly more
479efficient. This option only affects the handling of the
480@samp{.cpload} and @samp{.cpsetup} pseudo-ops.
252b5132
RH
481@end table
482
fc16f8cc
RS
483@node MIPS Macros
484@section High-level assembly macros
485
486MIPS assemblers have traditionally provided a wider range of
487instructions than the MIPS architecture itself. These extra
488instructions are usually referred to as ``macro'' instructions
489@footnote{The term ``macro'' is somewhat overloaded here, since
490these macros have no relation to those defined by @code{.macro},
491@pxref{Macro,, @code{.macro}}.}.
492
493Some MIPS macro instructions extend an underlying architectural instruction
494while others are entirely new. An example of the former type is @code{and},
495which allows the third operand to be either a register or an arbitrary
496immediate value. Examples of the latter type include @code{bgt}, which
497branches to the third operand when the first operand is greater than
498the second operand, and @code{ulh}, which implements an unaligned
4992-byte load.
500
501One of the most common extensions provided by macros is to expand
502memory offsets to the full address range (32 or 64 bits) and to allow
503symbolic offsets such as @samp{my_data + 4} to be used in place of
504integer constants. For example, the architectural instruction
505@code{lbu} allows only a signed 16-bit offset, whereas the macro
506@code{lbu} allows code such as @samp{lbu $4,array+32769($5)}.
507The implementation of these symbolic offsets depends on several factors,
98508b2a
RS
508such as whether the assembler is generating SVR4-style PIC (selected by
509@option{-KPIC}, @pxref{MIPS Options,, Assembler options}), the size of symbols
fc16f8cc
RS
510(@pxref{MIPS Symbol Sizes,, Directives to override the size of symbols}),
511and the small data limit (@pxref{MIPS Small Data,, Controlling the use
512of small data accesses}).
513
514@kindex @code{.set macro}
515@kindex @code{.set nomacro}
516Sometimes it is undesirable to have one assembly instruction expand
517to several machine instructions. The directive @code{.set nomacro}
518tells the assembler to warn when this happens. @code{.set macro}
519restores the default behavior.
520
521@cindex @code{at} register, MIPS
522@kindex @code{.set at=@var{reg}}
523Some macro instructions need a temporary register to store intermediate
524results. This register is usually @code{$1}, also known as @code{$at},
525but it can be changed to any core register @var{reg} using
526@code{.set at=@var{reg}}. Note that @code{$at} always refers
527to @code{$1} regardless of which register is being used as the
528temporary register.
529
530@kindex @code{.set at}
531@kindex @code{.set noat}
532Implicit uses of the temporary register in macros could interfere with
533explicit uses in the assembly code. The assembler therefore warns
534whenever it sees an explicit use of the temporary register. The directive
535@code{.set noat} silences this warning while @code{.set at} restores
536the default behavior. It is safe to use @code{.set noat} while
537@code{.set nomacro} is in effect since single-instruction macros
538never need a temporary register.
539
540Note that while the @sc{gnu} assembler provides these macros for compatibility,
541it does not make any attempt to optimize them with the surrounding code.
542
5a7560b5 543@node MIPS Symbol Sizes
aed1a261
RS
544@section Directives to override the size of symbols
545
5a7560b5
RS
546@kindex @code{.set sym32}
547@kindex @code{.set nosym32}
aed1a261
RS
548The n64 ABI allows symbols to have any 64-bit value. Although this
549provides a great deal of flexibility, it means that some macros have
550much longer expansions than their 32-bit counterparts. For example,
551the non-PIC expansion of @samp{dla $4,sym} is usually:
552
553@smallexample
554lui $4,%highest(sym)
555lui $1,%hi(sym)
556daddiu $4,$4,%higher(sym)
557daddiu $1,$1,%lo(sym)
558dsll32 $4,$4,0
559daddu $4,$4,$1
560@end smallexample
561
562whereas the 32-bit expansion is simply:
563
564@smallexample
565lui $4,%hi(sym)
566daddiu $4,$4,%lo(sym)
567@end smallexample
568
569n64 code is sometimes constructed in such a way that all symbolic
570constants are known to have 32-bit values, and in such cases, it's
571preferable to use the 32-bit expansion instead of the 64-bit
572expansion.
573
574You can use the @code{.set sym32} directive to tell the assembler
575that, from this point on, all expressions of the form
576@samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
577have 32-bit values. For example:
578
579@smallexample
580.set sym32
581dla $4,sym
582lw $4,sym+16
583sw $4,sym+0x8000($4)
584@end smallexample
585
586will cause the assembler to treat @samp{sym}, @code{sym+16} and
587@code{sym+0x8000} as 32-bit values. The handling of non-symbolic
588addresses is not affected.
589
590The directive @code{.set nosym32} ends a @code{.set sym32} block and
591reverts to the normal behavior. It is also possible to change the
592symbol size using the command-line options @option{-msym32} and
593@option{-mno-sym32}.
594
595These options and directives are always accepted, but at present,
596they have no effect for anything other than n64.
597
fc16f8cc
RS
598@node MIPS Small Data
599@section Controlling the use of small data accesses
5a7560b5 600
fc16f8cc
RS
601@c This section deliberately glosses over the possibility of using -G
602@c in SVR4-style PIC, as could be done on IRIX. We don't support that.
603@cindex small data, MIPS
5a7560b5 604@cindex @code{gp} register, MIPS
fc16f8cc
RS
605It often takes several instructions to load the address of a symbol.
606For example, when @samp{addr} is a 32-bit symbol, the non-PIC expansion
607of @samp{dla $4,addr} is usually:
608
609@smallexample
610lui $4,%hi(addr)
611daddiu $4,$4,%lo(addr)
612@end smallexample
613
614The sequence is much longer when @samp{addr} is a 64-bit symbol.
615@xref{MIPS Symbol Sizes,, Directives to override the size of symbols}.
616
617In order to cut down on this overhead, most embedded MIPS systems
618set aside a 64-kilobyte ``small data'' area and guarantee that all
619data of size @var{n} and smaller will be placed in that area.
620The limit @var{n} is passed to both the assembler and the linker
98508b2a 621using the command-line option @option{-G @var{n}}, @pxref{MIPS Options,,
fc16f8cc
RS
622Assembler options}. Note that the same value of @var{n} must be used
623when linking and when assembling all input files to the link; any
624inconsistency could cause a relocation overflow error.
625
626The size of an object in the @code{.bss} section is set by the
627@code{.comm} or @code{.lcomm} directive that defines it. The size of
628an external object may be set with the @code{.extern} directive. For
629example, @samp{.extern sym,4} declares that the object at @code{sym}
630is 4 bytes in length, while leaving @code{sym} otherwise undefined.
631
632When no @option{-G} option is given, the default limit is 8 bytes.
633The option @option{-G 0} prevents any data from being automatically
634classified as small.
635
636It is also possible to mark specific objects as small by putting them
637in the special sections @code{.sdata} and @code{.sbss}, which are
638``small'' counterparts of @code{.data} and @code{.bss} respectively.
639The toolchain will treat such data as small regardless of the
640@option{-G} setting.
641
642On startup, systems that support a small data area are expected to
643initialize register @code{$28}, also known as @code{$gp}, in such a
644way that small data can be accessed using a 16-bit offset from that
645register. For example, when @samp{addr} is small data,
646the @samp{dla $4,addr} instruction above is equivalent to:
647
648@smallexample
649daddiu $4,$28,%gp_rel(addr)
650@end smallexample
651
652Small data is not supported for SVR4-style PIC.
5a7560b5 653
252b5132
RH
654@node MIPS ISA
655@section Directives to override the ISA level
656
657@cindex MIPS ISA override
658@kindex @code{.set mips@var{n}}
659@sc{gnu} @code{@value{AS}} supports an additional directive to change
98508b2a 660the MIPS Instruction Set Architecture level on the fly: @code{.set
ae52f483
AB
661mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 32r3,
66232r5, 64, 64r2, 64r3 or 64r5.
071742cf 663The values other than 0 make the assembler accept instructions
e335d9cb 664for the corresponding ISA level, from that point on in the
584da044
NC
665assembly. @code{.set mips@var{n}} affects not only which instructions
666are permitted, but also how certain macros are expanded. @code{.set
e335d9cb 667mips0} restores the ISA level to its original level: either the
584da044 668level you selected with command line options, or the default for your
81566a9b 669configuration. You can use this feature to permit specific MIPS III
584da044 670instructions while assembling in 32 bit mode. Use this directive with
ec68c924 671care!
252b5132 672
ad3fea08
TS
673@cindex MIPS CPU override
674@kindex @code{.set arch=@var{cpu}}
675The @code{.set arch=@var{cpu}} directive provides even finer control.
676It changes the effective CPU target and allows the assembler to use
677instructions specific to a particular CPU. All CPUs supported by the
678@samp{-march} command line option are also selectable by this directive.
679The original value is restored by @code{.set arch=default}.
252b5132 680
ad3fea08
TS
681The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
682in which it will assemble instructions for the MIPS 16 processor. Use
683@code{.set nomips16} to return to normal 32 bit mode.
e16bfa71 684
98508b2a 685Traditional MIPS assemblers do not support this directive.
252b5132 686
df58fc94
RS
687The directive @code{.set micromips} puts the assembler into microMIPS mode,
688in which it will assemble instructions for the microMIPS processor. Use
689@code{.set nomicromips} to return to normal 32 bit mode.
690
98508b2a 691Traditional MIPS assemblers do not support this directive.
df58fc94 692
833794fc
MR
693@node MIPS assembly options
694@section Directives to control code generation
695
696@cindex MIPS 32-bit microMIPS instruction generation override
697@kindex @code{.set insn32}
698@kindex @code{.set noinsn32}
699The directive @code{.set insn32} makes the assembler only use 32-bit
700instruction encodings when generating code for the microMIPS processor.
701This directive inhibits the use of any 16-bit instructions from that
702point on in the assembly. The @code{.set noinsn32} directive allows
70316-bit instructions to be accepted.
704
705Traditional MIPS assemblers do not support this directive.
706
252b5132
RH
707@node MIPS autoextend
708@section Directives for extending MIPS 16 bit instructions
709
710@kindex @code{.set autoextend}
711@kindex @code{.set noautoextend}
712By default, MIPS 16 instructions are automatically extended to 32 bits
ad3fea08
TS
713when necessary. The directive @code{.set noautoextend} will turn this
714off. When @code{.set noautoextend} is in effect, any 32 bit instruction
715must be explicitly extended with the @code{.e} modifier (e.g.,
716@code{li.e $4,1000}). The directive @code{.set autoextend} may be used
252b5132
RH
717to once again automatically extend instructions when necessary.
718
719This directive is only meaningful when in MIPS 16 mode. Traditional
98508b2a 720MIPS assemblers do not support this directive.
252b5132
RH
721
722@node MIPS insn
723@section Directive to mark data as an instruction
724
725@kindex @code{.insn}
726The @code{.insn} directive tells @code{@value{AS}} that the following
df58fc94
RS
727data is actually instructions. This makes a difference in MIPS 16 and
728microMIPS modes: when loading the address of a label which precedes
729instructions, @code{@value{AS}} automatically adds 1 to the value, so
730that jumping to the loaded address will do the right thing.
252b5132 731
a946d7e3
NC
732@kindex @code{.global}
733The @code{.global} and @code{.globl} directives supported by
734@code{@value{AS}} will by default mark the symbol as pointing to a
735region of data not code. This means that, for example, any
736instructions following such a symbol will not be disassembled by
f746e6b9 737@code{objdump} as it will regard them as data. To change this
a946d7e3
NC
738behaviour an optional section name can be placed after the symbol name
739in the @code{.global} directive. If this section exists and is known
740to be a code section, then the symbol will be marked as poiting at
741code not data. Ie the syntax for the directive is:
742
743 @code{.global @var{symbol}[ @var{section}][, @var{symbol}[ @var{section}]] ...},
744
745Here is a short example:
746
747@example
748 .global foo .text, bar, baz .data
749foo:
750 nop
751bar:
752 .word 0x0
753baz:
754 .word 0x1
34bca508 755
a946d7e3
NC
756@end example
757
ba92f887
MR
758@node MIPS NaN Encodings
759@section Directives to record which NaN encoding is being used
760
761@cindex MIPS IEEE 754 NaN data encoding selection
762@cindex @code{.nan} directive, MIPS
763The IEEE 754 floating-point standard defines two types of not-a-number
764(NaN) data: ``signalling'' NaNs and ``quiet'' NaNs. The original version
765of the standard did not specify how these two types should be
766distinguished. Most implementations followed the i387 model, in which
767the first bit of the significand is set for quiet NaNs and clear for
768signalling NaNs. However, the original MIPS implementation assigned the
769opposite meaning to the bit, so that it was set for signalling NaNs and
770clear for quiet NaNs.
771
772The 2008 revision of the standard formally suggested the i387 choice
773and as from Sep 2012 the current release of the MIPS architecture
774therefore optionally supports that form. Code that uses one NaN encoding
775would usually be incompatible with code that uses the other NaN encoding,
776so MIPS ELF objects have a flag (@code{EF_MIPS_NAN2008}) to record which
777encoding is being used.
778
779Assembly files can use the @code{.nan} directive to select between the
780two encodings. @samp{.nan 2008} says that the assembly file uses the
781IEEE 754-2008 encoding while @samp{.nan legacy} says that the file uses
782the original MIPS encoding. If several @code{.nan} directives are given,
783the final setting is the one that is used.
784
785The command-line options @option{-mnan=legacy} and @option{-mnan=2008}
786can be used instead of @samp{.nan legacy} and @samp{.nan 2008}
787respectively. However, any @code{.nan} directive overrides the
788command-line setting.
789
790@samp{.nan legacy} is the default if no @code{.nan} directive or
791@option{-mnan} option is given.
792
793Note that @sc{gnu} @code{@value{AS}} does not produce NaNs itself and
794therefore these directives do not affect code generation. They simply
795control the setting of the @code{EF_MIPS_NAN2008} flag.
796
797Traditional MIPS assemblers do not support these directives.
798
98508b2a 799@node MIPS Option Stack
252b5132
RH
800@section Directives to save and restore options
801
802@cindex MIPS option stack
803@kindex @code{.set push}
804@kindex @code{.set pop}
805The directives @code{.set push} and @code{.set pop} may be used to save
806and restore the current settings for all the options which are
807controlled by @code{.set}. The @code{.set push} directive saves the
808current settings on a stack. The @code{.set pop} directive pops the
809stack and restores the settings.
810
811These directives can be useful inside an macro which must change an
812option such as the ISA level or instruction reordering but does not want
813to change the state of the code which invoked the macro.
814
98508b2a 815Traditional MIPS assemblers do not support these directives.
1f25f5d3 816
98508b2a 817@node MIPS ASE Instruction Generation Overrides
1f25f5d3
CD
818@section Directives to control generation of MIPS ASE instructions
819
820@cindex MIPS MIPS-3D instruction generation override
821@kindex @code{.set mips3d}
822@kindex @code{.set nomips3d}
823The directive @code{.set mips3d} makes the assembler accept instructions
824from the MIPS-3D Application Specific Extension from that point on
825in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
826instructions from being accepted.
827
ad3fea08
TS
828@cindex SmartMIPS instruction generation override
829@kindex @code{.set smartmips}
830@kindex @code{.set nosmartmips}
831The directive @code{.set smartmips} makes the assembler accept
832instructions from the SmartMIPS Application Specific Extension to the
e335d9cb 833MIPS32 ISA from that point on in the assembly. The
ad3fea08
TS
834@code{.set nosmartmips} directive prevents SmartMIPS instructions from
835being accepted.
836
deec1734
CD
837@cindex MIPS MDMX instruction generation override
838@kindex @code{.set mdmx}
839@kindex @code{.set nomdmx}
840The directive @code{.set mdmx} makes the assembler accept instructions
841from the MDMX Application Specific Extension from that point on
842in the assembly. The @code{.set nomdmx} directive prevents MDMX
843instructions from being accepted.
844
8b082fb1 845@cindex MIPS DSP Release 1 instruction generation override
2ef2b9ae
CF
846@kindex @code{.set dsp}
847@kindex @code{.set nodsp}
848The directive @code{.set dsp} makes the assembler accept instructions
8b082fb1
TS
849from the DSP Release 1 Application Specific Extension from that point
850on in the assembly. The @code{.set nodsp} directive prevents DSP
851Release 1 instructions from being accepted.
852
853@cindex MIPS DSP Release 2 instruction generation override
854@kindex @code{.set dspr2}
855@kindex @code{.set nodspr2}
856The directive @code{.set dspr2} makes the assembler accept instructions
857from the DSP Release 2 Application Specific Extension from that point
858on in the assembly. This dirctive implies @code{.set dsp}. The
859@code{.set nodspr2} directive prevents DSP Release 2 instructions from
860being accepted.
2ef2b9ae 861
ef2e4d86
CF
862@cindex MIPS MT instruction generation override
863@kindex @code{.set mt}
864@kindex @code{.set nomt}
865The directive @code{.set mt} makes the assembler accept instructions
866from the MT Application Specific Extension from that point on
867in the assembly. The @code{.set nomt} directive prevents MT
868instructions from being accepted.
869
dec0624d
MR
870@cindex MIPS MCU instruction generation override
871@kindex @code{.set mcu}
872@kindex @code{.set nomcu}
873The directive @code{.set mcu} makes the assembler accept instructions
874from the MCU Application Specific Extension from that point on
875in the assembly. The @code{.set nomcu} directive prevents MCU
876instructions from being accepted.
877
56d438b1
CF
878@cindex MIPS SIMD Architecture instruction generation override
879@kindex @code{.set msa}
880@kindex @code{.set nomsa}
881The directive @code{.set msa} makes the assembler accept instructions
882from the MIPS SIMD Architecture Extension from that point on
883in the assembly. The @code{.set nomsa} directive prevents MSA
884instructions from being accepted.
885
b015e599
AP
886@cindex Virtualization instruction generation override
887@kindex @code{.set virt}
888@kindex @code{.set novirt}
889The directive @code{.set virt} makes the assembler accept instructions
890from the Virtualization Application Specific Extension from that point
891on in the assembly. The @code{.set novirt} directive prevents Virtualization
892instructions from being accepted.
893
7d64c587
AB
894@cindex MIPS eXtended Physical Address (XPA) instruction generation override
895@kindex @code{.set xpa}
896@kindex @code{.set noxpa}
897The directive @code{.set xpa} makes the assembler accept instructions
898from the XPA Extension from that point on in the assembly. The
899@code{.set noxpa} directive prevents XPA instructions from being accepted.
900
98508b2a 901Traditional MIPS assemblers do not support these directives.
037b32b9 902
98508b2a 903@node MIPS Floating-Point
037b32b9
AN
904@section Directives to override floating-point options
905
906@cindex Disable floating-point instructions
907@kindex @code{.set softfloat}
908@kindex @code{.set hardfloat}
909The directives @code{.set softfloat} and @code{.set hardfloat} provide
910finer control of disabling and enabling float-point instructions.
911These directives always override the default (that hard-float
912instructions are accepted) or the command-line options
913(@samp{-msoft-float} and @samp{-mhard-float}).
914
915@cindex Disable single-precision floating-point operations
605b1dd4
NH
916@kindex @code{.set singlefloat}
917@kindex @code{.set doublefloat}
037b32b9
AN
918The directives @code{.set singlefloat} and @code{.set doublefloat}
919provide finer control of disabling and enabling double-precision
920float-point operations. These directives always override the default
921(that double-precision operations are accepted) or the command-line
922options (@samp{-msingle-float} and @samp{-mdouble-float}).
923
98508b2a 924Traditional MIPS assemblers do not support these directives.
7c31ae13
NC
925
926@node MIPS Syntax
927@section Syntactical considerations for the MIPS assembler
928@menu
929* MIPS-Chars:: Special Characters
930@end menu
931
932@node MIPS-Chars
933@subsection Special Characters
934
935@cindex line comment character, MIPS
936@cindex MIPS line comment character
937The presence of a @samp{#} on a line indicates the start of a comment
938that extends to the end of the current line.
939
940If a @samp{#} appears as the first character of a line, the whole line
941is treated as a comment, but in this case the line can also be a
942logical line number directive (@pxref{Comments}) or a
943preprocessor control command (@pxref{Preprocessing}).
944
945@cindex line separator, MIPS
946@cindex statement separator, MIPS
947@cindex MIPS line separator
948The @samp{;} character can be used to separate statements on the same
949line.
This page took 0.693725 seconds and 4 git commands to generate.