2009-04-09 Kaveh R. Ghazi <ghazi@caip.rutgers.edu>
[deliverable/binutils-gdb.git] / gas / doc / c-mips.texi
CommitLineData
78849248
ILT
1@c Copyright 1991, 1992, 1993, 1994, 1995, 1997, 1999, 2000, 2001,
2@c 2002, 2003, 2004
f7e42eb4 3@c Free Software Foundation, Inc.
252b5132
RH
4@c This is part of the GAS manual.
5@c For copying conditions, see the file as.texinfo.
6@ifset GENERIC
7@page
8@node MIPS-Dependent
9@chapter MIPS Dependent Features
10@end ifset
11@ifclear GENERIC
12@node Machine Dependencies
13@chapter MIPS Dependent Features
14@end ifclear
15
16@cindex MIPS processor
17@sc{gnu} @code{@value{AS}} for @sc{mips} architectures supports several
84ea6cf2 18different @sc{mips} processors, and MIPS ISA levels I through V, MIPS32,
584da044
NC
19and MIPS64. For information about the @sc{mips} instruction set, see
20@cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
21For an overview of @sc{mips} assembly conventions, see ``Appendix D:
22Assembly Language Programming'' in the same work.
252b5132
RH
23
24@menu
25* MIPS Opts:: Assembler options
26* MIPS Object:: ECOFF object code
27* MIPS Stabs:: Directives for debugging information
28* MIPS ISA:: Directives to override the ISA level
aed1a261 29* MIPS symbol sizes:: Directives to override the size of symbols
252b5132
RH
30* MIPS autoextend:: Directives for extending MIPS 16 bit instructions
31* MIPS insn:: Directive to mark data as an instruction
32* MIPS option stack:: Directives to save and restore options
0eb7102d
AJ
33* MIPS ASE instruction generation overrides:: Directives to control
34 generation of MIPS ASE instructions
037b32b9 35* MIPS floating-point:: Directives to override floating-point options
252b5132
RH
36@end menu
37
38@node MIPS Opts
39@section Assembler options
40
41The @sc{mips} configurations of @sc{gnu} @code{@value{AS}} support these
42special options:
43
44@table @code
45@cindex @code{-G} option (MIPS)
46@item -G @var{num}
47This option sets the largest size of an object that can be referenced
48implicitly with the @code{gp} register. It is only accepted for targets
49that use @sc{ecoff} format. The default value is 8.
50
51@cindex @code{-EB} option (MIPS)
52@cindex @code{-EL} option (MIPS)
53@cindex MIPS big-endian output
54@cindex MIPS little-endian output
55@cindex big-endian output, MIPS
56@cindex little-endian output, MIPS
57@item -EB
58@itemx -EL
59Any @sc{mips} configuration of @code{@value{AS}} can select big-endian or
60little-endian output at run time (unlike the other @sc{gnu} development
61tools, which must be configured for one or the other). Use @samp{-EB}
62to select big-endian output, and @samp{-EL} for little-endian.
63
0c000745
RS
64@item -KPIC
65@cindex PIC selection, MIPS
66@cindex @option{-KPIC} option, MIPS
67Generate SVR4-style PIC. This option tells the assembler to generate
68SVR4-style position-independent macro expansions. It also tells the
69assembler to mark the output file as PIC.
70
71@item -mvxworks-pic
72@cindex @option{-mvxworks-pic} option, MIPS
73Generate VxWorks PIC. This option tells the assembler to generate
74VxWorks-style position-independent macro expansions.
75
252b5132
RH
76@cindex MIPS architecture options
77@item -mips1
78@itemx -mips2
79@itemx -mips3
80@itemx -mips4
84ea6cf2 81@itemx -mips5
e7af610e 82@itemx -mips32
af7ee8bf 83@itemx -mips32r2
84ea6cf2 84@itemx -mips64
5f74bc13 85@itemx -mips64r2
252b5132
RH
86Generate code for a particular MIPS Instruction Set Architecture level.
87@samp{-mips1} corresponds to the @sc{r2000} and @sc{r3000} processors,
88@samp{-mips2} to the @sc{r6000} processor, @samp{-mips3} to the
84ea6cf2 89@sc{r4000} processor, and @samp{-mips4} to the @sc{r8000} and
5f74bc13
CD
90@sc{r10000} processors. @samp{-mips5}, @samp{-mips32}, @samp{-mips32r2},
91@samp{-mips64}, and @samp{-mips64r2}
92correspond to generic
93@sc{MIPS V}, @sc{MIPS32}, @sc{MIPS32 Release 2}, @sc{MIPS64},
94and @sc{MIPS64 Release 2}
95ISA processors, respectively. You can also switch
584da044 96instruction sets during the assembly; see @ref{MIPS ISA, Directives to
ec68c924 97override the ISA level}.
252b5132 98
6349b5f4 99@item -mgp32
ca4e0257
RS
100@itemx -mfp32
101Some macros have different expansions for 32-bit and 64-bit registers.
102The register sizes are normally inferred from the ISA and ABI, but these
103flags force a certain group of registers to be treated as 32 bits wide at
104all times. @samp{-mgp32} controls the size of general-purpose registers
105and @samp{-mfp32} controls the size of floating-point registers.
106
ad3fea08
TS
107The @code{.set gp=32} and @code{.set fp=32} directives allow the size
108of registers to be changed for parts of an object. The default value is
109restored by @code{.set gp=default} and @code{.set fp=default}.
110
ca4e0257
RS
111On some MIPS variants there is a 32-bit mode flag; when this flag is
112set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
113save the 32-bit registers on a context switch, so it is essential never
114to use the 64-bit registers.
6349b5f4
AH
115
116@item -mgp64
ad3fea08
TS
117@itemx -mfp64
118Assume that 64-bit registers are available. This is provided in the
119interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
120
121The @code{.set gp=64} and @code{.set fp=64} directives allow the size
122of registers to be changed for parts of an object. The default value is
123restored by @code{.set gp=default} and @code{.set fp=default}.
6349b5f4 124
252b5132
RH
125@item -mips16
126@itemx -no-mips16
127Generate code for the MIPS 16 processor. This is equivalent to putting
ad3fea08 128@code{.set mips16} at the start of the assembly file. @samp{-no-mips16}
252b5132
RH
129turns off this option.
130
e16bfa71
TS
131@item -msmartmips
132@itemx -mno-smartmips
133Enables the SmartMIPS extensions to the MIPS32 instruction set, which
134provides a number of new instructions which target smartcard and
135cryptographic applications. This is equivalent to putting
ad3fea08 136@code{.set smartmips} at the start of the assembly file.
e16bfa71
TS
137@samp{-mno-smartmips} turns off this option.
138
1f25f5d3
CD
139@item -mips3d
140@itemx -no-mips3d
141Generate code for the MIPS-3D Application Specific Extension.
142This tells the assembler to accept MIPS-3D instructions.
143@samp{-no-mips3d} turns off this option.
144
deec1734
CD
145@item -mdmx
146@itemx -no-mdmx
147Generate code for the MDMX Application Specific Extension.
148This tells the assembler to accept MDMX instructions.
149@samp{-no-mdmx} turns off this option.
150
2ef2b9ae
CF
151@item -mdsp
152@itemx -mno-dsp
8b082fb1
TS
153Generate code for the DSP Release 1 Application Specific Extension.
154This tells the assembler to accept DSP Release 1 instructions.
2ef2b9ae
CF
155@samp{-mno-dsp} turns off this option.
156
8b082fb1
TS
157@item -mdspr2
158@itemx -mno-dspr2
159Generate code for the DSP Release 2 Application Specific Extension.
160This option implies -mdsp.
161This tells the assembler to accept DSP Release 2 instructions.
162@samp{-mno-dspr2} turns off this option.
163
ef2e4d86
CF
164@item -mmt
165@itemx -mno-mt
166Generate code for the MT Application Specific Extension.
167This tells the assembler to accept MT instructions.
168@samp{-mno-mt} turns off this option.
169
6b76fefe 170@item -mfix7000
9ee72ff1 171@itemx -mno-fix7000
6b76fefe
CM
172Cause nops to be inserted if the read of the destination register
173of an mfhi or mflo instruction occurs in the following two instructions.
174
d766e8ec
RS
175@item -mfix-vr4120
176@itemx -no-mfix-vr4120
177Insert nops to work around certain VR4120 errata. This option is
178intended to be used on GCC-generated code: it is not designed to catch
179all problems in hand-written assembler code.
60b63b72 180
11db99f8
RS
181@item -mfix-vr4130
182@itemx -no-mfix-vr4130
183Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
184
252b5132
RH
185@item -m4010
186@itemx -no-m4010
187Generate code for the LSI @sc{r4010} chip. This tells the assembler to
188accept the @sc{r4010} specific instructions (@samp{addciu}, @samp{ffc},
189etc.), and to not schedule @samp{nop} instructions around accesses to
190the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
191option.
192
193@item -m4650
194@itemx -no-m4650
195Generate code for the MIPS @sc{r4650} chip. This tells the assembler to accept
196the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
197instructions around accesses to the @samp{HI} and @samp{LO} registers.
198@samp{-no-m4650} turns off this option.
199
200@itemx -m3900
201@itemx -no-m3900
202@itemx -m4100
203@itemx -no-m4100
204For each option @samp{-m@var{nnnn}}, generate code for the MIPS
205@sc{r@var{nnnn}} chip. This tells the assembler to accept instructions
206specific to that chip, and to schedule for that chip's hazards.
207
ec68c924 208@item -march=@var{cpu}
252b5132
RH
209Generate code for a particular MIPS cpu. It is exactly equivalent to
210@samp{-m@var{cpu}}, except that there are more value of @var{cpu}
211understood. Valid @var{cpu} value are:
212
213@quotation
2142000,
2153000,
2163900,
2174000,
2184010,
2194100,
2204111,
60b63b72
RS
221vr4120,
222vr4130,
223vr4181,
252b5132
RH
2244300,
2254400,
2264600,
2274650,
2285000,
b946ec34
NC
229rm5200,
230rm5230,
231rm5231,
232rm5261,
233rm5721,
60b63b72
RS
234vr5400,
235vr5500,
252b5132 2366000,
b946ec34 237rm7000,
252b5132 2388000,
963ac363 239rm9000,
e7af610e 24010000,
18ae5d72 24112000,
3aa3176b
TS
24214000,
24316000,
ad3fea08
TS
2444kc,
2454km,
2464kp,
2474ksc,
2484kec,
2494kem,
2504kep,
2514ksd,
252m4k,
253m4kp,
25424kc,
0fdf1951 25524kf2_1,
ad3fea08 25624kf,
0fdf1951 25724kf1_1,
ad3fea08 25824kec,
0fdf1951 25924kef2_1,
ad3fea08 26024kef,
0fdf1951 26124kef1_1,
ad3fea08 26234kc,
0fdf1951 26334kf2_1,
ad3fea08 26434kf,
0fdf1951 26534kf1_1,
f281862d 26674kc,
0fdf1951 26774kf2_1,
f281862d 26874kf,
0fdf1951
RS
26974kf1_1,
27074kf3_2,
ad3fea08
TS
2715kc,
2725kf,
27320kc,
27425kf,
82100185 275sb1,
350cc38d
MS
276sb1a,
277loongson2e,
037b32b9 278loongson2f,
52b6b6b9
JM
279octeon,
280xlr
252b5132
RH
281@end quotation
282
0fdf1951
RS
283For compatibility reasons, @samp{@var{n}x} and @samp{@var{b}fx} are
284accepted as synonyms for @samp{@var{n}f1_1}. These values are
285deprecated.
286
ec68c924
EC
287@item -mtune=@var{cpu}
288Schedule and tune for a particular MIPS cpu. Valid @var{cpu} values are
289identical to @samp{-march=@var{cpu}}.
290
316f5878
RS
291@item -mabi=@var{abi}
292Record which ABI the source code uses. The recognized arguments
293are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
252b5132 294
aed1a261
RS
295@item -msym32
296@itemx -mno-sym32
297@cindex -msym32
298@cindex -mno-sym32
299Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
300the beginning of the assembler input. @xref{MIPS symbol sizes}.
301
252b5132
RH
302@cindex @code{-nocpp} ignored (MIPS)
303@item -nocpp
304This option is ignored. It is accepted for command-line compatibility with
305other assemblers, which use it to turn off C style preprocessing. With
306@sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
307@sc{gnu} assembler itself never runs the C preprocessor.
308
037b32b9
AN
309@item -msoft-float
310@itemx -mhard-float
311Disable or enable floating-point instructions. Note that by default
312floating-point instructions are always allowed even with CPU targets
313that don't have support for these instructions.
314
315@item -msingle-float
316@itemx -mdouble-float
317Disable or enable double-precision floating-point operations. Note
318that by default double-precision floating-point operations are always
319allowed even with CPU targets that don't have support for these
320operations.
321
119d663a
NC
322@item --construct-floats
323@itemx --no-construct-floats
119d663a
NC
324The @code{--no-construct-floats} option disables the construction of
325double width floating point constants by loading the two halves of the
326value into the two single width floating point registers that make up
327the double width register. This feature is useful if the processor
328support the FR bit in its status register, and this bit is known (by
329the programmer) to be set. This bit prevents the aliasing of the double
330width register by the single width registers.
331
63bf5651 332By default @code{--construct-floats} is selected, allowing construction
119d663a
NC
333of these floating point constants.
334
252b5132
RH
335@item --trap
336@itemx --no-break
337@c FIXME! (1) reflect these options (next item too) in option summaries;
338@c (2) stop teasing, say _which_ instructions expanded _how_.
339@code{@value{AS}} automatically macro expands certain division and
340multiplication instructions to check for overflow and division by zero. This
341option causes @code{@value{AS}} to generate code to take a trap exception
342rather than a break exception when an error is detected. The trap instructions
343are only supported at Instruction Set Architecture level 2 and higher.
344
345@item --break
346@itemx --no-trap
347Generate code to take a break exception rather than a trap exception when an
348error is detected. This is the default.
63486801 349
dcd410fe
RO
350@item -mpdr
351@itemx -mno-pdr
352Control generation of @code{.pdr} sections. Off by default on IRIX, on
353elsewhere.
aa6975fb
ILT
354
355@item -mshared
356@itemx -mno-shared
357When generating code using the Unix calling conventions (selected by
358@samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
359which can go into a shared library. The @samp{-mno-shared} option
360tells gas to generate code which uses the calling convention, but can
361not go into a shared library. The resulting code is slightly more
362efficient. This option only affects the handling of the
363@samp{.cpload} and @samp{.cpsetup} pseudo-ops.
252b5132
RH
364@end table
365
366@node MIPS Object
367@section MIPS ECOFF object code
368
369@cindex ECOFF sections
370@cindex MIPS ECOFF sections
371Assembling for a @sc{mips} @sc{ecoff} target supports some additional sections
372besides the usual @code{.text}, @code{.data} and @code{.bss}. The
373additional sections are @code{.rdata}, used for read-only data,
374@code{.sdata}, used for small data, and @code{.sbss}, used for small
375common objects.
376
377@cindex small objects, MIPS ECOFF
378@cindex @code{gp} register, MIPS
379When assembling for @sc{ecoff}, the assembler uses the @code{$gp} (@code{$28})
380register to form the address of a ``small object''. Any object in the
381@code{.sdata} or @code{.sbss} sections is considered ``small'' in this sense.
382For external objects, or for objects in the @code{.bss} section, you can use
383the @code{@value{GCC}} @samp{-G} option to control the size of objects addressed via
384@code{$gp}; the default value is 8, meaning that a reference to any object
385eight bytes or smaller uses @code{$gp}. Passing @samp{-G 0} to
386@code{@value{AS}} prevents it from using the @code{$gp} register on the basis
387of object size (but the assembler uses @code{$gp} for objects in @code{.sdata}
388or @code{sbss} in any case). The size of an object in the @code{.bss} section
389is set by the @code{.comm} or @code{.lcomm} directive that defines it. The
390size of an external object may be set with the @code{.extern} directive. For
391example, @samp{.extern sym,4} declares that the object at @code{sym} is 4 bytes
392in length, whie leaving @code{sym} otherwise undefined.
393
394Using small @sc{ecoff} objects requires linker support, and assumes that the
395@code{$gp} register is correctly initialized (normally done automatically by
396the startup code). @sc{mips} @sc{ecoff} assembly code must not modify the
397@code{$gp} register.
398
399@node MIPS Stabs
400@section Directives for debugging information
401
402@cindex MIPS debugging directives
403@sc{mips} @sc{ecoff} @code{@value{AS}} supports several directives used for
404generating debugging information which are not support by traditional @sc{mips}
405assemblers. These are @code{.def}, @code{.endef}, @code{.dim}, @code{.file},
406@code{.scl}, @code{.size}, @code{.tag}, @code{.type}, @code{.val},
407@code{.stabd}, @code{.stabn}, and @code{.stabs}. The debugging information
408generated by the three @code{.stab} directives can only be read by @sc{gdb},
409not by traditional @sc{mips} debuggers (this enhancement is required to fully
410support C++ debugging). These directives are primarily used by compilers, not
411assembly language programmers!
412
aed1a261
RS
413@node MIPS symbol sizes
414@section Directives to override the size of symbols
415
416@cindex @code{.set sym32}
417@cindex @code{.set nosym32}
418The n64 ABI allows symbols to have any 64-bit value. Although this
419provides a great deal of flexibility, it means that some macros have
420much longer expansions than their 32-bit counterparts. For example,
421the non-PIC expansion of @samp{dla $4,sym} is usually:
422
423@smallexample
424lui $4,%highest(sym)
425lui $1,%hi(sym)
426daddiu $4,$4,%higher(sym)
427daddiu $1,$1,%lo(sym)
428dsll32 $4,$4,0
429daddu $4,$4,$1
430@end smallexample
431
432whereas the 32-bit expansion is simply:
433
434@smallexample
435lui $4,%hi(sym)
436daddiu $4,$4,%lo(sym)
437@end smallexample
438
439n64 code is sometimes constructed in such a way that all symbolic
440constants are known to have 32-bit values, and in such cases, it's
441preferable to use the 32-bit expansion instead of the 64-bit
442expansion.
443
444You can use the @code{.set sym32} directive to tell the assembler
445that, from this point on, all expressions of the form
446@samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
447have 32-bit values. For example:
448
449@smallexample
450.set sym32
451dla $4,sym
452lw $4,sym+16
453sw $4,sym+0x8000($4)
454@end smallexample
455
456will cause the assembler to treat @samp{sym}, @code{sym+16} and
457@code{sym+0x8000} as 32-bit values. The handling of non-symbolic
458addresses is not affected.
459
460The directive @code{.set nosym32} ends a @code{.set sym32} block and
461reverts to the normal behavior. It is also possible to change the
462symbol size using the command-line options @option{-msym32} and
463@option{-mno-sym32}.
464
465These options and directives are always accepted, but at present,
466they have no effect for anything other than n64.
467
252b5132
RH
468@node MIPS ISA
469@section Directives to override the ISA level
470
471@cindex MIPS ISA override
472@kindex @code{.set mips@var{n}}
473@sc{gnu} @code{@value{AS}} supports an additional directive to change
474the @sc{mips} Instruction Set Architecture level on the fly: @code{.set
5f74bc13
CD
475mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 64
476or 64r2.
071742cf 477The values other than 0 make the assembler accept instructions
584da044
NC
478for the corresponding @sc{isa} level, from that point on in the
479assembly. @code{.set mips@var{n}} affects not only which instructions
480are permitted, but also how certain macros are expanded. @code{.set
481mips0} restores the @sc{isa} level to its original level: either the
482level you selected with command line options, or the default for your
ad3fea08 483configuration. You can use this feature to permit specific @sc{mips3}
584da044 484instructions while assembling in 32 bit mode. Use this directive with
ec68c924 485care!
252b5132 486
ad3fea08
TS
487@cindex MIPS CPU override
488@kindex @code{.set arch=@var{cpu}}
489The @code{.set arch=@var{cpu}} directive provides even finer control.
490It changes the effective CPU target and allows the assembler to use
491instructions specific to a particular CPU. All CPUs supported by the
492@samp{-march} command line option are also selectable by this directive.
493The original value is restored by @code{.set arch=default}.
252b5132 494
ad3fea08
TS
495The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
496in which it will assemble instructions for the MIPS 16 processor. Use
497@code{.set nomips16} to return to normal 32 bit mode.
e16bfa71 498
ec68c924 499Traditional @sc{mips} assemblers do not support this directive.
252b5132
RH
500
501@node MIPS autoextend
502@section Directives for extending MIPS 16 bit instructions
503
504@kindex @code{.set autoextend}
505@kindex @code{.set noautoextend}
506By default, MIPS 16 instructions are automatically extended to 32 bits
ad3fea08
TS
507when necessary. The directive @code{.set noautoextend} will turn this
508off. When @code{.set noautoextend} is in effect, any 32 bit instruction
509must be explicitly extended with the @code{.e} modifier (e.g.,
510@code{li.e $4,1000}). The directive @code{.set autoextend} may be used
252b5132
RH
511to once again automatically extend instructions when necessary.
512
513This directive is only meaningful when in MIPS 16 mode. Traditional
514@sc{mips} assemblers do not support this directive.
515
516@node MIPS insn
517@section Directive to mark data as an instruction
518
519@kindex @code{.insn}
520The @code{.insn} directive tells @code{@value{AS}} that the following
521data is actually instructions. This makes a difference in MIPS 16 mode:
522when loading the address of a label which precedes instructions,
523@code{@value{AS}} automatically adds 1 to the value, so that jumping to
524the loaded address will do the right thing.
525
526@node MIPS option stack
527@section Directives to save and restore options
528
529@cindex MIPS option stack
530@kindex @code{.set push}
531@kindex @code{.set pop}
532The directives @code{.set push} and @code{.set pop} may be used to save
533and restore the current settings for all the options which are
534controlled by @code{.set}. The @code{.set push} directive saves the
535current settings on a stack. The @code{.set pop} directive pops the
536stack and restores the settings.
537
538These directives can be useful inside an macro which must change an
539option such as the ISA level or instruction reordering but does not want
540to change the state of the code which invoked the macro.
541
542Traditional @sc{mips} assemblers do not support these directives.
1f25f5d3
CD
543
544@node MIPS ASE instruction generation overrides
545@section Directives to control generation of MIPS ASE instructions
546
547@cindex MIPS MIPS-3D instruction generation override
548@kindex @code{.set mips3d}
549@kindex @code{.set nomips3d}
550The directive @code{.set mips3d} makes the assembler accept instructions
551from the MIPS-3D Application Specific Extension from that point on
552in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
553instructions from being accepted.
554
ad3fea08
TS
555@cindex SmartMIPS instruction generation override
556@kindex @code{.set smartmips}
557@kindex @code{.set nosmartmips}
558The directive @code{.set smartmips} makes the assembler accept
559instructions from the SmartMIPS Application Specific Extension to the
560MIPS32 @sc{isa} from that point on in the assembly. The
561@code{.set nosmartmips} directive prevents SmartMIPS instructions from
562being accepted.
563
deec1734
CD
564@cindex MIPS MDMX instruction generation override
565@kindex @code{.set mdmx}
566@kindex @code{.set nomdmx}
567The directive @code{.set mdmx} makes the assembler accept instructions
568from the MDMX Application Specific Extension from that point on
569in the assembly. The @code{.set nomdmx} directive prevents MDMX
570instructions from being accepted.
571
8b082fb1 572@cindex MIPS DSP Release 1 instruction generation override
2ef2b9ae
CF
573@kindex @code{.set dsp}
574@kindex @code{.set nodsp}
575The directive @code{.set dsp} makes the assembler accept instructions
8b082fb1
TS
576from the DSP Release 1 Application Specific Extension from that point
577on in the assembly. The @code{.set nodsp} directive prevents DSP
578Release 1 instructions from being accepted.
579
580@cindex MIPS DSP Release 2 instruction generation override
581@kindex @code{.set dspr2}
582@kindex @code{.set nodspr2}
583The directive @code{.set dspr2} makes the assembler accept instructions
584from the DSP Release 2 Application Specific Extension from that point
585on in the assembly. This dirctive implies @code{.set dsp}. The
586@code{.set nodspr2} directive prevents DSP Release 2 instructions from
587being accepted.
2ef2b9ae 588
ef2e4d86
CF
589@cindex MIPS MT instruction generation override
590@kindex @code{.set mt}
591@kindex @code{.set nomt}
592The directive @code{.set mt} makes the assembler accept instructions
593from the MT Application Specific Extension from that point on
594in the assembly. The @code{.set nomt} directive prevents MT
595instructions from being accepted.
596
1f25f5d3 597Traditional @sc{mips} assemblers do not support these directives.
037b32b9
AN
598
599@node MIPS floating-point
600@section Directives to override floating-point options
601
602@cindex Disable floating-point instructions
603@kindex @code{.set softfloat}
604@kindex @code{.set hardfloat}
605The directives @code{.set softfloat} and @code{.set hardfloat} provide
606finer control of disabling and enabling float-point instructions.
607These directives always override the default (that hard-float
608instructions are accepted) or the command-line options
609(@samp{-msoft-float} and @samp{-mhard-float}).
610
611@cindex Disable single-precision floating-point operations
612@kindex @code{.set softfloat}
613@kindex @code{.set hardfloat}
614The directives @code{.set singlefloat} and @code{.set doublefloat}
615provide finer control of disabling and enabling double-precision
616float-point operations. These directives always override the default
617(that double-precision operations are accepted) or the command-line
618options (@samp{-msingle-float} and @samp{-mdouble-float}).
619
620Traditional @sc{mips} assemblers do not support these directives.
This page took 0.405124 seconds and 4 git commands to generate.