* doc/c-mips.texi: Document 74kc, 74kf, 74kx.
[deliverable/binutils-gdb.git] / gas / doc / c-mips.texi
CommitLineData
78849248
ILT
1@c Copyright 1991, 1992, 1993, 1994, 1995, 1997, 1999, 2000, 2001,
2@c 2002, 2003, 2004
f7e42eb4 3@c Free Software Foundation, Inc.
252b5132
RH
4@c This is part of the GAS manual.
5@c For copying conditions, see the file as.texinfo.
6@ifset GENERIC
7@page
8@node MIPS-Dependent
9@chapter MIPS Dependent Features
10@end ifset
11@ifclear GENERIC
12@node Machine Dependencies
13@chapter MIPS Dependent Features
14@end ifclear
15
16@cindex MIPS processor
17@sc{gnu} @code{@value{AS}} for @sc{mips} architectures supports several
84ea6cf2 18different @sc{mips} processors, and MIPS ISA levels I through V, MIPS32,
584da044
NC
19and MIPS64. For information about the @sc{mips} instruction set, see
20@cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
21For an overview of @sc{mips} assembly conventions, see ``Appendix D:
22Assembly Language Programming'' in the same work.
252b5132
RH
23
24@menu
25* MIPS Opts:: Assembler options
26* MIPS Object:: ECOFF object code
27* MIPS Stabs:: Directives for debugging information
28* MIPS ISA:: Directives to override the ISA level
aed1a261 29* MIPS symbol sizes:: Directives to override the size of symbols
252b5132
RH
30* MIPS autoextend:: Directives for extending MIPS 16 bit instructions
31* MIPS insn:: Directive to mark data as an instruction
32* MIPS option stack:: Directives to save and restore options
0eb7102d
AJ
33* MIPS ASE instruction generation overrides:: Directives to control
34 generation of MIPS ASE instructions
252b5132
RH
35@end menu
36
37@node MIPS Opts
38@section Assembler options
39
40The @sc{mips} configurations of @sc{gnu} @code{@value{AS}} support these
41special options:
42
43@table @code
44@cindex @code{-G} option (MIPS)
45@item -G @var{num}
46This option sets the largest size of an object that can be referenced
47implicitly with the @code{gp} register. It is only accepted for targets
48that use @sc{ecoff} format. The default value is 8.
49
50@cindex @code{-EB} option (MIPS)
51@cindex @code{-EL} option (MIPS)
52@cindex MIPS big-endian output
53@cindex MIPS little-endian output
54@cindex big-endian output, MIPS
55@cindex little-endian output, MIPS
56@item -EB
57@itemx -EL
58Any @sc{mips} configuration of @code{@value{AS}} can select big-endian or
59little-endian output at run time (unlike the other @sc{gnu} development
60tools, which must be configured for one or the other). Use @samp{-EB}
61to select big-endian output, and @samp{-EL} for little-endian.
62
63@cindex MIPS architecture options
64@item -mips1
65@itemx -mips2
66@itemx -mips3
67@itemx -mips4
84ea6cf2 68@itemx -mips5
e7af610e 69@itemx -mips32
af7ee8bf 70@itemx -mips32r2
84ea6cf2 71@itemx -mips64
5f74bc13 72@itemx -mips64r2
252b5132
RH
73Generate code for a particular MIPS Instruction Set Architecture level.
74@samp{-mips1} corresponds to the @sc{r2000} and @sc{r3000} processors,
75@samp{-mips2} to the @sc{r6000} processor, @samp{-mips3} to the
84ea6cf2 76@sc{r4000} processor, and @samp{-mips4} to the @sc{r8000} and
5f74bc13
CD
77@sc{r10000} processors. @samp{-mips5}, @samp{-mips32}, @samp{-mips32r2},
78@samp{-mips64}, and @samp{-mips64r2}
79correspond to generic
80@sc{MIPS V}, @sc{MIPS32}, @sc{MIPS32 Release 2}, @sc{MIPS64},
81and @sc{MIPS64 Release 2}
82ISA processors, respectively. You can also switch
584da044 83instruction sets during the assembly; see @ref{MIPS ISA, Directives to
ec68c924 84override the ISA level}.
252b5132 85
6349b5f4 86@item -mgp32
ca4e0257
RS
87@itemx -mfp32
88Some macros have different expansions for 32-bit and 64-bit registers.
89The register sizes are normally inferred from the ISA and ABI, but these
90flags force a certain group of registers to be treated as 32 bits wide at
91all times. @samp{-mgp32} controls the size of general-purpose registers
92and @samp{-mfp32} controls the size of floating-point registers.
93
ad3fea08
TS
94The @code{.set gp=32} and @code{.set fp=32} directives allow the size
95of registers to be changed for parts of an object. The default value is
96restored by @code{.set gp=default} and @code{.set fp=default}.
97
ca4e0257
RS
98On some MIPS variants there is a 32-bit mode flag; when this flag is
99set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
100save the 32-bit registers on a context switch, so it is essential never
101to use the 64-bit registers.
6349b5f4
AH
102
103@item -mgp64
ad3fea08
TS
104@itemx -mfp64
105Assume that 64-bit registers are available. This is provided in the
106interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
107
108The @code{.set gp=64} and @code{.set fp=64} directives allow the size
109of registers to be changed for parts of an object. The default value is
110restored by @code{.set gp=default} and @code{.set fp=default}.
6349b5f4 111
252b5132
RH
112@item -mips16
113@itemx -no-mips16
114Generate code for the MIPS 16 processor. This is equivalent to putting
ad3fea08 115@code{.set mips16} at the start of the assembly file. @samp{-no-mips16}
252b5132
RH
116turns off this option.
117
e16bfa71
TS
118@item -msmartmips
119@itemx -mno-smartmips
120Enables the SmartMIPS extensions to the MIPS32 instruction set, which
121provides a number of new instructions which target smartcard and
122cryptographic applications. This is equivalent to putting
ad3fea08 123@code{.set smartmips} at the start of the assembly file.
e16bfa71
TS
124@samp{-mno-smartmips} turns off this option.
125
1f25f5d3
CD
126@item -mips3d
127@itemx -no-mips3d
128Generate code for the MIPS-3D Application Specific Extension.
129This tells the assembler to accept MIPS-3D instructions.
130@samp{-no-mips3d} turns off this option.
131
deec1734
CD
132@item -mdmx
133@itemx -no-mdmx
134Generate code for the MDMX Application Specific Extension.
135This tells the assembler to accept MDMX instructions.
136@samp{-no-mdmx} turns off this option.
137
2ef2b9ae
CF
138@item -mdsp
139@itemx -mno-dsp
8b082fb1
TS
140Generate code for the DSP Release 1 Application Specific Extension.
141This tells the assembler to accept DSP Release 1 instructions.
2ef2b9ae
CF
142@samp{-mno-dsp} turns off this option.
143
8b082fb1
TS
144@item -mdspr2
145@itemx -mno-dspr2
146Generate code for the DSP Release 2 Application Specific Extension.
147This option implies -mdsp.
148This tells the assembler to accept DSP Release 2 instructions.
149@samp{-mno-dspr2} turns off this option.
150
ef2e4d86
CF
151@item -mmt
152@itemx -mno-mt
153Generate code for the MT Application Specific Extension.
154This tells the assembler to accept MT instructions.
155@samp{-mno-mt} turns off this option.
156
6b76fefe 157@item -mfix7000
9ee72ff1 158@itemx -mno-fix7000
6b76fefe
CM
159Cause nops to be inserted if the read of the destination register
160of an mfhi or mflo instruction occurs in the following two instructions.
161
d766e8ec
RS
162@item -mfix-vr4120
163@itemx -no-mfix-vr4120
164Insert nops to work around certain VR4120 errata. This option is
165intended to be used on GCC-generated code: it is not designed to catch
166all problems in hand-written assembler code.
60b63b72 167
11db99f8
RS
168@item -mfix-vr4130
169@itemx -no-mfix-vr4130
170Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
171
252b5132
RH
172@item -m4010
173@itemx -no-m4010
174Generate code for the LSI @sc{r4010} chip. This tells the assembler to
175accept the @sc{r4010} specific instructions (@samp{addciu}, @samp{ffc},
176etc.), and to not schedule @samp{nop} instructions around accesses to
177the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
178option.
179
180@item -m4650
181@itemx -no-m4650
182Generate code for the MIPS @sc{r4650} chip. This tells the assembler to accept
183the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
184instructions around accesses to the @samp{HI} and @samp{LO} registers.
185@samp{-no-m4650} turns off this option.
186
187@itemx -m3900
188@itemx -no-m3900
189@itemx -m4100
190@itemx -no-m4100
191For each option @samp{-m@var{nnnn}}, generate code for the MIPS
192@sc{r@var{nnnn}} chip. This tells the assembler to accept instructions
193specific to that chip, and to schedule for that chip's hazards.
194
ec68c924 195@item -march=@var{cpu}
252b5132
RH
196Generate code for a particular MIPS cpu. It is exactly equivalent to
197@samp{-m@var{cpu}}, except that there are more value of @var{cpu}
198understood. Valid @var{cpu} value are:
199
200@quotation
2012000,
2023000,
2033900,
2044000,
2054010,
2064100,
2074111,
60b63b72
RS
208vr4120,
209vr4130,
210vr4181,
252b5132
RH
2114300,
2124400,
2134600,
2144650,
2155000,
b946ec34
NC
216rm5200,
217rm5230,
218rm5231,
219rm5261,
220rm5721,
60b63b72
RS
221vr5400,
222vr5500,
252b5132 2236000,
b946ec34 224rm7000,
252b5132 2258000,
963ac363 226rm9000,
e7af610e 22710000,
18ae5d72 22812000,
ad3fea08
TS
2294kc,
2304km,
2314kp,
2324ksc,
2334kec,
2344kem,
2354kep,
2364ksd,
237m4k,
238m4kp,
23924kc,
24024kf,
24124kx,
24224kec,
24324kef,
24424kex,
24534kc,
24634kf,
24734kx,
f281862d
TS
24874kc,
24974kf,
25074kx,
ad3fea08
TS
2515kc,
2525kf,
25320kc,
25425kf,
82100185
TS
255sb1,
256sb1a
252b5132
RH
257@end quotation
258
ec68c924
EC
259@item -mtune=@var{cpu}
260Schedule and tune for a particular MIPS cpu. Valid @var{cpu} values are
261identical to @samp{-march=@var{cpu}}.
262
316f5878
RS
263@item -mabi=@var{abi}
264Record which ABI the source code uses. The recognized arguments
265are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
252b5132 266
aed1a261
RS
267@item -msym32
268@itemx -mno-sym32
269@cindex -msym32
270@cindex -mno-sym32
271Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
272the beginning of the assembler input. @xref{MIPS symbol sizes}.
273
252b5132
RH
274@cindex @code{-nocpp} ignored (MIPS)
275@item -nocpp
276This option is ignored. It is accepted for command-line compatibility with
277other assemblers, which use it to turn off C style preprocessing. With
278@sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
279@sc{gnu} assembler itself never runs the C preprocessor.
280
119d663a
NC
281@item --construct-floats
282@itemx --no-construct-floats
283@cindex --construct-floats
284@cindex --no-construct-floats
285The @code{--no-construct-floats} option disables the construction of
286double width floating point constants by loading the two halves of the
287value into the two single width floating point registers that make up
288the double width register. This feature is useful if the processor
289support the FR bit in its status register, and this bit is known (by
290the programmer) to be set. This bit prevents the aliasing of the double
291width register by the single width registers.
292
63bf5651 293By default @code{--construct-floats} is selected, allowing construction
119d663a
NC
294of these floating point constants.
295
252b5132
RH
296@item --trap
297@itemx --no-break
298@c FIXME! (1) reflect these options (next item too) in option summaries;
299@c (2) stop teasing, say _which_ instructions expanded _how_.
300@code{@value{AS}} automatically macro expands certain division and
301multiplication instructions to check for overflow and division by zero. This
302option causes @code{@value{AS}} to generate code to take a trap exception
303rather than a break exception when an error is detected. The trap instructions
304are only supported at Instruction Set Architecture level 2 and higher.
305
306@item --break
307@itemx --no-trap
308Generate code to take a break exception rather than a trap exception when an
309error is detected. This is the default.
63486801 310
dcd410fe
RO
311@item -mpdr
312@itemx -mno-pdr
313Control generation of @code{.pdr} sections. Off by default on IRIX, on
314elsewhere.
aa6975fb
ILT
315
316@item -mshared
317@itemx -mno-shared
318When generating code using the Unix calling conventions (selected by
319@samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
320which can go into a shared library. The @samp{-mno-shared} option
321tells gas to generate code which uses the calling convention, but can
322not go into a shared library. The resulting code is slightly more
323efficient. This option only affects the handling of the
324@samp{.cpload} and @samp{.cpsetup} pseudo-ops.
252b5132
RH
325@end table
326
327@node MIPS Object
328@section MIPS ECOFF object code
329
330@cindex ECOFF sections
331@cindex MIPS ECOFF sections
332Assembling for a @sc{mips} @sc{ecoff} target supports some additional sections
333besides the usual @code{.text}, @code{.data} and @code{.bss}. The
334additional sections are @code{.rdata}, used for read-only data,
335@code{.sdata}, used for small data, and @code{.sbss}, used for small
336common objects.
337
338@cindex small objects, MIPS ECOFF
339@cindex @code{gp} register, MIPS
340When assembling for @sc{ecoff}, the assembler uses the @code{$gp} (@code{$28})
341register to form the address of a ``small object''. Any object in the
342@code{.sdata} or @code{.sbss} sections is considered ``small'' in this sense.
343For external objects, or for objects in the @code{.bss} section, you can use
344the @code{@value{GCC}} @samp{-G} option to control the size of objects addressed via
345@code{$gp}; the default value is 8, meaning that a reference to any object
346eight bytes or smaller uses @code{$gp}. Passing @samp{-G 0} to
347@code{@value{AS}} prevents it from using the @code{$gp} register on the basis
348of object size (but the assembler uses @code{$gp} for objects in @code{.sdata}
349or @code{sbss} in any case). The size of an object in the @code{.bss} section
350is set by the @code{.comm} or @code{.lcomm} directive that defines it. The
351size of an external object may be set with the @code{.extern} directive. For
352example, @samp{.extern sym,4} declares that the object at @code{sym} is 4 bytes
353in length, whie leaving @code{sym} otherwise undefined.
354
355Using small @sc{ecoff} objects requires linker support, and assumes that the
356@code{$gp} register is correctly initialized (normally done automatically by
357the startup code). @sc{mips} @sc{ecoff} assembly code must not modify the
358@code{$gp} register.
359
360@node MIPS Stabs
361@section Directives for debugging information
362
363@cindex MIPS debugging directives
364@sc{mips} @sc{ecoff} @code{@value{AS}} supports several directives used for
365generating debugging information which are not support by traditional @sc{mips}
366assemblers. These are @code{.def}, @code{.endef}, @code{.dim}, @code{.file},
367@code{.scl}, @code{.size}, @code{.tag}, @code{.type}, @code{.val},
368@code{.stabd}, @code{.stabn}, and @code{.stabs}. The debugging information
369generated by the three @code{.stab} directives can only be read by @sc{gdb},
370not by traditional @sc{mips} debuggers (this enhancement is required to fully
371support C++ debugging). These directives are primarily used by compilers, not
372assembly language programmers!
373
aed1a261
RS
374@node MIPS symbol sizes
375@section Directives to override the size of symbols
376
377@cindex @code{.set sym32}
378@cindex @code{.set nosym32}
379The n64 ABI allows symbols to have any 64-bit value. Although this
380provides a great deal of flexibility, it means that some macros have
381much longer expansions than their 32-bit counterparts. For example,
382the non-PIC expansion of @samp{dla $4,sym} is usually:
383
384@smallexample
385lui $4,%highest(sym)
386lui $1,%hi(sym)
387daddiu $4,$4,%higher(sym)
388daddiu $1,$1,%lo(sym)
389dsll32 $4,$4,0
390daddu $4,$4,$1
391@end smallexample
392
393whereas the 32-bit expansion is simply:
394
395@smallexample
396lui $4,%hi(sym)
397daddiu $4,$4,%lo(sym)
398@end smallexample
399
400n64 code is sometimes constructed in such a way that all symbolic
401constants are known to have 32-bit values, and in such cases, it's
402preferable to use the 32-bit expansion instead of the 64-bit
403expansion.
404
405You can use the @code{.set sym32} directive to tell the assembler
406that, from this point on, all expressions of the form
407@samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
408have 32-bit values. For example:
409
410@smallexample
411.set sym32
412dla $4,sym
413lw $4,sym+16
414sw $4,sym+0x8000($4)
415@end smallexample
416
417will cause the assembler to treat @samp{sym}, @code{sym+16} and
418@code{sym+0x8000} as 32-bit values. The handling of non-symbolic
419addresses is not affected.
420
421The directive @code{.set nosym32} ends a @code{.set sym32} block and
422reverts to the normal behavior. It is also possible to change the
423symbol size using the command-line options @option{-msym32} and
424@option{-mno-sym32}.
425
426These options and directives are always accepted, but at present,
427they have no effect for anything other than n64.
428
252b5132
RH
429@node MIPS ISA
430@section Directives to override the ISA level
431
432@cindex MIPS ISA override
433@kindex @code{.set mips@var{n}}
434@sc{gnu} @code{@value{AS}} supports an additional directive to change
435the @sc{mips} Instruction Set Architecture level on the fly: @code{.set
5f74bc13
CD
436mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 64
437or 64r2.
071742cf 438The values other than 0 make the assembler accept instructions
584da044
NC
439for the corresponding @sc{isa} level, from that point on in the
440assembly. @code{.set mips@var{n}} affects not only which instructions
441are permitted, but also how certain macros are expanded. @code{.set
442mips0} restores the @sc{isa} level to its original level: either the
443level you selected with command line options, or the default for your
ad3fea08 444configuration. You can use this feature to permit specific @sc{mips3}
584da044 445instructions while assembling in 32 bit mode. Use this directive with
ec68c924 446care!
252b5132 447
ad3fea08
TS
448@cindex MIPS CPU override
449@kindex @code{.set arch=@var{cpu}}
450The @code{.set arch=@var{cpu}} directive provides even finer control.
451It changes the effective CPU target and allows the assembler to use
452instructions specific to a particular CPU. All CPUs supported by the
453@samp{-march} command line option are also selectable by this directive.
454The original value is restored by @code{.set arch=default}.
252b5132 455
ad3fea08
TS
456The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
457in which it will assemble instructions for the MIPS 16 processor. Use
458@code{.set nomips16} to return to normal 32 bit mode.
e16bfa71 459
ec68c924 460Traditional @sc{mips} assemblers do not support this directive.
252b5132
RH
461
462@node MIPS autoextend
463@section Directives for extending MIPS 16 bit instructions
464
465@kindex @code{.set autoextend}
466@kindex @code{.set noautoextend}
467By default, MIPS 16 instructions are automatically extended to 32 bits
ad3fea08
TS
468when necessary. The directive @code{.set noautoextend} will turn this
469off. When @code{.set noautoextend} is in effect, any 32 bit instruction
470must be explicitly extended with the @code{.e} modifier (e.g.,
471@code{li.e $4,1000}). The directive @code{.set autoextend} may be used
252b5132
RH
472to once again automatically extend instructions when necessary.
473
474This directive is only meaningful when in MIPS 16 mode. Traditional
475@sc{mips} assemblers do not support this directive.
476
477@node MIPS insn
478@section Directive to mark data as an instruction
479
480@kindex @code{.insn}
481The @code{.insn} directive tells @code{@value{AS}} that the following
482data is actually instructions. This makes a difference in MIPS 16 mode:
483when loading the address of a label which precedes instructions,
484@code{@value{AS}} automatically adds 1 to the value, so that jumping to
485the loaded address will do the right thing.
486
487@node MIPS option stack
488@section Directives to save and restore options
489
490@cindex MIPS option stack
491@kindex @code{.set push}
492@kindex @code{.set pop}
493The directives @code{.set push} and @code{.set pop} may be used to save
494and restore the current settings for all the options which are
495controlled by @code{.set}. The @code{.set push} directive saves the
496current settings on a stack. The @code{.set pop} directive pops the
497stack and restores the settings.
498
499These directives can be useful inside an macro which must change an
500option such as the ISA level or instruction reordering but does not want
501to change the state of the code which invoked the macro.
502
503Traditional @sc{mips} assemblers do not support these directives.
1f25f5d3
CD
504
505@node MIPS ASE instruction generation overrides
506@section Directives to control generation of MIPS ASE instructions
507
508@cindex MIPS MIPS-3D instruction generation override
509@kindex @code{.set mips3d}
510@kindex @code{.set nomips3d}
511The directive @code{.set mips3d} makes the assembler accept instructions
512from the MIPS-3D Application Specific Extension from that point on
513in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
514instructions from being accepted.
515
ad3fea08
TS
516@cindex SmartMIPS instruction generation override
517@kindex @code{.set smartmips}
518@kindex @code{.set nosmartmips}
519The directive @code{.set smartmips} makes the assembler accept
520instructions from the SmartMIPS Application Specific Extension to the
521MIPS32 @sc{isa} from that point on in the assembly. The
522@code{.set nosmartmips} directive prevents SmartMIPS instructions from
523being accepted.
524
deec1734
CD
525@cindex MIPS MDMX instruction generation override
526@kindex @code{.set mdmx}
527@kindex @code{.set nomdmx}
528The directive @code{.set mdmx} makes the assembler accept instructions
529from the MDMX Application Specific Extension from that point on
530in the assembly. The @code{.set nomdmx} directive prevents MDMX
531instructions from being accepted.
532
8b082fb1 533@cindex MIPS DSP Release 1 instruction generation override
2ef2b9ae
CF
534@kindex @code{.set dsp}
535@kindex @code{.set nodsp}
536The directive @code{.set dsp} makes the assembler accept instructions
8b082fb1
TS
537from the DSP Release 1 Application Specific Extension from that point
538on in the assembly. The @code{.set nodsp} directive prevents DSP
539Release 1 instructions from being accepted.
540
541@cindex MIPS DSP Release 2 instruction generation override
542@kindex @code{.set dspr2}
543@kindex @code{.set nodspr2}
544The directive @code{.set dspr2} makes the assembler accept instructions
545from the DSP Release 2 Application Specific Extension from that point
546on in the assembly. This dirctive implies @code{.set dsp}. The
547@code{.set nodspr2} directive prevents DSP Release 2 instructions from
548being accepted.
2ef2b9ae 549
ef2e4d86
CF
550@cindex MIPS MT instruction generation override
551@kindex @code{.set mt}
552@kindex @code{.set nomt}
553The directive @code{.set mt} makes the assembler accept instructions
554from the MT Application Specific Extension from that point on
555in the assembly. The @code{.set nomt} directive prevents MT
556instructions from being accepted.
557
1f25f5d3 558Traditional @sc{mips} assemblers do not support these directives.
This page took 0.391321 seconds and 4 git commands to generate.