Add support to the ARC disassembler for selecting instruction classes.
[deliverable/binutils-gdb.git] / gas / testsuite / gas / arm / armv7e-m+fpv5-sp-d16.d
CommitLineData
a715796b 1#objdump: -dr --prefix-addresses --show-raw-insn
3ff0b31d 2#skip: *-*-pe *-wince-* *-*-coff
a715796b
TG
3
4.*: +file format .*arm.*
5
6Disassembly of section .text:
70[0-9a-f]+ <[^>]+> fe00 0a00 vseleq.f32 s0, s0, s0
80[0-9a-f]+ <[^>]+> fe50 0aa0 vselvs.f32 s1, s1, s1
90[0-9a-f]+ <[^>]+> fe2f fa0f vselge.f32 s30, s30, s30
100[0-9a-f]+ <[^>]+> fe7f faaf vselgt.f32 s31, s31, s31
110[0-9a-f]+ <[^>]+> fe80 0a00 vmaxnm.f32 s0, s0, s0
120[0-9a-f]+ <[^>]+> fec0 0aa0 vmaxnm.f32 s1, s1, s1
130[0-9a-f]+ <[^>]+> fe8f fa0f vmaxnm.f32 s30, s30, s30
140[0-9a-f]+ <[^>]+> fecf faaf vmaxnm.f32 s31, s31, s31
150[0-9a-f]+ <[^>]+> fe80 0a40 vminnm.f32 s0, s0, s0
160[0-9a-f]+ <[^>]+> fec0 0ae0 vminnm.f32 s1, s1, s1
170[0-9a-f]+ <[^>]+> fe8f fa4f vminnm.f32 s30, s30, s30
180[0-9a-f]+ <[^>]+> fecf faef vminnm.f32 s31, s31, s31
190[0-9a-f]+ <[^>]+> febc 0ac0 vcvta.s32.f32 s0, s0
200[0-9a-f]+ <[^>]+> fefd 0ae0 vcvtn.s32.f32 s1, s1
210[0-9a-f]+ <[^>]+> febe fa4f vcvtp.u32.f32 s30, s30
220[0-9a-f]+ <[^>]+> feff fa6f vcvtm.u32.f32 s31, s31
230[0-9a-f]+ <[^>]+> eeb6 0ac0 vrintz.f32 s0, s0
240[0-9a-f]+ <[^>]+> eef7 0a60 vrintx.f32 s1, s1
250[0-9a-f]+ <[^>]+> eeb6 fa4f vrintr.f32 s30, s30
260[0-9a-f]+ <[^>]+> feb8 0a40 vrinta.f32 s0, s0
270[0-9a-f]+ <[^>]+> fef9 0a60 vrintn.f32 s1, s1
280[0-9a-f]+ <[^>]+> feba fa4f vrintp.f32 s30, s30
290[0-9a-f]+ <[^>]+> fefb fa6f vrintm.f32 s31, s31
This page took 0.103447 seconds and 4 git commands to generate.