Arm: Add read_description read funcs and use in GDB
[deliverable/binutils-gdb.git] / gdb / arm-tdep.c
CommitLineData
ed9a39eb 1/* Common target dependent code for GDB on ARM systems.
0fd88904 2
42a4f53d 3 Copyright (C) 1988-2019 Free Software Foundation, Inc.
c906108c 4
c5aa993b 5 This file is part of GDB.
c906108c 6
c5aa993b
JM
7 This program is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
a9762ec7 9 the Free Software Foundation; either version 3 of the License, or
c5aa993b 10 (at your option) any later version.
c906108c 11
c5aa993b
JM
12 This program is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
c906108c 16
c5aa993b 17 You should have received a copy of the GNU General Public License
a9762ec7 18 along with this program. If not, see <http://www.gnu.org/licenses/>. */
c906108c 19
0baeab03
PA
20#include "defs.h"
21
4de283e4 22#include <ctype.h> /* XXX for isupper (). */
34e8f22d 23
4de283e4
TT
24#include "frame.h"
25#include "inferior.h"
26#include "infrun.h"
27#include "gdbcmd.h"
28#include "gdbcore.h"
29#include "dis-asm.h" /* For register styles. */
30#include "disasm.h"
31#include "regcache.h"
32#include "reggroups.h"
33#include "target-float.h"
34#include "value.h"
d55e5aa6 35#include "arch-utils.h"
4de283e4
TT
36#include "osabi.h"
37#include "frame-unwind.h"
38#include "frame-base.h"
39#include "trad-frame.h"
40#include "objfiles.h"
41#include "dwarf2-frame.h"
42#include "gdbtypes.h"
43#include "prologue-value.h"
44#include "remote.h"
45#include "target-descriptions.h"
46#include "user-regs.h"
47#include "observable.h"
48
d55e5aa6 49#include "arch/arm.h"
4de283e4 50#include "arch/arm-get-next-pcs.h"
34e8f22d 51#include "arm-tdep.h"
4de283e4
TT
52#include "gdb/sim-arm.h"
53
d55e5aa6 54#include "elf-bfd.h"
4de283e4 55#include "coff/internal.h"
d55e5aa6 56#include "elf/arm.h"
4de283e4 57
268a13a5 58#include "gdbsupport/vec.h"
4de283e4
TT
59
60#include "record.h"
61#include "record-full.h"
62#include <algorithm>
63
64#include "features/arm/arm-with-m.c"
0a69eedb
YQ
65#include "features/arm/arm-with-m-fpa-layout.c"
66#include "features/arm/arm-with-m-vfp-d16.c"
4de283e4 67#include "features/arm/arm-with-iwmmxt.c"
0a69eedb
YQ
68#include "features/arm/arm-with-vfpv2.c"
69#include "features/arm/arm-with-vfpv3.c"
4de283e4 70#include "features/arm/arm-with-neon.c"
9779414d 71
b121eeb9 72#if GDB_SELF_TEST
268a13a5 73#include "gdbsupport/selftest.h"
b121eeb9
YQ
74#endif
75
6529d2dd
AC
76static int arm_debug;
77
082fc60d
RE
78/* Macros for setting and testing a bit in a minimal symbol that marks
79 it as Thumb function. The MSB of the minimal symbol's "info" field
f594e5e9 80 is used for this purpose.
082fc60d
RE
81
82 MSYMBOL_SET_SPECIAL Actually sets the "special" bit.
f594e5e9 83 MSYMBOL_IS_SPECIAL Tests the "special" bit in a minimal symbol. */
082fc60d 84
0963b4bd 85#define MSYMBOL_SET_SPECIAL(msym) \
b887350f 86 MSYMBOL_TARGET_FLAG_1 (msym) = 1
082fc60d
RE
87
88#define MSYMBOL_IS_SPECIAL(msym) \
b887350f 89 MSYMBOL_TARGET_FLAG_1 (msym)
082fc60d 90
60c5725c
DJ
91struct arm_mapping_symbol
92{
93 bfd_vma value;
94 char type;
54cc7474
SM
95
96 bool operator< (const arm_mapping_symbol &other) const
97 { return this->value < other.value; }
60c5725c 98};
54cc7474
SM
99
100typedef std::vector<arm_mapping_symbol> arm_mapping_symbol_vec;
60c5725c
DJ
101
102struct arm_per_objfile
103{
54cc7474 104 explicit arm_per_objfile (size_t num_sections)
4838e44c
SM
105 : section_maps (new arm_mapping_symbol_vec[num_sections]),
106 section_maps_sorted (new bool[num_sections] ())
54cc7474
SM
107 {}
108
109 DISABLE_COPY_AND_ASSIGN (arm_per_objfile);
110
111 /* Information about mapping symbols ($a, $d, $t) in the objfile.
112
113 The format is an array of vectors of arm_mapping_symbols, there is one
114 vector for each section of the objfile (the array is index by BFD section
115 index).
116
117 For each section, the vector of arm_mapping_symbol is sorted by
118 symbol value (address). */
119 std::unique_ptr<arm_mapping_symbol_vec[]> section_maps;
4838e44c
SM
120
121 /* For each corresponding element of section_maps above, is this vector
122 sorted. */
123 std::unique_ptr<bool[]> section_maps_sorted;
60c5725c
DJ
124};
125
1b7f24cd
TT
126/* Per-objfile data used for mapping symbols. */
127static objfile_key<arm_per_objfile> arm_objfile_data_key;
128
afd7eef0
RE
129/* The list of available "set arm ..." and "show arm ..." commands. */
130static struct cmd_list_element *setarmcmdlist = NULL;
131static struct cmd_list_element *showarmcmdlist = NULL;
132
fd50bc42
RE
133/* The type of floating-point to use. Keep this in sync with enum
134 arm_float_model, and the help string in _initialize_arm_tdep. */
40478521 135static const char *const fp_model_strings[] =
fd50bc42
RE
136{
137 "auto",
138 "softfpa",
139 "fpa",
140 "softvfp",
28e97307
DJ
141 "vfp",
142 NULL
fd50bc42
RE
143};
144
145/* A variable that can be configured by the user. */
146static enum arm_float_model arm_fp_model = ARM_FLOAT_AUTO;
147static const char *current_fp_model = "auto";
148
28e97307 149/* The ABI to use. Keep this in sync with arm_abi_kind. */
40478521 150static const char *const arm_abi_strings[] =
28e97307
DJ
151{
152 "auto",
153 "APCS",
154 "AAPCS",
155 NULL
156};
157
158/* A variable that can be configured by the user. */
159static enum arm_abi_kind arm_abi_global = ARM_ABI_AUTO;
160static const char *arm_abi_string = "auto";
161
0428b8f5 162/* The execution mode to assume. */
40478521 163static const char *const arm_mode_strings[] =
0428b8f5
DJ
164 {
165 "auto",
166 "arm",
68770265
MGD
167 "thumb",
168 NULL
0428b8f5
DJ
169 };
170
171static const char *arm_fallback_mode_string = "auto";
172static const char *arm_force_mode_string = "auto";
173
f32bf4a4
YQ
174/* The standard register names, and all the valid aliases for them. Note
175 that `fp', `sp' and `pc' are not added in this alias list, because they
176 have been added as builtin user registers in
177 std-regs.c:_initialize_frame_reg. */
123dc839
DJ
178static const struct
179{
180 const char *name;
181 int regnum;
182} arm_register_aliases[] = {
183 /* Basic register numbers. */
184 { "r0", 0 },
185 { "r1", 1 },
186 { "r2", 2 },
187 { "r3", 3 },
188 { "r4", 4 },
189 { "r5", 5 },
190 { "r6", 6 },
191 { "r7", 7 },
192 { "r8", 8 },
193 { "r9", 9 },
194 { "r10", 10 },
195 { "r11", 11 },
196 { "r12", 12 },
197 { "r13", 13 },
198 { "r14", 14 },
199 { "r15", 15 },
200 /* Synonyms (argument and variable registers). */
201 { "a1", 0 },
202 { "a2", 1 },
203 { "a3", 2 },
204 { "a4", 3 },
205 { "v1", 4 },
206 { "v2", 5 },
207 { "v3", 6 },
208 { "v4", 7 },
209 { "v5", 8 },
210 { "v6", 9 },
211 { "v7", 10 },
212 { "v8", 11 },
213 /* Other platform-specific names for r9. */
214 { "sb", 9 },
215 { "tr", 9 },
216 /* Special names. */
217 { "ip", 12 },
123dc839 218 { "lr", 14 },
123dc839
DJ
219 /* Names used by GCC (not listed in the ARM EABI). */
220 { "sl", 10 },
123dc839
DJ
221 /* A special name from the older ATPCS. */
222 { "wr", 7 },
223};
bc90b915 224
123dc839 225static const char *const arm_register_names[] =
da59e081
JM
226{"r0", "r1", "r2", "r3", /* 0 1 2 3 */
227 "r4", "r5", "r6", "r7", /* 4 5 6 7 */
228 "r8", "r9", "r10", "r11", /* 8 9 10 11 */
229 "r12", "sp", "lr", "pc", /* 12 13 14 15 */
230 "f0", "f1", "f2", "f3", /* 16 17 18 19 */
231 "f4", "f5", "f6", "f7", /* 20 21 22 23 */
94c30b78 232 "fps", "cpsr" }; /* 24 25 */
ed9a39eb 233
65b48a81
PB
234/* Holds the current set of options to be passed to the disassembler. */
235static char *arm_disassembler_options;
236
afd7eef0
RE
237/* Valid register name styles. */
238static const char **valid_disassembly_styles;
ed9a39eb 239
afd7eef0
RE
240/* Disassembly style to use. Default to "std" register names. */
241static const char *disassembly_style;
96baa820 242
d105cce5
AH
243/* All possible arm target descriptors. */
244static struct target_desc *tdesc_arm_list[ARM_FP_TYPE_INVALID];
245static struct target_desc *tdesc_arm_mprofile_list[ARM_M_TYPE_INVALID];
246
ed9a39eb 247/* This is used to keep the bfd arch_info in sync with the disassembly
afd7eef0 248 style. */
eb4c3f4a 249static void set_disassembly_style_sfunc (const char *, int,
ed9a39eb 250 struct cmd_list_element *);
65b48a81
PB
251static void show_disassembly_style_sfunc (struct ui_file *, int,
252 struct cmd_list_element *,
253 const char *);
ed9a39eb 254
05d1431c 255static enum register_status arm_neon_quad_read (struct gdbarch *gdbarch,
849d0ba8 256 readable_regcache *regcache,
05d1431c 257 int regnum, gdb_byte *buf);
58d6951d
DJ
258static void arm_neon_quad_write (struct gdbarch *gdbarch,
259 struct regcache *regcache,
260 int regnum, const gdb_byte *buf);
261
e7cf25a8 262static CORE_ADDR
553cb527 263 arm_get_next_pcs_syscall_next_pc (struct arm_get_next_pcs *self);
e7cf25a8
YQ
264
265
d9311bfa
AT
266/* get_next_pcs operations. */
267static struct arm_get_next_pcs_ops arm_get_next_pcs_ops = {
268 arm_get_next_pcs_read_memory_unsigned_integer,
269 arm_get_next_pcs_syscall_next_pc,
270 arm_get_next_pcs_addr_bits_remove,
ed443b61
YQ
271 arm_get_next_pcs_is_thumb,
272 NULL,
d9311bfa
AT
273};
274
9b8d791a 275struct arm_prologue_cache
c3b4394c 276{
eb5492fa
DJ
277 /* The stack pointer at the time this frame was created; i.e. the
278 caller's stack pointer when this function was called. It is used
279 to identify this frame. */
280 CORE_ADDR prev_sp;
281
4be43953
DJ
282 /* The frame base for this frame is just prev_sp - frame size.
283 FRAMESIZE is the distance from the frame pointer to the
284 initial stack pointer. */
eb5492fa 285
c3b4394c 286 int framesize;
eb5492fa
DJ
287
288 /* The register used to hold the frame pointer for this frame. */
c3b4394c 289 int framereg;
eb5492fa
DJ
290
291 /* Saved register offsets. */
292 struct trad_frame_saved_reg *saved_regs;
c3b4394c 293};
ed9a39eb 294
0d39a070
DJ
295static CORE_ADDR arm_analyze_prologue (struct gdbarch *gdbarch,
296 CORE_ADDR prologue_start,
297 CORE_ADDR prologue_end,
298 struct arm_prologue_cache *cache);
299
cca44b1b
JB
300/* Architecture version for displaced stepping. This effects the behaviour of
301 certain instructions, and really should not be hard-wired. */
302
303#define DISPLACED_STEPPING_ARCH_VERSION 5
304
94c30b78 305/* Set to true if the 32-bit mode is in use. */
c906108c
SS
306
307int arm_apcs_32 = 1;
308
9779414d
DJ
309/* Return the bit mask in ARM_PS_REGNUM that indicates Thumb mode. */
310
478fd957 311int
9779414d
DJ
312arm_psr_thumb_bit (struct gdbarch *gdbarch)
313{
314 if (gdbarch_tdep (gdbarch)->is_m)
315 return XPSR_T;
316 else
317 return CPSR_T;
318}
319
d0e59a68
AT
320/* Determine if the processor is currently executing in Thumb mode. */
321
322int
323arm_is_thumb (struct regcache *regcache)
324{
325 ULONGEST cpsr;
ac7936df 326 ULONGEST t_bit = arm_psr_thumb_bit (regcache->arch ());
d0e59a68
AT
327
328 cpsr = regcache_raw_get_unsigned (regcache, ARM_PS_REGNUM);
329
330 return (cpsr & t_bit) != 0;
331}
332
b39cc962
DJ
333/* Determine if FRAME is executing in Thumb mode. */
334
25b41d01 335int
b39cc962
DJ
336arm_frame_is_thumb (struct frame_info *frame)
337{
338 CORE_ADDR cpsr;
9779414d 339 ULONGEST t_bit = arm_psr_thumb_bit (get_frame_arch (frame));
b39cc962
DJ
340
341 /* Every ARM frame unwinder can unwind the T bit of the CPSR, either
342 directly (from a signal frame or dummy frame) or by interpreting
343 the saved LR (from a prologue or DWARF frame). So consult it and
344 trust the unwinders. */
345 cpsr = get_frame_register_unsigned (frame, ARM_PS_REGNUM);
346
9779414d 347 return (cpsr & t_bit) != 0;
b39cc962
DJ
348}
349
f9d67f43
DJ
350/* Search for the mapping symbol covering MEMADDR. If one is found,
351 return its type. Otherwise, return 0. If START is non-NULL,
352 set *START to the location of the mapping symbol. */
c906108c 353
f9d67f43
DJ
354static char
355arm_find_mapping_symbol (CORE_ADDR memaddr, CORE_ADDR *start)
c906108c 356{
60c5725c 357 struct obj_section *sec;
0428b8f5 358
60c5725c
DJ
359 /* If there are mapping symbols, consult them. */
360 sec = find_pc_section (memaddr);
361 if (sec != NULL)
362 {
1b7f24cd 363 arm_per_objfile *data = arm_objfile_data_key.get (sec->objfile);
60c5725c
DJ
364 if (data != NULL)
365 {
4838e44c
SM
366 unsigned int section_idx = sec->the_bfd_section->index;
367 arm_mapping_symbol_vec &map
368 = data->section_maps[section_idx];
369
370 /* Sort the vector on first use. */
371 if (!data->section_maps_sorted[section_idx])
372 {
373 std::sort (map.begin (), map.end ());
374 data->section_maps_sorted[section_idx] = true;
375 }
376
54cc7474
SM
377 struct arm_mapping_symbol map_key
378 = { memaddr - obj_section_addr (sec), 0 };
54cc7474
SM
379 arm_mapping_symbol_vec::const_iterator it
380 = std::lower_bound (map.begin (), map.end (), map_key);
381
382 /* std::lower_bound finds the earliest ordered insertion
383 point. If the symbol at this position starts at this exact
384 address, we use that; otherwise, the preceding
385 mapping symbol covers this address. */
386 if (it < map.end ())
60c5725c 387 {
54cc7474 388 if (it->value == map_key.value)
60c5725c 389 {
f9d67f43 390 if (start)
54cc7474
SM
391 *start = it->value + obj_section_addr (sec);
392 return it->type;
60c5725c
DJ
393 }
394 }
54cc7474
SM
395
396 if (it > map.begin ())
397 {
398 arm_mapping_symbol_vec::const_iterator prev_it
399 = it - 1;
400
401 if (start)
402 *start = prev_it->value + obj_section_addr (sec);
403 return prev_it->type;
404 }
60c5725c
DJ
405 }
406 }
407
f9d67f43
DJ
408 return 0;
409}
410
411/* Determine if the program counter specified in MEMADDR is in a Thumb
412 function. This function should be called for addresses unrelated to
413 any executing frame; otherwise, prefer arm_frame_is_thumb. */
414
e3039479 415int
9779414d 416arm_pc_is_thumb (struct gdbarch *gdbarch, CORE_ADDR memaddr)
f9d67f43 417{
7cbd4a93 418 struct bound_minimal_symbol sym;
f9d67f43 419 char type;
cfba9872
SM
420 arm_displaced_step_closure *dsc
421 = ((arm_displaced_step_closure * )
422 get_displaced_step_closure_by_addr (memaddr));
a42244db
YQ
423
424 /* If checking the mode of displaced instruction in copy area, the mode
425 should be determined by instruction on the original address. */
426 if (dsc)
427 {
428 if (debug_displaced)
429 fprintf_unfiltered (gdb_stdlog,
430 "displaced: check mode of %.8lx instead of %.8lx\n",
431 (unsigned long) dsc->insn_addr,
432 (unsigned long) memaddr);
433 memaddr = dsc->insn_addr;
434 }
f9d67f43
DJ
435
436 /* If bit 0 of the address is set, assume this is a Thumb address. */
437 if (IS_THUMB_ADDR (memaddr))
438 return 1;
439
440 /* If the user wants to override the symbol table, let him. */
441 if (strcmp (arm_force_mode_string, "arm") == 0)
442 return 0;
443 if (strcmp (arm_force_mode_string, "thumb") == 0)
444 return 1;
445
9779414d
DJ
446 /* ARM v6-M and v7-M are always in Thumb mode. */
447 if (gdbarch_tdep (gdbarch)->is_m)
448 return 1;
449
f9d67f43
DJ
450 /* If there are mapping symbols, consult them. */
451 type = arm_find_mapping_symbol (memaddr, NULL);
452 if (type)
453 return type == 't';
454
ed9a39eb 455 /* Thumb functions have a "special" bit set in minimal symbols. */
c906108c 456 sym = lookup_minimal_symbol_by_pc (memaddr);
7cbd4a93
TT
457 if (sym.minsym)
458 return (MSYMBOL_IS_SPECIAL (sym.minsym));
0428b8f5
DJ
459
460 /* If the user wants to override the fallback mode, let them. */
461 if (strcmp (arm_fallback_mode_string, "arm") == 0)
462 return 0;
463 if (strcmp (arm_fallback_mode_string, "thumb") == 0)
464 return 1;
465
466 /* If we couldn't find any symbol, but we're talking to a running
467 target, then trust the current value of $cpsr. This lets
468 "display/i $pc" always show the correct mode (though if there is
469 a symbol table we will not reach here, so it still may not be
18819fa6 470 displayed in the mode it will be executed). */
0428b8f5 471 if (target_has_registers)
18819fa6 472 return arm_frame_is_thumb (get_current_frame ());
0428b8f5
DJ
473
474 /* Otherwise we're out of luck; we assume ARM. */
475 return 0;
c906108c
SS
476}
477
ca90e760
FH
478/* Determine if the address specified equals any of these magic return
479 values, called EXC_RETURN, defined by the ARM v6-M and v7-M
480 architectures.
481
482 From ARMv6-M Reference Manual B1.5.8
483 Table B1-5 Exception return behavior
484
485 EXC_RETURN Return To Return Stack
486 0xFFFFFFF1 Handler mode Main
487 0xFFFFFFF9 Thread mode Main
488 0xFFFFFFFD Thread mode Process
489
490 From ARMv7-M Reference Manual B1.5.8
491 Table B1-8 EXC_RETURN definition of exception return behavior, no FP
492
493 EXC_RETURN Return To Return Stack
494 0xFFFFFFF1 Handler mode Main
495 0xFFFFFFF9 Thread mode Main
496 0xFFFFFFFD Thread mode Process
497
498 Table B1-9 EXC_RETURN definition of exception return behavior, with
499 FP
500
501 EXC_RETURN Return To Return Stack Frame Type
502 0xFFFFFFE1 Handler mode Main Extended
503 0xFFFFFFE9 Thread mode Main Extended
504 0xFFFFFFED Thread mode Process Extended
505 0xFFFFFFF1 Handler mode Main Basic
506 0xFFFFFFF9 Thread mode Main Basic
507 0xFFFFFFFD Thread mode Process Basic
508
509 For more details see "B1.5.8 Exception return behavior"
510 in both ARMv6-M and ARMv7-M Architecture Reference Manuals. */
511
512static int
513arm_m_addr_is_magic (CORE_ADDR addr)
514{
515 switch (addr)
516 {
517 /* Values from Tables in B1.5.8 the EXC_RETURN definitions of
518 the exception return behavior. */
519 case 0xffffffe1:
520 case 0xffffffe9:
521 case 0xffffffed:
522 case 0xfffffff1:
523 case 0xfffffff9:
524 case 0xfffffffd:
525 /* Address is magic. */
526 return 1;
527
528 default:
529 /* Address is not magic. */
530 return 0;
531 }
532}
533
181c1381 534/* Remove useless bits from addresses in a running program. */
34e8f22d 535static CORE_ADDR
24568a2c 536arm_addr_bits_remove (struct gdbarch *gdbarch, CORE_ADDR val)
c906108c 537{
2ae28aa9
YQ
538 /* On M-profile devices, do not strip the low bit from EXC_RETURN
539 (the magic exception return address). */
540 if (gdbarch_tdep (gdbarch)->is_m
ca90e760 541 && arm_m_addr_is_magic (val))
2ae28aa9
YQ
542 return val;
543
a3a2ee65 544 if (arm_apcs_32)
dd6be234 545 return UNMAKE_THUMB_ADDR (val);
c906108c 546 else
a3a2ee65 547 return (val & 0x03fffffc);
c906108c
SS
548}
549
0d39a070 550/* Return 1 if PC is the start of a compiler helper function which
e0634ccf
UW
551 can be safely ignored during prologue skipping. IS_THUMB is true
552 if the function is known to be a Thumb function due to the way it
553 is being called. */
0d39a070 554static int
e0634ccf 555skip_prologue_function (struct gdbarch *gdbarch, CORE_ADDR pc, int is_thumb)
0d39a070 556{
e0634ccf 557 enum bfd_endian byte_order_for_code = gdbarch_byte_order_for_code (gdbarch);
7cbd4a93 558 struct bound_minimal_symbol msym;
0d39a070
DJ
559
560 msym = lookup_minimal_symbol_by_pc (pc);
7cbd4a93 561 if (msym.minsym != NULL
77e371c0 562 && BMSYMBOL_VALUE_ADDRESS (msym) == pc
efd66ac6 563 && MSYMBOL_LINKAGE_NAME (msym.minsym) != NULL)
e0634ccf 564 {
efd66ac6 565 const char *name = MSYMBOL_LINKAGE_NAME (msym.minsym);
0d39a070 566
e0634ccf
UW
567 /* The GNU linker's Thumb call stub to foo is named
568 __foo_from_thumb. */
569 if (strstr (name, "_from_thumb") != NULL)
570 name += 2;
0d39a070 571
e0634ccf
UW
572 /* On soft-float targets, __truncdfsf2 is called to convert promoted
573 arguments to their argument types in non-prototyped
574 functions. */
61012eef 575 if (startswith (name, "__truncdfsf2"))
e0634ccf 576 return 1;
61012eef 577 if (startswith (name, "__aeabi_d2f"))
e0634ccf 578 return 1;
0d39a070 579
e0634ccf 580 /* Internal functions related to thread-local storage. */
61012eef 581 if (startswith (name, "__tls_get_addr"))
e0634ccf 582 return 1;
61012eef 583 if (startswith (name, "__aeabi_read_tp"))
e0634ccf
UW
584 return 1;
585 }
586 else
587 {
588 /* If we run against a stripped glibc, we may be unable to identify
589 special functions by name. Check for one important case,
590 __aeabi_read_tp, by comparing the *code* against the default
591 implementation (this is hand-written ARM assembler in glibc). */
592
593 if (!is_thumb
198cd59d 594 && read_code_unsigned_integer (pc, 4, byte_order_for_code)
e0634ccf 595 == 0xe3e00a0f /* mov r0, #0xffff0fff */
198cd59d 596 && read_code_unsigned_integer (pc + 4, 4, byte_order_for_code)
e0634ccf
UW
597 == 0xe240f01f) /* sub pc, r0, #31 */
598 return 1;
599 }
ec3d575a 600
0d39a070
DJ
601 return 0;
602}
603
621c6d5b
YQ
604/* Extract the immediate from instruction movw/movt of encoding T. INSN1 is
605 the first 16-bit of instruction, and INSN2 is the second 16-bit of
606 instruction. */
607#define EXTRACT_MOVW_MOVT_IMM_T(insn1, insn2) \
608 ((bits ((insn1), 0, 3) << 12) \
609 | (bits ((insn1), 10, 10) << 11) \
610 | (bits ((insn2), 12, 14) << 8) \
611 | bits ((insn2), 0, 7))
612
613/* Extract the immediate from instruction movw/movt of encoding A. INSN is
614 the 32-bit instruction. */
615#define EXTRACT_MOVW_MOVT_IMM_A(insn) \
616 ((bits ((insn), 16, 19) << 12) \
617 | bits ((insn), 0, 11))
618
ec3d575a
UW
619/* Decode immediate value; implements ThumbExpandImmediate pseudo-op. */
620
621static unsigned int
622thumb_expand_immediate (unsigned int imm)
623{
624 unsigned int count = imm >> 7;
625
626 if (count < 8)
627 switch (count / 2)
628 {
629 case 0:
630 return imm & 0xff;
631 case 1:
632 return (imm & 0xff) | ((imm & 0xff) << 16);
633 case 2:
634 return ((imm & 0xff) << 8) | ((imm & 0xff) << 24);
635 case 3:
636 return (imm & 0xff) | ((imm & 0xff) << 8)
637 | ((imm & 0xff) << 16) | ((imm & 0xff) << 24);
638 }
639
640 return (0x80 | (imm & 0x7f)) << (32 - count);
641}
642
540314bd
YQ
643/* Return 1 if the 16-bit Thumb instruction INSN restores SP in
644 epilogue, 0 otherwise. */
645
646static int
647thumb_instruction_restores_sp (unsigned short insn)
648{
649 return (insn == 0x46bd /* mov sp, r7 */
650 || (insn & 0xff80) == 0xb000 /* add sp, imm */
651 || (insn & 0xfe00) == 0xbc00); /* pop <registers> */
652}
653
29d73ae4
DJ
654/* Analyze a Thumb prologue, looking for a recognizable stack frame
655 and frame pointer. Scan until we encounter a store that could
0d39a070
DJ
656 clobber the stack frame unexpectedly, or an unknown instruction.
657 Return the last address which is definitely safe to skip for an
658 initial breakpoint. */
c906108c
SS
659
660static CORE_ADDR
29d73ae4
DJ
661thumb_analyze_prologue (struct gdbarch *gdbarch,
662 CORE_ADDR start, CORE_ADDR limit,
663 struct arm_prologue_cache *cache)
c906108c 664{
0d39a070 665 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
e17a4113 666 enum bfd_endian byte_order_for_code = gdbarch_byte_order_for_code (gdbarch);
29d73ae4
DJ
667 int i;
668 pv_t regs[16];
29d73ae4 669 CORE_ADDR offset;
ec3d575a 670 CORE_ADDR unrecognized_pc = 0;
da3c6d4a 671
29d73ae4
DJ
672 for (i = 0; i < 16; i++)
673 regs[i] = pv_register (i, 0);
f7b7ed97 674 pv_area stack (ARM_SP_REGNUM, gdbarch_addr_bit (gdbarch));
29d73ae4 675
29d73ae4 676 while (start < limit)
c906108c 677 {
29d73ae4
DJ
678 unsigned short insn;
679
198cd59d 680 insn = read_code_unsigned_integer (start, 2, byte_order_for_code);
9d4fde75 681
94c30b78 682 if ((insn & 0xfe00) == 0xb400) /* push { rlist } */
da59e081 683 {
29d73ae4
DJ
684 int regno;
685 int mask;
4be43953 686
f7b7ed97 687 if (stack.store_would_trash (regs[ARM_SP_REGNUM]))
4be43953 688 break;
29d73ae4
DJ
689
690 /* Bits 0-7 contain a mask for registers R0-R7. Bit 8 says
691 whether to save LR (R14). */
692 mask = (insn & 0xff) | ((insn & 0x100) << 6);
693
694 /* Calculate offsets of saved R0-R7 and LR. */
695 for (regno = ARM_LR_REGNUM; regno >= 0; regno--)
696 if (mask & (1 << regno))
697 {
29d73ae4
DJ
698 regs[ARM_SP_REGNUM] = pv_add_constant (regs[ARM_SP_REGNUM],
699 -4);
f7b7ed97 700 stack.store (regs[ARM_SP_REGNUM], 4, regs[regno]);
29d73ae4 701 }
da59e081 702 }
1db01f22 703 else if ((insn & 0xff80) == 0xb080) /* sub sp, #imm */
da59e081 704 {
29d73ae4 705 offset = (insn & 0x7f) << 2; /* get scaled offset */
1db01f22
YQ
706 regs[ARM_SP_REGNUM] = pv_add_constant (regs[ARM_SP_REGNUM],
707 -offset);
da59e081 708 }
808f7ab1
YQ
709 else if (thumb_instruction_restores_sp (insn))
710 {
711 /* Don't scan past the epilogue. */
712 break;
713 }
0d39a070
DJ
714 else if ((insn & 0xf800) == 0xa800) /* add Rd, sp, #imm */
715 regs[bits (insn, 8, 10)] = pv_add_constant (regs[ARM_SP_REGNUM],
716 (insn & 0xff) << 2);
717 else if ((insn & 0xfe00) == 0x1c00 /* add Rd, Rn, #imm */
718 && pv_is_register (regs[bits (insn, 3, 5)], ARM_SP_REGNUM))
719 regs[bits (insn, 0, 2)] = pv_add_constant (regs[bits (insn, 3, 5)],
720 bits (insn, 6, 8));
721 else if ((insn & 0xf800) == 0x3000 /* add Rd, #imm */
722 && pv_is_register (regs[bits (insn, 8, 10)], ARM_SP_REGNUM))
723 regs[bits (insn, 8, 10)] = pv_add_constant (regs[bits (insn, 8, 10)],
724 bits (insn, 0, 7));
725 else if ((insn & 0xfe00) == 0x1800 /* add Rd, Rn, Rm */
726 && pv_is_register (regs[bits (insn, 6, 8)], ARM_SP_REGNUM)
727 && pv_is_constant (regs[bits (insn, 3, 5)]))
728 regs[bits (insn, 0, 2)] = pv_add (regs[bits (insn, 3, 5)],
729 regs[bits (insn, 6, 8)]);
730 else if ((insn & 0xff00) == 0x4400 /* add Rd, Rm */
731 && pv_is_constant (regs[bits (insn, 3, 6)]))
732 {
733 int rd = (bit (insn, 7) << 3) + bits (insn, 0, 2);
734 int rm = bits (insn, 3, 6);
735 regs[rd] = pv_add (regs[rd], regs[rm]);
736 }
29d73ae4 737 else if ((insn & 0xff00) == 0x4600) /* mov hi, lo or mov lo, hi */
da59e081 738 {
29d73ae4
DJ
739 int dst_reg = (insn & 0x7) + ((insn & 0x80) >> 4);
740 int src_reg = (insn & 0x78) >> 3;
741 regs[dst_reg] = regs[src_reg];
da59e081 742 }
29d73ae4 743 else if ((insn & 0xf800) == 0x9000) /* str rd, [sp, #off] */
da59e081 744 {
29d73ae4
DJ
745 /* Handle stores to the stack. Normally pushes are used,
746 but with GCC -mtpcs-frame, there may be other stores
747 in the prologue to create the frame. */
748 int regno = (insn >> 8) & 0x7;
749 pv_t addr;
750
751 offset = (insn & 0xff) << 2;
752 addr = pv_add_constant (regs[ARM_SP_REGNUM], offset);
753
f7b7ed97 754 if (stack.store_would_trash (addr))
29d73ae4
DJ
755 break;
756
f7b7ed97 757 stack.store (addr, 4, regs[regno]);
da59e081 758 }
0d39a070
DJ
759 else if ((insn & 0xf800) == 0x6000) /* str rd, [rn, #off] */
760 {
761 int rd = bits (insn, 0, 2);
762 int rn = bits (insn, 3, 5);
763 pv_t addr;
764
765 offset = bits (insn, 6, 10) << 2;
766 addr = pv_add_constant (regs[rn], offset);
767
f7b7ed97 768 if (stack.store_would_trash (addr))
0d39a070
DJ
769 break;
770
f7b7ed97 771 stack.store (addr, 4, regs[rd]);
0d39a070
DJ
772 }
773 else if (((insn & 0xf800) == 0x7000 /* strb Rd, [Rn, #off] */
774 || (insn & 0xf800) == 0x8000) /* strh Rd, [Rn, #off] */
775 && pv_is_register (regs[bits (insn, 3, 5)], ARM_SP_REGNUM))
776 /* Ignore stores of argument registers to the stack. */
777 ;
778 else if ((insn & 0xf800) == 0xc800 /* ldmia Rn!, { registers } */
779 && pv_is_register (regs[bits (insn, 8, 10)], ARM_SP_REGNUM))
780 /* Ignore block loads from the stack, potentially copying
781 parameters from memory. */
782 ;
783 else if ((insn & 0xf800) == 0x9800 /* ldr Rd, [Rn, #immed] */
784 || ((insn & 0xf800) == 0x6800 /* ldr Rd, [sp, #immed] */
785 && pv_is_register (regs[bits (insn, 3, 5)], ARM_SP_REGNUM)))
786 /* Similarly ignore single loads from the stack. */
787 ;
788 else if ((insn & 0xffc0) == 0x0000 /* lsls Rd, Rm, #0 */
789 || (insn & 0xffc0) == 0x1c00) /* add Rd, Rn, #0 */
790 /* Skip register copies, i.e. saves to another register
791 instead of the stack. */
792 ;
793 else if ((insn & 0xf800) == 0x2000) /* movs Rd, #imm */
794 /* Recognize constant loads; even with small stacks these are necessary
795 on Thumb. */
796 regs[bits (insn, 8, 10)] = pv_constant (bits (insn, 0, 7));
797 else if ((insn & 0xf800) == 0x4800) /* ldr Rd, [pc, #imm] */
798 {
799 /* Constant pool loads, for the same reason. */
800 unsigned int constant;
801 CORE_ADDR loc;
802
803 loc = start + 4 + bits (insn, 0, 7) * 4;
804 constant = read_memory_unsigned_integer (loc, 4, byte_order);
805 regs[bits (insn, 8, 10)] = pv_constant (constant);
806 }
db24da6d 807 else if (thumb_insn_size (insn) == 4) /* 32-bit Thumb-2 instructions. */
0d39a070 808 {
0d39a070
DJ
809 unsigned short inst2;
810
198cd59d
YQ
811 inst2 = read_code_unsigned_integer (start + 2, 2,
812 byte_order_for_code);
0d39a070
DJ
813
814 if ((insn & 0xf800) == 0xf000 && (inst2 & 0xe800) == 0xe800)
815 {
816 /* BL, BLX. Allow some special function calls when
817 skipping the prologue; GCC generates these before
818 storing arguments to the stack. */
819 CORE_ADDR nextpc;
820 int j1, j2, imm1, imm2;
821
822 imm1 = sbits (insn, 0, 10);
823 imm2 = bits (inst2, 0, 10);
824 j1 = bit (inst2, 13);
825 j2 = bit (inst2, 11);
826
827 offset = ((imm1 << 12) + (imm2 << 1));
828 offset ^= ((!j2) << 22) | ((!j1) << 23);
829
830 nextpc = start + 4 + offset;
831 /* For BLX make sure to clear the low bits. */
832 if (bit (inst2, 12) == 0)
833 nextpc = nextpc & 0xfffffffc;
834
e0634ccf
UW
835 if (!skip_prologue_function (gdbarch, nextpc,
836 bit (inst2, 12) != 0))
0d39a070
DJ
837 break;
838 }
ec3d575a 839
0963b4bd
MS
840 else if ((insn & 0xffd0) == 0xe900 /* stmdb Rn{!},
841 { registers } */
ec3d575a
UW
842 && pv_is_register (regs[bits (insn, 0, 3)], ARM_SP_REGNUM))
843 {
844 pv_t addr = regs[bits (insn, 0, 3)];
845 int regno;
846
f7b7ed97 847 if (stack.store_would_trash (addr))
ec3d575a
UW
848 break;
849
850 /* Calculate offsets of saved registers. */
851 for (regno = ARM_LR_REGNUM; regno >= 0; regno--)
852 if (inst2 & (1 << regno))
853 {
854 addr = pv_add_constant (addr, -4);
f7b7ed97 855 stack.store (addr, 4, regs[regno]);
ec3d575a
UW
856 }
857
858 if (insn & 0x0020)
859 regs[bits (insn, 0, 3)] = addr;
860 }
861
0963b4bd
MS
862 else if ((insn & 0xff50) == 0xe940 /* strd Rt, Rt2,
863 [Rn, #+/-imm]{!} */
ec3d575a
UW
864 && pv_is_register (regs[bits (insn, 0, 3)], ARM_SP_REGNUM))
865 {
866 int regno1 = bits (inst2, 12, 15);
867 int regno2 = bits (inst2, 8, 11);
868 pv_t addr = regs[bits (insn, 0, 3)];
869
870 offset = inst2 & 0xff;
871 if (insn & 0x0080)
872 addr = pv_add_constant (addr, offset);
873 else
874 addr = pv_add_constant (addr, -offset);
875
f7b7ed97 876 if (stack.store_would_trash (addr))
ec3d575a
UW
877 break;
878
f7b7ed97
TT
879 stack.store (addr, 4, regs[regno1]);
880 stack.store (pv_add_constant (addr, 4),
881 4, regs[regno2]);
ec3d575a
UW
882
883 if (insn & 0x0020)
884 regs[bits (insn, 0, 3)] = addr;
885 }
886
887 else if ((insn & 0xfff0) == 0xf8c0 /* str Rt,[Rn,+/-#imm]{!} */
888 && (inst2 & 0x0c00) == 0x0c00
889 && pv_is_register (regs[bits (insn, 0, 3)], ARM_SP_REGNUM))
890 {
891 int regno = bits (inst2, 12, 15);
892 pv_t addr = regs[bits (insn, 0, 3)];
893
894 offset = inst2 & 0xff;
895 if (inst2 & 0x0200)
896 addr = pv_add_constant (addr, offset);
897 else
898 addr = pv_add_constant (addr, -offset);
899
f7b7ed97 900 if (stack.store_would_trash (addr))
ec3d575a
UW
901 break;
902
f7b7ed97 903 stack.store (addr, 4, regs[regno]);
ec3d575a
UW
904
905 if (inst2 & 0x0100)
906 regs[bits (insn, 0, 3)] = addr;
907 }
908
909 else if ((insn & 0xfff0) == 0xf8c0 /* str.w Rt,[Rn,#imm] */
910 && pv_is_register (regs[bits (insn, 0, 3)], ARM_SP_REGNUM))
911 {
912 int regno = bits (inst2, 12, 15);
913 pv_t addr;
914
915 offset = inst2 & 0xfff;
916 addr = pv_add_constant (regs[bits (insn, 0, 3)], offset);
917
f7b7ed97 918 if (stack.store_would_trash (addr))
ec3d575a
UW
919 break;
920
f7b7ed97 921 stack.store (addr, 4, regs[regno]);
ec3d575a
UW
922 }
923
924 else if ((insn & 0xffd0) == 0xf880 /* str{bh}.w Rt,[Rn,#imm] */
0d39a070 925 && pv_is_register (regs[bits (insn, 0, 3)], ARM_SP_REGNUM))
ec3d575a 926 /* Ignore stores of argument registers to the stack. */
0d39a070 927 ;
ec3d575a
UW
928
929 else if ((insn & 0xffd0) == 0xf800 /* str{bh} Rt,[Rn,#+/-imm] */
930 && (inst2 & 0x0d00) == 0x0c00
0d39a070 931 && pv_is_register (regs[bits (insn, 0, 3)], ARM_SP_REGNUM))
ec3d575a 932 /* Ignore stores of argument registers to the stack. */
0d39a070 933 ;
ec3d575a 934
0963b4bd
MS
935 else if ((insn & 0xffd0) == 0xe890 /* ldmia Rn[!],
936 { registers } */
ec3d575a
UW
937 && (inst2 & 0x8000) == 0x0000
938 && pv_is_register (regs[bits (insn, 0, 3)], ARM_SP_REGNUM))
939 /* Ignore block loads from the stack, potentially copying
940 parameters from memory. */
0d39a070 941 ;
ec3d575a 942
0963b4bd
MS
943 else if ((insn & 0xffb0) == 0xe950 /* ldrd Rt, Rt2,
944 [Rn, #+/-imm] */
0d39a070 945 && pv_is_register (regs[bits (insn, 0, 3)], ARM_SP_REGNUM))
ec3d575a 946 /* Similarly ignore dual loads from the stack. */
0d39a070 947 ;
ec3d575a
UW
948
949 else if ((insn & 0xfff0) == 0xf850 /* ldr Rt,[Rn,#+/-imm] */
950 && (inst2 & 0x0d00) == 0x0c00
0d39a070 951 && pv_is_register (regs[bits (insn, 0, 3)], ARM_SP_REGNUM))
ec3d575a 952 /* Similarly ignore single loads from the stack. */
0d39a070 953 ;
ec3d575a
UW
954
955 else if ((insn & 0xfff0) == 0xf8d0 /* ldr.w Rt,[Rn,#imm] */
0d39a070 956 && pv_is_register (regs[bits (insn, 0, 3)], ARM_SP_REGNUM))
ec3d575a 957 /* Similarly ignore single loads from the stack. */
0d39a070 958 ;
ec3d575a
UW
959
960 else if ((insn & 0xfbf0) == 0xf100 /* add.w Rd, Rn, #imm */
961 && (inst2 & 0x8000) == 0x0000)
962 {
963 unsigned int imm = ((bits (insn, 10, 10) << 11)
964 | (bits (inst2, 12, 14) << 8)
965 | bits (inst2, 0, 7));
966
967 regs[bits (inst2, 8, 11)]
968 = pv_add_constant (regs[bits (insn, 0, 3)],
969 thumb_expand_immediate (imm));
970 }
971
972 else if ((insn & 0xfbf0) == 0xf200 /* addw Rd, Rn, #imm */
973 && (inst2 & 0x8000) == 0x0000)
0d39a070 974 {
ec3d575a
UW
975 unsigned int imm = ((bits (insn, 10, 10) << 11)
976 | (bits (inst2, 12, 14) << 8)
977 | bits (inst2, 0, 7));
978
979 regs[bits (inst2, 8, 11)]
980 = pv_add_constant (regs[bits (insn, 0, 3)], imm);
981 }
982
983 else if ((insn & 0xfbf0) == 0xf1a0 /* sub.w Rd, Rn, #imm */
984 && (inst2 & 0x8000) == 0x0000)
985 {
986 unsigned int imm = ((bits (insn, 10, 10) << 11)
987 | (bits (inst2, 12, 14) << 8)
988 | bits (inst2, 0, 7));
989
990 regs[bits (inst2, 8, 11)]
991 = pv_add_constant (regs[bits (insn, 0, 3)],
992 - (CORE_ADDR) thumb_expand_immediate (imm));
993 }
994
995 else if ((insn & 0xfbf0) == 0xf2a0 /* subw Rd, Rn, #imm */
996 && (inst2 & 0x8000) == 0x0000)
997 {
998 unsigned int imm = ((bits (insn, 10, 10) << 11)
999 | (bits (inst2, 12, 14) << 8)
1000 | bits (inst2, 0, 7));
1001
1002 regs[bits (inst2, 8, 11)]
1003 = pv_add_constant (regs[bits (insn, 0, 3)], - (CORE_ADDR) imm);
1004 }
1005
1006 else if ((insn & 0xfbff) == 0xf04f) /* mov.w Rd, #const */
1007 {
1008 unsigned int imm = ((bits (insn, 10, 10) << 11)
1009 | (bits (inst2, 12, 14) << 8)
1010 | bits (inst2, 0, 7));
1011
1012 regs[bits (inst2, 8, 11)]
1013 = pv_constant (thumb_expand_immediate (imm));
1014 }
1015
1016 else if ((insn & 0xfbf0) == 0xf240) /* movw Rd, #const */
1017 {
621c6d5b
YQ
1018 unsigned int imm
1019 = EXTRACT_MOVW_MOVT_IMM_T (insn, inst2);
ec3d575a
UW
1020
1021 regs[bits (inst2, 8, 11)] = pv_constant (imm);
1022 }
1023
1024 else if (insn == 0xea5f /* mov.w Rd,Rm */
1025 && (inst2 & 0xf0f0) == 0)
1026 {
1027 int dst_reg = (inst2 & 0x0f00) >> 8;
1028 int src_reg = inst2 & 0xf;
1029 regs[dst_reg] = regs[src_reg];
1030 }
1031
1032 else if ((insn & 0xff7f) == 0xf85f) /* ldr.w Rt,<label> */
1033 {
1034 /* Constant pool loads. */
1035 unsigned int constant;
1036 CORE_ADDR loc;
1037
cac395ea 1038 offset = bits (inst2, 0, 11);
ec3d575a
UW
1039 if (insn & 0x0080)
1040 loc = start + 4 + offset;
1041 else
1042 loc = start + 4 - offset;
1043
1044 constant = read_memory_unsigned_integer (loc, 4, byte_order);
1045 regs[bits (inst2, 12, 15)] = pv_constant (constant);
1046 }
1047
1048 else if ((insn & 0xff7f) == 0xe95f) /* ldrd Rt,Rt2,<label> */
1049 {
1050 /* Constant pool loads. */
1051 unsigned int constant;
1052 CORE_ADDR loc;
1053
cac395ea 1054 offset = bits (inst2, 0, 7) << 2;
ec3d575a
UW
1055 if (insn & 0x0080)
1056 loc = start + 4 + offset;
1057 else
1058 loc = start + 4 - offset;
1059
1060 constant = read_memory_unsigned_integer (loc, 4, byte_order);
1061 regs[bits (inst2, 12, 15)] = pv_constant (constant);
1062
1063 constant = read_memory_unsigned_integer (loc + 4, 4, byte_order);
1064 regs[bits (inst2, 8, 11)] = pv_constant (constant);
1065 }
1066
1067 else if (thumb2_instruction_changes_pc (insn, inst2))
1068 {
1069 /* Don't scan past anything that might change control flow. */
0d39a070
DJ
1070 break;
1071 }
ec3d575a
UW
1072 else
1073 {
1074 /* The optimizer might shove anything into the prologue,
1075 so we just skip what we don't recognize. */
1076 unrecognized_pc = start;
1077 }
0d39a070
DJ
1078
1079 start += 2;
1080 }
ec3d575a 1081 else if (thumb_instruction_changes_pc (insn))
3d74b771 1082 {
ec3d575a 1083 /* Don't scan past anything that might change control flow. */
da3c6d4a 1084 break;
3d74b771 1085 }
ec3d575a
UW
1086 else
1087 {
1088 /* The optimizer might shove anything into the prologue,
1089 so we just skip what we don't recognize. */
1090 unrecognized_pc = start;
1091 }
29d73ae4
DJ
1092
1093 start += 2;
c906108c
SS
1094 }
1095
0d39a070
DJ
1096 if (arm_debug)
1097 fprintf_unfiltered (gdb_stdlog, "Prologue scan stopped at %s\n",
1098 paddress (gdbarch, start));
1099
ec3d575a
UW
1100 if (unrecognized_pc == 0)
1101 unrecognized_pc = start;
1102
29d73ae4 1103 if (cache == NULL)
f7b7ed97 1104 return unrecognized_pc;
29d73ae4 1105
29d73ae4
DJ
1106 if (pv_is_register (regs[ARM_FP_REGNUM], ARM_SP_REGNUM))
1107 {
1108 /* Frame pointer is fp. Frame size is constant. */
1109 cache->framereg = ARM_FP_REGNUM;
1110 cache->framesize = -regs[ARM_FP_REGNUM].k;
1111 }
1112 else if (pv_is_register (regs[THUMB_FP_REGNUM], ARM_SP_REGNUM))
1113 {
1114 /* Frame pointer is r7. Frame size is constant. */
1115 cache->framereg = THUMB_FP_REGNUM;
1116 cache->framesize = -regs[THUMB_FP_REGNUM].k;
1117 }
72a2e3dc 1118 else
29d73ae4
DJ
1119 {
1120 /* Try the stack pointer... this is a bit desperate. */
1121 cache->framereg = ARM_SP_REGNUM;
1122 cache->framesize = -regs[ARM_SP_REGNUM].k;
1123 }
29d73ae4
DJ
1124
1125 for (i = 0; i < 16; i++)
f7b7ed97 1126 if (stack.find_reg (gdbarch, i, &offset))
29d73ae4
DJ
1127 cache->saved_regs[i].addr = offset;
1128
ec3d575a 1129 return unrecognized_pc;
c906108c
SS
1130}
1131
621c6d5b
YQ
1132
1133/* Try to analyze the instructions starting from PC, which load symbol
1134 __stack_chk_guard. Return the address of instruction after loading this
1135 symbol, set the dest register number to *BASEREG, and set the size of
1136 instructions for loading symbol in OFFSET. Return 0 if instructions are
1137 not recognized. */
1138
1139static CORE_ADDR
1140arm_analyze_load_stack_chk_guard(CORE_ADDR pc, struct gdbarch *gdbarch,
1141 unsigned int *destreg, int *offset)
1142{
1143 enum bfd_endian byte_order_for_code = gdbarch_byte_order_for_code (gdbarch);
1144 int is_thumb = arm_pc_is_thumb (gdbarch, pc);
1145 unsigned int low, high, address;
1146
1147 address = 0;
1148 if (is_thumb)
1149 {
1150 unsigned short insn1
198cd59d 1151 = read_code_unsigned_integer (pc, 2, byte_order_for_code);
621c6d5b
YQ
1152
1153 if ((insn1 & 0xf800) == 0x4800) /* ldr Rd, #immed */
1154 {
1155 *destreg = bits (insn1, 8, 10);
1156 *offset = 2;
6ae274b7
YQ
1157 address = (pc & 0xfffffffc) + 4 + (bits (insn1, 0, 7) << 2);
1158 address = read_memory_unsigned_integer (address, 4,
1159 byte_order_for_code);
621c6d5b
YQ
1160 }
1161 else if ((insn1 & 0xfbf0) == 0xf240) /* movw Rd, #const */
1162 {
1163 unsigned short insn2
198cd59d 1164 = read_code_unsigned_integer (pc + 2, 2, byte_order_for_code);
621c6d5b
YQ
1165
1166 low = EXTRACT_MOVW_MOVT_IMM_T (insn1, insn2);
1167
1168 insn1
198cd59d 1169 = read_code_unsigned_integer (pc + 4, 2, byte_order_for_code);
621c6d5b 1170 insn2
198cd59d 1171 = read_code_unsigned_integer (pc + 6, 2, byte_order_for_code);
621c6d5b
YQ
1172
1173 /* movt Rd, #const */
1174 if ((insn1 & 0xfbc0) == 0xf2c0)
1175 {
1176 high = EXTRACT_MOVW_MOVT_IMM_T (insn1, insn2);
1177 *destreg = bits (insn2, 8, 11);
1178 *offset = 8;
1179 address = (high << 16 | low);
1180 }
1181 }
1182 }
1183 else
1184 {
2e9e421f 1185 unsigned int insn
198cd59d 1186 = read_code_unsigned_integer (pc, 4, byte_order_for_code);
2e9e421f 1187
6ae274b7 1188 if ((insn & 0x0e5f0000) == 0x041f0000) /* ldr Rd, [PC, #immed] */
2e9e421f 1189 {
6ae274b7
YQ
1190 address = bits (insn, 0, 11) + pc + 8;
1191 address = read_memory_unsigned_integer (address, 4,
1192 byte_order_for_code);
1193
2e9e421f
UW
1194 *destreg = bits (insn, 12, 15);
1195 *offset = 4;
1196 }
1197 else if ((insn & 0x0ff00000) == 0x03000000) /* movw Rd, #const */
1198 {
1199 low = EXTRACT_MOVW_MOVT_IMM_A (insn);
1200
1201 insn
198cd59d 1202 = read_code_unsigned_integer (pc + 4, 4, byte_order_for_code);
2e9e421f
UW
1203
1204 if ((insn & 0x0ff00000) == 0x03400000) /* movt Rd, #const */
1205 {
1206 high = EXTRACT_MOVW_MOVT_IMM_A (insn);
1207 *destreg = bits (insn, 12, 15);
1208 *offset = 8;
1209 address = (high << 16 | low);
1210 }
1211 }
621c6d5b
YQ
1212 }
1213
1214 return address;
1215}
1216
1217/* Try to skip a sequence of instructions used for stack protector. If PC
0963b4bd
MS
1218 points to the first instruction of this sequence, return the address of
1219 first instruction after this sequence, otherwise, return original PC.
621c6d5b
YQ
1220
1221 On arm, this sequence of instructions is composed of mainly three steps,
1222 Step 1: load symbol __stack_chk_guard,
1223 Step 2: load from address of __stack_chk_guard,
1224 Step 3: store it to somewhere else.
1225
1226 Usually, instructions on step 2 and step 3 are the same on various ARM
1227 architectures. On step 2, it is one instruction 'ldr Rx, [Rn, #0]', and
1228 on step 3, it is also one instruction 'str Rx, [r7, #immd]'. However,
1229 instructions in step 1 vary from different ARM architectures. On ARMv7,
1230 they are,
1231
1232 movw Rn, #:lower16:__stack_chk_guard
1233 movt Rn, #:upper16:__stack_chk_guard
1234
1235 On ARMv5t, it is,
1236
1237 ldr Rn, .Label
1238 ....
1239 .Lable:
1240 .word __stack_chk_guard
1241
1242 Since ldr/str is a very popular instruction, we can't use them as
1243 'fingerprint' or 'signature' of stack protector sequence. Here we choose
1244 sequence {movw/movt, ldr}/ldr/str plus symbol __stack_chk_guard, if not
1245 stripped, as the 'fingerprint' of a stack protector cdoe sequence. */
1246
1247static CORE_ADDR
1248arm_skip_stack_protector(CORE_ADDR pc, struct gdbarch *gdbarch)
1249{
1250 enum bfd_endian byte_order_for_code = gdbarch_byte_order_for_code (gdbarch);
22e048c9 1251 unsigned int basereg;
7cbd4a93 1252 struct bound_minimal_symbol stack_chk_guard;
621c6d5b
YQ
1253 int offset;
1254 int is_thumb = arm_pc_is_thumb (gdbarch, pc);
1255 CORE_ADDR addr;
1256
1257 /* Try to parse the instructions in Step 1. */
1258 addr = arm_analyze_load_stack_chk_guard (pc, gdbarch,
1259 &basereg, &offset);
1260 if (!addr)
1261 return pc;
1262
1263 stack_chk_guard = lookup_minimal_symbol_by_pc (addr);
6041179a
JB
1264 /* ADDR must correspond to a symbol whose name is __stack_chk_guard.
1265 Otherwise, this sequence cannot be for stack protector. */
1266 if (stack_chk_guard.minsym == NULL
61012eef 1267 || !startswith (MSYMBOL_LINKAGE_NAME (stack_chk_guard.minsym), "__stack_chk_guard"))
621c6d5b
YQ
1268 return pc;
1269
1270 if (is_thumb)
1271 {
1272 unsigned int destreg;
1273 unsigned short insn
198cd59d 1274 = read_code_unsigned_integer (pc + offset, 2, byte_order_for_code);
621c6d5b
YQ
1275
1276 /* Step 2: ldr Rd, [Rn, #immed], encoding T1. */
1277 if ((insn & 0xf800) != 0x6800)
1278 return pc;
1279 if (bits (insn, 3, 5) != basereg)
1280 return pc;
1281 destreg = bits (insn, 0, 2);
1282
198cd59d
YQ
1283 insn = read_code_unsigned_integer (pc + offset + 2, 2,
1284 byte_order_for_code);
621c6d5b
YQ
1285 /* Step 3: str Rd, [Rn, #immed], encoding T1. */
1286 if ((insn & 0xf800) != 0x6000)
1287 return pc;
1288 if (destreg != bits (insn, 0, 2))
1289 return pc;
1290 }
1291 else
1292 {
1293 unsigned int destreg;
1294 unsigned int insn
198cd59d 1295 = read_code_unsigned_integer (pc + offset, 4, byte_order_for_code);
621c6d5b
YQ
1296
1297 /* Step 2: ldr Rd, [Rn, #immed], encoding A1. */
1298 if ((insn & 0x0e500000) != 0x04100000)
1299 return pc;
1300 if (bits (insn, 16, 19) != basereg)
1301 return pc;
1302 destreg = bits (insn, 12, 15);
1303 /* Step 3: str Rd, [Rn, #immed], encoding A1. */
198cd59d 1304 insn = read_code_unsigned_integer (pc + offset + 4,
621c6d5b
YQ
1305 4, byte_order_for_code);
1306 if ((insn & 0x0e500000) != 0x04000000)
1307 return pc;
1308 if (bits (insn, 12, 15) != destreg)
1309 return pc;
1310 }
1311 /* The size of total two instructions ldr/str is 4 on Thumb-2, while 8
1312 on arm. */
1313 if (is_thumb)
1314 return pc + offset + 4;
1315 else
1316 return pc + offset + 8;
1317}
1318
da3c6d4a
MS
1319/* Advance the PC across any function entry prologue instructions to
1320 reach some "real" code.
34e8f22d
RE
1321
1322 The APCS (ARM Procedure Call Standard) defines the following
ed9a39eb 1323 prologue:
c906108c 1324
c5aa993b
JM
1325 mov ip, sp
1326 [stmfd sp!, {a1,a2,a3,a4}]
1327 stmfd sp!, {...,fp,ip,lr,pc}
ed9a39eb
JM
1328 [stfe f7, [sp, #-12]!]
1329 [stfe f6, [sp, #-12]!]
1330 [stfe f5, [sp, #-12]!]
1331 [stfe f4, [sp, #-12]!]
0963b4bd 1332 sub fp, ip, #nn @@ nn == 20 or 4 depending on second insn. */
c906108c 1333
34e8f22d 1334static CORE_ADDR
6093d2eb 1335arm_skip_prologue (struct gdbarch *gdbarch, CORE_ADDR pc)
c906108c 1336{
a89fea3c 1337 CORE_ADDR func_addr, limit_pc;
c906108c 1338
a89fea3c
JL
1339 /* See if we can determine the end of the prologue via the symbol table.
1340 If so, then return either PC, or the PC after the prologue, whichever
1341 is greater. */
1342 if (find_pc_partial_function (pc, NULL, &func_addr, NULL))
c906108c 1343 {
d80b854b
UW
1344 CORE_ADDR post_prologue_pc
1345 = skip_prologue_using_sal (gdbarch, func_addr);
43f3e411 1346 struct compunit_symtab *cust = find_pc_compunit_symtab (func_addr);
0d39a070 1347
621c6d5b
YQ
1348 if (post_prologue_pc)
1349 post_prologue_pc
1350 = arm_skip_stack_protector (post_prologue_pc, gdbarch);
1351
1352
0d39a070
DJ
1353 /* GCC always emits a line note before the prologue and another
1354 one after, even if the two are at the same address or on the
1355 same line. Take advantage of this so that we do not need to
1356 know every instruction that might appear in the prologue. We
1357 will have producer information for most binaries; if it is
1358 missing (e.g. for -gstabs), assuming the GNU tools. */
1359 if (post_prologue_pc
43f3e411
DE
1360 && (cust == NULL
1361 || COMPUNIT_PRODUCER (cust) == NULL
61012eef
GB
1362 || startswith (COMPUNIT_PRODUCER (cust), "GNU ")
1363 || startswith (COMPUNIT_PRODUCER (cust), "clang ")))
0d39a070
DJ
1364 return post_prologue_pc;
1365
a89fea3c 1366 if (post_prologue_pc != 0)
0d39a070
DJ
1367 {
1368 CORE_ADDR analyzed_limit;
1369
1370 /* For non-GCC compilers, make sure the entire line is an
1371 acceptable prologue; GDB will round this function's
1372 return value up to the end of the following line so we
1373 can not skip just part of a line (and we do not want to).
1374
1375 RealView does not treat the prologue specially, but does
1376 associate prologue code with the opening brace; so this
1377 lets us skip the first line if we think it is the opening
1378 brace. */
9779414d 1379 if (arm_pc_is_thumb (gdbarch, func_addr))
0d39a070
DJ
1380 analyzed_limit = thumb_analyze_prologue (gdbarch, func_addr,
1381 post_prologue_pc, NULL);
1382 else
1383 analyzed_limit = arm_analyze_prologue (gdbarch, func_addr,
1384 post_prologue_pc, NULL);
1385
1386 if (analyzed_limit != post_prologue_pc)
1387 return func_addr;
1388
1389 return post_prologue_pc;
1390 }
c906108c
SS
1391 }
1392
a89fea3c
JL
1393 /* Can't determine prologue from the symbol table, need to examine
1394 instructions. */
c906108c 1395
a89fea3c
JL
1396 /* Find an upper limit on the function prologue using the debug
1397 information. If the debug information could not be used to provide
1398 that bound, then use an arbitrary large number as the upper bound. */
0963b4bd 1399 /* Like arm_scan_prologue, stop no later than pc + 64. */
d80b854b 1400 limit_pc = skip_prologue_using_sal (gdbarch, pc);
a89fea3c
JL
1401 if (limit_pc == 0)
1402 limit_pc = pc + 64; /* Magic. */
1403
c906108c 1404
29d73ae4 1405 /* Check if this is Thumb code. */
9779414d 1406 if (arm_pc_is_thumb (gdbarch, pc))
a89fea3c 1407 return thumb_analyze_prologue (gdbarch, pc, limit_pc, NULL);
21daaaaf
YQ
1408 else
1409 return arm_analyze_prologue (gdbarch, pc, limit_pc, NULL);
c906108c 1410}
94c30b78 1411
c5aa993b 1412/* *INDENT-OFF* */
c906108c
SS
1413/* Function: thumb_scan_prologue (helper function for arm_scan_prologue)
1414 This function decodes a Thumb function prologue to determine:
1415 1) the size of the stack frame
1416 2) which registers are saved on it
1417 3) the offsets of saved regs
1418 4) the offset from the stack pointer to the frame pointer
c906108c 1419
da59e081
JM
1420 A typical Thumb function prologue would create this stack frame
1421 (offsets relative to FP)
c906108c
SS
1422 old SP -> 24 stack parameters
1423 20 LR
1424 16 R7
1425 R7 -> 0 local variables (16 bytes)
1426 SP -> -12 additional stack space (12 bytes)
1427 The frame size would thus be 36 bytes, and the frame offset would be
0963b4bd 1428 12 bytes. The frame register is R7.
da59e081 1429
da3c6d4a
MS
1430 The comments for thumb_skip_prolog() describe the algorithm we use
1431 to detect the end of the prolog. */
c5aa993b
JM
1432/* *INDENT-ON* */
1433
c906108c 1434static void
be8626e0 1435thumb_scan_prologue (struct gdbarch *gdbarch, CORE_ADDR prev_pc,
b39cc962 1436 CORE_ADDR block_addr, struct arm_prologue_cache *cache)
c906108c
SS
1437{
1438 CORE_ADDR prologue_start;
1439 CORE_ADDR prologue_end;
c906108c 1440
b39cc962
DJ
1441 if (find_pc_partial_function (block_addr, NULL, &prologue_start,
1442 &prologue_end))
c906108c 1443 {
ec3d575a
UW
1444 /* See comment in arm_scan_prologue for an explanation of
1445 this heuristics. */
1446 if (prologue_end > prologue_start + 64)
1447 {
1448 prologue_end = prologue_start + 64;
1449 }
c906108c
SS
1450 }
1451 else
f7060f85
DJ
1452 /* We're in the boondocks: we have no idea where the start of the
1453 function is. */
1454 return;
c906108c 1455
325fac50 1456 prologue_end = std::min (prologue_end, prev_pc);
c906108c 1457
be8626e0 1458 thumb_analyze_prologue (gdbarch, prologue_start, prologue_end, cache);
c906108c
SS
1459}
1460
f303bc3e
YQ
1461/* Return 1 if the ARM instruction INSN restores SP in epilogue, 0
1462 otherwise. */
1463
1464static int
1465arm_instruction_restores_sp (unsigned int insn)
1466{
1467 if (bits (insn, 28, 31) != INST_NV)
1468 {
1469 if ((insn & 0x0df0f000) == 0x0080d000
1470 /* ADD SP (register or immediate). */
1471 || (insn & 0x0df0f000) == 0x0040d000
1472 /* SUB SP (register or immediate). */
1473 || (insn & 0x0ffffff0) == 0x01a0d000
1474 /* MOV SP. */
1475 || (insn & 0x0fff0000) == 0x08bd0000
1476 /* POP (LDMIA). */
1477 || (insn & 0x0fff0000) == 0x049d0000)
1478 /* POP of a single register. */
1479 return 1;
1480 }
1481
1482 return 0;
1483}
1484
0d39a070
DJ
1485/* Analyze an ARM mode prologue starting at PROLOGUE_START and
1486 continuing no further than PROLOGUE_END. If CACHE is non-NULL,
1487 fill it in. Return the first address not recognized as a prologue
1488 instruction.
eb5492fa 1489
0d39a070
DJ
1490 We recognize all the instructions typically found in ARM prologues,
1491 plus harmless instructions which can be skipped (either for analysis
1492 purposes, or a more restrictive set that can be skipped when finding
1493 the end of the prologue). */
1494
1495static CORE_ADDR
1496arm_analyze_prologue (struct gdbarch *gdbarch,
1497 CORE_ADDR prologue_start, CORE_ADDR prologue_end,
1498 struct arm_prologue_cache *cache)
1499{
0d39a070
DJ
1500 enum bfd_endian byte_order_for_code = gdbarch_byte_order_for_code (gdbarch);
1501 int regno;
1502 CORE_ADDR offset, current_pc;
1503 pv_t regs[ARM_FPS_REGNUM];
0d39a070
DJ
1504 CORE_ADDR unrecognized_pc = 0;
1505
1506 /* Search the prologue looking for instructions that set up the
96baa820 1507 frame pointer, adjust the stack pointer, and save registers.
ed9a39eb 1508
96baa820
JM
1509 Be careful, however, and if it doesn't look like a prologue,
1510 don't try to scan it. If, for instance, a frameless function
1511 begins with stmfd sp!, then we will tell ourselves there is
b8d5e71d 1512 a frame, which will confuse stack traceback, as well as "finish"
96baa820 1513 and other operations that rely on a knowledge of the stack
0d39a070 1514 traceback. */
d4473757 1515
4be43953
DJ
1516 for (regno = 0; regno < ARM_FPS_REGNUM; regno++)
1517 regs[regno] = pv_register (regno, 0);
f7b7ed97 1518 pv_area stack (ARM_SP_REGNUM, gdbarch_addr_bit (gdbarch));
4be43953 1519
94c30b78
MS
1520 for (current_pc = prologue_start;
1521 current_pc < prologue_end;
f43845b3 1522 current_pc += 4)
96baa820 1523 {
e17a4113 1524 unsigned int insn
198cd59d 1525 = read_code_unsigned_integer (current_pc, 4, byte_order_for_code);
9d4fde75 1526
94c30b78 1527 if (insn == 0xe1a0c00d) /* mov ip, sp */
f43845b3 1528 {
4be43953 1529 regs[ARM_IP_REGNUM] = regs[ARM_SP_REGNUM];
28cd8767
JG
1530 continue;
1531 }
0d39a070
DJ
1532 else if ((insn & 0xfff00000) == 0xe2800000 /* add Rd, Rn, #n */
1533 && pv_is_register (regs[bits (insn, 16, 19)], ARM_SP_REGNUM))
28cd8767
JG
1534 {
1535 unsigned imm = insn & 0xff; /* immediate value */
1536 unsigned rot = (insn & 0xf00) >> 7; /* rotate amount */
0d39a070 1537 int rd = bits (insn, 12, 15);
28cd8767 1538 imm = (imm >> rot) | (imm << (32 - rot));
0d39a070 1539 regs[rd] = pv_add_constant (regs[bits (insn, 16, 19)], imm);
28cd8767
JG
1540 continue;
1541 }
0d39a070
DJ
1542 else if ((insn & 0xfff00000) == 0xe2400000 /* sub Rd, Rn, #n */
1543 && pv_is_register (regs[bits (insn, 16, 19)], ARM_SP_REGNUM))
28cd8767
JG
1544 {
1545 unsigned imm = insn & 0xff; /* immediate value */
1546 unsigned rot = (insn & 0xf00) >> 7; /* rotate amount */
0d39a070 1547 int rd = bits (insn, 12, 15);
28cd8767 1548 imm = (imm >> rot) | (imm << (32 - rot));
0d39a070 1549 regs[rd] = pv_add_constant (regs[bits (insn, 16, 19)], -imm);
f43845b3
MS
1550 continue;
1551 }
0963b4bd
MS
1552 else if ((insn & 0xffff0fff) == 0xe52d0004) /* str Rd,
1553 [sp, #-4]! */
f43845b3 1554 {
f7b7ed97 1555 if (stack.store_would_trash (regs[ARM_SP_REGNUM]))
4be43953
DJ
1556 break;
1557 regs[ARM_SP_REGNUM] = pv_add_constant (regs[ARM_SP_REGNUM], -4);
f7b7ed97
TT
1558 stack.store (regs[ARM_SP_REGNUM], 4,
1559 regs[bits (insn, 12, 15)]);
f43845b3
MS
1560 continue;
1561 }
1562 else if ((insn & 0xffff0000) == 0xe92d0000)
d4473757
KB
1563 /* stmfd sp!, {..., fp, ip, lr, pc}
1564 or
1565 stmfd sp!, {a1, a2, a3, a4} */
c906108c 1566 {
d4473757 1567 int mask = insn & 0xffff;
ed9a39eb 1568
f7b7ed97 1569 if (stack.store_would_trash (regs[ARM_SP_REGNUM]))
4be43953
DJ
1570 break;
1571
94c30b78 1572 /* Calculate offsets of saved registers. */
34e8f22d 1573 for (regno = ARM_PC_REGNUM; regno >= 0; regno--)
d4473757
KB
1574 if (mask & (1 << regno))
1575 {
0963b4bd
MS
1576 regs[ARM_SP_REGNUM]
1577 = pv_add_constant (regs[ARM_SP_REGNUM], -4);
f7b7ed97 1578 stack.store (regs[ARM_SP_REGNUM], 4, regs[regno]);
d4473757
KB
1579 }
1580 }
0d39a070
DJ
1581 else if ((insn & 0xffff0000) == 0xe54b0000 /* strb rx,[r11,#-n] */
1582 || (insn & 0xffff00f0) == 0xe14b00b0 /* strh rx,[r11,#-n] */
f8bf5763 1583 || (insn & 0xffffc000) == 0xe50b0000) /* str rx,[r11,#-n] */
b8d5e71d
MS
1584 {
1585 /* No need to add this to saved_regs -- it's just an arg reg. */
1586 continue;
1587 }
0d39a070
DJ
1588 else if ((insn & 0xffff0000) == 0xe5cd0000 /* strb rx,[sp,#n] */
1589 || (insn & 0xffff00f0) == 0xe1cd00b0 /* strh rx,[sp,#n] */
f8bf5763 1590 || (insn & 0xffffc000) == 0xe58d0000) /* str rx,[sp,#n] */
f43845b3
MS
1591 {
1592 /* No need to add this to saved_regs -- it's just an arg reg. */
1593 continue;
1594 }
0963b4bd
MS
1595 else if ((insn & 0xfff00000) == 0xe8800000 /* stm Rn,
1596 { registers } */
0d39a070
DJ
1597 && pv_is_register (regs[bits (insn, 16, 19)], ARM_SP_REGNUM))
1598 {
1599 /* No need to add this to saved_regs -- it's just arg regs. */
1600 continue;
1601 }
d4473757
KB
1602 else if ((insn & 0xfffff000) == 0xe24cb000) /* sub fp, ip #n */
1603 {
94c30b78
MS
1604 unsigned imm = insn & 0xff; /* immediate value */
1605 unsigned rot = (insn & 0xf00) >> 7; /* rotate amount */
d4473757 1606 imm = (imm >> rot) | (imm << (32 - rot));
4be43953 1607 regs[ARM_FP_REGNUM] = pv_add_constant (regs[ARM_IP_REGNUM], -imm);
d4473757
KB
1608 }
1609 else if ((insn & 0xfffff000) == 0xe24dd000) /* sub sp, sp #n */
1610 {
94c30b78
MS
1611 unsigned imm = insn & 0xff; /* immediate value */
1612 unsigned rot = (insn & 0xf00) >> 7; /* rotate amount */
d4473757 1613 imm = (imm >> rot) | (imm << (32 - rot));
4be43953 1614 regs[ARM_SP_REGNUM] = pv_add_constant (regs[ARM_SP_REGNUM], -imm);
d4473757 1615 }
0963b4bd
MS
1616 else if ((insn & 0xffff7fff) == 0xed6d0103 /* stfe f?,
1617 [sp, -#c]! */
2af46ca0 1618 && gdbarch_tdep (gdbarch)->have_fpa_registers)
d4473757 1619 {
f7b7ed97 1620 if (stack.store_would_trash (regs[ARM_SP_REGNUM]))
4be43953
DJ
1621 break;
1622
1623 regs[ARM_SP_REGNUM] = pv_add_constant (regs[ARM_SP_REGNUM], -12);
34e8f22d 1624 regno = ARM_F0_REGNUM + ((insn >> 12) & 0x07);
f7b7ed97 1625 stack.store (regs[ARM_SP_REGNUM], 12, regs[regno]);
d4473757 1626 }
0963b4bd
MS
1627 else if ((insn & 0xffbf0fff) == 0xec2d0200 /* sfmfd f0, 4,
1628 [sp!] */
2af46ca0 1629 && gdbarch_tdep (gdbarch)->have_fpa_registers)
d4473757
KB
1630 {
1631 int n_saved_fp_regs;
1632 unsigned int fp_start_reg, fp_bound_reg;
1633
f7b7ed97 1634 if (stack.store_would_trash (regs[ARM_SP_REGNUM]))
4be43953
DJ
1635 break;
1636
94c30b78 1637 if ((insn & 0x800) == 0x800) /* N0 is set */
96baa820 1638 {
d4473757
KB
1639 if ((insn & 0x40000) == 0x40000) /* N1 is set */
1640 n_saved_fp_regs = 3;
1641 else
1642 n_saved_fp_regs = 1;
96baa820 1643 }
d4473757 1644 else
96baa820 1645 {
d4473757
KB
1646 if ((insn & 0x40000) == 0x40000) /* N1 is set */
1647 n_saved_fp_regs = 2;
1648 else
1649 n_saved_fp_regs = 4;
96baa820 1650 }
d4473757 1651
34e8f22d 1652 fp_start_reg = ARM_F0_REGNUM + ((insn >> 12) & 0x7);
d4473757
KB
1653 fp_bound_reg = fp_start_reg + n_saved_fp_regs;
1654 for (; fp_start_reg < fp_bound_reg; fp_start_reg++)
96baa820 1655 {
4be43953 1656 regs[ARM_SP_REGNUM] = pv_add_constant (regs[ARM_SP_REGNUM], -12);
f7b7ed97
TT
1657 stack.store (regs[ARM_SP_REGNUM], 12,
1658 regs[fp_start_reg++]);
96baa820 1659 }
c906108c 1660 }
0d39a070
DJ
1661 else if ((insn & 0xff000000) == 0xeb000000 && cache == NULL) /* bl */
1662 {
1663 /* Allow some special function calls when skipping the
1664 prologue; GCC generates these before storing arguments to
1665 the stack. */
1666 CORE_ADDR dest = BranchDest (current_pc, insn);
1667
e0634ccf 1668 if (skip_prologue_function (gdbarch, dest, 0))
0d39a070
DJ
1669 continue;
1670 else
1671 break;
1672 }
d4473757 1673 else if ((insn & 0xf0000000) != 0xe0000000)
0963b4bd 1674 break; /* Condition not true, exit early. */
0d39a070
DJ
1675 else if (arm_instruction_changes_pc (insn))
1676 /* Don't scan past anything that might change control flow. */
1677 break;
f303bc3e
YQ
1678 else if (arm_instruction_restores_sp (insn))
1679 {
1680 /* Don't scan past the epilogue. */
1681 break;
1682 }
d19f7eee
UW
1683 else if ((insn & 0xfe500000) == 0xe8100000 /* ldm */
1684 && pv_is_register (regs[bits (insn, 16, 19)], ARM_SP_REGNUM))
1685 /* Ignore block loads from the stack, potentially copying
1686 parameters from memory. */
1687 continue;
1688 else if ((insn & 0xfc500000) == 0xe4100000
1689 && pv_is_register (regs[bits (insn, 16, 19)], ARM_SP_REGNUM))
1690 /* Similarly ignore single loads from the stack. */
1691 continue;
0d39a070
DJ
1692 else if ((insn & 0xffff0ff0) == 0xe1a00000)
1693 /* MOV Rd, Rm. Skip register copies, i.e. saves to another
1694 register instead of the stack. */
d4473757 1695 continue;
0d39a070
DJ
1696 else
1697 {
21daaaaf
YQ
1698 /* The optimizer might shove anything into the prologue, if
1699 we build up cache (cache != NULL) from scanning prologue,
1700 we just skip what we don't recognize and scan further to
1701 make cache as complete as possible. However, if we skip
1702 prologue, we'll stop immediately on unrecognized
1703 instruction. */
0d39a070 1704 unrecognized_pc = current_pc;
21daaaaf
YQ
1705 if (cache != NULL)
1706 continue;
1707 else
1708 break;
0d39a070 1709 }
c906108c
SS
1710 }
1711
0d39a070
DJ
1712 if (unrecognized_pc == 0)
1713 unrecognized_pc = current_pc;
1714
0d39a070
DJ
1715 if (cache)
1716 {
4072f920
YQ
1717 int framereg, framesize;
1718
1719 /* The frame size is just the distance from the frame register
1720 to the original stack pointer. */
1721 if (pv_is_register (regs[ARM_FP_REGNUM], ARM_SP_REGNUM))
1722 {
1723 /* Frame pointer is fp. */
1724 framereg = ARM_FP_REGNUM;
1725 framesize = -regs[ARM_FP_REGNUM].k;
1726 }
1727 else
1728 {
1729 /* Try the stack pointer... this is a bit desperate. */
1730 framereg = ARM_SP_REGNUM;
1731 framesize = -regs[ARM_SP_REGNUM].k;
1732 }
1733
0d39a070
DJ
1734 cache->framereg = framereg;
1735 cache->framesize = framesize;
1736
1737 for (regno = 0; regno < ARM_FPS_REGNUM; regno++)
f7b7ed97 1738 if (stack.find_reg (gdbarch, regno, &offset))
0d39a070
DJ
1739 cache->saved_regs[regno].addr = offset;
1740 }
1741
1742 if (arm_debug)
1743 fprintf_unfiltered (gdb_stdlog, "Prologue scan stopped at %s\n",
1744 paddress (gdbarch, unrecognized_pc));
4be43953 1745
0d39a070
DJ
1746 return unrecognized_pc;
1747}
1748
1749static void
1750arm_scan_prologue (struct frame_info *this_frame,
1751 struct arm_prologue_cache *cache)
1752{
1753 struct gdbarch *gdbarch = get_frame_arch (this_frame);
1754 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
bec2ab5a 1755 CORE_ADDR prologue_start, prologue_end;
0d39a070
DJ
1756 CORE_ADDR prev_pc = get_frame_pc (this_frame);
1757 CORE_ADDR block_addr = get_frame_address_in_block (this_frame);
0d39a070
DJ
1758
1759 /* Assume there is no frame until proven otherwise. */
1760 cache->framereg = ARM_SP_REGNUM;
1761 cache->framesize = 0;
1762
1763 /* Check for Thumb prologue. */
1764 if (arm_frame_is_thumb (this_frame))
1765 {
1766 thumb_scan_prologue (gdbarch, prev_pc, block_addr, cache);
1767 return;
1768 }
1769
1770 /* Find the function prologue. If we can't find the function in
1771 the symbol table, peek in the stack frame to find the PC. */
1772 if (find_pc_partial_function (block_addr, NULL, &prologue_start,
1773 &prologue_end))
1774 {
1775 /* One way to find the end of the prologue (which works well
1776 for unoptimized code) is to do the following:
1777
1778 struct symtab_and_line sal = find_pc_line (prologue_start, 0);
1779
1780 if (sal.line == 0)
1781 prologue_end = prev_pc;
1782 else if (sal.end < prologue_end)
1783 prologue_end = sal.end;
1784
1785 This mechanism is very accurate so long as the optimizer
1786 doesn't move any instructions from the function body into the
1787 prologue. If this happens, sal.end will be the last
1788 instruction in the first hunk of prologue code just before
1789 the first instruction that the scheduler has moved from
1790 the body to the prologue.
1791
1792 In order to make sure that we scan all of the prologue
1793 instructions, we use a slightly less accurate mechanism which
1794 may scan more than necessary. To help compensate for this
1795 lack of accuracy, the prologue scanning loop below contains
1796 several clauses which'll cause the loop to terminate early if
1797 an implausible prologue instruction is encountered.
1798
1799 The expression
1800
1801 prologue_start + 64
1802
1803 is a suitable endpoint since it accounts for the largest
1804 possible prologue plus up to five instructions inserted by
1805 the scheduler. */
1806
1807 if (prologue_end > prologue_start + 64)
1808 {
1809 prologue_end = prologue_start + 64; /* See above. */
1810 }
1811 }
1812 else
1813 {
1814 /* We have no symbol information. Our only option is to assume this
1815 function has a standard stack frame and the normal frame register.
1816 Then, we can find the value of our frame pointer on entrance to
1817 the callee (or at the present moment if this is the innermost frame).
1818 The value stored there should be the address of the stmfd + 8. */
1819 CORE_ADDR frame_loc;
7913a64c 1820 ULONGEST return_value;
0d39a070 1821
9e237747
MM
1822 /* AAPCS does not use a frame register, so we can abort here. */
1823 if (gdbarch_tdep (gdbarch)->arm_abi == ARM_ABI_AAPCS)
1824 return;
1825
0d39a070 1826 frame_loc = get_frame_register_unsigned (this_frame, ARM_FP_REGNUM);
7913a64c
YQ
1827 if (!safe_read_memory_unsigned_integer (frame_loc, 4, byte_order,
1828 &return_value))
0d39a070
DJ
1829 return;
1830 else
1831 {
1832 prologue_start = gdbarch_addr_bits_remove
1833 (gdbarch, return_value) - 8;
1834 prologue_end = prologue_start + 64; /* See above. */
1835 }
1836 }
1837
1838 if (prev_pc < prologue_end)
1839 prologue_end = prev_pc;
1840
1841 arm_analyze_prologue (gdbarch, prologue_start, prologue_end, cache);
c906108c
SS
1842}
1843
eb5492fa 1844static struct arm_prologue_cache *
a262aec2 1845arm_make_prologue_cache (struct frame_info *this_frame)
c906108c 1846{
eb5492fa
DJ
1847 int reg;
1848 struct arm_prologue_cache *cache;
1849 CORE_ADDR unwound_fp;
c5aa993b 1850
35d5d4ee 1851 cache = FRAME_OBSTACK_ZALLOC (struct arm_prologue_cache);
a262aec2 1852 cache->saved_regs = trad_frame_alloc_saved_regs (this_frame);
c906108c 1853
a262aec2 1854 arm_scan_prologue (this_frame, cache);
848cfffb 1855
a262aec2 1856 unwound_fp = get_frame_register_unsigned (this_frame, cache->framereg);
eb5492fa
DJ
1857 if (unwound_fp == 0)
1858 return cache;
c906108c 1859
4be43953 1860 cache->prev_sp = unwound_fp + cache->framesize;
c906108c 1861
eb5492fa
DJ
1862 /* Calculate actual addresses of saved registers using offsets
1863 determined by arm_scan_prologue. */
a262aec2 1864 for (reg = 0; reg < gdbarch_num_regs (get_frame_arch (this_frame)); reg++)
e28a332c 1865 if (trad_frame_addr_p (cache->saved_regs, reg))
eb5492fa
DJ
1866 cache->saved_regs[reg].addr += cache->prev_sp;
1867
1868 return cache;
c906108c
SS
1869}
1870
c1ee9414
LM
1871/* Implementation of the stop_reason hook for arm_prologue frames. */
1872
1873static enum unwind_stop_reason
1874arm_prologue_unwind_stop_reason (struct frame_info *this_frame,
1875 void **this_cache)
1876{
1877 struct arm_prologue_cache *cache;
1878 CORE_ADDR pc;
1879
1880 if (*this_cache == NULL)
1881 *this_cache = arm_make_prologue_cache (this_frame);
9a3c8263 1882 cache = (struct arm_prologue_cache *) *this_cache;
c1ee9414
LM
1883
1884 /* This is meant to halt the backtrace at "_start". */
1885 pc = get_frame_pc (this_frame);
1886 if (pc <= gdbarch_tdep (get_frame_arch (this_frame))->lowest_pc)
1887 return UNWIND_OUTERMOST;
1888
1889 /* If we've hit a wall, stop. */
1890 if (cache->prev_sp == 0)
1891 return UNWIND_OUTERMOST;
1892
1893 return UNWIND_NO_REASON;
1894}
1895
eb5492fa
DJ
1896/* Our frame ID for a normal frame is the current function's starting PC
1897 and the caller's SP when we were called. */
c906108c 1898
148754e5 1899static void
a262aec2 1900arm_prologue_this_id (struct frame_info *this_frame,
eb5492fa
DJ
1901 void **this_cache,
1902 struct frame_id *this_id)
c906108c 1903{
eb5492fa
DJ
1904 struct arm_prologue_cache *cache;
1905 struct frame_id id;
2c404490 1906 CORE_ADDR pc, func;
f079148d 1907
eb5492fa 1908 if (*this_cache == NULL)
a262aec2 1909 *this_cache = arm_make_prologue_cache (this_frame);
9a3c8263 1910 cache = (struct arm_prologue_cache *) *this_cache;
2a451106 1911
0e9e9abd
UW
1912 /* Use function start address as part of the frame ID. If we cannot
1913 identify the start address (due to missing symbol information),
1914 fall back to just using the current PC. */
c1ee9414 1915 pc = get_frame_pc (this_frame);
2c404490 1916 func = get_frame_func (this_frame);
0e9e9abd
UW
1917 if (!func)
1918 func = pc;
1919
eb5492fa 1920 id = frame_id_build (cache->prev_sp, func);
eb5492fa 1921 *this_id = id;
c906108c
SS
1922}
1923
a262aec2
DJ
1924static struct value *
1925arm_prologue_prev_register (struct frame_info *this_frame,
eb5492fa 1926 void **this_cache,
a262aec2 1927 int prev_regnum)
24de872b 1928{
24568a2c 1929 struct gdbarch *gdbarch = get_frame_arch (this_frame);
24de872b
DJ
1930 struct arm_prologue_cache *cache;
1931
eb5492fa 1932 if (*this_cache == NULL)
a262aec2 1933 *this_cache = arm_make_prologue_cache (this_frame);
9a3c8263 1934 cache = (struct arm_prologue_cache *) *this_cache;
24de872b 1935
eb5492fa 1936 /* If we are asked to unwind the PC, then we need to return the LR
b39cc962
DJ
1937 instead. The prologue may save PC, but it will point into this
1938 frame's prologue, not the next frame's resume location. Also
1939 strip the saved T bit. A valid LR may have the low bit set, but
1940 a valid PC never does. */
eb5492fa 1941 if (prev_regnum == ARM_PC_REGNUM)
b39cc962
DJ
1942 {
1943 CORE_ADDR lr;
1944
1945 lr = frame_unwind_register_unsigned (this_frame, ARM_LR_REGNUM);
1946 return frame_unwind_got_constant (this_frame, prev_regnum,
24568a2c 1947 arm_addr_bits_remove (gdbarch, lr));
b39cc962 1948 }
24de872b 1949
eb5492fa 1950 /* SP is generally not saved to the stack, but this frame is
a262aec2 1951 identified by the next frame's stack pointer at the time of the call.
eb5492fa
DJ
1952 The value was already reconstructed into PREV_SP. */
1953 if (prev_regnum == ARM_SP_REGNUM)
a262aec2 1954 return frame_unwind_got_constant (this_frame, prev_regnum, cache->prev_sp);
eb5492fa 1955
b39cc962
DJ
1956 /* The CPSR may have been changed by the call instruction and by the
1957 called function. The only bit we can reconstruct is the T bit,
1958 by checking the low bit of LR as of the call. This is a reliable
1959 indicator of Thumb-ness except for some ARM v4T pre-interworking
1960 Thumb code, which could get away with a clear low bit as long as
1961 the called function did not use bx. Guess that all other
1962 bits are unchanged; the condition flags are presumably lost,
1963 but the processor status is likely valid. */
1964 if (prev_regnum == ARM_PS_REGNUM)
1965 {
1966 CORE_ADDR lr, cpsr;
9779414d 1967 ULONGEST t_bit = arm_psr_thumb_bit (gdbarch);
b39cc962
DJ
1968
1969 cpsr = get_frame_register_unsigned (this_frame, prev_regnum);
1970 lr = frame_unwind_register_unsigned (this_frame, ARM_LR_REGNUM);
1971 if (IS_THUMB_ADDR (lr))
9779414d 1972 cpsr |= t_bit;
b39cc962 1973 else
9779414d 1974 cpsr &= ~t_bit;
b39cc962
DJ
1975 return frame_unwind_got_constant (this_frame, prev_regnum, cpsr);
1976 }
1977
a262aec2
DJ
1978 return trad_frame_get_prev_register (this_frame, cache->saved_regs,
1979 prev_regnum);
eb5492fa
DJ
1980}
1981
1982struct frame_unwind arm_prologue_unwind = {
1983 NORMAL_FRAME,
c1ee9414 1984 arm_prologue_unwind_stop_reason,
eb5492fa 1985 arm_prologue_this_id,
a262aec2
DJ
1986 arm_prologue_prev_register,
1987 NULL,
1988 default_frame_sniffer
eb5492fa
DJ
1989};
1990
0e9e9abd
UW
1991/* Maintain a list of ARM exception table entries per objfile, similar to the
1992 list of mapping symbols. We only cache entries for standard ARM-defined
1993 personality routines; the cache will contain only the frame unwinding
1994 instructions associated with the entry (not the descriptors). */
1995
0e9e9abd
UW
1996struct arm_exidx_entry
1997{
1998 bfd_vma addr;
1999 gdb_byte *entry;
7a5d944b
TT
2000
2001 bool operator< (const arm_exidx_entry &other) const
2002 {
2003 return addr < other.addr;
2004 }
0e9e9abd 2005};
0e9e9abd
UW
2006
2007struct arm_exidx_data
2008{
7a5d944b 2009 std::vector<std::vector<arm_exidx_entry>> section_maps;
0e9e9abd
UW
2010};
2011
7a5d944b 2012static const struct objfile_key<arm_exidx_data> arm_exidx_data_key;
0e9e9abd
UW
2013
2014static struct obj_section *
2015arm_obj_section_from_vma (struct objfile *objfile, bfd_vma vma)
2016{
2017 struct obj_section *osect;
2018
2019 ALL_OBJFILE_OSECTIONS (objfile, osect)
2020 if (bfd_get_section_flags (objfile->obfd,
2021 osect->the_bfd_section) & SEC_ALLOC)
2022 {
2023 bfd_vma start, size;
2024 start = bfd_get_section_vma (objfile->obfd, osect->the_bfd_section);
2025 size = bfd_get_section_size (osect->the_bfd_section);
2026
2027 if (start <= vma && vma < start + size)
2028 return osect;
2029 }
2030
2031 return NULL;
2032}
2033
2034/* Parse contents of exception table and exception index sections
2035 of OBJFILE, and fill in the exception table entry cache.
2036
2037 For each entry that refers to a standard ARM-defined personality
2038 routine, extract the frame unwinding instructions (from either
2039 the index or the table section). The unwinding instructions
2040 are normalized by:
2041 - extracting them from the rest of the table data
2042 - converting to host endianness
2043 - appending the implicit 0xb0 ("Finish") code
2044
2045 The extracted and normalized instructions are stored for later
2046 retrieval by the arm_find_exidx_entry routine. */
2047
2048static void
2049arm_exidx_new_objfile (struct objfile *objfile)
2050{
0e9e9abd
UW
2051 struct arm_exidx_data *data;
2052 asection *exidx, *extab;
2053 bfd_vma exidx_vma = 0, extab_vma = 0;
0e9e9abd
UW
2054 LONGEST i;
2055
2056 /* If we've already touched this file, do nothing. */
7a5d944b 2057 if (!objfile || arm_exidx_data_key.get (objfile) != NULL)
0e9e9abd
UW
2058 return;
2059
2060 /* Read contents of exception table and index. */
a5eda10c 2061 exidx = bfd_get_section_by_name (objfile->obfd, ELF_STRING_ARM_unwind);
984c7238 2062 gdb::byte_vector exidx_data;
0e9e9abd
UW
2063 if (exidx)
2064 {
2065 exidx_vma = bfd_section_vma (objfile->obfd, exidx);
984c7238 2066 exidx_data.resize (bfd_get_section_size (exidx));
0e9e9abd
UW
2067
2068 if (!bfd_get_section_contents (objfile->obfd, exidx,
984c7238
TT
2069 exidx_data.data (), 0,
2070 exidx_data.size ()))
2071 return;
0e9e9abd
UW
2072 }
2073
2074 extab = bfd_get_section_by_name (objfile->obfd, ".ARM.extab");
984c7238 2075 gdb::byte_vector extab_data;
0e9e9abd
UW
2076 if (extab)
2077 {
2078 extab_vma = bfd_section_vma (objfile->obfd, extab);
984c7238 2079 extab_data.resize (bfd_get_section_size (extab));
0e9e9abd
UW
2080
2081 if (!bfd_get_section_contents (objfile->obfd, extab,
984c7238
TT
2082 extab_data.data (), 0,
2083 extab_data.size ()))
2084 return;
0e9e9abd
UW
2085 }
2086
2087 /* Allocate exception table data structure. */
7a5d944b
TT
2088 data = arm_exidx_data_key.emplace (objfile);
2089 data->section_maps.resize (objfile->obfd->section_count);
0e9e9abd
UW
2090
2091 /* Fill in exception table. */
984c7238 2092 for (i = 0; i < exidx_data.size () / 8; i++)
0e9e9abd
UW
2093 {
2094 struct arm_exidx_entry new_exidx_entry;
984c7238
TT
2095 bfd_vma idx = bfd_h_get_32 (objfile->obfd, exidx_data.data () + i * 8);
2096 bfd_vma val = bfd_h_get_32 (objfile->obfd,
2097 exidx_data.data () + i * 8 + 4);
0e9e9abd
UW
2098 bfd_vma addr = 0, word = 0;
2099 int n_bytes = 0, n_words = 0;
2100 struct obj_section *sec;
2101 gdb_byte *entry = NULL;
2102
2103 /* Extract address of start of function. */
2104 idx = ((idx & 0x7fffffff) ^ 0x40000000) - 0x40000000;
2105 idx += exidx_vma + i * 8;
2106
2107 /* Find section containing function and compute section offset. */
2108 sec = arm_obj_section_from_vma (objfile, idx);
2109 if (sec == NULL)
2110 continue;
2111 idx -= bfd_get_section_vma (objfile->obfd, sec->the_bfd_section);
2112
2113 /* Determine address of exception table entry. */
2114 if (val == 1)
2115 {
2116 /* EXIDX_CANTUNWIND -- no exception table entry present. */
2117 }
2118 else if ((val & 0xff000000) == 0x80000000)
2119 {
2120 /* Exception table entry embedded in .ARM.exidx
2121 -- must be short form. */
2122 word = val;
2123 n_bytes = 3;
2124 }
2125 else if (!(val & 0x80000000))
2126 {
2127 /* Exception table entry in .ARM.extab. */
2128 addr = ((val & 0x7fffffff) ^ 0x40000000) - 0x40000000;
2129 addr += exidx_vma + i * 8 + 4;
2130
984c7238 2131 if (addr >= extab_vma && addr + 4 <= extab_vma + extab_data.size ())
0e9e9abd
UW
2132 {
2133 word = bfd_h_get_32 (objfile->obfd,
984c7238 2134 extab_data.data () + addr - extab_vma);
0e9e9abd
UW
2135 addr += 4;
2136
2137 if ((word & 0xff000000) == 0x80000000)
2138 {
2139 /* Short form. */
2140 n_bytes = 3;
2141 }
2142 else if ((word & 0xff000000) == 0x81000000
2143 || (word & 0xff000000) == 0x82000000)
2144 {
2145 /* Long form. */
2146 n_bytes = 2;
2147 n_words = ((word >> 16) & 0xff);
2148 }
2149 else if (!(word & 0x80000000))
2150 {
2151 bfd_vma pers;
2152 struct obj_section *pers_sec;
2153 int gnu_personality = 0;
2154
2155 /* Custom personality routine. */
2156 pers = ((word & 0x7fffffff) ^ 0x40000000) - 0x40000000;
2157 pers = UNMAKE_THUMB_ADDR (pers + addr - 4);
2158
2159 /* Check whether we've got one of the variants of the
2160 GNU personality routines. */
2161 pers_sec = arm_obj_section_from_vma (objfile, pers);
2162 if (pers_sec)
2163 {
2164 static const char *personality[] =
2165 {
2166 "__gcc_personality_v0",
2167 "__gxx_personality_v0",
2168 "__gcj_personality_v0",
2169 "__gnu_objc_personality_v0",
2170 NULL
2171 };
2172
2173 CORE_ADDR pc = pers + obj_section_offset (pers_sec);
2174 int k;
2175
2176 for (k = 0; personality[k]; k++)
2177 if (lookup_minimal_symbol_by_pc_name
2178 (pc, personality[k], objfile))
2179 {
2180 gnu_personality = 1;
2181 break;
2182 }
2183 }
2184
2185 /* If so, the next word contains a word count in the high
2186 byte, followed by the same unwind instructions as the
2187 pre-defined forms. */
2188 if (gnu_personality
984c7238 2189 && addr + 4 <= extab_vma + extab_data.size ())
0e9e9abd
UW
2190 {
2191 word = bfd_h_get_32 (objfile->obfd,
984c7238
TT
2192 (extab_data.data ()
2193 + addr - extab_vma));
0e9e9abd
UW
2194 addr += 4;
2195 n_bytes = 3;
2196 n_words = ((word >> 24) & 0xff);
2197 }
2198 }
2199 }
2200 }
2201
2202 /* Sanity check address. */
2203 if (n_words)
984c7238
TT
2204 if (addr < extab_vma
2205 || addr + 4 * n_words > extab_vma + extab_data.size ())
0e9e9abd
UW
2206 n_words = n_bytes = 0;
2207
2208 /* The unwind instructions reside in WORD (only the N_BYTES least
2209 significant bytes are valid), followed by N_WORDS words in the
2210 extab section starting at ADDR. */
2211 if (n_bytes || n_words)
2212 {
224c3ddb
SM
2213 gdb_byte *p = entry
2214 = (gdb_byte *) obstack_alloc (&objfile->objfile_obstack,
2215 n_bytes + n_words * 4 + 1);
0e9e9abd
UW
2216
2217 while (n_bytes--)
2218 *p++ = (gdb_byte) ((word >> (8 * n_bytes)) & 0xff);
2219
2220 while (n_words--)
2221 {
2222 word = bfd_h_get_32 (objfile->obfd,
984c7238 2223 extab_data.data () + addr - extab_vma);
0e9e9abd
UW
2224 addr += 4;
2225
2226 *p++ = (gdb_byte) ((word >> 24) & 0xff);
2227 *p++ = (gdb_byte) ((word >> 16) & 0xff);
2228 *p++ = (gdb_byte) ((word >> 8) & 0xff);
2229 *p++ = (gdb_byte) (word & 0xff);
2230 }
2231
2232 /* Implied "Finish" to terminate the list. */
2233 *p++ = 0xb0;
2234 }
2235
2236 /* Push entry onto vector. They are guaranteed to always
2237 appear in order of increasing addresses. */
2238 new_exidx_entry.addr = idx;
2239 new_exidx_entry.entry = entry;
7a5d944b
TT
2240 data->section_maps[sec->the_bfd_section->index].push_back
2241 (new_exidx_entry);
0e9e9abd 2242 }
0e9e9abd
UW
2243}
2244
2245/* Search for the exception table entry covering MEMADDR. If one is found,
2246 return a pointer to its data. Otherwise, return 0. If START is non-NULL,
2247 set *START to the start of the region covered by this entry. */
2248
2249static gdb_byte *
2250arm_find_exidx_entry (CORE_ADDR memaddr, CORE_ADDR *start)
2251{
2252 struct obj_section *sec;
2253
2254 sec = find_pc_section (memaddr);
2255 if (sec != NULL)
2256 {
2257 struct arm_exidx_data *data;
0e9e9abd 2258 struct arm_exidx_entry map_key = { memaddr - obj_section_addr (sec), 0 };
0e9e9abd 2259
7a5d944b 2260 data = arm_exidx_data_key.get (sec->objfile);
0e9e9abd
UW
2261 if (data != NULL)
2262 {
7a5d944b
TT
2263 std::vector<arm_exidx_entry> &map
2264 = data->section_maps[sec->the_bfd_section->index];
2265 if (!map.empty ())
0e9e9abd 2266 {
7a5d944b 2267 auto idx = std::lower_bound (map.begin (), map.end (), map_key);
0e9e9abd 2268
7a5d944b 2269 /* std::lower_bound finds the earliest ordered insertion
0e9e9abd
UW
2270 point. If the following symbol starts at this exact
2271 address, we use that; otherwise, the preceding
2272 exception table entry covers this address. */
7a5d944b 2273 if (idx < map.end ())
0e9e9abd 2274 {
7a5d944b 2275 if (idx->addr == map_key.addr)
0e9e9abd
UW
2276 {
2277 if (start)
7a5d944b
TT
2278 *start = idx->addr + obj_section_addr (sec);
2279 return idx->entry;
0e9e9abd
UW
2280 }
2281 }
2282
7a5d944b 2283 if (idx > map.begin ())
0e9e9abd 2284 {
7a5d944b 2285 idx = idx - 1;
0e9e9abd 2286 if (start)
7a5d944b
TT
2287 *start = idx->addr + obj_section_addr (sec);
2288 return idx->entry;
0e9e9abd
UW
2289 }
2290 }
2291 }
2292 }
2293
2294 return NULL;
2295}
2296
2297/* Given the current frame THIS_FRAME, and its associated frame unwinding
2298 instruction list from the ARM exception table entry ENTRY, allocate and
2299 return a prologue cache structure describing how to unwind this frame.
2300
2301 Return NULL if the unwinding instruction list contains a "spare",
2302 "reserved" or "refuse to unwind" instruction as defined in section
2303 "9.3 Frame unwinding instructions" of the "Exception Handling ABI
2304 for the ARM Architecture" document. */
2305
2306static struct arm_prologue_cache *
2307arm_exidx_fill_cache (struct frame_info *this_frame, gdb_byte *entry)
2308{
2309 CORE_ADDR vsp = 0;
2310 int vsp_valid = 0;
2311
2312 struct arm_prologue_cache *cache;
2313 cache = FRAME_OBSTACK_ZALLOC (struct arm_prologue_cache);
2314 cache->saved_regs = trad_frame_alloc_saved_regs (this_frame);
2315
2316 for (;;)
2317 {
2318 gdb_byte insn;
2319
2320 /* Whenever we reload SP, we actually have to retrieve its
2321 actual value in the current frame. */
2322 if (!vsp_valid)
2323 {
2324 if (trad_frame_realreg_p (cache->saved_regs, ARM_SP_REGNUM))
2325 {
2326 int reg = cache->saved_regs[ARM_SP_REGNUM].realreg;
2327 vsp = get_frame_register_unsigned (this_frame, reg);
2328 }
2329 else
2330 {
2331 CORE_ADDR addr = cache->saved_regs[ARM_SP_REGNUM].addr;
2332 vsp = get_frame_memory_unsigned (this_frame, addr, 4);
2333 }
2334
2335 vsp_valid = 1;
2336 }
2337
2338 /* Decode next unwind instruction. */
2339 insn = *entry++;
2340
2341 if ((insn & 0xc0) == 0)
2342 {
2343 int offset = insn & 0x3f;
2344 vsp += (offset << 2) + 4;
2345 }
2346 else if ((insn & 0xc0) == 0x40)
2347 {
2348 int offset = insn & 0x3f;
2349 vsp -= (offset << 2) + 4;
2350 }
2351 else if ((insn & 0xf0) == 0x80)
2352 {
2353 int mask = ((insn & 0xf) << 8) | *entry++;
2354 int i;
2355
2356 /* The special case of an all-zero mask identifies
2357 "Refuse to unwind". We return NULL to fall back
2358 to the prologue analyzer. */
2359 if (mask == 0)
2360 return NULL;
2361
2362 /* Pop registers r4..r15 under mask. */
2363 for (i = 0; i < 12; i++)
2364 if (mask & (1 << i))
2365 {
2366 cache->saved_regs[4 + i].addr = vsp;
2367 vsp += 4;
2368 }
2369
2370 /* Special-case popping SP -- we need to reload vsp. */
2371 if (mask & (1 << (ARM_SP_REGNUM - 4)))
2372 vsp_valid = 0;
2373 }
2374 else if ((insn & 0xf0) == 0x90)
2375 {
2376 int reg = insn & 0xf;
2377
2378 /* Reserved cases. */
2379 if (reg == ARM_SP_REGNUM || reg == ARM_PC_REGNUM)
2380 return NULL;
2381
2382 /* Set SP from another register and mark VSP for reload. */
2383 cache->saved_regs[ARM_SP_REGNUM] = cache->saved_regs[reg];
2384 vsp_valid = 0;
2385 }
2386 else if ((insn & 0xf0) == 0xa0)
2387 {
2388 int count = insn & 0x7;
2389 int pop_lr = (insn & 0x8) != 0;
2390 int i;
2391
2392 /* Pop r4..r[4+count]. */
2393 for (i = 0; i <= count; i++)
2394 {
2395 cache->saved_regs[4 + i].addr = vsp;
2396 vsp += 4;
2397 }
2398
2399 /* If indicated by flag, pop LR as well. */
2400 if (pop_lr)
2401 {
2402 cache->saved_regs[ARM_LR_REGNUM].addr = vsp;
2403 vsp += 4;
2404 }
2405 }
2406 else if (insn == 0xb0)
2407 {
2408 /* We could only have updated PC by popping into it; if so, it
2409 will show up as address. Otherwise, copy LR into PC. */
2410 if (!trad_frame_addr_p (cache->saved_regs, ARM_PC_REGNUM))
2411 cache->saved_regs[ARM_PC_REGNUM]
2412 = cache->saved_regs[ARM_LR_REGNUM];
2413
2414 /* We're done. */
2415 break;
2416 }
2417 else if (insn == 0xb1)
2418 {
2419 int mask = *entry++;
2420 int i;
2421
2422 /* All-zero mask and mask >= 16 is "spare". */
2423 if (mask == 0 || mask >= 16)
2424 return NULL;
2425
2426 /* Pop r0..r3 under mask. */
2427 for (i = 0; i < 4; i++)
2428 if (mask & (1 << i))
2429 {
2430 cache->saved_regs[i].addr = vsp;
2431 vsp += 4;
2432 }
2433 }
2434 else if (insn == 0xb2)
2435 {
2436 ULONGEST offset = 0;
2437 unsigned shift = 0;
2438
2439 do
2440 {
2441 offset |= (*entry & 0x7f) << shift;
2442 shift += 7;
2443 }
2444 while (*entry++ & 0x80);
2445
2446 vsp += 0x204 + (offset << 2);
2447 }
2448 else if (insn == 0xb3)
2449 {
2450 int start = *entry >> 4;
2451 int count = (*entry++) & 0xf;
2452 int i;
2453
2454 /* Only registers D0..D15 are valid here. */
2455 if (start + count >= 16)
2456 return NULL;
2457
2458 /* Pop VFP double-precision registers D[start]..D[start+count]. */
2459 for (i = 0; i <= count; i++)
2460 {
2461 cache->saved_regs[ARM_D0_REGNUM + start + i].addr = vsp;
2462 vsp += 8;
2463 }
2464
2465 /* Add an extra 4 bytes for FSTMFDX-style stack. */
2466 vsp += 4;
2467 }
2468 else if ((insn & 0xf8) == 0xb8)
2469 {
2470 int count = insn & 0x7;
2471 int i;
2472
2473 /* Pop VFP double-precision registers D[8]..D[8+count]. */
2474 for (i = 0; i <= count; i++)
2475 {
2476 cache->saved_regs[ARM_D0_REGNUM + 8 + i].addr = vsp;
2477 vsp += 8;
2478 }
2479
2480 /* Add an extra 4 bytes for FSTMFDX-style stack. */
2481 vsp += 4;
2482 }
2483 else if (insn == 0xc6)
2484 {
2485 int start = *entry >> 4;
2486 int count = (*entry++) & 0xf;
2487 int i;
2488
2489 /* Only registers WR0..WR15 are valid. */
2490 if (start + count >= 16)
2491 return NULL;
2492
2493 /* Pop iwmmx registers WR[start]..WR[start+count]. */
2494 for (i = 0; i <= count; i++)
2495 {
2496 cache->saved_regs[ARM_WR0_REGNUM + start + i].addr = vsp;
2497 vsp += 8;
2498 }
2499 }
2500 else if (insn == 0xc7)
2501 {
2502 int mask = *entry++;
2503 int i;
2504
2505 /* All-zero mask and mask >= 16 is "spare". */
2506 if (mask == 0 || mask >= 16)
2507 return NULL;
2508
2509 /* Pop iwmmx general-purpose registers WCGR0..WCGR3 under mask. */
2510 for (i = 0; i < 4; i++)
2511 if (mask & (1 << i))
2512 {
2513 cache->saved_regs[ARM_WCGR0_REGNUM + i].addr = vsp;
2514 vsp += 4;
2515 }
2516 }
2517 else if ((insn & 0xf8) == 0xc0)
2518 {
2519 int count = insn & 0x7;
2520 int i;
2521
2522 /* Pop iwmmx registers WR[10]..WR[10+count]. */
2523 for (i = 0; i <= count; i++)
2524 {
2525 cache->saved_regs[ARM_WR0_REGNUM + 10 + i].addr = vsp;
2526 vsp += 8;
2527 }
2528 }
2529 else if (insn == 0xc8)
2530 {
2531 int start = *entry >> 4;
2532 int count = (*entry++) & 0xf;
2533 int i;
2534
2535 /* Only registers D0..D31 are valid. */
2536 if (start + count >= 16)
2537 return NULL;
2538
2539 /* Pop VFP double-precision registers
2540 D[16+start]..D[16+start+count]. */
2541 for (i = 0; i <= count; i++)
2542 {
2543 cache->saved_regs[ARM_D0_REGNUM + 16 + start + i].addr = vsp;
2544 vsp += 8;
2545 }
2546 }
2547 else if (insn == 0xc9)
2548 {
2549 int start = *entry >> 4;
2550 int count = (*entry++) & 0xf;
2551 int i;
2552
2553 /* Pop VFP double-precision registers D[start]..D[start+count]. */
2554 for (i = 0; i <= count; i++)
2555 {
2556 cache->saved_regs[ARM_D0_REGNUM + start + i].addr = vsp;
2557 vsp += 8;
2558 }
2559 }
2560 else if ((insn & 0xf8) == 0xd0)
2561 {
2562 int count = insn & 0x7;
2563 int i;
2564
2565 /* Pop VFP double-precision registers D[8]..D[8+count]. */
2566 for (i = 0; i <= count; i++)
2567 {
2568 cache->saved_regs[ARM_D0_REGNUM + 8 + i].addr = vsp;
2569 vsp += 8;
2570 }
2571 }
2572 else
2573 {
2574 /* Everything else is "spare". */
2575 return NULL;
2576 }
2577 }
2578
2579 /* If we restore SP from a register, assume this was the frame register.
2580 Otherwise just fall back to SP as frame register. */
2581 if (trad_frame_realreg_p (cache->saved_regs, ARM_SP_REGNUM))
2582 cache->framereg = cache->saved_regs[ARM_SP_REGNUM].realreg;
2583 else
2584 cache->framereg = ARM_SP_REGNUM;
2585
2586 /* Determine offset to previous frame. */
2587 cache->framesize
2588 = vsp - get_frame_register_unsigned (this_frame, cache->framereg);
2589
2590 /* We already got the previous SP. */
2591 cache->prev_sp = vsp;
2592
2593 return cache;
2594}
2595
2596/* Unwinding via ARM exception table entries. Note that the sniffer
2597 already computes a filled-in prologue cache, which is then used
2598 with the same arm_prologue_this_id and arm_prologue_prev_register
2599 routines also used for prologue-parsing based unwinding. */
2600
2601static int
2602arm_exidx_unwind_sniffer (const struct frame_unwind *self,
2603 struct frame_info *this_frame,
2604 void **this_prologue_cache)
2605{
2606 struct gdbarch *gdbarch = get_frame_arch (this_frame);
2607 enum bfd_endian byte_order_for_code = gdbarch_byte_order_for_code (gdbarch);
2608 CORE_ADDR addr_in_block, exidx_region, func_start;
2609 struct arm_prologue_cache *cache;
2610 gdb_byte *entry;
2611
2612 /* See if we have an ARM exception table entry covering this address. */
2613 addr_in_block = get_frame_address_in_block (this_frame);
2614 entry = arm_find_exidx_entry (addr_in_block, &exidx_region);
2615 if (!entry)
2616 return 0;
2617
2618 /* The ARM exception table does not describe unwind information
2619 for arbitrary PC values, but is guaranteed to be correct only
2620 at call sites. We have to decide here whether we want to use
2621 ARM exception table information for this frame, or fall back
2622 to using prologue parsing. (Note that if we have DWARF CFI,
2623 this sniffer isn't even called -- CFI is always preferred.)
2624
2625 Before we make this decision, however, we check whether we
2626 actually have *symbol* information for the current frame.
2627 If not, prologue parsing would not work anyway, so we might
2628 as well use the exception table and hope for the best. */
2629 if (find_pc_partial_function (addr_in_block, NULL, &func_start, NULL))
2630 {
2631 int exc_valid = 0;
2632
2633 /* If the next frame is "normal", we are at a call site in this
2634 frame, so exception information is guaranteed to be valid. */
2635 if (get_next_frame (this_frame)
2636 && get_frame_type (get_next_frame (this_frame)) == NORMAL_FRAME)
2637 exc_valid = 1;
2638
2639 /* We also assume exception information is valid if we're currently
2640 blocked in a system call. The system library is supposed to
d9311bfa
AT
2641 ensure this, so that e.g. pthread cancellation works. */
2642 if (arm_frame_is_thumb (this_frame))
0e9e9abd 2643 {
7913a64c 2644 ULONGEST insn;
416dc9c6 2645
7913a64c
YQ
2646 if (safe_read_memory_unsigned_integer (get_frame_pc (this_frame) - 2,
2647 2, byte_order_for_code, &insn)
d9311bfa
AT
2648 && (insn & 0xff00) == 0xdf00 /* svc */)
2649 exc_valid = 1;
0e9e9abd 2650 }
d9311bfa
AT
2651 else
2652 {
7913a64c 2653 ULONGEST insn;
416dc9c6 2654
7913a64c
YQ
2655 if (safe_read_memory_unsigned_integer (get_frame_pc (this_frame) - 4,
2656 4, byte_order_for_code, &insn)
d9311bfa
AT
2657 && (insn & 0x0f000000) == 0x0f000000 /* svc */)
2658 exc_valid = 1;
2659 }
2660
0e9e9abd
UW
2661 /* Bail out if we don't know that exception information is valid. */
2662 if (!exc_valid)
2663 return 0;
2664
2665 /* The ARM exception index does not mark the *end* of the region
2666 covered by the entry, and some functions will not have any entry.
2667 To correctly recognize the end of the covered region, the linker
2668 should have inserted dummy records with a CANTUNWIND marker.
2669
2670 Unfortunately, current versions of GNU ld do not reliably do
2671 this, and thus we may have found an incorrect entry above.
2672 As a (temporary) sanity check, we only use the entry if it
2673 lies *within* the bounds of the function. Note that this check
2674 might reject perfectly valid entries that just happen to cover
2675 multiple functions; therefore this check ought to be removed
2676 once the linker is fixed. */
2677 if (func_start > exidx_region)
2678 return 0;
2679 }
2680
2681 /* Decode the list of unwinding instructions into a prologue cache.
2682 Note that this may fail due to e.g. a "refuse to unwind" code. */
2683 cache = arm_exidx_fill_cache (this_frame, entry);
2684 if (!cache)
2685 return 0;
2686
2687 *this_prologue_cache = cache;
2688 return 1;
2689}
2690
2691struct frame_unwind arm_exidx_unwind = {
2692 NORMAL_FRAME,
8fbca658 2693 default_frame_unwind_stop_reason,
0e9e9abd
UW
2694 arm_prologue_this_id,
2695 arm_prologue_prev_register,
2696 NULL,
2697 arm_exidx_unwind_sniffer
2698};
2699
779aa56f
YQ
2700static struct arm_prologue_cache *
2701arm_make_epilogue_frame_cache (struct frame_info *this_frame)
2702{
2703 struct arm_prologue_cache *cache;
779aa56f
YQ
2704 int reg;
2705
2706 cache = FRAME_OBSTACK_ZALLOC (struct arm_prologue_cache);
2707 cache->saved_regs = trad_frame_alloc_saved_regs (this_frame);
2708
2709 /* Still rely on the offset calculated from prologue. */
2710 arm_scan_prologue (this_frame, cache);
2711
2712 /* Since we are in epilogue, the SP has been restored. */
2713 cache->prev_sp = get_frame_register_unsigned (this_frame, ARM_SP_REGNUM);
2714
2715 /* Calculate actual addresses of saved registers using offsets
2716 determined by arm_scan_prologue. */
2717 for (reg = 0; reg < gdbarch_num_regs (get_frame_arch (this_frame)); reg++)
2718 if (trad_frame_addr_p (cache->saved_regs, reg))
2719 cache->saved_regs[reg].addr += cache->prev_sp;
2720
2721 return cache;
2722}
2723
2724/* Implementation of function hook 'this_id' in
2725 'struct frame_uwnind' for epilogue unwinder. */
2726
2727static void
2728arm_epilogue_frame_this_id (struct frame_info *this_frame,
2729 void **this_cache,
2730 struct frame_id *this_id)
2731{
2732 struct arm_prologue_cache *cache;
2733 CORE_ADDR pc, func;
2734
2735 if (*this_cache == NULL)
2736 *this_cache = arm_make_epilogue_frame_cache (this_frame);
2737 cache = (struct arm_prologue_cache *) *this_cache;
2738
2739 /* Use function start address as part of the frame ID. If we cannot
2740 identify the start address (due to missing symbol information),
2741 fall back to just using the current PC. */
2742 pc = get_frame_pc (this_frame);
2743 func = get_frame_func (this_frame);
fb3f3d25 2744 if (func == 0)
779aa56f
YQ
2745 func = pc;
2746
2747 (*this_id) = frame_id_build (cache->prev_sp, pc);
2748}
2749
2750/* Implementation of function hook 'prev_register' in
2751 'struct frame_uwnind' for epilogue unwinder. */
2752
2753static struct value *
2754arm_epilogue_frame_prev_register (struct frame_info *this_frame,
2755 void **this_cache, int regnum)
2756{
779aa56f
YQ
2757 if (*this_cache == NULL)
2758 *this_cache = arm_make_epilogue_frame_cache (this_frame);
779aa56f
YQ
2759
2760 return arm_prologue_prev_register (this_frame, this_cache, regnum);
2761}
2762
2763static int arm_stack_frame_destroyed_p_1 (struct gdbarch *gdbarch,
2764 CORE_ADDR pc);
2765static int thumb_stack_frame_destroyed_p (struct gdbarch *gdbarch,
2766 CORE_ADDR pc);
2767
2768/* Implementation of function hook 'sniffer' in
2769 'struct frame_uwnind' for epilogue unwinder. */
2770
2771static int
2772arm_epilogue_frame_sniffer (const struct frame_unwind *self,
2773 struct frame_info *this_frame,
2774 void **this_prologue_cache)
2775{
2776 if (frame_relative_level (this_frame) == 0)
2777 {
2778 struct gdbarch *gdbarch = get_frame_arch (this_frame);
2779 CORE_ADDR pc = get_frame_pc (this_frame);
2780
2781 if (arm_frame_is_thumb (this_frame))
2782 return thumb_stack_frame_destroyed_p (gdbarch, pc);
2783 else
2784 return arm_stack_frame_destroyed_p_1 (gdbarch, pc);
2785 }
2786 else
2787 return 0;
2788}
2789
2790/* Frame unwinder from epilogue. */
2791
2792static const struct frame_unwind arm_epilogue_frame_unwind =
2793{
2794 NORMAL_FRAME,
2795 default_frame_unwind_stop_reason,
2796 arm_epilogue_frame_this_id,
2797 arm_epilogue_frame_prev_register,
2798 NULL,
2799 arm_epilogue_frame_sniffer,
2800};
2801
80d8d390
YQ
2802/* Recognize GCC's trampoline for thumb call-indirect. If we are in a
2803 trampoline, return the target PC. Otherwise return 0.
2804
2805 void call0a (char c, short s, int i, long l) {}
2806
2807 int main (void)
2808 {
2809 (*pointer_to_call0a) (c, s, i, l);
2810 }
2811
2812 Instead of calling a stub library function _call_via_xx (xx is
2813 the register name), GCC may inline the trampoline in the object
2814 file as below (register r2 has the address of call0a).
2815
2816 .global main
2817 .type main, %function
2818 ...
2819 bl .L1
2820 ...
2821 .size main, .-main
2822
2823 .L1:
2824 bx r2
2825
2826 The trampoline 'bx r2' doesn't belong to main. */
2827
2828static CORE_ADDR
2829arm_skip_bx_reg (struct frame_info *frame, CORE_ADDR pc)
2830{
2831 /* The heuristics of recognizing such trampoline is that FRAME is
2832 executing in Thumb mode and the instruction on PC is 'bx Rm'. */
2833 if (arm_frame_is_thumb (frame))
2834 {
2835 gdb_byte buf[2];
2836
2837 if (target_read_memory (pc, buf, 2) == 0)
2838 {
2839 struct gdbarch *gdbarch = get_frame_arch (frame);
2840 enum bfd_endian byte_order_for_code
2841 = gdbarch_byte_order_for_code (gdbarch);
2842 uint16_t insn
2843 = extract_unsigned_integer (buf, 2, byte_order_for_code);
2844
2845 if ((insn & 0xff80) == 0x4700) /* bx <Rm> */
2846 {
2847 CORE_ADDR dest
2848 = get_frame_register_unsigned (frame, bits (insn, 3, 6));
2849
2850 /* Clear the LSB so that gdb core sets step-resume
2851 breakpoint at the right address. */
2852 return UNMAKE_THUMB_ADDR (dest);
2853 }
2854 }
2855 }
2856
2857 return 0;
2858}
2859
909cf6ea 2860static struct arm_prologue_cache *
a262aec2 2861arm_make_stub_cache (struct frame_info *this_frame)
909cf6ea 2862{
909cf6ea 2863 struct arm_prologue_cache *cache;
909cf6ea 2864
35d5d4ee 2865 cache = FRAME_OBSTACK_ZALLOC (struct arm_prologue_cache);
a262aec2 2866 cache->saved_regs = trad_frame_alloc_saved_regs (this_frame);
909cf6ea 2867
a262aec2 2868 cache->prev_sp = get_frame_register_unsigned (this_frame, ARM_SP_REGNUM);
909cf6ea
DJ
2869
2870 return cache;
2871}
2872
2873/* Our frame ID for a stub frame is the current SP and LR. */
2874
2875static void
a262aec2 2876arm_stub_this_id (struct frame_info *this_frame,
909cf6ea
DJ
2877 void **this_cache,
2878 struct frame_id *this_id)
2879{
2880 struct arm_prologue_cache *cache;
2881
2882 if (*this_cache == NULL)
a262aec2 2883 *this_cache = arm_make_stub_cache (this_frame);
9a3c8263 2884 cache = (struct arm_prologue_cache *) *this_cache;
909cf6ea 2885
a262aec2 2886 *this_id = frame_id_build (cache->prev_sp, get_frame_pc (this_frame));
909cf6ea
DJ
2887}
2888
a262aec2
DJ
2889static int
2890arm_stub_unwind_sniffer (const struct frame_unwind *self,
2891 struct frame_info *this_frame,
2892 void **this_prologue_cache)
909cf6ea 2893{
93d42b30 2894 CORE_ADDR addr_in_block;
948f8e3d 2895 gdb_byte dummy[4];
18d18ac8
YQ
2896 CORE_ADDR pc, start_addr;
2897 const char *name;
909cf6ea 2898
a262aec2 2899 addr_in_block = get_frame_address_in_block (this_frame);
18d18ac8 2900 pc = get_frame_pc (this_frame);
3e5d3a5a 2901 if (in_plt_section (addr_in_block)
fc36e839
DE
2902 /* We also use the stub winder if the target memory is unreadable
2903 to avoid having the prologue unwinder trying to read it. */
18d18ac8
YQ
2904 || target_read_memory (pc, dummy, 4) != 0)
2905 return 1;
2906
2907 if (find_pc_partial_function (pc, &name, &start_addr, NULL) == 0
2908 && arm_skip_bx_reg (this_frame, pc) != 0)
a262aec2 2909 return 1;
909cf6ea 2910
a262aec2 2911 return 0;
909cf6ea
DJ
2912}
2913
a262aec2
DJ
2914struct frame_unwind arm_stub_unwind = {
2915 NORMAL_FRAME,
8fbca658 2916 default_frame_unwind_stop_reason,
a262aec2
DJ
2917 arm_stub_this_id,
2918 arm_prologue_prev_register,
2919 NULL,
2920 arm_stub_unwind_sniffer
2921};
2922
2ae28aa9
YQ
2923/* Put here the code to store, into CACHE->saved_regs, the addresses
2924 of the saved registers of frame described by THIS_FRAME. CACHE is
2925 returned. */
2926
2927static struct arm_prologue_cache *
2928arm_m_exception_cache (struct frame_info *this_frame)
2929{
2930 struct gdbarch *gdbarch = get_frame_arch (this_frame);
2931 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
2932 struct arm_prologue_cache *cache;
2933 CORE_ADDR unwound_sp;
2934 LONGEST xpsr;
2935
2936 cache = FRAME_OBSTACK_ZALLOC (struct arm_prologue_cache);
2937 cache->saved_regs = trad_frame_alloc_saved_regs (this_frame);
2938
2939 unwound_sp = get_frame_register_unsigned (this_frame,
2940 ARM_SP_REGNUM);
2941
2942 /* The hardware saves eight 32-bit words, comprising xPSR,
2943 ReturnAddress, LR (R14), R12, R3, R2, R1, R0. See details in
2944 "B1.5.6 Exception entry behavior" in
2945 "ARMv7-M Architecture Reference Manual". */
2946 cache->saved_regs[0].addr = unwound_sp;
2947 cache->saved_regs[1].addr = unwound_sp + 4;
2948 cache->saved_regs[2].addr = unwound_sp + 8;
2949 cache->saved_regs[3].addr = unwound_sp + 12;
2950 cache->saved_regs[12].addr = unwound_sp + 16;
2951 cache->saved_regs[14].addr = unwound_sp + 20;
2952 cache->saved_regs[15].addr = unwound_sp + 24;
2953 cache->saved_regs[ARM_PS_REGNUM].addr = unwound_sp + 28;
2954
2955 /* If bit 9 of the saved xPSR is set, then there is a four-byte
2956 aligner between the top of the 32-byte stack frame and the
2957 previous context's stack pointer. */
2958 cache->prev_sp = unwound_sp + 32;
2959 if (safe_read_memory_integer (unwound_sp + 28, 4, byte_order, &xpsr)
2960 && (xpsr & (1 << 9)) != 0)
2961 cache->prev_sp += 4;
2962
2963 return cache;
2964}
2965
2966/* Implementation of function hook 'this_id' in
2967 'struct frame_uwnind'. */
2968
2969static void
2970arm_m_exception_this_id (struct frame_info *this_frame,
2971 void **this_cache,
2972 struct frame_id *this_id)
2973{
2974 struct arm_prologue_cache *cache;
2975
2976 if (*this_cache == NULL)
2977 *this_cache = arm_m_exception_cache (this_frame);
9a3c8263 2978 cache = (struct arm_prologue_cache *) *this_cache;
2ae28aa9
YQ
2979
2980 /* Our frame ID for a stub frame is the current SP and LR. */
2981 *this_id = frame_id_build (cache->prev_sp,
2982 get_frame_pc (this_frame));
2983}
2984
2985/* Implementation of function hook 'prev_register' in
2986 'struct frame_uwnind'. */
2987
2988static struct value *
2989arm_m_exception_prev_register (struct frame_info *this_frame,
2990 void **this_cache,
2991 int prev_regnum)
2992{
2ae28aa9
YQ
2993 struct arm_prologue_cache *cache;
2994
2995 if (*this_cache == NULL)
2996 *this_cache = arm_m_exception_cache (this_frame);
9a3c8263 2997 cache = (struct arm_prologue_cache *) *this_cache;
2ae28aa9
YQ
2998
2999 /* The value was already reconstructed into PREV_SP. */
3000 if (prev_regnum == ARM_SP_REGNUM)
3001 return frame_unwind_got_constant (this_frame, prev_regnum,
3002 cache->prev_sp);
3003
3004 return trad_frame_get_prev_register (this_frame, cache->saved_regs,
3005 prev_regnum);
3006}
3007
3008/* Implementation of function hook 'sniffer' in
3009 'struct frame_uwnind'. */
3010
3011static int
3012arm_m_exception_unwind_sniffer (const struct frame_unwind *self,
3013 struct frame_info *this_frame,
3014 void **this_prologue_cache)
3015{
3016 CORE_ADDR this_pc = get_frame_pc (this_frame);
3017
3018 /* No need to check is_m; this sniffer is only registered for
3019 M-profile architectures. */
3020
ca90e760
FH
3021 /* Check if exception frame returns to a magic PC value. */
3022 return arm_m_addr_is_magic (this_pc);
2ae28aa9
YQ
3023}
3024
3025/* Frame unwinder for M-profile exceptions. */
3026
3027struct frame_unwind arm_m_exception_unwind =
3028{
3029 SIGTRAMP_FRAME,
3030 default_frame_unwind_stop_reason,
3031 arm_m_exception_this_id,
3032 arm_m_exception_prev_register,
3033 NULL,
3034 arm_m_exception_unwind_sniffer
3035};
3036
24de872b 3037static CORE_ADDR
a262aec2 3038arm_normal_frame_base (struct frame_info *this_frame, void **this_cache)
24de872b
DJ
3039{
3040 struct arm_prologue_cache *cache;
3041
eb5492fa 3042 if (*this_cache == NULL)
a262aec2 3043 *this_cache = arm_make_prologue_cache (this_frame);
9a3c8263 3044 cache = (struct arm_prologue_cache *) *this_cache;
eb5492fa 3045
4be43953 3046 return cache->prev_sp - cache->framesize;
24de872b
DJ
3047}
3048
eb5492fa
DJ
3049struct frame_base arm_normal_base = {
3050 &arm_prologue_unwind,
3051 arm_normal_frame_base,
3052 arm_normal_frame_base,
3053 arm_normal_frame_base
3054};
3055
b39cc962
DJ
3056static struct value *
3057arm_dwarf2_prev_register (struct frame_info *this_frame, void **this_cache,
3058 int regnum)
3059{
24568a2c 3060 struct gdbarch * gdbarch = get_frame_arch (this_frame);
b39cc962 3061 CORE_ADDR lr, cpsr;
9779414d 3062 ULONGEST t_bit = arm_psr_thumb_bit (gdbarch);
b39cc962
DJ
3063
3064 switch (regnum)
3065 {
3066 case ARM_PC_REGNUM:
3067 /* The PC is normally copied from the return column, which
3068 describes saves of LR. However, that version may have an
3069 extra bit set to indicate Thumb state. The bit is not
3070 part of the PC. */
3071 lr = frame_unwind_register_unsigned (this_frame, ARM_LR_REGNUM);
3072 return frame_unwind_got_constant (this_frame, regnum,
24568a2c 3073 arm_addr_bits_remove (gdbarch, lr));
b39cc962
DJ
3074
3075 case ARM_PS_REGNUM:
3076 /* Reconstruct the T bit; see arm_prologue_prev_register for details. */
ca38c58e 3077 cpsr = get_frame_register_unsigned (this_frame, regnum);
b39cc962
DJ
3078 lr = frame_unwind_register_unsigned (this_frame, ARM_LR_REGNUM);
3079 if (IS_THUMB_ADDR (lr))
9779414d 3080 cpsr |= t_bit;
b39cc962 3081 else
9779414d 3082 cpsr &= ~t_bit;
ca38c58e 3083 return frame_unwind_got_constant (this_frame, regnum, cpsr);
b39cc962
DJ
3084
3085 default:
3086 internal_error (__FILE__, __LINE__,
3087 _("Unexpected register %d"), regnum);
3088 }
3089}
3090
3091static void
3092arm_dwarf2_frame_init_reg (struct gdbarch *gdbarch, int regnum,
3093 struct dwarf2_frame_state_reg *reg,
3094 struct frame_info *this_frame)
3095{
3096 switch (regnum)
3097 {
3098 case ARM_PC_REGNUM:
3099 case ARM_PS_REGNUM:
3100 reg->how = DWARF2_FRAME_REG_FN;
3101 reg->loc.fn = arm_dwarf2_prev_register;
3102 break;
3103 case ARM_SP_REGNUM:
3104 reg->how = DWARF2_FRAME_REG_CFA;
3105 break;
3106 }
3107}
3108
c9cf6e20 3109/* Implement the stack_frame_destroyed_p gdbarch method. */
4024ca99
UW
3110
3111static int
c9cf6e20 3112thumb_stack_frame_destroyed_p (struct gdbarch *gdbarch, CORE_ADDR pc)
4024ca99
UW
3113{
3114 enum bfd_endian byte_order_for_code = gdbarch_byte_order_for_code (gdbarch);
3115 unsigned int insn, insn2;
3116 int found_return = 0, found_stack_adjust = 0;
3117 CORE_ADDR func_start, func_end;
3118 CORE_ADDR scan_pc;
3119 gdb_byte buf[4];
3120
3121 if (!find_pc_partial_function (pc, NULL, &func_start, &func_end))
3122 return 0;
3123
3124 /* The epilogue is a sequence of instructions along the following lines:
3125
3126 - add stack frame size to SP or FP
3127 - [if frame pointer used] restore SP from FP
3128 - restore registers from SP [may include PC]
3129 - a return-type instruction [if PC wasn't already restored]
3130
3131 In a first pass, we scan forward from the current PC and verify the
3132 instructions we find as compatible with this sequence, ending in a
3133 return instruction.
3134
3135 However, this is not sufficient to distinguish indirect function calls
3136 within a function from indirect tail calls in the epilogue in some cases.
3137 Therefore, if we didn't already find any SP-changing instruction during
3138 forward scan, we add a backward scanning heuristic to ensure we actually
3139 are in the epilogue. */
3140
3141 scan_pc = pc;
3142 while (scan_pc < func_end && !found_return)
3143 {
3144 if (target_read_memory (scan_pc, buf, 2))
3145 break;
3146
3147 scan_pc += 2;
3148 insn = extract_unsigned_integer (buf, 2, byte_order_for_code);
3149
3150 if ((insn & 0xff80) == 0x4700) /* bx <Rm> */
3151 found_return = 1;
3152 else if (insn == 0x46f7) /* mov pc, lr */
3153 found_return = 1;
540314bd 3154 else if (thumb_instruction_restores_sp (insn))
4024ca99 3155 {
b7576e5c 3156 if ((insn & 0xff00) == 0xbd00) /* pop <registers, PC> */
4024ca99
UW
3157 found_return = 1;
3158 }
db24da6d 3159 else if (thumb_insn_size (insn) == 4) /* 32-bit Thumb-2 instruction */
4024ca99
UW
3160 {
3161 if (target_read_memory (scan_pc, buf, 2))
3162 break;
3163
3164 scan_pc += 2;
3165 insn2 = extract_unsigned_integer (buf, 2, byte_order_for_code);
3166
3167 if (insn == 0xe8bd) /* ldm.w sp!, <registers> */
3168 {
4024ca99
UW
3169 if (insn2 & 0x8000) /* <registers> include PC. */
3170 found_return = 1;
3171 }
3172 else if (insn == 0xf85d /* ldr.w <Rt>, [sp], #4 */
3173 && (insn2 & 0x0fff) == 0x0b04)
3174 {
4024ca99
UW
3175 if ((insn2 & 0xf000) == 0xf000) /* <Rt> is PC. */
3176 found_return = 1;
3177 }
3178 else if ((insn & 0xffbf) == 0xecbd /* vldm sp!, <list> */
3179 && (insn2 & 0x0e00) == 0x0a00)
6b65d1b6 3180 ;
4024ca99
UW
3181 else
3182 break;
3183 }
3184 else
3185 break;
3186 }
3187
3188 if (!found_return)
3189 return 0;
3190
3191 /* Since any instruction in the epilogue sequence, with the possible
3192 exception of return itself, updates the stack pointer, we need to
3193 scan backwards for at most one instruction. Try either a 16-bit or
3194 a 32-bit instruction. This is just a heuristic, so we do not worry
0963b4bd 3195 too much about false positives. */
4024ca99 3196
6b65d1b6
YQ
3197 if (pc - 4 < func_start)
3198 return 0;
3199 if (target_read_memory (pc - 4, buf, 4))
3200 return 0;
4024ca99 3201
6b65d1b6
YQ
3202 insn = extract_unsigned_integer (buf, 2, byte_order_for_code);
3203 insn2 = extract_unsigned_integer (buf + 2, 2, byte_order_for_code);
3204
3205 if (thumb_instruction_restores_sp (insn2))
3206 found_stack_adjust = 1;
3207 else if (insn == 0xe8bd) /* ldm.w sp!, <registers> */
3208 found_stack_adjust = 1;
3209 else if (insn == 0xf85d /* ldr.w <Rt>, [sp], #4 */
3210 && (insn2 & 0x0fff) == 0x0b04)
3211 found_stack_adjust = 1;
3212 else if ((insn & 0xffbf) == 0xecbd /* vldm sp!, <list> */
3213 && (insn2 & 0x0e00) == 0x0a00)
3214 found_stack_adjust = 1;
4024ca99
UW
3215
3216 return found_stack_adjust;
3217}
3218
4024ca99 3219static int
c58b006a 3220arm_stack_frame_destroyed_p_1 (struct gdbarch *gdbarch, CORE_ADDR pc)
4024ca99
UW
3221{
3222 enum bfd_endian byte_order_for_code = gdbarch_byte_order_for_code (gdbarch);
3223 unsigned int insn;
f303bc3e 3224 int found_return;
4024ca99
UW
3225 CORE_ADDR func_start, func_end;
3226
4024ca99
UW
3227 if (!find_pc_partial_function (pc, NULL, &func_start, &func_end))
3228 return 0;
3229
3230 /* We are in the epilogue if the previous instruction was a stack
3231 adjustment and the next instruction is a possible return (bx, mov
3232 pc, or pop). We could have to scan backwards to find the stack
3233 adjustment, or forwards to find the return, but this is a decent
3234 approximation. First scan forwards. */
3235
3236 found_return = 0;
3237 insn = read_memory_unsigned_integer (pc, 4, byte_order_for_code);
3238 if (bits (insn, 28, 31) != INST_NV)
3239 {
3240 if ((insn & 0x0ffffff0) == 0x012fff10)
3241 /* BX. */
3242 found_return = 1;
3243 else if ((insn & 0x0ffffff0) == 0x01a0f000)
3244 /* MOV PC. */
3245 found_return = 1;
3246 else if ((insn & 0x0fff0000) == 0x08bd0000
3247 && (insn & 0x0000c000) != 0)
3248 /* POP (LDMIA), including PC or LR. */
3249 found_return = 1;
3250 }
3251
3252 if (!found_return)
3253 return 0;
3254
3255 /* Scan backwards. This is just a heuristic, so do not worry about
3256 false positives from mode changes. */
3257
3258 if (pc < func_start + 4)
3259 return 0;
3260
3261 insn = read_memory_unsigned_integer (pc - 4, 4, byte_order_for_code);
f303bc3e 3262 if (arm_instruction_restores_sp (insn))
4024ca99
UW
3263 return 1;
3264
3265 return 0;
3266}
3267
c58b006a
YQ
3268/* Implement the stack_frame_destroyed_p gdbarch method. */
3269
3270static int
3271arm_stack_frame_destroyed_p (struct gdbarch *gdbarch, CORE_ADDR pc)
3272{
3273 if (arm_pc_is_thumb (gdbarch, pc))
3274 return thumb_stack_frame_destroyed_p (gdbarch, pc);
3275 else
3276 return arm_stack_frame_destroyed_p_1 (gdbarch, pc);
3277}
4024ca99 3278
2dd604e7
RE
3279/* When arguments must be pushed onto the stack, they go on in reverse
3280 order. The code below implements a FILO (stack) to do this. */
3281
3282struct stack_item
3283{
3284 int len;
3285 struct stack_item *prev;
7c543f7b 3286 gdb_byte *data;
2dd604e7
RE
3287};
3288
3289static struct stack_item *
df3b6708 3290push_stack_item (struct stack_item *prev, const gdb_byte *contents, int len)
2dd604e7
RE
3291{
3292 struct stack_item *si;
8d749320 3293 si = XNEW (struct stack_item);
7c543f7b 3294 si->data = (gdb_byte *) xmalloc (len);
2dd604e7
RE
3295 si->len = len;
3296 si->prev = prev;
3297 memcpy (si->data, contents, len);
3298 return si;
3299}
3300
3301static struct stack_item *
3302pop_stack_item (struct stack_item *si)
3303{
3304 struct stack_item *dead = si;
3305 si = si->prev;
3306 xfree (dead->data);
3307 xfree (dead);
3308 return si;
3309}
3310
030197b4
AB
3311/* Implement the gdbarch type alignment method, overrides the generic
3312 alignment algorithm for anything that is arm specific. */
2af48f68 3313
030197b4
AB
3314static ULONGEST
3315arm_type_align (gdbarch *gdbarch, struct type *t)
2af48f68 3316{
2af48f68 3317 t = check_typedef (t);
030197b4 3318 if (TYPE_CODE (t) == TYPE_CODE_ARRAY && TYPE_VECTOR (t))
2af48f68 3319 {
030197b4
AB
3320 /* Use the natural alignment for vector types (the same for
3321 scalar type), but the maximum alignment is 64-bit. */
3322 if (TYPE_LENGTH (t) > 8)
3323 return 8;
c4312b19 3324 else
030197b4 3325 return TYPE_LENGTH (t);
2af48f68 3326 }
030197b4
AB
3327
3328 /* Allow the common code to calculate the alignment. */
3329 return 0;
2af48f68
PB
3330}
3331
90445bd3
DJ
3332/* Possible base types for a candidate for passing and returning in
3333 VFP registers. */
3334
3335enum arm_vfp_cprc_base_type
3336{
3337 VFP_CPRC_UNKNOWN,
3338 VFP_CPRC_SINGLE,
3339 VFP_CPRC_DOUBLE,
3340 VFP_CPRC_VEC64,
3341 VFP_CPRC_VEC128
3342};
3343
3344/* The length of one element of base type B. */
3345
3346static unsigned
3347arm_vfp_cprc_unit_length (enum arm_vfp_cprc_base_type b)
3348{
3349 switch (b)
3350 {
3351 case VFP_CPRC_SINGLE:
3352 return 4;
3353 case VFP_CPRC_DOUBLE:
3354 return 8;
3355 case VFP_CPRC_VEC64:
3356 return 8;
3357 case VFP_CPRC_VEC128:
3358 return 16;
3359 default:
3360 internal_error (__FILE__, __LINE__, _("Invalid VFP CPRC type: %d."),
3361 (int) b);
3362 }
3363}
3364
3365/* The character ('s', 'd' or 'q') for the type of VFP register used
3366 for passing base type B. */
3367
3368static int
3369arm_vfp_cprc_reg_char (enum arm_vfp_cprc_base_type b)
3370{
3371 switch (b)
3372 {
3373 case VFP_CPRC_SINGLE:
3374 return 's';
3375 case VFP_CPRC_DOUBLE:
3376 return 'd';
3377 case VFP_CPRC_VEC64:
3378 return 'd';
3379 case VFP_CPRC_VEC128:
3380 return 'q';
3381 default:
3382 internal_error (__FILE__, __LINE__, _("Invalid VFP CPRC type: %d."),
3383 (int) b);
3384 }
3385}
3386
3387/* Determine whether T may be part of a candidate for passing and
3388 returning in VFP registers, ignoring the limit on the total number
3389 of components. If *BASE_TYPE is VFP_CPRC_UNKNOWN, set it to the
3390 classification of the first valid component found; if it is not
3391 VFP_CPRC_UNKNOWN, all components must have the same classification
3392 as *BASE_TYPE. If it is found that T contains a type not permitted
3393 for passing and returning in VFP registers, a type differently
3394 classified from *BASE_TYPE, or two types differently classified
3395 from each other, return -1, otherwise return the total number of
3396 base-type elements found (possibly 0 in an empty structure or
817e0957
YQ
3397 array). Vector types are not currently supported, matching the
3398 generic AAPCS support. */
90445bd3
DJ
3399
3400static int
3401arm_vfp_cprc_sub_candidate (struct type *t,
3402 enum arm_vfp_cprc_base_type *base_type)
3403{
3404 t = check_typedef (t);
3405 switch (TYPE_CODE (t))
3406 {
3407 case TYPE_CODE_FLT:
3408 switch (TYPE_LENGTH (t))
3409 {
3410 case 4:
3411 if (*base_type == VFP_CPRC_UNKNOWN)
3412 *base_type = VFP_CPRC_SINGLE;
3413 else if (*base_type != VFP_CPRC_SINGLE)
3414 return -1;
3415 return 1;
3416
3417 case 8:
3418 if (*base_type == VFP_CPRC_UNKNOWN)
3419 *base_type = VFP_CPRC_DOUBLE;
3420 else if (*base_type != VFP_CPRC_DOUBLE)
3421 return -1;
3422 return 1;
3423
3424 default:
3425 return -1;
3426 }
3427 break;
3428
817e0957
YQ
3429 case TYPE_CODE_COMPLEX:
3430 /* Arguments of complex T where T is one of the types float or
3431 double get treated as if they are implemented as:
3432
3433 struct complexT
3434 {
3435 T real;
3436 T imag;
5f52445b
YQ
3437 };
3438
3439 */
817e0957
YQ
3440 switch (TYPE_LENGTH (t))
3441 {
3442 case 8:
3443 if (*base_type == VFP_CPRC_UNKNOWN)
3444 *base_type = VFP_CPRC_SINGLE;
3445 else if (*base_type != VFP_CPRC_SINGLE)
3446 return -1;
3447 return 2;
3448
3449 case 16:
3450 if (*base_type == VFP_CPRC_UNKNOWN)
3451 *base_type = VFP_CPRC_DOUBLE;
3452 else if (*base_type != VFP_CPRC_DOUBLE)
3453 return -1;
3454 return 2;
3455
3456 default:
3457 return -1;
3458 }
3459 break;
3460
90445bd3
DJ
3461 case TYPE_CODE_ARRAY:
3462 {
c4312b19 3463 if (TYPE_VECTOR (t))
90445bd3 3464 {
c4312b19
YQ
3465 /* A 64-bit or 128-bit containerized vector type are VFP
3466 CPRCs. */
3467 switch (TYPE_LENGTH (t))
3468 {
3469 case 8:
3470 if (*base_type == VFP_CPRC_UNKNOWN)
3471 *base_type = VFP_CPRC_VEC64;
3472 return 1;
3473 case 16:
3474 if (*base_type == VFP_CPRC_UNKNOWN)
3475 *base_type = VFP_CPRC_VEC128;
3476 return 1;
3477 default:
3478 return -1;
3479 }
3480 }
3481 else
3482 {
3483 int count;
3484 unsigned unitlen;
3485
3486 count = arm_vfp_cprc_sub_candidate (TYPE_TARGET_TYPE (t),
3487 base_type);
3488 if (count == -1)
3489 return -1;
3490 if (TYPE_LENGTH (t) == 0)
3491 {
3492 gdb_assert (count == 0);
3493 return 0;
3494 }
3495 else if (count == 0)
3496 return -1;
3497 unitlen = arm_vfp_cprc_unit_length (*base_type);
3498 gdb_assert ((TYPE_LENGTH (t) % unitlen) == 0);
3499 return TYPE_LENGTH (t) / unitlen;
90445bd3 3500 }
90445bd3
DJ
3501 }
3502 break;
3503
3504 case TYPE_CODE_STRUCT:
3505 {
3506 int count = 0;
3507 unsigned unitlen;
3508 int i;
3509 for (i = 0; i < TYPE_NFIELDS (t); i++)
3510 {
1040b979
YQ
3511 int sub_count = 0;
3512
3513 if (!field_is_static (&TYPE_FIELD (t, i)))
3514 sub_count = arm_vfp_cprc_sub_candidate (TYPE_FIELD_TYPE (t, i),
3515 base_type);
90445bd3
DJ
3516 if (sub_count == -1)
3517 return -1;
3518 count += sub_count;
3519 }
3520 if (TYPE_LENGTH (t) == 0)
3521 {
3522 gdb_assert (count == 0);
3523 return 0;
3524 }
3525 else if (count == 0)
3526 return -1;
3527 unitlen = arm_vfp_cprc_unit_length (*base_type);
3528 if (TYPE_LENGTH (t) != unitlen * count)
3529 return -1;
3530 return count;
3531 }
3532
3533 case TYPE_CODE_UNION:
3534 {
3535 int count = 0;
3536 unsigned unitlen;
3537 int i;
3538 for (i = 0; i < TYPE_NFIELDS (t); i++)
3539 {
3540 int sub_count = arm_vfp_cprc_sub_candidate (TYPE_FIELD_TYPE (t, i),
3541 base_type);
3542 if (sub_count == -1)
3543 return -1;
3544 count = (count > sub_count ? count : sub_count);
3545 }
3546 if (TYPE_LENGTH (t) == 0)
3547 {
3548 gdb_assert (count == 0);
3549 return 0;
3550 }
3551 else if (count == 0)
3552 return -1;
3553 unitlen = arm_vfp_cprc_unit_length (*base_type);
3554 if (TYPE_LENGTH (t) != unitlen * count)
3555 return -1;
3556 return count;
3557 }
3558
3559 default:
3560 break;
3561 }
3562
3563 return -1;
3564}
3565
3566/* Determine whether T is a VFP co-processor register candidate (CPRC)
3567 if passed to or returned from a non-variadic function with the VFP
3568 ABI in effect. Return 1 if it is, 0 otherwise. If it is, set
3569 *BASE_TYPE to the base type for T and *COUNT to the number of
3570 elements of that base type before returning. */
3571
3572static int
3573arm_vfp_call_candidate (struct type *t, enum arm_vfp_cprc_base_type *base_type,
3574 int *count)
3575{
3576 enum arm_vfp_cprc_base_type b = VFP_CPRC_UNKNOWN;
3577 int c = arm_vfp_cprc_sub_candidate (t, &b);
3578 if (c <= 0 || c > 4)
3579 return 0;
3580 *base_type = b;
3581 *count = c;
3582 return 1;
3583}
3584
3585/* Return 1 if the VFP ABI should be used for passing arguments to and
3586 returning values from a function of type FUNC_TYPE, 0
3587 otherwise. */
3588
3589static int
3590arm_vfp_abi_for_function (struct gdbarch *gdbarch, struct type *func_type)
3591{
3592 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
3593 /* Variadic functions always use the base ABI. Assume that functions
3594 without debug info are not variadic. */
3595 if (func_type && TYPE_VARARGS (check_typedef (func_type)))
3596 return 0;
3597 /* The VFP ABI is only supported as a variant of AAPCS. */
3598 if (tdep->arm_abi != ARM_ABI_AAPCS)
3599 return 0;
3600 return gdbarch_tdep (gdbarch)->fp_model == ARM_FLOAT_VFP;
3601}
3602
3603/* We currently only support passing parameters in integer registers, which
3604 conforms with GCC's default model, and VFP argument passing following
3605 the VFP variant of AAPCS. Several other variants exist and
2dd604e7
RE
3606 we should probably support some of them based on the selected ABI. */
3607
3608static CORE_ADDR
7d9b040b 3609arm_push_dummy_call (struct gdbarch *gdbarch, struct value *function,
6a65450a 3610 struct regcache *regcache, CORE_ADDR bp_addr, int nargs,
cf84fa6b
AH
3611 struct value **args, CORE_ADDR sp,
3612 function_call_return_method return_method,
6a65450a 3613 CORE_ADDR struct_addr)
2dd604e7 3614{
e17a4113 3615 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
2dd604e7
RE
3616 int argnum;
3617 int argreg;
3618 int nstack;
3619 struct stack_item *si = NULL;
90445bd3
DJ
3620 int use_vfp_abi;
3621 struct type *ftype;
3622 unsigned vfp_regs_free = (1 << 16) - 1;
3623
3624 /* Determine the type of this function and whether the VFP ABI
3625 applies. */
3626 ftype = check_typedef (value_type (function));
3627 if (TYPE_CODE (ftype) == TYPE_CODE_PTR)
3628 ftype = check_typedef (TYPE_TARGET_TYPE (ftype));
3629 use_vfp_abi = arm_vfp_abi_for_function (gdbarch, ftype);
2dd604e7 3630
6a65450a
AC
3631 /* Set the return address. For the ARM, the return breakpoint is
3632 always at BP_ADDR. */
9779414d 3633 if (arm_pc_is_thumb (gdbarch, bp_addr))
9dca5578 3634 bp_addr |= 1;
6a65450a 3635 regcache_cooked_write_unsigned (regcache, ARM_LR_REGNUM, bp_addr);
2dd604e7
RE
3636
3637 /* Walk through the list of args and determine how large a temporary
3638 stack is required. Need to take care here as structs may be
7a9dd1b2 3639 passed on the stack, and we have to push them. */
2dd604e7
RE
3640 nstack = 0;
3641
3642 argreg = ARM_A1_REGNUM;
3643 nstack = 0;
3644
2dd604e7
RE
3645 /* The struct_return pointer occupies the first parameter
3646 passing register. */
cf84fa6b 3647 if (return_method == return_method_struct)
2dd604e7
RE
3648 {
3649 if (arm_debug)
5af949e3 3650 fprintf_unfiltered (gdb_stdlog, "struct return in %s = %s\n",
2af46ca0 3651 gdbarch_register_name (gdbarch, argreg),
5af949e3 3652 paddress (gdbarch, struct_addr));
2dd604e7
RE
3653 regcache_cooked_write_unsigned (regcache, argreg, struct_addr);
3654 argreg++;
3655 }
3656
3657 for (argnum = 0; argnum < nargs; argnum++)
3658 {
3659 int len;
3660 struct type *arg_type;
3661 struct type *target_type;
3662 enum type_code typecode;
8c6363cf 3663 const bfd_byte *val;
2af48f68 3664 int align;
90445bd3
DJ
3665 enum arm_vfp_cprc_base_type vfp_base_type;
3666 int vfp_base_count;
3667 int may_use_core_reg = 1;
2dd604e7 3668
df407dfe 3669 arg_type = check_typedef (value_type (args[argnum]));
2dd604e7
RE
3670 len = TYPE_LENGTH (arg_type);
3671 target_type = TYPE_TARGET_TYPE (arg_type);
3672 typecode = TYPE_CODE (arg_type);
8c6363cf 3673 val = value_contents (args[argnum]);
2dd604e7 3674
030197b4 3675 align = type_align (arg_type);
2af48f68 3676 /* Round alignment up to a whole number of words. */
f0452268
AH
3677 align = (align + ARM_INT_REGISTER_SIZE - 1)
3678 & ~(ARM_INT_REGISTER_SIZE - 1);
2af48f68
PB
3679 /* Different ABIs have different maximum alignments. */
3680 if (gdbarch_tdep (gdbarch)->arm_abi == ARM_ABI_APCS)
3681 {
3682 /* The APCS ABI only requires word alignment. */
f0452268 3683 align = ARM_INT_REGISTER_SIZE;
2af48f68
PB
3684 }
3685 else
3686 {
3687 /* The AAPCS requires at most doubleword alignment. */
f0452268
AH
3688 if (align > ARM_INT_REGISTER_SIZE * 2)
3689 align = ARM_INT_REGISTER_SIZE * 2;
2af48f68
PB
3690 }
3691
90445bd3
DJ
3692 if (use_vfp_abi
3693 && arm_vfp_call_candidate (arg_type, &vfp_base_type,
3694 &vfp_base_count))
3695 {
3696 int regno;
3697 int unit_length;
3698 int shift;
3699 unsigned mask;
3700
3701 /* Because this is a CPRC it cannot go in a core register or
3702 cause a core register to be skipped for alignment.
3703 Either it goes in VFP registers and the rest of this loop
3704 iteration is skipped for this argument, or it goes on the
3705 stack (and the stack alignment code is correct for this
3706 case). */
3707 may_use_core_reg = 0;
3708
3709 unit_length = arm_vfp_cprc_unit_length (vfp_base_type);
3710 shift = unit_length / 4;
3711 mask = (1 << (shift * vfp_base_count)) - 1;
3712 for (regno = 0; regno < 16; regno += shift)
3713 if (((vfp_regs_free >> regno) & mask) == mask)
3714 break;
3715
3716 if (regno < 16)
3717 {
3718 int reg_char;
3719 int reg_scaled;
3720 int i;
3721
3722 vfp_regs_free &= ~(mask << regno);
3723 reg_scaled = regno / shift;
3724 reg_char = arm_vfp_cprc_reg_char (vfp_base_type);
3725 for (i = 0; i < vfp_base_count; i++)
3726 {
3727 char name_buf[4];
3728 int regnum;
58d6951d
DJ
3729 if (reg_char == 'q')
3730 arm_neon_quad_write (gdbarch, regcache, reg_scaled + i,
90445bd3 3731 val + i * unit_length);
58d6951d
DJ
3732 else
3733 {
8c042590
PM
3734 xsnprintf (name_buf, sizeof (name_buf), "%c%d",
3735 reg_char, reg_scaled + i);
58d6951d
DJ
3736 regnum = user_reg_map_name_to_regnum (gdbarch, name_buf,
3737 strlen (name_buf));
b66f5587 3738 regcache->cooked_write (regnum, val + i * unit_length);
58d6951d 3739 }
90445bd3
DJ
3740 }
3741 continue;
3742 }
3743 else
3744 {
3745 /* This CPRC could not go in VFP registers, so all VFP
3746 registers are now marked as used. */
3747 vfp_regs_free = 0;
3748 }
3749 }
3750
2af48f68
PB
3751 /* Push stack padding for dowubleword alignment. */
3752 if (nstack & (align - 1))
3753 {
f0452268
AH
3754 si = push_stack_item (si, val, ARM_INT_REGISTER_SIZE);
3755 nstack += ARM_INT_REGISTER_SIZE;
2af48f68
PB
3756 }
3757
3758 /* Doubleword aligned quantities must go in even register pairs. */
90445bd3
DJ
3759 if (may_use_core_reg
3760 && argreg <= ARM_LAST_ARG_REGNUM
f0452268 3761 && align > ARM_INT_REGISTER_SIZE
2af48f68
PB
3762 && argreg & 1)
3763 argreg++;
3764
2dd604e7
RE
3765 /* If the argument is a pointer to a function, and it is a
3766 Thumb function, create a LOCAL copy of the value and set
3767 the THUMB bit in it. */
3768 if (TYPE_CODE_PTR == typecode
3769 && target_type != NULL
f96b8fa0 3770 && TYPE_CODE_FUNC == TYPE_CODE (check_typedef (target_type)))
2dd604e7 3771 {
e17a4113 3772 CORE_ADDR regval = extract_unsigned_integer (val, len, byte_order);
9779414d 3773 if (arm_pc_is_thumb (gdbarch, regval))
2dd604e7 3774 {
224c3ddb 3775 bfd_byte *copy = (bfd_byte *) alloca (len);
8c6363cf 3776 store_unsigned_integer (copy, len, byte_order,
e17a4113 3777 MAKE_THUMB_ADDR (regval));
8c6363cf 3778 val = copy;
2dd604e7
RE
3779 }
3780 }
3781
3782 /* Copy the argument to general registers or the stack in
3783 register-sized pieces. Large arguments are split between
3784 registers and stack. */
3785 while (len > 0)
3786 {
f0452268
AH
3787 int partial_len = len < ARM_INT_REGISTER_SIZE
3788 ? len : ARM_INT_REGISTER_SIZE;
ef9bd0b8
YQ
3789 CORE_ADDR regval
3790 = extract_unsigned_integer (val, partial_len, byte_order);
2dd604e7 3791
90445bd3 3792 if (may_use_core_reg && argreg <= ARM_LAST_ARG_REGNUM)
2dd604e7
RE
3793 {
3794 /* The argument is being passed in a general purpose
3795 register. */
e17a4113 3796 if (byte_order == BFD_ENDIAN_BIG)
f0452268 3797 regval <<= (ARM_INT_REGISTER_SIZE - partial_len) * 8;
2dd604e7
RE
3798 if (arm_debug)
3799 fprintf_unfiltered (gdb_stdlog, "arg %d in %s = 0x%s\n",
c9f4d572
UW
3800 argnum,
3801 gdbarch_register_name
2af46ca0 3802 (gdbarch, argreg),
f0452268 3803 phex (regval, ARM_INT_REGISTER_SIZE));
2dd604e7
RE
3804 regcache_cooked_write_unsigned (regcache, argreg, regval);
3805 argreg++;
3806 }
3807 else
3808 {
f0452268 3809 gdb_byte buf[ARM_INT_REGISTER_SIZE];
ef9bd0b8
YQ
3810
3811 memset (buf, 0, sizeof (buf));
3812 store_unsigned_integer (buf, partial_len, byte_order, regval);
3813
2dd604e7
RE
3814 /* Push the arguments onto the stack. */
3815 if (arm_debug)
3816 fprintf_unfiltered (gdb_stdlog, "arg %d @ sp + %d\n",
3817 argnum, nstack);
f0452268
AH
3818 si = push_stack_item (si, buf, ARM_INT_REGISTER_SIZE);
3819 nstack += ARM_INT_REGISTER_SIZE;
2dd604e7
RE
3820 }
3821
3822 len -= partial_len;
3823 val += partial_len;
3824 }
3825 }
3826 /* If we have an odd number of words to push, then decrement the stack
3827 by one word now, so first stack argument will be dword aligned. */
3828 if (nstack & 4)
3829 sp -= 4;
3830
3831 while (si)
3832 {
3833 sp -= si->len;
3834 write_memory (sp, si->data, si->len);
3835 si = pop_stack_item (si);
3836 }
3837
3838 /* Finally, update teh SP register. */
3839 regcache_cooked_write_unsigned (regcache, ARM_SP_REGNUM, sp);
3840
3841 return sp;
3842}
3843
f53f0d0b
PB
3844
3845/* Always align the frame to an 8-byte boundary. This is required on
3846 some platforms and harmless on the rest. */
3847
3848static CORE_ADDR
3849arm_frame_align (struct gdbarch *gdbarch, CORE_ADDR sp)
3850{
3851 /* Align the stack to eight bytes. */
3852 return sp & ~ (CORE_ADDR) 7;
3853}
3854
c906108c 3855static void
12b27276 3856print_fpu_flags (struct ui_file *file, int flags)
c906108c 3857{
c5aa993b 3858 if (flags & (1 << 0))
12b27276 3859 fputs_filtered ("IVO ", file);
c5aa993b 3860 if (flags & (1 << 1))
12b27276 3861 fputs_filtered ("DVZ ", file);
c5aa993b 3862 if (flags & (1 << 2))
12b27276 3863 fputs_filtered ("OFL ", file);
c5aa993b 3864 if (flags & (1 << 3))
12b27276 3865 fputs_filtered ("UFL ", file);
c5aa993b 3866 if (flags & (1 << 4))
12b27276
WN
3867 fputs_filtered ("INX ", file);
3868 fputc_filtered ('\n', file);
c906108c
SS
3869}
3870
5e74b15c
RE
3871/* Print interesting information about the floating point processor
3872 (if present) or emulator. */
34e8f22d 3873static void
d855c300 3874arm_print_float_info (struct gdbarch *gdbarch, struct ui_file *file,
23e3a7ac 3875 struct frame_info *frame, const char *args)
c906108c 3876{
9c9acae0 3877 unsigned long status = get_frame_register_unsigned (frame, ARM_FPS_REGNUM);
c5aa993b
JM
3878 int type;
3879
3880 type = (status >> 24) & 127;
edefbb7c 3881 if (status & (1 << 31))
12b27276 3882 fprintf_filtered (file, _("Hardware FPU type %d\n"), type);
edefbb7c 3883 else
12b27276 3884 fprintf_filtered (file, _("Software FPU type %d\n"), type);
edefbb7c 3885 /* i18n: [floating point unit] mask */
12b27276
WN
3886 fputs_filtered (_("mask: "), file);
3887 print_fpu_flags (file, status >> 16);
edefbb7c 3888 /* i18n: [floating point unit] flags */
12b27276
WN
3889 fputs_filtered (_("flags: "), file);
3890 print_fpu_flags (file, status);
c906108c
SS
3891}
3892
27067745
UW
3893/* Construct the ARM extended floating point type. */
3894static struct type *
3895arm_ext_type (struct gdbarch *gdbarch)
3896{
3897 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
3898
3899 if (!tdep->arm_ext_type)
3900 tdep->arm_ext_type
e9bb382b 3901 = arch_float_type (gdbarch, -1, "builtin_type_arm_ext",
27067745
UW
3902 floatformats_arm_ext);
3903
3904 return tdep->arm_ext_type;
3905}
3906
58d6951d
DJ
3907static struct type *
3908arm_neon_double_type (struct gdbarch *gdbarch)
3909{
3910 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
3911
3912 if (tdep->neon_double_type == NULL)
3913 {
3914 struct type *t, *elem;
3915
3916 t = arch_composite_type (gdbarch, "__gdb_builtin_type_neon_d",
3917 TYPE_CODE_UNION);
3918 elem = builtin_type (gdbarch)->builtin_uint8;
3919 append_composite_type_field (t, "u8", init_vector_type (elem, 8));
3920 elem = builtin_type (gdbarch)->builtin_uint16;
3921 append_composite_type_field (t, "u16", init_vector_type (elem, 4));
3922 elem = builtin_type (gdbarch)->builtin_uint32;
3923 append_composite_type_field (t, "u32", init_vector_type (elem, 2));
3924 elem = builtin_type (gdbarch)->builtin_uint64;
3925 append_composite_type_field (t, "u64", elem);
3926 elem = builtin_type (gdbarch)->builtin_float;
3927 append_composite_type_field (t, "f32", init_vector_type (elem, 2));
3928 elem = builtin_type (gdbarch)->builtin_double;
3929 append_composite_type_field (t, "f64", elem);
3930
3931 TYPE_VECTOR (t) = 1;
3932 TYPE_NAME (t) = "neon_d";
3933 tdep->neon_double_type = t;
3934 }
3935
3936 return tdep->neon_double_type;
3937}
3938
3939/* FIXME: The vector types are not correctly ordered on big-endian
3940 targets. Just as s0 is the low bits of d0, d0[0] is also the low
3941 bits of d0 - regardless of what unit size is being held in d0. So
3942 the offset of the first uint8 in d0 is 7, but the offset of the
3943 first float is 4. This code works as-is for little-endian
3944 targets. */
3945
3946static struct type *
3947arm_neon_quad_type (struct gdbarch *gdbarch)
3948{
3949 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
3950
3951 if (tdep->neon_quad_type == NULL)
3952 {
3953 struct type *t, *elem;
3954
3955 t = arch_composite_type (gdbarch, "__gdb_builtin_type_neon_q",
3956 TYPE_CODE_UNION);
3957 elem = builtin_type (gdbarch)->builtin_uint8;
3958 append_composite_type_field (t, "u8", init_vector_type (elem, 16));
3959 elem = builtin_type (gdbarch)->builtin_uint16;
3960 append_composite_type_field (t, "u16", init_vector_type (elem, 8));
3961 elem = builtin_type (gdbarch)->builtin_uint32;
3962 append_composite_type_field (t, "u32", init_vector_type (elem, 4));
3963 elem = builtin_type (gdbarch)->builtin_uint64;
3964 append_composite_type_field (t, "u64", init_vector_type (elem, 2));
3965 elem = builtin_type (gdbarch)->builtin_float;
3966 append_composite_type_field (t, "f32", init_vector_type (elem, 4));
3967 elem = builtin_type (gdbarch)->builtin_double;
3968 append_composite_type_field (t, "f64", init_vector_type (elem, 2));
3969
3970 TYPE_VECTOR (t) = 1;
3971 TYPE_NAME (t) = "neon_q";
3972 tdep->neon_quad_type = t;
3973 }
3974
3975 return tdep->neon_quad_type;
3976}
3977
34e8f22d
RE
3978/* Return the GDB type object for the "standard" data type of data in
3979 register N. */
3980
3981static struct type *
7a5ea0d4 3982arm_register_type (struct gdbarch *gdbarch, int regnum)
032758dc 3983{
58d6951d
DJ
3984 int num_regs = gdbarch_num_regs (gdbarch);
3985
3986 if (gdbarch_tdep (gdbarch)->have_vfp_pseudos
3987 && regnum >= num_regs && regnum < num_regs + 32)
3988 return builtin_type (gdbarch)->builtin_float;
3989
3990 if (gdbarch_tdep (gdbarch)->have_neon_pseudos
3991 && regnum >= num_regs + 32 && regnum < num_regs + 32 + 16)
3992 return arm_neon_quad_type (gdbarch);
3993
3994 /* If the target description has register information, we are only
3995 in this function so that we can override the types of
3996 double-precision registers for NEON. */
3997 if (tdesc_has_registers (gdbarch_target_desc (gdbarch)))
3998 {
3999 struct type *t = tdesc_register_type (gdbarch, regnum);
4000
4001 if (regnum >= ARM_D0_REGNUM && regnum < ARM_D0_REGNUM + 32
4002 && TYPE_CODE (t) == TYPE_CODE_FLT
4003 && gdbarch_tdep (gdbarch)->have_neon)
4004 return arm_neon_double_type (gdbarch);
4005 else
4006 return t;
4007 }
4008
34e8f22d 4009 if (regnum >= ARM_F0_REGNUM && regnum < ARM_F0_REGNUM + NUM_FREGS)
58d6951d
DJ
4010 {
4011 if (!gdbarch_tdep (gdbarch)->have_fpa_registers)
4012 return builtin_type (gdbarch)->builtin_void;
4013
4014 return arm_ext_type (gdbarch);
4015 }
e4c16157 4016 else if (regnum == ARM_SP_REGNUM)
0dfff4cb 4017 return builtin_type (gdbarch)->builtin_data_ptr;
e4c16157 4018 else if (regnum == ARM_PC_REGNUM)
0dfff4cb 4019 return builtin_type (gdbarch)->builtin_func_ptr;
ff6f572f
DJ
4020 else if (regnum >= ARRAY_SIZE (arm_register_names))
4021 /* These registers are only supported on targets which supply
4022 an XML description. */
df4df182 4023 return builtin_type (gdbarch)->builtin_int0;
032758dc 4024 else
df4df182 4025 return builtin_type (gdbarch)->builtin_uint32;
032758dc
AC
4026}
4027
ff6f572f
DJ
4028/* Map a DWARF register REGNUM onto the appropriate GDB register
4029 number. */
4030
4031static int
d3f73121 4032arm_dwarf_reg_to_regnum (struct gdbarch *gdbarch, int reg)
ff6f572f
DJ
4033{
4034 /* Core integer regs. */
4035 if (reg >= 0 && reg <= 15)
4036 return reg;
4037
4038 /* Legacy FPA encoding. These were once used in a way which
4039 overlapped with VFP register numbering, so their use is
4040 discouraged, but GDB doesn't support the ARM toolchain
4041 which used them for VFP. */
4042 if (reg >= 16 && reg <= 23)
4043 return ARM_F0_REGNUM + reg - 16;
4044
4045 /* New assignments for the FPA registers. */
4046 if (reg >= 96 && reg <= 103)
4047 return ARM_F0_REGNUM + reg - 96;
4048
4049 /* WMMX register assignments. */
4050 if (reg >= 104 && reg <= 111)
4051 return ARM_WCGR0_REGNUM + reg - 104;
4052
4053 if (reg >= 112 && reg <= 127)
4054 return ARM_WR0_REGNUM + reg - 112;
4055
4056 if (reg >= 192 && reg <= 199)
4057 return ARM_WC0_REGNUM + reg - 192;
4058
58d6951d
DJ
4059 /* VFP v2 registers. A double precision value is actually
4060 in d1 rather than s2, but the ABI only defines numbering
4061 for the single precision registers. This will "just work"
4062 in GDB for little endian targets (we'll read eight bytes,
4063 starting in s0 and then progressing to s1), but will be
4064 reversed on big endian targets with VFP. This won't
4065 be a problem for the new Neon quad registers; you're supposed
4066 to use DW_OP_piece for those. */
4067 if (reg >= 64 && reg <= 95)
4068 {
4069 char name_buf[4];
4070
8c042590 4071 xsnprintf (name_buf, sizeof (name_buf), "s%d", reg - 64);
58d6951d
DJ
4072 return user_reg_map_name_to_regnum (gdbarch, name_buf,
4073 strlen (name_buf));
4074 }
4075
4076 /* VFP v3 / Neon registers. This range is also used for VFP v2
4077 registers, except that it now describes d0 instead of s0. */
4078 if (reg >= 256 && reg <= 287)
4079 {
4080 char name_buf[4];
4081
8c042590 4082 xsnprintf (name_buf, sizeof (name_buf), "d%d", reg - 256);
58d6951d
DJ
4083 return user_reg_map_name_to_regnum (gdbarch, name_buf,
4084 strlen (name_buf));
4085 }
4086
ff6f572f
DJ
4087 return -1;
4088}
4089
26216b98
AC
4090/* Map GDB internal REGNUM onto the Arm simulator register numbers. */
4091static int
e7faf938 4092arm_register_sim_regno (struct gdbarch *gdbarch, int regnum)
26216b98
AC
4093{
4094 int reg = regnum;
e7faf938 4095 gdb_assert (reg >= 0 && reg < gdbarch_num_regs (gdbarch));
26216b98 4096
ff6f572f
DJ
4097 if (regnum >= ARM_WR0_REGNUM && regnum <= ARM_WR15_REGNUM)
4098 return regnum - ARM_WR0_REGNUM + SIM_ARM_IWMMXT_COP0R0_REGNUM;
4099
4100 if (regnum >= ARM_WC0_REGNUM && regnum <= ARM_WC7_REGNUM)
4101 return regnum - ARM_WC0_REGNUM + SIM_ARM_IWMMXT_COP1R0_REGNUM;
4102
4103 if (regnum >= ARM_WCGR0_REGNUM && regnum <= ARM_WCGR7_REGNUM)
4104 return regnum - ARM_WCGR0_REGNUM + SIM_ARM_IWMMXT_COP1R8_REGNUM;
4105
26216b98
AC
4106 if (reg < NUM_GREGS)
4107 return SIM_ARM_R0_REGNUM + reg;
4108 reg -= NUM_GREGS;
4109
4110 if (reg < NUM_FREGS)
4111 return SIM_ARM_FP0_REGNUM + reg;
4112 reg -= NUM_FREGS;
4113
4114 if (reg < NUM_SREGS)
4115 return SIM_ARM_FPS_REGNUM + reg;
4116 reg -= NUM_SREGS;
4117
edefbb7c 4118 internal_error (__FILE__, __LINE__, _("Bad REGNUM %d"), regnum);
26216b98 4119}
34e8f22d 4120
d9311bfa
AT
4121/* Given BUF, which is OLD_LEN bytes ending at ENDADDR, expand
4122 the buffer to be NEW_LEN bytes ending at ENDADDR. Return
4123 NULL if an error occurs. BUF is freed. */
c906108c 4124
d9311bfa
AT
4125static gdb_byte *
4126extend_buffer_earlier (gdb_byte *buf, CORE_ADDR endaddr,
4127 int old_len, int new_len)
4128{
4129 gdb_byte *new_buf;
4130 int bytes_to_read = new_len - old_len;
c906108c 4131
d9311bfa
AT
4132 new_buf = (gdb_byte *) xmalloc (new_len);
4133 memcpy (new_buf + bytes_to_read, buf, old_len);
4134 xfree (buf);
198cd59d 4135 if (target_read_code (endaddr - new_len, new_buf, bytes_to_read) != 0)
d9311bfa
AT
4136 {
4137 xfree (new_buf);
4138 return NULL;
c906108c 4139 }
d9311bfa 4140 return new_buf;
c906108c
SS
4141}
4142
d9311bfa
AT
4143/* An IT block is at most the 2-byte IT instruction followed by
4144 four 4-byte instructions. The furthest back we must search to
4145 find an IT block that affects the current instruction is thus
4146 2 + 3 * 4 == 14 bytes. */
4147#define MAX_IT_BLOCK_PREFIX 14
177321bd 4148
d9311bfa
AT
4149/* Use a quick scan if there are more than this many bytes of
4150 code. */
4151#define IT_SCAN_THRESHOLD 32
177321bd 4152
d9311bfa
AT
4153/* Adjust a breakpoint's address to move breakpoints out of IT blocks.
4154 A breakpoint in an IT block may not be hit, depending on the
4155 condition flags. */
ad527d2e 4156static CORE_ADDR
d9311bfa 4157arm_adjust_breakpoint_address (struct gdbarch *gdbarch, CORE_ADDR bpaddr)
c906108c 4158{
d9311bfa
AT
4159 gdb_byte *buf;
4160 char map_type;
4161 CORE_ADDR boundary, func_start;
4162 int buf_len;
4163 enum bfd_endian order = gdbarch_byte_order_for_code (gdbarch);
4164 int i, any, last_it, last_it_count;
177321bd 4165
d9311bfa
AT
4166 /* If we are using BKPT breakpoints, none of this is necessary. */
4167 if (gdbarch_tdep (gdbarch)->thumb2_breakpoint == NULL)
4168 return bpaddr;
177321bd 4169
d9311bfa
AT
4170 /* ARM mode does not have this problem. */
4171 if (!arm_pc_is_thumb (gdbarch, bpaddr))
4172 return bpaddr;
177321bd 4173
d9311bfa
AT
4174 /* We are setting a breakpoint in Thumb code that could potentially
4175 contain an IT block. The first step is to find how much Thumb
4176 code there is; we do not need to read outside of known Thumb
4177 sequences. */
4178 map_type = arm_find_mapping_symbol (bpaddr, &boundary);
4179 if (map_type == 0)
4180 /* Thumb-2 code must have mapping symbols to have a chance. */
4181 return bpaddr;
9dca5578 4182
d9311bfa 4183 bpaddr = gdbarch_addr_bits_remove (gdbarch, bpaddr);
177321bd 4184
d9311bfa
AT
4185 if (find_pc_partial_function (bpaddr, NULL, &func_start, NULL)
4186 && func_start > boundary)
4187 boundary = func_start;
9dca5578 4188
d9311bfa
AT
4189 /* Search for a candidate IT instruction. We have to do some fancy
4190 footwork to distinguish a real IT instruction from the second
4191 half of a 32-bit instruction, but there is no need for that if
4192 there's no candidate. */
325fac50 4193 buf_len = std::min (bpaddr - boundary, (CORE_ADDR) MAX_IT_BLOCK_PREFIX);
d9311bfa
AT
4194 if (buf_len == 0)
4195 /* No room for an IT instruction. */
4196 return bpaddr;
c906108c 4197
d9311bfa 4198 buf = (gdb_byte *) xmalloc (buf_len);
198cd59d 4199 if (target_read_code (bpaddr - buf_len, buf, buf_len) != 0)
d9311bfa
AT
4200 return bpaddr;
4201 any = 0;
4202 for (i = 0; i < buf_len; i += 2)
c906108c 4203 {
d9311bfa
AT
4204 unsigned short inst1 = extract_unsigned_integer (&buf[i], 2, order);
4205 if ((inst1 & 0xff00) == 0xbf00 && (inst1 & 0x000f) != 0)
25b41d01 4206 {
d9311bfa
AT
4207 any = 1;
4208 break;
25b41d01 4209 }
c906108c 4210 }
d9311bfa
AT
4211
4212 if (any == 0)
c906108c 4213 {
d9311bfa
AT
4214 xfree (buf);
4215 return bpaddr;
f9d67f43
DJ
4216 }
4217
4218 /* OK, the code bytes before this instruction contain at least one
4219 halfword which resembles an IT instruction. We know that it's
4220 Thumb code, but there are still two possibilities. Either the
4221 halfword really is an IT instruction, or it is the second half of
4222 a 32-bit Thumb instruction. The only way we can tell is to
4223 scan forwards from a known instruction boundary. */
4224 if (bpaddr - boundary > IT_SCAN_THRESHOLD)
4225 {
4226 int definite;
4227
4228 /* There's a lot of code before this instruction. Start with an
4229 optimistic search; it's easy to recognize halfwords that can
4230 not be the start of a 32-bit instruction, and use that to
4231 lock on to the instruction boundaries. */
4232 buf = extend_buffer_earlier (buf, bpaddr, buf_len, IT_SCAN_THRESHOLD);
4233 if (buf == NULL)
4234 return bpaddr;
4235 buf_len = IT_SCAN_THRESHOLD;
4236
4237 definite = 0;
4238 for (i = 0; i < buf_len - sizeof (buf) && ! definite; i += 2)
4239 {
4240 unsigned short inst1 = extract_unsigned_integer (&buf[i], 2, order);
4241 if (thumb_insn_size (inst1) == 2)
4242 {
4243 definite = 1;
4244 break;
4245 }
4246 }
4247
4248 /* At this point, if DEFINITE, BUF[I] is the first place we
4249 are sure that we know the instruction boundaries, and it is far
4250 enough from BPADDR that we could not miss an IT instruction
4251 affecting BPADDR. If ! DEFINITE, give up - start from a
4252 known boundary. */
4253 if (! definite)
4254 {
0963b4bd
MS
4255 buf = extend_buffer_earlier (buf, bpaddr, buf_len,
4256 bpaddr - boundary);
f9d67f43
DJ
4257 if (buf == NULL)
4258 return bpaddr;
4259 buf_len = bpaddr - boundary;
4260 i = 0;
4261 }
4262 }
4263 else
4264 {
4265 buf = extend_buffer_earlier (buf, bpaddr, buf_len, bpaddr - boundary);
4266 if (buf == NULL)
4267 return bpaddr;
4268 buf_len = bpaddr - boundary;
4269 i = 0;
4270 }
4271
4272 /* Scan forwards. Find the last IT instruction before BPADDR. */
4273 last_it = -1;
4274 last_it_count = 0;
4275 while (i < buf_len)
4276 {
4277 unsigned short inst1 = extract_unsigned_integer (&buf[i], 2, order);
4278 last_it_count--;
4279 if ((inst1 & 0xff00) == 0xbf00 && (inst1 & 0x000f) != 0)
4280 {
4281 last_it = i;
4282 if (inst1 & 0x0001)
4283 last_it_count = 4;
4284 else if (inst1 & 0x0002)
4285 last_it_count = 3;
4286 else if (inst1 & 0x0004)
4287 last_it_count = 2;
4288 else
4289 last_it_count = 1;
4290 }
4291 i += thumb_insn_size (inst1);
4292 }
4293
4294 xfree (buf);
4295
4296 if (last_it == -1)
4297 /* There wasn't really an IT instruction after all. */
4298 return bpaddr;
4299
4300 if (last_it_count < 1)
4301 /* It was too far away. */
4302 return bpaddr;
4303
4304 /* This really is a trouble spot. Move the breakpoint to the IT
4305 instruction. */
4306 return bpaddr - buf_len + last_it;
4307}
4308
cca44b1b 4309/* ARM displaced stepping support.
c906108c 4310
cca44b1b 4311 Generally ARM displaced stepping works as follows:
c906108c 4312
cca44b1b 4313 1. When an instruction is to be single-stepped, it is first decoded by
2ba163c8
SM
4314 arm_process_displaced_insn. Depending on the type of instruction, it is
4315 then copied to a scratch location, possibly in a modified form. The
4316 copy_* set of functions performs such modification, as necessary. A
4317 breakpoint is placed after the modified instruction in the scratch space
4318 to return control to GDB. Note in particular that instructions which
4319 modify the PC will no longer do so after modification.
c5aa993b 4320
cca44b1b
JB
4321 2. The instruction is single-stepped, by setting the PC to the scratch
4322 location address, and resuming. Control returns to GDB when the
4323 breakpoint is hit.
c5aa993b 4324
cca44b1b
JB
4325 3. A cleanup function (cleanup_*) is called corresponding to the copy_*
4326 function used for the current instruction. This function's job is to
4327 put the CPU/memory state back to what it would have been if the
4328 instruction had been executed unmodified in its original location. */
c5aa993b 4329
cca44b1b
JB
4330/* NOP instruction (mov r0, r0). */
4331#define ARM_NOP 0xe1a00000
34518530 4332#define THUMB_NOP 0x4600
cca44b1b
JB
4333
4334/* Helper for register reads for displaced stepping. In particular, this
4335 returns the PC as it would be seen by the instruction at its original
4336 location. */
4337
4338ULONGEST
cfba9872 4339displaced_read_reg (struct regcache *regs, arm_displaced_step_closure *dsc,
36073a92 4340 int regno)
cca44b1b
JB
4341{
4342 ULONGEST ret;
36073a92 4343 CORE_ADDR from = dsc->insn_addr;
cca44b1b 4344
bf9f652a 4345 if (regno == ARM_PC_REGNUM)
cca44b1b 4346 {
4db71c0b
YQ
4347 /* Compute pipeline offset:
4348 - When executing an ARM instruction, PC reads as the address of the
4349 current instruction plus 8.
4350 - When executing a Thumb instruction, PC reads as the address of the
4351 current instruction plus 4. */
4352
36073a92 4353 if (!dsc->is_thumb)
4db71c0b
YQ
4354 from += 8;
4355 else
4356 from += 4;
4357
cca44b1b
JB
4358 if (debug_displaced)
4359 fprintf_unfiltered (gdb_stdlog, "displaced: read pc value %.8lx\n",
4db71c0b
YQ
4360 (unsigned long) from);
4361 return (ULONGEST) from;
cca44b1b 4362 }
c906108c 4363 else
cca44b1b
JB
4364 {
4365 regcache_cooked_read_unsigned (regs, regno, &ret);
4366 if (debug_displaced)
4367 fprintf_unfiltered (gdb_stdlog, "displaced: read r%d value %.8lx\n",
4368 regno, (unsigned long) ret);
4369 return ret;
4370 }
c906108c
SS
4371}
4372
cca44b1b
JB
4373static int
4374displaced_in_arm_mode (struct regcache *regs)
4375{
4376 ULONGEST ps;
ac7936df 4377 ULONGEST t_bit = arm_psr_thumb_bit (regs->arch ());
66e810cd 4378
cca44b1b 4379 regcache_cooked_read_unsigned (regs, ARM_PS_REGNUM, &ps);
66e810cd 4380
9779414d 4381 return (ps & t_bit) == 0;
cca44b1b 4382}
66e810cd 4383
cca44b1b 4384/* Write to the PC as from a branch instruction. */
c906108c 4385
cca44b1b 4386static void
cfba9872 4387branch_write_pc (struct regcache *regs, arm_displaced_step_closure *dsc,
36073a92 4388 ULONGEST val)
c906108c 4389{
36073a92 4390 if (!dsc->is_thumb)
cca44b1b
JB
4391 /* Note: If bits 0/1 are set, this branch would be unpredictable for
4392 architecture versions < 6. */
0963b4bd
MS
4393 regcache_cooked_write_unsigned (regs, ARM_PC_REGNUM,
4394 val & ~(ULONGEST) 0x3);
cca44b1b 4395 else
0963b4bd
MS
4396 regcache_cooked_write_unsigned (regs, ARM_PC_REGNUM,
4397 val & ~(ULONGEST) 0x1);
cca44b1b 4398}
66e810cd 4399
cca44b1b
JB
4400/* Write to the PC as from a branch-exchange instruction. */
4401
4402static void
4403bx_write_pc (struct regcache *regs, ULONGEST val)
4404{
4405 ULONGEST ps;
ac7936df 4406 ULONGEST t_bit = arm_psr_thumb_bit (regs->arch ());
cca44b1b
JB
4407
4408 regcache_cooked_read_unsigned (regs, ARM_PS_REGNUM, &ps);
4409
4410 if ((val & 1) == 1)
c906108c 4411 {
9779414d 4412 regcache_cooked_write_unsigned (regs, ARM_PS_REGNUM, ps | t_bit);
cca44b1b
JB
4413 regcache_cooked_write_unsigned (regs, ARM_PC_REGNUM, val & 0xfffffffe);
4414 }
4415 else if ((val & 2) == 0)
4416 {
9779414d 4417 regcache_cooked_write_unsigned (regs, ARM_PS_REGNUM, ps & ~t_bit);
cca44b1b 4418 regcache_cooked_write_unsigned (regs, ARM_PC_REGNUM, val);
c906108c
SS
4419 }
4420 else
4421 {
cca44b1b
JB
4422 /* Unpredictable behaviour. Try to do something sensible (switch to ARM
4423 mode, align dest to 4 bytes). */
4424 warning (_("Single-stepping BX to non-word-aligned ARM instruction."));
9779414d 4425 regcache_cooked_write_unsigned (regs, ARM_PS_REGNUM, ps & ~t_bit);
cca44b1b 4426 regcache_cooked_write_unsigned (regs, ARM_PC_REGNUM, val & 0xfffffffc);
c906108c
SS
4427 }
4428}
ed9a39eb 4429
cca44b1b 4430/* Write to the PC as if from a load instruction. */
ed9a39eb 4431
34e8f22d 4432static void
cfba9872 4433load_write_pc (struct regcache *regs, arm_displaced_step_closure *dsc,
36073a92 4434 ULONGEST val)
ed9a39eb 4435{
cca44b1b
JB
4436 if (DISPLACED_STEPPING_ARCH_VERSION >= 5)
4437 bx_write_pc (regs, val);
4438 else
36073a92 4439 branch_write_pc (regs, dsc, val);
cca44b1b 4440}
be8626e0 4441
cca44b1b
JB
4442/* Write to the PC as if from an ALU instruction. */
4443
4444static void
cfba9872 4445alu_write_pc (struct regcache *regs, arm_displaced_step_closure *dsc,
36073a92 4446 ULONGEST val)
cca44b1b 4447{
36073a92 4448 if (DISPLACED_STEPPING_ARCH_VERSION >= 7 && !dsc->is_thumb)
cca44b1b
JB
4449 bx_write_pc (regs, val);
4450 else
36073a92 4451 branch_write_pc (regs, dsc, val);
cca44b1b
JB
4452}
4453
4454/* Helper for writing to registers for displaced stepping. Writing to the PC
4455 has a varying effects depending on the instruction which does the write:
4456 this is controlled by the WRITE_PC argument. */
4457
4458void
cfba9872 4459displaced_write_reg (struct regcache *regs, arm_displaced_step_closure *dsc,
cca44b1b
JB
4460 int regno, ULONGEST val, enum pc_write_style write_pc)
4461{
bf9f652a 4462 if (regno == ARM_PC_REGNUM)
08216dd7 4463 {
cca44b1b
JB
4464 if (debug_displaced)
4465 fprintf_unfiltered (gdb_stdlog, "displaced: writing pc %.8lx\n",
4466 (unsigned long) val);
4467 switch (write_pc)
08216dd7 4468 {
cca44b1b 4469 case BRANCH_WRITE_PC:
36073a92 4470 branch_write_pc (regs, dsc, val);
08216dd7
RE
4471 break;
4472
cca44b1b
JB
4473 case BX_WRITE_PC:
4474 bx_write_pc (regs, val);
4475 break;
4476
4477 case LOAD_WRITE_PC:
36073a92 4478 load_write_pc (regs, dsc, val);
cca44b1b
JB
4479 break;
4480
4481 case ALU_WRITE_PC:
36073a92 4482 alu_write_pc (regs, dsc, val);
cca44b1b
JB
4483 break;
4484
4485 case CANNOT_WRITE_PC:
4486 warning (_("Instruction wrote to PC in an unexpected way when "
4487 "single-stepping"));
08216dd7
RE
4488 break;
4489
4490 default:
97b9747c
JB
4491 internal_error (__FILE__, __LINE__,
4492 _("Invalid argument to displaced_write_reg"));
08216dd7 4493 }
b508a996 4494
cca44b1b 4495 dsc->wrote_to_pc = 1;
b508a996 4496 }
ed9a39eb 4497 else
b508a996 4498 {
cca44b1b
JB
4499 if (debug_displaced)
4500 fprintf_unfiltered (gdb_stdlog, "displaced: writing r%d value %.8lx\n",
4501 regno, (unsigned long) val);
4502 regcache_cooked_write_unsigned (regs, regno, val);
b508a996 4503 }
34e8f22d
RE
4504}
4505
cca44b1b
JB
4506/* This function is used to concisely determine if an instruction INSN
4507 references PC. Register fields of interest in INSN should have the
0963b4bd
MS
4508 corresponding fields of BITMASK set to 0b1111. The function
4509 returns return 1 if any of these fields in INSN reference the PC
4510 (also 0b1111, r15), else it returns 0. */
67255d04
RE
4511
4512static int
cca44b1b 4513insn_references_pc (uint32_t insn, uint32_t bitmask)
67255d04 4514{
cca44b1b 4515 uint32_t lowbit = 1;
67255d04 4516
cca44b1b
JB
4517 while (bitmask != 0)
4518 {
4519 uint32_t mask;
44e1a9eb 4520
cca44b1b
JB
4521 for (; lowbit && (bitmask & lowbit) == 0; lowbit <<= 1)
4522 ;
67255d04 4523
cca44b1b
JB
4524 if (!lowbit)
4525 break;
67255d04 4526
cca44b1b 4527 mask = lowbit * 0xf;
67255d04 4528
cca44b1b
JB
4529 if ((insn & mask) == mask)
4530 return 1;
4531
4532 bitmask &= ~mask;
67255d04
RE
4533 }
4534
cca44b1b
JB
4535 return 0;
4536}
2af48f68 4537
cca44b1b
JB
4538/* The simplest copy function. Many instructions have the same effect no
4539 matter what address they are executed at: in those cases, use this. */
67255d04 4540
cca44b1b 4541static int
7ff120b4 4542arm_copy_unmodified (struct gdbarch *gdbarch, uint32_t insn,
cfba9872 4543 const char *iname, arm_displaced_step_closure *dsc)
cca44b1b
JB
4544{
4545 if (debug_displaced)
4546 fprintf_unfiltered (gdb_stdlog, "displaced: copying insn %.8lx, "
4547 "opcode/class '%s' unmodified\n", (unsigned long) insn,
4548 iname);
67255d04 4549
cca44b1b 4550 dsc->modinsn[0] = insn;
67255d04 4551
cca44b1b
JB
4552 return 0;
4553}
4554
34518530
YQ
4555static int
4556thumb_copy_unmodified_32bit (struct gdbarch *gdbarch, uint16_t insn1,
4557 uint16_t insn2, const char *iname,
cfba9872 4558 arm_displaced_step_closure *dsc)
34518530
YQ
4559{
4560 if (debug_displaced)
4561 fprintf_unfiltered (gdb_stdlog, "displaced: copying insn %.4x %.4x, "
4562 "opcode/class '%s' unmodified\n", insn1, insn2,
4563 iname);
4564
4565 dsc->modinsn[0] = insn1;
4566 dsc->modinsn[1] = insn2;
4567 dsc->numinsns = 2;
4568
4569 return 0;
4570}
4571
4572/* Copy 16-bit Thumb(Thumb and 16-bit Thumb-2) instruction without any
4573 modification. */
4574static int
615234c1 4575thumb_copy_unmodified_16bit (struct gdbarch *gdbarch, uint16_t insn,
34518530 4576 const char *iname,
cfba9872 4577 arm_displaced_step_closure *dsc)
34518530
YQ
4578{
4579 if (debug_displaced)
4580 fprintf_unfiltered (gdb_stdlog, "displaced: copying insn %.4x, "
4581 "opcode/class '%s' unmodified\n", insn,
4582 iname);
4583
4584 dsc->modinsn[0] = insn;
4585
4586 return 0;
4587}
4588
cca44b1b
JB
4589/* Preload instructions with immediate offset. */
4590
4591static void
6e39997a 4592cleanup_preload (struct gdbarch *gdbarch,
cfba9872 4593 struct regcache *regs, arm_displaced_step_closure *dsc)
cca44b1b
JB
4594{
4595 displaced_write_reg (regs, dsc, 0, dsc->tmp[0], CANNOT_WRITE_PC);
4596 if (!dsc->u.preload.immed)
4597 displaced_write_reg (regs, dsc, 1, dsc->tmp[1], CANNOT_WRITE_PC);
4598}
4599
7ff120b4
YQ
4600static void
4601install_preload (struct gdbarch *gdbarch, struct regcache *regs,
cfba9872 4602 arm_displaced_step_closure *dsc, unsigned int rn)
cca44b1b 4603{
cca44b1b 4604 ULONGEST rn_val;
cca44b1b
JB
4605 /* Preload instructions:
4606
4607 {pli/pld} [rn, #+/-imm]
4608 ->
4609 {pli/pld} [r0, #+/-imm]. */
4610
36073a92
YQ
4611 dsc->tmp[0] = displaced_read_reg (regs, dsc, 0);
4612 rn_val = displaced_read_reg (regs, dsc, rn);
cca44b1b 4613 displaced_write_reg (regs, dsc, 0, rn_val, CANNOT_WRITE_PC);
cca44b1b
JB
4614 dsc->u.preload.immed = 1;
4615
cca44b1b 4616 dsc->cleanup = &cleanup_preload;
cca44b1b
JB
4617}
4618
cca44b1b 4619static int
7ff120b4 4620arm_copy_preload (struct gdbarch *gdbarch, uint32_t insn, struct regcache *regs,
cfba9872 4621 arm_displaced_step_closure *dsc)
cca44b1b
JB
4622{
4623 unsigned int rn = bits (insn, 16, 19);
cca44b1b 4624
7ff120b4
YQ
4625 if (!insn_references_pc (insn, 0x000f0000ul))
4626 return arm_copy_unmodified (gdbarch, insn, "preload", dsc);
cca44b1b
JB
4627
4628 if (debug_displaced)
4629 fprintf_unfiltered (gdb_stdlog, "displaced: copying preload insn %.8lx\n",
4630 (unsigned long) insn);
4631
7ff120b4
YQ
4632 dsc->modinsn[0] = insn & 0xfff0ffff;
4633
4634 install_preload (gdbarch, regs, dsc, rn);
4635
4636 return 0;
4637}
4638
34518530
YQ
4639static int
4640thumb2_copy_preload (struct gdbarch *gdbarch, uint16_t insn1, uint16_t insn2,
cfba9872 4641 struct regcache *regs, arm_displaced_step_closure *dsc)
34518530
YQ
4642{
4643 unsigned int rn = bits (insn1, 0, 3);
4644 unsigned int u_bit = bit (insn1, 7);
4645 int imm12 = bits (insn2, 0, 11);
4646 ULONGEST pc_val;
4647
4648 if (rn != ARM_PC_REGNUM)
4649 return thumb_copy_unmodified_32bit (gdbarch, insn1, insn2, "preload", dsc);
4650
4651 /* PC is only allowed to use in PLI (immediate,literal) Encoding T3, and
4652 PLD (literal) Encoding T1. */
4653 if (debug_displaced)
4654 fprintf_unfiltered (gdb_stdlog,
4655 "displaced: copying pld/pli pc (0x%x) %c imm12 %.4x\n",
4656 (unsigned int) dsc->insn_addr, u_bit ? '+' : '-',
4657 imm12);
4658
4659 if (!u_bit)
4660 imm12 = -1 * imm12;
4661
4662 /* Rewrite instruction {pli/pld} PC imm12 into:
4663 Prepare: tmp[0] <- r0, tmp[1] <- r1, r0 <- pc, r1 <- imm12
4664
4665 {pli/pld} [r0, r1]
4666
4667 Cleanup: r0 <- tmp[0], r1 <- tmp[1]. */
4668
4669 dsc->tmp[0] = displaced_read_reg (regs, dsc, 0);
4670 dsc->tmp[1] = displaced_read_reg (regs, dsc, 1);
4671
4672 pc_val = displaced_read_reg (regs, dsc, ARM_PC_REGNUM);
4673
4674 displaced_write_reg (regs, dsc, 0, pc_val, CANNOT_WRITE_PC);
4675 displaced_write_reg (regs, dsc, 1, imm12, CANNOT_WRITE_PC);
4676 dsc->u.preload.immed = 0;
4677
4678 /* {pli/pld} [r0, r1] */
4679 dsc->modinsn[0] = insn1 & 0xfff0;
4680 dsc->modinsn[1] = 0xf001;
4681 dsc->numinsns = 2;
4682
4683 dsc->cleanup = &cleanup_preload;
4684 return 0;
4685}
4686
7ff120b4
YQ
4687/* Preload instructions with register offset. */
4688
4689static void
4690install_preload_reg(struct gdbarch *gdbarch, struct regcache *regs,
cfba9872 4691 arm_displaced_step_closure *dsc, unsigned int rn,
7ff120b4
YQ
4692 unsigned int rm)
4693{
4694 ULONGEST rn_val, rm_val;
4695
cca44b1b
JB
4696 /* Preload register-offset instructions:
4697
4698 {pli/pld} [rn, rm {, shift}]
4699 ->
4700 {pli/pld} [r0, r1 {, shift}]. */
4701
36073a92
YQ
4702 dsc->tmp[0] = displaced_read_reg (regs, dsc, 0);
4703 dsc->tmp[1] = displaced_read_reg (regs, dsc, 1);
4704 rn_val = displaced_read_reg (regs, dsc, rn);
4705 rm_val = displaced_read_reg (regs, dsc, rm);
cca44b1b
JB
4706 displaced_write_reg (regs, dsc, 0, rn_val, CANNOT_WRITE_PC);
4707 displaced_write_reg (regs, dsc, 1, rm_val, CANNOT_WRITE_PC);
cca44b1b
JB
4708 dsc->u.preload.immed = 0;
4709
cca44b1b 4710 dsc->cleanup = &cleanup_preload;
7ff120b4
YQ
4711}
4712
4713static int
4714arm_copy_preload_reg (struct gdbarch *gdbarch, uint32_t insn,
4715 struct regcache *regs,
cfba9872 4716 arm_displaced_step_closure *dsc)
7ff120b4
YQ
4717{
4718 unsigned int rn = bits (insn, 16, 19);
4719 unsigned int rm = bits (insn, 0, 3);
4720
4721
4722 if (!insn_references_pc (insn, 0x000f000ful))
4723 return arm_copy_unmodified (gdbarch, insn, "preload reg", dsc);
4724
4725 if (debug_displaced)
4726 fprintf_unfiltered (gdb_stdlog, "displaced: copying preload insn %.8lx\n",
4727 (unsigned long) insn);
4728
4729 dsc->modinsn[0] = (insn & 0xfff0fff0) | 0x1;
cca44b1b 4730
7ff120b4 4731 install_preload_reg (gdbarch, regs, dsc, rn, rm);
cca44b1b
JB
4732 return 0;
4733}
4734
4735/* Copy/cleanup coprocessor load and store instructions. */
4736
4737static void
6e39997a 4738cleanup_copro_load_store (struct gdbarch *gdbarch,
cca44b1b 4739 struct regcache *regs,
cfba9872 4740 arm_displaced_step_closure *dsc)
cca44b1b 4741{
36073a92 4742 ULONGEST rn_val = displaced_read_reg (regs, dsc, 0);
cca44b1b
JB
4743
4744 displaced_write_reg (regs, dsc, 0, dsc->tmp[0], CANNOT_WRITE_PC);
4745
4746 if (dsc->u.ldst.writeback)
4747 displaced_write_reg (regs, dsc, dsc->u.ldst.rn, rn_val, LOAD_WRITE_PC);
4748}
4749
7ff120b4
YQ
4750static void
4751install_copro_load_store (struct gdbarch *gdbarch, struct regcache *regs,
cfba9872 4752 arm_displaced_step_closure *dsc,
7ff120b4 4753 int writeback, unsigned int rn)
cca44b1b 4754{
cca44b1b 4755 ULONGEST rn_val;
cca44b1b 4756
cca44b1b
JB
4757 /* Coprocessor load/store instructions:
4758
4759 {stc/stc2} [<Rn>, #+/-imm] (and other immediate addressing modes)
4760 ->
4761 {stc/stc2} [r0, #+/-imm].
4762
4763 ldc/ldc2 are handled identically. */
4764
36073a92
YQ
4765 dsc->tmp[0] = displaced_read_reg (regs, dsc, 0);
4766 rn_val = displaced_read_reg (regs, dsc, rn);
2b16b2e3
YQ
4767 /* PC should be 4-byte aligned. */
4768 rn_val = rn_val & 0xfffffffc;
cca44b1b
JB
4769 displaced_write_reg (regs, dsc, 0, rn_val, CANNOT_WRITE_PC);
4770
7ff120b4 4771 dsc->u.ldst.writeback = writeback;
cca44b1b
JB
4772 dsc->u.ldst.rn = rn;
4773
7ff120b4
YQ
4774 dsc->cleanup = &cleanup_copro_load_store;
4775}
4776
4777static int
4778arm_copy_copro_load_store (struct gdbarch *gdbarch, uint32_t insn,
4779 struct regcache *regs,
cfba9872 4780 arm_displaced_step_closure *dsc)
7ff120b4
YQ
4781{
4782 unsigned int rn = bits (insn, 16, 19);
4783
4784 if (!insn_references_pc (insn, 0x000f0000ul))
4785 return arm_copy_unmodified (gdbarch, insn, "copro load/store", dsc);
4786
4787 if (debug_displaced)
4788 fprintf_unfiltered (gdb_stdlog, "displaced: copying coprocessor "
4789 "load/store insn %.8lx\n", (unsigned long) insn);
4790
cca44b1b
JB
4791 dsc->modinsn[0] = insn & 0xfff0ffff;
4792
7ff120b4 4793 install_copro_load_store (gdbarch, regs, dsc, bit (insn, 25), rn);
cca44b1b
JB
4794
4795 return 0;
4796}
4797
34518530
YQ
4798static int
4799thumb2_copy_copro_load_store (struct gdbarch *gdbarch, uint16_t insn1,
4800 uint16_t insn2, struct regcache *regs,
cfba9872 4801 arm_displaced_step_closure *dsc)
34518530
YQ
4802{
4803 unsigned int rn = bits (insn1, 0, 3);
4804
4805 if (rn != ARM_PC_REGNUM)
4806 return thumb_copy_unmodified_32bit (gdbarch, insn1, insn2,
4807 "copro load/store", dsc);
4808
4809 if (debug_displaced)
4810 fprintf_unfiltered (gdb_stdlog, "displaced: copying coprocessor "
4811 "load/store insn %.4x%.4x\n", insn1, insn2);
4812
4813 dsc->modinsn[0] = insn1 & 0xfff0;
4814 dsc->modinsn[1] = insn2;
4815 dsc->numinsns = 2;
4816
4817 /* This function is called for copying instruction LDC/LDC2/VLDR, which
4818 doesn't support writeback, so pass 0. */
4819 install_copro_load_store (gdbarch, regs, dsc, 0, rn);
4820
4821 return 0;
4822}
4823
cca44b1b
JB
4824/* Clean up branch instructions (actually perform the branch, by setting
4825 PC). */
4826
4827static void
6e39997a 4828cleanup_branch (struct gdbarch *gdbarch, struct regcache *regs,
cfba9872 4829 arm_displaced_step_closure *dsc)
cca44b1b 4830{
36073a92 4831 uint32_t status = displaced_read_reg (regs, dsc, ARM_PS_REGNUM);
cca44b1b
JB
4832 int branch_taken = condition_true (dsc->u.branch.cond, status);
4833 enum pc_write_style write_pc = dsc->u.branch.exchange
4834 ? BX_WRITE_PC : BRANCH_WRITE_PC;
4835
4836 if (!branch_taken)
4837 return;
4838
4839 if (dsc->u.branch.link)
4840 {
8c8dba6d
YQ
4841 /* The value of LR should be the next insn of current one. In order
4842 not to confuse logic hanlding later insn `bx lr', if current insn mode
4843 is Thumb, the bit 0 of LR value should be set to 1. */
4844 ULONGEST next_insn_addr = dsc->insn_addr + dsc->insn_size;
4845
4846 if (dsc->is_thumb)
4847 next_insn_addr |= 0x1;
4848
4849 displaced_write_reg (regs, dsc, ARM_LR_REGNUM, next_insn_addr,
4850 CANNOT_WRITE_PC);
cca44b1b
JB
4851 }
4852
bf9f652a 4853 displaced_write_reg (regs, dsc, ARM_PC_REGNUM, dsc->u.branch.dest, write_pc);
cca44b1b
JB
4854}
4855
4856/* Copy B/BL/BLX instructions with immediate destinations. */
4857
7ff120b4
YQ
4858static void
4859install_b_bl_blx (struct gdbarch *gdbarch, struct regcache *regs,
cfba9872 4860 arm_displaced_step_closure *dsc,
7ff120b4
YQ
4861 unsigned int cond, int exchange, int link, long offset)
4862{
4863 /* Implement "BL<cond> <label>" as:
4864
4865 Preparation: cond <- instruction condition
4866 Insn: mov r0, r0 (nop)
4867 Cleanup: if (condition true) { r14 <- pc; pc <- label }.
4868
4869 B<cond> similar, but don't set r14 in cleanup. */
4870
4871 dsc->u.branch.cond = cond;
4872 dsc->u.branch.link = link;
4873 dsc->u.branch.exchange = exchange;
4874
2b16b2e3
YQ
4875 dsc->u.branch.dest = dsc->insn_addr;
4876 if (link && exchange)
4877 /* For BLX, offset is computed from the Align (PC, 4). */
4878 dsc->u.branch.dest = dsc->u.branch.dest & 0xfffffffc;
4879
7ff120b4 4880 if (dsc->is_thumb)
2b16b2e3 4881 dsc->u.branch.dest += 4 + offset;
7ff120b4 4882 else
2b16b2e3 4883 dsc->u.branch.dest += 8 + offset;
7ff120b4
YQ
4884
4885 dsc->cleanup = &cleanup_branch;
4886}
cca44b1b 4887static int
7ff120b4 4888arm_copy_b_bl_blx (struct gdbarch *gdbarch, uint32_t insn,
cfba9872 4889 struct regcache *regs, arm_displaced_step_closure *dsc)
cca44b1b
JB
4890{
4891 unsigned int cond = bits (insn, 28, 31);
4892 int exchange = (cond == 0xf);
4893 int link = exchange || bit (insn, 24);
cca44b1b
JB
4894 long offset;
4895
4896 if (debug_displaced)
4897 fprintf_unfiltered (gdb_stdlog, "displaced: copying %s immediate insn "
4898 "%.8lx\n", (exchange) ? "blx" : (link) ? "bl" : "b",
4899 (unsigned long) insn);
cca44b1b
JB
4900 if (exchange)
4901 /* For BLX, set bit 0 of the destination. The cleanup_branch function will
4902 then arrange the switch into Thumb mode. */
4903 offset = (bits (insn, 0, 23) << 2) | (bit (insn, 24) << 1) | 1;
4904 else
4905 offset = bits (insn, 0, 23) << 2;
4906
4907 if (bit (offset, 25))
4908 offset = offset | ~0x3ffffff;
4909
cca44b1b
JB
4910 dsc->modinsn[0] = ARM_NOP;
4911
7ff120b4 4912 install_b_bl_blx (gdbarch, regs, dsc, cond, exchange, link, offset);
cca44b1b
JB
4913 return 0;
4914}
4915
34518530
YQ
4916static int
4917thumb2_copy_b_bl_blx (struct gdbarch *gdbarch, uint16_t insn1,
4918 uint16_t insn2, struct regcache *regs,
cfba9872 4919 arm_displaced_step_closure *dsc)
34518530
YQ
4920{
4921 int link = bit (insn2, 14);
4922 int exchange = link && !bit (insn2, 12);
4923 int cond = INST_AL;
4924 long offset = 0;
4925 int j1 = bit (insn2, 13);
4926 int j2 = bit (insn2, 11);
4927 int s = sbits (insn1, 10, 10);
4928 int i1 = !(j1 ^ bit (insn1, 10));
4929 int i2 = !(j2 ^ bit (insn1, 10));
4930
4931 if (!link && !exchange) /* B */
4932 {
4933 offset = (bits (insn2, 0, 10) << 1);
4934 if (bit (insn2, 12)) /* Encoding T4 */
4935 {
4936 offset |= (bits (insn1, 0, 9) << 12)
4937 | (i2 << 22)
4938 | (i1 << 23)
4939 | (s << 24);
4940 cond = INST_AL;
4941 }
4942 else /* Encoding T3 */
4943 {
4944 offset |= (bits (insn1, 0, 5) << 12)
4945 | (j1 << 18)
4946 | (j2 << 19)
4947 | (s << 20);
4948 cond = bits (insn1, 6, 9);
4949 }
4950 }
4951 else
4952 {
4953 offset = (bits (insn1, 0, 9) << 12);
4954 offset |= ((i2 << 22) | (i1 << 23) | (s << 24));
4955 offset |= exchange ?
4956 (bits (insn2, 1, 10) << 2) : (bits (insn2, 0, 10) << 1);
4957 }
4958
4959 if (debug_displaced)
4960 fprintf_unfiltered (gdb_stdlog, "displaced: copying %s insn "
4961 "%.4x %.4x with offset %.8lx\n",
4962 link ? (exchange) ? "blx" : "bl" : "b",
4963 insn1, insn2, offset);
4964
4965 dsc->modinsn[0] = THUMB_NOP;
4966
4967 install_b_bl_blx (gdbarch, regs, dsc, cond, exchange, link, offset);
4968 return 0;
4969}
4970
4971/* Copy B Thumb instructions. */
4972static int
615234c1 4973thumb_copy_b (struct gdbarch *gdbarch, uint16_t insn,
cfba9872 4974 arm_displaced_step_closure *dsc)
34518530
YQ
4975{
4976 unsigned int cond = 0;
4977 int offset = 0;
4978 unsigned short bit_12_15 = bits (insn, 12, 15);
4979 CORE_ADDR from = dsc->insn_addr;
4980
4981 if (bit_12_15 == 0xd)
4982 {
4983 /* offset = SignExtend (imm8:0, 32) */
4984 offset = sbits ((insn << 1), 0, 8);
4985 cond = bits (insn, 8, 11);
4986 }
4987 else if (bit_12_15 == 0xe) /* Encoding T2 */
4988 {
4989 offset = sbits ((insn << 1), 0, 11);
4990 cond = INST_AL;
4991 }
4992
4993 if (debug_displaced)
4994 fprintf_unfiltered (gdb_stdlog,
4995 "displaced: copying b immediate insn %.4x "
4996 "with offset %d\n", insn, offset);
4997
4998 dsc->u.branch.cond = cond;
4999 dsc->u.branch.link = 0;
5000 dsc->u.branch.exchange = 0;
5001 dsc->u.branch.dest = from + 4 + offset;
5002
5003 dsc->modinsn[0] = THUMB_NOP;
5004
5005 dsc->cleanup = &cleanup_branch;
5006
5007 return 0;
5008}
5009
cca44b1b
JB
5010/* Copy BX/BLX with register-specified destinations. */
5011
7ff120b4
YQ
5012static void
5013install_bx_blx_reg (struct gdbarch *gdbarch, struct regcache *regs,
cfba9872 5014 arm_displaced_step_closure *dsc, int link,
7ff120b4 5015 unsigned int cond, unsigned int rm)
cca44b1b 5016{
cca44b1b
JB
5017 /* Implement {BX,BLX}<cond> <reg>" as:
5018
5019 Preparation: cond <- instruction condition
5020 Insn: mov r0, r0 (nop)
5021 Cleanup: if (condition true) { r14 <- pc; pc <- dest; }.
5022
5023 Don't set r14 in cleanup for BX. */
5024
36073a92 5025 dsc->u.branch.dest = displaced_read_reg (regs, dsc, rm);
cca44b1b
JB
5026
5027 dsc->u.branch.cond = cond;
5028 dsc->u.branch.link = link;
cca44b1b 5029
7ff120b4 5030 dsc->u.branch.exchange = 1;
cca44b1b
JB
5031
5032 dsc->cleanup = &cleanup_branch;
7ff120b4 5033}
cca44b1b 5034
7ff120b4
YQ
5035static int
5036arm_copy_bx_blx_reg (struct gdbarch *gdbarch, uint32_t insn,
cfba9872 5037 struct regcache *regs, arm_displaced_step_closure *dsc)
7ff120b4
YQ
5038{
5039 unsigned int cond = bits (insn, 28, 31);
5040 /* BX: x12xxx1x
5041 BLX: x12xxx3x. */
5042 int link = bit (insn, 5);
5043 unsigned int rm = bits (insn, 0, 3);
5044
5045 if (debug_displaced)
5046 fprintf_unfiltered (gdb_stdlog, "displaced: copying insn %.8lx",
5047 (unsigned long) insn);
5048
5049 dsc->modinsn[0] = ARM_NOP;
5050
5051 install_bx_blx_reg (gdbarch, regs, dsc, link, cond, rm);
cca44b1b
JB
5052 return 0;
5053}
5054
34518530
YQ
5055static int
5056thumb_copy_bx_blx_reg (struct gdbarch *gdbarch, uint16_t insn,
5057 struct regcache *regs,
cfba9872 5058 arm_displaced_step_closure *dsc)
34518530
YQ
5059{
5060 int link = bit (insn, 7);
5061 unsigned int rm = bits (insn, 3, 6);
5062
5063 if (debug_displaced)
5064 fprintf_unfiltered (gdb_stdlog, "displaced: copying insn %.4x",
5065 (unsigned short) insn);
5066
5067 dsc->modinsn[0] = THUMB_NOP;
5068
5069 install_bx_blx_reg (gdbarch, regs, dsc, link, INST_AL, rm);
5070
5071 return 0;
5072}
5073
5074
0963b4bd 5075/* Copy/cleanup arithmetic/logic instruction with immediate RHS. */
cca44b1b
JB
5076
5077static void
6e39997a 5078cleanup_alu_imm (struct gdbarch *gdbarch,
cfba9872 5079 struct regcache *regs, arm_displaced_step_closure *dsc)
cca44b1b 5080{
36073a92 5081 ULONGEST rd_val = displaced_read_reg (regs, dsc, 0);
cca44b1b
JB
5082 displaced_write_reg (regs, dsc, 0, dsc->tmp[0], CANNOT_WRITE_PC);
5083 displaced_write_reg (regs, dsc, 1, dsc->tmp[1], CANNOT_WRITE_PC);
5084 displaced_write_reg (regs, dsc, dsc->rd, rd_val, ALU_WRITE_PC);
5085}
5086
5087static int
7ff120b4 5088arm_copy_alu_imm (struct gdbarch *gdbarch, uint32_t insn, struct regcache *regs,
cfba9872 5089 arm_displaced_step_closure *dsc)
cca44b1b
JB
5090{
5091 unsigned int rn = bits (insn, 16, 19);
5092 unsigned int rd = bits (insn, 12, 15);
5093 unsigned int op = bits (insn, 21, 24);
5094 int is_mov = (op == 0xd);
5095 ULONGEST rd_val, rn_val;
cca44b1b
JB
5096
5097 if (!insn_references_pc (insn, 0x000ff000ul))
7ff120b4 5098 return arm_copy_unmodified (gdbarch, insn, "ALU immediate", dsc);
cca44b1b
JB
5099
5100 if (debug_displaced)
5101 fprintf_unfiltered (gdb_stdlog, "displaced: copying immediate %s insn "
5102 "%.8lx\n", is_mov ? "move" : "ALU",
5103 (unsigned long) insn);
5104
5105 /* Instruction is of form:
5106
5107 <op><cond> rd, [rn,] #imm
5108
5109 Rewrite as:
5110
5111 Preparation: tmp1, tmp2 <- r0, r1;
5112 r0, r1 <- rd, rn
5113 Insn: <op><cond> r0, r1, #imm
5114 Cleanup: rd <- r0; r0 <- tmp1; r1 <- tmp2
5115 */
5116
36073a92
YQ
5117 dsc->tmp[0] = displaced_read_reg (regs, dsc, 0);
5118 dsc->tmp[1] = displaced_read_reg (regs, dsc, 1);
5119 rn_val = displaced_read_reg (regs, dsc, rn);
5120 rd_val = displaced_read_reg (regs, dsc, rd);
cca44b1b
JB
5121 displaced_write_reg (regs, dsc, 0, rd_val, CANNOT_WRITE_PC);
5122 displaced_write_reg (regs, dsc, 1, rn_val, CANNOT_WRITE_PC);
5123 dsc->rd = rd;
5124
5125 if (is_mov)
5126 dsc->modinsn[0] = insn & 0xfff00fff;
5127 else
5128 dsc->modinsn[0] = (insn & 0xfff00fff) | 0x10000;
5129
5130 dsc->cleanup = &cleanup_alu_imm;
5131
5132 return 0;
5133}
5134
34518530
YQ
5135static int
5136thumb2_copy_alu_imm (struct gdbarch *gdbarch, uint16_t insn1,
5137 uint16_t insn2, struct regcache *regs,
cfba9872 5138 arm_displaced_step_closure *dsc)
34518530
YQ
5139{
5140 unsigned int op = bits (insn1, 5, 8);
5141 unsigned int rn, rm, rd;
5142 ULONGEST rd_val, rn_val;
5143
5144 rn = bits (insn1, 0, 3); /* Rn */
5145 rm = bits (insn2, 0, 3); /* Rm */
5146 rd = bits (insn2, 8, 11); /* Rd */
5147
5148 /* This routine is only called for instruction MOV. */
5149 gdb_assert (op == 0x2 && rn == 0xf);
5150
5151 if (rm != ARM_PC_REGNUM && rd != ARM_PC_REGNUM)
5152 return thumb_copy_unmodified_32bit (gdbarch, insn1, insn2, "ALU imm", dsc);
5153
5154 if (debug_displaced)
5155 fprintf_unfiltered (gdb_stdlog, "displaced: copying reg %s insn %.4x%.4x\n",
5156 "ALU", insn1, insn2);
5157
5158 /* Instruction is of form:
5159
5160 <op><cond> rd, [rn,] #imm
5161
5162 Rewrite as:
5163
5164 Preparation: tmp1, tmp2 <- r0, r1;
5165 r0, r1 <- rd, rn
5166 Insn: <op><cond> r0, r1, #imm
5167 Cleanup: rd <- r0; r0 <- tmp1; r1 <- tmp2
5168 */
5169
5170 dsc->tmp[0] = displaced_read_reg (regs, dsc, 0);
5171 dsc->tmp[1] = displaced_read_reg (regs, dsc, 1);
5172 rn_val = displaced_read_reg (regs, dsc, rn);
5173 rd_val = displaced_read_reg (regs, dsc, rd);
5174 displaced_write_reg (regs, dsc, 0, rd_val, CANNOT_WRITE_PC);
5175 displaced_write_reg (regs, dsc, 1, rn_val, CANNOT_WRITE_PC);
5176 dsc->rd = rd;
5177
5178 dsc->modinsn[0] = insn1;
5179 dsc->modinsn[1] = ((insn2 & 0xf0f0) | 0x1);
5180 dsc->numinsns = 2;
5181
5182 dsc->cleanup = &cleanup_alu_imm;
5183
5184 return 0;
5185}
5186
cca44b1b
JB
5187/* Copy/cleanup arithmetic/logic insns with register RHS. */
5188
5189static void
6e39997a 5190cleanup_alu_reg (struct gdbarch *gdbarch,
cfba9872 5191 struct regcache *regs, arm_displaced_step_closure *dsc)
cca44b1b
JB
5192{
5193 ULONGEST rd_val;
5194 int i;
5195
36073a92 5196 rd_val = displaced_read_reg (regs, dsc, 0);
cca44b1b
JB
5197
5198 for (i = 0; i < 3; i++)
5199 displaced_write_reg (regs, dsc, i, dsc->tmp[i], CANNOT_WRITE_PC);
5200
5201 displaced_write_reg (regs, dsc, dsc->rd, rd_val, ALU_WRITE_PC);
5202}
5203
7ff120b4
YQ
5204static void
5205install_alu_reg (struct gdbarch *gdbarch, struct regcache *regs,
cfba9872 5206 arm_displaced_step_closure *dsc,
7ff120b4 5207 unsigned int rd, unsigned int rn, unsigned int rm)
cca44b1b 5208{
cca44b1b 5209 ULONGEST rd_val, rn_val, rm_val;
cca44b1b 5210
cca44b1b
JB
5211 /* Instruction is of form:
5212
5213 <op><cond> rd, [rn,] rm [, <shift>]
5214
5215 Rewrite as:
5216
5217 Preparation: tmp1, tmp2, tmp3 <- r0, r1, r2;
5218 r0, r1, r2 <- rd, rn, rm
ef713951 5219 Insn: <op><cond> r0, [r1,] r2 [, <shift>]
cca44b1b
JB
5220 Cleanup: rd <- r0; r0, r1, r2 <- tmp1, tmp2, tmp3
5221 */
5222
36073a92
YQ
5223 dsc->tmp[0] = displaced_read_reg (regs, dsc, 0);
5224 dsc->tmp[1] = displaced_read_reg (regs, dsc, 1);
5225 dsc->tmp[2] = displaced_read_reg (regs, dsc, 2);
5226 rd_val = displaced_read_reg (regs, dsc, rd);
5227 rn_val = displaced_read_reg (regs, dsc, rn);
5228 rm_val = displaced_read_reg (regs, dsc, rm);
cca44b1b
JB
5229 displaced_write_reg (regs, dsc, 0, rd_val, CANNOT_WRITE_PC);
5230 displaced_write_reg (regs, dsc, 1, rn_val, CANNOT_WRITE_PC);
5231 displaced_write_reg (regs, dsc, 2, rm_val, CANNOT_WRITE_PC);
5232 dsc->rd = rd;
5233
7ff120b4
YQ
5234 dsc->cleanup = &cleanup_alu_reg;
5235}
5236
5237static int
5238arm_copy_alu_reg (struct gdbarch *gdbarch, uint32_t insn, struct regcache *regs,
cfba9872 5239 arm_displaced_step_closure *dsc)
7ff120b4
YQ
5240{
5241 unsigned int op = bits (insn, 21, 24);
5242 int is_mov = (op == 0xd);
5243
5244 if (!insn_references_pc (insn, 0x000ff00ful))
5245 return arm_copy_unmodified (gdbarch, insn, "ALU reg", dsc);
5246
5247 if (debug_displaced)
5248 fprintf_unfiltered (gdb_stdlog, "displaced: copying reg %s insn %.8lx\n",
5249 is_mov ? "move" : "ALU", (unsigned long) insn);
5250
cca44b1b
JB
5251 if (is_mov)
5252 dsc->modinsn[0] = (insn & 0xfff00ff0) | 0x2;
5253 else
5254 dsc->modinsn[0] = (insn & 0xfff00ff0) | 0x10002;
5255
7ff120b4
YQ
5256 install_alu_reg (gdbarch, regs, dsc, bits (insn, 12, 15), bits (insn, 16, 19),
5257 bits (insn, 0, 3));
cca44b1b
JB
5258 return 0;
5259}
5260
34518530
YQ
5261static int
5262thumb_copy_alu_reg (struct gdbarch *gdbarch, uint16_t insn,
5263 struct regcache *regs,
cfba9872 5264 arm_displaced_step_closure *dsc)
34518530 5265{
ef713951 5266 unsigned rm, rd;
34518530 5267
ef713951
YQ
5268 rm = bits (insn, 3, 6);
5269 rd = (bit (insn, 7) << 3) | bits (insn, 0, 2);
34518530 5270
ef713951 5271 if (rd != ARM_PC_REGNUM && rm != ARM_PC_REGNUM)
34518530
YQ
5272 return thumb_copy_unmodified_16bit (gdbarch, insn, "ALU reg", dsc);
5273
5274 if (debug_displaced)
ef713951
YQ
5275 fprintf_unfiltered (gdb_stdlog, "displaced: copying ALU reg insn %.4x\n",
5276 (unsigned short) insn);
34518530 5277
ef713951 5278 dsc->modinsn[0] = ((insn & 0xff00) | 0x10);
34518530 5279
ef713951 5280 install_alu_reg (gdbarch, regs, dsc, rd, rd, rm);
34518530
YQ
5281
5282 return 0;
5283}
5284
cca44b1b
JB
5285/* Cleanup/copy arithmetic/logic insns with shifted register RHS. */
5286
5287static void
6e39997a 5288cleanup_alu_shifted_reg (struct gdbarch *gdbarch,
cca44b1b 5289 struct regcache *regs,
cfba9872 5290 arm_displaced_step_closure *dsc)
cca44b1b 5291{
36073a92 5292 ULONGEST rd_val = displaced_read_reg (regs, dsc, 0);
cca44b1b
JB
5293 int i;
5294
5295 for (i = 0; i < 4; i++)
5296 displaced_write_reg (regs, dsc, i, dsc->tmp[i], CANNOT_WRITE_PC);
5297
5298 displaced_write_reg (regs, dsc, dsc->rd, rd_val, ALU_WRITE_PC);
5299}
5300
7ff120b4
YQ
5301static void
5302install_alu_shifted_reg (struct gdbarch *gdbarch, struct regcache *regs,
cfba9872 5303 arm_displaced_step_closure *dsc,
7ff120b4
YQ
5304 unsigned int rd, unsigned int rn, unsigned int rm,
5305 unsigned rs)
cca44b1b 5306{
7ff120b4 5307 int i;
cca44b1b 5308 ULONGEST rd_val, rn_val, rm_val, rs_val;
cca44b1b 5309
cca44b1b
JB
5310 /* Instruction is of form:
5311
5312 <op><cond> rd, [rn,] rm, <shift> rs
5313
5314 Rewrite as:
5315
5316 Preparation: tmp1, tmp2, tmp3, tmp4 <- r0, r1, r2, r3
5317 r0, r1, r2, r3 <- rd, rn, rm, rs
5318 Insn: <op><cond> r0, r1, r2, <shift> r3
5319 Cleanup: tmp5 <- r0
5320 r0, r1, r2, r3 <- tmp1, tmp2, tmp3, tmp4
5321 rd <- tmp5
5322 */
5323
5324 for (i = 0; i < 4; i++)
36073a92 5325 dsc->tmp[i] = displaced_read_reg (regs, dsc, i);
cca44b1b 5326
36073a92
YQ
5327 rd_val = displaced_read_reg (regs, dsc, rd);
5328 rn_val = displaced_read_reg (regs, dsc, rn);
5329 rm_val = displaced_read_reg (regs, dsc, rm);
5330 rs_val = displaced_read_reg (regs, dsc, rs);
cca44b1b
JB
5331 displaced_write_reg (regs, dsc, 0, rd_val, CANNOT_WRITE_PC);
5332 displaced_write_reg (regs, dsc, 1, rn_val, CANNOT_WRITE_PC);
5333 displaced_write_reg (regs, dsc, 2, rm_val, CANNOT_WRITE_PC);
5334 displaced_write_reg (regs, dsc, 3, rs_val, CANNOT_WRITE_PC);
5335 dsc->rd = rd;
7ff120b4
YQ
5336 dsc->cleanup = &cleanup_alu_shifted_reg;
5337}
5338
5339static int
5340arm_copy_alu_shifted_reg (struct gdbarch *gdbarch, uint32_t insn,
5341 struct regcache *regs,
cfba9872 5342 arm_displaced_step_closure *dsc)
7ff120b4
YQ
5343{
5344 unsigned int op = bits (insn, 21, 24);
5345 int is_mov = (op == 0xd);
5346 unsigned int rd, rn, rm, rs;
5347
5348 if (!insn_references_pc (insn, 0x000fff0ful))
5349 return arm_copy_unmodified (gdbarch, insn, "ALU shifted reg", dsc);
5350
5351 if (debug_displaced)
5352 fprintf_unfiltered (gdb_stdlog, "displaced: copying shifted reg %s insn "
5353 "%.8lx\n", is_mov ? "move" : "ALU",
5354 (unsigned long) insn);
5355
5356 rn = bits (insn, 16, 19);
5357 rm = bits (insn, 0, 3);
5358 rs = bits (insn, 8, 11);
5359 rd = bits (insn, 12, 15);
cca44b1b
JB
5360
5361 if (is_mov)
5362 dsc->modinsn[0] = (insn & 0xfff000f0) | 0x302;
5363 else
5364 dsc->modinsn[0] = (insn & 0xfff000f0) | 0x10302;
5365
7ff120b4 5366 install_alu_shifted_reg (gdbarch, regs, dsc, rd, rn, rm, rs);
cca44b1b
JB
5367
5368 return 0;
5369}
5370
5371/* Clean up load instructions. */
5372
5373static void
6e39997a 5374cleanup_load (struct gdbarch *gdbarch, struct regcache *regs,
cfba9872 5375 arm_displaced_step_closure *dsc)
cca44b1b
JB
5376{
5377 ULONGEST rt_val, rt_val2 = 0, rn_val;
cca44b1b 5378
36073a92 5379 rt_val = displaced_read_reg (regs, dsc, 0);
cca44b1b 5380 if (dsc->u.ldst.xfersize == 8)
36073a92
YQ
5381 rt_val2 = displaced_read_reg (regs, dsc, 1);
5382 rn_val = displaced_read_reg (regs, dsc, 2);
cca44b1b
JB
5383
5384 displaced_write_reg (regs, dsc, 0, dsc->tmp[0], CANNOT_WRITE_PC);
5385 if (dsc->u.ldst.xfersize > 4)
5386 displaced_write_reg (regs, dsc, 1, dsc->tmp[1], CANNOT_WRITE_PC);
5387 displaced_write_reg (regs, dsc, 2, dsc->tmp[2], CANNOT_WRITE_PC);
5388 if (!dsc->u.ldst.immed)
5389 displaced_write_reg (regs, dsc, 3, dsc->tmp[3], CANNOT_WRITE_PC);
5390
5391 /* Handle register writeback. */
5392 if (dsc->u.ldst.writeback)
5393 displaced_write_reg (regs, dsc, dsc->u.ldst.rn, rn_val, CANNOT_WRITE_PC);
5394 /* Put result in right place. */
5395 displaced_write_reg (regs, dsc, dsc->rd, rt_val, LOAD_WRITE_PC);
5396 if (dsc->u.ldst.xfersize == 8)
5397 displaced_write_reg (regs, dsc, dsc->rd + 1, rt_val2, LOAD_WRITE_PC);
5398}
5399
5400/* Clean up store instructions. */
5401
5402static void
6e39997a 5403cleanup_store (struct gdbarch *gdbarch, struct regcache *regs,
cfba9872 5404 arm_displaced_step_closure *dsc)
cca44b1b 5405{
36073a92 5406 ULONGEST rn_val = displaced_read_reg (regs, dsc, 2);
cca44b1b
JB
5407
5408 displaced_write_reg (regs, dsc, 0, dsc->tmp[0], CANNOT_WRITE_PC);
5409 if (dsc->u.ldst.xfersize > 4)
5410 displaced_write_reg (regs, dsc, 1, dsc->tmp[1], CANNOT_WRITE_PC);
5411 displaced_write_reg (regs, dsc, 2, dsc->tmp[2], CANNOT_WRITE_PC);
5412 if (!dsc->u.ldst.immed)
5413 displaced_write_reg (regs, dsc, 3, dsc->tmp[3], CANNOT_WRITE_PC);
5414 if (!dsc->u.ldst.restore_r4)
5415 displaced_write_reg (regs, dsc, 4, dsc->tmp[4], CANNOT_WRITE_PC);
5416
5417 /* Writeback. */
5418 if (dsc->u.ldst.writeback)
5419 displaced_write_reg (regs, dsc, dsc->u.ldst.rn, rn_val, CANNOT_WRITE_PC);
5420}
5421
5422/* Copy "extra" load/store instructions. These are halfword/doubleword
5423 transfers, which have a different encoding to byte/word transfers. */
5424
5425static int
550dc4e2 5426arm_copy_extra_ld_st (struct gdbarch *gdbarch, uint32_t insn, int unprivileged,
cfba9872 5427 struct regcache *regs, arm_displaced_step_closure *dsc)
cca44b1b
JB
5428{
5429 unsigned int op1 = bits (insn, 20, 24);
5430 unsigned int op2 = bits (insn, 5, 6);
5431 unsigned int rt = bits (insn, 12, 15);
5432 unsigned int rn = bits (insn, 16, 19);
5433 unsigned int rm = bits (insn, 0, 3);
5434 char load[12] = {0, 1, 0, 1, 1, 1, 1, 1, 0, 1, 0, 1};
5435 char bytesize[12] = {2, 2, 2, 2, 8, 1, 8, 1, 8, 2, 8, 2};
5436 int immed = (op1 & 0x4) != 0;
5437 int opcode;
5438 ULONGEST rt_val, rt_val2 = 0, rn_val, rm_val = 0;
cca44b1b
JB
5439
5440 if (!insn_references_pc (insn, 0x000ff00ful))
7ff120b4 5441 return arm_copy_unmodified (gdbarch, insn, "extra load/store", dsc);
cca44b1b
JB
5442
5443 if (debug_displaced)
5444 fprintf_unfiltered (gdb_stdlog, "displaced: copying %sextra load/store "
550dc4e2 5445 "insn %.8lx\n", unprivileged ? "unprivileged " : "",
cca44b1b
JB
5446 (unsigned long) insn);
5447
5448 opcode = ((op2 << 2) | (op1 & 0x1) | ((op1 & 0x4) >> 1)) - 4;
5449
5450 if (opcode < 0)
5451 internal_error (__FILE__, __LINE__,
5452 _("copy_extra_ld_st: instruction decode error"));
5453
36073a92
YQ
5454 dsc->tmp[0] = displaced_read_reg (regs, dsc, 0);
5455 dsc->tmp[1] = displaced_read_reg (regs, dsc, 1);
5456 dsc->tmp[2] = displaced_read_reg (regs, dsc, 2);
cca44b1b 5457 if (!immed)
36073a92 5458 dsc->tmp[3] = displaced_read_reg (regs, dsc, 3);
cca44b1b 5459
36073a92 5460 rt_val = displaced_read_reg (regs, dsc, rt);
cca44b1b 5461 if (bytesize[opcode] == 8)
36073a92
YQ
5462 rt_val2 = displaced_read_reg (regs, dsc, rt + 1);
5463 rn_val = displaced_read_reg (regs, dsc, rn);
cca44b1b 5464 if (!immed)
36073a92 5465 rm_val = displaced_read_reg (regs, dsc, rm);
cca44b1b
JB
5466
5467 displaced_write_reg (regs, dsc, 0, rt_val, CANNOT_WRITE_PC);
5468 if (bytesize[opcode] == 8)
5469 displaced_write_reg (regs, dsc, 1, rt_val2, CANNOT_WRITE_PC);
5470 displaced_write_reg (regs, dsc, 2, rn_val, CANNOT_WRITE_PC);
5471 if (!immed)
5472 displaced_write_reg (regs, dsc, 3, rm_val, CANNOT_WRITE_PC);
5473
5474 dsc->rd = rt;
5475 dsc->u.ldst.xfersize = bytesize[opcode];
5476 dsc->u.ldst.rn = rn;
5477 dsc->u.ldst.immed = immed;
5478 dsc->u.ldst.writeback = bit (insn, 24) == 0 || bit (insn, 21) != 0;
5479 dsc->u.ldst.restore_r4 = 0;
5480
5481 if (immed)
5482 /* {ldr,str}<width><cond> rt, [rt2,] [rn, #imm]
5483 ->
5484 {ldr,str}<width><cond> r0, [r1,] [r2, #imm]. */
5485 dsc->modinsn[0] = (insn & 0xfff00fff) | 0x20000;
5486 else
5487 /* {ldr,str}<width><cond> rt, [rt2,] [rn, +/-rm]
5488 ->
5489 {ldr,str}<width><cond> r0, [r1,] [r2, +/-r3]. */
5490 dsc->modinsn[0] = (insn & 0xfff00ff0) | 0x20003;
5491
5492 dsc->cleanup = load[opcode] ? &cleanup_load : &cleanup_store;
5493
5494 return 0;
5495}
5496
0f6f04ba 5497/* Copy byte/half word/word loads and stores. */
cca44b1b 5498
7ff120b4 5499static void
0f6f04ba 5500install_load_store (struct gdbarch *gdbarch, struct regcache *regs,
cfba9872 5501 arm_displaced_step_closure *dsc, int load,
0f6f04ba
YQ
5502 int immed, int writeback, int size, int usermode,
5503 int rt, int rm, int rn)
cca44b1b 5504{
cca44b1b 5505 ULONGEST rt_val, rn_val, rm_val = 0;
cca44b1b 5506
36073a92
YQ
5507 dsc->tmp[0] = displaced_read_reg (regs, dsc, 0);
5508 dsc->tmp[2] = displaced_read_reg (regs, dsc, 2);
cca44b1b 5509 if (!immed)
36073a92 5510 dsc->tmp[3] = displaced_read_reg (regs, dsc, 3);
cca44b1b 5511 if (!load)
36073a92 5512 dsc->tmp[4] = displaced_read_reg (regs, dsc, 4);
cca44b1b 5513
36073a92
YQ
5514 rt_val = displaced_read_reg (regs, dsc, rt);
5515 rn_val = displaced_read_reg (regs, dsc, rn);
cca44b1b 5516 if (!immed)
36073a92 5517 rm_val = displaced_read_reg (regs, dsc, rm);
cca44b1b
JB
5518
5519 displaced_write_reg (regs, dsc, 0, rt_val, CANNOT_WRITE_PC);
5520 displaced_write_reg (regs, dsc, 2, rn_val, CANNOT_WRITE_PC);
5521 if (!immed)
5522 displaced_write_reg (regs, dsc, 3, rm_val, CANNOT_WRITE_PC);
cca44b1b 5523 dsc->rd = rt;
0f6f04ba 5524 dsc->u.ldst.xfersize = size;
cca44b1b
JB
5525 dsc->u.ldst.rn = rn;
5526 dsc->u.ldst.immed = immed;
7ff120b4 5527 dsc->u.ldst.writeback = writeback;
cca44b1b
JB
5528
5529 /* To write PC we can do:
5530
494e194e
YQ
5531 Before this sequence of instructions:
5532 r0 is the PC value got from displaced_read_reg, so r0 = from + 8;
5533 r2 is the Rn value got from dispalced_read_reg.
5534
5535 Insn1: push {pc} Write address of STR instruction + offset on stack
5536 Insn2: pop {r4} Read it back from stack, r4 = addr(Insn1) + offset
5537 Insn3: sub r4, r4, pc r4 = addr(Insn1) + offset - pc
5538 = addr(Insn1) + offset - addr(Insn3) - 8
5539 = offset - 16
5540 Insn4: add r4, r4, #8 r4 = offset - 8
5541 Insn5: add r0, r0, r4 r0 = from + 8 + offset - 8
5542 = from + offset
5543 Insn6: str r0, [r2, #imm] (or str r0, [r2, r3])
cca44b1b
JB
5544
5545 Otherwise we don't know what value to write for PC, since the offset is
494e194e
YQ
5546 architecture-dependent (sometimes PC+8, sometimes PC+12). More details
5547 of this can be found in Section "Saving from r15" in
5548 http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.dui0204g/Cihbjifh.html */
cca44b1b 5549
7ff120b4
YQ
5550 dsc->cleanup = load ? &cleanup_load : &cleanup_store;
5551}
5552
34518530
YQ
5553
5554static int
5555thumb2_copy_load_literal (struct gdbarch *gdbarch, uint16_t insn1,
5556 uint16_t insn2, struct regcache *regs,
cfba9872 5557 arm_displaced_step_closure *dsc, int size)
34518530
YQ
5558{
5559 unsigned int u_bit = bit (insn1, 7);
5560 unsigned int rt = bits (insn2, 12, 15);
5561 int imm12 = bits (insn2, 0, 11);
5562 ULONGEST pc_val;
5563
5564 if (debug_displaced)
5565 fprintf_unfiltered (gdb_stdlog,
5566 "displaced: copying ldr pc (0x%x) R%d %c imm12 %.4x\n",
5567 (unsigned int) dsc->insn_addr, rt, u_bit ? '+' : '-',
5568 imm12);
5569
5570 if (!u_bit)
5571 imm12 = -1 * imm12;
5572
5573 /* Rewrite instruction LDR Rt imm12 into:
5574
5575 Prepare: tmp[0] <- r0, tmp[1] <- r2, tmp[2] <- r3, r2 <- pc, r3 <- imm12
5576
5577 LDR R0, R2, R3,
5578
5579 Cleanup: rt <- r0, r0 <- tmp[0], r2 <- tmp[1], r3 <- tmp[2]. */
5580
5581
5582 dsc->tmp[0] = displaced_read_reg (regs, dsc, 0);
5583 dsc->tmp[2] = displaced_read_reg (regs, dsc, 2);
5584 dsc->tmp[3] = displaced_read_reg (regs, dsc, 3);
5585
5586 pc_val = displaced_read_reg (regs, dsc, ARM_PC_REGNUM);
5587
5588 pc_val = pc_val & 0xfffffffc;
5589
5590 displaced_write_reg (regs, dsc, 2, pc_val, CANNOT_WRITE_PC);
5591 displaced_write_reg (regs, dsc, 3, imm12, CANNOT_WRITE_PC);
5592
5593 dsc->rd = rt;
5594
5595 dsc->u.ldst.xfersize = size;
5596 dsc->u.ldst.immed = 0;
5597 dsc->u.ldst.writeback = 0;
5598 dsc->u.ldst.restore_r4 = 0;
5599
5600 /* LDR R0, R2, R3 */
5601 dsc->modinsn[0] = 0xf852;
5602 dsc->modinsn[1] = 0x3;
5603 dsc->numinsns = 2;
5604
5605 dsc->cleanup = &cleanup_load;
5606
5607 return 0;
5608}
5609
5610static int
5611thumb2_copy_load_reg_imm (struct gdbarch *gdbarch, uint16_t insn1,
5612 uint16_t insn2, struct regcache *regs,
cfba9872 5613 arm_displaced_step_closure *dsc,
34518530
YQ
5614 int writeback, int immed)
5615{
5616 unsigned int rt = bits (insn2, 12, 15);
5617 unsigned int rn = bits (insn1, 0, 3);
5618 unsigned int rm = bits (insn2, 0, 3); /* Only valid if !immed. */
5619 /* In LDR (register), there is also a register Rm, which is not allowed to
5620 be PC, so we don't have to check it. */
5621
5622 if (rt != ARM_PC_REGNUM && rn != ARM_PC_REGNUM)
5623 return thumb_copy_unmodified_32bit (gdbarch, insn1, insn2, "load",
5624 dsc);
5625
5626 if (debug_displaced)
5627 fprintf_unfiltered (gdb_stdlog,
5628 "displaced: copying ldr r%d [r%d] insn %.4x%.4x\n",
5629 rt, rn, insn1, insn2);
5630
5631 install_load_store (gdbarch, regs, dsc, 1, immed, writeback, 4,
5632 0, rt, rm, rn);
5633
5634 dsc->u.ldst.restore_r4 = 0;
5635
5636 if (immed)
5637 /* ldr[b]<cond> rt, [rn, #imm], etc.
5638 ->
5639 ldr[b]<cond> r0, [r2, #imm]. */
5640 {
5641 dsc->modinsn[0] = (insn1 & 0xfff0) | 0x2;
5642 dsc->modinsn[1] = insn2 & 0x0fff;
5643 }
5644 else
5645 /* ldr[b]<cond> rt, [rn, rm], etc.
5646 ->
5647 ldr[b]<cond> r0, [r2, r3]. */
5648 {
5649 dsc->modinsn[0] = (insn1 & 0xfff0) | 0x2;
5650 dsc->modinsn[1] = (insn2 & 0x0ff0) | 0x3;
5651 }
5652
5653 dsc->numinsns = 2;
5654
5655 return 0;
5656}
5657
5658
7ff120b4
YQ
5659static int
5660arm_copy_ldr_str_ldrb_strb (struct gdbarch *gdbarch, uint32_t insn,
5661 struct regcache *regs,
cfba9872 5662 arm_displaced_step_closure *dsc,
0f6f04ba 5663 int load, int size, int usermode)
7ff120b4
YQ
5664{
5665 int immed = !bit (insn, 25);
5666 int writeback = (bit (insn, 24) == 0 || bit (insn, 21) != 0);
5667 unsigned int rt = bits (insn, 12, 15);
5668 unsigned int rn = bits (insn, 16, 19);
5669 unsigned int rm = bits (insn, 0, 3); /* Only valid if !immed. */
5670
5671 if (!insn_references_pc (insn, 0x000ff00ful))
5672 return arm_copy_unmodified (gdbarch, insn, "load/store", dsc);
5673
5674 if (debug_displaced)
5675 fprintf_unfiltered (gdb_stdlog,
5676 "displaced: copying %s%s r%d [r%d] insn %.8lx\n",
0f6f04ba
YQ
5677 load ? (size == 1 ? "ldrb" : "ldr")
5678 : (size == 1 ? "strb" : "str"), usermode ? "t" : "",
7ff120b4
YQ
5679 rt, rn,
5680 (unsigned long) insn);
5681
0f6f04ba
YQ
5682 install_load_store (gdbarch, regs, dsc, load, immed, writeback, size,
5683 usermode, rt, rm, rn);
7ff120b4 5684
bf9f652a 5685 if (load || rt != ARM_PC_REGNUM)
cca44b1b
JB
5686 {
5687 dsc->u.ldst.restore_r4 = 0;
5688
5689 if (immed)
5690 /* {ldr,str}[b]<cond> rt, [rn, #imm], etc.
5691 ->
5692 {ldr,str}[b]<cond> r0, [r2, #imm]. */
5693 dsc->modinsn[0] = (insn & 0xfff00fff) | 0x20000;
5694 else
5695 /* {ldr,str}[b]<cond> rt, [rn, rm], etc.
5696 ->
5697 {ldr,str}[b]<cond> r0, [r2, r3]. */
5698 dsc->modinsn[0] = (insn & 0xfff00ff0) | 0x20003;
5699 }
5700 else
5701 {
5702 /* We need to use r4 as scratch. Make sure it's restored afterwards. */
5703 dsc->u.ldst.restore_r4 = 1;
494e194e
YQ
5704 dsc->modinsn[0] = 0xe92d8000; /* push {pc} */
5705 dsc->modinsn[1] = 0xe8bd0010; /* pop {r4} */
cca44b1b
JB
5706 dsc->modinsn[2] = 0xe044400f; /* sub r4, r4, pc. */
5707 dsc->modinsn[3] = 0xe2844008; /* add r4, r4, #8. */
5708 dsc->modinsn[4] = 0xe0800004; /* add r0, r0, r4. */
5709
5710 /* As above. */
5711 if (immed)
5712 dsc->modinsn[5] = (insn & 0xfff00fff) | 0x20000;
5713 else
5714 dsc->modinsn[5] = (insn & 0xfff00ff0) | 0x20003;
5715
cca44b1b
JB
5716 dsc->numinsns = 6;
5717 }
5718
5719 dsc->cleanup = load ? &cleanup_load : &cleanup_store;
5720
5721 return 0;
5722}
5723
5724/* Cleanup LDM instructions with fully-populated register list. This is an
5725 unfortunate corner case: it's impossible to implement correctly by modifying
5726 the instruction. The issue is as follows: we have an instruction,
5727
5728 ldm rN, {r0-r15}
5729
5730 which we must rewrite to avoid loading PC. A possible solution would be to
5731 do the load in two halves, something like (with suitable cleanup
5732 afterwards):
5733
5734 mov r8, rN
5735 ldm[id][ab] r8!, {r0-r7}
5736 str r7, <temp>
5737 ldm[id][ab] r8, {r7-r14}
5738 <bkpt>
5739
5740 but at present there's no suitable place for <temp>, since the scratch space
5741 is overwritten before the cleanup routine is called. For now, we simply
5742 emulate the instruction. */
5743
5744static void
5745cleanup_block_load_all (struct gdbarch *gdbarch, struct regcache *regs,
cfba9872 5746 arm_displaced_step_closure *dsc)
cca44b1b 5747{
cca44b1b
JB
5748 int inc = dsc->u.block.increment;
5749 int bump_before = dsc->u.block.before ? (inc ? 4 : -4) : 0;
5750 int bump_after = dsc->u.block.before ? 0 : (inc ? 4 : -4);
5751 uint32_t regmask = dsc->u.block.regmask;
5752 int regno = inc ? 0 : 15;
5753 CORE_ADDR xfer_addr = dsc->u.block.xfer_addr;
5754 int exception_return = dsc->u.block.load && dsc->u.block.user
5755 && (regmask & 0x8000) != 0;
36073a92 5756 uint32_t status = displaced_read_reg (regs, dsc, ARM_PS_REGNUM);
cca44b1b
JB
5757 int do_transfer = condition_true (dsc->u.block.cond, status);
5758 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
5759
5760 if (!do_transfer)
5761 return;
5762
5763 /* If the instruction is ldm rN, {...pc}^, I don't think there's anything
5764 sensible we can do here. Complain loudly. */
5765 if (exception_return)
5766 error (_("Cannot single-step exception return"));
5767
5768 /* We don't handle any stores here for now. */
5769 gdb_assert (dsc->u.block.load != 0);
5770
5771 if (debug_displaced)
5772 fprintf_unfiltered (gdb_stdlog, "displaced: emulating block transfer: "
5773 "%s %s %s\n", dsc->u.block.load ? "ldm" : "stm",
5774 dsc->u.block.increment ? "inc" : "dec",
5775 dsc->u.block.before ? "before" : "after");
5776
5777 while (regmask)
5778 {
5779 uint32_t memword;
5780
5781 if (inc)
bf9f652a 5782 while (regno <= ARM_PC_REGNUM && (regmask & (1 << regno)) == 0)
cca44b1b
JB
5783 regno++;
5784 else
5785 while (regno >= 0 && (regmask & (1 << regno)) == 0)
5786 regno--;
5787
5788 xfer_addr += bump_before;
5789
5790 memword = read_memory_unsigned_integer (xfer_addr, 4, byte_order);
5791 displaced_write_reg (regs, dsc, regno, memword, LOAD_WRITE_PC);
5792
5793 xfer_addr += bump_after;
5794
5795 regmask &= ~(1 << regno);
5796 }
5797
5798 if (dsc->u.block.writeback)
5799 displaced_write_reg (regs, dsc, dsc->u.block.rn, xfer_addr,
5800 CANNOT_WRITE_PC);
5801}
5802
5803/* Clean up an STM which included the PC in the register list. */
5804
5805static void
5806cleanup_block_store_pc (struct gdbarch *gdbarch, struct regcache *regs,
cfba9872 5807 arm_displaced_step_closure *dsc)
cca44b1b 5808{
36073a92 5809 uint32_t status = displaced_read_reg (regs, dsc, ARM_PS_REGNUM);
cca44b1b
JB
5810 int store_executed = condition_true (dsc->u.block.cond, status);
5811 CORE_ADDR pc_stored_at, transferred_regs = bitcount (dsc->u.block.regmask);
5812 CORE_ADDR stm_insn_addr;
5813 uint32_t pc_val;
5814 long offset;
5815 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
5816
5817 /* If condition code fails, there's nothing else to do. */
5818 if (!store_executed)
5819 return;
5820
5821 if (dsc->u.block.increment)
5822 {
5823 pc_stored_at = dsc->u.block.xfer_addr + 4 * transferred_regs;
5824
5825 if (dsc->u.block.before)
5826 pc_stored_at += 4;
5827 }
5828 else
5829 {
5830 pc_stored_at = dsc->u.block.xfer_addr;
5831
5832 if (dsc->u.block.before)
5833 pc_stored_at -= 4;
5834 }
5835
5836 pc_val = read_memory_unsigned_integer (pc_stored_at, 4, byte_order);
5837 stm_insn_addr = dsc->scratch_base;
5838 offset = pc_val - stm_insn_addr;
5839
5840 if (debug_displaced)
5841 fprintf_unfiltered (gdb_stdlog, "displaced: detected PC offset %.8lx for "
5842 "STM instruction\n", offset);
5843
5844 /* Rewrite the stored PC to the proper value for the non-displaced original
5845 instruction. */
5846 write_memory_unsigned_integer (pc_stored_at, 4, byte_order,
5847 dsc->insn_addr + offset);
5848}
5849
5850/* Clean up an LDM which includes the PC in the register list. We clumped all
5851 the registers in the transferred list into a contiguous range r0...rX (to
5852 avoid loading PC directly and losing control of the debugged program), so we
5853 must undo that here. */
5854
5855static void
6e39997a 5856cleanup_block_load_pc (struct gdbarch *gdbarch,
cca44b1b 5857 struct regcache *regs,
cfba9872 5858 arm_displaced_step_closure *dsc)
cca44b1b 5859{
36073a92 5860 uint32_t status = displaced_read_reg (regs, dsc, ARM_PS_REGNUM);
22e048c9 5861 int load_executed = condition_true (dsc->u.block.cond, status);
bf9f652a 5862 unsigned int mask = dsc->u.block.regmask, write_reg = ARM_PC_REGNUM;
cca44b1b
JB
5863 unsigned int regs_loaded = bitcount (mask);
5864 unsigned int num_to_shuffle = regs_loaded, clobbered;
5865
5866 /* The method employed here will fail if the register list is fully populated
5867 (we need to avoid loading PC directly). */
5868 gdb_assert (num_to_shuffle < 16);
5869
5870 if (!load_executed)
5871 return;
5872
5873 clobbered = (1 << num_to_shuffle) - 1;
5874
5875 while (num_to_shuffle > 0)
5876 {
5877 if ((mask & (1 << write_reg)) != 0)
5878 {
5879 unsigned int read_reg = num_to_shuffle - 1;
5880
5881 if (read_reg != write_reg)
5882 {
36073a92 5883 ULONGEST rval = displaced_read_reg (regs, dsc, read_reg);
cca44b1b
JB
5884 displaced_write_reg (regs, dsc, write_reg, rval, LOAD_WRITE_PC);
5885 if (debug_displaced)
5886 fprintf_unfiltered (gdb_stdlog, _("displaced: LDM: move "
5887 "loaded register r%d to r%d\n"), read_reg,
5888 write_reg);
5889 }
5890 else if (debug_displaced)
5891 fprintf_unfiltered (gdb_stdlog, _("displaced: LDM: register "
5892 "r%d already in the right place\n"),
5893 write_reg);
5894
5895 clobbered &= ~(1 << write_reg);
5896
5897 num_to_shuffle--;
5898 }
5899
5900 write_reg--;
5901 }
5902
5903 /* Restore any registers we scribbled over. */
5904 for (write_reg = 0; clobbered != 0; write_reg++)
5905 {
5906 if ((clobbered & (1 << write_reg)) != 0)
5907 {
5908 displaced_write_reg (regs, dsc, write_reg, dsc->tmp[write_reg],
5909 CANNOT_WRITE_PC);
5910 if (debug_displaced)
5911 fprintf_unfiltered (gdb_stdlog, _("displaced: LDM: restored "
5912 "clobbered register r%d\n"), write_reg);
5913 clobbered &= ~(1 << write_reg);
5914 }
5915 }
5916
5917 /* Perform register writeback manually. */
5918 if (dsc->u.block.writeback)
5919 {
5920 ULONGEST new_rn_val = dsc->u.block.xfer_addr;
5921
5922 if (dsc->u.block.increment)
5923 new_rn_val += regs_loaded * 4;
5924 else
5925 new_rn_val -= regs_loaded * 4;
5926
5927 displaced_write_reg (regs, dsc, dsc->u.block.rn, new_rn_val,
5928 CANNOT_WRITE_PC);
5929 }
5930}
5931
5932/* Handle ldm/stm, apart from some tricky cases which are unlikely to occur
5933 in user-level code (in particular exception return, ldm rn, {...pc}^). */
5934
5935static int
7ff120b4
YQ
5936arm_copy_block_xfer (struct gdbarch *gdbarch, uint32_t insn,
5937 struct regcache *regs,
cfba9872 5938 arm_displaced_step_closure *dsc)
cca44b1b
JB
5939{
5940 int load = bit (insn, 20);
5941 int user = bit (insn, 22);
5942 int increment = bit (insn, 23);
5943 int before = bit (insn, 24);
5944 int writeback = bit (insn, 21);
5945 int rn = bits (insn, 16, 19);
cca44b1b 5946
0963b4bd
MS
5947 /* Block transfers which don't mention PC can be run directly
5948 out-of-line. */
bf9f652a 5949 if (rn != ARM_PC_REGNUM && (insn & 0x8000) == 0)
7ff120b4 5950 return arm_copy_unmodified (gdbarch, insn, "ldm/stm", dsc);
cca44b1b 5951
bf9f652a 5952 if (rn == ARM_PC_REGNUM)
cca44b1b 5953 {
0963b4bd
MS
5954 warning (_("displaced: Unpredictable LDM or STM with "
5955 "base register r15"));
7ff120b4 5956 return arm_copy_unmodified (gdbarch, insn, "unpredictable ldm/stm", dsc);
cca44b1b
JB
5957 }
5958
5959 if (debug_displaced)
5960 fprintf_unfiltered (gdb_stdlog, "displaced: copying block transfer insn "
5961 "%.8lx\n", (unsigned long) insn);
5962
36073a92 5963 dsc->u.block.xfer_addr = displaced_read_reg (regs, dsc, rn);
cca44b1b
JB
5964 dsc->u.block.rn = rn;
5965
5966 dsc->u.block.load = load;
5967 dsc->u.block.user = user;
5968 dsc->u.block.increment = increment;
5969 dsc->u.block.before = before;
5970 dsc->u.block.writeback = writeback;
5971 dsc->u.block.cond = bits (insn, 28, 31);
5972
5973 dsc->u.block.regmask = insn & 0xffff;
5974
5975 if (load)
5976 {
5977 if ((insn & 0xffff) == 0xffff)
5978 {
5979 /* LDM with a fully-populated register list. This case is
5980 particularly tricky. Implement for now by fully emulating the
5981 instruction (which might not behave perfectly in all cases, but
5982 these instructions should be rare enough for that not to matter
5983 too much). */
5984 dsc->modinsn[0] = ARM_NOP;
5985
5986 dsc->cleanup = &cleanup_block_load_all;
5987 }
5988 else
5989 {
5990 /* LDM of a list of registers which includes PC. Implement by
5991 rewriting the list of registers to be transferred into a
5992 contiguous chunk r0...rX before doing the transfer, then shuffling
5993 registers into the correct places in the cleanup routine. */
5994 unsigned int regmask = insn & 0xffff;
bec2ab5a
SM
5995 unsigned int num_in_list = bitcount (regmask), new_regmask;
5996 unsigned int i;
cca44b1b
JB
5997
5998 for (i = 0; i < num_in_list; i++)
36073a92 5999 dsc->tmp[i] = displaced_read_reg (regs, dsc, i);
cca44b1b
JB
6000
6001 /* Writeback makes things complicated. We need to avoid clobbering
6002 the base register with one of the registers in our modified
6003 register list, but just using a different register can't work in
6004 all cases, e.g.:
6005
6006 ldm r14!, {r0-r13,pc}
6007
6008 which would need to be rewritten as:
6009
6010 ldm rN!, {r0-r14}
6011
6012 but that can't work, because there's no free register for N.
6013
6014 Solve this by turning off the writeback bit, and emulating
6015 writeback manually in the cleanup routine. */
6016
6017 if (writeback)
6018 insn &= ~(1 << 21);
6019
6020 new_regmask = (1 << num_in_list) - 1;
6021
6022 if (debug_displaced)
6023 fprintf_unfiltered (gdb_stdlog, _("displaced: LDM r%d%s, "
6024 "{..., pc}: original reg list %.4x, modified "
6025 "list %.4x\n"), rn, writeback ? "!" : "",
6026 (int) insn & 0xffff, new_regmask);
6027
6028 dsc->modinsn[0] = (insn & ~0xffff) | (new_regmask & 0xffff);
6029
6030 dsc->cleanup = &cleanup_block_load_pc;
6031 }
6032 }
6033 else
6034 {
6035 /* STM of a list of registers which includes PC. Run the instruction
6036 as-is, but out of line: this will store the wrong value for the PC,
6037 so we must manually fix up the memory in the cleanup routine.
6038 Doing things this way has the advantage that we can auto-detect
6039 the offset of the PC write (which is architecture-dependent) in
6040 the cleanup routine. */
6041 dsc->modinsn[0] = insn;
6042
6043 dsc->cleanup = &cleanup_block_store_pc;
6044 }
6045
6046 return 0;
6047}
6048
34518530
YQ
6049static int
6050thumb2_copy_block_xfer (struct gdbarch *gdbarch, uint16_t insn1, uint16_t insn2,
6051 struct regcache *regs,
cfba9872 6052 arm_displaced_step_closure *dsc)
cca44b1b 6053{
34518530
YQ
6054 int rn = bits (insn1, 0, 3);
6055 int load = bit (insn1, 4);
6056 int writeback = bit (insn1, 5);
cca44b1b 6057
34518530
YQ
6058 /* Block transfers which don't mention PC can be run directly
6059 out-of-line. */
6060 if (rn != ARM_PC_REGNUM && (insn2 & 0x8000) == 0)
6061 return thumb_copy_unmodified_32bit (gdbarch, insn1, insn2, "ldm/stm", dsc);
7ff120b4 6062
34518530
YQ
6063 if (rn == ARM_PC_REGNUM)
6064 {
6065 warning (_("displaced: Unpredictable LDM or STM with "
6066 "base register r15"));
6067 return thumb_copy_unmodified_32bit (gdbarch, insn1, insn2,
6068 "unpredictable ldm/stm", dsc);
6069 }
cca44b1b
JB
6070
6071 if (debug_displaced)
34518530
YQ
6072 fprintf_unfiltered (gdb_stdlog, "displaced: copying block transfer insn "
6073 "%.4x%.4x\n", insn1, insn2);
cca44b1b 6074
34518530
YQ
6075 /* Clear bit 13, since it should be always zero. */
6076 dsc->u.block.regmask = (insn2 & 0xdfff);
6077 dsc->u.block.rn = rn;
cca44b1b 6078
34518530
YQ
6079 dsc->u.block.load = load;
6080 dsc->u.block.user = 0;
6081 dsc->u.block.increment = bit (insn1, 7);
6082 dsc->u.block.before = bit (insn1, 8);
6083 dsc->u.block.writeback = writeback;
6084 dsc->u.block.cond = INST_AL;
6085 dsc->u.block.xfer_addr = displaced_read_reg (regs, dsc, rn);
cca44b1b 6086
34518530
YQ
6087 if (load)
6088 {
6089 if (dsc->u.block.regmask == 0xffff)
6090 {
6091 /* This branch is impossible to happen. */
6092 gdb_assert (0);
6093 }
6094 else
6095 {
6096 unsigned int regmask = dsc->u.block.regmask;
bec2ab5a
SM
6097 unsigned int num_in_list = bitcount (regmask), new_regmask;
6098 unsigned int i;
34518530
YQ
6099
6100 for (i = 0; i < num_in_list; i++)
6101 dsc->tmp[i] = displaced_read_reg (regs, dsc, i);
6102
6103 if (writeback)
6104 insn1 &= ~(1 << 5);
6105
6106 new_regmask = (1 << num_in_list) - 1;
6107
6108 if (debug_displaced)
6109 fprintf_unfiltered (gdb_stdlog, _("displaced: LDM r%d%s, "
6110 "{..., pc}: original reg list %.4x, modified "
6111 "list %.4x\n"), rn, writeback ? "!" : "",
6112 (int) dsc->u.block.regmask, new_regmask);
6113
6114 dsc->modinsn[0] = insn1;
6115 dsc->modinsn[1] = (new_regmask & 0xffff);
6116 dsc->numinsns = 2;
6117
6118 dsc->cleanup = &cleanup_block_load_pc;
6119 }
6120 }
6121 else
6122 {
6123 dsc->modinsn[0] = insn1;
6124 dsc->modinsn[1] = insn2;
6125 dsc->numinsns = 2;
6126 dsc->cleanup = &cleanup_block_store_pc;
6127 }
6128 return 0;
6129}
6130
d9311bfa
AT
6131/* Wrapper over read_memory_unsigned_integer for use in arm_get_next_pcs.
6132 This is used to avoid a dependency on BFD's bfd_endian enum. */
6133
6134ULONGEST
6135arm_get_next_pcs_read_memory_unsigned_integer (CORE_ADDR memaddr, int len,
6136 int byte_order)
6137{
5f2dfcfd
AT
6138 return read_memory_unsigned_integer (memaddr, len,
6139 (enum bfd_endian) byte_order);
d9311bfa
AT
6140}
6141
6142/* Wrapper over gdbarch_addr_bits_remove for use in arm_get_next_pcs. */
6143
6144CORE_ADDR
6145arm_get_next_pcs_addr_bits_remove (struct arm_get_next_pcs *self,
6146 CORE_ADDR val)
6147{
ac7936df 6148 return gdbarch_addr_bits_remove (self->regcache->arch (), val);
d9311bfa
AT
6149}
6150
6151/* Wrapper over syscall_next_pc for use in get_next_pcs. */
6152
e7cf25a8 6153static CORE_ADDR
553cb527 6154arm_get_next_pcs_syscall_next_pc (struct arm_get_next_pcs *self)
d9311bfa 6155{
d9311bfa
AT
6156 return 0;
6157}
6158
6159/* Wrapper over arm_is_thumb for use in arm_get_next_pcs. */
6160
6161int
6162arm_get_next_pcs_is_thumb (struct arm_get_next_pcs *self)
6163{
6164 return arm_is_thumb (self->regcache);
6165}
6166
6167/* single_step() is called just before we want to resume the inferior,
6168 if we want to single-step it but there is no hardware or kernel
6169 single-step support. We find the target of the coming instructions
6170 and breakpoint them. */
6171
a0ff9e1a 6172std::vector<CORE_ADDR>
f5ea389a 6173arm_software_single_step (struct regcache *regcache)
d9311bfa 6174{
ac7936df 6175 struct gdbarch *gdbarch = regcache->arch ();
d9311bfa 6176 struct arm_get_next_pcs next_pcs_ctx;
d9311bfa
AT
6177
6178 arm_get_next_pcs_ctor (&next_pcs_ctx,
6179 &arm_get_next_pcs_ops,
6180 gdbarch_byte_order (gdbarch),
6181 gdbarch_byte_order_for_code (gdbarch),
1b451dda 6182 0,
d9311bfa
AT
6183 regcache);
6184
a0ff9e1a 6185 std::vector<CORE_ADDR> next_pcs = arm_get_next_pcs (&next_pcs_ctx);
d9311bfa 6186
a0ff9e1a
SM
6187 for (CORE_ADDR &pc_ref : next_pcs)
6188 pc_ref = gdbarch_addr_bits_remove (gdbarch, pc_ref);
d9311bfa 6189
93f9a11f 6190 return next_pcs;
d9311bfa
AT
6191}
6192
34518530
YQ
6193/* Cleanup/copy SVC (SWI) instructions. These two functions are overridden
6194 for Linux, where some SVC instructions must be treated specially. */
6195
6196static void
6197cleanup_svc (struct gdbarch *gdbarch, struct regcache *regs,
cfba9872 6198 arm_displaced_step_closure *dsc)
34518530
YQ
6199{
6200 CORE_ADDR resume_addr = dsc->insn_addr + dsc->insn_size;
6201
6202 if (debug_displaced)
6203 fprintf_unfiltered (gdb_stdlog, "displaced: cleanup for svc, resume at "
6204 "%.8lx\n", (unsigned long) resume_addr);
6205
6206 displaced_write_reg (regs, dsc, ARM_PC_REGNUM, resume_addr, BRANCH_WRITE_PC);
6207}
6208
6209
6210/* Common copy routine for svc instruciton. */
6211
6212static int
6213install_svc (struct gdbarch *gdbarch, struct regcache *regs,
cfba9872 6214 arm_displaced_step_closure *dsc)
34518530
YQ
6215{
6216 /* Preparation: none.
6217 Insn: unmodified svc.
6218 Cleanup: pc <- insn_addr + insn_size. */
6219
6220 /* Pretend we wrote to the PC, so cleanup doesn't set PC to the next
6221 instruction. */
6222 dsc->wrote_to_pc = 1;
6223
6224 /* Allow OS-specific code to override SVC handling. */
bd18283a
YQ
6225 if (dsc->u.svc.copy_svc_os)
6226 return dsc->u.svc.copy_svc_os (gdbarch, regs, dsc);
6227 else
6228 {
6229 dsc->cleanup = &cleanup_svc;
6230 return 0;
6231 }
34518530
YQ
6232}
6233
6234static int
6235arm_copy_svc (struct gdbarch *gdbarch, uint32_t insn,
cfba9872 6236 struct regcache *regs, arm_displaced_step_closure *dsc)
34518530
YQ
6237{
6238
6239 if (debug_displaced)
6240 fprintf_unfiltered (gdb_stdlog, "displaced: copying svc insn %.8lx\n",
6241 (unsigned long) insn);
6242
6243 dsc->modinsn[0] = insn;
6244
6245 return install_svc (gdbarch, regs, dsc);
6246}
6247
6248static int
6249thumb_copy_svc (struct gdbarch *gdbarch, uint16_t insn,
cfba9872 6250 struct regcache *regs, arm_displaced_step_closure *dsc)
34518530
YQ
6251{
6252
6253 if (debug_displaced)
6254 fprintf_unfiltered (gdb_stdlog, "displaced: copying svc insn %.4x\n",
6255 insn);
bd18283a 6256
34518530
YQ
6257 dsc->modinsn[0] = insn;
6258
6259 return install_svc (gdbarch, regs, dsc);
cca44b1b
JB
6260}
6261
6262/* Copy undefined instructions. */
6263
6264static int
7ff120b4 6265arm_copy_undef (struct gdbarch *gdbarch, uint32_t insn,
cfba9872 6266 arm_displaced_step_closure *dsc)
cca44b1b
JB
6267{
6268 if (debug_displaced)
0963b4bd
MS
6269 fprintf_unfiltered (gdb_stdlog,
6270 "displaced: copying undefined insn %.8lx\n",
cca44b1b
JB
6271 (unsigned long) insn);
6272
6273 dsc->modinsn[0] = insn;
6274
6275 return 0;
6276}
6277
34518530
YQ
6278static int
6279thumb_32bit_copy_undef (struct gdbarch *gdbarch, uint16_t insn1, uint16_t insn2,
cfba9872 6280 arm_displaced_step_closure *dsc)
34518530
YQ
6281{
6282
6283 if (debug_displaced)
6284 fprintf_unfiltered (gdb_stdlog, "displaced: copying undefined insn "
6285 "%.4x %.4x\n", (unsigned short) insn1,
6286 (unsigned short) insn2);
6287
6288 dsc->modinsn[0] = insn1;
6289 dsc->modinsn[1] = insn2;
6290 dsc->numinsns = 2;
6291
6292 return 0;
6293}
6294
cca44b1b
JB
6295/* Copy unpredictable instructions. */
6296
6297static int
7ff120b4 6298arm_copy_unpred (struct gdbarch *gdbarch, uint32_t insn,
cfba9872 6299 arm_displaced_step_closure *dsc)
cca44b1b
JB
6300{
6301 if (debug_displaced)
6302 fprintf_unfiltered (gdb_stdlog, "displaced: copying unpredictable insn "
6303 "%.8lx\n", (unsigned long) insn);
6304
6305 dsc->modinsn[0] = insn;
6306
6307 return 0;
6308}
6309
6310/* The decode_* functions are instruction decoding helpers. They mostly follow
6311 the presentation in the ARM ARM. */
6312
6313static int
7ff120b4
YQ
6314arm_decode_misc_memhint_neon (struct gdbarch *gdbarch, uint32_t insn,
6315 struct regcache *regs,
cfba9872 6316 arm_displaced_step_closure *dsc)
cca44b1b
JB
6317{
6318 unsigned int op1 = bits (insn, 20, 26), op2 = bits (insn, 4, 7);
6319 unsigned int rn = bits (insn, 16, 19);
6320
2f924de6 6321 if (op1 == 0x10 && (op2 & 0x2) == 0x0 && (rn & 0x1) == 0x0)
7ff120b4 6322 return arm_copy_unmodified (gdbarch, insn, "cps", dsc);
2f924de6 6323 else if (op1 == 0x10 && op2 == 0x0 && (rn & 0x1) == 0x1)
7ff120b4 6324 return arm_copy_unmodified (gdbarch, insn, "setend", dsc);
cca44b1b 6325 else if ((op1 & 0x60) == 0x20)
7ff120b4 6326 return arm_copy_unmodified (gdbarch, insn, "neon dataproc", dsc);
cca44b1b 6327 else if ((op1 & 0x71) == 0x40)
7ff120b4
YQ
6328 return arm_copy_unmodified (gdbarch, insn, "neon elt/struct load/store",
6329 dsc);
cca44b1b 6330 else if ((op1 & 0x77) == 0x41)
7ff120b4 6331 return arm_copy_unmodified (gdbarch, insn, "unallocated mem hint", dsc);
cca44b1b 6332 else if ((op1 & 0x77) == 0x45)
7ff120b4 6333 return arm_copy_preload (gdbarch, insn, regs, dsc); /* pli. */
cca44b1b
JB
6334 else if ((op1 & 0x77) == 0x51)
6335 {
6336 if (rn != 0xf)
7ff120b4 6337 return arm_copy_preload (gdbarch, insn, regs, dsc); /* pld/pldw. */
cca44b1b 6338 else
7ff120b4 6339 return arm_copy_unpred (gdbarch, insn, dsc);
cca44b1b
JB
6340 }
6341 else if ((op1 & 0x77) == 0x55)
7ff120b4 6342 return arm_copy_preload (gdbarch, insn, regs, dsc); /* pld/pldw. */
cca44b1b
JB
6343 else if (op1 == 0x57)
6344 switch (op2)
6345 {
7ff120b4
YQ
6346 case 0x1: return arm_copy_unmodified (gdbarch, insn, "clrex", dsc);
6347 case 0x4: return arm_copy_unmodified (gdbarch, insn, "dsb", dsc);
6348 case 0x5: return arm_copy_unmodified (gdbarch, insn, "dmb", dsc);
6349 case 0x6: return arm_copy_unmodified (gdbarch, insn, "isb", dsc);
6350 default: return arm_copy_unpred (gdbarch, insn, dsc);
cca44b1b
JB
6351 }
6352 else if ((op1 & 0x63) == 0x43)
7ff120b4 6353 return arm_copy_unpred (gdbarch, insn, dsc);
cca44b1b
JB
6354 else if ((op2 & 0x1) == 0x0)
6355 switch (op1 & ~0x80)
6356 {
6357 case 0x61:
7ff120b4 6358 return arm_copy_unmodified (gdbarch, insn, "unallocated mem hint", dsc);
cca44b1b 6359 case 0x65:
7ff120b4 6360 return arm_copy_preload_reg (gdbarch, insn, regs, dsc); /* pli reg. */
cca44b1b
JB
6361 case 0x71: case 0x75:
6362 /* pld/pldw reg. */
7ff120b4 6363 return arm_copy_preload_reg (gdbarch, insn, regs, dsc);
cca44b1b 6364 case 0x63: case 0x67: case 0x73: case 0x77:
7ff120b4 6365 return arm_copy_unpred (gdbarch, insn, dsc);
cca44b1b 6366 default:
7ff120b4 6367 return arm_copy_undef (gdbarch, insn, dsc);
cca44b1b
JB
6368 }
6369 else
7ff120b4 6370 return arm_copy_undef (gdbarch, insn, dsc); /* Probably unreachable. */
cca44b1b
JB
6371}
6372
6373static int
7ff120b4
YQ
6374arm_decode_unconditional (struct gdbarch *gdbarch, uint32_t insn,
6375 struct regcache *regs,
cfba9872 6376 arm_displaced_step_closure *dsc)
cca44b1b
JB
6377{
6378 if (bit (insn, 27) == 0)
7ff120b4 6379 return arm_decode_misc_memhint_neon (gdbarch, insn, regs, dsc);
cca44b1b
JB
6380 /* Switch on bits: 0bxxxxx321xxx0xxxxxxxxxxxxxxxxxxxx. */
6381 else switch (((insn & 0x7000000) >> 23) | ((insn & 0x100000) >> 20))
6382 {
6383 case 0x0: case 0x2:
7ff120b4 6384 return arm_copy_unmodified (gdbarch, insn, "srs", dsc);
cca44b1b
JB
6385
6386 case 0x1: case 0x3:
7ff120b4 6387 return arm_copy_unmodified (gdbarch, insn, "rfe", dsc);
cca44b1b
JB
6388
6389 case 0x4: case 0x5: case 0x6: case 0x7:
7ff120b4 6390 return arm_copy_b_bl_blx (gdbarch, insn, regs, dsc);
cca44b1b
JB
6391
6392 case 0x8:
6393 switch ((insn & 0xe00000) >> 21)
6394 {
6395 case 0x1: case 0x3: case 0x4: case 0x5: case 0x6: case 0x7:
6396 /* stc/stc2. */
7ff120b4 6397 return arm_copy_copro_load_store (gdbarch, insn, regs, dsc);
cca44b1b
JB
6398
6399 case 0x2:
7ff120b4 6400 return arm_copy_unmodified (gdbarch, insn, "mcrr/mcrr2", dsc);
cca44b1b
JB
6401
6402 default:
7ff120b4 6403 return arm_copy_undef (gdbarch, insn, dsc);
cca44b1b
JB
6404 }
6405
6406 case 0x9:
6407 {
6408 int rn_f = (bits (insn, 16, 19) == 0xf);
6409 switch ((insn & 0xe00000) >> 21)
6410 {
6411 case 0x1: case 0x3:
6412 /* ldc/ldc2 imm (undefined for rn == pc). */
7ff120b4
YQ
6413 return rn_f ? arm_copy_undef (gdbarch, insn, dsc)
6414 : arm_copy_copro_load_store (gdbarch, insn, regs, dsc);
cca44b1b
JB
6415
6416 case 0x2:
7ff120b4 6417 return arm_copy_unmodified (gdbarch, insn, "mrrc/mrrc2", dsc);
cca44b1b
JB
6418
6419 case 0x4: case 0x5: case 0x6: case 0x7:
6420 /* ldc/ldc2 lit (undefined for rn != pc). */
7ff120b4
YQ
6421 return rn_f ? arm_copy_copro_load_store (gdbarch, insn, regs, dsc)
6422 : arm_copy_undef (gdbarch, insn, dsc);
cca44b1b
JB
6423
6424 default:
7ff120b4 6425 return arm_copy_undef (gdbarch, insn, dsc);
cca44b1b
JB
6426 }
6427 }
6428
6429 case 0xa:
7ff120b4 6430 return arm_copy_unmodified (gdbarch, insn, "stc/stc2", dsc);
cca44b1b
JB
6431
6432 case 0xb:
6433 if (bits (insn, 16, 19) == 0xf)
6434 /* ldc/ldc2 lit. */
7ff120b4 6435 return arm_copy_copro_load_store (gdbarch, insn, regs, dsc);
cca44b1b 6436 else
7ff120b4 6437 return arm_copy_undef (gdbarch, insn, dsc);
cca44b1b
JB
6438
6439 case 0xc:
6440 if (bit (insn, 4))
7ff120b4 6441 return arm_copy_unmodified (gdbarch, insn, "mcr/mcr2", dsc);
cca44b1b 6442 else
7ff120b4 6443 return arm_copy_unmodified (gdbarch, insn, "cdp/cdp2", dsc);
cca44b1b
JB
6444
6445 case 0xd:
6446 if (bit (insn, 4))
7ff120b4 6447 return arm_copy_unmodified (gdbarch, insn, "mrc/mrc2", dsc);
cca44b1b 6448 else
7ff120b4 6449 return arm_copy_unmodified (gdbarch, insn, "cdp/cdp2", dsc);
cca44b1b
JB
6450
6451 default:
7ff120b4 6452 return arm_copy_undef (gdbarch, insn, dsc);
cca44b1b
JB
6453 }
6454}
6455
6456/* Decode miscellaneous instructions in dp/misc encoding space. */
6457
6458static int
7ff120b4
YQ
6459arm_decode_miscellaneous (struct gdbarch *gdbarch, uint32_t insn,
6460 struct regcache *regs,
cfba9872 6461 arm_displaced_step_closure *dsc)
cca44b1b
JB
6462{
6463 unsigned int op2 = bits (insn, 4, 6);
6464 unsigned int op = bits (insn, 21, 22);
cca44b1b
JB
6465
6466 switch (op2)
6467 {
6468 case 0x0:
7ff120b4 6469 return arm_copy_unmodified (gdbarch, insn, "mrs/msr", dsc);
cca44b1b
JB
6470
6471 case 0x1:
6472 if (op == 0x1) /* bx. */
7ff120b4 6473 return arm_copy_bx_blx_reg (gdbarch, insn, regs, dsc);
cca44b1b 6474 else if (op == 0x3)
7ff120b4 6475 return arm_copy_unmodified (gdbarch, insn, "clz", dsc);
cca44b1b 6476 else
7ff120b4 6477 return arm_copy_undef (gdbarch, insn, dsc);
cca44b1b
JB
6478
6479 case 0x2:
6480 if (op == 0x1)
6481 /* Not really supported. */
7ff120b4 6482 return arm_copy_unmodified (gdbarch, insn, "bxj", dsc);
cca44b1b 6483 else
7ff120b4 6484 return arm_copy_undef (gdbarch, insn, dsc);
cca44b1b
JB
6485
6486 case 0x3:
6487 if (op == 0x1)
7ff120b4 6488 return arm_copy_bx_blx_reg (gdbarch, insn,
0963b4bd 6489 regs, dsc); /* blx register. */
cca44b1b 6490 else
7ff120b4 6491 return arm_copy_undef (gdbarch, insn, dsc);
cca44b1b
JB
6492
6493 case 0x5:
7ff120b4 6494 return arm_copy_unmodified (gdbarch, insn, "saturating add/sub", dsc);
cca44b1b
JB
6495
6496 case 0x7:
6497 if (op == 0x1)
7ff120b4 6498 return arm_copy_unmodified (gdbarch, insn, "bkpt", dsc);
cca44b1b
JB
6499 else if (op == 0x3)
6500 /* Not really supported. */
7ff120b4 6501 return arm_copy_unmodified (gdbarch, insn, "smc", dsc);
86a73007 6502 /* Fall through. */
cca44b1b
JB
6503
6504 default:
7ff120b4 6505 return arm_copy_undef (gdbarch, insn, dsc);
cca44b1b
JB
6506 }
6507}
6508
6509static int
7ff120b4
YQ
6510arm_decode_dp_misc (struct gdbarch *gdbarch, uint32_t insn,
6511 struct regcache *regs,
cfba9872 6512 arm_displaced_step_closure *dsc)
cca44b1b
JB
6513{
6514 if (bit (insn, 25))
6515 switch (bits (insn, 20, 24))
6516 {
6517 case 0x10:
7ff120b4 6518 return arm_copy_unmodified (gdbarch, insn, "movw", dsc);
cca44b1b
JB
6519
6520 case 0x14:
7ff120b4 6521 return arm_copy_unmodified (gdbarch, insn, "movt", dsc);
cca44b1b
JB
6522
6523 case 0x12: case 0x16:
7ff120b4 6524 return arm_copy_unmodified (gdbarch, insn, "msr imm", dsc);
cca44b1b
JB
6525
6526 default:
7ff120b4 6527 return arm_copy_alu_imm (gdbarch, insn, regs, dsc);
cca44b1b
JB
6528 }
6529 else
6530 {
6531 uint32_t op1 = bits (insn, 20, 24), op2 = bits (insn, 4, 7);
6532
6533 if ((op1 & 0x19) != 0x10 && (op2 & 0x1) == 0x0)
7ff120b4 6534 return arm_copy_alu_reg (gdbarch, insn, regs, dsc);
cca44b1b 6535 else if ((op1 & 0x19) != 0x10 && (op2 & 0x9) == 0x1)
7ff120b4 6536 return arm_copy_alu_shifted_reg (gdbarch, insn, regs, dsc);
cca44b1b 6537 else if ((op1 & 0x19) == 0x10 && (op2 & 0x8) == 0x0)
7ff120b4 6538 return arm_decode_miscellaneous (gdbarch, insn, regs, dsc);
cca44b1b 6539 else if ((op1 & 0x19) == 0x10 && (op2 & 0x9) == 0x8)
7ff120b4 6540 return arm_copy_unmodified (gdbarch, insn, "halfword mul/mla", dsc);
cca44b1b 6541 else if ((op1 & 0x10) == 0x00 && op2 == 0x9)
7ff120b4 6542 return arm_copy_unmodified (gdbarch, insn, "mul/mla", dsc);
cca44b1b 6543 else if ((op1 & 0x10) == 0x10 && op2 == 0x9)
7ff120b4 6544 return arm_copy_unmodified (gdbarch, insn, "synch", dsc);
cca44b1b 6545 else if (op2 == 0xb || (op2 & 0xd) == 0xd)
550dc4e2 6546 /* 2nd arg means "unprivileged". */
7ff120b4
YQ
6547 return arm_copy_extra_ld_st (gdbarch, insn, (op1 & 0x12) == 0x02, regs,
6548 dsc);
cca44b1b
JB
6549 }
6550
6551 /* Should be unreachable. */
6552 return 1;
6553}
6554
6555static int
7ff120b4
YQ
6556arm_decode_ld_st_word_ubyte (struct gdbarch *gdbarch, uint32_t insn,
6557 struct regcache *regs,
cfba9872 6558 arm_displaced_step_closure *dsc)
cca44b1b
JB
6559{
6560 int a = bit (insn, 25), b = bit (insn, 4);
6561 uint32_t op1 = bits (insn, 20, 24);
cca44b1b
JB
6562
6563 if ((!a && (op1 & 0x05) == 0x00 && (op1 & 0x17) != 0x02)
6564 || (a && (op1 & 0x05) == 0x00 && (op1 & 0x17) != 0x02 && !b))
0f6f04ba 6565 return arm_copy_ldr_str_ldrb_strb (gdbarch, insn, regs, dsc, 0, 4, 0);
cca44b1b
JB
6566 else if ((!a && (op1 & 0x17) == 0x02)
6567 || (a && (op1 & 0x17) == 0x02 && !b))
0f6f04ba 6568 return arm_copy_ldr_str_ldrb_strb (gdbarch, insn, regs, dsc, 0, 4, 1);
cca44b1b
JB
6569 else if ((!a && (op1 & 0x05) == 0x01 && (op1 & 0x17) != 0x03)
6570 || (a && (op1 & 0x05) == 0x01 && (op1 & 0x17) != 0x03 && !b))
0f6f04ba 6571 return arm_copy_ldr_str_ldrb_strb (gdbarch, insn, regs, dsc, 1, 4, 0);
cca44b1b
JB
6572 else if ((!a && (op1 & 0x17) == 0x03)
6573 || (a && (op1 & 0x17) == 0x03 && !b))
0f6f04ba 6574 return arm_copy_ldr_str_ldrb_strb (gdbarch, insn, regs, dsc, 1, 4, 1);
cca44b1b
JB
6575 else if ((!a && (op1 & 0x05) == 0x04 && (op1 & 0x17) != 0x06)
6576 || (a && (op1 & 0x05) == 0x04 && (op1 & 0x17) != 0x06 && !b))
7ff120b4 6577 return arm_copy_ldr_str_ldrb_strb (gdbarch, insn, regs, dsc, 0, 1, 0);
cca44b1b
JB
6578 else if ((!a && (op1 & 0x17) == 0x06)
6579 || (a && (op1 & 0x17) == 0x06 && !b))
7ff120b4 6580 return arm_copy_ldr_str_ldrb_strb (gdbarch, insn, regs, dsc, 0, 1, 1);
cca44b1b
JB
6581 else if ((!a && (op1 & 0x05) == 0x05 && (op1 & 0x17) != 0x07)
6582 || (a && (op1 & 0x05) == 0x05 && (op1 & 0x17) != 0x07 && !b))
7ff120b4 6583 return arm_copy_ldr_str_ldrb_strb (gdbarch, insn, regs, dsc, 1, 1, 0);
cca44b1b
JB
6584 else if ((!a && (op1 & 0x17) == 0x07)
6585 || (a && (op1 & 0x17) == 0x07 && !b))
7ff120b4 6586 return arm_copy_ldr_str_ldrb_strb (gdbarch, insn, regs, dsc, 1, 1, 1);
cca44b1b
JB
6587
6588 /* Should be unreachable. */
6589 return 1;
6590}
6591
6592static int
7ff120b4 6593arm_decode_media (struct gdbarch *gdbarch, uint32_t insn,
cfba9872 6594 arm_displaced_step_closure *dsc)
cca44b1b
JB
6595{
6596 switch (bits (insn, 20, 24))
6597 {
6598 case 0x00: case 0x01: case 0x02: case 0x03:
7ff120b4 6599 return arm_copy_unmodified (gdbarch, insn, "parallel add/sub signed", dsc);
cca44b1b
JB
6600
6601 case 0x04: case 0x05: case 0x06: case 0x07:
7ff120b4 6602 return arm_copy_unmodified (gdbarch, insn, "parallel add/sub unsigned", dsc);
cca44b1b
JB
6603
6604 case 0x08: case 0x09: case 0x0a: case 0x0b:
6605 case 0x0c: case 0x0d: case 0x0e: case 0x0f:
7ff120b4 6606 return arm_copy_unmodified (gdbarch, insn,
cca44b1b
JB
6607 "decode/pack/unpack/saturate/reverse", dsc);
6608
6609 case 0x18:
6610 if (bits (insn, 5, 7) == 0) /* op2. */
6611 {
6612 if (bits (insn, 12, 15) == 0xf)
7ff120b4 6613 return arm_copy_unmodified (gdbarch, insn, "usad8", dsc);
cca44b1b 6614 else
7ff120b4 6615 return arm_copy_unmodified (gdbarch, insn, "usada8", dsc);
cca44b1b
JB
6616 }
6617 else
7ff120b4 6618 return arm_copy_undef (gdbarch, insn, dsc);
cca44b1b
JB
6619
6620 case 0x1a: case 0x1b:
6621 if (bits (insn, 5, 6) == 0x2) /* op2[1:0]. */
7ff120b4 6622 return arm_copy_unmodified (gdbarch, insn, "sbfx", dsc);
cca44b1b 6623 else
7ff120b4 6624 return arm_copy_undef (gdbarch, insn, dsc);
cca44b1b
JB
6625
6626 case 0x1c: case 0x1d:
6627 if (bits (insn, 5, 6) == 0x0) /* op2[1:0]. */
6628 {
6629 if (bits (insn, 0, 3) == 0xf)
7ff120b4 6630 return arm_copy_unmodified (gdbarch, insn, "bfc", dsc);
cca44b1b 6631 else
7ff120b4 6632 return arm_copy_unmodified (gdbarch, insn, "bfi", dsc);
cca44b1b
JB
6633 }
6634 else
7ff120b4 6635 return arm_copy_undef (gdbarch, insn, dsc);
cca44b1b
JB
6636
6637 case 0x1e: case 0x1f:
6638 if (bits (insn, 5, 6) == 0x2) /* op2[1:0]. */
7ff120b4 6639 return arm_copy_unmodified (gdbarch, insn, "ubfx", dsc);
cca44b1b 6640 else
7ff120b4 6641 return arm_copy_undef (gdbarch, insn, dsc);
cca44b1b
JB
6642 }
6643
6644 /* Should be unreachable. */
6645 return 1;
6646}
6647
6648static int
615234c1 6649arm_decode_b_bl_ldmstm (struct gdbarch *gdbarch, uint32_t insn,
7ff120b4 6650 struct regcache *regs,
cfba9872 6651 arm_displaced_step_closure *dsc)
cca44b1b
JB
6652{
6653 if (bit (insn, 25))
7ff120b4 6654 return arm_copy_b_bl_blx (gdbarch, insn, regs, dsc);
cca44b1b 6655 else
7ff120b4 6656 return arm_copy_block_xfer (gdbarch, insn, regs, dsc);
cca44b1b
JB
6657}
6658
6659static int
7ff120b4
YQ
6660arm_decode_ext_reg_ld_st (struct gdbarch *gdbarch, uint32_t insn,
6661 struct regcache *regs,
cfba9872 6662 arm_displaced_step_closure *dsc)
cca44b1b
JB
6663{
6664 unsigned int opcode = bits (insn, 20, 24);
6665
6666 switch (opcode)
6667 {
6668 case 0x04: case 0x05: /* VFP/Neon mrrc/mcrr. */
7ff120b4 6669 return arm_copy_unmodified (gdbarch, insn, "vfp/neon mrrc/mcrr", dsc);
cca44b1b
JB
6670
6671 case 0x08: case 0x0a: case 0x0c: case 0x0e:
6672 case 0x12: case 0x16:
7ff120b4 6673 return arm_copy_unmodified (gdbarch, insn, "vfp/neon vstm/vpush", dsc);
cca44b1b
JB
6674
6675 case 0x09: case 0x0b: case 0x0d: case 0x0f:
6676 case 0x13: case 0x17:
7ff120b4 6677 return arm_copy_unmodified (gdbarch, insn, "vfp/neon vldm/vpop", dsc);
cca44b1b
JB
6678
6679 case 0x10: case 0x14: case 0x18: case 0x1c: /* vstr. */
6680 case 0x11: case 0x15: case 0x19: case 0x1d: /* vldr. */
6681 /* Note: no writeback for these instructions. Bit 25 will always be
6682 zero though (via caller), so the following works OK. */
7ff120b4 6683 return arm_copy_copro_load_store (gdbarch, insn, regs, dsc);
cca44b1b
JB
6684 }
6685
6686 /* Should be unreachable. */
6687 return 1;
6688}
6689
34518530
YQ
6690/* Decode shifted register instructions. */
6691
6692static int
6693thumb2_decode_dp_shift_reg (struct gdbarch *gdbarch, uint16_t insn1,
6694 uint16_t insn2, struct regcache *regs,
cfba9872 6695 arm_displaced_step_closure *dsc)
34518530
YQ
6696{
6697 /* PC is only allowed to be used in instruction MOV. */
6698
6699 unsigned int op = bits (insn1, 5, 8);
6700 unsigned int rn = bits (insn1, 0, 3);
6701
6702 if (op == 0x2 && rn == 0xf) /* MOV */
6703 return thumb2_copy_alu_imm (gdbarch, insn1, insn2, regs, dsc);
6704 else
6705 return thumb_copy_unmodified_32bit (gdbarch, insn1, insn2,
6706 "dp (shift reg)", dsc);
6707}
6708
6709
6710/* Decode extension register load/store. Exactly the same as
6711 arm_decode_ext_reg_ld_st. */
6712
6713static int
6714thumb2_decode_ext_reg_ld_st (struct gdbarch *gdbarch, uint16_t insn1,
6715 uint16_t insn2, struct regcache *regs,
cfba9872 6716 arm_displaced_step_closure *dsc)
34518530
YQ
6717{
6718 unsigned int opcode = bits (insn1, 4, 8);
6719
6720 switch (opcode)
6721 {
6722 case 0x04: case 0x05:
6723 return thumb_copy_unmodified_32bit (gdbarch, insn1, insn2,
6724 "vfp/neon vmov", dsc);
6725
6726 case 0x08: case 0x0c: /* 01x00 */
6727 case 0x0a: case 0x0e: /* 01x10 */
6728 case 0x12: case 0x16: /* 10x10 */
6729 return thumb_copy_unmodified_32bit (gdbarch, insn1, insn2,
6730 "vfp/neon vstm/vpush", dsc);
6731
6732 case 0x09: case 0x0d: /* 01x01 */
6733 case 0x0b: case 0x0f: /* 01x11 */
6734 case 0x13: case 0x17: /* 10x11 */
6735 return thumb_copy_unmodified_32bit (gdbarch, insn1, insn2,
6736 "vfp/neon vldm/vpop", dsc);
6737
6738 case 0x10: case 0x14: case 0x18: case 0x1c: /* vstr. */
6739 return thumb_copy_unmodified_32bit (gdbarch, insn1, insn2,
6740 "vstr", dsc);
6741 case 0x11: case 0x15: case 0x19: case 0x1d: /* vldr. */
6742 return thumb2_copy_copro_load_store (gdbarch, insn1, insn2, regs, dsc);
6743 }
6744
6745 /* Should be unreachable. */
6746 return 1;
6747}
6748
cca44b1b 6749static int
12545665 6750arm_decode_svc_copro (struct gdbarch *gdbarch, uint32_t insn,
cfba9872 6751 struct regcache *regs, arm_displaced_step_closure *dsc)
cca44b1b
JB
6752{
6753 unsigned int op1 = bits (insn, 20, 25);
6754 int op = bit (insn, 4);
6755 unsigned int coproc = bits (insn, 8, 11);
cca44b1b
JB
6756
6757 if ((op1 & 0x20) == 0x00 && (op1 & 0x3a) != 0x00 && (coproc & 0xe) == 0xa)
7ff120b4 6758 return arm_decode_ext_reg_ld_st (gdbarch, insn, regs, dsc);
cca44b1b
JB
6759 else if ((op1 & 0x21) == 0x00 && (op1 & 0x3a) != 0x00
6760 && (coproc & 0xe) != 0xa)
6761 /* stc/stc2. */
7ff120b4 6762 return arm_copy_copro_load_store (gdbarch, insn, regs, dsc);
cca44b1b
JB
6763 else if ((op1 & 0x21) == 0x01 && (op1 & 0x3a) != 0x00
6764 && (coproc & 0xe) != 0xa)
6765 /* ldc/ldc2 imm/lit. */
7ff120b4 6766 return arm_copy_copro_load_store (gdbarch, insn, regs, dsc);
cca44b1b 6767 else if ((op1 & 0x3e) == 0x00)
7ff120b4 6768 return arm_copy_undef (gdbarch, insn, dsc);
cca44b1b 6769 else if ((op1 & 0x3e) == 0x04 && (coproc & 0xe) == 0xa)
7ff120b4 6770 return arm_copy_unmodified (gdbarch, insn, "neon 64bit xfer", dsc);
cca44b1b 6771 else if (op1 == 0x04 && (coproc & 0xe) != 0xa)
7ff120b4 6772 return arm_copy_unmodified (gdbarch, insn, "mcrr/mcrr2", dsc);
cca44b1b 6773 else if (op1 == 0x05 && (coproc & 0xe) != 0xa)
7ff120b4 6774 return arm_copy_unmodified (gdbarch, insn, "mrrc/mrrc2", dsc);
cca44b1b
JB
6775 else if ((op1 & 0x30) == 0x20 && !op)
6776 {
6777 if ((coproc & 0xe) == 0xa)
7ff120b4 6778 return arm_copy_unmodified (gdbarch, insn, "vfp dataproc", dsc);
cca44b1b 6779 else
7ff120b4 6780 return arm_copy_unmodified (gdbarch, insn, "cdp/cdp2", dsc);
cca44b1b
JB
6781 }
6782 else if ((op1 & 0x30) == 0x20 && op)
7ff120b4 6783 return arm_copy_unmodified (gdbarch, insn, "neon 8/16/32 bit xfer", dsc);
cca44b1b 6784 else if ((op1 & 0x31) == 0x20 && op && (coproc & 0xe) != 0xa)
7ff120b4 6785 return arm_copy_unmodified (gdbarch, insn, "mcr/mcr2", dsc);
cca44b1b 6786 else if ((op1 & 0x31) == 0x21 && op && (coproc & 0xe) != 0xa)
7ff120b4 6787 return arm_copy_unmodified (gdbarch, insn, "mrc/mrc2", dsc);
cca44b1b 6788 else if ((op1 & 0x30) == 0x30)
7ff120b4 6789 return arm_copy_svc (gdbarch, insn, regs, dsc);
cca44b1b 6790 else
7ff120b4 6791 return arm_copy_undef (gdbarch, insn, dsc); /* Possibly unreachable. */
cca44b1b
JB
6792}
6793
34518530
YQ
6794static int
6795thumb2_decode_svc_copro (struct gdbarch *gdbarch, uint16_t insn1,
6796 uint16_t insn2, struct regcache *regs,
cfba9872 6797 arm_displaced_step_closure *dsc)
34518530
YQ
6798{
6799 unsigned int coproc = bits (insn2, 8, 11);
34518530
YQ
6800 unsigned int bit_5_8 = bits (insn1, 5, 8);
6801 unsigned int bit_9 = bit (insn1, 9);
6802 unsigned int bit_4 = bit (insn1, 4);
34518530
YQ
6803
6804 if (bit_9 == 0)
6805 {
6806 if (bit_5_8 == 2)
6807 return thumb_copy_unmodified_32bit (gdbarch, insn1, insn2,
6808 "neon 64bit xfer/mrrc/mrrc2/mcrr/mcrr2",
6809 dsc);
6810 else if (bit_5_8 == 0) /* UNDEFINED. */
6811 return thumb_32bit_copy_undef (gdbarch, insn1, insn2, dsc);
6812 else
6813 {
6814 /*coproc is 101x. SIMD/VFP, ext registers load/store. */
6815 if ((coproc & 0xe) == 0xa)
6816 return thumb2_decode_ext_reg_ld_st (gdbarch, insn1, insn2, regs,
6817 dsc);
6818 else /* coproc is not 101x. */
6819 {
6820 if (bit_4 == 0) /* STC/STC2. */
6821 return thumb_copy_unmodified_32bit (gdbarch, insn1, insn2,
6822 "stc/stc2", dsc);
6823 else /* LDC/LDC2 {literal, immeidate}. */
6824 return thumb2_copy_copro_load_store (gdbarch, insn1, insn2,
6825 regs, dsc);
6826 }
6827 }
6828 }
6829 else
6830 return thumb_copy_unmodified_32bit (gdbarch, insn1, insn2, "coproc", dsc);
6831
6832 return 0;
6833}
6834
6835static void
6836install_pc_relative (struct gdbarch *gdbarch, struct regcache *regs,
cfba9872 6837 arm_displaced_step_closure *dsc, int rd)
34518530
YQ
6838{
6839 /* ADR Rd, #imm
6840
6841 Rewrite as:
6842
6843 Preparation: Rd <- PC
6844 Insn: ADD Rd, #imm
6845 Cleanup: Null.
6846 */
6847
6848 /* Rd <- PC */
6849 int val = displaced_read_reg (regs, dsc, ARM_PC_REGNUM);
6850 displaced_write_reg (regs, dsc, rd, val, CANNOT_WRITE_PC);
6851}
6852
6853static int
6854thumb_copy_pc_relative_16bit (struct gdbarch *gdbarch, struct regcache *regs,
cfba9872 6855 arm_displaced_step_closure *dsc,
34518530
YQ
6856 int rd, unsigned int imm)
6857{
6858
6859 /* Encoding T2: ADDS Rd, #imm */
6860 dsc->modinsn[0] = (0x3000 | (rd << 8) | imm);
6861
6862 install_pc_relative (gdbarch, regs, dsc, rd);
6863
6864 return 0;
6865}
6866
6867static int
6868thumb_decode_pc_relative_16bit (struct gdbarch *gdbarch, uint16_t insn,
6869 struct regcache *regs,
cfba9872 6870 arm_displaced_step_closure *dsc)
34518530
YQ
6871{
6872 unsigned int rd = bits (insn, 8, 10);
6873 unsigned int imm8 = bits (insn, 0, 7);
6874
6875 if (debug_displaced)
6876 fprintf_unfiltered (gdb_stdlog,
6877 "displaced: copying thumb adr r%d, #%d insn %.4x\n",
6878 rd, imm8, insn);
6879
6880 return thumb_copy_pc_relative_16bit (gdbarch, regs, dsc, rd, imm8);
6881}
6882
6883static int
6884thumb_copy_pc_relative_32bit (struct gdbarch *gdbarch, uint16_t insn1,
6885 uint16_t insn2, struct regcache *regs,
cfba9872 6886 arm_displaced_step_closure *dsc)
34518530
YQ
6887{
6888 unsigned int rd = bits (insn2, 8, 11);
6889 /* Since immediate has the same encoding in ADR ADD and SUB, so we simply
6890 extract raw immediate encoding rather than computing immediate. When
6891 generating ADD or SUB instruction, we can simply perform OR operation to
6892 set immediate into ADD. */
6893 unsigned int imm_3_8 = insn2 & 0x70ff;
6894 unsigned int imm_i = insn1 & 0x0400; /* Clear all bits except bit 10. */
6895
6896 if (debug_displaced)
6897 fprintf_unfiltered (gdb_stdlog,
6898 "displaced: copying thumb adr r%d, #%d:%d insn %.4x%.4x\n",
6899 rd, imm_i, imm_3_8, insn1, insn2);
6900
6901 if (bit (insn1, 7)) /* Encoding T2 */
6902 {
6903 /* Encoding T3: SUB Rd, Rd, #imm */
6904 dsc->modinsn[0] = (0xf1a0 | rd | imm_i);
6905 dsc->modinsn[1] = ((rd << 8) | imm_3_8);
6906 }
6907 else /* Encoding T3 */
6908 {
6909 /* Encoding T3: ADD Rd, Rd, #imm */
6910 dsc->modinsn[0] = (0xf100 | rd | imm_i);
6911 dsc->modinsn[1] = ((rd << 8) | imm_3_8);
6912 }
6913 dsc->numinsns = 2;
6914
6915 install_pc_relative (gdbarch, regs, dsc, rd);
6916
6917 return 0;
6918}
6919
6920static int
615234c1 6921thumb_copy_16bit_ldr_literal (struct gdbarch *gdbarch, uint16_t insn1,
34518530 6922 struct regcache *regs,
cfba9872 6923 arm_displaced_step_closure *dsc)
34518530
YQ
6924{
6925 unsigned int rt = bits (insn1, 8, 10);
6926 unsigned int pc;
6927 int imm8 = (bits (insn1, 0, 7) << 2);
34518530
YQ
6928
6929 /* LDR Rd, #imm8
6930
6931 Rwrite as:
6932
6933 Preparation: tmp0 <- R0, tmp2 <- R2, tmp3 <- R3, R2 <- PC, R3 <- #imm8;
6934
6935 Insn: LDR R0, [R2, R3];
6936 Cleanup: R2 <- tmp2, R3 <- tmp3, Rd <- R0, R0 <- tmp0 */
6937
6938 if (debug_displaced)
6939 fprintf_unfiltered (gdb_stdlog,
6940 "displaced: copying thumb ldr r%d [pc #%d]\n"
6941 , rt, imm8);
6942
6943 dsc->tmp[0] = displaced_read_reg (regs, dsc, 0);
6944 dsc->tmp[2] = displaced_read_reg (regs, dsc, 2);
6945 dsc->tmp[3] = displaced_read_reg (regs, dsc, 3);
6946 pc = displaced_read_reg (regs, dsc, ARM_PC_REGNUM);
6947 /* The assembler calculates the required value of the offset from the
6948 Align(PC,4) value of this instruction to the label. */
6949 pc = pc & 0xfffffffc;
6950
6951 displaced_write_reg (regs, dsc, 2, pc, CANNOT_WRITE_PC);
6952 displaced_write_reg (regs, dsc, 3, imm8, CANNOT_WRITE_PC);
6953
6954 dsc->rd = rt;
6955 dsc->u.ldst.xfersize = 4;
6956 dsc->u.ldst.rn = 0;
6957 dsc->u.ldst.immed = 0;
6958 dsc->u.ldst.writeback = 0;
6959 dsc->u.ldst.restore_r4 = 0;
6960
6961 dsc->modinsn[0] = 0x58d0; /* ldr r0, [r2, r3]*/
6962
6963 dsc->cleanup = &cleanup_load;
6964
6965 return 0;
6966}
6967
6968/* Copy Thumb cbnz/cbz insruction. */
6969
6970static int
6971thumb_copy_cbnz_cbz (struct gdbarch *gdbarch, uint16_t insn1,
6972 struct regcache *regs,
cfba9872 6973 arm_displaced_step_closure *dsc)
34518530
YQ
6974{
6975 int non_zero = bit (insn1, 11);
6976 unsigned int imm5 = (bit (insn1, 9) << 6) | (bits (insn1, 3, 7) << 1);
6977 CORE_ADDR from = dsc->insn_addr;
6978 int rn = bits (insn1, 0, 2);
6979 int rn_val = displaced_read_reg (regs, dsc, rn);
6980
6981 dsc->u.branch.cond = (rn_val && non_zero) || (!rn_val && !non_zero);
6982 /* CBNZ and CBZ do not affect the condition flags. If condition is true,
6983 set it INST_AL, so cleanup_branch will know branch is taken, otherwise,
6984 condition is false, let it be, cleanup_branch will do nothing. */
6985 if (dsc->u.branch.cond)
6986 {
6987 dsc->u.branch.cond = INST_AL;
6988 dsc->u.branch.dest = from + 4 + imm5;
6989 }
6990 else
6991 dsc->u.branch.dest = from + 2;
6992
6993 dsc->u.branch.link = 0;
6994 dsc->u.branch.exchange = 0;
6995
6996 if (debug_displaced)
6997 fprintf_unfiltered (gdb_stdlog, "displaced: copying %s [r%d = 0x%x]"
6998 " insn %.4x to %.8lx\n", non_zero ? "cbnz" : "cbz",
6999 rn, rn_val, insn1, dsc->u.branch.dest);
7000
7001 dsc->modinsn[0] = THUMB_NOP;
7002
7003 dsc->cleanup = &cleanup_branch;
7004 return 0;
7005}
7006
7007/* Copy Table Branch Byte/Halfword */
7008static int
7009thumb2_copy_table_branch (struct gdbarch *gdbarch, uint16_t insn1,
7010 uint16_t insn2, struct regcache *regs,
cfba9872 7011 arm_displaced_step_closure *dsc)
34518530
YQ
7012{
7013 ULONGEST rn_val, rm_val;
7014 int is_tbh = bit (insn2, 4);
7015 CORE_ADDR halfwords = 0;
7016 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
7017
7018 rn_val = displaced_read_reg (regs, dsc, bits (insn1, 0, 3));
7019 rm_val = displaced_read_reg (regs, dsc, bits (insn2, 0, 3));
7020
7021 if (is_tbh)
7022 {
7023 gdb_byte buf[2];
7024
7025 target_read_memory (rn_val + 2 * rm_val, buf, 2);
7026 halfwords = extract_unsigned_integer (buf, 2, byte_order);
7027 }
7028 else
7029 {
7030 gdb_byte buf[1];
7031
7032 target_read_memory (rn_val + rm_val, buf, 1);
7033 halfwords = extract_unsigned_integer (buf, 1, byte_order);
7034 }
7035
7036 if (debug_displaced)
7037 fprintf_unfiltered (gdb_stdlog, "displaced: %s base 0x%x offset 0x%x"
7038 " offset 0x%x\n", is_tbh ? "tbh" : "tbb",
7039 (unsigned int) rn_val, (unsigned int) rm_val,
7040 (unsigned int) halfwords);
7041
7042 dsc->u.branch.cond = INST_AL;
7043 dsc->u.branch.link = 0;
7044 dsc->u.branch.exchange = 0;
7045 dsc->u.branch.dest = dsc->insn_addr + 4 + 2 * halfwords;
7046
7047 dsc->cleanup = &cleanup_branch;
7048
7049 return 0;
7050}
7051
7052static void
7053cleanup_pop_pc_16bit_all (struct gdbarch *gdbarch, struct regcache *regs,
cfba9872 7054 arm_displaced_step_closure *dsc)
34518530
YQ
7055{
7056 /* PC <- r7 */
7057 int val = displaced_read_reg (regs, dsc, 7);
7058 displaced_write_reg (regs, dsc, ARM_PC_REGNUM, val, BX_WRITE_PC);
7059
7060 /* r7 <- r8 */
7061 val = displaced_read_reg (regs, dsc, 8);
7062 displaced_write_reg (regs, dsc, 7, val, CANNOT_WRITE_PC);
7063
7064 /* r8 <- tmp[0] */
7065 displaced_write_reg (regs, dsc, 8, dsc->tmp[0], CANNOT_WRITE_PC);
7066
7067}
7068
7069static int
615234c1 7070thumb_copy_pop_pc_16bit (struct gdbarch *gdbarch, uint16_t insn1,
34518530 7071 struct regcache *regs,
cfba9872 7072 arm_displaced_step_closure *dsc)
34518530
YQ
7073{
7074 dsc->u.block.regmask = insn1 & 0x00ff;
7075
7076 /* Rewrite instruction: POP {rX, rY, ...,rZ, PC}
7077 to :
7078
7079 (1) register list is full, that is, r0-r7 are used.
7080 Prepare: tmp[0] <- r8
7081
7082 POP {r0, r1, ...., r6, r7}; remove PC from reglist
7083 MOV r8, r7; Move value of r7 to r8;
7084 POP {r7}; Store PC value into r7.
7085
7086 Cleanup: PC <- r7, r7 <- r8, r8 <-tmp[0]
7087
7088 (2) register list is not full, supposing there are N registers in
7089 register list (except PC, 0 <= N <= 7).
7090 Prepare: for each i, 0 - N, tmp[i] <- ri.
7091
7092 POP {r0, r1, ...., rN};
7093
7094 Cleanup: Set registers in original reglist from r0 - rN. Restore r0 - rN
7095 from tmp[] properly.
7096 */
7097 if (debug_displaced)
7098 fprintf_unfiltered (gdb_stdlog,
7099 "displaced: copying thumb pop {%.8x, pc} insn %.4x\n",
7100 dsc->u.block.regmask, insn1);
7101
7102 if (dsc->u.block.regmask == 0xff)
7103 {
7104 dsc->tmp[0] = displaced_read_reg (regs, dsc, 8);
7105
7106 dsc->modinsn[0] = (insn1 & 0xfeff); /* POP {r0,r1,...,r6, r7} */
7107 dsc->modinsn[1] = 0x46b8; /* MOV r8, r7 */
7108 dsc->modinsn[2] = 0xbc80; /* POP {r7} */
7109
7110 dsc->numinsns = 3;
7111 dsc->cleanup = &cleanup_pop_pc_16bit_all;
7112 }
7113 else
7114 {
7115 unsigned int num_in_list = bitcount (dsc->u.block.regmask);
bec2ab5a
SM
7116 unsigned int i;
7117 unsigned int new_regmask;
34518530
YQ
7118
7119 for (i = 0; i < num_in_list + 1; i++)
7120 dsc->tmp[i] = displaced_read_reg (regs, dsc, i);
7121
7122 new_regmask = (1 << (num_in_list + 1)) - 1;
7123
7124 if (debug_displaced)
7125 fprintf_unfiltered (gdb_stdlog, _("displaced: POP "
7126 "{..., pc}: original reg list %.4x,"
7127 " modified list %.4x\n"),
7128 (int) dsc->u.block.regmask, new_regmask);
7129
7130 dsc->u.block.regmask |= 0x8000;
7131 dsc->u.block.writeback = 0;
7132 dsc->u.block.cond = INST_AL;
7133
7134 dsc->modinsn[0] = (insn1 & ~0x1ff) | (new_regmask & 0xff);
7135
7136 dsc->cleanup = &cleanup_block_load_pc;
7137 }
7138
7139 return 0;
7140}
7141
7142static void
7143thumb_process_displaced_16bit_insn (struct gdbarch *gdbarch, uint16_t insn1,
7144 struct regcache *regs,
cfba9872 7145 arm_displaced_step_closure *dsc)
34518530
YQ
7146{
7147 unsigned short op_bit_12_15 = bits (insn1, 12, 15);
7148 unsigned short op_bit_10_11 = bits (insn1, 10, 11);
7149 int err = 0;
7150
7151 /* 16-bit thumb instructions. */
7152 switch (op_bit_12_15)
7153 {
7154 /* Shift (imme), add, subtract, move and compare. */
7155 case 0: case 1: case 2: case 3:
7156 err = thumb_copy_unmodified_16bit (gdbarch, insn1,
7157 "shift/add/sub/mov/cmp",
7158 dsc);
7159 break;
7160 case 4:
7161 switch (op_bit_10_11)
7162 {
7163 case 0: /* Data-processing */
7164 err = thumb_copy_unmodified_16bit (gdbarch, insn1,
7165 "data-processing",
7166 dsc);
7167 break;
7168 case 1: /* Special data instructions and branch and exchange. */
7169 {
7170 unsigned short op = bits (insn1, 7, 9);
7171 if (op == 6 || op == 7) /* BX or BLX */
7172 err = thumb_copy_bx_blx_reg (gdbarch, insn1, regs, dsc);
7173 else if (bits (insn1, 6, 7) != 0) /* ADD/MOV/CMP high registers. */
7174 err = thumb_copy_alu_reg (gdbarch, insn1, regs, dsc);
7175 else
7176 err = thumb_copy_unmodified_16bit (gdbarch, insn1, "special data",
7177 dsc);
7178 }
7179 break;
7180 default: /* LDR (literal) */
7181 err = thumb_copy_16bit_ldr_literal (gdbarch, insn1, regs, dsc);
7182 }
7183 break;
7184 case 5: case 6: case 7: case 8: case 9: /* Load/Store single data item */
7185 err = thumb_copy_unmodified_16bit (gdbarch, insn1, "ldr/str", dsc);
7186 break;
7187 case 10:
7188 if (op_bit_10_11 < 2) /* Generate PC-relative address */
7189 err = thumb_decode_pc_relative_16bit (gdbarch, insn1, regs, dsc);
7190 else /* Generate SP-relative address */
7191 err = thumb_copy_unmodified_16bit (gdbarch, insn1, "sp-relative", dsc);
7192 break;
7193 case 11: /* Misc 16-bit instructions */
7194 {
7195 switch (bits (insn1, 8, 11))
7196 {
7197 case 1: case 3: case 9: case 11: /* CBNZ, CBZ */
7198 err = thumb_copy_cbnz_cbz (gdbarch, insn1, regs, dsc);
7199 break;
7200 case 12: case 13: /* POP */
7201 if (bit (insn1, 8)) /* PC is in register list. */
7202 err = thumb_copy_pop_pc_16bit (gdbarch, insn1, regs, dsc);
7203 else
7204 err = thumb_copy_unmodified_16bit (gdbarch, insn1, "pop", dsc);
7205 break;
7206 case 15: /* If-Then, and hints */
7207 if (bits (insn1, 0, 3))
7208 /* If-Then makes up to four following instructions conditional.
7209 IT instruction itself is not conditional, so handle it as a
7210 common unmodified instruction. */
7211 err = thumb_copy_unmodified_16bit (gdbarch, insn1, "If-Then",
7212 dsc);
7213 else
7214 err = thumb_copy_unmodified_16bit (gdbarch, insn1, "hints", dsc);
7215 break;
7216 default:
7217 err = thumb_copy_unmodified_16bit (gdbarch, insn1, "misc", dsc);
7218 }
7219 }
7220 break;
7221 case 12:
7222 if (op_bit_10_11 < 2) /* Store multiple registers */
7223 err = thumb_copy_unmodified_16bit (gdbarch, insn1, "stm", dsc);
7224 else /* Load multiple registers */
7225 err = thumb_copy_unmodified_16bit (gdbarch, insn1, "ldm", dsc);
7226 break;
7227 case 13: /* Conditional branch and supervisor call */
7228 if (bits (insn1, 9, 11) != 7) /* conditional branch */
7229 err = thumb_copy_b (gdbarch, insn1, dsc);
7230 else
7231 err = thumb_copy_svc (gdbarch, insn1, regs, dsc);
7232 break;
7233 case 14: /* Unconditional branch */
7234 err = thumb_copy_b (gdbarch, insn1, dsc);
7235 break;
7236 default:
7237 err = 1;
7238 }
7239
7240 if (err)
7241 internal_error (__FILE__, __LINE__,
7242 _("thumb_process_displaced_16bit_insn: Instruction decode error"));
7243}
7244
7245static int
7246decode_thumb_32bit_ld_mem_hints (struct gdbarch *gdbarch,
7247 uint16_t insn1, uint16_t insn2,
7248 struct regcache *regs,
cfba9872 7249 arm_displaced_step_closure *dsc)
34518530
YQ
7250{
7251 int rt = bits (insn2, 12, 15);
7252 int rn = bits (insn1, 0, 3);
7253 int op1 = bits (insn1, 7, 8);
34518530
YQ
7254
7255 switch (bits (insn1, 5, 6))
7256 {
7257 case 0: /* Load byte and memory hints */
7258 if (rt == 0xf) /* PLD/PLI */
7259 {
7260 if (rn == 0xf)
7261 /* PLD literal or Encoding T3 of PLI(immediate, literal). */
7262 return thumb2_copy_preload (gdbarch, insn1, insn2, regs, dsc);
7263 else
7264 return thumb_copy_unmodified_32bit (gdbarch, insn1, insn2,
7265 "pli/pld", dsc);
7266 }
7267 else
7268 {
7269 if (rn == 0xf) /* LDRB/LDRSB (literal) */
7270 return thumb2_copy_load_literal (gdbarch, insn1, insn2, regs, dsc,
7271 1);
7272 else
7273 return thumb_copy_unmodified_32bit (gdbarch, insn1, insn2,
7274 "ldrb{reg, immediate}/ldrbt",
7275 dsc);
7276 }
7277
7278 break;
7279 case 1: /* Load halfword and memory hints. */
7280 if (rt == 0xf) /* PLD{W} and Unalloc memory hint. */
7281 return thumb_copy_unmodified_32bit (gdbarch, insn1, insn2,
7282 "pld/unalloc memhint", dsc);
7283 else
7284 {
7285 if (rn == 0xf)
7286 return thumb2_copy_load_literal (gdbarch, insn1, insn2, regs, dsc,
7287 2);
7288 else
7289 return thumb_copy_unmodified_32bit (gdbarch, insn1, insn2,
7290 "ldrh/ldrht", dsc);
7291 }
7292 break;
7293 case 2: /* Load word */
7294 {
7295 int insn2_bit_8_11 = bits (insn2, 8, 11);
7296
7297 if (rn == 0xf)
7298 return thumb2_copy_load_literal (gdbarch, insn1, insn2, regs, dsc, 4);
7299 else if (op1 == 0x1) /* Encoding T3 */
7300 return thumb2_copy_load_reg_imm (gdbarch, insn1, insn2, regs, dsc,
7301 0, 1);
7302 else /* op1 == 0x0 */
7303 {
7304 if (insn2_bit_8_11 == 0xc || (insn2_bit_8_11 & 0x9) == 0x9)
7305 /* LDR (immediate) */
7306 return thumb2_copy_load_reg_imm (gdbarch, insn1, insn2, regs,
7307 dsc, bit (insn2, 8), 1);
7308 else if (insn2_bit_8_11 == 0xe) /* LDRT */
7309 return thumb_copy_unmodified_32bit (gdbarch, insn1, insn2,
7310 "ldrt", dsc);
7311 else
7312 /* LDR (register) */
7313 return thumb2_copy_load_reg_imm (gdbarch, insn1, insn2, regs,
7314 dsc, 0, 0);
7315 }
7316 break;
7317 }
7318 default:
7319 return thumb_32bit_copy_undef (gdbarch, insn1, insn2, dsc);
7320 break;
7321 }
7322 return 0;
7323}
7324
7325static void
7326thumb_process_displaced_32bit_insn (struct gdbarch *gdbarch, uint16_t insn1,
7327 uint16_t insn2, struct regcache *regs,
cfba9872 7328 arm_displaced_step_closure *dsc)
34518530
YQ
7329{
7330 int err = 0;
7331 unsigned short op = bit (insn2, 15);
7332 unsigned int op1 = bits (insn1, 11, 12);
7333
7334 switch (op1)
7335 {
7336 case 1:
7337 {
7338 switch (bits (insn1, 9, 10))
7339 {
7340 case 0:
7341 if (bit (insn1, 6))
7342 {
7343 /* Load/store {dual, execlusive}, table branch. */
7344 if (bits (insn1, 7, 8) == 1 && bits (insn1, 4, 5) == 1
7345 && bits (insn2, 5, 7) == 0)
7346 err = thumb2_copy_table_branch (gdbarch, insn1, insn2, regs,
7347 dsc);
7348 else
7349 /* PC is not allowed to use in load/store {dual, exclusive}
7350 instructions. */
7351 err = thumb_copy_unmodified_32bit (gdbarch, insn1, insn2,
7352 "load/store dual/ex", dsc);
7353 }
7354 else /* load/store multiple */
7355 {
7356 switch (bits (insn1, 7, 8))
7357 {
7358 case 0: case 3: /* SRS, RFE */
7359 err = thumb_copy_unmodified_32bit (gdbarch, insn1, insn2,
7360 "srs/rfe", dsc);
7361 break;
7362 case 1: case 2: /* LDM/STM/PUSH/POP */
7363 err = thumb2_copy_block_xfer (gdbarch, insn1, insn2, regs, dsc);
7364 break;
7365 }
7366 }
7367 break;
7368
7369 case 1:
7370 /* Data-processing (shift register). */
7371 err = thumb2_decode_dp_shift_reg (gdbarch, insn1, insn2, regs,
7372 dsc);
7373 break;
7374 default: /* Coprocessor instructions. */
7375 err = thumb2_decode_svc_copro (gdbarch, insn1, insn2, regs, dsc);
7376 break;
7377 }
7378 break;
7379 }
7380 case 2: /* op1 = 2 */
7381 if (op) /* Branch and misc control. */
7382 {
7383 if (bit (insn2, 14) /* BLX/BL */
7384 || bit (insn2, 12) /* Unconditional branch */
7385 || (bits (insn1, 7, 9) != 0x7)) /* Conditional branch */
7386 err = thumb2_copy_b_bl_blx (gdbarch, insn1, insn2, regs, dsc);
7387 else
7388 err = thumb_copy_unmodified_32bit (gdbarch, insn1, insn2,
7389 "misc ctrl", dsc);
7390 }
7391 else
7392 {
7393 if (bit (insn1, 9)) /* Data processing (plain binary imm). */
7394 {
b926417a 7395 int dp_op = bits (insn1, 4, 8);
34518530 7396 int rn = bits (insn1, 0, 3);
b926417a 7397 if ((dp_op == 0 || dp_op == 0xa) && rn == 0xf)
34518530
YQ
7398 err = thumb_copy_pc_relative_32bit (gdbarch, insn1, insn2,
7399 regs, dsc);
7400 else
7401 err = thumb_copy_unmodified_32bit (gdbarch, insn1, insn2,
7402 "dp/pb", dsc);
7403 }
7404 else /* Data processing (modified immeidate) */
7405 err = thumb_copy_unmodified_32bit (gdbarch, insn1, insn2,
7406 "dp/mi", dsc);
7407 }
7408 break;
7409 case 3: /* op1 = 3 */
7410 switch (bits (insn1, 9, 10))
7411 {
7412 case 0:
7413 if (bit (insn1, 4))
7414 err = decode_thumb_32bit_ld_mem_hints (gdbarch, insn1, insn2,
7415 regs, dsc);
7416 else /* NEON Load/Store and Store single data item */
7417 err = thumb_copy_unmodified_32bit (gdbarch, insn1, insn2,
7418 "neon elt/struct load/store",
7419 dsc);
7420 break;
7421 case 1: /* op1 = 3, bits (9, 10) == 1 */
7422 switch (bits (insn1, 7, 8))
7423 {
7424 case 0: case 1: /* Data processing (register) */
7425 err = thumb_copy_unmodified_32bit (gdbarch, insn1, insn2,
7426 "dp(reg)", dsc);
7427 break;
7428 case 2: /* Multiply and absolute difference */
7429 err = thumb_copy_unmodified_32bit (gdbarch, insn1, insn2,
7430 "mul/mua/diff", dsc);
7431 break;
7432 case 3: /* Long multiply and divide */
7433 err = thumb_copy_unmodified_32bit (gdbarch, insn1, insn2,
7434 "lmul/lmua", dsc);
7435 break;
7436 }
7437 break;
7438 default: /* Coprocessor instructions */
7439 err = thumb2_decode_svc_copro (gdbarch, insn1, insn2, regs, dsc);
7440 break;
7441 }
7442 break;
7443 default:
7444 err = 1;
7445 }
7446
7447 if (err)
7448 internal_error (__FILE__, __LINE__,
7449 _("thumb_process_displaced_32bit_insn: Instruction decode error"));
7450
7451}
7452
b434a28f
YQ
7453static void
7454thumb_process_displaced_insn (struct gdbarch *gdbarch, CORE_ADDR from,
12545665 7455 struct regcache *regs,
cfba9872 7456 arm_displaced_step_closure *dsc)
b434a28f 7457{
34518530
YQ
7458 enum bfd_endian byte_order_for_code = gdbarch_byte_order_for_code (gdbarch);
7459 uint16_t insn1
7460 = read_memory_unsigned_integer (from, 2, byte_order_for_code);
7461
7462 if (debug_displaced)
7463 fprintf_unfiltered (gdb_stdlog, "displaced: process thumb insn %.4x "
7464 "at %.8lx\n", insn1, (unsigned long) from);
7465
7466 dsc->is_thumb = 1;
7467 dsc->insn_size = thumb_insn_size (insn1);
7468 if (thumb_insn_size (insn1) == 4)
7469 {
7470 uint16_t insn2
7471 = read_memory_unsigned_integer (from + 2, 2, byte_order_for_code);
7472 thumb_process_displaced_32bit_insn (gdbarch, insn1, insn2, regs, dsc);
7473 }
7474 else
7475 thumb_process_displaced_16bit_insn (gdbarch, insn1, regs, dsc);
b434a28f
YQ
7476}
7477
cca44b1b 7478void
b434a28f
YQ
7479arm_process_displaced_insn (struct gdbarch *gdbarch, CORE_ADDR from,
7480 CORE_ADDR to, struct regcache *regs,
cfba9872 7481 arm_displaced_step_closure *dsc)
cca44b1b
JB
7482{
7483 int err = 0;
b434a28f
YQ
7484 enum bfd_endian byte_order_for_code = gdbarch_byte_order_for_code (gdbarch);
7485 uint32_t insn;
cca44b1b
JB
7486
7487 /* Most displaced instructions use a 1-instruction scratch space, so set this
7488 here and override below if/when necessary. */
7489 dsc->numinsns = 1;
7490 dsc->insn_addr = from;
7491 dsc->scratch_base = to;
7492 dsc->cleanup = NULL;
7493 dsc->wrote_to_pc = 0;
7494
b434a28f 7495 if (!displaced_in_arm_mode (regs))
12545665 7496 return thumb_process_displaced_insn (gdbarch, from, regs, dsc);
b434a28f 7497
4db71c0b
YQ
7498 dsc->is_thumb = 0;
7499 dsc->insn_size = 4;
b434a28f
YQ
7500 insn = read_memory_unsigned_integer (from, 4, byte_order_for_code);
7501 if (debug_displaced)
7502 fprintf_unfiltered (gdb_stdlog, "displaced: stepping insn %.8lx "
7503 "at %.8lx\n", (unsigned long) insn,
7504 (unsigned long) from);
7505
cca44b1b 7506 if ((insn & 0xf0000000) == 0xf0000000)
7ff120b4 7507 err = arm_decode_unconditional (gdbarch, insn, regs, dsc);
cca44b1b
JB
7508 else switch (((insn & 0x10) >> 4) | ((insn & 0xe000000) >> 24))
7509 {
7510 case 0x0: case 0x1: case 0x2: case 0x3:
7ff120b4 7511 err = arm_decode_dp_misc (gdbarch, insn, regs, dsc);
cca44b1b
JB
7512 break;
7513
7514 case 0x4: case 0x5: case 0x6:
7ff120b4 7515 err = arm_decode_ld_st_word_ubyte (gdbarch, insn, regs, dsc);
cca44b1b
JB
7516 break;
7517
7518 case 0x7:
7ff120b4 7519 err = arm_decode_media (gdbarch, insn, dsc);
cca44b1b
JB
7520 break;
7521
7522 case 0x8: case 0x9: case 0xa: case 0xb:
7ff120b4 7523 err = arm_decode_b_bl_ldmstm (gdbarch, insn, regs, dsc);
cca44b1b
JB
7524 break;
7525
7526 case 0xc: case 0xd: case 0xe: case 0xf:
12545665 7527 err = arm_decode_svc_copro (gdbarch, insn, regs, dsc);
cca44b1b
JB
7528 break;
7529 }
7530
7531 if (err)
7532 internal_error (__FILE__, __LINE__,
7533 _("arm_process_displaced_insn: Instruction decode error"));
7534}
7535
7536/* Actually set up the scratch space for a displaced instruction. */
7537
7538void
7539arm_displaced_init_closure (struct gdbarch *gdbarch, CORE_ADDR from,
cfba9872 7540 CORE_ADDR to, arm_displaced_step_closure *dsc)
cca44b1b
JB
7541{
7542 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
4db71c0b 7543 unsigned int i, len, offset;
cca44b1b 7544 enum bfd_endian byte_order_for_code = gdbarch_byte_order_for_code (gdbarch);
4db71c0b 7545 int size = dsc->is_thumb? 2 : 4;
948f8e3d 7546 const gdb_byte *bkp_insn;
cca44b1b 7547
4db71c0b 7548 offset = 0;
cca44b1b
JB
7549 /* Poke modified instruction(s). */
7550 for (i = 0; i < dsc->numinsns; i++)
7551 {
7552 if (debug_displaced)
4db71c0b
YQ
7553 {
7554 fprintf_unfiltered (gdb_stdlog, "displaced: writing insn ");
7555 if (size == 4)
7556 fprintf_unfiltered (gdb_stdlog, "%.8lx",
7557 dsc->modinsn[i]);
7558 else if (size == 2)
7559 fprintf_unfiltered (gdb_stdlog, "%.4x",
7560 (unsigned short)dsc->modinsn[i]);
7561
7562 fprintf_unfiltered (gdb_stdlog, " at %.8lx\n",
7563 (unsigned long) to + offset);
7564
7565 }
7566 write_memory_unsigned_integer (to + offset, size,
7567 byte_order_for_code,
cca44b1b 7568 dsc->modinsn[i]);
4db71c0b
YQ
7569 offset += size;
7570 }
7571
7572 /* Choose the correct breakpoint instruction. */
7573 if (dsc->is_thumb)
7574 {
7575 bkp_insn = tdep->thumb_breakpoint;
7576 len = tdep->thumb_breakpoint_size;
7577 }
7578 else
7579 {
7580 bkp_insn = tdep->arm_breakpoint;
7581 len = tdep->arm_breakpoint_size;
cca44b1b
JB
7582 }
7583
7584 /* Put breakpoint afterwards. */
4db71c0b 7585 write_memory (to + offset, bkp_insn, len);
cca44b1b
JB
7586
7587 if (debug_displaced)
7588 fprintf_unfiltered (gdb_stdlog, "displaced: copy %s->%s: ",
7589 paddress (gdbarch, from), paddress (gdbarch, to));
7590}
7591
cca44b1b
JB
7592/* Entry point for cleaning things up after a displaced instruction has been
7593 single-stepped. */
7594
7595void
7596arm_displaced_step_fixup (struct gdbarch *gdbarch,
cfba9872 7597 struct displaced_step_closure *dsc_,
cca44b1b
JB
7598 CORE_ADDR from, CORE_ADDR to,
7599 struct regcache *regs)
7600{
cfba9872
SM
7601 arm_displaced_step_closure *dsc = (arm_displaced_step_closure *) dsc_;
7602
cca44b1b
JB
7603 if (dsc->cleanup)
7604 dsc->cleanup (gdbarch, regs, dsc);
7605
7606 if (!dsc->wrote_to_pc)
4db71c0b
YQ
7607 regcache_cooked_write_unsigned (regs, ARM_PC_REGNUM,
7608 dsc->insn_addr + dsc->insn_size);
7609
cca44b1b
JB
7610}
7611
7612#include "bfd-in2.h"
7613#include "libcoff.h"
7614
7615static int
7616gdb_print_insn_arm (bfd_vma memaddr, disassemble_info *info)
7617{
e47ad6c0
YQ
7618 gdb_disassembler *di
7619 = static_cast<gdb_disassembler *>(info->application_data);
7620 struct gdbarch *gdbarch = di->arch ();
9779414d
DJ
7621
7622 if (arm_pc_is_thumb (gdbarch, memaddr))
cca44b1b
JB
7623 {
7624 static asymbol *asym;
7625 static combined_entry_type ce;
7626 static struct coff_symbol_struct csym;
7627 static struct bfd fake_bfd;
7628 static bfd_target fake_target;
7629
7630 if (csym.native == NULL)
7631 {
7632 /* Create a fake symbol vector containing a Thumb symbol.
7633 This is solely so that the code in print_insn_little_arm()
7634 and print_insn_big_arm() in opcodes/arm-dis.c will detect
7635 the presence of a Thumb symbol and switch to decoding
7636 Thumb instructions. */
7637
7638 fake_target.flavour = bfd_target_coff_flavour;
7639 fake_bfd.xvec = &fake_target;
7640 ce.u.syment.n_sclass = C_THUMBEXTFUNC;
7641 csym.native = &ce;
7642 csym.symbol.the_bfd = &fake_bfd;
7643 csym.symbol.name = "fake";
7644 asym = (asymbol *) & csym;
7645 }
7646
7647 memaddr = UNMAKE_THUMB_ADDR (memaddr);
7648 info->symbols = &asym;
7649 }
7650 else
7651 info->symbols = NULL;
7652
e60eb288
YQ
7653 /* GDB is able to get bfd_mach from the exe_bfd, info->mach is
7654 accurate, so mark USER_SPECIFIED_MACHINE_TYPE bit. Otherwise,
7655 opcodes/arm-dis.c:print_insn reset info->mach, and it will trigger
7656 the assert on the mismatch of info->mach and bfd_get_mach (exec_bfd)
7657 in default_print_insn. */
7658 if (exec_bfd != NULL)
7659 info->flags |= USER_SPECIFIED_MACHINE_TYPE;
7660
6394c606 7661 return default_print_insn (memaddr, info);
cca44b1b
JB
7662}
7663
7664/* The following define instruction sequences that will cause ARM
7665 cpu's to take an undefined instruction trap. These are used to
7666 signal a breakpoint to GDB.
7667
7668 The newer ARMv4T cpu's are capable of operating in ARM or Thumb
7669 modes. A different instruction is required for each mode. The ARM
7670 cpu's can also be big or little endian. Thus four different
7671 instructions are needed to support all cases.
7672
7673 Note: ARMv4 defines several new instructions that will take the
7674 undefined instruction trap. ARM7TDMI is nominally ARMv4T, but does
7675 not in fact add the new instructions. The new undefined
7676 instructions in ARMv4 are all instructions that had no defined
7677 behaviour in earlier chips. There is no guarantee that they will
7678 raise an exception, but may be treated as NOP's. In practice, it
7679 may only safe to rely on instructions matching:
7680
7681 3 3 2 2 2 2 2 2 2 2 2 2 1 1 1 1 1 1 1 1 1 1
7682 1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5 4 3 2 1 0
7683 C C C C 0 1 1 x x x x x x x x x x x x x x x x x x x x 1 x x x x
7684
0963b4bd 7685 Even this may only true if the condition predicate is true. The
cca44b1b
JB
7686 following use a condition predicate of ALWAYS so it is always TRUE.
7687
7688 There are other ways of forcing a breakpoint. GNU/Linux, RISC iX,
7689 and NetBSD all use a software interrupt rather than an undefined
7690 instruction to force a trap. This can be handled by by the
7691 abi-specific code during establishment of the gdbarch vector. */
7692
7693#define ARM_LE_BREAKPOINT {0xFE,0xDE,0xFF,0xE7}
7694#define ARM_BE_BREAKPOINT {0xE7,0xFF,0xDE,0xFE}
7695#define THUMB_LE_BREAKPOINT {0xbe,0xbe}
7696#define THUMB_BE_BREAKPOINT {0xbe,0xbe}
7697
948f8e3d
PA
7698static const gdb_byte arm_default_arm_le_breakpoint[] = ARM_LE_BREAKPOINT;
7699static const gdb_byte arm_default_arm_be_breakpoint[] = ARM_BE_BREAKPOINT;
7700static const gdb_byte arm_default_thumb_le_breakpoint[] = THUMB_LE_BREAKPOINT;
7701static const gdb_byte arm_default_thumb_be_breakpoint[] = THUMB_BE_BREAKPOINT;
cca44b1b 7702
cd6c3b4f
YQ
7703/* Implement the breakpoint_kind_from_pc gdbarch method. */
7704
d19280ad
YQ
7705static int
7706arm_breakpoint_kind_from_pc (struct gdbarch *gdbarch, CORE_ADDR *pcptr)
cca44b1b
JB
7707{
7708 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
177321bd 7709 enum bfd_endian byte_order_for_code = gdbarch_byte_order_for_code (gdbarch);
cca44b1b 7710
9779414d 7711 if (arm_pc_is_thumb (gdbarch, *pcptr))
cca44b1b
JB
7712 {
7713 *pcptr = UNMAKE_THUMB_ADDR (*pcptr);
177321bd
DJ
7714
7715 /* If we have a separate 32-bit breakpoint instruction for Thumb-2,
7716 check whether we are replacing a 32-bit instruction. */
7717 if (tdep->thumb2_breakpoint != NULL)
7718 {
7719 gdb_byte buf[2];
d19280ad 7720
177321bd
DJ
7721 if (target_read_memory (*pcptr, buf, 2) == 0)
7722 {
7723 unsigned short inst1;
d19280ad 7724
177321bd 7725 inst1 = extract_unsigned_integer (buf, 2, byte_order_for_code);
db24da6d 7726 if (thumb_insn_size (inst1) == 4)
d19280ad 7727 return ARM_BP_KIND_THUMB2;
177321bd
DJ
7728 }
7729 }
7730
d19280ad 7731 return ARM_BP_KIND_THUMB;
cca44b1b
JB
7732 }
7733 else
d19280ad
YQ
7734 return ARM_BP_KIND_ARM;
7735
7736}
7737
cd6c3b4f
YQ
7738/* Implement the sw_breakpoint_from_kind gdbarch method. */
7739
d19280ad
YQ
7740static const gdb_byte *
7741arm_sw_breakpoint_from_kind (struct gdbarch *gdbarch, int kind, int *size)
7742{
7743 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
7744
7745 switch (kind)
cca44b1b 7746 {
d19280ad
YQ
7747 case ARM_BP_KIND_ARM:
7748 *size = tdep->arm_breakpoint_size;
cca44b1b 7749 return tdep->arm_breakpoint;
d19280ad
YQ
7750 case ARM_BP_KIND_THUMB:
7751 *size = tdep->thumb_breakpoint_size;
7752 return tdep->thumb_breakpoint;
7753 case ARM_BP_KIND_THUMB2:
7754 *size = tdep->thumb2_breakpoint_size;
7755 return tdep->thumb2_breakpoint;
7756 default:
7757 gdb_assert_not_reached ("unexpected arm breakpoint kind");
cca44b1b
JB
7758 }
7759}
7760
833b7ab5
YQ
7761/* Implement the breakpoint_kind_from_current_state gdbarch method. */
7762
7763static int
7764arm_breakpoint_kind_from_current_state (struct gdbarch *gdbarch,
7765 struct regcache *regcache,
7766 CORE_ADDR *pcptr)
7767{
7768 gdb_byte buf[4];
7769
7770 /* Check the memory pointed by PC is readable. */
7771 if (target_read_memory (regcache_read_pc (regcache), buf, 4) == 0)
7772 {
7773 struct arm_get_next_pcs next_pcs_ctx;
833b7ab5
YQ
7774
7775 arm_get_next_pcs_ctor (&next_pcs_ctx,
7776 &arm_get_next_pcs_ops,
7777 gdbarch_byte_order (gdbarch),
7778 gdbarch_byte_order_for_code (gdbarch),
7779 0,
7780 regcache);
7781
a0ff9e1a 7782 std::vector<CORE_ADDR> next_pcs = arm_get_next_pcs (&next_pcs_ctx);
833b7ab5
YQ
7783
7784 /* If MEMADDR is the next instruction of current pc, do the
7785 software single step computation, and get the thumb mode by
7786 the destination address. */
a0ff9e1a 7787 for (CORE_ADDR pc : next_pcs)
833b7ab5
YQ
7788 {
7789 if (UNMAKE_THUMB_ADDR (pc) == *pcptr)
7790 {
833b7ab5
YQ
7791 if (IS_THUMB_ADDR (pc))
7792 {
7793 *pcptr = MAKE_THUMB_ADDR (*pcptr);
7794 return arm_breakpoint_kind_from_pc (gdbarch, pcptr);
7795 }
7796 else
7797 return ARM_BP_KIND_ARM;
7798 }
7799 }
833b7ab5
YQ
7800 }
7801
7802 return arm_breakpoint_kind_from_pc (gdbarch, pcptr);
7803}
7804
cca44b1b
JB
7805/* Extract from an array REGBUF containing the (raw) register state a
7806 function return value of type TYPE, and copy that, in virtual
7807 format, into VALBUF. */
7808
7809static void
7810arm_extract_return_value (struct type *type, struct regcache *regs,
7811 gdb_byte *valbuf)
7812{
ac7936df 7813 struct gdbarch *gdbarch = regs->arch ();
cca44b1b
JB
7814 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
7815
7816 if (TYPE_CODE_FLT == TYPE_CODE (type))
7817 {
7818 switch (gdbarch_tdep (gdbarch)->fp_model)
7819 {
7820 case ARM_FLOAT_FPA:
7821 {
7822 /* The value is in register F0 in internal format. We need to
7823 extract the raw value and then convert it to the desired
7824 internal type. */
f0452268 7825 bfd_byte tmpbuf[ARM_FP_REGISTER_SIZE];
cca44b1b 7826
dca08e1f 7827 regs->cooked_read (ARM_F0_REGNUM, tmpbuf);
3b2ca824
UW
7828 target_float_convert (tmpbuf, arm_ext_type (gdbarch),
7829 valbuf, type);
cca44b1b
JB
7830 }
7831 break;
7832
7833 case ARM_FLOAT_SOFT_FPA:
7834 case ARM_FLOAT_SOFT_VFP:
7835 /* ARM_FLOAT_VFP can arise if this is a variadic function so
7836 not using the VFP ABI code. */
7837 case ARM_FLOAT_VFP:
dca08e1f 7838 regs->cooked_read (ARM_A1_REGNUM, valbuf);
cca44b1b 7839 if (TYPE_LENGTH (type) > 4)
f0452268
AH
7840 regs->cooked_read (ARM_A1_REGNUM + 1,
7841 valbuf + ARM_INT_REGISTER_SIZE);
cca44b1b
JB
7842 break;
7843
7844 default:
0963b4bd
MS
7845 internal_error (__FILE__, __LINE__,
7846 _("arm_extract_return_value: "
7847 "Floating point model not supported"));
cca44b1b
JB
7848 break;
7849 }
7850 }
7851 else if (TYPE_CODE (type) == TYPE_CODE_INT
7852 || TYPE_CODE (type) == TYPE_CODE_CHAR
7853 || TYPE_CODE (type) == TYPE_CODE_BOOL
7854 || TYPE_CODE (type) == TYPE_CODE_PTR
aa006118 7855 || TYPE_IS_REFERENCE (type)
cca44b1b
JB
7856 || TYPE_CODE (type) == TYPE_CODE_ENUM)
7857 {
b021a221
MS
7858 /* If the type is a plain integer, then the access is
7859 straight-forward. Otherwise we have to play around a bit
7860 more. */
cca44b1b
JB
7861 int len = TYPE_LENGTH (type);
7862 int regno = ARM_A1_REGNUM;
7863 ULONGEST tmp;
7864
7865 while (len > 0)
7866 {
7867 /* By using store_unsigned_integer we avoid having to do
7868 anything special for small big-endian values. */
7869 regcache_cooked_read_unsigned (regs, regno++, &tmp);
7870 store_unsigned_integer (valbuf,
f0452268
AH
7871 (len > ARM_INT_REGISTER_SIZE
7872 ? ARM_INT_REGISTER_SIZE : len),
cca44b1b 7873 byte_order, tmp);
f0452268
AH
7874 len -= ARM_INT_REGISTER_SIZE;
7875 valbuf += ARM_INT_REGISTER_SIZE;
cca44b1b
JB
7876 }
7877 }
7878 else
7879 {
7880 /* For a structure or union the behaviour is as if the value had
7881 been stored to word-aligned memory and then loaded into
7882 registers with 32-bit load instruction(s). */
7883 int len = TYPE_LENGTH (type);
7884 int regno = ARM_A1_REGNUM;
f0452268 7885 bfd_byte tmpbuf[ARM_INT_REGISTER_SIZE];
cca44b1b
JB
7886
7887 while (len > 0)
7888 {
dca08e1f 7889 regs->cooked_read (regno++, tmpbuf);
cca44b1b 7890 memcpy (valbuf, tmpbuf,
f0452268
AH
7891 len > ARM_INT_REGISTER_SIZE ? ARM_INT_REGISTER_SIZE : len);
7892 len -= ARM_INT_REGISTER_SIZE;
7893 valbuf += ARM_INT_REGISTER_SIZE;
cca44b1b
JB
7894 }
7895 }
7896}
7897
7898
7899/* Will a function return an aggregate type in memory or in a
7900 register? Return 0 if an aggregate type can be returned in a
7901 register, 1 if it must be returned in memory. */
7902
7903static int
7904arm_return_in_memory (struct gdbarch *gdbarch, struct type *type)
7905{
cca44b1b
JB
7906 enum type_code code;
7907
f168693b 7908 type = check_typedef (type);
cca44b1b 7909
b13c8ab2
YQ
7910 /* Simple, non-aggregate types (ie not including vectors and
7911 complex) are always returned in a register (or registers). */
7912 code = TYPE_CODE (type);
7913 if (TYPE_CODE_STRUCT != code && TYPE_CODE_UNION != code
7914 && TYPE_CODE_ARRAY != code && TYPE_CODE_COMPLEX != code)
7915 return 0;
cca44b1b 7916
c4312b19
YQ
7917 if (TYPE_CODE_ARRAY == code && TYPE_VECTOR (type))
7918 {
7919 /* Vector values should be returned using ARM registers if they
7920 are not over 16 bytes. */
7921 return (TYPE_LENGTH (type) > 16);
7922 }
7923
b13c8ab2 7924 if (gdbarch_tdep (gdbarch)->arm_abi != ARM_ABI_APCS)
cca44b1b 7925 {
b13c8ab2
YQ
7926 /* The AAPCS says all aggregates not larger than a word are returned
7927 in a register. */
f0452268 7928 if (TYPE_LENGTH (type) <= ARM_INT_REGISTER_SIZE)
b13c8ab2
YQ
7929 return 0;
7930
cca44b1b
JB
7931 return 1;
7932 }
b13c8ab2
YQ
7933 else
7934 {
7935 int nRc;
cca44b1b 7936
b13c8ab2
YQ
7937 /* All aggregate types that won't fit in a register must be returned
7938 in memory. */
f0452268 7939 if (TYPE_LENGTH (type) > ARM_INT_REGISTER_SIZE)
b13c8ab2 7940 return 1;
cca44b1b 7941
b13c8ab2
YQ
7942 /* In the ARM ABI, "integer" like aggregate types are returned in
7943 registers. For an aggregate type to be integer like, its size
f0452268 7944 must be less than or equal to ARM_INT_REGISTER_SIZE and the
b13c8ab2
YQ
7945 offset of each addressable subfield must be zero. Note that bit
7946 fields are not addressable, and all addressable subfields of
7947 unions always start at offset zero.
cca44b1b 7948
b13c8ab2
YQ
7949 This function is based on the behaviour of GCC 2.95.1.
7950 See: gcc/arm.c: arm_return_in_memory() for details.
cca44b1b 7951
b13c8ab2
YQ
7952 Note: All versions of GCC before GCC 2.95.2 do not set up the
7953 parameters correctly for a function returning the following
7954 structure: struct { float f;}; This should be returned in memory,
7955 not a register. Richard Earnshaw sent me a patch, but I do not
7956 know of any way to detect if a function like the above has been
7957 compiled with the correct calling convention. */
7958
7959 /* Assume all other aggregate types can be returned in a register.
7960 Run a check for structures, unions and arrays. */
7961 nRc = 0;
67255d04 7962
b13c8ab2
YQ
7963 if ((TYPE_CODE_STRUCT == code) || (TYPE_CODE_UNION == code))
7964 {
7965 int i;
7966 /* Need to check if this struct/union is "integer" like. For
7967 this to be true, its size must be less than or equal to
f0452268 7968 ARM_INT_REGISTER_SIZE and the offset of each addressable
b13c8ab2
YQ
7969 subfield must be zero. Note that bit fields are not
7970 addressable, and unions always start at offset zero. If any
7971 of the subfields is a floating point type, the struct/union
7972 cannot be an integer type. */
7973
7974 /* For each field in the object, check:
7975 1) Is it FP? --> yes, nRc = 1;
7976 2) Is it addressable (bitpos != 0) and
7977 not packed (bitsize == 0)?
7978 --> yes, nRc = 1
7979 */
7980
7981 for (i = 0; i < TYPE_NFIELDS (type); i++)
67255d04 7982 {
b13c8ab2
YQ
7983 enum type_code field_type_code;
7984
7985 field_type_code
7986 = TYPE_CODE (check_typedef (TYPE_FIELD_TYPE (type,
7987 i)));
7988
7989 /* Is it a floating point type field? */
7990 if (field_type_code == TYPE_CODE_FLT)
67255d04
RE
7991 {
7992 nRc = 1;
7993 break;
7994 }
b13c8ab2
YQ
7995
7996 /* If bitpos != 0, then we have to care about it. */
7997 if (TYPE_FIELD_BITPOS (type, i) != 0)
7998 {
7999 /* Bitfields are not addressable. If the field bitsize is
8000 zero, then the field is not packed. Hence it cannot be
8001 a bitfield or any other packed type. */
8002 if (TYPE_FIELD_BITSIZE (type, i) == 0)
8003 {
8004 nRc = 1;
8005 break;
8006 }
8007 }
67255d04
RE
8008 }
8009 }
67255d04 8010
b13c8ab2
YQ
8011 return nRc;
8012 }
67255d04
RE
8013}
8014
34e8f22d
RE
8015/* Write into appropriate registers a function return value of type
8016 TYPE, given in virtual format. */
8017
8018static void
b508a996 8019arm_store_return_value (struct type *type, struct regcache *regs,
5238cf52 8020 const gdb_byte *valbuf)
34e8f22d 8021{
ac7936df 8022 struct gdbarch *gdbarch = regs->arch ();
e17a4113 8023 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
be8626e0 8024
34e8f22d
RE
8025 if (TYPE_CODE (type) == TYPE_CODE_FLT)
8026 {
f0452268 8027 gdb_byte buf[ARM_FP_REGISTER_SIZE];
34e8f22d 8028
be8626e0 8029 switch (gdbarch_tdep (gdbarch)->fp_model)
08216dd7
RE
8030 {
8031 case ARM_FLOAT_FPA:
8032
3b2ca824 8033 target_float_convert (valbuf, type, buf, arm_ext_type (gdbarch));
b66f5587 8034 regs->cooked_write (ARM_F0_REGNUM, buf);
08216dd7
RE
8035 break;
8036
fd50bc42 8037 case ARM_FLOAT_SOFT_FPA:
08216dd7 8038 case ARM_FLOAT_SOFT_VFP:
90445bd3
DJ
8039 /* ARM_FLOAT_VFP can arise if this is a variadic function so
8040 not using the VFP ABI code. */
8041 case ARM_FLOAT_VFP:
b66f5587 8042 regs->cooked_write (ARM_A1_REGNUM, valbuf);
b508a996 8043 if (TYPE_LENGTH (type) > 4)
f0452268
AH
8044 regs->cooked_write (ARM_A1_REGNUM + 1,
8045 valbuf + ARM_INT_REGISTER_SIZE);
08216dd7
RE
8046 break;
8047
8048 default:
9b20d036
MS
8049 internal_error (__FILE__, __LINE__,
8050 _("arm_store_return_value: Floating "
8051 "point model not supported"));
08216dd7
RE
8052 break;
8053 }
34e8f22d 8054 }
b508a996
RE
8055 else if (TYPE_CODE (type) == TYPE_CODE_INT
8056 || TYPE_CODE (type) == TYPE_CODE_CHAR
8057 || TYPE_CODE (type) == TYPE_CODE_BOOL
8058 || TYPE_CODE (type) == TYPE_CODE_PTR
aa006118 8059 || TYPE_IS_REFERENCE (type)
b508a996
RE
8060 || TYPE_CODE (type) == TYPE_CODE_ENUM)
8061 {
8062 if (TYPE_LENGTH (type) <= 4)
8063 {
8064 /* Values of one word or less are zero/sign-extended and
8065 returned in r0. */
f0452268 8066 bfd_byte tmpbuf[ARM_INT_REGISTER_SIZE];
b508a996
RE
8067 LONGEST val = unpack_long (type, valbuf);
8068
f0452268 8069 store_signed_integer (tmpbuf, ARM_INT_REGISTER_SIZE, byte_order, val);
b66f5587 8070 regs->cooked_write (ARM_A1_REGNUM, tmpbuf);
b508a996
RE
8071 }
8072 else
8073 {
8074 /* Integral values greater than one word are stored in consecutive
8075 registers starting with r0. This will always be a multiple of
8076 the regiser size. */
8077 int len = TYPE_LENGTH (type);
8078 int regno = ARM_A1_REGNUM;
8079
8080 while (len > 0)
8081 {
b66f5587 8082 regs->cooked_write (regno++, valbuf);
f0452268
AH
8083 len -= ARM_INT_REGISTER_SIZE;
8084 valbuf += ARM_INT_REGISTER_SIZE;
b508a996
RE
8085 }
8086 }
8087 }
34e8f22d 8088 else
b508a996
RE
8089 {
8090 /* For a structure or union the behaviour is as if the value had
8091 been stored to word-aligned memory and then loaded into
8092 registers with 32-bit load instruction(s). */
8093 int len = TYPE_LENGTH (type);
8094 int regno = ARM_A1_REGNUM;
f0452268 8095 bfd_byte tmpbuf[ARM_INT_REGISTER_SIZE];
b508a996
RE
8096
8097 while (len > 0)
8098 {
8099 memcpy (tmpbuf, valbuf,
f0452268 8100 len > ARM_INT_REGISTER_SIZE ? ARM_INT_REGISTER_SIZE : len);
b66f5587 8101 regs->cooked_write (regno++, tmpbuf);
f0452268
AH
8102 len -= ARM_INT_REGISTER_SIZE;
8103 valbuf += ARM_INT_REGISTER_SIZE;
b508a996
RE
8104 }
8105 }
34e8f22d
RE
8106}
8107
2af48f68
PB
8108
8109/* Handle function return values. */
8110
8111static enum return_value_convention
6a3a010b 8112arm_return_value (struct gdbarch *gdbarch, struct value *function,
c055b101
CV
8113 struct type *valtype, struct regcache *regcache,
8114 gdb_byte *readbuf, const gdb_byte *writebuf)
2af48f68 8115{
7c00367c 8116 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
6a3a010b 8117 struct type *func_type = function ? value_type (function) : NULL;
90445bd3
DJ
8118 enum arm_vfp_cprc_base_type vfp_base_type;
8119 int vfp_base_count;
8120
8121 if (arm_vfp_abi_for_function (gdbarch, func_type)
8122 && arm_vfp_call_candidate (valtype, &vfp_base_type, &vfp_base_count))
8123 {
8124 int reg_char = arm_vfp_cprc_reg_char (vfp_base_type);
8125 int unit_length = arm_vfp_cprc_unit_length (vfp_base_type);
8126 int i;
8127 for (i = 0; i < vfp_base_count; i++)
8128 {
58d6951d
DJ
8129 if (reg_char == 'q')
8130 {
8131 if (writebuf)
8132 arm_neon_quad_write (gdbarch, regcache, i,
8133 writebuf + i * unit_length);
8134
8135 if (readbuf)
8136 arm_neon_quad_read (gdbarch, regcache, i,
8137 readbuf + i * unit_length);
8138 }
8139 else
8140 {
8141 char name_buf[4];
8142 int regnum;
8143
8c042590 8144 xsnprintf (name_buf, sizeof (name_buf), "%c%d", reg_char, i);
58d6951d
DJ
8145 regnum = user_reg_map_name_to_regnum (gdbarch, name_buf,
8146 strlen (name_buf));
8147 if (writebuf)
b66f5587 8148 regcache->cooked_write (regnum, writebuf + i * unit_length);
58d6951d 8149 if (readbuf)
dca08e1f 8150 regcache->cooked_read (regnum, readbuf + i * unit_length);
58d6951d 8151 }
90445bd3
DJ
8152 }
8153 return RETURN_VALUE_REGISTER_CONVENTION;
8154 }
7c00367c 8155
2af48f68
PB
8156 if (TYPE_CODE (valtype) == TYPE_CODE_STRUCT
8157 || TYPE_CODE (valtype) == TYPE_CODE_UNION
8158 || TYPE_CODE (valtype) == TYPE_CODE_ARRAY)
8159 {
7c00367c
MK
8160 if (tdep->struct_return == pcc_struct_return
8161 || arm_return_in_memory (gdbarch, valtype))
2af48f68
PB
8162 return RETURN_VALUE_STRUCT_CONVENTION;
8163 }
b13c8ab2
YQ
8164 else if (TYPE_CODE (valtype) == TYPE_CODE_COMPLEX)
8165 {
8166 if (arm_return_in_memory (gdbarch, valtype))
8167 return RETURN_VALUE_STRUCT_CONVENTION;
8168 }
7052e42c 8169
2af48f68
PB
8170 if (writebuf)
8171 arm_store_return_value (valtype, regcache, writebuf);
8172
8173 if (readbuf)
8174 arm_extract_return_value (valtype, regcache, readbuf);
8175
8176 return RETURN_VALUE_REGISTER_CONVENTION;
8177}
8178
8179
9df628e0 8180static int
60ade65d 8181arm_get_longjmp_target (struct frame_info *frame, CORE_ADDR *pc)
9df628e0 8182{
e17a4113
UW
8183 struct gdbarch *gdbarch = get_frame_arch (frame);
8184 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
8185 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
9df628e0 8186 CORE_ADDR jb_addr;
f0452268 8187 gdb_byte buf[ARM_INT_REGISTER_SIZE];
9df628e0 8188
60ade65d 8189 jb_addr = get_frame_register_unsigned (frame, ARM_A1_REGNUM);
9df628e0
RE
8190
8191 if (target_read_memory (jb_addr + tdep->jb_pc * tdep->jb_elt_size, buf,
f0452268 8192 ARM_INT_REGISTER_SIZE))
9df628e0
RE
8193 return 0;
8194
f0452268 8195 *pc = extract_unsigned_integer (buf, ARM_INT_REGISTER_SIZE, byte_order);
9df628e0
RE
8196 return 1;
8197}
8198
faa95490
DJ
8199/* Recognize GCC and GNU ld's trampolines. If we are in a trampoline,
8200 return the target PC. Otherwise return 0. */
c906108c
SS
8201
8202CORE_ADDR
52f729a7 8203arm_skip_stub (struct frame_info *frame, CORE_ADDR pc)
c906108c 8204{
2c02bd72 8205 const char *name;
faa95490 8206 int namelen;
c906108c
SS
8207 CORE_ADDR start_addr;
8208
8209 /* Find the starting address and name of the function containing the PC. */
8210 if (find_pc_partial_function (pc, &name, &start_addr, NULL) == 0)
80d8d390
YQ
8211 {
8212 /* Trampoline 'bx reg' doesn't belong to any functions. Do the
8213 check here. */
8214 start_addr = arm_skip_bx_reg (frame, pc);
8215 if (start_addr != 0)
8216 return start_addr;
8217
8218 return 0;
8219 }
c906108c 8220
faa95490
DJ
8221 /* If PC is in a Thumb call or return stub, return the address of the
8222 target PC, which is in a register. The thunk functions are called
8223 _call_via_xx, where x is the register name. The possible names
3d8d5e79
DJ
8224 are r0-r9, sl, fp, ip, sp, and lr. ARM RealView has similar
8225 functions, named __ARM_call_via_r[0-7]. */
61012eef
GB
8226 if (startswith (name, "_call_via_")
8227 || startswith (name, "__ARM_call_via_"))
c906108c 8228 {
ed9a39eb
JM
8229 /* Use the name suffix to determine which register contains the
8230 target PC. */
a121b7c1 8231 static const char *table[15] =
c5aa993b
JM
8232 {"r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
8233 "r8", "r9", "sl", "fp", "ip", "sp", "lr"
8234 };
c906108c 8235 int regno;
faa95490 8236 int offset = strlen (name) - 2;
c906108c
SS
8237
8238 for (regno = 0; regno <= 14; regno++)
faa95490 8239 if (strcmp (&name[offset], table[regno]) == 0)
52f729a7 8240 return get_frame_register_unsigned (frame, regno);
c906108c 8241 }
ed9a39eb 8242
faa95490
DJ
8243 /* GNU ld generates __foo_from_arm or __foo_from_thumb for
8244 non-interworking calls to foo. We could decode the stubs
8245 to find the target but it's easier to use the symbol table. */
8246 namelen = strlen (name);
8247 if (name[0] == '_' && name[1] == '_'
8248 && ((namelen > 2 + strlen ("_from_thumb")
61012eef 8249 && startswith (name + namelen - strlen ("_from_thumb"), "_from_thumb"))
faa95490 8250 || (namelen > 2 + strlen ("_from_arm")
61012eef 8251 && startswith (name + namelen - strlen ("_from_arm"), "_from_arm"))))
faa95490
DJ
8252 {
8253 char *target_name;
8254 int target_len = namelen - 2;
3b7344d5 8255 struct bound_minimal_symbol minsym;
faa95490
DJ
8256 struct objfile *objfile;
8257 struct obj_section *sec;
8258
8259 if (name[namelen - 1] == 'b')
8260 target_len -= strlen ("_from_thumb");
8261 else
8262 target_len -= strlen ("_from_arm");
8263
224c3ddb 8264 target_name = (char *) alloca (target_len + 1);
faa95490
DJ
8265 memcpy (target_name, name + 2, target_len);
8266 target_name[target_len] = '\0';
8267
8268 sec = find_pc_section (pc);
8269 objfile = (sec == NULL) ? NULL : sec->objfile;
8270 minsym = lookup_minimal_symbol (target_name, NULL, objfile);
3b7344d5 8271 if (minsym.minsym != NULL)
77e371c0 8272 return BMSYMBOL_VALUE_ADDRESS (minsym);
faa95490
DJ
8273 else
8274 return 0;
8275 }
8276
c5aa993b 8277 return 0; /* not a stub */
c906108c
SS
8278}
8279
afd7eef0 8280static void
981a3fb3 8281set_arm_command (const char *args, int from_tty)
afd7eef0 8282{
edefbb7c
AC
8283 printf_unfiltered (_("\
8284\"set arm\" must be followed by an apporpriate subcommand.\n"));
afd7eef0
RE
8285 help_list (setarmcmdlist, "set arm ", all_commands, gdb_stdout);
8286}
8287
8288static void
981a3fb3 8289show_arm_command (const char *args, int from_tty)
afd7eef0 8290{
26304000 8291 cmd_show_list (showarmcmdlist, from_tty, "");
afd7eef0
RE
8292}
8293
28e97307
DJ
8294static void
8295arm_update_current_architecture (void)
fd50bc42 8296{
28e97307 8297 struct gdbarch_info info;
fd50bc42 8298
28e97307 8299 /* If the current architecture is not ARM, we have nothing to do. */
f5656ead 8300 if (gdbarch_bfd_arch_info (target_gdbarch ())->arch != bfd_arch_arm)
28e97307 8301 return;
fd50bc42 8302
28e97307
DJ
8303 /* Update the architecture. */
8304 gdbarch_info_init (&info);
fd50bc42 8305
28e97307 8306 if (!gdbarch_update_p (info))
9b20d036 8307 internal_error (__FILE__, __LINE__, _("could not update architecture"));
fd50bc42
RE
8308}
8309
8310static void
eb4c3f4a 8311set_fp_model_sfunc (const char *args, int from_tty,
fd50bc42
RE
8312 struct cmd_list_element *c)
8313{
570dc176 8314 int fp_model;
fd50bc42
RE
8315
8316 for (fp_model = ARM_FLOAT_AUTO; fp_model != ARM_FLOAT_LAST; fp_model++)
8317 if (strcmp (current_fp_model, fp_model_strings[fp_model]) == 0)
8318 {
aead7601 8319 arm_fp_model = (enum arm_float_model) fp_model;
fd50bc42
RE
8320 break;
8321 }
8322
8323 if (fp_model == ARM_FLOAT_LAST)
edefbb7c 8324 internal_error (__FILE__, __LINE__, _("Invalid fp model accepted: %s."),
fd50bc42
RE
8325 current_fp_model);
8326
28e97307 8327 arm_update_current_architecture ();
fd50bc42
RE
8328}
8329
8330static void
08546159
AC
8331show_fp_model (struct ui_file *file, int from_tty,
8332 struct cmd_list_element *c, const char *value)
fd50bc42 8333{
f5656ead 8334 struct gdbarch_tdep *tdep = gdbarch_tdep (target_gdbarch ());
fd50bc42 8335
28e97307 8336 if (arm_fp_model == ARM_FLOAT_AUTO
f5656ead 8337 && gdbarch_bfd_arch_info (target_gdbarch ())->arch == bfd_arch_arm)
28e97307
DJ
8338 fprintf_filtered (file, _("\
8339The current ARM floating point model is \"auto\" (currently \"%s\").\n"),
8340 fp_model_strings[tdep->fp_model]);
8341 else
8342 fprintf_filtered (file, _("\
8343The current ARM floating point model is \"%s\".\n"),
8344 fp_model_strings[arm_fp_model]);
8345}
8346
8347static void
eb4c3f4a 8348arm_set_abi (const char *args, int from_tty,
28e97307
DJ
8349 struct cmd_list_element *c)
8350{
570dc176 8351 int arm_abi;
28e97307
DJ
8352
8353 for (arm_abi = ARM_ABI_AUTO; arm_abi != ARM_ABI_LAST; arm_abi++)
8354 if (strcmp (arm_abi_string, arm_abi_strings[arm_abi]) == 0)
8355 {
aead7601 8356 arm_abi_global = (enum arm_abi_kind) arm_abi;
28e97307
DJ
8357 break;
8358 }
8359
8360 if (arm_abi == ARM_ABI_LAST)
8361 internal_error (__FILE__, __LINE__, _("Invalid ABI accepted: %s."),
8362 arm_abi_string);
8363
8364 arm_update_current_architecture ();
8365}
8366
8367static void
8368arm_show_abi (struct ui_file *file, int from_tty,
8369 struct cmd_list_element *c, const char *value)
8370{
f5656ead 8371 struct gdbarch_tdep *tdep = gdbarch_tdep (target_gdbarch ());
28e97307
DJ
8372
8373 if (arm_abi_global == ARM_ABI_AUTO
f5656ead 8374 && gdbarch_bfd_arch_info (target_gdbarch ())->arch == bfd_arch_arm)
28e97307
DJ
8375 fprintf_filtered (file, _("\
8376The current ARM ABI is \"auto\" (currently \"%s\").\n"),
8377 arm_abi_strings[tdep->arm_abi]);
8378 else
8379 fprintf_filtered (file, _("The current ARM ABI is \"%s\".\n"),
8380 arm_abi_string);
fd50bc42
RE
8381}
8382
0428b8f5
DJ
8383static void
8384arm_show_fallback_mode (struct ui_file *file, int from_tty,
8385 struct cmd_list_element *c, const char *value)
8386{
0963b4bd
MS
8387 fprintf_filtered (file,
8388 _("The current execution mode assumed "
8389 "(when symbols are unavailable) is \"%s\".\n"),
0428b8f5
DJ
8390 arm_fallback_mode_string);
8391}
8392
8393static void
8394arm_show_force_mode (struct ui_file *file, int from_tty,
8395 struct cmd_list_element *c, const char *value)
8396{
0963b4bd
MS
8397 fprintf_filtered (file,
8398 _("The current execution mode assumed "
8399 "(even when symbols are available) is \"%s\".\n"),
0428b8f5
DJ
8400 arm_force_mode_string);
8401}
8402
afd7eef0
RE
8403/* If the user changes the register disassembly style used for info
8404 register and other commands, we have to also switch the style used
8405 in opcodes for disassembly output. This function is run in the "set
8406 arm disassembly" command, and does that. */
bc90b915
FN
8407
8408static void
eb4c3f4a 8409set_disassembly_style_sfunc (const char *args, int from_tty,
65b48a81 8410 struct cmd_list_element *c)
bc90b915 8411{
65b48a81
PB
8412 /* Convert the short style name into the long style name (eg, reg-names-*)
8413 before calling the generic set_disassembler_options() function. */
8414 std::string long_name = std::string ("reg-names-") + disassembly_style;
8415 set_disassembler_options (&long_name[0]);
8416}
8417
8418static void
8419show_disassembly_style_sfunc (struct ui_file *file, int from_tty,
8420 struct cmd_list_element *c, const char *value)
8421{
8422 struct gdbarch *gdbarch = get_current_arch ();
8423 char *options = get_disassembler_options (gdbarch);
8424 const char *style = "";
8425 int len = 0;
f995bbe8 8426 const char *opt;
65b48a81
PB
8427
8428 FOR_EACH_DISASSEMBLER_OPTION (opt, options)
8429 if (CONST_STRNEQ (opt, "reg-names-"))
8430 {
8431 style = &opt[strlen ("reg-names-")];
8432 len = strcspn (style, ",");
8433 }
8434
8435 fprintf_unfiltered (file, "The disassembly style is \"%.*s\".\n", len, style);
bc90b915
FN
8436}
8437\f
966fbf70 8438/* Return the ARM register name corresponding to register I. */
a208b0cb 8439static const char *
d93859e2 8440arm_register_name (struct gdbarch *gdbarch, int i)
966fbf70 8441{
58d6951d
DJ
8442 const int num_regs = gdbarch_num_regs (gdbarch);
8443
8444 if (gdbarch_tdep (gdbarch)->have_vfp_pseudos
8445 && i >= num_regs && i < num_regs + 32)
8446 {
8447 static const char *const vfp_pseudo_names[] = {
8448 "s0", "s1", "s2", "s3", "s4", "s5", "s6", "s7",
8449 "s8", "s9", "s10", "s11", "s12", "s13", "s14", "s15",
8450 "s16", "s17", "s18", "s19", "s20", "s21", "s22", "s23",
8451 "s24", "s25", "s26", "s27", "s28", "s29", "s30", "s31",
8452 };
8453
8454 return vfp_pseudo_names[i - num_regs];
8455 }
8456
8457 if (gdbarch_tdep (gdbarch)->have_neon_pseudos
8458 && i >= num_regs + 32 && i < num_regs + 32 + 16)
8459 {
8460 static const char *const neon_pseudo_names[] = {
8461 "q0", "q1", "q2", "q3", "q4", "q5", "q6", "q7",
8462 "q8", "q9", "q10", "q11", "q12", "q13", "q14", "q15",
8463 };
8464
8465 return neon_pseudo_names[i - num_regs - 32];
8466 }
8467
ff6f572f
DJ
8468 if (i >= ARRAY_SIZE (arm_register_names))
8469 /* These registers are only supported on targets which supply
8470 an XML description. */
8471 return "";
8472
966fbf70
RE
8473 return arm_register_names[i];
8474}
8475
082fc60d
RE
8476/* Test whether the coff symbol specific value corresponds to a Thumb
8477 function. */
8478
8479static int
8480coff_sym_is_thumb (int val)
8481{
f8bf5763
PM
8482 return (val == C_THUMBEXT
8483 || val == C_THUMBSTAT
8484 || val == C_THUMBEXTFUNC
8485 || val == C_THUMBSTATFUNC
8486 || val == C_THUMBLABEL);
082fc60d
RE
8487}
8488
8489/* arm_coff_make_msymbol_special()
8490 arm_elf_make_msymbol_special()
8491
8492 These functions test whether the COFF or ELF symbol corresponds to
8493 an address in thumb code, and set a "special" bit in a minimal
8494 symbol to indicate that it does. */
8495
34e8f22d 8496static void
082fc60d
RE
8497arm_elf_make_msymbol_special(asymbol *sym, struct minimal_symbol *msym)
8498{
39d911fc
TP
8499 elf_symbol_type *elfsym = (elf_symbol_type *) sym;
8500
8501 if (ARM_GET_SYM_BRANCH_TYPE (elfsym->internal_elf_sym.st_target_internal)
467d42c4 8502 == ST_BRANCH_TO_THUMB)
082fc60d
RE
8503 MSYMBOL_SET_SPECIAL (msym);
8504}
8505
34e8f22d 8506static void
082fc60d
RE
8507arm_coff_make_msymbol_special(int val, struct minimal_symbol *msym)
8508{
8509 if (coff_sym_is_thumb (val))
8510 MSYMBOL_SET_SPECIAL (msym);
8511}
8512
60c5725c
DJ
8513static void
8514arm_record_special_symbol (struct gdbarch *gdbarch, struct objfile *objfile,
8515 asymbol *sym)
8516{
8517 const char *name = bfd_asymbol_name (sym);
8518 struct arm_per_objfile *data;
60c5725c
DJ
8519 struct arm_mapping_symbol new_map_sym;
8520
8521 gdb_assert (name[0] == '$');
8522 if (name[1] != 'a' && name[1] != 't' && name[1] != 'd')
8523 return;
8524
1b7f24cd 8525 data = arm_objfile_data_key.get (objfile);
60c5725c 8526 if (data == NULL)
1b7f24cd
TT
8527 data = arm_objfile_data_key.emplace (objfile,
8528 objfile->obfd->section_count);
54cc7474
SM
8529 arm_mapping_symbol_vec &map
8530 = data->section_maps[bfd_get_section (sym)->index];
60c5725c
DJ
8531
8532 new_map_sym.value = sym->value;
8533 new_map_sym.type = name[1];
8534
4838e44c
SM
8535 /* Insert at the end, the vector will be sorted on first use. */
8536 map.push_back (new_map_sym);
60c5725c
DJ
8537}
8538
756fe439 8539static void
61a1198a 8540arm_write_pc (struct regcache *regcache, CORE_ADDR pc)
756fe439 8541{
ac7936df 8542 struct gdbarch *gdbarch = regcache->arch ();
61a1198a 8543 regcache_cooked_write_unsigned (regcache, ARM_PC_REGNUM, pc);
756fe439
DJ
8544
8545 /* If necessary, set the T bit. */
8546 if (arm_apcs_32)
8547 {
9779414d 8548 ULONGEST val, t_bit;
61a1198a 8549 regcache_cooked_read_unsigned (regcache, ARM_PS_REGNUM, &val);
9779414d
DJ
8550 t_bit = arm_psr_thumb_bit (gdbarch);
8551 if (arm_pc_is_thumb (gdbarch, pc))
8552 regcache_cooked_write_unsigned (regcache, ARM_PS_REGNUM,
8553 val | t_bit);
756fe439 8554 else
61a1198a 8555 regcache_cooked_write_unsigned (regcache, ARM_PS_REGNUM,
9779414d 8556 val & ~t_bit);
756fe439
DJ
8557 }
8558}
123dc839 8559
58d6951d
DJ
8560/* Read the contents of a NEON quad register, by reading from two
8561 double registers. This is used to implement the quad pseudo
8562 registers, and for argument passing in case the quad registers are
8563 missing; vectors are passed in quad registers when using the VFP
8564 ABI, even if a NEON unit is not present. REGNUM is the index of
8565 the quad register, in [0, 15]. */
8566
05d1431c 8567static enum register_status
849d0ba8 8568arm_neon_quad_read (struct gdbarch *gdbarch, readable_regcache *regcache,
58d6951d
DJ
8569 int regnum, gdb_byte *buf)
8570{
8571 char name_buf[4];
8572 gdb_byte reg_buf[8];
8573 int offset, double_regnum;
05d1431c 8574 enum register_status status;
58d6951d 8575
8c042590 8576 xsnprintf (name_buf, sizeof (name_buf), "d%d", regnum << 1);
58d6951d
DJ
8577 double_regnum = user_reg_map_name_to_regnum (gdbarch, name_buf,
8578 strlen (name_buf));
8579
8580 /* d0 is always the least significant half of q0. */
8581 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
8582 offset = 8;
8583 else
8584 offset = 0;
8585
03f50fc8 8586 status = regcache->raw_read (double_regnum, reg_buf);
05d1431c
PA
8587 if (status != REG_VALID)
8588 return status;
58d6951d
DJ
8589 memcpy (buf + offset, reg_buf, 8);
8590
8591 offset = 8 - offset;
03f50fc8 8592 status = regcache->raw_read (double_regnum + 1, reg_buf);
05d1431c
PA
8593 if (status != REG_VALID)
8594 return status;
58d6951d 8595 memcpy (buf + offset, reg_buf, 8);
05d1431c
PA
8596
8597 return REG_VALID;
58d6951d
DJ
8598}
8599
05d1431c 8600static enum register_status
849d0ba8 8601arm_pseudo_read (struct gdbarch *gdbarch, readable_regcache *regcache,
58d6951d
DJ
8602 int regnum, gdb_byte *buf)
8603{
8604 const int num_regs = gdbarch_num_regs (gdbarch);
8605 char name_buf[4];
8606 gdb_byte reg_buf[8];
8607 int offset, double_regnum;
8608
8609 gdb_assert (regnum >= num_regs);
8610 regnum -= num_regs;
8611
8612 if (gdbarch_tdep (gdbarch)->have_neon_pseudos && regnum >= 32 && regnum < 48)
8613 /* Quad-precision register. */
05d1431c 8614 return arm_neon_quad_read (gdbarch, regcache, regnum - 32, buf);
58d6951d
DJ
8615 else
8616 {
05d1431c
PA
8617 enum register_status status;
8618
58d6951d
DJ
8619 /* Single-precision register. */
8620 gdb_assert (regnum < 32);
8621
8622 /* s0 is always the least significant half of d0. */
8623 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
8624 offset = (regnum & 1) ? 0 : 4;
8625 else
8626 offset = (regnum & 1) ? 4 : 0;
8627
8c042590 8628 xsnprintf (name_buf, sizeof (name_buf), "d%d", regnum >> 1);
58d6951d
DJ
8629 double_regnum = user_reg_map_name_to_regnum (gdbarch, name_buf,
8630 strlen (name_buf));
8631
03f50fc8 8632 status = regcache->raw_read (double_regnum, reg_buf);
05d1431c
PA
8633 if (status == REG_VALID)
8634 memcpy (buf, reg_buf + offset, 4);
8635 return status;
58d6951d
DJ
8636 }
8637}
8638
8639/* Store the contents of BUF to a NEON quad register, by writing to
8640 two double registers. This is used to implement the quad pseudo
8641 registers, and for argument passing in case the quad registers are
8642 missing; vectors are passed in quad registers when using the VFP
8643 ABI, even if a NEON unit is not present. REGNUM is the index
8644 of the quad register, in [0, 15]. */
8645
8646static void
8647arm_neon_quad_write (struct gdbarch *gdbarch, struct regcache *regcache,
8648 int regnum, const gdb_byte *buf)
8649{
8650 char name_buf[4];
58d6951d
DJ
8651 int offset, double_regnum;
8652
8c042590 8653 xsnprintf (name_buf, sizeof (name_buf), "d%d", regnum << 1);
58d6951d
DJ
8654 double_regnum = user_reg_map_name_to_regnum (gdbarch, name_buf,
8655 strlen (name_buf));
8656
8657 /* d0 is always the least significant half of q0. */
8658 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
8659 offset = 8;
8660 else
8661 offset = 0;
8662
10eaee5f 8663 regcache->raw_write (double_regnum, buf + offset);
58d6951d 8664 offset = 8 - offset;
10eaee5f 8665 regcache->raw_write (double_regnum + 1, buf + offset);
58d6951d
DJ
8666}
8667
8668static void
8669arm_pseudo_write (struct gdbarch *gdbarch, struct regcache *regcache,
8670 int regnum, const gdb_byte *buf)
8671{
8672 const int num_regs = gdbarch_num_regs (gdbarch);
8673 char name_buf[4];
8674 gdb_byte reg_buf[8];
8675 int offset, double_regnum;
8676
8677 gdb_assert (regnum >= num_regs);
8678 regnum -= num_regs;
8679
8680 if (gdbarch_tdep (gdbarch)->have_neon_pseudos && regnum >= 32 && regnum < 48)
8681 /* Quad-precision register. */
8682 arm_neon_quad_write (gdbarch, regcache, regnum - 32, buf);
8683 else
8684 {
8685 /* Single-precision register. */
8686 gdb_assert (regnum < 32);
8687
8688 /* s0 is always the least significant half of d0. */
8689 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
8690 offset = (regnum & 1) ? 0 : 4;
8691 else
8692 offset = (regnum & 1) ? 4 : 0;
8693
8c042590 8694 xsnprintf (name_buf, sizeof (name_buf), "d%d", regnum >> 1);
58d6951d
DJ
8695 double_regnum = user_reg_map_name_to_regnum (gdbarch, name_buf,
8696 strlen (name_buf));
8697
0b883586 8698 regcache->raw_read (double_regnum, reg_buf);
58d6951d 8699 memcpy (reg_buf + offset, buf, 4);
10eaee5f 8700 regcache->raw_write (double_regnum, reg_buf);
58d6951d
DJ
8701 }
8702}
8703
123dc839
DJ
8704static struct value *
8705value_of_arm_user_reg (struct frame_info *frame, const void *baton)
8706{
9a3c8263 8707 const int *reg_p = (const int *) baton;
123dc839
DJ
8708 return value_of_register (*reg_p, frame);
8709}
97e03143 8710\f
70f80edf
JT
8711static enum gdb_osabi
8712arm_elf_osabi_sniffer (bfd *abfd)
97e03143 8713{
2af48f68 8714 unsigned int elfosabi;
70f80edf 8715 enum gdb_osabi osabi = GDB_OSABI_UNKNOWN;
97e03143 8716
70f80edf 8717 elfosabi = elf_elfheader (abfd)->e_ident[EI_OSABI];
97e03143 8718
28e97307
DJ
8719 if (elfosabi == ELFOSABI_ARM)
8720 /* GNU tools use this value. Check note sections in this case,
8721 as well. */
8722 bfd_map_over_sections (abfd,
8723 generic_elf_osabi_sniff_abi_tag_sections,
8724 &osabi);
97e03143 8725
28e97307 8726 /* Anything else will be handled by the generic ELF sniffer. */
70f80edf 8727 return osabi;
97e03143
RE
8728}
8729
54483882
YQ
8730static int
8731arm_register_reggroup_p (struct gdbarch *gdbarch, int regnum,
8732 struct reggroup *group)
8733{
2c291032
YQ
8734 /* FPS register's type is INT, but belongs to float_reggroup. Beside
8735 this, FPS register belongs to save_regroup, restore_reggroup, and
8736 all_reggroup, of course. */
54483882 8737 if (regnum == ARM_FPS_REGNUM)
2c291032
YQ
8738 return (group == float_reggroup
8739 || group == save_reggroup
8740 || group == restore_reggroup
8741 || group == all_reggroup);
54483882
YQ
8742 else
8743 return default_register_reggroup_p (gdbarch, regnum, group);
8744}
8745
25f8c692
JL
8746/* For backward-compatibility we allow two 'g' packet lengths with
8747 the remote protocol depending on whether FPA registers are
8748 supplied. M-profile targets do not have FPA registers, but some
8749 stubs already exist in the wild which use a 'g' packet which
8750 supplies them albeit with dummy values. The packet format which
8751 includes FPA registers should be considered deprecated for
8752 M-profile targets. */
8753
8754static void
8755arm_register_g_packet_guesses (struct gdbarch *gdbarch)
8756{
8757 if (gdbarch_tdep (gdbarch)->is_m)
8758 {
d105cce5
AH
8759 const target_desc *tdesc;
8760
25f8c692
JL
8761 /* If we know from the executable this is an M-profile target,
8762 cater for remote targets whose register set layout is the
8763 same as the FPA layout. */
d105cce5 8764 tdesc = arm_read_mprofile_description (ARM_M_TYPE_WITH_FPA);
25f8c692 8765 register_remote_g_packet_guess (gdbarch,
350fab54 8766 ARM_CORE_REGS_SIZE + ARM_FP_REGS_SIZE,
d105cce5 8767 tdesc);
25f8c692
JL
8768
8769 /* The regular M-profile layout. */
d105cce5 8770 tdesc = arm_read_mprofile_description (ARM_M_TYPE_M_PROFILE);
350fab54 8771 register_remote_g_packet_guess (gdbarch, ARM_CORE_REGS_SIZE,
d105cce5 8772 tdesc);
3184d3f9
JL
8773
8774 /* M-profile plus M4F VFP. */
d105cce5 8775 tdesc = arm_read_mprofile_description (ARM_M_TYPE_VFP_D16);
3184d3f9 8776 register_remote_g_packet_guess (gdbarch,
350fab54 8777 ARM_CORE_REGS_SIZE + ARM_VFP2_REGS_SIZE,
d105cce5 8778 tdesc);
25f8c692
JL
8779 }
8780
8781 /* Otherwise we don't have a useful guess. */
8782}
8783
7eb89530
YQ
8784/* Implement the code_of_frame_writable gdbarch method. */
8785
8786static int
8787arm_code_of_frame_writable (struct gdbarch *gdbarch, struct frame_info *frame)
8788{
8789 if (gdbarch_tdep (gdbarch)->is_m
8790 && get_frame_type (frame) == SIGTRAMP_FRAME)
8791 {
8792 /* M-profile exception frames return to some magic PCs, where
8793 isn't writable at all. */
8794 return 0;
8795 }
8796 else
8797 return 1;
8798}
8799
3426ae57
AH
8800/* Implement gdbarch_gnu_triplet_regexp. If the arch name is arm then allow it
8801 to be postfixed by a version (eg armv7hl). */
8802
8803static const char *
8804arm_gnu_triplet_regexp (struct gdbarch *gdbarch)
8805{
8806 if (strcmp (gdbarch_bfd_arch_info (gdbarch)->arch_name, "arm") == 0)
8807 return "arm(v[^- ]*)?";
8808 return gdbarch_bfd_arch_info (gdbarch)->arch_name;
8809}
8810
da3c6d4a
MS
8811/* Initialize the current architecture based on INFO. If possible,
8812 re-use an architecture from ARCHES, which is a list of
8813 architectures already created during this debugging session.
97e03143 8814
da3c6d4a
MS
8815 Called e.g. at program startup, when reading a core file, and when
8816 reading a binary file. */
97e03143 8817
39bbf761
RE
8818static struct gdbarch *
8819arm_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
8820{
97e03143 8821 struct gdbarch_tdep *tdep;
39bbf761 8822 struct gdbarch *gdbarch;
28e97307
DJ
8823 struct gdbarch_list *best_arch;
8824 enum arm_abi_kind arm_abi = arm_abi_global;
8825 enum arm_float_model fp_model = arm_fp_model;
123dc839 8826 struct tdesc_arch_data *tdesc_data = NULL;
9779414d 8827 int i, is_m = 0;
330c6ca9 8828 int vfp_register_count = 0, have_vfp_pseudos = 0, have_neon_pseudos = 0;
a56cc1ce 8829 int have_wmmx_registers = 0;
58d6951d 8830 int have_neon = 0;
ff6f572f 8831 int have_fpa_registers = 1;
9779414d
DJ
8832 const struct target_desc *tdesc = info.target_desc;
8833
8834 /* If we have an object to base this architecture on, try to determine
8835 its ABI. */
8836
8837 if (arm_abi == ARM_ABI_AUTO && info.abfd != NULL)
8838 {
8839 int ei_osabi, e_flags;
8840
8841 switch (bfd_get_flavour (info.abfd))
8842 {
9779414d
DJ
8843 case bfd_target_coff_flavour:
8844 /* Assume it's an old APCS-style ABI. */
8845 /* XXX WinCE? */
8846 arm_abi = ARM_ABI_APCS;
8847 break;
8848
8849 case bfd_target_elf_flavour:
8850 ei_osabi = elf_elfheader (info.abfd)->e_ident[EI_OSABI];
8851 e_flags = elf_elfheader (info.abfd)->e_flags;
8852
8853 if (ei_osabi == ELFOSABI_ARM)
8854 {
8855 /* GNU tools used to use this value, but do not for EABI
8856 objects. There's nowhere to tag an EABI version
8857 anyway, so assume APCS. */
8858 arm_abi = ARM_ABI_APCS;
8859 }
d403db27 8860 else if (ei_osabi == ELFOSABI_NONE || ei_osabi == ELFOSABI_GNU)
9779414d
DJ
8861 {
8862 int eabi_ver = EF_ARM_EABI_VERSION (e_flags);
9779414d
DJ
8863
8864 switch (eabi_ver)
8865 {
8866 case EF_ARM_EABI_UNKNOWN:
8867 /* Assume GNU tools. */
8868 arm_abi = ARM_ABI_APCS;
8869 break;
8870
8871 case EF_ARM_EABI_VER4:
8872 case EF_ARM_EABI_VER5:
8873 arm_abi = ARM_ABI_AAPCS;
8874 /* EABI binaries default to VFP float ordering.
8875 They may also contain build attributes that can
8876 be used to identify if the VFP argument-passing
8877 ABI is in use. */
8878 if (fp_model == ARM_FLOAT_AUTO)
8879 {
8880#ifdef HAVE_ELF
8881 switch (bfd_elf_get_obj_attr_int (info.abfd,
8882 OBJ_ATTR_PROC,
8883 Tag_ABI_VFP_args))
8884 {
b35b0298 8885 case AEABI_VFP_args_base:
9779414d
DJ
8886 /* "The user intended FP parameter/result
8887 passing to conform to AAPCS, base
8888 variant". */
8889 fp_model = ARM_FLOAT_SOFT_VFP;
8890 break;
b35b0298 8891 case AEABI_VFP_args_vfp:
9779414d
DJ
8892 /* "The user intended FP parameter/result
8893 passing to conform to AAPCS, VFP
8894 variant". */
8895 fp_model = ARM_FLOAT_VFP;
8896 break;
b35b0298 8897 case AEABI_VFP_args_toolchain:
9779414d
DJ
8898 /* "The user intended FP parameter/result
8899 passing to conform to tool chain-specific
8900 conventions" - we don't know any such
8901 conventions, so leave it as "auto". */
8902 break;
b35b0298 8903 case AEABI_VFP_args_compatible:
5c294fee
TG
8904 /* "Code is compatible with both the base
8905 and VFP variants; the user did not permit
8906 non-variadic functions to pass FP
8907 parameters/results" - leave it as
8908 "auto". */
8909 break;
9779414d
DJ
8910 default:
8911 /* Attribute value not mentioned in the
5c294fee 8912 November 2012 ABI, so leave it as
9779414d
DJ
8913 "auto". */
8914 break;
8915 }
8916#else
8917 fp_model = ARM_FLOAT_SOFT_VFP;
8918#endif
8919 }
8920 break;
8921
8922 default:
8923 /* Leave it as "auto". */
8924 warning (_("unknown ARM EABI version 0x%x"), eabi_ver);
8925 break;
8926 }
8927
8928#ifdef HAVE_ELF
8929 /* Detect M-profile programs. This only works if the
8930 executable file includes build attributes; GCC does
8931 copy them to the executable, but e.g. RealView does
8932 not. */
17cbafdb
SM
8933 int attr_arch
8934 = bfd_elf_get_obj_attr_int (info.abfd, OBJ_ATTR_PROC,
8935 Tag_CPU_arch);
8936 int attr_profile
8937 = bfd_elf_get_obj_attr_int (info.abfd, OBJ_ATTR_PROC,
8938 Tag_CPU_arch_profile);
8939
9779414d
DJ
8940 /* GCC specifies the profile for v6-M; RealView only
8941 specifies the profile for architectures starting with
8942 V7 (as opposed to architectures with a tag
8943 numerically greater than TAG_CPU_ARCH_V7). */
8944 if (!tdesc_has_registers (tdesc)
8945 && (attr_arch == TAG_CPU_ARCH_V6_M
8946 || attr_arch == TAG_CPU_ARCH_V6S_M
8947 || attr_profile == 'M'))
25f8c692 8948 is_m = 1;
9779414d
DJ
8949#endif
8950 }
8951
8952 if (fp_model == ARM_FLOAT_AUTO)
8953 {
9779414d
DJ
8954 switch (e_flags & (EF_ARM_SOFT_FLOAT | EF_ARM_VFP_FLOAT))
8955 {
8956 case 0:
8957 /* Leave it as "auto". Strictly speaking this case
8958 means FPA, but almost nobody uses that now, and
8959 many toolchains fail to set the appropriate bits
8960 for the floating-point model they use. */
8961 break;
8962 case EF_ARM_SOFT_FLOAT:
8963 fp_model = ARM_FLOAT_SOFT_FPA;
8964 break;
8965 case EF_ARM_VFP_FLOAT:
8966 fp_model = ARM_FLOAT_VFP;
8967 break;
8968 case EF_ARM_SOFT_FLOAT | EF_ARM_VFP_FLOAT:
8969 fp_model = ARM_FLOAT_SOFT_VFP;
8970 break;
8971 }
8972 }
8973
8974 if (e_flags & EF_ARM_BE8)
8975 info.byte_order_for_code = BFD_ENDIAN_LITTLE;
8976
8977 break;
8978
8979 default:
8980 /* Leave it as "auto". */
8981 break;
8982 }
8983 }
123dc839
DJ
8984
8985 /* Check any target description for validity. */
9779414d 8986 if (tdesc_has_registers (tdesc))
123dc839
DJ
8987 {
8988 /* For most registers we require GDB's default names; but also allow
8989 the numeric names for sp / lr / pc, as a convenience. */
8990 static const char *const arm_sp_names[] = { "r13", "sp", NULL };
8991 static const char *const arm_lr_names[] = { "r14", "lr", NULL };
8992 static const char *const arm_pc_names[] = { "r15", "pc", NULL };
8993
8994 const struct tdesc_feature *feature;
58d6951d 8995 int valid_p;
123dc839 8996
9779414d 8997 feature = tdesc_find_feature (tdesc,
123dc839
DJ
8998 "org.gnu.gdb.arm.core");
8999 if (feature == NULL)
9779414d
DJ
9000 {
9001 feature = tdesc_find_feature (tdesc,
9002 "org.gnu.gdb.arm.m-profile");
9003 if (feature == NULL)
9004 return NULL;
9005 else
9006 is_m = 1;
9007 }
123dc839
DJ
9008
9009 tdesc_data = tdesc_data_alloc ();
9010
9011 valid_p = 1;
9012 for (i = 0; i < ARM_SP_REGNUM; i++)
9013 valid_p &= tdesc_numbered_register (feature, tdesc_data, i,
9014 arm_register_names[i]);
9015 valid_p &= tdesc_numbered_register_choices (feature, tdesc_data,
9016 ARM_SP_REGNUM,
9017 arm_sp_names);
9018 valid_p &= tdesc_numbered_register_choices (feature, tdesc_data,
9019 ARM_LR_REGNUM,
9020 arm_lr_names);
9021 valid_p &= tdesc_numbered_register_choices (feature, tdesc_data,
9022 ARM_PC_REGNUM,
9023 arm_pc_names);
9779414d
DJ
9024 if (is_m)
9025 valid_p &= tdesc_numbered_register (feature, tdesc_data,
9026 ARM_PS_REGNUM, "xpsr");
9027 else
9028 valid_p &= tdesc_numbered_register (feature, tdesc_data,
9029 ARM_PS_REGNUM, "cpsr");
123dc839
DJ
9030
9031 if (!valid_p)
9032 {
9033 tdesc_data_cleanup (tdesc_data);
9034 return NULL;
9035 }
9036
9779414d 9037 feature = tdesc_find_feature (tdesc,
123dc839
DJ
9038 "org.gnu.gdb.arm.fpa");
9039 if (feature != NULL)
9040 {
9041 valid_p = 1;
9042 for (i = ARM_F0_REGNUM; i <= ARM_FPS_REGNUM; i++)
9043 valid_p &= tdesc_numbered_register (feature, tdesc_data, i,
9044 arm_register_names[i]);
9045 if (!valid_p)
9046 {
9047 tdesc_data_cleanup (tdesc_data);
9048 return NULL;
9049 }
9050 }
ff6f572f
DJ
9051 else
9052 have_fpa_registers = 0;
9053
9779414d 9054 feature = tdesc_find_feature (tdesc,
ff6f572f
DJ
9055 "org.gnu.gdb.xscale.iwmmxt");
9056 if (feature != NULL)
9057 {
9058 static const char *const iwmmxt_names[] = {
9059 "wR0", "wR1", "wR2", "wR3", "wR4", "wR5", "wR6", "wR7",
9060 "wR8", "wR9", "wR10", "wR11", "wR12", "wR13", "wR14", "wR15",
9061 "wCID", "wCon", "wCSSF", "wCASF", "", "", "", "",
9062 "wCGR0", "wCGR1", "wCGR2", "wCGR3", "", "", "", "",
9063 };
9064
9065 valid_p = 1;
9066 for (i = ARM_WR0_REGNUM; i <= ARM_WR15_REGNUM; i++)
9067 valid_p
9068 &= tdesc_numbered_register (feature, tdesc_data, i,
9069 iwmmxt_names[i - ARM_WR0_REGNUM]);
9070
9071 /* Check for the control registers, but do not fail if they
9072 are missing. */
9073 for (i = ARM_WC0_REGNUM; i <= ARM_WCASF_REGNUM; i++)
9074 tdesc_numbered_register (feature, tdesc_data, i,
9075 iwmmxt_names[i - ARM_WR0_REGNUM]);
9076
9077 for (i = ARM_WCGR0_REGNUM; i <= ARM_WCGR3_REGNUM; i++)
9078 valid_p
9079 &= tdesc_numbered_register (feature, tdesc_data, i,
9080 iwmmxt_names[i - ARM_WR0_REGNUM]);
9081
9082 if (!valid_p)
9083 {
9084 tdesc_data_cleanup (tdesc_data);
9085 return NULL;
9086 }
a56cc1ce
YQ
9087
9088 have_wmmx_registers = 1;
ff6f572f 9089 }
58d6951d
DJ
9090
9091 /* If we have a VFP unit, check whether the single precision registers
9092 are present. If not, then we will synthesize them as pseudo
9093 registers. */
9779414d 9094 feature = tdesc_find_feature (tdesc,
58d6951d
DJ
9095 "org.gnu.gdb.arm.vfp");
9096 if (feature != NULL)
9097 {
9098 static const char *const vfp_double_names[] = {
9099 "d0", "d1", "d2", "d3", "d4", "d5", "d6", "d7",
9100 "d8", "d9", "d10", "d11", "d12", "d13", "d14", "d15",
9101 "d16", "d17", "d18", "d19", "d20", "d21", "d22", "d23",
9102 "d24", "d25", "d26", "d27", "d28", "d29", "d30", "d31",
9103 };
9104
9105 /* Require the double precision registers. There must be either
9106 16 or 32. */
9107 valid_p = 1;
9108 for (i = 0; i < 32; i++)
9109 {
9110 valid_p &= tdesc_numbered_register (feature, tdesc_data,
9111 ARM_D0_REGNUM + i,
9112 vfp_double_names[i]);
9113 if (!valid_p)
9114 break;
9115 }
2b9e5ea6
UW
9116 if (!valid_p && i == 16)
9117 valid_p = 1;
58d6951d 9118
2b9e5ea6
UW
9119 /* Also require FPSCR. */
9120 valid_p &= tdesc_numbered_register (feature, tdesc_data,
9121 ARM_FPSCR_REGNUM, "fpscr");
9122 if (!valid_p)
58d6951d
DJ
9123 {
9124 tdesc_data_cleanup (tdesc_data);
9125 return NULL;
9126 }
9127
9128 if (tdesc_unnumbered_register (feature, "s0") == 0)
9129 have_vfp_pseudos = 1;
9130
330c6ca9 9131 vfp_register_count = i;
58d6951d
DJ
9132
9133 /* If we have VFP, also check for NEON. The architecture allows
9134 NEON without VFP (integer vector operations only), but GDB
9135 does not support that. */
9779414d 9136 feature = tdesc_find_feature (tdesc,
58d6951d
DJ
9137 "org.gnu.gdb.arm.neon");
9138 if (feature != NULL)
9139 {
9140 /* NEON requires 32 double-precision registers. */
9141 if (i != 32)
9142 {
9143 tdesc_data_cleanup (tdesc_data);
9144 return NULL;
9145 }
9146
9147 /* If there are quad registers defined by the stub, use
9148 their type; otherwise (normally) provide them with
9149 the default type. */
9150 if (tdesc_unnumbered_register (feature, "q0") == 0)
9151 have_neon_pseudos = 1;
9152
9153 have_neon = 1;
9154 }
9155 }
123dc839 9156 }
39bbf761 9157
28e97307
DJ
9158 /* If there is already a candidate, use it. */
9159 for (best_arch = gdbarch_list_lookup_by_info (arches, &info);
9160 best_arch != NULL;
9161 best_arch = gdbarch_list_lookup_by_info (best_arch->next, &info))
9162 {
b8926edc
DJ
9163 if (arm_abi != ARM_ABI_AUTO
9164 && arm_abi != gdbarch_tdep (best_arch->gdbarch)->arm_abi)
28e97307
DJ
9165 continue;
9166
b8926edc
DJ
9167 if (fp_model != ARM_FLOAT_AUTO
9168 && fp_model != gdbarch_tdep (best_arch->gdbarch)->fp_model)
28e97307
DJ
9169 continue;
9170
58d6951d
DJ
9171 /* There are various other properties in tdep that we do not
9172 need to check here: those derived from a target description,
9173 since gdbarches with a different target description are
9174 automatically disqualified. */
9175
9779414d
DJ
9176 /* Do check is_m, though, since it might come from the binary. */
9177 if (is_m != gdbarch_tdep (best_arch->gdbarch)->is_m)
9178 continue;
9179
28e97307
DJ
9180 /* Found a match. */
9181 break;
9182 }
97e03143 9183
28e97307 9184 if (best_arch != NULL)
123dc839
DJ
9185 {
9186 if (tdesc_data != NULL)
9187 tdesc_data_cleanup (tdesc_data);
9188 return best_arch->gdbarch;
9189 }
28e97307 9190
8d749320 9191 tdep = XCNEW (struct gdbarch_tdep);
97e03143
RE
9192 gdbarch = gdbarch_alloc (&info, tdep);
9193
28e97307
DJ
9194 /* Record additional information about the architecture we are defining.
9195 These are gdbarch discriminators, like the OSABI. */
9196 tdep->arm_abi = arm_abi;
9197 tdep->fp_model = fp_model;
9779414d 9198 tdep->is_m = is_m;
ff6f572f 9199 tdep->have_fpa_registers = have_fpa_registers;
a56cc1ce 9200 tdep->have_wmmx_registers = have_wmmx_registers;
330c6ca9
YQ
9201 gdb_assert (vfp_register_count == 0
9202 || vfp_register_count == 16
9203 || vfp_register_count == 32);
9204 tdep->vfp_register_count = vfp_register_count;
58d6951d
DJ
9205 tdep->have_vfp_pseudos = have_vfp_pseudos;
9206 tdep->have_neon_pseudos = have_neon_pseudos;
9207 tdep->have_neon = have_neon;
08216dd7 9208
25f8c692
JL
9209 arm_register_g_packet_guesses (gdbarch);
9210
08216dd7 9211 /* Breakpoints. */
9d4fde75 9212 switch (info.byte_order_for_code)
67255d04
RE
9213 {
9214 case BFD_ENDIAN_BIG:
66e810cd
RE
9215 tdep->arm_breakpoint = arm_default_arm_be_breakpoint;
9216 tdep->arm_breakpoint_size = sizeof (arm_default_arm_be_breakpoint);
9217 tdep->thumb_breakpoint = arm_default_thumb_be_breakpoint;
9218 tdep->thumb_breakpoint_size = sizeof (arm_default_thumb_be_breakpoint);
9219
67255d04
RE
9220 break;
9221
9222 case BFD_ENDIAN_LITTLE:
66e810cd
RE
9223 tdep->arm_breakpoint = arm_default_arm_le_breakpoint;
9224 tdep->arm_breakpoint_size = sizeof (arm_default_arm_le_breakpoint);
9225 tdep->thumb_breakpoint = arm_default_thumb_le_breakpoint;
9226 tdep->thumb_breakpoint_size = sizeof (arm_default_thumb_le_breakpoint);
9227
67255d04
RE
9228 break;
9229
9230 default:
9231 internal_error (__FILE__, __LINE__,
edefbb7c 9232 _("arm_gdbarch_init: bad byte order for float format"));
67255d04
RE
9233 }
9234
d7b486e7
RE
9235 /* On ARM targets char defaults to unsigned. */
9236 set_gdbarch_char_signed (gdbarch, 0);
9237
53375380
PA
9238 /* wchar_t is unsigned under the AAPCS. */
9239 if (tdep->arm_abi == ARM_ABI_AAPCS)
9240 set_gdbarch_wchar_signed (gdbarch, 0);
9241 else
9242 set_gdbarch_wchar_signed (gdbarch, 1);
53375380 9243
030197b4
AB
9244 /* Compute type alignment. */
9245 set_gdbarch_type_align (gdbarch, arm_type_align);
9246
cca44b1b
JB
9247 /* Note: for displaced stepping, this includes the breakpoint, and one word
9248 of additional scratch space. This setting isn't used for anything beside
9249 displaced stepping at present. */
e935475c 9250 set_gdbarch_max_insn_length (gdbarch, 4 * ARM_DISPLACED_MODIFIED_INSNS);
cca44b1b 9251
9df628e0 9252 /* This should be low enough for everything. */
97e03143 9253 tdep->lowest_pc = 0x20;
94c30b78 9254 tdep->jb_pc = -1; /* Longjump support not enabled by default. */
97e03143 9255
7c00367c
MK
9256 /* The default, for both APCS and AAPCS, is to return small
9257 structures in registers. */
9258 tdep->struct_return = reg_struct_return;
9259
2dd604e7 9260 set_gdbarch_push_dummy_call (gdbarch, arm_push_dummy_call);
f53f0d0b 9261 set_gdbarch_frame_align (gdbarch, arm_frame_align);
39bbf761 9262
7eb89530
YQ
9263 if (is_m)
9264 set_gdbarch_code_of_frame_writable (gdbarch, arm_code_of_frame_writable);
9265
756fe439
DJ
9266 set_gdbarch_write_pc (gdbarch, arm_write_pc);
9267
eb5492fa 9268 frame_base_set_default (gdbarch, &arm_normal_base);
148754e5 9269
34e8f22d 9270 /* Address manipulation. */
34e8f22d
RE
9271 set_gdbarch_addr_bits_remove (gdbarch, arm_addr_bits_remove);
9272
34e8f22d
RE
9273 /* Advance PC across function entry code. */
9274 set_gdbarch_skip_prologue (gdbarch, arm_skip_prologue);
9275
c9cf6e20
MG
9276 /* Detect whether PC is at a point where the stack has been destroyed. */
9277 set_gdbarch_stack_frame_destroyed_p (gdbarch, arm_stack_frame_destroyed_p);
4024ca99 9278
190dce09
UW
9279 /* Skip trampolines. */
9280 set_gdbarch_skip_trampoline_code (gdbarch, arm_skip_stub);
9281
34e8f22d
RE
9282 /* The stack grows downward. */
9283 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
9284
9285 /* Breakpoint manipulation. */
04180708
YQ
9286 set_gdbarch_breakpoint_kind_from_pc (gdbarch, arm_breakpoint_kind_from_pc);
9287 set_gdbarch_sw_breakpoint_from_kind (gdbarch, arm_sw_breakpoint_from_kind);
833b7ab5
YQ
9288 set_gdbarch_breakpoint_kind_from_current_state (gdbarch,
9289 arm_breakpoint_kind_from_current_state);
34e8f22d
RE
9290
9291 /* Information about registers, etc. */
34e8f22d
RE
9292 set_gdbarch_sp_regnum (gdbarch, ARM_SP_REGNUM);
9293 set_gdbarch_pc_regnum (gdbarch, ARM_PC_REGNUM);
ff6f572f 9294 set_gdbarch_num_regs (gdbarch, ARM_NUM_REGS);
7a5ea0d4 9295 set_gdbarch_register_type (gdbarch, arm_register_type);
54483882 9296 set_gdbarch_register_reggroup_p (gdbarch, arm_register_reggroup_p);
34e8f22d 9297
ff6f572f
DJ
9298 /* This "info float" is FPA-specific. Use the generic version if we
9299 do not have FPA. */
9300 if (gdbarch_tdep (gdbarch)->have_fpa_registers)
9301 set_gdbarch_print_float_info (gdbarch, arm_print_float_info);
9302
26216b98 9303 /* Internal <-> external register number maps. */
ff6f572f 9304 set_gdbarch_dwarf2_reg_to_regnum (gdbarch, arm_dwarf_reg_to_regnum);
26216b98
AC
9305 set_gdbarch_register_sim_regno (gdbarch, arm_register_sim_regno);
9306
34e8f22d
RE
9307 set_gdbarch_register_name (gdbarch, arm_register_name);
9308
9309 /* Returning results. */
2af48f68 9310 set_gdbarch_return_value (gdbarch, arm_return_value);
34e8f22d 9311
03d48a7d
RE
9312 /* Disassembly. */
9313 set_gdbarch_print_insn (gdbarch, gdb_print_insn_arm);
9314
34e8f22d
RE
9315 /* Minsymbol frobbing. */
9316 set_gdbarch_elf_make_msymbol_special (gdbarch, arm_elf_make_msymbol_special);
9317 set_gdbarch_coff_make_msymbol_special (gdbarch,
9318 arm_coff_make_msymbol_special);
60c5725c 9319 set_gdbarch_record_special_symbol (gdbarch, arm_record_special_symbol);
34e8f22d 9320
f9d67f43
DJ
9321 /* Thumb-2 IT block support. */
9322 set_gdbarch_adjust_breakpoint_address (gdbarch,
9323 arm_adjust_breakpoint_address);
9324
0d5de010
DJ
9325 /* Virtual tables. */
9326 set_gdbarch_vbit_in_delta (gdbarch, 1);
9327
97e03143 9328 /* Hook in the ABI-specific overrides, if they have been registered. */
4be87837 9329 gdbarch_init_osabi (info, gdbarch);
97e03143 9330
b39cc962
DJ
9331 dwarf2_frame_set_init_reg (gdbarch, arm_dwarf2_frame_init_reg);
9332
eb5492fa 9333 /* Add some default predicates. */
2ae28aa9
YQ
9334 if (is_m)
9335 frame_unwind_append_unwinder (gdbarch, &arm_m_exception_unwind);
a262aec2
DJ
9336 frame_unwind_append_unwinder (gdbarch, &arm_stub_unwind);
9337 dwarf2_append_unwinders (gdbarch);
0e9e9abd 9338 frame_unwind_append_unwinder (gdbarch, &arm_exidx_unwind);
779aa56f 9339 frame_unwind_append_unwinder (gdbarch, &arm_epilogue_frame_unwind);
a262aec2 9340 frame_unwind_append_unwinder (gdbarch, &arm_prologue_unwind);
eb5492fa 9341
97e03143
RE
9342 /* Now we have tuned the configuration, set a few final things,
9343 based on what the OS ABI has told us. */
9344
b8926edc
DJ
9345 /* If the ABI is not otherwise marked, assume the old GNU APCS. EABI
9346 binaries are always marked. */
9347 if (tdep->arm_abi == ARM_ABI_AUTO)
9348 tdep->arm_abi = ARM_ABI_APCS;
9349
e3039479
UW
9350 /* Watchpoints are not steppable. */
9351 set_gdbarch_have_nonsteppable_watchpoint (gdbarch, 1);
9352
b8926edc
DJ
9353 /* We used to default to FPA for generic ARM, but almost nobody
9354 uses that now, and we now provide a way for the user to force
9355 the model. So default to the most useful variant. */
9356 if (tdep->fp_model == ARM_FLOAT_AUTO)
9357 tdep->fp_model = ARM_FLOAT_SOFT_FPA;
9358
9df628e0
RE
9359 if (tdep->jb_pc >= 0)
9360 set_gdbarch_get_longjmp_target (gdbarch, arm_get_longjmp_target);
9361
08216dd7 9362 /* Floating point sizes and format. */
8da61cc4 9363 set_gdbarch_float_format (gdbarch, floatformats_ieee_single);
b8926edc 9364 if (tdep->fp_model == ARM_FLOAT_SOFT_FPA || tdep->fp_model == ARM_FLOAT_FPA)
08216dd7 9365 {
8da61cc4
DJ
9366 set_gdbarch_double_format
9367 (gdbarch, floatformats_ieee_double_littlebyte_bigword);
9368 set_gdbarch_long_double_format
9369 (gdbarch, floatformats_ieee_double_littlebyte_bigword);
9370 }
9371 else
9372 {
9373 set_gdbarch_double_format (gdbarch, floatformats_ieee_double);
9374 set_gdbarch_long_double_format (gdbarch, floatformats_ieee_double);
08216dd7
RE
9375 }
9376
58d6951d
DJ
9377 if (have_vfp_pseudos)
9378 {
9379 /* NOTE: These are the only pseudo registers used by
9380 the ARM target at the moment. If more are added, a
9381 little more care in numbering will be needed. */
9382
9383 int num_pseudos = 32;
9384 if (have_neon_pseudos)
9385 num_pseudos += 16;
9386 set_gdbarch_num_pseudo_regs (gdbarch, num_pseudos);
9387 set_gdbarch_pseudo_register_read (gdbarch, arm_pseudo_read);
9388 set_gdbarch_pseudo_register_write (gdbarch, arm_pseudo_write);
9389 }
9390
123dc839 9391 if (tdesc_data)
58d6951d
DJ
9392 {
9393 set_tdesc_pseudo_register_name (gdbarch, arm_register_name);
9394
9779414d 9395 tdesc_use_registers (gdbarch, tdesc, tdesc_data);
58d6951d
DJ
9396
9397 /* Override tdesc_register_type to adjust the types of VFP
9398 registers for NEON. */
9399 set_gdbarch_register_type (gdbarch, arm_register_type);
9400 }
123dc839
DJ
9401
9402 /* Add standard register aliases. We add aliases even for those
9403 nanes which are used by the current architecture - it's simpler,
9404 and does no harm, since nothing ever lists user registers. */
9405 for (i = 0; i < ARRAY_SIZE (arm_register_aliases); i++)
9406 user_reg_add (gdbarch, arm_register_aliases[i].name,
9407 value_of_arm_user_reg, &arm_register_aliases[i].regnum);
9408
65b48a81
PB
9409 set_gdbarch_disassembler_options (gdbarch, &arm_disassembler_options);
9410 set_gdbarch_valid_disassembler_options (gdbarch, disassembler_options_arm ());
9411
3426ae57
AH
9412 set_gdbarch_gnu_triplet_regexp (gdbarch, arm_gnu_triplet_regexp);
9413
39bbf761
RE
9414 return gdbarch;
9415}
9416
97e03143 9417static void
2af46ca0 9418arm_dump_tdep (struct gdbarch *gdbarch, struct ui_file *file)
97e03143 9419{
2af46ca0 9420 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
97e03143
RE
9421
9422 if (tdep == NULL)
9423 return;
9424
edefbb7c 9425 fprintf_unfiltered (file, _("arm_dump_tdep: Lowest pc = 0x%lx"),
97e03143
RE
9426 (unsigned long) tdep->lowest_pc);
9427}
9428
0d4c07af 9429#if GDB_SELF_TEST
b121eeb9
YQ
9430namespace selftests
9431{
9432static void arm_record_test (void);
9433}
0d4c07af 9434#endif
b121eeb9 9435
c906108c 9436void
ed9a39eb 9437_initialize_arm_tdep (void)
c906108c 9438{
bc90b915 9439 long length;
65b48a81 9440 int i, j;
edefbb7c
AC
9441 char regdesc[1024], *rdptr = regdesc;
9442 size_t rest = sizeof (regdesc);
085dd6e6 9443
42cf1509 9444 gdbarch_register (bfd_arch_arm, arm_gdbarch_init, arm_dump_tdep);
97e03143 9445
0e9e9abd 9446 /* Add ourselves to objfile event chain. */
76727919 9447 gdb::observers::new_objfile.attach (arm_exidx_new_objfile);
0e9e9abd 9448
70f80edf
JT
9449 /* Register an ELF OS ABI sniffer for ARM binaries. */
9450 gdbarch_register_osabi_sniffer (bfd_arch_arm,
9451 bfd_target_elf_flavour,
9452 arm_elf_osabi_sniffer);
9453
9779414d
DJ
9454 /* Initialize the standard target descriptions. */
9455 initialize_tdesc_arm_with_m ();
25f8c692 9456 initialize_tdesc_arm_with_m_fpa_layout ();
3184d3f9 9457 initialize_tdesc_arm_with_m_vfp_d16 ();
ef7e8358
UW
9458 initialize_tdesc_arm_with_iwmmxt ();
9459 initialize_tdesc_arm_with_vfpv2 ();
9460 initialize_tdesc_arm_with_vfpv3 ();
9461 initialize_tdesc_arm_with_neon ();
9779414d 9462
afd7eef0
RE
9463 /* Add root prefix command for all "set arm"/"show arm" commands. */
9464 add_prefix_cmd ("arm", no_class, set_arm_command,
edefbb7c 9465 _("Various ARM-specific commands."),
afd7eef0
RE
9466 &setarmcmdlist, "set arm ", 0, &setlist);
9467
9468 add_prefix_cmd ("arm", no_class, show_arm_command,
edefbb7c 9469 _("Various ARM-specific commands."),
afd7eef0 9470 &showarmcmdlist, "show arm ", 0, &showlist);
bc90b915 9471
c5aa993b 9472
65b48a81 9473 arm_disassembler_options = xstrdup ("reg-names-std");
471b9d15
MR
9474 const disasm_options_t *disasm_options
9475 = &disassembler_options_arm ()->options;
65b48a81
PB
9476 int num_disassembly_styles = 0;
9477 for (i = 0; disasm_options->name[i] != NULL; i++)
9478 if (CONST_STRNEQ (disasm_options->name[i], "reg-names-"))
9479 num_disassembly_styles++;
9480
9481 /* Initialize the array that will be passed to add_setshow_enum_cmd(). */
8d749320 9482 valid_disassembly_styles = XNEWVEC (const char *,
65b48a81
PB
9483 num_disassembly_styles + 1);
9484 for (i = j = 0; disasm_options->name[i] != NULL; i++)
9485 if (CONST_STRNEQ (disasm_options->name[i], "reg-names-"))
9486 {
9487 size_t offset = strlen ("reg-names-");
9488 const char *style = disasm_options->name[i];
9489 valid_disassembly_styles[j++] = &style[offset];
9490 length = snprintf (rdptr, rest, "%s - %s\n", &style[offset],
9491 disasm_options->description[i]);
9492 rdptr += length;
9493 rest -= length;
9494 }
94c30b78 9495 /* Mark the end of valid options. */
65b48a81 9496 valid_disassembly_styles[num_disassembly_styles] = NULL;
c906108c 9497
edefbb7c 9498 /* Create the help text. */
d7e74731
PA
9499 std::string helptext = string_printf ("%s%s%s",
9500 _("The valid values are:\n"),
9501 regdesc,
9502 _("The default is \"std\"."));
ed9a39eb 9503
edefbb7c
AC
9504 add_setshow_enum_cmd("disassembler", no_class,
9505 valid_disassembly_styles, &disassembly_style,
9506 _("Set the disassembly style."),
9507 _("Show the disassembly style."),
09b0e4b0 9508 helptext.c_str (),
2c5b56ce 9509 set_disassembly_style_sfunc,
65b48a81 9510 show_disassembly_style_sfunc,
7376b4c2 9511 &setarmcmdlist, &showarmcmdlist);
edefbb7c
AC
9512
9513 add_setshow_boolean_cmd ("apcs32", no_class, &arm_apcs_32,
9514 _("Set usage of ARM 32-bit mode."),
9515 _("Show usage of ARM 32-bit mode."),
9516 _("When off, a 26-bit PC will be used."),
2c5b56ce 9517 NULL,
0963b4bd
MS
9518 NULL, /* FIXME: i18n: Usage of ARM 32-bit
9519 mode is %s. */
26304000 9520 &setarmcmdlist, &showarmcmdlist);
c906108c 9521
fd50bc42 9522 /* Add a command to allow the user to force the FPU model. */
edefbb7c
AC
9523 add_setshow_enum_cmd ("fpu", no_class, fp_model_strings, &current_fp_model,
9524 _("Set the floating point type."),
9525 _("Show the floating point type."),
9526 _("auto - Determine the FP typefrom the OS-ABI.\n\
9527softfpa - Software FP, mixed-endian doubles on little-endian ARMs.\n\
9528fpa - FPA co-processor (GCC compiled).\n\
9529softvfp - Software FP with pure-endian doubles.\n\
9530vfp - VFP co-processor."),
edefbb7c 9531 set_fp_model_sfunc, show_fp_model,
7376b4c2 9532 &setarmcmdlist, &showarmcmdlist);
fd50bc42 9533
28e97307
DJ
9534 /* Add a command to allow the user to force the ABI. */
9535 add_setshow_enum_cmd ("abi", class_support, arm_abi_strings, &arm_abi_string,
9536 _("Set the ABI."),
9537 _("Show the ABI."),
9538 NULL, arm_set_abi, arm_show_abi,
9539 &setarmcmdlist, &showarmcmdlist);
9540
0428b8f5
DJ
9541 /* Add two commands to allow the user to force the assumed
9542 execution mode. */
9543 add_setshow_enum_cmd ("fallback-mode", class_support,
9544 arm_mode_strings, &arm_fallback_mode_string,
9545 _("Set the mode assumed when symbols are unavailable."),
9546 _("Show the mode assumed when symbols are unavailable."),
9547 NULL, NULL, arm_show_fallback_mode,
9548 &setarmcmdlist, &showarmcmdlist);
9549 add_setshow_enum_cmd ("force-mode", class_support,
9550 arm_mode_strings, &arm_force_mode_string,
9551 _("Set the mode assumed even when symbols are available."),
9552 _("Show the mode assumed even when symbols are available."),
9553 NULL, NULL, arm_show_force_mode,
9554 &setarmcmdlist, &showarmcmdlist);
9555
6529d2dd 9556 /* Debugging flag. */
edefbb7c
AC
9557 add_setshow_boolean_cmd ("arm", class_maintenance, &arm_debug,
9558 _("Set ARM debugging."),
9559 _("Show ARM debugging."),
9560 _("When on, arm-specific debugging is enabled."),
2c5b56ce 9561 NULL,
7915a72c 9562 NULL, /* FIXME: i18n: "ARM debugging is %s. */
26304000 9563 &setdebuglist, &showdebuglist);
b121eeb9
YQ
9564
9565#if GDB_SELF_TEST
1526853e 9566 selftests::register_test ("arm-record", selftests::arm_record_test);
b121eeb9
YQ
9567#endif
9568
c906108c 9569}
72508ac0
PO
9570
9571/* ARM-reversible process record data structures. */
9572
9573#define ARM_INSN_SIZE_BYTES 4
9574#define THUMB_INSN_SIZE_BYTES 2
9575#define THUMB2_INSN_SIZE_BYTES 4
9576
9577
71e396f9
LM
9578/* Position of the bit within a 32-bit ARM instruction
9579 that defines whether the instruction is a load or store. */
72508ac0
PO
9580#define INSN_S_L_BIT_NUM 20
9581
9582#define REG_ALLOC(REGS, LENGTH, RECORD_BUF) \
9583 do \
9584 { \
9585 unsigned int reg_len = LENGTH; \
9586 if (reg_len) \
9587 { \
9588 REGS = XNEWVEC (uint32_t, reg_len); \
9589 memcpy(&REGS[0], &RECORD_BUF[0], sizeof(uint32_t)*LENGTH); \
9590 } \
9591 } \
9592 while (0)
9593
9594#define MEM_ALLOC(MEMS, LENGTH, RECORD_BUF) \
9595 do \
9596 { \
9597 unsigned int mem_len = LENGTH; \
9598 if (mem_len) \
9599 { \
9600 MEMS = XNEWVEC (struct arm_mem_r, mem_len); \
9601 memcpy(&MEMS->len, &RECORD_BUF[0], \
9602 sizeof(struct arm_mem_r) * LENGTH); \
9603 } \
9604 } \
9605 while (0)
9606
9607/* Checks whether insn is already recorded or yet to be decoded. (boolean expression). */
9608#define INSN_RECORDED(ARM_RECORD) \
9609 (0 != (ARM_RECORD)->reg_rec_count || 0 != (ARM_RECORD)->mem_rec_count)
9610
9611/* ARM memory record structure. */
9612struct arm_mem_r
9613{
9614 uint32_t len; /* Record length. */
bfbbec00 9615 uint32_t addr; /* Memory address. */
72508ac0
PO
9616};
9617
9618/* ARM instruction record contains opcode of current insn
9619 and execution state (before entry to decode_insn()),
9620 contains list of to-be-modified registers and
9621 memory blocks (on return from decode_insn()). */
9622
9623typedef struct insn_decode_record_t
9624{
9625 struct gdbarch *gdbarch;
9626 struct regcache *regcache;
9627 CORE_ADDR this_addr; /* Address of the insn being decoded. */
9628 uint32_t arm_insn; /* Should accommodate thumb. */
9629 uint32_t cond; /* Condition code. */
9630 uint32_t opcode; /* Insn opcode. */
9631 uint32_t decode; /* Insn decode bits. */
9632 uint32_t mem_rec_count; /* No of mem records. */
9633 uint32_t reg_rec_count; /* No of reg records. */
9634 uint32_t *arm_regs; /* Registers to be saved for this record. */
9635 struct arm_mem_r *arm_mems; /* Memory to be saved for this record. */
9636} insn_decode_record;
9637
9638
9639/* Checks ARM SBZ and SBO mandatory fields. */
9640
9641static int
9642sbo_sbz (uint32_t insn, uint32_t bit_num, uint32_t len, uint32_t sbo)
9643{
9644 uint32_t ones = bits (insn, bit_num - 1, (bit_num -1) + (len - 1));
9645
9646 if (!len)
9647 return 1;
9648
9649 if (!sbo)
9650 ones = ~ones;
9651
9652 while (ones)
9653 {
9654 if (!(ones & sbo))
9655 {
9656 return 0;
9657 }
9658 ones = ones >> 1;
9659 }
9660 return 1;
9661}
9662
c6ec2b30
OJ
9663enum arm_record_result
9664{
9665 ARM_RECORD_SUCCESS = 0,
9666 ARM_RECORD_FAILURE = 1
9667};
9668
72508ac0
PO
9669typedef enum
9670{
9671 ARM_RECORD_STRH=1,
9672 ARM_RECORD_STRD
9673} arm_record_strx_t;
9674
9675typedef enum
9676{
9677 ARM_RECORD=1,
9678 THUMB_RECORD,
9679 THUMB2_RECORD
9680} record_type_t;
9681
9682
9683static int
9684arm_record_strx (insn_decode_record *arm_insn_r, uint32_t *record_buf,
9685 uint32_t *record_buf_mem, arm_record_strx_t str_type)
9686{
9687
9688 struct regcache *reg_cache = arm_insn_r->regcache;
9689 ULONGEST u_regval[2]= {0};
9690
9691 uint32_t reg_src1 = 0, reg_src2 = 0;
9692 uint32_t immed_high = 0, immed_low = 0,offset_8 = 0, tgt_mem_addr = 0;
72508ac0
PO
9693
9694 arm_insn_r->opcode = bits (arm_insn_r->arm_insn, 21, 24);
9695 arm_insn_r->decode = bits (arm_insn_r->arm_insn, 4, 7);
72508ac0
PO
9696
9697 if (14 == arm_insn_r->opcode || 10 == arm_insn_r->opcode)
9698 {
9699 /* 1) Handle misc store, immediate offset. */
9700 immed_low = bits (arm_insn_r->arm_insn, 0, 3);
9701 immed_high = bits (arm_insn_r->arm_insn, 8, 11);
9702 reg_src1 = bits (arm_insn_r->arm_insn, 16, 19);
9703 regcache_raw_read_unsigned (reg_cache, reg_src1,
9704 &u_regval[0]);
9705 if (ARM_PC_REGNUM == reg_src1)
9706 {
9707 /* If R15 was used as Rn, hence current PC+8. */
9708 u_regval[0] = u_regval[0] + 8;
9709 }
9710 offset_8 = (immed_high << 4) | immed_low;
9711 /* Calculate target store address. */
9712 if (14 == arm_insn_r->opcode)
9713 {
9714 tgt_mem_addr = u_regval[0] + offset_8;
9715 }
9716 else
9717 {
9718 tgt_mem_addr = u_regval[0] - offset_8;
9719 }
9720 if (ARM_RECORD_STRH == str_type)
9721 {
9722 record_buf_mem[0] = 2;
9723 record_buf_mem[1] = tgt_mem_addr;
9724 arm_insn_r->mem_rec_count = 1;
9725 }
9726 else if (ARM_RECORD_STRD == str_type)
9727 {
9728 record_buf_mem[0] = 4;
9729 record_buf_mem[1] = tgt_mem_addr;
9730 record_buf_mem[2] = 4;
9731 record_buf_mem[3] = tgt_mem_addr + 4;
9732 arm_insn_r->mem_rec_count = 2;
9733 }
9734 }
9735 else if (12 == arm_insn_r->opcode || 8 == arm_insn_r->opcode)
9736 {
9737 /* 2) Store, register offset. */
9738 /* Get Rm. */
9739 reg_src1 = bits (arm_insn_r->arm_insn, 0, 3);
9740 /* Get Rn. */
9741 reg_src2 = bits (arm_insn_r->arm_insn, 16, 19);
9742 regcache_raw_read_unsigned (reg_cache, reg_src1, &u_regval[0]);
9743 regcache_raw_read_unsigned (reg_cache, reg_src2, &u_regval[1]);
9744 if (15 == reg_src2)
9745 {
9746 /* If R15 was used as Rn, hence current PC+8. */
9747 u_regval[0] = u_regval[0] + 8;
9748 }
9749 /* Calculate target store address, Rn +/- Rm, register offset. */
9750 if (12 == arm_insn_r->opcode)
9751 {
9752 tgt_mem_addr = u_regval[0] + u_regval[1];
9753 }
9754 else
9755 {
9756 tgt_mem_addr = u_regval[1] - u_regval[0];
9757 }
9758 if (ARM_RECORD_STRH == str_type)
9759 {
9760 record_buf_mem[0] = 2;
9761 record_buf_mem[1] = tgt_mem_addr;
9762 arm_insn_r->mem_rec_count = 1;
9763 }
9764 else if (ARM_RECORD_STRD == str_type)
9765 {
9766 record_buf_mem[0] = 4;
9767 record_buf_mem[1] = tgt_mem_addr;
9768 record_buf_mem[2] = 4;
9769 record_buf_mem[3] = tgt_mem_addr + 4;
9770 arm_insn_r->mem_rec_count = 2;
9771 }
9772 }
9773 else if (11 == arm_insn_r->opcode || 15 == arm_insn_r->opcode
9774 || 2 == arm_insn_r->opcode || 6 == arm_insn_r->opcode)
9775 {
9776 /* 3) Store, immediate pre-indexed. */
9777 /* 5) Store, immediate post-indexed. */
9778 immed_low = bits (arm_insn_r->arm_insn, 0, 3);
9779 immed_high = bits (arm_insn_r->arm_insn, 8, 11);
9780 offset_8 = (immed_high << 4) | immed_low;
9781 reg_src1 = bits (arm_insn_r->arm_insn, 16, 19);
9782 regcache_raw_read_unsigned (reg_cache, reg_src1, &u_regval[0]);
9783 /* Calculate target store address, Rn +/- Rm, register offset. */
9784 if (15 == arm_insn_r->opcode || 6 == arm_insn_r->opcode)
9785 {
9786 tgt_mem_addr = u_regval[0] + offset_8;
9787 }
9788 else
9789 {
9790 tgt_mem_addr = u_regval[0] - offset_8;
9791 }
9792 if (ARM_RECORD_STRH == str_type)
9793 {
9794 record_buf_mem[0] = 2;
9795 record_buf_mem[1] = tgt_mem_addr;
9796 arm_insn_r->mem_rec_count = 1;
9797 }
9798 else if (ARM_RECORD_STRD == str_type)
9799 {
9800 record_buf_mem[0] = 4;
9801 record_buf_mem[1] = tgt_mem_addr;
9802 record_buf_mem[2] = 4;
9803 record_buf_mem[3] = tgt_mem_addr + 4;
9804 arm_insn_r->mem_rec_count = 2;
9805 }
9806 /* Record Rn also as it changes. */
9807 *(record_buf) = bits (arm_insn_r->arm_insn, 16, 19);
9808 arm_insn_r->reg_rec_count = 1;
9809 }
9810 else if (9 == arm_insn_r->opcode || 13 == arm_insn_r->opcode
9811 || 0 == arm_insn_r->opcode || 4 == arm_insn_r->opcode)
9812 {
9813 /* 4) Store, register pre-indexed. */
9814 /* 6) Store, register post -indexed. */
9815 reg_src1 = bits (arm_insn_r->arm_insn, 0, 3);
9816 reg_src2 = bits (arm_insn_r->arm_insn, 16, 19);
9817 regcache_raw_read_unsigned (reg_cache, reg_src1, &u_regval[0]);
9818 regcache_raw_read_unsigned (reg_cache, reg_src2, &u_regval[1]);
9819 /* Calculate target store address, Rn +/- Rm, register offset. */
9820 if (13 == arm_insn_r->opcode || 4 == arm_insn_r->opcode)
9821 {
9822 tgt_mem_addr = u_regval[0] + u_regval[1];
9823 }
9824 else
9825 {
9826 tgt_mem_addr = u_regval[1] - u_regval[0];
9827 }
9828 if (ARM_RECORD_STRH == str_type)
9829 {
9830 record_buf_mem[0] = 2;
9831 record_buf_mem[1] = tgt_mem_addr;
9832 arm_insn_r->mem_rec_count = 1;
9833 }
9834 else if (ARM_RECORD_STRD == str_type)
9835 {
9836 record_buf_mem[0] = 4;
9837 record_buf_mem[1] = tgt_mem_addr;
9838 record_buf_mem[2] = 4;
9839 record_buf_mem[3] = tgt_mem_addr + 4;
9840 arm_insn_r->mem_rec_count = 2;
9841 }
9842 /* Record Rn also as it changes. */
9843 *(record_buf) = bits (arm_insn_r->arm_insn, 16, 19);
9844 arm_insn_r->reg_rec_count = 1;
9845 }
9846 return 0;
9847}
9848
9849/* Handling ARM extension space insns. */
9850
9851static int
9852arm_record_extension_space (insn_decode_record *arm_insn_r)
9853{
df95a9cf 9854 int ret = 0; /* Return value: -1:record failure ; 0:success */
72508ac0
PO
9855 uint32_t opcode1 = 0, opcode2 = 0, insn_op1 = 0;
9856 uint32_t record_buf[8], record_buf_mem[8];
9857 uint32_t reg_src1 = 0;
72508ac0
PO
9858 struct regcache *reg_cache = arm_insn_r->regcache;
9859 ULONGEST u_regval = 0;
9860
9861 gdb_assert (!INSN_RECORDED(arm_insn_r));
9862 /* Handle unconditional insn extension space. */
9863
9864 opcode1 = bits (arm_insn_r->arm_insn, 20, 27);
9865 opcode2 = bits (arm_insn_r->arm_insn, 4, 7);
9866 if (arm_insn_r->cond)
9867 {
9868 /* PLD has no affect on architectural state, it just affects
9869 the caches. */
9870 if (5 == ((opcode1 & 0xE0) >> 5))
9871 {
9872 /* BLX(1) */
9873 record_buf[0] = ARM_PS_REGNUM;
9874 record_buf[1] = ARM_LR_REGNUM;
9875 arm_insn_r->reg_rec_count = 2;
9876 }
9877 /* STC2, LDC2, MCR2, MRC2, CDP2: <TBD>, co-processor insn. */
9878 }
9879
9880
9881 opcode1 = bits (arm_insn_r->arm_insn, 25, 27);
9882 if (3 == opcode1 && bit (arm_insn_r->arm_insn, 4))
9883 {
9884 ret = -1;
9885 /* Undefined instruction on ARM V5; need to handle if later
9886 versions define it. */
9887 }
9888
9889 opcode1 = bits (arm_insn_r->arm_insn, 24, 27);
9890 opcode2 = bits (arm_insn_r->arm_insn, 4, 7);
9891 insn_op1 = bits (arm_insn_r->arm_insn, 20, 23);
9892
9893 /* Handle arithmetic insn extension space. */
9894 if (!opcode1 && 9 == opcode2 && 1 != arm_insn_r->cond
9895 && !INSN_RECORDED(arm_insn_r))
9896 {
9897 /* Handle MLA(S) and MUL(S). */
b020ff80 9898 if (in_inclusive_range (insn_op1, 0U, 3U))
72508ac0
PO
9899 {
9900 record_buf[0] = bits (arm_insn_r->arm_insn, 12, 15);
9901 record_buf[1] = ARM_PS_REGNUM;
9902 arm_insn_r->reg_rec_count = 2;
9903 }
b020ff80 9904 else if (in_inclusive_range (insn_op1, 4U, 15U))
72508ac0
PO
9905 {
9906 /* Handle SMLAL(S), SMULL(S), UMLAL(S), UMULL(S). */
9907 record_buf[0] = bits (arm_insn_r->arm_insn, 16, 19);
9908 record_buf[1] = bits (arm_insn_r->arm_insn, 12, 15);
9909 record_buf[2] = ARM_PS_REGNUM;
9910 arm_insn_r->reg_rec_count = 3;
9911 }
9912 }
9913
9914 opcode1 = bits (arm_insn_r->arm_insn, 26, 27);
9915 opcode2 = bits (arm_insn_r->arm_insn, 23, 24);
9916 insn_op1 = bits (arm_insn_r->arm_insn, 21, 22);
9917
9918 /* Handle control insn extension space. */
9919
9920 if (!opcode1 && 2 == opcode2 && !bit (arm_insn_r->arm_insn, 20)
9921 && 1 != arm_insn_r->cond && !INSN_RECORDED(arm_insn_r))
9922 {
9923 if (!bit (arm_insn_r->arm_insn,25))
9924 {
9925 if (!bits (arm_insn_r->arm_insn, 4, 7))
9926 {
9927 if ((0 == insn_op1) || (2 == insn_op1))
9928 {
9929 /* MRS. */
9930 record_buf[0] = bits (arm_insn_r->arm_insn, 12, 15);
9931 arm_insn_r->reg_rec_count = 1;
9932 }
9933 else if (1 == insn_op1)
9934 {
9935 /* CSPR is going to be changed. */
9936 record_buf[0] = ARM_PS_REGNUM;
9937 arm_insn_r->reg_rec_count = 1;
9938 }
9939 else if (3 == insn_op1)
9940 {
9941 /* SPSR is going to be changed. */
9942 /* We need to get SPSR value, which is yet to be done. */
72508ac0
PO
9943 return -1;
9944 }
9945 }
9946 else if (1 == bits (arm_insn_r->arm_insn, 4, 7))
9947 {
9948 if (1 == insn_op1)
9949 {
9950 /* BX. */
9951 record_buf[0] = ARM_PS_REGNUM;
9952 arm_insn_r->reg_rec_count = 1;
9953 }
9954 else if (3 == insn_op1)
9955 {
9956 /* CLZ. */
9957 record_buf[0] = bits (arm_insn_r->arm_insn, 12, 15);
9958 arm_insn_r->reg_rec_count = 1;
9959 }
9960 }
9961 else if (3 == bits (arm_insn_r->arm_insn, 4, 7))
9962 {
9963 /* BLX. */
9964 record_buf[0] = ARM_PS_REGNUM;
9965 record_buf[1] = ARM_LR_REGNUM;
9966 arm_insn_r->reg_rec_count = 2;
9967 }
9968 else if (5 == bits (arm_insn_r->arm_insn, 4, 7))
9969 {
9970 /* QADD, QSUB, QDADD, QDSUB */
9971 record_buf[0] = ARM_PS_REGNUM;
9972 record_buf[1] = bits (arm_insn_r->arm_insn, 12, 15);
9973 arm_insn_r->reg_rec_count = 2;
9974 }
9975 else if (7 == bits (arm_insn_r->arm_insn, 4, 7))
9976 {
9977 /* BKPT. */
9978 record_buf[0] = ARM_PS_REGNUM;
9979 record_buf[1] = ARM_LR_REGNUM;
9980 arm_insn_r->reg_rec_count = 2;
9981
9982 /* Save SPSR also;how? */
72508ac0
PO
9983 return -1;
9984 }
9985 else if(8 == bits (arm_insn_r->arm_insn, 4, 7)
9986 || 10 == bits (arm_insn_r->arm_insn, 4, 7)
9987 || 12 == bits (arm_insn_r->arm_insn, 4, 7)
9988 || 14 == bits (arm_insn_r->arm_insn, 4, 7)
9989 )
9990 {
9991 if (0 == insn_op1 || 1 == insn_op1)
9992 {
9993 /* SMLA<x><y>, SMLAW<y>, SMULW<y>. */
9994 /* We dont do optimization for SMULW<y> where we
9995 need only Rd. */
9996 record_buf[0] = bits (arm_insn_r->arm_insn, 12, 15);
9997 record_buf[1] = ARM_PS_REGNUM;
9998 arm_insn_r->reg_rec_count = 2;
9999 }
10000 else if (2 == insn_op1)
10001 {
10002 /* SMLAL<x><y>. */
10003 record_buf[0] = bits (arm_insn_r->arm_insn, 12, 15);
10004 record_buf[1] = bits (arm_insn_r->arm_insn, 16, 19);
10005 arm_insn_r->reg_rec_count = 2;
10006 }
10007 else if (3 == insn_op1)
10008 {
10009 /* SMUL<x><y>. */
10010 record_buf[0] = bits (arm_insn_r->arm_insn, 12, 15);
10011 arm_insn_r->reg_rec_count = 1;
10012 }
10013 }
10014 }
10015 else
10016 {
10017 /* MSR : immediate form. */
10018 if (1 == insn_op1)
10019 {
10020 /* CSPR is going to be changed. */
10021 record_buf[0] = ARM_PS_REGNUM;
10022 arm_insn_r->reg_rec_count = 1;
10023 }
10024 else if (3 == insn_op1)
10025 {
10026 /* SPSR is going to be changed. */
10027 /* we need to get SPSR value, which is yet to be done */
72508ac0
PO
10028 return -1;
10029 }
10030 }
10031 }
10032
10033 opcode1 = bits (arm_insn_r->arm_insn, 25, 27);
10034 opcode2 = bits (arm_insn_r->arm_insn, 20, 24);
10035 insn_op1 = bits (arm_insn_r->arm_insn, 5, 6);
10036
10037 /* Handle load/store insn extension space. */
10038
10039 if (!opcode1 && bit (arm_insn_r->arm_insn, 7)
10040 && bit (arm_insn_r->arm_insn, 4) && 1 != arm_insn_r->cond
10041 && !INSN_RECORDED(arm_insn_r))
10042 {
10043 /* SWP/SWPB. */
10044 if (0 == insn_op1)
10045 {
10046 /* These insn, changes register and memory as well. */
10047 /* SWP or SWPB insn. */
10048 /* Get memory address given by Rn. */
10049 reg_src1 = bits (arm_insn_r->arm_insn, 16, 19);
10050 regcache_raw_read_unsigned (reg_cache, reg_src1, &u_regval);
10051 /* SWP insn ?, swaps word. */
10052 if (8 == arm_insn_r->opcode)
10053 {
10054 record_buf_mem[0] = 4;
10055 }
10056 else
10057 {
10058 /* SWPB insn, swaps only byte. */
10059 record_buf_mem[0] = 1;
10060 }
10061 record_buf_mem[1] = u_regval;
10062 arm_insn_r->mem_rec_count = 1;
10063 record_buf[0] = bits (arm_insn_r->arm_insn, 12, 15);
10064 arm_insn_r->reg_rec_count = 1;
10065 }
10066 else if (1 == insn_op1 && !bit (arm_insn_r->arm_insn, 20))
10067 {
10068 /* STRH. */
10069 arm_record_strx(arm_insn_r, &record_buf[0], &record_buf_mem[0],
10070 ARM_RECORD_STRH);
10071 }
10072 else if (2 == insn_op1 && !bit (arm_insn_r->arm_insn, 20))
10073 {
10074 /* LDRD. */
10075 record_buf[0] = bits (arm_insn_r->arm_insn, 12, 15);
10076 record_buf[1] = record_buf[0] + 1;
10077 arm_insn_r->reg_rec_count = 2;
10078 }
10079 else if (3 == insn_op1 && !bit (arm_insn_r->arm_insn, 20))
10080 {
10081 /* STRD. */
10082 arm_record_strx(arm_insn_r, &record_buf[0], &record_buf_mem[0],
10083 ARM_RECORD_STRD);
10084 }
10085 else if (bit (arm_insn_r->arm_insn, 20) && insn_op1 <= 3)
10086 {
10087 /* LDRH, LDRSB, LDRSH. */
10088 record_buf[0] = bits (arm_insn_r->arm_insn, 12, 15);
10089 arm_insn_r->reg_rec_count = 1;
10090 }
10091
10092 }
10093
10094 opcode1 = bits (arm_insn_r->arm_insn, 23, 27);
10095 if (24 == opcode1 && bit (arm_insn_r->arm_insn, 21)
10096 && !INSN_RECORDED(arm_insn_r))
10097 {
10098 ret = -1;
10099 /* Handle coprocessor insn extension space. */
10100 }
10101
10102 /* To be done for ARMv5 and later; as of now we return -1. */
10103 if (-1 == ret)
ca92db2d 10104 return ret;
72508ac0
PO
10105
10106 REG_ALLOC (arm_insn_r->arm_regs, arm_insn_r->reg_rec_count, record_buf);
10107 MEM_ALLOC (arm_insn_r->arm_mems, arm_insn_r->mem_rec_count, record_buf_mem);
10108
10109 return ret;
10110}
10111
10112/* Handling opcode 000 insns. */
10113
10114static int
10115arm_record_data_proc_misc_ld_str (insn_decode_record *arm_insn_r)
10116{
10117 struct regcache *reg_cache = arm_insn_r->regcache;
10118 uint32_t record_buf[8], record_buf_mem[8];
10119 ULONGEST u_regval[2] = {0};
10120
8d49165d 10121 uint32_t reg_src1 = 0;
72508ac0
PO
10122 uint32_t opcode1 = 0;
10123
10124 arm_insn_r->opcode = bits (arm_insn_r->arm_insn, 21, 24);
10125 arm_insn_r->decode = bits (arm_insn_r->arm_insn, 4, 7);
10126 opcode1 = bits (arm_insn_r->arm_insn, 20, 24);
10127
2d9e6acb 10128 if (!((opcode1 & 0x19) == 0x10))
72508ac0 10129 {
2d9e6acb
YQ
10130 /* Data-processing (register) and Data-processing (register-shifted
10131 register */
10132 /* Out of 11 shifter operands mode, all the insn modifies destination
10133 register, which is specified by 13-16 decode. */
10134 record_buf[0] = bits (arm_insn_r->arm_insn, 12, 15);
10135 record_buf[1] = ARM_PS_REGNUM;
10136 arm_insn_r->reg_rec_count = 2;
72508ac0 10137 }
2d9e6acb 10138 else if ((arm_insn_r->decode < 8) && ((opcode1 & 0x19) == 0x10))
72508ac0 10139 {
2d9e6acb
YQ
10140 /* Miscellaneous instructions */
10141
10142 if (3 == arm_insn_r->decode && 0x12 == opcode1
10143 && sbo_sbz (arm_insn_r->arm_insn, 9, 12, 1))
10144 {
10145 /* Handle BLX, branch and link/exchange. */
10146 if (9 == arm_insn_r->opcode)
10147 {
10148 /* Branch is chosen by setting T bit of CSPR, bitp[0] of Rm,
10149 and R14 stores the return address. */
10150 record_buf[0] = ARM_PS_REGNUM;
10151 record_buf[1] = ARM_LR_REGNUM;
10152 arm_insn_r->reg_rec_count = 2;
10153 }
10154 }
10155 else if (7 == arm_insn_r->decode && 0x12 == opcode1)
10156 {
10157 /* Handle enhanced software breakpoint insn, BKPT. */
10158 /* CPSR is changed to be executed in ARM state, disabling normal
10159 interrupts, entering abort mode. */
10160 /* According to high vector configuration PC is set. */
10161 /* user hit breakpoint and type reverse, in
10162 that case, we need to go back with previous CPSR and
10163 Program Counter. */
10164 record_buf[0] = ARM_PS_REGNUM;
10165 record_buf[1] = ARM_LR_REGNUM;
10166 arm_insn_r->reg_rec_count = 2;
10167
10168 /* Save SPSR also; how? */
10169 return -1;
10170 }
10171 else if (1 == arm_insn_r->decode && 0x12 == opcode1
10172 && sbo_sbz (arm_insn_r->arm_insn, 9, 12, 1))
10173 {
10174 /* Handle BX, branch and link/exchange. */
10175 /* Branch is chosen by setting T bit of CSPR, bitp[0] of Rm. */
10176 record_buf[0] = ARM_PS_REGNUM;
10177 arm_insn_r->reg_rec_count = 1;
10178 }
10179 else if (1 == arm_insn_r->decode && 0x16 == opcode1
10180 && sbo_sbz (arm_insn_r->arm_insn, 9, 4, 1)
10181 && sbo_sbz (arm_insn_r->arm_insn, 17, 4, 1))
10182 {
10183 /* Count leading zeros: CLZ. */
10184 record_buf[0] = bits (arm_insn_r->arm_insn, 12, 15);
10185 arm_insn_r->reg_rec_count = 1;
10186 }
10187 else if (!bit (arm_insn_r->arm_insn, INSN_S_L_BIT_NUM)
10188 && (8 == arm_insn_r->opcode || 10 == arm_insn_r->opcode)
10189 && sbo_sbz (arm_insn_r->arm_insn, 17, 4, 1)
10190 && sbo_sbz (arm_insn_r->arm_insn, 1, 12, 0))
10191 {
10192 /* Handle MRS insn. */
10193 record_buf[0] = bits (arm_insn_r->arm_insn, 12, 15);
10194 arm_insn_r->reg_rec_count = 1;
10195 }
72508ac0 10196 }
2d9e6acb 10197 else if (9 == arm_insn_r->decode && opcode1 < 0x10)
72508ac0 10198 {
2d9e6acb
YQ
10199 /* Multiply and multiply-accumulate */
10200
10201 /* Handle multiply instructions. */
10202 /* MLA, MUL, SMLAL, SMULL, UMLAL, UMULL. */
10203 if (0 == arm_insn_r->opcode || 1 == arm_insn_r->opcode)
10204 {
10205 /* Handle MLA and MUL. */
10206 record_buf[0] = bits (arm_insn_r->arm_insn, 16, 19);
10207 record_buf[1] = ARM_PS_REGNUM;
10208 arm_insn_r->reg_rec_count = 2;
10209 }
10210 else if (4 <= arm_insn_r->opcode && 7 >= arm_insn_r->opcode)
10211 {
10212 /* Handle SMLAL, SMULL, UMLAL, UMULL. */
10213 record_buf[0] = bits (arm_insn_r->arm_insn, 16, 19);
10214 record_buf[1] = bits (arm_insn_r->arm_insn, 12, 15);
10215 record_buf[2] = ARM_PS_REGNUM;
10216 arm_insn_r->reg_rec_count = 3;
10217 }
10218 }
10219 else if (9 == arm_insn_r->decode && opcode1 > 0x10)
10220 {
10221 /* Synchronization primitives */
10222
72508ac0
PO
10223 /* Handling SWP, SWPB. */
10224 /* These insn, changes register and memory as well. */
10225 /* SWP or SWPB insn. */
10226
10227 reg_src1 = bits (arm_insn_r->arm_insn, 16, 19);
10228 regcache_raw_read_unsigned (reg_cache, reg_src1, &u_regval[0]);
10229 /* SWP insn ?, swaps word. */
10230 if (8 == arm_insn_r->opcode)
2d9e6acb
YQ
10231 {
10232 record_buf_mem[0] = 4;
10233 }
10234 else
10235 {
10236 /* SWPB insn, swaps only byte. */
10237 record_buf_mem[0] = 1;
10238 }
72508ac0
PO
10239 record_buf_mem[1] = u_regval[0];
10240 arm_insn_r->mem_rec_count = 1;
10241 record_buf[0] = bits (arm_insn_r->arm_insn, 12, 15);
10242 arm_insn_r->reg_rec_count = 1;
10243 }
2d9e6acb
YQ
10244 else if (11 == arm_insn_r->decode || 13 == arm_insn_r->decode
10245 || 15 == arm_insn_r->decode)
72508ac0 10246 {
2d9e6acb
YQ
10247 if ((opcode1 & 0x12) == 2)
10248 {
10249 /* Extra load/store (unprivileged) */
10250 return -1;
10251 }
10252 else
10253 {
10254 /* Extra load/store */
10255 switch (bits (arm_insn_r->arm_insn, 5, 6))
10256 {
10257 case 1:
10258 if ((opcode1 & 0x05) == 0x0 || (opcode1 & 0x05) == 0x4)
10259 {
10260 /* STRH (register), STRH (immediate) */
10261 arm_record_strx (arm_insn_r, &record_buf[0],
10262 &record_buf_mem[0], ARM_RECORD_STRH);
10263 }
10264 else if ((opcode1 & 0x05) == 0x1)
10265 {
10266 /* LDRH (register) */
10267 record_buf[0] = bits (arm_insn_r->arm_insn, 12, 15);
10268 arm_insn_r->reg_rec_count = 1;
72508ac0 10269
2d9e6acb
YQ
10270 if (bit (arm_insn_r->arm_insn, 21))
10271 {
10272 /* Write back to Rn. */
10273 record_buf[arm_insn_r->reg_rec_count++]
10274 = bits (arm_insn_r->arm_insn, 16, 19);
10275 }
10276 }
10277 else if ((opcode1 & 0x05) == 0x5)
10278 {
10279 /* LDRH (immediate), LDRH (literal) */
10280 int rn = bits (arm_insn_r->arm_insn, 16, 19);
72508ac0 10281
2d9e6acb
YQ
10282 record_buf[0] = bits (arm_insn_r->arm_insn, 12, 15);
10283 arm_insn_r->reg_rec_count = 1;
10284
10285 if (rn != 15)
10286 {
10287 /*LDRH (immediate) */
10288 if (bit (arm_insn_r->arm_insn, 21))
10289 {
10290 /* Write back to Rn. */
10291 record_buf[arm_insn_r->reg_rec_count++] = rn;
10292 }
10293 }
10294 }
10295 else
10296 return -1;
10297 break;
10298 case 2:
10299 if ((opcode1 & 0x05) == 0x0)
10300 {
10301 /* LDRD (register) */
10302 record_buf[0] = bits (arm_insn_r->arm_insn, 12, 15);
10303 record_buf[1] = record_buf[0] + 1;
10304 arm_insn_r->reg_rec_count = 2;
10305
10306 if (bit (arm_insn_r->arm_insn, 21))
10307 {
10308 /* Write back to Rn. */
10309 record_buf[arm_insn_r->reg_rec_count++]
10310 = bits (arm_insn_r->arm_insn, 16, 19);
10311 }
10312 }
10313 else if ((opcode1 & 0x05) == 0x1)
10314 {
10315 /* LDRSB (register) */
10316 record_buf[0] = bits (arm_insn_r->arm_insn, 12, 15);
10317 arm_insn_r->reg_rec_count = 1;
10318
10319 if (bit (arm_insn_r->arm_insn, 21))
10320 {
10321 /* Write back to Rn. */
10322 record_buf[arm_insn_r->reg_rec_count++]
10323 = bits (arm_insn_r->arm_insn, 16, 19);
10324 }
10325 }
10326 else if ((opcode1 & 0x05) == 0x4 || (opcode1 & 0x05) == 0x5)
10327 {
10328 /* LDRD (immediate), LDRD (literal), LDRSB (immediate),
10329 LDRSB (literal) */
10330 int rn = bits (arm_insn_r->arm_insn, 16, 19);
10331
10332 record_buf[0] = bits (arm_insn_r->arm_insn, 12, 15);
10333 arm_insn_r->reg_rec_count = 1;
10334
10335 if (rn != 15)
10336 {
10337 /*LDRD (immediate), LDRSB (immediate) */
10338 if (bit (arm_insn_r->arm_insn, 21))
10339 {
10340 /* Write back to Rn. */
10341 record_buf[arm_insn_r->reg_rec_count++] = rn;
10342 }
10343 }
10344 }
10345 else
10346 return -1;
10347 break;
10348 case 3:
10349 if ((opcode1 & 0x05) == 0x0)
10350 {
10351 /* STRD (register) */
10352 arm_record_strx (arm_insn_r, &record_buf[0],
10353 &record_buf_mem[0], ARM_RECORD_STRD);
10354 }
10355 else if ((opcode1 & 0x05) == 0x1)
10356 {
10357 /* LDRSH (register) */
10358 record_buf[0] = bits (arm_insn_r->arm_insn, 12, 15);
10359 arm_insn_r->reg_rec_count = 1;
10360
10361 if (bit (arm_insn_r->arm_insn, 21))
10362 {
10363 /* Write back to Rn. */
10364 record_buf[arm_insn_r->reg_rec_count++]
10365 = bits (arm_insn_r->arm_insn, 16, 19);
10366 }
10367 }
10368 else if ((opcode1 & 0x05) == 0x4)
10369 {
10370 /* STRD (immediate) */
10371 arm_record_strx (arm_insn_r, &record_buf[0],
10372 &record_buf_mem[0], ARM_RECORD_STRD);
10373 }
10374 else if ((opcode1 & 0x05) == 0x5)
10375 {
10376 /* LDRSH (immediate), LDRSH (literal) */
10377 record_buf[0] = bits (arm_insn_r->arm_insn, 12, 15);
10378 arm_insn_r->reg_rec_count = 1;
10379
10380 if (bit (arm_insn_r->arm_insn, 21))
10381 {
10382 /* Write back to Rn. */
10383 record_buf[arm_insn_r->reg_rec_count++]
10384 = bits (arm_insn_r->arm_insn, 16, 19);
10385 }
10386 }
10387 else
10388 return -1;
10389 break;
10390 default:
10391 return -1;
10392 }
10393 }
72508ac0
PO
10394 }
10395 else
10396 {
10397 return -1;
10398 }
10399
10400 REG_ALLOC (arm_insn_r->arm_regs, arm_insn_r->reg_rec_count, record_buf);
10401 MEM_ALLOC (arm_insn_r->arm_mems, arm_insn_r->mem_rec_count, record_buf_mem);
10402 return 0;
10403}
10404
10405/* Handling opcode 001 insns. */
10406
10407static int
10408arm_record_data_proc_imm (insn_decode_record *arm_insn_r)
10409{
10410 uint32_t record_buf[8], record_buf_mem[8];
10411
10412 arm_insn_r->opcode = bits (arm_insn_r->arm_insn, 21, 24);
10413 arm_insn_r->decode = bits (arm_insn_r->arm_insn, 4, 7);
10414
10415 if ((9 == arm_insn_r->opcode || 11 == arm_insn_r->opcode)
10416 && 2 == bits (arm_insn_r->arm_insn, 20, 21)
10417 && sbo_sbz (arm_insn_r->arm_insn, 13, 4, 1)
10418 )
10419 {
10420 /* Handle MSR insn. */
10421 if (9 == arm_insn_r->opcode)
10422 {
10423 /* CSPR is going to be changed. */
10424 record_buf[0] = ARM_PS_REGNUM;
10425 arm_insn_r->reg_rec_count = 1;
10426 }
10427 else
10428 {
10429 /* SPSR is going to be changed. */
10430 }
10431 }
10432 else if (arm_insn_r->opcode <= 15)
10433 {
10434 /* Normal data processing insns. */
10435 /* Out of 11 shifter operands mode, all the insn modifies destination
10436 register, which is specified by 13-16 decode. */
10437 record_buf[0] = bits (arm_insn_r->arm_insn, 12, 15);
10438 record_buf[1] = ARM_PS_REGNUM;
10439 arm_insn_r->reg_rec_count = 2;
10440 }
10441 else
10442 {
10443 return -1;
10444 }
10445
10446 REG_ALLOC (arm_insn_r->arm_regs, arm_insn_r->reg_rec_count, record_buf);
10447 MEM_ALLOC (arm_insn_r->arm_mems, arm_insn_r->mem_rec_count, record_buf_mem);
10448 return 0;
10449}
10450
c55978a6
YQ
10451static int
10452arm_record_media (insn_decode_record *arm_insn_r)
10453{
10454 uint32_t record_buf[8];
10455
10456 switch (bits (arm_insn_r->arm_insn, 22, 24))
10457 {
10458 case 0:
10459 /* Parallel addition and subtraction, signed */
10460 case 1:
10461 /* Parallel addition and subtraction, unsigned */
10462 case 2:
10463 case 3:
10464 /* Packing, unpacking, saturation and reversal */
10465 {
10466 int rd = bits (arm_insn_r->arm_insn, 12, 15);
10467
10468 record_buf[arm_insn_r->reg_rec_count++] = rd;
10469 }
10470 break;
10471
10472 case 4:
10473 case 5:
10474 /* Signed multiplies */
10475 {
10476 int rd = bits (arm_insn_r->arm_insn, 16, 19);
10477 unsigned int op1 = bits (arm_insn_r->arm_insn, 20, 22);
10478
10479 record_buf[arm_insn_r->reg_rec_count++] = rd;
10480 if (op1 == 0x0)
10481 record_buf[arm_insn_r->reg_rec_count++] = ARM_PS_REGNUM;
10482 else if (op1 == 0x4)
10483 record_buf[arm_insn_r->reg_rec_count++]
10484 = bits (arm_insn_r->arm_insn, 12, 15);
10485 }
10486 break;
10487
10488 case 6:
10489 {
10490 if (bit (arm_insn_r->arm_insn, 21)
10491 && bits (arm_insn_r->arm_insn, 5, 6) == 0x2)
10492 {
10493 /* SBFX */
10494 record_buf[arm_insn_r->reg_rec_count++]
10495 = bits (arm_insn_r->arm_insn, 12, 15);
10496 }
10497 else if (bits (arm_insn_r->arm_insn, 20, 21) == 0x0
10498 && bits (arm_insn_r->arm_insn, 5, 7) == 0x0)
10499 {
10500 /* USAD8 and USADA8 */
10501 record_buf[arm_insn_r->reg_rec_count++]
10502 = bits (arm_insn_r->arm_insn, 16, 19);
10503 }
10504 }
10505 break;
10506
10507 case 7:
10508 {
10509 if (bits (arm_insn_r->arm_insn, 20, 21) == 0x3
10510 && bits (arm_insn_r->arm_insn, 5, 7) == 0x7)
10511 {
10512 /* Permanently UNDEFINED */
10513 return -1;
10514 }
10515 else
10516 {
10517 /* BFC, BFI and UBFX */
10518 record_buf[arm_insn_r->reg_rec_count++]
10519 = bits (arm_insn_r->arm_insn, 12, 15);
10520 }
10521 }
10522 break;
10523
10524 default:
10525 return -1;
10526 }
10527
10528 REG_ALLOC (arm_insn_r->arm_regs, arm_insn_r->reg_rec_count, record_buf);
10529
10530 return 0;
10531}
10532
71e396f9 10533/* Handle ARM mode instructions with opcode 010. */
72508ac0
PO
10534
10535static int
10536arm_record_ld_st_imm_offset (insn_decode_record *arm_insn_r)
10537{
10538 struct regcache *reg_cache = arm_insn_r->regcache;
10539
71e396f9
LM
10540 uint32_t reg_base , reg_dest;
10541 uint32_t offset_12, tgt_mem_addr;
72508ac0 10542 uint32_t record_buf[8], record_buf_mem[8];
71e396f9
LM
10543 unsigned char wback;
10544 ULONGEST u_regval;
72508ac0 10545
71e396f9
LM
10546 /* Calculate wback. */
10547 wback = (bit (arm_insn_r->arm_insn, 24) == 0)
10548 || (bit (arm_insn_r->arm_insn, 21) == 1);
72508ac0 10549
71e396f9
LM
10550 arm_insn_r->reg_rec_count = 0;
10551 reg_base = bits (arm_insn_r->arm_insn, 16, 19);
72508ac0
PO
10552
10553 if (bit (arm_insn_r->arm_insn, INSN_S_L_BIT_NUM))
10554 {
71e396f9
LM
10555 /* LDR (immediate), LDR (literal), LDRB (immediate), LDRB (literal), LDRBT
10556 and LDRT. */
10557
72508ac0 10558 reg_dest = bits (arm_insn_r->arm_insn, 12, 15);
71e396f9
LM
10559 record_buf[arm_insn_r->reg_rec_count++] = reg_dest;
10560
10561 /* The LDR instruction is capable of doing branching. If MOV LR, PC
10562 preceeds a LDR instruction having R15 as reg_base, it
10563 emulates a branch and link instruction, and hence we need to save
10564 CPSR and PC as well. */
10565 if (ARM_PC_REGNUM == reg_dest)
10566 record_buf[arm_insn_r->reg_rec_count++] = ARM_PS_REGNUM;
10567
10568 /* If wback is true, also save the base register, which is going to be
10569 written to. */
10570 if (wback)
10571 record_buf[arm_insn_r->reg_rec_count++] = reg_base;
72508ac0
PO
10572 }
10573 else
10574 {
71e396f9
LM
10575 /* STR (immediate), STRB (immediate), STRBT and STRT. */
10576
72508ac0 10577 offset_12 = bits (arm_insn_r->arm_insn, 0, 11);
71e396f9
LM
10578 regcache_raw_read_unsigned (reg_cache, reg_base, &u_regval);
10579
10580 /* Handle bit U. */
72508ac0 10581 if (bit (arm_insn_r->arm_insn, 23))
71e396f9
LM
10582 {
10583 /* U == 1: Add the offset. */
10584 tgt_mem_addr = (uint32_t) u_regval + offset_12;
10585 }
72508ac0 10586 else
71e396f9
LM
10587 {
10588 /* U == 0: subtract the offset. */
10589 tgt_mem_addr = (uint32_t) u_regval - offset_12;
10590 }
10591
10592 /* Bit 22 tells us whether the store instruction writes 1 byte or 4
10593 bytes. */
10594 if (bit (arm_insn_r->arm_insn, 22))
10595 {
10596 /* STRB and STRBT: 1 byte. */
10597 record_buf_mem[0] = 1;
10598 }
10599 else
10600 {
10601 /* STR and STRT: 4 bytes. */
10602 record_buf_mem[0] = 4;
10603 }
10604
10605 /* Handle bit P. */
10606 if (bit (arm_insn_r->arm_insn, 24))
10607 record_buf_mem[1] = tgt_mem_addr;
10608 else
10609 record_buf_mem[1] = (uint32_t) u_regval;
72508ac0 10610
72508ac0
PO
10611 arm_insn_r->mem_rec_count = 1;
10612
71e396f9
LM
10613 /* If wback is true, also save the base register, which is going to be
10614 written to. */
10615 if (wback)
10616 record_buf[arm_insn_r->reg_rec_count++] = reg_base;
72508ac0
PO
10617 }
10618
10619 REG_ALLOC (arm_insn_r->arm_regs, arm_insn_r->reg_rec_count, record_buf);
10620 MEM_ALLOC (arm_insn_r->arm_mems, arm_insn_r->mem_rec_count, record_buf_mem);
10621 return 0;
10622}
10623
10624/* Handling opcode 011 insns. */
10625
10626static int
10627arm_record_ld_st_reg_offset (insn_decode_record *arm_insn_r)
10628{
10629 struct regcache *reg_cache = arm_insn_r->regcache;
10630
10631 uint32_t shift_imm = 0;
10632 uint32_t reg_src1 = 0, reg_src2 = 0, reg_dest = 0;
10633 uint32_t offset_12 = 0, tgt_mem_addr = 0;
10634 uint32_t record_buf[8], record_buf_mem[8];
10635
10636 LONGEST s_word;
10637 ULONGEST u_regval[2];
10638
c55978a6
YQ
10639 if (bit (arm_insn_r->arm_insn, 4))
10640 return arm_record_media (arm_insn_r);
10641
72508ac0
PO
10642 arm_insn_r->opcode = bits (arm_insn_r->arm_insn, 21, 24);
10643 arm_insn_r->decode = bits (arm_insn_r->arm_insn, 4, 7);
10644
10645 /* Handle enhanced store insns and LDRD DSP insn,
10646 order begins according to addressing modes for store insns
10647 STRH insn. */
10648
10649 /* LDR or STR? */
10650 if (bit (arm_insn_r->arm_insn, INSN_S_L_BIT_NUM))
10651 {
10652 reg_dest = bits (arm_insn_r->arm_insn, 12, 15);
10653 /* LDR insn has a capability to do branching, if
10654 MOV LR, PC is precedded by LDR insn having Rn as R15
10655 in that case, it emulates branch and link insn, and hence we
10656 need to save CSPR and PC as well. */
10657 if (15 != reg_dest)
10658 {
10659 record_buf[0] = bits (arm_insn_r->arm_insn, 12, 15);
10660 arm_insn_r->reg_rec_count = 1;
10661 }
10662 else
10663 {
10664 record_buf[0] = reg_dest;
10665 record_buf[1] = ARM_PS_REGNUM;
10666 arm_insn_r->reg_rec_count = 2;
10667 }
10668 }
10669 else
10670 {
10671 if (! bits (arm_insn_r->arm_insn, 4, 11))
10672 {
10673 /* Store insn, register offset and register pre-indexed,
10674 register post-indexed. */
10675 /* Get Rm. */
10676 reg_src1 = bits (arm_insn_r->arm_insn, 0, 3);
10677 /* Get Rn. */
10678 reg_src2 = bits (arm_insn_r->arm_insn, 16, 19);
10679 regcache_raw_read_unsigned (reg_cache, reg_src1
10680 , &u_regval[0]);
10681 regcache_raw_read_unsigned (reg_cache, reg_src2
10682 , &u_regval[1]);
10683 if (15 == reg_src2)
10684 {
10685 /* If R15 was used as Rn, hence current PC+8. */
10686 /* Pre-indexed mode doesnt reach here ; illegal insn. */
10687 u_regval[0] = u_regval[0] + 8;
10688 }
10689 /* Calculate target store address, Rn +/- Rm, register offset. */
10690 /* U == 1. */
10691 if (bit (arm_insn_r->arm_insn, 23))
10692 {
10693 tgt_mem_addr = u_regval[0] + u_regval[1];
10694 }
10695 else
10696 {
10697 tgt_mem_addr = u_regval[1] - u_regval[0];
10698 }
10699
10700 switch (arm_insn_r->opcode)
10701 {
10702 /* STR. */
10703 case 8:
10704 case 12:
10705 /* STR. */
10706 case 9:
10707 case 13:
10708 /* STRT. */
10709 case 1:
10710 case 5:
10711 /* STR. */
10712 case 0:
10713 case 4:
10714 record_buf_mem[0] = 4;
10715 break;
10716
10717 /* STRB. */
10718 case 10:
10719 case 14:
10720 /* STRB. */
10721 case 11:
10722 case 15:
10723 /* STRBT. */
10724 case 3:
10725 case 7:
10726 /* STRB. */
10727 case 2:
10728 case 6:
10729 record_buf_mem[0] = 1;
10730 break;
10731
10732 default:
10733 gdb_assert_not_reached ("no decoding pattern found");
10734 break;
10735 }
10736 record_buf_mem[1] = tgt_mem_addr;
10737 arm_insn_r->mem_rec_count = 1;
10738
10739 if (9 == arm_insn_r->opcode || 11 == arm_insn_r->opcode
10740 || 13 == arm_insn_r->opcode || 15 == arm_insn_r->opcode
10741 || 0 == arm_insn_r->opcode || 2 == arm_insn_r->opcode
10742 || 4 == arm_insn_r->opcode || 6 == arm_insn_r->opcode
10743 || 1 == arm_insn_r->opcode || 3 == arm_insn_r->opcode
10744 || 5 == arm_insn_r->opcode || 7 == arm_insn_r->opcode
10745 )
10746 {
10747 /* Rn is going to be changed in pre-indexed mode and
10748 post-indexed mode as well. */
10749 record_buf[0] = reg_src2;
10750 arm_insn_r->reg_rec_count = 1;
10751 }
10752 }
10753 else
10754 {
10755 /* Store insn, scaled register offset; scaled pre-indexed. */
10756 offset_12 = bits (arm_insn_r->arm_insn, 5, 6);
10757 /* Get Rm. */
10758 reg_src1 = bits (arm_insn_r->arm_insn, 0, 3);
10759 /* Get Rn. */
10760 reg_src2 = bits (arm_insn_r->arm_insn, 16, 19);
10761 /* Get shift_imm. */
10762 shift_imm = bits (arm_insn_r->arm_insn, 7, 11);
10763 regcache_raw_read_unsigned (reg_cache, reg_src1, &u_regval[0]);
10764 regcache_raw_read_signed (reg_cache, reg_src1, &s_word);
10765 regcache_raw_read_unsigned (reg_cache, reg_src2, &u_regval[1]);
10766 /* Offset_12 used as shift. */
10767 switch (offset_12)
10768 {
10769 case 0:
10770 /* Offset_12 used as index. */
10771 offset_12 = u_regval[0] << shift_imm;
10772 break;
10773
10774 case 1:
10775 offset_12 = (!shift_imm)?0:u_regval[0] >> shift_imm;
10776 break;
10777
10778 case 2:
10779 if (!shift_imm)
10780 {
10781 if (bit (u_regval[0], 31))
10782 {
10783 offset_12 = 0xFFFFFFFF;
10784 }
10785 else
10786 {
10787 offset_12 = 0;
10788 }
10789 }
10790 else
10791 {
10792 /* This is arithmetic shift. */
10793 offset_12 = s_word >> shift_imm;
10794 }
10795 break;
10796
10797 case 3:
10798 if (!shift_imm)
10799 {
10800 regcache_raw_read_unsigned (reg_cache, ARM_PS_REGNUM,
10801 &u_regval[1]);
10802 /* Get C flag value and shift it by 31. */
10803 offset_12 = (((bit (u_regval[1], 29)) << 31) \
10804 | (u_regval[0]) >> 1);
10805 }
10806 else
10807 {
10808 offset_12 = (u_regval[0] >> shift_imm) \
10809 | (u_regval[0] <<
10810 (sizeof(uint32_t) - shift_imm));
10811 }
10812 break;
10813
10814 default:
10815 gdb_assert_not_reached ("no decoding pattern found");
10816 break;
10817 }
10818
10819 regcache_raw_read_unsigned (reg_cache, reg_src2, &u_regval[1]);
10820 /* bit U set. */
10821 if (bit (arm_insn_r->arm_insn, 23))
10822 {
10823 tgt_mem_addr = u_regval[1] + offset_12;
10824 }
10825 else
10826 {
10827 tgt_mem_addr = u_regval[1] - offset_12;
10828 }
10829
10830 switch (arm_insn_r->opcode)
10831 {
10832 /* STR. */
10833 case 8:
10834 case 12:
10835 /* STR. */
10836 case 9:
10837 case 13:
10838 /* STRT. */
10839 case 1:
10840 case 5:
10841 /* STR. */
10842 case 0:
10843 case 4:
10844 record_buf_mem[0] = 4;
10845 break;
10846
10847 /* STRB. */
10848 case 10:
10849 case 14:
10850 /* STRB. */
10851 case 11:
10852 case 15:
10853 /* STRBT. */
10854 case 3:
10855 case 7:
10856 /* STRB. */
10857 case 2:
10858 case 6:
10859 record_buf_mem[0] = 1;
10860 break;
10861
10862 default:
10863 gdb_assert_not_reached ("no decoding pattern found");
10864 break;
10865 }
10866 record_buf_mem[1] = tgt_mem_addr;
10867 arm_insn_r->mem_rec_count = 1;
10868
10869 if (9 == arm_insn_r->opcode || 11 == arm_insn_r->opcode
10870 || 13 == arm_insn_r->opcode || 15 == arm_insn_r->opcode
10871 || 0 == arm_insn_r->opcode || 2 == arm_insn_r->opcode
10872 || 4 == arm_insn_r->opcode || 6 == arm_insn_r->opcode
10873 || 1 == arm_insn_r->opcode || 3 == arm_insn_r->opcode
10874 || 5 == arm_insn_r->opcode || 7 == arm_insn_r->opcode
10875 )
10876 {
10877 /* Rn is going to be changed in register scaled pre-indexed
10878 mode,and scaled post indexed mode. */
10879 record_buf[0] = reg_src2;
10880 arm_insn_r->reg_rec_count = 1;
10881 }
10882 }
10883 }
10884
10885 REG_ALLOC (arm_insn_r->arm_regs, arm_insn_r->reg_rec_count, record_buf);
10886 MEM_ALLOC (arm_insn_r->arm_mems, arm_insn_r->mem_rec_count, record_buf_mem);
10887 return 0;
10888}
10889
71e396f9 10890/* Handle ARM mode instructions with opcode 100. */
72508ac0
PO
10891
10892static int
10893arm_record_ld_st_multiple (insn_decode_record *arm_insn_r)
10894{
10895 struct regcache *reg_cache = arm_insn_r->regcache;
71e396f9
LM
10896 uint32_t register_count = 0, register_bits;
10897 uint32_t reg_base, addr_mode;
72508ac0 10898 uint32_t record_buf[24], record_buf_mem[48];
71e396f9
LM
10899 uint32_t wback;
10900 ULONGEST u_regval;
72508ac0 10901
71e396f9
LM
10902 /* Fetch the list of registers. */
10903 register_bits = bits (arm_insn_r->arm_insn, 0, 15);
10904 arm_insn_r->reg_rec_count = 0;
10905
10906 /* Fetch the base register that contains the address we are loading data
10907 to. */
10908 reg_base = bits (arm_insn_r->arm_insn, 16, 19);
72508ac0 10909
71e396f9
LM
10910 /* Calculate wback. */
10911 wback = (bit (arm_insn_r->arm_insn, 21) == 1);
72508ac0
PO
10912
10913 if (bit (arm_insn_r->arm_insn, INSN_S_L_BIT_NUM))
10914 {
71e396f9 10915 /* LDM/LDMIA/LDMFD, LDMDA/LDMFA, LDMDB and LDMIB. */
72508ac0 10916
71e396f9 10917 /* Find out which registers are going to be loaded from memory. */
72508ac0 10918 while (register_bits)
71e396f9
LM
10919 {
10920 if (register_bits & 0x00000001)
10921 record_buf[arm_insn_r->reg_rec_count++] = register_count;
10922 register_bits = register_bits >> 1;
10923 register_count++;
10924 }
72508ac0 10925
71e396f9
LM
10926
10927 /* If wback is true, also save the base register, which is going to be
10928 written to. */
10929 if (wback)
10930 record_buf[arm_insn_r->reg_rec_count++] = reg_base;
10931
10932 /* Save the CPSR register. */
10933 record_buf[arm_insn_r->reg_rec_count++] = ARM_PS_REGNUM;
72508ac0
PO
10934 }
10935 else
10936 {
71e396f9 10937 /* STM (STMIA, STMEA), STMDA (STMED), STMDB (STMFD) and STMIB (STMFA). */
72508ac0 10938
71e396f9
LM
10939 addr_mode = bits (arm_insn_r->arm_insn, 23, 24);
10940
10941 regcache_raw_read_unsigned (reg_cache, reg_base, &u_regval);
10942
10943 /* Find out how many registers are going to be stored to memory. */
72508ac0 10944 while (register_bits)
71e396f9
LM
10945 {
10946 if (register_bits & 0x00000001)
10947 register_count++;
10948 register_bits = register_bits >> 1;
10949 }
72508ac0
PO
10950
10951 switch (addr_mode)
71e396f9
LM
10952 {
10953 /* STMDA (STMED): Decrement after. */
10954 case 0:
10955 record_buf_mem[1] = (uint32_t) u_regval
f0452268 10956 - register_count * ARM_INT_REGISTER_SIZE + 4;
71e396f9
LM
10957 break;
10958 /* STM (STMIA, STMEA): Increment after. */
10959 case 1:
10960 record_buf_mem[1] = (uint32_t) u_regval;
10961 break;
10962 /* STMDB (STMFD): Decrement before. */
10963 case 2:
10964 record_buf_mem[1] = (uint32_t) u_regval
f0452268 10965 - register_count * ARM_INT_REGISTER_SIZE;
71e396f9
LM
10966 break;
10967 /* STMIB (STMFA): Increment before. */
10968 case 3:
f0452268 10969 record_buf_mem[1] = (uint32_t) u_regval + ARM_INT_REGISTER_SIZE;
71e396f9
LM
10970 break;
10971 default:
10972 gdb_assert_not_reached ("no decoding pattern found");
10973 break;
10974 }
72508ac0 10975
f0452268 10976 record_buf_mem[0] = register_count * ARM_INT_REGISTER_SIZE;
71e396f9
LM
10977 arm_insn_r->mem_rec_count = 1;
10978
10979 /* If wback is true, also save the base register, which is going to be
10980 written to. */
10981 if (wback)
10982 record_buf[arm_insn_r->reg_rec_count++] = reg_base;
72508ac0
PO
10983 }
10984
10985 REG_ALLOC (arm_insn_r->arm_regs, arm_insn_r->reg_rec_count, record_buf);
10986 MEM_ALLOC (arm_insn_r->arm_mems, arm_insn_r->mem_rec_count, record_buf_mem);
10987 return 0;
10988}
10989
10990/* Handling opcode 101 insns. */
10991
10992static int
10993arm_record_b_bl (insn_decode_record *arm_insn_r)
10994{
10995 uint32_t record_buf[8];
10996
10997 /* Handle B, BL, BLX(1) insns. */
10998 /* B simply branches so we do nothing here. */
10999 /* Note: BLX(1) doesnt fall here but instead it falls into
11000 extension space. */
11001 if (bit (arm_insn_r->arm_insn, 24))
11002 {
11003 record_buf[0] = ARM_LR_REGNUM;
11004 arm_insn_r->reg_rec_count = 1;
11005 }
11006
11007 REG_ALLOC (arm_insn_r->arm_regs, arm_insn_r->reg_rec_count, record_buf);
11008
11009 return 0;
11010}
11011
72508ac0 11012static int
c6ec2b30 11013arm_record_unsupported_insn (insn_decode_record *arm_insn_r)
72508ac0
PO
11014{
11015 printf_unfiltered (_("Process record does not support instruction "
01e57735
YQ
11016 "0x%0x at address %s.\n"),arm_insn_r->arm_insn,
11017 paddress (arm_insn_r->gdbarch, arm_insn_r->this_addr));
72508ac0
PO
11018
11019 return -1;
11020}
11021
5a578da5
OJ
11022/* Record handler for vector data transfer instructions. */
11023
11024static int
11025arm_record_vdata_transfer_insn (insn_decode_record *arm_insn_r)
11026{
11027 uint32_t bits_a, bit_c, bit_l, reg_t, reg_v;
11028 uint32_t record_buf[4];
11029
5a578da5
OJ
11030 reg_t = bits (arm_insn_r->arm_insn, 12, 15);
11031 reg_v = bits (arm_insn_r->arm_insn, 21, 23);
11032 bits_a = bits (arm_insn_r->arm_insn, 21, 23);
11033 bit_l = bit (arm_insn_r->arm_insn, 20);
11034 bit_c = bit (arm_insn_r->arm_insn, 8);
11035
11036 /* Handle VMOV instruction. */
11037 if (bit_l && bit_c)
11038 {
11039 record_buf[0] = reg_t;
11040 arm_insn_r->reg_rec_count = 1;
11041 }
11042 else if (bit_l && !bit_c)
11043 {
11044 /* Handle VMOV instruction. */
11045 if (bits_a == 0x00)
11046 {
f1771dce 11047 record_buf[0] = reg_t;
5a578da5
OJ
11048 arm_insn_r->reg_rec_count = 1;
11049 }
11050 /* Handle VMRS instruction. */
11051 else if (bits_a == 0x07)
11052 {
11053 if (reg_t == 15)
11054 reg_t = ARM_PS_REGNUM;
11055
11056 record_buf[0] = reg_t;
11057 arm_insn_r->reg_rec_count = 1;
11058 }
11059 }
11060 else if (!bit_l && !bit_c)
11061 {
11062 /* Handle VMOV instruction. */
11063 if (bits_a == 0x00)
11064 {
f1771dce 11065 record_buf[0] = ARM_D0_REGNUM + reg_v;
5a578da5
OJ
11066
11067 arm_insn_r->reg_rec_count = 1;
11068 }
11069 /* Handle VMSR instruction. */
11070 else if (bits_a == 0x07)
11071 {
11072 record_buf[0] = ARM_FPSCR_REGNUM;
11073 arm_insn_r->reg_rec_count = 1;
11074 }
11075 }
11076 else if (!bit_l && bit_c)
11077 {
11078 /* Handle VMOV instruction. */
11079 if (!(bits_a & 0x04))
11080 {
11081 record_buf[0] = (reg_v | (bit (arm_insn_r->arm_insn, 7) << 4))
11082 + ARM_D0_REGNUM;
11083 arm_insn_r->reg_rec_count = 1;
11084 }
11085 /* Handle VDUP instruction. */
11086 else
11087 {
11088 if (bit (arm_insn_r->arm_insn, 21))
11089 {
11090 reg_v = reg_v | (bit (arm_insn_r->arm_insn, 7) << 4);
11091 record_buf[0] = reg_v + ARM_D0_REGNUM;
11092 record_buf[1] = reg_v + ARM_D0_REGNUM + 1;
11093 arm_insn_r->reg_rec_count = 2;
11094 }
11095 else
11096 {
11097 reg_v = reg_v | (bit (arm_insn_r->arm_insn, 7) << 4);
11098 record_buf[0] = reg_v + ARM_D0_REGNUM;
11099 arm_insn_r->reg_rec_count = 1;
11100 }
11101 }
11102 }
11103
11104 REG_ALLOC (arm_insn_r->arm_regs, arm_insn_r->reg_rec_count, record_buf);
11105 return 0;
11106}
11107
f20f80dd
OJ
11108/* Record handler for extension register load/store instructions. */
11109
11110static int
11111arm_record_exreg_ld_st_insn (insn_decode_record *arm_insn_r)
11112{
11113 uint32_t opcode, single_reg;
11114 uint8_t op_vldm_vstm;
11115 uint32_t record_buf[8], record_buf_mem[128];
11116 ULONGEST u_regval = 0;
11117
11118 struct regcache *reg_cache = arm_insn_r->regcache;
f20f80dd
OJ
11119
11120 opcode = bits (arm_insn_r->arm_insn, 20, 24);
9fde51ed 11121 single_reg = !bit (arm_insn_r->arm_insn, 8);
f20f80dd
OJ
11122 op_vldm_vstm = opcode & 0x1b;
11123
11124 /* Handle VMOV instructions. */
11125 if ((opcode & 0x1e) == 0x04)
11126 {
9fde51ed 11127 if (bit (arm_insn_r->arm_insn, 20)) /* to_arm_registers bit 20? */
01e57735
YQ
11128 {
11129 record_buf[0] = bits (arm_insn_r->arm_insn, 12, 15);
11130 record_buf[1] = bits (arm_insn_r->arm_insn, 16, 19);
11131 arm_insn_r->reg_rec_count = 2;
11132 }
f20f80dd 11133 else
01e57735 11134 {
9fde51ed
YQ
11135 uint8_t reg_m = bits (arm_insn_r->arm_insn, 0, 3);
11136 uint8_t bit_m = bit (arm_insn_r->arm_insn, 5);
f20f80dd 11137
9fde51ed 11138 if (single_reg)
01e57735 11139 {
9fde51ed
YQ
11140 /* The first S register number m is REG_M:M (M is bit 5),
11141 the corresponding D register number is REG_M:M / 2, which
11142 is REG_M. */
11143 record_buf[arm_insn_r->reg_rec_count++] = ARM_D0_REGNUM + reg_m;
11144 /* The second S register number is REG_M:M + 1, the
11145 corresponding D register number is (REG_M:M + 1) / 2.
11146 IOW, if bit M is 1, the first and second S registers
11147 are mapped to different D registers, otherwise, they are
11148 in the same D register. */
11149 if (bit_m)
11150 {
11151 record_buf[arm_insn_r->reg_rec_count++]
11152 = ARM_D0_REGNUM + reg_m + 1;
11153 }
01e57735
YQ
11154 }
11155 else
11156 {
9fde51ed 11157 record_buf[0] = ((bit_m << 4) + reg_m + ARM_D0_REGNUM);
01e57735
YQ
11158 arm_insn_r->reg_rec_count = 1;
11159 }
11160 }
f20f80dd
OJ
11161 }
11162 /* Handle VSTM and VPUSH instructions. */
11163 else if (op_vldm_vstm == 0x08 || op_vldm_vstm == 0x0a
01e57735 11164 || op_vldm_vstm == 0x12)
f20f80dd
OJ
11165 {
11166 uint32_t start_address, reg_rn, imm_off32, imm_off8, memory_count;
11167 uint32_t memory_index = 0;
11168
11169 reg_rn = bits (arm_insn_r->arm_insn, 16, 19);
11170 regcache_raw_read_unsigned (reg_cache, reg_rn, &u_regval);
11171 imm_off8 = bits (arm_insn_r->arm_insn, 0, 7);
9fde51ed 11172 imm_off32 = imm_off8 << 2;
f20f80dd
OJ
11173 memory_count = imm_off8;
11174
11175 if (bit (arm_insn_r->arm_insn, 23))
01e57735 11176 start_address = u_regval;
f20f80dd 11177 else
01e57735 11178 start_address = u_regval - imm_off32;
f20f80dd
OJ
11179
11180 if (bit (arm_insn_r->arm_insn, 21))
01e57735
YQ
11181 {
11182 record_buf[0] = reg_rn;
11183 arm_insn_r->reg_rec_count = 1;
11184 }
f20f80dd
OJ
11185
11186 while (memory_count > 0)
01e57735 11187 {
9fde51ed 11188 if (single_reg)
01e57735 11189 {
9fde51ed
YQ
11190 record_buf_mem[memory_index] = 4;
11191 record_buf_mem[memory_index + 1] = start_address;
01e57735
YQ
11192 start_address = start_address + 4;
11193 memory_index = memory_index + 2;
11194 }
11195 else
11196 {
9fde51ed
YQ
11197 record_buf_mem[memory_index] = 4;
11198 record_buf_mem[memory_index + 1] = start_address;
11199 record_buf_mem[memory_index + 2] = 4;
11200 record_buf_mem[memory_index + 3] = start_address + 4;
01e57735
YQ
11201 start_address = start_address + 8;
11202 memory_index = memory_index + 4;
11203 }
11204 memory_count--;
11205 }
f20f80dd
OJ
11206 arm_insn_r->mem_rec_count = (memory_index >> 1);
11207 }
11208 /* Handle VLDM instructions. */
11209 else if (op_vldm_vstm == 0x09 || op_vldm_vstm == 0x0b
01e57735 11210 || op_vldm_vstm == 0x13)
f20f80dd
OJ
11211 {
11212 uint32_t reg_count, reg_vd;
11213 uint32_t reg_index = 0;
9fde51ed 11214 uint32_t bit_d = bit (arm_insn_r->arm_insn, 22);
f20f80dd
OJ
11215
11216 reg_vd = bits (arm_insn_r->arm_insn, 12, 15);
11217 reg_count = bits (arm_insn_r->arm_insn, 0, 7);
11218
9fde51ed
YQ
11219 /* REG_VD is the first D register number. If the instruction
11220 loads memory to S registers (SINGLE_REG is TRUE), the register
11221 number is (REG_VD << 1 | bit D), so the corresponding D
11222 register number is (REG_VD << 1 | bit D) / 2 = REG_VD. */
11223 if (!single_reg)
11224 reg_vd = reg_vd | (bit_d << 4);
f20f80dd 11225
9fde51ed 11226 if (bit (arm_insn_r->arm_insn, 21) /* write back */)
01e57735 11227 record_buf[reg_index++] = bits (arm_insn_r->arm_insn, 16, 19);
f20f80dd 11228
9fde51ed
YQ
11229 /* If the instruction loads memory to D register, REG_COUNT should
11230 be divided by 2, according to the ARM Architecture Reference
11231 Manual. If the instruction loads memory to S register, divide by
11232 2 as well because two S registers are mapped to D register. */
11233 reg_count = reg_count / 2;
11234 if (single_reg && bit_d)
01e57735 11235 {
9fde51ed
YQ
11236 /* Increase the register count if S register list starts from
11237 an odd number (bit d is one). */
11238 reg_count++;
11239 }
f20f80dd 11240
9fde51ed
YQ
11241 while (reg_count > 0)
11242 {
11243 record_buf[reg_index++] = ARM_D0_REGNUM + reg_vd + reg_count - 1;
01e57735
YQ
11244 reg_count--;
11245 }
f20f80dd
OJ
11246 arm_insn_r->reg_rec_count = reg_index;
11247 }
11248 /* VSTR Vector store register. */
11249 else if ((opcode & 0x13) == 0x10)
11250 {
bec2ab5a 11251 uint32_t start_address, reg_rn, imm_off32, imm_off8;
f20f80dd
OJ
11252 uint32_t memory_index = 0;
11253
11254 reg_rn = bits (arm_insn_r->arm_insn, 16, 19);
11255 regcache_raw_read_unsigned (reg_cache, reg_rn, &u_regval);
11256 imm_off8 = bits (arm_insn_r->arm_insn, 0, 7);
9fde51ed 11257 imm_off32 = imm_off8 << 2;
f20f80dd
OJ
11258
11259 if (bit (arm_insn_r->arm_insn, 23))
01e57735 11260 start_address = u_regval + imm_off32;
f20f80dd 11261 else
01e57735 11262 start_address = u_regval - imm_off32;
f20f80dd
OJ
11263
11264 if (single_reg)
01e57735 11265 {
9fde51ed
YQ
11266 record_buf_mem[memory_index] = 4;
11267 record_buf_mem[memory_index + 1] = start_address;
01e57735
YQ
11268 arm_insn_r->mem_rec_count = 1;
11269 }
f20f80dd 11270 else
01e57735 11271 {
9fde51ed
YQ
11272 record_buf_mem[memory_index] = 4;
11273 record_buf_mem[memory_index + 1] = start_address;
11274 record_buf_mem[memory_index + 2] = 4;
11275 record_buf_mem[memory_index + 3] = start_address + 4;
01e57735
YQ
11276 arm_insn_r->mem_rec_count = 2;
11277 }
f20f80dd
OJ
11278 }
11279 /* VLDR Vector load register. */
11280 else if ((opcode & 0x13) == 0x11)
11281 {
11282 uint32_t reg_vd = bits (arm_insn_r->arm_insn, 12, 15);
11283
11284 if (!single_reg)
01e57735
YQ
11285 {
11286 reg_vd = reg_vd | (bit (arm_insn_r->arm_insn, 22) << 4);
11287 record_buf[0] = ARM_D0_REGNUM + reg_vd;
11288 }
f20f80dd 11289 else
01e57735
YQ
11290 {
11291 reg_vd = (reg_vd << 1) | bit (arm_insn_r->arm_insn, 22);
9fde51ed
YQ
11292 /* Record register D rather than pseudo register S. */
11293 record_buf[0] = ARM_D0_REGNUM + reg_vd / 2;
01e57735 11294 }
f20f80dd
OJ
11295 arm_insn_r->reg_rec_count = 1;
11296 }
11297
11298 REG_ALLOC (arm_insn_r->arm_regs, arm_insn_r->reg_rec_count, record_buf);
11299 MEM_ALLOC (arm_insn_r->arm_mems, arm_insn_r->mem_rec_count, record_buf_mem);
11300 return 0;
11301}
11302
851f26ae
OJ
11303/* Record handler for arm/thumb mode VFP data processing instructions. */
11304
11305static int
11306arm_record_vfp_data_proc_insn (insn_decode_record *arm_insn_r)
11307{
11308 uint32_t opc1, opc2, opc3, dp_op_sz, bit_d, reg_vd;
11309 uint32_t record_buf[4];
11310 enum insn_types {INSN_T0, INSN_T1, INSN_T2, INSN_T3, INSN_INV};
11311 enum insn_types curr_insn_type = INSN_INV;
11312
11313 reg_vd = bits (arm_insn_r->arm_insn, 12, 15);
11314 opc1 = bits (arm_insn_r->arm_insn, 20, 23);
11315 opc2 = bits (arm_insn_r->arm_insn, 16, 19);
11316 opc3 = bits (arm_insn_r->arm_insn, 6, 7);
11317 dp_op_sz = bit (arm_insn_r->arm_insn, 8);
11318 bit_d = bit (arm_insn_r->arm_insn, 22);
ce887586
TT
11319 /* Mask off the "D" bit. */
11320 opc1 = opc1 & ~0x04;
851f26ae
OJ
11321
11322 /* Handle VMLA, VMLS. */
11323 if (opc1 == 0x00)
11324 {
11325 if (bit (arm_insn_r->arm_insn, 10))
11326 {
11327 if (bit (arm_insn_r->arm_insn, 6))
11328 curr_insn_type = INSN_T0;
11329 else
11330 curr_insn_type = INSN_T1;
11331 }
11332 else
11333 {
11334 if (dp_op_sz)
11335 curr_insn_type = INSN_T1;
11336 else
11337 curr_insn_type = INSN_T2;
11338 }
11339 }
11340 /* Handle VNMLA, VNMLS, VNMUL. */
11341 else if (opc1 == 0x01)
11342 {
11343 if (dp_op_sz)
11344 curr_insn_type = INSN_T1;
11345 else
11346 curr_insn_type = INSN_T2;
11347 }
11348 /* Handle VMUL. */
11349 else if (opc1 == 0x02 && !(opc3 & 0x01))
11350 {
11351 if (bit (arm_insn_r->arm_insn, 10))
11352 {
11353 if (bit (arm_insn_r->arm_insn, 6))
11354 curr_insn_type = INSN_T0;
11355 else
11356 curr_insn_type = INSN_T1;
11357 }
11358 else
11359 {
11360 if (dp_op_sz)
11361 curr_insn_type = INSN_T1;
11362 else
11363 curr_insn_type = INSN_T2;
11364 }
11365 }
11366 /* Handle VADD, VSUB. */
11367 else if (opc1 == 0x03)
11368 {
11369 if (!bit (arm_insn_r->arm_insn, 9))
11370 {
11371 if (bit (arm_insn_r->arm_insn, 6))
11372 curr_insn_type = INSN_T0;
11373 else
11374 curr_insn_type = INSN_T1;
11375 }
11376 else
11377 {
11378 if (dp_op_sz)
11379 curr_insn_type = INSN_T1;
11380 else
11381 curr_insn_type = INSN_T2;
11382 }
11383 }
11384 /* Handle VDIV. */
ce887586 11385 else if (opc1 == 0x08)
851f26ae
OJ
11386 {
11387 if (dp_op_sz)
11388 curr_insn_type = INSN_T1;
11389 else
11390 curr_insn_type = INSN_T2;
11391 }
11392 /* Handle all other vfp data processing instructions. */
11393 else if (opc1 == 0x0b)
11394 {
11395 /* Handle VMOV. */
11396 if (!(opc3 & 0x01) || (opc2 == 0x00 && opc3 == 0x01))
11397 {
11398 if (bit (arm_insn_r->arm_insn, 4))
11399 {
11400 if (bit (arm_insn_r->arm_insn, 6))
11401 curr_insn_type = INSN_T0;
11402 else
11403 curr_insn_type = INSN_T1;
11404 }
11405 else
11406 {
11407 if (dp_op_sz)
11408 curr_insn_type = INSN_T1;
11409 else
11410 curr_insn_type = INSN_T2;
11411 }
11412 }
11413 /* Handle VNEG and VABS. */
11414 else if ((opc2 == 0x01 && opc3 == 0x01)
11415 || (opc2 == 0x00 && opc3 == 0x03))
11416 {
11417 if (!bit (arm_insn_r->arm_insn, 11))
11418 {
11419 if (bit (arm_insn_r->arm_insn, 6))
11420 curr_insn_type = INSN_T0;
11421 else
11422 curr_insn_type = INSN_T1;
11423 }
11424 else
11425 {
11426 if (dp_op_sz)
11427 curr_insn_type = INSN_T1;
11428 else
11429 curr_insn_type = INSN_T2;
11430 }
11431 }
11432 /* Handle VSQRT. */
11433 else if (opc2 == 0x01 && opc3 == 0x03)
11434 {
11435 if (dp_op_sz)
11436 curr_insn_type = INSN_T1;
11437 else
11438 curr_insn_type = INSN_T2;
11439 }
11440 /* Handle VCVT. */
11441 else if (opc2 == 0x07 && opc3 == 0x03)
11442 {
11443 if (!dp_op_sz)
11444 curr_insn_type = INSN_T1;
11445 else
11446 curr_insn_type = INSN_T2;
11447 }
11448 else if (opc3 & 0x01)
11449 {
11450 /* Handle VCVT. */
11451 if ((opc2 == 0x08) || (opc2 & 0x0e) == 0x0c)
11452 {
11453 if (!bit (arm_insn_r->arm_insn, 18))
11454 curr_insn_type = INSN_T2;
11455 else
11456 {
11457 if (dp_op_sz)
11458 curr_insn_type = INSN_T1;
11459 else
11460 curr_insn_type = INSN_T2;
11461 }
11462 }
11463 /* Handle VCVT. */
11464 else if ((opc2 & 0x0e) == 0x0a || (opc2 & 0x0e) == 0x0e)
11465 {
11466 if (dp_op_sz)
11467 curr_insn_type = INSN_T1;
11468 else
11469 curr_insn_type = INSN_T2;
11470 }
11471 /* Handle VCVTB, VCVTT. */
11472 else if ((opc2 & 0x0e) == 0x02)
11473 curr_insn_type = INSN_T2;
11474 /* Handle VCMP, VCMPE. */
11475 else if ((opc2 & 0x0e) == 0x04)
11476 curr_insn_type = INSN_T3;
11477 }
11478 }
11479
11480 switch (curr_insn_type)
11481 {
11482 case INSN_T0:
11483 reg_vd = reg_vd | (bit_d << 4);
11484 record_buf[0] = reg_vd + ARM_D0_REGNUM;
11485 record_buf[1] = reg_vd + ARM_D0_REGNUM + 1;
11486 arm_insn_r->reg_rec_count = 2;
11487 break;
11488
11489 case INSN_T1:
11490 reg_vd = reg_vd | (bit_d << 4);
11491 record_buf[0] = reg_vd + ARM_D0_REGNUM;
11492 arm_insn_r->reg_rec_count = 1;
11493 break;
11494
11495 case INSN_T2:
11496 reg_vd = (reg_vd << 1) | bit_d;
11497 record_buf[0] = reg_vd + ARM_D0_REGNUM;
11498 arm_insn_r->reg_rec_count = 1;
11499 break;
11500
11501 case INSN_T3:
11502 record_buf[0] = ARM_FPSCR_REGNUM;
11503 arm_insn_r->reg_rec_count = 1;
11504 break;
11505
11506 default:
11507 gdb_assert_not_reached ("no decoding pattern found");
11508 break;
11509 }
11510
11511 REG_ALLOC (arm_insn_r->arm_regs, arm_insn_r->reg_rec_count, record_buf);
11512 return 0;
11513}
11514
60cc5e93
OJ
11515/* Handling opcode 110 insns. */
11516
11517static int
11518arm_record_asimd_vfp_coproc (insn_decode_record *arm_insn_r)
11519{
bec2ab5a 11520 uint32_t op1, op1_ebit, coproc;
60cc5e93
OJ
11521
11522 coproc = bits (arm_insn_r->arm_insn, 8, 11);
11523 op1 = bits (arm_insn_r->arm_insn, 20, 25);
11524 op1_ebit = bit (arm_insn_r->arm_insn, 20);
11525
11526 if ((coproc & 0x0e) == 0x0a)
11527 {
11528 /* Handle extension register ld/st instructions. */
11529 if (!(op1 & 0x20))
f20f80dd 11530 return arm_record_exreg_ld_st_insn (arm_insn_r);
60cc5e93
OJ
11531
11532 /* 64-bit transfers between arm core and extension registers. */
11533 if ((op1 & 0x3e) == 0x04)
f20f80dd 11534 return arm_record_exreg_ld_st_insn (arm_insn_r);
60cc5e93
OJ
11535 }
11536 else
11537 {
11538 /* Handle coprocessor ld/st instructions. */
11539 if (!(op1 & 0x3a))
11540 {
11541 /* Store. */
11542 if (!op1_ebit)
11543 return arm_record_unsupported_insn (arm_insn_r);
11544 else
11545 /* Load. */
11546 return arm_record_unsupported_insn (arm_insn_r);
11547 }
11548
11549 /* Move to coprocessor from two arm core registers. */
11550 if (op1 == 0x4)
11551 return arm_record_unsupported_insn (arm_insn_r);
11552
11553 /* Move to two arm core registers from coprocessor. */
11554 if (op1 == 0x5)
11555 {
11556 uint32_t reg_t[2];
11557
11558 reg_t[0] = bits (arm_insn_r->arm_insn, 12, 15);
11559 reg_t[1] = bits (arm_insn_r->arm_insn, 16, 19);
11560 arm_insn_r->reg_rec_count = 2;
11561
11562 REG_ALLOC (arm_insn_r->arm_regs, arm_insn_r->reg_rec_count, reg_t);
11563 return 0;
11564 }
11565 }
11566 return arm_record_unsupported_insn (arm_insn_r);
11567}
11568
72508ac0
PO
11569/* Handling opcode 111 insns. */
11570
11571static int
11572arm_record_coproc_data_proc (insn_decode_record *arm_insn_r)
11573{
2d9e6acb 11574 uint32_t op, op1_ebit, coproc, bits_24_25;
72508ac0
PO
11575 struct gdbarch_tdep *tdep = gdbarch_tdep (arm_insn_r->gdbarch);
11576 struct regcache *reg_cache = arm_insn_r->regcache;
72508ac0
PO
11577
11578 arm_insn_r->opcode = bits (arm_insn_r->arm_insn, 24, 27);
60cc5e93 11579 coproc = bits (arm_insn_r->arm_insn, 8, 11);
60cc5e93
OJ
11580 op1_ebit = bit (arm_insn_r->arm_insn, 20);
11581 op = bit (arm_insn_r->arm_insn, 4);
2d9e6acb 11582 bits_24_25 = bits (arm_insn_r->arm_insn, 24, 25);
97dfe206
OJ
11583
11584 /* Handle arm SWI/SVC system call instructions. */
2d9e6acb 11585 if (bits_24_25 == 0x3)
97dfe206
OJ
11586 {
11587 if (tdep->arm_syscall_record != NULL)
11588 {
11589 ULONGEST svc_operand, svc_number;
11590
11591 svc_operand = (0x00ffffff & arm_insn_r->arm_insn);
11592
11593 if (svc_operand) /* OABI. */
11594 svc_number = svc_operand - 0x900000;
11595 else /* EABI. */
11596 regcache_raw_read_unsigned (reg_cache, 7, &svc_number);
11597
60cc5e93 11598 return tdep->arm_syscall_record (reg_cache, svc_number);
97dfe206
OJ
11599 }
11600 else
11601 {
11602 printf_unfiltered (_("no syscall record support\n"));
60cc5e93 11603 return -1;
97dfe206
OJ
11604 }
11605 }
2d9e6acb 11606 else if (bits_24_25 == 0x02)
60cc5e93 11607 {
2d9e6acb
YQ
11608 if (op)
11609 {
11610 if ((coproc & 0x0e) == 0x0a)
11611 {
11612 /* 8, 16, and 32-bit transfer */
11613 return arm_record_vdata_transfer_insn (arm_insn_r);
11614 }
11615 else
11616 {
11617 if (op1_ebit)
11618 {
11619 /* MRC, MRC2 */
11620 uint32_t record_buf[1];
11621
11622 record_buf[0] = bits (arm_insn_r->arm_insn, 12, 15);
11623 if (record_buf[0] == 15)
11624 record_buf[0] = ARM_PS_REGNUM;
60cc5e93 11625
2d9e6acb
YQ
11626 arm_insn_r->reg_rec_count = 1;
11627 REG_ALLOC (arm_insn_r->arm_regs, arm_insn_r->reg_rec_count,
11628 record_buf);
11629 return 0;
11630 }
11631 else
11632 {
11633 /* MCR, MCR2 */
11634 return -1;
11635 }
11636 }
11637 }
11638 else
11639 {
11640 if ((coproc & 0x0e) == 0x0a)
11641 {
11642 /* VFP data-processing instructions. */
11643 return arm_record_vfp_data_proc_insn (arm_insn_r);
11644 }
11645 else
11646 {
11647 /* CDP, CDP2 */
11648 return -1;
11649 }
11650 }
60cc5e93 11651 }
97dfe206
OJ
11652 else
11653 {
2d9e6acb 11654 unsigned int op1 = bits (arm_insn_r->arm_insn, 20, 25);
60cc5e93 11655
2d9e6acb
YQ
11656 if (op1 == 5)
11657 {
11658 if ((coproc & 0x0e) != 0x0a)
11659 {
11660 /* MRRC, MRRC2 */
11661 return -1;
11662 }
11663 }
11664 else if (op1 == 4 || op1 == 5)
11665 {
11666 if ((coproc & 0x0e) == 0x0a)
11667 {
11668 /* 64-bit transfers between ARM core and extension */
11669 return -1;
11670 }
11671 else if (op1 == 4)
11672 {
11673 /* MCRR, MCRR2 */
11674 return -1;
11675 }
11676 }
11677 else if (op1 == 0 || op1 == 1)
11678 {
11679 /* UNDEFINED */
11680 return -1;
11681 }
11682 else
11683 {
11684 if ((coproc & 0x0e) == 0x0a)
11685 {
11686 /* Extension register load/store */
11687 }
11688 else
11689 {
11690 /* STC, STC2, LDC, LDC2 */
11691 }
11692 return -1;
11693 }
97dfe206 11694 }
72508ac0 11695
2d9e6acb 11696 return -1;
72508ac0
PO
11697}
11698
11699/* Handling opcode 000 insns. */
11700
11701static int
11702thumb_record_shift_add_sub (insn_decode_record *thumb_insn_r)
11703{
11704 uint32_t record_buf[8];
11705 uint32_t reg_src1 = 0;
11706
11707 reg_src1 = bits (thumb_insn_r->arm_insn, 0, 2);
11708
11709 record_buf[0] = ARM_PS_REGNUM;
11710 record_buf[1] = reg_src1;
11711 thumb_insn_r->reg_rec_count = 2;
11712
11713 REG_ALLOC (thumb_insn_r->arm_regs, thumb_insn_r->reg_rec_count, record_buf);
11714
11715 return 0;
11716}
11717
11718
11719/* Handling opcode 001 insns. */
11720
11721static int
11722thumb_record_add_sub_cmp_mov (insn_decode_record *thumb_insn_r)
11723{
11724 uint32_t record_buf[8];
11725 uint32_t reg_src1 = 0;
11726
11727 reg_src1 = bits (thumb_insn_r->arm_insn, 8, 10);
11728
11729 record_buf[0] = ARM_PS_REGNUM;
11730 record_buf[1] = reg_src1;
11731 thumb_insn_r->reg_rec_count = 2;
11732
11733 REG_ALLOC (thumb_insn_r->arm_regs, thumb_insn_r->reg_rec_count, record_buf);
11734
11735 return 0;
11736}
11737
11738/* Handling opcode 010 insns. */
11739
11740static int
11741thumb_record_ld_st_reg_offset (insn_decode_record *thumb_insn_r)
11742{
11743 struct regcache *reg_cache = thumb_insn_r->regcache;
11744 uint32_t record_buf[8], record_buf_mem[8];
11745
11746 uint32_t reg_src1 = 0, reg_src2 = 0;
11747 uint32_t opcode1 = 0, opcode2 = 0, opcode3 = 0;
11748
11749 ULONGEST u_regval[2] = {0};
11750
11751 opcode1 = bits (thumb_insn_r->arm_insn, 10, 12);
11752
11753 if (bit (thumb_insn_r->arm_insn, 12))
11754 {
11755 /* Handle load/store register offset. */
b121eeb9
YQ
11756 uint32_t opB = bits (thumb_insn_r->arm_insn, 9, 11);
11757
b020ff80 11758 if (in_inclusive_range (opB, 4U, 7U))
72508ac0
PO
11759 {
11760 /* LDR(2), LDRB(2) , LDRH(2), LDRSB, LDRSH. */
11761 reg_src1 = bits (thumb_insn_r->arm_insn,0, 2);
11762 record_buf[0] = reg_src1;
11763 thumb_insn_r->reg_rec_count = 1;
11764 }
b020ff80 11765 else if (in_inclusive_range (opB, 0U, 2U))
72508ac0
PO
11766 {
11767 /* STR(2), STRB(2), STRH(2) . */
11768 reg_src1 = bits (thumb_insn_r->arm_insn, 3, 5);
11769 reg_src2 = bits (thumb_insn_r->arm_insn, 6, 8);
11770 regcache_raw_read_unsigned (reg_cache, reg_src1, &u_regval[0]);
11771 regcache_raw_read_unsigned (reg_cache, reg_src2, &u_regval[1]);
b121eeb9 11772 if (0 == opB)
72508ac0 11773 record_buf_mem[0] = 4; /* STR (2). */
b121eeb9 11774 else if (2 == opB)
72508ac0 11775 record_buf_mem[0] = 1; /* STRB (2). */
b121eeb9 11776 else if (1 == opB)
72508ac0
PO
11777 record_buf_mem[0] = 2; /* STRH (2). */
11778 record_buf_mem[1] = u_regval[0] + u_regval[1];
11779 thumb_insn_r->mem_rec_count = 1;
11780 }
11781 }
11782 else if (bit (thumb_insn_r->arm_insn, 11))
11783 {
11784 /* Handle load from literal pool. */
11785 /* LDR(3). */
11786 reg_src1 = bits (thumb_insn_r->arm_insn, 8, 10);
11787 record_buf[0] = reg_src1;
11788 thumb_insn_r->reg_rec_count = 1;
11789 }
11790 else if (opcode1)
11791 {
b121eeb9 11792 /* Special data instructions and branch and exchange */
72508ac0
PO
11793 opcode2 = bits (thumb_insn_r->arm_insn, 8, 9);
11794 opcode3 = bits (thumb_insn_r->arm_insn, 0, 2);
11795 if ((3 == opcode2) && (!opcode3))
11796 {
11797 /* Branch with exchange. */
11798 record_buf[0] = ARM_PS_REGNUM;
11799 thumb_insn_r->reg_rec_count = 1;
11800 }
11801 else
11802 {
1f33efec
YQ
11803 /* Format 8; special data processing insns. */
11804 record_buf[0] = ARM_PS_REGNUM;
11805 record_buf[1] = (bit (thumb_insn_r->arm_insn, 7) << 3
11806 | bits (thumb_insn_r->arm_insn, 0, 2));
72508ac0
PO
11807 thumb_insn_r->reg_rec_count = 2;
11808 }
11809 }
11810 else
11811 {
11812 /* Format 5; data processing insns. */
11813 reg_src1 = bits (thumb_insn_r->arm_insn, 0, 2);
11814 if (bit (thumb_insn_r->arm_insn, 7))
11815 {
11816 reg_src1 = reg_src1 + 8;
11817 }
11818 record_buf[0] = ARM_PS_REGNUM;
11819 record_buf[1] = reg_src1;
11820 thumb_insn_r->reg_rec_count = 2;
11821 }
11822
11823 REG_ALLOC (thumb_insn_r->arm_regs, thumb_insn_r->reg_rec_count, record_buf);
11824 MEM_ALLOC (thumb_insn_r->arm_mems, thumb_insn_r->mem_rec_count,
11825 record_buf_mem);
11826
11827 return 0;
11828}
11829
11830/* Handling opcode 001 insns. */
11831
11832static int
11833thumb_record_ld_st_imm_offset (insn_decode_record *thumb_insn_r)
11834{
11835 struct regcache *reg_cache = thumb_insn_r->regcache;
11836 uint32_t record_buf[8], record_buf_mem[8];
11837
11838 uint32_t reg_src1 = 0;
11839 uint32_t opcode = 0, immed_5 = 0;
11840
11841 ULONGEST u_regval = 0;
11842
11843 opcode = bits (thumb_insn_r->arm_insn, 11, 12);
11844
11845 if (opcode)
11846 {
11847 /* LDR(1). */
11848 reg_src1 = bits (thumb_insn_r->arm_insn, 0, 2);
11849 record_buf[0] = reg_src1;
11850 thumb_insn_r->reg_rec_count = 1;
11851 }
11852 else
11853 {
11854 /* STR(1). */
11855 reg_src1 = bits (thumb_insn_r->arm_insn, 3, 5);
11856 immed_5 = bits (thumb_insn_r->arm_insn, 6, 10);
11857 regcache_raw_read_unsigned (reg_cache, reg_src1, &u_regval);
11858 record_buf_mem[0] = 4;
11859 record_buf_mem[1] = u_regval + (immed_5 * 4);
11860 thumb_insn_r->mem_rec_count = 1;
11861 }
11862
11863 REG_ALLOC (thumb_insn_r->arm_regs, thumb_insn_r->reg_rec_count, record_buf);
11864 MEM_ALLOC (thumb_insn_r->arm_mems, thumb_insn_r->mem_rec_count,
11865 record_buf_mem);
11866
11867 return 0;
11868}
11869
11870/* Handling opcode 100 insns. */
11871
11872static int
11873thumb_record_ld_st_stack (insn_decode_record *thumb_insn_r)
11874{
11875 struct regcache *reg_cache = thumb_insn_r->regcache;
11876 uint32_t record_buf[8], record_buf_mem[8];
11877
11878 uint32_t reg_src1 = 0;
11879 uint32_t opcode = 0, immed_8 = 0, immed_5 = 0;
11880
11881 ULONGEST u_regval = 0;
11882
11883 opcode = bits (thumb_insn_r->arm_insn, 11, 12);
11884
11885 if (3 == opcode)
11886 {
11887 /* LDR(4). */
11888 reg_src1 = bits (thumb_insn_r->arm_insn, 8, 10);
11889 record_buf[0] = reg_src1;
11890 thumb_insn_r->reg_rec_count = 1;
11891 }
11892 else if (1 == opcode)
11893 {
11894 /* LDRH(1). */
11895 reg_src1 = bits (thumb_insn_r->arm_insn, 0, 2);
11896 record_buf[0] = reg_src1;
11897 thumb_insn_r->reg_rec_count = 1;
11898 }
11899 else if (2 == opcode)
11900 {
11901 /* STR(3). */
11902 immed_8 = bits (thumb_insn_r->arm_insn, 0, 7);
11903 regcache_raw_read_unsigned (reg_cache, ARM_SP_REGNUM, &u_regval);
11904 record_buf_mem[0] = 4;
11905 record_buf_mem[1] = u_regval + (immed_8 * 4);
11906 thumb_insn_r->mem_rec_count = 1;
11907 }
11908 else if (0 == opcode)
11909 {
11910 /* STRH(1). */
11911 immed_5 = bits (thumb_insn_r->arm_insn, 6, 10);
11912 reg_src1 = bits (thumb_insn_r->arm_insn, 3, 5);
11913 regcache_raw_read_unsigned (reg_cache, reg_src1, &u_regval);
11914 record_buf_mem[0] = 2;
11915 record_buf_mem[1] = u_regval + (immed_5 * 2);
11916 thumb_insn_r->mem_rec_count = 1;
11917 }
11918
11919 REG_ALLOC (thumb_insn_r->arm_regs, thumb_insn_r->reg_rec_count, record_buf);
11920 MEM_ALLOC (thumb_insn_r->arm_mems, thumb_insn_r->mem_rec_count,
11921 record_buf_mem);
11922
11923 return 0;
11924}
11925
11926/* Handling opcode 101 insns. */
11927
11928static int
11929thumb_record_misc (insn_decode_record *thumb_insn_r)
11930{
11931 struct regcache *reg_cache = thumb_insn_r->regcache;
11932
b121eeb9 11933 uint32_t opcode = 0;
72508ac0 11934 uint32_t register_bits = 0, register_count = 0;
bec2ab5a 11935 uint32_t index = 0, start_address = 0;
72508ac0
PO
11936 uint32_t record_buf[24], record_buf_mem[48];
11937 uint32_t reg_src1;
11938
11939 ULONGEST u_regval = 0;
11940
11941 opcode = bits (thumb_insn_r->arm_insn, 11, 12);
72508ac0 11942
b121eeb9 11943 if (opcode == 0 || opcode == 1)
72508ac0 11944 {
b121eeb9
YQ
11945 /* ADR and ADD (SP plus immediate) */
11946
72508ac0
PO
11947 reg_src1 = bits (thumb_insn_r->arm_insn, 8, 10);
11948 record_buf[0] = reg_src1;
11949 thumb_insn_r->reg_rec_count = 1;
11950 }
b121eeb9 11951 else
72508ac0 11952 {
b121eeb9
YQ
11953 /* Miscellaneous 16-bit instructions */
11954 uint32_t opcode2 = bits (thumb_insn_r->arm_insn, 8, 11);
11955
11956 switch (opcode2)
11957 {
11958 case 6:
11959 /* SETEND and CPS */
11960 break;
11961 case 0:
11962 /* ADD/SUB (SP plus immediate) */
11963 reg_src1 = bits (thumb_insn_r->arm_insn, 8, 10);
11964 record_buf[0] = ARM_SP_REGNUM;
11965 thumb_insn_r->reg_rec_count = 1;
11966 break;
11967 case 1: /* fall through */
11968 case 3: /* fall through */
11969 case 9: /* fall through */
11970 case 11:
11971 /* CBNZ, CBZ */
b121eeb9
YQ
11972 break;
11973 case 2:
11974 /* SXTH, SXTB, UXTH, UXTB */
11975 record_buf[0] = bits (thumb_insn_r->arm_insn, 0, 2);
11976 thumb_insn_r->reg_rec_count = 1;
11977 break;
11978 case 4: /* fall through */
11979 case 5:
11980 /* PUSH. */
11981 register_bits = bits (thumb_insn_r->arm_insn, 0, 7);
11982 regcache_raw_read_unsigned (reg_cache, ARM_SP_REGNUM, &u_regval);
11983 while (register_bits)
11984 {
11985 if (register_bits & 0x00000001)
11986 register_count++;
11987 register_bits = register_bits >> 1;
11988 }
11989 start_address = u_regval - \
11990 (4 * (bit (thumb_insn_r->arm_insn, 8) + register_count));
11991 thumb_insn_r->mem_rec_count = register_count;
11992 while (register_count)
11993 {
11994 record_buf_mem[(register_count * 2) - 1] = start_address;
11995 record_buf_mem[(register_count * 2) - 2] = 4;
11996 start_address = start_address + 4;
11997 register_count--;
11998 }
11999 record_buf[0] = ARM_SP_REGNUM;
12000 thumb_insn_r->reg_rec_count = 1;
12001 break;
12002 case 10:
12003 /* REV, REV16, REVSH */
ba14f379
YQ
12004 record_buf[0] = bits (thumb_insn_r->arm_insn, 0, 2);
12005 thumb_insn_r->reg_rec_count = 1;
b121eeb9
YQ
12006 break;
12007 case 12: /* fall through */
12008 case 13:
12009 /* POP. */
12010 register_bits = bits (thumb_insn_r->arm_insn, 0, 7);
12011 while (register_bits)
12012 {
12013 if (register_bits & 0x00000001)
12014 record_buf[index++] = register_count;
12015 register_bits = register_bits >> 1;
12016 register_count++;
12017 }
12018 record_buf[index++] = ARM_PS_REGNUM;
12019 record_buf[index++] = ARM_SP_REGNUM;
12020 thumb_insn_r->reg_rec_count = index;
12021 break;
12022 case 0xe:
12023 /* BKPT insn. */
12024 /* Handle enhanced software breakpoint insn, BKPT. */
12025 /* CPSR is changed to be executed in ARM state, disabling normal
12026 interrupts, entering abort mode. */
12027 /* According to high vector configuration PC is set. */
12028 /* User hits breakpoint and type reverse, in that case, we need to go back with
12029 previous CPSR and Program Counter. */
12030 record_buf[0] = ARM_PS_REGNUM;
12031 record_buf[1] = ARM_LR_REGNUM;
12032 thumb_insn_r->reg_rec_count = 2;
12033 /* We need to save SPSR value, which is not yet done. */
12034 printf_unfiltered (_("Process record does not support instruction "
12035 "0x%0x at address %s.\n"),
12036 thumb_insn_r->arm_insn,
12037 paddress (thumb_insn_r->gdbarch,
12038 thumb_insn_r->this_addr));
12039 return -1;
12040
12041 case 0xf:
12042 /* If-Then, and hints */
12043 break;
12044 default:
12045 return -1;
12046 };
72508ac0
PO
12047 }
12048
12049 REG_ALLOC (thumb_insn_r->arm_regs, thumb_insn_r->reg_rec_count, record_buf);
12050 MEM_ALLOC (thumb_insn_r->arm_mems, thumb_insn_r->mem_rec_count,
12051 record_buf_mem);
12052
12053 return 0;
12054}
12055
12056/* Handling opcode 110 insns. */
12057
12058static int
12059thumb_record_ldm_stm_swi (insn_decode_record *thumb_insn_r)
12060{
12061 struct gdbarch_tdep *tdep = gdbarch_tdep (thumb_insn_r->gdbarch);
12062 struct regcache *reg_cache = thumb_insn_r->regcache;
12063
12064 uint32_t ret = 0; /* function return value: -1:record failure ; 0:success */
12065 uint32_t reg_src1 = 0;
12066 uint32_t opcode1 = 0, opcode2 = 0, register_bits = 0, register_count = 0;
bec2ab5a 12067 uint32_t index = 0, start_address = 0;
72508ac0
PO
12068 uint32_t record_buf[24], record_buf_mem[48];
12069
12070 ULONGEST u_regval = 0;
12071
12072 opcode1 = bits (thumb_insn_r->arm_insn, 8, 12);
12073 opcode2 = bits (thumb_insn_r->arm_insn, 11, 12);
12074
12075 if (1 == opcode2)
12076 {
12077
12078 /* LDMIA. */
12079 register_bits = bits (thumb_insn_r->arm_insn, 0, 7);
12080 /* Get Rn. */
12081 reg_src1 = bits (thumb_insn_r->arm_insn, 8, 10);
12082 while (register_bits)
12083 {
12084 if (register_bits & 0x00000001)
f969241e 12085 record_buf[index++] = register_count;
72508ac0 12086 register_bits = register_bits >> 1;
f969241e 12087 register_count++;
72508ac0 12088 }
f969241e
OJ
12089 record_buf[index++] = reg_src1;
12090 thumb_insn_r->reg_rec_count = index;
72508ac0
PO
12091 }
12092 else if (0 == opcode2)
12093 {
12094 /* It handles both STMIA. */
12095 register_bits = bits (thumb_insn_r->arm_insn, 0, 7);
12096 /* Get Rn. */
12097 reg_src1 = bits (thumb_insn_r->arm_insn, 8, 10);
12098 regcache_raw_read_unsigned (reg_cache, reg_src1, &u_regval);
12099 while (register_bits)
12100 {
12101 if (register_bits & 0x00000001)
12102 register_count++;
12103 register_bits = register_bits >> 1;
12104 }
12105 start_address = u_regval;
12106 thumb_insn_r->mem_rec_count = register_count;
12107 while (register_count)
12108 {
12109 record_buf_mem[(register_count * 2) - 1] = start_address;
12110 record_buf_mem[(register_count * 2) - 2] = 4;
12111 start_address = start_address + 4;
12112 register_count--;
12113 }
12114 }
12115 else if (0x1F == opcode1)
12116 {
12117 /* Handle arm syscall insn. */
97dfe206 12118 if (tdep->arm_syscall_record != NULL)
72508ac0 12119 {
97dfe206
OJ
12120 regcache_raw_read_unsigned (reg_cache, 7, &u_regval);
12121 ret = tdep->arm_syscall_record (reg_cache, u_regval);
72508ac0
PO
12122 }
12123 else
12124 {
12125 printf_unfiltered (_("no syscall record support\n"));
12126 return -1;
12127 }
12128 }
12129
12130 /* B (1), conditional branch is automatically taken care in process_record,
12131 as PC is saved there. */
12132
12133 REG_ALLOC (thumb_insn_r->arm_regs, thumb_insn_r->reg_rec_count, record_buf);
12134 MEM_ALLOC (thumb_insn_r->arm_mems, thumb_insn_r->mem_rec_count,
12135 record_buf_mem);
12136
12137 return ret;
12138}
12139
12140/* Handling opcode 111 insns. */
12141
12142static int
12143thumb_record_branch (insn_decode_record *thumb_insn_r)
12144{
12145 uint32_t record_buf[8];
12146 uint32_t bits_h = 0;
12147
12148 bits_h = bits (thumb_insn_r->arm_insn, 11, 12);
12149
12150 if (2 == bits_h || 3 == bits_h)
12151 {
12152 /* BL */
12153 record_buf[0] = ARM_LR_REGNUM;
12154 thumb_insn_r->reg_rec_count = 1;
12155 }
12156 else if (1 == bits_h)
12157 {
12158 /* BLX(1). */
12159 record_buf[0] = ARM_PS_REGNUM;
12160 record_buf[1] = ARM_LR_REGNUM;
12161 thumb_insn_r->reg_rec_count = 2;
12162 }
12163
12164 /* B(2) is automatically taken care in process_record, as PC is
12165 saved there. */
12166
12167 REG_ALLOC (thumb_insn_r->arm_regs, thumb_insn_r->reg_rec_count, record_buf);
12168
12169 return 0;
12170}
12171
c6ec2b30
OJ
12172/* Handler for thumb2 load/store multiple instructions. */
12173
12174static int
12175thumb2_record_ld_st_multiple (insn_decode_record *thumb2_insn_r)
12176{
12177 struct regcache *reg_cache = thumb2_insn_r->regcache;
12178
12179 uint32_t reg_rn, op;
12180 uint32_t register_bits = 0, register_count = 0;
12181 uint32_t index = 0, start_address = 0;
12182 uint32_t record_buf[24], record_buf_mem[48];
12183
12184 ULONGEST u_regval = 0;
12185
12186 reg_rn = bits (thumb2_insn_r->arm_insn, 16, 19);
12187 op = bits (thumb2_insn_r->arm_insn, 23, 24);
12188
12189 if (0 == op || 3 == op)
12190 {
12191 if (bit (thumb2_insn_r->arm_insn, INSN_S_L_BIT_NUM))
12192 {
12193 /* Handle RFE instruction. */
12194 record_buf[0] = ARM_PS_REGNUM;
12195 thumb2_insn_r->reg_rec_count = 1;
12196 }
12197 else
12198 {
12199 /* Handle SRS instruction after reading banked SP. */
12200 return arm_record_unsupported_insn (thumb2_insn_r);
12201 }
12202 }
12203 else if (1 == op || 2 == op)
12204 {
12205 if (bit (thumb2_insn_r->arm_insn, INSN_S_L_BIT_NUM))
12206 {
12207 /* Handle LDM/LDMIA/LDMFD and LDMDB/LDMEA instructions. */
12208 register_bits = bits (thumb2_insn_r->arm_insn, 0, 15);
12209 while (register_bits)
12210 {
12211 if (register_bits & 0x00000001)
12212 record_buf[index++] = register_count;
12213
12214 register_count++;
12215 register_bits = register_bits >> 1;
12216 }
12217 record_buf[index++] = reg_rn;
12218 record_buf[index++] = ARM_PS_REGNUM;
12219 thumb2_insn_r->reg_rec_count = index;
12220 }
12221 else
12222 {
12223 /* Handle STM/STMIA/STMEA and STMDB/STMFD. */
12224 register_bits = bits (thumb2_insn_r->arm_insn, 0, 15);
12225 regcache_raw_read_unsigned (reg_cache, reg_rn, &u_regval);
12226 while (register_bits)
12227 {
12228 if (register_bits & 0x00000001)
12229 register_count++;
12230
12231 register_bits = register_bits >> 1;
12232 }
12233
12234 if (1 == op)
12235 {
12236 /* Start address calculation for LDMDB/LDMEA. */
12237 start_address = u_regval;
12238 }
12239 else if (2 == op)
12240 {
12241 /* Start address calculation for LDMDB/LDMEA. */
12242 start_address = u_regval - register_count * 4;
12243 }
12244
12245 thumb2_insn_r->mem_rec_count = register_count;
12246 while (register_count)
12247 {
12248 record_buf_mem[register_count * 2 - 1] = start_address;
12249 record_buf_mem[register_count * 2 - 2] = 4;
12250 start_address = start_address + 4;
12251 register_count--;
12252 }
12253 record_buf[0] = reg_rn;
12254 record_buf[1] = ARM_PS_REGNUM;
12255 thumb2_insn_r->reg_rec_count = 2;
12256 }
12257 }
12258
12259 MEM_ALLOC (thumb2_insn_r->arm_mems, thumb2_insn_r->mem_rec_count,
12260 record_buf_mem);
12261 REG_ALLOC (thumb2_insn_r->arm_regs, thumb2_insn_r->reg_rec_count,
12262 record_buf);
12263 return ARM_RECORD_SUCCESS;
12264}
12265
12266/* Handler for thumb2 load/store (dual/exclusive) and table branch
12267 instructions. */
12268
12269static int
12270thumb2_record_ld_st_dual_ex_tbb (insn_decode_record *thumb2_insn_r)
12271{
12272 struct regcache *reg_cache = thumb2_insn_r->regcache;
12273
12274 uint32_t reg_rd, reg_rn, offset_imm;
12275 uint32_t reg_dest1, reg_dest2;
12276 uint32_t address, offset_addr;
12277 uint32_t record_buf[8], record_buf_mem[8];
12278 uint32_t op1, op2, op3;
c6ec2b30
OJ
12279
12280 ULONGEST u_regval[2];
12281
12282 op1 = bits (thumb2_insn_r->arm_insn, 23, 24);
12283 op2 = bits (thumb2_insn_r->arm_insn, 20, 21);
12284 op3 = bits (thumb2_insn_r->arm_insn, 4, 7);
12285
12286 if (bit (thumb2_insn_r->arm_insn, INSN_S_L_BIT_NUM))
12287 {
12288 if(!(1 == op1 && 1 == op2 && (0 == op3 || 1 == op3)))
12289 {
12290 reg_dest1 = bits (thumb2_insn_r->arm_insn, 12, 15);
12291 record_buf[0] = reg_dest1;
12292 record_buf[1] = ARM_PS_REGNUM;
12293 thumb2_insn_r->reg_rec_count = 2;
12294 }
12295
12296 if (3 == op2 || (op1 & 2) || (1 == op1 && 1 == op2 && 7 == op3))
12297 {
12298 reg_dest2 = bits (thumb2_insn_r->arm_insn, 8, 11);
12299 record_buf[2] = reg_dest2;
12300 thumb2_insn_r->reg_rec_count = 3;
12301 }
12302 }
12303 else
12304 {
12305 reg_rn = bits (thumb2_insn_r->arm_insn, 16, 19);
12306 regcache_raw_read_unsigned (reg_cache, reg_rn, &u_regval[0]);
12307
12308 if (0 == op1 && 0 == op2)
12309 {
12310 /* Handle STREX. */
12311 offset_imm = bits (thumb2_insn_r->arm_insn, 0, 7);
12312 address = u_regval[0] + (offset_imm * 4);
12313 record_buf_mem[0] = 4;
12314 record_buf_mem[1] = address;
12315 thumb2_insn_r->mem_rec_count = 1;
12316 reg_rd = bits (thumb2_insn_r->arm_insn, 0, 3);
12317 record_buf[0] = reg_rd;
12318 thumb2_insn_r->reg_rec_count = 1;
12319 }
12320 else if (1 == op1 && 0 == op2)
12321 {
12322 reg_rd = bits (thumb2_insn_r->arm_insn, 0, 3);
12323 record_buf[0] = reg_rd;
12324 thumb2_insn_r->reg_rec_count = 1;
12325 address = u_regval[0];
12326 record_buf_mem[1] = address;
12327
12328 if (4 == op3)
12329 {
12330 /* Handle STREXB. */
12331 record_buf_mem[0] = 1;
12332 thumb2_insn_r->mem_rec_count = 1;
12333 }
12334 else if (5 == op3)
12335 {
12336 /* Handle STREXH. */
12337 record_buf_mem[0] = 2 ;
12338 thumb2_insn_r->mem_rec_count = 1;
12339 }
12340 else if (7 == op3)
12341 {
12342 /* Handle STREXD. */
12343 address = u_regval[0];
12344 record_buf_mem[0] = 4;
12345 record_buf_mem[2] = 4;
12346 record_buf_mem[3] = address + 4;
12347 thumb2_insn_r->mem_rec_count = 2;
12348 }
12349 }
12350 else
12351 {
12352 offset_imm = bits (thumb2_insn_r->arm_insn, 0, 7);
12353
12354 if (bit (thumb2_insn_r->arm_insn, 24))
12355 {
12356 if (bit (thumb2_insn_r->arm_insn, 23))
12357 offset_addr = u_regval[0] + (offset_imm * 4);
12358 else
12359 offset_addr = u_regval[0] - (offset_imm * 4);
12360
12361 address = offset_addr;
12362 }
12363 else
12364 address = u_regval[0];
12365
12366 record_buf_mem[0] = 4;
12367 record_buf_mem[1] = address;
12368 record_buf_mem[2] = 4;
12369 record_buf_mem[3] = address + 4;
12370 thumb2_insn_r->mem_rec_count = 2;
12371 record_buf[0] = reg_rn;
12372 thumb2_insn_r->reg_rec_count = 1;
12373 }
12374 }
12375
12376 REG_ALLOC (thumb2_insn_r->arm_regs, thumb2_insn_r->reg_rec_count,
12377 record_buf);
12378 MEM_ALLOC (thumb2_insn_r->arm_mems, thumb2_insn_r->mem_rec_count,
12379 record_buf_mem);
12380 return ARM_RECORD_SUCCESS;
12381}
12382
12383/* Handler for thumb2 data processing (shift register and modified immediate)
12384 instructions. */
12385
12386static int
12387thumb2_record_data_proc_sreg_mimm (insn_decode_record *thumb2_insn_r)
12388{
12389 uint32_t reg_rd, op;
12390 uint32_t record_buf[8];
12391
12392 op = bits (thumb2_insn_r->arm_insn, 21, 24);
12393 reg_rd = bits (thumb2_insn_r->arm_insn, 8, 11);
12394
12395 if ((0 == op || 4 == op || 8 == op || 13 == op) && 15 == reg_rd)
12396 {
12397 record_buf[0] = ARM_PS_REGNUM;
12398 thumb2_insn_r->reg_rec_count = 1;
12399 }
12400 else
12401 {
12402 record_buf[0] = reg_rd;
12403 record_buf[1] = ARM_PS_REGNUM;
12404 thumb2_insn_r->reg_rec_count = 2;
12405 }
12406
12407 REG_ALLOC (thumb2_insn_r->arm_regs, thumb2_insn_r->reg_rec_count,
12408 record_buf);
12409 return ARM_RECORD_SUCCESS;
12410}
12411
12412/* Generic handler for thumb2 instructions which effect destination and PS
12413 registers. */
12414
12415static int
12416thumb2_record_ps_dest_generic (insn_decode_record *thumb2_insn_r)
12417{
12418 uint32_t reg_rd;
12419 uint32_t record_buf[8];
12420
12421 reg_rd = bits (thumb2_insn_r->arm_insn, 8, 11);
12422
12423 record_buf[0] = reg_rd;
12424 record_buf[1] = ARM_PS_REGNUM;
12425 thumb2_insn_r->reg_rec_count = 2;
12426
12427 REG_ALLOC (thumb2_insn_r->arm_regs, thumb2_insn_r->reg_rec_count,
12428 record_buf);
12429 return ARM_RECORD_SUCCESS;
12430}
12431
12432/* Handler for thumb2 branch and miscellaneous control instructions. */
12433
12434static int
12435thumb2_record_branch_misc_cntrl (insn_decode_record *thumb2_insn_r)
12436{
12437 uint32_t op, op1, op2;
12438 uint32_t record_buf[8];
12439
12440 op = bits (thumb2_insn_r->arm_insn, 20, 26);
12441 op1 = bits (thumb2_insn_r->arm_insn, 12, 14);
12442 op2 = bits (thumb2_insn_r->arm_insn, 8, 11);
12443
12444 /* Handle MSR insn. */
12445 if (!(op1 & 0x2) && 0x38 == op)
12446 {
12447 if (!(op2 & 0x3))
12448 {
12449 /* CPSR is going to be changed. */
12450 record_buf[0] = ARM_PS_REGNUM;
12451 thumb2_insn_r->reg_rec_count = 1;
12452 }
12453 else
12454 {
12455 arm_record_unsupported_insn(thumb2_insn_r);
12456 return -1;
12457 }
12458 }
12459 else if (4 == (op1 & 0x5) || 5 == (op1 & 0x5))
12460 {
12461 /* BLX. */
12462 record_buf[0] = ARM_PS_REGNUM;
12463 record_buf[1] = ARM_LR_REGNUM;
12464 thumb2_insn_r->reg_rec_count = 2;
12465 }
12466
12467 REG_ALLOC (thumb2_insn_r->arm_regs, thumb2_insn_r->reg_rec_count,
12468 record_buf);
12469 return ARM_RECORD_SUCCESS;
12470}
12471
12472/* Handler for thumb2 store single data item instructions. */
12473
12474static int
12475thumb2_record_str_single_data (insn_decode_record *thumb2_insn_r)
12476{
12477 struct regcache *reg_cache = thumb2_insn_r->regcache;
12478
12479 uint32_t reg_rn, reg_rm, offset_imm, shift_imm;
12480 uint32_t address, offset_addr;
12481 uint32_t record_buf[8], record_buf_mem[8];
12482 uint32_t op1, op2;
12483
12484 ULONGEST u_regval[2];
12485
12486 op1 = bits (thumb2_insn_r->arm_insn, 21, 23);
12487 op2 = bits (thumb2_insn_r->arm_insn, 6, 11);
12488 reg_rn = bits (thumb2_insn_r->arm_insn, 16, 19);
12489 regcache_raw_read_unsigned (reg_cache, reg_rn, &u_regval[0]);
12490
12491 if (bit (thumb2_insn_r->arm_insn, 23))
12492 {
12493 /* T2 encoding. */
12494 offset_imm = bits (thumb2_insn_r->arm_insn, 0, 11);
12495 offset_addr = u_regval[0] + offset_imm;
12496 address = offset_addr;
12497 }
12498 else
12499 {
12500 /* T3 encoding. */
12501 if ((0 == op1 || 1 == op1 || 2 == op1) && !(op2 & 0x20))
12502 {
12503 /* Handle STRB (register). */
12504 reg_rm = bits (thumb2_insn_r->arm_insn, 0, 3);
12505 regcache_raw_read_unsigned (reg_cache, reg_rm, &u_regval[1]);
12506 shift_imm = bits (thumb2_insn_r->arm_insn, 4, 5);
12507 offset_addr = u_regval[1] << shift_imm;
12508 address = u_regval[0] + offset_addr;
12509 }
12510 else
12511 {
12512 offset_imm = bits (thumb2_insn_r->arm_insn, 0, 7);
12513 if (bit (thumb2_insn_r->arm_insn, 10))
12514 {
12515 if (bit (thumb2_insn_r->arm_insn, 9))
12516 offset_addr = u_regval[0] + offset_imm;
12517 else
12518 offset_addr = u_regval[0] - offset_imm;
12519
12520 address = offset_addr;
12521 }
12522 else
12523 address = u_regval[0];
12524 }
12525 }
12526
12527 switch (op1)
12528 {
12529 /* Store byte instructions. */
12530 case 4:
12531 case 0:
12532 record_buf_mem[0] = 1;
12533 break;
12534 /* Store half word instructions. */
12535 case 1:
12536 case 5:
12537 record_buf_mem[0] = 2;
12538 break;
12539 /* Store word instructions. */
12540 case 2:
12541 case 6:
12542 record_buf_mem[0] = 4;
12543 break;
12544
12545 default:
12546 gdb_assert_not_reached ("no decoding pattern found");
12547 break;
12548 }
12549
12550 record_buf_mem[1] = address;
12551 thumb2_insn_r->mem_rec_count = 1;
12552 record_buf[0] = reg_rn;
12553 thumb2_insn_r->reg_rec_count = 1;
12554
12555 REG_ALLOC (thumb2_insn_r->arm_regs, thumb2_insn_r->reg_rec_count,
12556 record_buf);
12557 MEM_ALLOC (thumb2_insn_r->arm_mems, thumb2_insn_r->mem_rec_count,
12558 record_buf_mem);
12559 return ARM_RECORD_SUCCESS;
12560}
12561
12562/* Handler for thumb2 load memory hints instructions. */
12563
12564static int
12565thumb2_record_ld_mem_hints (insn_decode_record *thumb2_insn_r)
12566{
12567 uint32_t record_buf[8];
12568 uint32_t reg_rt, reg_rn;
12569
12570 reg_rt = bits (thumb2_insn_r->arm_insn, 12, 15);
12571 reg_rn = bits (thumb2_insn_r->arm_insn, 16, 19);
12572
12573 if (ARM_PC_REGNUM != reg_rt)
12574 {
12575 record_buf[0] = reg_rt;
12576 record_buf[1] = reg_rn;
12577 record_buf[2] = ARM_PS_REGNUM;
12578 thumb2_insn_r->reg_rec_count = 3;
12579
12580 REG_ALLOC (thumb2_insn_r->arm_regs, thumb2_insn_r->reg_rec_count,
12581 record_buf);
12582 return ARM_RECORD_SUCCESS;
12583 }
12584
12585 return ARM_RECORD_FAILURE;
12586}
12587
12588/* Handler for thumb2 load word instructions. */
12589
12590static int
12591thumb2_record_ld_word (insn_decode_record *thumb2_insn_r)
12592{
c6ec2b30
OJ
12593 uint32_t record_buf[8];
12594
12595 record_buf[0] = bits (thumb2_insn_r->arm_insn, 12, 15);
12596 record_buf[1] = ARM_PS_REGNUM;
12597 thumb2_insn_r->reg_rec_count = 2;
12598
12599 REG_ALLOC (thumb2_insn_r->arm_regs, thumb2_insn_r->reg_rec_count,
12600 record_buf);
12601 return ARM_RECORD_SUCCESS;
12602}
12603
12604/* Handler for thumb2 long multiply, long multiply accumulate, and
12605 divide instructions. */
12606
12607static int
12608thumb2_record_lmul_lmla_div (insn_decode_record *thumb2_insn_r)
12609{
12610 uint32_t opcode1 = 0, opcode2 = 0;
12611 uint32_t record_buf[8];
c6ec2b30
OJ
12612
12613 opcode1 = bits (thumb2_insn_r->arm_insn, 20, 22);
12614 opcode2 = bits (thumb2_insn_r->arm_insn, 4, 7);
12615
12616 if (0 == opcode1 || 2 == opcode1 || (opcode1 >= 4 && opcode1 <= 6))
12617 {
12618 /* Handle SMULL, UMULL, SMULAL. */
12619 /* Handle SMLAL(S), SMULL(S), UMLAL(S), UMULL(S). */
12620 record_buf[0] = bits (thumb2_insn_r->arm_insn, 16, 19);
12621 record_buf[1] = bits (thumb2_insn_r->arm_insn, 12, 15);
12622 record_buf[2] = ARM_PS_REGNUM;
12623 thumb2_insn_r->reg_rec_count = 3;
12624 }
12625 else if (1 == opcode1 || 3 == opcode2)
12626 {
12627 /* Handle SDIV and UDIV. */
12628 record_buf[0] = bits (thumb2_insn_r->arm_insn, 16, 19);
12629 record_buf[1] = bits (thumb2_insn_r->arm_insn, 12, 15);
12630 record_buf[2] = ARM_PS_REGNUM;
12631 thumb2_insn_r->reg_rec_count = 3;
12632 }
12633 else
12634 return ARM_RECORD_FAILURE;
12635
12636 REG_ALLOC (thumb2_insn_r->arm_regs, thumb2_insn_r->reg_rec_count,
12637 record_buf);
12638 return ARM_RECORD_SUCCESS;
12639}
12640
60cc5e93
OJ
12641/* Record handler for thumb32 coprocessor instructions. */
12642
12643static int
12644thumb2_record_coproc_insn (insn_decode_record *thumb2_insn_r)
12645{
12646 if (bit (thumb2_insn_r->arm_insn, 25))
12647 return arm_record_coproc_data_proc (thumb2_insn_r);
12648 else
12649 return arm_record_asimd_vfp_coproc (thumb2_insn_r);
12650}
12651
1e1b6563
OJ
12652/* Record handler for advance SIMD structure load/store instructions. */
12653
12654static int
12655thumb2_record_asimd_struct_ld_st (insn_decode_record *thumb2_insn_r)
12656{
12657 struct regcache *reg_cache = thumb2_insn_r->regcache;
12658 uint32_t l_bit, a_bit, b_bits;
12659 uint32_t record_buf[128], record_buf_mem[128];
bec2ab5a 12660 uint32_t reg_rn, reg_vd, address, f_elem;
1e1b6563
OJ
12661 uint32_t index_r = 0, index_e = 0, bf_regs = 0, index_m = 0, loop_t = 0;
12662 uint8_t f_ebytes;
12663
12664 l_bit = bit (thumb2_insn_r->arm_insn, 21);
12665 a_bit = bit (thumb2_insn_r->arm_insn, 23);
12666 b_bits = bits (thumb2_insn_r->arm_insn, 8, 11);
12667 reg_rn = bits (thumb2_insn_r->arm_insn, 16, 19);
12668 reg_vd = bits (thumb2_insn_r->arm_insn, 12, 15);
12669 reg_vd = (bit (thumb2_insn_r->arm_insn, 22) << 4) | reg_vd;
12670 f_ebytes = (1 << bits (thumb2_insn_r->arm_insn, 6, 7));
1e1b6563
OJ
12671 f_elem = 8 / f_ebytes;
12672
12673 if (!l_bit)
12674 {
12675 ULONGEST u_regval = 0;
12676 regcache_raw_read_unsigned (reg_cache, reg_rn, &u_regval);
12677 address = u_regval;
12678
12679 if (!a_bit)
12680 {
12681 /* Handle VST1. */
12682 if (b_bits == 0x02 || b_bits == 0x0a || (b_bits & 0x0e) == 0x06)
12683 {
12684 if (b_bits == 0x07)
12685 bf_regs = 1;
12686 else if (b_bits == 0x0a)
12687 bf_regs = 2;
12688 else if (b_bits == 0x06)
12689 bf_regs = 3;
12690 else if (b_bits == 0x02)
12691 bf_regs = 4;
12692 else
12693 bf_regs = 0;
12694
12695 for (index_r = 0; index_r < bf_regs; index_r++)
12696 {
12697 for (index_e = 0; index_e < f_elem; index_e++)
12698 {
12699 record_buf_mem[index_m++] = f_ebytes;
12700 record_buf_mem[index_m++] = address;
12701 address = address + f_ebytes;
12702 thumb2_insn_r->mem_rec_count += 1;
12703 }
12704 }
12705 }
12706 /* Handle VST2. */
12707 else if (b_bits == 0x03 || (b_bits & 0x0e) == 0x08)
12708 {
12709 if (b_bits == 0x09 || b_bits == 0x08)
12710 bf_regs = 1;
12711 else if (b_bits == 0x03)
12712 bf_regs = 2;
12713 else
12714 bf_regs = 0;
12715
12716 for (index_r = 0; index_r < bf_regs; index_r++)
12717 for (index_e = 0; index_e < f_elem; index_e++)
12718 {
12719 for (loop_t = 0; loop_t < 2; loop_t++)
12720 {
12721 record_buf_mem[index_m++] = f_ebytes;
12722 record_buf_mem[index_m++] = address + (loop_t * f_ebytes);
12723 thumb2_insn_r->mem_rec_count += 1;
12724 }
12725 address = address + (2 * f_ebytes);
12726 }
12727 }
12728 /* Handle VST3. */
12729 else if ((b_bits & 0x0e) == 0x04)
12730 {
12731 for (index_e = 0; index_e < f_elem; index_e++)
12732 {
12733 for (loop_t = 0; loop_t < 3; loop_t++)
12734 {
12735 record_buf_mem[index_m++] = f_ebytes;
12736 record_buf_mem[index_m++] = address + (loop_t * f_ebytes);
12737 thumb2_insn_r->mem_rec_count += 1;
12738 }
12739 address = address + (3 * f_ebytes);
12740 }
12741 }
12742 /* Handle VST4. */
12743 else if (!(b_bits & 0x0e))
12744 {
12745 for (index_e = 0; index_e < f_elem; index_e++)
12746 {
12747 for (loop_t = 0; loop_t < 4; loop_t++)
12748 {
12749 record_buf_mem[index_m++] = f_ebytes;
12750 record_buf_mem[index_m++] = address + (loop_t * f_ebytes);
12751 thumb2_insn_r->mem_rec_count += 1;
12752 }
12753 address = address + (4 * f_ebytes);
12754 }
12755 }
12756 }
12757 else
12758 {
12759 uint8_t bft_size = bits (thumb2_insn_r->arm_insn, 10, 11);
12760
12761 if (bft_size == 0x00)
12762 f_ebytes = 1;
12763 else if (bft_size == 0x01)
12764 f_ebytes = 2;
12765 else if (bft_size == 0x02)
12766 f_ebytes = 4;
12767 else
12768 f_ebytes = 0;
12769
12770 /* Handle VST1. */
12771 if (!(b_bits & 0x0b) || b_bits == 0x08)
12772 thumb2_insn_r->mem_rec_count = 1;
12773 /* Handle VST2. */
12774 else if ((b_bits & 0x0b) == 0x01 || b_bits == 0x09)
12775 thumb2_insn_r->mem_rec_count = 2;
12776 /* Handle VST3. */
12777 else if ((b_bits & 0x0b) == 0x02 || b_bits == 0x0a)
12778 thumb2_insn_r->mem_rec_count = 3;
12779 /* Handle VST4. */
12780 else if ((b_bits & 0x0b) == 0x03 || b_bits == 0x0b)
12781 thumb2_insn_r->mem_rec_count = 4;
12782
12783 for (index_m = 0; index_m < thumb2_insn_r->mem_rec_count; index_m++)
12784 {
12785 record_buf_mem[index_m] = f_ebytes;
12786 record_buf_mem[index_m] = address + (index_m * f_ebytes);
12787 }
12788 }
12789 }
12790 else
12791 {
12792 if (!a_bit)
12793 {
12794 /* Handle VLD1. */
12795 if (b_bits == 0x02 || b_bits == 0x0a || (b_bits & 0x0e) == 0x06)
12796 thumb2_insn_r->reg_rec_count = 1;
12797 /* Handle VLD2. */
12798 else if (b_bits == 0x03 || (b_bits & 0x0e) == 0x08)
12799 thumb2_insn_r->reg_rec_count = 2;
12800 /* Handle VLD3. */
12801 else if ((b_bits & 0x0e) == 0x04)
12802 thumb2_insn_r->reg_rec_count = 3;
12803 /* Handle VLD4. */
12804 else if (!(b_bits & 0x0e))
12805 thumb2_insn_r->reg_rec_count = 4;
12806 }
12807 else
12808 {
12809 /* Handle VLD1. */
12810 if (!(b_bits & 0x0b) || b_bits == 0x08 || b_bits == 0x0c)
12811 thumb2_insn_r->reg_rec_count = 1;
12812 /* Handle VLD2. */
12813 else if ((b_bits & 0x0b) == 0x01 || b_bits == 0x09 || b_bits == 0x0d)
12814 thumb2_insn_r->reg_rec_count = 2;
12815 /* Handle VLD3. */
12816 else if ((b_bits & 0x0b) == 0x02 || b_bits == 0x0a || b_bits == 0x0e)
12817 thumb2_insn_r->reg_rec_count = 3;
12818 /* Handle VLD4. */
12819 else if ((b_bits & 0x0b) == 0x03 || b_bits == 0x0b || b_bits == 0x0f)
12820 thumb2_insn_r->reg_rec_count = 4;
12821
12822 for (index_r = 0; index_r < thumb2_insn_r->reg_rec_count; index_r++)
12823 record_buf[index_r] = reg_vd + ARM_D0_REGNUM + index_r;
12824 }
12825 }
12826
12827 if (bits (thumb2_insn_r->arm_insn, 0, 3) != 15)
12828 {
12829 record_buf[index_r] = reg_rn;
12830 thumb2_insn_r->reg_rec_count += 1;
12831 }
12832
12833 REG_ALLOC (thumb2_insn_r->arm_regs, thumb2_insn_r->reg_rec_count,
12834 record_buf);
12835 MEM_ALLOC (thumb2_insn_r->arm_mems, thumb2_insn_r->mem_rec_count,
12836 record_buf_mem);
12837 return 0;
12838}
12839
c6ec2b30
OJ
12840/* Decodes thumb2 instruction type and invokes its record handler. */
12841
12842static unsigned int
12843thumb2_record_decode_insn_handler (insn_decode_record *thumb2_insn_r)
12844{
12845 uint32_t op, op1, op2;
12846
12847 op = bit (thumb2_insn_r->arm_insn, 15);
12848 op1 = bits (thumb2_insn_r->arm_insn, 27, 28);
12849 op2 = bits (thumb2_insn_r->arm_insn, 20, 26);
12850
12851 if (op1 == 0x01)
12852 {
12853 if (!(op2 & 0x64 ))
12854 {
12855 /* Load/store multiple instruction. */
12856 return thumb2_record_ld_st_multiple (thumb2_insn_r);
12857 }
b121eeb9 12858 else if ((op2 & 0x64) == 0x4)
c6ec2b30
OJ
12859 {
12860 /* Load/store (dual/exclusive) and table branch instruction. */
12861 return thumb2_record_ld_st_dual_ex_tbb (thumb2_insn_r);
12862 }
b121eeb9 12863 else if ((op2 & 0x60) == 0x20)
c6ec2b30
OJ
12864 {
12865 /* Data-processing (shifted register). */
12866 return thumb2_record_data_proc_sreg_mimm (thumb2_insn_r);
12867 }
12868 else if (op2 & 0x40)
12869 {
12870 /* Co-processor instructions. */
60cc5e93 12871 return thumb2_record_coproc_insn (thumb2_insn_r);
c6ec2b30
OJ
12872 }
12873 }
12874 else if (op1 == 0x02)
12875 {
12876 if (op)
12877 {
12878 /* Branches and miscellaneous control instructions. */
12879 return thumb2_record_branch_misc_cntrl (thumb2_insn_r);
12880 }
12881 else if (op2 & 0x20)
12882 {
12883 /* Data-processing (plain binary immediate) instruction. */
12884 return thumb2_record_ps_dest_generic (thumb2_insn_r);
12885 }
12886 else
12887 {
12888 /* Data-processing (modified immediate). */
12889 return thumb2_record_data_proc_sreg_mimm (thumb2_insn_r);
12890 }
12891 }
12892 else if (op1 == 0x03)
12893 {
12894 if (!(op2 & 0x71 ))
12895 {
12896 /* Store single data item. */
12897 return thumb2_record_str_single_data (thumb2_insn_r);
12898 }
12899 else if (!((op2 & 0x71) ^ 0x10))
12900 {
12901 /* Advanced SIMD or structure load/store instructions. */
1e1b6563 12902 return thumb2_record_asimd_struct_ld_st (thumb2_insn_r);
c6ec2b30
OJ
12903 }
12904 else if (!((op2 & 0x67) ^ 0x01))
12905 {
12906 /* Load byte, memory hints instruction. */
12907 return thumb2_record_ld_mem_hints (thumb2_insn_r);
12908 }
12909 else if (!((op2 & 0x67) ^ 0x03))
12910 {
12911 /* Load halfword, memory hints instruction. */
12912 return thumb2_record_ld_mem_hints (thumb2_insn_r);
12913 }
12914 else if (!((op2 & 0x67) ^ 0x05))
12915 {
12916 /* Load word instruction. */
12917 return thumb2_record_ld_word (thumb2_insn_r);
12918 }
12919 else if (!((op2 & 0x70) ^ 0x20))
12920 {
12921 /* Data-processing (register) instruction. */
12922 return thumb2_record_ps_dest_generic (thumb2_insn_r);
12923 }
12924 else if (!((op2 & 0x78) ^ 0x30))
12925 {
12926 /* Multiply, multiply accumulate, abs diff instruction. */
12927 return thumb2_record_ps_dest_generic (thumb2_insn_r);
12928 }
12929 else if (!((op2 & 0x78) ^ 0x38))
12930 {
12931 /* Long multiply, long multiply accumulate, and divide. */
12932 return thumb2_record_lmul_lmla_div (thumb2_insn_r);
12933 }
12934 else if (op2 & 0x40)
12935 {
12936 /* Co-processor instructions. */
60cc5e93 12937 return thumb2_record_coproc_insn (thumb2_insn_r);
c6ec2b30
OJ
12938 }
12939 }
12940
12941 return -1;
12942}
72508ac0 12943
ffdbe864 12944namespace {
728a7913
YQ
12945/* Abstract memory reader. */
12946
12947class abstract_memory_reader
12948{
12949public:
12950 /* Read LEN bytes of target memory at address MEMADDR, placing the
12951 results in GDB's memory at BUF. Return true on success. */
12952
12953 virtual bool read (CORE_ADDR memaddr, gdb_byte *buf, const size_t len) = 0;
12954};
12955
12956/* Instruction reader from real target. */
12957
12958class instruction_reader : public abstract_memory_reader
12959{
12960 public:
632e107b 12961 bool read (CORE_ADDR memaddr, gdb_byte *buf, const size_t len) override
728a7913
YQ
12962 {
12963 if (target_read_memory (memaddr, buf, len))
12964 return false;
12965 else
12966 return true;
12967 }
12968};
12969
ffdbe864
YQ
12970} // namespace
12971
72508ac0
PO
12972/* Extracts arm/thumb/thumb2 insn depending on the size, and returns 0 on success
12973and positive val on fauilure. */
12974
12975static int
728a7913
YQ
12976extract_arm_insn (abstract_memory_reader& reader,
12977 insn_decode_record *insn_record, uint32_t insn_size)
72508ac0
PO
12978{
12979 gdb_byte buf[insn_size];
12980
12981 memset (&buf[0], 0, insn_size);
12982
728a7913 12983 if (!reader.read (insn_record->this_addr, buf, insn_size))
72508ac0
PO
12984 return 1;
12985 insn_record->arm_insn = (uint32_t) extract_unsigned_integer (&buf[0],
12986 insn_size,
2959fed9 12987 gdbarch_byte_order_for_code (insn_record->gdbarch));
72508ac0
PO
12988 return 0;
12989}
12990
12991typedef int (*sti_arm_hdl_fp_t) (insn_decode_record*);
12992
12993/* Decode arm/thumb insn depending on condition cods and opcodes; and
12994 dispatch it. */
12995
12996static int
728a7913
YQ
12997decode_insn (abstract_memory_reader &reader, insn_decode_record *arm_record,
12998 record_type_t record_type, uint32_t insn_size)
72508ac0
PO
12999{
13000
01e57735
YQ
13001 /* (Starting from numerical 0); bits 25, 26, 27 decodes type of arm
13002 instruction. */
0fa9c223 13003 static const sti_arm_hdl_fp_t arm_handle_insn[8] =
72508ac0
PO
13004 {
13005 arm_record_data_proc_misc_ld_str, /* 000. */
13006 arm_record_data_proc_imm, /* 001. */
13007 arm_record_ld_st_imm_offset, /* 010. */
13008 arm_record_ld_st_reg_offset, /* 011. */
13009 arm_record_ld_st_multiple, /* 100. */
13010 arm_record_b_bl, /* 101. */
60cc5e93 13011 arm_record_asimd_vfp_coproc, /* 110. */
72508ac0
PO
13012 arm_record_coproc_data_proc /* 111. */
13013 };
13014
01e57735
YQ
13015 /* (Starting from numerical 0); bits 13,14,15 decodes type of thumb
13016 instruction. */
0fa9c223 13017 static const sti_arm_hdl_fp_t thumb_handle_insn[8] =
72508ac0
PO
13018 { \
13019 thumb_record_shift_add_sub, /* 000. */
13020 thumb_record_add_sub_cmp_mov, /* 001. */
13021 thumb_record_ld_st_reg_offset, /* 010. */
13022 thumb_record_ld_st_imm_offset, /* 011. */
13023 thumb_record_ld_st_stack, /* 100. */
13024 thumb_record_misc, /* 101. */
13025 thumb_record_ldm_stm_swi, /* 110. */
13026 thumb_record_branch /* 111. */
13027 };
13028
13029 uint32_t ret = 0; /* return value: negative:failure 0:success. */
13030 uint32_t insn_id = 0;
13031
728a7913 13032 if (extract_arm_insn (reader, arm_record, insn_size))
72508ac0
PO
13033 {
13034 if (record_debug)
01e57735
YQ
13035 {
13036 printf_unfiltered (_("Process record: error reading memory at "
13037 "addr %s len = %d.\n"),
13038 paddress (arm_record->gdbarch,
13039 arm_record->this_addr), insn_size);
13040 }
72508ac0
PO
13041 return -1;
13042 }
13043 else if (ARM_RECORD == record_type)
13044 {
13045 arm_record->cond = bits (arm_record->arm_insn, 28, 31);
13046 insn_id = bits (arm_record->arm_insn, 25, 27);
ca92db2d
YQ
13047
13048 if (arm_record->cond == 0xf)
13049 ret = arm_record_extension_space (arm_record);
13050 else
01e57735 13051 {
ca92db2d
YQ
13052 /* If this insn has fallen into extension space
13053 then we need not decode it anymore. */
01e57735
YQ
13054 ret = arm_handle_insn[insn_id] (arm_record);
13055 }
ca92db2d
YQ
13056 if (ret != ARM_RECORD_SUCCESS)
13057 {
13058 arm_record_unsupported_insn (arm_record);
13059 ret = -1;
13060 }
72508ac0
PO
13061 }
13062 else if (THUMB_RECORD == record_type)
13063 {
13064 /* As thumb does not have condition codes, we set negative. */
13065 arm_record->cond = -1;
13066 insn_id = bits (arm_record->arm_insn, 13, 15);
13067 ret = thumb_handle_insn[insn_id] (arm_record);
ca92db2d
YQ
13068 if (ret != ARM_RECORD_SUCCESS)
13069 {
13070 arm_record_unsupported_insn (arm_record);
13071 ret = -1;
13072 }
72508ac0
PO
13073 }
13074 else if (THUMB2_RECORD == record_type)
13075 {
c6ec2b30
OJ
13076 /* As thumb does not have condition codes, we set negative. */
13077 arm_record->cond = -1;
13078
13079 /* Swap first half of 32bit thumb instruction with second half. */
13080 arm_record->arm_insn
01e57735 13081 = (arm_record->arm_insn >> 16) | (arm_record->arm_insn << 16);
c6ec2b30 13082
ca92db2d 13083 ret = thumb2_record_decode_insn_handler (arm_record);
c6ec2b30 13084
ca92db2d 13085 if (ret != ARM_RECORD_SUCCESS)
01e57735
YQ
13086 {
13087 arm_record_unsupported_insn (arm_record);
13088 ret = -1;
13089 }
72508ac0
PO
13090 }
13091 else
13092 {
13093 /* Throw assertion. */
13094 gdb_assert_not_reached ("not a valid instruction, could not decode");
13095 }
13096
13097 return ret;
13098}
13099
b121eeb9
YQ
13100#if GDB_SELF_TEST
13101namespace selftests {
13102
13103/* Provide both 16-bit and 32-bit thumb instructions. */
13104
13105class instruction_reader_thumb : public abstract_memory_reader
13106{
13107public:
13108 template<size_t SIZE>
13109 instruction_reader_thumb (enum bfd_endian endian,
13110 const uint16_t (&insns)[SIZE])
13111 : m_endian (endian), m_insns (insns), m_insns_size (SIZE)
13112 {}
13113
632e107b 13114 bool read (CORE_ADDR memaddr, gdb_byte *buf, const size_t len) override
b121eeb9
YQ
13115 {
13116 SELF_CHECK (len == 4 || len == 2);
13117 SELF_CHECK (memaddr % 2 == 0);
13118 SELF_CHECK ((memaddr / 2) < m_insns_size);
13119
13120 store_unsigned_integer (buf, 2, m_endian, m_insns[memaddr / 2]);
13121 if (len == 4)
13122 {
13123 store_unsigned_integer (&buf[2], 2, m_endian,
13124 m_insns[memaddr / 2 + 1]);
13125 }
13126 return true;
13127 }
13128
13129private:
13130 enum bfd_endian m_endian;
13131 const uint16_t *m_insns;
13132 size_t m_insns_size;
13133};
13134
13135static void
13136arm_record_test (void)
13137{
13138 struct gdbarch_info info;
13139 gdbarch_info_init (&info);
13140 info.bfd_arch_info = bfd_scan_arch ("arm");
13141
13142 struct gdbarch *gdbarch = gdbarch_find_by_info (info);
13143
13144 SELF_CHECK (gdbarch != NULL);
13145
13146 /* 16-bit Thumb instructions. */
13147 {
13148 insn_decode_record arm_record;
13149
13150 memset (&arm_record, 0, sizeof (insn_decode_record));
13151 arm_record.gdbarch = gdbarch;
13152
13153 static const uint16_t insns[] = {
13154 /* db b2 uxtb r3, r3 */
13155 0xb2db,
13156 /* cd 58 ldr r5, [r1, r3] */
13157 0x58cd,
13158 };
13159
13160 enum bfd_endian endian = gdbarch_byte_order_for_code (arm_record.gdbarch);
13161 instruction_reader_thumb reader (endian, insns);
13162 int ret = decode_insn (reader, &arm_record, THUMB_RECORD,
13163 THUMB_INSN_SIZE_BYTES);
13164
13165 SELF_CHECK (ret == 0);
13166 SELF_CHECK (arm_record.mem_rec_count == 0);
13167 SELF_CHECK (arm_record.reg_rec_count == 1);
13168 SELF_CHECK (arm_record.arm_regs[0] == 3);
13169
13170 arm_record.this_addr += 2;
13171 ret = decode_insn (reader, &arm_record, THUMB_RECORD,
13172 THUMB_INSN_SIZE_BYTES);
13173
13174 SELF_CHECK (ret == 0);
13175 SELF_CHECK (arm_record.mem_rec_count == 0);
13176 SELF_CHECK (arm_record.reg_rec_count == 1);
13177 SELF_CHECK (arm_record.arm_regs[0] == 5);
13178 }
13179
13180 /* 32-bit Thumb-2 instructions. */
13181 {
13182 insn_decode_record arm_record;
13183
13184 memset (&arm_record, 0, sizeof (insn_decode_record));
13185 arm_record.gdbarch = gdbarch;
13186
13187 static const uint16_t insns[] = {
13188 /* 1d ee 70 7f mrc 15, 0, r7, cr13, cr0, {3} */
13189 0xee1d, 0x7f70,
13190 };
13191
13192 enum bfd_endian endian = gdbarch_byte_order_for_code (arm_record.gdbarch);
13193 instruction_reader_thumb reader (endian, insns);
13194 int ret = decode_insn (reader, &arm_record, THUMB2_RECORD,
13195 THUMB2_INSN_SIZE_BYTES);
13196
13197 SELF_CHECK (ret == 0);
13198 SELF_CHECK (arm_record.mem_rec_count == 0);
13199 SELF_CHECK (arm_record.reg_rec_count == 1);
13200 SELF_CHECK (arm_record.arm_regs[0] == 7);
13201 }
13202}
13203} // namespace selftests
13204#endif /* GDB_SELF_TEST */
72508ac0
PO
13205
13206/* Cleans up local record registers and memory allocations. */
13207
13208static void
13209deallocate_reg_mem (insn_decode_record *record)
13210{
13211 xfree (record->arm_regs);
13212 xfree (record->arm_mems);
13213}
13214
13215
01e57735 13216/* Parse the current instruction and record the values of the registers and
72508ac0
PO
13217 memory that will be changed in current instruction to record_arch_list".
13218 Return -1 if something is wrong. */
13219
13220int
01e57735
YQ
13221arm_process_record (struct gdbarch *gdbarch, struct regcache *regcache,
13222 CORE_ADDR insn_addr)
72508ac0
PO
13223{
13224
72508ac0
PO
13225 uint32_t no_of_rec = 0;
13226 uint32_t ret = 0; /* return value: -1:record failure ; 0:success */
13227 ULONGEST t_bit = 0, insn_id = 0;
13228
13229 ULONGEST u_regval = 0;
13230
13231 insn_decode_record arm_record;
13232
13233 memset (&arm_record, 0, sizeof (insn_decode_record));
13234 arm_record.regcache = regcache;
13235 arm_record.this_addr = insn_addr;
13236 arm_record.gdbarch = gdbarch;
13237
13238
13239 if (record_debug > 1)
13240 {
13241 fprintf_unfiltered (gdb_stdlog, "Process record: arm_process_record "
01e57735 13242 "addr = %s\n",
72508ac0
PO
13243 paddress (gdbarch, arm_record.this_addr));
13244 }
13245
728a7913
YQ
13246 instruction_reader reader;
13247 if (extract_arm_insn (reader, &arm_record, 2))
72508ac0
PO
13248 {
13249 if (record_debug)
01e57735
YQ
13250 {
13251 printf_unfiltered (_("Process record: error reading memory at "
13252 "addr %s len = %d.\n"),
13253 paddress (arm_record.gdbarch,
13254 arm_record.this_addr), 2);
13255 }
72508ac0
PO
13256 return -1;
13257 }
13258
13259 /* Check the insn, whether it is thumb or arm one. */
13260
13261 t_bit = arm_psr_thumb_bit (arm_record.gdbarch);
13262 regcache_raw_read_unsigned (arm_record.regcache, ARM_PS_REGNUM, &u_regval);
13263
13264
13265 if (!(u_regval & t_bit))
13266 {
13267 /* We are decoding arm insn. */
728a7913 13268 ret = decode_insn (reader, &arm_record, ARM_RECORD, ARM_INSN_SIZE_BYTES);
72508ac0
PO
13269 }
13270 else
13271 {
13272 insn_id = bits (arm_record.arm_insn, 11, 15);
13273 /* is it thumb2 insn? */
13274 if ((0x1D == insn_id) || (0x1E == insn_id) || (0x1F == insn_id))
01e57735 13275 {
728a7913 13276 ret = decode_insn (reader, &arm_record, THUMB2_RECORD,
01e57735
YQ
13277 THUMB2_INSN_SIZE_BYTES);
13278 }
72508ac0 13279 else
01e57735
YQ
13280 {
13281 /* We are decoding thumb insn. */
728a7913
YQ
13282 ret = decode_insn (reader, &arm_record, THUMB_RECORD,
13283 THUMB_INSN_SIZE_BYTES);
01e57735 13284 }
72508ac0
PO
13285 }
13286
13287 if (0 == ret)
13288 {
13289 /* Record registers. */
25ea693b 13290 record_full_arch_list_add_reg (arm_record.regcache, ARM_PC_REGNUM);
72508ac0 13291 if (arm_record.arm_regs)
01e57735
YQ
13292 {
13293 for (no_of_rec = 0; no_of_rec < arm_record.reg_rec_count; no_of_rec++)
13294 {
13295 if (record_full_arch_list_add_reg
25ea693b 13296 (arm_record.regcache , arm_record.arm_regs[no_of_rec]))
01e57735
YQ
13297 ret = -1;
13298 }
13299 }
72508ac0
PO
13300 /* Record memories. */
13301 if (arm_record.arm_mems)
01e57735
YQ
13302 {
13303 for (no_of_rec = 0; no_of_rec < arm_record.mem_rec_count; no_of_rec++)
13304 {
13305 if (record_full_arch_list_add_mem
13306 ((CORE_ADDR)arm_record.arm_mems[no_of_rec].addr,
25ea693b 13307 arm_record.arm_mems[no_of_rec].len))
01e57735
YQ
13308 ret = -1;
13309 }
13310 }
72508ac0 13311
25ea693b 13312 if (record_full_arch_list_add_end ())
01e57735 13313 ret = -1;
72508ac0
PO
13314 }
13315
13316
13317 deallocate_reg_mem (&arm_record);
13318
13319 return ret;
13320}
d105cce5
AH
13321
13322/* See arm-tdep.h. */
13323
13324const target_desc *
13325arm_read_description (arm_fp_type fp_type)
13326{
13327 struct target_desc *tdesc = tdesc_arm_list[fp_type];
13328
13329 if (tdesc == nullptr)
13330 {
13331 tdesc = arm_create_target_description (fp_type);
13332 tdesc_arm_list[fp_type] = tdesc;
13333 }
13334
13335 return tdesc;
13336}
13337
13338/* See arm-tdep.h. */
13339
13340const target_desc *
13341arm_read_mprofile_description (arm_m_profile_type m_type)
13342{
13343 struct target_desc *tdesc = tdesc_arm_mprofile_list[m_type];
13344
13345 if (tdesc == nullptr)
13346 {
13347 tdesc = arm_create_mprofile_target_description (m_type);
13348 tdesc_arm_mprofile_list[m_type] = tdesc;
13349 }
13350
13351 return tdesc;
13352}
This page took 2.266864 seconds and 4 git commands to generate.