* NEWS: Mention ARM VFP support.
[deliverable/binutils-gdb.git] / gdb / arm-tdep.h
CommitLineData
34e8f22d 1/* Common target dependent code for GDB on ARM systems.
0fb0cc75 2 Copyright (C) 2002, 2003, 2007, 2008, 2009 Free Software Foundation, Inc.
34e8f22d
RE
3
4 This file is part of GDB.
5
6 This program is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
a9762ec7 8 the Free Software Foundation; either version 3 of the License, or
34e8f22d
RE
9 (at your option) any later version.
10
11 This program is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
a9762ec7 17 along with this program. If not, see <http://www.gnu.org/licenses/>. */
34e8f22d 18
47ccd048
MK
19#ifndef ARM_TDEP_H
20#define ARM_TDEP_H
21
cb587d83 22/* Forward declarations. */
47ccd048 23struct gdbarch;
cb587d83
DJ
24struct regset;
25
7157eed4 26/* Register numbers of various important registers. */
34e8f22d 27
47a73475
MS
28enum gdb_regnum {
29 ARM_A1_REGNUM = 0, /* first integer-like argument */
30 ARM_A4_REGNUM = 3, /* last integer-like argument */
31 ARM_AP_REGNUM = 11,
4be43953 32 ARM_IP_REGNUM = 12,
47a73475
MS
33 ARM_SP_REGNUM = 13, /* Contains address of top of stack */
34 ARM_LR_REGNUM = 14, /* address to return to from a function call */
35 ARM_PC_REGNUM = 15, /* Contains program counter */
36 ARM_F0_REGNUM = 16, /* first floating point register */
37 ARM_F3_REGNUM = 19, /* last floating point argument register */
38 ARM_F7_REGNUM = 23, /* last floating point register */
39 ARM_FPS_REGNUM = 24, /* floating point status register */
40 ARM_PS_REGNUM = 25, /* Contains processor status */
ff6f572f
DJ
41 ARM_WR0_REGNUM, /* WMMX data registers. */
42 ARM_WR15_REGNUM = ARM_WR0_REGNUM + 15,
43 ARM_WC0_REGNUM, /* WMMX control registers. */
44 ARM_WCSSF_REGNUM = ARM_WC0_REGNUM + 2,
45 ARM_WCASF_REGNUM = ARM_WC0_REGNUM + 3,
46 ARM_WC7_REGNUM = ARM_WC0_REGNUM + 7,
47 ARM_WCGR0_REGNUM, /* WMMX general purpose registers. */
48 ARM_WCGR3_REGNUM = ARM_WCGR0_REGNUM + 3,
49 ARM_WCGR7_REGNUM = ARM_WCGR0_REGNUM + 7,
58d6951d
DJ
50 ARM_D0_REGNUM, /* VFP double-precision registers. */
51 ARM_D31_REGNUM = ARM_D0_REGNUM + 31,
ff6f572f
DJ
52
53 ARM_NUM_REGS,
54
55 /* Other useful registers. */
47a73475
MS
56 ARM_FP_REGNUM = 11, /* Frame register in ARM code, if used. */
57 THUMB_FP_REGNUM = 7, /* Frame register in Thumb code, if used. */
58 ARM_NUM_ARG_REGS = 4,
59 ARM_LAST_ARG_REGNUM = ARM_A4_REGNUM,
60 ARM_NUM_FP_ARG_REGS = 4,
61 ARM_LAST_FP_ARG_REGNUM = ARM_F3_REGNUM
62};
34e8f22d 63
34e8f22d 64/* Size of integer registers. */
7a5ea0d4 65#define INT_REGISTER_SIZE 4
34e8f22d
RE
66
67/* Say how long FP registers are. Used for documentation purposes and
68 code readability in this header. IEEE extended doubles are 80
69 bits. DWORD aligned they use 96 bits. */
7a5ea0d4 70#define FP_REGISTER_SIZE 12
34e8f22d 71
34e8f22d 72/* Number of machine registers. The only define actually required
f57d151a 73 is gdbarch_num_regs. The other definitions are used for documentation
34e8f22d
RE
74 purposes and code readability. */
75/* For 26 bit ARM code, a fake copy of the PC is placed in register 25 (PS)
76 (and called PS for processor status) so the status bits can be cleared
77 from the PC (register 15). For 32 bit ARM code, a copy of CPSR is placed
78 in PS. */
79#define NUM_FREGS 8 /* Number of floating point registers. */
80#define NUM_SREGS 2 /* Number of status registers. */
81#define NUM_GREGS 16 /* Number of general purpose registers. */
82
83
84/* Instruction condition field values. */
85#define INST_EQ 0x0
86#define INST_NE 0x1
87#define INST_CS 0x2
88#define INST_CC 0x3
89#define INST_MI 0x4
90#define INST_PL 0x5
91#define INST_VS 0x6
92#define INST_VC 0x7
93#define INST_HI 0x8
94#define INST_LS 0x9
95#define INST_GE 0xa
96#define INST_LT 0xb
97#define INST_GT 0xc
98#define INST_LE 0xd
99#define INST_AL 0xe
100#define INST_NV 0xf
101
102#define FLAG_N 0x80000000
103#define FLAG_Z 0x40000000
104#define FLAG_C 0x20000000
105#define FLAG_V 0x10000000
106
b39cc962
DJ
107#define CPSR_T 0x20
108
08216dd7
RE
109/* Type of floating-point code in use by inferior. There are really 3 models
110 that are traditionally supported (plus the endianness issue), but gcc can
111 only generate 2 of those. The third is APCS_FLOAT, where arguments to
112 functions are passed in floating-point registers.
113
fd50bc42
RE
114 In addition to the traditional models, VFP adds two more.
115
116 If you update this enum, don't forget to update fp_model_strings in
117 arm-tdep.c. */
08216dd7
RE
118
119enum arm_float_model
120{
fd50bc42
RE
121 ARM_FLOAT_AUTO, /* Automatic detection. Do not set in tdep. */
122 ARM_FLOAT_SOFT_FPA, /* Traditional soft-float (mixed-endian on LE ARM). */
123 ARM_FLOAT_FPA, /* FPA co-processor. GCC calling convention. */
124 ARM_FLOAT_SOFT_VFP, /* Soft-float with pure-endian doubles. */
125 ARM_FLOAT_VFP, /* Full VFP calling convention. */
126 ARM_FLOAT_LAST /* Keep at end. */
08216dd7
RE
127};
128
28e97307
DJ
129/* ABI used by the inferior. */
130enum arm_abi_kind
131{
132 ARM_ABI_AUTO,
133 ARM_ABI_APCS,
134 ARM_ABI_AAPCS,
135 ARM_ABI_LAST
136};
fd50bc42 137
7c00367c
MK
138/* Convention for returning structures. */
139
140enum struct_return
141{
142 pcc_struct_return, /* Return "short" structures in memory. */
143 reg_struct_return /* Return "short" structures in registers. */
144};
145
97e03143
RE
146/* Target-dependent structure in gdbarch. */
147struct gdbarch_tdep
148{
28e97307
DJ
149 /* The ABI for this architecture. It should never be set to
150 ARM_ABI_AUTO. */
151 enum arm_abi_kind arm_abi;
152
08216dd7
RE
153 enum arm_float_model fp_model; /* Floating point calling conventions. */
154
ff6f572f 155 int have_fpa_registers; /* Does the target report the FPA registers? */
58d6951d
DJ
156 int have_vfp_registers; /* Does the target report the VFP registers? */
157 int have_vfp_pseudos; /* Are we synthesizing the single precision
158 VFP registers? */
159 int have_neon_pseudos; /* Are we synthesizing the quad precision
160 NEON registers? Requires
161 have_vfp_pseudos. */
162 int have_neon; /* Do we have a NEON unit? */
ff6f572f 163
97e03143
RE
164 CORE_ADDR lowest_pc; /* Lowest address at which instructions
165 will appear. */
9df628e0
RE
166
167 const char *arm_breakpoint; /* Breakpoint pattern for an ARM insn. */
168 int arm_breakpoint_size; /* And its size. */
169 const char *thumb_breakpoint; /* Breakpoint pattern for an ARM insn. */
170 int thumb_breakpoint_size; /* And its size. */
171
172 int jb_pc; /* Offset to PC value in jump buffer.
173 If this is negative, longjmp support
174 will be disabled. */
175 size_t jb_elt_size; /* And the size of each entry in the buf. */
cb587d83 176
7c00367c
MK
177 /* Convention for returning structures. */
178 enum struct_return struct_return;
179
cb587d83
DJ
180 /* Cached core file helpers. */
181 struct regset *gregset, *fpregset;
27067745
UW
182
183 /* ISA-specific data types. */
184 struct type *arm_ext_type;
58d6951d
DJ
185 struct type *neon_double_type;
186 struct type *neon_quad_type;
97e03143
RE
187};
188
7c00367c 189
6dc13412 190CORE_ADDR arm_skip_stub (struct frame_info *, CORE_ADDR);
daddc3c1 191CORE_ADDR arm_get_next_pc (struct frame_info *, CORE_ADDR);
0b1b3e42 192int arm_software_single_step (struct frame_info *);
190dce09 193
47ccd048
MK
194/* Functions exported from armbsd-tdep.h. */
195
196/* Return the appropriate register set for the core section identified
197 by SECT_NAME and SECT_SIZE. */
198
199extern const struct regset *
200 armbsd_regset_from_core_section (struct gdbarch *gdbarch,
201 const char *sect_name, size_t sect_size);
202
203#endif /* arm-tdep.h */
This page took 0.511783 seconds and 4 git commands to generate.