Rename gdbarch_update() to gdbarch_update_p()
[deliverable/binutils-gdb.git] / gdb / d10v-tdep.c
CommitLineData
c906108c 1/* Target-dependent code for Mitsubishi D10V, for GDB.
d9fcf2fb 2 Copyright (C) 1996, 1997, 2000 Free Software Foundation, Inc.
c906108c 3
c5aa993b 4 This file is part of GDB.
c906108c 5
c5aa993b
JM
6 This program is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 2 of the License, or
9 (at your option) any later version.
c906108c 10
c5aa993b
JM
11 This program is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
c906108c 15
c5aa993b
JM
16 You should have received a copy of the GNU General Public License
17 along with this program; if not, write to the Free Software
18 Foundation, Inc., 59 Temple Place - Suite 330,
19 Boston, MA 02111-1307, USA. */
c906108c
SS
20
21/* Contributed by Martin Hunt, hunt@cygnus.com */
22
23#include "defs.h"
24#include "frame.h"
25#include "obstack.h"
26#include "symtab.h"
27#include "gdbtypes.h"
28#include "gdbcmd.h"
29#include "gdbcore.h"
30#include "gdb_string.h"
31#include "value.h"
32#include "inferior.h"
c5aa993b 33#include "dis-asm.h"
c906108c
SS
34#include "symfile.h"
35#include "objfiles.h"
104c1213 36#include "language.h"
28d069e6 37#include "arch-utils.h"
c906108c 38
f0d4cc9e 39#include "floatformat.h"
4ce44c66
JM
40#include "sim-d10v.h"
41
42#undef XMALLOC
43#define XMALLOC(TYPE) ((TYPE*) xmalloc (sizeof (TYPE)))
44
cce74817 45struct frame_extra_info
c5aa993b
JM
46 {
47 CORE_ADDR return_pc;
48 int frameless;
49 int size;
50 };
cce74817 51
4ce44c66
JM
52struct gdbarch_tdep
53 {
54 int a0_regnum;
55 int nr_dmap_regs;
56 unsigned long (*dmap_register) (int nr);
57 unsigned long (*imap_register) (int nr);
4ce44c66
JM
58 };
59
60/* These are the addresses the D10V-EVA board maps data and
61 instruction memory to. */
cce74817 62
cff3e48b 63#define DMEM_START 0x2000000
cce74817
JM
64#define IMEM_START 0x1000000
65#define STACK_START 0x0007ffe
66
4ce44c66
JM
67/* d10v register names. */
68
69enum
70 {
71 R0_REGNUM = 0,
72 LR_REGNUM = 13,
73 PSW_REGNUM = 16,
74 NR_IMAP_REGS = 2,
75 NR_A_REGS = 2
76 };
77#define NR_DMAP_REGS (gdbarch_tdep (current_gdbarch)->nr_dmap_regs)
78#define A0_REGNUM (gdbarch_tdep (current_gdbarch)->a0_regnum)
79
80/* d10v calling convention. */
cce74817
JM
81
82#define ARG1_REGNUM R0_REGNUM
83#define ARGN_REGNUM 3
84#define RET1_REGNUM R0_REGNUM
85
392a587b
JM
86/* Local functions */
87
a14ed312 88extern void _initialize_d10v_tdep (void);
392a587b 89
a14ed312 90static void d10v_eva_prepare_to_trace (void);
392a587b 91
a14ed312 92static void d10v_eva_get_trace_data (void);
c906108c 93
a14ed312
KB
94static int prologue_find_regs (unsigned short op, struct frame_info *fi,
95 CORE_ADDR addr);
cce74817 96
a14ed312 97extern void d10v_frame_init_saved_regs (struct frame_info *);
cce74817 98
a14ed312 99static void do_d10v_pop_frame (struct frame_info *fi);
cce74817 100
c906108c
SS
101int
102d10v_frame_chain_valid (chain, frame)
103 CORE_ADDR chain;
c5aa993b 104 struct frame_info *frame; /* not used here */
c906108c
SS
105{
106 return ((chain) != 0 && (frame) != 0 && (frame)->pc > IMEM_START);
107}
108
23964bcd 109static CORE_ADDR
489137c0
AC
110d10v_stack_align (CORE_ADDR len)
111{
112 return (len + 1) & ~1;
113}
c906108c
SS
114
115/* Should we use EXTRACT_STRUCT_VALUE_ADDRESS instead of
116 EXTRACT_RETURN_VALUE? GCC_P is true if compiled with gcc
117 and TYPE is the type (which is known to be struct, union or array).
118
119 The d10v returns anything less than 8 bytes in size in
120 registers. */
121
122int
fba45db2 123d10v_use_struct_convention (int gcc_p, struct type *type)
c906108c
SS
124{
125 return (TYPE_LENGTH (type) > 8);
126}
127
128
392a587b 129unsigned char *
fba45db2 130d10v_breakpoint_from_pc (CORE_ADDR *pcptr, int *lenptr)
392a587b 131{
c5aa993b
JM
132 static unsigned char breakpoint[] =
133 {0x2f, 0x90, 0x5e, 0x00};
392a587b
JM
134 *lenptr = sizeof (breakpoint);
135 return breakpoint;
136}
137
4ce44c66
JM
138/* Map the REG_NR onto an ascii name. Return NULL or an empty string
139 when the reg_nr isn't valid. */
140
141enum ts2_regnums
142 {
143 TS2_IMAP0_REGNUM = 32,
144 TS2_DMAP_REGNUM = 34,
145 TS2_NR_DMAP_REGS = 1,
146 TS2_A0_REGNUM = 35
147 };
148
149static char *
150d10v_ts2_register_name (int reg_nr)
392a587b 151{
c5aa993b
JM
152 static char *register_names[] =
153 {
154 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
155 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
156 "psw", "bpsw", "pc", "bpc", "cr4", "cr5", "cr6", "rpt_c",
157 "rpt_s", "rpt_e", "mod_s", "mod_e", "cr12", "cr13", "iba", "cr15",
158 "imap0", "imap1", "dmap", "a0", "a1"
392a587b
JM
159 };
160 if (reg_nr < 0)
161 return NULL;
162 if (reg_nr >= (sizeof (register_names) / sizeof (*register_names)))
163 return NULL;
c5aa993b 164 return register_names[reg_nr];
392a587b
JM
165}
166
4ce44c66
JM
167enum ts3_regnums
168 {
169 TS3_IMAP0_REGNUM = 36,
170 TS3_DMAP0_REGNUM = 38,
171 TS3_NR_DMAP_REGS = 4,
172 TS3_A0_REGNUM = 32
173 };
174
175static char *
176d10v_ts3_register_name (int reg_nr)
177{
178 static char *register_names[] =
179 {
180 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
181 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
182 "psw", "bpsw", "pc", "bpc", "cr4", "cr5", "cr6", "rpt_c",
183 "rpt_s", "rpt_e", "mod_s", "mod_e", "cr12", "cr13", "iba", "cr15",
184 "a0", "a1",
185 "spi", "spu",
186 "imap0", "imap1",
187 "dmap0", "dmap1", "dmap2", "dmap3"
188 };
189 if (reg_nr < 0)
190 return NULL;
191 if (reg_nr >= (sizeof (register_names) / sizeof (*register_names)))
192 return NULL;
193 return register_names[reg_nr];
194}
195
196/* Access the DMAP/IMAP registers in a target independant way. */
197
198static unsigned long
199d10v_ts2_dmap_register (int reg_nr)
200{
201 switch (reg_nr)
202 {
203 case 0:
204 case 1:
205 return 0x2000;
206 case 2:
207 return read_register (TS2_DMAP_REGNUM);
208 default:
209 return 0;
210 }
211}
212
213static unsigned long
214d10v_ts3_dmap_register (int reg_nr)
215{
216 return read_register (TS3_DMAP0_REGNUM + reg_nr);
217}
218
219static unsigned long
220d10v_dmap_register (int reg_nr)
221{
222 return gdbarch_tdep (current_gdbarch)->dmap_register (reg_nr);
223}
224
225static unsigned long
226d10v_ts2_imap_register (int reg_nr)
227{
228 return read_register (TS2_IMAP0_REGNUM + reg_nr);
229}
230
231static unsigned long
232d10v_ts3_imap_register (int reg_nr)
233{
234 return read_register (TS3_IMAP0_REGNUM + reg_nr);
235}
236
237static unsigned long
238d10v_imap_register (int reg_nr)
239{
240 return gdbarch_tdep (current_gdbarch)->imap_register (reg_nr);
241}
242
243/* MAP GDB's internal register numbering (determined by the layout fo
244 the REGISTER_BYTE array) onto the simulator's register
245 numbering. */
246
247static int
248d10v_ts2_register_sim_regno (int nr)
249{
250 if (nr >= TS2_IMAP0_REGNUM
251 && nr < TS2_IMAP0_REGNUM + NR_IMAP_REGS)
252 return nr - TS2_IMAP0_REGNUM + SIM_D10V_IMAP0_REGNUM;
253 if (nr == TS2_DMAP_REGNUM)
254 return nr - TS2_DMAP_REGNUM + SIM_D10V_TS2_DMAP_REGNUM;
255 if (nr >= TS2_A0_REGNUM
256 && nr < TS2_A0_REGNUM + NR_A_REGS)
257 return nr - TS2_A0_REGNUM + SIM_D10V_A0_REGNUM;
258 return nr;
259}
260
261static int
262d10v_ts3_register_sim_regno (int nr)
263{
264 if (nr >= TS3_IMAP0_REGNUM
265 && nr < TS3_IMAP0_REGNUM + NR_IMAP_REGS)
266 return nr - TS3_IMAP0_REGNUM + SIM_D10V_IMAP0_REGNUM;
267 if (nr >= TS3_DMAP0_REGNUM
268 && nr < TS3_DMAP0_REGNUM + TS3_NR_DMAP_REGS)
269 return nr - TS3_DMAP0_REGNUM + SIM_D10V_DMAP0_REGNUM;
270 if (nr >= TS3_A0_REGNUM
271 && nr < TS3_A0_REGNUM + NR_A_REGS)
272 return nr - TS3_A0_REGNUM + SIM_D10V_A0_REGNUM;
273 return nr;
274}
275
392a587b
JM
276/* Index within `registers' of the first byte of the space for
277 register REG_NR. */
278
279int
fba45db2 280d10v_register_byte (int reg_nr)
392a587b 281{
4ce44c66 282 if (reg_nr < A0_REGNUM)
392a587b 283 return (reg_nr * 2);
4ce44c66
JM
284 else if (reg_nr < (A0_REGNUM + NR_A_REGS))
285 return (A0_REGNUM * 2
286 + (reg_nr - A0_REGNUM) * 8);
287 else
288 return (A0_REGNUM * 2
289 + NR_A_REGS * 8
290 + (reg_nr - A0_REGNUM - NR_A_REGS) * 2);
392a587b
JM
291}
292
293/* Number of bytes of storage in the actual machine representation for
294 register REG_NR. */
295
296int
fba45db2 297d10v_register_raw_size (int reg_nr)
392a587b 298{
4ce44c66
JM
299 if (reg_nr < A0_REGNUM)
300 return 2;
301 else if (reg_nr < (A0_REGNUM + NR_A_REGS))
392a587b
JM
302 return 8;
303 else
304 return 2;
305}
306
307/* Number of bytes of storage in the program's representation
308 for register N. */
309
310int
fba45db2 311d10v_register_virtual_size (int reg_nr)
392a587b 312{
4ce44c66 313 return TYPE_LENGTH (REGISTER_VIRTUAL_TYPE (reg_nr));
392a587b
JM
314}
315
316/* Return the GDB type object for the "standard" data type
317 of data in register N. */
318
319struct type *
fba45db2 320d10v_register_virtual_type (int reg_nr)
392a587b 321{
4ce44c66
JM
322 if (reg_nr >= A0_REGNUM
323 && reg_nr < (A0_REGNUM + NR_A_REGS))
324 return builtin_type_int64;
325 else if (reg_nr == PC_REGNUM
326 || reg_nr == SP_REGNUM)
327 return builtin_type_int32;
392a587b 328 else
4ce44c66 329 return builtin_type_int16;
392a587b
JM
330}
331
392a587b 332/* convert $pc and $sp to/from virtual addresses */
ac9a91a7 333int
fba45db2 334d10v_register_convertible (int nr)
ac9a91a7
JM
335{
336 return ((nr) == PC_REGNUM || (nr) == SP_REGNUM);
337}
338
339void
fba45db2
KB
340d10v_register_convert_to_virtual (int regnum, struct type *type, char *from,
341 char *to)
ac9a91a7
JM
342{
343 ULONGEST x = extract_unsigned_integer (from, REGISTER_RAW_SIZE (regnum));
344 if (regnum == PC_REGNUM)
345 x = (x << 2) | IMEM_START;
346 else
347 x |= DMEM_START;
348 store_unsigned_integer (to, TYPE_LENGTH (type), x);
392a587b 349}
ac9a91a7
JM
350
351void
fba45db2
KB
352d10v_register_convert_to_raw (struct type *type, int regnum, char *from,
353 char *to)
ac9a91a7
JM
354{
355 ULONGEST x = extract_unsigned_integer (from, TYPE_LENGTH (type));
356 x &= 0x3ffff;
357 if (regnum == PC_REGNUM)
358 x >>= 2;
359 store_unsigned_integer (to, 2, x);
392a587b 360}
ac9a91a7 361
392a587b
JM
362
363CORE_ADDR
fba45db2 364d10v_make_daddr (CORE_ADDR x)
392a587b
JM
365{
366 return ((x) | DMEM_START);
367}
368
369CORE_ADDR
fba45db2 370d10v_make_iaddr (CORE_ADDR x)
392a587b
JM
371{
372 return (((x) << 2) | IMEM_START);
373}
374
375int
fba45db2 376d10v_daddr_p (CORE_ADDR x)
392a587b
JM
377{
378 return (((x) & 0x3000000) == DMEM_START);
379}
380
381int
fba45db2 382d10v_iaddr_p (CORE_ADDR x)
392a587b
JM
383{
384 return (((x) & 0x3000000) == IMEM_START);
385}
386
387
388CORE_ADDR
fba45db2 389d10v_convert_iaddr_to_raw (CORE_ADDR x)
392a587b
JM
390{
391 return (((x) >> 2) & 0xffff);
392}
393
394CORE_ADDR
fba45db2 395d10v_convert_daddr_to_raw (CORE_ADDR x)
392a587b
JM
396{
397 return ((x) & 0xffff);
398}
399
400/* Store the address of the place in which to copy the structure the
401 subroutine will return. This is called from call_function.
402
403 We store structs through a pointer passed in the first Argument
404 register. */
405
406void
fba45db2 407d10v_store_struct_return (CORE_ADDR addr, CORE_ADDR sp)
392a587b
JM
408{
409 write_register (ARG1_REGNUM, (addr));
410}
411
412/* Write into appropriate registers a function return value
413 of type TYPE, given in virtual format.
414
415 Things always get returned in RET1_REGNUM, RET2_REGNUM, ... */
416
417void
fba45db2 418d10v_store_return_value (struct type *type, char *valbuf)
392a587b
JM
419{
420 write_register_bytes (REGISTER_BYTE (RET1_REGNUM),
421 valbuf,
422 TYPE_LENGTH (type));
423}
424
425/* Extract from an array REGBUF containing the (raw) register state
426 the address in which a function should return its structure value,
427 as a CORE_ADDR (or an expression that can be used as one). */
428
429CORE_ADDR
fba45db2 430d10v_extract_struct_value_address (char *regbuf)
392a587b
JM
431{
432 return (extract_address ((regbuf) + REGISTER_BYTE (ARG1_REGNUM),
433 REGISTER_RAW_SIZE (ARG1_REGNUM))
434 | DMEM_START);
435}
436
437CORE_ADDR
fba45db2 438d10v_frame_saved_pc (struct frame_info *frame)
392a587b 439{
cce74817 440 return ((frame)->extra_info->return_pc);
392a587b
JM
441}
442
443CORE_ADDR
fba45db2 444d10v_frame_args_address (struct frame_info *fi)
392a587b
JM
445{
446 return (fi)->frame;
447}
448
449CORE_ADDR
fba45db2 450d10v_frame_locals_address (struct frame_info *fi)
392a587b
JM
451{
452 return (fi)->frame;
453}
454
455/* Immediately after a function call, return the saved pc. We can't
456 use frame->return_pc beause that is determined by reading R13 off
457 the stack and that may not be written yet. */
458
459CORE_ADDR
fba45db2 460d10v_saved_pc_after_call (struct frame_info *frame)
392a587b 461{
c5aa993b 462 return ((read_register (LR_REGNUM) << 2)
392a587b
JM
463 | IMEM_START);
464}
465
c906108c
SS
466/* Discard from the stack the innermost frame, restoring all saved
467 registers. */
468
469void
fba45db2 470d10v_pop_frame (void)
cce74817
JM
471{
472 generic_pop_current_frame (do_d10v_pop_frame);
473}
474
475static void
fba45db2 476do_d10v_pop_frame (struct frame_info *fi)
c906108c
SS
477{
478 CORE_ADDR fp;
479 int regnum;
c906108c
SS
480 char raw_buffer[8];
481
cce74817 482 fp = FRAME_FP (fi);
c906108c
SS
483 /* fill out fsr with the address of where each */
484 /* register was stored in the frame */
cce74817 485 d10v_frame_init_saved_regs (fi);
c5aa993b 486
c906108c 487 /* now update the current registers with the old values */
4ce44c66 488 for (regnum = A0_REGNUM; regnum < A0_REGNUM + NR_A_REGS; regnum++)
c906108c 489 {
cce74817 490 if (fi->saved_regs[regnum])
c906108c 491 {
c5aa993b
JM
492 read_memory (fi->saved_regs[regnum], raw_buffer, REGISTER_RAW_SIZE (regnum));
493 write_register_bytes (REGISTER_BYTE (regnum), raw_buffer, REGISTER_RAW_SIZE (regnum));
c906108c
SS
494 }
495 }
496 for (regnum = 0; regnum < SP_REGNUM; regnum++)
497 {
cce74817 498 if (fi->saved_regs[regnum])
c906108c 499 {
c5aa993b 500 write_register (regnum, read_memory_unsigned_integer (fi->saved_regs[regnum], REGISTER_RAW_SIZE (regnum)));
c906108c
SS
501 }
502 }
cce74817 503 if (fi->saved_regs[PSW_REGNUM])
c906108c 504 {
c5aa993b 505 write_register (PSW_REGNUM, read_memory_unsigned_integer (fi->saved_regs[PSW_REGNUM], REGISTER_RAW_SIZE (PSW_REGNUM)));
c906108c
SS
506 }
507
508 write_register (PC_REGNUM, read_register (LR_REGNUM));
cce74817 509 write_register (SP_REGNUM, fp + fi->extra_info->size);
c906108c
SS
510 target_store_registers (-1);
511 flush_cached_frames ();
512}
513
c5aa993b 514static int
fba45db2 515check_prologue (unsigned short op)
c906108c
SS
516{
517 /* st rn, @-sp */
518 if ((op & 0x7E1F) == 0x6C1F)
519 return 1;
520
521 /* st2w rn, @-sp */
522 if ((op & 0x7E3F) == 0x6E1F)
523 return 1;
524
525 /* subi sp, n */
526 if ((op & 0x7FE1) == 0x01E1)
527 return 1;
528
529 /* mv r11, sp */
530 if (op == 0x417E)
531 return 1;
532
533 /* nop */
534 if (op == 0x5E00)
535 return 1;
536
537 /* st rn, @sp */
538 if ((op & 0x7E1F) == 0x681E)
539 return 1;
540
541 /* st2w rn, @sp */
c5aa993b
JM
542 if ((op & 0x7E3F) == 0x3A1E)
543 return 1;
c906108c
SS
544
545 return 0;
546}
547
548CORE_ADDR
fba45db2 549d10v_skip_prologue (CORE_ADDR pc)
c906108c
SS
550{
551 unsigned long op;
552 unsigned short op1, op2;
553 CORE_ADDR func_addr, func_end;
554 struct symtab_and_line sal;
555
556 /* If we have line debugging information, then the end of the */
557 /* prologue should the first assembly instruction of the first source line */
558 if (find_pc_partial_function (pc, NULL, &func_addr, &func_end))
559 {
560 sal = find_pc_line (func_addr, 0);
c5aa993b 561 if (sal.end && sal.end < func_end)
c906108c
SS
562 return sal.end;
563 }
c5aa993b
JM
564
565 if (target_read_memory (pc, (char *) &op, 4))
c906108c
SS
566 return pc; /* Can't access it -- assume no prologue. */
567
568 while (1)
569 {
c5aa993b 570 op = (unsigned long) read_memory_integer (pc, 4);
c906108c
SS
571 if ((op & 0xC0000000) == 0xC0000000)
572 {
573 /* long instruction */
c5aa993b
JM
574 if (((op & 0x3FFF0000) != 0x01FF0000) && /* add3 sp,sp,n */
575 ((op & 0x3F0F0000) != 0x340F0000) && /* st rn, @(offset,sp) */
576 ((op & 0x3F1F0000) != 0x350F0000)) /* st2w rn, @(offset,sp) */
c906108c
SS
577 break;
578 }
579 else
580 {
581 /* short instructions */
582 if ((op & 0xC0000000) == 0x80000000)
583 {
584 op2 = (op & 0x3FFF8000) >> 15;
585 op1 = op & 0x7FFF;
c5aa993b
JM
586 }
587 else
c906108c
SS
588 {
589 op1 = (op & 0x3FFF8000) >> 15;
590 op2 = op & 0x7FFF;
591 }
c5aa993b 592 if (check_prologue (op1))
c906108c 593 {
c5aa993b 594 if (!check_prologue (op2))
c906108c
SS
595 {
596 /* if the previous opcode was really part of the prologue */
597 /* and not just a NOP, then we want to break after both instructions */
598 if (op1 != 0x5E00)
599 pc += 4;
600 break;
601 }
602 }
603 else
604 break;
605 }
606 pc += 4;
607 }
608 return pc;
609}
610
611/* Given a GDB frame, determine the address of the calling function's frame.
612 This will be used to create a new GDB frame struct, and then
613 INIT_EXTRA_FRAME_INFO and INIT_FRAME_PC will be called for the new frame.
c5aa993b 614 */
c906108c
SS
615
616CORE_ADDR
fba45db2 617d10v_frame_chain (struct frame_info *fi)
c906108c 618{
cce74817 619 d10v_frame_init_saved_regs (fi);
c906108c 620
cce74817
JM
621 if (fi->extra_info->return_pc == IMEM_START
622 || inside_entry_file (fi->extra_info->return_pc))
c5aa993b 623 return (CORE_ADDR) 0;
c906108c 624
cce74817 625 if (!fi->saved_regs[FP_REGNUM])
c906108c 626 {
cce74817
JM
627 if (!fi->saved_regs[SP_REGNUM]
628 || fi->saved_regs[SP_REGNUM] == STACK_START)
c5aa993b
JM
629 return (CORE_ADDR) 0;
630
cce74817 631 return fi->saved_regs[SP_REGNUM];
c906108c
SS
632 }
633
c5aa993b
JM
634 if (!read_memory_unsigned_integer (fi->saved_regs[FP_REGNUM],
635 REGISTER_RAW_SIZE (FP_REGNUM)))
636 return (CORE_ADDR) 0;
c906108c 637
cce74817 638 return D10V_MAKE_DADDR (read_memory_unsigned_integer (fi->saved_regs[FP_REGNUM],
c5aa993b
JM
639 REGISTER_RAW_SIZE (FP_REGNUM)));
640}
c906108c
SS
641
642static int next_addr, uses_frame;
643
c5aa993b 644static int
fba45db2 645prologue_find_regs (unsigned short op, struct frame_info *fi, CORE_ADDR addr)
c906108c
SS
646{
647 int n;
648
649 /* st rn, @-sp */
650 if ((op & 0x7E1F) == 0x6C1F)
651 {
652 n = (op & 0x1E0) >> 5;
653 next_addr -= 2;
cce74817 654 fi->saved_regs[n] = next_addr;
c906108c
SS
655 return 1;
656 }
657
658 /* st2w rn, @-sp */
659 else if ((op & 0x7E3F) == 0x6E1F)
660 {
661 n = (op & 0x1E0) >> 5;
662 next_addr -= 4;
cce74817 663 fi->saved_regs[n] = next_addr;
c5aa993b 664 fi->saved_regs[n + 1] = next_addr + 2;
c906108c
SS
665 return 1;
666 }
667
668 /* subi sp, n */
669 if ((op & 0x7FE1) == 0x01E1)
670 {
671 n = (op & 0x1E) >> 1;
672 if (n == 0)
673 n = 16;
674 next_addr -= n;
675 return 1;
676 }
677
678 /* mv r11, sp */
679 if (op == 0x417E)
680 {
681 uses_frame = 1;
682 return 1;
683 }
684
685 /* nop */
686 if (op == 0x5E00)
687 return 1;
688
689 /* st rn, @sp */
690 if ((op & 0x7E1F) == 0x681E)
691 {
692 n = (op & 0x1E0) >> 5;
cce74817 693 fi->saved_regs[n] = next_addr;
c906108c
SS
694 return 1;
695 }
696
697 /* st2w rn, @sp */
698 if ((op & 0x7E3F) == 0x3A1E)
699 {
700 n = (op & 0x1E0) >> 5;
cce74817 701 fi->saved_regs[n] = next_addr;
c5aa993b 702 fi->saved_regs[n + 1] = next_addr + 2;
c906108c
SS
703 return 1;
704 }
705
706 return 0;
707}
708
cce74817
JM
709/* Put here the code to store, into fi->saved_regs, the addresses of
710 the saved registers of frame described by FRAME_INFO. This
711 includes special registers such as pc and fp saved in special ways
712 in the stack frame. sp is even more special: the address we return
713 for it IS the sp for the next frame. */
714
c906108c 715void
fba45db2 716d10v_frame_init_saved_regs (struct frame_info *fi)
c906108c
SS
717{
718 CORE_ADDR fp, pc;
719 unsigned long op;
720 unsigned short op1, op2;
721 int i;
722
723 fp = fi->frame;
cce74817 724 memset (fi->saved_regs, 0, SIZEOF_FRAME_SAVED_REGS);
c906108c
SS
725 next_addr = 0;
726
727 pc = get_pc_function_start (fi->pc);
728
729 uses_frame = 0;
730 while (1)
731 {
c5aa993b 732 op = (unsigned long) read_memory_integer (pc, 4);
c906108c
SS
733 if ((op & 0xC0000000) == 0xC0000000)
734 {
735 /* long instruction */
736 if ((op & 0x3FFF0000) == 0x01FF0000)
737 {
738 /* add3 sp,sp,n */
739 short n = op & 0xFFFF;
740 next_addr += n;
741 }
742 else if ((op & 0x3F0F0000) == 0x340F0000)
743 {
744 /* st rn, @(offset,sp) */
745 short offset = op & 0xFFFF;
746 short n = (op >> 20) & 0xF;
cce74817 747 fi->saved_regs[n] = next_addr + offset;
c906108c
SS
748 }
749 else if ((op & 0x3F1F0000) == 0x350F0000)
750 {
751 /* st2w rn, @(offset,sp) */
752 short offset = op & 0xFFFF;
753 short n = (op >> 20) & 0xF;
cce74817 754 fi->saved_regs[n] = next_addr + offset;
c5aa993b 755 fi->saved_regs[n + 1] = next_addr + offset + 2;
c906108c
SS
756 }
757 else
758 break;
759 }
760 else
761 {
762 /* short instructions */
763 if ((op & 0xC0000000) == 0x80000000)
764 {
765 op2 = (op & 0x3FFF8000) >> 15;
766 op1 = op & 0x7FFF;
c5aa993b
JM
767 }
768 else
c906108c
SS
769 {
770 op1 = (op & 0x3FFF8000) >> 15;
771 op2 = op & 0x7FFF;
772 }
c5aa993b 773 if (!prologue_find_regs (op1, fi, pc) || !prologue_find_regs (op2, fi, pc))
c906108c
SS
774 break;
775 }
776 pc += 4;
777 }
c5aa993b 778
cce74817 779 fi->extra_info->size = -next_addr;
c906108c
SS
780
781 if (!(fp & 0xffff))
c5aa993b 782 fp = D10V_MAKE_DADDR (read_register (SP_REGNUM));
c906108c 783
c5aa993b 784 for (i = 0; i < NUM_REGS - 1; i++)
cce74817 785 if (fi->saved_regs[i])
c906108c 786 {
c5aa993b 787 fi->saved_regs[i] = fp - (next_addr - fi->saved_regs[i]);
c906108c
SS
788 }
789
cce74817 790 if (fi->saved_regs[LR_REGNUM])
c906108c 791 {
cce74817
JM
792 CORE_ADDR return_pc = read_memory_unsigned_integer (fi->saved_regs[LR_REGNUM], REGISTER_RAW_SIZE (LR_REGNUM));
793 fi->extra_info->return_pc = D10V_MAKE_IADDR (return_pc);
c906108c
SS
794 }
795 else
796 {
c5aa993b 797 fi->extra_info->return_pc = D10V_MAKE_IADDR (read_register (LR_REGNUM));
c906108c 798 }
c5aa993b 799
c906108c 800 /* th SP is not normally (ever?) saved, but check anyway */
cce74817 801 if (!fi->saved_regs[SP_REGNUM])
c906108c
SS
802 {
803 /* if the FP was saved, that means the current FP is valid, */
804 /* otherwise, it isn't being used, so we use the SP instead */
805 if (uses_frame)
c5aa993b 806 fi->saved_regs[SP_REGNUM] = read_register (FP_REGNUM) + fi->extra_info->size;
c906108c
SS
807 else
808 {
cce74817
JM
809 fi->saved_regs[SP_REGNUM] = fp + fi->extra_info->size;
810 fi->extra_info->frameless = 1;
811 fi->saved_regs[FP_REGNUM] = 0;
c906108c
SS
812 }
813 }
814}
815
816void
fba45db2 817d10v_init_extra_frame_info (int fromleaf, struct frame_info *fi)
c906108c 818{
cce74817
JM
819 fi->extra_info = (struct frame_extra_info *)
820 frame_obstack_alloc (sizeof (struct frame_extra_info));
821 frame_saved_regs_zalloc (fi);
822
823 fi->extra_info->frameless = 0;
824 fi->extra_info->size = 0;
825 fi->extra_info->return_pc = 0;
c906108c
SS
826
827 /* The call dummy doesn't save any registers on the stack, so we can
828 return now. */
829 if (PC_IN_CALL_DUMMY (fi->pc, fi->frame, fi->frame))
830 {
831 return;
832 }
833 else
834 {
cce74817 835 d10v_frame_init_saved_regs (fi);
c906108c
SS
836 }
837}
838
839static void
fba45db2 840show_regs (char *args, int from_tty)
c906108c
SS
841{
842 int a;
d4f3574e
SS
843 printf_filtered ("PC=%04lx (0x%lx) PSW=%04lx RPT_S=%04lx RPT_E=%04lx RPT_C=%04lx\n",
844 (long) read_register (PC_REGNUM),
845 (long) D10V_MAKE_IADDR (read_register (PC_REGNUM)),
846 (long) read_register (PSW_REGNUM),
847 (long) read_register (24),
848 (long) read_register (25),
849 (long) read_register (23));
850 printf_filtered ("R0-R7 %04lx %04lx %04lx %04lx %04lx %04lx %04lx %04lx\n",
851 (long) read_register (0),
852 (long) read_register (1),
853 (long) read_register (2),
854 (long) read_register (3),
855 (long) read_register (4),
856 (long) read_register (5),
857 (long) read_register (6),
858 (long) read_register (7));
859 printf_filtered ("R8-R15 %04lx %04lx %04lx %04lx %04lx %04lx %04lx %04lx\n",
860 (long) read_register (8),
861 (long) read_register (9),
862 (long) read_register (10),
863 (long) read_register (11),
864 (long) read_register (12),
865 (long) read_register (13),
866 (long) read_register (14),
867 (long) read_register (15));
4ce44c66
JM
868 for (a = 0; a < NR_IMAP_REGS; a++)
869 {
870 if (a > 0)
871 printf_filtered (" ");
872 printf_filtered ("IMAP%d %04lx", a, d10v_imap_register (a));
873 }
874 if (NR_DMAP_REGS == 1)
875 printf_filtered (" DMAP %04lx\n", d10v_dmap_register (2));
876 else
877 {
878 for (a = 0; a < NR_DMAP_REGS; a++)
879 {
880 printf_filtered (" DMAP%d %04lx", a, d10v_dmap_register (a));
881 }
882 printf_filtered ("\n");
883 }
884 printf_filtered ("A0-A%d", NR_A_REGS - 1);
885 for (a = A0_REGNUM; a < A0_REGNUM + NR_A_REGS; a++)
c906108c
SS
886 {
887 char num[MAX_REGISTER_RAW_SIZE];
888 int i;
889 printf_filtered (" ");
c5aa993b 890 read_register_gen (a, (char *) &num);
c906108c
SS
891 for (i = 0; i < MAX_REGISTER_RAW_SIZE; i++)
892 {
893 printf_filtered ("%02x", (num[i] & 0xff));
894 }
895 }
896 printf_filtered ("\n");
897}
898
899CORE_ADDR
fba45db2 900d10v_read_pc (int pid)
c906108c
SS
901{
902 int save_pid;
903 CORE_ADDR pc;
904 CORE_ADDR retval;
905
906 save_pid = inferior_pid;
907 inferior_pid = pid;
908 pc = (int) read_register (PC_REGNUM);
909 inferior_pid = save_pid;
910 retval = D10V_MAKE_IADDR (pc);
911 return retval;
912}
913
914void
fba45db2 915d10v_write_pc (CORE_ADDR val, int pid)
c906108c
SS
916{
917 int save_pid;
918
919 save_pid = inferior_pid;
920 inferior_pid = pid;
921 write_register (PC_REGNUM, D10V_CONVERT_IADDR_TO_RAW (val));
922 inferior_pid = save_pid;
923}
924
925CORE_ADDR
fba45db2 926d10v_read_sp (void)
c906108c
SS
927{
928 return (D10V_MAKE_DADDR (read_register (SP_REGNUM)));
929}
930
931void
fba45db2 932d10v_write_sp (CORE_ADDR val)
c906108c
SS
933{
934 write_register (SP_REGNUM, D10V_CONVERT_DADDR_TO_RAW (val));
935}
936
937void
fba45db2 938d10v_write_fp (CORE_ADDR val)
c906108c
SS
939{
940 write_register (FP_REGNUM, D10V_CONVERT_DADDR_TO_RAW (val));
941}
942
943CORE_ADDR
fba45db2 944d10v_read_fp (void)
c906108c 945{
c5aa993b 946 return (D10V_MAKE_DADDR (read_register (FP_REGNUM)));
c906108c
SS
947}
948
949/* Function: push_return_address (pc)
950 Set up the return address for the inferior function call.
951 Needed for targets where we don't actually execute a JSR/BSR instruction */
c5aa993b 952
c906108c 953CORE_ADDR
fba45db2 954d10v_push_return_address (CORE_ADDR pc, CORE_ADDR sp)
c906108c
SS
955{
956 write_register (LR_REGNUM, D10V_CONVERT_IADDR_TO_RAW (CALL_DUMMY_ADDRESS ()));
957 return sp;
958}
c5aa993b 959
c906108c 960
7a292a7a
SS
961/* When arguments must be pushed onto the stack, they go on in reverse
962 order. The below implements a FILO (stack) to do this. */
963
964struct stack_item
965{
966 int len;
967 struct stack_item *prev;
968 void *data;
969};
970
a14ed312
KB
971static struct stack_item *push_stack_item (struct stack_item *prev,
972 void *contents, int len);
7a292a7a 973static struct stack_item *
fba45db2 974push_stack_item (struct stack_item *prev, void *contents, int len)
7a292a7a
SS
975{
976 struct stack_item *si;
977 si = xmalloc (sizeof (struct stack_item));
978 si->data = xmalloc (len);
979 si->len = len;
980 si->prev = prev;
981 memcpy (si->data, contents, len);
982 return si;
983}
984
a14ed312 985static struct stack_item *pop_stack_item (struct stack_item *si);
7a292a7a 986static struct stack_item *
fba45db2 987pop_stack_item (struct stack_item *si)
7a292a7a
SS
988{
989 struct stack_item *dead = si;
990 si = si->prev;
991 free (dead->data);
992 free (dead);
993 return si;
994}
995
996
c906108c 997CORE_ADDR
fba45db2
KB
998d10v_push_arguments (int nargs, value_ptr *args, CORE_ADDR sp,
999 int struct_return, CORE_ADDR struct_addr)
c906108c
SS
1000{
1001 int i;
1002 int regnum = ARG1_REGNUM;
7a292a7a 1003 struct stack_item *si = NULL;
c5aa993b 1004
c906108c
SS
1005 /* Fill in registers and arg lists */
1006 for (i = 0; i < nargs; i++)
1007 {
1008 value_ptr arg = args[i];
1009 struct type *type = check_typedef (VALUE_TYPE (arg));
1010 char *contents = VALUE_CONTENTS (arg);
1011 int len = TYPE_LENGTH (type);
1012 /* printf ("push: type=%d len=%d\n", type->code, len); */
1013 if (TYPE_CODE (type) == TYPE_CODE_PTR)
1014 {
1015 /* pointers require special handling - first convert and
1016 then store */
1017 long val = extract_signed_integer (contents, len);
1018 len = 2;
1019 if (TYPE_TARGET_TYPE (type)
1020 && (TYPE_CODE (TYPE_TARGET_TYPE (type)) == TYPE_CODE_FUNC))
1021 {
1022 /* function pointer */
1023 val = D10V_CONVERT_IADDR_TO_RAW (val);
1024 }
1025 else if (D10V_IADDR_P (val))
1026 {
1027 /* also function pointer! */
1028 val = D10V_CONVERT_DADDR_TO_RAW (val);
1029 }
1030 else
1031 {
1032 /* data pointer */
1033 val &= 0xFFFF;
1034 }
1035 if (regnum <= ARGN_REGNUM)
1036 write_register (regnum++, val & 0xffff);
1037 else
1038 {
1039 char ptr[2];
7a292a7a 1040 /* arg will go onto stack */
0f71a2f6 1041 store_address (ptr, 2, val & 0xffff);
7a292a7a 1042 si = push_stack_item (si, ptr, 2);
c906108c
SS
1043 }
1044 }
1045 else
1046 {
1047 int aligned_regnum = (regnum + 1) & ~1;
1048 if (len <= 2 && regnum <= ARGN_REGNUM)
1049 /* fits in a single register, do not align */
1050 {
1051 long val = extract_unsigned_integer (contents, len);
1052 write_register (regnum++, val);
1053 }
1054 else if (len <= (ARGN_REGNUM - aligned_regnum + 1) * 2)
1055 /* value fits in remaining registers, store keeping left
c5aa993b 1056 aligned */
c906108c
SS
1057 {
1058 int b;
1059 regnum = aligned_regnum;
1060 for (b = 0; b < (len & ~1); b += 2)
1061 {
1062 long val = extract_unsigned_integer (&contents[b], 2);
1063 write_register (regnum++, val);
1064 }
1065 if (b < len)
1066 {
1067 long val = extract_unsigned_integer (&contents[b], 1);
1068 write_register (regnum++, (val << 8));
1069 }
1070 }
1071 else
1072 {
7a292a7a 1073 /* arg will go onto stack */
c5aa993b 1074 regnum = ARGN_REGNUM + 1;
7a292a7a 1075 si = push_stack_item (si, contents, len);
c906108c
SS
1076 }
1077 }
1078 }
7a292a7a
SS
1079
1080 while (si)
1081 {
1082 sp = (sp - si->len) & ~1;
1083 write_memory (sp, si->data, si->len);
1084 si = pop_stack_item (si);
1085 }
c5aa993b 1086
c906108c
SS
1087 return sp;
1088}
1089
1090
1091/* Given a return value in `regbuf' with a type `valtype',
1092 extract and copy its value into `valbuf'. */
1093
1094void
1095d10v_extract_return_value (type, regbuf, valbuf)
1096 struct type *type;
1097 char regbuf[REGISTER_BYTES];
1098 char *valbuf;
1099{
1100 int len;
1101 /* printf("RET: TYPE=%d len=%d r%d=0x%x\n",type->code, TYPE_LENGTH (type), RET1_REGNUM - R0_REGNUM, (int) extract_unsigned_integer (regbuf + REGISTER_BYTE(RET1_REGNUM), REGISTER_RAW_SIZE (RET1_REGNUM))); */
1102 if (TYPE_CODE (type) == TYPE_CODE_PTR
1103 && TYPE_TARGET_TYPE (type)
1104 && (TYPE_CODE (TYPE_TARGET_TYPE (type)) == TYPE_CODE_FUNC))
1105 {
1106 /* pointer to function */
1107 int num;
1108 short snum;
1109 snum = extract_address (regbuf + REGISTER_BYTE (RET1_REGNUM), REGISTER_RAW_SIZE (RET1_REGNUM));
c5aa993b 1110 store_address (valbuf, 4, D10V_MAKE_IADDR (snum));
c906108c 1111 }
c5aa993b 1112 else if (TYPE_CODE (type) == TYPE_CODE_PTR)
c906108c
SS
1113 {
1114 /* pointer to data */
1115 int num;
1116 short snum;
1117 snum = extract_address (regbuf + REGISTER_BYTE (RET1_REGNUM), REGISTER_RAW_SIZE (RET1_REGNUM));
c5aa993b 1118 store_address (valbuf, 4, D10V_MAKE_DADDR (snum));
c906108c
SS
1119 }
1120 else
1121 {
1122 len = TYPE_LENGTH (type);
1123 if (len == 1)
1124 {
1125 unsigned short c = extract_unsigned_integer (regbuf + REGISTER_BYTE (RET1_REGNUM), REGISTER_RAW_SIZE (RET1_REGNUM));
1126 store_unsigned_integer (valbuf, 1, c);
1127 }
1128 else if ((len & 1) == 0)
1129 memcpy (valbuf, regbuf + REGISTER_BYTE (RET1_REGNUM), len);
1130 else
1131 {
1132 /* For return values of odd size, the first byte is in the
c5aa993b
JM
1133 least significant part of the first register. The
1134 remaining bytes in remaining registers. Interestingly,
1135 when such values are passed in, the last byte is in the
1136 most significant byte of that same register - wierd. */
c906108c
SS
1137 memcpy (valbuf, regbuf + REGISTER_BYTE (RET1_REGNUM) + 1, len);
1138 }
1139 }
1140}
1141
c2c6d25f
JM
1142/* Translate a GDB virtual ADDR/LEN into a format the remote target
1143 understands. Returns number of bytes that can be transfered
4ce44c66
JM
1144 starting at TARG_ADDR. Return ZERO if no bytes can be transfered
1145 (segmentation fault). Since the simulator knows all about how the
1146 VM system works, we just call that to do the translation. */
c2c6d25f 1147
4ce44c66 1148static void
c2c6d25f
JM
1149remote_d10v_translate_xfer_address (CORE_ADDR memaddr, int nr_bytes,
1150 CORE_ADDR *targ_addr, int *targ_len)
1151{
4ce44c66
JM
1152 long out_addr;
1153 long out_len;
1154 out_len = sim_d10v_translate_addr (memaddr, nr_bytes,
1155 &out_addr,
1156 d10v_dmap_register,
1157 d10v_imap_register);
1158 *targ_addr = out_addr;
1159 *targ_len = out_len;
c2c6d25f
JM
1160}
1161
4ce44c66 1162
c906108c
SS
1163/* The following code implements access to, and display of, the D10V's
1164 instruction trace buffer. The buffer consists of 64K or more
1165 4-byte words of data, of which each words includes an 8-bit count,
1166 an 8-bit segment number, and a 16-bit instruction address.
1167
1168 In theory, the trace buffer is continuously capturing instruction
1169 data that the CPU presents on its "debug bus", but in practice, the
1170 ROMified GDB stub only enables tracing when it continues or steps
1171 the program, and stops tracing when the program stops; so it
1172 actually works for GDB to read the buffer counter out of memory and
1173 then read each trace word. The counter records where the tracing
1174 stops, but there is no record of where it started, so we remember
1175 the PC when we resumed and then search backwards in the trace
1176 buffer for a word that includes that address. This is not perfect,
1177 because you will miss trace data if the resumption PC is the target
1178 of a branch. (The value of the buffer counter is semi-random, any
1179 trace data from a previous program stop is gone.) */
1180
1181/* The address of the last word recorded in the trace buffer. */
1182
1183#define DBBC_ADDR (0xd80000)
1184
1185/* The base of the trace buffer, at least for the "Board_0". */
1186
1187#define TRACE_BUFFER_BASE (0xf40000)
1188
a14ed312 1189static void trace_command (char *, int);
c906108c 1190
a14ed312 1191static void untrace_command (char *, int);
c906108c 1192
a14ed312 1193static void trace_info (char *, int);
c906108c 1194
a14ed312 1195static void tdisassemble_command (char *, int);
c906108c 1196
a14ed312 1197static void display_trace (int, int);
c906108c
SS
1198
1199/* True when instruction traces are being collected. */
1200
1201static int tracing;
1202
1203/* Remembered PC. */
1204
1205static CORE_ADDR last_pc;
1206
1207/* True when trace output should be displayed whenever program stops. */
1208
1209static int trace_display;
1210
1211/* True when trace listing should include source lines. */
1212
1213static int default_trace_show_source = 1;
1214
c5aa993b
JM
1215struct trace_buffer
1216 {
1217 int size;
1218 short *counts;
1219 CORE_ADDR *addrs;
1220 }
1221trace_data;
c906108c
SS
1222
1223static void
fba45db2 1224trace_command (char *args, int from_tty)
c906108c
SS
1225{
1226 /* Clear the host-side trace buffer, allocating space if needed. */
1227 trace_data.size = 0;
1228 if (trace_data.counts == NULL)
c5aa993b 1229 trace_data.counts = (short *) xmalloc (65536 * sizeof (short));
c906108c 1230 if (trace_data.addrs == NULL)
c5aa993b 1231 trace_data.addrs = (CORE_ADDR *) xmalloc (65536 * sizeof (CORE_ADDR));
c906108c
SS
1232
1233 tracing = 1;
1234
1235 printf_filtered ("Tracing is now on.\n");
1236}
1237
1238static void
fba45db2 1239untrace_command (char *args, int from_tty)
c906108c
SS
1240{
1241 tracing = 0;
1242
1243 printf_filtered ("Tracing is now off.\n");
1244}
1245
1246static void
fba45db2 1247trace_info (char *args, int from_tty)
c906108c
SS
1248{
1249 int i;
1250
1251 if (trace_data.size)
1252 {
1253 printf_filtered ("%d entries in trace buffer:\n", trace_data.size);
1254
1255 for (i = 0; i < trace_data.size; ++i)
1256 {
d4f3574e
SS
1257 printf_filtered ("%d: %d instruction%s at 0x%s\n",
1258 i,
1259 trace_data.counts[i],
c906108c 1260 (trace_data.counts[i] == 1 ? "" : "s"),
d4f3574e 1261 paddr_nz (trace_data.addrs[i]));
c906108c
SS
1262 }
1263 }
1264 else
1265 printf_filtered ("No entries in trace buffer.\n");
1266
1267 printf_filtered ("Tracing is currently %s.\n", (tracing ? "on" : "off"));
1268}
1269
1270/* Print the instruction at address MEMADDR in debugged memory,
1271 on STREAM. Returns length of the instruction, in bytes. */
1272
1273static int
fba45db2 1274print_insn (CORE_ADDR memaddr, struct ui_file *stream)
c906108c
SS
1275{
1276 /* If there's no disassembler, something is very wrong. */
1277 if (tm_print_insn == NULL)
11cf8741 1278 internal_error ("print_insn: no disassembler");
c906108c
SS
1279
1280 if (TARGET_BYTE_ORDER == BIG_ENDIAN)
1281 tm_print_insn_info.endian = BFD_ENDIAN_BIG;
1282 else
1283 tm_print_insn_info.endian = BFD_ENDIAN_LITTLE;
1284 return (*tm_print_insn) (memaddr, &tm_print_insn_info);
1285}
1286
392a587b 1287static void
fba45db2 1288d10v_eva_prepare_to_trace (void)
c906108c
SS
1289{
1290 if (!tracing)
1291 return;
1292
1293 last_pc = read_register (PC_REGNUM);
1294}
1295
1296/* Collect trace data from the target board and format it into a form
1297 more useful for display. */
1298
392a587b 1299static void
fba45db2 1300d10v_eva_get_trace_data (void)
c906108c
SS
1301{
1302 int count, i, j, oldsize;
1303 int trace_addr, trace_seg, trace_cnt, next_cnt;
1304 unsigned int last_trace, trace_word, next_word;
1305 unsigned int *tmpspace;
1306
1307 if (!tracing)
1308 return;
1309
c5aa993b 1310 tmpspace = xmalloc (65536 * sizeof (unsigned int));
c906108c
SS
1311
1312 last_trace = read_memory_unsigned_integer (DBBC_ADDR, 2) << 2;
1313
1314 /* Collect buffer contents from the target, stopping when we reach
1315 the word recorded when execution resumed. */
1316
1317 count = 0;
1318 while (last_trace > 0)
1319 {
1320 QUIT;
1321 trace_word =
1322 read_memory_unsigned_integer (TRACE_BUFFER_BASE + last_trace, 4);
1323 trace_addr = trace_word & 0xffff;
1324 last_trace -= 4;
1325 /* Ignore an apparently nonsensical entry. */
1326 if (trace_addr == 0xffd5)
1327 continue;
1328 tmpspace[count++] = trace_word;
1329 if (trace_addr == last_pc)
1330 break;
1331 if (count > 65535)
1332 break;
1333 }
1334
1335 /* Move the data to the host-side trace buffer, adjusting counts to
1336 include the last instruction executed and transforming the address
1337 into something that GDB likes. */
1338
1339 for (i = 0; i < count; ++i)
1340 {
1341 trace_word = tmpspace[i];
1342 next_word = ((i == 0) ? 0 : tmpspace[i - 1]);
1343 trace_addr = trace_word & 0xffff;
1344 next_cnt = (next_word >> 24) & 0xff;
1345 j = trace_data.size + count - i - 1;
1346 trace_data.addrs[j] = (trace_addr << 2) + 0x1000000;
1347 trace_data.counts[j] = next_cnt + 1;
1348 }
1349
1350 oldsize = trace_data.size;
1351 trace_data.size += count;
1352
1353 free (tmpspace);
1354
1355 if (trace_display)
1356 display_trace (oldsize, trace_data.size);
1357}
1358
1359static void
fba45db2 1360tdisassemble_command (char *arg, int from_tty)
c906108c
SS
1361{
1362 int i, count;
1363 CORE_ADDR low, high;
1364 char *space_index;
1365
1366 if (!arg)
1367 {
1368 low = 0;
1369 high = trace_data.size;
1370 }
1371 else if (!(space_index = (char *) strchr (arg, ' ')))
1372 {
1373 low = parse_and_eval_address (arg);
1374 high = low + 5;
1375 }
1376 else
1377 {
1378 /* Two arguments. */
1379 *space_index = '\0';
1380 low = parse_and_eval_address (arg);
1381 high = parse_and_eval_address (space_index + 1);
1382 if (high < low)
1383 high = low;
1384 }
1385
d4f3574e 1386 printf_filtered ("Dump of trace from %s to %s:\n", paddr_u (low), paddr_u (high));
c906108c
SS
1387
1388 display_trace (low, high);
1389
1390 printf_filtered ("End of trace dump.\n");
1391 gdb_flush (gdb_stdout);
1392}
1393
1394static void
fba45db2 1395display_trace (int low, int high)
c906108c
SS
1396{
1397 int i, count, trace_show_source, first, suppress;
1398 CORE_ADDR next_address;
1399
1400 trace_show_source = default_trace_show_source;
c5aa993b 1401 if (!have_full_symbols () && !have_partial_symbols ())
c906108c
SS
1402 {
1403 trace_show_source = 0;
1404 printf_filtered ("No symbol table is loaded. Use the \"file\" command.\n");
1405 printf_filtered ("Trace will not display any source.\n");
1406 }
1407
1408 first = 1;
1409 suppress = 0;
1410 for (i = low; i < high; ++i)
1411 {
1412 next_address = trace_data.addrs[i];
c5aa993b 1413 count = trace_data.counts[i];
c906108c
SS
1414 while (count-- > 0)
1415 {
1416 QUIT;
1417 if (trace_show_source)
1418 {
1419 struct symtab_and_line sal, sal_prev;
1420
1421 sal_prev = find_pc_line (next_address - 4, 0);
1422 sal = find_pc_line (next_address, 0);
1423
1424 if (sal.symtab)
1425 {
1426 if (first || sal.line != sal_prev.line)
1427 print_source_lines (sal.symtab, sal.line, sal.line + 1, 0);
1428 suppress = 0;
1429 }
1430 else
1431 {
1432 if (!suppress)
1433 /* FIXME-32x64--assumes sal.pc fits in long. */
1434 printf_filtered ("No source file for address %s.\n",
c5aa993b 1435 local_hex_string ((unsigned long) sal.pc));
c906108c
SS
1436 suppress = 1;
1437 }
1438 }
1439 first = 0;
1440 print_address (next_address, gdb_stdout);
1441 printf_filtered (":");
1442 printf_filtered ("\t");
1443 wrap_here (" ");
1444 next_address = next_address + print_insn (next_address, gdb_stdout);
1445 printf_filtered ("\n");
1446 gdb_flush (gdb_stdout);
1447 }
1448 }
1449}
1450
ac9a91a7 1451
0f71a2f6 1452static gdbarch_init_ftype d10v_gdbarch_init;
4ce44c66 1453
0f71a2f6 1454static struct gdbarch *
fba45db2 1455d10v_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
0f71a2f6 1456{
c5aa993b
JM
1457 static LONGEST d10v_call_dummy_words[] =
1458 {0};
0f71a2f6 1459 struct gdbarch *gdbarch;
4ce44c66
JM
1460 int d10v_num_regs;
1461 struct gdbarch_tdep *tdep;
1462 gdbarch_register_name_ftype *d10v_register_name;
7c7651b2 1463 gdbarch_register_sim_regno_ftype *d10v_register_sim_regno;
0f71a2f6 1464
4ce44c66
JM
1465 /* Find a candidate among the list of pre-declared architectures. */
1466 arches = gdbarch_list_lookup_by_info (arches, &info);
0f71a2f6
JM
1467 if (arches != NULL)
1468 return arches->gdbarch;
4ce44c66
JM
1469
1470 /* None found, create a new architecture from the information
1471 provided. */
1472 tdep = XMALLOC (struct gdbarch_tdep);
1473 gdbarch = gdbarch_alloc (&info, tdep);
1474
1475 switch (info.bfd_arch_info->mach)
1476 {
1477 case bfd_mach_d10v_ts2:
1478 d10v_num_regs = 37;
1479 d10v_register_name = d10v_ts2_register_name;
7c7651b2 1480 d10v_register_sim_regno = d10v_ts2_register_sim_regno;
4ce44c66
JM
1481 tdep->a0_regnum = TS2_A0_REGNUM;
1482 tdep->nr_dmap_regs = TS2_NR_DMAP_REGS;
4ce44c66
JM
1483 tdep->dmap_register = d10v_ts2_dmap_register;
1484 tdep->imap_register = d10v_ts2_imap_register;
1485 break;
1486 default:
1487 case bfd_mach_d10v_ts3:
1488 d10v_num_regs = 42;
1489 d10v_register_name = d10v_ts3_register_name;
7c7651b2 1490 d10v_register_sim_regno = d10v_ts3_register_sim_regno;
4ce44c66
JM
1491 tdep->a0_regnum = TS3_A0_REGNUM;
1492 tdep->nr_dmap_regs = TS3_NR_DMAP_REGS;
4ce44c66
JM
1493 tdep->dmap_register = d10v_ts3_dmap_register;
1494 tdep->imap_register = d10v_ts3_imap_register;
1495 break;
1496 }
0f71a2f6
JM
1497
1498 set_gdbarch_read_pc (gdbarch, d10v_read_pc);
1499 set_gdbarch_write_pc (gdbarch, d10v_write_pc);
1500 set_gdbarch_read_fp (gdbarch, d10v_read_fp);
1501 set_gdbarch_write_fp (gdbarch, d10v_write_fp);
1502 set_gdbarch_read_sp (gdbarch, d10v_read_sp);
1503 set_gdbarch_write_sp (gdbarch, d10v_write_sp);
1504
1505 set_gdbarch_num_regs (gdbarch, d10v_num_regs);
1506 set_gdbarch_sp_regnum (gdbarch, 15);
1507 set_gdbarch_fp_regnum (gdbarch, 11);
1508 set_gdbarch_pc_regnum (gdbarch, 18);
1509 set_gdbarch_register_name (gdbarch, d10v_register_name);
1510 set_gdbarch_register_size (gdbarch, 2);
1511 set_gdbarch_register_bytes (gdbarch, (d10v_num_regs - 2) * 2 + 16);
1512 set_gdbarch_register_byte (gdbarch, d10v_register_byte);
1513 set_gdbarch_register_raw_size (gdbarch, d10v_register_raw_size);
1514 set_gdbarch_max_register_raw_size (gdbarch, 8);
1515 set_gdbarch_register_virtual_size (gdbarch, d10v_register_virtual_size);
1516 set_gdbarch_max_register_virtual_size (gdbarch, 8);
1517 set_gdbarch_register_virtual_type (gdbarch, d10v_register_virtual_type);
1518
1519 set_gdbarch_ptr_bit (gdbarch, 4 * TARGET_CHAR_BIT);
1520 set_gdbarch_short_bit (gdbarch, 2 * TARGET_CHAR_BIT);
1521 set_gdbarch_int_bit (gdbarch, 2 * TARGET_CHAR_BIT);
1522 set_gdbarch_long_bit (gdbarch, 4 * TARGET_CHAR_BIT);
1523 set_gdbarch_long_long_bit (gdbarch, 4 * TARGET_CHAR_BIT);
f0d4cc9e
AC
1524 /* NOTE: The d10v as a 32 bit ``float'' and ``double''. ``long
1525 double'' is 64 bits. */
0f71a2f6
JM
1526 set_gdbarch_float_bit (gdbarch, 4 * TARGET_CHAR_BIT);
1527 set_gdbarch_double_bit (gdbarch, 4 * TARGET_CHAR_BIT);
1528 set_gdbarch_long_double_bit (gdbarch, 8 * TARGET_CHAR_BIT);
f0d4cc9e
AC
1529 switch (info.byte_order)
1530 {
1531 case BIG_ENDIAN:
1532 set_gdbarch_float_format (gdbarch, &floatformat_ieee_single_big);
1533 set_gdbarch_double_format (gdbarch, &floatformat_ieee_single_big);
1534 set_gdbarch_long_double_format (gdbarch, &floatformat_ieee_double_big);
1535 break;
1536 case LITTLE_ENDIAN:
1537 set_gdbarch_float_format (gdbarch, &floatformat_ieee_single_little);
1538 set_gdbarch_double_format (gdbarch, &floatformat_ieee_single_little);
1539 set_gdbarch_long_double_format (gdbarch, &floatformat_ieee_double_little);
1540 break;
1541 default:
1542 internal_error ("d10v_gdbarch_init: bad byte order for float format");
1543 }
0f71a2f6
JM
1544
1545 set_gdbarch_use_generic_dummy_frames (gdbarch, 1);
1546 set_gdbarch_call_dummy_length (gdbarch, 0);
1547 set_gdbarch_call_dummy_location (gdbarch, AT_ENTRY_POINT);
1548 set_gdbarch_call_dummy_address (gdbarch, entry_point_address);
1549 set_gdbarch_call_dummy_breakpoint_offset_p (gdbarch, 1);
1550 set_gdbarch_call_dummy_breakpoint_offset (gdbarch, 0);
1551 set_gdbarch_call_dummy_start_offset (gdbarch, 0);
1552 set_gdbarch_pc_in_call_dummy (gdbarch, generic_pc_in_call_dummy);
1553 set_gdbarch_call_dummy_words (gdbarch, d10v_call_dummy_words);
1554 set_gdbarch_sizeof_call_dummy_words (gdbarch, sizeof (d10v_call_dummy_words));
1555 set_gdbarch_call_dummy_p (gdbarch, 1);
1556 set_gdbarch_call_dummy_stack_adjust_p (gdbarch, 0);
1557 set_gdbarch_get_saved_register (gdbarch, generic_get_saved_register);
1558 set_gdbarch_fix_call_dummy (gdbarch, generic_fix_call_dummy);
1559
1560 set_gdbarch_register_convertible (gdbarch, d10v_register_convertible);
1561 set_gdbarch_register_convert_to_virtual (gdbarch, d10v_register_convert_to_virtual);
1562 set_gdbarch_register_convert_to_raw (gdbarch, d10v_register_convert_to_raw);
1563
1564 set_gdbarch_extract_return_value (gdbarch, d10v_extract_return_value);
1565 set_gdbarch_push_arguments (gdbarch, d10v_push_arguments);
1566 set_gdbarch_push_dummy_frame (gdbarch, generic_push_dummy_frame);
1567 set_gdbarch_push_return_address (gdbarch, d10v_push_return_address);
1568
1569 set_gdbarch_d10v_make_daddr (gdbarch, d10v_make_daddr);
1570 set_gdbarch_d10v_make_iaddr (gdbarch, d10v_make_iaddr);
1571 set_gdbarch_d10v_daddr_p (gdbarch, d10v_daddr_p);
1572 set_gdbarch_d10v_iaddr_p (gdbarch, d10v_iaddr_p);
1573 set_gdbarch_d10v_convert_daddr_to_raw (gdbarch, d10v_convert_daddr_to_raw);
1574 set_gdbarch_d10v_convert_iaddr_to_raw (gdbarch, d10v_convert_iaddr_to_raw);
1575
1576 set_gdbarch_store_struct_return (gdbarch, d10v_store_struct_return);
1577 set_gdbarch_store_return_value (gdbarch, d10v_store_return_value);
1578 set_gdbarch_extract_struct_value_address (gdbarch, d10v_extract_struct_value_address);
1579 set_gdbarch_use_struct_convention (gdbarch, d10v_use_struct_convention);
1580
1581 set_gdbarch_frame_init_saved_regs (gdbarch, d10v_frame_init_saved_regs);
1582 set_gdbarch_init_extra_frame_info (gdbarch, d10v_init_extra_frame_info);
1583
1584 set_gdbarch_pop_frame (gdbarch, d10v_pop_frame);
1585
1586 set_gdbarch_skip_prologue (gdbarch, d10v_skip_prologue);
1587 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
1588 set_gdbarch_decr_pc_after_break (gdbarch, 4);
1589 set_gdbarch_function_start_offset (gdbarch, 0);
1590 set_gdbarch_breakpoint_from_pc (gdbarch, d10v_breakpoint_from_pc);
1591
1592 set_gdbarch_remote_translate_xfer_address (gdbarch, remote_d10v_translate_xfer_address);
1593
1594 set_gdbarch_frame_args_skip (gdbarch, 0);
1595 set_gdbarch_frameless_function_invocation (gdbarch, frameless_look_for_prologue);
1596 set_gdbarch_frame_chain (gdbarch, d10v_frame_chain);
1597 set_gdbarch_frame_chain_valid (gdbarch, d10v_frame_chain_valid);
1598 set_gdbarch_frame_saved_pc (gdbarch, d10v_frame_saved_pc);
1599 set_gdbarch_frame_args_address (gdbarch, d10v_frame_args_address);
1600 set_gdbarch_frame_locals_address (gdbarch, d10v_frame_locals_address);
1601 set_gdbarch_saved_pc_after_call (gdbarch, d10v_saved_pc_after_call);
1602 set_gdbarch_frame_num_args (gdbarch, frame_num_args_unknown);
23964bcd 1603 set_gdbarch_stack_align (gdbarch, d10v_stack_align);
0f71a2f6 1604
7c7651b2 1605 set_gdbarch_register_sim_regno (gdbarch, d10v_register_sim_regno);
0a49d05e 1606 set_gdbarch_extra_stack_alignment_needed (gdbarch, 0);
7c7651b2 1607
0f71a2f6
JM
1608 return gdbarch;
1609}
1610
1611
507f3c78
KB
1612extern void (*target_resume_hook) (void);
1613extern void (*target_wait_loop_hook) (void);
c906108c
SS
1614
1615void
fba45db2 1616_initialize_d10v_tdep (void)
c906108c 1617{
0f71a2f6
JM
1618 register_gdbarch_init (bfd_arch_d10v, d10v_gdbarch_init);
1619
c906108c
SS
1620 tm_print_insn = print_insn_d10v;
1621
1622 target_resume_hook = d10v_eva_prepare_to_trace;
1623 target_wait_loop_hook = d10v_eva_get_trace_data;
1624
1625 add_com ("regs", class_vars, show_regs, "Print all registers");
1626
cff3e48b 1627 add_com ("itrace", class_support, trace_command,
c906108c
SS
1628 "Enable tracing of instruction execution.");
1629
cff3e48b 1630 add_com ("iuntrace", class_support, untrace_command,
c906108c
SS
1631 "Disable tracing of instruction execution.");
1632
cff3e48b 1633 add_com ("itdisassemble", class_vars, tdisassemble_command,
c906108c
SS
1634 "Disassemble the trace buffer.\n\
1635Two optional arguments specify a range of trace buffer entries\n\
1636as reported by info trace (NOT addresses!).");
1637
cff3e48b 1638 add_info ("itrace", trace_info,
c906108c
SS
1639 "Display info about the trace data buffer.");
1640
cff3e48b 1641 add_show_from_set (add_set_cmd ("itracedisplay", no_class,
c5aa993b
JM
1642 var_integer, (char *) &trace_display,
1643 "Set automatic display of trace.\n", &setlist),
c906108c 1644 &showlist);
cff3e48b 1645 add_show_from_set (add_set_cmd ("itracesource", no_class,
c5aa993b
JM
1646 var_integer, (char *) &default_trace_show_source,
1647 "Set display of source code with trace.\n", &setlist),
c906108c
SS
1648 &showlist);
1649
c5aa993b 1650}
This page took 0.151252 seconds and 4 git commands to generate.