Arm: Prefix register sizes with ARM_
[deliverable/binutils-gdb.git] / gdb / gdbserver / linux-arm-low.c
CommitLineData
0a30fbc4 1/* GNU/Linux/ARM specific low level interface, for the remote server for GDB.
42a4f53d 2 Copyright (C) 1995-2019 Free Software Foundation, Inc.
0a30fbc4
DJ
3
4 This file is part of GDB.
5
6 This program is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
a9762ec7 8 the Free Software Foundation; either version 3 of the License, or
0a30fbc4
DJ
9 (at your option) any later version.
10
11 This program is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
a9762ec7 17 along with this program. If not, see <http://www.gnu.org/licenses/>. */
0a30fbc4
DJ
18
19#include "server.h"
58caa3dc 20#include "linux-low.h"
deca266c 21#include "arch/arm.h"
d9311bfa
AT
22#include "arch/arm-linux.h"
23#include "arch/arm-get-next-pcs.h"
bd9e6534 24#include "linux-aarch32-low.h"
0a30fbc4 25
bd9e6534 26#include <sys/uio.h>
3743bb4f
DE
27/* Don't include elf.h if linux/elf.h got included by gdb_proc_service.h.
28 On Bionic elf.h and linux/elf.h have conflicting definitions. */
29#ifndef ELFMAG0
58d6951d 30#include <elf.h>
3743bb4f 31#endif
5826e159 32#include "nat/gdb_ptrace.h"
09b4ad9f 33#include <signal.h>
d9311bfa 34#include <sys/syscall.h>
9308fc88 35
58d6951d 36/* Defined in auto-generated files. */
d05b4ac3 37void init_registers_arm (void);
3aee8918
PA
38extern const struct target_desc *tdesc_arm;
39
d05b4ac3 40void init_registers_arm_with_iwmmxt (void);
3aee8918
PA
41extern const struct target_desc *tdesc_arm_with_iwmmxt;
42
58d6951d 43void init_registers_arm_with_vfpv2 (void);
3aee8918
PA
44extern const struct target_desc *tdesc_arm_with_vfpv2;
45
58d6951d 46void init_registers_arm_with_vfpv3 (void);
3aee8918
PA
47extern const struct target_desc *tdesc_arm_with_vfpv3;
48
9308fc88
DJ
49#ifndef PTRACE_GET_THREAD_AREA
50#define PTRACE_GET_THREAD_AREA 22
51#endif
52
fb1e4ffc
DJ
53#ifndef PTRACE_GETWMMXREGS
54# define PTRACE_GETWMMXREGS 18
55# define PTRACE_SETWMMXREGS 19
56#endif
57
58d6951d
DJ
58#ifndef PTRACE_GETVFPREGS
59# define PTRACE_GETVFPREGS 27
60# define PTRACE_SETVFPREGS 28
61#endif
62
09b4ad9f
UW
63#ifndef PTRACE_GETHBPREGS
64#define PTRACE_GETHBPREGS 29
65#define PTRACE_SETHBPREGS 30
66#endif
67
68/* Information describing the hardware breakpoint capabilities. */
71487fd7 69static struct
09b4ad9f
UW
70{
71 unsigned char arch;
72 unsigned char max_wp_length;
73 unsigned char wp_count;
74 unsigned char bp_count;
71487fd7 75} arm_linux_hwbp_cap;
09b4ad9f
UW
76
77/* Enum describing the different types of ARM hardware break-/watch-points. */
78typedef enum
79{
80 arm_hwbp_break = 0,
81 arm_hwbp_load = 1,
82 arm_hwbp_store = 2,
83 arm_hwbp_access = 3
84} arm_hwbp_type;
85
86/* Type describing an ARM Hardware Breakpoint Control register value. */
87typedef unsigned int arm_hwbp_control_t;
88
89/* Structure used to keep track of hardware break-/watch-points. */
90struct arm_linux_hw_breakpoint
91{
92 /* Address to break on, or being watched. */
93 unsigned int address;
94 /* Control register for break-/watch- point. */
95 arm_hwbp_control_t control;
96};
97
98/* Since we cannot dynamically allocate subfields of arch_process_info,
99 assume a maximum number of supported break-/watchpoints. */
100#define MAX_BPTS 32
101#define MAX_WPTS 32
102
103/* Per-process arch-specific data we want to keep. */
104struct arch_process_info
105{
106 /* Hardware breakpoints for this process. */
107 struct arm_linux_hw_breakpoint bpts[MAX_BPTS];
108 /* Hardware watchpoints for this process. */
109 struct arm_linux_hw_breakpoint wpts[MAX_WPTS];
110};
111
112/* Per-thread arch-specific data we want to keep. */
113struct arch_lwp_info
114{
115 /* Non-zero if our copy differs from what's recorded in the thread. */
116 char bpts_changed[MAX_BPTS];
117 char wpts_changed[MAX_WPTS];
118 /* Cached stopped data address. */
119 CORE_ADDR stopped_data_address;
120};
121
58d6951d
DJ
122/* These are in <asm/elf.h> in current kernels. */
123#define HWCAP_VFP 64
124#define HWCAP_IWMMXT 512
125#define HWCAP_NEON 4096
126#define HWCAP_VFPv3 8192
127#define HWCAP_VFPv3D16 16384
128
0a30fbc4
DJ
129#ifdef HAVE_SYS_REG_H
130#include <sys/reg.h>
131#endif
132
23ce3b1c 133#define arm_num_regs 26
0a30fbc4 134
2ec06d2e 135static int arm_regmap[] = {
0a30fbc4
DJ
136 0, 4, 8, 12, 16, 20, 24, 28,
137 32, 36, 40, 44, 48, 52, 56, 60,
23ce3b1c
DJ
138 -1, -1, -1, -1, -1, -1, -1, -1, -1,
139 64
0a30fbc4
DJ
140};
141
d9311bfa
AT
142/* Forward declarations needed for get_next_pcs ops. */
143static ULONGEST get_next_pcs_read_memory_unsigned_integer (CORE_ADDR memaddr,
144 int len,
145 int byte_order);
146
147static CORE_ADDR get_next_pcs_addr_bits_remove (struct arm_get_next_pcs *self,
148 CORE_ADDR val);
149
553cb527 150static CORE_ADDR get_next_pcs_syscall_next_pc (struct arm_get_next_pcs *self);
d9311bfa
AT
151
152static int get_next_pcs_is_thumb (struct arm_get_next_pcs *self);
153
154/* get_next_pcs operations. */
155static struct arm_get_next_pcs_ops get_next_pcs_ops = {
156 get_next_pcs_read_memory_unsigned_integer,
157 get_next_pcs_syscall_next_pc,
158 get_next_pcs_addr_bits_remove,
ed443b61
YQ
159 get_next_pcs_is_thumb,
160 arm_linux_get_next_pcs_fixup,
d9311bfa
AT
161};
162
2ec06d2e
DJ
163static int
164arm_cannot_store_register (int regno)
0a30fbc4 165{
2ec06d2e 166 return (regno >= arm_num_regs);
0a30fbc4
DJ
167}
168
2ec06d2e
DJ
169static int
170arm_cannot_fetch_register (int regno)
0a30fbc4 171{
2ec06d2e 172 return (regno >= arm_num_regs);
0a30fbc4
DJ
173}
174
fb1e4ffc 175static void
442ea881 176arm_fill_wmmxregset (struct regcache *regcache, void *buf)
fb1e4ffc
DJ
177{
178 int i;
179
89abb039 180 if (regcache->tdesc != tdesc_arm_with_iwmmxt)
58d6951d
DJ
181 return;
182
fb1e4ffc 183 for (i = 0; i < 16; i++)
442ea881 184 collect_register (regcache, arm_num_regs + i, (char *) buf + i * 8);
fb1e4ffc
DJ
185
186 /* We only have access to wcssf, wcasf, and wcgr0-wcgr3. */
187 for (i = 0; i < 6; i++)
442ea881
PA
188 collect_register (regcache, arm_num_regs + i + 16,
189 (char *) buf + 16 * 8 + i * 4);
fb1e4ffc
DJ
190}
191
192static void
442ea881 193arm_store_wmmxregset (struct regcache *regcache, const void *buf)
fb1e4ffc
DJ
194{
195 int i;
196
89abb039 197 if (regcache->tdesc != tdesc_arm_with_iwmmxt)
58d6951d
DJ
198 return;
199
fb1e4ffc 200 for (i = 0; i < 16; i++)
442ea881 201 supply_register (regcache, arm_num_regs + i, (char *) buf + i * 8);
fb1e4ffc
DJ
202
203 /* We only have access to wcssf, wcasf, and wcgr0-wcgr3. */
204 for (i = 0; i < 6; i++)
442ea881
PA
205 supply_register (regcache, arm_num_regs + i + 16,
206 (char *) buf + 16 * 8 + i * 4);
fb1e4ffc
DJ
207}
208
58d6951d 209static void
442ea881 210arm_fill_vfpregset (struct regcache *regcache, void *buf)
58d6951d 211{
bd9e6534 212 int num;
58d6951d 213
89abb039
YQ
214 if (regcache->tdesc == tdesc_arm_with_neon
215 || regcache->tdesc == tdesc_arm_with_vfpv3)
58d6951d 216 num = 32;
89abb039 217 else if (regcache->tdesc == tdesc_arm_with_vfpv2)
58d6951d 218 num = 16;
89abb039
YQ
219 else
220 return;
58d6951d 221
bd9e6534 222 arm_fill_vfpregset_num (regcache, buf, num);
58d6951d
DJ
223}
224
d9311bfa
AT
225/* Wrapper of UNMAKE_THUMB_ADDR for get_next_pcs. */
226static CORE_ADDR
227get_next_pcs_addr_bits_remove (struct arm_get_next_pcs *self, CORE_ADDR val)
228{
229 return UNMAKE_THUMB_ADDR (val);
230}
231
58d6951d 232static void
442ea881 233arm_store_vfpregset (struct regcache *regcache, const void *buf)
58d6951d 234{
bd9e6534 235 int num;
58d6951d 236
89abb039
YQ
237 if (regcache->tdesc == tdesc_arm_with_neon
238 || regcache->tdesc == tdesc_arm_with_vfpv3)
58d6951d 239 num = 32;
89abb039 240 else if (regcache->tdesc == tdesc_arm_with_vfpv2)
58d6951d 241 num = 16;
89abb039
YQ
242 else
243 return;
58d6951d 244
bd9e6534 245 arm_store_vfpregset_num (regcache, buf, num);
58d6951d 246}
fb1e4ffc 247
d9311bfa
AT
248/* Wrapper of arm_is_thumb_mode for get_next_pcs. */
249static int
250get_next_pcs_is_thumb (struct arm_get_next_pcs *self)
251{
252 return arm_is_thumb_mode ();
253}
254
255/* Read memory from the inferiror.
256 BYTE_ORDER is ignored and there to keep compatiblity with GDB's
257 read_memory_unsigned_integer. */
258static ULONGEST
259get_next_pcs_read_memory_unsigned_integer (CORE_ADDR memaddr,
260 int len,
261 int byte_order)
262{
263 ULONGEST res;
264
9e784964 265 res = 0;
694b382c
AT
266 target_read_memory (memaddr, (unsigned char *) &res, len);
267
d9311bfa
AT
268 return res;
269}
270
9308fc88
DJ
271/* Fetch the thread-local storage pointer for libthread_db. */
272
273ps_err_e
754653a7 274ps_get_thread_area (struct ps_prochandle *ph,
1b3f6016 275 lwpid_t lwpid, int idx, void **base)
9308fc88
DJ
276{
277 if (ptrace (PTRACE_GET_THREAD_AREA, lwpid, NULL, base) != 0)
278 return PS_ERR;
279
280 /* IDX is the bias from the thread pointer to the beginning of the
281 thread descriptor. It has to be subtracted due to implementation
282 quirks in libthread_db. */
283 *base = (void *) ((char *)*base - idx);
284
285 return PS_OK;
286}
287
09b4ad9f 288
71487fd7
UW
289/* Query Hardware Breakpoint information for the target we are attached to
290 (using PID as ptrace argument) and set up arm_linux_hwbp_cap. */
291static void
292arm_linux_init_hwbp_cap (int pid)
09b4ad9f 293{
71487fd7 294 unsigned int val;
09b4ad9f 295
71487fd7
UW
296 if (ptrace (PTRACE_GETHBPREGS, pid, 0, &val) < 0)
297 return;
09b4ad9f 298
71487fd7
UW
299 arm_linux_hwbp_cap.arch = (unsigned char)((val >> 24) & 0xff);
300 if (arm_linux_hwbp_cap.arch == 0)
301 return;
09b4ad9f 302
71487fd7
UW
303 arm_linux_hwbp_cap.max_wp_length = (unsigned char)((val >> 16) & 0xff);
304 arm_linux_hwbp_cap.wp_count = (unsigned char)((val >> 8) & 0xff);
305 arm_linux_hwbp_cap.bp_count = (unsigned char)(val & 0xff);
09b4ad9f 306
71487fd7
UW
307 if (arm_linux_hwbp_cap.wp_count > MAX_WPTS)
308 internal_error (__FILE__, __LINE__, "Unsupported number of watchpoints");
309 if (arm_linux_hwbp_cap.bp_count > MAX_BPTS)
310 internal_error (__FILE__, __LINE__, "Unsupported number of breakpoints");
09b4ad9f
UW
311}
312
313/* How many hardware breakpoints are available? */
314static int
315arm_linux_get_hw_breakpoint_count (void)
316{
71487fd7 317 return arm_linux_hwbp_cap.bp_count;
09b4ad9f
UW
318}
319
320/* How many hardware watchpoints are available? */
321static int
322arm_linux_get_hw_watchpoint_count (void)
323{
71487fd7 324 return arm_linux_hwbp_cap.wp_count;
09b4ad9f
UW
325}
326
327/* Maximum length of area watched by hardware watchpoint. */
328static int
329arm_linux_get_hw_watchpoint_max_length (void)
330{
71487fd7 331 return arm_linux_hwbp_cap.max_wp_length;
09b4ad9f
UW
332}
333
334/* Initialize an ARM hardware break-/watch-point control register value.
335 BYTE_ADDRESS_SELECT is the mask of bytes to trigger on; HWBP_TYPE is the
336 type of break-/watch-point; ENABLE indicates whether the point is enabled.
337 */
338static arm_hwbp_control_t
339arm_hwbp_control_initialize (unsigned byte_address_select,
340 arm_hwbp_type hwbp_type,
341 int enable)
342{
343 gdb_assert ((byte_address_select & ~0xffU) == 0);
344 gdb_assert (hwbp_type != arm_hwbp_break
345 || ((byte_address_select & 0xfU) != 0));
346
347 return (byte_address_select << 5) | (hwbp_type << 3) | (3 << 1) | enable;
348}
349
350/* Does the breakpoint control value CONTROL have the enable bit set? */
351static int
352arm_hwbp_control_is_enabled (arm_hwbp_control_t control)
353{
354 return control & 0x1;
355}
356
357/* Is the breakpoint control value CONTROL initialized? */
358static int
359arm_hwbp_control_is_initialized (arm_hwbp_control_t control)
360{
361 return control != 0;
362}
363
364/* Change a breakpoint control word so that it is in the disabled state. */
365static arm_hwbp_control_t
366arm_hwbp_control_disable (arm_hwbp_control_t control)
367{
368 return control & ~0x1;
369}
370
371/* Are two break-/watch-points equal? */
372static int
373arm_linux_hw_breakpoint_equal (const struct arm_linux_hw_breakpoint *p1,
374 const struct arm_linux_hw_breakpoint *p2)
375{
376 return p1->address == p2->address && p1->control == p2->control;
377}
378
802e8e6d
PA
379/* Convert a raw breakpoint type to an enum arm_hwbp_type. */
380
171de4b8 381static arm_hwbp_type
802e8e6d
PA
382raw_bkpt_type_to_arm_hwbp_type (enum raw_bkpt_type raw_type)
383{
384 switch (raw_type)
385 {
386 case raw_bkpt_type_hw:
387 return arm_hwbp_break;
388 case raw_bkpt_type_write_wp:
389 return arm_hwbp_store;
390 case raw_bkpt_type_read_wp:
391 return arm_hwbp_load;
392 case raw_bkpt_type_access_wp:
393 return arm_hwbp_access;
394 default:
395 gdb_assert_not_reached ("unhandled raw type");
396 }
397}
398
09b4ad9f
UW
399/* Initialize the hardware breakpoint structure P for a breakpoint or
400 watchpoint at ADDR to LEN. The type of watchpoint is given in TYPE.
b62e2b27
UW
401 Returns -1 if TYPE is unsupported, or -2 if the particular combination
402 of ADDR and LEN cannot be implemented. Otherwise, returns 0 if TYPE
403 represents a breakpoint and 1 if type represents a watchpoint. */
09b4ad9f 404static int
802e8e6d
PA
405arm_linux_hw_point_initialize (enum raw_bkpt_type raw_type, CORE_ADDR addr,
406 int len, struct arm_linux_hw_breakpoint *p)
09b4ad9f
UW
407{
408 arm_hwbp_type hwbp_type;
409 unsigned mask;
410
802e8e6d 411 hwbp_type = raw_bkpt_type_to_arm_hwbp_type (raw_type);
09b4ad9f
UW
412
413 if (hwbp_type == arm_hwbp_break)
414 {
415 /* For breakpoints, the length field encodes the mode. */
416 switch (len)
417 {
418 case 2: /* 16-bit Thumb mode breakpoint */
419 case 3: /* 32-bit Thumb mode breakpoint */
fcf303ab
UW
420 mask = 0x3;
421 addr &= ~1;
09b4ad9f
UW
422 break;
423 case 4: /* 32-bit ARM mode breakpoint */
424 mask = 0xf;
fcf303ab 425 addr &= ~3;
09b4ad9f
UW
426 break;
427 default:
428 /* Unsupported. */
b62e2b27 429 return -2;
09b4ad9f 430 }
09b4ad9f
UW
431 }
432 else
433 {
434 CORE_ADDR max_wp_length = arm_linux_get_hw_watchpoint_max_length ();
435 CORE_ADDR aligned_addr;
436
437 /* Can not set watchpoints for zero or negative lengths. */
438 if (len <= 0)
b62e2b27 439 return -2;
09b4ad9f
UW
440 /* The current ptrace interface can only handle watchpoints that are a
441 power of 2. */
442 if ((len & (len - 1)) != 0)
b62e2b27 443 return -2;
09b4ad9f
UW
444
445 /* Test that the range [ADDR, ADDR + LEN) fits into the largest address
446 range covered by a watchpoint. */
447 aligned_addr = addr & ~(max_wp_length - 1);
448 if (aligned_addr + max_wp_length < addr + len)
b62e2b27 449 return -2;
09b4ad9f
UW
450
451 mask = (1 << len) - 1;
452 }
453
454 p->address = (unsigned int) addr;
455 p->control = arm_hwbp_control_initialize (mask, hwbp_type, 1);
456
457 return hwbp_type != arm_hwbp_break;
458}
459
460/* Callback to mark a watch-/breakpoint to be updated in all threads of
461 the current process. */
462
00192f77
SM
463static void
464update_registers_callback (thread_info *thread, int watch, int i)
09b4ad9f 465{
d86d4aaf 466 struct lwp_info *lwp = get_thread_lwp (thread);
09b4ad9f 467
00192f77
SM
468 /* The actual update is done later just before resuming the lwp,
469 we just mark that the registers need updating. */
470 if (watch)
471 lwp->arch_private->wpts_changed[i] = 1;
472 else
473 lwp->arch_private->bpts_changed[i] = 1;
09b4ad9f 474
00192f77
SM
475 /* If the lwp isn't stopped, force it to momentarily pause, so
476 we can update its breakpoint registers. */
477 if (!lwp->stopped)
478 linux_stop_lwp (lwp);
09b4ad9f
UW
479}
480
802e8e6d
PA
481static int
482arm_supports_z_point_type (char z_type)
483{
484 switch (z_type)
485 {
abeead09 486 case Z_PACKET_SW_BP:
802e8e6d
PA
487 case Z_PACKET_HW_BP:
488 case Z_PACKET_WRITE_WP:
489 case Z_PACKET_READ_WP:
490 case Z_PACKET_ACCESS_WP:
491 return 1;
492 default:
493 /* Leave the handling of sw breakpoints with the gdb client. */
494 return 0;
495 }
496}
497
09b4ad9f
UW
498/* Insert hardware break-/watchpoint. */
499static int
802e8e6d
PA
500arm_insert_point (enum raw_bkpt_type type, CORE_ADDR addr,
501 int len, struct raw_breakpoint *bp)
09b4ad9f
UW
502{
503 struct process_info *proc = current_process ();
504 struct arm_linux_hw_breakpoint p, *pts;
505 int watch, i, count;
506
507 watch = arm_linux_hw_point_initialize (type, addr, len, &p);
508 if (watch < 0)
509 {
510 /* Unsupported. */
b62e2b27 511 return watch == -1 ? 1 : -1;
09b4ad9f
UW
512 }
513
514 if (watch)
515 {
516 count = arm_linux_get_hw_watchpoint_count ();
fe978cb0 517 pts = proc->priv->arch_private->wpts;
09b4ad9f
UW
518 }
519 else
520 {
521 count = arm_linux_get_hw_breakpoint_count ();
fe978cb0 522 pts = proc->priv->arch_private->bpts;
09b4ad9f
UW
523 }
524
525 for (i = 0; i < count; i++)
526 if (!arm_hwbp_control_is_enabled (pts[i].control))
527 {
09b4ad9f 528 pts[i] = p;
00192f77
SM
529
530 /* Only update the threads of the current process. */
531 for_each_thread (current_thread->id.pid (), [&] (thread_info *thread)
532 {
533 update_registers_callback (thread, watch, i);
534 });
535
09b4ad9f
UW
536 return 0;
537 }
538
539 /* We're out of watchpoints. */
540 return -1;
541}
542
543/* Remove hardware break-/watchpoint. */
544static int
802e8e6d
PA
545arm_remove_point (enum raw_bkpt_type type, CORE_ADDR addr,
546 int len, struct raw_breakpoint *bp)
09b4ad9f
UW
547{
548 struct process_info *proc = current_process ();
549 struct arm_linux_hw_breakpoint p, *pts;
550 int watch, i, count;
551
552 watch = arm_linux_hw_point_initialize (type, addr, len, &p);
553 if (watch < 0)
554 {
555 /* Unsupported. */
556 return -1;
557 }
558
559 if (watch)
560 {
561 count = arm_linux_get_hw_watchpoint_count ();
fe978cb0 562 pts = proc->priv->arch_private->wpts;
09b4ad9f
UW
563 }
564 else
565 {
566 count = arm_linux_get_hw_breakpoint_count ();
fe978cb0 567 pts = proc->priv->arch_private->bpts;
09b4ad9f
UW
568 }
569
570 for (i = 0; i < count; i++)
571 if (arm_linux_hw_breakpoint_equal (&p, pts + i))
572 {
09b4ad9f 573 pts[i].control = arm_hwbp_control_disable (pts[i].control);
00192f77
SM
574
575 /* Only update the threads of the current process. */
576 for_each_thread (current_thread->id.pid (), [&] (thread_info *thread)
577 {
578 update_registers_callback (thread, watch, i);
579 });
580
09b4ad9f
UW
581 return 0;
582 }
583
584 /* No watchpoint matched. */
585 return -1;
586}
587
588/* Return whether current thread is stopped due to a watchpoint. */
589static int
590arm_stopped_by_watchpoint (void)
591{
0bfdf32f 592 struct lwp_info *lwp = get_thread_lwp (current_thread);
a5362b9a 593 siginfo_t siginfo;
09b4ad9f
UW
594
595 /* We must be able to set hardware watchpoints. */
596 if (arm_linux_get_hw_watchpoint_count () == 0)
597 return 0;
598
599 /* Retrieve siginfo. */
600 errno = 0;
0bfdf32f 601 ptrace (PTRACE_GETSIGINFO, lwpid_of (current_thread), 0, &siginfo);
09b4ad9f
UW
602 if (errno != 0)
603 return 0;
604
605 /* This must be a hardware breakpoint. */
606 if (siginfo.si_signo != SIGTRAP
607 || (siginfo.si_code & 0xffff) != 0x0004 /* TRAP_HWBKPT */)
608 return 0;
609
610 /* If we are in a positive slot then we're looking at a breakpoint and not
611 a watchpoint. */
612 if (siginfo.si_errno >= 0)
613 return 0;
614
615 /* Cache stopped data address for use by arm_stopped_data_address. */
616 lwp->arch_private->stopped_data_address
617 = (CORE_ADDR) (uintptr_t) siginfo.si_addr;
618
619 return 1;
620}
621
622/* Return data address that triggered watchpoint. Called only if
623 arm_stopped_by_watchpoint returned true. */
624static CORE_ADDR
625arm_stopped_data_address (void)
626{
0bfdf32f 627 struct lwp_info *lwp = get_thread_lwp (current_thread);
09b4ad9f
UW
628 return lwp->arch_private->stopped_data_address;
629}
630
631/* Called when a new process is created. */
632static struct arch_process_info *
633arm_new_process (void)
634{
8d749320 635 struct arch_process_info *info = XCNEW (struct arch_process_info);
09b4ad9f
UW
636 return info;
637}
638
04ec7890
SM
639/* Called when a process is being deleted. */
640
641static void
642arm_delete_process (struct arch_process_info *info)
643{
644 xfree (info);
645}
646
09b4ad9f 647/* Called when a new thread is detected. */
34c703da
GB
648static void
649arm_new_thread (struct lwp_info *lwp)
09b4ad9f 650{
8d749320 651 struct arch_lwp_info *info = XCNEW (struct arch_lwp_info);
09b4ad9f
UW
652 int i;
653
654 for (i = 0; i < MAX_BPTS; i++)
655 info->bpts_changed[i] = 1;
656 for (i = 0; i < MAX_WPTS; i++)
657 info->wpts_changed[i] = 1;
658
34c703da 659 lwp->arch_private = info;
09b4ad9f
UW
660}
661
466eecee
SM
662/* Function to call when a thread is being deleted. */
663
664static void
665arm_delete_thread (struct arch_lwp_info *arch_lwp)
666{
667 xfree (arch_lwp);
668}
669
3a8a0396
DB
670static void
671arm_new_fork (struct process_info *parent, struct process_info *child)
672{
69291610
HW
673 struct arch_process_info *parent_proc_info;
674 struct arch_process_info *child_proc_info;
3a8a0396
DB
675 struct lwp_info *child_lwp;
676 struct arch_lwp_info *child_lwp_info;
677 int i;
678
679 /* These are allocated by linux_add_process. */
61a7418c
DB
680 gdb_assert (parent->priv != NULL
681 && parent->priv->arch_private != NULL);
682 gdb_assert (child->priv != NULL
683 && child->priv->arch_private != NULL);
3a8a0396 684
69291610
HW
685 parent_proc_info = parent->priv->arch_private;
686 child_proc_info = child->priv->arch_private;
687
3a8a0396
DB
688 /* Linux kernel before 2.6.33 commit
689 72f674d203cd230426437cdcf7dd6f681dad8b0d
690 will inherit hardware debug registers from parent
691 on fork/vfork/clone. Newer Linux kernels create such tasks with
692 zeroed debug registers.
693
694 GDB core assumes the child inherits the watchpoints/hw
695 breakpoints of the parent, and will remove them all from the
696 forked off process. Copy the debug registers mirrors into the
697 new process so that all breakpoints and watchpoints can be
698 removed together. The debug registers mirror will become zeroed
699 in the end before detaching the forked off process, thus making
700 this compatible with older Linux kernels too. */
701
702 *child_proc_info = *parent_proc_info;
703
704 /* Mark all the hardware breakpoints and watchpoints as changed to
705 make sure that the registers will be updated. */
9179355e 706 child_lwp = find_lwp_pid (ptid_t (child->pid));
3a8a0396
DB
707 child_lwp_info = child_lwp->arch_private;
708 for (i = 0; i < MAX_BPTS; i++)
709 child_lwp_info->bpts_changed[i] = 1;
710 for (i = 0; i < MAX_WPTS; i++)
711 child_lwp_info->wpts_changed[i] = 1;
712}
713
09b4ad9f
UW
714/* Called when resuming a thread.
715 If the debug regs have changed, update the thread's copies. */
716static void
717arm_prepare_to_resume (struct lwp_info *lwp)
718{
d86d4aaf
DE
719 struct thread_info *thread = get_lwp_thread (lwp);
720 int pid = lwpid_of (thread);
721 struct process_info *proc = find_process_pid (pid_of (thread));
fe978cb0 722 struct arch_process_info *proc_info = proc->priv->arch_private;
09b4ad9f
UW
723 struct arch_lwp_info *lwp_info = lwp->arch_private;
724 int i;
725
726 for (i = 0; i < arm_linux_get_hw_breakpoint_count (); i++)
727 if (lwp_info->bpts_changed[i])
728 {
729 errno = 0;
730
731 if (arm_hwbp_control_is_enabled (proc_info->bpts[i].control))
f15f9948 732 if (ptrace (PTRACE_SETHBPREGS, pid,
b8e1b30e 733 (PTRACE_TYPE_ARG3) ((i << 1) + 1),
f15f9948 734 &proc_info->bpts[i].address) < 0)
71487fd7 735 perror_with_name ("Unexpected error setting breakpoint address");
09b4ad9f
UW
736
737 if (arm_hwbp_control_is_initialized (proc_info->bpts[i].control))
f15f9948 738 if (ptrace (PTRACE_SETHBPREGS, pid,
b8e1b30e 739 (PTRACE_TYPE_ARG3) ((i << 1) + 2),
f15f9948 740 &proc_info->bpts[i].control) < 0)
71487fd7 741 perror_with_name ("Unexpected error setting breakpoint");
09b4ad9f
UW
742
743 lwp_info->bpts_changed[i] = 0;
744 }
745
746 for (i = 0; i < arm_linux_get_hw_watchpoint_count (); i++)
747 if (lwp_info->wpts_changed[i])
748 {
749 errno = 0;
750
751 if (arm_hwbp_control_is_enabled (proc_info->wpts[i].control))
f15f9948 752 if (ptrace (PTRACE_SETHBPREGS, pid,
b8e1b30e 753 (PTRACE_TYPE_ARG3) -((i << 1) + 1),
f15f9948 754 &proc_info->wpts[i].address) < 0)
71487fd7 755 perror_with_name ("Unexpected error setting watchpoint address");
09b4ad9f
UW
756
757 if (arm_hwbp_control_is_initialized (proc_info->wpts[i].control))
f15f9948 758 if (ptrace (PTRACE_SETHBPREGS, pid,
b8e1b30e 759 (PTRACE_TYPE_ARG3) -((i << 1) + 2),
f15f9948 760 &proc_info->wpts[i].control) < 0)
71487fd7 761 perror_with_name ("Unexpected error setting watchpoint");
09b4ad9f
UW
762
763 lwp_info->wpts_changed[i] = 0;
764 }
765}
766
f7a6a40d
YQ
767/* Find the next pc for a sigreturn or rt_sigreturn syscall. In
768 addition, set IS_THUMB depending on whether we will return to ARM
769 or Thumb code.
d9311bfa
AT
770 See arm-linux.h for stack layout details. */
771static CORE_ADDR
f7a6a40d
YQ
772arm_sigreturn_next_pc (struct regcache *regcache, int svc_number,
773 int *is_thumb)
d9311bfa
AT
774{
775 unsigned long sp;
776 unsigned long sp_data;
777 /* Offset of PC register. */
778 int pc_offset = 0;
779 CORE_ADDR next_pc = 0;
cf2ebb6e 780 uint32_t cpsr;
d9311bfa
AT
781
782 gdb_assert (svc_number == __NR_sigreturn || svc_number == __NR_rt_sigreturn);
783
784 collect_register_by_name (regcache, "sp", &sp);
785 (*the_target->read_memory) (sp, (unsigned char *) &sp_data, 4);
786
787 pc_offset = arm_linux_sigreturn_next_pc_offset
788 (sp, sp_data, svc_number, __NR_sigreturn == svc_number ? 1 : 0);
789
790 (*the_target->read_memory) (sp + pc_offset, (unsigned char *) &next_pc, 4);
791
f7a6a40d
YQ
792 /* Set IS_THUMB according the CPSR saved on the stack. */
793 (*the_target->read_memory) (sp + pc_offset + 4, (unsigned char *) &cpsr, 4);
794 *is_thumb = ((cpsr & CPSR_T) != 0);
795
d9311bfa
AT
796 return next_pc;
797}
798
799/* When PC is at a syscall instruction, return the PC of the next
800 instruction to be executed. */
801static CORE_ADDR
553cb527 802get_next_pcs_syscall_next_pc (struct arm_get_next_pcs *self)
d9311bfa
AT
803{
804 CORE_ADDR next_pc = 0;
553cb527 805 CORE_ADDR pc = regcache_read_pc (self->regcache);
d9311bfa
AT
806 int is_thumb = arm_is_thumb_mode ();
807 ULONGEST svc_number = 0;
808 struct regcache *regcache = self->regcache;
809
810 if (is_thumb)
811 {
812 collect_register (regcache, 7, &svc_number);
813 next_pc = pc + 2;
814 }
815 else
816 {
817 unsigned long this_instr;
818 unsigned long svc_operand;
819
694b382c 820 target_read_memory (pc, (unsigned char *) &this_instr, 4);
d9311bfa
AT
821 svc_operand = (0x00ffffff & this_instr);
822
823 if (svc_operand) /* OABI. */
824 {
825 svc_number = svc_operand - 0x900000;
826 }
827 else /* EABI. */
828 {
829 collect_register (regcache, 7, &svc_number);
830 }
831
832 next_pc = pc + 4;
833 }
834
835 /* This is a sigreturn or sigreturn_rt syscall. */
836 if (svc_number == __NR_sigreturn || svc_number == __NR_rt_sigreturn)
837 {
f7a6a40d
YQ
838 /* SIGRETURN or RT_SIGRETURN may affect the arm thumb mode, so
839 update IS_THUMB. */
840 next_pc = arm_sigreturn_next_pc (regcache, svc_number, &is_thumb);
d9311bfa
AT
841 }
842
843 /* Addresses for calling Thumb functions have the bit 0 set. */
844 if (is_thumb)
845 next_pc = MAKE_THUMB_ADDR (next_pc);
846
847 return next_pc;
848}
09b4ad9f 849
3aee8918
PA
850static const struct target_desc *
851arm_read_description (void)
58d6951d 852{
0bfdf32f 853 int pid = lwpid_of (current_thread);
974c89e0 854 unsigned long arm_hwcap = linux_get_hwcap (4);
71487fd7
UW
855
856 /* Query hardware watchpoint/breakpoint capabilities. */
857 arm_linux_init_hwbp_cap (pid);
858
58d6951d 859 if (arm_hwcap & HWCAP_IWMMXT)
3aee8918 860 return tdesc_arm_with_iwmmxt;
58d6951d
DJ
861
862 if (arm_hwcap & HWCAP_VFP)
863 {
3aee8918 864 const struct target_desc *result;
58d6951d
DJ
865 char *buf;
866
867 /* NEON implies either no VFP, or VFPv3-D32. We only support
868 it with VFP. */
869 if (arm_hwcap & HWCAP_NEON)
3aee8918 870 result = tdesc_arm_with_neon;
58d6951d 871 else if ((arm_hwcap & (HWCAP_VFPv3 | HWCAP_VFPv3D16)) == HWCAP_VFPv3)
3aee8918 872 result = tdesc_arm_with_vfpv3;
58d6951d 873 else
3aee8918 874 result = tdesc_arm_with_vfpv2;
58d6951d
DJ
875
876 /* Now make sure that the kernel supports reading these
877 registers. Support was added in 2.6.30. */
58d6951d 878 errno = 0;
04248ead 879 buf = (char *) xmalloc (32 * 8 + 4);
58d6951d
DJ
880 if (ptrace (PTRACE_GETVFPREGS, pid, 0, buf) < 0
881 && errno == EIO)
e8b41681
YQ
882 result = tdesc_arm;
883
58d6951d
DJ
884 free (buf);
885
3aee8918 886 return result;
58d6951d
DJ
887 }
888
889 /* The default configuration uses legacy FPA registers, probably
890 simulated. */
3aee8918 891 return tdesc_arm;
58d6951d
DJ
892}
893
3aee8918
PA
894static void
895arm_arch_setup (void)
896{
bd9e6534
YQ
897 int tid = lwpid_of (current_thread);
898 int gpregs[18];
899 struct iovec iov;
900
3aee8918 901 current_process ()->tdesc = arm_read_description ();
bd9e6534
YQ
902
903 iov.iov_base = gpregs;
904 iov.iov_len = sizeof (gpregs);
905
906 /* Check if PTRACE_GETREGSET works. */
907 if (ptrace (PTRACE_GETREGSET, tid, NT_PRSTATUS, &iov) == 0)
908 have_ptrace_getregset = 1;
909 else
910 have_ptrace_getregset = 0;
3aee8918
PA
911}
912
d9311bfa
AT
913/* Fetch the next possible PCs after the current instruction executes. */
914
a0ff9e1a 915static std::vector<CORE_ADDR>
4d18591b 916arm_gdbserver_get_next_pcs (struct regcache *regcache)
d9311bfa
AT
917{
918 struct arm_get_next_pcs next_pcs_ctx;
d9311bfa
AT
919
920 arm_get_next_pcs_ctor (&next_pcs_ctx,
921 &get_next_pcs_ops,
922 /* Byte order is ignored assumed as host. */
923 0,
924 0,
1b451dda 925 1,
d9311bfa
AT
926 regcache);
927
a0ff9e1a 928 return arm_get_next_pcs (&next_pcs_ctx);
d9311bfa
AT
929}
930
7d00775e
AT
931/* Support for hardware single step. */
932
933static int
934arm_supports_hardware_single_step (void)
935{
936 return 0;
937}
938
79e7fd4f
YQ
939/* Implementation of linux_target_ops method "get_syscall_trapinfo". */
940
941static void
942arm_get_syscall_trapinfo (struct regcache *regcache, int *sysno)
943{
944 if (arm_is_thumb_mode ())
945 collect_register_by_name (regcache, "r7", sysno);
946 else
947 {
948 unsigned long pc;
949 unsigned long insn;
950
951 collect_register_by_name (regcache, "pc", &pc);
952
953 if ((*the_target->read_memory) (pc - 4, (unsigned char *) &insn, 4))
954 *sysno = UNKNOWN_SYSCALL;
955 else
956 {
957 unsigned long svc_operand = (0x00ffffff & insn);
958
959 if (svc_operand)
960 {
961 /* OABI */
962 *sysno = svc_operand - 0x900000;
963 }
964 else
965 {
966 /* EABI */
967 collect_register_by_name (regcache, "r7", sysno);
968 }
969 }
970 }
971}
972
bd9e6534
YQ
973/* Register sets without using PTRACE_GETREGSET. */
974
3aee8918 975static struct regset_info arm_regsets[] = {
1570b33e 976 { PTRACE_GETREGS, PTRACE_SETREGS, 0, 18 * 4,
fb1e4ffc
DJ
977 GENERAL_REGS,
978 arm_fill_gregset, arm_store_gregset },
1570b33e 979 { PTRACE_GETWMMXREGS, PTRACE_SETWMMXREGS, 0, 16 * 8 + 6 * 4,
fb1e4ffc
DJ
980 EXTENDED_REGS,
981 arm_fill_wmmxregset, arm_store_wmmxregset },
1570b33e 982 { PTRACE_GETVFPREGS, PTRACE_SETVFPREGS, 0, 32 * 8 + 4,
58d6951d
DJ
983 EXTENDED_REGS,
984 arm_fill_vfpregset, arm_store_vfpregset },
50bc912a 985 NULL_REGSET
fb1e4ffc
DJ
986};
987
3aee8918
PA
988static struct regsets_info arm_regsets_info =
989 {
990 arm_regsets, /* regsets */
991 0, /* num_regsets */
992 NULL, /* disabled_regsets */
993 };
994
995static struct usrregs_info arm_usrregs_info =
996 {
997 arm_num_regs,
998 arm_regmap,
999 };
1000
bd9e6534 1001static struct regs_info regs_info_arm =
3aee8918
PA
1002 {
1003 NULL, /* regset_bitmap */
1004 &arm_usrregs_info,
1005 &arm_regsets_info
1006 };
1007
1008static const struct regs_info *
1009arm_regs_info (void)
1010{
bd9e6534
YQ
1011 const struct target_desc *tdesc = current_process ()->tdesc;
1012
1013 if (have_ptrace_getregset == 1
1014 && (tdesc == tdesc_arm_with_neon || tdesc == tdesc_arm_with_vfpv3))
1015 return &regs_info_aarch32;
1016 else
1017 return &regs_info_arm;
3aee8918
PA
1018}
1019
dd373349
AT
1020struct linux_target_ops the_low_target = {
1021 arm_arch_setup,
1022 arm_regs_info,
1023 arm_cannot_fetch_register,
1024 arm_cannot_store_register,
1025 NULL, /* fetch_register */
276d4552
YQ
1026 linux_get_pc_32bit,
1027 linux_set_pc_32bit,
8689682c 1028 arm_breakpoint_kind_from_pc,
dd373349 1029 arm_sw_breakpoint_from_kind,
d9311bfa 1030 arm_gdbserver_get_next_pcs,
0d62e5e8
DJ
1031 0,
1032 arm_breakpoint_at,
802e8e6d 1033 arm_supports_z_point_type,
09b4ad9f
UW
1034 arm_insert_point,
1035 arm_remove_point,
1036 arm_stopped_by_watchpoint,
1037 arm_stopped_data_address,
1038 NULL, /* collect_ptrace_register */
1039 NULL, /* supply_ptrace_register */
1040 NULL, /* siginfo_fixup */
1041 arm_new_process,
04ec7890 1042 arm_delete_process,
09b4ad9f 1043 arm_new_thread,
466eecee 1044 arm_delete_thread,
3a8a0396 1045 arm_new_fork,
09b4ad9f 1046 arm_prepare_to_resume,
769ef81f
AT
1047 NULL, /* process_qsupported */
1048 NULL, /* supports_tracepoints */
1049 NULL, /* get_thread_area */
1050 NULL, /* install_fast_tracepoint_jump_pad */
1051 NULL, /* emit_ops */
1052 NULL, /* get_min_fast_tracepoint_insn_len */
1053 NULL, /* supports_range_stepping */
7d00775e 1054 arm_breakpoint_kind_from_current_state,
79e7fd4f
YQ
1055 arm_supports_hardware_single_step,
1056 arm_get_syscall_trapinfo,
2ec06d2e 1057};
3aee8918
PA
1058
1059void
1060initialize_low_arch (void)
1061{
1062 /* Initialize the Linux target descriptions. */
1063 init_registers_arm ();
1064 init_registers_arm_with_iwmmxt ();
1065 init_registers_arm_with_vfpv2 ();
1066 init_registers_arm_with_vfpv3 ();
bd9e6534
YQ
1067
1068 initialize_low_arch_aarch32 ();
3aee8918
PA
1069
1070 initialize_regsets_info (&arm_regsets_info);
1071}
This page took 1.304234 seconds and 4 git commands to generate.