gdb/doc/
[deliverable/binutils-gdb.git] / gdb / h8300-tdep.c
CommitLineData
f0bdd87d
YS
1/* Target-machine dependent code for Renesas H8/300, for GDB.
2
6aba47ca 3 Copyright (C) 1988, 1990, 1991, 1992, 1993, 1994, 1995, 1996, 1998, 1999,
7b6bb8da 4 2000, 2001, 2002, 2003, 2005, 2007, 2008, 2009, 2010, 2011
0fb0cc75 5 Free Software Foundation, Inc.
f0bdd87d
YS
6
7 This file is part of GDB.
8
9 This program is free software; you can redistribute it and/or modify
10 it under the terms of the GNU General Public License as published by
a9762ec7 11 the Free Software Foundation; either version 3 of the License, or
f0bdd87d
YS
12 (at your option) any later version.
13
14 This program is distributed in the hope that it will be useful,
15 but WITHOUT ANY WARRANTY; without even the implied warranty of
16 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 GNU General Public License for more details.
18
19 You should have received a copy of the GNU General Public License
a9762ec7 20 along with this program. If not, see <http://www.gnu.org/licenses/>. */
f0bdd87d
YS
21
22/*
23 Contributed by Steve Chamberlain
24 sac@cygnus.com
25 */
26
27#include "defs.h"
28#include "value.h"
f0bdd87d
YS
29#include "arch-utils.h"
30#include "regcache.h"
31#include "gdbcore.h"
32#include "objfiles.h"
f0bdd87d
YS
33#include "gdb_assert.h"
34#include "dis-asm.h"
35#include "dwarf2-frame.h"
f0bdd87d
YS
36#include "frame-base.h"
37#include "frame-unwind.h"
38
f0bdd87d
YS
39enum gdb_regnum
40{
41 E_R0_REGNUM, E_ER0_REGNUM = E_R0_REGNUM, E_ARG0_REGNUM = E_R0_REGNUM,
42 E_RET0_REGNUM = E_R0_REGNUM,
43 E_R1_REGNUM, E_ER1_REGNUM = E_R1_REGNUM, E_RET1_REGNUM = E_R1_REGNUM,
44 E_R2_REGNUM, E_ER2_REGNUM = E_R2_REGNUM, E_ARGLAST_REGNUM = E_R2_REGNUM,
45 E_R3_REGNUM, E_ER3_REGNUM = E_R3_REGNUM,
46 E_R4_REGNUM, E_ER4_REGNUM = E_R4_REGNUM,
47 E_R5_REGNUM, E_ER5_REGNUM = E_R5_REGNUM,
48 E_R6_REGNUM, E_ER6_REGNUM = E_R6_REGNUM, E_FP_REGNUM = E_R6_REGNUM,
49 E_SP_REGNUM,
50 E_CCR_REGNUM,
51 E_PC_REGNUM,
52 E_CYCLES_REGNUM,
53 E_TICK_REGNUM, E_EXR_REGNUM = E_TICK_REGNUM,
54 E_INST_REGNUM, E_TICKS_REGNUM = E_INST_REGNUM,
55 E_INSTS_REGNUM,
56 E_MACH_REGNUM,
57 E_MACL_REGNUM,
58 E_SBR_REGNUM,
59 E_VBR_REGNUM
60};
61
62#define H8300_MAX_NUM_REGS 18
63
be8626e0
MD
64#define E_PSEUDO_CCR_REGNUM(gdbarch) (gdbarch_num_regs (gdbarch))
65#define E_PSEUDO_EXR_REGNUM(gdbarch) (gdbarch_num_regs (gdbarch)+1)
f0bdd87d 66
862ba188
CV
67struct h8300_frame_cache
68{
69 /* Base address. */
70 CORE_ADDR base;
71 CORE_ADDR sp_offset;
72 CORE_ADDR pc;
73
1777feb0 74 /* Flag showing that a frame has been created in the prologue code. */
862ba188 75 int uses_fp;
f0bdd87d 76
862ba188
CV
77 /* Saved registers. */
78 CORE_ADDR saved_regs[H8300_MAX_NUM_REGS];
79 CORE_ADDR saved_sp;
80};
81
82enum
83{
84 h8300_reg_size = 2,
85 h8300h_reg_size = 4,
86 h8300_max_reg_size = 4,
87};
88
89static int is_h8300hmode (struct gdbarch *gdbarch);
90static int is_h8300smode (struct gdbarch *gdbarch);
91static int is_h8300sxmode (struct gdbarch *gdbarch);
92static int is_h8300_normal_mode (struct gdbarch *gdbarch);
93
be8626e0
MD
94#define BINWORD(gdbarch) ((is_h8300hmode (gdbarch) \
95 && !is_h8300_normal_mode (gdbarch)) \
862ba188
CV
96 ? h8300h_reg_size : h8300_reg_size)
97
98static CORE_ADDR
99h8300_unwind_pc (struct gdbarch *gdbarch, struct frame_info *next_frame)
100{
101 return frame_unwind_register_unsigned (next_frame, E_PC_REGNUM);
102}
103
104static CORE_ADDR
105h8300_unwind_sp (struct gdbarch *gdbarch, struct frame_info *next_frame)
106{
107 return frame_unwind_register_unsigned (next_frame, E_SP_REGNUM);
108}
109
110static struct frame_id
94afd7a6 111h8300_dummy_id (struct gdbarch *gdbarch, struct frame_info *this_frame)
862ba188 112{
94afd7a6
UW
113 CORE_ADDR sp = get_frame_register_unsigned (this_frame, E_SP_REGNUM);
114 return frame_id_build (sp, get_frame_pc (this_frame));
862ba188
CV
115}
116
117/* Normal frames. */
118
119/* Allocate and initialize a frame cache. */
120
121static void
be8626e0
MD
122h8300_init_frame_cache (struct gdbarch *gdbarch,
123 struct h8300_frame_cache *cache)
862ba188
CV
124{
125 int i;
126
127 /* Base address. */
128 cache->base = 0;
129 cache->sp_offset = 0;
130 cache->pc = 0;
131
132 /* Frameless until proven otherwise. */
133 cache->uses_fp = 0;
134
135 /* Saved registers. We initialize these to -1 since zero is a valid
136 offset (that's where %fp is supposed to be stored). */
be8626e0 137 for (i = 0; i < gdbarch_num_regs (gdbarch); i++)
862ba188
CV
138 cache->saved_regs[i] = -1;
139}
140
141#define IS_MOVB_RnRm(x) (((x) & 0xff88) == 0x0c88)
142#define IS_MOVW_RnRm(x) (((x) & 0xff88) == 0x0d00)
143#define IS_MOVL_RnRm(x) (((x) & 0xff88) == 0x0f80)
144#define IS_MOVB_Rn16_SP(x) (((x) & 0xfff0) == 0x6ee0)
145#define IS_MOVB_EXT(x) ((x) == 0x7860)
146#define IS_MOVB_Rn24_SP(x) (((x) & 0xfff0) == 0x6aa0)
147#define IS_MOVW_Rn16_SP(x) (((x) & 0xfff0) == 0x6fe0)
148#define IS_MOVW_EXT(x) ((x) == 0x78e0)
149#define IS_MOVW_Rn24_SP(x) (((x) & 0xfff0) == 0x6ba0)
1777feb0 150/* Same instructions as mov.w, just prefixed with 0x0100. */
862ba188
CV
151#define IS_MOVL_PRE(x) ((x) == 0x0100)
152#define IS_MOVL_Rn16_SP(x) (((x) & 0xfff0) == 0x6fe0)
153#define IS_MOVL_EXT(x) ((x) == 0x78e0)
154#define IS_MOVL_Rn24_SP(x) (((x) & 0xfff0) == 0x6ba0)
155
156#define IS_PUSHFP_MOVESPFP(x) ((x) == 0x6df60d76)
157#define IS_PUSH_FP(x) ((x) == 0x01006df6)
158#define IS_MOV_SP_FP(x) ((x) == 0x0ff6)
159#define IS_SUB2_SP(x) ((x) == 0x1b87)
160#define IS_SUB4_SP(x) ((x) == 0x1b97)
161#define IS_ADD_IMM_SP(x) ((x) == 0x7a1f)
162#define IS_SUB_IMM_SP(x) ((x) == 0x7a3f)
163#define IS_SUBL4_SP(x) ((x) == 0x1acf)
164#define IS_MOV_IMM_Rn(x) (((x) & 0xfff0) == 0x7905)
165#define IS_SUB_RnSP(x) (((x) & 0xff0f) == 0x1907)
166#define IS_ADD_RnSP(x) (((x) & 0xff0f) == 0x0907)
167#define IS_PUSH(x) (((x) & 0xfff0) == 0x6df0)
f0bdd87d
YS
168
169/* If the instruction at PC is an argument register spill, return its
170 length. Otherwise, return zero.
171
172 An argument register spill is an instruction that moves an argument
173 from the register in which it was passed to the stack slot in which
174 it really lives. It is a byte, word, or longword move from an
175 argument register to a negative offset from the frame pointer.
176
177 CV, 2003-06-16: Or, in optimized code or when the `register' qualifier
178 is used, it could be a byte, word or long move to registers r3-r5. */
179
180static int
e17a4113 181h8300_is_argument_spill (struct gdbarch *gdbarch, CORE_ADDR pc)
f0bdd87d 182{
e17a4113
UW
183 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
184 int w = read_memory_unsigned_integer (pc, 2, byte_order);
f0bdd87d 185
862ba188 186 if ((IS_MOVB_RnRm (w) || IS_MOVW_RnRm (w) || IS_MOVL_RnRm (w))
f0bdd87d
YS
187 && (w & 0x70) <= 0x20 /* Rs is R0, R1 or R2 */
188 && (w & 0x7) >= 0x3 && (w & 0x7) <= 0x5) /* Rd is R3, R4 or R5 */
189 return 2;
190
862ba188 191 if (IS_MOVB_Rn16_SP (w)
f0bdd87d
YS
192 && 8 <= (w & 0xf) && (w & 0xf) <= 10) /* Rs is R0L, R1L, or R2L */
193 {
e17a4113
UW
194 /* ... and d:16 is negative. */
195 if (read_memory_integer (pc + 2, 2, byte_order) < 0)
f0bdd87d
YS
196 return 4;
197 }
862ba188 198 else if (IS_MOVB_EXT (w))
f0bdd87d 199 {
e17a4113
UW
200 if (IS_MOVB_Rn24_SP (read_memory_unsigned_integer (pc + 2,
201 2, byte_order)))
f0bdd87d 202 {
e17a4113 203 LONGEST disp = read_memory_integer (pc + 4, 4, byte_order);
f0bdd87d
YS
204
205 /* ... and d:24 is negative. */
206 if (disp < 0 && disp > 0xffffff)
207 return 8;
208 }
209 }
862ba188 210 else if (IS_MOVW_Rn16_SP (w)
f0bdd87d
YS
211 && (w & 0xf) <= 2) /* Rs is R0, R1, or R2 */
212 {
f0bdd87d 213 /* ... and d:16 is negative. */
e17a4113 214 if (read_memory_integer (pc + 2, 2, byte_order) < 0)
f0bdd87d
YS
215 return 4;
216 }
862ba188 217 else if (IS_MOVW_EXT (w))
f0bdd87d 218 {
e17a4113
UW
219 if (IS_MOVW_Rn24_SP (read_memory_unsigned_integer (pc + 2,
220 2, byte_order)))
f0bdd87d 221 {
e17a4113 222 LONGEST disp = read_memory_integer (pc + 4, 4, byte_order);
f0bdd87d
YS
223
224 /* ... and d:24 is negative. */
225 if (disp < 0 && disp > 0xffffff)
226 return 8;
227 }
228 }
862ba188 229 else if (IS_MOVL_PRE (w))
f0bdd87d 230 {
e17a4113 231 int w2 = read_memory_integer (pc + 2, 2, byte_order);
f0bdd87d 232
862ba188 233 if (IS_MOVL_Rn16_SP (w2)
f0bdd87d
YS
234 && (w2 & 0xf) <= 2) /* Rs is ER0, ER1, or ER2 */
235 {
f0bdd87d 236 /* ... and d:16 is negative. */
e17a4113 237 if (read_memory_integer (pc + 4, 2, byte_order) < 0)
f0bdd87d
YS
238 return 6;
239 }
862ba188 240 else if (IS_MOVL_EXT (w2))
f0bdd87d 241 {
e17a4113 242 int w3 = read_memory_integer (pc + 4, 2, byte_order);
f0bdd87d 243
e17a4113 244 if (IS_MOVL_Rn24_SP (read_memory_integer (pc + 4, 2, byte_order)))
f0bdd87d 245 {
e17a4113 246 LONGEST disp = read_memory_integer (pc + 6, 4, byte_order);
f0bdd87d
YS
247
248 /* ... and d:24 is negative. */
249 if (disp < 0 && disp > 0xffffff)
250 return 10;
251 }
252 }
253 }
254
255 return 0;
256}
257
f0bdd87d
YS
258/* Do a full analysis of the prologue at PC and update CACHE
259 accordingly. Bail out early if CURRENT_PC is reached. Return the
260 address where the analysis stopped.
261
262 We handle all cases that can be generated by gcc.
263
264 For allocating a stack frame:
265
266 mov.w r6,@-sp
267 mov.w sp,r6
268 mov.w #-n,rN
269 add.w rN,sp
270
271 mov.w r6,@-sp
272 mov.w sp,r6
273 subs #2,sp
274 (repeat)
275
276 mov.l er6,@-sp
277 mov.l sp,er6
278 add.l #-n,sp
279
280 mov.w r6,@-sp
281 mov.w sp,r6
282 subs #4,sp
283 (repeat)
284
285 For saving registers:
286
287 mov.w rN,@-sp
288 mov.l erN,@-sp
289 stm.l reglist,@-sp
290
f0bdd87d
YS
291 */
292
293static CORE_ADDR
e17a4113
UW
294h8300_analyze_prologue (struct gdbarch *gdbarch,
295 CORE_ADDR pc, CORE_ADDR current_pc,
f0bdd87d
YS
296 struct h8300_frame_cache *cache)
297{
e17a4113 298 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
f0bdd87d 299 unsigned int op;
862ba188
CV
300 int regno, i, spill_size;
301
302 cache->sp_offset = 0;
f0bdd87d 303
f0bdd87d
YS
304 if (pc >= current_pc)
305 return current_pc;
306
e17a4113 307 op = read_memory_unsigned_integer (pc, 4, byte_order);
862ba188
CV
308
309 if (IS_PUSHFP_MOVESPFP (op))
310 {
311 cache->saved_regs[E_FP_REGNUM] = 0;
312 cache->uses_fp = 1;
313 pc += 4;
314 }
315 else if (IS_PUSH_FP (op))
316 {
317 cache->saved_regs[E_FP_REGNUM] = 0;
318 pc += 4;
319 if (pc >= current_pc)
320 return current_pc;
e17a4113 321 op = read_memory_unsigned_integer (pc, 2, byte_order);
862ba188
CV
322 if (IS_MOV_SP_FP (op))
323 {
324 cache->uses_fp = 1;
325 pc += 2;
326 }
327 }
328
329 while (pc < current_pc)
330 {
e17a4113 331 op = read_memory_unsigned_integer (pc, 2, byte_order);
862ba188
CV
332 if (IS_SUB2_SP (op))
333 {
334 cache->sp_offset += 2;
335 pc += 2;
336 }
337 else if (IS_SUB4_SP (op))
338 {
339 cache->sp_offset += 4;
340 pc += 2;
341 }
342 else if (IS_ADD_IMM_SP (op))
343 {
e17a4113 344 cache->sp_offset += -read_memory_integer (pc + 2, 2, byte_order);
862ba188
CV
345 pc += 4;
346 }
347 else if (IS_SUB_IMM_SP (op))
348 {
e17a4113 349 cache->sp_offset += read_memory_integer (pc + 2, 2, byte_order);
862ba188
CV
350 pc += 4;
351 }
352 else if (IS_SUBL4_SP (op))
353 {
354 cache->sp_offset += 4;
355 pc += 2;
356 }
357 else if (IS_MOV_IMM_Rn (op))
358 {
e17a4113 359 int offset = read_memory_integer (pc + 2, 2, byte_order);
862ba188 360 regno = op & 0x000f;
e17a4113 361 op = read_memory_unsigned_integer (pc + 4, 2, byte_order);
862ba188
CV
362 if (IS_ADD_RnSP (op) && (op & 0x00f0) == regno)
363 {
364 cache->sp_offset -= offset;
365 pc += 6;
366 }
367 else if (IS_SUB_RnSP (op) && (op & 0x00f0) == regno)
368 {
369 cache->sp_offset += offset;
370 pc += 6;
371 }
372 else
373 break;
374 }
375 else if (IS_PUSH (op))
376 {
377 regno = op & 0x000f;
378 cache->sp_offset += 2;
379 cache->saved_regs[regno] = cache->sp_offset;
380 pc += 2;
381 }
382 else if (op == 0x0100)
383 {
e17a4113 384 op = read_memory_unsigned_integer (pc + 2, 2, byte_order);
862ba188
CV
385 if (IS_PUSH (op))
386 {
387 regno = op & 0x000f;
388 cache->sp_offset += 4;
389 cache->saved_regs[regno] = cache->sp_offset;
390 pc += 4;
391 }
392 else
393 break;
394 }
395 else if ((op & 0xffcf) == 0x0100)
396 {
397 int op1;
e17a4113 398 op1 = read_memory_unsigned_integer (pc + 2, 2, byte_order);
862ba188
CV
399 if (IS_PUSH (op1))
400 {
401 /* Since the prefix is 0x01x0, this is not a simple pushm but a
402 stm.l reglist,@-sp */
403 i = ((op & 0x0030) >> 4) + 1;
404 regno = op1 & 0x000f;
405 for (; i > 0; regno++, --i)
406 {
407 cache->sp_offset += 4;
408 cache->saved_regs[regno] = cache->sp_offset;
409 }
410 pc += 4;
411 }
412 else
413 break;
414 }
415 else
416 break;
417 }
418
419 /* Check for spilling an argument register to the stack frame.
420 This could also be an initializing store from non-prologue code,
421 but I don't think there's any harm in skipping that. */
e17a4113 422 while ((spill_size = h8300_is_argument_spill (gdbarch, pc)) > 0
862ba188
CV
423 && pc + spill_size <= current_pc)
424 pc += spill_size;
f0bdd87d
YS
425
426 return pc;
427}
428
429static struct h8300_frame_cache *
94afd7a6 430h8300_frame_cache (struct frame_info *this_frame, void **this_cache)
f0bdd87d 431{
94afd7a6 432 struct gdbarch *gdbarch = get_frame_arch (this_frame);
f0bdd87d
YS
433 struct h8300_frame_cache *cache;
434 char buf[4];
435 int i;
862ba188 436 CORE_ADDR current_pc;
f0bdd87d
YS
437
438 if (*this_cache)
439 return *this_cache;
440
862ba188 441 cache = FRAME_OBSTACK_ZALLOC (struct h8300_frame_cache);
be8626e0 442 h8300_init_frame_cache (gdbarch, cache);
f0bdd87d
YS
443 *this_cache = cache;
444
445 /* In principle, for normal frames, %fp holds the frame pointer,
446 which holds the base address for the current stack frame.
447 However, for functions that don't need it, the frame pointer is
448 optional. For these "frameless" functions the frame pointer is
862ba188 449 actually the frame pointer of the calling frame. */
f0bdd87d 450
94afd7a6 451 cache->base = get_frame_register_unsigned (this_frame, E_FP_REGNUM);
f0bdd87d
YS
452 if (cache->base == 0)
453 return cache;
454
be8626e0 455 cache->saved_regs[E_PC_REGNUM] = -BINWORD (gdbarch);
f0bdd87d 456
94afd7a6
UW
457 cache->pc = get_frame_func (this_frame);
458 current_pc = get_frame_pc (this_frame);
f0bdd87d 459 if (cache->pc != 0)
e17a4113 460 h8300_analyze_prologue (gdbarch, cache->pc, current_pc, cache);
f0bdd87d 461
862ba188 462 if (!cache->uses_fp)
f0bdd87d
YS
463 {
464 /* We didn't find a valid frame, which means that CACHE->base
465 currently holds the frame pointer for our calling frame. If
466 we're at the start of a function, or somewhere half-way its
467 prologue, the function's frame probably hasn't been fully
468 setup yet. Try to reconstruct the base address for the stack
469 frame by looking at the stack pointer. For truly "frameless"
470 functions this might work too. */
471
94afd7a6 472 cache->base = get_frame_register_unsigned (this_frame, E_SP_REGNUM)
862ba188 473 + cache->sp_offset;
be8626e0 474 cache->saved_sp = cache->base + BINWORD (gdbarch);
862ba188
CV
475 cache->saved_regs[E_PC_REGNUM] = 0;
476 }
477 else
478 {
be8626e0
MD
479 cache->saved_sp = cache->base + 2 * BINWORD (gdbarch);
480 cache->saved_regs[E_PC_REGNUM] = -BINWORD (gdbarch);
f0bdd87d 481 }
f0bdd87d
YS
482
483 /* Adjust all the saved registers such that they contain addresses
484 instead of offsets. */
be8626e0 485 for (i = 0; i < gdbarch_num_regs (gdbarch); i++)
f0bdd87d 486 if (cache->saved_regs[i] != -1)
862ba188 487 cache->saved_regs[i] = cache->base - cache->saved_regs[i];
f0bdd87d
YS
488
489 return cache;
490}
491
492static void
94afd7a6 493h8300_frame_this_id (struct frame_info *this_frame, void **this_cache,
f0bdd87d
YS
494 struct frame_id *this_id)
495{
496 struct h8300_frame_cache *cache =
94afd7a6 497 h8300_frame_cache (this_frame, this_cache);
f0bdd87d
YS
498
499 /* This marks the outermost frame. */
500 if (cache->base == 0)
501 return;
502
862ba188 503 *this_id = frame_id_build (cache->saved_sp, cache->pc);
f0bdd87d
YS
504}
505
94afd7a6
UW
506static struct value *
507h8300_frame_prev_register (struct frame_info *this_frame, void **this_cache,
508 int regnum)
f0bdd87d 509{
94afd7a6 510 struct gdbarch *gdbarch = get_frame_arch (this_frame);
f0bdd87d 511 struct h8300_frame_cache *cache =
94afd7a6 512 h8300_frame_cache (this_frame, this_cache);
f0bdd87d
YS
513
514 gdb_assert (regnum >= 0);
515
516 if (regnum == E_SP_REGNUM && cache->saved_sp)
94afd7a6 517 return frame_unwind_got_constant (this_frame, regnum, cache->saved_sp);
f0bdd87d 518
ea78bae4 519 if (regnum < gdbarch_num_regs (gdbarch)
f57d151a 520 && cache->saved_regs[regnum] != -1)
94afd7a6
UW
521 return frame_unwind_got_memory (this_frame, regnum,
522 cache->saved_regs[regnum]);
f0bdd87d 523
94afd7a6 524 return frame_unwind_got_register (this_frame, regnum, regnum);
f0bdd87d
YS
525}
526
527static const struct frame_unwind h8300_frame_unwind = {
528 NORMAL_FRAME,
8fbca658 529 default_frame_unwind_stop_reason,
f0bdd87d 530 h8300_frame_this_id,
94afd7a6
UW
531 h8300_frame_prev_register,
532 NULL,
533 default_frame_sniffer
f0bdd87d
YS
534};
535
862ba188 536static CORE_ADDR
94afd7a6 537h8300_frame_base_address (struct frame_info *this_frame, void **this_cache)
862ba188 538{
94afd7a6 539 struct h8300_frame_cache *cache = h8300_frame_cache (this_frame, this_cache);
862ba188
CV
540 return cache->base;
541}
542
543static const struct frame_base h8300_frame_base = {
544 &h8300_frame_unwind,
545 h8300_frame_base_address,
546 h8300_frame_base_address,
547 h8300_frame_base_address
548};
549
550static CORE_ADDR
6093d2eb 551h8300_skip_prologue (struct gdbarch *gdbarch, CORE_ADDR pc)
862ba188
CV
552{
553 CORE_ADDR func_addr = 0 , func_end = 0;
554
555 if (find_pc_partial_function (pc, NULL, &func_addr, &func_end))
556 {
557 struct symtab_and_line sal;
558 struct h8300_frame_cache cache;
559
560 /* Found a function. */
561 sal = find_pc_line (func_addr, 0);
562 if (sal.end && sal.end < func_end)
563 /* Found a line number, use it as end of prologue. */
564 return sal.end;
565
566 /* No useable line symbol. Use prologue parsing method. */
be8626e0 567 h8300_init_frame_cache (gdbarch, &cache);
e17a4113 568 return h8300_analyze_prologue (gdbarch, func_addr, func_end, &cache);
862ba188
CV
569 }
570
571 /* No function symbol -- just return the PC. */
572 return (CORE_ADDR) pc;
573}
574
f0bdd87d
YS
575/* Function: push_dummy_call
576 Setup the function arguments for calling a function in the inferior.
577 In this discussion, a `word' is 16 bits on the H8/300s, and 32 bits
578 on the H8/300H.
579
580 There are actually two ABI's here: -mquickcall (the default) and
581 -mno-quickcall. With -mno-quickcall, all arguments are passed on
582 the stack after the return address, word-aligned. With
583 -mquickcall, GCC tries to use r0 -- r2 to pass registers. Since
584 GCC doesn't indicate in the object file which ABI was used to
585 compile it, GDB only supports the default --- -mquickcall.
586
587 Here are the rules for -mquickcall, in detail:
588
589 Each argument, whether scalar or aggregate, is padded to occupy a
590 whole number of words. Arguments smaller than a word are padded at
591 the most significant end; those larger than a word are padded at
592 the least significant end.
593
594 The initial arguments are passed in r0 -- r2. Earlier arguments go in
595 lower-numbered registers. Multi-word arguments are passed in
596 consecutive registers, with the most significant end in the
597 lower-numbered register.
598
599 If an argument doesn't fit entirely in the remaining registers, it
600 is passed entirely on the stack. Stack arguments begin just after
601 the return address. Once an argument has overflowed onto the stack
602 this way, all subsequent arguments are passed on the stack.
603
604 The above rule has odd consequences. For example, on the h8/300s,
605 if a function takes two longs and an int as arguments:
606 - the first long will be passed in r0/r1,
607 - the second long will be passed entirely on the stack, since it
608 doesn't fit in r2,
609 - and the int will be passed on the stack, even though it could fit
610 in r2.
611
612 A weird exception: if an argument is larger than a word, but not a
613 whole number of words in length (before padding), it is passed on
614 the stack following the rules for stack arguments above, even if
615 there are sufficient registers available to hold it. Stranger
616 still, the argument registers are still `used up' --- even though
617 there's nothing in them.
618
619 So, for example, on the h8/300s, if a function expects a three-byte
620 structure and an int, the structure will go on the stack, and the
621 int will go in r2, not r0.
622
623 If the function returns an aggregate type (struct, union, or class)
624 by value, the caller must allocate space to hold the return value,
625 and pass the callee a pointer to this space as an invisible first
626 argument, in R0.
627
628 For varargs functions, the last fixed argument and all the variable
629 arguments are always passed on the stack. This means that calls to
630 varargs functions don't work properly unless there is a prototype
631 in scope.
632
633 Basically, this ABI is not good, for the following reasons:
634 - You can't call vararg functions properly unless a prototype is in scope.
635 - Structure passing is inconsistent, to no purpose I can see.
636 - It often wastes argument registers, of which there are only three
637 to begin with. */
638
639static CORE_ADDR
640h8300_push_dummy_call (struct gdbarch *gdbarch, struct value *function,
641 struct regcache *regcache, CORE_ADDR bp_addr,
642 int nargs, struct value **args, CORE_ADDR sp,
643 int struct_return, CORE_ADDR struct_addr)
644{
e17a4113 645 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
f0bdd87d 646 int stack_alloc = 0, stack_offset = 0;
be8626e0 647 int wordsize = BINWORD (gdbarch);
f0bdd87d
YS
648 int reg = E_ARG0_REGNUM;
649 int argument;
650
651 /* First, make sure the stack is properly aligned. */
652 sp = align_down (sp, wordsize);
653
654 /* Now make sure there's space on the stack for the arguments. We
655 may over-allocate a little here, but that won't hurt anything. */
656 for (argument = 0; argument < nargs; argument++)
657 stack_alloc += align_up (TYPE_LENGTH (value_type (args[argument])),
658 wordsize);
659 sp -= stack_alloc;
660
661 /* Now load as many arguments as possible into registers, and push
662 the rest onto the stack.
663 If we're returning a structure by value, then we must pass a
664 pointer to the buffer for the return value as an invisible first
665 argument. */
666 if (struct_return)
667 regcache_cooked_write_unsigned (regcache, reg++, struct_addr);
668
669 for (argument = 0; argument < nargs; argument++)
670 {
671 struct type *type = value_type (args[argument]);
672 int len = TYPE_LENGTH (type);
673 char *contents = (char *) value_contents (args[argument]);
674
675 /* Pad the argument appropriately. */
676 int padded_len = align_up (len, wordsize);
5d0d05b6 677 gdb_byte *padded = alloca (padded_len);
f0bdd87d
YS
678
679 memset (padded, 0, padded_len);
680 memcpy (len < wordsize ? padded + padded_len - len : padded,
681 contents, len);
682
683 /* Could the argument fit in the remaining registers? */
684 if (padded_len <= (E_ARGLAST_REGNUM - reg + 1) * wordsize)
685 {
686 /* Are we going to pass it on the stack anyway, for no good
687 reason? */
688 if (len > wordsize && len % wordsize)
689 {
690 /* I feel so unclean. */
691 write_memory (sp + stack_offset, padded, padded_len);
692 stack_offset += padded_len;
693
694 /* That's right --- even though we passed the argument
695 on the stack, we consume the registers anyway! Love
696 me, love my dog. */
697 reg += padded_len / wordsize;
698 }
699 else
700 {
701 /* Heavens to Betsy --- it's really going in registers!
99e42fd8
PA
702 Note that on the h8/300s, there are gaps between the
703 registers in the register file. */
f0bdd87d
YS
704 int offset;
705
706 for (offset = 0; offset < padded_len; offset += wordsize)
707 {
e17a4113
UW
708 ULONGEST word
709 = extract_unsigned_integer (padded + offset,
710 wordsize, byte_order);
f0bdd87d
YS
711 regcache_cooked_write_unsigned (regcache, reg++, word);
712 }
713 }
714 }
715 else
716 {
717 /* It doesn't fit in registers! Onto the stack it goes. */
718 write_memory (sp + stack_offset, padded, padded_len);
719 stack_offset += padded_len;
720
721 /* Once one argument has spilled onto the stack, all
722 subsequent arguments go on the stack. */
723 reg = E_ARGLAST_REGNUM + 1;
724 }
725 }
726
727 /* Store return address. */
728 sp -= wordsize;
e17a4113 729 write_memory_unsigned_integer (sp, wordsize, byte_order, bp_addr);
f0bdd87d
YS
730
731 /* Update stack pointer. */
732 regcache_cooked_write_unsigned (regcache, E_SP_REGNUM, sp);
733
862ba188
CV
734 /* Return the new stack pointer minus the return address slot since
735 that's what DWARF2/GCC uses as the frame's CFA. */
736 return sp + wordsize;
f0bdd87d
YS
737}
738
739/* Function: extract_return_value
740 Figure out where in REGBUF the called function has left its return value.
741 Copy that into VALBUF. Be sure to account for CPU type. */
742
743static void
744h8300_extract_return_value (struct type *type, struct regcache *regcache,
745 void *valbuf)
746{
e17a4113
UW
747 struct gdbarch *gdbarch = get_regcache_arch (regcache);
748 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
f0bdd87d
YS
749 int len = TYPE_LENGTH (type);
750 ULONGEST c, addr;
751
752 switch (len)
753 {
754 case 1:
755 case 2:
756 regcache_cooked_read_unsigned (regcache, E_RET0_REGNUM, &c);
e17a4113 757 store_unsigned_integer (valbuf, len, byte_order, c);
f0bdd87d
YS
758 break;
759 case 4: /* Needs two registers on plain H8/300 */
760 regcache_cooked_read_unsigned (regcache, E_RET0_REGNUM, &c);
e17a4113 761 store_unsigned_integer (valbuf, 2, byte_order, c);
f0bdd87d 762 regcache_cooked_read_unsigned (regcache, E_RET1_REGNUM, &c);
e17a4113 763 store_unsigned_integer ((void *)((char *) valbuf + 2), 2, byte_order, c);
f0bdd87d
YS
764 break;
765 case 8: /* long long is now 8 bytes. */
766 if (TYPE_CODE (type) == TYPE_CODE_INT)
767 {
768 regcache_cooked_read_unsigned (regcache, E_RET0_REGNUM, &addr);
e17a4113
UW
769 c = read_memory_unsigned_integer ((CORE_ADDR) addr, len, byte_order);
770 store_unsigned_integer (valbuf, len, byte_order, c);
f0bdd87d
YS
771 }
772 else
773 {
a73c6dcd 774 error (_("I don't know how this 8 byte value is returned."));
f0bdd87d
YS
775 }
776 break;
777 }
778}
779
780static void
781h8300h_extract_return_value (struct type *type, struct regcache *regcache,
782 void *valbuf)
783{
e17a4113
UW
784 struct gdbarch *gdbarch = get_regcache_arch (regcache);
785 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
f0bdd87d
YS
786 int len = TYPE_LENGTH (type);
787 ULONGEST c, addr;
788
789 switch (len)
790 {
791 case 1:
792 case 2:
793 case 4:
794 regcache_cooked_read_unsigned (regcache, E_RET0_REGNUM, &c);
e17a4113 795 store_unsigned_integer (valbuf, len, byte_order, c);
f0bdd87d
YS
796 break;
797 case 8: /* long long is now 8 bytes. */
798 if (TYPE_CODE (type) == TYPE_CODE_INT)
799 {
862ba188 800 regcache_cooked_read_unsigned (regcache, E_RET0_REGNUM, &c);
e17a4113 801 store_unsigned_integer (valbuf, 4, byte_order, c);
862ba188 802 regcache_cooked_read_unsigned (regcache, E_RET1_REGNUM, &c);
e17a4113
UW
803 store_unsigned_integer ((void *) ((char *) valbuf + 4), 4,
804 byte_order, c);
f0bdd87d
YS
805 }
806 else
807 {
a73c6dcd 808 error (_("I don't know how this 8 byte value is returned."));
f0bdd87d
YS
809 }
810 break;
811 }
812}
813
63807e1d 814static int
862ba188
CV
815h8300_use_struct_convention (struct type *value_type)
816{
817 /* Types of 1, 2 or 4 bytes are returned in R0/R1, everything else on the
1777feb0 818 stack. */
862ba188
CV
819
820 if (TYPE_CODE (value_type) == TYPE_CODE_STRUCT
821 || TYPE_CODE (value_type) == TYPE_CODE_UNION)
822 return 1;
823 return !(TYPE_LENGTH (value_type) == 1
824 || TYPE_LENGTH (value_type) == 2
825 || TYPE_LENGTH (value_type) == 4);
826}
827
63807e1d 828static int
862ba188
CV
829h8300h_use_struct_convention (struct type *value_type)
830{
831 /* Types of 1, 2 or 4 bytes are returned in R0, INT types of 8 bytes are
1777feb0 832 returned in R0/R1, everything else on the stack. */
862ba188
CV
833 if (TYPE_CODE (value_type) == TYPE_CODE_STRUCT
834 || TYPE_CODE (value_type) == TYPE_CODE_UNION)
835 return 1;
836 return !(TYPE_LENGTH (value_type) == 1
837 || TYPE_LENGTH (value_type) == 2
838 || TYPE_LENGTH (value_type) == 4
839 || (TYPE_LENGTH (value_type) == 8
840 && TYPE_CODE (value_type) == TYPE_CODE_INT));
841}
f0bdd87d
YS
842
843/* Function: store_return_value
844 Place the appropriate value in the appropriate registers.
845 Primarily used by the RETURN command. */
846
847static void
848h8300_store_return_value (struct type *type, struct regcache *regcache,
849 const void *valbuf)
850{
e17a4113
UW
851 struct gdbarch *gdbarch = get_regcache_arch (regcache);
852 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
f0bdd87d
YS
853 int len = TYPE_LENGTH (type);
854 ULONGEST val;
855
856 switch (len)
857 {
858 case 1:
1777feb0 859 case 2: /* short... */
e17a4113 860 val = extract_unsigned_integer (valbuf, len, byte_order);
f0bdd87d
YS
861 regcache_cooked_write_unsigned (regcache, E_RET0_REGNUM, val);
862 break;
863 case 4: /* long, float */
e17a4113 864 val = extract_unsigned_integer (valbuf, len, byte_order);
f0bdd87d
YS
865 regcache_cooked_write_unsigned (regcache, E_RET0_REGNUM,
866 (val >> 16) & 0xffff);
867 regcache_cooked_write_unsigned (regcache, E_RET1_REGNUM, val & 0xffff);
868 break;
1777feb0
MS
869 case 8: /* long long, double and long double
870 are all defined as 4 byte types so
871 far so this shouldn't happen. */
a73c6dcd 872 error (_("I don't know how to return an 8 byte value."));
f0bdd87d
YS
873 break;
874 }
875}
876
877static void
878h8300h_store_return_value (struct type *type, struct regcache *regcache,
879 const void *valbuf)
880{
e17a4113
UW
881 struct gdbarch *gdbarch = get_regcache_arch (regcache);
882 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
f0bdd87d
YS
883 int len = TYPE_LENGTH (type);
884 ULONGEST val;
885
886 switch (len)
887 {
888 case 1:
889 case 2:
890 case 4: /* long, float */
e17a4113 891 val = extract_unsigned_integer (valbuf, len, byte_order);
f0bdd87d
YS
892 regcache_cooked_write_unsigned (regcache, E_RET0_REGNUM, val);
893 break;
862ba188 894 case 8:
e17a4113 895 val = extract_unsigned_integer (valbuf, len, byte_order);
862ba188
CV
896 regcache_cooked_write_unsigned (regcache, E_RET0_REGNUM,
897 (val >> 32) & 0xffffffff);
898 regcache_cooked_write_unsigned (regcache, E_RET1_REGNUM,
899 val & 0xffffffff);
f0bdd87d
YS
900 break;
901 }
902}
903
862ba188 904static enum return_value_convention
c055b101
CV
905h8300_return_value (struct gdbarch *gdbarch, struct type *func_type,
906 struct type *type, struct regcache *regcache,
5d0d05b6 907 gdb_byte *readbuf, const gdb_byte *writebuf)
862ba188
CV
908{
909 if (h8300_use_struct_convention (type))
910 return RETURN_VALUE_STRUCT_CONVENTION;
911 if (writebuf)
912 h8300_store_return_value (type, regcache, writebuf);
913 else if (readbuf)
914 h8300_extract_return_value (type, regcache, readbuf);
915 return RETURN_VALUE_REGISTER_CONVENTION;
916}
917
918static enum return_value_convention
c055b101
CV
919h8300h_return_value (struct gdbarch *gdbarch, struct type *func_type,
920 struct type *type, struct regcache *regcache,
5d0d05b6 921 gdb_byte *readbuf, const gdb_byte *writebuf)
862ba188
CV
922{
923 if (h8300h_use_struct_convention (type))
924 {
925 if (readbuf)
926 {
927 ULONGEST addr;
928
929 regcache_raw_read_unsigned (regcache, E_R0_REGNUM, &addr);
930 read_memory (addr, readbuf, TYPE_LENGTH (type));
931 }
932
933 return RETURN_VALUE_ABI_RETURNS_ADDRESS;
934 }
935 if (writebuf)
936 h8300h_store_return_value (type, regcache, writebuf);
937 else if (readbuf)
938 h8300h_extract_return_value (type, regcache, readbuf);
939 return RETURN_VALUE_REGISTER_CONVENTION;
940}
941
f0bdd87d
YS
942static struct cmd_list_element *setmachinelist;
943
944static const char *
d93859e2 945h8300_register_name (struct gdbarch *gdbarch, int regno)
f0bdd87d
YS
946{
947 /* The register names change depending on which h8300 processor
1777feb0 948 type is selected. */
f0bdd87d
YS
949 static char *register_names[] = {
950 "r0", "r1", "r2", "r3", "r4", "r5", "r6",
951 "sp", "", "pc", "cycles", "tick", "inst",
952 "ccr", /* pseudo register */
953 };
954 if (regno < 0
955 || regno >= (sizeof (register_names) / sizeof (*register_names)))
956 internal_error (__FILE__, __LINE__,
a73c6dcd
MS
957 _("h8300_register_name: illegal register number %d"),
958 regno);
f0bdd87d
YS
959 else
960 return register_names[regno];
961}
962
963static const char *
d93859e2 964h8300s_register_name (struct gdbarch *gdbarch, int regno)
f0bdd87d
YS
965{
966 static char *register_names[] = {
967 "er0", "er1", "er2", "er3", "er4", "er5", "er6",
968 "sp", "", "pc", "cycles", "", "tick", "inst",
969 "mach", "macl",
970 "ccr", "exr" /* pseudo registers */
971 };
972 if (regno < 0
973 || regno >= (sizeof (register_names) / sizeof (*register_names)))
974 internal_error (__FILE__, __LINE__,
a73c6dcd 975 _("h8300s_register_name: illegal register number %d"),
f0bdd87d
YS
976 regno);
977 else
978 return register_names[regno];
979}
980
981static const char *
d93859e2 982h8300sx_register_name (struct gdbarch *gdbarch, int regno)
f0bdd87d
YS
983{
984 static char *register_names[] = {
985 "er0", "er1", "er2", "er3", "er4", "er5", "er6",
986 "sp", "", "pc", "cycles", "", "tick", "inst",
987 "mach", "macl", "sbr", "vbr",
988 "ccr", "exr" /* pseudo registers */
989 };
990 if (regno < 0
991 || regno >= (sizeof (register_names) / sizeof (*register_names)))
992 internal_error (__FILE__, __LINE__,
a73c6dcd 993 _("h8300sx_register_name: illegal register number %d"),
f0bdd87d
YS
994 regno);
995 else
996 return register_names[regno];
997}
998
999static void
1000h8300_print_register (struct gdbarch *gdbarch, struct ui_file *file,
1001 struct frame_info *frame, int regno)
1002{
1003 LONGEST rval;
1004 const char *name = gdbarch_register_name (gdbarch, regno);
1005
1006 if (!name || !*name)
1007 return;
1008
1009 rval = get_frame_register_signed (frame, regno);
1010
1011 fprintf_filtered (file, "%-14s ", name);
be8626e0
MD
1012 if ((regno == E_PSEUDO_CCR_REGNUM (gdbarch)) || \
1013 (regno == E_PSEUDO_EXR_REGNUM (gdbarch) && is_h8300smode (gdbarch)))
f0bdd87d
YS
1014 {
1015 fprintf_filtered (file, "0x%02x ", (unsigned char) rval);
1016 print_longest (file, 'u', 1, rval);
1017 }
1018 else
1019 {
be8626e0
MD
1020 fprintf_filtered (file, "0x%s ", phex ((ULONGEST) rval,
1021 BINWORD (gdbarch)));
f0bdd87d
YS
1022 print_longest (file, 'd', 1, rval);
1023 }
be8626e0 1024 if (regno == E_PSEUDO_CCR_REGNUM (gdbarch))
f0bdd87d
YS
1025 {
1026 /* CCR register */
1027 int C, Z, N, V;
1028 unsigned char l = rval & 0xff;
1029 fprintf_filtered (file, "\t");
1030 fprintf_filtered (file, "I-%d ", (l & 0x80) != 0);
1031 fprintf_filtered (file, "UI-%d ", (l & 0x40) != 0);
1032 fprintf_filtered (file, "H-%d ", (l & 0x20) != 0);
1033 fprintf_filtered (file, "U-%d ", (l & 0x10) != 0);
1034 N = (l & 0x8) != 0;
1035 Z = (l & 0x4) != 0;
1036 V = (l & 0x2) != 0;
1037 C = (l & 0x1) != 0;
1038 fprintf_filtered (file, "N-%d ", N);
1039 fprintf_filtered (file, "Z-%d ", Z);
1040 fprintf_filtered (file, "V-%d ", V);
1041 fprintf_filtered (file, "C-%d ", C);
1042 if ((C | Z) == 0)
1043 fprintf_filtered (file, "u> ");
1044 if ((C | Z) == 1)
1045 fprintf_filtered (file, "u<= ");
1046 if ((C == 0))
1047 fprintf_filtered (file, "u>= ");
1048 if (C == 1)
1049 fprintf_filtered (file, "u< ");
1050 if (Z == 0)
1051 fprintf_filtered (file, "!= ");
1052 if (Z == 1)
1053 fprintf_filtered (file, "== ");
1054 if ((N ^ V) == 0)
1055 fprintf_filtered (file, ">= ");
1056 if ((N ^ V) == 1)
1057 fprintf_filtered (file, "< ");
1058 if ((Z | (N ^ V)) == 0)
1059 fprintf_filtered (file, "> ");
1060 if ((Z | (N ^ V)) == 1)
1061 fprintf_filtered (file, "<= ");
1062 }
be8626e0 1063 else if (regno == E_PSEUDO_EXR_REGNUM (gdbarch) && is_h8300smode (gdbarch))
f0bdd87d
YS
1064 {
1065 /* EXR register */
1066 unsigned char l = rval & 0xff;
1067 fprintf_filtered (file, "\t");
1068 fprintf_filtered (file, "T-%d - - - ", (l & 0x80) != 0);
1069 fprintf_filtered (file, "I2-%d ", (l & 4) != 0);
1070 fprintf_filtered (file, "I1-%d ", (l & 2) != 0);
1071 fprintf_filtered (file, "I0-%d", (l & 1) != 0);
1072 }
1073 fprintf_filtered (file, "\n");
1074}
1075
1076static void
1077h8300_print_registers_info (struct gdbarch *gdbarch, struct ui_file *file,
1078 struct frame_info *frame, int regno, int cpregs)
1079{
1080 if (regno < 0)
1081 {
1082 for (regno = E_R0_REGNUM; regno <= E_SP_REGNUM; ++regno)
1083 h8300_print_register (gdbarch, file, frame, regno);
be8626e0
MD
1084 h8300_print_register (gdbarch, file, frame,
1085 E_PSEUDO_CCR_REGNUM (gdbarch));
f0bdd87d 1086 h8300_print_register (gdbarch, file, frame, E_PC_REGNUM);
ea78bae4 1087 if (is_h8300smode (gdbarch))
f0bdd87d 1088 {
be8626e0
MD
1089 h8300_print_register (gdbarch, file, frame,
1090 E_PSEUDO_EXR_REGNUM (gdbarch));
ea78bae4 1091 if (is_h8300sxmode (gdbarch))
f0bdd87d
YS
1092 {
1093 h8300_print_register (gdbarch, file, frame, E_SBR_REGNUM);
1094 h8300_print_register (gdbarch, file, frame, E_VBR_REGNUM);
1095 }
1096 h8300_print_register (gdbarch, file, frame, E_MACH_REGNUM);
1097 h8300_print_register (gdbarch, file, frame, E_MACL_REGNUM);
1098 h8300_print_register (gdbarch, file, frame, E_CYCLES_REGNUM);
1099 h8300_print_register (gdbarch, file, frame, E_TICKS_REGNUM);
1100 h8300_print_register (gdbarch, file, frame, E_INSTS_REGNUM);
1101 }
1102 else
1103 {
1104 h8300_print_register (gdbarch, file, frame, E_CYCLES_REGNUM);
1105 h8300_print_register (gdbarch, file, frame, E_TICK_REGNUM);
1106 h8300_print_register (gdbarch, file, frame, E_INST_REGNUM);
1107 }
1108 }
1109 else
1110 {
1111 if (regno == E_CCR_REGNUM)
be8626e0
MD
1112 h8300_print_register (gdbarch, file, frame,
1113 E_PSEUDO_CCR_REGNUM (gdbarch));
1114 else if (regno == E_PSEUDO_EXR_REGNUM (gdbarch)
ea78bae4 1115 && is_h8300smode (gdbarch))
be8626e0
MD
1116 h8300_print_register (gdbarch, file, frame,
1117 E_PSEUDO_EXR_REGNUM (gdbarch));
f0bdd87d
YS
1118 else
1119 h8300_print_register (gdbarch, file, frame, regno);
1120 }
1121}
1122
1123static struct type *
1124h8300_register_type (struct gdbarch *gdbarch, int regno)
1125{
ea78bae4
UW
1126 if (regno < 0 || regno >= gdbarch_num_regs (gdbarch)
1127 + gdbarch_num_pseudo_regs (gdbarch))
f0bdd87d 1128 internal_error (__FILE__, __LINE__,
a73c6dcd
MS
1129 _("h8300_register_type: illegal register number %d"),
1130 regno);
f0bdd87d
YS
1131 else
1132 {
1133 switch (regno)
1134 {
1135 case E_PC_REGNUM:
0dfff4cb 1136 return builtin_type (gdbarch)->builtin_func_ptr;
f0bdd87d
YS
1137 case E_SP_REGNUM:
1138 case E_FP_REGNUM:
0dfff4cb 1139 return builtin_type (gdbarch)->builtin_data_ptr;
f0bdd87d 1140 default:
be8626e0 1141 if (regno == E_PSEUDO_CCR_REGNUM (gdbarch))
df4df182 1142 return builtin_type (gdbarch)->builtin_uint8;
be8626e0 1143 else if (regno == E_PSEUDO_EXR_REGNUM (gdbarch))
df4df182 1144 return builtin_type (gdbarch)->builtin_uint8;
ea78bae4 1145 else if (is_h8300hmode (gdbarch))
df4df182 1146 return builtin_type (gdbarch)->builtin_int32;
f0bdd87d 1147 else
df4df182 1148 return builtin_type (gdbarch)->builtin_int16;
f0bdd87d
YS
1149 }
1150 }
1151}
1152
05d1431c 1153static enum register_status
f0bdd87d 1154h8300_pseudo_register_read (struct gdbarch *gdbarch,
5d0d05b6
CV
1155 struct regcache *regcache, int regno,
1156 gdb_byte *buf)
f0bdd87d 1157{
be8626e0 1158 if (regno == E_PSEUDO_CCR_REGNUM (gdbarch))
05d1431c 1159 return regcache_raw_read (regcache, E_CCR_REGNUM, buf);
be8626e0 1160 else if (regno == E_PSEUDO_EXR_REGNUM (gdbarch))
05d1431c 1161 return regcache_raw_read (regcache, E_EXR_REGNUM, buf);
f0bdd87d 1162 else
05d1431c 1163 return regcache_raw_read (regcache, regno, buf);
f0bdd87d
YS
1164}
1165
1166static void
1167h8300_pseudo_register_write (struct gdbarch *gdbarch,
1168 struct regcache *regcache, int regno,
5d0d05b6 1169 const gdb_byte *buf)
f0bdd87d 1170{
be8626e0 1171 if (regno == E_PSEUDO_CCR_REGNUM (gdbarch))
f0bdd87d 1172 regcache_raw_write (regcache, E_CCR_REGNUM, buf);
be8626e0 1173 else if (regno == E_PSEUDO_EXR_REGNUM (gdbarch))
f0bdd87d
YS
1174 regcache_raw_write (regcache, E_EXR_REGNUM, buf);
1175 else
1176 regcache_raw_write (regcache, regno, buf);
1177}
1178
1179static int
d3f73121 1180h8300_dbg_reg_to_regnum (struct gdbarch *gdbarch, int regno)
f0bdd87d
YS
1181{
1182 if (regno == E_CCR_REGNUM)
be8626e0 1183 return E_PSEUDO_CCR_REGNUM (gdbarch);
f0bdd87d
YS
1184 return regno;
1185}
1186
1187static int
d3f73121 1188h8300s_dbg_reg_to_regnum (struct gdbarch *gdbarch, int regno)
f0bdd87d
YS
1189{
1190 if (regno == E_CCR_REGNUM)
be8626e0 1191 return E_PSEUDO_CCR_REGNUM (gdbarch);
f0bdd87d 1192 if (regno == E_EXR_REGNUM)
be8626e0 1193 return E_PSEUDO_EXR_REGNUM (gdbarch);
f0bdd87d
YS
1194 return regno;
1195}
1196
f0bdd87d 1197const static unsigned char *
67d57894
MD
1198h8300_breakpoint_from_pc (struct gdbarch *gdbarch, CORE_ADDR *pcptr,
1199 int *lenptr)
f0bdd87d
YS
1200{
1201 /*static unsigned char breakpoint[] = { 0x7A, 0xFF }; *//* ??? */
1202 static unsigned char breakpoint[] = { 0x01, 0x80 }; /* Sleep */
1203
1204 *lenptr = sizeof (breakpoint);
1205 return breakpoint;
1206}
1207
f0bdd87d
YS
1208static void
1209h8300_print_float_info (struct gdbarch *gdbarch, struct ui_file *file,
1210 struct frame_info *frame, const char *args)
1211{
1212 fprintf_filtered (file, "\
1213No floating-point info available for this processor.\n");
1214}
1215
1216static struct gdbarch *
1217h8300_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
1218{
1219 struct gdbarch_tdep *tdep = NULL;
1220 struct gdbarch *gdbarch;
1221
1222 arches = gdbarch_list_lookup_by_info (arches, &info);
1223 if (arches != NULL)
1224 return arches->gdbarch;
1225
1226#if 0
1227 tdep = (struct gdbarch_tdep *) xmalloc (sizeof (struct gdbarch_tdep));
1228#endif
1229
1230 if (info.bfd_arch_info->arch != bfd_arch_h8300)
1231 return NULL;
1232
1233 gdbarch = gdbarch_alloc (&info, 0);
1234
1235 switch (info.bfd_arch_info->mach)
1236 {
1237 case bfd_mach_h8300:
1238 set_gdbarch_num_regs (gdbarch, 13);
1239 set_gdbarch_num_pseudo_regs (gdbarch, 1);
1240 set_gdbarch_ecoff_reg_to_regnum (gdbarch, h8300_dbg_reg_to_regnum);
f0bdd87d
YS
1241 set_gdbarch_dwarf2_reg_to_regnum (gdbarch, h8300_dbg_reg_to_regnum);
1242 set_gdbarch_stab_reg_to_regnum (gdbarch, h8300_dbg_reg_to_regnum);
1243 set_gdbarch_register_name (gdbarch, h8300_register_name);
1244 set_gdbarch_ptr_bit (gdbarch, 2 * TARGET_CHAR_BIT);
1245 set_gdbarch_addr_bit (gdbarch, 2 * TARGET_CHAR_BIT);
862ba188 1246 set_gdbarch_return_value (gdbarch, h8300_return_value);
f0bdd87d
YS
1247 set_gdbarch_print_insn (gdbarch, print_insn_h8300);
1248 break;
1249 case bfd_mach_h8300h:
1250 case bfd_mach_h8300hn:
1251 set_gdbarch_num_regs (gdbarch, 13);
1252 set_gdbarch_num_pseudo_regs (gdbarch, 1);
1253 set_gdbarch_ecoff_reg_to_regnum (gdbarch, h8300_dbg_reg_to_regnum);
f0bdd87d
YS
1254 set_gdbarch_dwarf2_reg_to_regnum (gdbarch, h8300_dbg_reg_to_regnum);
1255 set_gdbarch_stab_reg_to_regnum (gdbarch, h8300_dbg_reg_to_regnum);
1256 set_gdbarch_register_name (gdbarch, h8300_register_name);
1257 if (info.bfd_arch_info->mach != bfd_mach_h8300hn)
1258 {
1259 set_gdbarch_ptr_bit (gdbarch, 4 * TARGET_CHAR_BIT);
1260 set_gdbarch_addr_bit (gdbarch, 4 * TARGET_CHAR_BIT);
1261 }
1262 else
1263 {
1264 set_gdbarch_ptr_bit (gdbarch, 2 * TARGET_CHAR_BIT);
1265 set_gdbarch_addr_bit (gdbarch, 2 * TARGET_CHAR_BIT);
1266 }
862ba188 1267 set_gdbarch_return_value (gdbarch, h8300h_return_value);
f0bdd87d
YS
1268 set_gdbarch_print_insn (gdbarch, print_insn_h8300h);
1269 break;
1270 case bfd_mach_h8300s:
1271 case bfd_mach_h8300sn:
1272 set_gdbarch_num_regs (gdbarch, 16);
1273 set_gdbarch_num_pseudo_regs (gdbarch, 2);
1274 set_gdbarch_ecoff_reg_to_regnum (gdbarch, h8300s_dbg_reg_to_regnum);
f0bdd87d
YS
1275 set_gdbarch_dwarf2_reg_to_regnum (gdbarch, h8300s_dbg_reg_to_regnum);
1276 set_gdbarch_stab_reg_to_regnum (gdbarch, h8300s_dbg_reg_to_regnum);
1277 set_gdbarch_register_name (gdbarch, h8300s_register_name);
1278 if (info.bfd_arch_info->mach != bfd_mach_h8300sn)
1279 {
1280 set_gdbarch_ptr_bit (gdbarch, 4 * TARGET_CHAR_BIT);
1281 set_gdbarch_addr_bit (gdbarch, 4 * TARGET_CHAR_BIT);
1282 }
1283 else
1284 {
1285 set_gdbarch_ptr_bit (gdbarch, 2 * TARGET_CHAR_BIT);
1286 set_gdbarch_addr_bit (gdbarch, 2 * TARGET_CHAR_BIT);
1287 }
862ba188 1288 set_gdbarch_return_value (gdbarch, h8300h_return_value);
f0bdd87d
YS
1289 set_gdbarch_print_insn (gdbarch, print_insn_h8300s);
1290 break;
1291 case bfd_mach_h8300sx:
1292 case bfd_mach_h8300sxn:
1293 set_gdbarch_num_regs (gdbarch, 18);
1294 set_gdbarch_num_pseudo_regs (gdbarch, 2);
1295 set_gdbarch_ecoff_reg_to_regnum (gdbarch, h8300s_dbg_reg_to_regnum);
f0bdd87d
YS
1296 set_gdbarch_dwarf2_reg_to_regnum (gdbarch, h8300s_dbg_reg_to_regnum);
1297 set_gdbarch_stab_reg_to_regnum (gdbarch, h8300s_dbg_reg_to_regnum);
1298 set_gdbarch_register_name (gdbarch, h8300sx_register_name);
1299 if (info.bfd_arch_info->mach != bfd_mach_h8300sxn)
1300 {
1301 set_gdbarch_ptr_bit (gdbarch, 4 * TARGET_CHAR_BIT);
1302 set_gdbarch_addr_bit (gdbarch, 4 * TARGET_CHAR_BIT);
1303 }
1304 else
1305 {
1306 set_gdbarch_ptr_bit (gdbarch, 2 * TARGET_CHAR_BIT);
1307 set_gdbarch_addr_bit (gdbarch, 2 * TARGET_CHAR_BIT);
1308 }
862ba188 1309 set_gdbarch_return_value (gdbarch, h8300h_return_value);
f0bdd87d
YS
1310 set_gdbarch_print_insn (gdbarch, print_insn_h8300s);
1311 break;
1312 }
1313
1314 set_gdbarch_pseudo_register_read (gdbarch, h8300_pseudo_register_read);
1315 set_gdbarch_pseudo_register_write (gdbarch, h8300_pseudo_register_write);
1316
1317 /*
1318 * Basic register fields and methods.
1319 */
1320
1321 set_gdbarch_sp_regnum (gdbarch, E_SP_REGNUM);
f0bdd87d
YS
1322 set_gdbarch_pc_regnum (gdbarch, E_PC_REGNUM);
1323 set_gdbarch_register_type (gdbarch, h8300_register_type);
1324 set_gdbarch_print_registers_info (gdbarch, h8300_print_registers_info);
1325 set_gdbarch_print_float_info (gdbarch, h8300_print_float_info);
1326
1327 /*
1328 * Frame Info
1329 */
1330 set_gdbarch_skip_prologue (gdbarch, h8300_skip_prologue);
1331
1332 /* Frame unwinder. */
f0bdd87d 1333 set_gdbarch_unwind_pc (gdbarch, h8300_unwind_pc);
862ba188 1334 set_gdbarch_unwind_sp (gdbarch, h8300_unwind_sp);
94afd7a6 1335 set_gdbarch_dummy_id (gdbarch, h8300_dummy_id);
862ba188 1336 frame_base_set_default (gdbarch, &h8300_frame_base);
f0bdd87d
YS
1337
1338 /*
1339 * Miscelany
1340 */
1777feb0 1341 /* Stack grows up. */
f0bdd87d
YS
1342 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
1343
f0bdd87d 1344 set_gdbarch_breakpoint_from_pc (gdbarch, h8300_breakpoint_from_pc);
f0bdd87d
YS
1345 set_gdbarch_push_dummy_call (gdbarch, h8300_push_dummy_call);
1346
862ba188 1347 set_gdbarch_char_signed (gdbarch, 0);
f0bdd87d
YS
1348 set_gdbarch_int_bit (gdbarch, 2 * TARGET_CHAR_BIT);
1349 set_gdbarch_long_bit (gdbarch, 4 * TARGET_CHAR_BIT);
1350 set_gdbarch_long_long_bit (gdbarch, 8 * TARGET_CHAR_BIT);
1351 set_gdbarch_double_bit (gdbarch, 4 * TARGET_CHAR_BIT);
1352 set_gdbarch_long_double_bit (gdbarch, 4 * TARGET_CHAR_BIT);
1353
1354 set_gdbarch_believe_pcc_promotion (gdbarch, 1);
1355
862ba188 1356 /* Hook in the DWARF CFI frame unwinder. */
94afd7a6
UW
1357 dwarf2_append_unwinders (gdbarch);
1358 frame_unwind_append_unwinder (gdbarch, &h8300_frame_unwind);
f0bdd87d
YS
1359
1360 return gdbarch;
1361
1362}
1363
1777feb0 1364extern initialize_file_ftype _initialize_h8300_tdep; /* -Wmissing-prototypes */
f0bdd87d
YS
1365
1366void
1367_initialize_h8300_tdep (void)
1368{
1369 register_gdbarch_init (bfd_arch_h8300, h8300_gdbarch_init);
1370}
1371
1372static int
1373is_h8300hmode (struct gdbarch *gdbarch)
1374{
1375 return gdbarch_bfd_arch_info (gdbarch)->mach == bfd_mach_h8300sx
1376 || gdbarch_bfd_arch_info (gdbarch)->mach == bfd_mach_h8300sxn
1377 || gdbarch_bfd_arch_info (gdbarch)->mach == bfd_mach_h8300s
1378 || gdbarch_bfd_arch_info (gdbarch)->mach == bfd_mach_h8300sn
1379 || gdbarch_bfd_arch_info (gdbarch)->mach == bfd_mach_h8300h
1380 || gdbarch_bfd_arch_info (gdbarch)->mach == bfd_mach_h8300hn;
1381}
1382
1383static int
1384is_h8300smode (struct gdbarch *gdbarch)
1385{
1386 return gdbarch_bfd_arch_info (gdbarch)->mach == bfd_mach_h8300sx
1387 || gdbarch_bfd_arch_info (gdbarch)->mach == bfd_mach_h8300sxn
1388 || gdbarch_bfd_arch_info (gdbarch)->mach == bfd_mach_h8300s
1389 || gdbarch_bfd_arch_info (gdbarch)->mach == bfd_mach_h8300sn;
1390}
1391
1392static int
1393is_h8300sxmode (struct gdbarch *gdbarch)
1394{
1395 return gdbarch_bfd_arch_info (gdbarch)->mach == bfd_mach_h8300sx
1396 || gdbarch_bfd_arch_info (gdbarch)->mach == bfd_mach_h8300sxn;
1397}
1398
1399static int
1400is_h8300_normal_mode (struct gdbarch *gdbarch)
1401{
1402 return gdbarch_bfd_arch_info (gdbarch)->mach == bfd_mach_h8300sxn
1403 || gdbarch_bfd_arch_info (gdbarch)->mach == bfd_mach_h8300sn
1404 || gdbarch_bfd_arch_info (gdbarch)->mach == bfd_mach_h8300hn;
1405}
This page took 0.76167 seconds and 4 git commands to generate.