* read.h (s_vendor_attribute): Move to...
[deliverable/binutils-gdb.git] / gdb / mips-tdep.c
CommitLineData
c906108c 1/* Target-dependent code for the MIPS architecture, for GDB, the GNU Debugger.
bf64bfd6 2
0b302171 3 Copyright (C) 1988-2012 Free Software Foundation, Inc.
bf64bfd6 4
c906108c
SS
5 Contributed by Alessandro Forin(af@cs.cmu.edu) at CMU
6 and by Per Bothner(bothner@cs.wisc.edu) at U.Wisconsin.
7
c5aa993b 8 This file is part of GDB.
c906108c 9
c5aa993b
JM
10 This program is free software; you can redistribute it and/or modify
11 it under the terms of the GNU General Public License as published by
a9762ec7 12 the Free Software Foundation; either version 3 of the License, or
c5aa993b 13 (at your option) any later version.
c906108c 14
c5aa993b
JM
15 This program is distributed in the hope that it will be useful,
16 but WITHOUT ANY WARRANTY; without even the implied warranty of
17 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 GNU General Public License for more details.
c906108c 19
c5aa993b 20 You should have received a copy of the GNU General Public License
a9762ec7 21 along with this program. If not, see <http://www.gnu.org/licenses/>. */
c906108c
SS
22
23#include "defs.h"
24#include "gdb_string.h"
5e2e9765 25#include "gdb_assert.h"
c906108c
SS
26#include "frame.h"
27#include "inferior.h"
28#include "symtab.h"
29#include "value.h"
30#include "gdbcmd.h"
31#include "language.h"
32#include "gdbcore.h"
33#include "symfile.h"
34#include "objfiles.h"
35#include "gdbtypes.h"
36#include "target.h"
28d069e6 37#include "arch-utils.h"
4e052eda 38#include "regcache.h"
70f80edf 39#include "osabi.h"
d1973055 40#include "mips-tdep.h"
fe898f56 41#include "block.h"
a4b8ebc8 42#include "reggroups.h"
c906108c 43#include "opcode/mips.h"
c2d11a7d
JM
44#include "elf/mips.h"
45#include "elf-bfd.h"
2475bac3 46#include "symcat.h"
a4b8ebc8 47#include "sim-regno.h"
a89aa300 48#include "dis-asm.h"
edfae063
AC
49#include "frame-unwind.h"
50#include "frame-base.h"
51#include "trad-frame.h"
7d9b040b 52#include "infcall.h"
fed7ba43 53#include "floatformat.h"
29709017
DJ
54#include "remote.h"
55#include "target-descriptions.h"
2bd0c3d7 56#include "dwarf2-frame.h"
f8b73d13 57#include "user-regs.h"
79a45b7d 58#include "valprint.h"
175ff332 59#include "ax.h"
c906108c 60
8d5f9dcb
DJ
61static const struct objfile_data *mips_pdr_data;
62
5bbcb741 63static struct type *mips_register_type (struct gdbarch *gdbarch, int regnum);
e0f7ec59 64
4cc0665f
MR
65static int mips32_instruction_has_delay_slot (struct gdbarch *, CORE_ADDR);
66static int micromips_instruction_has_delay_slot (struct gdbarch *, CORE_ADDR,
67 int);
68static int mips16_instruction_has_delay_slot (struct gdbarch *, CORE_ADDR,
69 int);
70
24e05951 71/* A useful bit in the CP0 status register (MIPS_PS_REGNUM). */
dd824b04
DJ
72/* This bit is set if we are emulating 32-bit FPRs on a 64-bit chip. */
73#define ST0_FR (1 << 26)
74
b0069a17
AC
75/* The sizes of floating point registers. */
76
77enum
78{
79 MIPS_FPU_SINGLE_REGSIZE = 4,
80 MIPS_FPU_DOUBLE_REGSIZE = 8
81};
82
1a69e1e4
DJ
83enum
84{
85 MIPS32_REGSIZE = 4,
86 MIPS64_REGSIZE = 8
87};
0dadbba0 88
2e4ebe70
DJ
89static const char *mips_abi_string;
90
40478521 91static const char *const mips_abi_strings[] = {
2e4ebe70
DJ
92 "auto",
93 "n32",
94 "o32",
28d169de 95 "n64",
2e4ebe70
DJ
96 "o64",
97 "eabi32",
98 "eabi64",
99 NULL
100};
101
4cc0665f
MR
102/* For backwards compatibility we default to MIPS16. This flag is
103 overridden as soon as unambiguous ELF file flags tell us the
104 compressed ISA encoding used. */
105static const char mips_compression_mips16[] = "mips16";
106static const char mips_compression_micromips[] = "micromips";
107static const char *const mips_compression_strings[] =
108{
109 mips_compression_mips16,
110 mips_compression_micromips,
111 NULL
112};
113
114static const char *mips_compression_string = mips_compression_mips16;
115
f8b73d13
DJ
116/* The standard register names, and all the valid aliases for them. */
117struct register_alias
118{
119 const char *name;
120 int regnum;
121};
122
123/* Aliases for o32 and most other ABIs. */
124const struct register_alias mips_o32_aliases[] = {
125 { "ta0", 12 },
126 { "ta1", 13 },
127 { "ta2", 14 },
128 { "ta3", 15 }
129};
130
131/* Aliases for n32 and n64. */
132const struct register_alias mips_n32_n64_aliases[] = {
133 { "ta0", 8 },
134 { "ta1", 9 },
135 { "ta2", 10 },
136 { "ta3", 11 }
137};
138
139/* Aliases for ABI-independent registers. */
140const struct register_alias mips_register_aliases[] = {
141 /* The architecture manuals specify these ABI-independent names for
142 the GPRs. */
143#define R(n) { "r" #n, n }
144 R(0), R(1), R(2), R(3), R(4), R(5), R(6), R(7),
145 R(8), R(9), R(10), R(11), R(12), R(13), R(14), R(15),
146 R(16), R(17), R(18), R(19), R(20), R(21), R(22), R(23),
147 R(24), R(25), R(26), R(27), R(28), R(29), R(30), R(31),
148#undef R
149
150 /* k0 and k1 are sometimes called these instead (for "kernel
151 temp"). */
152 { "kt0", 26 },
153 { "kt1", 27 },
154
155 /* This is the traditional GDB name for the CP0 status register. */
156 { "sr", MIPS_PS_REGNUM },
157
158 /* This is the traditional GDB name for the CP0 BadVAddr register. */
159 { "bad", MIPS_EMBED_BADVADDR_REGNUM },
160
161 /* This is the traditional GDB name for the FCSR. */
162 { "fsr", MIPS_EMBED_FP0_REGNUM + 32 }
163};
164
865093a3
AR
165const struct register_alias mips_numeric_register_aliases[] = {
166#define R(n) { #n, n }
167 R(0), R(1), R(2), R(3), R(4), R(5), R(6), R(7),
168 R(8), R(9), R(10), R(11), R(12), R(13), R(14), R(15),
169 R(16), R(17), R(18), R(19), R(20), R(21), R(22), R(23),
170 R(24), R(25), R(26), R(27), R(28), R(29), R(30), R(31),
171#undef R
172};
173
c906108c
SS
174#ifndef MIPS_DEFAULT_FPU_TYPE
175#define MIPS_DEFAULT_FPU_TYPE MIPS_FPU_DOUBLE
176#endif
177static int mips_fpu_type_auto = 1;
178static enum mips_fpu_type mips_fpu_type = MIPS_DEFAULT_FPU_TYPE;
7a292a7a 179
ccce17b0 180static unsigned int mips_debug = 0;
7a292a7a 181
29709017
DJ
182/* Properties (for struct target_desc) describing the g/G packet
183 layout. */
184#define PROPERTY_GP32 "internal: transfers-32bit-registers"
185#define PROPERTY_GP64 "internal: transfers-64bit-registers"
186
4eb0ad19
DJ
187struct target_desc *mips_tdesc_gp32;
188struct target_desc *mips_tdesc_gp64;
189
56cea623
AC
190const struct mips_regnum *
191mips_regnum (struct gdbarch *gdbarch)
192{
193 return gdbarch_tdep (gdbarch)->regnum;
194}
195
196static int
197mips_fpa0_regnum (struct gdbarch *gdbarch)
198{
199 return mips_regnum (gdbarch)->fp0 + 12;
200}
201
004159a2
MR
202/* Return 1 if REGNUM refers to a floating-point general register, raw
203 or cooked. Otherwise return 0. */
204
205static int
206mips_float_register_p (struct gdbarch *gdbarch, int regnum)
207{
208 int rawnum = regnum % gdbarch_num_regs (gdbarch);
209
210 return (rawnum >= mips_regnum (gdbarch)->fp0
211 && rawnum < mips_regnum (gdbarch)->fp0 + 32);
212}
213
74ed0bb4
MD
214#define MIPS_EABI(gdbarch) (gdbarch_tdep (gdbarch)->mips_abi \
215 == MIPS_ABI_EABI32 \
216 || gdbarch_tdep (gdbarch)->mips_abi == MIPS_ABI_EABI64)
c2d11a7d 217
025bb325
MS
218#define MIPS_LAST_FP_ARG_REGNUM(gdbarch) \
219 (gdbarch_tdep (gdbarch)->mips_last_fp_arg_regnum)
c2d11a7d 220
025bb325
MS
221#define MIPS_LAST_ARG_REGNUM(gdbarch) \
222 (gdbarch_tdep (gdbarch)->mips_last_arg_regnum)
c2d11a7d 223
74ed0bb4 224#define MIPS_FPU_TYPE(gdbarch) (gdbarch_tdep (gdbarch)->mips_fpu_type)
c2d11a7d 225
d1973055
KB
226/* Return the MIPS ABI associated with GDBARCH. */
227enum mips_abi
228mips_abi (struct gdbarch *gdbarch)
229{
230 return gdbarch_tdep (gdbarch)->mips_abi;
231}
232
4246e332 233int
1b13c4f6 234mips_isa_regsize (struct gdbarch *gdbarch)
4246e332 235{
29709017
DJ
236 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
237
238 /* If we know how big the registers are, use that size. */
239 if (tdep->register_size_valid_p)
240 return tdep->register_size;
241
242 /* Fall back to the previous behavior. */
4246e332
AC
243 return (gdbarch_bfd_arch_info (gdbarch)->bits_per_word
244 / gdbarch_bfd_arch_info (gdbarch)->bits_per_byte);
245}
246
025bb325 247/* Return the currently configured (or set) saved register size. */
480d3dd2 248
e6bc2e8a 249unsigned int
13326b4e 250mips_abi_regsize (struct gdbarch *gdbarch)
d929b26f 251{
1a69e1e4
DJ
252 switch (mips_abi (gdbarch))
253 {
254 case MIPS_ABI_EABI32:
255 case MIPS_ABI_O32:
256 return 4;
257 case MIPS_ABI_N32:
258 case MIPS_ABI_N64:
259 case MIPS_ABI_O64:
260 case MIPS_ABI_EABI64:
261 return 8;
262 case MIPS_ABI_UNKNOWN:
263 case MIPS_ABI_LAST:
264 default:
265 internal_error (__FILE__, __LINE__, _("bad switch"));
266 }
d929b26f
AC
267}
268
4cc0665f
MR
269/* MIPS16/microMIPS function addresses are odd (bit 0 is set). Here
270 are some functions to handle addresses associated with compressed
271 code including but not limited to testing, setting, or clearing
272 bit 0 of such addresses. */
742c84f6 273
4cc0665f
MR
274/* Return one iff compressed code is the MIPS16 instruction set. */
275
276static int
277is_mips16_isa (struct gdbarch *gdbarch)
278{
279 return gdbarch_tdep (gdbarch)->mips_isa == ISA_MIPS16;
280}
281
282/* Return one iff compressed code is the microMIPS instruction set. */
283
284static int
285is_micromips_isa (struct gdbarch *gdbarch)
286{
287 return gdbarch_tdep (gdbarch)->mips_isa == ISA_MICROMIPS;
288}
289
290/* Return one iff ADDR denotes compressed code. */
291
292static int
293is_compact_addr (CORE_ADDR addr)
742c84f6
MR
294{
295 return ((addr) & 1);
296}
297
4cc0665f
MR
298/* Return one iff ADDR denotes standard ISA code. */
299
300static int
301is_mips_addr (CORE_ADDR addr)
302{
303 return !is_compact_addr (addr);
304}
305
306/* Return one iff ADDR denotes MIPS16 code. */
307
308static int
309is_mips16_addr (struct gdbarch *gdbarch, CORE_ADDR addr)
310{
311 return is_compact_addr (addr) && is_mips16_isa (gdbarch);
312}
313
314/* Return one iff ADDR denotes microMIPS code. */
315
316static int
317is_micromips_addr (struct gdbarch *gdbarch, CORE_ADDR addr)
318{
319 return is_compact_addr (addr) && is_micromips_isa (gdbarch);
320}
321
322/* Strip the ISA (compression) bit off from ADDR. */
323
742c84f6 324static CORE_ADDR
4cc0665f 325unmake_compact_addr (CORE_ADDR addr)
742c84f6
MR
326{
327 return ((addr) & ~(CORE_ADDR) 1);
328}
329
4cc0665f
MR
330/* Add the ISA (compression) bit to ADDR. */
331
742c84f6 332static CORE_ADDR
4cc0665f 333make_compact_addr (CORE_ADDR addr)
742c84f6
MR
334{
335 return ((addr) | (CORE_ADDR) 1);
336}
337
71b8ef93 338/* Functions for setting and testing a bit in a minimal symbol that
4cc0665f
MR
339 marks it as MIPS16 or microMIPS function. The MSB of the minimal
340 symbol's "info" field is used for this purpose.
5a89d8aa 341
4cc0665f
MR
342 gdbarch_elf_make_msymbol_special tests whether an ELF symbol is
343 "special", i.e. refers to a MIPS16 or microMIPS function, and sets
344 one of the "special" bits in a minimal symbol to mark it accordingly.
345 The test checks an ELF-private flag that is valid for true function
346 symbols only; in particular synthetic symbols such as for PLT stubs
347 have no ELF-private part at all.
5a89d8aa 348
4cc0665f
MR
349 msymbol_is_mips16 and msymbol_is_micromips test the "special" bit
350 in a minimal symbol. */
5a89d8aa 351
5a89d8aa 352static void
6d82d43b
AC
353mips_elf_make_msymbol_special (asymbol * sym, struct minimal_symbol *msym)
354{
4cc0665f
MR
355 elf_symbol_type *elfsym = (elf_symbol_type *) sym;
356
357 if ((sym->flags & BSF_SYNTHETIC) != 0)
358 return;
359
360 if (ELF_ST_IS_MICROMIPS (elfsym->internal_elf_sym.st_other))
361 MSYMBOL_TARGET_FLAG_2 (msym) = 1;
362 else if (ELF_ST_IS_MIPS16 (elfsym->internal_elf_sym.st_other))
363 MSYMBOL_TARGET_FLAG_1 (msym) = 1;
364}
365
366/* Return one iff MSYM refers to standard ISA code. */
367
368static int
369msymbol_is_mips (struct minimal_symbol *msym)
370{
371 return !(MSYMBOL_TARGET_FLAG_1 (msym) | MSYMBOL_TARGET_FLAG_2 (msym));
5a89d8aa
MS
372}
373
4cc0665f
MR
374/* Return one iff MSYM refers to MIPS16 code. */
375
71b8ef93 376static int
4cc0665f 377msymbol_is_mips16 (struct minimal_symbol *msym)
71b8ef93 378{
b887350f 379 return MSYMBOL_TARGET_FLAG_1 (msym);
71b8ef93
MS
380}
381
4cc0665f
MR
382/* Return one iff MSYM refers to microMIPS code. */
383
384static int
385msymbol_is_micromips (struct minimal_symbol *msym)
386{
387 return MSYMBOL_TARGET_FLAG_2 (msym);
388}
389
88658117
AC
390/* XFER a value from the big/little/left end of the register.
391 Depending on the size of the value it might occupy the entire
392 register or just part of it. Make an allowance for this, aligning
393 things accordingly. */
394
395static void
ba32f989
DJ
396mips_xfer_register (struct gdbarch *gdbarch, struct regcache *regcache,
397 int reg_num, int length,
870cd05e
MK
398 enum bfd_endian endian, gdb_byte *in,
399 const gdb_byte *out, int buf_offset)
88658117 400{
88658117 401 int reg_offset = 0;
72a155b4
UW
402
403 gdb_assert (reg_num >= gdbarch_num_regs (gdbarch));
cb1d2653
AC
404 /* Need to transfer the left or right part of the register, based on
405 the targets byte order. */
88658117
AC
406 switch (endian)
407 {
408 case BFD_ENDIAN_BIG:
72a155b4 409 reg_offset = register_size (gdbarch, reg_num) - length;
88658117
AC
410 break;
411 case BFD_ENDIAN_LITTLE:
412 reg_offset = 0;
413 break;
6d82d43b 414 case BFD_ENDIAN_UNKNOWN: /* Indicates no alignment. */
88658117
AC
415 reg_offset = 0;
416 break;
417 default:
e2e0b3e5 418 internal_error (__FILE__, __LINE__, _("bad switch"));
88658117
AC
419 }
420 if (mips_debug)
cb1d2653
AC
421 fprintf_unfiltered (gdb_stderr,
422 "xfer $%d, reg offset %d, buf offset %d, length %d, ",
423 reg_num, reg_offset, buf_offset, length);
88658117
AC
424 if (mips_debug && out != NULL)
425 {
426 int i;
cb1d2653 427 fprintf_unfiltered (gdb_stdlog, "out ");
88658117 428 for (i = 0; i < length; i++)
cb1d2653 429 fprintf_unfiltered (gdb_stdlog, "%02x", out[buf_offset + i]);
88658117
AC
430 }
431 if (in != NULL)
6d82d43b
AC
432 regcache_cooked_read_part (regcache, reg_num, reg_offset, length,
433 in + buf_offset);
88658117 434 if (out != NULL)
6d82d43b
AC
435 regcache_cooked_write_part (regcache, reg_num, reg_offset, length,
436 out + buf_offset);
88658117
AC
437 if (mips_debug && in != NULL)
438 {
439 int i;
cb1d2653 440 fprintf_unfiltered (gdb_stdlog, "in ");
88658117 441 for (i = 0; i < length; i++)
cb1d2653 442 fprintf_unfiltered (gdb_stdlog, "%02x", in[buf_offset + i]);
88658117
AC
443 }
444 if (mips_debug)
445 fprintf_unfiltered (gdb_stdlog, "\n");
446}
447
dd824b04
DJ
448/* Determine if a MIPS3 or later cpu is operating in MIPS{1,2} FPU
449 compatiblity mode. A return value of 1 means that we have
450 physical 64-bit registers, but should treat them as 32-bit registers. */
451
452static int
9c9acae0 453mips2_fp_compat (struct frame_info *frame)
dd824b04 454{
72a155b4 455 struct gdbarch *gdbarch = get_frame_arch (frame);
dd824b04
DJ
456 /* MIPS1 and MIPS2 have only 32 bit FPRs, and the FR bit is not
457 meaningful. */
72a155b4 458 if (register_size (gdbarch, mips_regnum (gdbarch)->fp0) == 4)
dd824b04
DJ
459 return 0;
460
461#if 0
462 /* FIXME drow 2002-03-10: This is disabled until we can do it consistently,
463 in all the places we deal with FP registers. PR gdb/413. */
464 /* Otherwise check the FR bit in the status register - it controls
465 the FP compatiblity mode. If it is clear we are in compatibility
466 mode. */
9c9acae0 467 if ((get_frame_register_unsigned (frame, MIPS_PS_REGNUM) & ST0_FR) == 0)
dd824b04
DJ
468 return 1;
469#endif
361d1df0 470
dd824b04
DJ
471 return 0;
472}
473
7a292a7a 474#define VM_MIN_ADDRESS (CORE_ADDR)0x400000
c906108c 475
74ed0bb4 476static CORE_ADDR heuristic_proc_start (struct gdbarch *, CORE_ADDR);
c906108c 477
a14ed312 478static void reinit_frame_cache_sfunc (char *, int, struct cmd_list_element *);
c906108c 479
025bb325 480/* The list of available "set mips " and "show mips " commands. */
acdb74a0
AC
481
482static struct cmd_list_element *setmipscmdlist = NULL;
483static struct cmd_list_element *showmipscmdlist = NULL;
484
5e2e9765
KB
485/* Integer registers 0 thru 31 are handled explicitly by
486 mips_register_name(). Processor specific registers 32 and above
8a9fc081 487 are listed in the following tables. */
691c0433 488
6d82d43b
AC
489enum
490{ NUM_MIPS_PROCESSOR_REGS = (90 - 32) };
691c0433
AC
491
492/* Generic MIPS. */
493
494static const char *mips_generic_reg_names[NUM_MIPS_PROCESSOR_REGS] = {
6d82d43b
AC
495 "sr", "lo", "hi", "bad", "cause", "pc",
496 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
497 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
498 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
499 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
1faeff08 500 "fsr", "fir",
691c0433
AC
501};
502
503/* Names of IDT R3041 registers. */
504
505static const char *mips_r3041_reg_names[] = {
6d82d43b
AC
506 "sr", "lo", "hi", "bad", "cause", "pc",
507 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
508 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
509 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
510 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
511 "fsr", "fir", "", /*"fp" */ "",
512 "", "", "bus", "ccfg", "", "", "", "",
513 "", "", "port", "cmp", "", "", "epc", "prid",
691c0433
AC
514};
515
516/* Names of tx39 registers. */
517
518static const char *mips_tx39_reg_names[NUM_MIPS_PROCESSOR_REGS] = {
6d82d43b
AC
519 "sr", "lo", "hi", "bad", "cause", "pc",
520 "", "", "", "", "", "", "", "",
521 "", "", "", "", "", "", "", "",
522 "", "", "", "", "", "", "", "",
523 "", "", "", "", "", "", "", "",
524 "", "", "", "",
525 "", "", "", "", "", "", "", "",
1faeff08 526 "", "", "config", "cache", "debug", "depc", "epc",
691c0433
AC
527};
528
529/* Names of IRIX registers. */
530static const char *mips_irix_reg_names[NUM_MIPS_PROCESSOR_REGS] = {
6d82d43b
AC
531 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
532 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
533 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
534 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
535 "pc", "cause", "bad", "hi", "lo", "fsr", "fir"
691c0433
AC
536};
537
44099a67 538/* Names of registers with Linux kernels. */
1faeff08
MR
539static const char *mips_linux_reg_names[NUM_MIPS_PROCESSOR_REGS] = {
540 "sr", "lo", "hi", "bad", "cause", "pc",
541 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
542 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
543 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
544 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
545 "fsr", "fir"
546};
547
cce74817 548
5e2e9765 549/* Return the name of the register corresponding to REGNO. */
5a89d8aa 550static const char *
d93859e2 551mips_register_name (struct gdbarch *gdbarch, int regno)
cce74817 552{
d93859e2 553 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
5e2e9765
KB
554 /* GPR names for all ABIs other than n32/n64. */
555 static char *mips_gpr_names[] = {
6d82d43b
AC
556 "zero", "at", "v0", "v1", "a0", "a1", "a2", "a3",
557 "t0", "t1", "t2", "t3", "t4", "t5", "t6", "t7",
558 "s0", "s1", "s2", "s3", "s4", "s5", "s6", "s7",
559 "t8", "t9", "k0", "k1", "gp", "sp", "s8", "ra",
5e2e9765
KB
560 };
561
562 /* GPR names for n32 and n64 ABIs. */
563 static char *mips_n32_n64_gpr_names[] = {
6d82d43b
AC
564 "zero", "at", "v0", "v1", "a0", "a1", "a2", "a3",
565 "a4", "a5", "a6", "a7", "t0", "t1", "t2", "t3",
566 "s0", "s1", "s2", "s3", "s4", "s5", "s6", "s7",
567 "t8", "t9", "k0", "k1", "gp", "sp", "s8", "ra"
5e2e9765
KB
568 };
569
d93859e2 570 enum mips_abi abi = mips_abi (gdbarch);
5e2e9765 571
f57d151a 572 /* Map [gdbarch_num_regs .. 2*gdbarch_num_regs) onto the raw registers,
6229fbea
HZ
573 but then don't make the raw register names visible. This (upper)
574 range of user visible register numbers are the pseudo-registers.
575
576 This approach was adopted accommodate the following scenario:
577 It is possible to debug a 64-bit device using a 32-bit
578 programming model. In such instances, the raw registers are
579 configured to be 64-bits wide, while the pseudo registers are
580 configured to be 32-bits wide. The registers that the user
581 sees - the pseudo registers - match the users expectations
582 given the programming model being used. */
d93859e2
UW
583 int rawnum = regno % gdbarch_num_regs (gdbarch);
584 if (regno < gdbarch_num_regs (gdbarch))
a4b8ebc8
AC
585 return "";
586
5e2e9765
KB
587 /* The MIPS integer registers are always mapped from 0 to 31. The
588 names of the registers (which reflects the conventions regarding
589 register use) vary depending on the ABI. */
a4b8ebc8 590 if (0 <= rawnum && rawnum < 32)
5e2e9765
KB
591 {
592 if (abi == MIPS_ABI_N32 || abi == MIPS_ABI_N64)
a4b8ebc8 593 return mips_n32_n64_gpr_names[rawnum];
5e2e9765 594 else
a4b8ebc8 595 return mips_gpr_names[rawnum];
5e2e9765 596 }
d93859e2
UW
597 else if (tdesc_has_registers (gdbarch_target_desc (gdbarch)))
598 return tdesc_register_name (gdbarch, rawnum);
599 else if (32 <= rawnum && rawnum < gdbarch_num_regs (gdbarch))
691c0433
AC
600 {
601 gdb_assert (rawnum - 32 < NUM_MIPS_PROCESSOR_REGS);
1faeff08
MR
602 if (tdep->mips_processor_reg_names[rawnum - 32])
603 return tdep->mips_processor_reg_names[rawnum - 32];
604 return "";
691c0433 605 }
5e2e9765
KB
606 else
607 internal_error (__FILE__, __LINE__,
e2e0b3e5 608 _("mips_register_name: bad register number %d"), rawnum);
cce74817 609}
5e2e9765 610
a4b8ebc8 611/* Return the groups that a MIPS register can be categorised into. */
c5aa993b 612
a4b8ebc8
AC
613static int
614mips_register_reggroup_p (struct gdbarch *gdbarch, int regnum,
615 struct reggroup *reggroup)
616{
617 int vector_p;
618 int float_p;
619 int raw_p;
72a155b4
UW
620 int rawnum = regnum % gdbarch_num_regs (gdbarch);
621 int pseudo = regnum / gdbarch_num_regs (gdbarch);
a4b8ebc8
AC
622 if (reggroup == all_reggroup)
623 return pseudo;
624 vector_p = TYPE_VECTOR (register_type (gdbarch, regnum));
625 float_p = TYPE_CODE (register_type (gdbarch, regnum)) == TYPE_CODE_FLT;
626 /* FIXME: cagney/2003-04-13: Can't yet use gdbarch_num_regs
627 (gdbarch), as not all architectures are multi-arch. */
72a155b4
UW
628 raw_p = rawnum < gdbarch_num_regs (gdbarch);
629 if (gdbarch_register_name (gdbarch, regnum) == NULL
630 || gdbarch_register_name (gdbarch, regnum)[0] == '\0')
a4b8ebc8
AC
631 return 0;
632 if (reggroup == float_reggroup)
633 return float_p && pseudo;
634 if (reggroup == vector_reggroup)
635 return vector_p && pseudo;
636 if (reggroup == general_reggroup)
637 return (!vector_p && !float_p) && pseudo;
638 /* Save the pseudo registers. Need to make certain that any code
639 extracting register values from a saved register cache also uses
640 pseudo registers. */
641 if (reggroup == save_reggroup)
642 return raw_p && pseudo;
643 /* Restore the same pseudo register. */
644 if (reggroup == restore_reggroup)
645 return raw_p && pseudo;
6d82d43b 646 return 0;
a4b8ebc8
AC
647}
648
f8b73d13
DJ
649/* Return the groups that a MIPS register can be categorised into.
650 This version is only used if we have a target description which
651 describes real registers (and their groups). */
652
653static int
654mips_tdesc_register_reggroup_p (struct gdbarch *gdbarch, int regnum,
655 struct reggroup *reggroup)
656{
657 int rawnum = regnum % gdbarch_num_regs (gdbarch);
658 int pseudo = regnum / gdbarch_num_regs (gdbarch);
659 int ret;
660
661 /* Only save, restore, and display the pseudo registers. Need to
662 make certain that any code extracting register values from a
663 saved register cache also uses pseudo registers.
664
665 Note: saving and restoring the pseudo registers is slightly
666 strange; if we have 64 bits, we should save and restore all
667 64 bits. But this is hard and has little benefit. */
668 if (!pseudo)
669 return 0;
670
671 ret = tdesc_register_in_reggroup_p (gdbarch, rawnum, reggroup);
672 if (ret != -1)
673 return ret;
674
675 return mips_register_reggroup_p (gdbarch, regnum, reggroup);
676}
677
a4b8ebc8 678/* Map the symbol table registers which live in the range [1 *
f57d151a 679 gdbarch_num_regs .. 2 * gdbarch_num_regs) back onto the corresponding raw
47ebcfbe 680 registers. Take care of alignment and size problems. */
c5aa993b 681
05d1431c 682static enum register_status
a4b8ebc8 683mips_pseudo_register_read (struct gdbarch *gdbarch, struct regcache *regcache,
47a35522 684 int cookednum, gdb_byte *buf)
a4b8ebc8 685{
72a155b4
UW
686 int rawnum = cookednum % gdbarch_num_regs (gdbarch);
687 gdb_assert (cookednum >= gdbarch_num_regs (gdbarch)
688 && cookednum < 2 * gdbarch_num_regs (gdbarch));
47ebcfbe 689 if (register_size (gdbarch, rawnum) == register_size (gdbarch, cookednum))
05d1431c 690 return regcache_raw_read (regcache, rawnum, buf);
6d82d43b
AC
691 else if (register_size (gdbarch, rawnum) >
692 register_size (gdbarch, cookednum))
47ebcfbe 693 {
8bdf35dc 694 if (gdbarch_tdep (gdbarch)->mips64_transfers_32bit_regs_p)
05d1431c 695 return regcache_raw_read_part (regcache, rawnum, 0, 4, buf);
47ebcfbe 696 else
8bdf35dc
KB
697 {
698 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
699 LONGEST regval;
05d1431c
PA
700 enum register_status status;
701
702 status = regcache_raw_read_signed (regcache, rawnum, &regval);
703 if (status == REG_VALID)
704 store_signed_integer (buf, 4, byte_order, regval);
705 return status;
8bdf35dc 706 }
47ebcfbe
AC
707 }
708 else
e2e0b3e5 709 internal_error (__FILE__, __LINE__, _("bad register size"));
a4b8ebc8
AC
710}
711
712static void
6d82d43b
AC
713mips_pseudo_register_write (struct gdbarch *gdbarch,
714 struct regcache *regcache, int cookednum,
47a35522 715 const gdb_byte *buf)
a4b8ebc8 716{
72a155b4
UW
717 int rawnum = cookednum % gdbarch_num_regs (gdbarch);
718 gdb_assert (cookednum >= gdbarch_num_regs (gdbarch)
719 && cookednum < 2 * gdbarch_num_regs (gdbarch));
47ebcfbe 720 if (register_size (gdbarch, rawnum) == register_size (gdbarch, cookednum))
de38af99 721 regcache_raw_write (regcache, rawnum, buf);
6d82d43b
AC
722 else if (register_size (gdbarch, rawnum) >
723 register_size (gdbarch, cookednum))
47ebcfbe 724 {
8bdf35dc 725 if (gdbarch_tdep (gdbarch)->mips64_transfers_32bit_regs_p)
47ebcfbe
AC
726 regcache_raw_write_part (regcache, rawnum, 0, 4, buf);
727 else
8bdf35dc
KB
728 {
729 /* Sign extend the shortened version of the register prior
730 to placing it in the raw register. This is required for
731 some mips64 parts in order to avoid unpredictable behavior. */
732 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
733 LONGEST regval = extract_signed_integer (buf, 4, byte_order);
734 regcache_raw_write_signed (regcache, rawnum, regval);
735 }
47ebcfbe
AC
736 }
737 else
e2e0b3e5 738 internal_error (__FILE__, __LINE__, _("bad register size"));
a4b8ebc8 739}
c5aa993b 740
175ff332
HZ
741static int
742mips_ax_pseudo_register_collect (struct gdbarch *gdbarch,
743 struct agent_expr *ax, int reg)
744{
745 int rawnum = reg % gdbarch_num_regs (gdbarch);
746 gdb_assert (reg >= gdbarch_num_regs (gdbarch)
747 && reg < 2 * gdbarch_num_regs (gdbarch));
748
749 ax_reg_mask (ax, rawnum);
750
751 return 0;
752}
753
754static int
755mips_ax_pseudo_register_push_stack (struct gdbarch *gdbarch,
756 struct agent_expr *ax, int reg)
757{
758 int rawnum = reg % gdbarch_num_regs (gdbarch);
759 gdb_assert (reg >= gdbarch_num_regs (gdbarch)
760 && reg < 2 * gdbarch_num_regs (gdbarch));
761 if (register_size (gdbarch, rawnum) >= register_size (gdbarch, reg))
762 {
763 ax_reg (ax, rawnum);
764
765 if (register_size (gdbarch, rawnum) > register_size (gdbarch, reg))
766 {
767 if (!gdbarch_tdep (gdbarch)->mips64_transfers_32bit_regs_p
768 || gdbarch_byte_order (gdbarch) != BFD_ENDIAN_BIG)
769 {
770 ax_const_l (ax, 32);
771 ax_simple (ax, aop_lsh);
772 }
773 ax_const_l (ax, 32);
774 ax_simple (ax, aop_rsh_signed);
775 }
776 }
777 else
778 internal_error (__FILE__, __LINE__, _("bad register size"));
779
780 return 0;
781}
782
4cc0665f 783/* Table to translate 3-bit register field to actual register number. */
d467df4e 784static const signed char mips_reg3_to_reg[8] = { 16, 17, 2, 3, 4, 5, 6, 7 };
c906108c
SS
785
786/* Heuristic_proc_start may hunt through the text section for a long
787 time across a 2400 baud serial line. Allows the user to limit this
788 search. */
789
790static unsigned int heuristic_fence_post = 0;
791
46cd78fb 792/* Number of bytes of storage in the actual machine representation for
719ec221
AC
793 register N. NOTE: This defines the pseudo register type so need to
794 rebuild the architecture vector. */
43e526b9
JM
795
796static int mips64_transfers_32bit_regs_p = 0;
797
719ec221
AC
798static void
799set_mips64_transfers_32bit_regs (char *args, int from_tty,
800 struct cmd_list_element *c)
43e526b9 801{
719ec221
AC
802 struct gdbarch_info info;
803 gdbarch_info_init (&info);
804 /* FIXME: cagney/2003-11-15: Should be setting a field in "info"
805 instead of relying on globals. Doing that would let generic code
806 handle the search for this specific architecture. */
807 if (!gdbarch_update_p (info))
a4b8ebc8 808 {
719ec221 809 mips64_transfers_32bit_regs_p = 0;
8a3fe4f8 810 error (_("32-bit compatibility mode not supported"));
a4b8ebc8 811 }
a4b8ebc8
AC
812}
813
47ebcfbe 814/* Convert to/from a register and the corresponding memory value. */
43e526b9 815
ee51a8c7
KB
816/* This predicate tests for the case of an 8 byte floating point
817 value that is being transferred to or from a pair of floating point
818 registers each of which are (or are considered to be) only 4 bytes
819 wide. */
ff2e87ac 820static int
ee51a8c7
KB
821mips_convert_register_float_case_p (struct gdbarch *gdbarch, int regnum,
822 struct type *type)
ff2e87ac 823{
0abe36f5
MD
824 return (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG
825 && register_size (gdbarch, regnum) == 4
004159a2 826 && mips_float_register_p (gdbarch, regnum)
6d82d43b 827 && TYPE_CODE (type) == TYPE_CODE_FLT && TYPE_LENGTH (type) == 8);
ff2e87ac
AC
828}
829
ee51a8c7
KB
830/* This predicate tests for the case of a value of less than 8
831 bytes in width that is being transfered to or from an 8 byte
832 general purpose register. */
833static int
834mips_convert_register_gpreg_case_p (struct gdbarch *gdbarch, int regnum,
835 struct type *type)
836{
837 int num_regs = gdbarch_num_regs (gdbarch);
838
839 return (register_size (gdbarch, regnum) == 8
840 && regnum % num_regs > 0 && regnum % num_regs < 32
841 && TYPE_LENGTH (type) < 8);
842}
843
844static int
025bb325
MS
845mips_convert_register_p (struct gdbarch *gdbarch,
846 int regnum, struct type *type)
ee51a8c7 847{
eaa05d59
MR
848 return (mips_convert_register_float_case_p (gdbarch, regnum, type)
849 || mips_convert_register_gpreg_case_p (gdbarch, regnum, type));
ee51a8c7
KB
850}
851
8dccd430 852static int
ff2e87ac 853mips_register_to_value (struct frame_info *frame, int regnum,
8dccd430
PA
854 struct type *type, gdb_byte *to,
855 int *optimizedp, int *unavailablep)
102182a9 856{
ee51a8c7
KB
857 struct gdbarch *gdbarch = get_frame_arch (frame);
858
859 if (mips_convert_register_float_case_p (gdbarch, regnum, type))
860 {
861 get_frame_register (frame, regnum + 0, to + 4);
862 get_frame_register (frame, regnum + 1, to + 0);
8dccd430
PA
863
864 if (!get_frame_register_bytes (frame, regnum + 0, 0, 4, to + 4,
865 optimizedp, unavailablep))
866 return 0;
867
868 if (!get_frame_register_bytes (frame, regnum + 1, 0, 4, to + 0,
869 optimizedp, unavailablep))
870 return 0;
871 *optimizedp = *unavailablep = 0;
872 return 1;
ee51a8c7
KB
873 }
874 else if (mips_convert_register_gpreg_case_p (gdbarch, regnum, type))
875 {
876 int len = TYPE_LENGTH (type);
8dccd430
PA
877 CORE_ADDR offset;
878
879 offset = gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG ? 8 - len : 0;
880 if (!get_frame_register_bytes (frame, regnum, offset, len, to,
881 optimizedp, unavailablep))
882 return 0;
883
884 *optimizedp = *unavailablep = 0;
885 return 1;
ee51a8c7
KB
886 }
887 else
888 {
889 internal_error (__FILE__, __LINE__,
890 _("mips_register_to_value: unrecognized case"));
891 }
102182a9
MS
892}
893
42c466d7 894static void
ff2e87ac 895mips_value_to_register (struct frame_info *frame, int regnum,
47a35522 896 struct type *type, const gdb_byte *from)
102182a9 897{
ee51a8c7
KB
898 struct gdbarch *gdbarch = get_frame_arch (frame);
899
900 if (mips_convert_register_float_case_p (gdbarch, regnum, type))
901 {
902 put_frame_register (frame, regnum + 0, from + 4);
903 put_frame_register (frame, regnum + 1, from + 0);
904 }
905 else if (mips_convert_register_gpreg_case_p (gdbarch, regnum, type))
906 {
907 gdb_byte fill[8];
908 int len = TYPE_LENGTH (type);
909
910 /* Sign extend values, irrespective of type, that are stored to
911 a 64-bit general purpose register. (32-bit unsigned values
912 are stored as signed quantities within a 64-bit register.
913 When performing an operation, in compiled code, that combines
914 a 32-bit unsigned value with a signed 64-bit value, a type
915 conversion is first performed that zeroes out the high 32 bits.) */
916 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
917 {
918 if (from[0] & 0x80)
919 store_signed_integer (fill, 8, BFD_ENDIAN_BIG, -1);
920 else
921 store_signed_integer (fill, 8, BFD_ENDIAN_BIG, 0);
922 put_frame_register_bytes (frame, regnum, 0, 8 - len, fill);
923 put_frame_register_bytes (frame, regnum, 8 - len, len, from);
924 }
925 else
926 {
927 if (from[len-1] & 0x80)
928 store_signed_integer (fill, 8, BFD_ENDIAN_LITTLE, -1);
929 else
930 store_signed_integer (fill, 8, BFD_ENDIAN_LITTLE, 0);
931 put_frame_register_bytes (frame, regnum, 0, len, from);
932 put_frame_register_bytes (frame, regnum, len, 8 - len, fill);
933 }
934 }
935 else
936 {
937 internal_error (__FILE__, __LINE__,
938 _("mips_value_to_register: unrecognized case"));
939 }
102182a9
MS
940}
941
a4b8ebc8
AC
942/* Return the GDB type object for the "standard" data type of data in
943 register REG. */
78fde5f8
KB
944
945static struct type *
a4b8ebc8
AC
946mips_register_type (struct gdbarch *gdbarch, int regnum)
947{
72a155b4 948 gdb_assert (regnum >= 0 && regnum < 2 * gdbarch_num_regs (gdbarch));
004159a2 949 if (mips_float_register_p (gdbarch, regnum))
a6425924 950 {
5ef80fb0 951 /* The floating-point registers raw, or cooked, always match
1b13c4f6 952 mips_isa_regsize(), and also map 1:1, byte for byte. */
8da61cc4 953 if (mips_isa_regsize (gdbarch) == 4)
27067745 954 return builtin_type (gdbarch)->builtin_float;
8da61cc4 955 else
27067745 956 return builtin_type (gdbarch)->builtin_double;
a6425924 957 }
72a155b4 958 else if (regnum < gdbarch_num_regs (gdbarch))
d5ac5a39
AC
959 {
960 /* The raw or ISA registers. These are all sized according to
961 the ISA regsize. */
962 if (mips_isa_regsize (gdbarch) == 4)
df4df182 963 return builtin_type (gdbarch)->builtin_int32;
d5ac5a39 964 else
df4df182 965 return builtin_type (gdbarch)->builtin_int64;
d5ac5a39 966 }
78fde5f8 967 else
d5ac5a39 968 {
1faeff08
MR
969 int rawnum = regnum - gdbarch_num_regs (gdbarch);
970
d5ac5a39
AC
971 /* The cooked or ABI registers. These are sized according to
972 the ABI (with a few complications). */
1faeff08
MR
973 if (rawnum == mips_regnum (gdbarch)->fp_control_status
974 || rawnum == mips_regnum (gdbarch)->fp_implementation_revision)
975 return builtin_type (gdbarch)->builtin_int32;
976 else if (gdbarch_osabi (gdbarch) != GDB_OSABI_IRIX
977 && gdbarch_osabi (gdbarch) != GDB_OSABI_LINUX
978 && rawnum >= MIPS_FIRST_EMBED_REGNUM
979 && rawnum <= MIPS_LAST_EMBED_REGNUM)
d5ac5a39
AC
980 /* The pseudo/cooked view of the embedded registers is always
981 32-bit. The raw view is handled below. */
df4df182 982 return builtin_type (gdbarch)->builtin_int32;
d5ac5a39
AC
983 else if (gdbarch_tdep (gdbarch)->mips64_transfers_32bit_regs_p)
984 /* The target, while possibly using a 64-bit register buffer,
985 is only transfering 32-bits of each integer register.
986 Reflect this in the cooked/pseudo (ABI) register value. */
df4df182 987 return builtin_type (gdbarch)->builtin_int32;
d5ac5a39
AC
988 else if (mips_abi_regsize (gdbarch) == 4)
989 /* The ABI is restricted to 32-bit registers (the ISA could be
990 32- or 64-bit). */
df4df182 991 return builtin_type (gdbarch)->builtin_int32;
d5ac5a39
AC
992 else
993 /* 64-bit ABI. */
df4df182 994 return builtin_type (gdbarch)->builtin_int64;
d5ac5a39 995 }
78fde5f8
KB
996}
997
f8b73d13
DJ
998/* Return the GDB type for the pseudo register REGNUM, which is the
999 ABI-level view. This function is only called if there is a target
1000 description which includes registers, so we know precisely the
1001 types of hardware registers. */
1002
1003static struct type *
1004mips_pseudo_register_type (struct gdbarch *gdbarch, int regnum)
1005{
1006 const int num_regs = gdbarch_num_regs (gdbarch);
f8b73d13
DJ
1007 int rawnum = regnum % num_regs;
1008 struct type *rawtype;
1009
1010 gdb_assert (regnum >= num_regs && regnum < 2 * num_regs);
1011
1012 /* Absent registers are still absent. */
1013 rawtype = gdbarch_register_type (gdbarch, rawnum);
1014 if (TYPE_LENGTH (rawtype) == 0)
1015 return rawtype;
1016
de13fcf2 1017 if (mips_float_register_p (gdbarch, rawnum))
f8b73d13
DJ
1018 /* Present the floating point registers however the hardware did;
1019 do not try to convert between FPU layouts. */
1020 return rawtype;
1021
f8b73d13
DJ
1022 /* Use pointer types for registers if we can. For n32 we can not,
1023 since we do not have a 64-bit pointer type. */
0dfff4cb
UW
1024 if (mips_abi_regsize (gdbarch)
1025 == TYPE_LENGTH (builtin_type (gdbarch)->builtin_data_ptr))
f8b73d13 1026 {
1faeff08
MR
1027 if (rawnum == MIPS_SP_REGNUM
1028 || rawnum == mips_regnum (gdbarch)->badvaddr)
0dfff4cb 1029 return builtin_type (gdbarch)->builtin_data_ptr;
1faeff08 1030 else if (rawnum == mips_regnum (gdbarch)->pc)
0dfff4cb 1031 return builtin_type (gdbarch)->builtin_func_ptr;
f8b73d13
DJ
1032 }
1033
1034 if (mips_abi_regsize (gdbarch) == 4 && TYPE_LENGTH (rawtype) == 8
1faeff08
MR
1035 && ((rawnum >= MIPS_ZERO_REGNUM && rawnum <= MIPS_PS_REGNUM)
1036 || rawnum == mips_regnum (gdbarch)->lo
1037 || rawnum == mips_regnum (gdbarch)->hi
1038 || rawnum == mips_regnum (gdbarch)->badvaddr
1039 || rawnum == mips_regnum (gdbarch)->cause
1040 || rawnum == mips_regnum (gdbarch)->pc
1041 || (mips_regnum (gdbarch)->dspacc != -1
1042 && rawnum >= mips_regnum (gdbarch)->dspacc
1043 && rawnum < mips_regnum (gdbarch)->dspacc + 6)))
df4df182 1044 return builtin_type (gdbarch)->builtin_int32;
f8b73d13 1045
1faeff08
MR
1046 if (gdbarch_osabi (gdbarch) != GDB_OSABI_IRIX
1047 && gdbarch_osabi (gdbarch) != GDB_OSABI_LINUX
1048 && rawnum >= MIPS_EMBED_FP0_REGNUM + 32
1049 && rawnum <= MIPS_LAST_EMBED_REGNUM)
1050 {
1051 /* The pseudo/cooked view of embedded registers is always
1052 32-bit, even if the target transfers 64-bit values for them.
1053 New targets relying on XML descriptions should only transfer
1054 the necessary 32 bits, but older versions of GDB expected 64,
1055 so allow the target to provide 64 bits without interfering
1056 with the displayed type. */
1057 return builtin_type (gdbarch)->builtin_int32;
1058 }
1059
f8b73d13
DJ
1060 /* For all other registers, pass through the hardware type. */
1061 return rawtype;
1062}
bcb0cc15 1063
025bb325 1064/* Should the upper word of 64-bit addresses be zeroed? */
7f19b9a2 1065enum auto_boolean mask_address_var = AUTO_BOOLEAN_AUTO;
4014092b
AC
1066
1067static int
480d3dd2 1068mips_mask_address_p (struct gdbarch_tdep *tdep)
4014092b
AC
1069{
1070 switch (mask_address_var)
1071 {
7f19b9a2 1072 case AUTO_BOOLEAN_TRUE:
4014092b 1073 return 1;
7f19b9a2 1074 case AUTO_BOOLEAN_FALSE:
4014092b
AC
1075 return 0;
1076 break;
7f19b9a2 1077 case AUTO_BOOLEAN_AUTO:
480d3dd2 1078 return tdep->default_mask_address_p;
4014092b 1079 default:
025bb325
MS
1080 internal_error (__FILE__, __LINE__,
1081 _("mips_mask_address_p: bad switch"));
4014092b 1082 return -1;
361d1df0 1083 }
4014092b
AC
1084}
1085
1086static void
08546159
AC
1087show_mask_address (struct ui_file *file, int from_tty,
1088 struct cmd_list_element *c, const char *value)
4014092b 1089{
1cf3db46 1090 struct gdbarch_tdep *tdep = gdbarch_tdep (target_gdbarch);
08546159
AC
1091
1092 deprecated_show_value_hack (file, from_tty, c, value);
4014092b
AC
1093 switch (mask_address_var)
1094 {
7f19b9a2 1095 case AUTO_BOOLEAN_TRUE:
4014092b
AC
1096 printf_filtered ("The 32 bit mips address mask is enabled\n");
1097 break;
7f19b9a2 1098 case AUTO_BOOLEAN_FALSE:
4014092b
AC
1099 printf_filtered ("The 32 bit mips address mask is disabled\n");
1100 break;
7f19b9a2 1101 case AUTO_BOOLEAN_AUTO:
6d82d43b
AC
1102 printf_filtered
1103 ("The 32 bit address mask is set automatically. Currently %s\n",
1104 mips_mask_address_p (tdep) ? "enabled" : "disabled");
4014092b
AC
1105 break;
1106 default:
e2e0b3e5 1107 internal_error (__FILE__, __LINE__, _("show_mask_address: bad switch"));
4014092b 1108 break;
361d1df0 1109 }
4014092b 1110}
c906108c 1111
4cc0665f
MR
1112/* Tell if the program counter value in MEMADDR is in a standard ISA
1113 function. */
1114
1115int
1116mips_pc_is_mips (CORE_ADDR memaddr)
1117{
1118 struct minimal_symbol *sym;
1119
1120 /* Flags indicating that this is a MIPS16 or microMIPS function is
1121 stored by elfread.c in the high bit of the info field. Use this
1122 to decide if the function is standard MIPS. Otherwise if bit 0
1123 of the address is clear, then this is a standard MIPS function. */
1124 sym = lookup_minimal_symbol_by_pc (memaddr);
1125 if (sym)
1126 return msymbol_is_mips (sym);
1127 else
1128 return is_mips_addr (memaddr);
1129}
1130
c906108c
SS
1131/* Tell if the program counter value in MEMADDR is in a MIPS16 function. */
1132
0fe7e7c8 1133int
4cc0665f 1134mips_pc_is_mips16 (struct gdbarch *gdbarch, CORE_ADDR memaddr)
c906108c
SS
1135{
1136 struct minimal_symbol *sym;
1137
91912e4d
MR
1138 /* A flag indicating that this is a MIPS16 function is stored by
1139 elfread.c in the high bit of the info field. Use this to decide
4cc0665f
MR
1140 if the function is MIPS16. Otherwise if bit 0 of the address is
1141 set, then ELF file flags will tell if this is a MIPS16 function. */
1142 sym = lookup_minimal_symbol_by_pc (memaddr);
1143 if (sym)
1144 return msymbol_is_mips16 (sym);
1145 else
1146 return is_mips16_addr (gdbarch, memaddr);
1147}
1148
1149/* Tell if the program counter value in MEMADDR is in a microMIPS function. */
1150
1151int
1152mips_pc_is_micromips (struct gdbarch *gdbarch, CORE_ADDR memaddr)
1153{
1154 struct minimal_symbol *sym;
1155
1156 /* A flag indicating that this is a microMIPS function is stored by
1157 elfread.c in the high bit of the info field. Use this to decide
1158 if the function is microMIPS. Otherwise if bit 0 of the address
1159 is set, then ELF file flags will tell if this is a microMIPS
1160 function. */
1161 sym = lookup_minimal_symbol_by_pc (memaddr);
1162 if (sym)
1163 return msymbol_is_micromips (sym);
1164 else
1165 return is_micromips_addr (gdbarch, memaddr);
1166}
1167
1168/* Tell the ISA type of the function the program counter value in MEMADDR
1169 is in. */
1170
1171static enum mips_isa
1172mips_pc_isa (struct gdbarch *gdbarch, CORE_ADDR memaddr)
1173{
1174 struct minimal_symbol *sym;
1175
1176 /* A flag indicating that this is a MIPS16 or a microMIPS function
1177 is stored by elfread.c in the high bit of the info field. Use
1178 this to decide if the function is MIPS16 or microMIPS or normal
1179 MIPS. Otherwise if bit 0 of the address is set, then ELF file
1180 flags will tell if this is a MIPS16 or a microMIPS function. */
c906108c
SS
1181 sym = lookup_minimal_symbol_by_pc (memaddr);
1182 if (sym)
4cc0665f
MR
1183 {
1184 if (msymbol_is_micromips (sym))
1185 return ISA_MICROMIPS;
1186 else if (msymbol_is_mips16 (sym))
1187 return ISA_MIPS16;
1188 else
1189 return ISA_MIPS;
1190 }
c906108c 1191 else
4cc0665f
MR
1192 {
1193 if (is_mips_addr (memaddr))
1194 return ISA_MIPS;
1195 else if (is_micromips_addr (gdbarch, memaddr))
1196 return ISA_MICROMIPS;
1197 else
1198 return ISA_MIPS16;
1199 }
c906108c
SS
1200}
1201
14132e89
MR
1202/* Various MIPS16 thunk (aka stub or trampoline) names. */
1203
1204static const char mips_str_mips16_call_stub[] = "__mips16_call_stub_";
1205static const char mips_str_mips16_ret_stub[] = "__mips16_ret_";
1206static const char mips_str_call_fp_stub[] = "__call_stub_fp_";
1207static const char mips_str_call_stub[] = "__call_stub_";
1208static const char mips_str_fn_stub[] = "__fn_stub_";
1209
1210/* This is used as a PIC thunk prefix. */
1211
1212static const char mips_str_pic[] = ".pic.";
1213
1214/* Return non-zero if the PC is inside a call thunk (aka stub or
1215 trampoline) that should be treated as a temporary frame. */
1216
1217static int
1218mips_in_frame_stub (CORE_ADDR pc)
1219{
1220 CORE_ADDR start_addr;
1221 const char *name;
1222
1223 /* Find the starting address of the function containing the PC. */
1224 if (find_pc_partial_function (pc, &name, &start_addr, NULL) == 0)
1225 return 0;
1226
1227 /* If the PC is in __mips16_call_stub_*, this is a call/return stub. */
1228 if (strncmp (name, mips_str_mips16_call_stub,
1229 strlen (mips_str_mips16_call_stub)) == 0)
1230 return 1;
1231 /* If the PC is in __call_stub_*, this is a call/return or a call stub. */
1232 if (strncmp (name, mips_str_call_stub, strlen (mips_str_call_stub)) == 0)
1233 return 1;
1234 /* If the PC is in __fn_stub_*, this is a call stub. */
1235 if (strncmp (name, mips_str_fn_stub, strlen (mips_str_fn_stub)) == 0)
1236 return 1;
1237
1238 return 0; /* Not a stub. */
1239}
1240
b2fa5097 1241/* MIPS believes that the PC has a sign extended value. Perhaps the
025bb325 1242 all registers should be sign extended for simplicity? */
6c997a34
AC
1243
1244static CORE_ADDR
61a1198a 1245mips_read_pc (struct regcache *regcache)
6c997a34 1246{
8376de04 1247 int regnum = gdbarch_pc_regnum (get_regcache_arch (regcache));
61a1198a 1248 ULONGEST pc;
8376de04 1249
61a1198a 1250 regcache_cooked_read_signed (regcache, regnum, &pc);
4cc0665f
MR
1251 if (is_compact_addr (pc))
1252 pc = unmake_compact_addr (pc);
61a1198a 1253 return pc;
b6cb9035
AC
1254}
1255
58dfe9ff
AC
1256static CORE_ADDR
1257mips_unwind_pc (struct gdbarch *gdbarch, struct frame_info *next_frame)
1258{
14132e89 1259 CORE_ADDR pc;
930bd0e0 1260
8376de04 1261 pc = frame_unwind_register_signed (next_frame, gdbarch_pc_regnum (gdbarch));
4cc0665f
MR
1262 if (is_compact_addr (pc))
1263 pc = unmake_compact_addr (pc);
14132e89
MR
1264 /* macro/2012-04-20: This hack skips over MIPS16 call thunks as
1265 intermediate frames. In this case we can get the caller's address
1266 from $ra, or if $ra contains an address within a thunk as well, then
1267 it must be in the return path of __mips16_call_stub_{s,d}{f,c}_{0..10}
1268 and thus the caller's address is in $s2. */
1269 if (frame_relative_level (next_frame) >= 0 && mips_in_frame_stub (pc))
1270 {
1271 pc = frame_unwind_register_signed
1272 (next_frame, gdbarch_num_regs (gdbarch) + MIPS_RA_REGNUM);
4cc0665f
MR
1273 if (is_compact_addr (pc))
1274 pc = unmake_compact_addr (pc);
14132e89
MR
1275 if (mips_in_frame_stub (pc))
1276 {
1277 pc = frame_unwind_register_signed
1278 (next_frame, gdbarch_num_regs (gdbarch) + MIPS_S2_REGNUM);
4cc0665f
MR
1279 if (is_compact_addr (pc))
1280 pc = unmake_compact_addr (pc);
14132e89
MR
1281 }
1282 }
930bd0e0 1283 return pc;
edfae063
AC
1284}
1285
30244cd8
UW
1286static CORE_ADDR
1287mips_unwind_sp (struct gdbarch *gdbarch, struct frame_info *next_frame)
1288{
72a155b4
UW
1289 return frame_unwind_register_signed
1290 (next_frame, gdbarch_num_regs (gdbarch) + MIPS_SP_REGNUM);
30244cd8
UW
1291}
1292
b8a22b94 1293/* Assuming THIS_FRAME is a dummy, return the frame ID of that
edfae063
AC
1294 dummy frame. The frame ID's base needs to match the TOS value
1295 saved by save_dummy_frame_tos(), and the PC match the dummy frame's
1296 breakpoint. */
1297
1298static struct frame_id
b8a22b94 1299mips_dummy_id (struct gdbarch *gdbarch, struct frame_info *this_frame)
edfae063 1300{
f57d151a 1301 return frame_id_build
b8a22b94
DJ
1302 (get_frame_register_signed (this_frame,
1303 gdbarch_num_regs (gdbarch)
1304 + MIPS_SP_REGNUM),
1305 get_frame_pc (this_frame));
58dfe9ff
AC
1306}
1307
5a439849
MR
1308/* Implement the "write_pc" gdbarch method. */
1309
1310void
61a1198a 1311mips_write_pc (struct regcache *regcache, CORE_ADDR pc)
b6cb9035 1312{
8376de04
MR
1313 int regnum = gdbarch_pc_regnum (get_regcache_arch (regcache));
1314
4cc0665f 1315 if (mips_pc_is_mips (pc))
930bd0e0 1316 regcache_cooked_write_unsigned (regcache, regnum, pc);
4cc0665f
MR
1317 else
1318 regcache_cooked_write_unsigned (regcache, regnum, make_compact_addr (pc));
6c997a34 1319}
c906108c 1320
4cc0665f
MR
1321/* Fetch and return instruction from the specified location. Handle
1322 MIPS16/microMIPS as appropriate. */
c906108c 1323
d37cca3d 1324static ULONGEST
4cc0665f
MR
1325mips_fetch_instruction (struct gdbarch *gdbarch,
1326 enum mips_isa isa, CORE_ADDR addr, int *statusp)
c906108c 1327{
e17a4113 1328 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
47a35522 1329 gdb_byte buf[MIPS_INSN32_SIZE];
c906108c
SS
1330 int instlen;
1331 int status;
1332
4cc0665f 1333 switch (isa)
c906108c 1334 {
4cc0665f
MR
1335 case ISA_MICROMIPS:
1336 case ISA_MIPS16:
95ac2dcf 1337 instlen = MIPS_INSN16_SIZE;
4cc0665f
MR
1338 addr = unmake_compact_addr (addr);
1339 break;
1340 case ISA_MIPS:
1341 instlen = MIPS_INSN32_SIZE;
1342 break;
1343 default:
1344 internal_error (__FILE__, __LINE__, _("invalid ISA"));
1345 break;
c906108c 1346 }
8defab1a 1347 status = target_read_memory (addr, buf, instlen);
4cc0665f
MR
1348 if (statusp != NULL)
1349 *statusp = status;
c906108c 1350 if (status)
4cc0665f
MR
1351 {
1352 if (statusp == NULL)
1353 memory_error (status, addr);
1354 return 0;
1355 }
e17a4113 1356 return extract_unsigned_integer (buf, instlen, byte_order);
c906108c
SS
1357}
1358
025bb325 1359/* These are the fields of 32 bit mips instructions. */
e135b889
DJ
1360#define mips32_op(x) (x >> 26)
1361#define itype_op(x) (x >> 26)
1362#define itype_rs(x) ((x >> 21) & 0x1f)
c906108c 1363#define itype_rt(x) ((x >> 16) & 0x1f)
e135b889 1364#define itype_immediate(x) (x & 0xffff)
c906108c 1365
e135b889
DJ
1366#define jtype_op(x) (x >> 26)
1367#define jtype_target(x) (x & 0x03ffffff)
c906108c 1368
e135b889
DJ
1369#define rtype_op(x) (x >> 26)
1370#define rtype_rs(x) ((x >> 21) & 0x1f)
1371#define rtype_rt(x) ((x >> 16) & 0x1f)
1372#define rtype_rd(x) ((x >> 11) & 0x1f)
1373#define rtype_shamt(x) ((x >> 6) & 0x1f)
1374#define rtype_funct(x) (x & 0x3f)
c906108c 1375
4cc0665f
MR
1376/* MicroMIPS instruction fields. */
1377#define micromips_op(x) ((x) >> 10)
1378
1379/* 16-bit/32-bit-high-part instruction formats, B and S refer to the lowest
1380 bit and the size respectively of the field extracted. */
1381#define b0s4_imm(x) ((x) & 0xf)
1382#define b0s5_imm(x) ((x) & 0x1f)
1383#define b0s5_reg(x) ((x) & 0x1f)
1384#define b0s7_imm(x) ((x) & 0x7f)
1385#define b0s10_imm(x) ((x) & 0x3ff)
1386#define b1s4_imm(x) (((x) >> 1) & 0xf)
1387#define b1s9_imm(x) (((x) >> 1) & 0x1ff)
1388#define b2s3_cc(x) (((x) >> 2) & 0x7)
1389#define b4s2_regl(x) (((x) >> 4) & 0x3)
1390#define b5s5_op(x) (((x) >> 5) & 0x1f)
1391#define b5s5_reg(x) (((x) >> 5) & 0x1f)
1392#define b6s4_op(x) (((x) >> 6) & 0xf)
1393#define b7s3_reg(x) (((x) >> 7) & 0x7)
1394
1395/* 32-bit instruction formats, B and S refer to the lowest bit and the size
1396 respectively of the field extracted. */
1397#define b0s6_op(x) ((x) & 0x3f)
1398#define b0s11_op(x) ((x) & 0x7ff)
1399#define b0s12_imm(x) ((x) & 0xfff)
1400#define b0s16_imm(x) ((x) & 0xffff)
1401#define b0s26_imm(x) ((x) & 0x3ffffff)
1402#define b6s10_ext(x) (((x) >> 6) & 0x3ff)
1403#define b11s5_reg(x) (((x) >> 11) & 0x1f)
1404#define b12s4_op(x) (((x) >> 12) & 0xf)
1405
1406/* Return the size in bytes of the instruction INSN encoded in the ISA
1407 instruction set. */
1408
1409static int
1410mips_insn_size (enum mips_isa isa, ULONGEST insn)
1411{
1412 switch (isa)
1413 {
1414 case ISA_MICROMIPS:
1415 if (micromips_op (insn) == 0x1f)
1416 return 3 * MIPS_INSN16_SIZE;
1417 else if (((micromips_op (insn) & 0x4) == 0x4)
1418 || ((micromips_op (insn) & 0x7) == 0x0))
1419 return 2 * MIPS_INSN16_SIZE;
1420 else
1421 return MIPS_INSN16_SIZE;
1422 case ISA_MIPS16:
1423 if ((insn & 0xf800) == 0xf000)
1424 return 2 * MIPS_INSN16_SIZE;
1425 else
1426 return MIPS_INSN16_SIZE;
1427 case ISA_MIPS:
1428 return MIPS_INSN32_SIZE;
1429 }
1430 internal_error (__FILE__, __LINE__, _("invalid ISA"));
1431}
1432
06987e64
MK
1433static LONGEST
1434mips32_relative_offset (ULONGEST inst)
c5aa993b 1435{
06987e64 1436 return ((itype_immediate (inst) ^ 0x8000) - 0x8000) << 2;
c906108c
SS
1437}
1438
a385295e
MR
1439/* Determine the address of the next instruction executed after the INST
1440 floating condition branch instruction at PC. COUNT specifies the
1441 number of the floating condition bits tested by the branch. */
1442
1443static CORE_ADDR
1444mips32_bc1_pc (struct gdbarch *gdbarch, struct frame_info *frame,
1445 ULONGEST inst, CORE_ADDR pc, int count)
1446{
1447 int fcsr = mips_regnum (gdbarch)->fp_control_status;
1448 int cnum = (itype_rt (inst) >> 2) & (count - 1);
1449 int tf = itype_rt (inst) & 1;
1450 int mask = (1 << count) - 1;
1451 ULONGEST fcs;
1452 int cond;
1453
1454 if (fcsr == -1)
1455 /* No way to handle; it'll most likely trap anyway. */
1456 return pc;
1457
1458 fcs = get_frame_register_unsigned (frame, fcsr);
1459 cond = ((fcs >> 24) & 0xfe) | ((fcs >> 23) & 0x01);
1460
1461 if (((cond >> cnum) & mask) != mask * !tf)
1462 pc += mips32_relative_offset (inst);
1463 else
1464 pc += 4;
1465
1466 return pc;
1467}
1468
f94363d7
AP
1469/* Return nonzero if the gdbarch is an Octeon series. */
1470
1471static int
1472is_octeon (struct gdbarch *gdbarch)
1473{
1474 const struct bfd_arch_info *info = gdbarch_bfd_arch_info (gdbarch);
1475
1476 return (info->mach == bfd_mach_mips_octeon
1477 || info->mach == bfd_mach_mips_octeonp
1478 || info->mach == bfd_mach_mips_octeon2);
1479}
1480
1481/* Return true if the OP represents the Octeon's BBIT instruction. */
1482
1483static int
1484is_octeon_bbit_op (int op, struct gdbarch *gdbarch)
1485{
1486 if (!is_octeon (gdbarch))
1487 return 0;
1488 /* BBIT0 is encoded as LWC2: 110 010. */
1489 /* BBIT032 is encoded as LDC2: 110 110. */
1490 /* BBIT1 is encoded as SWC2: 111 010. */
1491 /* BBIT132 is encoded as SDC2: 111 110. */
1492 if (op == 50 || op == 54 || op == 58 || op == 62)
1493 return 1;
1494 return 0;
1495}
1496
1497
f49e4e6d
MS
1498/* Determine where to set a single step breakpoint while considering
1499 branch prediction. */
78a59c2f 1500
5a89d8aa 1501static CORE_ADDR
0b1b3e42 1502mips32_next_pc (struct frame_info *frame, CORE_ADDR pc)
c5aa993b 1503{
e17a4113 1504 struct gdbarch *gdbarch = get_frame_arch (frame);
c5aa993b
JM
1505 unsigned long inst;
1506 int op;
4cc0665f 1507 inst = mips_fetch_instruction (gdbarch, ISA_MIPS, pc, NULL);
4f5bcb50 1508 op = itype_op (inst);
025bb325
MS
1509 if ((inst & 0xe0000000) != 0) /* Not a special, jump or branch
1510 instruction. */
c5aa993b 1511 {
4f5bcb50 1512 if (op >> 2 == 5)
6d82d43b 1513 /* BEQL, BNEL, BLEZL, BGTZL: bits 0101xx */
c5aa993b 1514 {
4f5bcb50 1515 switch (op & 0x03)
c906108c 1516 {
e135b889
DJ
1517 case 0: /* BEQL */
1518 goto equal_branch;
1519 case 1: /* BNEL */
1520 goto neq_branch;
1521 case 2: /* BLEZL */
1522 goto less_branch;
313628cc 1523 case 3: /* BGTZL */
e135b889 1524 goto greater_branch;
c5aa993b
JM
1525 default:
1526 pc += 4;
c906108c
SS
1527 }
1528 }
4f5bcb50 1529 else if (op == 17 && itype_rs (inst) == 8)
6d82d43b 1530 /* BC1F, BC1FL, BC1T, BC1TL: 010001 01000 */
a385295e 1531 pc = mips32_bc1_pc (gdbarch, frame, inst, pc + 4, 1);
4f5bcb50 1532 else if (op == 17 && itype_rs (inst) == 9
a385295e
MR
1533 && (itype_rt (inst) & 2) == 0)
1534 /* BC1ANY2F, BC1ANY2T: 010001 01001 xxx0x */
1535 pc = mips32_bc1_pc (gdbarch, frame, inst, pc + 4, 2);
4f5bcb50 1536 else if (op == 17 && itype_rs (inst) == 10
a385295e
MR
1537 && (itype_rt (inst) & 2) == 0)
1538 /* BC1ANY4F, BC1ANY4T: 010001 01010 xxx0x */
1539 pc = mips32_bc1_pc (gdbarch, frame, inst, pc + 4, 4);
4f5bcb50 1540 else if (op == 29)
9e8da49c
MR
1541 /* JALX: 011101 */
1542 /* The new PC will be alternate mode. */
1543 {
1544 unsigned long reg;
1545
1546 reg = jtype_target (inst) << 2;
1547 /* Add 1 to indicate 16-bit mode -- invert ISA mode. */
1548 pc = ((pc + 4) & ~(CORE_ADDR) 0x0fffffff) + reg + 1;
1549 }
f94363d7
AP
1550 else if (is_octeon_bbit_op (op, gdbarch))
1551 {
1552 int bit, branch_if;
1553
1554 branch_if = op == 58 || op == 62;
1555 bit = itype_rt (inst);
1556
1557 /* Take into account the *32 instructions. */
1558 if (op == 54 || op == 62)
1559 bit += 32;
1560
1561 if (((get_frame_register_signed (frame,
1562 itype_rs (inst)) >> bit) & 1)
1563 == branch_if)
1564 pc += mips32_relative_offset (inst) + 4;
1565 else
1566 pc += 8; /* After the delay slot. */
1567 }
1568
c5aa993b 1569 else
025bb325 1570 pc += 4; /* Not a branch, next instruction is easy. */
c906108c
SS
1571 }
1572 else
025bb325 1573 { /* This gets way messy. */
c5aa993b 1574
025bb325 1575 /* Further subdivide into SPECIAL, REGIMM and other. */
4f5bcb50 1576 switch (op & 0x07) /* Extract bits 28,27,26. */
c906108c 1577 {
c5aa993b
JM
1578 case 0: /* SPECIAL */
1579 op = rtype_funct (inst);
1580 switch (op)
1581 {
1582 case 8: /* JR */
1583 case 9: /* JALR */
025bb325 1584 /* Set PC to that address. */
0b1b3e42 1585 pc = get_frame_register_signed (frame, rtype_rs (inst));
c5aa993b 1586 break;
e38d4e1a
DJ
1587 case 12: /* SYSCALL */
1588 {
1589 struct gdbarch_tdep *tdep;
1590
1591 tdep = gdbarch_tdep (get_frame_arch (frame));
1592 if (tdep->syscall_next_pc != NULL)
1593 pc = tdep->syscall_next_pc (frame);
1594 else
1595 pc += 4;
1596 }
1597 break;
c5aa993b
JM
1598 default:
1599 pc += 4;
1600 }
1601
6d82d43b 1602 break; /* end SPECIAL */
025bb325 1603 case 1: /* REGIMM */
c906108c 1604 {
e135b889
DJ
1605 op = itype_rt (inst); /* branch condition */
1606 switch (op)
c906108c 1607 {
c5aa993b 1608 case 0: /* BLTZ */
e135b889
DJ
1609 case 2: /* BLTZL */
1610 case 16: /* BLTZAL */
c5aa993b 1611 case 18: /* BLTZALL */
c906108c 1612 less_branch:
0b1b3e42 1613 if (get_frame_register_signed (frame, itype_rs (inst)) < 0)
c5aa993b
JM
1614 pc += mips32_relative_offset (inst) + 4;
1615 else
1616 pc += 8; /* after the delay slot */
1617 break;
e135b889 1618 case 1: /* BGEZ */
c5aa993b
JM
1619 case 3: /* BGEZL */
1620 case 17: /* BGEZAL */
1621 case 19: /* BGEZALL */
0b1b3e42 1622 if (get_frame_register_signed (frame, itype_rs (inst)) >= 0)
c5aa993b
JM
1623 pc += mips32_relative_offset (inst) + 4;
1624 else
1625 pc += 8; /* after the delay slot */
1626 break;
a385295e
MR
1627 case 0x1c: /* BPOSGE32 */
1628 case 0x1e: /* BPOSGE64 */
1629 pc += 4;
1630 if (itype_rs (inst) == 0)
1631 {
1632 unsigned int pos = (op & 2) ? 64 : 32;
1633 int dspctl = mips_regnum (gdbarch)->dspctl;
1634
1635 if (dspctl == -1)
1636 /* No way to handle; it'll most likely trap anyway. */
1637 break;
1638
1639 if ((get_frame_register_unsigned (frame,
1640 dspctl) & 0x7f) >= pos)
1641 pc += mips32_relative_offset (inst);
1642 else
1643 pc += 4;
1644 }
1645 break;
e135b889 1646 /* All of the other instructions in the REGIMM category */
c5aa993b
JM
1647 default:
1648 pc += 4;
c906108c
SS
1649 }
1650 }
6d82d43b 1651 break; /* end REGIMM */
c5aa993b
JM
1652 case 2: /* J */
1653 case 3: /* JAL */
1654 {
1655 unsigned long reg;
1656 reg = jtype_target (inst) << 2;
025bb325 1657 /* Upper four bits get never changed... */
5b652102 1658 pc = reg + ((pc + 4) & ~(CORE_ADDR) 0x0fffffff);
c906108c 1659 }
c5aa993b 1660 break;
e135b889 1661 case 4: /* BEQ, BEQL */
c5aa993b 1662 equal_branch:
0b1b3e42
UW
1663 if (get_frame_register_signed (frame, itype_rs (inst)) ==
1664 get_frame_register_signed (frame, itype_rt (inst)))
c5aa993b
JM
1665 pc += mips32_relative_offset (inst) + 4;
1666 else
1667 pc += 8;
1668 break;
e135b889 1669 case 5: /* BNE, BNEL */
c5aa993b 1670 neq_branch:
0b1b3e42
UW
1671 if (get_frame_register_signed (frame, itype_rs (inst)) !=
1672 get_frame_register_signed (frame, itype_rt (inst)))
c5aa993b
JM
1673 pc += mips32_relative_offset (inst) + 4;
1674 else
1675 pc += 8;
1676 break;
e135b889 1677 case 6: /* BLEZ, BLEZL */
0b1b3e42 1678 if (get_frame_register_signed (frame, itype_rs (inst)) <= 0)
c5aa993b
JM
1679 pc += mips32_relative_offset (inst) + 4;
1680 else
1681 pc += 8;
1682 break;
1683 case 7:
e135b889
DJ
1684 default:
1685 greater_branch: /* BGTZ, BGTZL */
0b1b3e42 1686 if (get_frame_register_signed (frame, itype_rs (inst)) > 0)
c5aa993b
JM
1687 pc += mips32_relative_offset (inst) + 4;
1688 else
1689 pc += 8;
1690 break;
c5aa993b
JM
1691 } /* switch */
1692 } /* else */
1693 return pc;
1694} /* mips32_next_pc */
c906108c 1695
4cc0665f
MR
1696/* Extract the 7-bit signed immediate offset from the microMIPS instruction
1697 INSN. */
1698
1699static LONGEST
1700micromips_relative_offset7 (ULONGEST insn)
1701{
1702 return ((b0s7_imm (insn) ^ 0x40) - 0x40) << 1;
1703}
1704
1705/* Extract the 10-bit signed immediate offset from the microMIPS instruction
1706 INSN. */
1707
1708static LONGEST
1709micromips_relative_offset10 (ULONGEST insn)
1710{
1711 return ((b0s10_imm (insn) ^ 0x200) - 0x200) << 1;
1712}
1713
1714/* Extract the 16-bit signed immediate offset from the microMIPS instruction
1715 INSN. */
1716
1717static LONGEST
1718micromips_relative_offset16 (ULONGEST insn)
1719{
1720 return ((b0s16_imm (insn) ^ 0x8000) - 0x8000) << 1;
1721}
1722
1723/* Return the size in bytes of the microMIPS instruction at the address PC. */
1724
1725static int
1726micromips_pc_insn_size (struct gdbarch *gdbarch, CORE_ADDR pc)
1727{
1728 ULONGEST insn;
1729
1730 insn = mips_fetch_instruction (gdbarch, ISA_MICROMIPS, pc, NULL);
1731 return mips_insn_size (ISA_MICROMIPS, insn);
1732}
1733
1734/* Calculate the address of the next microMIPS instruction to execute
1735 after the INSN coprocessor 1 conditional branch instruction at the
1736 address PC. COUNT denotes the number of coprocessor condition bits
1737 examined by the branch. */
1738
1739static CORE_ADDR
1740micromips_bc1_pc (struct gdbarch *gdbarch, struct frame_info *frame,
1741 ULONGEST insn, CORE_ADDR pc, int count)
1742{
1743 int fcsr = mips_regnum (gdbarch)->fp_control_status;
1744 int cnum = b2s3_cc (insn >> 16) & (count - 1);
1745 int tf = b5s5_op (insn >> 16) & 1;
1746 int mask = (1 << count) - 1;
1747 ULONGEST fcs;
1748 int cond;
1749
1750 if (fcsr == -1)
1751 /* No way to handle; it'll most likely trap anyway. */
1752 return pc;
1753
1754 fcs = get_frame_register_unsigned (frame, fcsr);
1755 cond = ((fcs >> 24) & 0xfe) | ((fcs >> 23) & 0x01);
1756
1757 if (((cond >> cnum) & mask) != mask * !tf)
1758 pc += micromips_relative_offset16 (insn);
1759 else
1760 pc += micromips_pc_insn_size (gdbarch, pc);
1761
1762 return pc;
1763}
1764
1765/* Calculate the address of the next microMIPS instruction to execute
1766 after the instruction at the address PC. */
1767
1768static CORE_ADDR
1769micromips_next_pc (struct frame_info *frame, CORE_ADDR pc)
1770{
1771 struct gdbarch *gdbarch = get_frame_arch (frame);
1772 ULONGEST insn;
1773
1774 insn = mips_fetch_instruction (gdbarch, ISA_MICROMIPS, pc, NULL);
1775 pc += MIPS_INSN16_SIZE;
1776 switch (mips_insn_size (ISA_MICROMIPS, insn))
1777 {
1778 /* 48-bit instructions. */
1779 case 3 * MIPS_INSN16_SIZE: /* POOL48A: bits 011111 */
1780 /* No branch or jump instructions in this category. */
1781 pc += 2 * MIPS_INSN16_SIZE;
1782 break;
1783
1784 /* 32-bit instructions. */
1785 case 2 * MIPS_INSN16_SIZE:
1786 insn <<= 16;
1787 insn |= mips_fetch_instruction (gdbarch, ISA_MICROMIPS, pc, NULL);
1788 pc += MIPS_INSN16_SIZE;
1789 switch (micromips_op (insn >> 16))
1790 {
1791 case 0x00: /* POOL32A: bits 000000 */
1792 if (b0s6_op (insn) == 0x3c
1793 /* POOL32Axf: bits 000000 ... 111100 */
1794 && (b6s10_ext (insn) & 0x2bf) == 0x3c)
1795 /* JALR, JALR.HB: 000000 000x111100 111100 */
1796 /* JALRS, JALRS.HB: 000000 010x111100 111100 */
1797 pc = get_frame_register_signed (frame, b0s5_reg (insn >> 16));
1798 break;
1799
1800 case 0x10: /* POOL32I: bits 010000 */
1801 switch (b5s5_op (insn >> 16))
1802 {
1803 case 0x00: /* BLTZ: bits 010000 00000 */
1804 case 0x01: /* BLTZAL: bits 010000 00001 */
1805 case 0x11: /* BLTZALS: bits 010000 10001 */
1806 if (get_frame_register_signed (frame,
1807 b0s5_reg (insn >> 16)) < 0)
1808 pc += micromips_relative_offset16 (insn);
1809 else
1810 pc += micromips_pc_insn_size (gdbarch, pc);
1811 break;
1812
1813 case 0x02: /* BGEZ: bits 010000 00010 */
1814 case 0x03: /* BGEZAL: bits 010000 00011 */
1815 case 0x13: /* BGEZALS: bits 010000 10011 */
1816 if (get_frame_register_signed (frame,
1817 b0s5_reg (insn >> 16)) >= 0)
1818 pc += micromips_relative_offset16 (insn);
1819 else
1820 pc += micromips_pc_insn_size (gdbarch, pc);
1821 break;
1822
1823 case 0x04: /* BLEZ: bits 010000 00100 */
1824 if (get_frame_register_signed (frame,
1825 b0s5_reg (insn >> 16)) <= 0)
1826 pc += micromips_relative_offset16 (insn);
1827 else
1828 pc += micromips_pc_insn_size (gdbarch, pc);
1829 break;
1830
1831 case 0x05: /* BNEZC: bits 010000 00101 */
1832 if (get_frame_register_signed (frame,
1833 b0s5_reg (insn >> 16)) != 0)
1834 pc += micromips_relative_offset16 (insn);
1835 break;
1836
1837 case 0x06: /* BGTZ: bits 010000 00110 */
1838 if (get_frame_register_signed (frame,
1839 b0s5_reg (insn >> 16)) > 0)
1840 pc += micromips_relative_offset16 (insn);
1841 else
1842 pc += micromips_pc_insn_size (gdbarch, pc);
1843 break;
1844
1845 case 0x07: /* BEQZC: bits 010000 00111 */
1846 if (get_frame_register_signed (frame,
1847 b0s5_reg (insn >> 16)) == 0)
1848 pc += micromips_relative_offset16 (insn);
1849 break;
1850
1851 case 0x14: /* BC2F: bits 010000 10100 xxx00 */
1852 case 0x15: /* BC2T: bits 010000 10101 xxx00 */
1853 if (((insn >> 16) & 0x3) == 0x0)
1854 /* BC2F, BC2T: don't know how to handle these. */
1855 break;
1856 break;
1857
1858 case 0x1a: /* BPOSGE64: bits 010000 11010 */
1859 case 0x1b: /* BPOSGE32: bits 010000 11011 */
1860 {
1861 unsigned int pos = (b5s5_op (insn >> 16) & 1) ? 32 : 64;
1862 int dspctl = mips_regnum (gdbarch)->dspctl;
1863
1864 if (dspctl == -1)
1865 /* No way to handle; it'll most likely trap anyway. */
1866 break;
1867
1868 if ((get_frame_register_unsigned (frame,
1869 dspctl) & 0x7f) >= pos)
1870 pc += micromips_relative_offset16 (insn);
1871 else
1872 pc += micromips_pc_insn_size (gdbarch, pc);
1873 }
1874 break;
1875
1876 case 0x1c: /* BC1F: bits 010000 11100 xxx00 */
1877 /* BC1ANY2F: bits 010000 11100 xxx01 */
1878 case 0x1d: /* BC1T: bits 010000 11101 xxx00 */
1879 /* BC1ANY2T: bits 010000 11101 xxx01 */
1880 if (((insn >> 16) & 0x2) == 0x0)
1881 pc = micromips_bc1_pc (gdbarch, frame, insn, pc,
1882 ((insn >> 16) & 0x1) + 1);
1883 break;
1884
1885 case 0x1e: /* BC1ANY4F: bits 010000 11110 xxx01 */
1886 case 0x1f: /* BC1ANY4T: bits 010000 11111 xxx01 */
1887 if (((insn >> 16) & 0x3) == 0x1)
1888 pc = micromips_bc1_pc (gdbarch, frame, insn, pc, 4);
1889 break;
1890 }
1891 break;
1892
1893 case 0x1d: /* JALS: bits 011101 */
1894 case 0x35: /* J: bits 110101 */
1895 case 0x3d: /* JAL: bits 111101 */
1896 pc = ((pc | 0x7fffffe) ^ 0x7fffffe) | (b0s26_imm (insn) << 1);
1897 break;
1898
1899 case 0x25: /* BEQ: bits 100101 */
1900 if (get_frame_register_signed (frame, b0s5_reg (insn >> 16))
1901 == get_frame_register_signed (frame, b5s5_reg (insn >> 16)))
1902 pc += micromips_relative_offset16 (insn);
1903 else
1904 pc += micromips_pc_insn_size (gdbarch, pc);
1905 break;
1906
1907 case 0x2d: /* BNE: bits 101101 */
1908 if (get_frame_register_signed (frame, b0s5_reg (insn >> 16))
1909 != get_frame_register_signed (frame, b5s5_reg (insn >> 16)))
1910 pc += micromips_relative_offset16 (insn);
1911 else
1912 pc += micromips_pc_insn_size (gdbarch, pc);
1913 break;
1914
1915 case 0x3c: /* JALX: bits 111100 */
1916 pc = ((pc | 0xfffffff) ^ 0xfffffff) | (b0s26_imm (insn) << 2);
1917 break;
1918 }
1919 break;
1920
1921 /* 16-bit instructions. */
1922 case MIPS_INSN16_SIZE:
1923 switch (micromips_op (insn))
1924 {
1925 case 0x11: /* POOL16C: bits 010001 */
1926 if ((b5s5_op (insn) & 0x1c) == 0xc)
1927 /* JR16, JRC, JALR16, JALRS16: 010001 011xx */
1928 pc = get_frame_register_signed (frame, b0s5_reg (insn));
1929 else if (b5s5_op (insn) == 0x18)
1930 /* JRADDIUSP: bits 010001 11000 */
1931 pc = get_frame_register_signed (frame, MIPS_RA_REGNUM);
1932 break;
1933
1934 case 0x23: /* BEQZ16: bits 100011 */
1935 {
1936 int rs = mips_reg3_to_reg[b7s3_reg (insn)];
1937
1938 if (get_frame_register_signed (frame, rs) == 0)
1939 pc += micromips_relative_offset7 (insn);
1940 else
1941 pc += micromips_pc_insn_size (gdbarch, pc);
1942 }
1943 break;
1944
1945 case 0x2b: /* BNEZ16: bits 101011 */
1946 {
1947 int rs = mips_reg3_to_reg[b7s3_reg (insn)];
1948
1949 if (get_frame_register_signed (frame, rs) != 0)
1950 pc += micromips_relative_offset7 (insn);
1951 else
1952 pc += micromips_pc_insn_size (gdbarch, pc);
1953 }
1954 break;
1955
1956 case 0x33: /* B16: bits 110011 */
1957 pc += micromips_relative_offset10 (insn);
1958 break;
1959 }
1960 break;
1961 }
1962
1963 return pc;
1964}
1965
c906108c 1966/* Decoding the next place to set a breakpoint is irregular for the
025bb325
MS
1967 mips 16 variant, but fortunately, there fewer instructions. We have
1968 to cope ith extensions for 16 bit instructions and a pair of actual
1969 32 bit instructions. We dont want to set a single step instruction
1970 on the extend instruction either. */
c906108c
SS
1971
1972/* Lots of mips16 instruction formats */
1973/* Predicting jumps requires itype,ritype,i8type
025bb325 1974 and their extensions extItype,extritype,extI8type. */
c906108c
SS
1975enum mips16_inst_fmts
1976{
c5aa993b
JM
1977 itype, /* 0 immediate 5,10 */
1978 ritype, /* 1 5,3,8 */
1979 rrtype, /* 2 5,3,3,5 */
1980 rritype, /* 3 5,3,3,5 */
1981 rrrtype, /* 4 5,3,3,3,2 */
1982 rriatype, /* 5 5,3,3,1,4 */
1983 shifttype, /* 6 5,3,3,3,2 */
1984 i8type, /* 7 5,3,8 */
1985 i8movtype, /* 8 5,3,3,5 */
1986 i8mov32rtype, /* 9 5,3,5,3 */
1987 i64type, /* 10 5,3,8 */
1988 ri64type, /* 11 5,3,3,5 */
1989 jalxtype, /* 12 5,1,5,5,16 - a 32 bit instruction */
1990 exiItype, /* 13 5,6,5,5,1,1,1,1,1,1,5 */
1991 extRitype, /* 14 5,6,5,5,3,1,1,1,5 */
1992 extRRItype, /* 15 5,5,5,5,3,3,5 */
1993 extRRIAtype, /* 16 5,7,4,5,3,3,1,4 */
1994 EXTshifttype, /* 17 5,5,1,1,1,1,1,1,5,3,3,1,1,1,2 */
1995 extI8type, /* 18 5,6,5,5,3,1,1,1,5 */
1996 extI64type, /* 19 5,6,5,5,3,1,1,1,5 */
1997 extRi64type, /* 20 5,6,5,5,3,3,5 */
1998 extshift64type /* 21 5,5,1,1,1,1,1,1,5,1,1,1,3,5 */
1999};
12f02c2a 2000/* I am heaping all the fields of the formats into one structure and
025bb325 2001 then, only the fields which are involved in instruction extension. */
c906108c 2002struct upk_mips16
6d82d43b
AC
2003{
2004 CORE_ADDR offset;
025bb325 2005 unsigned int regx; /* Function in i8 type. */
6d82d43b
AC
2006 unsigned int regy;
2007};
c906108c
SS
2008
2009
12f02c2a 2010/* The EXT-I, EXT-ri nad EXT-I8 instructions all have the same format
c68cf8ad 2011 for the bits which make up the immediate extension. */
c906108c 2012
12f02c2a
AC
2013static CORE_ADDR
2014extended_offset (unsigned int extension)
c906108c 2015{
12f02c2a 2016 CORE_ADDR value;
130854df 2017
4c2051c6 2018 value = (extension >> 16) & 0x1f; /* Extract 15:11. */
c5aa993b 2019 value = value << 6;
4c2051c6 2020 value |= (extension >> 21) & 0x3f; /* Extract 10:5. */
c5aa993b 2021 value = value << 5;
130854df
MR
2022 value |= extension & 0x1f; /* Extract 4:0. */
2023
c5aa993b 2024 return value;
c906108c
SS
2025}
2026
2027/* Only call this function if you know that this is an extendable
bcf1ea1e
MR
2028 instruction. It won't malfunction, but why make excess remote memory
2029 references? If the immediate operands get sign extended or something,
2030 do it after the extension is performed. */
c906108c 2031/* FIXME: Every one of these cases needs to worry about sign extension
bcf1ea1e 2032 when the offset is to be used in relative addressing. */
c906108c 2033
12f02c2a 2034static unsigned int
e17a4113 2035fetch_mips_16 (struct gdbarch *gdbarch, CORE_ADDR pc)
c906108c 2036{
e17a4113 2037 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
47a35522 2038 gdb_byte buf[8];
025bb325 2039 pc &= 0xfffffffe; /* Clear the low order bit. */
c5aa993b 2040 target_read_memory (pc, buf, 2);
e17a4113 2041 return extract_unsigned_integer (buf, 2, byte_order);
c906108c
SS
2042}
2043
2044static void
e17a4113 2045unpack_mips16 (struct gdbarch *gdbarch, CORE_ADDR pc,
12f02c2a
AC
2046 unsigned int extension,
2047 unsigned int inst,
6d82d43b 2048 enum mips16_inst_fmts insn_format, struct upk_mips16 *upk)
c906108c 2049{
12f02c2a
AC
2050 CORE_ADDR offset;
2051 int regx;
2052 int regy;
2053 switch (insn_format)
c906108c 2054 {
c5aa993b 2055 case itype:
c906108c 2056 {
12f02c2a
AC
2057 CORE_ADDR value;
2058 if (extension)
c5aa993b 2059 {
4c2051c6
MR
2060 value = extended_offset ((extension << 16) | inst);
2061 value = (value ^ 0x8000) - 0x8000; /* Sign-extend. */
c906108c
SS
2062 }
2063 else
c5aa993b 2064 {
12f02c2a 2065 value = inst & 0x7ff;
4c2051c6 2066 value = (value ^ 0x400) - 0x400; /* Sign-extend. */
c906108c 2067 }
12f02c2a
AC
2068 offset = value;
2069 regx = -1;
2070 regy = -1;
c906108c 2071 }
c5aa993b
JM
2072 break;
2073 case ritype:
2074 case i8type:
025bb325 2075 { /* A register identifier and an offset. */
c906108c 2076 /* Most of the fields are the same as I type but the
025bb325 2077 immediate value is of a different length. */
12f02c2a
AC
2078 CORE_ADDR value;
2079 if (extension)
c906108c 2080 {
4c2051c6
MR
2081 value = extended_offset ((extension << 16) | inst);
2082 value = (value ^ 0x8000) - 0x8000; /* Sign-extend. */
c906108c 2083 }
c5aa993b
JM
2084 else
2085 {
4c2051c6
MR
2086 value = inst & 0xff; /* 8 bits */
2087 value = (value ^ 0x80) - 0x80; /* Sign-extend. */
c5aa993b 2088 }
12f02c2a 2089 offset = value;
4c2051c6 2090 regx = (inst >> 8) & 0x07; /* i8 funct */
12f02c2a 2091 regy = -1;
c5aa993b 2092 break;
c906108c 2093 }
c5aa993b 2094 case jalxtype:
c906108c 2095 {
c5aa993b 2096 unsigned long value;
12f02c2a
AC
2097 unsigned int nexthalf;
2098 value = ((inst & 0x1f) << 5) | ((inst >> 5) & 0x1f);
c5aa993b 2099 value = value << 16;
4cc0665f
MR
2100 nexthalf = mips_fetch_instruction (gdbarch, ISA_MIPS16, pc + 2, NULL);
2101 /* Low bit still set. */
c5aa993b 2102 value |= nexthalf;
12f02c2a
AC
2103 offset = value;
2104 regx = -1;
2105 regy = -1;
c5aa993b 2106 break;
c906108c
SS
2107 }
2108 default:
e2e0b3e5 2109 internal_error (__FILE__, __LINE__, _("bad switch"));
c906108c 2110 }
12f02c2a
AC
2111 upk->offset = offset;
2112 upk->regx = regx;
2113 upk->regy = regy;
c906108c
SS
2114}
2115
2116
c5aa993b
JM
2117static CORE_ADDR
2118add_offset_16 (CORE_ADDR pc, int offset)
c906108c 2119{
5b652102 2120 return ((offset << 2) | ((pc + 2) & (~(CORE_ADDR) 0x0fffffff)));
c906108c
SS
2121}
2122
12f02c2a 2123static CORE_ADDR
0b1b3e42 2124extended_mips16_next_pc (struct frame_info *frame, CORE_ADDR pc,
6d82d43b 2125 unsigned int extension, unsigned int insn)
c906108c 2126{
e17a4113 2127 struct gdbarch *gdbarch = get_frame_arch (frame);
12f02c2a
AC
2128 int op = (insn >> 11);
2129 switch (op)
c906108c 2130 {
6d82d43b 2131 case 2: /* Branch */
12f02c2a 2132 {
12f02c2a 2133 struct upk_mips16 upk;
e17a4113 2134 unpack_mips16 (gdbarch, pc, extension, insn, itype, &upk);
4c2051c6 2135 pc += (upk.offset << 1) + 2;
12f02c2a
AC
2136 break;
2137 }
025bb325
MS
2138 case 3: /* JAL , JALX - Watch out, these are 32 bit
2139 instructions. */
12f02c2a
AC
2140 {
2141 struct upk_mips16 upk;
e17a4113 2142 unpack_mips16 (gdbarch, pc, extension, insn, jalxtype, &upk);
12f02c2a
AC
2143 pc = add_offset_16 (pc, upk.offset);
2144 if ((insn >> 10) & 0x01) /* Exchange mode */
025bb325 2145 pc = pc & ~0x01; /* Clear low bit, indicate 32 bit mode. */
12f02c2a
AC
2146 else
2147 pc |= 0x01;
2148 break;
2149 }
6d82d43b 2150 case 4: /* beqz */
12f02c2a
AC
2151 {
2152 struct upk_mips16 upk;
2153 int reg;
e17a4113 2154 unpack_mips16 (gdbarch, pc, extension, insn, ritype, &upk);
4cc0665f 2155 reg = get_frame_register_signed (frame, mips_reg3_to_reg[upk.regx]);
12f02c2a
AC
2156 if (reg == 0)
2157 pc += (upk.offset << 1) + 2;
2158 else
2159 pc += 2;
2160 break;
2161 }
6d82d43b 2162 case 5: /* bnez */
12f02c2a
AC
2163 {
2164 struct upk_mips16 upk;
2165 int reg;
e17a4113 2166 unpack_mips16 (gdbarch, pc, extension, insn, ritype, &upk);
4cc0665f 2167 reg = get_frame_register_signed (frame, mips_reg3_to_reg[upk.regx]);
12f02c2a
AC
2168 if (reg != 0)
2169 pc += (upk.offset << 1) + 2;
2170 else
2171 pc += 2;
2172 break;
2173 }
6d82d43b 2174 case 12: /* I8 Formats btez btnez */
12f02c2a
AC
2175 {
2176 struct upk_mips16 upk;
2177 int reg;
e17a4113 2178 unpack_mips16 (gdbarch, pc, extension, insn, i8type, &upk);
12f02c2a 2179 /* upk.regx contains the opcode */
0b1b3e42 2180 reg = get_frame_register_signed (frame, 24); /* Test register is 24 */
12f02c2a
AC
2181 if (((upk.regx == 0) && (reg == 0)) /* BTEZ */
2182 || ((upk.regx == 1) && (reg != 0))) /* BTNEZ */
2183 /* pc = add_offset_16(pc,upk.offset) ; */
2184 pc += (upk.offset << 1) + 2;
2185 else
2186 pc += 2;
2187 break;
2188 }
6d82d43b 2189 case 29: /* RR Formats JR, JALR, JALR-RA */
12f02c2a
AC
2190 {
2191 struct upk_mips16 upk;
2192 /* upk.fmt = rrtype; */
2193 op = insn & 0x1f;
2194 if (op == 0)
c5aa993b 2195 {
12f02c2a
AC
2196 int reg;
2197 upk.regx = (insn >> 8) & 0x07;
2198 upk.regy = (insn >> 5) & 0x07;
4c2051c6 2199 if ((upk.regy & 1) == 0)
4cc0665f 2200 reg = mips_reg3_to_reg[upk.regx];
4c2051c6
MR
2201 else
2202 reg = 31; /* Function return instruction. */
0b1b3e42 2203 pc = get_frame_register_signed (frame, reg);
c906108c 2204 }
12f02c2a 2205 else
c5aa993b 2206 pc += 2;
12f02c2a
AC
2207 break;
2208 }
2209 case 30:
2210 /* This is an instruction extension. Fetch the real instruction
2211 (which follows the extension) and decode things based on
025bb325 2212 that. */
12f02c2a
AC
2213 {
2214 pc += 2;
e17a4113
UW
2215 pc = extended_mips16_next_pc (frame, pc, insn,
2216 fetch_mips_16 (gdbarch, pc));
12f02c2a
AC
2217 break;
2218 }
2219 default:
2220 {
2221 pc += 2;
2222 break;
2223 }
c906108c 2224 }
c5aa993b 2225 return pc;
12f02c2a 2226}
c906108c 2227
5a89d8aa 2228static CORE_ADDR
0b1b3e42 2229mips16_next_pc (struct frame_info *frame, CORE_ADDR pc)
12f02c2a 2230{
e17a4113
UW
2231 struct gdbarch *gdbarch = get_frame_arch (frame);
2232 unsigned int insn = fetch_mips_16 (gdbarch, pc);
0b1b3e42 2233 return extended_mips16_next_pc (frame, pc, 0, insn);
12f02c2a
AC
2234}
2235
2236/* The mips_next_pc function supports single_step when the remote
7e73cedf 2237 target monitor or stub is not developed enough to do a single_step.
12f02c2a 2238 It works by decoding the current instruction and predicting where a
025bb325 2239 branch will go. This isnt hard because all the data is available.
4cc0665f 2240 The MIPS32, MIPS16 and microMIPS variants are quite different. */
ad527d2e 2241static CORE_ADDR
0b1b3e42 2242mips_next_pc (struct frame_info *frame, CORE_ADDR pc)
c906108c 2243{
4cc0665f
MR
2244 struct gdbarch *gdbarch = get_frame_arch (frame);
2245
2246 if (mips_pc_is_mips16 (gdbarch, pc))
0b1b3e42 2247 return mips16_next_pc (frame, pc);
4cc0665f
MR
2248 else if (mips_pc_is_micromips (gdbarch, pc))
2249 return micromips_next_pc (frame, pc);
c5aa993b 2250 else
0b1b3e42 2251 return mips32_next_pc (frame, pc);
12f02c2a 2252}
c906108c 2253
edfae063
AC
2254struct mips_frame_cache
2255{
2256 CORE_ADDR base;
2257 struct trad_frame_saved_reg *saved_regs;
2258};
2259
29639122
JB
2260/* Set a register's saved stack address in temp_saved_regs. If an
2261 address has already been set for this register, do nothing; this
2262 way we will only recognize the first save of a given register in a
2263 function prologue.
eec63939 2264
f57d151a
UW
2265 For simplicity, save the address in both [0 .. gdbarch_num_regs) and
2266 [gdbarch_num_regs .. 2*gdbarch_num_regs).
2267 Strictly speaking, only the second range is used as it is only second
2268 range (the ABI instead of ISA registers) that comes into play when finding
2269 saved registers in a frame. */
eec63939
AC
2270
2271static void
74ed0bb4
MD
2272set_reg_offset (struct gdbarch *gdbarch, struct mips_frame_cache *this_cache,
2273 int regnum, CORE_ADDR offset)
eec63939 2274{
29639122
JB
2275 if (this_cache != NULL
2276 && this_cache->saved_regs[regnum].addr == -1)
2277 {
74ed0bb4
MD
2278 this_cache->saved_regs[regnum + 0 * gdbarch_num_regs (gdbarch)].addr
2279 = offset;
2280 this_cache->saved_regs[regnum + 1 * gdbarch_num_regs (gdbarch)].addr
2281 = offset;
29639122 2282 }
eec63939
AC
2283}
2284
eec63939 2285
29639122
JB
2286/* Fetch the immediate value from a MIPS16 instruction.
2287 If the previous instruction was an EXTEND, use it to extend
2288 the upper bits of the immediate value. This is a helper function
2289 for mips16_scan_prologue. */
eec63939 2290
29639122
JB
2291static int
2292mips16_get_imm (unsigned short prev_inst, /* previous instruction */
2293 unsigned short inst, /* current instruction */
2294 int nbits, /* number of bits in imm field */
2295 int scale, /* scale factor to be applied to imm */
025bb325 2296 int is_signed) /* is the imm field signed? */
eec63939 2297{
29639122 2298 int offset;
eec63939 2299
29639122
JB
2300 if ((prev_inst & 0xf800) == 0xf000) /* prev instruction was EXTEND? */
2301 {
2302 offset = ((prev_inst & 0x1f) << 11) | (prev_inst & 0x7e0);
2303 if (offset & 0x8000) /* check for negative extend */
2304 offset = 0 - (0x10000 - (offset & 0xffff));
2305 return offset | (inst & 0x1f);
2306 }
eec63939 2307 else
29639122
JB
2308 {
2309 int max_imm = 1 << nbits;
2310 int mask = max_imm - 1;
2311 int sign_bit = max_imm >> 1;
45c9dd44 2312
29639122
JB
2313 offset = inst & mask;
2314 if (is_signed && (offset & sign_bit))
2315 offset = 0 - (max_imm - offset);
2316 return offset * scale;
2317 }
2318}
eec63939 2319
65596487 2320
29639122
JB
2321/* Analyze the function prologue from START_PC to LIMIT_PC. Builds
2322 the associated FRAME_CACHE if not null.
2323 Return the address of the first instruction past the prologue. */
eec63939 2324
29639122 2325static CORE_ADDR
e17a4113
UW
2326mips16_scan_prologue (struct gdbarch *gdbarch,
2327 CORE_ADDR start_pc, CORE_ADDR limit_pc,
b8a22b94 2328 struct frame_info *this_frame,
29639122
JB
2329 struct mips_frame_cache *this_cache)
2330{
2331 CORE_ADDR cur_pc;
025bb325 2332 CORE_ADDR frame_addr = 0; /* Value of $r17, used as frame pointer. */
29639122
JB
2333 CORE_ADDR sp;
2334 long frame_offset = 0; /* Size of stack frame. */
2335 long frame_adjust = 0; /* Offset of FP from SP. */
2336 int frame_reg = MIPS_SP_REGNUM;
025bb325 2337 unsigned short prev_inst = 0; /* saved copy of previous instruction. */
29639122
JB
2338 unsigned inst = 0; /* current instruction */
2339 unsigned entry_inst = 0; /* the entry instruction */
2207132d 2340 unsigned save_inst = 0; /* the save instruction */
29639122 2341 int reg, offset;
a343eb3c 2342
29639122
JB
2343 int extend_bytes = 0;
2344 int prev_extend_bytes;
2345 CORE_ADDR end_prologue_addr = 0;
a343eb3c 2346
29639122 2347 /* Can be called when there's no process, and hence when there's no
b8a22b94
DJ
2348 THIS_FRAME. */
2349 if (this_frame != NULL)
2350 sp = get_frame_register_signed (this_frame,
2351 gdbarch_num_regs (gdbarch)
2352 + MIPS_SP_REGNUM);
29639122
JB
2353 else
2354 sp = 0;
eec63939 2355
29639122
JB
2356 if (limit_pc > start_pc + 200)
2357 limit_pc = start_pc + 200;
eec63939 2358
95ac2dcf 2359 for (cur_pc = start_pc; cur_pc < limit_pc; cur_pc += MIPS_INSN16_SIZE)
29639122
JB
2360 {
2361 /* Save the previous instruction. If it's an EXTEND, we'll extract
2362 the immediate offset extension from it in mips16_get_imm. */
2363 prev_inst = inst;
eec63939 2364
025bb325 2365 /* Fetch and decode the instruction. */
4cc0665f
MR
2366 inst = (unsigned short) mips_fetch_instruction (gdbarch, ISA_MIPS16,
2367 cur_pc, NULL);
eec63939 2368
29639122
JB
2369 /* Normally we ignore extend instructions. However, if it is
2370 not followed by a valid prologue instruction, then this
2371 instruction is not part of the prologue either. We must
2372 remember in this case to adjust the end_prologue_addr back
2373 over the extend. */
2374 if ((inst & 0xf800) == 0xf000) /* extend */
2375 {
95ac2dcf 2376 extend_bytes = MIPS_INSN16_SIZE;
29639122
JB
2377 continue;
2378 }
eec63939 2379
29639122
JB
2380 prev_extend_bytes = extend_bytes;
2381 extend_bytes = 0;
eec63939 2382
29639122
JB
2383 if ((inst & 0xff00) == 0x6300 /* addiu sp */
2384 || (inst & 0xff00) == 0xfb00) /* daddiu sp */
2385 {
2386 offset = mips16_get_imm (prev_inst, inst, 8, 8, 1);
025bb325 2387 if (offset < 0) /* Negative stack adjustment? */
29639122
JB
2388 frame_offset -= offset;
2389 else
2390 /* Exit loop if a positive stack adjustment is found, which
2391 usually means that the stack cleanup code in the function
2392 epilogue is reached. */
2393 break;
2394 }
2395 else if ((inst & 0xf800) == 0xd000) /* sw reg,n($sp) */
2396 {
2397 offset = mips16_get_imm (prev_inst, inst, 8, 4, 0);
4cc0665f 2398 reg = mips_reg3_to_reg[(inst & 0x700) >> 8];
74ed0bb4 2399 set_reg_offset (gdbarch, this_cache, reg, sp + offset);
29639122
JB
2400 }
2401 else if ((inst & 0xff00) == 0xf900) /* sd reg,n($sp) */
2402 {
2403 offset = mips16_get_imm (prev_inst, inst, 5, 8, 0);
4cc0665f 2404 reg = mips_reg3_to_reg[(inst & 0xe0) >> 5];
74ed0bb4 2405 set_reg_offset (gdbarch, this_cache, reg, sp + offset);
29639122
JB
2406 }
2407 else if ((inst & 0xff00) == 0x6200) /* sw $ra,n($sp) */
2408 {
2409 offset = mips16_get_imm (prev_inst, inst, 8, 4, 0);
74ed0bb4 2410 set_reg_offset (gdbarch, this_cache, MIPS_RA_REGNUM, sp + offset);
29639122
JB
2411 }
2412 else if ((inst & 0xff00) == 0xfa00) /* sd $ra,n($sp) */
2413 {
2414 offset = mips16_get_imm (prev_inst, inst, 8, 8, 0);
74ed0bb4 2415 set_reg_offset (gdbarch, this_cache, MIPS_RA_REGNUM, sp + offset);
29639122
JB
2416 }
2417 else if (inst == 0x673d) /* move $s1, $sp */
2418 {
2419 frame_addr = sp;
2420 frame_reg = 17;
2421 }
2422 else if ((inst & 0xff00) == 0x0100) /* addiu $s1,sp,n */
2423 {
2424 offset = mips16_get_imm (prev_inst, inst, 8, 4, 0);
2425 frame_addr = sp + offset;
2426 frame_reg = 17;
2427 frame_adjust = offset;
2428 }
2429 else if ((inst & 0xFF00) == 0xd900) /* sw reg,offset($s1) */
2430 {
2431 offset = mips16_get_imm (prev_inst, inst, 5, 4, 0);
4cc0665f 2432 reg = mips_reg3_to_reg[(inst & 0xe0) >> 5];
74ed0bb4 2433 set_reg_offset (gdbarch, this_cache, reg, frame_addr + offset);
29639122
JB
2434 }
2435 else if ((inst & 0xFF00) == 0x7900) /* sd reg,offset($s1) */
2436 {
2437 offset = mips16_get_imm (prev_inst, inst, 5, 8, 0);
4cc0665f 2438 reg = mips_reg3_to_reg[(inst & 0xe0) >> 5];
74ed0bb4 2439 set_reg_offset (gdbarch, this_cache, reg, frame_addr + offset);
29639122
JB
2440 }
2441 else if ((inst & 0xf81f) == 0xe809
2442 && (inst & 0x700) != 0x700) /* entry */
025bb325 2443 entry_inst = inst; /* Save for later processing. */
2207132d
MR
2444 else if ((inst & 0xff80) == 0x6480) /* save */
2445 {
025bb325 2446 save_inst = inst; /* Save for later processing. */
2207132d
MR
2447 if (prev_extend_bytes) /* extend */
2448 save_inst |= prev_inst << 16;
2449 }
29639122 2450 else if ((inst & 0xf800) == 0x1800) /* jal(x) */
95ac2dcf 2451 cur_pc += MIPS_INSN16_SIZE; /* 32-bit instruction */
29639122
JB
2452 else if ((inst & 0xff1c) == 0x6704) /* move reg,$a0-$a3 */
2453 {
2454 /* This instruction is part of the prologue, but we don't
2455 need to do anything special to handle it. */
2456 }
2457 else
2458 {
2459 /* This instruction is not an instruction typically found
2460 in a prologue, so we must have reached the end of the
2461 prologue. */
2462 if (end_prologue_addr == 0)
2463 end_prologue_addr = cur_pc - prev_extend_bytes;
2464 }
2465 }
eec63939 2466
29639122
JB
2467 /* The entry instruction is typically the first instruction in a function,
2468 and it stores registers at offsets relative to the value of the old SP
2469 (before the prologue). But the value of the sp parameter to this
2470 function is the new SP (after the prologue has been executed). So we
2471 can't calculate those offsets until we've seen the entire prologue,
025bb325 2472 and can calculate what the old SP must have been. */
29639122
JB
2473 if (entry_inst != 0)
2474 {
2475 int areg_count = (entry_inst >> 8) & 7;
2476 int sreg_count = (entry_inst >> 6) & 3;
eec63939 2477
29639122
JB
2478 /* The entry instruction always subtracts 32 from the SP. */
2479 frame_offset += 32;
2480
2481 /* Now we can calculate what the SP must have been at the
2482 start of the function prologue. */
2483 sp += frame_offset;
2484
2485 /* Check if a0-a3 were saved in the caller's argument save area. */
2486 for (reg = 4, offset = 0; reg < areg_count + 4; reg++)
2487 {
74ed0bb4 2488 set_reg_offset (gdbarch, this_cache, reg, sp + offset);
72a155b4 2489 offset += mips_abi_regsize (gdbarch);
29639122
JB
2490 }
2491
2492 /* Check if the ra register was pushed on the stack. */
2493 offset = -4;
2494 if (entry_inst & 0x20)
2495 {
74ed0bb4 2496 set_reg_offset (gdbarch, this_cache, MIPS_RA_REGNUM, sp + offset);
72a155b4 2497 offset -= mips_abi_regsize (gdbarch);
29639122
JB
2498 }
2499
2500 /* Check if the s0 and s1 registers were pushed on the stack. */
2501 for (reg = 16; reg < sreg_count + 16; reg++)
2502 {
74ed0bb4 2503 set_reg_offset (gdbarch, this_cache, reg, sp + offset);
72a155b4 2504 offset -= mips_abi_regsize (gdbarch);
29639122
JB
2505 }
2506 }
2507
2207132d
MR
2508 /* The SAVE instruction is similar to ENTRY, except that defined by the
2509 MIPS16e ASE of the MIPS Architecture. Unlike with ENTRY though, the
2510 size of the frame is specified as an immediate field of instruction
2511 and an extended variation exists which lets additional registers and
2512 frame space to be specified. The instruction always treats registers
2513 as 32-bit so its usefulness for 64-bit ABIs is questionable. */
2514 if (save_inst != 0 && mips_abi_regsize (gdbarch) == 4)
2515 {
2516 static int args_table[16] = {
2517 0, 0, 0, 0, 1, 1, 1, 1,
2518 2, 2, 2, 0, 3, 3, 4, -1,
2519 };
2520 static int astatic_table[16] = {
2521 0, 1, 2, 3, 0, 1, 2, 3,
2522 0, 1, 2, 4, 0, 1, 0, -1,
2523 };
2524 int aregs = (save_inst >> 16) & 0xf;
2525 int xsregs = (save_inst >> 24) & 0x7;
2526 int args = args_table[aregs];
2527 int astatic = astatic_table[aregs];
2528 long frame_size;
2529
2530 if (args < 0)
2531 {
2532 warning (_("Invalid number of argument registers encoded in SAVE."));
2533 args = 0;
2534 }
2535 if (astatic < 0)
2536 {
2537 warning (_("Invalid number of static registers encoded in SAVE."));
2538 astatic = 0;
2539 }
2540
2541 /* For standard SAVE the frame size of 0 means 128. */
2542 frame_size = ((save_inst >> 16) & 0xf0) | (save_inst & 0xf);
2543 if (frame_size == 0 && (save_inst >> 16) == 0)
2544 frame_size = 16;
2545 frame_size *= 8;
2546 frame_offset += frame_size;
2547
2548 /* Now we can calculate what the SP must have been at the
2549 start of the function prologue. */
2550 sp += frame_offset;
2551
2552 /* Check if A0-A3 were saved in the caller's argument save area. */
2553 for (reg = MIPS_A0_REGNUM, offset = 0; reg < args + 4; reg++)
2554 {
74ed0bb4 2555 set_reg_offset (gdbarch, this_cache, reg, sp + offset);
2207132d
MR
2556 offset += mips_abi_regsize (gdbarch);
2557 }
2558
2559 offset = -4;
2560
2561 /* Check if the RA register was pushed on the stack. */
2562 if (save_inst & 0x40)
2563 {
74ed0bb4 2564 set_reg_offset (gdbarch, this_cache, MIPS_RA_REGNUM, sp + offset);
2207132d
MR
2565 offset -= mips_abi_regsize (gdbarch);
2566 }
2567
2568 /* Check if the S8 register was pushed on the stack. */
2569 if (xsregs > 6)
2570 {
74ed0bb4 2571 set_reg_offset (gdbarch, this_cache, 30, sp + offset);
2207132d
MR
2572 offset -= mips_abi_regsize (gdbarch);
2573 xsregs--;
2574 }
2575 /* Check if S2-S7 were pushed on the stack. */
2576 for (reg = 18 + xsregs - 1; reg > 18 - 1; reg--)
2577 {
74ed0bb4 2578 set_reg_offset (gdbarch, this_cache, reg, sp + offset);
2207132d
MR
2579 offset -= mips_abi_regsize (gdbarch);
2580 }
2581
2582 /* Check if the S1 register was pushed on the stack. */
2583 if (save_inst & 0x10)
2584 {
74ed0bb4 2585 set_reg_offset (gdbarch, this_cache, 17, sp + offset);
2207132d
MR
2586 offset -= mips_abi_regsize (gdbarch);
2587 }
2588 /* Check if the S0 register was pushed on the stack. */
2589 if (save_inst & 0x20)
2590 {
74ed0bb4 2591 set_reg_offset (gdbarch, this_cache, 16, sp + offset);
2207132d
MR
2592 offset -= mips_abi_regsize (gdbarch);
2593 }
2594
4cc0665f
MR
2595 /* Check if A0-A3 were pushed on the stack. */
2596 for (reg = MIPS_A0_REGNUM + 3; reg > MIPS_A0_REGNUM + 3 - astatic; reg--)
2597 {
2598 set_reg_offset (gdbarch, this_cache, reg, sp + offset);
2599 offset -= mips_abi_regsize (gdbarch);
2600 }
2601 }
2602
2603 if (this_cache != NULL)
2604 {
2605 this_cache->base =
2606 (get_frame_register_signed (this_frame,
2607 gdbarch_num_regs (gdbarch) + frame_reg)
2608 + frame_offset - frame_adjust);
2609 /* FIXME: brobecker/2004-10-10: Just as in the mips32 case, we should
2610 be able to get rid of the assignment below, evetually. But it's
2611 still needed for now. */
2612 this_cache->saved_regs[gdbarch_num_regs (gdbarch)
2613 + mips_regnum (gdbarch)->pc]
2614 = this_cache->saved_regs[gdbarch_num_regs (gdbarch) + MIPS_RA_REGNUM];
2615 }
2616
2617 /* If we didn't reach the end of the prologue when scanning the function
2618 instructions, then set end_prologue_addr to the address of the
2619 instruction immediately after the last one we scanned. */
2620 if (end_prologue_addr == 0)
2621 end_prologue_addr = cur_pc;
2622
2623 return end_prologue_addr;
2624}
2625
2626/* Heuristic unwinder for 16-bit MIPS instruction set (aka MIPS16).
2627 Procedures that use the 32-bit instruction set are handled by the
2628 mips_insn32 unwinder. */
2629
2630static struct mips_frame_cache *
2631mips_insn16_frame_cache (struct frame_info *this_frame, void **this_cache)
2632{
2633 struct gdbarch *gdbarch = get_frame_arch (this_frame);
2634 struct mips_frame_cache *cache;
2635
2636 if ((*this_cache) != NULL)
2637 return (*this_cache);
2638 cache = FRAME_OBSTACK_ZALLOC (struct mips_frame_cache);
2639 (*this_cache) = cache;
2640 cache->saved_regs = trad_frame_alloc_saved_regs (this_frame);
2641
2642 /* Analyze the function prologue. */
2643 {
2644 const CORE_ADDR pc = get_frame_address_in_block (this_frame);
2645 CORE_ADDR start_addr;
2646
2647 find_pc_partial_function (pc, NULL, &start_addr, NULL);
2648 if (start_addr == 0)
2649 start_addr = heuristic_proc_start (gdbarch, pc);
2650 /* We can't analyze the prologue if we couldn't find the begining
2651 of the function. */
2652 if (start_addr == 0)
2653 return cache;
2654
2655 mips16_scan_prologue (gdbarch, start_addr, pc, this_frame, *this_cache);
2656 }
2657
2658 /* gdbarch_sp_regnum contains the value and not the address. */
2659 trad_frame_set_value (cache->saved_regs,
2660 gdbarch_num_regs (gdbarch) + MIPS_SP_REGNUM,
2661 cache->base);
2662
2663 return (*this_cache);
2664}
2665
2666static void
2667mips_insn16_frame_this_id (struct frame_info *this_frame, void **this_cache,
2668 struct frame_id *this_id)
2669{
2670 struct mips_frame_cache *info = mips_insn16_frame_cache (this_frame,
2671 this_cache);
2672 /* This marks the outermost frame. */
2673 if (info->base == 0)
2674 return;
2675 (*this_id) = frame_id_build (info->base, get_frame_func (this_frame));
2676}
2677
2678static struct value *
2679mips_insn16_frame_prev_register (struct frame_info *this_frame,
2680 void **this_cache, int regnum)
2681{
2682 struct mips_frame_cache *info = mips_insn16_frame_cache (this_frame,
2683 this_cache);
2684 return trad_frame_get_prev_register (this_frame, info->saved_regs, regnum);
2685}
2686
2687static int
2688mips_insn16_frame_sniffer (const struct frame_unwind *self,
2689 struct frame_info *this_frame, void **this_cache)
2690{
2691 struct gdbarch *gdbarch = get_frame_arch (this_frame);
2692 CORE_ADDR pc = get_frame_pc (this_frame);
2693 if (mips_pc_is_mips16 (gdbarch, pc))
2694 return 1;
2695 return 0;
2696}
2697
2698static const struct frame_unwind mips_insn16_frame_unwind =
2699{
2700 NORMAL_FRAME,
2701 default_frame_unwind_stop_reason,
2702 mips_insn16_frame_this_id,
2703 mips_insn16_frame_prev_register,
2704 NULL,
2705 mips_insn16_frame_sniffer
2706};
2707
2708static CORE_ADDR
2709mips_insn16_frame_base_address (struct frame_info *this_frame,
2710 void **this_cache)
2711{
2712 struct mips_frame_cache *info = mips_insn16_frame_cache (this_frame,
2713 this_cache);
2714 return info->base;
2715}
2716
2717static const struct frame_base mips_insn16_frame_base =
2718{
2719 &mips_insn16_frame_unwind,
2720 mips_insn16_frame_base_address,
2721 mips_insn16_frame_base_address,
2722 mips_insn16_frame_base_address
2723};
2724
2725static const struct frame_base *
2726mips_insn16_frame_base_sniffer (struct frame_info *this_frame)
2727{
2728 struct gdbarch *gdbarch = get_frame_arch (this_frame);
2729 CORE_ADDR pc = get_frame_pc (this_frame);
2730 if (mips_pc_is_mips16 (gdbarch, pc))
2731 return &mips_insn16_frame_base;
2732 else
2733 return NULL;
2734}
2735
2736/* Decode a 9-bit signed immediate argument of ADDIUSP -- -2 is mapped
2737 to -258, -1 -- to -257, 0 -- to 256, 1 -- to 257 and other values are
2738 interpreted directly, and then multiplied by 4. */
2739
2740static int
2741micromips_decode_imm9 (int imm)
2742{
2743 imm = (imm ^ 0x100) - 0x100;
2744 if (imm > -3 && imm < 2)
2745 imm ^= 0x100;
2746 return imm << 2;
2747}
2748
2749/* Analyze the function prologue from START_PC to LIMIT_PC. Return
2750 the address of the first instruction past the prologue. */
2751
2752static CORE_ADDR
2753micromips_scan_prologue (struct gdbarch *gdbarch,
2754 CORE_ADDR start_pc, CORE_ADDR limit_pc,
2755 struct frame_info *this_frame,
2756 struct mips_frame_cache *this_cache)
2757{
2758 CORE_ADDR end_prologue_addr = 0;
2759 int prev_non_prologue_insn = 0;
2760 int frame_reg = MIPS_SP_REGNUM;
2761 int this_non_prologue_insn;
2762 int non_prologue_insns = 0;
2763 long frame_offset = 0; /* Size of stack frame. */
2764 long frame_adjust = 0; /* Offset of FP from SP. */
2765 CORE_ADDR frame_addr = 0; /* Value of $30, used as frame pointer. */
2766 CORE_ADDR prev_pc;
2767 CORE_ADDR cur_pc;
2768 ULONGEST insn; /* current instruction */
2769 CORE_ADDR sp;
2770 long offset;
2771 long sp_adj;
2772 long v1_off = 0; /* The assumption is LUI will replace it. */
2773 int reglist;
2774 int breg;
2775 int dreg;
2776 int sreg;
2777 int treg;
2778 int loc;
2779 int op;
2780 int s;
2781 int i;
2782
2783 /* Can be called when there's no process, and hence when there's no
2784 THIS_FRAME. */
2785 if (this_frame != NULL)
2786 sp = get_frame_register_signed (this_frame,
2787 gdbarch_num_regs (gdbarch)
2788 + MIPS_SP_REGNUM);
2789 else
2790 sp = 0;
2791
2792 if (limit_pc > start_pc + 200)
2793 limit_pc = start_pc + 200;
2794 prev_pc = start_pc;
2795
2796 /* Permit at most one non-prologue non-control-transfer instruction
2797 in the middle which may have been reordered by the compiler for
2798 optimisation. */
2799 for (cur_pc = start_pc; cur_pc < limit_pc; cur_pc += loc)
2800 {
2801 this_non_prologue_insn = 0;
2802 sp_adj = 0;
2803 loc = 0;
2804 insn = mips_fetch_instruction (gdbarch, ISA_MICROMIPS, cur_pc, NULL);
2805 loc += MIPS_INSN16_SIZE;
2806 switch (mips_insn_size (ISA_MICROMIPS, insn))
2807 {
2808 /* 48-bit instructions. */
2809 case 3 * MIPS_INSN16_SIZE:
2810 /* No prologue instructions in this category. */
2811 this_non_prologue_insn = 1;
2812 loc += 2 * MIPS_INSN16_SIZE;
2813 break;
2814
2815 /* 32-bit instructions. */
2816 case 2 * MIPS_INSN16_SIZE:
2817 insn <<= 16;
2818 insn |= mips_fetch_instruction (gdbarch,
2819 ISA_MICROMIPS, cur_pc + loc, NULL);
2820 loc += MIPS_INSN16_SIZE;
2821 switch (micromips_op (insn >> 16))
2822 {
2823 /* Record $sp/$fp adjustment. */
2824 /* Discard (D)ADDU $gp,$jp used for PIC code. */
2825 case 0x0: /* POOL32A: bits 000000 */
2826 case 0x16: /* POOL32S: bits 010110 */
2827 op = b0s11_op (insn);
2828 sreg = b0s5_reg (insn >> 16);
2829 treg = b5s5_reg (insn >> 16);
2830 dreg = b11s5_reg (insn);
2831 if (op == 0x1d0
2832 /* SUBU: bits 000000 00111010000 */
2833 /* DSUBU: bits 010110 00111010000 */
2834 && dreg == MIPS_SP_REGNUM && sreg == MIPS_SP_REGNUM
2835 && treg == 3)
2836 /* (D)SUBU $sp, $v1 */
2837 sp_adj = v1_off;
2838 else if (op != 0x150
2839 /* ADDU: bits 000000 00101010000 */
2840 /* DADDU: bits 010110 00101010000 */
2841 || dreg != 28 || sreg != 28 || treg != MIPS_T9_REGNUM)
2842 this_non_prologue_insn = 1;
2843 break;
2844
2845 case 0x8: /* POOL32B: bits 001000 */
2846 op = b12s4_op (insn);
2847 breg = b0s5_reg (insn >> 16);
2848 reglist = sreg = b5s5_reg (insn >> 16);
2849 offset = (b0s12_imm (insn) ^ 0x800) - 0x800;
2850 if ((op == 0x9 || op == 0xc)
2851 /* SWP: bits 001000 1001 */
2852 /* SDP: bits 001000 1100 */
2853 && breg == MIPS_SP_REGNUM && sreg < MIPS_RA_REGNUM)
2854 /* S[DW]P reg,offset($sp) */
2855 {
2856 s = 4 << ((b12s4_op (insn) & 0x4) == 0x4);
2857 set_reg_offset (gdbarch, this_cache,
2858 sreg, sp + offset);
2859 set_reg_offset (gdbarch, this_cache,
2860 sreg + 1, sp + offset + s);
2861 }
2862 else if ((op == 0xd || op == 0xf)
2863 /* SWM: bits 001000 1101 */
2864 /* SDM: bits 001000 1111 */
2865 && breg == MIPS_SP_REGNUM
2866 /* SWM reglist,offset($sp) */
2867 && ((reglist >= 1 && reglist <= 9)
2868 || (reglist >= 16 && reglist <= 25)))
2869 {
2870 int sreglist = min(reglist & 0xf, 8);
2871
2872 s = 4 << ((b12s4_op (insn) & 0x2) == 0x2);
2873 for (i = 0; i < sreglist; i++)
2874 set_reg_offset (gdbarch, this_cache, 16 + i, sp + s * i);
2875 if ((reglist & 0xf) > 8)
2876 set_reg_offset (gdbarch, this_cache, 30, sp + s * i++);
2877 if ((reglist & 0x10) == 0x10)
2878 set_reg_offset (gdbarch, this_cache,
2879 MIPS_RA_REGNUM, sp + s * i++);
2880 }
2881 else
2882 this_non_prologue_insn = 1;
2883 break;
2884
2885 /* Record $sp/$fp adjustment. */
2886 /* Discard (D)ADDIU $gp used for PIC code. */
2887 case 0xc: /* ADDIU: bits 001100 */
2888 case 0x17: /* DADDIU: bits 010111 */
2889 sreg = b0s5_reg (insn >> 16);
2890 dreg = b5s5_reg (insn >> 16);
2891 offset = (b0s16_imm (insn) ^ 0x8000) - 0x8000;
2892 if (sreg == MIPS_SP_REGNUM && dreg == MIPS_SP_REGNUM)
2893 /* (D)ADDIU $sp, imm */
2894 sp_adj = offset;
2895 else if (sreg == MIPS_SP_REGNUM && dreg == 30)
2896 /* (D)ADDIU $fp, $sp, imm */
2897 {
2898 frame_addr = sp + offset;
2899 frame_adjust = offset;
2900 frame_reg = 30;
2901 }
2902 else if (sreg != 28 || dreg != 28)
2903 /* (D)ADDIU $gp, imm */
2904 this_non_prologue_insn = 1;
2905 break;
2906
2907 /* LUI $v1 is used for larger $sp adjustments. */
2908 /* Discard LUI $gp is used for PIC code. */
2909 case 0x10: /* POOL32I: bits 010000 */
2910 if (b5s5_op (insn >> 16) == 0xd
2911 /* LUI: bits 010000 001101 */
2912 && b0s5_reg (insn >> 16) == 3)
2913 /* LUI $v1, imm */
2914 v1_off = ((b0s16_imm (insn) << 16) ^ 0x80000000) - 0x80000000;
2915 else if (b5s5_op (insn >> 16) != 0xd
2916 /* LUI: bits 010000 001101 */
2917 || b0s5_reg (insn >> 16) != 28)
2918 /* LUI $gp, imm */
2919 this_non_prologue_insn = 1;
2920 break;
2921
2922 /* ORI $v1 is used for larger $sp adjustments. */
2923 case 0x14: /* ORI: bits 010100 */
2924 sreg = b0s5_reg (insn >> 16);
2925 dreg = b5s5_reg (insn >> 16);
2926 if (sreg == 3 && dreg == 3)
2927 /* ORI $v1, imm */
2928 v1_off |= b0s16_imm (insn);
2929 else
2930 this_non_prologue_insn = 1;
2931 break;
2932
2933 case 0x26: /* SWC1: bits 100110 */
2934 case 0x2e: /* SDC1: bits 101110 */
2935 breg = b0s5_reg (insn >> 16);
2936 if (breg != MIPS_SP_REGNUM)
2937 /* S[DW]C1 reg,offset($sp) */
2938 this_non_prologue_insn = 1;
2939 break;
2940
2941 case 0x36: /* SD: bits 110110 */
2942 case 0x3e: /* SW: bits 111110 */
2943 breg = b0s5_reg (insn >> 16);
2944 sreg = b5s5_reg (insn >> 16);
2945 offset = (b0s16_imm (insn) ^ 0x8000) - 0x8000;
2946 if (breg == MIPS_SP_REGNUM)
2947 /* S[DW] reg,offset($sp) */
2948 set_reg_offset (gdbarch, this_cache, sreg, sp + offset);
2949 else
2950 this_non_prologue_insn = 1;
2951 break;
2952
2953 default:
2954 this_non_prologue_insn = 1;
2955 break;
2956 }
2957 break;
2958
2959 /* 16-bit instructions. */
2960 case MIPS_INSN16_SIZE:
2961 switch (micromips_op (insn))
2962 {
2963 case 0x3: /* MOVE: bits 000011 */
2964 sreg = b0s5_reg (insn);
2965 dreg = b5s5_reg (insn);
2966 if (sreg == MIPS_SP_REGNUM && dreg == 30)
2967 /* MOVE $fp, $sp */
2968 {
2969 frame_addr = sp;
2970 frame_reg = 30;
2971 }
2972 else if ((sreg & 0x1c) != 0x4)
2973 /* MOVE reg, $a0-$a3 */
2974 this_non_prologue_insn = 1;
2975 break;
2976
2977 case 0x11: /* POOL16C: bits 010001 */
2978 if (b6s4_op (insn) == 0x5)
2979 /* SWM: bits 010001 0101 */
2980 {
2981 offset = ((b0s4_imm (insn) << 2) ^ 0x20) - 0x20;
2982 reglist = b4s2_regl (insn);
2983 for (i = 0; i <= reglist; i++)
2984 set_reg_offset (gdbarch, this_cache, 16 + i, sp + 4 * i);
2985 set_reg_offset (gdbarch, this_cache,
2986 MIPS_RA_REGNUM, sp + 4 * i++);
2987 }
2988 else
2989 this_non_prologue_insn = 1;
2990 break;
2991
2992 case 0x13: /* POOL16D: bits 010011 */
2993 if ((insn & 0x1) == 0x1)
2994 /* ADDIUSP: bits 010011 1 */
2995 sp_adj = micromips_decode_imm9 (b1s9_imm (insn));
2996 else if (b5s5_reg (insn) == MIPS_SP_REGNUM)
2997 /* ADDIUS5: bits 010011 0 */
2998 /* ADDIUS5 $sp, imm */
2999 sp_adj = (b1s4_imm (insn) ^ 8) - 8;
3000 else
3001 this_non_prologue_insn = 1;
3002 break;
3003
3004 case 0x32: /* SWSP: bits 110010 */
3005 offset = b0s5_imm (insn) << 2;
3006 sreg = b5s5_reg (insn);
3007 set_reg_offset (gdbarch, this_cache, sreg, sp + offset);
3008 break;
3009
3010 default:
3011 this_non_prologue_insn = 1;
3012 break;
3013 }
3014 break;
3015 }
3016 if (sp_adj < 0)
3017 frame_offset -= sp_adj;
3018
3019 non_prologue_insns += this_non_prologue_insn;
3020 /* Enough non-prologue insns seen or positive stack adjustment? */
3021 if (end_prologue_addr == 0 && (non_prologue_insns > 1 || sp_adj > 0))
2207132d 3022 {
4cc0665f
MR
3023 end_prologue_addr = prev_non_prologue_insn ? prev_pc : cur_pc;
3024 break;
2207132d 3025 }
4cc0665f
MR
3026 prev_non_prologue_insn = this_non_prologue_insn;
3027 prev_pc = cur_pc;
2207132d
MR
3028 }
3029
29639122
JB
3030 if (this_cache != NULL)
3031 {
3032 this_cache->base =
4cc0665f 3033 (get_frame_register_signed (this_frame,
b8a22b94 3034 gdbarch_num_regs (gdbarch) + frame_reg)
4cc0665f 3035 + frame_offset - frame_adjust);
29639122 3036 /* FIXME: brobecker/2004-10-10: Just as in the mips32 case, we should
4cc0665f
MR
3037 be able to get rid of the assignment below, evetually. But it's
3038 still needed for now. */
72a155b4
UW
3039 this_cache->saved_regs[gdbarch_num_regs (gdbarch)
3040 + mips_regnum (gdbarch)->pc]
4cc0665f 3041 = this_cache->saved_regs[gdbarch_num_regs (gdbarch) + MIPS_RA_REGNUM];
29639122
JB
3042 }
3043
3044 /* If we didn't reach the end of the prologue when scanning the function
3045 instructions, then set end_prologue_addr to the address of the
4cc0665f
MR
3046 instruction immediately after the last one we scanned. Unless the
3047 last one looked like a non-prologue instruction (and we looked ahead),
3048 in which case use its address instead. */
29639122 3049 if (end_prologue_addr == 0)
4cc0665f 3050 end_prologue_addr = prev_non_prologue_insn ? prev_pc : cur_pc;
29639122
JB
3051
3052 return end_prologue_addr;
eec63939
AC
3053}
3054
4cc0665f 3055/* Heuristic unwinder for procedures using microMIPS instructions.
29639122 3056 Procedures that use the 32-bit instruction set are handled by the
4cc0665f 3057 mips_insn32 unwinder. Likewise MIPS16 and the mips_insn16 unwinder. */
29639122
JB
3058
3059static struct mips_frame_cache *
4cc0665f 3060mips_micro_frame_cache (struct frame_info *this_frame, void **this_cache)
eec63939 3061{
e17a4113 3062 struct gdbarch *gdbarch = get_frame_arch (this_frame);
29639122 3063 struct mips_frame_cache *cache;
eec63939
AC
3064
3065 if ((*this_cache) != NULL)
3066 return (*this_cache);
4cc0665f 3067
29639122
JB
3068 cache = FRAME_OBSTACK_ZALLOC (struct mips_frame_cache);
3069 (*this_cache) = cache;
b8a22b94 3070 cache->saved_regs = trad_frame_alloc_saved_regs (this_frame);
eec63939 3071
29639122
JB
3072 /* Analyze the function prologue. */
3073 {
b8a22b94 3074 const CORE_ADDR pc = get_frame_address_in_block (this_frame);
29639122 3075 CORE_ADDR start_addr;
eec63939 3076
29639122
JB
3077 find_pc_partial_function (pc, NULL, &start_addr, NULL);
3078 if (start_addr == 0)
4cc0665f 3079 start_addr = heuristic_proc_start (get_frame_arch (this_frame), pc);
29639122
JB
3080 /* We can't analyze the prologue if we couldn't find the begining
3081 of the function. */
3082 if (start_addr == 0)
3083 return cache;
eec63939 3084
4cc0665f 3085 micromips_scan_prologue (gdbarch, start_addr, pc, this_frame, *this_cache);
29639122 3086 }
4cc0665f 3087
3e8c568d 3088 /* gdbarch_sp_regnum contains the value and not the address. */
72a155b4 3089 trad_frame_set_value (cache->saved_regs,
e17a4113 3090 gdbarch_num_regs (gdbarch) + MIPS_SP_REGNUM,
72a155b4 3091 cache->base);
eec63939 3092
29639122 3093 return (*this_cache);
eec63939
AC
3094}
3095
3096static void
4cc0665f
MR
3097mips_micro_frame_this_id (struct frame_info *this_frame, void **this_cache,
3098 struct frame_id *this_id)
eec63939 3099{
4cc0665f
MR
3100 struct mips_frame_cache *info = mips_micro_frame_cache (this_frame,
3101 this_cache);
21327321
DJ
3102 /* This marks the outermost frame. */
3103 if (info->base == 0)
3104 return;
b8a22b94 3105 (*this_id) = frame_id_build (info->base, get_frame_func (this_frame));
eec63939
AC
3106}
3107
b8a22b94 3108static struct value *
4cc0665f
MR
3109mips_micro_frame_prev_register (struct frame_info *this_frame,
3110 void **this_cache, int regnum)
eec63939 3111{
4cc0665f
MR
3112 struct mips_frame_cache *info = mips_micro_frame_cache (this_frame,
3113 this_cache);
b8a22b94
DJ
3114 return trad_frame_get_prev_register (this_frame, info->saved_regs, regnum);
3115}
3116
3117static int
4cc0665f
MR
3118mips_micro_frame_sniffer (const struct frame_unwind *self,
3119 struct frame_info *this_frame, void **this_cache)
b8a22b94 3120{
4cc0665f 3121 struct gdbarch *gdbarch = get_frame_arch (this_frame);
b8a22b94 3122 CORE_ADDR pc = get_frame_pc (this_frame);
4cc0665f
MR
3123
3124 if (mips_pc_is_micromips (gdbarch, pc))
b8a22b94
DJ
3125 return 1;
3126 return 0;
eec63939
AC
3127}
3128
4cc0665f 3129static const struct frame_unwind mips_micro_frame_unwind =
eec63939
AC
3130{
3131 NORMAL_FRAME,
8fbca658 3132 default_frame_unwind_stop_reason,
4cc0665f
MR
3133 mips_micro_frame_this_id,
3134 mips_micro_frame_prev_register,
b8a22b94 3135 NULL,
4cc0665f 3136 mips_micro_frame_sniffer
eec63939
AC
3137};
3138
eec63939 3139static CORE_ADDR
4cc0665f
MR
3140mips_micro_frame_base_address (struct frame_info *this_frame,
3141 void **this_cache)
eec63939 3142{
4cc0665f
MR
3143 struct mips_frame_cache *info = mips_micro_frame_cache (this_frame,
3144 this_cache);
29639122 3145 return info->base;
eec63939
AC
3146}
3147
4cc0665f 3148static const struct frame_base mips_micro_frame_base =
eec63939 3149{
4cc0665f
MR
3150 &mips_micro_frame_unwind,
3151 mips_micro_frame_base_address,
3152 mips_micro_frame_base_address,
3153 mips_micro_frame_base_address
eec63939
AC
3154};
3155
3156static const struct frame_base *
4cc0665f 3157mips_micro_frame_base_sniffer (struct frame_info *this_frame)
eec63939 3158{
4cc0665f 3159 struct gdbarch *gdbarch = get_frame_arch (this_frame);
b8a22b94 3160 CORE_ADDR pc = get_frame_pc (this_frame);
4cc0665f
MR
3161
3162 if (mips_pc_is_micromips (gdbarch, pc))
3163 return &mips_micro_frame_base;
eec63939
AC
3164 else
3165 return NULL;
edfae063
AC
3166}
3167
29639122
JB
3168/* Mark all the registers as unset in the saved_regs array
3169 of THIS_CACHE. Do nothing if THIS_CACHE is null. */
3170
74ed0bb4
MD
3171static void
3172reset_saved_regs (struct gdbarch *gdbarch, struct mips_frame_cache *this_cache)
c906108c 3173{
29639122
JB
3174 if (this_cache == NULL || this_cache->saved_regs == NULL)
3175 return;
3176
3177 {
74ed0bb4 3178 const int num_regs = gdbarch_num_regs (gdbarch);
29639122 3179 int i;
64159455 3180
29639122
JB
3181 for (i = 0; i < num_regs; i++)
3182 {
3183 this_cache->saved_regs[i].addr = -1;
3184 }
3185 }
c906108c
SS
3186}
3187
025bb325 3188/* Analyze the function prologue from START_PC to LIMIT_PC. Builds
29639122
JB
3189 the associated FRAME_CACHE if not null.
3190 Return the address of the first instruction past the prologue. */
c906108c 3191
875e1767 3192static CORE_ADDR
e17a4113
UW
3193mips32_scan_prologue (struct gdbarch *gdbarch,
3194 CORE_ADDR start_pc, CORE_ADDR limit_pc,
b8a22b94 3195 struct frame_info *this_frame,
29639122 3196 struct mips_frame_cache *this_cache)
c906108c 3197{
29639122 3198 CORE_ADDR cur_pc;
025bb325
MS
3199 CORE_ADDR frame_addr = 0; /* Value of $r30. Used by gcc for
3200 frame-pointer. */
29639122
JB
3201 CORE_ADDR sp;
3202 long frame_offset;
3203 int frame_reg = MIPS_SP_REGNUM;
8fa9cfa1 3204
29639122
JB
3205 CORE_ADDR end_prologue_addr = 0;
3206 int seen_sp_adjust = 0;
3207 int load_immediate_bytes = 0;
db5f024e 3208 int in_delay_slot = 0;
7d1e6fb8 3209 int regsize_is_64_bits = (mips_abi_regsize (gdbarch) == 8);
8fa9cfa1 3210
29639122 3211 /* Can be called when there's no process, and hence when there's no
b8a22b94
DJ
3212 THIS_FRAME. */
3213 if (this_frame != NULL)
3214 sp = get_frame_register_signed (this_frame,
3215 gdbarch_num_regs (gdbarch)
3216 + MIPS_SP_REGNUM);
8fa9cfa1 3217 else
29639122 3218 sp = 0;
9022177c 3219
29639122
JB
3220 if (limit_pc > start_pc + 200)
3221 limit_pc = start_pc + 200;
9022177c 3222
29639122 3223restart:
9022177c 3224
29639122 3225 frame_offset = 0;
95ac2dcf 3226 for (cur_pc = start_pc; cur_pc < limit_pc; cur_pc += MIPS_INSN32_SIZE)
9022177c 3227 {
29639122
JB
3228 unsigned long inst, high_word, low_word;
3229 int reg;
9022177c 3230
025bb325 3231 /* Fetch the instruction. */
4cc0665f
MR
3232 inst = (unsigned long) mips_fetch_instruction (gdbarch, ISA_MIPS,
3233 cur_pc, NULL);
9022177c 3234
29639122
JB
3235 /* Save some code by pre-extracting some useful fields. */
3236 high_word = (inst >> 16) & 0xffff;
3237 low_word = inst & 0xffff;
3238 reg = high_word & 0x1f;
fe29b929 3239
025bb325 3240 if (high_word == 0x27bd /* addiu $sp,$sp,-i */
29639122
JB
3241 || high_word == 0x23bd /* addi $sp,$sp,-i */
3242 || high_word == 0x67bd) /* daddiu $sp,$sp,-i */
3243 {
025bb325 3244 if (low_word & 0x8000) /* Negative stack adjustment? */
29639122
JB
3245 frame_offset += 0x10000 - low_word;
3246 else
3247 /* Exit loop if a positive stack adjustment is found, which
3248 usually means that the stack cleanup code in the function
3249 epilogue is reached. */
3250 break;
3251 seen_sp_adjust = 1;
3252 }
7d1e6fb8
KB
3253 else if (((high_word & 0xFFE0) == 0xafa0) /* sw reg,offset($sp) */
3254 && !regsize_is_64_bits)
29639122 3255 {
74ed0bb4 3256 set_reg_offset (gdbarch, this_cache, reg, sp + low_word);
29639122 3257 }
7d1e6fb8
KB
3258 else if (((high_word & 0xFFE0) == 0xffa0) /* sd reg,offset($sp) */
3259 && regsize_is_64_bits)
29639122
JB
3260 {
3261 /* Irix 6.2 N32 ABI uses sd instructions for saving $gp and $ra. */
74ed0bb4 3262 set_reg_offset (gdbarch, this_cache, reg, sp + low_word);
29639122
JB
3263 }
3264 else if (high_word == 0x27be) /* addiu $30,$sp,size */
3265 {
3266 /* Old gcc frame, r30 is virtual frame pointer. */
3267 if ((long) low_word != frame_offset)
3268 frame_addr = sp + low_word;
b8a22b94 3269 else if (this_frame && frame_reg == MIPS_SP_REGNUM)
29639122
JB
3270 {
3271 unsigned alloca_adjust;
a4b8ebc8 3272
29639122 3273 frame_reg = 30;
b8a22b94
DJ
3274 frame_addr = get_frame_register_signed
3275 (this_frame, gdbarch_num_regs (gdbarch) + 30);
d2ca4222 3276
29639122
JB
3277 alloca_adjust = (unsigned) (frame_addr - (sp + low_word));
3278 if (alloca_adjust > 0)
3279 {
025bb325 3280 /* FP > SP + frame_size. This may be because of
29639122
JB
3281 an alloca or somethings similar. Fix sp to
3282 "pre-alloca" value, and try again. */
3283 sp += alloca_adjust;
3284 /* Need to reset the status of all registers. Otherwise,
3285 we will hit a guard that prevents the new address
3286 for each register to be recomputed during the second
3287 pass. */
74ed0bb4 3288 reset_saved_regs (gdbarch, this_cache);
29639122
JB
3289 goto restart;
3290 }
3291 }
3292 }
3293 /* move $30,$sp. With different versions of gas this will be either
3294 `addu $30,$sp,$zero' or `or $30,$sp,$zero' or `daddu 30,sp,$0'.
3295 Accept any one of these. */
3296 else if (inst == 0x03A0F021 || inst == 0x03a0f025 || inst == 0x03a0f02d)
3297 {
3298 /* New gcc frame, virtual frame pointer is at r30 + frame_size. */
b8a22b94 3299 if (this_frame && frame_reg == MIPS_SP_REGNUM)
29639122
JB
3300 {
3301 unsigned alloca_adjust;
c906108c 3302
29639122 3303 frame_reg = 30;
b8a22b94
DJ
3304 frame_addr = get_frame_register_signed
3305 (this_frame, gdbarch_num_regs (gdbarch) + 30);
d2ca4222 3306
29639122
JB
3307 alloca_adjust = (unsigned) (frame_addr - sp);
3308 if (alloca_adjust > 0)
3309 {
025bb325 3310 /* FP > SP + frame_size. This may be because of
29639122
JB
3311 an alloca or somethings similar. Fix sp to
3312 "pre-alloca" value, and try again. */
3313 sp = frame_addr;
3314 /* Need to reset the status of all registers. Otherwise,
3315 we will hit a guard that prevents the new address
3316 for each register to be recomputed during the second
3317 pass. */
74ed0bb4 3318 reset_saved_regs (gdbarch, this_cache);
29639122
JB
3319 goto restart;
3320 }
3321 }
3322 }
7d1e6fb8
KB
3323 else if ((high_word & 0xFFE0) == 0xafc0 /* sw reg,offset($30) */
3324 && !regsize_is_64_bits)
29639122 3325 {
74ed0bb4 3326 set_reg_offset (gdbarch, this_cache, reg, frame_addr + low_word);
29639122
JB
3327 }
3328 else if ((high_word & 0xFFE0) == 0xE7A0 /* swc1 freg,n($sp) */
3329 || (high_word & 0xF3E0) == 0xA3C0 /* sx reg,n($s8) */
3330 || (inst & 0xFF9F07FF) == 0x00800021 /* move reg,$a0-$a3 */
3331 || high_word == 0x3c1c /* lui $gp,n */
3332 || high_word == 0x279c /* addiu $gp,$gp,n */
3333 || inst == 0x0399e021 /* addu $gp,$gp,$t9 */
3334 || inst == 0x033ce021 /* addu $gp,$t9,$gp */
3335 )
19080931
MR
3336 {
3337 /* These instructions are part of the prologue, but we don't
3338 need to do anything special to handle them. */
3339 }
29639122
JB
3340 /* The instructions below load $at or $t0 with an immediate
3341 value in preparation for a stack adjustment via
025bb325 3342 subu $sp,$sp,[$at,$t0]. These instructions could also
29639122
JB
3343 initialize a local variable, so we accept them only before
3344 a stack adjustment instruction was seen. */
3345 else if (!seen_sp_adjust
19080931
MR
3346 && (high_word == 0x3c01 /* lui $at,n */
3347 || high_word == 0x3c08 /* lui $t0,n */
3348 || high_word == 0x3421 /* ori $at,$at,n */
3349 || high_word == 0x3508 /* ori $t0,$t0,n */
3350 || high_word == 0x3401 /* ori $at,$zero,n */
3351 || high_word == 0x3408 /* ori $t0,$zero,n */
3352 ))
3353 {
3354 if (end_prologue_addr == 0)
3355 load_immediate_bytes += MIPS_INSN32_SIZE; /* FIXME! */
3356 }
29639122 3357 else
19080931
MR
3358 {
3359 /* This instruction is not an instruction typically found
3360 in a prologue, so we must have reached the end of the
3361 prologue. */
3362 /* FIXME: brobecker/2004-10-10: Can't we just break out of this
3363 loop now? Why would we need to continue scanning the function
3364 instructions? */
3365 if (end_prologue_addr == 0)
3366 end_prologue_addr = cur_pc;
3367
3368 /* Check for branches and jumps. For now, only jump to
3369 register are caught (i.e. returns). */
3370 if ((itype_op (inst) & 0x07) == 0 && rtype_funct (inst) == 8)
3371 in_delay_slot = 1;
3372 }
db5f024e
DJ
3373
3374 /* If the previous instruction was a jump, we must have reached
3375 the end of the prologue by now. Stop scanning so that we do
3376 not go past the function return. */
3377 if (in_delay_slot)
3378 break;
a4b8ebc8 3379 }
c906108c 3380
29639122
JB
3381 if (this_cache != NULL)
3382 {
3383 this_cache->base =
b8a22b94
DJ
3384 (get_frame_register_signed (this_frame,
3385 gdbarch_num_regs (gdbarch) + frame_reg)
29639122
JB
3386 + frame_offset);
3387 /* FIXME: brobecker/2004-09-15: We should be able to get rid of
3388 this assignment below, eventually. But it's still needed
3389 for now. */
72a155b4
UW
3390 this_cache->saved_regs[gdbarch_num_regs (gdbarch)
3391 + mips_regnum (gdbarch)->pc]
3392 = this_cache->saved_regs[gdbarch_num_regs (gdbarch)
f57d151a 3393 + MIPS_RA_REGNUM];
29639122 3394 }
c906108c 3395
29639122
JB
3396 /* If we didn't reach the end of the prologue when scanning the function
3397 instructions, then set end_prologue_addr to the address of the
3398 instruction immediately after the last one we scanned. */
3399 /* brobecker/2004-10-10: I don't think this would ever happen, but
3400 we may as well be careful and do our best if we have a null
3401 end_prologue_addr. */
3402 if (end_prologue_addr == 0)
3403 end_prologue_addr = cur_pc;
3404
3405 /* In a frameless function, we might have incorrectly
025bb325 3406 skipped some load immediate instructions. Undo the skipping
29639122
JB
3407 if the load immediate was not followed by a stack adjustment. */
3408 if (load_immediate_bytes && !seen_sp_adjust)
3409 end_prologue_addr -= load_immediate_bytes;
c906108c 3410
29639122 3411 return end_prologue_addr;
c906108c
SS
3412}
3413
29639122
JB
3414/* Heuristic unwinder for procedures using 32-bit instructions (covers
3415 both 32-bit and 64-bit MIPS ISAs). Procedures using 16-bit
3416 instructions (a.k.a. MIPS16) are handled by the mips_insn16
4cc0665f 3417 unwinder. Likewise microMIPS and the mips_micro unwinder. */
c906108c 3418
29639122 3419static struct mips_frame_cache *
b8a22b94 3420mips_insn32_frame_cache (struct frame_info *this_frame, void **this_cache)
c906108c 3421{
e17a4113 3422 struct gdbarch *gdbarch = get_frame_arch (this_frame);
29639122 3423 struct mips_frame_cache *cache;
c906108c 3424
29639122
JB
3425 if ((*this_cache) != NULL)
3426 return (*this_cache);
c5aa993b 3427
29639122
JB
3428 cache = FRAME_OBSTACK_ZALLOC (struct mips_frame_cache);
3429 (*this_cache) = cache;
b8a22b94 3430 cache->saved_regs = trad_frame_alloc_saved_regs (this_frame);
c5aa993b 3431
29639122
JB
3432 /* Analyze the function prologue. */
3433 {
b8a22b94 3434 const CORE_ADDR pc = get_frame_address_in_block (this_frame);
29639122 3435 CORE_ADDR start_addr;
c906108c 3436
29639122
JB
3437 find_pc_partial_function (pc, NULL, &start_addr, NULL);
3438 if (start_addr == 0)
e17a4113 3439 start_addr = heuristic_proc_start (gdbarch, pc);
29639122
JB
3440 /* We can't analyze the prologue if we couldn't find the begining
3441 of the function. */
3442 if (start_addr == 0)
3443 return cache;
c5aa993b 3444
e17a4113 3445 mips32_scan_prologue (gdbarch, start_addr, pc, this_frame, *this_cache);
29639122
JB
3446 }
3447
3e8c568d 3448 /* gdbarch_sp_regnum contains the value and not the address. */
f57d151a 3449 trad_frame_set_value (cache->saved_regs,
e17a4113 3450 gdbarch_num_regs (gdbarch) + MIPS_SP_REGNUM,
f57d151a 3451 cache->base);
c5aa993b 3452
29639122 3453 return (*this_cache);
c906108c
SS
3454}
3455
29639122 3456static void
b8a22b94 3457mips_insn32_frame_this_id (struct frame_info *this_frame, void **this_cache,
29639122 3458 struct frame_id *this_id)
c906108c 3459{
b8a22b94 3460 struct mips_frame_cache *info = mips_insn32_frame_cache (this_frame,
29639122 3461 this_cache);
21327321
DJ
3462 /* This marks the outermost frame. */
3463 if (info->base == 0)
3464 return;
b8a22b94 3465 (*this_id) = frame_id_build (info->base, get_frame_func (this_frame));
29639122 3466}
c906108c 3467
b8a22b94
DJ
3468static struct value *
3469mips_insn32_frame_prev_register (struct frame_info *this_frame,
3470 void **this_cache, int regnum)
29639122 3471{
b8a22b94 3472 struct mips_frame_cache *info = mips_insn32_frame_cache (this_frame,
29639122 3473 this_cache);
b8a22b94
DJ
3474 return trad_frame_get_prev_register (this_frame, info->saved_regs, regnum);
3475}
3476
3477static int
3478mips_insn32_frame_sniffer (const struct frame_unwind *self,
3479 struct frame_info *this_frame, void **this_cache)
3480{
3481 CORE_ADDR pc = get_frame_pc (this_frame);
4cc0665f 3482 if (mips_pc_is_mips (pc))
b8a22b94
DJ
3483 return 1;
3484 return 0;
c906108c
SS
3485}
3486
29639122
JB
3487static const struct frame_unwind mips_insn32_frame_unwind =
3488{
3489 NORMAL_FRAME,
8fbca658 3490 default_frame_unwind_stop_reason,
29639122 3491 mips_insn32_frame_this_id,
b8a22b94
DJ
3492 mips_insn32_frame_prev_register,
3493 NULL,
3494 mips_insn32_frame_sniffer
29639122 3495};
c906108c 3496
1c645fec 3497static CORE_ADDR
b8a22b94 3498mips_insn32_frame_base_address (struct frame_info *this_frame,
29639122 3499 void **this_cache)
c906108c 3500{
b8a22b94 3501 struct mips_frame_cache *info = mips_insn32_frame_cache (this_frame,
29639122
JB
3502 this_cache);
3503 return info->base;
3504}
c906108c 3505
29639122
JB
3506static const struct frame_base mips_insn32_frame_base =
3507{
3508 &mips_insn32_frame_unwind,
3509 mips_insn32_frame_base_address,
3510 mips_insn32_frame_base_address,
3511 mips_insn32_frame_base_address
3512};
1c645fec 3513
29639122 3514static const struct frame_base *
b8a22b94 3515mips_insn32_frame_base_sniffer (struct frame_info *this_frame)
29639122 3516{
b8a22b94 3517 CORE_ADDR pc = get_frame_pc (this_frame);
4cc0665f 3518 if (mips_pc_is_mips (pc))
29639122 3519 return &mips_insn32_frame_base;
a65bbe44 3520 else
29639122
JB
3521 return NULL;
3522}
a65bbe44 3523
29639122 3524static struct trad_frame_cache *
b8a22b94 3525mips_stub_frame_cache (struct frame_info *this_frame, void **this_cache)
29639122
JB
3526{
3527 CORE_ADDR pc;
3528 CORE_ADDR start_addr;
3529 CORE_ADDR stack_addr;
3530 struct trad_frame_cache *this_trad_cache;
b8a22b94
DJ
3531 struct gdbarch *gdbarch = get_frame_arch (this_frame);
3532 int num_regs = gdbarch_num_regs (gdbarch);
c906108c 3533
29639122
JB
3534 if ((*this_cache) != NULL)
3535 return (*this_cache);
b8a22b94 3536 this_trad_cache = trad_frame_cache_zalloc (this_frame);
29639122 3537 (*this_cache) = this_trad_cache;
1c645fec 3538
29639122 3539 /* The return address is in the link register. */
3e8c568d 3540 trad_frame_set_reg_realreg (this_trad_cache,
72a155b4 3541 gdbarch_pc_regnum (gdbarch),
b8a22b94 3542 num_regs + MIPS_RA_REGNUM);
1c645fec 3543
29639122
JB
3544 /* Frame ID, since it's a frameless / stackless function, no stack
3545 space is allocated and SP on entry is the current SP. */
b8a22b94 3546 pc = get_frame_pc (this_frame);
29639122 3547 find_pc_partial_function (pc, NULL, &start_addr, NULL);
b8a22b94
DJ
3548 stack_addr = get_frame_register_signed (this_frame,
3549 num_regs + MIPS_SP_REGNUM);
aa6c981f 3550 trad_frame_set_id (this_trad_cache, frame_id_build (stack_addr, start_addr));
1c645fec 3551
29639122
JB
3552 /* Assume that the frame's base is the same as the
3553 stack-pointer. */
3554 trad_frame_set_this_base (this_trad_cache, stack_addr);
c906108c 3555
29639122
JB
3556 return this_trad_cache;
3557}
c906108c 3558
29639122 3559static void
b8a22b94 3560mips_stub_frame_this_id (struct frame_info *this_frame, void **this_cache,
29639122
JB
3561 struct frame_id *this_id)
3562{
3563 struct trad_frame_cache *this_trad_cache
b8a22b94 3564 = mips_stub_frame_cache (this_frame, this_cache);
29639122
JB
3565 trad_frame_get_id (this_trad_cache, this_id);
3566}
c906108c 3567
b8a22b94
DJ
3568static struct value *
3569mips_stub_frame_prev_register (struct frame_info *this_frame,
3570 void **this_cache, int regnum)
29639122
JB
3571{
3572 struct trad_frame_cache *this_trad_cache
b8a22b94
DJ
3573 = mips_stub_frame_cache (this_frame, this_cache);
3574 return trad_frame_get_register (this_trad_cache, this_frame, regnum);
29639122 3575}
c906108c 3576
b8a22b94
DJ
3577static int
3578mips_stub_frame_sniffer (const struct frame_unwind *self,
3579 struct frame_info *this_frame, void **this_cache)
29639122 3580{
aa6c981f 3581 gdb_byte dummy[4];
979b38e0 3582 struct obj_section *s;
b8a22b94 3583 CORE_ADDR pc = get_frame_address_in_block (this_frame);
db5f024e 3584 struct minimal_symbol *msym;
979b38e0 3585
aa6c981f 3586 /* Use the stub unwinder for unreadable code. */
b8a22b94
DJ
3587 if (target_read_memory (get_frame_pc (this_frame), dummy, 4) != 0)
3588 return 1;
aa6c981f 3589
29639122 3590 if (in_plt_section (pc, NULL))
b8a22b94 3591 return 1;
979b38e0
DJ
3592
3593 /* Binutils for MIPS puts lazy resolution stubs into .MIPS.stubs. */
3594 s = find_pc_section (pc);
3595
3596 if (s != NULL
3597 && strcmp (bfd_get_section_name (s->objfile->obfd, s->the_bfd_section),
3598 ".MIPS.stubs") == 0)
b8a22b94 3599 return 1;
979b38e0 3600
db5f024e
DJ
3601 /* Calling a PIC function from a non-PIC function passes through a
3602 stub. The stub for foo is named ".pic.foo". */
3603 msym = lookup_minimal_symbol_by_pc (pc);
3604 if (msym != NULL
3605 && SYMBOL_LINKAGE_NAME (msym) != NULL
3606 && strncmp (SYMBOL_LINKAGE_NAME (msym), ".pic.", 5) == 0)
3607 return 1;
3608
b8a22b94 3609 return 0;
29639122 3610}
c906108c 3611
b8a22b94
DJ
3612static const struct frame_unwind mips_stub_frame_unwind =
3613{
3614 NORMAL_FRAME,
8fbca658 3615 default_frame_unwind_stop_reason,
b8a22b94
DJ
3616 mips_stub_frame_this_id,
3617 mips_stub_frame_prev_register,
3618 NULL,
3619 mips_stub_frame_sniffer
3620};
3621
29639122 3622static CORE_ADDR
b8a22b94 3623mips_stub_frame_base_address (struct frame_info *this_frame,
29639122
JB
3624 void **this_cache)
3625{
3626 struct trad_frame_cache *this_trad_cache
b8a22b94 3627 = mips_stub_frame_cache (this_frame, this_cache);
29639122
JB
3628 return trad_frame_get_this_base (this_trad_cache);
3629}
0fce0821 3630
29639122
JB
3631static const struct frame_base mips_stub_frame_base =
3632{
3633 &mips_stub_frame_unwind,
3634 mips_stub_frame_base_address,
3635 mips_stub_frame_base_address,
3636 mips_stub_frame_base_address
3637};
3638
3639static const struct frame_base *
b8a22b94 3640mips_stub_frame_base_sniffer (struct frame_info *this_frame)
29639122 3641{
b8a22b94 3642 if (mips_stub_frame_sniffer (&mips_stub_frame_unwind, this_frame, NULL))
29639122
JB
3643 return &mips_stub_frame_base;
3644 else
3645 return NULL;
3646}
3647
29639122 3648/* mips_addr_bits_remove - remove useless address bits */
65596487 3649
29639122 3650static CORE_ADDR
24568a2c 3651mips_addr_bits_remove (struct gdbarch *gdbarch, CORE_ADDR addr)
65596487 3652{
24568a2c 3653 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
930bd0e0 3654
4cc0665f
MR
3655 if (is_compact_addr (addr))
3656 addr = unmake_compact_addr (addr);
930bd0e0 3657
29639122
JB
3658 if (mips_mask_address_p (tdep) && (((ULONGEST) addr) >> 32 == 0xffffffffUL))
3659 /* This hack is a work-around for existing boards using PMON, the
3660 simulator, and any other 64-bit targets that doesn't have true
3661 64-bit addressing. On these targets, the upper 32 bits of
3662 addresses are ignored by the hardware. Thus, the PC or SP are
3663 likely to have been sign extended to all 1s by instruction
3664 sequences that load 32-bit addresses. For example, a typical
3665 piece of code that loads an address is this:
65596487 3666
29639122
JB
3667 lui $r2, <upper 16 bits>
3668 ori $r2, <lower 16 bits>
65596487 3669
29639122
JB
3670 But the lui sign-extends the value such that the upper 32 bits
3671 may be all 1s. The workaround is simply to mask off these
3672 bits. In the future, gcc may be changed to support true 64-bit
3673 addressing, and this masking will have to be disabled. */
3674 return addr &= 0xffffffffUL;
3675 else
3676 return addr;
65596487
JB
3677}
3678
3d5f6d12
DJ
3679
3680/* Checks for an atomic sequence of instructions beginning with a LL/LLD
3681 instruction and ending with a SC/SCD instruction. If such a sequence
3682 is found, attempt to step through it. A breakpoint is placed at the end of
3683 the sequence. */
3684
4cc0665f
MR
3685/* Instructions used during single-stepping of atomic sequences, standard
3686 ISA version. */
3687#define LL_OPCODE 0x30
3688#define LLD_OPCODE 0x34
3689#define SC_OPCODE 0x38
3690#define SCD_OPCODE 0x3c
3691
3d5f6d12 3692static int
4cc0665f
MR
3693mips_deal_with_atomic_sequence (struct gdbarch *gdbarch,
3694 struct address_space *aspace, CORE_ADDR pc)
3d5f6d12
DJ
3695{
3696 CORE_ADDR breaks[2] = {-1, -1};
3697 CORE_ADDR loc = pc;
3698 CORE_ADDR branch_bp; /* Breakpoint at branch instruction's destination. */
4cc0665f 3699 ULONGEST insn;
3d5f6d12
DJ
3700 int insn_count;
3701 int index;
3702 int last_breakpoint = 0; /* Defaults to 0 (no breakpoints placed). */
3703 const int atomic_sequence_length = 16; /* Instruction sequence length. */
3704
4cc0665f 3705 insn = mips_fetch_instruction (gdbarch, ISA_MIPS, loc, NULL);
3d5f6d12
DJ
3706 /* Assume all atomic sequences start with a ll/lld instruction. */
3707 if (itype_op (insn) != LL_OPCODE && itype_op (insn) != LLD_OPCODE)
3708 return 0;
3709
3710 /* Assume that no atomic sequence is longer than "atomic_sequence_length"
3711 instructions. */
3712 for (insn_count = 0; insn_count < atomic_sequence_length; ++insn_count)
3713 {
3714 int is_branch = 0;
3715 loc += MIPS_INSN32_SIZE;
4cc0665f 3716 insn = mips_fetch_instruction (gdbarch, ISA_MIPS, loc, NULL);
3d5f6d12
DJ
3717
3718 /* Assume that there is at most one branch in the atomic
3719 sequence. If a branch is found, put a breakpoint in its
3720 destination address. */
3721 switch (itype_op (insn))
3722 {
3723 case 0: /* SPECIAL */
3724 if (rtype_funct (insn) >> 1 == 4) /* JR, JALR */
025bb325 3725 return 0; /* fallback to the standard single-step code. */
3d5f6d12
DJ
3726 break;
3727 case 1: /* REGIMM */
a385295e
MR
3728 is_branch = ((itype_rt (insn) & 0xc) == 0 /* B{LT,GE}Z* */
3729 || ((itype_rt (insn) & 0x1e) == 0
3730 && itype_rs (insn) == 0)); /* BPOSGE* */
3d5f6d12
DJ
3731 break;
3732 case 2: /* J */
3733 case 3: /* JAL */
025bb325 3734 return 0; /* fallback to the standard single-step code. */
3d5f6d12
DJ
3735 case 4: /* BEQ */
3736 case 5: /* BNE */
3737 case 6: /* BLEZ */
3738 case 7: /* BGTZ */
3739 case 20: /* BEQL */
3740 case 21: /* BNEL */
3741 case 22: /* BLEZL */
3742 case 23: /* BGTTL */
3743 is_branch = 1;
3744 break;
3745 case 17: /* COP1 */
a385295e
MR
3746 is_branch = ((itype_rs (insn) == 9 || itype_rs (insn) == 10)
3747 && (itype_rt (insn) & 0x2) == 0);
3748 if (is_branch) /* BC1ANY2F, BC1ANY2T, BC1ANY4F, BC1ANY4T */
3749 break;
3750 /* Fall through. */
3d5f6d12
DJ
3751 case 18: /* COP2 */
3752 case 19: /* COP3 */
3753 is_branch = (itype_rs (insn) == 8); /* BCzF, BCzFL, BCzT, BCzTL */
3754 break;
3755 }
3756 if (is_branch)
3757 {
3758 branch_bp = loc + mips32_relative_offset (insn) + 4;
3759 if (last_breakpoint >= 1)
3760 return 0; /* More than one branch found, fallback to the
3761 standard single-step code. */
3762 breaks[1] = branch_bp;
3763 last_breakpoint++;
3764 }
3765
3766 if (itype_op (insn) == SC_OPCODE || itype_op (insn) == SCD_OPCODE)
3767 break;
3768 }
3769
3770 /* Assume that the atomic sequence ends with a sc/scd instruction. */
3771 if (itype_op (insn) != SC_OPCODE && itype_op (insn) != SCD_OPCODE)
3772 return 0;
3773
3774 loc += MIPS_INSN32_SIZE;
3775
3776 /* Insert a breakpoint right after the end of the atomic sequence. */
3777 breaks[0] = loc;
3778
3779 /* Check for duplicated breakpoints. Check also for a breakpoint
025bb325 3780 placed (branch instruction's destination) in the atomic sequence. */
3d5f6d12
DJ
3781 if (last_breakpoint && pc <= breaks[1] && breaks[1] <= breaks[0])
3782 last_breakpoint = 0;
3783
3784 /* Effectively inserts the breakpoints. */
3785 for (index = 0; index <= last_breakpoint; index++)
6c95b8df 3786 insert_single_step_breakpoint (gdbarch, aspace, breaks[index]);
3d5f6d12
DJ
3787
3788 return 1;
3789}
3790
4cc0665f
MR
3791static int
3792micromips_deal_with_atomic_sequence (struct gdbarch *gdbarch,
3793 struct address_space *aspace,
3794 CORE_ADDR pc)
3795{
3796 const int atomic_sequence_length = 16; /* Instruction sequence length. */
3797 int last_breakpoint = 0; /* Defaults to 0 (no breakpoints placed). */
3798 CORE_ADDR breaks[2] = {-1, -1};
3799 CORE_ADDR branch_bp; /* Breakpoint at branch instruction's destination. */
3800 CORE_ADDR loc = pc;
3801 int sc_found = 0;
3802 ULONGEST insn;
3803 int insn_count;
3804 int index;
3805
3806 /* Assume all atomic sequences start with a ll/lld instruction. */
3807 insn = mips_fetch_instruction (gdbarch, ISA_MICROMIPS, loc, NULL);
3808 if (micromips_op (insn) != 0x18) /* POOL32C: bits 011000 */
3809 return 0;
3810 loc += MIPS_INSN16_SIZE;
3811 insn <<= 16;
3812 insn |= mips_fetch_instruction (gdbarch, ISA_MICROMIPS, loc, NULL);
3813 if ((b12s4_op (insn) & 0xb) != 0x3) /* LL, LLD: bits 011000 0x11 */
3814 return 0;
3815 loc += MIPS_INSN16_SIZE;
3816
3817 /* Assume all atomic sequences end with an sc/scd instruction. Assume
3818 that no atomic sequence is longer than "atomic_sequence_length"
3819 instructions. */
3820 for (insn_count = 0;
3821 !sc_found && insn_count < atomic_sequence_length;
3822 ++insn_count)
3823 {
3824 int is_branch = 0;
3825
3826 insn = mips_fetch_instruction (gdbarch, ISA_MICROMIPS, loc, NULL);
3827 loc += MIPS_INSN16_SIZE;
3828
3829 /* Assume that there is at most one conditional branch in the
3830 atomic sequence. If a branch is found, put a breakpoint in
3831 its destination address. */
3832 switch (mips_insn_size (ISA_MICROMIPS, insn))
3833 {
3834 /* 48-bit instructions. */
3835 case 3 * MIPS_INSN16_SIZE: /* POOL48A: bits 011111 */
3836 loc += 2 * MIPS_INSN16_SIZE;
3837 break;
3838
3839 /* 32-bit instructions. */
3840 case 2 * MIPS_INSN16_SIZE:
3841 switch (micromips_op (insn))
3842 {
3843 case 0x10: /* POOL32I: bits 010000 */
3844 if ((b5s5_op (insn) & 0x18) != 0x0
3845 /* BLTZ, BLTZAL, BGEZ, BGEZAL: 010000 000xx */
3846 /* BLEZ, BNEZC, BGTZ, BEQZC: 010000 001xx */
3847 && (b5s5_op (insn) & 0x1d) != 0x11
3848 /* BLTZALS, BGEZALS: bits 010000 100x1 */
3849 && ((b5s5_op (insn) & 0x1e) != 0x14
3850 || (insn & 0x3) != 0x0)
3851 /* BC2F, BC2T: bits 010000 1010x xxx00 */
3852 && (b5s5_op (insn) & 0x1e) != 0x1a
3853 /* BPOSGE64, BPOSGE32: bits 010000 1101x */
3854 && ((b5s5_op (insn) & 0x1e) != 0x1c
3855 || (insn & 0x3) != 0x0)
3856 /* BC1F, BC1T: bits 010000 1110x xxx00 */
3857 && ((b5s5_op (insn) & 0x1c) != 0x1c
3858 || (insn & 0x3) != 0x1))
3859 /* BC1ANY*: bits 010000 111xx xxx01 */
3860 break;
3861 /* Fall through. */
3862
3863 case 0x25: /* BEQ: bits 100101 */
3864 case 0x2d: /* BNE: bits 101101 */
3865 insn <<= 16;
3866 insn |= mips_fetch_instruction (gdbarch,
3867 ISA_MICROMIPS, loc, NULL);
3868 branch_bp = (loc + MIPS_INSN16_SIZE
3869 + micromips_relative_offset16 (insn));
3870 is_branch = 1;
3871 break;
3872
3873 case 0x00: /* POOL32A: bits 000000 */
3874 insn <<= 16;
3875 insn |= mips_fetch_instruction (gdbarch,
3876 ISA_MICROMIPS, loc, NULL);
3877 if (b0s6_op (insn) != 0x3c
3878 /* POOL32Axf: bits 000000 ... 111100 */
3879 || (b6s10_ext (insn) & 0x2bf) != 0x3c)
3880 /* JALR, JALR.HB: 000000 000x111100 111100 */
3881 /* JALRS, JALRS.HB: 000000 010x111100 111100 */
3882 break;
3883 /* Fall through. */
3884
3885 case 0x1d: /* JALS: bits 011101 */
3886 case 0x35: /* J: bits 110101 */
3887 case 0x3d: /* JAL: bits 111101 */
3888 case 0x3c: /* JALX: bits 111100 */
3889 return 0; /* Fall back to the standard single-step code. */
3890
3891 case 0x18: /* POOL32C: bits 011000 */
3892 if ((b12s4_op (insn) & 0xb) == 0xb)
3893 /* SC, SCD: bits 011000 1x11 */
3894 sc_found = 1;
3895 break;
3896 }
3897 loc += MIPS_INSN16_SIZE;
3898 break;
3899
3900 /* 16-bit instructions. */
3901 case MIPS_INSN16_SIZE:
3902 switch (micromips_op (insn))
3903 {
3904 case 0x23: /* BEQZ16: bits 100011 */
3905 case 0x2b: /* BNEZ16: bits 101011 */
3906 branch_bp = loc + micromips_relative_offset7 (insn);
3907 is_branch = 1;
3908 break;
3909
3910 case 0x11: /* POOL16C: bits 010001 */
3911 if ((b5s5_op (insn) & 0x1c) != 0xc
3912 /* JR16, JRC, JALR16, JALRS16: 010001 011xx */
3913 && b5s5_op (insn) != 0x18)
3914 /* JRADDIUSP: bits 010001 11000 */
3915 break;
3916 return 0; /* Fall back to the standard single-step code. */
3917
3918 case 0x33: /* B16: bits 110011 */
3919 return 0; /* Fall back to the standard single-step code. */
3920 }
3921 break;
3922 }
3923 if (is_branch)
3924 {
3925 if (last_breakpoint >= 1)
3926 return 0; /* More than one branch found, fallback to the
3927 standard single-step code. */
3928 breaks[1] = branch_bp;
3929 last_breakpoint++;
3930 }
3931 }
3932 if (!sc_found)
3933 return 0;
3934
3935 /* Insert a breakpoint right after the end of the atomic sequence. */
3936 breaks[0] = loc;
3937
3938 /* Check for duplicated breakpoints. Check also for a breakpoint
3939 placed (branch instruction's destination) in the atomic sequence */
3940 if (last_breakpoint && pc <= breaks[1] && breaks[1] <= breaks[0])
3941 last_breakpoint = 0;
3942
3943 /* Effectively inserts the breakpoints. */
3944 for (index = 0; index <= last_breakpoint; index++)
3945 insert_single_step_breakpoint (gdbarch, aspace, breaks[index]);
3946
3947 return 1;
3948}
3949
3950static int
3951deal_with_atomic_sequence (struct gdbarch *gdbarch,
3952 struct address_space *aspace, CORE_ADDR pc)
3953{
3954 if (mips_pc_is_mips (pc))
3955 return mips_deal_with_atomic_sequence (gdbarch, aspace, pc);
3956 else if (mips_pc_is_micromips (gdbarch, pc))
3957 return micromips_deal_with_atomic_sequence (gdbarch, aspace, pc);
3958 else
3959 return 0;
3960}
3961
29639122
JB
3962/* mips_software_single_step() is called just before we want to resume
3963 the inferior, if we want to single-step it but there is no hardware
3964 or kernel single-step support (MIPS on GNU/Linux for example). We find
e0cd558a 3965 the target of the coming instruction and breakpoint it. */
29639122 3966
e6590a1b 3967int
0b1b3e42 3968mips_software_single_step (struct frame_info *frame)
c906108c 3969{
a6d9a66e 3970 struct gdbarch *gdbarch = get_frame_arch (frame);
6c95b8df 3971 struct address_space *aspace = get_frame_address_space (frame);
8181d85f 3972 CORE_ADDR pc, next_pc;
65596487 3973
0b1b3e42 3974 pc = get_frame_pc (frame);
6c95b8df 3975 if (deal_with_atomic_sequence (gdbarch, aspace, pc))
3d5f6d12
DJ
3976 return 1;
3977
0b1b3e42 3978 next_pc = mips_next_pc (frame, pc);
e6590a1b 3979
6c95b8df 3980 insert_single_step_breakpoint (gdbarch, aspace, next_pc);
e6590a1b 3981 return 1;
29639122 3982}
a65bbe44 3983
29639122 3984/* Test whether the PC points to the return instruction at the
025bb325 3985 end of a function. */
65596487 3986
29639122 3987static int
e17a4113 3988mips_about_to_return (struct gdbarch *gdbarch, CORE_ADDR pc)
29639122 3989{
6321c22a
MR
3990 ULONGEST insn;
3991 ULONGEST hint;
3992
3993 /* This used to check for MIPS16, but this piece of code is never
4cc0665f
MR
3994 called for MIPS16 functions. And likewise microMIPS ones. */
3995 gdb_assert (mips_pc_is_mips (pc));
6321c22a 3996
4cc0665f 3997 insn = mips_fetch_instruction (gdbarch, ISA_MIPS, pc, NULL);
6321c22a
MR
3998 hint = 0x7c0;
3999 return (insn & ~hint) == 0x3e00008; /* jr(.hb) $ra */
29639122 4000}
c906108c 4001
c906108c 4002
29639122
JB
4003/* This fencepost looks highly suspicious to me. Removing it also
4004 seems suspicious as it could affect remote debugging across serial
4005 lines. */
c906108c 4006
29639122 4007static CORE_ADDR
74ed0bb4 4008heuristic_proc_start (struct gdbarch *gdbarch, CORE_ADDR pc)
29639122
JB
4009{
4010 CORE_ADDR start_pc;
4011 CORE_ADDR fence;
4012 int instlen;
4013 int seen_adjsp = 0;
d6b48e9c 4014 struct inferior *inf;
65596487 4015
74ed0bb4 4016 pc = gdbarch_addr_bits_remove (gdbarch, pc);
29639122
JB
4017 start_pc = pc;
4018 fence = start_pc - heuristic_fence_post;
4019 if (start_pc == 0)
4020 return 0;
65596487 4021
29639122
JB
4022 if (heuristic_fence_post == UINT_MAX || fence < VM_MIN_ADDRESS)
4023 fence = VM_MIN_ADDRESS;
65596487 4024
4cc0665f 4025 instlen = mips_pc_is_mips (pc) ? MIPS_INSN32_SIZE : MIPS_INSN16_SIZE;
98b4dd94 4026
d6b48e9c
PA
4027 inf = current_inferior ();
4028
025bb325 4029 /* Search back for previous return. */
29639122
JB
4030 for (start_pc -= instlen;; start_pc -= instlen)
4031 if (start_pc < fence)
4032 {
4033 /* It's not clear to me why we reach this point when
4034 stop_soon, but with this test, at least we
4035 don't print out warnings for every child forked (eg, on
4036 decstation). 22apr93 rich@cygnus.com. */
16c381f0 4037 if (inf->control.stop_soon == NO_STOP_QUIETLY)
29639122
JB
4038 {
4039 static int blurb_printed = 0;
98b4dd94 4040
5af949e3
UW
4041 warning (_("GDB can't find the start of the function at %s."),
4042 paddress (gdbarch, pc));
29639122
JB
4043
4044 if (!blurb_printed)
4045 {
4046 /* This actually happens frequently in embedded
4047 development, when you first connect to a board
4048 and your stack pointer and pc are nowhere in
4049 particular. This message needs to give people
4050 in that situation enough information to
4051 determine that it's no big deal. */
4052 printf_filtered ("\n\
5af949e3 4053 GDB is unable to find the start of the function at %s\n\
29639122
JB
4054and thus can't determine the size of that function's stack frame.\n\
4055This means that GDB may be unable to access that stack frame, or\n\
4056the frames below it.\n\
4057 This problem is most likely caused by an invalid program counter or\n\
4058stack pointer.\n\
4059 However, if you think GDB should simply search farther back\n\
5af949e3 4060from %s for code which looks like the beginning of a\n\
29639122 4061function, you can increase the range of the search using the `set\n\
5af949e3
UW
4062heuristic-fence-post' command.\n",
4063 paddress (gdbarch, pc), paddress (gdbarch, pc));
29639122
JB
4064 blurb_printed = 1;
4065 }
4066 }
4067
4068 return 0;
4069 }
4cc0665f 4070 else if (mips_pc_is_mips16 (gdbarch, start_pc))
29639122
JB
4071 {
4072 unsigned short inst;
4073
4074 /* On MIPS16, any one of the following is likely to be the
4075 start of a function:
193774b3
MR
4076 extend save
4077 save
29639122
JB
4078 entry
4079 addiu sp,-n
4080 daddiu sp,-n
025bb325 4081 extend -n followed by 'addiu sp,+n' or 'daddiu sp,+n'. */
4cc0665f 4082 inst = mips_fetch_instruction (gdbarch, ISA_MIPS16, start_pc, NULL);
193774b3
MR
4083 if ((inst & 0xff80) == 0x6480) /* save */
4084 {
4085 if (start_pc - instlen >= fence)
4086 {
4cc0665f
MR
4087 inst = mips_fetch_instruction (gdbarch, ISA_MIPS16,
4088 start_pc - instlen, NULL);
193774b3
MR
4089 if ((inst & 0xf800) == 0xf000) /* extend */
4090 start_pc -= instlen;
4091 }
4092 break;
4093 }
4094 else if (((inst & 0xf81f) == 0xe809
4095 && (inst & 0x700) != 0x700) /* entry */
4096 || (inst & 0xff80) == 0x6380 /* addiu sp,-n */
4097 || (inst & 0xff80) == 0xfb80 /* daddiu sp,-n */
4098 || ((inst & 0xf810) == 0xf010 && seen_adjsp)) /* extend -n */
29639122
JB
4099 break;
4100 else if ((inst & 0xff00) == 0x6300 /* addiu sp */
4101 || (inst & 0xff00) == 0xfb00) /* daddiu sp */
4102 seen_adjsp = 1;
4103 else
4104 seen_adjsp = 0;
4105 }
4cc0665f
MR
4106 else if (mips_pc_is_micromips (gdbarch, start_pc))
4107 {
4108 ULONGEST insn;
4109 int stop = 0;
4110 long offset;
4111 int dreg;
4112 int sreg;
4113
4114 /* On microMIPS, any one of the following is likely to be the
4115 start of a function:
4116 ADDIUSP -imm
4117 (D)ADDIU $sp, -imm
4118 LUI $gp, imm */
4119 insn = mips_fetch_instruction (gdbarch, ISA_MICROMIPS, pc, NULL);
4120 switch (micromips_op (insn))
4121 {
4122 case 0xc: /* ADDIU: bits 001100 */
4123 case 0x17: /* DADDIU: bits 010111 */
4124 sreg = b0s5_reg (insn);
4125 dreg = b5s5_reg (insn);
4126 insn <<= 16;
4127 insn |= mips_fetch_instruction (gdbarch, ISA_MICROMIPS,
4128 pc + MIPS_INSN16_SIZE, NULL);
4129 offset = (b0s16_imm (insn) ^ 0x8000) - 0x8000;
4130 if (sreg == MIPS_SP_REGNUM && dreg == MIPS_SP_REGNUM
4131 /* (D)ADDIU $sp, imm */
4132 && offset < 0)
4133 stop = 1;
4134 break;
4135
4136 case 0x10: /* POOL32I: bits 010000 */
4137 if (b5s5_op (insn) == 0xd
4138 /* LUI: bits 010000 001101 */
4139 && b0s5_reg (insn >> 16) == 28)
4140 /* LUI $gp, imm */
4141 stop = 1;
4142 break;
4143
4144 case 0x13: /* POOL16D: bits 010011 */
4145 if ((insn & 0x1) == 0x1)
4146 /* ADDIUSP: bits 010011 1 */
4147 {
4148 offset = micromips_decode_imm9 (b1s9_imm (insn));
4149 if (offset < 0)
4150 /* ADDIUSP -imm */
4151 stop = 1;
4152 }
4153 else
4154 /* ADDIUS5: bits 010011 0 */
4155 {
4156 dreg = b5s5_reg (insn);
4157 offset = (b1s4_imm (insn) ^ 8) - 8;
4158 if (dreg == MIPS_SP_REGNUM && offset < 0)
4159 /* ADDIUS5 $sp, -imm */
4160 stop = 1;
4161 }
4162 break;
4163 }
4164 if (stop)
4165 break;
4166 }
e17a4113 4167 else if (mips_about_to_return (gdbarch, start_pc))
29639122 4168 {
4c7d22cb 4169 /* Skip return and its delay slot. */
95ac2dcf 4170 start_pc += 2 * MIPS_INSN32_SIZE;
29639122
JB
4171 break;
4172 }
4173
4174 return start_pc;
c906108c
SS
4175}
4176
6c0d6680
DJ
4177struct mips_objfile_private
4178{
4179 bfd_size_type size;
4180 char *contents;
4181};
4182
f09ded24
AC
4183/* According to the current ABI, should the type be passed in a
4184 floating-point register (assuming that there is space)? When there
a1f5b845 4185 is no FPU, FP are not even considered as possible candidates for
f09ded24 4186 FP registers and, consequently this returns false - forces FP
025bb325 4187 arguments into integer registers. */
f09ded24
AC
4188
4189static int
74ed0bb4
MD
4190fp_register_arg_p (struct gdbarch *gdbarch, enum type_code typecode,
4191 struct type *arg_type)
f09ded24
AC
4192{
4193 return ((typecode == TYPE_CODE_FLT
74ed0bb4 4194 || (MIPS_EABI (gdbarch)
6d82d43b
AC
4195 && (typecode == TYPE_CODE_STRUCT
4196 || typecode == TYPE_CODE_UNION)
f09ded24 4197 && TYPE_NFIELDS (arg_type) == 1
b2d6f210
MS
4198 && TYPE_CODE (check_typedef (TYPE_FIELD_TYPE (arg_type, 0)))
4199 == TYPE_CODE_FLT))
74ed0bb4 4200 && MIPS_FPU_TYPE(gdbarch) != MIPS_FPU_NONE);
f09ded24
AC
4201}
4202
49e790b0 4203/* On o32, argument passing in GPRs depends on the alignment of the type being
025bb325 4204 passed. Return 1 if this type must be aligned to a doubleword boundary. */
49e790b0
DJ
4205
4206static int
4207mips_type_needs_double_align (struct type *type)
4208{
4209 enum type_code typecode = TYPE_CODE (type);
361d1df0 4210
49e790b0
DJ
4211 if (typecode == TYPE_CODE_FLT && TYPE_LENGTH (type) == 8)
4212 return 1;
4213 else if (typecode == TYPE_CODE_STRUCT)
4214 {
4215 if (TYPE_NFIELDS (type) < 1)
4216 return 0;
4217 return mips_type_needs_double_align (TYPE_FIELD_TYPE (type, 0));
4218 }
4219 else if (typecode == TYPE_CODE_UNION)
4220 {
361d1df0 4221 int i, n;
49e790b0
DJ
4222
4223 n = TYPE_NFIELDS (type);
4224 for (i = 0; i < n; i++)
4225 if (mips_type_needs_double_align (TYPE_FIELD_TYPE (type, i)))
4226 return 1;
4227 return 0;
4228 }
4229 return 0;
4230}
4231
dc604539
AC
4232/* Adjust the address downward (direction of stack growth) so that it
4233 is correctly aligned for a new stack frame. */
4234static CORE_ADDR
4235mips_frame_align (struct gdbarch *gdbarch, CORE_ADDR addr)
4236{
5b03f266 4237 return align_down (addr, 16);
dc604539
AC
4238}
4239
8ae38c14 4240/* Implement the "push_dummy_code" gdbarch method. */
2c76a0c7
JB
4241
4242static CORE_ADDR
4243mips_push_dummy_code (struct gdbarch *gdbarch, CORE_ADDR sp,
4244 CORE_ADDR funaddr, struct value **args,
4245 int nargs, struct type *value_type,
4246 CORE_ADDR *real_pc, CORE_ADDR *bp_addr,
4247 struct regcache *regcache)
4248{
2c76a0c7 4249 static gdb_byte nop_insn[] = { 0, 0, 0, 0 };
2e81047f
MR
4250 CORE_ADDR nop_addr;
4251 CORE_ADDR bp_slot;
2c76a0c7
JB
4252
4253 /* Reserve enough room on the stack for our breakpoint instruction. */
2e81047f
MR
4254 bp_slot = sp - sizeof (nop_insn);
4255
4256 /* Return to microMIPS mode if calling microMIPS code to avoid
4257 triggering an address error exception on processors that only
4258 support microMIPS execution. */
4259 *bp_addr = (mips_pc_is_micromips (gdbarch, funaddr)
4260 ? make_compact_addr (bp_slot) : bp_slot);
2c76a0c7
JB
4261
4262 /* The breakpoint layer automatically adjusts the address of
4263 breakpoints inserted in a branch delay slot. With enough
4264 bad luck, the 4 bytes located just before our breakpoint
4265 instruction could look like a branch instruction, and thus
4266 trigger the adjustement, and break the function call entirely.
4267 So, we reserve those 4 bytes and write a nop instruction
4268 to prevent that from happening. */
2e81047f 4269 nop_addr = bp_slot - sizeof (nop_insn);
2c76a0c7
JB
4270 write_memory (nop_addr, nop_insn, sizeof (nop_insn));
4271 sp = mips_frame_align (gdbarch, nop_addr);
4272
4273 /* Inferior resumes at the function entry point. */
4274 *real_pc = funaddr;
4275
4276 return sp;
4277}
4278
f7ab6ec6 4279static CORE_ADDR
7d9b040b 4280mips_eabi_push_dummy_call (struct gdbarch *gdbarch, struct value *function,
6d82d43b
AC
4281 struct regcache *regcache, CORE_ADDR bp_addr,
4282 int nargs, struct value **args, CORE_ADDR sp,
4283 int struct_return, CORE_ADDR struct_addr)
c906108c
SS
4284{
4285 int argreg;
4286 int float_argreg;
4287 int argnum;
4288 int len = 0;
4289 int stack_offset = 0;
e17a4113 4290 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
7d9b040b 4291 CORE_ADDR func_addr = find_function_addr (function, NULL);
1a69e1e4 4292 int regsize = mips_abi_regsize (gdbarch);
c906108c 4293
25ab4790
AC
4294 /* For shared libraries, "t9" needs to point at the function
4295 address. */
4c7d22cb 4296 regcache_cooked_write_signed (regcache, MIPS_T9_REGNUM, func_addr);
25ab4790
AC
4297
4298 /* Set the return address register to point to the entry point of
4299 the program, where a breakpoint lies in wait. */
4c7d22cb 4300 regcache_cooked_write_signed (regcache, MIPS_RA_REGNUM, bp_addr);
25ab4790 4301
c906108c 4302 /* First ensure that the stack and structure return address (if any)
cb3d25d1
MS
4303 are properly aligned. The stack has to be at least 64-bit
4304 aligned even on 32-bit machines, because doubles must be 64-bit
4305 aligned. For n32 and n64, stack frames need to be 128-bit
4306 aligned, so we round to this widest known alignment. */
4307
5b03f266
AC
4308 sp = align_down (sp, 16);
4309 struct_addr = align_down (struct_addr, 16);
c5aa993b 4310
46e0f506 4311 /* Now make space on the stack for the args. We allocate more
c906108c 4312 than necessary for EABI, because the first few arguments are
46e0f506 4313 passed in registers, but that's OK. */
c906108c 4314 for (argnum = 0; argnum < nargs; argnum++)
1a69e1e4 4315 len += align_up (TYPE_LENGTH (value_type (args[argnum])), regsize);
5b03f266 4316 sp -= align_up (len, 16);
c906108c 4317
9ace0497 4318 if (mips_debug)
6d82d43b 4319 fprintf_unfiltered (gdb_stdlog,
5af949e3
UW
4320 "mips_eabi_push_dummy_call: sp=%s allocated %ld\n",
4321 paddress (gdbarch, sp), (long) align_up (len, 16));
9ace0497 4322
c906108c 4323 /* Initialize the integer and float register pointers. */
4c7d22cb 4324 argreg = MIPS_A0_REGNUM;
72a155b4 4325 float_argreg = mips_fpa0_regnum (gdbarch);
c906108c 4326
46e0f506 4327 /* The struct_return pointer occupies the first parameter-passing reg. */
c906108c 4328 if (struct_return)
9ace0497
AC
4329 {
4330 if (mips_debug)
4331 fprintf_unfiltered (gdb_stdlog,
025bb325
MS
4332 "mips_eabi_push_dummy_call: "
4333 "struct_return reg=%d %s\n",
5af949e3 4334 argreg, paddress (gdbarch, struct_addr));
9c9acae0 4335 regcache_cooked_write_unsigned (regcache, argreg++, struct_addr);
9ace0497 4336 }
c906108c
SS
4337
4338 /* Now load as many as possible of the first arguments into
4339 registers, and push the rest onto the stack. Loop thru args
4340 from first to last. */
4341 for (argnum = 0; argnum < nargs; argnum++)
4342 {
47a35522
MK
4343 const gdb_byte *val;
4344 gdb_byte valbuf[MAX_REGISTER_SIZE];
ea7c478f 4345 struct value *arg = args[argnum];
4991999e 4346 struct type *arg_type = check_typedef (value_type (arg));
c906108c
SS
4347 int len = TYPE_LENGTH (arg_type);
4348 enum type_code typecode = TYPE_CODE (arg_type);
4349
9ace0497
AC
4350 if (mips_debug)
4351 fprintf_unfiltered (gdb_stdlog,
25ab4790 4352 "mips_eabi_push_dummy_call: %d len=%d type=%d",
acdb74a0 4353 argnum + 1, len, (int) typecode);
9ace0497 4354
930bd0e0
KB
4355 /* Function pointer arguments to mips16 code need to be made into
4356 mips16 pointers. */
4357 if (typecode == TYPE_CODE_PTR
4358 && TYPE_CODE (TYPE_TARGET_TYPE (arg_type)) == TYPE_CODE_FUNC)
4359 {
4360 CORE_ADDR addr = extract_signed_integer (value_contents (arg),
4361 len, byte_order);
4cc0665f
MR
4362 if (mips_pc_is_mips (addr))
4363 val = value_contents (arg);
4364 else
930bd0e0
KB
4365 {
4366 store_signed_integer (valbuf, len, byte_order,
4cc0665f 4367 make_compact_addr (addr));
930bd0e0
KB
4368 val = valbuf;
4369 }
930bd0e0 4370 }
c906108c 4371 /* The EABI passes structures that do not fit in a register by
46e0f506 4372 reference. */
930bd0e0 4373 else if (len > regsize
9ace0497 4374 && (typecode == TYPE_CODE_STRUCT || typecode == TYPE_CODE_UNION))
c906108c 4375 {
e17a4113
UW
4376 store_unsigned_integer (valbuf, regsize, byte_order,
4377 value_address (arg));
c906108c 4378 typecode = TYPE_CODE_PTR;
1a69e1e4 4379 len = regsize;
c906108c 4380 val = valbuf;
9ace0497
AC
4381 if (mips_debug)
4382 fprintf_unfiltered (gdb_stdlog, " push");
c906108c
SS
4383 }
4384 else
47a35522 4385 val = value_contents (arg);
c906108c
SS
4386
4387 /* 32-bit ABIs always start floating point arguments in an
acdb74a0
AC
4388 even-numbered floating point register. Round the FP register
4389 up before the check to see if there are any FP registers
46e0f506
MS
4390 left. Non MIPS_EABI targets also pass the FP in the integer
4391 registers so also round up normal registers. */
74ed0bb4 4392 if (regsize < 8 && fp_register_arg_p (gdbarch, typecode, arg_type))
acdb74a0
AC
4393 {
4394 if ((float_argreg & 1))
4395 float_argreg++;
4396 }
c906108c
SS
4397
4398 /* Floating point arguments passed in registers have to be
4399 treated specially. On 32-bit architectures, doubles
c5aa993b
JM
4400 are passed in register pairs; the even register gets
4401 the low word, and the odd register gets the high word.
4402 On non-EABI processors, the first two floating point arguments are
4403 also copied to general registers, because MIPS16 functions
4404 don't use float registers for arguments. This duplication of
4405 arguments in general registers can't hurt non-MIPS16 functions
4406 because those registers are normally skipped. */
1012bd0e
EZ
4407 /* MIPS_EABI squeezes a struct that contains a single floating
4408 point value into an FP register instead of pushing it onto the
46e0f506 4409 stack. */
74ed0bb4
MD
4410 if (fp_register_arg_p (gdbarch, typecode, arg_type)
4411 && float_argreg <= MIPS_LAST_FP_ARG_REGNUM (gdbarch))
c906108c 4412 {
6da397e0
KB
4413 /* EABI32 will pass doubles in consecutive registers, even on
4414 64-bit cores. At one time, we used to check the size of
4415 `float_argreg' to determine whether or not to pass doubles
4416 in consecutive registers, but this is not sufficient for
4417 making the ABI determination. */
4418 if (len == 8 && mips_abi (gdbarch) == MIPS_ABI_EABI32)
c906108c 4419 {
72a155b4 4420 int low_offset = gdbarch_byte_order (gdbarch)
4c6b5505 4421 == BFD_ENDIAN_BIG ? 4 : 0;
a8852dc5 4422 long regval;
c906108c
SS
4423
4424 /* Write the low word of the double to the even register(s). */
a8852dc5
KB
4425 regval = extract_signed_integer (val + low_offset,
4426 4, byte_order);
9ace0497 4427 if (mips_debug)
acdb74a0 4428 fprintf_unfiltered (gdb_stdlog, " - fpreg=%d val=%s",
9ace0497 4429 float_argreg, phex (regval, 4));
a8852dc5 4430 regcache_cooked_write_signed (regcache, float_argreg++, regval);
c906108c
SS
4431
4432 /* Write the high word of the double to the odd register(s). */
a8852dc5
KB
4433 regval = extract_signed_integer (val + 4 - low_offset,
4434 4, byte_order);
9ace0497 4435 if (mips_debug)
acdb74a0 4436 fprintf_unfiltered (gdb_stdlog, " - fpreg=%d val=%s",
9ace0497 4437 float_argreg, phex (regval, 4));
a8852dc5 4438 regcache_cooked_write_signed (regcache, float_argreg++, regval);
c906108c
SS
4439 }
4440 else
4441 {
4442 /* This is a floating point value that fits entirely
4443 in a single register. */
53a5351d 4444 /* On 32 bit ABI's the float_argreg is further adjusted
6d82d43b 4445 above to ensure that it is even register aligned. */
a8852dc5 4446 LONGEST regval = extract_signed_integer (val, len, byte_order);
9ace0497 4447 if (mips_debug)
acdb74a0 4448 fprintf_unfiltered (gdb_stdlog, " - fpreg=%d val=%s",
9ace0497 4449 float_argreg, phex (regval, len));
a8852dc5 4450 regcache_cooked_write_signed (regcache, float_argreg++, regval);
c906108c
SS
4451 }
4452 }
4453 else
4454 {
4455 /* Copy the argument to general registers or the stack in
4456 register-sized pieces. Large arguments are split between
4457 registers and stack. */
1a69e1e4
DJ
4458 /* Note: structs whose size is not a multiple of regsize
4459 are treated specially: Irix cc passes
d5ac5a39
AC
4460 them in registers where gcc sometimes puts them on the
4461 stack. For maximum compatibility, we will put them in
4462 both places. */
1a69e1e4 4463 int odd_sized_struct = (len > regsize && len % regsize != 0);
46e0f506 4464
f09ded24 4465 /* Note: Floating-point values that didn't fit into an FP
6d82d43b 4466 register are only written to memory. */
c906108c
SS
4467 while (len > 0)
4468 {
ebafbe83 4469 /* Remember if the argument was written to the stack. */
566f0f7a 4470 int stack_used_p = 0;
1a69e1e4 4471 int partial_len = (len < regsize ? len : regsize);
c906108c 4472
acdb74a0
AC
4473 if (mips_debug)
4474 fprintf_unfiltered (gdb_stdlog, " -- partial=%d",
4475 partial_len);
4476
566f0f7a 4477 /* Write this portion of the argument to the stack. */
74ed0bb4 4478 if (argreg > MIPS_LAST_ARG_REGNUM (gdbarch)
f09ded24 4479 || odd_sized_struct
74ed0bb4 4480 || fp_register_arg_p (gdbarch, typecode, arg_type))
c906108c 4481 {
c906108c 4482 /* Should shorter than int integer values be
025bb325 4483 promoted to int before being stored? */
c906108c 4484 int longword_offset = 0;
9ace0497 4485 CORE_ADDR addr;
566f0f7a 4486 stack_used_p = 1;
72a155b4 4487 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
7a292a7a 4488 {
1a69e1e4 4489 if (regsize == 8
480d3dd2
AC
4490 && (typecode == TYPE_CODE_INT
4491 || typecode == TYPE_CODE_PTR
6d82d43b 4492 || typecode == TYPE_CODE_FLT) && len <= 4)
1a69e1e4 4493 longword_offset = regsize - len;
480d3dd2
AC
4494 else if ((typecode == TYPE_CODE_STRUCT
4495 || typecode == TYPE_CODE_UNION)
1a69e1e4
DJ
4496 && TYPE_LENGTH (arg_type) < regsize)
4497 longword_offset = regsize - len;
7a292a7a 4498 }
c5aa993b 4499
9ace0497
AC
4500 if (mips_debug)
4501 {
5af949e3
UW
4502 fprintf_unfiltered (gdb_stdlog, " - stack_offset=%s",
4503 paddress (gdbarch, stack_offset));
4504 fprintf_unfiltered (gdb_stdlog, " longword_offset=%s",
4505 paddress (gdbarch, longword_offset));
9ace0497 4506 }
361d1df0 4507
9ace0497
AC
4508 addr = sp + stack_offset + longword_offset;
4509
4510 if (mips_debug)
4511 {
4512 int i;
5af949e3
UW
4513 fprintf_unfiltered (gdb_stdlog, " @%s ",
4514 paddress (gdbarch, addr));
9ace0497
AC
4515 for (i = 0; i < partial_len; i++)
4516 {
6d82d43b 4517 fprintf_unfiltered (gdb_stdlog, "%02x",
cb3d25d1 4518 val[i] & 0xff);
9ace0497
AC
4519 }
4520 }
4521 write_memory (addr, val, partial_len);
c906108c
SS
4522 }
4523
f09ded24
AC
4524 /* Note!!! This is NOT an else clause. Odd sized
4525 structs may go thru BOTH paths. Floating point
46e0f506 4526 arguments will not. */
566f0f7a 4527 /* Write this portion of the argument to a general
6d82d43b 4528 purpose register. */
74ed0bb4
MD
4529 if (argreg <= MIPS_LAST_ARG_REGNUM (gdbarch)
4530 && !fp_register_arg_p (gdbarch, typecode, arg_type))
c906108c 4531 {
6d82d43b 4532 LONGEST regval =
a8852dc5 4533 extract_signed_integer (val, partial_len, byte_order);
c906108c 4534
9ace0497 4535 if (mips_debug)
acdb74a0 4536 fprintf_filtered (gdb_stdlog, " - reg=%d val=%s",
9ace0497 4537 argreg,
1a69e1e4 4538 phex (regval, regsize));
a8852dc5 4539 regcache_cooked_write_signed (regcache, argreg, regval);
c906108c 4540 argreg++;
c906108c 4541 }
c5aa993b 4542
c906108c
SS
4543 len -= partial_len;
4544 val += partial_len;
4545
b021a221
MS
4546 /* Compute the offset into the stack at which we will
4547 copy the next parameter.
566f0f7a 4548
566f0f7a 4549 In the new EABI (and the NABI32), the stack_offset
46e0f506 4550 only needs to be adjusted when it has been used. */
c906108c 4551
46e0f506 4552 if (stack_used_p)
1a69e1e4 4553 stack_offset += align_up (partial_len, regsize);
c906108c
SS
4554 }
4555 }
9ace0497
AC
4556 if (mips_debug)
4557 fprintf_unfiltered (gdb_stdlog, "\n");
c906108c
SS
4558 }
4559
f10683bb 4560 regcache_cooked_write_signed (regcache, MIPS_SP_REGNUM, sp);
310e9b6a 4561
0f71a2f6
JM
4562 /* Return adjusted stack pointer. */
4563 return sp;
4564}
4565
a1f5b845 4566/* Determine the return value convention being used. */
6d82d43b 4567
9c8fdbfa 4568static enum return_value_convention
6a3a010b 4569mips_eabi_return_value (struct gdbarch *gdbarch, struct value *function,
9c8fdbfa 4570 struct type *type, struct regcache *regcache,
47a35522 4571 gdb_byte *readbuf, const gdb_byte *writebuf)
6d82d43b 4572{
609ba780
JM
4573 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
4574 int fp_return_type = 0;
4575 int offset, regnum, xfer;
4576
9c8fdbfa
AC
4577 if (TYPE_LENGTH (type) > 2 * mips_abi_regsize (gdbarch))
4578 return RETURN_VALUE_STRUCT_CONVENTION;
609ba780
JM
4579
4580 /* Floating point type? */
4581 if (tdep->mips_fpu_type != MIPS_FPU_NONE)
4582 {
4583 if (TYPE_CODE (type) == TYPE_CODE_FLT)
4584 fp_return_type = 1;
4585 /* Structs with a single field of float type
4586 are returned in a floating point register. */
4587 if ((TYPE_CODE (type) == TYPE_CODE_STRUCT
4588 || TYPE_CODE (type) == TYPE_CODE_UNION)
4589 && TYPE_NFIELDS (type) == 1)
4590 {
4591 struct type *fieldtype = TYPE_FIELD_TYPE (type, 0);
4592
4593 if (TYPE_CODE (check_typedef (fieldtype)) == TYPE_CODE_FLT)
4594 fp_return_type = 1;
4595 }
4596 }
4597
4598 if (fp_return_type)
4599 {
4600 /* A floating-point value belongs in the least significant part
4601 of FP0/FP1. */
4602 if (mips_debug)
4603 fprintf_unfiltered (gdb_stderr, "Return float in $fp0\n");
4604 regnum = mips_regnum (gdbarch)->fp0;
4605 }
4606 else
4607 {
4608 /* An integer value goes in V0/V1. */
4609 if (mips_debug)
4610 fprintf_unfiltered (gdb_stderr, "Return scalar in $v0\n");
4611 regnum = MIPS_V0_REGNUM;
4612 }
4613 for (offset = 0;
4614 offset < TYPE_LENGTH (type);
4615 offset += mips_abi_regsize (gdbarch), regnum++)
4616 {
4617 xfer = mips_abi_regsize (gdbarch);
4618 if (offset + xfer > TYPE_LENGTH (type))
4619 xfer = TYPE_LENGTH (type) - offset;
4620 mips_xfer_register (gdbarch, regcache,
4621 gdbarch_num_regs (gdbarch) + regnum, xfer,
4622 gdbarch_byte_order (gdbarch), readbuf, writebuf,
4623 offset);
4624 }
4625
9c8fdbfa 4626 return RETURN_VALUE_REGISTER_CONVENTION;
6d82d43b
AC
4627}
4628
6d82d43b
AC
4629
4630/* N32/N64 ABI stuff. */
ebafbe83 4631
8d26208a
DJ
4632/* Search for a naturally aligned double at OFFSET inside a struct
4633 ARG_TYPE. The N32 / N64 ABIs pass these in floating point
4634 registers. */
4635
4636static int
74ed0bb4
MD
4637mips_n32n64_fp_arg_chunk_p (struct gdbarch *gdbarch, struct type *arg_type,
4638 int offset)
8d26208a
DJ
4639{
4640 int i;
4641
4642 if (TYPE_CODE (arg_type) != TYPE_CODE_STRUCT)
4643 return 0;
4644
74ed0bb4 4645 if (MIPS_FPU_TYPE (gdbarch) != MIPS_FPU_DOUBLE)
8d26208a
DJ
4646 return 0;
4647
4648 if (TYPE_LENGTH (arg_type) < offset + MIPS64_REGSIZE)
4649 return 0;
4650
4651 for (i = 0; i < TYPE_NFIELDS (arg_type); i++)
4652 {
4653 int pos;
4654 struct type *field_type;
4655
4656 /* We're only looking at normal fields. */
5bc60cfb 4657 if (field_is_static (&TYPE_FIELD (arg_type, i))
8d26208a
DJ
4658 || (TYPE_FIELD_BITPOS (arg_type, i) % 8) != 0)
4659 continue;
4660
4661 /* If we have gone past the offset, there is no double to pass. */
4662 pos = TYPE_FIELD_BITPOS (arg_type, i) / 8;
4663 if (pos > offset)
4664 return 0;
4665
4666 field_type = check_typedef (TYPE_FIELD_TYPE (arg_type, i));
4667
4668 /* If this field is entirely before the requested offset, go
4669 on to the next one. */
4670 if (pos + TYPE_LENGTH (field_type) <= offset)
4671 continue;
4672
4673 /* If this is our special aligned double, we can stop. */
4674 if (TYPE_CODE (field_type) == TYPE_CODE_FLT
4675 && TYPE_LENGTH (field_type) == MIPS64_REGSIZE)
4676 return 1;
4677
4678 /* This field starts at or before the requested offset, and
4679 overlaps it. If it is a structure, recurse inwards. */
74ed0bb4 4680 return mips_n32n64_fp_arg_chunk_p (gdbarch, field_type, offset - pos);
8d26208a
DJ
4681 }
4682
4683 return 0;
4684}
4685
f7ab6ec6 4686static CORE_ADDR
7d9b040b 4687mips_n32n64_push_dummy_call (struct gdbarch *gdbarch, struct value *function,
6d82d43b
AC
4688 struct regcache *regcache, CORE_ADDR bp_addr,
4689 int nargs, struct value **args, CORE_ADDR sp,
4690 int struct_return, CORE_ADDR struct_addr)
cb3d25d1
MS
4691{
4692 int argreg;
4693 int float_argreg;
4694 int argnum;
4695 int len = 0;
4696 int stack_offset = 0;
e17a4113 4697 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
7d9b040b 4698 CORE_ADDR func_addr = find_function_addr (function, NULL);
cb3d25d1 4699
25ab4790
AC
4700 /* For shared libraries, "t9" needs to point at the function
4701 address. */
4c7d22cb 4702 regcache_cooked_write_signed (regcache, MIPS_T9_REGNUM, func_addr);
25ab4790
AC
4703
4704 /* Set the return address register to point to the entry point of
4705 the program, where a breakpoint lies in wait. */
4c7d22cb 4706 regcache_cooked_write_signed (regcache, MIPS_RA_REGNUM, bp_addr);
25ab4790 4707
cb3d25d1
MS
4708 /* First ensure that the stack and structure return address (if any)
4709 are properly aligned. The stack has to be at least 64-bit
4710 aligned even on 32-bit machines, because doubles must be 64-bit
4711 aligned. For n32 and n64, stack frames need to be 128-bit
4712 aligned, so we round to this widest known alignment. */
4713
5b03f266
AC
4714 sp = align_down (sp, 16);
4715 struct_addr = align_down (struct_addr, 16);
cb3d25d1
MS
4716
4717 /* Now make space on the stack for the args. */
4718 for (argnum = 0; argnum < nargs; argnum++)
1a69e1e4 4719 len += align_up (TYPE_LENGTH (value_type (args[argnum])), MIPS64_REGSIZE);
5b03f266 4720 sp -= align_up (len, 16);
cb3d25d1
MS
4721
4722 if (mips_debug)
6d82d43b 4723 fprintf_unfiltered (gdb_stdlog,
5af949e3
UW
4724 "mips_n32n64_push_dummy_call: sp=%s allocated %ld\n",
4725 paddress (gdbarch, sp), (long) align_up (len, 16));
cb3d25d1
MS
4726
4727 /* Initialize the integer and float register pointers. */
4c7d22cb 4728 argreg = MIPS_A0_REGNUM;
72a155b4 4729 float_argreg = mips_fpa0_regnum (gdbarch);
cb3d25d1 4730
46e0f506 4731 /* The struct_return pointer occupies the first parameter-passing reg. */
cb3d25d1
MS
4732 if (struct_return)
4733 {
4734 if (mips_debug)
4735 fprintf_unfiltered (gdb_stdlog,
025bb325
MS
4736 "mips_n32n64_push_dummy_call: "
4737 "struct_return reg=%d %s\n",
5af949e3 4738 argreg, paddress (gdbarch, struct_addr));
9c9acae0 4739 regcache_cooked_write_unsigned (regcache, argreg++, struct_addr);
cb3d25d1
MS
4740 }
4741
4742 /* Now load as many as possible of the first arguments into
4743 registers, and push the rest onto the stack. Loop thru args
4744 from first to last. */
4745 for (argnum = 0; argnum < nargs; argnum++)
4746 {
47a35522 4747 const gdb_byte *val;
cb3d25d1 4748 struct value *arg = args[argnum];
4991999e 4749 struct type *arg_type = check_typedef (value_type (arg));
cb3d25d1
MS
4750 int len = TYPE_LENGTH (arg_type);
4751 enum type_code typecode = TYPE_CODE (arg_type);
4752
4753 if (mips_debug)
4754 fprintf_unfiltered (gdb_stdlog,
25ab4790 4755 "mips_n32n64_push_dummy_call: %d len=%d type=%d",
cb3d25d1
MS
4756 argnum + 1, len, (int) typecode);
4757
47a35522 4758 val = value_contents (arg);
cb3d25d1 4759
5b68030f
JM
4760 /* A 128-bit long double value requires an even-odd pair of
4761 floating-point registers. */
4762 if (len == 16
4763 && fp_register_arg_p (gdbarch, typecode, arg_type)
4764 && (float_argreg & 1))
4765 {
4766 float_argreg++;
4767 argreg++;
4768 }
4769
74ed0bb4
MD
4770 if (fp_register_arg_p (gdbarch, typecode, arg_type)
4771 && argreg <= MIPS_LAST_ARG_REGNUM (gdbarch))
cb3d25d1
MS
4772 {
4773 /* This is a floating point value that fits entirely
5b68030f
JM
4774 in a single register or a pair of registers. */
4775 int reglen = (len <= MIPS64_REGSIZE ? len : MIPS64_REGSIZE);
e17a4113 4776 LONGEST regval = extract_unsigned_integer (val, reglen, byte_order);
cb3d25d1
MS
4777 if (mips_debug)
4778 fprintf_unfiltered (gdb_stdlog, " - fpreg=%d val=%s",
5b68030f 4779 float_argreg, phex (regval, reglen));
8d26208a 4780 regcache_cooked_write_unsigned (regcache, float_argreg, regval);
cb3d25d1
MS
4781
4782 if (mips_debug)
4783 fprintf_unfiltered (gdb_stdlog, " - reg=%d val=%s",
5b68030f 4784 argreg, phex (regval, reglen));
9c9acae0 4785 regcache_cooked_write_unsigned (regcache, argreg, regval);
8d26208a
DJ
4786 float_argreg++;
4787 argreg++;
5b68030f
JM
4788 if (len == 16)
4789 {
e17a4113
UW
4790 regval = extract_unsigned_integer (val + reglen,
4791 reglen, byte_order);
5b68030f
JM
4792 if (mips_debug)
4793 fprintf_unfiltered (gdb_stdlog, " - fpreg=%d val=%s",
4794 float_argreg, phex (regval, reglen));
4795 regcache_cooked_write_unsigned (regcache, float_argreg, regval);
4796
4797 if (mips_debug)
4798 fprintf_unfiltered (gdb_stdlog, " - reg=%d val=%s",
4799 argreg, phex (regval, reglen));
4800 regcache_cooked_write_unsigned (regcache, argreg, regval);
4801 float_argreg++;
4802 argreg++;
4803 }
cb3d25d1
MS
4804 }
4805 else
4806 {
4807 /* Copy the argument to general registers or the stack in
4808 register-sized pieces. Large arguments are split between
4809 registers and stack. */
ab2e1992
MR
4810 /* For N32/N64, structs, unions, or other composite types are
4811 treated as a sequence of doublewords, and are passed in integer
4812 or floating point registers as though they were simple scalar
4813 parameters to the extent that they fit, with any excess on the
4814 stack packed according to the normal memory layout of the
4815 object.
4816 The caller does not reserve space for the register arguments;
4817 the callee is responsible for reserving it if required. */
cb3d25d1 4818 /* Note: Floating-point values that didn't fit into an FP
6d82d43b 4819 register are only written to memory. */
cb3d25d1
MS
4820 while (len > 0)
4821 {
ad018eee 4822 /* Remember if the argument was written to the stack. */
cb3d25d1 4823 int stack_used_p = 0;
1a69e1e4 4824 int partial_len = (len < MIPS64_REGSIZE ? len : MIPS64_REGSIZE);
cb3d25d1
MS
4825
4826 if (mips_debug)
4827 fprintf_unfiltered (gdb_stdlog, " -- partial=%d",
4828 partial_len);
4829
74ed0bb4
MD
4830 if (fp_register_arg_p (gdbarch, typecode, arg_type))
4831 gdb_assert (argreg > MIPS_LAST_ARG_REGNUM (gdbarch));
8d26208a 4832
cb3d25d1 4833 /* Write this portion of the argument to the stack. */
74ed0bb4 4834 if (argreg > MIPS_LAST_ARG_REGNUM (gdbarch))
cb3d25d1
MS
4835 {
4836 /* Should shorter than int integer values be
025bb325 4837 promoted to int before being stored? */
cb3d25d1
MS
4838 int longword_offset = 0;
4839 CORE_ADDR addr;
4840 stack_used_p = 1;
72a155b4 4841 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
cb3d25d1 4842 {
1a69e1e4 4843 if ((typecode == TYPE_CODE_INT
5b68030f 4844 || typecode == TYPE_CODE_PTR)
1a69e1e4
DJ
4845 && len <= 4)
4846 longword_offset = MIPS64_REGSIZE - len;
cb3d25d1
MS
4847 }
4848
4849 if (mips_debug)
4850 {
5af949e3
UW
4851 fprintf_unfiltered (gdb_stdlog, " - stack_offset=%s",
4852 paddress (gdbarch, stack_offset));
4853 fprintf_unfiltered (gdb_stdlog, " longword_offset=%s",
4854 paddress (gdbarch, longword_offset));
cb3d25d1
MS
4855 }
4856
4857 addr = sp + stack_offset + longword_offset;
4858
4859 if (mips_debug)
4860 {
4861 int i;
5af949e3
UW
4862 fprintf_unfiltered (gdb_stdlog, " @%s ",
4863 paddress (gdbarch, addr));
cb3d25d1
MS
4864 for (i = 0; i < partial_len; i++)
4865 {
6d82d43b 4866 fprintf_unfiltered (gdb_stdlog, "%02x",
cb3d25d1
MS
4867 val[i] & 0xff);
4868 }
4869 }
4870 write_memory (addr, val, partial_len);
4871 }
4872
4873 /* Note!!! This is NOT an else clause. Odd sized
8d26208a 4874 structs may go thru BOTH paths. */
cb3d25d1 4875 /* Write this portion of the argument to a general
6d82d43b 4876 purpose register. */
74ed0bb4 4877 if (argreg <= MIPS_LAST_ARG_REGNUM (gdbarch))
cb3d25d1 4878 {
5863b5d5
MR
4879 LONGEST regval;
4880
4881 /* Sign extend pointers, 32-bit integers and signed
4882 16-bit and 8-bit integers; everything else is taken
4883 as is. */
4884
4885 if ((partial_len == 4
4886 && (typecode == TYPE_CODE_PTR
4887 || typecode == TYPE_CODE_INT))
4888 || (partial_len < 4
4889 && typecode == TYPE_CODE_INT
4890 && !TYPE_UNSIGNED (arg_type)))
e17a4113
UW
4891 regval = extract_signed_integer (val, partial_len,
4892 byte_order);
5863b5d5 4893 else
e17a4113
UW
4894 regval = extract_unsigned_integer (val, partial_len,
4895 byte_order);
cb3d25d1
MS
4896
4897 /* A non-floating-point argument being passed in a
4898 general register. If a struct or union, and if
4899 the remaining length is smaller than the register
4900 size, we have to adjust the register value on
4901 big endian targets.
4902
4903 It does not seem to be necessary to do the
1a69e1e4 4904 same for integral types. */
cb3d25d1 4905
72a155b4 4906 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG
1a69e1e4 4907 && partial_len < MIPS64_REGSIZE
06f9a1af
MR
4908 && (typecode == TYPE_CODE_STRUCT
4909 || typecode == TYPE_CODE_UNION))
1a69e1e4 4910 regval <<= ((MIPS64_REGSIZE - partial_len)
9ecf7166 4911 * TARGET_CHAR_BIT);
cb3d25d1
MS
4912
4913 if (mips_debug)
4914 fprintf_filtered (gdb_stdlog, " - reg=%d val=%s",
4915 argreg,
1a69e1e4 4916 phex (regval, MIPS64_REGSIZE));
9c9acae0 4917 regcache_cooked_write_unsigned (regcache, argreg, regval);
8d26208a 4918
74ed0bb4 4919 if (mips_n32n64_fp_arg_chunk_p (gdbarch, arg_type,
8d26208a
DJ
4920 TYPE_LENGTH (arg_type) - len))
4921 {
4922 if (mips_debug)
4923 fprintf_filtered (gdb_stdlog, " - fpreg=%d val=%s",
4924 float_argreg,
4925 phex (regval, MIPS64_REGSIZE));
4926 regcache_cooked_write_unsigned (regcache, float_argreg,
4927 regval);
4928 }
4929
4930 float_argreg++;
cb3d25d1
MS
4931 argreg++;
4932 }
4933
4934 len -= partial_len;
4935 val += partial_len;
4936
b021a221
MS
4937 /* Compute the offset into the stack at which we will
4938 copy the next parameter.
cb3d25d1
MS
4939
4940 In N32 (N64?), the stack_offset only needs to be
4941 adjusted when it has been used. */
4942
4943 if (stack_used_p)
1a69e1e4 4944 stack_offset += align_up (partial_len, MIPS64_REGSIZE);
cb3d25d1
MS
4945 }
4946 }
4947 if (mips_debug)
4948 fprintf_unfiltered (gdb_stdlog, "\n");
4949 }
4950
f10683bb 4951 regcache_cooked_write_signed (regcache, MIPS_SP_REGNUM, sp);
310e9b6a 4952
cb3d25d1
MS
4953 /* Return adjusted stack pointer. */
4954 return sp;
4955}
4956
6d82d43b 4957static enum return_value_convention
6a3a010b 4958mips_n32n64_return_value (struct gdbarch *gdbarch, struct value *function,
6d82d43b 4959 struct type *type, struct regcache *regcache,
47a35522 4960 gdb_byte *readbuf, const gdb_byte *writebuf)
ebafbe83 4961{
72a155b4 4962 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
b18bb924
MR
4963
4964 /* From MIPSpro N32 ABI Handbook, Document Number: 007-2816-004
4965
4966 Function results are returned in $2 (and $3 if needed), or $f0 (and $f2
4967 if needed), as appropriate for the type. Composite results (struct,
4968 union, or array) are returned in $2/$f0 and $3/$f2 according to the
4969 following rules:
4970
4971 * A struct with only one or two floating point fields is returned in $f0
4972 (and $f2 if necessary). This is a generalization of the Fortran COMPLEX
4973 case.
4974
f08877ba 4975 * Any other composite results of at most 128 bits are returned in
b18bb924
MR
4976 $2 (first 64 bits) and $3 (remainder, if necessary).
4977
4978 * Larger composite results are handled by converting the function to a
4979 procedure with an implicit first parameter, which is a pointer to an area
4980 reserved by the caller to receive the result. [The o32-bit ABI requires
4981 that all composite results be handled by conversion to implicit first
4982 parameters. The MIPS/SGI Fortran implementation has always made a
4983 specific exception to return COMPLEX results in the floating point
4984 registers.] */
4985
f08877ba 4986 if (TYPE_LENGTH (type) > 2 * MIPS64_REGSIZE)
6d82d43b 4987 return RETURN_VALUE_STRUCT_CONVENTION;
d05f6826
DJ
4988 else if (TYPE_CODE (type) == TYPE_CODE_FLT
4989 && TYPE_LENGTH (type) == 16
4990 && tdep->mips_fpu_type != MIPS_FPU_NONE)
4991 {
4992 /* A 128-bit floating-point value fills both $f0 and $f2. The
4993 two registers are used in the same as memory order, so the
4994 eight bytes with the lower memory address are in $f0. */
4995 if (mips_debug)
4996 fprintf_unfiltered (gdb_stderr, "Return float in $f0 and $f2\n");
ba32f989 4997 mips_xfer_register (gdbarch, regcache,
dca9aa3a
MR
4998 (gdbarch_num_regs (gdbarch)
4999 + mips_regnum (gdbarch)->fp0),
72a155b4 5000 8, gdbarch_byte_order (gdbarch),
4c6b5505 5001 readbuf, writebuf, 0);
ba32f989 5002 mips_xfer_register (gdbarch, regcache,
dca9aa3a
MR
5003 (gdbarch_num_regs (gdbarch)
5004 + mips_regnum (gdbarch)->fp0 + 2),
72a155b4 5005 8, gdbarch_byte_order (gdbarch),
4c6b5505 5006 readbuf ? readbuf + 8 : readbuf,
d05f6826
DJ
5007 writebuf ? writebuf + 8 : writebuf, 0);
5008 return RETURN_VALUE_REGISTER_CONVENTION;
5009 }
6d82d43b
AC
5010 else if (TYPE_CODE (type) == TYPE_CODE_FLT
5011 && tdep->mips_fpu_type != MIPS_FPU_NONE)
5012 {
59aa1faa 5013 /* A single or double floating-point value that fits in FP0. */
6d82d43b
AC
5014 if (mips_debug)
5015 fprintf_unfiltered (gdb_stderr, "Return float in $fp0\n");
ba32f989 5016 mips_xfer_register (gdbarch, regcache,
dca9aa3a
MR
5017 (gdbarch_num_regs (gdbarch)
5018 + mips_regnum (gdbarch)->fp0),
6d82d43b 5019 TYPE_LENGTH (type),
72a155b4 5020 gdbarch_byte_order (gdbarch),
4c6b5505 5021 readbuf, writebuf, 0);
6d82d43b
AC
5022 return RETURN_VALUE_REGISTER_CONVENTION;
5023 }
5024 else if (TYPE_CODE (type) == TYPE_CODE_STRUCT
5025 && TYPE_NFIELDS (type) <= 2
5026 && TYPE_NFIELDS (type) >= 1
5027 && ((TYPE_NFIELDS (type) == 1
b18bb924 5028 && (TYPE_CODE (check_typedef (TYPE_FIELD_TYPE (type, 0)))
6d82d43b
AC
5029 == TYPE_CODE_FLT))
5030 || (TYPE_NFIELDS (type) == 2
b18bb924 5031 && (TYPE_CODE (check_typedef (TYPE_FIELD_TYPE (type, 0)))
6d82d43b 5032 == TYPE_CODE_FLT)
b18bb924 5033 && (TYPE_CODE (check_typedef (TYPE_FIELD_TYPE (type, 1)))
5b68030f 5034 == TYPE_CODE_FLT))))
6d82d43b
AC
5035 {
5036 /* A struct that contains one or two floats. Each value is part
5037 in the least significant part of their floating point
5b68030f 5038 register (or GPR, for soft float). */
6d82d43b
AC
5039 int regnum;
5040 int field;
5b68030f
JM
5041 for (field = 0, regnum = (tdep->mips_fpu_type != MIPS_FPU_NONE
5042 ? mips_regnum (gdbarch)->fp0
5043 : MIPS_V0_REGNUM);
6d82d43b
AC
5044 field < TYPE_NFIELDS (type); field++, regnum += 2)
5045 {
5046 int offset = (FIELD_BITPOS (TYPE_FIELDS (type)[field])
5047 / TARGET_CHAR_BIT);
5048 if (mips_debug)
5049 fprintf_unfiltered (gdb_stderr, "Return float struct+%d\n",
5050 offset);
5b68030f
JM
5051 if (TYPE_LENGTH (TYPE_FIELD_TYPE (type, field)) == 16)
5052 {
5053 /* A 16-byte long double field goes in two consecutive
5054 registers. */
5055 mips_xfer_register (gdbarch, regcache,
5056 gdbarch_num_regs (gdbarch) + regnum,
5057 8,
5058 gdbarch_byte_order (gdbarch),
5059 readbuf, writebuf, offset);
5060 mips_xfer_register (gdbarch, regcache,
5061 gdbarch_num_regs (gdbarch) + regnum + 1,
5062 8,
5063 gdbarch_byte_order (gdbarch),
5064 readbuf, writebuf, offset + 8);
5065 }
5066 else
5067 mips_xfer_register (gdbarch, regcache,
5068 gdbarch_num_regs (gdbarch) + regnum,
5069 TYPE_LENGTH (TYPE_FIELD_TYPE (type, field)),
5070 gdbarch_byte_order (gdbarch),
5071 readbuf, writebuf, offset);
6d82d43b
AC
5072 }
5073 return RETURN_VALUE_REGISTER_CONVENTION;
5074 }
5075 else if (TYPE_CODE (type) == TYPE_CODE_STRUCT
f08877ba
JB
5076 || TYPE_CODE (type) == TYPE_CODE_UNION
5077 || TYPE_CODE (type) == TYPE_CODE_ARRAY)
6d82d43b 5078 {
f08877ba 5079 /* A composite type. Extract the left justified value,
6d82d43b
AC
5080 regardless of the byte order. I.e. DO NOT USE
5081 mips_xfer_lower. */
5082 int offset;
5083 int regnum;
4c7d22cb 5084 for (offset = 0, regnum = MIPS_V0_REGNUM;
6d82d43b 5085 offset < TYPE_LENGTH (type);
72a155b4 5086 offset += register_size (gdbarch, regnum), regnum++)
6d82d43b 5087 {
72a155b4 5088 int xfer = register_size (gdbarch, regnum);
6d82d43b
AC
5089 if (offset + xfer > TYPE_LENGTH (type))
5090 xfer = TYPE_LENGTH (type) - offset;
5091 if (mips_debug)
5092 fprintf_unfiltered (gdb_stderr, "Return struct+%d:%d in $%d\n",
5093 offset, xfer, regnum);
ba32f989
DJ
5094 mips_xfer_register (gdbarch, regcache,
5095 gdbarch_num_regs (gdbarch) + regnum,
72a155b4
UW
5096 xfer, BFD_ENDIAN_UNKNOWN, readbuf, writebuf,
5097 offset);
6d82d43b
AC
5098 }
5099 return RETURN_VALUE_REGISTER_CONVENTION;
5100 }
5101 else
5102 {
5103 /* A scalar extract each part but least-significant-byte
5104 justified. */
5105 int offset;
5106 int regnum;
4c7d22cb 5107 for (offset = 0, regnum = MIPS_V0_REGNUM;
6d82d43b 5108 offset < TYPE_LENGTH (type);
72a155b4 5109 offset += register_size (gdbarch, regnum), regnum++)
6d82d43b 5110 {
72a155b4 5111 int xfer = register_size (gdbarch, regnum);
6d82d43b
AC
5112 if (offset + xfer > TYPE_LENGTH (type))
5113 xfer = TYPE_LENGTH (type) - offset;
5114 if (mips_debug)
5115 fprintf_unfiltered (gdb_stderr, "Return scalar+%d:%d in $%d\n",
5116 offset, xfer, regnum);
ba32f989
DJ
5117 mips_xfer_register (gdbarch, regcache,
5118 gdbarch_num_regs (gdbarch) + regnum,
72a155b4 5119 xfer, gdbarch_byte_order (gdbarch),
4c6b5505 5120 readbuf, writebuf, offset);
6d82d43b
AC
5121 }
5122 return RETURN_VALUE_REGISTER_CONVENTION;
5123 }
5124}
5125
6a3a010b
MR
5126/* Which registers to use for passing floating-point values between
5127 function calls, one of floating-point, general and both kinds of
5128 registers. O32 and O64 use different register kinds for standard
5129 MIPS and MIPS16 code; to make the handling of cases where we may
5130 not know what kind of code is being used (e.g. no debug information)
5131 easier we sometimes use both kinds. */
5132
5133enum mips_fval_reg
5134{
5135 mips_fval_fpr,
5136 mips_fval_gpr,
5137 mips_fval_both
5138};
5139
6d82d43b
AC
5140/* O32 ABI stuff. */
5141
5142static CORE_ADDR
7d9b040b 5143mips_o32_push_dummy_call (struct gdbarch *gdbarch, struct value *function,
6d82d43b
AC
5144 struct regcache *regcache, CORE_ADDR bp_addr,
5145 int nargs, struct value **args, CORE_ADDR sp,
5146 int struct_return, CORE_ADDR struct_addr)
5147{
5148 int argreg;
5149 int float_argreg;
5150 int argnum;
5151 int len = 0;
5152 int stack_offset = 0;
e17a4113 5153 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
7d9b040b 5154 CORE_ADDR func_addr = find_function_addr (function, NULL);
6d82d43b
AC
5155
5156 /* For shared libraries, "t9" needs to point at the function
5157 address. */
4c7d22cb 5158 regcache_cooked_write_signed (regcache, MIPS_T9_REGNUM, func_addr);
6d82d43b
AC
5159
5160 /* Set the return address register to point to the entry point of
5161 the program, where a breakpoint lies in wait. */
4c7d22cb 5162 regcache_cooked_write_signed (regcache, MIPS_RA_REGNUM, bp_addr);
6d82d43b
AC
5163
5164 /* First ensure that the stack and structure return address (if any)
5165 are properly aligned. The stack has to be at least 64-bit
5166 aligned even on 32-bit machines, because doubles must be 64-bit
ebafbe83
MS
5167 aligned. For n32 and n64, stack frames need to be 128-bit
5168 aligned, so we round to this widest known alignment. */
5169
5b03f266
AC
5170 sp = align_down (sp, 16);
5171 struct_addr = align_down (struct_addr, 16);
ebafbe83
MS
5172
5173 /* Now make space on the stack for the args. */
5174 for (argnum = 0; argnum < nargs; argnum++)
968b5391
MR
5175 {
5176 struct type *arg_type = check_typedef (value_type (args[argnum]));
968b5391
MR
5177
5178 /* Align to double-word if necessary. */
2afd3f0a 5179 if (mips_type_needs_double_align (arg_type))
1a69e1e4 5180 len = align_up (len, MIPS32_REGSIZE * 2);
968b5391 5181 /* Allocate space on the stack. */
354ecfd5 5182 len += align_up (TYPE_LENGTH (arg_type), MIPS32_REGSIZE);
968b5391 5183 }
5b03f266 5184 sp -= align_up (len, 16);
ebafbe83
MS
5185
5186 if (mips_debug)
6d82d43b 5187 fprintf_unfiltered (gdb_stdlog,
5af949e3
UW
5188 "mips_o32_push_dummy_call: sp=%s allocated %ld\n",
5189 paddress (gdbarch, sp), (long) align_up (len, 16));
ebafbe83
MS
5190
5191 /* Initialize the integer and float register pointers. */
4c7d22cb 5192 argreg = MIPS_A0_REGNUM;
72a155b4 5193 float_argreg = mips_fpa0_regnum (gdbarch);
ebafbe83 5194
bcb0cc15 5195 /* The struct_return pointer occupies the first parameter-passing reg. */
ebafbe83
MS
5196 if (struct_return)
5197 {
5198 if (mips_debug)
5199 fprintf_unfiltered (gdb_stdlog,
025bb325
MS
5200 "mips_o32_push_dummy_call: "
5201 "struct_return reg=%d %s\n",
5af949e3 5202 argreg, paddress (gdbarch, struct_addr));
9c9acae0 5203 regcache_cooked_write_unsigned (regcache, argreg++, struct_addr);
1a69e1e4 5204 stack_offset += MIPS32_REGSIZE;
ebafbe83
MS
5205 }
5206
5207 /* Now load as many as possible of the first arguments into
5208 registers, and push the rest onto the stack. Loop thru args
5209 from first to last. */
5210 for (argnum = 0; argnum < nargs; argnum++)
5211 {
47a35522 5212 const gdb_byte *val;
ebafbe83 5213 struct value *arg = args[argnum];
4991999e 5214 struct type *arg_type = check_typedef (value_type (arg));
ebafbe83
MS
5215 int len = TYPE_LENGTH (arg_type);
5216 enum type_code typecode = TYPE_CODE (arg_type);
5217
5218 if (mips_debug)
5219 fprintf_unfiltered (gdb_stdlog,
25ab4790 5220 "mips_o32_push_dummy_call: %d len=%d type=%d",
46cac009
AC
5221 argnum + 1, len, (int) typecode);
5222
47a35522 5223 val = value_contents (arg);
46cac009
AC
5224
5225 /* 32-bit ABIs always start floating point arguments in an
5226 even-numbered floating point register. Round the FP register
5227 up before the check to see if there are any FP registers
6a3a010b
MR
5228 left. O32 targets also pass the FP in the integer registers
5229 so also round up normal registers. */
74ed0bb4 5230 if (fp_register_arg_p (gdbarch, typecode, arg_type))
46cac009
AC
5231 {
5232 if ((float_argreg & 1))
5233 float_argreg++;
5234 }
5235
5236 /* Floating point arguments passed in registers have to be
6a3a010b
MR
5237 treated specially. On 32-bit architectures, doubles are
5238 passed in register pairs; the even FP register gets the
5239 low word, and the odd FP register gets the high word.
5240 On O32, the first two floating point arguments are also
5241 copied to general registers, following their memory order,
5242 because MIPS16 functions don't use float registers for
5243 arguments. This duplication of arguments in general
5244 registers can't hurt non-MIPS16 functions, because those
5245 registers are normally skipped. */
46cac009 5246
74ed0bb4
MD
5247 if (fp_register_arg_p (gdbarch, typecode, arg_type)
5248 && float_argreg <= MIPS_LAST_FP_ARG_REGNUM (gdbarch))
46cac009 5249 {
8b07f6d8 5250 if (register_size (gdbarch, float_argreg) < 8 && len == 8)
46cac009 5251 {
6a3a010b
MR
5252 int freg_offset = gdbarch_byte_order (gdbarch)
5253 == BFD_ENDIAN_BIG ? 1 : 0;
46cac009
AC
5254 unsigned long regval;
5255
6a3a010b
MR
5256 /* First word. */
5257 regval = extract_unsigned_integer (val, 4, byte_order);
46cac009
AC
5258 if (mips_debug)
5259 fprintf_unfiltered (gdb_stdlog, " - fpreg=%d val=%s",
6a3a010b
MR
5260 float_argreg + freg_offset,
5261 phex (regval, 4));
025bb325 5262 regcache_cooked_write_unsigned (regcache,
6a3a010b
MR
5263 float_argreg++ + freg_offset,
5264 regval);
46cac009
AC
5265 if (mips_debug)
5266 fprintf_unfiltered (gdb_stdlog, " - reg=%d val=%s",
5267 argreg, phex (regval, 4));
9c9acae0 5268 regcache_cooked_write_unsigned (regcache, argreg++, regval);
46cac009 5269
6a3a010b
MR
5270 /* Second word. */
5271 regval = extract_unsigned_integer (val + 4, 4, byte_order);
46cac009
AC
5272 if (mips_debug)
5273 fprintf_unfiltered (gdb_stdlog, " - fpreg=%d val=%s",
6a3a010b
MR
5274 float_argreg - freg_offset,
5275 phex (regval, 4));
025bb325 5276 regcache_cooked_write_unsigned (regcache,
6a3a010b
MR
5277 float_argreg++ - freg_offset,
5278 regval);
46cac009
AC
5279 if (mips_debug)
5280 fprintf_unfiltered (gdb_stdlog, " - reg=%d val=%s",
5281 argreg, phex (regval, 4));
9c9acae0 5282 regcache_cooked_write_unsigned (regcache, argreg++, regval);
46cac009
AC
5283 }
5284 else
5285 {
5286 /* This is a floating point value that fits entirely
5287 in a single register. */
5288 /* On 32 bit ABI's the float_argreg is further adjusted
6d82d43b 5289 above to ensure that it is even register aligned. */
e17a4113 5290 LONGEST regval = extract_unsigned_integer (val, len, byte_order);
46cac009
AC
5291 if (mips_debug)
5292 fprintf_unfiltered (gdb_stdlog, " - fpreg=%d val=%s",
5293 float_argreg, phex (regval, len));
025bb325
MS
5294 regcache_cooked_write_unsigned (regcache,
5295 float_argreg++, regval);
5b68030f
JM
5296 /* Although two FP registers are reserved for each
5297 argument, only one corresponding integer register is
5298 reserved. */
46cac009
AC
5299 if (mips_debug)
5300 fprintf_unfiltered (gdb_stdlog, " - reg=%d val=%s",
5301 argreg, phex (regval, len));
5b68030f 5302 regcache_cooked_write_unsigned (regcache, argreg++, regval);
46cac009
AC
5303 }
5304 /* Reserve space for the FP register. */
1a69e1e4 5305 stack_offset += align_up (len, MIPS32_REGSIZE);
46cac009
AC
5306 }
5307 else
5308 {
5309 /* Copy the argument to general registers or the stack in
5310 register-sized pieces. Large arguments are split between
5311 registers and stack. */
1a69e1e4
DJ
5312 /* Note: structs whose size is not a multiple of MIPS32_REGSIZE
5313 are treated specially: Irix cc passes
d5ac5a39
AC
5314 them in registers where gcc sometimes puts them on the
5315 stack. For maximum compatibility, we will put them in
5316 both places. */
1a69e1e4
DJ
5317 int odd_sized_struct = (len > MIPS32_REGSIZE
5318 && len % MIPS32_REGSIZE != 0);
46cac009
AC
5319 /* Structures should be aligned to eight bytes (even arg registers)
5320 on MIPS_ABI_O32, if their first member has double precision. */
2afd3f0a 5321 if (mips_type_needs_double_align (arg_type))
46cac009
AC
5322 {
5323 if ((argreg & 1))
968b5391
MR
5324 {
5325 argreg++;
1a69e1e4 5326 stack_offset += MIPS32_REGSIZE;
968b5391 5327 }
46cac009 5328 }
46cac009
AC
5329 while (len > 0)
5330 {
5331 /* Remember if the argument was written to the stack. */
5332 int stack_used_p = 0;
1a69e1e4 5333 int partial_len = (len < MIPS32_REGSIZE ? len : MIPS32_REGSIZE);
46cac009
AC
5334
5335 if (mips_debug)
5336 fprintf_unfiltered (gdb_stdlog, " -- partial=%d",
5337 partial_len);
5338
5339 /* Write this portion of the argument to the stack. */
74ed0bb4 5340 if (argreg > MIPS_LAST_ARG_REGNUM (gdbarch)
968b5391 5341 || odd_sized_struct)
46cac009
AC
5342 {
5343 /* Should shorter than int integer values be
025bb325 5344 promoted to int before being stored? */
46cac009
AC
5345 int longword_offset = 0;
5346 CORE_ADDR addr;
5347 stack_used_p = 1;
46cac009
AC
5348
5349 if (mips_debug)
5350 {
5af949e3
UW
5351 fprintf_unfiltered (gdb_stdlog, " - stack_offset=%s",
5352 paddress (gdbarch, stack_offset));
5353 fprintf_unfiltered (gdb_stdlog, " longword_offset=%s",
5354 paddress (gdbarch, longword_offset));
46cac009
AC
5355 }
5356
5357 addr = sp + stack_offset + longword_offset;
5358
5359 if (mips_debug)
5360 {
5361 int i;
5af949e3
UW
5362 fprintf_unfiltered (gdb_stdlog, " @%s ",
5363 paddress (gdbarch, addr));
46cac009
AC
5364 for (i = 0; i < partial_len; i++)
5365 {
6d82d43b 5366 fprintf_unfiltered (gdb_stdlog, "%02x",
46cac009
AC
5367 val[i] & 0xff);
5368 }
5369 }
5370 write_memory (addr, val, partial_len);
5371 }
5372
5373 /* Note!!! This is NOT an else clause. Odd sized
968b5391 5374 structs may go thru BOTH paths. */
46cac009 5375 /* Write this portion of the argument to a general
6d82d43b 5376 purpose register. */
74ed0bb4 5377 if (argreg <= MIPS_LAST_ARG_REGNUM (gdbarch))
46cac009 5378 {
e17a4113
UW
5379 LONGEST regval = extract_signed_integer (val, partial_len,
5380 byte_order);
4246e332 5381 /* Value may need to be sign extended, because
1b13c4f6 5382 mips_isa_regsize() != mips_abi_regsize(). */
46cac009
AC
5383
5384 /* A non-floating-point argument being passed in a
5385 general register. If a struct or union, and if
5386 the remaining length is smaller than the register
5387 size, we have to adjust the register value on
5388 big endian targets.
5389
5390 It does not seem to be necessary to do the
5391 same for integral types.
5392
5393 Also don't do this adjustment on O64 binaries.
5394
5395 cagney/2001-07-23: gdb/179: Also, GCC, when
5396 outputting LE O32 with sizeof (struct) <
e914cb17
MR
5397 mips_abi_regsize(), generates a left shift
5398 as part of storing the argument in a register
5399 (the left shift isn't generated when
1b13c4f6 5400 sizeof (struct) >= mips_abi_regsize()). Since
480d3dd2
AC
5401 it is quite possible that this is GCC
5402 contradicting the LE/O32 ABI, GDB has not been
5403 adjusted to accommodate this. Either someone
5404 needs to demonstrate that the LE/O32 ABI
5405 specifies such a left shift OR this new ABI gets
5406 identified as such and GDB gets tweaked
5407 accordingly. */
5408
72a155b4 5409 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG
1a69e1e4 5410 && partial_len < MIPS32_REGSIZE
06f9a1af
MR
5411 && (typecode == TYPE_CODE_STRUCT
5412 || typecode == TYPE_CODE_UNION))
1a69e1e4 5413 regval <<= ((MIPS32_REGSIZE - partial_len)
9ecf7166 5414 * TARGET_CHAR_BIT);
46cac009
AC
5415
5416 if (mips_debug)
5417 fprintf_filtered (gdb_stdlog, " - reg=%d val=%s",
5418 argreg,
1a69e1e4 5419 phex (regval, MIPS32_REGSIZE));
9c9acae0 5420 regcache_cooked_write_unsigned (regcache, argreg, regval);
46cac009
AC
5421 argreg++;
5422
5423 /* Prevent subsequent floating point arguments from
5424 being passed in floating point registers. */
74ed0bb4 5425 float_argreg = MIPS_LAST_FP_ARG_REGNUM (gdbarch) + 1;
46cac009
AC
5426 }
5427
5428 len -= partial_len;
5429 val += partial_len;
5430
b021a221
MS
5431 /* Compute the offset into the stack at which we will
5432 copy the next parameter.
46cac009 5433
6d82d43b
AC
5434 In older ABIs, the caller reserved space for
5435 registers that contained arguments. This was loosely
5436 refered to as their "home". Consequently, space is
5437 always allocated. */
46cac009 5438
1a69e1e4 5439 stack_offset += align_up (partial_len, MIPS32_REGSIZE);
46cac009
AC
5440 }
5441 }
5442 if (mips_debug)
5443 fprintf_unfiltered (gdb_stdlog, "\n");
5444 }
5445
f10683bb 5446 regcache_cooked_write_signed (regcache, MIPS_SP_REGNUM, sp);
310e9b6a 5447
46cac009
AC
5448 /* Return adjusted stack pointer. */
5449 return sp;
5450}
5451
6d82d43b 5452static enum return_value_convention
6a3a010b 5453mips_o32_return_value (struct gdbarch *gdbarch, struct value *function,
c055b101 5454 struct type *type, struct regcache *regcache,
47a35522 5455 gdb_byte *readbuf, const gdb_byte *writebuf)
6d82d43b 5456{
6a3a010b 5457 CORE_ADDR func_addr = function ? find_function_addr (function, NULL) : 0;
4cc0665f 5458 int mips16 = mips_pc_is_mips16 (gdbarch, func_addr);
72a155b4 5459 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
6a3a010b 5460 enum mips_fval_reg fval_reg;
6d82d43b 5461
6a3a010b 5462 fval_reg = readbuf ? mips16 ? mips_fval_gpr : mips_fval_fpr : mips_fval_both;
6d82d43b
AC
5463 if (TYPE_CODE (type) == TYPE_CODE_STRUCT
5464 || TYPE_CODE (type) == TYPE_CODE_UNION
5465 || TYPE_CODE (type) == TYPE_CODE_ARRAY)
5466 return RETURN_VALUE_STRUCT_CONVENTION;
5467 else if (TYPE_CODE (type) == TYPE_CODE_FLT
5468 && TYPE_LENGTH (type) == 4 && tdep->mips_fpu_type != MIPS_FPU_NONE)
5469 {
6a3a010b
MR
5470 /* A single-precision floating-point value. If reading in or copying,
5471 then we get it from/put it to FP0 for standard MIPS code or GPR2
5472 for MIPS16 code. If writing out only, then we put it to both FP0
5473 and GPR2. We do not support reading in with no function known, if
5474 this safety check ever triggers, then we'll have to try harder. */
5475 gdb_assert (function || !readbuf);
6d82d43b 5476 if (mips_debug)
6a3a010b
MR
5477 switch (fval_reg)
5478 {
5479 case mips_fval_fpr:
5480 fprintf_unfiltered (gdb_stderr, "Return float in $fp0\n");
5481 break;
5482 case mips_fval_gpr:
5483 fprintf_unfiltered (gdb_stderr, "Return float in $2\n");
5484 break;
5485 case mips_fval_both:
5486 fprintf_unfiltered (gdb_stderr, "Return float in $fp0 and $2\n");
5487 break;
5488 }
5489 if (fval_reg != mips_fval_gpr)
5490 mips_xfer_register (gdbarch, regcache,
5491 (gdbarch_num_regs (gdbarch)
5492 + mips_regnum (gdbarch)->fp0),
5493 TYPE_LENGTH (type),
5494 gdbarch_byte_order (gdbarch),
5495 readbuf, writebuf, 0);
5496 if (fval_reg != mips_fval_fpr)
5497 mips_xfer_register (gdbarch, regcache,
5498 gdbarch_num_regs (gdbarch) + 2,
5499 TYPE_LENGTH (type),
5500 gdbarch_byte_order (gdbarch),
5501 readbuf, writebuf, 0);
6d82d43b
AC
5502 return RETURN_VALUE_REGISTER_CONVENTION;
5503 }
5504 else if (TYPE_CODE (type) == TYPE_CODE_FLT
5505 && TYPE_LENGTH (type) == 8 && tdep->mips_fpu_type != MIPS_FPU_NONE)
5506 {
6a3a010b
MR
5507 /* A double-precision floating-point value. If reading in or copying,
5508 then we get it from/put it to FP1 and FP0 for standard MIPS code or
5509 GPR2 and GPR3 for MIPS16 code. If writing out only, then we put it
5510 to both FP1/FP0 and GPR2/GPR3. We do not support reading in with
5511 no function known, if this safety check ever triggers, then we'll
5512 have to try harder. */
5513 gdb_assert (function || !readbuf);
6d82d43b 5514 if (mips_debug)
6a3a010b
MR
5515 switch (fval_reg)
5516 {
5517 case mips_fval_fpr:
5518 fprintf_unfiltered (gdb_stderr, "Return float in $fp1/$fp0\n");
5519 break;
5520 case mips_fval_gpr:
5521 fprintf_unfiltered (gdb_stderr, "Return float in $2/$3\n");
5522 break;
5523 case mips_fval_both:
5524 fprintf_unfiltered (gdb_stderr,
5525 "Return float in $fp1/$fp0 and $2/$3\n");
5526 break;
5527 }
5528 if (fval_reg != mips_fval_gpr)
6d82d43b 5529 {
6a3a010b
MR
5530 /* The most significant part goes in FP1, and the least significant
5531 in FP0. */
5532 switch (gdbarch_byte_order (gdbarch))
5533 {
5534 case BFD_ENDIAN_LITTLE:
5535 mips_xfer_register (gdbarch, regcache,
5536 (gdbarch_num_regs (gdbarch)
5537 + mips_regnum (gdbarch)->fp0 + 0),
5538 4, gdbarch_byte_order (gdbarch),
5539 readbuf, writebuf, 0);
5540 mips_xfer_register (gdbarch, regcache,
5541 (gdbarch_num_regs (gdbarch)
5542 + mips_regnum (gdbarch)->fp0 + 1),
5543 4, gdbarch_byte_order (gdbarch),
5544 readbuf, writebuf, 4);
5545 break;
5546 case BFD_ENDIAN_BIG:
5547 mips_xfer_register (gdbarch, regcache,
5548 (gdbarch_num_regs (gdbarch)
5549 + mips_regnum (gdbarch)->fp0 + 1),
5550 4, gdbarch_byte_order (gdbarch),
5551 readbuf, writebuf, 0);
5552 mips_xfer_register (gdbarch, regcache,
5553 (gdbarch_num_regs (gdbarch)
5554 + mips_regnum (gdbarch)->fp0 + 0),
5555 4, gdbarch_byte_order (gdbarch),
5556 readbuf, writebuf, 4);
5557 break;
5558 default:
5559 internal_error (__FILE__, __LINE__, _("bad switch"));
5560 }
5561 }
5562 if (fval_reg != mips_fval_fpr)
5563 {
5564 /* The two 32-bit parts are always placed in GPR2 and GPR3
5565 following these registers' memory order. */
ba32f989 5566 mips_xfer_register (gdbarch, regcache,
6a3a010b 5567 gdbarch_num_regs (gdbarch) + 2,
72a155b4 5568 4, gdbarch_byte_order (gdbarch),
4c6b5505 5569 readbuf, writebuf, 0);
ba32f989 5570 mips_xfer_register (gdbarch, regcache,
6a3a010b 5571 gdbarch_num_regs (gdbarch) + 3,
72a155b4 5572 4, gdbarch_byte_order (gdbarch),
4c6b5505 5573 readbuf, writebuf, 4);
6d82d43b
AC
5574 }
5575 return RETURN_VALUE_REGISTER_CONVENTION;
5576 }
5577#if 0
5578 else if (TYPE_CODE (type) == TYPE_CODE_STRUCT
5579 && TYPE_NFIELDS (type) <= 2
5580 && TYPE_NFIELDS (type) >= 1
5581 && ((TYPE_NFIELDS (type) == 1
5582 && (TYPE_CODE (TYPE_FIELD_TYPE (type, 0))
5583 == TYPE_CODE_FLT))
5584 || (TYPE_NFIELDS (type) == 2
5585 && (TYPE_CODE (TYPE_FIELD_TYPE (type, 0))
5586 == TYPE_CODE_FLT)
5587 && (TYPE_CODE (TYPE_FIELD_TYPE (type, 1))
5588 == TYPE_CODE_FLT)))
5589 && tdep->mips_fpu_type != MIPS_FPU_NONE)
5590 {
5591 /* A struct that contains one or two floats. Each value is part
5592 in the least significant part of their floating point
5593 register.. */
870cd05e 5594 gdb_byte reg[MAX_REGISTER_SIZE];
6d82d43b
AC
5595 int regnum;
5596 int field;
72a155b4 5597 for (field = 0, regnum = mips_regnum (gdbarch)->fp0;
6d82d43b
AC
5598 field < TYPE_NFIELDS (type); field++, regnum += 2)
5599 {
5600 int offset = (FIELD_BITPOS (TYPE_FIELDS (type)[field])
5601 / TARGET_CHAR_BIT);
5602 if (mips_debug)
5603 fprintf_unfiltered (gdb_stderr, "Return float struct+%d\n",
5604 offset);
ba32f989
DJ
5605 mips_xfer_register (gdbarch, regcache,
5606 gdbarch_num_regs (gdbarch) + regnum,
6d82d43b 5607 TYPE_LENGTH (TYPE_FIELD_TYPE (type, field)),
72a155b4 5608 gdbarch_byte_order (gdbarch),
4c6b5505 5609 readbuf, writebuf, offset);
6d82d43b
AC
5610 }
5611 return RETURN_VALUE_REGISTER_CONVENTION;
5612 }
5613#endif
5614#if 0
5615 else if (TYPE_CODE (type) == TYPE_CODE_STRUCT
5616 || TYPE_CODE (type) == TYPE_CODE_UNION)
5617 {
5618 /* A structure or union. Extract the left justified value,
5619 regardless of the byte order. I.e. DO NOT USE
5620 mips_xfer_lower. */
5621 int offset;
5622 int regnum;
4c7d22cb 5623 for (offset = 0, regnum = MIPS_V0_REGNUM;
6d82d43b 5624 offset < TYPE_LENGTH (type);
72a155b4 5625 offset += register_size (gdbarch, regnum), regnum++)
6d82d43b 5626 {
72a155b4 5627 int xfer = register_size (gdbarch, regnum);
6d82d43b
AC
5628 if (offset + xfer > TYPE_LENGTH (type))
5629 xfer = TYPE_LENGTH (type) - offset;
5630 if (mips_debug)
5631 fprintf_unfiltered (gdb_stderr, "Return struct+%d:%d in $%d\n",
5632 offset, xfer, regnum);
ba32f989
DJ
5633 mips_xfer_register (gdbarch, regcache,
5634 gdbarch_num_regs (gdbarch) + regnum, xfer,
6d82d43b
AC
5635 BFD_ENDIAN_UNKNOWN, readbuf, writebuf, offset);
5636 }
5637 return RETURN_VALUE_REGISTER_CONVENTION;
5638 }
5639#endif
5640 else
5641 {
5642 /* A scalar extract each part but least-significant-byte
5643 justified. o32 thinks registers are 4 byte, regardless of
1a69e1e4 5644 the ISA. */
6d82d43b
AC
5645 int offset;
5646 int regnum;
4c7d22cb 5647 for (offset = 0, regnum = MIPS_V0_REGNUM;
6d82d43b 5648 offset < TYPE_LENGTH (type);
1a69e1e4 5649 offset += MIPS32_REGSIZE, regnum++)
6d82d43b 5650 {
1a69e1e4 5651 int xfer = MIPS32_REGSIZE;
6d82d43b
AC
5652 if (offset + xfer > TYPE_LENGTH (type))
5653 xfer = TYPE_LENGTH (type) - offset;
5654 if (mips_debug)
5655 fprintf_unfiltered (gdb_stderr, "Return scalar+%d:%d in $%d\n",
5656 offset, xfer, regnum);
ba32f989
DJ
5657 mips_xfer_register (gdbarch, regcache,
5658 gdbarch_num_regs (gdbarch) + regnum, xfer,
72a155b4 5659 gdbarch_byte_order (gdbarch),
4c6b5505 5660 readbuf, writebuf, offset);
6d82d43b
AC
5661 }
5662 return RETURN_VALUE_REGISTER_CONVENTION;
5663 }
5664}
5665
5666/* O64 ABI. This is a hacked up kind of 64-bit version of the o32
5667 ABI. */
46cac009
AC
5668
5669static CORE_ADDR
7d9b040b 5670mips_o64_push_dummy_call (struct gdbarch *gdbarch, struct value *function,
6d82d43b
AC
5671 struct regcache *regcache, CORE_ADDR bp_addr,
5672 int nargs,
5673 struct value **args, CORE_ADDR sp,
5674 int struct_return, CORE_ADDR struct_addr)
46cac009
AC
5675{
5676 int argreg;
5677 int float_argreg;
5678 int argnum;
5679 int len = 0;
5680 int stack_offset = 0;
e17a4113 5681 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
7d9b040b 5682 CORE_ADDR func_addr = find_function_addr (function, NULL);
46cac009 5683
25ab4790
AC
5684 /* For shared libraries, "t9" needs to point at the function
5685 address. */
4c7d22cb 5686 regcache_cooked_write_signed (regcache, MIPS_T9_REGNUM, func_addr);
25ab4790
AC
5687
5688 /* Set the return address register to point to the entry point of
5689 the program, where a breakpoint lies in wait. */
4c7d22cb 5690 regcache_cooked_write_signed (regcache, MIPS_RA_REGNUM, bp_addr);
25ab4790 5691
46cac009
AC
5692 /* First ensure that the stack and structure return address (if any)
5693 are properly aligned. The stack has to be at least 64-bit
5694 aligned even on 32-bit machines, because doubles must be 64-bit
5695 aligned. For n32 and n64, stack frames need to be 128-bit
5696 aligned, so we round to this widest known alignment. */
5697
5b03f266
AC
5698 sp = align_down (sp, 16);
5699 struct_addr = align_down (struct_addr, 16);
46cac009
AC
5700
5701 /* Now make space on the stack for the args. */
5702 for (argnum = 0; argnum < nargs; argnum++)
968b5391
MR
5703 {
5704 struct type *arg_type = check_typedef (value_type (args[argnum]));
968b5391 5705
968b5391 5706 /* Allocate space on the stack. */
354ecfd5 5707 len += align_up (TYPE_LENGTH (arg_type), MIPS64_REGSIZE);
968b5391 5708 }
5b03f266 5709 sp -= align_up (len, 16);
46cac009
AC
5710
5711 if (mips_debug)
6d82d43b 5712 fprintf_unfiltered (gdb_stdlog,
5af949e3
UW
5713 "mips_o64_push_dummy_call: sp=%s allocated %ld\n",
5714 paddress (gdbarch, sp), (long) align_up (len, 16));
46cac009
AC
5715
5716 /* Initialize the integer and float register pointers. */
4c7d22cb 5717 argreg = MIPS_A0_REGNUM;
72a155b4 5718 float_argreg = mips_fpa0_regnum (gdbarch);
46cac009
AC
5719
5720 /* The struct_return pointer occupies the first parameter-passing reg. */
5721 if (struct_return)
5722 {
5723 if (mips_debug)
5724 fprintf_unfiltered (gdb_stdlog,
025bb325
MS
5725 "mips_o64_push_dummy_call: "
5726 "struct_return reg=%d %s\n",
5af949e3 5727 argreg, paddress (gdbarch, struct_addr));
9c9acae0 5728 regcache_cooked_write_unsigned (regcache, argreg++, struct_addr);
1a69e1e4 5729 stack_offset += MIPS64_REGSIZE;
46cac009
AC
5730 }
5731
5732 /* Now load as many as possible of the first arguments into
5733 registers, and push the rest onto the stack. Loop thru args
5734 from first to last. */
5735 for (argnum = 0; argnum < nargs; argnum++)
5736 {
47a35522 5737 const gdb_byte *val;
930bd0e0 5738 gdb_byte valbuf[MAX_REGISTER_SIZE];
46cac009 5739 struct value *arg = args[argnum];
4991999e 5740 struct type *arg_type = check_typedef (value_type (arg));
46cac009
AC
5741 int len = TYPE_LENGTH (arg_type);
5742 enum type_code typecode = TYPE_CODE (arg_type);
5743
5744 if (mips_debug)
5745 fprintf_unfiltered (gdb_stdlog,
25ab4790 5746 "mips_o64_push_dummy_call: %d len=%d type=%d",
ebafbe83
MS
5747 argnum + 1, len, (int) typecode);
5748
47a35522 5749 val = value_contents (arg);
ebafbe83 5750
930bd0e0
KB
5751 /* Function pointer arguments to mips16 code need to be made into
5752 mips16 pointers. */
5753 if (typecode == TYPE_CODE_PTR
5754 && TYPE_CODE (TYPE_TARGET_TYPE (arg_type)) == TYPE_CODE_FUNC)
5755 {
5756 CORE_ADDR addr = extract_signed_integer (value_contents (arg),
5757 len, byte_order);
4cc0665f 5758 if (!mips_pc_is_mips (addr))
930bd0e0
KB
5759 {
5760 store_signed_integer (valbuf, len, byte_order,
4cc0665f 5761 make_compact_addr (addr));
930bd0e0
KB
5762 val = valbuf;
5763 }
5764 }
5765
ebafbe83 5766 /* Floating point arguments passed in registers have to be
6a3a010b
MR
5767 treated specially. On 32-bit architectures, doubles are
5768 passed in register pairs; the even FP register gets the
5769 low word, and the odd FP register gets the high word.
5770 On O64, the first two floating point arguments are also
5771 copied to general registers, because MIPS16 functions
5772 don't use float registers for arguments. This duplication
5773 of arguments in general registers can't hurt non-MIPS16
5774 functions because those registers are normally skipped. */
ebafbe83 5775
74ed0bb4
MD
5776 if (fp_register_arg_p (gdbarch, typecode, arg_type)
5777 && float_argreg <= MIPS_LAST_FP_ARG_REGNUM (gdbarch))
ebafbe83 5778 {
e17a4113 5779 LONGEST regval = extract_unsigned_integer (val, len, byte_order);
2afd3f0a
MR
5780 if (mips_debug)
5781 fprintf_unfiltered (gdb_stdlog, " - fpreg=%d val=%s",
5782 float_argreg, phex (regval, len));
9c9acae0 5783 regcache_cooked_write_unsigned (regcache, float_argreg++, regval);
2afd3f0a
MR
5784 if (mips_debug)
5785 fprintf_unfiltered (gdb_stdlog, " - reg=%d val=%s",
5786 argreg, phex (regval, len));
9c9acae0 5787 regcache_cooked_write_unsigned (regcache, argreg, regval);
2afd3f0a 5788 argreg++;
ebafbe83 5789 /* Reserve space for the FP register. */
1a69e1e4 5790 stack_offset += align_up (len, MIPS64_REGSIZE);
ebafbe83
MS
5791 }
5792 else
5793 {
5794 /* Copy the argument to general registers or the stack in
5795 register-sized pieces. Large arguments are split between
5796 registers and stack. */
1a69e1e4 5797 /* Note: structs whose size is not a multiple of MIPS64_REGSIZE
436aafc4
MR
5798 are treated specially: Irix cc passes them in registers
5799 where gcc sometimes puts them on the stack. For maximum
5800 compatibility, we will put them in both places. */
1a69e1e4
DJ
5801 int odd_sized_struct = (len > MIPS64_REGSIZE
5802 && len % MIPS64_REGSIZE != 0);
ebafbe83
MS
5803 while (len > 0)
5804 {
5805 /* Remember if the argument was written to the stack. */
5806 int stack_used_p = 0;
1a69e1e4 5807 int partial_len = (len < MIPS64_REGSIZE ? len : MIPS64_REGSIZE);
ebafbe83
MS
5808
5809 if (mips_debug)
5810 fprintf_unfiltered (gdb_stdlog, " -- partial=%d",
5811 partial_len);
5812
5813 /* Write this portion of the argument to the stack. */
74ed0bb4 5814 if (argreg > MIPS_LAST_ARG_REGNUM (gdbarch)
968b5391 5815 || odd_sized_struct)
ebafbe83
MS
5816 {
5817 /* Should shorter than int integer values be
025bb325 5818 promoted to int before being stored? */
ebafbe83
MS
5819 int longword_offset = 0;
5820 CORE_ADDR addr;
5821 stack_used_p = 1;
72a155b4 5822 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
ebafbe83 5823 {
1a69e1e4
DJ
5824 if ((typecode == TYPE_CODE_INT
5825 || typecode == TYPE_CODE_PTR
5826 || typecode == TYPE_CODE_FLT)
5827 && len <= 4)
5828 longword_offset = MIPS64_REGSIZE - len;
ebafbe83
MS
5829 }
5830
5831 if (mips_debug)
5832 {
5af949e3
UW
5833 fprintf_unfiltered (gdb_stdlog, " - stack_offset=%s",
5834 paddress (gdbarch, stack_offset));
5835 fprintf_unfiltered (gdb_stdlog, " longword_offset=%s",
5836 paddress (gdbarch, longword_offset));
ebafbe83
MS
5837 }
5838
5839 addr = sp + stack_offset + longword_offset;
5840
5841 if (mips_debug)
5842 {
5843 int i;
5af949e3
UW
5844 fprintf_unfiltered (gdb_stdlog, " @%s ",
5845 paddress (gdbarch, addr));
ebafbe83
MS
5846 for (i = 0; i < partial_len; i++)
5847 {
6d82d43b 5848 fprintf_unfiltered (gdb_stdlog, "%02x",
ebafbe83
MS
5849 val[i] & 0xff);
5850 }
5851 }
5852 write_memory (addr, val, partial_len);
5853 }
5854
5855 /* Note!!! This is NOT an else clause. Odd sized
968b5391 5856 structs may go thru BOTH paths. */
ebafbe83 5857 /* Write this portion of the argument to a general
6d82d43b 5858 purpose register. */
74ed0bb4 5859 if (argreg <= MIPS_LAST_ARG_REGNUM (gdbarch))
ebafbe83 5860 {
e17a4113
UW
5861 LONGEST regval = extract_signed_integer (val, partial_len,
5862 byte_order);
4246e332 5863 /* Value may need to be sign extended, because
1b13c4f6 5864 mips_isa_regsize() != mips_abi_regsize(). */
ebafbe83
MS
5865
5866 /* A non-floating-point argument being passed in a
5867 general register. If a struct or union, and if
5868 the remaining length is smaller than the register
5869 size, we have to adjust the register value on
5870 big endian targets.
5871
5872 It does not seem to be necessary to do the
025bb325 5873 same for integral types. */
480d3dd2 5874
72a155b4 5875 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG
1a69e1e4 5876 && partial_len < MIPS64_REGSIZE
06f9a1af
MR
5877 && (typecode == TYPE_CODE_STRUCT
5878 || typecode == TYPE_CODE_UNION))
1a69e1e4 5879 regval <<= ((MIPS64_REGSIZE - partial_len)
9ecf7166 5880 * TARGET_CHAR_BIT);
ebafbe83
MS
5881
5882 if (mips_debug)
5883 fprintf_filtered (gdb_stdlog, " - reg=%d val=%s",
5884 argreg,
1a69e1e4 5885 phex (regval, MIPS64_REGSIZE));
9c9acae0 5886 regcache_cooked_write_unsigned (regcache, argreg, regval);
ebafbe83
MS
5887 argreg++;
5888
5889 /* Prevent subsequent floating point arguments from
5890 being passed in floating point registers. */
74ed0bb4 5891 float_argreg = MIPS_LAST_FP_ARG_REGNUM (gdbarch) + 1;
ebafbe83
MS
5892 }
5893
5894 len -= partial_len;
5895 val += partial_len;
5896
b021a221
MS
5897 /* Compute the offset into the stack at which we will
5898 copy the next parameter.
ebafbe83 5899
6d82d43b
AC
5900 In older ABIs, the caller reserved space for
5901 registers that contained arguments. This was loosely
5902 refered to as their "home". Consequently, space is
5903 always allocated. */
ebafbe83 5904
1a69e1e4 5905 stack_offset += align_up (partial_len, MIPS64_REGSIZE);
ebafbe83
MS
5906 }
5907 }
5908 if (mips_debug)
5909 fprintf_unfiltered (gdb_stdlog, "\n");
5910 }
5911
f10683bb 5912 regcache_cooked_write_signed (regcache, MIPS_SP_REGNUM, sp);
310e9b6a 5913
ebafbe83
MS
5914 /* Return adjusted stack pointer. */
5915 return sp;
5916}
5917
9c8fdbfa 5918static enum return_value_convention
6a3a010b 5919mips_o64_return_value (struct gdbarch *gdbarch, struct value *function,
9c8fdbfa 5920 struct type *type, struct regcache *regcache,
47a35522 5921 gdb_byte *readbuf, const gdb_byte *writebuf)
6d82d43b 5922{
6a3a010b 5923 CORE_ADDR func_addr = function ? find_function_addr (function, NULL) : 0;
4cc0665f 5924 int mips16 = mips_pc_is_mips16 (gdbarch, func_addr);
72a155b4 5925 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
6a3a010b 5926 enum mips_fval_reg fval_reg;
7a076fd2 5927
6a3a010b 5928 fval_reg = readbuf ? mips16 ? mips_fval_gpr : mips_fval_fpr : mips_fval_both;
7a076fd2
FF
5929 if (TYPE_CODE (type) == TYPE_CODE_STRUCT
5930 || TYPE_CODE (type) == TYPE_CODE_UNION
5931 || TYPE_CODE (type) == TYPE_CODE_ARRAY)
5932 return RETURN_VALUE_STRUCT_CONVENTION;
74ed0bb4 5933 else if (fp_register_arg_p (gdbarch, TYPE_CODE (type), type))
7a076fd2 5934 {
6a3a010b
MR
5935 /* A floating-point value. If reading in or copying, then we get it
5936 from/put it to FP0 for standard MIPS code or GPR2 for MIPS16 code.
5937 If writing out only, then we put it to both FP0 and GPR2. We do
5938 not support reading in with no function known, if this safety
5939 check ever triggers, then we'll have to try harder. */
5940 gdb_assert (function || !readbuf);
7a076fd2 5941 if (mips_debug)
6a3a010b
MR
5942 switch (fval_reg)
5943 {
5944 case mips_fval_fpr:
5945 fprintf_unfiltered (gdb_stderr, "Return float in $fp0\n");
5946 break;
5947 case mips_fval_gpr:
5948 fprintf_unfiltered (gdb_stderr, "Return float in $2\n");
5949 break;
5950 case mips_fval_both:
5951 fprintf_unfiltered (gdb_stderr, "Return float in $fp0 and $2\n");
5952 break;
5953 }
5954 if (fval_reg != mips_fval_gpr)
5955 mips_xfer_register (gdbarch, regcache,
5956 (gdbarch_num_regs (gdbarch)
5957 + mips_regnum (gdbarch)->fp0),
5958 TYPE_LENGTH (type),
5959 gdbarch_byte_order (gdbarch),
5960 readbuf, writebuf, 0);
5961 if (fval_reg != mips_fval_fpr)
5962 mips_xfer_register (gdbarch, regcache,
5963 gdbarch_num_regs (gdbarch) + 2,
5964 TYPE_LENGTH (type),
5965 gdbarch_byte_order (gdbarch),
5966 readbuf, writebuf, 0);
7a076fd2
FF
5967 return RETURN_VALUE_REGISTER_CONVENTION;
5968 }
5969 else
5970 {
5971 /* A scalar extract each part but least-significant-byte
025bb325 5972 justified. */
7a076fd2
FF
5973 int offset;
5974 int regnum;
5975 for (offset = 0, regnum = MIPS_V0_REGNUM;
5976 offset < TYPE_LENGTH (type);
1a69e1e4 5977 offset += MIPS64_REGSIZE, regnum++)
7a076fd2 5978 {
1a69e1e4 5979 int xfer = MIPS64_REGSIZE;
7a076fd2
FF
5980 if (offset + xfer > TYPE_LENGTH (type))
5981 xfer = TYPE_LENGTH (type) - offset;
5982 if (mips_debug)
5983 fprintf_unfiltered (gdb_stderr, "Return scalar+%d:%d in $%d\n",
5984 offset, xfer, regnum);
ba32f989
DJ
5985 mips_xfer_register (gdbarch, regcache,
5986 gdbarch_num_regs (gdbarch) + regnum,
72a155b4 5987 xfer, gdbarch_byte_order (gdbarch),
4c6b5505 5988 readbuf, writebuf, offset);
7a076fd2
FF
5989 }
5990 return RETURN_VALUE_REGISTER_CONVENTION;
5991 }
6d82d43b
AC
5992}
5993
dd824b04
DJ
5994/* Floating point register management.
5995
5996 Background: MIPS1 & 2 fp registers are 32 bits wide. To support
5997 64bit operations, these early MIPS cpus treat fp register pairs
5998 (f0,f1) as a single register (d0). Later MIPS cpu's have 64 bit fp
5999 registers and offer a compatibility mode that emulates the MIPS2 fp
6000 model. When operating in MIPS2 fp compat mode, later cpu's split
6001 double precision floats into two 32-bit chunks and store them in
6002 consecutive fp regs. To display 64-bit floats stored in this
6003 fashion, we have to combine 32 bits from f0 and 32 bits from f1.
6004 Throw in user-configurable endianness and you have a real mess.
6005
6006 The way this works is:
6007 - If we are in 32-bit mode or on a 32-bit processor, then a 64-bit
6008 double-precision value will be split across two logical registers.
6009 The lower-numbered logical register will hold the low-order bits,
6010 regardless of the processor's endianness.
6011 - If we are on a 64-bit processor, and we are looking for a
6012 single-precision value, it will be in the low ordered bits
6013 of a 64-bit GPR (after mfc1, for example) or a 64-bit register
6014 save slot in memory.
6015 - If we are in 64-bit mode, everything is straightforward.
6016
6017 Note that this code only deals with "live" registers at the top of the
6018 stack. We will attempt to deal with saved registers later, when
025bb325 6019 the raw/cooked register interface is in place. (We need a general
dd824b04
DJ
6020 interface that can deal with dynamic saved register sizes -- fp
6021 regs could be 32 bits wide in one frame and 64 on the frame above
6022 and below). */
6023
6024/* Copy a 32-bit single-precision value from the current frame
6025 into rare_buffer. */
6026
6027static void
e11c53d2 6028mips_read_fp_register_single (struct frame_info *frame, int regno,
47a35522 6029 gdb_byte *rare_buffer)
dd824b04 6030{
72a155b4
UW
6031 struct gdbarch *gdbarch = get_frame_arch (frame);
6032 int raw_size = register_size (gdbarch, regno);
47a35522 6033 gdb_byte *raw_buffer = alloca (raw_size);
dd824b04 6034
e11c53d2 6035 if (!frame_register_read (frame, regno, raw_buffer))
c9f4d572 6036 error (_("can't read register %d (%s)"),
72a155b4 6037 regno, gdbarch_register_name (gdbarch, regno));
dd824b04
DJ
6038 if (raw_size == 8)
6039 {
6040 /* We have a 64-bit value for this register. Find the low-order
6d82d43b 6041 32 bits. */
dd824b04
DJ
6042 int offset;
6043
72a155b4 6044 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
dd824b04
DJ
6045 offset = 4;
6046 else
6047 offset = 0;
6048
6049 memcpy (rare_buffer, raw_buffer + offset, 4);
6050 }
6051 else
6052 {
6053 memcpy (rare_buffer, raw_buffer, 4);
6054 }
6055}
6056
6057/* Copy a 64-bit double-precision value from the current frame into
6058 rare_buffer. This may include getting half of it from the next
6059 register. */
6060
6061static void
e11c53d2 6062mips_read_fp_register_double (struct frame_info *frame, int regno,
47a35522 6063 gdb_byte *rare_buffer)
dd824b04 6064{
72a155b4
UW
6065 struct gdbarch *gdbarch = get_frame_arch (frame);
6066 int raw_size = register_size (gdbarch, regno);
dd824b04 6067
9c9acae0 6068 if (raw_size == 8 && !mips2_fp_compat (frame))
dd824b04
DJ
6069 {
6070 /* We have a 64-bit value for this register, and we should use
6d82d43b 6071 all 64 bits. */
e11c53d2 6072 if (!frame_register_read (frame, regno, rare_buffer))
c9f4d572 6073 error (_("can't read register %d (%s)"),
72a155b4 6074 regno, gdbarch_register_name (gdbarch, regno));
dd824b04
DJ
6075 }
6076 else
6077 {
72a155b4 6078 int rawnum = regno % gdbarch_num_regs (gdbarch);
82e91389 6079
72a155b4 6080 if ((rawnum - mips_regnum (gdbarch)->fp0) & 1)
dd824b04 6081 internal_error (__FILE__, __LINE__,
e2e0b3e5
AC
6082 _("mips_read_fp_register_double: bad access to "
6083 "odd-numbered FP register"));
dd824b04
DJ
6084
6085 /* mips_read_fp_register_single will find the correct 32 bits from
6d82d43b 6086 each register. */
72a155b4 6087 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
dd824b04 6088 {
e11c53d2
AC
6089 mips_read_fp_register_single (frame, regno, rare_buffer + 4);
6090 mips_read_fp_register_single (frame, regno + 1, rare_buffer);
dd824b04 6091 }
361d1df0 6092 else
dd824b04 6093 {
e11c53d2
AC
6094 mips_read_fp_register_single (frame, regno, rare_buffer);
6095 mips_read_fp_register_single (frame, regno + 1, rare_buffer + 4);
dd824b04
DJ
6096 }
6097 }
6098}
6099
c906108c 6100static void
e11c53d2
AC
6101mips_print_fp_register (struct ui_file *file, struct frame_info *frame,
6102 int regnum)
025bb325 6103{ /* Do values for FP (float) regs. */
72a155b4 6104 struct gdbarch *gdbarch = get_frame_arch (frame);
47a35522 6105 gdb_byte *raw_buffer;
025bb325 6106 double doub, flt1; /* Doubles extracted from raw hex data. */
3903d437 6107 int inv1, inv2;
c5aa993b 6108
025bb325
MS
6109 raw_buffer = alloca (2 * register_size (gdbarch,
6110 mips_regnum (gdbarch)->fp0));
c906108c 6111
72a155b4 6112 fprintf_filtered (file, "%s:", gdbarch_register_name (gdbarch, regnum));
c9f4d572 6113 fprintf_filtered (file, "%*s",
72a155b4 6114 4 - (int) strlen (gdbarch_register_name (gdbarch, regnum)),
e11c53d2 6115 "");
f0ef6b29 6116
72a155b4 6117 if (register_size (gdbarch, regnum) == 4 || mips2_fp_compat (frame))
c906108c 6118 {
79a45b7d
TT
6119 struct value_print_options opts;
6120
f0ef6b29
KB
6121 /* 4-byte registers: Print hex and floating. Also print even
6122 numbered registers as doubles. */
e11c53d2 6123 mips_read_fp_register_single (frame, regnum, raw_buffer);
025bb325
MS
6124 flt1 = unpack_double (builtin_type (gdbarch)->builtin_float,
6125 raw_buffer, &inv1);
c5aa993b 6126
79a45b7d 6127 get_formatted_print_options (&opts, 'x');
df4df182
UW
6128 print_scalar_formatted (raw_buffer,
6129 builtin_type (gdbarch)->builtin_uint32,
6130 &opts, 'w', file);
dd824b04 6131
e11c53d2 6132 fprintf_filtered (file, " flt: ");
1adad886 6133 if (inv1)
e11c53d2 6134 fprintf_filtered (file, " <invalid float> ");
1adad886 6135 else
e11c53d2 6136 fprintf_filtered (file, "%-17.9g", flt1);
1adad886 6137
72a155b4 6138 if ((regnum - gdbarch_num_regs (gdbarch)) % 2 == 0)
f0ef6b29 6139 {
e11c53d2 6140 mips_read_fp_register_double (frame, regnum, raw_buffer);
27067745
UW
6141 doub = unpack_double (builtin_type (gdbarch)->builtin_double,
6142 raw_buffer, &inv2);
1adad886 6143
e11c53d2 6144 fprintf_filtered (file, " dbl: ");
f0ef6b29 6145 if (inv2)
e11c53d2 6146 fprintf_filtered (file, "<invalid double>");
f0ef6b29 6147 else
e11c53d2 6148 fprintf_filtered (file, "%-24.17g", doub);
f0ef6b29 6149 }
c906108c
SS
6150 }
6151 else
dd824b04 6152 {
79a45b7d
TT
6153 struct value_print_options opts;
6154
f0ef6b29 6155 /* Eight byte registers: print each one as hex, float and double. */
e11c53d2 6156 mips_read_fp_register_single (frame, regnum, raw_buffer);
27067745
UW
6157 flt1 = unpack_double (builtin_type (gdbarch)->builtin_float,
6158 raw_buffer, &inv1);
c906108c 6159
e11c53d2 6160 mips_read_fp_register_double (frame, regnum, raw_buffer);
27067745
UW
6161 doub = unpack_double (builtin_type (gdbarch)->builtin_double,
6162 raw_buffer, &inv2);
f0ef6b29 6163
79a45b7d 6164 get_formatted_print_options (&opts, 'x');
df4df182
UW
6165 print_scalar_formatted (raw_buffer,
6166 builtin_type (gdbarch)->builtin_uint64,
6167 &opts, 'g', file);
f0ef6b29 6168
e11c53d2 6169 fprintf_filtered (file, " flt: ");
1adad886 6170 if (inv1)
e11c53d2 6171 fprintf_filtered (file, "<invalid float>");
1adad886 6172 else
e11c53d2 6173 fprintf_filtered (file, "%-17.9g", flt1);
1adad886 6174
e11c53d2 6175 fprintf_filtered (file, " dbl: ");
f0ef6b29 6176 if (inv2)
e11c53d2 6177 fprintf_filtered (file, "<invalid double>");
1adad886 6178 else
e11c53d2 6179 fprintf_filtered (file, "%-24.17g", doub);
f0ef6b29
KB
6180 }
6181}
6182
6183static void
e11c53d2 6184mips_print_register (struct ui_file *file, struct frame_info *frame,
0cc93a06 6185 int regnum)
f0ef6b29 6186{
a4b8ebc8 6187 struct gdbarch *gdbarch = get_frame_arch (frame);
79a45b7d 6188 struct value_print_options opts;
de15c4ab 6189 struct value *val;
1adad886 6190
004159a2 6191 if (mips_float_register_p (gdbarch, regnum))
f0ef6b29 6192 {
e11c53d2 6193 mips_print_fp_register (file, frame, regnum);
f0ef6b29
KB
6194 return;
6195 }
6196
de15c4ab
PA
6197 val = get_frame_register_value (frame, regnum);
6198 if (value_optimized_out (val))
f0ef6b29 6199 {
c9f4d572 6200 fprintf_filtered (file, "%s: [Invalid]",
72a155b4 6201 gdbarch_register_name (gdbarch, regnum));
f0ef6b29 6202 return;
c906108c 6203 }
f0ef6b29 6204
72a155b4 6205 fputs_filtered (gdbarch_register_name (gdbarch, regnum), file);
f0ef6b29
KB
6206
6207 /* The problem with printing numeric register names (r26, etc.) is that
6208 the user can't use them on input. Probably the best solution is to
6209 fix it so that either the numeric or the funky (a2, etc.) names
6210 are accepted on input. */
6211 if (regnum < MIPS_NUMREGS)
e11c53d2 6212 fprintf_filtered (file, "(r%d): ", regnum);
f0ef6b29 6213 else
e11c53d2 6214 fprintf_filtered (file, ": ");
f0ef6b29 6215
79a45b7d 6216 get_formatted_print_options (&opts, 'x');
de15c4ab
PA
6217 val_print_scalar_formatted (value_type (val),
6218 value_contents_for_printing (val),
6219 value_embedded_offset (val),
6220 val,
6221 &opts, 0, file);
c906108c
SS
6222}
6223
f0ef6b29
KB
6224/* Replacement for generic do_registers_info.
6225 Print regs in pretty columns. */
6226
6227static int
e11c53d2
AC
6228print_fp_register_row (struct ui_file *file, struct frame_info *frame,
6229 int regnum)
f0ef6b29 6230{
e11c53d2
AC
6231 fprintf_filtered (file, " ");
6232 mips_print_fp_register (file, frame, regnum);
6233 fprintf_filtered (file, "\n");
f0ef6b29
KB
6234 return regnum + 1;
6235}
6236
6237
025bb325 6238/* Print a row's worth of GP (int) registers, with name labels above. */
c906108c
SS
6239
6240static int
e11c53d2 6241print_gp_register_row (struct ui_file *file, struct frame_info *frame,
a4b8ebc8 6242 int start_regnum)
c906108c 6243{
a4b8ebc8 6244 struct gdbarch *gdbarch = get_frame_arch (frame);
025bb325 6245 /* Do values for GP (int) regs. */
47a35522 6246 gdb_byte raw_buffer[MAX_REGISTER_SIZE];
025bb325
MS
6247 int ncols = (mips_abi_regsize (gdbarch) == 8 ? 4 : 8); /* display cols
6248 per row. */
c906108c 6249 int col, byte;
a4b8ebc8 6250 int regnum;
c906108c 6251
025bb325 6252 /* For GP registers, we print a separate row of names above the vals. */
a4b8ebc8 6253 for (col = 0, regnum = start_regnum;
72a155b4
UW
6254 col < ncols && regnum < gdbarch_num_regs (gdbarch)
6255 + gdbarch_num_pseudo_regs (gdbarch);
f57d151a 6256 regnum++)
c906108c 6257 {
72a155b4 6258 if (*gdbarch_register_name (gdbarch, regnum) == '\0')
c5aa993b 6259 continue; /* unused register */
004159a2 6260 if (mips_float_register_p (gdbarch, regnum))
025bb325 6261 break; /* End the row: reached FP register. */
0cc93a06 6262 /* Large registers are handled separately. */
72a155b4 6263 if (register_size (gdbarch, regnum) > mips_abi_regsize (gdbarch))
0cc93a06
DJ
6264 {
6265 if (col > 0)
6266 break; /* End the row before this register. */
6267
6268 /* Print this register on a row by itself. */
6269 mips_print_register (file, frame, regnum);
6270 fprintf_filtered (file, "\n");
6271 return regnum + 1;
6272 }
d05f6826
DJ
6273 if (col == 0)
6274 fprintf_filtered (file, " ");
6d82d43b 6275 fprintf_filtered (file,
72a155b4
UW
6276 mips_abi_regsize (gdbarch) == 8 ? "%17s" : "%9s",
6277 gdbarch_register_name (gdbarch, regnum));
c906108c
SS
6278 col++;
6279 }
d05f6826
DJ
6280
6281 if (col == 0)
6282 return regnum;
6283
025bb325 6284 /* Print the R0 to R31 names. */
72a155b4 6285 if ((start_regnum % gdbarch_num_regs (gdbarch)) < MIPS_NUMREGS)
f57d151a 6286 fprintf_filtered (file, "\n R%-4d",
72a155b4 6287 start_regnum % gdbarch_num_regs (gdbarch));
20e6603c
AC
6288 else
6289 fprintf_filtered (file, "\n ");
c906108c 6290
025bb325 6291 /* Now print the values in hex, 4 or 8 to the row. */
a4b8ebc8 6292 for (col = 0, regnum = start_regnum;
72a155b4
UW
6293 col < ncols && regnum < gdbarch_num_regs (gdbarch)
6294 + gdbarch_num_pseudo_regs (gdbarch);
f57d151a 6295 regnum++)
c906108c 6296 {
72a155b4 6297 if (*gdbarch_register_name (gdbarch, regnum) == '\0')
c5aa993b 6298 continue; /* unused register */
004159a2 6299 if (mips_float_register_p (gdbarch, regnum))
025bb325 6300 break; /* End row: reached FP register. */
72a155b4 6301 if (register_size (gdbarch, regnum) > mips_abi_regsize (gdbarch))
0cc93a06
DJ
6302 break; /* End row: large register. */
6303
c906108c 6304 /* OK: get the data in raw format. */
e11c53d2 6305 if (!frame_register_read (frame, regnum, raw_buffer))
c9f4d572 6306 error (_("can't read register %d (%s)"),
72a155b4 6307 regnum, gdbarch_register_name (gdbarch, regnum));
c906108c 6308 /* pad small registers */
4246e332 6309 for (byte = 0;
72a155b4
UW
6310 byte < (mips_abi_regsize (gdbarch)
6311 - register_size (gdbarch, regnum)); byte++)
c906108c 6312 printf_filtered (" ");
025bb325 6313 /* Now print the register value in hex, endian order. */
72a155b4 6314 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
6d82d43b 6315 for (byte =
72a155b4
UW
6316 register_size (gdbarch, regnum) - register_size (gdbarch, regnum);
6317 byte < register_size (gdbarch, regnum); byte++)
47a35522 6318 fprintf_filtered (file, "%02x", raw_buffer[byte]);
c906108c 6319 else
72a155b4 6320 for (byte = register_size (gdbarch, regnum) - 1;
6d82d43b 6321 byte >= 0; byte--)
47a35522 6322 fprintf_filtered (file, "%02x", raw_buffer[byte]);
e11c53d2 6323 fprintf_filtered (file, " ");
c906108c
SS
6324 col++;
6325 }
025bb325 6326 if (col > 0) /* ie. if we actually printed anything... */
e11c53d2 6327 fprintf_filtered (file, "\n");
c906108c
SS
6328
6329 return regnum;
6330}
6331
025bb325 6332/* MIPS_DO_REGISTERS_INFO(): called by "info register" command. */
c906108c 6333
bf1f5b4c 6334static void
e11c53d2
AC
6335mips_print_registers_info (struct gdbarch *gdbarch, struct ui_file *file,
6336 struct frame_info *frame, int regnum, int all)
c906108c 6337{
025bb325 6338 if (regnum != -1) /* Do one specified register. */
c906108c 6339 {
72a155b4
UW
6340 gdb_assert (regnum >= gdbarch_num_regs (gdbarch));
6341 if (*(gdbarch_register_name (gdbarch, regnum)) == '\0')
8a3fe4f8 6342 error (_("Not a valid register for the current processor type"));
c906108c 6343
0cc93a06 6344 mips_print_register (file, frame, regnum);
e11c53d2 6345 fprintf_filtered (file, "\n");
c906108c 6346 }
c5aa993b 6347 else
025bb325 6348 /* Do all (or most) registers. */
c906108c 6349 {
72a155b4
UW
6350 regnum = gdbarch_num_regs (gdbarch);
6351 while (regnum < gdbarch_num_regs (gdbarch)
6352 + gdbarch_num_pseudo_regs (gdbarch))
c906108c 6353 {
004159a2 6354 if (mips_float_register_p (gdbarch, regnum))
e11c53d2 6355 {
025bb325 6356 if (all) /* True for "INFO ALL-REGISTERS" command. */
e11c53d2
AC
6357 regnum = print_fp_register_row (file, frame, regnum);
6358 else
025bb325 6359 regnum += MIPS_NUMREGS; /* Skip floating point regs. */
e11c53d2 6360 }
c906108c 6361 else
e11c53d2 6362 regnum = print_gp_register_row (file, frame, regnum);
c906108c
SS
6363 }
6364 }
6365}
6366
63807e1d 6367static int
3352ef37
AC
6368mips_single_step_through_delay (struct gdbarch *gdbarch,
6369 struct frame_info *frame)
c906108c 6370{
e17a4113 6371 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
3352ef37 6372 CORE_ADDR pc = get_frame_pc (frame);
4cc0665f
MR
6373 struct address_space *aspace;
6374 enum mips_isa isa;
6375 ULONGEST insn;
6376 int status;
6377 int size;
6378
6379 if ((mips_pc_is_mips (pc)
6380 && !mips32_instruction_has_delay_slot (gdbarch, pc))
6381 || (mips_pc_is_micromips (gdbarch, pc)
6382 && !micromips_instruction_has_delay_slot (gdbarch, pc, 0))
6383 || (mips_pc_is_mips16 (gdbarch, pc)
6384 && !mips16_instruction_has_delay_slot (gdbarch, pc, 0)))
06648491
MK
6385 return 0;
6386
4cc0665f
MR
6387 isa = mips_pc_isa (gdbarch, pc);
6388 /* _has_delay_slot above will have validated the read. */
6389 insn = mips_fetch_instruction (gdbarch, isa, pc, NULL);
6390 size = mips_insn_size (isa, insn);
6391 aspace = get_frame_address_space (frame);
6392 return breakpoint_here_p (aspace, pc + size) != no_breakpoint_here;
c906108c
SS
6393}
6394
6d82d43b
AC
6395/* To skip prologues, I use this predicate. Returns either PC itself
6396 if the code at PC does not look like a function prologue; otherwise
6397 returns an address that (if we're lucky) follows the prologue. If
6398 LENIENT, then we must skip everything which is involved in setting
6399 up the frame (it's OK to skip more, just so long as we don't skip
6400 anything which might clobber the registers which are being saved.
6401 We must skip more in the case where part of the prologue is in the
6402 delay slot of a non-prologue instruction). */
6403
6404static CORE_ADDR
6093d2eb 6405mips_skip_prologue (struct gdbarch *gdbarch, CORE_ADDR pc)
6d82d43b 6406{
8b622e6a
AC
6407 CORE_ADDR limit_pc;
6408 CORE_ADDR func_addr;
6409
6d82d43b
AC
6410 /* See if we can determine the end of the prologue via the symbol table.
6411 If so, then return either PC, or the PC after the prologue, whichever
6412 is greater. */
8b622e6a
AC
6413 if (find_pc_partial_function (pc, NULL, &func_addr, NULL))
6414 {
d80b854b
UW
6415 CORE_ADDR post_prologue_pc
6416 = skip_prologue_using_sal (gdbarch, func_addr);
8b622e6a
AC
6417 if (post_prologue_pc != 0)
6418 return max (pc, post_prologue_pc);
6419 }
6d82d43b
AC
6420
6421 /* Can't determine prologue from the symbol table, need to examine
6422 instructions. */
6423
98b4dd94
JB
6424 /* Find an upper limit on the function prologue using the debug
6425 information. If the debug information could not be used to provide
6426 that bound, then use an arbitrary large number as the upper bound. */
d80b854b 6427 limit_pc = skip_prologue_using_sal (gdbarch, pc);
98b4dd94
JB
6428 if (limit_pc == 0)
6429 limit_pc = pc + 100; /* Magic. */
6430
4cc0665f 6431 if (mips_pc_is_mips16 (gdbarch, pc))
e17a4113 6432 return mips16_scan_prologue (gdbarch, pc, limit_pc, NULL, NULL);
4cc0665f
MR
6433 else if (mips_pc_is_micromips (gdbarch, pc))
6434 return micromips_scan_prologue (gdbarch, pc, limit_pc, NULL, NULL);
6d82d43b 6435 else
e17a4113 6436 return mips32_scan_prologue (gdbarch, pc, limit_pc, NULL, NULL);
88658117
AC
6437}
6438
97ab0fdd
MR
6439/* Check whether the PC is in a function epilogue (32-bit version).
6440 This is a helper function for mips_in_function_epilogue_p. */
6441static int
e17a4113 6442mips32_in_function_epilogue_p (struct gdbarch *gdbarch, CORE_ADDR pc)
97ab0fdd
MR
6443{
6444 CORE_ADDR func_addr = 0, func_end = 0;
6445
6446 if (find_pc_partial_function (pc, NULL, &func_addr, &func_end))
6447 {
6448 /* The MIPS epilogue is max. 12 bytes long. */
6449 CORE_ADDR addr = func_end - 12;
6450
6451 if (addr < func_addr + 4)
6452 addr = func_addr + 4;
6453 if (pc < addr)
6454 return 0;
6455
6456 for (; pc < func_end; pc += MIPS_INSN32_SIZE)
6457 {
6458 unsigned long high_word;
6459 unsigned long inst;
6460
4cc0665f 6461 inst = mips_fetch_instruction (gdbarch, ISA_MIPS, pc, NULL);
97ab0fdd
MR
6462 high_word = (inst >> 16) & 0xffff;
6463
6464 if (high_word != 0x27bd /* addiu $sp,$sp,offset */
6465 && high_word != 0x67bd /* daddiu $sp,$sp,offset */
6466 && inst != 0x03e00008 /* jr $ra */
6467 && inst != 0x00000000) /* nop */
6468 return 0;
6469 }
6470
6471 return 1;
6472 }
6473
6474 return 0;
6475}
6476
4cc0665f
MR
6477/* Check whether the PC is in a function epilogue (microMIPS version).
6478 This is a helper function for mips_in_function_epilogue_p. */
6479
6480static int
6481micromips_in_function_epilogue_p (struct gdbarch *gdbarch, CORE_ADDR pc)
6482{
6483 CORE_ADDR func_addr = 0;
6484 CORE_ADDR func_end = 0;
6485 CORE_ADDR addr;
6486 ULONGEST insn;
6487 long offset;
6488 int dreg;
6489 int sreg;
6490 int loc;
6491
6492 if (!find_pc_partial_function (pc, NULL, &func_addr, &func_end))
6493 return 0;
6494
6495 /* The microMIPS epilogue is max. 12 bytes long. */
6496 addr = func_end - 12;
6497
6498 if (addr < func_addr + 2)
6499 addr = func_addr + 2;
6500 if (pc < addr)
6501 return 0;
6502
6503 for (; pc < func_end; pc += loc)
6504 {
6505 loc = 0;
6506 insn = mips_fetch_instruction (gdbarch, ISA_MICROMIPS, pc, NULL);
6507 loc += MIPS_INSN16_SIZE;
6508 switch (mips_insn_size (ISA_MICROMIPS, insn))
6509 {
6510 /* 48-bit instructions. */
6511 case 3 * MIPS_INSN16_SIZE:
6512 /* No epilogue instructions in this category. */
6513 return 0;
6514
6515 /* 32-bit instructions. */
6516 case 2 * MIPS_INSN16_SIZE:
6517 insn <<= 16;
6518 insn |= mips_fetch_instruction (gdbarch,
6519 ISA_MICROMIPS, pc + loc, NULL);
6520 loc += MIPS_INSN16_SIZE;
6521 switch (micromips_op (insn >> 16))
6522 {
6523 case 0xc: /* ADDIU: bits 001100 */
6524 case 0x17: /* DADDIU: bits 010111 */
6525 sreg = b0s5_reg (insn >> 16);
6526 dreg = b5s5_reg (insn >> 16);
6527 offset = (b0s16_imm (insn) ^ 0x8000) - 0x8000;
6528 if (sreg == MIPS_SP_REGNUM && dreg == MIPS_SP_REGNUM
6529 /* (D)ADDIU $sp, imm */
6530 && offset >= 0)
6531 break;
6532 return 0;
6533
6534 default:
6535 return 0;
6536 }
6537 break;
6538
6539 /* 16-bit instructions. */
6540 case MIPS_INSN16_SIZE:
6541 switch (micromips_op (insn))
6542 {
6543 case 0x3: /* MOVE: bits 000011 */
6544 sreg = b0s5_reg (insn);
6545 dreg = b5s5_reg (insn);
6546 if (sreg == 0 && dreg == 0)
6547 /* MOVE $zero, $zero aka NOP */
6548 break;
6549 return 0;
6550
6551 case 0x11: /* POOL16C: bits 010001 */
6552 if (b5s5_op (insn) == 0x18
6553 /* JRADDIUSP: bits 010011 11000 */
6554 || (b5s5_op (insn) == 0xd
6555 /* JRC: bits 010011 01101 */
6556 && b0s5_reg (insn) == MIPS_RA_REGNUM))
6557 /* JRC $ra */
6558 break;
6559 return 0;
6560
6561 case 0x13: /* POOL16D: bits 010011 */
6562 offset = micromips_decode_imm9 (b1s9_imm (insn));
6563 if ((insn & 0x1) == 0x1
6564 /* ADDIUSP: bits 010011 1 */
6565 && offset > 0)
6566 break;
6567 return 0;
6568
6569 default:
6570 return 0;
6571 }
6572 }
6573 }
6574
6575 return 1;
6576}
6577
97ab0fdd
MR
6578/* Check whether the PC is in a function epilogue (16-bit version).
6579 This is a helper function for mips_in_function_epilogue_p. */
6580static int
e17a4113 6581mips16_in_function_epilogue_p (struct gdbarch *gdbarch, CORE_ADDR pc)
97ab0fdd
MR
6582{
6583 CORE_ADDR func_addr = 0, func_end = 0;
6584
6585 if (find_pc_partial_function (pc, NULL, &func_addr, &func_end))
6586 {
6587 /* The MIPS epilogue is max. 12 bytes long. */
6588 CORE_ADDR addr = func_end - 12;
6589
6590 if (addr < func_addr + 4)
6591 addr = func_addr + 4;
6592 if (pc < addr)
6593 return 0;
6594
6595 for (; pc < func_end; pc += MIPS_INSN16_SIZE)
6596 {
6597 unsigned short inst;
6598
4cc0665f 6599 inst = mips_fetch_instruction (gdbarch, ISA_MIPS16, pc, NULL);
97ab0fdd
MR
6600
6601 if ((inst & 0xf800) == 0xf000) /* extend */
6602 continue;
6603
6604 if (inst != 0x6300 /* addiu $sp,offset */
6605 && inst != 0xfb00 /* daddiu $sp,$sp,offset */
6606 && inst != 0xe820 /* jr $ra */
6607 && inst != 0xe8a0 /* jrc $ra */
6608 && inst != 0x6500) /* nop */
6609 return 0;
6610 }
6611
6612 return 1;
6613 }
6614
6615 return 0;
6616}
6617
6618/* The epilogue is defined here as the area at the end of a function,
6619 after an instruction which destroys the function's stack frame. */
6620static int
6621mips_in_function_epilogue_p (struct gdbarch *gdbarch, CORE_ADDR pc)
6622{
4cc0665f 6623 if (mips_pc_is_mips16 (gdbarch, pc))
e17a4113 6624 return mips16_in_function_epilogue_p (gdbarch, pc);
4cc0665f
MR
6625 else if (mips_pc_is_micromips (gdbarch, pc))
6626 return micromips_in_function_epilogue_p (gdbarch, pc);
97ab0fdd 6627 else
e17a4113 6628 return mips32_in_function_epilogue_p (gdbarch, pc);
97ab0fdd
MR
6629}
6630
025bb325 6631/* Root of all "set mips "/"show mips " commands. This will eventually be
a5ea2558
AC
6632 used for all MIPS-specific commands. */
6633
a5ea2558 6634static void
acdb74a0 6635show_mips_command (char *args, int from_tty)
a5ea2558
AC
6636{
6637 help_list (showmipscmdlist, "show mips ", all_commands, gdb_stdout);
6638}
6639
a5ea2558 6640static void
acdb74a0 6641set_mips_command (char *args, int from_tty)
a5ea2558 6642{
6d82d43b
AC
6643 printf_unfiltered
6644 ("\"set mips\" must be followed by an appropriate subcommand.\n");
a5ea2558
AC
6645 help_list (setmipscmdlist, "set mips ", all_commands, gdb_stdout);
6646}
6647
c906108c
SS
6648/* Commands to show/set the MIPS FPU type. */
6649
c906108c 6650static void
acdb74a0 6651show_mipsfpu_command (char *args, int from_tty)
c906108c 6652{
c906108c 6653 char *fpu;
6ca0852e 6654
1cf3db46 6655 if (gdbarch_bfd_arch_info (target_gdbarch)->arch != bfd_arch_mips)
6ca0852e
UW
6656 {
6657 printf_unfiltered
6658 ("The MIPS floating-point coprocessor is unknown "
6659 "because the current architecture is not MIPS.\n");
6660 return;
6661 }
6662
1cf3db46 6663 switch (MIPS_FPU_TYPE (target_gdbarch))
c906108c
SS
6664 {
6665 case MIPS_FPU_SINGLE:
6666 fpu = "single-precision";
6667 break;
6668 case MIPS_FPU_DOUBLE:
6669 fpu = "double-precision";
6670 break;
6671 case MIPS_FPU_NONE:
6672 fpu = "absent (none)";
6673 break;
93d56215 6674 default:
e2e0b3e5 6675 internal_error (__FILE__, __LINE__, _("bad switch"));
c906108c
SS
6676 }
6677 if (mips_fpu_type_auto)
025bb325
MS
6678 printf_unfiltered ("The MIPS floating-point coprocessor "
6679 "is set automatically (currently %s)\n",
6680 fpu);
c906108c 6681 else
6d82d43b
AC
6682 printf_unfiltered
6683 ("The MIPS floating-point coprocessor is assumed to be %s\n", fpu);
c906108c
SS
6684}
6685
6686
c906108c 6687static void
acdb74a0 6688set_mipsfpu_command (char *args, int from_tty)
c906108c 6689{
025bb325
MS
6690 printf_unfiltered ("\"set mipsfpu\" must be followed by \"double\", "
6691 "\"single\",\"none\" or \"auto\".\n");
c906108c
SS
6692 show_mipsfpu_command (args, from_tty);
6693}
6694
c906108c 6695static void
acdb74a0 6696set_mipsfpu_single_command (char *args, int from_tty)
c906108c 6697{
8d5838b5
AC
6698 struct gdbarch_info info;
6699 gdbarch_info_init (&info);
c906108c
SS
6700 mips_fpu_type = MIPS_FPU_SINGLE;
6701 mips_fpu_type_auto = 0;
8d5838b5
AC
6702 /* FIXME: cagney/2003-11-15: Should be setting a field in "info"
6703 instead of relying on globals. Doing that would let generic code
6704 handle the search for this specific architecture. */
6705 if (!gdbarch_update_p (info))
e2e0b3e5 6706 internal_error (__FILE__, __LINE__, _("set mipsfpu failed"));
c906108c
SS
6707}
6708
c906108c 6709static void
acdb74a0 6710set_mipsfpu_double_command (char *args, int from_tty)
c906108c 6711{
8d5838b5
AC
6712 struct gdbarch_info info;
6713 gdbarch_info_init (&info);
c906108c
SS
6714 mips_fpu_type = MIPS_FPU_DOUBLE;
6715 mips_fpu_type_auto = 0;
8d5838b5
AC
6716 /* FIXME: cagney/2003-11-15: Should be setting a field in "info"
6717 instead of relying on globals. Doing that would let generic code
6718 handle the search for this specific architecture. */
6719 if (!gdbarch_update_p (info))
e2e0b3e5 6720 internal_error (__FILE__, __LINE__, _("set mipsfpu failed"));
c906108c
SS
6721}
6722
c906108c 6723static void
acdb74a0 6724set_mipsfpu_none_command (char *args, int from_tty)
c906108c 6725{
8d5838b5
AC
6726 struct gdbarch_info info;
6727 gdbarch_info_init (&info);
c906108c
SS
6728 mips_fpu_type = MIPS_FPU_NONE;
6729 mips_fpu_type_auto = 0;
8d5838b5
AC
6730 /* FIXME: cagney/2003-11-15: Should be setting a field in "info"
6731 instead of relying on globals. Doing that would let generic code
6732 handle the search for this specific architecture. */
6733 if (!gdbarch_update_p (info))
e2e0b3e5 6734 internal_error (__FILE__, __LINE__, _("set mipsfpu failed"));
c906108c
SS
6735}
6736
c906108c 6737static void
acdb74a0 6738set_mipsfpu_auto_command (char *args, int from_tty)
c906108c
SS
6739{
6740 mips_fpu_type_auto = 1;
6741}
6742
c906108c 6743/* Attempt to identify the particular processor model by reading the
691c0433
AC
6744 processor id. NOTE: cagney/2003-11-15: Firstly it isn't clear that
6745 the relevant processor still exists (it dates back to '94) and
6746 secondly this is not the way to do this. The processor type should
6747 be set by forcing an architecture change. */
c906108c 6748
691c0433
AC
6749void
6750deprecated_mips_set_processor_regs_hack (void)
c906108c 6751{
bb486190
UW
6752 struct regcache *regcache = get_current_regcache ();
6753 struct gdbarch *gdbarch = get_regcache_arch (regcache);
6754 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
a9614958 6755 ULONGEST prid;
c906108c 6756
bb486190 6757 regcache_cooked_read_unsigned (regcache, MIPS_PRID_REGNUM, &prid);
c906108c 6758 if ((prid & ~0xf) == 0x700)
691c0433 6759 tdep->mips_processor_reg_names = mips_r3041_reg_names;
c906108c
SS
6760}
6761
6762/* Just like reinit_frame_cache, but with the right arguments to be
6763 callable as an sfunc. */
6764
6765static void
acdb74a0
AC
6766reinit_frame_cache_sfunc (char *args, int from_tty,
6767 struct cmd_list_element *c)
c906108c
SS
6768{
6769 reinit_frame_cache ();
6770}
6771
a89aa300
AC
6772static int
6773gdb_print_insn_mips (bfd_vma memaddr, struct disassemble_info *info)
c906108c 6774{
4cc0665f
MR
6775 struct gdbarch *gdbarch = info->application_data;
6776
d31431ed
AC
6777 /* FIXME: cagney/2003-06-26: Is this even necessary? The
6778 disassembler needs to be able to locally determine the ISA, and
6779 not rely on GDB. Otherwize the stand-alone 'objdump -d' will not
6780 work. */
4cc0665f 6781 if (mips_pc_is_mips16 (gdbarch, memaddr))
ec4045ea 6782 info->mach = bfd_mach_mips16;
4cc0665f
MR
6783 else if (mips_pc_is_micromips (gdbarch, memaddr))
6784 info->mach = bfd_mach_mips_micromips;
c906108c
SS
6785
6786 /* Round down the instruction address to the appropriate boundary. */
4cc0665f
MR
6787 memaddr &= (info->mach == bfd_mach_mips16
6788 || info->mach == bfd_mach_mips_micromips) ? ~1 : ~3;
c5aa993b 6789
e5ab0dce 6790 /* Set the disassembler options. */
9dae60cc 6791 if (!info->disassembler_options)
e5ab0dce
AC
6792 /* This string is not recognized explicitly by the disassembler,
6793 but it tells the disassembler to not try to guess the ABI from
6794 the bfd elf headers, such that, if the user overrides the ABI
6795 of a program linked as NewABI, the disassembly will follow the
6796 register naming conventions specified by the user. */
6797 info->disassembler_options = "gpr-names=32";
6798
c906108c 6799 /* Call the appropriate disassembler based on the target endian-ness. */
40887e1a 6800 if (info->endian == BFD_ENDIAN_BIG)
c906108c
SS
6801 return print_insn_big_mips (memaddr, info);
6802 else
6803 return print_insn_little_mips (memaddr, info);
6804}
6805
9dae60cc
UW
6806static int
6807gdb_print_insn_mips_n32 (bfd_vma memaddr, struct disassemble_info *info)
6808{
6809 /* Set up the disassembler info, so that we get the right
6810 register names from libopcodes. */
6811 info->disassembler_options = "gpr-names=n32";
6812 info->flavour = bfd_target_elf_flavour;
6813
6814 return gdb_print_insn_mips (memaddr, info);
6815}
6816
6817static int
6818gdb_print_insn_mips_n64 (bfd_vma memaddr, struct disassemble_info *info)
6819{
6820 /* Set up the disassembler info, so that we get the right
6821 register names from libopcodes. */
6822 info->disassembler_options = "gpr-names=64";
6823 info->flavour = bfd_target_elf_flavour;
6824
6825 return gdb_print_insn_mips (memaddr, info);
6826}
6827
025bb325
MS
6828/* This function implements gdbarch_breakpoint_from_pc. It uses the
6829 program counter value to determine whether a 16- or 32-bit breakpoint
6830 should be used. It returns a pointer to a string of bytes that encode a
6831 breakpoint instruction, stores the length of the string to *lenptr, and
6832 adjusts pc (if necessary) to point to the actual memory location where
6833 the breakpoint should be inserted. */
c906108c 6834
47a35522 6835static const gdb_byte *
025bb325
MS
6836mips_breakpoint_from_pc (struct gdbarch *gdbarch,
6837 CORE_ADDR *pcptr, int *lenptr)
c906108c 6838{
4cc0665f
MR
6839 CORE_ADDR pc = *pcptr;
6840
67d57894 6841 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
c906108c 6842 {
4cc0665f 6843 if (mips_pc_is_mips16 (gdbarch, pc))
c906108c 6844 {
47a35522 6845 static gdb_byte mips16_big_breakpoint[] = { 0xe8, 0xa5 };
4cc0665f 6846 *pcptr = unmake_compact_addr (pc);
c5aa993b 6847 *lenptr = sizeof (mips16_big_breakpoint);
c906108c
SS
6848 return mips16_big_breakpoint;
6849 }
4cc0665f
MR
6850 else if (mips_pc_is_micromips (gdbarch, pc))
6851 {
6852 static gdb_byte micromips16_big_breakpoint[] = { 0x46, 0x85 };
6853 static gdb_byte micromips32_big_breakpoint[] = { 0, 0x5, 0, 0x7 };
6854 ULONGEST insn;
6855 int status;
6856 int size;
6857
6858 insn = mips_fetch_instruction (gdbarch, ISA_MICROMIPS, pc, &status);
6859 size = status ? 2
6860 : mips_insn_size (ISA_MICROMIPS, insn) == 2 ? 2 : 4;
6861 *pcptr = unmake_compact_addr (pc);
6862 *lenptr = size;
6863 return (size == 2) ? micromips16_big_breakpoint
6864 : micromips32_big_breakpoint;
6865 }
c906108c
SS
6866 else
6867 {
aaab4dba
AC
6868 /* The IDT board uses an unusual breakpoint value, and
6869 sometimes gets confused when it sees the usual MIPS
6870 breakpoint instruction. */
47a35522
MK
6871 static gdb_byte big_breakpoint[] = { 0, 0x5, 0, 0xd };
6872 static gdb_byte pmon_big_breakpoint[] = { 0, 0, 0, 0xd };
6873 static gdb_byte idt_big_breakpoint[] = { 0, 0, 0x0a, 0xd };
f2ec0ecf 6874 /* Likewise, IRIX appears to expect a different breakpoint,
025bb325 6875 although this is not apparent until you try to use pthreads. */
f2ec0ecf 6876 static gdb_byte irix_big_breakpoint[] = { 0, 0, 0, 0xd };
c906108c 6877
c5aa993b 6878 *lenptr = sizeof (big_breakpoint);
c906108c
SS
6879
6880 if (strcmp (target_shortname, "mips") == 0)
6881 return idt_big_breakpoint;
6882 else if (strcmp (target_shortname, "ddb") == 0
6883 || strcmp (target_shortname, "pmon") == 0
6884 || strcmp (target_shortname, "lsi") == 0)
6885 return pmon_big_breakpoint;
f2ec0ecf
JB
6886 else if (gdbarch_osabi (gdbarch) == GDB_OSABI_IRIX)
6887 return irix_big_breakpoint;
c906108c
SS
6888 else
6889 return big_breakpoint;
6890 }
6891 }
6892 else
6893 {
4cc0665f 6894 if (mips_pc_is_mips16 (gdbarch, pc))
c906108c 6895 {
47a35522 6896 static gdb_byte mips16_little_breakpoint[] = { 0xa5, 0xe8 };
4cc0665f 6897 *pcptr = unmake_compact_addr (pc);
c5aa993b 6898 *lenptr = sizeof (mips16_little_breakpoint);
c906108c
SS
6899 return mips16_little_breakpoint;
6900 }
4cc0665f
MR
6901 else if (mips_pc_is_micromips (gdbarch, pc))
6902 {
6903 static gdb_byte micromips16_little_breakpoint[] = { 0x85, 0x46 };
6904 static gdb_byte micromips32_little_breakpoint[] = { 0x5, 0, 0x7, 0 };
6905 ULONGEST insn;
6906 int status;
6907 int size;
6908
6909 insn = mips_fetch_instruction (gdbarch, ISA_MICROMIPS, pc, &status);
6910 size = status ? 2
6911 : mips_insn_size (ISA_MICROMIPS, insn) == 2 ? 2 : 4;
6912 *pcptr = unmake_compact_addr (pc);
6913 *lenptr = size;
6914 return (size == 2) ? micromips16_little_breakpoint
6915 : micromips32_little_breakpoint;
6916 }
c906108c
SS
6917 else
6918 {
47a35522
MK
6919 static gdb_byte little_breakpoint[] = { 0xd, 0, 0x5, 0 };
6920 static gdb_byte pmon_little_breakpoint[] = { 0xd, 0, 0, 0 };
6921 static gdb_byte idt_little_breakpoint[] = { 0xd, 0x0a, 0, 0 };
c906108c 6922
c5aa993b 6923 *lenptr = sizeof (little_breakpoint);
c906108c
SS
6924
6925 if (strcmp (target_shortname, "mips") == 0)
6926 return idt_little_breakpoint;
6927 else if (strcmp (target_shortname, "ddb") == 0
6928 || strcmp (target_shortname, "pmon") == 0
6929 || strcmp (target_shortname, "lsi") == 0)
6930 return pmon_little_breakpoint;
6931 else
6932 return little_breakpoint;
6933 }
6934 }
6935}
6936
4cc0665f
MR
6937/* Determine the remote breakpoint kind suitable for the PC. The following
6938 kinds are used:
6939
6940 * 2 -- 16-bit MIPS16 mode breakpoint,
6941
6942 * 3 -- 16-bit microMIPS mode breakpoint,
6943
6944 * 4 -- 32-bit standard MIPS mode breakpoint,
6945
6946 * 5 -- 32-bit microMIPS mode breakpoint. */
6947
6948static void
6949mips_remote_breakpoint_from_pc (struct gdbarch *gdbarch, CORE_ADDR *pcptr,
6950 int *kindptr)
6951{
6952 CORE_ADDR pc = *pcptr;
6953
6954 if (mips_pc_is_mips16 (gdbarch, pc))
6955 {
6956 *pcptr = unmake_compact_addr (pc);
6957 *kindptr = 2;
6958 }
6959 else if (mips_pc_is_micromips (gdbarch, pc))
6960 {
6961 ULONGEST insn;
6962 int status;
6963 int size;
6964
6965 insn = mips_fetch_instruction (gdbarch, ISA_MICROMIPS, pc, &status);
6966 size = status ? 2 : mips_insn_size (ISA_MICROMIPS, insn) == 2 ? 2 : 4;
6967 *pcptr = unmake_compact_addr (pc);
6968 *kindptr = size | 1;
6969 }
6970 else
6971 *kindptr = 4;
6972}
6973
c8cef75f
MR
6974/* Return non-zero if the ADDR instruction has a branch delay slot
6975 (i.e. it is a jump or branch instruction). This function is based
6976 on mips32_next_pc. */
6977
6978static int
6979mips32_instruction_has_delay_slot (struct gdbarch *gdbarch, CORE_ADDR addr)
6980{
c8cef75f
MR
6981 unsigned long inst;
6982 int status;
6983 int op;
a385295e
MR
6984 int rs;
6985 int rt;
c8cef75f 6986
4cc0665f 6987 inst = mips_fetch_instruction (gdbarch, ISA_MIPS, addr, &status);
c8cef75f
MR
6988 if (status)
6989 return 0;
6990
c8cef75f
MR
6991 op = itype_op (inst);
6992 if ((inst & 0xe0000000) != 0)
a385295e
MR
6993 {
6994 rs = itype_rs (inst);
6995 rt = itype_rt (inst);
f94363d7
AP
6996 return (is_octeon_bbit_op (op, gdbarch)
6997 || op >> 2 == 5 /* BEQL, BNEL, BLEZL, BGTZL: bits 0101xx */
a385295e
MR
6998 || op == 29 /* JALX: bits 011101 */
6999 || (op == 17
7000 && (rs == 8
c8cef75f 7001 /* BC1F, BC1FL, BC1T, BC1TL: 010001 01000 */
a385295e
MR
7002 || (rs == 9 && (rt & 0x2) == 0)
7003 /* BC1ANY2F, BC1ANY2T: bits 010001 01001 */
7004 || (rs == 10 && (rt & 0x2) == 0))));
7005 /* BC1ANY4F, BC1ANY4T: bits 010001 01010 */
7006 }
c8cef75f
MR
7007 else
7008 switch (op & 0x07) /* extract bits 28,27,26 */
7009 {
7010 case 0: /* SPECIAL */
7011 op = rtype_funct (inst);
7012 return (op == 8 /* JR */
7013 || op == 9); /* JALR */
7014 break; /* end SPECIAL */
7015 case 1: /* REGIMM */
a385295e
MR
7016 rs = itype_rs (inst);
7017 rt = itype_rt (inst); /* branch condition */
7018 return ((rt & 0xc) == 0
c8cef75f
MR
7019 /* BLTZ, BLTZL, BGEZ, BGEZL: bits 000xx */
7020 /* BLTZAL, BLTZALL, BGEZAL, BGEZALL: 100xx */
a385295e
MR
7021 || ((rt & 0x1e) == 0x1c && rs == 0));
7022 /* BPOSGE32, BPOSGE64: bits 1110x */
c8cef75f
MR
7023 break; /* end REGIMM */
7024 default: /* J, JAL, BEQ, BNE, BLEZ, BGTZ */
7025 return 1;
7026 break;
7027 }
7028}
7029
7030/* Return non-zero if the ADDR instruction, which must be a 32-bit
7031 instruction if MUSTBE32 is set or can be any instruction otherwise,
7032 has a branch delay slot (i.e. it is a non-compact jump instruction). */
7033
4cc0665f
MR
7034static int
7035micromips_instruction_has_delay_slot (struct gdbarch *gdbarch,
7036 CORE_ADDR addr, int mustbe32)
7037{
7038 ULONGEST insn;
7039 int status;
7040
7041 insn = mips_fetch_instruction (gdbarch, ISA_MICROMIPS, addr, &status);
7042 if (status)
7043 return 0;
7044
7045 if (!mustbe32) /* 16-bit instructions. */
7046 return (micromips_op (insn) == 0x11
7047 /* POOL16C: bits 010001 */
7048 && (b5s5_op (insn) == 0xc
7049 /* JR16: bits 010001 01100 */
7050 || (b5s5_op (insn) & 0x1e) == 0xe))
7051 /* JALR16, JALRS16: bits 010001 0111x */
7052 || (micromips_op (insn) & 0x37) == 0x23
7053 /* BEQZ16, BNEZ16: bits 10x011 */
7054 || micromips_op (insn) == 0x33;
7055 /* B16: bits 110011 */
7056
7057 /* 32-bit instructions. */
7058 if (micromips_op (insn) == 0x0)
7059 /* POOL32A: bits 000000 */
7060 {
7061 insn <<= 16;
7062 insn |= mips_fetch_instruction (gdbarch, ISA_MICROMIPS, addr, &status);
7063 if (status)
7064 return 0;
7065 return b0s6_op (insn) == 0x3c
7066 /* POOL32Axf: bits 000000 ... 111100 */
7067 && (b6s10_ext (insn) & 0x2bf) == 0x3c;
7068 /* JALR, JALR.HB: 000000 000x111100 111100 */
7069 /* JALRS, JALRS.HB: 000000 010x111100 111100 */
7070 }
7071
7072 return (micromips_op (insn) == 0x10
7073 /* POOL32I: bits 010000 */
7074 && ((b5s5_op (insn) & 0x1c) == 0x0
7075 /* BLTZ, BLTZAL, BGEZ, BGEZAL: 010000 000xx */
7076 || (b5s5_op (insn) & 0x1d) == 0x4
7077 /* BLEZ, BGTZ: bits 010000 001x0 */
7078 || (b5s5_op (insn) & 0x1d) == 0x11
7079 /* BLTZALS, BGEZALS: bits 010000 100x1 */
7080 || ((b5s5_op (insn) & 0x1e) == 0x14
7081 && (insn & 0x3) == 0x0)
7082 /* BC2F, BC2T: bits 010000 1010x xxx00 */
7083 || (b5s5_op (insn) & 0x1e) == 0x1a
7084 /* BPOSGE64, BPOSGE32: bits 010000 1101x */
7085 || ((b5s5_op (insn) & 0x1e) == 0x1c
7086 && (insn & 0x3) == 0x0)
7087 /* BC1F, BC1T: bits 010000 1110x xxx00 */
7088 || ((b5s5_op (insn) & 0x1c) == 0x1c
7089 && (insn & 0x3) == 0x1)))
7090 /* BC1ANY*: bits 010000 111xx xxx01 */
7091 || (micromips_op (insn) & 0x1f) == 0x1d
7092 /* JALS, JAL: bits x11101 */
7093 || (micromips_op (insn) & 0x37) == 0x25
7094 /* BEQ, BNE: bits 10x101 */
7095 || micromips_op (insn) == 0x35
7096 /* J: bits 110101 */
7097 || micromips_op (insn) == 0x3c;
7098 /* JALX: bits 111100 */
7099}
7100
c8cef75f
MR
7101static int
7102mips16_instruction_has_delay_slot (struct gdbarch *gdbarch, CORE_ADDR addr,
7103 int mustbe32)
7104{
c8cef75f
MR
7105 unsigned short inst;
7106 int status;
7107
4cc0665f 7108 inst = mips_fetch_instruction (gdbarch, ISA_MIPS16, addr, &status);
c8cef75f
MR
7109 if (status)
7110 return 0;
7111
c8cef75f
MR
7112 if (!mustbe32)
7113 return (inst & 0xf89f) == 0xe800; /* JR/JALR (16-bit instruction) */
7114 return (inst & 0xf800) == 0x1800; /* JAL/JALX (32-bit instruction) */
7115}
7116
7117/* Calculate the starting address of the MIPS memory segment BPADDR is in.
7118 This assumes KSSEG exists. */
7119
7120static CORE_ADDR
7121mips_segment_boundary (CORE_ADDR bpaddr)
7122{
7123 CORE_ADDR mask = CORE_ADDR_MAX;
7124 int segsize;
7125
7126 if (sizeof (CORE_ADDR) == 8)
7127 /* Get the topmost two bits of bpaddr in a 32-bit safe manner (avoid
7128 a compiler warning produced where CORE_ADDR is a 32-bit type even
7129 though in that case this is dead code). */
7130 switch (bpaddr >> ((sizeof (CORE_ADDR) << 3) - 2) & 3)
7131 {
7132 case 3:
7133 if (bpaddr == (bfd_signed_vma) (int32_t) bpaddr)
7134 segsize = 29; /* 32-bit compatibility segment */
7135 else
7136 segsize = 62; /* xkseg */
7137 break;
7138 case 2: /* xkphys */
7139 segsize = 59;
7140 break;
7141 default: /* xksseg (1), xkuseg/kuseg (0) */
7142 segsize = 62;
7143 break;
7144 }
7145 else if (bpaddr & 0x80000000) /* kernel segment */
7146 segsize = 29;
7147 else
7148 segsize = 31; /* user segment */
7149 mask <<= segsize;
7150 return bpaddr & mask;
7151}
7152
7153/* Move the breakpoint at BPADDR out of any branch delay slot by shifting
7154 it backwards if necessary. Return the address of the new location. */
7155
7156static CORE_ADDR
7157mips_adjust_breakpoint_address (struct gdbarch *gdbarch, CORE_ADDR bpaddr)
7158{
22e048c9 7159 CORE_ADDR prev_addr;
c8cef75f
MR
7160 CORE_ADDR boundary;
7161 CORE_ADDR func_addr;
7162
7163 /* If a breakpoint is set on the instruction in a branch delay slot,
7164 GDB gets confused. When the breakpoint is hit, the PC isn't on
7165 the instruction in the branch delay slot, the PC will point to
7166 the branch instruction. Since the PC doesn't match any known
7167 breakpoints, GDB reports a trap exception.
7168
7169 There are two possible fixes for this problem.
7170
7171 1) When the breakpoint gets hit, see if the BD bit is set in the
7172 Cause register (which indicates the last exception occurred in a
7173 branch delay slot). If the BD bit is set, fix the PC to point to
7174 the instruction in the branch delay slot.
7175
7176 2) When the user sets the breakpoint, don't allow him to set the
7177 breakpoint on the instruction in the branch delay slot. Instead
7178 move the breakpoint to the branch instruction (which will have
7179 the same result).
7180
7181 The problem with the first solution is that if the user then
7182 single-steps the processor, the branch instruction will get
7183 skipped (since GDB thinks the PC is on the instruction in the
7184 branch delay slot).
7185
7186 So, we'll use the second solution. To do this we need to know if
7187 the instruction we're trying to set the breakpoint on is in the
7188 branch delay slot. */
7189
7190 boundary = mips_segment_boundary (bpaddr);
7191
7192 /* Make sure we don't scan back before the beginning of the current
7193 function, since we may fetch constant data or insns that look like
7194 a jump. Of course we might do that anyway if the compiler has
7195 moved constants inline. :-( */
7196 if (find_pc_partial_function (bpaddr, NULL, &func_addr, NULL)
7197 && func_addr > boundary && func_addr <= bpaddr)
7198 boundary = func_addr;
7199
4cc0665f 7200 if (mips_pc_is_mips (bpaddr))
c8cef75f
MR
7201 {
7202 if (bpaddr == boundary)
7203 return bpaddr;
7204
7205 /* If the previous instruction has a branch delay slot, we have
7206 to move the breakpoint to the branch instruction. */
7207 prev_addr = bpaddr - 4;
7208 if (mips32_instruction_has_delay_slot (gdbarch, prev_addr))
7209 bpaddr = prev_addr;
7210 }
7211 else
7212 {
4cc0665f 7213 int (*instruction_has_delay_slot) (struct gdbarch *, CORE_ADDR, int);
c8cef75f
MR
7214 CORE_ADDR addr, jmpaddr;
7215 int i;
7216
4cc0665f 7217 boundary = unmake_compact_addr (boundary);
c8cef75f
MR
7218
7219 /* The only MIPS16 instructions with delay slots are JAL, JALX,
7220 JALR and JR. An absolute JAL/JALX is always 4 bytes long,
7221 so try for that first, then try the 2 byte JALR/JR.
4cc0665f
MR
7222 The microMIPS ASE has a whole range of jumps and branches
7223 with delay slots, some of which take 4 bytes and some take
7224 2 bytes, so the idea is the same.
c8cef75f
MR
7225 FIXME: We have to assume that bpaddr is not the second half
7226 of an extended instruction. */
4cc0665f
MR
7227 instruction_has_delay_slot = (mips_pc_is_micromips (gdbarch, bpaddr)
7228 ? micromips_instruction_has_delay_slot
7229 : mips16_instruction_has_delay_slot);
c8cef75f
MR
7230
7231 jmpaddr = 0;
7232 addr = bpaddr;
7233 for (i = 1; i < 4; i++)
7234 {
4cc0665f 7235 if (unmake_compact_addr (addr) == boundary)
c8cef75f 7236 break;
4cc0665f
MR
7237 addr -= MIPS_INSN16_SIZE;
7238 if (i == 1 && instruction_has_delay_slot (gdbarch, addr, 0))
c8cef75f
MR
7239 /* Looks like a JR/JALR at [target-1], but it could be
7240 the second word of a previous JAL/JALX, so record it
7241 and check back one more. */
7242 jmpaddr = addr;
4cc0665f 7243 else if (i > 1 && instruction_has_delay_slot (gdbarch, addr, 1))
c8cef75f
MR
7244 {
7245 if (i == 2)
7246 /* Looks like a JAL/JALX at [target-2], but it could also
7247 be the second word of a previous JAL/JALX, record it,
7248 and check back one more. */
7249 jmpaddr = addr;
7250 else
7251 /* Looks like a JAL/JALX at [target-3], so any previously
7252 recorded JAL/JALX or JR/JALR must be wrong, because:
7253
7254 >-3: JAL
7255 -2: JAL-ext (can't be JAL/JALX)
7256 -1: bdslot (can't be JR/JALR)
7257 0: target insn
7258
7259 Of course it could be another JAL-ext which looks
7260 like a JAL, but in that case we'd have broken out
7261 of this loop at [target-2]:
7262
7263 -4: JAL
7264 >-3: JAL-ext
7265 -2: bdslot (can't be jmp)
7266 -1: JR/JALR
7267 0: target insn */
7268 jmpaddr = 0;
7269 }
7270 else
7271 {
7272 /* Not a jump instruction: if we're at [target-1] this
7273 could be the second word of a JAL/JALX, so continue;
7274 otherwise we're done. */
7275 if (i > 1)
7276 break;
7277 }
7278 }
7279
7280 if (jmpaddr)
7281 bpaddr = jmpaddr;
7282 }
7283
7284 return bpaddr;
7285}
7286
14132e89
MR
7287/* Return non-zero if SUFFIX is one of the numeric suffixes used for MIPS16
7288 call stubs, one of 1, 2, 5, 6, 9, 10, or, if ZERO is non-zero, also 0. */
7289
7290static int
7291mips_is_stub_suffix (const char *suffix, int zero)
7292{
7293 switch (suffix[0])
7294 {
7295 case '0':
7296 return zero && suffix[1] == '\0';
7297 case '1':
7298 return suffix[1] == '\0' || (suffix[1] == '0' && suffix[2] == '\0');
7299 case '2':
7300 case '5':
7301 case '6':
7302 case '9':
7303 return suffix[1] == '\0';
7304 default:
7305 return 0;
7306 }
7307}
7308
7309/* Return non-zero if MODE is one of the mode infixes used for MIPS16
7310 call stubs, one of sf, df, sc, or dc. */
7311
7312static int
7313mips_is_stub_mode (const char *mode)
7314{
7315 return ((mode[0] == 's' || mode[0] == 'd')
7316 && (mode[1] == 'f' || mode[1] == 'c'));
7317}
7318
7319/* Code at PC is a compiler-generated stub. Such a stub for a function
7320 bar might have a name like __fn_stub_bar, and might look like this:
7321
7322 mfc1 $4, $f13
7323 mfc1 $5, $f12
7324 mfc1 $6, $f15
7325 mfc1 $7, $f14
7326
7327 followed by (or interspersed with):
7328
7329 j bar
7330
7331 or:
7332
7333 lui $25, %hi(bar)
7334 addiu $25, $25, %lo(bar)
7335 jr $25
7336
7337 ($1 may be used in old code; for robustness we accept any register)
7338 or, in PIC code:
7339
7340 lui $28, %hi(_gp_disp)
7341 addiu $28, $28, %lo(_gp_disp)
7342 addu $28, $28, $25
7343 lw $25, %got(bar)
7344 addiu $25, $25, %lo(bar)
7345 jr $25
7346
7347 In the case of a __call_stub_bar stub, the sequence to set up
7348 arguments might look like this:
7349
7350 mtc1 $4, $f13
7351 mtc1 $5, $f12
7352 mtc1 $6, $f15
7353 mtc1 $7, $f14
7354
7355 followed by (or interspersed with) one of the jump sequences above.
7356
7357 In the case of a __call_stub_fp_bar stub, JAL or JALR is used instead
7358 of J or JR, respectively, followed by:
7359
7360 mfc1 $2, $f0
7361 mfc1 $3, $f1
7362 jr $18
7363
7364 We are at the beginning of the stub here, and scan down and extract
7365 the target address from the jump immediate instruction or, if a jump
7366 register instruction is used, from the register referred. Return
7367 the value of PC calculated or 0 if inconclusive.
7368
7369 The limit on the search is arbitrarily set to 20 instructions. FIXME. */
7370
7371static CORE_ADDR
7372mips_get_mips16_fn_stub_pc (struct frame_info *frame, CORE_ADDR pc)
7373{
7374 struct gdbarch *gdbarch = get_frame_arch (frame);
7375 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
7376 int addrreg = MIPS_ZERO_REGNUM;
7377 CORE_ADDR start_pc = pc;
7378 CORE_ADDR target_pc = 0;
7379 CORE_ADDR addr = 0;
7380 CORE_ADDR gp = 0;
7381 int status = 0;
7382 int i;
7383
7384 for (i = 0;
7385 status == 0 && target_pc == 0 && i < 20;
7386 i++, pc += MIPS_INSN32_SIZE)
7387 {
4cc0665f 7388 ULONGEST inst = mips_fetch_instruction (gdbarch, ISA_MIPS, pc, NULL);
14132e89
MR
7389 CORE_ADDR imm;
7390 int rt;
7391 int rs;
7392 int rd;
7393
7394 switch (itype_op (inst))
7395 {
7396 case 0: /* SPECIAL */
7397 switch (rtype_funct (inst))
7398 {
7399 case 8: /* JR */
7400 case 9: /* JALR */
7401 rs = rtype_rs (inst);
7402 if (rs == MIPS_GP_REGNUM)
7403 target_pc = gp; /* Hmm... */
7404 else if (rs == addrreg)
7405 target_pc = addr;
7406 break;
7407
7408 case 0x21: /* ADDU */
7409 rt = rtype_rt (inst);
7410 rs = rtype_rs (inst);
7411 rd = rtype_rd (inst);
7412 if (rd == MIPS_GP_REGNUM
7413 && ((rs == MIPS_GP_REGNUM && rt == MIPS_T9_REGNUM)
7414 || (rs == MIPS_T9_REGNUM && rt == MIPS_GP_REGNUM)))
7415 gp += start_pc;
7416 break;
7417 }
7418 break;
7419
7420 case 2: /* J */
7421 case 3: /* JAL */
7422 target_pc = jtype_target (inst) << 2;
7423 target_pc += ((pc + 4) & ~(CORE_ADDR) 0x0fffffff);
7424 break;
7425
7426 case 9: /* ADDIU */
7427 rt = itype_rt (inst);
7428 rs = itype_rs (inst);
7429 if (rt == rs)
7430 {
7431 imm = (itype_immediate (inst) ^ 0x8000) - 0x8000;
7432 if (rt == MIPS_GP_REGNUM)
7433 gp += imm;
7434 else if (rt == addrreg)
7435 addr += imm;
7436 }
7437 break;
7438
7439 case 0xf: /* LUI */
7440 rt = itype_rt (inst);
7441 imm = ((itype_immediate (inst) ^ 0x8000) - 0x8000) << 16;
7442 if (rt == MIPS_GP_REGNUM)
7443 gp = imm;
7444 else if (rt != MIPS_ZERO_REGNUM)
7445 {
7446 addrreg = rt;
7447 addr = imm;
7448 }
7449 break;
7450
7451 case 0x23: /* LW */
7452 rt = itype_rt (inst);
7453 rs = itype_rs (inst);
7454 imm = (itype_immediate (inst) ^ 0x8000) - 0x8000;
7455 if (gp != 0 && rs == MIPS_GP_REGNUM)
7456 {
7457 gdb_byte buf[4];
7458
7459 memset (buf, 0, sizeof (buf));
7460 status = target_read_memory (gp + imm, buf, sizeof (buf));
7461 addrreg = rt;
7462 addr = extract_signed_integer (buf, sizeof (buf), byte_order);
7463 }
7464 break;
7465 }
7466 }
7467
7468 return target_pc;
7469}
7470
7471/* If PC is in a MIPS16 call or return stub, return the address of the
7472 target PC, which is either the callee or the caller. There are several
c906108c
SS
7473 cases which must be handled:
7474
14132e89
MR
7475 * If the PC is in __mips16_ret_{d,s}{f,c}, this is a return stub
7476 and the target PC is in $31 ($ra).
c906108c 7477 * If the PC is in __mips16_call_stub_{1..10}, this is a call stub
14132e89
MR
7478 and the target PC is in $2.
7479 * If the PC at the start of __mips16_call_stub_{s,d}{f,c}_{0..10},
7480 i.e. before the JALR instruction, this is effectively a call stub
7481 and the target PC is in $2. Otherwise this is effectively
7482 a return stub and the target PC is in $18.
7483 * If the PC is at the start of __call_stub_fp_*, i.e. before the
7484 JAL or JALR instruction, this is effectively a call stub and the
7485 target PC is buried in the instruction stream. Otherwise this
7486 is effectively a return stub and the target PC is in $18.
7487 * If the PC is in __call_stub_* or in __fn_stub_*, this is a call
7488 stub and the target PC is buried in the instruction stream.
7489
7490 See the source code for the stubs in gcc/config/mips/mips16.S, or the
7491 stub builder in gcc/config/mips/mips.c (mips16_build_call_stub) for the
e7d6a6d2 7492 gory details. */
c906108c 7493
757a7cc6 7494static CORE_ADDR
db5f024e 7495mips_skip_mips16_trampoline_code (struct frame_info *frame, CORE_ADDR pc)
c906108c 7496{
e17a4113 7497 struct gdbarch *gdbarch = get_frame_arch (frame);
c906108c 7498 CORE_ADDR start_addr;
14132e89
MR
7499 const char *name;
7500 size_t prefixlen;
c906108c
SS
7501
7502 /* Find the starting address and name of the function containing the PC. */
7503 if (find_pc_partial_function (pc, &name, &start_addr, NULL) == 0)
7504 return 0;
7505
14132e89
MR
7506 /* If the PC is in __mips16_ret_{d,s}{f,c}, this is a return stub
7507 and the target PC is in $31 ($ra). */
7508 prefixlen = strlen (mips_str_mips16_ret_stub);
7509 if (strncmp (name, mips_str_mips16_ret_stub, prefixlen) == 0
7510 && mips_is_stub_mode (name + prefixlen)
7511 && name[prefixlen + 2] == '\0')
7512 return get_frame_register_signed
7513 (frame, gdbarch_num_regs (gdbarch) + MIPS_RA_REGNUM);
7514
7515 /* If the PC is in __mips16_call_stub_*, this is one of the call
7516 call/return stubs. */
7517 prefixlen = strlen (mips_str_mips16_call_stub);
7518 if (strncmp (name, mips_str_mips16_call_stub, prefixlen) == 0)
c906108c
SS
7519 {
7520 /* If the PC is in __mips16_call_stub_{1..10}, this is a call stub
7521 and the target PC is in $2. */
14132e89
MR
7522 if (mips_is_stub_suffix (name + prefixlen, 0))
7523 return get_frame_register_signed
7524 (frame, gdbarch_num_regs (gdbarch) + MIPS_V0_REGNUM);
c906108c 7525
14132e89
MR
7526 /* If the PC at the start of __mips16_call_stub_{s,d}{f,c}_{0..10},
7527 i.e. before the JALR instruction, this is effectively a call stub
b021a221 7528 and the target PC is in $2. Otherwise this is effectively
c5aa993b 7529 a return stub and the target PC is in $18. */
14132e89
MR
7530 else if (mips_is_stub_mode (name + prefixlen)
7531 && name[prefixlen + 2] == '_'
7532 && mips_is_stub_suffix (name + prefixlen + 3, 0))
c906108c
SS
7533 {
7534 if (pc == start_addr)
14132e89
MR
7535 /* This is the 'call' part of a call stub. The return
7536 address is in $2. */
7537 return get_frame_register_signed
7538 (frame, gdbarch_num_regs (gdbarch) + MIPS_V0_REGNUM);
c906108c
SS
7539 else
7540 /* This is the 'return' part of a call stub. The return
14132e89
MR
7541 address is in $18. */
7542 return get_frame_register_signed
7543 (frame, gdbarch_num_regs (gdbarch) + MIPS_S2_REGNUM);
c906108c 7544 }
14132e89
MR
7545 else
7546 return 0; /* Not a stub. */
7547 }
7548
7549 /* If the PC is in __call_stub_* or __fn_stub*, this is one of the
7550 compiler-generated call or call/return stubs. */
7551 if (strncmp (name, mips_str_fn_stub, strlen (mips_str_fn_stub)) == 0
7552 || strncmp (name, mips_str_call_stub, strlen (mips_str_call_stub)) == 0)
7553 {
7554 if (pc == start_addr)
7555 /* This is the 'call' part of a call stub. Call this helper
7556 to scan through this code for interesting instructions
7557 and determine the final PC. */
7558 return mips_get_mips16_fn_stub_pc (frame, pc);
7559 else
7560 /* This is the 'return' part of a call stub. The return address
7561 is in $18. */
7562 return get_frame_register_signed
7563 (frame, gdbarch_num_regs (gdbarch) + MIPS_S2_REGNUM);
c906108c 7564 }
14132e89
MR
7565
7566 return 0; /* Not a stub. */
7567}
7568
7569/* Return non-zero if the PC is inside a return thunk (aka stub or trampoline).
7570 This implements the IN_SOLIB_RETURN_TRAMPOLINE macro. */
7571
7572static int
7573mips_in_return_stub (struct gdbarch *gdbarch, CORE_ADDR pc, const char *name)
7574{
7575 CORE_ADDR start_addr;
7576 size_t prefixlen;
7577
7578 /* Find the starting address of the function containing the PC. */
7579 if (find_pc_partial_function (pc, NULL, &start_addr, NULL) == 0)
7580 return 0;
7581
7582 /* If the PC is in __mips16_call_stub_{s,d}{f,c}_{0..10} but not at
7583 the start, i.e. after the JALR instruction, this is effectively
7584 a return stub. */
7585 prefixlen = strlen (mips_str_mips16_call_stub);
7586 if (pc != start_addr
7587 && strncmp (name, mips_str_mips16_call_stub, prefixlen) == 0
7588 && mips_is_stub_mode (name + prefixlen)
7589 && name[prefixlen + 2] == '_'
7590 && mips_is_stub_suffix (name + prefixlen + 3, 1))
7591 return 1;
7592
7593 /* If the PC is in __call_stub_fp_* but not at the start, i.e. after
7594 the JAL or JALR instruction, this is effectively a return stub. */
7595 prefixlen = strlen (mips_str_call_fp_stub);
7596 if (pc != start_addr
7597 && strncmp (name, mips_str_call_fp_stub, prefixlen) == 0)
7598 return 1;
7599
7600 /* Consume the .pic. prefix of any PIC stub, this function must return
7601 true when the PC is in a PIC stub of a __mips16_ret_{d,s}{f,c} stub
7602 or the call stub path will trigger in handle_inferior_event causing
7603 it to go astray. */
7604 prefixlen = strlen (mips_str_pic);
7605 if (strncmp (name, mips_str_pic, prefixlen) == 0)
7606 name += prefixlen;
7607
7608 /* If the PC is in __mips16_ret_{d,s}{f,c}, this is a return stub. */
7609 prefixlen = strlen (mips_str_mips16_ret_stub);
7610 if (strncmp (name, mips_str_mips16_ret_stub, prefixlen) == 0
7611 && mips_is_stub_mode (name + prefixlen)
7612 && name[prefixlen + 2] == '\0')
7613 return 1;
7614
7615 return 0; /* Not a stub. */
c906108c
SS
7616}
7617
db5f024e
DJ
7618/* If the current PC is the start of a non-PIC-to-PIC stub, return the
7619 PC of the stub target. The stub just loads $t9 and jumps to it,
7620 so that $t9 has the correct value at function entry. */
7621
7622static CORE_ADDR
7623mips_skip_pic_trampoline_code (struct frame_info *frame, CORE_ADDR pc)
7624{
e17a4113
UW
7625 struct gdbarch *gdbarch = get_frame_arch (frame);
7626 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
db5f024e
DJ
7627 struct minimal_symbol *msym;
7628 int i;
7629 gdb_byte stub_code[16];
7630 int32_t stub_words[4];
7631
7632 /* The stub for foo is named ".pic.foo", and is either two
7633 instructions inserted before foo or a three instruction sequence
7634 which jumps to foo. */
7635 msym = lookup_minimal_symbol_by_pc (pc);
7636 if (msym == NULL
7637 || SYMBOL_VALUE_ADDRESS (msym) != pc
7638 || SYMBOL_LINKAGE_NAME (msym) == NULL
7639 || strncmp (SYMBOL_LINKAGE_NAME (msym), ".pic.", 5) != 0)
7640 return 0;
7641
7642 /* A two-instruction header. */
7643 if (MSYMBOL_SIZE (msym) == 8)
7644 return pc + 8;
7645
7646 /* A three-instruction (plus delay slot) trampoline. */
7647 if (MSYMBOL_SIZE (msym) == 16)
7648 {
7649 if (target_read_memory (pc, stub_code, 16) != 0)
7650 return 0;
7651 for (i = 0; i < 4; i++)
e17a4113
UW
7652 stub_words[i] = extract_unsigned_integer (stub_code + i * 4,
7653 4, byte_order);
db5f024e
DJ
7654
7655 /* A stub contains these instructions:
7656 lui t9, %hi(target)
7657 j target
7658 addiu t9, t9, %lo(target)
7659 nop
7660
7661 This works even for N64, since stubs are only generated with
7662 -msym32. */
7663 if ((stub_words[0] & 0xffff0000U) == 0x3c190000
7664 && (stub_words[1] & 0xfc000000U) == 0x08000000
7665 && (stub_words[2] & 0xffff0000U) == 0x27390000
7666 && stub_words[3] == 0x00000000)
34b192ce
MR
7667 return ((((stub_words[0] & 0x0000ffff) << 16)
7668 + (stub_words[2] & 0x0000ffff)) ^ 0x8000) - 0x8000;
db5f024e
DJ
7669 }
7670
7671 /* Not a recognized stub. */
7672 return 0;
7673}
7674
7675static CORE_ADDR
7676mips_skip_trampoline_code (struct frame_info *frame, CORE_ADDR pc)
7677{
14132e89 7678 CORE_ADDR requested_pc = pc;
db5f024e 7679 CORE_ADDR target_pc;
14132e89
MR
7680 CORE_ADDR new_pc;
7681
7682 do
7683 {
7684 target_pc = pc;
db5f024e 7685
14132e89
MR
7686 new_pc = mips_skip_mips16_trampoline_code (frame, pc);
7687 if (new_pc)
7688 {
7689 pc = new_pc;
4cc0665f
MR
7690 if (is_compact_addr (pc))
7691 pc = unmake_compact_addr (pc);
14132e89 7692 }
db5f024e 7693
14132e89
MR
7694 new_pc = find_solib_trampoline_target (frame, pc);
7695 if (new_pc)
7696 {
7697 pc = new_pc;
4cc0665f
MR
7698 if (is_compact_addr (pc))
7699 pc = unmake_compact_addr (pc);
14132e89 7700 }
db5f024e 7701
14132e89
MR
7702 new_pc = mips_skip_pic_trampoline_code (frame, pc);
7703 if (new_pc)
7704 {
7705 pc = new_pc;
4cc0665f
MR
7706 if (is_compact_addr (pc))
7707 pc = unmake_compact_addr (pc);
14132e89
MR
7708 }
7709 }
7710 while (pc != target_pc);
db5f024e 7711
14132e89 7712 return pc != requested_pc ? pc : 0;
db5f024e
DJ
7713}
7714
a4b8ebc8 7715/* Convert a dbx stab register number (from `r' declaration) to a GDB
f57d151a 7716 [1 * gdbarch_num_regs .. 2 * gdbarch_num_regs) REGNUM. */
88c72b7d
AC
7717
7718static int
d3f73121 7719mips_stab_reg_to_regnum (struct gdbarch *gdbarch, int num)
88c72b7d 7720{
a4b8ebc8 7721 int regnum;
2f38ef89 7722 if (num >= 0 && num < 32)
a4b8ebc8 7723 regnum = num;
2f38ef89 7724 else if (num >= 38 && num < 70)
d3f73121 7725 regnum = num + mips_regnum (gdbarch)->fp0 - 38;
040b99fd 7726 else if (num == 70)
d3f73121 7727 regnum = mips_regnum (gdbarch)->hi;
040b99fd 7728 else if (num == 71)
d3f73121 7729 regnum = mips_regnum (gdbarch)->lo;
1faeff08
MR
7730 else if (mips_regnum (gdbarch)->dspacc != -1 && num >= 72 && num < 78)
7731 regnum = num + mips_regnum (gdbarch)->dspacc - 72;
2f38ef89 7732 else
a4b8ebc8
AC
7733 /* This will hopefully (eventually) provoke a warning. Should
7734 we be calling complaint() here? */
d3f73121
MD
7735 return gdbarch_num_regs (gdbarch) + gdbarch_num_pseudo_regs (gdbarch);
7736 return gdbarch_num_regs (gdbarch) + regnum;
88c72b7d
AC
7737}
7738
2f38ef89 7739
a4b8ebc8 7740/* Convert a dwarf, dwarf2, or ecoff register number to a GDB [1 *
f57d151a 7741 gdbarch_num_regs .. 2 * gdbarch_num_regs) REGNUM. */
88c72b7d
AC
7742
7743static int
d3f73121 7744mips_dwarf_dwarf2_ecoff_reg_to_regnum (struct gdbarch *gdbarch, int num)
88c72b7d 7745{
a4b8ebc8 7746 int regnum;
2f38ef89 7747 if (num >= 0 && num < 32)
a4b8ebc8 7748 regnum = num;
2f38ef89 7749 else if (num >= 32 && num < 64)
d3f73121 7750 regnum = num + mips_regnum (gdbarch)->fp0 - 32;
040b99fd 7751 else if (num == 64)
d3f73121 7752 regnum = mips_regnum (gdbarch)->hi;
040b99fd 7753 else if (num == 65)
d3f73121 7754 regnum = mips_regnum (gdbarch)->lo;
1faeff08
MR
7755 else if (mips_regnum (gdbarch)->dspacc != -1 && num >= 66 && num < 72)
7756 regnum = num + mips_regnum (gdbarch)->dspacc - 66;
2f38ef89 7757 else
a4b8ebc8
AC
7758 /* This will hopefully (eventually) provoke a warning. Should we
7759 be calling complaint() here? */
d3f73121
MD
7760 return gdbarch_num_regs (gdbarch) + gdbarch_num_pseudo_regs (gdbarch);
7761 return gdbarch_num_regs (gdbarch) + regnum;
a4b8ebc8
AC
7762}
7763
7764static int
e7faf938 7765mips_register_sim_regno (struct gdbarch *gdbarch, int regnum)
a4b8ebc8
AC
7766{
7767 /* Only makes sense to supply raw registers. */
e7faf938 7768 gdb_assert (regnum >= 0 && regnum < gdbarch_num_regs (gdbarch));
a4b8ebc8
AC
7769 /* FIXME: cagney/2002-05-13: Need to look at the pseudo register to
7770 decide if it is valid. Should instead define a standard sim/gdb
7771 register numbering scheme. */
e7faf938
MD
7772 if (gdbarch_register_name (gdbarch,
7773 gdbarch_num_regs (gdbarch) + regnum) != NULL
7774 && gdbarch_register_name (gdbarch,
025bb325
MS
7775 gdbarch_num_regs (gdbarch)
7776 + regnum)[0] != '\0')
a4b8ebc8
AC
7777 return regnum;
7778 else
6d82d43b 7779 return LEGACY_SIM_REGNO_IGNORE;
88c72b7d
AC
7780}
7781
2f38ef89 7782
4844f454
CV
7783/* Convert an integer into an address. Extracting the value signed
7784 guarantees a correctly sign extended address. */
fc0c74b1
AC
7785
7786static CORE_ADDR
79dd2d24 7787mips_integer_to_address (struct gdbarch *gdbarch,
870cd05e 7788 struct type *type, const gdb_byte *buf)
fc0c74b1 7789{
e17a4113
UW
7790 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
7791 return extract_signed_integer (buf, TYPE_LENGTH (type), byte_order);
fc0c74b1
AC
7792}
7793
82e91389
DJ
7794/* Dummy virtual frame pointer method. This is no more or less accurate
7795 than most other architectures; we just need to be explicit about it,
7796 because the pseudo-register gdbarch_sp_regnum will otherwise lead to
7797 an assertion failure. */
7798
7799static void
a54fba4c
MD
7800mips_virtual_frame_pointer (struct gdbarch *gdbarch,
7801 CORE_ADDR pc, int *reg, LONGEST *offset)
82e91389
DJ
7802{
7803 *reg = MIPS_SP_REGNUM;
7804 *offset = 0;
7805}
7806
caaa3122
DJ
7807static void
7808mips_find_abi_section (bfd *abfd, asection *sect, void *obj)
7809{
7810 enum mips_abi *abip = (enum mips_abi *) obj;
7811 const char *name = bfd_get_section_name (abfd, sect);
7812
7813 if (*abip != MIPS_ABI_UNKNOWN)
7814 return;
7815
7816 if (strncmp (name, ".mdebug.", 8) != 0)
7817 return;
7818
7819 if (strcmp (name, ".mdebug.abi32") == 0)
7820 *abip = MIPS_ABI_O32;
7821 else if (strcmp (name, ".mdebug.abiN32") == 0)
7822 *abip = MIPS_ABI_N32;
62a49b2c 7823 else if (strcmp (name, ".mdebug.abi64") == 0)
e3bddbfa 7824 *abip = MIPS_ABI_N64;
caaa3122
DJ
7825 else if (strcmp (name, ".mdebug.abiO64") == 0)
7826 *abip = MIPS_ABI_O64;
7827 else if (strcmp (name, ".mdebug.eabi32") == 0)
7828 *abip = MIPS_ABI_EABI32;
7829 else if (strcmp (name, ".mdebug.eabi64") == 0)
7830 *abip = MIPS_ABI_EABI64;
7831 else
8a3fe4f8 7832 warning (_("unsupported ABI %s."), name + 8);
caaa3122
DJ
7833}
7834
22e47e37
FF
7835static void
7836mips_find_long_section (bfd *abfd, asection *sect, void *obj)
7837{
7838 int *lbp = (int *) obj;
7839 const char *name = bfd_get_section_name (abfd, sect);
7840
7841 if (strncmp (name, ".gcc_compiled_long32", 20) == 0)
7842 *lbp = 32;
7843 else if (strncmp (name, ".gcc_compiled_long64", 20) == 0)
7844 *lbp = 64;
7845 else if (strncmp (name, ".gcc_compiled_long", 18) == 0)
7846 warning (_("unrecognized .gcc_compiled_longXX"));
7847}
7848
2e4ebe70
DJ
7849static enum mips_abi
7850global_mips_abi (void)
7851{
7852 int i;
7853
7854 for (i = 0; mips_abi_strings[i] != NULL; i++)
7855 if (mips_abi_strings[i] == mips_abi_string)
7856 return (enum mips_abi) i;
7857
e2e0b3e5 7858 internal_error (__FILE__, __LINE__, _("unknown ABI string"));
2e4ebe70
DJ
7859}
7860
4cc0665f
MR
7861/* Return the default compressed instruction set, either of MIPS16
7862 or microMIPS, selected when none could have been determined from
7863 the ELF header of the binary being executed (or no binary has been
7864 selected. */
7865
7866static enum mips_isa
7867global_mips_compression (void)
7868{
7869 int i;
7870
7871 for (i = 0; mips_compression_strings[i] != NULL; i++)
7872 if (mips_compression_strings[i] == mips_compression_string)
7873 return (enum mips_isa) i;
7874
7875 internal_error (__FILE__, __LINE__, _("unknown compressed ISA string"));
7876}
7877
29709017
DJ
7878static void
7879mips_register_g_packet_guesses (struct gdbarch *gdbarch)
7880{
29709017
DJ
7881 /* If the size matches the set of 32-bit or 64-bit integer registers,
7882 assume that's what we've got. */
4eb0ad19
DJ
7883 register_remote_g_packet_guess (gdbarch, 38 * 4, mips_tdesc_gp32);
7884 register_remote_g_packet_guess (gdbarch, 38 * 8, mips_tdesc_gp64);
29709017
DJ
7885
7886 /* If the size matches the full set of registers GDB traditionally
7887 knows about, including floating point, for either 32-bit or
7888 64-bit, assume that's what we've got. */
4eb0ad19
DJ
7889 register_remote_g_packet_guess (gdbarch, 90 * 4, mips_tdesc_gp32);
7890 register_remote_g_packet_guess (gdbarch, 90 * 8, mips_tdesc_gp64);
29709017
DJ
7891
7892 /* Otherwise we don't have a useful guess. */
7893}
7894
f8b73d13
DJ
7895static struct value *
7896value_of_mips_user_reg (struct frame_info *frame, const void *baton)
7897{
7898 const int *reg_p = baton;
7899 return value_of_register (*reg_p, frame);
7900}
7901
c2d11a7d 7902static struct gdbarch *
6d82d43b 7903mips_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
c2d11a7d 7904{
c2d11a7d
JM
7905 struct gdbarch *gdbarch;
7906 struct gdbarch_tdep *tdep;
7907 int elf_flags;
2e4ebe70 7908 enum mips_abi mips_abi, found_abi, wanted_abi;
f8b73d13 7909 int i, num_regs;
8d5838b5 7910 enum mips_fpu_type fpu_type;
f8b73d13 7911 struct tdesc_arch_data *tdesc_data = NULL;
609ca2b9 7912 int elf_fpu_type = 0;
1faeff08
MR
7913 const char **reg_names;
7914 struct mips_regnum mips_regnum, *regnum;
4cc0665f 7915 enum mips_isa mips_isa;
1faeff08
MR
7916 int dspacc;
7917 int dspctl;
7918
7919 /* Fill in the OS dependent register numbers and names. */
7920 if (info.osabi == GDB_OSABI_IRIX)
7921 {
7922 mips_regnum.fp0 = 32;
7923 mips_regnum.pc = 64;
7924 mips_regnum.cause = 65;
7925 mips_regnum.badvaddr = 66;
7926 mips_regnum.hi = 67;
7927 mips_regnum.lo = 68;
7928 mips_regnum.fp_control_status = 69;
7929 mips_regnum.fp_implementation_revision = 70;
7930 mips_regnum.dspacc = dspacc = -1;
7931 mips_regnum.dspctl = dspctl = -1;
7932 num_regs = 71;
7933 reg_names = mips_irix_reg_names;
7934 }
7935 else if (info.osabi == GDB_OSABI_LINUX)
7936 {
7937 mips_regnum.fp0 = 38;
7938 mips_regnum.pc = 37;
7939 mips_regnum.cause = 36;
7940 mips_regnum.badvaddr = 35;
7941 mips_regnum.hi = 34;
7942 mips_regnum.lo = 33;
7943 mips_regnum.fp_control_status = 70;
7944 mips_regnum.fp_implementation_revision = 71;
7945 mips_regnum.dspacc = -1;
7946 mips_regnum.dspctl = -1;
7947 dspacc = 72;
7948 dspctl = 78;
7949 num_regs = 79;
7950 reg_names = mips_linux_reg_names;
7951 }
7952 else
7953 {
7954 mips_regnum.lo = MIPS_EMBED_LO_REGNUM;
7955 mips_regnum.hi = MIPS_EMBED_HI_REGNUM;
7956 mips_regnum.badvaddr = MIPS_EMBED_BADVADDR_REGNUM;
7957 mips_regnum.cause = MIPS_EMBED_CAUSE_REGNUM;
7958 mips_regnum.pc = MIPS_EMBED_PC_REGNUM;
7959 mips_regnum.fp0 = MIPS_EMBED_FP0_REGNUM;
7960 mips_regnum.fp_control_status = 70;
7961 mips_regnum.fp_implementation_revision = 71;
7962 mips_regnum.dspacc = dspacc = -1;
7963 mips_regnum.dspctl = dspctl = -1;
7964 num_regs = MIPS_LAST_EMBED_REGNUM + 1;
7965 if (info.bfd_arch_info != NULL
7966 && info.bfd_arch_info->mach == bfd_mach_mips3900)
7967 reg_names = mips_tx39_reg_names;
7968 else
7969 reg_names = mips_generic_reg_names;
7970 }
f8b73d13
DJ
7971
7972 /* Check any target description for validity. */
7973 if (tdesc_has_registers (info.target_desc))
7974 {
7975 static const char *const mips_gprs[] = {
7976 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
7977 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
7978 "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
7979 "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31"
7980 };
7981 static const char *const mips_fprs[] = {
7982 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
7983 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
7984 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
7985 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
7986 };
7987
7988 const struct tdesc_feature *feature;
7989 int valid_p;
7990
7991 feature = tdesc_find_feature (info.target_desc,
7992 "org.gnu.gdb.mips.cpu");
7993 if (feature == NULL)
7994 return NULL;
7995
7996 tdesc_data = tdesc_data_alloc ();
7997
7998 valid_p = 1;
7999 for (i = MIPS_ZERO_REGNUM; i <= MIPS_RA_REGNUM; i++)
8000 valid_p &= tdesc_numbered_register (feature, tdesc_data, i,
8001 mips_gprs[i]);
8002
8003
8004 valid_p &= tdesc_numbered_register (feature, tdesc_data,
1faeff08 8005 mips_regnum.lo, "lo");
f8b73d13 8006 valid_p &= tdesc_numbered_register (feature, tdesc_data,
1faeff08 8007 mips_regnum.hi, "hi");
f8b73d13 8008 valid_p &= tdesc_numbered_register (feature, tdesc_data,
1faeff08 8009 mips_regnum.pc, "pc");
f8b73d13
DJ
8010
8011 if (!valid_p)
8012 {
8013 tdesc_data_cleanup (tdesc_data);
8014 return NULL;
8015 }
8016
8017 feature = tdesc_find_feature (info.target_desc,
8018 "org.gnu.gdb.mips.cp0");
8019 if (feature == NULL)
8020 {
8021 tdesc_data_cleanup (tdesc_data);
8022 return NULL;
8023 }
8024
8025 valid_p = 1;
8026 valid_p &= tdesc_numbered_register (feature, tdesc_data,
1faeff08 8027 mips_regnum.badvaddr, "badvaddr");
f8b73d13
DJ
8028 valid_p &= tdesc_numbered_register (feature, tdesc_data,
8029 MIPS_PS_REGNUM, "status");
8030 valid_p &= tdesc_numbered_register (feature, tdesc_data,
1faeff08 8031 mips_regnum.cause, "cause");
f8b73d13
DJ
8032
8033 if (!valid_p)
8034 {
8035 tdesc_data_cleanup (tdesc_data);
8036 return NULL;
8037 }
8038
8039 /* FIXME drow/2007-05-17: The FPU should be optional. The MIPS
8040 backend is not prepared for that, though. */
8041 feature = tdesc_find_feature (info.target_desc,
8042 "org.gnu.gdb.mips.fpu");
8043 if (feature == NULL)
8044 {
8045 tdesc_data_cleanup (tdesc_data);
8046 return NULL;
8047 }
8048
8049 valid_p = 1;
8050 for (i = 0; i < 32; i++)
8051 valid_p &= tdesc_numbered_register (feature, tdesc_data,
1faeff08 8052 i + mips_regnum.fp0, mips_fprs[i]);
f8b73d13
DJ
8053
8054 valid_p &= tdesc_numbered_register (feature, tdesc_data,
1faeff08
MR
8055 mips_regnum.fp_control_status,
8056 "fcsr");
8057 valid_p
8058 &= tdesc_numbered_register (feature, tdesc_data,
8059 mips_regnum.fp_implementation_revision,
8060 "fir");
f8b73d13
DJ
8061
8062 if (!valid_p)
8063 {
8064 tdesc_data_cleanup (tdesc_data);
8065 return NULL;
8066 }
8067
1faeff08
MR
8068 if (dspacc >= 0)
8069 {
8070 feature = tdesc_find_feature (info.target_desc,
8071 "org.gnu.gdb.mips.dsp");
8072 /* The DSP registers are optional; it's OK if they are absent. */
8073 if (feature != NULL)
8074 {
8075 i = 0;
8076 valid_p = 1;
8077 valid_p &= tdesc_numbered_register (feature, tdesc_data,
8078 dspacc + i++, "hi1");
8079 valid_p &= tdesc_numbered_register (feature, tdesc_data,
8080 dspacc + i++, "lo1");
8081 valid_p &= tdesc_numbered_register (feature, tdesc_data,
8082 dspacc + i++, "hi2");
8083 valid_p &= tdesc_numbered_register (feature, tdesc_data,
8084 dspacc + i++, "lo2");
8085 valid_p &= tdesc_numbered_register (feature, tdesc_data,
8086 dspacc + i++, "hi3");
8087 valid_p &= tdesc_numbered_register (feature, tdesc_data,
8088 dspacc + i++, "lo3");
8089
8090 valid_p &= tdesc_numbered_register (feature, tdesc_data,
8091 dspctl, "dspctl");
8092
8093 if (!valid_p)
8094 {
8095 tdesc_data_cleanup (tdesc_data);
8096 return NULL;
8097 }
8098
8099 mips_regnum.dspacc = dspacc;
8100 mips_regnum.dspctl = dspctl;
8101 }
8102 }
8103
f8b73d13
DJ
8104 /* It would be nice to detect an attempt to use a 64-bit ABI
8105 when only 32-bit registers are provided. */
1faeff08 8106 reg_names = NULL;
f8b73d13 8107 }
c2d11a7d 8108
ec03c1ac
AC
8109 /* First of all, extract the elf_flags, if available. */
8110 if (info.abfd && bfd_get_flavour (info.abfd) == bfd_target_elf_flavour)
8111 elf_flags = elf_elfheader (info.abfd)->e_flags;
6214a8a1
AC
8112 else if (arches != NULL)
8113 elf_flags = gdbarch_tdep (arches->gdbarch)->elf_flags;
ec03c1ac
AC
8114 else
8115 elf_flags = 0;
8116 if (gdbarch_debug)
8117 fprintf_unfiltered (gdb_stdlog,
6d82d43b 8118 "mips_gdbarch_init: elf_flags = 0x%08x\n", elf_flags);
c2d11a7d 8119
102182a9 8120 /* Check ELF_FLAGS to see if it specifies the ABI being used. */
0dadbba0
AC
8121 switch ((elf_flags & EF_MIPS_ABI))
8122 {
8123 case E_MIPS_ABI_O32:
ec03c1ac 8124 found_abi = MIPS_ABI_O32;
0dadbba0
AC
8125 break;
8126 case E_MIPS_ABI_O64:
ec03c1ac 8127 found_abi = MIPS_ABI_O64;
0dadbba0
AC
8128 break;
8129 case E_MIPS_ABI_EABI32:
ec03c1ac 8130 found_abi = MIPS_ABI_EABI32;
0dadbba0
AC
8131 break;
8132 case E_MIPS_ABI_EABI64:
ec03c1ac 8133 found_abi = MIPS_ABI_EABI64;
0dadbba0
AC
8134 break;
8135 default:
acdb74a0 8136 if ((elf_flags & EF_MIPS_ABI2))
ec03c1ac 8137 found_abi = MIPS_ABI_N32;
acdb74a0 8138 else
ec03c1ac 8139 found_abi = MIPS_ABI_UNKNOWN;
0dadbba0
AC
8140 break;
8141 }
acdb74a0 8142
caaa3122 8143 /* GCC creates a pseudo-section whose name describes the ABI. */
ec03c1ac
AC
8144 if (found_abi == MIPS_ABI_UNKNOWN && info.abfd != NULL)
8145 bfd_map_over_sections (info.abfd, mips_find_abi_section, &found_abi);
caaa3122 8146
dc305454 8147 /* If we have no useful BFD information, use the ABI from the last
ec03c1ac
AC
8148 MIPS architecture (if there is one). */
8149 if (found_abi == MIPS_ABI_UNKNOWN && info.abfd == NULL && arches != NULL)
8150 found_abi = gdbarch_tdep (arches->gdbarch)->found_abi;
2e4ebe70 8151
32a6503c 8152 /* Try the architecture for any hint of the correct ABI. */
ec03c1ac 8153 if (found_abi == MIPS_ABI_UNKNOWN
bf64bfd6
AC
8154 && info.bfd_arch_info != NULL
8155 && info.bfd_arch_info->arch == bfd_arch_mips)
8156 {
8157 switch (info.bfd_arch_info->mach)
8158 {
8159 case bfd_mach_mips3900:
ec03c1ac 8160 found_abi = MIPS_ABI_EABI32;
bf64bfd6
AC
8161 break;
8162 case bfd_mach_mips4100:
8163 case bfd_mach_mips5000:
ec03c1ac 8164 found_abi = MIPS_ABI_EABI64;
bf64bfd6 8165 break;
1d06468c
EZ
8166 case bfd_mach_mips8000:
8167 case bfd_mach_mips10000:
32a6503c
KB
8168 /* On Irix, ELF64 executables use the N64 ABI. The
8169 pseudo-sections which describe the ABI aren't present
8170 on IRIX. (Even for executables created by gcc.) */
28d169de
KB
8171 if (bfd_get_flavour (info.abfd) == bfd_target_elf_flavour
8172 && elf_elfheader (info.abfd)->e_ident[EI_CLASS] == ELFCLASS64)
ec03c1ac 8173 found_abi = MIPS_ABI_N64;
28d169de 8174 else
ec03c1ac 8175 found_abi = MIPS_ABI_N32;
1d06468c 8176 break;
bf64bfd6
AC
8177 }
8178 }
2e4ebe70 8179
26c53e50
DJ
8180 /* Default 64-bit objects to N64 instead of O32. */
8181 if (found_abi == MIPS_ABI_UNKNOWN
8182 && info.abfd != NULL
8183 && bfd_get_flavour (info.abfd) == bfd_target_elf_flavour
8184 && elf_elfheader (info.abfd)->e_ident[EI_CLASS] == ELFCLASS64)
8185 found_abi = MIPS_ABI_N64;
8186
ec03c1ac
AC
8187 if (gdbarch_debug)
8188 fprintf_unfiltered (gdb_stdlog, "mips_gdbarch_init: found_abi = %d\n",
8189 found_abi);
8190
8191 /* What has the user specified from the command line? */
8192 wanted_abi = global_mips_abi ();
8193 if (gdbarch_debug)
8194 fprintf_unfiltered (gdb_stdlog, "mips_gdbarch_init: wanted_abi = %d\n",
8195 wanted_abi);
2e4ebe70
DJ
8196
8197 /* Now that we have found what the ABI for this binary would be,
8198 check whether the user is overriding it. */
2e4ebe70
DJ
8199 if (wanted_abi != MIPS_ABI_UNKNOWN)
8200 mips_abi = wanted_abi;
ec03c1ac
AC
8201 else if (found_abi != MIPS_ABI_UNKNOWN)
8202 mips_abi = found_abi;
8203 else
8204 mips_abi = MIPS_ABI_O32;
8205 if (gdbarch_debug)
8206 fprintf_unfiltered (gdb_stdlog, "mips_gdbarch_init: mips_abi = %d\n",
8207 mips_abi);
2e4ebe70 8208
4cc0665f
MR
8209 /* Determine the default compressed ISA. */
8210 if ((elf_flags & EF_MIPS_ARCH_ASE_MICROMIPS) != 0
8211 && (elf_flags & EF_MIPS_ARCH_ASE_M16) == 0)
8212 mips_isa = ISA_MICROMIPS;
8213 else if ((elf_flags & EF_MIPS_ARCH_ASE_M16) != 0
8214 && (elf_flags & EF_MIPS_ARCH_ASE_MICROMIPS) == 0)
8215 mips_isa = ISA_MIPS16;
8216 else
8217 mips_isa = global_mips_compression ();
8218 mips_compression_string = mips_compression_strings[mips_isa];
8219
ec03c1ac 8220 /* Also used when doing an architecture lookup. */
4b9b3959 8221 if (gdbarch_debug)
ec03c1ac 8222 fprintf_unfiltered (gdb_stdlog,
025bb325
MS
8223 "mips_gdbarch_init: "
8224 "mips64_transfers_32bit_regs_p = %d\n",
ec03c1ac 8225 mips64_transfers_32bit_regs_p);
0dadbba0 8226
8d5838b5 8227 /* Determine the MIPS FPU type. */
609ca2b9
DJ
8228#ifdef HAVE_ELF
8229 if (info.abfd
8230 && bfd_get_flavour (info.abfd) == bfd_target_elf_flavour)
8231 elf_fpu_type = bfd_elf_get_obj_attr_int (info.abfd, OBJ_ATTR_GNU,
8232 Tag_GNU_MIPS_ABI_FP);
8233#endif /* HAVE_ELF */
8234
8d5838b5
AC
8235 if (!mips_fpu_type_auto)
8236 fpu_type = mips_fpu_type;
609ca2b9
DJ
8237 else if (elf_fpu_type != 0)
8238 {
8239 switch (elf_fpu_type)
8240 {
8241 case 1:
8242 fpu_type = MIPS_FPU_DOUBLE;
8243 break;
8244 case 2:
8245 fpu_type = MIPS_FPU_SINGLE;
8246 break;
8247 case 3:
8248 default:
8249 /* Soft float or unknown. */
8250 fpu_type = MIPS_FPU_NONE;
8251 break;
8252 }
8253 }
8d5838b5
AC
8254 else if (info.bfd_arch_info != NULL
8255 && info.bfd_arch_info->arch == bfd_arch_mips)
8256 switch (info.bfd_arch_info->mach)
8257 {
8258 case bfd_mach_mips3900:
8259 case bfd_mach_mips4100:
8260 case bfd_mach_mips4111:
a9d61c86 8261 case bfd_mach_mips4120:
8d5838b5
AC
8262 fpu_type = MIPS_FPU_NONE;
8263 break;
8264 case bfd_mach_mips4650:
8265 fpu_type = MIPS_FPU_SINGLE;
8266 break;
8267 default:
8268 fpu_type = MIPS_FPU_DOUBLE;
8269 break;
8270 }
8271 else if (arches != NULL)
8272 fpu_type = gdbarch_tdep (arches->gdbarch)->mips_fpu_type;
8273 else
8274 fpu_type = MIPS_FPU_DOUBLE;
8275 if (gdbarch_debug)
8276 fprintf_unfiltered (gdb_stdlog,
6d82d43b 8277 "mips_gdbarch_init: fpu_type = %d\n", fpu_type);
8d5838b5 8278
29709017
DJ
8279 /* Check for blatant incompatibilities. */
8280
8281 /* If we have only 32-bit registers, then we can't debug a 64-bit
8282 ABI. */
8283 if (info.target_desc
8284 && tdesc_property (info.target_desc, PROPERTY_GP32) != NULL
8285 && mips_abi != MIPS_ABI_EABI32
8286 && mips_abi != MIPS_ABI_O32)
f8b73d13
DJ
8287 {
8288 if (tdesc_data != NULL)
8289 tdesc_data_cleanup (tdesc_data);
8290 return NULL;
8291 }
29709017 8292
025bb325 8293 /* Try to find a pre-existing architecture. */
c2d11a7d
JM
8294 for (arches = gdbarch_list_lookup_by_info (arches, &info);
8295 arches != NULL;
8296 arches = gdbarch_list_lookup_by_info (arches->next, &info))
8297 {
8298 /* MIPS needs to be pedantic about which ABI the object is
102182a9 8299 using. */
9103eae0 8300 if (gdbarch_tdep (arches->gdbarch)->elf_flags != elf_flags)
c2d11a7d 8301 continue;
9103eae0 8302 if (gdbarch_tdep (arches->gdbarch)->mips_abi != mips_abi)
0dadbba0 8303 continue;
719ec221
AC
8304 /* Need to be pedantic about which register virtual size is
8305 used. */
8306 if (gdbarch_tdep (arches->gdbarch)->mips64_transfers_32bit_regs_p
8307 != mips64_transfers_32bit_regs_p)
8308 continue;
8d5838b5
AC
8309 /* Be pedantic about which FPU is selected. */
8310 if (gdbarch_tdep (arches->gdbarch)->mips_fpu_type != fpu_type)
8311 continue;
f8b73d13
DJ
8312
8313 if (tdesc_data != NULL)
8314 tdesc_data_cleanup (tdesc_data);
4be87837 8315 return arches->gdbarch;
c2d11a7d
JM
8316 }
8317
102182a9 8318 /* Need a new architecture. Fill in a target specific vector. */
c2d11a7d
JM
8319 tdep = (struct gdbarch_tdep *) xmalloc (sizeof (struct gdbarch_tdep));
8320 gdbarch = gdbarch_alloc (&info, tdep);
8321 tdep->elf_flags = elf_flags;
719ec221 8322 tdep->mips64_transfers_32bit_regs_p = mips64_transfers_32bit_regs_p;
ec03c1ac
AC
8323 tdep->found_abi = found_abi;
8324 tdep->mips_abi = mips_abi;
4cc0665f 8325 tdep->mips_isa = mips_isa;
8d5838b5 8326 tdep->mips_fpu_type = fpu_type;
29709017
DJ
8327 tdep->register_size_valid_p = 0;
8328 tdep->register_size = 0;
50e8a0d5
HZ
8329 tdep->gregset = NULL;
8330 tdep->gregset64 = NULL;
8331 tdep->fpregset = NULL;
8332 tdep->fpregset64 = NULL;
29709017
DJ
8333
8334 if (info.target_desc)
8335 {
8336 /* Some useful properties can be inferred from the target. */
8337 if (tdesc_property (info.target_desc, PROPERTY_GP32) != NULL)
8338 {
8339 tdep->register_size_valid_p = 1;
8340 tdep->register_size = 4;
8341 }
8342 else if (tdesc_property (info.target_desc, PROPERTY_GP64) != NULL)
8343 {
8344 tdep->register_size_valid_p = 1;
8345 tdep->register_size = 8;
8346 }
8347 }
c2d11a7d 8348
102182a9 8349 /* Initially set everything according to the default ABI/ISA. */
c2d11a7d
JM
8350 set_gdbarch_short_bit (gdbarch, 16);
8351 set_gdbarch_int_bit (gdbarch, 32);
8352 set_gdbarch_float_bit (gdbarch, 32);
8353 set_gdbarch_double_bit (gdbarch, 64);
8354 set_gdbarch_long_double_bit (gdbarch, 64);
a4b8ebc8
AC
8355 set_gdbarch_register_reggroup_p (gdbarch, mips_register_reggroup_p);
8356 set_gdbarch_pseudo_register_read (gdbarch, mips_pseudo_register_read);
8357 set_gdbarch_pseudo_register_write (gdbarch, mips_pseudo_register_write);
1d06468c 8358
175ff332
HZ
8359 set_gdbarch_ax_pseudo_register_collect (gdbarch,
8360 mips_ax_pseudo_register_collect);
8361 set_gdbarch_ax_pseudo_register_push_stack
8362 (gdbarch, mips_ax_pseudo_register_push_stack);
8363
6d82d43b 8364 set_gdbarch_elf_make_msymbol_special (gdbarch,
f7ab6ec6
MS
8365 mips_elf_make_msymbol_special);
8366
1faeff08
MR
8367 regnum = GDBARCH_OBSTACK_ZALLOC (gdbarch, struct mips_regnum);
8368 *regnum = mips_regnum;
1faeff08
MR
8369 set_gdbarch_fp0_regnum (gdbarch, regnum->fp0);
8370 set_gdbarch_num_regs (gdbarch, num_regs);
8371 set_gdbarch_num_pseudo_regs (gdbarch, num_regs);
8372 set_gdbarch_register_name (gdbarch, mips_register_name);
8373 set_gdbarch_virtual_frame_pointer (gdbarch, mips_virtual_frame_pointer);
8374 tdep->mips_processor_reg_names = reg_names;
8375 tdep->regnum = regnum;
fe29b929 8376
0dadbba0 8377 switch (mips_abi)
c2d11a7d 8378 {
0dadbba0 8379 case MIPS_ABI_O32:
25ab4790 8380 set_gdbarch_push_dummy_call (gdbarch, mips_o32_push_dummy_call);
29dfb2ac 8381 set_gdbarch_return_value (gdbarch, mips_o32_return_value);
4c7d22cb 8382 tdep->mips_last_arg_regnum = MIPS_A0_REGNUM + 4 - 1;
56cea623 8383 tdep->mips_last_fp_arg_regnum = tdep->regnum->fp0 + 12 + 4 - 1;
4014092b 8384 tdep->default_mask_address_p = 0;
c2d11a7d
JM
8385 set_gdbarch_long_bit (gdbarch, 32);
8386 set_gdbarch_ptr_bit (gdbarch, 32);
8387 set_gdbarch_long_long_bit (gdbarch, 64);
8388 break;
0dadbba0 8389 case MIPS_ABI_O64:
25ab4790 8390 set_gdbarch_push_dummy_call (gdbarch, mips_o64_push_dummy_call);
9c8fdbfa 8391 set_gdbarch_return_value (gdbarch, mips_o64_return_value);
4c7d22cb 8392 tdep->mips_last_arg_regnum = MIPS_A0_REGNUM + 4 - 1;
56cea623 8393 tdep->mips_last_fp_arg_regnum = tdep->regnum->fp0 + 12 + 4 - 1;
361d1df0 8394 tdep->default_mask_address_p = 0;
c2d11a7d
JM
8395 set_gdbarch_long_bit (gdbarch, 32);
8396 set_gdbarch_ptr_bit (gdbarch, 32);
8397 set_gdbarch_long_long_bit (gdbarch, 64);
8398 break;
0dadbba0 8399 case MIPS_ABI_EABI32:
25ab4790 8400 set_gdbarch_push_dummy_call (gdbarch, mips_eabi_push_dummy_call);
9c8fdbfa 8401 set_gdbarch_return_value (gdbarch, mips_eabi_return_value);
4c7d22cb 8402 tdep->mips_last_arg_regnum = MIPS_A0_REGNUM + 8 - 1;
56cea623 8403 tdep->mips_last_fp_arg_regnum = tdep->regnum->fp0 + 12 + 8 - 1;
4014092b 8404 tdep->default_mask_address_p = 0;
c2d11a7d
JM
8405 set_gdbarch_long_bit (gdbarch, 32);
8406 set_gdbarch_ptr_bit (gdbarch, 32);
8407 set_gdbarch_long_long_bit (gdbarch, 64);
8408 break;
0dadbba0 8409 case MIPS_ABI_EABI64:
25ab4790 8410 set_gdbarch_push_dummy_call (gdbarch, mips_eabi_push_dummy_call);
9c8fdbfa 8411 set_gdbarch_return_value (gdbarch, mips_eabi_return_value);
4c7d22cb 8412 tdep->mips_last_arg_regnum = MIPS_A0_REGNUM + 8 - 1;
56cea623 8413 tdep->mips_last_fp_arg_regnum = tdep->regnum->fp0 + 12 + 8 - 1;
4014092b 8414 tdep->default_mask_address_p = 0;
c2d11a7d
JM
8415 set_gdbarch_long_bit (gdbarch, 64);
8416 set_gdbarch_ptr_bit (gdbarch, 64);
8417 set_gdbarch_long_long_bit (gdbarch, 64);
8418 break;
0dadbba0 8419 case MIPS_ABI_N32:
25ab4790 8420 set_gdbarch_push_dummy_call (gdbarch, mips_n32n64_push_dummy_call);
29dfb2ac 8421 set_gdbarch_return_value (gdbarch, mips_n32n64_return_value);
4c7d22cb 8422 tdep->mips_last_arg_regnum = MIPS_A0_REGNUM + 8 - 1;
56cea623 8423 tdep->mips_last_fp_arg_regnum = tdep->regnum->fp0 + 12 + 8 - 1;
4014092b 8424 tdep->default_mask_address_p = 0;
0dadbba0
AC
8425 set_gdbarch_long_bit (gdbarch, 32);
8426 set_gdbarch_ptr_bit (gdbarch, 32);
8427 set_gdbarch_long_long_bit (gdbarch, 64);
fed7ba43 8428 set_gdbarch_long_double_bit (gdbarch, 128);
b14d30e1 8429 set_gdbarch_long_double_format (gdbarch, floatformats_ibm_long_double);
28d169de
KB
8430 break;
8431 case MIPS_ABI_N64:
25ab4790 8432 set_gdbarch_push_dummy_call (gdbarch, mips_n32n64_push_dummy_call);
29dfb2ac 8433 set_gdbarch_return_value (gdbarch, mips_n32n64_return_value);
4c7d22cb 8434 tdep->mips_last_arg_regnum = MIPS_A0_REGNUM + 8 - 1;
56cea623 8435 tdep->mips_last_fp_arg_regnum = tdep->regnum->fp0 + 12 + 8 - 1;
28d169de
KB
8436 tdep->default_mask_address_p = 0;
8437 set_gdbarch_long_bit (gdbarch, 64);
8438 set_gdbarch_ptr_bit (gdbarch, 64);
8439 set_gdbarch_long_long_bit (gdbarch, 64);
fed7ba43 8440 set_gdbarch_long_double_bit (gdbarch, 128);
b14d30e1 8441 set_gdbarch_long_double_format (gdbarch, floatformats_ibm_long_double);
0dadbba0 8442 break;
c2d11a7d 8443 default:
e2e0b3e5 8444 internal_error (__FILE__, __LINE__, _("unknown ABI in switch"));
c2d11a7d
JM
8445 }
8446
22e47e37
FF
8447 /* GCC creates a pseudo-section whose name specifies the size of
8448 longs, since -mlong32 or -mlong64 may be used independent of
8449 other options. How those options affect pointer sizes is ABI and
8450 architecture dependent, so use them to override the default sizes
8451 set by the ABI. This table shows the relationship between ABI,
8452 -mlongXX, and size of pointers:
8453
8454 ABI -mlongXX ptr bits
8455 --- -------- --------
8456 o32 32 32
8457 o32 64 32
8458 n32 32 32
8459 n32 64 64
8460 o64 32 32
8461 o64 64 64
8462 n64 32 32
8463 n64 64 64
8464 eabi32 32 32
8465 eabi32 64 32
8466 eabi64 32 32
8467 eabi64 64 64
8468
8469 Note that for o32 and eabi32, pointers are always 32 bits
8470 regardless of any -mlongXX option. For all others, pointers and
025bb325 8471 longs are the same, as set by -mlongXX or set by defaults. */
22e47e37
FF
8472
8473 if (info.abfd != NULL)
8474 {
8475 int long_bit = 0;
8476
8477 bfd_map_over_sections (info.abfd, mips_find_long_section, &long_bit);
8478 if (long_bit)
8479 {
8480 set_gdbarch_long_bit (gdbarch, long_bit);
8481 switch (mips_abi)
8482 {
8483 case MIPS_ABI_O32:
8484 case MIPS_ABI_EABI32:
8485 break;
8486 case MIPS_ABI_N32:
8487 case MIPS_ABI_O64:
8488 case MIPS_ABI_N64:
8489 case MIPS_ABI_EABI64:
8490 set_gdbarch_ptr_bit (gdbarch, long_bit);
8491 break;
8492 default:
8493 internal_error (__FILE__, __LINE__, _("unknown ABI in switch"));
8494 }
8495 }
8496 }
8497
a5ea2558
AC
8498 /* FIXME: jlarmour/2000-04-07: There *is* a flag EF_MIPS_32BIT_MODE
8499 that could indicate -gp32 BUT gas/config/tc-mips.c contains the
8500 comment:
8501
8502 ``We deliberately don't allow "-gp32" to set the MIPS_32BITMODE
8503 flag in object files because to do so would make it impossible to
102182a9 8504 link with libraries compiled without "-gp32". This is
a5ea2558 8505 unnecessarily restrictive.
361d1df0 8506
a5ea2558
AC
8507 We could solve this problem by adding "-gp32" multilibs to gcc,
8508 but to set this flag before gcc is built with such multilibs will
8509 break too many systems.''
8510
8511 But even more unhelpfully, the default linker output target for
8512 mips64-elf is elf32-bigmips, and has EF_MIPS_32BIT_MODE set, even
8513 for 64-bit programs - you need to change the ABI to change this,
102182a9 8514 and not all gcc targets support that currently. Therefore using
a5ea2558
AC
8515 this flag to detect 32-bit mode would do the wrong thing given
8516 the current gcc - it would make GDB treat these 64-bit programs
102182a9 8517 as 32-bit programs by default. */
a5ea2558 8518
6c997a34 8519 set_gdbarch_read_pc (gdbarch, mips_read_pc);
b6cb9035 8520 set_gdbarch_write_pc (gdbarch, mips_write_pc);
c2d11a7d 8521
102182a9
MS
8522 /* Add/remove bits from an address. The MIPS needs be careful to
8523 ensure that all 32 bit addresses are sign extended to 64 bits. */
875e1767
AC
8524 set_gdbarch_addr_bits_remove (gdbarch, mips_addr_bits_remove);
8525
58dfe9ff
AC
8526 /* Unwind the frame. */
8527 set_gdbarch_unwind_pc (gdbarch, mips_unwind_pc);
30244cd8 8528 set_gdbarch_unwind_sp (gdbarch, mips_unwind_sp);
b8a22b94 8529 set_gdbarch_dummy_id (gdbarch, mips_dummy_id);
10312cc4 8530
102182a9 8531 /* Map debug register numbers onto internal register numbers. */
88c72b7d 8532 set_gdbarch_stab_reg_to_regnum (gdbarch, mips_stab_reg_to_regnum);
6d82d43b
AC
8533 set_gdbarch_ecoff_reg_to_regnum (gdbarch,
8534 mips_dwarf_dwarf2_ecoff_reg_to_regnum);
6d82d43b
AC
8535 set_gdbarch_dwarf2_reg_to_regnum (gdbarch,
8536 mips_dwarf_dwarf2_ecoff_reg_to_regnum);
a4b8ebc8 8537 set_gdbarch_register_sim_regno (gdbarch, mips_register_sim_regno);
88c72b7d 8538
025bb325 8539 /* MIPS version of CALL_DUMMY. */
c2d11a7d 8540
2c76a0c7
JB
8541 set_gdbarch_call_dummy_location (gdbarch, ON_STACK);
8542 set_gdbarch_push_dummy_code (gdbarch, mips_push_dummy_code);
dc604539 8543 set_gdbarch_frame_align (gdbarch, mips_frame_align);
d05285fa 8544
87783b8b
AC
8545 set_gdbarch_convert_register_p (gdbarch, mips_convert_register_p);
8546 set_gdbarch_register_to_value (gdbarch, mips_register_to_value);
8547 set_gdbarch_value_to_register (gdbarch, mips_value_to_register);
8548
f7b9e9fc
AC
8549 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
8550 set_gdbarch_breakpoint_from_pc (gdbarch, mips_breakpoint_from_pc);
4cc0665f
MR
8551 set_gdbarch_remote_breakpoint_from_pc (gdbarch,
8552 mips_remote_breakpoint_from_pc);
c8cef75f
MR
8553 set_gdbarch_adjust_breakpoint_address (gdbarch,
8554 mips_adjust_breakpoint_address);
f7b9e9fc
AC
8555
8556 set_gdbarch_skip_prologue (gdbarch, mips_skip_prologue);
f7b9e9fc 8557
97ab0fdd
MR
8558 set_gdbarch_in_function_epilogue_p (gdbarch, mips_in_function_epilogue_p);
8559
fc0c74b1
AC
8560 set_gdbarch_pointer_to_address (gdbarch, signed_pointer_to_address);
8561 set_gdbarch_address_to_pointer (gdbarch, address_to_signed_pointer);
8562 set_gdbarch_integer_to_address (gdbarch, mips_integer_to_address);
70f80edf 8563
a4b8ebc8 8564 set_gdbarch_register_type (gdbarch, mips_register_type);
78fde5f8 8565
e11c53d2 8566 set_gdbarch_print_registers_info (gdbarch, mips_print_registers_info);
bf1f5b4c 8567
9dae60cc
UW
8568 if (mips_abi == MIPS_ABI_N32)
8569 set_gdbarch_print_insn (gdbarch, gdb_print_insn_mips_n32);
8570 else if (mips_abi == MIPS_ABI_N64)
8571 set_gdbarch_print_insn (gdbarch, gdb_print_insn_mips_n64);
8572 else
8573 set_gdbarch_print_insn (gdbarch, gdb_print_insn_mips);
e5ab0dce 8574
d92524f1
PM
8575 /* FIXME: cagney/2003-08-29: The macros target_have_steppable_watchpoint,
8576 HAVE_NONSTEPPABLE_WATCHPOINT, and target_have_continuable_watchpoint
3a3bc038 8577 need to all be folded into the target vector. Since they are
d92524f1
PM
8578 being used as guards for target_stopped_by_watchpoint, why not have
8579 target_stopped_by_watchpoint return the type of watchpoint that the code
3a3bc038
AC
8580 is sitting on? */
8581 set_gdbarch_have_nonsteppable_watchpoint (gdbarch, 1);
8582
e7d6a6d2 8583 set_gdbarch_skip_trampoline_code (gdbarch, mips_skip_trampoline_code);
757a7cc6 8584
14132e89
MR
8585 /* NOTE drow/2012-04-25: We overload the core solib trampoline code
8586 to support MIPS16. This is a bad thing. Make sure not to do it
8587 if we have an OS ABI that actually supports shared libraries, since
8588 shared library support is more important. If we have an OS someday
8589 that supports both shared libraries and MIPS16, we'll have to find
8590 a better place for these.
8591 macro/2012-04-25: But that applies to return trampolines only and
8592 currently no MIPS OS ABI uses shared libraries that have them. */
8593 set_gdbarch_in_solib_return_trampoline (gdbarch, mips_in_return_stub);
8594
025bb325
MS
8595 set_gdbarch_single_step_through_delay (gdbarch,
8596 mips_single_step_through_delay);
3352ef37 8597
0d5de010
DJ
8598 /* Virtual tables. */
8599 set_gdbarch_vbit_in_delta (gdbarch, 1);
8600
29709017
DJ
8601 mips_register_g_packet_guesses (gdbarch);
8602
6de918a6 8603 /* Hook in OS ABI-specific overrides, if they have been registered. */
822b6570 8604 info.tdep_info = (void *) tdesc_data;
6de918a6 8605 gdbarch_init_osabi (info, gdbarch);
757a7cc6 8606
9aac7884
MR
8607 /* The hook may have adjusted num_regs, fetch the final value and
8608 set pc_regnum and sp_regnum now that it has been fixed. */
9aac7884
MR
8609 num_regs = gdbarch_num_regs (gdbarch);
8610 set_gdbarch_pc_regnum (gdbarch, regnum->pc + num_regs);
8611 set_gdbarch_sp_regnum (gdbarch, MIPS_SP_REGNUM + num_regs);
8612
5792a79b 8613 /* Unwind the frame. */
b8a22b94
DJ
8614 dwarf2_append_unwinders (gdbarch);
8615 frame_unwind_append_unwinder (gdbarch, &mips_stub_frame_unwind);
8616 frame_unwind_append_unwinder (gdbarch, &mips_insn16_frame_unwind);
4cc0665f 8617 frame_unwind_append_unwinder (gdbarch, &mips_micro_frame_unwind);
b8a22b94 8618 frame_unwind_append_unwinder (gdbarch, &mips_insn32_frame_unwind);
2bd0c3d7 8619 frame_base_append_sniffer (gdbarch, dwarf2_frame_base_sniffer);
eec63939 8620 frame_base_append_sniffer (gdbarch, mips_stub_frame_base_sniffer);
45c9dd44 8621 frame_base_append_sniffer (gdbarch, mips_insn16_frame_base_sniffer);
4cc0665f 8622 frame_base_append_sniffer (gdbarch, mips_micro_frame_base_sniffer);
45c9dd44 8623 frame_base_append_sniffer (gdbarch, mips_insn32_frame_base_sniffer);
5792a79b 8624
f8b73d13
DJ
8625 if (tdesc_data)
8626 {
8627 set_tdesc_pseudo_register_type (gdbarch, mips_pseudo_register_type);
7cc46491 8628 tdesc_use_registers (gdbarch, info.target_desc, tdesc_data);
f8b73d13
DJ
8629
8630 /* Override the normal target description methods to handle our
8631 dual real and pseudo registers. */
8632 set_gdbarch_register_name (gdbarch, mips_register_name);
025bb325
MS
8633 set_gdbarch_register_reggroup_p (gdbarch,
8634 mips_tdesc_register_reggroup_p);
f8b73d13
DJ
8635
8636 num_regs = gdbarch_num_regs (gdbarch);
8637 set_gdbarch_num_pseudo_regs (gdbarch, num_regs);
8638 set_gdbarch_pc_regnum (gdbarch, tdep->regnum->pc + num_regs);
8639 set_gdbarch_sp_regnum (gdbarch, MIPS_SP_REGNUM + num_regs);
8640 }
8641
8642 /* Add ABI-specific aliases for the registers. */
8643 if (mips_abi == MIPS_ABI_N32 || mips_abi == MIPS_ABI_N64)
8644 for (i = 0; i < ARRAY_SIZE (mips_n32_n64_aliases); i++)
8645 user_reg_add (gdbarch, mips_n32_n64_aliases[i].name,
8646 value_of_mips_user_reg, &mips_n32_n64_aliases[i].regnum);
8647 else
8648 for (i = 0; i < ARRAY_SIZE (mips_o32_aliases); i++)
8649 user_reg_add (gdbarch, mips_o32_aliases[i].name,
8650 value_of_mips_user_reg, &mips_o32_aliases[i].regnum);
8651
8652 /* Add some other standard aliases. */
8653 for (i = 0; i < ARRAY_SIZE (mips_register_aliases); i++)
8654 user_reg_add (gdbarch, mips_register_aliases[i].name,
8655 value_of_mips_user_reg, &mips_register_aliases[i].regnum);
8656
865093a3
AR
8657 for (i = 0; i < ARRAY_SIZE (mips_numeric_register_aliases); i++)
8658 user_reg_add (gdbarch, mips_numeric_register_aliases[i].name,
8659 value_of_mips_user_reg,
8660 &mips_numeric_register_aliases[i].regnum);
8661
4b9b3959
AC
8662 return gdbarch;
8663}
8664
2e4ebe70 8665static void
6d82d43b 8666mips_abi_update (char *ignore_args, int from_tty, struct cmd_list_element *c)
2e4ebe70
DJ
8667{
8668 struct gdbarch_info info;
8669
8670 /* Force the architecture to update, and (if it's a MIPS architecture)
8671 mips_gdbarch_init will take care of the rest. */
8672 gdbarch_info_init (&info);
8673 gdbarch_update_p (info);
8674}
8675
ad188201
KB
8676/* Print out which MIPS ABI is in use. */
8677
8678static void
1f8ca57c
JB
8679show_mips_abi (struct ui_file *file,
8680 int from_tty,
8681 struct cmd_list_element *ignored_cmd,
8682 const char *ignored_value)
ad188201 8683{
1cf3db46 8684 if (gdbarch_bfd_arch_info (target_gdbarch)->arch != bfd_arch_mips)
1f8ca57c
JB
8685 fprintf_filtered
8686 (file,
8687 "The MIPS ABI is unknown because the current architecture "
8688 "is not MIPS.\n");
ad188201
KB
8689 else
8690 {
8691 enum mips_abi global_abi = global_mips_abi ();
1cf3db46 8692 enum mips_abi actual_abi = mips_abi (target_gdbarch);
ad188201
KB
8693 const char *actual_abi_str = mips_abi_strings[actual_abi];
8694
8695 if (global_abi == MIPS_ABI_UNKNOWN)
1f8ca57c
JB
8696 fprintf_filtered
8697 (file,
8698 "The MIPS ABI is set automatically (currently \"%s\").\n",
6d82d43b 8699 actual_abi_str);
ad188201 8700 else if (global_abi == actual_abi)
1f8ca57c
JB
8701 fprintf_filtered
8702 (file,
8703 "The MIPS ABI is assumed to be \"%s\" (due to user setting).\n",
6d82d43b 8704 actual_abi_str);
ad188201
KB
8705 else
8706 {
8707 /* Probably shouldn't happen... */
025bb325
MS
8708 fprintf_filtered (file,
8709 "The (auto detected) MIPS ABI \"%s\" is in use "
8710 "even though the user setting was \"%s\".\n",
6d82d43b 8711 actual_abi_str, mips_abi_strings[global_abi]);
ad188201
KB
8712 }
8713 }
8714}
8715
4cc0665f
MR
8716/* Print out which MIPS compressed ISA encoding is used. */
8717
8718static void
8719show_mips_compression (struct ui_file *file, int from_tty,
8720 struct cmd_list_element *c, const char *value)
8721{
8722 fprintf_filtered (file, _("The compressed ISA encoding used is %s.\n"),
8723 value);
8724}
8725
4b9b3959 8726static void
72a155b4 8727mips_dump_tdep (struct gdbarch *gdbarch, struct ui_file *file)
4b9b3959 8728{
72a155b4 8729 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
4b9b3959 8730 if (tdep != NULL)
c2d11a7d 8731 {
acdb74a0
AC
8732 int ef_mips_arch;
8733 int ef_mips_32bitmode;
f49e4e6d 8734 /* Determine the ISA. */
acdb74a0
AC
8735 switch (tdep->elf_flags & EF_MIPS_ARCH)
8736 {
8737 case E_MIPS_ARCH_1:
8738 ef_mips_arch = 1;
8739 break;
8740 case E_MIPS_ARCH_2:
8741 ef_mips_arch = 2;
8742 break;
8743 case E_MIPS_ARCH_3:
8744 ef_mips_arch = 3;
8745 break;
8746 case E_MIPS_ARCH_4:
93d56215 8747 ef_mips_arch = 4;
acdb74a0
AC
8748 break;
8749 default:
93d56215 8750 ef_mips_arch = 0;
acdb74a0
AC
8751 break;
8752 }
f49e4e6d 8753 /* Determine the size of a pointer. */
acdb74a0 8754 ef_mips_32bitmode = (tdep->elf_flags & EF_MIPS_32BITMODE);
4b9b3959
AC
8755 fprintf_unfiltered (file,
8756 "mips_dump_tdep: tdep->elf_flags = 0x%x\n",
0dadbba0 8757 tdep->elf_flags);
4b9b3959 8758 fprintf_unfiltered (file,
acdb74a0
AC
8759 "mips_dump_tdep: ef_mips_32bitmode = %d\n",
8760 ef_mips_32bitmode);
8761 fprintf_unfiltered (file,
8762 "mips_dump_tdep: ef_mips_arch = %d\n",
8763 ef_mips_arch);
8764 fprintf_unfiltered (file,
8765 "mips_dump_tdep: tdep->mips_abi = %d (%s)\n",
6d82d43b 8766 tdep->mips_abi, mips_abi_strings[tdep->mips_abi]);
4014092b 8767 fprintf_unfiltered (file,
025bb325
MS
8768 "mips_dump_tdep: "
8769 "mips_mask_address_p() %d (default %d)\n",
480d3dd2 8770 mips_mask_address_p (tdep),
4014092b 8771 tdep->default_mask_address_p);
c2d11a7d 8772 }
4b9b3959
AC
8773 fprintf_unfiltered (file,
8774 "mips_dump_tdep: MIPS_DEFAULT_FPU_TYPE = %d (%s)\n",
8775 MIPS_DEFAULT_FPU_TYPE,
8776 (MIPS_DEFAULT_FPU_TYPE == MIPS_FPU_NONE ? "none"
8777 : MIPS_DEFAULT_FPU_TYPE == MIPS_FPU_SINGLE ? "single"
8778 : MIPS_DEFAULT_FPU_TYPE == MIPS_FPU_DOUBLE ? "double"
8779 : "???"));
74ed0bb4
MD
8780 fprintf_unfiltered (file, "mips_dump_tdep: MIPS_EABI = %d\n",
8781 MIPS_EABI (gdbarch));
4b9b3959
AC
8782 fprintf_unfiltered (file,
8783 "mips_dump_tdep: MIPS_FPU_TYPE = %d (%s)\n",
74ed0bb4
MD
8784 MIPS_FPU_TYPE (gdbarch),
8785 (MIPS_FPU_TYPE (gdbarch) == MIPS_FPU_NONE ? "none"
8786 : MIPS_FPU_TYPE (gdbarch) == MIPS_FPU_SINGLE ? "single"
8787 : MIPS_FPU_TYPE (gdbarch) == MIPS_FPU_DOUBLE ? "double"
4b9b3959 8788 : "???"));
c2d11a7d
JM
8789}
8790
025bb325 8791extern initialize_file_ftype _initialize_mips_tdep; /* -Wmissing-prototypes */
a78f21af 8792
c906108c 8793void
acdb74a0 8794_initialize_mips_tdep (void)
c906108c
SS
8795{
8796 static struct cmd_list_element *mipsfpulist = NULL;
8797 struct cmd_list_element *c;
8798
6d82d43b 8799 mips_abi_string = mips_abi_strings[MIPS_ABI_UNKNOWN];
2e4ebe70
DJ
8800 if (MIPS_ABI_LAST + 1
8801 != sizeof (mips_abi_strings) / sizeof (mips_abi_strings[0]))
e2e0b3e5 8802 internal_error (__FILE__, __LINE__, _("mips_abi_strings out of sync"));
2e4ebe70 8803
4b9b3959 8804 gdbarch_register (bfd_arch_mips, mips_gdbarch_init, mips_dump_tdep);
c906108c 8805
8d5f9dcb
DJ
8806 mips_pdr_data = register_objfile_data ();
8807
4eb0ad19
DJ
8808 /* Create feature sets with the appropriate properties. The values
8809 are not important. */
8810 mips_tdesc_gp32 = allocate_target_description ();
8811 set_tdesc_property (mips_tdesc_gp32, PROPERTY_GP32, "");
8812
8813 mips_tdesc_gp64 = allocate_target_description ();
8814 set_tdesc_property (mips_tdesc_gp64, PROPERTY_GP64, "");
8815
025bb325 8816 /* Add root prefix command for all "set mips"/"show mips" commands. */
a5ea2558 8817 add_prefix_cmd ("mips", no_class, set_mips_command,
1bedd215 8818 _("Various MIPS specific commands."),
a5ea2558
AC
8819 &setmipscmdlist, "set mips ", 0, &setlist);
8820
8821 add_prefix_cmd ("mips", no_class, show_mips_command,
1bedd215 8822 _("Various MIPS specific commands."),
a5ea2558
AC
8823 &showmipscmdlist, "show mips ", 0, &showlist);
8824
025bb325 8825 /* Allow the user to override the ABI. */
7ab04401
AC
8826 add_setshow_enum_cmd ("abi", class_obscure, mips_abi_strings,
8827 &mips_abi_string, _("\
8828Set the MIPS ABI used by this program."), _("\
8829Show the MIPS ABI used by this program."), _("\
8830This option can be set to one of:\n\
8831 auto - the default ABI associated with the current binary\n\
8832 o32\n\
8833 o64\n\
8834 n32\n\
8835 n64\n\
8836 eabi32\n\
8837 eabi64"),
8838 mips_abi_update,
8839 show_mips_abi,
8840 &setmipscmdlist, &showmipscmdlist);
2e4ebe70 8841
4cc0665f
MR
8842 /* Allow the user to set the ISA to assume for compressed code if ELF
8843 file flags don't tell or there is no program file selected. This
8844 setting is updated whenever unambiguous ELF file flags are interpreted,
8845 and carried over to subsequent sessions. */
8846 add_setshow_enum_cmd ("compression", class_obscure, mips_compression_strings,
8847 &mips_compression_string, _("\
8848Set the compressed ISA encoding used by MIPS code."), _("\
8849Show the compressed ISA encoding used by MIPS code."), _("\
8850Select the compressed ISA encoding used in functions that have no symbol\n\
8851information available. The encoding can be set to either of:\n\
8852 mips16\n\
8853 micromips\n\
8854and is updated automatically from ELF file flags if available."),
8855 mips_abi_update,
8856 show_mips_compression,
8857 &setmipscmdlist, &showmipscmdlist);
8858
c906108c
SS
8859 /* Let the user turn off floating point and set the fence post for
8860 heuristic_proc_start. */
8861
8862 add_prefix_cmd ("mipsfpu", class_support, set_mipsfpu_command,
1bedd215 8863 _("Set use of MIPS floating-point coprocessor."),
c906108c
SS
8864 &mipsfpulist, "set mipsfpu ", 0, &setlist);
8865 add_cmd ("single", class_support, set_mipsfpu_single_command,
1a966eab 8866 _("Select single-precision MIPS floating-point coprocessor."),
c906108c
SS
8867 &mipsfpulist);
8868 add_cmd ("double", class_support, set_mipsfpu_double_command,
1a966eab 8869 _("Select double-precision MIPS floating-point coprocessor."),
c906108c
SS
8870 &mipsfpulist);
8871 add_alias_cmd ("on", "double", class_support, 1, &mipsfpulist);
8872 add_alias_cmd ("yes", "double", class_support, 1, &mipsfpulist);
8873 add_alias_cmd ("1", "double", class_support, 1, &mipsfpulist);
8874 add_cmd ("none", class_support, set_mipsfpu_none_command,
1a966eab 8875 _("Select no MIPS floating-point coprocessor."), &mipsfpulist);
c906108c
SS
8876 add_alias_cmd ("off", "none", class_support, 1, &mipsfpulist);
8877 add_alias_cmd ("no", "none", class_support, 1, &mipsfpulist);
8878 add_alias_cmd ("0", "none", class_support, 1, &mipsfpulist);
8879 add_cmd ("auto", class_support, set_mipsfpu_auto_command,
1a966eab 8880 _("Select MIPS floating-point coprocessor automatically."),
c906108c
SS
8881 &mipsfpulist);
8882 add_cmd ("mipsfpu", class_support, show_mipsfpu_command,
1a966eab 8883 _("Show current use of MIPS floating-point coprocessor target."),
c906108c
SS
8884 &showlist);
8885
c906108c
SS
8886 /* We really would like to have both "0" and "unlimited" work, but
8887 command.c doesn't deal with that. So make it a var_zinteger
8888 because the user can always use "999999" or some such for unlimited. */
6bcadd06 8889 add_setshow_zinteger_cmd ("heuristic-fence-post", class_support,
7915a72c
AC
8890 &heuristic_fence_post, _("\
8891Set the distance searched for the start of a function."), _("\
8892Show the distance searched for the start of a function."), _("\
c906108c
SS
8893If you are debugging a stripped executable, GDB needs to search through the\n\
8894program for the start of a function. This command sets the distance of the\n\
7915a72c 8895search. The only need to set it is when debugging a stripped executable."),
2c5b56ce 8896 reinit_frame_cache_sfunc,
025bb325
MS
8897 NULL, /* FIXME: i18n: The distance searched for
8898 the start of a function is %s. */
6bcadd06 8899 &setlist, &showlist);
c906108c
SS
8900
8901 /* Allow the user to control whether the upper bits of 64-bit
8902 addresses should be zeroed. */
7915a72c
AC
8903 add_setshow_auto_boolean_cmd ("mask-address", no_class,
8904 &mask_address_var, _("\
8905Set zeroing of upper 32 bits of 64-bit addresses."), _("\
8906Show zeroing of upper 32 bits of 64-bit addresses."), _("\
cce7e648 8907Use \"on\" to enable the masking, \"off\" to disable it and \"auto\" to\n\
7915a72c 8908allow GDB to determine the correct value."),
08546159
AC
8909 NULL, show_mask_address,
8910 &setmipscmdlist, &showmipscmdlist);
43e526b9
JM
8911
8912 /* Allow the user to control the size of 32 bit registers within the
8913 raw remote packet. */
b3f42336 8914 add_setshow_boolean_cmd ("remote-mips64-transfers-32bit-regs", class_obscure,
7915a72c
AC
8915 &mips64_transfers_32bit_regs_p, _("\
8916Set compatibility with 64-bit MIPS target that transfers 32-bit quantities."),
8917 _("\
8918Show compatibility with 64-bit MIPS target that transfers 32-bit quantities."),
8919 _("\
719ec221
AC
8920Use \"on\" to enable backward compatibility with older MIPS 64 GDB+target\n\
8921that would transfer 32 bits for some registers (e.g. SR, FSR) and\n\
7915a72c 892264 bits for others. Use \"off\" to disable compatibility mode"),
2c5b56ce 8923 set_mips64_transfers_32bit_regs,
025bb325
MS
8924 NULL, /* FIXME: i18n: Compatibility with 64-bit
8925 MIPS target that transfers 32-bit
8926 quantities is %s. */
7915a72c 8927 &setlist, &showlist);
9ace0497 8928
025bb325 8929 /* Debug this files internals. */
ccce17b0
YQ
8930 add_setshow_zuinteger_cmd ("mips", class_maintenance,
8931 &mips_debug, _("\
7915a72c
AC
8932Set mips debugging."), _("\
8933Show mips debugging."), _("\
8934When non-zero, mips specific debugging is enabled."),
ccce17b0
YQ
8935 NULL,
8936 NULL, /* FIXME: i18n: Mips debugging is
8937 currently %s. */
8938 &setdebuglist, &showdebuglist);
c906108c 8939}
This page took 1.850368 seconds and 4 git commands to generate.