* gdbarch.sh: Delete dwarf_reg_to_regnum.
[deliverable/binutils-gdb.git] / gdb / mips-tdep.c
CommitLineData
c906108c 1/* Target-dependent code for the MIPS architecture, for GDB, the GNU Debugger.
bf64bfd6 2
6aba47ca 3 Copyright (C) 1988, 1989, 1990, 1991, 1992, 1993, 1994, 1995, 1996, 1997,
9b254dd1 4 1998, 1999, 2000, 2001, 2002, 2003, 2004, 2005, 2006, 2007, 2008
47a35522 5 Free Software Foundation, Inc.
bf64bfd6 6
c906108c
SS
7 Contributed by Alessandro Forin(af@cs.cmu.edu) at CMU
8 and by Per Bothner(bothner@cs.wisc.edu) at U.Wisconsin.
9
c5aa993b 10 This file is part of GDB.
c906108c 11
c5aa993b
JM
12 This program is free software; you can redistribute it and/or modify
13 it under the terms of the GNU General Public License as published by
a9762ec7 14 the Free Software Foundation; either version 3 of the License, or
c5aa993b 15 (at your option) any later version.
c906108c 16
c5aa993b
JM
17 This program is distributed in the hope that it will be useful,
18 but WITHOUT ANY WARRANTY; without even the implied warranty of
19 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 GNU General Public License for more details.
c906108c 21
c5aa993b 22 You should have received a copy of the GNU General Public License
a9762ec7 23 along with this program. If not, see <http://www.gnu.org/licenses/>. */
c906108c
SS
24
25#include "defs.h"
26#include "gdb_string.h"
5e2e9765 27#include "gdb_assert.h"
c906108c
SS
28#include "frame.h"
29#include "inferior.h"
30#include "symtab.h"
31#include "value.h"
32#include "gdbcmd.h"
33#include "language.h"
34#include "gdbcore.h"
35#include "symfile.h"
36#include "objfiles.h"
37#include "gdbtypes.h"
38#include "target.h"
28d069e6 39#include "arch-utils.h"
4e052eda 40#include "regcache.h"
70f80edf 41#include "osabi.h"
d1973055 42#include "mips-tdep.h"
fe898f56 43#include "block.h"
a4b8ebc8 44#include "reggroups.h"
c906108c 45#include "opcode/mips.h"
c2d11a7d
JM
46#include "elf/mips.h"
47#include "elf-bfd.h"
2475bac3 48#include "symcat.h"
a4b8ebc8 49#include "sim-regno.h"
a89aa300 50#include "dis-asm.h"
edfae063
AC
51#include "frame-unwind.h"
52#include "frame-base.h"
53#include "trad-frame.h"
7d9b040b 54#include "infcall.h"
fed7ba43 55#include "floatformat.h"
29709017
DJ
56#include "remote.h"
57#include "target-descriptions.h"
2bd0c3d7 58#include "dwarf2-frame.h"
f8b73d13 59#include "user-regs.h"
c906108c 60
8d5f9dcb
DJ
61static const struct objfile_data *mips_pdr_data;
62
5bbcb741 63static struct type *mips_register_type (struct gdbarch *gdbarch, int regnum);
e0f7ec59 64
24e05951 65/* A useful bit in the CP0 status register (MIPS_PS_REGNUM). */
dd824b04
DJ
66/* This bit is set if we are emulating 32-bit FPRs on a 64-bit chip. */
67#define ST0_FR (1 << 26)
68
b0069a17
AC
69/* The sizes of floating point registers. */
70
71enum
72{
73 MIPS_FPU_SINGLE_REGSIZE = 4,
74 MIPS_FPU_DOUBLE_REGSIZE = 8
75};
76
1a69e1e4
DJ
77enum
78{
79 MIPS32_REGSIZE = 4,
80 MIPS64_REGSIZE = 8
81};
0dadbba0 82
2e4ebe70
DJ
83static const char *mips_abi_string;
84
85static const char *mips_abi_strings[] = {
86 "auto",
87 "n32",
88 "o32",
28d169de 89 "n64",
2e4ebe70
DJ
90 "o64",
91 "eabi32",
92 "eabi64",
93 NULL
94};
95
f8b73d13
DJ
96/* The standard register names, and all the valid aliases for them. */
97struct register_alias
98{
99 const char *name;
100 int regnum;
101};
102
103/* Aliases for o32 and most other ABIs. */
104const struct register_alias mips_o32_aliases[] = {
105 { "ta0", 12 },
106 { "ta1", 13 },
107 { "ta2", 14 },
108 { "ta3", 15 }
109};
110
111/* Aliases for n32 and n64. */
112const struct register_alias mips_n32_n64_aliases[] = {
113 { "ta0", 8 },
114 { "ta1", 9 },
115 { "ta2", 10 },
116 { "ta3", 11 }
117};
118
119/* Aliases for ABI-independent registers. */
120const struct register_alias mips_register_aliases[] = {
121 /* The architecture manuals specify these ABI-independent names for
122 the GPRs. */
123#define R(n) { "r" #n, n }
124 R(0), R(1), R(2), R(3), R(4), R(5), R(6), R(7),
125 R(8), R(9), R(10), R(11), R(12), R(13), R(14), R(15),
126 R(16), R(17), R(18), R(19), R(20), R(21), R(22), R(23),
127 R(24), R(25), R(26), R(27), R(28), R(29), R(30), R(31),
128#undef R
129
130 /* k0 and k1 are sometimes called these instead (for "kernel
131 temp"). */
132 { "kt0", 26 },
133 { "kt1", 27 },
134
135 /* This is the traditional GDB name for the CP0 status register. */
136 { "sr", MIPS_PS_REGNUM },
137
138 /* This is the traditional GDB name for the CP0 BadVAddr register. */
139 { "bad", MIPS_EMBED_BADVADDR_REGNUM },
140
141 /* This is the traditional GDB name for the FCSR. */
142 { "fsr", MIPS_EMBED_FP0_REGNUM + 32 }
143};
144
7a292a7a 145/* Some MIPS boards don't support floating point while others only
ceae6e75 146 support single-precision floating-point operations. */
c906108c
SS
147
148enum mips_fpu_type
6d82d43b
AC
149{
150 MIPS_FPU_DOUBLE, /* Full double precision floating point. */
151 MIPS_FPU_SINGLE, /* Single precision floating point (R4650). */
152 MIPS_FPU_NONE /* No floating point. */
153};
c906108c
SS
154
155#ifndef MIPS_DEFAULT_FPU_TYPE
156#define MIPS_DEFAULT_FPU_TYPE MIPS_FPU_DOUBLE
157#endif
158static int mips_fpu_type_auto = 1;
159static enum mips_fpu_type mips_fpu_type = MIPS_DEFAULT_FPU_TYPE;
7a292a7a 160
9ace0497 161static int mips_debug = 0;
7a292a7a 162
29709017
DJ
163/* Properties (for struct target_desc) describing the g/G packet
164 layout. */
165#define PROPERTY_GP32 "internal: transfers-32bit-registers"
166#define PROPERTY_GP64 "internal: transfers-64bit-registers"
167
4eb0ad19
DJ
168struct target_desc *mips_tdesc_gp32;
169struct target_desc *mips_tdesc_gp64;
170
c2d11a7d
JM
171/* MIPS specific per-architecture information */
172struct gdbarch_tdep
6d82d43b
AC
173{
174 /* from the elf header */
175 int elf_flags;
176
177 /* mips options */
178 enum mips_abi mips_abi;
179 enum mips_abi found_abi;
180 enum mips_fpu_type mips_fpu_type;
181 int mips_last_arg_regnum;
182 int mips_last_fp_arg_regnum;
6d82d43b
AC
183 int default_mask_address_p;
184 /* Is the target using 64-bit raw integer registers but only
185 storing a left-aligned 32-bit value in each? */
186 int mips64_transfers_32bit_regs_p;
187 /* Indexes for various registers. IRIX and embedded have
188 different values. This contains the "public" fields. Don't
189 add any that do not need to be public. */
190 const struct mips_regnum *regnum;
191 /* Register names table for the current register set. */
192 const char **mips_processor_reg_names;
29709017
DJ
193
194 /* The size of register data available from the target, if known.
195 This doesn't quite obsolete the manual
196 mips64_transfers_32bit_regs_p, since that is documented to force
197 left alignment even for big endian (very strange). */
198 int register_size_valid_p;
199 int register_size;
6d82d43b 200};
c2d11a7d 201
56cea623
AC
202const struct mips_regnum *
203mips_regnum (struct gdbarch *gdbarch)
204{
205 return gdbarch_tdep (gdbarch)->regnum;
206}
207
208static int
209mips_fpa0_regnum (struct gdbarch *gdbarch)
210{
211 return mips_regnum (gdbarch)->fp0 + 12;
212}
213
0dadbba0 214#define MIPS_EABI (gdbarch_tdep (current_gdbarch)->mips_abi == MIPS_ABI_EABI32 \
216a600b 215 || gdbarch_tdep (current_gdbarch)->mips_abi == MIPS_ABI_EABI64)
c2d11a7d 216
c2d11a7d 217#define MIPS_LAST_FP_ARG_REGNUM (gdbarch_tdep (current_gdbarch)->mips_last_fp_arg_regnum)
c2d11a7d 218
c2d11a7d 219#define MIPS_LAST_ARG_REGNUM (gdbarch_tdep (current_gdbarch)->mips_last_arg_regnum)
c2d11a7d 220
c2d11a7d 221#define MIPS_FPU_TYPE (gdbarch_tdep (current_gdbarch)->mips_fpu_type)
c2d11a7d 222
95404a3e
AC
223/* MIPS16 function addresses are odd (bit 0 is set). Here are some
224 functions to test, set, or clear bit 0 of addresses. */
225
226static CORE_ADDR
227is_mips16_addr (CORE_ADDR addr)
228{
229 return ((addr) & 1);
230}
231
95404a3e
AC
232static CORE_ADDR
233unmake_mips16_addr (CORE_ADDR addr)
234{
5b652102 235 return ((addr) & ~(CORE_ADDR) 1);
95404a3e
AC
236}
237
d1973055
KB
238/* Return the MIPS ABI associated with GDBARCH. */
239enum mips_abi
240mips_abi (struct gdbarch *gdbarch)
241{
242 return gdbarch_tdep (gdbarch)->mips_abi;
243}
244
4246e332 245int
1b13c4f6 246mips_isa_regsize (struct gdbarch *gdbarch)
4246e332 247{
29709017
DJ
248 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
249
250 /* If we know how big the registers are, use that size. */
251 if (tdep->register_size_valid_p)
252 return tdep->register_size;
253
254 /* Fall back to the previous behavior. */
4246e332
AC
255 return (gdbarch_bfd_arch_info (gdbarch)->bits_per_word
256 / gdbarch_bfd_arch_info (gdbarch)->bits_per_byte);
257}
258
480d3dd2
AC
259/* Return the currently configured (or set) saved register size. */
260
e6bc2e8a 261unsigned int
13326b4e 262mips_abi_regsize (struct gdbarch *gdbarch)
d929b26f 263{
1a69e1e4
DJ
264 switch (mips_abi (gdbarch))
265 {
266 case MIPS_ABI_EABI32:
267 case MIPS_ABI_O32:
268 return 4;
269 case MIPS_ABI_N32:
270 case MIPS_ABI_N64:
271 case MIPS_ABI_O64:
272 case MIPS_ABI_EABI64:
273 return 8;
274 case MIPS_ABI_UNKNOWN:
275 case MIPS_ABI_LAST:
276 default:
277 internal_error (__FILE__, __LINE__, _("bad switch"));
278 }
d929b26f
AC
279}
280
71b8ef93 281/* Functions for setting and testing a bit in a minimal symbol that
5a89d8aa 282 marks it as 16-bit function. The MSB of the minimal symbol's
f594e5e9 283 "info" field is used for this purpose.
5a89d8aa 284
95f1da47 285 gdbarch_elf_make_msymbol_special tests whether an ELF symbol is "special",
5a89d8aa
MS
286 i.e. refers to a 16-bit function, and sets a "special" bit in a
287 minimal symbol to mark it as a 16-bit function
288
f594e5e9 289 MSYMBOL_IS_SPECIAL tests the "special" bit in a minimal symbol */
5a89d8aa 290
5a89d8aa 291static void
6d82d43b
AC
292mips_elf_make_msymbol_special (asymbol * sym, struct minimal_symbol *msym)
293{
294 if (((elf_symbol_type *) (sym))->internal_elf_sym.st_other == STO_MIPS16)
295 {
296 MSYMBOL_INFO (msym) = (char *)
297 (((long) MSYMBOL_INFO (msym)) | 0x80000000);
298 SYMBOL_VALUE_ADDRESS (msym) |= 1;
299 }
5a89d8aa
MS
300}
301
71b8ef93
MS
302static int
303msymbol_is_special (struct minimal_symbol *msym)
304{
305 return (((long) MSYMBOL_INFO (msym) & 0x80000000) != 0);
306}
307
88658117
AC
308/* XFER a value from the big/little/left end of the register.
309 Depending on the size of the value it might occupy the entire
310 register or just part of it. Make an allowance for this, aligning
311 things accordingly. */
312
313static void
ba32f989
DJ
314mips_xfer_register (struct gdbarch *gdbarch, struct regcache *regcache,
315 int reg_num, int length,
870cd05e
MK
316 enum bfd_endian endian, gdb_byte *in,
317 const gdb_byte *out, int buf_offset)
88658117 318{
88658117 319 int reg_offset = 0;
72a155b4
UW
320
321 gdb_assert (reg_num >= gdbarch_num_regs (gdbarch));
cb1d2653
AC
322 /* Need to transfer the left or right part of the register, based on
323 the targets byte order. */
88658117
AC
324 switch (endian)
325 {
326 case BFD_ENDIAN_BIG:
72a155b4 327 reg_offset = register_size (gdbarch, reg_num) - length;
88658117
AC
328 break;
329 case BFD_ENDIAN_LITTLE:
330 reg_offset = 0;
331 break;
6d82d43b 332 case BFD_ENDIAN_UNKNOWN: /* Indicates no alignment. */
88658117
AC
333 reg_offset = 0;
334 break;
335 default:
e2e0b3e5 336 internal_error (__FILE__, __LINE__, _("bad switch"));
88658117
AC
337 }
338 if (mips_debug)
cb1d2653
AC
339 fprintf_unfiltered (gdb_stderr,
340 "xfer $%d, reg offset %d, buf offset %d, length %d, ",
341 reg_num, reg_offset, buf_offset, length);
88658117
AC
342 if (mips_debug && out != NULL)
343 {
344 int i;
cb1d2653 345 fprintf_unfiltered (gdb_stdlog, "out ");
88658117 346 for (i = 0; i < length; i++)
cb1d2653 347 fprintf_unfiltered (gdb_stdlog, "%02x", out[buf_offset + i]);
88658117
AC
348 }
349 if (in != NULL)
6d82d43b
AC
350 regcache_cooked_read_part (regcache, reg_num, reg_offset, length,
351 in + buf_offset);
88658117 352 if (out != NULL)
6d82d43b
AC
353 regcache_cooked_write_part (regcache, reg_num, reg_offset, length,
354 out + buf_offset);
88658117
AC
355 if (mips_debug && in != NULL)
356 {
357 int i;
cb1d2653 358 fprintf_unfiltered (gdb_stdlog, "in ");
88658117 359 for (i = 0; i < length; i++)
cb1d2653 360 fprintf_unfiltered (gdb_stdlog, "%02x", in[buf_offset + i]);
88658117
AC
361 }
362 if (mips_debug)
363 fprintf_unfiltered (gdb_stdlog, "\n");
364}
365
dd824b04
DJ
366/* Determine if a MIPS3 or later cpu is operating in MIPS{1,2} FPU
367 compatiblity mode. A return value of 1 means that we have
368 physical 64-bit registers, but should treat them as 32-bit registers. */
369
370static int
9c9acae0 371mips2_fp_compat (struct frame_info *frame)
dd824b04 372{
72a155b4 373 struct gdbarch *gdbarch = get_frame_arch (frame);
dd824b04
DJ
374 /* MIPS1 and MIPS2 have only 32 bit FPRs, and the FR bit is not
375 meaningful. */
72a155b4 376 if (register_size (gdbarch, mips_regnum (gdbarch)->fp0) == 4)
dd824b04
DJ
377 return 0;
378
379#if 0
380 /* FIXME drow 2002-03-10: This is disabled until we can do it consistently,
381 in all the places we deal with FP registers. PR gdb/413. */
382 /* Otherwise check the FR bit in the status register - it controls
383 the FP compatiblity mode. If it is clear we are in compatibility
384 mode. */
9c9acae0 385 if ((get_frame_register_unsigned (frame, MIPS_PS_REGNUM) & ST0_FR) == 0)
dd824b04
DJ
386 return 1;
387#endif
361d1df0 388
dd824b04
DJ
389 return 0;
390}
391
7a292a7a 392#define VM_MIN_ADDRESS (CORE_ADDR)0x400000
c906108c 393
a14ed312 394static CORE_ADDR heuristic_proc_start (CORE_ADDR);
c906108c 395
a14ed312 396static void reinit_frame_cache_sfunc (char *, int, struct cmd_list_element *);
c906108c 397
67b2c998
DJ
398static struct type *mips_float_register_type (void);
399static struct type *mips_double_register_type (void);
400
acdb74a0
AC
401/* The list of available "set mips " and "show mips " commands */
402
403static struct cmd_list_element *setmipscmdlist = NULL;
404static struct cmd_list_element *showmipscmdlist = NULL;
405
5e2e9765
KB
406/* Integer registers 0 thru 31 are handled explicitly by
407 mips_register_name(). Processor specific registers 32 and above
8a9fc081 408 are listed in the following tables. */
691c0433 409
6d82d43b
AC
410enum
411{ NUM_MIPS_PROCESSOR_REGS = (90 - 32) };
691c0433
AC
412
413/* Generic MIPS. */
414
415static const char *mips_generic_reg_names[NUM_MIPS_PROCESSOR_REGS] = {
6d82d43b
AC
416 "sr", "lo", "hi", "bad", "cause", "pc",
417 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
418 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
419 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
420 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
421 "fsr", "fir", "" /*"fp" */ , "",
422 "", "", "", "", "", "", "", "",
423 "", "", "", "", "", "", "", "",
691c0433
AC
424};
425
426/* Names of IDT R3041 registers. */
427
428static const char *mips_r3041_reg_names[] = {
6d82d43b
AC
429 "sr", "lo", "hi", "bad", "cause", "pc",
430 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
431 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
432 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
433 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
434 "fsr", "fir", "", /*"fp" */ "",
435 "", "", "bus", "ccfg", "", "", "", "",
436 "", "", "port", "cmp", "", "", "epc", "prid",
691c0433
AC
437};
438
439/* Names of tx39 registers. */
440
441static const char *mips_tx39_reg_names[NUM_MIPS_PROCESSOR_REGS] = {
6d82d43b
AC
442 "sr", "lo", "hi", "bad", "cause", "pc",
443 "", "", "", "", "", "", "", "",
444 "", "", "", "", "", "", "", "",
445 "", "", "", "", "", "", "", "",
446 "", "", "", "", "", "", "", "",
447 "", "", "", "",
448 "", "", "", "", "", "", "", "",
449 "", "", "config", "cache", "debug", "depc", "epc", ""
691c0433
AC
450};
451
452/* Names of IRIX registers. */
453static const char *mips_irix_reg_names[NUM_MIPS_PROCESSOR_REGS] = {
6d82d43b
AC
454 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
455 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
456 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
457 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
458 "pc", "cause", "bad", "hi", "lo", "fsr", "fir"
691c0433
AC
459};
460
cce74817 461
5e2e9765 462/* Return the name of the register corresponding to REGNO. */
5a89d8aa 463static const char *
d93859e2 464mips_register_name (struct gdbarch *gdbarch, int regno)
cce74817 465{
d93859e2 466 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
5e2e9765
KB
467 /* GPR names for all ABIs other than n32/n64. */
468 static char *mips_gpr_names[] = {
6d82d43b
AC
469 "zero", "at", "v0", "v1", "a0", "a1", "a2", "a3",
470 "t0", "t1", "t2", "t3", "t4", "t5", "t6", "t7",
471 "s0", "s1", "s2", "s3", "s4", "s5", "s6", "s7",
472 "t8", "t9", "k0", "k1", "gp", "sp", "s8", "ra",
5e2e9765
KB
473 };
474
475 /* GPR names for n32 and n64 ABIs. */
476 static char *mips_n32_n64_gpr_names[] = {
6d82d43b
AC
477 "zero", "at", "v0", "v1", "a0", "a1", "a2", "a3",
478 "a4", "a5", "a6", "a7", "t0", "t1", "t2", "t3",
479 "s0", "s1", "s2", "s3", "s4", "s5", "s6", "s7",
480 "t8", "t9", "k0", "k1", "gp", "sp", "s8", "ra"
5e2e9765
KB
481 };
482
d93859e2 483 enum mips_abi abi = mips_abi (gdbarch);
5e2e9765 484
f57d151a
UW
485 /* Map [gdbarch_num_regs .. 2*gdbarch_num_regs) onto the raw registers,
486 but then don't make the raw register names visible. */
d93859e2
UW
487 int rawnum = regno % gdbarch_num_regs (gdbarch);
488 if (regno < gdbarch_num_regs (gdbarch))
a4b8ebc8
AC
489 return "";
490
5e2e9765
KB
491 /* The MIPS integer registers are always mapped from 0 to 31. The
492 names of the registers (which reflects the conventions regarding
493 register use) vary depending on the ABI. */
a4b8ebc8 494 if (0 <= rawnum && rawnum < 32)
5e2e9765
KB
495 {
496 if (abi == MIPS_ABI_N32 || abi == MIPS_ABI_N64)
a4b8ebc8 497 return mips_n32_n64_gpr_names[rawnum];
5e2e9765 498 else
a4b8ebc8 499 return mips_gpr_names[rawnum];
5e2e9765 500 }
d93859e2
UW
501 else if (tdesc_has_registers (gdbarch_target_desc (gdbarch)))
502 return tdesc_register_name (gdbarch, rawnum);
503 else if (32 <= rawnum && rawnum < gdbarch_num_regs (gdbarch))
691c0433
AC
504 {
505 gdb_assert (rawnum - 32 < NUM_MIPS_PROCESSOR_REGS);
506 return tdep->mips_processor_reg_names[rawnum - 32];
507 }
5e2e9765
KB
508 else
509 internal_error (__FILE__, __LINE__,
e2e0b3e5 510 _("mips_register_name: bad register number %d"), rawnum);
cce74817 511}
5e2e9765 512
a4b8ebc8 513/* Return the groups that a MIPS register can be categorised into. */
c5aa993b 514
a4b8ebc8
AC
515static int
516mips_register_reggroup_p (struct gdbarch *gdbarch, int regnum,
517 struct reggroup *reggroup)
518{
519 int vector_p;
520 int float_p;
521 int raw_p;
72a155b4
UW
522 int rawnum = regnum % gdbarch_num_regs (gdbarch);
523 int pseudo = regnum / gdbarch_num_regs (gdbarch);
a4b8ebc8
AC
524 if (reggroup == all_reggroup)
525 return pseudo;
526 vector_p = TYPE_VECTOR (register_type (gdbarch, regnum));
527 float_p = TYPE_CODE (register_type (gdbarch, regnum)) == TYPE_CODE_FLT;
528 /* FIXME: cagney/2003-04-13: Can't yet use gdbarch_num_regs
529 (gdbarch), as not all architectures are multi-arch. */
72a155b4
UW
530 raw_p = rawnum < gdbarch_num_regs (gdbarch);
531 if (gdbarch_register_name (gdbarch, regnum) == NULL
532 || gdbarch_register_name (gdbarch, regnum)[0] == '\0')
a4b8ebc8
AC
533 return 0;
534 if (reggroup == float_reggroup)
535 return float_p && pseudo;
536 if (reggroup == vector_reggroup)
537 return vector_p && pseudo;
538 if (reggroup == general_reggroup)
539 return (!vector_p && !float_p) && pseudo;
540 /* Save the pseudo registers. Need to make certain that any code
541 extracting register values from a saved register cache also uses
542 pseudo registers. */
543 if (reggroup == save_reggroup)
544 return raw_p && pseudo;
545 /* Restore the same pseudo register. */
546 if (reggroup == restore_reggroup)
547 return raw_p && pseudo;
6d82d43b 548 return 0;
a4b8ebc8
AC
549}
550
f8b73d13
DJ
551/* Return the groups that a MIPS register can be categorised into.
552 This version is only used if we have a target description which
553 describes real registers (and their groups). */
554
555static int
556mips_tdesc_register_reggroup_p (struct gdbarch *gdbarch, int regnum,
557 struct reggroup *reggroup)
558{
559 int rawnum = regnum % gdbarch_num_regs (gdbarch);
560 int pseudo = regnum / gdbarch_num_regs (gdbarch);
561 int ret;
562
563 /* Only save, restore, and display the pseudo registers. Need to
564 make certain that any code extracting register values from a
565 saved register cache also uses pseudo registers.
566
567 Note: saving and restoring the pseudo registers is slightly
568 strange; if we have 64 bits, we should save and restore all
569 64 bits. But this is hard and has little benefit. */
570 if (!pseudo)
571 return 0;
572
573 ret = tdesc_register_in_reggroup_p (gdbarch, rawnum, reggroup);
574 if (ret != -1)
575 return ret;
576
577 return mips_register_reggroup_p (gdbarch, regnum, reggroup);
578}
579
a4b8ebc8 580/* Map the symbol table registers which live in the range [1 *
f57d151a 581 gdbarch_num_regs .. 2 * gdbarch_num_regs) back onto the corresponding raw
47ebcfbe 582 registers. Take care of alignment and size problems. */
c5aa993b 583
a4b8ebc8
AC
584static void
585mips_pseudo_register_read (struct gdbarch *gdbarch, struct regcache *regcache,
47a35522 586 int cookednum, gdb_byte *buf)
a4b8ebc8 587{
72a155b4
UW
588 int rawnum = cookednum % gdbarch_num_regs (gdbarch);
589 gdb_assert (cookednum >= gdbarch_num_regs (gdbarch)
590 && cookednum < 2 * gdbarch_num_regs (gdbarch));
47ebcfbe 591 if (register_size (gdbarch, rawnum) == register_size (gdbarch, cookednum))
de38af99 592 regcache_raw_read (regcache, rawnum, buf);
6d82d43b
AC
593 else if (register_size (gdbarch, rawnum) >
594 register_size (gdbarch, cookednum))
47ebcfbe
AC
595 {
596 if (gdbarch_tdep (gdbarch)->mips64_transfers_32bit_regs_p
72a155b4 597 || gdbarch_byte_order (gdbarch) == BFD_ENDIAN_LITTLE)
47ebcfbe
AC
598 regcache_raw_read_part (regcache, rawnum, 0, 4, buf);
599 else
600 regcache_raw_read_part (regcache, rawnum, 4, 4, buf);
601 }
602 else
e2e0b3e5 603 internal_error (__FILE__, __LINE__, _("bad register size"));
a4b8ebc8
AC
604}
605
606static void
6d82d43b
AC
607mips_pseudo_register_write (struct gdbarch *gdbarch,
608 struct regcache *regcache, int cookednum,
47a35522 609 const gdb_byte *buf)
a4b8ebc8 610{
72a155b4
UW
611 int rawnum = cookednum % gdbarch_num_regs (gdbarch);
612 gdb_assert (cookednum >= gdbarch_num_regs (gdbarch)
613 && cookednum < 2 * gdbarch_num_regs (gdbarch));
47ebcfbe 614 if (register_size (gdbarch, rawnum) == register_size (gdbarch, cookednum))
de38af99 615 regcache_raw_write (regcache, rawnum, buf);
6d82d43b
AC
616 else if (register_size (gdbarch, rawnum) >
617 register_size (gdbarch, cookednum))
47ebcfbe
AC
618 {
619 if (gdbarch_tdep (gdbarch)->mips64_transfers_32bit_regs_p
72a155b4 620 || gdbarch_byte_order (gdbarch) == BFD_ENDIAN_LITTLE)
47ebcfbe
AC
621 regcache_raw_write_part (regcache, rawnum, 0, 4, buf);
622 else
623 regcache_raw_write_part (regcache, rawnum, 4, 4, buf);
624 }
625 else
e2e0b3e5 626 internal_error (__FILE__, __LINE__, _("bad register size"));
a4b8ebc8 627}
c5aa993b 628
c906108c 629/* Table to translate MIPS16 register field to actual register number. */
6d82d43b 630static int mips16_to_32_reg[8] = { 16, 17, 2, 3, 4, 5, 6, 7 };
c906108c
SS
631
632/* Heuristic_proc_start may hunt through the text section for a long
633 time across a 2400 baud serial line. Allows the user to limit this
634 search. */
635
636static unsigned int heuristic_fence_post = 0;
637
46cd78fb 638/* Number of bytes of storage in the actual machine representation for
719ec221
AC
639 register N. NOTE: This defines the pseudo register type so need to
640 rebuild the architecture vector. */
43e526b9
JM
641
642static int mips64_transfers_32bit_regs_p = 0;
643
719ec221
AC
644static void
645set_mips64_transfers_32bit_regs (char *args, int from_tty,
646 struct cmd_list_element *c)
43e526b9 647{
719ec221
AC
648 struct gdbarch_info info;
649 gdbarch_info_init (&info);
650 /* FIXME: cagney/2003-11-15: Should be setting a field in "info"
651 instead of relying on globals. Doing that would let generic code
652 handle the search for this specific architecture. */
653 if (!gdbarch_update_p (info))
a4b8ebc8 654 {
719ec221 655 mips64_transfers_32bit_regs_p = 0;
8a3fe4f8 656 error (_("32-bit compatibility mode not supported"));
a4b8ebc8 657 }
a4b8ebc8
AC
658}
659
47ebcfbe 660/* Convert to/from a register and the corresponding memory value. */
43e526b9 661
ff2e87ac 662static int
0abe36f5 663mips_convert_register_p (struct gdbarch *gdbarch, int regnum, struct type *type)
ff2e87ac 664{
0abe36f5
MD
665 return (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG
666 && register_size (gdbarch, regnum) == 4
667 && (regnum % gdbarch_num_regs (gdbarch))
668 >= mips_regnum (gdbarch)->fp0
669 && (regnum % gdbarch_num_regs (gdbarch))
670 < mips_regnum (gdbarch)->fp0 + 32
6d82d43b 671 && TYPE_CODE (type) == TYPE_CODE_FLT && TYPE_LENGTH (type) == 8);
ff2e87ac
AC
672}
673
42c466d7 674static void
ff2e87ac 675mips_register_to_value (struct frame_info *frame, int regnum,
47a35522 676 struct type *type, gdb_byte *to)
102182a9 677{
47a35522
MK
678 get_frame_register (frame, regnum + 0, to + 4);
679 get_frame_register (frame, regnum + 1, to + 0);
102182a9
MS
680}
681
42c466d7 682static void
ff2e87ac 683mips_value_to_register (struct frame_info *frame, int regnum,
47a35522 684 struct type *type, const gdb_byte *from)
102182a9 685{
47a35522
MK
686 put_frame_register (frame, regnum + 0, from + 4);
687 put_frame_register (frame, regnum + 1, from + 0);
102182a9
MS
688}
689
a4b8ebc8
AC
690/* Return the GDB type object for the "standard" data type of data in
691 register REG. */
78fde5f8
KB
692
693static struct type *
a4b8ebc8
AC
694mips_register_type (struct gdbarch *gdbarch, int regnum)
695{
72a155b4
UW
696 gdb_assert (regnum >= 0 && regnum < 2 * gdbarch_num_regs (gdbarch));
697 if ((regnum % gdbarch_num_regs (gdbarch)) >= mips_regnum (gdbarch)->fp0
698 && (regnum % gdbarch_num_regs (gdbarch))
699 < mips_regnum (gdbarch)->fp0 + 32)
a6425924 700 {
5ef80fb0 701 /* The floating-point registers raw, or cooked, always match
1b13c4f6 702 mips_isa_regsize(), and also map 1:1, byte for byte. */
8da61cc4
DJ
703 if (mips_isa_regsize (gdbarch) == 4)
704 return builtin_type_ieee_single;
705 else
706 return builtin_type_ieee_double;
a6425924 707 }
72a155b4 708 else if (regnum < gdbarch_num_regs (gdbarch))
d5ac5a39
AC
709 {
710 /* The raw or ISA registers. These are all sized according to
711 the ISA regsize. */
712 if (mips_isa_regsize (gdbarch) == 4)
713 return builtin_type_int32;
714 else
715 return builtin_type_int64;
716 }
78fde5f8 717 else
d5ac5a39
AC
718 {
719 /* The cooked or ABI registers. These are sized according to
720 the ABI (with a few complications). */
72a155b4
UW
721 if (regnum >= (gdbarch_num_regs (gdbarch)
722 + mips_regnum (gdbarch)->fp_control_status)
723 && regnum <= gdbarch_num_regs (gdbarch) + MIPS_LAST_EMBED_REGNUM)
d5ac5a39
AC
724 /* The pseudo/cooked view of the embedded registers is always
725 32-bit. The raw view is handled below. */
726 return builtin_type_int32;
727 else if (gdbarch_tdep (gdbarch)->mips64_transfers_32bit_regs_p)
728 /* The target, while possibly using a 64-bit register buffer,
729 is only transfering 32-bits of each integer register.
730 Reflect this in the cooked/pseudo (ABI) register value. */
731 return builtin_type_int32;
732 else if (mips_abi_regsize (gdbarch) == 4)
733 /* The ABI is restricted to 32-bit registers (the ISA could be
734 32- or 64-bit). */
735 return builtin_type_int32;
736 else
737 /* 64-bit ABI. */
738 return builtin_type_int64;
739 }
78fde5f8
KB
740}
741
f8b73d13
DJ
742/* Return the GDB type for the pseudo register REGNUM, which is the
743 ABI-level view. This function is only called if there is a target
744 description which includes registers, so we know precisely the
745 types of hardware registers. */
746
747static struct type *
748mips_pseudo_register_type (struct gdbarch *gdbarch, int regnum)
749{
750 const int num_regs = gdbarch_num_regs (gdbarch);
751 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
752 int rawnum = regnum % num_regs;
753 struct type *rawtype;
754
755 gdb_assert (regnum >= num_regs && regnum < 2 * num_regs);
756
757 /* Absent registers are still absent. */
758 rawtype = gdbarch_register_type (gdbarch, rawnum);
759 if (TYPE_LENGTH (rawtype) == 0)
760 return rawtype;
761
762 if (rawnum >= MIPS_EMBED_FP0_REGNUM && rawnum < MIPS_EMBED_FP0_REGNUM + 32)
763 /* Present the floating point registers however the hardware did;
764 do not try to convert between FPU layouts. */
765 return rawtype;
766
767 if (rawnum >= MIPS_EMBED_FP0_REGNUM + 32 && rawnum <= MIPS_LAST_EMBED_REGNUM)
768 {
769 /* The pseudo/cooked view of embedded registers is always
770 32-bit, even if the target transfers 64-bit values for them.
771 New targets relying on XML descriptions should only transfer
772 the necessary 32 bits, but older versions of GDB expected 64,
773 so allow the target to provide 64 bits without interfering
774 with the displayed type. */
775 return builtin_type_int32;
776 }
777
778 /* Use pointer types for registers if we can. For n32 we can not,
779 since we do not have a 64-bit pointer type. */
780 if (mips_abi_regsize (gdbarch) == TYPE_LENGTH (builtin_type_void_data_ptr))
781 {
782 if (rawnum == MIPS_SP_REGNUM || rawnum == MIPS_EMBED_BADVADDR_REGNUM)
783 return builtin_type_void_data_ptr;
784 else if (rawnum == MIPS_EMBED_PC_REGNUM)
785 return builtin_type_void_func_ptr;
786 }
787
788 if (mips_abi_regsize (gdbarch) == 4 && TYPE_LENGTH (rawtype) == 8
789 && rawnum >= MIPS_ZERO_REGNUM && rawnum <= MIPS_EMBED_PC_REGNUM)
790 return builtin_type_int32;
791
792 /* For all other registers, pass through the hardware type. */
793 return rawtype;
794}
bcb0cc15 795
c906108c 796/* Should the upper word of 64-bit addresses be zeroed? */
7f19b9a2 797enum auto_boolean mask_address_var = AUTO_BOOLEAN_AUTO;
4014092b
AC
798
799static int
480d3dd2 800mips_mask_address_p (struct gdbarch_tdep *tdep)
4014092b
AC
801{
802 switch (mask_address_var)
803 {
7f19b9a2 804 case AUTO_BOOLEAN_TRUE:
4014092b 805 return 1;
7f19b9a2 806 case AUTO_BOOLEAN_FALSE:
4014092b
AC
807 return 0;
808 break;
7f19b9a2 809 case AUTO_BOOLEAN_AUTO:
480d3dd2 810 return tdep->default_mask_address_p;
4014092b 811 default:
e2e0b3e5 812 internal_error (__FILE__, __LINE__, _("mips_mask_address_p: bad switch"));
4014092b 813 return -1;
361d1df0 814 }
4014092b
AC
815}
816
817static void
08546159
AC
818show_mask_address (struct ui_file *file, int from_tty,
819 struct cmd_list_element *c, const char *value)
4014092b 820{
480d3dd2 821 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
08546159
AC
822
823 deprecated_show_value_hack (file, from_tty, c, value);
4014092b
AC
824 switch (mask_address_var)
825 {
7f19b9a2 826 case AUTO_BOOLEAN_TRUE:
4014092b
AC
827 printf_filtered ("The 32 bit mips address mask is enabled\n");
828 break;
7f19b9a2 829 case AUTO_BOOLEAN_FALSE:
4014092b
AC
830 printf_filtered ("The 32 bit mips address mask is disabled\n");
831 break;
7f19b9a2 832 case AUTO_BOOLEAN_AUTO:
6d82d43b
AC
833 printf_filtered
834 ("The 32 bit address mask is set automatically. Currently %s\n",
835 mips_mask_address_p (tdep) ? "enabled" : "disabled");
4014092b
AC
836 break;
837 default:
e2e0b3e5 838 internal_error (__FILE__, __LINE__, _("show_mask_address: bad switch"));
4014092b 839 break;
361d1df0 840 }
4014092b 841}
c906108c 842
c906108c
SS
843/* Tell if the program counter value in MEMADDR is in a MIPS16 function. */
844
0fe7e7c8
AC
845int
846mips_pc_is_mips16 (CORE_ADDR memaddr)
c906108c
SS
847{
848 struct minimal_symbol *sym;
849
850 /* If bit 0 of the address is set, assume this is a MIPS16 address. */
95404a3e 851 if (is_mips16_addr (memaddr))
c906108c
SS
852 return 1;
853
854 /* A flag indicating that this is a MIPS16 function is stored by elfread.c in
855 the high bit of the info field. Use this to decide if the function is
856 MIPS16 or normal MIPS. */
857 sym = lookup_minimal_symbol_by_pc (memaddr);
858 if (sym)
71b8ef93 859 return msymbol_is_special (sym);
c906108c
SS
860 else
861 return 0;
862}
863
b2fa5097 864/* MIPS believes that the PC has a sign extended value. Perhaps the
6c997a34
AC
865 all registers should be sign extended for simplicity? */
866
867static CORE_ADDR
61a1198a 868mips_read_pc (struct regcache *regcache)
6c997a34 869{
61a1198a
UW
870 ULONGEST pc;
871 int regnum = mips_regnum (get_regcache_arch (regcache))->pc;
872 regcache_cooked_read_signed (regcache, regnum, &pc);
873 return pc;
b6cb9035
AC
874}
875
58dfe9ff
AC
876static CORE_ADDR
877mips_unwind_pc (struct gdbarch *gdbarch, struct frame_info *next_frame)
878{
72a155b4
UW
879 return frame_unwind_register_signed
880 (next_frame, gdbarch_num_regs (gdbarch) + mips_regnum (gdbarch)->pc);
edfae063
AC
881}
882
30244cd8
UW
883static CORE_ADDR
884mips_unwind_sp (struct gdbarch *gdbarch, struct frame_info *next_frame)
885{
72a155b4
UW
886 return frame_unwind_register_signed
887 (next_frame, gdbarch_num_regs (gdbarch) + MIPS_SP_REGNUM);
30244cd8
UW
888}
889
b8a22b94 890/* Assuming THIS_FRAME is a dummy, return the frame ID of that
edfae063
AC
891 dummy frame. The frame ID's base needs to match the TOS value
892 saved by save_dummy_frame_tos(), and the PC match the dummy frame's
893 breakpoint. */
894
895static struct frame_id
b8a22b94 896mips_dummy_id (struct gdbarch *gdbarch, struct frame_info *this_frame)
edfae063 897{
f57d151a 898 return frame_id_build
b8a22b94
DJ
899 (get_frame_register_signed (this_frame,
900 gdbarch_num_regs (gdbarch)
901 + MIPS_SP_REGNUM),
902 get_frame_pc (this_frame));
58dfe9ff
AC
903}
904
b6cb9035 905static void
61a1198a 906mips_write_pc (struct regcache *regcache, CORE_ADDR pc)
b6cb9035 907{
61a1198a
UW
908 int regnum = mips_regnum (get_regcache_arch (regcache))->pc;
909 regcache_cooked_write_unsigned (regcache, regnum, pc);
6c997a34 910}
c906108c 911
c906108c
SS
912/* Fetch and return instruction from the specified location. If the PC
913 is odd, assume it's a MIPS16 instruction; otherwise MIPS32. */
914
d37cca3d 915static ULONGEST
acdb74a0 916mips_fetch_instruction (CORE_ADDR addr)
c906108c 917{
47a35522 918 gdb_byte buf[MIPS_INSN32_SIZE];
c906108c
SS
919 int instlen;
920 int status;
921
0fe7e7c8 922 if (mips_pc_is_mips16 (addr))
c906108c 923 {
95ac2dcf 924 instlen = MIPS_INSN16_SIZE;
95404a3e 925 addr = unmake_mips16_addr (addr);
c906108c
SS
926 }
927 else
95ac2dcf 928 instlen = MIPS_INSN32_SIZE;
8defab1a 929 status = target_read_memory (addr, buf, instlen);
c906108c
SS
930 if (status)
931 memory_error (status, addr);
932 return extract_unsigned_integer (buf, instlen);
933}
934
c906108c 935/* These the fields of 32 bit mips instructions */
e135b889
DJ
936#define mips32_op(x) (x >> 26)
937#define itype_op(x) (x >> 26)
938#define itype_rs(x) ((x >> 21) & 0x1f)
c906108c 939#define itype_rt(x) ((x >> 16) & 0x1f)
e135b889 940#define itype_immediate(x) (x & 0xffff)
c906108c 941
e135b889
DJ
942#define jtype_op(x) (x >> 26)
943#define jtype_target(x) (x & 0x03ffffff)
c906108c 944
e135b889
DJ
945#define rtype_op(x) (x >> 26)
946#define rtype_rs(x) ((x >> 21) & 0x1f)
947#define rtype_rt(x) ((x >> 16) & 0x1f)
948#define rtype_rd(x) ((x >> 11) & 0x1f)
949#define rtype_shamt(x) ((x >> 6) & 0x1f)
950#define rtype_funct(x) (x & 0x3f)
c906108c 951
06987e64
MK
952static LONGEST
953mips32_relative_offset (ULONGEST inst)
c5aa993b 954{
06987e64 955 return ((itype_immediate (inst) ^ 0x8000) - 0x8000) << 2;
c906108c
SS
956}
957
f49e4e6d
MS
958/* Determine where to set a single step breakpoint while considering
959 branch prediction. */
5a89d8aa 960static CORE_ADDR
0b1b3e42 961mips32_next_pc (struct frame_info *frame, CORE_ADDR pc)
c5aa993b
JM
962{
963 unsigned long inst;
964 int op;
965 inst = mips_fetch_instruction (pc);
e135b889 966 if ((inst & 0xe0000000) != 0) /* Not a special, jump or branch instruction */
c5aa993b 967 {
e135b889 968 if (itype_op (inst) >> 2 == 5)
6d82d43b 969 /* BEQL, BNEL, BLEZL, BGTZL: bits 0101xx */
c5aa993b 970 {
e135b889 971 op = (itype_op (inst) & 0x03);
c906108c
SS
972 switch (op)
973 {
e135b889
DJ
974 case 0: /* BEQL */
975 goto equal_branch;
976 case 1: /* BNEL */
977 goto neq_branch;
978 case 2: /* BLEZL */
979 goto less_branch;
313628cc 980 case 3: /* BGTZL */
e135b889 981 goto greater_branch;
c5aa993b
JM
982 default:
983 pc += 4;
c906108c
SS
984 }
985 }
e135b889 986 else if (itype_op (inst) == 17 && itype_rs (inst) == 8)
6d82d43b 987 /* BC1F, BC1FL, BC1T, BC1TL: 010001 01000 */
e135b889
DJ
988 {
989 int tf = itype_rt (inst) & 0x01;
990 int cnum = itype_rt (inst) >> 2;
6d82d43b 991 int fcrcs =
72a155b4
UW
992 get_frame_register_signed (frame,
993 mips_regnum (get_frame_arch (frame))->
0b1b3e42 994 fp_control_status);
e135b889
DJ
995 int cond = ((fcrcs >> 24) & 0x0e) | ((fcrcs >> 23) & 0x01);
996
997 if (((cond >> cnum) & 0x01) == tf)
998 pc += mips32_relative_offset (inst) + 4;
999 else
1000 pc += 8;
1001 }
c5aa993b
JM
1002 else
1003 pc += 4; /* Not a branch, next instruction is easy */
c906108c
SS
1004 }
1005 else
c5aa993b
JM
1006 { /* This gets way messy */
1007
c906108c 1008 /* Further subdivide into SPECIAL, REGIMM and other */
e135b889 1009 switch (op = itype_op (inst) & 0x07) /* extract bits 28,27,26 */
c906108c 1010 {
c5aa993b
JM
1011 case 0: /* SPECIAL */
1012 op = rtype_funct (inst);
1013 switch (op)
1014 {
1015 case 8: /* JR */
1016 case 9: /* JALR */
6c997a34 1017 /* Set PC to that address */
0b1b3e42 1018 pc = get_frame_register_signed (frame, rtype_rs (inst));
c5aa993b
JM
1019 break;
1020 default:
1021 pc += 4;
1022 }
1023
6d82d43b 1024 break; /* end SPECIAL */
c5aa993b 1025 case 1: /* REGIMM */
c906108c 1026 {
e135b889
DJ
1027 op = itype_rt (inst); /* branch condition */
1028 switch (op)
c906108c 1029 {
c5aa993b 1030 case 0: /* BLTZ */
e135b889
DJ
1031 case 2: /* BLTZL */
1032 case 16: /* BLTZAL */
c5aa993b 1033 case 18: /* BLTZALL */
c906108c 1034 less_branch:
0b1b3e42 1035 if (get_frame_register_signed (frame, itype_rs (inst)) < 0)
c5aa993b
JM
1036 pc += mips32_relative_offset (inst) + 4;
1037 else
1038 pc += 8; /* after the delay slot */
1039 break;
e135b889 1040 case 1: /* BGEZ */
c5aa993b
JM
1041 case 3: /* BGEZL */
1042 case 17: /* BGEZAL */
1043 case 19: /* BGEZALL */
0b1b3e42 1044 if (get_frame_register_signed (frame, itype_rs (inst)) >= 0)
c5aa993b
JM
1045 pc += mips32_relative_offset (inst) + 4;
1046 else
1047 pc += 8; /* after the delay slot */
1048 break;
e135b889 1049 /* All of the other instructions in the REGIMM category */
c5aa993b
JM
1050 default:
1051 pc += 4;
c906108c
SS
1052 }
1053 }
6d82d43b 1054 break; /* end REGIMM */
c5aa993b
JM
1055 case 2: /* J */
1056 case 3: /* JAL */
1057 {
1058 unsigned long reg;
1059 reg = jtype_target (inst) << 2;
e135b889 1060 /* Upper four bits get never changed... */
5b652102 1061 pc = reg + ((pc + 4) & ~(CORE_ADDR) 0x0fffffff);
c906108c 1062 }
c5aa993b
JM
1063 break;
1064 /* FIXME case JALX : */
1065 {
1066 unsigned long reg;
1067 reg = jtype_target (inst) << 2;
5b652102 1068 pc = reg + ((pc + 4) & ~(CORE_ADDR) 0x0fffffff) + 1; /* yes, +1 */
c906108c
SS
1069 /* Add 1 to indicate 16 bit mode - Invert ISA mode */
1070 }
c5aa993b 1071 break; /* The new PC will be alternate mode */
e135b889 1072 case 4: /* BEQ, BEQL */
c5aa993b 1073 equal_branch:
0b1b3e42
UW
1074 if (get_frame_register_signed (frame, itype_rs (inst)) ==
1075 get_frame_register_signed (frame, itype_rt (inst)))
c5aa993b
JM
1076 pc += mips32_relative_offset (inst) + 4;
1077 else
1078 pc += 8;
1079 break;
e135b889 1080 case 5: /* BNE, BNEL */
c5aa993b 1081 neq_branch:
0b1b3e42
UW
1082 if (get_frame_register_signed (frame, itype_rs (inst)) !=
1083 get_frame_register_signed (frame, itype_rt (inst)))
c5aa993b
JM
1084 pc += mips32_relative_offset (inst) + 4;
1085 else
1086 pc += 8;
1087 break;
e135b889 1088 case 6: /* BLEZ, BLEZL */
0b1b3e42 1089 if (get_frame_register_signed (frame, itype_rs (inst)) <= 0)
c5aa993b
JM
1090 pc += mips32_relative_offset (inst) + 4;
1091 else
1092 pc += 8;
1093 break;
1094 case 7:
e135b889
DJ
1095 default:
1096 greater_branch: /* BGTZ, BGTZL */
0b1b3e42 1097 if (get_frame_register_signed (frame, itype_rs (inst)) > 0)
c5aa993b
JM
1098 pc += mips32_relative_offset (inst) + 4;
1099 else
1100 pc += 8;
1101 break;
c5aa993b
JM
1102 } /* switch */
1103 } /* else */
1104 return pc;
1105} /* mips32_next_pc */
c906108c
SS
1106
1107/* Decoding the next place to set a breakpoint is irregular for the
e26cc349 1108 mips 16 variant, but fortunately, there fewer instructions. We have to cope
c906108c
SS
1109 ith extensions for 16 bit instructions and a pair of actual 32 bit instructions.
1110 We dont want to set a single step instruction on the extend instruction
1111 either.
c5aa993b 1112 */
c906108c
SS
1113
1114/* Lots of mips16 instruction formats */
1115/* Predicting jumps requires itype,ritype,i8type
1116 and their extensions extItype,extritype,extI8type
c5aa993b 1117 */
c906108c
SS
1118enum mips16_inst_fmts
1119{
c5aa993b
JM
1120 itype, /* 0 immediate 5,10 */
1121 ritype, /* 1 5,3,8 */
1122 rrtype, /* 2 5,3,3,5 */
1123 rritype, /* 3 5,3,3,5 */
1124 rrrtype, /* 4 5,3,3,3,2 */
1125 rriatype, /* 5 5,3,3,1,4 */
1126 shifttype, /* 6 5,3,3,3,2 */
1127 i8type, /* 7 5,3,8 */
1128 i8movtype, /* 8 5,3,3,5 */
1129 i8mov32rtype, /* 9 5,3,5,3 */
1130 i64type, /* 10 5,3,8 */
1131 ri64type, /* 11 5,3,3,5 */
1132 jalxtype, /* 12 5,1,5,5,16 - a 32 bit instruction */
1133 exiItype, /* 13 5,6,5,5,1,1,1,1,1,1,5 */
1134 extRitype, /* 14 5,6,5,5,3,1,1,1,5 */
1135 extRRItype, /* 15 5,5,5,5,3,3,5 */
1136 extRRIAtype, /* 16 5,7,4,5,3,3,1,4 */
1137 EXTshifttype, /* 17 5,5,1,1,1,1,1,1,5,3,3,1,1,1,2 */
1138 extI8type, /* 18 5,6,5,5,3,1,1,1,5 */
1139 extI64type, /* 19 5,6,5,5,3,1,1,1,5 */
1140 extRi64type, /* 20 5,6,5,5,3,3,5 */
1141 extshift64type /* 21 5,5,1,1,1,1,1,1,5,1,1,1,3,5 */
1142};
12f02c2a
AC
1143/* I am heaping all the fields of the formats into one structure and
1144 then, only the fields which are involved in instruction extension */
c906108c 1145struct upk_mips16
6d82d43b
AC
1146{
1147 CORE_ADDR offset;
1148 unsigned int regx; /* Function in i8 type */
1149 unsigned int regy;
1150};
c906108c
SS
1151
1152
12f02c2a 1153/* The EXT-I, EXT-ri nad EXT-I8 instructions all have the same format
c68cf8ad 1154 for the bits which make up the immediate extension. */
c906108c 1155
12f02c2a
AC
1156static CORE_ADDR
1157extended_offset (unsigned int extension)
c906108c 1158{
12f02c2a 1159 CORE_ADDR value;
c5aa993b
JM
1160 value = (extension >> 21) & 0x3f; /* * extract 15:11 */
1161 value = value << 6;
1162 value |= (extension >> 16) & 0x1f; /* extrace 10:5 */
1163 value = value << 5;
1164 value |= extension & 0x01f; /* extract 4:0 */
1165 return value;
c906108c
SS
1166}
1167
1168/* Only call this function if you know that this is an extendable
bcf1ea1e
MR
1169 instruction. It won't malfunction, but why make excess remote memory
1170 references? If the immediate operands get sign extended or something,
1171 do it after the extension is performed. */
c906108c 1172/* FIXME: Every one of these cases needs to worry about sign extension
bcf1ea1e 1173 when the offset is to be used in relative addressing. */
c906108c 1174
12f02c2a 1175static unsigned int
c5aa993b 1176fetch_mips_16 (CORE_ADDR pc)
c906108c 1177{
47a35522 1178 gdb_byte buf[8];
c5aa993b
JM
1179 pc &= 0xfffffffe; /* clear the low order bit */
1180 target_read_memory (pc, buf, 2);
1181 return extract_unsigned_integer (buf, 2);
c906108c
SS
1182}
1183
1184static void
c5aa993b 1185unpack_mips16 (CORE_ADDR pc,
12f02c2a
AC
1186 unsigned int extension,
1187 unsigned int inst,
6d82d43b 1188 enum mips16_inst_fmts insn_format, struct upk_mips16 *upk)
c906108c 1189{
12f02c2a
AC
1190 CORE_ADDR offset;
1191 int regx;
1192 int regy;
1193 switch (insn_format)
c906108c 1194 {
c5aa993b 1195 case itype:
c906108c 1196 {
12f02c2a
AC
1197 CORE_ADDR value;
1198 if (extension)
c5aa993b
JM
1199 {
1200 value = extended_offset (extension);
1201 value = value << 11; /* rom for the original value */
6d82d43b 1202 value |= inst & 0x7ff; /* eleven bits from instruction */
c906108c
SS
1203 }
1204 else
c5aa993b 1205 {
12f02c2a 1206 value = inst & 0x7ff;
c5aa993b 1207 /* FIXME : Consider sign extension */
c906108c 1208 }
12f02c2a
AC
1209 offset = value;
1210 regx = -1;
1211 regy = -1;
c906108c 1212 }
c5aa993b
JM
1213 break;
1214 case ritype:
1215 case i8type:
1216 { /* A register identifier and an offset */
c906108c
SS
1217 /* Most of the fields are the same as I type but the
1218 immediate value is of a different length */
12f02c2a
AC
1219 CORE_ADDR value;
1220 if (extension)
c906108c 1221 {
c5aa993b
JM
1222 value = extended_offset (extension);
1223 value = value << 8; /* from the original instruction */
12f02c2a
AC
1224 value |= inst & 0xff; /* eleven bits from instruction */
1225 regx = (extension >> 8) & 0x07; /* or i8 funct */
c5aa993b
JM
1226 if (value & 0x4000) /* test the sign bit , bit 26 */
1227 {
1228 value &= ~0x3fff; /* remove the sign bit */
1229 value = -value;
c906108c
SS
1230 }
1231 }
c5aa993b
JM
1232 else
1233 {
12f02c2a
AC
1234 value = inst & 0xff; /* 8 bits */
1235 regx = (inst >> 8) & 0x07; /* or i8 funct */
c5aa993b
JM
1236 /* FIXME: Do sign extension , this format needs it */
1237 if (value & 0x80) /* THIS CONFUSES ME */
1238 {
1239 value &= 0xef; /* remove the sign bit */
1240 value = -value;
1241 }
c5aa993b 1242 }
12f02c2a
AC
1243 offset = value;
1244 regy = -1;
c5aa993b 1245 break;
c906108c 1246 }
c5aa993b 1247 case jalxtype:
c906108c 1248 {
c5aa993b 1249 unsigned long value;
12f02c2a
AC
1250 unsigned int nexthalf;
1251 value = ((inst & 0x1f) << 5) | ((inst >> 5) & 0x1f);
c5aa993b
JM
1252 value = value << 16;
1253 nexthalf = mips_fetch_instruction (pc + 2); /* low bit still set */
1254 value |= nexthalf;
12f02c2a
AC
1255 offset = value;
1256 regx = -1;
1257 regy = -1;
c5aa993b 1258 break;
c906108c
SS
1259 }
1260 default:
e2e0b3e5 1261 internal_error (__FILE__, __LINE__, _("bad switch"));
c906108c 1262 }
12f02c2a
AC
1263 upk->offset = offset;
1264 upk->regx = regx;
1265 upk->regy = regy;
c906108c
SS
1266}
1267
1268
c5aa993b
JM
1269static CORE_ADDR
1270add_offset_16 (CORE_ADDR pc, int offset)
c906108c 1271{
5b652102 1272 return ((offset << 2) | ((pc + 2) & (~(CORE_ADDR) 0x0fffffff)));
c906108c
SS
1273}
1274
12f02c2a 1275static CORE_ADDR
0b1b3e42 1276extended_mips16_next_pc (struct frame_info *frame, CORE_ADDR pc,
6d82d43b 1277 unsigned int extension, unsigned int insn)
c906108c 1278{
12f02c2a
AC
1279 int op = (insn >> 11);
1280 switch (op)
c906108c 1281 {
6d82d43b 1282 case 2: /* Branch */
12f02c2a
AC
1283 {
1284 CORE_ADDR offset;
1285 struct upk_mips16 upk;
1286 unpack_mips16 (pc, extension, insn, itype, &upk);
1287 offset = upk.offset;
1288 if (offset & 0x800)
1289 {
1290 offset &= 0xeff;
1291 offset = -offset;
1292 }
1293 pc += (offset << 1) + 2;
1294 break;
1295 }
6d82d43b 1296 case 3: /* JAL , JALX - Watch out, these are 32 bit instruction */
12f02c2a
AC
1297 {
1298 struct upk_mips16 upk;
1299 unpack_mips16 (pc, extension, insn, jalxtype, &upk);
1300 pc = add_offset_16 (pc, upk.offset);
1301 if ((insn >> 10) & 0x01) /* Exchange mode */
1302 pc = pc & ~0x01; /* Clear low bit, indicate 32 bit mode */
1303 else
1304 pc |= 0x01;
1305 break;
1306 }
6d82d43b 1307 case 4: /* beqz */
12f02c2a
AC
1308 {
1309 struct upk_mips16 upk;
1310 int reg;
1311 unpack_mips16 (pc, extension, insn, ritype, &upk);
0b1b3e42 1312 reg = get_frame_register_signed (frame, upk.regx);
12f02c2a
AC
1313 if (reg == 0)
1314 pc += (upk.offset << 1) + 2;
1315 else
1316 pc += 2;
1317 break;
1318 }
6d82d43b 1319 case 5: /* bnez */
12f02c2a
AC
1320 {
1321 struct upk_mips16 upk;
1322 int reg;
1323 unpack_mips16 (pc, extension, insn, ritype, &upk);
0b1b3e42 1324 reg = get_frame_register_signed (frame, upk.regx);
12f02c2a
AC
1325 if (reg != 0)
1326 pc += (upk.offset << 1) + 2;
1327 else
1328 pc += 2;
1329 break;
1330 }
6d82d43b 1331 case 12: /* I8 Formats btez btnez */
12f02c2a
AC
1332 {
1333 struct upk_mips16 upk;
1334 int reg;
1335 unpack_mips16 (pc, extension, insn, i8type, &upk);
1336 /* upk.regx contains the opcode */
0b1b3e42 1337 reg = get_frame_register_signed (frame, 24); /* Test register is 24 */
12f02c2a
AC
1338 if (((upk.regx == 0) && (reg == 0)) /* BTEZ */
1339 || ((upk.regx == 1) && (reg != 0))) /* BTNEZ */
1340 /* pc = add_offset_16(pc,upk.offset) ; */
1341 pc += (upk.offset << 1) + 2;
1342 else
1343 pc += 2;
1344 break;
1345 }
6d82d43b 1346 case 29: /* RR Formats JR, JALR, JALR-RA */
12f02c2a
AC
1347 {
1348 struct upk_mips16 upk;
1349 /* upk.fmt = rrtype; */
1350 op = insn & 0x1f;
1351 if (op == 0)
c5aa993b 1352 {
12f02c2a
AC
1353 int reg;
1354 upk.regx = (insn >> 8) & 0x07;
1355 upk.regy = (insn >> 5) & 0x07;
1356 switch (upk.regy)
c5aa993b 1357 {
12f02c2a
AC
1358 case 0:
1359 reg = upk.regx;
1360 break;
1361 case 1:
1362 reg = 31;
6d82d43b 1363 break; /* Function return instruction */
12f02c2a
AC
1364 case 2:
1365 reg = upk.regx;
1366 break;
1367 default:
1368 reg = 31;
6d82d43b 1369 break; /* BOGUS Guess */
c906108c 1370 }
0b1b3e42 1371 pc = get_frame_register_signed (frame, reg);
c906108c 1372 }
12f02c2a 1373 else
c5aa993b 1374 pc += 2;
12f02c2a
AC
1375 break;
1376 }
1377 case 30:
1378 /* This is an instruction extension. Fetch the real instruction
1379 (which follows the extension) and decode things based on
1380 that. */
1381 {
1382 pc += 2;
0b1b3e42 1383 pc = extended_mips16_next_pc (frame, pc, insn, fetch_mips_16 (pc));
12f02c2a
AC
1384 break;
1385 }
1386 default:
1387 {
1388 pc += 2;
1389 break;
1390 }
c906108c 1391 }
c5aa993b 1392 return pc;
12f02c2a 1393}
c906108c 1394
5a89d8aa 1395static CORE_ADDR
0b1b3e42 1396mips16_next_pc (struct frame_info *frame, CORE_ADDR pc)
12f02c2a
AC
1397{
1398 unsigned int insn = fetch_mips_16 (pc);
0b1b3e42 1399 return extended_mips16_next_pc (frame, pc, 0, insn);
12f02c2a
AC
1400}
1401
1402/* The mips_next_pc function supports single_step when the remote
7e73cedf 1403 target monitor or stub is not developed enough to do a single_step.
12f02c2a
AC
1404 It works by decoding the current instruction and predicting where a
1405 branch will go. This isnt hard because all the data is available.
ce1f96de 1406 The MIPS32 and MIPS16 variants are quite different. */
ad527d2e 1407static CORE_ADDR
0b1b3e42 1408mips_next_pc (struct frame_info *frame, CORE_ADDR pc)
c906108c 1409{
ce1f96de 1410 if (is_mips16_addr (pc))
0b1b3e42 1411 return mips16_next_pc (frame, pc);
c5aa993b 1412 else
0b1b3e42 1413 return mips32_next_pc (frame, pc);
12f02c2a 1414}
c906108c 1415
edfae063
AC
1416struct mips_frame_cache
1417{
1418 CORE_ADDR base;
1419 struct trad_frame_saved_reg *saved_regs;
1420};
1421
29639122
JB
1422/* Set a register's saved stack address in temp_saved_regs. If an
1423 address has already been set for this register, do nothing; this
1424 way we will only recognize the first save of a given register in a
1425 function prologue.
eec63939 1426
f57d151a
UW
1427 For simplicity, save the address in both [0 .. gdbarch_num_regs) and
1428 [gdbarch_num_regs .. 2*gdbarch_num_regs).
1429 Strictly speaking, only the second range is used as it is only second
1430 range (the ABI instead of ISA registers) that comes into play when finding
1431 saved registers in a frame. */
eec63939
AC
1432
1433static void
29639122
JB
1434set_reg_offset (struct mips_frame_cache *this_cache, int regnum,
1435 CORE_ADDR offset)
eec63939 1436{
29639122
JB
1437 if (this_cache != NULL
1438 && this_cache->saved_regs[regnum].addr == -1)
1439 {
f57d151a
UW
1440 this_cache->saved_regs[regnum
1441 + 0 * gdbarch_num_regs (current_gdbarch)].addr
1442 = offset;
1443 this_cache->saved_regs[regnum
1444 + 1 * gdbarch_num_regs (current_gdbarch)].addr
1445 = offset;
29639122 1446 }
eec63939
AC
1447}
1448
eec63939 1449
29639122
JB
1450/* Fetch the immediate value from a MIPS16 instruction.
1451 If the previous instruction was an EXTEND, use it to extend
1452 the upper bits of the immediate value. This is a helper function
1453 for mips16_scan_prologue. */
eec63939 1454
29639122
JB
1455static int
1456mips16_get_imm (unsigned short prev_inst, /* previous instruction */
1457 unsigned short inst, /* current instruction */
1458 int nbits, /* number of bits in imm field */
1459 int scale, /* scale factor to be applied to imm */
1460 int is_signed) /* is the imm field signed? */
eec63939 1461{
29639122 1462 int offset;
eec63939 1463
29639122
JB
1464 if ((prev_inst & 0xf800) == 0xf000) /* prev instruction was EXTEND? */
1465 {
1466 offset = ((prev_inst & 0x1f) << 11) | (prev_inst & 0x7e0);
1467 if (offset & 0x8000) /* check for negative extend */
1468 offset = 0 - (0x10000 - (offset & 0xffff));
1469 return offset | (inst & 0x1f);
1470 }
eec63939 1471 else
29639122
JB
1472 {
1473 int max_imm = 1 << nbits;
1474 int mask = max_imm - 1;
1475 int sign_bit = max_imm >> 1;
45c9dd44 1476
29639122
JB
1477 offset = inst & mask;
1478 if (is_signed && (offset & sign_bit))
1479 offset = 0 - (max_imm - offset);
1480 return offset * scale;
1481 }
1482}
eec63939 1483
65596487 1484
29639122
JB
1485/* Analyze the function prologue from START_PC to LIMIT_PC. Builds
1486 the associated FRAME_CACHE if not null.
1487 Return the address of the first instruction past the prologue. */
eec63939 1488
29639122
JB
1489static CORE_ADDR
1490mips16_scan_prologue (CORE_ADDR start_pc, CORE_ADDR limit_pc,
b8a22b94 1491 struct frame_info *this_frame,
29639122
JB
1492 struct mips_frame_cache *this_cache)
1493{
1494 CORE_ADDR cur_pc;
1495 CORE_ADDR frame_addr = 0; /* Value of $r17, used as frame pointer */
1496 CORE_ADDR sp;
1497 long frame_offset = 0; /* Size of stack frame. */
1498 long frame_adjust = 0; /* Offset of FP from SP. */
1499 int frame_reg = MIPS_SP_REGNUM;
1500 unsigned short prev_inst = 0; /* saved copy of previous instruction */
1501 unsigned inst = 0; /* current instruction */
1502 unsigned entry_inst = 0; /* the entry instruction */
2207132d 1503 unsigned save_inst = 0; /* the save instruction */
29639122 1504 int reg, offset;
a343eb3c 1505
29639122
JB
1506 int extend_bytes = 0;
1507 int prev_extend_bytes;
1508 CORE_ADDR end_prologue_addr = 0;
b8a22b94 1509 struct gdbarch *gdbarch = get_frame_arch (this_frame);
a343eb3c 1510
29639122 1511 /* Can be called when there's no process, and hence when there's no
b8a22b94
DJ
1512 THIS_FRAME. */
1513 if (this_frame != NULL)
1514 sp = get_frame_register_signed (this_frame,
1515 gdbarch_num_regs (gdbarch)
1516 + MIPS_SP_REGNUM);
29639122
JB
1517 else
1518 sp = 0;
eec63939 1519
29639122
JB
1520 if (limit_pc > start_pc + 200)
1521 limit_pc = start_pc + 200;
eec63939 1522
95ac2dcf 1523 for (cur_pc = start_pc; cur_pc < limit_pc; cur_pc += MIPS_INSN16_SIZE)
29639122
JB
1524 {
1525 /* Save the previous instruction. If it's an EXTEND, we'll extract
1526 the immediate offset extension from it in mips16_get_imm. */
1527 prev_inst = inst;
eec63939 1528
29639122
JB
1529 /* Fetch and decode the instruction. */
1530 inst = (unsigned short) mips_fetch_instruction (cur_pc);
eec63939 1531
29639122
JB
1532 /* Normally we ignore extend instructions. However, if it is
1533 not followed by a valid prologue instruction, then this
1534 instruction is not part of the prologue either. We must
1535 remember in this case to adjust the end_prologue_addr back
1536 over the extend. */
1537 if ((inst & 0xf800) == 0xf000) /* extend */
1538 {
95ac2dcf 1539 extend_bytes = MIPS_INSN16_SIZE;
29639122
JB
1540 continue;
1541 }
eec63939 1542
29639122
JB
1543 prev_extend_bytes = extend_bytes;
1544 extend_bytes = 0;
eec63939 1545
29639122
JB
1546 if ((inst & 0xff00) == 0x6300 /* addiu sp */
1547 || (inst & 0xff00) == 0xfb00) /* daddiu sp */
1548 {
1549 offset = mips16_get_imm (prev_inst, inst, 8, 8, 1);
1550 if (offset < 0) /* negative stack adjustment? */
1551 frame_offset -= offset;
1552 else
1553 /* Exit loop if a positive stack adjustment is found, which
1554 usually means that the stack cleanup code in the function
1555 epilogue is reached. */
1556 break;
1557 }
1558 else if ((inst & 0xf800) == 0xd000) /* sw reg,n($sp) */
1559 {
1560 offset = mips16_get_imm (prev_inst, inst, 8, 4, 0);
1561 reg = mips16_to_32_reg[(inst & 0x700) >> 8];
1562 set_reg_offset (this_cache, reg, sp + offset);
1563 }
1564 else if ((inst & 0xff00) == 0xf900) /* sd reg,n($sp) */
1565 {
1566 offset = mips16_get_imm (prev_inst, inst, 5, 8, 0);
1567 reg = mips16_to_32_reg[(inst & 0xe0) >> 5];
1568 set_reg_offset (this_cache, reg, sp + offset);
1569 }
1570 else if ((inst & 0xff00) == 0x6200) /* sw $ra,n($sp) */
1571 {
1572 offset = mips16_get_imm (prev_inst, inst, 8, 4, 0);
4c7d22cb 1573 set_reg_offset (this_cache, MIPS_RA_REGNUM, sp + offset);
29639122
JB
1574 }
1575 else if ((inst & 0xff00) == 0xfa00) /* sd $ra,n($sp) */
1576 {
1577 offset = mips16_get_imm (prev_inst, inst, 8, 8, 0);
4c7d22cb 1578 set_reg_offset (this_cache, MIPS_RA_REGNUM, sp + offset);
29639122
JB
1579 }
1580 else if (inst == 0x673d) /* move $s1, $sp */
1581 {
1582 frame_addr = sp;
1583 frame_reg = 17;
1584 }
1585 else if ((inst & 0xff00) == 0x0100) /* addiu $s1,sp,n */
1586 {
1587 offset = mips16_get_imm (prev_inst, inst, 8, 4, 0);
1588 frame_addr = sp + offset;
1589 frame_reg = 17;
1590 frame_adjust = offset;
1591 }
1592 else if ((inst & 0xFF00) == 0xd900) /* sw reg,offset($s1) */
1593 {
1594 offset = mips16_get_imm (prev_inst, inst, 5, 4, 0);
1595 reg = mips16_to_32_reg[(inst & 0xe0) >> 5];
1596 set_reg_offset (this_cache, reg, frame_addr + offset);
1597 }
1598 else if ((inst & 0xFF00) == 0x7900) /* sd reg,offset($s1) */
1599 {
1600 offset = mips16_get_imm (prev_inst, inst, 5, 8, 0);
1601 reg = mips16_to_32_reg[(inst & 0xe0) >> 5];
1602 set_reg_offset (this_cache, reg, frame_addr + offset);
1603 }
1604 else if ((inst & 0xf81f) == 0xe809
1605 && (inst & 0x700) != 0x700) /* entry */
1606 entry_inst = inst; /* save for later processing */
2207132d
MR
1607 else if ((inst & 0xff80) == 0x6480) /* save */
1608 {
1609 save_inst = inst; /* save for later processing */
1610 if (prev_extend_bytes) /* extend */
1611 save_inst |= prev_inst << 16;
1612 }
29639122 1613 else if ((inst & 0xf800) == 0x1800) /* jal(x) */
95ac2dcf 1614 cur_pc += MIPS_INSN16_SIZE; /* 32-bit instruction */
29639122
JB
1615 else if ((inst & 0xff1c) == 0x6704) /* move reg,$a0-$a3 */
1616 {
1617 /* This instruction is part of the prologue, but we don't
1618 need to do anything special to handle it. */
1619 }
1620 else
1621 {
1622 /* This instruction is not an instruction typically found
1623 in a prologue, so we must have reached the end of the
1624 prologue. */
1625 if (end_prologue_addr == 0)
1626 end_prologue_addr = cur_pc - prev_extend_bytes;
1627 }
1628 }
eec63939 1629
29639122
JB
1630 /* The entry instruction is typically the first instruction in a function,
1631 and it stores registers at offsets relative to the value of the old SP
1632 (before the prologue). But the value of the sp parameter to this
1633 function is the new SP (after the prologue has been executed). So we
1634 can't calculate those offsets until we've seen the entire prologue,
1635 and can calculate what the old SP must have been. */
1636 if (entry_inst != 0)
1637 {
1638 int areg_count = (entry_inst >> 8) & 7;
1639 int sreg_count = (entry_inst >> 6) & 3;
eec63939 1640
29639122
JB
1641 /* The entry instruction always subtracts 32 from the SP. */
1642 frame_offset += 32;
1643
1644 /* Now we can calculate what the SP must have been at the
1645 start of the function prologue. */
1646 sp += frame_offset;
1647
1648 /* Check if a0-a3 were saved in the caller's argument save area. */
1649 for (reg = 4, offset = 0; reg < areg_count + 4; reg++)
1650 {
1651 set_reg_offset (this_cache, reg, sp + offset);
72a155b4 1652 offset += mips_abi_regsize (gdbarch);
29639122
JB
1653 }
1654
1655 /* Check if the ra register was pushed on the stack. */
1656 offset = -4;
1657 if (entry_inst & 0x20)
1658 {
4c7d22cb 1659 set_reg_offset (this_cache, MIPS_RA_REGNUM, sp + offset);
72a155b4 1660 offset -= mips_abi_regsize (gdbarch);
29639122
JB
1661 }
1662
1663 /* Check if the s0 and s1 registers were pushed on the stack. */
1664 for (reg = 16; reg < sreg_count + 16; reg++)
1665 {
1666 set_reg_offset (this_cache, reg, sp + offset);
72a155b4 1667 offset -= mips_abi_regsize (gdbarch);
29639122
JB
1668 }
1669 }
1670
2207132d
MR
1671 /* The SAVE instruction is similar to ENTRY, except that defined by the
1672 MIPS16e ASE of the MIPS Architecture. Unlike with ENTRY though, the
1673 size of the frame is specified as an immediate field of instruction
1674 and an extended variation exists which lets additional registers and
1675 frame space to be specified. The instruction always treats registers
1676 as 32-bit so its usefulness for 64-bit ABIs is questionable. */
1677 if (save_inst != 0 && mips_abi_regsize (gdbarch) == 4)
1678 {
1679 static int args_table[16] = {
1680 0, 0, 0, 0, 1, 1, 1, 1,
1681 2, 2, 2, 0, 3, 3, 4, -1,
1682 };
1683 static int astatic_table[16] = {
1684 0, 1, 2, 3, 0, 1, 2, 3,
1685 0, 1, 2, 4, 0, 1, 0, -1,
1686 };
1687 int aregs = (save_inst >> 16) & 0xf;
1688 int xsregs = (save_inst >> 24) & 0x7;
1689 int args = args_table[aregs];
1690 int astatic = astatic_table[aregs];
1691 long frame_size;
1692
1693 if (args < 0)
1694 {
1695 warning (_("Invalid number of argument registers encoded in SAVE."));
1696 args = 0;
1697 }
1698 if (astatic < 0)
1699 {
1700 warning (_("Invalid number of static registers encoded in SAVE."));
1701 astatic = 0;
1702 }
1703
1704 /* For standard SAVE the frame size of 0 means 128. */
1705 frame_size = ((save_inst >> 16) & 0xf0) | (save_inst & 0xf);
1706 if (frame_size == 0 && (save_inst >> 16) == 0)
1707 frame_size = 16;
1708 frame_size *= 8;
1709 frame_offset += frame_size;
1710
1711 /* Now we can calculate what the SP must have been at the
1712 start of the function prologue. */
1713 sp += frame_offset;
1714
1715 /* Check if A0-A3 were saved in the caller's argument save area. */
1716 for (reg = MIPS_A0_REGNUM, offset = 0; reg < args + 4; reg++)
1717 {
1718 set_reg_offset (this_cache, reg, sp + offset);
1719 offset += mips_abi_regsize (gdbarch);
1720 }
1721
1722 offset = -4;
1723
1724 /* Check if the RA register was pushed on the stack. */
1725 if (save_inst & 0x40)
1726 {
1727 set_reg_offset (this_cache, MIPS_RA_REGNUM, sp + offset);
1728 offset -= mips_abi_regsize (gdbarch);
1729 }
1730
1731 /* Check if the S8 register was pushed on the stack. */
1732 if (xsregs > 6)
1733 {
1734 set_reg_offset (this_cache, 30, sp + offset);
1735 offset -= mips_abi_regsize (gdbarch);
1736 xsregs--;
1737 }
1738 /* Check if S2-S7 were pushed on the stack. */
1739 for (reg = 18 + xsregs - 1; reg > 18 - 1; reg--)
1740 {
1741 set_reg_offset (this_cache, reg, sp + offset);
1742 offset -= mips_abi_regsize (gdbarch);
1743 }
1744
1745 /* Check if the S1 register was pushed on the stack. */
1746 if (save_inst & 0x10)
1747 {
1748 set_reg_offset (this_cache, 17, sp + offset);
1749 offset -= mips_abi_regsize (gdbarch);
1750 }
1751 /* Check if the S0 register was pushed on the stack. */
1752 if (save_inst & 0x20)
1753 {
1754 set_reg_offset (this_cache, 16, sp + offset);
1755 offset -= mips_abi_regsize (gdbarch);
1756 }
1757
1758 /* Check if A0-A3 were pushed on the stack. */
1759 for (reg = MIPS_A0_REGNUM + 3; reg > MIPS_A0_REGNUM + 3 - astatic; reg--)
1760 {
1761 set_reg_offset (this_cache, reg, sp + offset);
1762 offset -= mips_abi_regsize (gdbarch);
1763 }
1764 }
1765
29639122
JB
1766 if (this_cache != NULL)
1767 {
1768 this_cache->base =
b8a22b94
DJ
1769 (get_frame_register_signed (this_frame,
1770 gdbarch_num_regs (gdbarch) + frame_reg)
29639122
JB
1771 + frame_offset - frame_adjust);
1772 /* FIXME: brobecker/2004-10-10: Just as in the mips32 case, we should
1773 be able to get rid of the assignment below, evetually. But it's
1774 still needed for now. */
72a155b4
UW
1775 this_cache->saved_regs[gdbarch_num_regs (gdbarch)
1776 + mips_regnum (gdbarch)->pc]
1777 = this_cache->saved_regs[gdbarch_num_regs (gdbarch) + MIPS_RA_REGNUM];
29639122
JB
1778 }
1779
1780 /* If we didn't reach the end of the prologue when scanning the function
1781 instructions, then set end_prologue_addr to the address of the
1782 instruction immediately after the last one we scanned. */
1783 if (end_prologue_addr == 0)
1784 end_prologue_addr = cur_pc;
1785
1786 return end_prologue_addr;
eec63939
AC
1787}
1788
29639122
JB
1789/* Heuristic unwinder for 16-bit MIPS instruction set (aka MIPS16).
1790 Procedures that use the 32-bit instruction set are handled by the
1791 mips_insn32 unwinder. */
1792
1793static struct mips_frame_cache *
b8a22b94 1794mips_insn16_frame_cache (struct frame_info *this_frame, void **this_cache)
eec63939 1795{
29639122 1796 struct mips_frame_cache *cache;
eec63939
AC
1797
1798 if ((*this_cache) != NULL)
1799 return (*this_cache);
29639122
JB
1800 cache = FRAME_OBSTACK_ZALLOC (struct mips_frame_cache);
1801 (*this_cache) = cache;
b8a22b94 1802 cache->saved_regs = trad_frame_alloc_saved_regs (this_frame);
eec63939 1803
29639122
JB
1804 /* Analyze the function prologue. */
1805 {
b8a22b94 1806 const CORE_ADDR pc = get_frame_address_in_block (this_frame);
29639122 1807 CORE_ADDR start_addr;
eec63939 1808
29639122
JB
1809 find_pc_partial_function (pc, NULL, &start_addr, NULL);
1810 if (start_addr == 0)
1811 start_addr = heuristic_proc_start (pc);
1812 /* We can't analyze the prologue if we couldn't find the begining
1813 of the function. */
1814 if (start_addr == 0)
1815 return cache;
eec63939 1816
b8a22b94 1817 mips16_scan_prologue (start_addr, pc, this_frame, *this_cache);
29639122
JB
1818 }
1819
3e8c568d 1820 /* gdbarch_sp_regnum contains the value and not the address. */
72a155b4 1821 trad_frame_set_value (cache->saved_regs,
b8a22b94
DJ
1822 gdbarch_num_regs (get_frame_arch (this_frame))
1823 + MIPS_SP_REGNUM,
72a155b4 1824 cache->base);
eec63939 1825
29639122 1826 return (*this_cache);
eec63939
AC
1827}
1828
1829static void
b8a22b94 1830mips_insn16_frame_this_id (struct frame_info *this_frame, void **this_cache,
29639122 1831 struct frame_id *this_id)
eec63939 1832{
b8a22b94 1833 struct mips_frame_cache *info = mips_insn16_frame_cache (this_frame,
29639122 1834 this_cache);
b8a22b94 1835 (*this_id) = frame_id_build (info->base, get_frame_func (this_frame));
eec63939
AC
1836}
1837
b8a22b94
DJ
1838static struct value *
1839mips_insn16_frame_prev_register (struct frame_info *this_frame,
1840 void **this_cache, int regnum)
eec63939 1841{
b8a22b94 1842 struct mips_frame_cache *info = mips_insn16_frame_cache (this_frame,
29639122 1843 this_cache);
b8a22b94
DJ
1844 return trad_frame_get_prev_register (this_frame, info->saved_regs, regnum);
1845}
1846
1847static int
1848mips_insn16_frame_sniffer (const struct frame_unwind *self,
1849 struct frame_info *this_frame, void **this_cache)
1850{
1851 CORE_ADDR pc = get_frame_pc (this_frame);
1852 if (mips_pc_is_mips16 (pc))
1853 return 1;
1854 return 0;
eec63939
AC
1855}
1856
29639122 1857static const struct frame_unwind mips_insn16_frame_unwind =
eec63939
AC
1858{
1859 NORMAL_FRAME,
29639122 1860 mips_insn16_frame_this_id,
b8a22b94
DJ
1861 mips_insn16_frame_prev_register,
1862 NULL,
1863 mips_insn16_frame_sniffer
eec63939
AC
1864};
1865
eec63939 1866static CORE_ADDR
b8a22b94 1867mips_insn16_frame_base_address (struct frame_info *this_frame,
29639122 1868 void **this_cache)
eec63939 1869{
b8a22b94 1870 struct mips_frame_cache *info = mips_insn16_frame_cache (this_frame,
29639122
JB
1871 this_cache);
1872 return info->base;
eec63939
AC
1873}
1874
29639122 1875static const struct frame_base mips_insn16_frame_base =
eec63939 1876{
29639122
JB
1877 &mips_insn16_frame_unwind,
1878 mips_insn16_frame_base_address,
1879 mips_insn16_frame_base_address,
1880 mips_insn16_frame_base_address
eec63939
AC
1881};
1882
1883static const struct frame_base *
b8a22b94 1884mips_insn16_frame_base_sniffer (struct frame_info *this_frame)
eec63939 1885{
b8a22b94
DJ
1886 CORE_ADDR pc = get_frame_pc (this_frame);
1887 if (mips_pc_is_mips16 (pc))
29639122 1888 return &mips_insn16_frame_base;
eec63939
AC
1889 else
1890 return NULL;
edfae063
AC
1891}
1892
29639122
JB
1893/* Mark all the registers as unset in the saved_regs array
1894 of THIS_CACHE. Do nothing if THIS_CACHE is null. */
1895
1896void
1897reset_saved_regs (struct mips_frame_cache *this_cache)
c906108c 1898{
29639122
JB
1899 if (this_cache == NULL || this_cache->saved_regs == NULL)
1900 return;
1901
1902 {
f57d151a 1903 const int num_regs = gdbarch_num_regs (current_gdbarch);
29639122 1904 int i;
64159455 1905
29639122
JB
1906 for (i = 0; i < num_regs; i++)
1907 {
1908 this_cache->saved_regs[i].addr = -1;
1909 }
1910 }
c906108c
SS
1911}
1912
29639122
JB
1913/* Analyze the function prologue from START_PC to LIMIT_PC. Builds
1914 the associated FRAME_CACHE if not null.
1915 Return the address of the first instruction past the prologue. */
c906108c 1916
875e1767 1917static CORE_ADDR
29639122 1918mips32_scan_prologue (CORE_ADDR start_pc, CORE_ADDR limit_pc,
b8a22b94 1919 struct frame_info *this_frame,
29639122 1920 struct mips_frame_cache *this_cache)
c906108c 1921{
29639122
JB
1922 CORE_ADDR cur_pc;
1923 CORE_ADDR frame_addr = 0; /* Value of $r30. Used by gcc for frame-pointer */
1924 CORE_ADDR sp;
1925 long frame_offset;
1926 int frame_reg = MIPS_SP_REGNUM;
8fa9cfa1 1927
29639122
JB
1928 CORE_ADDR end_prologue_addr = 0;
1929 int seen_sp_adjust = 0;
1930 int load_immediate_bytes = 0;
b8a22b94 1931 struct gdbarch *gdbarch = get_frame_arch (this_frame);
7d1e6fb8 1932 int regsize_is_64_bits = (mips_abi_regsize (gdbarch) == 8);
8fa9cfa1 1933
29639122 1934 /* Can be called when there's no process, and hence when there's no
b8a22b94
DJ
1935 THIS_FRAME. */
1936 if (this_frame != NULL)
1937 sp = get_frame_register_signed (this_frame,
1938 gdbarch_num_regs (gdbarch)
1939 + MIPS_SP_REGNUM);
8fa9cfa1 1940 else
29639122 1941 sp = 0;
9022177c 1942
29639122
JB
1943 if (limit_pc > start_pc + 200)
1944 limit_pc = start_pc + 200;
9022177c 1945
29639122 1946restart:
9022177c 1947
29639122 1948 frame_offset = 0;
95ac2dcf 1949 for (cur_pc = start_pc; cur_pc < limit_pc; cur_pc += MIPS_INSN32_SIZE)
9022177c 1950 {
29639122
JB
1951 unsigned long inst, high_word, low_word;
1952 int reg;
9022177c 1953
29639122
JB
1954 /* Fetch the instruction. */
1955 inst = (unsigned long) mips_fetch_instruction (cur_pc);
9022177c 1956
29639122
JB
1957 /* Save some code by pre-extracting some useful fields. */
1958 high_word = (inst >> 16) & 0xffff;
1959 low_word = inst & 0xffff;
1960 reg = high_word & 0x1f;
fe29b929 1961
29639122
JB
1962 if (high_word == 0x27bd /* addiu $sp,$sp,-i */
1963 || high_word == 0x23bd /* addi $sp,$sp,-i */
1964 || high_word == 0x67bd) /* daddiu $sp,$sp,-i */
1965 {
1966 if (low_word & 0x8000) /* negative stack adjustment? */
1967 frame_offset += 0x10000 - low_word;
1968 else
1969 /* Exit loop if a positive stack adjustment is found, which
1970 usually means that the stack cleanup code in the function
1971 epilogue is reached. */
1972 break;
1973 seen_sp_adjust = 1;
1974 }
7d1e6fb8
KB
1975 else if (((high_word & 0xFFE0) == 0xafa0) /* sw reg,offset($sp) */
1976 && !regsize_is_64_bits)
29639122
JB
1977 {
1978 set_reg_offset (this_cache, reg, sp + low_word);
1979 }
7d1e6fb8
KB
1980 else if (((high_word & 0xFFE0) == 0xffa0) /* sd reg,offset($sp) */
1981 && regsize_is_64_bits)
29639122
JB
1982 {
1983 /* Irix 6.2 N32 ABI uses sd instructions for saving $gp and $ra. */
1984 set_reg_offset (this_cache, reg, sp + low_word);
1985 }
1986 else if (high_word == 0x27be) /* addiu $30,$sp,size */
1987 {
1988 /* Old gcc frame, r30 is virtual frame pointer. */
1989 if ((long) low_word != frame_offset)
1990 frame_addr = sp + low_word;
b8a22b94 1991 else if (this_frame && frame_reg == MIPS_SP_REGNUM)
29639122
JB
1992 {
1993 unsigned alloca_adjust;
a4b8ebc8 1994
29639122 1995 frame_reg = 30;
b8a22b94
DJ
1996 frame_addr = get_frame_register_signed
1997 (this_frame, gdbarch_num_regs (gdbarch) + 30);
d2ca4222 1998
29639122
JB
1999 alloca_adjust = (unsigned) (frame_addr - (sp + low_word));
2000 if (alloca_adjust > 0)
2001 {
2002 /* FP > SP + frame_size. This may be because of
2003 an alloca or somethings similar. Fix sp to
2004 "pre-alloca" value, and try again. */
2005 sp += alloca_adjust;
2006 /* Need to reset the status of all registers. Otherwise,
2007 we will hit a guard that prevents the new address
2008 for each register to be recomputed during the second
2009 pass. */
2010 reset_saved_regs (this_cache);
2011 goto restart;
2012 }
2013 }
2014 }
2015 /* move $30,$sp. With different versions of gas this will be either
2016 `addu $30,$sp,$zero' or `or $30,$sp,$zero' or `daddu 30,sp,$0'.
2017 Accept any one of these. */
2018 else if (inst == 0x03A0F021 || inst == 0x03a0f025 || inst == 0x03a0f02d)
2019 {
2020 /* New gcc frame, virtual frame pointer is at r30 + frame_size. */
b8a22b94 2021 if (this_frame && frame_reg == MIPS_SP_REGNUM)
29639122
JB
2022 {
2023 unsigned alloca_adjust;
c906108c 2024
29639122 2025 frame_reg = 30;
b8a22b94
DJ
2026 frame_addr = get_frame_register_signed
2027 (this_frame, gdbarch_num_regs (gdbarch) + 30);
d2ca4222 2028
29639122
JB
2029 alloca_adjust = (unsigned) (frame_addr - sp);
2030 if (alloca_adjust > 0)
2031 {
2032 /* FP > SP + frame_size. This may be because of
2033 an alloca or somethings similar. Fix sp to
2034 "pre-alloca" value, and try again. */
2035 sp = frame_addr;
2036 /* Need to reset the status of all registers. Otherwise,
2037 we will hit a guard that prevents the new address
2038 for each register to be recomputed during the second
2039 pass. */
2040 reset_saved_regs (this_cache);
2041 goto restart;
2042 }
2043 }
2044 }
7d1e6fb8
KB
2045 else if ((high_word & 0xFFE0) == 0xafc0 /* sw reg,offset($30) */
2046 && !regsize_is_64_bits)
29639122
JB
2047 {
2048 set_reg_offset (this_cache, reg, frame_addr + low_word);
2049 }
2050 else if ((high_word & 0xFFE0) == 0xE7A0 /* swc1 freg,n($sp) */
2051 || (high_word & 0xF3E0) == 0xA3C0 /* sx reg,n($s8) */
2052 || (inst & 0xFF9F07FF) == 0x00800021 /* move reg,$a0-$a3 */
2053 || high_word == 0x3c1c /* lui $gp,n */
2054 || high_word == 0x279c /* addiu $gp,$gp,n */
2055 || inst == 0x0399e021 /* addu $gp,$gp,$t9 */
2056 || inst == 0x033ce021 /* addu $gp,$t9,$gp */
2057 )
2058 {
2059 /* These instructions are part of the prologue, but we don't
2060 need to do anything special to handle them. */
2061 }
2062 /* The instructions below load $at or $t0 with an immediate
2063 value in preparation for a stack adjustment via
2064 subu $sp,$sp,[$at,$t0]. These instructions could also
2065 initialize a local variable, so we accept them only before
2066 a stack adjustment instruction was seen. */
2067 else if (!seen_sp_adjust
2068 && (high_word == 0x3c01 /* lui $at,n */
2069 || high_word == 0x3c08 /* lui $t0,n */
2070 || high_word == 0x3421 /* ori $at,$at,n */
2071 || high_word == 0x3508 /* ori $t0,$t0,n */
2072 || high_word == 0x3401 /* ori $at,$zero,n */
2073 || high_word == 0x3408 /* ori $t0,$zero,n */
2074 ))
2075 {
95ac2dcf 2076 load_immediate_bytes += MIPS_INSN32_SIZE; /* FIXME! */
29639122
JB
2077 }
2078 else
2079 {
2080 /* This instruction is not an instruction typically found
2081 in a prologue, so we must have reached the end of the
2082 prologue. */
2083 /* FIXME: brobecker/2004-10-10: Can't we just break out of this
2084 loop now? Why would we need to continue scanning the function
2085 instructions? */
2086 if (end_prologue_addr == 0)
2087 end_prologue_addr = cur_pc;
2088 }
a4b8ebc8 2089 }
c906108c 2090
29639122
JB
2091 if (this_cache != NULL)
2092 {
2093 this_cache->base =
b8a22b94
DJ
2094 (get_frame_register_signed (this_frame,
2095 gdbarch_num_regs (gdbarch) + frame_reg)
29639122
JB
2096 + frame_offset);
2097 /* FIXME: brobecker/2004-09-15: We should be able to get rid of
2098 this assignment below, eventually. But it's still needed
2099 for now. */
72a155b4
UW
2100 this_cache->saved_regs[gdbarch_num_regs (gdbarch)
2101 + mips_regnum (gdbarch)->pc]
2102 = this_cache->saved_regs[gdbarch_num_regs (gdbarch)
f57d151a 2103 + MIPS_RA_REGNUM];
29639122 2104 }
c906108c 2105
29639122
JB
2106 /* If we didn't reach the end of the prologue when scanning the function
2107 instructions, then set end_prologue_addr to the address of the
2108 instruction immediately after the last one we scanned. */
2109 /* brobecker/2004-10-10: I don't think this would ever happen, but
2110 we may as well be careful and do our best if we have a null
2111 end_prologue_addr. */
2112 if (end_prologue_addr == 0)
2113 end_prologue_addr = cur_pc;
2114
2115 /* In a frameless function, we might have incorrectly
2116 skipped some load immediate instructions. Undo the skipping
2117 if the load immediate was not followed by a stack adjustment. */
2118 if (load_immediate_bytes && !seen_sp_adjust)
2119 end_prologue_addr -= load_immediate_bytes;
c906108c 2120
29639122 2121 return end_prologue_addr;
c906108c
SS
2122}
2123
29639122
JB
2124/* Heuristic unwinder for procedures using 32-bit instructions (covers
2125 both 32-bit and 64-bit MIPS ISAs). Procedures using 16-bit
2126 instructions (a.k.a. MIPS16) are handled by the mips_insn16
2127 unwinder. */
c906108c 2128
29639122 2129static struct mips_frame_cache *
b8a22b94 2130mips_insn32_frame_cache (struct frame_info *this_frame, void **this_cache)
c906108c 2131{
29639122 2132 struct mips_frame_cache *cache;
c906108c 2133
29639122
JB
2134 if ((*this_cache) != NULL)
2135 return (*this_cache);
c5aa993b 2136
29639122
JB
2137 cache = FRAME_OBSTACK_ZALLOC (struct mips_frame_cache);
2138 (*this_cache) = cache;
b8a22b94 2139 cache->saved_regs = trad_frame_alloc_saved_regs (this_frame);
c5aa993b 2140
29639122
JB
2141 /* Analyze the function prologue. */
2142 {
b8a22b94 2143 const CORE_ADDR pc = get_frame_address_in_block (this_frame);
29639122 2144 CORE_ADDR start_addr;
c906108c 2145
29639122
JB
2146 find_pc_partial_function (pc, NULL, &start_addr, NULL);
2147 if (start_addr == 0)
2148 start_addr = heuristic_proc_start (pc);
2149 /* We can't analyze the prologue if we couldn't find the begining
2150 of the function. */
2151 if (start_addr == 0)
2152 return cache;
c5aa993b 2153
b8a22b94 2154 mips32_scan_prologue (start_addr, pc, this_frame, *this_cache);
29639122
JB
2155 }
2156
3e8c568d 2157 /* gdbarch_sp_regnum contains the value and not the address. */
f57d151a 2158 trad_frame_set_value (cache->saved_regs,
b8a22b94
DJ
2159 gdbarch_num_regs (get_frame_arch (this_frame))
2160 + MIPS_SP_REGNUM,
f57d151a 2161 cache->base);
c5aa993b 2162
29639122 2163 return (*this_cache);
c906108c
SS
2164}
2165
29639122 2166static void
b8a22b94 2167mips_insn32_frame_this_id (struct frame_info *this_frame, void **this_cache,
29639122 2168 struct frame_id *this_id)
c906108c 2169{
b8a22b94 2170 struct mips_frame_cache *info = mips_insn32_frame_cache (this_frame,
29639122 2171 this_cache);
b8a22b94 2172 (*this_id) = frame_id_build (info->base, get_frame_func (this_frame));
29639122 2173}
c906108c 2174
b8a22b94
DJ
2175static struct value *
2176mips_insn32_frame_prev_register (struct frame_info *this_frame,
2177 void **this_cache, int regnum)
29639122 2178{
b8a22b94 2179 struct mips_frame_cache *info = mips_insn32_frame_cache (this_frame,
29639122 2180 this_cache);
b8a22b94
DJ
2181 return trad_frame_get_prev_register (this_frame, info->saved_regs, regnum);
2182}
2183
2184static int
2185mips_insn32_frame_sniffer (const struct frame_unwind *self,
2186 struct frame_info *this_frame, void **this_cache)
2187{
2188 CORE_ADDR pc = get_frame_pc (this_frame);
2189 if (! mips_pc_is_mips16 (pc))
2190 return 1;
2191 return 0;
c906108c
SS
2192}
2193
29639122
JB
2194static const struct frame_unwind mips_insn32_frame_unwind =
2195{
2196 NORMAL_FRAME,
2197 mips_insn32_frame_this_id,
b8a22b94
DJ
2198 mips_insn32_frame_prev_register,
2199 NULL,
2200 mips_insn32_frame_sniffer
29639122 2201};
c906108c 2202
1c645fec 2203static CORE_ADDR
b8a22b94 2204mips_insn32_frame_base_address (struct frame_info *this_frame,
29639122 2205 void **this_cache)
c906108c 2206{
b8a22b94 2207 struct mips_frame_cache *info = mips_insn32_frame_cache (this_frame,
29639122
JB
2208 this_cache);
2209 return info->base;
2210}
c906108c 2211
29639122
JB
2212static const struct frame_base mips_insn32_frame_base =
2213{
2214 &mips_insn32_frame_unwind,
2215 mips_insn32_frame_base_address,
2216 mips_insn32_frame_base_address,
2217 mips_insn32_frame_base_address
2218};
1c645fec 2219
29639122 2220static const struct frame_base *
b8a22b94 2221mips_insn32_frame_base_sniffer (struct frame_info *this_frame)
29639122 2222{
b8a22b94
DJ
2223 CORE_ADDR pc = get_frame_pc (this_frame);
2224 if (! mips_pc_is_mips16 (pc))
29639122 2225 return &mips_insn32_frame_base;
a65bbe44 2226 else
29639122
JB
2227 return NULL;
2228}
a65bbe44 2229
29639122 2230static struct trad_frame_cache *
b8a22b94 2231mips_stub_frame_cache (struct frame_info *this_frame, void **this_cache)
29639122
JB
2232{
2233 CORE_ADDR pc;
2234 CORE_ADDR start_addr;
2235 CORE_ADDR stack_addr;
2236 struct trad_frame_cache *this_trad_cache;
b8a22b94
DJ
2237 struct gdbarch *gdbarch = get_frame_arch (this_frame);
2238 int num_regs = gdbarch_num_regs (gdbarch);
c906108c 2239
29639122
JB
2240 if ((*this_cache) != NULL)
2241 return (*this_cache);
b8a22b94 2242 this_trad_cache = trad_frame_cache_zalloc (this_frame);
29639122 2243 (*this_cache) = this_trad_cache;
1c645fec 2244
29639122 2245 /* The return address is in the link register. */
3e8c568d 2246 trad_frame_set_reg_realreg (this_trad_cache,
72a155b4 2247 gdbarch_pc_regnum (gdbarch),
b8a22b94 2248 num_regs + MIPS_RA_REGNUM);
1c645fec 2249
29639122
JB
2250 /* Frame ID, since it's a frameless / stackless function, no stack
2251 space is allocated and SP on entry is the current SP. */
b8a22b94 2252 pc = get_frame_pc (this_frame);
29639122 2253 find_pc_partial_function (pc, NULL, &start_addr, NULL);
b8a22b94
DJ
2254 stack_addr = get_frame_register_signed (this_frame,
2255 num_regs + MIPS_SP_REGNUM);
aa6c981f 2256 trad_frame_set_id (this_trad_cache, frame_id_build (stack_addr, start_addr));
1c645fec 2257
29639122
JB
2258 /* Assume that the frame's base is the same as the
2259 stack-pointer. */
2260 trad_frame_set_this_base (this_trad_cache, stack_addr);
c906108c 2261
29639122
JB
2262 return this_trad_cache;
2263}
c906108c 2264
29639122 2265static void
b8a22b94 2266mips_stub_frame_this_id (struct frame_info *this_frame, void **this_cache,
29639122
JB
2267 struct frame_id *this_id)
2268{
2269 struct trad_frame_cache *this_trad_cache
b8a22b94 2270 = mips_stub_frame_cache (this_frame, this_cache);
29639122
JB
2271 trad_frame_get_id (this_trad_cache, this_id);
2272}
c906108c 2273
b8a22b94
DJ
2274static struct value *
2275mips_stub_frame_prev_register (struct frame_info *this_frame,
2276 void **this_cache, int regnum)
29639122
JB
2277{
2278 struct trad_frame_cache *this_trad_cache
b8a22b94
DJ
2279 = mips_stub_frame_cache (this_frame, this_cache);
2280 return trad_frame_get_register (this_trad_cache, this_frame, regnum);
29639122 2281}
c906108c 2282
b8a22b94
DJ
2283static int
2284mips_stub_frame_sniffer (const struct frame_unwind *self,
2285 struct frame_info *this_frame, void **this_cache)
29639122 2286{
aa6c981f 2287 gdb_byte dummy[4];
979b38e0 2288 struct obj_section *s;
b8a22b94 2289 CORE_ADDR pc = get_frame_address_in_block (this_frame);
979b38e0 2290
aa6c981f 2291 /* Use the stub unwinder for unreadable code. */
b8a22b94
DJ
2292 if (target_read_memory (get_frame_pc (this_frame), dummy, 4) != 0)
2293 return 1;
aa6c981f 2294
29639122 2295 if (in_plt_section (pc, NULL))
b8a22b94 2296 return 1;
979b38e0
DJ
2297
2298 /* Binutils for MIPS puts lazy resolution stubs into .MIPS.stubs. */
2299 s = find_pc_section (pc);
2300
2301 if (s != NULL
2302 && strcmp (bfd_get_section_name (s->objfile->obfd, s->the_bfd_section),
2303 ".MIPS.stubs") == 0)
b8a22b94 2304 return 1;
979b38e0 2305
b8a22b94 2306 return 0;
29639122 2307}
c906108c 2308
b8a22b94
DJ
2309static const struct frame_unwind mips_stub_frame_unwind =
2310{
2311 NORMAL_FRAME,
2312 mips_stub_frame_this_id,
2313 mips_stub_frame_prev_register,
2314 NULL,
2315 mips_stub_frame_sniffer
2316};
2317
29639122 2318static CORE_ADDR
b8a22b94 2319mips_stub_frame_base_address (struct frame_info *this_frame,
29639122
JB
2320 void **this_cache)
2321{
2322 struct trad_frame_cache *this_trad_cache
b8a22b94 2323 = mips_stub_frame_cache (this_frame, this_cache);
29639122
JB
2324 return trad_frame_get_this_base (this_trad_cache);
2325}
0fce0821 2326
29639122
JB
2327static const struct frame_base mips_stub_frame_base =
2328{
2329 &mips_stub_frame_unwind,
2330 mips_stub_frame_base_address,
2331 mips_stub_frame_base_address,
2332 mips_stub_frame_base_address
2333};
2334
2335static const struct frame_base *
b8a22b94 2336mips_stub_frame_base_sniffer (struct frame_info *this_frame)
29639122 2337{
b8a22b94 2338 if (mips_stub_frame_sniffer (&mips_stub_frame_unwind, this_frame, NULL))
29639122
JB
2339 return &mips_stub_frame_base;
2340 else
2341 return NULL;
2342}
2343
29639122 2344/* mips_addr_bits_remove - remove useless address bits */
65596487 2345
29639122
JB
2346static CORE_ADDR
2347mips_addr_bits_remove (CORE_ADDR addr)
65596487 2348{
29639122
JB
2349 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
2350 if (mips_mask_address_p (tdep) && (((ULONGEST) addr) >> 32 == 0xffffffffUL))
2351 /* This hack is a work-around for existing boards using PMON, the
2352 simulator, and any other 64-bit targets that doesn't have true
2353 64-bit addressing. On these targets, the upper 32 bits of
2354 addresses are ignored by the hardware. Thus, the PC or SP are
2355 likely to have been sign extended to all 1s by instruction
2356 sequences that load 32-bit addresses. For example, a typical
2357 piece of code that loads an address is this:
65596487 2358
29639122
JB
2359 lui $r2, <upper 16 bits>
2360 ori $r2, <lower 16 bits>
65596487 2361
29639122
JB
2362 But the lui sign-extends the value such that the upper 32 bits
2363 may be all 1s. The workaround is simply to mask off these
2364 bits. In the future, gcc may be changed to support true 64-bit
2365 addressing, and this masking will have to be disabled. */
2366 return addr &= 0xffffffffUL;
2367 else
2368 return addr;
65596487
JB
2369}
2370
3d5f6d12
DJ
2371/* Instructions used during single-stepping of atomic sequences. */
2372#define LL_OPCODE 0x30
2373#define LLD_OPCODE 0x34
2374#define SC_OPCODE 0x38
2375#define SCD_OPCODE 0x3c
2376
2377/* Checks for an atomic sequence of instructions beginning with a LL/LLD
2378 instruction and ending with a SC/SCD instruction. If such a sequence
2379 is found, attempt to step through it. A breakpoint is placed at the end of
2380 the sequence. */
2381
2382static int
2383deal_with_atomic_sequence (CORE_ADDR pc)
2384{
2385 CORE_ADDR breaks[2] = {-1, -1};
2386 CORE_ADDR loc = pc;
2387 CORE_ADDR branch_bp; /* Breakpoint at branch instruction's destination. */
2388 unsigned long insn;
2389 int insn_count;
2390 int index;
2391 int last_breakpoint = 0; /* Defaults to 0 (no breakpoints placed). */
2392 const int atomic_sequence_length = 16; /* Instruction sequence length. */
2393
2394 if (pc & 0x01)
2395 return 0;
2396
2397 insn = mips_fetch_instruction (loc);
2398 /* Assume all atomic sequences start with a ll/lld instruction. */
2399 if (itype_op (insn) != LL_OPCODE && itype_op (insn) != LLD_OPCODE)
2400 return 0;
2401
2402 /* Assume that no atomic sequence is longer than "atomic_sequence_length"
2403 instructions. */
2404 for (insn_count = 0; insn_count < atomic_sequence_length; ++insn_count)
2405 {
2406 int is_branch = 0;
2407 loc += MIPS_INSN32_SIZE;
2408 insn = mips_fetch_instruction (loc);
2409
2410 /* Assume that there is at most one branch in the atomic
2411 sequence. If a branch is found, put a breakpoint in its
2412 destination address. */
2413 switch (itype_op (insn))
2414 {
2415 case 0: /* SPECIAL */
2416 if (rtype_funct (insn) >> 1 == 4) /* JR, JALR */
2417 return 0; /* fallback to the standard single-step code. */
2418 break;
2419 case 1: /* REGIMM */
2420 is_branch = ((itype_rt (insn) & 0xc0) == 0); /* B{LT,GE}Z* */
2421 break;
2422 case 2: /* J */
2423 case 3: /* JAL */
2424 return 0; /* fallback to the standard single-step code. */
2425 case 4: /* BEQ */
2426 case 5: /* BNE */
2427 case 6: /* BLEZ */
2428 case 7: /* BGTZ */
2429 case 20: /* BEQL */
2430 case 21: /* BNEL */
2431 case 22: /* BLEZL */
2432 case 23: /* BGTTL */
2433 is_branch = 1;
2434 break;
2435 case 17: /* COP1 */
2436 case 18: /* COP2 */
2437 case 19: /* COP3 */
2438 is_branch = (itype_rs (insn) == 8); /* BCzF, BCzFL, BCzT, BCzTL */
2439 break;
2440 }
2441 if (is_branch)
2442 {
2443 branch_bp = loc + mips32_relative_offset (insn) + 4;
2444 if (last_breakpoint >= 1)
2445 return 0; /* More than one branch found, fallback to the
2446 standard single-step code. */
2447 breaks[1] = branch_bp;
2448 last_breakpoint++;
2449 }
2450
2451 if (itype_op (insn) == SC_OPCODE || itype_op (insn) == SCD_OPCODE)
2452 break;
2453 }
2454
2455 /* Assume that the atomic sequence ends with a sc/scd instruction. */
2456 if (itype_op (insn) != SC_OPCODE && itype_op (insn) != SCD_OPCODE)
2457 return 0;
2458
2459 loc += MIPS_INSN32_SIZE;
2460
2461 /* Insert a breakpoint right after the end of the atomic sequence. */
2462 breaks[0] = loc;
2463
2464 /* Check for duplicated breakpoints. Check also for a breakpoint
2465 placed (branch instruction's destination) in the atomic sequence */
2466 if (last_breakpoint && pc <= breaks[1] && breaks[1] <= breaks[0])
2467 last_breakpoint = 0;
2468
2469 /* Effectively inserts the breakpoints. */
2470 for (index = 0; index <= last_breakpoint; index++)
2471 insert_single_step_breakpoint (breaks[index]);
2472
2473 return 1;
2474}
2475
29639122
JB
2476/* mips_software_single_step() is called just before we want to resume
2477 the inferior, if we want to single-step it but there is no hardware
2478 or kernel single-step support (MIPS on GNU/Linux for example). We find
e0cd558a 2479 the target of the coming instruction and breakpoint it. */
29639122 2480
e6590a1b 2481int
0b1b3e42 2482mips_software_single_step (struct frame_info *frame)
c906108c 2483{
8181d85f 2484 CORE_ADDR pc, next_pc;
65596487 2485
0b1b3e42 2486 pc = get_frame_pc (frame);
3d5f6d12
DJ
2487 if (deal_with_atomic_sequence (pc))
2488 return 1;
2489
0b1b3e42 2490 next_pc = mips_next_pc (frame, pc);
e6590a1b 2491
e0cd558a 2492 insert_single_step_breakpoint (next_pc);
e6590a1b 2493 return 1;
29639122 2494}
a65bbe44 2495
29639122
JB
2496/* Test whether the PC points to the return instruction at the
2497 end of a function. */
65596487 2498
29639122
JB
2499static int
2500mips_about_to_return (CORE_ADDR pc)
2501{
0fe7e7c8 2502 if (mips_pc_is_mips16 (pc))
29639122
JB
2503 /* This mips16 case isn't necessarily reliable. Sometimes the compiler
2504 generates a "jr $ra"; other times it generates code to load
2505 the return address from the stack to an accessible register (such
2506 as $a3), then a "jr" using that register. This second case
2507 is almost impossible to distinguish from an indirect jump
2508 used for switch statements, so we don't even try. */
2509 return mips_fetch_instruction (pc) == 0xe820; /* jr $ra */
2510 else
2511 return mips_fetch_instruction (pc) == 0x3e00008; /* jr $ra */
2512}
c906108c 2513
c906108c 2514
29639122
JB
2515/* This fencepost looks highly suspicious to me. Removing it also
2516 seems suspicious as it could affect remote debugging across serial
2517 lines. */
c906108c 2518
29639122
JB
2519static CORE_ADDR
2520heuristic_proc_start (CORE_ADDR pc)
2521{
2522 CORE_ADDR start_pc;
2523 CORE_ADDR fence;
2524 int instlen;
2525 int seen_adjsp = 0;
65596487 2526
bf6ae464 2527 pc = gdbarch_addr_bits_remove (current_gdbarch, pc);
29639122
JB
2528 start_pc = pc;
2529 fence = start_pc - heuristic_fence_post;
2530 if (start_pc == 0)
2531 return 0;
65596487 2532
29639122
JB
2533 if (heuristic_fence_post == UINT_MAX || fence < VM_MIN_ADDRESS)
2534 fence = VM_MIN_ADDRESS;
65596487 2535
95ac2dcf 2536 instlen = mips_pc_is_mips16 (pc) ? MIPS_INSN16_SIZE : MIPS_INSN32_SIZE;
98b4dd94 2537
29639122
JB
2538 /* search back for previous return */
2539 for (start_pc -= instlen;; start_pc -= instlen)
2540 if (start_pc < fence)
2541 {
2542 /* It's not clear to me why we reach this point when
2543 stop_soon, but with this test, at least we
2544 don't print out warnings for every child forked (eg, on
2545 decstation). 22apr93 rich@cygnus.com. */
2546 if (stop_soon == NO_STOP_QUIETLY)
2547 {
2548 static int blurb_printed = 0;
98b4dd94 2549
8a3fe4f8 2550 warning (_("GDB can't find the start of the function at 0x%s."),
29639122
JB
2551 paddr_nz (pc));
2552
2553 if (!blurb_printed)
2554 {
2555 /* This actually happens frequently in embedded
2556 development, when you first connect to a board
2557 and your stack pointer and pc are nowhere in
2558 particular. This message needs to give people
2559 in that situation enough information to
2560 determine that it's no big deal. */
2561 printf_filtered ("\n\
2562 GDB is unable to find the start of the function at 0x%s\n\
2563and thus can't determine the size of that function's stack frame.\n\
2564This means that GDB may be unable to access that stack frame, or\n\
2565the frames below it.\n\
2566 This problem is most likely caused by an invalid program counter or\n\
2567stack pointer.\n\
2568 However, if you think GDB should simply search farther back\n\
2569from 0x%s for code which looks like the beginning of a\n\
2570function, you can increase the range of the search using the `set\n\
2571heuristic-fence-post' command.\n", paddr_nz (pc), paddr_nz (pc));
2572 blurb_printed = 1;
2573 }
2574 }
2575
2576 return 0;
2577 }
0fe7e7c8 2578 else if (mips_pc_is_mips16 (start_pc))
29639122
JB
2579 {
2580 unsigned short inst;
2581
2582 /* On MIPS16, any one of the following is likely to be the
2583 start of a function:
193774b3
MR
2584 extend save
2585 save
29639122
JB
2586 entry
2587 addiu sp,-n
2588 daddiu sp,-n
2589 extend -n followed by 'addiu sp,+n' or 'daddiu sp,+n' */
2590 inst = mips_fetch_instruction (start_pc);
193774b3
MR
2591 if ((inst & 0xff80) == 0x6480) /* save */
2592 {
2593 if (start_pc - instlen >= fence)
2594 {
2595 inst = mips_fetch_instruction (start_pc - instlen);
2596 if ((inst & 0xf800) == 0xf000) /* extend */
2597 start_pc -= instlen;
2598 }
2599 break;
2600 }
2601 else if (((inst & 0xf81f) == 0xe809
2602 && (inst & 0x700) != 0x700) /* entry */
2603 || (inst & 0xff80) == 0x6380 /* addiu sp,-n */
2604 || (inst & 0xff80) == 0xfb80 /* daddiu sp,-n */
2605 || ((inst & 0xf810) == 0xf010 && seen_adjsp)) /* extend -n */
29639122
JB
2606 break;
2607 else if ((inst & 0xff00) == 0x6300 /* addiu sp */
2608 || (inst & 0xff00) == 0xfb00) /* daddiu sp */
2609 seen_adjsp = 1;
2610 else
2611 seen_adjsp = 0;
2612 }
2613 else if (mips_about_to_return (start_pc))
2614 {
4c7d22cb 2615 /* Skip return and its delay slot. */
95ac2dcf 2616 start_pc += 2 * MIPS_INSN32_SIZE;
29639122
JB
2617 break;
2618 }
2619
2620 return start_pc;
c906108c
SS
2621}
2622
6c0d6680
DJ
2623struct mips_objfile_private
2624{
2625 bfd_size_type size;
2626 char *contents;
2627};
2628
f09ded24
AC
2629/* According to the current ABI, should the type be passed in a
2630 floating-point register (assuming that there is space)? When there
a1f5b845 2631 is no FPU, FP are not even considered as possible candidates for
f09ded24
AC
2632 FP registers and, consequently this returns false - forces FP
2633 arguments into integer registers. */
2634
2635static int
2636fp_register_arg_p (enum type_code typecode, struct type *arg_type)
2637{
2638 return ((typecode == TYPE_CODE_FLT
2639 || (MIPS_EABI
6d82d43b
AC
2640 && (typecode == TYPE_CODE_STRUCT
2641 || typecode == TYPE_CODE_UNION)
f09ded24 2642 && TYPE_NFIELDS (arg_type) == 1
b2d6f210
MS
2643 && TYPE_CODE (check_typedef (TYPE_FIELD_TYPE (arg_type, 0)))
2644 == TYPE_CODE_FLT))
c86b5b38 2645 && MIPS_FPU_TYPE != MIPS_FPU_NONE);
f09ded24
AC
2646}
2647
49e790b0
DJ
2648/* On o32, argument passing in GPRs depends on the alignment of the type being
2649 passed. Return 1 if this type must be aligned to a doubleword boundary. */
2650
2651static int
2652mips_type_needs_double_align (struct type *type)
2653{
2654 enum type_code typecode = TYPE_CODE (type);
361d1df0 2655
49e790b0
DJ
2656 if (typecode == TYPE_CODE_FLT && TYPE_LENGTH (type) == 8)
2657 return 1;
2658 else if (typecode == TYPE_CODE_STRUCT)
2659 {
2660 if (TYPE_NFIELDS (type) < 1)
2661 return 0;
2662 return mips_type_needs_double_align (TYPE_FIELD_TYPE (type, 0));
2663 }
2664 else if (typecode == TYPE_CODE_UNION)
2665 {
361d1df0 2666 int i, n;
49e790b0
DJ
2667
2668 n = TYPE_NFIELDS (type);
2669 for (i = 0; i < n; i++)
2670 if (mips_type_needs_double_align (TYPE_FIELD_TYPE (type, i)))
2671 return 1;
2672 return 0;
2673 }
2674 return 0;
2675}
2676
dc604539
AC
2677/* Adjust the address downward (direction of stack growth) so that it
2678 is correctly aligned for a new stack frame. */
2679static CORE_ADDR
2680mips_frame_align (struct gdbarch *gdbarch, CORE_ADDR addr)
2681{
5b03f266 2682 return align_down (addr, 16);
dc604539
AC
2683}
2684
f7ab6ec6 2685static CORE_ADDR
7d9b040b 2686mips_eabi_push_dummy_call (struct gdbarch *gdbarch, struct value *function,
6d82d43b
AC
2687 struct regcache *regcache, CORE_ADDR bp_addr,
2688 int nargs, struct value **args, CORE_ADDR sp,
2689 int struct_return, CORE_ADDR struct_addr)
c906108c
SS
2690{
2691 int argreg;
2692 int float_argreg;
2693 int argnum;
2694 int len = 0;
2695 int stack_offset = 0;
480d3dd2 2696 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
7d9b040b 2697 CORE_ADDR func_addr = find_function_addr (function, NULL);
1a69e1e4 2698 int regsize = mips_abi_regsize (gdbarch);
c906108c 2699
25ab4790
AC
2700 /* For shared libraries, "t9" needs to point at the function
2701 address. */
4c7d22cb 2702 regcache_cooked_write_signed (regcache, MIPS_T9_REGNUM, func_addr);
25ab4790
AC
2703
2704 /* Set the return address register to point to the entry point of
2705 the program, where a breakpoint lies in wait. */
4c7d22cb 2706 regcache_cooked_write_signed (regcache, MIPS_RA_REGNUM, bp_addr);
25ab4790 2707
c906108c 2708 /* First ensure that the stack and structure return address (if any)
cb3d25d1
MS
2709 are properly aligned. The stack has to be at least 64-bit
2710 aligned even on 32-bit machines, because doubles must be 64-bit
2711 aligned. For n32 and n64, stack frames need to be 128-bit
2712 aligned, so we round to this widest known alignment. */
2713
5b03f266
AC
2714 sp = align_down (sp, 16);
2715 struct_addr = align_down (struct_addr, 16);
c5aa993b 2716
46e0f506 2717 /* Now make space on the stack for the args. We allocate more
c906108c 2718 than necessary for EABI, because the first few arguments are
46e0f506 2719 passed in registers, but that's OK. */
c906108c 2720 for (argnum = 0; argnum < nargs; argnum++)
1a69e1e4 2721 len += align_up (TYPE_LENGTH (value_type (args[argnum])), regsize);
5b03f266 2722 sp -= align_up (len, 16);
c906108c 2723
9ace0497 2724 if (mips_debug)
6d82d43b 2725 fprintf_unfiltered (gdb_stdlog,
5b03f266
AC
2726 "mips_eabi_push_dummy_call: sp=0x%s allocated %ld\n",
2727 paddr_nz (sp), (long) align_up (len, 16));
9ace0497 2728
c906108c 2729 /* Initialize the integer and float register pointers. */
4c7d22cb 2730 argreg = MIPS_A0_REGNUM;
72a155b4 2731 float_argreg = mips_fpa0_regnum (gdbarch);
c906108c 2732
46e0f506 2733 /* The struct_return pointer occupies the first parameter-passing reg. */
c906108c 2734 if (struct_return)
9ace0497
AC
2735 {
2736 if (mips_debug)
2737 fprintf_unfiltered (gdb_stdlog,
25ab4790 2738 "mips_eabi_push_dummy_call: struct_return reg=%d 0x%s\n",
cb3d25d1 2739 argreg, paddr_nz (struct_addr));
9c9acae0 2740 regcache_cooked_write_unsigned (regcache, argreg++, struct_addr);
9ace0497 2741 }
c906108c
SS
2742
2743 /* Now load as many as possible of the first arguments into
2744 registers, and push the rest onto the stack. Loop thru args
2745 from first to last. */
2746 for (argnum = 0; argnum < nargs; argnum++)
2747 {
47a35522
MK
2748 const gdb_byte *val;
2749 gdb_byte valbuf[MAX_REGISTER_SIZE];
ea7c478f 2750 struct value *arg = args[argnum];
4991999e 2751 struct type *arg_type = check_typedef (value_type (arg));
c906108c
SS
2752 int len = TYPE_LENGTH (arg_type);
2753 enum type_code typecode = TYPE_CODE (arg_type);
2754
9ace0497
AC
2755 if (mips_debug)
2756 fprintf_unfiltered (gdb_stdlog,
25ab4790 2757 "mips_eabi_push_dummy_call: %d len=%d type=%d",
acdb74a0 2758 argnum + 1, len, (int) typecode);
9ace0497 2759
c906108c 2760 /* The EABI passes structures that do not fit in a register by
46e0f506 2761 reference. */
1a69e1e4 2762 if (len > regsize
9ace0497 2763 && (typecode == TYPE_CODE_STRUCT || typecode == TYPE_CODE_UNION))
c906108c 2764 {
1a69e1e4 2765 store_unsigned_integer (valbuf, regsize, VALUE_ADDRESS (arg));
c906108c 2766 typecode = TYPE_CODE_PTR;
1a69e1e4 2767 len = regsize;
c906108c 2768 val = valbuf;
9ace0497
AC
2769 if (mips_debug)
2770 fprintf_unfiltered (gdb_stdlog, " push");
c906108c
SS
2771 }
2772 else
47a35522 2773 val = value_contents (arg);
c906108c
SS
2774
2775 /* 32-bit ABIs always start floating point arguments in an
acdb74a0
AC
2776 even-numbered floating point register. Round the FP register
2777 up before the check to see if there are any FP registers
46e0f506
MS
2778 left. Non MIPS_EABI targets also pass the FP in the integer
2779 registers so also round up normal registers. */
1a69e1e4 2780 if (regsize < 8 && fp_register_arg_p (typecode, arg_type))
acdb74a0
AC
2781 {
2782 if ((float_argreg & 1))
2783 float_argreg++;
2784 }
c906108c
SS
2785
2786 /* Floating point arguments passed in registers have to be
2787 treated specially. On 32-bit architectures, doubles
c5aa993b
JM
2788 are passed in register pairs; the even register gets
2789 the low word, and the odd register gets the high word.
2790 On non-EABI processors, the first two floating point arguments are
2791 also copied to general registers, because MIPS16 functions
2792 don't use float registers for arguments. This duplication of
2793 arguments in general registers can't hurt non-MIPS16 functions
2794 because those registers are normally skipped. */
1012bd0e
EZ
2795 /* MIPS_EABI squeezes a struct that contains a single floating
2796 point value into an FP register instead of pushing it onto the
46e0f506 2797 stack. */
f09ded24
AC
2798 if (fp_register_arg_p (typecode, arg_type)
2799 && float_argreg <= MIPS_LAST_FP_ARG_REGNUM)
c906108c 2800 {
6da397e0
KB
2801 /* EABI32 will pass doubles in consecutive registers, even on
2802 64-bit cores. At one time, we used to check the size of
2803 `float_argreg' to determine whether or not to pass doubles
2804 in consecutive registers, but this is not sufficient for
2805 making the ABI determination. */
2806 if (len == 8 && mips_abi (gdbarch) == MIPS_ABI_EABI32)
c906108c 2807 {
72a155b4 2808 int low_offset = gdbarch_byte_order (gdbarch)
4c6b5505 2809 == BFD_ENDIAN_BIG ? 4 : 0;
c906108c
SS
2810 unsigned long regval;
2811
2812 /* Write the low word of the double to the even register(s). */
c5aa993b 2813 regval = extract_unsigned_integer (val + low_offset, 4);
9ace0497 2814 if (mips_debug)
acdb74a0 2815 fprintf_unfiltered (gdb_stdlog, " - fpreg=%d val=%s",
9ace0497 2816 float_argreg, phex (regval, 4));
9c9acae0 2817 regcache_cooked_write_unsigned (regcache, float_argreg++, regval);
c906108c
SS
2818
2819 /* Write the high word of the double to the odd register(s). */
c5aa993b 2820 regval = extract_unsigned_integer (val + 4 - low_offset, 4);
9ace0497 2821 if (mips_debug)
acdb74a0 2822 fprintf_unfiltered (gdb_stdlog, " - fpreg=%d val=%s",
9ace0497 2823 float_argreg, phex (regval, 4));
9c9acae0 2824 regcache_cooked_write_unsigned (regcache, float_argreg++, regval);
c906108c
SS
2825 }
2826 else
2827 {
2828 /* This is a floating point value that fits entirely
2829 in a single register. */
53a5351d 2830 /* On 32 bit ABI's the float_argreg is further adjusted
6d82d43b 2831 above to ensure that it is even register aligned. */
9ace0497
AC
2832 LONGEST regval = extract_unsigned_integer (val, len);
2833 if (mips_debug)
acdb74a0 2834 fprintf_unfiltered (gdb_stdlog, " - fpreg=%d val=%s",
9ace0497 2835 float_argreg, phex (regval, len));
9c9acae0 2836 regcache_cooked_write_unsigned (regcache, float_argreg++, regval);
c906108c
SS
2837 }
2838 }
2839 else
2840 {
2841 /* Copy the argument to general registers or the stack in
2842 register-sized pieces. Large arguments are split between
2843 registers and stack. */
1a69e1e4
DJ
2844 /* Note: structs whose size is not a multiple of regsize
2845 are treated specially: Irix cc passes
d5ac5a39
AC
2846 them in registers where gcc sometimes puts them on the
2847 stack. For maximum compatibility, we will put them in
2848 both places. */
1a69e1e4 2849 int odd_sized_struct = (len > regsize && len % regsize != 0);
46e0f506 2850
f09ded24 2851 /* Note: Floating-point values that didn't fit into an FP
6d82d43b 2852 register are only written to memory. */
c906108c
SS
2853 while (len > 0)
2854 {
ebafbe83 2855 /* Remember if the argument was written to the stack. */
566f0f7a 2856 int stack_used_p = 0;
1a69e1e4 2857 int partial_len = (len < regsize ? len : regsize);
c906108c 2858
acdb74a0
AC
2859 if (mips_debug)
2860 fprintf_unfiltered (gdb_stdlog, " -- partial=%d",
2861 partial_len);
2862
566f0f7a 2863 /* Write this portion of the argument to the stack. */
f09ded24
AC
2864 if (argreg > MIPS_LAST_ARG_REGNUM
2865 || odd_sized_struct
2866 || fp_register_arg_p (typecode, arg_type))
c906108c 2867 {
c906108c
SS
2868 /* Should shorter than int integer values be
2869 promoted to int before being stored? */
c906108c 2870 int longword_offset = 0;
9ace0497 2871 CORE_ADDR addr;
566f0f7a 2872 stack_used_p = 1;
72a155b4 2873 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
7a292a7a 2874 {
1a69e1e4 2875 if (regsize == 8
480d3dd2
AC
2876 && (typecode == TYPE_CODE_INT
2877 || typecode == TYPE_CODE_PTR
6d82d43b 2878 || typecode == TYPE_CODE_FLT) && len <= 4)
1a69e1e4 2879 longword_offset = regsize - len;
480d3dd2
AC
2880 else if ((typecode == TYPE_CODE_STRUCT
2881 || typecode == TYPE_CODE_UNION)
1a69e1e4
DJ
2882 && TYPE_LENGTH (arg_type) < regsize)
2883 longword_offset = regsize - len;
7a292a7a 2884 }
c5aa993b 2885
9ace0497
AC
2886 if (mips_debug)
2887 {
cb3d25d1
MS
2888 fprintf_unfiltered (gdb_stdlog, " - stack_offset=0x%s",
2889 paddr_nz (stack_offset));
2890 fprintf_unfiltered (gdb_stdlog, " longword_offset=0x%s",
2891 paddr_nz (longword_offset));
9ace0497 2892 }
361d1df0 2893
9ace0497
AC
2894 addr = sp + stack_offset + longword_offset;
2895
2896 if (mips_debug)
2897 {
2898 int i;
6d82d43b 2899 fprintf_unfiltered (gdb_stdlog, " @0x%s ",
cb3d25d1 2900 paddr_nz (addr));
9ace0497
AC
2901 for (i = 0; i < partial_len; i++)
2902 {
6d82d43b 2903 fprintf_unfiltered (gdb_stdlog, "%02x",
cb3d25d1 2904 val[i] & 0xff);
9ace0497
AC
2905 }
2906 }
2907 write_memory (addr, val, partial_len);
c906108c
SS
2908 }
2909
f09ded24
AC
2910 /* Note!!! This is NOT an else clause. Odd sized
2911 structs may go thru BOTH paths. Floating point
46e0f506 2912 arguments will not. */
566f0f7a 2913 /* Write this portion of the argument to a general
6d82d43b 2914 purpose register. */
f09ded24
AC
2915 if (argreg <= MIPS_LAST_ARG_REGNUM
2916 && !fp_register_arg_p (typecode, arg_type))
c906108c 2917 {
6d82d43b
AC
2918 LONGEST regval =
2919 extract_unsigned_integer (val, partial_len);
c906108c 2920
9ace0497 2921 if (mips_debug)
acdb74a0 2922 fprintf_filtered (gdb_stdlog, " - reg=%d val=%s",
9ace0497 2923 argreg,
1a69e1e4 2924 phex (regval, regsize));
9c9acae0 2925 regcache_cooked_write_unsigned (regcache, argreg, regval);
c906108c 2926 argreg++;
c906108c 2927 }
c5aa993b 2928
c906108c
SS
2929 len -= partial_len;
2930 val += partial_len;
2931
566f0f7a 2932 /* Compute the the offset into the stack at which we
6d82d43b 2933 will copy the next parameter.
566f0f7a 2934
566f0f7a 2935 In the new EABI (and the NABI32), the stack_offset
46e0f506 2936 only needs to be adjusted when it has been used. */
c906108c 2937
46e0f506 2938 if (stack_used_p)
1a69e1e4 2939 stack_offset += align_up (partial_len, regsize);
c906108c
SS
2940 }
2941 }
9ace0497
AC
2942 if (mips_debug)
2943 fprintf_unfiltered (gdb_stdlog, "\n");
c906108c
SS
2944 }
2945
f10683bb 2946 regcache_cooked_write_signed (regcache, MIPS_SP_REGNUM, sp);
310e9b6a 2947
0f71a2f6
JM
2948 /* Return adjusted stack pointer. */
2949 return sp;
2950}
2951
a1f5b845 2952/* Determine the return value convention being used. */
6d82d43b 2953
9c8fdbfa 2954static enum return_value_convention
c055b101 2955mips_eabi_return_value (struct gdbarch *gdbarch, struct type *func_type,
9c8fdbfa 2956 struct type *type, struct regcache *regcache,
47a35522 2957 gdb_byte *readbuf, const gdb_byte *writebuf)
6d82d43b 2958{
9c8fdbfa
AC
2959 if (TYPE_LENGTH (type) > 2 * mips_abi_regsize (gdbarch))
2960 return RETURN_VALUE_STRUCT_CONVENTION;
2961 if (readbuf)
2962 memset (readbuf, 0, TYPE_LENGTH (type));
2963 return RETURN_VALUE_REGISTER_CONVENTION;
6d82d43b
AC
2964}
2965
6d82d43b
AC
2966
2967/* N32/N64 ABI stuff. */
ebafbe83 2968
8d26208a
DJ
2969/* Search for a naturally aligned double at OFFSET inside a struct
2970 ARG_TYPE. The N32 / N64 ABIs pass these in floating point
2971 registers. */
2972
2973static int
2974mips_n32n64_fp_arg_chunk_p (struct type *arg_type, int offset)
2975{
2976 int i;
2977
2978 if (TYPE_CODE (arg_type) != TYPE_CODE_STRUCT)
2979 return 0;
2980
2981 if (MIPS_FPU_TYPE != MIPS_FPU_DOUBLE)
2982 return 0;
2983
2984 if (TYPE_LENGTH (arg_type) < offset + MIPS64_REGSIZE)
2985 return 0;
2986
2987 for (i = 0; i < TYPE_NFIELDS (arg_type); i++)
2988 {
2989 int pos;
2990 struct type *field_type;
2991
2992 /* We're only looking at normal fields. */
2993 if (TYPE_FIELD_STATIC (arg_type, i)
2994 || (TYPE_FIELD_BITPOS (arg_type, i) % 8) != 0)
2995 continue;
2996
2997 /* If we have gone past the offset, there is no double to pass. */
2998 pos = TYPE_FIELD_BITPOS (arg_type, i) / 8;
2999 if (pos > offset)
3000 return 0;
3001
3002 field_type = check_typedef (TYPE_FIELD_TYPE (arg_type, i));
3003
3004 /* If this field is entirely before the requested offset, go
3005 on to the next one. */
3006 if (pos + TYPE_LENGTH (field_type) <= offset)
3007 continue;
3008
3009 /* If this is our special aligned double, we can stop. */
3010 if (TYPE_CODE (field_type) == TYPE_CODE_FLT
3011 && TYPE_LENGTH (field_type) == MIPS64_REGSIZE)
3012 return 1;
3013
3014 /* This field starts at or before the requested offset, and
3015 overlaps it. If it is a structure, recurse inwards. */
3016 return mips_n32n64_fp_arg_chunk_p (field_type, offset - pos);
3017 }
3018
3019 return 0;
3020}
3021
f7ab6ec6 3022static CORE_ADDR
7d9b040b 3023mips_n32n64_push_dummy_call (struct gdbarch *gdbarch, struct value *function,
6d82d43b
AC
3024 struct regcache *regcache, CORE_ADDR bp_addr,
3025 int nargs, struct value **args, CORE_ADDR sp,
3026 int struct_return, CORE_ADDR struct_addr)
cb3d25d1
MS
3027{
3028 int argreg;
3029 int float_argreg;
3030 int argnum;
3031 int len = 0;
3032 int stack_offset = 0;
480d3dd2 3033 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
7d9b040b 3034 CORE_ADDR func_addr = find_function_addr (function, NULL);
cb3d25d1 3035
25ab4790
AC
3036 /* For shared libraries, "t9" needs to point at the function
3037 address. */
4c7d22cb 3038 regcache_cooked_write_signed (regcache, MIPS_T9_REGNUM, func_addr);
25ab4790
AC
3039
3040 /* Set the return address register to point to the entry point of
3041 the program, where a breakpoint lies in wait. */
4c7d22cb 3042 regcache_cooked_write_signed (regcache, MIPS_RA_REGNUM, bp_addr);
25ab4790 3043
cb3d25d1
MS
3044 /* First ensure that the stack and structure return address (if any)
3045 are properly aligned. The stack has to be at least 64-bit
3046 aligned even on 32-bit machines, because doubles must be 64-bit
3047 aligned. For n32 and n64, stack frames need to be 128-bit
3048 aligned, so we round to this widest known alignment. */
3049
5b03f266
AC
3050 sp = align_down (sp, 16);
3051 struct_addr = align_down (struct_addr, 16);
cb3d25d1
MS
3052
3053 /* Now make space on the stack for the args. */
3054 for (argnum = 0; argnum < nargs; argnum++)
1a69e1e4 3055 len += align_up (TYPE_LENGTH (value_type (args[argnum])), MIPS64_REGSIZE);
5b03f266 3056 sp -= align_up (len, 16);
cb3d25d1
MS
3057
3058 if (mips_debug)
6d82d43b 3059 fprintf_unfiltered (gdb_stdlog,
5b03f266
AC
3060 "mips_n32n64_push_dummy_call: sp=0x%s allocated %ld\n",
3061 paddr_nz (sp), (long) align_up (len, 16));
cb3d25d1
MS
3062
3063 /* Initialize the integer and float register pointers. */
4c7d22cb 3064 argreg = MIPS_A0_REGNUM;
72a155b4 3065 float_argreg = mips_fpa0_regnum (gdbarch);
cb3d25d1 3066
46e0f506 3067 /* The struct_return pointer occupies the first parameter-passing reg. */
cb3d25d1
MS
3068 if (struct_return)
3069 {
3070 if (mips_debug)
3071 fprintf_unfiltered (gdb_stdlog,
25ab4790 3072 "mips_n32n64_push_dummy_call: struct_return reg=%d 0x%s\n",
cb3d25d1 3073 argreg, paddr_nz (struct_addr));
9c9acae0 3074 regcache_cooked_write_unsigned (regcache, argreg++, struct_addr);
cb3d25d1
MS
3075 }
3076
3077 /* Now load as many as possible of the first arguments into
3078 registers, and push the rest onto the stack. Loop thru args
3079 from first to last. */
3080 for (argnum = 0; argnum < nargs; argnum++)
3081 {
47a35522 3082 const gdb_byte *val;
cb3d25d1 3083 struct value *arg = args[argnum];
4991999e 3084 struct type *arg_type = check_typedef (value_type (arg));
cb3d25d1
MS
3085 int len = TYPE_LENGTH (arg_type);
3086 enum type_code typecode = TYPE_CODE (arg_type);
3087
3088 if (mips_debug)
3089 fprintf_unfiltered (gdb_stdlog,
25ab4790 3090 "mips_n32n64_push_dummy_call: %d len=%d type=%d",
cb3d25d1
MS
3091 argnum + 1, len, (int) typecode);
3092
47a35522 3093 val = value_contents (arg);
cb3d25d1
MS
3094
3095 if (fp_register_arg_p (typecode, arg_type)
8d26208a 3096 && argreg <= MIPS_LAST_ARG_REGNUM)
cb3d25d1
MS
3097 {
3098 /* This is a floating point value that fits entirely
3099 in a single register. */
cb3d25d1
MS
3100 LONGEST regval = extract_unsigned_integer (val, len);
3101 if (mips_debug)
3102 fprintf_unfiltered (gdb_stdlog, " - fpreg=%d val=%s",
3103 float_argreg, phex (regval, len));
8d26208a 3104 regcache_cooked_write_unsigned (regcache, float_argreg, regval);
cb3d25d1
MS
3105
3106 if (mips_debug)
3107 fprintf_unfiltered (gdb_stdlog, " - reg=%d val=%s",
3108 argreg, phex (regval, len));
9c9acae0 3109 regcache_cooked_write_unsigned (regcache, argreg, regval);
8d26208a
DJ
3110 float_argreg++;
3111 argreg++;
cb3d25d1
MS
3112 }
3113 else
3114 {
3115 /* Copy the argument to general registers or the stack in
3116 register-sized pieces. Large arguments are split between
3117 registers and stack. */
ab2e1992
MR
3118 /* For N32/N64, structs, unions, or other composite types are
3119 treated as a sequence of doublewords, and are passed in integer
3120 or floating point registers as though they were simple scalar
3121 parameters to the extent that they fit, with any excess on the
3122 stack packed according to the normal memory layout of the
3123 object.
3124 The caller does not reserve space for the register arguments;
3125 the callee is responsible for reserving it if required. */
cb3d25d1 3126 /* Note: Floating-point values that didn't fit into an FP
6d82d43b 3127 register are only written to memory. */
cb3d25d1
MS
3128 while (len > 0)
3129 {
ad018eee 3130 /* Remember if the argument was written to the stack. */
cb3d25d1 3131 int stack_used_p = 0;
1a69e1e4 3132 int partial_len = (len < MIPS64_REGSIZE ? len : MIPS64_REGSIZE);
cb3d25d1
MS
3133
3134 if (mips_debug)
3135 fprintf_unfiltered (gdb_stdlog, " -- partial=%d",
3136 partial_len);
3137
8d26208a
DJ
3138 if (fp_register_arg_p (typecode, arg_type))
3139 gdb_assert (argreg > MIPS_LAST_ARG_REGNUM);
3140
cb3d25d1 3141 /* Write this portion of the argument to the stack. */
ab2e1992 3142 if (argreg > MIPS_LAST_ARG_REGNUM)
cb3d25d1
MS
3143 {
3144 /* Should shorter than int integer values be
3145 promoted to int before being stored? */
3146 int longword_offset = 0;
3147 CORE_ADDR addr;
3148 stack_used_p = 1;
72a155b4 3149 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
cb3d25d1 3150 {
1a69e1e4
DJ
3151 if ((typecode == TYPE_CODE_INT
3152 || typecode == TYPE_CODE_PTR
3153 || typecode == TYPE_CODE_FLT)
3154 && len <= 4)
3155 longword_offset = MIPS64_REGSIZE - len;
cb3d25d1
MS
3156 }
3157
3158 if (mips_debug)
3159 {
3160 fprintf_unfiltered (gdb_stdlog, " - stack_offset=0x%s",
3161 paddr_nz (stack_offset));
3162 fprintf_unfiltered (gdb_stdlog, " longword_offset=0x%s",
3163 paddr_nz (longword_offset));
3164 }
3165
3166 addr = sp + stack_offset + longword_offset;
3167
3168 if (mips_debug)
3169 {
3170 int i;
6d82d43b 3171 fprintf_unfiltered (gdb_stdlog, " @0x%s ",
cb3d25d1
MS
3172 paddr_nz (addr));
3173 for (i = 0; i < partial_len; i++)
3174 {
6d82d43b 3175 fprintf_unfiltered (gdb_stdlog, "%02x",
cb3d25d1
MS
3176 val[i] & 0xff);
3177 }
3178 }
3179 write_memory (addr, val, partial_len);
3180 }
3181
3182 /* Note!!! This is NOT an else clause. Odd sized
8d26208a 3183 structs may go thru BOTH paths. */
cb3d25d1 3184 /* Write this portion of the argument to a general
6d82d43b 3185 purpose register. */
8d26208a 3186 if (argreg <= MIPS_LAST_ARG_REGNUM)
cb3d25d1 3187 {
5863b5d5
MR
3188 LONGEST regval;
3189
3190 /* Sign extend pointers, 32-bit integers and signed
3191 16-bit and 8-bit integers; everything else is taken
3192 as is. */
3193
3194 if ((partial_len == 4
3195 && (typecode == TYPE_CODE_PTR
3196 || typecode == TYPE_CODE_INT))
3197 || (partial_len < 4
3198 && typecode == TYPE_CODE_INT
3199 && !TYPE_UNSIGNED (arg_type)))
3200 regval = extract_signed_integer (val, partial_len);
3201 else
3202 regval = extract_unsigned_integer (val, partial_len);
cb3d25d1
MS
3203
3204 /* A non-floating-point argument being passed in a
3205 general register. If a struct or union, and if
3206 the remaining length is smaller than the register
3207 size, we have to adjust the register value on
3208 big endian targets.
3209
3210 It does not seem to be necessary to do the
1a69e1e4 3211 same for integral types. */
cb3d25d1 3212
72a155b4 3213 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG
1a69e1e4 3214 && partial_len < MIPS64_REGSIZE
06f9a1af
MR
3215 && (typecode == TYPE_CODE_STRUCT
3216 || typecode == TYPE_CODE_UNION))
1a69e1e4 3217 regval <<= ((MIPS64_REGSIZE - partial_len)
9ecf7166 3218 * TARGET_CHAR_BIT);
cb3d25d1
MS
3219
3220 if (mips_debug)
3221 fprintf_filtered (gdb_stdlog, " - reg=%d val=%s",
3222 argreg,
1a69e1e4 3223 phex (regval, MIPS64_REGSIZE));
9c9acae0 3224 regcache_cooked_write_unsigned (regcache, argreg, regval);
8d26208a
DJ
3225
3226 if (mips_n32n64_fp_arg_chunk_p (arg_type,
3227 TYPE_LENGTH (arg_type) - len))
3228 {
3229 if (mips_debug)
3230 fprintf_filtered (gdb_stdlog, " - fpreg=%d val=%s",
3231 float_argreg,
3232 phex (regval, MIPS64_REGSIZE));
3233 regcache_cooked_write_unsigned (regcache, float_argreg,
3234 regval);
3235 }
3236
3237 float_argreg++;
cb3d25d1
MS
3238 argreg++;
3239 }
3240
3241 len -= partial_len;
3242 val += partial_len;
3243
3244 /* Compute the the offset into the stack at which we
6d82d43b 3245 will copy the next parameter.
cb3d25d1
MS
3246
3247 In N32 (N64?), the stack_offset only needs to be
3248 adjusted when it has been used. */
3249
3250 if (stack_used_p)
1a69e1e4 3251 stack_offset += align_up (partial_len, MIPS64_REGSIZE);
cb3d25d1
MS
3252 }
3253 }
3254 if (mips_debug)
3255 fprintf_unfiltered (gdb_stdlog, "\n");
3256 }
3257
f10683bb 3258 regcache_cooked_write_signed (regcache, MIPS_SP_REGNUM, sp);
310e9b6a 3259
cb3d25d1
MS
3260 /* Return adjusted stack pointer. */
3261 return sp;
3262}
3263
6d82d43b 3264static enum return_value_convention
c055b101 3265mips_n32n64_return_value (struct gdbarch *gdbarch, struct type *func_type,
6d82d43b 3266 struct type *type, struct regcache *regcache,
47a35522 3267 gdb_byte *readbuf, const gdb_byte *writebuf)
ebafbe83 3268{
72a155b4 3269 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
b18bb924
MR
3270
3271 /* From MIPSpro N32 ABI Handbook, Document Number: 007-2816-004
3272
3273 Function results are returned in $2 (and $3 if needed), or $f0 (and $f2
3274 if needed), as appropriate for the type. Composite results (struct,
3275 union, or array) are returned in $2/$f0 and $3/$f2 according to the
3276 following rules:
3277
3278 * A struct with only one or two floating point fields is returned in $f0
3279 (and $f2 if necessary). This is a generalization of the Fortran COMPLEX
3280 case.
3281
3282 * Any other struct or union results of at most 128 bits are returned in
3283 $2 (first 64 bits) and $3 (remainder, if necessary).
3284
3285 * Larger composite results are handled by converting the function to a
3286 procedure with an implicit first parameter, which is a pointer to an area
3287 reserved by the caller to receive the result. [The o32-bit ABI requires
3288 that all composite results be handled by conversion to implicit first
3289 parameters. The MIPS/SGI Fortran implementation has always made a
3290 specific exception to return COMPLEX results in the floating point
3291 registers.] */
3292
3293 if (TYPE_CODE (type) == TYPE_CODE_ARRAY
1a69e1e4 3294 || TYPE_LENGTH (type) > 2 * MIPS64_REGSIZE)
6d82d43b 3295 return RETURN_VALUE_STRUCT_CONVENTION;
d05f6826
DJ
3296 else if (TYPE_CODE (type) == TYPE_CODE_FLT
3297 && TYPE_LENGTH (type) == 16
3298 && tdep->mips_fpu_type != MIPS_FPU_NONE)
3299 {
3300 /* A 128-bit floating-point value fills both $f0 and $f2. The
3301 two registers are used in the same as memory order, so the
3302 eight bytes with the lower memory address are in $f0. */
3303 if (mips_debug)
3304 fprintf_unfiltered (gdb_stderr, "Return float in $f0 and $f2\n");
ba32f989 3305 mips_xfer_register (gdbarch, regcache,
72a155b4
UW
3306 gdbarch_num_regs (gdbarch)
3307 + mips_regnum (gdbarch)->fp0,
3308 8, gdbarch_byte_order (gdbarch),
4c6b5505 3309 readbuf, writebuf, 0);
ba32f989 3310 mips_xfer_register (gdbarch, regcache,
72a155b4
UW
3311 gdbarch_num_regs (gdbarch)
3312 + mips_regnum (gdbarch)->fp0 + 2,
3313 8, gdbarch_byte_order (gdbarch),
4c6b5505 3314 readbuf ? readbuf + 8 : readbuf,
d05f6826
DJ
3315 writebuf ? writebuf + 8 : writebuf, 0);
3316 return RETURN_VALUE_REGISTER_CONVENTION;
3317 }
6d82d43b
AC
3318 else if (TYPE_CODE (type) == TYPE_CODE_FLT
3319 && tdep->mips_fpu_type != MIPS_FPU_NONE)
3320 {
59aa1faa 3321 /* A single or double floating-point value that fits in FP0. */
6d82d43b
AC
3322 if (mips_debug)
3323 fprintf_unfiltered (gdb_stderr, "Return float in $fp0\n");
ba32f989 3324 mips_xfer_register (gdbarch, regcache,
72a155b4
UW
3325 gdbarch_num_regs (gdbarch)
3326 + mips_regnum (gdbarch)->fp0,
6d82d43b 3327 TYPE_LENGTH (type),
72a155b4 3328 gdbarch_byte_order (gdbarch),
4c6b5505 3329 readbuf, writebuf, 0);
6d82d43b
AC
3330 return RETURN_VALUE_REGISTER_CONVENTION;
3331 }
3332 else if (TYPE_CODE (type) == TYPE_CODE_STRUCT
3333 && TYPE_NFIELDS (type) <= 2
3334 && TYPE_NFIELDS (type) >= 1
3335 && ((TYPE_NFIELDS (type) == 1
b18bb924 3336 && (TYPE_CODE (check_typedef (TYPE_FIELD_TYPE (type, 0)))
6d82d43b
AC
3337 == TYPE_CODE_FLT))
3338 || (TYPE_NFIELDS (type) == 2
b18bb924 3339 && (TYPE_CODE (check_typedef (TYPE_FIELD_TYPE (type, 0)))
6d82d43b 3340 == TYPE_CODE_FLT)
b18bb924 3341 && (TYPE_CODE (check_typedef (TYPE_FIELD_TYPE (type, 1)))
6d82d43b
AC
3342 == TYPE_CODE_FLT)))
3343 && tdep->mips_fpu_type != MIPS_FPU_NONE)
3344 {
3345 /* A struct that contains one or two floats. Each value is part
3346 in the least significant part of their floating point
3347 register.. */
6d82d43b
AC
3348 int regnum;
3349 int field;
72a155b4 3350 for (field = 0, regnum = mips_regnum (gdbarch)->fp0;
6d82d43b
AC
3351 field < TYPE_NFIELDS (type); field++, regnum += 2)
3352 {
3353 int offset = (FIELD_BITPOS (TYPE_FIELDS (type)[field])
3354 / TARGET_CHAR_BIT);
3355 if (mips_debug)
3356 fprintf_unfiltered (gdb_stderr, "Return float struct+%d\n",
3357 offset);
ba32f989
DJ
3358 mips_xfer_register (gdbarch, regcache,
3359 gdbarch_num_regs (gdbarch) + regnum,
6d82d43b 3360 TYPE_LENGTH (TYPE_FIELD_TYPE (type, field)),
72a155b4 3361 gdbarch_byte_order (gdbarch),
4c6b5505 3362 readbuf, writebuf, offset);
6d82d43b
AC
3363 }
3364 return RETURN_VALUE_REGISTER_CONVENTION;
3365 }
3366 else if (TYPE_CODE (type) == TYPE_CODE_STRUCT
3367 || TYPE_CODE (type) == TYPE_CODE_UNION)
3368 {
3369 /* A structure or union. Extract the left justified value,
3370 regardless of the byte order. I.e. DO NOT USE
3371 mips_xfer_lower. */
3372 int offset;
3373 int regnum;
4c7d22cb 3374 for (offset = 0, regnum = MIPS_V0_REGNUM;
6d82d43b 3375 offset < TYPE_LENGTH (type);
72a155b4 3376 offset += register_size (gdbarch, regnum), regnum++)
6d82d43b 3377 {
72a155b4 3378 int xfer = register_size (gdbarch, regnum);
6d82d43b
AC
3379 if (offset + xfer > TYPE_LENGTH (type))
3380 xfer = TYPE_LENGTH (type) - offset;
3381 if (mips_debug)
3382 fprintf_unfiltered (gdb_stderr, "Return struct+%d:%d in $%d\n",
3383 offset, xfer, regnum);
ba32f989
DJ
3384 mips_xfer_register (gdbarch, regcache,
3385 gdbarch_num_regs (gdbarch) + regnum,
72a155b4
UW
3386 xfer, BFD_ENDIAN_UNKNOWN, readbuf, writebuf,
3387 offset);
6d82d43b
AC
3388 }
3389 return RETURN_VALUE_REGISTER_CONVENTION;
3390 }
3391 else
3392 {
3393 /* A scalar extract each part but least-significant-byte
3394 justified. */
3395 int offset;
3396 int regnum;
4c7d22cb 3397 for (offset = 0, regnum = MIPS_V0_REGNUM;
6d82d43b 3398 offset < TYPE_LENGTH (type);
72a155b4 3399 offset += register_size (gdbarch, regnum), regnum++)
6d82d43b 3400 {
72a155b4 3401 int xfer = register_size (gdbarch, regnum);
6d82d43b
AC
3402 if (offset + xfer > TYPE_LENGTH (type))
3403 xfer = TYPE_LENGTH (type) - offset;
3404 if (mips_debug)
3405 fprintf_unfiltered (gdb_stderr, "Return scalar+%d:%d in $%d\n",
3406 offset, xfer, regnum);
ba32f989
DJ
3407 mips_xfer_register (gdbarch, regcache,
3408 gdbarch_num_regs (gdbarch) + regnum,
72a155b4 3409 xfer, gdbarch_byte_order (gdbarch),
4c6b5505 3410 readbuf, writebuf, offset);
6d82d43b
AC
3411 }
3412 return RETURN_VALUE_REGISTER_CONVENTION;
3413 }
3414}
3415
3416/* O32 ABI stuff. */
3417
3418static CORE_ADDR
7d9b040b 3419mips_o32_push_dummy_call (struct gdbarch *gdbarch, struct value *function,
6d82d43b
AC
3420 struct regcache *regcache, CORE_ADDR bp_addr,
3421 int nargs, struct value **args, CORE_ADDR sp,
3422 int struct_return, CORE_ADDR struct_addr)
3423{
3424 int argreg;
3425 int float_argreg;
3426 int argnum;
3427 int len = 0;
3428 int stack_offset = 0;
3429 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
7d9b040b 3430 CORE_ADDR func_addr = find_function_addr (function, NULL);
6d82d43b
AC
3431
3432 /* For shared libraries, "t9" needs to point at the function
3433 address. */
4c7d22cb 3434 regcache_cooked_write_signed (regcache, MIPS_T9_REGNUM, func_addr);
6d82d43b
AC
3435
3436 /* Set the return address register to point to the entry point of
3437 the program, where a breakpoint lies in wait. */
4c7d22cb 3438 regcache_cooked_write_signed (regcache, MIPS_RA_REGNUM, bp_addr);
6d82d43b
AC
3439
3440 /* First ensure that the stack and structure return address (if any)
3441 are properly aligned. The stack has to be at least 64-bit
3442 aligned even on 32-bit machines, because doubles must be 64-bit
ebafbe83
MS
3443 aligned. For n32 and n64, stack frames need to be 128-bit
3444 aligned, so we round to this widest known alignment. */
3445
5b03f266
AC
3446 sp = align_down (sp, 16);
3447 struct_addr = align_down (struct_addr, 16);
ebafbe83
MS
3448
3449 /* Now make space on the stack for the args. */
3450 for (argnum = 0; argnum < nargs; argnum++)
968b5391
MR
3451 {
3452 struct type *arg_type = check_typedef (value_type (args[argnum]));
3453 int arglen = TYPE_LENGTH (arg_type);
3454
3455 /* Align to double-word if necessary. */
2afd3f0a 3456 if (mips_type_needs_double_align (arg_type))
1a69e1e4 3457 len = align_up (len, MIPS32_REGSIZE * 2);
968b5391 3458 /* Allocate space on the stack. */
1a69e1e4 3459 len += align_up (arglen, MIPS32_REGSIZE);
968b5391 3460 }
5b03f266 3461 sp -= align_up (len, 16);
ebafbe83
MS
3462
3463 if (mips_debug)
6d82d43b 3464 fprintf_unfiltered (gdb_stdlog,
5b03f266
AC
3465 "mips_o32_push_dummy_call: sp=0x%s allocated %ld\n",
3466 paddr_nz (sp), (long) align_up (len, 16));
ebafbe83
MS
3467
3468 /* Initialize the integer and float register pointers. */
4c7d22cb 3469 argreg = MIPS_A0_REGNUM;
72a155b4 3470 float_argreg = mips_fpa0_regnum (gdbarch);
ebafbe83 3471
bcb0cc15 3472 /* The struct_return pointer occupies the first parameter-passing reg. */
ebafbe83
MS
3473 if (struct_return)
3474 {
3475 if (mips_debug)
3476 fprintf_unfiltered (gdb_stdlog,
25ab4790 3477 "mips_o32_push_dummy_call: struct_return reg=%d 0x%s\n",
ebafbe83 3478 argreg, paddr_nz (struct_addr));
9c9acae0 3479 regcache_cooked_write_unsigned (regcache, argreg++, struct_addr);
1a69e1e4 3480 stack_offset += MIPS32_REGSIZE;
ebafbe83
MS
3481 }
3482
3483 /* Now load as many as possible of the first arguments into
3484 registers, and push the rest onto the stack. Loop thru args
3485 from first to last. */
3486 for (argnum = 0; argnum < nargs; argnum++)
3487 {
47a35522 3488 const gdb_byte *val;
ebafbe83 3489 struct value *arg = args[argnum];
4991999e 3490 struct type *arg_type = check_typedef (value_type (arg));
ebafbe83
MS
3491 int len = TYPE_LENGTH (arg_type);
3492 enum type_code typecode = TYPE_CODE (arg_type);
3493
3494 if (mips_debug)
3495 fprintf_unfiltered (gdb_stdlog,
25ab4790 3496 "mips_o32_push_dummy_call: %d len=%d type=%d",
46cac009
AC
3497 argnum + 1, len, (int) typecode);
3498
47a35522 3499 val = value_contents (arg);
46cac009
AC
3500
3501 /* 32-bit ABIs always start floating point arguments in an
3502 even-numbered floating point register. Round the FP register
3503 up before the check to see if there are any FP registers
3504 left. O32/O64 targets also pass the FP in the integer
3505 registers so also round up normal registers. */
2afd3f0a 3506 if (fp_register_arg_p (typecode, arg_type))
46cac009
AC
3507 {
3508 if ((float_argreg & 1))
3509 float_argreg++;
3510 }
3511
3512 /* Floating point arguments passed in registers have to be
3513 treated specially. On 32-bit architectures, doubles
3514 are passed in register pairs; the even register gets
3515 the low word, and the odd register gets the high word.
3516 On O32/O64, the first two floating point arguments are
3517 also copied to general registers, because MIPS16 functions
3518 don't use float registers for arguments. This duplication of
3519 arguments in general registers can't hurt non-MIPS16 functions
3520 because those registers are normally skipped. */
3521
3522 if (fp_register_arg_p (typecode, arg_type)
3523 && float_argreg <= MIPS_LAST_FP_ARG_REGNUM)
3524 {
8b07f6d8 3525 if (register_size (gdbarch, float_argreg) < 8 && len == 8)
46cac009 3526 {
72a155b4 3527 int low_offset = gdbarch_byte_order (gdbarch)
4c6b5505 3528 == BFD_ENDIAN_BIG ? 4 : 0;
46cac009
AC
3529 unsigned long regval;
3530
3531 /* Write the low word of the double to the even register(s). */
3532 regval = extract_unsigned_integer (val + low_offset, 4);
3533 if (mips_debug)
3534 fprintf_unfiltered (gdb_stdlog, " - fpreg=%d val=%s",
3535 float_argreg, phex (regval, 4));
9c9acae0 3536 regcache_cooked_write_unsigned (regcache, float_argreg++, regval);
46cac009
AC
3537 if (mips_debug)
3538 fprintf_unfiltered (gdb_stdlog, " - reg=%d val=%s",
3539 argreg, phex (regval, 4));
9c9acae0 3540 regcache_cooked_write_unsigned (regcache, argreg++, regval);
46cac009
AC
3541
3542 /* Write the high word of the double to the odd register(s). */
3543 regval = extract_unsigned_integer (val + 4 - low_offset, 4);
3544 if (mips_debug)
3545 fprintf_unfiltered (gdb_stdlog, " - fpreg=%d val=%s",
3546 float_argreg, phex (regval, 4));
9c9acae0 3547 regcache_cooked_write_unsigned (regcache, float_argreg++, regval);
46cac009
AC
3548
3549 if (mips_debug)
3550 fprintf_unfiltered (gdb_stdlog, " - reg=%d val=%s",
3551 argreg, phex (regval, 4));
9c9acae0 3552 regcache_cooked_write_unsigned (regcache, argreg++, regval);
46cac009
AC
3553 }
3554 else
3555 {
3556 /* This is a floating point value that fits entirely
3557 in a single register. */
3558 /* On 32 bit ABI's the float_argreg is further adjusted
6d82d43b 3559 above to ensure that it is even register aligned. */
46cac009
AC
3560 LONGEST regval = extract_unsigned_integer (val, len);
3561 if (mips_debug)
3562 fprintf_unfiltered (gdb_stdlog, " - fpreg=%d val=%s",
3563 float_argreg, phex (regval, len));
9c9acae0 3564 regcache_cooked_write_unsigned (regcache, float_argreg++, regval);
46cac009 3565 /* CAGNEY: 32 bit MIPS ABI's always reserve two FP
6d82d43b
AC
3566 registers for each argument. The below is (my
3567 guess) to ensure that the corresponding integer
3568 register has reserved the same space. */
46cac009
AC
3569 if (mips_debug)
3570 fprintf_unfiltered (gdb_stdlog, " - reg=%d val=%s",
3571 argreg, phex (regval, len));
9c9acae0 3572 regcache_cooked_write_unsigned (regcache, argreg, regval);
2afd3f0a 3573 argreg += 2;
46cac009
AC
3574 }
3575 /* Reserve space for the FP register. */
1a69e1e4 3576 stack_offset += align_up (len, MIPS32_REGSIZE);
46cac009
AC
3577 }
3578 else
3579 {
3580 /* Copy the argument to general registers or the stack in
3581 register-sized pieces. Large arguments are split between
3582 registers and stack. */
1a69e1e4
DJ
3583 /* Note: structs whose size is not a multiple of MIPS32_REGSIZE
3584 are treated specially: Irix cc passes
d5ac5a39
AC
3585 them in registers where gcc sometimes puts them on the
3586 stack. For maximum compatibility, we will put them in
3587 both places. */
1a69e1e4
DJ
3588 int odd_sized_struct = (len > MIPS32_REGSIZE
3589 && len % MIPS32_REGSIZE != 0);
46cac009
AC
3590 /* Structures should be aligned to eight bytes (even arg registers)
3591 on MIPS_ABI_O32, if their first member has double precision. */
2afd3f0a 3592 if (mips_type_needs_double_align (arg_type))
46cac009
AC
3593 {
3594 if ((argreg & 1))
968b5391
MR
3595 {
3596 argreg++;
1a69e1e4 3597 stack_offset += MIPS32_REGSIZE;
968b5391 3598 }
46cac009 3599 }
46cac009
AC
3600 while (len > 0)
3601 {
3602 /* Remember if the argument was written to the stack. */
3603 int stack_used_p = 0;
1a69e1e4 3604 int partial_len = (len < MIPS32_REGSIZE ? len : MIPS32_REGSIZE);
46cac009
AC
3605
3606 if (mips_debug)
3607 fprintf_unfiltered (gdb_stdlog, " -- partial=%d",
3608 partial_len);
3609
3610 /* Write this portion of the argument to the stack. */
3611 if (argreg > MIPS_LAST_ARG_REGNUM
968b5391 3612 || odd_sized_struct)
46cac009
AC
3613 {
3614 /* Should shorter than int integer values be
3615 promoted to int before being stored? */
3616 int longword_offset = 0;
3617 CORE_ADDR addr;
3618 stack_used_p = 1;
46cac009
AC
3619
3620 if (mips_debug)
3621 {
3622 fprintf_unfiltered (gdb_stdlog, " - stack_offset=0x%s",
3623 paddr_nz (stack_offset));
3624 fprintf_unfiltered (gdb_stdlog, " longword_offset=0x%s",
3625 paddr_nz (longword_offset));
3626 }
3627
3628 addr = sp + stack_offset + longword_offset;
3629
3630 if (mips_debug)
3631 {
3632 int i;
6d82d43b 3633 fprintf_unfiltered (gdb_stdlog, " @0x%s ",
46cac009
AC
3634 paddr_nz (addr));
3635 for (i = 0; i < partial_len; i++)
3636 {
6d82d43b 3637 fprintf_unfiltered (gdb_stdlog, "%02x",
46cac009
AC
3638 val[i] & 0xff);
3639 }
3640 }
3641 write_memory (addr, val, partial_len);
3642 }
3643
3644 /* Note!!! This is NOT an else clause. Odd sized
968b5391 3645 structs may go thru BOTH paths. */
46cac009 3646 /* Write this portion of the argument to a general
6d82d43b 3647 purpose register. */
968b5391 3648 if (argreg <= MIPS_LAST_ARG_REGNUM)
46cac009
AC
3649 {
3650 LONGEST regval = extract_signed_integer (val, partial_len);
4246e332 3651 /* Value may need to be sign extended, because
1b13c4f6 3652 mips_isa_regsize() != mips_abi_regsize(). */
46cac009
AC
3653
3654 /* A non-floating-point argument being passed in a
3655 general register. If a struct or union, and if
3656 the remaining length is smaller than the register
3657 size, we have to adjust the register value on
3658 big endian targets.
3659
3660 It does not seem to be necessary to do the
3661 same for integral types.
3662
3663 Also don't do this adjustment on O64 binaries.
3664
3665 cagney/2001-07-23: gdb/179: Also, GCC, when
3666 outputting LE O32 with sizeof (struct) <
e914cb17
MR
3667 mips_abi_regsize(), generates a left shift
3668 as part of storing the argument in a register
3669 (the left shift isn't generated when
1b13c4f6 3670 sizeof (struct) >= mips_abi_regsize()). Since
480d3dd2
AC
3671 it is quite possible that this is GCC
3672 contradicting the LE/O32 ABI, GDB has not been
3673 adjusted to accommodate this. Either someone
3674 needs to demonstrate that the LE/O32 ABI
3675 specifies such a left shift OR this new ABI gets
3676 identified as such and GDB gets tweaked
3677 accordingly. */
3678
72a155b4 3679 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG
1a69e1e4 3680 && partial_len < MIPS32_REGSIZE
06f9a1af
MR
3681 && (typecode == TYPE_CODE_STRUCT
3682 || typecode == TYPE_CODE_UNION))
1a69e1e4 3683 regval <<= ((MIPS32_REGSIZE - partial_len)
9ecf7166 3684 * TARGET_CHAR_BIT);
46cac009
AC
3685
3686 if (mips_debug)
3687 fprintf_filtered (gdb_stdlog, " - reg=%d val=%s",
3688 argreg,
1a69e1e4 3689 phex (regval, MIPS32_REGSIZE));
9c9acae0 3690 regcache_cooked_write_unsigned (regcache, argreg, regval);
46cac009
AC
3691 argreg++;
3692
3693 /* Prevent subsequent floating point arguments from
3694 being passed in floating point registers. */
3695 float_argreg = MIPS_LAST_FP_ARG_REGNUM + 1;
3696 }
3697
3698 len -= partial_len;
3699 val += partial_len;
3700
3701 /* Compute the the offset into the stack at which we
6d82d43b 3702 will copy the next parameter.
46cac009 3703
6d82d43b
AC
3704 In older ABIs, the caller reserved space for
3705 registers that contained arguments. This was loosely
3706 refered to as their "home". Consequently, space is
3707 always allocated. */
46cac009 3708
1a69e1e4 3709 stack_offset += align_up (partial_len, MIPS32_REGSIZE);
46cac009
AC
3710 }
3711 }
3712 if (mips_debug)
3713 fprintf_unfiltered (gdb_stdlog, "\n");
3714 }
3715
f10683bb 3716 regcache_cooked_write_signed (regcache, MIPS_SP_REGNUM, sp);
310e9b6a 3717
46cac009
AC
3718 /* Return adjusted stack pointer. */
3719 return sp;
3720}
3721
6d82d43b 3722static enum return_value_convention
c055b101
CV
3723mips_o32_return_value (struct gdbarch *gdbarch, struct type *func_type,
3724 struct type *type, struct regcache *regcache,
47a35522 3725 gdb_byte *readbuf, const gdb_byte *writebuf)
6d82d43b 3726{
72a155b4 3727 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
6d82d43b
AC
3728
3729 if (TYPE_CODE (type) == TYPE_CODE_STRUCT
3730 || TYPE_CODE (type) == TYPE_CODE_UNION
3731 || TYPE_CODE (type) == TYPE_CODE_ARRAY)
3732 return RETURN_VALUE_STRUCT_CONVENTION;
3733 else if (TYPE_CODE (type) == TYPE_CODE_FLT
3734 && TYPE_LENGTH (type) == 4 && tdep->mips_fpu_type != MIPS_FPU_NONE)
3735 {
3736 /* A single-precision floating-point value. It fits in the
3737 least significant part of FP0. */
3738 if (mips_debug)
3739 fprintf_unfiltered (gdb_stderr, "Return float in $fp0\n");
ba32f989 3740 mips_xfer_register (gdbarch, regcache,
72a155b4
UW
3741 gdbarch_num_regs (gdbarch)
3742 + mips_regnum (gdbarch)->fp0,
6d82d43b 3743 TYPE_LENGTH (type),
72a155b4 3744 gdbarch_byte_order (gdbarch),
4c6b5505 3745 readbuf, writebuf, 0);
6d82d43b
AC
3746 return RETURN_VALUE_REGISTER_CONVENTION;
3747 }
3748 else if (TYPE_CODE (type) == TYPE_CODE_FLT
3749 && TYPE_LENGTH (type) == 8 && tdep->mips_fpu_type != MIPS_FPU_NONE)
3750 {
3751 /* A double-precision floating-point value. The most
3752 significant part goes in FP1, and the least significant in
3753 FP0. */
3754 if (mips_debug)
3755 fprintf_unfiltered (gdb_stderr, "Return float in $fp1/$fp0\n");
72a155b4 3756 switch (gdbarch_byte_order (gdbarch))
6d82d43b
AC
3757 {
3758 case BFD_ENDIAN_LITTLE:
ba32f989 3759 mips_xfer_register (gdbarch, regcache,
72a155b4
UW
3760 gdbarch_num_regs (gdbarch)
3761 + mips_regnum (gdbarch)->fp0 +
3762 0, 4, gdbarch_byte_order (gdbarch),
4c6b5505 3763 readbuf, writebuf, 0);
ba32f989 3764 mips_xfer_register (gdbarch, regcache,
72a155b4
UW
3765 gdbarch_num_regs (gdbarch)
3766 + mips_regnum (gdbarch)->fp0 + 1,
3767 4, gdbarch_byte_order (gdbarch),
4c6b5505 3768 readbuf, writebuf, 4);
6d82d43b
AC
3769 break;
3770 case BFD_ENDIAN_BIG:
ba32f989 3771 mips_xfer_register (gdbarch, regcache,
72a155b4
UW
3772 gdbarch_num_regs (gdbarch)
3773 + mips_regnum (gdbarch)->fp0 + 1,
3774 4, gdbarch_byte_order (gdbarch),
4c6b5505 3775 readbuf, writebuf, 0);
ba32f989 3776 mips_xfer_register (gdbarch, regcache,
72a155b4
UW
3777 gdbarch_num_regs (gdbarch)
3778 + mips_regnum (gdbarch)->fp0 + 0,
3779 4, gdbarch_byte_order (gdbarch),
4c6b5505 3780 readbuf, writebuf, 4);
6d82d43b
AC
3781 break;
3782 default:
e2e0b3e5 3783 internal_error (__FILE__, __LINE__, _("bad switch"));
6d82d43b
AC
3784 }
3785 return RETURN_VALUE_REGISTER_CONVENTION;
3786 }
3787#if 0
3788 else if (TYPE_CODE (type) == TYPE_CODE_STRUCT
3789 && TYPE_NFIELDS (type) <= 2
3790 && TYPE_NFIELDS (type) >= 1
3791 && ((TYPE_NFIELDS (type) == 1
3792 && (TYPE_CODE (TYPE_FIELD_TYPE (type, 0))
3793 == TYPE_CODE_FLT))
3794 || (TYPE_NFIELDS (type) == 2
3795 && (TYPE_CODE (TYPE_FIELD_TYPE (type, 0))
3796 == TYPE_CODE_FLT)
3797 && (TYPE_CODE (TYPE_FIELD_TYPE (type, 1))
3798 == TYPE_CODE_FLT)))
3799 && tdep->mips_fpu_type != MIPS_FPU_NONE)
3800 {
3801 /* A struct that contains one or two floats. Each value is part
3802 in the least significant part of their floating point
3803 register.. */
870cd05e 3804 gdb_byte reg[MAX_REGISTER_SIZE];
6d82d43b
AC
3805 int regnum;
3806 int field;
72a155b4 3807 for (field = 0, regnum = mips_regnum (gdbarch)->fp0;
6d82d43b
AC
3808 field < TYPE_NFIELDS (type); field++, regnum += 2)
3809 {
3810 int offset = (FIELD_BITPOS (TYPE_FIELDS (type)[field])
3811 / TARGET_CHAR_BIT);
3812 if (mips_debug)
3813 fprintf_unfiltered (gdb_stderr, "Return float struct+%d\n",
3814 offset);
ba32f989
DJ
3815 mips_xfer_register (gdbarch, regcache,
3816 gdbarch_num_regs (gdbarch) + regnum,
6d82d43b 3817 TYPE_LENGTH (TYPE_FIELD_TYPE (type, field)),
72a155b4 3818 gdbarch_byte_order (gdbarch),
4c6b5505 3819 readbuf, writebuf, offset);
6d82d43b
AC
3820 }
3821 return RETURN_VALUE_REGISTER_CONVENTION;
3822 }
3823#endif
3824#if 0
3825 else if (TYPE_CODE (type) == TYPE_CODE_STRUCT
3826 || TYPE_CODE (type) == TYPE_CODE_UNION)
3827 {
3828 /* A structure or union. Extract the left justified value,
3829 regardless of the byte order. I.e. DO NOT USE
3830 mips_xfer_lower. */
3831 int offset;
3832 int regnum;
4c7d22cb 3833 for (offset = 0, regnum = MIPS_V0_REGNUM;
6d82d43b 3834 offset < TYPE_LENGTH (type);
72a155b4 3835 offset += register_size (gdbarch, regnum), regnum++)
6d82d43b 3836 {
72a155b4 3837 int xfer = register_size (gdbarch, regnum);
6d82d43b
AC
3838 if (offset + xfer > TYPE_LENGTH (type))
3839 xfer = TYPE_LENGTH (type) - offset;
3840 if (mips_debug)
3841 fprintf_unfiltered (gdb_stderr, "Return struct+%d:%d in $%d\n",
3842 offset, xfer, regnum);
ba32f989
DJ
3843 mips_xfer_register (gdbarch, regcache,
3844 gdbarch_num_regs (gdbarch) + regnum, xfer,
6d82d43b
AC
3845 BFD_ENDIAN_UNKNOWN, readbuf, writebuf, offset);
3846 }
3847 return RETURN_VALUE_REGISTER_CONVENTION;
3848 }
3849#endif
3850 else
3851 {
3852 /* A scalar extract each part but least-significant-byte
3853 justified. o32 thinks registers are 4 byte, regardless of
1a69e1e4 3854 the ISA. */
6d82d43b
AC
3855 int offset;
3856 int regnum;
4c7d22cb 3857 for (offset = 0, regnum = MIPS_V0_REGNUM;
6d82d43b 3858 offset < TYPE_LENGTH (type);
1a69e1e4 3859 offset += MIPS32_REGSIZE, regnum++)
6d82d43b 3860 {
1a69e1e4 3861 int xfer = MIPS32_REGSIZE;
6d82d43b
AC
3862 if (offset + xfer > TYPE_LENGTH (type))
3863 xfer = TYPE_LENGTH (type) - offset;
3864 if (mips_debug)
3865 fprintf_unfiltered (gdb_stderr, "Return scalar+%d:%d in $%d\n",
3866 offset, xfer, regnum);
ba32f989
DJ
3867 mips_xfer_register (gdbarch, regcache,
3868 gdbarch_num_regs (gdbarch) + regnum, xfer,
72a155b4 3869 gdbarch_byte_order (gdbarch),
4c6b5505 3870 readbuf, writebuf, offset);
6d82d43b
AC
3871 }
3872 return RETURN_VALUE_REGISTER_CONVENTION;
3873 }
3874}
3875
3876/* O64 ABI. This is a hacked up kind of 64-bit version of the o32
3877 ABI. */
46cac009
AC
3878
3879static CORE_ADDR
7d9b040b 3880mips_o64_push_dummy_call (struct gdbarch *gdbarch, struct value *function,
6d82d43b
AC
3881 struct regcache *regcache, CORE_ADDR bp_addr,
3882 int nargs,
3883 struct value **args, CORE_ADDR sp,
3884 int struct_return, CORE_ADDR struct_addr)
46cac009
AC
3885{
3886 int argreg;
3887 int float_argreg;
3888 int argnum;
3889 int len = 0;
3890 int stack_offset = 0;
480d3dd2 3891 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
7d9b040b 3892 CORE_ADDR func_addr = find_function_addr (function, NULL);
46cac009 3893
25ab4790
AC
3894 /* For shared libraries, "t9" needs to point at the function
3895 address. */
4c7d22cb 3896 regcache_cooked_write_signed (regcache, MIPS_T9_REGNUM, func_addr);
25ab4790
AC
3897
3898 /* Set the return address register to point to the entry point of
3899 the program, where a breakpoint lies in wait. */
4c7d22cb 3900 regcache_cooked_write_signed (regcache, MIPS_RA_REGNUM, bp_addr);
25ab4790 3901
46cac009
AC
3902 /* First ensure that the stack and structure return address (if any)
3903 are properly aligned. The stack has to be at least 64-bit
3904 aligned even on 32-bit machines, because doubles must be 64-bit
3905 aligned. For n32 and n64, stack frames need to be 128-bit
3906 aligned, so we round to this widest known alignment. */
3907
5b03f266
AC
3908 sp = align_down (sp, 16);
3909 struct_addr = align_down (struct_addr, 16);
46cac009
AC
3910
3911 /* Now make space on the stack for the args. */
3912 for (argnum = 0; argnum < nargs; argnum++)
968b5391
MR
3913 {
3914 struct type *arg_type = check_typedef (value_type (args[argnum]));
3915 int arglen = TYPE_LENGTH (arg_type);
3916
968b5391 3917 /* Allocate space on the stack. */
1a69e1e4 3918 len += align_up (arglen, MIPS64_REGSIZE);
968b5391 3919 }
5b03f266 3920 sp -= align_up (len, 16);
46cac009
AC
3921
3922 if (mips_debug)
6d82d43b 3923 fprintf_unfiltered (gdb_stdlog,
5b03f266
AC
3924 "mips_o64_push_dummy_call: sp=0x%s allocated %ld\n",
3925 paddr_nz (sp), (long) align_up (len, 16));
46cac009
AC
3926
3927 /* Initialize the integer and float register pointers. */
4c7d22cb 3928 argreg = MIPS_A0_REGNUM;
72a155b4 3929 float_argreg = mips_fpa0_regnum (gdbarch);
46cac009
AC
3930
3931 /* The struct_return pointer occupies the first parameter-passing reg. */
3932 if (struct_return)
3933 {
3934 if (mips_debug)
3935 fprintf_unfiltered (gdb_stdlog,
25ab4790 3936 "mips_o64_push_dummy_call: struct_return reg=%d 0x%s\n",
46cac009 3937 argreg, paddr_nz (struct_addr));
9c9acae0 3938 regcache_cooked_write_unsigned (regcache, argreg++, struct_addr);
1a69e1e4 3939 stack_offset += MIPS64_REGSIZE;
46cac009
AC
3940 }
3941
3942 /* Now load as many as possible of the first arguments into
3943 registers, and push the rest onto the stack. Loop thru args
3944 from first to last. */
3945 for (argnum = 0; argnum < nargs; argnum++)
3946 {
47a35522 3947 const gdb_byte *val;
46cac009 3948 struct value *arg = args[argnum];
4991999e 3949 struct type *arg_type = check_typedef (value_type (arg));
46cac009
AC
3950 int len = TYPE_LENGTH (arg_type);
3951 enum type_code typecode = TYPE_CODE (arg_type);
3952
3953 if (mips_debug)
3954 fprintf_unfiltered (gdb_stdlog,
25ab4790 3955 "mips_o64_push_dummy_call: %d len=%d type=%d",
ebafbe83
MS
3956 argnum + 1, len, (int) typecode);
3957
47a35522 3958 val = value_contents (arg);
ebafbe83 3959
ebafbe83
MS
3960 /* Floating point arguments passed in registers have to be
3961 treated specially. On 32-bit architectures, doubles
3962 are passed in register pairs; the even register gets
3963 the low word, and the odd register gets the high word.
3964 On O32/O64, the first two floating point arguments are
3965 also copied to general registers, because MIPS16 functions
3966 don't use float registers for arguments. This duplication of
3967 arguments in general registers can't hurt non-MIPS16 functions
3968 because those registers are normally skipped. */
3969
3970 if (fp_register_arg_p (typecode, arg_type)
3971 && float_argreg <= MIPS_LAST_FP_ARG_REGNUM)
3972 {
2afd3f0a
MR
3973 LONGEST regval = extract_unsigned_integer (val, len);
3974 if (mips_debug)
3975 fprintf_unfiltered (gdb_stdlog, " - fpreg=%d val=%s",
3976 float_argreg, phex (regval, len));
9c9acae0 3977 regcache_cooked_write_unsigned (regcache, float_argreg++, regval);
2afd3f0a
MR
3978 if (mips_debug)
3979 fprintf_unfiltered (gdb_stdlog, " - reg=%d val=%s",
3980 argreg, phex (regval, len));
9c9acae0 3981 regcache_cooked_write_unsigned (regcache, argreg, regval);
2afd3f0a 3982 argreg++;
ebafbe83 3983 /* Reserve space for the FP register. */
1a69e1e4 3984 stack_offset += align_up (len, MIPS64_REGSIZE);
ebafbe83
MS
3985 }
3986 else
3987 {
3988 /* Copy the argument to general registers or the stack in
3989 register-sized pieces. Large arguments are split between
3990 registers and stack. */
1a69e1e4 3991 /* Note: structs whose size is not a multiple of MIPS64_REGSIZE
436aafc4
MR
3992 are treated specially: Irix cc passes them in registers
3993 where gcc sometimes puts them on the stack. For maximum
3994 compatibility, we will put them in both places. */
1a69e1e4
DJ
3995 int odd_sized_struct = (len > MIPS64_REGSIZE
3996 && len % MIPS64_REGSIZE != 0);
ebafbe83
MS
3997 while (len > 0)
3998 {
3999 /* Remember if the argument was written to the stack. */
4000 int stack_used_p = 0;
1a69e1e4 4001 int partial_len = (len < MIPS64_REGSIZE ? len : MIPS64_REGSIZE);
ebafbe83
MS
4002
4003 if (mips_debug)
4004 fprintf_unfiltered (gdb_stdlog, " -- partial=%d",
4005 partial_len);
4006
4007 /* Write this portion of the argument to the stack. */
4008 if (argreg > MIPS_LAST_ARG_REGNUM
968b5391 4009 || odd_sized_struct)
ebafbe83
MS
4010 {
4011 /* Should shorter than int integer values be
4012 promoted to int before being stored? */
4013 int longword_offset = 0;
4014 CORE_ADDR addr;
4015 stack_used_p = 1;
72a155b4 4016 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
ebafbe83 4017 {
1a69e1e4
DJ
4018 if ((typecode == TYPE_CODE_INT
4019 || typecode == TYPE_CODE_PTR
4020 || typecode == TYPE_CODE_FLT)
4021 && len <= 4)
4022 longword_offset = MIPS64_REGSIZE - len;
ebafbe83
MS
4023 }
4024
4025 if (mips_debug)
4026 {
4027 fprintf_unfiltered (gdb_stdlog, " - stack_offset=0x%s",
4028 paddr_nz (stack_offset));
4029 fprintf_unfiltered (gdb_stdlog, " longword_offset=0x%s",
4030 paddr_nz (longword_offset));
4031 }
4032
4033 addr = sp + stack_offset + longword_offset;
4034
4035 if (mips_debug)
4036 {
4037 int i;
6d82d43b 4038 fprintf_unfiltered (gdb_stdlog, " @0x%s ",
ebafbe83
MS
4039 paddr_nz (addr));
4040 for (i = 0; i < partial_len; i++)
4041 {
6d82d43b 4042 fprintf_unfiltered (gdb_stdlog, "%02x",
ebafbe83
MS
4043 val[i] & 0xff);
4044 }
4045 }
4046 write_memory (addr, val, partial_len);
4047 }
4048
4049 /* Note!!! This is NOT an else clause. Odd sized
968b5391 4050 structs may go thru BOTH paths. */
ebafbe83 4051 /* Write this portion of the argument to a general
6d82d43b 4052 purpose register. */
968b5391 4053 if (argreg <= MIPS_LAST_ARG_REGNUM)
ebafbe83
MS
4054 {
4055 LONGEST regval = extract_signed_integer (val, partial_len);
4246e332 4056 /* Value may need to be sign extended, because
1b13c4f6 4057 mips_isa_regsize() != mips_abi_regsize(). */
ebafbe83
MS
4058
4059 /* A non-floating-point argument being passed in a
4060 general register. If a struct or union, and if
4061 the remaining length is smaller than the register
4062 size, we have to adjust the register value on
4063 big endian targets.
4064
4065 It does not seem to be necessary to do the
401835eb 4066 same for integral types. */
480d3dd2 4067
72a155b4 4068 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG
1a69e1e4 4069 && partial_len < MIPS64_REGSIZE
06f9a1af
MR
4070 && (typecode == TYPE_CODE_STRUCT
4071 || typecode == TYPE_CODE_UNION))
1a69e1e4 4072 regval <<= ((MIPS64_REGSIZE - partial_len)
9ecf7166 4073 * TARGET_CHAR_BIT);
ebafbe83
MS
4074
4075 if (mips_debug)
4076 fprintf_filtered (gdb_stdlog, " - reg=%d val=%s",
4077 argreg,
1a69e1e4 4078 phex (regval, MIPS64_REGSIZE));
9c9acae0 4079 regcache_cooked_write_unsigned (regcache, argreg, regval);
ebafbe83
MS
4080 argreg++;
4081
4082 /* Prevent subsequent floating point arguments from
4083 being passed in floating point registers. */
4084 float_argreg = MIPS_LAST_FP_ARG_REGNUM + 1;
4085 }
4086
4087 len -= partial_len;
4088 val += partial_len;
4089
4090 /* Compute the the offset into the stack at which we
6d82d43b 4091 will copy the next parameter.
ebafbe83 4092
6d82d43b
AC
4093 In older ABIs, the caller reserved space for
4094 registers that contained arguments. This was loosely
4095 refered to as their "home". Consequently, space is
4096 always allocated. */
ebafbe83 4097
1a69e1e4 4098 stack_offset += align_up (partial_len, MIPS64_REGSIZE);
ebafbe83
MS
4099 }
4100 }
4101 if (mips_debug)
4102 fprintf_unfiltered (gdb_stdlog, "\n");
4103 }
4104
f10683bb 4105 regcache_cooked_write_signed (regcache, MIPS_SP_REGNUM, sp);
310e9b6a 4106
ebafbe83
MS
4107 /* Return adjusted stack pointer. */
4108 return sp;
4109}
4110
9c8fdbfa 4111static enum return_value_convention
c055b101 4112mips_o64_return_value (struct gdbarch *gdbarch, struct type *func_type,
9c8fdbfa 4113 struct type *type, struct regcache *regcache,
47a35522 4114 gdb_byte *readbuf, const gdb_byte *writebuf)
6d82d43b 4115{
72a155b4 4116 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
7a076fd2
FF
4117
4118 if (TYPE_CODE (type) == TYPE_CODE_STRUCT
4119 || TYPE_CODE (type) == TYPE_CODE_UNION
4120 || TYPE_CODE (type) == TYPE_CODE_ARRAY)
4121 return RETURN_VALUE_STRUCT_CONVENTION;
4122 else if (fp_register_arg_p (TYPE_CODE (type), type))
4123 {
4124 /* A floating-point value. It fits in the least significant
4125 part of FP0. */
4126 if (mips_debug)
4127 fprintf_unfiltered (gdb_stderr, "Return float in $fp0\n");
ba32f989 4128 mips_xfer_register (gdbarch, regcache,
72a155b4
UW
4129 gdbarch_num_regs (gdbarch)
4130 + mips_regnum (gdbarch)->fp0,
7a076fd2 4131 TYPE_LENGTH (type),
72a155b4 4132 gdbarch_byte_order (gdbarch),
4c6b5505 4133 readbuf, writebuf, 0);
7a076fd2
FF
4134 return RETURN_VALUE_REGISTER_CONVENTION;
4135 }
4136 else
4137 {
4138 /* A scalar extract each part but least-significant-byte
4139 justified. */
4140 int offset;
4141 int regnum;
4142 for (offset = 0, regnum = MIPS_V0_REGNUM;
4143 offset < TYPE_LENGTH (type);
1a69e1e4 4144 offset += MIPS64_REGSIZE, regnum++)
7a076fd2 4145 {
1a69e1e4 4146 int xfer = MIPS64_REGSIZE;
7a076fd2
FF
4147 if (offset + xfer > TYPE_LENGTH (type))
4148 xfer = TYPE_LENGTH (type) - offset;
4149 if (mips_debug)
4150 fprintf_unfiltered (gdb_stderr, "Return scalar+%d:%d in $%d\n",
4151 offset, xfer, regnum);
ba32f989
DJ
4152 mips_xfer_register (gdbarch, regcache,
4153 gdbarch_num_regs (gdbarch) + regnum,
72a155b4 4154 xfer, gdbarch_byte_order (gdbarch),
4c6b5505 4155 readbuf, writebuf, offset);
7a076fd2
FF
4156 }
4157 return RETURN_VALUE_REGISTER_CONVENTION;
4158 }
6d82d43b
AC
4159}
4160
dd824b04
DJ
4161/* Floating point register management.
4162
4163 Background: MIPS1 & 2 fp registers are 32 bits wide. To support
4164 64bit operations, these early MIPS cpus treat fp register pairs
4165 (f0,f1) as a single register (d0). Later MIPS cpu's have 64 bit fp
4166 registers and offer a compatibility mode that emulates the MIPS2 fp
4167 model. When operating in MIPS2 fp compat mode, later cpu's split
4168 double precision floats into two 32-bit chunks and store them in
4169 consecutive fp regs. To display 64-bit floats stored in this
4170 fashion, we have to combine 32 bits from f0 and 32 bits from f1.
4171 Throw in user-configurable endianness and you have a real mess.
4172
4173 The way this works is:
4174 - If we are in 32-bit mode or on a 32-bit processor, then a 64-bit
4175 double-precision value will be split across two logical registers.
4176 The lower-numbered logical register will hold the low-order bits,
4177 regardless of the processor's endianness.
4178 - If we are on a 64-bit processor, and we are looking for a
4179 single-precision value, it will be in the low ordered bits
4180 of a 64-bit GPR (after mfc1, for example) or a 64-bit register
4181 save slot in memory.
4182 - If we are in 64-bit mode, everything is straightforward.
4183
4184 Note that this code only deals with "live" registers at the top of the
4185 stack. We will attempt to deal with saved registers later, when
4186 the raw/cooked register interface is in place. (We need a general
4187 interface that can deal with dynamic saved register sizes -- fp
4188 regs could be 32 bits wide in one frame and 64 on the frame above
4189 and below). */
4190
67b2c998
DJ
4191static struct type *
4192mips_float_register_type (void)
4193{
8da61cc4 4194 return builtin_type_ieee_single;
67b2c998
DJ
4195}
4196
4197static struct type *
4198mips_double_register_type (void)
4199{
8da61cc4 4200 return builtin_type_ieee_double;
67b2c998
DJ
4201}
4202
dd824b04
DJ
4203/* Copy a 32-bit single-precision value from the current frame
4204 into rare_buffer. */
4205
4206static void
e11c53d2 4207mips_read_fp_register_single (struct frame_info *frame, int regno,
47a35522 4208 gdb_byte *rare_buffer)
dd824b04 4209{
72a155b4
UW
4210 struct gdbarch *gdbarch = get_frame_arch (frame);
4211 int raw_size = register_size (gdbarch, regno);
47a35522 4212 gdb_byte *raw_buffer = alloca (raw_size);
dd824b04 4213
e11c53d2 4214 if (!frame_register_read (frame, regno, raw_buffer))
c9f4d572 4215 error (_("can't read register %d (%s)"),
72a155b4 4216 regno, gdbarch_register_name (gdbarch, regno));
dd824b04
DJ
4217 if (raw_size == 8)
4218 {
4219 /* We have a 64-bit value for this register. Find the low-order
6d82d43b 4220 32 bits. */
dd824b04
DJ
4221 int offset;
4222
72a155b4 4223 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
dd824b04
DJ
4224 offset = 4;
4225 else
4226 offset = 0;
4227
4228 memcpy (rare_buffer, raw_buffer + offset, 4);
4229 }
4230 else
4231 {
4232 memcpy (rare_buffer, raw_buffer, 4);
4233 }
4234}
4235
4236/* Copy a 64-bit double-precision value from the current frame into
4237 rare_buffer. This may include getting half of it from the next
4238 register. */
4239
4240static void
e11c53d2 4241mips_read_fp_register_double (struct frame_info *frame, int regno,
47a35522 4242 gdb_byte *rare_buffer)
dd824b04 4243{
72a155b4
UW
4244 struct gdbarch *gdbarch = get_frame_arch (frame);
4245 int raw_size = register_size (gdbarch, regno);
dd824b04 4246
9c9acae0 4247 if (raw_size == 8 && !mips2_fp_compat (frame))
dd824b04
DJ
4248 {
4249 /* We have a 64-bit value for this register, and we should use
6d82d43b 4250 all 64 bits. */
e11c53d2 4251 if (!frame_register_read (frame, regno, rare_buffer))
c9f4d572 4252 error (_("can't read register %d (%s)"),
72a155b4 4253 regno, gdbarch_register_name (gdbarch, regno));
dd824b04
DJ
4254 }
4255 else
4256 {
72a155b4 4257 int rawnum = regno % gdbarch_num_regs (gdbarch);
82e91389 4258
72a155b4 4259 if ((rawnum - mips_regnum (gdbarch)->fp0) & 1)
dd824b04 4260 internal_error (__FILE__, __LINE__,
e2e0b3e5
AC
4261 _("mips_read_fp_register_double: bad access to "
4262 "odd-numbered FP register"));
dd824b04
DJ
4263
4264 /* mips_read_fp_register_single will find the correct 32 bits from
6d82d43b 4265 each register. */
72a155b4 4266 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
dd824b04 4267 {
e11c53d2
AC
4268 mips_read_fp_register_single (frame, regno, rare_buffer + 4);
4269 mips_read_fp_register_single (frame, regno + 1, rare_buffer);
dd824b04 4270 }
361d1df0 4271 else
dd824b04 4272 {
e11c53d2
AC
4273 mips_read_fp_register_single (frame, regno, rare_buffer);
4274 mips_read_fp_register_single (frame, regno + 1, rare_buffer + 4);
dd824b04
DJ
4275 }
4276 }
4277}
4278
c906108c 4279static void
e11c53d2
AC
4280mips_print_fp_register (struct ui_file *file, struct frame_info *frame,
4281 int regnum)
c5aa993b 4282{ /* do values for FP (float) regs */
72a155b4 4283 struct gdbarch *gdbarch = get_frame_arch (frame);
47a35522 4284 gdb_byte *raw_buffer;
3903d437
AC
4285 double doub, flt1; /* doubles extracted from raw hex data */
4286 int inv1, inv2;
c5aa993b 4287
72a155b4 4288 raw_buffer = alloca (2 * register_size (gdbarch, mips_regnum (gdbarch)->fp0));
c906108c 4289
72a155b4 4290 fprintf_filtered (file, "%s:", gdbarch_register_name (gdbarch, regnum));
c9f4d572 4291 fprintf_filtered (file, "%*s",
72a155b4 4292 4 - (int) strlen (gdbarch_register_name (gdbarch, regnum)),
e11c53d2 4293 "");
f0ef6b29 4294
72a155b4 4295 if (register_size (gdbarch, regnum) == 4 || mips2_fp_compat (frame))
c906108c 4296 {
f0ef6b29
KB
4297 /* 4-byte registers: Print hex and floating. Also print even
4298 numbered registers as doubles. */
e11c53d2 4299 mips_read_fp_register_single (frame, regnum, raw_buffer);
67b2c998 4300 flt1 = unpack_double (mips_float_register_type (), raw_buffer, &inv1);
c5aa993b 4301
6d82d43b
AC
4302 print_scalar_formatted (raw_buffer, builtin_type_uint32, 'x', 'w',
4303 file);
dd824b04 4304
e11c53d2 4305 fprintf_filtered (file, " flt: ");
1adad886 4306 if (inv1)
e11c53d2 4307 fprintf_filtered (file, " <invalid float> ");
1adad886 4308 else
e11c53d2 4309 fprintf_filtered (file, "%-17.9g", flt1);
1adad886 4310
72a155b4 4311 if ((regnum - gdbarch_num_regs (gdbarch)) % 2 == 0)
f0ef6b29 4312 {
e11c53d2 4313 mips_read_fp_register_double (frame, regnum, raw_buffer);
f0ef6b29 4314 doub = unpack_double (mips_double_register_type (), raw_buffer,
6d82d43b 4315 &inv2);
1adad886 4316
e11c53d2 4317 fprintf_filtered (file, " dbl: ");
f0ef6b29 4318 if (inv2)
e11c53d2 4319 fprintf_filtered (file, "<invalid double>");
f0ef6b29 4320 else
e11c53d2 4321 fprintf_filtered (file, "%-24.17g", doub);
f0ef6b29 4322 }
c906108c
SS
4323 }
4324 else
dd824b04 4325 {
f0ef6b29 4326 /* Eight byte registers: print each one as hex, float and double. */
e11c53d2 4327 mips_read_fp_register_single (frame, regnum, raw_buffer);
2f38ef89 4328 flt1 = unpack_double (mips_float_register_type (), raw_buffer, &inv1);
c906108c 4329
e11c53d2 4330 mips_read_fp_register_double (frame, regnum, raw_buffer);
f0ef6b29
KB
4331 doub = unpack_double (mips_double_register_type (), raw_buffer, &inv2);
4332
361d1df0 4333
6d82d43b
AC
4334 print_scalar_formatted (raw_buffer, builtin_type_uint64, 'x', 'g',
4335 file);
f0ef6b29 4336
e11c53d2 4337 fprintf_filtered (file, " flt: ");
1adad886 4338 if (inv1)
e11c53d2 4339 fprintf_filtered (file, "<invalid float>");
1adad886 4340 else
e11c53d2 4341 fprintf_filtered (file, "%-17.9g", flt1);
1adad886 4342
e11c53d2 4343 fprintf_filtered (file, " dbl: ");
f0ef6b29 4344 if (inv2)
e11c53d2 4345 fprintf_filtered (file, "<invalid double>");
1adad886 4346 else
e11c53d2 4347 fprintf_filtered (file, "%-24.17g", doub);
f0ef6b29
KB
4348 }
4349}
4350
4351static void
e11c53d2 4352mips_print_register (struct ui_file *file, struct frame_info *frame,
0cc93a06 4353 int regnum)
f0ef6b29 4354{
a4b8ebc8 4355 struct gdbarch *gdbarch = get_frame_arch (frame);
47a35522 4356 gdb_byte raw_buffer[MAX_REGISTER_SIZE];
f0ef6b29 4357 int offset;
1adad886 4358
7b9ee6a8 4359 if (TYPE_CODE (register_type (gdbarch, regnum)) == TYPE_CODE_FLT)
f0ef6b29 4360 {
e11c53d2 4361 mips_print_fp_register (file, frame, regnum);
f0ef6b29
KB
4362 return;
4363 }
4364
4365 /* Get the data in raw format. */
e11c53d2 4366 if (!frame_register_read (frame, regnum, raw_buffer))
f0ef6b29 4367 {
c9f4d572 4368 fprintf_filtered (file, "%s: [Invalid]",
72a155b4 4369 gdbarch_register_name (gdbarch, regnum));
f0ef6b29 4370 return;
c906108c 4371 }
f0ef6b29 4372
72a155b4 4373 fputs_filtered (gdbarch_register_name (gdbarch, regnum), file);
f0ef6b29
KB
4374
4375 /* The problem with printing numeric register names (r26, etc.) is that
4376 the user can't use them on input. Probably the best solution is to
4377 fix it so that either the numeric or the funky (a2, etc.) names
4378 are accepted on input. */
4379 if (regnum < MIPS_NUMREGS)
e11c53d2 4380 fprintf_filtered (file, "(r%d): ", regnum);
f0ef6b29 4381 else
e11c53d2 4382 fprintf_filtered (file, ": ");
f0ef6b29 4383
72a155b4 4384 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
6d82d43b 4385 offset =
72a155b4 4386 register_size (gdbarch, regnum) - register_size (gdbarch, regnum);
f0ef6b29
KB
4387 else
4388 offset = 0;
4389
6d82d43b 4390 print_scalar_formatted (raw_buffer + offset,
7b9ee6a8 4391 register_type (gdbarch, regnum), 'x', 0,
6d82d43b 4392 file);
c906108c
SS
4393}
4394
f0ef6b29
KB
4395/* Replacement for generic do_registers_info.
4396 Print regs in pretty columns. */
4397
4398static int
e11c53d2
AC
4399print_fp_register_row (struct ui_file *file, struct frame_info *frame,
4400 int regnum)
f0ef6b29 4401{
e11c53d2
AC
4402 fprintf_filtered (file, " ");
4403 mips_print_fp_register (file, frame, regnum);
4404 fprintf_filtered (file, "\n");
f0ef6b29
KB
4405 return regnum + 1;
4406}
4407
4408
c906108c
SS
4409/* Print a row's worth of GP (int) registers, with name labels above */
4410
4411static int
e11c53d2 4412print_gp_register_row (struct ui_file *file, struct frame_info *frame,
a4b8ebc8 4413 int start_regnum)
c906108c 4414{
a4b8ebc8 4415 struct gdbarch *gdbarch = get_frame_arch (frame);
c906108c 4416 /* do values for GP (int) regs */
47a35522 4417 gdb_byte raw_buffer[MAX_REGISTER_SIZE];
d5ac5a39 4418 int ncols = (mips_abi_regsize (gdbarch) == 8 ? 4 : 8); /* display cols per row */
c906108c 4419 int col, byte;
a4b8ebc8 4420 int regnum;
c906108c
SS
4421
4422 /* For GP registers, we print a separate row of names above the vals */
a4b8ebc8 4423 for (col = 0, regnum = start_regnum;
72a155b4
UW
4424 col < ncols && regnum < gdbarch_num_regs (gdbarch)
4425 + gdbarch_num_pseudo_regs (gdbarch);
f57d151a 4426 regnum++)
c906108c 4427 {
72a155b4 4428 if (*gdbarch_register_name (gdbarch, regnum) == '\0')
c5aa993b 4429 continue; /* unused register */
7b9ee6a8 4430 if (TYPE_CODE (register_type (gdbarch, regnum)) ==
6d82d43b 4431 TYPE_CODE_FLT)
c5aa993b 4432 break; /* end the row: reached FP register */
0cc93a06 4433 /* Large registers are handled separately. */
72a155b4 4434 if (register_size (gdbarch, regnum) > mips_abi_regsize (gdbarch))
0cc93a06
DJ
4435 {
4436 if (col > 0)
4437 break; /* End the row before this register. */
4438
4439 /* Print this register on a row by itself. */
4440 mips_print_register (file, frame, regnum);
4441 fprintf_filtered (file, "\n");
4442 return regnum + 1;
4443 }
d05f6826
DJ
4444 if (col == 0)
4445 fprintf_filtered (file, " ");
6d82d43b 4446 fprintf_filtered (file,
72a155b4
UW
4447 mips_abi_regsize (gdbarch) == 8 ? "%17s" : "%9s",
4448 gdbarch_register_name (gdbarch, regnum));
c906108c
SS
4449 col++;
4450 }
d05f6826
DJ
4451
4452 if (col == 0)
4453 return regnum;
4454
a4b8ebc8 4455 /* print the R0 to R31 names */
72a155b4 4456 if ((start_regnum % gdbarch_num_regs (gdbarch)) < MIPS_NUMREGS)
f57d151a 4457 fprintf_filtered (file, "\n R%-4d",
72a155b4 4458 start_regnum % gdbarch_num_regs (gdbarch));
20e6603c
AC
4459 else
4460 fprintf_filtered (file, "\n ");
c906108c 4461
c906108c 4462 /* now print the values in hex, 4 or 8 to the row */
a4b8ebc8 4463 for (col = 0, regnum = start_regnum;
72a155b4
UW
4464 col < ncols && regnum < gdbarch_num_regs (gdbarch)
4465 + gdbarch_num_pseudo_regs (gdbarch);
f57d151a 4466 regnum++)
c906108c 4467 {
72a155b4 4468 if (*gdbarch_register_name (gdbarch, regnum) == '\0')
c5aa993b 4469 continue; /* unused register */
7b9ee6a8 4470 if (TYPE_CODE (register_type (gdbarch, regnum)) ==
6d82d43b 4471 TYPE_CODE_FLT)
c5aa993b 4472 break; /* end row: reached FP register */
72a155b4 4473 if (register_size (gdbarch, regnum) > mips_abi_regsize (gdbarch))
0cc93a06
DJ
4474 break; /* End row: large register. */
4475
c906108c 4476 /* OK: get the data in raw format. */
e11c53d2 4477 if (!frame_register_read (frame, regnum, raw_buffer))
c9f4d572 4478 error (_("can't read register %d (%s)"),
72a155b4 4479 regnum, gdbarch_register_name (gdbarch, regnum));
c906108c 4480 /* pad small registers */
4246e332 4481 for (byte = 0;
72a155b4
UW
4482 byte < (mips_abi_regsize (gdbarch)
4483 - register_size (gdbarch, regnum)); byte++)
c906108c
SS
4484 printf_filtered (" ");
4485 /* Now print the register value in hex, endian order. */
72a155b4 4486 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
6d82d43b 4487 for (byte =
72a155b4
UW
4488 register_size (gdbarch, regnum) - register_size (gdbarch, regnum);
4489 byte < register_size (gdbarch, regnum); byte++)
47a35522 4490 fprintf_filtered (file, "%02x", raw_buffer[byte]);
c906108c 4491 else
72a155b4 4492 for (byte = register_size (gdbarch, regnum) - 1;
6d82d43b 4493 byte >= 0; byte--)
47a35522 4494 fprintf_filtered (file, "%02x", raw_buffer[byte]);
e11c53d2 4495 fprintf_filtered (file, " ");
c906108c
SS
4496 col++;
4497 }
c5aa993b 4498 if (col > 0) /* ie. if we actually printed anything... */
e11c53d2 4499 fprintf_filtered (file, "\n");
c906108c
SS
4500
4501 return regnum;
4502}
4503
4504/* MIPS_DO_REGISTERS_INFO(): called by "info register" command */
4505
bf1f5b4c 4506static void
e11c53d2
AC
4507mips_print_registers_info (struct gdbarch *gdbarch, struct ui_file *file,
4508 struct frame_info *frame, int regnum, int all)
c906108c 4509{
c5aa993b 4510 if (regnum != -1) /* do one specified register */
c906108c 4511 {
72a155b4
UW
4512 gdb_assert (regnum >= gdbarch_num_regs (gdbarch));
4513 if (*(gdbarch_register_name (gdbarch, regnum)) == '\0')
8a3fe4f8 4514 error (_("Not a valid register for the current processor type"));
c906108c 4515
0cc93a06 4516 mips_print_register (file, frame, regnum);
e11c53d2 4517 fprintf_filtered (file, "\n");
c906108c 4518 }
c5aa993b
JM
4519 else
4520 /* do all (or most) registers */
c906108c 4521 {
72a155b4
UW
4522 regnum = gdbarch_num_regs (gdbarch);
4523 while (regnum < gdbarch_num_regs (gdbarch)
4524 + gdbarch_num_pseudo_regs (gdbarch))
c906108c 4525 {
7b9ee6a8 4526 if (TYPE_CODE (register_type (gdbarch, regnum)) ==
6d82d43b 4527 TYPE_CODE_FLT)
e11c53d2
AC
4528 {
4529 if (all) /* true for "INFO ALL-REGISTERS" command */
4530 regnum = print_fp_register_row (file, frame, regnum);
4531 else
4532 regnum += MIPS_NUMREGS; /* skip floating point regs */
4533 }
c906108c 4534 else
e11c53d2 4535 regnum = print_gp_register_row (file, frame, regnum);
c906108c
SS
4536 }
4537 }
4538}
4539
c906108c
SS
4540/* Is this a branch with a delay slot? */
4541
c906108c 4542static int
acdb74a0 4543is_delayed (unsigned long insn)
c906108c
SS
4544{
4545 int i;
4546 for (i = 0; i < NUMOPCODES; ++i)
4547 if (mips_opcodes[i].pinfo != INSN_MACRO
4548 && (insn & mips_opcodes[i].mask) == mips_opcodes[i].match)
4549 break;
4550 return (i < NUMOPCODES
4551 && (mips_opcodes[i].pinfo & (INSN_UNCOND_BRANCH_DELAY
4552 | INSN_COND_BRANCH_DELAY
4553 | INSN_COND_BRANCH_LIKELY)));
4554}
4555
4556int
3352ef37
AC
4557mips_single_step_through_delay (struct gdbarch *gdbarch,
4558 struct frame_info *frame)
c906108c 4559{
3352ef37 4560 CORE_ADDR pc = get_frame_pc (frame);
47a35522 4561 gdb_byte buf[MIPS_INSN32_SIZE];
c906108c
SS
4562
4563 /* There is no branch delay slot on MIPS16. */
0fe7e7c8 4564 if (mips_pc_is_mips16 (pc))
c906108c
SS
4565 return 0;
4566
06648491
MK
4567 if (!breakpoint_here_p (pc + 4))
4568 return 0;
4569
3352ef37
AC
4570 if (!safe_frame_unwind_memory (frame, pc, buf, sizeof buf))
4571 /* If error reading memory, guess that it is not a delayed
4572 branch. */
c906108c 4573 return 0;
4c7d22cb 4574 return is_delayed (extract_unsigned_integer (buf, sizeof buf));
c906108c
SS
4575}
4576
6d82d43b
AC
4577/* To skip prologues, I use this predicate. Returns either PC itself
4578 if the code at PC does not look like a function prologue; otherwise
4579 returns an address that (if we're lucky) follows the prologue. If
4580 LENIENT, then we must skip everything which is involved in setting
4581 up the frame (it's OK to skip more, just so long as we don't skip
4582 anything which might clobber the registers which are being saved.
4583 We must skip more in the case where part of the prologue is in the
4584 delay slot of a non-prologue instruction). */
4585
4586static CORE_ADDR
6093d2eb 4587mips_skip_prologue (struct gdbarch *gdbarch, CORE_ADDR pc)
6d82d43b 4588{
8b622e6a
AC
4589 CORE_ADDR limit_pc;
4590 CORE_ADDR func_addr;
4591
6d82d43b
AC
4592 /* See if we can determine the end of the prologue via the symbol table.
4593 If so, then return either PC, or the PC after the prologue, whichever
4594 is greater. */
8b622e6a
AC
4595 if (find_pc_partial_function (pc, NULL, &func_addr, NULL))
4596 {
4597 CORE_ADDR post_prologue_pc = skip_prologue_using_sal (func_addr);
4598 if (post_prologue_pc != 0)
4599 return max (pc, post_prologue_pc);
4600 }
6d82d43b
AC
4601
4602 /* Can't determine prologue from the symbol table, need to examine
4603 instructions. */
4604
98b4dd94
JB
4605 /* Find an upper limit on the function prologue using the debug
4606 information. If the debug information could not be used to provide
4607 that bound, then use an arbitrary large number as the upper bound. */
4608 limit_pc = skip_prologue_using_sal (pc);
4609 if (limit_pc == 0)
4610 limit_pc = pc + 100; /* Magic. */
4611
0fe7e7c8 4612 if (mips_pc_is_mips16 (pc))
a65bbe44 4613 return mips16_scan_prologue (pc, limit_pc, NULL, NULL);
6d82d43b 4614 else
a65bbe44 4615 return mips32_scan_prologue (pc, limit_pc, NULL, NULL);
88658117
AC
4616}
4617
97ab0fdd
MR
4618/* Check whether the PC is in a function epilogue (32-bit version).
4619 This is a helper function for mips_in_function_epilogue_p. */
4620static int
4621mips32_in_function_epilogue_p (CORE_ADDR pc)
4622{
4623 CORE_ADDR func_addr = 0, func_end = 0;
4624
4625 if (find_pc_partial_function (pc, NULL, &func_addr, &func_end))
4626 {
4627 /* The MIPS epilogue is max. 12 bytes long. */
4628 CORE_ADDR addr = func_end - 12;
4629
4630 if (addr < func_addr + 4)
4631 addr = func_addr + 4;
4632 if (pc < addr)
4633 return 0;
4634
4635 for (; pc < func_end; pc += MIPS_INSN32_SIZE)
4636 {
4637 unsigned long high_word;
4638 unsigned long inst;
4639
4640 inst = mips_fetch_instruction (pc);
4641 high_word = (inst >> 16) & 0xffff;
4642
4643 if (high_word != 0x27bd /* addiu $sp,$sp,offset */
4644 && high_word != 0x67bd /* daddiu $sp,$sp,offset */
4645 && inst != 0x03e00008 /* jr $ra */
4646 && inst != 0x00000000) /* nop */
4647 return 0;
4648 }
4649
4650 return 1;
4651 }
4652
4653 return 0;
4654}
4655
4656/* Check whether the PC is in a function epilogue (16-bit version).
4657 This is a helper function for mips_in_function_epilogue_p. */
4658static int
4659mips16_in_function_epilogue_p (CORE_ADDR pc)
4660{
4661 CORE_ADDR func_addr = 0, func_end = 0;
4662
4663 if (find_pc_partial_function (pc, NULL, &func_addr, &func_end))
4664 {
4665 /* The MIPS epilogue is max. 12 bytes long. */
4666 CORE_ADDR addr = func_end - 12;
4667
4668 if (addr < func_addr + 4)
4669 addr = func_addr + 4;
4670 if (pc < addr)
4671 return 0;
4672
4673 for (; pc < func_end; pc += MIPS_INSN16_SIZE)
4674 {
4675 unsigned short inst;
4676
4677 inst = mips_fetch_instruction (pc);
4678
4679 if ((inst & 0xf800) == 0xf000) /* extend */
4680 continue;
4681
4682 if (inst != 0x6300 /* addiu $sp,offset */
4683 && inst != 0xfb00 /* daddiu $sp,$sp,offset */
4684 && inst != 0xe820 /* jr $ra */
4685 && inst != 0xe8a0 /* jrc $ra */
4686 && inst != 0x6500) /* nop */
4687 return 0;
4688 }
4689
4690 return 1;
4691 }
4692
4693 return 0;
4694}
4695
4696/* The epilogue is defined here as the area at the end of a function,
4697 after an instruction which destroys the function's stack frame. */
4698static int
4699mips_in_function_epilogue_p (struct gdbarch *gdbarch, CORE_ADDR pc)
4700{
4701 if (mips_pc_is_mips16 (pc))
4702 return mips16_in_function_epilogue_p (pc);
4703 else
4704 return mips32_in_function_epilogue_p (pc);
4705}
4706
a5ea2558
AC
4707/* Root of all "set mips "/"show mips " commands. This will eventually be
4708 used for all MIPS-specific commands. */
4709
a5ea2558 4710static void
acdb74a0 4711show_mips_command (char *args, int from_tty)
a5ea2558
AC
4712{
4713 help_list (showmipscmdlist, "show mips ", all_commands, gdb_stdout);
4714}
4715
a5ea2558 4716static void
acdb74a0 4717set_mips_command (char *args, int from_tty)
a5ea2558 4718{
6d82d43b
AC
4719 printf_unfiltered
4720 ("\"set mips\" must be followed by an appropriate subcommand.\n");
a5ea2558
AC
4721 help_list (setmipscmdlist, "set mips ", all_commands, gdb_stdout);
4722}
4723
c906108c
SS
4724/* Commands to show/set the MIPS FPU type. */
4725
c906108c 4726static void
acdb74a0 4727show_mipsfpu_command (char *args, int from_tty)
c906108c 4728{
c906108c 4729 char *fpu;
6ca0852e
UW
4730
4731 if (gdbarch_bfd_arch_info (current_gdbarch)->arch != bfd_arch_mips)
4732 {
4733 printf_unfiltered
4734 ("The MIPS floating-point coprocessor is unknown "
4735 "because the current architecture is not MIPS.\n");
4736 return;
4737 }
4738
c906108c
SS
4739 switch (MIPS_FPU_TYPE)
4740 {
4741 case MIPS_FPU_SINGLE:
4742 fpu = "single-precision";
4743 break;
4744 case MIPS_FPU_DOUBLE:
4745 fpu = "double-precision";
4746 break;
4747 case MIPS_FPU_NONE:
4748 fpu = "absent (none)";
4749 break;
93d56215 4750 default:
e2e0b3e5 4751 internal_error (__FILE__, __LINE__, _("bad switch"));
c906108c
SS
4752 }
4753 if (mips_fpu_type_auto)
6d82d43b
AC
4754 printf_unfiltered
4755 ("The MIPS floating-point coprocessor is set automatically (currently %s)\n",
4756 fpu);
c906108c 4757 else
6d82d43b
AC
4758 printf_unfiltered
4759 ("The MIPS floating-point coprocessor is assumed to be %s\n", fpu);
c906108c
SS
4760}
4761
4762
c906108c 4763static void
acdb74a0 4764set_mipsfpu_command (char *args, int from_tty)
c906108c 4765{
6d82d43b
AC
4766 printf_unfiltered
4767 ("\"set mipsfpu\" must be followed by \"double\", \"single\",\"none\" or \"auto\".\n");
c906108c
SS
4768 show_mipsfpu_command (args, from_tty);
4769}
4770
c906108c 4771static void
acdb74a0 4772set_mipsfpu_single_command (char *args, int from_tty)
c906108c 4773{
8d5838b5
AC
4774 struct gdbarch_info info;
4775 gdbarch_info_init (&info);
c906108c
SS
4776 mips_fpu_type = MIPS_FPU_SINGLE;
4777 mips_fpu_type_auto = 0;
8d5838b5
AC
4778 /* FIXME: cagney/2003-11-15: Should be setting a field in "info"
4779 instead of relying on globals. Doing that would let generic code
4780 handle the search for this specific architecture. */
4781 if (!gdbarch_update_p (info))
e2e0b3e5 4782 internal_error (__FILE__, __LINE__, _("set mipsfpu failed"));
c906108c
SS
4783}
4784
c906108c 4785static void
acdb74a0 4786set_mipsfpu_double_command (char *args, int from_tty)
c906108c 4787{
8d5838b5
AC
4788 struct gdbarch_info info;
4789 gdbarch_info_init (&info);
c906108c
SS
4790 mips_fpu_type = MIPS_FPU_DOUBLE;
4791 mips_fpu_type_auto = 0;
8d5838b5
AC
4792 /* FIXME: cagney/2003-11-15: Should be setting a field in "info"
4793 instead of relying on globals. Doing that would let generic code
4794 handle the search for this specific architecture. */
4795 if (!gdbarch_update_p (info))
e2e0b3e5 4796 internal_error (__FILE__, __LINE__, _("set mipsfpu failed"));
c906108c
SS
4797}
4798
c906108c 4799static void
acdb74a0 4800set_mipsfpu_none_command (char *args, int from_tty)
c906108c 4801{
8d5838b5
AC
4802 struct gdbarch_info info;
4803 gdbarch_info_init (&info);
c906108c
SS
4804 mips_fpu_type = MIPS_FPU_NONE;
4805 mips_fpu_type_auto = 0;
8d5838b5
AC
4806 /* FIXME: cagney/2003-11-15: Should be setting a field in "info"
4807 instead of relying on globals. Doing that would let generic code
4808 handle the search for this specific architecture. */
4809 if (!gdbarch_update_p (info))
e2e0b3e5 4810 internal_error (__FILE__, __LINE__, _("set mipsfpu failed"));
c906108c
SS
4811}
4812
c906108c 4813static void
acdb74a0 4814set_mipsfpu_auto_command (char *args, int from_tty)
c906108c
SS
4815{
4816 mips_fpu_type_auto = 1;
4817}
4818
c906108c 4819/* Attempt to identify the particular processor model by reading the
691c0433
AC
4820 processor id. NOTE: cagney/2003-11-15: Firstly it isn't clear that
4821 the relevant processor still exists (it dates back to '94) and
4822 secondly this is not the way to do this. The processor type should
4823 be set by forcing an architecture change. */
c906108c 4824
691c0433
AC
4825void
4826deprecated_mips_set_processor_regs_hack (void)
c906108c 4827{
691c0433 4828 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
a9614958 4829 ULONGEST prid;
c906108c 4830
594f7785 4831 regcache_cooked_read_unsigned (get_current_regcache (),
a9614958 4832 MIPS_PRID_REGNUM, &prid);
c906108c 4833 if ((prid & ~0xf) == 0x700)
691c0433 4834 tdep->mips_processor_reg_names = mips_r3041_reg_names;
c906108c
SS
4835}
4836
4837/* Just like reinit_frame_cache, but with the right arguments to be
4838 callable as an sfunc. */
4839
4840static void
acdb74a0
AC
4841reinit_frame_cache_sfunc (char *args, int from_tty,
4842 struct cmd_list_element *c)
c906108c
SS
4843{
4844 reinit_frame_cache ();
4845}
4846
a89aa300
AC
4847static int
4848gdb_print_insn_mips (bfd_vma memaddr, struct disassemble_info *info)
c906108c 4849{
e5ab0dce 4850 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
c906108c 4851
d31431ed
AC
4852 /* FIXME: cagney/2003-06-26: Is this even necessary? The
4853 disassembler needs to be able to locally determine the ISA, and
4854 not rely on GDB. Otherwize the stand-alone 'objdump -d' will not
4855 work. */
ec4045ea
AC
4856 if (mips_pc_is_mips16 (memaddr))
4857 info->mach = bfd_mach_mips16;
c906108c
SS
4858
4859 /* Round down the instruction address to the appropriate boundary. */
65c11066 4860 memaddr &= (info->mach == bfd_mach_mips16 ? ~1 : ~3);
c5aa993b 4861
e5ab0dce 4862 /* Set the disassembler options. */
6d82d43b 4863 if (tdep->mips_abi == MIPS_ABI_N32 || tdep->mips_abi == MIPS_ABI_N64)
e5ab0dce
AC
4864 {
4865 /* Set up the disassembler info, so that we get the right
6d82d43b 4866 register names from libopcodes. */
e5ab0dce
AC
4867 if (tdep->mips_abi == MIPS_ABI_N32)
4868 info->disassembler_options = "gpr-names=n32";
4869 else
4870 info->disassembler_options = "gpr-names=64";
4871 info->flavour = bfd_target_elf_flavour;
4872 }
4873 else
4874 /* This string is not recognized explicitly by the disassembler,
4875 but it tells the disassembler to not try to guess the ABI from
4876 the bfd elf headers, such that, if the user overrides the ABI
4877 of a program linked as NewABI, the disassembly will follow the
4878 register naming conventions specified by the user. */
4879 info->disassembler_options = "gpr-names=32";
4880
c906108c 4881 /* Call the appropriate disassembler based on the target endian-ness. */
40887e1a 4882 if (info->endian == BFD_ENDIAN_BIG)
c906108c
SS
4883 return print_insn_big_mips (memaddr, info);
4884 else
4885 return print_insn_little_mips (memaddr, info);
4886}
4887
3b3b875c
UW
4888/* This function implements gdbarch_breakpoint_from_pc. It uses the program
4889 counter value to determine whether a 16- or 32-bit breakpoint should be used.
4890 It returns a pointer to a string of bytes that encode a breakpoint
4891 instruction, stores the length of the string to *lenptr, and adjusts pc (if
4892 necessary) to point to the actual memory location where the breakpoint
4893 should be inserted. */
c906108c 4894
47a35522 4895static const gdb_byte *
67d57894 4896mips_breakpoint_from_pc (struct gdbarch *gdbarch, CORE_ADDR *pcptr, int *lenptr)
c906108c 4897{
67d57894 4898 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
c906108c 4899 {
0fe7e7c8 4900 if (mips_pc_is_mips16 (*pcptr))
c906108c 4901 {
47a35522 4902 static gdb_byte mips16_big_breakpoint[] = { 0xe8, 0xa5 };
95404a3e 4903 *pcptr = unmake_mips16_addr (*pcptr);
c5aa993b 4904 *lenptr = sizeof (mips16_big_breakpoint);
c906108c
SS
4905 return mips16_big_breakpoint;
4906 }
4907 else
4908 {
aaab4dba
AC
4909 /* The IDT board uses an unusual breakpoint value, and
4910 sometimes gets confused when it sees the usual MIPS
4911 breakpoint instruction. */
47a35522
MK
4912 static gdb_byte big_breakpoint[] = { 0, 0x5, 0, 0xd };
4913 static gdb_byte pmon_big_breakpoint[] = { 0, 0, 0, 0xd };
4914 static gdb_byte idt_big_breakpoint[] = { 0, 0, 0x0a, 0xd };
c906108c 4915
c5aa993b 4916 *lenptr = sizeof (big_breakpoint);
c906108c
SS
4917
4918 if (strcmp (target_shortname, "mips") == 0)
4919 return idt_big_breakpoint;
4920 else if (strcmp (target_shortname, "ddb") == 0
4921 || strcmp (target_shortname, "pmon") == 0
4922 || strcmp (target_shortname, "lsi") == 0)
4923 return pmon_big_breakpoint;
4924 else
4925 return big_breakpoint;
4926 }
4927 }
4928 else
4929 {
0fe7e7c8 4930 if (mips_pc_is_mips16 (*pcptr))
c906108c 4931 {
47a35522 4932 static gdb_byte mips16_little_breakpoint[] = { 0xa5, 0xe8 };
95404a3e 4933 *pcptr = unmake_mips16_addr (*pcptr);
c5aa993b 4934 *lenptr = sizeof (mips16_little_breakpoint);
c906108c
SS
4935 return mips16_little_breakpoint;
4936 }
4937 else
4938 {
47a35522
MK
4939 static gdb_byte little_breakpoint[] = { 0xd, 0, 0x5, 0 };
4940 static gdb_byte pmon_little_breakpoint[] = { 0xd, 0, 0, 0 };
4941 static gdb_byte idt_little_breakpoint[] = { 0xd, 0x0a, 0, 0 };
c906108c 4942
c5aa993b 4943 *lenptr = sizeof (little_breakpoint);
c906108c
SS
4944
4945 if (strcmp (target_shortname, "mips") == 0)
4946 return idt_little_breakpoint;
4947 else if (strcmp (target_shortname, "ddb") == 0
4948 || strcmp (target_shortname, "pmon") == 0
4949 || strcmp (target_shortname, "lsi") == 0)
4950 return pmon_little_breakpoint;
4951 else
4952 return little_breakpoint;
4953 }
4954 }
4955}
4956
4957/* If PC is in a mips16 call or return stub, return the address of the target
4958 PC, which is either the callee or the caller. There are several
4959 cases which must be handled:
4960
4961 * If the PC is in __mips16_ret_{d,s}f, this is a return stub and the
c5aa993b 4962 target PC is in $31 ($ra).
c906108c 4963 * If the PC is in __mips16_call_stub_{1..10}, this is a call stub
c5aa993b 4964 and the target PC is in $2.
c906108c 4965 * If the PC at the start of __mips16_call_stub_{s,d}f_{0..10}, i.e.
c5aa993b
JM
4966 before the jal instruction, this is effectively a call stub
4967 and the the target PC is in $2. Otherwise this is effectively
4968 a return stub and the target PC is in $18.
c906108c
SS
4969
4970 See the source code for the stubs in gcc/config/mips/mips16.S for
e7d6a6d2 4971 gory details. */
c906108c 4972
757a7cc6 4973static CORE_ADDR
52f729a7 4974mips_skip_trampoline_code (struct frame_info *frame, CORE_ADDR pc)
c906108c
SS
4975{
4976 char *name;
4977 CORE_ADDR start_addr;
4978
4979 /* Find the starting address and name of the function containing the PC. */
4980 if (find_pc_partial_function (pc, &name, &start_addr, NULL) == 0)
4981 return 0;
4982
4983 /* If the PC is in __mips16_ret_{d,s}f, this is a return stub and the
4984 target PC is in $31 ($ra). */
4985 if (strcmp (name, "__mips16_ret_sf") == 0
4986 || strcmp (name, "__mips16_ret_df") == 0)
52f729a7 4987 return get_frame_register_signed (frame, MIPS_RA_REGNUM);
c906108c
SS
4988
4989 if (strncmp (name, "__mips16_call_stub_", 19) == 0)
4990 {
4991 /* If the PC is in __mips16_call_stub_{1..10}, this is a call stub
4992 and the target PC is in $2. */
4993 if (name[19] >= '0' && name[19] <= '9')
52f729a7 4994 return get_frame_register_signed (frame, 2);
c906108c
SS
4995
4996 /* If the PC at the start of __mips16_call_stub_{s,d}f_{0..10}, i.e.
c5aa993b
JM
4997 before the jal instruction, this is effectively a call stub
4998 and the the target PC is in $2. Otherwise this is effectively
4999 a return stub and the target PC is in $18. */
c906108c
SS
5000 else if (name[19] == 's' || name[19] == 'd')
5001 {
5002 if (pc == start_addr)
5003 {
5004 /* Check if the target of the stub is a compiler-generated
c5aa993b
JM
5005 stub. Such a stub for a function bar might have a name
5006 like __fn_stub_bar, and might look like this:
5007 mfc1 $4,$f13
5008 mfc1 $5,$f12
5009 mfc1 $6,$f15
5010 mfc1 $7,$f14
5011 la $1,bar (becomes a lui/addiu pair)
5012 jr $1
5013 So scan down to the lui/addi and extract the target
5014 address from those two instructions. */
c906108c 5015
52f729a7 5016 CORE_ADDR target_pc = get_frame_register_signed (frame, 2);
d37cca3d 5017 ULONGEST inst;
c906108c
SS
5018 int i;
5019
5020 /* See if the name of the target function is __fn_stub_*. */
6d82d43b
AC
5021 if (find_pc_partial_function (target_pc, &name, NULL, NULL) ==
5022 0)
c906108c
SS
5023 return target_pc;
5024 if (strncmp (name, "__fn_stub_", 10) != 0
5025 && strcmp (name, "etext") != 0
5026 && strcmp (name, "_etext") != 0)
5027 return target_pc;
5028
5029 /* Scan through this _fn_stub_ code for the lui/addiu pair.
c5aa993b
JM
5030 The limit on the search is arbitrarily set to 20
5031 instructions. FIXME. */
95ac2dcf 5032 for (i = 0, pc = 0; i < 20; i++, target_pc += MIPS_INSN32_SIZE)
c906108c 5033 {
c5aa993b
JM
5034 inst = mips_fetch_instruction (target_pc);
5035 if ((inst & 0xffff0000) == 0x3c010000) /* lui $at */
5036 pc = (inst << 16) & 0xffff0000; /* high word */
5037 else if ((inst & 0xffff0000) == 0x24210000) /* addiu $at */
5038 return pc | (inst & 0xffff); /* low word */
c906108c
SS
5039 }
5040
5041 /* Couldn't find the lui/addui pair, so return stub address. */
5042 return target_pc;
5043 }
5044 else
5045 /* This is the 'return' part of a call stub. The return
5046 address is in $r18. */
52f729a7 5047 return get_frame_register_signed (frame, 18);
c906108c
SS
5048 }
5049 }
c5aa993b 5050 return 0; /* not a stub */
c906108c
SS
5051}
5052
a4b8ebc8 5053/* Convert a dbx stab register number (from `r' declaration) to a GDB
f57d151a 5054 [1 * gdbarch_num_regs .. 2 * gdbarch_num_regs) REGNUM. */
88c72b7d
AC
5055
5056static int
d3f73121 5057mips_stab_reg_to_regnum (struct gdbarch *gdbarch, int num)
88c72b7d 5058{
a4b8ebc8 5059 int regnum;
2f38ef89 5060 if (num >= 0 && num < 32)
a4b8ebc8 5061 regnum = num;
2f38ef89 5062 else if (num >= 38 && num < 70)
d3f73121 5063 regnum = num + mips_regnum (gdbarch)->fp0 - 38;
040b99fd 5064 else if (num == 70)
d3f73121 5065 regnum = mips_regnum (gdbarch)->hi;
040b99fd 5066 else if (num == 71)
d3f73121 5067 regnum = mips_regnum (gdbarch)->lo;
2f38ef89 5068 else
a4b8ebc8
AC
5069 /* This will hopefully (eventually) provoke a warning. Should
5070 we be calling complaint() here? */
d3f73121
MD
5071 return gdbarch_num_regs (gdbarch) + gdbarch_num_pseudo_regs (gdbarch);
5072 return gdbarch_num_regs (gdbarch) + regnum;
88c72b7d
AC
5073}
5074
2f38ef89 5075
a4b8ebc8 5076/* Convert a dwarf, dwarf2, or ecoff register number to a GDB [1 *
f57d151a 5077 gdbarch_num_regs .. 2 * gdbarch_num_regs) REGNUM. */
88c72b7d
AC
5078
5079static int
d3f73121 5080mips_dwarf_dwarf2_ecoff_reg_to_regnum (struct gdbarch *gdbarch, int num)
88c72b7d 5081{
a4b8ebc8 5082 int regnum;
2f38ef89 5083 if (num >= 0 && num < 32)
a4b8ebc8 5084 regnum = num;
2f38ef89 5085 else if (num >= 32 && num < 64)
d3f73121 5086 regnum = num + mips_regnum (gdbarch)->fp0 - 32;
040b99fd 5087 else if (num == 64)
d3f73121 5088 regnum = mips_regnum (gdbarch)->hi;
040b99fd 5089 else if (num == 65)
d3f73121 5090 regnum = mips_regnum (gdbarch)->lo;
2f38ef89 5091 else
a4b8ebc8
AC
5092 /* This will hopefully (eventually) provoke a warning. Should we
5093 be calling complaint() here? */
d3f73121
MD
5094 return gdbarch_num_regs (gdbarch) + gdbarch_num_pseudo_regs (gdbarch);
5095 return gdbarch_num_regs (gdbarch) + regnum;
a4b8ebc8
AC
5096}
5097
5098static int
e7faf938 5099mips_register_sim_regno (struct gdbarch *gdbarch, int regnum)
a4b8ebc8
AC
5100{
5101 /* Only makes sense to supply raw registers. */
e7faf938 5102 gdb_assert (regnum >= 0 && regnum < gdbarch_num_regs (gdbarch));
a4b8ebc8
AC
5103 /* FIXME: cagney/2002-05-13: Need to look at the pseudo register to
5104 decide if it is valid. Should instead define a standard sim/gdb
5105 register numbering scheme. */
e7faf938
MD
5106 if (gdbarch_register_name (gdbarch,
5107 gdbarch_num_regs (gdbarch) + regnum) != NULL
5108 && gdbarch_register_name (gdbarch,
5109 gdbarch_num_regs (gdbarch) + regnum)[0] != '\0')
a4b8ebc8
AC
5110 return regnum;
5111 else
6d82d43b 5112 return LEGACY_SIM_REGNO_IGNORE;
88c72b7d
AC
5113}
5114
2f38ef89 5115
4844f454
CV
5116/* Convert an integer into an address. Extracting the value signed
5117 guarantees a correctly sign extended address. */
fc0c74b1
AC
5118
5119static CORE_ADDR
79dd2d24 5120mips_integer_to_address (struct gdbarch *gdbarch,
870cd05e 5121 struct type *type, const gdb_byte *buf)
fc0c74b1 5122{
4844f454 5123 return (CORE_ADDR) extract_signed_integer (buf, TYPE_LENGTH (type));
fc0c74b1
AC
5124}
5125
82e91389
DJ
5126/* Dummy virtual frame pointer method. This is no more or less accurate
5127 than most other architectures; we just need to be explicit about it,
5128 because the pseudo-register gdbarch_sp_regnum will otherwise lead to
5129 an assertion failure. */
5130
5131static void
a54fba4c
MD
5132mips_virtual_frame_pointer (struct gdbarch *gdbarch,
5133 CORE_ADDR pc, int *reg, LONGEST *offset)
82e91389
DJ
5134{
5135 *reg = MIPS_SP_REGNUM;
5136 *offset = 0;
5137}
5138
caaa3122
DJ
5139static void
5140mips_find_abi_section (bfd *abfd, asection *sect, void *obj)
5141{
5142 enum mips_abi *abip = (enum mips_abi *) obj;
5143 const char *name = bfd_get_section_name (abfd, sect);
5144
5145 if (*abip != MIPS_ABI_UNKNOWN)
5146 return;
5147
5148 if (strncmp (name, ".mdebug.", 8) != 0)
5149 return;
5150
5151 if (strcmp (name, ".mdebug.abi32") == 0)
5152 *abip = MIPS_ABI_O32;
5153 else if (strcmp (name, ".mdebug.abiN32") == 0)
5154 *abip = MIPS_ABI_N32;
62a49b2c 5155 else if (strcmp (name, ".mdebug.abi64") == 0)
e3bddbfa 5156 *abip = MIPS_ABI_N64;
caaa3122
DJ
5157 else if (strcmp (name, ".mdebug.abiO64") == 0)
5158 *abip = MIPS_ABI_O64;
5159 else if (strcmp (name, ".mdebug.eabi32") == 0)
5160 *abip = MIPS_ABI_EABI32;
5161 else if (strcmp (name, ".mdebug.eabi64") == 0)
5162 *abip = MIPS_ABI_EABI64;
5163 else
8a3fe4f8 5164 warning (_("unsupported ABI %s."), name + 8);
caaa3122
DJ
5165}
5166
22e47e37
FF
5167static void
5168mips_find_long_section (bfd *abfd, asection *sect, void *obj)
5169{
5170 int *lbp = (int *) obj;
5171 const char *name = bfd_get_section_name (abfd, sect);
5172
5173 if (strncmp (name, ".gcc_compiled_long32", 20) == 0)
5174 *lbp = 32;
5175 else if (strncmp (name, ".gcc_compiled_long64", 20) == 0)
5176 *lbp = 64;
5177 else if (strncmp (name, ".gcc_compiled_long", 18) == 0)
5178 warning (_("unrecognized .gcc_compiled_longXX"));
5179}
5180
2e4ebe70
DJ
5181static enum mips_abi
5182global_mips_abi (void)
5183{
5184 int i;
5185
5186 for (i = 0; mips_abi_strings[i] != NULL; i++)
5187 if (mips_abi_strings[i] == mips_abi_string)
5188 return (enum mips_abi) i;
5189
e2e0b3e5 5190 internal_error (__FILE__, __LINE__, _("unknown ABI string"));
2e4ebe70
DJ
5191}
5192
29709017
DJ
5193static void
5194mips_register_g_packet_guesses (struct gdbarch *gdbarch)
5195{
29709017
DJ
5196 /* If the size matches the set of 32-bit or 64-bit integer registers,
5197 assume that's what we've got. */
4eb0ad19
DJ
5198 register_remote_g_packet_guess (gdbarch, 38 * 4, mips_tdesc_gp32);
5199 register_remote_g_packet_guess (gdbarch, 38 * 8, mips_tdesc_gp64);
29709017
DJ
5200
5201 /* If the size matches the full set of registers GDB traditionally
5202 knows about, including floating point, for either 32-bit or
5203 64-bit, assume that's what we've got. */
4eb0ad19
DJ
5204 register_remote_g_packet_guess (gdbarch, 90 * 4, mips_tdesc_gp32);
5205 register_remote_g_packet_guess (gdbarch, 90 * 8, mips_tdesc_gp64);
29709017
DJ
5206
5207 /* Otherwise we don't have a useful guess. */
5208}
5209
f8b73d13
DJ
5210static struct value *
5211value_of_mips_user_reg (struct frame_info *frame, const void *baton)
5212{
5213 const int *reg_p = baton;
5214 return value_of_register (*reg_p, frame);
5215}
5216
c2d11a7d 5217static struct gdbarch *
6d82d43b 5218mips_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
c2d11a7d 5219{
c2d11a7d
JM
5220 struct gdbarch *gdbarch;
5221 struct gdbarch_tdep *tdep;
5222 int elf_flags;
2e4ebe70 5223 enum mips_abi mips_abi, found_abi, wanted_abi;
f8b73d13 5224 int i, num_regs;
8d5838b5 5225 enum mips_fpu_type fpu_type;
f8b73d13 5226 struct tdesc_arch_data *tdesc_data = NULL;
609ca2b9 5227 int elf_fpu_type = 0;
f8b73d13
DJ
5228
5229 /* Check any target description for validity. */
5230 if (tdesc_has_registers (info.target_desc))
5231 {
5232 static const char *const mips_gprs[] = {
5233 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
5234 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
5235 "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
5236 "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31"
5237 };
5238 static const char *const mips_fprs[] = {
5239 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
5240 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
5241 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
5242 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
5243 };
5244
5245 const struct tdesc_feature *feature;
5246 int valid_p;
5247
5248 feature = tdesc_find_feature (info.target_desc,
5249 "org.gnu.gdb.mips.cpu");
5250 if (feature == NULL)
5251 return NULL;
5252
5253 tdesc_data = tdesc_data_alloc ();
5254
5255 valid_p = 1;
5256 for (i = MIPS_ZERO_REGNUM; i <= MIPS_RA_REGNUM; i++)
5257 valid_p &= tdesc_numbered_register (feature, tdesc_data, i,
5258 mips_gprs[i]);
5259
5260
5261 valid_p &= tdesc_numbered_register (feature, tdesc_data,
5262 MIPS_EMBED_LO_REGNUM, "lo");
5263 valid_p &= tdesc_numbered_register (feature, tdesc_data,
5264 MIPS_EMBED_HI_REGNUM, "hi");
5265 valid_p &= tdesc_numbered_register (feature, tdesc_data,
5266 MIPS_EMBED_PC_REGNUM, "pc");
5267
5268 if (!valid_p)
5269 {
5270 tdesc_data_cleanup (tdesc_data);
5271 return NULL;
5272 }
5273
5274 feature = tdesc_find_feature (info.target_desc,
5275 "org.gnu.gdb.mips.cp0");
5276 if (feature == NULL)
5277 {
5278 tdesc_data_cleanup (tdesc_data);
5279 return NULL;
5280 }
5281
5282 valid_p = 1;
5283 valid_p &= tdesc_numbered_register (feature, tdesc_data,
5284 MIPS_EMBED_BADVADDR_REGNUM,
5285 "badvaddr");
5286 valid_p &= tdesc_numbered_register (feature, tdesc_data,
5287 MIPS_PS_REGNUM, "status");
5288 valid_p &= tdesc_numbered_register (feature, tdesc_data,
5289 MIPS_EMBED_CAUSE_REGNUM, "cause");
5290
5291 if (!valid_p)
5292 {
5293 tdesc_data_cleanup (tdesc_data);
5294 return NULL;
5295 }
5296
5297 /* FIXME drow/2007-05-17: The FPU should be optional. The MIPS
5298 backend is not prepared for that, though. */
5299 feature = tdesc_find_feature (info.target_desc,
5300 "org.gnu.gdb.mips.fpu");
5301 if (feature == NULL)
5302 {
5303 tdesc_data_cleanup (tdesc_data);
5304 return NULL;
5305 }
5306
5307 valid_p = 1;
5308 for (i = 0; i < 32; i++)
5309 valid_p &= tdesc_numbered_register (feature, tdesc_data,
5310 i + MIPS_EMBED_FP0_REGNUM,
5311 mips_fprs[i]);
5312
5313 valid_p &= tdesc_numbered_register (feature, tdesc_data,
5314 MIPS_EMBED_FP0_REGNUM + 32, "fcsr");
5315 valid_p &= tdesc_numbered_register (feature, tdesc_data,
5316 MIPS_EMBED_FP0_REGNUM + 33, "fir");
5317
5318 if (!valid_p)
5319 {
5320 tdesc_data_cleanup (tdesc_data);
5321 return NULL;
5322 }
5323
5324 /* It would be nice to detect an attempt to use a 64-bit ABI
5325 when only 32-bit registers are provided. */
5326 }
c2d11a7d 5327
ec03c1ac
AC
5328 /* First of all, extract the elf_flags, if available. */
5329 if (info.abfd && bfd_get_flavour (info.abfd) == bfd_target_elf_flavour)
5330 elf_flags = elf_elfheader (info.abfd)->e_flags;
6214a8a1
AC
5331 else if (arches != NULL)
5332 elf_flags = gdbarch_tdep (arches->gdbarch)->elf_flags;
ec03c1ac
AC
5333 else
5334 elf_flags = 0;
5335 if (gdbarch_debug)
5336 fprintf_unfiltered (gdb_stdlog,
6d82d43b 5337 "mips_gdbarch_init: elf_flags = 0x%08x\n", elf_flags);
c2d11a7d 5338
102182a9 5339 /* Check ELF_FLAGS to see if it specifies the ABI being used. */
0dadbba0
AC
5340 switch ((elf_flags & EF_MIPS_ABI))
5341 {
5342 case E_MIPS_ABI_O32:
ec03c1ac 5343 found_abi = MIPS_ABI_O32;
0dadbba0
AC
5344 break;
5345 case E_MIPS_ABI_O64:
ec03c1ac 5346 found_abi = MIPS_ABI_O64;
0dadbba0
AC
5347 break;
5348 case E_MIPS_ABI_EABI32:
ec03c1ac 5349 found_abi = MIPS_ABI_EABI32;
0dadbba0
AC
5350 break;
5351 case E_MIPS_ABI_EABI64:
ec03c1ac 5352 found_abi = MIPS_ABI_EABI64;
0dadbba0
AC
5353 break;
5354 default:
acdb74a0 5355 if ((elf_flags & EF_MIPS_ABI2))
ec03c1ac 5356 found_abi = MIPS_ABI_N32;
acdb74a0 5357 else
ec03c1ac 5358 found_abi = MIPS_ABI_UNKNOWN;
0dadbba0
AC
5359 break;
5360 }
acdb74a0 5361
caaa3122 5362 /* GCC creates a pseudo-section whose name describes the ABI. */
ec03c1ac
AC
5363 if (found_abi == MIPS_ABI_UNKNOWN && info.abfd != NULL)
5364 bfd_map_over_sections (info.abfd, mips_find_abi_section, &found_abi);
caaa3122 5365
dc305454 5366 /* If we have no useful BFD information, use the ABI from the last
ec03c1ac
AC
5367 MIPS architecture (if there is one). */
5368 if (found_abi == MIPS_ABI_UNKNOWN && info.abfd == NULL && arches != NULL)
5369 found_abi = gdbarch_tdep (arches->gdbarch)->found_abi;
2e4ebe70 5370
32a6503c 5371 /* Try the architecture for any hint of the correct ABI. */
ec03c1ac 5372 if (found_abi == MIPS_ABI_UNKNOWN
bf64bfd6
AC
5373 && info.bfd_arch_info != NULL
5374 && info.bfd_arch_info->arch == bfd_arch_mips)
5375 {
5376 switch (info.bfd_arch_info->mach)
5377 {
5378 case bfd_mach_mips3900:
ec03c1ac 5379 found_abi = MIPS_ABI_EABI32;
bf64bfd6
AC
5380 break;
5381 case bfd_mach_mips4100:
5382 case bfd_mach_mips5000:
ec03c1ac 5383 found_abi = MIPS_ABI_EABI64;
bf64bfd6 5384 break;
1d06468c
EZ
5385 case bfd_mach_mips8000:
5386 case bfd_mach_mips10000:
32a6503c
KB
5387 /* On Irix, ELF64 executables use the N64 ABI. The
5388 pseudo-sections which describe the ABI aren't present
5389 on IRIX. (Even for executables created by gcc.) */
28d169de
KB
5390 if (bfd_get_flavour (info.abfd) == bfd_target_elf_flavour
5391 && elf_elfheader (info.abfd)->e_ident[EI_CLASS] == ELFCLASS64)
ec03c1ac 5392 found_abi = MIPS_ABI_N64;
28d169de 5393 else
ec03c1ac 5394 found_abi = MIPS_ABI_N32;
1d06468c 5395 break;
bf64bfd6
AC
5396 }
5397 }
2e4ebe70 5398
26c53e50
DJ
5399 /* Default 64-bit objects to N64 instead of O32. */
5400 if (found_abi == MIPS_ABI_UNKNOWN
5401 && info.abfd != NULL
5402 && bfd_get_flavour (info.abfd) == bfd_target_elf_flavour
5403 && elf_elfheader (info.abfd)->e_ident[EI_CLASS] == ELFCLASS64)
5404 found_abi = MIPS_ABI_N64;
5405
ec03c1ac
AC
5406 if (gdbarch_debug)
5407 fprintf_unfiltered (gdb_stdlog, "mips_gdbarch_init: found_abi = %d\n",
5408 found_abi);
5409
5410 /* What has the user specified from the command line? */
5411 wanted_abi = global_mips_abi ();
5412 if (gdbarch_debug)
5413 fprintf_unfiltered (gdb_stdlog, "mips_gdbarch_init: wanted_abi = %d\n",
5414 wanted_abi);
2e4ebe70
DJ
5415
5416 /* Now that we have found what the ABI for this binary would be,
5417 check whether the user is overriding it. */
2e4ebe70
DJ
5418 if (wanted_abi != MIPS_ABI_UNKNOWN)
5419 mips_abi = wanted_abi;
ec03c1ac
AC
5420 else if (found_abi != MIPS_ABI_UNKNOWN)
5421 mips_abi = found_abi;
5422 else
5423 mips_abi = MIPS_ABI_O32;
5424 if (gdbarch_debug)
5425 fprintf_unfiltered (gdb_stdlog, "mips_gdbarch_init: mips_abi = %d\n",
5426 mips_abi);
2e4ebe70 5427
ec03c1ac 5428 /* Also used when doing an architecture lookup. */
4b9b3959 5429 if (gdbarch_debug)
ec03c1ac
AC
5430 fprintf_unfiltered (gdb_stdlog,
5431 "mips_gdbarch_init: mips64_transfers_32bit_regs_p = %d\n",
5432 mips64_transfers_32bit_regs_p);
0dadbba0 5433
8d5838b5 5434 /* Determine the MIPS FPU type. */
609ca2b9
DJ
5435#ifdef HAVE_ELF
5436 if (info.abfd
5437 && bfd_get_flavour (info.abfd) == bfd_target_elf_flavour)
5438 elf_fpu_type = bfd_elf_get_obj_attr_int (info.abfd, OBJ_ATTR_GNU,
5439 Tag_GNU_MIPS_ABI_FP);
5440#endif /* HAVE_ELF */
5441
8d5838b5
AC
5442 if (!mips_fpu_type_auto)
5443 fpu_type = mips_fpu_type;
609ca2b9
DJ
5444 else if (elf_fpu_type != 0)
5445 {
5446 switch (elf_fpu_type)
5447 {
5448 case 1:
5449 fpu_type = MIPS_FPU_DOUBLE;
5450 break;
5451 case 2:
5452 fpu_type = MIPS_FPU_SINGLE;
5453 break;
5454 case 3:
5455 default:
5456 /* Soft float or unknown. */
5457 fpu_type = MIPS_FPU_NONE;
5458 break;
5459 }
5460 }
8d5838b5
AC
5461 else if (info.bfd_arch_info != NULL
5462 && info.bfd_arch_info->arch == bfd_arch_mips)
5463 switch (info.bfd_arch_info->mach)
5464 {
5465 case bfd_mach_mips3900:
5466 case bfd_mach_mips4100:
5467 case bfd_mach_mips4111:
a9d61c86 5468 case bfd_mach_mips4120:
8d5838b5
AC
5469 fpu_type = MIPS_FPU_NONE;
5470 break;
5471 case bfd_mach_mips4650:
5472 fpu_type = MIPS_FPU_SINGLE;
5473 break;
5474 default:
5475 fpu_type = MIPS_FPU_DOUBLE;
5476 break;
5477 }
5478 else if (arches != NULL)
5479 fpu_type = gdbarch_tdep (arches->gdbarch)->mips_fpu_type;
5480 else
5481 fpu_type = MIPS_FPU_DOUBLE;
5482 if (gdbarch_debug)
5483 fprintf_unfiltered (gdb_stdlog,
6d82d43b 5484 "mips_gdbarch_init: fpu_type = %d\n", fpu_type);
8d5838b5 5485
29709017
DJ
5486 /* Check for blatant incompatibilities. */
5487
5488 /* If we have only 32-bit registers, then we can't debug a 64-bit
5489 ABI. */
5490 if (info.target_desc
5491 && tdesc_property (info.target_desc, PROPERTY_GP32) != NULL
5492 && mips_abi != MIPS_ABI_EABI32
5493 && mips_abi != MIPS_ABI_O32)
f8b73d13
DJ
5494 {
5495 if (tdesc_data != NULL)
5496 tdesc_data_cleanup (tdesc_data);
5497 return NULL;
5498 }
29709017 5499
c2d11a7d
JM
5500 /* try to find a pre-existing architecture */
5501 for (arches = gdbarch_list_lookup_by_info (arches, &info);
5502 arches != NULL;
5503 arches = gdbarch_list_lookup_by_info (arches->next, &info))
5504 {
5505 /* MIPS needs to be pedantic about which ABI the object is
102182a9 5506 using. */
9103eae0 5507 if (gdbarch_tdep (arches->gdbarch)->elf_flags != elf_flags)
c2d11a7d 5508 continue;
9103eae0 5509 if (gdbarch_tdep (arches->gdbarch)->mips_abi != mips_abi)
0dadbba0 5510 continue;
719ec221
AC
5511 /* Need to be pedantic about which register virtual size is
5512 used. */
5513 if (gdbarch_tdep (arches->gdbarch)->mips64_transfers_32bit_regs_p
5514 != mips64_transfers_32bit_regs_p)
5515 continue;
8d5838b5
AC
5516 /* Be pedantic about which FPU is selected. */
5517 if (gdbarch_tdep (arches->gdbarch)->mips_fpu_type != fpu_type)
5518 continue;
f8b73d13
DJ
5519
5520 if (tdesc_data != NULL)
5521 tdesc_data_cleanup (tdesc_data);
4be87837 5522 return arches->gdbarch;
c2d11a7d
JM
5523 }
5524
102182a9 5525 /* Need a new architecture. Fill in a target specific vector. */
c2d11a7d
JM
5526 tdep = (struct gdbarch_tdep *) xmalloc (sizeof (struct gdbarch_tdep));
5527 gdbarch = gdbarch_alloc (&info, tdep);
5528 tdep->elf_flags = elf_flags;
719ec221 5529 tdep->mips64_transfers_32bit_regs_p = mips64_transfers_32bit_regs_p;
ec03c1ac
AC
5530 tdep->found_abi = found_abi;
5531 tdep->mips_abi = mips_abi;
8d5838b5 5532 tdep->mips_fpu_type = fpu_type;
29709017
DJ
5533 tdep->register_size_valid_p = 0;
5534 tdep->register_size = 0;
5535
5536 if (info.target_desc)
5537 {
5538 /* Some useful properties can be inferred from the target. */
5539 if (tdesc_property (info.target_desc, PROPERTY_GP32) != NULL)
5540 {
5541 tdep->register_size_valid_p = 1;
5542 tdep->register_size = 4;
5543 }
5544 else if (tdesc_property (info.target_desc, PROPERTY_GP64) != NULL)
5545 {
5546 tdep->register_size_valid_p = 1;
5547 tdep->register_size = 8;
5548 }
5549 }
c2d11a7d 5550
102182a9 5551 /* Initially set everything according to the default ABI/ISA. */
c2d11a7d
JM
5552 set_gdbarch_short_bit (gdbarch, 16);
5553 set_gdbarch_int_bit (gdbarch, 32);
5554 set_gdbarch_float_bit (gdbarch, 32);
5555 set_gdbarch_double_bit (gdbarch, 64);
5556 set_gdbarch_long_double_bit (gdbarch, 64);
a4b8ebc8
AC
5557 set_gdbarch_register_reggroup_p (gdbarch, mips_register_reggroup_p);
5558 set_gdbarch_pseudo_register_read (gdbarch, mips_pseudo_register_read);
5559 set_gdbarch_pseudo_register_write (gdbarch, mips_pseudo_register_write);
1d06468c 5560
6d82d43b 5561 set_gdbarch_elf_make_msymbol_special (gdbarch,
f7ab6ec6
MS
5562 mips_elf_make_msymbol_special);
5563
16e109ca 5564 /* Fill in the OS dependant register numbers and names. */
56cea623 5565 {
16e109ca 5566 const char **reg_names;
56cea623
AC
5567 struct mips_regnum *regnum = GDBARCH_OBSTACK_ZALLOC (gdbarch,
5568 struct mips_regnum);
f8b73d13
DJ
5569 if (tdesc_has_registers (info.target_desc))
5570 {
5571 regnum->lo = MIPS_EMBED_LO_REGNUM;
5572 regnum->hi = MIPS_EMBED_HI_REGNUM;
5573 regnum->badvaddr = MIPS_EMBED_BADVADDR_REGNUM;
5574 regnum->cause = MIPS_EMBED_CAUSE_REGNUM;
5575 regnum->pc = MIPS_EMBED_PC_REGNUM;
5576 regnum->fp0 = MIPS_EMBED_FP0_REGNUM;
5577 regnum->fp_control_status = 70;
5578 regnum->fp_implementation_revision = 71;
5579 num_regs = MIPS_LAST_EMBED_REGNUM + 1;
5580 reg_names = NULL;
5581 }
5582 else if (info.osabi == GDB_OSABI_IRIX)
56cea623
AC
5583 {
5584 regnum->fp0 = 32;
5585 regnum->pc = 64;
5586 regnum->cause = 65;
5587 regnum->badvaddr = 66;
5588 regnum->hi = 67;
5589 regnum->lo = 68;
5590 regnum->fp_control_status = 69;
5591 regnum->fp_implementation_revision = 70;
5592 num_regs = 71;
16e109ca 5593 reg_names = mips_irix_reg_names;
56cea623
AC
5594 }
5595 else
5596 {
5597 regnum->lo = MIPS_EMBED_LO_REGNUM;
5598 regnum->hi = MIPS_EMBED_HI_REGNUM;
5599 regnum->badvaddr = MIPS_EMBED_BADVADDR_REGNUM;
5600 regnum->cause = MIPS_EMBED_CAUSE_REGNUM;
5601 regnum->pc = MIPS_EMBED_PC_REGNUM;
5602 regnum->fp0 = MIPS_EMBED_FP0_REGNUM;
5603 regnum->fp_control_status = 70;
5604 regnum->fp_implementation_revision = 71;
5605 num_regs = 90;
16e109ca
AC
5606 if (info.bfd_arch_info != NULL
5607 && info.bfd_arch_info->mach == bfd_mach_mips3900)
5608 reg_names = mips_tx39_reg_names;
5609 else
5610 reg_names = mips_generic_reg_names;
56cea623 5611 }
3e8c568d 5612 /* FIXME: cagney/2003-11-15: For MIPS, hasn't gdbarch_pc_regnum been
56cea623 5613 replaced by read_pc? */
f10683bb
MH
5614 set_gdbarch_pc_regnum (gdbarch, regnum->pc + num_regs);
5615 set_gdbarch_sp_regnum (gdbarch, MIPS_SP_REGNUM + num_regs);
56cea623
AC
5616 set_gdbarch_fp0_regnum (gdbarch, regnum->fp0);
5617 set_gdbarch_num_regs (gdbarch, num_regs);
5618 set_gdbarch_num_pseudo_regs (gdbarch, num_regs);
16e109ca 5619 set_gdbarch_register_name (gdbarch, mips_register_name);
82e91389 5620 set_gdbarch_virtual_frame_pointer (gdbarch, mips_virtual_frame_pointer);
16e109ca
AC
5621 tdep->mips_processor_reg_names = reg_names;
5622 tdep->regnum = regnum;
56cea623 5623 }
fe29b929 5624
0dadbba0 5625 switch (mips_abi)
c2d11a7d 5626 {
0dadbba0 5627 case MIPS_ABI_O32:
25ab4790 5628 set_gdbarch_push_dummy_call (gdbarch, mips_o32_push_dummy_call);
29dfb2ac 5629 set_gdbarch_return_value (gdbarch, mips_o32_return_value);
4c7d22cb 5630 tdep->mips_last_arg_regnum = MIPS_A0_REGNUM + 4 - 1;
56cea623 5631 tdep->mips_last_fp_arg_regnum = tdep->regnum->fp0 + 12 + 4 - 1;
4014092b 5632 tdep->default_mask_address_p = 0;
c2d11a7d
JM
5633 set_gdbarch_long_bit (gdbarch, 32);
5634 set_gdbarch_ptr_bit (gdbarch, 32);
5635 set_gdbarch_long_long_bit (gdbarch, 64);
5636 break;
0dadbba0 5637 case MIPS_ABI_O64:
25ab4790 5638 set_gdbarch_push_dummy_call (gdbarch, mips_o64_push_dummy_call);
9c8fdbfa 5639 set_gdbarch_return_value (gdbarch, mips_o64_return_value);
4c7d22cb 5640 tdep->mips_last_arg_regnum = MIPS_A0_REGNUM + 4 - 1;
56cea623 5641 tdep->mips_last_fp_arg_regnum = tdep->regnum->fp0 + 12 + 4 - 1;
361d1df0 5642 tdep->default_mask_address_p = 0;
c2d11a7d
JM
5643 set_gdbarch_long_bit (gdbarch, 32);
5644 set_gdbarch_ptr_bit (gdbarch, 32);
5645 set_gdbarch_long_long_bit (gdbarch, 64);
5646 break;
0dadbba0 5647 case MIPS_ABI_EABI32:
25ab4790 5648 set_gdbarch_push_dummy_call (gdbarch, mips_eabi_push_dummy_call);
9c8fdbfa 5649 set_gdbarch_return_value (gdbarch, mips_eabi_return_value);
4c7d22cb 5650 tdep->mips_last_arg_regnum = MIPS_A0_REGNUM + 8 - 1;
56cea623 5651 tdep->mips_last_fp_arg_regnum = tdep->regnum->fp0 + 12 + 8 - 1;
4014092b 5652 tdep->default_mask_address_p = 0;
c2d11a7d
JM
5653 set_gdbarch_long_bit (gdbarch, 32);
5654 set_gdbarch_ptr_bit (gdbarch, 32);
5655 set_gdbarch_long_long_bit (gdbarch, 64);
5656 break;
0dadbba0 5657 case MIPS_ABI_EABI64:
25ab4790 5658 set_gdbarch_push_dummy_call (gdbarch, mips_eabi_push_dummy_call);
9c8fdbfa 5659 set_gdbarch_return_value (gdbarch, mips_eabi_return_value);
4c7d22cb 5660 tdep->mips_last_arg_regnum = MIPS_A0_REGNUM + 8 - 1;
56cea623 5661 tdep->mips_last_fp_arg_regnum = tdep->regnum->fp0 + 12 + 8 - 1;
4014092b 5662 tdep->default_mask_address_p = 0;
c2d11a7d
JM
5663 set_gdbarch_long_bit (gdbarch, 64);
5664 set_gdbarch_ptr_bit (gdbarch, 64);
5665 set_gdbarch_long_long_bit (gdbarch, 64);
5666 break;
0dadbba0 5667 case MIPS_ABI_N32:
25ab4790 5668 set_gdbarch_push_dummy_call (gdbarch, mips_n32n64_push_dummy_call);
29dfb2ac 5669 set_gdbarch_return_value (gdbarch, mips_n32n64_return_value);
4c7d22cb 5670 tdep->mips_last_arg_regnum = MIPS_A0_REGNUM + 8 - 1;
56cea623 5671 tdep->mips_last_fp_arg_regnum = tdep->regnum->fp0 + 12 + 8 - 1;
4014092b 5672 tdep->default_mask_address_p = 0;
0dadbba0
AC
5673 set_gdbarch_long_bit (gdbarch, 32);
5674 set_gdbarch_ptr_bit (gdbarch, 32);
5675 set_gdbarch_long_long_bit (gdbarch, 64);
fed7ba43 5676 set_gdbarch_long_double_bit (gdbarch, 128);
b14d30e1 5677 set_gdbarch_long_double_format (gdbarch, floatformats_ibm_long_double);
28d169de
KB
5678 break;
5679 case MIPS_ABI_N64:
25ab4790 5680 set_gdbarch_push_dummy_call (gdbarch, mips_n32n64_push_dummy_call);
29dfb2ac 5681 set_gdbarch_return_value (gdbarch, mips_n32n64_return_value);
4c7d22cb 5682 tdep->mips_last_arg_regnum = MIPS_A0_REGNUM + 8 - 1;
56cea623 5683 tdep->mips_last_fp_arg_regnum = tdep->regnum->fp0 + 12 + 8 - 1;
28d169de
KB
5684 tdep->default_mask_address_p = 0;
5685 set_gdbarch_long_bit (gdbarch, 64);
5686 set_gdbarch_ptr_bit (gdbarch, 64);
5687 set_gdbarch_long_long_bit (gdbarch, 64);
fed7ba43 5688 set_gdbarch_long_double_bit (gdbarch, 128);
b14d30e1 5689 set_gdbarch_long_double_format (gdbarch, floatformats_ibm_long_double);
0dadbba0 5690 break;
c2d11a7d 5691 default:
e2e0b3e5 5692 internal_error (__FILE__, __LINE__, _("unknown ABI in switch"));
c2d11a7d
JM
5693 }
5694
22e47e37
FF
5695 /* GCC creates a pseudo-section whose name specifies the size of
5696 longs, since -mlong32 or -mlong64 may be used independent of
5697 other options. How those options affect pointer sizes is ABI and
5698 architecture dependent, so use them to override the default sizes
5699 set by the ABI. This table shows the relationship between ABI,
5700 -mlongXX, and size of pointers:
5701
5702 ABI -mlongXX ptr bits
5703 --- -------- --------
5704 o32 32 32
5705 o32 64 32
5706 n32 32 32
5707 n32 64 64
5708 o64 32 32
5709 o64 64 64
5710 n64 32 32
5711 n64 64 64
5712 eabi32 32 32
5713 eabi32 64 32
5714 eabi64 32 32
5715 eabi64 64 64
5716
5717 Note that for o32 and eabi32, pointers are always 32 bits
5718 regardless of any -mlongXX option. For all others, pointers and
5719 longs are the same, as set by -mlongXX or set by defaults.
5720 */
5721
5722 if (info.abfd != NULL)
5723 {
5724 int long_bit = 0;
5725
5726 bfd_map_over_sections (info.abfd, mips_find_long_section, &long_bit);
5727 if (long_bit)
5728 {
5729 set_gdbarch_long_bit (gdbarch, long_bit);
5730 switch (mips_abi)
5731 {
5732 case MIPS_ABI_O32:
5733 case MIPS_ABI_EABI32:
5734 break;
5735 case MIPS_ABI_N32:
5736 case MIPS_ABI_O64:
5737 case MIPS_ABI_N64:
5738 case MIPS_ABI_EABI64:
5739 set_gdbarch_ptr_bit (gdbarch, long_bit);
5740 break;
5741 default:
5742 internal_error (__FILE__, __LINE__, _("unknown ABI in switch"));
5743 }
5744 }
5745 }
5746
a5ea2558
AC
5747 /* FIXME: jlarmour/2000-04-07: There *is* a flag EF_MIPS_32BIT_MODE
5748 that could indicate -gp32 BUT gas/config/tc-mips.c contains the
5749 comment:
5750
5751 ``We deliberately don't allow "-gp32" to set the MIPS_32BITMODE
5752 flag in object files because to do so would make it impossible to
102182a9 5753 link with libraries compiled without "-gp32". This is
a5ea2558 5754 unnecessarily restrictive.
361d1df0 5755
a5ea2558
AC
5756 We could solve this problem by adding "-gp32" multilibs to gcc,
5757 but to set this flag before gcc is built with such multilibs will
5758 break too many systems.''
5759
5760 But even more unhelpfully, the default linker output target for
5761 mips64-elf is elf32-bigmips, and has EF_MIPS_32BIT_MODE set, even
5762 for 64-bit programs - you need to change the ABI to change this,
102182a9 5763 and not all gcc targets support that currently. Therefore using
a5ea2558
AC
5764 this flag to detect 32-bit mode would do the wrong thing given
5765 the current gcc - it would make GDB treat these 64-bit programs
102182a9 5766 as 32-bit programs by default. */
a5ea2558 5767
6c997a34 5768 set_gdbarch_read_pc (gdbarch, mips_read_pc);
b6cb9035 5769 set_gdbarch_write_pc (gdbarch, mips_write_pc);
c2d11a7d 5770
102182a9
MS
5771 /* Add/remove bits from an address. The MIPS needs be careful to
5772 ensure that all 32 bit addresses are sign extended to 64 bits. */
875e1767
AC
5773 set_gdbarch_addr_bits_remove (gdbarch, mips_addr_bits_remove);
5774
58dfe9ff
AC
5775 /* Unwind the frame. */
5776 set_gdbarch_unwind_pc (gdbarch, mips_unwind_pc);
30244cd8 5777 set_gdbarch_unwind_sp (gdbarch, mips_unwind_sp);
b8a22b94 5778 set_gdbarch_dummy_id (gdbarch, mips_dummy_id);
10312cc4 5779
102182a9 5780 /* Map debug register numbers onto internal register numbers. */
88c72b7d 5781 set_gdbarch_stab_reg_to_regnum (gdbarch, mips_stab_reg_to_regnum);
6d82d43b
AC
5782 set_gdbarch_ecoff_reg_to_regnum (gdbarch,
5783 mips_dwarf_dwarf2_ecoff_reg_to_regnum);
6d82d43b
AC
5784 set_gdbarch_dwarf2_reg_to_regnum (gdbarch,
5785 mips_dwarf_dwarf2_ecoff_reg_to_regnum);
a4b8ebc8 5786 set_gdbarch_register_sim_regno (gdbarch, mips_register_sim_regno);
88c72b7d 5787
c2d11a7d
JM
5788 /* MIPS version of CALL_DUMMY */
5789
9710e734
AC
5790 /* NOTE: cagney/2003-08-05: Eventually call dummy location will be
5791 replaced by a command, and all targets will default to on stack
5792 (regardless of the stack's execute status). */
5793 set_gdbarch_call_dummy_location (gdbarch, AT_SYMBOL);
dc604539 5794 set_gdbarch_frame_align (gdbarch, mips_frame_align);
d05285fa 5795
87783b8b
AC
5796 set_gdbarch_convert_register_p (gdbarch, mips_convert_register_p);
5797 set_gdbarch_register_to_value (gdbarch, mips_register_to_value);
5798 set_gdbarch_value_to_register (gdbarch, mips_value_to_register);
5799
f7b9e9fc
AC
5800 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
5801 set_gdbarch_breakpoint_from_pc (gdbarch, mips_breakpoint_from_pc);
f7b9e9fc
AC
5802
5803 set_gdbarch_skip_prologue (gdbarch, mips_skip_prologue);
f7b9e9fc 5804
97ab0fdd
MR
5805 set_gdbarch_in_function_epilogue_p (gdbarch, mips_in_function_epilogue_p);
5806
fc0c74b1
AC
5807 set_gdbarch_pointer_to_address (gdbarch, signed_pointer_to_address);
5808 set_gdbarch_address_to_pointer (gdbarch, address_to_signed_pointer);
5809 set_gdbarch_integer_to_address (gdbarch, mips_integer_to_address);
70f80edf 5810
a4b8ebc8 5811 set_gdbarch_register_type (gdbarch, mips_register_type);
78fde5f8 5812
e11c53d2 5813 set_gdbarch_print_registers_info (gdbarch, mips_print_registers_info);
bf1f5b4c 5814
e5ab0dce
AC
5815 set_gdbarch_print_insn (gdbarch, gdb_print_insn_mips);
5816
3a3bc038
AC
5817 /* FIXME: cagney/2003-08-29: The macros HAVE_STEPPABLE_WATCHPOINT,
5818 HAVE_NONSTEPPABLE_WATCHPOINT, and HAVE_CONTINUABLE_WATCHPOINT
5819 need to all be folded into the target vector. Since they are
5820 being used as guards for STOPPED_BY_WATCHPOINT, why not have
5821 STOPPED_BY_WATCHPOINT return the type of watchpoint that the code
5822 is sitting on? */
5823 set_gdbarch_have_nonsteppable_watchpoint (gdbarch, 1);
5824
e7d6a6d2 5825 set_gdbarch_skip_trampoline_code (gdbarch, mips_skip_trampoline_code);
757a7cc6 5826
3352ef37
AC
5827 set_gdbarch_single_step_through_delay (gdbarch, mips_single_step_through_delay);
5828
0d5de010
DJ
5829 /* Virtual tables. */
5830 set_gdbarch_vbit_in_delta (gdbarch, 1);
5831
29709017
DJ
5832 mips_register_g_packet_guesses (gdbarch);
5833
6de918a6 5834 /* Hook in OS ABI-specific overrides, if they have been registered. */
822b6570 5835 info.tdep_info = (void *) tdesc_data;
6de918a6 5836 gdbarch_init_osabi (info, gdbarch);
757a7cc6 5837
5792a79b 5838 /* Unwind the frame. */
b8a22b94
DJ
5839 dwarf2_append_unwinders (gdbarch);
5840 frame_unwind_append_unwinder (gdbarch, &mips_stub_frame_unwind);
5841 frame_unwind_append_unwinder (gdbarch, &mips_insn16_frame_unwind);
5842 frame_unwind_append_unwinder (gdbarch, &mips_insn32_frame_unwind);
2bd0c3d7 5843 frame_base_append_sniffer (gdbarch, dwarf2_frame_base_sniffer);
eec63939 5844 frame_base_append_sniffer (gdbarch, mips_stub_frame_base_sniffer);
45c9dd44
AC
5845 frame_base_append_sniffer (gdbarch, mips_insn16_frame_base_sniffer);
5846 frame_base_append_sniffer (gdbarch, mips_insn32_frame_base_sniffer);
5792a79b 5847
f8b73d13
DJ
5848 if (tdesc_data)
5849 {
5850 set_tdesc_pseudo_register_type (gdbarch, mips_pseudo_register_type);
7cc46491 5851 tdesc_use_registers (gdbarch, info.target_desc, tdesc_data);
f8b73d13
DJ
5852
5853 /* Override the normal target description methods to handle our
5854 dual real and pseudo registers. */
5855 set_gdbarch_register_name (gdbarch, mips_register_name);
5856 set_gdbarch_register_reggroup_p (gdbarch, mips_tdesc_register_reggroup_p);
5857
5858 num_regs = gdbarch_num_regs (gdbarch);
5859 set_gdbarch_num_pseudo_regs (gdbarch, num_regs);
5860 set_gdbarch_pc_regnum (gdbarch, tdep->regnum->pc + num_regs);
5861 set_gdbarch_sp_regnum (gdbarch, MIPS_SP_REGNUM + num_regs);
5862 }
5863
5864 /* Add ABI-specific aliases for the registers. */
5865 if (mips_abi == MIPS_ABI_N32 || mips_abi == MIPS_ABI_N64)
5866 for (i = 0; i < ARRAY_SIZE (mips_n32_n64_aliases); i++)
5867 user_reg_add (gdbarch, mips_n32_n64_aliases[i].name,
5868 value_of_mips_user_reg, &mips_n32_n64_aliases[i].regnum);
5869 else
5870 for (i = 0; i < ARRAY_SIZE (mips_o32_aliases); i++)
5871 user_reg_add (gdbarch, mips_o32_aliases[i].name,
5872 value_of_mips_user_reg, &mips_o32_aliases[i].regnum);
5873
5874 /* Add some other standard aliases. */
5875 for (i = 0; i < ARRAY_SIZE (mips_register_aliases); i++)
5876 user_reg_add (gdbarch, mips_register_aliases[i].name,
5877 value_of_mips_user_reg, &mips_register_aliases[i].regnum);
5878
4b9b3959
AC
5879 return gdbarch;
5880}
5881
2e4ebe70 5882static void
6d82d43b 5883mips_abi_update (char *ignore_args, int from_tty, struct cmd_list_element *c)
2e4ebe70
DJ
5884{
5885 struct gdbarch_info info;
5886
5887 /* Force the architecture to update, and (if it's a MIPS architecture)
5888 mips_gdbarch_init will take care of the rest. */
5889 gdbarch_info_init (&info);
5890 gdbarch_update_p (info);
5891}
5892
ad188201
KB
5893/* Print out which MIPS ABI is in use. */
5894
5895static void
1f8ca57c
JB
5896show_mips_abi (struct ui_file *file,
5897 int from_tty,
5898 struct cmd_list_element *ignored_cmd,
5899 const char *ignored_value)
ad188201
KB
5900{
5901 if (gdbarch_bfd_arch_info (current_gdbarch)->arch != bfd_arch_mips)
1f8ca57c
JB
5902 fprintf_filtered
5903 (file,
5904 "The MIPS ABI is unknown because the current architecture "
5905 "is not MIPS.\n");
ad188201
KB
5906 else
5907 {
5908 enum mips_abi global_abi = global_mips_abi ();
5909 enum mips_abi actual_abi = mips_abi (current_gdbarch);
5910 const char *actual_abi_str = mips_abi_strings[actual_abi];
5911
5912 if (global_abi == MIPS_ABI_UNKNOWN)
1f8ca57c
JB
5913 fprintf_filtered
5914 (file,
5915 "The MIPS ABI is set automatically (currently \"%s\").\n",
6d82d43b 5916 actual_abi_str);
ad188201 5917 else if (global_abi == actual_abi)
1f8ca57c
JB
5918 fprintf_filtered
5919 (file,
5920 "The MIPS ABI is assumed to be \"%s\" (due to user setting).\n",
6d82d43b 5921 actual_abi_str);
ad188201
KB
5922 else
5923 {
5924 /* Probably shouldn't happen... */
1f8ca57c
JB
5925 fprintf_filtered
5926 (file,
5927 "The (auto detected) MIPS ABI \"%s\" is in use even though the user setting was \"%s\".\n",
6d82d43b 5928 actual_abi_str, mips_abi_strings[global_abi]);
ad188201
KB
5929 }
5930 }
5931}
5932
4b9b3959 5933static void
72a155b4 5934mips_dump_tdep (struct gdbarch *gdbarch, struct ui_file *file)
4b9b3959 5935{
72a155b4 5936 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
4b9b3959 5937 if (tdep != NULL)
c2d11a7d 5938 {
acdb74a0
AC
5939 int ef_mips_arch;
5940 int ef_mips_32bitmode;
f49e4e6d 5941 /* Determine the ISA. */
acdb74a0
AC
5942 switch (tdep->elf_flags & EF_MIPS_ARCH)
5943 {
5944 case E_MIPS_ARCH_1:
5945 ef_mips_arch = 1;
5946 break;
5947 case E_MIPS_ARCH_2:
5948 ef_mips_arch = 2;
5949 break;
5950 case E_MIPS_ARCH_3:
5951 ef_mips_arch = 3;
5952 break;
5953 case E_MIPS_ARCH_4:
93d56215 5954 ef_mips_arch = 4;
acdb74a0
AC
5955 break;
5956 default:
93d56215 5957 ef_mips_arch = 0;
acdb74a0
AC
5958 break;
5959 }
f49e4e6d 5960 /* Determine the size of a pointer. */
acdb74a0 5961 ef_mips_32bitmode = (tdep->elf_flags & EF_MIPS_32BITMODE);
4b9b3959
AC
5962 fprintf_unfiltered (file,
5963 "mips_dump_tdep: tdep->elf_flags = 0x%x\n",
0dadbba0 5964 tdep->elf_flags);
4b9b3959 5965 fprintf_unfiltered (file,
acdb74a0
AC
5966 "mips_dump_tdep: ef_mips_32bitmode = %d\n",
5967 ef_mips_32bitmode);
5968 fprintf_unfiltered (file,
5969 "mips_dump_tdep: ef_mips_arch = %d\n",
5970 ef_mips_arch);
5971 fprintf_unfiltered (file,
5972 "mips_dump_tdep: tdep->mips_abi = %d (%s)\n",
6d82d43b 5973 tdep->mips_abi, mips_abi_strings[tdep->mips_abi]);
4014092b
AC
5974 fprintf_unfiltered (file,
5975 "mips_dump_tdep: mips_mask_address_p() %d (default %d)\n",
480d3dd2 5976 mips_mask_address_p (tdep),
4014092b 5977 tdep->default_mask_address_p);
c2d11a7d 5978 }
4b9b3959
AC
5979 fprintf_unfiltered (file,
5980 "mips_dump_tdep: MIPS_DEFAULT_FPU_TYPE = %d (%s)\n",
5981 MIPS_DEFAULT_FPU_TYPE,
5982 (MIPS_DEFAULT_FPU_TYPE == MIPS_FPU_NONE ? "none"
5983 : MIPS_DEFAULT_FPU_TYPE == MIPS_FPU_SINGLE ? "single"
5984 : MIPS_DEFAULT_FPU_TYPE == MIPS_FPU_DOUBLE ? "double"
5985 : "???"));
6d82d43b 5986 fprintf_unfiltered (file, "mips_dump_tdep: MIPS_EABI = %d\n", MIPS_EABI);
4b9b3959
AC
5987 fprintf_unfiltered (file,
5988 "mips_dump_tdep: MIPS_FPU_TYPE = %d (%s)\n",
5989 MIPS_FPU_TYPE,
5990 (MIPS_FPU_TYPE == MIPS_FPU_NONE ? "none"
5991 : MIPS_FPU_TYPE == MIPS_FPU_SINGLE ? "single"
5992 : MIPS_FPU_TYPE == MIPS_FPU_DOUBLE ? "double"
5993 : "???"));
c2d11a7d
JM
5994}
5995
6d82d43b 5996extern initialize_file_ftype _initialize_mips_tdep; /* -Wmissing-prototypes */
a78f21af 5997
c906108c 5998void
acdb74a0 5999_initialize_mips_tdep (void)
c906108c
SS
6000{
6001 static struct cmd_list_element *mipsfpulist = NULL;
6002 struct cmd_list_element *c;
6003
6d82d43b 6004 mips_abi_string = mips_abi_strings[MIPS_ABI_UNKNOWN];
2e4ebe70
DJ
6005 if (MIPS_ABI_LAST + 1
6006 != sizeof (mips_abi_strings) / sizeof (mips_abi_strings[0]))
e2e0b3e5 6007 internal_error (__FILE__, __LINE__, _("mips_abi_strings out of sync"));
2e4ebe70 6008
4b9b3959 6009 gdbarch_register (bfd_arch_mips, mips_gdbarch_init, mips_dump_tdep);
c906108c 6010
8d5f9dcb
DJ
6011 mips_pdr_data = register_objfile_data ();
6012
4eb0ad19
DJ
6013 /* Create feature sets with the appropriate properties. The values
6014 are not important. */
6015 mips_tdesc_gp32 = allocate_target_description ();
6016 set_tdesc_property (mips_tdesc_gp32, PROPERTY_GP32, "");
6017
6018 mips_tdesc_gp64 = allocate_target_description ();
6019 set_tdesc_property (mips_tdesc_gp64, PROPERTY_GP64, "");
6020
a5ea2558
AC
6021 /* Add root prefix command for all "set mips"/"show mips" commands */
6022 add_prefix_cmd ("mips", no_class, set_mips_command,
1bedd215 6023 _("Various MIPS specific commands."),
a5ea2558
AC
6024 &setmipscmdlist, "set mips ", 0, &setlist);
6025
6026 add_prefix_cmd ("mips", no_class, show_mips_command,
1bedd215 6027 _("Various MIPS specific commands."),
a5ea2558
AC
6028 &showmipscmdlist, "show mips ", 0, &showlist);
6029
2e4ebe70 6030 /* Allow the user to override the ABI. */
7ab04401
AC
6031 add_setshow_enum_cmd ("abi", class_obscure, mips_abi_strings,
6032 &mips_abi_string, _("\
6033Set the MIPS ABI used by this program."), _("\
6034Show the MIPS ABI used by this program."), _("\
6035This option can be set to one of:\n\
6036 auto - the default ABI associated with the current binary\n\
6037 o32\n\
6038 o64\n\
6039 n32\n\
6040 n64\n\
6041 eabi32\n\
6042 eabi64"),
6043 mips_abi_update,
6044 show_mips_abi,
6045 &setmipscmdlist, &showmipscmdlist);
2e4ebe70 6046
c906108c
SS
6047 /* Let the user turn off floating point and set the fence post for
6048 heuristic_proc_start. */
6049
6050 add_prefix_cmd ("mipsfpu", class_support, set_mipsfpu_command,
1bedd215 6051 _("Set use of MIPS floating-point coprocessor."),
c906108c
SS
6052 &mipsfpulist, "set mipsfpu ", 0, &setlist);
6053 add_cmd ("single", class_support, set_mipsfpu_single_command,
1a966eab 6054 _("Select single-precision MIPS floating-point coprocessor."),
c906108c
SS
6055 &mipsfpulist);
6056 add_cmd ("double", class_support, set_mipsfpu_double_command,
1a966eab 6057 _("Select double-precision MIPS floating-point coprocessor."),
c906108c
SS
6058 &mipsfpulist);
6059 add_alias_cmd ("on", "double", class_support, 1, &mipsfpulist);
6060 add_alias_cmd ("yes", "double", class_support, 1, &mipsfpulist);
6061 add_alias_cmd ("1", "double", class_support, 1, &mipsfpulist);
6062 add_cmd ("none", class_support, set_mipsfpu_none_command,
1a966eab 6063 _("Select no MIPS floating-point coprocessor."), &mipsfpulist);
c906108c
SS
6064 add_alias_cmd ("off", "none", class_support, 1, &mipsfpulist);
6065 add_alias_cmd ("no", "none", class_support, 1, &mipsfpulist);
6066 add_alias_cmd ("0", "none", class_support, 1, &mipsfpulist);
6067 add_cmd ("auto", class_support, set_mipsfpu_auto_command,
1a966eab 6068 _("Select MIPS floating-point coprocessor automatically."),
c906108c
SS
6069 &mipsfpulist);
6070 add_cmd ("mipsfpu", class_support, show_mipsfpu_command,
1a966eab 6071 _("Show current use of MIPS floating-point coprocessor target."),
c906108c
SS
6072 &showlist);
6073
c906108c
SS
6074 /* We really would like to have both "0" and "unlimited" work, but
6075 command.c doesn't deal with that. So make it a var_zinteger
6076 because the user can always use "999999" or some such for unlimited. */
6bcadd06 6077 add_setshow_zinteger_cmd ("heuristic-fence-post", class_support,
7915a72c
AC
6078 &heuristic_fence_post, _("\
6079Set the distance searched for the start of a function."), _("\
6080Show the distance searched for the start of a function."), _("\
c906108c
SS
6081If you are debugging a stripped executable, GDB needs to search through the\n\
6082program for the start of a function. This command sets the distance of the\n\
7915a72c 6083search. The only need to set it is when debugging a stripped executable."),
2c5b56ce 6084 reinit_frame_cache_sfunc,
7915a72c 6085 NULL, /* FIXME: i18n: The distance searched for the start of a function is %s. */
6bcadd06 6086 &setlist, &showlist);
c906108c
SS
6087
6088 /* Allow the user to control whether the upper bits of 64-bit
6089 addresses should be zeroed. */
7915a72c
AC
6090 add_setshow_auto_boolean_cmd ("mask-address", no_class,
6091 &mask_address_var, _("\
6092Set zeroing of upper 32 bits of 64-bit addresses."), _("\
6093Show zeroing of upper 32 bits of 64-bit addresses."), _("\
e9e68a56 6094Use \"on\" to enable the masking, \"off\" to disable it and \"auto\" to \n\
7915a72c 6095allow GDB to determine the correct value."),
08546159
AC
6096 NULL, show_mask_address,
6097 &setmipscmdlist, &showmipscmdlist);
43e526b9
JM
6098
6099 /* Allow the user to control the size of 32 bit registers within the
6100 raw remote packet. */
b3f42336 6101 add_setshow_boolean_cmd ("remote-mips64-transfers-32bit-regs", class_obscure,
7915a72c
AC
6102 &mips64_transfers_32bit_regs_p, _("\
6103Set compatibility with 64-bit MIPS target that transfers 32-bit quantities."),
6104 _("\
6105Show compatibility with 64-bit MIPS target that transfers 32-bit quantities."),
6106 _("\
719ec221
AC
6107Use \"on\" to enable backward compatibility with older MIPS 64 GDB+target\n\
6108that would transfer 32 bits for some registers (e.g. SR, FSR) and\n\
7915a72c 610964 bits for others. Use \"off\" to disable compatibility mode"),
2c5b56ce 6110 set_mips64_transfers_32bit_regs,
7915a72c 6111 NULL, /* FIXME: i18n: Compatibility with 64-bit MIPS target that transfers 32-bit quantities is %s. */
7915a72c 6112 &setlist, &showlist);
9ace0497
AC
6113
6114 /* Debug this files internals. */
6bcadd06 6115 add_setshow_zinteger_cmd ("mips", class_maintenance,
7915a72c
AC
6116 &mips_debug, _("\
6117Set mips debugging."), _("\
6118Show mips debugging."), _("\
6119When non-zero, mips specific debugging is enabled."),
2c5b56ce 6120 NULL,
7915a72c 6121 NULL, /* FIXME: i18n: Mips debugging is currently %s. */
6bcadd06 6122 &setdebuglist, &showdebuglist);
c906108c 6123}
This page took 1.239977 seconds and 4 git commands to generate.