MSP430 Assembler: Leave placement of .lower and .upper sections to generic linker...
[deliverable/binutils-gdb.git] / gdb / riscv-tdep.c
CommitLineData
dbbb1059
AB
1/* Target-dependent code for the RISC-V architecture, for GDB.
2
42a4f53d 3 Copyright (C) 2018-2019 Free Software Foundation, Inc.
dbbb1059 4
dbbb1059
AB
5 This file is part of GDB.
6
7 This program is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 3 of the License, or
10 (at your option) any later version.
11
12 This program is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
16
17 You should have received a copy of the GNU General Public License
18 along with this program. If not, see <http://www.gnu.org/licenses/>. */
19
20#include "defs.h"
21#include "frame.h"
22#include "inferior.h"
23#include "symtab.h"
24#include "value.h"
25#include "gdbcmd.h"
26#include "language.h"
27#include "gdbcore.h"
28#include "symfile.h"
29#include "objfiles.h"
30#include "gdbtypes.h"
31#include "target.h"
32#include "arch-utils.h"
33#include "regcache.h"
34#include "osabi.h"
35#include "riscv-tdep.h"
36#include "block.h"
37#include "reggroups.h"
38#include "opcode/riscv.h"
39#include "elf/riscv.h"
40#include "elf-bfd.h"
41#include "symcat.h"
42#include "dis-asm.h"
43#include "frame-unwind.h"
44#include "frame-base.h"
45#include "trad-frame.h"
46#include "infcall.h"
47#include "floatformat.h"
48#include "remote.h"
49#include "target-descriptions.h"
50#include "dwarf2-frame.h"
51#include "user-regs.h"
52#include "valprint.h"
0747795c 53#include "common/common-defs.h"
dbbb1059
AB
54#include "opcode/riscv-opc.h"
55#include "cli/cli-decode.h"
76727919 56#include "observable.h"
78a3b0fa 57#include "prologue-value.h"
b5ffee31 58#include "arch/riscv.h"
dbbb1059
AB
59
60/* The stack must be 16-byte aligned. */
61#define SP_ALIGNMENT 16
62
ef2de9e7
JW
63/* The biggest alignment that the target supports. */
64#define BIGGEST_ALIGNMENT 16
65
dbbb1059
AB
66/* Define a series of is_XXX_insn functions to check if the value INSN
67 is an instance of instruction XXX. */
68#define DECLARE_INSN(INSN_NAME, INSN_MATCH, INSN_MASK) \
69static inline bool is_ ## INSN_NAME ## _insn (long insn) \
70{ \
71 return (insn & INSN_MASK) == INSN_MATCH; \
72}
73#include "opcode/riscv-opc.h"
74#undef DECLARE_INSN
75
78a3b0fa
AB
76/* Cached information about a frame. */
77
78struct riscv_unwind_cache
79{
80 /* The register from which we can calculate the frame base. This is
81 usually $sp or $fp. */
82 int frame_base_reg;
83
84 /* The offset from the current value in register FRAME_BASE_REG to the
85 actual frame base address. */
86 int frame_base_offset;
87
88 /* Information about previous register values. */
89 struct trad_frame_saved_reg *regs;
90
91 /* The id for this frame. */
92 struct frame_id this_id;
93
94 /* The base (stack) address for this frame. This is the stack pointer
95 value on entry to this frame before any adjustments are made. */
96 CORE_ADDR frame_base;
97};
98
b5ffee31 99/* RISC-V specific register group for CSRs. */
dbbb1059 100
b5ffee31 101static reggroup *csr_reggroup = NULL;
dbbb1059 102
b5ffee31
AB
103/* A set of registers that we expect to find in a tdesc_feature. These
104 are use in RISCV_GDBARCH_INIT when processing the target description. */
dbbb1059 105
b5ffee31 106struct riscv_register_feature
dbbb1059 107{
b5ffee31
AB
108 /* Information for a single register. */
109 struct register_info
110 {
111 /* The GDB register number for this register. */
112 int regnum;
113
114 /* List of names for this register. The first name in this list is the
115 preferred name, the name GDB should use when describing this
116 register. */
117 std::vector <const char *> names;
118
119 /* When true this register is required in this feature set. */
120 bool required_p;
121 };
122
123 /* The name for this feature. This is the name used to find this feature
124 within the target description. */
dbbb1059
AB
125 const char *name;
126
b5ffee31
AB
127 /* List of all the registers that we expect that we might find in this
128 register set. */
129 std::vector <struct register_info> registers;
130};
131
132/* The general x-registers feature set. */
133
134static const struct riscv_register_feature riscv_xreg_feature =
135{
136 "org.gnu.gdb.riscv.cpu",
137 {
138 { RISCV_ZERO_REGNUM + 0, { "zero", "x0" }, true },
139 { RISCV_ZERO_REGNUM + 1, { "ra", "x1" }, true },
140 { RISCV_ZERO_REGNUM + 2, { "sp", "x2" }, true },
141 { RISCV_ZERO_REGNUM + 3, { "gp", "x3" }, true },
142 { RISCV_ZERO_REGNUM + 4, { "tp", "x4" }, true },
143 { RISCV_ZERO_REGNUM + 5, { "t0", "x5" }, true },
144 { RISCV_ZERO_REGNUM + 6, { "t1", "x6" }, true },
145 { RISCV_ZERO_REGNUM + 7, { "t2", "x7" }, true },
146 { RISCV_ZERO_REGNUM + 8, { "fp", "x8", "s0" }, true },
147 { RISCV_ZERO_REGNUM + 9, { "s1", "x9" }, true },
148 { RISCV_ZERO_REGNUM + 10, { "a0", "x10" }, true },
149 { RISCV_ZERO_REGNUM + 11, { "a1", "x11" }, true },
150 { RISCV_ZERO_REGNUM + 12, { "a2", "x12" }, true },
151 { RISCV_ZERO_REGNUM + 13, { "a3", "x13" }, true },
152 { RISCV_ZERO_REGNUM + 14, { "a4", "x14" }, true },
153 { RISCV_ZERO_REGNUM + 15, { "a5", "x15" }, true },
154 { RISCV_ZERO_REGNUM + 16, { "a6", "x16" }, true },
155 { RISCV_ZERO_REGNUM + 17, { "a7", "x17" }, true },
156 { RISCV_ZERO_REGNUM + 18, { "s2", "x18" }, true },
157 { RISCV_ZERO_REGNUM + 19, { "s3", "x19" }, true },
158 { RISCV_ZERO_REGNUM + 20, { "s4", "x20" }, true },
159 { RISCV_ZERO_REGNUM + 21, { "s5", "x21" }, true },
160 { RISCV_ZERO_REGNUM + 22, { "s6", "x22" }, true },
161 { RISCV_ZERO_REGNUM + 23, { "s7", "x23" }, true },
162 { RISCV_ZERO_REGNUM + 24, { "s8", "x24" }, true },
163 { RISCV_ZERO_REGNUM + 25, { "s9", "x25" }, true },
164 { RISCV_ZERO_REGNUM + 26, { "s10", "x26" }, true },
165 { RISCV_ZERO_REGNUM + 27, { "s11", "x27" }, true },
166 { RISCV_ZERO_REGNUM + 28, { "t3", "x28" }, true },
167 { RISCV_ZERO_REGNUM + 29, { "t4", "x29" }, true },
168 { RISCV_ZERO_REGNUM + 30, { "t5", "x30" }, true },
169 { RISCV_ZERO_REGNUM + 31, { "t6", "x31" }, true },
170 { RISCV_ZERO_REGNUM + 32, { "pc" }, true }
171 }
172};
173
174/* The f-registers feature set. */
175
176static const struct riscv_register_feature riscv_freg_feature =
177{
178 "org.gnu.gdb.riscv.fpu",
179 {
180 { RISCV_FIRST_FP_REGNUM + 0, { "ft0", "f0" }, true },
181 { RISCV_FIRST_FP_REGNUM + 1, { "ft1", "f1" }, true },
182 { RISCV_FIRST_FP_REGNUM + 2, { "ft2", "f2" }, true },
183 { RISCV_FIRST_FP_REGNUM + 3, { "ft3", "f3" }, true },
184 { RISCV_FIRST_FP_REGNUM + 4, { "ft4", "f4" }, true },
185 { RISCV_FIRST_FP_REGNUM + 5, { "ft5", "f5" }, true },
186 { RISCV_FIRST_FP_REGNUM + 6, { "ft6", "f6" }, true },
187 { RISCV_FIRST_FP_REGNUM + 7, { "ft7", "f7" }, true },
592d8c0a 188 { RISCV_FIRST_FP_REGNUM + 8, { "fs0", "f8" }, true },
b5ffee31
AB
189 { RISCV_FIRST_FP_REGNUM + 9, { "fs1", "f9" }, true },
190 { RISCV_FIRST_FP_REGNUM + 10, { "fa0", "f10" }, true },
191 { RISCV_FIRST_FP_REGNUM + 11, { "fa1", "f11" }, true },
192 { RISCV_FIRST_FP_REGNUM + 12, { "fa2", "f12" }, true },
193 { RISCV_FIRST_FP_REGNUM + 13, { "fa3", "f13" }, true },
194 { RISCV_FIRST_FP_REGNUM + 14, { "fa4", "f14" }, true },
195 { RISCV_FIRST_FP_REGNUM + 15, { "fa5", "f15" }, true },
196 { RISCV_FIRST_FP_REGNUM + 16, { "fa6", "f16" }, true },
197 { RISCV_FIRST_FP_REGNUM + 17, { "fa7", "f17" }, true },
198 { RISCV_FIRST_FP_REGNUM + 18, { "fs2", "f18" }, true },
199 { RISCV_FIRST_FP_REGNUM + 19, { "fs3", "f19" }, true },
200 { RISCV_FIRST_FP_REGNUM + 20, { "fs4", "f20" }, true },
201 { RISCV_FIRST_FP_REGNUM + 21, { "fs5", "f21" }, true },
202 { RISCV_FIRST_FP_REGNUM + 22, { "fs6", "f22" }, true },
203 { RISCV_FIRST_FP_REGNUM + 23, { "fs7", "f23" }, true },
204 { RISCV_FIRST_FP_REGNUM + 24, { "fs8", "f24" }, true },
205 { RISCV_FIRST_FP_REGNUM + 25, { "fs9", "f25" }, true },
206 { RISCV_FIRST_FP_REGNUM + 26, { "fs10", "f26" }, true },
207 { RISCV_FIRST_FP_REGNUM + 27, { "fs11", "f27" }, true },
208 { RISCV_FIRST_FP_REGNUM + 28, { "ft8", "f28" }, true },
209 { RISCV_FIRST_FP_REGNUM + 29, { "ft9", "f29" }, true },
210 { RISCV_FIRST_FP_REGNUM + 30, { "ft10", "f30" }, true },
211 { RISCV_FIRST_FP_REGNUM + 31, { "ft11", "f31" }, true },
212
213 { RISCV_CSR_FFLAGS_REGNUM, { "fflags" }, true },
214 { RISCV_CSR_FRM_REGNUM, { "frm" }, true },
215 { RISCV_CSR_FCSR_REGNUM, { "fcsr" }, true },
216
217 }
218};
219
220/* Set of virtual registers. These are not physical registers on the
221 hardware, but might be available from the target. These are not pseudo
222 registers, reading these really does result in a register read from the
223 target, it is just that there might not be a physical register backing
224 the result. */
225
226static const struct riscv_register_feature riscv_virtual_feature =
227{
228 "org.gnu.gdb.riscv.virtual",
229 {
230 { RISCV_PRIV_REGNUM, { "priv" }, false }
231 }
dbbb1059
AB
232};
233
b5ffee31
AB
234/* Feature set for CSRs. This set is NOT constant as the register names
235 list for each register is not complete. The aliases are computed
236 during RISCV_CREATE_CSR_ALIASES. */
237
238static struct riscv_register_feature riscv_csr_feature =
239{
240 "org.gnu.gdb.riscv.csr",
241 {
242#define DECLARE_CSR(NAME,VALUE) \
243 { RISCV_ ## VALUE ## _REGNUM, { # NAME }, false },
244#include "opcode/riscv-opc.h"
245#undef DECLARE_CSR
246 }
dbbb1059
AB
247};
248
b5ffee31
AB
249/* Complete RISCV_CSR_FEATURE, building the CSR alias names and adding them
250 to the name list for each register. */
251
252static void
253riscv_create_csr_aliases ()
254{
255 for (auto &reg : riscv_csr_feature.registers)
256 {
257 int csr_num = reg.regnum - RISCV_FIRST_CSR_REGNUM;
258 const char *alias = xstrprintf ("csr%d", csr_num);
259 reg.names.push_back (alias);
260 }
261}
262
dbbb1059
AB
263/* Controls whether we place compressed breakpoints or not. When in auto
264 mode GDB tries to determine if the target supports compressed
265 breakpoints, and uses them if it does. */
266
267static enum auto_boolean use_compressed_breakpoints;
268
269/* The show callback for 'show riscv use-compressed-breakpoints'. */
270
271static void
272show_use_compressed_breakpoints (struct ui_file *file, int from_tty,
273 struct cmd_list_element *c,
274 const char *value)
275{
dbbb1059
AB
276 fprintf_filtered (file,
277 _("Debugger's use of compressed breakpoints is set "
f37bc8b1 278 "to %s.\n"), value);
dbbb1059
AB
279}
280
281/* The set and show lists for 'set riscv' and 'show riscv' prefixes. */
282
283static struct cmd_list_element *setriscvcmdlist = NULL;
284static struct cmd_list_element *showriscvcmdlist = NULL;
285
286/* The show callback for the 'show riscv' prefix command. */
287
288static void
289show_riscv_command (const char *args, int from_tty)
290{
291 help_list (showriscvcmdlist, "show riscv ", all_commands, gdb_stdout);
292}
293
294/* The set callback for the 'set riscv' prefix command. */
295
296static void
297set_riscv_command (const char *args, int from_tty)
298{
299 printf_unfiltered
300 (_("\"set riscv\" must be followed by an appropriate subcommand.\n"));
301 help_list (setriscvcmdlist, "set riscv ", all_commands, gdb_stdout);
302}
303
304/* The set and show lists for 'set riscv' and 'show riscv' prefixes. */
305
306static struct cmd_list_element *setdebugriscvcmdlist = NULL;
307static struct cmd_list_element *showdebugriscvcmdlist = NULL;
308
309/* The show callback for the 'show debug riscv' prefix command. */
310
311static void
312show_debug_riscv_command (const char *args, int from_tty)
313{
314 help_list (showdebugriscvcmdlist, "show debug riscv ", all_commands, gdb_stdout);
315}
316
317/* The set callback for the 'set debug riscv' prefix command. */
318
319static void
320set_debug_riscv_command (const char *args, int from_tty)
321{
322 printf_unfiltered
323 (_("\"set debug riscv\" must be followed by an appropriate subcommand.\n"));
324 help_list (setdebugriscvcmdlist, "set debug riscv ", all_commands, gdb_stdout);
325}
326
327/* The show callback for all 'show debug riscv VARNAME' variables. */
328
329static void
330show_riscv_debug_variable (struct ui_file *file, int from_tty,
331 struct cmd_list_element *c,
332 const char *value)
333{
334 fprintf_filtered (file,
335 _("RiscV debug variable `%s' is set to: %s\n"),
336 c->name, value);
337}
338
f37bc8b1
JB
339/* When this is set to non-zero debugging information about breakpoint
340 kinds will be printed. */
341
342static unsigned int riscv_debug_breakpoints = 0;
343
dbbb1059
AB
344/* When this is set to non-zero debugging information about inferior calls
345 will be printed. */
346
347static unsigned int riscv_debug_infcall = 0;
348
78a3b0fa
AB
349/* When this is set to non-zero debugging information about stack unwinding
350 will be printed. */
351
352static unsigned int riscv_debug_unwinder = 0;
353
b5ffee31
AB
354/* When this is set to non-zero debugging information about gdbarch
355 initialisation will be printed. */
dbbb1059 356
b5ffee31 357static unsigned int riscv_debug_gdbarch = 0;
dbbb1059 358
8a613826 359/* See riscv-tdep.h. */
dbbb1059 360
411baa47 361int
dbbb1059
AB
362riscv_isa_xlen (struct gdbarch *gdbarch)
363{
113b7b81
AB
364 return gdbarch_tdep (gdbarch)->isa_features.xlen;
365}
366
367/* See riscv-tdep.h. */
368
369int
370riscv_abi_xlen (struct gdbarch *gdbarch)
371{
372 return gdbarch_tdep (gdbarch)->abi_features.xlen;
dbbb1059
AB
373}
374
8a613826 375/* See riscv-tdep.h. */
dbbb1059 376
8a613826 377int
dbbb1059
AB
378riscv_isa_flen (struct gdbarch *gdbarch)
379{
113b7b81
AB
380 return gdbarch_tdep (gdbarch)->isa_features.flen;
381}
382
383/* See riscv-tdep.h. */
384
385int
386riscv_abi_flen (struct gdbarch *gdbarch)
387{
388 return gdbarch_tdep (gdbarch)->abi_features.flen;
dbbb1059
AB
389}
390
391/* Return true if the target for GDBARCH has floating point hardware. */
392
393static bool
394riscv_has_fp_regs (struct gdbarch *gdbarch)
395{
396 return (riscv_isa_flen (gdbarch) > 0);
397}
398
399/* Return true if GDBARCH is using any of the floating point hardware ABIs. */
400
401static bool
402riscv_has_fp_abi (struct gdbarch *gdbarch)
403{
113b7b81 404 return gdbarch_tdep (gdbarch)->abi_features.flen > 0;
dbbb1059
AB
405}
406
8c49aa89
AB
407/* Return true if REGNO is a floating pointer register. */
408
409static bool
410riscv_is_fp_regno_p (int regno)
411{
412 return (regno >= RISCV_FIRST_FP_REGNUM
413 && regno <= RISCV_LAST_FP_REGNUM);
414}
415
dbbb1059
AB
416/* Implement the breakpoint_kind_from_pc gdbarch method. */
417
418static int
419riscv_breakpoint_kind_from_pc (struct gdbarch *gdbarch, CORE_ADDR *pcptr)
420{
421 if (use_compressed_breakpoints == AUTO_BOOLEAN_AUTO)
422 {
3ba2ee38 423 bool unaligned_p = false;
f37bc8b1
JB
424 gdb_byte buf[1];
425
3ba2ee38
JW
426 /* Some targets don't support unaligned reads. The address can only
427 be unaligned if the C extension is supported. So it is safe to
428 use a compressed breakpoint in this case. */
429 if (*pcptr & 0x2)
430 unaligned_p = true;
431 else
432 {
c01660c6
AB
433 /* Read the opcode byte to determine the instruction length. If
434 the read fails this may be because we tried to set the
435 breakpoint at an invalid address, in this case we provide a
436 fake result which will give a breakpoint length of 4.
437 Hopefully when we try to actually insert the breakpoint we
438 will see a failure then too which will be reported to the
439 user. */
440 if (target_read_code (*pcptr, buf, 1) == -1)
441 buf[0] = 0;
3ba2ee38
JW
442 read_code (*pcptr, buf, 1);
443 }
f37bc8b1
JB
444
445 if (riscv_debug_breakpoints)
3ba2ee38
JW
446 {
447 const char *bp = (unaligned_p || riscv_insn_length (buf[0]) == 2
448 ? "C.EBREAK" : "EBREAK");
449
450 fprintf_unfiltered (gdb_stdlog, "Using %s for breakpoint at %s ",
451 bp, paddress (gdbarch, *pcptr));
452 if (unaligned_p)
453 fprintf_unfiltered (gdb_stdlog, "(unaligned address)\n");
454 else
455 fprintf_unfiltered (gdb_stdlog, "(instruction length %d)\n",
456 riscv_insn_length (buf[0]));
457 }
458 if (unaligned_p || riscv_insn_length (buf[0]) == 2)
dbbb1059
AB
459 return 2;
460 else
461 return 4;
462 }
463 else if (use_compressed_breakpoints == AUTO_BOOLEAN_TRUE)
464 return 2;
465 else
466 return 4;
467}
468
469/* Implement the sw_breakpoint_from_kind gdbarch method. */
470
471static const gdb_byte *
472riscv_sw_breakpoint_from_kind (struct gdbarch *gdbarch, int kind, int *size)
473{
474 static const gdb_byte ebreak[] = { 0x73, 0x00, 0x10, 0x00, };
475 static const gdb_byte c_ebreak[] = { 0x02, 0x90 };
476
477 *size = kind;
478 switch (kind)
479 {
480 case 2:
481 return c_ebreak;
482 case 4:
483 return ebreak;
484 default:
89a3b63e 485 gdb_assert_not_reached (_("unhandled breakpoint kind"));
dbbb1059
AB
486 }
487}
488
489/* Callback function for user_reg_add. */
490
491static struct value *
492value_of_riscv_user_reg (struct frame_info *frame, const void *baton)
493{
494 const int *reg_p = (const int *) baton;
495 return value_of_register (*reg_p, frame);
496}
497
b5ffee31
AB
498/* Implement the register_name gdbarch method. This is used instead of
499 the function supplied by calling TDESC_USE_REGISTERS so that we can
500 ensure the preferred names are offered. */
dbbb1059
AB
501
502static const char *
503riscv_register_name (struct gdbarch *gdbarch, int regnum)
504{
b5ffee31
AB
505 /* Lookup the name through the target description. If we get back NULL
506 then this is an unknown register. If we do get a name back then we
507 look up the registers preferred name below. */
508 const char *name = tdesc_register_name (gdbarch, regnum);
509 if (name == NULL || name[0] == '\0')
510 return NULL;
511
512 if (regnum >= RISCV_ZERO_REGNUM && regnum < RISCV_FIRST_FP_REGNUM)
513 {
514 gdb_assert (regnum < riscv_xreg_feature.registers.size ());
515 return riscv_xreg_feature.registers[regnum].names[0];
516 }
517
518 if (regnum >= RISCV_FIRST_FP_REGNUM && regnum <= RISCV_LAST_FP_REGNUM)
dbbb1059 519 {
b5ffee31
AB
520 if (riscv_has_fp_regs (gdbarch))
521 {
522 regnum -= RISCV_FIRST_FP_REGNUM;
523 gdb_assert (regnum < riscv_freg_feature.registers.size ());
524 return riscv_freg_feature.registers[regnum].names[0];
525 }
526 else
527 return NULL;
dbbb1059
AB
528 }
529
0dbfcfff
AB
530 /* Check that there's no gap between the set of registers handled above,
531 and the set of registers handled next. */
532 gdb_assert ((RISCV_LAST_FP_REGNUM + 1) == RISCV_FIRST_CSR_REGNUM);
dbbb1059
AB
533
534 if (regnum >= RISCV_FIRST_CSR_REGNUM && regnum <= RISCV_LAST_CSR_REGNUM)
535 {
420ecd9c
AB
536#define DECLARE_CSR(NAME,VALUE) \
537 case RISCV_ ## VALUE ## _REGNUM: return # NAME;
dbbb1059 538
420ecd9c
AB
539 switch (regnum)
540 {
69cb2952 541#include "opcode/riscv-opc.h"
420ecd9c
AB
542 }
543#undef DECLARE_CSR
dbbb1059
AB
544 }
545
546 if (regnum == RISCV_PRIV_REGNUM)
547 return "priv";
548
b5ffee31
AB
549 /* It is possible that that the target provides some registers that GDB
550 is unaware of, in that case just return the NAME from the target
551 description. */
552 return name;
dbbb1059
AB
553}
554
270b9329
JW
555/* Construct a type for 64-bit FP registers. */
556
557static struct type *
558riscv_fpreg_d_type (struct gdbarch *gdbarch)
559{
560 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
561
562 if (tdep->riscv_fpreg_d_type == nullptr)
563 {
564 const struct builtin_type *bt = builtin_type (gdbarch);
565
566 /* The type we're building is this: */
567#if 0
568 union __gdb_builtin_type_fpreg_d
569 {
570 float f;
571 double d;
572 };
573#endif
574
575 struct type *t;
576
577 t = arch_composite_type (gdbarch,
578 "__gdb_builtin_type_fpreg_d", TYPE_CODE_UNION);
579 append_composite_type_field (t, "float", bt->builtin_float);
580 append_composite_type_field (t, "double", bt->builtin_double);
581 TYPE_VECTOR (t) = 1;
582 TYPE_NAME (t) = "builtin_type_fpreg_d";
583 tdep->riscv_fpreg_d_type = t;
584 }
585
586 return tdep->riscv_fpreg_d_type;
587}
588
b5ffee31
AB
589/* Implement the register_type gdbarch method. This is installed as an
590 for the override setup by TDESC_USE_REGISTERS, for most registers we
591 delegate the type choice to the target description, but for a few
592 registers we try to improve the types if the target description has
593 taken a simplistic approach. */
270b9329
JW
594
595static struct type *
b5ffee31 596riscv_register_type (struct gdbarch *gdbarch, int regnum)
270b9329 597{
b5ffee31
AB
598 struct type *type = tdesc_register_type (gdbarch, regnum);
599 int xlen = riscv_isa_xlen (gdbarch);
270b9329 600
b5ffee31
AB
601 /* We want to perform some specific type "fixes" in cases where we feel
602 that we really can do better than the target description. For all
603 other cases we just return what the target description says. */
604 if (riscv_is_fp_regno_p (regnum))
270b9329 605 {
b5ffee31
AB
606 /* This spots the case for RV64 where the double is defined as
607 either 'ieee_double' or 'float' (which is the generic name that
608 converts to 'double' on 64-bit). In these cases its better to
609 present the registers using a union type. */
610 int flen = riscv_isa_flen (gdbarch);
611 if (flen == 8
612 && TYPE_CODE (type) == TYPE_CODE_FLT
613 && TYPE_LENGTH (type) == flen
614 && (strcmp (TYPE_NAME (type), "builtin_type_ieee_double") == 0
615 || strcmp (TYPE_NAME (type), "double") == 0))
616 type = riscv_fpreg_d_type (gdbarch);
270b9329
JW
617 }
618
b5ffee31
AB
619 if ((regnum == gdbarch_pc_regnum (gdbarch)
620 || regnum == RISCV_RA_REGNUM
621 || regnum == RISCV_FP_REGNUM
622 || regnum == RISCV_SP_REGNUM
623 || regnum == RISCV_GP_REGNUM
624 || regnum == RISCV_TP_REGNUM)
625 && TYPE_CODE (type) == TYPE_CODE_INT
626 && TYPE_LENGTH (type) == xlen)
dbbb1059 627 {
b5ffee31
AB
628 /* This spots the case where some interesting registers are defined
629 as simple integers of the expected size, we force these registers
630 to be pointers as we believe that is more useful. */
dbbb1059 631 if (regnum == gdbarch_pc_regnum (gdbarch)
b5ffee31
AB
632 || regnum == RISCV_RA_REGNUM)
633 type = builtin_type (gdbarch)->builtin_func_ptr;
634 else if (regnum == RISCV_FP_REGNUM
635 || regnum == RISCV_SP_REGNUM
636 || regnum == RISCV_GP_REGNUM
637 || regnum == RISCV_TP_REGNUM)
638 type = builtin_type (gdbarch)->builtin_data_ptr;
dbbb1059 639 }
dbbb1059 640
b5ffee31 641 return type;
dbbb1059
AB
642}
643
644/* Helper for riscv_print_registers_info, prints info for a single register
645 REGNUM. */
646
647static void
648riscv_print_one_register_info (struct gdbarch *gdbarch,
649 struct ui_file *file,
650 struct frame_info *frame,
651 int regnum)
652{
653 const char *name = gdbarch_register_name (gdbarch, regnum);
b5ffee31
AB
654 struct value *val;
655 struct type *regtype;
dbbb1059
AB
656 int print_raw_format;
657 enum tab_stops { value_column_1 = 15 };
658
659 fputs_filtered (name, file);
660 print_spaces_filtered (value_column_1 - strlen (name), file);
661
a70b8144 662 try
b5ffee31
AB
663 {
664 val = value_of_register (regnum, frame);
665 regtype = value_type (val);
666 }
230d2906 667 catch (const gdb_exception_error &ex)
b5ffee31
AB
668 {
669 /* Handle failure to read a register without interrupting the entire
670 'info registers' flow. */
3d6e9d23 671 fprintf_filtered (file, "%s\n", ex.what ());
b5ffee31
AB
672 return;
673 }
b5ffee31 674
dbbb1059
AB
675 print_raw_format = (value_entirely_available (val)
676 && !value_optimized_out (val));
677
270b9329
JW
678 if (TYPE_CODE (regtype) == TYPE_CODE_FLT
679 || (TYPE_CODE (regtype) == TYPE_CODE_UNION
680 && TYPE_NFIELDS (regtype) == 2
681 && TYPE_CODE (TYPE_FIELD_TYPE (regtype, 0)) == TYPE_CODE_FLT
682 && TYPE_CODE (TYPE_FIELD_TYPE (regtype, 1)) == TYPE_CODE_FLT)
683 || (TYPE_CODE (regtype) == TYPE_CODE_UNION
684 && TYPE_NFIELDS (regtype) == 3
685 && TYPE_CODE (TYPE_FIELD_TYPE (regtype, 0)) == TYPE_CODE_FLT
686 && TYPE_CODE (TYPE_FIELD_TYPE (regtype, 1)) == TYPE_CODE_FLT
687 && TYPE_CODE (TYPE_FIELD_TYPE (regtype, 2)) == TYPE_CODE_FLT))
dbbb1059
AB
688 {
689 struct value_print_options opts;
690 const gdb_byte *valaddr = value_contents_for_printing (val);
691 enum bfd_endian byte_order = gdbarch_byte_order (get_type_arch (regtype));
692
693 get_user_print_options (&opts);
694 opts.deref_ref = 1;
695
696 val_print (regtype,
697 value_embedded_offset (val), 0,
698 file, 0, val, &opts, current_language);
699
700 if (print_raw_format)
701 {
702 fprintf_filtered (file, "\t(raw ");
703 print_hex_chars (file, valaddr, TYPE_LENGTH (regtype), byte_order,
704 true);
705 fprintf_filtered (file, ")");
706 }
707 }
708 else
709 {
710 struct value_print_options opts;
711
712 /* Print the register in hex. */
713 get_formatted_print_options (&opts, 'x');
714 opts.deref_ref = 1;
715 val_print (regtype,
716 value_embedded_offset (val), 0,
717 file, 0, val, &opts, current_language);
718
719 if (print_raw_format)
720 {
721 if (regnum == RISCV_CSR_MSTATUS_REGNUM)
722 {
723 LONGEST d;
724 int size = register_size (gdbarch, regnum);
725 unsigned xlen;
726
b7c8601a
JW
727 /* The SD field is always in the upper bit of MSTATUS, regardless
728 of the number of bits in MSTATUS. */
dbbb1059 729 d = value_as_long (val);
b7c8601a 730 xlen = size * 8;
dbbb1059
AB
731 fprintf_filtered (file,
732 "\tSD:%X VM:%02X MXR:%X PUM:%X MPRV:%X XS:%X "
733 "FS:%X MPP:%x HPP:%X SPP:%X MPIE:%X HPIE:%X "
734 "SPIE:%X UPIE:%X MIE:%X HIE:%X SIE:%X UIE:%X",
735 (int) ((d >> (xlen - 1)) & 0x1),
736 (int) ((d >> 24) & 0x1f),
737 (int) ((d >> 19) & 0x1),
738 (int) ((d >> 18) & 0x1),
739 (int) ((d >> 17) & 0x1),
740 (int) ((d >> 15) & 0x3),
741 (int) ((d >> 13) & 0x3),
742 (int) ((d >> 11) & 0x3),
743 (int) ((d >> 9) & 0x3),
744 (int) ((d >> 8) & 0x1),
745 (int) ((d >> 7) & 0x1),
746 (int) ((d >> 6) & 0x1),
747 (int) ((d >> 5) & 0x1),
748 (int) ((d >> 4) & 0x1),
749 (int) ((d >> 3) & 0x1),
750 (int) ((d >> 2) & 0x1),
751 (int) ((d >> 1) & 0x1),
752 (int) ((d >> 0) & 0x1));
753 }
754 else if (regnum == RISCV_CSR_MISA_REGNUM)
755 {
756 int base;
757 unsigned xlen, i;
758 LONGEST d;
b7c8601a 759 int size = register_size (gdbarch, regnum);
dbbb1059 760
b7c8601a
JW
761 /* The MXL field is always in the upper two bits of MISA,
762 regardless of the number of bits in MISA. Mask out other
763 bits to ensure we have a positive value. */
dbbb1059 764 d = value_as_long (val);
b7c8601a 765 base = (d >> ((size * 8) - 2)) & 0x3;
dbbb1059
AB
766 xlen = 16;
767
768 for (; base > 0; base--)
769 xlen *= 2;
770 fprintf_filtered (file, "\tRV%d", xlen);
771
772 for (i = 0; i < 26; i++)
773 {
774 if (d & (1 << i))
775 fprintf_filtered (file, "%c", 'A' + i);
776 }
777 }
778 else if (regnum == RISCV_CSR_FCSR_REGNUM
779 || regnum == RISCV_CSR_FFLAGS_REGNUM
780 || regnum == RISCV_CSR_FRM_REGNUM)
781 {
782 LONGEST d;
783
784 d = value_as_long (val);
785
786 fprintf_filtered (file, "\t");
787 if (regnum != RISCV_CSR_FRM_REGNUM)
788 fprintf_filtered (file,
789 "RD:%01X NV:%d DZ:%d OF:%d UF:%d NX:%d",
790 (int) ((d >> 5) & 0x7),
791 (int) ((d >> 4) & 0x1),
792 (int) ((d >> 3) & 0x1),
793 (int) ((d >> 2) & 0x1),
794 (int) ((d >> 1) & 0x1),
795 (int) ((d >> 0) & 0x1));
796
797 if (regnum != RISCV_CSR_FFLAGS_REGNUM)
798 {
799 static const char * const sfrm[] =
800 {
801 "RNE (round to nearest; ties to even)",
802 "RTZ (Round towards zero)",
803 "RDN (Round down towards -INF)",
804 "RUP (Round up towards +INF)",
805 "RMM (Round to nearest; ties to max magnitude)",
806 "INVALID[5]",
807 "INVALID[6]",
808 "dynamic rounding mode",
809 };
810 int frm = ((regnum == RISCV_CSR_FCSR_REGNUM)
811 ? (d >> 5) : d) & 0x3;
812
813 fprintf_filtered (file, "%sFRM:%i [%s]",
814 (regnum == RISCV_CSR_FCSR_REGNUM
815 ? " " : ""),
816 frm, sfrm[frm]);
817 }
818 }
819 else if (regnum == RISCV_PRIV_REGNUM)
820 {
821 LONGEST d;
822 uint8_t priv;
823
824 d = value_as_long (val);
825 priv = d & 0xff;
826
827 if (priv < 4)
828 {
829 static const char * const sprv[] =
830 {
831 "User/Application",
832 "Supervisor",
833 "Hypervisor",
834 "Machine"
835 };
836 fprintf_filtered (file, "\tprv:%d [%s]",
837 priv, sprv[priv]);
838 }
839 else
840 fprintf_filtered (file, "\tprv:%d [INVALID]", priv);
841 }
842 else
843 {
844 /* If not a vector register, print it also according to its
845 natural format. */
846 if (TYPE_VECTOR (regtype) == 0)
847 {
848 get_user_print_options (&opts);
849 opts.deref_ref = 1;
850 fprintf_filtered (file, "\t");
851 val_print (regtype,
852 value_embedded_offset (val), 0,
853 file, 0, val, &opts, current_language);
854 }
855 }
856 }
857 }
858 fprintf_filtered (file, "\n");
859}
860
0dbfcfff
AB
861/* Return true if REGNUM is a valid CSR register. The CSR register space
862 is sparsely populated, so not every number is a named CSR. */
863
864static bool
865riscv_is_regnum_a_named_csr (int regnum)
866{
867 gdb_assert (regnum >= RISCV_FIRST_CSR_REGNUM
868 && regnum <= RISCV_LAST_CSR_REGNUM);
869
870 switch (regnum)
871 {
872#define DECLARE_CSR(name, num) case RISCV_ ## num ## _REGNUM:
873#include "opcode/riscv-opc.h"
874#undef DECLARE_CSR
875 return true;
876
877 default:
878 return false;
879 }
880}
881
dbbb1059
AB
882/* Implement the register_reggroup_p gdbarch method. Is REGNUM a member
883 of REGGROUP? */
884
885static int
886riscv_register_reggroup_p (struct gdbarch *gdbarch, int regnum,
887 struct reggroup *reggroup)
888{
dbbb1059
AB
889 /* Used by 'info registers' and 'info registers <groupname>'. */
890
891 if (gdbarch_register_name (gdbarch, regnum) == NULL
892 || gdbarch_register_name (gdbarch, regnum)[0] == '\0')
893 return 0;
894
b5ffee31
AB
895 if (regnum > RISCV_LAST_REGNUM)
896 {
897 int ret = tdesc_register_in_reggroup_p (gdbarch, regnum, reggroup);
898 if (ret != -1)
899 return ret;
900
901 return default_register_reggroup_p (gdbarch, regnum, reggroup);
902 }
903
dbbb1059
AB
904 if (reggroup == all_reggroup)
905 {
906 if (regnum < RISCV_FIRST_CSR_REGNUM || regnum == RISCV_PRIV_REGNUM)
907 return 1;
0dbfcfff
AB
908 if (riscv_is_regnum_a_named_csr (regnum))
909 return 1;
dbbb1059
AB
910 return 0;
911 }
912 else if (reggroup == float_reggroup)
8c49aa89
AB
913 return (riscv_is_fp_regno_p (regnum)
914 || regnum == RISCV_CSR_FCSR_REGNUM
915 || regnum == RISCV_CSR_FFLAGS_REGNUM
916 || regnum == RISCV_CSR_FRM_REGNUM);
dbbb1059
AB
917 else if (reggroup == general_reggroup)
918 return regnum < RISCV_FIRST_FP_REGNUM;
919 else if (reggroup == restore_reggroup || reggroup == save_reggroup)
920 {
921 if (riscv_has_fp_regs (gdbarch))
ecc82c05
AB
922 return (regnum <= RISCV_LAST_FP_REGNUM
923 || regnum == RISCV_CSR_FCSR_REGNUM
924 || regnum == RISCV_CSR_FFLAGS_REGNUM
925 || regnum == RISCV_CSR_FRM_REGNUM);
dbbb1059
AB
926 else
927 return regnum < RISCV_FIRST_FP_REGNUM;
928 }
b5ffee31 929 else if (reggroup == system_reggroup || reggroup == csr_reggroup)
dbbb1059
AB
930 {
931 if (regnum == RISCV_PRIV_REGNUM)
932 return 1;
933 if (regnum < RISCV_FIRST_CSR_REGNUM || regnum > RISCV_LAST_CSR_REGNUM)
934 return 0;
0dbfcfff
AB
935 if (riscv_is_regnum_a_named_csr (regnum))
936 return 1;
dbbb1059
AB
937 return 0;
938 }
939 else if (reggroup == vector_reggroup)
940 return 0;
941 else
942 return 0;
943}
944
945/* Implement the print_registers_info gdbarch method. This is used by
946 'info registers' and 'info all-registers'. */
947
948static void
949riscv_print_registers_info (struct gdbarch *gdbarch,
950 struct ui_file *file,
951 struct frame_info *frame,
952 int regnum, int print_all)
953{
954 if (regnum != -1)
955 {
956 /* Print one specified register. */
dbbb1059
AB
957 if (gdbarch_register_name (gdbarch, regnum) == NULL
958 || *(gdbarch_register_name (gdbarch, regnum)) == '\0')
959 error (_("Not a valid register for the current processor type"));
960 riscv_print_one_register_info (gdbarch, file, frame, regnum);
961 }
962 else
963 {
964 struct reggroup *reggroup;
965
966 if (print_all)
967 reggroup = all_reggroup;
968 else
969 reggroup = general_reggroup;
970
971 for (regnum = 0; regnum <= RISCV_LAST_REGNUM; ++regnum)
972 {
973 /* Zero never changes, so might as well hide by default. */
974 if (regnum == RISCV_ZERO_REGNUM && !print_all)
975 continue;
976
977 /* Registers with no name are not valid on this ISA. */
978 if (gdbarch_register_name (gdbarch, regnum) == NULL
979 || *(gdbarch_register_name (gdbarch, regnum)) == '\0')
980 continue;
981
982 /* Is the register in the group we're interested in? */
b5ffee31 983 if (!gdbarch_register_reggroup_p (gdbarch, regnum, reggroup))
dbbb1059
AB
984 continue;
985
986 riscv_print_one_register_info (gdbarch, file, frame, regnum);
987 }
988 }
989}
990
991/* Class that handles one decoded RiscV instruction. */
992
993class riscv_insn
994{
995public:
996
997 /* Enum of all the opcodes that GDB cares about during the prologue scan. */
998 enum opcode
999 {
1000 /* Unknown value is used at initialisation time. */
1001 UNKNOWN = 0,
1002
1003 /* These instructions are all the ones we are interested in during the
1004 prologue scan. */
1005 ADD,
1006 ADDI,
1007 ADDIW,
1008 ADDW,
1009 AUIPC,
1010 LUI,
1011 SD,
1012 SW,
5c720ed8
JW
1013 /* These are needed for software breakopint support. */
1014 JAL,
1015 JALR,
1016 BEQ,
1017 BNE,
1018 BLT,
1019 BGE,
1020 BLTU,
1021 BGEU,
1022 /* These are needed for stepping over atomic sequences. */
1023 LR,
1024 SC,
dbbb1059
AB
1025
1026 /* Other instructions are not interesting during the prologue scan, and
1027 are ignored. */
1028 OTHER
1029 };
1030
1031 riscv_insn ()
1032 : m_length (0),
1033 m_opcode (OTHER),
1034 m_rd (0),
1035 m_rs1 (0),
1036 m_rs2 (0)
1037 {
1038 /* Nothing. */
1039 }
1040
1041 void decode (struct gdbarch *gdbarch, CORE_ADDR pc);
1042
1043 /* Get the length of the instruction in bytes. */
1044 int length () const
1045 { return m_length; }
1046
1047 /* Get the opcode for this instruction. */
1048 enum opcode opcode () const
1049 { return m_opcode; }
1050
1051 /* Get destination register field for this instruction. This is only
1052 valid if the OPCODE implies there is such a field for this
1053 instruction. */
1054 int rd () const
1055 { return m_rd; }
1056
1057 /* Get the RS1 register field for this instruction. This is only valid
1058 if the OPCODE implies there is such a field for this instruction. */
1059 int rs1 () const
1060 { return m_rs1; }
1061
1062 /* Get the RS2 register field for this instruction. This is only valid
1063 if the OPCODE implies there is such a field for this instruction. */
1064 int rs2 () const
1065 { return m_rs2; }
1066
1067 /* Get the immediate for this instruction in signed form. This is only
1068 valid if the OPCODE implies there is such a field for this
1069 instruction. */
1070 int imm_signed () const
1071 { return m_imm.s; }
1072
1073private:
1074
1075 /* Extract 5 bit register field at OFFSET from instruction OPCODE. */
1076 int decode_register_index (unsigned long opcode, int offset)
1077 {
1078 return (opcode >> offset) & 0x1F;
1079 }
1080
5c720ed8
JW
1081 /* Extract 5 bit register field at OFFSET from instruction OPCODE. */
1082 int decode_register_index_short (unsigned long opcode, int offset)
1083 {
1084 return ((opcode >> offset) & 0x7) + 8;
1085 }
1086
dbbb1059
AB
1087 /* Helper for DECODE, decode 32-bit R-type instruction. */
1088 void decode_r_type_insn (enum opcode opcode, ULONGEST ival)
1089 {
1090 m_opcode = opcode;
1091 m_rd = decode_register_index (ival, OP_SH_RD);
1092 m_rs1 = decode_register_index (ival, OP_SH_RS1);
1093 m_rs2 = decode_register_index (ival, OP_SH_RS2);
1094 }
1095
1096 /* Helper for DECODE, decode 16-bit compressed R-type instruction. */
1097 void decode_cr_type_insn (enum opcode opcode, ULONGEST ival)
1098 {
1099 m_opcode = opcode;
1100 m_rd = m_rs1 = decode_register_index (ival, OP_SH_CRS1S);
1101 m_rs2 = decode_register_index (ival, OP_SH_CRS2);
1102 }
1103
1104 /* Helper for DECODE, decode 32-bit I-type instruction. */
1105 void decode_i_type_insn (enum opcode opcode, ULONGEST ival)
1106 {
1107 m_opcode = opcode;
1108 m_rd = decode_register_index (ival, OP_SH_RD);
1109 m_rs1 = decode_register_index (ival, OP_SH_RS1);
1110 m_imm.s = EXTRACT_ITYPE_IMM (ival);
1111 }
1112
1113 /* Helper for DECODE, decode 16-bit compressed I-type instruction. */
1114 void decode_ci_type_insn (enum opcode opcode, ULONGEST ival)
1115 {
1116 m_opcode = opcode;
1117 m_rd = m_rs1 = decode_register_index (ival, OP_SH_CRS1S);
1118 m_imm.s = EXTRACT_RVC_IMM (ival);
1119 }
1120
1121 /* Helper for DECODE, decode 32-bit S-type instruction. */
1122 void decode_s_type_insn (enum opcode opcode, ULONGEST ival)
1123 {
1124 m_opcode = opcode;
1125 m_rs1 = decode_register_index (ival, OP_SH_RS1);
1126 m_rs2 = decode_register_index (ival, OP_SH_RS2);
1127 m_imm.s = EXTRACT_STYPE_IMM (ival);
1128 }
1129
ff3a05b3
AB
1130 /* Helper for DECODE, decode 16-bit CS-type instruction. The immediate
1131 encoding is different for each CS format instruction, so extracting
1132 the immediate is left up to the caller, who should pass the extracted
1133 immediate value through in IMM. */
1134 void decode_cs_type_insn (enum opcode opcode, ULONGEST ival, int imm)
1135 {
1136 m_opcode = opcode;
1137 m_imm.s = imm;
1138 m_rs1 = decode_register_index_short (ival, OP_SH_CRS1S);
1139 m_rs2 = decode_register_index_short (ival, OP_SH_CRS2S);
1140 }
1141
1142 /* Helper for DECODE, decode 16-bit CSS-type instruction. The immediate
1143 encoding is different for each CSS format instruction, so extracting
1144 the immediate is left up to the caller, who should pass the extracted
1145 immediate value through in IMM. */
1146 void decode_css_type_insn (enum opcode opcode, ULONGEST ival, int imm)
1147 {
1148 m_opcode = opcode;
1149 m_imm.s = imm;
1150 m_rs1 = RISCV_SP_REGNUM;
1151 /* Not a compressed register number in this case. */
1152 m_rs2 = decode_register_index (ival, OP_SH_CRS2);
1153 }
1154
dbbb1059
AB
1155 /* Helper for DECODE, decode 32-bit U-type instruction. */
1156 void decode_u_type_insn (enum opcode opcode, ULONGEST ival)
1157 {
1158 m_opcode = opcode;
1159 m_rd = decode_register_index (ival, OP_SH_RD);
1160 m_imm.s = EXTRACT_UTYPE_IMM (ival);
1161 }
1162
5c720ed8
JW
1163 /* Helper for DECODE, decode 32-bit J-type instruction. */
1164 void decode_j_type_insn (enum opcode opcode, ULONGEST ival)
1165 {
1166 m_opcode = opcode;
1167 m_rd = decode_register_index (ival, OP_SH_RD);
1168 m_imm.s = EXTRACT_UJTYPE_IMM (ival);
1169 }
1170
1171 /* Helper for DECODE, decode 32-bit J-type instruction. */
1172 void decode_cj_type_insn (enum opcode opcode, ULONGEST ival)
1173 {
1174 m_opcode = opcode;
1175 m_imm.s = EXTRACT_RVC_J_IMM (ival);
1176 }
1177
1178 void decode_b_type_insn (enum opcode opcode, ULONGEST ival)
1179 {
1180 m_opcode = opcode;
1181 m_rs1 = decode_register_index (ival, OP_SH_RS1);
1182 m_rs2 = decode_register_index (ival, OP_SH_RS2);
1183 m_imm.s = EXTRACT_SBTYPE_IMM (ival);
1184 }
1185
1186 void decode_cb_type_insn (enum opcode opcode, ULONGEST ival)
1187 {
1188 m_opcode = opcode;
1189 m_rs1 = decode_register_index_short (ival, OP_SH_CRS1S);
1190 m_imm.s = EXTRACT_RVC_B_IMM (ival);
1191 }
1192
dbbb1059
AB
1193 /* Fetch instruction from target memory at ADDR, return the content of
1194 the instruction, and update LEN with the instruction length. */
1195 static ULONGEST fetch_instruction (struct gdbarch *gdbarch,
1196 CORE_ADDR addr, int *len);
1197
1198 /* The length of the instruction in bytes. Should be 2 or 4. */
1199 int m_length;
1200
1201 /* The instruction opcode. */
1202 enum opcode m_opcode;
1203
1204 /* The three possible registers an instruction might reference. Not
1205 every instruction fills in all of these registers. Which fields are
1206 valid depends on the opcode. The naming of these fields matches the
1207 naming in the riscv isa manual. */
1208 int m_rd;
1209 int m_rs1;
1210 int m_rs2;
1211
1212 /* Possible instruction immediate. This is only valid if the instruction
1213 format contains an immediate, not all instruction, whether this is
1214 valid depends on the opcode. Despite only having one format for now
1215 the immediate is packed into a union, later instructions might require
1216 an unsigned formatted immediate, having the union in place now will
1217 reduce the need for code churn later. */
1218 union riscv_insn_immediate
1219 {
1220 riscv_insn_immediate ()
1221 : s (0)
1222 {
1223 /* Nothing. */
1224 }
1225
1226 int s;
1227 } m_imm;
1228};
1229
1230/* Fetch instruction from target memory at ADDR, return the content of the
1231 instruction, and update LEN with the instruction length. */
1232
1233ULONGEST
1234riscv_insn::fetch_instruction (struct gdbarch *gdbarch,
1235 CORE_ADDR addr, int *len)
1236{
1237 enum bfd_endian byte_order = gdbarch_byte_order_for_code (gdbarch);
1238 gdb_byte buf[8];
1239 int instlen, status;
1240
1241 /* All insns are at least 16 bits. */
1242 status = target_read_memory (addr, buf, 2);
1243 if (status)
1244 memory_error (TARGET_XFER_E_IO, addr);
1245
1246 /* If we need more, grab it now. */
1247 instlen = riscv_insn_length (buf[0]);
89a3b63e 1248 gdb_assert (instlen <= sizeof (buf));
dbbb1059 1249 *len = instlen;
89a3b63e
AB
1250
1251 if (instlen > 2)
dbbb1059
AB
1252 {
1253 status = target_read_memory (addr + 2, buf + 2, instlen - 2);
1254 if (status)
1255 memory_error (TARGET_XFER_E_IO, addr + 2);
1256 }
1257
1258 return extract_unsigned_integer (buf, instlen, byte_order);
1259}
1260
17cf2897
AB
1261/* Fetch from target memory an instruction at PC and decode it. This can
1262 throw an error if the memory access fails, callers are responsible for
1263 handling this error if that is appropriate. */
dbbb1059
AB
1264
1265void
1266riscv_insn::decode (struct gdbarch *gdbarch, CORE_ADDR pc)
1267{
1268 ULONGEST ival;
1269
1270 /* Fetch the instruction, and the instructions length. */
1271 ival = fetch_instruction (gdbarch, pc, &m_length);
1272
1273 if (m_length == 4)
1274 {
1275 if (is_add_insn (ival))
1276 decode_r_type_insn (ADD, ival);
1277 else if (is_addw_insn (ival))
1278 decode_r_type_insn (ADDW, ival);
1279 else if (is_addi_insn (ival))
1280 decode_i_type_insn (ADDI, ival);
1281 else if (is_addiw_insn (ival))
1282 decode_i_type_insn (ADDIW, ival);
1283 else if (is_auipc_insn (ival))
1284 decode_u_type_insn (AUIPC, ival);
1285 else if (is_lui_insn (ival))
1286 decode_u_type_insn (LUI, ival);
1287 else if (is_sd_insn (ival))
1288 decode_s_type_insn (SD, ival);
1289 else if (is_sw_insn (ival))
1290 decode_s_type_insn (SW, ival);
5c720ed8
JW
1291 else if (is_jal_insn (ival))
1292 decode_j_type_insn (JAL, ival);
1293 else if (is_jalr_insn (ival))
1294 decode_i_type_insn (JALR, ival);
1295 else if (is_beq_insn (ival))
1296 decode_b_type_insn (BEQ, ival);
1297 else if (is_bne_insn (ival))
1298 decode_b_type_insn (BNE, ival);
1299 else if (is_blt_insn (ival))
1300 decode_b_type_insn (BLT, ival);
1301 else if (is_bge_insn (ival))
1302 decode_b_type_insn (BGE, ival);
1303 else if (is_bltu_insn (ival))
1304 decode_b_type_insn (BLTU, ival);
1305 else if (is_bgeu_insn (ival))
1306 decode_b_type_insn (BGEU, ival);
1307 else if (is_lr_w_insn (ival))
1308 decode_r_type_insn (LR, ival);
1309 else if (is_lr_d_insn (ival))
1310 decode_r_type_insn (LR, ival);
1311 else if (is_sc_w_insn (ival))
1312 decode_r_type_insn (SC, ival);
1313 else if (is_sc_d_insn (ival))
1314 decode_r_type_insn (SC, ival);
dbbb1059
AB
1315 else
1316 /* None of the other fields are valid in this case. */
1317 m_opcode = OTHER;
1318 }
1319 else if (m_length == 2)
1320 {
5c720ed8
JW
1321 int xlen = riscv_isa_xlen (gdbarch);
1322
1323 /* C_ADD and C_JALR have the same opcode. If RS2 is 0, then this is a
1324 C_JALR. So must try to match C_JALR first as it has more bits in
1325 mask. */
1326 if (is_c_jalr_insn (ival))
1327 decode_cr_type_insn (JALR, ival);
1328 else if (is_c_add_insn (ival))
dbbb1059 1329 decode_cr_type_insn (ADD, ival);
5c720ed8
JW
1330 /* C_ADDW is RV64 and RV128 only. */
1331 else if (xlen != 4 && is_c_addw_insn (ival))
dbbb1059
AB
1332 decode_cr_type_insn (ADDW, ival);
1333 else if (is_c_addi_insn (ival))
1334 decode_ci_type_insn (ADDI, ival);
5c720ed8
JW
1335 /* C_ADDIW and C_JAL have the same opcode. C_ADDIW is RV64 and RV128
1336 only and C_JAL is RV32 only. */
1337 else if (xlen != 4 && is_c_addiw_insn (ival))
dbbb1059 1338 decode_ci_type_insn (ADDIW, ival);
5c720ed8
JW
1339 else if (xlen == 4 && is_c_jal_insn (ival))
1340 decode_cj_type_insn (JAL, ival);
1341 /* C_ADDI16SP and C_LUI have the same opcode. If RD is 2, then this is a
1342 C_ADDI16SP. So must try to match C_ADDI16SP first as it has more bits
1343 in mask. */
dbbb1059
AB
1344 else if (is_c_addi16sp_insn (ival))
1345 {
1346 m_opcode = ADDI;
1347 m_rd = m_rs1 = decode_register_index (ival, OP_SH_RD);
1348 m_imm.s = EXTRACT_RVC_ADDI16SP_IMM (ival);
1349 }
ff3a05b3
AB
1350 else if (is_c_addi4spn_insn (ival))
1351 {
1352 m_opcode = ADDI;
1353 m_rd = decode_register_index_short (ival, OP_SH_CRS2S);
1354 m_rs1 = RISCV_SP_REGNUM;
1355 m_imm.s = EXTRACT_RVC_ADDI4SPN_IMM (ival);
1356 }
5c720ed8 1357 else if (is_c_lui_insn (ival))
d354055e
AB
1358 {
1359 m_opcode = LUI;
1360 m_rd = decode_register_index (ival, OP_SH_CRS1S);
1361 m_imm.s = EXTRACT_RVC_LUI_IMM (ival);
1362 }
5c720ed8
JW
1363 /* C_SD and C_FSW have the same opcode. C_SD is RV64 and RV128 only,
1364 and C_FSW is RV32 only. */
1365 else if (xlen != 4 && is_c_sd_insn (ival))
ff3a05b3 1366 decode_cs_type_insn (SD, ival, EXTRACT_RVC_LD_IMM (ival));
5c720ed8 1367 else if (is_c_sw_insn (ival))
ff3a05b3
AB
1368 decode_cs_type_insn (SW, ival, EXTRACT_RVC_LW_IMM (ival));
1369 else if (is_c_swsp_insn (ival))
1370 decode_css_type_insn (SW, ival, EXTRACT_RVC_SWSP_IMM (ival));
1371 else if (xlen != 4 && is_c_sdsp_insn (ival))
1372 decode_css_type_insn (SW, ival, EXTRACT_RVC_SDSP_IMM (ival));
5c720ed8
JW
1373 /* C_JR and C_MV have the same opcode. If RS2 is 0, then this is a C_JR.
1374 So must try to match C_JR first as it ahs more bits in mask. */
1375 else if (is_c_jr_insn (ival))
1376 decode_cr_type_insn (JALR, ival);
1377 else if (is_c_j_insn (ival))
1378 decode_cj_type_insn (JAL, ival);
1379 else if (is_c_beqz_insn (ival))
1380 decode_cb_type_insn (BEQ, ival);
1381 else if (is_c_bnez_insn (ival))
1382 decode_cb_type_insn (BNE, ival);
dbbb1059
AB
1383 else
1384 /* None of the other fields of INSN are valid in this case. */
1385 m_opcode = OTHER;
1386 }
1387 else
1388 internal_error (__FILE__, __LINE__,
1389 _("unable to decode %d byte instructions in "
1390 "prologue at %s"), m_length,
1391 core_addr_to_string (pc));
1392}
1393
1394/* The prologue scanner. This is currently only used for skipping the
1395 prologue of a function when the DWARF information is not sufficient.
1396 However, it is written with filling of the frame cache in mind, which
1397 is why different groups of stack setup instructions are split apart
1398 during the core of the inner loop. In the future, the intention is to
1399 extend this function to fully support building up a frame cache that
1400 can unwind register values when there is no DWARF information. */
1401
1402static CORE_ADDR
1403riscv_scan_prologue (struct gdbarch *gdbarch,
78a3b0fa
AB
1404 CORE_ADDR start_pc, CORE_ADDR end_pc,
1405 struct riscv_unwind_cache *cache)
dbbb1059 1406{
78a3b0fa 1407 CORE_ADDR cur_pc, next_pc, after_prologue_pc;
dbbb1059
AB
1408 CORE_ADDR end_prologue_addr = 0;
1409
78a3b0fa
AB
1410 /* Find an upper limit on the function prologue using the debug
1411 information. If the debug information could not be used to provide
1412 that bound, then use an arbitrary large number as the upper bound. */
1413 after_prologue_pc = skip_prologue_using_sal (gdbarch, start_pc);
1414 if (after_prologue_pc == 0)
1415 after_prologue_pc = start_pc + 100; /* Arbitrary large number. */
1416 if (after_prologue_pc < end_pc)
1417 end_pc = after_prologue_pc;
1418
1419 pv_t regs[RISCV_NUM_INTEGER_REGS]; /* Number of GPR. */
1420 for (int regno = 0; regno < RISCV_NUM_INTEGER_REGS; regno++)
1421 regs[regno] = pv_register (regno, 0);
1422 pv_area stack (RISCV_SP_REGNUM, gdbarch_addr_bit (gdbarch));
1423
1424 if (riscv_debug_unwinder)
1425 fprintf_unfiltered
1426 (gdb_stdlog,
1427 "Prologue scan for function starting at %s (limit %s)\n",
1428 core_addr_to_string (start_pc),
1429 core_addr_to_string (end_pc));
1430
1431 for (next_pc = cur_pc = start_pc; cur_pc < end_pc; cur_pc = next_pc)
dbbb1059
AB
1432 {
1433 struct riscv_insn insn;
1434
1435 /* Decode the current instruction, and decide where the next
1436 instruction lives based on the size of this instruction. */
1437 insn.decode (gdbarch, cur_pc);
1438 gdb_assert (insn.length () > 0);
1439 next_pc = cur_pc + insn.length ();
1440
1441 /* Look for common stack adjustment insns. */
1442 if ((insn.opcode () == riscv_insn::ADDI
1443 || insn.opcode () == riscv_insn::ADDIW)
1444 && insn.rd () == RISCV_SP_REGNUM
1445 && insn.rs1 () == RISCV_SP_REGNUM)
1446 {
1447 /* Handle: addi sp, sp, -i
1448 or: addiw sp, sp, -i */
78a3b0fa
AB
1449 gdb_assert (insn.rd () < RISCV_NUM_INTEGER_REGS);
1450 gdb_assert (insn.rs1 () < RISCV_NUM_INTEGER_REGS);
1451 regs[insn.rd ()]
1452 = pv_add_constant (regs[insn.rs1 ()], insn.imm_signed ());
dbbb1059
AB
1453 }
1454 else if ((insn.opcode () == riscv_insn::SW
1455 || insn.opcode () == riscv_insn::SD)
1456 && (insn.rs1 () == RISCV_SP_REGNUM
1457 || insn.rs1 () == RISCV_FP_REGNUM))
1458 {
1459 /* Handle: sw reg, offset(sp)
1460 or: sd reg, offset(sp)
1461 or: sw reg, offset(s0)
1462 or: sd reg, offset(s0) */
1463 /* Instruction storing a register onto the stack. */
78a3b0fa
AB
1464 gdb_assert (insn.rs1 () < RISCV_NUM_INTEGER_REGS);
1465 gdb_assert (insn.rs2 () < RISCV_NUM_INTEGER_REGS);
1466 stack.store (pv_add_constant (regs[insn.rs1 ()], insn.imm_signed ()),
1467 (insn.opcode () == riscv_insn::SW ? 4 : 8),
1468 regs[insn.rs2 ()]);
dbbb1059
AB
1469 }
1470 else if (insn.opcode () == riscv_insn::ADDI
1471 && insn.rd () == RISCV_FP_REGNUM
1472 && insn.rs1 () == RISCV_SP_REGNUM)
1473 {
1474 /* Handle: addi s0, sp, size */
1475 /* Instructions setting up the frame pointer. */
78a3b0fa
AB
1476 gdb_assert (insn.rd () < RISCV_NUM_INTEGER_REGS);
1477 gdb_assert (insn.rs1 () < RISCV_NUM_INTEGER_REGS);
1478 regs[insn.rd ()]
1479 = pv_add_constant (regs[insn.rs1 ()], insn.imm_signed ());
dbbb1059
AB
1480 }
1481 else if ((insn.opcode () == riscv_insn::ADD
1482 || insn.opcode () == riscv_insn::ADDW)
1483 && insn.rd () == RISCV_FP_REGNUM
1484 && insn.rs1 () == RISCV_SP_REGNUM
1485 && insn.rs2 () == RISCV_ZERO_REGNUM)
1486 {
1487 /* Handle: add s0, sp, 0
1488 or: addw s0, sp, 0 */
1489 /* Instructions setting up the frame pointer. */
78a3b0fa
AB
1490 gdb_assert (insn.rd () < RISCV_NUM_INTEGER_REGS);
1491 gdb_assert (insn.rs1 () < RISCV_NUM_INTEGER_REGS);
1492 regs[insn.rd ()] = pv_add_constant (regs[insn.rs1 ()], 0);
dbbb1059 1493 }
d354055e
AB
1494 else if ((insn.opcode () == riscv_insn::ADDI
1495 && insn.rd () == RISCV_ZERO_REGNUM
1496 && insn.rs1 () == RISCV_ZERO_REGNUM
1497 && insn.imm_signed () == 0))
dbbb1059 1498 {
d354055e 1499 /* Handle: add x0, x0, 0 (NOP) */
dbbb1059 1500 }
d354055e
AB
1501 else if (insn.opcode () == riscv_insn::AUIPC)
1502 {
1503 gdb_assert (insn.rd () < RISCV_NUM_INTEGER_REGS);
1504 regs[insn.rd ()] = pv_constant (cur_pc + insn.imm_signed ());
1505 }
1506 else if (insn.opcode () == riscv_insn::LUI)
1507 {
1508 /* Handle: lui REG, n
1509 Where REG is not gp register. */
1510 gdb_assert (insn.rd () < RISCV_NUM_INTEGER_REGS);
1511 regs[insn.rd ()] = pv_constant (insn.imm_signed ());
1512 }
1513 else if (insn.opcode () == riscv_insn::ADDI)
1514 {
1515 /* Handle: addi REG1, REG2, IMM */
1516 gdb_assert (insn.rd () < RISCV_NUM_INTEGER_REGS);
1517 gdb_assert (insn.rs1 () < RISCV_NUM_INTEGER_REGS);
1518 regs[insn.rd ()]
1519 = pv_add_constant (regs[insn.rs1 ()], insn.imm_signed ());
1520 }
1521 else if (insn.opcode () == riscv_insn::ADD)
1522 {
1523 /* Handle: addi REG1, REG2, IMM */
1524 gdb_assert (insn.rd () < RISCV_NUM_INTEGER_REGS);
1525 gdb_assert (insn.rs1 () < RISCV_NUM_INTEGER_REGS);
1526 gdb_assert (insn.rs2 () < RISCV_NUM_INTEGER_REGS);
1527 regs[insn.rd ()] = pv_add (regs[insn.rs1 ()], regs[insn.rs2 ()]);
1528 }
dbbb1059
AB
1529 else
1530 {
78a3b0fa
AB
1531 end_prologue_addr = cur_pc;
1532 break;
dbbb1059
AB
1533 }
1534 }
1535
1536 if (end_prologue_addr == 0)
1537 end_prologue_addr = cur_pc;
1538
78a3b0fa
AB
1539 if (riscv_debug_unwinder)
1540 fprintf_unfiltered (gdb_stdlog, "End of prologue at %s\n",
1541 core_addr_to_string (end_prologue_addr));
1542
1543 if (cache != NULL)
1544 {
1545 /* Figure out if it is a frame pointer or just a stack pointer. Also
1546 the offset held in the pv_t is from the original register value to
1547 the current value, which for a grows down stack means a negative
1548 value. The FRAME_BASE_OFFSET is the negation of this, how to get
1549 from the current value to the original value. */
1550 if (pv_is_register (regs[RISCV_FP_REGNUM], RISCV_SP_REGNUM))
1551 {
1552 cache->frame_base_reg = RISCV_FP_REGNUM;
1553 cache->frame_base_offset = -regs[RISCV_FP_REGNUM].k;
1554 }
1555 else
1556 {
1557 cache->frame_base_reg = RISCV_SP_REGNUM;
1558 cache->frame_base_offset = -regs[RISCV_SP_REGNUM].k;
1559 }
1560
1561 /* Assign offset from old SP to all saved registers. As we don't
1562 have the previous value for the frame base register at this
1563 point, we store the offset as the address in the trad_frame, and
1564 then convert this to an actual address later. */
1565 for (int i = 0; i <= RISCV_NUM_INTEGER_REGS; i++)
1566 {
1567 CORE_ADDR offset;
1568 if (stack.find_reg (gdbarch, i, &offset))
1569 {
1570 if (riscv_debug_unwinder)
a96bd1cc
AB
1571 {
1572 /* Display OFFSET as a signed value, the offsets are from
1573 the frame base address to the registers location on
1574 the stack, with a descending stack this means the
1575 offsets are always negative. */
1576 fprintf_unfiltered (gdb_stdlog,
1577 "Register $%s at stack offset %s\n",
1578 gdbarch_register_name (gdbarch, i),
1579 plongest ((LONGEST) offset));
1580 }
78a3b0fa
AB
1581 trad_frame_set_addr (cache->regs, i, offset);
1582 }
1583 }
1584 }
1585
dbbb1059
AB
1586 return end_prologue_addr;
1587}
1588
1589/* Implement the riscv_skip_prologue gdbarch method. */
1590
1591static CORE_ADDR
78a3b0fa 1592riscv_skip_prologue (struct gdbarch *gdbarch, CORE_ADDR pc)
dbbb1059 1593{
dbbb1059
AB
1594 CORE_ADDR func_addr;
1595
1596 /* See if we can determine the end of the prologue via the symbol
1597 table. If so, then return either PC, or the PC after the
1598 prologue, whichever is greater. */
1599 if (find_pc_partial_function (pc, NULL, &func_addr, NULL))
1600 {
1601 CORE_ADDR post_prologue_pc
1602 = skip_prologue_using_sal (gdbarch, func_addr);
1603
1604 if (post_prologue_pc != 0)
1605 return std::max (pc, post_prologue_pc);
1606 }
1607
1608 /* Can't determine prologue from the symbol table, need to examine
78a3b0fa
AB
1609 instructions. Pass -1 for the end address to indicate the prologue
1610 scanner can scan as far as it needs to find the end of the prologue. */
1611 return riscv_scan_prologue (gdbarch, pc, ((CORE_ADDR) -1), NULL);
dbbb1059
AB
1612}
1613
1614/* Implement the gdbarch push dummy code callback. */
1615
1616static CORE_ADDR
1617riscv_push_dummy_code (struct gdbarch *gdbarch, CORE_ADDR sp,
1618 CORE_ADDR funaddr, struct value **args, int nargs,
1619 struct type *value_type, CORE_ADDR *real_pc,
1620 CORE_ADDR *bp_addr, struct regcache *regcache)
1621{
1622 /* Allocate space for a breakpoint, and keep the stack correctly
1623 aligned. */
1624 sp -= 16;
1625 *bp_addr = sp;
1626 *real_pc = funaddr;
1627 return sp;
1628}
1629
a9158a86
AB
1630/* Implement the gdbarch type alignment method, overrides the generic
1631 alignment algorithm for anything that is RISC-V specific. */
dbbb1059 1632
a9158a86
AB
1633static ULONGEST
1634riscv_type_align (gdbarch *gdbarch, type *type)
dbbb1059 1635{
a9158a86
AB
1636 type = check_typedef (type);
1637 if (TYPE_CODE (type) == TYPE_CODE_ARRAY && TYPE_VECTOR (type))
1638 return std::min (TYPE_LENGTH (type), (ULONGEST) BIGGEST_ALIGNMENT);
dbbb1059 1639
a9158a86
AB
1640 /* Anything else will be aligned by the generic code. */
1641 return 0;
dbbb1059
AB
1642}
1643
1644/* Holds information about a single argument either being passed to an
1645 inferior function, or returned from an inferior function. This includes
1646 information about the size, type, etc of the argument, and also
1647 information about how the argument will be passed (or returned). */
1648
1649struct riscv_arg_info
1650{
1651 /* Contents of the argument. */
1652 const gdb_byte *contents;
1653
1654 /* Length of argument. */
1655 int length;
1656
1657 /* Alignment required for an argument of this type. */
1658 int align;
1659
1660 /* The type for this argument. */
1661 struct type *type;
1662
1663 /* Each argument can have either 1 or 2 locations assigned to it. Each
1664 location describes where part of the argument will be placed. The
1665 second location is valid based on the LOC_TYPE and C_LENGTH fields
1666 of the first location (which is always valid). */
1667 struct location
1668 {
1669 /* What type of location this is. */
1670 enum location_type
1671 {
1672 /* Argument passed in a register. */
1673 in_reg,
1674
1675 /* Argument passed as an on stack argument. */
1676 on_stack,
1677
1678 /* Argument passed by reference. The second location is always
1679 valid for a BY_REF argument, and describes where the address
1680 of the BY_REF argument should be placed. */
1681 by_ref
1682 } loc_type;
1683
1684 /* Information that depends on the location type. */
1685 union
1686 {
1687 /* Which register number to use. */
1688 int regno;
1689
1690 /* The offset into the stack region. */
1691 int offset;
1692 } loc_data;
1693
1694 /* The length of contents covered by this location. If this is less
1695 than the total length of the argument, then the second location
1696 will be valid, and will describe where the rest of the argument
1697 will go. */
1698 int c_length;
1699
1700 /* The offset within CONTENTS for this part of the argument. Will
1701 always be 0 for the first part. For the second part of the
1702 argument, this might be the C_LENGTH value of the first part,
1703 however, if we are passing a structure in two registers, and there's
1704 is padding between the first and second field, then this offset
1705 might be greater than the length of the first argument part. When
1706 the second argument location is not holding part of the argument
1707 value, but is instead holding the address of a reference argument,
1708 then this offset will be set to 0. */
1709 int c_offset;
1710 } argloc[2];
8b2d40cb
JW
1711
1712 /* TRUE if this is an unnamed argument. */
1713 bool is_unnamed;
dbbb1059
AB
1714};
1715
1716/* Information about a set of registers being used for passing arguments as
1717 part of a function call. The register set must be numerically
1718 sequential from NEXT_REGNUM to LAST_REGNUM. The register set can be
1719 disabled from use by setting NEXT_REGNUM greater than LAST_REGNUM. */
1720
1721struct riscv_arg_reg
1722{
1723 riscv_arg_reg (int first, int last)
1724 : next_regnum (first),
1725 last_regnum (last)
1726 {
1727 /* Nothing. */
1728 }
1729
1730 /* The GDB register number to use in this set. */
1731 int next_regnum;
1732
1733 /* The last GDB register number to use in this set. */
1734 int last_regnum;
1735};
1736
1737/* Arguments can be passed as on stack arguments, or by reference. The
1738 on stack arguments must be in a continuous region starting from $sp,
1739 while the by reference arguments can be anywhere, but we'll put them
1740 on the stack after (at higher address) the on stack arguments.
1741
1742 This might not be the right approach to take. The ABI is clear that
1743 an argument passed by reference can be modified by the callee, which
1744 us placing the argument (temporarily) onto the stack will not achieve
1745 (changes will be lost). There's also the possibility that very large
1746 arguments could overflow the stack.
1747
1748 This struct is used to track offset into these two areas for where
1749 arguments are to be placed. */
1750struct riscv_memory_offsets
1751{
1752 riscv_memory_offsets ()
1753 : arg_offset (0),
1754 ref_offset (0)
1755 {
1756 /* Nothing. */
1757 }
1758
1759 /* Offset into on stack argument area. */
1760 int arg_offset;
1761
1762 /* Offset into the pass by reference area. */
1763 int ref_offset;
1764};
1765
1766/* Holds information about where arguments to a call will be placed. This
1767 is updated as arguments are added onto the call, and can be used to
1768 figure out where the next argument should be placed. */
1769
1770struct riscv_call_info
1771{
1772 riscv_call_info (struct gdbarch *gdbarch)
1773 : int_regs (RISCV_A0_REGNUM, RISCV_A0_REGNUM + 7),
1774 float_regs (RISCV_FA0_REGNUM, RISCV_FA0_REGNUM + 7)
1775 {
113b7b81
AB
1776 xlen = riscv_abi_xlen (gdbarch);
1777 flen = riscv_abi_flen (gdbarch);
dbbb1059
AB
1778
1779 /* Disable use of floating point registers if needed. */
1780 if (!riscv_has_fp_abi (gdbarch))
1781 float_regs.next_regnum = float_regs.last_regnum + 1;
1782 }
1783
1784 /* Track the memory areas used for holding in-memory arguments to a
1785 call. */
1786 struct riscv_memory_offsets memory;
1787
1788 /* Holds information about the next integer register to use for passing
1789 an argument. */
1790 struct riscv_arg_reg int_regs;
1791
1792 /* Holds information about the next floating point register to use for
1793 passing an argument. */
1794 struct riscv_arg_reg float_regs;
1795
1796 /* The XLEN and FLEN are copied in to this structure for convenience, and
113b7b81 1797 are just the results of calling RISCV_ABI_XLEN and RISCV_ABI_FLEN. */
dbbb1059
AB
1798 int xlen;
1799 int flen;
1800};
1801
1802/* Return the number of registers available for use as parameters in the
1803 register set REG. Returned value can be 0 or more. */
1804
1805static int
1806riscv_arg_regs_available (struct riscv_arg_reg *reg)
1807{
1808 if (reg->next_regnum > reg->last_regnum)
1809 return 0;
1810
1811 return (reg->last_regnum - reg->next_regnum + 1);
1812}
1813
1814/* If there is at least one register available in the register set REG then
1815 the next register from REG is assigned to LOC and the length field of
1816 LOC is updated to LENGTH. The register set REG is updated to indicate
1817 that the assigned register is no longer available and the function
1818 returns true.
1819
1820 If there are no registers available in REG then the function returns
1821 false, and LOC and REG are unchanged. */
1822
1823static bool
1824riscv_assign_reg_location (struct riscv_arg_info::location *loc,
1825 struct riscv_arg_reg *reg,
1826 int length, int offset)
1827{
1828 if (reg->next_regnum <= reg->last_regnum)
1829 {
1830 loc->loc_type = riscv_arg_info::location::in_reg;
1831 loc->loc_data.regno = reg->next_regnum;
1832 reg->next_regnum++;
1833 loc->c_length = length;
1834 loc->c_offset = offset;
1835 return true;
1836 }
1837
1838 return false;
1839}
1840
1841/* Assign LOC a location as the next stack parameter, and update MEMORY to
1842 record that an area of stack has been used to hold the parameter
1843 described by LOC.
1844
1845 The length field of LOC is updated to LENGTH, the length of the
1846 parameter being stored, and ALIGN is the alignment required by the
1847 parameter, which will affect how memory is allocated out of MEMORY. */
1848
1849static void
1850riscv_assign_stack_location (struct riscv_arg_info::location *loc,
1851 struct riscv_memory_offsets *memory,
1852 int length, int align)
1853{
1854 loc->loc_type = riscv_arg_info::location::on_stack;
1855 memory->arg_offset
1856 = align_up (memory->arg_offset, align);
1857 loc->loc_data.offset = memory->arg_offset;
1858 memory->arg_offset += length;
1859 loc->c_length = length;
1860
1861 /* Offset is always 0, either we're the first location part, in which
1862 case we're reading content from the start of the argument, or we're
1863 passing the address of a reference argument, so 0. */
1864 loc->c_offset = 0;
1865}
1866
1867/* Update AINFO, which describes an argument that should be passed or
1868 returned using the integer ABI. The argloc fields within AINFO are
1869 updated to describe the location in which the argument will be passed to
1870 a function, or returned from a function.
1871
1872 The CINFO structure contains the ongoing call information, the holds
1873 information such as which argument registers are remaining to be
1874 assigned to parameter, and how much memory has been used by parameters
1875 so far.
1876
1877 By examining the state of CINFO a suitable location can be selected,
1878 and assigned to AINFO. */
1879
1880static void
1881riscv_call_arg_scalar_int (struct riscv_arg_info *ainfo,
1882 struct riscv_call_info *cinfo)
1883{
1884 if (ainfo->length > (2 * cinfo->xlen))
1885 {
1886 /* Argument is going to be passed by reference. */
1887 ainfo->argloc[0].loc_type
1888 = riscv_arg_info::location::by_ref;
1889 cinfo->memory.ref_offset
1890 = align_up (cinfo->memory.ref_offset, ainfo->align);
1891 ainfo->argloc[0].loc_data.offset = cinfo->memory.ref_offset;
1892 cinfo->memory.ref_offset += ainfo->length;
1893 ainfo->argloc[0].c_length = ainfo->length;
1894
1895 /* The second location for this argument is given over to holding the
1896 address of the by-reference data. Pass 0 for the offset as this
1897 is not part of the actual argument value. */
1898 if (!riscv_assign_reg_location (&ainfo->argloc[1],
1899 &cinfo->int_regs,
1900 cinfo->xlen, 0))
1901 riscv_assign_stack_location (&ainfo->argloc[1],
1902 &cinfo->memory, cinfo->xlen,
1903 cinfo->xlen);
1904 }
1905 else
1906 {
174f8ac8
JW
1907 int len = std::min (ainfo->length, cinfo->xlen);
1908 int align = std::max (ainfo->align, cinfo->xlen);
dbbb1059 1909
8b2d40cb
JW
1910 /* Unnamed arguments in registers that require 2*XLEN alignment are
1911 passed in an aligned register pair. */
1912 if (ainfo->is_unnamed && (align == cinfo->xlen * 2)
1913 && cinfo->int_regs.next_regnum & 1)
1914 cinfo->int_regs.next_regnum++;
1915
dbbb1059
AB
1916 if (!riscv_assign_reg_location (&ainfo->argloc[0],
1917 &cinfo->int_regs, len, 0))
1918 riscv_assign_stack_location (&ainfo->argloc[0],
174f8ac8 1919 &cinfo->memory, len, align);
dbbb1059
AB
1920
1921 if (len < ainfo->length)
1922 {
1923 len = ainfo->length - len;
1924 if (!riscv_assign_reg_location (&ainfo->argloc[1],
1925 &cinfo->int_regs, len,
1926 cinfo->xlen))
1927 riscv_assign_stack_location (&ainfo->argloc[1],
1928 &cinfo->memory, len, cinfo->xlen);
1929 }
1930 }
1931}
1932
1933/* Like RISCV_CALL_ARG_SCALAR_INT, except the argument described by AINFO
1934 is being passed with the floating point ABI. */
1935
1936static void
1937riscv_call_arg_scalar_float (struct riscv_arg_info *ainfo,
1938 struct riscv_call_info *cinfo)
1939{
4de3d8d0 1940 if (ainfo->length > cinfo->flen || ainfo->is_unnamed)
dbbb1059
AB
1941 return riscv_call_arg_scalar_int (ainfo, cinfo);
1942 else
1943 {
1944 if (!riscv_assign_reg_location (&ainfo->argloc[0],
1945 &cinfo->float_regs,
1946 ainfo->length, 0))
1947 return riscv_call_arg_scalar_int (ainfo, cinfo);
1948 }
1949}
1950
1951/* Like RISCV_CALL_ARG_SCALAR_INT, except the argument described by AINFO
1952 is a complex floating point argument, and is therefore handled
1953 differently to other argument types. */
1954
1955static void
1956riscv_call_arg_complex_float (struct riscv_arg_info *ainfo,
1957 struct riscv_call_info *cinfo)
1958{
1959 if (ainfo->length <= (2 * cinfo->flen)
4de3d8d0
AB
1960 && riscv_arg_regs_available (&cinfo->float_regs) >= 2
1961 && !ainfo->is_unnamed)
dbbb1059
AB
1962 {
1963 bool result;
1964 int len = ainfo->length / 2;
1965
1966 result = riscv_assign_reg_location (&ainfo->argloc[0],
9f0272f8 1967 &cinfo->float_regs, len, 0);
dbbb1059
AB
1968 gdb_assert (result);
1969
1970 result = riscv_assign_reg_location (&ainfo->argloc[1],
1971 &cinfo->float_regs, len, len);
1972 gdb_assert (result);
1973 }
1974 else
1975 return riscv_call_arg_scalar_int (ainfo, cinfo);
1976}
1977
1978/* A structure used for holding information about a structure type within
1979 the inferior program. The RiscV ABI has special rules for handling some
1980 structures with a single field or with two fields. The counting of
1981 fields here is done after flattening out all nested structures. */
1982
1983class riscv_struct_info
1984{
1985public:
1986 riscv_struct_info ()
1987 : m_number_of_fields (0),
9f0272f8
AB
1988 m_types { nullptr, nullptr },
1989 m_offsets { 0, 0 }
dbbb1059
AB
1990 {
1991 /* Nothing. */
1992 }
1993
1994 /* Analyse TYPE descending into nested structures, count the number of
1995 scalar fields and record the types of the first two fields found. */
9f0272f8
AB
1996 void analyse (struct type *type)
1997 {
1998 analyse_inner (type, 0);
1999 }
dbbb1059
AB
2000
2001 /* The number of scalar fields found in the analysed type. This is
2002 currently only accurate if the value returned is 0, 1, or 2 as the
2003 analysis stops counting when the number of fields is 3. This is
2004 because the RiscV ABI only has special cases for 1 or 2 fields,
2005 anything else we just don't care about. */
2006 int number_of_fields () const
2007 { return m_number_of_fields; }
2008
2009 /* Return the type for scalar field INDEX within the analysed type. Will
2010 return nullptr if there is no field at that index. Only INDEX values
2011 0 and 1 can be requested as the RiscV ABI only has special cases for
2012 structures with 1 or 2 fields. */
2013 struct type *field_type (int index) const
2014 {
2015 gdb_assert (index < (sizeof (m_types) / sizeof (m_types[0])));
2016 return m_types[index];
2017 }
2018
9f0272f8
AB
2019 /* Return the offset of scalar field INDEX within the analysed type. Will
2020 return 0 if there is no field at that index. Only INDEX values 0 and
2021 1 can be requested as the RiscV ABI only has special cases for
2022 structures with 1 or 2 fields. */
2023 int field_offset (int index) const
2024 {
2025 gdb_assert (index < (sizeof (m_offsets) / sizeof (m_offsets[0])));
2026 return m_offsets[index];
2027 }
2028
dbbb1059
AB
2029private:
2030 /* The number of scalar fields found within the structure after recursing
2031 into nested structures. */
2032 int m_number_of_fields;
2033
2034 /* The types of the first two scalar fields found within the structure
2035 after recursing into nested structures. */
2036 struct type *m_types[2];
9f0272f8
AB
2037
2038 /* The offsets of the first two scalar fields found within the structure
2039 after recursing into nested structures. */
2040 int m_offsets[2];
2041
2042 /* Recursive core for ANALYSE, the OFFSET parameter tracks the byte
2043 offset from the start of the top level structure being analysed. */
2044 void analyse_inner (struct type *type, int offset);
dbbb1059
AB
2045};
2046
9f0272f8 2047/* See description in class declaration. */
dbbb1059
AB
2048
2049void
9f0272f8 2050riscv_struct_info::analyse_inner (struct type *type, int offset)
dbbb1059
AB
2051{
2052 unsigned int count = TYPE_NFIELDS (type);
2053 unsigned int i;
2054
2055 for (i = 0; i < count; ++i)
2056 {
2057 if (TYPE_FIELD_LOC_KIND (type, i) != FIELD_LOC_KIND_BITPOS)
2058 continue;
2059
2060 struct type *field_type = TYPE_FIELD_TYPE (type, i);
2061 field_type = check_typedef (field_type);
9f0272f8
AB
2062 int field_offset
2063 = offset + TYPE_FIELD_BITPOS (type, i) / TARGET_CHAR_BIT;
dbbb1059
AB
2064
2065 switch (TYPE_CODE (field_type))
2066 {
2067 case TYPE_CODE_STRUCT:
9f0272f8 2068 analyse_inner (field_type, field_offset);
dbbb1059
AB
2069 break;
2070
2071 default:
2072 /* RiscV only flattens out structures. Anything else does not
2073 need to be flattened, we just record the type, and when we
2074 look at the analysis results we'll realise this is not a
2075 structure we can special case, and pass the structure in
2076 memory. */
2077 if (m_number_of_fields < 2)
9f0272f8
AB
2078 {
2079 m_types[m_number_of_fields] = field_type;
2080 m_offsets[m_number_of_fields] = field_offset;
2081 }
dbbb1059
AB
2082 m_number_of_fields++;
2083 break;
2084 }
2085
2086 /* RiscV only has special handling for structures with 1 or 2 scalar
2087 fields, any more than that and the structure is just passed in
2088 memory. We can safely drop out early when we find 3 or more
2089 fields then. */
2090
2091 if (m_number_of_fields > 2)
2092 return;
2093 }
2094}
2095
2096/* Like RISCV_CALL_ARG_SCALAR_INT, except the argument described by AINFO
2097 is a structure. Small structures on RiscV have some special case
2098 handling in order that the structure might be passed in register.
2099 Larger structures are passed in memory. After assigning location
2100 information to AINFO, CINFO will have been updated. */
2101
2102static void
2103riscv_call_arg_struct (struct riscv_arg_info *ainfo,
2104 struct riscv_call_info *cinfo)
2105{
2106 if (riscv_arg_regs_available (&cinfo->float_regs) >= 1)
2107 {
2108 struct riscv_struct_info sinfo;
2109
2110 sinfo.analyse (ainfo->type);
2111 if (sinfo.number_of_fields () == 1
2112 && TYPE_CODE (sinfo.field_type (0)) == TYPE_CODE_COMPLEX)
2113 {
9f0272f8
AB
2114 /* The following is similar to RISCV_CALL_ARG_COMPLEX_FLOAT,
2115 except we use the type of the complex field instead of the
2116 type from AINFO, and the first location might be at a non-zero
2117 offset. */
2118 if (TYPE_LENGTH (sinfo.field_type (0)) <= (2 * cinfo->flen)
2119 && riscv_arg_regs_available (&cinfo->float_regs) >= 2
2120 && !ainfo->is_unnamed)
2121 {
2122 bool result;
2123 int len = TYPE_LENGTH (sinfo.field_type (0)) / 2;
2124 int offset = sinfo.field_offset (0);
2125
2126 result = riscv_assign_reg_location (&ainfo->argloc[0],
2127 &cinfo->float_regs, len,
2128 offset);
2129 gdb_assert (result);
2130
2131 result = riscv_assign_reg_location (&ainfo->argloc[1],
2132 &cinfo->float_regs, len,
2133 (offset + len));
2134 gdb_assert (result);
2135 }
2136 else
2137 riscv_call_arg_scalar_int (ainfo, cinfo);
2138 return;
dbbb1059
AB
2139 }
2140
2141 if (sinfo.number_of_fields () == 1
2142 && TYPE_CODE (sinfo.field_type (0)) == TYPE_CODE_FLT)
2143 {
9f0272f8
AB
2144 /* The following is similar to RISCV_CALL_ARG_SCALAR_FLOAT,
2145 except we use the type of the first scalar field instead of
2146 the type from AINFO. Also the location might be at a non-zero
2147 offset. */
2148 if (TYPE_LENGTH (sinfo.field_type (0)) > cinfo->flen
2149 || ainfo->is_unnamed)
2150 riscv_call_arg_scalar_int (ainfo, cinfo);
2151 else
2152 {
2153 int offset = sinfo.field_offset (0);
2154 int len = TYPE_LENGTH (sinfo.field_type (0));
2155
2156 if (!riscv_assign_reg_location (&ainfo->argloc[0],
2157 &cinfo->float_regs,
2158 len, offset))
2159 riscv_call_arg_scalar_int (ainfo, cinfo);
2160 }
2161 return;
dbbb1059
AB
2162 }
2163
2164 if (sinfo.number_of_fields () == 2
2165 && TYPE_CODE (sinfo.field_type (0)) == TYPE_CODE_FLT
2166 && TYPE_LENGTH (sinfo.field_type (0)) <= cinfo->flen
2167 && TYPE_CODE (sinfo.field_type (1)) == TYPE_CODE_FLT
2168 && TYPE_LENGTH (sinfo.field_type (1)) <= cinfo->flen
2169 && riscv_arg_regs_available (&cinfo->float_regs) >= 2)
2170 {
9f0272f8
AB
2171 int len0 = TYPE_LENGTH (sinfo.field_type (0));
2172 int offset = sinfo.field_offset (0);
dbbb1059 2173 if (!riscv_assign_reg_location (&ainfo->argloc[0],
9f0272f8 2174 &cinfo->float_regs, len0, offset))
dbbb1059
AB
2175 error (_("failed during argument setup"));
2176
9f0272f8
AB
2177 int len1 = TYPE_LENGTH (sinfo.field_type (1));
2178 offset = sinfo.field_offset (1);
dbbb1059
AB
2179 gdb_assert (len1 <= (TYPE_LENGTH (ainfo->type)
2180 - TYPE_LENGTH (sinfo.field_type (0))));
2181
2182 if (!riscv_assign_reg_location (&ainfo->argloc[1],
2183 &cinfo->float_regs,
2184 len1, offset))
2185 error (_("failed during argument setup"));
2186 return;
2187 }
2188
2189 if (sinfo.number_of_fields () == 2
2190 && riscv_arg_regs_available (&cinfo->int_regs) >= 1
2191 && (TYPE_CODE (sinfo.field_type (0)) == TYPE_CODE_FLT
2192 && TYPE_LENGTH (sinfo.field_type (0)) <= cinfo->flen
2193 && is_integral_type (sinfo.field_type (1))
2194 && TYPE_LENGTH (sinfo.field_type (1)) <= cinfo->xlen))
2195 {
9f0272f8
AB
2196 int len0 = TYPE_LENGTH (sinfo.field_type (0));
2197 int offset = sinfo.field_offset (0);
dbbb1059 2198 if (!riscv_assign_reg_location (&ainfo->argloc[0],
9f0272f8 2199 &cinfo->float_regs, len0, offset))
dbbb1059
AB
2200 error (_("failed during argument setup"));
2201
9f0272f8
AB
2202 int len1 = TYPE_LENGTH (sinfo.field_type (1));
2203 offset = sinfo.field_offset (1);
dbbb1059
AB
2204 gdb_assert (len1 <= cinfo->xlen);
2205 if (!riscv_assign_reg_location (&ainfo->argloc[1],
2206 &cinfo->int_regs, len1, offset))
2207 error (_("failed during argument setup"));
2208 return;
2209 }
2210
2211 if (sinfo.number_of_fields () == 2
2212 && riscv_arg_regs_available (&cinfo->int_regs) >= 1
2213 && (is_integral_type (sinfo.field_type (0))
2214 && TYPE_LENGTH (sinfo.field_type (0)) <= cinfo->xlen
2215 && TYPE_CODE (sinfo.field_type (1)) == TYPE_CODE_FLT
2216 && TYPE_LENGTH (sinfo.field_type (1)) <= cinfo->flen))
2217 {
9f0272f8
AB
2218 int len0 = TYPE_LENGTH (sinfo.field_type (0));
2219 int len1 = TYPE_LENGTH (sinfo.field_type (1));
dbbb1059
AB
2220
2221 gdb_assert (len0 <= cinfo->xlen);
2222 gdb_assert (len1 <= cinfo->flen);
2223
9f0272f8 2224 int offset = sinfo.field_offset (0);
dbbb1059 2225 if (!riscv_assign_reg_location (&ainfo->argloc[0],
9f0272f8 2226 &cinfo->int_regs, len0, offset))
dbbb1059
AB
2227 error (_("failed during argument setup"));
2228
9f0272f8 2229 offset = sinfo.field_offset (1);
dbbb1059
AB
2230 if (!riscv_assign_reg_location (&ainfo->argloc[1],
2231 &cinfo->float_regs,
2232 len1, offset))
2233 error (_("failed during argument setup"));
2234
2235 return;
2236 }
2237 }
2238
2239 /* Non of the structure flattening cases apply, so we just pass using
2240 the integer ABI. */
dbbb1059
AB
2241 riscv_call_arg_scalar_int (ainfo, cinfo);
2242}
2243
2244/* Assign a location to call (or return) argument AINFO, the location is
2245 selected from CINFO which holds information about what call argument
2246 locations are available for use next. The TYPE is the type of the
2247 argument being passed, this information is recorded into AINFO (along
8b2d40cb
JW
2248 with some additional information derived from the type). IS_UNNAMED
2249 is true if this is an unnamed (stdarg) argument, this info is also
2250 recorded into AINFO.
dbbb1059
AB
2251
2252 After assigning a location to AINFO, CINFO will have been updated. */
2253
2254static void
2255riscv_arg_location (struct gdbarch *gdbarch,
2256 struct riscv_arg_info *ainfo,
2257 struct riscv_call_info *cinfo,
8b2d40cb 2258 struct type *type, bool is_unnamed)
dbbb1059
AB
2259{
2260 ainfo->type = type;
2261 ainfo->length = TYPE_LENGTH (ainfo->type);
a9158a86 2262 ainfo->align = type_align (ainfo->type);
8b2d40cb 2263 ainfo->is_unnamed = is_unnamed;
dbbb1059 2264 ainfo->contents = nullptr;
9f0272f8
AB
2265 ainfo->argloc[0].c_length = 0;
2266 ainfo->argloc[1].c_length = 0;
dbbb1059
AB
2267
2268 switch (TYPE_CODE (ainfo->type))
2269 {
2270 case TYPE_CODE_INT:
2271 case TYPE_CODE_BOOL:
2272 case TYPE_CODE_CHAR:
2273 case TYPE_CODE_RANGE:
2274 case TYPE_CODE_ENUM:
2275 case TYPE_CODE_PTR:
2276 if (ainfo->length <= cinfo->xlen)
2277 {
2278 ainfo->type = builtin_type (gdbarch)->builtin_long;
2279 ainfo->length = cinfo->xlen;
2280 }
2281 else if (ainfo->length <= (2 * cinfo->xlen))
2282 {
2283 ainfo->type = builtin_type (gdbarch)->builtin_long_long;
2284 ainfo->length = 2 * cinfo->xlen;
2285 }
2286
2287 /* Recalculate the alignment requirement. */
a9158a86 2288 ainfo->align = type_align (ainfo->type);
dbbb1059
AB
2289 riscv_call_arg_scalar_int (ainfo, cinfo);
2290 break;
2291
2292 case TYPE_CODE_FLT:
2293 riscv_call_arg_scalar_float (ainfo, cinfo);
2294 break;
2295
2296 case TYPE_CODE_COMPLEX:
2297 riscv_call_arg_complex_float (ainfo, cinfo);
2298 break;
2299
2300 case TYPE_CODE_STRUCT:
2301 riscv_call_arg_struct (ainfo, cinfo);
2302 break;
2303
2304 default:
2305 riscv_call_arg_scalar_int (ainfo, cinfo);
2306 break;
2307 }
2308}
2309
cab5bb9d
AB
2310/* Used for printing debug information about the call argument location in
2311 INFO to STREAM. The addresses in SP_REFS and SP_ARGS are the base
2312 addresses for the location of pass-by-reference and
2313 arguments-on-the-stack memory areas. */
2314
dbbb1059 2315static void
cab5bb9d 2316riscv_print_arg_location (ui_file *stream, struct gdbarch *gdbarch,
dbbb1059
AB
2317 struct riscv_arg_info *info,
2318 CORE_ADDR sp_refs, CORE_ADDR sp_args)
2319{
cab5bb9d 2320 fprintf_unfiltered (stream, "type: '%s', length: 0x%x, alignment: 0x%x",
42ecac17 2321 TYPE_SAFE_NAME (info->type), info->length, info->align);
dbbb1059
AB
2322 switch (info->argloc[0].loc_type)
2323 {
2324 case riscv_arg_info::location::in_reg:
cab5bb9d
AB
2325 fprintf_unfiltered
2326 (stream, ", register %s",
2327 gdbarch_register_name (gdbarch, info->argloc[0].loc_data.regno));
dbbb1059
AB
2328 if (info->argloc[0].c_length < info->length)
2329 {
2330 switch (info->argloc[1].loc_type)
2331 {
2332 case riscv_arg_info::location::in_reg:
cab5bb9d
AB
2333 fprintf_unfiltered
2334 (stream, ", register %s",
2335 gdbarch_register_name (gdbarch,
2336 info->argloc[1].loc_data.regno));
dbbb1059
AB
2337 break;
2338
2339 case riscv_arg_info::location::on_stack:
cab5bb9d
AB
2340 fprintf_unfiltered (stream, ", on stack at offset 0x%x",
2341 info->argloc[1].loc_data.offset);
dbbb1059
AB
2342 break;
2343
2344 case riscv_arg_info::location::by_ref:
2345 default:
2346 /* The second location should never be a reference, any
2347 argument being passed by reference just places its address
2348 in the first location and is done. */
2349 error (_("invalid argument location"));
2350 break;
2351 }
2352
2353 if (info->argloc[1].c_offset > info->argloc[0].c_length)
cab5bb9d
AB
2354 fprintf_unfiltered (stream, " (offset 0x%x)",
2355 info->argloc[1].c_offset);
dbbb1059
AB
2356 }
2357 break;
2358
2359 case riscv_arg_info::location::on_stack:
cab5bb9d
AB
2360 fprintf_unfiltered (stream, ", on stack at offset 0x%x",
2361 info->argloc[0].loc_data.offset);
dbbb1059
AB
2362 break;
2363
2364 case riscv_arg_info::location::by_ref:
cab5bb9d
AB
2365 fprintf_unfiltered
2366 (stream, ", by reference, data at offset 0x%x (%s)",
2367 info->argloc[0].loc_data.offset,
2368 core_addr_to_string (sp_refs + info->argloc[0].loc_data.offset));
dbbb1059
AB
2369 if (info->argloc[1].loc_type
2370 == riscv_arg_info::location::in_reg)
cab5bb9d
AB
2371 fprintf_unfiltered
2372 (stream, ", address in register %s",
2373 gdbarch_register_name (gdbarch, info->argloc[1].loc_data.regno));
dbbb1059
AB
2374 else
2375 {
2376 gdb_assert (info->argloc[1].loc_type
2377 == riscv_arg_info::location::on_stack);
cab5bb9d
AB
2378 fprintf_unfiltered
2379 (stream, ", address on stack at offset 0x%x (%s)",
2380 info->argloc[1].loc_data.offset,
2381 core_addr_to_string (sp_args + info->argloc[1].loc_data.offset));
dbbb1059
AB
2382 }
2383 break;
2384
2385 default:
89a3b63e 2386 gdb_assert_not_reached (_("unknown argument location type"));
dbbb1059
AB
2387 }
2388}
2389
2390/* Implement the push dummy call gdbarch callback. */
2391
2392static CORE_ADDR
2393riscv_push_dummy_call (struct gdbarch *gdbarch,
2394 struct value *function,
2395 struct regcache *regcache,
2396 CORE_ADDR bp_addr,
2397 int nargs,
2398 struct value **args,
2399 CORE_ADDR sp,
cf84fa6b 2400 function_call_return_method return_method,
dbbb1059
AB
2401 CORE_ADDR struct_addr)
2402{
2403 int i;
2404 CORE_ADDR sp_args, sp_refs;
2405 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
dbbb1059
AB
2406
2407 struct riscv_arg_info *arg_info =
2408 (struct riscv_arg_info *) alloca (nargs * sizeof (struct riscv_arg_info));
dbbb1059
AB
2409
2410 struct riscv_call_info call_info (gdbarch);
2411
2412 CORE_ADDR osp = sp;
2413
8b2d40cb
JW
2414 struct type *ftype = check_typedef (value_type (function));
2415
2416 if (TYPE_CODE (ftype) == TYPE_CODE_PTR)
2417 ftype = check_typedef (TYPE_TARGET_TYPE (ftype));
2418
dbbb1059 2419 /* We'll use register $a0 if we're returning a struct. */
cf84fa6b 2420 if (return_method == return_method_struct)
dbbb1059
AB
2421 ++call_info.int_regs.next_regnum;
2422
b926417a 2423 for (i = 0; i < nargs; ++i)
dbbb1059
AB
2424 {
2425 struct value *arg_value;
2426 struct type *arg_type;
b926417a 2427 struct riscv_arg_info *info = &arg_info[i];
dbbb1059
AB
2428
2429 arg_value = args[i];
2430 arg_type = check_typedef (value_type (arg_value));
2431
8b2d40cb
JW
2432 riscv_arg_location (gdbarch, info, &call_info, arg_type,
2433 TYPE_VARARGS (ftype) && i >= TYPE_NFIELDS (ftype));
dbbb1059
AB
2434
2435 if (info->type != arg_type)
2436 arg_value = value_cast (info->type, arg_value);
2437 info->contents = value_contents (arg_value);
2438 }
2439
2440 /* Adjust the stack pointer and align it. */
2441 sp = sp_refs = align_down (sp - call_info.memory.ref_offset, SP_ALIGNMENT);
2442 sp = sp_args = align_down (sp - call_info.memory.arg_offset, SP_ALIGNMENT);
2443
2444 if (riscv_debug_infcall > 0)
2445 {
2446 fprintf_unfiltered (gdb_stdlog, "dummy call args:\n");
2447 fprintf_unfiltered (gdb_stdlog, ": floating point ABI %s in use\n",
2448 (riscv_has_fp_abi (gdbarch) ? "is" : "is not"));
2449 fprintf_unfiltered (gdb_stdlog, ": xlen: %d\n: flen: %d\n",
2450 call_info.xlen, call_info.flen);
cf84fa6b 2451 if (return_method == return_method_struct)
dbbb1059
AB
2452 fprintf_unfiltered (gdb_stdlog,
2453 "[*] struct return pointer in register $A0\n");
2454 for (i = 0; i < nargs; ++i)
2455 {
2456 struct riscv_arg_info *info = &arg_info [i];
2457
2458 fprintf_unfiltered (gdb_stdlog, "[%2d] ", i);
cab5bb9d 2459 riscv_print_arg_location (gdb_stdlog, gdbarch, info, sp_refs, sp_args);
dbbb1059
AB
2460 fprintf_unfiltered (gdb_stdlog, "\n");
2461 }
2462 if (call_info.memory.arg_offset > 0
2463 || call_info.memory.ref_offset > 0)
2464 {
cab5bb9d
AB
2465 fprintf_unfiltered (gdb_stdlog, " Original sp: %s\n",
2466 core_addr_to_string (osp));
dbbb1059 2467 fprintf_unfiltered (gdb_stdlog, "Stack required (for args): 0x%x\n",
cab5bb9d 2468 call_info.memory.arg_offset);
dbbb1059 2469 fprintf_unfiltered (gdb_stdlog, "Stack required (for refs): 0x%x\n",
cab5bb9d 2470 call_info.memory.ref_offset);
fb294655
AB
2471 fprintf_unfiltered (gdb_stdlog, " Stack allocated: %s\n",
2472 core_addr_to_string_nz (osp - sp));
dbbb1059
AB
2473 }
2474 }
2475
2476 /* Now load the argument into registers, or onto the stack. */
2477
cf84fa6b 2478 if (return_method == return_method_struct)
dbbb1059
AB
2479 {
2480 gdb_byte buf[sizeof (LONGEST)];
2481
2482 store_unsigned_integer (buf, call_info.xlen, byte_order, struct_addr);
b66f5587 2483 regcache->cooked_write (RISCV_A0_REGNUM, buf);
dbbb1059
AB
2484 }
2485
2486 for (i = 0; i < nargs; ++i)
2487 {
2488 CORE_ADDR dst;
2489 int second_arg_length = 0;
2490 const gdb_byte *second_arg_data;
2491 struct riscv_arg_info *info = &arg_info [i];
2492
2493 gdb_assert (info->length > 0);
2494
2495 switch (info->argloc[0].loc_type)
2496 {
2497 case riscv_arg_info::location::in_reg:
2498 {
2499 gdb_byte tmp [sizeof (ULONGEST)];
2500
2501 gdb_assert (info->argloc[0].c_length <= info->length);
3399f1b3
JW
2502 /* FP values in FP registers must be NaN-boxed. */
2503 if (riscv_is_fp_regno_p (info->argloc[0].loc_data.regno)
2504 && info->argloc[0].c_length < call_info.flen)
2505 memset (tmp, -1, sizeof (tmp));
2506 else
2507 memset (tmp, 0, sizeof (tmp));
9f0272f8
AB
2508 memcpy (tmp, (info->contents + info->argloc[0].c_offset),
2509 info->argloc[0].c_length);
b66f5587 2510 regcache->cooked_write (info->argloc[0].loc_data.regno, tmp);
dbbb1059 2511 second_arg_length =
9f0272f8 2512 (((info->argloc[0].c_length + info->argloc[0].c_offset) < info->length)
dbbb1059
AB
2513 ? info->argloc[1].c_length : 0);
2514 second_arg_data = info->contents + info->argloc[1].c_offset;
2515 }
2516 break;
2517
2518 case riscv_arg_info::location::on_stack:
2519 dst = sp_args + info->argloc[0].loc_data.offset;
2520 write_memory (dst, info->contents, info->length);
2521 second_arg_length = 0;
2522 break;
2523
2524 case riscv_arg_info::location::by_ref:
2525 dst = sp_refs + info->argloc[0].loc_data.offset;
2526 write_memory (dst, info->contents, info->length);
2527
2528 second_arg_length = call_info.xlen;
2529 second_arg_data = (gdb_byte *) &dst;
2530 break;
2531
2532 default:
89a3b63e 2533 gdb_assert_not_reached (_("unknown argument location type"));
dbbb1059
AB
2534 }
2535
2536 if (second_arg_length > 0)
2537 {
2538 switch (info->argloc[1].loc_type)
2539 {
2540 case riscv_arg_info::location::in_reg:
2541 {
2542 gdb_byte tmp [sizeof (ULONGEST)];
2543
8c49aa89
AB
2544 gdb_assert ((riscv_is_fp_regno_p (info->argloc[1].loc_data.regno)
2545 && second_arg_length <= call_info.flen)
2546 || second_arg_length <= call_info.xlen);
3399f1b3
JW
2547 /* FP values in FP registers must be NaN-boxed. */
2548 if (riscv_is_fp_regno_p (info->argloc[1].loc_data.regno)
2549 && second_arg_length < call_info.flen)
2550 memset (tmp, -1, sizeof (tmp));
2551 else
2552 memset (tmp, 0, sizeof (tmp));
dbbb1059 2553 memcpy (tmp, second_arg_data, second_arg_length);
b66f5587 2554 regcache->cooked_write (info->argloc[1].loc_data.regno, tmp);
dbbb1059
AB
2555 }
2556 break;
2557
2558 case riscv_arg_info::location::on_stack:
2559 {
2560 CORE_ADDR arg_addr;
2561
2562 arg_addr = sp_args + info->argloc[1].loc_data.offset;
2563 write_memory (arg_addr, second_arg_data, second_arg_length);
2564 break;
2565 }
2566
2567 case riscv_arg_info::location::by_ref:
2568 default:
2569 /* The second location should never be a reference, any
2570 argument being passed by reference just places its address
2571 in the first location and is done. */
2572 error (_("invalid argument location"));
2573 break;
2574 }
2575 }
2576 }
2577
2578 /* Set the dummy return value to bp_addr.
2579 A dummy breakpoint will be setup to execute the call. */
2580
2581 if (riscv_debug_infcall > 0)
cab5bb9d
AB
2582 fprintf_unfiltered (gdb_stdlog, ": writing $ra = %s\n",
2583 core_addr_to_string (bp_addr));
dbbb1059
AB
2584 regcache_cooked_write_unsigned (regcache, RISCV_RA_REGNUM, bp_addr);
2585
2586 /* Finally, update the stack pointer. */
2587
2588 if (riscv_debug_infcall > 0)
cab5bb9d
AB
2589 fprintf_unfiltered (gdb_stdlog, ": writing $sp = %s\n",
2590 core_addr_to_string (sp));
dbbb1059
AB
2591 regcache_cooked_write_unsigned (regcache, RISCV_SP_REGNUM, sp);
2592
2593 return sp;
2594}
2595
2596/* Implement the return_value gdbarch method. */
2597
2598static enum return_value_convention
2599riscv_return_value (struct gdbarch *gdbarch,
2600 struct value *function,
2601 struct type *type,
2602 struct regcache *regcache,
2603 gdb_byte *readbuf,
2604 const gdb_byte *writebuf)
2605{
dbbb1059
AB
2606 struct riscv_call_info call_info (gdbarch);
2607 struct riscv_arg_info info;
2608 struct type *arg_type;
2609
2610 arg_type = check_typedef (type);
8b2d40cb 2611 riscv_arg_location (gdbarch, &info, &call_info, arg_type, false);
dbbb1059
AB
2612
2613 if (riscv_debug_infcall > 0)
2614 {
2615 fprintf_unfiltered (gdb_stdlog, "riscv return value:\n");
2616 fprintf_unfiltered (gdb_stdlog, "[R] ");
cab5bb9d 2617 riscv_print_arg_location (gdb_stdlog, gdbarch, &info, 0, 0);
dbbb1059
AB
2618 fprintf_unfiltered (gdb_stdlog, "\n");
2619 }
2620
2621 if (readbuf != nullptr || writebuf != nullptr)
2622 {
74e3300d
AB
2623 unsigned int arg_len;
2624 struct value *abi_val;
2625 gdb_byte *old_readbuf = nullptr;
2626 int regnum;
2627
2628 /* We only do one thing at a time. */
2629 gdb_assert (readbuf == nullptr || writebuf == nullptr);
2630
2631 /* In some cases the argument is not returned as the declared type,
2632 and we need to cast to or from the ABI type in order to
2633 correctly access the argument. When writing to the machine we
2634 do the cast here, when reading from the machine the cast occurs
2635 later, after extracting the value. As the ABI type can be
2636 larger than the declared type, then the read or write buffers
2637 passed in might be too small. Here we ensure that we are using
2638 buffers of sufficient size. */
2639 if (writebuf != nullptr)
2640 {
2641 struct value *arg_val = value_from_contents (arg_type, writebuf);
2642 abi_val = value_cast (info.type, arg_val);
2643 writebuf = value_contents_raw (abi_val);
2644 }
2645 else
2646 {
2647 abi_val = allocate_value (info.type);
2648 old_readbuf = readbuf;
2649 readbuf = value_contents_raw (abi_val);
2650 }
2651 arg_len = TYPE_LENGTH (info.type);
dbbb1059
AB
2652
2653 switch (info.argloc[0].loc_type)
2654 {
2655 /* Return value in register(s). */
2656 case riscv_arg_info::location::in_reg:
2657 {
2658 regnum = info.argloc[0].loc_data.regno;
74e3300d
AB
2659 gdb_assert (info.argloc[0].c_length <= arg_len);
2660 gdb_assert (info.argloc[0].c_length
2661 <= register_size (gdbarch, regnum));
dbbb1059
AB
2662
2663 if (readbuf)
9f0272f8
AB
2664 {
2665 gdb_byte *ptr = readbuf + info.argloc[0].c_offset;
2666 regcache->cooked_read_part (regnum, 0,
2667 info.argloc[0].c_length,
2668 ptr);
2669 }
dbbb1059
AB
2670
2671 if (writebuf)
9f0272f8
AB
2672 {
2673 const gdb_byte *ptr = writebuf + info.argloc[0].c_offset;
2674 regcache->cooked_write_part (regnum, 0,
2675 info.argloc[0].c_length,
2676 ptr);
2677 }
dbbb1059
AB
2678
2679 /* A return value in register can have a second part in a
2680 second register. */
9f0272f8 2681 if (info.argloc[1].c_length > 0)
dbbb1059
AB
2682 {
2683 switch (info.argloc[1].loc_type)
2684 {
2685 case riscv_arg_info::location::in_reg:
2686 regnum = info.argloc[1].loc_data.regno;
2687
74e3300d
AB
2688 gdb_assert ((info.argloc[0].c_length
2689 + info.argloc[1].c_length) <= arg_len);
2690 gdb_assert (info.argloc[1].c_length
2691 <= register_size (gdbarch, regnum));
2692
dbbb1059
AB
2693 if (readbuf)
2694 {
2695 readbuf += info.argloc[1].c_offset;
74e3300d
AB
2696 regcache->cooked_read_part (regnum, 0,
2697 info.argloc[1].c_length,
2698 readbuf);
dbbb1059
AB
2699 }
2700
2701 if (writebuf)
2702 {
2703 writebuf += info.argloc[1].c_offset;
74e3300d
AB
2704 regcache->cooked_write_part (regnum, 0,
2705 info.argloc[1].c_length,
2706 writebuf);
dbbb1059
AB
2707 }
2708 break;
2709
2710 case riscv_arg_info::location::by_ref:
2711 case riscv_arg_info::location::on_stack:
2712 default:
2713 error (_("invalid argument location"));
2714 break;
2715 }
2716 }
2717 }
2718 break;
2719
2720 /* Return value by reference will have its address in A0. */
2721 case riscv_arg_info::location::by_ref:
2722 {
b2970c23 2723 ULONGEST addr;
dbbb1059
AB
2724
2725 regcache_cooked_read_unsigned (regcache, RISCV_A0_REGNUM,
2726 &addr);
2727 if (readbuf != nullptr)
2728 read_memory (addr, readbuf, info.length);
2729 if (writebuf != nullptr)
2730 write_memory (addr, writebuf, info.length);
2731 }
2732 break;
2733
2734 case riscv_arg_info::location::on_stack:
2735 default:
2736 error (_("invalid argument location"));
2737 break;
2738 }
74e3300d
AB
2739
2740 /* This completes the cast from abi type back to the declared type
2741 in the case that we are reading from the machine. See the
2742 comment at the head of this block for more details. */
2743 if (readbuf != nullptr)
2744 {
2745 struct value *arg_val = value_cast (arg_type, abi_val);
2746 memcpy (old_readbuf, value_contents_raw (arg_val),
2747 TYPE_LENGTH (arg_type));
2748 }
dbbb1059
AB
2749 }
2750
2751 switch (info.argloc[0].loc_type)
2752 {
2753 case riscv_arg_info::location::in_reg:
2754 return RETURN_VALUE_REGISTER_CONVENTION;
2755 case riscv_arg_info::location::by_ref:
2756 return RETURN_VALUE_ABI_RETURNS_ADDRESS;
2757 case riscv_arg_info::location::on_stack:
2758 default:
2759 error (_("invalid argument location"));
2760 }
2761}
2762
2763/* Implement the frame_align gdbarch method. */
2764
2765static CORE_ADDR
2766riscv_frame_align (struct gdbarch *gdbarch, CORE_ADDR addr)
2767{
2768 return align_down (addr, 16);
2769}
2770
dbbb1059
AB
2771/* Generate, or return the cached frame cache for the RiscV frame
2772 unwinder. */
2773
78a3b0fa 2774static struct riscv_unwind_cache *
dbbb1059
AB
2775riscv_frame_cache (struct frame_info *this_frame, void **this_cache)
2776{
78a3b0fa
AB
2777 CORE_ADDR pc, start_addr;
2778 struct riscv_unwind_cache *cache;
dbbb1059 2779 struct gdbarch *gdbarch = get_frame_arch (this_frame);
78a3b0fa 2780 int numregs, regno;
dbbb1059
AB
2781
2782 if ((*this_cache) != NULL)
78a3b0fa 2783 return (struct riscv_unwind_cache *) *this_cache;
dbbb1059 2784
78a3b0fa
AB
2785 cache = FRAME_OBSTACK_ZALLOC (struct riscv_unwind_cache);
2786 cache->regs = trad_frame_alloc_saved_regs (this_frame);
2787 (*this_cache) = cache;
dbbb1059 2788
78a3b0fa
AB
2789 /* Scan the prologue, filling in the cache. */
2790 start_addr = get_frame_func (this_frame);
dbbb1059 2791 pc = get_frame_pc (this_frame);
78a3b0fa
AB
2792 riscv_scan_prologue (gdbarch, start_addr, pc, cache);
2793
2794 /* We can now calculate the frame base address. */
2795 cache->frame_base
6c9d681b
AB
2796 = (get_frame_register_signed (this_frame, cache->frame_base_reg)
2797 + cache->frame_base_offset);
78a3b0fa
AB
2798 if (riscv_debug_unwinder)
2799 fprintf_unfiltered (gdb_stdlog, "Frame base is %s ($%s + 0x%x)\n",
2800 core_addr_to_string (cache->frame_base),
2801 gdbarch_register_name (gdbarch,
2802 cache->frame_base_reg),
2803 cache->frame_base_offset);
2804
2805 /* The prologue scanner sets the address of registers stored to the stack
2806 as the offset of that register from the frame base. The prologue
2807 scanner doesn't know the actual frame base value, and so is unable to
2808 compute the exact address. We do now know the frame base value, so
2809 update the address of registers stored to the stack. */
2810 numregs = gdbarch_num_regs (gdbarch) + gdbarch_num_pseudo_regs (gdbarch);
2811 for (regno = 0; regno < numregs; ++regno)
2812 {
2813 if (trad_frame_addr_p (cache->regs, regno))
2814 cache->regs[regno].addr += cache->frame_base;
2815 }
2816
2817 /* The previous $pc can be found wherever the $ra value can be found.
2818 The previous $ra value is gone, this would have been stored be the
2819 previous frame if required. */
2820 cache->regs[gdbarch_pc_regnum (gdbarch)] = cache->regs[RISCV_RA_REGNUM];
2821 trad_frame_set_unknown (cache->regs, RISCV_RA_REGNUM);
2822
2823 /* Build the frame id. */
2824 cache->this_id = frame_id_build (cache->frame_base, start_addr);
dbbb1059 2825
78a3b0fa
AB
2826 /* The previous $sp value is the frame base value. */
2827 trad_frame_set_value (cache->regs, gdbarch_sp_regnum (gdbarch),
2828 cache->frame_base);
dbbb1059 2829
78a3b0fa 2830 return cache;
dbbb1059
AB
2831}
2832
2833/* Implement the this_id callback for RiscV frame unwinder. */
2834
2835static void
2836riscv_frame_this_id (struct frame_info *this_frame,
2837 void **prologue_cache,
2838 struct frame_id *this_id)
2839{
78a3b0fa 2840 struct riscv_unwind_cache *cache;
dbbb1059 2841
a70b8144 2842 try
17cf2897
AB
2843 {
2844 cache = riscv_frame_cache (this_frame, prologue_cache);
2845 *this_id = cache->this_id;
2846 }
230d2906 2847 catch (const gdb_exception_error &ex)
17cf2897
AB
2848 {
2849 /* Ignore errors, this leaves the frame id as the predefined outer
2850 frame id which terminates the backtrace at this point. */
2851 }
dbbb1059
AB
2852}
2853
2854/* Implement the prev_register callback for RiscV frame unwinder. */
2855
2856static struct value *
2857riscv_frame_prev_register (struct frame_info *this_frame,
2858 void **prologue_cache,
2859 int regnum)
2860{
78a3b0fa 2861 struct riscv_unwind_cache *cache;
dbbb1059 2862
78a3b0fa
AB
2863 cache = riscv_frame_cache (this_frame, prologue_cache);
2864 return trad_frame_get_prev_register (this_frame, cache->regs, regnum);
dbbb1059
AB
2865}
2866
2867/* Structure defining the RiscV normal frame unwind functions. Since we
2868 are the fallback unwinder (DWARF unwinder is used first), we use the
2869 default frame sniffer, which always accepts the frame. */
2870
2871static const struct frame_unwind riscv_frame_unwind =
2872{
2873 /*.type =*/ NORMAL_FRAME,
2874 /*.stop_reason =*/ default_frame_unwind_stop_reason,
2875 /*.this_id =*/ riscv_frame_this_id,
2876 /*.prev_register =*/ riscv_frame_prev_register,
2877 /*.unwind_data =*/ NULL,
2878 /*.sniffer =*/ default_frame_sniffer,
2879 /*.dealloc_cache =*/ NULL,
2880 /*.prev_arch =*/ NULL,
2881};
2882
90af0679
AB
2883/* Extract a set of required target features out of INFO, specifically the
2884 bfd being executed is examined to see what target features it requires.
2885 IF there is no current bfd, or the bfd doesn't indicate any useful
2886 features then a RISCV_GDBARCH_FEATURES is returned in its default state. */
dbbb1059 2887
90af0679
AB
2888static struct riscv_gdbarch_features
2889riscv_features_from_gdbarch_info (const struct gdbarch_info info)
dbbb1059 2890{
b5ffee31 2891 struct riscv_gdbarch_features features;
dbbb1059 2892
b5ffee31
AB
2893 /* Now try to improve on the defaults by looking at the binary we are
2894 going to execute. We assume the user knows what they are doing and
2895 that the target will match the binary. Remember, this code path is
2896 only used at all if the target hasn't given us a description, so this
2897 is really a last ditched effort to do something sane before giving
2898 up. */
dbbb1059
AB
2899 if (info.abfd != NULL
2900 && bfd_get_flavour (info.abfd) == bfd_target_elf_flavour)
2901 {
2902 unsigned char eclass = elf_elfheader (info.abfd)->e_ident[EI_CLASS];
2903 int e_flags = elf_elfheader (info.abfd)->e_flags;
2904
2905 if (eclass == ELFCLASS32)
b5ffee31 2906 features.xlen = 4;
dbbb1059 2907 else if (eclass == ELFCLASS64)
b5ffee31 2908 features.xlen = 8;
dbbb1059 2909 else
b5ffee31 2910 internal_error (__FILE__, __LINE__,
dbbb1059
AB
2911 _("unknown ELF header class %d"), eclass);
2912
dbbb1059 2913 if (e_flags & EF_RISCV_FLOAT_ABI_DOUBLE)
113b7b81 2914 features.flen = 8;
dbbb1059 2915 else if (e_flags & EF_RISCV_FLOAT_ABI_SINGLE)
113b7b81 2916 features.flen = 4;
dbbb1059
AB
2917 }
2918 else
2919 {
2920 const struct bfd_arch_info *binfo = info.bfd_arch_info;
2921
2922 if (binfo->bits_per_word == 32)
b5ffee31 2923 features.xlen = 4;
dbbb1059 2924 else if (binfo->bits_per_word == 64)
b5ffee31 2925 features.xlen = 8;
dbbb1059 2926 else
b5ffee31 2927 internal_error (__FILE__, __LINE__, _("unknown bits_per_word %d"),
dbbb1059
AB
2928 binfo->bits_per_word);
2929 }
2930
90af0679
AB
2931 return features;
2932}
2933
2934/* Find a suitable default target description. Use the contents of INFO,
2935 specifically the bfd object being executed, to guide the selection of a
2936 suitable default target description. */
2937
2938static const struct target_desc *
2939riscv_find_default_target_description (const struct gdbarch_info info)
2940{
2941 /* Extract desired feature set from INFO. */
2942 struct riscv_gdbarch_features features
2943 = riscv_features_from_gdbarch_info (info);
2944
2945 /* If the XLEN field is still 0 then we got nothing useful from INFO. In
2946 this case we fall back to a minimal useful target, 8-byte x-registers,
2947 with no floating point. */
2948 if (features.xlen == 0)
2949 features.xlen = 8;
2950
b5ffee31
AB
2951 /* Now build a target description based on the feature set. */
2952 return riscv_create_target_description (features);
2953}
2954
2955/* All of the registers in REG_SET are checked for in FEATURE, TDESC_DATA
2956 is updated with the register numbers for each register as listed in
2957 REG_SET. If any register marked as required in REG_SET is not found in
2958 FEATURE then this function returns false, otherwise, it returns true. */
2959
2960static bool
2961riscv_check_tdesc_feature (struct tdesc_arch_data *tdesc_data,
2962 const struct tdesc_feature *feature,
2963 const struct riscv_register_feature *reg_set)
2964{
2965 for (const auto &reg : reg_set->registers)
2966 {
2967 bool found = false;
2968
2969 for (const char *name : reg.names)
2970 {
2971 found =
2972 tdesc_numbered_register (feature, tdesc_data, reg.regnum, name);
2973
2974 if (found)
2975 break;
2976 }
2977
2978 if (!found && reg.required_p)
2979 return false;
2980 }
2981
2982 return true;
2983}
2984
2985/* Add all the expected register sets into GDBARCH. */
2986
2987static void
2988riscv_add_reggroups (struct gdbarch *gdbarch)
2989{
2990 /* Add predefined register groups. */
2991 reggroup_add (gdbarch, all_reggroup);
2992 reggroup_add (gdbarch, save_reggroup);
2993 reggroup_add (gdbarch, restore_reggroup);
2994 reggroup_add (gdbarch, system_reggroup);
2995 reggroup_add (gdbarch, vector_reggroup);
2996 reggroup_add (gdbarch, general_reggroup);
2997 reggroup_add (gdbarch, float_reggroup);
2998
2999 /* Add RISC-V specific register groups. */
3000 reggroup_add (gdbarch, csr_reggroup);
3001}
3002
3003/* Create register aliases for all the alternative names that exist for
3004 registers in REG_SET. */
3005
3006static void
3007riscv_setup_register_aliases (struct gdbarch *gdbarch,
3008 const struct riscv_register_feature *reg_set)
3009{
3010 for (auto &reg : reg_set->registers)
3011 {
3012 /* The first item in the names list is the preferred name for the
3013 register, this is what RISCV_REGISTER_NAME returns, and so we
3014 don't need to create an alias with that name here. */
3015 for (int i = 1; i < reg.names.size (); ++i)
3016 user_reg_add (gdbarch, reg.names[i], value_of_riscv_user_reg,
3017 &reg.regnum);
3018 }
3019}
3020
fb44d95a
AB
3021/* Implement the "dwarf2_reg_to_regnum" gdbarch method. */
3022
3023static int
3024riscv_dwarf_reg_to_regnum (struct gdbarch *gdbarch, int reg)
3025{
3026 if (reg < RISCV_DWARF_REGNUM_X31)
3027 return RISCV_ZERO_REGNUM + (reg - RISCV_DWARF_REGNUM_X0);
3028
3029 else if (reg < RISCV_DWARF_REGNUM_F31)
3030 return RISCV_FIRST_FP_REGNUM + (reg - RISCV_DWARF_REGNUM_F0);
3031
3032 return -1;
3033}
3034
b5ffee31
AB
3035/* Initialize the current architecture based on INFO. If possible,
3036 re-use an architecture from ARCHES, which is a list of
3037 architectures already created during this debugging session.
3038
3039 Called e.g. at program startup, when reading a core file, and when
3040 reading a binary file. */
3041
3042static struct gdbarch *
3043riscv_gdbarch_init (struct gdbarch_info info,
3044 struct gdbarch_list *arches)
3045{
3046 struct gdbarch *gdbarch;
3047 struct gdbarch_tdep *tdep;
3048 struct riscv_gdbarch_features features;
3049 const struct target_desc *tdesc = info.target_desc;
3050
3051 /* Ensure we always have a target description. */
3052 if (!tdesc_has_registers (tdesc))
3053 tdesc = riscv_find_default_target_description (info);
3054 gdb_assert (tdesc);
3055
3056 if (riscv_debug_gdbarch)
3057 fprintf_unfiltered (gdb_stdlog, "Have got a target description\n");
3058
3059 const struct tdesc_feature *feature_cpu
3060 = tdesc_find_feature (tdesc, riscv_xreg_feature.name);
3061 const struct tdesc_feature *feature_fpu
3062 = tdesc_find_feature (tdesc, riscv_freg_feature.name);
3063 const struct tdesc_feature *feature_virtual
3064 = tdesc_find_feature (tdesc, riscv_virtual_feature.name);
3065 const struct tdesc_feature *feature_csr
3066 = tdesc_find_feature (tdesc, riscv_csr_feature.name);
3067
3068 if (feature_cpu == NULL)
3069 return NULL;
3070
3071 struct tdesc_arch_data *tdesc_data = tdesc_data_alloc ();
3072
3073 bool valid_p = riscv_check_tdesc_feature (tdesc_data,
3074 feature_cpu,
3075 &riscv_xreg_feature);
3076 if (valid_p)
3077 {
3078 /* Check that all of the core cpu registers have the same bitsize. */
3079 int xlen_bitsize = tdesc_register_bitsize (feature_cpu, "pc");
3080
3081 for (auto &tdesc_reg : feature_cpu->registers)
3082 valid_p &= (tdesc_reg->bitsize == xlen_bitsize);
3083
3084 if (riscv_debug_gdbarch)
3085 fprintf_filtered
3086 (gdb_stdlog,
3087 "From target-description, xlen = %d\n", xlen_bitsize);
3088
3089 features.xlen = (xlen_bitsize / 8);
3090 }
3091
3092 if (feature_fpu != NULL)
3093 {
3094 valid_p &= riscv_check_tdesc_feature (tdesc_data, feature_fpu,
3095 &riscv_freg_feature);
3096
3097 int bitsize = tdesc_register_bitsize (feature_fpu, "ft0");
3098 features.flen = (bitsize / 8);
b5ffee31
AB
3099
3100 if (riscv_debug_gdbarch)
3101 fprintf_filtered
3102 (gdb_stdlog,
3103 "From target-description, flen = %d\n", bitsize);
3104 }
3105 else
3106 {
3107 features.flen = 0;
b5ffee31
AB
3108
3109 if (riscv_debug_gdbarch)
3110 fprintf_filtered
3111 (gdb_stdlog,
3112 "No FPU in target-description, assume soft-float ABI\n");
3113 }
3114
3115 if (feature_virtual)
3116 riscv_check_tdesc_feature (tdesc_data, feature_virtual,
3117 &riscv_virtual_feature);
3118
3119 if (feature_csr)
3120 riscv_check_tdesc_feature (tdesc_data, feature_csr,
3121 &riscv_csr_feature);
3122
3123 if (!valid_p)
3124 {
3125 if (riscv_debug_gdbarch)
3126 fprintf_unfiltered (gdb_stdlog, "Target description is not valid\n");
3127 tdesc_data_cleanup (tdesc_data);
3128 return NULL;
3129 }
3130
90af0679
AB
3131 /* Have a look at what the supplied (if any) bfd object requires of the
3132 target, then check that this matches with what the target is
3133 providing. */
113b7b81 3134 struct riscv_gdbarch_features abi_features
90af0679 3135 = riscv_features_from_gdbarch_info (info);
113b7b81
AB
3136 /* In theory a binary compiled for RV32 could run on an RV64 target,
3137 however, this has not been tested in GDB yet, so for now we require
3138 that the requested xlen match the targets xlen. */
3139 if (abi_features.xlen != 0 && abi_features.xlen != features.xlen)
90af0679 3140 error (_("bfd requires xlen %d, but target has xlen %d"),
113b7b81
AB
3141 abi_features.xlen, features.xlen);
3142 /* We do support running binaries compiled for 32-bit float on targets
3143 with 64-bit float, so we only complain if the binary requires more
3144 than the target has available. */
3145 if (abi_features.flen > features.flen)
90af0679 3146 error (_("bfd requires flen %d, but target has flen %d"),
113b7b81 3147 abi_features.flen, features.flen);
90af0679 3148
113b7b81
AB
3149 /* If the ABI_FEATURES xlen is 0 then this indicates we got no useful abi
3150 features from the INFO object. In this case we assume that the xlen
3151 abi matches the hardware. */
3152 if (abi_features.xlen == 0)
3153 abi_features.xlen = features.xlen;
90af0679 3154
dbbb1059
AB
3155 /* Find a candidate among the list of pre-declared architectures. */
3156 for (arches = gdbarch_list_lookup_by_info (arches, &info);
3157 arches != NULL;
3158 arches = gdbarch_list_lookup_by_info (arches->next, &info))
b5ffee31
AB
3159 {
3160 /* Check that the feature set of the ARCHES matches the feature set
3161 we are looking for. If it doesn't then we can't reuse this
3162 gdbarch. */
3163 struct gdbarch_tdep *other_tdep = gdbarch_tdep (arches->gdbarch);
3164
113b7b81
AB
3165 if (other_tdep->isa_features != features
3166 || other_tdep->abi_features != abi_features)
b5ffee31
AB
3167 continue;
3168
3169 break;
3170 }
3171
3172 if (arches != NULL)
3173 {
3174 tdesc_data_cleanup (tdesc_data);
dbbb1059 3175 return arches->gdbarch;
b5ffee31 3176 }
dbbb1059
AB
3177
3178 /* None found, so create a new architecture from the information provided. */
b5ffee31 3179 tdep = new (struct gdbarch_tdep);
dbbb1059 3180 gdbarch = gdbarch_alloc (&info, tdep);
113b7b81
AB
3181 tdep->isa_features = features;
3182 tdep->abi_features = abi_features;
dbbb1059
AB
3183
3184 /* Target data types. */
3185 set_gdbarch_short_bit (gdbarch, 16);
3186 set_gdbarch_int_bit (gdbarch, 32);
3187 set_gdbarch_long_bit (gdbarch, riscv_isa_xlen (gdbarch) * 8);
3188 set_gdbarch_long_long_bit (gdbarch, 64);
3189 set_gdbarch_float_bit (gdbarch, 32);
3190 set_gdbarch_double_bit (gdbarch, 64);
3191 set_gdbarch_long_double_bit (gdbarch, 128);
3192 set_gdbarch_long_double_format (gdbarch, floatformats_ia64_quad);
3193 set_gdbarch_ptr_bit (gdbarch, riscv_isa_xlen (gdbarch) * 8);
3194 set_gdbarch_char_signed (gdbarch, 0);
a9158a86 3195 set_gdbarch_type_align (gdbarch, riscv_type_align);
dbbb1059
AB
3196
3197 /* Information about the target architecture. */
3198 set_gdbarch_return_value (gdbarch, riscv_return_value);
3199 set_gdbarch_breakpoint_kind_from_pc (gdbarch, riscv_breakpoint_kind_from_pc);
3200 set_gdbarch_sw_breakpoint_from_kind (gdbarch, riscv_sw_breakpoint_from_kind);
5a77b1b4 3201 set_gdbarch_have_nonsteppable_watchpoint (gdbarch, 1);
dbbb1059 3202
dbbb1059 3203 /* Functions to analyze frames. */
dbbb1059
AB
3204 set_gdbarch_skip_prologue (gdbarch, riscv_skip_prologue);
3205 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
3206 set_gdbarch_frame_align (gdbarch, riscv_frame_align);
3207
dbbb1059
AB
3208 /* Functions handling dummy frames. */
3209 set_gdbarch_call_dummy_location (gdbarch, ON_STACK);
3210 set_gdbarch_push_dummy_code (gdbarch, riscv_push_dummy_code);
3211 set_gdbarch_push_dummy_call (gdbarch, riscv_push_dummy_call);
dbbb1059
AB
3212
3213 /* Frame unwinders. Use DWARF debug info if available, otherwise use our own
3214 unwinder. */
3215 dwarf2_append_unwinders (gdbarch);
3216 frame_unwind_append_unwinder (gdbarch, &riscv_frame_unwind);
3217
b5ffee31
AB
3218 /* Register architecture. */
3219 riscv_add_reggroups (gdbarch);
3220
fb44d95a
AB
3221 /* Internal <-> external register number maps. */
3222 set_gdbarch_dwarf2_reg_to_regnum (gdbarch, riscv_dwarf_reg_to_regnum);
3223
b5ffee31
AB
3224 /* We reserve all possible register numbers for the known registers.
3225 This means the target description mechanism will add any target
3226 specific registers after this number. This helps make debugging GDB
3227 just a little easier. */
3228 set_gdbarch_num_regs (gdbarch, RISCV_LAST_REGNUM + 1);
3229
3230 /* We don't have to provide the count of 0 here (its the default) but
3231 include this line to make it explicit that, right now, we don't have
3232 any pseudo registers on RISC-V. */
3233 set_gdbarch_num_pseudo_regs (gdbarch, 0);
3234
3235 /* Some specific register numbers GDB likes to know about. */
3236 set_gdbarch_sp_regnum (gdbarch, RISCV_SP_REGNUM);
3237 set_gdbarch_pc_regnum (gdbarch, RISCV_PC_REGNUM);
3238
3239 set_gdbarch_print_registers_info (gdbarch, riscv_print_registers_info);
3240
3241 /* Finalise the target description registers. */
3242 tdesc_use_registers (gdbarch, tdesc, tdesc_data);
3243
3244 /* Override the register type callback setup by the target description
3245 mechanism. This allows us to provide special type for floating point
3246 registers. */
3247 set_gdbarch_register_type (gdbarch, riscv_register_type);
3248
3249 /* Override the register name callback setup by the target description
3250 mechanism. This allows us to force our preferred names for the
3251 registers, no matter what the target description called them. */
3252 set_gdbarch_register_name (gdbarch, riscv_register_name);
3253
3254 /* Override the register group callback setup by the target description
3255 mechanism. This allows us to force registers into the groups we
3256 want, ignoring what the target tells us. */
3257 set_gdbarch_register_reggroup_p (gdbarch, riscv_register_reggroup_p);
3258
3259 /* Create register aliases for alternative register names. */
3260 riscv_setup_register_aliases (gdbarch, &riscv_xreg_feature);
3261 if (riscv_has_fp_regs (gdbarch))
3262 riscv_setup_register_aliases (gdbarch, &riscv_freg_feature);
3263 riscv_setup_register_aliases (gdbarch, &riscv_csr_feature);
dbbb1059 3264
117a0e99
JW
3265 /* Hook in OS ABI-specific overrides, if they have been registered. */
3266 gdbarch_init_osabi (info, gdbarch);
3267
dbbb1059
AB
3268 return gdbarch;
3269}
3270
5c720ed8
JW
3271/* This decodes the current instruction and determines the address of the
3272 next instruction. */
3273
3274static CORE_ADDR
3275riscv_next_pc (struct regcache *regcache, CORE_ADDR pc)
3276{
3277 struct gdbarch *gdbarch = regcache->arch ();
3278 struct riscv_insn insn;
3279 CORE_ADDR next_pc;
3280
3281 insn.decode (gdbarch, pc);
3282 next_pc = pc + insn.length ();
3283
3284 if (insn.opcode () == riscv_insn::JAL)
3285 next_pc = pc + insn.imm_signed ();
3286 else if (insn.opcode () == riscv_insn::JALR)
3287 {
3288 LONGEST source;
3289 regcache->cooked_read (insn.rs1 (), &source);
3290 next_pc = (source + insn.imm_signed ()) & ~(CORE_ADDR) 0x1;
3291 }
3292 else if (insn.opcode () == riscv_insn::BEQ)
3293 {
3294 LONGEST src1, src2;
3295 regcache->cooked_read (insn.rs1 (), &src1);
3296 regcache->cooked_read (insn.rs2 (), &src2);
3297 if (src1 == src2)
3298 next_pc = pc + insn.imm_signed ();
3299 }
3300 else if (insn.opcode () == riscv_insn::BNE)
3301 {
3302 LONGEST src1, src2;
3303 regcache->cooked_read (insn.rs1 (), &src1);
3304 regcache->cooked_read (insn.rs2 (), &src2);
3305 if (src1 != src2)
3306 next_pc = pc + insn.imm_signed ();
3307 }
3308 else if (insn.opcode () == riscv_insn::BLT)
3309 {
3310 LONGEST src1, src2;
3311 regcache->cooked_read (insn.rs1 (), &src1);
3312 regcache->cooked_read (insn.rs2 (), &src2);
3313 if (src1 < src2)
3314 next_pc = pc + insn.imm_signed ();
3315 }
3316 else if (insn.opcode () == riscv_insn::BGE)
3317 {
3318 LONGEST src1, src2;
3319 regcache->cooked_read (insn.rs1 (), &src1);
3320 regcache->cooked_read (insn.rs2 (), &src2);
3321 if (src1 >= src2)
3322 next_pc = pc + insn.imm_signed ();
3323 }
3324 else if (insn.opcode () == riscv_insn::BLTU)
3325 {
3326 ULONGEST src1, src2;
3327 regcache->cooked_read (insn.rs1 (), &src1);
3328 regcache->cooked_read (insn.rs2 (), &src2);
3329 if (src1 < src2)
3330 next_pc = pc + insn.imm_signed ();
3331 }
3332 else if (insn.opcode () == riscv_insn::BGEU)
3333 {
3334 ULONGEST src1, src2;
3335 regcache->cooked_read (insn.rs1 (), &src1);
3336 regcache->cooked_read (insn.rs2 (), &src2);
3337 if (src1 >= src2)
3338 next_pc = pc + insn.imm_signed ();
3339 }
3340
3341 return next_pc;
3342}
3343
3344/* We can't put a breakpoint in the middle of a lr/sc atomic sequence, so look
3345 for the end of the sequence and put the breakpoint there. */
3346
3347static bool
3348riscv_next_pc_atomic_sequence (struct regcache *regcache, CORE_ADDR pc,
3349 CORE_ADDR *next_pc)
3350{
3351 struct gdbarch *gdbarch = regcache->arch ();
3352 struct riscv_insn insn;
3353 CORE_ADDR cur_step_pc = pc;
3354 CORE_ADDR last_addr = 0;
3355
3356 /* First instruction has to be a load reserved. */
3357 insn.decode (gdbarch, cur_step_pc);
3358 if (insn.opcode () != riscv_insn::LR)
3359 return false;
3360 cur_step_pc = cur_step_pc + insn.length ();
3361
3362 /* Next instruction should be branch to exit. */
3363 insn.decode (gdbarch, cur_step_pc);
3364 if (insn.opcode () != riscv_insn::BNE)
3365 return false;
3366 last_addr = cur_step_pc + insn.imm_signed ();
3367 cur_step_pc = cur_step_pc + insn.length ();
3368
3369 /* Next instruction should be store conditional. */
3370 insn.decode (gdbarch, cur_step_pc);
3371 if (insn.opcode () != riscv_insn::SC)
3372 return false;
3373 cur_step_pc = cur_step_pc + insn.length ();
3374
3375 /* Next instruction should be branch to start. */
3376 insn.decode (gdbarch, cur_step_pc);
3377 if (insn.opcode () != riscv_insn::BNE)
3378 return false;
3379 if (pc != (cur_step_pc + insn.imm_signed ()))
3380 return false;
3381 cur_step_pc = cur_step_pc + insn.length ();
3382
3383 /* We should now be at the end of the sequence. */
3384 if (cur_step_pc != last_addr)
3385 return false;
3386
3387 *next_pc = cur_step_pc;
3388 return true;
3389}
3390
3391/* This is called just before we want to resume the inferior, if we want to
3392 single-step it but there is no hardware or kernel single-step support. We
3393 find the target of the coming instruction and breakpoint it. */
3394
3395std::vector<CORE_ADDR>
3396riscv_software_single_step (struct regcache *regcache)
3397{
3398 CORE_ADDR pc, next_pc;
3399
3400 pc = regcache_read_pc (regcache);
3401
3402 if (riscv_next_pc_atomic_sequence (regcache, pc, &next_pc))
3403 return {next_pc};
3404
3405 next_pc = riscv_next_pc (regcache, pc);
3406
3407 return {next_pc};
3408}
3409
b5ffee31
AB
3410/* Create RISC-V specific reggroups. */
3411
3412static void
3413riscv_init_reggroups ()
3414{
3415 csr_reggroup = reggroup_new ("csr", USER_REGGROUP);
3416}
3417
dbbb1059
AB
3418void
3419_initialize_riscv_tdep (void)
3420{
b5ffee31
AB
3421 riscv_create_csr_aliases ();
3422 riscv_init_reggroups ();
3423
dbbb1059
AB
3424 gdbarch_register (bfd_arch_riscv, riscv_gdbarch_init, NULL);
3425
dbbb1059
AB
3426 /* Add root prefix command for all "set debug riscv" and "show debug
3427 riscv" commands. */
3428 add_prefix_cmd ("riscv", no_class, set_debug_riscv_command,
3429 _("RISC-V specific debug commands."),
3430 &setdebugriscvcmdlist, "set debug riscv ", 0,
3431 &setdebuglist);
3432
3433 add_prefix_cmd ("riscv", no_class, show_debug_riscv_command,
3434 _("RISC-V specific debug commands."),
3435 &showdebugriscvcmdlist, "show debug riscv ", 0,
3436 &showdebuglist);
3437
f37bc8b1
JB
3438 add_setshow_zuinteger_cmd ("breakpoints", class_maintenance,
3439 &riscv_debug_breakpoints, _("\
3440Set riscv breakpoint debugging."), _("\
3441Show riscv breakpoint debugging."), _("\
3442When non-zero, print debugging information for the riscv specific parts\n\
3443of the breakpoint mechanism."),
3444 NULL,
3445 show_riscv_debug_variable,
3446 &setdebugriscvcmdlist, &showdebugriscvcmdlist);
3447
dbbb1059
AB
3448 add_setshow_zuinteger_cmd ("infcall", class_maintenance,
3449 &riscv_debug_infcall, _("\
3450Set riscv inferior call debugging."), _("\
3451Show riscv inferior call debugging."), _("\
3452When non-zero, print debugging information for the riscv specific parts\n\
3453of the inferior call mechanism."),
3454 NULL,
3455 show_riscv_debug_variable,
3456 &setdebugriscvcmdlist, &showdebugriscvcmdlist);
78a3b0fa
AB
3457
3458 add_setshow_zuinteger_cmd ("unwinder", class_maintenance,
3459 &riscv_debug_unwinder, _("\
3460Set riscv stack unwinding debugging."), _("\
3461Show riscv stack unwinding debugging."), _("\
3462When non-zero, print debugging information for the riscv specific parts\n\
3463of the stack unwinding mechanism."),
3464 NULL,
3465 show_riscv_debug_variable,
3466 &setdebugriscvcmdlist, &showdebugriscvcmdlist);
b5ffee31
AB
3467
3468 add_setshow_zuinteger_cmd ("gdbarch", class_maintenance,
3469 &riscv_debug_gdbarch, _("\
3470Set riscv gdbarch initialisation debugging."), _("\
3471Show riscv gdbarch initialisation debugging."), _("\
3472When non-zero, print debugging information for the riscv gdbarch\n\
3473initialisation process."),
3474 NULL,
3475 show_riscv_debug_variable,
3476 &setdebugriscvcmdlist, &showdebugriscvcmdlist);
dbbb1059
AB
3477
3478 /* Add root prefix command for all "set riscv" and "show riscv" commands. */
3479 add_prefix_cmd ("riscv", no_class, set_riscv_command,
3480 _("RISC-V specific commands."),
3481 &setriscvcmdlist, "set riscv ", 0, &setlist);
3482
3483 add_prefix_cmd ("riscv", no_class, show_riscv_command,
3484 _("RISC-V specific commands."),
3485 &showriscvcmdlist, "show riscv ", 0, &showlist);
3486
3487
3488 use_compressed_breakpoints = AUTO_BOOLEAN_AUTO;
3489 add_setshow_auto_boolean_cmd ("use-compressed-breakpoints", no_class,
3490 &use_compressed_breakpoints,
3491 _("\
3492Set debugger's use of compressed breakpoints."), _(" \
3493Show debugger's use of compressed breakpoints."), _("\
f37bc8b1
JB
3494Debugging compressed code requires compressed breakpoints to be used. If\n\
3495left to 'auto' then gdb will use them if the existing instruction is a\n\
3496compressed instruction. If that doesn't give the correct behavior, then\n\
3497this option can be used."),
dbbb1059
AB
3498 NULL,
3499 show_use_compressed_breakpoints,
3500 &setriscvcmdlist,
3501 &showriscvcmdlist);
3502}
This page took 0.324833 seconds and 4 git commands to generate.