* bfd.c (_bfd_get_gp_value): Prevent illegal access for abfd null
[deliverable/binutils-gdb.git] / gdb / rs6000-tdep.c
CommitLineData
c906108c 1/* Target-dependent code for GDB, the GNU debugger.
b6ba6518 2 Copyright 1986, 1987, 1989, 1991, 1992, 1993, 1994, 1995, 1996, 1997,
1e698235 3 1998, 1999, 2000, 2001, 2002, 2003
c906108c
SS
4 Free Software Foundation, Inc.
5
c5aa993b 6 This file is part of GDB.
c906108c 7
c5aa993b
JM
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2 of the License, or
11 (at your option) any later version.
c906108c 12
c5aa993b
JM
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
c906108c 17
c5aa993b
JM
18 You should have received a copy of the GNU General Public License
19 along with this program; if not, write to the Free Software
20 Foundation, Inc., 59 Temple Place - Suite 330,
21 Boston, MA 02111-1307, USA. */
c906108c
SS
22
23#include "defs.h"
24#include "frame.h"
25#include "inferior.h"
26#include "symtab.h"
27#include "target.h"
28#include "gdbcore.h"
29#include "gdbcmd.h"
30#include "symfile.h"
31#include "objfiles.h"
7a78ae4e 32#include "arch-utils.h"
4e052eda 33#include "regcache.h"
d16aafd8 34#include "doublest.h"
fd0407d6 35#include "value.h"
1fcc0bb8 36#include "parser-defs.h"
4be87837 37#include "osabi.h"
7a78ae4e 38
2fccf04a 39#include "libbfd.h" /* for bfd_default_set_arch_mach */
7a78ae4e 40#include "coff/internal.h" /* for libcoff.h */
2fccf04a 41#include "libcoff.h" /* for xcoff_data */
11ed25ac
KB
42#include "coff/xcoff.h"
43#include "libxcoff.h"
7a78ae4e 44
9aa1e687 45#include "elf-bfd.h"
7a78ae4e 46
6ded7999 47#include "solib-svr4.h"
9aa1e687 48#include "ppc-tdep.h"
7a78ae4e 49
338ef23d
AC
50#include "gdb_assert.h"
51
7a78ae4e
ND
52/* If the kernel has to deliver a signal, it pushes a sigcontext
53 structure on the stack and then calls the signal handler, passing
54 the address of the sigcontext in an argument register. Usually
55 the signal handler doesn't save this register, so we have to
56 access the sigcontext structure via an offset from the signal handler
57 frame.
58 The following constants were determined by experimentation on AIX 3.2. */
59#define SIG_FRAME_PC_OFFSET 96
60#define SIG_FRAME_LR_OFFSET 108
61#define SIG_FRAME_FP_OFFSET 284
62
7a78ae4e
ND
63/* To be used by skip_prologue. */
64
65struct rs6000_framedata
66 {
67 int offset; /* total size of frame --- the distance
68 by which we decrement sp to allocate
69 the frame */
70 int saved_gpr; /* smallest # of saved gpr */
71 int saved_fpr; /* smallest # of saved fpr */
6be8bc0c 72 int saved_vr; /* smallest # of saved vr */
96ff0de4 73 int saved_ev; /* smallest # of saved ev */
7a78ae4e
ND
74 int alloca_reg; /* alloca register number (frame ptr) */
75 char frameless; /* true if frameless functions. */
76 char nosavedpc; /* true if pc not saved. */
77 int gpr_offset; /* offset of saved gprs from prev sp */
78 int fpr_offset; /* offset of saved fprs from prev sp */
6be8bc0c 79 int vr_offset; /* offset of saved vrs from prev sp */
96ff0de4 80 int ev_offset; /* offset of saved evs from prev sp */
7a78ae4e
ND
81 int lr_offset; /* offset of saved lr */
82 int cr_offset; /* offset of saved cr */
6be8bc0c 83 int vrsave_offset; /* offset of saved vrsave register */
7a78ae4e
ND
84 };
85
86/* Description of a single register. */
87
88struct reg
89 {
90 char *name; /* name of register */
91 unsigned char sz32; /* size on 32-bit arch, 0 if nonextant */
92 unsigned char sz64; /* size on 64-bit arch, 0 if nonextant */
93 unsigned char fpr; /* whether register is floating-point */
489461e2 94 unsigned char pseudo; /* whether register is pseudo */
7a78ae4e
ND
95 };
96
c906108c
SS
97/* Breakpoint shadows for the single step instructions will be kept here. */
98
c5aa993b
JM
99static struct sstep_breaks
100 {
101 /* Address, or 0 if this is not in use. */
102 CORE_ADDR address;
103 /* Shadow contents. */
104 char data[4];
105 }
106stepBreaks[2];
c906108c
SS
107
108/* Hook for determining the TOC address when calling functions in the
109 inferior under AIX. The initialization code in rs6000-nat.c sets
110 this hook to point to find_toc_address. */
111
7a78ae4e
ND
112CORE_ADDR (*rs6000_find_toc_address_hook) (CORE_ADDR) = NULL;
113
114/* Hook to set the current architecture when starting a child process.
115 rs6000-nat.c sets this. */
116
117void (*rs6000_set_host_arch_hook) (int) = NULL;
c906108c
SS
118
119/* Static function prototypes */
120
a14ed312
KB
121static CORE_ADDR branch_dest (int opcode, int instr, CORE_ADDR pc,
122 CORE_ADDR safety);
077276e8
KB
123static CORE_ADDR skip_prologue (CORE_ADDR, CORE_ADDR,
124 struct rs6000_framedata *);
7a78ae4e
ND
125static void frame_get_saved_regs (struct frame_info * fi,
126 struct rs6000_framedata * fdatap);
127static CORE_ADDR frame_initial_stack_address (struct frame_info *);
c906108c 128
64b84175
KB
129/* Is REGNO an AltiVec register? Return 1 if so, 0 otherwise. */
130int
131altivec_register_p (int regno)
132{
133 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
134 if (tdep->ppc_vr0_regnum < 0 || tdep->ppc_vrsave_regnum < 0)
135 return 0;
136 else
137 return (regno >= tdep->ppc_vr0_regnum && regno <= tdep->ppc_vrsave_regnum);
138}
139
0a613259
AC
140/* Use the architectures FP registers? */
141int
142ppc_floating_point_unit_p (struct gdbarch *gdbarch)
143{
144 const struct bfd_arch_info *info = gdbarch_bfd_arch_info (gdbarch);
145 if (info->arch == bfd_arch_powerpc)
146 return (info->mach != bfd_mach_ppc_e500);
147 if (info->arch == bfd_arch_rs6000)
148 return 1;
149 return 0;
150}
151
7a78ae4e 152/* Read a LEN-byte address from debugged memory address MEMADDR. */
c906108c 153
7a78ae4e
ND
154static CORE_ADDR
155read_memory_addr (CORE_ADDR memaddr, int len)
156{
157 return read_memory_unsigned_integer (memaddr, len);
158}
c906108c 159
7a78ae4e
ND
160static CORE_ADDR
161rs6000_skip_prologue (CORE_ADDR pc)
b83266a0
SS
162{
163 struct rs6000_framedata frame;
077276e8 164 pc = skip_prologue (pc, 0, &frame);
b83266a0
SS
165 return pc;
166}
167
168
c906108c
SS
169/* Fill in fi->saved_regs */
170
171struct frame_extra_info
172{
173 /* Functions calling alloca() change the value of the stack
174 pointer. We need to use initial stack pointer (which is saved in
175 r31 by gcc) in such cases. If a compiler emits traceback table,
176 then we should use the alloca register specified in traceback
177 table. FIXME. */
c5aa993b 178 CORE_ADDR initial_sp; /* initial stack pointer. */
c906108c
SS
179};
180
9aa1e687 181void
7a78ae4e 182rs6000_init_extra_frame_info (int fromleaf, struct frame_info *fi)
c906108c 183{
c9012c71
AC
184 struct frame_extra_info *extra_info =
185 frame_extra_info_zalloc (fi, sizeof (struct frame_extra_info));
186 extra_info->initial_sp = 0;
bdd78e62
AC
187 if (get_next_frame (fi) != NULL
188 && get_frame_pc (fi) < TEXT_SEGMENT_BASE)
7a292a7a 189 /* We're in get_prev_frame */
c906108c
SS
190 /* and this is a special signal frame. */
191 /* (fi->pc will be some low address in the kernel, */
192 /* to which the signal handler returns). */
5a203e44 193 deprecated_set_frame_type (fi, SIGTRAMP_FRAME);
c906108c
SS
194}
195
7a78ae4e
ND
196/* Put here the code to store, into a struct frame_saved_regs,
197 the addresses of the saved registers of frame described by FRAME_INFO.
198 This includes special registers such as pc and fp saved in special
199 ways in the stack frame. sp is even more special:
200 the address we return for it IS the sp for the next frame. */
c906108c 201
7a78ae4e
ND
202/* In this implementation for RS/6000, we do *not* save sp. I am
203 not sure if it will be needed. The following function takes care of gpr's
204 and fpr's only. */
205
9aa1e687 206void
7a78ae4e 207rs6000_frame_init_saved_regs (struct frame_info *fi)
c906108c
SS
208{
209 frame_get_saved_regs (fi, NULL);
210}
211
7a78ae4e
ND
212static CORE_ADDR
213rs6000_frame_args_address (struct frame_info *fi)
c906108c 214{
c9012c71
AC
215 struct frame_extra_info *extra_info = get_frame_extra_info (fi);
216 if (extra_info->initial_sp != 0)
217 return extra_info->initial_sp;
c906108c
SS
218 else
219 return frame_initial_stack_address (fi);
220}
221
7a78ae4e
ND
222/* Immediately after a function call, return the saved pc.
223 Can't go through the frames for this because on some machines
224 the new frame is not set up until the new function executes
225 some instructions. */
226
227static CORE_ADDR
228rs6000_saved_pc_after_call (struct frame_info *fi)
229{
2188cbdd 230 return read_register (gdbarch_tdep (current_gdbarch)->ppc_lr_regnum);
7a78ae4e 231}
c906108c
SS
232
233/* Calculate the destination of a branch/jump. Return -1 if not a branch. */
234
235static CORE_ADDR
7a78ae4e 236branch_dest (int opcode, int instr, CORE_ADDR pc, CORE_ADDR safety)
c906108c
SS
237{
238 CORE_ADDR dest;
239 int immediate;
240 int absolute;
241 int ext_op;
242
243 absolute = (int) ((instr >> 1) & 1);
244
c5aa993b
JM
245 switch (opcode)
246 {
247 case 18:
248 immediate = ((instr & ~3) << 6) >> 6; /* br unconditional */
249 if (absolute)
250 dest = immediate;
251 else
252 dest = pc + immediate;
253 break;
254
255 case 16:
256 immediate = ((instr & ~3) << 16) >> 16; /* br conditional */
257 if (absolute)
258 dest = immediate;
259 else
260 dest = pc + immediate;
261 break;
262
263 case 19:
264 ext_op = (instr >> 1) & 0x3ff;
265
266 if (ext_op == 16) /* br conditional register */
267 {
2188cbdd 268 dest = read_register (gdbarch_tdep (current_gdbarch)->ppc_lr_regnum) & ~3;
c5aa993b
JM
269
270 /* If we are about to return from a signal handler, dest is
271 something like 0x3c90. The current frame is a signal handler
272 caller frame, upon completion of the sigreturn system call
273 execution will return to the saved PC in the frame. */
274 if (dest < TEXT_SEGMENT_BASE)
275 {
276 struct frame_info *fi;
277
278 fi = get_current_frame ();
279 if (fi != NULL)
8b36eed8 280 dest = read_memory_addr (get_frame_base (fi) + SIG_FRAME_PC_OFFSET,
21283beb 281 gdbarch_tdep (current_gdbarch)->wordsize);
c5aa993b
JM
282 }
283 }
284
285 else if (ext_op == 528) /* br cond to count reg */
286 {
2188cbdd 287 dest = read_register (gdbarch_tdep (current_gdbarch)->ppc_ctr_regnum) & ~3;
c5aa993b
JM
288
289 /* If we are about to execute a system call, dest is something
290 like 0x22fc or 0x3b00. Upon completion the system call
291 will return to the address in the link register. */
292 if (dest < TEXT_SEGMENT_BASE)
2188cbdd 293 dest = read_register (gdbarch_tdep (current_gdbarch)->ppc_lr_regnum) & ~3;
c5aa993b
JM
294 }
295 else
296 return -1;
297 break;
c906108c 298
c5aa993b
JM
299 default:
300 return -1;
301 }
c906108c
SS
302 return (dest < TEXT_SEGMENT_BASE) ? safety : dest;
303}
304
305
306/* Sequence of bytes for breakpoint instruction. */
307
f4f9705a 308const static unsigned char *
7a78ae4e 309rs6000_breakpoint_from_pc (CORE_ADDR *bp_addr, int *bp_size)
c906108c 310{
aaab4dba
AC
311 static unsigned char big_breakpoint[] = { 0x7d, 0x82, 0x10, 0x08 };
312 static unsigned char little_breakpoint[] = { 0x08, 0x10, 0x82, 0x7d };
c906108c 313 *bp_size = 4;
d7449b42 314 if (TARGET_BYTE_ORDER == BFD_ENDIAN_BIG)
c906108c
SS
315 return big_breakpoint;
316 else
317 return little_breakpoint;
318}
319
320
321/* AIX does not support PT_STEP. Simulate it. */
322
323void
379d08a1
AC
324rs6000_software_single_step (enum target_signal signal,
325 int insert_breakpoints_p)
c906108c 326{
7c40d541
KB
327 CORE_ADDR dummy;
328 int breakp_sz;
f4f9705a 329 const char *breakp = rs6000_breakpoint_from_pc (&dummy, &breakp_sz);
c906108c
SS
330 int ii, insn;
331 CORE_ADDR loc;
332 CORE_ADDR breaks[2];
333 int opcode;
334
c5aa993b
JM
335 if (insert_breakpoints_p)
336 {
c906108c 337
c5aa993b 338 loc = read_pc ();
c906108c 339
c5aa993b 340 insn = read_memory_integer (loc, 4);
c906108c 341
7c40d541 342 breaks[0] = loc + breakp_sz;
c5aa993b
JM
343 opcode = insn >> 26;
344 breaks[1] = branch_dest (opcode, insn, loc, breaks[0]);
c906108c 345
c5aa993b
JM
346 /* Don't put two breakpoints on the same address. */
347 if (breaks[1] == breaks[0])
348 breaks[1] = -1;
c906108c 349
c5aa993b 350 stepBreaks[1].address = 0;
c906108c 351
c5aa993b
JM
352 for (ii = 0; ii < 2; ++ii)
353 {
c906108c 354
c5aa993b
JM
355 /* ignore invalid breakpoint. */
356 if (breaks[ii] == -1)
357 continue;
7c40d541 358 target_insert_breakpoint (breaks[ii], stepBreaks[ii].data);
c5aa993b
JM
359 stepBreaks[ii].address = breaks[ii];
360 }
c906108c 361
c5aa993b
JM
362 }
363 else
364 {
c906108c 365
c5aa993b
JM
366 /* remove step breakpoints. */
367 for (ii = 0; ii < 2; ++ii)
368 if (stepBreaks[ii].address != 0)
7c40d541
KB
369 target_remove_breakpoint (stepBreaks[ii].address,
370 stepBreaks[ii].data);
c5aa993b 371 }
c906108c 372 errno = 0; /* FIXME, don't ignore errors! */
c5aa993b 373 /* What errors? {read,write}_memory call error(). */
c906108c
SS
374}
375
376
377/* return pc value after skipping a function prologue and also return
378 information about a function frame.
379
380 in struct rs6000_framedata fdata:
c5aa993b
JM
381 - frameless is TRUE, if function does not have a frame.
382 - nosavedpc is TRUE, if function does not save %pc value in its frame.
383 - offset is the initial size of this stack frame --- the amount by
384 which we decrement the sp to allocate the frame.
385 - saved_gpr is the number of the first saved gpr.
386 - saved_fpr is the number of the first saved fpr.
6be8bc0c 387 - saved_vr is the number of the first saved vr.
96ff0de4 388 - saved_ev is the number of the first saved ev.
c5aa993b
JM
389 - alloca_reg is the number of the register used for alloca() handling.
390 Otherwise -1.
391 - gpr_offset is the offset of the first saved gpr from the previous frame.
392 - fpr_offset is the offset of the first saved fpr from the previous frame.
6be8bc0c 393 - vr_offset is the offset of the first saved vr from the previous frame.
96ff0de4 394 - ev_offset is the offset of the first saved ev from the previous frame.
c5aa993b
JM
395 - lr_offset is the offset of the saved lr
396 - cr_offset is the offset of the saved cr
6be8bc0c 397 - vrsave_offset is the offset of the saved vrsave register
c5aa993b 398 */
c906108c
SS
399
400#define SIGNED_SHORT(x) \
401 ((sizeof (short) == 2) \
402 ? ((int)(short)(x)) \
403 : ((int)((((x) & 0xffff) ^ 0x8000) - 0x8000)))
404
405#define GET_SRC_REG(x) (((x) >> 21) & 0x1f)
406
55d05f3b
KB
407/* Limit the number of skipped non-prologue instructions, as the examining
408 of the prologue is expensive. */
409static int max_skip_non_prologue_insns = 10;
410
411/* Given PC representing the starting address of a function, and
412 LIM_PC which is the (sloppy) limit to which to scan when looking
413 for a prologue, attempt to further refine this limit by using
414 the line data in the symbol table. If successful, a better guess
415 on where the prologue ends is returned, otherwise the previous
416 value of lim_pc is returned. */
417static CORE_ADDR
418refine_prologue_limit (CORE_ADDR pc, CORE_ADDR lim_pc)
419{
420 struct symtab_and_line prologue_sal;
421
422 prologue_sal = find_pc_line (pc, 0);
423 if (prologue_sal.line != 0)
424 {
425 int i;
426 CORE_ADDR addr = prologue_sal.end;
427
428 /* Handle the case in which compiler's optimizer/scheduler
429 has moved instructions into the prologue. We scan ahead
430 in the function looking for address ranges whose corresponding
431 line number is less than or equal to the first one that we
432 found for the function. (It can be less than when the
433 scheduler puts a body instruction before the first prologue
434 instruction.) */
435 for (i = 2 * max_skip_non_prologue_insns;
436 i > 0 && (lim_pc == 0 || addr < lim_pc);
437 i--)
438 {
439 struct symtab_and_line sal;
440
441 sal = find_pc_line (addr, 0);
442 if (sal.line == 0)
443 break;
444 if (sal.line <= prologue_sal.line
445 && sal.symtab == prologue_sal.symtab)
446 {
447 prologue_sal = sal;
448 }
449 addr = sal.end;
450 }
451
452 if (lim_pc == 0 || prologue_sal.end < lim_pc)
453 lim_pc = prologue_sal.end;
454 }
455 return lim_pc;
456}
457
458
7a78ae4e 459static CORE_ADDR
077276e8 460skip_prologue (CORE_ADDR pc, CORE_ADDR lim_pc, struct rs6000_framedata *fdata)
c906108c
SS
461{
462 CORE_ADDR orig_pc = pc;
55d05f3b 463 CORE_ADDR last_prologue_pc = pc;
6be8bc0c 464 CORE_ADDR li_found_pc = 0;
c906108c
SS
465 char buf[4];
466 unsigned long op;
467 long offset = 0;
6be8bc0c 468 long vr_saved_offset = 0;
482ca3f5
KB
469 int lr_reg = -1;
470 int cr_reg = -1;
6be8bc0c 471 int vr_reg = -1;
96ff0de4
EZ
472 int ev_reg = -1;
473 long ev_offset = 0;
6be8bc0c 474 int vrsave_reg = -1;
c906108c
SS
475 int reg;
476 int framep = 0;
477 int minimal_toc_loaded = 0;
ddb20c56 478 int prev_insn_was_prologue_insn = 1;
55d05f3b 479 int num_skip_non_prologue_insns = 0;
96ff0de4 480 const struct bfd_arch_info *arch_info = gdbarch_bfd_arch_info (current_gdbarch);
6f99cb26 481 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
96ff0de4 482
55d05f3b
KB
483 /* Attempt to find the end of the prologue when no limit is specified.
484 Note that refine_prologue_limit() has been written so that it may
485 be used to "refine" the limits of non-zero PC values too, but this
486 is only safe if we 1) trust the line information provided by the
487 compiler and 2) iterate enough to actually find the end of the
488 prologue.
489
490 It may become a good idea at some point (for both performance and
491 accuracy) to unconditionally call refine_prologue_limit(). But,
492 until we can make a clear determination that this is beneficial,
493 we'll play it safe and only use it to obtain a limit when none
494 has been specified. */
495 if (lim_pc == 0)
496 lim_pc = refine_prologue_limit (pc, lim_pc);
c906108c 497
ddb20c56 498 memset (fdata, 0, sizeof (struct rs6000_framedata));
c906108c
SS
499 fdata->saved_gpr = -1;
500 fdata->saved_fpr = -1;
6be8bc0c 501 fdata->saved_vr = -1;
96ff0de4 502 fdata->saved_ev = -1;
c906108c
SS
503 fdata->alloca_reg = -1;
504 fdata->frameless = 1;
505 fdata->nosavedpc = 1;
506
55d05f3b 507 for (;; pc += 4)
c906108c 508 {
ddb20c56
KB
509 /* Sometimes it isn't clear if an instruction is a prologue
510 instruction or not. When we encounter one of these ambiguous
511 cases, we'll set prev_insn_was_prologue_insn to 0 (false).
512 Otherwise, we'll assume that it really is a prologue instruction. */
513 if (prev_insn_was_prologue_insn)
514 last_prologue_pc = pc;
55d05f3b
KB
515
516 /* Stop scanning if we've hit the limit. */
517 if (lim_pc != 0 && pc >= lim_pc)
518 break;
519
ddb20c56
KB
520 prev_insn_was_prologue_insn = 1;
521
55d05f3b 522 /* Fetch the instruction and convert it to an integer. */
ddb20c56
KB
523 if (target_read_memory (pc, buf, 4))
524 break;
525 op = extract_signed_integer (buf, 4);
c906108c 526
c5aa993b
JM
527 if ((op & 0xfc1fffff) == 0x7c0802a6)
528 { /* mflr Rx */
529 lr_reg = (op & 0x03e00000) | 0x90010000;
530 continue;
c906108c 531
c5aa993b
JM
532 }
533 else if ((op & 0xfc1fffff) == 0x7c000026)
534 { /* mfcr Rx */
535 cr_reg = (op & 0x03e00000) | 0x90010000;
536 continue;
c906108c 537
c906108c 538 }
c5aa993b
JM
539 else if ((op & 0xfc1f0000) == 0xd8010000)
540 { /* stfd Rx,NUM(r1) */
541 reg = GET_SRC_REG (op);
542 if (fdata->saved_fpr == -1 || fdata->saved_fpr > reg)
543 {
544 fdata->saved_fpr = reg;
545 fdata->fpr_offset = SIGNED_SHORT (op) + offset;
546 }
547 continue;
c906108c 548
c5aa993b
JM
549 }
550 else if (((op & 0xfc1f0000) == 0xbc010000) || /* stm Rx, NUM(r1) */
7a78ae4e
ND
551 (((op & 0xfc1f0000) == 0x90010000 || /* st rx,NUM(r1) */
552 (op & 0xfc1f0003) == 0xf8010000) && /* std rx,NUM(r1) */
553 (op & 0x03e00000) >= 0x01a00000)) /* rx >= r13 */
c5aa993b
JM
554 {
555
556 reg = GET_SRC_REG (op);
557 if (fdata->saved_gpr == -1 || fdata->saved_gpr > reg)
558 {
559 fdata->saved_gpr = reg;
7a78ae4e
ND
560 if ((op & 0xfc1f0003) == 0xf8010000)
561 op = (op >> 1) << 1;
c5aa993b
JM
562 fdata->gpr_offset = SIGNED_SHORT (op) + offset;
563 }
564 continue;
c906108c 565
ddb20c56
KB
566 }
567 else if ((op & 0xffff0000) == 0x60000000)
568 {
96ff0de4 569 /* nop */
ddb20c56
KB
570 /* Allow nops in the prologue, but do not consider them to
571 be part of the prologue unless followed by other prologue
572 instructions. */
573 prev_insn_was_prologue_insn = 0;
574 continue;
575
c906108c 576 }
c5aa993b
JM
577 else if ((op & 0xffff0000) == 0x3c000000)
578 { /* addis 0,0,NUM, used
579 for >= 32k frames */
580 fdata->offset = (op & 0x0000ffff) << 16;
581 fdata->frameless = 0;
582 continue;
583
584 }
585 else if ((op & 0xffff0000) == 0x60000000)
586 { /* ori 0,0,NUM, 2nd ha
587 lf of >= 32k frames */
588 fdata->offset |= (op & 0x0000ffff);
589 fdata->frameless = 0;
590 continue;
591
592 }
482ca3f5 593 else if (lr_reg != -1 && (op & 0xffff0000) == lr_reg)
c5aa993b
JM
594 { /* st Rx,NUM(r1)
595 where Rx == lr */
596 fdata->lr_offset = SIGNED_SHORT (op) + offset;
597 fdata->nosavedpc = 0;
598 lr_reg = 0;
599 continue;
600
601 }
482ca3f5 602 else if (cr_reg != -1 && (op & 0xffff0000) == cr_reg)
c5aa993b
JM
603 { /* st Rx,NUM(r1)
604 where Rx == cr */
605 fdata->cr_offset = SIGNED_SHORT (op) + offset;
606 cr_reg = 0;
607 continue;
608
609 }
610 else if (op == 0x48000005)
611 { /* bl .+4 used in
612 -mrelocatable */
613 continue;
614
615 }
616 else if (op == 0x48000004)
617 { /* b .+4 (xlc) */
618 break;
619
c5aa993b 620 }
6be8bc0c
EZ
621 else if ((op & 0xffff0000) == 0x3fc00000 || /* addis 30,0,foo@ha, used
622 in V.4 -mminimal-toc */
c5aa993b
JM
623 (op & 0xffff0000) == 0x3bde0000)
624 { /* addi 30,30,foo@l */
625 continue;
c906108c 626
c5aa993b
JM
627 }
628 else if ((op & 0xfc000001) == 0x48000001)
629 { /* bl foo,
630 to save fprs??? */
c906108c 631
c5aa993b 632 fdata->frameless = 0;
6be8bc0c
EZ
633 /* Don't skip over the subroutine call if it is not within
634 the first three instructions of the prologue. */
c5aa993b
JM
635 if ((pc - orig_pc) > 8)
636 break;
637
638 op = read_memory_integer (pc + 4, 4);
639
6be8bc0c
EZ
640 /* At this point, make sure this is not a trampoline
641 function (a function that simply calls another functions,
642 and nothing else). If the next is not a nop, this branch
643 was part of the function prologue. */
c5aa993b
JM
644
645 if (op == 0x4def7b82 || op == 0) /* crorc 15, 15, 15 */
646 break; /* don't skip over
647 this branch */
648 continue;
649
650 /* update stack pointer */
651 }
7a78ae4e
ND
652 else if ((op & 0xffff0000) == 0x94210000 || /* stu r1,NUM(r1) */
653 (op & 0xffff0003) == 0xf8210001) /* stdu r1,NUM(r1) */
654 {
c5aa993b 655 fdata->frameless = 0;
7a78ae4e
ND
656 if ((op & 0xffff0003) == 0xf8210001)
657 op = (op >> 1) << 1;
c5aa993b
JM
658 fdata->offset = SIGNED_SHORT (op);
659 offset = fdata->offset;
660 continue;
661
662 }
663 else if (op == 0x7c21016e)
664 { /* stwux 1,1,0 */
665 fdata->frameless = 0;
666 offset = fdata->offset;
667 continue;
668
669 /* Load up minimal toc pointer */
670 }
671 else if ((op >> 22) == 0x20f
672 && !minimal_toc_loaded)
673 { /* l r31,... or l r30,... */
674 minimal_toc_loaded = 1;
675 continue;
676
f6077098
KB
677 /* move parameters from argument registers to local variable
678 registers */
679 }
680 else if ((op & 0xfc0007fe) == 0x7c000378 && /* mr(.) Rx,Ry */
681 (((op >> 21) & 31) >= 3) && /* R3 >= Ry >= R10 */
682 (((op >> 21) & 31) <= 10) &&
96ff0de4 683 ((long) ((op >> 16) & 31) >= fdata->saved_gpr)) /* Rx: local var reg */
f6077098
KB
684 {
685 continue;
686
c5aa993b
JM
687 /* store parameters in stack */
688 }
6be8bc0c 689 else if ((op & 0xfc1f0003) == 0xf8010000 || /* std rx,NUM(r1) */
c5aa993b 690 (op & 0xfc1f0000) == 0xd8010000 || /* stfd Rx,NUM(r1) */
7a78ae4e
ND
691 (op & 0xfc1f0000) == 0xfc010000) /* frsp, fp?,NUM(r1) */
692 {
c5aa993b 693 continue;
c906108c 694
c5aa993b
JM
695 /* store parameters in stack via frame pointer */
696 }
697 else if (framep &&
698 ((op & 0xfc1f0000) == 0x901f0000 || /* st rx,NUM(r1) */
699 (op & 0xfc1f0000) == 0xd81f0000 || /* stfd Rx,NUM(r1) */
700 (op & 0xfc1f0000) == 0xfc1f0000))
701 { /* frsp, fp?,NUM(r1) */
702 continue;
703
704 /* Set up frame pointer */
705 }
706 else if (op == 0x603f0000 /* oril r31, r1, 0x0 */
707 || op == 0x7c3f0b78)
708 { /* mr r31, r1 */
709 fdata->frameless = 0;
710 framep = 1;
6f99cb26 711 fdata->alloca_reg = (tdep->ppc_gp0_regnum + 31);
c5aa993b
JM
712 continue;
713
714 /* Another way to set up the frame pointer. */
715 }
716 else if ((op & 0xfc1fffff) == 0x38010000)
717 { /* addi rX, r1, 0x0 */
718 fdata->frameless = 0;
719 framep = 1;
6f99cb26
AC
720 fdata->alloca_reg = (tdep->ppc_gp0_regnum
721 + ((op & ~0x38010000) >> 21));
c5aa993b 722 continue;
c5aa993b 723 }
6be8bc0c
EZ
724 /* AltiVec related instructions. */
725 /* Store the vrsave register (spr 256) in another register for
726 later manipulation, or load a register into the vrsave
727 register. 2 instructions are used: mfvrsave and
728 mtvrsave. They are shorthand notation for mfspr Rn, SPR256
729 and mtspr SPR256, Rn. */
730 /* mfspr Rn SPR256 == 011111 nnnnn 0000001000 01010100110
731 mtspr SPR256 Rn == 011111 nnnnn 0000001000 01110100110 */
732 else if ((op & 0xfc1fffff) == 0x7c0042a6) /* mfvrsave Rn */
733 {
734 vrsave_reg = GET_SRC_REG (op);
735 continue;
736 }
737 else if ((op & 0xfc1fffff) == 0x7c0043a6) /* mtvrsave Rn */
738 {
739 continue;
740 }
741 /* Store the register where vrsave was saved to onto the stack:
742 rS is the register where vrsave was stored in a previous
743 instruction. */
744 /* 100100 sssss 00001 dddddddd dddddddd */
745 else if ((op & 0xfc1f0000) == 0x90010000) /* stw rS, d(r1) */
746 {
747 if (vrsave_reg == GET_SRC_REG (op))
748 {
749 fdata->vrsave_offset = SIGNED_SHORT (op) + offset;
750 vrsave_reg = -1;
751 }
752 continue;
753 }
754 /* Compute the new value of vrsave, by modifying the register
755 where vrsave was saved to. */
756 else if (((op & 0xfc000000) == 0x64000000) /* oris Ra, Rs, UIMM */
757 || ((op & 0xfc000000) == 0x60000000))/* ori Ra, Rs, UIMM */
758 {
759 continue;
760 }
761 /* li r0, SIMM (short for addi r0, 0, SIMM). This is the first
762 in a pair of insns to save the vector registers on the
763 stack. */
764 /* 001110 00000 00000 iiii iiii iiii iiii */
96ff0de4
EZ
765 /* 001110 01110 00000 iiii iiii iiii iiii */
766 else if ((op & 0xffff0000) == 0x38000000 /* li r0, SIMM */
767 || (op & 0xffff0000) == 0x39c00000) /* li r14, SIMM */
6be8bc0c
EZ
768 {
769 li_found_pc = pc;
770 vr_saved_offset = SIGNED_SHORT (op);
771 }
772 /* Store vector register S at (r31+r0) aligned to 16 bytes. */
773 /* 011111 sssss 11111 00000 00111001110 */
774 else if ((op & 0xfc1fffff) == 0x7c1f01ce) /* stvx Vs, R31, R0 */
775 {
776 if (pc == (li_found_pc + 4))
777 {
778 vr_reg = GET_SRC_REG (op);
779 /* If this is the first vector reg to be saved, or if
780 it has a lower number than others previously seen,
781 reupdate the frame info. */
782 if (fdata->saved_vr == -1 || fdata->saved_vr > vr_reg)
783 {
784 fdata->saved_vr = vr_reg;
785 fdata->vr_offset = vr_saved_offset + offset;
786 }
787 vr_saved_offset = -1;
788 vr_reg = -1;
789 li_found_pc = 0;
790 }
791 }
792 /* End AltiVec related instructions. */
96ff0de4
EZ
793
794 /* Start BookE related instructions. */
795 /* Store gen register S at (r31+uimm).
796 Any register less than r13 is volatile, so we don't care. */
797 /* 000100 sssss 11111 iiiii 01100100001 */
798 else if (arch_info->mach == bfd_mach_ppc_e500
799 && (op & 0xfc1f07ff) == 0x101f0321) /* evstdd Rs,uimm(R31) */
800 {
801 if ((op & 0x03e00000) >= 0x01a00000) /* Rs >= r13 */
802 {
803 unsigned int imm;
804 ev_reg = GET_SRC_REG (op);
805 imm = (op >> 11) & 0x1f;
806 ev_offset = imm * 8;
807 /* If this is the first vector reg to be saved, or if
808 it has a lower number than others previously seen,
809 reupdate the frame info. */
810 if (fdata->saved_ev == -1 || fdata->saved_ev > ev_reg)
811 {
812 fdata->saved_ev = ev_reg;
813 fdata->ev_offset = ev_offset + offset;
814 }
815 }
816 continue;
817 }
818 /* Store gen register rS at (r1+rB). */
819 /* 000100 sssss 00001 bbbbb 01100100000 */
820 else if (arch_info->mach == bfd_mach_ppc_e500
821 && (op & 0xffe007ff) == 0x13e00320) /* evstddx RS,R1,Rb */
822 {
823 if (pc == (li_found_pc + 4))
824 {
825 ev_reg = GET_SRC_REG (op);
826 /* If this is the first vector reg to be saved, or if
827 it has a lower number than others previously seen,
828 reupdate the frame info. */
829 /* We know the contents of rB from the previous instruction. */
830 if (fdata->saved_ev == -1 || fdata->saved_ev > ev_reg)
831 {
832 fdata->saved_ev = ev_reg;
833 fdata->ev_offset = vr_saved_offset + offset;
834 }
835 vr_saved_offset = -1;
836 ev_reg = -1;
837 li_found_pc = 0;
838 }
839 continue;
840 }
841 /* Store gen register r31 at (rA+uimm). */
842 /* 000100 11111 aaaaa iiiii 01100100001 */
843 else if (arch_info->mach == bfd_mach_ppc_e500
844 && (op & 0xffe007ff) == 0x13e00321) /* evstdd R31,Ra,UIMM */
845 {
846 /* Wwe know that the source register is 31 already, but
847 it can't hurt to compute it. */
848 ev_reg = GET_SRC_REG (op);
849 ev_offset = ((op >> 11) & 0x1f) * 8;
850 /* If this is the first vector reg to be saved, or if
851 it has a lower number than others previously seen,
852 reupdate the frame info. */
853 if (fdata->saved_ev == -1 || fdata->saved_ev > ev_reg)
854 {
855 fdata->saved_ev = ev_reg;
856 fdata->ev_offset = ev_offset + offset;
857 }
858
859 continue;
860 }
861 /* Store gen register S at (r31+r0).
862 Store param on stack when offset from SP bigger than 4 bytes. */
863 /* 000100 sssss 11111 00000 01100100000 */
864 else if (arch_info->mach == bfd_mach_ppc_e500
865 && (op & 0xfc1fffff) == 0x101f0320) /* evstddx Rs,R31,R0 */
866 {
867 if (pc == (li_found_pc + 4))
868 {
869 if ((op & 0x03e00000) >= 0x01a00000)
870 {
871 ev_reg = GET_SRC_REG (op);
872 /* If this is the first vector reg to be saved, or if
873 it has a lower number than others previously seen,
874 reupdate the frame info. */
875 /* We know the contents of r0 from the previous
876 instruction. */
877 if (fdata->saved_ev == -1 || fdata->saved_ev > ev_reg)
878 {
879 fdata->saved_ev = ev_reg;
880 fdata->ev_offset = vr_saved_offset + offset;
881 }
882 ev_reg = -1;
883 }
884 vr_saved_offset = -1;
885 li_found_pc = 0;
886 continue;
887 }
888 }
889 /* End BookE related instructions. */
890
c5aa993b
JM
891 else
892 {
55d05f3b
KB
893 /* Not a recognized prologue instruction.
894 Handle optimizer code motions into the prologue by continuing
895 the search if we have no valid frame yet or if the return
896 address is not yet saved in the frame. */
897 if (fdata->frameless == 0
898 && (lr_reg == -1 || fdata->nosavedpc == 0))
899 break;
900
901 if (op == 0x4e800020 /* blr */
902 || op == 0x4e800420) /* bctr */
903 /* Do not scan past epilogue in frameless functions or
904 trampolines. */
905 break;
906 if ((op & 0xf4000000) == 0x40000000) /* bxx */
64366f1c 907 /* Never skip branches. */
55d05f3b
KB
908 break;
909
910 if (num_skip_non_prologue_insns++ > max_skip_non_prologue_insns)
911 /* Do not scan too many insns, scanning insns is expensive with
912 remote targets. */
913 break;
914
915 /* Continue scanning. */
916 prev_insn_was_prologue_insn = 0;
917 continue;
c5aa993b 918 }
c906108c
SS
919 }
920
921#if 0
922/* I have problems with skipping over __main() that I need to address
923 * sometime. Previously, I used to use misc_function_vector which
924 * didn't work as well as I wanted to be. -MGO */
925
926 /* If the first thing after skipping a prolog is a branch to a function,
927 this might be a call to an initializer in main(), introduced by gcc2.
64366f1c 928 We'd like to skip over it as well. Fortunately, xlc does some extra
c906108c 929 work before calling a function right after a prologue, thus we can
64366f1c 930 single out such gcc2 behaviour. */
c906108c 931
c906108c 932
c5aa993b
JM
933 if ((op & 0xfc000001) == 0x48000001)
934 { /* bl foo, an initializer function? */
935 op = read_memory_integer (pc + 4, 4);
936
937 if (op == 0x4def7b82)
938 { /* cror 0xf, 0xf, 0xf (nop) */
c906108c 939
64366f1c
EZ
940 /* Check and see if we are in main. If so, skip over this
941 initializer function as well. */
c906108c 942
c5aa993b 943 tmp = find_pc_misc_function (pc);
51cc5b07 944 if (tmp >= 0 && STREQ (misc_function_vector[tmp].name, main_name ()))
c5aa993b
JM
945 return pc + 8;
946 }
c906108c 947 }
c906108c 948#endif /* 0 */
c5aa993b
JM
949
950 fdata->offset = -fdata->offset;
ddb20c56 951 return last_prologue_pc;
c906108c
SS
952}
953
954
955/*************************************************************************
f6077098 956 Support for creating pushing a dummy frame into the stack, and popping
c906108c
SS
957 frames, etc.
958*************************************************************************/
959
c906108c 960
64366f1c 961/* Pop the innermost frame, go back to the caller. */
c5aa993b 962
c906108c 963static void
7a78ae4e 964rs6000_pop_frame (void)
c906108c 965{
470d5666 966 CORE_ADDR pc, lr, sp, prev_sp, addr; /* %pc, %lr, %sp */
c906108c
SS
967 struct rs6000_framedata fdata;
968 struct frame_info *frame = get_current_frame ();
470d5666 969 int ii, wordsize;
c906108c
SS
970
971 pc = read_pc ();
c193f6ac 972 sp = get_frame_base (frame);
c906108c 973
bdd78e62 974 if (DEPRECATED_PC_IN_CALL_DUMMY (get_frame_pc (frame),
8b36eed8
AC
975 get_frame_base (frame),
976 get_frame_base (frame)))
c906108c 977 {
7a78ae4e
ND
978 generic_pop_dummy_frame ();
979 flush_cached_frames ();
980 return;
c906108c
SS
981 }
982
983 /* Make sure that all registers are valid. */
73937e03 984 deprecated_read_register_bytes (0, NULL, REGISTER_BYTES);
c906108c 985
64366f1c 986 /* Figure out previous %pc value. If the function is frameless, it is
c906108c 987 still in the link register, otherwise walk the frames and retrieve the
64366f1c 988 saved %pc value in the previous frame. */
c906108c 989
be41e9f4 990 addr = get_frame_func (frame);
bdd78e62 991 (void) skip_prologue (addr, get_frame_pc (frame), &fdata);
c906108c 992
21283beb 993 wordsize = gdbarch_tdep (current_gdbarch)->wordsize;
c906108c
SS
994 if (fdata.frameless)
995 prev_sp = sp;
996 else
7a78ae4e 997 prev_sp = read_memory_addr (sp, wordsize);
c906108c 998 if (fdata.lr_offset == 0)
2188cbdd 999 lr = read_register (gdbarch_tdep (current_gdbarch)->ppc_lr_regnum);
c906108c 1000 else
7a78ae4e 1001 lr = read_memory_addr (prev_sp + fdata.lr_offset, wordsize);
c906108c
SS
1002
1003 /* reset %pc value. */
1004 write_register (PC_REGNUM, lr);
1005
64366f1c 1006 /* reset register values if any was saved earlier. */
c906108c
SS
1007
1008 if (fdata.saved_gpr != -1)
1009 {
1010 addr = prev_sp + fdata.gpr_offset;
c5aa993b
JM
1011 for (ii = fdata.saved_gpr; ii <= 31; ++ii)
1012 {
524d7c18
AC
1013 read_memory (addr, &deprecated_registers[REGISTER_BYTE (ii)],
1014 wordsize);
7a78ae4e 1015 addr += wordsize;
c5aa993b 1016 }
c906108c
SS
1017 }
1018
1019 if (fdata.saved_fpr != -1)
1020 {
1021 addr = prev_sp + fdata.fpr_offset;
c5aa993b
JM
1022 for (ii = fdata.saved_fpr; ii <= 31; ++ii)
1023 {
524d7c18 1024 read_memory (addr, &deprecated_registers[REGISTER_BYTE (ii + FP0_REGNUM)], 8);
c5aa993b
JM
1025 addr += 8;
1026 }
c906108c
SS
1027 }
1028
1029 write_register (SP_REGNUM, prev_sp);
1030 target_store_registers (-1);
1031 flush_cached_frames ();
1032}
1033
7a78ae4e 1034/* Fixup the call sequence of a dummy function, with the real function
64366f1c 1035 address. Its arguments will be passed by gdb. */
c906108c 1036
7a78ae4e
ND
1037static void
1038rs6000_fix_call_dummy (char *dummyname, CORE_ADDR pc, CORE_ADDR fun,
ea7c478f 1039 int nargs, struct value **args, struct type *type,
7a78ae4e 1040 int gcc_p)
c906108c 1041{
c906108c
SS
1042 int ii;
1043 CORE_ADDR target_addr;
1044
7a78ae4e 1045 if (rs6000_find_toc_address_hook != NULL)
f6077098 1046 {
7a78ae4e 1047 CORE_ADDR tocvalue = (*rs6000_find_toc_address_hook) (fun);
2188cbdd
EZ
1048 write_register (gdbarch_tdep (current_gdbarch)->ppc_toc_regnum,
1049 tocvalue);
f6077098 1050 }
c906108c
SS
1051}
1052
11269d7e
AC
1053/* All the ABI's require 16 byte alignment. */
1054static CORE_ADDR
1055rs6000_frame_align (struct gdbarch *gdbarch, CORE_ADDR addr)
1056{
1057 return (addr & -16);
1058}
1059
7a78ae4e 1060/* Pass the arguments in either registers, or in the stack. In RS/6000,
c906108c
SS
1061 the first eight words of the argument list (that might be less than
1062 eight parameters if some parameters occupy more than one word) are
7a78ae4e 1063 passed in r3..r10 registers. float and double parameters are
64366f1c
EZ
1064 passed in fpr's, in addition to that. Rest of the parameters if any
1065 are passed in user stack. There might be cases in which half of the
c906108c
SS
1066 parameter is copied into registers, the other half is pushed into
1067 stack.
1068
7a78ae4e
ND
1069 Stack must be aligned on 64-bit boundaries when synthesizing
1070 function calls.
1071
c906108c
SS
1072 If the function is returning a structure, then the return address is passed
1073 in r3, then the first 7 words of the parameters can be passed in registers,
64366f1c 1074 starting from r4. */
c906108c 1075
7a78ae4e 1076static CORE_ADDR
ea7c478f 1077rs6000_push_arguments (int nargs, struct value **args, CORE_ADDR sp,
7a78ae4e 1078 int struct_return, CORE_ADDR struct_addr)
c906108c
SS
1079{
1080 int ii;
1081 int len = 0;
c5aa993b
JM
1082 int argno; /* current argument number */
1083 int argbytes; /* current argument byte */
1084 char tmp_buffer[50];
1085 int f_argno = 0; /* current floating point argno */
21283beb 1086 int wordsize = gdbarch_tdep (current_gdbarch)->wordsize;
c906108c 1087
ea7c478f 1088 struct value *arg = 0;
c906108c
SS
1089 struct type *type;
1090
1091 CORE_ADDR saved_sp;
1092
64366f1c
EZ
1093 /* The first eight words of ther arguments are passed in registers.
1094 Copy them appropriately.
c906108c
SS
1095
1096 If the function is returning a `struct', then the first word (which
64366f1c 1097 will be passed in r3) is used for struct return address. In that
c906108c 1098 case we should advance one word and start from r4 register to copy
64366f1c 1099 parameters. */
c906108c 1100
c5aa993b 1101 ii = struct_return ? 1 : 0;
c906108c
SS
1102
1103/*
c5aa993b
JM
1104 effectively indirect call... gcc does...
1105
1106 return_val example( float, int);
1107
1108 eabi:
1109 float in fp0, int in r3
1110 offset of stack on overflow 8/16
1111 for varargs, must go by type.
1112 power open:
1113 float in r3&r4, int in r5
1114 offset of stack on overflow different
1115 both:
1116 return in r3 or f0. If no float, must study how gcc emulates floats;
1117 pay attention to arg promotion.
1118 User may have to cast\args to handle promotion correctly
1119 since gdb won't know if prototype supplied or not.
1120 */
c906108c 1121
c5aa993b
JM
1122 for (argno = 0, argbytes = 0; argno < nargs && ii < 8; ++ii)
1123 {
f6077098 1124 int reg_size = REGISTER_RAW_SIZE (ii + 3);
c5aa993b
JM
1125
1126 arg = args[argno];
1127 type = check_typedef (VALUE_TYPE (arg));
1128 len = TYPE_LENGTH (type);
1129
1130 if (TYPE_CODE (type) == TYPE_CODE_FLT)
1131 {
1132
64366f1c 1133 /* Floating point arguments are passed in fpr's, as well as gpr's.
c5aa993b 1134 There are 13 fpr's reserved for passing parameters. At this point
64366f1c 1135 there is no way we would run out of them. */
c5aa993b
JM
1136
1137 if (len > 8)
1138 printf_unfiltered (
1139 "Fatal Error: a floating point parameter #%d with a size > 8 is found!\n", argno);
1140
524d7c18 1141 memcpy (&deprecated_registers[REGISTER_BYTE (FP0_REGNUM + 1 + f_argno)],
c5aa993b
JM
1142 VALUE_CONTENTS (arg),
1143 len);
1144 ++f_argno;
1145 }
1146
f6077098 1147 if (len > reg_size)
c5aa993b
JM
1148 {
1149
64366f1c 1150 /* Argument takes more than one register. */
c5aa993b
JM
1151 while (argbytes < len)
1152 {
524d7c18
AC
1153 memset (&deprecated_registers[REGISTER_BYTE (ii + 3)], 0,
1154 reg_size);
1155 memcpy (&deprecated_registers[REGISTER_BYTE (ii + 3)],
c5aa993b 1156 ((char *) VALUE_CONTENTS (arg)) + argbytes,
f6077098
KB
1157 (len - argbytes) > reg_size
1158 ? reg_size : len - argbytes);
1159 ++ii, argbytes += reg_size;
c5aa993b
JM
1160
1161 if (ii >= 8)
1162 goto ran_out_of_registers_for_arguments;
1163 }
1164 argbytes = 0;
1165 --ii;
1166 }
1167 else
64366f1c
EZ
1168 {
1169 /* Argument can fit in one register. No problem. */
d7449b42 1170 int adj = TARGET_BYTE_ORDER == BFD_ENDIAN_BIG ? reg_size - len : 0;
524d7c18
AC
1171 memset (&deprecated_registers[REGISTER_BYTE (ii + 3)], 0, reg_size);
1172 memcpy ((char *)&deprecated_registers[REGISTER_BYTE (ii + 3)] + adj,
f6077098 1173 VALUE_CONTENTS (arg), len);
c5aa993b
JM
1174 }
1175 ++argno;
c906108c 1176 }
c906108c
SS
1177
1178ran_out_of_registers_for_arguments:
1179
7a78ae4e 1180 saved_sp = read_sp ();
cc9836a8 1181
64366f1c 1182 /* Location for 8 parameters are always reserved. */
7a78ae4e 1183 sp -= wordsize * 8;
f6077098 1184
64366f1c 1185 /* Another six words for back chain, TOC register, link register, etc. */
7a78ae4e 1186 sp -= wordsize * 6;
f6077098 1187
64366f1c 1188 /* Stack pointer must be quadword aligned. */
7a78ae4e 1189 sp &= -16;
c906108c 1190
64366f1c
EZ
1191 /* If there are more arguments, allocate space for them in
1192 the stack, then push them starting from the ninth one. */
c906108c 1193
c5aa993b
JM
1194 if ((argno < nargs) || argbytes)
1195 {
1196 int space = 0, jj;
c906108c 1197
c5aa993b
JM
1198 if (argbytes)
1199 {
1200 space += ((len - argbytes + 3) & -4);
1201 jj = argno + 1;
1202 }
1203 else
1204 jj = argno;
c906108c 1205
c5aa993b
JM
1206 for (; jj < nargs; ++jj)
1207 {
ea7c478f 1208 struct value *val = args[jj];
c5aa993b
JM
1209 space += ((TYPE_LENGTH (VALUE_TYPE (val))) + 3) & -4;
1210 }
c906108c 1211
64366f1c 1212 /* Add location required for the rest of the parameters. */
f6077098 1213 space = (space + 15) & -16;
c5aa993b 1214 sp -= space;
c906108c 1215
64366f1c
EZ
1216 /* This is another instance we need to be concerned about
1217 securing our stack space. If we write anything underneath %sp
1218 (r1), we might conflict with the kernel who thinks he is free
1219 to use this area. So, update %sp first before doing anything
1220 else. */
c906108c 1221
c5aa993b 1222 write_register (SP_REGNUM, sp);
c906108c 1223
64366f1c
EZ
1224 /* If the last argument copied into the registers didn't fit there
1225 completely, push the rest of it into stack. */
c906108c 1226
c5aa993b
JM
1227 if (argbytes)
1228 {
1229 write_memory (sp + 24 + (ii * 4),
1230 ((char *) VALUE_CONTENTS (arg)) + argbytes,
1231 len - argbytes);
1232 ++argno;
1233 ii += ((len - argbytes + 3) & -4) / 4;
1234 }
c906108c 1235
64366f1c 1236 /* Push the rest of the arguments into stack. */
c5aa993b
JM
1237 for (; argno < nargs; ++argno)
1238 {
c906108c 1239
c5aa993b
JM
1240 arg = args[argno];
1241 type = check_typedef (VALUE_TYPE (arg));
1242 len = TYPE_LENGTH (type);
c906108c
SS
1243
1244
64366f1c
EZ
1245 /* Float types should be passed in fpr's, as well as in the
1246 stack. */
c5aa993b
JM
1247 if (TYPE_CODE (type) == TYPE_CODE_FLT && f_argno < 13)
1248 {
c906108c 1249
c5aa993b
JM
1250 if (len > 8)
1251 printf_unfiltered (
1252 "Fatal Error: a floating point parameter #%d with a size > 8 is found!\n", argno);
c906108c 1253
524d7c18 1254 memcpy (&deprecated_registers[REGISTER_BYTE (FP0_REGNUM + 1 + f_argno)],
c5aa993b
JM
1255 VALUE_CONTENTS (arg),
1256 len);
1257 ++f_argno;
1258 }
c906108c 1259
c5aa993b
JM
1260 write_memory (sp + 24 + (ii * 4), (char *) VALUE_CONTENTS (arg), len);
1261 ii += ((len + 3) & -4) / 4;
1262 }
c906108c 1263 }
c906108c 1264 else
64366f1c 1265 /* Secure stack areas first, before doing anything else. */
c906108c
SS
1266 write_register (SP_REGNUM, sp);
1267
c906108c 1268 /* set back chain properly */
fbd9dcd3 1269 store_unsigned_integer (tmp_buffer, 4, saved_sp);
c906108c
SS
1270 write_memory (sp, tmp_buffer, 4);
1271
1272 target_store_registers (-1);
1273 return sp;
1274}
c906108c
SS
1275
1276/* Function: ppc_push_return_address (pc, sp)
64366f1c 1277 Set up the return address for the inferior function call. */
c906108c 1278
7a78ae4e
ND
1279static CORE_ADDR
1280ppc_push_return_address (CORE_ADDR pc, CORE_ADDR sp)
c906108c 1281{
2188cbdd
EZ
1282 write_register (gdbarch_tdep (current_gdbarch)->ppc_lr_regnum,
1283 CALL_DUMMY_ADDRESS ());
c906108c
SS
1284 return sp;
1285}
1286
7a78ae4e 1287/* Extract a function return value of type TYPE from raw register array
64366f1c 1288 REGBUF, and copy that return value into VALBUF in virtual format. */
96ff0de4 1289static void
46d79c04 1290e500_extract_return_value (struct type *valtype, struct regcache *regbuf, void *valbuf)
96ff0de4
EZ
1291{
1292 int offset = 0;
1293 int vallen = TYPE_LENGTH (valtype);
1294 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
1295
1296 if (TYPE_CODE (valtype) == TYPE_CODE_ARRAY
1297 && vallen == 8
1298 && TYPE_VECTOR (valtype))
1299 {
1300 regcache_raw_read (regbuf, tdep->ppc_ev0_regnum + 3, valbuf);
1301 }
1302 else
1303 {
1304 /* Return value is copied starting from r3. Note that r3 for us
1305 is a pseudo register. */
1306 int offset = 0;
1307 int return_regnum = tdep->ppc_gp0_regnum + 3;
1308 int reg_size = REGISTER_RAW_SIZE (return_regnum);
1309 int reg_part_size;
1310 char *val_buffer;
1311 int copied = 0;
1312 int i = 0;
1313
1314 /* Compute where we will start storing the value from. */
1315 if (TARGET_BYTE_ORDER == BFD_ENDIAN_BIG)
1316 {
1317 if (vallen <= reg_size)
1318 offset = reg_size - vallen;
1319 else
1320 offset = reg_size + (reg_size - vallen);
1321 }
1322
1323 /* How big does the local buffer need to be? */
1324 if (vallen <= reg_size)
1325 val_buffer = alloca (reg_size);
1326 else
1327 val_buffer = alloca (vallen);
1328
1329 /* Read all we need into our private buffer. We copy it in
1330 chunks that are as long as one register, never shorter, even
1331 if the value is smaller than the register. */
1332 while (copied < vallen)
1333 {
1334 reg_part_size = REGISTER_RAW_SIZE (return_regnum + i);
1335 /* It is a pseudo/cooked register. */
1336 regcache_cooked_read (regbuf, return_regnum + i,
1337 val_buffer + copied);
1338 copied += reg_part_size;
1339 i++;
1340 }
1341 /* Put the stuff in the return buffer. */
1342 memcpy (valbuf, val_buffer + offset, vallen);
1343 }
1344}
c906108c 1345
7a78ae4e
ND
1346static void
1347rs6000_extract_return_value (struct type *valtype, char *regbuf, char *valbuf)
c906108c
SS
1348{
1349 int offset = 0;
ace1378a 1350 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
c906108c 1351
c5aa993b
JM
1352 if (TYPE_CODE (valtype) == TYPE_CODE_FLT)
1353 {
c906108c 1354
c5aa993b
JM
1355 double dd;
1356 float ff;
1357 /* floats and doubles are returned in fpr1. fpr's have a size of 8 bytes.
1358 We need to truncate the return value into float size (4 byte) if
64366f1c 1359 necessary. */
c906108c 1360
c5aa993b
JM
1361 if (TYPE_LENGTH (valtype) > 4) /* this is a double */
1362 memcpy (valbuf,
1363 &regbuf[REGISTER_BYTE (FP0_REGNUM + 1)],
1364 TYPE_LENGTH (valtype));
1365 else
1366 { /* float */
1367 memcpy (&dd, &regbuf[REGISTER_BYTE (FP0_REGNUM + 1)], 8);
1368 ff = (float) dd;
1369 memcpy (valbuf, &ff, sizeof (float));
1370 }
1371 }
ace1378a
EZ
1372 else if (TYPE_CODE (valtype) == TYPE_CODE_ARRAY
1373 && TYPE_LENGTH (valtype) == 16
1374 && TYPE_VECTOR (valtype))
1375 {
1376 memcpy (valbuf, regbuf + REGISTER_BYTE (tdep->ppc_vr0_regnum + 2),
1377 TYPE_LENGTH (valtype));
1378 }
c5aa993b
JM
1379 else
1380 {
1381 /* return value is copied starting from r3. */
d7449b42 1382 if (TARGET_BYTE_ORDER == BFD_ENDIAN_BIG
c5aa993b
JM
1383 && TYPE_LENGTH (valtype) < REGISTER_RAW_SIZE (3))
1384 offset = REGISTER_RAW_SIZE (3) - TYPE_LENGTH (valtype);
1385
1386 memcpy (valbuf,
1387 regbuf + REGISTER_BYTE (3) + offset,
c906108c 1388 TYPE_LENGTH (valtype));
c906108c 1389 }
c906108c
SS
1390}
1391
977adac5
ND
1392/* Return whether handle_inferior_event() should proceed through code
1393 starting at PC in function NAME when stepping.
1394
1395 The AIX -bbigtoc linker option generates functions @FIX0, @FIX1, etc. to
1396 handle memory references that are too distant to fit in instructions
1397 generated by the compiler. For example, if 'foo' in the following
1398 instruction:
1399
1400 lwz r9,foo(r2)
1401
1402 is greater than 32767, the linker might replace the lwz with a branch to
1403 somewhere in @FIX1 that does the load in 2 instructions and then branches
1404 back to where execution should continue.
1405
1406 GDB should silently step over @FIX code, just like AIX dbx does.
1407 Unfortunately, the linker uses the "b" instruction for the branches,
1408 meaning that the link register doesn't get set. Therefore, GDB's usual
1409 step_over_function() mechanism won't work.
1410
1411 Instead, use the IN_SOLIB_RETURN_TRAMPOLINE and SKIP_TRAMPOLINE_CODE hooks
1412 in handle_inferior_event() to skip past @FIX code. */
1413
1414int
1415rs6000_in_solib_return_trampoline (CORE_ADDR pc, char *name)
1416{
1417 return name && !strncmp (name, "@FIX", 4);
1418}
1419
1420/* Skip code that the user doesn't want to see when stepping:
1421
1422 1. Indirect function calls use a piece of trampoline code to do context
1423 switching, i.e. to set the new TOC table. Skip such code if we are on
1424 its first instruction (as when we have single-stepped to here).
1425
1426 2. Skip shared library trampoline code (which is different from
c906108c 1427 indirect function call trampolines).
977adac5
ND
1428
1429 3. Skip bigtoc fixup code.
1430
c906108c 1431 Result is desired PC to step until, or NULL if we are not in
977adac5 1432 code that should be skipped. */
c906108c
SS
1433
1434CORE_ADDR
7a78ae4e 1435rs6000_skip_trampoline_code (CORE_ADDR pc)
c906108c
SS
1436{
1437 register unsigned int ii, op;
977adac5 1438 int rel;
c906108c 1439 CORE_ADDR solib_target_pc;
977adac5 1440 struct minimal_symbol *msymbol;
c906108c 1441
c5aa993b
JM
1442 static unsigned trampoline_code[] =
1443 {
1444 0x800b0000, /* l r0,0x0(r11) */
1445 0x90410014, /* st r2,0x14(r1) */
1446 0x7c0903a6, /* mtctr r0 */
1447 0x804b0004, /* l r2,0x4(r11) */
1448 0x816b0008, /* l r11,0x8(r11) */
1449 0x4e800420, /* bctr */
1450 0x4e800020, /* br */
1451 0
c906108c
SS
1452 };
1453
977adac5
ND
1454 /* Check for bigtoc fixup code. */
1455 msymbol = lookup_minimal_symbol_by_pc (pc);
22abf04a 1456 if (msymbol && rs6000_in_solib_return_trampoline (pc, DEPRECATED_SYMBOL_NAME (msymbol)))
977adac5
ND
1457 {
1458 /* Double-check that the third instruction from PC is relative "b". */
1459 op = read_memory_integer (pc + 8, 4);
1460 if ((op & 0xfc000003) == 0x48000000)
1461 {
1462 /* Extract bits 6-29 as a signed 24-bit relative word address and
1463 add it to the containing PC. */
1464 rel = ((int)(op << 6) >> 6);
1465 return pc + 8 + rel;
1466 }
1467 }
1468
c906108c
SS
1469 /* If pc is in a shared library trampoline, return its target. */
1470 solib_target_pc = find_solib_trampoline_target (pc);
1471 if (solib_target_pc)
1472 return solib_target_pc;
1473
c5aa993b
JM
1474 for (ii = 0; trampoline_code[ii]; ++ii)
1475 {
1476 op = read_memory_integer (pc + (ii * 4), 4);
1477 if (op != trampoline_code[ii])
1478 return 0;
1479 }
1480 ii = read_register (11); /* r11 holds destination addr */
21283beb 1481 pc = read_memory_addr (ii, gdbarch_tdep (current_gdbarch)->wordsize); /* (r11) value */
c906108c
SS
1482 return pc;
1483}
1484
1485/* Determines whether the function FI has a frame on the stack or not. */
1486
9aa1e687 1487int
c877c8e6 1488rs6000_frameless_function_invocation (struct frame_info *fi)
c906108c
SS
1489{
1490 CORE_ADDR func_start;
1491 struct rs6000_framedata fdata;
1492
1493 /* Don't even think about framelessness except on the innermost frame
1494 or if the function was interrupted by a signal. */
75e3c1f9
AC
1495 if (get_next_frame (fi) != NULL
1496 && !(get_frame_type (get_next_frame (fi)) == SIGTRAMP_FRAME))
c906108c 1497 return 0;
c5aa993b 1498
be41e9f4 1499 func_start = get_frame_func (fi);
c906108c
SS
1500
1501 /* If we failed to find the start of the function, it is a mistake
64366f1c 1502 to inspect the instructions. */
c906108c
SS
1503
1504 if (!func_start)
1505 {
1506 /* A frame with a zero PC is usually created by dereferencing a NULL
c5aa993b 1507 function pointer, normally causing an immediate core dump of the
64366f1c 1508 inferior. Mark function as frameless, as the inferior has no chance
c5aa993b 1509 of setting up a stack frame. */
bdd78e62 1510 if (get_frame_pc (fi) == 0)
c906108c
SS
1511 return 1;
1512 else
1513 return 0;
1514 }
1515
bdd78e62 1516 (void) skip_prologue (func_start, get_frame_pc (fi), &fdata);
c906108c
SS
1517 return fdata.frameless;
1518}
1519
64366f1c 1520/* Return the PC saved in a frame. */
c906108c 1521
9aa1e687 1522CORE_ADDR
c877c8e6 1523rs6000_frame_saved_pc (struct frame_info *fi)
c906108c
SS
1524{
1525 CORE_ADDR func_start;
1526 struct rs6000_framedata fdata;
21283beb 1527 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
a88376a3 1528 int wordsize = tdep->wordsize;
c906108c 1529
5a203e44 1530 if ((get_frame_type (fi) == SIGTRAMP_FRAME))
8b36eed8
AC
1531 return read_memory_addr (get_frame_base (fi) + SIG_FRAME_PC_OFFSET,
1532 wordsize);
c906108c 1533
bdd78e62 1534 if (DEPRECATED_PC_IN_CALL_DUMMY (get_frame_pc (fi),
8b36eed8
AC
1535 get_frame_base (fi),
1536 get_frame_base (fi)))
bdd78e62 1537 return deprecated_read_register_dummy (get_frame_pc (fi),
8b36eed8 1538 get_frame_base (fi), PC_REGNUM);
c906108c 1539
be41e9f4 1540 func_start = get_frame_func (fi);
c906108c
SS
1541
1542 /* If we failed to find the start of the function, it is a mistake
64366f1c 1543 to inspect the instructions. */
c906108c
SS
1544 if (!func_start)
1545 return 0;
1546
bdd78e62 1547 (void) skip_prologue (func_start, get_frame_pc (fi), &fdata);
c906108c 1548
75e3c1f9 1549 if (fdata.lr_offset == 0 && get_next_frame (fi) != NULL)
c906108c 1550 {
75e3c1f9 1551 if ((get_frame_type (get_next_frame (fi)) == SIGTRAMP_FRAME))
8b36eed8
AC
1552 return read_memory_addr ((get_frame_base (get_next_frame (fi))
1553 + SIG_FRAME_LR_OFFSET),
7a78ae4e 1554 wordsize);
bdd78e62 1555 else if (DEPRECATED_PC_IN_CALL_DUMMY (get_frame_pc (get_next_frame (fi)), 0, 0))
8b69000d
AC
1556 /* The link register wasn't saved by this frame and the next
1557 (inner, newer) frame is a dummy. Get the link register
1558 value by unwinding it from that [dummy] frame. */
1559 {
1560 ULONGEST lr;
1561 frame_unwind_unsigned_register (get_next_frame (fi),
1562 tdep->ppc_lr_regnum, &lr);
1563 return lr;
1564 }
c906108c 1565 else
618ce49f
AC
1566 return read_memory_addr (DEPRECATED_FRAME_CHAIN (fi)
1567 + tdep->lr_frame_offset,
7a78ae4e 1568 wordsize);
c906108c
SS
1569 }
1570
1571 if (fdata.lr_offset == 0)
2188cbdd 1572 return read_register (gdbarch_tdep (current_gdbarch)->ppc_lr_regnum);
c906108c 1573
618ce49f
AC
1574 return read_memory_addr (DEPRECATED_FRAME_CHAIN (fi) + fdata.lr_offset,
1575 wordsize);
c906108c
SS
1576}
1577
1578/* If saved registers of frame FI are not known yet, read and cache them.
1579 &FDATAP contains rs6000_framedata; TDATAP can be NULL,
1580 in which case the framedata are read. */
1581
1582static void
7a78ae4e 1583frame_get_saved_regs (struct frame_info *fi, struct rs6000_framedata *fdatap)
c906108c 1584{
c5aa993b 1585 CORE_ADDR frame_addr;
c906108c 1586 struct rs6000_framedata work_fdata;
6be8bc0c
EZ
1587 struct gdbarch_tdep * tdep = gdbarch_tdep (current_gdbarch);
1588 int wordsize = tdep->wordsize;
c906108c 1589
c9012c71 1590 if (get_frame_saved_regs (fi))
c906108c 1591 return;
c5aa993b 1592
c906108c
SS
1593 if (fdatap == NULL)
1594 {
1595 fdatap = &work_fdata;
be41e9f4 1596 (void) skip_prologue (get_frame_func (fi), get_frame_pc (fi), fdatap);
c906108c
SS
1597 }
1598
1599 frame_saved_regs_zalloc (fi);
1600
1601 /* If there were any saved registers, figure out parent's stack
64366f1c 1602 pointer. */
c906108c 1603 /* The following is true only if the frame doesn't have a call to
64366f1c 1604 alloca(), FIXME. */
c906108c 1605
6be8bc0c
EZ
1606 if (fdatap->saved_fpr == 0
1607 && fdatap->saved_gpr == 0
1608 && fdatap->saved_vr == 0
96ff0de4 1609 && fdatap->saved_ev == 0
6be8bc0c
EZ
1610 && fdatap->lr_offset == 0
1611 && fdatap->cr_offset == 0
96ff0de4
EZ
1612 && fdatap->vr_offset == 0
1613 && fdatap->ev_offset == 0)
c906108c 1614 frame_addr = 0;
c906108c 1615 else
bf75c8c1
AC
1616 /* NOTE: cagney/2002-04-14: The ->frame points to the inner-most
1617 address of the current frame. Things might be easier if the
1618 ->frame pointed to the outer-most address of the frame. In the
1619 mean time, the address of the prev frame is used as the base
1620 address of this frame. */
618ce49f 1621 frame_addr = DEPRECATED_FRAME_CHAIN (fi);
c5aa993b 1622
c906108c
SS
1623 /* if != -1, fdatap->saved_fpr is the smallest number of saved_fpr.
1624 All fpr's from saved_fpr to fp31 are saved. */
1625
1626 if (fdatap->saved_fpr >= 0)
1627 {
1628 int i;
7a78ae4e 1629 CORE_ADDR fpr_addr = frame_addr + fdatap->fpr_offset;
c906108c
SS
1630 for (i = fdatap->saved_fpr; i < 32; i++)
1631 {
c9012c71 1632 get_frame_saved_regs (fi)[FP0_REGNUM + i] = fpr_addr;
7a78ae4e 1633 fpr_addr += 8;
c906108c
SS
1634 }
1635 }
1636
1637 /* if != -1, fdatap->saved_gpr is the smallest number of saved_gpr.
1638 All gpr's from saved_gpr to gpr31 are saved. */
1639
1640 if (fdatap->saved_gpr >= 0)
1641 {
1642 int i;
7a78ae4e 1643 CORE_ADDR gpr_addr = frame_addr + fdatap->gpr_offset;
c906108c
SS
1644 for (i = fdatap->saved_gpr; i < 32; i++)
1645 {
366cfc9e 1646 get_frame_saved_regs (fi)[tdep->ppc_gp0_regnum + i] = gpr_addr;
7a78ae4e 1647 gpr_addr += wordsize;
c906108c
SS
1648 }
1649 }
1650
6be8bc0c
EZ
1651 /* if != -1, fdatap->saved_vr is the smallest number of saved_vr.
1652 All vr's from saved_vr to vr31 are saved. */
1653 if (tdep->ppc_vr0_regnum != -1 && tdep->ppc_vrsave_regnum != -1)
1654 {
1655 if (fdatap->saved_vr >= 0)
1656 {
1657 int i;
1658 CORE_ADDR vr_addr = frame_addr + fdatap->vr_offset;
1659 for (i = fdatap->saved_vr; i < 32; i++)
1660 {
c9012c71 1661 get_frame_saved_regs (fi)[tdep->ppc_vr0_regnum + i] = vr_addr;
6be8bc0c
EZ
1662 vr_addr += REGISTER_RAW_SIZE (tdep->ppc_vr0_regnum);
1663 }
1664 }
1665 }
1666
96ff0de4
EZ
1667 /* if != -1, fdatap->saved_ev is the smallest number of saved_ev.
1668 All vr's from saved_ev to ev31 are saved. ????? */
1669 if (tdep->ppc_ev0_regnum != -1 && tdep->ppc_ev31_regnum != -1)
1670 {
1671 if (fdatap->saved_ev >= 0)
1672 {
1673 int i;
1674 CORE_ADDR ev_addr = frame_addr + fdatap->ev_offset;
1675 for (i = fdatap->saved_ev; i < 32; i++)
1676 {
c9012c71
AC
1677 get_frame_saved_regs (fi)[tdep->ppc_ev0_regnum + i] = ev_addr;
1678 get_frame_saved_regs (fi)[tdep->ppc_gp0_regnum + i] = ev_addr + 4;
96ff0de4
EZ
1679 ev_addr += REGISTER_RAW_SIZE (tdep->ppc_ev0_regnum);
1680 }
1681 }
1682 }
1683
c906108c
SS
1684 /* If != 0, fdatap->cr_offset is the offset from the frame that holds
1685 the CR. */
1686 if (fdatap->cr_offset != 0)
c9012c71 1687 get_frame_saved_regs (fi)[tdep->ppc_cr_regnum] = frame_addr + fdatap->cr_offset;
c906108c
SS
1688
1689 /* If != 0, fdatap->lr_offset is the offset from the frame that holds
1690 the LR. */
1691 if (fdatap->lr_offset != 0)
c9012c71 1692 get_frame_saved_regs (fi)[tdep->ppc_lr_regnum] = frame_addr + fdatap->lr_offset;
6be8bc0c
EZ
1693
1694 /* If != 0, fdatap->vrsave_offset is the offset from the frame that holds
1695 the VRSAVE. */
1696 if (fdatap->vrsave_offset != 0)
c9012c71 1697 get_frame_saved_regs (fi)[tdep->ppc_vrsave_regnum] = frame_addr + fdatap->vrsave_offset;
c906108c
SS
1698}
1699
1700/* Return the address of a frame. This is the inital %sp value when the frame
64366f1c
EZ
1701 was first allocated. For functions calling alloca(), it might be saved in
1702 an alloca register. */
c906108c
SS
1703
1704static CORE_ADDR
7a78ae4e 1705frame_initial_stack_address (struct frame_info *fi)
c906108c
SS
1706{
1707 CORE_ADDR tmpaddr;
1708 struct rs6000_framedata fdata;
1709 struct frame_info *callee_fi;
1710
64366f1c
EZ
1711 /* If the initial stack pointer (frame address) of this frame is known,
1712 just return it. */
c906108c 1713
c9012c71
AC
1714 if (get_frame_extra_info (fi)->initial_sp)
1715 return get_frame_extra_info (fi)->initial_sp;
c906108c 1716
64366f1c 1717 /* Find out if this function is using an alloca register. */
c906108c 1718
be41e9f4 1719 (void) skip_prologue (get_frame_func (fi), get_frame_pc (fi), &fdata);
c906108c 1720
64366f1c
EZ
1721 /* If saved registers of this frame are not known yet, read and
1722 cache them. */
c906108c 1723
c9012c71 1724 if (!get_frame_saved_regs (fi))
c906108c
SS
1725 frame_get_saved_regs (fi, &fdata);
1726
1727 /* If no alloca register used, then fi->frame is the value of the %sp for
64366f1c 1728 this frame, and it is good enough. */
c906108c
SS
1729
1730 if (fdata.alloca_reg < 0)
1731 {
c9012c71
AC
1732 get_frame_extra_info (fi)->initial_sp = get_frame_base (fi);
1733 return get_frame_extra_info (fi)->initial_sp;
c906108c
SS
1734 }
1735
953836b2
AC
1736 /* There is an alloca register, use its value, in the current frame,
1737 as the initial stack pointer. */
1738 {
d9d9c31f 1739 char tmpbuf[MAX_REGISTER_SIZE];
953836b2
AC
1740 if (frame_register_read (fi, fdata.alloca_reg, tmpbuf))
1741 {
c9012c71 1742 get_frame_extra_info (fi)->initial_sp
953836b2
AC
1743 = extract_unsigned_integer (tmpbuf,
1744 REGISTER_RAW_SIZE (fdata.alloca_reg));
1745 }
1746 else
1747 /* NOTE: cagney/2002-04-17: At present the only time
1748 frame_register_read will fail is when the register isn't
1749 available. If that does happen, use the frame. */
c9012c71 1750 get_frame_extra_info (fi)->initial_sp = get_frame_base (fi);
953836b2 1751 }
c9012c71 1752 return get_frame_extra_info (fi)->initial_sp;
c906108c
SS
1753}
1754
7a78ae4e
ND
1755/* Describe the pointer in each stack frame to the previous stack frame
1756 (its caller). */
1757
618ce49f
AC
1758/* DEPRECATED_FRAME_CHAIN takes a frame's nominal address and produces
1759 the frame's chain-pointer. */
7a78ae4e
ND
1760
1761/* In the case of the RS/6000, the frame's nominal address
1762 is the address of a 4-byte word containing the calling frame's address. */
1763
9aa1e687 1764CORE_ADDR
7a78ae4e 1765rs6000_frame_chain (struct frame_info *thisframe)
c906108c 1766{
7a78ae4e 1767 CORE_ADDR fp, fpp, lr;
21283beb 1768 int wordsize = gdbarch_tdep (current_gdbarch)->wordsize;
c906108c 1769
bdd78e62 1770 if (DEPRECATED_PC_IN_CALL_DUMMY (get_frame_pc (thisframe),
8b36eed8
AC
1771 get_frame_base (thisframe),
1772 get_frame_base (thisframe)))
9f3b7f07
AC
1773 /* A dummy frame always correctly chains back to the previous
1774 frame. */
8b36eed8 1775 return read_memory_addr (get_frame_base (thisframe), wordsize);
c906108c 1776
bdd78e62
AC
1777 if (inside_entry_file (get_frame_pc (thisframe))
1778 || get_frame_pc (thisframe) == entry_point_address ())
c906108c
SS
1779 return 0;
1780
5a203e44 1781 if ((get_frame_type (thisframe) == SIGTRAMP_FRAME))
8b36eed8
AC
1782 fp = read_memory_addr (get_frame_base (thisframe) + SIG_FRAME_FP_OFFSET,
1783 wordsize);
75e3c1f9
AC
1784 else if (get_next_frame (thisframe) != NULL
1785 && (get_frame_type (get_next_frame (thisframe)) == SIGTRAMP_FRAME)
c877c8e6 1786 && FRAMELESS_FUNCTION_INVOCATION (thisframe))
c906108c
SS
1787 /* A frameless function interrupted by a signal did not change the
1788 frame pointer. */
c193f6ac 1789 fp = get_frame_base (thisframe);
c906108c 1790 else
8b36eed8 1791 fp = read_memory_addr (get_frame_base (thisframe), wordsize);
7a78ae4e
ND
1792 return fp;
1793}
1794
1795/* Return the size of register REG when words are WORDSIZE bytes long. If REG
64366f1c 1796 isn't available with that word size, return 0. */
7a78ae4e
ND
1797
1798static int
1799regsize (const struct reg *reg, int wordsize)
1800{
1801 return wordsize == 8 ? reg->sz64 : reg->sz32;
1802}
1803
1804/* Return the name of register number N, or null if no such register exists
64366f1c 1805 in the current architecture. */
7a78ae4e 1806
fa88f677 1807static const char *
7a78ae4e
ND
1808rs6000_register_name (int n)
1809{
21283beb 1810 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
7a78ae4e
ND
1811 const struct reg *reg = tdep->regs + n;
1812
1813 if (!regsize (reg, tdep->wordsize))
1814 return NULL;
1815 return reg->name;
1816}
1817
1818/* Index within `registers' of the first byte of the space for
1819 register N. */
1820
1821static int
1822rs6000_register_byte (int n)
1823{
21283beb 1824 return gdbarch_tdep (current_gdbarch)->regoff[n];
7a78ae4e
ND
1825}
1826
1827/* Return the number of bytes of storage in the actual machine representation
64366f1c 1828 for register N if that register is available, else return 0. */
7a78ae4e
ND
1829
1830static int
1831rs6000_register_raw_size (int n)
1832{
21283beb 1833 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
7a78ae4e
ND
1834 const struct reg *reg = tdep->regs + n;
1835 return regsize (reg, tdep->wordsize);
1836}
1837
7a78ae4e
ND
1838/* Return the GDB type object for the "standard" data type
1839 of data in register N. */
1840
1841static struct type *
fba45db2 1842rs6000_register_virtual_type (int n)
7a78ae4e 1843{
21283beb 1844 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
7a78ae4e
ND
1845 const struct reg *reg = tdep->regs + n;
1846
1fcc0bb8
EZ
1847 if (reg->fpr)
1848 return builtin_type_double;
1849 else
1850 {
1851 int size = regsize (reg, tdep->wordsize);
1852 switch (size)
1853 {
1854 case 8:
c8001721
EZ
1855 if (tdep->ppc_ev0_regnum <= n && n <= tdep->ppc_ev31_regnum)
1856 return builtin_type_vec64;
1857 else
1858 return builtin_type_int64;
1fcc0bb8
EZ
1859 break;
1860 case 16:
08cf96df 1861 return builtin_type_vec128;
1fcc0bb8
EZ
1862 break;
1863 default:
1864 return builtin_type_int32;
1865 break;
1866 }
1867 }
7a78ae4e
ND
1868}
1869
7a78ae4e
ND
1870/* Return whether register N requires conversion when moving from raw format
1871 to virtual format.
1872
1873 The register format for RS/6000 floating point registers is always
64366f1c 1874 double, we need a conversion if the memory format is float. */
7a78ae4e
ND
1875
1876static int
1877rs6000_register_convertible (int n)
1878{
21283beb 1879 const struct reg *reg = gdbarch_tdep (current_gdbarch)->regs + n;
7a78ae4e
ND
1880 return reg->fpr;
1881}
1882
1883/* Convert data from raw format for register N in buffer FROM
64366f1c 1884 to virtual format with type TYPE in buffer TO. */
7a78ae4e
ND
1885
1886static void
1887rs6000_register_convert_to_virtual (int n, struct type *type,
1888 char *from, char *to)
1889{
1890 if (TYPE_LENGTH (type) != REGISTER_RAW_SIZE (n))
7a292a7a 1891 {
f1908289
AC
1892 double val = deprecated_extract_floating (from, REGISTER_RAW_SIZE (n));
1893 deprecated_store_floating (to, TYPE_LENGTH (type), val);
7a78ae4e
ND
1894 }
1895 else
1896 memcpy (to, from, REGISTER_RAW_SIZE (n));
1897}
1898
1899/* Convert data from virtual format with type TYPE in buffer FROM
64366f1c 1900 to raw format for register N in buffer TO. */
7a292a7a 1901
7a78ae4e
ND
1902static void
1903rs6000_register_convert_to_raw (struct type *type, int n,
1904 char *from, char *to)
1905{
1906 if (TYPE_LENGTH (type) != REGISTER_RAW_SIZE (n))
1907 {
f1908289
AC
1908 double val = deprecated_extract_floating (from, TYPE_LENGTH (type));
1909 deprecated_store_floating (to, REGISTER_RAW_SIZE (n), val);
7a292a7a 1910 }
7a78ae4e
ND
1911 else
1912 memcpy (to, from, REGISTER_RAW_SIZE (n));
1913}
c906108c 1914
c8001721
EZ
1915static void
1916e500_pseudo_register_read (struct gdbarch *gdbarch, struct regcache *regcache,
1917 int reg_nr, void *buffer)
1918{
1919 int base_regnum;
1920 int offset = 0;
d9d9c31f 1921 char temp_buffer[MAX_REGISTER_SIZE];
c8001721
EZ
1922 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
1923
1924 if (reg_nr >= tdep->ppc_gp0_regnum
1925 && reg_nr <= tdep->ppc_gplast_regnum)
1926 {
1927 base_regnum = reg_nr - tdep->ppc_gp0_regnum + tdep->ppc_ev0_regnum;
1928
1929 /* Build the value in the provided buffer. */
1930 /* Read the raw register of which this one is the lower portion. */
1931 regcache_raw_read (regcache, base_regnum, temp_buffer);
1932 if (TARGET_BYTE_ORDER == BFD_ENDIAN_BIG)
1933 offset = 4;
1934 memcpy ((char *) buffer, temp_buffer + offset, 4);
1935 }
1936}
1937
1938static void
1939e500_pseudo_register_write (struct gdbarch *gdbarch, struct regcache *regcache,
1940 int reg_nr, const void *buffer)
1941{
1942 int base_regnum;
1943 int offset = 0;
d9d9c31f 1944 char temp_buffer[MAX_REGISTER_SIZE];
c8001721
EZ
1945 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
1946
1947 if (reg_nr >= tdep->ppc_gp0_regnum
1948 && reg_nr <= tdep->ppc_gplast_regnum)
1949 {
1950 base_regnum = reg_nr - tdep->ppc_gp0_regnum + tdep->ppc_ev0_regnum;
1951 /* reg_nr is 32 bit here, and base_regnum is 64 bits. */
1952 if (TARGET_BYTE_ORDER == BFD_ENDIAN_BIG)
1953 offset = 4;
1954
1955 /* Let's read the value of the base register into a temporary
1956 buffer, so that overwriting the last four bytes with the new
1957 value of the pseudo will leave the upper 4 bytes unchanged. */
1958 regcache_raw_read (regcache, base_regnum, temp_buffer);
1959
1960 /* Write as an 8 byte quantity. */
1961 memcpy (temp_buffer + offset, (char *) buffer, 4);
1962 regcache_raw_write (regcache, base_regnum, temp_buffer);
1963 }
1964}
1965
1966/* Convert a dwarf2 register number to a gdb REGNUM. */
1967static int
1968e500_dwarf2_reg_to_regnum (int num)
1969{
1970 int regnum;
1971 if (0 <= num && num <= 31)
1972 return num + gdbarch_tdep (current_gdbarch)->ppc_gp0_regnum;
1973 else
1974 return num;
1975}
1976
2188cbdd 1977/* Convert a dbx stab register number (from `r' declaration) to a gdb
64366f1c 1978 REGNUM. */
2188cbdd
EZ
1979static int
1980rs6000_stab_reg_to_regnum (int num)
1981{
1982 int regnum;
1983 switch (num)
1984 {
1985 case 64:
1986 regnum = gdbarch_tdep (current_gdbarch)->ppc_mq_regnum;
1987 break;
1988 case 65:
1989 regnum = gdbarch_tdep (current_gdbarch)->ppc_lr_regnum;
1990 break;
1991 case 66:
1992 regnum = gdbarch_tdep (current_gdbarch)->ppc_ctr_regnum;
1993 break;
1994 case 76:
1995 regnum = gdbarch_tdep (current_gdbarch)->ppc_xer_regnum;
1996 break;
1997 default:
1998 regnum = num;
1999 break;
2000 }
2001 return regnum;
2002}
2003
7a78ae4e 2004/* Store the address of the place in which to copy the structure the
11269d7e 2005 subroutine will return. */
7a78ae4e
ND
2006
2007static void
2008rs6000_store_struct_return (CORE_ADDR addr, CORE_ADDR sp)
2009{
da3eff49
AC
2010 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
2011 write_register (tdep->ppc_gp0_regnum + 3, addr);
7a78ae4e
ND
2012}
2013
2014/* Write into appropriate registers a function return value
2015 of type TYPE, given in virtual format. */
96ff0de4
EZ
2016static void
2017e500_store_return_value (struct type *type, char *valbuf)
2018{
2019 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
2020
2021 /* Everything is returned in GPR3 and up. */
2022 int copied = 0;
2023 int i = 0;
2024 int len = TYPE_LENGTH (type);
2025 while (copied < len)
2026 {
2027 int regnum = gdbarch_tdep (current_gdbarch)->ppc_gp0_regnum + 3 + i;
2028 int reg_size = REGISTER_RAW_SIZE (regnum);
2029 char *reg_val_buf = alloca (reg_size);
2030
2031 memcpy (reg_val_buf, valbuf + copied, reg_size);
2032 copied += reg_size;
4caf0990 2033 deprecated_write_register_gen (regnum, reg_val_buf);
96ff0de4
EZ
2034 i++;
2035 }
2036}
7a78ae4e
ND
2037
2038static void
2039rs6000_store_return_value (struct type *type, char *valbuf)
2040{
ace1378a
EZ
2041 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
2042
7a78ae4e
ND
2043 if (TYPE_CODE (type) == TYPE_CODE_FLT)
2044
2045 /* Floating point values are returned starting from FPR1 and up.
2046 Say a double_double_double type could be returned in
64366f1c 2047 FPR1/FPR2/FPR3 triple. */
7a78ae4e 2048
73937e03
AC
2049 deprecated_write_register_bytes (REGISTER_BYTE (FP0_REGNUM + 1), valbuf,
2050 TYPE_LENGTH (type));
ace1378a
EZ
2051 else if (TYPE_CODE (type) == TYPE_CODE_ARRAY)
2052 {
2053 if (TYPE_LENGTH (type) == 16
2054 && TYPE_VECTOR (type))
73937e03
AC
2055 deprecated_write_register_bytes (REGISTER_BYTE (tdep->ppc_vr0_regnum + 2),
2056 valbuf, TYPE_LENGTH (type));
ace1378a 2057 }
7a78ae4e 2058 else
64366f1c 2059 /* Everything else is returned in GPR3 and up. */
73937e03
AC
2060 deprecated_write_register_bytes (REGISTER_BYTE (gdbarch_tdep (current_gdbarch)->ppc_gp0_regnum + 3),
2061 valbuf, TYPE_LENGTH (type));
7a78ae4e
ND
2062}
2063
2064/* Extract from an array REGBUF containing the (raw) register state
2065 the address in which a function should return its structure value,
2066 as a CORE_ADDR (or an expression that can be used as one). */
2067
2068static CORE_ADDR
11269d7e
AC
2069rs6000_extract_struct_value_address (struct regcache *regcache)
2070{
2071 /* FIXME: cagney/2002-09-26: PR gdb/724: When making an inferior
2072 function call GDB knows the address of the struct return value
2073 and hence, should not need to call this function. Unfortunately,
e8a8712a
AC
2074 the current call_function_by_hand() code only saves the most
2075 recent struct address leading to occasional calls. The code
2076 should instead maintain a stack of such addresses (in the dummy
2077 frame object). */
11269d7e
AC
2078 /* NOTE: cagney/2002-09-26: Return 0 which indicates that we've
2079 really got no idea where the return value is being stored. While
2080 r3, on function entry, contained the address it will have since
2081 been reused (scratch) and hence wouldn't be valid */
2082 return 0;
7a78ae4e
ND
2083}
2084
2085/* Return whether PC is in a dummy function call.
2086
2087 FIXME: This just checks for the end of the stack, which is broken
64366f1c 2088 for things like stepping through gcc nested function stubs. */
7a78ae4e
ND
2089
2090static int
2091rs6000_pc_in_call_dummy (CORE_ADDR pc, CORE_ADDR sp, CORE_ADDR fp)
2092{
2093 return sp < pc && pc < fp;
2094}
2095
64366f1c 2096/* Hook called when a new child process is started. */
7a78ae4e
ND
2097
2098void
2099rs6000_create_inferior (int pid)
2100{
2101 if (rs6000_set_host_arch_hook)
2102 rs6000_set_host_arch_hook (pid);
c906108c
SS
2103}
2104\f
7a78ae4e
ND
2105/* Support for CONVERT_FROM_FUNC_PTR_ADDR(ADDR).
2106
2107 Usually a function pointer's representation is simply the address
2108 of the function. On the RS/6000 however, a function pointer is
2109 represented by a pointer to a TOC entry. This TOC entry contains
2110 three words, the first word is the address of the function, the
2111 second word is the TOC pointer (r2), and the third word is the
2112 static chain value. Throughout GDB it is currently assumed that a
2113 function pointer contains the address of the function, which is not
2114 easy to fix. In addition, the conversion of a function address to
2115 a function pointer would require allocation of a TOC entry in the
2116 inferior's memory space, with all its drawbacks. To be able to
2117 call C++ virtual methods in the inferior (which are called via
f517ea4e 2118 function pointers), find_function_addr uses this function to get the
7a78ae4e
ND
2119 function address from a function pointer. */
2120
f517ea4e
PS
2121/* Return real function address if ADDR (a function pointer) is in the data
2122 space and is therefore a special function pointer. */
c906108c 2123
7a78ae4e
ND
2124CORE_ADDR
2125rs6000_convert_from_func_ptr_addr (CORE_ADDR addr)
c906108c
SS
2126{
2127 struct obj_section *s;
2128
2129 s = find_pc_section (addr);
2130 if (s && s->the_bfd_section->flags & SEC_CODE)
7a78ae4e 2131 return addr;
c906108c 2132
7a78ae4e 2133 /* ADDR is in the data space, so it's a special function pointer. */
21283beb 2134 return read_memory_addr (addr, gdbarch_tdep (current_gdbarch)->wordsize);
c906108c 2135}
c906108c 2136\f
c5aa993b 2137
7a78ae4e 2138/* Handling the various POWER/PowerPC variants. */
c906108c
SS
2139
2140
7a78ae4e
ND
2141/* The arrays here called registers_MUMBLE hold information about available
2142 registers.
c906108c
SS
2143
2144 For each family of PPC variants, I've tried to isolate out the
2145 common registers and put them up front, so that as long as you get
2146 the general family right, GDB will correctly identify the registers
2147 common to that family. The common register sets are:
2148
2149 For the 60x family: hid0 hid1 iabr dabr pir
2150
2151 For the 505 and 860 family: eie eid nri
2152
2153 For the 403 and 403GC: icdbdr esr dear evpr cdbcr tsr tcr pit tbhi
c5aa993b
JM
2154 tblo srr2 srr3 dbsr dbcr iac1 iac2 dac1 dac2 dccr iccr pbl1
2155 pbu1 pbl2 pbu2
c906108c
SS
2156
2157 Most of these register groups aren't anything formal. I arrived at
2158 them by looking at the registers that occurred in more than one
6f5987a6
KB
2159 processor.
2160
2161 Note: kevinb/2002-04-30: Support for the fpscr register was added
2162 during April, 2002. Slot 70 is being used for PowerPC and slot 71
2163 for Power. For PowerPC, slot 70 was unused and was already in the
2164 PPC_UISA_SPRS which is ideally where fpscr should go. For Power,
2165 slot 70 was being used for "mq", so the next available slot (71)
2166 was chosen. It would have been nice to be able to make the
2167 register numbers the same across processor cores, but this wasn't
2168 possible without either 1) renumbering some registers for some
2169 processors or 2) assigning fpscr to a really high slot that's
2170 larger than any current register number. Doing (1) is bad because
2171 existing stubs would break. Doing (2) is undesirable because it
2172 would introduce a really large gap between fpscr and the rest of
2173 the registers for most processors. */
7a78ae4e 2174
64366f1c 2175/* Convenience macros for populating register arrays. */
7a78ae4e 2176
64366f1c 2177/* Within another macro, convert S to a string. */
7a78ae4e
ND
2178
2179#define STR(s) #s
2180
2181/* Return a struct reg defining register NAME that's 32 bits on 32-bit systems
64366f1c 2182 and 64 bits on 64-bit systems. */
489461e2 2183#define R(name) { STR(name), 4, 8, 0, 0 }
7a78ae4e
ND
2184
2185/* Return a struct reg defining register NAME that's 32 bits on all
64366f1c 2186 systems. */
489461e2 2187#define R4(name) { STR(name), 4, 4, 0, 0 }
7a78ae4e
ND
2188
2189/* Return a struct reg defining register NAME that's 64 bits on all
64366f1c 2190 systems. */
489461e2 2191#define R8(name) { STR(name), 8, 8, 0, 0 }
7a78ae4e 2192
1fcc0bb8 2193/* Return a struct reg defining register NAME that's 128 bits on all
64366f1c 2194 systems. */
489461e2 2195#define R16(name) { STR(name), 16, 16, 0, 0 }
1fcc0bb8 2196
64366f1c 2197/* Return a struct reg defining floating-point register NAME. */
489461e2
EZ
2198#define F(name) { STR(name), 8, 8, 1, 0 }
2199
64366f1c 2200/* Return a struct reg defining a pseudo register NAME. */
489461e2 2201#define P(name) { STR(name), 4, 8, 0, 1}
7a78ae4e
ND
2202
2203/* Return a struct reg defining register NAME that's 32 bits on 32-bit
64366f1c 2204 systems and that doesn't exist on 64-bit systems. */
489461e2 2205#define R32(name) { STR(name), 4, 0, 0, 0 }
7a78ae4e
ND
2206
2207/* Return a struct reg defining register NAME that's 64 bits on 64-bit
64366f1c 2208 systems and that doesn't exist on 32-bit systems. */
489461e2 2209#define R64(name) { STR(name), 0, 8, 0, 0 }
7a78ae4e 2210
64366f1c 2211/* Return a struct reg placeholder for a register that doesn't exist. */
489461e2 2212#define R0 { 0, 0, 0, 0, 0 }
7a78ae4e
ND
2213
2214/* UISA registers common across all architectures, including POWER. */
2215
2216#define COMMON_UISA_REGS \
2217 /* 0 */ R(r0), R(r1), R(r2), R(r3), R(r4), R(r5), R(r6), R(r7), \
2218 /* 8 */ R(r8), R(r9), R(r10),R(r11),R(r12),R(r13),R(r14),R(r15), \
2219 /* 16 */ R(r16),R(r17),R(r18),R(r19),R(r20),R(r21),R(r22),R(r23), \
2220 /* 24 */ R(r24),R(r25),R(r26),R(r27),R(r28),R(r29),R(r30),R(r31), \
2221 /* 32 */ F(f0), F(f1), F(f2), F(f3), F(f4), F(f5), F(f6), F(f7), \
2222 /* 40 */ F(f8), F(f9), F(f10),F(f11),F(f12),F(f13),F(f14),F(f15), \
2223 /* 48 */ F(f16),F(f17),F(f18),F(f19),F(f20),F(f21),F(f22),F(f23), \
2224 /* 56 */ F(f24),F(f25),F(f26),F(f27),F(f28),F(f29),F(f30),F(f31), \
2225 /* 64 */ R(pc), R(ps)
2226
ebeac11a
EZ
2227#define COMMON_UISA_NOFP_REGS \
2228 /* 0 */ R(r0), R(r1), R(r2), R(r3), R(r4), R(r5), R(r6), R(r7), \
2229 /* 8 */ R(r8), R(r9), R(r10),R(r11),R(r12),R(r13),R(r14),R(r15), \
2230 /* 16 */ R(r16),R(r17),R(r18),R(r19),R(r20),R(r21),R(r22),R(r23), \
2231 /* 24 */ R(r24),R(r25),R(r26),R(r27),R(r28),R(r29),R(r30),R(r31), \
2232 /* 32 */ R0, R0, R0, R0, R0, R0, R0, R0, \
2233 /* 40 */ R0, R0, R0, R0, R0, R0, R0, R0, \
2234 /* 48 */ R0, R0, R0, R0, R0, R0, R0, R0, \
2235 /* 56 */ R0, R0, R0, R0, R0, R0, R0, R0, \
2236 /* 64 */ R(pc), R(ps)
2237
7a78ae4e
ND
2238/* UISA-level SPRs for PowerPC. */
2239#define PPC_UISA_SPRS \
e3f36dbd 2240 /* 66 */ R4(cr), R(lr), R(ctr), R4(xer), R4(fpscr)
7a78ae4e 2241
c8001721
EZ
2242/* UISA-level SPRs for PowerPC without floating point support. */
2243#define PPC_UISA_NOFP_SPRS \
2244 /* 66 */ R4(cr), R(lr), R(ctr), R4(xer), R0
2245
7a78ae4e
ND
2246/* Segment registers, for PowerPC. */
2247#define PPC_SEGMENT_REGS \
2248 /* 71 */ R32(sr0), R32(sr1), R32(sr2), R32(sr3), \
2249 /* 75 */ R32(sr4), R32(sr5), R32(sr6), R32(sr7), \
2250 /* 79 */ R32(sr8), R32(sr9), R32(sr10), R32(sr11), \
2251 /* 83 */ R32(sr12), R32(sr13), R32(sr14), R32(sr15)
2252
2253/* OEA SPRs for PowerPC. */
2254#define PPC_OEA_SPRS \
2255 /* 87 */ R4(pvr), \
2256 /* 88 */ R(ibat0u), R(ibat0l), R(ibat1u), R(ibat1l), \
2257 /* 92 */ R(ibat2u), R(ibat2l), R(ibat3u), R(ibat3l), \
2258 /* 96 */ R(dbat0u), R(dbat0l), R(dbat1u), R(dbat1l), \
2259 /* 100 */ R(dbat2u), R(dbat2l), R(dbat3u), R(dbat3l), \
2260 /* 104 */ R(sdr1), R64(asr), R(dar), R4(dsisr), \
2261 /* 108 */ R(sprg0), R(sprg1), R(sprg2), R(sprg3), \
2262 /* 112 */ R(srr0), R(srr1), R(tbl), R(tbu), \
2263 /* 116 */ R4(dec), R(dabr), R4(ear)
2264
64366f1c 2265/* AltiVec registers. */
1fcc0bb8
EZ
2266#define PPC_ALTIVEC_REGS \
2267 /*119*/R16(vr0), R16(vr1), R16(vr2), R16(vr3), R16(vr4), R16(vr5), R16(vr6), R16(vr7), \
2268 /*127*/R16(vr8), R16(vr9), R16(vr10),R16(vr11),R16(vr12),R16(vr13),R16(vr14),R16(vr15), \
2269 /*135*/R16(vr16),R16(vr17),R16(vr18),R16(vr19),R16(vr20),R16(vr21),R16(vr22),R16(vr23), \
2270 /*143*/R16(vr24),R16(vr25),R16(vr26),R16(vr27),R16(vr28),R16(vr29),R16(vr30),R16(vr31), \
2271 /*151*/R4(vscr), R4(vrsave)
2272
c8001721
EZ
2273/* Vectors of hi-lo general purpose registers. */
2274#define PPC_EV_REGS \
2275 /* 0*/R8(ev0), R8(ev1), R8(ev2), R8(ev3), R8(ev4), R8(ev5), R8(ev6), R8(ev7), \
2276 /* 8*/R8(ev8), R8(ev9), R8(ev10),R8(ev11),R8(ev12),R8(ev13),R8(ev14),R8(ev15), \
2277 /*16*/R8(ev16),R8(ev17),R8(ev18),R8(ev19),R8(ev20),R8(ev21),R8(ev22),R8(ev23), \
2278 /*24*/R8(ev24),R8(ev25),R8(ev26),R8(ev27),R8(ev28),R8(ev29),R8(ev30),R8(ev31)
2279
2280/* Lower half of the EV registers. */
2281#define PPC_GPRS_PSEUDO_REGS \
2282 /* 0 */ P(r0), P(r1), P(r2), P(r3), P(r4), P(r5), P(r6), P(r7), \
2283 /* 8 */ P(r8), P(r9), P(r10),P(r11),P(r12),P(r13),P(r14),P(r15), \
2284 /* 16 */ P(r16),P(r17),P(r18),P(r19),P(r20),P(r21),P(r22),P(r23), \
338ef23d 2285 /* 24 */ P(r24),P(r25),P(r26),P(r27),P(r28),P(r29),P(r30),P(r31)
c8001721 2286
7a78ae4e 2287/* IBM POWER (pre-PowerPC) architecture, user-level view. We only cover
64366f1c 2288 user-level SPR's. */
7a78ae4e 2289static const struct reg registers_power[] =
c906108c 2290{
7a78ae4e 2291 COMMON_UISA_REGS,
e3f36dbd
KB
2292 /* 66 */ R4(cnd), R(lr), R(cnt), R4(xer), R4(mq),
2293 /* 71 */ R4(fpscr)
c906108c
SS
2294};
2295
7a78ae4e 2296/* PowerPC UISA - a PPC processor as viewed by user-level code. A UISA-only
64366f1c 2297 view of the PowerPC. */
7a78ae4e 2298static const struct reg registers_powerpc[] =
c906108c 2299{
7a78ae4e 2300 COMMON_UISA_REGS,
1fcc0bb8
EZ
2301 PPC_UISA_SPRS,
2302 PPC_ALTIVEC_REGS
c906108c
SS
2303};
2304
ebeac11a
EZ
2305/* PowerPC UISA - a PPC processor as viewed by user-level
2306 code, but without floating point registers. */
2307static const struct reg registers_powerpc_nofp[] =
2308{
2309 COMMON_UISA_NOFP_REGS,
2310 PPC_UISA_SPRS
2311};
2312
64366f1c 2313/* IBM PowerPC 403. */
7a78ae4e 2314static const struct reg registers_403[] =
c5aa993b 2315{
7a78ae4e
ND
2316 COMMON_UISA_REGS,
2317 PPC_UISA_SPRS,
2318 PPC_SEGMENT_REGS,
2319 PPC_OEA_SPRS,
2320 /* 119 */ R(icdbdr), R(esr), R(dear), R(evpr),
2321 /* 123 */ R(cdbcr), R(tsr), R(tcr), R(pit),
2322 /* 127 */ R(tbhi), R(tblo), R(srr2), R(srr3),
2323 /* 131 */ R(dbsr), R(dbcr), R(iac1), R(iac2),
2324 /* 135 */ R(dac1), R(dac2), R(dccr), R(iccr),
2325 /* 139 */ R(pbl1), R(pbu1), R(pbl2), R(pbu2)
c906108c
SS
2326};
2327
64366f1c 2328/* IBM PowerPC 403GC. */
7a78ae4e 2329static const struct reg registers_403GC[] =
c5aa993b 2330{
7a78ae4e
ND
2331 COMMON_UISA_REGS,
2332 PPC_UISA_SPRS,
2333 PPC_SEGMENT_REGS,
2334 PPC_OEA_SPRS,
2335 /* 119 */ R(icdbdr), R(esr), R(dear), R(evpr),
2336 /* 123 */ R(cdbcr), R(tsr), R(tcr), R(pit),
2337 /* 127 */ R(tbhi), R(tblo), R(srr2), R(srr3),
2338 /* 131 */ R(dbsr), R(dbcr), R(iac1), R(iac2),
2339 /* 135 */ R(dac1), R(dac2), R(dccr), R(iccr),
2340 /* 139 */ R(pbl1), R(pbu1), R(pbl2), R(pbu2),
2341 /* 143 */ R(zpr), R(pid), R(sgr), R(dcwr),
2342 /* 147 */ R(tbhu), R(tblu)
c906108c
SS
2343};
2344
64366f1c 2345/* Motorola PowerPC 505. */
7a78ae4e 2346static const struct reg registers_505[] =
c5aa993b 2347{
7a78ae4e
ND
2348 COMMON_UISA_REGS,
2349 PPC_UISA_SPRS,
2350 PPC_SEGMENT_REGS,
2351 PPC_OEA_SPRS,
2352 /* 119 */ R(eie), R(eid), R(nri)
c906108c
SS
2353};
2354
64366f1c 2355/* Motorola PowerPC 860 or 850. */
7a78ae4e 2356static const struct reg registers_860[] =
c5aa993b 2357{
7a78ae4e
ND
2358 COMMON_UISA_REGS,
2359 PPC_UISA_SPRS,
2360 PPC_SEGMENT_REGS,
2361 PPC_OEA_SPRS,
2362 /* 119 */ R(eie), R(eid), R(nri), R(cmpa),
2363 /* 123 */ R(cmpb), R(cmpc), R(cmpd), R(icr),
2364 /* 127 */ R(der), R(counta), R(countb), R(cmpe),
2365 /* 131 */ R(cmpf), R(cmpg), R(cmph), R(lctrl1),
2366 /* 135 */ R(lctrl2), R(ictrl), R(bar), R(ic_cst),
2367 /* 139 */ R(ic_adr), R(ic_dat), R(dc_cst), R(dc_adr),
2368 /* 143 */ R(dc_dat), R(dpdr), R(dpir), R(immr),
2369 /* 147 */ R(mi_ctr), R(mi_ap), R(mi_epn), R(mi_twc),
2370 /* 151 */ R(mi_rpn), R(md_ctr), R(m_casid), R(md_ap),
2371 /* 155 */ R(md_epn), R(md_twb), R(md_twc), R(md_rpn),
2372 /* 159 */ R(m_tw), R(mi_dbcam), R(mi_dbram0), R(mi_dbram1),
2373 /* 163 */ R(md_dbcam), R(md_dbram0), R(md_dbram1)
c906108c
SS
2374};
2375
7a78ae4e
ND
2376/* Motorola PowerPC 601. Note that the 601 has different register numbers
2377 for reading and writing RTCU and RTCL. However, how one reads and writes a
c906108c 2378 register is the stub's problem. */
7a78ae4e 2379static const struct reg registers_601[] =
c5aa993b 2380{
7a78ae4e
ND
2381 COMMON_UISA_REGS,
2382 PPC_UISA_SPRS,
2383 PPC_SEGMENT_REGS,
2384 PPC_OEA_SPRS,
2385 /* 119 */ R(hid0), R(hid1), R(iabr), R(dabr),
2386 /* 123 */ R(pir), R(mq), R(rtcu), R(rtcl)
c906108c
SS
2387};
2388
64366f1c 2389/* Motorola PowerPC 602. */
7a78ae4e 2390static const struct reg registers_602[] =
c5aa993b 2391{
7a78ae4e
ND
2392 COMMON_UISA_REGS,
2393 PPC_UISA_SPRS,
2394 PPC_SEGMENT_REGS,
2395 PPC_OEA_SPRS,
2396 /* 119 */ R(hid0), R(hid1), R(iabr), R0,
2397 /* 123 */ R0, R(tcr), R(ibr), R(esassr),
2398 /* 127 */ R(sebr), R(ser), R(sp), R(lt)
c906108c
SS
2399};
2400
64366f1c 2401/* Motorola/IBM PowerPC 603 or 603e. */
7a78ae4e 2402static const struct reg registers_603[] =
c5aa993b 2403{
7a78ae4e
ND
2404 COMMON_UISA_REGS,
2405 PPC_UISA_SPRS,
2406 PPC_SEGMENT_REGS,
2407 PPC_OEA_SPRS,
2408 /* 119 */ R(hid0), R(hid1), R(iabr), R0,
2409 /* 123 */ R0, R(dmiss), R(dcmp), R(hash1),
2410 /* 127 */ R(hash2), R(imiss), R(icmp), R(rpa)
c906108c
SS
2411};
2412
64366f1c 2413/* Motorola PowerPC 604 or 604e. */
7a78ae4e 2414static const struct reg registers_604[] =
c5aa993b 2415{
7a78ae4e
ND
2416 COMMON_UISA_REGS,
2417 PPC_UISA_SPRS,
2418 PPC_SEGMENT_REGS,
2419 PPC_OEA_SPRS,
2420 /* 119 */ R(hid0), R(hid1), R(iabr), R(dabr),
2421 /* 123 */ R(pir), R(mmcr0), R(pmc1), R(pmc2),
2422 /* 127 */ R(sia), R(sda)
c906108c
SS
2423};
2424
64366f1c 2425/* Motorola/IBM PowerPC 750 or 740. */
7a78ae4e 2426static const struct reg registers_750[] =
c5aa993b 2427{
7a78ae4e
ND
2428 COMMON_UISA_REGS,
2429 PPC_UISA_SPRS,
2430 PPC_SEGMENT_REGS,
2431 PPC_OEA_SPRS,
2432 /* 119 */ R(hid0), R(hid1), R(iabr), R(dabr),
2433 /* 123 */ R0, R(ummcr0), R(upmc1), R(upmc2),
2434 /* 127 */ R(usia), R(ummcr1), R(upmc3), R(upmc4),
2435 /* 131 */ R(mmcr0), R(pmc1), R(pmc2), R(sia),
2436 /* 135 */ R(mmcr1), R(pmc3), R(pmc4), R(l2cr),
2437 /* 139 */ R(ictc), R(thrm1), R(thrm2), R(thrm3)
c906108c
SS
2438};
2439
2440
64366f1c 2441/* Motorola PowerPC 7400. */
1fcc0bb8
EZ
2442static const struct reg registers_7400[] =
2443{
2444 /* gpr0-gpr31, fpr0-fpr31 */
2445 COMMON_UISA_REGS,
2446 /* ctr, xre, lr, cr */
2447 PPC_UISA_SPRS,
2448 /* sr0-sr15 */
2449 PPC_SEGMENT_REGS,
2450 PPC_OEA_SPRS,
2451 /* vr0-vr31, vrsave, vscr */
2452 PPC_ALTIVEC_REGS
2453 /* FIXME? Add more registers? */
2454};
2455
c8001721
EZ
2456/* Motorola e500. */
2457static const struct reg registers_e500[] =
2458{
2459 R(pc), R(ps),
2460 /* cr, lr, ctr, xer, "" */
2461 PPC_UISA_NOFP_SPRS,
2462 /* 7...38 */
2463 PPC_EV_REGS,
338ef23d
AC
2464 R8(acc), R(spefscr),
2465 /* NOTE: Add new registers here the end of the raw register
2466 list and just before the first pseudo register. */
c8001721
EZ
2467 /* 39...70 */
2468 PPC_GPRS_PSEUDO_REGS
2469};
2470
c906108c 2471/* Information about a particular processor variant. */
7a78ae4e 2472
c906108c 2473struct variant
c5aa993b
JM
2474 {
2475 /* Name of this variant. */
2476 char *name;
c906108c 2477
c5aa993b
JM
2478 /* English description of the variant. */
2479 char *description;
c906108c 2480
64366f1c 2481 /* bfd_arch_info.arch corresponding to variant. */
7a78ae4e
ND
2482 enum bfd_architecture arch;
2483
64366f1c 2484 /* bfd_arch_info.mach corresponding to variant. */
7a78ae4e
ND
2485 unsigned long mach;
2486
489461e2
EZ
2487 /* Number of real registers. */
2488 int nregs;
2489
2490 /* Number of pseudo registers. */
2491 int npregs;
2492
2493 /* Number of total registers (the sum of nregs and npregs). */
2494 int num_tot_regs;
2495
c5aa993b
JM
2496 /* Table of register names; registers[R] is the name of the register
2497 number R. */
7a78ae4e 2498 const struct reg *regs;
c5aa993b 2499 };
c906108c 2500
489461e2
EZ
2501#define tot_num_registers(list) (sizeof (list) / sizeof((list)[0]))
2502
2503static int
2504num_registers (const struct reg *reg_list, int num_tot_regs)
2505{
2506 int i;
2507 int nregs = 0;
2508
2509 for (i = 0; i < num_tot_regs; i++)
2510 if (!reg_list[i].pseudo)
2511 nregs++;
2512
2513 return nregs;
2514}
2515
2516static int
2517num_pseudo_registers (const struct reg *reg_list, int num_tot_regs)
2518{
2519 int i;
2520 int npregs = 0;
2521
2522 for (i = 0; i < num_tot_regs; i++)
2523 if (reg_list[i].pseudo)
2524 npregs ++;
2525
2526 return npregs;
2527}
c906108c 2528
c906108c
SS
2529/* Information in this table comes from the following web sites:
2530 IBM: http://www.chips.ibm.com:80/products/embedded/
2531 Motorola: http://www.mot.com/SPS/PowerPC/
2532
2533 I'm sure I've got some of the variant descriptions not quite right.
2534 Please report any inaccuracies you find to GDB's maintainer.
2535
2536 If you add entries to this table, please be sure to allow the new
2537 value as an argument to the --with-cpu flag, in configure.in. */
2538
489461e2 2539static struct variant variants[] =
c906108c 2540{
489461e2 2541
7a78ae4e 2542 {"powerpc", "PowerPC user-level", bfd_arch_powerpc,
489461e2
EZ
2543 bfd_mach_ppc, -1, -1, tot_num_registers (registers_powerpc),
2544 registers_powerpc},
7a78ae4e 2545 {"power", "POWER user-level", bfd_arch_rs6000,
489461e2
EZ
2546 bfd_mach_rs6k, -1, -1, tot_num_registers (registers_power),
2547 registers_power},
7a78ae4e 2548 {"403", "IBM PowerPC 403", bfd_arch_powerpc,
489461e2
EZ
2549 bfd_mach_ppc_403, -1, -1, tot_num_registers (registers_403),
2550 registers_403},
7a78ae4e 2551 {"601", "Motorola PowerPC 601", bfd_arch_powerpc,
489461e2
EZ
2552 bfd_mach_ppc_601, -1, -1, tot_num_registers (registers_601),
2553 registers_601},
7a78ae4e 2554 {"602", "Motorola PowerPC 602", bfd_arch_powerpc,
489461e2
EZ
2555 bfd_mach_ppc_602, -1, -1, tot_num_registers (registers_602),
2556 registers_602},
7a78ae4e 2557 {"603", "Motorola/IBM PowerPC 603 or 603e", bfd_arch_powerpc,
489461e2
EZ
2558 bfd_mach_ppc_603, -1, -1, tot_num_registers (registers_603),
2559 registers_603},
7a78ae4e 2560 {"604", "Motorola PowerPC 604 or 604e", bfd_arch_powerpc,
489461e2
EZ
2561 604, -1, -1, tot_num_registers (registers_604),
2562 registers_604},
7a78ae4e 2563 {"403GC", "IBM PowerPC 403GC", bfd_arch_powerpc,
489461e2
EZ
2564 bfd_mach_ppc_403gc, -1, -1, tot_num_registers (registers_403GC),
2565 registers_403GC},
7a78ae4e 2566 {"505", "Motorola PowerPC 505", bfd_arch_powerpc,
489461e2
EZ
2567 bfd_mach_ppc_505, -1, -1, tot_num_registers (registers_505),
2568 registers_505},
7a78ae4e 2569 {"860", "Motorola PowerPC 860 or 850", bfd_arch_powerpc,
489461e2
EZ
2570 bfd_mach_ppc_860, -1, -1, tot_num_registers (registers_860),
2571 registers_860},
7a78ae4e 2572 {"750", "Motorola/IBM PowerPC 750 or 740", bfd_arch_powerpc,
489461e2
EZ
2573 bfd_mach_ppc_750, -1, -1, tot_num_registers (registers_750),
2574 registers_750},
1fcc0bb8 2575 {"7400", "Motorola/IBM PowerPC 7400 (G4)", bfd_arch_powerpc,
489461e2
EZ
2576 bfd_mach_ppc_7400, -1, -1, tot_num_registers (registers_7400),
2577 registers_7400},
c8001721
EZ
2578 {"e500", "Motorola PowerPC e500", bfd_arch_powerpc,
2579 bfd_mach_ppc_e500, -1, -1, tot_num_registers (registers_e500),
2580 registers_e500},
7a78ae4e 2581
5d57ee30
KB
2582 /* 64-bit */
2583 {"powerpc64", "PowerPC 64-bit user-level", bfd_arch_powerpc,
489461e2
EZ
2584 bfd_mach_ppc64, -1, -1, tot_num_registers (registers_powerpc),
2585 registers_powerpc},
7a78ae4e 2586 {"620", "Motorola PowerPC 620", bfd_arch_powerpc,
489461e2
EZ
2587 bfd_mach_ppc_620, -1, -1, tot_num_registers (registers_powerpc),
2588 registers_powerpc},
5d57ee30 2589 {"630", "Motorola PowerPC 630", bfd_arch_powerpc,
489461e2
EZ
2590 bfd_mach_ppc_630, -1, -1, tot_num_registers (registers_powerpc),
2591 registers_powerpc},
7a78ae4e 2592 {"a35", "PowerPC A35", bfd_arch_powerpc,
489461e2
EZ
2593 bfd_mach_ppc_a35, -1, -1, tot_num_registers (registers_powerpc),
2594 registers_powerpc},
5d57ee30 2595 {"rs64ii", "PowerPC rs64ii", bfd_arch_powerpc,
489461e2
EZ
2596 bfd_mach_ppc_rs64ii, -1, -1, tot_num_registers (registers_powerpc),
2597 registers_powerpc},
5d57ee30 2598 {"rs64iii", "PowerPC rs64iii", bfd_arch_powerpc,
489461e2
EZ
2599 bfd_mach_ppc_rs64iii, -1, -1, tot_num_registers (registers_powerpc),
2600 registers_powerpc},
5d57ee30 2601
64366f1c 2602 /* FIXME: I haven't checked the register sets of the following. */
7a78ae4e 2603 {"rs1", "IBM POWER RS1", bfd_arch_rs6000,
489461e2
EZ
2604 bfd_mach_rs6k_rs1, -1, -1, tot_num_registers (registers_power),
2605 registers_power},
7a78ae4e 2606 {"rsc", "IBM POWER RSC", bfd_arch_rs6000,
489461e2
EZ
2607 bfd_mach_rs6k_rsc, -1, -1, tot_num_registers (registers_power),
2608 registers_power},
7a78ae4e 2609 {"rs2", "IBM POWER RS2", bfd_arch_rs6000,
489461e2
EZ
2610 bfd_mach_rs6k_rs2, -1, -1, tot_num_registers (registers_power),
2611 registers_power},
7a78ae4e 2612
489461e2 2613 {0, 0, 0, 0, 0, 0, 0, 0}
c906108c
SS
2614};
2615
64366f1c 2616/* Initialize the number of registers and pseudo registers in each variant. */
489461e2
EZ
2617
2618static void
2619init_variants (void)
2620{
2621 struct variant *v;
2622
2623 for (v = variants; v->name; v++)
2624 {
2625 if (v->nregs == -1)
2626 v->nregs = num_registers (v->regs, v->num_tot_regs);
2627 if (v->npregs == -1)
2628 v->npregs = num_pseudo_registers (v->regs, v->num_tot_regs);
2629 }
2630}
c906108c 2631
7a78ae4e 2632/* Return the variant corresponding to architecture ARCH and machine number
64366f1c 2633 MACH. If no such variant exists, return null. */
c906108c 2634
7a78ae4e
ND
2635static const struct variant *
2636find_variant_by_arch (enum bfd_architecture arch, unsigned long mach)
c906108c 2637{
7a78ae4e 2638 const struct variant *v;
c5aa993b 2639
7a78ae4e
ND
2640 for (v = variants; v->name; v++)
2641 if (arch == v->arch && mach == v->mach)
2642 return v;
c906108c 2643
7a78ae4e 2644 return NULL;
c906108c 2645}
9364a0ef
EZ
2646
2647static int
2648gdb_print_insn_powerpc (bfd_vma memaddr, disassemble_info *info)
2649{
2650 if (TARGET_BYTE_ORDER == BFD_ENDIAN_BIG)
2651 return print_insn_big_powerpc (memaddr, info);
2652 else
2653 return print_insn_little_powerpc (memaddr, info);
2654}
7a78ae4e 2655\f
7a78ae4e
ND
2656/* Initialize the current architecture based on INFO. If possible, re-use an
2657 architecture from ARCHES, which is a list of architectures already created
2658 during this debugging session.
c906108c 2659
7a78ae4e 2660 Called e.g. at program startup, when reading a core file, and when reading
64366f1c 2661 a binary file. */
c906108c 2662
7a78ae4e
ND
2663static struct gdbarch *
2664rs6000_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
2665{
2666 struct gdbarch *gdbarch;
2667 struct gdbarch_tdep *tdep;
9aa1e687 2668 int wordsize, from_xcoff_exec, from_elf_exec, power, i, off;
7a78ae4e
ND
2669 struct reg *regs;
2670 const struct variant *v;
2671 enum bfd_architecture arch;
2672 unsigned long mach;
2673 bfd abfd;
7b112f9c 2674 int sysv_abi;
5bf1c677 2675 asection *sect;
7a78ae4e 2676
9aa1e687 2677 from_xcoff_exec = info.abfd && info.abfd->format == bfd_object &&
7a78ae4e
ND
2678 bfd_get_flavour (info.abfd) == bfd_target_xcoff_flavour;
2679
9aa1e687
KB
2680 from_elf_exec = info.abfd && info.abfd->format == bfd_object &&
2681 bfd_get_flavour (info.abfd) == bfd_target_elf_flavour;
2682
2683 sysv_abi = info.abfd && bfd_get_flavour (info.abfd) == bfd_target_elf_flavour;
2684
e712c1cf 2685 /* Check word size. If INFO is from a binary file, infer it from
64366f1c 2686 that, else choose a likely default. */
9aa1e687 2687 if (from_xcoff_exec)
c906108c 2688 {
11ed25ac 2689 if (bfd_xcoff_is_xcoff64 (info.abfd))
7a78ae4e
ND
2690 wordsize = 8;
2691 else
2692 wordsize = 4;
c906108c 2693 }
9aa1e687
KB
2694 else if (from_elf_exec)
2695 {
2696 if (elf_elfheader (info.abfd)->e_ident[EI_CLASS] == ELFCLASS64)
2697 wordsize = 8;
2698 else
2699 wordsize = 4;
2700 }
c906108c 2701 else
7a78ae4e 2702 {
27b15785
KB
2703 if (info.bfd_arch_info != NULL && info.bfd_arch_info->bits_per_word != 0)
2704 wordsize = info.bfd_arch_info->bits_per_word /
2705 info.bfd_arch_info->bits_per_byte;
2706 else
2707 wordsize = 4;
7a78ae4e 2708 }
c906108c 2709
64366f1c 2710 /* Find a candidate among extant architectures. */
7a78ae4e
ND
2711 for (arches = gdbarch_list_lookup_by_info (arches, &info);
2712 arches != NULL;
2713 arches = gdbarch_list_lookup_by_info (arches->next, &info))
2714 {
2715 /* Word size in the various PowerPC bfd_arch_info structs isn't
2716 meaningful, because 64-bit CPUs can run in 32-bit mode. So, perform
64366f1c 2717 separate word size check. */
7a78ae4e 2718 tdep = gdbarch_tdep (arches->gdbarch);
4be87837 2719 if (tdep && tdep->wordsize == wordsize)
7a78ae4e
ND
2720 return arches->gdbarch;
2721 }
c906108c 2722
7a78ae4e
ND
2723 /* None found, create a new architecture from INFO, whose bfd_arch_info
2724 validity depends on the source:
2725 - executable useless
2726 - rs6000_host_arch() good
2727 - core file good
2728 - "set arch" trust blindly
2729 - GDB startup useless but harmless */
c906108c 2730
9aa1e687 2731 if (!from_xcoff_exec)
c906108c 2732 {
b732d07d 2733 arch = info.bfd_arch_info->arch;
7a78ae4e 2734 mach = info.bfd_arch_info->mach;
c906108c 2735 }
7a78ae4e 2736 else
c906108c 2737 {
7a78ae4e 2738 arch = bfd_arch_powerpc;
35cec841 2739 bfd_default_set_arch_mach (&abfd, arch, 0);
7a78ae4e 2740 info.bfd_arch_info = bfd_get_arch_info (&abfd);
35cec841 2741 mach = info.bfd_arch_info->mach;
7a78ae4e
ND
2742 }
2743 tdep = xmalloc (sizeof (struct gdbarch_tdep));
2744 tdep->wordsize = wordsize;
5bf1c677
EZ
2745
2746 /* For e500 executables, the apuinfo section is of help here. Such
2747 section contains the identifier and revision number of each
2748 Application-specific Processing Unit that is present on the
2749 chip. The content of the section is determined by the assembler
2750 which looks at each instruction and determines which unit (and
2751 which version of it) can execute it. In our case we just look for
2752 the existance of the section. */
2753
2754 if (info.abfd)
2755 {
2756 sect = bfd_get_section_by_name (info.abfd, ".PPC.EMB.apuinfo");
2757 if (sect)
2758 {
2759 arch = info.bfd_arch_info->arch;
2760 mach = bfd_mach_ppc_e500;
2761 bfd_default_set_arch_mach (&abfd, arch, mach);
2762 info.bfd_arch_info = bfd_get_arch_info (&abfd);
2763 }
2764 }
2765
7a78ae4e
ND
2766 gdbarch = gdbarch_alloc (&info, tdep);
2767 power = arch == bfd_arch_rs6000;
2768
489461e2
EZ
2769 /* Initialize the number of real and pseudo registers in each variant. */
2770 init_variants ();
2771
64366f1c 2772 /* Choose variant. */
7a78ae4e
ND
2773 v = find_variant_by_arch (arch, mach);
2774 if (!v)
dd47e6fd
EZ
2775 return NULL;
2776
7a78ae4e
ND
2777 tdep->regs = v->regs;
2778
2188cbdd
EZ
2779 tdep->ppc_gp0_regnum = 0;
2780 tdep->ppc_gplast_regnum = 31;
2781 tdep->ppc_toc_regnum = 2;
2782 tdep->ppc_ps_regnum = 65;
2783 tdep->ppc_cr_regnum = 66;
2784 tdep->ppc_lr_regnum = 67;
2785 tdep->ppc_ctr_regnum = 68;
2786 tdep->ppc_xer_regnum = 69;
2787 if (v->mach == bfd_mach_ppc_601)
2788 tdep->ppc_mq_regnum = 124;
e3f36dbd 2789 else if (power)
2188cbdd 2790 tdep->ppc_mq_regnum = 70;
e3f36dbd
KB
2791 else
2792 tdep->ppc_mq_regnum = -1;
2793 tdep->ppc_fpscr_regnum = power ? 71 : 70;
2188cbdd 2794
c8001721
EZ
2795 set_gdbarch_pc_regnum (gdbarch, 64);
2796 set_gdbarch_sp_regnum (gdbarch, 1);
0ba6dca9 2797 set_gdbarch_deprecated_fp_regnum (gdbarch, 1);
96ff0de4
EZ
2798 set_gdbarch_deprecated_extract_return_value (gdbarch,
2799 rs6000_extract_return_value);
46d79c04 2800 set_gdbarch_deprecated_store_return_value (gdbarch, rs6000_store_return_value);
c8001721 2801
1fcc0bb8
EZ
2802 if (v->arch == bfd_arch_powerpc)
2803 switch (v->mach)
2804 {
2805 case bfd_mach_ppc:
2806 tdep->ppc_vr0_regnum = 71;
2807 tdep->ppc_vrsave_regnum = 104;
c8001721
EZ
2808 tdep->ppc_ev0_regnum = -1;
2809 tdep->ppc_ev31_regnum = -1;
1fcc0bb8
EZ
2810 break;
2811 case bfd_mach_ppc_7400:
2812 tdep->ppc_vr0_regnum = 119;
54c2a1e6 2813 tdep->ppc_vrsave_regnum = 152;
c8001721
EZ
2814 tdep->ppc_ev0_regnum = -1;
2815 tdep->ppc_ev31_regnum = -1;
2816 break;
2817 case bfd_mach_ppc_e500:
338ef23d
AC
2818 tdep->ppc_gp0_regnum = 41;
2819 tdep->ppc_gplast_regnum = tdep->ppc_gp0_regnum + 32 - 1;
c8001721
EZ
2820 tdep->ppc_toc_regnum = -1;
2821 tdep->ppc_ps_regnum = 1;
2822 tdep->ppc_cr_regnum = 2;
2823 tdep->ppc_lr_regnum = 3;
2824 tdep->ppc_ctr_regnum = 4;
2825 tdep->ppc_xer_regnum = 5;
2826 tdep->ppc_ev0_regnum = 7;
2827 tdep->ppc_ev31_regnum = 38;
2828 set_gdbarch_pc_regnum (gdbarch, 0);
338ef23d 2829 set_gdbarch_sp_regnum (gdbarch, tdep->ppc_gp0_regnum + 1);
0ba6dca9 2830 set_gdbarch_deprecated_fp_regnum (gdbarch, tdep->ppc_gp0_regnum + 1);
c8001721
EZ
2831 set_gdbarch_dwarf2_reg_to_regnum (gdbarch, e500_dwarf2_reg_to_regnum);
2832 set_gdbarch_pseudo_register_read (gdbarch, e500_pseudo_register_read);
2833 set_gdbarch_pseudo_register_write (gdbarch, e500_pseudo_register_write);
96ff0de4 2834 set_gdbarch_extract_return_value (gdbarch, e500_extract_return_value);
46d79c04 2835 set_gdbarch_deprecated_store_return_value (gdbarch, e500_store_return_value);
1fcc0bb8
EZ
2836 break;
2837 default:
2838 tdep->ppc_vr0_regnum = -1;
2839 tdep->ppc_vrsave_regnum = -1;
c8001721
EZ
2840 tdep->ppc_ev0_regnum = -1;
2841 tdep->ppc_ev31_regnum = -1;
1fcc0bb8
EZ
2842 break;
2843 }
2844
338ef23d
AC
2845 /* Sanity check on registers. */
2846 gdb_assert (strcmp (tdep->regs[tdep->ppc_gp0_regnum].name, "r0") == 0);
2847
a88376a3
KB
2848 /* Set lr_frame_offset. */
2849 if (wordsize == 8)
2850 tdep->lr_frame_offset = 16;
2851 else if (sysv_abi)
2852 tdep->lr_frame_offset = 4;
2853 else
2854 tdep->lr_frame_offset = 8;
2855
2856 /* Calculate byte offsets in raw register array. */
489461e2
EZ
2857 tdep->regoff = xmalloc (v->num_tot_regs * sizeof (int));
2858 for (i = off = 0; i < v->num_tot_regs; i++)
7a78ae4e
ND
2859 {
2860 tdep->regoff[i] = off;
2861 off += regsize (v->regs + i, wordsize);
c906108c
SS
2862 }
2863
56a6dfb9
KB
2864 /* Select instruction printer. */
2865 if (arch == power)
9364a0ef 2866 set_gdbarch_print_insn (gdbarch, print_insn_rs6000);
56a6dfb9 2867 else
9364a0ef 2868 set_gdbarch_print_insn (gdbarch, gdb_print_insn_powerpc);
7495d1dc 2869
7a78ae4e
ND
2870 set_gdbarch_read_pc (gdbarch, generic_target_read_pc);
2871 set_gdbarch_write_pc (gdbarch, generic_target_write_pc);
7a78ae4e 2872 set_gdbarch_read_sp (gdbarch, generic_target_read_sp);
6c0e89ed 2873 set_gdbarch_deprecated_dummy_write_sp (gdbarch, generic_target_write_sp);
7a78ae4e
ND
2874
2875 set_gdbarch_num_regs (gdbarch, v->nregs);
c8001721 2876 set_gdbarch_num_pseudo_regs (gdbarch, v->npregs);
7a78ae4e 2877 set_gdbarch_register_name (gdbarch, rs6000_register_name);
b1e29e33 2878 set_gdbarch_deprecated_register_size (gdbarch, wordsize);
7a78ae4e
ND
2879 set_gdbarch_register_bytes (gdbarch, off);
2880 set_gdbarch_register_byte (gdbarch, rs6000_register_byte);
2881 set_gdbarch_register_raw_size (gdbarch, rs6000_register_raw_size);
a0ed5532 2882 set_gdbarch_deprecated_max_register_raw_size (gdbarch, 16);
b2e75d78 2883 set_gdbarch_register_virtual_size (gdbarch, generic_register_size);
a0ed5532 2884 set_gdbarch_deprecated_max_register_virtual_size (gdbarch, 16);
7a78ae4e
ND
2885 set_gdbarch_register_virtual_type (gdbarch, rs6000_register_virtual_type);
2886
2887 set_gdbarch_ptr_bit (gdbarch, wordsize * TARGET_CHAR_BIT);
2888 set_gdbarch_short_bit (gdbarch, 2 * TARGET_CHAR_BIT);
2889 set_gdbarch_int_bit (gdbarch, 4 * TARGET_CHAR_BIT);
2890 set_gdbarch_long_bit (gdbarch, wordsize * TARGET_CHAR_BIT);
2891 set_gdbarch_long_long_bit (gdbarch, 8 * TARGET_CHAR_BIT);
2892 set_gdbarch_float_bit (gdbarch, 4 * TARGET_CHAR_BIT);
2893 set_gdbarch_double_bit (gdbarch, 8 * TARGET_CHAR_BIT);
ab9fe00e
KB
2894 if (sysv_abi)
2895 set_gdbarch_long_double_bit (gdbarch, 16 * TARGET_CHAR_BIT);
2896 else
2897 set_gdbarch_long_double_bit (gdbarch, 8 * TARGET_CHAR_BIT);
4e409299 2898 set_gdbarch_char_signed (gdbarch, 0);
7a78ae4e 2899
b1e29e33 2900 set_gdbarch_deprecated_fix_call_dummy (gdbarch, rs6000_fix_call_dummy);
11269d7e 2901 set_gdbarch_frame_align (gdbarch, rs6000_frame_align);
58223630 2902 set_gdbarch_save_dummy_frame_tos (gdbarch, generic_save_dummy_frame_tos);
28f617b3 2903 set_gdbarch_deprecated_push_return_address (gdbarch, ppc_push_return_address);
7a78ae4e 2904 set_gdbarch_believe_pcc_promotion (gdbarch, 1);
7a78ae4e
ND
2905
2906 set_gdbarch_register_convertible (gdbarch, rs6000_register_convertible);
2907 set_gdbarch_register_convert_to_virtual (gdbarch, rs6000_register_convert_to_virtual);
2908 set_gdbarch_register_convert_to_raw (gdbarch, rs6000_register_convert_to_raw);
2188cbdd 2909 set_gdbarch_stab_reg_to_regnum (gdbarch, rs6000_stab_reg_to_regnum);
2ea5f656
KB
2910 /* Note: kevinb/2002-04-12: I'm not convinced that rs6000_push_arguments()
2911 is correct for the SysV ABI when the wordsize is 8, but I'm also
2912 fairly certain that ppc_sysv_abi_push_arguments() will give even
2913 worse results since it only works for 32-bit code. So, for the moment,
2914 we're better off calling rs6000_push_arguments() since it works for
2915 64-bit code. At some point in the future, this matter needs to be
2916 revisited. */
2917 if (sysv_abi && wordsize == 4)
b81774d8 2918 set_gdbarch_deprecated_push_arguments (gdbarch, ppc_sysv_abi_push_arguments);
9aa1e687 2919 else
b81774d8 2920 set_gdbarch_deprecated_push_arguments (gdbarch, rs6000_push_arguments);
7a78ae4e 2921
4183d812 2922 set_gdbarch_deprecated_store_struct_return (gdbarch, rs6000_store_struct_return);
11269d7e 2923 set_gdbarch_extract_struct_value_address (gdbarch, rs6000_extract_struct_value_address);
749b82f6 2924 set_gdbarch_deprecated_pop_frame (gdbarch, rs6000_pop_frame);
7a78ae4e
ND
2925
2926 set_gdbarch_skip_prologue (gdbarch, rs6000_skip_prologue);
2927 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
2928 set_gdbarch_decr_pc_after_break (gdbarch, 0);
2929 set_gdbarch_function_start_offset (gdbarch, 0);
2930 set_gdbarch_breakpoint_from_pc (gdbarch, rs6000_breakpoint_from_pc);
2931
2932 /* Not sure on this. FIXMEmgo */
2933 set_gdbarch_frame_args_skip (gdbarch, 8);
2934
8e0662df 2935 if (sysv_abi)
7b112f9c
JT
2936 set_gdbarch_use_struct_convention (gdbarch,
2937 ppc_sysv_abi_use_struct_convention);
8e0662df 2938 else
7b112f9c
JT
2939 set_gdbarch_use_struct_convention (gdbarch,
2940 generic_use_struct_convention);
8e0662df 2941
7b112f9c
JT
2942 set_gdbarch_frameless_function_invocation (gdbarch,
2943 rs6000_frameless_function_invocation);
618ce49f 2944 set_gdbarch_deprecated_frame_chain (gdbarch, rs6000_frame_chain);
8bedc050 2945 set_gdbarch_deprecated_frame_saved_pc (gdbarch, rs6000_frame_saved_pc);
7b112f9c 2946
f30ee0bc 2947 set_gdbarch_deprecated_frame_init_saved_regs (gdbarch, rs6000_frame_init_saved_regs);
e9582e71 2948 set_gdbarch_deprecated_init_extra_frame_info (gdbarch, rs6000_init_extra_frame_info);
7b112f9c 2949
15813d3f
AC
2950 if (!sysv_abi)
2951 {
2952 /* Handle RS/6000 function pointers (which are really function
2953 descriptors). */
f517ea4e
PS
2954 set_gdbarch_convert_from_func_ptr_addr (gdbarch,
2955 rs6000_convert_from_func_ptr_addr);
9aa1e687 2956 }
7a78ae4e
ND
2957 set_gdbarch_frame_args_address (gdbarch, rs6000_frame_args_address);
2958 set_gdbarch_frame_locals_address (gdbarch, rs6000_frame_args_address);
6913c89a 2959 set_gdbarch_deprecated_saved_pc_after_call (gdbarch, rs6000_saved_pc_after_call);
7a78ae4e
ND
2960
2961 /* We can't tell how many args there are
2962 now that the C compiler delays popping them. */
2963 set_gdbarch_frame_num_args (gdbarch, frame_num_args_unknown);
2964
7b112f9c 2965 /* Hook in ABI-specific overrides, if they have been registered. */
4be87837 2966 gdbarch_init_osabi (info, gdbarch);
7b112f9c 2967
7a78ae4e 2968 return gdbarch;
c906108c
SS
2969}
2970
7b112f9c
JT
2971static void
2972rs6000_dump_tdep (struct gdbarch *current_gdbarch, struct ui_file *file)
2973{
2974 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
2975
2976 if (tdep == NULL)
2977 return;
2978
4be87837 2979 /* FIXME: Dump gdbarch_tdep. */
7b112f9c
JT
2980}
2981
1fcc0bb8
EZ
2982static struct cmd_list_element *info_powerpc_cmdlist = NULL;
2983
2984static void
2985rs6000_info_powerpc_command (char *args, int from_tty)
2986{
2987 help_list (info_powerpc_cmdlist, "info powerpc ", class_info, gdb_stdout);
2988}
2989
c906108c
SS
2990/* Initialization code. */
2991
2992void
fba45db2 2993_initialize_rs6000_tdep (void)
c906108c 2994{
7b112f9c
JT
2995 gdbarch_register (bfd_arch_rs6000, rs6000_gdbarch_init, rs6000_dump_tdep);
2996 gdbarch_register (bfd_arch_powerpc, rs6000_gdbarch_init, rs6000_dump_tdep);
1fcc0bb8
EZ
2997
2998 /* Add root prefix command for "info powerpc" commands */
2999 add_prefix_cmd ("powerpc", class_info, rs6000_info_powerpc_command,
3000 "Various POWERPC info specific commands.",
3001 &info_powerpc_cmdlist, "info powerpc ", 0, &infolist);
c906108c 3002}
This page took 0.536355 seconds and 4 git commands to generate.