Change field separator in gdbarch.sh
[deliverable/binutils-gdb.git] / gdb / rs6000-tdep.c
CommitLineData
c906108c 1/* Target-dependent code for GDB, the GNU debugger.
7aea86e6 2
61baf725 3 Copyright (C) 1986-2017 Free Software Foundation, Inc.
c906108c 4
c5aa993b 5 This file is part of GDB.
c906108c 6
c5aa993b
JM
7 This program is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
a9762ec7 9 the Free Software Foundation; either version 3 of the License, or
c5aa993b 10 (at your option) any later version.
c906108c 11
c5aa993b
JM
12 This program is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
c906108c 16
c5aa993b 17 You should have received a copy of the GNU General Public License
a9762ec7 18 along with this program. If not, see <http://www.gnu.org/licenses/>. */
c906108c
SS
19
20#include "defs.h"
21#include "frame.h"
22#include "inferior.h"
45741a9c 23#include "infrun.h"
c906108c
SS
24#include "symtab.h"
25#include "target.h"
26#include "gdbcore.h"
27#include "gdbcmd.h"
c906108c 28#include "objfiles.h"
7a78ae4e 29#include "arch-utils.h"
4e052eda 30#include "regcache.h"
d195bc9f 31#include "regset.h"
d16aafd8 32#include "doublest.h"
fd0407d6 33#include "value.h"
1fcc0bb8 34#include "parser-defs.h"
4be87837 35#include "osabi.h"
7d9b040b 36#include "infcall.h"
9f643768
JB
37#include "sim-regno.h"
38#include "gdb/sim-ppc.h"
6ced10dd 39#include "reggroups.h"
4fc771b8 40#include "dwarf2-frame.h"
7cc46491
DJ
41#include "target-descriptions.h"
42#include "user-regs.h"
b4cdae6f
WW
43#include "record-full.h"
44#include "auxv.h"
7a78ae4e 45
7a78ae4e 46#include "coff/internal.h" /* for libcoff.h */
2fccf04a 47#include "libcoff.h" /* for xcoff_data */
11ed25ac
KB
48#include "coff/xcoff.h"
49#include "libxcoff.h"
7a78ae4e 50
9aa1e687 51#include "elf-bfd.h"
55eddb0f 52#include "elf/ppc.h"
cd453cd0 53#include "elf/ppc64.h"
7a78ae4e 54
6ded7999 55#include "solib-svr4.h"
9aa1e687 56#include "ppc-tdep.h"
debb1f09 57#include "ppc-ravenscar-thread.h"
7a78ae4e 58
a89aa300 59#include "dis-asm.h"
338ef23d 60
61a65099
KB
61#include "trad-frame.h"
62#include "frame-unwind.h"
63#include "frame-base.h"
64
a67914de
MK
65#include "ax.h"
66#include "ax-gdb.h"
325fac50 67#include <algorithm>
a67914de 68
7cc46491 69#include "features/rs6000/powerpc-32.c"
7284e1be 70#include "features/rs6000/powerpc-altivec32.c"
604c2f83 71#include "features/rs6000/powerpc-vsx32.c"
7cc46491
DJ
72#include "features/rs6000/powerpc-403.c"
73#include "features/rs6000/powerpc-403gc.c"
4d09ffea 74#include "features/rs6000/powerpc-405.c"
7cc46491
DJ
75#include "features/rs6000/powerpc-505.c"
76#include "features/rs6000/powerpc-601.c"
77#include "features/rs6000/powerpc-602.c"
78#include "features/rs6000/powerpc-603.c"
79#include "features/rs6000/powerpc-604.c"
80#include "features/rs6000/powerpc-64.c"
7284e1be 81#include "features/rs6000/powerpc-altivec64.c"
604c2f83 82#include "features/rs6000/powerpc-vsx64.c"
7cc46491
DJ
83#include "features/rs6000/powerpc-7400.c"
84#include "features/rs6000/powerpc-750.c"
85#include "features/rs6000/powerpc-860.c"
86#include "features/rs6000/powerpc-e500.c"
87#include "features/rs6000/rs6000.c"
88
5a9e69ba
TJB
89/* Determine if regnum is an SPE pseudo-register. */
90#define IS_SPE_PSEUDOREG(tdep, regnum) ((tdep)->ppc_ev0_regnum >= 0 \
91 && (regnum) >= (tdep)->ppc_ev0_regnum \
92 && (regnum) < (tdep)->ppc_ev0_regnum + 32)
93
f949c649
TJB
94/* Determine if regnum is a decimal float pseudo-register. */
95#define IS_DFP_PSEUDOREG(tdep, regnum) ((tdep)->ppc_dl0_regnum >= 0 \
96 && (regnum) >= (tdep)->ppc_dl0_regnum \
97 && (regnum) < (tdep)->ppc_dl0_regnum + 16)
98
604c2f83
LM
99/* Determine if regnum is a POWER7 VSX register. */
100#define IS_VSX_PSEUDOREG(tdep, regnum) ((tdep)->ppc_vsr0_regnum >= 0 \
101 && (regnum) >= (tdep)->ppc_vsr0_regnum \
102 && (regnum) < (tdep)->ppc_vsr0_regnum + ppc_num_vsrs)
103
104/* Determine if regnum is a POWER7 Extended FP register. */
105#define IS_EFP_PSEUDOREG(tdep, regnum) ((tdep)->ppc_efpr0_regnum >= 0 \
106 && (regnum) >= (tdep)->ppc_efpr0_regnum \
d9492458 107 && (regnum) < (tdep)->ppc_efpr0_regnum + ppc_num_efprs)
604c2f83 108
65b48a81
PB
109/* Holds the current set of options to be passed to the disassembler. */
110static char *powerpc_disassembler_options;
111
55eddb0f
DJ
112/* The list of available "set powerpc ..." and "show powerpc ..."
113 commands. */
114static struct cmd_list_element *setpowerpccmdlist = NULL;
115static struct cmd_list_element *showpowerpccmdlist = NULL;
116
117static enum auto_boolean powerpc_soft_float_global = AUTO_BOOLEAN_AUTO;
118
119/* The vector ABI to use. Keep this in sync with powerpc_vector_abi. */
40478521 120static const char *const powerpc_vector_strings[] =
55eddb0f
DJ
121{
122 "auto",
123 "generic",
124 "altivec",
125 "spe",
126 NULL
127};
128
129/* A variable that can be configured by the user. */
130static enum powerpc_vector_abi powerpc_vector_abi_global = POWERPC_VEC_AUTO;
131static const char *powerpc_vector_abi_string = "auto";
132
0df8b418 133/* To be used by skip_prologue. */
7a78ae4e
ND
134
135struct rs6000_framedata
136 {
137 int offset; /* total size of frame --- the distance
138 by which we decrement sp to allocate
139 the frame */
140 int saved_gpr; /* smallest # of saved gpr */
46a9b8ed 141 unsigned int gpr_mask; /* Each bit is an individual saved GPR. */
7a78ae4e 142 int saved_fpr; /* smallest # of saved fpr */
6be8bc0c 143 int saved_vr; /* smallest # of saved vr */
96ff0de4 144 int saved_ev; /* smallest # of saved ev */
7a78ae4e 145 int alloca_reg; /* alloca register number (frame ptr) */
0df8b418
MS
146 char frameless; /* true if frameless functions. */
147 char nosavedpc; /* true if pc not saved. */
46a9b8ed 148 char used_bl; /* true if link register clobbered */
7a78ae4e
ND
149 int gpr_offset; /* offset of saved gprs from prev sp */
150 int fpr_offset; /* offset of saved fprs from prev sp */
6be8bc0c 151 int vr_offset; /* offset of saved vrs from prev sp */
96ff0de4 152 int ev_offset; /* offset of saved evs from prev sp */
7a78ae4e 153 int lr_offset; /* offset of saved lr */
46a9b8ed 154 int lr_register; /* register of saved lr, if trustworthy */
7a78ae4e 155 int cr_offset; /* offset of saved cr */
6be8bc0c 156 int vrsave_offset; /* offset of saved vrsave register */
7a78ae4e
ND
157 };
158
c906108c 159
604c2f83
LM
160/* Is REGNO a VSX register? Return 1 if so, 0 otherwise. */
161int
162vsx_register_p (struct gdbarch *gdbarch, int regno)
163{
164 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
165 if (tdep->ppc_vsr0_regnum < 0)
166 return 0;
167 else
168 return (regno >= tdep->ppc_vsr0_upper_regnum && regno
169 <= tdep->ppc_vsr0_upper_regnum + 31);
170}
171
64b84175
KB
172/* Is REGNO an AltiVec register? Return 1 if so, 0 otherwise. */
173int
be8626e0 174altivec_register_p (struct gdbarch *gdbarch, int regno)
64b84175 175{
be8626e0 176 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
64b84175
KB
177 if (tdep->ppc_vr0_regnum < 0 || tdep->ppc_vrsave_regnum < 0)
178 return 0;
179 else
180 return (regno >= tdep->ppc_vr0_regnum && regno <= tdep->ppc_vrsave_regnum);
181}
182
383f0f5b 183
867e2dc5
JB
184/* Return true if REGNO is an SPE register, false otherwise. */
185int
be8626e0 186spe_register_p (struct gdbarch *gdbarch, int regno)
867e2dc5 187{
be8626e0 188 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
867e2dc5
JB
189
190 /* Is it a reference to EV0 -- EV31, and do we have those? */
5a9e69ba 191 if (IS_SPE_PSEUDOREG (tdep, regno))
867e2dc5
JB
192 return 1;
193
6ced10dd
JB
194 /* Is it a reference to one of the raw upper GPR halves? */
195 if (tdep->ppc_ev0_upper_regnum >= 0
196 && tdep->ppc_ev0_upper_regnum <= regno
197 && regno < tdep->ppc_ev0_upper_regnum + ppc_num_gprs)
198 return 1;
199
867e2dc5
JB
200 /* Is it a reference to the 64-bit accumulator, and do we have that? */
201 if (tdep->ppc_acc_regnum >= 0
202 && tdep->ppc_acc_regnum == regno)
203 return 1;
204
205 /* Is it a reference to the SPE floating-point status and control register,
206 and do we have that? */
207 if (tdep->ppc_spefscr_regnum >= 0
208 && tdep->ppc_spefscr_regnum == regno)
209 return 1;
210
211 return 0;
212}
213
214
383f0f5b
JB
215/* Return non-zero if the architecture described by GDBARCH has
216 floating-point registers (f0 --- f31 and fpscr). */
0a613259
AC
217int
218ppc_floating_point_unit_p (struct gdbarch *gdbarch)
219{
383f0f5b
JB
220 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
221
222 return (tdep->ppc_fp0_regnum >= 0
223 && tdep->ppc_fpscr_regnum >= 0);
0a613259 224}
9f643768 225
604c2f83
LM
226/* Return non-zero if the architecture described by GDBARCH has
227 VSX registers (vsr0 --- vsr63). */
63807e1d 228static int
604c2f83
LM
229ppc_vsx_support_p (struct gdbarch *gdbarch)
230{
231 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
232
233 return tdep->ppc_vsr0_regnum >= 0;
234}
235
06caf7d2
CES
236/* Return non-zero if the architecture described by GDBARCH has
237 Altivec registers (vr0 --- vr31, vrsave and vscr). */
238int
239ppc_altivec_support_p (struct gdbarch *gdbarch)
240{
241 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
242
243 return (tdep->ppc_vr0_regnum >= 0
244 && tdep->ppc_vrsave_regnum >= 0);
245}
09991fa0
JB
246
247/* Check that TABLE[GDB_REGNO] is not already initialized, and then
248 set it to SIM_REGNO.
249
250 This is a helper function for init_sim_regno_table, constructing
251 the table mapping GDB register numbers to sim register numbers; we
252 initialize every element in that table to -1 before we start
253 filling it in. */
9f643768
JB
254static void
255set_sim_regno (int *table, int gdb_regno, int sim_regno)
256{
257 /* Make sure we don't try to assign any given GDB register a sim
258 register number more than once. */
259 gdb_assert (table[gdb_regno] == -1);
260 table[gdb_regno] = sim_regno;
261}
262
09991fa0
JB
263
264/* Initialize ARCH->tdep->sim_regno, the table mapping GDB register
265 numbers to simulator register numbers, based on the values placed
266 in the ARCH->tdep->ppc_foo_regnum members. */
9f643768
JB
267static void
268init_sim_regno_table (struct gdbarch *arch)
269{
270 struct gdbarch_tdep *tdep = gdbarch_tdep (arch);
7cc46491 271 int total_regs = gdbarch_num_regs (arch);
9f643768
JB
272 int *sim_regno = GDBARCH_OBSTACK_CALLOC (arch, total_regs, int);
273 int i;
7cc46491
DJ
274 static const char *const segment_regs[] = {
275 "sr0", "sr1", "sr2", "sr3", "sr4", "sr5", "sr6", "sr7",
276 "sr8", "sr9", "sr10", "sr11", "sr12", "sr13", "sr14", "sr15"
277 };
9f643768
JB
278
279 /* Presume that all registers not explicitly mentioned below are
280 unavailable from the sim. */
281 for (i = 0; i < total_regs; i++)
282 sim_regno[i] = -1;
283
284 /* General-purpose registers. */
285 for (i = 0; i < ppc_num_gprs; i++)
286 set_sim_regno (sim_regno, tdep->ppc_gp0_regnum + i, sim_ppc_r0_regnum + i);
287
288 /* Floating-point registers. */
289 if (tdep->ppc_fp0_regnum >= 0)
290 for (i = 0; i < ppc_num_fprs; i++)
291 set_sim_regno (sim_regno,
292 tdep->ppc_fp0_regnum + i,
293 sim_ppc_f0_regnum + i);
294 if (tdep->ppc_fpscr_regnum >= 0)
295 set_sim_regno (sim_regno, tdep->ppc_fpscr_regnum, sim_ppc_fpscr_regnum);
296
297 set_sim_regno (sim_regno, gdbarch_pc_regnum (arch), sim_ppc_pc_regnum);
298 set_sim_regno (sim_regno, tdep->ppc_ps_regnum, sim_ppc_ps_regnum);
299 set_sim_regno (sim_regno, tdep->ppc_cr_regnum, sim_ppc_cr_regnum);
300
301 /* Segment registers. */
7cc46491
DJ
302 for (i = 0; i < ppc_num_srs; i++)
303 {
304 int gdb_regno;
305
306 gdb_regno = user_reg_map_name_to_regnum (arch, segment_regs[i], -1);
307 if (gdb_regno >= 0)
308 set_sim_regno (sim_regno, gdb_regno, sim_ppc_sr0_regnum + i);
309 }
9f643768
JB
310
311 /* Altivec registers. */
312 if (tdep->ppc_vr0_regnum >= 0)
313 {
314 for (i = 0; i < ppc_num_vrs; i++)
315 set_sim_regno (sim_regno,
316 tdep->ppc_vr0_regnum + i,
317 sim_ppc_vr0_regnum + i);
318
319 /* FIXME: jimb/2004-07-15: when we have tdep->ppc_vscr_regnum,
320 we can treat this more like the other cases. */
321 set_sim_regno (sim_regno,
322 tdep->ppc_vr0_regnum + ppc_num_vrs,
323 sim_ppc_vscr_regnum);
324 }
325 /* vsave is a special-purpose register, so the code below handles it. */
326
327 /* SPE APU (E500) registers. */
6ced10dd
JB
328 if (tdep->ppc_ev0_upper_regnum >= 0)
329 for (i = 0; i < ppc_num_gprs; i++)
330 set_sim_regno (sim_regno,
331 tdep->ppc_ev0_upper_regnum + i,
332 sim_ppc_rh0_regnum + i);
9f643768
JB
333 if (tdep->ppc_acc_regnum >= 0)
334 set_sim_regno (sim_regno, tdep->ppc_acc_regnum, sim_ppc_acc_regnum);
335 /* spefscr is a special-purpose register, so the code below handles it. */
336
976102cd 337#ifdef WITH_PPC_SIM
9f643768
JB
338 /* Now handle all special-purpose registers. Verify that they
339 haven't mistakenly been assigned numbers by any of the above
7cc46491
DJ
340 code. */
341 for (i = 0; i < sim_ppc_num_sprs; i++)
342 {
343 const char *spr_name = sim_spr_register_name (i);
344 int gdb_regno = -1;
345
346 if (spr_name != NULL)
347 gdb_regno = user_reg_map_name_to_regnum (arch, spr_name, -1);
348
349 if (gdb_regno != -1)
350 set_sim_regno (sim_regno, gdb_regno, sim_ppc_spr0_regnum + i);
351 }
352#endif
9f643768
JB
353
354 /* Drop the initialized array into place. */
355 tdep->sim_regno = sim_regno;
356}
357
09991fa0
JB
358
359/* Given a GDB register number REG, return the corresponding SIM
360 register number. */
9f643768 361static int
e7faf938 362rs6000_register_sim_regno (struct gdbarch *gdbarch, int reg)
9f643768 363{
e7faf938 364 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
9f643768
JB
365 int sim_regno;
366
7cc46491 367 if (tdep->sim_regno == NULL)
e7faf938 368 init_sim_regno_table (gdbarch);
7cc46491 369
f57d151a 370 gdb_assert (0 <= reg
e7faf938
MD
371 && reg <= gdbarch_num_regs (gdbarch)
372 + gdbarch_num_pseudo_regs (gdbarch));
9f643768
JB
373 sim_regno = tdep->sim_regno[reg];
374
375 if (sim_regno >= 0)
376 return sim_regno;
377 else
378 return LEGACY_SIM_REGNO_IGNORE;
379}
380
d195bc9f
MK
381\f
382
383/* Register set support functions. */
384
f2db237a
AM
385/* REGS + OFFSET contains register REGNUM in a field REGSIZE wide.
386 Write the register to REGCACHE. */
387
7284e1be 388void
d195bc9f 389ppc_supply_reg (struct regcache *regcache, int regnum,
f2db237a 390 const gdb_byte *regs, size_t offset, int regsize)
d195bc9f
MK
391{
392 if (regnum != -1 && offset != -1)
f2db237a
AM
393 {
394 if (regsize > 4)
395 {
396 struct gdbarch *gdbarch = get_regcache_arch (regcache);
397 int gdb_regsize = register_size (gdbarch, regnum);
398 if (gdb_regsize < regsize
399 && gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
400 offset += regsize - gdb_regsize;
401 }
402 regcache_raw_supply (regcache, regnum, regs + offset);
403 }
d195bc9f
MK
404}
405
f2db237a
AM
406/* Read register REGNUM from REGCACHE and store to REGS + OFFSET
407 in a field REGSIZE wide. Zero pad as necessary. */
408
7284e1be 409void
d195bc9f 410ppc_collect_reg (const struct regcache *regcache, int regnum,
f2db237a 411 gdb_byte *regs, size_t offset, int regsize)
d195bc9f
MK
412{
413 if (regnum != -1 && offset != -1)
f2db237a
AM
414 {
415 if (regsize > 4)
416 {
417 struct gdbarch *gdbarch = get_regcache_arch (regcache);
418 int gdb_regsize = register_size (gdbarch, regnum);
419 if (gdb_regsize < regsize)
420 {
421 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
422 {
423 memset (regs + offset, 0, regsize - gdb_regsize);
424 offset += regsize - gdb_regsize;
425 }
426 else
427 memset (regs + offset + regsize - gdb_regsize, 0,
428 regsize - gdb_regsize);
429 }
430 }
431 regcache_raw_collect (regcache, regnum, regs + offset);
432 }
d195bc9f
MK
433}
434
f2db237a
AM
435static int
436ppc_greg_offset (struct gdbarch *gdbarch,
437 struct gdbarch_tdep *tdep,
438 const struct ppc_reg_offsets *offsets,
439 int regnum,
440 int *regsize)
441{
442 *regsize = offsets->gpr_size;
443 if (regnum >= tdep->ppc_gp0_regnum
444 && regnum < tdep->ppc_gp0_regnum + ppc_num_gprs)
445 return (offsets->r0_offset
446 + (regnum - tdep->ppc_gp0_regnum) * offsets->gpr_size);
447
448 if (regnum == gdbarch_pc_regnum (gdbarch))
449 return offsets->pc_offset;
450
451 if (regnum == tdep->ppc_ps_regnum)
452 return offsets->ps_offset;
453
454 if (regnum == tdep->ppc_lr_regnum)
455 return offsets->lr_offset;
456
457 if (regnum == tdep->ppc_ctr_regnum)
458 return offsets->ctr_offset;
459
460 *regsize = offsets->xr_size;
461 if (regnum == tdep->ppc_cr_regnum)
462 return offsets->cr_offset;
463
464 if (regnum == tdep->ppc_xer_regnum)
465 return offsets->xer_offset;
466
467 if (regnum == tdep->ppc_mq_regnum)
468 return offsets->mq_offset;
469
470 return -1;
471}
472
473static int
474ppc_fpreg_offset (struct gdbarch_tdep *tdep,
475 const struct ppc_reg_offsets *offsets,
476 int regnum)
477{
478 if (regnum >= tdep->ppc_fp0_regnum
479 && regnum < tdep->ppc_fp0_regnum + ppc_num_fprs)
480 return offsets->f0_offset + (regnum - tdep->ppc_fp0_regnum) * 8;
481
482 if (regnum == tdep->ppc_fpscr_regnum)
483 return offsets->fpscr_offset;
484
485 return -1;
486}
487
06caf7d2
CES
488static int
489ppc_vrreg_offset (struct gdbarch_tdep *tdep,
490 const struct ppc_reg_offsets *offsets,
491 int regnum)
492{
493 if (regnum >= tdep->ppc_vr0_regnum
494 && regnum < tdep->ppc_vr0_regnum + ppc_num_vrs)
495 return offsets->vr0_offset + (regnum - tdep->ppc_vr0_regnum) * 16;
496
497 if (regnum == tdep->ppc_vrsave_regnum - 1)
498 return offsets->vscr_offset;
499
500 if (regnum == tdep->ppc_vrsave_regnum)
501 return offsets->vrsave_offset;
502
503 return -1;
504}
505
d195bc9f
MK
506/* Supply register REGNUM in the general-purpose register set REGSET
507 from the buffer specified by GREGS and LEN to register cache
508 REGCACHE. If REGNUM is -1, do this for all registers in REGSET. */
509
510void
511ppc_supply_gregset (const struct regset *regset, struct regcache *regcache,
512 int regnum, const void *gregs, size_t len)
513{
514 struct gdbarch *gdbarch = get_regcache_arch (regcache);
515 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
19ba03f4
SM
516 const struct ppc_reg_offsets *offsets
517 = (const struct ppc_reg_offsets *) regset->regmap;
d195bc9f 518 size_t offset;
f2db237a 519 int regsize;
d195bc9f 520
f2db237a 521 if (regnum == -1)
d195bc9f 522 {
f2db237a
AM
523 int i;
524 int gpr_size = offsets->gpr_size;
525
526 for (i = tdep->ppc_gp0_regnum, offset = offsets->r0_offset;
527 i < tdep->ppc_gp0_regnum + ppc_num_gprs;
528 i++, offset += gpr_size)
19ba03f4
SM
529 ppc_supply_reg (regcache, i, (const gdb_byte *) gregs, offset,
530 gpr_size);
f2db237a
AM
531
532 ppc_supply_reg (regcache, gdbarch_pc_regnum (gdbarch),
19ba03f4 533 (const gdb_byte *) gregs, offsets->pc_offset, gpr_size);
f2db237a 534 ppc_supply_reg (regcache, tdep->ppc_ps_regnum,
19ba03f4 535 (const gdb_byte *) gregs, offsets->ps_offset, gpr_size);
f2db237a 536 ppc_supply_reg (regcache, tdep->ppc_lr_regnum,
19ba03f4 537 (const gdb_byte *) gregs, offsets->lr_offset, gpr_size);
f2db237a 538 ppc_supply_reg (regcache, tdep->ppc_ctr_regnum,
19ba03f4 539 (const gdb_byte *) gregs, offsets->ctr_offset, gpr_size);
f2db237a 540 ppc_supply_reg (regcache, tdep->ppc_cr_regnum,
19ba03f4
SM
541 (const gdb_byte *) gregs, offsets->cr_offset,
542 offsets->xr_size);
f2db237a 543 ppc_supply_reg (regcache, tdep->ppc_xer_regnum,
19ba03f4
SM
544 (const gdb_byte *) gregs, offsets->xer_offset,
545 offsets->xr_size);
f2db237a 546 ppc_supply_reg (regcache, tdep->ppc_mq_regnum,
19ba03f4
SM
547 (const gdb_byte *) gregs, offsets->mq_offset,
548 offsets->xr_size);
f2db237a 549 return;
d195bc9f
MK
550 }
551
f2db237a 552 offset = ppc_greg_offset (gdbarch, tdep, offsets, regnum, &regsize);
19ba03f4 553 ppc_supply_reg (regcache, regnum, (const gdb_byte *) gregs, offset, regsize);
d195bc9f
MK
554}
555
556/* Supply register REGNUM in the floating-point register set REGSET
557 from the buffer specified by FPREGS and LEN to register cache
558 REGCACHE. If REGNUM is -1, do this for all registers in REGSET. */
559
560void
561ppc_supply_fpregset (const struct regset *regset, struct regcache *regcache,
562 int regnum, const void *fpregs, size_t len)
563{
564 struct gdbarch *gdbarch = get_regcache_arch (regcache);
f2db237a
AM
565 struct gdbarch_tdep *tdep;
566 const struct ppc_reg_offsets *offsets;
d195bc9f 567 size_t offset;
d195bc9f 568
f2db237a
AM
569 if (!ppc_floating_point_unit_p (gdbarch))
570 return;
383f0f5b 571
f2db237a 572 tdep = gdbarch_tdep (gdbarch);
19ba03f4 573 offsets = (const struct ppc_reg_offsets *) regset->regmap;
f2db237a 574 if (regnum == -1)
d195bc9f 575 {
f2db237a
AM
576 int i;
577
578 for (i = tdep->ppc_fp0_regnum, offset = offsets->f0_offset;
579 i < tdep->ppc_fp0_regnum + ppc_num_fprs;
580 i++, offset += 8)
19ba03f4 581 ppc_supply_reg (regcache, i, (const gdb_byte *) fpregs, offset, 8);
f2db237a
AM
582
583 ppc_supply_reg (regcache, tdep->ppc_fpscr_regnum,
19ba03f4
SM
584 (const gdb_byte *) fpregs, offsets->fpscr_offset,
585 offsets->fpscr_size);
f2db237a 586 return;
d195bc9f
MK
587 }
588
f2db237a 589 offset = ppc_fpreg_offset (tdep, offsets, regnum);
19ba03f4 590 ppc_supply_reg (regcache, regnum, (const gdb_byte *) fpregs, offset,
f2db237a 591 regnum == tdep->ppc_fpscr_regnum ? offsets->fpscr_size : 8);
d195bc9f
MK
592}
593
604c2f83
LM
594/* Supply register REGNUM in the VSX register set REGSET
595 from the buffer specified by VSXREGS and LEN to register cache
596 REGCACHE. If REGNUM is -1, do this for all registers in REGSET. */
597
598void
599ppc_supply_vsxregset (const struct regset *regset, struct regcache *regcache,
600 int regnum, const void *vsxregs, size_t len)
601{
602 struct gdbarch *gdbarch = get_regcache_arch (regcache);
603 struct gdbarch_tdep *tdep;
604
605 if (!ppc_vsx_support_p (gdbarch))
606 return;
607
608 tdep = gdbarch_tdep (gdbarch);
609
610 if (regnum == -1)
611 {
612 int i;
613
614 for (i = tdep->ppc_vsr0_upper_regnum;
615 i < tdep->ppc_vsr0_upper_regnum + 32;
616 i++)
19ba03f4 617 ppc_supply_reg (regcache, i, (const gdb_byte *) vsxregs, 0, 8);
604c2f83
LM
618
619 return;
620 }
621 else
19ba03f4 622 ppc_supply_reg (regcache, regnum, (const gdb_byte *) vsxregs, 0, 8);
604c2f83
LM
623}
624
06caf7d2
CES
625/* Supply register REGNUM in the Altivec register set REGSET
626 from the buffer specified by VRREGS and LEN to register cache
627 REGCACHE. If REGNUM is -1, do this for all registers in REGSET. */
628
629void
630ppc_supply_vrregset (const struct regset *regset, struct regcache *regcache,
631 int regnum, const void *vrregs, size_t len)
632{
633 struct gdbarch *gdbarch = get_regcache_arch (regcache);
634 struct gdbarch_tdep *tdep;
635 const struct ppc_reg_offsets *offsets;
636 size_t offset;
637
638 if (!ppc_altivec_support_p (gdbarch))
639 return;
640
641 tdep = gdbarch_tdep (gdbarch);
19ba03f4 642 offsets = (const struct ppc_reg_offsets *) regset->regmap;
06caf7d2
CES
643 if (regnum == -1)
644 {
645 int i;
646
647 for (i = tdep->ppc_vr0_regnum, offset = offsets->vr0_offset;
648 i < tdep->ppc_vr0_regnum + ppc_num_vrs;
649 i++, offset += 16)
19ba03f4 650 ppc_supply_reg (regcache, i, (const gdb_byte *) vrregs, offset, 16);
06caf7d2
CES
651
652 ppc_supply_reg (regcache, (tdep->ppc_vrsave_regnum - 1),
19ba03f4 653 (const gdb_byte *) vrregs, offsets->vscr_offset, 4);
06caf7d2
CES
654
655 ppc_supply_reg (regcache, tdep->ppc_vrsave_regnum,
19ba03f4 656 (const gdb_byte *) vrregs, offsets->vrsave_offset, 4);
06caf7d2
CES
657 return;
658 }
659
660 offset = ppc_vrreg_offset (tdep, offsets, regnum);
661 if (regnum != tdep->ppc_vrsave_regnum
662 && regnum != tdep->ppc_vrsave_regnum - 1)
19ba03f4 663 ppc_supply_reg (regcache, regnum, (const gdb_byte *) vrregs, offset, 16);
06caf7d2
CES
664 else
665 ppc_supply_reg (regcache, regnum,
19ba03f4 666 (const gdb_byte *) vrregs, offset, 4);
06caf7d2
CES
667}
668
d195bc9f 669/* Collect register REGNUM in the general-purpose register set
f2db237a 670 REGSET from register cache REGCACHE into the buffer specified by
d195bc9f
MK
671 GREGS and LEN. If REGNUM is -1, do this for all registers in
672 REGSET. */
673
674void
675ppc_collect_gregset (const struct regset *regset,
676 const struct regcache *regcache,
677 int regnum, void *gregs, size_t len)
678{
679 struct gdbarch *gdbarch = get_regcache_arch (regcache);
680 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
19ba03f4
SM
681 const struct ppc_reg_offsets *offsets
682 = (const struct ppc_reg_offsets *) regset->regmap;
d195bc9f 683 size_t offset;
f2db237a 684 int regsize;
d195bc9f 685
f2db237a 686 if (regnum == -1)
d195bc9f 687 {
f2db237a
AM
688 int i;
689 int gpr_size = offsets->gpr_size;
690
691 for (i = tdep->ppc_gp0_regnum, offset = offsets->r0_offset;
692 i < tdep->ppc_gp0_regnum + ppc_num_gprs;
693 i++, offset += gpr_size)
19ba03f4 694 ppc_collect_reg (regcache, i, (gdb_byte *) gregs, offset, gpr_size);
f2db237a
AM
695
696 ppc_collect_reg (regcache, gdbarch_pc_regnum (gdbarch),
19ba03f4 697 (gdb_byte *) gregs, offsets->pc_offset, gpr_size);
f2db237a 698 ppc_collect_reg (regcache, tdep->ppc_ps_regnum,
19ba03f4 699 (gdb_byte *) gregs, offsets->ps_offset, gpr_size);
f2db237a 700 ppc_collect_reg (regcache, tdep->ppc_lr_regnum,
19ba03f4 701 (gdb_byte *) gregs, offsets->lr_offset, gpr_size);
f2db237a 702 ppc_collect_reg (regcache, tdep->ppc_ctr_regnum,
19ba03f4 703 (gdb_byte *) gregs, offsets->ctr_offset, gpr_size);
f2db237a 704 ppc_collect_reg (regcache, tdep->ppc_cr_regnum,
19ba03f4
SM
705 (gdb_byte *) gregs, offsets->cr_offset,
706 offsets->xr_size);
f2db237a 707 ppc_collect_reg (regcache, tdep->ppc_xer_regnum,
19ba03f4
SM
708 (gdb_byte *) gregs, offsets->xer_offset,
709 offsets->xr_size);
f2db237a 710 ppc_collect_reg (regcache, tdep->ppc_mq_regnum,
19ba03f4
SM
711 (gdb_byte *) gregs, offsets->mq_offset,
712 offsets->xr_size);
f2db237a 713 return;
d195bc9f
MK
714 }
715
f2db237a 716 offset = ppc_greg_offset (gdbarch, tdep, offsets, regnum, &regsize);
19ba03f4 717 ppc_collect_reg (regcache, regnum, (gdb_byte *) gregs, offset, regsize);
d195bc9f
MK
718}
719
720/* Collect register REGNUM in the floating-point register set
f2db237a 721 REGSET from register cache REGCACHE into the buffer specified by
d195bc9f
MK
722 FPREGS and LEN. If REGNUM is -1, do this for all registers in
723 REGSET. */
724
725void
726ppc_collect_fpregset (const struct regset *regset,
727 const struct regcache *regcache,
728 int regnum, void *fpregs, size_t len)
729{
730 struct gdbarch *gdbarch = get_regcache_arch (regcache);
f2db237a
AM
731 struct gdbarch_tdep *tdep;
732 const struct ppc_reg_offsets *offsets;
d195bc9f 733 size_t offset;
d195bc9f 734
f2db237a
AM
735 if (!ppc_floating_point_unit_p (gdbarch))
736 return;
383f0f5b 737
f2db237a 738 tdep = gdbarch_tdep (gdbarch);
19ba03f4 739 offsets = (const struct ppc_reg_offsets *) regset->regmap;
f2db237a 740 if (regnum == -1)
d195bc9f 741 {
f2db237a
AM
742 int i;
743
744 for (i = tdep->ppc_fp0_regnum, offset = offsets->f0_offset;
745 i < tdep->ppc_fp0_regnum + ppc_num_fprs;
746 i++, offset += 8)
19ba03f4 747 ppc_collect_reg (regcache, i, (gdb_byte *) fpregs, offset, 8);
f2db237a
AM
748
749 ppc_collect_reg (regcache, tdep->ppc_fpscr_regnum,
19ba03f4
SM
750 (gdb_byte *) fpregs, offsets->fpscr_offset,
751 offsets->fpscr_size);
f2db237a 752 return;
d195bc9f
MK
753 }
754
f2db237a 755 offset = ppc_fpreg_offset (tdep, offsets, regnum);
19ba03f4 756 ppc_collect_reg (regcache, regnum, (gdb_byte *) fpregs, offset,
f2db237a 757 regnum == tdep->ppc_fpscr_regnum ? offsets->fpscr_size : 8);
d195bc9f 758}
06caf7d2 759
604c2f83
LM
760/* Collect register REGNUM in the VSX register set
761 REGSET from register cache REGCACHE into the buffer specified by
762 VSXREGS and LEN. If REGNUM is -1, do this for all registers in
763 REGSET. */
764
765void
766ppc_collect_vsxregset (const struct regset *regset,
767 const struct regcache *regcache,
768 int regnum, void *vsxregs, size_t len)
769{
770 struct gdbarch *gdbarch = get_regcache_arch (regcache);
771 struct gdbarch_tdep *tdep;
772
773 if (!ppc_vsx_support_p (gdbarch))
774 return;
775
776 tdep = gdbarch_tdep (gdbarch);
777
778 if (regnum == -1)
779 {
780 int i;
781
782 for (i = tdep->ppc_vsr0_upper_regnum;
783 i < tdep->ppc_vsr0_upper_regnum + 32;
784 i++)
19ba03f4 785 ppc_collect_reg (regcache, i, (gdb_byte *) vsxregs, 0, 8);
604c2f83
LM
786
787 return;
788 }
789 else
19ba03f4 790 ppc_collect_reg (regcache, regnum, (gdb_byte *) vsxregs, 0, 8);
604c2f83
LM
791}
792
793
06caf7d2
CES
794/* Collect register REGNUM in the Altivec register set
795 REGSET from register cache REGCACHE into the buffer specified by
796 VRREGS and LEN. If REGNUM is -1, do this for all registers in
797 REGSET. */
798
799void
800ppc_collect_vrregset (const struct regset *regset,
801 const struct regcache *regcache,
802 int regnum, void *vrregs, size_t len)
803{
804 struct gdbarch *gdbarch = get_regcache_arch (regcache);
805 struct gdbarch_tdep *tdep;
806 const struct ppc_reg_offsets *offsets;
807 size_t offset;
808
809 if (!ppc_altivec_support_p (gdbarch))
810 return;
811
812 tdep = gdbarch_tdep (gdbarch);
19ba03f4 813 offsets = (const struct ppc_reg_offsets *) regset->regmap;
06caf7d2
CES
814 if (regnum == -1)
815 {
816 int i;
817
818 for (i = tdep->ppc_vr0_regnum, offset = offsets->vr0_offset;
819 i < tdep->ppc_vr0_regnum + ppc_num_vrs;
820 i++, offset += 16)
19ba03f4 821 ppc_collect_reg (regcache, i, (gdb_byte *) vrregs, offset, 16);
06caf7d2
CES
822
823 ppc_collect_reg (regcache, (tdep->ppc_vrsave_regnum - 1),
19ba03f4 824 (gdb_byte *) vrregs, offsets->vscr_offset, 4);
06caf7d2
CES
825
826 ppc_collect_reg (regcache, tdep->ppc_vrsave_regnum,
19ba03f4 827 (gdb_byte *) vrregs, offsets->vrsave_offset, 4);
06caf7d2
CES
828 return;
829 }
830
831 offset = ppc_vrreg_offset (tdep, offsets, regnum);
832 if (regnum != tdep->ppc_vrsave_regnum
833 && regnum != tdep->ppc_vrsave_regnum - 1)
19ba03f4 834 ppc_collect_reg (regcache, regnum, (gdb_byte *) vrregs, offset, 16);
06caf7d2
CES
835 else
836 ppc_collect_reg (regcache, regnum,
19ba03f4 837 (gdb_byte *) vrregs, offset, 4);
06caf7d2 838}
d195bc9f 839\f
0a613259 840
0d1243d9
PG
841static int
842insn_changes_sp_or_jumps (unsigned long insn)
843{
844 int opcode = (insn >> 26) & 0x03f;
845 int sd = (insn >> 21) & 0x01f;
846 int a = (insn >> 16) & 0x01f;
847 int subcode = (insn >> 1) & 0x3ff;
848
849 /* Changes the stack pointer. */
850
851 /* NOTE: There are many ways to change the value of a given register.
852 The ways below are those used when the register is R1, the SP,
853 in a funtion's epilogue. */
854
855 if (opcode == 31 && subcode == 444 && a == 1)
856 return 1; /* mr R1,Rn */
857 if (opcode == 14 && sd == 1)
858 return 1; /* addi R1,Rn,simm */
859 if (opcode == 58 && sd == 1)
860 return 1; /* ld R1,ds(Rn) */
861
862 /* Transfers control. */
863
864 if (opcode == 18)
865 return 1; /* b */
866 if (opcode == 16)
867 return 1; /* bc */
868 if (opcode == 19 && subcode == 16)
869 return 1; /* bclr */
870 if (opcode == 19 && subcode == 528)
871 return 1; /* bcctr */
872
873 return 0;
874}
875
876/* Return true if we are in the function's epilogue, i.e. after the
877 instruction that destroyed the function's stack frame.
878
879 1) scan forward from the point of execution:
880 a) If you find an instruction that modifies the stack pointer
881 or transfers control (except a return), execution is not in
882 an epilogue, return.
883 b) Stop scanning if you find a return instruction or reach the
884 end of the function or reach the hard limit for the size of
885 an epilogue.
886 2) scan backward from the point of execution:
887 a) If you find an instruction that modifies the stack pointer,
888 execution *is* in an epilogue, return.
889 b) Stop scanning if you reach an instruction that transfers
890 control or the beginning of the function or reach the hard
891 limit for the size of an epilogue. */
892
893static int
2608dbf8
WW
894rs6000_in_function_epilogue_frame_p (struct frame_info *curfrm,
895 struct gdbarch *gdbarch, CORE_ADDR pc)
0d1243d9 896{
46a9b8ed 897 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
e17a4113 898 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
0d1243d9
PG
899 bfd_byte insn_buf[PPC_INSN_SIZE];
900 CORE_ADDR scan_pc, func_start, func_end, epilogue_start, epilogue_end;
901 unsigned long insn;
0d1243d9
PG
902
903 /* Find the search limits based on function boundaries and hard limit. */
904
905 if (!find_pc_partial_function (pc, NULL, &func_start, &func_end))
906 return 0;
907
908 epilogue_start = pc - PPC_MAX_EPILOGUE_INSTRUCTIONS * PPC_INSN_SIZE;
909 if (epilogue_start < func_start) epilogue_start = func_start;
910
911 epilogue_end = pc + PPC_MAX_EPILOGUE_INSTRUCTIONS * PPC_INSN_SIZE;
912 if (epilogue_end > func_end) epilogue_end = func_end;
913
0d1243d9
PG
914 /* Scan forward until next 'blr'. */
915
916 for (scan_pc = pc; scan_pc < epilogue_end; scan_pc += PPC_INSN_SIZE)
917 {
918 if (!safe_frame_unwind_memory (curfrm, scan_pc, insn_buf, PPC_INSN_SIZE))
919 return 0;
e17a4113 920 insn = extract_unsigned_integer (insn_buf, PPC_INSN_SIZE, byte_order);
0d1243d9
PG
921 if (insn == 0x4e800020)
922 break;
46a9b8ed
DJ
923 /* Assume a bctr is a tail call unless it points strictly within
924 this function. */
925 if (insn == 0x4e800420)
926 {
927 CORE_ADDR ctr = get_frame_register_unsigned (curfrm,
928 tdep->ppc_ctr_regnum);
929 if (ctr > func_start && ctr < func_end)
930 return 0;
931 else
932 break;
933 }
0d1243d9
PG
934 if (insn_changes_sp_or_jumps (insn))
935 return 0;
936 }
937
938 /* Scan backward until adjustment to stack pointer (R1). */
939
940 for (scan_pc = pc - PPC_INSN_SIZE;
941 scan_pc >= epilogue_start;
942 scan_pc -= PPC_INSN_SIZE)
943 {
944 if (!safe_frame_unwind_memory (curfrm, scan_pc, insn_buf, PPC_INSN_SIZE))
945 return 0;
e17a4113 946 insn = extract_unsigned_integer (insn_buf, PPC_INSN_SIZE, byte_order);
0d1243d9
PG
947 if (insn_changes_sp_or_jumps (insn))
948 return 1;
949 }
950
951 return 0;
952}
953
c9cf6e20 954/* Implement the stack_frame_destroyed_p gdbarch method. */
2608dbf8
WW
955
956static int
c9cf6e20 957rs6000_stack_frame_destroyed_p (struct gdbarch *gdbarch, CORE_ADDR pc)
2608dbf8
WW
958{
959 return rs6000_in_function_epilogue_frame_p (get_current_frame (),
960 gdbarch, pc);
961}
962
143985b7 963/* Get the ith function argument for the current function. */
b9362cc7 964static CORE_ADDR
143985b7
AF
965rs6000_fetch_pointer_argument (struct frame_info *frame, int argi,
966 struct type *type)
967{
50fd1280 968 return get_frame_register_unsigned (frame, 3 + argi);
143985b7
AF
969}
970
c906108c
SS
971/* Sequence of bytes for breakpoint instruction. */
972
04180708
YQ
973constexpr gdb_byte big_breakpoint[] = { 0x7d, 0x82, 0x10, 0x08 };
974constexpr gdb_byte little_breakpoint[] = { 0x08, 0x10, 0x82, 0x7d };
d19280ad 975
04180708
YQ
976typedef BP_MANIPULATION_ENDIAN (little_breakpoint, big_breakpoint)
977 rs6000_breakpoint;
c906108c 978
f74c6cad
LM
979/* Instruction masks for displaced stepping. */
980#define BRANCH_MASK 0xfc000000
981#define BP_MASK 0xFC0007FE
982#define B_INSN 0x48000000
983#define BC_INSN 0x40000000
984#define BXL_INSN 0x4c000000
985#define BP_INSN 0x7C000008
986
7f03bd92
PA
987/* Instruction masks used during single-stepping of atomic
988 sequences. */
2039d74e 989#define LOAD_AND_RESERVE_MASK 0xfc0007fe
7f03bd92
PA
990#define LWARX_INSTRUCTION 0x7c000028
991#define LDARX_INSTRUCTION 0x7c0000A8
2039d74e
EBM
992#define LBARX_INSTRUCTION 0x7c000068
993#define LHARX_INSTRUCTION 0x7c0000e8
994#define LQARX_INSTRUCTION 0x7c000228
995#define STORE_CONDITIONAL_MASK 0xfc0007ff
7f03bd92
PA
996#define STWCX_INSTRUCTION 0x7c00012d
997#define STDCX_INSTRUCTION 0x7c0001ad
2039d74e
EBM
998#define STBCX_INSTRUCTION 0x7c00056d
999#define STHCX_INSTRUCTION 0x7c0005ad
1000#define STQCX_INSTRUCTION 0x7c00016d
1001
1002/* Check if insn is one of the Load And Reserve instructions used for atomic
1003 sequences. */
1004#define IS_LOAD_AND_RESERVE_INSN(insn) ((insn & LOAD_AND_RESERVE_MASK) == LWARX_INSTRUCTION \
1005 || (insn & LOAD_AND_RESERVE_MASK) == LDARX_INSTRUCTION \
1006 || (insn & LOAD_AND_RESERVE_MASK) == LBARX_INSTRUCTION \
1007 || (insn & LOAD_AND_RESERVE_MASK) == LHARX_INSTRUCTION \
1008 || (insn & LOAD_AND_RESERVE_MASK) == LQARX_INSTRUCTION)
1009/* Check if insn is one of the Store Conditional instructions used for atomic
1010 sequences. */
1011#define IS_STORE_CONDITIONAL_INSN(insn) ((insn & STORE_CONDITIONAL_MASK) == STWCX_INSTRUCTION \
1012 || (insn & STORE_CONDITIONAL_MASK) == STDCX_INSTRUCTION \
1013 || (insn & STORE_CONDITIONAL_MASK) == STBCX_INSTRUCTION \
1014 || (insn & STORE_CONDITIONAL_MASK) == STHCX_INSTRUCTION \
1015 || (insn & STORE_CONDITIONAL_MASK) == STQCX_INSTRUCTION)
7f03bd92
PA
1016
1017/* We can't displaced step atomic sequences. Otherwise this is just
1018 like simple_displaced_step_copy_insn. */
1019
1020static struct displaced_step_closure *
1021ppc_displaced_step_copy_insn (struct gdbarch *gdbarch,
1022 CORE_ADDR from, CORE_ADDR to,
1023 struct regcache *regs)
1024{
1025 size_t len = gdbarch_max_insn_length (gdbarch);
224c3ddb 1026 gdb_byte *buf = (gdb_byte *) xmalloc (len);
7f03bd92
PA
1027 struct cleanup *old_chain = make_cleanup (xfree, buf);
1028 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
1029 int insn;
1030
1031 read_memory (from, buf, len);
1032
1033 insn = extract_signed_integer (buf, PPC_INSN_SIZE, byte_order);
1034
2039d74e
EBM
1035 /* Assume all atomic sequences start with a Load and Reserve instruction. */
1036 if (IS_LOAD_AND_RESERVE_INSN (insn))
7f03bd92
PA
1037 {
1038 if (debug_displaced)
1039 {
1040 fprintf_unfiltered (gdb_stdlog,
1041 "displaced: can't displaced step "
1042 "atomic sequence at %s\n",
1043 paddress (gdbarch, from));
1044 }
1045 do_cleanups (old_chain);
1046 return NULL;
1047 }
1048
1049 write_memory (to, buf, len);
1050
1051 if (debug_displaced)
1052 {
1053 fprintf_unfiltered (gdb_stdlog, "displaced: copy %s->%s: ",
1054 paddress (gdbarch, from), paddress (gdbarch, to));
1055 displaced_step_dump_bytes (gdb_stdlog, buf, len);
1056 }
1057
1058 discard_cleanups (old_chain);
1059 return (struct displaced_step_closure *) buf;
1060}
1061
f74c6cad
LM
1062/* Fix up the state of registers and memory after having single-stepped
1063 a displaced instruction. */
63807e1d 1064static void
f74c6cad 1065ppc_displaced_step_fixup (struct gdbarch *gdbarch,
63807e1d
PA
1066 struct displaced_step_closure *closure,
1067 CORE_ADDR from, CORE_ADDR to,
1068 struct regcache *regs)
f74c6cad 1069{
e17a4113 1070 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
7f03bd92 1071 /* Our closure is a copy of the instruction. */
f74c6cad 1072 ULONGEST insn = extract_unsigned_integer ((gdb_byte *) closure,
e17a4113 1073 PPC_INSN_SIZE, byte_order);
f74c6cad
LM
1074 ULONGEST opcode = 0;
1075 /* Offset for non PC-relative instructions. */
1076 LONGEST offset = PPC_INSN_SIZE;
1077
1078 opcode = insn & BRANCH_MASK;
1079
1080 if (debug_displaced)
1081 fprintf_unfiltered (gdb_stdlog,
5af949e3
UW
1082 "displaced: (ppc) fixup (%s, %s)\n",
1083 paddress (gdbarch, from), paddress (gdbarch, to));
f74c6cad
LM
1084
1085
1086 /* Handle PC-relative branch instructions. */
1087 if (opcode == B_INSN || opcode == BC_INSN || opcode == BXL_INSN)
1088 {
a4fafde3 1089 ULONGEST current_pc;
f74c6cad
LM
1090
1091 /* Read the current PC value after the instruction has been executed
1092 in a displaced location. Calculate the offset to be applied to the
1093 original PC value before the displaced stepping. */
1094 regcache_cooked_read_unsigned (regs, gdbarch_pc_regnum (gdbarch),
1095 &current_pc);
1096 offset = current_pc - to;
1097
1098 if (opcode != BXL_INSN)
1099 {
1100 /* Check for AA bit indicating whether this is an absolute
1101 addressing or PC-relative (1: absolute, 0: relative). */
1102 if (!(insn & 0x2))
1103 {
1104 /* PC-relative addressing is being used in the branch. */
1105 if (debug_displaced)
1106 fprintf_unfiltered
1107 (gdb_stdlog,
5af949e3
UW
1108 "displaced: (ppc) branch instruction: %s\n"
1109 "displaced: (ppc) adjusted PC from %s to %s\n",
1110 paddress (gdbarch, insn), paddress (gdbarch, current_pc),
1111 paddress (gdbarch, from + offset));
f74c6cad 1112
0df8b418
MS
1113 regcache_cooked_write_unsigned (regs,
1114 gdbarch_pc_regnum (gdbarch),
f74c6cad
LM
1115 from + offset);
1116 }
1117 }
1118 else
1119 {
1120 /* If we're here, it means we have a branch to LR or CTR. If the
1121 branch was taken, the offset is probably greater than 4 (the next
1122 instruction), so it's safe to assume that an offset of 4 means we
1123 did not take the branch. */
1124 if (offset == PPC_INSN_SIZE)
1125 regcache_cooked_write_unsigned (regs, gdbarch_pc_regnum (gdbarch),
1126 from + PPC_INSN_SIZE);
1127 }
1128
1129 /* Check for LK bit indicating whether we should set the link
1130 register to point to the next instruction
1131 (1: Set, 0: Don't set). */
1132 if (insn & 0x1)
1133 {
1134 /* Link register needs to be set to the next instruction's PC. */
1135 regcache_cooked_write_unsigned (regs,
1136 gdbarch_tdep (gdbarch)->ppc_lr_regnum,
1137 from + PPC_INSN_SIZE);
1138 if (debug_displaced)
1139 fprintf_unfiltered (gdb_stdlog,
5af949e3
UW
1140 "displaced: (ppc) adjusted LR to %s\n",
1141 paddress (gdbarch, from + PPC_INSN_SIZE));
f74c6cad
LM
1142
1143 }
1144 }
1145 /* Check for breakpoints in the inferior. If we've found one, place the PC
1146 right at the breakpoint instruction. */
1147 else if ((insn & BP_MASK) == BP_INSN)
1148 regcache_cooked_write_unsigned (regs, gdbarch_pc_regnum (gdbarch), from);
1149 else
1150 /* Handle any other instructions that do not fit in the categories above. */
1151 regcache_cooked_write_unsigned (regs, gdbarch_pc_regnum (gdbarch),
1152 from + offset);
1153}
c906108c 1154
99e40580
UW
1155/* Always use hardware single-stepping to execute the
1156 displaced instruction. */
1157static int
1158ppc_displaced_step_hw_singlestep (struct gdbarch *gdbarch,
1159 struct displaced_step_closure *closure)
1160{
1161 return 1;
1162}
1163
2039d74e
EBM
1164/* Checks for an atomic sequence of instructions beginning with a
1165 Load And Reserve instruction and ending with a Store Conditional
1166 instruction. If such a sequence is found, attempt to step through it.
1167 A breakpoint is placed at the end of the sequence. */
93f9a11f 1168VEC (CORE_ADDR) *
f5ea389a 1169ppc_deal_with_atomic_sequence (struct regcache *regcache)
ce5eab59 1170{
41e26ad3 1171 struct gdbarch *gdbarch = get_regcache_arch (regcache);
e17a4113 1172 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
41e26ad3 1173 CORE_ADDR pc = regcache_read_pc (regcache);
ce5eab59
UW
1174 CORE_ADDR breaks[2] = {-1, -1};
1175 CORE_ADDR loc = pc;
24d45690 1176 CORE_ADDR closing_insn; /* Instruction that closes the atomic sequence. */
e17a4113 1177 int insn = read_memory_integer (loc, PPC_INSN_SIZE, byte_order);
ce5eab59
UW
1178 int insn_count;
1179 int index;
1180 int last_breakpoint = 0; /* Defaults to 0 (no breakpoints placed). */
1181 const int atomic_sequence_length = 16; /* Instruction sequence length. */
ce5eab59 1182 int bc_insn_count = 0; /* Conditional branch instruction count. */
93f9a11f 1183 VEC (CORE_ADDR) *next_pcs = NULL;
ce5eab59 1184
2039d74e
EBM
1185 /* Assume all atomic sequences start with a Load And Reserve instruction. */
1186 if (!IS_LOAD_AND_RESERVE_INSN (insn))
93f9a11f 1187 return NULL;
ce5eab59
UW
1188
1189 /* Assume that no atomic sequence is longer than "atomic_sequence_length"
1190 instructions. */
1191 for (insn_count = 0; insn_count < atomic_sequence_length; ++insn_count)
1192 {
1193 loc += PPC_INSN_SIZE;
e17a4113 1194 insn = read_memory_integer (loc, PPC_INSN_SIZE, byte_order);
ce5eab59
UW
1195
1196 /* Assume that there is at most one conditional branch in the atomic
1197 sequence. If a conditional branch is found, put a breakpoint in
1198 its destination address. */
f74c6cad 1199 if ((insn & BRANCH_MASK) == BC_INSN)
ce5eab59 1200 {
a3769e0c
AM
1201 int immediate = ((insn & 0xfffc) ^ 0x8000) - 0x8000;
1202 int absolute = insn & 2;
4a7622d1 1203
ce5eab59
UW
1204 if (bc_insn_count >= 1)
1205 return 0; /* More than one conditional branch found, fallback
1206 to the standard single-step code. */
4a7622d1
UW
1207
1208 if (absolute)
1209 breaks[1] = immediate;
1210 else
a3769e0c 1211 breaks[1] = loc + immediate;
4a7622d1
UW
1212
1213 bc_insn_count++;
1214 last_breakpoint++;
ce5eab59
UW
1215 }
1216
2039d74e 1217 if (IS_STORE_CONDITIONAL_INSN (insn))
ce5eab59
UW
1218 break;
1219 }
1220
2039d74e
EBM
1221 /* Assume that the atomic sequence ends with a Store Conditional
1222 instruction. */
1223 if (!IS_STORE_CONDITIONAL_INSN (insn))
93f9a11f 1224 return NULL;
ce5eab59 1225
24d45690 1226 closing_insn = loc;
ce5eab59 1227 loc += PPC_INSN_SIZE;
e17a4113 1228 insn = read_memory_integer (loc, PPC_INSN_SIZE, byte_order);
ce5eab59
UW
1229
1230 /* Insert a breakpoint right after the end of the atomic sequence. */
1231 breaks[0] = loc;
1232
24d45690 1233 /* Check for duplicated breakpoints. Check also for a breakpoint
a3769e0c
AM
1234 placed (branch instruction's destination) anywhere in sequence. */
1235 if (last_breakpoint
1236 && (breaks[1] == breaks[0]
1237 || (breaks[1] >= pc && breaks[1] <= closing_insn)))
ce5eab59
UW
1238 last_breakpoint = 0;
1239
ce5eab59 1240 for (index = 0; index <= last_breakpoint; index++)
93f9a11f 1241 VEC_safe_push (CORE_ADDR, next_pcs, breaks[index]);
ce5eab59 1242
93f9a11f 1243 return next_pcs;
ce5eab59
UW
1244}
1245
c906108c 1246
c906108c
SS
1247#define SIGNED_SHORT(x) \
1248 ((sizeof (short) == 2) \
1249 ? ((int)(short)(x)) \
1250 : ((int)((((x) & 0xffff) ^ 0x8000) - 0x8000)))
1251
1252#define GET_SRC_REG(x) (((x) >> 21) & 0x1f)
1253
55d05f3b
KB
1254/* Limit the number of skipped non-prologue instructions, as the examining
1255 of the prologue is expensive. */
1256static int max_skip_non_prologue_insns = 10;
1257
773df3e5
JB
1258/* Return nonzero if the given instruction OP can be part of the prologue
1259 of a function and saves a parameter on the stack. FRAMEP should be
1260 set if one of the previous instructions in the function has set the
1261 Frame Pointer. */
1262
1263static int
1264store_param_on_stack_p (unsigned long op, int framep, int *r0_contains_arg)
1265{
1266 /* Move parameters from argument registers to temporary register. */
1267 if ((op & 0xfc0007fe) == 0x7c000378) /* mr(.) Rx,Ry */
1268 {
1269 /* Rx must be scratch register r0. */
1270 const int rx_regno = (op >> 16) & 31;
1271 /* Ry: Only r3 - r10 are used for parameter passing. */
1272 const int ry_regno = GET_SRC_REG (op);
1273
1274 if (rx_regno == 0 && ry_regno >= 3 && ry_regno <= 10)
1275 {
1276 *r0_contains_arg = 1;
1277 return 1;
1278 }
1279 else
1280 return 0;
1281 }
1282
1283 /* Save a General Purpose Register on stack. */
1284
1285 if ((op & 0xfc1f0003) == 0xf8010000 || /* std Rx,NUM(r1) */
1286 (op & 0xfc1f0000) == 0xd8010000) /* stfd Rx,NUM(r1) */
1287 {
1288 /* Rx: Only r3 - r10 are used for parameter passing. */
1289 const int rx_regno = GET_SRC_REG (op);
1290
1291 return (rx_regno >= 3 && rx_regno <= 10);
1292 }
1293
1294 /* Save a General Purpose Register on stack via the Frame Pointer. */
1295
1296 if (framep &&
1297 ((op & 0xfc1f0000) == 0x901f0000 || /* st rx,NUM(r31) */
1298 (op & 0xfc1f0000) == 0x981f0000 || /* stb Rx,NUM(r31) */
1299 (op & 0xfc1f0000) == 0xd81f0000)) /* stfd Rx,NUM(r31) */
1300 {
1301 /* Rx: Usually, only r3 - r10 are used for parameter passing.
1302 However, the compiler sometimes uses r0 to hold an argument. */
1303 const int rx_regno = GET_SRC_REG (op);
1304
1305 return ((rx_regno >= 3 && rx_regno <= 10)
1306 || (rx_regno == 0 && *r0_contains_arg));
1307 }
1308
1309 if ((op & 0xfc1f0000) == 0xfc010000) /* frsp, fp?,NUM(r1) */
1310 {
1311 /* Only f2 - f8 are used for parameter passing. */
1312 const int src_regno = GET_SRC_REG (op);
1313
1314 return (src_regno >= 2 && src_regno <= 8);
1315 }
1316
1317 if (framep && ((op & 0xfc1f0000) == 0xfc1f0000)) /* frsp, fp?,NUM(r31) */
1318 {
1319 /* Only f2 - f8 are used for parameter passing. */
1320 const int src_regno = GET_SRC_REG (op);
1321
1322 return (src_regno >= 2 && src_regno <= 8);
1323 }
1324
1325 /* Not an insn that saves a parameter on stack. */
1326 return 0;
1327}
55d05f3b 1328
3c77c82a
DJ
1329/* Assuming that INSN is a "bl" instruction located at PC, return
1330 nonzero if the destination of the branch is a "blrl" instruction.
1331
1332 This sequence is sometimes found in certain function prologues.
1333 It allows the function to load the LR register with a value that
1334 they can use to access PIC data using PC-relative offsets. */
1335
1336static int
e17a4113 1337bl_to_blrl_insn_p (CORE_ADDR pc, int insn, enum bfd_endian byte_order)
3c77c82a 1338{
0b1b3e42
UW
1339 CORE_ADDR dest;
1340 int immediate;
1341 int absolute;
3c77c82a
DJ
1342 int dest_insn;
1343
0b1b3e42
UW
1344 absolute = (int) ((insn >> 1) & 1);
1345 immediate = ((insn & ~3) << 6) >> 6;
1346 if (absolute)
1347 dest = immediate;
1348 else
1349 dest = pc + immediate;
1350
e17a4113 1351 dest_insn = read_memory_integer (dest, 4, byte_order);
3c77c82a
DJ
1352 if ((dest_insn & 0xfc00ffff) == 0x4c000021) /* blrl */
1353 return 1;
1354
1355 return 0;
1356}
1357
0df8b418 1358/* Masks for decoding a branch-and-link (bl) instruction.
8ab3d180
KB
1359
1360 BL_MASK and BL_INSTRUCTION are used in combination with each other.
1361 The former is anded with the opcode in question; if the result of
1362 this masking operation is equal to BL_INSTRUCTION, then the opcode in
1363 question is a ``bl'' instruction.
1364
1365 BL_DISPLACMENT_MASK is anded with the opcode in order to extract
1366 the branch displacement. */
1367
1368#define BL_MASK 0xfc000001
1369#define BL_INSTRUCTION 0x48000001
1370#define BL_DISPLACEMENT_MASK 0x03fffffc
1371
de9f48f0 1372static unsigned long
e17a4113 1373rs6000_fetch_instruction (struct gdbarch *gdbarch, const CORE_ADDR pc)
de9f48f0 1374{
e17a4113 1375 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
de9f48f0
JG
1376 gdb_byte buf[4];
1377 unsigned long op;
1378
1379 /* Fetch the instruction and convert it to an integer. */
1380 if (target_read_memory (pc, buf, 4))
1381 return 0;
e17a4113 1382 op = extract_unsigned_integer (buf, 4, byte_order);
de9f48f0
JG
1383
1384 return op;
1385}
1386
1387/* GCC generates several well-known sequences of instructions at the begining
1388 of each function prologue when compiling with -fstack-check. If one of
1389 such sequences starts at START_PC, then return the address of the
1390 instruction immediately past this sequence. Otherwise, return START_PC. */
1391
1392static CORE_ADDR
e17a4113 1393rs6000_skip_stack_check (struct gdbarch *gdbarch, const CORE_ADDR start_pc)
de9f48f0
JG
1394{
1395 CORE_ADDR pc = start_pc;
e17a4113 1396 unsigned long op = rs6000_fetch_instruction (gdbarch, pc);
de9f48f0
JG
1397
1398 /* First possible sequence: A small number of probes.
1399 stw 0, -<some immediate>(1)
0df8b418 1400 [repeat this instruction any (small) number of times]. */
de9f48f0
JG
1401
1402 if ((op & 0xffff0000) == 0x90010000)
1403 {
1404 while ((op & 0xffff0000) == 0x90010000)
1405 {
1406 pc = pc + 4;
e17a4113 1407 op = rs6000_fetch_instruction (gdbarch, pc);
de9f48f0
JG
1408 }
1409 return pc;
1410 }
1411
1412 /* Second sequence: A probing loop.
1413 addi 12,1,-<some immediate>
1414 lis 0,-<some immediate>
1415 [possibly ori 0,0,<some immediate>]
1416 add 0,12,0
1417 cmpw 0,12,0
1418 beq 0,<disp>
1419 addi 12,12,-<some immediate>
1420 stw 0,0(12)
1421 b <disp>
0df8b418 1422 [possibly one last probe: stw 0,<some immediate>(12)]. */
de9f48f0
JG
1423
1424 while (1)
1425 {
1426 /* addi 12,1,-<some immediate> */
1427 if ((op & 0xffff0000) != 0x39810000)
1428 break;
1429
1430 /* lis 0,-<some immediate> */
1431 pc = pc + 4;
e17a4113 1432 op = rs6000_fetch_instruction (gdbarch, pc);
de9f48f0
JG
1433 if ((op & 0xffff0000) != 0x3c000000)
1434 break;
1435
1436 pc = pc + 4;
e17a4113 1437 op = rs6000_fetch_instruction (gdbarch, pc);
de9f48f0
JG
1438 /* [possibly ori 0,0,<some immediate>] */
1439 if ((op & 0xffff0000) == 0x60000000)
1440 {
1441 pc = pc + 4;
e17a4113 1442 op = rs6000_fetch_instruction (gdbarch, pc);
de9f48f0
JG
1443 }
1444 /* add 0,12,0 */
1445 if (op != 0x7c0c0214)
1446 break;
1447
1448 /* cmpw 0,12,0 */
1449 pc = pc + 4;
e17a4113 1450 op = rs6000_fetch_instruction (gdbarch, pc);
de9f48f0
JG
1451 if (op != 0x7c0c0000)
1452 break;
1453
1454 /* beq 0,<disp> */
1455 pc = pc + 4;
e17a4113 1456 op = rs6000_fetch_instruction (gdbarch, pc);
de9f48f0
JG
1457 if ((op & 0xff9f0001) != 0x41820000)
1458 break;
1459
1460 /* addi 12,12,-<some immediate> */
1461 pc = pc + 4;
e17a4113 1462 op = rs6000_fetch_instruction (gdbarch, pc);
de9f48f0
JG
1463 if ((op & 0xffff0000) != 0x398c0000)
1464 break;
1465
1466 /* stw 0,0(12) */
1467 pc = pc + 4;
e17a4113 1468 op = rs6000_fetch_instruction (gdbarch, pc);
de9f48f0
JG
1469 if (op != 0x900c0000)
1470 break;
1471
1472 /* b <disp> */
1473 pc = pc + 4;
e17a4113 1474 op = rs6000_fetch_instruction (gdbarch, pc);
de9f48f0
JG
1475 if ((op & 0xfc000001) != 0x48000000)
1476 break;
1477
0df8b418 1478 /* [possibly one last probe: stw 0,<some immediate>(12)]. */
de9f48f0 1479 pc = pc + 4;
e17a4113 1480 op = rs6000_fetch_instruction (gdbarch, pc);
de9f48f0
JG
1481 if ((op & 0xffff0000) == 0x900c0000)
1482 {
1483 pc = pc + 4;
e17a4113 1484 op = rs6000_fetch_instruction (gdbarch, pc);
de9f48f0
JG
1485 }
1486
1487 /* We found a valid stack-check sequence, return the new PC. */
1488 return pc;
1489 }
1490
1491 /* Third sequence: No probe; instead, a comparizon between the stack size
1492 limit (saved in a run-time global variable) and the current stack
1493 pointer:
1494
1495 addi 0,1,-<some immediate>
1496 lis 12,__gnat_stack_limit@ha
1497 lwz 12,__gnat_stack_limit@l(12)
1498 twllt 0,12
1499
1500 or, with a small variant in the case of a bigger stack frame:
1501 addis 0,1,<some immediate>
1502 addic 0,0,-<some immediate>
1503 lis 12,__gnat_stack_limit@ha
1504 lwz 12,__gnat_stack_limit@l(12)
1505 twllt 0,12
1506 */
1507 while (1)
1508 {
1509 /* addi 0,1,-<some immediate> */
1510 if ((op & 0xffff0000) != 0x38010000)
1511 {
1512 /* small stack frame variant not recognized; try the
1513 big stack frame variant: */
1514
1515 /* addis 0,1,<some immediate> */
1516 if ((op & 0xffff0000) != 0x3c010000)
1517 break;
1518
1519 /* addic 0,0,-<some immediate> */
1520 pc = pc + 4;
e17a4113 1521 op = rs6000_fetch_instruction (gdbarch, pc);
de9f48f0
JG
1522 if ((op & 0xffff0000) != 0x30000000)
1523 break;
1524 }
1525
1526 /* lis 12,<some immediate> */
1527 pc = pc + 4;
e17a4113 1528 op = rs6000_fetch_instruction (gdbarch, pc);
de9f48f0
JG
1529 if ((op & 0xffff0000) != 0x3d800000)
1530 break;
1531
1532 /* lwz 12,<some immediate>(12) */
1533 pc = pc + 4;
e17a4113 1534 op = rs6000_fetch_instruction (gdbarch, pc);
de9f48f0
JG
1535 if ((op & 0xffff0000) != 0x818c0000)
1536 break;
1537
1538 /* twllt 0,12 */
1539 pc = pc + 4;
e17a4113 1540 op = rs6000_fetch_instruction (gdbarch, pc);
de9f48f0
JG
1541 if ((op & 0xfffffffe) != 0x7c406008)
1542 break;
1543
1544 /* We found a valid stack-check sequence, return the new PC. */
1545 return pc;
1546 }
1547
1548 /* No stack check code in our prologue, return the start_pc. */
1549 return start_pc;
1550}
1551
6a16c029
TJB
1552/* return pc value after skipping a function prologue and also return
1553 information about a function frame.
1554
1555 in struct rs6000_framedata fdata:
1556 - frameless is TRUE, if function does not have a frame.
1557 - nosavedpc is TRUE, if function does not save %pc value in its frame.
1558 - offset is the initial size of this stack frame --- the amount by
1559 which we decrement the sp to allocate the frame.
1560 - saved_gpr is the number of the first saved gpr.
1561 - saved_fpr is the number of the first saved fpr.
1562 - saved_vr is the number of the first saved vr.
1563 - saved_ev is the number of the first saved ev.
1564 - alloca_reg is the number of the register used for alloca() handling.
1565 Otherwise -1.
1566 - gpr_offset is the offset of the first saved gpr from the previous frame.
1567 - fpr_offset is the offset of the first saved fpr from the previous frame.
1568 - vr_offset is the offset of the first saved vr from the previous frame.
1569 - ev_offset is the offset of the first saved ev from the previous frame.
1570 - lr_offset is the offset of the saved lr
1571 - cr_offset is the offset of the saved cr
0df8b418 1572 - vrsave_offset is the offset of the saved vrsave register. */
6a16c029 1573
7a78ae4e 1574static CORE_ADDR
be8626e0
MD
1575skip_prologue (struct gdbarch *gdbarch, CORE_ADDR pc, CORE_ADDR lim_pc,
1576 struct rs6000_framedata *fdata)
c906108c
SS
1577{
1578 CORE_ADDR orig_pc = pc;
55d05f3b 1579 CORE_ADDR last_prologue_pc = pc;
6be8bc0c 1580 CORE_ADDR li_found_pc = 0;
50fd1280 1581 gdb_byte buf[4];
c906108c
SS
1582 unsigned long op;
1583 long offset = 0;
6be8bc0c 1584 long vr_saved_offset = 0;
482ca3f5
KB
1585 int lr_reg = -1;
1586 int cr_reg = -1;
6be8bc0c 1587 int vr_reg = -1;
96ff0de4
EZ
1588 int ev_reg = -1;
1589 long ev_offset = 0;
6be8bc0c 1590 int vrsave_reg = -1;
c906108c
SS
1591 int reg;
1592 int framep = 0;
1593 int minimal_toc_loaded = 0;
ddb20c56 1594 int prev_insn_was_prologue_insn = 1;
55d05f3b 1595 int num_skip_non_prologue_insns = 0;
773df3e5 1596 int r0_contains_arg = 0;
be8626e0
MD
1597 const struct bfd_arch_info *arch_info = gdbarch_bfd_arch_info (gdbarch);
1598 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
e17a4113 1599 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
c906108c 1600
ddb20c56 1601 memset (fdata, 0, sizeof (struct rs6000_framedata));
c906108c
SS
1602 fdata->saved_gpr = -1;
1603 fdata->saved_fpr = -1;
6be8bc0c 1604 fdata->saved_vr = -1;
96ff0de4 1605 fdata->saved_ev = -1;
c906108c
SS
1606 fdata->alloca_reg = -1;
1607 fdata->frameless = 1;
1608 fdata->nosavedpc = 1;
46a9b8ed 1609 fdata->lr_register = -1;
c906108c 1610
e17a4113 1611 pc = rs6000_skip_stack_check (gdbarch, pc);
de9f48f0
JG
1612 if (pc >= lim_pc)
1613 pc = lim_pc;
1614
55d05f3b 1615 for (;; pc += 4)
c906108c 1616 {
ddb20c56
KB
1617 /* Sometimes it isn't clear if an instruction is a prologue
1618 instruction or not. When we encounter one of these ambiguous
1619 cases, we'll set prev_insn_was_prologue_insn to 0 (false).
0df8b418 1620 Otherwise, we'll assume that it really is a prologue instruction. */
ddb20c56
KB
1621 if (prev_insn_was_prologue_insn)
1622 last_prologue_pc = pc;
55d05f3b
KB
1623
1624 /* Stop scanning if we've hit the limit. */
4e463ff5 1625 if (pc >= lim_pc)
55d05f3b
KB
1626 break;
1627
ddb20c56
KB
1628 prev_insn_was_prologue_insn = 1;
1629
55d05f3b 1630 /* Fetch the instruction and convert it to an integer. */
ddb20c56
KB
1631 if (target_read_memory (pc, buf, 4))
1632 break;
e17a4113 1633 op = extract_unsigned_integer (buf, 4, byte_order);
c906108c 1634
c5aa993b
JM
1635 if ((op & 0xfc1fffff) == 0x7c0802a6)
1636 { /* mflr Rx */
43b1ab88
AC
1637 /* Since shared library / PIC code, which needs to get its
1638 address at runtime, can appear to save more than one link
1639 register vis:
1640
1641 *INDENT-OFF*
1642 stwu r1,-304(r1)
1643 mflr r3
1644 bl 0xff570d0 (blrl)
1645 stw r30,296(r1)
1646 mflr r30
1647 stw r31,300(r1)
1648 stw r3,308(r1);
1649 ...
1650 *INDENT-ON*
1651
1652 remember just the first one, but skip over additional
1653 ones. */
721d14ba 1654 if (lr_reg == -1)
46a9b8ed 1655 lr_reg = (op & 0x03e00000) >> 21;
773df3e5
JB
1656 if (lr_reg == 0)
1657 r0_contains_arg = 0;
c5aa993b 1658 continue;
c5aa993b
JM
1659 }
1660 else if ((op & 0xfc1fffff) == 0x7c000026)
1661 { /* mfcr Rx */
98f08d3d 1662 cr_reg = (op & 0x03e00000);
773df3e5
JB
1663 if (cr_reg == 0)
1664 r0_contains_arg = 0;
c5aa993b 1665 continue;
c906108c 1666
c906108c 1667 }
c5aa993b
JM
1668 else if ((op & 0xfc1f0000) == 0xd8010000)
1669 { /* stfd Rx,NUM(r1) */
1670 reg = GET_SRC_REG (op);
1671 if (fdata->saved_fpr == -1 || fdata->saved_fpr > reg)
1672 {
1673 fdata->saved_fpr = reg;
1674 fdata->fpr_offset = SIGNED_SHORT (op) + offset;
1675 }
1676 continue;
c906108c 1677
c5aa993b
JM
1678 }
1679 else if (((op & 0xfc1f0000) == 0xbc010000) || /* stm Rx, NUM(r1) */
7a78ae4e
ND
1680 (((op & 0xfc1f0000) == 0x90010000 || /* st rx,NUM(r1) */
1681 (op & 0xfc1f0003) == 0xf8010000) && /* std rx,NUM(r1) */
1682 (op & 0x03e00000) >= 0x01a00000)) /* rx >= r13 */
c5aa993b
JM
1683 {
1684
1685 reg = GET_SRC_REG (op);
46a9b8ed
DJ
1686 if ((op & 0xfc1f0000) == 0xbc010000)
1687 fdata->gpr_mask |= ~((1U << reg) - 1);
1688 else
1689 fdata->gpr_mask |= 1U << reg;
c5aa993b
JM
1690 if (fdata->saved_gpr == -1 || fdata->saved_gpr > reg)
1691 {
1692 fdata->saved_gpr = reg;
7a78ae4e 1693 if ((op & 0xfc1f0003) == 0xf8010000)
98f08d3d 1694 op &= ~3UL;
c5aa993b
JM
1695 fdata->gpr_offset = SIGNED_SHORT (op) + offset;
1696 }
1697 continue;
c906108c 1698
ddb20c56 1699 }
ef1bc9e7
AM
1700 else if ((op & 0xffff0000) == 0x3c4c0000
1701 || (op & 0xffff0000) == 0x3c400000
1702 || (op & 0xffff0000) == 0x38420000)
1703 {
1704 /* . 0: addis 2,12,.TOC.-0b@ha
1705 . addi 2,2,.TOC.-0b@l
1706 or
1707 . lis 2,.TOC.@ha
1708 . addi 2,2,.TOC.@l
1709 used by ELFv2 global entry points to set up r2. */
1710 continue;
1711 }
1712 else if (op == 0x60000000)
ddb20c56 1713 {
96ff0de4 1714 /* nop */
ddb20c56
KB
1715 /* Allow nops in the prologue, but do not consider them to
1716 be part of the prologue unless followed by other prologue
0df8b418 1717 instructions. */
ddb20c56
KB
1718 prev_insn_was_prologue_insn = 0;
1719 continue;
1720
c906108c 1721 }
c5aa993b 1722 else if ((op & 0xffff0000) == 0x3c000000)
ef1bc9e7 1723 { /* addis 0,0,NUM, used for >= 32k frames */
c5aa993b
JM
1724 fdata->offset = (op & 0x0000ffff) << 16;
1725 fdata->frameless = 0;
773df3e5 1726 r0_contains_arg = 0;
c5aa993b
JM
1727 continue;
1728
1729 }
1730 else if ((op & 0xffff0000) == 0x60000000)
ef1bc9e7 1731 { /* ori 0,0,NUM, 2nd half of >= 32k frames */
c5aa993b
JM
1732 fdata->offset |= (op & 0x0000ffff);
1733 fdata->frameless = 0;
773df3e5 1734 r0_contains_arg = 0;
c5aa993b
JM
1735 continue;
1736
1737 }
be723e22 1738 else if (lr_reg >= 0 &&
98f08d3d
KB
1739 /* std Rx, NUM(r1) || stdu Rx, NUM(r1) */
1740 (((op & 0xffff0000) == (lr_reg | 0xf8010000)) ||
1741 /* stw Rx, NUM(r1) */
1742 ((op & 0xffff0000) == (lr_reg | 0x90010000)) ||
1743 /* stwu Rx, NUM(r1) */
1744 ((op & 0xffff0000) == (lr_reg | 0x94010000))))
1745 { /* where Rx == lr */
1746 fdata->lr_offset = offset;
c5aa993b 1747 fdata->nosavedpc = 0;
be723e22
MS
1748 /* Invalidate lr_reg, but don't set it to -1.
1749 That would mean that it had never been set. */
1750 lr_reg = -2;
98f08d3d
KB
1751 if ((op & 0xfc000003) == 0xf8000000 || /* std */
1752 (op & 0xfc000000) == 0x90000000) /* stw */
1753 {
1754 /* Does not update r1, so add displacement to lr_offset. */
1755 fdata->lr_offset += SIGNED_SHORT (op);
1756 }
c5aa993b
JM
1757 continue;
1758
1759 }
be723e22 1760 else if (cr_reg >= 0 &&
98f08d3d
KB
1761 /* std Rx, NUM(r1) || stdu Rx, NUM(r1) */
1762 (((op & 0xffff0000) == (cr_reg | 0xf8010000)) ||
1763 /* stw Rx, NUM(r1) */
1764 ((op & 0xffff0000) == (cr_reg | 0x90010000)) ||
1765 /* stwu Rx, NUM(r1) */
1766 ((op & 0xffff0000) == (cr_reg | 0x94010000))))
1767 { /* where Rx == cr */
1768 fdata->cr_offset = offset;
be723e22
MS
1769 /* Invalidate cr_reg, but don't set it to -1.
1770 That would mean that it had never been set. */
1771 cr_reg = -2;
98f08d3d
KB
1772 if ((op & 0xfc000003) == 0xf8000000 ||
1773 (op & 0xfc000000) == 0x90000000)
1774 {
1775 /* Does not update r1, so add displacement to cr_offset. */
1776 fdata->cr_offset += SIGNED_SHORT (op);
1777 }
c5aa993b
JM
1778 continue;
1779
1780 }
721d14ba
DJ
1781 else if ((op & 0xfe80ffff) == 0x42800005 && lr_reg != -1)
1782 {
1783 /* bcl 20,xx,.+4 is used to get the current PC, with or without
1784 prediction bits. If the LR has already been saved, we can
1785 skip it. */
1786 continue;
1787 }
c5aa993b
JM
1788 else if (op == 0x48000005)
1789 { /* bl .+4 used in
1790 -mrelocatable */
46a9b8ed 1791 fdata->used_bl = 1;
c5aa993b
JM
1792 continue;
1793
1794 }
1795 else if (op == 0x48000004)
1796 { /* b .+4 (xlc) */
1797 break;
1798
c5aa993b 1799 }
6be8bc0c
EZ
1800 else if ((op & 0xffff0000) == 0x3fc00000 || /* addis 30,0,foo@ha, used
1801 in V.4 -mminimal-toc */
c5aa993b
JM
1802 (op & 0xffff0000) == 0x3bde0000)
1803 { /* addi 30,30,foo@l */
1804 continue;
c906108c 1805
c5aa993b
JM
1806 }
1807 else if ((op & 0xfc000001) == 0x48000001)
1808 { /* bl foo,
0df8b418 1809 to save fprs??? */
c906108c 1810
c5aa993b 1811 fdata->frameless = 0;
3c77c82a
DJ
1812
1813 /* If the return address has already been saved, we can skip
1814 calls to blrl (for PIC). */
e17a4113 1815 if (lr_reg != -1 && bl_to_blrl_insn_p (pc, op, byte_order))
46a9b8ed
DJ
1816 {
1817 fdata->used_bl = 1;
1818 continue;
1819 }
3c77c82a 1820
6be8bc0c 1821 /* Don't skip over the subroutine call if it is not within
ebd98106
FF
1822 the first three instructions of the prologue and either
1823 we have no line table information or the line info tells
1824 us that the subroutine call is not part of the line
1825 associated with the prologue. */
c5aa993b 1826 if ((pc - orig_pc) > 8)
ebd98106
FF
1827 {
1828 struct symtab_and_line prologue_sal = find_pc_line (orig_pc, 0);
1829 struct symtab_and_line this_sal = find_pc_line (pc, 0);
1830
0df8b418
MS
1831 if ((prologue_sal.line == 0)
1832 || (prologue_sal.line != this_sal.line))
ebd98106
FF
1833 break;
1834 }
c5aa993b 1835
e17a4113 1836 op = read_memory_integer (pc + 4, 4, byte_order);
c5aa993b 1837
6be8bc0c
EZ
1838 /* At this point, make sure this is not a trampoline
1839 function (a function that simply calls another functions,
1840 and nothing else). If the next is not a nop, this branch
0df8b418 1841 was part of the function prologue. */
c5aa993b
JM
1842
1843 if (op == 0x4def7b82 || op == 0) /* crorc 15, 15, 15 */
0df8b418
MS
1844 break; /* Don't skip over
1845 this branch. */
c5aa993b 1846
46a9b8ed
DJ
1847 fdata->used_bl = 1;
1848 continue;
c5aa993b 1849 }
98f08d3d
KB
1850 /* update stack pointer */
1851 else if ((op & 0xfc1f0000) == 0x94010000)
1852 { /* stu rX,NUM(r1) || stwu rX,NUM(r1) */
c5aa993b
JM
1853 fdata->frameless = 0;
1854 fdata->offset = SIGNED_SHORT (op);
1855 offset = fdata->offset;
1856 continue;
c5aa993b 1857 }
98f08d3d
KB
1858 else if ((op & 0xfc1f016a) == 0x7c01016e)
1859 { /* stwux rX,r1,rY */
0df8b418 1860 /* No way to figure out what r1 is going to be. */
98f08d3d
KB
1861 fdata->frameless = 0;
1862 offset = fdata->offset;
1863 continue;
1864 }
1865 else if ((op & 0xfc1f0003) == 0xf8010001)
1866 { /* stdu rX,NUM(r1) */
1867 fdata->frameless = 0;
1868 fdata->offset = SIGNED_SHORT (op & ~3UL);
1869 offset = fdata->offset;
1870 continue;
1871 }
1872 else if ((op & 0xfc1f016a) == 0x7c01016a)
1873 { /* stdux rX,r1,rY */
0df8b418 1874 /* No way to figure out what r1 is going to be. */
c5aa993b
JM
1875 fdata->frameless = 0;
1876 offset = fdata->offset;
1877 continue;
c5aa993b 1878 }
7313566f
FF
1879 else if ((op & 0xffff0000) == 0x38210000)
1880 { /* addi r1,r1,SIMM */
1881 fdata->frameless = 0;
1882 fdata->offset += SIGNED_SHORT (op);
1883 offset = fdata->offset;
1884 continue;
1885 }
4e463ff5
DJ
1886 /* Load up minimal toc pointer. Do not treat an epilogue restore
1887 of r31 as a minimal TOC load. */
0df8b418
MS
1888 else if (((op >> 22) == 0x20f || /* l r31,... or l r30,... */
1889 (op >> 22) == 0x3af) /* ld r31,... or ld r30,... */
4e463ff5 1890 && !framep
c5aa993b 1891 && !minimal_toc_loaded)
98f08d3d 1892 {
c5aa993b
JM
1893 minimal_toc_loaded = 1;
1894 continue;
1895
f6077098
KB
1896 /* move parameters from argument registers to local variable
1897 registers */
1898 }
1899 else if ((op & 0xfc0007fe) == 0x7c000378 && /* mr(.) Rx,Ry */
1900 (((op >> 21) & 31) >= 3) && /* R3 >= Ry >= R10 */
1901 (((op >> 21) & 31) <= 10) &&
0df8b418
MS
1902 ((long) ((op >> 16) & 31)
1903 >= fdata->saved_gpr)) /* Rx: local var reg */
f6077098
KB
1904 {
1905 continue;
1906
c5aa993b
JM
1907 /* store parameters in stack */
1908 }
e802b915 1909 /* Move parameters from argument registers to temporary register. */
773df3e5 1910 else if (store_param_on_stack_p (op, framep, &r0_contains_arg))
e802b915 1911 {
c5aa993b
JM
1912 continue;
1913
1914 /* Set up frame pointer */
1915 }
76219d77
JB
1916 else if (op == 0x603d0000) /* oril r29, r1, 0x0 */
1917 {
1918 fdata->frameless = 0;
1919 framep = 1;
1920 fdata->alloca_reg = (tdep->ppc_gp0_regnum + 29);
1921 continue;
1922
1923 /* Another way to set up the frame pointer. */
1924 }
c5aa993b
JM
1925 else if (op == 0x603f0000 /* oril r31, r1, 0x0 */
1926 || op == 0x7c3f0b78)
1927 { /* mr r31, r1 */
1928 fdata->frameless = 0;
1929 framep = 1;
6f99cb26 1930 fdata->alloca_reg = (tdep->ppc_gp0_regnum + 31);
c5aa993b
JM
1931 continue;
1932
1933 /* Another way to set up the frame pointer. */
1934 }
1935 else if ((op & 0xfc1fffff) == 0x38010000)
1936 { /* addi rX, r1, 0x0 */
1937 fdata->frameless = 0;
1938 framep = 1;
6f99cb26
AC
1939 fdata->alloca_reg = (tdep->ppc_gp0_regnum
1940 + ((op & ~0x38010000) >> 21));
c5aa993b 1941 continue;
c5aa993b 1942 }
6be8bc0c
EZ
1943 /* AltiVec related instructions. */
1944 /* Store the vrsave register (spr 256) in another register for
1945 later manipulation, or load a register into the vrsave
1946 register. 2 instructions are used: mfvrsave and
1947 mtvrsave. They are shorthand notation for mfspr Rn, SPR256
1948 and mtspr SPR256, Rn. */
1949 /* mfspr Rn SPR256 == 011111 nnnnn 0000001000 01010100110
1950 mtspr SPR256 Rn == 011111 nnnnn 0000001000 01110100110 */
1951 else if ((op & 0xfc1fffff) == 0x7c0042a6) /* mfvrsave Rn */
1952 {
1953 vrsave_reg = GET_SRC_REG (op);
1954 continue;
1955 }
1956 else if ((op & 0xfc1fffff) == 0x7c0043a6) /* mtvrsave Rn */
1957 {
1958 continue;
1959 }
1960 /* Store the register where vrsave was saved to onto the stack:
1961 rS is the register where vrsave was stored in a previous
1962 instruction. */
1963 /* 100100 sssss 00001 dddddddd dddddddd */
1964 else if ((op & 0xfc1f0000) == 0x90010000) /* stw rS, d(r1) */
1965 {
1966 if (vrsave_reg == GET_SRC_REG (op))
1967 {
1968 fdata->vrsave_offset = SIGNED_SHORT (op) + offset;
1969 vrsave_reg = -1;
1970 }
1971 continue;
1972 }
1973 /* Compute the new value of vrsave, by modifying the register
1974 where vrsave was saved to. */
1975 else if (((op & 0xfc000000) == 0x64000000) /* oris Ra, Rs, UIMM */
1976 || ((op & 0xfc000000) == 0x60000000))/* ori Ra, Rs, UIMM */
1977 {
1978 continue;
1979 }
1980 /* li r0, SIMM (short for addi r0, 0, SIMM). This is the first
1981 in a pair of insns to save the vector registers on the
1982 stack. */
1983 /* 001110 00000 00000 iiii iiii iiii iiii */
96ff0de4
EZ
1984 /* 001110 01110 00000 iiii iiii iiii iiii */
1985 else if ((op & 0xffff0000) == 0x38000000 /* li r0, SIMM */
1986 || (op & 0xffff0000) == 0x39c00000) /* li r14, SIMM */
6be8bc0c 1987 {
773df3e5
JB
1988 if ((op & 0xffff0000) == 0x38000000)
1989 r0_contains_arg = 0;
6be8bc0c
EZ
1990 li_found_pc = pc;
1991 vr_saved_offset = SIGNED_SHORT (op);
773df3e5
JB
1992
1993 /* This insn by itself is not part of the prologue, unless
0df8b418 1994 if part of the pair of insns mentioned above. So do not
773df3e5
JB
1995 record this insn as part of the prologue yet. */
1996 prev_insn_was_prologue_insn = 0;
6be8bc0c
EZ
1997 }
1998 /* Store vector register S at (r31+r0) aligned to 16 bytes. */
1999 /* 011111 sssss 11111 00000 00111001110 */
2000 else if ((op & 0xfc1fffff) == 0x7c1f01ce) /* stvx Vs, R31, R0 */
2001 {
2002 if (pc == (li_found_pc + 4))
2003 {
2004 vr_reg = GET_SRC_REG (op);
2005 /* If this is the first vector reg to be saved, or if
2006 it has a lower number than others previously seen,
2007 reupdate the frame info. */
2008 if (fdata->saved_vr == -1 || fdata->saved_vr > vr_reg)
2009 {
2010 fdata->saved_vr = vr_reg;
2011 fdata->vr_offset = vr_saved_offset + offset;
2012 }
2013 vr_saved_offset = -1;
2014 vr_reg = -1;
2015 li_found_pc = 0;
2016 }
2017 }
2018 /* End AltiVec related instructions. */
96ff0de4
EZ
2019
2020 /* Start BookE related instructions. */
2021 /* Store gen register S at (r31+uimm).
2022 Any register less than r13 is volatile, so we don't care. */
2023 /* 000100 sssss 11111 iiiii 01100100001 */
2024 else if (arch_info->mach == bfd_mach_ppc_e500
2025 && (op & 0xfc1f07ff) == 0x101f0321) /* evstdd Rs,uimm(R31) */
2026 {
2027 if ((op & 0x03e00000) >= 0x01a00000) /* Rs >= r13 */
2028 {
2029 unsigned int imm;
2030 ev_reg = GET_SRC_REG (op);
2031 imm = (op >> 11) & 0x1f;
2032 ev_offset = imm * 8;
2033 /* If this is the first vector reg to be saved, or if
2034 it has a lower number than others previously seen,
2035 reupdate the frame info. */
2036 if (fdata->saved_ev == -1 || fdata->saved_ev > ev_reg)
2037 {
2038 fdata->saved_ev = ev_reg;
2039 fdata->ev_offset = ev_offset + offset;
2040 }
2041 }
2042 continue;
2043 }
2044 /* Store gen register rS at (r1+rB). */
2045 /* 000100 sssss 00001 bbbbb 01100100000 */
2046 else if (arch_info->mach == bfd_mach_ppc_e500
2047 && (op & 0xffe007ff) == 0x13e00320) /* evstddx RS,R1,Rb */
2048 {
2049 if (pc == (li_found_pc + 4))
2050 {
2051 ev_reg = GET_SRC_REG (op);
2052 /* If this is the first vector reg to be saved, or if
2053 it has a lower number than others previously seen,
2054 reupdate the frame info. */
2055 /* We know the contents of rB from the previous instruction. */
2056 if (fdata->saved_ev == -1 || fdata->saved_ev > ev_reg)
2057 {
2058 fdata->saved_ev = ev_reg;
2059 fdata->ev_offset = vr_saved_offset + offset;
2060 }
2061 vr_saved_offset = -1;
2062 ev_reg = -1;
2063 li_found_pc = 0;
2064 }
2065 continue;
2066 }
2067 /* Store gen register r31 at (rA+uimm). */
2068 /* 000100 11111 aaaaa iiiii 01100100001 */
2069 else if (arch_info->mach == bfd_mach_ppc_e500
2070 && (op & 0xffe007ff) == 0x13e00321) /* evstdd R31,Ra,UIMM */
2071 {
2072 /* Wwe know that the source register is 31 already, but
2073 it can't hurt to compute it. */
2074 ev_reg = GET_SRC_REG (op);
2075 ev_offset = ((op >> 11) & 0x1f) * 8;
2076 /* If this is the first vector reg to be saved, or if
2077 it has a lower number than others previously seen,
2078 reupdate the frame info. */
2079 if (fdata->saved_ev == -1 || fdata->saved_ev > ev_reg)
2080 {
2081 fdata->saved_ev = ev_reg;
2082 fdata->ev_offset = ev_offset + offset;
2083 }
2084
2085 continue;
2086 }
2087 /* Store gen register S at (r31+r0).
2088 Store param on stack when offset from SP bigger than 4 bytes. */
2089 /* 000100 sssss 11111 00000 01100100000 */
2090 else if (arch_info->mach == bfd_mach_ppc_e500
2091 && (op & 0xfc1fffff) == 0x101f0320) /* evstddx Rs,R31,R0 */
2092 {
2093 if (pc == (li_found_pc + 4))
2094 {
2095 if ((op & 0x03e00000) >= 0x01a00000)
2096 {
2097 ev_reg = GET_SRC_REG (op);
2098 /* If this is the first vector reg to be saved, or if
2099 it has a lower number than others previously seen,
2100 reupdate the frame info. */
2101 /* We know the contents of r0 from the previous
2102 instruction. */
2103 if (fdata->saved_ev == -1 || fdata->saved_ev > ev_reg)
2104 {
2105 fdata->saved_ev = ev_reg;
2106 fdata->ev_offset = vr_saved_offset + offset;
2107 }
2108 ev_reg = -1;
2109 }
2110 vr_saved_offset = -1;
2111 li_found_pc = 0;
2112 continue;
2113 }
2114 }
2115 /* End BookE related instructions. */
2116
c5aa993b
JM
2117 else
2118 {
46a9b8ed
DJ
2119 unsigned int all_mask = ~((1U << fdata->saved_gpr) - 1);
2120
55d05f3b
KB
2121 /* Not a recognized prologue instruction.
2122 Handle optimizer code motions into the prologue by continuing
2123 the search if we have no valid frame yet or if the return
46a9b8ed
DJ
2124 address is not yet saved in the frame. Also skip instructions
2125 if some of the GPRs expected to be saved are not yet saved. */
2126 if (fdata->frameless == 0 && fdata->nosavedpc == 0
2127 && (fdata->gpr_mask & all_mask) == all_mask)
55d05f3b
KB
2128 break;
2129
2130 if (op == 0x4e800020 /* blr */
2131 || op == 0x4e800420) /* bctr */
2132 /* Do not scan past epilogue in frameless functions or
2133 trampolines. */
2134 break;
2135 if ((op & 0xf4000000) == 0x40000000) /* bxx */
64366f1c 2136 /* Never skip branches. */
55d05f3b
KB
2137 break;
2138
2139 if (num_skip_non_prologue_insns++ > max_skip_non_prologue_insns)
2140 /* Do not scan too many insns, scanning insns is expensive with
2141 remote targets. */
2142 break;
2143
2144 /* Continue scanning. */
2145 prev_insn_was_prologue_insn = 0;
2146 continue;
c5aa993b 2147 }
c906108c
SS
2148 }
2149
2150#if 0
2151/* I have problems with skipping over __main() that I need to address
0df8b418 2152 * sometime. Previously, I used to use misc_function_vector which
c906108c
SS
2153 * didn't work as well as I wanted to be. -MGO */
2154
2155 /* If the first thing after skipping a prolog is a branch to a function,
2156 this might be a call to an initializer in main(), introduced by gcc2.
64366f1c 2157 We'd like to skip over it as well. Fortunately, xlc does some extra
c906108c 2158 work before calling a function right after a prologue, thus we can
64366f1c 2159 single out such gcc2 behaviour. */
c906108c 2160
c906108c 2161
c5aa993b 2162 if ((op & 0xfc000001) == 0x48000001)
0df8b418 2163 { /* bl foo, an initializer function? */
e17a4113 2164 op = read_memory_integer (pc + 4, 4, byte_order);
c5aa993b
JM
2165
2166 if (op == 0x4def7b82)
2167 { /* cror 0xf, 0xf, 0xf (nop) */
c906108c 2168
64366f1c
EZ
2169 /* Check and see if we are in main. If so, skip over this
2170 initializer function as well. */
c906108c 2171
c5aa993b 2172 tmp = find_pc_misc_function (pc);
6314a349
AC
2173 if (tmp >= 0
2174 && strcmp (misc_function_vector[tmp].name, main_name ()) == 0)
c5aa993b
JM
2175 return pc + 8;
2176 }
c906108c 2177 }
c906108c 2178#endif /* 0 */
c5aa993b 2179
46a9b8ed
DJ
2180 if (pc == lim_pc && lr_reg >= 0)
2181 fdata->lr_register = lr_reg;
2182
c5aa993b 2183 fdata->offset = -fdata->offset;
ddb20c56 2184 return last_prologue_pc;
c906108c
SS
2185}
2186
7a78ae4e 2187static CORE_ADDR
4a7622d1 2188rs6000_skip_prologue (struct gdbarch *gdbarch, CORE_ADDR pc)
c906108c 2189{
4a7622d1 2190 struct rs6000_framedata frame;
e3acb115 2191 CORE_ADDR limit_pc, func_addr, func_end_addr = 0;
c906108c 2192
4a7622d1
UW
2193 /* See if we can determine the end of the prologue via the symbol table.
2194 If so, then return either PC, or the PC after the prologue, whichever
2195 is greater. */
e3acb115 2196 if (find_pc_partial_function (pc, NULL, &func_addr, &func_end_addr))
c5aa993b 2197 {
d80b854b
UW
2198 CORE_ADDR post_prologue_pc
2199 = skip_prologue_using_sal (gdbarch, func_addr);
4a7622d1 2200 if (post_prologue_pc != 0)
325fac50 2201 return std::max (pc, post_prologue_pc);
c906108c 2202 }
c906108c 2203
4a7622d1
UW
2204 /* Can't determine prologue from the symbol table, need to examine
2205 instructions. */
c906108c 2206
4a7622d1
UW
2207 /* Find an upper limit on the function prologue using the debug
2208 information. If the debug information could not be used to provide
2209 that bound, then use an arbitrary large number as the upper bound. */
d80b854b 2210 limit_pc = skip_prologue_using_sal (gdbarch, pc);
4a7622d1
UW
2211 if (limit_pc == 0)
2212 limit_pc = pc + 100; /* Magic. */
794a477a 2213
e3acb115
JB
2214 /* Do not allow limit_pc to be past the function end, if we know
2215 where that end is... */
2216 if (func_end_addr && limit_pc > func_end_addr)
2217 limit_pc = func_end_addr;
2218
4a7622d1
UW
2219 pc = skip_prologue (gdbarch, pc, limit_pc, &frame);
2220 return pc;
c906108c 2221}
c906108c 2222
8ab3d180
KB
2223/* When compiling for EABI, some versions of GCC emit a call to __eabi
2224 in the prologue of main().
2225
2226 The function below examines the code pointed at by PC and checks to
2227 see if it corresponds to a call to __eabi. If so, it returns the
2228 address of the instruction following that call. Otherwise, it simply
2229 returns PC. */
2230
63807e1d 2231static CORE_ADDR
8ab3d180
KB
2232rs6000_skip_main_prologue (struct gdbarch *gdbarch, CORE_ADDR pc)
2233{
e17a4113 2234 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
8ab3d180
KB
2235 gdb_byte buf[4];
2236 unsigned long op;
2237
2238 if (target_read_memory (pc, buf, 4))
2239 return pc;
e17a4113 2240 op = extract_unsigned_integer (buf, 4, byte_order);
8ab3d180
KB
2241
2242 if ((op & BL_MASK) == BL_INSTRUCTION)
2243 {
2244 CORE_ADDR displ = op & BL_DISPLACEMENT_MASK;
2245 CORE_ADDR call_dest = pc + 4 + displ;
7cbd4a93 2246 struct bound_minimal_symbol s = lookup_minimal_symbol_by_pc (call_dest);
8ab3d180
KB
2247
2248 /* We check for ___eabi (three leading underscores) in addition
2249 to __eabi in case the GCC option "-fleading-underscore" was
2250 used to compile the program. */
7cbd4a93 2251 if (s.minsym != NULL
efd66ac6
TT
2252 && MSYMBOL_LINKAGE_NAME (s.minsym) != NULL
2253 && (strcmp (MSYMBOL_LINKAGE_NAME (s.minsym), "__eabi") == 0
2254 || strcmp (MSYMBOL_LINKAGE_NAME (s.minsym), "___eabi") == 0))
8ab3d180
KB
2255 pc += 4;
2256 }
2257 return pc;
2258}
383f0f5b 2259
4a7622d1
UW
2260/* All the ABI's require 16 byte alignment. */
2261static CORE_ADDR
2262rs6000_frame_align (struct gdbarch *gdbarch, CORE_ADDR addr)
2263{
2264 return (addr & -16);
c906108c
SS
2265}
2266
977adac5
ND
2267/* Return whether handle_inferior_event() should proceed through code
2268 starting at PC in function NAME when stepping.
2269
2270 The AIX -bbigtoc linker option generates functions @FIX0, @FIX1, etc. to
2271 handle memory references that are too distant to fit in instructions
2272 generated by the compiler. For example, if 'foo' in the following
2273 instruction:
2274
2275 lwz r9,foo(r2)
2276
2277 is greater than 32767, the linker might replace the lwz with a branch to
2278 somewhere in @FIX1 that does the load in 2 instructions and then branches
2279 back to where execution should continue.
2280
2281 GDB should silently step over @FIX code, just like AIX dbx does.
2ec664f5
MS
2282 Unfortunately, the linker uses the "b" instruction for the
2283 branches, meaning that the link register doesn't get set.
2284 Therefore, GDB's usual step_over_function () mechanism won't work.
977adac5 2285
e76f05fa
UW
2286 Instead, use the gdbarch_skip_trampoline_code and
2287 gdbarch_skip_trampoline_code hooks in handle_inferior_event() to skip past
2ec664f5 2288 @FIX code. */
977adac5 2289
63807e1d 2290static int
e17a4113 2291rs6000_in_solib_return_trampoline (struct gdbarch *gdbarch,
2c02bd72 2292 CORE_ADDR pc, const char *name)
977adac5 2293{
61012eef 2294 return name && startswith (name, "@FIX");
977adac5
ND
2295}
2296
2297/* Skip code that the user doesn't want to see when stepping:
2298
2299 1. Indirect function calls use a piece of trampoline code to do context
2300 switching, i.e. to set the new TOC table. Skip such code if we are on
2301 its first instruction (as when we have single-stepped to here).
2302
2303 2. Skip shared library trampoline code (which is different from
c906108c 2304 indirect function call trampolines).
977adac5
ND
2305
2306 3. Skip bigtoc fixup code.
2307
c906108c 2308 Result is desired PC to step until, or NULL if we are not in
977adac5 2309 code that should be skipped. */
c906108c 2310
63807e1d 2311static CORE_ADDR
52f729a7 2312rs6000_skip_trampoline_code (struct frame_info *frame, CORE_ADDR pc)
c906108c 2313{
e17a4113
UW
2314 struct gdbarch *gdbarch = get_frame_arch (frame);
2315 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
2316 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
52f0bd74 2317 unsigned int ii, op;
977adac5 2318 int rel;
c906108c 2319 CORE_ADDR solib_target_pc;
7cbd4a93 2320 struct bound_minimal_symbol msymbol;
c906108c 2321
c5aa993b
JM
2322 static unsigned trampoline_code[] =
2323 {
2324 0x800b0000, /* l r0,0x0(r11) */
2325 0x90410014, /* st r2,0x14(r1) */
2326 0x7c0903a6, /* mtctr r0 */
2327 0x804b0004, /* l r2,0x4(r11) */
2328 0x816b0008, /* l r11,0x8(r11) */
2329 0x4e800420, /* bctr */
2330 0x4e800020, /* br */
2331 0
c906108c
SS
2332 };
2333
977adac5
ND
2334 /* Check for bigtoc fixup code. */
2335 msymbol = lookup_minimal_symbol_by_pc (pc);
7cbd4a93 2336 if (msymbol.minsym
e17a4113 2337 && rs6000_in_solib_return_trampoline (gdbarch, pc,
efd66ac6 2338 MSYMBOL_LINKAGE_NAME (msymbol.minsym)))
977adac5
ND
2339 {
2340 /* Double-check that the third instruction from PC is relative "b". */
e17a4113 2341 op = read_memory_integer (pc + 8, 4, byte_order);
977adac5
ND
2342 if ((op & 0xfc000003) == 0x48000000)
2343 {
2344 /* Extract bits 6-29 as a signed 24-bit relative word address and
2345 add it to the containing PC. */
2346 rel = ((int)(op << 6) >> 6);
2347 return pc + 8 + rel;
2348 }
2349 }
2350
c906108c 2351 /* If pc is in a shared library trampoline, return its target. */
52f729a7 2352 solib_target_pc = find_solib_trampoline_target (frame, pc);
c906108c
SS
2353 if (solib_target_pc)
2354 return solib_target_pc;
2355
c5aa993b
JM
2356 for (ii = 0; trampoline_code[ii]; ++ii)
2357 {
e17a4113 2358 op = read_memory_integer (pc + (ii * 4), 4, byte_order);
c5aa993b
JM
2359 if (op != trampoline_code[ii])
2360 return 0;
2361 }
0df8b418
MS
2362 ii = get_frame_register_unsigned (frame, 11); /* r11 holds destination
2363 addr. */
e17a4113 2364 pc = read_memory_unsigned_integer (ii, tdep->wordsize, byte_order);
c906108c
SS
2365 return pc;
2366}
2367
794ac428
UW
2368/* ISA-specific vector types. */
2369
2370static struct type *
2371rs6000_builtin_type_vec64 (struct gdbarch *gdbarch)
2372{
2373 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
2374
2375 if (!tdep->ppc_builtin_type_vec64)
2376 {
df4df182
UW
2377 const struct builtin_type *bt = builtin_type (gdbarch);
2378
794ac428
UW
2379 /* The type we're building is this: */
2380#if 0
2381 union __gdb_builtin_type_vec64
2382 {
2383 int64_t uint64;
2384 float v2_float[2];
2385 int32_t v2_int32[2];
2386 int16_t v4_int16[4];
2387 int8_t v8_int8[8];
2388 };
2389#endif
2390
2391 struct type *t;
2392
e9bb382b
UW
2393 t = arch_composite_type (gdbarch,
2394 "__ppc_builtin_type_vec64", TYPE_CODE_UNION);
df4df182 2395 append_composite_type_field (t, "uint64", bt->builtin_int64);
794ac428 2396 append_composite_type_field (t, "v2_float",
df4df182 2397 init_vector_type (bt->builtin_float, 2));
794ac428 2398 append_composite_type_field (t, "v2_int32",
df4df182 2399 init_vector_type (bt->builtin_int32, 2));
794ac428 2400 append_composite_type_field (t, "v4_int16",
df4df182 2401 init_vector_type (bt->builtin_int16, 4));
794ac428 2402 append_composite_type_field (t, "v8_int8",
df4df182 2403 init_vector_type (bt->builtin_int8, 8));
794ac428 2404
876cecd0 2405 TYPE_VECTOR (t) = 1;
794ac428
UW
2406 TYPE_NAME (t) = "ppc_builtin_type_vec64";
2407 tdep->ppc_builtin_type_vec64 = t;
2408 }
2409
2410 return tdep->ppc_builtin_type_vec64;
2411}
2412
604c2f83
LM
2413/* Vector 128 type. */
2414
2415static struct type *
2416rs6000_builtin_type_vec128 (struct gdbarch *gdbarch)
2417{
2418 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
2419
2420 if (!tdep->ppc_builtin_type_vec128)
2421 {
df4df182
UW
2422 const struct builtin_type *bt = builtin_type (gdbarch);
2423
604c2f83
LM
2424 /* The type we're building is this
2425
2426 type = union __ppc_builtin_type_vec128 {
2427 uint128_t uint128;
db9f5df8 2428 double v2_double[2];
604c2f83
LM
2429 float v4_float[4];
2430 int32_t v4_int32[4];
2431 int16_t v8_int16[8];
2432 int8_t v16_int8[16];
2433 }
2434 */
2435
2436 struct type *t;
2437
e9bb382b
UW
2438 t = arch_composite_type (gdbarch,
2439 "__ppc_builtin_type_vec128", TYPE_CODE_UNION);
df4df182 2440 append_composite_type_field (t, "uint128", bt->builtin_uint128);
db9f5df8
UW
2441 append_composite_type_field (t, "v2_double",
2442 init_vector_type (bt->builtin_double, 2));
604c2f83 2443 append_composite_type_field (t, "v4_float",
df4df182 2444 init_vector_type (bt->builtin_float, 4));
604c2f83 2445 append_composite_type_field (t, "v4_int32",
df4df182 2446 init_vector_type (bt->builtin_int32, 4));
604c2f83 2447 append_composite_type_field (t, "v8_int16",
df4df182 2448 init_vector_type (bt->builtin_int16, 8));
604c2f83 2449 append_composite_type_field (t, "v16_int8",
df4df182 2450 init_vector_type (bt->builtin_int8, 16));
604c2f83 2451
803e1097 2452 TYPE_VECTOR (t) = 1;
604c2f83
LM
2453 TYPE_NAME (t) = "ppc_builtin_type_vec128";
2454 tdep->ppc_builtin_type_vec128 = t;
2455 }
2456
2457 return tdep->ppc_builtin_type_vec128;
2458}
2459
7cc46491
DJ
2460/* Return the name of register number REGNO, or the empty string if it
2461 is an anonymous register. */
7a78ae4e 2462
fa88f677 2463static const char *
d93859e2 2464rs6000_register_name (struct gdbarch *gdbarch, int regno)
7a78ae4e 2465{
d93859e2 2466 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
7a78ae4e 2467
7cc46491
DJ
2468 /* The upper half "registers" have names in the XML description,
2469 but we present only the low GPRs and the full 64-bit registers
2470 to the user. */
2471 if (tdep->ppc_ev0_upper_regnum >= 0
2472 && tdep->ppc_ev0_upper_regnum <= regno
2473 && regno < tdep->ppc_ev0_upper_regnum + ppc_num_gprs)
2474 return "";
2475
604c2f83
LM
2476 /* Hide the upper halves of the vs0~vs31 registers. */
2477 if (tdep->ppc_vsr0_regnum >= 0
2478 && tdep->ppc_vsr0_upper_regnum <= regno
2479 && regno < tdep->ppc_vsr0_upper_regnum + ppc_num_gprs)
2480 return "";
2481
7cc46491 2482 /* Check if the SPE pseudo registers are available. */
5a9e69ba 2483 if (IS_SPE_PSEUDOREG (tdep, regno))
7cc46491
DJ
2484 {
2485 static const char *const spe_regnames[] = {
2486 "ev0", "ev1", "ev2", "ev3", "ev4", "ev5", "ev6", "ev7",
2487 "ev8", "ev9", "ev10", "ev11", "ev12", "ev13", "ev14", "ev15",
2488 "ev16", "ev17", "ev18", "ev19", "ev20", "ev21", "ev22", "ev23",
2489 "ev24", "ev25", "ev26", "ev27", "ev28", "ev29", "ev30", "ev31",
2490 };
2491 return spe_regnames[regno - tdep->ppc_ev0_regnum];
2492 }
2493
f949c649
TJB
2494 /* Check if the decimal128 pseudo-registers are available. */
2495 if (IS_DFP_PSEUDOREG (tdep, regno))
2496 {
2497 static const char *const dfp128_regnames[] = {
2498 "dl0", "dl1", "dl2", "dl3",
2499 "dl4", "dl5", "dl6", "dl7",
2500 "dl8", "dl9", "dl10", "dl11",
2501 "dl12", "dl13", "dl14", "dl15"
2502 };
2503 return dfp128_regnames[regno - tdep->ppc_dl0_regnum];
2504 }
2505
604c2f83
LM
2506 /* Check if this is a VSX pseudo-register. */
2507 if (IS_VSX_PSEUDOREG (tdep, regno))
2508 {
2509 static const char *const vsx_regnames[] = {
2510 "vs0", "vs1", "vs2", "vs3", "vs4", "vs5", "vs6", "vs7",
2511 "vs8", "vs9", "vs10", "vs11", "vs12", "vs13", "vs14",
2512 "vs15", "vs16", "vs17", "vs18", "vs19", "vs20", "vs21",
2513 "vs22", "vs23", "vs24", "vs25", "vs26", "vs27", "vs28",
2514 "vs29", "vs30", "vs31", "vs32", "vs33", "vs34", "vs35",
2515 "vs36", "vs37", "vs38", "vs39", "vs40", "vs41", "vs42",
2516 "vs43", "vs44", "vs45", "vs46", "vs47", "vs48", "vs49",
2517 "vs50", "vs51", "vs52", "vs53", "vs54", "vs55", "vs56",
2518 "vs57", "vs58", "vs59", "vs60", "vs61", "vs62", "vs63"
2519 };
2520 return vsx_regnames[regno - tdep->ppc_vsr0_regnum];
2521 }
2522
2523 /* Check if the this is a Extended FP pseudo-register. */
2524 if (IS_EFP_PSEUDOREG (tdep, regno))
2525 {
2526 static const char *const efpr_regnames[] = {
2527 "f32", "f33", "f34", "f35", "f36", "f37", "f38",
2528 "f39", "f40", "f41", "f42", "f43", "f44", "f45",
2529 "f46", "f47", "f48", "f49", "f50", "f51",
2530 "f52", "f53", "f54", "f55", "f56", "f57",
2531 "f58", "f59", "f60", "f61", "f62", "f63"
2532 };
2533 return efpr_regnames[regno - tdep->ppc_efpr0_regnum];
2534 }
2535
d93859e2 2536 return tdesc_register_name (gdbarch, regno);
7a78ae4e
ND
2537}
2538
7cc46491
DJ
2539/* Return the GDB type object for the "standard" data type of data in
2540 register N. */
7a78ae4e
ND
2541
2542static struct type *
7cc46491 2543rs6000_pseudo_register_type (struct gdbarch *gdbarch, int regnum)
7a78ae4e 2544{
691d145a 2545 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
7a78ae4e 2546
7cc46491 2547 /* These are the only pseudo-registers we support. */
f949c649 2548 gdb_assert (IS_SPE_PSEUDOREG (tdep, regnum)
604c2f83
LM
2549 || IS_DFP_PSEUDOREG (tdep, regnum)
2550 || IS_VSX_PSEUDOREG (tdep, regnum)
2551 || IS_EFP_PSEUDOREG (tdep, regnum));
7cc46491 2552
f949c649
TJB
2553 /* These are the e500 pseudo-registers. */
2554 if (IS_SPE_PSEUDOREG (tdep, regnum))
2555 return rs6000_builtin_type_vec64 (gdbarch);
604c2f83
LM
2556 else if (IS_DFP_PSEUDOREG (tdep, regnum))
2557 /* PPC decimal128 pseudo-registers. */
f949c649 2558 return builtin_type (gdbarch)->builtin_declong;
604c2f83
LM
2559 else if (IS_VSX_PSEUDOREG (tdep, regnum))
2560 /* POWER7 VSX pseudo-registers. */
2561 return rs6000_builtin_type_vec128 (gdbarch);
2562 else
2563 /* POWER7 Extended FP pseudo-registers. */
2564 return builtin_type (gdbarch)->builtin_double;
7a78ae4e
ND
2565}
2566
c44ca51c
AC
2567/* Is REGNUM a member of REGGROUP? */
2568static int
7cc46491
DJ
2569rs6000_pseudo_register_reggroup_p (struct gdbarch *gdbarch, int regnum,
2570 struct reggroup *group)
c44ca51c
AC
2571{
2572 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
c44ca51c 2573
7cc46491 2574 /* These are the only pseudo-registers we support. */
f949c649 2575 gdb_assert (IS_SPE_PSEUDOREG (tdep, regnum)
604c2f83
LM
2576 || IS_DFP_PSEUDOREG (tdep, regnum)
2577 || IS_VSX_PSEUDOREG (tdep, regnum)
2578 || IS_EFP_PSEUDOREG (tdep, regnum));
c44ca51c 2579
604c2f83
LM
2580 /* These are the e500 pseudo-registers or the POWER7 VSX registers. */
2581 if (IS_SPE_PSEUDOREG (tdep, regnum) || IS_VSX_PSEUDOREG (tdep, regnum))
f949c649 2582 return group == all_reggroup || group == vector_reggroup;
7cc46491 2583 else
604c2f83 2584 /* PPC decimal128 or Extended FP pseudo-registers. */
f949c649 2585 return group == all_reggroup || group == float_reggroup;
c44ca51c
AC
2586}
2587
691d145a 2588/* The register format for RS/6000 floating point registers is always
64366f1c 2589 double, we need a conversion if the memory format is float. */
7a78ae4e
ND
2590
2591static int
0abe36f5
MD
2592rs6000_convert_register_p (struct gdbarch *gdbarch, int regnum,
2593 struct type *type)
7a78ae4e 2594{
0abe36f5 2595 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
7cc46491
DJ
2596
2597 return (tdep->ppc_fp0_regnum >= 0
2598 && regnum >= tdep->ppc_fp0_regnum
2599 && regnum < tdep->ppc_fp0_regnum + ppc_num_fprs
2600 && TYPE_CODE (type) == TYPE_CODE_FLT
0dfff4cb
UW
2601 && TYPE_LENGTH (type)
2602 != TYPE_LENGTH (builtin_type (gdbarch)->builtin_double));
7a78ae4e
ND
2603}
2604
8dccd430 2605static int
691d145a
JB
2606rs6000_register_to_value (struct frame_info *frame,
2607 int regnum,
2608 struct type *type,
8dccd430
PA
2609 gdb_byte *to,
2610 int *optimizedp, int *unavailablep)
7a78ae4e 2611{
0dfff4cb 2612 struct gdbarch *gdbarch = get_frame_arch (frame);
50fd1280 2613 gdb_byte from[MAX_REGISTER_SIZE];
691d145a 2614
691d145a 2615 gdb_assert (TYPE_CODE (type) == TYPE_CODE_FLT);
7a78ae4e 2616
8dccd430
PA
2617 if (!get_frame_register_bytes (frame, regnum, 0,
2618 register_size (gdbarch, regnum),
2619 from, optimizedp, unavailablep))
2620 return 0;
2621
0dfff4cb
UW
2622 convert_typed_floating (from, builtin_type (gdbarch)->builtin_double,
2623 to, type);
8dccd430
PA
2624 *optimizedp = *unavailablep = 0;
2625 return 1;
691d145a 2626}
7a292a7a 2627
7a78ae4e 2628static void
691d145a
JB
2629rs6000_value_to_register (struct frame_info *frame,
2630 int regnum,
2631 struct type *type,
50fd1280 2632 const gdb_byte *from)
7a78ae4e 2633{
0dfff4cb 2634 struct gdbarch *gdbarch = get_frame_arch (frame);
50fd1280 2635 gdb_byte to[MAX_REGISTER_SIZE];
691d145a 2636
691d145a
JB
2637 gdb_assert (TYPE_CODE (type) == TYPE_CODE_FLT);
2638
0dfff4cb
UW
2639 convert_typed_floating (from, type,
2640 to, builtin_type (gdbarch)->builtin_double);
691d145a 2641 put_frame_register (frame, regnum, to);
7a78ae4e 2642}
c906108c 2643
05d1431c
PA
2644 /* The type of a function that moves the value of REG between CACHE
2645 or BUF --- in either direction. */
2646typedef enum register_status (*move_ev_register_func) (struct regcache *,
2647 int, void *);
2648
6ced10dd
JB
2649/* Move SPE vector register values between a 64-bit buffer and the two
2650 32-bit raw register halves in a regcache. This function handles
2651 both splitting a 64-bit value into two 32-bit halves, and joining
2652 two halves into a whole 64-bit value, depending on the function
2653 passed as the MOVE argument.
2654
2655 EV_REG must be the number of an SPE evN vector register --- a
2656 pseudoregister. REGCACHE must be a regcache, and BUFFER must be a
2657 64-bit buffer.
2658
2659 Call MOVE once for each 32-bit half of that register, passing
2660 REGCACHE, the number of the raw register corresponding to that
2661 half, and the address of the appropriate half of BUFFER.
2662
2663 For example, passing 'regcache_raw_read' as the MOVE function will
2664 fill BUFFER with the full 64-bit contents of EV_REG. Or, passing
2665 'regcache_raw_supply' will supply the contents of BUFFER to the
2666 appropriate pair of raw registers in REGCACHE.
2667
2668 You may need to cast away some 'const' qualifiers when passing
2669 MOVE, since this function can't tell at compile-time which of
2670 REGCACHE or BUFFER is acting as the source of the data. If C had
2671 co-variant type qualifiers, ... */
05d1431c
PA
2672
2673static enum register_status
2674e500_move_ev_register (move_ev_register_func move,
2675 struct regcache *regcache, int ev_reg, void *buffer)
6ced10dd
JB
2676{
2677 struct gdbarch *arch = get_regcache_arch (regcache);
2678 struct gdbarch_tdep *tdep = gdbarch_tdep (arch);
2679 int reg_index;
19ba03f4 2680 gdb_byte *byte_buffer = (gdb_byte *) buffer;
05d1431c 2681 enum register_status status;
6ced10dd 2682
5a9e69ba 2683 gdb_assert (IS_SPE_PSEUDOREG (tdep, ev_reg));
6ced10dd
JB
2684
2685 reg_index = ev_reg - tdep->ppc_ev0_regnum;
2686
8b164abb 2687 if (gdbarch_byte_order (arch) == BFD_ENDIAN_BIG)
6ced10dd 2688 {
05d1431c
PA
2689 status = move (regcache, tdep->ppc_ev0_upper_regnum + reg_index,
2690 byte_buffer);
2691 if (status == REG_VALID)
2692 status = move (regcache, tdep->ppc_gp0_regnum + reg_index,
2693 byte_buffer + 4);
6ced10dd
JB
2694 }
2695 else
2696 {
05d1431c
PA
2697 status = move (regcache, tdep->ppc_gp0_regnum + reg_index, byte_buffer);
2698 if (status == REG_VALID)
2699 status = move (regcache, tdep->ppc_ev0_upper_regnum + reg_index,
2700 byte_buffer + 4);
6ced10dd 2701 }
05d1431c
PA
2702
2703 return status;
6ced10dd
JB
2704}
2705
05d1431c
PA
2706static enum register_status
2707do_regcache_raw_read (struct regcache *regcache, int regnum, void *buffer)
2708{
19ba03f4 2709 return regcache_raw_read (regcache, regnum, (gdb_byte *) buffer);
05d1431c
PA
2710}
2711
2712static enum register_status
2713do_regcache_raw_write (struct regcache *regcache, int regnum, void *buffer)
2714{
19ba03f4 2715 regcache_raw_write (regcache, regnum, (const gdb_byte *) buffer);
05d1431c
PA
2716
2717 return REG_VALID;
2718}
2719
2720static enum register_status
c8001721 2721e500_pseudo_register_read (struct gdbarch *gdbarch, struct regcache *regcache,
50fd1280 2722 int reg_nr, gdb_byte *buffer)
f949c649 2723{
05d1431c 2724 return e500_move_ev_register (do_regcache_raw_read, regcache, reg_nr, buffer);
f949c649
TJB
2725}
2726
2727static void
2728e500_pseudo_register_write (struct gdbarch *gdbarch, struct regcache *regcache,
2729 int reg_nr, const gdb_byte *buffer)
2730{
05d1431c
PA
2731 e500_move_ev_register (do_regcache_raw_write, regcache,
2732 reg_nr, (void *) buffer);
f949c649
TJB
2733}
2734
604c2f83 2735/* Read method for DFP pseudo-registers. */
05d1431c 2736static enum register_status
604c2f83 2737dfp_pseudo_register_read (struct gdbarch *gdbarch, struct regcache *regcache,
f949c649
TJB
2738 int reg_nr, gdb_byte *buffer)
2739{
2740 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
2741 int reg_index = reg_nr - tdep->ppc_dl0_regnum;
05d1431c 2742 enum register_status status;
f949c649
TJB
2743
2744 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
2745 {
2746 /* Read two FP registers to form a whole dl register. */
05d1431c
PA
2747 status = regcache_raw_read (regcache, tdep->ppc_fp0_regnum +
2748 2 * reg_index, buffer);
2749 if (status == REG_VALID)
2750 status = regcache_raw_read (regcache, tdep->ppc_fp0_regnum +
2751 2 * reg_index + 1, buffer + 8);
f949c649
TJB
2752 }
2753 else
2754 {
05d1431c 2755 status = regcache_raw_read (regcache, tdep->ppc_fp0_regnum +
0ff3e01f 2756 2 * reg_index + 1, buffer);
05d1431c
PA
2757 if (status == REG_VALID)
2758 status = regcache_raw_read (regcache, tdep->ppc_fp0_regnum +
0ff3e01f 2759 2 * reg_index, buffer + 8);
f949c649 2760 }
05d1431c
PA
2761
2762 return status;
f949c649
TJB
2763}
2764
604c2f83 2765/* Write method for DFP pseudo-registers. */
f949c649 2766static void
604c2f83 2767dfp_pseudo_register_write (struct gdbarch *gdbarch, struct regcache *regcache,
f949c649
TJB
2768 int reg_nr, const gdb_byte *buffer)
2769{
2770 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
2771 int reg_index = reg_nr - tdep->ppc_dl0_regnum;
2772
2773 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
2774 {
2775 /* Write each half of the dl register into a separate
2776 FP register. */
2777 regcache_raw_write (regcache, tdep->ppc_fp0_regnum +
2778 2 * reg_index, buffer);
2779 regcache_raw_write (regcache, tdep->ppc_fp0_regnum +
2780 2 * reg_index + 1, buffer + 8);
2781 }
2782 else
2783 {
2784 regcache_raw_write (regcache, tdep->ppc_fp0_regnum +
0ff3e01f 2785 2 * reg_index + 1, buffer);
f949c649 2786 regcache_raw_write (regcache, tdep->ppc_fp0_regnum +
0ff3e01f 2787 2 * reg_index, buffer + 8);
f949c649
TJB
2788 }
2789}
2790
604c2f83 2791/* Read method for POWER7 VSX pseudo-registers. */
05d1431c 2792static enum register_status
604c2f83
LM
2793vsx_pseudo_register_read (struct gdbarch *gdbarch, struct regcache *regcache,
2794 int reg_nr, gdb_byte *buffer)
2795{
2796 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
2797 int reg_index = reg_nr - tdep->ppc_vsr0_regnum;
05d1431c 2798 enum register_status status;
604c2f83
LM
2799
2800 /* Read the portion that overlaps the VMX registers. */
2801 if (reg_index > 31)
05d1431c
PA
2802 status = regcache_raw_read (regcache, tdep->ppc_vr0_regnum +
2803 reg_index - 32, buffer);
604c2f83
LM
2804 else
2805 /* Read the portion that overlaps the FPR registers. */
2806 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
2807 {
05d1431c
PA
2808 status = regcache_raw_read (regcache, tdep->ppc_fp0_regnum +
2809 reg_index, buffer);
2810 if (status == REG_VALID)
2811 status = regcache_raw_read (regcache, tdep->ppc_vsr0_upper_regnum +
2812 reg_index, buffer + 8);
604c2f83
LM
2813 }
2814 else
2815 {
05d1431c
PA
2816 status = regcache_raw_read (regcache, tdep->ppc_fp0_regnum +
2817 reg_index, buffer + 8);
2818 if (status == REG_VALID)
2819 status = regcache_raw_read (regcache, tdep->ppc_vsr0_upper_regnum +
2820 reg_index, buffer);
604c2f83 2821 }
05d1431c
PA
2822
2823 return status;
604c2f83
LM
2824}
2825
2826/* Write method for POWER7 VSX pseudo-registers. */
2827static void
2828vsx_pseudo_register_write (struct gdbarch *gdbarch, struct regcache *regcache,
2829 int reg_nr, const gdb_byte *buffer)
2830{
2831 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
2832 int reg_index = reg_nr - tdep->ppc_vsr0_regnum;
2833
2834 /* Write the portion that overlaps the VMX registers. */
2835 if (reg_index > 31)
2836 regcache_raw_write (regcache, tdep->ppc_vr0_regnum +
2837 reg_index - 32, buffer);
2838 else
2839 /* Write the portion that overlaps the FPR registers. */
2840 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
2841 {
2842 regcache_raw_write (regcache, tdep->ppc_fp0_regnum +
2843 reg_index, buffer);
2844 regcache_raw_write (regcache, tdep->ppc_vsr0_upper_regnum +
2845 reg_index, buffer + 8);
2846 }
2847 else
2848 {
2849 regcache_raw_write (regcache, tdep->ppc_fp0_regnum +
2850 reg_index, buffer + 8);
2851 regcache_raw_write (regcache, tdep->ppc_vsr0_upper_regnum +
2852 reg_index, buffer);
2853 }
2854}
2855
2856/* Read method for POWER7 Extended FP pseudo-registers. */
05d1431c 2857static enum register_status
604c2f83
LM
2858efpr_pseudo_register_read (struct gdbarch *gdbarch, struct regcache *regcache,
2859 int reg_nr, gdb_byte *buffer)
2860{
2861 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
2862 int reg_index = reg_nr - tdep->ppc_efpr0_regnum;
084ee545 2863 int offset = gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG ? 0 : 8;
604c2f83 2864
d9492458 2865 /* Read the portion that overlaps the VMX register. */
084ee545
UW
2866 return regcache_raw_read_part (regcache, tdep->ppc_vr0_regnum + reg_index,
2867 offset, register_size (gdbarch, reg_nr),
2868 buffer);
604c2f83
LM
2869}
2870
2871/* Write method for POWER7 Extended FP pseudo-registers. */
2872static void
2873efpr_pseudo_register_write (struct gdbarch *gdbarch, struct regcache *regcache,
2874 int reg_nr, const gdb_byte *buffer)
2875{
2876 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
2877 int reg_index = reg_nr - tdep->ppc_efpr0_regnum;
084ee545 2878 int offset = gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG ? 0 : 8;
604c2f83 2879
d9492458 2880 /* Write the portion that overlaps the VMX register. */
084ee545
UW
2881 regcache_raw_write_part (regcache, tdep->ppc_vr0_regnum + reg_index,
2882 offset, register_size (gdbarch, reg_nr),
2883 buffer);
604c2f83
LM
2884}
2885
05d1431c 2886static enum register_status
0df8b418
MS
2887rs6000_pseudo_register_read (struct gdbarch *gdbarch,
2888 struct regcache *regcache,
f949c649 2889 int reg_nr, gdb_byte *buffer)
c8001721 2890{
6ced10dd 2891 struct gdbarch *regcache_arch = get_regcache_arch (regcache);
c8001721
EZ
2892 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
2893
6ced10dd 2894 gdb_assert (regcache_arch == gdbarch);
f949c649 2895
5a9e69ba 2896 if (IS_SPE_PSEUDOREG (tdep, reg_nr))
05d1431c 2897 return e500_pseudo_register_read (gdbarch, regcache, reg_nr, buffer);
f949c649 2898 else if (IS_DFP_PSEUDOREG (tdep, reg_nr))
05d1431c 2899 return dfp_pseudo_register_read (gdbarch, regcache, reg_nr, buffer);
604c2f83 2900 else if (IS_VSX_PSEUDOREG (tdep, reg_nr))
05d1431c 2901 return vsx_pseudo_register_read (gdbarch, regcache, reg_nr, buffer);
604c2f83 2902 else if (IS_EFP_PSEUDOREG (tdep, reg_nr))
05d1431c 2903 return efpr_pseudo_register_read (gdbarch, regcache, reg_nr, buffer);
6ced10dd 2904 else
a44bddec 2905 internal_error (__FILE__, __LINE__,
f949c649
TJB
2906 _("rs6000_pseudo_register_read: "
2907 "called on unexpected register '%s' (%d)"),
2908 gdbarch_register_name (gdbarch, reg_nr), reg_nr);
c8001721
EZ
2909}
2910
2911static void
f949c649
TJB
2912rs6000_pseudo_register_write (struct gdbarch *gdbarch,
2913 struct regcache *regcache,
2914 int reg_nr, const gdb_byte *buffer)
c8001721 2915{
6ced10dd 2916 struct gdbarch *regcache_arch = get_regcache_arch (regcache);
c8001721
EZ
2917 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
2918
6ced10dd 2919 gdb_assert (regcache_arch == gdbarch);
f949c649 2920
5a9e69ba 2921 if (IS_SPE_PSEUDOREG (tdep, reg_nr))
f949c649
TJB
2922 e500_pseudo_register_write (gdbarch, regcache, reg_nr, buffer);
2923 else if (IS_DFP_PSEUDOREG (tdep, reg_nr))
604c2f83
LM
2924 dfp_pseudo_register_write (gdbarch, regcache, reg_nr, buffer);
2925 else if (IS_VSX_PSEUDOREG (tdep, reg_nr))
2926 vsx_pseudo_register_write (gdbarch, regcache, reg_nr, buffer);
2927 else if (IS_EFP_PSEUDOREG (tdep, reg_nr))
2928 efpr_pseudo_register_write (gdbarch, regcache, reg_nr, buffer);
6ced10dd 2929 else
a44bddec 2930 internal_error (__FILE__, __LINE__,
f949c649
TJB
2931 _("rs6000_pseudo_register_write: "
2932 "called on unexpected register '%s' (%d)"),
2933 gdbarch_register_name (gdbarch, reg_nr), reg_nr);
6ced10dd
JB
2934}
2935
2a2fa07b
MK
2936static int
2937rs6000_ax_pseudo_register_collect (struct gdbarch *gdbarch,
2938 struct agent_expr *ax, int reg_nr)
2939{
2940 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
2941 if (IS_SPE_PSEUDOREG (tdep, reg_nr))
2942 {
2943 int reg_index = reg_nr - tdep->ppc_ev0_regnum;
2944 ax_reg_mask (ax, tdep->ppc_gp0_regnum + reg_index);
2945 ax_reg_mask (ax, tdep->ppc_ev0_upper_regnum + reg_index);
2946 }
2947 else if (IS_DFP_PSEUDOREG (tdep, reg_nr))
2948 {
2949 int reg_index = reg_nr - tdep->ppc_dl0_regnum;
2950 ax_reg_mask (ax, tdep->ppc_fp0_regnum + 2 * reg_index);
2951 ax_reg_mask (ax, tdep->ppc_fp0_regnum + 2 * reg_index + 1);
2952 }
2953 else if (IS_VSX_PSEUDOREG (tdep, reg_nr))
2954 {
2955 int reg_index = reg_nr - tdep->ppc_vsr0_regnum;
2956 if (reg_index > 31)
2957 {
2958 ax_reg_mask (ax, tdep->ppc_vr0_regnum + reg_index - 32);
2959 }
2960 else
2961 {
2962 ax_reg_mask (ax, tdep->ppc_fp0_regnum + reg_index);
2963 ax_reg_mask (ax, tdep->ppc_vsr0_upper_regnum + reg_index);
2964 }
2965 }
2966 else if (IS_EFP_PSEUDOREG (tdep, reg_nr))
2967 {
2968 int reg_index = reg_nr - tdep->ppc_efpr0_regnum;
2969 ax_reg_mask (ax, tdep->ppc_vr0_regnum + reg_index);
2970 }
2971 else
2972 internal_error (__FILE__, __LINE__,
2973 _("rs6000_pseudo_register_collect: "
2974 "called on unexpected register '%s' (%d)"),
2975 gdbarch_register_name (gdbarch, reg_nr), reg_nr);
2976 return 0;
2977}
2978
2979
a67914de
MK
2980static void
2981rs6000_gen_return_address (struct gdbarch *gdbarch,
2982 struct agent_expr *ax, struct axs_value *value,
2983 CORE_ADDR scope)
2984{
2985 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
2986 value->type = register_type (gdbarch, tdep->ppc_lr_regnum);
2987 value->kind = axs_lvalue_register;
2988 value->u.reg = tdep->ppc_lr_regnum;
2989}
2990
2991
18ed0c4e 2992/* Convert a DBX STABS register number to a GDB register number. */
c8001721 2993static int
d3f73121 2994rs6000_stab_reg_to_regnum (struct gdbarch *gdbarch, int num)
c8001721 2995{
d3f73121 2996 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
c8001721 2997
9f744501
JB
2998 if (0 <= num && num <= 31)
2999 return tdep->ppc_gp0_regnum + num;
3000 else if (32 <= num && num <= 63)
383f0f5b
JB
3001 /* FIXME: jimb/2004-05-05: What should we do when the debug info
3002 specifies registers the architecture doesn't have? Our
3003 callers don't check the value we return. */
366f009f 3004 return tdep->ppc_fp0_regnum + (num - 32);
18ed0c4e
JB
3005 else if (77 <= num && num <= 108)
3006 return tdep->ppc_vr0_regnum + (num - 77);
9f744501 3007 else if (1200 <= num && num < 1200 + 32)
e1ec1b42 3008 return tdep->ppc_ev0_upper_regnum + (num - 1200);
9f744501
JB
3009 else
3010 switch (num)
3011 {
3012 case 64:
3013 return tdep->ppc_mq_regnum;
3014 case 65:
3015 return tdep->ppc_lr_regnum;
3016 case 66:
3017 return tdep->ppc_ctr_regnum;
3018 case 76:
3019 return tdep->ppc_xer_regnum;
3020 case 109:
3021 return tdep->ppc_vrsave_regnum;
18ed0c4e
JB
3022 case 110:
3023 return tdep->ppc_vrsave_regnum - 1; /* vscr */
867e2dc5 3024 case 111:
18ed0c4e 3025 return tdep->ppc_acc_regnum;
867e2dc5 3026 case 112:
18ed0c4e 3027 return tdep->ppc_spefscr_regnum;
9f744501
JB
3028 default:
3029 return num;
3030 }
18ed0c4e 3031}
9f744501 3032
9f744501 3033
18ed0c4e
JB
3034/* Convert a Dwarf 2 register number to a GDB register number. */
3035static int
d3f73121 3036rs6000_dwarf2_reg_to_regnum (struct gdbarch *gdbarch, int num)
18ed0c4e 3037{
d3f73121 3038 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
9f744501 3039
18ed0c4e
JB
3040 if (0 <= num && num <= 31)
3041 return tdep->ppc_gp0_regnum + num;
3042 else if (32 <= num && num <= 63)
3043 /* FIXME: jimb/2004-05-05: What should we do when the debug info
3044 specifies registers the architecture doesn't have? Our
3045 callers don't check the value we return. */
3046 return tdep->ppc_fp0_regnum + (num - 32);
3047 else if (1124 <= num && num < 1124 + 32)
3048 return tdep->ppc_vr0_regnum + (num - 1124);
3049 else if (1200 <= num && num < 1200 + 32)
e1ec1b42 3050 return tdep->ppc_ev0_upper_regnum + (num - 1200);
18ed0c4e
JB
3051 else
3052 switch (num)
3053 {
a489f789
AS
3054 case 64:
3055 return tdep->ppc_cr_regnum;
18ed0c4e
JB
3056 case 67:
3057 return tdep->ppc_vrsave_regnum - 1; /* vscr */
3058 case 99:
3059 return tdep->ppc_acc_regnum;
3060 case 100:
3061 return tdep->ppc_mq_regnum;
3062 case 101:
3063 return tdep->ppc_xer_regnum;
3064 case 108:
3065 return tdep->ppc_lr_regnum;
3066 case 109:
3067 return tdep->ppc_ctr_regnum;
3068 case 356:
3069 return tdep->ppc_vrsave_regnum;
3070 case 612:
3071 return tdep->ppc_spefscr_regnum;
3072 default:
3073 return num;
3074 }
2188cbdd
EZ
3075}
3076
4fc771b8
DJ
3077/* Translate a .eh_frame register to DWARF register, or adjust a
3078 .debug_frame register. */
3079
3080static int
3081rs6000_adjust_frame_regnum (struct gdbarch *gdbarch, int num, int eh_frame_p)
3082{
3083 /* GCC releases before 3.4 use GCC internal register numbering in
3084 .debug_frame (and .debug_info, et cetera). The numbering is
3085 different from the standard SysV numbering for everything except
3086 for GPRs and FPRs. We can not detect this problem in most cases
3087 - to get accurate debug info for variables living in lr, ctr, v0,
3088 et cetera, use a newer version of GCC. But we must detect
3089 one important case - lr is in column 65 in .debug_frame output,
3090 instead of 108.
3091
3092 GCC 3.4, and the "hammer" branch, have a related problem. They
3093 record lr register saves in .debug_frame as 108, but still record
3094 the return column as 65. We fix that up too.
3095
3096 We can do this because 65 is assigned to fpsr, and GCC never
3097 generates debug info referring to it. To add support for
3098 handwritten debug info that restores fpsr, we would need to add a
3099 producer version check to this. */
3100 if (!eh_frame_p)
3101 {
3102 if (num == 65)
3103 return 108;
3104 else
3105 return num;
3106 }
3107
3108 /* .eh_frame is GCC specific. For binary compatibility, it uses GCC
3109 internal register numbering; translate that to the standard DWARF2
3110 register numbering. */
3111 if (0 <= num && num <= 63) /* r0-r31,fp0-fp31 */
3112 return num;
3113 else if (68 <= num && num <= 75) /* cr0-cr8 */
3114 return num - 68 + 86;
3115 else if (77 <= num && num <= 108) /* vr0-vr31 */
3116 return num - 77 + 1124;
3117 else
3118 switch (num)
3119 {
3120 case 64: /* mq */
3121 return 100;
3122 case 65: /* lr */
3123 return 108;
3124 case 66: /* ctr */
3125 return 109;
3126 case 76: /* xer */
3127 return 101;
3128 case 109: /* vrsave */
3129 return 356;
3130 case 110: /* vscr */
3131 return 67;
3132 case 111: /* spe_acc */
3133 return 99;
3134 case 112: /* spefscr */
3135 return 612;
3136 default:
3137 return num;
3138 }
3139}
c906108c 3140\f
c5aa993b 3141
7a78ae4e 3142/* Handling the various POWER/PowerPC variants. */
c906108c 3143
c906108c 3144/* Information about a particular processor variant. */
7a78ae4e 3145
c906108c 3146struct variant
c5aa993b
JM
3147 {
3148 /* Name of this variant. */
a121b7c1 3149 const char *name;
c906108c 3150
c5aa993b 3151 /* English description of the variant. */
a121b7c1 3152 const char *description;
c906108c 3153
64366f1c 3154 /* bfd_arch_info.arch corresponding to variant. */
7a78ae4e
ND
3155 enum bfd_architecture arch;
3156
64366f1c 3157 /* bfd_arch_info.mach corresponding to variant. */
7a78ae4e
ND
3158 unsigned long mach;
3159
7cc46491
DJ
3160 /* Target description for this variant. */
3161 struct target_desc **tdesc;
c5aa993b 3162 };
c906108c 3163
489461e2 3164static struct variant variants[] =
c906108c 3165{
7a78ae4e 3166 {"powerpc", "PowerPC user-level", bfd_arch_powerpc,
7284e1be 3167 bfd_mach_ppc, &tdesc_powerpc_altivec32},
7a78ae4e 3168 {"power", "POWER user-level", bfd_arch_rs6000,
7cc46491 3169 bfd_mach_rs6k, &tdesc_rs6000},
7a78ae4e 3170 {"403", "IBM PowerPC 403", bfd_arch_powerpc,
7cc46491 3171 bfd_mach_ppc_403, &tdesc_powerpc_403},
4d09ffea
MS
3172 {"405", "IBM PowerPC 405", bfd_arch_powerpc,
3173 bfd_mach_ppc_405, &tdesc_powerpc_405},
7a78ae4e 3174 {"601", "Motorola PowerPC 601", bfd_arch_powerpc,
7cc46491 3175 bfd_mach_ppc_601, &tdesc_powerpc_601},
7a78ae4e 3176 {"602", "Motorola PowerPC 602", bfd_arch_powerpc,
7cc46491 3177 bfd_mach_ppc_602, &tdesc_powerpc_602},
7a78ae4e 3178 {"603", "Motorola/IBM PowerPC 603 or 603e", bfd_arch_powerpc,
7cc46491 3179 bfd_mach_ppc_603, &tdesc_powerpc_603},
7a78ae4e 3180 {"604", "Motorola PowerPC 604 or 604e", bfd_arch_powerpc,
7cc46491 3181 604, &tdesc_powerpc_604},
7a78ae4e 3182 {"403GC", "IBM PowerPC 403GC", bfd_arch_powerpc,
7cc46491 3183 bfd_mach_ppc_403gc, &tdesc_powerpc_403gc},
7a78ae4e 3184 {"505", "Motorola PowerPC 505", bfd_arch_powerpc,
7cc46491 3185 bfd_mach_ppc_505, &tdesc_powerpc_505},
7a78ae4e 3186 {"860", "Motorola PowerPC 860 or 850", bfd_arch_powerpc,
7cc46491 3187 bfd_mach_ppc_860, &tdesc_powerpc_860},
7a78ae4e 3188 {"750", "Motorola/IBM PowerPC 750 or 740", bfd_arch_powerpc,
7cc46491 3189 bfd_mach_ppc_750, &tdesc_powerpc_750},
1fcc0bb8 3190 {"7400", "Motorola/IBM PowerPC 7400 (G4)", bfd_arch_powerpc,
7cc46491 3191 bfd_mach_ppc_7400, &tdesc_powerpc_7400},
c8001721 3192 {"e500", "Motorola PowerPC e500", bfd_arch_powerpc,
7cc46491 3193 bfd_mach_ppc_e500, &tdesc_powerpc_e500},
7a78ae4e 3194
5d57ee30
KB
3195 /* 64-bit */
3196 {"powerpc64", "PowerPC 64-bit user-level", bfd_arch_powerpc,
7284e1be 3197 bfd_mach_ppc64, &tdesc_powerpc_altivec64},
7a78ae4e 3198 {"620", "Motorola PowerPC 620", bfd_arch_powerpc,
7cc46491 3199 bfd_mach_ppc_620, &tdesc_powerpc_64},
5d57ee30 3200 {"630", "Motorola PowerPC 630", bfd_arch_powerpc,
7cc46491 3201 bfd_mach_ppc_630, &tdesc_powerpc_64},
7a78ae4e 3202 {"a35", "PowerPC A35", bfd_arch_powerpc,
7cc46491 3203 bfd_mach_ppc_a35, &tdesc_powerpc_64},
5d57ee30 3204 {"rs64ii", "PowerPC rs64ii", bfd_arch_powerpc,
7cc46491 3205 bfd_mach_ppc_rs64ii, &tdesc_powerpc_64},
5d57ee30 3206 {"rs64iii", "PowerPC rs64iii", bfd_arch_powerpc,
7cc46491 3207 bfd_mach_ppc_rs64iii, &tdesc_powerpc_64},
5d57ee30 3208
64366f1c 3209 /* FIXME: I haven't checked the register sets of the following. */
7a78ae4e 3210 {"rs1", "IBM POWER RS1", bfd_arch_rs6000,
7cc46491 3211 bfd_mach_rs6k_rs1, &tdesc_rs6000},
7a78ae4e 3212 {"rsc", "IBM POWER RSC", bfd_arch_rs6000,
7cc46491 3213 bfd_mach_rs6k_rsc, &tdesc_rs6000},
7a78ae4e 3214 {"rs2", "IBM POWER RS2", bfd_arch_rs6000,
7cc46491 3215 bfd_mach_rs6k_rs2, &tdesc_rs6000},
7a78ae4e 3216
3e45d68b 3217 {0, 0, (enum bfd_architecture) 0, 0, 0}
c906108c
SS
3218};
3219
7a78ae4e 3220/* Return the variant corresponding to architecture ARCH and machine number
64366f1c 3221 MACH. If no such variant exists, return null. */
c906108c 3222
7a78ae4e
ND
3223static const struct variant *
3224find_variant_by_arch (enum bfd_architecture arch, unsigned long mach)
c906108c 3225{
7a78ae4e 3226 const struct variant *v;
c5aa993b 3227
7a78ae4e
ND
3228 for (v = variants; v->name; v++)
3229 if (arch == v->arch && mach == v->mach)
3230 return v;
c906108c 3231
7a78ae4e 3232 return NULL;
c906108c 3233}
9364a0ef
EZ
3234
3235static int
3236gdb_print_insn_powerpc (bfd_vma memaddr, disassemble_info *info)
3237{
40887e1a 3238 if (info->endian == BFD_ENDIAN_BIG)
9364a0ef
EZ
3239 return print_insn_big_powerpc (memaddr, info);
3240 else
3241 return print_insn_little_powerpc (memaddr, info);
3242}
7a78ae4e 3243\f
61a65099
KB
3244static CORE_ADDR
3245rs6000_unwind_pc (struct gdbarch *gdbarch, struct frame_info *next_frame)
3246{
3e8c568d 3247 return frame_unwind_register_unsigned (next_frame,
8b164abb 3248 gdbarch_pc_regnum (gdbarch));
61a65099
KB
3249}
3250
3251static struct frame_id
1af5d7ce 3252rs6000_dummy_id (struct gdbarch *gdbarch, struct frame_info *this_frame)
61a65099 3253{
1af5d7ce
UW
3254 return frame_id_build (get_frame_register_unsigned
3255 (this_frame, gdbarch_sp_regnum (gdbarch)),
3256 get_frame_pc (this_frame));
61a65099
KB
3257}
3258
3259struct rs6000_frame_cache
3260{
3261 CORE_ADDR base;
3262 CORE_ADDR initial_sp;
3263 struct trad_frame_saved_reg *saved_regs;
50ae56ec
WW
3264
3265 /* Set BASE_P to true if this frame cache is properly initialized.
3266 Otherwise set to false because some registers or memory cannot
3267 collected. */
3268 int base_p;
3269 /* Cache PC for building unavailable frame. */
3270 CORE_ADDR pc;
61a65099
KB
3271};
3272
3273static struct rs6000_frame_cache *
1af5d7ce 3274rs6000_frame_cache (struct frame_info *this_frame, void **this_cache)
61a65099
KB
3275{
3276 struct rs6000_frame_cache *cache;
1af5d7ce 3277 struct gdbarch *gdbarch = get_frame_arch (this_frame);
61a65099 3278 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
e17a4113 3279 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
61a65099
KB
3280 struct rs6000_framedata fdata;
3281 int wordsize = tdep->wordsize;
338435ef 3282 CORE_ADDR func = 0, pc = 0;
61a65099
KB
3283
3284 if ((*this_cache) != NULL)
19ba03f4 3285 return (struct rs6000_frame_cache *) (*this_cache);
61a65099
KB
3286 cache = FRAME_OBSTACK_ZALLOC (struct rs6000_frame_cache);
3287 (*this_cache) = cache;
50ae56ec 3288 cache->pc = 0;
1af5d7ce 3289 cache->saved_regs = trad_frame_alloc_saved_regs (this_frame);
61a65099 3290
50ae56ec
WW
3291 TRY
3292 {
3293 func = get_frame_func (this_frame);
3294 cache->pc = func;
3295 pc = get_frame_pc (this_frame);
3296 skip_prologue (gdbarch, func, pc, &fdata);
3297
3298 /* Figure out the parent's stack pointer. */
3299
3300 /* NOTE: cagney/2002-04-14: The ->frame points to the inner-most
3301 address of the current frame. Things might be easier if the
3302 ->frame pointed to the outer-most address of the frame. In
3303 the mean time, the address of the prev frame is used as the
3304 base address of this frame. */
3305 cache->base = get_frame_register_unsigned
3306 (this_frame, gdbarch_sp_regnum (gdbarch));
3307 }
3308 CATCH (ex, RETURN_MASK_ERROR)
3309 {
3310 if (ex.error != NOT_AVAILABLE_ERROR)
3311 throw_exception (ex);
1ed0c2a4 3312 return (struct rs6000_frame_cache *) (*this_cache);
50ae56ec
WW
3313 }
3314 END_CATCH
e10b1c4c
DJ
3315
3316 /* If the function appears to be frameless, check a couple of likely
3317 indicators that we have simply failed to find the frame setup.
3318 Two common cases of this are missing symbols (i.e.
ef02daa9 3319 get_frame_func returns the wrong address or 0), and assembly
e10b1c4c
DJ
3320 stubs which have a fast exit path but set up a frame on the slow
3321 path.
3322
3323 If the LR appears to return to this function, then presume that
3324 we have an ABI compliant frame that we failed to find. */
3325 if (fdata.frameless && fdata.lr_offset == 0)
61a65099 3326 {
e10b1c4c
DJ
3327 CORE_ADDR saved_lr;
3328 int make_frame = 0;
3329
1af5d7ce 3330 saved_lr = get_frame_register_unsigned (this_frame, tdep->ppc_lr_regnum);
e10b1c4c
DJ
3331 if (func == 0 && saved_lr == pc)
3332 make_frame = 1;
3333 else if (func != 0)
3334 {
3335 CORE_ADDR saved_func = get_pc_function_start (saved_lr);
3336 if (func == saved_func)
3337 make_frame = 1;
3338 }
3339
3340 if (make_frame)
3341 {
3342 fdata.frameless = 0;
de6a76fd 3343 fdata.lr_offset = tdep->lr_frame_offset;
e10b1c4c 3344 }
61a65099 3345 }
e10b1c4c
DJ
3346
3347 if (!fdata.frameless)
9d9bf2df
EBM
3348 {
3349 /* Frameless really means stackless. */
cc2c4da8 3350 ULONGEST backchain;
9d9bf2df 3351
cc2c4da8
MK
3352 if (safe_read_memory_unsigned_integer (cache->base, wordsize,
3353 byte_order, &backchain))
9d9bf2df
EBM
3354 cache->base = (CORE_ADDR) backchain;
3355 }
e10b1c4c 3356
3e8c568d 3357 trad_frame_set_value (cache->saved_regs,
8b164abb 3358 gdbarch_sp_regnum (gdbarch), cache->base);
61a65099
KB
3359
3360 /* if != -1, fdata.saved_fpr is the smallest number of saved_fpr.
3361 All fpr's from saved_fpr to fp31 are saved. */
3362
3363 if (fdata.saved_fpr >= 0)
3364 {
3365 int i;
3366 CORE_ADDR fpr_addr = cache->base + fdata.fpr_offset;
383f0f5b
JB
3367
3368 /* If skip_prologue says floating-point registers were saved,
3369 but the current architecture has no floating-point registers,
3370 then that's strange. But we have no indices to even record
3371 the addresses under, so we just ignore it. */
3372 if (ppc_floating_point_unit_p (gdbarch))
063715bf 3373 for (i = fdata.saved_fpr; i < ppc_num_fprs; i++)
383f0f5b
JB
3374 {
3375 cache->saved_regs[tdep->ppc_fp0_regnum + i].addr = fpr_addr;
3376 fpr_addr += 8;
3377 }
61a65099
KB
3378 }
3379
3380 /* if != -1, fdata.saved_gpr is the smallest number of saved_gpr.
46a9b8ed
DJ
3381 All gpr's from saved_gpr to gpr31 are saved (except during the
3382 prologue). */
61a65099
KB
3383
3384 if (fdata.saved_gpr >= 0)
3385 {
3386 int i;
3387 CORE_ADDR gpr_addr = cache->base + fdata.gpr_offset;
063715bf 3388 for (i = fdata.saved_gpr; i < ppc_num_gprs; i++)
61a65099 3389 {
46a9b8ed
DJ
3390 if (fdata.gpr_mask & (1U << i))
3391 cache->saved_regs[tdep->ppc_gp0_regnum + i].addr = gpr_addr;
61a65099
KB
3392 gpr_addr += wordsize;
3393 }
3394 }
3395
3396 /* if != -1, fdata.saved_vr is the smallest number of saved_vr.
3397 All vr's from saved_vr to vr31 are saved. */
3398 if (tdep->ppc_vr0_regnum != -1 && tdep->ppc_vrsave_regnum != -1)
3399 {
3400 if (fdata.saved_vr >= 0)
3401 {
3402 int i;
3403 CORE_ADDR vr_addr = cache->base + fdata.vr_offset;
3404 for (i = fdata.saved_vr; i < 32; i++)
3405 {
3406 cache->saved_regs[tdep->ppc_vr0_regnum + i].addr = vr_addr;
3407 vr_addr += register_size (gdbarch, tdep->ppc_vr0_regnum);
3408 }
3409 }
3410 }
3411
3412 /* if != -1, fdata.saved_ev is the smallest number of saved_ev.
0df8b418 3413 All vr's from saved_ev to ev31 are saved. ????? */
5a9e69ba 3414 if (tdep->ppc_ev0_regnum != -1)
61a65099
KB
3415 {
3416 if (fdata.saved_ev >= 0)
3417 {
3418 int i;
3419 CORE_ADDR ev_addr = cache->base + fdata.ev_offset;
dea80df0
MR
3420 CORE_ADDR off = (byte_order == BFD_ENDIAN_BIG ? 4 : 0);
3421
063715bf 3422 for (i = fdata.saved_ev; i < ppc_num_gprs; i++)
61a65099
KB
3423 {
3424 cache->saved_regs[tdep->ppc_ev0_regnum + i].addr = ev_addr;
dea80df0 3425 cache->saved_regs[tdep->ppc_gp0_regnum + i].addr = ev_addr + off;
61a65099 3426 ev_addr += register_size (gdbarch, tdep->ppc_ev0_regnum);
dea80df0 3427 }
61a65099
KB
3428 }
3429 }
3430
3431 /* If != 0, fdata.cr_offset is the offset from the frame that
3432 holds the CR. */
3433 if (fdata.cr_offset != 0)
0df8b418
MS
3434 cache->saved_regs[tdep->ppc_cr_regnum].addr
3435 = cache->base + fdata.cr_offset;
61a65099
KB
3436
3437 /* If != 0, fdata.lr_offset is the offset from the frame that
3438 holds the LR. */
3439 if (fdata.lr_offset != 0)
0df8b418
MS
3440 cache->saved_regs[tdep->ppc_lr_regnum].addr
3441 = cache->base + fdata.lr_offset;
46a9b8ed
DJ
3442 else if (fdata.lr_register != -1)
3443 cache->saved_regs[tdep->ppc_lr_regnum].realreg = fdata.lr_register;
61a65099 3444 /* The PC is found in the link register. */
8b164abb 3445 cache->saved_regs[gdbarch_pc_regnum (gdbarch)] =
3e8c568d 3446 cache->saved_regs[tdep->ppc_lr_regnum];
61a65099
KB
3447
3448 /* If != 0, fdata.vrsave_offset is the offset from the frame that
3449 holds the VRSAVE. */
3450 if (fdata.vrsave_offset != 0)
0df8b418
MS
3451 cache->saved_regs[tdep->ppc_vrsave_regnum].addr
3452 = cache->base + fdata.vrsave_offset;
61a65099
KB
3453
3454 if (fdata.alloca_reg < 0)
3455 /* If no alloca register used, then fi->frame is the value of the
3456 %sp for this frame, and it is good enough. */
1af5d7ce
UW
3457 cache->initial_sp
3458 = get_frame_register_unsigned (this_frame, gdbarch_sp_regnum (gdbarch));
61a65099 3459 else
1af5d7ce
UW
3460 cache->initial_sp
3461 = get_frame_register_unsigned (this_frame, fdata.alloca_reg);
61a65099 3462
50ae56ec 3463 cache->base_p = 1;
61a65099
KB
3464 return cache;
3465}
3466
3467static void
1af5d7ce 3468rs6000_frame_this_id (struct frame_info *this_frame, void **this_cache,
61a65099
KB
3469 struct frame_id *this_id)
3470{
1af5d7ce 3471 struct rs6000_frame_cache *info = rs6000_frame_cache (this_frame,
61a65099 3472 this_cache);
50ae56ec
WW
3473
3474 if (!info->base_p)
3475 {
3476 (*this_id) = frame_id_build_unavailable_stack (info->pc);
3477 return;
3478 }
3479
5b197912
UW
3480 /* This marks the outermost frame. */
3481 if (info->base == 0)
3482 return;
3483
1af5d7ce 3484 (*this_id) = frame_id_build (info->base, get_frame_func (this_frame));
61a65099
KB
3485}
3486
1af5d7ce
UW
3487static struct value *
3488rs6000_frame_prev_register (struct frame_info *this_frame,
3489 void **this_cache, int regnum)
61a65099 3490{
1af5d7ce 3491 struct rs6000_frame_cache *info = rs6000_frame_cache (this_frame,
61a65099 3492 this_cache);
1af5d7ce 3493 return trad_frame_get_prev_register (this_frame, info->saved_regs, regnum);
61a65099
KB
3494}
3495
3496static const struct frame_unwind rs6000_frame_unwind =
3497{
3498 NORMAL_FRAME,
8fbca658 3499 default_frame_unwind_stop_reason,
61a65099 3500 rs6000_frame_this_id,
1af5d7ce
UW
3501 rs6000_frame_prev_register,
3502 NULL,
3503 default_frame_sniffer
61a65099 3504};
2608dbf8 3505
ddeca1df
WW
3506/* Allocate and initialize a frame cache for an epilogue frame.
3507 SP is restored and prev-PC is stored in LR. */
3508
2608dbf8
WW
3509static struct rs6000_frame_cache *
3510rs6000_epilogue_frame_cache (struct frame_info *this_frame, void **this_cache)
3511{
2608dbf8
WW
3512 struct rs6000_frame_cache *cache;
3513 struct gdbarch *gdbarch = get_frame_arch (this_frame);
3514 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
2608dbf8
WW
3515
3516 if (*this_cache)
19ba03f4 3517 return (struct rs6000_frame_cache *) *this_cache;
2608dbf8
WW
3518
3519 cache = FRAME_OBSTACK_ZALLOC (struct rs6000_frame_cache);
3520 (*this_cache) = cache;
3521 cache->saved_regs = trad_frame_alloc_saved_regs (this_frame);
3522
492d29ea 3523 TRY
2608dbf8
WW
3524 {
3525 /* At this point the stack looks as if we just entered the
3526 function, and the return address is stored in LR. */
3527 CORE_ADDR sp, lr;
3528
3529 sp = get_frame_register_unsigned (this_frame, gdbarch_sp_regnum (gdbarch));
3530 lr = get_frame_register_unsigned (this_frame, tdep->ppc_lr_regnum);
3531
3532 cache->base = sp;
3533 cache->initial_sp = sp;
3534
3535 trad_frame_set_value (cache->saved_regs,
3536 gdbarch_pc_regnum (gdbarch), lr);
3537 }
492d29ea 3538 CATCH (ex, RETURN_MASK_ERROR)
7556d4a4
PA
3539 {
3540 if (ex.error != NOT_AVAILABLE_ERROR)
3541 throw_exception (ex);
3542 }
492d29ea 3543 END_CATCH
2608dbf8
WW
3544
3545 return cache;
3546}
3547
ddeca1df
WW
3548/* Implementation of frame_unwind.this_id, as defined in frame_unwind.h.
3549 Return the frame ID of an epilogue frame. */
3550
2608dbf8
WW
3551static void
3552rs6000_epilogue_frame_this_id (struct frame_info *this_frame,
3553 void **this_cache, struct frame_id *this_id)
3554{
3555 CORE_ADDR pc;
3556 struct rs6000_frame_cache *info =
3557 rs6000_epilogue_frame_cache (this_frame, this_cache);
3558
3559 pc = get_frame_func (this_frame);
3560 if (info->base == 0)
3561 (*this_id) = frame_id_build_unavailable_stack (pc);
3562 else
3563 (*this_id) = frame_id_build (info->base, pc);
3564}
3565
ddeca1df
WW
3566/* Implementation of frame_unwind.prev_register, as defined in frame_unwind.h.
3567 Return the register value of REGNUM in previous frame. */
3568
2608dbf8
WW
3569static struct value *
3570rs6000_epilogue_frame_prev_register (struct frame_info *this_frame,
3571 void **this_cache, int regnum)
3572{
3573 struct rs6000_frame_cache *info =
3574 rs6000_epilogue_frame_cache (this_frame, this_cache);
3575 return trad_frame_get_prev_register (this_frame, info->saved_regs, regnum);
3576}
3577
ddeca1df
WW
3578/* Implementation of frame_unwind.sniffer, as defined in frame_unwind.h.
3579 Check whether this an epilogue frame. */
3580
2608dbf8
WW
3581static int
3582rs6000_epilogue_frame_sniffer (const struct frame_unwind *self,
3583 struct frame_info *this_frame,
3584 void **this_prologue_cache)
3585{
3586 if (frame_relative_level (this_frame) == 0)
3587 return rs6000_in_function_epilogue_frame_p (this_frame,
3588 get_frame_arch (this_frame),
3589 get_frame_pc (this_frame));
3590 else
3591 return 0;
3592}
3593
ddeca1df
WW
3594/* Frame unwinder for epilogue frame. This is required for reverse step-over
3595 a function without debug information. */
3596
2608dbf8
WW
3597static const struct frame_unwind rs6000_epilogue_frame_unwind =
3598{
3599 NORMAL_FRAME,
3600 default_frame_unwind_stop_reason,
3601 rs6000_epilogue_frame_this_id, rs6000_epilogue_frame_prev_register,
3602 NULL,
3603 rs6000_epilogue_frame_sniffer
3604};
61a65099
KB
3605\f
3606
3607static CORE_ADDR
1af5d7ce 3608rs6000_frame_base_address (struct frame_info *this_frame, void **this_cache)
61a65099 3609{
1af5d7ce 3610 struct rs6000_frame_cache *info = rs6000_frame_cache (this_frame,
61a65099
KB
3611 this_cache);
3612 return info->initial_sp;
3613}
3614
3615static const struct frame_base rs6000_frame_base = {
3616 &rs6000_frame_unwind,
3617 rs6000_frame_base_address,
3618 rs6000_frame_base_address,
3619 rs6000_frame_base_address
3620};
3621
3622static const struct frame_base *
1af5d7ce 3623rs6000_frame_base_sniffer (struct frame_info *this_frame)
61a65099
KB
3624{
3625 return &rs6000_frame_base;
3626}
3627
9274a07c
LM
3628/* DWARF-2 frame support. Used to handle the detection of
3629 clobbered registers during function calls. */
3630
3631static void
3632ppc_dwarf2_frame_init_reg (struct gdbarch *gdbarch, int regnum,
3633 struct dwarf2_frame_state_reg *reg,
4a4e5149 3634 struct frame_info *this_frame)
9274a07c
LM
3635{
3636 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
3637
3638 /* PPC32 and PPC64 ABI's are the same regarding volatile and
3639 non-volatile registers. We will use the same code for both. */
3640
3641 /* Call-saved GP registers. */
3642 if ((regnum >= tdep->ppc_gp0_regnum + 14
3643 && regnum <= tdep->ppc_gp0_regnum + 31)
3644 || (regnum == tdep->ppc_gp0_regnum + 1))
3645 reg->how = DWARF2_FRAME_REG_SAME_VALUE;
3646
3647 /* Call-clobbered GP registers. */
3648 if ((regnum >= tdep->ppc_gp0_regnum + 3
3649 && regnum <= tdep->ppc_gp0_regnum + 12)
3650 || (regnum == tdep->ppc_gp0_regnum))
3651 reg->how = DWARF2_FRAME_REG_UNDEFINED;
3652
3653 /* Deal with FP registers, if supported. */
3654 if (tdep->ppc_fp0_regnum >= 0)
3655 {
3656 /* Call-saved FP registers. */
3657 if ((regnum >= tdep->ppc_fp0_regnum + 14
3658 && regnum <= tdep->ppc_fp0_regnum + 31))
3659 reg->how = DWARF2_FRAME_REG_SAME_VALUE;
3660
3661 /* Call-clobbered FP registers. */
3662 if ((regnum >= tdep->ppc_fp0_regnum
3663 && regnum <= tdep->ppc_fp0_regnum + 13))
3664 reg->how = DWARF2_FRAME_REG_UNDEFINED;
3665 }
3666
3667 /* Deal with ALTIVEC registers, if supported. */
3668 if (tdep->ppc_vr0_regnum > 0 && tdep->ppc_vrsave_regnum > 0)
3669 {
3670 /* Call-saved Altivec registers. */
3671 if ((regnum >= tdep->ppc_vr0_regnum + 20
3672 && regnum <= tdep->ppc_vr0_regnum + 31)
3673 || regnum == tdep->ppc_vrsave_regnum)
3674 reg->how = DWARF2_FRAME_REG_SAME_VALUE;
3675
3676 /* Call-clobbered Altivec registers. */
3677 if ((regnum >= tdep->ppc_vr0_regnum
3678 && regnum <= tdep->ppc_vr0_regnum + 19))
3679 reg->how = DWARF2_FRAME_REG_UNDEFINED;
3680 }
3681
3682 /* Handle PC register and Stack Pointer correctly. */
40a6adc1 3683 if (regnum == gdbarch_pc_regnum (gdbarch))
9274a07c 3684 reg->how = DWARF2_FRAME_REG_RA;
40a6adc1 3685 else if (regnum == gdbarch_sp_regnum (gdbarch))
9274a07c
LM
3686 reg->how = DWARF2_FRAME_REG_CFA;
3687}
3688
3689
74af9197
NF
3690/* Return true if a .gnu_attributes section exists in BFD and it
3691 indicates we are using SPE extensions OR if a .PPC.EMB.apuinfo
3692 section exists in BFD and it indicates that SPE extensions are in
3693 use. Check the .gnu.attributes section first, as the binary might be
3694 compiled for SPE, but not actually using SPE instructions. */
3695
3696static int
3697bfd_uses_spe_extensions (bfd *abfd)
3698{
3699 asection *sect;
3700 gdb_byte *contents = NULL;
3701 bfd_size_type size;
3702 gdb_byte *ptr;
3703 int success = 0;
3704 int vector_abi;
3705
3706 if (!abfd)
3707 return 0;
3708
50a99728 3709#ifdef HAVE_ELF
74af9197
NF
3710 /* Using Tag_GNU_Power_ABI_Vector here is a bit of a hack, as the user
3711 could be using the SPE vector abi without actually using any spe
3712 bits whatsoever. But it's close enough for now. */
3713 vector_abi = bfd_elf_get_obj_attr_int (abfd, OBJ_ATTR_GNU,
3714 Tag_GNU_Power_ABI_Vector);
3715 if (vector_abi == 3)
3716 return 1;
50a99728 3717#endif
74af9197
NF
3718
3719 sect = bfd_get_section_by_name (abfd, ".PPC.EMB.apuinfo");
3720 if (!sect)
3721 return 0;
3722
3723 size = bfd_get_section_size (sect);
224c3ddb 3724 contents = (gdb_byte *) xmalloc (size);
74af9197
NF
3725 if (!bfd_get_section_contents (abfd, sect, contents, 0, size))
3726 {
3727 xfree (contents);
3728 return 0;
3729 }
3730
3731 /* Parse the .PPC.EMB.apuinfo section. The layout is as follows:
3732
3733 struct {
3734 uint32 name_len;
3735 uint32 data_len;
3736 uint32 type;
3737 char name[name_len rounded up to 4-byte alignment];
3738 char data[data_len];
3739 };
3740
3741 Technically, there's only supposed to be one such structure in a
3742 given apuinfo section, but the linker is not always vigilant about
3743 merging apuinfo sections from input files. Just go ahead and parse
3744 them all, exiting early when we discover the binary uses SPE
3745 insns.
3746
3747 It's not specified in what endianness the information in this
3748 section is stored. Assume that it's the endianness of the BFD. */
3749 ptr = contents;
3750 while (1)
3751 {
3752 unsigned int name_len;
3753 unsigned int data_len;
3754 unsigned int type;
3755
3756 /* If we can't read the first three fields, we're done. */
3757 if (size < 12)
3758 break;
3759
3760 name_len = bfd_get_32 (abfd, ptr);
3761 name_len = (name_len + 3) & ~3U; /* Round to 4 bytes. */
3762 data_len = bfd_get_32 (abfd, ptr + 4);
3763 type = bfd_get_32 (abfd, ptr + 8);
3764 ptr += 12;
3765
3766 /* The name must be "APUinfo\0". */
3767 if (name_len != 8
3768 && strcmp ((const char *) ptr, "APUinfo") != 0)
3769 break;
3770 ptr += name_len;
3771
3772 /* The type must be 2. */
3773 if (type != 2)
3774 break;
3775
3776 /* The data is stored as a series of uint32. The upper half of
3777 each uint32 indicates the particular APU used and the lower
3778 half indicates the revision of that APU. We just care about
3779 the upper half. */
3780
3781 /* Not 4-byte quantities. */
3782 if (data_len & 3U)
3783 break;
3784
3785 while (data_len)
3786 {
3787 unsigned int apuinfo = bfd_get_32 (abfd, ptr);
3788 unsigned int apu = apuinfo >> 16;
3789 ptr += 4;
3790 data_len -= 4;
3791
3792 /* The SPE APU is 0x100; the SPEFP APU is 0x101. Accept
3793 either. */
3794 if (apu == 0x100 || apu == 0x101)
3795 {
3796 success = 1;
3797 data_len = 0;
3798 }
3799 }
3800
3801 if (success)
3802 break;
3803 }
3804
3805 xfree (contents);
3806 return success;
3807}
3808
b4cdae6f
WW
3809/* These are macros for parsing instruction fields (I.1.6.28) */
3810
3811#define PPC_FIELD(value, from, len) \
3812 (((value) >> (32 - (from) - (len))) & ((1 << (len)) - 1))
3813#define PPC_SEXT(v, bs) \
3814 ((((CORE_ADDR) (v) & (((CORE_ADDR) 1 << (bs)) - 1)) \
3815 ^ ((CORE_ADDR) 1 << ((bs) - 1))) \
3816 - ((CORE_ADDR) 1 << ((bs) - 1)))
3817#define PPC_OP6(insn) PPC_FIELD (insn, 0, 6)
3818#define PPC_EXTOP(insn) PPC_FIELD (insn, 21, 10)
3819#define PPC_RT(insn) PPC_FIELD (insn, 6, 5)
3820#define PPC_RS(insn) PPC_FIELD (insn, 6, 5)
3821#define PPC_RA(insn) PPC_FIELD (insn, 11, 5)
3822#define PPC_RB(insn) PPC_FIELD (insn, 16, 5)
3823#define PPC_NB(insn) PPC_FIELD (insn, 16, 5)
3824#define PPC_VRT(insn) PPC_FIELD (insn, 6, 5)
3825#define PPC_FRT(insn) PPC_FIELD (insn, 6, 5)
3826#define PPC_SPR(insn) (PPC_FIELD (insn, 11, 5) \
3827 | (PPC_FIELD (insn, 16, 5) << 5))
3828#define PPC_BO(insn) PPC_FIELD (insn, 6, 5)
3829#define PPC_T(insn) PPC_FIELD (insn, 6, 5)
3830#define PPC_D(insn) PPC_SEXT (PPC_FIELD (insn, 16, 16), 16)
3831#define PPC_DS(insn) PPC_SEXT (PPC_FIELD (insn, 16, 14), 14)
6ec2b213 3832#define PPC_DQ(insn) PPC_SEXT (PPC_FIELD (insn, 16, 12), 12)
b4cdae6f
WW
3833#define PPC_BIT(insn,n) ((insn & (1 << (31 - (n)))) ? 1 : 0)
3834#define PPC_OE(insn) PPC_BIT (insn, 21)
3835#define PPC_RC(insn) PPC_BIT (insn, 31)
3836#define PPC_Rc(insn) PPC_BIT (insn, 21)
3837#define PPC_LK(insn) PPC_BIT (insn, 31)
3838#define PPC_TX(insn) PPC_BIT (insn, 31)
3839#define PPC_LEV(insn) PPC_FIELD (insn, 20, 7)
3840
3841#define PPC_XT(insn) ((PPC_TX (insn) << 5) | PPC_T (insn))
3842#define PPC_XER_NB(xer) (xer & 0x7f)
3843
ddeca1df
WW
3844/* Record Vector-Scalar Registers.
3845 For VSR less than 32, it's represented by an FPR and an VSR-upper register.
3846 Otherwise, it's just a VR register. Record them accordingly. */
b4cdae6f
WW
3847
3848static int
3849ppc_record_vsr (struct regcache *regcache, struct gdbarch_tdep *tdep, int vsr)
3850{
3851 if (vsr < 0 || vsr >= 64)
3852 return -1;
3853
3854 if (vsr >= 32)
3855 {
3856 if (tdep->ppc_vr0_regnum >= 0)
3857 record_full_arch_list_add_reg (regcache, tdep->ppc_vr0_regnum + vsr - 32);
3858 }
3859 else
3860 {
3861 if (tdep->ppc_fp0_regnum >= 0)
3862 record_full_arch_list_add_reg (regcache, tdep->ppc_fp0_regnum + vsr);
3863 if (tdep->ppc_vsr0_upper_regnum >= 0)
3864 record_full_arch_list_add_reg (regcache,
3865 tdep->ppc_vsr0_upper_regnum + vsr);
3866 }
3867
3868 return 0;
3869}
3870
ddeca1df
WW
3871/* Parse and record instructions primary opcode-4 at ADDR.
3872 Return 0 if successful. */
b4cdae6f
WW
3873
3874static int
3875ppc_process_record_op4 (struct gdbarch *gdbarch, struct regcache *regcache,
ddeca1df 3876 CORE_ADDR addr, uint32_t insn)
b4cdae6f
WW
3877{
3878 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
3879 int ext = PPC_FIELD (insn, 21, 11);
6ec2b213 3880 int vra = PPC_FIELD (insn, 11, 5);
b4cdae6f
WW
3881
3882 switch (ext & 0x3f)
3883 {
3884 case 32: /* Vector Multiply-High-Add Signed Halfword Saturate */
3885 case 33: /* Vector Multiply-High-Round-Add Signed Halfword Saturate */
3886 case 39: /* Vector Multiply-Sum Unsigned Halfword Saturate */
3887 case 41: /* Vector Multiply-Sum Signed Halfword Saturate */
3888 record_full_arch_list_add_reg (regcache, PPC_VSCR_REGNUM);
3889 /* FALL-THROUGH */
3890 case 42: /* Vector Select */
3891 case 43: /* Vector Permute */
6ec2b213 3892 case 59: /* Vector Permute Right-indexed */
b4cdae6f
WW
3893 case 44: /* Vector Shift Left Double by Octet Immediate */
3894 case 45: /* Vector Permute and Exclusive-OR */
3895 case 60: /* Vector Add Extended Unsigned Quadword Modulo */
3896 case 61: /* Vector Add Extended & write Carry Unsigned Quadword */
3897 case 62: /* Vector Subtract Extended Unsigned Quadword Modulo */
3898 case 63: /* Vector Subtract Extended & write Carry Unsigned Quadword */
3899 case 34: /* Vector Multiply-Low-Add Unsigned Halfword Modulo */
6ec2b213 3900 case 35: /* Vector Multiply-Sum Unsigned Doubleword Modulo */
b4cdae6f
WW
3901 case 36: /* Vector Multiply-Sum Unsigned Byte Modulo */
3902 case 37: /* Vector Multiply-Sum Mixed Byte Modulo */
3903 case 38: /* Vector Multiply-Sum Unsigned Halfword Modulo */
3904 case 40: /* Vector Multiply-Sum Signed Halfword Modulo */
3905 case 46: /* Vector Multiply-Add Single-Precision */
3906 case 47: /* Vector Negative Multiply-Subtract Single-Precision */
3907 record_full_arch_list_add_reg (regcache,
3908 tdep->ppc_vr0_regnum + PPC_VRT (insn));
3909 return 0;
6ec2b213
EBM
3910
3911 case 48: /* Multiply-Add High Doubleword */
3912 case 49: /* Multiply-Add High Doubleword Unsigned */
3913 case 51: /* Multiply-Add Low Doubleword */
3914 record_full_arch_list_add_reg (regcache,
3915 tdep->ppc_gp0_regnum + PPC_RT (insn));
3916 return 0;
b4cdae6f
WW
3917 }
3918
3919 switch ((ext & 0x1ff))
3920 {
6ec2b213
EBM
3921 case 385:
3922 if (vra != 0 /* Decimal Convert To Signed Quadword */
3923 && vra != 2 /* Decimal Convert From Signed Quadword */
3924 && vra != 4 /* Decimal Convert To Zoned */
3925 && vra != 5 /* Decimal Convert To National */
3926 && vra != 6 /* Decimal Convert From Zoned */
3927 && vra != 7 /* Decimal Convert From National */
3928 && vra != 31) /* Decimal Set Sign */
3929 break;
b4cdae6f
WW
3930 /* 5.16 Decimal Integer Arithmetic Instructions */
3931 case 1: /* Decimal Add Modulo */
3932 case 65: /* Decimal Subtract Modulo */
3933
6ec2b213
EBM
3934 case 193: /* Decimal Shift */
3935 case 129: /* Decimal Unsigned Shift */
3936 case 449: /* Decimal Shift and Round */
3937
3938 case 257: /* Decimal Truncate */
3939 case 321: /* Decimal Unsigned Truncate */
3940
b4cdae6f
WW
3941 /* Bit-21 should be set. */
3942 if (!PPC_BIT (insn, 21))
3943 break;
3944
3945 record_full_arch_list_add_reg (regcache,
3946 tdep->ppc_vr0_regnum + PPC_VRT (insn));
3947 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
3948 return 0;
3949 }
3950
3951 /* Bit-21 is used for RC */
3952 switch (ext & 0x3ff)
3953 {
3954 case 6: /* Vector Compare Equal To Unsigned Byte */
3955 case 70: /* Vector Compare Equal To Unsigned Halfword */
3956 case 134: /* Vector Compare Equal To Unsigned Word */
3957 case 199: /* Vector Compare Equal To Unsigned Doubleword */
3958 case 774: /* Vector Compare Greater Than Signed Byte */
3959 case 838: /* Vector Compare Greater Than Signed Halfword */
3960 case 902: /* Vector Compare Greater Than Signed Word */
3961 case 967: /* Vector Compare Greater Than Signed Doubleword */
3962 case 518: /* Vector Compare Greater Than Unsigned Byte */
3963 case 646: /* Vector Compare Greater Than Unsigned Word */
3964 case 582: /* Vector Compare Greater Than Unsigned Halfword */
3965 case 711: /* Vector Compare Greater Than Unsigned Doubleword */
3966 case 966: /* Vector Compare Bounds Single-Precision */
3967 case 198: /* Vector Compare Equal To Single-Precision */
3968 case 454: /* Vector Compare Greater Than or Equal To Single-Precision */
3969 case 710: /* Vector Compare Greater Than Single-Precision */
6ec2b213
EBM
3970 case 7: /* Vector Compare Not Equal Byte */
3971 case 71: /* Vector Compare Not Equal Halfword */
3972 case 135: /* Vector Compare Not Equal Word */
3973 case 263: /* Vector Compare Not Equal or Zero Byte */
3974 case 327: /* Vector Compare Not Equal or Zero Halfword */
3975 case 391: /* Vector Compare Not Equal or Zero Word */
b4cdae6f
WW
3976 if (PPC_Rc (insn))
3977 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
3978 record_full_arch_list_add_reg (regcache,
3979 tdep->ppc_vr0_regnum + PPC_VRT (insn));
3980 return 0;
3981 }
3982
6ec2b213
EBM
3983 if (ext == 1538)
3984 {
3985 switch (vra)
3986 {
3987 case 0: /* Vector Count Leading Zero Least-Significant Bits
3988 Byte */
3989 case 1: /* Vector Count Trailing Zero Least-Significant Bits
3990 Byte */
3991 record_full_arch_list_add_reg (regcache,
3992 tdep->ppc_gp0_regnum + PPC_RT (insn));
3993 return 0;
3994
3995 case 6: /* Vector Negate Word */
3996 case 7: /* Vector Negate Doubleword */
3997 case 8: /* Vector Parity Byte Word */
3998 case 9: /* Vector Parity Byte Doubleword */
3999 case 10: /* Vector Parity Byte Quadword */
4000 case 16: /* Vector Extend Sign Byte To Word */
4001 case 17: /* Vector Extend Sign Halfword To Word */
4002 case 24: /* Vector Extend Sign Byte To Doubleword */
4003 case 25: /* Vector Extend Sign Halfword To Doubleword */
4004 case 26: /* Vector Extend Sign Word To Doubleword */
4005 case 28: /* Vector Count Trailing Zeros Byte */
4006 case 29: /* Vector Count Trailing Zeros Halfword */
4007 case 30: /* Vector Count Trailing Zeros Word */
4008 case 31: /* Vector Count Trailing Zeros Doubleword */
4009 record_full_arch_list_add_reg (regcache,
4010 tdep->ppc_vr0_regnum + PPC_VRT (insn));
4011 return 0;
4012 }
4013 }
4014
b4cdae6f
WW
4015 switch (ext)
4016 {
4017 case 142: /* Vector Pack Unsigned Halfword Unsigned Saturate */
4018 case 206: /* Vector Pack Unsigned Word Unsigned Saturate */
4019 case 270: /* Vector Pack Signed Halfword Unsigned Saturate */
4020 case 334: /* Vector Pack Signed Word Unsigned Saturate */
4021 case 398: /* Vector Pack Signed Halfword Signed Saturate */
4022 case 462: /* Vector Pack Signed Word Signed Saturate */
4023 case 1230: /* Vector Pack Unsigned Doubleword Unsigned Saturate */
4024 case 1358: /* Vector Pack Signed Doubleword Unsigned Saturate */
4025 case 1486: /* Vector Pack Signed Doubleword Signed Saturate */
4026 case 512: /* Vector Add Unsigned Byte Saturate */
4027 case 576: /* Vector Add Unsigned Halfword Saturate */
4028 case 640: /* Vector Add Unsigned Word Saturate */
4029 case 768: /* Vector Add Signed Byte Saturate */
4030 case 832: /* Vector Add Signed Halfword Saturate */
4031 case 896: /* Vector Add Signed Word Saturate */
4032 case 1536: /* Vector Subtract Unsigned Byte Saturate */
4033 case 1600: /* Vector Subtract Unsigned Halfword Saturate */
4034 case 1664: /* Vector Subtract Unsigned Word Saturate */
4035 case 1792: /* Vector Subtract Signed Byte Saturate */
4036 case 1856: /* Vector Subtract Signed Halfword Saturate */
4037 case 1920: /* Vector Subtract Signed Word Saturate */
4038
4039 case 1544: /* Vector Sum across Quarter Unsigned Byte Saturate */
4040 case 1800: /* Vector Sum across Quarter Signed Byte Saturate */
4041 case 1608: /* Vector Sum across Quarter Signed Halfword Saturate */
4042 case 1672: /* Vector Sum across Half Signed Word Saturate */
4043 case 1928: /* Vector Sum across Signed Word Saturate */
4044 case 970: /* Vector Convert To Signed Fixed-Point Word Saturate */
4045 case 906: /* Vector Convert To Unsigned Fixed-Point Word Saturate */
4046 record_full_arch_list_add_reg (regcache, PPC_VSCR_REGNUM);
4047 /* FALL-THROUGH */
4048 case 12: /* Vector Merge High Byte */
4049 case 14: /* Vector Pack Unsigned Halfword Unsigned Modulo */
4050 case 76: /* Vector Merge High Halfword */
4051 case 78: /* Vector Pack Unsigned Word Unsigned Modulo */
4052 case 140: /* Vector Merge High Word */
4053 case 268: /* Vector Merge Low Byte */
4054 case 332: /* Vector Merge Low Halfword */
4055 case 396: /* Vector Merge Low Word */
4056 case 526: /* Vector Unpack High Signed Byte */
4057 case 590: /* Vector Unpack High Signed Halfword */
4058 case 654: /* Vector Unpack Low Signed Byte */
4059 case 718: /* Vector Unpack Low Signed Halfword */
4060 case 782: /* Vector Pack Pixel */
4061 case 846: /* Vector Unpack High Pixel */
4062 case 974: /* Vector Unpack Low Pixel */
4063 case 1102: /* Vector Pack Unsigned Doubleword Unsigned Modulo */
4064 case 1614: /* Vector Unpack High Signed Word */
4065 case 1676: /* Vector Merge Odd Word */
4066 case 1742: /* Vector Unpack Low Signed Word */
4067 case 1932: /* Vector Merge Even Word */
4068 case 524: /* Vector Splat Byte */
4069 case 588: /* Vector Splat Halfword */
4070 case 652: /* Vector Splat Word */
4071 case 780: /* Vector Splat Immediate Signed Byte */
4072 case 844: /* Vector Splat Immediate Signed Halfword */
4073 case 908: /* Vector Splat Immediate Signed Word */
4074 case 452: /* Vector Shift Left */
4075 case 708: /* Vector Shift Right */
4076 case 1036: /* Vector Shift Left by Octet */
4077 case 1100: /* Vector Shift Right by Octet */
4078 case 0: /* Vector Add Unsigned Byte Modulo */
4079 case 64: /* Vector Add Unsigned Halfword Modulo */
4080 case 128: /* Vector Add Unsigned Word Modulo */
4081 case 192: /* Vector Add Unsigned Doubleword Modulo */
4082 case 256: /* Vector Add Unsigned Quadword Modulo */
4083 case 320: /* Vector Add & write Carry Unsigned Quadword */
4084 case 384: /* Vector Add and Write Carry-Out Unsigned Word */
4085 case 8: /* Vector Multiply Odd Unsigned Byte */
4086 case 72: /* Vector Multiply Odd Unsigned Halfword */
4087 case 136: /* Vector Multiply Odd Unsigned Word */
4088 case 264: /* Vector Multiply Odd Signed Byte */
4089 case 328: /* Vector Multiply Odd Signed Halfword */
4090 case 392: /* Vector Multiply Odd Signed Word */
4091 case 520: /* Vector Multiply Even Unsigned Byte */
4092 case 584: /* Vector Multiply Even Unsigned Halfword */
4093 case 648: /* Vector Multiply Even Unsigned Word */
4094 case 776: /* Vector Multiply Even Signed Byte */
4095 case 840: /* Vector Multiply Even Signed Halfword */
4096 case 904: /* Vector Multiply Even Signed Word */
4097 case 137: /* Vector Multiply Unsigned Word Modulo */
4098 case 1024: /* Vector Subtract Unsigned Byte Modulo */
4099 case 1088: /* Vector Subtract Unsigned Halfword Modulo */
4100 case 1152: /* Vector Subtract Unsigned Word Modulo */
4101 case 1216: /* Vector Subtract Unsigned Doubleword Modulo */
4102 case 1280: /* Vector Subtract Unsigned Quadword Modulo */
4103 case 1344: /* Vector Subtract & write Carry Unsigned Quadword */
4104 case 1408: /* Vector Subtract and Write Carry-Out Unsigned Word */
4105 case 1282: /* Vector Average Signed Byte */
4106 case 1346: /* Vector Average Signed Halfword */
4107 case 1410: /* Vector Average Signed Word */
4108 case 1026: /* Vector Average Unsigned Byte */
4109 case 1090: /* Vector Average Unsigned Halfword */
4110 case 1154: /* Vector Average Unsigned Word */
4111 case 258: /* Vector Maximum Signed Byte */
4112 case 322: /* Vector Maximum Signed Halfword */
4113 case 386: /* Vector Maximum Signed Word */
4114 case 450: /* Vector Maximum Signed Doubleword */
4115 case 2: /* Vector Maximum Unsigned Byte */
4116 case 66: /* Vector Maximum Unsigned Halfword */
4117 case 130: /* Vector Maximum Unsigned Word */
4118 case 194: /* Vector Maximum Unsigned Doubleword */
4119 case 770: /* Vector Minimum Signed Byte */
4120 case 834: /* Vector Minimum Signed Halfword */
4121 case 898: /* Vector Minimum Signed Word */
4122 case 962: /* Vector Minimum Signed Doubleword */
4123 case 514: /* Vector Minimum Unsigned Byte */
4124 case 578: /* Vector Minimum Unsigned Halfword */
4125 case 642: /* Vector Minimum Unsigned Word */
4126 case 706: /* Vector Minimum Unsigned Doubleword */
4127 case 1028: /* Vector Logical AND */
4128 case 1668: /* Vector Logical Equivalent */
4129 case 1092: /* Vector Logical AND with Complement */
4130 case 1412: /* Vector Logical NAND */
4131 case 1348: /* Vector Logical OR with Complement */
4132 case 1156: /* Vector Logical OR */
4133 case 1284: /* Vector Logical NOR */
4134 case 1220: /* Vector Logical XOR */
4135 case 4: /* Vector Rotate Left Byte */
4136 case 132: /* Vector Rotate Left Word VX-form */
4137 case 68: /* Vector Rotate Left Halfword */
4138 case 196: /* Vector Rotate Left Doubleword */
4139 case 260: /* Vector Shift Left Byte */
4140 case 388: /* Vector Shift Left Word */
4141 case 324: /* Vector Shift Left Halfword */
4142 case 1476: /* Vector Shift Left Doubleword */
4143 case 516: /* Vector Shift Right Byte */
4144 case 644: /* Vector Shift Right Word */
4145 case 580: /* Vector Shift Right Halfword */
4146 case 1732: /* Vector Shift Right Doubleword */
4147 case 772: /* Vector Shift Right Algebraic Byte */
4148 case 900: /* Vector Shift Right Algebraic Word */
4149 case 836: /* Vector Shift Right Algebraic Halfword */
4150 case 964: /* Vector Shift Right Algebraic Doubleword */
4151 case 10: /* Vector Add Single-Precision */
4152 case 74: /* Vector Subtract Single-Precision */
4153 case 1034: /* Vector Maximum Single-Precision */
4154 case 1098: /* Vector Minimum Single-Precision */
4155 case 842: /* Vector Convert From Signed Fixed-Point Word */
4156 case 778: /* Vector Convert From Unsigned Fixed-Point Word */
4157 case 714: /* Vector Round to Single-Precision Integer toward -Infinity */
4158 case 522: /* Vector Round to Single-Precision Integer Nearest */
4159 case 650: /* Vector Round to Single-Precision Integer toward +Infinity */
4160 case 586: /* Vector Round to Single-Precision Integer toward Zero */
4161 case 394: /* Vector 2 Raised to the Exponent Estimate Floating-Point */
4162 case 458: /* Vector Log Base 2 Estimate Floating-Point */
4163 case 266: /* Vector Reciprocal Estimate Single-Precision */
4164 case 330: /* Vector Reciprocal Square Root Estimate Single-Precision */
4165 case 1288: /* Vector AES Cipher */
4166 case 1289: /* Vector AES Cipher Last */
4167 case 1352: /* Vector AES Inverse Cipher */
4168 case 1353: /* Vector AES Inverse Cipher Last */
4169 case 1480: /* Vector AES SubBytes */
4170 case 1730: /* Vector SHA-512 Sigma Doubleword */
4171 case 1666: /* Vector SHA-256 Sigma Word */
4172 case 1032: /* Vector Polynomial Multiply-Sum Byte */
4173 case 1160: /* Vector Polynomial Multiply-Sum Word */
4174 case 1096: /* Vector Polynomial Multiply-Sum Halfword */
4175 case 1224: /* Vector Polynomial Multiply-Sum Doubleword */
4176 case 1292: /* Vector Gather Bits by Bytes by Doubleword */
4177 case 1794: /* Vector Count Leading Zeros Byte */
4178 case 1858: /* Vector Count Leading Zeros Halfword */
4179 case 1922: /* Vector Count Leading Zeros Word */
4180 case 1986: /* Vector Count Leading Zeros Doubleword */
4181 case 1795: /* Vector Population Count Byte */
4182 case 1859: /* Vector Population Count Halfword */
4183 case 1923: /* Vector Population Count Word */
4184 case 1987: /* Vector Population Count Doubleword */
4185 case 1356: /* Vector Bit Permute Quadword */
6ec2b213
EBM
4186 case 1484: /* Vector Bit Permute Doubleword */
4187 case 513: /* Vector Multiply-by-10 Unsigned Quadword */
4188 case 1: /* Vector Multiply-by-10 & write Carry Unsigned
4189 Quadword */
4190 case 577: /* Vector Multiply-by-10 Extended Unsigned Quadword */
4191 case 65: /* Vector Multiply-by-10 Extended & write Carry
4192 Unsigned Quadword */
4193 case 1027: /* Vector Absolute Difference Unsigned Byte */
4194 case 1091: /* Vector Absolute Difference Unsigned Halfword */
4195 case 1155: /* Vector Absolute Difference Unsigned Word */
4196 case 1796: /* Vector Shift Right Variable */
4197 case 1860: /* Vector Shift Left Variable */
4198 case 133: /* Vector Rotate Left Word then Mask Insert */
4199 case 197: /* Vector Rotate Left Doubleword then Mask Insert */
4200 case 389: /* Vector Rotate Left Word then AND with Mask */
4201 case 453: /* Vector Rotate Left Doubleword then AND with Mask */
4202 case 525: /* Vector Extract Unsigned Byte */
4203 case 589: /* Vector Extract Unsigned Halfword */
4204 case 653: /* Vector Extract Unsigned Word */
4205 case 717: /* Vector Extract Doubleword */
4206 case 781: /* Vector Insert Byte */
4207 case 845: /* Vector Insert Halfword */
4208 case 909: /* Vector Insert Word */
4209 case 973: /* Vector Insert Doubleword */
b4cdae6f
WW
4210 record_full_arch_list_add_reg (regcache,
4211 tdep->ppc_vr0_regnum + PPC_VRT (insn));
4212 return 0;
4213
6ec2b213
EBM
4214 case 1549: /* Vector Extract Unsigned Byte Left-Indexed */
4215 case 1613: /* Vector Extract Unsigned Halfword Left-Indexed */
4216 case 1677: /* Vector Extract Unsigned Word Left-Indexed */
4217 case 1805: /* Vector Extract Unsigned Byte Right-Indexed */
4218 case 1869: /* Vector Extract Unsigned Halfword Right-Indexed */
4219 case 1933: /* Vector Extract Unsigned Word Right-Indexed */
4220 record_full_arch_list_add_reg (regcache,
4221 tdep->ppc_gp0_regnum + PPC_RT (insn));
4222 return 0;
4223
b4cdae6f
WW
4224 case 1604: /* Move To Vector Status and Control Register */
4225 record_full_arch_list_add_reg (regcache, PPC_VSCR_REGNUM);
4226 return 0;
4227 case 1540: /* Move From Vector Status and Control Register */
4228 record_full_arch_list_add_reg (regcache,
4229 tdep->ppc_vr0_regnum + PPC_VRT (insn));
4230 return 0;
6ec2b213
EBM
4231 case 833: /* Decimal Copy Sign */
4232 record_full_arch_list_add_reg (regcache,
4233 tdep->ppc_vr0_regnum + PPC_VRT (insn));
4234 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
4235 return 0;
b4cdae6f
WW
4236 }
4237
810c1026
WW
4238 fprintf_unfiltered (gdb_stdlog, "Warning: Don't know how to record %08x "
4239 "at %s, 4-%d.\n", insn, paddress (gdbarch, addr), ext);
b4cdae6f
WW
4240 return -1;
4241}
4242
ddeca1df
WW
4243/* Parse and record instructions of primary opcode-19 at ADDR.
4244 Return 0 if successful. */
b4cdae6f
WW
4245
4246static int
4247ppc_process_record_op19 (struct gdbarch *gdbarch, struct regcache *regcache,
4248 CORE_ADDR addr, uint32_t insn)
4249{
4250 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
4251 int ext = PPC_EXTOP (insn);
4252
6ec2b213
EBM
4253 switch (ext & 0x01f)
4254 {
4255 case 2: /* Add PC Immediate Shifted */
4256 record_full_arch_list_add_reg (regcache,
4257 tdep->ppc_gp0_regnum + PPC_RT (insn));
4258 return 0;
4259 }
4260
b4cdae6f
WW
4261 switch (ext)
4262 {
4263 case 0: /* Move Condition Register Field */
4264 case 33: /* Condition Register NOR */
4265 case 129: /* Condition Register AND with Complement */
4266 case 193: /* Condition Register XOR */
4267 case 225: /* Condition Register NAND */
4268 case 257: /* Condition Register AND */
4269 case 289: /* Condition Register Equivalent */
4270 case 417: /* Condition Register OR with Complement */
4271 case 449: /* Condition Register OR */
4272 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
4273 return 0;
4274
4275 case 16: /* Branch Conditional */
4276 case 560: /* Branch Conditional to Branch Target Address Register */
4277 if ((PPC_BO (insn) & 0x4) == 0)
4278 record_full_arch_list_add_reg (regcache, tdep->ppc_ctr_regnum);
4279 /* FALL-THROUGH */
4280 case 528: /* Branch Conditional to Count Register */
4281 if (PPC_LK (insn))
4282 record_full_arch_list_add_reg (regcache, tdep->ppc_lr_regnum);
4283 return 0;
4284
4285 case 150: /* Instruction Synchronize */
4286 /* Do nothing. */
4287 return 0;
4288 }
4289
810c1026
WW
4290 fprintf_unfiltered (gdb_stdlog, "Warning: Don't know how to record %08x "
4291 "at %s, 19-%d.\n", insn, paddress (gdbarch, addr), ext);
b4cdae6f
WW
4292 return -1;
4293}
4294
ddeca1df
WW
4295/* Parse and record instructions of primary opcode-31 at ADDR.
4296 Return 0 if successful. */
b4cdae6f
WW
4297
4298static int
4299ppc_process_record_op31 (struct gdbarch *gdbarch, struct regcache *regcache,
4300 CORE_ADDR addr, uint32_t insn)
4301{
4302 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
4303 int ext = PPC_EXTOP (insn);
4304 int tmp, nr, nb, i;
4305 CORE_ADDR at_dcsz, ea = 0;
4306 ULONGEST rb, ra, xer;
4307 int size = 0;
4308
4309 /* These instructions have OE bit. */
4310 switch (ext & 0x1ff)
4311 {
4312 /* These write RT and XER. Update CR if RC is set. */
4313 case 8: /* Subtract from carrying */
4314 case 10: /* Add carrying */
4315 case 136: /* Subtract from extended */
4316 case 138: /* Add extended */
4317 case 200: /* Subtract from zero extended */
4318 case 202: /* Add to zero extended */
4319 case 232: /* Subtract from minus one extended */
4320 case 234: /* Add to minus one extended */
4321 /* CA is always altered, but SO/OV are only altered when OE=1.
4322 In any case, XER is always altered. */
4323 record_full_arch_list_add_reg (regcache, tdep->ppc_xer_regnum);
4324 if (PPC_RC (insn))
4325 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
4326 record_full_arch_list_add_reg (regcache,
4327 tdep->ppc_gp0_regnum + PPC_RT (insn));
4328 return 0;
4329
4330 /* These write RT. Update CR if RC is set and update XER if OE is set. */
4331 case 40: /* Subtract from */
4332 case 104: /* Negate */
4333 case 233: /* Multiply low doubleword */
4334 case 235: /* Multiply low word */
4335 case 266: /* Add */
4336 case 393: /* Divide Doubleword Extended Unsigned */
4337 case 395: /* Divide Word Extended Unsigned */
4338 case 425: /* Divide Doubleword Extended */
4339 case 427: /* Divide Word Extended */
4340 case 457: /* Divide Doubleword Unsigned */
4341 case 459: /* Divide Word Unsigned */
4342 case 489: /* Divide Doubleword */
4343 case 491: /* Divide Word */
4344 if (PPC_OE (insn))
4345 record_full_arch_list_add_reg (regcache, tdep->ppc_xer_regnum);
4346 /* FALL-THROUGH */
4347 case 9: /* Multiply High Doubleword Unsigned */
4348 case 11: /* Multiply High Word Unsigned */
4349 case 73: /* Multiply High Doubleword */
4350 case 75: /* Multiply High Word */
4351 if (PPC_RC (insn))
4352 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
4353 record_full_arch_list_add_reg (regcache,
4354 tdep->ppc_gp0_regnum + PPC_RT (insn));
4355 return 0;
4356 }
4357
4358 if ((ext & 0x1f) == 15)
4359 {
4360 /* Integer Select. bit[16:20] is used for BC. */
4361 record_full_arch_list_add_reg (regcache,
4362 tdep->ppc_gp0_regnum + PPC_RT (insn));
4363 return 0;
4364 }
4365
6ec2b213
EBM
4366 if ((ext & 0xff) == 170)
4367 {
4368 /* Add Extended using alternate carry bits */
4369 record_full_arch_list_add_reg (regcache, tdep->ppc_xer_regnum);
4370 record_full_arch_list_add_reg (regcache,
4371 tdep->ppc_gp0_regnum + PPC_RT (insn));
4372 return 0;
4373 }
4374
b4cdae6f
WW
4375 switch (ext)
4376 {
4377 case 78: /* Determine Leftmost Zero Byte */
4378 if (PPC_RC (insn))
4379 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
4380 record_full_arch_list_add_reg (regcache, tdep->ppc_xer_regnum);
4381 record_full_arch_list_add_reg (regcache,
4382 tdep->ppc_gp0_regnum + PPC_RT (insn));
4383 return 0;
4384
4385 /* These only write RT. */
4386 case 19: /* Move from condition register */
4387 /* Move From One Condition Register Field */
4388 case 74: /* Add and Generate Sixes */
4389 case 74 | 0x200: /* Add and Generate Sixes (bit-21 dont-care) */
4390 case 302: /* Move From Branch History Rolling Buffer */
4391 case 339: /* Move From Special Purpose Register */
4392 case 371: /* Move From Time Base [Phased-Out] */
6ec2b213
EBM
4393 case 309: /* Load Doubleword Monitored Indexed */
4394 case 128: /* Set Boolean */
4395 case 755: /* Deliver A Random Number */
b4cdae6f
WW
4396 record_full_arch_list_add_reg (regcache,
4397 tdep->ppc_gp0_regnum + PPC_RT (insn));
4398 return 0;
4399
4400 /* These only write to RA. */
4401 case 51: /* Move From VSR Doubleword */
4402 case 115: /* Move From VSR Word and Zero */
4403 case 122: /* Population count bytes */
4404 case 378: /* Population count words */
4405 case 506: /* Population count doublewords */
4406 case 154: /* Parity Word */
4407 case 186: /* Parity Doubleword */
4408 case 252: /* Bit Permute Doubleword */
4409 case 282: /* Convert Declets To Binary Coded Decimal */
4410 case 314: /* Convert Binary Coded Decimal To Declets */
4411 case 508: /* Compare bytes */
6ec2b213 4412 case 307: /* Move From VSR Lower Doubleword */
b4cdae6f
WW
4413 record_full_arch_list_add_reg (regcache,
4414 tdep->ppc_gp0_regnum + PPC_RA (insn));
4415 return 0;
4416
4417 /* These write CR and optional RA. */
4418 case 792: /* Shift Right Algebraic Word */
4419 case 794: /* Shift Right Algebraic Doubleword */
4420 case 824: /* Shift Right Algebraic Word Immediate */
4421 case 826: /* Shift Right Algebraic Doubleword Immediate (413) */
4422 case 826 | 1: /* Shift Right Algebraic Doubleword Immediate (413) */
4423 record_full_arch_list_add_reg (regcache, tdep->ppc_xer_regnum);
4424 record_full_arch_list_add_reg (regcache,
4425 tdep->ppc_gp0_regnum + PPC_RA (insn));
4426 /* FALL-THROUGH */
4427 case 0: /* Compare */
4428 case 32: /* Compare logical */
4429 case 144: /* Move To Condition Register Fields */
4430 /* Move To One Condition Register Field */
6ec2b213
EBM
4431 case 192: /* Compare Ranged Byte */
4432 case 224: /* Compare Equal Byte */
4433 case 576: /* Move XER to CR Extended */
4434 case 902: /* Paste (should always fail due to single-stepping and
4435 the memory location might not be accessible, so
4436 record only CR) */
b4cdae6f
WW
4437 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
4438 return 0;
4439
4440 /* These write to RT. Update RA if 'update indexed.' */
4441 case 53: /* Load Doubleword with Update Indexed */
4442 case 119: /* Load Byte and Zero with Update Indexed */
4443 case 311: /* Load Halfword and Zero with Update Indexed */
4444 case 55: /* Load Word and Zero with Update Indexed */
4445 case 375: /* Load Halfword Algebraic with Update Indexed */
4446 case 373: /* Load Word Algebraic with Update Indexed */
4447 record_full_arch_list_add_reg (regcache,
4448 tdep->ppc_gp0_regnum + PPC_RA (insn));
4449 /* FALL-THROUGH */
4450 case 21: /* Load Doubleword Indexed */
4451 case 52: /* Load Byte And Reserve Indexed */
4452 case 116: /* Load Halfword And Reserve Indexed */
4453 case 20: /* Load Word And Reserve Indexed */
4454 case 84: /* Load Doubleword And Reserve Indexed */
4455 case 87: /* Load Byte and Zero Indexed */
4456 case 279: /* Load Halfword and Zero Indexed */
4457 case 23: /* Load Word and Zero Indexed */
4458 case 343: /* Load Halfword Algebraic Indexed */
4459 case 341: /* Load Word Algebraic Indexed */
4460 case 790: /* Load Halfword Byte-Reverse Indexed */
4461 case 534: /* Load Word Byte-Reverse Indexed */
4462 case 532: /* Load Doubleword Byte-Reverse Indexed */
6ec2b213
EBM
4463 case 582: /* Load Word Atomic */
4464 case 614: /* Load Doubleword Atomic */
4465 case 265: /* Modulo Unsigned Doubleword */
4466 case 777: /* Modulo Signed Doubleword */
4467 case 267: /* Modulo Unsigned Word */
4468 case 779: /* Modulo Signed Word */
b4cdae6f
WW
4469 record_full_arch_list_add_reg (regcache,
4470 tdep->ppc_gp0_regnum + PPC_RT (insn));
4471 return 0;
4472
4473 case 597: /* Load String Word Immediate */
4474 case 533: /* Load String Word Indexed */
4475 if (ext == 597)
4476 {
4477 nr = PPC_NB (insn);
4478 if (nr == 0)
4479 nr = 32;
4480 }
4481 else
4482 {
4483 regcache_raw_read_unsigned (regcache, tdep->ppc_xer_regnum, &xer);
4484 nr = PPC_XER_NB (xer);
4485 }
4486
4487 nr = (nr + 3) >> 2;
4488
4489 /* If n=0, the contents of register RT are undefined. */
4490 if (nr == 0)
4491 nr = 1;
4492
4493 for (i = 0; i < nr; i++)
4494 record_full_arch_list_add_reg (regcache,
4495 tdep->ppc_gp0_regnum
4496 + ((PPC_RT (insn) + i) & 0x1f));
4497 return 0;
4498
4499 case 276: /* Load Quadword And Reserve Indexed */
4500 tmp = tdep->ppc_gp0_regnum + (PPC_RT (insn) & ~1);
4501 record_full_arch_list_add_reg (regcache, tmp);
4502 record_full_arch_list_add_reg (regcache, tmp + 1);
4503 return 0;
4504
4505 /* These write VRT. */
4506 case 6: /* Load Vector for Shift Left Indexed */
4507 case 38: /* Load Vector for Shift Right Indexed */
4508 case 7: /* Load Vector Element Byte Indexed */
4509 case 39: /* Load Vector Element Halfword Indexed */
4510 case 71: /* Load Vector Element Word Indexed */
4511 case 103: /* Load Vector Indexed */
4512 case 359: /* Load Vector Indexed LRU */
4513 record_full_arch_list_add_reg (regcache,
4514 tdep->ppc_vr0_regnum + PPC_VRT (insn));
4515 return 0;
4516
4517 /* These write FRT. Update RA if 'update indexed.' */
4518 case 567: /* Load Floating-Point Single with Update Indexed */
4519 case 631: /* Load Floating-Point Double with Update Indexed */
4520 record_full_arch_list_add_reg (regcache,
4521 tdep->ppc_gp0_regnum + PPC_RA (insn));
4522 /* FALL-THROUGH */
4523 case 535: /* Load Floating-Point Single Indexed */
4524 case 599: /* Load Floating-Point Double Indexed */
4525 case 855: /* Load Floating-Point as Integer Word Algebraic Indexed */
4526 case 887: /* Load Floating-Point as Integer Word and Zero Indexed */
4527 record_full_arch_list_add_reg (regcache,
4528 tdep->ppc_fp0_regnum + PPC_FRT (insn));
4529 return 0;
4530
4531 case 791: /* Load Floating-Point Double Pair Indexed */
4532 tmp = tdep->ppc_fp0_regnum + (PPC_FRT (insn) & ~1);
4533 record_full_arch_list_add_reg (regcache, tmp);
4534 record_full_arch_list_add_reg (regcache, tmp + 1);
4535 return 0;
4536
4537 case 179: /* Move To VSR Doubleword */
4538 case 211: /* Move To VSR Word Algebraic */
4539 case 243: /* Move To VSR Word and Zero */
4540 case 588: /* Load VSX Scalar Doubleword Indexed */
4541 case 524: /* Load VSX Scalar Single-Precision Indexed */
4542 case 76: /* Load VSX Scalar as Integer Word Algebraic Indexed */
4543 case 12: /* Load VSX Scalar as Integer Word and Zero Indexed */
4544 case 844: /* Load VSX Vector Doubleword*2 Indexed */
4545 case 332: /* Load VSX Vector Doubleword & Splat Indexed */
4546 case 780: /* Load VSX Vector Word*4 Indexed */
6ec2b213
EBM
4547 case 268: /* Load VSX Vector Indexed */
4548 case 364: /* Load VSX Vector Word & Splat Indexed */
4549 case 812: /* Load VSX Vector Halfword*8 Indexed */
4550 case 876: /* Load VSX Vector Byte*16 Indexed */
4551 case 269: /* Load VSX Vector with Length */
4552 case 301: /* Load VSX Vector Left-justified with Length */
4553 case 781: /* Load VSX Scalar as Integer Byte & Zero Indexed */
4554 case 813: /* Load VSX Scalar as Integer Halfword & Zero Indexed */
4555 case 403: /* Move To VSR Word & Splat */
4556 case 435: /* Move To VSR Double Doubleword */
b4cdae6f
WW
4557 ppc_record_vsr (regcache, tdep, PPC_XT (insn));
4558 return 0;
4559
4560 /* These write RA. Update CR if RC is set. */
4561 case 24: /* Shift Left Word */
4562 case 26: /* Count Leading Zeros Word */
4563 case 27: /* Shift Left Doubleword */
4564 case 28: /* AND */
4565 case 58: /* Count Leading Zeros Doubleword */
4566 case 60: /* AND with Complement */
4567 case 124: /* NOR */
4568 case 284: /* Equivalent */
4569 case 316: /* XOR */
4570 case 476: /* NAND */
4571 case 412: /* OR with Complement */
4572 case 444: /* OR */
4573 case 536: /* Shift Right Word */
4574 case 539: /* Shift Right Doubleword */
4575 case 922: /* Extend Sign Halfword */
4576 case 954: /* Extend Sign Byte */
4577 case 986: /* Extend Sign Word */
6ec2b213
EBM
4578 case 538: /* Count Trailing Zeros Word */
4579 case 570: /* Count Trailing Zeros Doubleword */
4580 case 890: /* Extend-Sign Word and Shift Left Immediate (445) */
4581 case 890 | 1: /* Extend-Sign Word and Shift Left Immediate (445) */
b4cdae6f
WW
4582 if (PPC_RC (insn))
4583 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
4584 record_full_arch_list_add_reg (regcache,
4585 tdep->ppc_gp0_regnum + PPC_RA (insn));
4586 return 0;
4587
4588 /* Store memory. */
4589 case 181: /* Store Doubleword with Update Indexed */
4590 case 183: /* Store Word with Update Indexed */
4591 case 247: /* Store Byte with Update Indexed */
4592 case 439: /* Store Half Word with Update Indexed */
4593 case 695: /* Store Floating-Point Single with Update Indexed */
4594 case 759: /* Store Floating-Point Double with Update Indexed */
4595 record_full_arch_list_add_reg (regcache,
4596 tdep->ppc_gp0_regnum + PPC_RA (insn));
4597 /* FALL-THROUGH */
4598 case 135: /* Store Vector Element Byte Indexed */
4599 case 167: /* Store Vector Element Halfword Indexed */
4600 case 199: /* Store Vector Element Word Indexed */
4601 case 231: /* Store Vector Indexed */
4602 case 487: /* Store Vector Indexed LRU */
4603 case 716: /* Store VSX Scalar Doubleword Indexed */
4604 case 140: /* Store VSX Scalar as Integer Word Indexed */
4605 case 652: /* Store VSX Scalar Single-Precision Indexed */
4606 case 972: /* Store VSX Vector Doubleword*2 Indexed */
4607 case 908: /* Store VSX Vector Word*4 Indexed */
4608 case 149: /* Store Doubleword Indexed */
4609 case 151: /* Store Word Indexed */
4610 case 215: /* Store Byte Indexed */
4611 case 407: /* Store Half Word Indexed */
4612 case 694: /* Store Byte Conditional Indexed */
4613 case 726: /* Store Halfword Conditional Indexed */
4614 case 150: /* Store Word Conditional Indexed */
4615 case 214: /* Store Doubleword Conditional Indexed */
4616 case 182: /* Store Quadword Conditional Indexed */
4617 case 662: /* Store Word Byte-Reverse Indexed */
4618 case 918: /* Store Halfword Byte-Reverse Indexed */
4619 case 660: /* Store Doubleword Byte-Reverse Indexed */
4620 case 663: /* Store Floating-Point Single Indexed */
4621 case 727: /* Store Floating-Point Double Indexed */
4622 case 919: /* Store Floating-Point Double Pair Indexed */
4623 case 983: /* Store Floating-Point as Integer Word Indexed */
6ec2b213
EBM
4624 case 396: /* Store VSX Vector Indexed */
4625 case 940: /* Store VSX Vector Halfword*8 Indexed */
4626 case 1004: /* Store VSX Vector Byte*16 Indexed */
4627 case 909: /* Store VSX Scalar as Integer Byte Indexed */
4628 case 941: /* Store VSX Scalar as Integer Halfword Indexed */
b4cdae6f
WW
4629 if (ext == 694 || ext == 726 || ext == 150 || ext == 214 || ext == 182)
4630 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
4631
4632 ra = 0;
4633 if (PPC_RA (insn) != 0)
4634 regcache_raw_read_unsigned (regcache,
4635 tdep->ppc_gp0_regnum + PPC_RA (insn), &ra);
4636 regcache_raw_read_unsigned (regcache,
4637 tdep->ppc_gp0_regnum + PPC_RB (insn), &rb);
4638 ea = ra + rb;
4639
4640 switch (ext)
4641 {
4642 case 183: /* Store Word with Update Indexed */
4643 case 199: /* Store Vector Element Word Indexed */
4644 case 140: /* Store VSX Scalar as Integer Word Indexed */
4645 case 652: /* Store VSX Scalar Single-Precision Indexed */
4646 case 151: /* Store Word Indexed */
4647 case 150: /* Store Word Conditional Indexed */
4648 case 662: /* Store Word Byte-Reverse Indexed */
4649 case 663: /* Store Floating-Point Single Indexed */
4650 case 695: /* Store Floating-Point Single with Update Indexed */
4651 case 983: /* Store Floating-Point as Integer Word Indexed */
4652 size = 4;
4653 break;
4654 case 247: /* Store Byte with Update Indexed */
4655 case 135: /* Store Vector Element Byte Indexed */
4656 case 215: /* Store Byte Indexed */
4657 case 694: /* Store Byte Conditional Indexed */
6ec2b213 4658 case 909: /* Store VSX Scalar as Integer Byte Indexed */
b4cdae6f
WW
4659 size = 1;
4660 break;
4661 case 439: /* Store Halfword with Update Indexed */
4662 case 167: /* Store Vector Element Halfword Indexed */
4663 case 407: /* Store Halfword Indexed */
4664 case 726: /* Store Halfword Conditional Indexed */
4665 case 918: /* Store Halfword Byte-Reverse Indexed */
6ec2b213 4666 case 941: /* Store VSX Scalar as Integer Halfword Indexed */
b4cdae6f
WW
4667 size = 2;
4668 break;
4669 case 181: /* Store Doubleword with Update Indexed */
4670 case 716: /* Store VSX Scalar Doubleword Indexed */
4671 case 149: /* Store Doubleword Indexed */
4672 case 214: /* Store Doubleword Conditional Indexed */
4673 case 660: /* Store Doubleword Byte-Reverse Indexed */
4674 case 727: /* Store Floating-Point Double Indexed */
4675 case 759: /* Store Floating-Point Double with Update Indexed */
4676 size = 8;
4677 break;
4678 case 972: /* Store VSX Vector Doubleword*2 Indexed */
4679 case 908: /* Store VSX Vector Word*4 Indexed */
4680 case 182: /* Store Quadword Conditional Indexed */
4681 case 231: /* Store Vector Indexed */
4682 case 487: /* Store Vector Indexed LRU */
4683 case 919: /* Store Floating-Point Double Pair Indexed */
6ec2b213
EBM
4684 case 396: /* Store VSX Vector Indexed */
4685 case 940: /* Store VSX Vector Halfword*8 Indexed */
4686 case 1004: /* Store VSX Vector Byte*16 Indexed */
b4cdae6f
WW
4687 size = 16;
4688 break;
4689 default:
4690 gdb_assert (0);
4691 }
4692
4693 /* Align address for Store Vector instructions. */
4694 switch (ext)
4695 {
4696 case 167: /* Store Vector Element Halfword Indexed */
4697 addr = addr & ~0x1ULL;
4698 break;
4699
4700 case 199: /* Store Vector Element Word Indexed */
4701 addr = addr & ~0x3ULL;
4702 break;
4703
4704 case 231: /* Store Vector Indexed */
4705 case 487: /* Store Vector Indexed LRU */
4706 addr = addr & ~0xfULL;
4707 break;
4708 }
4709
4710 record_full_arch_list_add_mem (addr, size);
4711 return 0;
4712
6ec2b213
EBM
4713 case 397: /* Store VSX Vector with Length */
4714 case 429: /* Store VSX Vector Left-justified with Length */
de678454 4715 ra = 0;
6ec2b213
EBM
4716 if (PPC_RA (insn) != 0)
4717 regcache_raw_read_unsigned (regcache,
de678454
EBM
4718 tdep->ppc_gp0_regnum + PPC_RA (insn), &ra);
4719 ea = ra;
6ec2b213
EBM
4720 regcache_raw_read_unsigned (regcache,
4721 tdep->ppc_gp0_regnum + PPC_RB (insn), &rb);
4722 /* Store up to 16 bytes. */
4723 nb = (rb & 0xff) > 16 ? 16 : (rb & 0xff);
4724 if (nb > 0)
4725 record_full_arch_list_add_mem (ea, nb);
4726 return 0;
4727
4728 case 710: /* Store Word Atomic */
4729 case 742: /* Store Doubleword Atomic */
de678454 4730 ra = 0;
6ec2b213
EBM
4731 if (PPC_RA (insn) != 0)
4732 regcache_raw_read_unsigned (regcache,
de678454
EBM
4733 tdep->ppc_gp0_regnum + PPC_RA (insn), &ra);
4734 ea = ra;
6ec2b213
EBM
4735 switch (ext)
4736 {
4737 case 710: /* Store Word Atomic */
4738 size = 8;
4739 break;
4740 case 742: /* Store Doubleword Atomic */
4741 size = 16;
4742 break;
4743 default:
4744 gdb_assert (0);
4745 }
4746 record_full_arch_list_add_mem (ea, size);
4747 return 0;
4748
b4cdae6f
WW
4749 case 725: /* Store String Word Immediate */
4750 ra = 0;
4751 if (PPC_RA (insn) != 0)
9f7efd5b
EBM
4752 regcache_raw_read_unsigned (regcache,
4753 tdep->ppc_gp0_regnum + PPC_RA (insn), &ra);
b4cdae6f
WW
4754 ea += ra;
4755
4756 nb = PPC_NB (insn);
4757 if (nb == 0)
4758 nb = 32;
4759
4760 record_full_arch_list_add_mem (ea, nb);
4761
4762 return 0;
4763
4764 case 661: /* Store String Word Indexed */
4765 ra = 0;
4766 if (PPC_RA (insn) != 0)
9f7efd5b
EBM
4767 regcache_raw_read_unsigned (regcache,
4768 tdep->ppc_gp0_regnum + PPC_RA (insn), &ra);
b4cdae6f
WW
4769 ea += ra;
4770
4771 regcache_raw_read_unsigned (regcache, tdep->ppc_xer_regnum, &xer);
4772 nb = PPC_XER_NB (xer);
4773
4774 if (nb != 0)
4775 {
9f7efd5b
EBM
4776 regcache_raw_read_unsigned (regcache,
4777 tdep->ppc_gp0_regnum + PPC_RB (insn),
4778 &rb);
b4cdae6f
WW
4779 ea += rb;
4780 record_full_arch_list_add_mem (ea, nb);
4781 }
4782
4783 return 0;
4784
4785 case 467: /* Move To Special Purpose Register */
4786 switch (PPC_SPR (insn))
4787 {
4788 case 1: /* XER */
4789 record_full_arch_list_add_reg (regcache, tdep->ppc_xer_regnum);
4790 return 0;
4791 case 8: /* LR */
4792 record_full_arch_list_add_reg (regcache, tdep->ppc_lr_regnum);
4793 return 0;
4794 case 9: /* CTR */
4795 record_full_arch_list_add_reg (regcache, tdep->ppc_ctr_regnum);
4796 return 0;
4797 case 256: /* VRSAVE */
4798 record_full_arch_list_add_reg (regcache, tdep->ppc_vrsave_regnum);
4799 return 0;
4800 }
4801
4802 goto UNKNOWN_OP;
4803
4804 case 147: /* Move To Split Little Endian */
4805 record_full_arch_list_add_reg (regcache, tdep->ppc_ps_regnum);
4806 return 0;
4807
4808 case 512: /* Move to Condition Register from XER */
4809 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
4810 record_full_arch_list_add_reg (regcache, tdep->ppc_xer_regnum);
4811 return 0;
4812
4813 case 4: /* Trap Word */
4814 case 68: /* Trap Doubleword */
4815 case 430: /* Clear BHRB */
4816 case 598: /* Synchronize */
4817 case 62: /* Wait for Interrupt */
6ec2b213 4818 case 30: /* Wait */
b4cdae6f
WW
4819 case 22: /* Instruction Cache Block Touch */
4820 case 854: /* Enforce In-order Execution of I/O */
4821 case 246: /* Data Cache Block Touch for Store */
4822 case 54: /* Data Cache Block Store */
4823 case 86: /* Data Cache Block Flush */
4824 case 278: /* Data Cache Block Touch */
4825 case 758: /* Data Cache Block Allocate */
4826 case 982: /* Instruction Cache Block Invalidate */
6ec2b213
EBM
4827 case 774: /* Copy */
4828 case 838: /* CP_Abort */
b4cdae6f
WW
4829 return 0;
4830
4831 case 654: /* Transaction Begin */
4832 case 686: /* Transaction End */
b4cdae6f
WW
4833 case 750: /* Transaction Suspend or Resume */
4834 case 782: /* Transaction Abort Word Conditional */
4835 case 814: /* Transaction Abort Doubleword Conditional */
4836 case 846: /* Transaction Abort Word Conditional Immediate */
4837 case 878: /* Transaction Abort Doubleword Conditional Immediate */
4838 case 910: /* Transaction Abort */
d44c67f3
EBM
4839 record_full_arch_list_add_reg (regcache, tdep->ppc_ps_regnum);
4840 /* FALL-THROUGH */
4841 case 718: /* Transaction Check */
4842 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
4843 return 0;
b4cdae6f
WW
4844
4845 case 1014: /* Data Cache Block set to Zero */
4846 if (target_auxv_search (&current_target, AT_DCACHEBSIZE, &at_dcsz) <= 0
4847 || at_dcsz == 0)
4848 at_dcsz = 128; /* Assume 128-byte cache line size (POWER8) */
4849
bec734b2 4850 ra = 0;
b4cdae6f
WW
4851 if (PPC_RA (insn) != 0)
4852 regcache_raw_read_unsigned (regcache,
4853 tdep->ppc_gp0_regnum + PPC_RA (insn), &ra);
4854 regcache_raw_read_unsigned (regcache,
4855 tdep->ppc_gp0_regnum + PPC_RB (insn), &rb);
4856 ea = (ra + rb) & ~((ULONGEST) (at_dcsz - 1));
4857 record_full_arch_list_add_mem (ea, at_dcsz);
4858 return 0;
4859 }
4860
4861UNKNOWN_OP:
810c1026
WW
4862 fprintf_unfiltered (gdb_stdlog, "Warning: Don't know how to record %08x "
4863 "at %s, 31-%d.\n", insn, paddress (gdbarch, addr), ext);
b4cdae6f
WW
4864 return -1;
4865}
4866
ddeca1df
WW
4867/* Parse and record instructions of primary opcode-59 at ADDR.
4868 Return 0 if successful. */
b4cdae6f
WW
4869
4870static int
4871ppc_process_record_op59 (struct gdbarch *gdbarch, struct regcache *regcache,
4872 CORE_ADDR addr, uint32_t insn)
4873{
4874 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
4875 int ext = PPC_EXTOP (insn);
4876
4877 switch (ext & 0x1f)
4878 {
4879 case 18: /* Floating Divide */
4880 case 20: /* Floating Subtract */
4881 case 21: /* Floating Add */
4882 case 22: /* Floating Square Root */
4883 case 24: /* Floating Reciprocal Estimate */
4884 case 25: /* Floating Multiply */
4885 case 26: /* Floating Reciprocal Square Root Estimate */
4886 case 28: /* Floating Multiply-Subtract */
4887 case 29: /* Floating Multiply-Add */
4888 case 30: /* Floating Negative Multiply-Subtract */
4889 case 31: /* Floating Negative Multiply-Add */
4890 record_full_arch_list_add_reg (regcache,
4891 tdep->ppc_fp0_regnum + PPC_FRT (insn));
4892 if (PPC_RC (insn))
4893 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
4894 record_full_arch_list_add_reg (regcache, tdep->ppc_fpscr_regnum);
4895
4896 return 0;
4897 }
4898
4899 switch (ext)
4900 {
4901 case 2: /* DFP Add */
4902 case 3: /* DFP Quantize */
4903 case 34: /* DFP Multiply */
4904 case 35: /* DFP Reround */
4905 case 67: /* DFP Quantize Immediate */
4906 case 99: /* DFP Round To FP Integer With Inexact */
4907 case 227: /* DFP Round To FP Integer Without Inexact */
4908 case 258: /* DFP Convert To DFP Long! */
4909 case 290: /* DFP Convert To Fixed */
4910 case 514: /* DFP Subtract */
4911 case 546: /* DFP Divide */
4912 case 770: /* DFP Round To DFP Short! */
4913 case 802: /* DFP Convert From Fixed */
4914 case 834: /* DFP Encode BCD To DPD */
4915 if (PPC_RC (insn))
4916 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
4917 record_full_arch_list_add_reg (regcache,
4918 tdep->ppc_fp0_regnum + PPC_FRT (insn));
4919 record_full_arch_list_add_reg (regcache, tdep->ppc_fpscr_regnum);
4920 return 0;
4921
4922 case 130: /* DFP Compare Ordered */
4923 case 162: /* DFP Test Exponent */
4924 case 194: /* DFP Test Data Class */
4925 case 226: /* DFP Test Data Group */
4926 case 642: /* DFP Compare Unordered */
4927 case 674: /* DFP Test Significance */
6ec2b213 4928 case 675: /* DFP Test Significance Immediate */
b4cdae6f
WW
4929 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
4930 record_full_arch_list_add_reg (regcache, tdep->ppc_fpscr_regnum);
4931 return 0;
4932
4933 case 66: /* DFP Shift Significand Left Immediate */
4934 case 98: /* DFP Shift Significand Right Immediate */
4935 case 322: /* DFP Decode DPD To BCD */
4936 case 354: /* DFP Extract Biased Exponent */
4937 case 866: /* DFP Insert Biased Exponent */
4938 record_full_arch_list_add_reg (regcache,
4939 tdep->ppc_fp0_regnum + PPC_FRT (insn));
4940 if (PPC_RC (insn))
4941 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
4942 return 0;
4943
4944 case 846: /* Floating Convert From Integer Doubleword Single */
4945 case 974: /* Floating Convert From Integer Doubleword Unsigned
4946 Single */
4947 record_full_arch_list_add_reg (regcache,
4948 tdep->ppc_fp0_regnum + PPC_FRT (insn));
4949 if (PPC_RC (insn))
4950 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
4951 record_full_arch_list_add_reg (regcache, tdep->ppc_fpscr_regnum);
4952
4953 return 0;
4954 }
4955
810c1026
WW
4956 fprintf_unfiltered (gdb_stdlog, "Warning: Don't know how to record %08x "
4957 "at %s, 59-%d.\n", insn, paddress (gdbarch, addr), ext);
b4cdae6f
WW
4958 return -1;
4959}
4960
ddeca1df
WW
4961/* Parse and record instructions of primary opcode-60 at ADDR.
4962 Return 0 if successful. */
b4cdae6f
WW
4963
4964static int
4965ppc_process_record_op60 (struct gdbarch *gdbarch, struct regcache *regcache,
4966 CORE_ADDR addr, uint32_t insn)
4967{
4968 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
4969 int ext = PPC_EXTOP (insn);
b4cdae6f
WW
4970
4971 switch (ext >> 2)
4972 {
4973 case 0: /* VSX Scalar Add Single-Precision */
4974 case 32: /* VSX Scalar Add Double-Precision */
4975 case 24: /* VSX Scalar Divide Single-Precision */
4976 case 56: /* VSX Scalar Divide Double-Precision */
4977 case 176: /* VSX Scalar Copy Sign Double-Precision */
4978 case 33: /* VSX Scalar Multiply-Add Double-Precision */
4979 case 41: /* ditto */
4980 case 1: /* VSX Scalar Multiply-Add Single-Precision */
4981 case 9: /* ditto */
4982 case 160: /* VSX Scalar Maximum Double-Precision */
4983 case 168: /* VSX Scalar Minimum Double-Precision */
4984 case 49: /* VSX Scalar Multiply-Subtract Double-Precision */
4985 case 57: /* ditto */
4986 case 17: /* VSX Scalar Multiply-Subtract Single-Precision */
4987 case 25: /* ditto */
4988 case 48: /* VSX Scalar Multiply Double-Precision */
4989 case 16: /* VSX Scalar Multiply Single-Precision */
4990 case 161: /* VSX Scalar Negative Multiply-Add Double-Precision */
4991 case 169: /* ditto */
4992 case 129: /* VSX Scalar Negative Multiply-Add Single-Precision */
4993 case 137: /* ditto */
4994 case 177: /* VSX Scalar Negative Multiply-Subtract Double-Precision */
4995 case 185: /* ditto */
4996 case 145: /* VSX Scalar Negative Multiply-Subtract Single-Precision */
4997 case 153: /* ditto */
4998 case 40: /* VSX Scalar Subtract Double-Precision */
4999 case 8: /* VSX Scalar Subtract Single-Precision */
5000 case 96: /* VSX Vector Add Double-Precision */
5001 case 64: /* VSX Vector Add Single-Precision */
5002 case 120: /* VSX Vector Divide Double-Precision */
5003 case 88: /* VSX Vector Divide Single-Precision */
5004 case 97: /* VSX Vector Multiply-Add Double-Precision */
5005 case 105: /* ditto */
5006 case 65: /* VSX Vector Multiply-Add Single-Precision */
5007 case 73: /* ditto */
5008 case 224: /* VSX Vector Maximum Double-Precision */
5009 case 192: /* VSX Vector Maximum Single-Precision */
5010 case 232: /* VSX Vector Minimum Double-Precision */
5011 case 200: /* VSX Vector Minimum Single-Precision */
5012 case 113: /* VSX Vector Multiply-Subtract Double-Precision */
5013 case 121: /* ditto */
5014 case 81: /* VSX Vector Multiply-Subtract Single-Precision */
5015 case 89: /* ditto */
5016 case 112: /* VSX Vector Multiply Double-Precision */
5017 case 80: /* VSX Vector Multiply Single-Precision */
5018 case 225: /* VSX Vector Negative Multiply-Add Double-Precision */
5019 case 233: /* ditto */
5020 case 193: /* VSX Vector Negative Multiply-Add Single-Precision */
5021 case 201: /* ditto */
5022 case 241: /* VSX Vector Negative Multiply-Subtract Double-Precision */
5023 case 249: /* ditto */
5024 case 209: /* VSX Vector Negative Multiply-Subtract Single-Precision */
5025 case 217: /* ditto */
5026 case 104: /* VSX Vector Subtract Double-Precision */
5027 case 72: /* VSX Vector Subtract Single-Precision */
6ec2b213
EBM
5028 case 128: /* VSX Scalar Maximum Type-C Double-Precision */
5029 case 136: /* VSX Scalar Minimum Type-C Double-Precision */
5030 case 144: /* VSX Scalar Maximum Type-J Double-Precision */
5031 case 152: /* VSX Scalar Minimum Type-J Double-Precision */
5032 case 3: /* VSX Scalar Compare Equal Double-Precision */
5033 case 11: /* VSX Scalar Compare Greater Than Double-Precision */
5034 case 19: /* VSX Scalar Compare Greater Than or Equal
5035 Double-Precision */
b4cdae6f 5036 record_full_arch_list_add_reg (regcache, tdep->ppc_fpscr_regnum);
6ec2b213 5037 /* FALL-THROUGH */
b4cdae6f
WW
5038 case 240: /* VSX Vector Copy Sign Double-Precision */
5039 case 208: /* VSX Vector Copy Sign Single-Precision */
5040 case 130: /* VSX Logical AND */
5041 case 138: /* VSX Logical AND with Complement */
5042 case 186: /* VSX Logical Equivalence */
5043 case 178: /* VSX Logical NAND */
5044 case 170: /* VSX Logical OR with Complement */
5045 case 162: /* VSX Logical NOR */
5046 case 146: /* VSX Logical OR */
5047 case 154: /* VSX Logical XOR */
5048 case 18: /* VSX Merge High Word */
5049 case 50: /* VSX Merge Low Word */
5050 case 10: /* VSX Permute Doubleword Immediate (DM=0) */
5051 case 10 | 0x20: /* VSX Permute Doubleword Immediate (DM=1) */
5052 case 10 | 0x40: /* VSX Permute Doubleword Immediate (DM=2) */
5053 case 10 | 0x60: /* VSX Permute Doubleword Immediate (DM=3) */
5054 case 2: /* VSX Shift Left Double by Word Immediate (SHW=0) */
5055 case 2 | 0x20: /* VSX Shift Left Double by Word Immediate (SHW=1) */
5056 case 2 | 0x40: /* VSX Shift Left Double by Word Immediate (SHW=2) */
5057 case 2 | 0x60: /* VSX Shift Left Double by Word Immediate (SHW=3) */
6ec2b213
EBM
5058 case 216: /* VSX Vector Insert Exponent Single-Precision */
5059 case 248: /* VSX Vector Insert Exponent Double-Precision */
5060 case 26: /* VSX Vector Permute */
5061 case 58: /* VSX Vector Permute Right-indexed */
5062 case 213: /* VSX Vector Test Data Class Single-Precision (DC=0) */
5063 case 213 | 0x8: /* VSX Vector Test Data Class Single-Precision (DC=1) */
5064 case 245: /* VSX Vector Test Data Class Double-Precision (DC=0) */
5065 case 245 | 0x8: /* VSX Vector Test Data Class Double-Precision (DC=1) */
b4cdae6f
WW
5066 ppc_record_vsr (regcache, tdep, PPC_XT (insn));
5067 return 0;
5068
5069 case 61: /* VSX Scalar Test for software Divide Double-Precision */
5070 case 125: /* VSX Vector Test for software Divide Double-Precision */
5071 case 93: /* VSX Vector Test for software Divide Single-Precision */
5072 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
5073 return 0;
5074
5075 case 35: /* VSX Scalar Compare Unordered Double-Precision */
5076 case 43: /* VSX Scalar Compare Ordered Double-Precision */
6ec2b213 5077 case 59: /* VSX Scalar Compare Exponents Double-Precision */
b4cdae6f
WW
5078 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
5079 record_full_arch_list_add_reg (regcache, tdep->ppc_fpscr_regnum);
5080 return 0;
5081 }
5082
5083 switch ((ext >> 2) & 0x7f) /* Mask out Rc-bit. */
5084 {
5085 case 99: /* VSX Vector Compare Equal To Double-Precision */
5086 case 67: /* VSX Vector Compare Equal To Single-Precision */
5087 case 115: /* VSX Vector Compare Greater Than or
5088 Equal To Double-Precision */
5089 case 83: /* VSX Vector Compare Greater Than or
5090 Equal To Single-Precision */
5091 case 107: /* VSX Vector Compare Greater Than Double-Precision */
5092 case 75: /* VSX Vector Compare Greater Than Single-Precision */
5093 if (PPC_Rc (insn))
5094 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
5095 record_full_arch_list_add_reg (regcache, tdep->ppc_fpscr_regnum);
5096 ppc_record_vsr (regcache, tdep, PPC_XT (insn));
5097 return 0;
5098 }
5099
5100 switch (ext >> 1)
5101 {
5102 case 265: /* VSX Scalar round Double-Precision to
5103 Single-Precision and Convert to
5104 Single-Precision format */
5105 case 344: /* VSX Scalar truncate Double-Precision to
5106 Integer and Convert to Signed Integer
5107 Doubleword format with Saturate */
5108 case 88: /* VSX Scalar truncate Double-Precision to
5109 Integer and Convert to Signed Integer Word
5110 Format with Saturate */
5111 case 328: /* VSX Scalar truncate Double-Precision integer
5112 and Convert to Unsigned Integer Doubleword
5113 Format with Saturate */
5114 case 72: /* VSX Scalar truncate Double-Precision to
5115 Integer and Convert to Unsigned Integer Word
5116 Format with Saturate */
5117 case 329: /* VSX Scalar Convert Single-Precision to
5118 Double-Precision format */
5119 case 376: /* VSX Scalar Convert Signed Integer
5120 Doubleword to floating-point format and
5121 Round to Double-Precision format */
5122 case 312: /* VSX Scalar Convert Signed Integer
5123 Doubleword to floating-point format and
5124 round to Single-Precision */
5125 case 360: /* VSX Scalar Convert Unsigned Integer
5126 Doubleword to floating-point format and
5127 Round to Double-Precision format */
5128 case 296: /* VSX Scalar Convert Unsigned Integer
5129 Doubleword to floating-point format and
5130 Round to Single-Precision */
5131 case 73: /* VSX Scalar Round to Double-Precision Integer
5132 Using Round to Nearest Away */
5133 case 107: /* VSX Scalar Round to Double-Precision Integer
5134 Exact using Current rounding mode */
5135 case 121: /* VSX Scalar Round to Double-Precision Integer
5136 Using Round toward -Infinity */
5137 case 105: /* VSX Scalar Round to Double-Precision Integer
5138 Using Round toward +Infinity */
5139 case 89: /* VSX Scalar Round to Double-Precision Integer
5140 Using Round toward Zero */
5141 case 90: /* VSX Scalar Reciprocal Estimate Double-Precision */
5142 case 26: /* VSX Scalar Reciprocal Estimate Single-Precision */
5143 case 281: /* VSX Scalar Round to Single-Precision */
5144 case 74: /* VSX Scalar Reciprocal Square Root Estimate
5145 Double-Precision */
5146 case 10: /* VSX Scalar Reciprocal Square Root Estimate
5147 Single-Precision */
5148 case 75: /* VSX Scalar Square Root Double-Precision */
5149 case 11: /* VSX Scalar Square Root Single-Precision */
5150 case 393: /* VSX Vector round Double-Precision to
5151 Single-Precision and Convert to
5152 Single-Precision format */
5153 case 472: /* VSX Vector truncate Double-Precision to
5154 Integer and Convert to Signed Integer
5155 Doubleword format with Saturate */
5156 case 216: /* VSX Vector truncate Double-Precision to
5157 Integer and Convert to Signed Integer Word
5158 Format with Saturate */
5159 case 456: /* VSX Vector truncate Double-Precision to
5160 Integer and Convert to Unsigned Integer
5161 Doubleword format with Saturate */
5162 case 200: /* VSX Vector truncate Double-Precision to
5163 Integer and Convert to Unsigned Integer Word
5164 Format with Saturate */
5165 case 457: /* VSX Vector Convert Single-Precision to
5166 Double-Precision format */
5167 case 408: /* VSX Vector truncate Single-Precision to
5168 Integer and Convert to Signed Integer
5169 Doubleword format with Saturate */
5170 case 152: /* VSX Vector truncate Single-Precision to
5171 Integer and Convert to Signed Integer Word
5172 Format with Saturate */
5173 case 392: /* VSX Vector truncate Single-Precision to
5174 Integer and Convert to Unsigned Integer
5175 Doubleword format with Saturate */
5176 case 136: /* VSX Vector truncate Single-Precision to
5177 Integer and Convert to Unsigned Integer Word
5178 Format with Saturate */
5179 case 504: /* VSX Vector Convert and round Signed Integer
5180 Doubleword to Double-Precision format */
5181 case 440: /* VSX Vector Convert and round Signed Integer
5182 Doubleword to Single-Precision format */
5183 case 248: /* VSX Vector Convert Signed Integer Word to
5184 Double-Precision format */
5185 case 184: /* VSX Vector Convert and round Signed Integer
5186 Word to Single-Precision format */
5187 case 488: /* VSX Vector Convert and round Unsigned
5188 Integer Doubleword to Double-Precision format */
5189 case 424: /* VSX Vector Convert and round Unsigned
5190 Integer Doubleword to Single-Precision format */
5191 case 232: /* VSX Vector Convert and round Unsigned
5192 Integer Word to Double-Precision format */
5193 case 168: /* VSX Vector Convert and round Unsigned
5194 Integer Word to Single-Precision format */
5195 case 201: /* VSX Vector Round to Double-Precision
5196 Integer using round to Nearest Away */
5197 case 235: /* VSX Vector Round to Double-Precision
5198 Integer Exact using Current rounding mode */
5199 case 249: /* VSX Vector Round to Double-Precision
5200 Integer using round toward -Infinity */
5201 case 233: /* VSX Vector Round to Double-Precision
5202 Integer using round toward +Infinity */
5203 case 217: /* VSX Vector Round to Double-Precision
5204 Integer using round toward Zero */
5205 case 218: /* VSX Vector Reciprocal Estimate Double-Precision */
5206 case 154: /* VSX Vector Reciprocal Estimate Single-Precision */
5207 case 137: /* VSX Vector Round to Single-Precision Integer
5208 Using Round to Nearest Away */
5209 case 171: /* VSX Vector Round to Single-Precision Integer
5210 Exact Using Current rounding mode */
5211 case 185: /* VSX Vector Round to Single-Precision Integer
5212 Using Round toward -Infinity */
5213 case 169: /* VSX Vector Round to Single-Precision Integer
5214 Using Round toward +Infinity */
5215 case 153: /* VSX Vector Round to Single-Precision Integer
5216 Using round toward Zero */
5217 case 202: /* VSX Vector Reciprocal Square Root Estimate
5218 Double-Precision */
5219 case 138: /* VSX Vector Reciprocal Square Root Estimate
5220 Single-Precision */
5221 case 203: /* VSX Vector Square Root Double-Precision */
5222 case 139: /* VSX Vector Square Root Single-Precision */
5223 record_full_arch_list_add_reg (regcache, tdep->ppc_fpscr_regnum);
6ec2b213 5224 /* FALL-THROUGH */
b4cdae6f
WW
5225 case 345: /* VSX Scalar Absolute Value Double-Precision */
5226 case 267: /* VSX Scalar Convert Scalar Single-Precision to
5227 Vector Single-Precision format Non-signalling */
5228 case 331: /* VSX Scalar Convert Single-Precision to
5229 Double-Precision format Non-signalling */
5230 case 361: /* VSX Scalar Negative Absolute Value Double-Precision */
5231 case 377: /* VSX Scalar Negate Double-Precision */
5232 case 473: /* VSX Vector Absolute Value Double-Precision */
5233 case 409: /* VSX Vector Absolute Value Single-Precision */
5234 case 489: /* VSX Vector Negative Absolute Value Double-Precision */
5235 case 425: /* VSX Vector Negative Absolute Value Single-Precision */
5236 case 505: /* VSX Vector Negate Double-Precision */
5237 case 441: /* VSX Vector Negate Single-Precision */
5238 case 164: /* VSX Splat Word */
6ec2b213
EBM
5239 case 165: /* VSX Vector Extract Unsigned Word */
5240 case 181: /* VSX Vector Insert Word */
b4cdae6f
WW
5241 ppc_record_vsr (regcache, tdep, PPC_XT (insn));
5242 return 0;
5243
6ec2b213
EBM
5244 case 298: /* VSX Scalar Test Data Class Single-Precision */
5245 case 362: /* VSX Scalar Test Data Class Double-Precision */
5246 record_full_arch_list_add_reg (regcache, tdep->ppc_fpscr_regnum);
5247 /* FALL-THROUGH */
b4cdae6f
WW
5248 case 106: /* VSX Scalar Test for software Square Root
5249 Double-Precision */
5250 case 234: /* VSX Vector Test for software Square Root
5251 Double-Precision */
5252 case 170: /* VSX Vector Test for software Square Root
5253 Single-Precision */
5254 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
5255 return 0;
6ec2b213
EBM
5256
5257 case 347:
5258 switch (PPC_FIELD (insn, 11, 5))
5259 {
5260 case 0: /* VSX Scalar Extract Exponent Double-Precision */
5261 case 1: /* VSX Scalar Extract Significand Double-Precision */
5262 record_full_arch_list_add_reg (regcache,
5263 tdep->ppc_gp0_regnum + PPC_RT (insn));
5264 return 0;
5265 case 16: /* VSX Scalar Convert Half-Precision format to
5266 Double-Precision format */
5267 case 17: /* VSX Scalar round & Convert Double-Precision format
5268 to Half-Precision format */
5269 record_full_arch_list_add_reg (regcache, tdep->ppc_fpscr_regnum);
5270 ppc_record_vsr (regcache, tdep, PPC_XT (insn));
5271 return 0;
5272 }
5273 break;
5274
5275 case 475:
5276 switch (PPC_FIELD (insn, 11, 5))
5277 {
5278 case 24: /* VSX Vector Convert Half-Precision format to
5279 Single-Precision format */
5280 case 25: /* VSX Vector round and Convert Single-Precision format
5281 to Half-Precision format */
5282 record_full_arch_list_add_reg (regcache, tdep->ppc_fpscr_regnum);
5283 /* FALL-THROUGH */
5284 case 0: /* VSX Vector Extract Exponent Double-Precision */
5285 case 1: /* VSX Vector Extract Significand Double-Precision */
5286 case 7: /* VSX Vector Byte-Reverse Halfword */
5287 case 8: /* VSX Vector Extract Exponent Single-Precision */
5288 case 9: /* VSX Vector Extract Significand Single-Precision */
5289 case 15: /* VSX Vector Byte-Reverse Word */
5290 case 23: /* VSX Vector Byte-Reverse Doubleword */
5291 case 31: /* VSX Vector Byte-Reverse Quadword */
5292 ppc_record_vsr (regcache, tdep, PPC_XT (insn));
5293 return 0;
5294 }
5295 break;
5296 }
5297
5298 switch (ext)
5299 {
5300 case 360: /* VSX Vector Splat Immediate Byte */
5301 if (PPC_FIELD (insn, 11, 2) == 0)
5302 {
5303 ppc_record_vsr (regcache, tdep, PPC_XT (insn));
5304 return 0;
5305 }
5306 break;
5307 case 918: /* VSX Scalar Insert Exponent Double-Precision */
5308 ppc_record_vsr (regcache, tdep, PPC_XT (insn));
5309 return 0;
b4cdae6f
WW
5310 }
5311
5312 if (((ext >> 3) & 0x3) == 3) /* VSX Select */
5313 {
5314 ppc_record_vsr (regcache, tdep, PPC_XT (insn));
5315 return 0;
5316 }
5317
810c1026
WW
5318 fprintf_unfiltered (gdb_stdlog, "Warning: Don't know how to record %08x "
5319 "at %s, 60-%d.\n", insn, paddress (gdbarch, addr), ext);
b4cdae6f
WW
5320 return -1;
5321}
5322
6ec2b213
EBM
5323/* Parse and record instructions of primary opcode-61 at ADDR.
5324 Return 0 if successful. */
5325
5326static int
5327ppc_process_record_op61 (struct gdbarch *gdbarch, struct regcache *regcache,
5328 CORE_ADDR addr, uint32_t insn)
5329{
5330 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
5331 ULONGEST ea = 0;
5332 int size;
5333
5334 switch (insn & 0x3)
5335 {
5336 case 0: /* Store Floating-Point Double Pair */
5337 case 2: /* Store VSX Scalar Doubleword */
5338 case 3: /* Store VSX Scalar Single */
5339 if (PPC_RA (insn) != 0)
5340 regcache_raw_read_unsigned (regcache,
5341 tdep->ppc_gp0_regnum + PPC_RA (insn),
5342 &ea);
5343 ea += PPC_DS (insn) << 2;
5344 switch (insn & 0x3)
5345 {
5346 case 0: /* Store Floating-Point Double Pair */
5347 size = 16;
5348 break;
5349 case 2: /* Store VSX Scalar Doubleword */
5350 size = 8;
5351 break;
5352 case 3: /* Store VSX Scalar Single */
5353 size = 4;
5354 break;
5355 default:
5356 gdb_assert (0);
5357 }
5358 record_full_arch_list_add_mem (ea, size);
5359 return 0;
5360 }
5361
5362 switch (insn & 0x7)
5363 {
5364 case 1: /* Load VSX Vector */
5365 ppc_record_vsr (regcache, tdep, PPC_XT (insn));
5366 return 0;
5367 case 5: /* Store VSX Vector */
5368 if (PPC_RA (insn) != 0)
5369 regcache_raw_read_unsigned (regcache,
5370 tdep->ppc_gp0_regnum + PPC_RA (insn),
5371 &ea);
5372 ea += PPC_DQ (insn) << 4;
5373 record_full_arch_list_add_mem (ea, 16);
5374 return 0;
5375 }
5376
5377 fprintf_unfiltered (gdb_stdlog, "Warning: Don't know how to record %08x "
5378 "at %s.\n", insn, paddress (gdbarch, addr));
5379 return -1;
5380}
5381
ddeca1df
WW
5382/* Parse and record instructions of primary opcode-63 at ADDR.
5383 Return 0 if successful. */
b4cdae6f
WW
5384
5385static int
5386ppc_process_record_op63 (struct gdbarch *gdbarch, struct regcache *regcache,
5387 CORE_ADDR addr, uint32_t insn)
5388{
5389 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
5390 int ext = PPC_EXTOP (insn);
5391 int tmp;
5392
5393 switch (ext & 0x1f)
5394 {
5395 case 18: /* Floating Divide */
5396 case 20: /* Floating Subtract */
5397 case 21: /* Floating Add */
5398 case 22: /* Floating Square Root */
5399 case 24: /* Floating Reciprocal Estimate */
5400 case 25: /* Floating Multiply */
5401 case 26: /* Floating Reciprocal Square Root Estimate */
5402 case 28: /* Floating Multiply-Subtract */
5403 case 29: /* Floating Multiply-Add */
5404 case 30: /* Floating Negative Multiply-Subtract */
5405 case 31: /* Floating Negative Multiply-Add */
5406 record_full_arch_list_add_reg (regcache,
5407 tdep->ppc_fp0_regnum + PPC_FRT (insn));
5408 if (PPC_RC (insn))
5409 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
5410 record_full_arch_list_add_reg (regcache, tdep->ppc_fpscr_regnum);
5411 return 0;
5412
5413 case 23: /* Floating Select */
5414 record_full_arch_list_add_reg (regcache,
5415 tdep->ppc_fp0_regnum + PPC_FRT (insn));
5416 if (PPC_RC (insn))
5417 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
8aabe2e2 5418 return 0;
b4cdae6f
WW
5419 }
5420
6ec2b213
EBM
5421 switch (ext & 0xff)
5422 {
5423 case 5: /* VSX Scalar Round to Quad-Precision Integer */
5424 case 37: /* VSX Scalar Round Quad-Precision to Double-Extended
5425 Precision */
5426 record_full_arch_list_add_reg (regcache, tdep->ppc_fpscr_regnum);
5427 ppc_record_vsr (regcache, tdep, PPC_VRT (insn) + 32);
5428 return 0;
5429 }
5430
b4cdae6f
WW
5431 switch (ext)
5432 {
5433 case 2: /* DFP Add Quad */
5434 case 3: /* DFP Quantize Quad */
5435 case 34: /* DFP Multiply Quad */
5436 case 35: /* DFP Reround Quad */
5437 case 67: /* DFP Quantize Immediate Quad */
5438 case 99: /* DFP Round To FP Integer With Inexact Quad */
5439 case 227: /* DFP Round To FP Integer Without Inexact Quad */
5440 case 258: /* DFP Convert To DFP Extended Quad */
5441 case 514: /* DFP Subtract Quad */
5442 case 546: /* DFP Divide Quad */
5443 case 770: /* DFP Round To DFP Long Quad */
5444 case 802: /* DFP Convert From Fixed Quad */
5445 case 834: /* DFP Encode BCD To DPD Quad */
5446 if (PPC_RC (insn))
5447 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
5448 tmp = tdep->ppc_fp0_regnum + (PPC_FRT (insn) & ~1);
5449 record_full_arch_list_add_reg (regcache, tmp);
5450 record_full_arch_list_add_reg (regcache, tmp + 1);
5451 record_full_arch_list_add_reg (regcache, tdep->ppc_fpscr_regnum);
5452 return 0;
5453
5454 case 130: /* DFP Compare Ordered Quad */
5455 case 162: /* DFP Test Exponent Quad */
5456 case 194: /* DFP Test Data Class Quad */
5457 case 226: /* DFP Test Data Group Quad */
5458 case 642: /* DFP Compare Unordered Quad */
5459 case 674: /* DFP Test Significance Quad */
6ec2b213 5460 case 675: /* DFP Test Significance Immediate Quad */
b4cdae6f
WW
5461 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
5462 record_full_arch_list_add_reg (regcache, tdep->ppc_fpscr_regnum);
5463 return 0;
5464
5465 case 66: /* DFP Shift Significand Left Immediate Quad */
5466 case 98: /* DFP Shift Significand Right Immediate Quad */
5467 case 322: /* DFP Decode DPD To BCD Quad */
5468 case 866: /* DFP Insert Biased Exponent Quad */
5469 tmp = tdep->ppc_fp0_regnum + (PPC_FRT (insn) & ~1);
5470 record_full_arch_list_add_reg (regcache, tmp);
5471 record_full_arch_list_add_reg (regcache, tmp + 1);
5472 if (PPC_RC (insn))
5473 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
5474 return 0;
5475
5476 case 290: /* DFP Convert To Fixed Quad */
5477 record_full_arch_list_add_reg (regcache,
5478 tdep->ppc_fp0_regnum + PPC_FRT (insn));
5479 if (PPC_RC (insn))
5480 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
5481 record_full_arch_list_add_reg (regcache, tdep->ppc_fpscr_regnum);
8aabe2e2 5482 return 0;
b4cdae6f
WW
5483
5484 case 354: /* DFP Extract Biased Exponent Quad */
5485 record_full_arch_list_add_reg (regcache,
5486 tdep->ppc_fp0_regnum + PPC_FRT (insn));
5487 if (PPC_RC (insn))
5488 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
5489 return 0;
5490
5491 case 12: /* Floating Round to Single-Precision */
5492 case 14: /* Floating Convert To Integer Word */
5493 case 15: /* Floating Convert To Integer Word
5494 with round toward Zero */
5495 case 142: /* Floating Convert To Integer Word Unsigned */
5496 case 143: /* Floating Convert To Integer Word Unsigned
5497 with round toward Zero */
5498 case 392: /* Floating Round to Integer Nearest */
5499 case 424: /* Floating Round to Integer Toward Zero */
5500 case 456: /* Floating Round to Integer Plus */
5501 case 488: /* Floating Round to Integer Minus */
5502 case 814: /* Floating Convert To Integer Doubleword */
5503 case 815: /* Floating Convert To Integer Doubleword
5504 with round toward Zero */
5505 case 846: /* Floating Convert From Integer Doubleword */
5506 case 942: /* Floating Convert To Integer Doubleword Unsigned */
5507 case 943: /* Floating Convert To Integer Doubleword Unsigned
5508 with round toward Zero */
5509 case 974: /* Floating Convert From Integer Doubleword Unsigned */
5510 record_full_arch_list_add_reg (regcache,
5511 tdep->ppc_fp0_regnum + PPC_FRT (insn));
5512 if (PPC_RC (insn))
5513 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
5514 record_full_arch_list_add_reg (regcache, tdep->ppc_fpscr_regnum);
5515 return 0;
5516
6ec2b213
EBM
5517 case 583:
5518 switch (PPC_FIELD (insn, 11, 5))
5519 {
5520 case 1: /* Move From FPSCR & Clear Enables */
5521 case 20: /* Move From FPSCR Control & set DRN */
5522 case 21: /* Move From FPSCR Control & set DRN Immediate */
5523 case 22: /* Move From FPSCR Control & set RN */
5524 case 23: /* Move From FPSCR Control & set RN Immediate */
5525 record_full_arch_list_add_reg (regcache, tdep->ppc_fpscr_regnum);
5526 case 0: /* Move From FPSCR */
5527 case 24: /* Move From FPSCR Lightweight */
5528 if (PPC_FIELD (insn, 11, 5) == 0 && PPC_RC (insn))
5529 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
5530 record_full_arch_list_add_reg (regcache,
5531 tdep->ppc_fp0_regnum
5532 + PPC_FRT (insn));
5533 return 0;
5534 }
5535 break;
5536
b4cdae6f
WW
5537 case 8: /* Floating Copy Sign */
5538 case 40: /* Floating Negate */
5539 case 72: /* Floating Move Register */
5540 case 136: /* Floating Negative Absolute Value */
5541 case 264: /* Floating Absolute Value */
5542 record_full_arch_list_add_reg (regcache,
5543 tdep->ppc_fp0_regnum + PPC_FRT (insn));
5544 if (PPC_RC (insn))
5545 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
5546 return 0;
5547
5548 case 838: /* Floating Merge Odd Word */
5549 case 966: /* Floating Merge Even Word */
5550 record_full_arch_list_add_reg (regcache,
5551 tdep->ppc_fp0_regnum + PPC_FRT (insn));
5552 return 0;
5553
5554 case 38: /* Move To FPSCR Bit 1 */
5555 case 70: /* Move To FPSCR Bit 0 */
5556 case 134: /* Move To FPSCR Field Immediate */
5557 case 711: /* Move To FPSCR Fields */
5558 if (PPC_RC (insn))
5559 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
5560 record_full_arch_list_add_reg (regcache, tdep->ppc_fpscr_regnum);
8aabe2e2 5561 return 0;
b4cdae6f
WW
5562
5563 case 0: /* Floating Compare Unordered */
5564 case 32: /* Floating Compare Ordered */
5565 case 64: /* Move to Condition Register from FPSCR */
6ec2b213
EBM
5566 case 132: /* VSX Scalar Compare Ordered Quad-Precision */
5567 case 164: /* VSX Scalar Compare Exponents Quad-Precision */
5568 case 644: /* VSX Scalar Compare Unordered Quad-Precision */
5569 case 708: /* VSX Scalar Test Data Class Quad-Precision */
b4cdae6f
WW
5570 record_full_arch_list_add_reg (regcache, tdep->ppc_fpscr_regnum);
5571 /* FALL-THROUGH */
5572 case 128: /* Floating Test for software Divide */
5573 case 160: /* Floating Test for software Square Root */
5574 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
5575 return 0;
5576
6ec2b213
EBM
5577 case 4: /* VSX Scalar Add Quad-Precision */
5578 case 36: /* VSX Scalar Multiply Quad-Precision */
5579 case 388: /* VSX Scalar Multiply-Add Quad-Precision */
5580 case 420: /* VSX Scalar Multiply-Subtract Quad-Precision */
5581 case 452: /* VSX Scalar Negative Multiply-Add Quad-Precision */
5582 case 484: /* VSX Scalar Negative Multiply-Subtract
5583 Quad-Precision */
5584 case 516: /* VSX Scalar Subtract Quad-Precision */
5585 case 548: /* VSX Scalar Divide Quad-Precision */
5586 record_full_arch_list_add_reg (regcache, tdep->ppc_fpscr_regnum);
5587 /* FALL-THROUGH */
5588 case 100: /* VSX Scalar Copy Sign Quad-Precision */
5589 case 868: /* VSX Scalar Insert Exponent Quad-Precision */
5590 ppc_record_vsr (regcache, tdep, PPC_VRT (insn) + 32);
5591 return 0;
5592
5593 case 804:
5594 switch (PPC_FIELD (insn, 11, 5))
5595 {
5596 case 27: /* VSX Scalar Square Root Quad-Precision */
5597 record_full_arch_list_add_reg (regcache, tdep->ppc_fpscr_regnum);
5598 /* FALL-THROUGH */
5599 case 0: /* VSX Scalar Absolute Quad-Precision */
5600 case 2: /* VSX Scalar Extract Exponent Quad-Precision */
5601 case 8: /* VSX Scalar Negative Absolute Quad-Precision */
5602 case 16: /* VSX Scalar Negate Quad-Precision */
5603 case 18: /* VSX Scalar Extract Significand Quad-Precision */
5604 ppc_record_vsr (regcache, tdep, PPC_VRT (insn) + 32);
5605 return 0;
5606 }
5607 break;
5608
5609 case 836:
5610 switch (PPC_FIELD (insn, 11, 5))
5611 {
5612 case 1: /* VSX Scalar truncate & Convert Quad-Precision format
5613 to Unsigned Word format */
5614 case 2: /* VSX Scalar Convert Unsigned Doubleword format to
5615 Quad-Precision format */
5616 case 9: /* VSX Scalar truncate & Convert Quad-Precision format
5617 to Signed Word format */
5618 case 10: /* VSX Scalar Convert Signed Doubleword format to
5619 Quad-Precision format */
5620 case 17: /* VSX Scalar truncate & Convert Quad-Precision format
5621 to Unsigned Doubleword format */
5622 case 20: /* VSX Scalar round & Convert Quad-Precision format to
5623 Double-Precision format */
5624 case 22: /* VSX Scalar Convert Double-Precision format to
5625 Quad-Precision format */
5626 case 25: /* VSX Scalar truncate & Convert Quad-Precision format
5627 to Signed Doubleword format */
5628 record_full_arch_list_add_reg (regcache, tdep->ppc_fpscr_regnum);
5629 ppc_record_vsr (regcache, tdep, PPC_VRT (insn) + 32);
5630 return 0;
5631 }
b4cdae6f
WW
5632 }
5633
810c1026 5634 fprintf_unfiltered (gdb_stdlog, "Warning: Don't know how to record %08x "
6ec2b213 5635 "at %s, 63-%d.\n", insn, paddress (gdbarch, addr), ext);
b4cdae6f
WW
5636 return -1;
5637}
5638
5639/* Parse the current instruction and record the values of the registers and
5640 memory that will be changed in current instruction to "record_arch_list".
5641 Return -1 if something wrong. */
5642
5643int
5644ppc_process_record (struct gdbarch *gdbarch, struct regcache *regcache,
5645 CORE_ADDR addr)
5646{
5647 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
5648 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
5649 uint32_t insn;
5650 int op6, tmp, i;
5651
5652 insn = read_memory_unsigned_integer (addr, 4, byte_order);
5653 op6 = PPC_OP6 (insn);
5654
5655 switch (op6)
5656 {
5657 case 2: /* Trap Doubleword Immediate */
5658 case 3: /* Trap Word Immediate */
5659 /* Do nothing. */
5660 break;
5661
5662 case 4:
5663 if (ppc_process_record_op4 (gdbarch, regcache, addr, insn) != 0)
5664 return -1;
5665 break;
5666
5667 case 17: /* System call */
5668 if (PPC_LEV (insn) != 0)
5669 goto UNKNOWN_OP;
5670
5671 if (tdep->ppc_syscall_record != NULL)
5672 {
5673 if (tdep->ppc_syscall_record (regcache) != 0)
5674 return -1;
5675 }
5676 else
5677 {
5678 printf_unfiltered (_("no syscall record support\n"));
5679 return -1;
5680 }
5681 break;
5682
5683 case 7: /* Multiply Low Immediate */
5684 record_full_arch_list_add_reg (regcache,
5685 tdep->ppc_gp0_regnum + PPC_RT (insn));
5686 break;
5687
5688 case 8: /* Subtract From Immediate Carrying */
5689 record_full_arch_list_add_reg (regcache, tdep->ppc_xer_regnum);
5690 record_full_arch_list_add_reg (regcache,
5691 tdep->ppc_gp0_regnum + PPC_RT (insn));
5692 break;
5693
5694 case 10: /* Compare Logical Immediate */
5695 case 11: /* Compare Immediate */
5696 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
5697 break;
5698
5699 case 13: /* Add Immediate Carrying and Record */
5700 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
5701 /* FALL-THROUGH */
5702 case 12: /* Add Immediate Carrying */
5703 record_full_arch_list_add_reg (regcache, tdep->ppc_xer_regnum);
5704 /* FALL-THROUGH */
5705 case 14: /* Add Immediate */
5706 case 15: /* Add Immediate Shifted */
5707 record_full_arch_list_add_reg (regcache,
5708 tdep->ppc_gp0_regnum + PPC_RT (insn));
5709 break;
5710
5711 case 16: /* Branch Conditional */
5712 if ((PPC_BO (insn) & 0x4) == 0)
5713 record_full_arch_list_add_reg (regcache, tdep->ppc_ctr_regnum);
5714 /* FALL-THROUGH */
5715 case 18: /* Branch */
5716 if (PPC_LK (insn))
5717 record_full_arch_list_add_reg (regcache, tdep->ppc_lr_regnum);
5718 break;
5719
5720 case 19:
5721 if (ppc_process_record_op19 (gdbarch, regcache, addr, insn) != 0)
5722 return -1;
5723 break;
5724
5725 case 20: /* Rotate Left Word Immediate then Mask Insert */
5726 case 21: /* Rotate Left Word Immediate then AND with Mask */
5727 case 23: /* Rotate Left Word then AND with Mask */
5728 case 30: /* Rotate Left Doubleword Immediate then Clear Left */
5729 /* Rotate Left Doubleword Immediate then Clear Right */
5730 /* Rotate Left Doubleword Immediate then Clear */
5731 /* Rotate Left Doubleword then Clear Left */
5732 /* Rotate Left Doubleword then Clear Right */
5733 /* Rotate Left Doubleword Immediate then Mask Insert */
5734 if (PPC_RC (insn))
5735 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
5736 record_full_arch_list_add_reg (regcache,
5737 tdep->ppc_gp0_regnum + PPC_RA (insn));
5738 break;
5739
5740 case 28: /* AND Immediate */
5741 case 29: /* AND Immediate Shifted */
5742 record_full_arch_list_add_reg (regcache, tdep->ppc_cr_regnum);
5743 /* FALL-THROUGH */
5744 case 24: /* OR Immediate */
5745 case 25: /* OR Immediate Shifted */
5746 case 26: /* XOR Immediate */
5747 case 27: /* XOR Immediate Shifted */
5748 record_full_arch_list_add_reg (regcache,
5749 tdep->ppc_gp0_regnum + PPC_RA (insn));
5750 break;
5751
5752 case 31:
5753 if (ppc_process_record_op31 (gdbarch, regcache, addr, insn) != 0)
5754 return -1;
5755 break;
5756
5757 case 33: /* Load Word and Zero with Update */
5758 case 35: /* Load Byte and Zero with Update */
5759 case 41: /* Load Halfword and Zero with Update */
5760 case 43: /* Load Halfword Algebraic with Update */
5761 record_full_arch_list_add_reg (regcache,
5762 tdep->ppc_gp0_regnum + PPC_RA (insn));
5763 /* FALL-THROUGH */
5764 case 32: /* Load Word and Zero */
5765 case 34: /* Load Byte and Zero */
5766 case 40: /* Load Halfword and Zero */
5767 case 42: /* Load Halfword Algebraic */
5768 record_full_arch_list_add_reg (regcache,
5769 tdep->ppc_gp0_regnum + PPC_RT (insn));
5770 break;
5771
5772 case 46: /* Load Multiple Word */
5773 for (i = PPC_RT (insn); i < 32; i++)
5774 record_full_arch_list_add_reg (regcache, tdep->ppc_gp0_regnum + i);
5775 break;
5776
5777 case 56: /* Load Quadword */
5778 tmp = tdep->ppc_gp0_regnum + (PPC_RT (insn) & ~1);
5779 record_full_arch_list_add_reg (regcache, tmp);
5780 record_full_arch_list_add_reg (regcache, tmp + 1);
5781 break;
5782
5783 case 49: /* Load Floating-Point Single with Update */
5784 case 51: /* Load Floating-Point Double with Update */
5785 record_full_arch_list_add_reg (regcache,
5786 tdep->ppc_gp0_regnum + PPC_RA (insn));
5787 /* FALL-THROUGH */
5788 case 48: /* Load Floating-Point Single */
5789 case 50: /* Load Floating-Point Double */
5790 record_full_arch_list_add_reg (regcache,
5791 tdep->ppc_fp0_regnum + PPC_FRT (insn));
5792 break;
5793
5794 case 47: /* Store Multiple Word */
5795 {
5796 ULONGEST addr = 0;
5797
5798 if (PPC_RA (insn) != 0)
5799 regcache_raw_read_unsigned (regcache,
5800 tdep->ppc_gp0_regnum + PPC_RA (insn),
5801 &addr);
5802
5803 addr += PPC_D (insn);
5804 record_full_arch_list_add_mem (addr, 4 * (32 - PPC_RS (insn)));
5805 }
5806 break;
5807
5808 case 37: /* Store Word with Update */
5809 case 39: /* Store Byte with Update */
5810 case 45: /* Store Halfword with Update */
5811 case 53: /* Store Floating-Point Single with Update */
5812 case 55: /* Store Floating-Point Double with Update */
5813 record_full_arch_list_add_reg (regcache,
5814 tdep->ppc_gp0_regnum + PPC_RA (insn));
5815 /* FALL-THROUGH */
5816 case 36: /* Store Word */
5817 case 38: /* Store Byte */
5818 case 44: /* Store Halfword */
5819 case 52: /* Store Floating-Point Single */
5820 case 54: /* Store Floating-Point Double */
5821 {
5822 ULONGEST addr = 0;
5823 int size = -1;
5824
5825 if (PPC_RA (insn) != 0)
5826 regcache_raw_read_unsigned (regcache,
5827 tdep->ppc_gp0_regnum + PPC_RA (insn),
5828 &addr);
5829 addr += PPC_D (insn);
5830
5831 if (op6 == 36 || op6 == 37 || op6 == 52 || op6 == 53)
5832 size = 4;
5833 else if (op6 == 54 || op6 == 55)
5834 size = 8;
5835 else if (op6 == 44 || op6 == 45)
5836 size = 2;
5837 else if (op6 == 38 || op6 == 39)
5838 size = 1;
5839 else
5840 gdb_assert (0);
5841
5842 record_full_arch_list_add_mem (addr, size);
5843 }
5844 break;
5845
6ec2b213
EBM
5846 case 57:
5847 switch (insn & 0x3)
5848 {
5849 case 0: /* Load Floating-Point Double Pair */
5850 tmp = tdep->ppc_fp0_regnum + (PPC_RT (insn) & ~1);
5851 record_full_arch_list_add_reg (regcache, tmp);
5852 record_full_arch_list_add_reg (regcache, tmp + 1);
5853 break;
5854 case 2: /* Load VSX Scalar Doubleword */
5855 case 3: /* Load VSX Scalar Single */
5856 ppc_record_vsr (regcache, tdep, PPC_VRT (insn) + 32);
5857 break;
5858 default:
5859 goto UNKNOWN_OP;
5860 }
b4cdae6f
WW
5861 break;
5862
5863 case 58: /* Load Doubleword */
5864 /* Load Doubleword with Update */
5865 /* Load Word Algebraic */
5866 if (PPC_FIELD (insn, 30, 2) > 2)
5867 goto UNKNOWN_OP;
5868
5869 record_full_arch_list_add_reg (regcache,
5870 tdep->ppc_gp0_regnum + PPC_RT (insn));
5871 if (PPC_BIT (insn, 31))
5872 record_full_arch_list_add_reg (regcache,
5873 tdep->ppc_gp0_regnum + PPC_RA (insn));
5874 break;
5875
5876 case 59:
5877 if (ppc_process_record_op59 (gdbarch, regcache, addr, insn) != 0)
5878 return -1;
5879 break;
5880
5881 case 60:
5882 if (ppc_process_record_op60 (gdbarch, regcache, addr, insn) != 0)
5883 return -1;
5884 break;
5885
6ec2b213
EBM
5886 case 61:
5887 if (ppc_process_record_op61 (gdbarch, regcache, addr, insn) != 0)
5888 return -1;
5889 break;
5890
b4cdae6f
WW
5891 case 62: /* Store Doubleword */
5892 /* Store Doubleword with Update */
5893 /* Store Quadword with Update */
5894 {
5895 ULONGEST addr = 0;
5896 int size;
5897 int sub2 = PPC_FIELD (insn, 30, 2);
5898
6ec2b213 5899 if (sub2 > 2)
b4cdae6f
WW
5900 goto UNKNOWN_OP;
5901
5902 if (PPC_RA (insn) != 0)
5903 regcache_raw_read_unsigned (regcache,
5904 tdep->ppc_gp0_regnum + PPC_RA (insn),
5905 &addr);
5906
6ec2b213 5907 size = (sub2 == 2) ? 16 : 8;
b4cdae6f
WW
5908
5909 addr += PPC_DS (insn) << 2;
5910 record_full_arch_list_add_mem (addr, size);
5911
5912 if (op6 == 62 && sub2 == 1)
5913 record_full_arch_list_add_reg (regcache,
5914 tdep->ppc_gp0_regnum +
5915 PPC_RA (insn));
5916
5917 break;
5918 }
5919
5920 case 63:
5921 if (ppc_process_record_op63 (gdbarch, regcache, addr, insn) != 0)
5922 return -1;
5923 break;
5924
5925 default:
5926UNKNOWN_OP:
810c1026
WW
5927 fprintf_unfiltered (gdb_stdlog, "Warning: Don't know how to record %08x "
5928 "at %s, %d.\n", insn, paddress (gdbarch, addr), op6);
b4cdae6f
WW
5929 return -1;
5930 }
5931
5932 if (record_full_arch_list_add_reg (regcache, PPC_PC_REGNUM))
5933 return -1;
5934 if (record_full_arch_list_add_end ())
5935 return -1;
5936 return 0;
5937}
5938
7a78ae4e
ND
5939/* Initialize the current architecture based on INFO. If possible, re-use an
5940 architecture from ARCHES, which is a list of architectures already created
5941 during this debugging session.
c906108c 5942
7a78ae4e 5943 Called e.g. at program startup, when reading a core file, and when reading
64366f1c 5944 a binary file. */
c906108c 5945
7a78ae4e
ND
5946static struct gdbarch *
5947rs6000_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
5948{
5949 struct gdbarch *gdbarch;
5950 struct gdbarch_tdep *tdep;
7cc46491 5951 int wordsize, from_xcoff_exec, from_elf_exec;
7a78ae4e
ND
5952 enum bfd_architecture arch;
5953 unsigned long mach;
5954 bfd abfd;
55eddb0f
DJ
5955 enum auto_boolean soft_float_flag = powerpc_soft_float_global;
5956 int soft_float;
5957 enum powerpc_vector_abi vector_abi = powerpc_vector_abi_global;
cd453cd0 5958 enum powerpc_elf_abi elf_abi = POWERPC_ELF_AUTO;
604c2f83
LM
5959 int have_fpu = 1, have_spe = 0, have_mq = 0, have_altivec = 0, have_dfp = 0,
5960 have_vsx = 0;
7cc46491
DJ
5961 int tdesc_wordsize = -1;
5962 const struct target_desc *tdesc = info.target_desc;
5963 struct tdesc_arch_data *tdesc_data = NULL;
f949c649 5964 int num_pseudoregs = 0;
604c2f83 5965 int cur_reg;
7a78ae4e 5966
f4d9bade
UW
5967 /* INFO may refer to a binary that is not of the PowerPC architecture,
5968 e.g. when debugging a stand-alone SPE executable on a Cell/B.E. system.
5969 In this case, we must not attempt to infer properties of the (PowerPC
5970 side) of the target system from properties of that executable. Trust
5971 the target description instead. */
5972 if (info.abfd
5973 && bfd_get_arch (info.abfd) != bfd_arch_powerpc
5974 && bfd_get_arch (info.abfd) != bfd_arch_rs6000)
5975 info.abfd = NULL;
5976
9aa1e687 5977 from_xcoff_exec = info.abfd && info.abfd->format == bfd_object &&
7a78ae4e
ND
5978 bfd_get_flavour (info.abfd) == bfd_target_xcoff_flavour;
5979
9aa1e687
KB
5980 from_elf_exec = info.abfd && info.abfd->format == bfd_object &&
5981 bfd_get_flavour (info.abfd) == bfd_target_elf_flavour;
5982
e712c1cf 5983 /* Check word size. If INFO is from a binary file, infer it from
64366f1c 5984 that, else choose a likely default. */
9aa1e687 5985 if (from_xcoff_exec)
c906108c 5986 {
11ed25ac 5987 if (bfd_xcoff_is_xcoff64 (info.abfd))
7a78ae4e
ND
5988 wordsize = 8;
5989 else
5990 wordsize = 4;
c906108c 5991 }
9aa1e687
KB
5992 else if (from_elf_exec)
5993 {
5994 if (elf_elfheader (info.abfd)->e_ident[EI_CLASS] == ELFCLASS64)
5995 wordsize = 8;
5996 else
5997 wordsize = 4;
5998 }
7cc46491
DJ
5999 else if (tdesc_has_registers (tdesc))
6000 wordsize = -1;
c906108c 6001 else
7a78ae4e 6002 {
27b15785 6003 if (info.bfd_arch_info != NULL && info.bfd_arch_info->bits_per_word != 0)
16d8013c
JB
6004 wordsize = (info.bfd_arch_info->bits_per_word
6005 / info.bfd_arch_info->bits_per_byte);
27b15785
KB
6006 else
6007 wordsize = 4;
7a78ae4e 6008 }
c906108c 6009
475bbd17
JB
6010 /* Get the architecture and machine from the BFD. */
6011 arch = info.bfd_arch_info->arch;
6012 mach = info.bfd_arch_info->mach;
5bf1c677
EZ
6013
6014 /* For e500 executables, the apuinfo section is of help here. Such
6015 section contains the identifier and revision number of each
6016 Application-specific Processing Unit that is present on the
6017 chip. The content of the section is determined by the assembler
6018 which looks at each instruction and determines which unit (and
74af9197
NF
6019 which version of it) can execute it. Grovel through the section
6020 looking for relevant e500 APUs. */
5bf1c677 6021
74af9197 6022 if (bfd_uses_spe_extensions (info.abfd))
5bf1c677 6023 {
74af9197
NF
6024 arch = info.bfd_arch_info->arch;
6025 mach = bfd_mach_ppc_e500;
6026 bfd_default_set_arch_mach (&abfd, arch, mach);
6027 info.bfd_arch_info = bfd_get_arch_info (&abfd);
5bf1c677
EZ
6028 }
6029
7cc46491
DJ
6030 /* Find a default target description which describes our register
6031 layout, if we do not already have one. */
6032 if (! tdesc_has_registers (tdesc))
6033 {
6034 const struct variant *v;
6035
6036 /* Choose variant. */
6037 v = find_variant_by_arch (arch, mach);
6038 if (!v)
6039 return NULL;
6040
6041 tdesc = *v->tdesc;
6042 }
6043
6044 gdb_assert (tdesc_has_registers (tdesc));
6045
6046 /* Check any target description for validity. */
6047 if (tdesc_has_registers (tdesc))
6048 {
6049 static const char *const gprs[] = {
6050 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
6051 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
6052 "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
6053 "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31"
6054 };
7cc46491
DJ
6055 const struct tdesc_feature *feature;
6056 int i, valid_p;
6057 static const char *const msr_names[] = { "msr", "ps" };
6058 static const char *const cr_names[] = { "cr", "cnd" };
6059 static const char *const ctr_names[] = { "ctr", "cnt" };
6060
6061 feature = tdesc_find_feature (tdesc,
6062 "org.gnu.gdb.power.core");
6063 if (feature == NULL)
6064 return NULL;
6065
6066 tdesc_data = tdesc_data_alloc ();
6067
6068 valid_p = 1;
6069 for (i = 0; i < ppc_num_gprs; i++)
6070 valid_p &= tdesc_numbered_register (feature, tdesc_data, i, gprs[i]);
6071 valid_p &= tdesc_numbered_register (feature, tdesc_data, PPC_PC_REGNUM,
6072 "pc");
6073 valid_p &= tdesc_numbered_register (feature, tdesc_data, PPC_LR_REGNUM,
6074 "lr");
6075 valid_p &= tdesc_numbered_register (feature, tdesc_data, PPC_XER_REGNUM,
6076 "xer");
6077
6078 /* Allow alternate names for these registers, to accomodate GDB's
6079 historic naming. */
6080 valid_p &= tdesc_numbered_register_choices (feature, tdesc_data,
6081 PPC_MSR_REGNUM, msr_names);
6082 valid_p &= tdesc_numbered_register_choices (feature, tdesc_data,
6083 PPC_CR_REGNUM, cr_names);
6084 valid_p &= tdesc_numbered_register_choices (feature, tdesc_data,
6085 PPC_CTR_REGNUM, ctr_names);
6086
6087 if (!valid_p)
6088 {
6089 tdesc_data_cleanup (tdesc_data);
6090 return NULL;
6091 }
6092
6093 have_mq = tdesc_numbered_register (feature, tdesc_data, PPC_MQ_REGNUM,
6094 "mq");
6095
6096 tdesc_wordsize = tdesc_register_size (feature, "pc") / 8;
6097 if (wordsize == -1)
6098 wordsize = tdesc_wordsize;
6099
6100 feature = tdesc_find_feature (tdesc,
6101 "org.gnu.gdb.power.fpu");
6102 if (feature != NULL)
6103 {
6104 static const char *const fprs[] = {
6105 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
6106 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
6107 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
6108 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31"
6109 };
6110 valid_p = 1;
6111 for (i = 0; i < ppc_num_fprs; i++)
6112 valid_p &= tdesc_numbered_register (feature, tdesc_data,
6113 PPC_F0_REGNUM + i, fprs[i]);
6114 valid_p &= tdesc_numbered_register (feature, tdesc_data,
6115 PPC_FPSCR_REGNUM, "fpscr");
6116
6117 if (!valid_p)
6118 {
6119 tdesc_data_cleanup (tdesc_data);
6120 return NULL;
6121 }
6122 have_fpu = 1;
6123 }
6124 else
6125 have_fpu = 0;
6126
f949c649
TJB
6127 /* The DFP pseudo-registers will be available when there are floating
6128 point registers. */
6129 have_dfp = have_fpu;
6130
7cc46491
DJ
6131 feature = tdesc_find_feature (tdesc,
6132 "org.gnu.gdb.power.altivec");
6133 if (feature != NULL)
6134 {
6135 static const char *const vector_regs[] = {
6136 "vr0", "vr1", "vr2", "vr3", "vr4", "vr5", "vr6", "vr7",
6137 "vr8", "vr9", "vr10", "vr11", "vr12", "vr13", "vr14", "vr15",
6138 "vr16", "vr17", "vr18", "vr19", "vr20", "vr21", "vr22", "vr23",
6139 "vr24", "vr25", "vr26", "vr27", "vr28", "vr29", "vr30", "vr31"
6140 };
6141
6142 valid_p = 1;
6143 for (i = 0; i < ppc_num_gprs; i++)
6144 valid_p &= tdesc_numbered_register (feature, tdesc_data,
6145 PPC_VR0_REGNUM + i,
6146 vector_regs[i]);
6147 valid_p &= tdesc_numbered_register (feature, tdesc_data,
6148 PPC_VSCR_REGNUM, "vscr");
6149 valid_p &= tdesc_numbered_register (feature, tdesc_data,
6150 PPC_VRSAVE_REGNUM, "vrsave");
6151
6152 if (have_spe || !valid_p)
6153 {
6154 tdesc_data_cleanup (tdesc_data);
6155 return NULL;
6156 }
6157 have_altivec = 1;
6158 }
6159 else
6160 have_altivec = 0;
6161
604c2f83
LM
6162 /* Check for POWER7 VSX registers support. */
6163 feature = tdesc_find_feature (tdesc,
6164 "org.gnu.gdb.power.vsx");
6165
6166 if (feature != NULL)
6167 {
6168 static const char *const vsx_regs[] = {
6169 "vs0h", "vs1h", "vs2h", "vs3h", "vs4h", "vs5h",
6170 "vs6h", "vs7h", "vs8h", "vs9h", "vs10h", "vs11h",
6171 "vs12h", "vs13h", "vs14h", "vs15h", "vs16h", "vs17h",
6172 "vs18h", "vs19h", "vs20h", "vs21h", "vs22h", "vs23h",
6173 "vs24h", "vs25h", "vs26h", "vs27h", "vs28h", "vs29h",
6174 "vs30h", "vs31h"
6175 };
6176
6177 valid_p = 1;
6178
6179 for (i = 0; i < ppc_num_vshrs; i++)
6180 valid_p &= tdesc_numbered_register (feature, tdesc_data,
6181 PPC_VSR0_UPPER_REGNUM + i,
6182 vsx_regs[i]);
6183 if (!valid_p)
6184 {
6185 tdesc_data_cleanup (tdesc_data);
6186 return NULL;
6187 }
6188
6189 have_vsx = 1;
6190 }
6191 else
6192 have_vsx = 0;
6193
7cc46491
DJ
6194 /* On machines supporting the SPE APU, the general-purpose registers
6195 are 64 bits long. There are SIMD vector instructions to treat them
6196 as pairs of floats, but the rest of the instruction set treats them
6197 as 32-bit registers, and only operates on their lower halves.
6198
6199 In the GDB regcache, we treat their high and low halves as separate
6200 registers. The low halves we present as the general-purpose
6201 registers, and then we have pseudo-registers that stitch together
6202 the upper and lower halves and present them as pseudo-registers.
6203
6204 Thus, the target description is expected to supply the upper
6205 halves separately. */
6206
6207 feature = tdesc_find_feature (tdesc,
6208 "org.gnu.gdb.power.spe");
6209 if (feature != NULL)
6210 {
6211 static const char *const upper_spe[] = {
6212 "ev0h", "ev1h", "ev2h", "ev3h",
6213 "ev4h", "ev5h", "ev6h", "ev7h",
6214 "ev8h", "ev9h", "ev10h", "ev11h",
6215 "ev12h", "ev13h", "ev14h", "ev15h",
6216 "ev16h", "ev17h", "ev18h", "ev19h",
6217 "ev20h", "ev21h", "ev22h", "ev23h",
6218 "ev24h", "ev25h", "ev26h", "ev27h",
6219 "ev28h", "ev29h", "ev30h", "ev31h"
6220 };
6221
6222 valid_p = 1;
6223 for (i = 0; i < ppc_num_gprs; i++)
6224 valid_p &= tdesc_numbered_register (feature, tdesc_data,
6225 PPC_SPE_UPPER_GP0_REGNUM + i,
6226 upper_spe[i]);
6227 valid_p &= tdesc_numbered_register (feature, tdesc_data,
6228 PPC_SPE_ACC_REGNUM, "acc");
6229 valid_p &= tdesc_numbered_register (feature, tdesc_data,
6230 PPC_SPE_FSCR_REGNUM, "spefscr");
6231
6232 if (have_mq || have_fpu || !valid_p)
6233 {
6234 tdesc_data_cleanup (tdesc_data);
6235 return NULL;
6236 }
6237 have_spe = 1;
6238 }
6239 else
6240 have_spe = 0;
6241 }
6242
6243 /* If we have a 64-bit binary on a 32-bit target, complain. Also
6244 complain for a 32-bit binary on a 64-bit target; we do not yet
6245 support that. For instance, the 32-bit ABI routines expect
6246 32-bit GPRs.
6247
6248 As long as there isn't an explicit target description, we'll
6249 choose one based on the BFD architecture and get a word size
6250 matching the binary (probably powerpc:common or
6251 powerpc:common64). So there is only trouble if a 64-bit target
6252 supplies a 64-bit description while debugging a 32-bit
6253 binary. */
6254 if (tdesc_wordsize != -1 && tdesc_wordsize != wordsize)
6255 {
6256 tdesc_data_cleanup (tdesc_data);
6257 return NULL;
6258 }
6259
55eddb0f 6260#ifdef HAVE_ELF
cd453cd0
UW
6261 if (from_elf_exec)
6262 {
6263 switch (elf_elfheader (info.abfd)->e_flags & EF_PPC64_ABI)
6264 {
6265 case 1:
6266 elf_abi = POWERPC_ELF_V1;
6267 break;
6268 case 2:
6269 elf_abi = POWERPC_ELF_V2;
6270 break;
6271 default:
6272 break;
6273 }
6274 }
6275
55eddb0f
DJ
6276 if (soft_float_flag == AUTO_BOOLEAN_AUTO && from_elf_exec)
6277 {
6278 switch (bfd_elf_get_obj_attr_int (info.abfd, OBJ_ATTR_GNU,
6279 Tag_GNU_Power_ABI_FP))
6280 {
6281 case 1:
6282 soft_float_flag = AUTO_BOOLEAN_FALSE;
6283 break;
6284 case 2:
6285 soft_float_flag = AUTO_BOOLEAN_TRUE;
6286 break;
6287 default:
6288 break;
6289 }
6290 }
6291
6292 if (vector_abi == POWERPC_VEC_AUTO && from_elf_exec)
6293 {
6294 switch (bfd_elf_get_obj_attr_int (info.abfd, OBJ_ATTR_GNU,
6295 Tag_GNU_Power_ABI_Vector))
6296 {
6297 case 1:
6298 vector_abi = POWERPC_VEC_GENERIC;
6299 break;
6300 case 2:
6301 vector_abi = POWERPC_VEC_ALTIVEC;
6302 break;
6303 case 3:
6304 vector_abi = POWERPC_VEC_SPE;
6305 break;
6306 default:
6307 break;
6308 }
6309 }
6310#endif
6311
cd453cd0
UW
6312 /* At this point, the only supported ELF-based 64-bit little-endian
6313 operating system is GNU/Linux, and this uses the ELFv2 ABI by
6314 default. All other supported ELF-based operating systems use the
6315 ELFv1 ABI by default. Therefore, if the ABI marker is missing,
6316 e.g. because we run a legacy binary, or have attached to a process
6317 and have not found any associated binary file, set the default
6318 according to this heuristic. */
6319 if (elf_abi == POWERPC_ELF_AUTO)
6320 {
6321 if (wordsize == 8 && info.byte_order == BFD_ENDIAN_LITTLE)
6322 elf_abi = POWERPC_ELF_V2;
6323 else
6324 elf_abi = POWERPC_ELF_V1;
6325 }
6326
55eddb0f
DJ
6327 if (soft_float_flag == AUTO_BOOLEAN_TRUE)
6328 soft_float = 1;
6329 else if (soft_float_flag == AUTO_BOOLEAN_FALSE)
6330 soft_float = 0;
6331 else
6332 soft_float = !have_fpu;
6333
6334 /* If we have a hard float binary or setting but no floating point
6335 registers, downgrade to soft float anyway. We're still somewhat
6336 useful in this scenario. */
6337 if (!soft_float && !have_fpu)
6338 soft_float = 1;
6339
6340 /* Similarly for vector registers. */
6341 if (vector_abi == POWERPC_VEC_ALTIVEC && !have_altivec)
6342 vector_abi = POWERPC_VEC_GENERIC;
6343
6344 if (vector_abi == POWERPC_VEC_SPE && !have_spe)
6345 vector_abi = POWERPC_VEC_GENERIC;
6346
6347 if (vector_abi == POWERPC_VEC_AUTO)
6348 {
6349 if (have_altivec)
6350 vector_abi = POWERPC_VEC_ALTIVEC;
6351 else if (have_spe)
6352 vector_abi = POWERPC_VEC_SPE;
6353 else
6354 vector_abi = POWERPC_VEC_GENERIC;
6355 }
6356
6357 /* Do not limit the vector ABI based on available hardware, since we
6358 do not yet know what hardware we'll decide we have. Yuck! FIXME! */
6359
7cc46491
DJ
6360 /* Find a candidate among extant architectures. */
6361 for (arches = gdbarch_list_lookup_by_info (arches, &info);
6362 arches != NULL;
6363 arches = gdbarch_list_lookup_by_info (arches->next, &info))
6364 {
6365 /* Word size in the various PowerPC bfd_arch_info structs isn't
6366 meaningful, because 64-bit CPUs can run in 32-bit mode. So, perform
6367 separate word size check. */
6368 tdep = gdbarch_tdep (arches->gdbarch);
cd453cd0
UW
6369 if (tdep && tdep->elf_abi != elf_abi)
6370 continue;
55eddb0f
DJ
6371 if (tdep && tdep->soft_float != soft_float)
6372 continue;
6373 if (tdep && tdep->vector_abi != vector_abi)
6374 continue;
7cc46491
DJ
6375 if (tdep && tdep->wordsize == wordsize)
6376 {
6377 if (tdesc_data != NULL)
6378 tdesc_data_cleanup (tdesc_data);
6379 return arches->gdbarch;
6380 }
6381 }
6382
6383 /* None found, create a new architecture from INFO, whose bfd_arch_info
6384 validity depends on the source:
6385 - executable useless
6386 - rs6000_host_arch() good
6387 - core file good
6388 - "set arch" trust blindly
6389 - GDB startup useless but harmless */
6390
fc270c35 6391 tdep = XCNEW (struct gdbarch_tdep);
7cc46491 6392 tdep->wordsize = wordsize;
cd453cd0 6393 tdep->elf_abi = elf_abi;
55eddb0f
DJ
6394 tdep->soft_float = soft_float;
6395 tdep->vector_abi = vector_abi;
7cc46491 6396
7a78ae4e 6397 gdbarch = gdbarch_alloc (&info, tdep);
7a78ae4e 6398
7cc46491
DJ
6399 tdep->ppc_gp0_regnum = PPC_R0_REGNUM;
6400 tdep->ppc_toc_regnum = PPC_R0_REGNUM + 2;
6401 tdep->ppc_ps_regnum = PPC_MSR_REGNUM;
6402 tdep->ppc_cr_regnum = PPC_CR_REGNUM;
6403 tdep->ppc_lr_regnum = PPC_LR_REGNUM;
6404 tdep->ppc_ctr_regnum = PPC_CTR_REGNUM;
6405 tdep->ppc_xer_regnum = PPC_XER_REGNUM;
6406 tdep->ppc_mq_regnum = have_mq ? PPC_MQ_REGNUM : -1;
6407
6408 tdep->ppc_fp0_regnum = have_fpu ? PPC_F0_REGNUM : -1;
6409 tdep->ppc_fpscr_regnum = have_fpu ? PPC_FPSCR_REGNUM : -1;
604c2f83 6410 tdep->ppc_vsr0_upper_regnum = have_vsx ? PPC_VSR0_UPPER_REGNUM : -1;
7cc46491
DJ
6411 tdep->ppc_vr0_regnum = have_altivec ? PPC_VR0_REGNUM : -1;
6412 tdep->ppc_vrsave_regnum = have_altivec ? PPC_VRSAVE_REGNUM : -1;
6413 tdep->ppc_ev0_upper_regnum = have_spe ? PPC_SPE_UPPER_GP0_REGNUM : -1;
6414 tdep->ppc_acc_regnum = have_spe ? PPC_SPE_ACC_REGNUM : -1;
6415 tdep->ppc_spefscr_regnum = have_spe ? PPC_SPE_FSCR_REGNUM : -1;
6416
6417 set_gdbarch_pc_regnum (gdbarch, PPC_PC_REGNUM);
6418 set_gdbarch_sp_regnum (gdbarch, PPC_R0_REGNUM + 1);
7cc46491 6419 set_gdbarch_fp0_regnum (gdbarch, tdep->ppc_fp0_regnum);
9f643768 6420 set_gdbarch_register_sim_regno (gdbarch, rs6000_register_sim_regno);
7cc46491
DJ
6421
6422 /* The XML specification for PowerPC sensibly calls the MSR "msr".
6423 GDB traditionally called it "ps", though, so let GDB add an
6424 alias. */
6425 set_gdbarch_ps_regnum (gdbarch, tdep->ppc_ps_regnum);
6426
4a7622d1 6427 if (wordsize == 8)
05580c65 6428 set_gdbarch_return_value (gdbarch, ppc64_sysv_abi_return_value);
afd48b75 6429 else
4a7622d1 6430 set_gdbarch_return_value (gdbarch, ppc_sysv_abi_return_value);
c8001721 6431
baffbae0
JB
6432 /* Set lr_frame_offset. */
6433 if (wordsize == 8)
6434 tdep->lr_frame_offset = 16;
baffbae0 6435 else
4a7622d1 6436 tdep->lr_frame_offset = 4;
baffbae0 6437
604c2f83 6438 if (have_spe || have_dfp || have_vsx)
7cc46491 6439 {
f949c649 6440 set_gdbarch_pseudo_register_read (gdbarch, rs6000_pseudo_register_read);
0df8b418
MS
6441 set_gdbarch_pseudo_register_write (gdbarch,
6442 rs6000_pseudo_register_write);
2a2fa07b
MK
6443 set_gdbarch_ax_pseudo_register_collect (gdbarch,
6444 rs6000_ax_pseudo_register_collect);
7cc46491 6445 }
1fcc0bb8 6446
a67914de
MK
6447 set_gdbarch_gen_return_address (gdbarch, rs6000_gen_return_address);
6448
e0d24f8d
WZ
6449 set_gdbarch_have_nonsteppable_watchpoint (gdbarch, 1);
6450
56a6dfb9 6451 /* Select instruction printer. */
708ff411 6452 if (arch == bfd_arch_rs6000)
9364a0ef 6453 set_gdbarch_print_insn (gdbarch, print_insn_rs6000);
56a6dfb9 6454 else
9364a0ef 6455 set_gdbarch_print_insn (gdbarch, gdb_print_insn_powerpc);
7495d1dc 6456
5a9e69ba 6457 set_gdbarch_num_regs (gdbarch, PPC_NUM_REGS);
f949c649
TJB
6458
6459 if (have_spe)
6460 num_pseudoregs += 32;
6461 if (have_dfp)
6462 num_pseudoregs += 16;
604c2f83
LM
6463 if (have_vsx)
6464 /* Include both VSX and Extended FP registers. */
6465 num_pseudoregs += 96;
f949c649
TJB
6466
6467 set_gdbarch_num_pseudo_regs (gdbarch, num_pseudoregs);
7a78ae4e
ND
6468
6469 set_gdbarch_ptr_bit (gdbarch, wordsize * TARGET_CHAR_BIT);
6470 set_gdbarch_short_bit (gdbarch, 2 * TARGET_CHAR_BIT);
6471 set_gdbarch_int_bit (gdbarch, 4 * TARGET_CHAR_BIT);
6472 set_gdbarch_long_bit (gdbarch, wordsize * TARGET_CHAR_BIT);
6473 set_gdbarch_long_long_bit (gdbarch, 8 * TARGET_CHAR_BIT);
6474 set_gdbarch_float_bit (gdbarch, 4 * TARGET_CHAR_BIT);
6475 set_gdbarch_double_bit (gdbarch, 8 * TARGET_CHAR_BIT);
4a7622d1 6476 set_gdbarch_long_double_bit (gdbarch, 16 * TARGET_CHAR_BIT);
4e409299 6477 set_gdbarch_char_signed (gdbarch, 0);
7a78ae4e 6478
11269d7e 6479 set_gdbarch_frame_align (gdbarch, rs6000_frame_align);
4a7622d1 6480 if (wordsize == 8)
8b148df9
AC
6481 /* PPC64 SYSV. */
6482 set_gdbarch_frame_red_zone_size (gdbarch, 288);
7a78ae4e 6483
691d145a
JB
6484 set_gdbarch_convert_register_p (gdbarch, rs6000_convert_register_p);
6485 set_gdbarch_register_to_value (gdbarch, rs6000_register_to_value);
6486 set_gdbarch_value_to_register (gdbarch, rs6000_value_to_register);
6487
18ed0c4e
JB
6488 set_gdbarch_stab_reg_to_regnum (gdbarch, rs6000_stab_reg_to_regnum);
6489 set_gdbarch_dwarf2_reg_to_regnum (gdbarch, rs6000_dwarf2_reg_to_regnum);
d217aaed 6490
4a7622d1 6491 if (wordsize == 4)
77b2b6d4 6492 set_gdbarch_push_dummy_call (gdbarch, ppc_sysv_abi_push_dummy_call);
4a7622d1 6493 else if (wordsize == 8)
8be9034a 6494 set_gdbarch_push_dummy_call (gdbarch, ppc64_sysv_abi_push_dummy_call);
7a78ae4e 6495
7a78ae4e 6496 set_gdbarch_skip_prologue (gdbarch, rs6000_skip_prologue);
c9cf6e20 6497 set_gdbarch_stack_frame_destroyed_p (gdbarch, rs6000_stack_frame_destroyed_p);
8ab3d180 6498 set_gdbarch_skip_main_prologue (gdbarch, rs6000_skip_main_prologue);
0d1243d9 6499
7a78ae4e 6500 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
04180708
YQ
6501
6502 set_gdbarch_breakpoint_kind_from_pc (gdbarch,
6503 rs6000_breakpoint::kind_from_pc);
6504 set_gdbarch_sw_breakpoint_from_kind (gdbarch,
6505 rs6000_breakpoint::bp_from_kind);
7a78ae4e 6506
203c3895 6507 /* The value of symbols of type N_SO and N_FUN maybe null when
0df8b418 6508 it shouldn't be. */
203c3895
UW
6509 set_gdbarch_sofun_address_maybe_missing (gdbarch, 1);
6510
ce5eab59 6511 /* Handles single stepping of atomic sequences. */
4a7622d1 6512 set_gdbarch_software_single_step (gdbarch, ppc_deal_with_atomic_sequence);
ce5eab59 6513
0df8b418 6514 /* Not sure on this. FIXMEmgo */
7a78ae4e
ND
6515 set_gdbarch_frame_args_skip (gdbarch, 8);
6516
143985b7
AF
6517 /* Helpers for function argument information. */
6518 set_gdbarch_fetch_pointer_argument (gdbarch, rs6000_fetch_pointer_argument);
6519
6f7f3f0d
UW
6520 /* Trampoline. */
6521 set_gdbarch_in_solib_return_trampoline
6522 (gdbarch, rs6000_in_solib_return_trampoline);
6523 set_gdbarch_skip_trampoline_code (gdbarch, rs6000_skip_trampoline_code);
6524
4fc771b8 6525 /* Hook in the DWARF CFI frame unwinder. */
1af5d7ce 6526 dwarf2_append_unwinders (gdbarch);
4fc771b8
DJ
6527 dwarf2_frame_set_adjust_regnum (gdbarch, rs6000_adjust_frame_regnum);
6528
9274a07c
LM
6529 /* Frame handling. */
6530 dwarf2_frame_set_init_reg (gdbarch, ppc_dwarf2_frame_init_reg);
6531
2454a024
UW
6532 /* Setup displaced stepping. */
6533 set_gdbarch_displaced_step_copy_insn (gdbarch,
7f03bd92 6534 ppc_displaced_step_copy_insn);
99e40580
UW
6535 set_gdbarch_displaced_step_hw_singlestep (gdbarch,
6536 ppc_displaced_step_hw_singlestep);
2454a024
UW
6537 set_gdbarch_displaced_step_fixup (gdbarch, ppc_displaced_step_fixup);
6538 set_gdbarch_displaced_step_free_closure (gdbarch,
6539 simple_displaced_step_free_closure);
6540 set_gdbarch_displaced_step_location (gdbarch,
6541 displaced_step_at_entry_point);
6542
6543 set_gdbarch_max_insn_length (gdbarch, PPC_INSN_SIZE);
6544
7b112f9c 6545 /* Hook in ABI-specific overrides, if they have been registered. */
8a4c2d24 6546 info.target_desc = tdesc;
ede5f151 6547 info.tdep_info = tdesc_data;
4be87837 6548 gdbarch_init_osabi (info, gdbarch);
7b112f9c 6549
61a65099
KB
6550 switch (info.osabi)
6551 {
f5aecab8 6552 case GDB_OSABI_LINUX:
1736a7bd 6553 case GDB_OSABI_NETBSD:
61a65099 6554 case GDB_OSABI_UNKNOWN:
61a65099 6555 set_gdbarch_unwind_pc (gdbarch, rs6000_unwind_pc);
2608dbf8 6556 frame_unwind_append_unwinder (gdbarch, &rs6000_epilogue_frame_unwind);
1af5d7ce
UW
6557 frame_unwind_append_unwinder (gdbarch, &rs6000_frame_unwind);
6558 set_gdbarch_dummy_id (gdbarch, rs6000_dummy_id);
61a65099
KB
6559 frame_base_append_sniffer (gdbarch, rs6000_frame_base_sniffer);
6560 break;
6561 default:
61a65099 6562 set_gdbarch_believe_pcc_promotion (gdbarch, 1);
81332287
KB
6563
6564 set_gdbarch_unwind_pc (gdbarch, rs6000_unwind_pc);
2608dbf8 6565 frame_unwind_append_unwinder (gdbarch, &rs6000_epilogue_frame_unwind);
1af5d7ce
UW
6566 frame_unwind_append_unwinder (gdbarch, &rs6000_frame_unwind);
6567 set_gdbarch_dummy_id (gdbarch, rs6000_dummy_id);
81332287 6568 frame_base_append_sniffer (gdbarch, rs6000_frame_base_sniffer);
61a65099
KB
6569 }
6570
7cc46491
DJ
6571 set_tdesc_pseudo_register_type (gdbarch, rs6000_pseudo_register_type);
6572 set_tdesc_pseudo_register_reggroup_p (gdbarch,
6573 rs6000_pseudo_register_reggroup_p);
6574 tdesc_use_registers (gdbarch, tdesc, tdesc_data);
6575
6576 /* Override the normal target description method to make the SPE upper
6577 halves anonymous. */
6578 set_gdbarch_register_name (gdbarch, rs6000_register_name);
6579
604c2f83
LM
6580 /* Choose register numbers for all supported pseudo-registers. */
6581 tdep->ppc_ev0_regnum = -1;
6582 tdep->ppc_dl0_regnum = -1;
6583 tdep->ppc_vsr0_regnum = -1;
6584 tdep->ppc_efpr0_regnum = -1;
9f643768 6585
604c2f83
LM
6586 cur_reg = gdbarch_num_regs (gdbarch);
6587
6588 if (have_spe)
6589 {
6590 tdep->ppc_ev0_regnum = cur_reg;
6591 cur_reg += 32;
6592 }
6593 if (have_dfp)
6594 {
6595 tdep->ppc_dl0_regnum = cur_reg;
6596 cur_reg += 16;
6597 }
6598 if (have_vsx)
6599 {
6600 tdep->ppc_vsr0_regnum = cur_reg;
6601 cur_reg += 64;
6602 tdep->ppc_efpr0_regnum = cur_reg;
6603 cur_reg += 32;
6604 }
f949c649 6605
604c2f83
LM
6606 gdb_assert (gdbarch_num_regs (gdbarch)
6607 + gdbarch_num_pseudo_regs (gdbarch) == cur_reg);
f949c649 6608
debb1f09
JB
6609 /* Register the ravenscar_arch_ops. */
6610 if (mach == bfd_mach_ppc_e500)
6611 register_e500_ravenscar_ops (gdbarch);
6612 else
6613 register_ppc_ravenscar_ops (gdbarch);
6614
65b48a81
PB
6615 set_gdbarch_disassembler_options (gdbarch, &powerpc_disassembler_options);
6616 set_gdbarch_valid_disassembler_options (gdbarch,
6617 disassembler_options_powerpc ());
6618
7a78ae4e 6619 return gdbarch;
c906108c
SS
6620}
6621
7b112f9c 6622static void
8b164abb 6623rs6000_dump_tdep (struct gdbarch *gdbarch, struct ui_file *file)
7b112f9c 6624{
8b164abb 6625 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
7b112f9c
JT
6626
6627 if (tdep == NULL)
6628 return;
6629
4be87837 6630 /* FIXME: Dump gdbarch_tdep. */
7b112f9c
JT
6631}
6632
55eddb0f
DJ
6633/* PowerPC-specific commands. */
6634
6635static void
6636set_powerpc_command (char *args, int from_tty)
6637{
6638 printf_unfiltered (_("\
6639\"set powerpc\" must be followed by an appropriate subcommand.\n"));
6640 help_list (setpowerpccmdlist, "set powerpc ", all_commands, gdb_stdout);
6641}
6642
6643static void
6644show_powerpc_command (char *args, int from_tty)
6645{
6646 cmd_show_list (showpowerpccmdlist, from_tty, "");
6647}
6648
6649static void
6650powerpc_set_soft_float (char *args, int from_tty,
6651 struct cmd_list_element *c)
6652{
6653 struct gdbarch_info info;
6654
6655 /* Update the architecture. */
6656 gdbarch_info_init (&info);
6657 if (!gdbarch_update_p (info))
9b20d036 6658 internal_error (__FILE__, __LINE__, _("could not update architecture"));
55eddb0f
DJ
6659}
6660
6661static void
6662powerpc_set_vector_abi (char *args, int from_tty,
6663 struct cmd_list_element *c)
6664{
6665 struct gdbarch_info info;
570dc176 6666 int vector_abi;
55eddb0f
DJ
6667
6668 for (vector_abi = POWERPC_VEC_AUTO;
6669 vector_abi != POWERPC_VEC_LAST;
6670 vector_abi++)
6671 if (strcmp (powerpc_vector_abi_string,
6672 powerpc_vector_strings[vector_abi]) == 0)
6673 {
aead7601 6674 powerpc_vector_abi_global = (enum powerpc_vector_abi) vector_abi;
55eddb0f
DJ
6675 break;
6676 }
6677
6678 if (vector_abi == POWERPC_VEC_LAST)
6679 internal_error (__FILE__, __LINE__, _("Invalid vector ABI accepted: %s."),
6680 powerpc_vector_abi_string);
6681
6682 /* Update the architecture. */
6683 gdbarch_info_init (&info);
6684 if (!gdbarch_update_p (info))
9b20d036 6685 internal_error (__FILE__, __LINE__, _("could not update architecture"));
55eddb0f
DJ
6686}
6687
e09342b5
TJB
6688/* Show the current setting of the exact watchpoints flag. */
6689
6690static void
6691show_powerpc_exact_watchpoints (struct ui_file *file, int from_tty,
6692 struct cmd_list_element *c,
6693 const char *value)
6694{
6695 fprintf_filtered (file, _("Use of exact watchpoints is %s.\n"), value);
6696}
6697
845d4708 6698/* Read a PPC instruction from memory. */
d78489bf
AT
6699
6700static unsigned int
845d4708 6701read_insn (struct frame_info *frame, CORE_ADDR pc)
d78489bf 6702{
845d4708
AM
6703 struct gdbarch *gdbarch = get_frame_arch (frame);
6704 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
6705
6706 return read_memory_unsigned_integer (pc, 4, byte_order);
d78489bf
AT
6707}
6708
6709/* Return non-zero if the instructions at PC match the series
6710 described in PATTERN, or zero otherwise. PATTERN is an array of
6711 'struct ppc_insn_pattern' objects, terminated by an entry whose
6712 mask is zero.
6713
6714 When the match is successful, fill INSN[i] with what PATTERN[i]
6715 matched. If PATTERN[i] is optional, and the instruction wasn't
6716 present, set INSN[i] to 0 (which is not a valid PPC instruction).
6717 INSN should have as many elements as PATTERN. Note that, if
6718 PATTERN contains optional instructions which aren't present in
6719 memory, then INSN will have holes, so INSN[i] isn't necessarily the
6720 i'th instruction in memory. */
6721
6722int
845d4708
AM
6723ppc_insns_match_pattern (struct frame_info *frame, CORE_ADDR pc,
6724 struct ppc_insn_pattern *pattern,
6725 unsigned int *insns)
d78489bf
AT
6726{
6727 int i;
845d4708 6728 unsigned int insn;
d78489bf 6729
845d4708 6730 for (i = 0, insn = 0; pattern[i].mask; i++)
d78489bf 6731 {
845d4708
AM
6732 if (insn == 0)
6733 insn = read_insn (frame, pc);
6734 insns[i] = 0;
6735 if ((insn & pattern[i].mask) == pattern[i].data)
6736 {
6737 insns[i] = insn;
6738 pc += 4;
6739 insn = 0;
6740 }
6741 else if (!pattern[i].optional)
d78489bf
AT
6742 return 0;
6743 }
6744
6745 return 1;
6746}
6747
6748/* Return the 'd' field of the d-form instruction INSN, properly
6749 sign-extended. */
6750
6751CORE_ADDR
6752ppc_insn_d_field (unsigned int insn)
6753{
6754 return ((((CORE_ADDR) insn & 0xffff) ^ 0x8000) - 0x8000);
6755}
6756
6757/* Return the 'ds' field of the ds-form instruction INSN, with the two
6758 zero bits concatenated at the right, and properly
6759 sign-extended. */
6760
6761CORE_ADDR
6762ppc_insn_ds_field (unsigned int insn)
6763{
6764 return ((((CORE_ADDR) insn & 0xfffc) ^ 0x8000) - 0x8000);
6765}
6766
c906108c
SS
6767/* Initialization code. */
6768
0df8b418
MS
6769/* -Wmissing-prototypes */
6770extern initialize_file_ftype _initialize_rs6000_tdep;
b9362cc7 6771
c906108c 6772void
fba45db2 6773_initialize_rs6000_tdep (void)
c906108c 6774{
7b112f9c
JT
6775 gdbarch_register (bfd_arch_rs6000, rs6000_gdbarch_init, rs6000_dump_tdep);
6776 gdbarch_register (bfd_arch_powerpc, rs6000_gdbarch_init, rs6000_dump_tdep);
7cc46491
DJ
6777
6778 /* Initialize the standard target descriptions. */
6779 initialize_tdesc_powerpc_32 ();
7284e1be 6780 initialize_tdesc_powerpc_altivec32 ();
604c2f83 6781 initialize_tdesc_powerpc_vsx32 ();
7cc46491
DJ
6782 initialize_tdesc_powerpc_403 ();
6783 initialize_tdesc_powerpc_403gc ();
4d09ffea 6784 initialize_tdesc_powerpc_405 ();
7cc46491
DJ
6785 initialize_tdesc_powerpc_505 ();
6786 initialize_tdesc_powerpc_601 ();
6787 initialize_tdesc_powerpc_602 ();
6788 initialize_tdesc_powerpc_603 ();
6789 initialize_tdesc_powerpc_604 ();
6790 initialize_tdesc_powerpc_64 ();
7284e1be 6791 initialize_tdesc_powerpc_altivec64 ();
604c2f83 6792 initialize_tdesc_powerpc_vsx64 ();
7cc46491
DJ
6793 initialize_tdesc_powerpc_7400 ();
6794 initialize_tdesc_powerpc_750 ();
6795 initialize_tdesc_powerpc_860 ();
6796 initialize_tdesc_powerpc_e500 ();
6797 initialize_tdesc_rs6000 ();
55eddb0f
DJ
6798
6799 /* Add root prefix command for all "set powerpc"/"show powerpc"
6800 commands. */
6801 add_prefix_cmd ("powerpc", no_class, set_powerpc_command,
6802 _("Various PowerPC-specific commands."),
6803 &setpowerpccmdlist, "set powerpc ", 0, &setlist);
6804
6805 add_prefix_cmd ("powerpc", no_class, show_powerpc_command,
6806 _("Various PowerPC-specific commands."),
6807 &showpowerpccmdlist, "show powerpc ", 0, &showlist);
6808
6809 /* Add a command to allow the user to force the ABI. */
6810 add_setshow_auto_boolean_cmd ("soft-float", class_support,
6811 &powerpc_soft_float_global,
6812 _("Set whether to use a soft-float ABI."),
6813 _("Show whether to use a soft-float ABI."),
6814 NULL,
6815 powerpc_set_soft_float, NULL,
6816 &setpowerpccmdlist, &showpowerpccmdlist);
6817
6818 add_setshow_enum_cmd ("vector-abi", class_support, powerpc_vector_strings,
6819 &powerpc_vector_abi_string,
6820 _("Set the vector ABI."),
6821 _("Show the vector ABI."),
6822 NULL, powerpc_set_vector_abi, NULL,
6823 &setpowerpccmdlist, &showpowerpccmdlist);
e09342b5
TJB
6824
6825 add_setshow_boolean_cmd ("exact-watchpoints", class_support,
6826 &target_exact_watchpoints,
6827 _("\
6828Set whether to use just one debug register for watchpoints on scalars."),
6829 _("\
6830Show whether to use just one debug register for watchpoints on scalars."),
6831 _("\
6832If true, GDB will use only one debug register when watching a variable of\n\
6833scalar type, thus assuming that the variable is accessed through the address\n\
6834of its first byte."),
6835 NULL, show_powerpc_exact_watchpoints,
6836 &setpowerpccmdlist, &showpowerpccmdlist);
c906108c 6837}
This page took 2.366052 seconds and 4 git commands to generate.