2007-10-15 H.J. Lu <hongjiu.lu@intel.com>
[deliverable/binutils-gdb.git] / gdb / sh64-tdep.c
CommitLineData
85a453d5 1/* Target-dependent code for Renesas Super-H, for GDB.
cf5b2f1b 2
6aba47ca
DJ
3 Copyright (C) 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000, 2001, 2002,
4 2003, 2004, 2005, 2007 Free Software Foundation, Inc.
55ff77ac
CV
5
6 This file is part of GDB.
7
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
a9762ec7 10 the Free Software Foundation; either version 3 of the License, or
55ff77ac
CV
11 (at your option) any later version.
12
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
a9762ec7 19 along with this program. If not, see <http://www.gnu.org/licenses/>. */
55ff77ac
CV
20
21/*
22 Contributed by Steve Chamberlain
23 sac@cygnus.com
24 */
25
26#include "defs.h"
27#include "frame.h"
c30dc700
CV
28#include "frame-base.h"
29#include "frame-unwind.h"
30#include "dwarf2-frame.h"
55ff77ac 31#include "symtab.h"
55ff77ac
CV
32#include "gdbtypes.h"
33#include "gdbcmd.h"
34#include "gdbcore.h"
35#include "value.h"
36#include "dis-asm.h"
37#include "inferior.h"
38#include "gdb_string.h"
c30dc700 39#include "gdb_assert.h"
55ff77ac 40#include "arch-utils.h"
55ff77ac 41#include "regcache.h"
55ff77ac
CV
42#include "osabi.h"
43
44#include "elf-bfd.h"
55ff77ac
CV
45
46/* sh flags */
47#include "elf/sh.h"
48/* registers numbers shared with the simulator */
49#include "gdb/sim-sh.h"
50
7bb11558 51/* Information that is dependent on the processor variant. */
55ff77ac
CV
52enum sh_abi
53 {
54 SH_ABI_UNKNOWN,
55 SH_ABI_32,
56 SH_ABI_64
57 };
58
59struct gdbarch_tdep
60 {
61 enum sh_abi sh_abi;
62 };
63
c30dc700
CV
64struct sh64_frame_cache
65{
66 /* Base address. */
67 CORE_ADDR base;
68 LONGEST sp_offset;
69 CORE_ADDR pc;
70
71 /* Flag showing that a frame has been created in the prologue code. */
72 int uses_fp;
73
74 int media_mode;
75
76 /* Saved registers. */
77 CORE_ADDR saved_regs[SIM_SH64_NR_REGS];
78 CORE_ADDR saved_sp;
79};
80
55ff77ac
CV
81/* Registers of SH5 */
82enum
83 {
84 R0_REGNUM = 0,
85 DEFAULT_RETURN_REGNUM = 2,
86 STRUCT_RETURN_REGNUM = 2,
87 ARG0_REGNUM = 2,
88 ARGLAST_REGNUM = 9,
89 FLOAT_ARGLAST_REGNUM = 11,
c30dc700 90 MEDIA_FP_REGNUM = 14,
55ff77ac
CV
91 PR_REGNUM = 18,
92 SR_REGNUM = 65,
93 DR0_REGNUM = 141,
94 DR_LAST_REGNUM = 172,
95 /* FPP stands for Floating Point Pair, to avoid confusion with
3e8c568d 96 GDB's gdbarch_fp0_regnum, which is the number of the first Floating
55ff77ac 97 point register. Unfortunately on the sh5, the floating point
7bb11558 98 registers are called FR, and the floating point pairs are called FP. */
55ff77ac
CV
99 FPP0_REGNUM = 173,
100 FPP_LAST_REGNUM = 204,
101 FV0_REGNUM = 205,
102 FV_LAST_REGNUM = 220,
103 R0_C_REGNUM = 221,
104 R_LAST_C_REGNUM = 236,
105 PC_C_REGNUM = 237,
106 GBR_C_REGNUM = 238,
107 MACH_C_REGNUM = 239,
108 MACL_C_REGNUM = 240,
109 PR_C_REGNUM = 241,
110 T_C_REGNUM = 242,
111 FPSCR_C_REGNUM = 243,
112 FPUL_C_REGNUM = 244,
113 FP0_C_REGNUM = 245,
114 FP_LAST_C_REGNUM = 260,
115 DR0_C_REGNUM = 261,
116 DR_LAST_C_REGNUM = 268,
117 FV0_C_REGNUM = 269,
118 FV_LAST_C_REGNUM = 272,
119 FPSCR_REGNUM = SIM_SH64_FPCSR_REGNUM,
120 SSR_REGNUM = SIM_SH64_SSR_REGNUM,
121 SPC_REGNUM = SIM_SH64_SPC_REGNUM,
122 TR7_REGNUM = SIM_SH64_TR0_REGNUM + 7,
123 FP_LAST_REGNUM = SIM_SH64_FR0_REGNUM + SIM_SH64_NR_FP_REGS - 1
124 };
125
55ff77ac 126static const char *
39add00a 127sh64_register_name (int reg_nr)
55ff77ac
CV
128{
129 static char *register_names[] =
130 {
131 /* SH MEDIA MODE (ISA 32) */
132 /* general registers (64-bit) 0-63 */
133 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
134 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
135 "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
136 "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31",
137 "r32", "r33", "r34", "r35", "r36", "r37", "r38", "r39",
138 "r40", "r41", "r42", "r43", "r44", "r45", "r46", "r47",
139 "r48", "r49", "r50", "r51", "r52", "r53", "r54", "r55",
140 "r56", "r57", "r58", "r59", "r60", "r61", "r62", "r63",
141
142 /* pc (64-bit) 64 */
143 "pc",
144
145 /* status reg., saved status reg., saved pc reg. (64-bit) 65-67 */
146 "sr", "ssr", "spc",
147
148 /* target registers (64-bit) 68-75*/
149 "tr0", "tr1", "tr2", "tr3", "tr4", "tr5", "tr6", "tr7",
150
151 /* floating point state control register (32-bit) 76 */
152 "fpscr",
153
154 /* single precision floating point registers (32-bit) 77-140*/
155 "fr0", "fr1", "fr2", "fr3", "fr4", "fr5", "fr6", "fr7",
156 "fr8", "fr9", "fr10", "fr11", "fr12", "fr13", "fr14", "fr15",
157 "fr16", "fr17", "fr18", "fr19", "fr20", "fr21", "fr22", "fr23",
158 "fr24", "fr25", "fr26", "fr27", "fr28", "fr29", "fr30", "fr31",
159 "fr32", "fr33", "fr34", "fr35", "fr36", "fr37", "fr38", "fr39",
160 "fr40", "fr41", "fr42", "fr43", "fr44", "fr45", "fr46", "fr47",
161 "fr48", "fr49", "fr50", "fr51", "fr52", "fr53", "fr54", "fr55",
162 "fr56", "fr57", "fr58", "fr59", "fr60", "fr61", "fr62", "fr63",
163
164 /* double precision registers (pseudo) 141-172 */
165 "dr0", "dr2", "dr4", "dr6", "dr8", "dr10", "dr12", "dr14",
166 "dr16", "dr18", "dr20", "dr22", "dr24", "dr26", "dr28", "dr30",
167 "dr32", "dr34", "dr36", "dr38", "dr40", "dr42", "dr44", "dr46",
168 "dr48", "dr50", "dr52", "dr54", "dr56", "dr58", "dr60", "dr62",
169
170 /* floating point pairs (pseudo) 173-204*/
171 "fp0", "fp2", "fp4", "fp6", "fp8", "fp10", "fp12", "fp14",
172 "fp16", "fp18", "fp20", "fp22", "fp24", "fp26", "fp28", "fp30",
173 "fp32", "fp34", "fp36", "fp38", "fp40", "fp42", "fp44", "fp46",
174 "fp48", "fp50", "fp52", "fp54", "fp56", "fp58", "fp60", "fp62",
175
176 /* floating point vectors (4 floating point regs) (pseudo) 205-220*/
177 "fv0", "fv4", "fv8", "fv12", "fv16", "fv20", "fv24", "fv28",
178 "fv32", "fv36", "fv40", "fv44", "fv48", "fv52", "fv56", "fv60",
179
180 /* SH COMPACT MODE (ISA 16) (all pseudo) 221-272*/
181 "r0_c", "r1_c", "r2_c", "r3_c", "r4_c", "r5_c", "r6_c", "r7_c",
182 "r8_c", "r9_c", "r10_c", "r11_c", "r12_c", "r13_c", "r14_c", "r15_c",
183 "pc_c",
184 "gbr_c", "mach_c", "macl_c", "pr_c", "t_c",
185 "fpscr_c", "fpul_c",
186 "fr0_c", "fr1_c", "fr2_c", "fr3_c", "fr4_c", "fr5_c", "fr6_c", "fr7_c",
187 "fr8_c", "fr9_c", "fr10_c", "fr11_c", "fr12_c", "fr13_c", "fr14_c", "fr15_c",
188 "dr0_c", "dr2_c", "dr4_c", "dr6_c", "dr8_c", "dr10_c", "dr12_c", "dr14_c",
189 "fv0_c", "fv4_c", "fv8_c", "fv12_c",
190 /* FIXME!!!! XF0 XF15, XD0 XD14 ?????*/
191 };
192
193 if (reg_nr < 0)
194 return NULL;
195 if (reg_nr >= (sizeof (register_names) / sizeof (*register_names)))
196 return NULL;
197 return register_names[reg_nr];
198}
199
200#define NUM_PSEUDO_REGS_SH_MEDIA 80
201#define NUM_PSEUDO_REGS_SH_COMPACT 51
202
203/* Macros and functions for setting and testing a bit in a minimal
204 symbol that marks it as 32-bit function. The MSB of the minimal
f594e5e9 205 symbol's "info" field is used for this purpose.
55ff77ac 206
95f1da47
UW
207 gdbarch_elf_make_msymbol_special tests whether an ELF symbol is "special",
208 i.e. refers to a 32-bit function, and sets a "special" bit in a
55ff77ac 209 minimal symbol to mark it as a 32-bit function
f594e5e9 210 MSYMBOL_IS_SPECIAL tests the "special" bit in a minimal symbol */
55ff77ac
CV
211
212#define MSYMBOL_IS_SPECIAL(msym) \
213 (((long) MSYMBOL_INFO (msym) & 0x80000000) != 0)
214
215static void
216sh64_elf_make_msymbol_special (asymbol *sym, struct minimal_symbol *msym)
217{
218 if (msym == NULL)
219 return;
220
221 if (((elf_symbol_type *)(sym))->internal_elf_sym.st_other == STO_SH5_ISA32)
222 {
223 MSYMBOL_INFO (msym) = (char *) (((long) MSYMBOL_INFO (msym)) | 0x80000000);
224 SYMBOL_VALUE_ADDRESS (msym) |= 1;
225 }
226}
227
228/* ISA32 (shmedia) function addresses are odd (bit 0 is set). Here
229 are some macros to test, set, or clear bit 0 of addresses. */
230#define IS_ISA32_ADDR(addr) ((addr) & 1)
231#define MAKE_ISA32_ADDR(addr) ((addr) | 1)
232#define UNMAKE_ISA32_ADDR(addr) ((addr) & ~1)
233
234static int
235pc_is_isa32 (bfd_vma memaddr)
236{
237 struct minimal_symbol *sym;
238
239 /* If bit 0 of the address is set, assume this is a
7bb11558 240 ISA32 (shmedia) address. */
55ff77ac
CV
241 if (IS_ISA32_ADDR (memaddr))
242 return 1;
243
244 /* A flag indicating that this is a ISA32 function is stored by elfread.c in
245 the high bit of the info field. Use this to decide if the function is
246 ISA16 or ISA32. */
247 sym = lookup_minimal_symbol_by_pc (memaddr);
248 if (sym)
249 return MSYMBOL_IS_SPECIAL (sym);
250 else
251 return 0;
252}
253
254static const unsigned char *
39add00a 255sh64_breakpoint_from_pc (CORE_ADDR *pcptr, int *lenptr)
55ff77ac
CV
256{
257 /* The BRK instruction for shmedia is
258 01101111 11110101 11111111 11110000
259 which translates in big endian mode to 0x6f, 0xf5, 0xff, 0xf0
260 and in little endian mode to 0xf0, 0xff, 0xf5, 0x6f */
261
262 /* The BRK instruction for shcompact is
263 00000000 00111011
264 which translates in big endian mode to 0x0, 0x3b
265 and in little endian mode to 0x3b, 0x0*/
266
4c6b5505 267 if (gdbarch_byte_order (current_gdbarch) == BFD_ENDIAN_BIG)
55ff77ac
CV
268 {
269 if (pc_is_isa32 (*pcptr))
270 {
271 static unsigned char big_breakpoint_media[] = {0x6f, 0xf5, 0xff, 0xf0};
272 *pcptr = UNMAKE_ISA32_ADDR (*pcptr);
273 *lenptr = sizeof (big_breakpoint_media);
274 return big_breakpoint_media;
275 }
276 else
277 {
278 static unsigned char big_breakpoint_compact[] = {0x0, 0x3b};
279 *lenptr = sizeof (big_breakpoint_compact);
280 return big_breakpoint_compact;
281 }
282 }
283 else
284 {
285 if (pc_is_isa32 (*pcptr))
286 {
287 static unsigned char little_breakpoint_media[] = {0xf0, 0xff, 0xf5, 0x6f};
288 *pcptr = UNMAKE_ISA32_ADDR (*pcptr);
289 *lenptr = sizeof (little_breakpoint_media);
290 return little_breakpoint_media;
291 }
292 else
293 {
294 static unsigned char little_breakpoint_compact[] = {0x3b, 0x0};
295 *lenptr = sizeof (little_breakpoint_compact);
296 return little_breakpoint_compact;
297 }
298 }
299}
300
301/* Prologue looks like
302 [mov.l <regs>,@-r15]...
303 [sts.l pr,@-r15]
304 [mov.l r14,@-r15]
305 [mov r15,r14]
306
307 Actually it can be more complicated than this. For instance, with
308 newer gcc's:
309
310 mov.l r14,@-r15
311 add #-12,r15
312 mov r15,r14
313 mov r4,r1
314 mov r5,r2
315 mov.l r6,@(4,r14)
316 mov.l r7,@(8,r14)
317 mov.b r1,@r14
318 mov r14,r1
319 mov r14,r1
320 add #2,r1
321 mov.w r2,@r1
322
323 */
324
325/* PTABS/L Rn, TRa 0110101111110001nnnnnnl00aaa0000
326 with l=1 and n = 18 0110101111110001010010100aaa0000 */
327#define IS_PTABSL_R18(x) (((x) & 0xffffff8f) == 0x6bf14a00)
328
329/* STS.L PR,@-r0 0100000000100010
330 r0-4-->r0, PR-->(r0) */
331#define IS_STS_R0(x) ((x) == 0x4022)
332
333/* STS PR, Rm 0000mmmm00101010
334 PR-->Rm */
335#define IS_STS_PR(x) (((x) & 0xf0ff) == 0x2a)
336
337/* MOV.L Rm,@(disp,r15) 00011111mmmmdddd
338 Rm-->(dispx4+r15) */
339#define IS_MOV_TO_R15(x) (((x) & 0xff00) == 0x1f00)
340
341/* MOV.L R14,@(disp,r15) 000111111110dddd
342 R14-->(dispx4+r15) */
343#define IS_MOV_R14(x) (((x) & 0xfff0) == 0x1fe0)
344
345/* ST.Q R14, disp, R18 101011001110dddddddddd0100100000
346 R18-->(dispx8+R14) */
347#define IS_STQ_R18_R14(x) (((x) & 0xfff003ff) == 0xace00120)
348
349/* ST.Q R15, disp, R18 101011001111dddddddddd0100100000
350 R18-->(dispx8+R15) */
351#define IS_STQ_R18_R15(x) (((x) & 0xfff003ff) == 0xacf00120)
352
353/* ST.L R15, disp, R18 101010001111dddddddddd0100100000
354 R18-->(dispx4+R15) */
355#define IS_STL_R18_R15(x) (((x) & 0xfff003ff) == 0xa8f00120)
356
357/* ST.Q R15, disp, R14 1010 1100 1111 dddd dddd dd00 1110 0000
358 R14-->(dispx8+R15) */
359#define IS_STQ_R14_R15(x) (((x) & 0xfff003ff) == 0xacf000e0)
360
361/* ST.L R15, disp, R14 1010 1000 1111 dddd dddd dd00 1110 0000
362 R14-->(dispx4+R15) */
363#define IS_STL_R14_R15(x) (((x) & 0xfff003ff) == 0xa8f000e0)
364
365/* ADDI.L R15,imm,R15 1101 0100 1111 ssss ssss ss00 1111 0000
366 R15 + imm --> R15 */
367#define IS_ADDIL_SP_MEDIA(x) (((x) & 0xfff003ff) == 0xd4f000f0)
368
369/* ADDI R15,imm,R15 1101 0000 1111 ssss ssss ss00 1111 0000
370 R15 + imm --> R15 */
371#define IS_ADDI_SP_MEDIA(x) (((x) & 0xfff003ff) == 0xd0f000f0)
372
373/* ADD.L R15,R63,R14 0000 0000 1111 1000 1111 1100 1110 0000
374 R15 + R63 --> R14 */
375#define IS_ADDL_SP_FP_MEDIA(x) ((x) == 0x00f8fce0)
376
377/* ADD R15,R63,R14 0000 0000 1111 1001 1111 1100 1110 0000
378 R15 + R63 --> R14 */
379#define IS_ADD_SP_FP_MEDIA(x) ((x) == 0x00f9fce0)
380
381#define IS_MOV_SP_FP_MEDIA(x) (IS_ADDL_SP_FP_MEDIA(x) || IS_ADD_SP_FP_MEDIA(x))
382
383/* MOV #imm, R0 1110 0000 ssss ssss
384 #imm-->R0 */
385#define IS_MOV_R0(x) (((x) & 0xff00) == 0xe000)
386
387/* MOV.L @(disp,PC), R0 1101 0000 iiii iiii */
388#define IS_MOVL_R0(x) (((x) & 0xff00) == 0xd000)
389
390/* ADD r15,r0 0011 0000 1111 1100
391 r15+r0-->r0 */
392#define IS_ADD_SP_R0(x) ((x) == 0x30fc)
393
394/* MOV.L R14 @-R0 0010 0000 1110 0110
395 R14-->(R0-4), R0-4-->R0 */
396#define IS_MOV_R14_R0(x) ((x) == 0x20e6)
397
398/* ADD Rm,R63,Rn Rm+R63-->Rn 0000 00mm mmmm 1001 1111 11nn nnnn 0000
7bb11558 399 where Rm is one of r2-r9 which are the argument registers. */
55ff77ac
CV
400/* FIXME: Recognize the float and double register moves too! */
401#define IS_MEDIA_IND_ARG_MOV(x) \
402((((x) & 0xfc0ffc0f) == 0x0009fc00) && (((x) & 0x03f00000) >= 0x00200000 && ((x) & 0x03f00000) <= 0x00900000))
403
404/* ST.Q Rn,0,Rm Rm-->Rn+0 1010 11nn nnnn 0000 0000 00mm mmmm 0000
405 or ST.L Rn,0,Rm Rm-->Rn+0 1010 10nn nnnn 0000 0000 00mm mmmm 0000
7bb11558 406 where Rm is one of r2-r9 which are the argument registers. */
55ff77ac
CV
407#define IS_MEDIA_ARG_MOV(x) \
408(((((x) & 0xfc0ffc0f) == 0xac000000) || (((x) & 0xfc0ffc0f) == 0xa8000000)) \
409 && (((x) & 0x000003f0) >= 0x00000020 && ((x) & 0x000003f0) <= 0x00000090))
410
411/* ST.B R14,0,Rn Rn-->(R14+0) 1010 0000 1110 0000 0000 00nn nnnn 0000*/
412/* ST.W R14,0,Rn Rn-->(R14+0) 1010 0100 1110 0000 0000 00nn nnnn 0000*/
413/* ST.L R14,0,Rn Rn-->(R14+0) 1010 1000 1110 0000 0000 00nn nnnn 0000*/
414/* FST.S R14,0,FRn Rn-->(R14+0) 1011 0100 1110 0000 0000 00nn nnnn 0000*/
415/* FST.D R14,0,DRn Rn-->(R14+0) 1011 1100 1110 0000 0000 00nn nnnn 0000*/
416#define IS_MEDIA_MOV_TO_R14(x) \
417((((x) & 0xfffffc0f) == 0xa0e00000) \
418|| (((x) & 0xfffffc0f) == 0xa4e00000) \
419|| (((x) & 0xfffffc0f) == 0xa8e00000) \
420|| (((x) & 0xfffffc0f) == 0xb4e00000) \
421|| (((x) & 0xfffffc0f) == 0xbce00000))
422
423/* MOV Rm, Rn Rm-->Rn 0110 nnnn mmmm 0011
424 where Rm is r2-r9 */
425#define IS_COMPACT_IND_ARG_MOV(x) \
426((((x) & 0xf00f) == 0x6003) && (((x) & 0x00f0) >= 0x0020) && (((x) & 0x00f0) <= 0x0090))
427
428/* compact direct arg move!
429 MOV.L Rn, @r14 0010 1110 mmmm 0010 */
430#define IS_COMPACT_ARG_MOV(x) \
431(((((x) & 0xff0f) == 0x2e02) && (((x) & 0x00f0) >= 0x0020) && ((x) & 0x00f0) <= 0x0090))
432
433/* MOV.B Rm, @R14 0010 1110 mmmm 0000
434 MOV.W Rm, @R14 0010 1110 mmmm 0001 */
435#define IS_COMPACT_MOV_TO_R14(x) \
436((((x) & 0xff0f) == 0x2e00) || (((x) & 0xff0f) == 0x2e01))
437
438#define IS_JSR_R0(x) ((x) == 0x400b)
439#define IS_NOP(x) ((x) == 0x0009)
440
441
442/* MOV r15,r14 0110111011110011
443 r15-->r14 */
444#define IS_MOV_SP_FP(x) ((x) == 0x6ef3)
445
446/* ADD #imm,r15 01111111iiiiiiii
447 r15+imm-->r15 */
448#define IS_ADD_SP(x) (((x) & 0xff00) == 0x7f00)
449
450/* Skip any prologue before the guts of a function */
451
7bb11558
MS
452/* Skip the prologue using the debug information. If this fails we'll
453 fall back on the 'guess' method below. */
55ff77ac
CV
454static CORE_ADDR
455after_prologue (CORE_ADDR pc)
456{
457 struct symtab_and_line sal;
458 CORE_ADDR func_addr, func_end;
459
460 /* If we can not find the symbol in the partial symbol table, then
461 there is no hope we can determine the function's start address
462 with this code. */
463 if (!find_pc_partial_function (pc, NULL, &func_addr, &func_end))
464 return 0;
465
c30dc700 466
55ff77ac
CV
467 /* Get the line associated with FUNC_ADDR. */
468 sal = find_pc_line (func_addr, 0);
469
470 /* There are only two cases to consider. First, the end of the source line
471 is within the function bounds. In that case we return the end of the
472 source line. Second is the end of the source line extends beyond the
473 bounds of the current function. We need to use the slow code to
474 examine instructions in that case. */
475 if (sal.end < func_end)
476 return sal.end;
477 else
478 return 0;
479}
480
481static CORE_ADDR
482look_for_args_moves (CORE_ADDR start_pc, int media_mode)
483{
484 CORE_ADDR here, end;
485 int w;
486 int insn_size = (media_mode ? 4 : 2);
487
488 for (here = start_pc, end = start_pc + (insn_size * 28); here < end;)
489 {
490 if (media_mode)
491 {
492 w = read_memory_integer (UNMAKE_ISA32_ADDR (here), insn_size);
493 here += insn_size;
494 if (IS_MEDIA_IND_ARG_MOV (w))
495 {
496 /* This must be followed by a store to r14, so the argument
497 is where the debug info says it is. This can happen after
7bb11558 498 the SP has been saved, unfortunately. */
55ff77ac
CV
499
500 int next_insn = read_memory_integer (UNMAKE_ISA32_ADDR (here),
501 insn_size);
502 here += insn_size;
503 if (IS_MEDIA_MOV_TO_R14 (next_insn))
504 start_pc = here;
505 }
506 else if (IS_MEDIA_ARG_MOV (w))
507 {
7bb11558 508 /* These instructions store directly the argument in r14. */
55ff77ac
CV
509 start_pc = here;
510 }
511 else
512 break;
513 }
514 else
515 {
516 w = read_memory_integer (here, insn_size);
517 w = w & 0xffff;
518 here += insn_size;
519 if (IS_COMPACT_IND_ARG_MOV (w))
520 {
521 /* This must be followed by a store to r14, so the argument
522 is where the debug info says it is. This can happen after
7bb11558 523 the SP has been saved, unfortunately. */
55ff77ac
CV
524
525 int next_insn = 0xffff & read_memory_integer (here, insn_size);
526 here += insn_size;
527 if (IS_COMPACT_MOV_TO_R14 (next_insn))
528 start_pc = here;
529 }
530 else if (IS_COMPACT_ARG_MOV (w))
531 {
7bb11558 532 /* These instructions store directly the argument in r14. */
55ff77ac
CV
533 start_pc = here;
534 }
535 else if (IS_MOVL_R0 (w))
536 {
537 /* There is a function that gcc calls to get the arguments
538 passed correctly to the function. Only after this
539 function call the arguments will be found at the place
540 where they are supposed to be. This happens in case the
541 argument has to be stored into a 64-bit register (for
542 instance doubles, long longs). SHcompact doesn't have
543 access to the full 64-bits, so we store the register in
544 stack slot and store the address of the stack slot in
545 the register, then do a call through a wrapper that
546 loads the memory value into the register. A SHcompact
547 callee calls an argument decoder
548 (GCC_shcompact_incoming_args) that stores the 64-bit
549 value in a stack slot and stores the address of the
550 stack slot in the register. GCC thinks the argument is
551 just passed by transparent reference, but this is only
552 true after the argument decoder is called. Such a call
7bb11558 553 needs to be considered part of the prologue. */
55ff77ac
CV
554
555 /* This must be followed by a JSR @r0 instruction and by
556 a NOP instruction. After these, the prologue is over! */
557
558 int next_insn = 0xffff & read_memory_integer (here, insn_size);
559 here += insn_size;
560 if (IS_JSR_R0 (next_insn))
561 {
562 next_insn = 0xffff & read_memory_integer (here, insn_size);
563 here += insn_size;
564
565 if (IS_NOP (next_insn))
566 start_pc = here;
567 }
568 }
569 else
570 break;
571 }
572 }
573
574 return start_pc;
575}
576
577static CORE_ADDR
578sh64_skip_prologue_hard_way (CORE_ADDR start_pc)
579{
580 CORE_ADDR here, end;
581 int updated_fp = 0;
582 int insn_size = 4;
583 int media_mode = 1;
584
585 if (!start_pc)
586 return 0;
587
588 if (pc_is_isa32 (start_pc) == 0)
589 {
590 insn_size = 2;
591 media_mode = 0;
592 }
593
594 for (here = start_pc, end = start_pc + (insn_size * 28); here < end;)
595 {
596
597 if (media_mode)
598 {
599 int w = read_memory_integer (UNMAKE_ISA32_ADDR (here), insn_size);
600 here += insn_size;
601 if (IS_STQ_R18_R14 (w) || IS_STQ_R18_R15 (w) || IS_STQ_R14_R15 (w)
602 || IS_STL_R14_R15 (w) || IS_STL_R18_R15 (w)
603 || IS_ADDIL_SP_MEDIA (w) || IS_ADDI_SP_MEDIA (w) || IS_PTABSL_R18 (w))
604 {
605 start_pc = here;
606 }
607 else if (IS_MOV_SP_FP (w) || IS_MOV_SP_FP_MEDIA(w))
608 {
609 start_pc = here;
610 updated_fp = 1;
611 }
612 else
613 if (updated_fp)
614 {
615 /* Don't bail out yet, we may have arguments stored in
616 registers here, according to the debug info, so that
7bb11558 617 gdb can print the frames correctly. */
55ff77ac
CV
618 start_pc = look_for_args_moves (here - insn_size, media_mode);
619 break;
620 }
621 }
622 else
623 {
624 int w = 0xffff & read_memory_integer (here, insn_size);
625 here += insn_size;
626
627 if (IS_STS_R0 (w) || IS_STS_PR (w)
628 || IS_MOV_TO_R15 (w) || IS_MOV_R14 (w)
629 || IS_MOV_R0 (w) || IS_ADD_SP_R0 (w) || IS_MOV_R14_R0 (w))
630 {
631 start_pc = here;
632 }
633 else if (IS_MOV_SP_FP (w))
634 {
635 start_pc = here;
636 updated_fp = 1;
637 }
638 else
639 if (updated_fp)
640 {
641 /* Don't bail out yet, we may have arguments stored in
642 registers here, according to the debug info, so that
7bb11558 643 gdb can print the frames correctly. */
55ff77ac
CV
644 start_pc = look_for_args_moves (here - insn_size, media_mode);
645 break;
646 }
647 }
648 }
649
650 return start_pc;
651}
652
653static CORE_ADDR
c30dc700 654sh64_skip_prologue (CORE_ADDR pc)
55ff77ac
CV
655{
656 CORE_ADDR post_prologue_pc;
657
658 /* See if we can determine the end of the prologue via the symbol table.
659 If so, then return either PC, or the PC after the prologue, whichever
660 is greater. */
661 post_prologue_pc = after_prologue (pc);
662
663 /* If after_prologue returned a useful address, then use it. Else
7bb11558 664 fall back on the instruction skipping code. */
55ff77ac
CV
665 if (post_prologue_pc != 0)
666 return max (pc, post_prologue_pc);
667 else
668 return sh64_skip_prologue_hard_way (pc);
669}
670
55ff77ac
CV
671/* Should call_function allocate stack space for a struct return? */
672static int
c30dc700 673sh64_use_struct_convention (struct type *type)
55ff77ac
CV
674{
675 return (TYPE_LENGTH (type) > 8);
676}
677
55ff77ac
CV
678/* Disassemble an instruction. */
679static int
c30dc700 680gdb_print_insn_sh64 (bfd_vma memaddr, disassemble_info *info)
55ff77ac 681{
4c6b5505 682 info->endian = gdbarch_byte_order (current_gdbarch);
55ff77ac
CV
683 return print_insn_sh (memaddr, info);
684}
685
7bb11558 686/* For vectors of 4 floating point registers. */
55ff77ac 687static int
c30dc700 688sh64_fv_reg_base_num (int fv_regnum)
55ff77ac
CV
689{
690 int fp_regnum;
691
3e8c568d 692 fp_regnum = gdbarch_fp0_regnum (current_gdbarch) +
55ff77ac
CV
693 (fv_regnum - FV0_REGNUM) * 4;
694 return fp_regnum;
695}
696
697/* For double precision floating point registers, i.e 2 fp regs.*/
698static int
c30dc700 699sh64_dr_reg_base_num (int dr_regnum)
55ff77ac
CV
700{
701 int fp_regnum;
702
3e8c568d 703 fp_regnum = gdbarch_fp0_regnum (current_gdbarch) +
55ff77ac
CV
704 (dr_regnum - DR0_REGNUM) * 2;
705 return fp_regnum;
706}
707
708/* For pairs of floating point registers */
709static int
c30dc700 710sh64_fpp_reg_base_num (int fpp_regnum)
55ff77ac
CV
711{
712 int fp_regnum;
713
3e8c568d 714 fp_regnum = gdbarch_fp0_regnum (current_gdbarch) +
55ff77ac
CV
715 (fpp_regnum - FPP0_REGNUM) * 2;
716 return fp_regnum;
717}
718
55ff77ac
CV
719/* *INDENT-OFF* */
720/*
721 SH COMPACT MODE (ISA 16) (all pseudo) 221-272
722 GDB_REGNUM BASE_REGNUM
723 r0_c 221 0
724 r1_c 222 1
725 r2_c 223 2
726 r3_c 224 3
727 r4_c 225 4
728 r5_c 226 5
729 r6_c 227 6
730 r7_c 228 7
731 r8_c 229 8
732 r9_c 230 9
733 r10_c 231 10
734 r11_c 232 11
735 r12_c 233 12
736 r13_c 234 13
737 r14_c 235 14
738 r15_c 236 15
739
740 pc_c 237 64
741 gbr_c 238 16
742 mach_c 239 17
743 macl_c 240 17
744 pr_c 241 18
745 t_c 242 19
746 fpscr_c 243 76
747 fpul_c 244 109
748
749 fr0_c 245 77
750 fr1_c 246 78
751 fr2_c 247 79
752 fr3_c 248 80
753 fr4_c 249 81
754 fr5_c 250 82
755 fr6_c 251 83
756 fr7_c 252 84
757 fr8_c 253 85
758 fr9_c 254 86
759 fr10_c 255 87
760 fr11_c 256 88
761 fr12_c 257 89
762 fr13_c 258 90
763 fr14_c 259 91
764 fr15_c 260 92
765
766 dr0_c 261 77
767 dr2_c 262 79
768 dr4_c 263 81
769 dr6_c 264 83
770 dr8_c 265 85
771 dr10_c 266 87
772 dr12_c 267 89
773 dr14_c 268 91
774
775 fv0_c 269 77
776 fv4_c 270 81
777 fv8_c 271 85
778 fv12_c 272 91
779*/
780/* *INDENT-ON* */
781static int
782sh64_compact_reg_base_num (int reg_nr)
783{
c30dc700 784 int base_regnum = reg_nr;
55ff77ac
CV
785
786 /* general register N maps to general register N */
787 if (reg_nr >= R0_C_REGNUM
788 && reg_nr <= R_LAST_C_REGNUM)
789 base_regnum = reg_nr - R0_C_REGNUM;
790
791 /* floating point register N maps to floating point register N */
792 else if (reg_nr >= FP0_C_REGNUM
793 && reg_nr <= FP_LAST_C_REGNUM)
3e8c568d 794 base_regnum = reg_nr - FP0_C_REGNUM + gdbarch_fp0_regnum (current_gdbarch);
55ff77ac
CV
795
796 /* double prec register N maps to base regnum for double prec register N */
797 else if (reg_nr >= DR0_C_REGNUM
798 && reg_nr <= DR_LAST_C_REGNUM)
c30dc700 799 base_regnum = sh64_dr_reg_base_num (DR0_REGNUM + reg_nr - DR0_C_REGNUM);
55ff77ac
CV
800
801 /* vector N maps to base regnum for vector register N */
802 else if (reg_nr >= FV0_C_REGNUM
803 && reg_nr <= FV_LAST_C_REGNUM)
c30dc700 804 base_regnum = sh64_fv_reg_base_num (FV0_REGNUM + reg_nr - FV0_C_REGNUM);
55ff77ac
CV
805
806 else if (reg_nr == PC_C_REGNUM)
3e8c568d 807 base_regnum = gdbarch_pc_regnum (current_gdbarch);
55ff77ac
CV
808
809 else if (reg_nr == GBR_C_REGNUM)
810 base_regnum = 16;
811
812 else if (reg_nr == MACH_C_REGNUM
813 || reg_nr == MACL_C_REGNUM)
814 base_regnum = 17;
815
816 else if (reg_nr == PR_C_REGNUM)
c30dc700 817 base_regnum = PR_REGNUM;
55ff77ac
CV
818
819 else if (reg_nr == T_C_REGNUM)
820 base_regnum = 19;
821
822 else if (reg_nr == FPSCR_C_REGNUM)
7bb11558 823 base_regnum = FPSCR_REGNUM; /*???? this register is a mess. */
55ff77ac
CV
824
825 else if (reg_nr == FPUL_C_REGNUM)
3e8c568d 826 base_regnum = gdbarch_fp0_regnum (current_gdbarch) + 32;
55ff77ac
CV
827
828 return base_regnum;
829}
830
55ff77ac
CV
831static int
832sign_extend (int value, int bits)
833{
834 value = value & ((1 << bits) - 1);
835 return (value & (1 << (bits - 1))
836 ? value | (~((1 << bits) - 1))
837 : value);
838}
839
840static void
c30dc700
CV
841sh64_analyze_prologue (struct gdbarch *gdbarch,
842 struct sh64_frame_cache *cache,
843 CORE_ADDR func_pc,
844 CORE_ADDR current_pc)
55ff77ac 845{
c30dc700 846 int reg_nr;
55ff77ac
CV
847 int pc;
848 int opc;
849 int insn;
850 int r0_val = 0;
55ff77ac
CV
851 int insn_size;
852 int gdb_register_number;
853 int register_number;
c30dc700 854 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
55ff77ac 855
c30dc700 856 cache->sp_offset = 0;
55ff77ac
CV
857
858 /* Loop around examining the prologue insns until we find something
859 that does not appear to be part of the prologue. But give up
7bb11558 860 after 20 of them, since we're getting silly then. */
55ff77ac 861
c30dc700 862 pc = func_pc;
55ff77ac 863
c30dc700
CV
864 if (cache->media_mode)
865 insn_size = 4;
55ff77ac 866 else
c30dc700 867 insn_size = 2;
55ff77ac 868
c30dc700
CV
869 opc = pc + (insn_size * 28);
870 if (opc > current_pc)
871 opc = current_pc;
872 for ( ; pc <= opc; pc += insn_size)
55ff77ac 873 {
c30dc700
CV
874 insn = read_memory_integer (cache->media_mode ? UNMAKE_ISA32_ADDR (pc)
875 : pc,
55ff77ac
CV
876 insn_size);
877
c30dc700 878 if (!cache->media_mode)
55ff77ac
CV
879 {
880 if (IS_STS_PR (insn))
881 {
882 int next_insn = read_memory_integer (pc + insn_size, insn_size);
883 if (IS_MOV_TO_R15 (next_insn))
884 {
c30dc700
CV
885 cache->saved_regs[PR_REGNUM] =
886 cache->sp_offset - ((((next_insn & 0xf) ^ 0x8) - 0x8) << 2);
55ff77ac
CV
887 pc += insn_size;
888 }
889 }
c30dc700 890
55ff77ac 891 else if (IS_MOV_R14 (insn))
c30dc700
CV
892 cache->saved_regs[MEDIA_FP_REGNUM] =
893 cache->sp_offset - ((((insn & 0xf) ^ 0x8) - 0x8) << 2);
55ff77ac
CV
894
895 else if (IS_MOV_R0 (insn))
896 {
897 /* Put in R0 the offset from SP at which to store some
898 registers. We are interested in this value, because it
899 will tell us where the given registers are stored within
900 the frame. */
901 r0_val = ((insn & 0xff) ^ 0x80) - 0x80;
902 }
c30dc700 903
55ff77ac
CV
904 else if (IS_ADD_SP_R0 (insn))
905 {
906 /* This instruction still prepares r0, but we don't care.
7bb11558 907 We already have the offset in r0_val. */
55ff77ac 908 }
c30dc700 909
55ff77ac
CV
910 else if (IS_STS_R0 (insn))
911 {
912 /* Store PR at r0_val-4 from SP. Decrement r0 by 4*/
c30dc700 913 cache->saved_regs[PR_REGNUM] = cache->sp_offset - (r0_val - 4);
55ff77ac 914 r0_val -= 4;
55ff77ac 915 }
c30dc700 916
55ff77ac
CV
917 else if (IS_MOV_R14_R0 (insn))
918 {
919 /* Store R14 at r0_val-4 from SP. Decrement r0 by 4 */
c30dc700
CV
920 cache->saved_regs[MEDIA_FP_REGNUM] = cache->sp_offset
921 - (r0_val - 4);
55ff77ac
CV
922 r0_val -= 4;
923 }
924
925 else if (IS_ADD_SP (insn))
c30dc700
CV
926 cache->sp_offset -= ((insn & 0xff) ^ 0x80) - 0x80;
927
55ff77ac
CV
928 else if (IS_MOV_SP_FP (insn))
929 break;
930 }
931 else
932 {
c30dc700
CV
933 if (IS_ADDIL_SP_MEDIA (insn) || IS_ADDI_SP_MEDIA (insn))
934 cache->sp_offset -=
935 sign_extend ((((insn & 0xffc00) ^ 0x80000) - 0x80000) >> 10, 9);
55ff77ac
CV
936
937 else if (IS_STQ_R18_R15 (insn))
c30dc700
CV
938 cache->saved_regs[PR_REGNUM] =
939 cache->sp_offset - (sign_extend ((insn & 0xffc00) >> 10, 9) << 3);
55ff77ac
CV
940
941 else if (IS_STL_R18_R15 (insn))
c30dc700
CV
942 cache->saved_regs[PR_REGNUM] =
943 cache->sp_offset - (sign_extend ((insn & 0xffc00) >> 10, 9) << 2);
55ff77ac
CV
944
945 else if (IS_STQ_R14_R15 (insn))
c30dc700
CV
946 cache->saved_regs[MEDIA_FP_REGNUM] =
947 cache->sp_offset - (sign_extend ((insn & 0xffc00) >> 10, 9) << 3);
55ff77ac
CV
948
949 else if (IS_STL_R14_R15 (insn))
c30dc700
CV
950 cache->saved_regs[MEDIA_FP_REGNUM] =
951 cache->sp_offset - (sign_extend ((insn & 0xffc00) >> 10, 9) << 2);
55ff77ac
CV
952
953 else if (IS_MOV_SP_FP_MEDIA (insn))
954 break;
955 }
956 }
957
c30dc700
CV
958 if (cache->saved_regs[MEDIA_FP_REGNUM] >= 0)
959 cache->uses_fp = 1;
55ff77ac
CV
960}
961
55ff77ac 962static CORE_ADDR
c30dc700 963sh64_frame_align (struct gdbarch *ignore, CORE_ADDR sp)
55ff77ac 964{
c30dc700 965 return sp & ~7;
55ff77ac
CV
966}
967
c30dc700 968/* Function: push_dummy_call
55ff77ac
CV
969 Setup the function arguments for calling a function in the inferior.
970
85a453d5 971 On the Renesas SH architecture, there are four registers (R4 to R7)
55ff77ac
CV
972 which are dedicated for passing function arguments. Up to the first
973 four arguments (depending on size) may go into these registers.
974 The rest go on the stack.
975
976 Arguments that are smaller than 4 bytes will still take up a whole
977 register or a whole 32-bit word on the stack, and will be
978 right-justified in the register or the stack word. This includes
979 chars, shorts, and small aggregate types.
980
981 Arguments that are larger than 4 bytes may be split between two or
982 more registers. If there are not enough registers free, an argument
983 may be passed partly in a register (or registers), and partly on the
984 stack. This includes doubles, long longs, and larger aggregates.
985 As far as I know, there is no upper limit to the size of aggregates
986 that will be passed in this way; in other words, the convention of
987 passing a pointer to a large aggregate instead of a copy is not used.
988
989 An exceptional case exists for struct arguments (and possibly other
990 aggregates such as arrays) if the size is larger than 4 bytes but
991 not a multiple of 4 bytes. In this case the argument is never split
992 between the registers and the stack, but instead is copied in its
993 entirety onto the stack, AND also copied into as many registers as
994 there is room for. In other words, space in registers permitting,
995 two copies of the same argument are passed in. As far as I can tell,
996 only the one on the stack is used, although that may be a function
997 of the level of compiler optimization. I suspect this is a compiler
998 bug. Arguments of these odd sizes are left-justified within the
999 word (as opposed to arguments smaller than 4 bytes, which are
1000 right-justified).
1001
1002 If the function is to return an aggregate type such as a struct, it
1003 is either returned in the normal return value register R0 (if its
1004 size is no greater than one byte), or else the caller must allocate
1005 space into which the callee will copy the return value (if the size
1006 is greater than one byte). In this case, a pointer to the return
1007 value location is passed into the callee in register R2, which does
1008 not displace any of the other arguments passed in via registers R4
1009 to R7. */
1010
1011/* R2-R9 for integer types and integer equivalent (char, pointers) and
1012 non-scalar (struct, union) elements (even if the elements are
1013 floats).
1014 FR0-FR11 for single precision floating point (float)
1015 DR0-DR10 for double precision floating point (double)
1016
1017 If a float is argument number 3 (for instance) and arguments number
1018 1,2, and 4 are integer, the mapping will be:
1019 arg1 -->R2, arg2 --> R3, arg3 -->FR0, arg4 --> R5. I.e. R4 is not used.
1020
1021 If a float is argument number 10 (for instance) and arguments number
1022 1 through 10 are integer, the mapping will be:
1023 arg1->R2, arg2->R3, arg3->R4, arg4->R5, arg5->R6, arg6->R7, arg7->R8,
1024 arg8->R9, arg9->(0,SP)stack(8-byte aligned), arg10->FR0, arg11->stack(16,SP).
1025 I.e. there is hole in the stack.
1026
1027 Different rules apply for variable arguments functions, and for functions
7bb11558 1028 for which the prototype is not known. */
55ff77ac
CV
1029
1030static CORE_ADDR
c30dc700
CV
1031sh64_push_dummy_call (struct gdbarch *gdbarch,
1032 struct value *function,
1033 struct regcache *regcache,
1034 CORE_ADDR bp_addr,
1035 int nargs, struct value **args,
1036 CORE_ADDR sp, int struct_return,
1037 CORE_ADDR struct_addr)
55ff77ac
CV
1038{
1039 int stack_offset, stack_alloc;
1040 int int_argreg;
1041 int float_argreg;
1042 int double_argreg;
1043 int float_arg_index = 0;
1044 int double_arg_index = 0;
1045 int argnum;
1046 struct type *type;
1047 CORE_ADDR regval;
1048 char *val;
1049 char valbuf[8];
1050 char valbuf_tmp[8];
1051 int len;
1052 int argreg_size;
1053 int fp_args[12];
55ff77ac
CV
1054
1055 memset (fp_args, 0, sizeof (fp_args));
1056
1057 /* first force sp to a 8-byte alignment */
c30dc700 1058 sp = sh64_frame_align (gdbarch, sp);
55ff77ac
CV
1059
1060 /* The "struct return pointer" pseudo-argument has its own dedicated
1061 register */
1062
1063 if (struct_return)
c30dc700
CV
1064 regcache_cooked_write_unsigned (regcache,
1065 STRUCT_RETURN_REGNUM, struct_addr);
55ff77ac
CV
1066
1067 /* Now make sure there's space on the stack */
1068 for (argnum = 0, stack_alloc = 0; argnum < nargs; argnum++)
4991999e 1069 stack_alloc += ((TYPE_LENGTH (value_type (args[argnum])) + 7) & ~7);
55ff77ac
CV
1070 sp -= stack_alloc; /* make room on stack for args */
1071
1072 /* Now load as many as possible of the first arguments into
1073 registers, and push the rest onto the stack. There are 64 bytes
1074 in eight registers available. Loop thru args from first to last. */
1075
1076 int_argreg = ARG0_REGNUM;
58643501 1077 float_argreg = gdbarch_fp0_regnum (gdbarch);
55ff77ac
CV
1078 double_argreg = DR0_REGNUM;
1079
1080 for (argnum = 0, stack_offset = 0; argnum < nargs; argnum++)
1081 {
4991999e 1082 type = value_type (args[argnum]);
55ff77ac
CV
1083 len = TYPE_LENGTH (type);
1084 memset (valbuf, 0, sizeof (valbuf));
1085
1086 if (TYPE_CODE (type) != TYPE_CODE_FLT)
1087 {
58643501 1088 argreg_size = register_size (gdbarch, int_argreg);
55ff77ac
CV
1089
1090 if (len < argreg_size)
1091 {
1092 /* value gets right-justified in the register or stack word */
58643501 1093 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
55ff77ac 1094 memcpy (valbuf + argreg_size - len,
0fd88904 1095 (char *) value_contents (args[argnum]), len);
55ff77ac 1096 else
0fd88904 1097 memcpy (valbuf, (char *) value_contents (args[argnum]), len);
55ff77ac
CV
1098
1099 val = valbuf;
1100 }
1101 else
0fd88904 1102 val = (char *) value_contents (args[argnum]);
55ff77ac
CV
1103
1104 while (len > 0)
1105 {
1106 if (int_argreg > ARGLAST_REGNUM)
1107 {
1108 /* must go on the stack */
079c8cd0
CV
1109 write_memory (sp + stack_offset, (const bfd_byte *) val,
1110 argreg_size);
55ff77ac
CV
1111 stack_offset += 8;/*argreg_size;*/
1112 }
1113 /* NOTE WELL!!!!! This is not an "else if" clause!!!
1114 That's because some *&^%$ things get passed on the stack
1115 AND in the registers! */
1116 if (int_argreg <= ARGLAST_REGNUM)
1117 {
1118 /* there's room in a register */
1119 regval = extract_unsigned_integer (val, argreg_size);
c30dc700 1120 regcache_cooked_write_unsigned (regcache, int_argreg, regval);
55ff77ac
CV
1121 }
1122 /* Store the value 8 bytes at a time. This means that
1123 things larger than 8 bytes may go partly in registers
1124 and partly on the stack. FIXME: argreg is incremented
7bb11558 1125 before we use its size. */
55ff77ac
CV
1126 len -= argreg_size;
1127 val += argreg_size;
1128 int_argreg++;
1129 }
1130 }
1131 else
1132 {
0fd88904 1133 val = (char *) value_contents (args[argnum]);
55ff77ac
CV
1134 if (len == 4)
1135 {
1136 /* Where is it going to be stored? */
1137 while (fp_args[float_arg_index])
1138 float_arg_index ++;
1139
1140 /* Now float_argreg points to the register where it
1141 should be stored. Are we still within the allowed
1142 register set? */
1143 if (float_arg_index <= FLOAT_ARGLAST_REGNUM)
1144 {
1145 /* Goes in FR0...FR11 */
c30dc700 1146 regcache_cooked_write (regcache,
58643501 1147 gdbarch_fp0_regnum (gdbarch)
3e8c568d 1148 + float_arg_index,
c30dc700 1149 val);
55ff77ac 1150 fp_args[float_arg_index] = 1;
7bb11558 1151 /* Skip the corresponding general argument register. */
55ff77ac
CV
1152 int_argreg ++;
1153 }
1154 else
1155 ;
1156 /* Store it as the integers, 8 bytes at the time, if
7bb11558 1157 necessary spilling on the stack. */
55ff77ac
CV
1158
1159 }
1160 else if (len == 8)
1161 {
1162 /* Where is it going to be stored? */
1163 while (fp_args[double_arg_index])
1164 double_arg_index += 2;
1165 /* Now double_argreg points to the register
1166 where it should be stored.
1167 Are we still within the allowed register set? */
1168 if (double_arg_index < FLOAT_ARGLAST_REGNUM)
1169 {
1170 /* Goes in DR0...DR10 */
1171 /* The numbering of the DRi registers is consecutive,
7bb11558 1172 i.e. includes odd numbers. */
55ff77ac 1173 int double_register_offset = double_arg_index / 2;
c30dc700
CV
1174 int regnum = DR0_REGNUM + double_register_offset;
1175 regcache_cooked_write (regcache, regnum, val);
55ff77ac
CV
1176 fp_args[double_arg_index] = 1;
1177 fp_args[double_arg_index + 1] = 1;
7bb11558 1178 /* Skip the corresponding general argument register. */
55ff77ac
CV
1179 int_argreg ++;
1180 }
1181 else
1182 ;
1183 /* Store it as the integers, 8 bytes at the time, if
7bb11558 1184 necessary spilling on the stack. */
55ff77ac
CV
1185 }
1186 }
1187 }
c30dc700
CV
1188 /* Store return address. */
1189 regcache_cooked_write_unsigned (regcache, PR_REGNUM, bp_addr);
55ff77ac 1190
c30dc700 1191 /* Update stack pointer. */
3e8c568d 1192 regcache_cooked_write_unsigned (regcache,
58643501 1193 gdbarch_sp_regnum (gdbarch), sp);
55ff77ac 1194
55ff77ac
CV
1195 return sp;
1196}
1197
1198/* Find a function's return value in the appropriate registers (in
1199 regbuf), and copy it into valbuf. Extract from an array REGBUF
1200 containing the (raw) register state a function return value of type
1201 TYPE, and copy that, in virtual format, into VALBUF. */
1202static void
c30dc700
CV
1203sh64_extract_return_value (struct type *type, struct regcache *regcache,
1204 void *valbuf)
55ff77ac 1205{
55ff77ac 1206 int len = TYPE_LENGTH (type);
55ff77ac
CV
1207
1208 if (TYPE_CODE (type) == TYPE_CODE_FLT)
1209 {
1210 if (len == 4)
1211 {
3e8c568d
UW
1212 /* Return value stored in gdbarch_fp0_regnum */
1213 regcache_raw_read (regcache,
1214 gdbarch_fp0_regnum (current_gdbarch), valbuf);
55ff77ac
CV
1215 }
1216 else if (len == 8)
1217 {
1218 /* return value stored in DR0_REGNUM */
1219 DOUBLEST val;
18cf8b5b 1220 gdb_byte buf[8];
55ff77ac 1221
18cf8b5b 1222 regcache_cooked_read (regcache, DR0_REGNUM, buf);
55ff77ac 1223
4c6b5505 1224 if (gdbarch_byte_order (current_gdbarch) == BFD_ENDIAN_LITTLE)
55ff77ac 1225 floatformat_to_doublest (&floatformat_ieee_double_littlebyte_bigword,
c30dc700 1226 buf, &val);
55ff77ac
CV
1227 else
1228 floatformat_to_doublest (&floatformat_ieee_double_big,
c30dc700 1229 buf, &val);
7bb11558 1230 store_typed_floating (valbuf, type, val);
55ff77ac
CV
1231 }
1232 }
1233 else
1234 {
1235 if (len <= 8)
1236 {
c30dc700
CV
1237 int offset;
1238 char buf[8];
55ff77ac 1239 /* Result is in register 2. If smaller than 8 bytes, it is padded
7bb11558 1240 at the most significant end. */
c30dc700
CV
1241 regcache_raw_read (regcache, DEFAULT_RETURN_REGNUM, buf);
1242
4c6b5505 1243 if (gdbarch_byte_order (current_gdbarch) == BFD_ENDIAN_BIG)
c30dc700
CV
1244 offset = register_size (current_gdbarch, DEFAULT_RETURN_REGNUM)
1245 - len;
55ff77ac 1246 else
c30dc700
CV
1247 offset = 0;
1248 memcpy (valbuf, buf + offset, len);
55ff77ac
CV
1249 }
1250 else
1251 error ("bad size for return value");
1252 }
1253}
1254
1255/* Write into appropriate registers a function return value
1256 of type TYPE, given in virtual format.
1257 If the architecture is sh4 or sh3e, store a function's return value
1258 in the R0 general register or in the FP0 floating point register,
1259 depending on the type of the return value. In all the other cases
7bb11558 1260 the result is stored in r0, left-justified. */
55ff77ac
CV
1261
1262static void
c30dc700
CV
1263sh64_store_return_value (struct type *type, struct regcache *regcache,
1264 const void *valbuf)
55ff77ac 1265{
7bb11558 1266 char buf[64]; /* more than enough... */
55ff77ac
CV
1267 int len = TYPE_LENGTH (type);
1268
1269 if (TYPE_CODE (type) == TYPE_CODE_FLT)
1270 {
3e8c568d 1271 int i, regnum = gdbarch_fp0_regnum (current_gdbarch);
c30dc700 1272 for (i = 0; i < len; i += 4)
4c6b5505 1273 if (gdbarch_byte_order (current_gdbarch) == BFD_ENDIAN_LITTLE)
c30dc700
CV
1274 regcache_raw_write (regcache, regnum++,
1275 (char *) valbuf + len - 4 - i);
1276 else
1277 regcache_raw_write (regcache, regnum++, (char *) valbuf + i);
55ff77ac
CV
1278 }
1279 else
1280 {
1281 int return_register = DEFAULT_RETURN_REGNUM;
1282 int offset = 0;
1283
7bb11558 1284 if (len <= register_size (current_gdbarch, return_register))
55ff77ac 1285 {
7bb11558
MS
1286 /* Pad with zeros. */
1287 memset (buf, 0, register_size (current_gdbarch, return_register));
4c6b5505 1288 if (gdbarch_byte_order (current_gdbarch) == BFD_ENDIAN_LITTLE)
7bb11558
MS
1289 offset = 0; /*register_size (current_gdbarch,
1290 return_register) - len;*/
55ff77ac 1291 else
7bb11558 1292 offset = register_size (current_gdbarch, return_register) - len;
55ff77ac
CV
1293
1294 memcpy (buf + offset, valbuf, len);
c30dc700 1295 regcache_raw_write (regcache, return_register, buf);
55ff77ac
CV
1296 }
1297 else
c30dc700 1298 regcache_raw_write (regcache, return_register, valbuf);
55ff77ac
CV
1299 }
1300}
1301
c30dc700
CV
1302static enum return_value_convention
1303sh64_return_value (struct gdbarch *gdbarch, struct type *type,
1304 struct regcache *regcache,
18cf8b5b 1305 gdb_byte *readbuf, const gdb_byte *writebuf)
c30dc700
CV
1306{
1307 if (sh64_use_struct_convention (type))
1308 return RETURN_VALUE_STRUCT_CONVENTION;
1309 if (writebuf)
1310 sh64_store_return_value (type, regcache, writebuf);
1311 else if (readbuf)
1312 sh64_extract_return_value (type, regcache, readbuf);
1313 return RETURN_VALUE_REGISTER_CONVENTION;
1314}
1315
55ff77ac 1316static void
c458d6db 1317sh64_show_media_regs (struct frame_info *frame)
55ff77ac 1318{
58643501 1319 struct gdbarch *gdbarch = get_frame_arch (frame);
55ff77ac 1320 int i;
55ff77ac 1321
c458d6db
UW
1322 printf_filtered
1323 ("PC=%s SR=%016llx \n",
3e8c568d 1324 paddr (get_frame_register_unsigned (frame,
58643501 1325 gdbarch_pc_regnum (gdbarch))),
c458d6db 1326 (long long) get_frame_register_unsigned (frame, SR_REGNUM));
55ff77ac 1327
c458d6db
UW
1328 printf_filtered
1329 ("SSR=%016llx SPC=%016llx \n",
1330 (long long) get_frame_register_unsigned (frame, SSR_REGNUM),
1331 (long long) get_frame_register_unsigned (frame, SPC_REGNUM));
1332 printf_filtered
1333 ("FPSCR=%016lx\n ",
1334 (long) get_frame_register_unsigned (frame, FPSCR_REGNUM));
55ff77ac
CV
1335
1336 for (i = 0; i < 64; i = i + 4)
c458d6db
UW
1337 printf_filtered
1338 ("\nR%d-R%d %016llx %016llx %016llx %016llx\n",
1339 i, i + 3,
1340 (long long) get_frame_register_unsigned (frame, i + 0),
1341 (long long) get_frame_register_unsigned (frame, i + 1),
1342 (long long) get_frame_register_unsigned (frame, i + 2),
1343 (long long) get_frame_register_unsigned (frame, i + 3));
55ff77ac
CV
1344
1345 printf_filtered ("\n");
1346
1347 for (i = 0; i < 64; i = i + 8)
c458d6db
UW
1348 printf_filtered
1349 ("FR%d-FR%d %08lx %08lx %08lx %08lx %08lx %08lx %08lx %08lx\n",
1350 i, i + 7,
3e8c568d 1351 (long) get_frame_register_unsigned
58643501 1352 (frame, gdbarch_fp0_regnum (gdbarch) + i + 0),
3e8c568d 1353 (long) get_frame_register_unsigned
58643501 1354 (frame, gdbarch_fp0_regnum (gdbarch) + i + 1),
3e8c568d 1355 (long) get_frame_register_unsigned
58643501 1356 (frame, gdbarch_fp0_regnum (gdbarch) + i + 2),
3e8c568d 1357 (long) get_frame_register_unsigned
58643501 1358 (frame, gdbarch_fp0_regnum (gdbarch) + i + 3),
3e8c568d 1359 (long) get_frame_register_unsigned
58643501 1360 (frame, gdbarch_fp0_regnum (gdbarch) + i + 4),
3e8c568d 1361 (long) get_frame_register_unsigned
58643501 1362 (frame, gdbarch_fp0_regnum (gdbarch) + i + 5),
3e8c568d 1363 (long) get_frame_register_unsigned
58643501 1364 (frame, gdbarch_fp0_regnum (gdbarch) + i + 6),
3e8c568d 1365 (long) get_frame_register_unsigned
58643501 1366 (frame, gdbarch_fp0_regnum (gdbarch) + i + 7));
55ff77ac
CV
1367}
1368
1369static void
c458d6db 1370sh64_show_compact_regs (struct frame_info *frame)
55ff77ac 1371{
58643501 1372 struct gdbarch *gdbarch = get_frame_arch (frame);
55ff77ac 1373 int i;
55ff77ac 1374
c458d6db
UW
1375 printf_filtered
1376 ("PC=%s \n",
1377 paddr (get_frame_register_unsigned (frame, PC_C_REGNUM)));
1378
1379 printf_filtered
1380 ("GBR=%08lx MACH=%08lx MACL=%08lx PR=%08lx T=%08lx\n",
1381 (long) get_frame_register_unsigned (frame, GBR_C_REGNUM),
1382 (long) get_frame_register_unsigned (frame, MACH_C_REGNUM),
1383 (long) get_frame_register_unsigned (frame, MACL_C_REGNUM),
1384 (long) get_frame_register_unsigned (frame, PR_C_REGNUM),
1385 (long) get_frame_register_unsigned (frame, T_C_REGNUM));
1386 printf_filtered
1387 ("FPSCR=%08lx FPUL=%08lx\n",
1388 (long) get_frame_register_unsigned (frame, FPSCR_C_REGNUM),
1389 (long) get_frame_register_unsigned (frame, FPUL_C_REGNUM));
55ff77ac
CV
1390
1391 for (i = 0; i < 16; i = i + 4)
c458d6db
UW
1392 printf_filtered
1393 ("\nR%d-R%d %08lx %08lx %08lx %08lx\n",
1394 i, i + 3,
1395 (long) get_frame_register_unsigned (frame, i + 0),
1396 (long) get_frame_register_unsigned (frame, i + 1),
1397 (long) get_frame_register_unsigned (frame, i + 2),
1398 (long) get_frame_register_unsigned (frame, i + 3));
55ff77ac
CV
1399
1400 printf_filtered ("\n");
1401
1402 for (i = 0; i < 16; i = i + 8)
c458d6db
UW
1403 printf_filtered
1404 ("FR%d-FR%d %08lx %08lx %08lx %08lx %08lx %08lx %08lx %08lx\n",
1405 i, i + 7,
3e8c568d 1406 (long) get_frame_register_unsigned
58643501 1407 (frame, gdbarch_fp0_regnum (gdbarch) + i + 0),
3e8c568d 1408 (long) get_frame_register_unsigned
58643501 1409 (frame, gdbarch_fp0_regnum (gdbarch) + i + 1),
3e8c568d 1410 (long) get_frame_register_unsigned
58643501 1411 (frame, gdbarch_fp0_regnum (gdbarch) + i + 2),
3e8c568d 1412 (long) get_frame_register_unsigned
58643501 1413 (frame, gdbarch_fp0_regnum (gdbarch) + i + 3),
3e8c568d 1414 (long) get_frame_register_unsigned
58643501 1415 (frame, gdbarch_fp0_regnum (gdbarch) + i + 4),
3e8c568d 1416 (long) get_frame_register_unsigned
58643501 1417 (frame, gdbarch_fp0_regnum (gdbarch) + i + 5),
3e8c568d 1418 (long) get_frame_register_unsigned
58643501 1419 (frame, gdbarch_fp0_regnum (gdbarch) + i + 6),
3e8c568d 1420 (long) get_frame_register_unsigned
58643501 1421 (frame, gdbarch_fp0_regnum (gdbarch) + i + 7));
55ff77ac
CV
1422}
1423
7bb11558
MS
1424/* FIXME!!! This only shows the registers for shmedia, excluding the
1425 pseudo registers. */
55ff77ac 1426void
c458d6db 1427sh64_show_regs (struct frame_info *frame)
55ff77ac 1428{
c458d6db
UW
1429 if (pc_is_isa32 (get_frame_pc (frame)))
1430 sh64_show_media_regs (frame);
55ff77ac 1431 else
c458d6db 1432 sh64_show_compact_regs (frame);
55ff77ac
CV
1433}
1434
1435/* *INDENT-OFF* */
1436/*
1437 SH MEDIA MODE (ISA 32)
1438 general registers (64-bit) 0-63
14390 r0, r1, r2, r3, r4, r5, r6, r7,
144064 r8, r9, r10, r11, r12, r13, r14, r15,
1441128 r16, r17, r18, r19, r20, r21, r22, r23,
1442192 r24, r25, r26, r27, r28, r29, r30, r31,
1443256 r32, r33, r34, r35, r36, r37, r38, r39,
1444320 r40, r41, r42, r43, r44, r45, r46, r47,
1445384 r48, r49, r50, r51, r52, r53, r54, r55,
1446448 r56, r57, r58, r59, r60, r61, r62, r63,
1447
1448 pc (64-bit) 64
1449512 pc,
1450
1451 status reg., saved status reg., saved pc reg. (64-bit) 65-67
1452520 sr, ssr, spc,
1453
1454 target registers (64-bit) 68-75
1455544 tr0, tr1, tr2, tr3, tr4, tr5, tr6, tr7,
1456
1457 floating point state control register (32-bit) 76
1458608 fpscr,
1459
1460 single precision floating point registers (32-bit) 77-140
1461612 fr0, fr1, fr2, fr3, fr4, fr5, fr6, fr7,
1462644 fr8, fr9, fr10, fr11, fr12, fr13, fr14, fr15,
1463676 fr16, fr17, fr18, fr19, fr20, fr21, fr22, fr23,
1464708 fr24, fr25, fr26, fr27, fr28, fr29, fr30, fr31,
1465740 fr32, fr33, fr34, fr35, fr36, fr37, fr38, fr39,
1466772 fr40, fr41, fr42, fr43, fr44, fr45, fr46, fr47,
1467804 fr48, fr49, fr50, fr51, fr52, fr53, fr54, fr55,
1468836 fr56, fr57, fr58, fr59, fr60, fr61, fr62, fr63,
1469
1470TOTAL SPACE FOR REGISTERS: 868 bytes
1471
1472From here on they are all pseudo registers: no memory allocated.
1473REGISTER_BYTE returns the register byte for the base register.
1474
1475 double precision registers (pseudo) 141-172
1476 dr0, dr2, dr4, dr6, dr8, dr10, dr12, dr14,
1477 dr16, dr18, dr20, dr22, dr24, dr26, dr28, dr30,
1478 dr32, dr34, dr36, dr38, dr40, dr42, dr44, dr46,
1479 dr48, dr50, dr52, dr54, dr56, dr58, dr60, dr62,
1480
1481 floating point pairs (pseudo) 173-204
1482 fp0, fp2, fp4, fp6, fp8, fp10, fp12, fp14,
1483 fp16, fp18, fp20, fp22, fp24, fp26, fp28, fp30,
1484 fp32, fp34, fp36, fp38, fp40, fp42, fp44, fp46,
1485 fp48, fp50, fp52, fp54, fp56, fp58, fp60, fp62,
1486
1487 floating point vectors (4 floating point regs) (pseudo) 205-220
1488 fv0, fv4, fv8, fv12, fv16, fv20, fv24, fv28,
1489 fv32, fv36, fv40, fv44, fv48, fv52, fv56, fv60,
1490
1491 SH COMPACT MODE (ISA 16) (all pseudo) 221-272
1492 r0_c, r1_c, r2_c, r3_c, r4_c, r5_c, r6_c, r7_c,
1493 r8_c, r9_c, r10_c, r11_c, r12_c, r13_c, r14_c, r15_c,
1494 pc_c,
1495 gbr_c, mach_c, macl_c, pr_c, t_c,
1496 fpscr_c, fpul_c,
1497 fr0_c, fr1_c, fr2_c, fr3_c, fr4_c, fr5_c, fr6_c, fr7_c,
1498 fr8_c, fr9_c, fr10_c, fr11_c, fr12_c, fr13_c, fr14_c, fr15_c
1499 dr0_c, dr2_c, dr4_c, dr6_c, dr8_c, dr10_c, dr12_c, dr14_c
1500 fv0_c, fv4_c, fv8_c, fv12_c
1501*/
55ff77ac 1502
55ff77ac 1503static struct type *
39add00a 1504sh64_build_float_register_type (int high)
55ff77ac
CV
1505{
1506 struct type *temp;
1507
1508 temp = create_range_type (NULL, builtin_type_int, 0, high);
1509 return create_array_type (NULL, builtin_type_float, temp);
1510}
1511
7bb11558
MS
1512/* Return the GDB type object for the "standard" data type
1513 of data in register REG_NR. */
55ff77ac 1514static struct type *
7bb11558 1515sh64_register_type (struct gdbarch *gdbarch, int reg_nr)
55ff77ac 1516{
58643501 1517 if ((reg_nr >= gdbarch_fp0_regnum (gdbarch)
55ff77ac
CV
1518 && reg_nr <= FP_LAST_REGNUM)
1519 || (reg_nr >= FP0_C_REGNUM
1520 && reg_nr <= FP_LAST_C_REGNUM))
1521 return builtin_type_float;
1522 else if ((reg_nr >= DR0_REGNUM
1523 && reg_nr <= DR_LAST_REGNUM)
1524 || (reg_nr >= DR0_C_REGNUM
1525 && reg_nr <= DR_LAST_C_REGNUM))
1526 return builtin_type_double;
1527 else if (reg_nr >= FPP0_REGNUM
1528 && reg_nr <= FPP_LAST_REGNUM)
39add00a 1529 return sh64_build_float_register_type (1);
55ff77ac
CV
1530 else if ((reg_nr >= FV0_REGNUM
1531 && reg_nr <= FV_LAST_REGNUM)
1532 ||(reg_nr >= FV0_C_REGNUM
1533 && reg_nr <= FV_LAST_C_REGNUM))
39add00a 1534 return sh64_build_float_register_type (3);
55ff77ac
CV
1535 else if (reg_nr == FPSCR_REGNUM)
1536 return builtin_type_int;
1537 else if (reg_nr >= R0_C_REGNUM
1538 && reg_nr < FP0_C_REGNUM)
1539 return builtin_type_int;
1540 else
1541 return builtin_type_long_long;
1542}
1543
1544static void
39add00a 1545sh64_register_convert_to_virtual (int regnum, struct type *type,
55ff77ac
CV
1546 char *from, char *to)
1547{
4c6b5505 1548 if (gdbarch_byte_order (current_gdbarch) != BFD_ENDIAN_LITTLE)
55ff77ac 1549 {
7bb11558
MS
1550 /* It is a no-op. */
1551 memcpy (to, from, register_size (current_gdbarch, regnum));
55ff77ac
CV
1552 return;
1553 }
1554
1555 if ((regnum >= DR0_REGNUM
1556 && regnum <= DR_LAST_REGNUM)
1557 || (regnum >= DR0_C_REGNUM
1558 && regnum <= DR_LAST_C_REGNUM))
1559 {
1560 DOUBLEST val;
7bb11558
MS
1561 floatformat_to_doublest (&floatformat_ieee_double_littlebyte_bigword,
1562 from, &val);
39add00a 1563 store_typed_floating (to, type, val);
55ff77ac
CV
1564 }
1565 else
39add00a 1566 error ("sh64_register_convert_to_virtual called with non DR register number");
55ff77ac
CV
1567}
1568
1569static void
39add00a 1570sh64_register_convert_to_raw (struct type *type, int regnum,
55ff77ac
CV
1571 const void *from, void *to)
1572{
4c6b5505 1573 if (gdbarch_byte_order (current_gdbarch) != BFD_ENDIAN_LITTLE)
55ff77ac 1574 {
7bb11558
MS
1575 /* It is a no-op. */
1576 memcpy (to, from, register_size (current_gdbarch, regnum));
55ff77ac
CV
1577 return;
1578 }
1579
1580 if ((regnum >= DR0_REGNUM
1581 && regnum <= DR_LAST_REGNUM)
1582 || (regnum >= DR0_C_REGNUM
1583 && regnum <= DR_LAST_C_REGNUM))
1584 {
1585 DOUBLEST val = deprecated_extract_floating (from, TYPE_LENGTH(type));
7bb11558
MS
1586 floatformat_from_doublest (&floatformat_ieee_double_littlebyte_bigword,
1587 &val, to);
55ff77ac
CV
1588 }
1589 else
39add00a 1590 error ("sh64_register_convert_to_raw called with non DR register number");
55ff77ac
CV
1591}
1592
1593static void
1594sh64_pseudo_register_read (struct gdbarch *gdbarch, struct regcache *regcache,
18cf8b5b 1595 int reg_nr, gdb_byte *buffer)
55ff77ac
CV
1596{
1597 int base_regnum;
1598 int portion;
1599 int offset = 0;
1600 char temp_buffer[MAX_REGISTER_SIZE];
55ff77ac
CV
1601
1602 if (reg_nr >= DR0_REGNUM
1603 && reg_nr <= DR_LAST_REGNUM)
1604 {
c30dc700 1605 base_regnum = sh64_dr_reg_base_num (reg_nr);
55ff77ac 1606
7bb11558 1607 /* Build the value in the provided buffer. */
55ff77ac 1608 /* DR regs are double precision registers obtained by
7bb11558 1609 concatenating 2 single precision floating point registers. */
55ff77ac
CV
1610 for (portion = 0; portion < 2; portion++)
1611 regcache_raw_read (regcache, base_regnum + portion,
1612 (temp_buffer
7bb11558 1613 + register_size (gdbarch, base_regnum) * portion));
55ff77ac 1614
7bb11558 1615 /* We must pay attention to the endianness. */
39add00a 1616 sh64_register_convert_to_virtual (reg_nr,
7b9ee6a8 1617 register_type (gdbarch, reg_nr),
39add00a 1618 temp_buffer, buffer);
55ff77ac
CV
1619
1620 }
1621
1622 else if (reg_nr >= FPP0_REGNUM
1623 && reg_nr <= FPP_LAST_REGNUM)
1624 {
c30dc700 1625 base_regnum = sh64_fpp_reg_base_num (reg_nr);
55ff77ac 1626
7bb11558 1627 /* Build the value in the provided buffer. */
55ff77ac 1628 /* FPP regs are pairs of single precision registers obtained by
7bb11558 1629 concatenating 2 single precision floating point registers. */
55ff77ac
CV
1630 for (portion = 0; portion < 2; portion++)
1631 regcache_raw_read (regcache, base_regnum + portion,
1632 ((char *) buffer
7bb11558 1633 + register_size (gdbarch, base_regnum) * portion));
55ff77ac
CV
1634 }
1635
1636 else if (reg_nr >= FV0_REGNUM
1637 && reg_nr <= FV_LAST_REGNUM)
1638 {
c30dc700 1639 base_regnum = sh64_fv_reg_base_num (reg_nr);
55ff77ac 1640
7bb11558 1641 /* Build the value in the provided buffer. */
55ff77ac 1642 /* FV regs are vectors of single precision registers obtained by
7bb11558 1643 concatenating 4 single precision floating point registers. */
55ff77ac
CV
1644 for (portion = 0; portion < 4; portion++)
1645 regcache_raw_read (regcache, base_regnum + portion,
1646 ((char *) buffer
7bb11558 1647 + register_size (gdbarch, base_regnum) * portion));
55ff77ac
CV
1648 }
1649
1650 /* sh compact pseudo registers. 1-to-1 with a shmedia register */
1651 else if (reg_nr >= R0_C_REGNUM
1652 && reg_nr <= T_C_REGNUM)
1653 {
1654 base_regnum = sh64_compact_reg_base_num (reg_nr);
1655
7bb11558 1656 /* Build the value in the provided buffer. */
55ff77ac 1657 regcache_raw_read (regcache, base_regnum, temp_buffer);
58643501 1658 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
55ff77ac
CV
1659 offset = 4;
1660 memcpy (buffer, temp_buffer + offset, 4); /* get LOWER 32 bits only????*/
1661 }
1662
1663 else if (reg_nr >= FP0_C_REGNUM
1664 && reg_nr <= FP_LAST_C_REGNUM)
1665 {
1666 base_regnum = sh64_compact_reg_base_num (reg_nr);
1667
7bb11558 1668 /* Build the value in the provided buffer. */
55ff77ac 1669 /* Floating point registers map 1-1 to the media fp regs,
7bb11558 1670 they have the same size and endianness. */
55ff77ac
CV
1671 regcache_raw_read (regcache, base_regnum, buffer);
1672 }
1673
1674 else if (reg_nr >= DR0_C_REGNUM
1675 && reg_nr <= DR_LAST_C_REGNUM)
1676 {
1677 base_regnum = sh64_compact_reg_base_num (reg_nr);
1678
1679 /* DR_C regs are double precision registers obtained by
7bb11558 1680 concatenating 2 single precision floating point registers. */
55ff77ac
CV
1681 for (portion = 0; portion < 2; portion++)
1682 regcache_raw_read (regcache, base_regnum + portion,
1683 (temp_buffer
7bb11558 1684 + register_size (gdbarch, base_regnum) * portion));
55ff77ac 1685
7bb11558 1686 /* We must pay attention to the endianness. */
39add00a 1687 sh64_register_convert_to_virtual (reg_nr,
7b9ee6a8 1688 register_type (gdbarch, reg_nr),
39add00a 1689 temp_buffer, buffer);
55ff77ac
CV
1690 }
1691
1692 else if (reg_nr >= FV0_C_REGNUM
1693 && reg_nr <= FV_LAST_C_REGNUM)
1694 {
1695 base_regnum = sh64_compact_reg_base_num (reg_nr);
1696
7bb11558 1697 /* Build the value in the provided buffer. */
55ff77ac 1698 /* FV_C regs are vectors of single precision registers obtained by
7bb11558 1699 concatenating 4 single precision floating point registers. */
55ff77ac
CV
1700 for (portion = 0; portion < 4; portion++)
1701 regcache_raw_read (regcache, base_regnum + portion,
1702 ((char *) buffer
7bb11558 1703 + register_size (gdbarch, base_regnum) * portion));
55ff77ac
CV
1704 }
1705
1706 else if (reg_nr == FPSCR_C_REGNUM)
1707 {
1708 int fpscr_base_regnum;
1709 int sr_base_regnum;
1710 unsigned int fpscr_value;
1711 unsigned int sr_value;
1712 unsigned int fpscr_c_value;
1713 unsigned int fpscr_c_part1_value;
1714 unsigned int fpscr_c_part2_value;
1715
1716 fpscr_base_regnum = FPSCR_REGNUM;
1717 sr_base_regnum = SR_REGNUM;
1718
7bb11558 1719 /* Build the value in the provided buffer. */
55ff77ac
CV
1720 /* FPSCR_C is a very weird register that contains sparse bits
1721 from the FPSCR and the SR architectural registers.
1722 Specifically: */
1723 /* *INDENT-OFF* */
1724 /*
1725 FPSRC_C bit
1726 0 Bit 0 of FPSCR
1727 1 reserved
1728 2-17 Bit 2-18 of FPSCR
1729 18-20 Bits 12,13,14 of SR
1730 21-31 reserved
1731 */
1732 /* *INDENT-ON* */
1733 /* Get FPSCR into a local buffer */
1734 regcache_raw_read (regcache, fpscr_base_regnum, temp_buffer);
7bb11558 1735 /* Get value as an int. */
55ff77ac
CV
1736 fpscr_value = extract_unsigned_integer (temp_buffer, 4);
1737 /* Get SR into a local buffer */
1738 regcache_raw_read (regcache, sr_base_regnum, temp_buffer);
7bb11558 1739 /* Get value as an int. */
55ff77ac 1740 sr_value = extract_unsigned_integer (temp_buffer, 4);
7bb11558 1741 /* Build the new value. */
55ff77ac
CV
1742 fpscr_c_part1_value = fpscr_value & 0x3fffd;
1743 fpscr_c_part2_value = (sr_value & 0x7000) << 6;
1744 fpscr_c_value = fpscr_c_part1_value | fpscr_c_part2_value;
1745 /* Store that in out buffer!!! */
1746 store_unsigned_integer (buffer, 4, fpscr_c_value);
7bb11558 1747 /* FIXME There is surely an endianness gotcha here. */
55ff77ac
CV
1748 }
1749
1750 else if (reg_nr == FPUL_C_REGNUM)
1751 {
1752 base_regnum = sh64_compact_reg_base_num (reg_nr);
1753
1754 /* FPUL_C register is floating point register 32,
7bb11558 1755 same size, same endianness. */
55ff77ac
CV
1756 regcache_raw_read (regcache, base_regnum, buffer);
1757 }
1758}
1759
1760static void
1761sh64_pseudo_register_write (struct gdbarch *gdbarch, struct regcache *regcache,
18cf8b5b 1762 int reg_nr, const gdb_byte *buffer)
55ff77ac
CV
1763{
1764 int base_regnum, portion;
1765 int offset;
1766 char temp_buffer[MAX_REGISTER_SIZE];
55ff77ac
CV
1767
1768 if (reg_nr >= DR0_REGNUM
1769 && reg_nr <= DR_LAST_REGNUM)
1770 {
c30dc700 1771 base_regnum = sh64_dr_reg_base_num (reg_nr);
7bb11558 1772 /* We must pay attention to the endianness. */
7b9ee6a8 1773 sh64_register_convert_to_raw (register_type (gdbarch, reg_nr),
39add00a
MS
1774 reg_nr,
1775 buffer, temp_buffer);
55ff77ac
CV
1776
1777 /* Write the real regs for which this one is an alias. */
1778 for (portion = 0; portion < 2; portion++)
1779 regcache_raw_write (regcache, base_regnum + portion,
1780 (temp_buffer
7bb11558
MS
1781 + register_size (gdbarch,
1782 base_regnum) * portion));
55ff77ac
CV
1783 }
1784
1785 else if (reg_nr >= FPP0_REGNUM
1786 && reg_nr <= FPP_LAST_REGNUM)
1787 {
c30dc700 1788 base_regnum = sh64_fpp_reg_base_num (reg_nr);
55ff77ac
CV
1789
1790 /* Write the real regs for which this one is an alias. */
1791 for (portion = 0; portion < 2; portion++)
1792 regcache_raw_write (regcache, base_regnum + portion,
1793 ((char *) buffer
7bb11558
MS
1794 + register_size (gdbarch,
1795 base_regnum) * portion));
55ff77ac
CV
1796 }
1797
1798 else if (reg_nr >= FV0_REGNUM
1799 && reg_nr <= FV_LAST_REGNUM)
1800 {
c30dc700 1801 base_regnum = sh64_fv_reg_base_num (reg_nr);
55ff77ac
CV
1802
1803 /* Write the real regs for which this one is an alias. */
1804 for (portion = 0; portion < 4; portion++)
1805 regcache_raw_write (regcache, base_regnum + portion,
1806 ((char *) buffer
7bb11558
MS
1807 + register_size (gdbarch,
1808 base_regnum) * portion));
55ff77ac
CV
1809 }
1810
1811 /* sh compact general pseudo registers. 1-to-1 with a shmedia
1812 register but only 4 bytes of it. */
1813 else if (reg_nr >= R0_C_REGNUM
1814 && reg_nr <= T_C_REGNUM)
1815 {
1816 base_regnum = sh64_compact_reg_base_num (reg_nr);
7bb11558 1817 /* reg_nr is 32 bit here, and base_regnum is 64 bits. */
58643501 1818 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
55ff77ac
CV
1819 offset = 4;
1820 else
1821 offset = 0;
1822 /* Let's read the value of the base register into a temporary
1823 buffer, so that overwriting the last four bytes with the new
7bb11558 1824 value of the pseudo will leave the upper 4 bytes unchanged. */
55ff77ac
CV
1825 regcache_raw_read (regcache, base_regnum, temp_buffer);
1826 /* Write as an 8 byte quantity */
1827 memcpy (temp_buffer + offset, buffer, 4);
1828 regcache_raw_write (regcache, base_regnum, temp_buffer);
1829 }
1830
1831 /* sh floating point compact pseudo registers. 1-to-1 with a shmedia
7bb11558 1832 registers. Both are 4 bytes. */
55ff77ac
CV
1833 else if (reg_nr >= FP0_C_REGNUM
1834 && reg_nr <= FP_LAST_C_REGNUM)
1835 {
1836 base_regnum = sh64_compact_reg_base_num (reg_nr);
1837 regcache_raw_write (regcache, base_regnum, buffer);
1838 }
1839
1840 else if (reg_nr >= DR0_C_REGNUM
1841 && reg_nr <= DR_LAST_C_REGNUM)
1842 {
1843 base_regnum = sh64_compact_reg_base_num (reg_nr);
1844 for (portion = 0; portion < 2; portion++)
1845 {
7bb11558 1846 /* We must pay attention to the endianness. */
7b9ee6a8 1847 sh64_register_convert_to_raw (register_type (gdbarch, reg_nr),
39add00a
MS
1848 reg_nr,
1849 buffer, temp_buffer);
55ff77ac
CV
1850
1851 regcache_raw_write (regcache, base_regnum + portion,
1852 (temp_buffer
7bb11558
MS
1853 + register_size (gdbarch,
1854 base_regnum) * portion));
55ff77ac
CV
1855 }
1856 }
1857
1858 else if (reg_nr >= FV0_C_REGNUM
1859 && reg_nr <= FV_LAST_C_REGNUM)
1860 {
1861 base_regnum = sh64_compact_reg_base_num (reg_nr);
1862
1863 for (portion = 0; portion < 4; portion++)
1864 {
1865 regcache_raw_write (regcache, base_regnum + portion,
1866 ((char *) buffer
7bb11558
MS
1867 + register_size (gdbarch,
1868 base_regnum) * portion));
55ff77ac
CV
1869 }
1870 }
1871
1872 else if (reg_nr == FPSCR_C_REGNUM)
1873 {
1874 int fpscr_base_regnum;
1875 int sr_base_regnum;
1876 unsigned int fpscr_value;
1877 unsigned int sr_value;
1878 unsigned int old_fpscr_value;
1879 unsigned int old_sr_value;
1880 unsigned int fpscr_c_value;
1881 unsigned int fpscr_mask;
1882 unsigned int sr_mask;
1883
1884 fpscr_base_regnum = FPSCR_REGNUM;
1885 sr_base_regnum = SR_REGNUM;
1886
1887 /* FPSCR_C is a very weird register that contains sparse bits
1888 from the FPSCR and the SR architectural registers.
1889 Specifically: */
1890 /* *INDENT-OFF* */
1891 /*
1892 FPSRC_C bit
1893 0 Bit 0 of FPSCR
1894 1 reserved
1895 2-17 Bit 2-18 of FPSCR
1896 18-20 Bits 12,13,14 of SR
1897 21-31 reserved
1898 */
1899 /* *INDENT-ON* */
7bb11558 1900 /* Get value as an int. */
55ff77ac
CV
1901 fpscr_c_value = extract_unsigned_integer (buffer, 4);
1902
7bb11558 1903 /* Build the new values. */
55ff77ac
CV
1904 fpscr_mask = 0x0003fffd;
1905 sr_mask = 0x001c0000;
1906
1907 fpscr_value = fpscr_c_value & fpscr_mask;
1908 sr_value = (fpscr_value & sr_mask) >> 6;
1909
1910 regcache_raw_read (regcache, fpscr_base_regnum, temp_buffer);
1911 old_fpscr_value = extract_unsigned_integer (temp_buffer, 4);
1912 old_fpscr_value &= 0xfffc0002;
1913 fpscr_value |= old_fpscr_value;
1914 store_unsigned_integer (temp_buffer, 4, fpscr_value);
1915 regcache_raw_write (regcache, fpscr_base_regnum, temp_buffer);
1916
1917 regcache_raw_read (regcache, sr_base_regnum, temp_buffer);
1918 old_sr_value = extract_unsigned_integer (temp_buffer, 4);
1919 old_sr_value &= 0xffff8fff;
1920 sr_value |= old_sr_value;
1921 store_unsigned_integer (temp_buffer, 4, sr_value);
1922 regcache_raw_write (regcache, sr_base_regnum, temp_buffer);
1923 }
1924
1925 else if (reg_nr == FPUL_C_REGNUM)
1926 {
1927 base_regnum = sh64_compact_reg_base_num (reg_nr);
1928 regcache_raw_write (regcache, base_regnum, buffer);
1929 }
1930}
1931
55ff77ac 1932/* FIXME:!! THIS SHOULD TAKE CARE OF GETTING THE RIGHT PORTION OF THE
7bb11558
MS
1933 shmedia REGISTERS. */
1934/* Control registers, compact mode. */
55ff77ac 1935static void
c30dc700
CV
1936sh64_do_cr_c_register_info (struct ui_file *file, struct frame_info *frame,
1937 int cr_c_regnum)
55ff77ac
CV
1938{
1939 switch (cr_c_regnum)
1940 {
c30dc700
CV
1941 case PC_C_REGNUM:
1942 fprintf_filtered (file, "pc_c\t0x%08x\n",
1943 (int) get_frame_register_unsigned (frame, cr_c_regnum));
55ff77ac 1944 break;
c30dc700
CV
1945 case GBR_C_REGNUM:
1946 fprintf_filtered (file, "gbr_c\t0x%08x\n",
1947 (int) get_frame_register_unsigned (frame, cr_c_regnum));
55ff77ac 1948 break;
c30dc700
CV
1949 case MACH_C_REGNUM:
1950 fprintf_filtered (file, "mach_c\t0x%08x\n",
1951 (int) get_frame_register_unsigned (frame, cr_c_regnum));
55ff77ac 1952 break;
c30dc700
CV
1953 case MACL_C_REGNUM:
1954 fprintf_filtered (file, "macl_c\t0x%08x\n",
1955 (int) get_frame_register_unsigned (frame, cr_c_regnum));
55ff77ac 1956 break;
c30dc700
CV
1957 case PR_C_REGNUM:
1958 fprintf_filtered (file, "pr_c\t0x%08x\n",
1959 (int) get_frame_register_unsigned (frame, cr_c_regnum));
55ff77ac 1960 break;
c30dc700
CV
1961 case T_C_REGNUM:
1962 fprintf_filtered (file, "t_c\t0x%08x\n",
1963 (int) get_frame_register_unsigned (frame, cr_c_regnum));
55ff77ac 1964 break;
c30dc700
CV
1965 case FPSCR_C_REGNUM:
1966 fprintf_filtered (file, "fpscr_c\t0x%08x\n",
1967 (int) get_frame_register_unsigned (frame, cr_c_regnum));
55ff77ac 1968 break;
c30dc700
CV
1969 case FPUL_C_REGNUM:
1970 fprintf_filtered (file, "fpul_c\t0x%08x\n",
1971 (int) get_frame_register_unsigned (frame, cr_c_regnum));
55ff77ac
CV
1972 break;
1973 }
1974}
1975
1976static void
c30dc700
CV
1977sh64_do_fp_register (struct gdbarch *gdbarch, struct ui_file *file,
1978 struct frame_info *frame, int regnum)
55ff77ac 1979{ /* do values for FP (float) regs */
079c8cd0 1980 unsigned char *raw_buffer;
55ff77ac
CV
1981 double flt; /* double extracted from raw hex data */
1982 int inv;
1983 int j;
1984
7bb11558 1985 /* Allocate space for the float. */
3e8c568d
UW
1986 raw_buffer = (unsigned char *) alloca
1987 (register_size (gdbarch,
1988 gdbarch_fp0_regnum
58643501 1989 (gdbarch)));
55ff77ac
CV
1990
1991 /* Get the data in raw format. */
c30dc700 1992 if (!frame_register_read (frame, regnum, raw_buffer))
c9f4d572 1993 error ("can't read register %d (%s)",
58643501 1994 regnum, gdbarch_register_name (gdbarch, regnum));
55ff77ac
CV
1995
1996 /* Get the register as a number */
1997 flt = unpack_double (builtin_type_float, raw_buffer, &inv);
1998
7bb11558 1999 /* Print the name and some spaces. */
58643501 2000 fputs_filtered (gdbarch_register_name (gdbarch, regnum), file);
c9f4d572 2001 print_spaces_filtered (15 - strlen (gdbarch_register_name
58643501 2002 (gdbarch, regnum)), file);
55ff77ac 2003
7bb11558 2004 /* Print the value. */
55ff77ac
CV
2005 if (inv)
2006 fprintf_filtered (file, "<invalid float>");
2007 else
2008 fprintf_filtered (file, "%-10.9g", flt);
2009
7bb11558 2010 /* Print the fp register as hex. */
55ff77ac
CV
2011 fprintf_filtered (file, "\t(raw 0x");
2012 for (j = 0; j < register_size (gdbarch, regnum); j++)
2013 {
58643501 2014 int idx = gdbarch_byte_order (gdbarch)
4c6b5505
UW
2015 == BFD_ENDIAN_BIG ? j : register_size
2016 (gdbarch, regnum) - 1 - j;
079c8cd0 2017 fprintf_filtered (file, "%02x", raw_buffer[idx]);
55ff77ac
CV
2018 }
2019 fprintf_filtered (file, ")");
2020 fprintf_filtered (file, "\n");
2021}
2022
2023static void
c30dc700
CV
2024sh64_do_pseudo_register (struct gdbarch *gdbarch, struct ui_file *file,
2025 struct frame_info *frame, int regnum)
55ff77ac 2026{
7bb11558 2027 /* All the sh64-compact mode registers are pseudo registers. */
55ff77ac 2028
58643501
UW
2029 if (regnum < gdbarch_num_regs (gdbarch)
2030 || regnum >= gdbarch_num_regs (gdbarch)
f57d151a
UW
2031 + NUM_PSEUDO_REGS_SH_MEDIA
2032 + NUM_PSEUDO_REGS_SH_COMPACT)
55ff77ac 2033 internal_error (__FILE__, __LINE__,
e2e0b3e5 2034 _("Invalid pseudo register number %d\n"), regnum);
55ff77ac 2035
c30dc700
CV
2036 else if ((regnum >= DR0_REGNUM && regnum <= DR_LAST_REGNUM))
2037 {
2038 int fp_regnum = sh64_dr_reg_base_num (regnum);
2039 fprintf_filtered (file, "dr%d\t0x%08x%08x\n", regnum - DR0_REGNUM,
2040 (unsigned) get_frame_register_unsigned (frame, fp_regnum),
2041 (unsigned) get_frame_register_unsigned (frame, fp_regnum + 1));
2042 }
55ff77ac 2043
c30dc700
CV
2044 else if ((regnum >= DR0_C_REGNUM && regnum <= DR_LAST_C_REGNUM))
2045 {
2046 int fp_regnum = sh64_compact_reg_base_num (regnum);
2047 fprintf_filtered (file, "dr%d_c\t0x%08x%08x\n", regnum - DR0_C_REGNUM,
2048 (unsigned) get_frame_register_unsigned (frame, fp_regnum),
2049 (unsigned) get_frame_register_unsigned (frame, fp_regnum + 1));
2050 }
55ff77ac 2051
c30dc700
CV
2052 else if ((regnum >= FV0_REGNUM && regnum <= FV_LAST_REGNUM))
2053 {
2054 int fp_regnum = sh64_fv_reg_base_num (regnum);
2055 fprintf_filtered (file, "fv%d\t0x%08x\t0x%08x\t0x%08x\t0x%08x\n",
2056 regnum - FV0_REGNUM,
2057 (unsigned) get_frame_register_unsigned (frame, fp_regnum),
2058 (unsigned) get_frame_register_unsigned (frame, fp_regnum + 1),
2059 (unsigned) get_frame_register_unsigned (frame, fp_regnum + 2),
2060 (unsigned) get_frame_register_unsigned (frame, fp_regnum + 3));
2061 }
55ff77ac 2062
c30dc700
CV
2063 else if ((regnum >= FV0_C_REGNUM && regnum <= FV_LAST_C_REGNUM))
2064 {
2065 int fp_regnum = sh64_compact_reg_base_num (regnum);
2066 fprintf_filtered (file, "fv%d_c\t0x%08x\t0x%08x\t0x%08x\t0x%08x\n",
2067 regnum - FV0_C_REGNUM,
2068 (unsigned) get_frame_register_unsigned (frame, fp_regnum),
2069 (unsigned) get_frame_register_unsigned (frame, fp_regnum + 1),
2070 (unsigned) get_frame_register_unsigned (frame, fp_regnum + 2),
2071 (unsigned) get_frame_register_unsigned (frame, fp_regnum + 3));
2072 }
2073
2074 else if (regnum >= FPP0_REGNUM && regnum <= FPP_LAST_REGNUM)
2075 {
2076 int fp_regnum = sh64_fpp_reg_base_num (regnum);
2077 fprintf_filtered (file, "fpp%d\t0x%08x\t0x%08x\n", regnum - FPP0_REGNUM,
2078 (unsigned) get_frame_register_unsigned (frame, fp_regnum),
2079 (unsigned) get_frame_register_unsigned (frame, fp_regnum + 1));
2080 }
2081
2082 else if (regnum >= R0_C_REGNUM && regnum <= R_LAST_C_REGNUM)
2083 {
2084 int c_regnum = sh64_compact_reg_base_num (regnum);
2085 fprintf_filtered (file, "r%d_c\t0x%08x\n", regnum - R0_C_REGNUM,
2086 (unsigned) get_frame_register_unsigned (frame, c_regnum));
2087 }
2088 else if (regnum >= FP0_C_REGNUM && regnum <= FP_LAST_C_REGNUM)
7bb11558 2089 /* This should work also for pseudoregs. */
c30dc700
CV
2090 sh64_do_fp_register (gdbarch, file, frame, regnum);
2091 else if (regnum >= PC_C_REGNUM && regnum <= FPUL_C_REGNUM)
2092 sh64_do_cr_c_register_info (file, frame, regnum);
55ff77ac
CV
2093}
2094
2095static void
c30dc700
CV
2096sh64_do_register (struct gdbarch *gdbarch, struct ui_file *file,
2097 struct frame_info *frame, int regnum)
55ff77ac 2098{
079c8cd0 2099 unsigned char raw_buffer[MAX_REGISTER_SIZE];
55ff77ac 2100
58643501 2101 fputs_filtered (gdbarch_register_name (gdbarch, regnum), file);
c9f4d572 2102 print_spaces_filtered (15 - strlen (gdbarch_register_name
58643501 2103 (gdbarch, regnum)), file);
55ff77ac
CV
2104
2105 /* Get the data in raw format. */
c30dc700 2106 if (!frame_register_read (frame, regnum, raw_buffer))
55ff77ac
CV
2107 fprintf_filtered (file, "*value not available*\n");
2108
7b9ee6a8 2109 val_print (register_type (gdbarch, regnum), raw_buffer, 0, 0,
55ff77ac
CV
2110 file, 'x', 1, 0, Val_pretty_default);
2111 fprintf_filtered (file, "\t");
7b9ee6a8 2112 val_print (register_type (gdbarch, regnum), raw_buffer, 0, 0,
55ff77ac
CV
2113 file, 0, 1, 0, Val_pretty_default);
2114 fprintf_filtered (file, "\n");
2115}
2116
2117static void
c30dc700
CV
2118sh64_print_register (struct gdbarch *gdbarch, struct ui_file *file,
2119 struct frame_info *frame, int regnum)
55ff77ac 2120{
58643501
UW
2121 if (regnum < 0 || regnum >= gdbarch_num_regs (gdbarch)
2122 + gdbarch_num_pseudo_regs (gdbarch))
55ff77ac 2123 internal_error (__FILE__, __LINE__,
e2e0b3e5 2124 _("Invalid register number %d\n"), regnum);
55ff77ac 2125
58643501 2126 else if (regnum >= 0 && regnum < gdbarch_num_regs (gdbarch))
55ff77ac 2127 {
7b9ee6a8 2128 if (TYPE_CODE (register_type (gdbarch, regnum)) == TYPE_CODE_FLT)
c30dc700 2129 sh64_do_fp_register (gdbarch, file, frame, regnum); /* FP regs */
55ff77ac 2130 else
c30dc700 2131 sh64_do_register (gdbarch, file, frame, regnum);
55ff77ac
CV
2132 }
2133
58643501
UW
2134 else if (regnum < gdbarch_num_regs (gdbarch)
2135 + gdbarch_num_pseudo_regs (gdbarch))
c30dc700 2136 sh64_do_pseudo_register (gdbarch, file, frame, regnum);
55ff77ac
CV
2137}
2138
2139static void
c30dc700
CV
2140sh64_media_print_registers_info (struct gdbarch *gdbarch, struct ui_file *file,
2141 struct frame_info *frame, int regnum,
2142 int fpregs)
55ff77ac
CV
2143{
2144 if (regnum != -1) /* do one specified register */
2145 {
58643501 2146 if (*(gdbarch_register_name (gdbarch, regnum)) == '\0')
55ff77ac
CV
2147 error ("Not a valid register for the current processor type");
2148
c30dc700 2149 sh64_print_register (gdbarch, file, frame, regnum);
55ff77ac
CV
2150 }
2151 else
2152 /* do all (or most) registers */
2153 {
2154 regnum = 0;
58643501 2155 while (regnum < gdbarch_num_regs (gdbarch))
55ff77ac
CV
2156 {
2157 /* If the register name is empty, it is undefined for this
2158 processor, so don't display anything. */
58643501
UW
2159 if (gdbarch_register_name (gdbarch, regnum) == NULL
2160 || *(gdbarch_register_name (gdbarch, regnum)) == '\0')
55ff77ac
CV
2161 {
2162 regnum++;
2163 continue;
2164 }
2165
7b9ee6a8 2166 if (TYPE_CODE (register_type (gdbarch, regnum))
c30dc700 2167 == TYPE_CODE_FLT)
55ff77ac
CV
2168 {
2169 if (fpregs)
2170 {
2171 /* true for "INFO ALL-REGISTERS" command */
c30dc700 2172 sh64_do_fp_register (gdbarch, file, frame, regnum);
55ff77ac
CV
2173 regnum ++;
2174 }
2175 else
58643501 2176 regnum += FP_LAST_REGNUM - gdbarch_fp0_regnum (gdbarch);
3e8c568d 2177 /* skip FP regs */
55ff77ac
CV
2178 }
2179 else
2180 {
c30dc700 2181 sh64_do_register (gdbarch, file, frame, regnum);
55ff77ac
CV
2182 regnum++;
2183 }
2184 }
2185
2186 if (fpregs)
58643501
UW
2187 while (regnum < gdbarch_num_regs (gdbarch)
2188 + gdbarch_num_pseudo_regs (gdbarch))
55ff77ac 2189 {
c30dc700 2190 sh64_do_pseudo_register (gdbarch, file, frame, regnum);
55ff77ac
CV
2191 regnum++;
2192 }
2193 }
2194}
2195
2196static void
c30dc700
CV
2197sh64_compact_print_registers_info (struct gdbarch *gdbarch,
2198 struct ui_file *file,
2199 struct frame_info *frame, int regnum,
2200 int fpregs)
55ff77ac 2201{
55ff77ac
CV
2202 if (regnum != -1) /* do one specified register */
2203 {
58643501 2204 if (*(gdbarch_register_name (gdbarch, regnum)) == '\0')
55ff77ac
CV
2205 error ("Not a valid register for the current processor type");
2206
2207 if (regnum >= 0 && regnum < R0_C_REGNUM)
2208 error ("Not a valid register for the current processor mode.");
2209
c30dc700 2210 sh64_print_register (gdbarch, file, frame, regnum);
55ff77ac
CV
2211 }
2212 else
2213 /* do all compact registers */
2214 {
2215 regnum = R0_C_REGNUM;
58643501
UW
2216 while (regnum < gdbarch_num_regs (gdbarch)
2217 + gdbarch_num_pseudo_regs (gdbarch))
55ff77ac 2218 {
c30dc700 2219 sh64_do_pseudo_register (gdbarch, file, frame, regnum);
55ff77ac
CV
2220 regnum++;
2221 }
2222 }
2223}
2224
2225static void
c30dc700
CV
2226sh64_print_registers_info (struct gdbarch *gdbarch, struct ui_file *file,
2227 struct frame_info *frame, int regnum, int fpregs)
55ff77ac 2228{
c30dc700
CV
2229 if (pc_is_isa32 (get_frame_pc (frame)))
2230 sh64_media_print_registers_info (gdbarch, file, frame, regnum, fpregs);
55ff77ac 2231 else
c30dc700 2232 sh64_compact_print_registers_info (gdbarch, file, frame, regnum, fpregs);
55ff77ac
CV
2233}
2234
c30dc700
CV
2235static struct sh64_frame_cache *
2236sh64_alloc_frame_cache (void)
2237{
2238 struct sh64_frame_cache *cache;
2239 int i;
2240
2241 cache = FRAME_OBSTACK_ZALLOC (struct sh64_frame_cache);
2242
2243 /* Base address. */
2244 cache->base = 0;
2245 cache->saved_sp = 0;
2246 cache->sp_offset = 0;
2247 cache->pc = 0;
55ff77ac 2248
c30dc700
CV
2249 /* Frameless until proven otherwise. */
2250 cache->uses_fp = 0;
55ff77ac 2251
c30dc700
CV
2252 /* Saved registers. We initialize these to -1 since zero is a valid
2253 offset (that's where fp is supposed to be stored). */
2254 for (i = 0; i < SIM_SH64_NR_REGS; i++)
2255 {
2256 cache->saved_regs[i] = -1;
2257 }
2258
2259 return cache;
2260}
2261
2262static struct sh64_frame_cache *
2263sh64_frame_cache (struct frame_info *next_frame, void **this_cache)
55ff77ac 2264{
58643501 2265 struct gdbarch *gdbarch;
c30dc700
CV
2266 struct sh64_frame_cache *cache;
2267 CORE_ADDR current_pc;
2268 int i;
55ff77ac 2269
c30dc700
CV
2270 if (*this_cache)
2271 return *this_cache;
2272
58643501 2273 gdbarch = get_frame_arch (next_frame);
c30dc700
CV
2274 cache = sh64_alloc_frame_cache ();
2275 *this_cache = cache;
2276
2277 current_pc = frame_pc_unwind (next_frame);
2278 cache->media_mode = pc_is_isa32 (current_pc);
2279
2280 /* In principle, for normal frames, fp holds the frame pointer,
2281 which holds the base address for the current stack frame.
2282 However, for functions that don't need it, the frame pointer is
2283 optional. For these "frameless" functions the frame pointer is
2284 actually the frame pointer of the calling frame. */
2285 cache->base = frame_unwind_register_unsigned (next_frame, MEDIA_FP_REGNUM);
2286 if (cache->base == 0)
2287 return cache;
2288
93d42b30 2289 cache->pc = frame_func_unwind (next_frame, NORMAL_FRAME);
c30dc700 2290 if (cache->pc != 0)
58643501 2291 sh64_analyze_prologue (gdbarch, cache, cache->pc, current_pc);
c30dc700
CV
2292
2293 if (!cache->uses_fp)
55ff77ac 2294 {
c30dc700
CV
2295 /* We didn't find a valid frame, which means that CACHE->base
2296 currently holds the frame pointer for our calling frame. If
2297 we're at the start of a function, or somewhere half-way its
2298 prologue, the function's frame probably hasn't been fully
2299 setup yet. Try to reconstruct the base address for the stack
2300 frame by looking at the stack pointer. For truly "frameless"
2301 functions this might work too. */
3e8c568d 2302 cache->base = frame_unwind_register_unsigned
58643501 2303 (next_frame, gdbarch_sp_regnum (gdbarch));
c30dc700 2304 }
55ff77ac 2305
c30dc700
CV
2306 /* Now that we have the base address for the stack frame we can
2307 calculate the value of sp in the calling frame. */
2308 cache->saved_sp = cache->base + cache->sp_offset;
55ff77ac 2309
c30dc700
CV
2310 /* Adjust all the saved registers such that they contain addresses
2311 instead of offsets. */
2312 for (i = 0; i < SIM_SH64_NR_REGS; i++)
2313 if (cache->saved_regs[i] != -1)
2314 cache->saved_regs[i] = cache->saved_sp - cache->saved_regs[i];
55ff77ac 2315
c30dc700
CV
2316 return cache;
2317}
55ff77ac 2318
c30dc700
CV
2319static void
2320sh64_frame_prev_register (struct frame_info *next_frame, void **this_cache,
2321 int regnum, int *optimizedp,
2322 enum lval_type *lvalp, CORE_ADDR *addrp,
18cf8b5b 2323 int *realnump, gdb_byte *valuep)
c30dc700
CV
2324{
2325 struct sh64_frame_cache *cache = sh64_frame_cache (next_frame, this_cache);
58643501 2326 struct gdbarch *gdbarch = get_frame_arch (next_frame);
55ff77ac 2327
c30dc700 2328 gdb_assert (regnum >= 0);
55ff77ac 2329
58643501 2330 if (regnum == gdbarch_sp_regnum (gdbarch) && cache->saved_sp)
c30dc700
CV
2331 {
2332 *optimizedp = 0;
2333 *lvalp = not_lval;
2334 *addrp = 0;
2335 *realnump = -1;
2336 if (valuep)
2337 {
2338 /* Store the value. */
2339 store_unsigned_integer (valuep,
58643501
UW
2340 register_size (gdbarch,
2341 gdbarch_sp_regnum (gdbarch)),
c30dc700
CV
2342 cache->saved_sp);
2343 }
2344 return;
2345 }
2346
2347 /* The PC of the previous frame is stored in the PR register of
2348 the current frame. Frob regnum so that we pull the value from
2349 the correct place. */
58643501 2350 if (regnum == gdbarch_pc_regnum (gdbarch))
c30dc700
CV
2351 regnum = PR_REGNUM;
2352
2353 if (regnum < SIM_SH64_NR_REGS && cache->saved_regs[regnum] != -1)
2354 {
58643501 2355 int reg_size = register_size (gdbarch, regnum);
c30dc700 2356 int size;
55ff77ac 2357
c30dc700
CV
2358 *optimizedp = 0;
2359 *lvalp = lval_memory;
2360 *addrp = cache->saved_regs[regnum];
2361 *realnump = -1;
58643501 2362 if (gdbarch_tdep (gdbarch)->sh_abi == SH_ABI_32
c30dc700
CV
2363 && (regnum == MEDIA_FP_REGNUM || regnum == PR_REGNUM))
2364 size = 4;
2365 else
2366 size = reg_size;
2367 if (valuep)
2368 {
2369 memset (valuep, 0, reg_size);
58643501 2370 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_LITTLE)
c30dc700
CV
2371 read_memory (*addrp, valuep, size);
2372 else
2373 read_memory (*addrp, (char *) valuep + reg_size - size, size);
2374 }
2375 return;
55ff77ac
CV
2376 }
2377
c30dc700
CV
2378 *optimizedp = 0;
2379 *lvalp = lval_register;
2380 *addrp = 0;
2381 *realnump = regnum;
2382 if (valuep)
2383 frame_unwind_register (next_frame, (*realnump), valuep);
55ff77ac 2384}
55ff77ac 2385
c30dc700
CV
2386static void
2387sh64_frame_this_id (struct frame_info *next_frame, void **this_cache,
2388 struct frame_id *this_id)
2389{
2390 struct sh64_frame_cache *cache = sh64_frame_cache (next_frame, this_cache);
2391
2392 /* This marks the outermost frame. */
2393 if (cache->base == 0)
2394 return;
2395
2396 *this_id = frame_id_build (cache->saved_sp, cache->pc);
2397}
2398
2399static const struct frame_unwind sh64_frame_unwind = {
2400 NORMAL_FRAME,
2401 sh64_frame_this_id,
2402 sh64_frame_prev_register
2403};
2404
2405static const struct frame_unwind *
2406sh64_frame_sniffer (struct frame_info *next_frame)
2407{
2408 return &sh64_frame_unwind;
2409}
2410
2411static CORE_ADDR
2412sh64_unwind_sp (struct gdbarch *gdbarch, struct frame_info *next_frame)
2413{
3e8c568d 2414 return frame_unwind_register_unsigned (next_frame,
58643501 2415 gdbarch_sp_regnum (gdbarch));
c30dc700
CV
2416}
2417
2418static CORE_ADDR
2419sh64_unwind_pc (struct gdbarch *gdbarch, struct frame_info *next_frame)
2420{
3e8c568d 2421 return frame_unwind_register_unsigned (next_frame,
58643501 2422 gdbarch_pc_regnum (gdbarch));
c30dc700
CV
2423}
2424
2425static struct frame_id
2426sh64_unwind_dummy_id (struct gdbarch *gdbarch, struct frame_info *next_frame)
2427{
2428 return frame_id_build (sh64_unwind_sp (gdbarch, next_frame),
2429 frame_pc_unwind (next_frame));
2430}
2431
2432static CORE_ADDR
2433sh64_frame_base_address (struct frame_info *next_frame, void **this_cache)
2434{
2435 struct sh64_frame_cache *cache = sh64_frame_cache (next_frame, this_cache);
2436
2437 return cache->base;
2438}
2439
2440static const struct frame_base sh64_frame_base = {
2441 &sh64_frame_unwind,
2442 sh64_frame_base_address,
2443 sh64_frame_base_address,
2444 sh64_frame_base_address
2445};
2446
55ff77ac
CV
2447
2448struct gdbarch *
2449sh64_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
2450{
55ff77ac
CV
2451 struct gdbarch *gdbarch;
2452 struct gdbarch_tdep *tdep;
2453
2454 /* If there is already a candidate, use it. */
2455 arches = gdbarch_list_lookup_by_info (arches, &info);
2456 if (arches != NULL)
2457 return arches->gdbarch;
2458
2459 /* None found, create a new architecture from the information
7bb11558 2460 provided. */
55ff77ac
CV
2461 tdep = XMALLOC (struct gdbarch_tdep);
2462 gdbarch = gdbarch_alloc (&info, tdep);
2463
55ff77ac
CV
2464 /* Determine the ABI */
2465 if (info.abfd && bfd_get_arch_size (info.abfd) == 64)
2466 {
7bb11558 2467 /* If the ABI is the 64-bit one, it can only be sh-media. */
55ff77ac
CV
2468 tdep->sh_abi = SH_ABI_64;
2469 set_gdbarch_ptr_bit (gdbarch, 8 * TARGET_CHAR_BIT);
2470 set_gdbarch_long_bit (gdbarch, 8 * TARGET_CHAR_BIT);
2471 }
2472 else
2473 {
2474 /* If the ABI is the 32-bit one it could be either media or
7bb11558 2475 compact. */
55ff77ac
CV
2476 tdep->sh_abi = SH_ABI_32;
2477 set_gdbarch_ptr_bit (gdbarch, 4 * TARGET_CHAR_BIT);
2478 set_gdbarch_long_bit (gdbarch, 4 * TARGET_CHAR_BIT);
2479 }
2480
2481 set_gdbarch_short_bit (gdbarch, 2 * TARGET_CHAR_BIT);
2482 set_gdbarch_int_bit (gdbarch, 4 * TARGET_CHAR_BIT);
c30dc700 2483 set_gdbarch_long_bit (gdbarch, 4 * TARGET_CHAR_BIT);
55ff77ac
CV
2484 set_gdbarch_long_long_bit (gdbarch, 8 * TARGET_CHAR_BIT);
2485 set_gdbarch_float_bit (gdbarch, 4 * TARGET_CHAR_BIT);
2486 set_gdbarch_double_bit (gdbarch, 8 * TARGET_CHAR_BIT);
2487 set_gdbarch_long_double_bit (gdbarch, 8 * TARGET_CHAR_BIT);
2488
c30dc700
CV
2489 /* The number of real registers is the same whether we are in
2490 ISA16(compact) or ISA32(media). */
2491 set_gdbarch_num_regs (gdbarch, SIM_SH64_NR_REGS);
55ff77ac 2492 set_gdbarch_sp_regnum (gdbarch, 15);
c30dc700
CV
2493 set_gdbarch_pc_regnum (gdbarch, 64);
2494 set_gdbarch_fp0_regnum (gdbarch, SIM_SH64_FR0_REGNUM);
2495 set_gdbarch_num_pseudo_regs (gdbarch, NUM_PSEUDO_REGS_SH_MEDIA
2496 + NUM_PSEUDO_REGS_SH_COMPACT);
55ff77ac 2497
c30dc700
CV
2498 set_gdbarch_register_name (gdbarch, sh64_register_name);
2499 set_gdbarch_register_type (gdbarch, sh64_register_type);
2500
2501 set_gdbarch_pseudo_register_read (gdbarch, sh64_pseudo_register_read);
2502 set_gdbarch_pseudo_register_write (gdbarch, sh64_pseudo_register_write);
2503
2504 set_gdbarch_breakpoint_from_pc (gdbarch, sh64_breakpoint_from_pc);
2505
2506 set_gdbarch_print_insn (gdbarch, gdb_print_insn_sh64);
55ff77ac
CV
2507 set_gdbarch_register_sim_regno (gdbarch, legacy_register_sim_regno);
2508
c30dc700 2509 set_gdbarch_return_value (gdbarch, sh64_return_value);
55ff77ac 2510
c30dc700
CV
2511 set_gdbarch_skip_prologue (gdbarch, sh64_skip_prologue);
2512 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
55ff77ac 2513
c30dc700 2514 set_gdbarch_push_dummy_call (gdbarch, sh64_push_dummy_call);
55ff77ac 2515
c30dc700 2516 set_gdbarch_believe_pcc_promotion (gdbarch, 1);
55ff77ac 2517
c30dc700
CV
2518 set_gdbarch_frame_align (gdbarch, sh64_frame_align);
2519 set_gdbarch_unwind_sp (gdbarch, sh64_unwind_sp);
2520 set_gdbarch_unwind_pc (gdbarch, sh64_unwind_pc);
2521 set_gdbarch_unwind_dummy_id (gdbarch, sh64_unwind_dummy_id);
2522 frame_base_set_default (gdbarch, &sh64_frame_base);
55ff77ac 2523
c30dc700 2524 set_gdbarch_print_registers_info (gdbarch, sh64_print_registers_info);
55ff77ac 2525
55ff77ac
CV
2526 set_gdbarch_elf_make_msymbol_special (gdbarch,
2527 sh64_elf_make_msymbol_special);
2528
2529 /* Hook in ABI-specific overrides, if they have been registered. */
2530 gdbarch_init_osabi (info, gdbarch);
2531
c30dc700
CV
2532 frame_unwind_append_sniffer (gdbarch, dwarf2_frame_sniffer);
2533 frame_unwind_append_sniffer (gdbarch, sh64_frame_sniffer);
2534
55ff77ac
CV
2535 return gdbarch;
2536}
This page took 0.861191 seconds and 4 git commands to generate.