2002-04-22 Michael Snyder <msnyder@redhat.com>
[deliverable/binutils-gdb.git] / gdb / sparc-tdep.c
CommitLineData
c906108c 1/* Target-dependent code for the SPARC for GDB, the GNU debugger.
cda5a58a
AC
2
3 Copyright 1986, 1987, 1989, 1990, 1991, 1992, 1993, 1994, 1995,
4 1996, 1997, 1998, 1999, 2000, 2001, 2002 Free Software Foundation,
5 Inc.
c906108c 6
c5aa993b 7 This file is part of GDB.
c906108c 8
c5aa993b
JM
9 This program is free software; you can redistribute it and/or modify
10 it under the terms of the GNU General Public License as published by
11 the Free Software Foundation; either version 2 of the License, or
12 (at your option) any later version.
c906108c 13
c5aa993b
JM
14 This program is distributed in the hope that it will be useful,
15 but WITHOUT ANY WARRANTY; without even the implied warranty of
16 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 GNU General Public License for more details.
c906108c 18
c5aa993b
JM
19 You should have received a copy of the GNU General Public License
20 along with this program; if not, write to the Free Software
21 Foundation, Inc., 59 Temple Place - Suite 330,
22 Boston, MA 02111-1307, USA. */
c906108c
SS
23
24/* ??? Support for calling functions from gdb in sparc64 is unfinished. */
25
26#include "defs.h"
5af923b0 27#include "arch-utils.h"
c906108c
SS
28#include "frame.h"
29#include "inferior.h"
30#include "obstack.h"
31#include "target.h"
32#include "value.h"
33#include "bfd.h"
34#include "gdb_string.h"
4e052eda 35#include "regcache.h"
c906108c
SS
36
37#ifdef USE_PROC_FS
38#include <sys/procfs.h>
13437d4b
KB
39/* Prototypes for supply_gregset etc. */
40#include "gregset.h"
c906108c
SS
41#endif
42
43#include "gdbcore.h"
44
5af923b0
MS
45#include "symfile.h" /* for 'entry_point_address' */
46
4eb8c7fc
DM
47/*
48 * Some local macros that have multi-arch and non-multi-arch versions:
49 */
50
51#if (GDB_MULTI_ARCH > 0)
52
53/* Does the target have Floating Point registers? */
54#define SPARC_HAS_FPU (gdbarch_tdep (current_gdbarch)->has_fpu)
55/* Number of bytes devoted to Floating Point registers: */
56#define FP_REGISTER_BYTES (gdbarch_tdep (current_gdbarch)->fp_register_bytes)
57/* Highest numbered Floating Point register. */
58#define FP_MAX_REGNUM (gdbarch_tdep (current_gdbarch)->fp_max_regnum)
59/* Size of a general (integer) register: */
60#define SPARC_INTREG_SIZE (gdbarch_tdep (current_gdbarch)->intreg_size)
61/* Offset within the call dummy stack of the saved registers. */
62#define DUMMY_REG_SAVE_OFFSET (gdbarch_tdep (current_gdbarch)->reg_save_offset)
63
64#else /* non-multi-arch */
65
66
67/* Does the target have Floating Point registers? */
68#if defined(TARGET_SPARCLET) || defined(TARGET_SPARCLITE)
69#define SPARC_HAS_FPU 0
70#else
71#define SPARC_HAS_FPU 1
72#endif
73
74/* Number of bytes devoted to Floating Point registers: */
75#if (GDB_TARGET_IS_SPARC64)
76#define FP_REGISTER_BYTES (64 * 4)
77#else
78#if (SPARC_HAS_FPU)
79#define FP_REGISTER_BYTES (32 * 4)
80#else
81#define FP_REGISTER_BYTES 0
82#endif
83#endif
84
85/* Highest numbered Floating Point register. */
86#if (GDB_TARGET_IS_SPARC64)
87#define FP_MAX_REGNUM (FP0_REGNUM + 48)
88#else
89#define FP_MAX_REGNUM (FP0_REGNUM + 32)
90#endif
91
92/* Size of a general (integer) register: */
93#define SPARC_INTREG_SIZE (REGISTER_RAW_SIZE (G0_REGNUM))
94
95/* Offset within the call dummy stack of the saved registers. */
96#if (GDB_TARGET_IS_SPARC64)
97#define DUMMY_REG_SAVE_OFFSET (128 + 16)
98#else
99#define DUMMY_REG_SAVE_OFFSET 0x60
100#endif
101
102#endif /* GDB_MULTI_ARCH */
103
104struct gdbarch_tdep
105 {
106 int has_fpu;
107 int fp_register_bytes;
108 int y_regnum;
109 int fp_max_regnum;
110 int intreg_size;
111 int reg_save_offset;
112 int call_dummy_call_offset;
113 int print_insn_mach;
114 };
5af923b0
MS
115
116/* Now make GDB_TARGET_IS_SPARC64 a runtime test. */
117/* FIXME MVS: or try testing bfd_arch_info.arch and bfd_arch_info.mach ...
118 * define GDB_TARGET_IS_SPARC64 \
119 * (TARGET_ARCHITECTURE->arch == bfd_arch_sparc && \
120 * (TARGET_ARCHITECTURE->mach == bfd_mach_sparc_v9 || \
121 * TARGET_ARCHITECTURE->mach == bfd_mach_sparc_v9a))
122 */
123
c906108c
SS
124/* From infrun.c */
125extern int stop_after_trap;
126
127/* We don't store all registers immediately when requested, since they
128 get sent over in large chunks anyway. Instead, we accumulate most
129 of the changes and send them over once. "deferred_stores" keeps
130 track of which sets of registers we have locally-changed copies of,
131 so we only need send the groups that have changed. */
132
5af923b0 133int deferred_stores = 0; /* Accumulated stores we want to do eventually. */
c906108c
SS
134
135
136/* Some machines, such as Fujitsu SPARClite 86x, have a bi-endian mode
137 where instructions are big-endian and data are little-endian.
138 This flag is set when we detect that the target is of this type. */
139
140int bi_endian = 0;
141
142
143/* Fetch a single instruction. Even on bi-endian machines
144 such as sparc86x, instructions are always big-endian. */
145
146static unsigned long
fba45db2 147fetch_instruction (CORE_ADDR pc)
c906108c
SS
148{
149 unsigned long retval;
150 int i;
151 unsigned char buf[4];
152
153 read_memory (pc, buf, sizeof (buf));
154
155 /* Start at the most significant end of the integer, and work towards
156 the least significant. */
157 retval = 0;
158 for (i = 0; i < sizeof (buf); ++i)
159 retval = (retval << 8) | buf[i];
160 return retval;
161}
162
163
164/* Branches with prediction are treated like their non-predicting cousins. */
165/* FIXME: What about floating point branches? */
166
167/* Macros to extract fields from sparc instructions. */
168#define X_OP(i) (((i) >> 30) & 0x3)
169#define X_RD(i) (((i) >> 25) & 0x1f)
170#define X_A(i) (((i) >> 29) & 1)
171#define X_COND(i) (((i) >> 25) & 0xf)
172#define X_OP2(i) (((i) >> 22) & 0x7)
173#define X_IMM22(i) ((i) & 0x3fffff)
174#define X_OP3(i) (((i) >> 19) & 0x3f)
175#define X_RS1(i) (((i) >> 14) & 0x1f)
176#define X_I(i) (((i) >> 13) & 1)
177#define X_IMM13(i) ((i) & 0x1fff)
178/* Sign extension macros. */
179#define X_SIMM13(i) ((X_IMM13 (i) ^ 0x1000) - 0x1000)
180#define X_DISP22(i) ((X_IMM22 (i) ^ 0x200000) - 0x200000)
181#define X_CC(i) (((i) >> 20) & 3)
182#define X_P(i) (((i) >> 19) & 1)
183#define X_DISP19(i) ((((i) & 0x7ffff) ^ 0x40000) - 0x40000)
184#define X_RCOND(i) (((i) >> 25) & 7)
185#define X_DISP16(i) ((((((i) >> 6) && 0xc000) | ((i) & 0x3fff)) ^ 0x8000) - 0x8000)
186#define X_FCN(i) (((i) >> 25) & 31)
187
188typedef enum
189{
5af923b0
MS
190 Error, not_branch, bicc, bicca, ba, baa, ticc, ta, done_retry
191} branch_type;
c906108c
SS
192
193/* Simulate single-step ptrace call for sun4. Code written by Gary
194 Beihl (beihl@mcc.com). */
195
196/* npc4 and next_pc describe the situation at the time that the
197 step-breakpoint was set, not necessary the current value of NPC_REGNUM. */
198static CORE_ADDR next_pc, npc4, target;
199static int brknpc4, brktrg;
200typedef char binsn_quantum[BREAKPOINT_MAX];
201static binsn_quantum break_mem[3];
202
5af923b0 203static branch_type isbranch (long, CORE_ADDR, CORE_ADDR *);
c906108c
SS
204
205/* single_step() is called just before we want to resume the inferior,
206 if we want to single-step it but there is no hardware or kernel single-step
207 support (as on all SPARCs). We find all the possible targets of the
208 coming instruction and breakpoint them.
209
210 single_step is also called just after the inferior stops. If we had
211 set up a simulated single-step, we undo our damage. */
212
213void
fba45db2
KB
214sparc_software_single_step (enum target_signal ignore, /* pid, but we don't need it */
215 int insert_breakpoints_p)
c906108c
SS
216{
217 branch_type br;
218 CORE_ADDR pc;
219 long pc_instruction;
220
221 if (insert_breakpoints_p)
222 {
223 /* Always set breakpoint for NPC. */
224 next_pc = read_register (NPC_REGNUM);
c5aa993b 225 npc4 = next_pc + 4; /* branch not taken */
c906108c
SS
226
227 target_insert_breakpoint (next_pc, break_mem[0]);
228 /* printf_unfiltered ("set break at %x\n",next_pc); */
229
230 pc = read_register (PC_REGNUM);
231 pc_instruction = fetch_instruction (pc);
232 br = isbranch (pc_instruction, pc, &target);
233 brknpc4 = brktrg = 0;
234
235 if (br == bicca)
236 {
237 /* Conditional annulled branch will either end up at
238 npc (if taken) or at npc+4 (if not taken).
239 Trap npc+4. */
240 brknpc4 = 1;
241 target_insert_breakpoint (npc4, break_mem[1]);
242 }
243 else if (br == baa && target != next_pc)
244 {
245 /* Unconditional annulled branch will always end up at
246 the target. */
247 brktrg = 1;
248 target_insert_breakpoint (target, break_mem[2]);
249 }
5af923b0 250 else if (GDB_TARGET_IS_SPARC64 && br == done_retry)
c906108c
SS
251 {
252 brktrg = 1;
253 target_insert_breakpoint (target, break_mem[2]);
254 }
c906108c
SS
255 }
256 else
257 {
258 /* Remove breakpoints */
259 target_remove_breakpoint (next_pc, break_mem[0]);
260
261 if (brknpc4)
262 target_remove_breakpoint (npc4, break_mem[1]);
263
264 if (brktrg)
265 target_remove_breakpoint (target, break_mem[2]);
266 }
267}
268\f
5af923b0
MS
269struct frame_extra_info
270{
271 CORE_ADDR bottom;
272 int in_prologue;
273 int flat;
274 /* Following fields only relevant for flat frames. */
275 CORE_ADDR pc_addr;
276 CORE_ADDR fp_addr;
277 /* Add this to ->frame to get the value of the stack pointer at the
278 time of the register saves. */
279 int sp_offset;
280};
281
282/* Call this for each newly created frame. For SPARC, we need to
283 calculate the bottom of the frame, and do some extra work if the
284 prologue has been generated via the -mflat option to GCC. In
285 particular, we need to know where the previous fp and the pc have
286 been stashed, since their exact position within the frame may vary. */
c906108c
SS
287
288void
fba45db2 289sparc_init_extra_frame_info (int fromleaf, struct frame_info *fi)
c906108c
SS
290{
291 char *name;
292 CORE_ADDR prologue_start, prologue_end;
293 int insn;
294
5af923b0
MS
295 fi->extra_info = (struct frame_extra_info *)
296 frame_obstack_alloc (sizeof (struct frame_extra_info));
297 frame_saved_regs_zalloc (fi);
298
299 fi->extra_info->bottom =
c906108c 300 (fi->next ?
5af923b0
MS
301 (fi->frame == fi->next->frame ? fi->next->extra_info->bottom :
302 fi->next->frame) : read_sp ());
c906108c
SS
303
304 /* If fi->next is NULL, then we already set ->frame by passing read_fp()
305 to create_new_frame. */
306 if (fi->next)
307 {
5af923b0
MS
308 char *buf;
309
310 buf = alloca (MAX_REGISTER_RAW_SIZE);
c906108c
SS
311
312 /* Compute ->frame as if not flat. If it is flat, we'll change
c5aa993b 313 it later. */
c906108c
SS
314 if (fi->next->next != NULL
315 && (fi->next->next->signal_handler_caller
316 || frame_in_dummy (fi->next->next))
317 && frameless_look_for_prologue (fi->next))
318 {
319 /* A frameless function interrupted by a signal did not change
320 the frame pointer, fix up frame pointer accordingly. */
321 fi->frame = FRAME_FP (fi->next);
5af923b0 322 fi->extra_info->bottom = fi->next->extra_info->bottom;
c906108c
SS
323 }
324 else
325 {
326 /* Should we adjust for stack bias here? */
327 get_saved_register (buf, 0, 0, fi, FP_REGNUM, 0);
328 fi->frame = extract_address (buf, REGISTER_RAW_SIZE (FP_REGNUM));
c5aa993b 329
5af923b0
MS
330 if (GDB_TARGET_IS_SPARC64 && (fi->frame & 1))
331 fi->frame += 2047;
c906108c
SS
332 }
333 }
334
335 /* Decide whether this is a function with a ``flat register window''
336 frame. For such functions, the frame pointer is actually in %i7. */
5af923b0
MS
337 fi->extra_info->flat = 0;
338 fi->extra_info->in_prologue = 0;
c906108c
SS
339 if (find_pc_partial_function (fi->pc, &name, &prologue_start, &prologue_end))
340 {
341 /* See if the function starts with an add (which will be of a
c5aa993b
JM
342 negative number if a flat frame) to the sp. FIXME: Does not
343 handle large frames which will need more than one instruction
344 to adjust the sp. */
d0901120 345 insn = fetch_instruction (prologue_start);
c906108c
SS
346 if (X_OP (insn) == 2 && X_RD (insn) == 14 && X_OP3 (insn) == 0
347 && X_I (insn) && X_SIMM13 (insn) < 0)
348 {
349 int offset = X_SIMM13 (insn);
350
351 /* Then look for a save of %i7 into the frame. */
352 insn = fetch_instruction (prologue_start + 4);
353 if (X_OP (insn) == 3
354 && X_RD (insn) == 31
355 && X_OP3 (insn) == 4
356 && X_RS1 (insn) == 14)
357 {
5af923b0
MS
358 char *buf;
359
360 buf = alloca (MAX_REGISTER_RAW_SIZE);
c906108c
SS
361
362 /* We definitely have a flat frame now. */
5af923b0 363 fi->extra_info->flat = 1;
c906108c 364
5af923b0 365 fi->extra_info->sp_offset = offset;
c906108c
SS
366
367 /* Overwrite the frame's address with the value in %i7. */
368 get_saved_register (buf, 0, 0, fi, I7_REGNUM, 0);
369 fi->frame = extract_address (buf, REGISTER_RAW_SIZE (I7_REGNUM));
5af923b0
MS
370
371 if (GDB_TARGET_IS_SPARC64 && (fi->frame & 1))
c906108c 372 fi->frame += 2047;
5af923b0 373
c906108c 374 /* Record where the fp got saved. */
5af923b0
MS
375 fi->extra_info->fp_addr =
376 fi->frame + fi->extra_info->sp_offset + X_SIMM13 (insn);
c906108c
SS
377
378 /* Also try to collect where the pc got saved to. */
5af923b0 379 fi->extra_info->pc_addr = 0;
c906108c
SS
380 insn = fetch_instruction (prologue_start + 12);
381 if (X_OP (insn) == 3
382 && X_RD (insn) == 15
383 && X_OP3 (insn) == 4
384 && X_RS1 (insn) == 14)
5af923b0
MS
385 fi->extra_info->pc_addr =
386 fi->frame + fi->extra_info->sp_offset + X_SIMM13 (insn);
c906108c
SS
387 }
388 }
c5aa993b
JM
389 else
390 {
391 /* Check if the PC is in the function prologue before a SAVE
392 instruction has been executed yet. If so, set the frame
393 to the current value of the stack pointer and set
394 the in_prologue flag. */
395 CORE_ADDR addr;
396 struct symtab_and_line sal;
397
398 sal = find_pc_line (prologue_start, 0);
399 if (sal.line == 0) /* no line info, use PC */
400 prologue_end = fi->pc;
401 else if (sal.end < prologue_end)
402 prologue_end = sal.end;
403 if (fi->pc < prologue_end)
404 {
405 for (addr = prologue_start; addr < fi->pc; addr += 4)
406 {
407 insn = read_memory_integer (addr, 4);
408 if (X_OP (insn) == 2 && X_OP3 (insn) == 0x3c)
409 break; /* SAVE seen, stop searching */
410 }
411 if (addr >= fi->pc)
412 {
5af923b0 413 fi->extra_info->in_prologue = 1;
c5aa993b
JM
414 fi->frame = read_register (SP_REGNUM);
415 }
416 }
417 }
c906108c
SS
418 }
419 if (fi->next && fi->frame == 0)
420 {
421 /* Kludge to cause init_prev_frame_info to destroy the new frame. */
422 fi->frame = fi->next->frame;
423 fi->pc = fi->next->pc;
424 }
425}
426
427CORE_ADDR
fba45db2 428sparc_frame_chain (struct frame_info *frame)
c906108c
SS
429{
430 /* Value that will cause FRAME_CHAIN_VALID to not worry about the chain
8140e7ac 431 value. If it really is zero, we detect it later in
c906108c 432 sparc_init_prev_frame. */
c5aa993b 433 return (CORE_ADDR) 1;
c906108c
SS
434}
435
436CORE_ADDR
fba45db2 437sparc_extract_struct_value_address (char *regbuf)
c906108c
SS
438{
439 return extract_address (regbuf + REGISTER_BYTE (O0_REGNUM),
440 REGISTER_RAW_SIZE (O0_REGNUM));
441}
442
443/* Find the pc saved in frame FRAME. */
444
445CORE_ADDR
fba45db2 446sparc_frame_saved_pc (struct frame_info *frame)
c906108c 447{
5af923b0 448 char *buf;
c906108c
SS
449 CORE_ADDR addr;
450
5af923b0 451 buf = alloca (MAX_REGISTER_RAW_SIZE);
c906108c
SS
452 if (frame->signal_handler_caller)
453 {
454 /* This is the signal trampoline frame.
c5aa993b 455 Get the saved PC from the sigcontext structure. */
c906108c
SS
456
457#ifndef SIGCONTEXT_PC_OFFSET
458#define SIGCONTEXT_PC_OFFSET 12
459#endif
460
461 CORE_ADDR sigcontext_addr;
5af923b0 462 char *scbuf;
c906108c
SS
463 int saved_pc_offset = SIGCONTEXT_PC_OFFSET;
464 char *name = NULL;
465
5af923b0
MS
466 scbuf = alloca (TARGET_PTR_BIT / HOST_CHAR_BIT);
467
c906108c 468 /* Solaris2 ucbsigvechandler passes a pointer to a sigcontext
c5aa993b 469 as the third parameter. The offset to the saved pc is 12. */
c906108c 470 find_pc_partial_function (frame->pc, &name,
c5aa993b 471 (CORE_ADDR *) NULL, (CORE_ADDR *) NULL);
c906108c
SS
472 if (name && STREQ (name, "ucbsigvechandler"))
473 saved_pc_offset = 12;
474
475 /* The sigcontext address is contained in register O2. */
c5aa993b
JM
476 get_saved_register (buf, (int *) NULL, (CORE_ADDR *) NULL,
477 frame, O0_REGNUM + 2, (enum lval_type *) NULL);
c906108c
SS
478 sigcontext_addr = extract_address (buf, REGISTER_RAW_SIZE (O0_REGNUM + 2));
479
480 /* Don't cause a memory_error when accessing sigcontext in case the
c5aa993b 481 stack layout has changed or the stack is corrupt. */
c906108c
SS
482 target_read_memory (sigcontext_addr + saved_pc_offset,
483 scbuf, sizeof (scbuf));
484 return extract_address (scbuf, sizeof (scbuf));
485 }
5af923b0
MS
486 else if (frame->extra_info->in_prologue ||
487 (frame->next != NULL &&
488 (frame->next->signal_handler_caller ||
489 frame_in_dummy (frame->next)) &&
490 frameless_look_for_prologue (frame)))
c906108c
SS
491 {
492 /* A frameless function interrupted by a signal did not save
c5aa993b
JM
493 the PC, it is still in %o7. */
494 get_saved_register (buf, (int *) NULL, (CORE_ADDR *) NULL,
495 frame, O7_REGNUM, (enum lval_type *) NULL);
c906108c
SS
496 return PC_ADJUST (extract_address (buf, SPARC_INTREG_SIZE));
497 }
5af923b0
MS
498 if (frame->extra_info->flat)
499 addr = frame->extra_info->pc_addr;
c906108c 500 else
5af923b0 501 addr = frame->extra_info->bottom + FRAME_SAVED_I0 +
c906108c
SS
502 SPARC_INTREG_SIZE * (I7_REGNUM - I0_REGNUM);
503
504 if (addr == 0)
505 /* A flat frame leaf function might not save the PC anywhere,
506 just leave it in %o7. */
507 return PC_ADJUST (read_register (O7_REGNUM));
508
509 read_memory (addr, buf, SPARC_INTREG_SIZE);
510 return PC_ADJUST (extract_address (buf, SPARC_INTREG_SIZE));
511}
512
513/* Since an individual frame in the frame cache is defined by two
514 arguments (a frame pointer and a stack pointer), we need two
515 arguments to get info for an arbitrary stack frame. This routine
516 takes two arguments and makes the cached frames look as if these
517 two arguments defined a frame on the cache. This allows the rest
518 of info frame to extract the important arguments without
519 difficulty. */
520
521struct frame_info *
fba45db2 522setup_arbitrary_frame (int argc, CORE_ADDR *argv)
c906108c
SS
523{
524 struct frame_info *frame;
525
526 if (argc != 2)
527 error ("Sparc frame specifications require two arguments: fp and sp");
528
529 frame = create_new_frame (argv[0], 0);
530
531 if (!frame)
8e65ff28
AC
532 internal_error (__FILE__, __LINE__,
533 "create_new_frame returned invalid frame");
c5aa993b 534
5af923b0 535 frame->extra_info->bottom = argv[1];
c906108c
SS
536 frame->pc = FRAME_SAVED_PC (frame);
537 return frame;
538}
539
540/* Given a pc value, skip it forward past the function prologue by
541 disassembling instructions that appear to be a prologue.
542
543 If FRAMELESS_P is set, we are only testing to see if the function
544 is frameless. This allows a quicker answer.
545
546 This routine should be more specific in its actions; making sure
547 that it uses the same register in the initial prologue section. */
548
5af923b0
MS
549static CORE_ADDR examine_prologue (CORE_ADDR, int, struct frame_info *,
550 CORE_ADDR *);
c906108c 551
c5aa993b 552static CORE_ADDR
fba45db2
KB
553examine_prologue (CORE_ADDR start_pc, int frameless_p, struct frame_info *fi,
554 CORE_ADDR *saved_regs)
c906108c
SS
555{
556 int insn;
557 int dest = -1;
558 CORE_ADDR pc = start_pc;
559 int is_flat = 0;
560
561 insn = fetch_instruction (pc);
562
563 /* Recognize the `sethi' insn and record its destination. */
564 if (X_OP (insn) == 0 && X_OP2 (insn) == 4)
565 {
566 dest = X_RD (insn);
567 pc += 4;
568 insn = fetch_instruction (pc);
569 }
570
571 /* Recognize an add immediate value to register to either %g1 or
572 the destination register recorded above. Actually, this might
573 well recognize several different arithmetic operations.
574 It doesn't check that rs1 == rd because in theory "sub %g0, 5, %g1"
575 followed by "save %sp, %g1, %sp" is a valid prologue (Not that
576 I imagine any compiler really does that, however). */
577 if (X_OP (insn) == 2
578 && X_I (insn)
579 && (X_RD (insn) == 1 || X_RD (insn) == dest))
580 {
581 pc += 4;
582 insn = fetch_instruction (pc);
583 }
584
585 /* Recognize any SAVE insn. */
586 if (X_OP (insn) == 2 && X_OP3 (insn) == 60)
587 {
588 pc += 4;
c5aa993b
JM
589 if (frameless_p) /* If the save is all we care about, */
590 return pc; /* return before doing more work */
c906108c
SS
591 insn = fetch_instruction (pc);
592 }
593 /* Recognize add to %sp. */
594 else if (X_OP (insn) == 2 && X_RD (insn) == 14 && X_OP3 (insn) == 0)
595 {
596 pc += 4;
c5aa993b
JM
597 if (frameless_p) /* If the add is all we care about, */
598 return pc; /* return before doing more work */
c906108c
SS
599 is_flat = 1;
600 insn = fetch_instruction (pc);
601 /* Recognize store of frame pointer (i7). */
602 if (X_OP (insn) == 3
603 && X_RD (insn) == 31
604 && X_OP3 (insn) == 4
605 && X_RS1 (insn) == 14)
606 {
607 pc += 4;
608 insn = fetch_instruction (pc);
609
610 /* Recognize sub %sp, <anything>, %i7. */
c5aa993b 611 if (X_OP (insn) == 2
c906108c
SS
612 && X_OP3 (insn) == 4
613 && X_RS1 (insn) == 14
614 && X_RD (insn) == 31)
615 {
616 pc += 4;
617 insn = fetch_instruction (pc);
618 }
619 else
620 return pc;
621 }
622 else
623 return pc;
624 }
625 else
626 /* Without a save or add instruction, it's not a prologue. */
627 return start_pc;
628
629 while (1)
630 {
631 /* Recognize stores into the frame from the input registers.
5af923b0
MS
632 This recognizes all non alternate stores of an input register,
633 into a location offset from the frame pointer between
634 +68 and +92. */
635
636 /* The above will fail for arguments that are promoted
637 (eg. shorts to ints or floats to doubles), because the compiler
638 will pass them in positive-offset frame space, but the prologue
639 will save them (after conversion) in negative frame space at an
640 unpredictable offset. Therefore I am going to remove the
641 restriction on the target-address of the save, on the theory
642 that any unbroken sequence of saves from input registers must
643 be part of the prologue. In un-optimized code (at least), I'm
644 fairly sure that the compiler would emit SOME other instruction
645 (eg. a move or add) before emitting another save that is actually
646 a part of the function body.
647
648 Besides, the reserved stack space is different for SPARC64 anyway.
649
650 MVS 4/23/2000 */
651
652 if (X_OP (insn) == 3
653 && (X_OP3 (insn) & 0x3c) == 4 /* Store, non-alternate. */
654 && (X_RD (insn) & 0x18) == 0x18 /* Input register. */
655 && X_I (insn) /* Immediate mode. */
656 && X_RS1 (insn) == 30) /* Off of frame pointer. */
657 ; /* empty statement -- fall thru to end of loop */
658 else if (GDB_TARGET_IS_SPARC64
659 && X_OP (insn) == 3
660 && (X_OP3 (insn) & 0x3c) == 12 /* store, extended (64-bit) */
661 && (X_RD (insn) & 0x18) == 0x18 /* input register */
662 && X_I (insn) /* immediate mode */
663 && X_RS1 (insn) == 30) /* off of frame pointer */
664 ; /* empty statement -- fall thru to end of loop */
665 else if (X_OP (insn) == 3
666 && (X_OP3 (insn) & 0x3c) == 36 /* store, floating-point */
667 && X_I (insn) /* immediate mode */
668 && X_RS1 (insn) == 30) /* off of frame pointer */
669 ; /* empty statement -- fall thru to end of loop */
c906108c
SS
670 else if (is_flat
671 && X_OP (insn) == 3
5af923b0
MS
672 && X_OP3 (insn) == 4 /* store? */
673 && X_RS1 (insn) == 14) /* off of frame pointer */
c906108c
SS
674 {
675 if (saved_regs && X_I (insn))
5af923b0
MS
676 saved_regs[X_RD (insn)] =
677 fi->frame + fi->extra_info->sp_offset + X_SIMM13 (insn);
c906108c
SS
678 }
679 else
680 break;
681 pc += 4;
682 insn = fetch_instruction (pc);
683 }
684
685 return pc;
686}
687
c5aa993b 688CORE_ADDR
fba45db2 689sparc_skip_prologue (CORE_ADDR start_pc, int frameless_p)
c906108c
SS
690{
691 return examine_prologue (start_pc, frameless_p, NULL, NULL);
692}
693
9319a2fe
DM
694/* Is the prologue at IP frameless? */
695
696int
697sparc_prologue_frameless_p (CORE_ADDR ip)
698{
699 return ip == sparc_skip_prologue (ip, 1);
700}
701
c906108c
SS
702/* Check instruction at ADDR to see if it is a branch.
703 All non-annulled instructions will go to NPC or will trap.
704 Set *TARGET if we find a candidate branch; set to zero if not.
705
706 This isn't static as it's used by remote-sa.sparc.c. */
707
708static branch_type
fba45db2 709isbranch (long instruction, CORE_ADDR addr, CORE_ADDR *target)
c906108c
SS
710{
711 branch_type val = not_branch;
712 long int offset = 0; /* Must be signed for sign-extend. */
713
714 *target = 0;
715
716 if (X_OP (instruction) == 0
717 && (X_OP2 (instruction) == 2
718 || X_OP2 (instruction) == 6
719 || X_OP2 (instruction) == 1
720 || X_OP2 (instruction) == 3
721 || X_OP2 (instruction) == 5
5af923b0 722 || (GDB_TARGET_IS_SPARC64 && X_OP2 (instruction) == 7)))
c906108c
SS
723 {
724 if (X_COND (instruction) == 8)
725 val = X_A (instruction) ? baa : ba;
726 else
727 val = X_A (instruction) ? bicca : bicc;
728 switch (X_OP2 (instruction))
729 {
5af923b0
MS
730 case 7:
731 if (!GDB_TARGET_IS_SPARC64)
732 break;
733 /* else fall thru */
c906108c
SS
734 case 2:
735 case 6:
c906108c
SS
736 offset = 4 * X_DISP22 (instruction);
737 break;
738 case 1:
739 case 5:
740 offset = 4 * X_DISP19 (instruction);
741 break;
742 case 3:
743 offset = 4 * X_DISP16 (instruction);
744 break;
745 }
746 *target = addr + offset;
747 }
5af923b0
MS
748 else if (GDB_TARGET_IS_SPARC64
749 && X_OP (instruction) == 2
c906108c
SS
750 && X_OP3 (instruction) == 62)
751 {
752 if (X_FCN (instruction) == 0)
753 {
754 /* done */
755 *target = read_register (TNPC_REGNUM);
756 val = done_retry;
757 }
758 else if (X_FCN (instruction) == 1)
759 {
760 /* retry */
761 *target = read_register (TPC_REGNUM);
762 val = done_retry;
763 }
764 }
c906108c
SS
765
766 return val;
767}
768\f
769/* Find register number REGNUM relative to FRAME and put its
770 (raw) contents in *RAW_BUFFER. Set *OPTIMIZED if the variable
771 was optimized out (and thus can't be fetched). If the variable
772 was fetched from memory, set *ADDRP to where it was fetched from,
773 otherwise it was fetched from a register.
774
775 The argument RAW_BUFFER must point to aligned memory. */
776
777void
fba45db2
KB
778sparc_get_saved_register (char *raw_buffer, int *optimized, CORE_ADDR *addrp,
779 struct frame_info *frame, int regnum,
780 enum lval_type *lval)
c906108c
SS
781{
782 struct frame_info *frame1;
783 CORE_ADDR addr;
784
785 if (!target_has_registers)
786 error ("No registers.");
787
788 if (optimized)
789 *optimized = 0;
790
791 addr = 0;
792
793 /* FIXME This code extracted from infcmd.c; should put elsewhere! */
794 if (frame == NULL)
795 {
796 /* error ("No selected frame."); */
797 if (!target_has_registers)
c5aa993b
JM
798 error ("The program has no registers now.");
799 if (selected_frame == NULL)
800 error ("No selected frame.");
c906108c 801 /* Try to use selected frame */
c5aa993b 802 frame = get_prev_frame (selected_frame);
c906108c 803 if (frame == 0)
c5aa993b 804 error ("Cmd not meaningful in the outermost frame.");
c906108c
SS
805 }
806
807
808 frame1 = frame->next;
809
810 /* Get saved PC from the frame info if not in innermost frame. */
811 if (regnum == PC_REGNUM && frame1 != NULL)
812 {
813 if (lval != NULL)
814 *lval = not_lval;
815 if (raw_buffer != NULL)
816 {
817 /* Put it back in target format. */
818 store_address (raw_buffer, REGISTER_RAW_SIZE (regnum), frame->pc);
819 }
820 if (addrp != NULL)
821 *addrp = 0;
822 return;
823 }
824
825 while (frame1 != NULL)
826 {
5af923b0
MS
827 /* FIXME MVS: wrong test for dummy frame at entry. */
828
829 if (frame1->pc >= (frame1->extra_info->bottom ?
830 frame1->extra_info->bottom : read_sp ())
c906108c
SS
831 && frame1->pc <= FRAME_FP (frame1))
832 {
833 /* Dummy frame. All but the window regs are in there somewhere.
834 The window registers are saved on the stack, just like in a
835 normal frame. */
836 if (regnum >= G1_REGNUM && regnum < G1_REGNUM + 7)
837 addr = frame1->frame + (regnum - G0_REGNUM) * SPARC_INTREG_SIZE
838 - (FP_REGISTER_BYTES + 8 * SPARC_INTREG_SIZE);
839 else if (regnum >= I0_REGNUM && regnum < I0_REGNUM + 8)
bf75c8c1 840 addr = (get_prev_frame (frame1)->extra_info->bottom
c906108c
SS
841 + (regnum - I0_REGNUM) * SPARC_INTREG_SIZE
842 + FRAME_SAVED_I0);
843 else if (regnum >= L0_REGNUM && regnum < L0_REGNUM + 8)
bf75c8c1 844 addr = (get_prev_frame (frame1)->extra_info->bottom
c906108c
SS
845 + (regnum - L0_REGNUM) * SPARC_INTREG_SIZE
846 + FRAME_SAVED_L0);
847 else if (regnum >= O0_REGNUM && regnum < O0_REGNUM + 8)
848 addr = frame1->frame + (regnum - O0_REGNUM) * SPARC_INTREG_SIZE
849 - (FP_REGISTER_BYTES + 16 * SPARC_INTREG_SIZE);
5af923b0 850 else if (SPARC_HAS_FPU &&
60054393 851 regnum >= FP0_REGNUM && regnum < FP0_REGNUM + 32)
c906108c
SS
852 addr = frame1->frame + (regnum - FP0_REGNUM) * 4
853 - (FP_REGISTER_BYTES);
5af923b0 854 else if (GDB_TARGET_IS_SPARC64 && SPARC_HAS_FPU &&
60054393 855 regnum >= FP0_REGNUM + 32 && regnum < FP_MAX_REGNUM)
c906108c
SS
856 addr = frame1->frame + 32 * 4 + (regnum - FP0_REGNUM - 32) * 8
857 - (FP_REGISTER_BYTES);
c906108c
SS
858 else if (regnum >= Y_REGNUM && regnum < NUM_REGS)
859 addr = frame1->frame + (regnum - Y_REGNUM) * SPARC_INTREG_SIZE
860 - (FP_REGISTER_BYTES + 24 * SPARC_INTREG_SIZE);
861 }
5af923b0 862 else if (frame1->extra_info->flat)
c906108c
SS
863 {
864
865 if (regnum == RP_REGNUM)
5af923b0 866 addr = frame1->extra_info->pc_addr;
c906108c 867 else if (regnum == I7_REGNUM)
5af923b0 868 addr = frame1->extra_info->fp_addr;
c906108c
SS
869 else
870 {
871 CORE_ADDR func_start;
5af923b0
MS
872 CORE_ADDR *regs;
873
874 regs = alloca (NUM_REGS * sizeof (CORE_ADDR));
875 memset (regs, 0, NUM_REGS * sizeof (CORE_ADDR));
c906108c
SS
876
877 find_pc_partial_function (frame1->pc, NULL, &func_start, NULL);
5af923b0
MS
878 examine_prologue (func_start, 0, frame1, regs);
879 addr = regs[regnum];
c906108c
SS
880 }
881 }
882 else
883 {
884 /* Normal frame. Local and In registers are saved on stack. */
885 if (regnum >= I0_REGNUM && regnum < I0_REGNUM + 8)
bf75c8c1 886 addr = (get_prev_frame (frame1)->extra_info->bottom
c906108c
SS
887 + (regnum - I0_REGNUM) * SPARC_INTREG_SIZE
888 + FRAME_SAVED_I0);
889 else if (regnum >= L0_REGNUM && regnum < L0_REGNUM + 8)
bf75c8c1 890 addr = (get_prev_frame (frame1)->extra_info->bottom
c906108c
SS
891 + (regnum - L0_REGNUM) * SPARC_INTREG_SIZE
892 + FRAME_SAVED_L0);
893 else if (regnum >= O0_REGNUM && regnum < O0_REGNUM + 8)
894 {
895 /* Outs become ins. */
896 get_saved_register (raw_buffer, optimized, addrp, frame1,
897 (regnum - O0_REGNUM + I0_REGNUM), lval);
898 return;
899 }
900 }
901 if (addr != 0)
902 break;
903 frame1 = frame1->next;
904 }
905 if (addr != 0)
906 {
907 if (lval != NULL)
908 *lval = lval_memory;
909 if (regnum == SP_REGNUM)
910 {
911 if (raw_buffer != NULL)
912 {
913 /* Put it back in target format. */
914 store_address (raw_buffer, REGISTER_RAW_SIZE (regnum), addr);
915 }
916 if (addrp != NULL)
917 *addrp = 0;
918 return;
919 }
920 if (raw_buffer != NULL)
921 read_memory (addr, raw_buffer, REGISTER_RAW_SIZE (regnum));
922 }
923 else
924 {
925 if (lval != NULL)
926 *lval = lval_register;
927 addr = REGISTER_BYTE (regnum);
928 if (raw_buffer != NULL)
929 read_register_gen (regnum, raw_buffer);
930 }
931 if (addrp != NULL)
932 *addrp = addr;
933}
934
935/* Push an empty stack frame, and record in it the current PC, regs, etc.
936
937 We save the non-windowed registers and the ins. The locals and outs
938 are new; they don't need to be saved. The i's and l's of
939 the last frame were already saved on the stack. */
940
941/* Definitely see tm-sparc.h for more doc of the frame format here. */
942
c906108c 943/* See tm-sparc.h for how this is calculated. */
5af923b0 944
c906108c 945#define DUMMY_STACK_REG_BUF_SIZE \
60054393 946 (((8+8+8) * SPARC_INTREG_SIZE) + FP_REGISTER_BYTES)
5af923b0
MS
947#define DUMMY_STACK_SIZE \
948 (DUMMY_STACK_REG_BUF_SIZE + DUMMY_REG_SAVE_OFFSET)
c906108c
SS
949
950void
fba45db2 951sparc_push_dummy_frame (void)
c906108c
SS
952{
953 CORE_ADDR sp, old_sp;
5af923b0
MS
954 char *register_temp;
955
956 register_temp = alloca (DUMMY_STACK_SIZE);
c906108c
SS
957
958 old_sp = sp = read_sp ();
959
5af923b0
MS
960 if (GDB_TARGET_IS_SPARC64)
961 {
962 /* PC, NPC, CCR, FSR, FPRS, Y, ASI */
963 read_register_bytes (REGISTER_BYTE (PC_REGNUM), &register_temp[0],
964 REGISTER_RAW_SIZE (PC_REGNUM) * 7);
965 read_register_bytes (REGISTER_BYTE (PSTATE_REGNUM),
966 &register_temp[7 * SPARC_INTREG_SIZE],
967 REGISTER_RAW_SIZE (PSTATE_REGNUM));
968 /* FIXME: not sure what needs to be saved here. */
969 }
970 else
971 {
972 /* Y, PS, WIM, TBR, PC, NPC, FPS, CPS regs */
973 read_register_bytes (REGISTER_BYTE (Y_REGNUM), &register_temp[0],
974 REGISTER_RAW_SIZE (Y_REGNUM) * 8);
975 }
c906108c
SS
976
977 read_register_bytes (REGISTER_BYTE (O0_REGNUM),
978 &register_temp[8 * SPARC_INTREG_SIZE],
979 SPARC_INTREG_SIZE * 8);
980
981 read_register_bytes (REGISTER_BYTE (G0_REGNUM),
982 &register_temp[16 * SPARC_INTREG_SIZE],
983 SPARC_INTREG_SIZE * 8);
984
5af923b0 985 if (SPARC_HAS_FPU)
60054393
MS
986 read_register_bytes (REGISTER_BYTE (FP0_REGNUM),
987 &register_temp[24 * SPARC_INTREG_SIZE],
988 FP_REGISTER_BYTES);
c906108c
SS
989
990 sp -= DUMMY_STACK_SIZE;
991
992 write_sp (sp);
993
994 write_memory (sp + DUMMY_REG_SAVE_OFFSET, &register_temp[0],
995 DUMMY_STACK_REG_BUF_SIZE);
996
997 if (strcmp (target_shortname, "sim") != 0)
998 {
2757dd86
AC
999 /* NOTE: cagney/2002-04-04: The code below originally contained
1000 GDB's _only_ call to write_fp(). That call was eliminated by
1001 inlining the corresponding code. For the 64 bit case, the
1002 old function (sparc64_write_fp) did the below although I'm
1003 not clear why. The same goes for why this is only done when
1004 the underlying target is a simulator. */
f32e7a74 1005 if (GDB_TARGET_IS_SPARC64)
2757dd86
AC
1006 {
1007 /* Target is a 64 bit SPARC. */
1008 CORE_ADDR oldfp = read_register (FP_REGNUM);
1009 if (oldfp & 1)
1010 write_register (FP_REGNUM, old_sp - 2047);
1011 else
1012 write_register (FP_REGNUM, old_sp);
1013 }
1014 else
1015 {
1016 /* Target is a 32 bit SPARC. */
1017 write_register (FP_REGNUM, old_sp);
1018 }
c906108c 1019 /* Set return address register for the call dummy to the current PC. */
c5aa993b 1020 write_register (I7_REGNUM, read_pc () - 8);
c906108c
SS
1021 }
1022 else
1023 {
1024 /* The call dummy will write this value to FP before executing
1025 the 'save'. This ensures that register window flushes work
c5aa993b
JM
1026 correctly in the simulator. */
1027 write_register (G0_REGNUM + 1, read_register (FP_REGNUM));
1028
c906108c
SS
1029 /* The call dummy will write this value to FP after executing
1030 the 'save'. */
c5aa993b
JM
1031 write_register (G0_REGNUM + 2, old_sp);
1032
c906108c 1033 /* The call dummy will write this value to the return address (%i7) after
c5aa993b
JM
1034 executing the 'save'. */
1035 write_register (G0_REGNUM + 3, read_pc () - 8);
1036
c906108c 1037 /* Set the FP that the call dummy will be using after the 'save'.
c5aa993b 1038 This makes backtraces from an inferior function call work properly. */
c906108c
SS
1039 write_register (FP_REGNUM, old_sp);
1040 }
1041}
1042
1043/* sparc_frame_find_saved_regs (). This function is here only because
1044 pop_frame uses it. Note there is an interesting corner case which
1045 I think few ports of GDB get right--if you are popping a frame
1046 which does not save some register that *is* saved by a more inner
1047 frame (such a frame will never be a dummy frame because dummy
1048 frames save all registers). Rewriting pop_frame to use
1049 get_saved_register would solve this problem and also get rid of the
1050 ugly duplication between sparc_frame_find_saved_regs and
1051 get_saved_register.
1052
5af923b0 1053 Stores, into an array of CORE_ADDR,
c906108c
SS
1054 the addresses of the saved registers of frame described by FRAME_INFO.
1055 This includes special registers such as pc and fp saved in special
1056 ways in the stack frame. sp is even more special:
1057 the address we return for it IS the sp for the next frame.
1058
1059 Note that on register window machines, we are currently making the
1060 assumption that window registers are being saved somewhere in the
1061 frame in which they are being used. If they are stored in an
1062 inferior frame, find_saved_register will break.
1063
1064 On the Sun 4, the only time all registers are saved is when
1065 a dummy frame is involved. Otherwise, the only saved registers
1066 are the LOCAL and IN registers which are saved as a result
1067 of the "save/restore" opcodes. This condition is determined
1068 by address rather than by value.
1069
1070 The "pc" is not stored in a frame on the SPARC. (What is stored
1071 is a return address minus 8.) sparc_pop_frame knows how to
1072 deal with that. Other routines might or might not.
1073
1074 See tm-sparc.h (PUSH_DUMMY_FRAME and friends) for CRITICAL information
1075 about how this works. */
1076
5af923b0 1077static void sparc_frame_find_saved_regs (struct frame_info *, CORE_ADDR *);
c906108c
SS
1078
1079static void
fba45db2 1080sparc_frame_find_saved_regs (struct frame_info *fi, CORE_ADDR *saved_regs_addr)
c906108c
SS
1081{
1082 register int regnum;
1083 CORE_ADDR frame_addr = FRAME_FP (fi);
1084
1085 if (!fi)
8e65ff28
AC
1086 internal_error (__FILE__, __LINE__,
1087 "Bad frame info struct in FRAME_FIND_SAVED_REGS");
c906108c 1088
5af923b0 1089 memset (saved_regs_addr, 0, NUM_REGS * sizeof (CORE_ADDR));
c906108c 1090
5af923b0
MS
1091 if (fi->pc >= (fi->extra_info->bottom ?
1092 fi->extra_info->bottom : read_sp ())
c5aa993b 1093 && fi->pc <= FRAME_FP (fi))
c906108c
SS
1094 {
1095 /* Dummy frame. All but the window regs are in there somewhere. */
c5aa993b 1096 for (regnum = G1_REGNUM; regnum < G1_REGNUM + 7; regnum++)
5af923b0 1097 saved_regs_addr[regnum] =
c906108c 1098 frame_addr + (regnum - G0_REGNUM) * SPARC_INTREG_SIZE
c5aa993b 1099 - DUMMY_STACK_REG_BUF_SIZE + 16 * SPARC_INTREG_SIZE;
5af923b0 1100
c5aa993b 1101 for (regnum = I0_REGNUM; regnum < I0_REGNUM + 8; regnum++)
5af923b0 1102 saved_regs_addr[regnum] =
c906108c 1103 frame_addr + (regnum - I0_REGNUM) * SPARC_INTREG_SIZE
c5aa993b 1104 - DUMMY_STACK_REG_BUF_SIZE + 8 * SPARC_INTREG_SIZE;
60054393 1105
5af923b0
MS
1106 if (SPARC_HAS_FPU)
1107 for (regnum = FP0_REGNUM; regnum < FP_MAX_REGNUM; regnum++)
1108 saved_regs_addr[regnum] = frame_addr + (regnum - FP0_REGNUM) * 4
1109 - DUMMY_STACK_REG_BUF_SIZE + 24 * SPARC_INTREG_SIZE;
1110
1111 if (GDB_TARGET_IS_SPARC64)
c906108c 1112 {
5af923b0
MS
1113 for (regnum = PC_REGNUM; regnum < PC_REGNUM + 7; regnum++)
1114 {
1115 saved_regs_addr[regnum] =
1116 frame_addr + (regnum - PC_REGNUM) * SPARC_INTREG_SIZE
1117 - DUMMY_STACK_REG_BUF_SIZE;
1118 }
1119 saved_regs_addr[PSTATE_REGNUM] =
1120 frame_addr + 8 * SPARC_INTREG_SIZE - DUMMY_STACK_REG_BUF_SIZE;
c906108c 1121 }
5af923b0
MS
1122 else
1123 for (regnum = Y_REGNUM; regnum < NUM_REGS; regnum++)
1124 saved_regs_addr[regnum] =
1125 frame_addr + (regnum - Y_REGNUM) * SPARC_INTREG_SIZE
1126 - DUMMY_STACK_REG_BUF_SIZE;
1127
1128 frame_addr = fi->extra_info->bottom ?
1129 fi->extra_info->bottom : read_sp ();
c906108c 1130 }
5af923b0 1131 else if (fi->extra_info->flat)
c906108c
SS
1132 {
1133 CORE_ADDR func_start;
1134 find_pc_partial_function (fi->pc, NULL, &func_start, NULL);
1135 examine_prologue (func_start, 0, fi, saved_regs_addr);
1136
1137 /* Flat register window frame. */
5af923b0
MS
1138 saved_regs_addr[RP_REGNUM] = fi->extra_info->pc_addr;
1139 saved_regs_addr[I7_REGNUM] = fi->extra_info->fp_addr;
c906108c
SS
1140 }
1141 else
1142 {
1143 /* Normal frame. Just Local and In registers */
5af923b0
MS
1144 frame_addr = fi->extra_info->bottom ?
1145 fi->extra_info->bottom : read_sp ();
c5aa993b 1146 for (regnum = L0_REGNUM; regnum < L0_REGNUM + 8; regnum++)
5af923b0 1147 saved_regs_addr[regnum] =
c906108c
SS
1148 (frame_addr + (regnum - L0_REGNUM) * SPARC_INTREG_SIZE
1149 + FRAME_SAVED_L0);
c5aa993b 1150 for (regnum = I0_REGNUM; regnum < I0_REGNUM + 8; regnum++)
5af923b0 1151 saved_regs_addr[regnum] =
c906108c
SS
1152 (frame_addr + (regnum - I0_REGNUM) * SPARC_INTREG_SIZE
1153 + FRAME_SAVED_I0);
1154 }
1155 if (fi->next)
1156 {
5af923b0 1157 if (fi->extra_info->flat)
c906108c 1158 {
5af923b0 1159 saved_regs_addr[O7_REGNUM] = fi->extra_info->pc_addr;
c906108c
SS
1160 }
1161 else
1162 {
1163 /* Pull off either the next frame pointer or the stack pointer */
1164 CORE_ADDR next_next_frame_addr =
5af923b0
MS
1165 (fi->next->extra_info->bottom ?
1166 fi->next->extra_info->bottom : read_sp ());
c5aa993b 1167 for (regnum = O0_REGNUM; regnum < O0_REGNUM + 8; regnum++)
5af923b0 1168 saved_regs_addr[regnum] =
c906108c
SS
1169 (next_next_frame_addr
1170 + (regnum - O0_REGNUM) * SPARC_INTREG_SIZE
1171 + FRAME_SAVED_I0);
1172 }
1173 }
1174 /* Otherwise, whatever we would get from ptrace(GETREGS) is accurate */
1175 /* FIXME -- should this adjust for the sparc64 offset? */
5af923b0 1176 saved_regs_addr[SP_REGNUM] = FRAME_FP (fi);
c906108c
SS
1177}
1178
1179/* Discard from the stack the innermost frame, restoring all saved registers.
1180
1181 Note that the values stored in fsr by get_frame_saved_regs are *in
1182 the context of the called frame*. What this means is that the i
1183 regs of fsr must be restored into the o regs of the (calling) frame that
1184 we pop into. We don't care about the output regs of the calling frame,
1185 since unless it's a dummy frame, it won't have any output regs in it.
1186
1187 We never have to bother with %l (local) regs, since the called routine's
1188 locals get tossed, and the calling routine's locals are already saved
1189 on its stack. */
1190
1191/* Definitely see tm-sparc.h for more doc of the frame format here. */
1192
1193void
fba45db2 1194sparc_pop_frame (void)
c906108c
SS
1195{
1196 register struct frame_info *frame = get_current_frame ();
1197 register CORE_ADDR pc;
5af923b0
MS
1198 CORE_ADDR *fsr;
1199 char *raw_buffer;
c906108c
SS
1200 int regnum;
1201
5af923b0
MS
1202 fsr = alloca (NUM_REGS * sizeof (CORE_ADDR));
1203 raw_buffer = alloca (REGISTER_BYTES);
1204 sparc_frame_find_saved_regs (frame, &fsr[0]);
1205 if (SPARC_HAS_FPU)
c906108c 1206 {
5af923b0 1207 if (fsr[FP0_REGNUM])
60054393 1208 {
5af923b0 1209 read_memory (fsr[FP0_REGNUM], raw_buffer, FP_REGISTER_BYTES);
60054393
MS
1210 write_register_bytes (REGISTER_BYTE (FP0_REGNUM),
1211 raw_buffer, FP_REGISTER_BYTES);
1212 }
5af923b0 1213 if (!(GDB_TARGET_IS_SPARC64))
60054393 1214 {
5af923b0
MS
1215 if (fsr[FPS_REGNUM])
1216 {
1217 read_memory (fsr[FPS_REGNUM], raw_buffer, SPARC_INTREG_SIZE);
1218 write_register_gen (FPS_REGNUM, raw_buffer);
1219 }
1220 if (fsr[CPS_REGNUM])
1221 {
1222 read_memory (fsr[CPS_REGNUM], raw_buffer, SPARC_INTREG_SIZE);
1223 write_register_gen (CPS_REGNUM, raw_buffer);
1224 }
60054393 1225 }
60054393 1226 }
5af923b0 1227 if (fsr[G1_REGNUM])
c906108c 1228 {
5af923b0 1229 read_memory (fsr[G1_REGNUM], raw_buffer, 7 * SPARC_INTREG_SIZE);
c906108c
SS
1230 write_register_bytes (REGISTER_BYTE (G1_REGNUM), raw_buffer,
1231 7 * SPARC_INTREG_SIZE);
1232 }
1233
5af923b0 1234 if (frame->extra_info->flat)
c906108c
SS
1235 {
1236 /* Each register might or might not have been saved, need to test
c5aa993b 1237 individually. */
c906108c 1238 for (regnum = L0_REGNUM; regnum < L0_REGNUM + 8; ++regnum)
5af923b0
MS
1239 if (fsr[regnum])
1240 write_register (regnum, read_memory_integer (fsr[regnum],
c906108c
SS
1241 SPARC_INTREG_SIZE));
1242 for (regnum = I0_REGNUM; regnum < I0_REGNUM + 8; ++regnum)
5af923b0
MS
1243 if (fsr[regnum])
1244 write_register (regnum, read_memory_integer (fsr[regnum],
c906108c
SS
1245 SPARC_INTREG_SIZE));
1246
1247 /* Handle all outs except stack pointer (o0-o5; o7). */
1248 for (regnum = O0_REGNUM; regnum < O0_REGNUM + 6; ++regnum)
5af923b0
MS
1249 if (fsr[regnum])
1250 write_register (regnum, read_memory_integer (fsr[regnum],
c906108c 1251 SPARC_INTREG_SIZE));
5af923b0 1252 if (fsr[O0_REGNUM + 7])
c906108c 1253 write_register (O0_REGNUM + 7,
5af923b0 1254 read_memory_integer (fsr[O0_REGNUM + 7],
c906108c
SS
1255 SPARC_INTREG_SIZE));
1256
1257 write_sp (frame->frame);
1258 }
5af923b0 1259 else if (fsr[I0_REGNUM])
c906108c
SS
1260 {
1261 CORE_ADDR sp;
1262
5af923b0
MS
1263 char *reg_temp;
1264
1265 reg_temp = alloca (REGISTER_BYTES);
c906108c 1266
5af923b0 1267 read_memory (fsr[I0_REGNUM], raw_buffer, 8 * SPARC_INTREG_SIZE);
c906108c
SS
1268
1269 /* Get the ins and locals which we are about to restore. Just
c5aa993b
JM
1270 moving the stack pointer is all that is really needed, except
1271 store_inferior_registers is then going to write the ins and
1272 locals from the registers array, so we need to muck with the
1273 registers array. */
5af923b0
MS
1274 sp = fsr[SP_REGNUM];
1275
1276 if (GDB_TARGET_IS_SPARC64 && (sp & 1))
c906108c 1277 sp += 2047;
5af923b0 1278
c906108c
SS
1279 read_memory (sp, reg_temp, SPARC_INTREG_SIZE * 16);
1280
1281 /* Restore the out registers.
c5aa993b 1282 Among other things this writes the new stack pointer. */
c906108c
SS
1283 write_register_bytes (REGISTER_BYTE (O0_REGNUM), raw_buffer,
1284 SPARC_INTREG_SIZE * 8);
1285
1286 write_register_bytes (REGISTER_BYTE (L0_REGNUM), reg_temp,
1287 SPARC_INTREG_SIZE * 16);
1288 }
5af923b0
MS
1289
1290 if (!(GDB_TARGET_IS_SPARC64))
1291 if (fsr[PS_REGNUM])
1292 write_register (PS_REGNUM,
1293 read_memory_integer (fsr[PS_REGNUM],
1294 REGISTER_RAW_SIZE (PS_REGNUM)));
1295
1296 if (fsr[Y_REGNUM])
1297 write_register (Y_REGNUM,
1298 read_memory_integer (fsr[Y_REGNUM],
1299 REGISTER_RAW_SIZE (Y_REGNUM)));
1300 if (fsr[PC_REGNUM])
c906108c
SS
1301 {
1302 /* Explicitly specified PC (and maybe NPC) -- just restore them. */
5af923b0
MS
1303 write_register (PC_REGNUM,
1304 read_memory_integer (fsr[PC_REGNUM],
1305 REGISTER_RAW_SIZE (PC_REGNUM)));
1306 if (fsr[NPC_REGNUM])
c906108c 1307 write_register (NPC_REGNUM,
5af923b0
MS
1308 read_memory_integer (fsr[NPC_REGNUM],
1309 REGISTER_RAW_SIZE (NPC_REGNUM)));
c906108c 1310 }
5af923b0 1311 else if (frame->extra_info->flat)
c906108c 1312 {
5af923b0 1313 if (frame->extra_info->pc_addr)
c906108c 1314 pc = PC_ADJUST ((CORE_ADDR)
5af923b0 1315 read_memory_integer (frame->extra_info->pc_addr,
c906108c
SS
1316 REGISTER_RAW_SIZE (PC_REGNUM)));
1317 else
1318 {
1319 /* I think this happens only in the innermost frame, if so then
1320 it is a complicated way of saying
1321 "pc = read_register (O7_REGNUM);". */
5af923b0
MS
1322 char *buf;
1323
1324 buf = alloca (MAX_REGISTER_RAW_SIZE);
c906108c
SS
1325 get_saved_register (buf, 0, 0, frame, O7_REGNUM, 0);
1326 pc = PC_ADJUST (extract_address
1327 (buf, REGISTER_RAW_SIZE (O7_REGNUM)));
1328 }
1329
c5aa993b 1330 write_register (PC_REGNUM, pc);
c906108c
SS
1331 write_register (NPC_REGNUM, pc + 4);
1332 }
5af923b0 1333 else if (fsr[I7_REGNUM])
c906108c
SS
1334 {
1335 /* Return address in %i7 -- adjust it, then restore PC and NPC from it */
5af923b0 1336 pc = PC_ADJUST ((CORE_ADDR) read_memory_integer (fsr[I7_REGNUM],
c906108c 1337 SPARC_INTREG_SIZE));
c5aa993b 1338 write_register (PC_REGNUM, pc);
c906108c
SS
1339 write_register (NPC_REGNUM, pc + 4);
1340 }
1341 flush_cached_frames ();
1342}
1343
1344/* On the Sun 4 under SunOS, the compile will leave a fake insn which
1345 encodes the structure size being returned. If we detect such
1346 a fake insn, step past it. */
1347
1348CORE_ADDR
fba45db2 1349sparc_pc_adjust (CORE_ADDR pc)
c906108c
SS
1350{
1351 unsigned long insn;
1352 char buf[4];
1353 int err;
1354
1355 err = target_read_memory (pc + 8, buf, 4);
1356 insn = extract_unsigned_integer (buf, 4);
1357 if ((err == 0) && (insn & 0xffc00000) == 0)
c5aa993b 1358 return pc + 12;
c906108c 1359 else
c5aa993b 1360 return pc + 8;
c906108c
SS
1361}
1362
1363/* If pc is in a shared library trampoline, return its target.
1364 The SunOs 4.x linker rewrites the jump table entries for PIC
1365 compiled modules in the main executable to bypass the dynamic linker
1366 with jumps of the form
c5aa993b
JM
1367 sethi %hi(addr),%g1
1368 jmp %g1+%lo(addr)
c906108c
SS
1369 and removes the corresponding jump table relocation entry in the
1370 dynamic relocations.
1371 find_solib_trampoline_target relies on the presence of the jump
1372 table relocation entry, so we have to detect these jump instructions
1373 by hand. */
1374
1375CORE_ADDR
fba45db2 1376sunos4_skip_trampoline_code (CORE_ADDR pc)
c906108c
SS
1377{
1378 unsigned long insn1;
1379 char buf[4];
1380 int err;
1381
1382 err = target_read_memory (pc, buf, 4);
1383 insn1 = extract_unsigned_integer (buf, 4);
1384 if (err == 0 && (insn1 & 0xffc00000) == 0x03000000)
1385 {
1386 unsigned long insn2;
1387
1388 err = target_read_memory (pc + 4, buf, 4);
1389 insn2 = extract_unsigned_integer (buf, 4);
1390 if (err == 0 && (insn2 & 0xffffe000) == 0x81c06000)
1391 {
1392 CORE_ADDR target_pc = (insn1 & 0x3fffff) << 10;
1393 int delta = insn2 & 0x1fff;
1394
1395 /* Sign extend the displacement. */
1396 if (delta & 0x1000)
1397 delta |= ~0x1fff;
1398 return target_pc + delta;
1399 }
1400 }
1401 return find_solib_trampoline_target (pc);
1402}
1403\f
c5aa993b 1404#ifdef USE_PROC_FS /* Target dependent support for /proc */
9846de1b 1405/* *INDENT-OFF* */
c906108c
SS
1406/* The /proc interface divides the target machine's register set up into
1407 two different sets, the general register set (gregset) and the floating
1408 point register set (fpregset). For each set, there is an ioctl to get
1409 the current register set and another ioctl to set the current values.
1410
1411 The actual structure passed through the ioctl interface is, of course,
1412 naturally machine dependent, and is different for each set of registers.
1413 For the sparc for example, the general register set is typically defined
1414 by:
1415
1416 typedef int gregset_t[38];
1417
1418 #define R_G0 0
1419 ...
1420 #define R_TBR 37
1421
1422 and the floating point set by:
1423
1424 typedef struct prfpregset {
1425 union {
1426 u_long pr_regs[32];
1427 double pr_dregs[16];
1428 } pr_fr;
1429 void * pr_filler;
1430 u_long pr_fsr;
1431 u_char pr_qcnt;
1432 u_char pr_q_entrysize;
1433 u_char pr_en;
1434 u_long pr_q[64];
1435 } prfpregset_t;
1436
1437 These routines provide the packing and unpacking of gregset_t and
1438 fpregset_t formatted data.
1439
1440 */
9846de1b 1441/* *INDENT-ON* */
c906108c
SS
1442
1443/* Given a pointer to a general register set in /proc format (gregset_t *),
1444 unpack the register contents and supply them as gdb's idea of the current
1445 register values. */
1446
1447void
fba45db2 1448supply_gregset (gdb_gregset_t *gregsetp)
c906108c 1449{
5af923b0
MS
1450 prgreg_t *regp = (prgreg_t *) gregsetp;
1451 int regi, offset = 0;
1452
1453 /* If the host is 64-bit sparc, but the target is 32-bit sparc,
1454 then the gregset may contain 64-bit ints while supply_register
1455 is expecting 32-bit ints. Compensate. */
1456 if (sizeof (regp[0]) == 8 && SPARC_INTREG_SIZE == 4)
1457 offset = 4;
c906108c
SS
1458
1459 /* GDB register numbers for Gn, On, Ln, In all match /proc reg numbers. */
5af923b0 1460 /* FIXME MVS: assumes the order of the first 32 elements... */
c5aa993b 1461 for (regi = G0_REGNUM; regi <= I7_REGNUM; regi++)
c906108c 1462 {
5af923b0 1463 supply_register (regi, ((char *) (regp + regi)) + offset);
c906108c
SS
1464 }
1465
1466 /* These require a bit more care. */
5af923b0
MS
1467 supply_register (PC_REGNUM, ((char *) (regp + R_PC)) + offset);
1468 supply_register (NPC_REGNUM, ((char *) (regp + R_nPC)) + offset);
1469 supply_register (Y_REGNUM, ((char *) (regp + R_Y)) + offset);
1470
1471 if (GDB_TARGET_IS_SPARC64)
1472 {
1473#ifdef R_CCR
1474 supply_register (CCR_REGNUM, ((char *) (regp + R_CCR)) + offset);
1475#else
1476 supply_register (CCR_REGNUM, NULL);
1477#endif
1478#ifdef R_FPRS
1479 supply_register (FPRS_REGNUM, ((char *) (regp + R_FPRS)) + offset);
1480#else
1481 supply_register (FPRS_REGNUM, NULL);
1482#endif
1483#ifdef R_ASI
1484 supply_register (ASI_REGNUM, ((char *) (regp + R_ASI)) + offset);
1485#else
1486 supply_register (ASI_REGNUM, NULL);
1487#endif
1488 }
1489 else /* sparc32 */
1490 {
1491#ifdef R_PS
1492 supply_register (PS_REGNUM, ((char *) (regp + R_PS)) + offset);
1493#else
1494 supply_register (PS_REGNUM, NULL);
1495#endif
1496
1497 /* For 64-bit hosts, R_WIM and R_TBR may not be defined.
1498 Steal R_ASI and R_FPRS, and hope for the best! */
1499
1500#if !defined (R_WIM) && defined (R_ASI)
1501#define R_WIM R_ASI
1502#endif
1503
1504#if !defined (R_TBR) && defined (R_FPRS)
1505#define R_TBR R_FPRS
1506#endif
1507
1508#if defined (R_WIM)
1509 supply_register (WIM_REGNUM, ((char *) (regp + R_WIM)) + offset);
1510#else
1511 supply_register (WIM_REGNUM, NULL);
1512#endif
1513
1514#if defined (R_TBR)
1515 supply_register (TBR_REGNUM, ((char *) (regp + R_TBR)) + offset);
1516#else
1517 supply_register (TBR_REGNUM, NULL);
1518#endif
1519 }
c906108c
SS
1520
1521 /* Fill inaccessible registers with zero. */
5af923b0
MS
1522 if (GDB_TARGET_IS_SPARC64)
1523 {
1524 /*
1525 * don't know how to get value of any of the following:
1526 */
1527 supply_register (VER_REGNUM, NULL);
1528 supply_register (TICK_REGNUM, NULL);
1529 supply_register (PIL_REGNUM, NULL);
1530 supply_register (PSTATE_REGNUM, NULL);
1531 supply_register (TSTATE_REGNUM, NULL);
1532 supply_register (TBA_REGNUM, NULL);
1533 supply_register (TL_REGNUM, NULL);
1534 supply_register (TT_REGNUM, NULL);
1535 supply_register (TPC_REGNUM, NULL);
1536 supply_register (TNPC_REGNUM, NULL);
1537 supply_register (WSTATE_REGNUM, NULL);
1538 supply_register (CWP_REGNUM, NULL);
1539 supply_register (CANSAVE_REGNUM, NULL);
1540 supply_register (CANRESTORE_REGNUM, NULL);
1541 supply_register (CLEANWIN_REGNUM, NULL);
1542 supply_register (OTHERWIN_REGNUM, NULL);
1543 supply_register (ASR16_REGNUM, NULL);
1544 supply_register (ASR17_REGNUM, NULL);
1545 supply_register (ASR18_REGNUM, NULL);
1546 supply_register (ASR19_REGNUM, NULL);
1547 supply_register (ASR20_REGNUM, NULL);
1548 supply_register (ASR21_REGNUM, NULL);
1549 supply_register (ASR22_REGNUM, NULL);
1550 supply_register (ASR23_REGNUM, NULL);
1551 supply_register (ASR24_REGNUM, NULL);
1552 supply_register (ASR25_REGNUM, NULL);
1553 supply_register (ASR26_REGNUM, NULL);
1554 supply_register (ASR27_REGNUM, NULL);
1555 supply_register (ASR28_REGNUM, NULL);
1556 supply_register (ASR29_REGNUM, NULL);
1557 supply_register (ASR30_REGNUM, NULL);
1558 supply_register (ASR31_REGNUM, NULL);
1559 supply_register (ICC_REGNUM, NULL);
1560 supply_register (XCC_REGNUM, NULL);
1561 }
1562 else
1563 {
1564 supply_register (CPS_REGNUM, NULL);
1565 }
c906108c
SS
1566}
1567
1568void
fba45db2 1569fill_gregset (gdb_gregset_t *gregsetp, int regno)
c906108c 1570{
5af923b0
MS
1571 prgreg_t *regp = (prgreg_t *) gregsetp;
1572 int regi, offset = 0;
1573
1574 /* If the host is 64-bit sparc, but the target is 32-bit sparc,
1575 then the gregset may contain 64-bit ints while supply_register
1576 is expecting 32-bit ints. Compensate. */
1577 if (sizeof (regp[0]) == 8 && SPARC_INTREG_SIZE == 4)
1578 offset = 4;
c906108c 1579
c5aa993b 1580 for (regi = 0; regi <= R_I7; regi++)
5af923b0
MS
1581 if ((regno == -1) || (regno == regi))
1582 read_register_gen (regi, (char *) (regp + regi) + offset);
1583
c906108c 1584 if ((regno == -1) || (regno == PC_REGNUM))
5af923b0
MS
1585 read_register_gen (PC_REGNUM, (char *) (regp + R_PC) + offset);
1586
c906108c 1587 if ((regno == -1) || (regno == NPC_REGNUM))
5af923b0
MS
1588 read_register_gen (NPC_REGNUM, (char *) (regp + R_nPC) + offset);
1589
1590 if ((regno == -1) || (regno == Y_REGNUM))
1591 read_register_gen (Y_REGNUM, (char *) (regp + R_Y) + offset);
1592
1593 if (GDB_TARGET_IS_SPARC64)
c906108c 1594 {
5af923b0
MS
1595#ifdef R_CCR
1596 if (regno == -1 || regno == CCR_REGNUM)
1597 read_register_gen (CCR_REGNUM, ((char *) (regp + R_CCR)) + offset);
1598#endif
1599#ifdef R_FPRS
1600 if (regno == -1 || regno == FPRS_REGNUM)
1601 read_register_gen (FPRS_REGNUM, ((char *) (regp + R_FPRS)) + offset);
1602#endif
1603#ifdef R_ASI
1604 if (regno == -1 || regno == ASI_REGNUM)
1605 read_register_gen (ASI_REGNUM, ((char *) (regp + R_ASI)) + offset);
1606#endif
c906108c 1607 }
5af923b0 1608 else /* sparc32 */
c906108c 1609 {
5af923b0
MS
1610#ifdef R_PS
1611 if (regno == -1 || regno == PS_REGNUM)
1612 read_register_gen (PS_REGNUM, ((char *) (regp + R_PS)) + offset);
1613#endif
1614
1615 /* For 64-bit hosts, R_WIM and R_TBR may not be defined.
1616 Steal R_ASI and R_FPRS, and hope for the best! */
1617
1618#if !defined (R_WIM) && defined (R_ASI)
1619#define R_WIM R_ASI
1620#endif
1621
1622#if !defined (R_TBR) && defined (R_FPRS)
1623#define R_TBR R_FPRS
1624#endif
1625
1626#if defined (R_WIM)
1627 if (regno == -1 || regno == WIM_REGNUM)
1628 read_register_gen (WIM_REGNUM, ((char *) (regp + R_WIM)) + offset);
1629#else
1630 if (regno == -1 || regno == WIM_REGNUM)
1631 read_register_gen (WIM_REGNUM, NULL);
1632#endif
1633
1634#if defined (R_TBR)
1635 if (regno == -1 || regno == TBR_REGNUM)
1636 read_register_gen (TBR_REGNUM, ((char *) (regp + R_TBR)) + offset);
1637#else
1638 if (regno == -1 || regno == TBR_REGNUM)
1639 read_register_gen (TBR_REGNUM, NULL);
1640#endif
c906108c
SS
1641 }
1642}
1643
c906108c 1644/* Given a pointer to a floating point register set in /proc format
c5aa993b
JM
1645 (fpregset_t *), unpack the register contents and supply them as gdb's
1646 idea of the current floating point register values. */
c906108c 1647
c5aa993b 1648void
fba45db2 1649supply_fpregset (gdb_fpregset_t *fpregsetp)
c906108c
SS
1650{
1651 register int regi;
1652 char *from;
c5aa993b 1653
5af923b0 1654 if (!SPARC_HAS_FPU)
60054393
MS
1655 return;
1656
c5aa993b 1657 for (regi = FP0_REGNUM; regi < FP_MAX_REGNUM; regi++)
c906108c 1658 {
c5aa993b 1659 from = (char *) &fpregsetp->pr_fr.pr_regs[regi - FP0_REGNUM];
c906108c
SS
1660 supply_register (regi, from);
1661 }
5af923b0
MS
1662
1663 if (GDB_TARGET_IS_SPARC64)
1664 {
1665 /*
1666 * don't know how to get value of the following.
1667 */
1668 supply_register (FSR_REGNUM, NULL); /* zero it out for now */
1669 supply_register (FCC0_REGNUM, NULL);
1670 supply_register (FCC1_REGNUM, NULL); /* don't know how to get value */
1671 supply_register (FCC2_REGNUM, NULL); /* don't know how to get value */
1672 supply_register (FCC3_REGNUM, NULL); /* don't know how to get value */
1673 }
1674 else
1675 {
1676 supply_register (FPS_REGNUM, (char *) &(fpregsetp->pr_fsr));
1677 }
c906108c
SS
1678}
1679
1680/* Given a pointer to a floating point register set in /proc format
c5aa993b
JM
1681 (fpregset_t *), update the register specified by REGNO from gdb's idea
1682 of the current floating point register set. If REGNO is -1, update
1683 them all. */
5af923b0 1684/* This will probably need some changes for sparc64. */
c906108c
SS
1685
1686void
fba45db2 1687fill_fpregset (gdb_fpregset_t *fpregsetp, int regno)
c906108c
SS
1688{
1689 int regi;
1690 char *to;
1691 char *from;
1692
5af923b0 1693 if (!SPARC_HAS_FPU)
60054393
MS
1694 return;
1695
c5aa993b 1696 for (regi = FP0_REGNUM; regi < FP_MAX_REGNUM; regi++)
c906108c
SS
1697 {
1698 if ((regno == -1) || (regno == regi))
1699 {
1700 from = (char *) &registers[REGISTER_BYTE (regi)];
c5aa993b 1701 to = (char *) &fpregsetp->pr_fr.pr_regs[regi - FP0_REGNUM];
c906108c
SS
1702 memcpy (to, from, REGISTER_RAW_SIZE (regi));
1703 }
1704 }
5af923b0
MS
1705
1706 if (!(GDB_TARGET_IS_SPARC64)) /* FIXME: does Sparc64 have this register? */
1707 if ((regno == -1) || (regno == FPS_REGNUM))
1708 {
1709 from = (char *)&registers[REGISTER_BYTE (FPS_REGNUM)];
1710 to = (char *) &fpregsetp->pr_fsr;
1711 memcpy (to, from, REGISTER_RAW_SIZE (FPS_REGNUM));
1712 }
c906108c
SS
1713}
1714
c5aa993b 1715#endif /* USE_PROC_FS */
c906108c 1716
a48442a0
RE
1717/* Because of Multi-arch, GET_LONGJMP_TARGET is always defined. So test
1718 for a definition of JB_PC. */
1719#ifdef JB_PC
c906108c
SS
1720
1721/* Figure out where the longjmp will land. We expect that we have just entered
1722 longjmp and haven't yet setup the stack frame, so the args are still in the
1723 output regs. %o0 (O0_REGNUM) points at the jmp_buf structure from which we
1724 extract the pc (JB_PC) that we will land at. The pc is copied into ADDR.
1725 This routine returns true on success */
1726
1727int
fba45db2 1728get_longjmp_target (CORE_ADDR *pc)
c906108c
SS
1729{
1730 CORE_ADDR jb_addr;
1731#define LONGJMP_TARGET_SIZE 4
1732 char buf[LONGJMP_TARGET_SIZE];
1733
1734 jb_addr = read_register (O0_REGNUM);
1735
1736 if (target_read_memory (jb_addr + JB_PC * JB_ELEMENT_SIZE, buf,
1737 LONGJMP_TARGET_SIZE))
1738 return 0;
1739
1740 *pc = extract_address (buf, LONGJMP_TARGET_SIZE);
1741
1742 return 1;
1743}
1744#endif /* GET_LONGJMP_TARGET */
1745\f
1746#ifdef STATIC_TRANSFORM_NAME
1747/* SunPRO (3.0 at least), encodes the static variables. This is not
1748 related to C++ mangling, it is done for C too. */
1749
1750char *
fba45db2 1751sunpro_static_transform_name (char *name)
c906108c
SS
1752{
1753 char *p;
1754 if (name[0] == '$')
1755 {
1756 /* For file-local statics there will be a dollar sign, a bunch
c5aa993b
JM
1757 of junk (the contents of which match a string given in the
1758 N_OPT), a period and the name. For function-local statics
1759 there will be a bunch of junk (which seems to change the
1760 second character from 'A' to 'B'), a period, the name of the
1761 function, and the name. So just skip everything before the
1762 last period. */
c906108c
SS
1763 p = strrchr (name, '.');
1764 if (p != NULL)
1765 name = p + 1;
1766 }
1767 return name;
1768}
1769#endif /* STATIC_TRANSFORM_NAME */
1770\f
1771
1772/* Utilities for printing registers.
1773 Page numbers refer to the SPARC Architecture Manual. */
1774
5af923b0 1775static void dump_ccreg (char *, int);
c906108c
SS
1776
1777static void
fba45db2 1778dump_ccreg (char *reg, int val)
c906108c
SS
1779{
1780 /* page 41 */
1781 printf_unfiltered ("%s:%s,%s,%s,%s", reg,
c5aa993b
JM
1782 val & 8 ? "N" : "NN",
1783 val & 4 ? "Z" : "NZ",
1784 val & 2 ? "O" : "NO",
5af923b0 1785 val & 1 ? "C" : "NC");
c906108c
SS
1786}
1787
1788static char *
fba45db2 1789decode_asi (int val)
c906108c
SS
1790{
1791 /* page 72 */
1792 switch (val)
1793 {
c5aa993b
JM
1794 case 4:
1795 return "ASI_NUCLEUS";
1796 case 0x0c:
1797 return "ASI_NUCLEUS_LITTLE";
1798 case 0x10:
1799 return "ASI_AS_IF_USER_PRIMARY";
1800 case 0x11:
1801 return "ASI_AS_IF_USER_SECONDARY";
1802 case 0x18:
1803 return "ASI_AS_IF_USER_PRIMARY_LITTLE";
1804 case 0x19:
1805 return "ASI_AS_IF_USER_SECONDARY_LITTLE";
1806 case 0x80:
1807 return "ASI_PRIMARY";
1808 case 0x81:
1809 return "ASI_SECONDARY";
1810 case 0x82:
1811 return "ASI_PRIMARY_NOFAULT";
1812 case 0x83:
1813 return "ASI_SECONDARY_NOFAULT";
1814 case 0x88:
1815 return "ASI_PRIMARY_LITTLE";
1816 case 0x89:
1817 return "ASI_SECONDARY_LITTLE";
1818 case 0x8a:
1819 return "ASI_PRIMARY_NOFAULT_LITTLE";
1820 case 0x8b:
1821 return "ASI_SECONDARY_NOFAULT_LITTLE";
1822 default:
1823 return NULL;
c906108c
SS
1824 }
1825}
1826
1827/* PRINT_REGISTER_HOOK routine.
1828 Pretty print various registers. */
1829/* FIXME: Would be nice if this did some fancy things for 32 bit sparc. */
1830
1831void
fba45db2 1832sparc_print_register_hook (int regno)
c906108c
SS
1833{
1834 ULONGEST val;
1835
1836 /* Handle double/quad versions of lower 32 fp regs. */
1837 if (regno >= FP0_REGNUM && regno < FP0_REGNUM + 32
1838 && (regno & 1) == 0)
1839 {
1840 char value[16];
1841
cda5a58a
AC
1842 if (frame_register_read (selected_frame, regno, value)
1843 && frame_register_read (selected_frame, regno + 1, value + 4))
c906108c
SS
1844 {
1845 printf_unfiltered ("\t");
1846 print_floating (value, builtin_type_double, gdb_stdout);
1847 }
c5aa993b 1848#if 0 /* FIXME: gdb doesn't handle long doubles */
c906108c
SS
1849 if ((regno & 3) == 0)
1850 {
cda5a58a
AC
1851 if (frame_register_read (selected_frame, regno + 2, value + 8)
1852 && frame_register_read (selected_frame, regno + 3, value + 12))
c906108c
SS
1853 {
1854 printf_unfiltered ("\t");
1855 print_floating (value, builtin_type_long_double, gdb_stdout);
1856 }
1857 }
1858#endif
1859 return;
1860 }
1861
c5aa993b 1862#if 0 /* FIXME: gdb doesn't handle long doubles */
c906108c
SS
1863 /* Print upper fp regs as long double if appropriate. */
1864 if (regno >= FP0_REGNUM + 32 && regno < FP_MAX_REGNUM
c5aa993b
JM
1865 /* We test for even numbered regs and not a multiple of 4 because
1866 the upper fp regs are recorded as doubles. */
c906108c
SS
1867 && (regno & 1) == 0)
1868 {
1869 char value[16];
1870
cda5a58a
AC
1871 if (frame_register_read (selected_frame, regno, value)
1872 && frame_register_read (selected_frame, regno + 1, value + 8))
c906108c
SS
1873 {
1874 printf_unfiltered ("\t");
1875 print_floating (value, builtin_type_long_double, gdb_stdout);
1876 }
1877 return;
1878 }
1879#endif
1880
1881 /* FIXME: Some of these are priviledged registers.
1882 Not sure how they should be handled. */
1883
1884#define BITS(n, mask) ((int) (((val) >> (n)) & (mask)))
1885
1886 val = read_register (regno);
1887
1888 /* pages 40 - 60 */
5af923b0
MS
1889 if (GDB_TARGET_IS_SPARC64)
1890 switch (regno)
c906108c 1891 {
5af923b0
MS
1892 case CCR_REGNUM:
1893 printf_unfiltered ("\t");
1894 dump_ccreg ("xcc", val >> 4);
1895 printf_unfiltered (", ");
1896 dump_ccreg ("icc", val & 15);
c906108c 1897 break;
5af923b0
MS
1898 case FPRS_REGNUM:
1899 printf ("\tfef:%d, du:%d, dl:%d",
1900 BITS (2, 1), BITS (1, 1), BITS (0, 1));
c906108c 1901 break;
5af923b0
MS
1902 case FSR_REGNUM:
1903 {
1904 static char *fcc[4] =
1905 {"=", "<", ">", "?"};
1906 static char *rd[4] =
1907 {"N", "0", "+", "-"};
1908 /* Long, but I'd rather leave it as is and use a wide screen. */
1909 printf_filtered ("\t0:%s, 1:%s, 2:%s, 3:%s, rd:%s, tem:%d, ",
1910 fcc[BITS (10, 3)], fcc[BITS (32, 3)],
1911 fcc[BITS (34, 3)], fcc[BITS (36, 3)],
1912 rd[BITS (30, 3)], BITS (23, 31));
1913 printf_filtered ("ns:%d, ver:%d, ftt:%d, qne:%d, aexc:%d, cexc:%d",
1914 BITS (22, 1), BITS (17, 7), BITS (14, 7),
1915 BITS (13, 1), BITS (5, 31), BITS (0, 31));
1916 break;
1917 }
1918 case ASI_REGNUM:
1919 {
1920 char *asi = decode_asi (val);
1921 if (asi != NULL)
1922 printf ("\t%s", asi);
1923 break;
1924 }
1925 case VER_REGNUM:
1926 printf ("\tmanuf:%d, impl:%d, mask:%d, maxtl:%d, maxwin:%d",
1927 BITS (48, 0xffff), BITS (32, 0xffff),
1928 BITS (24, 0xff), BITS (8, 0xff), BITS (0, 31));
1929 break;
1930 case PSTATE_REGNUM:
1931 {
1932 static char *mm[4] =
1933 {"tso", "pso", "rso", "?"};
1934 printf_filtered ("\tcle:%d, tle:%d, mm:%s, red:%d, ",
1935 BITS (9, 1), BITS (8, 1),
1936 mm[BITS (6, 3)], BITS (5, 1));
1937 printf_filtered ("pef:%d, am:%d, priv:%d, ie:%d, ag:%d",
1938 BITS (4, 1), BITS (3, 1), BITS (2, 1),
1939 BITS (1, 1), BITS (0, 1));
1940 break;
1941 }
1942 case TSTATE_REGNUM:
1943 /* FIXME: print all 4? */
1944 break;
1945 case TT_REGNUM:
1946 /* FIXME: print all 4? */
1947 break;
1948 case TPC_REGNUM:
1949 /* FIXME: print all 4? */
1950 break;
1951 case TNPC_REGNUM:
1952 /* FIXME: print all 4? */
1953 break;
1954 case WSTATE_REGNUM:
1955 printf ("\tother:%d, normal:%d", BITS (3, 7), BITS (0, 7));
1956 break;
1957 case CWP_REGNUM:
1958 printf ("\t%d", BITS (0, 31));
1959 break;
1960 case CANSAVE_REGNUM:
1961 printf ("\t%-2d before spill", BITS (0, 31));
1962 break;
1963 case CANRESTORE_REGNUM:
1964 printf ("\t%-2d before fill", BITS (0, 31));
1965 break;
1966 case CLEANWIN_REGNUM:
1967 printf ("\t%-2d before clean", BITS (0, 31));
1968 break;
1969 case OTHERWIN_REGNUM:
1970 printf ("\t%d", BITS (0, 31));
c906108c
SS
1971 break;
1972 }
5af923b0
MS
1973 else /* Sparc32 */
1974 switch (regno)
c906108c 1975 {
5af923b0
MS
1976 case PS_REGNUM:
1977 printf ("\ticc:%c%c%c%c, pil:%d, s:%d, ps:%d, et:%d, cwp:%d",
1978 BITS (23, 1) ? 'N' : '-', BITS (22, 1) ? 'Z' : '-',
1979 BITS (21, 1) ? 'V' : '-', BITS (20, 1) ? 'C' : '-',
1980 BITS (8, 15), BITS (7, 1), BITS (6, 1), BITS (5, 1),
c906108c
SS
1981 BITS (0, 31));
1982 break;
5af923b0
MS
1983 case FPS_REGNUM:
1984 {
1985 static char *fcc[4] =
1986 {"=", "<", ">", "?"};
1987 static char *rd[4] =
1988 {"N", "0", "+", "-"};
1989 /* Long, but I'd rather leave it as is and use a wide screen. */
1990 printf ("\trd:%s, tem:%d, ns:%d, ver:%d, ftt:%d, qne:%d, "
1991 "fcc:%s, aexc:%d, cexc:%d",
1992 rd[BITS (30, 3)], BITS (23, 31), BITS (22, 1), BITS (17, 7),
1993 BITS (14, 7), BITS (13, 1), fcc[BITS (10, 3)], BITS (5, 31),
1994 BITS (0, 31));
1995 break;
1996 }
c906108c
SS
1997 }
1998
c906108c
SS
1999#undef BITS
2000}
2001\f
2002int
fba45db2 2003gdb_print_insn_sparc (bfd_vma memaddr, disassemble_info *info)
c906108c
SS
2004{
2005 /* It's necessary to override mach again because print_insn messes it up. */
96baa820 2006 info->mach = TARGET_ARCHITECTURE->mach;
c906108c
SS
2007 return print_insn_sparc (memaddr, info);
2008}
2009\f
2010/* The SPARC passes the arguments on the stack; arguments smaller
5af923b0
MS
2011 than an int are promoted to an int. The first 6 words worth of
2012 args are also passed in registers o0 - o5. */
c906108c
SS
2013
2014CORE_ADDR
ea7c478f 2015sparc32_push_arguments (int nargs, struct value **args, CORE_ADDR sp,
fba45db2 2016 int struct_return, CORE_ADDR struct_addr)
c906108c 2017{
5af923b0 2018 int i, j, oregnum;
c906108c
SS
2019 int accumulate_size = 0;
2020 struct sparc_arg
2021 {
2022 char *contents;
2023 int len;
2024 int offset;
2025 };
2026 struct sparc_arg *sparc_args =
5af923b0 2027 (struct sparc_arg *) alloca (nargs * sizeof (struct sparc_arg));
c906108c
SS
2028 struct sparc_arg *m_arg;
2029
2030 /* Promote arguments if necessary, and calculate their stack offsets
2031 and sizes. */
2032 for (i = 0, m_arg = sparc_args; i < nargs; i++, m_arg++)
2033 {
ea7c478f 2034 struct value *arg = args[i];
c906108c
SS
2035 struct type *arg_type = check_typedef (VALUE_TYPE (arg));
2036 /* Cast argument to long if necessary as the compiler does it too. */
2037 switch (TYPE_CODE (arg_type))
2038 {
2039 case TYPE_CODE_INT:
2040 case TYPE_CODE_BOOL:
2041 case TYPE_CODE_CHAR:
2042 case TYPE_CODE_RANGE:
2043 case TYPE_CODE_ENUM:
2044 if (TYPE_LENGTH (arg_type) < TYPE_LENGTH (builtin_type_long))
2045 {
2046 arg_type = builtin_type_long;
2047 arg = value_cast (arg_type, arg);
2048 }
2049 break;
2050 default:
2051 break;
2052 }
2053 m_arg->len = TYPE_LENGTH (arg_type);
2054 m_arg->offset = accumulate_size;
2055 accumulate_size = (accumulate_size + m_arg->len + 3) & ~3;
c5aa993b 2056 m_arg->contents = VALUE_CONTENTS (arg);
c906108c
SS
2057 }
2058
2059 /* Make room for the arguments on the stack. */
2060 accumulate_size += CALL_DUMMY_STACK_ADJUST;
2061 sp = ((sp - accumulate_size) & ~7) + CALL_DUMMY_STACK_ADJUST;
2062
2063 /* `Push' arguments on the stack. */
5af923b0
MS
2064 for (i = 0, oregnum = 0, m_arg = sparc_args;
2065 i < nargs;
2066 i++, m_arg++)
2067 {
2068 write_memory (sp + m_arg->offset, m_arg->contents, m_arg->len);
2069 for (j = 0;
2070 j < m_arg->len && oregnum < 6;
2071 j += SPARC_INTREG_SIZE, oregnum++)
2072 write_register_gen (O0_REGNUM + oregnum, m_arg->contents + j);
2073 }
c906108c
SS
2074
2075 return sp;
2076}
2077
2078
2079/* Extract from an array REGBUF containing the (raw) register state
2080 a function return value of type TYPE, and copy that, in virtual format,
2081 into VALBUF. */
2082
2083void
fba45db2 2084sparc32_extract_return_value (struct type *type, char *regbuf, char *valbuf)
c906108c
SS
2085{
2086 int typelen = TYPE_LENGTH (type);
2087 int regsize = REGISTER_RAW_SIZE (O0_REGNUM);
2088
2089 if (TYPE_CODE (type) == TYPE_CODE_FLT && SPARC_HAS_FPU)
c5aa993b 2090 memcpy (valbuf, &regbuf[REGISTER_BYTE (FP0_REGNUM)], typelen);
c906108c
SS
2091 else
2092 memcpy (valbuf,
c5aa993b
JM
2093 &regbuf[O0_REGNUM * regsize +
2094 (typelen >= regsize
778eb05e 2095 || TARGET_BYTE_ORDER == BFD_ENDIAN_LITTLE ? 0
c5aa993b 2096 : regsize - typelen)],
c906108c
SS
2097 typelen);
2098}
2099
2100
2101/* Write into appropriate registers a function return value
2102 of type TYPE, given in virtual format. On SPARCs with FPUs,
2103 float values are returned in %f0 (and %f1). In all other cases,
2104 values are returned in register %o0. */
2105
2106void
fba45db2 2107sparc_store_return_value (struct type *type, char *valbuf)
c906108c
SS
2108{
2109 int regno;
5af923b0
MS
2110 char *buffer;
2111
902d0061 2112 buffer = alloca (MAX_REGISTER_RAW_SIZE);
c906108c
SS
2113
2114 if (TYPE_CODE (type) == TYPE_CODE_FLT && SPARC_HAS_FPU)
2115 /* Floating-point values are returned in the register pair */
2116 /* formed by %f0 and %f1 (doubles are, anyway). */
2117 regno = FP0_REGNUM;
2118 else
2119 /* Other values are returned in register %o0. */
2120 regno = O0_REGNUM;
2121
2122 /* Add leading zeros to the value. */
c5aa993b 2123 if (TYPE_LENGTH (type) < REGISTER_RAW_SIZE (regno))
c906108c 2124 {
5af923b0 2125 memset (buffer, 0, REGISTER_RAW_SIZE (regno));
c5aa993b 2126 memcpy (buffer + REGISTER_RAW_SIZE (regno) - TYPE_LENGTH (type), valbuf,
c906108c 2127 TYPE_LENGTH (type));
5af923b0 2128 write_register_gen (regno, buffer);
c906108c
SS
2129 }
2130 else
2131 write_register_bytes (REGISTER_BYTE (regno), valbuf, TYPE_LENGTH (type));
2132}
2133
5af923b0
MS
2134extern void
2135sparclet_store_return_value (struct type *type, char *valbuf)
2136{
2137 /* Other values are returned in register %o0. */
2138 write_register_bytes (REGISTER_BYTE (O0_REGNUM), valbuf,
2139 TYPE_LENGTH (type));
2140}
2141
2142
4eb8c7fc
DM
2143#ifndef CALL_DUMMY_CALL_OFFSET
2144#define CALL_DUMMY_CALL_OFFSET \
2145 (gdbarch_tdep (current_gdbarch)->call_dummy_call_offset)
2146#endif /* CALL_DUMMY_CALL_OFFSET */
2147
c906108c
SS
2148/* Insert the function address into a call dummy instruction sequence
2149 stored at DUMMY.
2150
2151 For structs and unions, if the function was compiled with Sun cc,
2152 it expects 'unimp' after the call. But gcc doesn't use that
2153 (twisted) convention. So leave a nop there for gcc (FIX_CALL_DUMMY
2154 can assume it is operating on a pristine CALL_DUMMY, not one that
2155 has already been customized for a different function). */
2156
2157void
fba45db2
KB
2158sparc_fix_call_dummy (char *dummy, CORE_ADDR pc, CORE_ADDR fun,
2159 struct type *value_type, int using_gcc)
c906108c
SS
2160{
2161 int i;
2162
2163 /* Store the relative adddress of the target function into the
2164 'call' instruction. */
2165 store_unsigned_integer (dummy + CALL_DUMMY_CALL_OFFSET, 4,
2166 (0x40000000
2167 | (((fun - (pc + CALL_DUMMY_CALL_OFFSET)) >> 2)
c5aa993b 2168 & 0x3fffffff)));
c906108c 2169
9e36d949
PS
2170 /* If the called function returns an aggregate value, fill in the UNIMP
2171 instruction containing the size of the returned aggregate return value,
2172 which follows the call instruction.
2173 For details see the SPARC Architecture Manual Version 8, Appendix D.3.
2174
2175 Adjust the call_dummy_breakpoint_offset for the bp_call_dummy breakpoint
2176 to the proper address in the call dummy, so that `finish' after a stop
2177 in a call dummy works.
2178 Tweeking current_gdbarch is not an optimal solution, but the call to
2179 sparc_fix_call_dummy is immediately followed by a call to run_stack_dummy,
2180 which is the only function where dummy_breakpoint_offset is actually
2181 used, if it is non-zero. */
2182 if (TYPE_CODE (value_type) == TYPE_CODE_STRUCT
2183 || TYPE_CODE (value_type) == TYPE_CODE_UNION)
2184 {
2185 store_unsigned_integer (dummy + CALL_DUMMY_CALL_OFFSET + 8, 4,
2186 TYPE_LENGTH (value_type) & 0x1fff);
2187 set_gdbarch_call_dummy_breakpoint_offset (current_gdbarch, 0x30);
2188 }
2189 else
2190 set_gdbarch_call_dummy_breakpoint_offset (current_gdbarch, 0x2c);
c906108c 2191
5af923b0 2192 if (!(GDB_TARGET_IS_SPARC64))
c906108c 2193 {
5af923b0
MS
2194 /* If this is not a simulator target, change the first four
2195 instructions of the call dummy to NOPs. Those instructions
2196 include a 'save' instruction and are designed to work around
2197 problems with register window flushing in the simulator. */
2198
2199 if (strcmp (target_shortname, "sim") != 0)
2200 {
2201 for (i = 0; i < 4; i++)
2202 store_unsigned_integer (dummy + (i * 4), 4, 0x01000000);
2203 }
c906108c 2204 }
c906108c
SS
2205
2206 /* If this is a bi-endian target, GDB has written the call dummy
2207 in little-endian order. We must byte-swap it back to big-endian. */
2208 if (bi_endian)
2209 {
2210 for (i = 0; i < CALL_DUMMY_LENGTH; i += 4)
2211 {
c5aa993b
JM
2212 char tmp = dummy[i];
2213 dummy[i] = dummy[i + 3];
2214 dummy[i + 3] = tmp;
2215 tmp = dummy[i + 1];
2216 dummy[i + 1] = dummy[i + 2];
2217 dummy[i + 2] = tmp;
c906108c
SS
2218 }
2219 }
2220}
2221
2222
2223/* Set target byte order based on machine type. */
2224
2225static int
fba45db2 2226sparc_target_architecture_hook (const bfd_arch_info_type *ap)
c906108c
SS
2227{
2228 int i, j;
2229
2230 if (ap->mach == bfd_mach_sparc_sparclite_le)
2231 {
3fd3d7d2
AC
2232 target_byte_order = BFD_ENDIAN_LITTLE;
2233 bi_endian = 1;
c906108c
SS
2234 }
2235 else
2236 bi_endian = 0;
2237 return 1;
2238}
c906108c 2239\f
c5aa993b 2240
5af923b0
MS
2241/*
2242 * Module "constructor" function.
2243 */
2244
2245static struct gdbarch * sparc_gdbarch_init (struct gdbarch_info info,
2246 struct gdbarch_list *arches);
2247
c906108c 2248void
fba45db2 2249_initialize_sparc_tdep (void)
c906108c 2250{
5af923b0 2251 /* Hook us into the gdbarch mechanism. */
4eb8c7fc 2252 register_gdbarch_init (bfd_arch_sparc, sparc_gdbarch_init);
5af923b0 2253
c906108c 2254 tm_print_insn = gdb_print_insn_sparc;
c5aa993b 2255 tm_print_insn_info.mach = TM_PRINT_INSN_MACH; /* Selects sparc/sparclite */
c906108c
SS
2256 target_architecture_hook = sparc_target_architecture_hook;
2257}
2258
5af923b0
MS
2259/* Compensate for stack bias. Note that we currently don't handle
2260 mixed 32/64 bit code. */
c906108c 2261
c906108c 2262CORE_ADDR
5af923b0 2263sparc64_read_sp (void)
c906108c
SS
2264{
2265 CORE_ADDR sp = read_register (SP_REGNUM);
2266
2267 if (sp & 1)
2268 sp += 2047;
2269 return sp;
2270}
2271
2272CORE_ADDR
5af923b0 2273sparc64_read_fp (void)
c906108c
SS
2274{
2275 CORE_ADDR fp = read_register (FP_REGNUM);
2276
2277 if (fp & 1)
2278 fp += 2047;
2279 return fp;
2280}
2281
2282void
fba45db2 2283sparc64_write_sp (CORE_ADDR val)
c906108c
SS
2284{
2285 CORE_ADDR oldsp = read_register (SP_REGNUM);
2286 if (oldsp & 1)
2287 write_register (SP_REGNUM, val - 2047);
2288 else
2289 write_register (SP_REGNUM, val);
2290}
2291
5af923b0
MS
2292/* The SPARC 64 ABI passes floating-point arguments in FP0 to FP31,
2293 and all other arguments in O0 to O5. They are also copied onto
2294 the stack in the correct places. Apparently (empirically),
2295 structs of less than 16 bytes are passed member-by-member in
2296 separate registers, but I am unable to figure out the algorithm.
2297 Some members go in floating point regs, but I don't know which.
2298
2299 FIXME: Handle small structs (less than 16 bytes containing floats).
2300
2301 The counting regimen for using both integer and FP registers
2302 for argument passing is rather odd -- a single counter is used
2303 for both; this means that if the arguments alternate between
2304 int and float, we will waste every other register of both types. */
c906108c
SS
2305
2306CORE_ADDR
ea7c478f 2307sparc64_push_arguments (int nargs, struct value **args, CORE_ADDR sp,
fba45db2 2308 int struct_return, CORE_ADDR struct_retaddr)
c906108c 2309{
5af923b0 2310 int i, j, register_counter = 0;
c906108c 2311 CORE_ADDR tempsp;
5af923b0
MS
2312 struct type *sparc_intreg_type =
2313 TYPE_LENGTH (builtin_type_long) == SPARC_INTREG_SIZE ?
2314 builtin_type_long : builtin_type_long_long;
c5aa993b 2315
5af923b0 2316 sp = (sp & ~(((unsigned long) SPARC_INTREG_SIZE) - 1UL));
c906108c
SS
2317
2318 /* Figure out how much space we'll need. */
5af923b0 2319 for (i = nargs - 1; i >= 0; i--)
c906108c 2320 {
5af923b0 2321 int len = TYPE_LENGTH (check_typedef (VALUE_TYPE (args[i])));
ea7c478f 2322 struct value *copyarg = args[i];
c906108c
SS
2323 int copylen = len;
2324
5af923b0 2325 if (copylen < SPARC_INTREG_SIZE)
c906108c 2326 {
5af923b0
MS
2327 copyarg = value_cast (sparc_intreg_type, copyarg);
2328 copylen = SPARC_INTREG_SIZE;
c5aa993b 2329 }
c906108c
SS
2330 sp -= copylen;
2331 }
2332
2333 /* Round down. */
2334 sp = sp & ~7;
2335 tempsp = sp;
2336
5af923b0
MS
2337 /* if STRUCT_RETURN, then first argument is the struct return location. */
2338 if (struct_return)
2339 write_register (O0_REGNUM + register_counter++, struct_retaddr);
2340
2341 /* Now write the arguments onto the stack, while writing FP
2342 arguments into the FP registers, and other arguments into the
2343 first six 'O' registers. */
2344
2345 for (i = 0; i < nargs; i++)
c906108c 2346 {
5af923b0 2347 int len = TYPE_LENGTH (check_typedef (VALUE_TYPE (args[i])));
ea7c478f 2348 struct value *copyarg = args[i];
5af923b0 2349 enum type_code typecode = TYPE_CODE (VALUE_TYPE (args[i]));
c906108c
SS
2350 int copylen = len;
2351
5af923b0
MS
2352 if (typecode == TYPE_CODE_INT ||
2353 typecode == TYPE_CODE_BOOL ||
2354 typecode == TYPE_CODE_CHAR ||
2355 typecode == TYPE_CODE_RANGE ||
2356 typecode == TYPE_CODE_ENUM)
2357 if (len < SPARC_INTREG_SIZE)
2358 {
2359 /* Small ints will all take up the size of one intreg on
2360 the stack. */
2361 copyarg = value_cast (sparc_intreg_type, copyarg);
2362 copylen = SPARC_INTREG_SIZE;
2363 }
2364
c906108c
SS
2365 write_memory (tempsp, VALUE_CONTENTS (copyarg), copylen);
2366 tempsp += copylen;
5af923b0
MS
2367
2368 /* Corner case: Structs consisting of a single float member are floats.
2369 * FIXME! I don't know about structs containing multiple floats!
2370 * Structs containing mixed floats and ints are even more weird.
2371 */
2372
2373
2374
2375 /* Separate float args from all other args. */
2376 if (typecode == TYPE_CODE_FLT && SPARC_HAS_FPU)
c906108c 2377 {
5af923b0
MS
2378 if (register_counter < 16)
2379 {
2380 /* This arg gets copied into a FP register. */
2381 int fpreg;
2382
2383 switch (len) {
2384 case 4: /* Single-precision (float) */
2385 fpreg = FP0_REGNUM + 2 * register_counter + 1;
2386 register_counter += 1;
2387 break;
2388 case 8: /* Double-precision (double) */
2389 fpreg = FP0_REGNUM + 2 * register_counter;
2390 register_counter += 1;
2391 break;
2392 case 16: /* Quad-precision (long double) */
2393 fpreg = FP0_REGNUM + 2 * register_counter;
2394 register_counter += 2;
2395 break;
93d56215
AC
2396 default:
2397 internal_error (__FILE__, __LINE__, "bad switch");
5af923b0
MS
2398 }
2399 write_register_bytes (REGISTER_BYTE (fpreg),
2400 VALUE_CONTENTS (args[i]),
2401 len);
2402 }
c906108c 2403 }
5af923b0
MS
2404 else /* all other args go into the first six 'o' registers */
2405 {
2406 for (j = 0;
2407 j < len && register_counter < 6;
2408 j += SPARC_INTREG_SIZE)
2409 {
2410 int oreg = O0_REGNUM + register_counter;
2411
2412 write_register_gen (oreg, VALUE_CONTENTS (copyarg) + j);
2413 register_counter += 1;
2414 }
2415 }
c906108c
SS
2416 }
2417 return sp;
2418}
2419
2420/* Values <= 32 bytes are returned in o0-o3 (floating-point values are
2421 returned in f0-f3). */
5af923b0 2422
c906108c 2423void
fba45db2
KB
2424sp64_extract_return_value (struct type *type, char *regbuf, char *valbuf,
2425 int bitoffset)
c906108c
SS
2426{
2427 int typelen = TYPE_LENGTH (type);
2428 int regsize = REGISTER_RAW_SIZE (O0_REGNUM);
2429
2430 if (TYPE_CODE (type) == TYPE_CODE_FLT && SPARC_HAS_FPU)
2431 {
c5aa993b 2432 memcpy (valbuf, &regbuf[REGISTER_BYTE (FP0_REGNUM)], typelen);
c906108c
SS
2433 return;
2434 }
2435
2436 if (TYPE_CODE (type) != TYPE_CODE_STRUCT
2437 || (TYPE_LENGTH (type) > 32))
2438 {
2439 memcpy (valbuf,
c5aa993b 2440 &regbuf[O0_REGNUM * regsize +
c906108c
SS
2441 (typelen >= regsize ? 0 : regsize - typelen)],
2442 typelen);
2443 return;
2444 }
2445 else
2446 {
2447 char *o0 = &regbuf[O0_REGNUM * regsize];
2448 char *f0 = &regbuf[FP0_REGNUM * regsize];
2449 int x;
2450
2451 for (x = 0; x < TYPE_NFIELDS (type); x++)
2452 {
c5aa993b 2453 struct field *f = &TYPE_FIELDS (type)[x];
c906108c
SS
2454 /* FIXME: We may need to handle static fields here. */
2455 int whichreg = (f->loc.bitpos + bitoffset) / 32;
2456 int remainder = ((f->loc.bitpos + bitoffset) % 32) / 8;
2457 int where = (f->loc.bitpos + bitoffset) / 8;
2458 int size = TYPE_LENGTH (f->type);
2459 int typecode = TYPE_CODE (f->type);
2460
2461 if (typecode == TYPE_CODE_STRUCT)
2462 {
5af923b0
MS
2463 sp64_extract_return_value (f->type,
2464 regbuf,
2465 valbuf,
2466 bitoffset + f->loc.bitpos);
c906108c 2467 }
5af923b0 2468 else if (typecode == TYPE_CODE_FLT && SPARC_HAS_FPU)
c906108c
SS
2469 {
2470 memcpy (valbuf + where, &f0[whichreg * 4] + remainder, size);
2471 }
2472 else
2473 {
2474 memcpy (valbuf + where, &o0[whichreg * 4] + remainder, size);
2475 }
2476 }
2477 }
2478}
2acceee2 2479
5af923b0
MS
2480extern void
2481sparc64_extract_return_value (struct type *type, char *regbuf, char *valbuf)
2482{
2483 sp64_extract_return_value (type, regbuf, valbuf, 0);
2484}
2485
2486extern void
2487sparclet_extract_return_value (struct type *type,
2488 char *regbuf,
2489 char *valbuf)
2490{
2491 regbuf += REGISTER_RAW_SIZE (O0_REGNUM) * 8;
2492 if (TYPE_LENGTH (type) < REGISTER_RAW_SIZE (O0_REGNUM))
2493 regbuf += REGISTER_RAW_SIZE (O0_REGNUM) - TYPE_LENGTH (type);
2494
2495 memcpy ((void *) valbuf, regbuf, TYPE_LENGTH (type));
2496}
2497
2498
2499extern CORE_ADDR
2500sparc32_stack_align (CORE_ADDR addr)
2501{
2502 return ((addr + 7) & -8);
2503}
2504
2505extern CORE_ADDR
2506sparc64_stack_align (CORE_ADDR addr)
2507{
2508 return ((addr + 15) & -16);
2509}
2510
2511extern void
2512sparc_print_extra_frame_info (struct frame_info *fi)
2513{
2514 if (fi && fi->extra_info && fi->extra_info->flat)
2515 printf_filtered (" flat, pc saved at 0x%s, fp saved at 0x%s\n",
2516 paddr_nz (fi->extra_info->pc_addr),
2517 paddr_nz (fi->extra_info->fp_addr));
2518}
2519
2520/* MULTI_ARCH support */
2521
2522static char *
2523sparc32_register_name (int regno)
2524{
2525 static char *register_names[] =
2526 { "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
2527 "o0", "o1", "o2", "o3", "o4", "o5", "sp", "o7",
2528 "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
2529 "i0", "i1", "i2", "i3", "i4", "i5", "fp", "i7",
2530
2531 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
2532 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
2533 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
2534 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
2535
2536 "y", "psr", "wim", "tbr", "pc", "npc", "fpsr", "cpsr"
2537 };
2538
2539 if (regno < 0 ||
2540 regno >= (sizeof (register_names) / sizeof (register_names[0])))
2541 return NULL;
2542 else
2543 return register_names[regno];
2544}
2545
2546static char *
2547sparc64_register_name (int regno)
2548{
2549 static char *register_names[] =
2550 { "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
2551 "o0", "o1", "o2", "o3", "o4", "o5", "sp", "o7",
2552 "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
2553 "i0", "i1", "i2", "i3", "i4", "i5", "fp", "i7",
2554
2555 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
2556 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
2557 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
2558 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
2559 "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46",
2560 "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62",
2561
2562 "pc", "npc", "ccr", "fsr", "fprs", "y", "asi", "ver",
2563 "tick", "pil", "pstate", "tstate", "tba", "tl", "tt", "tpc",
2564 "tnpc", "wstate", "cwp", "cansave", "canrestore", "cleanwin", "otherwin",
2565 "asr16", "asr17", "asr18", "asr19", "asr20", "asr21", "asr22", "asr23",
2566 "asr24", "asr25", "asr26", "asr27", "asr28", "asr29", "asr30", "asr31",
2567 /* These are here at the end to simplify removing them if we have to. */
2568 "icc", "xcc", "fcc0", "fcc1", "fcc2", "fcc3"
2569 };
2570
2571 if (regno < 0 ||
2572 regno >= (sizeof (register_names) / sizeof (register_names[0])))
2573 return NULL;
2574 else
2575 return register_names[regno];
2576}
2577
2578static char *
2579sparclite_register_name (int regno)
2580{
2581 static char *register_names[] =
2582 { "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
2583 "o0", "o1", "o2", "o3", "o4", "o5", "sp", "o7",
2584 "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
2585 "i0", "i1", "i2", "i3", "i4", "i5", "fp", "i7",
2586
2587 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
2588 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
2589 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
2590 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
2591
2592 "y", "psr", "wim", "tbr", "pc", "npc", "fpsr", "cpsr",
2593 "dia1", "dia2", "dda1", "dda2", "ddv1", "ddv2", "dcr", "dsr"
2594 };
2595
2596 if (regno < 0 ||
2597 regno >= (sizeof (register_names) / sizeof (register_names[0])))
2598 return NULL;
2599 else
2600 return register_names[regno];
2601}
2602
2603static char *
2604sparclet_register_name (int regno)
2605{
2606 static char *register_names[] =
2607 { "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
2608 "o0", "o1", "o2", "o3", "o4", "o5", "sp", "o7",
2609 "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
2610 "i0", "i1", "i2", "i3", "i4", "i5", "fp", "i7",
2611
2612 "", "", "", "", "", "", "", "", /* no floating point registers */
2613 "", "", "", "", "", "", "", "",
2614 "", "", "", "", "", "", "", "",
2615 "", "", "", "", "", "", "", "",
2616
2617 "y", "psr", "wim", "tbr", "pc", "npc", "", "", /* no FPSR or CPSR */
2618 "ccsr", "ccpr", "cccrcr", "ccor", "ccobr", "ccibr", "ccir", "",
2619
2620 /* ASR15 ASR19 (don't display them) */
2621 "asr1", "", "asr17", "asr18", "", "asr20", "asr21", "asr22"
2622 /* None of the rest get displayed */
2623#if 0
2624 "awr0", "awr1", "awr2", "awr3", "awr4", "awr5", "awr6", "awr7",
2625 "awr8", "awr9", "awr10", "awr11", "awr12", "awr13", "awr14", "awr15",
2626 "awr16", "awr17", "awr18", "awr19", "awr20", "awr21", "awr22", "awr23",
2627 "awr24", "awr25", "awr26", "awr27", "awr28", "awr29", "awr30", "awr31",
2628 "apsr"
2629#endif /* 0 */
2630 };
2631
2632 if (regno < 0 ||
2633 regno >= (sizeof (register_names) / sizeof (register_names[0])))
2634 return NULL;
2635 else
2636 return register_names[regno];
2637}
2638
2639CORE_ADDR
2640sparc_push_return_address (CORE_ADDR pc_unused, CORE_ADDR sp)
2641{
2642 if (CALL_DUMMY_LOCATION == AT_ENTRY_POINT)
2643 {
2644 /* The return PC of the dummy_frame is the former 'current' PC
2645 (where we were before we made the target function call).
2646 This is saved in %i7 by push_dummy_frame.
2647
2648 We will save the 'call dummy location' (ie. the address
2649 to which the target function will return) in %o7.
2650 This address will actually be the program's entry point.
2651 There will be a special call_dummy breakpoint there. */
2652
2653 write_register (O7_REGNUM,
2654 CALL_DUMMY_ADDRESS () - 8);
2655 }
2656
2657 return sp;
2658}
2659
2660/* Should call_function allocate stack space for a struct return? */
2661
2662static int
2663sparc64_use_struct_convention (int gcc_p, struct type *type)
2664{
2665 return (TYPE_LENGTH (type) > 32);
2666}
2667
2668/* Store the address of the place in which to copy the structure the
2669 subroutine will return. This is called from call_function_by_hand.
2670 The ultimate mystery is, tho, what is the value "16"?
2671
2672 MVS: That's the offset from where the sp is now, to where the
2673 subroutine is gonna expect to find the struct return address. */
2674
2675static void
2676sparc32_store_struct_return (CORE_ADDR addr, CORE_ADDR sp)
2677{
2678 char *val;
2679 CORE_ADDR o7;
2680
2681 val = alloca (SPARC_INTREG_SIZE);
2682 store_unsigned_integer (val, SPARC_INTREG_SIZE, addr);
2683 write_memory (sp + (16 * SPARC_INTREG_SIZE), val, SPARC_INTREG_SIZE);
2684
2685 if (CALL_DUMMY_LOCATION == AT_ENTRY_POINT)
2686 {
2687 /* Now adjust the value of the link register, which was previously
2688 stored by push_return_address. Functions that return structs are
2689 peculiar in that they return to link register + 12, rather than
2690 link register + 8. */
2691
2692 o7 = read_register (O7_REGNUM);
2693 write_register (O7_REGNUM, o7 - 4);
2694 }
2695}
2696
2697static void
2698sparc64_store_struct_return (CORE_ADDR addr, CORE_ADDR sp)
2699{
2700 /* FIXME: V9 uses %o0 for this. */
2701 /* FIXME MVS: Only for small enough structs!!! */
2acceee2 2702
5af923b0
MS
2703 target_write_memory (sp + (16 * SPARC_INTREG_SIZE),
2704 (char *) &addr, SPARC_INTREG_SIZE);
2705#if 0
2706 if (CALL_DUMMY_LOCATION == AT_ENTRY_POINT)
2707 {
2708 /* Now adjust the value of the link register, which was previously
2709 stored by push_return_address. Functions that return structs are
2710 peculiar in that they return to link register + 12, rather than
2711 link register + 8. */
2712
2713 write_register (O7_REGNUM, read_register (O7_REGNUM) - 4);
2714 }
c906108c 2715#endif
5af923b0
MS
2716}
2717
2718/* Default target data type for register REGNO. */
2719
2720static struct type *
2721sparc32_register_virtual_type (int regno)
2722{
2723 if (regno == PC_REGNUM ||
2724 regno == FP_REGNUM ||
2725 regno == SP_REGNUM)
2726 return builtin_type_unsigned_int;
2727 if (regno < 32)
2728 return builtin_type_int;
2729 if (regno < 64)
2730 return builtin_type_float;
2731 return builtin_type_int;
2732}
2733
2734static struct type *
2735sparc64_register_virtual_type (int regno)
2736{
2737 if (regno == PC_REGNUM ||
2738 regno == FP_REGNUM ||
2739 regno == SP_REGNUM)
2740 return builtin_type_unsigned_long_long;
2741 if (regno < 32)
2742 return builtin_type_long_long;
2743 if (regno < 64)
2744 return builtin_type_float;
2745 if (regno < 80)
2746 return builtin_type_double;
2747 return builtin_type_long_long;
2748}
2749
2750/* Number of bytes of storage in the actual machine representation for
2751 register REGNO. */
2752
2753static int
2754sparc32_register_size (int regno)
2755{
2756 return 4;
2757}
2758
2759static int
2760sparc64_register_size (int regno)
2761{
2762 return (regno < 32 ? 8 : regno < 64 ? 4 : 8);
2763}
2764
2765/* Index within the `registers' buffer of the first byte of the space
2766 for register REGNO. */
2767
2768static int
2769sparc32_register_byte (int regno)
2770{
2771 return (regno * 4);
2772}
2773
2774static int
2775sparc64_register_byte (int regno)
2776{
2777 if (regno < 32)
2778 return regno * 8;
2779 else if (regno < 64)
2780 return 32 * 8 + (regno - 32) * 4;
2781 else if (regno < 80)
2782 return 32 * 8 + 32 * 4 + (regno - 64) * 8;
2783 else
2784 return 64 * 8 + (regno - 80) * 8;
2785}
2786
2787/* Advance PC across any function entry prologue instructions to reach
9319a2fe 2788 some "real" code. */
5af923b0
MS
2789
2790static CORE_ADDR
2791sparc_gdbarch_skip_prologue (CORE_ADDR ip)
2792{
2793 return examine_prologue (ip, 0, NULL, NULL);
2794}
2795
2796/* Immediately after a function call, return the saved pc.
2797 Can't go through the frames for this because on some machines
2798 the new frame is not set up until the new function executes
2799 some instructions. */
2800
2801static CORE_ADDR
2802sparc_saved_pc_after_call (struct frame_info *fi)
2803{
2804 return sparc_pc_adjust (read_register (RP_REGNUM));
2805}
2806
2807/* Convert registers between 'raw' and 'virtual' formats.
2808 They are the same on sparc, so there's nothing to do. */
2809
2810static void
2811sparc_convert_to_virtual (int regnum, struct type *type, char *from, char *to)
2812{ /* do nothing (should never be called) */
2813}
2814
2815static void
2816sparc_convert_to_raw (struct type *type, int regnum, char *from, char *to)
2817{ /* do nothing (should never be called) */
2818}
2819
2820/* Init saved regs: nothing to do, just a place-holder function. */
2821
2822static void
2823sparc_frame_init_saved_regs (struct frame_info *fi_ignored)
2824{ /* no-op */
2825}
2826
5af923b0
MS
2827/* gdbarch fix call dummy:
2828 All this function does is rearrange the arguments before calling
2829 sparc_fix_call_dummy (which does the real work). */
2830
2831static void
2832sparc_gdbarch_fix_call_dummy (char *dummy,
2833 CORE_ADDR pc,
2834 CORE_ADDR fun,
2835 int nargs,
2836 struct value **args,
2837 struct type *type,
2838 int gcc_p)
2839{
2840 if (CALL_DUMMY_LOCATION == ON_STACK)
2841 sparc_fix_call_dummy (dummy, pc, fun, type, gcc_p);
2842}
2843
2844/* Coerce float to double: a no-op. */
2845
2846static int
2847sparc_coerce_float_to_double (struct type *formal, struct type *actual)
2848{
2849 return 1;
2850}
2851
2852/* CALL_DUMMY_ADDRESS: fetch the breakpoint address for a call dummy. */
2853
2854static CORE_ADDR
2855sparc_call_dummy_address (void)
2856{
2857 return (CALL_DUMMY_START_OFFSET) + CALL_DUMMY_BREAKPOINT_OFFSET;
2858}
2859
2860/* Supply the Y register number to those that need it. */
2861
2862int
2863sparc_y_regnum (void)
2864{
2865 return gdbarch_tdep (current_gdbarch)->y_regnum;
2866}
2867
2868int
2869sparc_reg_struct_has_addr (int gcc_p, struct type *type)
2870{
2871 if (GDB_TARGET_IS_SPARC64)
2872 return (TYPE_LENGTH (type) > 32);
2873 else
2874 return (gcc_p != 1);
2875}
2876
2877int
2878sparc_intreg_size (void)
2879{
2880 return SPARC_INTREG_SIZE;
2881}
2882
2883static int
2884sparc_return_value_on_stack (struct type *type)
2885{
2886 if (TYPE_CODE (type) == TYPE_CODE_FLT &&
2887 TYPE_LENGTH (type) > 8)
2888 return 1;
2889 else
2890 return 0;
2891}
2892
2893/*
2894 * Gdbarch "constructor" function.
2895 */
2896
2897#define SPARC32_CALL_DUMMY_ON_STACK
2898
2899#define SPARC_SP_REGNUM 14
2900#define SPARC_FP_REGNUM 30
2901#define SPARC_FP0_REGNUM 32
2902#define SPARC32_NPC_REGNUM 69
2903#define SPARC32_PC_REGNUM 68
2904#define SPARC32_Y_REGNUM 64
2905#define SPARC64_PC_REGNUM 80
2906#define SPARC64_NPC_REGNUM 81
2907#define SPARC64_Y_REGNUM 85
2908
2909static struct gdbarch *
2910sparc_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
2911{
2912 struct gdbarch *gdbarch;
2913 struct gdbarch_tdep *tdep;
2914
2915 static LONGEST call_dummy_32[] =
2916 { 0xbc100001, 0x9de38000, 0xbc100002, 0xbe100003,
2917 0xda03a058, 0xd803a054, 0xd603a050, 0xd403a04c,
2918 0xd203a048, 0x40000000, 0xd003a044, 0x01000000,
2919 0x91d02001, 0x01000000
2920 };
2921 static LONGEST call_dummy_64[] =
2922 { 0x9de3bec0fd3fa7f7LL, 0xf93fa7eff53fa7e7LL,
2923 0xf13fa7dfed3fa7d7LL, 0xe93fa7cfe53fa7c7LL,
2924 0xe13fa7bfdd3fa7b7LL, 0xd93fa7afd53fa7a7LL,
2925 0xd13fa79fcd3fa797LL, 0xc93fa78fc53fa787LL,
2926 0xc13fa77fcc3fa777LL, 0xc83fa76fc43fa767LL,
2927 0xc03fa75ffc3fa757LL, 0xf83fa74ff43fa747LL,
2928 0xf03fa73f01000000LL, 0x0100000001000000LL,
2929 0x0100000091580000LL, 0xd027a72b93500000LL,
2930 0xd027a72791480000LL, 0xd027a72391400000LL,
2931 0xd027a71fda5ba8a7LL, 0xd85ba89fd65ba897LL,
2932 0xd45ba88fd25ba887LL, 0x9fc02000d05ba87fLL,
2933 0x0100000091d02001LL, 0x0100000001000000LL
2934 };
2935 static LONGEST call_dummy_nil[] = {0};
2936
2937 /* First see if there is already a gdbarch that can satisfy the request. */
4eb8c7fc
DM
2938 arches = gdbarch_list_lookup_by_info (arches, &info);
2939 if (arches != NULL)
2940 return arches->gdbarch;
5af923b0
MS
2941
2942 /* None found: is the request for a sparc architecture? */
aca21d9a 2943 if (info.bfd_arch_info->arch != bfd_arch_sparc)
5af923b0
MS
2944 return NULL; /* No; then it's not for us. */
2945
2946 /* Yes: create a new gdbarch for the specified machine type. */
2947 tdep = (struct gdbarch_tdep *) xmalloc (sizeof (struct gdbarch_tdep));
2948 gdbarch = gdbarch_alloc (&info, tdep);
2949
2950 /* First set settings that are common for all sparc architectures. */
2951 set_gdbarch_believe_pcc_promotion (gdbarch, 1);
2952 set_gdbarch_breakpoint_from_pc (gdbarch, memory_breakpoint_from_pc);
2953 set_gdbarch_coerce_float_to_double (gdbarch,
2954 sparc_coerce_float_to_double);
2955 set_gdbarch_call_dummy_breakpoint_offset_p (gdbarch, 1);
2956 set_gdbarch_call_dummy_p (gdbarch, 1);
2957 set_gdbarch_call_dummy_stack_adjust_p (gdbarch, 1);
2958 set_gdbarch_decr_pc_after_break (gdbarch, 0);
2959 set_gdbarch_double_bit (gdbarch, 8 * TARGET_CHAR_BIT);
2960 set_gdbarch_extract_struct_value_address (gdbarch,
2961 sparc_extract_struct_value_address);
2962 set_gdbarch_fix_call_dummy (gdbarch, sparc_gdbarch_fix_call_dummy);
2963 set_gdbarch_float_bit (gdbarch, 4 * TARGET_CHAR_BIT);
2964 set_gdbarch_fp_regnum (gdbarch, SPARC_FP_REGNUM);
2965 set_gdbarch_fp0_regnum (gdbarch, SPARC_FP0_REGNUM);
c347ee3e 2966 set_gdbarch_frame_args_address (gdbarch, default_frame_address);
5af923b0
MS
2967 set_gdbarch_frame_chain (gdbarch, sparc_frame_chain);
2968 set_gdbarch_frame_init_saved_regs (gdbarch, sparc_frame_init_saved_regs);
c347ee3e 2969 set_gdbarch_frame_locals_address (gdbarch, default_frame_address);
5af923b0
MS
2970 set_gdbarch_frame_num_args (gdbarch, frame_num_args_unknown);
2971 set_gdbarch_frame_saved_pc (gdbarch, sparc_frame_saved_pc);
2972 set_gdbarch_frameless_function_invocation (gdbarch,
2973 frameless_look_for_prologue);
2974 set_gdbarch_get_saved_register (gdbarch, sparc_get_saved_register);
5af923b0
MS
2975 set_gdbarch_init_extra_frame_info (gdbarch, sparc_init_extra_frame_info);
2976 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
2977 set_gdbarch_int_bit (gdbarch, 4 * TARGET_CHAR_BIT);
2978 set_gdbarch_long_double_bit (gdbarch, 16 * TARGET_CHAR_BIT);
2979 set_gdbarch_long_long_bit (gdbarch, 8 * TARGET_CHAR_BIT);
2980 set_gdbarch_max_register_raw_size (gdbarch, 8);
2981 set_gdbarch_max_register_virtual_size (gdbarch, 8);
5af923b0
MS
2982 set_gdbarch_pop_frame (gdbarch, sparc_pop_frame);
2983 set_gdbarch_push_return_address (gdbarch, sparc_push_return_address);
2984 set_gdbarch_push_dummy_frame (gdbarch, sparc_push_dummy_frame);
2985 set_gdbarch_read_pc (gdbarch, generic_target_read_pc);
2986 set_gdbarch_register_convert_to_raw (gdbarch, sparc_convert_to_raw);
2987 set_gdbarch_register_convert_to_virtual (gdbarch,
2988 sparc_convert_to_virtual);
2989 set_gdbarch_register_convertible (gdbarch,
2990 generic_register_convertible_not);
2991 set_gdbarch_reg_struct_has_addr (gdbarch, sparc_reg_struct_has_addr);
2992 set_gdbarch_return_value_on_stack (gdbarch, sparc_return_value_on_stack);
2993 set_gdbarch_saved_pc_after_call (gdbarch, sparc_saved_pc_after_call);
9319a2fe 2994 set_gdbarch_prologue_frameless_p (gdbarch, sparc_prologue_frameless_p);
5af923b0
MS
2995 set_gdbarch_short_bit (gdbarch, 2 * TARGET_CHAR_BIT);
2996 set_gdbarch_skip_prologue (gdbarch, sparc_gdbarch_skip_prologue);
2997 set_gdbarch_sp_regnum (gdbarch, SPARC_SP_REGNUM);
2998 set_gdbarch_use_generic_dummy_frames (gdbarch, 0);
2999 set_gdbarch_write_pc (gdbarch, generic_target_write_pc);
3000
3001 /*
3002 * Settings that depend only on 32/64 bit word size
3003 */
3004
3005 switch (info.bfd_arch_info->mach)
3006 {
3007 case bfd_mach_sparc:
3008 case bfd_mach_sparc_sparclet:
3009 case bfd_mach_sparc_sparclite:
3010 case bfd_mach_sparc_v8plus:
3011 case bfd_mach_sparc_v8plusa:
3012 case bfd_mach_sparc_sparclite_le:
3013 /* 32-bit machine types: */
3014
3015#ifdef SPARC32_CALL_DUMMY_ON_STACK
9e36d949 3016 set_gdbarch_pc_in_call_dummy (gdbarch, pc_in_call_dummy_on_stack);
5af923b0
MS
3017 set_gdbarch_call_dummy_address (gdbarch, sparc_call_dummy_address);
3018 set_gdbarch_call_dummy_breakpoint_offset (gdbarch, 0x30);
3019 set_gdbarch_call_dummy_length (gdbarch, 0x38);
3020 set_gdbarch_call_dummy_location (gdbarch, ON_STACK);
3021 set_gdbarch_call_dummy_words (gdbarch, call_dummy_32);
3022#else
9e36d949 3023 set_gdbarch_pc_in_call_dummy (gdbarch, pc_in_call_dummy_at_entry_point);
5af923b0
MS
3024 set_gdbarch_call_dummy_address (gdbarch, entry_point_address);
3025 set_gdbarch_call_dummy_breakpoint_offset (gdbarch, 0);
3026 set_gdbarch_call_dummy_length (gdbarch, 0);
3027 set_gdbarch_call_dummy_location (gdbarch, AT_ENTRY_POINT);
3028 set_gdbarch_call_dummy_words (gdbarch, call_dummy_nil);
3029#endif
3030 set_gdbarch_call_dummy_stack_adjust (gdbarch, 68);
3031 set_gdbarch_call_dummy_start_offset (gdbarch, 0);
3032 set_gdbarch_frame_args_skip (gdbarch, 68);
3033 set_gdbarch_function_start_offset (gdbarch, 0);
3034 set_gdbarch_long_bit (gdbarch, 4 * TARGET_CHAR_BIT);
3035 set_gdbarch_npc_regnum (gdbarch, SPARC32_NPC_REGNUM);
3036 set_gdbarch_pc_regnum (gdbarch, SPARC32_PC_REGNUM);
3037 set_gdbarch_ptr_bit (gdbarch, 4 * TARGET_CHAR_BIT);
3038 set_gdbarch_push_arguments (gdbarch, sparc32_push_arguments);
3039 set_gdbarch_read_fp (gdbarch, generic_target_read_fp);
3040 set_gdbarch_read_sp (gdbarch, generic_target_read_sp);
3041
3042 set_gdbarch_register_byte (gdbarch, sparc32_register_byte);
3043 set_gdbarch_register_raw_size (gdbarch, sparc32_register_size);
3044 set_gdbarch_register_size (gdbarch, 4);
3045 set_gdbarch_register_virtual_size (gdbarch, sparc32_register_size);
3046 set_gdbarch_register_virtual_type (gdbarch,
3047 sparc32_register_virtual_type);
3048#ifdef SPARC32_CALL_DUMMY_ON_STACK
3049 set_gdbarch_sizeof_call_dummy_words (gdbarch, sizeof (call_dummy_32));
3050#else
3051 set_gdbarch_sizeof_call_dummy_words (gdbarch, 0);
3052#endif
3053 set_gdbarch_stack_align (gdbarch, sparc32_stack_align);
3054 set_gdbarch_store_struct_return (gdbarch, sparc32_store_struct_return);
3055 set_gdbarch_use_struct_convention (gdbarch,
3056 generic_use_struct_convention);
5af923b0
MS
3057 set_gdbarch_write_sp (gdbarch, generic_target_write_sp);
3058 tdep->y_regnum = SPARC32_Y_REGNUM;
3059 tdep->fp_max_regnum = SPARC_FP0_REGNUM + 32;
3060 tdep->intreg_size = 4;
3061 tdep->reg_save_offset = 0x60;
3062 tdep->call_dummy_call_offset = 0x24;
3063 break;
3064
3065 case bfd_mach_sparc_v9:
3066 case bfd_mach_sparc_v9a:
3067 /* 64-bit machine types: */
3068 default: /* Any new machine type is likely to be 64-bit. */
3069
3070#ifdef SPARC64_CALL_DUMMY_ON_STACK
9e36d949 3071 set_gdbarch_pc_in_call_dummy (gdbarch, pc_in_call_dummy_on_stack);
5af923b0
MS
3072 set_gdbarch_call_dummy_address (gdbarch, sparc_call_dummy_address);
3073 set_gdbarch_call_dummy_breakpoint_offset (gdbarch, 8 * 4);
3074 set_gdbarch_call_dummy_length (gdbarch, 192);
3075 set_gdbarch_call_dummy_location (gdbarch, ON_STACK);
3076 set_gdbarch_call_dummy_start_offset (gdbarch, 148);
3077 set_gdbarch_call_dummy_words (gdbarch, call_dummy_64);
3078#else
9e36d949 3079 set_gdbarch_pc_in_call_dummy (gdbarch, pc_in_call_dummy_at_entry_point);
5af923b0
MS
3080 set_gdbarch_call_dummy_address (gdbarch, entry_point_address);
3081 set_gdbarch_call_dummy_breakpoint_offset (gdbarch, 0);
3082 set_gdbarch_call_dummy_length (gdbarch, 0);
3083 set_gdbarch_call_dummy_location (gdbarch, AT_ENTRY_POINT);
3084 set_gdbarch_call_dummy_start_offset (gdbarch, 0);
3085 set_gdbarch_call_dummy_words (gdbarch, call_dummy_nil);
3086#endif
3087 set_gdbarch_call_dummy_stack_adjust (gdbarch, 128);
3088 set_gdbarch_frame_args_skip (gdbarch, 136);
3089 set_gdbarch_function_start_offset (gdbarch, 0);
3090 set_gdbarch_long_bit (gdbarch, 8 * TARGET_CHAR_BIT);
3091 set_gdbarch_npc_regnum (gdbarch, SPARC64_NPC_REGNUM);
3092 set_gdbarch_pc_regnum (gdbarch, SPARC64_PC_REGNUM);
3093 set_gdbarch_ptr_bit (gdbarch, 8 * TARGET_CHAR_BIT);
3094 set_gdbarch_push_arguments (gdbarch, sparc64_push_arguments);
3095 /* NOTE different for at_entry */
3096 set_gdbarch_read_fp (gdbarch, sparc64_read_fp);
3097 set_gdbarch_read_sp (gdbarch, sparc64_read_sp);
3098 /* Some of the registers aren't 64 bits, but it's a lot simpler just
3099 to assume they all are (since most of them are). */
3100 set_gdbarch_register_byte (gdbarch, sparc64_register_byte);
3101 set_gdbarch_register_raw_size (gdbarch, sparc64_register_size);
3102 set_gdbarch_register_size (gdbarch, 8);
3103 set_gdbarch_register_virtual_size (gdbarch, sparc64_register_size);
3104 set_gdbarch_register_virtual_type (gdbarch,
3105 sparc64_register_virtual_type);
3106#ifdef SPARC64_CALL_DUMMY_ON_STACK
3107 set_gdbarch_sizeof_call_dummy_words (gdbarch, sizeof (call_dummy_64));
3108#else
3109 set_gdbarch_sizeof_call_dummy_words (gdbarch, 0);
3110#endif
3111 set_gdbarch_stack_align (gdbarch, sparc64_stack_align);
3112 set_gdbarch_store_struct_return (gdbarch, sparc64_store_struct_return);
3113 set_gdbarch_use_struct_convention (gdbarch,
3114 sparc64_use_struct_convention);
5af923b0
MS
3115 set_gdbarch_write_sp (gdbarch, sparc64_write_sp);
3116 tdep->y_regnum = SPARC64_Y_REGNUM;
3117 tdep->fp_max_regnum = SPARC_FP0_REGNUM + 48;
3118 tdep->intreg_size = 8;
3119 tdep->reg_save_offset = 0x90;
3120 tdep->call_dummy_call_offset = 148 + 4 * 5;
3121 break;
3122 }
3123
3124 /*
3125 * Settings that vary per-architecture:
3126 */
3127
3128 switch (info.bfd_arch_info->mach)
3129 {
3130 case bfd_mach_sparc:
3131 set_gdbarch_extract_return_value (gdbarch, sparc32_extract_return_value);
3132 set_gdbarch_frame_chain_valid (gdbarch, file_frame_chain_valid);
3133 set_gdbarch_num_regs (gdbarch, 72);
3134 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4);
3135 set_gdbarch_register_name (gdbarch, sparc32_register_name);
3136 set_gdbarch_store_return_value (gdbarch, sparc_store_return_value);
3137 tdep->has_fpu = 1; /* (all but sparclet and sparclite) */
3138 tdep->fp_register_bytes = 32 * 4;
3139 tdep->print_insn_mach = bfd_mach_sparc;
3140 break;
3141 case bfd_mach_sparc_sparclet:
3142 set_gdbarch_extract_return_value (gdbarch,
3143 sparclet_extract_return_value);
3144 set_gdbarch_frame_chain_valid (gdbarch, file_frame_chain_valid);
3145 set_gdbarch_num_regs (gdbarch, 32 + 32 + 8 + 8 + 8);
3146 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4 + 8*4 + 8*4);
3147 set_gdbarch_register_name (gdbarch, sparclet_register_name);
3148 set_gdbarch_store_return_value (gdbarch, sparclet_store_return_value);
3149 tdep->has_fpu = 0; /* (all but sparclet and sparclite) */
3150 tdep->fp_register_bytes = 0;
3151 tdep->print_insn_mach = bfd_mach_sparc_sparclet;
3152 break;
3153 case bfd_mach_sparc_sparclite:
3154 set_gdbarch_extract_return_value (gdbarch, sparc32_extract_return_value);
3155 set_gdbarch_frame_chain_valid (gdbarch, func_frame_chain_valid);
3156 set_gdbarch_num_regs (gdbarch, 80);
3157 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4 + 8*4);
3158 set_gdbarch_register_name (gdbarch, sparclite_register_name);
3159 set_gdbarch_store_return_value (gdbarch, sparc_store_return_value);
3160 tdep->has_fpu = 0; /* (all but sparclet and sparclite) */
3161 tdep->fp_register_bytes = 0;
3162 tdep->print_insn_mach = bfd_mach_sparc_sparclite;
3163 break;
3164 case bfd_mach_sparc_v8plus:
3165 set_gdbarch_extract_return_value (gdbarch, sparc32_extract_return_value);
3166 set_gdbarch_frame_chain_valid (gdbarch, file_frame_chain_valid);
3167 set_gdbarch_num_regs (gdbarch, 72);
3168 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4);
3169 set_gdbarch_register_name (gdbarch, sparc32_register_name);
3170 set_gdbarch_store_return_value (gdbarch, sparc_store_return_value);
3171 tdep->print_insn_mach = bfd_mach_sparc;
3172 tdep->fp_register_bytes = 32 * 4;
3173 tdep->has_fpu = 1; /* (all but sparclet and sparclite) */
3174 break;
3175 case bfd_mach_sparc_v8plusa:
3176 set_gdbarch_extract_return_value (gdbarch, sparc32_extract_return_value);
3177 set_gdbarch_frame_chain_valid (gdbarch, file_frame_chain_valid);
3178 set_gdbarch_num_regs (gdbarch, 72);
3179 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4);
3180 set_gdbarch_register_name (gdbarch, sparc32_register_name);
3181 set_gdbarch_store_return_value (gdbarch, sparc_store_return_value);
3182 tdep->has_fpu = 1; /* (all but sparclet and sparclite) */
3183 tdep->fp_register_bytes = 32 * 4;
3184 tdep->print_insn_mach = bfd_mach_sparc;
3185 break;
3186 case bfd_mach_sparc_sparclite_le:
3187 set_gdbarch_extract_return_value (gdbarch, sparc32_extract_return_value);
3188 set_gdbarch_frame_chain_valid (gdbarch, func_frame_chain_valid);
3189 set_gdbarch_num_regs (gdbarch, 80);
3190 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4 + 8*4);
3191 set_gdbarch_register_name (gdbarch, sparclite_register_name);
3192 set_gdbarch_store_return_value (gdbarch, sparc_store_return_value);
3193 tdep->has_fpu = 0; /* (all but sparclet and sparclite) */
3194 tdep->fp_register_bytes = 0;
3195 tdep->print_insn_mach = bfd_mach_sparc_sparclite;
3196 break;
3197 case bfd_mach_sparc_v9:
3198 set_gdbarch_extract_return_value (gdbarch, sparc64_extract_return_value);
3199 set_gdbarch_frame_chain_valid (gdbarch, file_frame_chain_valid);
3200 set_gdbarch_num_regs (gdbarch, 125);
3201 set_gdbarch_register_bytes (gdbarch, 32*8 + 32*8 + 45*8);
3202 set_gdbarch_register_name (gdbarch, sparc64_register_name);
3203 set_gdbarch_store_return_value (gdbarch, sparc_store_return_value);
3204 tdep->has_fpu = 1; /* (all but sparclet and sparclite) */
3205 tdep->fp_register_bytes = 64 * 4;
3206 tdep->print_insn_mach = bfd_mach_sparc_v9a;
3207 break;
3208 case bfd_mach_sparc_v9a:
3209 set_gdbarch_extract_return_value (gdbarch, sparc64_extract_return_value);
3210 set_gdbarch_frame_chain_valid (gdbarch, file_frame_chain_valid);
3211 set_gdbarch_num_regs (gdbarch, 125);
3212 set_gdbarch_register_bytes (gdbarch, 32*8 + 32*8 + 45*8);
3213 set_gdbarch_register_name (gdbarch, sparc64_register_name);
3214 set_gdbarch_store_return_value (gdbarch, sparc_store_return_value);
3215 tdep->has_fpu = 1; /* (all but sparclet and sparclite) */
3216 tdep->fp_register_bytes = 64 * 4;
3217 tdep->print_insn_mach = bfd_mach_sparc_v9a;
3218 break;
3219 }
3220
3221 return gdbarch;
3222}
3223
This page took 0.588405 seconds and 4 git commands to generate.