* infptrace.c (child_xfer_memory): Make use of the new PT_IO
[deliverable/binutils-gdb.git] / gdb / sparc-tdep.c
CommitLineData
c906108c 1/* Target-dependent code for the SPARC for GDB, the GNU debugger.
cda5a58a
AC
2
3 Copyright 1986, 1987, 1989, 1990, 1991, 1992, 1993, 1994, 1995,
4 1996, 1997, 1998, 1999, 2000, 2001, 2002 Free Software Foundation,
5 Inc.
c906108c 6
c5aa993b 7 This file is part of GDB.
c906108c 8
c5aa993b
JM
9 This program is free software; you can redistribute it and/or modify
10 it under the terms of the GNU General Public License as published by
11 the Free Software Foundation; either version 2 of the License, or
12 (at your option) any later version.
c906108c 13
c5aa993b
JM
14 This program is distributed in the hope that it will be useful,
15 but WITHOUT ANY WARRANTY; without even the implied warranty of
16 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 GNU General Public License for more details.
c906108c 18
c5aa993b
JM
19 You should have received a copy of the GNU General Public License
20 along with this program; if not, write to the Free Software
21 Foundation, Inc., 59 Temple Place - Suite 330,
22 Boston, MA 02111-1307, USA. */
c906108c
SS
23
24/* ??? Support for calling functions from gdb in sparc64 is unfinished. */
25
26#include "defs.h"
5af923b0 27#include "arch-utils.h"
c906108c
SS
28#include "frame.h"
29#include "inferior.h"
c906108c
SS
30#include "target.h"
31#include "value.h"
32#include "bfd.h"
33#include "gdb_string.h"
4e052eda 34#include "regcache.h"
ef3cf062 35#include "osabi.h"
c906108c
SS
36
37#ifdef USE_PROC_FS
38#include <sys/procfs.h>
13437d4b
KB
39/* Prototypes for supply_gregset etc. */
40#include "gregset.h"
c906108c
SS
41#endif
42
43#include "gdbcore.h"
44
5af923b0
MS
45#include "symfile.h" /* for 'entry_point_address' */
46
4eb8c7fc
DM
47/*
48 * Some local macros that have multi-arch and non-multi-arch versions:
49 */
50
51#if (GDB_MULTI_ARCH > 0)
52
53/* Does the target have Floating Point registers? */
54#define SPARC_HAS_FPU (gdbarch_tdep (current_gdbarch)->has_fpu)
55/* Number of bytes devoted to Floating Point registers: */
56#define FP_REGISTER_BYTES (gdbarch_tdep (current_gdbarch)->fp_register_bytes)
57/* Highest numbered Floating Point register. */
58#define FP_MAX_REGNUM (gdbarch_tdep (current_gdbarch)->fp_max_regnum)
59/* Size of a general (integer) register: */
60#define SPARC_INTREG_SIZE (gdbarch_tdep (current_gdbarch)->intreg_size)
61/* Offset within the call dummy stack of the saved registers. */
62#define DUMMY_REG_SAVE_OFFSET (gdbarch_tdep (current_gdbarch)->reg_save_offset)
63
64#else /* non-multi-arch */
65
66
67/* Does the target have Floating Point registers? */
68#if defined(TARGET_SPARCLET) || defined(TARGET_SPARCLITE)
69#define SPARC_HAS_FPU 0
70#else
71#define SPARC_HAS_FPU 1
72#endif
73
74/* Number of bytes devoted to Floating Point registers: */
75#if (GDB_TARGET_IS_SPARC64)
76#define FP_REGISTER_BYTES (64 * 4)
77#else
78#if (SPARC_HAS_FPU)
79#define FP_REGISTER_BYTES (32 * 4)
80#else
81#define FP_REGISTER_BYTES 0
82#endif
83#endif
84
85/* Highest numbered Floating Point register. */
86#if (GDB_TARGET_IS_SPARC64)
87#define FP_MAX_REGNUM (FP0_REGNUM + 48)
88#else
89#define FP_MAX_REGNUM (FP0_REGNUM + 32)
90#endif
91
92/* Size of a general (integer) register: */
93#define SPARC_INTREG_SIZE (REGISTER_RAW_SIZE (G0_REGNUM))
94
95/* Offset within the call dummy stack of the saved registers. */
96#if (GDB_TARGET_IS_SPARC64)
97#define DUMMY_REG_SAVE_OFFSET (128 + 16)
98#else
99#define DUMMY_REG_SAVE_OFFSET 0x60
100#endif
101
102#endif /* GDB_MULTI_ARCH */
103
104struct gdbarch_tdep
105 {
106 int has_fpu;
107 int fp_register_bytes;
108 int y_regnum;
109 int fp_max_regnum;
110 int intreg_size;
111 int reg_save_offset;
112 int call_dummy_call_offset;
113 int print_insn_mach;
ef3cf062
JT
114
115 enum gdb_osabi osabi;
4eb8c7fc 116 };
5af923b0
MS
117
118/* Now make GDB_TARGET_IS_SPARC64 a runtime test. */
119/* FIXME MVS: or try testing bfd_arch_info.arch and bfd_arch_info.mach ...
120 * define GDB_TARGET_IS_SPARC64 \
121 * (TARGET_ARCHITECTURE->arch == bfd_arch_sparc && \
122 * (TARGET_ARCHITECTURE->mach == bfd_mach_sparc_v9 || \
123 * TARGET_ARCHITECTURE->mach == bfd_mach_sparc_v9a))
124 */
125
c906108c
SS
126/* From infrun.c */
127extern int stop_after_trap;
128
129/* We don't store all registers immediately when requested, since they
130 get sent over in large chunks anyway. Instead, we accumulate most
131 of the changes and send them over once. "deferred_stores" keeps
132 track of which sets of registers we have locally-changed copies of,
133 so we only need send the groups that have changed. */
134
5af923b0 135int deferred_stores = 0; /* Accumulated stores we want to do eventually. */
c906108c
SS
136
137
138/* Some machines, such as Fujitsu SPARClite 86x, have a bi-endian mode
139 where instructions are big-endian and data are little-endian.
140 This flag is set when we detect that the target is of this type. */
141
142int bi_endian = 0;
143
144
145/* Fetch a single instruction. Even on bi-endian machines
146 such as sparc86x, instructions are always big-endian. */
147
148static unsigned long
fba45db2 149fetch_instruction (CORE_ADDR pc)
c906108c
SS
150{
151 unsigned long retval;
152 int i;
153 unsigned char buf[4];
154
155 read_memory (pc, buf, sizeof (buf));
156
157 /* Start at the most significant end of the integer, and work towards
158 the least significant. */
159 retval = 0;
160 for (i = 0; i < sizeof (buf); ++i)
161 retval = (retval << 8) | buf[i];
162 return retval;
163}
164
165
166/* Branches with prediction are treated like their non-predicting cousins. */
167/* FIXME: What about floating point branches? */
168
169/* Macros to extract fields from sparc instructions. */
170#define X_OP(i) (((i) >> 30) & 0x3)
171#define X_RD(i) (((i) >> 25) & 0x1f)
172#define X_A(i) (((i) >> 29) & 1)
173#define X_COND(i) (((i) >> 25) & 0xf)
174#define X_OP2(i) (((i) >> 22) & 0x7)
175#define X_IMM22(i) ((i) & 0x3fffff)
176#define X_OP3(i) (((i) >> 19) & 0x3f)
177#define X_RS1(i) (((i) >> 14) & 0x1f)
178#define X_I(i) (((i) >> 13) & 1)
179#define X_IMM13(i) ((i) & 0x1fff)
180/* Sign extension macros. */
181#define X_SIMM13(i) ((X_IMM13 (i) ^ 0x1000) - 0x1000)
182#define X_DISP22(i) ((X_IMM22 (i) ^ 0x200000) - 0x200000)
183#define X_CC(i) (((i) >> 20) & 3)
184#define X_P(i) (((i) >> 19) & 1)
185#define X_DISP19(i) ((((i) & 0x7ffff) ^ 0x40000) - 0x40000)
186#define X_RCOND(i) (((i) >> 25) & 7)
187#define X_DISP16(i) ((((((i) >> 6) && 0xc000) | ((i) & 0x3fff)) ^ 0x8000) - 0x8000)
188#define X_FCN(i) (((i) >> 25) & 31)
189
190typedef enum
191{
5af923b0
MS
192 Error, not_branch, bicc, bicca, ba, baa, ticc, ta, done_retry
193} branch_type;
c906108c
SS
194
195/* Simulate single-step ptrace call for sun4. Code written by Gary
196 Beihl (beihl@mcc.com). */
197
198/* npc4 and next_pc describe the situation at the time that the
199 step-breakpoint was set, not necessary the current value of NPC_REGNUM. */
200static CORE_ADDR next_pc, npc4, target;
201static int brknpc4, brktrg;
202typedef char binsn_quantum[BREAKPOINT_MAX];
203static binsn_quantum break_mem[3];
204
5af923b0 205static branch_type isbranch (long, CORE_ADDR, CORE_ADDR *);
c906108c
SS
206
207/* single_step() is called just before we want to resume the inferior,
208 if we want to single-step it but there is no hardware or kernel single-step
209 support (as on all SPARCs). We find all the possible targets of the
210 coming instruction and breakpoint them.
211
212 single_step is also called just after the inferior stops. If we had
213 set up a simulated single-step, we undo our damage. */
214
215void
fba45db2
KB
216sparc_software_single_step (enum target_signal ignore, /* pid, but we don't need it */
217 int insert_breakpoints_p)
c906108c
SS
218{
219 branch_type br;
220 CORE_ADDR pc;
221 long pc_instruction;
222
223 if (insert_breakpoints_p)
224 {
225 /* Always set breakpoint for NPC. */
226 next_pc = read_register (NPC_REGNUM);
c5aa993b 227 npc4 = next_pc + 4; /* branch not taken */
c906108c
SS
228
229 target_insert_breakpoint (next_pc, break_mem[0]);
230 /* printf_unfiltered ("set break at %x\n",next_pc); */
231
232 pc = read_register (PC_REGNUM);
233 pc_instruction = fetch_instruction (pc);
234 br = isbranch (pc_instruction, pc, &target);
235 brknpc4 = brktrg = 0;
236
237 if (br == bicca)
238 {
239 /* Conditional annulled branch will either end up at
240 npc (if taken) or at npc+4 (if not taken).
241 Trap npc+4. */
242 brknpc4 = 1;
243 target_insert_breakpoint (npc4, break_mem[1]);
244 }
245 else if (br == baa && target != next_pc)
246 {
247 /* Unconditional annulled branch will always end up at
248 the target. */
249 brktrg = 1;
250 target_insert_breakpoint (target, break_mem[2]);
251 }
5af923b0 252 else if (GDB_TARGET_IS_SPARC64 && br == done_retry)
c906108c
SS
253 {
254 brktrg = 1;
255 target_insert_breakpoint (target, break_mem[2]);
256 }
c906108c
SS
257 }
258 else
259 {
260 /* Remove breakpoints */
261 target_remove_breakpoint (next_pc, break_mem[0]);
262
263 if (brknpc4)
264 target_remove_breakpoint (npc4, break_mem[1]);
265
266 if (brktrg)
267 target_remove_breakpoint (target, break_mem[2]);
268 }
269}
270\f
5af923b0
MS
271struct frame_extra_info
272{
273 CORE_ADDR bottom;
274 int in_prologue;
275 int flat;
276 /* Following fields only relevant for flat frames. */
277 CORE_ADDR pc_addr;
278 CORE_ADDR fp_addr;
279 /* Add this to ->frame to get the value of the stack pointer at the
280 time of the register saves. */
281 int sp_offset;
282};
283
284/* Call this for each newly created frame. For SPARC, we need to
285 calculate the bottom of the frame, and do some extra work if the
286 prologue has been generated via the -mflat option to GCC. In
287 particular, we need to know where the previous fp and the pc have
288 been stashed, since their exact position within the frame may vary. */
c906108c
SS
289
290void
fba45db2 291sparc_init_extra_frame_info (int fromleaf, struct frame_info *fi)
c906108c
SS
292{
293 char *name;
294 CORE_ADDR prologue_start, prologue_end;
295 int insn;
296
5af923b0
MS
297 fi->extra_info = (struct frame_extra_info *)
298 frame_obstack_alloc (sizeof (struct frame_extra_info));
299 frame_saved_regs_zalloc (fi);
300
301 fi->extra_info->bottom =
c906108c 302 (fi->next ?
5af923b0
MS
303 (fi->frame == fi->next->frame ? fi->next->extra_info->bottom :
304 fi->next->frame) : read_sp ());
c906108c
SS
305
306 /* If fi->next is NULL, then we already set ->frame by passing read_fp()
307 to create_new_frame. */
308 if (fi->next)
309 {
5af923b0
MS
310 char *buf;
311
312 buf = alloca (MAX_REGISTER_RAW_SIZE);
c906108c
SS
313
314 /* Compute ->frame as if not flat. If it is flat, we'll change
c5aa993b 315 it later. */
c906108c
SS
316 if (fi->next->next != NULL
317 && (fi->next->next->signal_handler_caller
318 || frame_in_dummy (fi->next->next))
319 && frameless_look_for_prologue (fi->next))
320 {
321 /* A frameless function interrupted by a signal did not change
322 the frame pointer, fix up frame pointer accordingly. */
323 fi->frame = FRAME_FP (fi->next);
5af923b0 324 fi->extra_info->bottom = fi->next->extra_info->bottom;
c906108c
SS
325 }
326 else
327 {
328 /* Should we adjust for stack bias here? */
329 get_saved_register (buf, 0, 0, fi, FP_REGNUM, 0);
330 fi->frame = extract_address (buf, REGISTER_RAW_SIZE (FP_REGNUM));
c5aa993b 331
5af923b0
MS
332 if (GDB_TARGET_IS_SPARC64 && (fi->frame & 1))
333 fi->frame += 2047;
c906108c
SS
334 }
335 }
336
337 /* Decide whether this is a function with a ``flat register window''
338 frame. For such functions, the frame pointer is actually in %i7. */
5af923b0
MS
339 fi->extra_info->flat = 0;
340 fi->extra_info->in_prologue = 0;
c906108c
SS
341 if (find_pc_partial_function (fi->pc, &name, &prologue_start, &prologue_end))
342 {
343 /* See if the function starts with an add (which will be of a
c5aa993b
JM
344 negative number if a flat frame) to the sp. FIXME: Does not
345 handle large frames which will need more than one instruction
346 to adjust the sp. */
d0901120 347 insn = fetch_instruction (prologue_start);
c906108c
SS
348 if (X_OP (insn) == 2 && X_RD (insn) == 14 && X_OP3 (insn) == 0
349 && X_I (insn) && X_SIMM13 (insn) < 0)
350 {
351 int offset = X_SIMM13 (insn);
352
353 /* Then look for a save of %i7 into the frame. */
354 insn = fetch_instruction (prologue_start + 4);
355 if (X_OP (insn) == 3
356 && X_RD (insn) == 31
357 && X_OP3 (insn) == 4
358 && X_RS1 (insn) == 14)
359 {
5af923b0
MS
360 char *buf;
361
362 buf = alloca (MAX_REGISTER_RAW_SIZE);
c906108c
SS
363
364 /* We definitely have a flat frame now. */
5af923b0 365 fi->extra_info->flat = 1;
c906108c 366
5af923b0 367 fi->extra_info->sp_offset = offset;
c906108c
SS
368
369 /* Overwrite the frame's address with the value in %i7. */
370 get_saved_register (buf, 0, 0, fi, I7_REGNUM, 0);
371 fi->frame = extract_address (buf, REGISTER_RAW_SIZE (I7_REGNUM));
5af923b0
MS
372
373 if (GDB_TARGET_IS_SPARC64 && (fi->frame & 1))
c906108c 374 fi->frame += 2047;
5af923b0 375
c906108c 376 /* Record where the fp got saved. */
5af923b0
MS
377 fi->extra_info->fp_addr =
378 fi->frame + fi->extra_info->sp_offset + X_SIMM13 (insn);
c906108c
SS
379
380 /* Also try to collect where the pc got saved to. */
5af923b0 381 fi->extra_info->pc_addr = 0;
c906108c
SS
382 insn = fetch_instruction (prologue_start + 12);
383 if (X_OP (insn) == 3
384 && X_RD (insn) == 15
385 && X_OP3 (insn) == 4
386 && X_RS1 (insn) == 14)
5af923b0
MS
387 fi->extra_info->pc_addr =
388 fi->frame + fi->extra_info->sp_offset + X_SIMM13 (insn);
c906108c
SS
389 }
390 }
c5aa993b
JM
391 else
392 {
393 /* Check if the PC is in the function prologue before a SAVE
394 instruction has been executed yet. If so, set the frame
395 to the current value of the stack pointer and set
396 the in_prologue flag. */
397 CORE_ADDR addr;
398 struct symtab_and_line sal;
399
400 sal = find_pc_line (prologue_start, 0);
401 if (sal.line == 0) /* no line info, use PC */
402 prologue_end = fi->pc;
403 else if (sal.end < prologue_end)
404 prologue_end = sal.end;
405 if (fi->pc < prologue_end)
406 {
407 for (addr = prologue_start; addr < fi->pc; addr += 4)
408 {
409 insn = read_memory_integer (addr, 4);
410 if (X_OP (insn) == 2 && X_OP3 (insn) == 0x3c)
411 break; /* SAVE seen, stop searching */
412 }
413 if (addr >= fi->pc)
414 {
5af923b0 415 fi->extra_info->in_prologue = 1;
c5aa993b
JM
416 fi->frame = read_register (SP_REGNUM);
417 }
418 }
419 }
c906108c
SS
420 }
421 if (fi->next && fi->frame == 0)
422 {
423 /* Kludge to cause init_prev_frame_info to destroy the new frame. */
424 fi->frame = fi->next->frame;
425 fi->pc = fi->next->pc;
426 }
427}
428
429CORE_ADDR
fba45db2 430sparc_frame_chain (struct frame_info *frame)
c906108c
SS
431{
432 /* Value that will cause FRAME_CHAIN_VALID to not worry about the chain
8140e7ac 433 value. If it really is zero, we detect it later in
c906108c 434 sparc_init_prev_frame. */
c5aa993b 435 return (CORE_ADDR) 1;
c906108c
SS
436}
437
438CORE_ADDR
fba45db2 439sparc_extract_struct_value_address (char *regbuf)
c906108c
SS
440{
441 return extract_address (regbuf + REGISTER_BYTE (O0_REGNUM),
442 REGISTER_RAW_SIZE (O0_REGNUM));
443}
444
445/* Find the pc saved in frame FRAME. */
446
447CORE_ADDR
fba45db2 448sparc_frame_saved_pc (struct frame_info *frame)
c906108c 449{
5af923b0 450 char *buf;
c906108c
SS
451 CORE_ADDR addr;
452
5af923b0 453 buf = alloca (MAX_REGISTER_RAW_SIZE);
c906108c
SS
454 if (frame->signal_handler_caller)
455 {
456 /* This is the signal trampoline frame.
c5aa993b 457 Get the saved PC from the sigcontext structure. */
c906108c
SS
458
459#ifndef SIGCONTEXT_PC_OFFSET
460#define SIGCONTEXT_PC_OFFSET 12
461#endif
462
463 CORE_ADDR sigcontext_addr;
5af923b0 464 char *scbuf;
c906108c
SS
465 int saved_pc_offset = SIGCONTEXT_PC_OFFSET;
466 char *name = NULL;
467
5af923b0
MS
468 scbuf = alloca (TARGET_PTR_BIT / HOST_CHAR_BIT);
469
c906108c 470 /* Solaris2 ucbsigvechandler passes a pointer to a sigcontext
c5aa993b 471 as the third parameter. The offset to the saved pc is 12. */
c906108c 472 find_pc_partial_function (frame->pc, &name,
c5aa993b 473 (CORE_ADDR *) NULL, (CORE_ADDR *) NULL);
c906108c
SS
474 if (name && STREQ (name, "ucbsigvechandler"))
475 saved_pc_offset = 12;
476
477 /* The sigcontext address is contained in register O2. */
c5aa993b
JM
478 get_saved_register (buf, (int *) NULL, (CORE_ADDR *) NULL,
479 frame, O0_REGNUM + 2, (enum lval_type *) NULL);
c906108c
SS
480 sigcontext_addr = extract_address (buf, REGISTER_RAW_SIZE (O0_REGNUM + 2));
481
482 /* Don't cause a memory_error when accessing sigcontext in case the
c5aa993b 483 stack layout has changed or the stack is corrupt. */
c906108c
SS
484 target_read_memory (sigcontext_addr + saved_pc_offset,
485 scbuf, sizeof (scbuf));
486 return extract_address (scbuf, sizeof (scbuf));
487 }
5af923b0
MS
488 else if (frame->extra_info->in_prologue ||
489 (frame->next != NULL &&
490 (frame->next->signal_handler_caller ||
491 frame_in_dummy (frame->next)) &&
492 frameless_look_for_prologue (frame)))
c906108c
SS
493 {
494 /* A frameless function interrupted by a signal did not save
c5aa993b
JM
495 the PC, it is still in %o7. */
496 get_saved_register (buf, (int *) NULL, (CORE_ADDR *) NULL,
497 frame, O7_REGNUM, (enum lval_type *) NULL);
c906108c
SS
498 return PC_ADJUST (extract_address (buf, SPARC_INTREG_SIZE));
499 }
5af923b0
MS
500 if (frame->extra_info->flat)
501 addr = frame->extra_info->pc_addr;
c906108c 502 else
5af923b0 503 addr = frame->extra_info->bottom + FRAME_SAVED_I0 +
c906108c
SS
504 SPARC_INTREG_SIZE * (I7_REGNUM - I0_REGNUM);
505
506 if (addr == 0)
507 /* A flat frame leaf function might not save the PC anywhere,
508 just leave it in %o7. */
509 return PC_ADJUST (read_register (O7_REGNUM));
510
511 read_memory (addr, buf, SPARC_INTREG_SIZE);
512 return PC_ADJUST (extract_address (buf, SPARC_INTREG_SIZE));
513}
514
515/* Since an individual frame in the frame cache is defined by two
516 arguments (a frame pointer and a stack pointer), we need two
517 arguments to get info for an arbitrary stack frame. This routine
518 takes two arguments and makes the cached frames look as if these
519 two arguments defined a frame on the cache. This allows the rest
520 of info frame to extract the important arguments without
521 difficulty. */
522
523struct frame_info *
fba45db2 524setup_arbitrary_frame (int argc, CORE_ADDR *argv)
c906108c
SS
525{
526 struct frame_info *frame;
527
528 if (argc != 2)
529 error ("Sparc frame specifications require two arguments: fp and sp");
530
531 frame = create_new_frame (argv[0], 0);
532
533 if (!frame)
8e65ff28
AC
534 internal_error (__FILE__, __LINE__,
535 "create_new_frame returned invalid frame");
c5aa993b 536
5af923b0 537 frame->extra_info->bottom = argv[1];
c906108c
SS
538 frame->pc = FRAME_SAVED_PC (frame);
539 return frame;
540}
541
542/* Given a pc value, skip it forward past the function prologue by
543 disassembling instructions that appear to be a prologue.
544
545 If FRAMELESS_P is set, we are only testing to see if the function
546 is frameless. This allows a quicker answer.
547
548 This routine should be more specific in its actions; making sure
549 that it uses the same register in the initial prologue section. */
550
5af923b0
MS
551static CORE_ADDR examine_prologue (CORE_ADDR, int, struct frame_info *,
552 CORE_ADDR *);
c906108c 553
c5aa993b 554static CORE_ADDR
fba45db2
KB
555examine_prologue (CORE_ADDR start_pc, int frameless_p, struct frame_info *fi,
556 CORE_ADDR *saved_regs)
c906108c
SS
557{
558 int insn;
559 int dest = -1;
560 CORE_ADDR pc = start_pc;
561 int is_flat = 0;
562
563 insn = fetch_instruction (pc);
564
565 /* Recognize the `sethi' insn and record its destination. */
566 if (X_OP (insn) == 0 && X_OP2 (insn) == 4)
567 {
568 dest = X_RD (insn);
569 pc += 4;
570 insn = fetch_instruction (pc);
571 }
572
573 /* Recognize an add immediate value to register to either %g1 or
574 the destination register recorded above. Actually, this might
575 well recognize several different arithmetic operations.
576 It doesn't check that rs1 == rd because in theory "sub %g0, 5, %g1"
577 followed by "save %sp, %g1, %sp" is a valid prologue (Not that
578 I imagine any compiler really does that, however). */
579 if (X_OP (insn) == 2
580 && X_I (insn)
581 && (X_RD (insn) == 1 || X_RD (insn) == dest))
582 {
583 pc += 4;
584 insn = fetch_instruction (pc);
585 }
586
587 /* Recognize any SAVE insn. */
588 if (X_OP (insn) == 2 && X_OP3 (insn) == 60)
589 {
590 pc += 4;
c5aa993b
JM
591 if (frameless_p) /* If the save is all we care about, */
592 return pc; /* return before doing more work */
c906108c
SS
593 insn = fetch_instruction (pc);
594 }
595 /* Recognize add to %sp. */
596 else if (X_OP (insn) == 2 && X_RD (insn) == 14 && X_OP3 (insn) == 0)
597 {
598 pc += 4;
c5aa993b
JM
599 if (frameless_p) /* If the add is all we care about, */
600 return pc; /* return before doing more work */
c906108c
SS
601 is_flat = 1;
602 insn = fetch_instruction (pc);
603 /* Recognize store of frame pointer (i7). */
604 if (X_OP (insn) == 3
605 && X_RD (insn) == 31
606 && X_OP3 (insn) == 4
607 && X_RS1 (insn) == 14)
608 {
609 pc += 4;
610 insn = fetch_instruction (pc);
611
612 /* Recognize sub %sp, <anything>, %i7. */
c5aa993b 613 if (X_OP (insn) == 2
c906108c
SS
614 && X_OP3 (insn) == 4
615 && X_RS1 (insn) == 14
616 && X_RD (insn) == 31)
617 {
618 pc += 4;
619 insn = fetch_instruction (pc);
620 }
621 else
622 return pc;
623 }
624 else
625 return pc;
626 }
627 else
628 /* Without a save or add instruction, it's not a prologue. */
629 return start_pc;
630
631 while (1)
632 {
633 /* Recognize stores into the frame from the input registers.
5af923b0
MS
634 This recognizes all non alternate stores of an input register,
635 into a location offset from the frame pointer between
636 +68 and +92. */
637
638 /* The above will fail for arguments that are promoted
639 (eg. shorts to ints or floats to doubles), because the compiler
640 will pass them in positive-offset frame space, but the prologue
641 will save them (after conversion) in negative frame space at an
642 unpredictable offset. Therefore I am going to remove the
643 restriction on the target-address of the save, on the theory
644 that any unbroken sequence of saves from input registers must
645 be part of the prologue. In un-optimized code (at least), I'm
646 fairly sure that the compiler would emit SOME other instruction
647 (eg. a move or add) before emitting another save that is actually
648 a part of the function body.
649
650 Besides, the reserved stack space is different for SPARC64 anyway.
651
652 MVS 4/23/2000 */
653
654 if (X_OP (insn) == 3
655 && (X_OP3 (insn) & 0x3c) == 4 /* Store, non-alternate. */
656 && (X_RD (insn) & 0x18) == 0x18 /* Input register. */
657 && X_I (insn) /* Immediate mode. */
658 && X_RS1 (insn) == 30) /* Off of frame pointer. */
659 ; /* empty statement -- fall thru to end of loop */
660 else if (GDB_TARGET_IS_SPARC64
661 && X_OP (insn) == 3
662 && (X_OP3 (insn) & 0x3c) == 12 /* store, extended (64-bit) */
663 && (X_RD (insn) & 0x18) == 0x18 /* input register */
664 && X_I (insn) /* immediate mode */
665 && X_RS1 (insn) == 30) /* off of frame pointer */
666 ; /* empty statement -- fall thru to end of loop */
667 else if (X_OP (insn) == 3
668 && (X_OP3 (insn) & 0x3c) == 36 /* store, floating-point */
669 && X_I (insn) /* immediate mode */
670 && X_RS1 (insn) == 30) /* off of frame pointer */
671 ; /* empty statement -- fall thru to end of loop */
c906108c
SS
672 else if (is_flat
673 && X_OP (insn) == 3
5af923b0
MS
674 && X_OP3 (insn) == 4 /* store? */
675 && X_RS1 (insn) == 14) /* off of frame pointer */
c906108c
SS
676 {
677 if (saved_regs && X_I (insn))
5af923b0
MS
678 saved_regs[X_RD (insn)] =
679 fi->frame + fi->extra_info->sp_offset + X_SIMM13 (insn);
c906108c
SS
680 }
681 else
682 break;
683 pc += 4;
684 insn = fetch_instruction (pc);
685 }
686
687 return pc;
688}
689
f510d44e
DM
690/* Advance PC across any function entry prologue instructions to reach
691 some "real" code. */
692
c5aa993b 693CORE_ADDR
f510d44e 694sparc_skip_prologue (CORE_ADDR start_pc)
c906108c 695{
f510d44e
DM
696 struct symtab_and_line sal;
697 CORE_ADDR func_start, func_end;
698
699 /* This is the preferred method, find the end of the prologue by
700 using the debugging information. */
701 if (find_pc_partial_function (start_pc, NULL, &func_start, &func_end))
702 {
703 sal = find_pc_line (func_start, 0);
704
705 if (sal.end < func_end
706 && start_pc <= sal.end)
707 return sal.end;
708 }
709
710 /* Oh well, examine the code by hand. */
711 return examine_prologue (start_pc, 0, NULL, NULL);
c906108c
SS
712}
713
9319a2fe
DM
714/* Is the prologue at IP frameless? */
715
716int
717sparc_prologue_frameless_p (CORE_ADDR ip)
718{
f510d44e 719 return ip == examine_prologue (ip, 1, NULL, NULL);
9319a2fe
DM
720}
721
c906108c
SS
722/* Check instruction at ADDR to see if it is a branch.
723 All non-annulled instructions will go to NPC or will trap.
724 Set *TARGET if we find a candidate branch; set to zero if not.
725
726 This isn't static as it's used by remote-sa.sparc.c. */
727
728static branch_type
fba45db2 729isbranch (long instruction, CORE_ADDR addr, CORE_ADDR *target)
c906108c
SS
730{
731 branch_type val = not_branch;
732 long int offset = 0; /* Must be signed for sign-extend. */
733
734 *target = 0;
735
736 if (X_OP (instruction) == 0
737 && (X_OP2 (instruction) == 2
738 || X_OP2 (instruction) == 6
739 || X_OP2 (instruction) == 1
740 || X_OP2 (instruction) == 3
741 || X_OP2 (instruction) == 5
5af923b0 742 || (GDB_TARGET_IS_SPARC64 && X_OP2 (instruction) == 7)))
c906108c
SS
743 {
744 if (X_COND (instruction) == 8)
745 val = X_A (instruction) ? baa : ba;
746 else
747 val = X_A (instruction) ? bicca : bicc;
748 switch (X_OP2 (instruction))
749 {
5af923b0
MS
750 case 7:
751 if (!GDB_TARGET_IS_SPARC64)
752 break;
753 /* else fall thru */
c906108c
SS
754 case 2:
755 case 6:
c906108c
SS
756 offset = 4 * X_DISP22 (instruction);
757 break;
758 case 1:
759 case 5:
760 offset = 4 * X_DISP19 (instruction);
761 break;
762 case 3:
763 offset = 4 * X_DISP16 (instruction);
764 break;
765 }
766 *target = addr + offset;
767 }
5af923b0
MS
768 else if (GDB_TARGET_IS_SPARC64
769 && X_OP (instruction) == 2
c906108c
SS
770 && X_OP3 (instruction) == 62)
771 {
772 if (X_FCN (instruction) == 0)
773 {
774 /* done */
775 *target = read_register (TNPC_REGNUM);
776 val = done_retry;
777 }
778 else if (X_FCN (instruction) == 1)
779 {
780 /* retry */
781 *target = read_register (TPC_REGNUM);
782 val = done_retry;
783 }
784 }
c906108c
SS
785
786 return val;
787}
788\f
789/* Find register number REGNUM relative to FRAME and put its
790 (raw) contents in *RAW_BUFFER. Set *OPTIMIZED if the variable
791 was optimized out (and thus can't be fetched). If the variable
792 was fetched from memory, set *ADDRP to where it was fetched from,
793 otherwise it was fetched from a register.
794
795 The argument RAW_BUFFER must point to aligned memory. */
796
797void
fba45db2
KB
798sparc_get_saved_register (char *raw_buffer, int *optimized, CORE_ADDR *addrp,
799 struct frame_info *frame, int regnum,
800 enum lval_type *lval)
c906108c
SS
801{
802 struct frame_info *frame1;
803 CORE_ADDR addr;
804
805 if (!target_has_registers)
806 error ("No registers.");
807
808 if (optimized)
809 *optimized = 0;
810
811 addr = 0;
812
813 /* FIXME This code extracted from infcmd.c; should put elsewhere! */
814 if (frame == NULL)
815 {
816 /* error ("No selected frame."); */
817 if (!target_has_registers)
c5aa993b
JM
818 error ("The program has no registers now.");
819 if (selected_frame == NULL)
820 error ("No selected frame.");
c906108c 821 /* Try to use selected frame */
c5aa993b 822 frame = get_prev_frame (selected_frame);
c906108c 823 if (frame == 0)
c5aa993b 824 error ("Cmd not meaningful in the outermost frame.");
c906108c
SS
825 }
826
827
828 frame1 = frame->next;
829
830 /* Get saved PC from the frame info if not in innermost frame. */
831 if (regnum == PC_REGNUM && frame1 != NULL)
832 {
833 if (lval != NULL)
834 *lval = not_lval;
835 if (raw_buffer != NULL)
836 {
837 /* Put it back in target format. */
838 store_address (raw_buffer, REGISTER_RAW_SIZE (regnum), frame->pc);
839 }
840 if (addrp != NULL)
841 *addrp = 0;
842 return;
843 }
844
845 while (frame1 != NULL)
846 {
5af923b0
MS
847 /* FIXME MVS: wrong test for dummy frame at entry. */
848
849 if (frame1->pc >= (frame1->extra_info->bottom ?
850 frame1->extra_info->bottom : read_sp ())
c906108c
SS
851 && frame1->pc <= FRAME_FP (frame1))
852 {
853 /* Dummy frame. All but the window regs are in there somewhere.
854 The window registers are saved on the stack, just like in a
855 normal frame. */
856 if (regnum >= G1_REGNUM && regnum < G1_REGNUM + 7)
857 addr = frame1->frame + (regnum - G0_REGNUM) * SPARC_INTREG_SIZE
858 - (FP_REGISTER_BYTES + 8 * SPARC_INTREG_SIZE);
859 else if (regnum >= I0_REGNUM && regnum < I0_REGNUM + 8)
f621c63e
AC
860 /* NOTE: cagney/2002-05-04: The call to get_prev_frame()
861 is safe/cheap - there will always be a prev frame.
862 This is because frame1 is initialized to frame->next
863 (frame1->prev == frame) and is then advanced towards
864 the innermost (next) frame. */
bf75c8c1 865 addr = (get_prev_frame (frame1)->extra_info->bottom
c906108c
SS
866 + (regnum - I0_REGNUM) * SPARC_INTREG_SIZE
867 + FRAME_SAVED_I0);
868 else if (regnum >= L0_REGNUM && regnum < L0_REGNUM + 8)
f621c63e
AC
869 /* NOTE: cagney/2002-05-04: The call to get_prev_frame()
870 is safe/cheap - there will always be a prev frame.
871 This is because frame1 is initialized to frame->next
872 (frame1->prev == frame) and is then advanced towards
873 the innermost (next) frame. */
bf75c8c1 874 addr = (get_prev_frame (frame1)->extra_info->bottom
c906108c
SS
875 + (regnum - L0_REGNUM) * SPARC_INTREG_SIZE
876 + FRAME_SAVED_L0);
877 else if (regnum >= O0_REGNUM && regnum < O0_REGNUM + 8)
878 addr = frame1->frame + (regnum - O0_REGNUM) * SPARC_INTREG_SIZE
879 - (FP_REGISTER_BYTES + 16 * SPARC_INTREG_SIZE);
5af923b0 880 else if (SPARC_HAS_FPU &&
60054393 881 regnum >= FP0_REGNUM && regnum < FP0_REGNUM + 32)
c906108c
SS
882 addr = frame1->frame + (regnum - FP0_REGNUM) * 4
883 - (FP_REGISTER_BYTES);
5af923b0 884 else if (GDB_TARGET_IS_SPARC64 && SPARC_HAS_FPU &&
60054393 885 regnum >= FP0_REGNUM + 32 && regnum < FP_MAX_REGNUM)
c906108c
SS
886 addr = frame1->frame + 32 * 4 + (regnum - FP0_REGNUM - 32) * 8
887 - (FP_REGISTER_BYTES);
c906108c
SS
888 else if (regnum >= Y_REGNUM && regnum < NUM_REGS)
889 addr = frame1->frame + (regnum - Y_REGNUM) * SPARC_INTREG_SIZE
890 - (FP_REGISTER_BYTES + 24 * SPARC_INTREG_SIZE);
891 }
5af923b0 892 else if (frame1->extra_info->flat)
c906108c
SS
893 {
894
895 if (regnum == RP_REGNUM)
5af923b0 896 addr = frame1->extra_info->pc_addr;
c906108c 897 else if (regnum == I7_REGNUM)
5af923b0 898 addr = frame1->extra_info->fp_addr;
c906108c
SS
899 else
900 {
901 CORE_ADDR func_start;
5af923b0
MS
902 CORE_ADDR *regs;
903
904 regs = alloca (NUM_REGS * sizeof (CORE_ADDR));
905 memset (regs, 0, NUM_REGS * sizeof (CORE_ADDR));
c906108c
SS
906
907 find_pc_partial_function (frame1->pc, NULL, &func_start, NULL);
5af923b0
MS
908 examine_prologue (func_start, 0, frame1, regs);
909 addr = regs[regnum];
c906108c
SS
910 }
911 }
912 else
913 {
914 /* Normal frame. Local and In registers are saved on stack. */
915 if (regnum >= I0_REGNUM && regnum < I0_REGNUM + 8)
bf75c8c1 916 addr = (get_prev_frame (frame1)->extra_info->bottom
c906108c
SS
917 + (regnum - I0_REGNUM) * SPARC_INTREG_SIZE
918 + FRAME_SAVED_I0);
919 else if (regnum >= L0_REGNUM && regnum < L0_REGNUM + 8)
bf75c8c1 920 addr = (get_prev_frame (frame1)->extra_info->bottom
c906108c
SS
921 + (regnum - L0_REGNUM) * SPARC_INTREG_SIZE
922 + FRAME_SAVED_L0);
923 else if (regnum >= O0_REGNUM && regnum < O0_REGNUM + 8)
924 {
925 /* Outs become ins. */
926 get_saved_register (raw_buffer, optimized, addrp, frame1,
927 (regnum - O0_REGNUM + I0_REGNUM), lval);
928 return;
929 }
930 }
931 if (addr != 0)
932 break;
933 frame1 = frame1->next;
934 }
935 if (addr != 0)
936 {
937 if (lval != NULL)
938 *lval = lval_memory;
939 if (regnum == SP_REGNUM)
940 {
941 if (raw_buffer != NULL)
942 {
943 /* Put it back in target format. */
944 store_address (raw_buffer, REGISTER_RAW_SIZE (regnum), addr);
945 }
946 if (addrp != NULL)
947 *addrp = 0;
948 return;
949 }
950 if (raw_buffer != NULL)
951 read_memory (addr, raw_buffer, REGISTER_RAW_SIZE (regnum));
952 }
953 else
954 {
955 if (lval != NULL)
956 *lval = lval_register;
957 addr = REGISTER_BYTE (regnum);
958 if (raw_buffer != NULL)
4caf0990 959 deprecated_read_register_gen (regnum, raw_buffer);
c906108c
SS
960 }
961 if (addrp != NULL)
962 *addrp = addr;
963}
964
965/* Push an empty stack frame, and record in it the current PC, regs, etc.
966
967 We save the non-windowed registers and the ins. The locals and outs
968 are new; they don't need to be saved. The i's and l's of
969 the last frame were already saved on the stack. */
970
971/* Definitely see tm-sparc.h for more doc of the frame format here. */
972
c906108c 973/* See tm-sparc.h for how this is calculated. */
5af923b0 974
c906108c 975#define DUMMY_STACK_REG_BUF_SIZE \
60054393 976 (((8+8+8) * SPARC_INTREG_SIZE) + FP_REGISTER_BYTES)
5af923b0
MS
977#define DUMMY_STACK_SIZE \
978 (DUMMY_STACK_REG_BUF_SIZE + DUMMY_REG_SAVE_OFFSET)
c906108c
SS
979
980void
fba45db2 981sparc_push_dummy_frame (void)
c906108c
SS
982{
983 CORE_ADDR sp, old_sp;
5af923b0
MS
984 char *register_temp;
985
986 register_temp = alloca (DUMMY_STACK_SIZE);
c906108c
SS
987
988 old_sp = sp = read_sp ();
989
5af923b0
MS
990 if (GDB_TARGET_IS_SPARC64)
991 {
992 /* PC, NPC, CCR, FSR, FPRS, Y, ASI */
993 read_register_bytes (REGISTER_BYTE (PC_REGNUM), &register_temp[0],
994 REGISTER_RAW_SIZE (PC_REGNUM) * 7);
995 read_register_bytes (REGISTER_BYTE (PSTATE_REGNUM),
996 &register_temp[7 * SPARC_INTREG_SIZE],
997 REGISTER_RAW_SIZE (PSTATE_REGNUM));
998 /* FIXME: not sure what needs to be saved here. */
999 }
1000 else
1001 {
1002 /* Y, PS, WIM, TBR, PC, NPC, FPS, CPS regs */
1003 read_register_bytes (REGISTER_BYTE (Y_REGNUM), &register_temp[0],
1004 REGISTER_RAW_SIZE (Y_REGNUM) * 8);
1005 }
c906108c
SS
1006
1007 read_register_bytes (REGISTER_BYTE (O0_REGNUM),
1008 &register_temp[8 * SPARC_INTREG_SIZE],
1009 SPARC_INTREG_SIZE * 8);
1010
1011 read_register_bytes (REGISTER_BYTE (G0_REGNUM),
1012 &register_temp[16 * SPARC_INTREG_SIZE],
1013 SPARC_INTREG_SIZE * 8);
1014
5af923b0 1015 if (SPARC_HAS_FPU)
60054393
MS
1016 read_register_bytes (REGISTER_BYTE (FP0_REGNUM),
1017 &register_temp[24 * SPARC_INTREG_SIZE],
1018 FP_REGISTER_BYTES);
c906108c
SS
1019
1020 sp -= DUMMY_STACK_SIZE;
1021
1022 write_sp (sp);
1023
1024 write_memory (sp + DUMMY_REG_SAVE_OFFSET, &register_temp[0],
1025 DUMMY_STACK_REG_BUF_SIZE);
1026
1027 if (strcmp (target_shortname, "sim") != 0)
1028 {
2757dd86
AC
1029 /* NOTE: cagney/2002-04-04: The code below originally contained
1030 GDB's _only_ call to write_fp(). That call was eliminated by
1031 inlining the corresponding code. For the 64 bit case, the
1032 old function (sparc64_write_fp) did the below although I'm
1033 not clear why. The same goes for why this is only done when
1034 the underlying target is a simulator. */
f32e7a74 1035 if (GDB_TARGET_IS_SPARC64)
2757dd86
AC
1036 {
1037 /* Target is a 64 bit SPARC. */
1038 CORE_ADDR oldfp = read_register (FP_REGNUM);
1039 if (oldfp & 1)
1040 write_register (FP_REGNUM, old_sp - 2047);
1041 else
1042 write_register (FP_REGNUM, old_sp);
1043 }
1044 else
1045 {
1046 /* Target is a 32 bit SPARC. */
1047 write_register (FP_REGNUM, old_sp);
1048 }
c906108c 1049 /* Set return address register for the call dummy to the current PC. */
c5aa993b 1050 write_register (I7_REGNUM, read_pc () - 8);
c906108c
SS
1051 }
1052 else
1053 {
1054 /* The call dummy will write this value to FP before executing
1055 the 'save'. This ensures that register window flushes work
c5aa993b
JM
1056 correctly in the simulator. */
1057 write_register (G0_REGNUM + 1, read_register (FP_REGNUM));
1058
c906108c
SS
1059 /* The call dummy will write this value to FP after executing
1060 the 'save'. */
c5aa993b
JM
1061 write_register (G0_REGNUM + 2, old_sp);
1062
c906108c 1063 /* The call dummy will write this value to the return address (%i7) after
c5aa993b
JM
1064 executing the 'save'. */
1065 write_register (G0_REGNUM + 3, read_pc () - 8);
1066
c906108c 1067 /* Set the FP that the call dummy will be using after the 'save'.
c5aa993b 1068 This makes backtraces from an inferior function call work properly. */
c906108c
SS
1069 write_register (FP_REGNUM, old_sp);
1070 }
1071}
1072
1073/* sparc_frame_find_saved_regs (). This function is here only because
1074 pop_frame uses it. Note there is an interesting corner case which
1075 I think few ports of GDB get right--if you are popping a frame
1076 which does not save some register that *is* saved by a more inner
1077 frame (such a frame will never be a dummy frame because dummy
1078 frames save all registers). Rewriting pop_frame to use
1079 get_saved_register would solve this problem and also get rid of the
1080 ugly duplication between sparc_frame_find_saved_regs and
1081 get_saved_register.
1082
5af923b0 1083 Stores, into an array of CORE_ADDR,
c906108c
SS
1084 the addresses of the saved registers of frame described by FRAME_INFO.
1085 This includes special registers such as pc and fp saved in special
1086 ways in the stack frame. sp is even more special:
1087 the address we return for it IS the sp for the next frame.
1088
1089 Note that on register window machines, we are currently making the
1090 assumption that window registers are being saved somewhere in the
1091 frame in which they are being used. If they are stored in an
1092 inferior frame, find_saved_register will break.
1093
1094 On the Sun 4, the only time all registers are saved is when
1095 a dummy frame is involved. Otherwise, the only saved registers
1096 are the LOCAL and IN registers which are saved as a result
1097 of the "save/restore" opcodes. This condition is determined
1098 by address rather than by value.
1099
1100 The "pc" is not stored in a frame on the SPARC. (What is stored
1101 is a return address minus 8.) sparc_pop_frame knows how to
1102 deal with that. Other routines might or might not.
1103
1104 See tm-sparc.h (PUSH_DUMMY_FRAME and friends) for CRITICAL information
1105 about how this works. */
1106
5af923b0 1107static void sparc_frame_find_saved_regs (struct frame_info *, CORE_ADDR *);
c906108c
SS
1108
1109static void
fba45db2 1110sparc_frame_find_saved_regs (struct frame_info *fi, CORE_ADDR *saved_regs_addr)
c906108c
SS
1111{
1112 register int regnum;
1113 CORE_ADDR frame_addr = FRAME_FP (fi);
1114
1115 if (!fi)
8e65ff28
AC
1116 internal_error (__FILE__, __LINE__,
1117 "Bad frame info struct in FRAME_FIND_SAVED_REGS");
c906108c 1118
5af923b0 1119 memset (saved_regs_addr, 0, NUM_REGS * sizeof (CORE_ADDR));
c906108c 1120
5af923b0
MS
1121 if (fi->pc >= (fi->extra_info->bottom ?
1122 fi->extra_info->bottom : read_sp ())
c5aa993b 1123 && fi->pc <= FRAME_FP (fi))
c906108c
SS
1124 {
1125 /* Dummy frame. All but the window regs are in there somewhere. */
c5aa993b 1126 for (regnum = G1_REGNUM; regnum < G1_REGNUM + 7; regnum++)
5af923b0 1127 saved_regs_addr[regnum] =
c906108c 1128 frame_addr + (regnum - G0_REGNUM) * SPARC_INTREG_SIZE
c5aa993b 1129 - DUMMY_STACK_REG_BUF_SIZE + 16 * SPARC_INTREG_SIZE;
5af923b0 1130
c5aa993b 1131 for (regnum = I0_REGNUM; regnum < I0_REGNUM + 8; regnum++)
5af923b0 1132 saved_regs_addr[regnum] =
c906108c 1133 frame_addr + (regnum - I0_REGNUM) * SPARC_INTREG_SIZE
c5aa993b 1134 - DUMMY_STACK_REG_BUF_SIZE + 8 * SPARC_INTREG_SIZE;
60054393 1135
5af923b0
MS
1136 if (SPARC_HAS_FPU)
1137 for (regnum = FP0_REGNUM; regnum < FP_MAX_REGNUM; regnum++)
1138 saved_regs_addr[regnum] = frame_addr + (regnum - FP0_REGNUM) * 4
1139 - DUMMY_STACK_REG_BUF_SIZE + 24 * SPARC_INTREG_SIZE;
1140
1141 if (GDB_TARGET_IS_SPARC64)
c906108c 1142 {
5af923b0
MS
1143 for (regnum = PC_REGNUM; regnum < PC_REGNUM + 7; regnum++)
1144 {
1145 saved_regs_addr[regnum] =
1146 frame_addr + (regnum - PC_REGNUM) * SPARC_INTREG_SIZE
1147 - DUMMY_STACK_REG_BUF_SIZE;
1148 }
1149 saved_regs_addr[PSTATE_REGNUM] =
1150 frame_addr + 8 * SPARC_INTREG_SIZE - DUMMY_STACK_REG_BUF_SIZE;
c906108c 1151 }
5af923b0
MS
1152 else
1153 for (regnum = Y_REGNUM; regnum < NUM_REGS; regnum++)
1154 saved_regs_addr[regnum] =
1155 frame_addr + (regnum - Y_REGNUM) * SPARC_INTREG_SIZE
1156 - DUMMY_STACK_REG_BUF_SIZE;
1157
1158 frame_addr = fi->extra_info->bottom ?
1159 fi->extra_info->bottom : read_sp ();
c906108c 1160 }
5af923b0 1161 else if (fi->extra_info->flat)
c906108c
SS
1162 {
1163 CORE_ADDR func_start;
1164 find_pc_partial_function (fi->pc, NULL, &func_start, NULL);
1165 examine_prologue (func_start, 0, fi, saved_regs_addr);
1166
1167 /* Flat register window frame. */
5af923b0
MS
1168 saved_regs_addr[RP_REGNUM] = fi->extra_info->pc_addr;
1169 saved_regs_addr[I7_REGNUM] = fi->extra_info->fp_addr;
c906108c
SS
1170 }
1171 else
1172 {
1173 /* Normal frame. Just Local and In registers */
5af923b0
MS
1174 frame_addr = fi->extra_info->bottom ?
1175 fi->extra_info->bottom : read_sp ();
c5aa993b 1176 for (regnum = L0_REGNUM; regnum < L0_REGNUM + 8; regnum++)
5af923b0 1177 saved_regs_addr[regnum] =
c906108c
SS
1178 (frame_addr + (regnum - L0_REGNUM) * SPARC_INTREG_SIZE
1179 + FRAME_SAVED_L0);
c5aa993b 1180 for (regnum = I0_REGNUM; regnum < I0_REGNUM + 8; regnum++)
5af923b0 1181 saved_regs_addr[regnum] =
c906108c
SS
1182 (frame_addr + (regnum - I0_REGNUM) * SPARC_INTREG_SIZE
1183 + FRAME_SAVED_I0);
1184 }
1185 if (fi->next)
1186 {
5af923b0 1187 if (fi->extra_info->flat)
c906108c 1188 {
5af923b0 1189 saved_regs_addr[O7_REGNUM] = fi->extra_info->pc_addr;
c906108c
SS
1190 }
1191 else
1192 {
1193 /* Pull off either the next frame pointer or the stack pointer */
1194 CORE_ADDR next_next_frame_addr =
5af923b0
MS
1195 (fi->next->extra_info->bottom ?
1196 fi->next->extra_info->bottom : read_sp ());
c5aa993b 1197 for (regnum = O0_REGNUM; regnum < O0_REGNUM + 8; regnum++)
5af923b0 1198 saved_regs_addr[regnum] =
c906108c
SS
1199 (next_next_frame_addr
1200 + (regnum - O0_REGNUM) * SPARC_INTREG_SIZE
1201 + FRAME_SAVED_I0);
1202 }
1203 }
1204 /* Otherwise, whatever we would get from ptrace(GETREGS) is accurate */
1205 /* FIXME -- should this adjust for the sparc64 offset? */
5af923b0 1206 saved_regs_addr[SP_REGNUM] = FRAME_FP (fi);
c906108c
SS
1207}
1208
1209/* Discard from the stack the innermost frame, restoring all saved registers.
1210
1211 Note that the values stored in fsr by get_frame_saved_regs are *in
1212 the context of the called frame*. What this means is that the i
1213 regs of fsr must be restored into the o regs of the (calling) frame that
1214 we pop into. We don't care about the output regs of the calling frame,
1215 since unless it's a dummy frame, it won't have any output regs in it.
1216
1217 We never have to bother with %l (local) regs, since the called routine's
1218 locals get tossed, and the calling routine's locals are already saved
1219 on its stack. */
1220
1221/* Definitely see tm-sparc.h for more doc of the frame format here. */
1222
1223void
fba45db2 1224sparc_pop_frame (void)
c906108c
SS
1225{
1226 register struct frame_info *frame = get_current_frame ();
1227 register CORE_ADDR pc;
5af923b0
MS
1228 CORE_ADDR *fsr;
1229 char *raw_buffer;
c906108c
SS
1230 int regnum;
1231
5af923b0
MS
1232 fsr = alloca (NUM_REGS * sizeof (CORE_ADDR));
1233 raw_buffer = alloca (REGISTER_BYTES);
1234 sparc_frame_find_saved_regs (frame, &fsr[0]);
1235 if (SPARC_HAS_FPU)
c906108c 1236 {
5af923b0 1237 if (fsr[FP0_REGNUM])
60054393 1238 {
5af923b0 1239 read_memory (fsr[FP0_REGNUM], raw_buffer, FP_REGISTER_BYTES);
60054393
MS
1240 write_register_bytes (REGISTER_BYTE (FP0_REGNUM),
1241 raw_buffer, FP_REGISTER_BYTES);
1242 }
5af923b0 1243 if (!(GDB_TARGET_IS_SPARC64))
60054393 1244 {
5af923b0
MS
1245 if (fsr[FPS_REGNUM])
1246 {
1247 read_memory (fsr[FPS_REGNUM], raw_buffer, SPARC_INTREG_SIZE);
4caf0990 1248 deprecated_write_register_gen (FPS_REGNUM, raw_buffer);
5af923b0
MS
1249 }
1250 if (fsr[CPS_REGNUM])
1251 {
1252 read_memory (fsr[CPS_REGNUM], raw_buffer, SPARC_INTREG_SIZE);
4caf0990 1253 deprecated_write_register_gen (CPS_REGNUM, raw_buffer);
5af923b0 1254 }
60054393 1255 }
60054393 1256 }
5af923b0 1257 if (fsr[G1_REGNUM])
c906108c 1258 {
5af923b0 1259 read_memory (fsr[G1_REGNUM], raw_buffer, 7 * SPARC_INTREG_SIZE);
c906108c
SS
1260 write_register_bytes (REGISTER_BYTE (G1_REGNUM), raw_buffer,
1261 7 * SPARC_INTREG_SIZE);
1262 }
1263
5af923b0 1264 if (frame->extra_info->flat)
c906108c
SS
1265 {
1266 /* Each register might or might not have been saved, need to test
c5aa993b 1267 individually. */
c906108c 1268 for (regnum = L0_REGNUM; regnum < L0_REGNUM + 8; ++regnum)
5af923b0
MS
1269 if (fsr[regnum])
1270 write_register (regnum, read_memory_integer (fsr[regnum],
c906108c
SS
1271 SPARC_INTREG_SIZE));
1272 for (regnum = I0_REGNUM; regnum < I0_REGNUM + 8; ++regnum)
5af923b0
MS
1273 if (fsr[regnum])
1274 write_register (regnum, read_memory_integer (fsr[regnum],
c906108c
SS
1275 SPARC_INTREG_SIZE));
1276
1277 /* Handle all outs except stack pointer (o0-o5; o7). */
1278 for (regnum = O0_REGNUM; regnum < O0_REGNUM + 6; ++regnum)
5af923b0
MS
1279 if (fsr[regnum])
1280 write_register (regnum, read_memory_integer (fsr[regnum],
c906108c 1281 SPARC_INTREG_SIZE));
5af923b0 1282 if (fsr[O0_REGNUM + 7])
c906108c 1283 write_register (O0_REGNUM + 7,
5af923b0 1284 read_memory_integer (fsr[O0_REGNUM + 7],
c906108c
SS
1285 SPARC_INTREG_SIZE));
1286
1287 write_sp (frame->frame);
1288 }
5af923b0 1289 else if (fsr[I0_REGNUM])
c906108c
SS
1290 {
1291 CORE_ADDR sp;
1292
5af923b0
MS
1293 char *reg_temp;
1294
69cdf6a2 1295 reg_temp = alloca (SPARC_INTREG_SIZE * 16);
c906108c 1296
5af923b0 1297 read_memory (fsr[I0_REGNUM], raw_buffer, 8 * SPARC_INTREG_SIZE);
c906108c
SS
1298
1299 /* Get the ins and locals which we are about to restore. Just
c5aa993b
JM
1300 moving the stack pointer is all that is really needed, except
1301 store_inferior_registers is then going to write the ins and
1302 locals from the registers array, so we need to muck with the
1303 registers array. */
5af923b0
MS
1304 sp = fsr[SP_REGNUM];
1305
1306 if (GDB_TARGET_IS_SPARC64 && (sp & 1))
c906108c 1307 sp += 2047;
5af923b0 1308
c906108c
SS
1309 read_memory (sp, reg_temp, SPARC_INTREG_SIZE * 16);
1310
1311 /* Restore the out registers.
c5aa993b 1312 Among other things this writes the new stack pointer. */
c906108c
SS
1313 write_register_bytes (REGISTER_BYTE (O0_REGNUM), raw_buffer,
1314 SPARC_INTREG_SIZE * 8);
1315
1316 write_register_bytes (REGISTER_BYTE (L0_REGNUM), reg_temp,
1317 SPARC_INTREG_SIZE * 16);
1318 }
5af923b0
MS
1319
1320 if (!(GDB_TARGET_IS_SPARC64))
1321 if (fsr[PS_REGNUM])
1322 write_register (PS_REGNUM,
1323 read_memory_integer (fsr[PS_REGNUM],
1324 REGISTER_RAW_SIZE (PS_REGNUM)));
1325
1326 if (fsr[Y_REGNUM])
1327 write_register (Y_REGNUM,
1328 read_memory_integer (fsr[Y_REGNUM],
1329 REGISTER_RAW_SIZE (Y_REGNUM)));
1330 if (fsr[PC_REGNUM])
c906108c
SS
1331 {
1332 /* Explicitly specified PC (and maybe NPC) -- just restore them. */
5af923b0
MS
1333 write_register (PC_REGNUM,
1334 read_memory_integer (fsr[PC_REGNUM],
1335 REGISTER_RAW_SIZE (PC_REGNUM)));
1336 if (fsr[NPC_REGNUM])
c906108c 1337 write_register (NPC_REGNUM,
5af923b0
MS
1338 read_memory_integer (fsr[NPC_REGNUM],
1339 REGISTER_RAW_SIZE (NPC_REGNUM)));
c906108c 1340 }
5af923b0 1341 else if (frame->extra_info->flat)
c906108c 1342 {
5af923b0 1343 if (frame->extra_info->pc_addr)
c906108c 1344 pc = PC_ADJUST ((CORE_ADDR)
5af923b0 1345 read_memory_integer (frame->extra_info->pc_addr,
c906108c
SS
1346 REGISTER_RAW_SIZE (PC_REGNUM)));
1347 else
1348 {
1349 /* I think this happens only in the innermost frame, if so then
1350 it is a complicated way of saying
1351 "pc = read_register (O7_REGNUM);". */
5af923b0
MS
1352 char *buf;
1353
1354 buf = alloca (MAX_REGISTER_RAW_SIZE);
c906108c
SS
1355 get_saved_register (buf, 0, 0, frame, O7_REGNUM, 0);
1356 pc = PC_ADJUST (extract_address
1357 (buf, REGISTER_RAW_SIZE (O7_REGNUM)));
1358 }
1359
c5aa993b 1360 write_register (PC_REGNUM, pc);
c906108c
SS
1361 write_register (NPC_REGNUM, pc + 4);
1362 }
5af923b0 1363 else if (fsr[I7_REGNUM])
c906108c
SS
1364 {
1365 /* Return address in %i7 -- adjust it, then restore PC and NPC from it */
5af923b0 1366 pc = PC_ADJUST ((CORE_ADDR) read_memory_integer (fsr[I7_REGNUM],
c906108c 1367 SPARC_INTREG_SIZE));
c5aa993b 1368 write_register (PC_REGNUM, pc);
c906108c
SS
1369 write_register (NPC_REGNUM, pc + 4);
1370 }
1371 flush_cached_frames ();
1372}
1373
1374/* On the Sun 4 under SunOS, the compile will leave a fake insn which
1375 encodes the structure size being returned. If we detect such
1376 a fake insn, step past it. */
1377
1378CORE_ADDR
fba45db2 1379sparc_pc_adjust (CORE_ADDR pc)
c906108c
SS
1380{
1381 unsigned long insn;
1382 char buf[4];
1383 int err;
1384
1385 err = target_read_memory (pc + 8, buf, 4);
1386 insn = extract_unsigned_integer (buf, 4);
1387 if ((err == 0) && (insn & 0xffc00000) == 0)
c5aa993b 1388 return pc + 12;
c906108c 1389 else
c5aa993b 1390 return pc + 8;
c906108c
SS
1391}
1392
1393/* If pc is in a shared library trampoline, return its target.
1394 The SunOs 4.x linker rewrites the jump table entries for PIC
1395 compiled modules in the main executable to bypass the dynamic linker
1396 with jumps of the form
c5aa993b
JM
1397 sethi %hi(addr),%g1
1398 jmp %g1+%lo(addr)
c906108c
SS
1399 and removes the corresponding jump table relocation entry in the
1400 dynamic relocations.
1401 find_solib_trampoline_target relies on the presence of the jump
1402 table relocation entry, so we have to detect these jump instructions
1403 by hand. */
1404
1405CORE_ADDR
fba45db2 1406sunos4_skip_trampoline_code (CORE_ADDR pc)
c906108c
SS
1407{
1408 unsigned long insn1;
1409 char buf[4];
1410 int err;
1411
1412 err = target_read_memory (pc, buf, 4);
1413 insn1 = extract_unsigned_integer (buf, 4);
1414 if (err == 0 && (insn1 & 0xffc00000) == 0x03000000)
1415 {
1416 unsigned long insn2;
1417
1418 err = target_read_memory (pc + 4, buf, 4);
1419 insn2 = extract_unsigned_integer (buf, 4);
1420 if (err == 0 && (insn2 & 0xffffe000) == 0x81c06000)
1421 {
1422 CORE_ADDR target_pc = (insn1 & 0x3fffff) << 10;
1423 int delta = insn2 & 0x1fff;
1424
1425 /* Sign extend the displacement. */
1426 if (delta & 0x1000)
1427 delta |= ~0x1fff;
1428 return target_pc + delta;
1429 }
1430 }
1431 return find_solib_trampoline_target (pc);
1432}
1433\f
c5aa993b 1434#ifdef USE_PROC_FS /* Target dependent support for /proc */
9846de1b 1435/* *INDENT-OFF* */
c906108c
SS
1436/* The /proc interface divides the target machine's register set up into
1437 two different sets, the general register set (gregset) and the floating
1438 point register set (fpregset). For each set, there is an ioctl to get
1439 the current register set and another ioctl to set the current values.
1440
1441 The actual structure passed through the ioctl interface is, of course,
1442 naturally machine dependent, and is different for each set of registers.
1443 For the sparc for example, the general register set is typically defined
1444 by:
1445
1446 typedef int gregset_t[38];
1447
1448 #define R_G0 0
1449 ...
1450 #define R_TBR 37
1451
1452 and the floating point set by:
1453
1454 typedef struct prfpregset {
1455 union {
1456 u_long pr_regs[32];
1457 double pr_dregs[16];
1458 } pr_fr;
1459 void * pr_filler;
1460 u_long pr_fsr;
1461 u_char pr_qcnt;
1462 u_char pr_q_entrysize;
1463 u_char pr_en;
1464 u_long pr_q[64];
1465 } prfpregset_t;
1466
1467 These routines provide the packing and unpacking of gregset_t and
1468 fpregset_t formatted data.
1469
1470 */
9846de1b 1471/* *INDENT-ON* */
c906108c
SS
1472
1473/* Given a pointer to a general register set in /proc format (gregset_t *),
1474 unpack the register contents and supply them as gdb's idea of the current
1475 register values. */
1476
1477void
fba45db2 1478supply_gregset (gdb_gregset_t *gregsetp)
c906108c 1479{
5af923b0
MS
1480 prgreg_t *regp = (prgreg_t *) gregsetp;
1481 int regi, offset = 0;
1482
1483 /* If the host is 64-bit sparc, but the target is 32-bit sparc,
1484 then the gregset may contain 64-bit ints while supply_register
1485 is expecting 32-bit ints. Compensate. */
1486 if (sizeof (regp[0]) == 8 && SPARC_INTREG_SIZE == 4)
1487 offset = 4;
c906108c
SS
1488
1489 /* GDB register numbers for Gn, On, Ln, In all match /proc reg numbers. */
5af923b0 1490 /* FIXME MVS: assumes the order of the first 32 elements... */
c5aa993b 1491 for (regi = G0_REGNUM; regi <= I7_REGNUM; regi++)
c906108c 1492 {
5af923b0 1493 supply_register (regi, ((char *) (regp + regi)) + offset);
c906108c
SS
1494 }
1495
1496 /* These require a bit more care. */
5af923b0
MS
1497 supply_register (PC_REGNUM, ((char *) (regp + R_PC)) + offset);
1498 supply_register (NPC_REGNUM, ((char *) (regp + R_nPC)) + offset);
1499 supply_register (Y_REGNUM, ((char *) (regp + R_Y)) + offset);
1500
1501 if (GDB_TARGET_IS_SPARC64)
1502 {
1503#ifdef R_CCR
1504 supply_register (CCR_REGNUM, ((char *) (regp + R_CCR)) + offset);
1505#else
1506 supply_register (CCR_REGNUM, NULL);
1507#endif
1508#ifdef R_FPRS
1509 supply_register (FPRS_REGNUM, ((char *) (regp + R_FPRS)) + offset);
1510#else
1511 supply_register (FPRS_REGNUM, NULL);
1512#endif
1513#ifdef R_ASI
1514 supply_register (ASI_REGNUM, ((char *) (regp + R_ASI)) + offset);
1515#else
1516 supply_register (ASI_REGNUM, NULL);
1517#endif
1518 }
1519 else /* sparc32 */
1520 {
1521#ifdef R_PS
1522 supply_register (PS_REGNUM, ((char *) (regp + R_PS)) + offset);
1523#else
1524 supply_register (PS_REGNUM, NULL);
1525#endif
1526
1527 /* For 64-bit hosts, R_WIM and R_TBR may not be defined.
1528 Steal R_ASI and R_FPRS, and hope for the best! */
1529
1530#if !defined (R_WIM) && defined (R_ASI)
1531#define R_WIM R_ASI
1532#endif
1533
1534#if !defined (R_TBR) && defined (R_FPRS)
1535#define R_TBR R_FPRS
1536#endif
1537
1538#if defined (R_WIM)
1539 supply_register (WIM_REGNUM, ((char *) (regp + R_WIM)) + offset);
1540#else
1541 supply_register (WIM_REGNUM, NULL);
1542#endif
1543
1544#if defined (R_TBR)
1545 supply_register (TBR_REGNUM, ((char *) (regp + R_TBR)) + offset);
1546#else
1547 supply_register (TBR_REGNUM, NULL);
1548#endif
1549 }
c906108c
SS
1550
1551 /* Fill inaccessible registers with zero. */
5af923b0
MS
1552 if (GDB_TARGET_IS_SPARC64)
1553 {
1554 /*
1555 * don't know how to get value of any of the following:
1556 */
1557 supply_register (VER_REGNUM, NULL);
1558 supply_register (TICK_REGNUM, NULL);
1559 supply_register (PIL_REGNUM, NULL);
1560 supply_register (PSTATE_REGNUM, NULL);
1561 supply_register (TSTATE_REGNUM, NULL);
1562 supply_register (TBA_REGNUM, NULL);
1563 supply_register (TL_REGNUM, NULL);
1564 supply_register (TT_REGNUM, NULL);
1565 supply_register (TPC_REGNUM, NULL);
1566 supply_register (TNPC_REGNUM, NULL);
1567 supply_register (WSTATE_REGNUM, NULL);
1568 supply_register (CWP_REGNUM, NULL);
1569 supply_register (CANSAVE_REGNUM, NULL);
1570 supply_register (CANRESTORE_REGNUM, NULL);
1571 supply_register (CLEANWIN_REGNUM, NULL);
1572 supply_register (OTHERWIN_REGNUM, NULL);
1573 supply_register (ASR16_REGNUM, NULL);
1574 supply_register (ASR17_REGNUM, NULL);
1575 supply_register (ASR18_REGNUM, NULL);
1576 supply_register (ASR19_REGNUM, NULL);
1577 supply_register (ASR20_REGNUM, NULL);
1578 supply_register (ASR21_REGNUM, NULL);
1579 supply_register (ASR22_REGNUM, NULL);
1580 supply_register (ASR23_REGNUM, NULL);
1581 supply_register (ASR24_REGNUM, NULL);
1582 supply_register (ASR25_REGNUM, NULL);
1583 supply_register (ASR26_REGNUM, NULL);
1584 supply_register (ASR27_REGNUM, NULL);
1585 supply_register (ASR28_REGNUM, NULL);
1586 supply_register (ASR29_REGNUM, NULL);
1587 supply_register (ASR30_REGNUM, NULL);
1588 supply_register (ASR31_REGNUM, NULL);
1589 supply_register (ICC_REGNUM, NULL);
1590 supply_register (XCC_REGNUM, NULL);
1591 }
1592 else
1593 {
1594 supply_register (CPS_REGNUM, NULL);
1595 }
c906108c
SS
1596}
1597
1598void
fba45db2 1599fill_gregset (gdb_gregset_t *gregsetp, int regno)
c906108c 1600{
5af923b0
MS
1601 prgreg_t *regp = (prgreg_t *) gregsetp;
1602 int regi, offset = 0;
1603
1604 /* If the host is 64-bit sparc, but the target is 32-bit sparc,
1605 then the gregset may contain 64-bit ints while supply_register
1606 is expecting 32-bit ints. Compensate. */
1607 if (sizeof (regp[0]) == 8 && SPARC_INTREG_SIZE == 4)
1608 offset = 4;
c906108c 1609
c5aa993b 1610 for (regi = 0; regi <= R_I7; regi++)
5af923b0 1611 if ((regno == -1) || (regno == regi))
4caf0990 1612 deprecated_read_register_gen (regi, (char *) (regp + regi) + offset);
5af923b0 1613
c906108c 1614 if ((regno == -1) || (regno == PC_REGNUM))
4caf0990 1615 deprecated_read_register_gen (PC_REGNUM, (char *) (regp + R_PC) + offset);
5af923b0 1616
c906108c 1617 if ((regno == -1) || (regno == NPC_REGNUM))
4caf0990 1618 deprecated_read_register_gen (NPC_REGNUM, (char *) (regp + R_nPC) + offset);
5af923b0
MS
1619
1620 if ((regno == -1) || (regno == Y_REGNUM))
4caf0990 1621 deprecated_read_register_gen (Y_REGNUM, (char *) (regp + R_Y) + offset);
5af923b0
MS
1622
1623 if (GDB_TARGET_IS_SPARC64)
c906108c 1624 {
5af923b0
MS
1625#ifdef R_CCR
1626 if (regno == -1 || regno == CCR_REGNUM)
4caf0990 1627 deprecated_read_register_gen (CCR_REGNUM, ((char *) (regp + R_CCR)) + offset);
5af923b0
MS
1628#endif
1629#ifdef R_FPRS
1630 if (regno == -1 || regno == FPRS_REGNUM)
4caf0990 1631 deprecated_read_register_gen (FPRS_REGNUM, ((char *) (regp + R_FPRS)) + offset);
5af923b0
MS
1632#endif
1633#ifdef R_ASI
1634 if (regno == -1 || regno == ASI_REGNUM)
4caf0990 1635 deprecated_read_register_gen (ASI_REGNUM, ((char *) (regp + R_ASI)) + offset);
5af923b0 1636#endif
c906108c 1637 }
5af923b0 1638 else /* sparc32 */
c906108c 1639 {
5af923b0
MS
1640#ifdef R_PS
1641 if (regno == -1 || regno == PS_REGNUM)
4caf0990 1642 deprecated_read_register_gen (PS_REGNUM, ((char *) (regp + R_PS)) + offset);
5af923b0
MS
1643#endif
1644
1645 /* For 64-bit hosts, R_WIM and R_TBR may not be defined.
1646 Steal R_ASI and R_FPRS, and hope for the best! */
1647
1648#if !defined (R_WIM) && defined (R_ASI)
1649#define R_WIM R_ASI
1650#endif
1651
1652#if !defined (R_TBR) && defined (R_FPRS)
1653#define R_TBR R_FPRS
1654#endif
1655
1656#if defined (R_WIM)
1657 if (regno == -1 || regno == WIM_REGNUM)
4caf0990 1658 deprecated_read_register_gen (WIM_REGNUM, ((char *) (regp + R_WIM)) + offset);
5af923b0
MS
1659#else
1660 if (regno == -1 || regno == WIM_REGNUM)
4caf0990 1661 deprecated_read_register_gen (WIM_REGNUM, NULL);
5af923b0
MS
1662#endif
1663
1664#if defined (R_TBR)
1665 if (regno == -1 || regno == TBR_REGNUM)
4caf0990 1666 deprecated_read_register_gen (TBR_REGNUM, ((char *) (regp + R_TBR)) + offset);
5af923b0
MS
1667#else
1668 if (regno == -1 || regno == TBR_REGNUM)
4caf0990 1669 deprecated_read_register_gen (TBR_REGNUM, NULL);
5af923b0 1670#endif
c906108c
SS
1671 }
1672}
1673
c906108c 1674/* Given a pointer to a floating point register set in /proc format
c5aa993b
JM
1675 (fpregset_t *), unpack the register contents and supply them as gdb's
1676 idea of the current floating point register values. */
c906108c 1677
c5aa993b 1678void
fba45db2 1679supply_fpregset (gdb_fpregset_t *fpregsetp)
c906108c
SS
1680{
1681 register int regi;
1682 char *from;
c5aa993b 1683
5af923b0 1684 if (!SPARC_HAS_FPU)
60054393
MS
1685 return;
1686
c5aa993b 1687 for (regi = FP0_REGNUM; regi < FP_MAX_REGNUM; regi++)
c906108c 1688 {
c5aa993b 1689 from = (char *) &fpregsetp->pr_fr.pr_regs[regi - FP0_REGNUM];
c906108c
SS
1690 supply_register (regi, from);
1691 }
5af923b0
MS
1692
1693 if (GDB_TARGET_IS_SPARC64)
1694 {
1695 /*
1696 * don't know how to get value of the following.
1697 */
1698 supply_register (FSR_REGNUM, NULL); /* zero it out for now */
1699 supply_register (FCC0_REGNUM, NULL);
1700 supply_register (FCC1_REGNUM, NULL); /* don't know how to get value */
1701 supply_register (FCC2_REGNUM, NULL); /* don't know how to get value */
1702 supply_register (FCC3_REGNUM, NULL); /* don't know how to get value */
1703 }
1704 else
1705 {
1706 supply_register (FPS_REGNUM, (char *) &(fpregsetp->pr_fsr));
1707 }
c906108c
SS
1708}
1709
1710/* Given a pointer to a floating point register set in /proc format
c5aa993b
JM
1711 (fpregset_t *), update the register specified by REGNO from gdb's idea
1712 of the current floating point register set. If REGNO is -1, update
1713 them all. */
5af923b0 1714/* This will probably need some changes for sparc64. */
c906108c
SS
1715
1716void
fba45db2 1717fill_fpregset (gdb_fpregset_t *fpregsetp, int regno)
c906108c
SS
1718{
1719 int regi;
1720 char *to;
1721 char *from;
1722
5af923b0 1723 if (!SPARC_HAS_FPU)
60054393
MS
1724 return;
1725
c5aa993b 1726 for (regi = FP0_REGNUM; regi < FP_MAX_REGNUM; regi++)
c906108c
SS
1727 {
1728 if ((regno == -1) || (regno == regi))
1729 {
1730 from = (char *) &registers[REGISTER_BYTE (regi)];
c5aa993b 1731 to = (char *) &fpregsetp->pr_fr.pr_regs[regi - FP0_REGNUM];
c906108c
SS
1732 memcpy (to, from, REGISTER_RAW_SIZE (regi));
1733 }
1734 }
5af923b0
MS
1735
1736 if (!(GDB_TARGET_IS_SPARC64)) /* FIXME: does Sparc64 have this register? */
1737 if ((regno == -1) || (regno == FPS_REGNUM))
1738 {
1739 from = (char *)&registers[REGISTER_BYTE (FPS_REGNUM)];
1740 to = (char *) &fpregsetp->pr_fsr;
1741 memcpy (to, from, REGISTER_RAW_SIZE (FPS_REGNUM));
1742 }
c906108c
SS
1743}
1744
c5aa993b 1745#endif /* USE_PROC_FS */
c906108c 1746
a48442a0
RE
1747/* Because of Multi-arch, GET_LONGJMP_TARGET is always defined. So test
1748 for a definition of JB_PC. */
1749#ifdef JB_PC
c906108c
SS
1750
1751/* Figure out where the longjmp will land. We expect that we have just entered
1752 longjmp and haven't yet setup the stack frame, so the args are still in the
1753 output regs. %o0 (O0_REGNUM) points at the jmp_buf structure from which we
1754 extract the pc (JB_PC) that we will land at. The pc is copied into ADDR.
1755 This routine returns true on success */
1756
1757int
fba45db2 1758get_longjmp_target (CORE_ADDR *pc)
c906108c
SS
1759{
1760 CORE_ADDR jb_addr;
1761#define LONGJMP_TARGET_SIZE 4
1762 char buf[LONGJMP_TARGET_SIZE];
1763
1764 jb_addr = read_register (O0_REGNUM);
1765
1766 if (target_read_memory (jb_addr + JB_PC * JB_ELEMENT_SIZE, buf,
1767 LONGJMP_TARGET_SIZE))
1768 return 0;
1769
1770 *pc = extract_address (buf, LONGJMP_TARGET_SIZE);
1771
1772 return 1;
1773}
1774#endif /* GET_LONGJMP_TARGET */
1775\f
1776#ifdef STATIC_TRANSFORM_NAME
1777/* SunPRO (3.0 at least), encodes the static variables. This is not
1778 related to C++ mangling, it is done for C too. */
1779
1780char *
fba45db2 1781sunpro_static_transform_name (char *name)
c906108c
SS
1782{
1783 char *p;
1784 if (name[0] == '$')
1785 {
1786 /* For file-local statics there will be a dollar sign, a bunch
c5aa993b
JM
1787 of junk (the contents of which match a string given in the
1788 N_OPT), a period and the name. For function-local statics
1789 there will be a bunch of junk (which seems to change the
1790 second character from 'A' to 'B'), a period, the name of the
1791 function, and the name. So just skip everything before the
1792 last period. */
c906108c
SS
1793 p = strrchr (name, '.');
1794 if (p != NULL)
1795 name = p + 1;
1796 }
1797 return name;
1798}
1799#endif /* STATIC_TRANSFORM_NAME */
1800\f
1801
1802/* Utilities for printing registers.
1803 Page numbers refer to the SPARC Architecture Manual. */
1804
5af923b0 1805static void dump_ccreg (char *, int);
c906108c
SS
1806
1807static void
fba45db2 1808dump_ccreg (char *reg, int val)
c906108c
SS
1809{
1810 /* page 41 */
1811 printf_unfiltered ("%s:%s,%s,%s,%s", reg,
c5aa993b
JM
1812 val & 8 ? "N" : "NN",
1813 val & 4 ? "Z" : "NZ",
1814 val & 2 ? "O" : "NO",
5af923b0 1815 val & 1 ? "C" : "NC");
c906108c
SS
1816}
1817
1818static char *
fba45db2 1819decode_asi (int val)
c906108c
SS
1820{
1821 /* page 72 */
1822 switch (val)
1823 {
c5aa993b
JM
1824 case 4:
1825 return "ASI_NUCLEUS";
1826 case 0x0c:
1827 return "ASI_NUCLEUS_LITTLE";
1828 case 0x10:
1829 return "ASI_AS_IF_USER_PRIMARY";
1830 case 0x11:
1831 return "ASI_AS_IF_USER_SECONDARY";
1832 case 0x18:
1833 return "ASI_AS_IF_USER_PRIMARY_LITTLE";
1834 case 0x19:
1835 return "ASI_AS_IF_USER_SECONDARY_LITTLE";
1836 case 0x80:
1837 return "ASI_PRIMARY";
1838 case 0x81:
1839 return "ASI_SECONDARY";
1840 case 0x82:
1841 return "ASI_PRIMARY_NOFAULT";
1842 case 0x83:
1843 return "ASI_SECONDARY_NOFAULT";
1844 case 0x88:
1845 return "ASI_PRIMARY_LITTLE";
1846 case 0x89:
1847 return "ASI_SECONDARY_LITTLE";
1848 case 0x8a:
1849 return "ASI_PRIMARY_NOFAULT_LITTLE";
1850 case 0x8b:
1851 return "ASI_SECONDARY_NOFAULT_LITTLE";
1852 default:
1853 return NULL;
c906108c
SS
1854 }
1855}
1856
1857/* PRINT_REGISTER_HOOK routine.
1858 Pretty print various registers. */
1859/* FIXME: Would be nice if this did some fancy things for 32 bit sparc. */
1860
87647bb0 1861static void
fba45db2 1862sparc_print_register_hook (int regno)
c906108c
SS
1863{
1864 ULONGEST val;
1865
1866 /* Handle double/quad versions of lower 32 fp regs. */
1867 if (regno >= FP0_REGNUM && regno < FP0_REGNUM + 32
1868 && (regno & 1) == 0)
1869 {
1870 char value[16];
1871
cda5a58a
AC
1872 if (frame_register_read (selected_frame, regno, value)
1873 && frame_register_read (selected_frame, regno + 1, value + 4))
c906108c
SS
1874 {
1875 printf_unfiltered ("\t");
1876 print_floating (value, builtin_type_double, gdb_stdout);
1877 }
c5aa993b 1878#if 0 /* FIXME: gdb doesn't handle long doubles */
c906108c
SS
1879 if ((regno & 3) == 0)
1880 {
cda5a58a
AC
1881 if (frame_register_read (selected_frame, regno + 2, value + 8)
1882 && frame_register_read (selected_frame, regno + 3, value + 12))
c906108c
SS
1883 {
1884 printf_unfiltered ("\t");
1885 print_floating (value, builtin_type_long_double, gdb_stdout);
1886 }
1887 }
1888#endif
1889 return;
1890 }
1891
c5aa993b 1892#if 0 /* FIXME: gdb doesn't handle long doubles */
c906108c
SS
1893 /* Print upper fp regs as long double if appropriate. */
1894 if (regno >= FP0_REGNUM + 32 && regno < FP_MAX_REGNUM
c5aa993b
JM
1895 /* We test for even numbered regs and not a multiple of 4 because
1896 the upper fp regs are recorded as doubles. */
c906108c
SS
1897 && (regno & 1) == 0)
1898 {
1899 char value[16];
1900
cda5a58a
AC
1901 if (frame_register_read (selected_frame, regno, value)
1902 && frame_register_read (selected_frame, regno + 1, value + 8))
c906108c
SS
1903 {
1904 printf_unfiltered ("\t");
1905 print_floating (value, builtin_type_long_double, gdb_stdout);
1906 }
1907 return;
1908 }
1909#endif
1910
1911 /* FIXME: Some of these are priviledged registers.
1912 Not sure how they should be handled. */
1913
1914#define BITS(n, mask) ((int) (((val) >> (n)) & (mask)))
1915
1916 val = read_register (regno);
1917
1918 /* pages 40 - 60 */
5af923b0
MS
1919 if (GDB_TARGET_IS_SPARC64)
1920 switch (regno)
c906108c 1921 {
5af923b0
MS
1922 case CCR_REGNUM:
1923 printf_unfiltered ("\t");
1924 dump_ccreg ("xcc", val >> 4);
1925 printf_unfiltered (", ");
1926 dump_ccreg ("icc", val & 15);
c906108c 1927 break;
5af923b0
MS
1928 case FPRS_REGNUM:
1929 printf ("\tfef:%d, du:%d, dl:%d",
1930 BITS (2, 1), BITS (1, 1), BITS (0, 1));
c906108c 1931 break;
5af923b0
MS
1932 case FSR_REGNUM:
1933 {
1934 static char *fcc[4] =
1935 {"=", "<", ">", "?"};
1936 static char *rd[4] =
1937 {"N", "0", "+", "-"};
1938 /* Long, but I'd rather leave it as is and use a wide screen. */
1939 printf_filtered ("\t0:%s, 1:%s, 2:%s, 3:%s, rd:%s, tem:%d, ",
1940 fcc[BITS (10, 3)], fcc[BITS (32, 3)],
1941 fcc[BITS (34, 3)], fcc[BITS (36, 3)],
1942 rd[BITS (30, 3)], BITS (23, 31));
1943 printf_filtered ("ns:%d, ver:%d, ftt:%d, qne:%d, aexc:%d, cexc:%d",
1944 BITS (22, 1), BITS (17, 7), BITS (14, 7),
1945 BITS (13, 1), BITS (5, 31), BITS (0, 31));
1946 break;
1947 }
1948 case ASI_REGNUM:
1949 {
1950 char *asi = decode_asi (val);
1951 if (asi != NULL)
1952 printf ("\t%s", asi);
1953 break;
1954 }
1955 case VER_REGNUM:
1956 printf ("\tmanuf:%d, impl:%d, mask:%d, maxtl:%d, maxwin:%d",
1957 BITS (48, 0xffff), BITS (32, 0xffff),
1958 BITS (24, 0xff), BITS (8, 0xff), BITS (0, 31));
1959 break;
1960 case PSTATE_REGNUM:
1961 {
1962 static char *mm[4] =
1963 {"tso", "pso", "rso", "?"};
1964 printf_filtered ("\tcle:%d, tle:%d, mm:%s, red:%d, ",
1965 BITS (9, 1), BITS (8, 1),
1966 mm[BITS (6, 3)], BITS (5, 1));
1967 printf_filtered ("pef:%d, am:%d, priv:%d, ie:%d, ag:%d",
1968 BITS (4, 1), BITS (3, 1), BITS (2, 1),
1969 BITS (1, 1), BITS (0, 1));
1970 break;
1971 }
1972 case TSTATE_REGNUM:
1973 /* FIXME: print all 4? */
1974 break;
1975 case TT_REGNUM:
1976 /* FIXME: print all 4? */
1977 break;
1978 case TPC_REGNUM:
1979 /* FIXME: print all 4? */
1980 break;
1981 case TNPC_REGNUM:
1982 /* FIXME: print all 4? */
1983 break;
1984 case WSTATE_REGNUM:
1985 printf ("\tother:%d, normal:%d", BITS (3, 7), BITS (0, 7));
1986 break;
1987 case CWP_REGNUM:
1988 printf ("\t%d", BITS (0, 31));
1989 break;
1990 case CANSAVE_REGNUM:
1991 printf ("\t%-2d before spill", BITS (0, 31));
1992 break;
1993 case CANRESTORE_REGNUM:
1994 printf ("\t%-2d before fill", BITS (0, 31));
1995 break;
1996 case CLEANWIN_REGNUM:
1997 printf ("\t%-2d before clean", BITS (0, 31));
1998 break;
1999 case OTHERWIN_REGNUM:
2000 printf ("\t%d", BITS (0, 31));
c906108c
SS
2001 break;
2002 }
5af923b0
MS
2003 else /* Sparc32 */
2004 switch (regno)
c906108c 2005 {
5af923b0
MS
2006 case PS_REGNUM:
2007 printf ("\ticc:%c%c%c%c, pil:%d, s:%d, ps:%d, et:%d, cwp:%d",
2008 BITS (23, 1) ? 'N' : '-', BITS (22, 1) ? 'Z' : '-',
2009 BITS (21, 1) ? 'V' : '-', BITS (20, 1) ? 'C' : '-',
2010 BITS (8, 15), BITS (7, 1), BITS (6, 1), BITS (5, 1),
c906108c
SS
2011 BITS (0, 31));
2012 break;
5af923b0
MS
2013 case FPS_REGNUM:
2014 {
2015 static char *fcc[4] =
2016 {"=", "<", ">", "?"};
2017 static char *rd[4] =
2018 {"N", "0", "+", "-"};
2019 /* Long, but I'd rather leave it as is and use a wide screen. */
2020 printf ("\trd:%s, tem:%d, ns:%d, ver:%d, ftt:%d, qne:%d, "
2021 "fcc:%s, aexc:%d, cexc:%d",
2022 rd[BITS (30, 3)], BITS (23, 31), BITS (22, 1), BITS (17, 7),
2023 BITS (14, 7), BITS (13, 1), fcc[BITS (10, 3)], BITS (5, 31),
2024 BITS (0, 31));
2025 break;
2026 }
c906108c
SS
2027 }
2028
c906108c
SS
2029#undef BITS
2030}
87647bb0
AC
2031
2032static void
2033sparc_print_registers (struct gdbarch *gdbarch,
2034 struct ui_file *file,
2035 struct frame_info *frame,
2036 int regnum, int print_all,
2037 void (*print_register_hook) (int))
2038{
2039 int i;
2040 const int numregs = NUM_REGS + NUM_PSEUDO_REGS;
2041 char *raw_buffer = alloca (MAX_REGISTER_RAW_SIZE);
2042 char *virtual_buffer = alloca (MAX_REGISTER_VIRTUAL_SIZE);
2043
2044 for (i = 0; i < numregs; i++)
2045 {
2046 /* Decide between printing all regs, non-float / vector regs, or
2047 specific reg. */
2048 if (regnum == -1)
2049 {
2050 if (!print_all)
2051 {
2052 if (TYPE_CODE (REGISTER_VIRTUAL_TYPE (i)) == TYPE_CODE_FLT)
2053 continue;
2054 if (TYPE_VECTOR (REGISTER_VIRTUAL_TYPE (i)))
2055 continue;
2056 }
2057 }
2058 else
2059 {
2060 if (i != regnum)
2061 continue;
2062 }
2063
2064 /* If the register name is empty, it is undefined for this
2065 processor, so don't display anything. */
2066 if (REGISTER_NAME (i) == NULL || *(REGISTER_NAME (i)) == '\0')
2067 continue;
2068
2069 fputs_filtered (REGISTER_NAME (i), file);
2070 print_spaces_filtered (15 - strlen (REGISTER_NAME (i)), file);
2071
2072 /* Get the data in raw format. */
2073 if (! frame_register_read (frame, i, raw_buffer))
2074 {
2075 fprintf_filtered (file, "*value not available*\n");
2076 continue;
2077 }
2078
2079 /* FIXME: cagney/2002-08-03: This code shouldn't be necessary.
2080 The function frame_register_read() should have returned the
2081 pre-cooked register so no conversion is necessary. */
2082 /* Convert raw data to virtual format if necessary. */
2083 if (REGISTER_CONVERTIBLE (i))
2084 {
2085 REGISTER_CONVERT_TO_VIRTUAL (i, REGISTER_VIRTUAL_TYPE (i),
2086 raw_buffer, virtual_buffer);
2087 }
2088 else
2089 {
2090 memcpy (virtual_buffer, raw_buffer,
2091 REGISTER_VIRTUAL_SIZE (i));
2092 }
2093
2094 /* If virtual format is floating, print it that way, and in raw
2095 hex. */
2096 if (TYPE_CODE (REGISTER_VIRTUAL_TYPE (i)) == TYPE_CODE_FLT)
2097 {
2098 int j;
2099
2100 val_print (REGISTER_VIRTUAL_TYPE (i), virtual_buffer, 0, 0,
2101 file, 0, 1, 0, Val_pretty_default);
2102
2103 fprintf_filtered (file, "\t(raw 0x");
2104 for (j = 0; j < REGISTER_RAW_SIZE (i); j++)
2105 {
2106 int idx;
2107 if (TARGET_BYTE_ORDER == BFD_ENDIAN_BIG)
2108 idx = j;
2109 else
2110 idx = REGISTER_RAW_SIZE (i) - 1 - j;
2111 fprintf_filtered (file, "%02x", (unsigned char) raw_buffer[idx]);
2112 }
2113 fprintf_filtered (file, ")");
2114 }
2115 else
2116 {
2117 /* Print the register in hex. */
2118 val_print (REGISTER_VIRTUAL_TYPE (i), virtual_buffer, 0, 0,
2119 file, 'x', 1, 0, Val_pretty_default);
2120 /* If not a vector register, print it also according to its
2121 natural format. */
2122 if (TYPE_VECTOR (REGISTER_VIRTUAL_TYPE (i)) == 0)
2123 {
2124 fprintf_filtered (file, "\t");
2125 val_print (REGISTER_VIRTUAL_TYPE (i), virtual_buffer, 0, 0,
2126 file, 0, 1, 0, Val_pretty_default);
2127 }
2128 }
2129
2130 /* Some sparc specific info. */
2131 if (print_register_hook != NULL)
2132 print_register_hook (i);
2133
2134 fprintf_filtered (file, "\n");
2135 }
2136}
2137
2138static void
2139sparc_print_registers_info (struct gdbarch *gdbarch,
2140 struct ui_file *file,
2141 struct frame_info *frame,
2142 int regnum, int print_all)
2143{
2144 sparc_print_registers (gdbarch, file, frame, regnum, print_all,
2145 sparc_print_register_hook);
2146}
2147
2148void
2149sparc_do_registers_info (int regnum, int all)
2150{
2151 sparc_print_registers_info (current_gdbarch, gdb_stdout, selected_frame,
2152 regnum, all);
2153}
2154
2155static void
2156sparclet_print_registers_info (struct gdbarch *gdbarch,
2157 struct ui_file *file,
2158 struct frame_info *frame,
2159 int regnum, int print_all)
2160{
2161 sparc_print_registers (gdbarch, file, frame, regnum, print_all, NULL);
2162}
2163
2164void
2165sparclet_do_registers_info (int regnum, int all)
2166{
2167 sparclet_print_registers_info (current_gdbarch, gdb_stdout, selected_frame,
2168 regnum, all);
2169}
2170
c906108c
SS
2171\f
2172int
fba45db2 2173gdb_print_insn_sparc (bfd_vma memaddr, disassemble_info *info)
c906108c
SS
2174{
2175 /* It's necessary to override mach again because print_insn messes it up. */
96baa820 2176 info->mach = TARGET_ARCHITECTURE->mach;
c906108c
SS
2177 return print_insn_sparc (memaddr, info);
2178}
2179\f
2180/* The SPARC passes the arguments on the stack; arguments smaller
5af923b0
MS
2181 than an int are promoted to an int. The first 6 words worth of
2182 args are also passed in registers o0 - o5. */
c906108c
SS
2183
2184CORE_ADDR
ea7c478f 2185sparc32_push_arguments (int nargs, struct value **args, CORE_ADDR sp,
fba45db2 2186 int struct_return, CORE_ADDR struct_addr)
c906108c 2187{
5af923b0 2188 int i, j, oregnum;
c906108c
SS
2189 int accumulate_size = 0;
2190 struct sparc_arg
2191 {
2192 char *contents;
2193 int len;
2194 int offset;
2195 };
2196 struct sparc_arg *sparc_args =
5af923b0 2197 (struct sparc_arg *) alloca (nargs * sizeof (struct sparc_arg));
c906108c
SS
2198 struct sparc_arg *m_arg;
2199
2200 /* Promote arguments if necessary, and calculate their stack offsets
2201 and sizes. */
2202 for (i = 0, m_arg = sparc_args; i < nargs; i++, m_arg++)
2203 {
ea7c478f 2204 struct value *arg = args[i];
c906108c
SS
2205 struct type *arg_type = check_typedef (VALUE_TYPE (arg));
2206 /* Cast argument to long if necessary as the compiler does it too. */
2207 switch (TYPE_CODE (arg_type))
2208 {
2209 case TYPE_CODE_INT:
2210 case TYPE_CODE_BOOL:
2211 case TYPE_CODE_CHAR:
2212 case TYPE_CODE_RANGE:
2213 case TYPE_CODE_ENUM:
2214 if (TYPE_LENGTH (arg_type) < TYPE_LENGTH (builtin_type_long))
2215 {
2216 arg_type = builtin_type_long;
2217 arg = value_cast (arg_type, arg);
2218 }
2219 break;
2220 default:
2221 break;
2222 }
2223 m_arg->len = TYPE_LENGTH (arg_type);
2224 m_arg->offset = accumulate_size;
2225 accumulate_size = (accumulate_size + m_arg->len + 3) & ~3;
c5aa993b 2226 m_arg->contents = VALUE_CONTENTS (arg);
c906108c
SS
2227 }
2228
2229 /* Make room for the arguments on the stack. */
2230 accumulate_size += CALL_DUMMY_STACK_ADJUST;
2231 sp = ((sp - accumulate_size) & ~7) + CALL_DUMMY_STACK_ADJUST;
2232
2233 /* `Push' arguments on the stack. */
5af923b0
MS
2234 for (i = 0, oregnum = 0, m_arg = sparc_args;
2235 i < nargs;
2236 i++, m_arg++)
2237 {
2238 write_memory (sp + m_arg->offset, m_arg->contents, m_arg->len);
2239 for (j = 0;
2240 j < m_arg->len && oregnum < 6;
2241 j += SPARC_INTREG_SIZE, oregnum++)
4caf0990 2242 deprecated_write_register_gen (O0_REGNUM + oregnum, m_arg->contents + j);
5af923b0 2243 }
c906108c
SS
2244
2245 return sp;
2246}
2247
2248
2249/* Extract from an array REGBUF containing the (raw) register state
2250 a function return value of type TYPE, and copy that, in virtual format,
2251 into VALBUF. */
2252
2253void
fba45db2 2254sparc32_extract_return_value (struct type *type, char *regbuf, char *valbuf)
c906108c
SS
2255{
2256 int typelen = TYPE_LENGTH (type);
2257 int regsize = REGISTER_RAW_SIZE (O0_REGNUM);
2258
2259 if (TYPE_CODE (type) == TYPE_CODE_FLT && SPARC_HAS_FPU)
c5aa993b 2260 memcpy (valbuf, &regbuf[REGISTER_BYTE (FP0_REGNUM)], typelen);
c906108c
SS
2261 else
2262 memcpy (valbuf,
c5aa993b
JM
2263 &regbuf[O0_REGNUM * regsize +
2264 (typelen >= regsize
778eb05e 2265 || TARGET_BYTE_ORDER == BFD_ENDIAN_LITTLE ? 0
c5aa993b 2266 : regsize - typelen)],
c906108c
SS
2267 typelen);
2268}
2269
2270
2271/* Write into appropriate registers a function return value
2272 of type TYPE, given in virtual format. On SPARCs with FPUs,
2273 float values are returned in %f0 (and %f1). In all other cases,
2274 values are returned in register %o0. */
2275
2276void
fba45db2 2277sparc_store_return_value (struct type *type, char *valbuf)
c906108c
SS
2278{
2279 int regno;
5af923b0
MS
2280 char *buffer;
2281
902d0061 2282 buffer = alloca (MAX_REGISTER_RAW_SIZE);
c906108c
SS
2283
2284 if (TYPE_CODE (type) == TYPE_CODE_FLT && SPARC_HAS_FPU)
2285 /* Floating-point values are returned in the register pair */
2286 /* formed by %f0 and %f1 (doubles are, anyway). */
2287 regno = FP0_REGNUM;
2288 else
2289 /* Other values are returned in register %o0. */
2290 regno = O0_REGNUM;
2291
2292 /* Add leading zeros to the value. */
c5aa993b 2293 if (TYPE_LENGTH (type) < REGISTER_RAW_SIZE (regno))
c906108c 2294 {
5af923b0 2295 memset (buffer, 0, REGISTER_RAW_SIZE (regno));
c5aa993b 2296 memcpy (buffer + REGISTER_RAW_SIZE (regno) - TYPE_LENGTH (type), valbuf,
c906108c 2297 TYPE_LENGTH (type));
4caf0990 2298 deprecated_write_register_gen (regno, buffer);
c906108c
SS
2299 }
2300 else
2301 write_register_bytes (REGISTER_BYTE (regno), valbuf, TYPE_LENGTH (type));
2302}
2303
5af923b0
MS
2304extern void
2305sparclet_store_return_value (struct type *type, char *valbuf)
2306{
2307 /* Other values are returned in register %o0. */
2308 write_register_bytes (REGISTER_BYTE (O0_REGNUM), valbuf,
2309 TYPE_LENGTH (type));
2310}
2311
2312
4eb8c7fc
DM
2313#ifndef CALL_DUMMY_CALL_OFFSET
2314#define CALL_DUMMY_CALL_OFFSET \
2315 (gdbarch_tdep (current_gdbarch)->call_dummy_call_offset)
2316#endif /* CALL_DUMMY_CALL_OFFSET */
2317
c906108c
SS
2318/* Insert the function address into a call dummy instruction sequence
2319 stored at DUMMY.
2320
2321 For structs and unions, if the function was compiled with Sun cc,
2322 it expects 'unimp' after the call. But gcc doesn't use that
2323 (twisted) convention. So leave a nop there for gcc (FIX_CALL_DUMMY
2324 can assume it is operating on a pristine CALL_DUMMY, not one that
2325 has already been customized for a different function). */
2326
2327void
fba45db2
KB
2328sparc_fix_call_dummy (char *dummy, CORE_ADDR pc, CORE_ADDR fun,
2329 struct type *value_type, int using_gcc)
c906108c
SS
2330{
2331 int i;
2332
2333 /* Store the relative adddress of the target function into the
2334 'call' instruction. */
2335 store_unsigned_integer (dummy + CALL_DUMMY_CALL_OFFSET, 4,
2336 (0x40000000
2337 | (((fun - (pc + CALL_DUMMY_CALL_OFFSET)) >> 2)
c5aa993b 2338 & 0x3fffffff)));
c906108c 2339
9e36d949
PS
2340 /* If the called function returns an aggregate value, fill in the UNIMP
2341 instruction containing the size of the returned aggregate return value,
2342 which follows the call instruction.
2343 For details see the SPARC Architecture Manual Version 8, Appendix D.3.
2344
2345 Adjust the call_dummy_breakpoint_offset for the bp_call_dummy breakpoint
2346 to the proper address in the call dummy, so that `finish' after a stop
2347 in a call dummy works.
2348 Tweeking current_gdbarch is not an optimal solution, but the call to
2349 sparc_fix_call_dummy is immediately followed by a call to run_stack_dummy,
2350 which is the only function where dummy_breakpoint_offset is actually
2351 used, if it is non-zero. */
2352 if (TYPE_CODE (value_type) == TYPE_CODE_STRUCT
2353 || TYPE_CODE (value_type) == TYPE_CODE_UNION)
2354 {
2355 store_unsigned_integer (dummy + CALL_DUMMY_CALL_OFFSET + 8, 4,
2356 TYPE_LENGTH (value_type) & 0x1fff);
2357 set_gdbarch_call_dummy_breakpoint_offset (current_gdbarch, 0x30);
2358 }
2359 else
2360 set_gdbarch_call_dummy_breakpoint_offset (current_gdbarch, 0x2c);
c906108c 2361
5af923b0 2362 if (!(GDB_TARGET_IS_SPARC64))
c906108c 2363 {
5af923b0
MS
2364 /* If this is not a simulator target, change the first four
2365 instructions of the call dummy to NOPs. Those instructions
2366 include a 'save' instruction and are designed to work around
2367 problems with register window flushing in the simulator. */
2368
2369 if (strcmp (target_shortname, "sim") != 0)
2370 {
2371 for (i = 0; i < 4; i++)
2372 store_unsigned_integer (dummy + (i * 4), 4, 0x01000000);
2373 }
c906108c 2374 }
c906108c
SS
2375
2376 /* If this is a bi-endian target, GDB has written the call dummy
2377 in little-endian order. We must byte-swap it back to big-endian. */
2378 if (bi_endian)
2379 {
2380 for (i = 0; i < CALL_DUMMY_LENGTH; i += 4)
2381 {
c5aa993b
JM
2382 char tmp = dummy[i];
2383 dummy[i] = dummy[i + 3];
2384 dummy[i + 3] = tmp;
2385 tmp = dummy[i + 1];
2386 dummy[i + 1] = dummy[i + 2];
2387 dummy[i + 2] = tmp;
c906108c
SS
2388 }
2389 }
2390}
2391
2392
2393/* Set target byte order based on machine type. */
2394
2395static int
fba45db2 2396sparc_target_architecture_hook (const bfd_arch_info_type *ap)
c906108c
SS
2397{
2398 int i, j;
2399
2400 if (ap->mach == bfd_mach_sparc_sparclite_le)
2401 {
3fd3d7d2
AC
2402 target_byte_order = BFD_ENDIAN_LITTLE;
2403 bi_endian = 1;
c906108c
SS
2404 }
2405 else
2406 bi_endian = 0;
2407 return 1;
2408}
c906108c 2409\f
c5aa993b 2410
5af923b0
MS
2411/*
2412 * Module "constructor" function.
2413 */
2414
2415static struct gdbarch * sparc_gdbarch_init (struct gdbarch_info info,
2416 struct gdbarch_list *arches);
ef3cf062 2417static void sparc_dump_tdep (struct gdbarch *, struct ui_file *);
5af923b0 2418
c906108c 2419void
fba45db2 2420_initialize_sparc_tdep (void)
c906108c 2421{
5af923b0 2422 /* Hook us into the gdbarch mechanism. */
ef3cf062 2423 gdbarch_register (bfd_arch_sparc, sparc_gdbarch_init, sparc_dump_tdep);
5af923b0 2424
c906108c 2425 tm_print_insn = gdb_print_insn_sparc;
c5aa993b 2426 tm_print_insn_info.mach = TM_PRINT_INSN_MACH; /* Selects sparc/sparclite */
c906108c
SS
2427 target_architecture_hook = sparc_target_architecture_hook;
2428}
2429
5af923b0
MS
2430/* Compensate for stack bias. Note that we currently don't handle
2431 mixed 32/64 bit code. */
c906108c 2432
c906108c 2433CORE_ADDR
5af923b0 2434sparc64_read_sp (void)
c906108c
SS
2435{
2436 CORE_ADDR sp = read_register (SP_REGNUM);
2437
2438 if (sp & 1)
2439 sp += 2047;
2440 return sp;
2441}
2442
2443CORE_ADDR
5af923b0 2444sparc64_read_fp (void)
c906108c
SS
2445{
2446 CORE_ADDR fp = read_register (FP_REGNUM);
2447
2448 if (fp & 1)
2449 fp += 2047;
2450 return fp;
2451}
2452
2453void
fba45db2 2454sparc64_write_sp (CORE_ADDR val)
c906108c
SS
2455{
2456 CORE_ADDR oldsp = read_register (SP_REGNUM);
2457 if (oldsp & 1)
2458 write_register (SP_REGNUM, val - 2047);
2459 else
2460 write_register (SP_REGNUM, val);
2461}
2462
5af923b0
MS
2463/* The SPARC 64 ABI passes floating-point arguments in FP0 to FP31,
2464 and all other arguments in O0 to O5. They are also copied onto
2465 the stack in the correct places. Apparently (empirically),
2466 structs of less than 16 bytes are passed member-by-member in
2467 separate registers, but I am unable to figure out the algorithm.
2468 Some members go in floating point regs, but I don't know which.
2469
2470 FIXME: Handle small structs (less than 16 bytes containing floats).
2471
2472 The counting regimen for using both integer and FP registers
2473 for argument passing is rather odd -- a single counter is used
2474 for both; this means that if the arguments alternate between
2475 int and float, we will waste every other register of both types. */
c906108c
SS
2476
2477CORE_ADDR
ea7c478f 2478sparc64_push_arguments (int nargs, struct value **args, CORE_ADDR sp,
fba45db2 2479 int struct_return, CORE_ADDR struct_retaddr)
c906108c 2480{
5af923b0 2481 int i, j, register_counter = 0;
c906108c 2482 CORE_ADDR tempsp;
5af923b0
MS
2483 struct type *sparc_intreg_type =
2484 TYPE_LENGTH (builtin_type_long) == SPARC_INTREG_SIZE ?
2485 builtin_type_long : builtin_type_long_long;
c5aa993b 2486
5af923b0 2487 sp = (sp & ~(((unsigned long) SPARC_INTREG_SIZE) - 1UL));
c906108c
SS
2488
2489 /* Figure out how much space we'll need. */
5af923b0 2490 for (i = nargs - 1; i >= 0; i--)
c906108c 2491 {
5af923b0 2492 int len = TYPE_LENGTH (check_typedef (VALUE_TYPE (args[i])));
ea7c478f 2493 struct value *copyarg = args[i];
c906108c
SS
2494 int copylen = len;
2495
5af923b0 2496 if (copylen < SPARC_INTREG_SIZE)
c906108c 2497 {
5af923b0
MS
2498 copyarg = value_cast (sparc_intreg_type, copyarg);
2499 copylen = SPARC_INTREG_SIZE;
c5aa993b 2500 }
c906108c
SS
2501 sp -= copylen;
2502 }
2503
2504 /* Round down. */
2505 sp = sp & ~7;
2506 tempsp = sp;
2507
5af923b0
MS
2508 /* if STRUCT_RETURN, then first argument is the struct return location. */
2509 if (struct_return)
2510 write_register (O0_REGNUM + register_counter++, struct_retaddr);
2511
2512 /* Now write the arguments onto the stack, while writing FP
2513 arguments into the FP registers, and other arguments into the
2514 first six 'O' registers. */
2515
2516 for (i = 0; i < nargs; i++)
c906108c 2517 {
5af923b0 2518 int len = TYPE_LENGTH (check_typedef (VALUE_TYPE (args[i])));
ea7c478f 2519 struct value *copyarg = args[i];
5af923b0 2520 enum type_code typecode = TYPE_CODE (VALUE_TYPE (args[i]));
c906108c
SS
2521 int copylen = len;
2522
5af923b0
MS
2523 if (typecode == TYPE_CODE_INT ||
2524 typecode == TYPE_CODE_BOOL ||
2525 typecode == TYPE_CODE_CHAR ||
2526 typecode == TYPE_CODE_RANGE ||
2527 typecode == TYPE_CODE_ENUM)
2528 if (len < SPARC_INTREG_SIZE)
2529 {
2530 /* Small ints will all take up the size of one intreg on
2531 the stack. */
2532 copyarg = value_cast (sparc_intreg_type, copyarg);
2533 copylen = SPARC_INTREG_SIZE;
2534 }
2535
c906108c
SS
2536 write_memory (tempsp, VALUE_CONTENTS (copyarg), copylen);
2537 tempsp += copylen;
5af923b0
MS
2538
2539 /* Corner case: Structs consisting of a single float member are floats.
2540 * FIXME! I don't know about structs containing multiple floats!
2541 * Structs containing mixed floats and ints are even more weird.
2542 */
2543
2544
2545
2546 /* Separate float args from all other args. */
2547 if (typecode == TYPE_CODE_FLT && SPARC_HAS_FPU)
c906108c 2548 {
5af923b0
MS
2549 if (register_counter < 16)
2550 {
2551 /* This arg gets copied into a FP register. */
2552 int fpreg;
2553
2554 switch (len) {
2555 case 4: /* Single-precision (float) */
2556 fpreg = FP0_REGNUM + 2 * register_counter + 1;
2557 register_counter += 1;
2558 break;
2559 case 8: /* Double-precision (double) */
2560 fpreg = FP0_REGNUM + 2 * register_counter;
2561 register_counter += 1;
2562 break;
2563 case 16: /* Quad-precision (long double) */
2564 fpreg = FP0_REGNUM + 2 * register_counter;
2565 register_counter += 2;
2566 break;
93d56215
AC
2567 default:
2568 internal_error (__FILE__, __LINE__, "bad switch");
5af923b0
MS
2569 }
2570 write_register_bytes (REGISTER_BYTE (fpreg),
2571 VALUE_CONTENTS (args[i]),
2572 len);
2573 }
c906108c 2574 }
5af923b0
MS
2575 else /* all other args go into the first six 'o' registers */
2576 {
2577 for (j = 0;
2578 j < len && register_counter < 6;
2579 j += SPARC_INTREG_SIZE)
2580 {
2581 int oreg = O0_REGNUM + register_counter;
2582
4caf0990 2583 deprecated_write_register_gen (oreg, VALUE_CONTENTS (copyarg) + j);
5af923b0
MS
2584 register_counter += 1;
2585 }
2586 }
c906108c
SS
2587 }
2588 return sp;
2589}
2590
2591/* Values <= 32 bytes are returned in o0-o3 (floating-point values are
2592 returned in f0-f3). */
5af923b0 2593
c906108c 2594void
fba45db2
KB
2595sp64_extract_return_value (struct type *type, char *regbuf, char *valbuf,
2596 int bitoffset)
c906108c
SS
2597{
2598 int typelen = TYPE_LENGTH (type);
2599 int regsize = REGISTER_RAW_SIZE (O0_REGNUM);
2600
2601 if (TYPE_CODE (type) == TYPE_CODE_FLT && SPARC_HAS_FPU)
2602 {
c5aa993b 2603 memcpy (valbuf, &regbuf[REGISTER_BYTE (FP0_REGNUM)], typelen);
c906108c
SS
2604 return;
2605 }
2606
2607 if (TYPE_CODE (type) != TYPE_CODE_STRUCT
2608 || (TYPE_LENGTH (type) > 32))
2609 {
2610 memcpy (valbuf,
c5aa993b 2611 &regbuf[O0_REGNUM * regsize +
c906108c
SS
2612 (typelen >= regsize ? 0 : regsize - typelen)],
2613 typelen);
2614 return;
2615 }
2616 else
2617 {
2618 char *o0 = &regbuf[O0_REGNUM * regsize];
2619 char *f0 = &regbuf[FP0_REGNUM * regsize];
2620 int x;
2621
2622 for (x = 0; x < TYPE_NFIELDS (type); x++)
2623 {
c5aa993b 2624 struct field *f = &TYPE_FIELDS (type)[x];
c906108c
SS
2625 /* FIXME: We may need to handle static fields here. */
2626 int whichreg = (f->loc.bitpos + bitoffset) / 32;
2627 int remainder = ((f->loc.bitpos + bitoffset) % 32) / 8;
2628 int where = (f->loc.bitpos + bitoffset) / 8;
2629 int size = TYPE_LENGTH (f->type);
2630 int typecode = TYPE_CODE (f->type);
2631
2632 if (typecode == TYPE_CODE_STRUCT)
2633 {
5af923b0
MS
2634 sp64_extract_return_value (f->type,
2635 regbuf,
2636 valbuf,
2637 bitoffset + f->loc.bitpos);
c906108c 2638 }
5af923b0 2639 else if (typecode == TYPE_CODE_FLT && SPARC_HAS_FPU)
c906108c
SS
2640 {
2641 memcpy (valbuf + where, &f0[whichreg * 4] + remainder, size);
2642 }
2643 else
2644 {
2645 memcpy (valbuf + where, &o0[whichreg * 4] + remainder, size);
2646 }
2647 }
2648 }
2649}
2acceee2 2650
5af923b0
MS
2651extern void
2652sparc64_extract_return_value (struct type *type, char *regbuf, char *valbuf)
2653{
2654 sp64_extract_return_value (type, regbuf, valbuf, 0);
2655}
2656
2657extern void
2658sparclet_extract_return_value (struct type *type,
2659 char *regbuf,
2660 char *valbuf)
2661{
2662 regbuf += REGISTER_RAW_SIZE (O0_REGNUM) * 8;
2663 if (TYPE_LENGTH (type) < REGISTER_RAW_SIZE (O0_REGNUM))
2664 regbuf += REGISTER_RAW_SIZE (O0_REGNUM) - TYPE_LENGTH (type);
2665
2666 memcpy ((void *) valbuf, regbuf, TYPE_LENGTH (type));
2667}
2668
2669
2670extern CORE_ADDR
2671sparc32_stack_align (CORE_ADDR addr)
2672{
2673 return ((addr + 7) & -8);
2674}
2675
2676extern CORE_ADDR
2677sparc64_stack_align (CORE_ADDR addr)
2678{
2679 return ((addr + 15) & -16);
2680}
2681
2682extern void
2683sparc_print_extra_frame_info (struct frame_info *fi)
2684{
2685 if (fi && fi->extra_info && fi->extra_info->flat)
2686 printf_filtered (" flat, pc saved at 0x%s, fp saved at 0x%s\n",
2687 paddr_nz (fi->extra_info->pc_addr),
2688 paddr_nz (fi->extra_info->fp_addr));
2689}
2690
2691/* MULTI_ARCH support */
2692
fa88f677 2693static const char *
5af923b0
MS
2694sparc32_register_name (int regno)
2695{
2696 static char *register_names[] =
2697 { "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
2698 "o0", "o1", "o2", "o3", "o4", "o5", "sp", "o7",
2699 "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
2700 "i0", "i1", "i2", "i3", "i4", "i5", "fp", "i7",
2701
2702 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
2703 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
2704 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
2705 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
2706
2707 "y", "psr", "wim", "tbr", "pc", "npc", "fpsr", "cpsr"
2708 };
2709
2710 if (regno < 0 ||
2711 regno >= (sizeof (register_names) / sizeof (register_names[0])))
2712 return NULL;
2713 else
2714 return register_names[regno];
2715}
2716
fa88f677 2717static const char *
5af923b0
MS
2718sparc64_register_name (int regno)
2719{
2720 static char *register_names[] =
2721 { "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
2722 "o0", "o1", "o2", "o3", "o4", "o5", "sp", "o7",
2723 "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
2724 "i0", "i1", "i2", "i3", "i4", "i5", "fp", "i7",
2725
2726 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
2727 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
2728 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
2729 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
2730 "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46",
2731 "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62",
2732
2733 "pc", "npc", "ccr", "fsr", "fprs", "y", "asi", "ver",
2734 "tick", "pil", "pstate", "tstate", "tba", "tl", "tt", "tpc",
2735 "tnpc", "wstate", "cwp", "cansave", "canrestore", "cleanwin", "otherwin",
2736 "asr16", "asr17", "asr18", "asr19", "asr20", "asr21", "asr22", "asr23",
2737 "asr24", "asr25", "asr26", "asr27", "asr28", "asr29", "asr30", "asr31",
2738 /* These are here at the end to simplify removing them if we have to. */
2739 "icc", "xcc", "fcc0", "fcc1", "fcc2", "fcc3"
2740 };
2741
2742 if (regno < 0 ||
2743 regno >= (sizeof (register_names) / sizeof (register_names[0])))
2744 return NULL;
2745 else
2746 return register_names[regno];
2747}
2748
fa88f677 2749static const char *
5af923b0
MS
2750sparclite_register_name (int regno)
2751{
2752 static char *register_names[] =
2753 { "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
2754 "o0", "o1", "o2", "o3", "o4", "o5", "sp", "o7",
2755 "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
2756 "i0", "i1", "i2", "i3", "i4", "i5", "fp", "i7",
2757
2758 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
2759 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
2760 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
2761 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
2762
2763 "y", "psr", "wim", "tbr", "pc", "npc", "fpsr", "cpsr",
2764 "dia1", "dia2", "dda1", "dda2", "ddv1", "ddv2", "dcr", "dsr"
2765 };
2766
2767 if (regno < 0 ||
2768 regno >= (sizeof (register_names) / sizeof (register_names[0])))
2769 return NULL;
2770 else
2771 return register_names[regno];
2772}
2773
fa88f677 2774static const char *
5af923b0
MS
2775sparclet_register_name (int regno)
2776{
2777 static char *register_names[] =
2778 { "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
2779 "o0", "o1", "o2", "o3", "o4", "o5", "sp", "o7",
2780 "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
2781 "i0", "i1", "i2", "i3", "i4", "i5", "fp", "i7",
2782
2783 "", "", "", "", "", "", "", "", /* no floating point registers */
2784 "", "", "", "", "", "", "", "",
2785 "", "", "", "", "", "", "", "",
2786 "", "", "", "", "", "", "", "",
2787
2788 "y", "psr", "wim", "tbr", "pc", "npc", "", "", /* no FPSR or CPSR */
2789 "ccsr", "ccpr", "cccrcr", "ccor", "ccobr", "ccibr", "ccir", "",
2790
2791 /* ASR15 ASR19 (don't display them) */
2792 "asr1", "", "asr17", "asr18", "", "asr20", "asr21", "asr22"
2793 /* None of the rest get displayed */
2794#if 0
2795 "awr0", "awr1", "awr2", "awr3", "awr4", "awr5", "awr6", "awr7",
2796 "awr8", "awr9", "awr10", "awr11", "awr12", "awr13", "awr14", "awr15",
2797 "awr16", "awr17", "awr18", "awr19", "awr20", "awr21", "awr22", "awr23",
2798 "awr24", "awr25", "awr26", "awr27", "awr28", "awr29", "awr30", "awr31",
2799 "apsr"
2800#endif /* 0 */
2801 };
2802
2803 if (regno < 0 ||
2804 regno >= (sizeof (register_names) / sizeof (register_names[0])))
2805 return NULL;
2806 else
2807 return register_names[regno];
2808}
2809
2810CORE_ADDR
2811sparc_push_return_address (CORE_ADDR pc_unused, CORE_ADDR sp)
2812{
2813 if (CALL_DUMMY_LOCATION == AT_ENTRY_POINT)
2814 {
2815 /* The return PC of the dummy_frame is the former 'current' PC
2816 (where we were before we made the target function call).
2817 This is saved in %i7 by push_dummy_frame.
2818
2819 We will save the 'call dummy location' (ie. the address
2820 to which the target function will return) in %o7.
2821 This address will actually be the program's entry point.
2822 There will be a special call_dummy breakpoint there. */
2823
2824 write_register (O7_REGNUM,
2825 CALL_DUMMY_ADDRESS () - 8);
2826 }
2827
2828 return sp;
2829}
2830
2831/* Should call_function allocate stack space for a struct return? */
2832
2833static int
2834sparc64_use_struct_convention (int gcc_p, struct type *type)
2835{
2836 return (TYPE_LENGTH (type) > 32);
2837}
2838
2839/* Store the address of the place in which to copy the structure the
2840 subroutine will return. This is called from call_function_by_hand.
2841 The ultimate mystery is, tho, what is the value "16"?
2842
2843 MVS: That's the offset from where the sp is now, to where the
2844 subroutine is gonna expect to find the struct return address. */
2845
2846static void
2847sparc32_store_struct_return (CORE_ADDR addr, CORE_ADDR sp)
2848{
2849 char *val;
2850 CORE_ADDR o7;
2851
2852 val = alloca (SPARC_INTREG_SIZE);
2853 store_unsigned_integer (val, SPARC_INTREG_SIZE, addr);
2854 write_memory (sp + (16 * SPARC_INTREG_SIZE), val, SPARC_INTREG_SIZE);
2855
2856 if (CALL_DUMMY_LOCATION == AT_ENTRY_POINT)
2857 {
2858 /* Now adjust the value of the link register, which was previously
2859 stored by push_return_address. Functions that return structs are
2860 peculiar in that they return to link register + 12, rather than
2861 link register + 8. */
2862
2863 o7 = read_register (O7_REGNUM);
2864 write_register (O7_REGNUM, o7 - 4);
2865 }
2866}
2867
2868static void
2869sparc64_store_struct_return (CORE_ADDR addr, CORE_ADDR sp)
2870{
2871 /* FIXME: V9 uses %o0 for this. */
2872 /* FIXME MVS: Only for small enough structs!!! */
2acceee2 2873
5af923b0
MS
2874 target_write_memory (sp + (16 * SPARC_INTREG_SIZE),
2875 (char *) &addr, SPARC_INTREG_SIZE);
2876#if 0
2877 if (CALL_DUMMY_LOCATION == AT_ENTRY_POINT)
2878 {
2879 /* Now adjust the value of the link register, which was previously
2880 stored by push_return_address. Functions that return structs are
2881 peculiar in that they return to link register + 12, rather than
2882 link register + 8. */
2883
2884 write_register (O7_REGNUM, read_register (O7_REGNUM) - 4);
2885 }
c906108c 2886#endif
5af923b0
MS
2887}
2888
2889/* Default target data type for register REGNO. */
2890
2891static struct type *
2892sparc32_register_virtual_type (int regno)
2893{
2894 if (regno == PC_REGNUM ||
2895 regno == FP_REGNUM ||
2896 regno == SP_REGNUM)
2897 return builtin_type_unsigned_int;
2898 if (regno < 32)
2899 return builtin_type_int;
2900 if (regno < 64)
2901 return builtin_type_float;
2902 return builtin_type_int;
2903}
2904
2905static struct type *
2906sparc64_register_virtual_type (int regno)
2907{
2908 if (regno == PC_REGNUM ||
2909 regno == FP_REGNUM ||
2910 regno == SP_REGNUM)
2911 return builtin_type_unsigned_long_long;
2912 if (regno < 32)
2913 return builtin_type_long_long;
2914 if (regno < 64)
2915 return builtin_type_float;
2916 if (regno < 80)
2917 return builtin_type_double;
2918 return builtin_type_long_long;
2919}
2920
2921/* Number of bytes of storage in the actual machine representation for
2922 register REGNO. */
2923
2924static int
2925sparc32_register_size (int regno)
2926{
2927 return 4;
2928}
2929
2930static int
2931sparc64_register_size (int regno)
2932{
2933 return (regno < 32 ? 8 : regno < 64 ? 4 : 8);
2934}
2935
2936/* Index within the `registers' buffer of the first byte of the space
2937 for register REGNO. */
2938
2939static int
2940sparc32_register_byte (int regno)
2941{
2942 return (regno * 4);
2943}
2944
2945static int
2946sparc64_register_byte (int regno)
2947{
2948 if (regno < 32)
2949 return regno * 8;
2950 else if (regno < 64)
2951 return 32 * 8 + (regno - 32) * 4;
2952 else if (regno < 80)
2953 return 32 * 8 + 32 * 4 + (regno - 64) * 8;
2954 else
2955 return 64 * 8 + (regno - 80) * 8;
2956}
2957
5af923b0
MS
2958/* Immediately after a function call, return the saved pc.
2959 Can't go through the frames for this because on some machines
2960 the new frame is not set up until the new function executes
2961 some instructions. */
2962
2963static CORE_ADDR
2964sparc_saved_pc_after_call (struct frame_info *fi)
2965{
2966 return sparc_pc_adjust (read_register (RP_REGNUM));
2967}
2968
2969/* Convert registers between 'raw' and 'virtual' formats.
2970 They are the same on sparc, so there's nothing to do. */
2971
2972static void
2973sparc_convert_to_virtual (int regnum, struct type *type, char *from, char *to)
2974{ /* do nothing (should never be called) */
2975}
2976
2977static void
2978sparc_convert_to_raw (struct type *type, int regnum, char *from, char *to)
2979{ /* do nothing (should never be called) */
2980}
2981
2982/* Init saved regs: nothing to do, just a place-holder function. */
2983
2984static void
2985sparc_frame_init_saved_regs (struct frame_info *fi_ignored)
2986{ /* no-op */
2987}
2988
5af923b0
MS
2989/* gdbarch fix call dummy:
2990 All this function does is rearrange the arguments before calling
2991 sparc_fix_call_dummy (which does the real work). */
2992
2993static void
2994sparc_gdbarch_fix_call_dummy (char *dummy,
2995 CORE_ADDR pc,
2996 CORE_ADDR fun,
2997 int nargs,
2998 struct value **args,
2999 struct type *type,
3000 int gcc_p)
3001{
3002 if (CALL_DUMMY_LOCATION == ON_STACK)
3003 sparc_fix_call_dummy (dummy, pc, fun, type, gcc_p);
3004}
3005
3006/* Coerce float to double: a no-op. */
3007
3008static int
3009sparc_coerce_float_to_double (struct type *formal, struct type *actual)
3010{
3011 return 1;
3012}
3013
3014/* CALL_DUMMY_ADDRESS: fetch the breakpoint address for a call dummy. */
3015
3016static CORE_ADDR
3017sparc_call_dummy_address (void)
3018{
3019 return (CALL_DUMMY_START_OFFSET) + CALL_DUMMY_BREAKPOINT_OFFSET;
3020}
3021
3022/* Supply the Y register number to those that need it. */
3023
3024int
3025sparc_y_regnum (void)
3026{
3027 return gdbarch_tdep (current_gdbarch)->y_regnum;
3028}
3029
3030int
3031sparc_reg_struct_has_addr (int gcc_p, struct type *type)
3032{
3033 if (GDB_TARGET_IS_SPARC64)
3034 return (TYPE_LENGTH (type) > 32);
3035 else
3036 return (gcc_p != 1);
3037}
3038
3039int
3040sparc_intreg_size (void)
3041{
3042 return SPARC_INTREG_SIZE;
3043}
3044
3045static int
3046sparc_return_value_on_stack (struct type *type)
3047{
3048 if (TYPE_CODE (type) == TYPE_CODE_FLT &&
3049 TYPE_LENGTH (type) > 8)
3050 return 1;
3051 else
3052 return 0;
3053}
3054
3055/*
3056 * Gdbarch "constructor" function.
3057 */
3058
3059#define SPARC32_CALL_DUMMY_ON_STACK
3060
3061#define SPARC_SP_REGNUM 14
3062#define SPARC_FP_REGNUM 30
3063#define SPARC_FP0_REGNUM 32
3064#define SPARC32_NPC_REGNUM 69
3065#define SPARC32_PC_REGNUM 68
3066#define SPARC32_Y_REGNUM 64
3067#define SPARC64_PC_REGNUM 80
3068#define SPARC64_NPC_REGNUM 81
3069#define SPARC64_Y_REGNUM 85
3070
3071static struct gdbarch *
3072sparc_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
3073{
3074 struct gdbarch *gdbarch;
3075 struct gdbarch_tdep *tdep;
ef3cf062 3076 enum gdb_osabi osabi = GDB_OSABI_UNKNOWN;
5af923b0
MS
3077
3078 static LONGEST call_dummy_32[] =
3079 { 0xbc100001, 0x9de38000, 0xbc100002, 0xbe100003,
3080 0xda03a058, 0xd803a054, 0xd603a050, 0xd403a04c,
3081 0xd203a048, 0x40000000, 0xd003a044, 0x01000000,
3082 0x91d02001, 0x01000000
3083 };
3084 static LONGEST call_dummy_64[] =
3085 { 0x9de3bec0fd3fa7f7LL, 0xf93fa7eff53fa7e7LL,
3086 0xf13fa7dfed3fa7d7LL, 0xe93fa7cfe53fa7c7LL,
3087 0xe13fa7bfdd3fa7b7LL, 0xd93fa7afd53fa7a7LL,
3088 0xd13fa79fcd3fa797LL, 0xc93fa78fc53fa787LL,
3089 0xc13fa77fcc3fa777LL, 0xc83fa76fc43fa767LL,
3090 0xc03fa75ffc3fa757LL, 0xf83fa74ff43fa747LL,
3091 0xf03fa73f01000000LL, 0x0100000001000000LL,
3092 0x0100000091580000LL, 0xd027a72b93500000LL,
3093 0xd027a72791480000LL, 0xd027a72391400000LL,
3094 0xd027a71fda5ba8a7LL, 0xd85ba89fd65ba897LL,
3095 0xd45ba88fd25ba887LL, 0x9fc02000d05ba87fLL,
3096 0x0100000091d02001LL, 0x0100000001000000LL
3097 };
3098 static LONGEST call_dummy_nil[] = {0};
3099
ef3cf062
JT
3100 /* Try to determine the OS ABI of the object we are loading. */
3101
3102 if (info.abfd != NULL)
3103 {
3104 osabi = gdbarch_lookup_osabi (info.abfd);
3105 if (osabi == GDB_OSABI_UNKNOWN)
3106 {
3107 /* If it's an ELF file, assume it's Solaris. */
3108 if (bfd_get_flavour (info.abfd) == bfd_target_elf_flavour)
3109 osabi = GDB_OSABI_SOLARIS;
3110 }
3111 }
3112
5af923b0 3113 /* First see if there is already a gdbarch that can satisfy the request. */
ef3cf062
JT
3114 for (arches = gdbarch_list_lookup_by_info (arches, &info);
3115 arches != NULL;
3116 arches = gdbarch_list_lookup_by_info (arches->next, &info))
3117 {
3118 /* Make sure the ABI selection matches. */
3119 tdep = gdbarch_tdep (arches->gdbarch);
3120 if (tdep && tdep->osabi == osabi)
3121 return arches->gdbarch;
3122 }
5af923b0
MS
3123
3124 /* None found: is the request for a sparc architecture? */
aca21d9a 3125 if (info.bfd_arch_info->arch != bfd_arch_sparc)
5af923b0
MS
3126 return NULL; /* No; then it's not for us. */
3127
3128 /* Yes: create a new gdbarch for the specified machine type. */
3129 tdep = (struct gdbarch_tdep *) xmalloc (sizeof (struct gdbarch_tdep));
3130 gdbarch = gdbarch_alloc (&info, tdep);
3131
ef3cf062
JT
3132 tdep->osabi = osabi;
3133
5af923b0
MS
3134 /* First set settings that are common for all sparc architectures. */
3135 set_gdbarch_believe_pcc_promotion (gdbarch, 1);
3136 set_gdbarch_breakpoint_from_pc (gdbarch, memory_breakpoint_from_pc);
3137 set_gdbarch_coerce_float_to_double (gdbarch,
3138 sparc_coerce_float_to_double);
3139 set_gdbarch_call_dummy_breakpoint_offset_p (gdbarch, 1);
3140 set_gdbarch_call_dummy_p (gdbarch, 1);
3141 set_gdbarch_call_dummy_stack_adjust_p (gdbarch, 1);
3142 set_gdbarch_decr_pc_after_break (gdbarch, 0);
3143 set_gdbarch_double_bit (gdbarch, 8 * TARGET_CHAR_BIT);
26e9b323 3144 set_gdbarch_deprecated_extract_struct_value_address (gdbarch, sparc_extract_struct_value_address);
5af923b0
MS
3145 set_gdbarch_fix_call_dummy (gdbarch, sparc_gdbarch_fix_call_dummy);
3146 set_gdbarch_float_bit (gdbarch, 4 * TARGET_CHAR_BIT);
3147 set_gdbarch_fp_regnum (gdbarch, SPARC_FP_REGNUM);
3148 set_gdbarch_fp0_regnum (gdbarch, SPARC_FP0_REGNUM);
c347ee3e 3149 set_gdbarch_frame_args_address (gdbarch, default_frame_address);
5af923b0
MS
3150 set_gdbarch_frame_chain (gdbarch, sparc_frame_chain);
3151 set_gdbarch_frame_init_saved_regs (gdbarch, sparc_frame_init_saved_regs);
c347ee3e 3152 set_gdbarch_frame_locals_address (gdbarch, default_frame_address);
5af923b0
MS
3153 set_gdbarch_frame_num_args (gdbarch, frame_num_args_unknown);
3154 set_gdbarch_frame_saved_pc (gdbarch, sparc_frame_saved_pc);
3155 set_gdbarch_frameless_function_invocation (gdbarch,
3156 frameless_look_for_prologue);
3157 set_gdbarch_get_saved_register (gdbarch, sparc_get_saved_register);
5af923b0
MS
3158 set_gdbarch_init_extra_frame_info (gdbarch, sparc_init_extra_frame_info);
3159 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
3160 set_gdbarch_int_bit (gdbarch, 4 * TARGET_CHAR_BIT);
3161 set_gdbarch_long_double_bit (gdbarch, 16 * TARGET_CHAR_BIT);
3162 set_gdbarch_long_long_bit (gdbarch, 8 * TARGET_CHAR_BIT);
3163 set_gdbarch_max_register_raw_size (gdbarch, 8);
3164 set_gdbarch_max_register_virtual_size (gdbarch, 8);
5af923b0
MS
3165 set_gdbarch_pop_frame (gdbarch, sparc_pop_frame);
3166 set_gdbarch_push_return_address (gdbarch, sparc_push_return_address);
3167 set_gdbarch_push_dummy_frame (gdbarch, sparc_push_dummy_frame);
3168 set_gdbarch_read_pc (gdbarch, generic_target_read_pc);
3169 set_gdbarch_register_convert_to_raw (gdbarch, sparc_convert_to_raw);
3170 set_gdbarch_register_convert_to_virtual (gdbarch,
3171 sparc_convert_to_virtual);
3172 set_gdbarch_register_convertible (gdbarch,
3173 generic_register_convertible_not);
3174 set_gdbarch_reg_struct_has_addr (gdbarch, sparc_reg_struct_has_addr);
3175 set_gdbarch_return_value_on_stack (gdbarch, sparc_return_value_on_stack);
3176 set_gdbarch_saved_pc_after_call (gdbarch, sparc_saved_pc_after_call);
9319a2fe 3177 set_gdbarch_prologue_frameless_p (gdbarch, sparc_prologue_frameless_p);
5af923b0 3178 set_gdbarch_short_bit (gdbarch, 2 * TARGET_CHAR_BIT);
f510d44e 3179 set_gdbarch_skip_prologue (gdbarch, sparc_skip_prologue);
5af923b0
MS
3180 set_gdbarch_sp_regnum (gdbarch, SPARC_SP_REGNUM);
3181 set_gdbarch_use_generic_dummy_frames (gdbarch, 0);
3182 set_gdbarch_write_pc (gdbarch, generic_target_write_pc);
3183
3184 /*
3185 * Settings that depend only on 32/64 bit word size
3186 */
3187
3188 switch (info.bfd_arch_info->mach)
3189 {
3190 case bfd_mach_sparc:
3191 case bfd_mach_sparc_sparclet:
3192 case bfd_mach_sparc_sparclite:
3193 case bfd_mach_sparc_v8plus:
3194 case bfd_mach_sparc_v8plusa:
3195 case bfd_mach_sparc_sparclite_le:
3196 /* 32-bit machine types: */
3197
3198#ifdef SPARC32_CALL_DUMMY_ON_STACK
9e36d949 3199 set_gdbarch_pc_in_call_dummy (gdbarch, pc_in_call_dummy_on_stack);
5af923b0
MS
3200 set_gdbarch_call_dummy_address (gdbarch, sparc_call_dummy_address);
3201 set_gdbarch_call_dummy_breakpoint_offset (gdbarch, 0x30);
3202 set_gdbarch_call_dummy_length (gdbarch, 0x38);
7e57f5f4
AC
3203
3204 /* NOTE: cagney/2002-04-26: Based from info posted by Peter
3205 Schauer around Oct '99. Briefly, due to aspects of the SPARC
3206 ABI, it isn't possible to use ON_STACK with a strictly
3207 compliant compiler.
3208
3209 Peter Schauer writes ...
3210
3211 No, any call from GDB to a user function returning a
3212 struct/union will fail miserably. Try this:
3213
3214 *NOINDENT*
3215 struct x
3216 {
3217 int a[4];
3218 };
3219
3220 struct x gx;
3221
3222 struct x
3223 sret ()
3224 {
3225 return gx;
3226 }
3227
3228 main ()
3229 {
3230 int i;
3231 for (i = 0; i < 4; i++)
3232 gx.a[i] = i + 1;
3233 gx = sret ();
3234 }
3235 *INDENT*
3236
3237 Set a breakpoint at the gx = sret () statement, run to it and
3238 issue a `print sret()'. It will not succed with your
3239 approach, and I doubt that continuing the program will work
3240 as well.
3241
3242 For details of the ABI see the Sparc Architecture Manual. I
3243 have Version 8 (Prentice Hall ISBN 0-13-825001-4) and the
3244 calling conventions for functions returning aggregate values
3245 are explained in Appendix D.3. */
3246
5af923b0
MS
3247 set_gdbarch_call_dummy_location (gdbarch, ON_STACK);
3248 set_gdbarch_call_dummy_words (gdbarch, call_dummy_32);
3249#else
9e36d949 3250 set_gdbarch_pc_in_call_dummy (gdbarch, pc_in_call_dummy_at_entry_point);
5af923b0
MS
3251 set_gdbarch_call_dummy_address (gdbarch, entry_point_address);
3252 set_gdbarch_call_dummy_breakpoint_offset (gdbarch, 0);
3253 set_gdbarch_call_dummy_length (gdbarch, 0);
3254 set_gdbarch_call_dummy_location (gdbarch, AT_ENTRY_POINT);
3255 set_gdbarch_call_dummy_words (gdbarch, call_dummy_nil);
3256#endif
3257 set_gdbarch_call_dummy_stack_adjust (gdbarch, 68);
3258 set_gdbarch_call_dummy_start_offset (gdbarch, 0);
3259 set_gdbarch_frame_args_skip (gdbarch, 68);
3260 set_gdbarch_function_start_offset (gdbarch, 0);
3261 set_gdbarch_long_bit (gdbarch, 4 * TARGET_CHAR_BIT);
3262 set_gdbarch_npc_regnum (gdbarch, SPARC32_NPC_REGNUM);
3263 set_gdbarch_pc_regnum (gdbarch, SPARC32_PC_REGNUM);
3264 set_gdbarch_ptr_bit (gdbarch, 4 * TARGET_CHAR_BIT);
3265 set_gdbarch_push_arguments (gdbarch, sparc32_push_arguments);
3266 set_gdbarch_read_fp (gdbarch, generic_target_read_fp);
3267 set_gdbarch_read_sp (gdbarch, generic_target_read_sp);
3268
3269 set_gdbarch_register_byte (gdbarch, sparc32_register_byte);
3270 set_gdbarch_register_raw_size (gdbarch, sparc32_register_size);
3271 set_gdbarch_register_size (gdbarch, 4);
3272 set_gdbarch_register_virtual_size (gdbarch, sparc32_register_size);
3273 set_gdbarch_register_virtual_type (gdbarch,
3274 sparc32_register_virtual_type);
3275#ifdef SPARC32_CALL_DUMMY_ON_STACK
3276 set_gdbarch_sizeof_call_dummy_words (gdbarch, sizeof (call_dummy_32));
3277#else
3278 set_gdbarch_sizeof_call_dummy_words (gdbarch, 0);
3279#endif
3280 set_gdbarch_stack_align (gdbarch, sparc32_stack_align);
3281 set_gdbarch_store_struct_return (gdbarch, sparc32_store_struct_return);
3282 set_gdbarch_use_struct_convention (gdbarch,
3283 generic_use_struct_convention);
5af923b0
MS
3284 set_gdbarch_write_sp (gdbarch, generic_target_write_sp);
3285 tdep->y_regnum = SPARC32_Y_REGNUM;
3286 tdep->fp_max_regnum = SPARC_FP0_REGNUM + 32;
3287 tdep->intreg_size = 4;
3288 tdep->reg_save_offset = 0x60;
3289 tdep->call_dummy_call_offset = 0x24;
3290 break;
3291
3292 case bfd_mach_sparc_v9:
3293 case bfd_mach_sparc_v9a:
3294 /* 64-bit machine types: */
3295 default: /* Any new machine type is likely to be 64-bit. */
3296
3297#ifdef SPARC64_CALL_DUMMY_ON_STACK
9e36d949 3298 set_gdbarch_pc_in_call_dummy (gdbarch, pc_in_call_dummy_on_stack);
5af923b0
MS
3299 set_gdbarch_call_dummy_address (gdbarch, sparc_call_dummy_address);
3300 set_gdbarch_call_dummy_breakpoint_offset (gdbarch, 8 * 4);
3301 set_gdbarch_call_dummy_length (gdbarch, 192);
3302 set_gdbarch_call_dummy_location (gdbarch, ON_STACK);
3303 set_gdbarch_call_dummy_start_offset (gdbarch, 148);
3304 set_gdbarch_call_dummy_words (gdbarch, call_dummy_64);
3305#else
9e36d949 3306 set_gdbarch_pc_in_call_dummy (gdbarch, pc_in_call_dummy_at_entry_point);
5af923b0
MS
3307 set_gdbarch_call_dummy_address (gdbarch, entry_point_address);
3308 set_gdbarch_call_dummy_breakpoint_offset (gdbarch, 0);
3309 set_gdbarch_call_dummy_length (gdbarch, 0);
3310 set_gdbarch_call_dummy_location (gdbarch, AT_ENTRY_POINT);
3311 set_gdbarch_call_dummy_start_offset (gdbarch, 0);
3312 set_gdbarch_call_dummy_words (gdbarch, call_dummy_nil);
3313#endif
3314 set_gdbarch_call_dummy_stack_adjust (gdbarch, 128);
3315 set_gdbarch_frame_args_skip (gdbarch, 136);
3316 set_gdbarch_function_start_offset (gdbarch, 0);
3317 set_gdbarch_long_bit (gdbarch, 8 * TARGET_CHAR_BIT);
3318 set_gdbarch_npc_regnum (gdbarch, SPARC64_NPC_REGNUM);
3319 set_gdbarch_pc_regnum (gdbarch, SPARC64_PC_REGNUM);
3320 set_gdbarch_ptr_bit (gdbarch, 8 * TARGET_CHAR_BIT);
3321 set_gdbarch_push_arguments (gdbarch, sparc64_push_arguments);
3322 /* NOTE different for at_entry */
3323 set_gdbarch_read_fp (gdbarch, sparc64_read_fp);
3324 set_gdbarch_read_sp (gdbarch, sparc64_read_sp);
3325 /* Some of the registers aren't 64 bits, but it's a lot simpler just
3326 to assume they all are (since most of them are). */
3327 set_gdbarch_register_byte (gdbarch, sparc64_register_byte);
3328 set_gdbarch_register_raw_size (gdbarch, sparc64_register_size);
3329 set_gdbarch_register_size (gdbarch, 8);
3330 set_gdbarch_register_virtual_size (gdbarch, sparc64_register_size);
3331 set_gdbarch_register_virtual_type (gdbarch,
3332 sparc64_register_virtual_type);
3333#ifdef SPARC64_CALL_DUMMY_ON_STACK
3334 set_gdbarch_sizeof_call_dummy_words (gdbarch, sizeof (call_dummy_64));
3335#else
3336 set_gdbarch_sizeof_call_dummy_words (gdbarch, 0);
3337#endif
3338 set_gdbarch_stack_align (gdbarch, sparc64_stack_align);
3339 set_gdbarch_store_struct_return (gdbarch, sparc64_store_struct_return);
3340 set_gdbarch_use_struct_convention (gdbarch,
3341 sparc64_use_struct_convention);
5af923b0
MS
3342 set_gdbarch_write_sp (gdbarch, sparc64_write_sp);
3343 tdep->y_regnum = SPARC64_Y_REGNUM;
3344 tdep->fp_max_regnum = SPARC_FP0_REGNUM + 48;
3345 tdep->intreg_size = 8;
3346 tdep->reg_save_offset = 0x90;
3347 tdep->call_dummy_call_offset = 148 + 4 * 5;
3348 break;
3349 }
3350
3351 /*
3352 * Settings that vary per-architecture:
3353 */
3354
3355 switch (info.bfd_arch_info->mach)
3356 {
3357 case bfd_mach_sparc:
26e9b323 3358 set_gdbarch_deprecated_extract_return_value (gdbarch, sparc32_extract_return_value);
5af923b0
MS
3359 set_gdbarch_frame_chain_valid (gdbarch, file_frame_chain_valid);
3360 set_gdbarch_num_regs (gdbarch, 72);
3361 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4);
3362 set_gdbarch_register_name (gdbarch, sparc32_register_name);
ebba8386 3363 set_gdbarch_deprecated_store_return_value (gdbarch, sparc_store_return_value);
5af923b0
MS
3364 tdep->has_fpu = 1; /* (all but sparclet and sparclite) */
3365 tdep->fp_register_bytes = 32 * 4;
3366 tdep->print_insn_mach = bfd_mach_sparc;
3367 break;
3368 case bfd_mach_sparc_sparclet:
26e9b323 3369 set_gdbarch_deprecated_extract_return_value (gdbarch, sparclet_extract_return_value);
5af923b0
MS
3370 set_gdbarch_frame_chain_valid (gdbarch, file_frame_chain_valid);
3371 set_gdbarch_num_regs (gdbarch, 32 + 32 + 8 + 8 + 8);
3372 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4 + 8*4 + 8*4);
3373 set_gdbarch_register_name (gdbarch, sparclet_register_name);
ebba8386 3374 set_gdbarch_deprecated_store_return_value (gdbarch, sparclet_store_return_value);
5af923b0
MS
3375 tdep->has_fpu = 0; /* (all but sparclet and sparclite) */
3376 tdep->fp_register_bytes = 0;
3377 tdep->print_insn_mach = bfd_mach_sparc_sparclet;
3378 break;
3379 case bfd_mach_sparc_sparclite:
26e9b323 3380 set_gdbarch_deprecated_extract_return_value (gdbarch, sparc32_extract_return_value);
5af923b0
MS
3381 set_gdbarch_frame_chain_valid (gdbarch, func_frame_chain_valid);
3382 set_gdbarch_num_regs (gdbarch, 80);
3383 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4 + 8*4);
3384 set_gdbarch_register_name (gdbarch, sparclite_register_name);
ebba8386 3385 set_gdbarch_deprecated_store_return_value (gdbarch, sparc_store_return_value);
5af923b0
MS
3386 tdep->has_fpu = 0; /* (all but sparclet and sparclite) */
3387 tdep->fp_register_bytes = 0;
3388 tdep->print_insn_mach = bfd_mach_sparc_sparclite;
3389 break;
3390 case bfd_mach_sparc_v8plus:
26e9b323 3391 set_gdbarch_deprecated_extract_return_value (gdbarch, sparc32_extract_return_value);
5af923b0
MS
3392 set_gdbarch_frame_chain_valid (gdbarch, file_frame_chain_valid);
3393 set_gdbarch_num_regs (gdbarch, 72);
3394 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4);
3395 set_gdbarch_register_name (gdbarch, sparc32_register_name);
ebba8386 3396 set_gdbarch_deprecated_store_return_value (gdbarch, sparc_store_return_value);
5af923b0
MS
3397 tdep->print_insn_mach = bfd_mach_sparc;
3398 tdep->fp_register_bytes = 32 * 4;
3399 tdep->has_fpu = 1; /* (all but sparclet and sparclite) */
3400 break;
3401 case bfd_mach_sparc_v8plusa:
26e9b323 3402 set_gdbarch_deprecated_extract_return_value (gdbarch, sparc32_extract_return_value);
5af923b0
MS
3403 set_gdbarch_frame_chain_valid (gdbarch, file_frame_chain_valid);
3404 set_gdbarch_num_regs (gdbarch, 72);
3405 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4);
3406 set_gdbarch_register_name (gdbarch, sparc32_register_name);
ebba8386 3407 set_gdbarch_deprecated_store_return_value (gdbarch, sparc_store_return_value);
5af923b0
MS
3408 tdep->has_fpu = 1; /* (all but sparclet and sparclite) */
3409 tdep->fp_register_bytes = 32 * 4;
3410 tdep->print_insn_mach = bfd_mach_sparc;
3411 break;
3412 case bfd_mach_sparc_sparclite_le:
26e9b323 3413 set_gdbarch_deprecated_extract_return_value (gdbarch, sparc32_extract_return_value);
5af923b0
MS
3414 set_gdbarch_frame_chain_valid (gdbarch, func_frame_chain_valid);
3415 set_gdbarch_num_regs (gdbarch, 80);
3416 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4 + 8*4);
3417 set_gdbarch_register_name (gdbarch, sparclite_register_name);
ebba8386 3418 set_gdbarch_deprecated_store_return_value (gdbarch, sparc_store_return_value);
5af923b0
MS
3419 tdep->has_fpu = 0; /* (all but sparclet and sparclite) */
3420 tdep->fp_register_bytes = 0;
3421 tdep->print_insn_mach = bfd_mach_sparc_sparclite;
3422 break;
3423 case bfd_mach_sparc_v9:
26e9b323 3424 set_gdbarch_deprecated_extract_return_value (gdbarch, sparc64_extract_return_value);
5af923b0
MS
3425 set_gdbarch_frame_chain_valid (gdbarch, file_frame_chain_valid);
3426 set_gdbarch_num_regs (gdbarch, 125);
3427 set_gdbarch_register_bytes (gdbarch, 32*8 + 32*8 + 45*8);
3428 set_gdbarch_register_name (gdbarch, sparc64_register_name);
ebba8386 3429 set_gdbarch_deprecated_store_return_value (gdbarch, sparc_store_return_value);
5af923b0
MS
3430 tdep->has_fpu = 1; /* (all but sparclet and sparclite) */
3431 tdep->fp_register_bytes = 64 * 4;
3432 tdep->print_insn_mach = bfd_mach_sparc_v9a;
3433 break;
3434 case bfd_mach_sparc_v9a:
26e9b323 3435 set_gdbarch_deprecated_extract_return_value (gdbarch, sparc64_extract_return_value);
5af923b0
MS
3436 set_gdbarch_frame_chain_valid (gdbarch, file_frame_chain_valid);
3437 set_gdbarch_num_regs (gdbarch, 125);
3438 set_gdbarch_register_bytes (gdbarch, 32*8 + 32*8 + 45*8);
3439 set_gdbarch_register_name (gdbarch, sparc64_register_name);
ebba8386 3440 set_gdbarch_deprecated_store_return_value (gdbarch, sparc_store_return_value);
5af923b0
MS
3441 tdep->has_fpu = 1; /* (all but sparclet and sparclite) */
3442 tdep->fp_register_bytes = 64 * 4;
3443 tdep->print_insn_mach = bfd_mach_sparc_v9a;
3444 break;
3445 }
3446
ef3cf062
JT
3447 /* Hook in OS ABI-specific overrides, if they have been registered. */
3448 gdbarch_init_osabi (info, gdbarch, osabi);
3449
5af923b0
MS
3450 return gdbarch;
3451}
3452
ef3cf062
JT
3453static void
3454sparc_dump_tdep (struct gdbarch *current_gdbarch, struct ui_file *file)
3455{
3456 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
3457
3458 if (tdep == NULL)
3459 return;
3460
3461 fprintf_unfiltered (file, "sparc_dump_tdep: OS ABI = %s\n",
3462 gdbarch_osabi_name (tdep->osabi));
3463}
This page took 0.530641 seconds and 4 git commands to generate.