introduce I_SYNC
[deliverable/linux.git] / include / asm-parisc / smp.h
CommitLineData
1da177e4
LT
1#ifndef __ASM_SMP_H
2#define __ASM_SMP_H
3
1da177e4
LT
4
5#if defined(CONFIG_SMP)
6
7/* Page Zero Location PDC will look for the address to branch to when we poke
8** slave CPUs still in "Icache loop".
9*/
10#define PDC_OS_BOOT_RENDEZVOUS 0x10
11#define PDC_OS_BOOT_RENDEZVOUS_HI 0x28
12
13#ifndef ASSEMBLY
14#include <linux/bitops.h>
15#include <linux/threads.h> /* for NR_CPUS */
16#include <linux/cpumask.h>
17typedef unsigned long address_t;
18
19extern cpumask_t cpu_online_map;
20
21
22/*
23 * Private routines/data
24 *
25 * physical and logical are equivalent until we support CPU hotplug.
26 */
27#define cpu_number_map(cpu) (cpu)
28#define cpu_logical_map(cpu) (cpu)
29
30extern void smp_send_reschedule(int cpu);
d911aed8 31extern void smp_send_all_nop(void);
1da177e4
LT
32
33#endif /* !ASSEMBLY */
34
35/*
36 * This magic constant controls our willingness to transfer
37 * a process across CPUs. Such a transfer incurs cache and tlb
38 * misses. The current value is inherited from i386. Still needs
39 * to be tuned for parisc.
40 */
41
42#define PROC_CHANGE_PENALTY 15 /* Schedule penalty */
43
1da177e4
LT
44extern unsigned long cpu_present_mask;
45
39c715b7 46#define raw_smp_processor_id() (current_thread_info()->cpu)
1da177e4 47
1d4c452a
KM
48#else /* CONFIG_SMP */
49
50static inline void smp_send_all_nop(void) { return; }
51
52#endif
1da177e4
LT
53
54#define NO_PROC_ID 0xFF /* No processor magic marker */
55#define ANY_PROC_ID 0xFF /* Any processor magic marker */
56static inline int __cpu_disable (void) {
57 return 0;
58}
59static inline void __cpu_die (unsigned int cpu) {
60 while(1)
61 ;
62}
63extern int __cpu_up (unsigned int cpu);
64
65#endif /* __ASM_SMP_H */
This page took 0.248192 seconds and 5 git commands to generate.