Commit | Line | Data |
---|---|---|
14cf11af PM |
1 | /* |
2 | * Copyright (C) 1999 Cort Dougan <cort@cs.nmt.edu> | |
3 | */ | |
bbeb3f4c SR |
4 | #ifndef _ASM_POWERPC_SYSTEM_H |
5 | #define _ASM_POWERPC_SYSTEM_H | |
14cf11af | 6 | |
14cf11af PM |
7 | #include <linux/kernel.h> |
8 | ||
9 | #include <asm/hw_irq.h> | |
14cf11af PM |
10 | |
11 | /* | |
12 | * Memory barrier. | |
13 | * The sync instruction guarantees that all memory accesses initiated | |
14 | * by this processor have been performed (with respect to all other | |
15 | * mechanisms that access memory). The eieio instruction is a barrier | |
16 | * providing an ordering (separately) for (a) cacheable stores and (b) | |
17 | * loads and stores to non-cacheable memory (e.g. I/O devices). | |
18 | * | |
19 | * mb() prevents loads and stores being reordered across this point. | |
20 | * rmb() prevents loads being reordered across this point. | |
21 | * wmb() prevents stores being reordered across this point. | |
22 | * read_barrier_depends() prevents data-dependent loads being reordered | |
23 | * across this point (nop on PPC). | |
24 | * | |
25 | * We have to use the sync instructions for mb(), since lwsync doesn't | |
26 | * order loads with respect to previous stores. Lwsync is fine for | |
e0da0dae AF |
27 | * rmb(), though. Note that rmb() actually uses a sync on 32-bit |
28 | * architectures. | |
14cf11af PM |
29 | * |
30 | * For wmb(), we use sync since wmb is used in drivers to order | |
31 | * stores to system memory with respect to writes to the device. | |
32 | * However, smp_wmb() can be a lighter-weight eieio barrier on | |
33 | * SMP since it is only used to order updates to system memory. | |
34 | */ | |
35 | #define mb() __asm__ __volatile__ ("sync" : : : "memory") | |
e0da0dae | 36 | #define rmb() __asm__ __volatile__ (__stringify(LWSYNC) : : : "memory") |
14cf11af PM |
37 | #define wmb() __asm__ __volatile__ ("sync" : : : "memory") |
38 | #define read_barrier_depends() do { } while(0) | |
39 | ||
40 | #define set_mb(var, value) do { var = value; mb(); } while (0) | |
14cf11af | 41 | |
88ced031 | 42 | #ifdef __KERNEL__ |
14cf11af PM |
43 | #ifdef CONFIG_SMP |
44 | #define smp_mb() mb() | |
45 | #define smp_rmb() rmb() | |
74a0ba61 | 46 | #define smp_wmb() eieio() |
14cf11af PM |
47 | #define smp_read_barrier_depends() read_barrier_depends() |
48 | #else | |
49 | #define smp_mb() barrier() | |
50 | #define smp_rmb() barrier() | |
51 | #define smp_wmb() barrier() | |
52 | #define smp_read_barrier_depends() do { } while(0) | |
53 | #endif /* CONFIG_SMP */ | |
54 | ||
5db9fa95 NL |
55 | /* |
56 | * This is a barrier which prevents following instructions from being | |
57 | * started until the value of the argument x is known. For example, if | |
58 | * x is a variable loaded from memory, this prevents following | |
59 | * instructions from being executed until the load has been performed. | |
60 | */ | |
61 | #define data_barrier(x) \ | |
62 | asm volatile("twi 0,%0,0; isync" : : "r" (x) : "memory"); | |
63 | ||
14cf11af PM |
64 | struct task_struct; |
65 | struct pt_regs; | |
66 | ||
67 | #ifdef CONFIG_DEBUGGER | |
68 | ||
69 | extern int (*__debugger)(struct pt_regs *regs); | |
70 | extern int (*__debugger_ipi)(struct pt_regs *regs); | |
71 | extern int (*__debugger_bpt)(struct pt_regs *regs); | |
72 | extern int (*__debugger_sstep)(struct pt_regs *regs); | |
73 | extern int (*__debugger_iabr_match)(struct pt_regs *regs); | |
74 | extern int (*__debugger_dabr_match)(struct pt_regs *regs); | |
75 | extern int (*__debugger_fault_handler)(struct pt_regs *regs); | |
76 | ||
77 | #define DEBUGGER_BOILERPLATE(__NAME) \ | |
78 | static inline int __NAME(struct pt_regs *regs) \ | |
79 | { \ | |
80 | if (unlikely(__ ## __NAME)) \ | |
81 | return __ ## __NAME(regs); \ | |
82 | return 0; \ | |
83 | } | |
84 | ||
85 | DEBUGGER_BOILERPLATE(debugger) | |
86 | DEBUGGER_BOILERPLATE(debugger_ipi) | |
87 | DEBUGGER_BOILERPLATE(debugger_bpt) | |
88 | DEBUGGER_BOILERPLATE(debugger_sstep) | |
89 | DEBUGGER_BOILERPLATE(debugger_iabr_match) | |
90 | DEBUGGER_BOILERPLATE(debugger_dabr_match) | |
91 | DEBUGGER_BOILERPLATE(debugger_fault_handler) | |
92 | ||
14cf11af PM |
93 | #else |
94 | static inline int debugger(struct pt_regs *regs) { return 0; } | |
95 | static inline int debugger_ipi(struct pt_regs *regs) { return 0; } | |
96 | static inline int debugger_bpt(struct pt_regs *regs) { return 0; } | |
97 | static inline int debugger_sstep(struct pt_regs *regs) { return 0; } | |
98 | static inline int debugger_iabr_match(struct pt_regs *regs) { return 0; } | |
99 | static inline int debugger_dabr_match(struct pt_regs *regs) { return 0; } | |
100 | static inline int debugger_fault_handler(struct pt_regs *regs) { return 0; } | |
101 | #endif | |
102 | ||
103 | extern int set_dabr(unsigned long dabr); | |
104 | extern void print_backtrace(unsigned long *); | |
105 | extern void show_regs(struct pt_regs * regs); | |
106 | extern void flush_instruction_cache(void); | |
107 | extern void hard_reset_now(void); | |
108 | extern void poweroff_now(void); | |
109 | ||
110 | #ifdef CONFIG_6xx | |
111 | extern long _get_L2CR(void); | |
112 | extern long _get_L3CR(void); | |
113 | extern void _set_L2CR(unsigned long); | |
114 | extern void _set_L3CR(unsigned long); | |
115 | #else | |
116 | #define _get_L2CR() 0L | |
117 | #define _get_L3CR() 0L | |
118 | #define _set_L2CR(val) do { } while(0) | |
119 | #define _set_L3CR(val) do { } while(0) | |
120 | #endif | |
121 | ||
122 | extern void via_cuda_init(void); | |
14cf11af PM |
123 | extern void read_rtc_time(void); |
124 | extern void pmac_find_display(void); | |
125 | extern void giveup_fpu(struct task_struct *); | |
cabb5587 | 126 | extern void disable_kernel_fp(void); |
14cf11af PM |
127 | extern void enable_kernel_fp(void); |
128 | extern void flush_fp_to_thread(struct task_struct *); | |
129 | extern void enable_kernel_altivec(void); | |
130 | extern void giveup_altivec(struct task_struct *); | |
131 | extern void load_up_altivec(struct task_struct *); | |
40ef8cbc | 132 | extern int emulate_altivec(struct pt_regs *); |
d169d140 | 133 | extern void enable_kernel_spe(void); |
14cf11af PM |
134 | extern void giveup_spe(struct task_struct *); |
135 | extern void load_up_spe(struct task_struct *); | |
136 | extern int fix_alignment(struct pt_regs *); | |
25c8a78b DG |
137 | extern void cvt_fd(float *from, double *to, struct thread_struct *thread); |
138 | extern void cvt_df(double *from, float *to, struct thread_struct *thread); | |
14cf11af | 139 | |
5388fb10 PM |
140 | #ifndef CONFIG_SMP |
141 | extern void discard_lazy_cpu_state(void); | |
142 | #else | |
143 | static inline void discard_lazy_cpu_state(void) | |
144 | { | |
145 | } | |
146 | #endif | |
147 | ||
14cf11af PM |
148 | #ifdef CONFIG_ALTIVEC |
149 | extern void flush_altivec_to_thread(struct task_struct *); | |
150 | #else | |
151 | static inline void flush_altivec_to_thread(struct task_struct *t) | |
152 | { | |
153 | } | |
154 | #endif | |
155 | ||
156 | #ifdef CONFIG_SPE | |
157 | extern void flush_spe_to_thread(struct task_struct *); | |
158 | #else | |
159 | static inline void flush_spe_to_thread(struct task_struct *t) | |
160 | { | |
161 | } | |
162 | #endif | |
163 | ||
164 | extern int call_rtas(const char *, int, int, unsigned long *, ...); | |
165 | extern void cacheable_memzero(void *p, unsigned int nb); | |
166 | extern void *cacheable_memcpy(void *, const void *, unsigned int); | |
167 | extern int do_page_fault(struct pt_regs *, unsigned long, unsigned long); | |
168 | extern void bad_page_fault(struct pt_regs *, unsigned long, int); | |
169 | extern int die(const char *, struct pt_regs *, long); | |
170 | extern void _exception(int, struct pt_regs *, int, unsigned long); | |
171 | #ifdef CONFIG_BOOKE_WDT | |
172 | extern u32 booke_wdt_enabled; | |
173 | extern u32 booke_wdt_period; | |
174 | #endif /* CONFIG_BOOKE_WDT */ | |
175 | ||
14cf11af PM |
176 | struct device_node; |
177 | extern void note_scsi_host(struct device_node *, void *); | |
178 | ||
179 | extern struct task_struct *__switch_to(struct task_struct *, | |
180 | struct task_struct *); | |
181 | #define switch_to(prev, next, last) ((last) = __switch_to((prev), (next))) | |
182 | ||
183 | struct thread_struct; | |
184 | extern struct task_struct *_switch(struct thread_struct *prev, | |
185 | struct thread_struct *next); | |
186 | ||
187 | extern unsigned int rtas_data; | |
40ef8cbc | 188 | extern int mem_init_done; /* set on boot once kmalloc can be called */ |
cf00a8d1 | 189 | extern unsigned long memory_limit; |
49b09853 | 190 | extern unsigned long klimit; |
14cf11af | 191 | |
7b2c3c5b | 192 | extern void *alloc_maybe_bootmem(size_t size, gfp_t mask); |
5669c3cf | 193 | extern void *zalloc_maybe_bootmem(size_t size, gfp_t mask); |
7b2c3c5b | 194 | |
17a6392d PM |
195 | extern int powersave_nap; /* set if nap mode can be used in idle loop */ |
196 | ||
14cf11af PM |
197 | /* |
198 | * Atomic exchange | |
199 | * | |
200 | * Changes the memory location '*ptr' to be val and returns | |
201 | * the previous value stored there. | |
202 | */ | |
203 | static __inline__ unsigned long | |
204 | __xchg_u32(volatile void *p, unsigned long val) | |
205 | { | |
206 | unsigned long prev; | |
207 | ||
208 | __asm__ __volatile__( | |
144b9c13 | 209 | LWSYNC_ON_SMP |
14cf11af PM |
210 | "1: lwarx %0,0,%2 \n" |
211 | PPC405_ERR77(0,%2) | |
212 | " stwcx. %3,0,%2 \n\ | |
213 | bne- 1b" | |
214 | ISYNC_ON_SMP | |
e2a3d402 LT |
215 | : "=&r" (prev), "+m" (*(volatile unsigned int *)p) |
216 | : "r" (p), "r" (val) | |
14cf11af PM |
217 | : "cc", "memory"); |
218 | ||
219 | return prev; | |
220 | } | |
221 | ||
f46e477e MD |
222 | /* |
223 | * Atomic exchange | |
224 | * | |
225 | * Changes the memory location '*ptr' to be val and returns | |
226 | * the previous value stored there. | |
227 | */ | |
228 | static __inline__ unsigned long | |
229 | __xchg_u32_local(volatile void *p, unsigned long val) | |
230 | { | |
231 | unsigned long prev; | |
232 | ||
233 | __asm__ __volatile__( | |
234 | "1: lwarx %0,0,%2 \n" | |
235 | PPC405_ERR77(0,%2) | |
236 | " stwcx. %3,0,%2 \n\ | |
237 | bne- 1b" | |
238 | : "=&r" (prev), "+m" (*(volatile unsigned int *)p) | |
239 | : "r" (p), "r" (val) | |
240 | : "cc", "memory"); | |
241 | ||
242 | return prev; | |
243 | } | |
244 | ||
14cf11af PM |
245 | #ifdef CONFIG_PPC64 |
246 | static __inline__ unsigned long | |
247 | __xchg_u64(volatile void *p, unsigned long val) | |
248 | { | |
249 | unsigned long prev; | |
250 | ||
251 | __asm__ __volatile__( | |
144b9c13 | 252 | LWSYNC_ON_SMP |
14cf11af PM |
253 | "1: ldarx %0,0,%2 \n" |
254 | PPC405_ERR77(0,%2) | |
255 | " stdcx. %3,0,%2 \n\ | |
256 | bne- 1b" | |
257 | ISYNC_ON_SMP | |
e2a3d402 LT |
258 | : "=&r" (prev), "+m" (*(volatile unsigned long *)p) |
259 | : "r" (p), "r" (val) | |
14cf11af PM |
260 | : "cc", "memory"); |
261 | ||
262 | return prev; | |
263 | } | |
f46e477e MD |
264 | |
265 | static __inline__ unsigned long | |
266 | __xchg_u64_local(volatile void *p, unsigned long val) | |
267 | { | |
268 | unsigned long prev; | |
269 | ||
270 | __asm__ __volatile__( | |
271 | "1: ldarx %0,0,%2 \n" | |
272 | PPC405_ERR77(0,%2) | |
273 | " stdcx. %3,0,%2 \n\ | |
274 | bne- 1b" | |
275 | : "=&r" (prev), "+m" (*(volatile unsigned long *)p) | |
276 | : "r" (p), "r" (val) | |
277 | : "cc", "memory"); | |
278 | ||
279 | return prev; | |
280 | } | |
14cf11af PM |
281 | #endif |
282 | ||
283 | /* | |
284 | * This function doesn't exist, so you'll get a linker error | |
285 | * if something tries to do an invalid xchg(). | |
286 | */ | |
287 | extern void __xchg_called_with_bad_pointer(void); | |
288 | ||
289 | static __inline__ unsigned long | |
290 | __xchg(volatile void *ptr, unsigned long x, unsigned int size) | |
291 | { | |
292 | switch (size) { | |
293 | case 4: | |
294 | return __xchg_u32(ptr, x); | |
295 | #ifdef CONFIG_PPC64 | |
296 | case 8: | |
297 | return __xchg_u64(ptr, x); | |
298 | #endif | |
299 | } | |
300 | __xchg_called_with_bad_pointer(); | |
301 | return x; | |
302 | } | |
303 | ||
f46e477e MD |
304 | static __inline__ unsigned long |
305 | __xchg_local(volatile void *ptr, unsigned long x, unsigned int size) | |
306 | { | |
307 | switch (size) { | |
308 | case 4: | |
309 | return __xchg_u32_local(ptr, x); | |
310 | #ifdef CONFIG_PPC64 | |
311 | case 8: | |
312 | return __xchg_u64_local(ptr, x); | |
313 | #endif | |
314 | } | |
315 | __xchg_called_with_bad_pointer(); | |
316 | return x; | |
317 | } | |
14cf11af PM |
318 | #define xchg(ptr,x) \ |
319 | ({ \ | |
320 | __typeof__(*(ptr)) _x_ = (x); \ | |
321 | (__typeof__(*(ptr))) __xchg((ptr), (unsigned long)_x_, sizeof(*(ptr))); \ | |
322 | }) | |
323 | ||
f46e477e MD |
324 | #define xchg_local(ptr,x) \ |
325 | ({ \ | |
326 | __typeof__(*(ptr)) _x_ = (x); \ | |
327 | (__typeof__(*(ptr))) __xchg_local((ptr), \ | |
328 | (unsigned long)_x_, sizeof(*(ptr))); \ | |
329 | }) | |
330 | ||
14cf11af PM |
331 | /* |
332 | * Compare and exchange - if *p == old, set it to new, | |
333 | * and return the old value of *p. | |
334 | */ | |
335 | #define __HAVE_ARCH_CMPXCHG 1 | |
336 | ||
337 | static __inline__ unsigned long | |
338 | __cmpxchg_u32(volatile unsigned int *p, unsigned long old, unsigned long new) | |
339 | { | |
340 | unsigned int prev; | |
341 | ||
342 | __asm__ __volatile__ ( | |
144b9c13 | 343 | LWSYNC_ON_SMP |
14cf11af PM |
344 | "1: lwarx %0,0,%2 # __cmpxchg_u32\n\ |
345 | cmpw 0,%0,%3\n\ | |
346 | bne- 2f\n" | |
347 | PPC405_ERR77(0,%2) | |
348 | " stwcx. %4,0,%2\n\ | |
349 | bne- 1b" | |
350 | ISYNC_ON_SMP | |
351 | "\n\ | |
352 | 2:" | |
e2a3d402 LT |
353 | : "=&r" (prev), "+m" (*p) |
354 | : "r" (p), "r" (old), "r" (new) | |
14cf11af PM |
355 | : "cc", "memory"); |
356 | ||
357 | return prev; | |
358 | } | |
359 | ||
f46e477e MD |
360 | static __inline__ unsigned long |
361 | __cmpxchg_u32_local(volatile unsigned int *p, unsigned long old, | |
362 | unsigned long new) | |
363 | { | |
364 | unsigned int prev; | |
365 | ||
366 | __asm__ __volatile__ ( | |
367 | "1: lwarx %0,0,%2 # __cmpxchg_u32\n\ | |
368 | cmpw 0,%0,%3\n\ | |
369 | bne- 2f\n" | |
370 | PPC405_ERR77(0,%2) | |
371 | " stwcx. %4,0,%2\n\ | |
372 | bne- 1b" | |
373 | "\n\ | |
374 | 2:" | |
375 | : "=&r" (prev), "+m" (*p) | |
376 | : "r" (p), "r" (old), "r" (new) | |
377 | : "cc", "memory"); | |
378 | ||
379 | return prev; | |
380 | } | |
381 | ||
14cf11af PM |
382 | #ifdef CONFIG_PPC64 |
383 | static __inline__ unsigned long | |
3c726f8d | 384 | __cmpxchg_u64(volatile unsigned long *p, unsigned long old, unsigned long new) |
14cf11af PM |
385 | { |
386 | unsigned long prev; | |
387 | ||
388 | __asm__ __volatile__ ( | |
144b9c13 | 389 | LWSYNC_ON_SMP |
14cf11af PM |
390 | "1: ldarx %0,0,%2 # __cmpxchg_u64\n\ |
391 | cmpd 0,%0,%3\n\ | |
392 | bne- 2f\n\ | |
393 | stdcx. %4,0,%2\n\ | |
394 | bne- 1b" | |
395 | ISYNC_ON_SMP | |
396 | "\n\ | |
397 | 2:" | |
e2a3d402 LT |
398 | : "=&r" (prev), "+m" (*p) |
399 | : "r" (p), "r" (old), "r" (new) | |
14cf11af PM |
400 | : "cc", "memory"); |
401 | ||
402 | return prev; | |
403 | } | |
f46e477e MD |
404 | |
405 | static __inline__ unsigned long | |
406 | __cmpxchg_u64_local(volatile unsigned long *p, unsigned long old, | |
407 | unsigned long new) | |
408 | { | |
409 | unsigned long prev; | |
410 | ||
411 | __asm__ __volatile__ ( | |
412 | "1: ldarx %0,0,%2 # __cmpxchg_u64\n\ | |
413 | cmpd 0,%0,%3\n\ | |
414 | bne- 2f\n\ | |
415 | stdcx. %4,0,%2\n\ | |
416 | bne- 1b" | |
417 | "\n\ | |
418 | 2:" | |
419 | : "=&r" (prev), "+m" (*p) | |
420 | : "r" (p), "r" (old), "r" (new) | |
421 | : "cc", "memory"); | |
422 | ||
423 | return prev; | |
424 | } | |
14cf11af PM |
425 | #endif |
426 | ||
427 | /* This function doesn't exist, so you'll get a linker error | |
428 | if something tries to do an invalid cmpxchg(). */ | |
429 | extern void __cmpxchg_called_with_bad_pointer(void); | |
430 | ||
431 | static __inline__ unsigned long | |
432 | __cmpxchg(volatile void *ptr, unsigned long old, unsigned long new, | |
433 | unsigned int size) | |
434 | { | |
435 | switch (size) { | |
436 | case 4: | |
437 | return __cmpxchg_u32(ptr, old, new); | |
438 | #ifdef CONFIG_PPC64 | |
439 | case 8: | |
440 | return __cmpxchg_u64(ptr, old, new); | |
441 | #endif | |
442 | } | |
443 | __cmpxchg_called_with_bad_pointer(); | |
444 | return old; | |
445 | } | |
446 | ||
f46e477e MD |
447 | static __inline__ unsigned long |
448 | __cmpxchg_local(volatile void *ptr, unsigned long old, unsigned long new, | |
449 | unsigned int size) | |
450 | { | |
451 | switch (size) { | |
452 | case 4: | |
453 | return __cmpxchg_u32_local(ptr, old, new); | |
454 | #ifdef CONFIG_PPC64 | |
455 | case 8: | |
456 | return __cmpxchg_u64_local(ptr, old, new); | |
457 | #endif | |
458 | } | |
459 | __cmpxchg_called_with_bad_pointer(); | |
460 | return old; | |
461 | } | |
462 | ||
14cf11af PM |
463 | #define cmpxchg(ptr,o,n) \ |
464 | ({ \ | |
465 | __typeof__(*(ptr)) _o_ = (o); \ | |
466 | __typeof__(*(ptr)) _n_ = (n); \ | |
467 | (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \ | |
468 | (unsigned long)_n_, sizeof(*(ptr))); \ | |
469 | }) | |
470 | ||
f46e477e MD |
471 | |
472 | #define cmpxchg_local(ptr,o,n) \ | |
473 | ({ \ | |
474 | __typeof__(*(ptr)) _o_ = (o); \ | |
475 | __typeof__(*(ptr)) _n_ = (n); \ | |
476 | (__typeof__(*(ptr))) __cmpxchg_local((ptr), (unsigned long)_o_, \ | |
477 | (unsigned long)_n_, sizeof(*(ptr))); \ | |
478 | }) | |
479 | ||
14cf11af PM |
480 | #ifdef CONFIG_PPC64 |
481 | /* | |
482 | * We handle most unaligned accesses in hardware. On the other hand | |
483 | * unaligned DMA can be very expensive on some ppc64 IO chips (it does | |
484 | * powers of 2 writes until it reaches sufficient alignment). | |
485 | * | |
486 | * Based on this we disable the IP header alignment in network drivers. | |
025be81e AB |
487 | * We also modify NET_SKB_PAD to be a cacheline in size, thus maintaining |
488 | * cacheline alignment of buffers. | |
14cf11af | 489 | */ |
025be81e AB |
490 | #define NET_IP_ALIGN 0 |
491 | #define NET_SKB_PAD L1_CACHE_BYTES | |
14cf11af PM |
492 | #endif |
493 | ||
494 | #define arch_align_stack(x) (x) | |
495 | ||
9b6b563c | 496 | /* Used in very early kernel initialization. */ |
cabb5587 | 497 | extern unsigned long reloc_offset(void); |
9b6b563c PM |
498 | extern unsigned long add_reloc_offset(unsigned long); |
499 | extern void reloc_got2(unsigned long); | |
500 | ||
501 | #define PTRRELOC(x) ((typeof(x)) add_reloc_offset((unsigned long)(x))) | |
cabb5587 | 502 | |
c87ef117 ME |
503 | static inline void create_instruction(unsigned long addr, unsigned int instr) |
504 | { | |
505 | unsigned int *p; | |
506 | p = (unsigned int *)addr; | |
507 | *p = instr; | |
508 | asm ("dcbst 0, %0; sync; icbi 0,%0; sync; isync" : : "r" (p)); | |
509 | } | |
510 | ||
511 | /* Flags for create_branch: | |
512 | * "b" == create_branch(addr, target, 0); | |
513 | * "ba" == create_branch(addr, target, BRANCH_ABSOLUTE); | |
514 | * "bl" == create_branch(addr, target, BRANCH_SET_LINK); | |
515 | * "bla" == create_branch(addr, target, BRANCH_ABSOLUTE | BRANCH_SET_LINK); | |
516 | */ | |
517 | #define BRANCH_SET_LINK 0x1 | |
518 | #define BRANCH_ABSOLUTE 0x2 | |
519 | ||
520 | static inline void create_branch(unsigned long addr, | |
521 | unsigned long target, int flags) | |
522 | { | |
523 | unsigned int instruction; | |
524 | ||
525 | if (! (flags & BRANCH_ABSOLUTE)) | |
526 | target = target - addr; | |
527 | ||
528 | /* Mask out the flags and target, so they don't step on each other. */ | |
529 | instruction = 0x48000000 | (flags & 0x3) | (target & 0x03FFFFFC); | |
530 | ||
531 | create_instruction(addr, instruction); | |
532 | } | |
533 | ||
534 | static inline void create_function_call(unsigned long addr, void * func) | |
535 | { | |
536 | unsigned long func_addr; | |
537 | ||
538 | #ifdef CONFIG_PPC64 | |
539 | /* | |
540 | * On PPC64 the function pointer actually points to the function's | |
541 | * descriptor. The first entry in the descriptor is the address | |
542 | * of the function text. | |
543 | */ | |
544 | func_addr = *(unsigned long *)func; | |
545 | #else | |
546 | func_addr = (unsigned long)func; | |
547 | #endif | |
548 | create_branch(addr, func_addr, BRANCH_SET_LINK); | |
549 | } | |
550 | ||
c6622f63 PM |
551 | #ifdef CONFIG_VIRT_CPU_ACCOUNTING |
552 | extern void account_system_vtime(struct task_struct *); | |
553 | #endif | |
554 | ||
94a3807c ME |
555 | extern struct dentry *powerpc_debugfs_root; |
556 | ||
14cf11af | 557 | #endif /* __KERNEL__ */ |
bbeb3f4c | 558 | #endif /* _ASM_POWERPC_SYSTEM_H */ |