update checkpatch.pl to version 0.14
[deliverable/linux.git] / include / asm-xtensa / page.h
CommitLineData
9a8fd558 1/*
26465f2f 2 * include/asm-xtensa/page.h
9a8fd558
CZ
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version2 as
6 * published by the Free Software Foundation.
7 *
26465f2f 8 * Copyright (C) 2001 - 2007 Tensilica Inc.
9a8fd558
CZ
9 */
10
11#ifndef _XTENSA_PAGE_H
12#define _XTENSA_PAGE_H
13
9a8fd558 14#include <asm/processor.h>
26465f2f 15#include <asm/types.h>
6656920b 16#include <asm/cache.h>
26465f2f
CZ
17
18/*
19 * Fixed TLB translations in the processor.
20 */
9a8fd558 21
173d6681
CZ
22#define XCHAL_KSEG_CACHED_VADDR 0xd0000000
23#define XCHAL_KSEG_BYPASS_VADDR 0xd8000000
24#define XCHAL_KSEG_PADDR 0x00000000
25#define XCHAL_KSEG_SIZE 0x08000000
26
9a8fd558
CZ
27/*
28 * PAGE_SHIFT determines the page size
29 * PAGE_ALIGN(x) aligns the pointer to the (next) page boundary
30 */
31
173d6681 32#define PAGE_SHIFT 12
26465f2f 33#define PAGE_SIZE (__XTENSA_UL_CONST(1) << PAGE_SHIFT)
9a8fd558
CZ
34#define PAGE_MASK (~(PAGE_SIZE-1))
35#define PAGE_ALIGN(addr) (((addr)+PAGE_SIZE - 1) & PAGE_MASK)
36
9a8fd558 37#define PAGE_OFFSET XCHAL_KSEG_CACHED_VADDR
26465f2f
CZ
38#define MAX_MEM_PFN XCHAL_KSEG_SIZE
39#define PGTABLE_START 0x80000000
9a8fd558 40
6656920b
CZ
41/*
42 * Cache aliasing:
43 *
44 * If the cache size for one way is greater than the page size, we have to
45 * deal with cache aliasing. The cache index is wider than the page size:
46 *
47 * | |cache| cache index
48 * | pfn |off| virtual address
49 * |xxxx:X|zzz|
50 * | : | |
51 * | \ / | |
52 * |trans.| |
53 * | / \ | |
54 * |yyyy:Y|zzz| physical address
55 *
56 * When the page number is translated to the physical page address, the lowest
57 * bit(s) (X) that are part of the cache index are also translated (Y).
58 * If this translation changes bit(s) (X), the cache index is also afected,
59 * thus resulting in a different cache line than before.
60 * The kernel does not provide a mechanism to ensure that the page color
61 * (represented by this bit) remains the same when allocated or when pages
62 * are remapped. When user pages are mapped into kernel space, the color of
63 * the page might also change.
64 *
65 * We use the address space VMALLOC_END ... VMALLOC_END + DCACHE_WAY_SIZE * 2
66 * to temporarily map a patch so we can match the color.
67 */
68
69#if DCACHE_WAY_SIZE > PAGE_SIZE
70# define DCACHE_ALIAS_ORDER (DCACHE_WAY_SHIFT - PAGE_SHIFT)
71# define DCACHE_ALIAS_MASK (PAGE_MASK & (DCACHE_WAY_SIZE - 1))
72# define DCACHE_ALIAS(a) (((a) & DCACHE_ALIAS_MASK) >> PAGE_SHIFT)
73# define DCACHE_ALIAS_EQ(a,b) ((((a) ^ (b)) & DCACHE_ALIAS_MASK) == 0)
74#else
75# define DCACHE_ALIAS_ORDER 0
76#endif
77
78#if ICACHE_WAY_SIZE > PAGE_SIZE
79# define ICACHE_ALIAS_ORDER (ICACHE_WAY_SHIFT - PAGE_SHIFT)
80# define ICACHE_ALIAS_MASK (PAGE_MASK & (ICACHE_WAY_SIZE - 1))
81# define ICACHE_ALIAS(a) (((a) & ICACHE_ALIAS_MASK) >> PAGE_SHIFT)
82# define ICACHE_ALIAS_EQ(a,b) ((((a) ^ (b)) & ICACHE_ALIAS_MASK) == 0)
83#else
84# define ICACHE_ALIAS_ORDER 0
85#endif
86
87
9a8fd558
CZ
88#ifdef __ASSEMBLY__
89
90#define __pgprot(x) (x)
91
92#else
93
94/*
95 * These are used to make use of C type-checking..
96 */
97
98typedef struct { unsigned long pte; } pte_t; /* page table entry */
99typedef struct { unsigned long pgd; } pgd_t; /* PGD table entry */
100typedef struct { unsigned long pgprot; } pgprot_t;
101
102#define pte_val(x) ((x).pte)
103#define pgd_val(x) ((x).pgd)
104#define pgprot_val(x) ((x).pgprot)
105
106#define __pte(x) ((pte_t) { (x) } )
107#define __pgd(x) ((pgd_t) { (x) } )
108#define __pgprot(x) ((pgprot_t) { (x) } )
109
110/*
111 * Pure 2^n version of get_order
26465f2f 112 * Use 'nsau' instructions if supported by the processor or the generic version.
9a8fd558
CZ
113 */
114
26465f2f
CZ
115#if XCHAL_HAVE_NSA
116
117static inline __attribute_const__ int get_order(unsigned long size)
9a8fd558 118{
26465f2f
CZ
119 int lz;
120 asm ("nsau %0, %1" : "=r" (lz) : "r" ((size - 1) >> PAGE_SHIFT));
121 return 32 - lz;
9a8fd558
CZ
122}
123
26465f2f
CZ
124#else
125
126# include <asm-generic/page.h>
127
128#endif
9a8fd558
CZ
129
130struct page;
131extern void clear_page(void *page);
132extern void copy_page(void *to, void *from);
133
134/*
135 * If we have cache aliasing and writeback caches, we might have to do
136 * some extra work
137 */
138
6656920b
CZ
139#if DCACHE_WAY_SIZE > PAGE_SIZE
140extern void clear_user_page(void*, unsigned long, struct page*);
141extern void copy_user_page(void*, void*, unsigned long, struct page*);
9a8fd558 142#else
6656920b 143# define clear_user_page(page, vaddr, pg) clear_page(page)
9a8fd558
CZ
144# define copy_user_page(to, from, vaddr, pg) copy_page(to, from)
145#endif
146
147/*
148 * This handles the memory map. We handle pages at
149 * XCHAL_KSEG_CACHED_VADDR for kernels with 32 bit address space.
150 * These macros are for conversion of kernel address, not user
151 * addresses.
152 */
153
154#define __pa(x) ((unsigned long) (x) - PAGE_OFFSET)
155#define __va(x) ((void *)((unsigned long) (x) + PAGE_OFFSET))
156#define pfn_valid(pfn) ((unsigned long)pfn < max_mapnr)
655a0443 157#ifdef CONFIG_DISCONTIGMEM
9a8fd558
CZ
158# error CONFIG_DISCONTIGMEM not supported
159#endif
160
161#define virt_to_page(kaddr) pfn_to_page(__pa(kaddr) >> PAGE_SHIFT)
162#define page_to_virt(page) __va(page_to_pfn(page) << PAGE_SHIFT)
163#define virt_addr_valid(kaddr) pfn_valid(__pa(kaddr) >> PAGE_SHIFT)
164#define page_to_phys(page) (page_to_pfn(page) << PAGE_SHIFT)
165
166#define WANT_PAGE_VIRTUAL
167
168
169#endif /* __ASSEMBLY__ */
170
171#define VM_DATA_DEFAULT_FLAGS (VM_READ | VM_WRITE | VM_EXEC | \
172 VM_MAYREAD | VM_MAYWRITE | VM_MAYEXEC)
173
655a0443 174#include <asm-generic/memory_model.h>
9a8fd558 175#endif /* _XTENSA_PAGE_H */
This page took 0.279082 seconds and 5 git commands to generate.